iommu/exynos: Add missing cache flush for removed page table entries
[deliverable/linux.git] / drivers / iommu / exynos-iommu.c
CommitLineData
2a96536e
KC
1/* linux/drivers/iommu/exynos_iommu.c
2 *
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
12#define DEBUG
13#endif
14
15#include <linux/io.h>
16#include <linux/interrupt.h>
17#include <linux/platform_device.h>
18#include <linux/slab.h>
19#include <linux/pm_runtime.h>
20#include <linux/clk.h>
21#include <linux/err.h>
22#include <linux/mm.h>
23#include <linux/iommu.h>
24#include <linux/errno.h>
25#include <linux/list.h>
26#include <linux/memblock.h>
27#include <linux/export.h>
28
29#include <asm/cacheflush.h>
30#include <asm/pgtable.h>
31
2a96536e
KC
32/* We does not consider super section mapping (16MB) */
33#define SECT_ORDER 20
34#define LPAGE_ORDER 16
35#define SPAGE_ORDER 12
36
37#define SECT_SIZE (1 << SECT_ORDER)
38#define LPAGE_SIZE (1 << LPAGE_ORDER)
39#define SPAGE_SIZE (1 << SPAGE_ORDER)
40
41#define SECT_MASK (~(SECT_SIZE - 1))
42#define LPAGE_MASK (~(LPAGE_SIZE - 1))
43#define SPAGE_MASK (~(SPAGE_SIZE - 1))
44
45#define lv1ent_fault(sent) (((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
46#define lv1ent_page(sent) ((*(sent) & 3) == 1)
47#define lv1ent_section(sent) ((*(sent) & 3) == 2)
48
49#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
50#define lv2ent_small(pent) ((*(pent) & 2) == 2)
51#define lv2ent_large(pent) ((*(pent) & 3) == 1)
52
53#define section_phys(sent) (*(sent) & SECT_MASK)
54#define section_offs(iova) ((iova) & 0xFFFFF)
55#define lpage_phys(pent) (*(pent) & LPAGE_MASK)
56#define lpage_offs(iova) ((iova) & 0xFFFF)
57#define spage_phys(pent) (*(pent) & SPAGE_MASK)
58#define spage_offs(iova) ((iova) & 0xFFF)
59
60#define lv1ent_offset(iova) ((iova) >> SECT_ORDER)
61#define lv2ent_offset(iova) (((iova) & 0xFF000) >> SPAGE_ORDER)
62
63#define NUM_LV1ENTRIES 4096
64#define NUM_LV2ENTRIES 256
65
66#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(long))
67
68#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
69
70#define lv2table_base(sent) (*(sent) & 0xFFFFFC00)
71
72#define mk_lv1ent_sect(pa) ((pa) | 2)
73#define mk_lv1ent_page(pa) ((pa) | 1)
74#define mk_lv2ent_lpage(pa) ((pa) | 1)
75#define mk_lv2ent_spage(pa) ((pa) | 2)
76
77#define CTRL_ENABLE 0x5
78#define CTRL_BLOCK 0x7
79#define CTRL_DISABLE 0x0
80
81#define REG_MMU_CTRL 0x000
82#define REG_MMU_CFG 0x004
83#define REG_MMU_STATUS 0x008
84#define REG_MMU_FLUSH 0x00C
85#define REG_MMU_FLUSH_ENTRY 0x010
86#define REG_PT_BASE_ADDR 0x014
87#define REG_INT_STATUS 0x018
88#define REG_INT_CLEAR 0x01C
89
90#define REG_PAGE_FAULT_ADDR 0x024
91#define REG_AW_FAULT_ADDR 0x028
92#define REG_AR_FAULT_ADDR 0x02C
93#define REG_DEFAULT_SLAVE_ADDR 0x030
94
95#define REG_MMU_VERSION 0x034
96
97#define REG_PB0_SADDR 0x04C
98#define REG_PB0_EADDR 0x050
99#define REG_PB1_SADDR 0x054
100#define REG_PB1_EADDR 0x058
101
734c3c73
CK
102static struct kmem_cache *lv2table_kmem_cache;
103
2a96536e
KC
104static unsigned long *section_entry(unsigned long *pgtable, unsigned long iova)
105{
106 return pgtable + lv1ent_offset(iova);
107}
108
109static unsigned long *page_entry(unsigned long *sent, unsigned long iova)
110{
7222e8db
CK
111 return (unsigned long *)phys_to_virt(
112 lv2table_base(sent)) + lv2ent_offset(iova);
2a96536e
KC
113}
114
115enum exynos_sysmmu_inttype {
116 SYSMMU_PAGEFAULT,
117 SYSMMU_AR_MULTIHIT,
118 SYSMMU_AW_MULTIHIT,
119 SYSMMU_BUSERROR,
120 SYSMMU_AR_SECURITY,
121 SYSMMU_AR_ACCESS,
122 SYSMMU_AW_SECURITY,
123 SYSMMU_AW_PROTECTION, /* 7 */
124 SYSMMU_FAULT_UNKNOWN,
125 SYSMMU_FAULTS_NUM
126};
127
128/*
129 * @itype: type of fault.
130 * @pgtable_base: the physical address of page table base. This is 0 if @itype
131 * is SYSMMU_BUSERROR.
132 * @fault_addr: the device (virtual) address that the System MMU tried to
133 * translated. This is 0 if @itype is SYSMMU_BUSERROR.
134 */
135typedef int (*sysmmu_fault_handler_t)(enum exynos_sysmmu_inttype itype,
7222e8db 136 phys_addr_t pgtable_base, unsigned long fault_addr);
2a96536e
KC
137
138static unsigned short fault_reg_offset[SYSMMU_FAULTS_NUM] = {
139 REG_PAGE_FAULT_ADDR,
140 REG_AR_FAULT_ADDR,
141 REG_AW_FAULT_ADDR,
142 REG_DEFAULT_SLAVE_ADDR,
143 REG_AR_FAULT_ADDR,
144 REG_AR_FAULT_ADDR,
145 REG_AW_FAULT_ADDR,
146 REG_AW_FAULT_ADDR
147};
148
149static char *sysmmu_fault_name[SYSMMU_FAULTS_NUM] = {
150 "PAGE FAULT",
151 "AR MULTI-HIT FAULT",
152 "AW MULTI-HIT FAULT",
153 "BUS ERROR",
154 "AR SECURITY PROTECTION FAULT",
155 "AR ACCESS PROTECTION FAULT",
156 "AW SECURITY PROTECTION FAULT",
157 "AW ACCESS PROTECTION FAULT",
158 "UNKNOWN FAULT"
159};
160
161struct exynos_iommu_domain {
162 struct list_head clients; /* list of sysmmu_drvdata.node */
163 unsigned long *pgtable; /* lv1 page table, 16KB */
164 short *lv2entcnt; /* free lv2 entry counter for each section */
165 spinlock_t lock; /* lock for this structure */
166 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
167};
168
169struct sysmmu_drvdata {
170 struct list_head node; /* entry of exynos_iommu_domain.clients */
171 struct device *sysmmu; /* System MMU's device descriptor */
172 struct device *dev; /* Owner of system MMU */
173 char *dbgname;
7222e8db
CK
174 void __iomem *sfrbase;
175 struct clk *clk;
2a96536e
KC
176 int activations;
177 rwlock_t lock;
178 struct iommu_domain *domain;
179 sysmmu_fault_handler_t fault_handler;
7222e8db 180 phys_addr_t pgtable;
2a96536e
KC
181};
182
183static bool set_sysmmu_active(struct sysmmu_drvdata *data)
184{
185 /* return true if the System MMU was not active previously
186 and it needs to be initialized */
187 return ++data->activations == 1;
188}
189
190static bool set_sysmmu_inactive(struct sysmmu_drvdata *data)
191{
192 /* return true if the System MMU is needed to be disabled */
193 BUG_ON(data->activations < 1);
194 return --data->activations == 0;
195}
196
197static bool is_sysmmu_active(struct sysmmu_drvdata *data)
198{
199 return data->activations > 0;
200}
201
202static void sysmmu_unblock(void __iomem *sfrbase)
203{
204 __raw_writel(CTRL_ENABLE, sfrbase + REG_MMU_CTRL);
205}
206
207static bool sysmmu_block(void __iomem *sfrbase)
208{
209 int i = 120;
210
211 __raw_writel(CTRL_BLOCK, sfrbase + REG_MMU_CTRL);
212 while ((i > 0) && !(__raw_readl(sfrbase + REG_MMU_STATUS) & 1))
213 --i;
214
215 if (!(__raw_readl(sfrbase + REG_MMU_STATUS) & 1)) {
216 sysmmu_unblock(sfrbase);
217 return false;
218 }
219
220 return true;
221}
222
223static void __sysmmu_tlb_invalidate(void __iomem *sfrbase)
224{
225 __raw_writel(0x1, sfrbase + REG_MMU_FLUSH);
226}
227
228static void __sysmmu_tlb_invalidate_entry(void __iomem *sfrbase,
3ad6b7f3 229 unsigned long iova, unsigned int num_inv)
2a96536e 230{
3ad6b7f3
CK
231 unsigned int i;
232 for (i = 0; i < num_inv; i++) {
233 __raw_writel((iova & SPAGE_MASK) | 1,
234 sfrbase + REG_MMU_FLUSH_ENTRY);
235 iova += SPAGE_SIZE;
236 }
2a96536e
KC
237}
238
239static void __sysmmu_set_ptbase(void __iomem *sfrbase,
240 unsigned long pgd)
241{
242 __raw_writel(0x1, sfrbase + REG_MMU_CFG); /* 16KB LV1, LRU */
243 __raw_writel(pgd, sfrbase + REG_PT_BASE_ADDR);
244
245 __sysmmu_tlb_invalidate(sfrbase);
246}
247
2a96536e
KC
248static void __set_fault_handler(struct sysmmu_drvdata *data,
249 sysmmu_fault_handler_t handler)
250{
251 unsigned long flags;
252
253 write_lock_irqsave(&data->lock, flags);
254 data->fault_handler = handler;
255 write_unlock_irqrestore(&data->lock, flags);
256}
257
258void exynos_sysmmu_set_fault_handler(struct device *dev,
259 sysmmu_fault_handler_t handler)
260{
261 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
262
263 __set_fault_handler(data, handler);
264}
265
266static int default_fault_handler(enum exynos_sysmmu_inttype itype,
7222e8db 267 phys_addr_t pgtable_base, unsigned long fault_addr)
2a96536e
KC
268{
269 unsigned long *ent;
270
271 if ((itype >= SYSMMU_FAULTS_NUM) || (itype < SYSMMU_PAGEFAULT))
272 itype = SYSMMU_FAULT_UNKNOWN;
273
7222e8db
CK
274 pr_err("%s occurred at 0x%lx(Page table base: %pa)\n",
275 sysmmu_fault_name[itype], fault_addr, &pgtable_base);
2a96536e 276
7222e8db 277 ent = section_entry(phys_to_virt(pgtable_base), fault_addr);
2a96536e
KC
278 pr_err("\tLv1 entry: 0x%lx\n", *ent);
279
280 if (lv1ent_page(ent)) {
281 ent = page_entry(ent, fault_addr);
282 pr_err("\t Lv2 entry: 0x%lx\n", *ent);
283 }
284
285 pr_err("Generating Kernel OOPS... because it is unrecoverable.\n");
286
287 BUG();
288
289 return 0;
290}
291
292static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
293{
294 /* SYSMMU is in blocked when interrupt occurred. */
295 struct sysmmu_drvdata *data = dev_id;
2a96536e
KC
296 enum exynos_sysmmu_inttype itype;
297 unsigned long addr = -1;
7222e8db 298 int ret = -ENOSYS;
2a96536e
KC
299
300 read_lock(&data->lock);
301
302 WARN_ON(!is_sysmmu_active(data));
303
7222e8db
CK
304 itype = (enum exynos_sysmmu_inttype)
305 __ffs(__raw_readl(data->sfrbase + REG_INT_STATUS));
306 if (WARN_ON(!((itype >= 0) && (itype < SYSMMU_FAULT_UNKNOWN))))
2a96536e 307 itype = SYSMMU_FAULT_UNKNOWN;
7222e8db
CK
308 else
309 addr = __raw_readl(data->sfrbase + fault_reg_offset[itype]);
2a96536e
KC
310
311 if (data->domain)
7222e8db 312 ret = report_iommu_fault(data->domain, data->dev, addr, itype);
2a96536e
KC
313
314 if ((ret == -ENOSYS) && data->fault_handler) {
315 unsigned long base = data->pgtable;
316 if (itype != SYSMMU_FAULT_UNKNOWN)
7222e8db 317 base = __raw_readl(data->sfrbase + REG_PT_BASE_ADDR);
2a96536e
KC
318 ret = data->fault_handler(itype, base, addr);
319 }
320
321 if (!ret && (itype != SYSMMU_FAULT_UNKNOWN))
7222e8db 322 __raw_writel(1 << itype, data->sfrbase + REG_INT_CLEAR);
2a96536e
KC
323 else
324 dev_dbg(data->sysmmu, "(%s) %s is not handled.\n",
325 data->dbgname, sysmmu_fault_name[itype]);
326
327 if (itype != SYSMMU_FAULT_UNKNOWN)
7222e8db 328 sysmmu_unblock(data->sfrbase);
2a96536e
KC
329
330 read_unlock(&data->lock);
331
332 return IRQ_HANDLED;
333}
334
335static bool __exynos_sysmmu_disable(struct sysmmu_drvdata *data)
336{
337 unsigned long flags;
338 bool disabled = false;
2a96536e
KC
339
340 write_lock_irqsave(&data->lock, flags);
341
342 if (!set_sysmmu_inactive(data))
343 goto finish;
344
7222e8db 345 __raw_writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
2a96536e 346
7222e8db
CK
347 if (!IS_ERR(data->clk))
348 clk_disable(data->clk);
2a96536e
KC
349
350 disabled = true;
351 data->pgtable = 0;
352 data->domain = NULL;
353finish:
354 write_unlock_irqrestore(&data->lock, flags);
355
356 if (disabled)
357 dev_dbg(data->sysmmu, "(%s) Disabled\n", data->dbgname);
358 else
359 dev_dbg(data->sysmmu, "(%s) %d times left to be disabled\n",
360 data->dbgname, data->activations);
361
362 return disabled;
363}
364
365/* __exynos_sysmmu_enable: Enables System MMU
366 *
367 * returns -error if an error occurred and System MMU is not enabled,
368 * 0 if the System MMU has been just enabled and 1 if System MMU was already
369 * enabled before.
370 */
371static int __exynos_sysmmu_enable(struct sysmmu_drvdata *data,
372 unsigned long pgtable, struct iommu_domain *domain)
373{
7222e8db 374 int ret = 0;
2a96536e
KC
375 unsigned long flags;
376
377 write_lock_irqsave(&data->lock, flags);
378
379 if (!set_sysmmu_active(data)) {
380 if (WARN_ON(pgtable != data->pgtable)) {
381 ret = -EBUSY;
382 set_sysmmu_inactive(data);
383 } else {
384 ret = 1;
385 }
386
387 dev_dbg(data->sysmmu, "(%s) Already enabled\n", data->dbgname);
388 goto finish;
389 }
390
7222e8db
CK
391 if (!IS_ERR(data->clk))
392 clk_enable(data->clk);
2a96536e
KC
393
394 data->pgtable = pgtable;
395
7222e8db 396 __sysmmu_set_ptbase(data->sfrbase, pgtable);
2a96536e 397
7222e8db
CK
398 __raw_writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
399
2a96536e
KC
400 data->domain = domain;
401
402 dev_dbg(data->sysmmu, "(%s) Enabled\n", data->dbgname);
403finish:
404 write_unlock_irqrestore(&data->lock, flags);
405
406 return ret;
407}
408
409int exynos_sysmmu_enable(struct device *dev, unsigned long pgtable)
410{
411 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
412 int ret;
413
414 BUG_ON(!memblock_is_memory(pgtable));
415
416 ret = pm_runtime_get_sync(data->sysmmu);
417 if (ret < 0) {
418 dev_dbg(data->sysmmu, "(%s) Failed to enable\n", data->dbgname);
419 return ret;
420 }
421
422 ret = __exynos_sysmmu_enable(data, pgtable, NULL);
423 if (WARN_ON(ret < 0)) {
424 pm_runtime_put(data->sysmmu);
425 dev_err(data->sysmmu,
7222e8db 426 "(%s) Already enabled with page table %#x\n",
2a96536e
KC
427 data->dbgname, data->pgtable);
428 } else {
429 data->dev = dev;
430 }
431
432 return ret;
433}
434
77e38350 435static bool exynos_sysmmu_disable(struct device *dev)
2a96536e
KC
436{
437 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
438 bool disabled;
439
440 disabled = __exynos_sysmmu_disable(data);
441 pm_runtime_put(data->sysmmu);
442
443 return disabled;
444}
445
3ad6b7f3
CK
446static void sysmmu_tlb_invalidate_entry(struct device *dev, unsigned long iova,
447 size_t size)
2a96536e
KC
448{
449 unsigned long flags;
450 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
451
452 read_lock_irqsave(&data->lock, flags);
453
454 if (is_sysmmu_active(data)) {
3ad6b7f3
CK
455 unsigned int maj;
456 unsigned int num_inv = 1;
457 maj = __raw_readl(data->sfrbase + REG_MMU_VERSION);
458 /*
459 * L2TLB invalidation required
460 * 4KB page: 1 invalidation
461 * 64KB page: 16 invalidation
462 * 1MB page: 64 invalidation
463 * because it is set-associative TLB
464 * with 8-way and 64 sets.
465 * 1MB page can be cached in one of all sets.
466 * 64KB page can be one of 16 consecutive sets.
467 */
468 if ((maj >> 28) == 2) /* major version number */
469 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
470
7222e8db
CK
471 if (sysmmu_block(data->sfrbase)) {
472 __sysmmu_tlb_invalidate_entry(
3ad6b7f3 473 data->sfrbase, iova, num_inv);
7222e8db 474 sysmmu_unblock(data->sfrbase);
2a96536e
KC
475 }
476 } else {
477 dev_dbg(data->sysmmu,
478 "(%s) Disabled. Skipping invalidating TLB.\n",
479 data->dbgname);
480 }
481
482 read_unlock_irqrestore(&data->lock, flags);
483}
484
485void exynos_sysmmu_tlb_invalidate(struct device *dev)
486{
487 unsigned long flags;
488 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
489
490 read_lock_irqsave(&data->lock, flags);
491
492 if (is_sysmmu_active(data)) {
7222e8db
CK
493 if (sysmmu_block(data->sfrbase)) {
494 __sysmmu_tlb_invalidate(data->sfrbase);
495 sysmmu_unblock(data->sfrbase);
2a96536e
KC
496 }
497 } else {
498 dev_dbg(data->sysmmu,
499 "(%s) Disabled. Skipping invalidating TLB.\n",
500 data->dbgname);
501 }
502
503 read_unlock_irqrestore(&data->lock, flags);
504}
505
506static int exynos_sysmmu_probe(struct platform_device *pdev)
507{
7222e8db
CK
508 int ret;
509 struct device *dev = &pdev->dev;
2a96536e 510 struct sysmmu_drvdata *data;
7222e8db 511 struct resource *res;
2a96536e
KC
512
513 data = kzalloc(sizeof(*data), GFP_KERNEL);
514 if (!data) {
515 dev_dbg(dev, "Not enough memory\n");
516 ret = -ENOMEM;
517 goto err_alloc;
518 }
519
7222e8db
CK
520 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
521 if (!res) {
522 dev_dbg(dev, "Unable to find IOMEM region\n");
523 ret = -ENOENT;
2a96536e
KC
524 goto err_init;
525 }
526
7222e8db
CK
527 data->sfrbase = ioremap(res->start, resource_size(res));
528 if (!data->sfrbase) {
529 dev_dbg(dev, "Unable to map IOMEM @ PA:%#x\n", res->start);
530 ret = -ENOENT;
531 goto err_res;
2a96536e
KC
532 }
533
7222e8db
CK
534 ret = platform_get_irq(pdev, 0);
535 if (ret <= 0) {
536 dev_dbg(dev, "Unable to find IRQ resource\n");
537 goto err_irq;
2a96536e
KC
538 }
539
7222e8db
CK
540 ret = request_irq(ret, exynos_sysmmu_irq, 0,
541 dev_name(dev), data);
542 if (ret) {
543 dev_dbg(dev, "Unabled to register interrupt handler\n");
544 goto err_irq;
2a96536e
KC
545 }
546
547 if (dev_get_platdata(dev)) {
7222e8db
CK
548 data->clk = clk_get(dev, "sysmmu");
549 if (IS_ERR(data->clk))
2a96536e 550 dev_dbg(dev, "No clock descriptor registered\n");
2a96536e
KC
551 }
552
553 data->sysmmu = dev;
554 rwlock_init(&data->lock);
555 INIT_LIST_HEAD(&data->node);
556
557 __set_fault_handler(data, &default_fault_handler);
558
7222e8db
CK
559 platform_set_drvdata(pdev, data);
560
2a96536e
KC
561 if (dev->parent)
562 pm_runtime_enable(dev);
563
564 dev_dbg(dev, "(%s) Initialized\n", data->dbgname);
565 return 0;
566err_irq:
7222e8db 567 free_irq(platform_get_irq(pdev, 0), data);
2a96536e 568err_res:
7222e8db 569 iounmap(data->sfrbase);
2a96536e
KC
570err_init:
571 kfree(data);
572err_alloc:
573 dev_err(dev, "Failed to initialize\n");
574 return ret;
575}
576
577static struct platform_driver exynos_sysmmu_driver = {
578 .probe = exynos_sysmmu_probe,
579 .driver = {
580 .owner = THIS_MODULE,
581 .name = "exynos-sysmmu",
582 }
583};
584
585static inline void pgtable_flush(void *vastart, void *vaend)
586{
587 dmac_flush_range(vastart, vaend);
588 outer_flush_range(virt_to_phys(vastart),
589 virt_to_phys(vaend));
590}
591
592static int exynos_iommu_domain_init(struct iommu_domain *domain)
593{
594 struct exynos_iommu_domain *priv;
595
596 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
597 if (!priv)
598 return -ENOMEM;
599
600 priv->pgtable = (unsigned long *)__get_free_pages(
601 GFP_KERNEL | __GFP_ZERO, 2);
602 if (!priv->pgtable)
603 goto err_pgtable;
604
605 priv->lv2entcnt = (short *)__get_free_pages(
606 GFP_KERNEL | __GFP_ZERO, 1);
607 if (!priv->lv2entcnt)
608 goto err_counter;
609
610 pgtable_flush(priv->pgtable, priv->pgtable + NUM_LV1ENTRIES);
611
612 spin_lock_init(&priv->lock);
613 spin_lock_init(&priv->pgtablelock);
614 INIT_LIST_HEAD(&priv->clients);
615
eb51637b
SK
616 domain->geometry.aperture_start = 0;
617 domain->geometry.aperture_end = ~0UL;
618 domain->geometry.force_aperture = true;
3177bb76 619
2a96536e
KC
620 domain->priv = priv;
621 return 0;
622
623err_counter:
624 free_pages((unsigned long)priv->pgtable, 2);
625err_pgtable:
626 kfree(priv);
627 return -ENOMEM;
628}
629
630static void exynos_iommu_domain_destroy(struct iommu_domain *domain)
631{
632 struct exynos_iommu_domain *priv = domain->priv;
633 struct sysmmu_drvdata *data;
634 unsigned long flags;
635 int i;
636
637 WARN_ON(!list_empty(&priv->clients));
638
639 spin_lock_irqsave(&priv->lock, flags);
640
641 list_for_each_entry(data, &priv->clients, node) {
642 while (!exynos_sysmmu_disable(data->dev))
643 ; /* until System MMU is actually disabled */
644 }
645
646 spin_unlock_irqrestore(&priv->lock, flags);
647
648 for (i = 0; i < NUM_LV1ENTRIES; i++)
649 if (lv1ent_page(priv->pgtable + i))
734c3c73
CK
650 kmem_cache_free(lv2table_kmem_cache,
651 phys_to_virt(lv2table_base(priv->pgtable + i)));
2a96536e
KC
652
653 free_pages((unsigned long)priv->pgtable, 2);
654 free_pages((unsigned long)priv->lv2entcnt, 1);
655 kfree(domain->priv);
656 domain->priv = NULL;
657}
658
659static int exynos_iommu_attach_device(struct iommu_domain *domain,
660 struct device *dev)
661{
662 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
663 struct exynos_iommu_domain *priv = domain->priv;
7222e8db 664 phys_addr_t pagetable = virt_to_phys(priv->pgtable);
2a96536e
KC
665 unsigned long flags;
666 int ret;
667
668 ret = pm_runtime_get_sync(data->sysmmu);
669 if (ret < 0)
670 return ret;
671
672 ret = 0;
673
674 spin_lock_irqsave(&priv->lock, flags);
675
7222e8db 676 ret = __exynos_sysmmu_enable(data, pagetable, domain);
2a96536e
KC
677
678 if (ret == 0) {
679 /* 'data->node' must not be appeared in priv->clients */
680 BUG_ON(!list_empty(&data->node));
681 data->dev = dev;
682 list_add_tail(&data->node, &priv->clients);
683 }
684
685 spin_unlock_irqrestore(&priv->lock, flags);
686
687 if (ret < 0) {
7222e8db
CK
688 dev_err(dev, "%s: Failed to attach IOMMU with pgtable %pa\n",
689 __func__, &pagetable);
2a96536e 690 pm_runtime_put(data->sysmmu);
7222e8db 691 return ret;
2a96536e
KC
692 }
693
7222e8db
CK
694 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa %s\n",
695 __func__, &pagetable, (ret == 0) ? "" : ", again");
696
2a96536e
KC
697 return ret;
698}
699
700static void exynos_iommu_detach_device(struct iommu_domain *domain,
701 struct device *dev)
702{
703 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
704 struct exynos_iommu_domain *priv = domain->priv;
705 struct list_head *pos;
7222e8db 706 phys_addr_t pagetable = virt_to_phys(priv->pgtable);
2a96536e
KC
707 unsigned long flags;
708 bool found = false;
709
710 spin_lock_irqsave(&priv->lock, flags);
711
712 list_for_each(pos, &priv->clients) {
713 if (list_entry(pos, struct sysmmu_drvdata, node) == data) {
714 found = true;
715 break;
716 }
717 }
718
719 if (!found)
720 goto finish;
721
722 if (__exynos_sysmmu_disable(data)) {
7222e8db
CK
723 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n",
724 __func__, &pagetable);
f8ffcc92 725 list_del_init(&data->node);
2a96536e
KC
726
727 } else {
7222e8db
CK
728 dev_dbg(dev, "%s: Detaching IOMMU with pgtable %pa delayed",
729 __func__, &pagetable);
2a96536e
KC
730 }
731
732finish:
733 spin_unlock_irqrestore(&priv->lock, flags);
734
735 if (found)
736 pm_runtime_put(data->sysmmu);
737}
738
739static unsigned long *alloc_lv2entry(unsigned long *sent, unsigned long iova,
740 short *pgcounter)
741{
61128f08
CK
742 if (lv1ent_section(sent)) {
743 WARN(1, "Trying mapping on %#08lx mapped with 1MiB page", iova);
744 return ERR_PTR(-EADDRINUSE);
745 }
746
2a96536e
KC
747 if (lv1ent_fault(sent)) {
748 unsigned long *pent;
749
734c3c73 750 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
2a96536e
KC
751 BUG_ON((unsigned long)pent & (LV2TABLE_SIZE - 1));
752 if (!pent)
61128f08 753 return ERR_PTR(-ENOMEM);
2a96536e 754
7222e8db 755 *sent = mk_lv1ent_page(virt_to_phys(pent));
2a96536e
KC
756 *pgcounter = NUM_LV2ENTRIES;
757 pgtable_flush(pent, pent + NUM_LV2ENTRIES);
758 pgtable_flush(sent, sent + 1);
759 }
760
761 return page_entry(sent, iova);
762}
763
61128f08
CK
764static int lv1set_section(unsigned long *sent, unsigned long iova,
765 phys_addr_t paddr, short *pgcnt)
2a96536e 766{
61128f08
CK
767 if (lv1ent_section(sent)) {
768 WARN(1, "Trying mapping on 1MiB@%#08lx that is mapped",
769 iova);
2a96536e 770 return -EADDRINUSE;
61128f08 771 }
2a96536e
KC
772
773 if (lv1ent_page(sent)) {
61128f08
CK
774 if (*pgcnt != NUM_LV2ENTRIES) {
775 WARN(1, "Trying mapping on 1MiB@%#08lx that is mapped",
776 iova);
2a96536e 777 return -EADDRINUSE;
61128f08 778 }
2a96536e 779
734c3c73 780 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
2a96536e
KC
781 *pgcnt = 0;
782 }
783
784 *sent = mk_lv1ent_sect(paddr);
785
786 pgtable_flush(sent, sent + 1);
787
788 return 0;
789}
790
791static int lv2set_page(unsigned long *pent, phys_addr_t paddr, size_t size,
792 short *pgcnt)
793{
794 if (size == SPAGE_SIZE) {
61128f08
CK
795 if (!lv2ent_fault(pent)) {
796 WARN(1, "Trying mapping on 4KiB where mapping exists");
2a96536e 797 return -EADDRINUSE;
61128f08 798 }
2a96536e
KC
799
800 *pent = mk_lv2ent_spage(paddr);
801 pgtable_flush(pent, pent + 1);
802 *pgcnt -= 1;
803 } else { /* size == LPAGE_SIZE */
804 int i;
805 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
806 if (!lv2ent_fault(pent)) {
61128f08
CK
807 WARN(1,
808 "Trying mapping on 64KiB where mapping exists");
809 if (i > 0)
810 memset(pent - i, 0, sizeof(*pent) * i);
2a96536e
KC
811 return -EADDRINUSE;
812 }
813
814 *pent = mk_lv2ent_lpage(paddr);
815 }
816 pgtable_flush(pent - SPAGES_PER_LPAGE, pent);
817 *pgcnt -= SPAGES_PER_LPAGE;
818 }
819
820 return 0;
821}
822
823static int exynos_iommu_map(struct iommu_domain *domain, unsigned long iova,
824 phys_addr_t paddr, size_t size, int prot)
825{
826 struct exynos_iommu_domain *priv = domain->priv;
827 unsigned long *entry;
828 unsigned long flags;
829 int ret = -ENOMEM;
830
831 BUG_ON(priv->pgtable == NULL);
832
833 spin_lock_irqsave(&priv->pgtablelock, flags);
834
835 entry = section_entry(priv->pgtable, iova);
836
837 if (size == SECT_SIZE) {
61128f08 838 ret = lv1set_section(entry, iova, paddr,
2a96536e
KC
839 &priv->lv2entcnt[lv1ent_offset(iova)]);
840 } else {
841 unsigned long *pent;
842
843 pent = alloc_lv2entry(entry, iova,
844 &priv->lv2entcnt[lv1ent_offset(iova)]);
845
61128f08
CK
846 if (IS_ERR(pent))
847 ret = PTR_ERR(pent);
2a96536e
KC
848 else
849 ret = lv2set_page(pent, paddr, size,
850 &priv->lv2entcnt[lv1ent_offset(iova)]);
851 }
852
61128f08 853 if (ret)
2a96536e
KC
854 pr_debug("%s: Failed to map iova 0x%lx/0x%x bytes\n",
855 __func__, iova, size);
2a96536e
KC
856
857 spin_unlock_irqrestore(&priv->pgtablelock, flags);
858
859 return ret;
860}
861
862static size_t exynos_iommu_unmap(struct iommu_domain *domain,
863 unsigned long iova, size_t size)
864{
865 struct exynos_iommu_domain *priv = domain->priv;
866 struct sysmmu_drvdata *data;
867 unsigned long flags;
868 unsigned long *ent;
61128f08 869 size_t err_pgsize;
2a96536e
KC
870
871 BUG_ON(priv->pgtable == NULL);
872
873 spin_lock_irqsave(&priv->pgtablelock, flags);
874
875 ent = section_entry(priv->pgtable, iova);
876
877 if (lv1ent_section(ent)) {
61128f08
CK
878 if (size < SECT_SIZE) {
879 err_pgsize = SECT_SIZE;
880 goto err;
881 }
2a96536e
KC
882
883 *ent = 0;
884 pgtable_flush(ent, ent + 1);
885 size = SECT_SIZE;
886 goto done;
887 }
888
889 if (unlikely(lv1ent_fault(ent))) {
890 if (size > SECT_SIZE)
891 size = SECT_SIZE;
892 goto done;
893 }
894
895 /* lv1ent_page(sent) == true here */
896
897 ent = page_entry(ent, iova);
898
899 if (unlikely(lv2ent_fault(ent))) {
900 size = SPAGE_SIZE;
901 goto done;
902 }
903
904 if (lv2ent_small(ent)) {
905 *ent = 0;
906 size = SPAGE_SIZE;
6cb47ed7 907 pgtable_flush(ent, ent + 1);
2a96536e
KC
908 priv->lv2entcnt[lv1ent_offset(iova)] += 1;
909 goto done;
910 }
911
912 /* lv1ent_large(ent) == true here */
61128f08
CK
913 if (size < LPAGE_SIZE) {
914 err_pgsize = LPAGE_SIZE;
915 goto err;
916 }
2a96536e
KC
917
918 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
6cb47ed7 919 pgtable_flush(ent, ent + SPAGES_PER_LPAGE);
2a96536e
KC
920
921 size = LPAGE_SIZE;
922 priv->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
923done:
924 spin_unlock_irqrestore(&priv->pgtablelock, flags);
925
926 spin_lock_irqsave(&priv->lock, flags);
927 list_for_each_entry(data, &priv->clients, node)
3ad6b7f3 928 sysmmu_tlb_invalidate_entry(data->dev, iova, size);
2a96536e
KC
929 spin_unlock_irqrestore(&priv->lock, flags);
930
2a96536e 931 return size;
61128f08
CK
932err:
933 spin_unlock_irqrestore(&priv->pgtablelock, flags);
934
935 WARN(1,
936 "%s: Failed due to size(%#x) @ %#08lx is smaller than page size %#x\n",
937 __func__, size, iova, err_pgsize);
938
939 return 0;
2a96536e
KC
940}
941
942static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *domain,
bb5547ac 943 dma_addr_t iova)
2a96536e
KC
944{
945 struct exynos_iommu_domain *priv = domain->priv;
946 unsigned long *entry;
947 unsigned long flags;
948 phys_addr_t phys = 0;
949
950 spin_lock_irqsave(&priv->pgtablelock, flags);
951
952 entry = section_entry(priv->pgtable, iova);
953
954 if (lv1ent_section(entry)) {
955 phys = section_phys(entry) + section_offs(iova);
956 } else if (lv1ent_page(entry)) {
957 entry = page_entry(entry, iova);
958
959 if (lv2ent_large(entry))
960 phys = lpage_phys(entry) + lpage_offs(iova);
961 else if (lv2ent_small(entry))
962 phys = spage_phys(entry) + spage_offs(iova);
963 }
964
965 spin_unlock_irqrestore(&priv->pgtablelock, flags);
966
967 return phys;
968}
969
970static struct iommu_ops exynos_iommu_ops = {
971 .domain_init = &exynos_iommu_domain_init,
972 .domain_destroy = &exynos_iommu_domain_destroy,
973 .attach_dev = &exynos_iommu_attach_device,
974 .detach_dev = &exynos_iommu_detach_device,
975 .map = &exynos_iommu_map,
976 .unmap = &exynos_iommu_unmap,
977 .iova_to_phys = &exynos_iommu_iova_to_phys,
978 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
979};
980
981static int __init exynos_iommu_init(void)
982{
983 int ret;
984
734c3c73
CK
985 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
986 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
987 if (!lv2table_kmem_cache) {
988 pr_err("%s: Failed to create kmem cache\n", __func__);
989 return -ENOMEM;
990 }
991
2a96536e 992 ret = platform_driver_register(&exynos_sysmmu_driver);
734c3c73
CK
993 if (ret) {
994 pr_err("%s: Failed to register driver\n", __func__);
995 goto err_reg_driver;
996 }
2a96536e 997
734c3c73
CK
998 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
999 if (ret) {
1000 pr_err("%s: Failed to register exynos-iommu driver.\n",
1001 __func__);
1002 goto err_set_iommu;
1003 }
2a96536e 1004
734c3c73
CK
1005 return 0;
1006err_set_iommu:
1007 platform_driver_unregister(&exynos_sysmmu_driver);
1008err_reg_driver:
1009 kmem_cache_destroy(lv2table_kmem_cache);
2a96536e
KC
1010 return ret;
1011}
1012subsys_initcall(exynos_iommu_init);
This page took 0.14975 seconds and 5 git commands to generate.