iommu/exynos: Gating clocks of master H/W
[deliverable/linux.git] / drivers / iommu / exynos-iommu.c
CommitLineData
2a96536e
KC
1/* linux/drivers/iommu/exynos_iommu.c
2 *
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
12#define DEBUG
13#endif
14
15#include <linux/io.h>
16#include <linux/interrupt.h>
17#include <linux/platform_device.h>
18#include <linux/slab.h>
19#include <linux/pm_runtime.h>
20#include <linux/clk.h>
21#include <linux/err.h>
22#include <linux/mm.h>
23#include <linux/iommu.h>
24#include <linux/errno.h>
25#include <linux/list.h>
26#include <linux/memblock.h>
27#include <linux/export.h>
28
29#include <asm/cacheflush.h>
30#include <asm/pgtable.h>
31
2a96536e
KC
32/* We does not consider super section mapping (16MB) */
33#define SECT_ORDER 20
34#define LPAGE_ORDER 16
35#define SPAGE_ORDER 12
36
37#define SECT_SIZE (1 << SECT_ORDER)
38#define LPAGE_SIZE (1 << LPAGE_ORDER)
39#define SPAGE_SIZE (1 << SPAGE_ORDER)
40
41#define SECT_MASK (~(SECT_SIZE - 1))
42#define LPAGE_MASK (~(LPAGE_SIZE - 1))
43#define SPAGE_MASK (~(SPAGE_SIZE - 1))
44
45#define lv1ent_fault(sent) (((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
46#define lv1ent_page(sent) ((*(sent) & 3) == 1)
47#define lv1ent_section(sent) ((*(sent) & 3) == 2)
48
49#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
50#define lv2ent_small(pent) ((*(pent) & 2) == 2)
51#define lv2ent_large(pent) ((*(pent) & 3) == 1)
52
53#define section_phys(sent) (*(sent) & SECT_MASK)
54#define section_offs(iova) ((iova) & 0xFFFFF)
55#define lpage_phys(pent) (*(pent) & LPAGE_MASK)
56#define lpage_offs(iova) ((iova) & 0xFFFF)
57#define spage_phys(pent) (*(pent) & SPAGE_MASK)
58#define spage_offs(iova) ((iova) & 0xFFF)
59
60#define lv1ent_offset(iova) ((iova) >> SECT_ORDER)
61#define lv2ent_offset(iova) (((iova) & 0xFF000) >> SPAGE_ORDER)
62
63#define NUM_LV1ENTRIES 4096
64#define NUM_LV2ENTRIES 256
65
66#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(long))
67
68#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
69
70#define lv2table_base(sent) (*(sent) & 0xFFFFFC00)
71
72#define mk_lv1ent_sect(pa) ((pa) | 2)
73#define mk_lv1ent_page(pa) ((pa) | 1)
74#define mk_lv2ent_lpage(pa) ((pa) | 1)
75#define mk_lv2ent_spage(pa) ((pa) | 2)
76
77#define CTRL_ENABLE 0x5
78#define CTRL_BLOCK 0x7
79#define CTRL_DISABLE 0x0
80
81#define REG_MMU_CTRL 0x000
82#define REG_MMU_CFG 0x004
83#define REG_MMU_STATUS 0x008
84#define REG_MMU_FLUSH 0x00C
85#define REG_MMU_FLUSH_ENTRY 0x010
86#define REG_PT_BASE_ADDR 0x014
87#define REG_INT_STATUS 0x018
88#define REG_INT_CLEAR 0x01C
89
90#define REG_PAGE_FAULT_ADDR 0x024
91#define REG_AW_FAULT_ADDR 0x028
92#define REG_AR_FAULT_ADDR 0x02C
93#define REG_DEFAULT_SLAVE_ADDR 0x030
94
95#define REG_MMU_VERSION 0x034
96
97#define REG_PB0_SADDR 0x04C
98#define REG_PB0_EADDR 0x050
99#define REG_PB1_SADDR 0x054
100#define REG_PB1_EADDR 0x058
101
734c3c73
CK
102static struct kmem_cache *lv2table_kmem_cache;
103
2a96536e
KC
104static unsigned long *section_entry(unsigned long *pgtable, unsigned long iova)
105{
106 return pgtable + lv1ent_offset(iova);
107}
108
109static unsigned long *page_entry(unsigned long *sent, unsigned long iova)
110{
7222e8db
CK
111 return (unsigned long *)phys_to_virt(
112 lv2table_base(sent)) + lv2ent_offset(iova);
2a96536e
KC
113}
114
115enum exynos_sysmmu_inttype {
116 SYSMMU_PAGEFAULT,
117 SYSMMU_AR_MULTIHIT,
118 SYSMMU_AW_MULTIHIT,
119 SYSMMU_BUSERROR,
120 SYSMMU_AR_SECURITY,
121 SYSMMU_AR_ACCESS,
122 SYSMMU_AW_SECURITY,
123 SYSMMU_AW_PROTECTION, /* 7 */
124 SYSMMU_FAULT_UNKNOWN,
125 SYSMMU_FAULTS_NUM
126};
127
128/*
129 * @itype: type of fault.
130 * @pgtable_base: the physical address of page table base. This is 0 if @itype
131 * is SYSMMU_BUSERROR.
132 * @fault_addr: the device (virtual) address that the System MMU tried to
133 * translated. This is 0 if @itype is SYSMMU_BUSERROR.
134 */
135typedef int (*sysmmu_fault_handler_t)(enum exynos_sysmmu_inttype itype,
7222e8db 136 phys_addr_t pgtable_base, unsigned long fault_addr);
2a96536e
KC
137
138static unsigned short fault_reg_offset[SYSMMU_FAULTS_NUM] = {
139 REG_PAGE_FAULT_ADDR,
140 REG_AR_FAULT_ADDR,
141 REG_AW_FAULT_ADDR,
142 REG_DEFAULT_SLAVE_ADDR,
143 REG_AR_FAULT_ADDR,
144 REG_AR_FAULT_ADDR,
145 REG_AW_FAULT_ADDR,
146 REG_AW_FAULT_ADDR
147};
148
149static char *sysmmu_fault_name[SYSMMU_FAULTS_NUM] = {
150 "PAGE FAULT",
151 "AR MULTI-HIT FAULT",
152 "AW MULTI-HIT FAULT",
153 "BUS ERROR",
154 "AR SECURITY PROTECTION FAULT",
155 "AR ACCESS PROTECTION FAULT",
156 "AW SECURITY PROTECTION FAULT",
157 "AW ACCESS PROTECTION FAULT",
158 "UNKNOWN FAULT"
159};
160
161struct exynos_iommu_domain {
162 struct list_head clients; /* list of sysmmu_drvdata.node */
163 unsigned long *pgtable; /* lv1 page table, 16KB */
164 short *lv2entcnt; /* free lv2 entry counter for each section */
165 spinlock_t lock; /* lock for this structure */
166 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
167};
168
169struct sysmmu_drvdata {
170 struct list_head node; /* entry of exynos_iommu_domain.clients */
171 struct device *sysmmu; /* System MMU's device descriptor */
172 struct device *dev; /* Owner of system MMU */
7222e8db
CK
173 void __iomem *sfrbase;
174 struct clk *clk;
70605870 175 struct clk *clk_master;
2a96536e
KC
176 int activations;
177 rwlock_t lock;
178 struct iommu_domain *domain;
179 sysmmu_fault_handler_t fault_handler;
7222e8db 180 phys_addr_t pgtable;
2a96536e
KC
181};
182
183static bool set_sysmmu_active(struct sysmmu_drvdata *data)
184{
185 /* return true if the System MMU was not active previously
186 and it needs to be initialized */
187 return ++data->activations == 1;
188}
189
190static bool set_sysmmu_inactive(struct sysmmu_drvdata *data)
191{
192 /* return true if the System MMU is needed to be disabled */
193 BUG_ON(data->activations < 1);
194 return --data->activations == 0;
195}
196
197static bool is_sysmmu_active(struct sysmmu_drvdata *data)
198{
199 return data->activations > 0;
200}
201
202static void sysmmu_unblock(void __iomem *sfrbase)
203{
204 __raw_writel(CTRL_ENABLE, sfrbase + REG_MMU_CTRL);
205}
206
207static bool sysmmu_block(void __iomem *sfrbase)
208{
209 int i = 120;
210
211 __raw_writel(CTRL_BLOCK, sfrbase + REG_MMU_CTRL);
212 while ((i > 0) && !(__raw_readl(sfrbase + REG_MMU_STATUS) & 1))
213 --i;
214
215 if (!(__raw_readl(sfrbase + REG_MMU_STATUS) & 1)) {
216 sysmmu_unblock(sfrbase);
217 return false;
218 }
219
220 return true;
221}
222
223static void __sysmmu_tlb_invalidate(void __iomem *sfrbase)
224{
225 __raw_writel(0x1, sfrbase + REG_MMU_FLUSH);
226}
227
228static void __sysmmu_tlb_invalidate_entry(void __iomem *sfrbase,
3ad6b7f3 229 unsigned long iova, unsigned int num_inv)
2a96536e 230{
3ad6b7f3
CK
231 unsigned int i;
232 for (i = 0; i < num_inv; i++) {
233 __raw_writel((iova & SPAGE_MASK) | 1,
234 sfrbase + REG_MMU_FLUSH_ENTRY);
235 iova += SPAGE_SIZE;
236 }
2a96536e
KC
237}
238
239static void __sysmmu_set_ptbase(void __iomem *sfrbase,
240 unsigned long pgd)
241{
242 __raw_writel(0x1, sfrbase + REG_MMU_CFG); /* 16KB LV1, LRU */
243 __raw_writel(pgd, sfrbase + REG_PT_BASE_ADDR);
244
245 __sysmmu_tlb_invalidate(sfrbase);
246}
247
2a96536e
KC
248static void __set_fault_handler(struct sysmmu_drvdata *data,
249 sysmmu_fault_handler_t handler)
250{
251 unsigned long flags;
252
253 write_lock_irqsave(&data->lock, flags);
254 data->fault_handler = handler;
255 write_unlock_irqrestore(&data->lock, flags);
256}
257
258void exynos_sysmmu_set_fault_handler(struct device *dev,
259 sysmmu_fault_handler_t handler)
260{
261 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
262
263 __set_fault_handler(data, handler);
264}
265
266static int default_fault_handler(enum exynos_sysmmu_inttype itype,
7222e8db 267 phys_addr_t pgtable_base, unsigned long fault_addr)
2a96536e
KC
268{
269 unsigned long *ent;
270
271 if ((itype >= SYSMMU_FAULTS_NUM) || (itype < SYSMMU_PAGEFAULT))
272 itype = SYSMMU_FAULT_UNKNOWN;
273
7222e8db
CK
274 pr_err("%s occurred at 0x%lx(Page table base: %pa)\n",
275 sysmmu_fault_name[itype], fault_addr, &pgtable_base);
2a96536e 276
7222e8db 277 ent = section_entry(phys_to_virt(pgtable_base), fault_addr);
2a96536e
KC
278 pr_err("\tLv1 entry: 0x%lx\n", *ent);
279
280 if (lv1ent_page(ent)) {
281 ent = page_entry(ent, fault_addr);
282 pr_err("\t Lv2 entry: 0x%lx\n", *ent);
283 }
284
285 pr_err("Generating Kernel OOPS... because it is unrecoverable.\n");
286
287 BUG();
288
289 return 0;
290}
291
292static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
293{
294 /* SYSMMU is in blocked when interrupt occurred. */
295 struct sysmmu_drvdata *data = dev_id;
2a96536e
KC
296 enum exynos_sysmmu_inttype itype;
297 unsigned long addr = -1;
7222e8db 298 int ret = -ENOSYS;
2a96536e
KC
299
300 read_lock(&data->lock);
301
302 WARN_ON(!is_sysmmu_active(data));
303
70605870
CK
304 if (!IS_ERR(data->clk_master))
305 clk_enable(data->clk_master);
7222e8db
CK
306 itype = (enum exynos_sysmmu_inttype)
307 __ffs(__raw_readl(data->sfrbase + REG_INT_STATUS));
308 if (WARN_ON(!((itype >= 0) && (itype < SYSMMU_FAULT_UNKNOWN))))
2a96536e 309 itype = SYSMMU_FAULT_UNKNOWN;
7222e8db
CK
310 else
311 addr = __raw_readl(data->sfrbase + fault_reg_offset[itype]);
2a96536e
KC
312
313 if (data->domain)
7222e8db 314 ret = report_iommu_fault(data->domain, data->dev, addr, itype);
2a96536e
KC
315
316 if ((ret == -ENOSYS) && data->fault_handler) {
317 unsigned long base = data->pgtable;
318 if (itype != SYSMMU_FAULT_UNKNOWN)
7222e8db 319 base = __raw_readl(data->sfrbase + REG_PT_BASE_ADDR);
2a96536e
KC
320 ret = data->fault_handler(itype, base, addr);
321 }
322
323 if (!ret && (itype != SYSMMU_FAULT_UNKNOWN))
7222e8db 324 __raw_writel(1 << itype, data->sfrbase + REG_INT_CLEAR);
2a96536e 325 else
e5cf63c3
CK
326 dev_dbg(data->sysmmu, "%s is not handled.\n",
327 sysmmu_fault_name[itype]);
2a96536e
KC
328
329 if (itype != SYSMMU_FAULT_UNKNOWN)
7222e8db 330 sysmmu_unblock(data->sfrbase);
2a96536e 331
70605870
CK
332 if (!IS_ERR(data->clk_master))
333 clk_disable(data->clk_master);
334
2a96536e
KC
335 read_unlock(&data->lock);
336
337 return IRQ_HANDLED;
338}
339
340static bool __exynos_sysmmu_disable(struct sysmmu_drvdata *data)
341{
342 unsigned long flags;
343 bool disabled = false;
2a96536e
KC
344
345 write_lock_irqsave(&data->lock, flags);
346
347 if (!set_sysmmu_inactive(data))
348 goto finish;
349
70605870
CK
350 if (!IS_ERR(data->clk_master))
351 clk_enable(data->clk_master);
352
7222e8db 353 __raw_writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
2a96536e 354
46c16d1e 355 clk_disable(data->clk);
70605870
CK
356 if (!IS_ERR(data->clk_master))
357 clk_disable(data->clk_master);
2a96536e
KC
358
359 disabled = true;
360 data->pgtable = 0;
361 data->domain = NULL;
362finish:
363 write_unlock_irqrestore(&data->lock, flags);
364
365 if (disabled)
e5cf63c3 366 dev_dbg(data->sysmmu, "Disabled\n");
2a96536e 367 else
e5cf63c3
CK
368 dev_dbg(data->sysmmu, "%d times left to be disabled\n",
369 data->activations);
2a96536e
KC
370
371 return disabled;
372}
373
374/* __exynos_sysmmu_enable: Enables System MMU
375 *
376 * returns -error if an error occurred and System MMU is not enabled,
377 * 0 if the System MMU has been just enabled and 1 if System MMU was already
378 * enabled before.
379 */
380static int __exynos_sysmmu_enable(struct sysmmu_drvdata *data,
381 unsigned long pgtable, struct iommu_domain *domain)
382{
7222e8db 383 int ret = 0;
2a96536e
KC
384 unsigned long flags;
385
386 write_lock_irqsave(&data->lock, flags);
387
388 if (!set_sysmmu_active(data)) {
389 if (WARN_ON(pgtable != data->pgtable)) {
390 ret = -EBUSY;
391 set_sysmmu_inactive(data);
392 } else {
393 ret = 1;
394 }
395
e5cf63c3 396 dev_dbg(data->sysmmu, "Already enabled\n");
2a96536e
KC
397 goto finish;
398 }
399
2a96536e
KC
400 data->pgtable = pgtable;
401
70605870
CK
402 if (!IS_ERR(data->clk_master))
403 clk_enable(data->clk_master);
404 clk_enable(data->clk);
405
7222e8db 406 __sysmmu_set_ptbase(data->sfrbase, pgtable);
2a96536e 407
7222e8db
CK
408 __raw_writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
409
70605870
CK
410 if (!IS_ERR(data->clk_master))
411 clk_disable(data->clk_master);
412
2a96536e
KC
413 data->domain = domain;
414
e5cf63c3 415 dev_dbg(data->sysmmu, "Enabled\n");
2a96536e
KC
416finish:
417 write_unlock_irqrestore(&data->lock, flags);
418
419 return ret;
420}
421
422int exynos_sysmmu_enable(struct device *dev, unsigned long pgtable)
423{
424 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
425 int ret;
426
427 BUG_ON(!memblock_is_memory(pgtable));
428
429 ret = pm_runtime_get_sync(data->sysmmu);
430 if (ret < 0) {
e5cf63c3 431 dev_dbg(data->sysmmu, "Failed to enable\n");
2a96536e
KC
432 return ret;
433 }
434
435 ret = __exynos_sysmmu_enable(data, pgtable, NULL);
436 if (WARN_ON(ret < 0)) {
437 pm_runtime_put(data->sysmmu);
e5cf63c3
CK
438 dev_err(data->sysmmu, "Already enabled with page table %#x\n",
439 data->pgtable);
2a96536e
KC
440 } else {
441 data->dev = dev;
442 }
443
444 return ret;
445}
446
77e38350 447static bool exynos_sysmmu_disable(struct device *dev)
2a96536e
KC
448{
449 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
450 bool disabled;
451
452 disabled = __exynos_sysmmu_disable(data);
453 pm_runtime_put(data->sysmmu);
454
455 return disabled;
456}
457
3ad6b7f3
CK
458static void sysmmu_tlb_invalidate_entry(struct device *dev, unsigned long iova,
459 size_t size)
2a96536e
KC
460{
461 unsigned long flags;
462 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
463
464 read_lock_irqsave(&data->lock, flags);
465
466 if (is_sysmmu_active(data)) {
3ad6b7f3
CK
467 unsigned int maj;
468 unsigned int num_inv = 1;
70605870
CK
469
470 if (!IS_ERR(data->clk_master))
471 clk_enable(data->clk_master);
472
3ad6b7f3
CK
473 maj = __raw_readl(data->sfrbase + REG_MMU_VERSION);
474 /*
475 * L2TLB invalidation required
476 * 4KB page: 1 invalidation
477 * 64KB page: 16 invalidation
478 * 1MB page: 64 invalidation
479 * because it is set-associative TLB
480 * with 8-way and 64 sets.
481 * 1MB page can be cached in one of all sets.
482 * 64KB page can be one of 16 consecutive sets.
483 */
484 if ((maj >> 28) == 2) /* major version number */
485 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
486
7222e8db
CK
487 if (sysmmu_block(data->sfrbase)) {
488 __sysmmu_tlb_invalidate_entry(
3ad6b7f3 489 data->sfrbase, iova, num_inv);
7222e8db 490 sysmmu_unblock(data->sfrbase);
2a96536e 491 }
70605870
CK
492 if (!IS_ERR(data->clk_master))
493 clk_disable(data->clk_master);
2a96536e 494 } else {
e5cf63c3 495 dev_dbg(data->sysmmu, "Disabled. Skipping invalidating TLB.\n");
2a96536e
KC
496 }
497
498 read_unlock_irqrestore(&data->lock, flags);
499}
500
501void exynos_sysmmu_tlb_invalidate(struct device *dev)
502{
503 unsigned long flags;
504 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
505
506 read_lock_irqsave(&data->lock, flags);
507
508 if (is_sysmmu_active(data)) {
70605870
CK
509 if (!IS_ERR(data->clk_master))
510 clk_enable(data->clk_master);
7222e8db
CK
511 if (sysmmu_block(data->sfrbase)) {
512 __sysmmu_tlb_invalidate(data->sfrbase);
513 sysmmu_unblock(data->sfrbase);
2a96536e 514 }
70605870
CK
515 if (!IS_ERR(data->clk_master))
516 clk_disable(data->clk_master);
2a96536e 517 } else {
e5cf63c3 518 dev_dbg(data->sysmmu, "Disabled. Skipping invalidating TLB.\n");
2a96536e
KC
519 }
520
521 read_unlock_irqrestore(&data->lock, flags);
522}
523
524static int exynos_sysmmu_probe(struct platform_device *pdev)
525{
46c16d1e 526 int irq, ret;
7222e8db 527 struct device *dev = &pdev->dev;
2a96536e 528 struct sysmmu_drvdata *data;
7222e8db 529 struct resource *res;
2a96536e 530
46c16d1e
CK
531 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
532 if (!data)
533 return -ENOMEM;
2a96536e 534
7222e8db 535 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
46c16d1e
CK
536 data->sfrbase = devm_ioremap_resource(dev, res);
537 if (IS_ERR(data->sfrbase))
538 return PTR_ERR(data->sfrbase);
2a96536e 539
46c16d1e
CK
540 irq = platform_get_irq(pdev, 0);
541 if (irq <= 0) {
7222e8db 542 dev_dbg(dev, "Unable to find IRQ resource\n");
46c16d1e 543 return irq;
2a96536e
KC
544 }
545
46c16d1e 546 ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
7222e8db
CK
547 dev_name(dev), data);
548 if (ret) {
46c16d1e
CK
549 dev_err(dev, "Unabled to register handler of irq %d\n", irq);
550 return ret;
2a96536e
KC
551 }
552
46c16d1e
CK
553 data->clk = devm_clk_get(dev, "sysmmu");
554 if (IS_ERR(data->clk)) {
555 dev_err(dev, "Failed to get clock!\n");
556 return PTR_ERR(data->clk);
557 } else {
558 ret = clk_prepare(data->clk);
559 if (ret) {
560 dev_err(dev, "Failed to prepare clk\n");
561 return ret;
562 }
2a96536e
KC
563 }
564
70605870
CK
565 data->clk_master = devm_clk_get(dev, "master");
566 if (!IS_ERR(data->clk_master)) {
567 ret = clk_prepare(data->clk_master);
568 if (ret) {
569 clk_unprepare(data->clk);
570 dev_err(dev, "Failed to prepare master's clk\n");
571 return ret;
572 }
573 }
574
2a96536e
KC
575 data->sysmmu = dev;
576 rwlock_init(&data->lock);
577 INIT_LIST_HEAD(&data->node);
578
579 __set_fault_handler(data, &default_fault_handler);
580
7222e8db
CK
581 platform_set_drvdata(pdev, data);
582
f4723ec1 583 pm_runtime_enable(dev);
2a96536e 584
2a96536e 585 return 0;
2a96536e
KC
586}
587
588static struct platform_driver exynos_sysmmu_driver = {
589 .probe = exynos_sysmmu_probe,
590 .driver = {
591 .owner = THIS_MODULE,
592 .name = "exynos-sysmmu",
593 }
594};
595
596static inline void pgtable_flush(void *vastart, void *vaend)
597{
598 dmac_flush_range(vastart, vaend);
599 outer_flush_range(virt_to_phys(vastart),
600 virt_to_phys(vaend));
601}
602
603static int exynos_iommu_domain_init(struct iommu_domain *domain)
604{
605 struct exynos_iommu_domain *priv;
606
607 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
608 if (!priv)
609 return -ENOMEM;
610
611 priv->pgtable = (unsigned long *)__get_free_pages(
612 GFP_KERNEL | __GFP_ZERO, 2);
613 if (!priv->pgtable)
614 goto err_pgtable;
615
616 priv->lv2entcnt = (short *)__get_free_pages(
617 GFP_KERNEL | __GFP_ZERO, 1);
618 if (!priv->lv2entcnt)
619 goto err_counter;
620
621 pgtable_flush(priv->pgtable, priv->pgtable + NUM_LV1ENTRIES);
622
623 spin_lock_init(&priv->lock);
624 spin_lock_init(&priv->pgtablelock);
625 INIT_LIST_HEAD(&priv->clients);
626
eb51637b
SK
627 domain->geometry.aperture_start = 0;
628 domain->geometry.aperture_end = ~0UL;
629 domain->geometry.force_aperture = true;
3177bb76 630
2a96536e
KC
631 domain->priv = priv;
632 return 0;
633
634err_counter:
635 free_pages((unsigned long)priv->pgtable, 2);
636err_pgtable:
637 kfree(priv);
638 return -ENOMEM;
639}
640
641static void exynos_iommu_domain_destroy(struct iommu_domain *domain)
642{
643 struct exynos_iommu_domain *priv = domain->priv;
644 struct sysmmu_drvdata *data;
645 unsigned long flags;
646 int i;
647
648 WARN_ON(!list_empty(&priv->clients));
649
650 spin_lock_irqsave(&priv->lock, flags);
651
652 list_for_each_entry(data, &priv->clients, node) {
653 while (!exynos_sysmmu_disable(data->dev))
654 ; /* until System MMU is actually disabled */
655 }
656
657 spin_unlock_irqrestore(&priv->lock, flags);
658
659 for (i = 0; i < NUM_LV1ENTRIES; i++)
660 if (lv1ent_page(priv->pgtable + i))
734c3c73
CK
661 kmem_cache_free(lv2table_kmem_cache,
662 phys_to_virt(lv2table_base(priv->pgtable + i)));
2a96536e
KC
663
664 free_pages((unsigned long)priv->pgtable, 2);
665 free_pages((unsigned long)priv->lv2entcnt, 1);
666 kfree(domain->priv);
667 domain->priv = NULL;
668}
669
670static int exynos_iommu_attach_device(struct iommu_domain *domain,
671 struct device *dev)
672{
673 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
674 struct exynos_iommu_domain *priv = domain->priv;
7222e8db 675 phys_addr_t pagetable = virt_to_phys(priv->pgtable);
2a96536e
KC
676 unsigned long flags;
677 int ret;
678
679 ret = pm_runtime_get_sync(data->sysmmu);
680 if (ret < 0)
681 return ret;
682
683 ret = 0;
684
685 spin_lock_irqsave(&priv->lock, flags);
686
7222e8db 687 ret = __exynos_sysmmu_enable(data, pagetable, domain);
2a96536e
KC
688
689 if (ret == 0) {
690 /* 'data->node' must not be appeared in priv->clients */
691 BUG_ON(!list_empty(&data->node));
692 data->dev = dev;
693 list_add_tail(&data->node, &priv->clients);
694 }
695
696 spin_unlock_irqrestore(&priv->lock, flags);
697
698 if (ret < 0) {
7222e8db
CK
699 dev_err(dev, "%s: Failed to attach IOMMU with pgtable %pa\n",
700 __func__, &pagetable);
2a96536e 701 pm_runtime_put(data->sysmmu);
7222e8db 702 return ret;
2a96536e
KC
703 }
704
7222e8db
CK
705 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa %s\n",
706 __func__, &pagetable, (ret == 0) ? "" : ", again");
707
2a96536e
KC
708 return ret;
709}
710
711static void exynos_iommu_detach_device(struct iommu_domain *domain,
712 struct device *dev)
713{
714 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
715 struct exynos_iommu_domain *priv = domain->priv;
716 struct list_head *pos;
7222e8db 717 phys_addr_t pagetable = virt_to_phys(priv->pgtable);
2a96536e
KC
718 unsigned long flags;
719 bool found = false;
720
721 spin_lock_irqsave(&priv->lock, flags);
722
723 list_for_each(pos, &priv->clients) {
724 if (list_entry(pos, struct sysmmu_drvdata, node) == data) {
725 found = true;
726 break;
727 }
728 }
729
730 if (!found)
731 goto finish;
732
733 if (__exynos_sysmmu_disable(data)) {
7222e8db
CK
734 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n",
735 __func__, &pagetable);
f8ffcc92 736 list_del_init(&data->node);
2a96536e
KC
737
738 } else {
7222e8db
CK
739 dev_dbg(dev, "%s: Detaching IOMMU with pgtable %pa delayed",
740 __func__, &pagetable);
2a96536e
KC
741 }
742
743finish:
744 spin_unlock_irqrestore(&priv->lock, flags);
745
746 if (found)
747 pm_runtime_put(data->sysmmu);
748}
749
750static unsigned long *alloc_lv2entry(unsigned long *sent, unsigned long iova,
751 short *pgcounter)
752{
61128f08
CK
753 if (lv1ent_section(sent)) {
754 WARN(1, "Trying mapping on %#08lx mapped with 1MiB page", iova);
755 return ERR_PTR(-EADDRINUSE);
756 }
757
2a96536e
KC
758 if (lv1ent_fault(sent)) {
759 unsigned long *pent;
760
734c3c73 761 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
2a96536e
KC
762 BUG_ON((unsigned long)pent & (LV2TABLE_SIZE - 1));
763 if (!pent)
61128f08 764 return ERR_PTR(-ENOMEM);
2a96536e 765
7222e8db 766 *sent = mk_lv1ent_page(virt_to_phys(pent));
2a96536e
KC
767 *pgcounter = NUM_LV2ENTRIES;
768 pgtable_flush(pent, pent + NUM_LV2ENTRIES);
769 pgtable_flush(sent, sent + 1);
770 }
771
772 return page_entry(sent, iova);
773}
774
61128f08
CK
775static int lv1set_section(unsigned long *sent, unsigned long iova,
776 phys_addr_t paddr, short *pgcnt)
2a96536e 777{
61128f08
CK
778 if (lv1ent_section(sent)) {
779 WARN(1, "Trying mapping on 1MiB@%#08lx that is mapped",
780 iova);
2a96536e 781 return -EADDRINUSE;
61128f08 782 }
2a96536e
KC
783
784 if (lv1ent_page(sent)) {
61128f08
CK
785 if (*pgcnt != NUM_LV2ENTRIES) {
786 WARN(1, "Trying mapping on 1MiB@%#08lx that is mapped",
787 iova);
2a96536e 788 return -EADDRINUSE;
61128f08 789 }
2a96536e 790
734c3c73 791 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
2a96536e
KC
792 *pgcnt = 0;
793 }
794
795 *sent = mk_lv1ent_sect(paddr);
796
797 pgtable_flush(sent, sent + 1);
798
799 return 0;
800}
801
802static int lv2set_page(unsigned long *pent, phys_addr_t paddr, size_t size,
803 short *pgcnt)
804{
805 if (size == SPAGE_SIZE) {
61128f08
CK
806 if (!lv2ent_fault(pent)) {
807 WARN(1, "Trying mapping on 4KiB where mapping exists");
2a96536e 808 return -EADDRINUSE;
61128f08 809 }
2a96536e
KC
810
811 *pent = mk_lv2ent_spage(paddr);
812 pgtable_flush(pent, pent + 1);
813 *pgcnt -= 1;
814 } else { /* size == LPAGE_SIZE */
815 int i;
816 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
817 if (!lv2ent_fault(pent)) {
61128f08
CK
818 WARN(1,
819 "Trying mapping on 64KiB where mapping exists");
820 if (i > 0)
821 memset(pent - i, 0, sizeof(*pent) * i);
2a96536e
KC
822 return -EADDRINUSE;
823 }
824
825 *pent = mk_lv2ent_lpage(paddr);
826 }
827 pgtable_flush(pent - SPAGES_PER_LPAGE, pent);
828 *pgcnt -= SPAGES_PER_LPAGE;
829 }
830
831 return 0;
832}
833
834static int exynos_iommu_map(struct iommu_domain *domain, unsigned long iova,
835 phys_addr_t paddr, size_t size, int prot)
836{
837 struct exynos_iommu_domain *priv = domain->priv;
838 unsigned long *entry;
839 unsigned long flags;
840 int ret = -ENOMEM;
841
842 BUG_ON(priv->pgtable == NULL);
843
844 spin_lock_irqsave(&priv->pgtablelock, flags);
845
846 entry = section_entry(priv->pgtable, iova);
847
848 if (size == SECT_SIZE) {
61128f08 849 ret = lv1set_section(entry, iova, paddr,
2a96536e
KC
850 &priv->lv2entcnt[lv1ent_offset(iova)]);
851 } else {
852 unsigned long *pent;
853
854 pent = alloc_lv2entry(entry, iova,
855 &priv->lv2entcnt[lv1ent_offset(iova)]);
856
61128f08
CK
857 if (IS_ERR(pent))
858 ret = PTR_ERR(pent);
2a96536e
KC
859 else
860 ret = lv2set_page(pent, paddr, size,
861 &priv->lv2entcnt[lv1ent_offset(iova)]);
862 }
863
61128f08 864 if (ret)
2a96536e
KC
865 pr_debug("%s: Failed to map iova 0x%lx/0x%x bytes\n",
866 __func__, iova, size);
2a96536e
KC
867
868 spin_unlock_irqrestore(&priv->pgtablelock, flags);
869
870 return ret;
871}
872
873static size_t exynos_iommu_unmap(struct iommu_domain *domain,
874 unsigned long iova, size_t size)
875{
876 struct exynos_iommu_domain *priv = domain->priv;
877 struct sysmmu_drvdata *data;
878 unsigned long flags;
879 unsigned long *ent;
61128f08 880 size_t err_pgsize;
2a96536e
KC
881
882 BUG_ON(priv->pgtable == NULL);
883
884 spin_lock_irqsave(&priv->pgtablelock, flags);
885
886 ent = section_entry(priv->pgtable, iova);
887
888 if (lv1ent_section(ent)) {
61128f08
CK
889 if (size < SECT_SIZE) {
890 err_pgsize = SECT_SIZE;
891 goto err;
892 }
2a96536e
KC
893
894 *ent = 0;
895 pgtable_flush(ent, ent + 1);
896 size = SECT_SIZE;
897 goto done;
898 }
899
900 if (unlikely(lv1ent_fault(ent))) {
901 if (size > SECT_SIZE)
902 size = SECT_SIZE;
903 goto done;
904 }
905
906 /* lv1ent_page(sent) == true here */
907
908 ent = page_entry(ent, iova);
909
910 if (unlikely(lv2ent_fault(ent))) {
911 size = SPAGE_SIZE;
912 goto done;
913 }
914
915 if (lv2ent_small(ent)) {
916 *ent = 0;
917 size = SPAGE_SIZE;
6cb47ed7 918 pgtable_flush(ent, ent + 1);
2a96536e
KC
919 priv->lv2entcnt[lv1ent_offset(iova)] += 1;
920 goto done;
921 }
922
923 /* lv1ent_large(ent) == true here */
61128f08
CK
924 if (size < LPAGE_SIZE) {
925 err_pgsize = LPAGE_SIZE;
926 goto err;
927 }
2a96536e
KC
928
929 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
6cb47ed7 930 pgtable_flush(ent, ent + SPAGES_PER_LPAGE);
2a96536e
KC
931
932 size = LPAGE_SIZE;
933 priv->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
934done:
935 spin_unlock_irqrestore(&priv->pgtablelock, flags);
936
937 spin_lock_irqsave(&priv->lock, flags);
938 list_for_each_entry(data, &priv->clients, node)
3ad6b7f3 939 sysmmu_tlb_invalidate_entry(data->dev, iova, size);
2a96536e
KC
940 spin_unlock_irqrestore(&priv->lock, flags);
941
2a96536e 942 return size;
61128f08
CK
943err:
944 spin_unlock_irqrestore(&priv->pgtablelock, flags);
945
946 WARN(1,
947 "%s: Failed due to size(%#x) @ %#08lx is smaller than page size %#x\n",
948 __func__, size, iova, err_pgsize);
949
950 return 0;
2a96536e
KC
951}
952
953static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *domain,
bb5547ac 954 dma_addr_t iova)
2a96536e
KC
955{
956 struct exynos_iommu_domain *priv = domain->priv;
957 unsigned long *entry;
958 unsigned long flags;
959 phys_addr_t phys = 0;
960
961 spin_lock_irqsave(&priv->pgtablelock, flags);
962
963 entry = section_entry(priv->pgtable, iova);
964
965 if (lv1ent_section(entry)) {
966 phys = section_phys(entry) + section_offs(iova);
967 } else if (lv1ent_page(entry)) {
968 entry = page_entry(entry, iova);
969
970 if (lv2ent_large(entry))
971 phys = lpage_phys(entry) + lpage_offs(iova);
972 else if (lv2ent_small(entry))
973 phys = spage_phys(entry) + spage_offs(iova);
974 }
975
976 spin_unlock_irqrestore(&priv->pgtablelock, flags);
977
978 return phys;
979}
980
981static struct iommu_ops exynos_iommu_ops = {
982 .domain_init = &exynos_iommu_domain_init,
983 .domain_destroy = &exynos_iommu_domain_destroy,
984 .attach_dev = &exynos_iommu_attach_device,
985 .detach_dev = &exynos_iommu_detach_device,
986 .map = &exynos_iommu_map,
987 .unmap = &exynos_iommu_unmap,
988 .iova_to_phys = &exynos_iommu_iova_to_phys,
989 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
990};
991
992static int __init exynos_iommu_init(void)
993{
994 int ret;
995
734c3c73
CK
996 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
997 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
998 if (!lv2table_kmem_cache) {
999 pr_err("%s: Failed to create kmem cache\n", __func__);
1000 return -ENOMEM;
1001 }
1002
2a96536e 1003 ret = platform_driver_register(&exynos_sysmmu_driver);
734c3c73
CK
1004 if (ret) {
1005 pr_err("%s: Failed to register driver\n", __func__);
1006 goto err_reg_driver;
1007 }
2a96536e 1008
734c3c73
CK
1009 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
1010 if (ret) {
1011 pr_err("%s: Failed to register exynos-iommu driver.\n",
1012 __func__);
1013 goto err_set_iommu;
1014 }
2a96536e 1015
734c3c73
CK
1016 return 0;
1017err_set_iommu:
1018 platform_driver_unregister(&exynos_sysmmu_driver);
1019err_reg_driver:
1020 kmem_cache_destroy(lv2table_kmem_cache);
2a96536e
KC
1021 return ret;
1022}
1023subsys_initcall(exynos_iommu_init);
This page took 0.153233 seconds and 5 git commands to generate.