iommu/exynos: Remove dbgname from drvdata of a System MMU
[deliverable/linux.git] / drivers / iommu / exynos-iommu.c
CommitLineData
2a96536e
KC
1/* linux/drivers/iommu/exynos_iommu.c
2 *
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
12#define DEBUG
13#endif
14
15#include <linux/io.h>
16#include <linux/interrupt.h>
17#include <linux/platform_device.h>
18#include <linux/slab.h>
19#include <linux/pm_runtime.h>
20#include <linux/clk.h>
21#include <linux/err.h>
22#include <linux/mm.h>
23#include <linux/iommu.h>
24#include <linux/errno.h>
25#include <linux/list.h>
26#include <linux/memblock.h>
27#include <linux/export.h>
28
29#include <asm/cacheflush.h>
30#include <asm/pgtable.h>
31
2a96536e
KC
32/* We does not consider super section mapping (16MB) */
33#define SECT_ORDER 20
34#define LPAGE_ORDER 16
35#define SPAGE_ORDER 12
36
37#define SECT_SIZE (1 << SECT_ORDER)
38#define LPAGE_SIZE (1 << LPAGE_ORDER)
39#define SPAGE_SIZE (1 << SPAGE_ORDER)
40
41#define SECT_MASK (~(SECT_SIZE - 1))
42#define LPAGE_MASK (~(LPAGE_SIZE - 1))
43#define SPAGE_MASK (~(SPAGE_SIZE - 1))
44
45#define lv1ent_fault(sent) (((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
46#define lv1ent_page(sent) ((*(sent) & 3) == 1)
47#define lv1ent_section(sent) ((*(sent) & 3) == 2)
48
49#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
50#define lv2ent_small(pent) ((*(pent) & 2) == 2)
51#define lv2ent_large(pent) ((*(pent) & 3) == 1)
52
53#define section_phys(sent) (*(sent) & SECT_MASK)
54#define section_offs(iova) ((iova) & 0xFFFFF)
55#define lpage_phys(pent) (*(pent) & LPAGE_MASK)
56#define lpage_offs(iova) ((iova) & 0xFFFF)
57#define spage_phys(pent) (*(pent) & SPAGE_MASK)
58#define spage_offs(iova) ((iova) & 0xFFF)
59
60#define lv1ent_offset(iova) ((iova) >> SECT_ORDER)
61#define lv2ent_offset(iova) (((iova) & 0xFF000) >> SPAGE_ORDER)
62
63#define NUM_LV1ENTRIES 4096
64#define NUM_LV2ENTRIES 256
65
66#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(long))
67
68#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
69
70#define lv2table_base(sent) (*(sent) & 0xFFFFFC00)
71
72#define mk_lv1ent_sect(pa) ((pa) | 2)
73#define mk_lv1ent_page(pa) ((pa) | 1)
74#define mk_lv2ent_lpage(pa) ((pa) | 1)
75#define mk_lv2ent_spage(pa) ((pa) | 2)
76
77#define CTRL_ENABLE 0x5
78#define CTRL_BLOCK 0x7
79#define CTRL_DISABLE 0x0
80
81#define REG_MMU_CTRL 0x000
82#define REG_MMU_CFG 0x004
83#define REG_MMU_STATUS 0x008
84#define REG_MMU_FLUSH 0x00C
85#define REG_MMU_FLUSH_ENTRY 0x010
86#define REG_PT_BASE_ADDR 0x014
87#define REG_INT_STATUS 0x018
88#define REG_INT_CLEAR 0x01C
89
90#define REG_PAGE_FAULT_ADDR 0x024
91#define REG_AW_FAULT_ADDR 0x028
92#define REG_AR_FAULT_ADDR 0x02C
93#define REG_DEFAULT_SLAVE_ADDR 0x030
94
95#define REG_MMU_VERSION 0x034
96
97#define REG_PB0_SADDR 0x04C
98#define REG_PB0_EADDR 0x050
99#define REG_PB1_SADDR 0x054
100#define REG_PB1_EADDR 0x058
101
734c3c73
CK
102static struct kmem_cache *lv2table_kmem_cache;
103
2a96536e
KC
104static unsigned long *section_entry(unsigned long *pgtable, unsigned long iova)
105{
106 return pgtable + lv1ent_offset(iova);
107}
108
109static unsigned long *page_entry(unsigned long *sent, unsigned long iova)
110{
7222e8db
CK
111 return (unsigned long *)phys_to_virt(
112 lv2table_base(sent)) + lv2ent_offset(iova);
2a96536e
KC
113}
114
115enum exynos_sysmmu_inttype {
116 SYSMMU_PAGEFAULT,
117 SYSMMU_AR_MULTIHIT,
118 SYSMMU_AW_MULTIHIT,
119 SYSMMU_BUSERROR,
120 SYSMMU_AR_SECURITY,
121 SYSMMU_AR_ACCESS,
122 SYSMMU_AW_SECURITY,
123 SYSMMU_AW_PROTECTION, /* 7 */
124 SYSMMU_FAULT_UNKNOWN,
125 SYSMMU_FAULTS_NUM
126};
127
128/*
129 * @itype: type of fault.
130 * @pgtable_base: the physical address of page table base. This is 0 if @itype
131 * is SYSMMU_BUSERROR.
132 * @fault_addr: the device (virtual) address that the System MMU tried to
133 * translated. This is 0 if @itype is SYSMMU_BUSERROR.
134 */
135typedef int (*sysmmu_fault_handler_t)(enum exynos_sysmmu_inttype itype,
7222e8db 136 phys_addr_t pgtable_base, unsigned long fault_addr);
2a96536e
KC
137
138static unsigned short fault_reg_offset[SYSMMU_FAULTS_NUM] = {
139 REG_PAGE_FAULT_ADDR,
140 REG_AR_FAULT_ADDR,
141 REG_AW_FAULT_ADDR,
142 REG_DEFAULT_SLAVE_ADDR,
143 REG_AR_FAULT_ADDR,
144 REG_AR_FAULT_ADDR,
145 REG_AW_FAULT_ADDR,
146 REG_AW_FAULT_ADDR
147};
148
149static char *sysmmu_fault_name[SYSMMU_FAULTS_NUM] = {
150 "PAGE FAULT",
151 "AR MULTI-HIT FAULT",
152 "AW MULTI-HIT FAULT",
153 "BUS ERROR",
154 "AR SECURITY PROTECTION FAULT",
155 "AR ACCESS PROTECTION FAULT",
156 "AW SECURITY PROTECTION FAULT",
157 "AW ACCESS PROTECTION FAULT",
158 "UNKNOWN FAULT"
159};
160
161struct exynos_iommu_domain {
162 struct list_head clients; /* list of sysmmu_drvdata.node */
163 unsigned long *pgtable; /* lv1 page table, 16KB */
164 short *lv2entcnt; /* free lv2 entry counter for each section */
165 spinlock_t lock; /* lock for this structure */
166 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
167};
168
169struct sysmmu_drvdata {
170 struct list_head node; /* entry of exynos_iommu_domain.clients */
171 struct device *sysmmu; /* System MMU's device descriptor */
172 struct device *dev; /* Owner of system MMU */
7222e8db
CK
173 void __iomem *sfrbase;
174 struct clk *clk;
2a96536e
KC
175 int activations;
176 rwlock_t lock;
177 struct iommu_domain *domain;
178 sysmmu_fault_handler_t fault_handler;
7222e8db 179 phys_addr_t pgtable;
2a96536e
KC
180};
181
182static bool set_sysmmu_active(struct sysmmu_drvdata *data)
183{
184 /* return true if the System MMU was not active previously
185 and it needs to be initialized */
186 return ++data->activations == 1;
187}
188
189static bool set_sysmmu_inactive(struct sysmmu_drvdata *data)
190{
191 /* return true if the System MMU is needed to be disabled */
192 BUG_ON(data->activations < 1);
193 return --data->activations == 0;
194}
195
196static bool is_sysmmu_active(struct sysmmu_drvdata *data)
197{
198 return data->activations > 0;
199}
200
201static void sysmmu_unblock(void __iomem *sfrbase)
202{
203 __raw_writel(CTRL_ENABLE, sfrbase + REG_MMU_CTRL);
204}
205
206static bool sysmmu_block(void __iomem *sfrbase)
207{
208 int i = 120;
209
210 __raw_writel(CTRL_BLOCK, sfrbase + REG_MMU_CTRL);
211 while ((i > 0) && !(__raw_readl(sfrbase + REG_MMU_STATUS) & 1))
212 --i;
213
214 if (!(__raw_readl(sfrbase + REG_MMU_STATUS) & 1)) {
215 sysmmu_unblock(sfrbase);
216 return false;
217 }
218
219 return true;
220}
221
222static void __sysmmu_tlb_invalidate(void __iomem *sfrbase)
223{
224 __raw_writel(0x1, sfrbase + REG_MMU_FLUSH);
225}
226
227static void __sysmmu_tlb_invalidate_entry(void __iomem *sfrbase,
3ad6b7f3 228 unsigned long iova, unsigned int num_inv)
2a96536e 229{
3ad6b7f3
CK
230 unsigned int i;
231 for (i = 0; i < num_inv; i++) {
232 __raw_writel((iova & SPAGE_MASK) | 1,
233 sfrbase + REG_MMU_FLUSH_ENTRY);
234 iova += SPAGE_SIZE;
235 }
2a96536e
KC
236}
237
238static void __sysmmu_set_ptbase(void __iomem *sfrbase,
239 unsigned long pgd)
240{
241 __raw_writel(0x1, sfrbase + REG_MMU_CFG); /* 16KB LV1, LRU */
242 __raw_writel(pgd, sfrbase + REG_PT_BASE_ADDR);
243
244 __sysmmu_tlb_invalidate(sfrbase);
245}
246
2a96536e
KC
247static void __set_fault_handler(struct sysmmu_drvdata *data,
248 sysmmu_fault_handler_t handler)
249{
250 unsigned long flags;
251
252 write_lock_irqsave(&data->lock, flags);
253 data->fault_handler = handler;
254 write_unlock_irqrestore(&data->lock, flags);
255}
256
257void exynos_sysmmu_set_fault_handler(struct device *dev,
258 sysmmu_fault_handler_t handler)
259{
260 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
261
262 __set_fault_handler(data, handler);
263}
264
265static int default_fault_handler(enum exynos_sysmmu_inttype itype,
7222e8db 266 phys_addr_t pgtable_base, unsigned long fault_addr)
2a96536e
KC
267{
268 unsigned long *ent;
269
270 if ((itype >= SYSMMU_FAULTS_NUM) || (itype < SYSMMU_PAGEFAULT))
271 itype = SYSMMU_FAULT_UNKNOWN;
272
7222e8db
CK
273 pr_err("%s occurred at 0x%lx(Page table base: %pa)\n",
274 sysmmu_fault_name[itype], fault_addr, &pgtable_base);
2a96536e 275
7222e8db 276 ent = section_entry(phys_to_virt(pgtable_base), fault_addr);
2a96536e
KC
277 pr_err("\tLv1 entry: 0x%lx\n", *ent);
278
279 if (lv1ent_page(ent)) {
280 ent = page_entry(ent, fault_addr);
281 pr_err("\t Lv2 entry: 0x%lx\n", *ent);
282 }
283
284 pr_err("Generating Kernel OOPS... because it is unrecoverable.\n");
285
286 BUG();
287
288 return 0;
289}
290
291static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
292{
293 /* SYSMMU is in blocked when interrupt occurred. */
294 struct sysmmu_drvdata *data = dev_id;
2a96536e
KC
295 enum exynos_sysmmu_inttype itype;
296 unsigned long addr = -1;
7222e8db 297 int ret = -ENOSYS;
2a96536e
KC
298
299 read_lock(&data->lock);
300
301 WARN_ON(!is_sysmmu_active(data));
302
7222e8db
CK
303 itype = (enum exynos_sysmmu_inttype)
304 __ffs(__raw_readl(data->sfrbase + REG_INT_STATUS));
305 if (WARN_ON(!((itype >= 0) && (itype < SYSMMU_FAULT_UNKNOWN))))
2a96536e 306 itype = SYSMMU_FAULT_UNKNOWN;
7222e8db
CK
307 else
308 addr = __raw_readl(data->sfrbase + fault_reg_offset[itype]);
2a96536e
KC
309
310 if (data->domain)
7222e8db 311 ret = report_iommu_fault(data->domain, data->dev, addr, itype);
2a96536e
KC
312
313 if ((ret == -ENOSYS) && data->fault_handler) {
314 unsigned long base = data->pgtable;
315 if (itype != SYSMMU_FAULT_UNKNOWN)
7222e8db 316 base = __raw_readl(data->sfrbase + REG_PT_BASE_ADDR);
2a96536e
KC
317 ret = data->fault_handler(itype, base, addr);
318 }
319
320 if (!ret && (itype != SYSMMU_FAULT_UNKNOWN))
7222e8db 321 __raw_writel(1 << itype, data->sfrbase + REG_INT_CLEAR);
2a96536e 322 else
e5cf63c3
CK
323 dev_dbg(data->sysmmu, "%s is not handled.\n",
324 sysmmu_fault_name[itype]);
2a96536e
KC
325
326 if (itype != SYSMMU_FAULT_UNKNOWN)
7222e8db 327 sysmmu_unblock(data->sfrbase);
2a96536e
KC
328
329 read_unlock(&data->lock);
330
331 return IRQ_HANDLED;
332}
333
334static bool __exynos_sysmmu_disable(struct sysmmu_drvdata *data)
335{
336 unsigned long flags;
337 bool disabled = false;
2a96536e
KC
338
339 write_lock_irqsave(&data->lock, flags);
340
341 if (!set_sysmmu_inactive(data))
342 goto finish;
343
7222e8db 344 __raw_writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
2a96536e 345
7222e8db
CK
346 if (!IS_ERR(data->clk))
347 clk_disable(data->clk);
2a96536e
KC
348
349 disabled = true;
350 data->pgtable = 0;
351 data->domain = NULL;
352finish:
353 write_unlock_irqrestore(&data->lock, flags);
354
355 if (disabled)
e5cf63c3 356 dev_dbg(data->sysmmu, "Disabled\n");
2a96536e 357 else
e5cf63c3
CK
358 dev_dbg(data->sysmmu, "%d times left to be disabled\n",
359 data->activations);
2a96536e
KC
360
361 return disabled;
362}
363
364/* __exynos_sysmmu_enable: Enables System MMU
365 *
366 * returns -error if an error occurred and System MMU is not enabled,
367 * 0 if the System MMU has been just enabled and 1 if System MMU was already
368 * enabled before.
369 */
370static int __exynos_sysmmu_enable(struct sysmmu_drvdata *data,
371 unsigned long pgtable, struct iommu_domain *domain)
372{
7222e8db 373 int ret = 0;
2a96536e
KC
374 unsigned long flags;
375
376 write_lock_irqsave(&data->lock, flags);
377
378 if (!set_sysmmu_active(data)) {
379 if (WARN_ON(pgtable != data->pgtable)) {
380 ret = -EBUSY;
381 set_sysmmu_inactive(data);
382 } else {
383 ret = 1;
384 }
385
e5cf63c3 386 dev_dbg(data->sysmmu, "Already enabled\n");
2a96536e
KC
387 goto finish;
388 }
389
7222e8db
CK
390 if (!IS_ERR(data->clk))
391 clk_enable(data->clk);
2a96536e
KC
392
393 data->pgtable = pgtable;
394
7222e8db 395 __sysmmu_set_ptbase(data->sfrbase, pgtable);
2a96536e 396
7222e8db
CK
397 __raw_writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
398
2a96536e
KC
399 data->domain = domain;
400
e5cf63c3 401 dev_dbg(data->sysmmu, "Enabled\n");
2a96536e
KC
402finish:
403 write_unlock_irqrestore(&data->lock, flags);
404
405 return ret;
406}
407
408int exynos_sysmmu_enable(struct device *dev, unsigned long pgtable)
409{
410 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
411 int ret;
412
413 BUG_ON(!memblock_is_memory(pgtable));
414
415 ret = pm_runtime_get_sync(data->sysmmu);
416 if (ret < 0) {
e5cf63c3 417 dev_dbg(data->sysmmu, "Failed to enable\n");
2a96536e
KC
418 return ret;
419 }
420
421 ret = __exynos_sysmmu_enable(data, pgtable, NULL);
422 if (WARN_ON(ret < 0)) {
423 pm_runtime_put(data->sysmmu);
e5cf63c3
CK
424 dev_err(data->sysmmu, "Already enabled with page table %#x\n",
425 data->pgtable);
2a96536e
KC
426 } else {
427 data->dev = dev;
428 }
429
430 return ret;
431}
432
77e38350 433static bool exynos_sysmmu_disable(struct device *dev)
2a96536e
KC
434{
435 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
436 bool disabled;
437
438 disabled = __exynos_sysmmu_disable(data);
439 pm_runtime_put(data->sysmmu);
440
441 return disabled;
442}
443
3ad6b7f3
CK
444static void sysmmu_tlb_invalidate_entry(struct device *dev, unsigned long iova,
445 size_t size)
2a96536e
KC
446{
447 unsigned long flags;
448 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
449
450 read_lock_irqsave(&data->lock, flags);
451
452 if (is_sysmmu_active(data)) {
3ad6b7f3
CK
453 unsigned int maj;
454 unsigned int num_inv = 1;
455 maj = __raw_readl(data->sfrbase + REG_MMU_VERSION);
456 /*
457 * L2TLB invalidation required
458 * 4KB page: 1 invalidation
459 * 64KB page: 16 invalidation
460 * 1MB page: 64 invalidation
461 * because it is set-associative TLB
462 * with 8-way and 64 sets.
463 * 1MB page can be cached in one of all sets.
464 * 64KB page can be one of 16 consecutive sets.
465 */
466 if ((maj >> 28) == 2) /* major version number */
467 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
468
7222e8db
CK
469 if (sysmmu_block(data->sfrbase)) {
470 __sysmmu_tlb_invalidate_entry(
3ad6b7f3 471 data->sfrbase, iova, num_inv);
7222e8db 472 sysmmu_unblock(data->sfrbase);
2a96536e
KC
473 }
474 } else {
e5cf63c3 475 dev_dbg(data->sysmmu, "Disabled. Skipping invalidating TLB.\n");
2a96536e
KC
476 }
477
478 read_unlock_irqrestore(&data->lock, flags);
479}
480
481void exynos_sysmmu_tlb_invalidate(struct device *dev)
482{
483 unsigned long flags;
484 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
485
486 read_lock_irqsave(&data->lock, flags);
487
488 if (is_sysmmu_active(data)) {
7222e8db
CK
489 if (sysmmu_block(data->sfrbase)) {
490 __sysmmu_tlb_invalidate(data->sfrbase);
491 sysmmu_unblock(data->sfrbase);
2a96536e
KC
492 }
493 } else {
e5cf63c3 494 dev_dbg(data->sysmmu, "Disabled. Skipping invalidating TLB.\n");
2a96536e
KC
495 }
496
497 read_unlock_irqrestore(&data->lock, flags);
498}
499
500static int exynos_sysmmu_probe(struct platform_device *pdev)
501{
7222e8db
CK
502 int ret;
503 struct device *dev = &pdev->dev;
2a96536e 504 struct sysmmu_drvdata *data;
7222e8db 505 struct resource *res;
2a96536e
KC
506
507 data = kzalloc(sizeof(*data), GFP_KERNEL);
508 if (!data) {
509 dev_dbg(dev, "Not enough memory\n");
510 ret = -ENOMEM;
511 goto err_alloc;
512 }
513
7222e8db
CK
514 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
515 if (!res) {
516 dev_dbg(dev, "Unable to find IOMEM region\n");
517 ret = -ENOENT;
2a96536e
KC
518 goto err_init;
519 }
520
7222e8db
CK
521 data->sfrbase = ioremap(res->start, resource_size(res));
522 if (!data->sfrbase) {
523 dev_dbg(dev, "Unable to map IOMEM @ PA:%#x\n", res->start);
524 ret = -ENOENT;
525 goto err_res;
2a96536e
KC
526 }
527
7222e8db
CK
528 ret = platform_get_irq(pdev, 0);
529 if (ret <= 0) {
530 dev_dbg(dev, "Unable to find IRQ resource\n");
531 goto err_irq;
2a96536e
KC
532 }
533
7222e8db
CK
534 ret = request_irq(ret, exynos_sysmmu_irq, 0,
535 dev_name(dev), data);
536 if (ret) {
537 dev_dbg(dev, "Unabled to register interrupt handler\n");
538 goto err_irq;
2a96536e
KC
539 }
540
541 if (dev_get_platdata(dev)) {
7222e8db
CK
542 data->clk = clk_get(dev, "sysmmu");
543 if (IS_ERR(data->clk))
2a96536e 544 dev_dbg(dev, "No clock descriptor registered\n");
2a96536e
KC
545 }
546
547 data->sysmmu = dev;
548 rwlock_init(&data->lock);
549 INIT_LIST_HEAD(&data->node);
550
551 __set_fault_handler(data, &default_fault_handler);
552
7222e8db
CK
553 platform_set_drvdata(pdev, data);
554
f4723ec1 555 pm_runtime_enable(dev);
2a96536e 556
e5cf63c3 557 dev_dbg(dev, "Initialized\n");
2a96536e
KC
558 return 0;
559err_irq:
7222e8db 560 free_irq(platform_get_irq(pdev, 0), data);
2a96536e 561err_res:
7222e8db 562 iounmap(data->sfrbase);
2a96536e
KC
563err_init:
564 kfree(data);
565err_alloc:
566 dev_err(dev, "Failed to initialize\n");
567 return ret;
568}
569
570static struct platform_driver exynos_sysmmu_driver = {
571 .probe = exynos_sysmmu_probe,
572 .driver = {
573 .owner = THIS_MODULE,
574 .name = "exynos-sysmmu",
575 }
576};
577
578static inline void pgtable_flush(void *vastart, void *vaend)
579{
580 dmac_flush_range(vastart, vaend);
581 outer_flush_range(virt_to_phys(vastart),
582 virt_to_phys(vaend));
583}
584
585static int exynos_iommu_domain_init(struct iommu_domain *domain)
586{
587 struct exynos_iommu_domain *priv;
588
589 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
590 if (!priv)
591 return -ENOMEM;
592
593 priv->pgtable = (unsigned long *)__get_free_pages(
594 GFP_KERNEL | __GFP_ZERO, 2);
595 if (!priv->pgtable)
596 goto err_pgtable;
597
598 priv->lv2entcnt = (short *)__get_free_pages(
599 GFP_KERNEL | __GFP_ZERO, 1);
600 if (!priv->lv2entcnt)
601 goto err_counter;
602
603 pgtable_flush(priv->pgtable, priv->pgtable + NUM_LV1ENTRIES);
604
605 spin_lock_init(&priv->lock);
606 spin_lock_init(&priv->pgtablelock);
607 INIT_LIST_HEAD(&priv->clients);
608
eb51637b
SK
609 domain->geometry.aperture_start = 0;
610 domain->geometry.aperture_end = ~0UL;
611 domain->geometry.force_aperture = true;
3177bb76 612
2a96536e
KC
613 domain->priv = priv;
614 return 0;
615
616err_counter:
617 free_pages((unsigned long)priv->pgtable, 2);
618err_pgtable:
619 kfree(priv);
620 return -ENOMEM;
621}
622
623static void exynos_iommu_domain_destroy(struct iommu_domain *domain)
624{
625 struct exynos_iommu_domain *priv = domain->priv;
626 struct sysmmu_drvdata *data;
627 unsigned long flags;
628 int i;
629
630 WARN_ON(!list_empty(&priv->clients));
631
632 spin_lock_irqsave(&priv->lock, flags);
633
634 list_for_each_entry(data, &priv->clients, node) {
635 while (!exynos_sysmmu_disable(data->dev))
636 ; /* until System MMU is actually disabled */
637 }
638
639 spin_unlock_irqrestore(&priv->lock, flags);
640
641 for (i = 0; i < NUM_LV1ENTRIES; i++)
642 if (lv1ent_page(priv->pgtable + i))
734c3c73
CK
643 kmem_cache_free(lv2table_kmem_cache,
644 phys_to_virt(lv2table_base(priv->pgtable + i)));
2a96536e
KC
645
646 free_pages((unsigned long)priv->pgtable, 2);
647 free_pages((unsigned long)priv->lv2entcnt, 1);
648 kfree(domain->priv);
649 domain->priv = NULL;
650}
651
652static int exynos_iommu_attach_device(struct iommu_domain *domain,
653 struct device *dev)
654{
655 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
656 struct exynos_iommu_domain *priv = domain->priv;
7222e8db 657 phys_addr_t pagetable = virt_to_phys(priv->pgtable);
2a96536e
KC
658 unsigned long flags;
659 int ret;
660
661 ret = pm_runtime_get_sync(data->sysmmu);
662 if (ret < 0)
663 return ret;
664
665 ret = 0;
666
667 spin_lock_irqsave(&priv->lock, flags);
668
7222e8db 669 ret = __exynos_sysmmu_enable(data, pagetable, domain);
2a96536e
KC
670
671 if (ret == 0) {
672 /* 'data->node' must not be appeared in priv->clients */
673 BUG_ON(!list_empty(&data->node));
674 data->dev = dev;
675 list_add_tail(&data->node, &priv->clients);
676 }
677
678 spin_unlock_irqrestore(&priv->lock, flags);
679
680 if (ret < 0) {
7222e8db
CK
681 dev_err(dev, "%s: Failed to attach IOMMU with pgtable %pa\n",
682 __func__, &pagetable);
2a96536e 683 pm_runtime_put(data->sysmmu);
7222e8db 684 return ret;
2a96536e
KC
685 }
686
7222e8db
CK
687 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa %s\n",
688 __func__, &pagetable, (ret == 0) ? "" : ", again");
689
2a96536e
KC
690 return ret;
691}
692
693static void exynos_iommu_detach_device(struct iommu_domain *domain,
694 struct device *dev)
695{
696 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
697 struct exynos_iommu_domain *priv = domain->priv;
698 struct list_head *pos;
7222e8db 699 phys_addr_t pagetable = virt_to_phys(priv->pgtable);
2a96536e
KC
700 unsigned long flags;
701 bool found = false;
702
703 spin_lock_irqsave(&priv->lock, flags);
704
705 list_for_each(pos, &priv->clients) {
706 if (list_entry(pos, struct sysmmu_drvdata, node) == data) {
707 found = true;
708 break;
709 }
710 }
711
712 if (!found)
713 goto finish;
714
715 if (__exynos_sysmmu_disable(data)) {
7222e8db
CK
716 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n",
717 __func__, &pagetable);
f8ffcc92 718 list_del_init(&data->node);
2a96536e
KC
719
720 } else {
7222e8db
CK
721 dev_dbg(dev, "%s: Detaching IOMMU with pgtable %pa delayed",
722 __func__, &pagetable);
2a96536e
KC
723 }
724
725finish:
726 spin_unlock_irqrestore(&priv->lock, flags);
727
728 if (found)
729 pm_runtime_put(data->sysmmu);
730}
731
732static unsigned long *alloc_lv2entry(unsigned long *sent, unsigned long iova,
733 short *pgcounter)
734{
61128f08
CK
735 if (lv1ent_section(sent)) {
736 WARN(1, "Trying mapping on %#08lx mapped with 1MiB page", iova);
737 return ERR_PTR(-EADDRINUSE);
738 }
739
2a96536e
KC
740 if (lv1ent_fault(sent)) {
741 unsigned long *pent;
742
734c3c73 743 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
2a96536e
KC
744 BUG_ON((unsigned long)pent & (LV2TABLE_SIZE - 1));
745 if (!pent)
61128f08 746 return ERR_PTR(-ENOMEM);
2a96536e 747
7222e8db 748 *sent = mk_lv1ent_page(virt_to_phys(pent));
2a96536e
KC
749 *pgcounter = NUM_LV2ENTRIES;
750 pgtable_flush(pent, pent + NUM_LV2ENTRIES);
751 pgtable_flush(sent, sent + 1);
752 }
753
754 return page_entry(sent, iova);
755}
756
61128f08
CK
757static int lv1set_section(unsigned long *sent, unsigned long iova,
758 phys_addr_t paddr, short *pgcnt)
2a96536e 759{
61128f08
CK
760 if (lv1ent_section(sent)) {
761 WARN(1, "Trying mapping on 1MiB@%#08lx that is mapped",
762 iova);
2a96536e 763 return -EADDRINUSE;
61128f08 764 }
2a96536e
KC
765
766 if (lv1ent_page(sent)) {
61128f08
CK
767 if (*pgcnt != NUM_LV2ENTRIES) {
768 WARN(1, "Trying mapping on 1MiB@%#08lx that is mapped",
769 iova);
2a96536e 770 return -EADDRINUSE;
61128f08 771 }
2a96536e 772
734c3c73 773 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
2a96536e
KC
774 *pgcnt = 0;
775 }
776
777 *sent = mk_lv1ent_sect(paddr);
778
779 pgtable_flush(sent, sent + 1);
780
781 return 0;
782}
783
784static int lv2set_page(unsigned long *pent, phys_addr_t paddr, size_t size,
785 short *pgcnt)
786{
787 if (size == SPAGE_SIZE) {
61128f08
CK
788 if (!lv2ent_fault(pent)) {
789 WARN(1, "Trying mapping on 4KiB where mapping exists");
2a96536e 790 return -EADDRINUSE;
61128f08 791 }
2a96536e
KC
792
793 *pent = mk_lv2ent_spage(paddr);
794 pgtable_flush(pent, pent + 1);
795 *pgcnt -= 1;
796 } else { /* size == LPAGE_SIZE */
797 int i;
798 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
799 if (!lv2ent_fault(pent)) {
61128f08
CK
800 WARN(1,
801 "Trying mapping on 64KiB where mapping exists");
802 if (i > 0)
803 memset(pent - i, 0, sizeof(*pent) * i);
2a96536e
KC
804 return -EADDRINUSE;
805 }
806
807 *pent = mk_lv2ent_lpage(paddr);
808 }
809 pgtable_flush(pent - SPAGES_PER_LPAGE, pent);
810 *pgcnt -= SPAGES_PER_LPAGE;
811 }
812
813 return 0;
814}
815
816static int exynos_iommu_map(struct iommu_domain *domain, unsigned long iova,
817 phys_addr_t paddr, size_t size, int prot)
818{
819 struct exynos_iommu_domain *priv = domain->priv;
820 unsigned long *entry;
821 unsigned long flags;
822 int ret = -ENOMEM;
823
824 BUG_ON(priv->pgtable == NULL);
825
826 spin_lock_irqsave(&priv->pgtablelock, flags);
827
828 entry = section_entry(priv->pgtable, iova);
829
830 if (size == SECT_SIZE) {
61128f08 831 ret = lv1set_section(entry, iova, paddr,
2a96536e
KC
832 &priv->lv2entcnt[lv1ent_offset(iova)]);
833 } else {
834 unsigned long *pent;
835
836 pent = alloc_lv2entry(entry, iova,
837 &priv->lv2entcnt[lv1ent_offset(iova)]);
838
61128f08
CK
839 if (IS_ERR(pent))
840 ret = PTR_ERR(pent);
2a96536e
KC
841 else
842 ret = lv2set_page(pent, paddr, size,
843 &priv->lv2entcnt[lv1ent_offset(iova)]);
844 }
845
61128f08 846 if (ret)
2a96536e
KC
847 pr_debug("%s: Failed to map iova 0x%lx/0x%x bytes\n",
848 __func__, iova, size);
2a96536e
KC
849
850 spin_unlock_irqrestore(&priv->pgtablelock, flags);
851
852 return ret;
853}
854
855static size_t exynos_iommu_unmap(struct iommu_domain *domain,
856 unsigned long iova, size_t size)
857{
858 struct exynos_iommu_domain *priv = domain->priv;
859 struct sysmmu_drvdata *data;
860 unsigned long flags;
861 unsigned long *ent;
61128f08 862 size_t err_pgsize;
2a96536e
KC
863
864 BUG_ON(priv->pgtable == NULL);
865
866 spin_lock_irqsave(&priv->pgtablelock, flags);
867
868 ent = section_entry(priv->pgtable, iova);
869
870 if (lv1ent_section(ent)) {
61128f08
CK
871 if (size < SECT_SIZE) {
872 err_pgsize = SECT_SIZE;
873 goto err;
874 }
2a96536e
KC
875
876 *ent = 0;
877 pgtable_flush(ent, ent + 1);
878 size = SECT_SIZE;
879 goto done;
880 }
881
882 if (unlikely(lv1ent_fault(ent))) {
883 if (size > SECT_SIZE)
884 size = SECT_SIZE;
885 goto done;
886 }
887
888 /* lv1ent_page(sent) == true here */
889
890 ent = page_entry(ent, iova);
891
892 if (unlikely(lv2ent_fault(ent))) {
893 size = SPAGE_SIZE;
894 goto done;
895 }
896
897 if (lv2ent_small(ent)) {
898 *ent = 0;
899 size = SPAGE_SIZE;
6cb47ed7 900 pgtable_flush(ent, ent + 1);
2a96536e
KC
901 priv->lv2entcnt[lv1ent_offset(iova)] += 1;
902 goto done;
903 }
904
905 /* lv1ent_large(ent) == true here */
61128f08
CK
906 if (size < LPAGE_SIZE) {
907 err_pgsize = LPAGE_SIZE;
908 goto err;
909 }
2a96536e
KC
910
911 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
6cb47ed7 912 pgtable_flush(ent, ent + SPAGES_PER_LPAGE);
2a96536e
KC
913
914 size = LPAGE_SIZE;
915 priv->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
916done:
917 spin_unlock_irqrestore(&priv->pgtablelock, flags);
918
919 spin_lock_irqsave(&priv->lock, flags);
920 list_for_each_entry(data, &priv->clients, node)
3ad6b7f3 921 sysmmu_tlb_invalidate_entry(data->dev, iova, size);
2a96536e
KC
922 spin_unlock_irqrestore(&priv->lock, flags);
923
2a96536e 924 return size;
61128f08
CK
925err:
926 spin_unlock_irqrestore(&priv->pgtablelock, flags);
927
928 WARN(1,
929 "%s: Failed due to size(%#x) @ %#08lx is smaller than page size %#x\n",
930 __func__, size, iova, err_pgsize);
931
932 return 0;
2a96536e
KC
933}
934
935static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *domain,
bb5547ac 936 dma_addr_t iova)
2a96536e
KC
937{
938 struct exynos_iommu_domain *priv = domain->priv;
939 unsigned long *entry;
940 unsigned long flags;
941 phys_addr_t phys = 0;
942
943 spin_lock_irqsave(&priv->pgtablelock, flags);
944
945 entry = section_entry(priv->pgtable, iova);
946
947 if (lv1ent_section(entry)) {
948 phys = section_phys(entry) + section_offs(iova);
949 } else if (lv1ent_page(entry)) {
950 entry = page_entry(entry, iova);
951
952 if (lv2ent_large(entry))
953 phys = lpage_phys(entry) + lpage_offs(iova);
954 else if (lv2ent_small(entry))
955 phys = spage_phys(entry) + spage_offs(iova);
956 }
957
958 spin_unlock_irqrestore(&priv->pgtablelock, flags);
959
960 return phys;
961}
962
963static struct iommu_ops exynos_iommu_ops = {
964 .domain_init = &exynos_iommu_domain_init,
965 .domain_destroy = &exynos_iommu_domain_destroy,
966 .attach_dev = &exynos_iommu_attach_device,
967 .detach_dev = &exynos_iommu_detach_device,
968 .map = &exynos_iommu_map,
969 .unmap = &exynos_iommu_unmap,
970 .iova_to_phys = &exynos_iommu_iova_to_phys,
971 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
972};
973
974static int __init exynos_iommu_init(void)
975{
976 int ret;
977
734c3c73
CK
978 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
979 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
980 if (!lv2table_kmem_cache) {
981 pr_err("%s: Failed to create kmem cache\n", __func__);
982 return -ENOMEM;
983 }
984
2a96536e 985 ret = platform_driver_register(&exynos_sysmmu_driver);
734c3c73
CK
986 if (ret) {
987 pr_err("%s: Failed to register driver\n", __func__);
988 goto err_reg_driver;
989 }
2a96536e 990
734c3c73
CK
991 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
992 if (ret) {
993 pr_err("%s: Failed to register exynos-iommu driver.\n",
994 __func__);
995 goto err_set_iommu;
996 }
2a96536e 997
734c3c73
CK
998 return 0;
999err_set_iommu:
1000 platform_driver_unregister(&exynos_sysmmu_driver);
1001err_reg_driver:
1002 kmem_cache_destroy(lv2table_kmem_cache);
2a96536e
KC
1003 return ret;
1004}
1005subsys_initcall(exynos_iommu_init);
This page took 0.173055 seconds and 5 git commands to generate.