iommu/exynos: Update device tree documentation
[deliverable/linux.git] / drivers / iommu / exynos-iommu.c
CommitLineData
2a96536e
KC
1/* linux/drivers/iommu/exynos_iommu.c
2 *
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
12#define DEBUG
13#endif
14
2a96536e 15#include <linux/clk.h>
8ed55c81 16#include <linux/dma-mapping.h>
2a96536e 17#include <linux/err.h>
312900c6 18#include <linux/io.h>
2a96536e 19#include <linux/iommu.h>
312900c6 20#include <linux/interrupt.h>
2a96536e 21#include <linux/list.h>
8ed55c81
MS
22#include <linux/of.h>
23#include <linux/of_iommu.h>
24#include <linux/of_platform.h>
312900c6
MS
25#include <linux/platform_device.h>
26#include <linux/pm_runtime.h>
27#include <linux/slab.h>
58c6f6a3 28#include <linux/dma-iommu.h>
2a96536e 29
d09d78fc
CK
30typedef u32 sysmmu_iova_t;
31typedef u32 sysmmu_pte_t;
32
f171abab 33/* We do not consider super section mapping (16MB) */
2a96536e
KC
34#define SECT_ORDER 20
35#define LPAGE_ORDER 16
36#define SPAGE_ORDER 12
37
38#define SECT_SIZE (1 << SECT_ORDER)
39#define LPAGE_SIZE (1 << LPAGE_ORDER)
40#define SPAGE_SIZE (1 << SPAGE_ORDER)
41
42#define SECT_MASK (~(SECT_SIZE - 1))
43#define LPAGE_MASK (~(LPAGE_SIZE - 1))
44#define SPAGE_MASK (~(SPAGE_SIZE - 1))
45
66a7ed84
CK
46#define lv1ent_fault(sent) ((*(sent) == ZERO_LV2LINK) || \
47 ((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
48#define lv1ent_zero(sent) (*(sent) == ZERO_LV2LINK)
49#define lv1ent_page_zero(sent) ((*(sent) & 3) == 1)
50#define lv1ent_page(sent) ((*(sent) != ZERO_LV2LINK) && \
51 ((*(sent) & 3) == 1))
2a96536e
KC
52#define lv1ent_section(sent) ((*(sent) & 3) == 2)
53
54#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
55#define lv2ent_small(pent) ((*(pent) & 2) == 2)
56#define lv2ent_large(pent) ((*(pent) & 3) == 1)
57
d09d78fc
CK
58static u32 sysmmu_page_offset(sysmmu_iova_t iova, u32 size)
59{
60 return iova & (size - 1);
61}
62
2a96536e 63#define section_phys(sent) (*(sent) & SECT_MASK)
d09d78fc 64#define section_offs(iova) sysmmu_page_offset((iova), SECT_SIZE)
2a96536e 65#define lpage_phys(pent) (*(pent) & LPAGE_MASK)
d09d78fc 66#define lpage_offs(iova) sysmmu_page_offset((iova), LPAGE_SIZE)
2a96536e 67#define spage_phys(pent) (*(pent) & SPAGE_MASK)
d09d78fc 68#define spage_offs(iova) sysmmu_page_offset((iova), SPAGE_SIZE)
2a96536e
KC
69
70#define NUM_LV1ENTRIES 4096
d09d78fc 71#define NUM_LV2ENTRIES (SECT_SIZE / SPAGE_SIZE)
2a96536e 72
d09d78fc
CK
73static u32 lv1ent_offset(sysmmu_iova_t iova)
74{
75 return iova >> SECT_ORDER;
76}
77
78static u32 lv2ent_offset(sysmmu_iova_t iova)
79{
80 return (iova >> SPAGE_ORDER) & (NUM_LV2ENTRIES - 1);
81}
82
5e3435eb 83#define LV1TABLE_SIZE (NUM_LV1ENTRIES * sizeof(sysmmu_pte_t))
d09d78fc 84#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(sysmmu_pte_t))
2a96536e
KC
85
86#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
87
88#define lv2table_base(sent) (*(sent) & 0xFFFFFC00)
89
90#define mk_lv1ent_sect(pa) ((pa) | 2)
91#define mk_lv1ent_page(pa) ((pa) | 1)
92#define mk_lv2ent_lpage(pa) ((pa) | 1)
93#define mk_lv2ent_spage(pa) ((pa) | 2)
94
95#define CTRL_ENABLE 0x5
96#define CTRL_BLOCK 0x7
97#define CTRL_DISABLE 0x0
98
eeb5184b
CK
99#define CFG_LRU 0x1
100#define CFG_QOS(n) ((n & 0xF) << 7)
101#define CFG_MASK 0x0150FFFF /* Selecting bit 0-15, 20, 22 and 24 */
102#define CFG_ACGEN (1 << 24) /* System MMU 3.3 only */
103#define CFG_SYSSEL (1 << 22) /* System MMU 3.2 only */
104#define CFG_FLPDCACHE (1 << 20) /* System MMU 3.2+ only */
105
2a96536e
KC
106#define REG_MMU_CTRL 0x000
107#define REG_MMU_CFG 0x004
108#define REG_MMU_STATUS 0x008
109#define REG_MMU_FLUSH 0x00C
110#define REG_MMU_FLUSH_ENTRY 0x010
111#define REG_PT_BASE_ADDR 0x014
112#define REG_INT_STATUS 0x018
113#define REG_INT_CLEAR 0x01C
114
115#define REG_PAGE_FAULT_ADDR 0x024
116#define REG_AW_FAULT_ADDR 0x028
117#define REG_AR_FAULT_ADDR 0x02C
118#define REG_DEFAULT_SLAVE_ADDR 0x030
119
120#define REG_MMU_VERSION 0x034
121
eeb5184b
CK
122#define MMU_MAJ_VER(val) ((val) >> 7)
123#define MMU_MIN_VER(val) ((val) & 0x7F)
124#define MMU_RAW_VER(reg) (((reg) >> 21) & ((1 << 11) - 1)) /* 11 bits */
125
126#define MAKE_MMU_VER(maj, min) ((((maj) & 0xF) << 7) | ((min) & 0x7F))
127
2a96536e
KC
128#define REG_PB0_SADDR 0x04C
129#define REG_PB0_EADDR 0x050
130#define REG_PB1_SADDR 0x054
131#define REG_PB1_EADDR 0x058
132
6b21a5db
CK
133#define has_sysmmu(dev) (dev->archdata.iommu != NULL)
134
5e3435eb 135static struct device *dma_dev;
734c3c73 136static struct kmem_cache *lv2table_kmem_cache;
66a7ed84
CK
137static sysmmu_pte_t *zero_lv2_table;
138#define ZERO_LV2LINK mk_lv1ent_page(virt_to_phys(zero_lv2_table))
734c3c73 139
d09d78fc 140static sysmmu_pte_t *section_entry(sysmmu_pte_t *pgtable, sysmmu_iova_t iova)
2a96536e
KC
141{
142 return pgtable + lv1ent_offset(iova);
143}
144
d09d78fc 145static sysmmu_pte_t *page_entry(sysmmu_pte_t *sent, sysmmu_iova_t iova)
2a96536e 146{
d09d78fc 147 return (sysmmu_pte_t *)phys_to_virt(
7222e8db 148 lv2table_base(sent)) + lv2ent_offset(iova);
2a96536e
KC
149}
150
d093fc7e
MS
151/*
152 * IOMMU fault information register
153 */
154struct sysmmu_fault_info {
155 unsigned int bit; /* bit number in STATUS register */
156 unsigned short addr_reg; /* register to read VA fault address */
157 const char *name; /* human readable fault name */
158 unsigned int type; /* fault type for report_iommu_fault */
2a96536e
KC
159};
160
d093fc7e
MS
161static const struct sysmmu_fault_info sysmmu_faults[] = {
162 { 0, REG_PAGE_FAULT_ADDR, "PAGE", IOMMU_FAULT_READ },
163 { 1, REG_AR_FAULT_ADDR, "AR MULTI-HIT", IOMMU_FAULT_READ },
164 { 2, REG_AW_FAULT_ADDR, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
165 { 3, REG_DEFAULT_SLAVE_ADDR, "BUS ERROR", IOMMU_FAULT_READ },
166 { 4, REG_AR_FAULT_ADDR, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
167 { 5, REG_AR_FAULT_ADDR, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
168 { 6, REG_AW_FAULT_ADDR, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
169 { 7, REG_AW_FAULT_ADDR, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
2a96536e
KC
170};
171
2860af3c
MS
172/*
173 * This structure is attached to dev.archdata.iommu of the master device
174 * on device add, contains a list of SYSMMU controllers defined by device tree,
175 * which are bound to given master device. It is usually referenced by 'owner'
176 * pointer.
177*/
6b21a5db 178struct exynos_iommu_owner {
1b092054 179 struct list_head controllers; /* list of sysmmu_drvdata.owner_node */
6b21a5db
CK
180};
181
2860af3c
MS
182/*
183 * This structure exynos specific generalization of struct iommu_domain.
184 * It contains list of SYSMMU controllers from all master devices, which has
185 * been attached to this domain and page tables of IO address space defined by
186 * it. It is usually referenced by 'domain' pointer.
187 */
2a96536e 188struct exynos_iommu_domain {
2860af3c
MS
189 struct list_head clients; /* list of sysmmu_drvdata.domain_node */
190 sysmmu_pte_t *pgtable; /* lv1 page table, 16KB */
191 short *lv2entcnt; /* free lv2 entry counter for each section */
192 spinlock_t lock; /* lock for modyfying list of clients */
193 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
e1fd1eaa 194 struct iommu_domain domain; /* generic domain data structure */
2a96536e
KC
195};
196
2860af3c
MS
197/*
198 * This structure hold all data of a single SYSMMU controller, this includes
199 * hw resources like registers and clocks, pointers and list nodes to connect
200 * it to all other structures, internal state and parameters read from device
201 * tree. It is usually referenced by 'data' pointer.
202 */
2a96536e 203struct sysmmu_drvdata {
2860af3c
MS
204 struct device *sysmmu; /* SYSMMU controller device */
205 struct device *master; /* master device (owner) */
206 void __iomem *sfrbase; /* our registers */
207 struct clk *clk; /* SYSMMU's clock */
208 struct clk *clk_master; /* master's device clock */
209 int activations; /* number of calls to sysmmu_enable */
210 spinlock_t lock; /* lock for modyfying state */
211 struct exynos_iommu_domain *domain; /* domain we belong to */
212 struct list_head domain_node; /* node for domain clients list */
1b092054 213 struct list_head owner_node; /* node for owner controllers list */
2860af3c
MS
214 phys_addr_t pgtable; /* assigned page table structure */
215 unsigned int version; /* our version */
2a96536e
KC
216};
217
e1fd1eaa
JR
218static struct exynos_iommu_domain *to_exynos_domain(struct iommu_domain *dom)
219{
220 return container_of(dom, struct exynos_iommu_domain, domain);
221}
222
2a96536e
KC
223static bool set_sysmmu_active(struct sysmmu_drvdata *data)
224{
225 /* return true if the System MMU was not active previously
226 and it needs to be initialized */
227 return ++data->activations == 1;
228}
229
230static bool set_sysmmu_inactive(struct sysmmu_drvdata *data)
231{
232 /* return true if the System MMU is needed to be disabled */
233 BUG_ON(data->activations < 1);
234 return --data->activations == 0;
235}
236
237static bool is_sysmmu_active(struct sysmmu_drvdata *data)
238{
239 return data->activations > 0;
240}
241
02cdc365 242static void sysmmu_unblock(struct sysmmu_drvdata *data)
2a96536e 243{
02cdc365 244 __raw_writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
2a96536e
KC
245}
246
02cdc365 247static bool sysmmu_block(struct sysmmu_drvdata *data)
2a96536e
KC
248{
249 int i = 120;
250
02cdc365
MS
251 __raw_writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
252 while ((i > 0) && !(__raw_readl(data->sfrbase + REG_MMU_STATUS) & 1))
2a96536e
KC
253 --i;
254
02cdc365
MS
255 if (!(__raw_readl(data->sfrbase + REG_MMU_STATUS) & 1)) {
256 sysmmu_unblock(data);
2a96536e
KC
257 return false;
258 }
259
260 return true;
261}
262
02cdc365 263static void __sysmmu_tlb_invalidate(struct sysmmu_drvdata *data)
2a96536e 264{
02cdc365 265 __raw_writel(0x1, data->sfrbase + REG_MMU_FLUSH);
2a96536e
KC
266}
267
02cdc365 268static void __sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
d09d78fc 269 sysmmu_iova_t iova, unsigned int num_inv)
2a96536e 270{
3ad6b7f3 271 unsigned int i;
365409db 272
3ad6b7f3
CK
273 for (i = 0; i < num_inv; i++) {
274 __raw_writel((iova & SPAGE_MASK) | 1,
02cdc365 275 data->sfrbase + REG_MMU_FLUSH_ENTRY);
3ad6b7f3
CK
276 iova += SPAGE_SIZE;
277 }
2a96536e
KC
278}
279
02cdc365 280static void __sysmmu_set_ptbase(struct sysmmu_drvdata *data, phys_addr_t pgd)
2a96536e 281{
02cdc365 282 __raw_writel(pgd, data->sfrbase + REG_PT_BASE_ADDR);
2a96536e 283
02cdc365 284 __sysmmu_tlb_invalidate(data);
2a96536e
KC
285}
286
850d313e
MS
287static void __sysmmu_get_version(struct sysmmu_drvdata *data)
288{
289 u32 ver;
290
291 clk_enable(data->clk_master);
292 clk_enable(data->clk);
293
294 ver = __raw_readl(data->sfrbase + REG_MMU_VERSION);
295
296 /* controllers on some SoCs don't report proper version */
297 if (ver == 0x80000001u)
298 data->version = MAKE_MMU_VER(1, 0);
299 else
300 data->version = MMU_RAW_VER(ver);
301
302 dev_dbg(data->sysmmu, "hardware version: %d.%d\n",
303 MMU_MAJ_VER(data->version), MMU_MIN_VER(data->version));
304
305 clk_disable(data->clk);
306 clk_disable(data->clk_master);
307}
308
d093fc7e
MS
309static void show_fault_information(struct sysmmu_drvdata *data,
310 const struct sysmmu_fault_info *finfo,
311 sysmmu_iova_t fault_addr)
2a96536e 312{
d09d78fc 313 sysmmu_pte_t *ent;
2a96536e 314
d093fc7e
MS
315 dev_err(data->sysmmu, "%s FAULT occurred at %#x (page table base: %pa)\n",
316 finfo->name, fault_addr, &data->pgtable);
317 ent = section_entry(phys_to_virt(data->pgtable), fault_addr);
318 dev_err(data->sysmmu, "\tLv1 entry: %#x\n", *ent);
2a96536e
KC
319 if (lv1ent_page(ent)) {
320 ent = page_entry(ent, fault_addr);
d093fc7e 321 dev_err(data->sysmmu, "\t Lv2 entry: %#x\n", *ent);
2a96536e 322 }
2a96536e
KC
323}
324
325static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
326{
f171abab 327 /* SYSMMU is in blocked state when interrupt occurred. */
2a96536e 328 struct sysmmu_drvdata *data = dev_id;
d093fc7e
MS
329 const struct sysmmu_fault_info *finfo = sysmmu_faults;
330 int i, n = ARRAY_SIZE(sysmmu_faults);
331 unsigned int itype;
332 sysmmu_iova_t fault_addr = -1;
7222e8db 333 int ret = -ENOSYS;
2a96536e 334
2a96536e
KC
335 WARN_ON(!is_sysmmu_active(data));
336
9d4e7a24
CK
337 spin_lock(&data->lock);
338
b398af21 339 clk_enable(data->clk_master);
9d4e7a24 340
d093fc7e
MS
341 itype = __ffs(__raw_readl(data->sfrbase + REG_INT_STATUS));
342 for (i = 0; i < n; i++, finfo++)
343 if (finfo->bit == itype)
344 break;
345 /* unknown/unsupported fault */
346 BUG_ON(i == n);
347
348 /* print debug message */
349 fault_addr = __raw_readl(data->sfrbase + finfo->addr_reg);
350 show_fault_information(data, finfo, fault_addr);
2a96536e 351
d093fc7e
MS
352 if (data->domain)
353 ret = report_iommu_fault(&data->domain->domain,
354 data->master, fault_addr, finfo->type);
1fab7fa7
CK
355 /* fault is not recovered by fault handler */
356 BUG_ON(ret != 0);
2a96536e 357
1fab7fa7
CK
358 __raw_writel(1 << itype, data->sfrbase + REG_INT_CLEAR);
359
02cdc365 360 sysmmu_unblock(data);
2a96536e 361
b398af21 362 clk_disable(data->clk_master);
70605870 363
9d4e7a24 364 spin_unlock(&data->lock);
2a96536e
KC
365
366 return IRQ_HANDLED;
367}
368
6b21a5db 369static void __sysmmu_disable_nocount(struct sysmmu_drvdata *data)
2a96536e 370{
b398af21 371 clk_enable(data->clk_master);
70605870 372
7222e8db 373 __raw_writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
6b21a5db 374 __raw_writel(0, data->sfrbase + REG_MMU_CFG);
2a96536e 375
46c16d1e 376 clk_disable(data->clk);
b398af21 377 clk_disable(data->clk_master);
2a96536e
KC
378}
379
6b21a5db 380static bool __sysmmu_disable(struct sysmmu_drvdata *data)
2a96536e 381{
6b21a5db 382 bool disabled;
2a96536e
KC
383 unsigned long flags;
384
9d4e7a24 385 spin_lock_irqsave(&data->lock, flags);
2a96536e 386
6b21a5db
CK
387 disabled = set_sysmmu_inactive(data);
388
389 if (disabled) {
390 data->pgtable = 0;
391 data->domain = NULL;
392
393 __sysmmu_disable_nocount(data);
2a96536e 394
6b21a5db
CK
395 dev_dbg(data->sysmmu, "Disabled\n");
396 } else {
397 dev_dbg(data->sysmmu, "%d times left to disable\n",
398 data->activations);
2a96536e
KC
399 }
400
6b21a5db
CK
401 spin_unlock_irqrestore(&data->lock, flags);
402
403 return disabled;
404}
2a96536e 405
6b21a5db
CK
406static void __sysmmu_init_config(struct sysmmu_drvdata *data)
407{
83addecd
MS
408 unsigned int cfg;
409
83addecd
MS
410 if (data->version <= MAKE_MMU_VER(3, 1))
411 cfg = CFG_LRU | CFG_QOS(15);
412 else if (data->version <= MAKE_MMU_VER(3, 2))
413 cfg = CFG_LRU | CFG_QOS(15) | CFG_FLPDCACHE | CFG_SYSSEL;
414 else
415 cfg = CFG_QOS(15) | CFG_FLPDCACHE | CFG_ACGEN;
6b21a5db
CK
416
417 __raw_writel(cfg, data->sfrbase + REG_MMU_CFG);
418}
419
420static void __sysmmu_enable_nocount(struct sysmmu_drvdata *data)
421{
b398af21 422 clk_enable(data->clk_master);
70605870
CK
423 clk_enable(data->clk);
424
6b21a5db
CK
425 __raw_writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
426
427 __sysmmu_init_config(data);
428
02cdc365 429 __sysmmu_set_ptbase(data, data->pgtable);
2a96536e 430
7222e8db
CK
431 __raw_writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
432
b398af21 433 clk_disable(data->clk_master);
6b21a5db 434}
70605870 435
bfa00489 436static int __sysmmu_enable(struct sysmmu_drvdata *data, phys_addr_t pgtable,
a9133b99 437 struct exynos_iommu_domain *domain)
6b21a5db
CK
438{
439 int ret = 0;
440 unsigned long flags;
441
442 spin_lock_irqsave(&data->lock, flags);
443 if (set_sysmmu_active(data)) {
444 data->pgtable = pgtable;
a9133b99 445 data->domain = domain;
6b21a5db
CK
446
447 __sysmmu_enable_nocount(data);
448
449 dev_dbg(data->sysmmu, "Enabled\n");
450 } else {
451 ret = (pgtable == data->pgtable) ? 1 : -EBUSY;
452
453 dev_dbg(data->sysmmu, "already enabled\n");
454 }
455
456 if (WARN_ON(ret < 0))
457 set_sysmmu_inactive(data); /* decrement count */
2a96536e 458
9d4e7a24 459 spin_unlock_irqrestore(&data->lock, flags);
2a96536e
KC
460
461 return ret;
462}
463
469acebe 464static void sysmmu_tlb_invalidate_flpdcache(struct sysmmu_drvdata *data,
66a7ed84
CK
465 sysmmu_iova_t iova)
466{
467 unsigned long flags;
66a7ed84 468
b398af21 469 clk_enable(data->clk_master);
66a7ed84
CK
470
471 spin_lock_irqsave(&data->lock, flags);
d631ea98
MS
472 if (is_sysmmu_active(data)) {
473 if (data->version >= MAKE_MMU_VER(3, 3))
474 __sysmmu_tlb_invalidate_entry(data, iova, 1);
475 }
66a7ed84
CK
476 spin_unlock_irqrestore(&data->lock, flags);
477
b398af21 478 clk_disable(data->clk_master);
66a7ed84
CK
479}
480
469acebe
MS
481static void sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
482 sysmmu_iova_t iova, size_t size)
2a96536e
KC
483{
484 unsigned long flags;
2a96536e 485
6b21a5db 486 spin_lock_irqsave(&data->lock, flags);
2a96536e 487 if (is_sysmmu_active(data)) {
3ad6b7f3 488 unsigned int num_inv = 1;
70605870 489
b398af21 490 clk_enable(data->clk_master);
70605870 491
3ad6b7f3
CK
492 /*
493 * L2TLB invalidation required
494 * 4KB page: 1 invalidation
f171abab
SK
495 * 64KB page: 16 invalidations
496 * 1MB page: 64 invalidations
3ad6b7f3
CK
497 * because it is set-associative TLB
498 * with 8-way and 64 sets.
499 * 1MB page can be cached in one of all sets.
500 * 64KB page can be one of 16 consecutive sets.
501 */
512bd0c6 502 if (MMU_MAJ_VER(data->version) == 2)
3ad6b7f3
CK
503 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
504
02cdc365
MS
505 if (sysmmu_block(data)) {
506 __sysmmu_tlb_invalidate_entry(data, iova, num_inv);
507 sysmmu_unblock(data);
2a96536e 508 }
b398af21 509 clk_disable(data->clk_master);
2a96536e 510 } else {
469acebe
MS
511 dev_dbg(data->master,
512 "disabled. Skipping TLB invalidation @ %#x\n", iova);
2a96536e 513 }
9d4e7a24 514 spin_unlock_irqrestore(&data->lock, flags);
2a96536e
KC
515}
516
6b21a5db 517static int __init exynos_sysmmu_probe(struct platform_device *pdev)
2a96536e 518{
46c16d1e 519 int irq, ret;
7222e8db 520 struct device *dev = &pdev->dev;
2a96536e 521 struct sysmmu_drvdata *data;
7222e8db 522 struct resource *res;
2a96536e 523
46c16d1e
CK
524 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
525 if (!data)
526 return -ENOMEM;
2a96536e 527
7222e8db 528 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
46c16d1e
CK
529 data->sfrbase = devm_ioremap_resource(dev, res);
530 if (IS_ERR(data->sfrbase))
531 return PTR_ERR(data->sfrbase);
2a96536e 532
46c16d1e
CK
533 irq = platform_get_irq(pdev, 0);
534 if (irq <= 0) {
0bf4e54d 535 dev_err(dev, "Unable to find IRQ resource\n");
46c16d1e 536 return irq;
2a96536e
KC
537 }
538
46c16d1e 539 ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
7222e8db
CK
540 dev_name(dev), data);
541 if (ret) {
46c16d1e
CK
542 dev_err(dev, "Unabled to register handler of irq %d\n", irq);
543 return ret;
2a96536e
KC
544 }
545
46c16d1e
CK
546 data->clk = devm_clk_get(dev, "sysmmu");
547 if (IS_ERR(data->clk)) {
548 dev_err(dev, "Failed to get clock!\n");
549 return PTR_ERR(data->clk);
550 } else {
551 ret = clk_prepare(data->clk);
552 if (ret) {
553 dev_err(dev, "Failed to prepare clk\n");
554 return ret;
555 }
2a96536e
KC
556 }
557
70605870
CK
558 data->clk_master = devm_clk_get(dev, "master");
559 if (!IS_ERR(data->clk_master)) {
560 ret = clk_prepare(data->clk_master);
561 if (ret) {
562 clk_unprepare(data->clk);
563 dev_err(dev, "Failed to prepare master's clk\n");
564 return ret;
565 }
b398af21
MS
566 } else {
567 data->clk_master = NULL;
70605870
CK
568 }
569
2a96536e 570 data->sysmmu = dev;
9d4e7a24 571 spin_lock_init(&data->lock);
2a96536e 572
7222e8db
CK
573 platform_set_drvdata(pdev, data);
574
850d313e 575 __sysmmu_get_version(data);
f4723ec1 576 pm_runtime_enable(dev);
2a96536e 577
2a96536e 578 return 0;
2a96536e
KC
579}
580
622015e4
MS
581#ifdef CONFIG_PM_SLEEP
582static int exynos_sysmmu_suspend(struct device *dev)
583{
584 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
585
586 dev_dbg(dev, "suspend\n");
587 if (is_sysmmu_active(data)) {
588 __sysmmu_disable_nocount(data);
589 pm_runtime_put(dev);
590 }
591 return 0;
592}
593
594static int exynos_sysmmu_resume(struct device *dev)
595{
596 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
597
598 dev_dbg(dev, "resume\n");
599 if (is_sysmmu_active(data)) {
600 pm_runtime_get_sync(dev);
601 __sysmmu_enable_nocount(data);
602 }
603 return 0;
604}
605#endif
606
607static const struct dev_pm_ops sysmmu_pm_ops = {
608 SET_LATE_SYSTEM_SLEEP_PM_OPS(exynos_sysmmu_suspend, exynos_sysmmu_resume)
609};
610
6b21a5db
CK
611static const struct of_device_id sysmmu_of_match[] __initconst = {
612 { .compatible = "samsung,exynos-sysmmu", },
613 { },
614};
615
616static struct platform_driver exynos_sysmmu_driver __refdata = {
617 .probe = exynos_sysmmu_probe,
618 .driver = {
2a96536e 619 .name = "exynos-sysmmu",
6b21a5db 620 .of_match_table = sysmmu_of_match,
622015e4 621 .pm = &sysmmu_pm_ops,
2a96536e
KC
622 }
623};
624
5e3435eb 625static inline void update_pte(sysmmu_pte_t *ent, sysmmu_pte_t val)
2a96536e 626{
5e3435eb
MS
627 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent), sizeof(*ent),
628 DMA_TO_DEVICE);
629 *ent = val;
630 dma_sync_single_for_device(dma_dev, virt_to_phys(ent), sizeof(*ent),
631 DMA_TO_DEVICE);
2a96536e
KC
632}
633
e1fd1eaa 634static struct iommu_domain *exynos_iommu_domain_alloc(unsigned type)
2a96536e 635{
bfa00489 636 struct exynos_iommu_domain *domain;
5e3435eb 637 dma_addr_t handle;
66a7ed84 638 int i;
2a96536e 639
e1fd1eaa 640
bfa00489
MS
641 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
642 if (!domain)
e1fd1eaa 643 return NULL;
2a96536e 644
58c6f6a3
MS
645 if (type == IOMMU_DOMAIN_DMA) {
646 if (iommu_get_dma_cookie(&domain->domain) != 0)
647 goto err_pgtable;
648 } else if (type != IOMMU_DOMAIN_UNMANAGED) {
649 goto err_pgtable;
650 }
651
bfa00489
MS
652 domain->pgtable = (sysmmu_pte_t *)__get_free_pages(GFP_KERNEL, 2);
653 if (!domain->pgtable)
58c6f6a3 654 goto err_dma_cookie;
2a96536e 655
bfa00489
MS
656 domain->lv2entcnt = (short *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, 1);
657 if (!domain->lv2entcnt)
2a96536e
KC
658 goto err_counter;
659
f171abab 660 /* Workaround for System MMU v3.3 to prevent caching 1MiB mapping */
66a7ed84 661 for (i = 0; i < NUM_LV1ENTRIES; i += 8) {
bfa00489
MS
662 domain->pgtable[i + 0] = ZERO_LV2LINK;
663 domain->pgtable[i + 1] = ZERO_LV2LINK;
664 domain->pgtable[i + 2] = ZERO_LV2LINK;
665 domain->pgtable[i + 3] = ZERO_LV2LINK;
666 domain->pgtable[i + 4] = ZERO_LV2LINK;
667 domain->pgtable[i + 5] = ZERO_LV2LINK;
668 domain->pgtable[i + 6] = ZERO_LV2LINK;
669 domain->pgtable[i + 7] = ZERO_LV2LINK;
66a7ed84
CK
670 }
671
5e3435eb
MS
672 handle = dma_map_single(dma_dev, domain->pgtable, LV1TABLE_SIZE,
673 DMA_TO_DEVICE);
674 /* For mapping page table entries we rely on dma == phys */
675 BUG_ON(handle != virt_to_phys(domain->pgtable));
2a96536e 676
bfa00489
MS
677 spin_lock_init(&domain->lock);
678 spin_lock_init(&domain->pgtablelock);
679 INIT_LIST_HEAD(&domain->clients);
2a96536e 680
bfa00489
MS
681 domain->domain.geometry.aperture_start = 0;
682 domain->domain.geometry.aperture_end = ~0UL;
683 domain->domain.geometry.force_aperture = true;
3177bb76 684
bfa00489 685 return &domain->domain;
2a96536e
KC
686
687err_counter:
bfa00489 688 free_pages((unsigned long)domain->pgtable, 2);
58c6f6a3
MS
689err_dma_cookie:
690 if (type == IOMMU_DOMAIN_DMA)
691 iommu_put_dma_cookie(&domain->domain);
2a96536e 692err_pgtable:
bfa00489 693 kfree(domain);
e1fd1eaa 694 return NULL;
2a96536e
KC
695}
696
bfa00489 697static void exynos_iommu_domain_free(struct iommu_domain *iommu_domain)
2a96536e 698{
bfa00489 699 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
469acebe 700 struct sysmmu_drvdata *data, *next;
2a96536e
KC
701 unsigned long flags;
702 int i;
703
bfa00489 704 WARN_ON(!list_empty(&domain->clients));
2a96536e 705
bfa00489 706 spin_lock_irqsave(&domain->lock, flags);
2a96536e 707
bfa00489 708 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
469acebe
MS
709 if (__sysmmu_disable(data))
710 data->master = NULL;
711 list_del_init(&data->domain_node);
2a96536e
KC
712 }
713
bfa00489 714 spin_unlock_irqrestore(&domain->lock, flags);
2a96536e 715
58c6f6a3
MS
716 if (iommu_domain->type == IOMMU_DOMAIN_DMA)
717 iommu_put_dma_cookie(iommu_domain);
718
5e3435eb
MS
719 dma_unmap_single(dma_dev, virt_to_phys(domain->pgtable), LV1TABLE_SIZE,
720 DMA_TO_DEVICE);
721
2a96536e 722 for (i = 0; i < NUM_LV1ENTRIES; i++)
5e3435eb
MS
723 if (lv1ent_page(domain->pgtable + i)) {
724 phys_addr_t base = lv2table_base(domain->pgtable + i);
725
726 dma_unmap_single(dma_dev, base, LV2TABLE_SIZE,
727 DMA_TO_DEVICE);
734c3c73 728 kmem_cache_free(lv2table_kmem_cache,
5e3435eb
MS
729 phys_to_virt(base));
730 }
2a96536e 731
bfa00489
MS
732 free_pages((unsigned long)domain->pgtable, 2);
733 free_pages((unsigned long)domain->lv2entcnt, 1);
734 kfree(domain);
2a96536e
KC
735}
736
bfa00489 737static int exynos_iommu_attach_device(struct iommu_domain *iommu_domain,
2a96536e
KC
738 struct device *dev)
739{
6b21a5db 740 struct exynos_iommu_owner *owner = dev->archdata.iommu;
bfa00489 741 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
469acebe 742 struct sysmmu_drvdata *data;
bfa00489 743 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
2a96536e 744 unsigned long flags;
469acebe 745 int ret = -ENODEV;
2a96536e 746
469acebe
MS
747 if (!has_sysmmu(dev))
748 return -ENODEV;
2a96536e 749
1b092054 750 list_for_each_entry(data, &owner->controllers, owner_node) {
ce70ca56 751 pm_runtime_get_sync(data->sysmmu);
a9133b99 752 ret = __sysmmu_enable(data, pagetable, domain);
469acebe
MS
753 if (ret >= 0) {
754 data->master = dev;
755
bfa00489
MS
756 spin_lock_irqsave(&domain->lock, flags);
757 list_add_tail(&data->domain_node, &domain->clients);
758 spin_unlock_irqrestore(&domain->lock, flags);
469acebe
MS
759 }
760 }
2a96536e
KC
761
762 if (ret < 0) {
7222e8db
CK
763 dev_err(dev, "%s: Failed to attach IOMMU with pgtable %pa\n",
764 __func__, &pagetable);
7222e8db 765 return ret;
2a96536e
KC
766 }
767
7222e8db
CK
768 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa %s\n",
769 __func__, &pagetable, (ret == 0) ? "" : ", again");
770
2a96536e
KC
771 return ret;
772}
773
bfa00489 774static void exynos_iommu_detach_device(struct iommu_domain *iommu_domain,
2a96536e
KC
775 struct device *dev)
776{
bfa00489
MS
777 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
778 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
1b092054 779 struct sysmmu_drvdata *data, *next;
2a96536e 780 unsigned long flags;
469acebe 781 bool found = false;
2a96536e 782
469acebe
MS
783 if (!has_sysmmu(dev))
784 return;
2a96536e 785
bfa00489 786 spin_lock_irqsave(&domain->lock, flags);
1b092054 787 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
469acebe
MS
788 if (data->master == dev) {
789 if (__sysmmu_disable(data)) {
790 data->master = NULL;
791 list_del_init(&data->domain_node);
792 }
ce70ca56 793 pm_runtime_put(data->sysmmu);
469acebe 794 found = true;
2a96536e
KC
795 }
796 }
bfa00489 797 spin_unlock_irqrestore(&domain->lock, flags);
2a96536e 798
469acebe 799 if (found)
7222e8db
CK
800 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n",
801 __func__, &pagetable);
6b21a5db
CK
802 else
803 dev_err(dev, "%s: No IOMMU is attached\n", __func__);
2a96536e
KC
804}
805
bfa00489 806static sysmmu_pte_t *alloc_lv2entry(struct exynos_iommu_domain *domain,
66a7ed84 807 sysmmu_pte_t *sent, sysmmu_iova_t iova, short *pgcounter)
2a96536e 808{
61128f08 809 if (lv1ent_section(sent)) {
d09d78fc 810 WARN(1, "Trying mapping on %#08x mapped with 1MiB page", iova);
61128f08
CK
811 return ERR_PTR(-EADDRINUSE);
812 }
813
2a96536e 814 if (lv1ent_fault(sent)) {
d09d78fc 815 sysmmu_pte_t *pent;
66a7ed84 816 bool need_flush_flpd_cache = lv1ent_zero(sent);
2a96536e 817
734c3c73 818 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
d09d78fc 819 BUG_ON((unsigned int)pent & (LV2TABLE_SIZE - 1));
2a96536e 820 if (!pent)
61128f08 821 return ERR_PTR(-ENOMEM);
2a96536e 822
5e3435eb 823 update_pte(sent, mk_lv1ent_page(virt_to_phys(pent)));
dc3814f4 824 kmemleak_ignore(pent);
2a96536e 825 *pgcounter = NUM_LV2ENTRIES;
5e3435eb 826 dma_map_single(dma_dev, pent, LV2TABLE_SIZE, DMA_TO_DEVICE);
66a7ed84
CK
827
828 /*
f171abab
SK
829 * If pre-fetched SLPD is a faulty SLPD in zero_l2_table,
830 * FLPD cache may cache the address of zero_l2_table. This
831 * function replaces the zero_l2_table with new L2 page table
832 * to write valid mappings.
66a7ed84 833 * Accessing the valid area may cause page fault since FLPD
f171abab
SK
834 * cache may still cache zero_l2_table for the valid area
835 * instead of new L2 page table that has the mapping
836 * information of the valid area.
66a7ed84
CK
837 * Thus any replacement of zero_l2_table with other valid L2
838 * page table must involve FLPD cache invalidation for System
839 * MMU v3.3.
840 * FLPD cache invalidation is performed with TLB invalidation
841 * by VPN without blocking. It is safe to invalidate TLB without
842 * blocking because the target address of TLB invalidation is
843 * not currently mapped.
844 */
845 if (need_flush_flpd_cache) {
469acebe 846 struct sysmmu_drvdata *data;
365409db 847
bfa00489
MS
848 spin_lock(&domain->lock);
849 list_for_each_entry(data, &domain->clients, domain_node)
469acebe 850 sysmmu_tlb_invalidate_flpdcache(data, iova);
bfa00489 851 spin_unlock(&domain->lock);
66a7ed84 852 }
2a96536e
KC
853 }
854
855 return page_entry(sent, iova);
856}
857
bfa00489 858static int lv1set_section(struct exynos_iommu_domain *domain,
66a7ed84 859 sysmmu_pte_t *sent, sysmmu_iova_t iova,
61128f08 860 phys_addr_t paddr, short *pgcnt)
2a96536e 861{
61128f08 862 if (lv1ent_section(sent)) {
d09d78fc 863 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
61128f08 864 iova);
2a96536e 865 return -EADDRINUSE;
61128f08 866 }
2a96536e
KC
867
868 if (lv1ent_page(sent)) {
61128f08 869 if (*pgcnt != NUM_LV2ENTRIES) {
d09d78fc 870 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
61128f08 871 iova);
2a96536e 872 return -EADDRINUSE;
61128f08 873 }
2a96536e 874
734c3c73 875 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
2a96536e
KC
876 *pgcnt = 0;
877 }
878
5e3435eb 879 update_pte(sent, mk_lv1ent_sect(paddr));
2a96536e 880
bfa00489 881 spin_lock(&domain->lock);
66a7ed84 882 if (lv1ent_page_zero(sent)) {
469acebe 883 struct sysmmu_drvdata *data;
66a7ed84
CK
884 /*
885 * Flushing FLPD cache in System MMU v3.3 that may cache a FLPD
886 * entry by speculative prefetch of SLPD which has no mapping.
887 */
bfa00489 888 list_for_each_entry(data, &domain->clients, domain_node)
469acebe 889 sysmmu_tlb_invalidate_flpdcache(data, iova);
66a7ed84 890 }
bfa00489 891 spin_unlock(&domain->lock);
66a7ed84 892
2a96536e
KC
893 return 0;
894}
895
d09d78fc 896static int lv2set_page(sysmmu_pte_t *pent, phys_addr_t paddr, size_t size,
2a96536e
KC
897 short *pgcnt)
898{
899 if (size == SPAGE_SIZE) {
0bf4e54d 900 if (WARN_ON(!lv2ent_fault(pent)))
2a96536e
KC
901 return -EADDRINUSE;
902
5e3435eb 903 update_pte(pent, mk_lv2ent_spage(paddr));
2a96536e
KC
904 *pgcnt -= 1;
905 } else { /* size == LPAGE_SIZE */
906 int i;
5e3435eb 907 dma_addr_t pent_base = virt_to_phys(pent);
365409db 908
5e3435eb
MS
909 dma_sync_single_for_cpu(dma_dev, pent_base,
910 sizeof(*pent) * SPAGES_PER_LPAGE,
911 DMA_TO_DEVICE);
2a96536e 912 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
0bf4e54d 913 if (WARN_ON(!lv2ent_fault(pent))) {
61128f08
CK
914 if (i > 0)
915 memset(pent - i, 0, sizeof(*pent) * i);
2a96536e
KC
916 return -EADDRINUSE;
917 }
918
919 *pent = mk_lv2ent_lpage(paddr);
920 }
5e3435eb
MS
921 dma_sync_single_for_device(dma_dev, pent_base,
922 sizeof(*pent) * SPAGES_PER_LPAGE,
923 DMA_TO_DEVICE);
2a96536e
KC
924 *pgcnt -= SPAGES_PER_LPAGE;
925 }
926
927 return 0;
928}
929
66a7ed84
CK
930/*
931 * *CAUTION* to the I/O virtual memory managers that support exynos-iommu:
932 *
f171abab 933 * System MMU v3.x has advanced logic to improve address translation
66a7ed84 934 * performance with caching more page table entries by a page table walk.
f171abab
SK
935 * However, the logic has a bug that while caching faulty page table entries,
936 * System MMU reports page fault if the cached fault entry is hit even though
937 * the fault entry is updated to a valid entry after the entry is cached.
938 * To prevent caching faulty page table entries which may be updated to valid
939 * entries later, the virtual memory manager should care about the workaround
940 * for the problem. The following describes the workaround.
66a7ed84
CK
941 *
942 * Any two consecutive I/O virtual address regions must have a hole of 128KiB
f171abab 943 * at maximum to prevent misbehavior of System MMU 3.x (workaround for h/w bug).
66a7ed84 944 *
f171abab 945 * Precisely, any start address of I/O virtual region must be aligned with
66a7ed84
CK
946 * the following sizes for System MMU v3.1 and v3.2.
947 * System MMU v3.1: 128KiB
948 * System MMU v3.2: 256KiB
949 *
950 * Because System MMU v3.3 caches page table entries more aggressively, it needs
f171abab
SK
951 * more workarounds.
952 * - Any two consecutive I/O virtual regions must have a hole of size larger
953 * than or equal to 128KiB.
66a7ed84
CK
954 * - Start address of an I/O virtual region must be aligned by 128KiB.
955 */
bfa00489
MS
956static int exynos_iommu_map(struct iommu_domain *iommu_domain,
957 unsigned long l_iova, phys_addr_t paddr, size_t size,
958 int prot)
2a96536e 959{
bfa00489 960 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
d09d78fc
CK
961 sysmmu_pte_t *entry;
962 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
2a96536e
KC
963 unsigned long flags;
964 int ret = -ENOMEM;
965
bfa00489 966 BUG_ON(domain->pgtable == NULL);
2a96536e 967
bfa00489 968 spin_lock_irqsave(&domain->pgtablelock, flags);
2a96536e 969
bfa00489 970 entry = section_entry(domain->pgtable, iova);
2a96536e
KC
971
972 if (size == SECT_SIZE) {
bfa00489
MS
973 ret = lv1set_section(domain, entry, iova, paddr,
974 &domain->lv2entcnt[lv1ent_offset(iova)]);
2a96536e 975 } else {
d09d78fc 976 sysmmu_pte_t *pent;
2a96536e 977
bfa00489
MS
978 pent = alloc_lv2entry(domain, entry, iova,
979 &domain->lv2entcnt[lv1ent_offset(iova)]);
2a96536e 980
61128f08
CK
981 if (IS_ERR(pent))
982 ret = PTR_ERR(pent);
2a96536e
KC
983 else
984 ret = lv2set_page(pent, paddr, size,
bfa00489 985 &domain->lv2entcnt[lv1ent_offset(iova)]);
2a96536e
KC
986 }
987
61128f08 988 if (ret)
0bf4e54d
CK
989 pr_err("%s: Failed(%d) to map %#zx bytes @ %#x\n",
990 __func__, ret, size, iova);
2a96536e 991
bfa00489 992 spin_unlock_irqrestore(&domain->pgtablelock, flags);
2a96536e
KC
993
994 return ret;
995}
996
bfa00489
MS
997static void exynos_iommu_tlb_invalidate_entry(struct exynos_iommu_domain *domain,
998 sysmmu_iova_t iova, size_t size)
66a7ed84 999{
469acebe 1000 struct sysmmu_drvdata *data;
66a7ed84
CK
1001 unsigned long flags;
1002
bfa00489 1003 spin_lock_irqsave(&domain->lock, flags);
66a7ed84 1004
bfa00489 1005 list_for_each_entry(data, &domain->clients, domain_node)
469acebe 1006 sysmmu_tlb_invalidate_entry(data, iova, size);
66a7ed84 1007
bfa00489 1008 spin_unlock_irqrestore(&domain->lock, flags);
66a7ed84
CK
1009}
1010
bfa00489
MS
1011static size_t exynos_iommu_unmap(struct iommu_domain *iommu_domain,
1012 unsigned long l_iova, size_t size)
2a96536e 1013{
bfa00489 1014 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
d09d78fc
CK
1015 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
1016 sysmmu_pte_t *ent;
61128f08 1017 size_t err_pgsize;
d09d78fc 1018 unsigned long flags;
2a96536e 1019
bfa00489 1020 BUG_ON(domain->pgtable == NULL);
2a96536e 1021
bfa00489 1022 spin_lock_irqsave(&domain->pgtablelock, flags);
2a96536e 1023
bfa00489 1024 ent = section_entry(domain->pgtable, iova);
2a96536e
KC
1025
1026 if (lv1ent_section(ent)) {
0bf4e54d 1027 if (WARN_ON(size < SECT_SIZE)) {
61128f08
CK
1028 err_pgsize = SECT_SIZE;
1029 goto err;
1030 }
2a96536e 1031
f171abab 1032 /* workaround for h/w bug in System MMU v3.3 */
5e3435eb 1033 update_pte(ent, ZERO_LV2LINK);
2a96536e
KC
1034 size = SECT_SIZE;
1035 goto done;
1036 }
1037
1038 if (unlikely(lv1ent_fault(ent))) {
1039 if (size > SECT_SIZE)
1040 size = SECT_SIZE;
1041 goto done;
1042 }
1043
1044 /* lv1ent_page(sent) == true here */
1045
1046 ent = page_entry(ent, iova);
1047
1048 if (unlikely(lv2ent_fault(ent))) {
1049 size = SPAGE_SIZE;
1050 goto done;
1051 }
1052
1053 if (lv2ent_small(ent)) {
5e3435eb 1054 update_pte(ent, 0);
2a96536e 1055 size = SPAGE_SIZE;
bfa00489 1056 domain->lv2entcnt[lv1ent_offset(iova)] += 1;
2a96536e
KC
1057 goto done;
1058 }
1059
1060 /* lv1ent_large(ent) == true here */
0bf4e54d 1061 if (WARN_ON(size < LPAGE_SIZE)) {
61128f08
CK
1062 err_pgsize = LPAGE_SIZE;
1063 goto err;
1064 }
2a96536e 1065
5e3435eb
MS
1066 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent),
1067 sizeof(*ent) * SPAGES_PER_LPAGE,
1068 DMA_TO_DEVICE);
2a96536e 1069 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
5e3435eb
MS
1070 dma_sync_single_for_device(dma_dev, virt_to_phys(ent),
1071 sizeof(*ent) * SPAGES_PER_LPAGE,
1072 DMA_TO_DEVICE);
2a96536e 1073 size = LPAGE_SIZE;
bfa00489 1074 domain->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
2a96536e 1075done:
bfa00489 1076 spin_unlock_irqrestore(&domain->pgtablelock, flags);
2a96536e 1077
bfa00489 1078 exynos_iommu_tlb_invalidate_entry(domain, iova, size);
2a96536e 1079
2a96536e 1080 return size;
61128f08 1081err:
bfa00489 1082 spin_unlock_irqrestore(&domain->pgtablelock, flags);
61128f08 1083
0bf4e54d
CK
1084 pr_err("%s: Failed: size(%#zx) @ %#x is smaller than page size %#zx\n",
1085 __func__, size, iova, err_pgsize);
61128f08
CK
1086
1087 return 0;
2a96536e
KC
1088}
1089
bfa00489 1090static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *iommu_domain,
bb5547ac 1091 dma_addr_t iova)
2a96536e 1092{
bfa00489 1093 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
d09d78fc 1094 sysmmu_pte_t *entry;
2a96536e
KC
1095 unsigned long flags;
1096 phys_addr_t phys = 0;
1097
bfa00489 1098 spin_lock_irqsave(&domain->pgtablelock, flags);
2a96536e 1099
bfa00489 1100 entry = section_entry(domain->pgtable, iova);
2a96536e
KC
1101
1102 if (lv1ent_section(entry)) {
1103 phys = section_phys(entry) + section_offs(iova);
1104 } else if (lv1ent_page(entry)) {
1105 entry = page_entry(entry, iova);
1106
1107 if (lv2ent_large(entry))
1108 phys = lpage_phys(entry) + lpage_offs(iova);
1109 else if (lv2ent_small(entry))
1110 phys = spage_phys(entry) + spage_offs(iova);
1111 }
1112
bfa00489 1113 spin_unlock_irqrestore(&domain->pgtablelock, flags);
2a96536e
KC
1114
1115 return phys;
1116}
1117
6c2ae7e2
MS
1118static struct iommu_group *get_device_iommu_group(struct device *dev)
1119{
1120 struct iommu_group *group;
1121
1122 group = iommu_group_get(dev);
1123 if (!group)
1124 group = iommu_group_alloc();
1125
1126 return group;
1127}
1128
bf4a1c92
AM
1129static int exynos_iommu_add_device(struct device *dev)
1130{
1131 struct iommu_group *group;
bf4a1c92 1132
06801db0
MS
1133 if (!has_sysmmu(dev))
1134 return -ENODEV;
1135
6c2ae7e2 1136 group = iommu_group_get_for_dev(dev);
bf4a1c92 1137
6c2ae7e2
MS
1138 if (IS_ERR(group))
1139 return PTR_ERR(group);
bf4a1c92 1140
bf4a1c92
AM
1141 iommu_group_put(group);
1142
6c2ae7e2 1143 return 0;
bf4a1c92
AM
1144}
1145
1146static void exynos_iommu_remove_device(struct device *dev)
1147{
06801db0
MS
1148 if (!has_sysmmu(dev))
1149 return;
1150
bf4a1c92
AM
1151 iommu_group_remove_device(dev);
1152}
1153
aa759fd3
MS
1154static int exynos_iommu_of_xlate(struct device *dev,
1155 struct of_phandle_args *spec)
1156{
1157 struct exynos_iommu_owner *owner = dev->archdata.iommu;
1158 struct platform_device *sysmmu = of_find_device_by_node(spec->np);
1159 struct sysmmu_drvdata *data;
1160
1161 if (!sysmmu)
1162 return -ENODEV;
1163
1164 data = platform_get_drvdata(sysmmu);
1165 if (!data)
1166 return -ENODEV;
1167
1168 if (!owner) {
1169 owner = kzalloc(sizeof(*owner), GFP_KERNEL);
1170 if (!owner)
1171 return -ENOMEM;
1172
1173 INIT_LIST_HEAD(&owner->controllers);
1174 dev->archdata.iommu = owner;
1175 }
1176
1177 list_add_tail(&data->owner_node, &owner->controllers);
1178 return 0;
1179}
1180
8ed55c81 1181static struct iommu_ops exynos_iommu_ops = {
e1fd1eaa
JR
1182 .domain_alloc = exynos_iommu_domain_alloc,
1183 .domain_free = exynos_iommu_domain_free,
ba5fa6f6
BH
1184 .attach_dev = exynos_iommu_attach_device,
1185 .detach_dev = exynos_iommu_detach_device,
1186 .map = exynos_iommu_map,
1187 .unmap = exynos_iommu_unmap,
315786eb 1188 .map_sg = default_iommu_map_sg,
ba5fa6f6 1189 .iova_to_phys = exynos_iommu_iova_to_phys,
6c2ae7e2 1190 .device_group = get_device_iommu_group,
ba5fa6f6
BH
1191 .add_device = exynos_iommu_add_device,
1192 .remove_device = exynos_iommu_remove_device,
2a96536e 1193 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
aa759fd3 1194 .of_xlate = exynos_iommu_of_xlate,
2a96536e
KC
1195};
1196
8ed55c81
MS
1197static bool init_done;
1198
2a96536e
KC
1199static int __init exynos_iommu_init(void)
1200{
1201 int ret;
1202
734c3c73
CK
1203 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
1204 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
1205 if (!lv2table_kmem_cache) {
1206 pr_err("%s: Failed to create kmem cache\n", __func__);
1207 return -ENOMEM;
1208 }
1209
2a96536e 1210 ret = platform_driver_register(&exynos_sysmmu_driver);
734c3c73
CK
1211 if (ret) {
1212 pr_err("%s: Failed to register driver\n", __func__);
1213 goto err_reg_driver;
1214 }
2a96536e 1215
66a7ed84
CK
1216 zero_lv2_table = kmem_cache_zalloc(lv2table_kmem_cache, GFP_KERNEL);
1217 if (zero_lv2_table == NULL) {
1218 pr_err("%s: Failed to allocate zero level2 page table\n",
1219 __func__);
1220 ret = -ENOMEM;
1221 goto err_zero_lv2;
1222 }
1223
734c3c73
CK
1224 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
1225 if (ret) {
1226 pr_err("%s: Failed to register exynos-iommu driver.\n",
1227 __func__);
1228 goto err_set_iommu;
1229 }
2a96536e 1230
8ed55c81
MS
1231 init_done = true;
1232
734c3c73
CK
1233 return 0;
1234err_set_iommu:
66a7ed84
CK
1235 kmem_cache_free(lv2table_kmem_cache, zero_lv2_table);
1236err_zero_lv2:
734c3c73
CK
1237 platform_driver_unregister(&exynos_sysmmu_driver);
1238err_reg_driver:
1239 kmem_cache_destroy(lv2table_kmem_cache);
2a96536e
KC
1240 return ret;
1241}
8ed55c81
MS
1242
1243static int __init exynos_iommu_of_setup(struct device_node *np)
1244{
1245 struct platform_device *pdev;
1246
1247 if (!init_done)
1248 exynos_iommu_init();
1249
1250 pdev = of_platform_device_create(np, NULL, platform_bus_type.dev_root);
1251 if (IS_ERR(pdev))
1252 return PTR_ERR(pdev);
1253
5e3435eb
MS
1254 /*
1255 * use the first registered sysmmu device for performing
1256 * dma mapping operations on iommu page tables (cpu cache flush)
1257 */
1258 if (!dma_dev)
1259 dma_dev = &pdev->dev;
1260
8ed55c81
MS
1261 of_iommu_set_ops(np, &exynos_iommu_ops);
1262 return 0;
1263}
1264
1265IOMMU_OF_DECLARE(exynos_iommu_of, "samsung,exynos-sysmmu",
1266 exynos_iommu_of_setup);
This page took 0.238659 seconds and 5 git commands to generate.