irqchip/gicv3-its: Remove an unused argument 'node_name'
[deliverable/linux.git] / drivers / irqchip / irq-gic-v3-its.c
CommitLineData
cc2d3216
MZ
1/*
2 * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#include <linux/bitmap.h>
19#include <linux/cpu.h>
20#include <linux/delay.h>
21#include <linux/interrupt.h>
22#include <linux/log2.h>
23#include <linux/mm.h>
24#include <linux/msi.h>
25#include <linux/of.h>
26#include <linux/of_address.h>
27#include <linux/of_irq.h>
28#include <linux/of_pci.h>
29#include <linux/of_platform.h>
30#include <linux/percpu.h>
31#include <linux/slab.h>
32
41a83e06 33#include <linux/irqchip.h>
cc2d3216
MZ
34#include <linux/irqchip/arm-gic-v3.h>
35
36#include <asm/cacheflush.h>
37#include <asm/cputype.h>
38#include <asm/exception.h>
39
67510cca
RR
40#include "irq-gic-common.h"
41
94100970
RR
42#define ITS_FLAGS_CMDQ_NEEDS_FLUSHING (1ULL << 0)
43#define ITS_FLAGS_WORKAROUND_CAVIUM_22375 (1ULL << 1)
fbf8f40e 44#define ITS_FLAGS_WORKAROUND_CAVIUM_23144 (1ULL << 2)
cc2d3216 45
c48ed51c
MZ
46#define RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING (1 << 0)
47
cc2d3216
MZ
48/*
49 * Collection structure - just an ID, and a redistributor address to
50 * ping. We use one per CPU as a bag of interrupts assigned to this
51 * CPU.
52 */
53struct its_collection {
54 u64 target_address;
55 u16 col_id;
56};
57
466b7d16 58/*
9347359a
SD
59 * The ITS_BASER structure - contains memory information, cached
60 * value of BASER register configuration and ITS page size.
466b7d16
SD
61 */
62struct its_baser {
63 void *base;
64 u64 val;
65 u32 order;
9347359a 66 u32 psz;
466b7d16
SD
67};
68
cc2d3216
MZ
69/*
70 * The ITS structure - contains most of the infrastructure, with the
841514ab
MZ
71 * top-level MSI domain, the command queue, the collections, and the
72 * list of devices writing to it.
cc2d3216
MZ
73 */
74struct its_node {
75 raw_spinlock_t lock;
76 struct list_head entry;
cc2d3216
MZ
77 void __iomem *base;
78 unsigned long phys_base;
79 struct its_cmd_block *cmd_base;
80 struct its_cmd_block *cmd_write;
466b7d16 81 struct its_baser tables[GITS_BASER_NR_REGS];
cc2d3216
MZ
82 struct its_collection *collections;
83 struct list_head its_device_list;
84 u64 flags;
85 u32 ite_size;
466b7d16 86 u32 device_ids;
fbf8f40e 87 int numa_node;
cc2d3216
MZ
88};
89
90#define ITS_ITT_ALIGN SZ_256
91
2eca0d6c
SD
92/* Convert page order to size in bytes */
93#define PAGE_ORDER_TO_SIZE(o) (PAGE_SIZE << (o))
94
591e5bec
MZ
95struct event_lpi_map {
96 unsigned long *lpi_map;
97 u16 *col_map;
98 irq_hw_number_t lpi_base;
99 int nr_lpis;
100};
101
cc2d3216
MZ
102/*
103 * The ITS view of a device - belongs to an ITS, a collection, owns an
104 * interrupt translation table, and a list of interrupts.
105 */
106struct its_device {
107 struct list_head entry;
108 struct its_node *its;
591e5bec 109 struct event_lpi_map event_map;
cc2d3216 110 void *itt;
cc2d3216
MZ
111 u32 nr_ites;
112 u32 device_id;
113};
114
1ac19ca6
MZ
115static LIST_HEAD(its_nodes);
116static DEFINE_SPINLOCK(its_lock);
1ac19ca6
MZ
117static struct rdists *gic_rdists;
118
119#define gic_data_rdist() (raw_cpu_ptr(gic_rdists->rdist))
120#define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
121
591e5bec
MZ
122static struct its_collection *dev_event_to_col(struct its_device *its_dev,
123 u32 event)
124{
125 struct its_node *its = its_dev->its;
126
127 return its->collections + its_dev->event_map.col_map[event];
128}
129
cc2d3216
MZ
130/*
131 * ITS command descriptors - parameters to be encoded in a command
132 * block.
133 */
134struct its_cmd_desc {
135 union {
136 struct {
137 struct its_device *dev;
138 u32 event_id;
139 } its_inv_cmd;
140
141 struct {
142 struct its_device *dev;
143 u32 event_id;
144 } its_int_cmd;
145
146 struct {
147 struct its_device *dev;
148 int valid;
149 } its_mapd_cmd;
150
151 struct {
152 struct its_collection *col;
153 int valid;
154 } its_mapc_cmd;
155
156 struct {
157 struct its_device *dev;
158 u32 phys_id;
159 u32 event_id;
160 } its_mapvi_cmd;
161
162 struct {
163 struct its_device *dev;
164 struct its_collection *col;
591e5bec 165 u32 event_id;
cc2d3216
MZ
166 } its_movi_cmd;
167
168 struct {
169 struct its_device *dev;
170 u32 event_id;
171 } its_discard_cmd;
172
173 struct {
174 struct its_collection *col;
175 } its_invall_cmd;
176 };
177};
178
179/*
180 * The ITS command block, which is what the ITS actually parses.
181 */
182struct its_cmd_block {
183 u64 raw_cmd[4];
184};
185
186#define ITS_CMD_QUEUE_SZ SZ_64K
187#define ITS_CMD_QUEUE_NR_ENTRIES (ITS_CMD_QUEUE_SZ / sizeof(struct its_cmd_block))
188
189typedef struct its_collection *(*its_cmd_builder_t)(struct its_cmd_block *,
190 struct its_cmd_desc *);
191
192static void its_encode_cmd(struct its_cmd_block *cmd, u8 cmd_nr)
193{
194 cmd->raw_cmd[0] &= ~0xffUL;
195 cmd->raw_cmd[0] |= cmd_nr;
196}
197
198static void its_encode_devid(struct its_cmd_block *cmd, u32 devid)
199{
7e195ba0 200 cmd->raw_cmd[0] &= BIT_ULL(32) - 1;
cc2d3216
MZ
201 cmd->raw_cmd[0] |= ((u64)devid) << 32;
202}
203
204static void its_encode_event_id(struct its_cmd_block *cmd, u32 id)
205{
206 cmd->raw_cmd[1] &= ~0xffffffffUL;
207 cmd->raw_cmd[1] |= id;
208}
209
210static void its_encode_phys_id(struct its_cmd_block *cmd, u32 phys_id)
211{
212 cmd->raw_cmd[1] &= 0xffffffffUL;
213 cmd->raw_cmd[1] |= ((u64)phys_id) << 32;
214}
215
216static void its_encode_size(struct its_cmd_block *cmd, u8 size)
217{
218 cmd->raw_cmd[1] &= ~0x1fUL;
219 cmd->raw_cmd[1] |= size & 0x1f;
220}
221
222static void its_encode_itt(struct its_cmd_block *cmd, u64 itt_addr)
223{
224 cmd->raw_cmd[2] &= ~0xffffffffffffUL;
225 cmd->raw_cmd[2] |= itt_addr & 0xffffffffff00UL;
226}
227
228static void its_encode_valid(struct its_cmd_block *cmd, int valid)
229{
230 cmd->raw_cmd[2] &= ~(1UL << 63);
231 cmd->raw_cmd[2] |= ((u64)!!valid) << 63;
232}
233
234static void its_encode_target(struct its_cmd_block *cmd, u64 target_addr)
235{
236 cmd->raw_cmd[2] &= ~(0xffffffffUL << 16);
237 cmd->raw_cmd[2] |= (target_addr & (0xffffffffUL << 16));
238}
239
240static void its_encode_collection(struct its_cmd_block *cmd, u16 col)
241{
242 cmd->raw_cmd[2] &= ~0xffffUL;
243 cmd->raw_cmd[2] |= col;
244}
245
246static inline void its_fixup_cmd(struct its_cmd_block *cmd)
247{
248 /* Let's fixup BE commands */
249 cmd->raw_cmd[0] = cpu_to_le64(cmd->raw_cmd[0]);
250 cmd->raw_cmd[1] = cpu_to_le64(cmd->raw_cmd[1]);
251 cmd->raw_cmd[2] = cpu_to_le64(cmd->raw_cmd[2]);
252 cmd->raw_cmd[3] = cpu_to_le64(cmd->raw_cmd[3]);
253}
254
255static struct its_collection *its_build_mapd_cmd(struct its_cmd_block *cmd,
256 struct its_cmd_desc *desc)
257{
258 unsigned long itt_addr;
c8481267 259 u8 size = ilog2(desc->its_mapd_cmd.dev->nr_ites);
cc2d3216
MZ
260
261 itt_addr = virt_to_phys(desc->its_mapd_cmd.dev->itt);
262 itt_addr = ALIGN(itt_addr, ITS_ITT_ALIGN);
263
264 its_encode_cmd(cmd, GITS_CMD_MAPD);
265 its_encode_devid(cmd, desc->its_mapd_cmd.dev->device_id);
266 its_encode_size(cmd, size - 1);
267 its_encode_itt(cmd, itt_addr);
268 its_encode_valid(cmd, desc->its_mapd_cmd.valid);
269
270 its_fixup_cmd(cmd);
271
591e5bec 272 return NULL;
cc2d3216
MZ
273}
274
275static struct its_collection *its_build_mapc_cmd(struct its_cmd_block *cmd,
276 struct its_cmd_desc *desc)
277{
278 its_encode_cmd(cmd, GITS_CMD_MAPC);
279 its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id);
280 its_encode_target(cmd, desc->its_mapc_cmd.col->target_address);
281 its_encode_valid(cmd, desc->its_mapc_cmd.valid);
282
283 its_fixup_cmd(cmd);
284
285 return desc->its_mapc_cmd.col;
286}
287
288static struct its_collection *its_build_mapvi_cmd(struct its_cmd_block *cmd,
289 struct its_cmd_desc *desc)
290{
591e5bec
MZ
291 struct its_collection *col;
292
293 col = dev_event_to_col(desc->its_mapvi_cmd.dev,
294 desc->its_mapvi_cmd.event_id);
295
cc2d3216
MZ
296 its_encode_cmd(cmd, GITS_CMD_MAPVI);
297 its_encode_devid(cmd, desc->its_mapvi_cmd.dev->device_id);
298 its_encode_event_id(cmd, desc->its_mapvi_cmd.event_id);
299 its_encode_phys_id(cmd, desc->its_mapvi_cmd.phys_id);
591e5bec 300 its_encode_collection(cmd, col->col_id);
cc2d3216
MZ
301
302 its_fixup_cmd(cmd);
303
591e5bec 304 return col;
cc2d3216
MZ
305}
306
307static struct its_collection *its_build_movi_cmd(struct its_cmd_block *cmd,
308 struct its_cmd_desc *desc)
309{
591e5bec
MZ
310 struct its_collection *col;
311
312 col = dev_event_to_col(desc->its_movi_cmd.dev,
313 desc->its_movi_cmd.event_id);
314
cc2d3216
MZ
315 its_encode_cmd(cmd, GITS_CMD_MOVI);
316 its_encode_devid(cmd, desc->its_movi_cmd.dev->device_id);
591e5bec 317 its_encode_event_id(cmd, desc->its_movi_cmd.event_id);
cc2d3216
MZ
318 its_encode_collection(cmd, desc->its_movi_cmd.col->col_id);
319
320 its_fixup_cmd(cmd);
321
591e5bec 322 return col;
cc2d3216
MZ
323}
324
325static struct its_collection *its_build_discard_cmd(struct its_cmd_block *cmd,
326 struct its_cmd_desc *desc)
327{
591e5bec
MZ
328 struct its_collection *col;
329
330 col = dev_event_to_col(desc->its_discard_cmd.dev,
331 desc->its_discard_cmd.event_id);
332
cc2d3216
MZ
333 its_encode_cmd(cmd, GITS_CMD_DISCARD);
334 its_encode_devid(cmd, desc->its_discard_cmd.dev->device_id);
335 its_encode_event_id(cmd, desc->its_discard_cmd.event_id);
336
337 its_fixup_cmd(cmd);
338
591e5bec 339 return col;
cc2d3216
MZ
340}
341
342static struct its_collection *its_build_inv_cmd(struct its_cmd_block *cmd,
343 struct its_cmd_desc *desc)
344{
591e5bec
MZ
345 struct its_collection *col;
346
347 col = dev_event_to_col(desc->its_inv_cmd.dev,
348 desc->its_inv_cmd.event_id);
349
cc2d3216
MZ
350 its_encode_cmd(cmd, GITS_CMD_INV);
351 its_encode_devid(cmd, desc->its_inv_cmd.dev->device_id);
352 its_encode_event_id(cmd, desc->its_inv_cmd.event_id);
353
354 its_fixup_cmd(cmd);
355
591e5bec 356 return col;
cc2d3216
MZ
357}
358
359static struct its_collection *its_build_invall_cmd(struct its_cmd_block *cmd,
360 struct its_cmd_desc *desc)
361{
362 its_encode_cmd(cmd, GITS_CMD_INVALL);
363 its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id);
364
365 its_fixup_cmd(cmd);
366
367 return NULL;
368}
369
370static u64 its_cmd_ptr_to_offset(struct its_node *its,
371 struct its_cmd_block *ptr)
372{
373 return (ptr - its->cmd_base) * sizeof(*ptr);
374}
375
376static int its_queue_full(struct its_node *its)
377{
378 int widx;
379 int ridx;
380
381 widx = its->cmd_write - its->cmd_base;
382 ridx = readl_relaxed(its->base + GITS_CREADR) / sizeof(struct its_cmd_block);
383
384 /* This is incredibly unlikely to happen, unless the ITS locks up. */
385 if (((widx + 1) % ITS_CMD_QUEUE_NR_ENTRIES) == ridx)
386 return 1;
387
388 return 0;
389}
390
391static struct its_cmd_block *its_allocate_entry(struct its_node *its)
392{
393 struct its_cmd_block *cmd;
394 u32 count = 1000000; /* 1s! */
395
396 while (its_queue_full(its)) {
397 count--;
398 if (!count) {
399 pr_err_ratelimited("ITS queue not draining\n");
400 return NULL;
401 }
402 cpu_relax();
403 udelay(1);
404 }
405
406 cmd = its->cmd_write++;
407
408 /* Handle queue wrapping */
409 if (its->cmd_write == (its->cmd_base + ITS_CMD_QUEUE_NR_ENTRIES))
410 its->cmd_write = its->cmd_base;
411
412 return cmd;
413}
414
415static struct its_cmd_block *its_post_commands(struct its_node *its)
416{
417 u64 wr = its_cmd_ptr_to_offset(its, its->cmd_write);
418
419 writel_relaxed(wr, its->base + GITS_CWRITER);
420
421 return its->cmd_write;
422}
423
424static void its_flush_cmd(struct its_node *its, struct its_cmd_block *cmd)
425{
426 /*
427 * Make sure the commands written to memory are observable by
428 * the ITS.
429 */
430 if (its->flags & ITS_FLAGS_CMDQ_NEEDS_FLUSHING)
431 __flush_dcache_area(cmd, sizeof(*cmd));
432 else
433 dsb(ishst);
434}
435
436static void its_wait_for_range_completion(struct its_node *its,
437 struct its_cmd_block *from,
438 struct its_cmd_block *to)
439{
440 u64 rd_idx, from_idx, to_idx;
441 u32 count = 1000000; /* 1s! */
442
443 from_idx = its_cmd_ptr_to_offset(its, from);
444 to_idx = its_cmd_ptr_to_offset(its, to);
445
446 while (1) {
447 rd_idx = readl_relaxed(its->base + GITS_CREADR);
448 if (rd_idx >= to_idx || rd_idx < from_idx)
449 break;
450
451 count--;
452 if (!count) {
453 pr_err_ratelimited("ITS queue timeout\n");
454 return;
455 }
456 cpu_relax();
457 udelay(1);
458 }
459}
460
461static void its_send_single_command(struct its_node *its,
462 its_cmd_builder_t builder,
463 struct its_cmd_desc *desc)
464{
465 struct its_cmd_block *cmd, *sync_cmd, *next_cmd;
466 struct its_collection *sync_col;
3e39e8f5 467 unsigned long flags;
cc2d3216 468
3e39e8f5 469 raw_spin_lock_irqsave(&its->lock, flags);
cc2d3216
MZ
470
471 cmd = its_allocate_entry(its);
472 if (!cmd) { /* We're soooooo screewed... */
473 pr_err_ratelimited("ITS can't allocate, dropping command\n");
3e39e8f5 474 raw_spin_unlock_irqrestore(&its->lock, flags);
cc2d3216
MZ
475 return;
476 }
477 sync_col = builder(cmd, desc);
478 its_flush_cmd(its, cmd);
479
480 if (sync_col) {
481 sync_cmd = its_allocate_entry(its);
482 if (!sync_cmd) {
483 pr_err_ratelimited("ITS can't SYNC, skipping\n");
484 goto post;
485 }
486 its_encode_cmd(sync_cmd, GITS_CMD_SYNC);
487 its_encode_target(sync_cmd, sync_col->target_address);
488 its_fixup_cmd(sync_cmd);
489 its_flush_cmd(its, sync_cmd);
490 }
491
492post:
493 next_cmd = its_post_commands(its);
3e39e8f5 494 raw_spin_unlock_irqrestore(&its->lock, flags);
cc2d3216
MZ
495
496 its_wait_for_range_completion(its, cmd, next_cmd);
497}
498
499static void its_send_inv(struct its_device *dev, u32 event_id)
500{
501 struct its_cmd_desc desc;
502
503 desc.its_inv_cmd.dev = dev;
504 desc.its_inv_cmd.event_id = event_id;
505
506 its_send_single_command(dev->its, its_build_inv_cmd, &desc);
507}
508
509static void its_send_mapd(struct its_device *dev, int valid)
510{
511 struct its_cmd_desc desc;
512
513 desc.its_mapd_cmd.dev = dev;
514 desc.its_mapd_cmd.valid = !!valid;
515
516 its_send_single_command(dev->its, its_build_mapd_cmd, &desc);
517}
518
519static void its_send_mapc(struct its_node *its, struct its_collection *col,
520 int valid)
521{
522 struct its_cmd_desc desc;
523
524 desc.its_mapc_cmd.col = col;
525 desc.its_mapc_cmd.valid = !!valid;
526
527 its_send_single_command(its, its_build_mapc_cmd, &desc);
528}
529
530static void its_send_mapvi(struct its_device *dev, u32 irq_id, u32 id)
531{
532 struct its_cmd_desc desc;
533
534 desc.its_mapvi_cmd.dev = dev;
535 desc.its_mapvi_cmd.phys_id = irq_id;
536 desc.its_mapvi_cmd.event_id = id;
537
538 its_send_single_command(dev->its, its_build_mapvi_cmd, &desc);
539}
540
541static void its_send_movi(struct its_device *dev,
542 struct its_collection *col, u32 id)
543{
544 struct its_cmd_desc desc;
545
546 desc.its_movi_cmd.dev = dev;
547 desc.its_movi_cmd.col = col;
591e5bec 548 desc.its_movi_cmd.event_id = id;
cc2d3216
MZ
549
550 its_send_single_command(dev->its, its_build_movi_cmd, &desc);
551}
552
553static void its_send_discard(struct its_device *dev, u32 id)
554{
555 struct its_cmd_desc desc;
556
557 desc.its_discard_cmd.dev = dev;
558 desc.its_discard_cmd.event_id = id;
559
560 its_send_single_command(dev->its, its_build_discard_cmd, &desc);
561}
562
563static void its_send_invall(struct its_node *its, struct its_collection *col)
564{
565 struct its_cmd_desc desc;
566
567 desc.its_invall_cmd.col = col;
568
569 its_send_single_command(its, its_build_invall_cmd, &desc);
570}
c48ed51c
MZ
571
572/*
573 * irqchip functions - assumes MSI, mostly.
574 */
575
576static inline u32 its_get_event_id(struct irq_data *d)
577{
578 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
591e5bec 579 return d->hwirq - its_dev->event_map.lpi_base;
c48ed51c
MZ
580}
581
582static void lpi_set_config(struct irq_data *d, bool enable)
583{
584 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
585 irq_hw_number_t hwirq = d->hwirq;
586 u32 id = its_get_event_id(d);
587 u8 *cfg = page_address(gic_rdists->prop_page) + hwirq - 8192;
588
589 if (enable)
590 *cfg |= LPI_PROP_ENABLED;
591 else
592 *cfg &= ~LPI_PROP_ENABLED;
593
594 /*
595 * Make the above write visible to the redistributors.
596 * And yes, we're flushing exactly: One. Single. Byte.
597 * Humpf...
598 */
599 if (gic_rdists->flags & RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING)
600 __flush_dcache_area(cfg, sizeof(*cfg));
601 else
602 dsb(ishst);
603 its_send_inv(its_dev, id);
604}
605
606static void its_mask_irq(struct irq_data *d)
607{
608 lpi_set_config(d, false);
609}
610
611static void its_unmask_irq(struct irq_data *d)
612{
613 lpi_set_config(d, true);
614}
615
c48ed51c
MZ
616static int its_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
617 bool force)
618{
fbf8f40e
GK
619 unsigned int cpu;
620 const struct cpumask *cpu_mask = cpu_online_mask;
c48ed51c
MZ
621 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
622 struct its_collection *target_col;
623 u32 id = its_get_event_id(d);
624
fbf8f40e
GK
625 /* lpi cannot be routed to a redistributor that is on a foreign node */
626 if (its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) {
627 if (its_dev->its->numa_node >= 0) {
628 cpu_mask = cpumask_of_node(its_dev->its->numa_node);
629 if (!cpumask_intersects(mask_val, cpu_mask))
630 return -EINVAL;
631 }
632 }
633
634 cpu = cpumask_any_and(mask_val, cpu_mask);
635
c48ed51c
MZ
636 if (cpu >= nr_cpu_ids)
637 return -EINVAL;
638
639 target_col = &its_dev->its->collections[cpu];
640 its_send_movi(its_dev, target_col, id);
591e5bec 641 its_dev->event_map.col_map[id] = cpu;
c48ed51c
MZ
642
643 return IRQ_SET_MASK_OK_DONE;
644}
645
b48ac83d
MZ
646static void its_irq_compose_msi_msg(struct irq_data *d, struct msi_msg *msg)
647{
648 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
649 struct its_node *its;
650 u64 addr;
651
652 its = its_dev->its;
653 addr = its->phys_base + GITS_TRANSLATER;
654
655 msg->address_lo = addr & ((1UL << 32) - 1);
656 msg->address_hi = addr >> 32;
657 msg->data = its_get_event_id(d);
658}
659
c48ed51c
MZ
660static struct irq_chip its_irq_chip = {
661 .name = "ITS",
662 .irq_mask = its_mask_irq,
663 .irq_unmask = its_unmask_irq,
004fa08d 664 .irq_eoi = irq_chip_eoi_parent,
c48ed51c 665 .irq_set_affinity = its_set_affinity,
b48ac83d
MZ
666 .irq_compose_msi_msg = its_irq_compose_msi_msg,
667};
668
bf9529f8
MZ
669/*
670 * How we allocate LPIs:
671 *
672 * The GIC has id_bits bits for interrupt identifiers. From there, we
673 * must subtract 8192 which are reserved for SGIs/PPIs/SPIs. Then, as
674 * we allocate LPIs by chunks of 32, we can shift the whole thing by 5
675 * bits to the right.
676 *
677 * This gives us (((1UL << id_bits) - 8192) >> 5) possible allocations.
678 */
679#define IRQS_PER_CHUNK_SHIFT 5
680#define IRQS_PER_CHUNK (1 << IRQS_PER_CHUNK_SHIFT)
681
682static unsigned long *lpi_bitmap;
683static u32 lpi_chunks;
684static DEFINE_SPINLOCK(lpi_lock);
685
686static int its_lpi_to_chunk(int lpi)
687{
688 return (lpi - 8192) >> IRQS_PER_CHUNK_SHIFT;
689}
690
691static int its_chunk_to_lpi(int chunk)
692{
693 return (chunk << IRQS_PER_CHUNK_SHIFT) + 8192;
694}
695
04a0e4de 696static int __init its_lpi_init(u32 id_bits)
bf9529f8
MZ
697{
698 lpi_chunks = its_lpi_to_chunk(1UL << id_bits);
699
700 lpi_bitmap = kzalloc(BITS_TO_LONGS(lpi_chunks) * sizeof(long),
701 GFP_KERNEL);
702 if (!lpi_bitmap) {
703 lpi_chunks = 0;
704 return -ENOMEM;
705 }
706
707 pr_info("ITS: Allocated %d chunks for LPIs\n", (int)lpi_chunks);
708 return 0;
709}
710
711static unsigned long *its_lpi_alloc_chunks(int nr_irqs, int *base, int *nr_ids)
712{
713 unsigned long *bitmap = NULL;
714 int chunk_id;
715 int nr_chunks;
716 int i;
717
718 nr_chunks = DIV_ROUND_UP(nr_irqs, IRQS_PER_CHUNK);
719
720 spin_lock(&lpi_lock);
721
722 do {
723 chunk_id = bitmap_find_next_zero_area(lpi_bitmap, lpi_chunks,
724 0, nr_chunks, 0);
725 if (chunk_id < lpi_chunks)
726 break;
727
728 nr_chunks--;
729 } while (nr_chunks > 0);
730
731 if (!nr_chunks)
732 goto out;
733
734 bitmap = kzalloc(BITS_TO_LONGS(nr_chunks * IRQS_PER_CHUNK) * sizeof (long),
735 GFP_ATOMIC);
736 if (!bitmap)
737 goto out;
738
739 for (i = 0; i < nr_chunks; i++)
740 set_bit(chunk_id + i, lpi_bitmap);
741
742 *base = its_chunk_to_lpi(chunk_id);
743 *nr_ids = nr_chunks * IRQS_PER_CHUNK;
744
745out:
746 spin_unlock(&lpi_lock);
747
c8415b94
MZ
748 if (!bitmap)
749 *base = *nr_ids = 0;
750
bf9529f8
MZ
751 return bitmap;
752}
753
591e5bec 754static void its_lpi_free(struct event_lpi_map *map)
bf9529f8 755{
591e5bec
MZ
756 int base = map->lpi_base;
757 int nr_ids = map->nr_lpis;
bf9529f8
MZ
758 int lpi;
759
760 spin_lock(&lpi_lock);
761
762 for (lpi = base; lpi < (base + nr_ids); lpi += IRQS_PER_CHUNK) {
763 int chunk = its_lpi_to_chunk(lpi);
764 BUG_ON(chunk > lpi_chunks);
765 if (test_bit(chunk, lpi_bitmap)) {
766 clear_bit(chunk, lpi_bitmap);
767 } else {
768 pr_err("Bad LPI chunk %d\n", chunk);
769 }
770 }
771
772 spin_unlock(&lpi_lock);
773
591e5bec
MZ
774 kfree(map->lpi_map);
775 kfree(map->col_map);
bf9529f8 776}
1ac19ca6
MZ
777
778/*
779 * We allocate 64kB for PROPBASE. That gives us at most 64K LPIs to
780 * deal with (one configuration byte per interrupt). PENDBASE has to
781 * be 64kB aligned (one bit per LPI, plus 8192 bits for SPI/PPI/SGI).
782 */
783#define LPI_PROPBASE_SZ SZ_64K
784#define LPI_PENDBASE_SZ (LPI_PROPBASE_SZ / 8 + SZ_1K)
785
786/*
787 * This is how many bits of ID we need, including the useless ones.
788 */
789#define LPI_NRBITS ilog2(LPI_PROPBASE_SZ + SZ_8K)
790
791#define LPI_PROP_DEFAULT_PRIO 0xa0
792
793static int __init its_alloc_lpi_tables(void)
794{
795 phys_addr_t paddr;
796
797 gic_rdists->prop_page = alloc_pages(GFP_NOWAIT,
798 get_order(LPI_PROPBASE_SZ));
799 if (!gic_rdists->prop_page) {
800 pr_err("Failed to allocate PROPBASE\n");
801 return -ENOMEM;
802 }
803
804 paddr = page_to_phys(gic_rdists->prop_page);
805 pr_info("GIC: using LPI property table @%pa\n", &paddr);
806
807 /* Priority 0xa0, Group-1, disabled */
808 memset(page_address(gic_rdists->prop_page),
809 LPI_PROP_DEFAULT_PRIO | LPI_PROP_GROUP1,
810 LPI_PROPBASE_SZ);
811
812 /* Make sure the GIC will observe the written configuration */
813 __flush_dcache_area(page_address(gic_rdists->prop_page), LPI_PROPBASE_SZ);
814
815 return 0;
816}
817
818static const char *its_base_type_string[] = {
819 [GITS_BASER_TYPE_DEVICE] = "Devices",
820 [GITS_BASER_TYPE_VCPU] = "Virtual CPUs",
821 [GITS_BASER_TYPE_CPU] = "Physical CPUs",
822 [GITS_BASER_TYPE_COLLECTION] = "Interrupt Collections",
823 [GITS_BASER_TYPE_RESERVED5] = "Reserved (5)",
824 [GITS_BASER_TYPE_RESERVED6] = "Reserved (6)",
825 [GITS_BASER_TYPE_RESERVED7] = "Reserved (7)",
826};
827
2d81d425
SD
828static u64 its_read_baser(struct its_node *its, struct its_baser *baser)
829{
830 u32 idx = baser - its->tables;
831
832 return readq_relaxed(its->base + GITS_BASER + (idx << 3));
833}
834
835static void its_write_baser(struct its_node *its, struct its_baser *baser,
836 u64 val)
837{
838 u32 idx = baser - its->tables;
839
840 writeq_relaxed(val, its->base + GITS_BASER + (idx << 3));
841 baser->val = its_read_baser(its, baser);
842}
843
9347359a
SD
844static int its_setup_baser(struct its_node *its, struct its_baser *baser,
845 u64 cache, u64 shr, u32 psz, u32 order)
846{
847 u64 val = its_read_baser(its, baser);
848 u64 esz = GITS_BASER_ENTRY_SIZE(val);
849 u64 type = GITS_BASER_TYPE(val);
850 u32 alloc_pages;
851 void *base;
852 u64 tmp;
853
854retry_alloc_baser:
855 alloc_pages = (PAGE_ORDER_TO_SIZE(order) / psz);
856 if (alloc_pages > GITS_BASER_PAGES_MAX) {
857 pr_warn("ITS@%pa: %s too large, reduce ITS pages %u->%u\n",
858 &its->phys_base, its_base_type_string[type],
859 alloc_pages, GITS_BASER_PAGES_MAX);
860 alloc_pages = GITS_BASER_PAGES_MAX;
861 order = get_order(GITS_BASER_PAGES_MAX * psz);
862 }
863
864 base = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, order);
865 if (!base)
866 return -ENOMEM;
867
868retry_baser:
869 val = (virt_to_phys(base) |
870 (type << GITS_BASER_TYPE_SHIFT) |
871 ((esz - 1) << GITS_BASER_ENTRY_SIZE_SHIFT) |
872 ((alloc_pages - 1) << GITS_BASER_PAGES_SHIFT) |
873 cache |
874 shr |
875 GITS_BASER_VALID);
876
877 switch (psz) {
878 case SZ_4K:
879 val |= GITS_BASER_PAGE_SIZE_4K;
880 break;
881 case SZ_16K:
882 val |= GITS_BASER_PAGE_SIZE_16K;
883 break;
884 case SZ_64K:
885 val |= GITS_BASER_PAGE_SIZE_64K;
886 break;
887 }
888
889 its_write_baser(its, baser, val);
890 tmp = baser->val;
891
892 if ((val ^ tmp) & GITS_BASER_SHAREABILITY_MASK) {
893 /*
894 * Shareability didn't stick. Just use
895 * whatever the read reported, which is likely
896 * to be the only thing this redistributor
897 * supports. If that's zero, make it
898 * non-cacheable as well.
899 */
900 shr = tmp & GITS_BASER_SHAREABILITY_MASK;
901 if (!shr) {
902 cache = GITS_BASER_nC;
903 __flush_dcache_area(base, PAGE_ORDER_TO_SIZE(order));
904 }
905 goto retry_baser;
906 }
907
908 if ((val ^ tmp) & GITS_BASER_PAGE_SIZE_MASK) {
909 /*
910 * Page size didn't stick. Let's try a smaller
911 * size and retry. If we reach 4K, then
912 * something is horribly wrong...
913 */
914 free_pages((unsigned long)base, order);
915 baser->base = NULL;
916
917 switch (psz) {
918 case SZ_16K:
919 psz = SZ_4K;
920 goto retry_alloc_baser;
921 case SZ_64K:
922 psz = SZ_16K;
923 goto retry_alloc_baser;
924 }
925 }
926
927 if (val != tmp) {
928 pr_err("ITS@%pa: %s doesn't stick: %lx %lx\n",
929 &its->phys_base, its_base_type_string[type],
930 (unsigned long) val, (unsigned long) tmp);
931 free_pages((unsigned long)base, order);
932 return -ENXIO;
933 }
934
935 baser->order = order;
936 baser->base = base;
937 baser->psz = psz;
938
939 pr_info("ITS@%pa: allocated %d %s @%lx (psz %dK, shr %d)\n",
940 &its->phys_base, (int)(PAGE_ORDER_TO_SIZE(order) / esz),
941 its_base_type_string[type],
942 (unsigned long)virt_to_phys(base),
943 psz / SZ_1K, (int)shr >> GITS_BASER_SHAREABILITY_SHIFT);
944
945 return 0;
946}
947
4b75c459
SD
948static void its_parse_baser_device(struct its_node *its, struct its_baser *baser,
949 u32 *order)
950{
951 u64 esz = GITS_BASER_ENTRY_SIZE(its_read_baser(its, baser));
952 u32 ids = its->device_ids;
953 u32 new_order = *order;
954
955 /*
956 * Allocate as many entries as required to fit the
957 * range of device IDs that the ITS can grok... The ID
958 * space being incredibly sparse, this results in a
959 * massive waste of memory.
960 */
961 new_order = max_t(u32, get_order(esz << ids), new_order);
962 if (new_order >= MAX_ORDER) {
963 new_order = MAX_ORDER - 1;
964 ids = ilog2(PAGE_ORDER_TO_SIZE(new_order) / esz);
965 pr_warn("ITS@%pa: Device Table too large, reduce ids %u->%u\n",
966 &its->phys_base, its->device_ids, ids);
967 }
968
969 *order = new_order;
970}
971
1ac19ca6
MZ
972static void its_free_tables(struct its_node *its)
973{
974 int i;
975
976 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
1a485f4d
SD
977 if (its->tables[i].base) {
978 free_pages((unsigned long)its->tables[i].base,
979 its->tables[i].order);
980 its->tables[i].base = NULL;
1ac19ca6
MZ
981 }
982 }
983}
984
0e0b0f69 985static int its_alloc_tables(struct its_node *its)
1ac19ca6 986{
9347359a
SD
987 u64 typer = readq_relaxed(its->base + GITS_TYPER);
988 u32 ids = GITS_TYPER_DEVBITS(typer);
1ac19ca6 989 u64 shr = GITS_BASER_InnerShareable;
9347359a
SD
990 u64 cache = GITS_BASER_WaWb;
991 u32 psz = SZ_64K;
992 int err, i;
94100970
RR
993
994 if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_22375) {
995 /*
9347359a
SD
996 * erratum 22375: only alloc 8MB table size
997 * erratum 24313: ignore memory access type
998 */
999 cache = GITS_BASER_nCnB;
1000 ids = 0x14; /* 20 bits, 8MB */
94100970 1001 }
1ac19ca6 1002
466b7d16
SD
1003 its->device_ids = ids;
1004
1ac19ca6 1005 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
2d81d425
SD
1006 struct its_baser *baser = its->tables + i;
1007 u64 val = its_read_baser(its, baser);
1ac19ca6 1008 u64 type = GITS_BASER_TYPE(val);
9347359a 1009 u32 order = get_order(psz);
1ac19ca6
MZ
1010
1011 if (type == GITS_BASER_TYPE_NONE)
1012 continue;
1013
4b75c459
SD
1014 if (type == GITS_BASER_TYPE_DEVICE)
1015 its_parse_baser_device(its, baser, &order);
f54b97ed 1016
9347359a
SD
1017 err = its_setup_baser(its, baser, cache, shr, psz, order);
1018 if (err < 0) {
1019 its_free_tables(its);
1020 return err;
1ac19ca6
MZ
1021 }
1022
9347359a
SD
1023 /* Update settings which will be used for next BASERn */
1024 psz = baser->psz;
1025 cache = baser->val & GITS_BASER_CACHEABILITY_MASK;
1026 shr = baser->val & GITS_BASER_SHAREABILITY_MASK;
1ac19ca6
MZ
1027 }
1028
1029 return 0;
1ac19ca6
MZ
1030}
1031
1032static int its_alloc_collections(struct its_node *its)
1033{
1034 its->collections = kzalloc(nr_cpu_ids * sizeof(*its->collections),
1035 GFP_KERNEL);
1036 if (!its->collections)
1037 return -ENOMEM;
1038
1039 return 0;
1040}
1041
1042static void its_cpu_init_lpis(void)
1043{
1044 void __iomem *rbase = gic_data_rdist_rd_base();
1045 struct page *pend_page;
1046 u64 val, tmp;
1047
1048 /* If we didn't allocate the pending table yet, do it now */
1049 pend_page = gic_data_rdist()->pend_page;
1050 if (!pend_page) {
1051 phys_addr_t paddr;
1052 /*
1053 * The pending pages have to be at least 64kB aligned,
1054 * hence the 'max(LPI_PENDBASE_SZ, SZ_64K)' below.
1055 */
1056 pend_page = alloc_pages(GFP_NOWAIT | __GFP_ZERO,
1057 get_order(max(LPI_PENDBASE_SZ, SZ_64K)));
1058 if (!pend_page) {
1059 pr_err("Failed to allocate PENDBASE for CPU%d\n",
1060 smp_processor_id());
1061 return;
1062 }
1063
1064 /* Make sure the GIC will observe the zero-ed page */
1065 __flush_dcache_area(page_address(pend_page), LPI_PENDBASE_SZ);
1066
1067 paddr = page_to_phys(pend_page);
1068 pr_info("CPU%d: using LPI pending table @%pa\n",
1069 smp_processor_id(), &paddr);
1070 gic_data_rdist()->pend_page = pend_page;
1071 }
1072
1073 /* Disable LPIs */
1074 val = readl_relaxed(rbase + GICR_CTLR);
1075 val &= ~GICR_CTLR_ENABLE_LPIS;
1076 writel_relaxed(val, rbase + GICR_CTLR);
1077
1078 /*
1079 * Make sure any change to the table is observable by the GIC.
1080 */
1081 dsb(sy);
1082
1083 /* set PROPBASE */
1084 val = (page_to_phys(gic_rdists->prop_page) |
1085 GICR_PROPBASER_InnerShareable |
1086 GICR_PROPBASER_WaWb |
1087 ((LPI_NRBITS - 1) & GICR_PROPBASER_IDBITS_MASK));
1088
1089 writeq_relaxed(val, rbase + GICR_PROPBASER);
1090 tmp = readq_relaxed(rbase + GICR_PROPBASER);
1091
1092 if ((tmp ^ val) & GICR_PROPBASER_SHAREABILITY_MASK) {
241a386c
MZ
1093 if (!(tmp & GICR_PROPBASER_SHAREABILITY_MASK)) {
1094 /*
1095 * The HW reports non-shareable, we must
1096 * remove the cacheability attributes as
1097 * well.
1098 */
1099 val &= ~(GICR_PROPBASER_SHAREABILITY_MASK |
1100 GICR_PROPBASER_CACHEABILITY_MASK);
1101 val |= GICR_PROPBASER_nC;
1102 writeq_relaxed(val, rbase + GICR_PROPBASER);
1103 }
1ac19ca6
MZ
1104 pr_info_once("GIC: using cache flushing for LPI property table\n");
1105 gic_rdists->flags |= RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING;
1106 }
1107
1108 /* set PENDBASE */
1109 val = (page_to_phys(pend_page) |
4ad3e363
MZ
1110 GICR_PENDBASER_InnerShareable |
1111 GICR_PENDBASER_WaWb);
1ac19ca6
MZ
1112
1113 writeq_relaxed(val, rbase + GICR_PENDBASER);
241a386c
MZ
1114 tmp = readq_relaxed(rbase + GICR_PENDBASER);
1115
1116 if (!(tmp & GICR_PENDBASER_SHAREABILITY_MASK)) {
1117 /*
1118 * The HW reports non-shareable, we must remove the
1119 * cacheability attributes as well.
1120 */
1121 val &= ~(GICR_PENDBASER_SHAREABILITY_MASK |
1122 GICR_PENDBASER_CACHEABILITY_MASK);
1123 val |= GICR_PENDBASER_nC;
1124 writeq_relaxed(val, rbase + GICR_PENDBASER);
1125 }
1ac19ca6
MZ
1126
1127 /* Enable LPIs */
1128 val = readl_relaxed(rbase + GICR_CTLR);
1129 val |= GICR_CTLR_ENABLE_LPIS;
1130 writel_relaxed(val, rbase + GICR_CTLR);
1131
1132 /* Make sure the GIC has seen the above */
1133 dsb(sy);
1134}
1135
1136static void its_cpu_init_collection(void)
1137{
1138 struct its_node *its;
1139 int cpu;
1140
1141 spin_lock(&its_lock);
1142 cpu = smp_processor_id();
1143
1144 list_for_each_entry(its, &its_nodes, entry) {
1145 u64 target;
1146
fbf8f40e
GK
1147 /* avoid cross node collections and its mapping */
1148 if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) {
1149 struct device_node *cpu_node;
1150
1151 cpu_node = of_get_cpu_node(cpu, NULL);
1152 if (its->numa_node != NUMA_NO_NODE &&
1153 its->numa_node != of_node_to_nid(cpu_node))
1154 continue;
1155 }
1156
1ac19ca6
MZ
1157 /*
1158 * We now have to bind each collection to its target
1159 * redistributor.
1160 */
1161 if (readq_relaxed(its->base + GITS_TYPER) & GITS_TYPER_PTA) {
1162 /*
1163 * This ITS wants the physical address of the
1164 * redistributor.
1165 */
1166 target = gic_data_rdist()->phys_base;
1167 } else {
1168 /*
1169 * This ITS wants a linear CPU number.
1170 */
1171 target = readq_relaxed(gic_data_rdist_rd_base() + GICR_TYPER);
263fcd31 1172 target = GICR_TYPER_CPU_NUMBER(target) << 16;
1ac19ca6
MZ
1173 }
1174
1175 /* Perform collection mapping */
1176 its->collections[cpu].target_address = target;
1177 its->collections[cpu].col_id = cpu;
1178
1179 its_send_mapc(its, &its->collections[cpu], 1);
1180 its_send_invall(its, &its->collections[cpu]);
1181 }
1182
1183 spin_unlock(&its_lock);
1184}
84a6a2e7
MZ
1185
1186static struct its_device *its_find_device(struct its_node *its, u32 dev_id)
1187{
1188 struct its_device *its_dev = NULL, *tmp;
3e39e8f5 1189 unsigned long flags;
84a6a2e7 1190
3e39e8f5 1191 raw_spin_lock_irqsave(&its->lock, flags);
84a6a2e7
MZ
1192
1193 list_for_each_entry(tmp, &its->its_device_list, entry) {
1194 if (tmp->device_id == dev_id) {
1195 its_dev = tmp;
1196 break;
1197 }
1198 }
1199
3e39e8f5 1200 raw_spin_unlock_irqrestore(&its->lock, flags);
84a6a2e7
MZ
1201
1202 return its_dev;
1203}
1204
466b7d16
SD
1205static struct its_baser *its_get_baser(struct its_node *its, u32 type)
1206{
1207 int i;
1208
1209 for (i = 0; i < GITS_BASER_NR_REGS; i++) {
1210 if (GITS_BASER_TYPE(its->tables[i].val) == type)
1211 return &its->tables[i];
1212 }
1213
1214 return NULL;
1215}
1216
84a6a2e7
MZ
1217static struct its_device *its_create_device(struct its_node *its, u32 dev_id,
1218 int nvecs)
1219{
466b7d16 1220 struct its_baser *baser;
84a6a2e7
MZ
1221 struct its_device *dev;
1222 unsigned long *lpi_map;
3e39e8f5 1223 unsigned long flags;
591e5bec 1224 u16 *col_map = NULL;
84a6a2e7
MZ
1225 void *itt;
1226 int lpi_base;
1227 int nr_lpis;
c8481267 1228 int nr_ites;
84a6a2e7
MZ
1229 int sz;
1230
466b7d16
SD
1231 baser = its_get_baser(its, GITS_BASER_TYPE_DEVICE);
1232
1233 /* Don't allow 'dev_id' that exceeds single, flat table limit */
1234 if (baser) {
1235 if (dev_id >= (PAGE_ORDER_TO_SIZE(baser->order) /
1236 GITS_BASER_ENTRY_SIZE(baser->val)))
1237 return NULL;
1238 } else if (ilog2(dev_id) >= its->device_ids)
1239 return NULL;
1240
84a6a2e7 1241 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
c8481267
MZ
1242 /*
1243 * At least one bit of EventID is being used, hence a minimum
1244 * of two entries. No, the architecture doesn't let you
1245 * express an ITT with a single entry.
1246 */
96555c47 1247 nr_ites = max(2UL, roundup_pow_of_two(nvecs));
c8481267 1248 sz = nr_ites * its->ite_size;
84a6a2e7 1249 sz = max(sz, ITS_ITT_ALIGN) + ITS_ITT_ALIGN - 1;
6c834125 1250 itt = kzalloc(sz, GFP_KERNEL);
84a6a2e7 1251 lpi_map = its_lpi_alloc_chunks(nvecs, &lpi_base, &nr_lpis);
591e5bec
MZ
1252 if (lpi_map)
1253 col_map = kzalloc(sizeof(*col_map) * nr_lpis, GFP_KERNEL);
84a6a2e7 1254
591e5bec 1255 if (!dev || !itt || !lpi_map || !col_map) {
84a6a2e7
MZ
1256 kfree(dev);
1257 kfree(itt);
1258 kfree(lpi_map);
591e5bec 1259 kfree(col_map);
84a6a2e7
MZ
1260 return NULL;
1261 }
1262
5a9a8915
MZ
1263 __flush_dcache_area(itt, sz);
1264
84a6a2e7
MZ
1265 dev->its = its;
1266 dev->itt = itt;
c8481267 1267 dev->nr_ites = nr_ites;
591e5bec
MZ
1268 dev->event_map.lpi_map = lpi_map;
1269 dev->event_map.col_map = col_map;
1270 dev->event_map.lpi_base = lpi_base;
1271 dev->event_map.nr_lpis = nr_lpis;
84a6a2e7
MZ
1272 dev->device_id = dev_id;
1273 INIT_LIST_HEAD(&dev->entry);
1274
3e39e8f5 1275 raw_spin_lock_irqsave(&its->lock, flags);
84a6a2e7 1276 list_add(&dev->entry, &its->its_device_list);
3e39e8f5 1277 raw_spin_unlock_irqrestore(&its->lock, flags);
84a6a2e7 1278
84a6a2e7
MZ
1279 /* Map device to its ITT */
1280 its_send_mapd(dev, 1);
1281
1282 return dev;
1283}
1284
1285static void its_free_device(struct its_device *its_dev)
1286{
3e39e8f5
MZ
1287 unsigned long flags;
1288
1289 raw_spin_lock_irqsave(&its_dev->its->lock, flags);
84a6a2e7 1290 list_del(&its_dev->entry);
3e39e8f5 1291 raw_spin_unlock_irqrestore(&its_dev->its->lock, flags);
84a6a2e7
MZ
1292 kfree(its_dev->itt);
1293 kfree(its_dev);
1294}
b48ac83d
MZ
1295
1296static int its_alloc_device_irq(struct its_device *dev, irq_hw_number_t *hwirq)
1297{
1298 int idx;
1299
591e5bec
MZ
1300 idx = find_first_zero_bit(dev->event_map.lpi_map,
1301 dev->event_map.nr_lpis);
1302 if (idx == dev->event_map.nr_lpis)
b48ac83d
MZ
1303 return -ENOSPC;
1304
591e5bec
MZ
1305 *hwirq = dev->event_map.lpi_base + idx;
1306 set_bit(idx, dev->event_map.lpi_map);
b48ac83d 1307
b48ac83d
MZ
1308 return 0;
1309}
1310
54456db9
MZ
1311static int its_msi_prepare(struct irq_domain *domain, struct device *dev,
1312 int nvec, msi_alloc_info_t *info)
e8137f4f 1313{
b48ac83d 1314 struct its_node *its;
b48ac83d 1315 struct its_device *its_dev;
54456db9
MZ
1316 struct msi_domain_info *msi_info;
1317 u32 dev_id;
1318
1319 /*
1320 * We ignore "dev" entierely, and rely on the dev_id that has
1321 * been passed via the scratchpad. This limits this domain's
1322 * usefulness to upper layers that definitely know that they
1323 * are built on top of the ITS.
1324 */
1325 dev_id = info->scratchpad[0].ul;
1326
1327 msi_info = msi_get_domain_info(domain);
1328 its = msi_info->data;
e8137f4f 1329
f130420e 1330 its_dev = its_find_device(its, dev_id);
e8137f4f
MZ
1331 if (its_dev) {
1332 /*
1333 * We already have seen this ID, probably through
1334 * another alias (PCI bridge of some sort). No need to
1335 * create the device.
1336 */
f130420e 1337 pr_debug("Reusing ITT for devID %x\n", dev_id);
e8137f4f
MZ
1338 goto out;
1339 }
b48ac83d 1340
f130420e 1341 its_dev = its_create_device(its, dev_id, nvec);
b48ac83d
MZ
1342 if (!its_dev)
1343 return -ENOMEM;
1344
f130420e 1345 pr_debug("ITT %d entries, %d bits\n", nvec, ilog2(nvec));
e8137f4f 1346out:
b48ac83d 1347 info->scratchpad[0].ptr = its_dev;
b48ac83d
MZ
1348 return 0;
1349}
1350
54456db9
MZ
1351static struct msi_domain_ops its_msi_domain_ops = {
1352 .msi_prepare = its_msi_prepare,
1353};
1354
b48ac83d
MZ
1355static int its_irq_gic_domain_alloc(struct irq_domain *domain,
1356 unsigned int virq,
1357 irq_hw_number_t hwirq)
1358{
f833f57f
MZ
1359 struct irq_fwspec fwspec;
1360
1361 if (irq_domain_get_of_node(domain->parent)) {
1362 fwspec.fwnode = domain->parent->fwnode;
1363 fwspec.param_count = 3;
1364 fwspec.param[0] = GIC_IRQ_TYPE_LPI;
1365 fwspec.param[1] = hwirq;
1366 fwspec.param[2] = IRQ_TYPE_EDGE_RISING;
1367 } else {
1368 return -EINVAL;
1369 }
b48ac83d 1370
f833f57f 1371 return irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
b48ac83d
MZ
1372}
1373
1374static int its_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
1375 unsigned int nr_irqs, void *args)
1376{
1377 msi_alloc_info_t *info = args;
1378 struct its_device *its_dev = info->scratchpad[0].ptr;
1379 irq_hw_number_t hwirq;
1380 int err;
1381 int i;
1382
1383 for (i = 0; i < nr_irqs; i++) {
1384 err = its_alloc_device_irq(its_dev, &hwirq);
1385 if (err)
1386 return err;
1387
1388 err = its_irq_gic_domain_alloc(domain, virq + i, hwirq);
1389 if (err)
1390 return err;
1391
1392 irq_domain_set_hwirq_and_chip(domain, virq + i,
1393 hwirq, &its_irq_chip, its_dev);
f130420e
MZ
1394 pr_debug("ID:%d pID:%d vID:%d\n",
1395 (int)(hwirq - its_dev->event_map.lpi_base),
1396 (int) hwirq, virq + i);
b48ac83d
MZ
1397 }
1398
1399 return 0;
1400}
1401
aca268df
MZ
1402static void its_irq_domain_activate(struct irq_domain *domain,
1403 struct irq_data *d)
1404{
1405 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1406 u32 event = its_get_event_id(d);
fbf8f40e
GK
1407 const struct cpumask *cpu_mask = cpu_online_mask;
1408
1409 /* get the cpu_mask of local node */
1410 if (its_dev->its->numa_node >= 0)
1411 cpu_mask = cpumask_of_node(its_dev->its->numa_node);
aca268df 1412
591e5bec 1413 /* Bind the LPI to the first possible CPU */
fbf8f40e 1414 its_dev->event_map.col_map[event] = cpumask_first(cpu_mask);
591e5bec 1415
aca268df
MZ
1416 /* Map the GIC IRQ and event to the device */
1417 its_send_mapvi(its_dev, d->hwirq, event);
1418}
1419
1420static void its_irq_domain_deactivate(struct irq_domain *domain,
1421 struct irq_data *d)
1422{
1423 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1424 u32 event = its_get_event_id(d);
1425
1426 /* Stop the delivery of interrupts */
1427 its_send_discard(its_dev, event);
1428}
1429
b48ac83d
MZ
1430static void its_irq_domain_free(struct irq_domain *domain, unsigned int virq,
1431 unsigned int nr_irqs)
1432{
1433 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
1434 struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1435 int i;
1436
1437 for (i = 0; i < nr_irqs; i++) {
1438 struct irq_data *data = irq_domain_get_irq_data(domain,
1439 virq + i);
aca268df 1440 u32 event = its_get_event_id(data);
b48ac83d
MZ
1441
1442 /* Mark interrupt index as unused */
591e5bec 1443 clear_bit(event, its_dev->event_map.lpi_map);
b48ac83d
MZ
1444
1445 /* Nuke the entry in the domain */
2da39949 1446 irq_domain_reset_irq_data(data);
b48ac83d
MZ
1447 }
1448
1449 /* If all interrupts have been freed, start mopping the floor */
591e5bec
MZ
1450 if (bitmap_empty(its_dev->event_map.lpi_map,
1451 its_dev->event_map.nr_lpis)) {
1452 its_lpi_free(&its_dev->event_map);
b48ac83d
MZ
1453
1454 /* Unmap device/itt */
1455 its_send_mapd(its_dev, 0);
1456 its_free_device(its_dev);
1457 }
1458
1459 irq_domain_free_irqs_parent(domain, virq, nr_irqs);
1460}
1461
1462static const struct irq_domain_ops its_domain_ops = {
1463 .alloc = its_irq_domain_alloc,
1464 .free = its_irq_domain_free,
aca268df
MZ
1465 .activate = its_irq_domain_activate,
1466 .deactivate = its_irq_domain_deactivate,
b48ac83d 1467};
4c21f3c2 1468
4559fbb3
YW
1469static int its_force_quiescent(void __iomem *base)
1470{
1471 u32 count = 1000000; /* 1s */
1472 u32 val;
1473
1474 val = readl_relaxed(base + GITS_CTLR);
1475 if (val & GITS_CTLR_QUIESCENT)
1476 return 0;
1477
1478 /* Disable the generation of all interrupts to this ITS */
1479 val &= ~GITS_CTLR_ENABLE;
1480 writel_relaxed(val, base + GITS_CTLR);
1481
1482 /* Poll GITS_CTLR and wait until ITS becomes quiescent */
1483 while (1) {
1484 val = readl_relaxed(base + GITS_CTLR);
1485 if (val & GITS_CTLR_QUIESCENT)
1486 return 0;
1487
1488 count--;
1489 if (!count)
1490 return -EBUSY;
1491
1492 cpu_relax();
1493 udelay(1);
1494 }
1495}
1496
94100970
RR
1497static void __maybe_unused its_enable_quirk_cavium_22375(void *data)
1498{
1499 struct its_node *its = data;
1500
1501 its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_22375;
1502}
1503
fbf8f40e
GK
1504static void __maybe_unused its_enable_quirk_cavium_23144(void *data)
1505{
1506 struct its_node *its = data;
1507
1508 its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_23144;
1509}
1510
67510cca 1511static const struct gic_quirk its_quirks[] = {
94100970
RR
1512#ifdef CONFIG_CAVIUM_ERRATUM_22375
1513 {
1514 .desc = "ITS: Cavium errata 22375, 24313",
1515 .iidr = 0xa100034c, /* ThunderX pass 1.x */
1516 .mask = 0xffff0fff,
1517 .init = its_enable_quirk_cavium_22375,
1518 },
fbf8f40e
GK
1519#endif
1520#ifdef CONFIG_CAVIUM_ERRATUM_23144
1521 {
1522 .desc = "ITS: Cavium erratum 23144",
1523 .iidr = 0xa100034c, /* ThunderX pass 1.x */
1524 .mask = 0xffff0fff,
1525 .init = its_enable_quirk_cavium_23144,
1526 },
94100970 1527#endif
67510cca
RR
1528 {
1529 }
1530};
1531
1532static void its_enable_quirks(struct its_node *its)
1533{
1534 u32 iidr = readl_relaxed(its->base + GITS_IIDR);
1535
1536 gic_enable_quirks(iidr, its_quirks, its);
1537}
1538
04a0e4de
TN
1539static int __init its_probe(struct device_node *node,
1540 struct irq_domain *parent)
4c21f3c2
MZ
1541{
1542 struct resource res;
1543 struct its_node *its;
1544 void __iomem *its_base;
54456db9 1545 struct irq_domain *inner_domain;
4c21f3c2
MZ
1546 u32 val;
1547 u64 baser, tmp;
1548 int err;
1549
1550 err = of_address_to_resource(node, 0, &res);
1551 if (err) {
1552 pr_warn("%s: no regs?\n", node->full_name);
1553 return -ENXIO;
1554 }
1555
1556 its_base = ioremap(res.start, resource_size(&res));
1557 if (!its_base) {
1558 pr_warn("%s: unable to map registers\n", node->full_name);
1559 return -ENOMEM;
1560 }
1561
1562 val = readl_relaxed(its_base + GITS_PIDR2) & GIC_PIDR2_ARCH_MASK;
1563 if (val != 0x30 && val != 0x40) {
1564 pr_warn("%s: no ITS detected, giving up\n", node->full_name);
1565 err = -ENODEV;
1566 goto out_unmap;
1567 }
1568
4559fbb3
YW
1569 err = its_force_quiescent(its_base);
1570 if (err) {
1571 pr_warn("%s: failed to quiesce, giving up\n",
1572 node->full_name);
1573 goto out_unmap;
1574 }
1575
4c21f3c2
MZ
1576 pr_info("ITS: %s\n", node->full_name);
1577
1578 its = kzalloc(sizeof(*its), GFP_KERNEL);
1579 if (!its) {
1580 err = -ENOMEM;
1581 goto out_unmap;
1582 }
1583
1584 raw_spin_lock_init(&its->lock);
1585 INIT_LIST_HEAD(&its->entry);
1586 INIT_LIST_HEAD(&its->its_device_list);
1587 its->base = its_base;
1588 its->phys_base = res.start;
4c21f3c2 1589 its->ite_size = ((readl_relaxed(its_base + GITS_TYPER) >> 4) & 0xf) + 1;
fbf8f40e 1590 its->numa_node = of_node_to_nid(node);
4c21f3c2
MZ
1591
1592 its->cmd_base = kzalloc(ITS_CMD_QUEUE_SZ, GFP_KERNEL);
1593 if (!its->cmd_base) {
1594 err = -ENOMEM;
1595 goto out_free_its;
1596 }
1597 its->cmd_write = its->cmd_base;
1598
67510cca
RR
1599 its_enable_quirks(its);
1600
0e0b0f69 1601 err = its_alloc_tables(its);
4c21f3c2
MZ
1602 if (err)
1603 goto out_free_cmd;
1604
1605 err = its_alloc_collections(its);
1606 if (err)
1607 goto out_free_tables;
1608
1609 baser = (virt_to_phys(its->cmd_base) |
1610 GITS_CBASER_WaWb |
1611 GITS_CBASER_InnerShareable |
1612 (ITS_CMD_QUEUE_SZ / SZ_4K - 1) |
1613 GITS_CBASER_VALID);
1614
1615 writeq_relaxed(baser, its->base + GITS_CBASER);
1616 tmp = readq_relaxed(its->base + GITS_CBASER);
4c21f3c2 1617
4ad3e363 1618 if ((tmp ^ baser) & GITS_CBASER_SHAREABILITY_MASK) {
241a386c
MZ
1619 if (!(tmp & GITS_CBASER_SHAREABILITY_MASK)) {
1620 /*
1621 * The HW reports non-shareable, we must
1622 * remove the cacheability attributes as
1623 * well.
1624 */
1625 baser &= ~(GITS_CBASER_SHAREABILITY_MASK |
1626 GITS_CBASER_CACHEABILITY_MASK);
1627 baser |= GITS_CBASER_nC;
1628 writeq_relaxed(baser, its->base + GITS_CBASER);
1629 }
4c21f3c2
MZ
1630 pr_info("ITS: using cache flushing for cmd queue\n");
1631 its->flags |= ITS_FLAGS_CMDQ_NEEDS_FLUSHING;
1632 }
1633
241a386c
MZ
1634 writeq_relaxed(0, its->base + GITS_CWRITER);
1635 writel_relaxed(GITS_CTLR_ENABLE, its->base + GITS_CTLR);
1636
841514ab 1637 if (of_property_read_bool(node, "msi-controller")) {
54456db9
MZ
1638 struct msi_domain_info *info;
1639
1640 info = kzalloc(sizeof(*info), GFP_KERNEL);
1641 if (!info) {
1642 err = -ENOMEM;
1643 goto out_free_tables;
1644 }
1645
841514ab
MZ
1646 inner_domain = irq_domain_add_tree(node, &its_domain_ops, its);
1647 if (!inner_domain) {
4c21f3c2 1648 err = -ENOMEM;
54456db9 1649 kfree(info);
4c21f3c2
MZ
1650 goto out_free_tables;
1651 }
1652
841514ab
MZ
1653 inner_domain->parent = parent;
1654 inner_domain->bus_token = DOMAIN_BUS_NEXUS;
54456db9
MZ
1655 info->ops = &its_msi_domain_ops;
1656 info->data = its;
1657 inner_domain->host_data = info;
4c21f3c2
MZ
1658 }
1659
1660 spin_lock(&its_lock);
1661 list_add(&its->entry, &its_nodes);
1662 spin_unlock(&its_lock);
1663
1664 return 0;
1665
4c21f3c2
MZ
1666out_free_tables:
1667 its_free_tables(its);
1668out_free_cmd:
1669 kfree(its->cmd_base);
1670out_free_its:
1671 kfree(its);
1672out_unmap:
1673 iounmap(its_base);
1674 pr_err("ITS: failed probing %s (%d)\n", node->full_name, err);
1675 return err;
1676}
1677
1678static bool gic_rdists_supports_plpis(void)
1679{
1680 return !!(readl_relaxed(gic_data_rdist_rd_base() + GICR_TYPER) & GICR_TYPER_PLPIS);
1681}
1682
1683int its_cpu_init(void)
1684{
4c21f3c2 1685 if (!list_empty(&its_nodes)) {
16acae72
VM
1686 if (!gic_rdists_supports_plpis()) {
1687 pr_info("CPU%d: LPIs not supported\n", smp_processor_id());
1688 return -ENXIO;
1689 }
4c21f3c2
MZ
1690 its_cpu_init_lpis();
1691 its_cpu_init_collection();
1692 }
1693
1694 return 0;
1695}
1696
1697static struct of_device_id its_device_id[] = {
1698 { .compatible = "arm,gic-v3-its", },
1699 {},
1700};
1701
04a0e4de 1702int __init its_init(struct device_node *node, struct rdists *rdists,
4c21f3c2
MZ
1703 struct irq_domain *parent_domain)
1704{
1705 struct device_node *np;
1706
1707 for (np = of_find_matching_node(node, its_device_id); np;
1708 np = of_find_matching_node(np, its_device_id)) {
1709 its_probe(np, parent_domain);
1710 }
1711
1712 if (list_empty(&its_nodes)) {
1713 pr_warn("ITS: No ITS available, not enabling LPIs\n");
1714 return -ENXIO;
1715 }
1716
1717 gic_rdists = rdists;
4c21f3c2
MZ
1718 its_alloc_lpi_tables();
1719 its_lpi_init(rdists->id_bits);
1720
1721 return 0;
1722}
This page took 0.162956 seconds and 5 git commands to generate.