Merge tag 'ext4_for_linus' of git://git.kernel.org/pub/scm/linux/kernel/git/tytso...
[deliverable/linux.git] / drivers / irqchip / irq-gic.c
CommitLineData
f27ecacc 1/*
f27ecacc
RK
2 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Interrupt architecture for the GIC:
9 *
10 * o There is one Interrupt Distributor, which receives interrupts
11 * from system devices and sends them to the Interrupt Controllers.
12 *
13 * o There is one CPU Interface per CPU, which sends interrupts sent
14 * by the Distributor, and interrupts generated locally, to the
b3a1bde4
CM
15 * associated CPU. The base address of the CPU interface is usually
16 * aliased so that the same address points to different chips depending
17 * on the CPU it is accessed from.
f27ecacc
RK
18 *
19 * Note that IRQs 0-31 are special - they are local to each CPU.
20 * As such, the enable set/clear, pending set/clear and active bit
21 * registers are banked per-cpu for these sources.
22 */
23#include <linux/init.h>
24#include <linux/kernel.h>
f37a53cc 25#include <linux/err.h>
7e1efcf5 26#include <linux/module.h>
f27ecacc
RK
27#include <linux/list.h>
28#include <linux/smp.h>
c0114709 29#include <linux/cpu.h>
254056f3 30#include <linux/cpu_pm.h>
dcb86e8c 31#include <linux/cpumask.h>
fced80c7 32#include <linux/io.h>
b3f7ed03
RH
33#include <linux/of.h>
34#include <linux/of_address.h>
35#include <linux/of_irq.h>
d60fc389 36#include <linux/acpi.h>
4294f8ba 37#include <linux/irqdomain.h>
292b293c
MZ
38#include <linux/interrupt.h>
39#include <linux/percpu.h>
40#include <linux/slab.h>
41a83e06 41#include <linux/irqchip.h>
de88cbb7 42#include <linux/irqchip/chained_irq.h>
520f7bd7 43#include <linux/irqchip/arm-gic.h>
f27ecacc 44
29e697b1 45#include <asm/cputype.h>
f27ecacc 46#include <asm/irq.h>
562e0027 47#include <asm/exception.h>
eb50439b 48#include <asm/smp_plat.h>
0b996fd3 49#include <asm/virt.h>
f27ecacc 50
d51d0af4 51#include "irq-gic-common.h"
f27ecacc 52
76e52dd0
MZ
53#ifdef CONFIG_ARM64
54#include <asm/cpufeature.h>
55
56static void gic_check_cpu_features(void)
57{
58 WARN_TAINT_ONCE(cpus_have_cap(ARM64_HAS_SYSREG_GIC_CPUIF),
59 TAINT_CPU_OUT_OF_SPEC,
60 "GICv3 system registers enabled, broken firmware!\n");
61}
62#else
63#define gic_check_cpu_features() do { } while(0)
64#endif
65
db0d4db2
MZ
66union gic_base {
67 void __iomem *common_base;
6859358e 68 void __percpu * __iomem *percpu_base;
db0d4db2
MZ
69};
70
71struct gic_chip_data {
58b89649 72 struct irq_chip chip;
db0d4db2
MZ
73 union gic_base dist_base;
74 union gic_base cpu_base;
75#ifdef CONFIG_CPU_PM
76 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
1c7d4dd4 77 u32 saved_spi_active[DIV_ROUND_UP(1020, 32)];
db0d4db2
MZ
78 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
79 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
80 u32 __percpu *saved_ppi_enable;
1c7d4dd4 81 u32 __percpu *saved_ppi_active;
db0d4db2
MZ
82 u32 __percpu *saved_ppi_conf;
83#endif
75294957 84 struct irq_domain *domain;
db0d4db2
MZ
85 unsigned int gic_irqs;
86#ifdef CONFIG_GIC_NON_BANKED
87 void __iomem *(*get_base)(union gic_base *);
88#endif
89};
90
bd31b859 91static DEFINE_RAW_SPINLOCK(irq_controller_lock);
f27ecacc 92
384a2902
NP
93/*
94 * The GIC mapping of CPU interfaces does not necessarily match
95 * the logical CPU numbering. Let's use a mapping as returned
96 * by the GIC itself.
97 */
98#define NR_GIC_CPU_IF 8
99static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
100
0b996fd3
MZ
101static struct static_key supports_deactivate = STATIC_KEY_INIT_TRUE;
102
a27d21e0 103static struct gic_chip_data gic_data[CONFIG_ARM_GIC_MAX_NR] __read_mostly;
b3a1bde4 104
db0d4db2
MZ
105#ifdef CONFIG_GIC_NON_BANKED
106static void __iomem *gic_get_percpu_base(union gic_base *base)
107{
513d1a28 108 return raw_cpu_read(*base->percpu_base);
db0d4db2
MZ
109}
110
111static void __iomem *gic_get_common_base(union gic_base *base)
112{
113 return base->common_base;
114}
115
116static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
117{
118 return data->get_base(&data->dist_base);
119}
120
121static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
122{
123 return data->get_base(&data->cpu_base);
124}
125
126static inline void gic_set_base_accessor(struct gic_chip_data *data,
127 void __iomem *(*f)(union gic_base *))
128{
129 data->get_base = f;
130}
131#else
132#define gic_data_dist_base(d) ((d)->dist_base.common_base)
133#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
46f101df 134#define gic_set_base_accessor(d, f)
db0d4db2
MZ
135#endif
136
7d1f4288 137static inline void __iomem *gic_dist_base(struct irq_data *d)
b3a1bde4 138{
7d1f4288 139 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
db0d4db2 140 return gic_data_dist_base(gic_data);
b3a1bde4
CM
141}
142
7d1f4288 143static inline void __iomem *gic_cpu_base(struct irq_data *d)
b3a1bde4 144{
7d1f4288 145 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
db0d4db2 146 return gic_data_cpu_base(gic_data);
b3a1bde4
CM
147}
148
7d1f4288 149static inline unsigned int gic_irq(struct irq_data *d)
b3a1bde4 150{
4294f8ba 151 return d->hwirq;
b3a1bde4
CM
152}
153
01f779f4
MZ
154static inline bool cascading_gic_irq(struct irq_data *d)
155{
156 void *data = irq_data_get_irq_handler_data(d);
157
158 /*
71466535
TG
159 * If handler_data is set, this is a cascading interrupt, and
160 * it cannot possibly be forwarded.
01f779f4 161 */
71466535 162 return data != NULL;
01f779f4
MZ
163}
164
f27ecacc
RK
165/*
166 * Routines to acknowledge, disable and enable interrupts
f27ecacc 167 */
56717807
MZ
168static void gic_poke_irq(struct irq_data *d, u32 offset)
169{
170 u32 mask = 1 << (gic_irq(d) % 32);
171 writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4);
172}
173
174static int gic_peek_irq(struct irq_data *d, u32 offset)
f27ecacc 175{
4294f8ba 176 u32 mask = 1 << (gic_irq(d) % 32);
56717807
MZ
177 return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask);
178}
179
180static void gic_mask_irq(struct irq_data *d)
181{
56717807 182 gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR);
f27ecacc
RK
183}
184
0b996fd3
MZ
185static void gic_eoimode1_mask_irq(struct irq_data *d)
186{
187 gic_mask_irq(d);
01f779f4
MZ
188 /*
189 * When masking a forwarded interrupt, make sure it is
190 * deactivated as well.
191 *
192 * This ensures that an interrupt that is getting
193 * disabled/masked will not get "stuck", because there is
194 * noone to deactivate it (guest is being terminated).
195 */
71466535 196 if (irqd_is_forwarded_to_vcpu(d))
01f779f4 197 gic_poke_irq(d, GIC_DIST_ACTIVE_CLEAR);
0b996fd3
MZ
198}
199
7d1f4288 200static void gic_unmask_irq(struct irq_data *d)
f27ecacc 201{
56717807 202 gic_poke_irq(d, GIC_DIST_ENABLE_SET);
f27ecacc
RK
203}
204
1a01753e
WD
205static void gic_eoi_irq(struct irq_data *d)
206{
6ac77e46 207 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
1a01753e
WD
208}
209
0b996fd3
MZ
210static void gic_eoimode1_eoi_irq(struct irq_data *d)
211{
01f779f4 212 /* Do not deactivate an IRQ forwarded to a vcpu. */
71466535 213 if (irqd_is_forwarded_to_vcpu(d))
01f779f4
MZ
214 return;
215
0b996fd3
MZ
216 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_DEACTIVATE);
217}
218
56717807
MZ
219static int gic_irq_set_irqchip_state(struct irq_data *d,
220 enum irqchip_irq_state which, bool val)
221{
222 u32 reg;
223
224 switch (which) {
225 case IRQCHIP_STATE_PENDING:
226 reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR;
227 break;
228
229 case IRQCHIP_STATE_ACTIVE:
230 reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR;
231 break;
232
233 case IRQCHIP_STATE_MASKED:
234 reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET;
235 break;
236
237 default:
238 return -EINVAL;
239 }
240
241 gic_poke_irq(d, reg);
242 return 0;
243}
244
245static int gic_irq_get_irqchip_state(struct irq_data *d,
246 enum irqchip_irq_state which, bool *val)
247{
248 switch (which) {
249 case IRQCHIP_STATE_PENDING:
250 *val = gic_peek_irq(d, GIC_DIST_PENDING_SET);
251 break;
252
253 case IRQCHIP_STATE_ACTIVE:
254 *val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET);
255 break;
256
257 case IRQCHIP_STATE_MASKED:
258 *val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET);
259 break;
260
261 default:
262 return -EINVAL;
263 }
264
265 return 0;
266}
267
7d1f4288 268static int gic_set_type(struct irq_data *d, unsigned int type)
5c0c1f08 269{
7d1f4288
LB
270 void __iomem *base = gic_dist_base(d);
271 unsigned int gicirq = gic_irq(d);
5c0c1f08
RV
272
273 /* Interrupt configuration for SGIs can't be changed */
274 if (gicirq < 16)
275 return -EINVAL;
276
fb7e7deb
LD
277 /* SPIs have restrictions on the supported types */
278 if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
279 type != IRQ_TYPE_EDGE_RISING)
5c0c1f08
RV
280 return -EINVAL;
281
1dcc73d7 282 return gic_configure_irq(gicirq, type, base, NULL);
d7ed36a4
SS
283}
284
01f779f4
MZ
285static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
286{
287 /* Only interrupts on the primary GIC can be forwarded to a vcpu. */
288 if (cascading_gic_irq(d))
289 return -EINVAL;
290
71466535
TG
291 if (vcpu)
292 irqd_set_forwarded_to_vcpu(d);
293 else
294 irqd_clr_forwarded_to_vcpu(d);
01f779f4
MZ
295 return 0;
296}
297
a06f5466 298#ifdef CONFIG_SMP
c191789c
RK
299static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
300 bool force)
f27ecacc 301{
7d1f4288 302 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
ffde1de6 303 unsigned int cpu, shift = (gic_irq(d) % 4) * 8;
c191789c 304 u32 val, mask, bit;
cf613871 305 unsigned long flags;
f27ecacc 306
ffde1de6
TG
307 if (!force)
308 cpu = cpumask_any_and(mask_val, cpu_online_mask);
309 else
310 cpu = cpumask_first(mask_val);
311
384a2902 312 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
87507500 313 return -EINVAL;
c191789c 314
cf613871 315 raw_spin_lock_irqsave(&irq_controller_lock, flags);
c191789c 316 mask = 0xff << shift;
384a2902 317 bit = gic_cpu_map[cpu] << shift;
6ac77e46
SS
318 val = readl_relaxed(reg) & ~mask;
319 writel_relaxed(val | bit, reg);
cf613871 320 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
d5dedd45 321
5dfc54e0 322 return IRQ_SET_MASK_OK;
f27ecacc 323}
a06f5466 324#endif
f27ecacc 325
8783dd3a 326static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
562e0027
MZ
327{
328 u32 irqstat, irqnr;
329 struct gic_chip_data *gic = &gic_data[0];
330 void __iomem *cpu_base = gic_data_cpu_base(gic);
331
332 do {
333 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
b8802f76 334 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
562e0027 335
327ebe1f 336 if (likely(irqnr > 15 && irqnr < 1020)) {
0b996fd3
MZ
337 if (static_key_true(&supports_deactivate))
338 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
60031b4e 339 handle_domain_irq(gic->domain, irqnr, regs);
562e0027
MZ
340 continue;
341 }
342 if (irqnr < 16) {
343 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
0b996fd3
MZ
344 if (static_key_true(&supports_deactivate))
345 writel_relaxed(irqstat, cpu_base + GIC_CPU_DEACTIVATE);
562e0027
MZ
346#ifdef CONFIG_SMP
347 handle_IPI(irqnr, regs);
348#endif
349 continue;
350 }
351 break;
352 } while (1);
353}
354
bd0b9ac4 355static void gic_handle_cascade_irq(struct irq_desc *desc)
b3a1bde4 356{
5b29264c
JL
357 struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc);
358 struct irq_chip *chip = irq_desc_get_chip(desc);
0f347bb9 359 unsigned int cascade_irq, gic_irq;
b3a1bde4
CM
360 unsigned long status;
361
1a01753e 362 chained_irq_enter(chip, desc);
b3a1bde4 363
bd31b859 364 raw_spin_lock(&irq_controller_lock);
db0d4db2 365 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
bd31b859 366 raw_spin_unlock(&irq_controller_lock);
b3a1bde4 367
e5f81539
FK
368 gic_irq = (status & GICC_IAR_INT_ID_MASK);
369 if (gic_irq == GICC_INT_SPURIOUS)
b3a1bde4 370 goto out;
b3a1bde4 371
75294957
GL
372 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
373 if (unlikely(gic_irq < 32 || gic_irq > 1020))
bd0b9ac4 374 handle_bad_irq(desc);
0f347bb9
RK
375 else
376 generic_handle_irq(cascade_irq);
b3a1bde4
CM
377
378 out:
1a01753e 379 chained_irq_exit(chip, desc);
b3a1bde4
CM
380}
381
38c677cb 382static struct irq_chip gic_chip = {
7d1f4288
LB
383 .irq_mask = gic_mask_irq,
384 .irq_unmask = gic_unmask_irq,
1a01753e 385 .irq_eoi = gic_eoi_irq,
7d1f4288 386 .irq_set_type = gic_set_type,
f27ecacc 387#ifdef CONFIG_SMP
c191789c 388 .irq_set_affinity = gic_set_affinity,
f27ecacc 389#endif
56717807
MZ
390 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
391 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
aec89ef7
SH
392 .flags = IRQCHIP_SET_TYPE_MASKED |
393 IRQCHIP_SKIP_SET_WAKE |
394 IRQCHIP_MASK_ON_SUSPEND,
f27ecacc
RK
395};
396
0b996fd3
MZ
397static struct irq_chip gic_eoimode1_chip = {
398 .name = "GICv2",
399 .irq_mask = gic_eoimode1_mask_irq,
400 .irq_unmask = gic_unmask_irq,
401 .irq_eoi = gic_eoimode1_eoi_irq,
402 .irq_set_type = gic_set_type,
403#ifdef CONFIG_SMP
404 .irq_set_affinity = gic_set_affinity,
405#endif
406 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
407 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
01f779f4 408 .irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity,
0b996fd3
MZ
409 .flags = IRQCHIP_SET_TYPE_MASKED |
410 IRQCHIP_SKIP_SET_WAKE |
411 IRQCHIP_MASK_ON_SUSPEND,
412};
413
b3a1bde4
CM
414void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
415{
a27d21e0 416 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
4d83fcf8
TG
417 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq,
418 &gic_data[gic_nr]);
b3a1bde4
CM
419}
420
2bb31351
RK
421static u8 gic_get_cpumask(struct gic_chip_data *gic)
422{
423 void __iomem *base = gic_data_dist_base(gic);
424 u32 mask, i;
425
426 for (i = mask = 0; i < 32; i += 4) {
427 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
428 mask |= mask >> 16;
429 mask |= mask >> 8;
430 if (mask)
431 break;
432 }
433
6e3aca44 434 if (!mask && num_possible_cpus() > 1)
2bb31351
RK
435 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
436
437 return mask;
438}
439
4c2880b3 440static void gic_cpu_if_up(struct gic_chip_data *gic)
32289506 441{
4c2880b3 442 void __iomem *cpu_base = gic_data_cpu_base(gic);
32289506 443 u32 bypass = 0;
0b996fd3
MZ
444 u32 mode = 0;
445
446 if (static_key_true(&supports_deactivate))
447 mode = GIC_CPU_CTRL_EOImodeNS;
32289506
FK
448
449 /*
450 * Preserve bypass disable bits to be written back later
451 */
452 bypass = readl(cpu_base + GIC_CPU_CTRL);
453 bypass &= GICC_DIS_BYPASS_MASK;
454
0b996fd3 455 writel_relaxed(bypass | mode | GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
32289506
FK
456}
457
458
4294f8ba 459static void __init gic_dist_init(struct gic_chip_data *gic)
f27ecacc 460{
75294957 461 unsigned int i;
267840f3 462 u32 cpumask;
4294f8ba 463 unsigned int gic_irqs = gic->gic_irqs;
db0d4db2 464 void __iomem *base = gic_data_dist_base(gic);
f27ecacc 465
e5f81539 466 writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
f27ecacc 467
f27ecacc
RK
468 /*
469 * Set all global interrupts to this CPU only.
470 */
2bb31351
RK
471 cpumask = gic_get_cpumask(gic);
472 cpumask |= cpumask << 8;
473 cpumask |= cpumask << 16;
e6afec9b 474 for (i = 32; i < gic_irqs; i += 4)
6ac77e46 475 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
f27ecacc 476
d51d0af4 477 gic_dist_config(base, gic_irqs, NULL);
f27ecacc 478
e5f81539 479 writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
f27ecacc
RK
480}
481
8c37bb3a 482static void gic_cpu_init(struct gic_chip_data *gic)
f27ecacc 483{
db0d4db2
MZ
484 void __iomem *dist_base = gic_data_dist_base(gic);
485 void __iomem *base = gic_data_cpu_base(gic);
384a2902 486 unsigned int cpu_mask, cpu = smp_processor_id();
9395f6ea
RK
487 int i;
488
384a2902 489 /*
567e5a01
JH
490 * Setting up the CPU map is only relevant for the primary GIC
491 * because any nested/secondary GICs do not directly interface
492 * with the CPU(s).
384a2902 493 */
567e5a01
JH
494 if (gic == &gic_data[0]) {
495 /*
496 * Get what the GIC says our CPU mask is.
497 */
498 BUG_ON(cpu >= NR_GIC_CPU_IF);
499 cpu_mask = gic_get_cpumask(gic);
500 gic_cpu_map[cpu] = cpu_mask;
384a2902 501
567e5a01
JH
502 /*
503 * Clear our mask from the other map entries in case they're
504 * still undefined.
505 */
506 for (i = 0; i < NR_GIC_CPU_IF; i++)
507 if (i != cpu)
508 gic_cpu_map[i] &= ~cpu_mask;
509 }
384a2902 510
d51d0af4 511 gic_cpu_config(dist_base, NULL);
9395f6ea 512
e5f81539 513 writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
4c2880b3 514 gic_cpu_if_up(gic);
f27ecacc
RK
515}
516
4c2880b3 517int gic_cpu_if_down(unsigned int gic_nr)
10d9eb8a 518{
4c2880b3 519 void __iomem *cpu_base;
32289506
FK
520 u32 val = 0;
521
a27d21e0 522 if (gic_nr >= CONFIG_ARM_GIC_MAX_NR)
4c2880b3
JH
523 return -EINVAL;
524
525 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
32289506
FK
526 val = readl(cpu_base + GIC_CPU_CTRL);
527 val &= ~GICC_ENABLE;
528 writel_relaxed(val, cpu_base + GIC_CPU_CTRL);
4c2880b3
JH
529
530 return 0;
10d9eb8a
NP
531}
532
254056f3
CC
533#ifdef CONFIG_CPU_PM
534/*
535 * Saves the GIC distributor registers during suspend or idle. Must be called
536 * with interrupts disabled but before powering down the GIC. After calling
537 * this function, no interrupts will be delivered by the GIC, and another
538 * platform-specific wakeup source must be enabled.
539 */
540static void gic_dist_save(unsigned int gic_nr)
541{
542 unsigned int gic_irqs;
543 void __iomem *dist_base;
544 int i;
545
a27d21e0 546 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
254056f3
CC
547
548 gic_irqs = gic_data[gic_nr].gic_irqs;
db0d4db2 549 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
254056f3
CC
550
551 if (!dist_base)
552 return;
553
554 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
555 gic_data[gic_nr].saved_spi_conf[i] =
556 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
557
558 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
559 gic_data[gic_nr].saved_spi_target[i] =
560 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
561
562 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
563 gic_data[gic_nr].saved_spi_enable[i] =
564 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
1c7d4dd4
MZ
565
566 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
567 gic_data[gic_nr].saved_spi_active[i] =
568 readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
254056f3
CC
569}
570
571/*
572 * Restores the GIC distributor registers during resume or when coming out of
573 * idle. Must be called before enabling interrupts. If a level interrupt
574 * that occured while the GIC was suspended is still present, it will be
575 * handled normally, but any edge interrupts that occured will not be seen by
576 * the GIC and need to be handled by the platform-specific wakeup source.
577 */
578static void gic_dist_restore(unsigned int gic_nr)
579{
580 unsigned int gic_irqs;
581 unsigned int i;
582 void __iomem *dist_base;
583
a27d21e0 584 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
254056f3
CC
585
586 gic_irqs = gic_data[gic_nr].gic_irqs;
db0d4db2 587 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
254056f3
CC
588
589 if (!dist_base)
590 return;
591
e5f81539 592 writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
254056f3
CC
593
594 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
595 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
596 dist_base + GIC_DIST_CONFIG + i * 4);
597
598 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
e5f81539 599 writel_relaxed(GICD_INT_DEF_PRI_X4,
254056f3
CC
600 dist_base + GIC_DIST_PRI + i * 4);
601
602 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
603 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
604 dist_base + GIC_DIST_TARGET + i * 4);
605
92eda4ad
MZ
606 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
607 writel_relaxed(GICD_INT_EN_CLR_X32,
608 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
254056f3
CC
609 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
610 dist_base + GIC_DIST_ENABLE_SET + i * 4);
92eda4ad 611 }
254056f3 612
1c7d4dd4
MZ
613 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
614 writel_relaxed(GICD_INT_EN_CLR_X32,
615 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
616 writel_relaxed(gic_data[gic_nr].saved_spi_active[i],
617 dist_base + GIC_DIST_ACTIVE_SET + i * 4);
618 }
619
e5f81539 620 writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
254056f3
CC
621}
622
623static void gic_cpu_save(unsigned int gic_nr)
624{
625 int i;
626 u32 *ptr;
627 void __iomem *dist_base;
628 void __iomem *cpu_base;
629
a27d21e0 630 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
254056f3 631
db0d4db2
MZ
632 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
633 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
254056f3
CC
634
635 if (!dist_base || !cpu_base)
636 return;
637
532d0d06 638 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
254056f3
CC
639 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
640 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
641
1c7d4dd4
MZ
642 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_active);
643 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
644 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
645
532d0d06 646 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
254056f3
CC
647 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
648 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
649
650}
651
652static void gic_cpu_restore(unsigned int gic_nr)
653{
654 int i;
655 u32 *ptr;
656 void __iomem *dist_base;
657 void __iomem *cpu_base;
658
a27d21e0 659 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
254056f3 660
db0d4db2
MZ
661 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
662 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
254056f3
CC
663
664 if (!dist_base || !cpu_base)
665 return;
666
532d0d06 667 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
92eda4ad
MZ
668 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
669 writel_relaxed(GICD_INT_EN_CLR_X32,
670 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
254056f3 671 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
92eda4ad 672 }
254056f3 673
1c7d4dd4
MZ
674 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_active);
675 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
676 writel_relaxed(GICD_INT_EN_CLR_X32,
677 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
678 writel_relaxed(ptr[i], dist_base + GIC_DIST_ACTIVE_SET + i * 4);
679 }
680
532d0d06 681 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
254056f3
CC
682 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
683 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
684
685 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
e5f81539
FK
686 writel_relaxed(GICD_INT_DEF_PRI_X4,
687 dist_base + GIC_DIST_PRI + i * 4);
254056f3 688
e5f81539 689 writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
4c2880b3 690 gic_cpu_if_up(&gic_data[gic_nr]);
254056f3
CC
691}
692
693static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
694{
695 int i;
696
a27d21e0 697 for (i = 0; i < CONFIG_ARM_GIC_MAX_NR; i++) {
db0d4db2
MZ
698#ifdef CONFIG_GIC_NON_BANKED
699 /* Skip over unused GICs */
700 if (!gic_data[i].get_base)
701 continue;
702#endif
254056f3
CC
703 switch (cmd) {
704 case CPU_PM_ENTER:
705 gic_cpu_save(i);
706 break;
707 case CPU_PM_ENTER_FAILED:
708 case CPU_PM_EXIT:
709 gic_cpu_restore(i);
710 break;
711 case CPU_CLUSTER_PM_ENTER:
712 gic_dist_save(i);
713 break;
714 case CPU_CLUSTER_PM_ENTER_FAILED:
715 case CPU_CLUSTER_PM_EXIT:
716 gic_dist_restore(i);
717 break;
718 }
719 }
720
721 return NOTIFY_OK;
722}
723
724static struct notifier_block gic_notifier_block = {
725 .notifier_call = gic_notifier,
726};
727
728static void __init gic_pm_init(struct gic_chip_data *gic)
729{
730 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
731 sizeof(u32));
732 BUG_ON(!gic->saved_ppi_enable);
733
1c7d4dd4
MZ
734 gic->saved_ppi_active = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
735 sizeof(u32));
736 BUG_ON(!gic->saved_ppi_active);
737
254056f3
CC
738 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
739 sizeof(u32));
740 BUG_ON(!gic->saved_ppi_conf);
741
abdd7b91
MZ
742 if (gic == &gic_data[0])
743 cpu_pm_register_notifier(&gic_notifier_block);
254056f3
CC
744}
745#else
746static void __init gic_pm_init(struct gic_chip_data *gic)
747{
748}
749#endif
750
b1cffebf 751#ifdef CONFIG_SMP
6859358e 752static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
b1cffebf
RH
753{
754 int cpu;
1a6b69b6
NP
755 unsigned long flags, map = 0;
756
757 raw_spin_lock_irqsave(&irq_controller_lock, flags);
b1cffebf
RH
758
759 /* Convert our logical CPU mask into a physical one. */
760 for_each_cpu(cpu, mask)
91bdf0d0 761 map |= gic_cpu_map[cpu];
b1cffebf
RH
762
763 /*
764 * Ensure that stores to Normal memory are visible to the
8adbf57f 765 * other CPUs before they observe us issuing the IPI.
b1cffebf 766 */
8adbf57f 767 dmb(ishst);
b1cffebf
RH
768
769 /* this always happens on GIC0 */
770 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
1a6b69b6
NP
771
772 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
773}
774#endif
775
776#ifdef CONFIG_BL_SWITCHER
14d2ca61
NP
777/*
778 * gic_send_sgi - send a SGI directly to given CPU interface number
779 *
780 * cpu_id: the ID for the destination CPU interface
781 * irq: the IPI number to send a SGI for
782 */
783void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
784{
785 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
786 cpu_id = 1 << cpu_id;
787 /* this always happens on GIC0 */
788 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
789}
790
ed96762e
NP
791/*
792 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
793 *
794 * @cpu: the logical CPU number to get the GIC ID for.
795 *
796 * Return the CPU interface ID for the given logical CPU number,
797 * or -1 if the CPU number is too large or the interface ID is
798 * unknown (more than one bit set).
799 */
800int gic_get_cpu_id(unsigned int cpu)
801{
802 unsigned int cpu_bit;
803
804 if (cpu >= NR_GIC_CPU_IF)
805 return -1;
806 cpu_bit = gic_cpu_map[cpu];
807 if (cpu_bit & (cpu_bit - 1))
808 return -1;
809 return __ffs(cpu_bit);
810}
811
1a6b69b6
NP
812/*
813 * gic_migrate_target - migrate IRQs to another CPU interface
814 *
815 * @new_cpu_id: the CPU target ID to migrate IRQs to
816 *
817 * Migrate all peripheral interrupts with a target matching the current CPU
818 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
819 * is also updated. Targets to other CPU interfaces are unchanged.
820 * This must be called with IRQs locally disabled.
821 */
822void gic_migrate_target(unsigned int new_cpu_id)
823{
824 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
825 void __iomem *dist_base;
826 int i, ror_val, cpu = smp_processor_id();
827 u32 val, cur_target_mask, active_mask;
828
a27d21e0 829 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
1a6b69b6
NP
830
831 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
832 if (!dist_base)
833 return;
834 gic_irqs = gic_data[gic_nr].gic_irqs;
835
836 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
837 cur_target_mask = 0x01010101 << cur_cpu_id;
838 ror_val = (cur_cpu_id - new_cpu_id) & 31;
839
840 raw_spin_lock(&irq_controller_lock);
841
842 /* Update the target interface for this logical CPU */
843 gic_cpu_map[cpu] = 1 << new_cpu_id;
844
845 /*
846 * Find all the peripheral interrupts targetting the current
847 * CPU interface and migrate them to the new CPU interface.
848 * We skip DIST_TARGET 0 to 7 as they are read-only.
849 */
850 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
851 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
852 active_mask = val & cur_target_mask;
853 if (active_mask) {
854 val &= ~active_mask;
855 val |= ror32(active_mask, ror_val);
856 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
857 }
858 }
859
860 raw_spin_unlock(&irq_controller_lock);
861
862 /*
863 * Now let's migrate and clear any potential SGIs that might be
864 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
865 * is a banked register, we can only forward the SGI using
866 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
867 * doesn't use that information anyway.
868 *
869 * For the same reason we do not adjust SGI source information
870 * for previously sent SGIs by us to other CPUs either.
871 */
872 for (i = 0; i < 16; i += 4) {
873 int j;
874 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
875 if (!val)
876 continue;
877 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
878 for (j = i; j < i + 4; j++) {
879 if (val & 0xff)
880 writel_relaxed((1 << (new_cpu_id + 16)) | j,
881 dist_base + GIC_DIST_SOFTINT);
882 val >>= 8;
883 }
884 }
b1cffebf 885}
eeb44658
NP
886
887/*
888 * gic_get_sgir_physaddr - get the physical address for the SGI register
889 *
890 * REturn the physical address of the SGI register to be used
891 * by some early assembly code when the kernel is not yet available.
892 */
893static unsigned long gic_dist_physaddr;
894
895unsigned long gic_get_sgir_physaddr(void)
896{
897 if (!gic_dist_physaddr)
898 return 0;
899 return gic_dist_physaddr + GIC_DIST_SOFTINT;
900}
901
902void __init gic_init_physaddr(struct device_node *node)
903{
904 struct resource res;
905 if (of_address_to_resource(node, 0, &res) == 0) {
906 gic_dist_physaddr = res.start;
907 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
908 }
909}
910
911#else
912#define gic_init_physaddr(node) do { } while (0)
b1cffebf
RH
913#endif
914
75294957
GL
915static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
916 irq_hw_number_t hw)
917{
58b89649 918 struct gic_chip_data *gic = d->host_data;
0b996fd3 919
75294957
GL
920 if (hw < 32) {
921 irq_set_percpu_devid(irq);
58b89649 922 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
9a1091ef 923 handle_percpu_devid_irq, NULL, NULL);
d17cab44 924 irq_set_status_flags(irq, IRQ_NOAUTOEN);
75294957 925 } else {
58b89649 926 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
9a1091ef 927 handle_fasteoi_irq, NULL, NULL);
d17cab44 928 irq_set_probe(irq);
75294957 929 }
75294957
GL
930 return 0;
931}
932
006e983b
S
933static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
934{
006e983b
S
935}
936
f833f57f
MZ
937static int gic_irq_domain_translate(struct irq_domain *d,
938 struct irq_fwspec *fwspec,
939 unsigned long *hwirq,
940 unsigned int *type)
941{
942 if (is_of_node(fwspec->fwnode)) {
943 if (fwspec->param_count < 3)
944 return -EINVAL;
945
946 /* Get the interrupt number and add 16 to skip over SGIs */
947 *hwirq = fwspec->param[1] + 16;
948
949 /*
950 * For SPIs, we need to add 16 more to get the GIC irq
951 * ID number
952 */
953 if (!fwspec->param[0])
954 *hwirq += 16;
955
956 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
957 return 0;
958 }
959
75aba7b0 960 if (is_fwnode_irqchip(fwspec->fwnode)) {
891ae769
MZ
961 if(fwspec->param_count != 2)
962 return -EINVAL;
963
964 *hwirq = fwspec->param[0];
965 *type = fwspec->param[1];
966 return 0;
967 }
968
f833f57f
MZ
969 return -EINVAL;
970}
971
c0114709 972#ifdef CONFIG_SMP
8c37bb3a
PG
973static int gic_secondary_init(struct notifier_block *nfb, unsigned long action,
974 void *hcpu)
c0114709 975{
8b6fd652 976 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
c0114709
CM
977 gic_cpu_init(&gic_data[0]);
978 return NOTIFY_OK;
979}
980
981/*
982 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
983 * priority because the GIC needs to be up before the ARM generic timers.
984 */
8c37bb3a 985static struct notifier_block gic_cpu_notifier = {
c0114709
CM
986 .notifier_call = gic_secondary_init,
987 .priority = 100,
988};
989#endif
990
9a1091ef
YC
991static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
992 unsigned int nr_irqs, void *arg)
993{
994 int i, ret;
995 irq_hw_number_t hwirq;
996 unsigned int type = IRQ_TYPE_NONE;
f833f57f 997 struct irq_fwspec *fwspec = arg;
9a1091ef 998
f833f57f 999 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
9a1091ef
YC
1000 if (ret)
1001 return ret;
1002
1003 for (i = 0; i < nr_irqs; i++)
1004 gic_irq_domain_map(domain, virq + i, hwirq + i);
1005
1006 return 0;
1007}
1008
1009static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
f833f57f 1010 .translate = gic_irq_domain_translate,
9a1091ef
YC
1011 .alloc = gic_irq_domain_alloc,
1012 .free = irq_domain_free_irqs_top,
1013};
1014
6859358e 1015static const struct irq_domain_ops gic_irq_domain_ops = {
75294957 1016 .map = gic_irq_domain_map,
006e983b 1017 .unmap = gic_irq_domain_unmap,
4294f8ba
RH
1018};
1019
4a6ac304 1020static void __init __gic_init_bases(unsigned int gic_nr, int irq_start,
db0d4db2 1021 void __iomem *dist_base, void __iomem *cpu_base,
891ae769 1022 u32 percpu_offset, struct fwnode_handle *handle)
b580b899 1023{
75294957 1024 irq_hw_number_t hwirq_base;
bef8f9ee 1025 struct gic_chip_data *gic;
384a2902 1026 int gic_irqs, irq_base, i;
bef8f9ee 1027
a27d21e0 1028 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
bef8f9ee 1029
76e52dd0
MZ
1030 gic_check_cpu_features();
1031
bef8f9ee 1032 gic = &gic_data[gic_nr];
58b89649
LW
1033
1034 /* Initialize irq_chip */
1035 if (static_key_true(&supports_deactivate) && gic_nr == 0) {
1036 gic->chip = gic_eoimode1_chip;
1037 } else {
1038 gic->chip = gic_chip;
1039 gic->chip.name = kasprintf(GFP_KERNEL, "GIC-%d", gic_nr);
1040 }
1041
db0d4db2
MZ
1042#ifdef CONFIG_GIC_NON_BANKED
1043 if (percpu_offset) { /* Frankein-GIC without banked registers... */
1044 unsigned int cpu;
1045
1046 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
1047 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
1048 if (WARN_ON(!gic->dist_base.percpu_base ||
1049 !gic->cpu_base.percpu_base)) {
1050 free_percpu(gic->dist_base.percpu_base);
1051 free_percpu(gic->cpu_base.percpu_base);
1052 return;
1053 }
1054
1055 for_each_possible_cpu(cpu) {
29e697b1
TF
1056 u32 mpidr = cpu_logical_map(cpu);
1057 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
1058 unsigned long offset = percpu_offset * core_id;
db0d4db2
MZ
1059 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
1060 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
1061 }
1062
1063 gic_set_base_accessor(gic, gic_get_percpu_base);
1064 } else
1065#endif
1066 { /* Normal, sane GIC... */
1067 WARN(percpu_offset,
1068 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
1069 percpu_offset);
1070 gic->dist_base.common_base = dist_base;
1071 gic->cpu_base.common_base = cpu_base;
1072 gic_set_base_accessor(gic, gic_get_common_base);
1073 }
bef8f9ee 1074
4294f8ba
RH
1075 /*
1076 * Find out how many interrupts are supported.
1077 * The GIC only supports up to 1020 interrupt sources.
1078 */
db0d4db2 1079 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
4294f8ba
RH
1080 gic_irqs = (gic_irqs + 1) * 32;
1081 if (gic_irqs > 1020)
1082 gic_irqs = 1020;
1083 gic->gic_irqs = gic_irqs;
1084
891ae769
MZ
1085 if (handle) { /* DT/ACPI */
1086 gic->domain = irq_domain_create_linear(handle, gic_irqs,
1087 &gic_irq_domain_hierarchy_ops,
1088 gic);
1089 } else { /* Legacy support */
9a1091ef
YC
1090 /*
1091 * For primary GICs, skip over SGIs.
1092 * For secondary GICs, skip over PPIs, too.
1093 */
1094 if (gic_nr == 0 && (irq_start & 31) > 0) {
1095 hwirq_base = 16;
1096 if (irq_start != -1)
1097 irq_start = (irq_start & ~31) + 16;
1098 } else {
1099 hwirq_base = 32;
1100 }
1101
1102 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
006e983b 1103
006e983b
S
1104 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
1105 numa_node_id());
1106 if (IS_ERR_VALUE(irq_base)) {
1107 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
1108 irq_start);
1109 irq_base = irq_start;
1110 }
1111
891ae769 1112 gic->domain = irq_domain_add_legacy(NULL, gic_irqs, irq_base,
006e983b 1113 hwirq_base, &gic_irq_domain_ops, gic);
f37a53cc 1114 }
006e983b 1115
75294957
GL
1116 if (WARN_ON(!gic->domain))
1117 return;
bef8f9ee 1118
08332dff 1119 if (gic_nr == 0) {
567e5a01
JH
1120 /*
1121 * Initialize the CPU interface map to all CPUs.
1122 * It will be refined as each CPU probes its ID.
1123 * This is only necessary for the primary GIC.
1124 */
1125 for (i = 0; i < NR_GIC_CPU_IF; i++)
1126 gic_cpu_map[i] = 0xff;
b1cffebf 1127#ifdef CONFIG_SMP
08332dff
MR
1128 set_smp_cross_call(gic_raise_softirq);
1129 register_cpu_notifier(&gic_cpu_notifier);
b1cffebf 1130#endif
08332dff 1131 set_handle_irq(gic_handle_irq);
0b996fd3
MZ
1132 if (static_key_true(&supports_deactivate))
1133 pr_info("GIC: Using split EOI/Deactivate mode\n");
08332dff 1134 }
cfed7d60 1135
4294f8ba 1136 gic_dist_init(gic);
bef8f9ee 1137 gic_cpu_init(gic);
254056f3 1138 gic_pm_init(gic);
b580b899
RK
1139}
1140
e81a7cd9
MZ
1141void __init gic_init(unsigned int gic_nr, int irq_start,
1142 void __iomem *dist_base, void __iomem *cpu_base)
4a6ac304
MZ
1143{
1144 /*
1145 * Non-DT/ACPI systems won't run a hypervisor, so let's not
1146 * bother with these...
1147 */
1148 static_key_slow_dec(&supports_deactivate);
e81a7cd9 1149 __gic_init_bases(gic_nr, irq_start, dist_base, cpu_base, 0, NULL);
4a6ac304
MZ
1150}
1151
b3f7ed03 1152#ifdef CONFIG_OF
46f101df 1153static int gic_cnt __initdata;
b3f7ed03 1154
12e14066
MZ
1155static bool gic_check_eoimode(struct device_node *node, void __iomem **base)
1156{
1157 struct resource cpuif_res;
1158
1159 of_address_to_resource(node, 1, &cpuif_res);
1160
1161 if (!is_hyp_mode_available())
1162 return false;
1163 if (resource_size(&cpuif_res) < SZ_8K)
1164 return false;
1165 if (resource_size(&cpuif_res) == SZ_128K) {
1166 u32 val_low, val_high;
1167
1168 /*
1169 * Verify that we have the first 4kB of a GIC400
1170 * aliased over the first 64kB by checking the
1171 * GICC_IIDR register on both ends.
1172 */
1173 val_low = readl_relaxed(*base + GIC_CPU_IDENT);
1174 val_high = readl_relaxed(*base + GIC_CPU_IDENT + 0xf000);
1175 if ((val_low & 0xffff0fff) != 0x0202043B ||
1176 val_low != val_high)
1177 return false;
1178
1179 /*
1180 * Move the base up by 60kB, so that we have a 8kB
1181 * contiguous region, which allows us to use GICC_DIR
1182 * at its normal offset. Please pass me that bucket.
1183 */
1184 *base += 0xf000;
1185 cpuif_res.start += 0xf000;
1186 pr_warn("GIC: Adjusting CPU interface base to %pa",
1187 &cpuif_res.start);
1188 }
1189
1190 return true;
1191}
1192
8673c1d7 1193int __init
6859358e 1194gic_of_init(struct device_node *node, struct device_node *parent)
b3f7ed03
RH
1195{
1196 void __iomem *cpu_base;
1197 void __iomem *dist_base;
db0d4db2 1198 u32 percpu_offset;
b3f7ed03 1199 int irq;
b3f7ed03
RH
1200
1201 if (WARN_ON(!node))
1202 return -ENODEV;
1203
1204 dist_base = of_iomap(node, 0);
1205 WARN(!dist_base, "unable to map gic dist registers\n");
1206
1207 cpu_base = of_iomap(node, 1);
1208 WARN(!cpu_base, "unable to map gic cpu registers\n");
1209
0b996fd3
MZ
1210 /*
1211 * Disable split EOI/Deactivate if either HYP is not available
1212 * or the CPU interface is too small.
1213 */
12e14066 1214 if (gic_cnt == 0 && !gic_check_eoimode(node, &cpu_base))
0b996fd3
MZ
1215 static_key_slow_dec(&supports_deactivate);
1216
db0d4db2
MZ
1217 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
1218 percpu_offset = 0;
1219
891ae769
MZ
1220 __gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset,
1221 &node->fwnode);
eeb44658
NP
1222 if (!gic_cnt)
1223 gic_init_physaddr(node);
b3f7ed03
RH
1224
1225 if (parent) {
1226 irq = irq_of_parse_and_map(node, 0);
1227 gic_cascade_irq(gic_cnt, irq);
1228 }
853a33ce
SS
1229
1230 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
0644b3da 1231 gicv2m_init(&node->fwnode, gic_data[gic_cnt].domain);
853a33ce 1232
b3f7ed03
RH
1233 gic_cnt++;
1234 return 0;
1235}
144cb088 1236IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
fa6e2eec
LW
1237IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init);
1238IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init);
81243e44
RH
1239IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1240IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
a97e8027 1241IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
81243e44
RH
1242IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1243IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
8709b9eb 1244IRQCHIP_DECLARE(pl390, "arm,pl390", gic_of_init);
81243e44 1245
b3f7ed03 1246#endif
d60fc389
TN
1247
1248#ifdef CONFIG_ACPI
f26527b1 1249static phys_addr_t cpu_phy_base __initdata;
d60fc389
TN
1250
1251static int __init
1252gic_acpi_parse_madt_cpu(struct acpi_subtable_header *header,
1253 const unsigned long end)
1254{
1255 struct acpi_madt_generic_interrupt *processor;
1256 phys_addr_t gic_cpu_base;
1257 static int cpu_base_assigned;
1258
1259 processor = (struct acpi_madt_generic_interrupt *)header;
1260
99e3e3ae 1261 if (BAD_MADT_GICC_ENTRY(processor, end))
d60fc389
TN
1262 return -EINVAL;
1263
1264 /*
1265 * There is no support for non-banked GICv1/2 register in ACPI spec.
1266 * All CPU interface addresses have to be the same.
1267 */
1268 gic_cpu_base = processor->base_address;
1269 if (cpu_base_assigned && gic_cpu_base != cpu_phy_base)
1270 return -EINVAL;
1271
1272 cpu_phy_base = gic_cpu_base;
1273 cpu_base_assigned = 1;
1274 return 0;
1275}
1276
f26527b1
MZ
1277/* The things you have to do to just *count* something... */
1278static int __init acpi_dummy_func(struct acpi_subtable_header *header,
1279 const unsigned long end)
d60fc389 1280{
f26527b1
MZ
1281 return 0;
1282}
d60fc389 1283
f26527b1
MZ
1284static bool __init acpi_gic_redist_is_present(void)
1285{
1286 return acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
1287 acpi_dummy_func, 0) > 0;
1288}
d60fc389 1289
f26527b1
MZ
1290static bool __init gic_validate_dist(struct acpi_subtable_header *header,
1291 struct acpi_probe_entry *ape)
1292{
1293 struct acpi_madt_generic_distributor *dist;
1294 dist = (struct acpi_madt_generic_distributor *)header;
d60fc389 1295
f26527b1
MZ
1296 return (dist->version == ape->driver_data &&
1297 (dist->version != ACPI_MADT_GIC_VERSION_NONE ||
1298 !acpi_gic_redist_is_present()));
d60fc389
TN
1299}
1300
f26527b1
MZ
1301#define ACPI_GICV2_DIST_MEM_SIZE (SZ_4K)
1302#define ACPI_GIC_CPU_IF_MEM_SIZE (SZ_8K)
1303
1304static int __init gic_v2_acpi_init(struct acpi_subtable_header *header,
1305 const unsigned long end)
d60fc389 1306{
f26527b1 1307 struct acpi_madt_generic_distributor *dist;
d60fc389 1308 void __iomem *cpu_base, *dist_base;
891ae769 1309 struct fwnode_handle *domain_handle;
d60fc389
TN
1310 int count;
1311
1312 /* Collect CPU base addresses */
f26527b1
MZ
1313 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1314 gic_acpi_parse_madt_cpu, 0);
d60fc389
TN
1315 if (count <= 0) {
1316 pr_err("No valid GICC entries exist\n");
1317 return -EINVAL;
1318 }
1319
d60fc389
TN
1320 cpu_base = ioremap(cpu_phy_base, ACPI_GIC_CPU_IF_MEM_SIZE);
1321 if (!cpu_base) {
1322 pr_err("Unable to map GICC registers\n");
1323 return -ENOMEM;
1324 }
1325
f26527b1
MZ
1326 dist = (struct acpi_madt_generic_distributor *)header;
1327 dist_base = ioremap(dist->base_address, ACPI_GICV2_DIST_MEM_SIZE);
d60fc389
TN
1328 if (!dist_base) {
1329 pr_err("Unable to map GICD registers\n");
1330 iounmap(cpu_base);
1331 return -ENOMEM;
1332 }
1333
0b996fd3
MZ
1334 /*
1335 * Disable split EOI/Deactivate if HYP is not available. ACPI
1336 * guarantees that we'll always have a GICv2, so the CPU
1337 * interface will always be the right size.
1338 */
1339 if (!is_hyp_mode_available())
1340 static_key_slow_dec(&supports_deactivate);
1341
d60fc389 1342 /*
891ae769 1343 * Initialize GIC instance zero (no multi-GIC support).
d60fc389 1344 */
891ae769
MZ
1345 domain_handle = irq_domain_alloc_fwnode(dist_base);
1346 if (!domain_handle) {
1347 pr_err("Unable to allocate domain handle\n");
1348 iounmap(cpu_base);
1349 iounmap(dist_base);
1350 return -ENOMEM;
1351 }
1352
1353 __gic_init_bases(0, -1, dist_base, cpu_base, 0, domain_handle);
d8f4f161 1354
891ae769 1355 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
0644b3da
SS
1356
1357 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1358 gicv2m_init(NULL, gic_data[0].domain);
1359
d60fc389
TN
1360 return 0;
1361}
f26527b1
MZ
1362IRQCHIP_ACPI_DECLARE(gic_v2, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1363 gic_validate_dist, ACPI_MADT_GIC_VERSION_V2,
1364 gic_v2_acpi_init);
1365IRQCHIP_ACPI_DECLARE(gic_v2_maybe, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1366 gic_validate_dist, ACPI_MADT_GIC_VERSION_NONE,
1367 gic_v2_acpi_init);
d60fc389 1368#endif
This page took 0.806246 seconds and 5 git commands to generate.