irqchip/gic: Only allow the primary GIC to set the CPU map
[deliverable/linux.git] / drivers / irqchip / irq-gic.c
CommitLineData
f27ecacc 1/*
f27ecacc
RK
2 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Interrupt architecture for the GIC:
9 *
10 * o There is one Interrupt Distributor, which receives interrupts
11 * from system devices and sends them to the Interrupt Controllers.
12 *
13 * o There is one CPU Interface per CPU, which sends interrupts sent
14 * by the Distributor, and interrupts generated locally, to the
b3a1bde4
CM
15 * associated CPU. The base address of the CPU interface is usually
16 * aliased so that the same address points to different chips depending
17 * on the CPU it is accessed from.
f27ecacc
RK
18 *
19 * Note that IRQs 0-31 are special - they are local to each CPU.
20 * As such, the enable set/clear, pending set/clear and active bit
21 * registers are banked per-cpu for these sources.
22 */
23#include <linux/init.h>
24#include <linux/kernel.h>
f37a53cc 25#include <linux/err.h>
7e1efcf5 26#include <linux/module.h>
f27ecacc
RK
27#include <linux/list.h>
28#include <linux/smp.h>
c0114709 29#include <linux/cpu.h>
254056f3 30#include <linux/cpu_pm.h>
dcb86e8c 31#include <linux/cpumask.h>
fced80c7 32#include <linux/io.h>
b3f7ed03
RH
33#include <linux/of.h>
34#include <linux/of_address.h>
35#include <linux/of_irq.h>
d60fc389 36#include <linux/acpi.h>
4294f8ba 37#include <linux/irqdomain.h>
292b293c
MZ
38#include <linux/interrupt.h>
39#include <linux/percpu.h>
40#include <linux/slab.h>
41a83e06 41#include <linux/irqchip.h>
de88cbb7 42#include <linux/irqchip/chained_irq.h>
520f7bd7 43#include <linux/irqchip/arm-gic.h>
d60fc389 44#include <linux/irqchip/arm-gic-acpi.h>
f27ecacc 45
29e697b1 46#include <asm/cputype.h>
f27ecacc 47#include <asm/irq.h>
562e0027 48#include <asm/exception.h>
eb50439b 49#include <asm/smp_plat.h>
f27ecacc 50
d51d0af4 51#include "irq-gic-common.h"
f27ecacc 52
db0d4db2
MZ
53union gic_base {
54 void __iomem *common_base;
6859358e 55 void __percpu * __iomem *percpu_base;
db0d4db2
MZ
56};
57
58struct gic_chip_data {
db0d4db2
MZ
59 union gic_base dist_base;
60 union gic_base cpu_base;
61#ifdef CONFIG_CPU_PM
62 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
63 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
64 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
65 u32 __percpu *saved_ppi_enable;
66 u32 __percpu *saved_ppi_conf;
67#endif
75294957 68 struct irq_domain *domain;
db0d4db2
MZ
69 unsigned int gic_irqs;
70#ifdef CONFIG_GIC_NON_BANKED
71 void __iomem *(*get_base)(union gic_base *);
72#endif
73};
74
bd31b859 75static DEFINE_RAW_SPINLOCK(irq_controller_lock);
f27ecacc 76
384a2902
NP
77/*
78 * The GIC mapping of CPU interfaces does not necessarily match
79 * the logical CPU numbering. Let's use a mapping as returned
80 * by the GIC itself.
81 */
82#define NR_GIC_CPU_IF 8
83static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
84
b3a1bde4
CM
85#ifndef MAX_GIC_NR
86#define MAX_GIC_NR 1
87#endif
88
bef8f9ee 89static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
b3a1bde4 90
db0d4db2
MZ
91#ifdef CONFIG_GIC_NON_BANKED
92static void __iomem *gic_get_percpu_base(union gic_base *base)
93{
513d1a28 94 return raw_cpu_read(*base->percpu_base);
db0d4db2
MZ
95}
96
97static void __iomem *gic_get_common_base(union gic_base *base)
98{
99 return base->common_base;
100}
101
102static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
103{
104 return data->get_base(&data->dist_base);
105}
106
107static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
108{
109 return data->get_base(&data->cpu_base);
110}
111
112static inline void gic_set_base_accessor(struct gic_chip_data *data,
113 void __iomem *(*f)(union gic_base *))
114{
115 data->get_base = f;
116}
117#else
118#define gic_data_dist_base(d) ((d)->dist_base.common_base)
119#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
46f101df 120#define gic_set_base_accessor(d, f)
db0d4db2
MZ
121#endif
122
7d1f4288 123static inline void __iomem *gic_dist_base(struct irq_data *d)
b3a1bde4 124{
7d1f4288 125 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
db0d4db2 126 return gic_data_dist_base(gic_data);
b3a1bde4
CM
127}
128
7d1f4288 129static inline void __iomem *gic_cpu_base(struct irq_data *d)
b3a1bde4 130{
7d1f4288 131 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
db0d4db2 132 return gic_data_cpu_base(gic_data);
b3a1bde4
CM
133}
134
7d1f4288 135static inline unsigned int gic_irq(struct irq_data *d)
b3a1bde4 136{
4294f8ba 137 return d->hwirq;
b3a1bde4
CM
138}
139
f27ecacc
RK
140/*
141 * Routines to acknowledge, disable and enable interrupts
f27ecacc 142 */
56717807
MZ
143static void gic_poke_irq(struct irq_data *d, u32 offset)
144{
145 u32 mask = 1 << (gic_irq(d) % 32);
146 writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4);
147}
148
149static int gic_peek_irq(struct irq_data *d, u32 offset)
f27ecacc 150{
4294f8ba 151 u32 mask = 1 << (gic_irq(d) % 32);
56717807
MZ
152 return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask);
153}
154
155static void gic_mask_irq(struct irq_data *d)
156{
56717807 157 gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR);
f27ecacc
RK
158}
159
7d1f4288 160static void gic_unmask_irq(struct irq_data *d)
f27ecacc 161{
56717807 162 gic_poke_irq(d, GIC_DIST_ENABLE_SET);
f27ecacc
RK
163}
164
1a01753e
WD
165static void gic_eoi_irq(struct irq_data *d)
166{
6ac77e46 167 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
1a01753e
WD
168}
169
56717807
MZ
170static int gic_irq_set_irqchip_state(struct irq_data *d,
171 enum irqchip_irq_state which, bool val)
172{
173 u32 reg;
174
175 switch (which) {
176 case IRQCHIP_STATE_PENDING:
177 reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR;
178 break;
179
180 case IRQCHIP_STATE_ACTIVE:
181 reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR;
182 break;
183
184 case IRQCHIP_STATE_MASKED:
185 reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET;
186 break;
187
188 default:
189 return -EINVAL;
190 }
191
192 gic_poke_irq(d, reg);
193 return 0;
194}
195
196static int gic_irq_get_irqchip_state(struct irq_data *d,
197 enum irqchip_irq_state which, bool *val)
198{
199 switch (which) {
200 case IRQCHIP_STATE_PENDING:
201 *val = gic_peek_irq(d, GIC_DIST_PENDING_SET);
202 break;
203
204 case IRQCHIP_STATE_ACTIVE:
205 *val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET);
206 break;
207
208 case IRQCHIP_STATE_MASKED:
209 *val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET);
210 break;
211
212 default:
213 return -EINVAL;
214 }
215
216 return 0;
217}
218
7d1f4288 219static int gic_set_type(struct irq_data *d, unsigned int type)
5c0c1f08 220{
7d1f4288
LB
221 void __iomem *base = gic_dist_base(d);
222 unsigned int gicirq = gic_irq(d);
5c0c1f08
RV
223
224 /* Interrupt configuration for SGIs can't be changed */
225 if (gicirq < 16)
226 return -EINVAL;
227
fb7e7deb
LD
228 /* SPIs have restrictions on the supported types */
229 if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
230 type != IRQ_TYPE_EDGE_RISING)
5c0c1f08
RV
231 return -EINVAL;
232
1dcc73d7 233 return gic_configure_irq(gicirq, type, base, NULL);
d7ed36a4
SS
234}
235
a06f5466 236#ifdef CONFIG_SMP
c191789c
RK
237static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
238 bool force)
f27ecacc 239{
7d1f4288 240 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
ffde1de6 241 unsigned int cpu, shift = (gic_irq(d) % 4) * 8;
c191789c 242 u32 val, mask, bit;
cf613871 243 unsigned long flags;
f27ecacc 244
ffde1de6
TG
245 if (!force)
246 cpu = cpumask_any_and(mask_val, cpu_online_mask);
247 else
248 cpu = cpumask_first(mask_val);
249
384a2902 250 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
87507500 251 return -EINVAL;
c191789c 252
cf613871 253 raw_spin_lock_irqsave(&irq_controller_lock, flags);
c191789c 254 mask = 0xff << shift;
384a2902 255 bit = gic_cpu_map[cpu] << shift;
6ac77e46
SS
256 val = readl_relaxed(reg) & ~mask;
257 writel_relaxed(val | bit, reg);
cf613871 258 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
d5dedd45 259
5dfc54e0 260 return IRQ_SET_MASK_OK;
f27ecacc 261}
a06f5466 262#endif
f27ecacc 263
8783dd3a 264static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
562e0027
MZ
265{
266 u32 irqstat, irqnr;
267 struct gic_chip_data *gic = &gic_data[0];
268 void __iomem *cpu_base = gic_data_cpu_base(gic);
269
270 do {
271 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
b8802f76 272 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
562e0027
MZ
273
274 if (likely(irqnr > 15 && irqnr < 1021)) {
60031b4e 275 handle_domain_irq(gic->domain, irqnr, regs);
562e0027
MZ
276 continue;
277 }
278 if (irqnr < 16) {
279 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
280#ifdef CONFIG_SMP
281 handle_IPI(irqnr, regs);
282#endif
283 continue;
284 }
285 break;
286 } while (1);
287}
288
0f347bb9 289static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
b3a1bde4 290{
5b29264c
JL
291 struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc);
292 struct irq_chip *chip = irq_desc_get_chip(desc);
0f347bb9 293 unsigned int cascade_irq, gic_irq;
b3a1bde4
CM
294 unsigned long status;
295
1a01753e 296 chained_irq_enter(chip, desc);
b3a1bde4 297
bd31b859 298 raw_spin_lock(&irq_controller_lock);
db0d4db2 299 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
bd31b859 300 raw_spin_unlock(&irq_controller_lock);
b3a1bde4 301
e5f81539
FK
302 gic_irq = (status & GICC_IAR_INT_ID_MASK);
303 if (gic_irq == GICC_INT_SPURIOUS)
b3a1bde4 304 goto out;
b3a1bde4 305
75294957
GL
306 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
307 if (unlikely(gic_irq < 32 || gic_irq > 1020))
aec00956 308 handle_bad_irq(cascade_irq, desc);
0f347bb9
RK
309 else
310 generic_handle_irq(cascade_irq);
b3a1bde4
CM
311
312 out:
1a01753e 313 chained_irq_exit(chip, desc);
b3a1bde4
CM
314}
315
38c677cb 316static struct irq_chip gic_chip = {
7d1f4288 317 .name = "GIC",
7d1f4288
LB
318 .irq_mask = gic_mask_irq,
319 .irq_unmask = gic_unmask_irq,
1a01753e 320 .irq_eoi = gic_eoi_irq,
7d1f4288 321 .irq_set_type = gic_set_type,
f27ecacc 322#ifdef CONFIG_SMP
c191789c 323 .irq_set_affinity = gic_set_affinity,
f27ecacc 324#endif
56717807
MZ
325 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
326 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
aec89ef7
SH
327 .flags = IRQCHIP_SET_TYPE_MASKED |
328 IRQCHIP_SKIP_SET_WAKE |
329 IRQCHIP_MASK_ON_SUSPEND,
f27ecacc
RK
330};
331
b3a1bde4
CM
332void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
333{
334 if (gic_nr >= MAX_GIC_NR)
335 BUG();
4d83fcf8
TG
336 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq,
337 &gic_data[gic_nr]);
b3a1bde4
CM
338}
339
2bb31351
RK
340static u8 gic_get_cpumask(struct gic_chip_data *gic)
341{
342 void __iomem *base = gic_data_dist_base(gic);
343 u32 mask, i;
344
345 for (i = mask = 0; i < 32; i += 4) {
346 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
347 mask |= mask >> 16;
348 mask |= mask >> 8;
349 if (mask)
350 break;
351 }
352
6e3aca44 353 if (!mask && num_possible_cpus() > 1)
2bb31351
RK
354 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
355
356 return mask;
357}
358
32289506
FK
359static void gic_cpu_if_up(void)
360{
361 void __iomem *cpu_base = gic_data_cpu_base(&gic_data[0]);
362 u32 bypass = 0;
363
364 /*
365 * Preserve bypass disable bits to be written back later
366 */
367 bypass = readl(cpu_base + GIC_CPU_CTRL);
368 bypass &= GICC_DIS_BYPASS_MASK;
369
370 writel_relaxed(bypass | GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
371}
372
373
4294f8ba 374static void __init gic_dist_init(struct gic_chip_data *gic)
f27ecacc 375{
75294957 376 unsigned int i;
267840f3 377 u32 cpumask;
4294f8ba 378 unsigned int gic_irqs = gic->gic_irqs;
db0d4db2 379 void __iomem *base = gic_data_dist_base(gic);
f27ecacc 380
e5f81539 381 writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
f27ecacc 382
f27ecacc
RK
383 /*
384 * Set all global interrupts to this CPU only.
385 */
2bb31351
RK
386 cpumask = gic_get_cpumask(gic);
387 cpumask |= cpumask << 8;
388 cpumask |= cpumask << 16;
e6afec9b 389 for (i = 32; i < gic_irqs; i += 4)
6ac77e46 390 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
f27ecacc 391
d51d0af4 392 gic_dist_config(base, gic_irqs, NULL);
f27ecacc 393
e5f81539 394 writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
f27ecacc
RK
395}
396
8c37bb3a 397static void gic_cpu_init(struct gic_chip_data *gic)
f27ecacc 398{
db0d4db2
MZ
399 void __iomem *dist_base = gic_data_dist_base(gic);
400 void __iomem *base = gic_data_cpu_base(gic);
384a2902 401 unsigned int cpu_mask, cpu = smp_processor_id();
9395f6ea
RK
402 int i;
403
384a2902 404 /*
567e5a01
JH
405 * Setting up the CPU map is only relevant for the primary GIC
406 * because any nested/secondary GICs do not directly interface
407 * with the CPU(s).
384a2902 408 */
567e5a01
JH
409 if (gic == &gic_data[0]) {
410 /*
411 * Get what the GIC says our CPU mask is.
412 */
413 BUG_ON(cpu >= NR_GIC_CPU_IF);
414 cpu_mask = gic_get_cpumask(gic);
415 gic_cpu_map[cpu] = cpu_mask;
384a2902 416
567e5a01
JH
417 /*
418 * Clear our mask from the other map entries in case they're
419 * still undefined.
420 */
421 for (i = 0; i < NR_GIC_CPU_IF; i++)
422 if (i != cpu)
423 gic_cpu_map[i] &= ~cpu_mask;
424 }
384a2902 425
d51d0af4 426 gic_cpu_config(dist_base, NULL);
9395f6ea 427
e5f81539 428 writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
32289506 429 gic_cpu_if_up();
f27ecacc
RK
430}
431
10d9eb8a
NP
432void gic_cpu_if_down(void)
433{
434 void __iomem *cpu_base = gic_data_cpu_base(&gic_data[0]);
32289506
FK
435 u32 val = 0;
436
437 val = readl(cpu_base + GIC_CPU_CTRL);
438 val &= ~GICC_ENABLE;
439 writel_relaxed(val, cpu_base + GIC_CPU_CTRL);
10d9eb8a
NP
440}
441
254056f3
CC
442#ifdef CONFIG_CPU_PM
443/*
444 * Saves the GIC distributor registers during suspend or idle. Must be called
445 * with interrupts disabled but before powering down the GIC. After calling
446 * this function, no interrupts will be delivered by the GIC, and another
447 * platform-specific wakeup source must be enabled.
448 */
449static void gic_dist_save(unsigned int gic_nr)
450{
451 unsigned int gic_irqs;
452 void __iomem *dist_base;
453 int i;
454
455 if (gic_nr >= MAX_GIC_NR)
456 BUG();
457
458 gic_irqs = gic_data[gic_nr].gic_irqs;
db0d4db2 459 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
254056f3
CC
460
461 if (!dist_base)
462 return;
463
464 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
465 gic_data[gic_nr].saved_spi_conf[i] =
466 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
467
468 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
469 gic_data[gic_nr].saved_spi_target[i] =
470 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
471
472 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
473 gic_data[gic_nr].saved_spi_enable[i] =
474 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
475}
476
477/*
478 * Restores the GIC distributor registers during resume or when coming out of
479 * idle. Must be called before enabling interrupts. If a level interrupt
480 * that occured while the GIC was suspended is still present, it will be
481 * handled normally, but any edge interrupts that occured will not be seen by
482 * the GIC and need to be handled by the platform-specific wakeup source.
483 */
484static void gic_dist_restore(unsigned int gic_nr)
485{
486 unsigned int gic_irqs;
487 unsigned int i;
488 void __iomem *dist_base;
489
490 if (gic_nr >= MAX_GIC_NR)
491 BUG();
492
493 gic_irqs = gic_data[gic_nr].gic_irqs;
db0d4db2 494 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
254056f3
CC
495
496 if (!dist_base)
497 return;
498
e5f81539 499 writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
254056f3
CC
500
501 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
502 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
503 dist_base + GIC_DIST_CONFIG + i * 4);
504
505 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
e5f81539 506 writel_relaxed(GICD_INT_DEF_PRI_X4,
254056f3
CC
507 dist_base + GIC_DIST_PRI + i * 4);
508
509 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
510 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
511 dist_base + GIC_DIST_TARGET + i * 4);
512
513 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
514 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
515 dist_base + GIC_DIST_ENABLE_SET + i * 4);
516
e5f81539 517 writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
254056f3
CC
518}
519
520static void gic_cpu_save(unsigned int gic_nr)
521{
522 int i;
523 u32 *ptr;
524 void __iomem *dist_base;
525 void __iomem *cpu_base;
526
527 if (gic_nr >= MAX_GIC_NR)
528 BUG();
529
db0d4db2
MZ
530 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
531 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
254056f3
CC
532
533 if (!dist_base || !cpu_base)
534 return;
535
532d0d06 536 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
254056f3
CC
537 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
538 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
539
532d0d06 540 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
254056f3
CC
541 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
542 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
543
544}
545
546static void gic_cpu_restore(unsigned int gic_nr)
547{
548 int i;
549 u32 *ptr;
550 void __iomem *dist_base;
551 void __iomem *cpu_base;
552
553 if (gic_nr >= MAX_GIC_NR)
554 BUG();
555
db0d4db2
MZ
556 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
557 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
254056f3
CC
558
559 if (!dist_base || !cpu_base)
560 return;
561
532d0d06 562 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
254056f3
CC
563 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
564 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
565
532d0d06 566 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
254056f3
CC
567 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
568 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
569
570 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
e5f81539
FK
571 writel_relaxed(GICD_INT_DEF_PRI_X4,
572 dist_base + GIC_DIST_PRI + i * 4);
254056f3 573
e5f81539 574 writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
32289506 575 gic_cpu_if_up();
254056f3
CC
576}
577
578static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
579{
580 int i;
581
582 for (i = 0; i < MAX_GIC_NR; i++) {
db0d4db2
MZ
583#ifdef CONFIG_GIC_NON_BANKED
584 /* Skip over unused GICs */
585 if (!gic_data[i].get_base)
586 continue;
587#endif
254056f3
CC
588 switch (cmd) {
589 case CPU_PM_ENTER:
590 gic_cpu_save(i);
591 break;
592 case CPU_PM_ENTER_FAILED:
593 case CPU_PM_EXIT:
594 gic_cpu_restore(i);
595 break;
596 case CPU_CLUSTER_PM_ENTER:
597 gic_dist_save(i);
598 break;
599 case CPU_CLUSTER_PM_ENTER_FAILED:
600 case CPU_CLUSTER_PM_EXIT:
601 gic_dist_restore(i);
602 break;
603 }
604 }
605
606 return NOTIFY_OK;
607}
608
609static struct notifier_block gic_notifier_block = {
610 .notifier_call = gic_notifier,
611};
612
613static void __init gic_pm_init(struct gic_chip_data *gic)
614{
615 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
616 sizeof(u32));
617 BUG_ON(!gic->saved_ppi_enable);
618
619 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
620 sizeof(u32));
621 BUG_ON(!gic->saved_ppi_conf);
622
abdd7b91
MZ
623 if (gic == &gic_data[0])
624 cpu_pm_register_notifier(&gic_notifier_block);
254056f3
CC
625}
626#else
627static void __init gic_pm_init(struct gic_chip_data *gic)
628{
629}
630#endif
631
b1cffebf 632#ifdef CONFIG_SMP
6859358e 633static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
b1cffebf
RH
634{
635 int cpu;
1a6b69b6
NP
636 unsigned long flags, map = 0;
637
638 raw_spin_lock_irqsave(&irq_controller_lock, flags);
b1cffebf
RH
639
640 /* Convert our logical CPU mask into a physical one. */
641 for_each_cpu(cpu, mask)
91bdf0d0 642 map |= gic_cpu_map[cpu];
b1cffebf
RH
643
644 /*
645 * Ensure that stores to Normal memory are visible to the
8adbf57f 646 * other CPUs before they observe us issuing the IPI.
b1cffebf 647 */
8adbf57f 648 dmb(ishst);
b1cffebf
RH
649
650 /* this always happens on GIC0 */
651 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
1a6b69b6
NP
652
653 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
654}
655#endif
656
657#ifdef CONFIG_BL_SWITCHER
14d2ca61
NP
658/*
659 * gic_send_sgi - send a SGI directly to given CPU interface number
660 *
661 * cpu_id: the ID for the destination CPU interface
662 * irq: the IPI number to send a SGI for
663 */
664void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
665{
666 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
667 cpu_id = 1 << cpu_id;
668 /* this always happens on GIC0 */
669 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
670}
671
ed96762e
NP
672/*
673 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
674 *
675 * @cpu: the logical CPU number to get the GIC ID for.
676 *
677 * Return the CPU interface ID for the given logical CPU number,
678 * or -1 if the CPU number is too large or the interface ID is
679 * unknown (more than one bit set).
680 */
681int gic_get_cpu_id(unsigned int cpu)
682{
683 unsigned int cpu_bit;
684
685 if (cpu >= NR_GIC_CPU_IF)
686 return -1;
687 cpu_bit = gic_cpu_map[cpu];
688 if (cpu_bit & (cpu_bit - 1))
689 return -1;
690 return __ffs(cpu_bit);
691}
692
1a6b69b6
NP
693/*
694 * gic_migrate_target - migrate IRQs to another CPU interface
695 *
696 * @new_cpu_id: the CPU target ID to migrate IRQs to
697 *
698 * Migrate all peripheral interrupts with a target matching the current CPU
699 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
700 * is also updated. Targets to other CPU interfaces are unchanged.
701 * This must be called with IRQs locally disabled.
702 */
703void gic_migrate_target(unsigned int new_cpu_id)
704{
705 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
706 void __iomem *dist_base;
707 int i, ror_val, cpu = smp_processor_id();
708 u32 val, cur_target_mask, active_mask;
709
710 if (gic_nr >= MAX_GIC_NR)
711 BUG();
712
713 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
714 if (!dist_base)
715 return;
716 gic_irqs = gic_data[gic_nr].gic_irqs;
717
718 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
719 cur_target_mask = 0x01010101 << cur_cpu_id;
720 ror_val = (cur_cpu_id - new_cpu_id) & 31;
721
722 raw_spin_lock(&irq_controller_lock);
723
724 /* Update the target interface for this logical CPU */
725 gic_cpu_map[cpu] = 1 << new_cpu_id;
726
727 /*
728 * Find all the peripheral interrupts targetting the current
729 * CPU interface and migrate them to the new CPU interface.
730 * We skip DIST_TARGET 0 to 7 as they are read-only.
731 */
732 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
733 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
734 active_mask = val & cur_target_mask;
735 if (active_mask) {
736 val &= ~active_mask;
737 val |= ror32(active_mask, ror_val);
738 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
739 }
740 }
741
742 raw_spin_unlock(&irq_controller_lock);
743
744 /*
745 * Now let's migrate and clear any potential SGIs that might be
746 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
747 * is a banked register, we can only forward the SGI using
748 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
749 * doesn't use that information anyway.
750 *
751 * For the same reason we do not adjust SGI source information
752 * for previously sent SGIs by us to other CPUs either.
753 */
754 for (i = 0; i < 16; i += 4) {
755 int j;
756 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
757 if (!val)
758 continue;
759 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
760 for (j = i; j < i + 4; j++) {
761 if (val & 0xff)
762 writel_relaxed((1 << (new_cpu_id + 16)) | j,
763 dist_base + GIC_DIST_SOFTINT);
764 val >>= 8;
765 }
766 }
b1cffebf 767}
eeb44658
NP
768
769/*
770 * gic_get_sgir_physaddr - get the physical address for the SGI register
771 *
772 * REturn the physical address of the SGI register to be used
773 * by some early assembly code when the kernel is not yet available.
774 */
775static unsigned long gic_dist_physaddr;
776
777unsigned long gic_get_sgir_physaddr(void)
778{
779 if (!gic_dist_physaddr)
780 return 0;
781 return gic_dist_physaddr + GIC_DIST_SOFTINT;
782}
783
784void __init gic_init_physaddr(struct device_node *node)
785{
786 struct resource res;
787 if (of_address_to_resource(node, 0, &res) == 0) {
788 gic_dist_physaddr = res.start;
789 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
790 }
791}
792
793#else
794#define gic_init_physaddr(node) do { } while (0)
b1cffebf
RH
795#endif
796
75294957
GL
797static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
798 irq_hw_number_t hw)
799{
800 if (hw < 32) {
801 irq_set_percpu_devid(irq);
9a1091ef
YC
802 irq_domain_set_info(d, irq, hw, &gic_chip, d->host_data,
803 handle_percpu_devid_irq, NULL, NULL);
75294957
GL
804 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
805 } else {
9a1091ef
YC
806 irq_domain_set_info(d, irq, hw, &gic_chip, d->host_data,
807 handle_fasteoi_irq, NULL, NULL);
75294957
GL
808 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
809 }
75294957
GL
810 return 0;
811}
812
006e983b
S
813static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
814{
006e983b
S
815}
816
7bb69bad
GL
817static int gic_irq_domain_xlate(struct irq_domain *d,
818 struct device_node *controller,
819 const u32 *intspec, unsigned int intsize,
820 unsigned long *out_hwirq, unsigned int *out_type)
b3f7ed03 821{
006e983b
S
822 unsigned long ret = 0;
823
b3f7ed03
RH
824 if (d->of_node != controller)
825 return -EINVAL;
826 if (intsize < 3)
827 return -EINVAL;
828
829 /* Get the interrupt number and add 16 to skip over SGIs */
830 *out_hwirq = intspec[1] + 16;
831
832 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
a5561c3e
MZ
833 if (!intspec[0])
834 *out_hwirq += 16;
b3f7ed03
RH
835
836 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
006e983b
S
837
838 return ret;
b3f7ed03 839}
b3f7ed03 840
c0114709 841#ifdef CONFIG_SMP
8c37bb3a
PG
842static int gic_secondary_init(struct notifier_block *nfb, unsigned long action,
843 void *hcpu)
c0114709 844{
8b6fd652 845 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
c0114709
CM
846 gic_cpu_init(&gic_data[0]);
847 return NOTIFY_OK;
848}
849
850/*
851 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
852 * priority because the GIC needs to be up before the ARM generic timers.
853 */
8c37bb3a 854static struct notifier_block gic_cpu_notifier = {
c0114709
CM
855 .notifier_call = gic_secondary_init,
856 .priority = 100,
857};
858#endif
859
9a1091ef
YC
860static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
861 unsigned int nr_irqs, void *arg)
862{
863 int i, ret;
864 irq_hw_number_t hwirq;
865 unsigned int type = IRQ_TYPE_NONE;
866 struct of_phandle_args *irq_data = arg;
867
868 ret = gic_irq_domain_xlate(domain, irq_data->np, irq_data->args,
869 irq_data->args_count, &hwirq, &type);
870 if (ret)
871 return ret;
872
873 for (i = 0; i < nr_irqs; i++)
874 gic_irq_domain_map(domain, virq + i, hwirq + i);
875
876 return 0;
877}
878
879static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
880 .xlate = gic_irq_domain_xlate,
881 .alloc = gic_irq_domain_alloc,
882 .free = irq_domain_free_irqs_top,
883};
884
6859358e 885static const struct irq_domain_ops gic_irq_domain_ops = {
75294957 886 .map = gic_irq_domain_map,
006e983b 887 .unmap = gic_irq_domain_unmap,
7bb69bad 888 .xlate = gic_irq_domain_xlate,
4294f8ba
RH
889};
890
db0d4db2
MZ
891void __init gic_init_bases(unsigned int gic_nr, int irq_start,
892 void __iomem *dist_base, void __iomem *cpu_base,
75294957 893 u32 percpu_offset, struct device_node *node)
b580b899 894{
75294957 895 irq_hw_number_t hwirq_base;
bef8f9ee 896 struct gic_chip_data *gic;
384a2902 897 int gic_irqs, irq_base, i;
bef8f9ee
RK
898
899 BUG_ON(gic_nr >= MAX_GIC_NR);
900
901 gic = &gic_data[gic_nr];
db0d4db2
MZ
902#ifdef CONFIG_GIC_NON_BANKED
903 if (percpu_offset) { /* Frankein-GIC without banked registers... */
904 unsigned int cpu;
905
906 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
907 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
908 if (WARN_ON(!gic->dist_base.percpu_base ||
909 !gic->cpu_base.percpu_base)) {
910 free_percpu(gic->dist_base.percpu_base);
911 free_percpu(gic->cpu_base.percpu_base);
912 return;
913 }
914
915 for_each_possible_cpu(cpu) {
29e697b1
TF
916 u32 mpidr = cpu_logical_map(cpu);
917 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
918 unsigned long offset = percpu_offset * core_id;
db0d4db2
MZ
919 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
920 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
921 }
922
923 gic_set_base_accessor(gic, gic_get_percpu_base);
924 } else
925#endif
926 { /* Normal, sane GIC... */
927 WARN(percpu_offset,
928 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
929 percpu_offset);
930 gic->dist_base.common_base = dist_base;
931 gic->cpu_base.common_base = cpu_base;
932 gic_set_base_accessor(gic, gic_get_common_base);
933 }
bef8f9ee 934
4294f8ba
RH
935 /*
936 * Find out how many interrupts are supported.
937 * The GIC only supports up to 1020 interrupt sources.
938 */
db0d4db2 939 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
4294f8ba
RH
940 gic_irqs = (gic_irqs + 1) * 32;
941 if (gic_irqs > 1020)
942 gic_irqs = 1020;
943 gic->gic_irqs = gic_irqs;
944
9a1091ef 945 if (node) { /* DT case */
a5561c3e
MZ
946 gic->domain = irq_domain_add_linear(node, gic_irqs,
947 &gic_irq_domain_hierarchy_ops,
948 gic);
9a1091ef
YC
949 } else { /* Non-DT case */
950 /*
951 * For primary GICs, skip over SGIs.
952 * For secondary GICs, skip over PPIs, too.
953 */
954 if (gic_nr == 0 && (irq_start & 31) > 0) {
955 hwirq_base = 16;
956 if (irq_start != -1)
957 irq_start = (irq_start & ~31) + 16;
958 } else {
959 hwirq_base = 32;
960 }
961
962 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
006e983b 963
006e983b
S
964 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
965 numa_node_id());
966 if (IS_ERR_VALUE(irq_base)) {
967 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
968 irq_start);
969 irq_base = irq_start;
970 }
971
972 gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
973 hwirq_base, &gic_irq_domain_ops, gic);
f37a53cc 974 }
006e983b 975
75294957
GL
976 if (WARN_ON(!gic->domain))
977 return;
bef8f9ee 978
08332dff 979 if (gic_nr == 0) {
567e5a01
JH
980 /*
981 * Initialize the CPU interface map to all CPUs.
982 * It will be refined as each CPU probes its ID.
983 * This is only necessary for the primary GIC.
984 */
985 for (i = 0; i < NR_GIC_CPU_IF; i++)
986 gic_cpu_map[i] = 0xff;
b1cffebf 987#ifdef CONFIG_SMP
08332dff
MR
988 set_smp_cross_call(gic_raise_softirq);
989 register_cpu_notifier(&gic_cpu_notifier);
b1cffebf 990#endif
08332dff
MR
991 set_handle_irq(gic_handle_irq);
992 }
cfed7d60 993
4294f8ba 994 gic_dist_init(gic);
bef8f9ee 995 gic_cpu_init(gic);
254056f3 996 gic_pm_init(gic);
b580b899
RK
997}
998
b3f7ed03 999#ifdef CONFIG_OF
46f101df 1000static int gic_cnt __initdata;
b3f7ed03 1001
6859358e
SB
1002static int __init
1003gic_of_init(struct device_node *node, struct device_node *parent)
b3f7ed03
RH
1004{
1005 void __iomem *cpu_base;
1006 void __iomem *dist_base;
db0d4db2 1007 u32 percpu_offset;
b3f7ed03 1008 int irq;
b3f7ed03
RH
1009
1010 if (WARN_ON(!node))
1011 return -ENODEV;
1012
1013 dist_base = of_iomap(node, 0);
1014 WARN(!dist_base, "unable to map gic dist registers\n");
1015
1016 cpu_base = of_iomap(node, 1);
1017 WARN(!cpu_base, "unable to map gic cpu registers\n");
1018
db0d4db2
MZ
1019 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
1020 percpu_offset = 0;
1021
75294957 1022 gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
eeb44658
NP
1023 if (!gic_cnt)
1024 gic_init_physaddr(node);
b3f7ed03
RH
1025
1026 if (parent) {
1027 irq = irq_of_parse_and_map(node, 0);
1028 gic_cascade_irq(gic_cnt, irq);
1029 }
853a33ce
SS
1030
1031 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1032 gicv2m_of_init(node, gic_data[gic_cnt].domain);
1033
b3f7ed03
RH
1034 gic_cnt++;
1035 return 0;
1036}
144cb088 1037IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
fa6e2eec
LW
1038IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init);
1039IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init);
81243e44
RH
1040IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1041IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
a97e8027 1042IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
81243e44
RH
1043IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1044IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
1045
b3f7ed03 1046#endif
d60fc389
TN
1047
1048#ifdef CONFIG_ACPI
1049static phys_addr_t dist_phy_base, cpu_phy_base __initdata;
1050
1051static int __init
1052gic_acpi_parse_madt_cpu(struct acpi_subtable_header *header,
1053 const unsigned long end)
1054{
1055 struct acpi_madt_generic_interrupt *processor;
1056 phys_addr_t gic_cpu_base;
1057 static int cpu_base_assigned;
1058
1059 processor = (struct acpi_madt_generic_interrupt *)header;
1060
99e3e3ae 1061 if (BAD_MADT_GICC_ENTRY(processor, end))
d60fc389
TN
1062 return -EINVAL;
1063
1064 /*
1065 * There is no support for non-banked GICv1/2 register in ACPI spec.
1066 * All CPU interface addresses have to be the same.
1067 */
1068 gic_cpu_base = processor->base_address;
1069 if (cpu_base_assigned && gic_cpu_base != cpu_phy_base)
1070 return -EINVAL;
1071
1072 cpu_phy_base = gic_cpu_base;
1073 cpu_base_assigned = 1;
1074 return 0;
1075}
1076
1077static int __init
1078gic_acpi_parse_madt_distributor(struct acpi_subtable_header *header,
1079 const unsigned long end)
1080{
1081 struct acpi_madt_generic_distributor *dist;
1082
1083 dist = (struct acpi_madt_generic_distributor *)header;
1084
1085 if (BAD_MADT_ENTRY(dist, end))
1086 return -EINVAL;
1087
1088 dist_phy_base = dist->base_address;
1089 return 0;
1090}
1091
1092int __init
1093gic_v2_acpi_init(struct acpi_table_header *table)
1094{
1095 void __iomem *cpu_base, *dist_base;
1096 int count;
1097
1098 /* Collect CPU base addresses */
1099 count = acpi_parse_entries(ACPI_SIG_MADT,
1100 sizeof(struct acpi_table_madt),
1101 gic_acpi_parse_madt_cpu, table,
1102 ACPI_MADT_TYPE_GENERIC_INTERRUPT, 0);
1103 if (count <= 0) {
1104 pr_err("No valid GICC entries exist\n");
1105 return -EINVAL;
1106 }
1107
1108 /*
1109 * Find distributor base address. We expect one distributor entry since
1110 * ACPI 5.1 spec neither support multi-GIC instances nor GIC cascade.
1111 */
1112 count = acpi_parse_entries(ACPI_SIG_MADT,
1113 sizeof(struct acpi_table_madt),
1114 gic_acpi_parse_madt_distributor, table,
1115 ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, 0);
1116 if (count <= 0) {
1117 pr_err("No valid GICD entries exist\n");
1118 return -EINVAL;
1119 } else if (count > 1) {
1120 pr_err("More than one GICD entry detected\n");
1121 return -EINVAL;
1122 }
1123
1124 cpu_base = ioremap(cpu_phy_base, ACPI_GIC_CPU_IF_MEM_SIZE);
1125 if (!cpu_base) {
1126 pr_err("Unable to map GICC registers\n");
1127 return -ENOMEM;
1128 }
1129
1130 dist_base = ioremap(dist_phy_base, ACPI_GICV2_DIST_MEM_SIZE);
1131 if (!dist_base) {
1132 pr_err("Unable to map GICD registers\n");
1133 iounmap(cpu_base);
1134 return -ENOMEM;
1135 }
1136
1137 /*
1138 * Initialize zero GIC instance (no multi-GIC support). Also, set GIC
1139 * as default IRQ domain to allow for GSI registration and GSI to IRQ
1140 * number translation (see acpi_register_gsi() and acpi_gsi_to_irq()).
1141 */
1142 gic_init_bases(0, -1, dist_base, cpu_base, 0, NULL);
1143 irq_set_default_host(gic_data[0].domain);
d8f4f161
LP
1144
1145 acpi_irq_model = ACPI_IRQ_MODEL_GIC;
d60fc389
TN
1146 return 0;
1147}
1148#endif
This page took 0.728291 seconds and 5 git commands to generate.