ARM: suspend: use hash of cpu_logical_map value to index into save array
[deliverable/linux.git] / drivers / irqchip / irq-gic.c
CommitLineData
f27ecacc
RK
1/*
2 * linux/arch/arm/common/gic.c
3 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Interrupt architecture for the GIC:
11 *
12 * o There is one Interrupt Distributor, which receives interrupts
13 * from system devices and sends them to the Interrupt Controllers.
14 *
15 * o There is one CPU Interface per CPU, which sends interrupts sent
16 * by the Distributor, and interrupts generated locally, to the
b3a1bde4
CM
17 * associated CPU. The base address of the CPU interface is usually
18 * aliased so that the same address points to different chips depending
19 * on the CPU it is accessed from.
f27ecacc
RK
20 *
21 * Note that IRQs 0-31 are special - they are local to each CPU.
22 * As such, the enable set/clear, pending set/clear and active bit
23 * registers are banked per-cpu for these sources.
24 */
25#include <linux/init.h>
26#include <linux/kernel.h>
f37a53cc 27#include <linux/err.h>
7e1efcf5 28#include <linux/module.h>
f27ecacc
RK
29#include <linux/list.h>
30#include <linux/smp.h>
c0114709 31#include <linux/cpu.h>
254056f3 32#include <linux/cpu_pm.h>
dcb86e8c 33#include <linux/cpumask.h>
fced80c7 34#include <linux/io.h>
b3f7ed03
RH
35#include <linux/of.h>
36#include <linux/of_address.h>
37#include <linux/of_irq.h>
4294f8ba 38#include <linux/irqdomain.h>
292b293c
MZ
39#include <linux/interrupt.h>
40#include <linux/percpu.h>
41#include <linux/slab.h>
de88cbb7 42#include <linux/irqchip/chained_irq.h>
520f7bd7 43#include <linux/irqchip/arm-gic.h>
f27ecacc
RK
44
45#include <asm/irq.h>
562e0027 46#include <asm/exception.h>
eb50439b 47#include <asm/smp_plat.h>
f27ecacc 48
81243e44 49#include "irqchip.h"
f27ecacc 50
db0d4db2
MZ
51union gic_base {
52 void __iomem *common_base;
53 void __percpu __iomem **percpu_base;
54};
55
56struct gic_chip_data {
db0d4db2
MZ
57 union gic_base dist_base;
58 union gic_base cpu_base;
59#ifdef CONFIG_CPU_PM
60 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
61 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
62 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
63 u32 __percpu *saved_ppi_enable;
64 u32 __percpu *saved_ppi_conf;
65#endif
75294957 66 struct irq_domain *domain;
db0d4db2
MZ
67 unsigned int gic_irqs;
68#ifdef CONFIG_GIC_NON_BANKED
69 void __iomem *(*get_base)(union gic_base *);
70#endif
71};
72
bd31b859 73static DEFINE_RAW_SPINLOCK(irq_controller_lock);
f27ecacc 74
384a2902
NP
75/*
76 * The GIC mapping of CPU interfaces does not necessarily match
77 * the logical CPU numbering. Let's use a mapping as returned
78 * by the GIC itself.
79 */
80#define NR_GIC_CPU_IF 8
81static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
82
d7ed36a4
SS
83/*
84 * Supported arch specific GIC irq extension.
85 * Default make them NULL.
86 */
87struct irq_chip gic_arch_extn = {
1a01753e 88 .irq_eoi = NULL,
d7ed36a4
SS
89 .irq_mask = NULL,
90 .irq_unmask = NULL,
91 .irq_retrigger = NULL,
92 .irq_set_type = NULL,
93 .irq_set_wake = NULL,
94};
95
b3a1bde4
CM
96#ifndef MAX_GIC_NR
97#define MAX_GIC_NR 1
98#endif
99
bef8f9ee 100static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
b3a1bde4 101
db0d4db2
MZ
102#ifdef CONFIG_GIC_NON_BANKED
103static void __iomem *gic_get_percpu_base(union gic_base *base)
104{
105 return *__this_cpu_ptr(base->percpu_base);
106}
107
108static void __iomem *gic_get_common_base(union gic_base *base)
109{
110 return base->common_base;
111}
112
113static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
114{
115 return data->get_base(&data->dist_base);
116}
117
118static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
119{
120 return data->get_base(&data->cpu_base);
121}
122
123static inline void gic_set_base_accessor(struct gic_chip_data *data,
124 void __iomem *(*f)(union gic_base *))
125{
126 data->get_base = f;
127}
128#else
129#define gic_data_dist_base(d) ((d)->dist_base.common_base)
130#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
46f101df 131#define gic_set_base_accessor(d, f)
db0d4db2
MZ
132#endif
133
7d1f4288 134static inline void __iomem *gic_dist_base(struct irq_data *d)
b3a1bde4 135{
7d1f4288 136 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
db0d4db2 137 return gic_data_dist_base(gic_data);
b3a1bde4
CM
138}
139
7d1f4288 140static inline void __iomem *gic_cpu_base(struct irq_data *d)
b3a1bde4 141{
7d1f4288 142 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
db0d4db2 143 return gic_data_cpu_base(gic_data);
b3a1bde4
CM
144}
145
7d1f4288 146static inline unsigned int gic_irq(struct irq_data *d)
b3a1bde4 147{
4294f8ba 148 return d->hwirq;
b3a1bde4
CM
149}
150
f27ecacc
RK
151/*
152 * Routines to acknowledge, disable and enable interrupts
f27ecacc 153 */
7d1f4288 154static void gic_mask_irq(struct irq_data *d)
f27ecacc 155{
4294f8ba 156 u32 mask = 1 << (gic_irq(d) % 32);
c4bfa28a 157
bd31b859 158 raw_spin_lock(&irq_controller_lock);
6ac77e46 159 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
d7ed36a4
SS
160 if (gic_arch_extn.irq_mask)
161 gic_arch_extn.irq_mask(d);
bd31b859 162 raw_spin_unlock(&irq_controller_lock);
f27ecacc
RK
163}
164
7d1f4288 165static void gic_unmask_irq(struct irq_data *d)
f27ecacc 166{
4294f8ba 167 u32 mask = 1 << (gic_irq(d) % 32);
c4bfa28a 168
bd31b859 169 raw_spin_lock(&irq_controller_lock);
d7ed36a4
SS
170 if (gic_arch_extn.irq_unmask)
171 gic_arch_extn.irq_unmask(d);
6ac77e46 172 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
bd31b859 173 raw_spin_unlock(&irq_controller_lock);
f27ecacc
RK
174}
175
1a01753e
WD
176static void gic_eoi_irq(struct irq_data *d)
177{
178 if (gic_arch_extn.irq_eoi) {
bd31b859 179 raw_spin_lock(&irq_controller_lock);
1a01753e 180 gic_arch_extn.irq_eoi(d);
bd31b859 181 raw_spin_unlock(&irq_controller_lock);
1a01753e
WD
182 }
183
6ac77e46 184 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
1a01753e
WD
185}
186
7d1f4288 187static int gic_set_type(struct irq_data *d, unsigned int type)
5c0c1f08 188{
7d1f4288
LB
189 void __iomem *base = gic_dist_base(d);
190 unsigned int gicirq = gic_irq(d);
5c0c1f08
RV
191 u32 enablemask = 1 << (gicirq % 32);
192 u32 enableoff = (gicirq / 32) * 4;
193 u32 confmask = 0x2 << ((gicirq % 16) * 2);
194 u32 confoff = (gicirq / 16) * 4;
195 bool enabled = false;
196 u32 val;
197
198 /* Interrupt configuration for SGIs can't be changed */
199 if (gicirq < 16)
200 return -EINVAL;
201
202 if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
203 return -EINVAL;
204
bd31b859 205 raw_spin_lock(&irq_controller_lock);
5c0c1f08 206
d7ed36a4
SS
207 if (gic_arch_extn.irq_set_type)
208 gic_arch_extn.irq_set_type(d, type);
209
6ac77e46 210 val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
5c0c1f08
RV
211 if (type == IRQ_TYPE_LEVEL_HIGH)
212 val &= ~confmask;
213 else if (type == IRQ_TYPE_EDGE_RISING)
214 val |= confmask;
215
216 /*
217 * As recommended by the spec, disable the interrupt before changing
218 * the configuration
219 */
6ac77e46
SS
220 if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
221 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
5c0c1f08
RV
222 enabled = true;
223 }
224
6ac77e46 225 writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
5c0c1f08
RV
226
227 if (enabled)
6ac77e46 228 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
5c0c1f08 229
bd31b859 230 raw_spin_unlock(&irq_controller_lock);
5c0c1f08
RV
231
232 return 0;
233}
234
d7ed36a4
SS
235static int gic_retrigger(struct irq_data *d)
236{
237 if (gic_arch_extn.irq_retrigger)
238 return gic_arch_extn.irq_retrigger(d);
239
bad9a43a
AD
240 /* the genirq layer expects 0 if we can't retrigger in hardware */
241 return 0;
d7ed36a4
SS
242}
243
a06f5466 244#ifdef CONFIG_SMP
c191789c
RK
245static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
246 bool force)
f27ecacc 247{
7d1f4288 248 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
4294f8ba 249 unsigned int shift = (gic_irq(d) % 4) * 8;
5dfc54e0 250 unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
c191789c 251 u32 val, mask, bit;
f27ecacc 252
384a2902 253 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
87507500 254 return -EINVAL;
c191789c
RK
255
256 mask = 0xff << shift;
384a2902 257 bit = gic_cpu_map[cpu] << shift;
c191789c 258
bd31b859 259 raw_spin_lock(&irq_controller_lock);
6ac77e46
SS
260 val = readl_relaxed(reg) & ~mask;
261 writel_relaxed(val | bit, reg);
bd31b859 262 raw_spin_unlock(&irq_controller_lock);
d5dedd45 263
5dfc54e0 264 return IRQ_SET_MASK_OK;
f27ecacc 265}
a06f5466 266#endif
f27ecacc 267
d7ed36a4
SS
268#ifdef CONFIG_PM
269static int gic_set_wake(struct irq_data *d, unsigned int on)
270{
271 int ret = -ENXIO;
272
273 if (gic_arch_extn.irq_set_wake)
274 ret = gic_arch_extn.irq_set_wake(d, on);
275
276 return ret;
277}
278
279#else
280#define gic_set_wake NULL
281#endif
282
1d5cc604 283static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
562e0027
MZ
284{
285 u32 irqstat, irqnr;
286 struct gic_chip_data *gic = &gic_data[0];
287 void __iomem *cpu_base = gic_data_cpu_base(gic);
288
289 do {
290 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
291 irqnr = irqstat & ~0x1c00;
292
293 if (likely(irqnr > 15 && irqnr < 1021)) {
75294957 294 irqnr = irq_find_mapping(gic->domain, irqnr);
562e0027
MZ
295 handle_IRQ(irqnr, regs);
296 continue;
297 }
298 if (irqnr < 16) {
299 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
300#ifdef CONFIG_SMP
301 handle_IPI(irqnr, regs);
302#endif
303 continue;
304 }
305 break;
306 } while (1);
307}
308
0f347bb9 309static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
b3a1bde4 310{
6845664a
TG
311 struct gic_chip_data *chip_data = irq_get_handler_data(irq);
312 struct irq_chip *chip = irq_get_chip(irq);
0f347bb9 313 unsigned int cascade_irq, gic_irq;
b3a1bde4
CM
314 unsigned long status;
315
1a01753e 316 chained_irq_enter(chip, desc);
b3a1bde4 317
bd31b859 318 raw_spin_lock(&irq_controller_lock);
db0d4db2 319 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
bd31b859 320 raw_spin_unlock(&irq_controller_lock);
b3a1bde4 321
0f347bb9
RK
322 gic_irq = (status & 0x3ff);
323 if (gic_irq == 1023)
b3a1bde4 324 goto out;
b3a1bde4 325
75294957
GL
326 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
327 if (unlikely(gic_irq < 32 || gic_irq > 1020))
aec00956 328 handle_bad_irq(cascade_irq, desc);
0f347bb9
RK
329 else
330 generic_handle_irq(cascade_irq);
b3a1bde4
CM
331
332 out:
1a01753e 333 chained_irq_exit(chip, desc);
b3a1bde4
CM
334}
335
38c677cb 336static struct irq_chip gic_chip = {
7d1f4288 337 .name = "GIC",
7d1f4288
LB
338 .irq_mask = gic_mask_irq,
339 .irq_unmask = gic_unmask_irq,
1a01753e 340 .irq_eoi = gic_eoi_irq,
7d1f4288 341 .irq_set_type = gic_set_type,
d7ed36a4 342 .irq_retrigger = gic_retrigger,
f27ecacc 343#ifdef CONFIG_SMP
c191789c 344 .irq_set_affinity = gic_set_affinity,
f27ecacc 345#endif
d7ed36a4 346 .irq_set_wake = gic_set_wake,
f27ecacc
RK
347};
348
b3a1bde4
CM
349void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
350{
351 if (gic_nr >= MAX_GIC_NR)
352 BUG();
6845664a 353 if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
b3a1bde4 354 BUG();
6845664a 355 irq_set_chained_handler(irq, gic_handle_cascade_irq);
b3a1bde4
CM
356}
357
2bb31351
RK
358static u8 gic_get_cpumask(struct gic_chip_data *gic)
359{
360 void __iomem *base = gic_data_dist_base(gic);
361 u32 mask, i;
362
363 for (i = mask = 0; i < 32; i += 4) {
364 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
365 mask |= mask >> 16;
366 mask |= mask >> 8;
367 if (mask)
368 break;
369 }
370
371 if (!mask)
372 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
373
374 return mask;
375}
376
4294f8ba 377static void __init gic_dist_init(struct gic_chip_data *gic)
f27ecacc 378{
75294957 379 unsigned int i;
267840f3 380 u32 cpumask;
4294f8ba 381 unsigned int gic_irqs = gic->gic_irqs;
db0d4db2 382 void __iomem *base = gic_data_dist_base(gic);
f27ecacc 383
6ac77e46 384 writel_relaxed(0, base + GIC_DIST_CTRL);
f27ecacc 385
f27ecacc
RK
386 /*
387 * Set all global interrupts to be level triggered, active low.
388 */
e6afec9b 389 for (i = 32; i < gic_irqs; i += 16)
6ac77e46 390 writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
f27ecacc
RK
391
392 /*
393 * Set all global interrupts to this CPU only.
394 */
2bb31351
RK
395 cpumask = gic_get_cpumask(gic);
396 cpumask |= cpumask << 8;
397 cpumask |= cpumask << 16;
e6afec9b 398 for (i = 32; i < gic_irqs; i += 4)
6ac77e46 399 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
f27ecacc
RK
400
401 /*
9395f6ea 402 * Set priority on all global interrupts.
f27ecacc 403 */
e6afec9b 404 for (i = 32; i < gic_irqs; i += 4)
6ac77e46 405 writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
f27ecacc
RK
406
407 /*
9395f6ea
RK
408 * Disable all interrupts. Leave the PPI and SGIs alone
409 * as these enables are banked registers.
f27ecacc 410 */
e6afec9b 411 for (i = 32; i < gic_irqs; i += 32)
6ac77e46 412 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
f27ecacc 413
6ac77e46 414 writel_relaxed(1, base + GIC_DIST_CTRL);
f27ecacc
RK
415}
416
8c37bb3a 417static void gic_cpu_init(struct gic_chip_data *gic)
f27ecacc 418{
db0d4db2
MZ
419 void __iomem *dist_base = gic_data_dist_base(gic);
420 void __iomem *base = gic_data_cpu_base(gic);
384a2902 421 unsigned int cpu_mask, cpu = smp_processor_id();
9395f6ea
RK
422 int i;
423
384a2902
NP
424 /*
425 * Get what the GIC says our CPU mask is.
426 */
427 BUG_ON(cpu >= NR_GIC_CPU_IF);
2bb31351 428 cpu_mask = gic_get_cpumask(gic);
384a2902
NP
429 gic_cpu_map[cpu] = cpu_mask;
430
431 /*
432 * Clear our mask from the other map entries in case they're
433 * still undefined.
434 */
435 for (i = 0; i < NR_GIC_CPU_IF; i++)
436 if (i != cpu)
437 gic_cpu_map[i] &= ~cpu_mask;
438
9395f6ea
RK
439 /*
440 * Deal with the banked PPI and SGI interrupts - disable all
441 * PPI interrupts, ensure all SGI interrupts are enabled.
442 */
6ac77e46
SS
443 writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
444 writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
9395f6ea
RK
445
446 /*
447 * Set priority on PPI and SGI interrupts
448 */
449 for (i = 0; i < 32; i += 4)
6ac77e46 450 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
9395f6ea 451
6ac77e46
SS
452 writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
453 writel_relaxed(1, base + GIC_CPU_CTRL);
f27ecacc
RK
454}
455
254056f3
CC
456#ifdef CONFIG_CPU_PM
457/*
458 * Saves the GIC distributor registers during suspend or idle. Must be called
459 * with interrupts disabled but before powering down the GIC. After calling
460 * this function, no interrupts will be delivered by the GIC, and another
461 * platform-specific wakeup source must be enabled.
462 */
463static void gic_dist_save(unsigned int gic_nr)
464{
465 unsigned int gic_irqs;
466 void __iomem *dist_base;
467 int i;
468
469 if (gic_nr >= MAX_GIC_NR)
470 BUG();
471
472 gic_irqs = gic_data[gic_nr].gic_irqs;
db0d4db2 473 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
254056f3
CC
474
475 if (!dist_base)
476 return;
477
478 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
479 gic_data[gic_nr].saved_spi_conf[i] =
480 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
481
482 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
483 gic_data[gic_nr].saved_spi_target[i] =
484 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
485
486 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
487 gic_data[gic_nr].saved_spi_enable[i] =
488 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
489}
490
491/*
492 * Restores the GIC distributor registers during resume or when coming out of
493 * idle. Must be called before enabling interrupts. If a level interrupt
494 * that occured while the GIC was suspended is still present, it will be
495 * handled normally, but any edge interrupts that occured will not be seen by
496 * the GIC and need to be handled by the platform-specific wakeup source.
497 */
498static void gic_dist_restore(unsigned int gic_nr)
499{
500 unsigned int gic_irqs;
501 unsigned int i;
502 void __iomem *dist_base;
503
504 if (gic_nr >= MAX_GIC_NR)
505 BUG();
506
507 gic_irqs = gic_data[gic_nr].gic_irqs;
db0d4db2 508 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
254056f3
CC
509
510 if (!dist_base)
511 return;
512
513 writel_relaxed(0, dist_base + GIC_DIST_CTRL);
514
515 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
516 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
517 dist_base + GIC_DIST_CONFIG + i * 4);
518
519 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
520 writel_relaxed(0xa0a0a0a0,
521 dist_base + GIC_DIST_PRI + i * 4);
522
523 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
524 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
525 dist_base + GIC_DIST_TARGET + i * 4);
526
527 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
528 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
529 dist_base + GIC_DIST_ENABLE_SET + i * 4);
530
531 writel_relaxed(1, dist_base + GIC_DIST_CTRL);
532}
533
534static void gic_cpu_save(unsigned int gic_nr)
535{
536 int i;
537 u32 *ptr;
538 void __iomem *dist_base;
539 void __iomem *cpu_base;
540
541 if (gic_nr >= MAX_GIC_NR)
542 BUG();
543
db0d4db2
MZ
544 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
545 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
254056f3
CC
546
547 if (!dist_base || !cpu_base)
548 return;
549
550 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
551 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
552 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
553
554 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
555 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
556 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
557
558}
559
560static void gic_cpu_restore(unsigned int gic_nr)
561{
562 int i;
563 u32 *ptr;
564 void __iomem *dist_base;
565 void __iomem *cpu_base;
566
567 if (gic_nr >= MAX_GIC_NR)
568 BUG();
569
db0d4db2
MZ
570 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
571 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
254056f3
CC
572
573 if (!dist_base || !cpu_base)
574 return;
575
576 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
577 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
578 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
579
580 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
581 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
582 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
583
584 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
585 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
586
587 writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
588 writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
589}
590
591static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
592{
593 int i;
594
595 for (i = 0; i < MAX_GIC_NR; i++) {
db0d4db2
MZ
596#ifdef CONFIG_GIC_NON_BANKED
597 /* Skip over unused GICs */
598 if (!gic_data[i].get_base)
599 continue;
600#endif
254056f3
CC
601 switch (cmd) {
602 case CPU_PM_ENTER:
603 gic_cpu_save(i);
604 break;
605 case CPU_PM_ENTER_FAILED:
606 case CPU_PM_EXIT:
607 gic_cpu_restore(i);
608 break;
609 case CPU_CLUSTER_PM_ENTER:
610 gic_dist_save(i);
611 break;
612 case CPU_CLUSTER_PM_ENTER_FAILED:
613 case CPU_CLUSTER_PM_EXIT:
614 gic_dist_restore(i);
615 break;
616 }
617 }
618
619 return NOTIFY_OK;
620}
621
622static struct notifier_block gic_notifier_block = {
623 .notifier_call = gic_notifier,
624};
625
626static void __init gic_pm_init(struct gic_chip_data *gic)
627{
628 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
629 sizeof(u32));
630 BUG_ON(!gic->saved_ppi_enable);
631
632 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
633 sizeof(u32));
634 BUG_ON(!gic->saved_ppi_conf);
635
abdd7b91
MZ
636 if (gic == &gic_data[0])
637 cpu_pm_register_notifier(&gic_notifier_block);
254056f3
CC
638}
639#else
640static void __init gic_pm_init(struct gic_chip_data *gic)
641{
642}
643#endif
644
b1cffebf
RH
645#ifdef CONFIG_SMP
646void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
647{
648 int cpu;
649 unsigned long map = 0;
650
651 /* Convert our logical CPU mask into a physical one. */
652 for_each_cpu(cpu, mask)
91bdf0d0 653 map |= gic_cpu_map[cpu];
b1cffebf
RH
654
655 /*
656 * Ensure that stores to Normal memory are visible to the
657 * other CPUs before issuing the IPI.
658 */
659 dsb();
660
661 /* this always happens on GIC0 */
662 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
663}
664#endif
665
75294957
GL
666static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
667 irq_hw_number_t hw)
668{
669 if (hw < 32) {
670 irq_set_percpu_devid(irq);
671 irq_set_chip_and_handler(irq, &gic_chip,
672 handle_percpu_devid_irq);
673 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
674 } else {
675 irq_set_chip_and_handler(irq, &gic_chip,
676 handle_fasteoi_irq);
677 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
678 }
679 irq_set_chip_data(irq, d->host_data);
680 return 0;
681}
682
7bb69bad
GL
683static int gic_irq_domain_xlate(struct irq_domain *d,
684 struct device_node *controller,
685 const u32 *intspec, unsigned int intsize,
686 unsigned long *out_hwirq, unsigned int *out_type)
b3f7ed03
RH
687{
688 if (d->of_node != controller)
689 return -EINVAL;
690 if (intsize < 3)
691 return -EINVAL;
692
693 /* Get the interrupt number and add 16 to skip over SGIs */
694 *out_hwirq = intspec[1] + 16;
695
696 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
697 if (!intspec[0])
698 *out_hwirq += 16;
699
700 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
701 return 0;
702}
b3f7ed03 703
c0114709 704#ifdef CONFIG_SMP
8c37bb3a
PG
705static int gic_secondary_init(struct notifier_block *nfb, unsigned long action,
706 void *hcpu)
c0114709 707{
8b6fd652 708 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
c0114709
CM
709 gic_cpu_init(&gic_data[0]);
710 return NOTIFY_OK;
711}
712
713/*
714 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
715 * priority because the GIC needs to be up before the ARM generic timers.
716 */
8c37bb3a 717static struct notifier_block gic_cpu_notifier = {
c0114709
CM
718 .notifier_call = gic_secondary_init,
719 .priority = 100,
720};
721#endif
722
15a25980 723const struct irq_domain_ops gic_irq_domain_ops = {
75294957 724 .map = gic_irq_domain_map,
7bb69bad 725 .xlate = gic_irq_domain_xlate,
4294f8ba
RH
726};
727
db0d4db2
MZ
728void __init gic_init_bases(unsigned int gic_nr, int irq_start,
729 void __iomem *dist_base, void __iomem *cpu_base,
75294957 730 u32 percpu_offset, struct device_node *node)
b580b899 731{
75294957 732 irq_hw_number_t hwirq_base;
bef8f9ee 733 struct gic_chip_data *gic;
384a2902 734 int gic_irqs, irq_base, i;
bef8f9ee
RK
735
736 BUG_ON(gic_nr >= MAX_GIC_NR);
737
738 gic = &gic_data[gic_nr];
db0d4db2
MZ
739#ifdef CONFIG_GIC_NON_BANKED
740 if (percpu_offset) { /* Frankein-GIC without banked registers... */
741 unsigned int cpu;
742
743 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
744 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
745 if (WARN_ON(!gic->dist_base.percpu_base ||
746 !gic->cpu_base.percpu_base)) {
747 free_percpu(gic->dist_base.percpu_base);
748 free_percpu(gic->cpu_base.percpu_base);
749 return;
750 }
751
752 for_each_possible_cpu(cpu) {
753 unsigned long offset = percpu_offset * cpu_logical_map(cpu);
754 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
755 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
756 }
757
758 gic_set_base_accessor(gic, gic_get_percpu_base);
759 } else
760#endif
761 { /* Normal, sane GIC... */
762 WARN(percpu_offset,
763 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
764 percpu_offset);
765 gic->dist_base.common_base = dist_base;
766 gic->cpu_base.common_base = cpu_base;
767 gic_set_base_accessor(gic, gic_get_common_base);
768 }
bef8f9ee 769
384a2902
NP
770 /*
771 * Initialize the CPU interface map to all CPUs.
772 * It will be refined as each CPU probes its ID.
773 */
774 for (i = 0; i < NR_GIC_CPU_IF; i++)
775 gic_cpu_map[i] = 0xff;
776
4294f8ba
RH
777 /*
778 * For primary GICs, skip over SGIs.
779 * For secondary GICs, skip over PPIs, too.
780 */
e0b823e9 781 if (gic_nr == 0 && (irq_start & 31) > 0) {
12679a2d 782 hwirq_base = 16;
e0b823e9
WD
783 if (irq_start != -1)
784 irq_start = (irq_start & ~31) + 16;
785 } else {
12679a2d 786 hwirq_base = 32;
fe41db7b 787 }
4294f8ba
RH
788
789 /*
790 * Find out how many interrupts are supported.
791 * The GIC only supports up to 1020 interrupt sources.
792 */
db0d4db2 793 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
4294f8ba
RH
794 gic_irqs = (gic_irqs + 1) * 32;
795 if (gic_irqs > 1020)
796 gic_irqs = 1020;
797 gic->gic_irqs = gic_irqs;
798
75294957
GL
799 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
800 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs, numa_node_id());
801 if (IS_ERR_VALUE(irq_base)) {
f37a53cc
RH
802 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
803 irq_start);
75294957 804 irq_base = irq_start;
f37a53cc 805 }
75294957
GL
806 gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
807 hwirq_base, &gic_irq_domain_ops, gic);
808 if (WARN_ON(!gic->domain))
809 return;
bef8f9ee 810
b1cffebf
RH
811#ifdef CONFIG_SMP
812 set_smp_cross_call(gic_raise_softirq);
c0114709 813 register_cpu_notifier(&gic_cpu_notifier);
b1cffebf 814#endif
cfed7d60
RH
815
816 set_handle_irq(gic_handle_irq);
817
9c12845e 818 gic_chip.flags |= gic_arch_extn.flags;
4294f8ba 819 gic_dist_init(gic);
bef8f9ee 820 gic_cpu_init(gic);
254056f3 821 gic_pm_init(gic);
b580b899
RK
822}
823
b3f7ed03 824#ifdef CONFIG_OF
46f101df 825static int gic_cnt __initdata;
b3f7ed03
RH
826
827int __init gic_of_init(struct device_node *node, struct device_node *parent)
828{
829 void __iomem *cpu_base;
830 void __iomem *dist_base;
db0d4db2 831 u32 percpu_offset;
b3f7ed03 832 int irq;
b3f7ed03
RH
833
834 if (WARN_ON(!node))
835 return -ENODEV;
836
837 dist_base = of_iomap(node, 0);
838 WARN(!dist_base, "unable to map gic dist registers\n");
839
840 cpu_base = of_iomap(node, 1);
841 WARN(!cpu_base, "unable to map gic cpu registers\n");
842
db0d4db2
MZ
843 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
844 percpu_offset = 0;
845
75294957 846 gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
b3f7ed03
RH
847
848 if (parent) {
849 irq = irq_of_parse_and_map(node, 0);
850 gic_cascade_irq(gic_cnt, irq);
851 }
852 gic_cnt++;
853 return 0;
854}
81243e44
RH
855IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
856IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
857IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
858IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
859
b3f7ed03 860#endif
This page took 0.906039 seconds and 5 git commands to generate.