Commit | Line | Data |
---|---|---|
f27ecacc | 1 | /* |
f27ecacc RK |
2 | * Copyright (C) 2002 ARM Limited, All Rights Reserved. |
3 | * | |
4 | * This program is free software; you can redistribute it and/or modify | |
5 | * it under the terms of the GNU General Public License version 2 as | |
6 | * published by the Free Software Foundation. | |
7 | * | |
8 | * Interrupt architecture for the GIC: | |
9 | * | |
10 | * o There is one Interrupt Distributor, which receives interrupts | |
11 | * from system devices and sends them to the Interrupt Controllers. | |
12 | * | |
13 | * o There is one CPU Interface per CPU, which sends interrupts sent | |
14 | * by the Distributor, and interrupts generated locally, to the | |
b3a1bde4 CM |
15 | * associated CPU. The base address of the CPU interface is usually |
16 | * aliased so that the same address points to different chips depending | |
17 | * on the CPU it is accessed from. | |
f27ecacc RK |
18 | * |
19 | * Note that IRQs 0-31 are special - they are local to each CPU. | |
20 | * As such, the enable set/clear, pending set/clear and active bit | |
21 | * registers are banked per-cpu for these sources. | |
22 | */ | |
23 | #include <linux/init.h> | |
24 | #include <linux/kernel.h> | |
f37a53cc | 25 | #include <linux/err.h> |
7e1efcf5 | 26 | #include <linux/module.h> |
f27ecacc RK |
27 | #include <linux/list.h> |
28 | #include <linux/smp.h> | |
c0114709 | 29 | #include <linux/cpu.h> |
254056f3 | 30 | #include <linux/cpu_pm.h> |
dcb86e8c | 31 | #include <linux/cpumask.h> |
fced80c7 | 32 | #include <linux/io.h> |
b3f7ed03 RH |
33 | #include <linux/of.h> |
34 | #include <linux/of_address.h> | |
35 | #include <linux/of_irq.h> | |
d60fc389 | 36 | #include <linux/acpi.h> |
4294f8ba | 37 | #include <linux/irqdomain.h> |
292b293c MZ |
38 | #include <linux/interrupt.h> |
39 | #include <linux/percpu.h> | |
40 | #include <linux/slab.h> | |
41a83e06 | 41 | #include <linux/irqchip.h> |
de88cbb7 | 42 | #include <linux/irqchip/chained_irq.h> |
520f7bd7 | 43 | #include <linux/irqchip/arm-gic.h> |
f27ecacc | 44 | |
29e697b1 | 45 | #include <asm/cputype.h> |
f27ecacc | 46 | #include <asm/irq.h> |
562e0027 | 47 | #include <asm/exception.h> |
eb50439b | 48 | #include <asm/smp_plat.h> |
0b996fd3 | 49 | #include <asm/virt.h> |
f27ecacc | 50 | |
d51d0af4 | 51 | #include "irq-gic-common.h" |
f27ecacc | 52 | |
76e52dd0 MZ |
53 | #ifdef CONFIG_ARM64 |
54 | #include <asm/cpufeature.h> | |
55 | ||
56 | static void gic_check_cpu_features(void) | |
57 | { | |
58 | WARN_TAINT_ONCE(cpus_have_cap(ARM64_HAS_SYSREG_GIC_CPUIF), | |
59 | TAINT_CPU_OUT_OF_SPEC, | |
60 | "GICv3 system registers enabled, broken firmware!\n"); | |
61 | } | |
62 | #else | |
63 | #define gic_check_cpu_features() do { } while(0) | |
64 | #endif | |
65 | ||
db0d4db2 MZ |
66 | union gic_base { |
67 | void __iomem *common_base; | |
6859358e | 68 | void __percpu * __iomem *percpu_base; |
db0d4db2 MZ |
69 | }; |
70 | ||
71 | struct gic_chip_data { | |
58b89649 | 72 | struct irq_chip chip; |
db0d4db2 MZ |
73 | union gic_base dist_base; |
74 | union gic_base cpu_base; | |
f673b9b5 JH |
75 | void __iomem *raw_dist_base; |
76 | void __iomem *raw_cpu_base; | |
77 | u32 percpu_offset; | |
db0d4db2 MZ |
78 | #ifdef CONFIG_CPU_PM |
79 | u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)]; | |
1c7d4dd4 | 80 | u32 saved_spi_active[DIV_ROUND_UP(1020, 32)]; |
db0d4db2 MZ |
81 | u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)]; |
82 | u32 saved_spi_target[DIV_ROUND_UP(1020, 4)]; | |
83 | u32 __percpu *saved_ppi_enable; | |
1c7d4dd4 | 84 | u32 __percpu *saved_ppi_active; |
db0d4db2 MZ |
85 | u32 __percpu *saved_ppi_conf; |
86 | #endif | |
75294957 | 87 | struct irq_domain *domain; |
db0d4db2 MZ |
88 | unsigned int gic_irqs; |
89 | #ifdef CONFIG_GIC_NON_BANKED | |
90 | void __iomem *(*get_base)(union gic_base *); | |
91 | #endif | |
92 | }; | |
93 | ||
bd31b859 | 94 | static DEFINE_RAW_SPINLOCK(irq_controller_lock); |
f27ecacc | 95 | |
384a2902 NP |
96 | /* |
97 | * The GIC mapping of CPU interfaces does not necessarily match | |
98 | * the logical CPU numbering. Let's use a mapping as returned | |
99 | * by the GIC itself. | |
100 | */ | |
101 | #define NR_GIC_CPU_IF 8 | |
102 | static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly; | |
103 | ||
0b996fd3 MZ |
104 | static struct static_key supports_deactivate = STATIC_KEY_INIT_TRUE; |
105 | ||
a27d21e0 | 106 | static struct gic_chip_data gic_data[CONFIG_ARM_GIC_MAX_NR] __read_mostly; |
b3a1bde4 | 107 | |
db0d4db2 MZ |
108 | #ifdef CONFIG_GIC_NON_BANKED |
109 | static void __iomem *gic_get_percpu_base(union gic_base *base) | |
110 | { | |
513d1a28 | 111 | return raw_cpu_read(*base->percpu_base); |
db0d4db2 MZ |
112 | } |
113 | ||
114 | static void __iomem *gic_get_common_base(union gic_base *base) | |
115 | { | |
116 | return base->common_base; | |
117 | } | |
118 | ||
119 | static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data) | |
120 | { | |
121 | return data->get_base(&data->dist_base); | |
122 | } | |
123 | ||
124 | static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data) | |
125 | { | |
126 | return data->get_base(&data->cpu_base); | |
127 | } | |
128 | ||
129 | static inline void gic_set_base_accessor(struct gic_chip_data *data, | |
130 | void __iomem *(*f)(union gic_base *)) | |
131 | { | |
132 | data->get_base = f; | |
133 | } | |
134 | #else | |
135 | #define gic_data_dist_base(d) ((d)->dist_base.common_base) | |
136 | #define gic_data_cpu_base(d) ((d)->cpu_base.common_base) | |
46f101df | 137 | #define gic_set_base_accessor(d, f) |
db0d4db2 MZ |
138 | #endif |
139 | ||
7d1f4288 | 140 | static inline void __iomem *gic_dist_base(struct irq_data *d) |
b3a1bde4 | 141 | { |
7d1f4288 | 142 | struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d); |
db0d4db2 | 143 | return gic_data_dist_base(gic_data); |
b3a1bde4 CM |
144 | } |
145 | ||
7d1f4288 | 146 | static inline void __iomem *gic_cpu_base(struct irq_data *d) |
b3a1bde4 | 147 | { |
7d1f4288 | 148 | struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d); |
db0d4db2 | 149 | return gic_data_cpu_base(gic_data); |
b3a1bde4 CM |
150 | } |
151 | ||
7d1f4288 | 152 | static inline unsigned int gic_irq(struct irq_data *d) |
b3a1bde4 | 153 | { |
4294f8ba | 154 | return d->hwirq; |
b3a1bde4 CM |
155 | } |
156 | ||
01f779f4 MZ |
157 | static inline bool cascading_gic_irq(struct irq_data *d) |
158 | { | |
159 | void *data = irq_data_get_irq_handler_data(d); | |
160 | ||
161 | /* | |
71466535 TG |
162 | * If handler_data is set, this is a cascading interrupt, and |
163 | * it cannot possibly be forwarded. | |
01f779f4 | 164 | */ |
71466535 | 165 | return data != NULL; |
01f779f4 MZ |
166 | } |
167 | ||
f27ecacc RK |
168 | /* |
169 | * Routines to acknowledge, disable and enable interrupts | |
f27ecacc | 170 | */ |
56717807 MZ |
171 | static void gic_poke_irq(struct irq_data *d, u32 offset) |
172 | { | |
173 | u32 mask = 1 << (gic_irq(d) % 32); | |
174 | writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4); | |
175 | } | |
176 | ||
177 | static int gic_peek_irq(struct irq_data *d, u32 offset) | |
f27ecacc | 178 | { |
4294f8ba | 179 | u32 mask = 1 << (gic_irq(d) % 32); |
56717807 MZ |
180 | return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask); |
181 | } | |
182 | ||
183 | static void gic_mask_irq(struct irq_data *d) | |
184 | { | |
56717807 | 185 | gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR); |
f27ecacc RK |
186 | } |
187 | ||
0b996fd3 MZ |
188 | static void gic_eoimode1_mask_irq(struct irq_data *d) |
189 | { | |
190 | gic_mask_irq(d); | |
01f779f4 MZ |
191 | /* |
192 | * When masking a forwarded interrupt, make sure it is | |
193 | * deactivated as well. | |
194 | * | |
195 | * This ensures that an interrupt that is getting | |
196 | * disabled/masked will not get "stuck", because there is | |
197 | * noone to deactivate it (guest is being terminated). | |
198 | */ | |
71466535 | 199 | if (irqd_is_forwarded_to_vcpu(d)) |
01f779f4 | 200 | gic_poke_irq(d, GIC_DIST_ACTIVE_CLEAR); |
0b996fd3 MZ |
201 | } |
202 | ||
7d1f4288 | 203 | static void gic_unmask_irq(struct irq_data *d) |
f27ecacc | 204 | { |
56717807 | 205 | gic_poke_irq(d, GIC_DIST_ENABLE_SET); |
f27ecacc RK |
206 | } |
207 | ||
1a01753e WD |
208 | static void gic_eoi_irq(struct irq_data *d) |
209 | { | |
6ac77e46 | 210 | writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI); |
1a01753e WD |
211 | } |
212 | ||
0b996fd3 MZ |
213 | static void gic_eoimode1_eoi_irq(struct irq_data *d) |
214 | { | |
01f779f4 | 215 | /* Do not deactivate an IRQ forwarded to a vcpu. */ |
71466535 | 216 | if (irqd_is_forwarded_to_vcpu(d)) |
01f779f4 MZ |
217 | return; |
218 | ||
0b996fd3 MZ |
219 | writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_DEACTIVATE); |
220 | } | |
221 | ||
56717807 MZ |
222 | static int gic_irq_set_irqchip_state(struct irq_data *d, |
223 | enum irqchip_irq_state which, bool val) | |
224 | { | |
225 | u32 reg; | |
226 | ||
227 | switch (which) { | |
228 | case IRQCHIP_STATE_PENDING: | |
229 | reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR; | |
230 | break; | |
231 | ||
232 | case IRQCHIP_STATE_ACTIVE: | |
233 | reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR; | |
234 | break; | |
235 | ||
236 | case IRQCHIP_STATE_MASKED: | |
237 | reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET; | |
238 | break; | |
239 | ||
240 | default: | |
241 | return -EINVAL; | |
242 | } | |
243 | ||
244 | gic_poke_irq(d, reg); | |
245 | return 0; | |
246 | } | |
247 | ||
248 | static int gic_irq_get_irqchip_state(struct irq_data *d, | |
249 | enum irqchip_irq_state which, bool *val) | |
250 | { | |
251 | switch (which) { | |
252 | case IRQCHIP_STATE_PENDING: | |
253 | *val = gic_peek_irq(d, GIC_DIST_PENDING_SET); | |
254 | break; | |
255 | ||
256 | case IRQCHIP_STATE_ACTIVE: | |
257 | *val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET); | |
258 | break; | |
259 | ||
260 | case IRQCHIP_STATE_MASKED: | |
261 | *val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET); | |
262 | break; | |
263 | ||
264 | default: | |
265 | return -EINVAL; | |
266 | } | |
267 | ||
268 | return 0; | |
269 | } | |
270 | ||
7d1f4288 | 271 | static int gic_set_type(struct irq_data *d, unsigned int type) |
5c0c1f08 | 272 | { |
7d1f4288 LB |
273 | void __iomem *base = gic_dist_base(d); |
274 | unsigned int gicirq = gic_irq(d); | |
5c0c1f08 RV |
275 | |
276 | /* Interrupt configuration for SGIs can't be changed */ | |
277 | if (gicirq < 16) | |
278 | return -EINVAL; | |
279 | ||
fb7e7deb LD |
280 | /* SPIs have restrictions on the supported types */ |
281 | if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH && | |
282 | type != IRQ_TYPE_EDGE_RISING) | |
5c0c1f08 RV |
283 | return -EINVAL; |
284 | ||
1dcc73d7 | 285 | return gic_configure_irq(gicirq, type, base, NULL); |
d7ed36a4 SS |
286 | } |
287 | ||
01f779f4 MZ |
288 | static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu) |
289 | { | |
290 | /* Only interrupts on the primary GIC can be forwarded to a vcpu. */ | |
291 | if (cascading_gic_irq(d)) | |
292 | return -EINVAL; | |
293 | ||
71466535 TG |
294 | if (vcpu) |
295 | irqd_set_forwarded_to_vcpu(d); | |
296 | else | |
297 | irqd_clr_forwarded_to_vcpu(d); | |
01f779f4 MZ |
298 | return 0; |
299 | } | |
300 | ||
a06f5466 | 301 | #ifdef CONFIG_SMP |
c191789c RK |
302 | static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val, |
303 | bool force) | |
f27ecacc | 304 | { |
7d1f4288 | 305 | void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3); |
ffde1de6 | 306 | unsigned int cpu, shift = (gic_irq(d) % 4) * 8; |
c191789c | 307 | u32 val, mask, bit; |
cf613871 | 308 | unsigned long flags; |
f27ecacc | 309 | |
ffde1de6 TG |
310 | if (!force) |
311 | cpu = cpumask_any_and(mask_val, cpu_online_mask); | |
312 | else | |
313 | cpu = cpumask_first(mask_val); | |
314 | ||
384a2902 | 315 | if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids) |
87507500 | 316 | return -EINVAL; |
c191789c | 317 | |
cf613871 | 318 | raw_spin_lock_irqsave(&irq_controller_lock, flags); |
c191789c | 319 | mask = 0xff << shift; |
384a2902 | 320 | bit = gic_cpu_map[cpu] << shift; |
6ac77e46 SS |
321 | val = readl_relaxed(reg) & ~mask; |
322 | writel_relaxed(val | bit, reg); | |
cf613871 | 323 | raw_spin_unlock_irqrestore(&irq_controller_lock, flags); |
d5dedd45 | 324 | |
0407dace | 325 | return IRQ_SET_MASK_OK_DONE; |
f27ecacc | 326 | } |
a06f5466 | 327 | #endif |
f27ecacc | 328 | |
8783dd3a | 329 | static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs) |
562e0027 MZ |
330 | { |
331 | u32 irqstat, irqnr; | |
332 | struct gic_chip_data *gic = &gic_data[0]; | |
333 | void __iomem *cpu_base = gic_data_cpu_base(gic); | |
334 | ||
335 | do { | |
336 | irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK); | |
b8802f76 | 337 | irqnr = irqstat & GICC_IAR_INT_ID_MASK; |
562e0027 | 338 | |
327ebe1f | 339 | if (likely(irqnr > 15 && irqnr < 1020)) { |
0b996fd3 MZ |
340 | if (static_key_true(&supports_deactivate)) |
341 | writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI); | |
60031b4e | 342 | handle_domain_irq(gic->domain, irqnr, regs); |
562e0027 MZ |
343 | continue; |
344 | } | |
345 | if (irqnr < 16) { | |
346 | writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI); | |
0b996fd3 MZ |
347 | if (static_key_true(&supports_deactivate)) |
348 | writel_relaxed(irqstat, cpu_base + GIC_CPU_DEACTIVATE); | |
562e0027 | 349 | #ifdef CONFIG_SMP |
f86c4fbd WD |
350 | /* |
351 | * Ensure any shared data written by the CPU sending | |
352 | * the IPI is read after we've read the ACK register | |
353 | * on the GIC. | |
354 | * | |
355 | * Pairs with the write barrier in gic_raise_softirq | |
356 | */ | |
357 | smp_rmb(); | |
562e0027 MZ |
358 | handle_IPI(irqnr, regs); |
359 | #endif | |
360 | continue; | |
361 | } | |
362 | break; | |
363 | } while (1); | |
364 | } | |
365 | ||
bd0b9ac4 | 366 | static void gic_handle_cascade_irq(struct irq_desc *desc) |
b3a1bde4 | 367 | { |
5b29264c JL |
368 | struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc); |
369 | struct irq_chip *chip = irq_desc_get_chip(desc); | |
0f347bb9 | 370 | unsigned int cascade_irq, gic_irq; |
b3a1bde4 CM |
371 | unsigned long status; |
372 | ||
1a01753e | 373 | chained_irq_enter(chip, desc); |
b3a1bde4 | 374 | |
bd31b859 | 375 | raw_spin_lock(&irq_controller_lock); |
db0d4db2 | 376 | status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK); |
bd31b859 | 377 | raw_spin_unlock(&irq_controller_lock); |
b3a1bde4 | 378 | |
e5f81539 FK |
379 | gic_irq = (status & GICC_IAR_INT_ID_MASK); |
380 | if (gic_irq == GICC_INT_SPURIOUS) | |
b3a1bde4 | 381 | goto out; |
b3a1bde4 | 382 | |
75294957 GL |
383 | cascade_irq = irq_find_mapping(chip_data->domain, gic_irq); |
384 | if (unlikely(gic_irq < 32 || gic_irq > 1020)) | |
bd0b9ac4 | 385 | handle_bad_irq(desc); |
0f347bb9 RK |
386 | else |
387 | generic_handle_irq(cascade_irq); | |
b3a1bde4 CM |
388 | |
389 | out: | |
1a01753e | 390 | chained_irq_exit(chip, desc); |
b3a1bde4 CM |
391 | } |
392 | ||
38c677cb | 393 | static struct irq_chip gic_chip = { |
7d1f4288 LB |
394 | .irq_mask = gic_mask_irq, |
395 | .irq_unmask = gic_unmask_irq, | |
1a01753e | 396 | .irq_eoi = gic_eoi_irq, |
7d1f4288 | 397 | .irq_set_type = gic_set_type, |
56717807 MZ |
398 | .irq_get_irqchip_state = gic_irq_get_irqchip_state, |
399 | .irq_set_irqchip_state = gic_irq_set_irqchip_state, | |
aec89ef7 SH |
400 | .flags = IRQCHIP_SET_TYPE_MASKED | |
401 | IRQCHIP_SKIP_SET_WAKE | | |
402 | IRQCHIP_MASK_ON_SUSPEND, | |
f27ecacc RK |
403 | }; |
404 | ||
b3a1bde4 CM |
405 | void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq) |
406 | { | |
a27d21e0 | 407 | BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR); |
4d83fcf8 TG |
408 | irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq, |
409 | &gic_data[gic_nr]); | |
b3a1bde4 CM |
410 | } |
411 | ||
2bb31351 RK |
412 | static u8 gic_get_cpumask(struct gic_chip_data *gic) |
413 | { | |
414 | void __iomem *base = gic_data_dist_base(gic); | |
415 | u32 mask, i; | |
416 | ||
417 | for (i = mask = 0; i < 32; i += 4) { | |
418 | mask = readl_relaxed(base + GIC_DIST_TARGET + i); | |
419 | mask |= mask >> 16; | |
420 | mask |= mask >> 8; | |
421 | if (mask) | |
422 | break; | |
423 | } | |
424 | ||
6e3aca44 | 425 | if (!mask && num_possible_cpus() > 1) |
2bb31351 RK |
426 | pr_crit("GIC CPU mask not found - kernel will fail to boot.\n"); |
427 | ||
428 | return mask; | |
429 | } | |
430 | ||
4c2880b3 | 431 | static void gic_cpu_if_up(struct gic_chip_data *gic) |
32289506 | 432 | { |
4c2880b3 | 433 | void __iomem *cpu_base = gic_data_cpu_base(gic); |
32289506 | 434 | u32 bypass = 0; |
0b996fd3 MZ |
435 | u32 mode = 0; |
436 | ||
389a00d3 | 437 | if (gic == &gic_data[0] && static_key_true(&supports_deactivate)) |
0b996fd3 | 438 | mode = GIC_CPU_CTRL_EOImodeNS; |
32289506 FK |
439 | |
440 | /* | |
441 | * Preserve bypass disable bits to be written back later | |
442 | */ | |
443 | bypass = readl(cpu_base + GIC_CPU_CTRL); | |
444 | bypass &= GICC_DIS_BYPASS_MASK; | |
445 | ||
0b996fd3 | 446 | writel_relaxed(bypass | mode | GICC_ENABLE, cpu_base + GIC_CPU_CTRL); |
32289506 FK |
447 | } |
448 | ||
449 | ||
4294f8ba | 450 | static void __init gic_dist_init(struct gic_chip_data *gic) |
f27ecacc | 451 | { |
75294957 | 452 | unsigned int i; |
267840f3 | 453 | u32 cpumask; |
4294f8ba | 454 | unsigned int gic_irqs = gic->gic_irqs; |
db0d4db2 | 455 | void __iomem *base = gic_data_dist_base(gic); |
f27ecacc | 456 | |
e5f81539 | 457 | writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL); |
f27ecacc | 458 | |
f27ecacc RK |
459 | /* |
460 | * Set all global interrupts to this CPU only. | |
461 | */ | |
2bb31351 RK |
462 | cpumask = gic_get_cpumask(gic); |
463 | cpumask |= cpumask << 8; | |
464 | cpumask |= cpumask << 16; | |
e6afec9b | 465 | for (i = 32; i < gic_irqs; i += 4) |
6ac77e46 | 466 | writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4); |
f27ecacc | 467 | |
d51d0af4 | 468 | gic_dist_config(base, gic_irqs, NULL); |
f27ecacc | 469 | |
e5f81539 | 470 | writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL); |
f27ecacc RK |
471 | } |
472 | ||
dc9722cc | 473 | static int gic_cpu_init(struct gic_chip_data *gic) |
f27ecacc | 474 | { |
db0d4db2 MZ |
475 | void __iomem *dist_base = gic_data_dist_base(gic); |
476 | void __iomem *base = gic_data_cpu_base(gic); | |
384a2902 | 477 | unsigned int cpu_mask, cpu = smp_processor_id(); |
9395f6ea RK |
478 | int i; |
479 | ||
384a2902 | 480 | /* |
567e5a01 JH |
481 | * Setting up the CPU map is only relevant for the primary GIC |
482 | * because any nested/secondary GICs do not directly interface | |
483 | * with the CPU(s). | |
384a2902 | 484 | */ |
567e5a01 JH |
485 | if (gic == &gic_data[0]) { |
486 | /* | |
487 | * Get what the GIC says our CPU mask is. | |
488 | */ | |
dc9722cc JH |
489 | if (WARN_ON(cpu >= NR_GIC_CPU_IF)) |
490 | return -EINVAL; | |
491 | ||
567e5a01 JH |
492 | cpu_mask = gic_get_cpumask(gic); |
493 | gic_cpu_map[cpu] = cpu_mask; | |
384a2902 | 494 | |
567e5a01 JH |
495 | /* |
496 | * Clear our mask from the other map entries in case they're | |
497 | * still undefined. | |
498 | */ | |
499 | for (i = 0; i < NR_GIC_CPU_IF; i++) | |
500 | if (i != cpu) | |
501 | gic_cpu_map[i] &= ~cpu_mask; | |
502 | } | |
384a2902 | 503 | |
d51d0af4 | 504 | gic_cpu_config(dist_base, NULL); |
9395f6ea | 505 | |
e5f81539 | 506 | writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK); |
4c2880b3 | 507 | gic_cpu_if_up(gic); |
dc9722cc JH |
508 | |
509 | return 0; | |
f27ecacc RK |
510 | } |
511 | ||
4c2880b3 | 512 | int gic_cpu_if_down(unsigned int gic_nr) |
10d9eb8a | 513 | { |
4c2880b3 | 514 | void __iomem *cpu_base; |
32289506 FK |
515 | u32 val = 0; |
516 | ||
a27d21e0 | 517 | if (gic_nr >= CONFIG_ARM_GIC_MAX_NR) |
4c2880b3 JH |
518 | return -EINVAL; |
519 | ||
520 | cpu_base = gic_data_cpu_base(&gic_data[gic_nr]); | |
32289506 FK |
521 | val = readl(cpu_base + GIC_CPU_CTRL); |
522 | val &= ~GICC_ENABLE; | |
523 | writel_relaxed(val, cpu_base + GIC_CPU_CTRL); | |
4c2880b3 JH |
524 | |
525 | return 0; | |
10d9eb8a NP |
526 | } |
527 | ||
254056f3 CC |
528 | #ifdef CONFIG_CPU_PM |
529 | /* | |
530 | * Saves the GIC distributor registers during suspend or idle. Must be called | |
531 | * with interrupts disabled but before powering down the GIC. After calling | |
532 | * this function, no interrupts will be delivered by the GIC, and another | |
533 | * platform-specific wakeup source must be enabled. | |
534 | */ | |
6e5b5924 | 535 | static void gic_dist_save(struct gic_chip_data *gic) |
254056f3 CC |
536 | { |
537 | unsigned int gic_irqs; | |
538 | void __iomem *dist_base; | |
539 | int i; | |
540 | ||
6e5b5924 JH |
541 | if (WARN_ON(!gic)) |
542 | return; | |
254056f3 | 543 | |
6e5b5924 JH |
544 | gic_irqs = gic->gic_irqs; |
545 | dist_base = gic_data_dist_base(gic); | |
254056f3 CC |
546 | |
547 | if (!dist_base) | |
548 | return; | |
549 | ||
550 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++) | |
6e5b5924 | 551 | gic->saved_spi_conf[i] = |
254056f3 CC |
552 | readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4); |
553 | ||
554 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) | |
6e5b5924 | 555 | gic->saved_spi_target[i] = |
254056f3 CC |
556 | readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4); |
557 | ||
558 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) | |
6e5b5924 | 559 | gic->saved_spi_enable[i] = |
254056f3 | 560 | readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4); |
1c7d4dd4 MZ |
561 | |
562 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) | |
6e5b5924 | 563 | gic->saved_spi_active[i] = |
1c7d4dd4 | 564 | readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4); |
254056f3 CC |
565 | } |
566 | ||
567 | /* | |
568 | * Restores the GIC distributor registers during resume or when coming out of | |
569 | * idle. Must be called before enabling interrupts. If a level interrupt | |
570 | * that occured while the GIC was suspended is still present, it will be | |
571 | * handled normally, but any edge interrupts that occured will not be seen by | |
572 | * the GIC and need to be handled by the platform-specific wakeup source. | |
573 | */ | |
6e5b5924 | 574 | static void gic_dist_restore(struct gic_chip_data *gic) |
254056f3 CC |
575 | { |
576 | unsigned int gic_irqs; | |
577 | unsigned int i; | |
578 | void __iomem *dist_base; | |
579 | ||
6e5b5924 JH |
580 | if (WARN_ON(!gic)) |
581 | return; | |
254056f3 | 582 | |
6e5b5924 JH |
583 | gic_irqs = gic->gic_irqs; |
584 | dist_base = gic_data_dist_base(gic); | |
254056f3 CC |
585 | |
586 | if (!dist_base) | |
587 | return; | |
588 | ||
e5f81539 | 589 | writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL); |
254056f3 CC |
590 | |
591 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++) | |
6e5b5924 | 592 | writel_relaxed(gic->saved_spi_conf[i], |
254056f3 CC |
593 | dist_base + GIC_DIST_CONFIG + i * 4); |
594 | ||
595 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) | |
e5f81539 | 596 | writel_relaxed(GICD_INT_DEF_PRI_X4, |
254056f3 CC |
597 | dist_base + GIC_DIST_PRI + i * 4); |
598 | ||
599 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++) | |
6e5b5924 | 600 | writel_relaxed(gic->saved_spi_target[i], |
254056f3 CC |
601 | dist_base + GIC_DIST_TARGET + i * 4); |
602 | ||
92eda4ad MZ |
603 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) { |
604 | writel_relaxed(GICD_INT_EN_CLR_X32, | |
605 | dist_base + GIC_DIST_ENABLE_CLEAR + i * 4); | |
6e5b5924 | 606 | writel_relaxed(gic->saved_spi_enable[i], |
254056f3 | 607 | dist_base + GIC_DIST_ENABLE_SET + i * 4); |
92eda4ad | 608 | } |
254056f3 | 609 | |
1c7d4dd4 MZ |
610 | for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) { |
611 | writel_relaxed(GICD_INT_EN_CLR_X32, | |
612 | dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4); | |
6e5b5924 | 613 | writel_relaxed(gic->saved_spi_active[i], |
1c7d4dd4 MZ |
614 | dist_base + GIC_DIST_ACTIVE_SET + i * 4); |
615 | } | |
616 | ||
e5f81539 | 617 | writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL); |
254056f3 CC |
618 | } |
619 | ||
6e5b5924 | 620 | static void gic_cpu_save(struct gic_chip_data *gic) |
254056f3 CC |
621 | { |
622 | int i; | |
623 | u32 *ptr; | |
624 | void __iomem *dist_base; | |
625 | void __iomem *cpu_base; | |
626 | ||
6e5b5924 JH |
627 | if (WARN_ON(!gic)) |
628 | return; | |
254056f3 | 629 | |
6e5b5924 JH |
630 | dist_base = gic_data_dist_base(gic); |
631 | cpu_base = gic_data_cpu_base(gic); | |
254056f3 CC |
632 | |
633 | if (!dist_base || !cpu_base) | |
634 | return; | |
635 | ||
6e5b5924 | 636 | ptr = raw_cpu_ptr(gic->saved_ppi_enable); |
254056f3 CC |
637 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) |
638 | ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4); | |
639 | ||
6e5b5924 | 640 | ptr = raw_cpu_ptr(gic->saved_ppi_active); |
1c7d4dd4 MZ |
641 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) |
642 | ptr[i] = readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4); | |
643 | ||
6e5b5924 | 644 | ptr = raw_cpu_ptr(gic->saved_ppi_conf); |
254056f3 CC |
645 | for (i = 0; i < DIV_ROUND_UP(32, 16); i++) |
646 | ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4); | |
647 | ||
648 | } | |
649 | ||
6e5b5924 | 650 | static void gic_cpu_restore(struct gic_chip_data *gic) |
254056f3 CC |
651 | { |
652 | int i; | |
653 | u32 *ptr; | |
654 | void __iomem *dist_base; | |
655 | void __iomem *cpu_base; | |
656 | ||
6e5b5924 JH |
657 | if (WARN_ON(!gic)) |
658 | return; | |
254056f3 | 659 | |
6e5b5924 JH |
660 | dist_base = gic_data_dist_base(gic); |
661 | cpu_base = gic_data_cpu_base(gic); | |
254056f3 CC |
662 | |
663 | if (!dist_base || !cpu_base) | |
664 | return; | |
665 | ||
6e5b5924 | 666 | ptr = raw_cpu_ptr(gic->saved_ppi_enable); |
92eda4ad MZ |
667 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) { |
668 | writel_relaxed(GICD_INT_EN_CLR_X32, | |
669 | dist_base + GIC_DIST_ENABLE_CLEAR + i * 4); | |
254056f3 | 670 | writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4); |
92eda4ad | 671 | } |
254056f3 | 672 | |
6e5b5924 | 673 | ptr = raw_cpu_ptr(gic->saved_ppi_active); |
1c7d4dd4 MZ |
674 | for (i = 0; i < DIV_ROUND_UP(32, 32); i++) { |
675 | writel_relaxed(GICD_INT_EN_CLR_X32, | |
676 | dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4); | |
677 | writel_relaxed(ptr[i], dist_base + GIC_DIST_ACTIVE_SET + i * 4); | |
678 | } | |
679 | ||
6e5b5924 | 680 | ptr = raw_cpu_ptr(gic->saved_ppi_conf); |
254056f3 CC |
681 | for (i = 0; i < DIV_ROUND_UP(32, 16); i++) |
682 | writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4); | |
683 | ||
684 | for (i = 0; i < DIV_ROUND_UP(32, 4); i++) | |
e5f81539 FK |
685 | writel_relaxed(GICD_INT_DEF_PRI_X4, |
686 | dist_base + GIC_DIST_PRI + i * 4); | |
254056f3 | 687 | |
e5f81539 | 688 | writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK); |
6e5b5924 | 689 | gic_cpu_if_up(gic); |
254056f3 CC |
690 | } |
691 | ||
692 | static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v) | |
693 | { | |
694 | int i; | |
695 | ||
a27d21e0 | 696 | for (i = 0; i < CONFIG_ARM_GIC_MAX_NR; i++) { |
db0d4db2 MZ |
697 | #ifdef CONFIG_GIC_NON_BANKED |
698 | /* Skip over unused GICs */ | |
699 | if (!gic_data[i].get_base) | |
700 | continue; | |
701 | #endif | |
254056f3 CC |
702 | switch (cmd) { |
703 | case CPU_PM_ENTER: | |
6e5b5924 | 704 | gic_cpu_save(&gic_data[i]); |
254056f3 CC |
705 | break; |
706 | case CPU_PM_ENTER_FAILED: | |
707 | case CPU_PM_EXIT: | |
6e5b5924 | 708 | gic_cpu_restore(&gic_data[i]); |
254056f3 CC |
709 | break; |
710 | case CPU_CLUSTER_PM_ENTER: | |
6e5b5924 | 711 | gic_dist_save(&gic_data[i]); |
254056f3 CC |
712 | break; |
713 | case CPU_CLUSTER_PM_ENTER_FAILED: | |
714 | case CPU_CLUSTER_PM_EXIT: | |
6e5b5924 | 715 | gic_dist_restore(&gic_data[i]); |
254056f3 CC |
716 | break; |
717 | } | |
718 | } | |
719 | ||
720 | return NOTIFY_OK; | |
721 | } | |
722 | ||
723 | static struct notifier_block gic_notifier_block = { | |
724 | .notifier_call = gic_notifier, | |
725 | }; | |
726 | ||
dc9722cc | 727 | static int __init gic_pm_init(struct gic_chip_data *gic) |
254056f3 CC |
728 | { |
729 | gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4, | |
730 | sizeof(u32)); | |
dc9722cc JH |
731 | if (WARN_ON(!gic->saved_ppi_enable)) |
732 | return -ENOMEM; | |
254056f3 | 733 | |
1c7d4dd4 MZ |
734 | gic->saved_ppi_active = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4, |
735 | sizeof(u32)); | |
dc9722cc JH |
736 | if (WARN_ON(!gic->saved_ppi_active)) |
737 | goto free_ppi_enable; | |
1c7d4dd4 | 738 | |
254056f3 CC |
739 | gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4, |
740 | sizeof(u32)); | |
dc9722cc JH |
741 | if (WARN_ON(!gic->saved_ppi_conf)) |
742 | goto free_ppi_active; | |
254056f3 | 743 | |
abdd7b91 MZ |
744 | if (gic == &gic_data[0]) |
745 | cpu_pm_register_notifier(&gic_notifier_block); | |
dc9722cc JH |
746 | |
747 | return 0; | |
748 | ||
749 | free_ppi_active: | |
750 | free_percpu(gic->saved_ppi_active); | |
751 | free_ppi_enable: | |
752 | free_percpu(gic->saved_ppi_enable); | |
753 | ||
754 | return -ENOMEM; | |
254056f3 CC |
755 | } |
756 | #else | |
dc9722cc | 757 | static int __init gic_pm_init(struct gic_chip_data *gic) |
254056f3 | 758 | { |
dc9722cc | 759 | return 0; |
254056f3 CC |
760 | } |
761 | #endif | |
762 | ||
b1cffebf | 763 | #ifdef CONFIG_SMP |
6859358e | 764 | static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq) |
b1cffebf RH |
765 | { |
766 | int cpu; | |
1a6b69b6 NP |
767 | unsigned long flags, map = 0; |
768 | ||
769 | raw_spin_lock_irqsave(&irq_controller_lock, flags); | |
b1cffebf RH |
770 | |
771 | /* Convert our logical CPU mask into a physical one. */ | |
772 | for_each_cpu(cpu, mask) | |
91bdf0d0 | 773 | map |= gic_cpu_map[cpu]; |
b1cffebf RH |
774 | |
775 | /* | |
776 | * Ensure that stores to Normal memory are visible to the | |
8adbf57f | 777 | * other CPUs before they observe us issuing the IPI. |
b1cffebf | 778 | */ |
8adbf57f | 779 | dmb(ishst); |
b1cffebf RH |
780 | |
781 | /* this always happens on GIC0 */ | |
782 | writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT); | |
1a6b69b6 NP |
783 | |
784 | raw_spin_unlock_irqrestore(&irq_controller_lock, flags); | |
785 | } | |
786 | #endif | |
787 | ||
788 | #ifdef CONFIG_BL_SWITCHER | |
14d2ca61 NP |
789 | /* |
790 | * gic_send_sgi - send a SGI directly to given CPU interface number | |
791 | * | |
792 | * cpu_id: the ID for the destination CPU interface | |
793 | * irq: the IPI number to send a SGI for | |
794 | */ | |
795 | void gic_send_sgi(unsigned int cpu_id, unsigned int irq) | |
796 | { | |
797 | BUG_ON(cpu_id >= NR_GIC_CPU_IF); | |
798 | cpu_id = 1 << cpu_id; | |
799 | /* this always happens on GIC0 */ | |
800 | writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT); | |
801 | } | |
802 | ||
ed96762e NP |
803 | /* |
804 | * gic_get_cpu_id - get the CPU interface ID for the specified CPU | |
805 | * | |
806 | * @cpu: the logical CPU number to get the GIC ID for. | |
807 | * | |
808 | * Return the CPU interface ID for the given logical CPU number, | |
809 | * or -1 if the CPU number is too large or the interface ID is | |
810 | * unknown (more than one bit set). | |
811 | */ | |
812 | int gic_get_cpu_id(unsigned int cpu) | |
813 | { | |
814 | unsigned int cpu_bit; | |
815 | ||
816 | if (cpu >= NR_GIC_CPU_IF) | |
817 | return -1; | |
818 | cpu_bit = gic_cpu_map[cpu]; | |
819 | if (cpu_bit & (cpu_bit - 1)) | |
820 | return -1; | |
821 | return __ffs(cpu_bit); | |
822 | } | |
823 | ||
1a6b69b6 NP |
824 | /* |
825 | * gic_migrate_target - migrate IRQs to another CPU interface | |
826 | * | |
827 | * @new_cpu_id: the CPU target ID to migrate IRQs to | |
828 | * | |
829 | * Migrate all peripheral interrupts with a target matching the current CPU | |
830 | * to the interface corresponding to @new_cpu_id. The CPU interface mapping | |
831 | * is also updated. Targets to other CPU interfaces are unchanged. | |
832 | * This must be called with IRQs locally disabled. | |
833 | */ | |
834 | void gic_migrate_target(unsigned int new_cpu_id) | |
835 | { | |
836 | unsigned int cur_cpu_id, gic_irqs, gic_nr = 0; | |
837 | void __iomem *dist_base; | |
838 | int i, ror_val, cpu = smp_processor_id(); | |
839 | u32 val, cur_target_mask, active_mask; | |
840 | ||
a27d21e0 | 841 | BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR); |
1a6b69b6 NP |
842 | |
843 | dist_base = gic_data_dist_base(&gic_data[gic_nr]); | |
844 | if (!dist_base) | |
845 | return; | |
846 | gic_irqs = gic_data[gic_nr].gic_irqs; | |
847 | ||
848 | cur_cpu_id = __ffs(gic_cpu_map[cpu]); | |
849 | cur_target_mask = 0x01010101 << cur_cpu_id; | |
850 | ror_val = (cur_cpu_id - new_cpu_id) & 31; | |
851 | ||
852 | raw_spin_lock(&irq_controller_lock); | |
853 | ||
854 | /* Update the target interface for this logical CPU */ | |
855 | gic_cpu_map[cpu] = 1 << new_cpu_id; | |
856 | ||
857 | /* | |
858 | * Find all the peripheral interrupts targetting the current | |
859 | * CPU interface and migrate them to the new CPU interface. | |
860 | * We skip DIST_TARGET 0 to 7 as they are read-only. | |
861 | */ | |
862 | for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) { | |
863 | val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4); | |
864 | active_mask = val & cur_target_mask; | |
865 | if (active_mask) { | |
866 | val &= ~active_mask; | |
867 | val |= ror32(active_mask, ror_val); | |
868 | writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4); | |
869 | } | |
870 | } | |
871 | ||
872 | raw_spin_unlock(&irq_controller_lock); | |
873 | ||
874 | /* | |
875 | * Now let's migrate and clear any potential SGIs that might be | |
876 | * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET | |
877 | * is a banked register, we can only forward the SGI using | |
878 | * GIC_DIST_SOFTINT. The original SGI source is lost but Linux | |
879 | * doesn't use that information anyway. | |
880 | * | |
881 | * For the same reason we do not adjust SGI source information | |
882 | * for previously sent SGIs by us to other CPUs either. | |
883 | */ | |
884 | for (i = 0; i < 16; i += 4) { | |
885 | int j; | |
886 | val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i); | |
887 | if (!val) | |
888 | continue; | |
889 | writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i); | |
890 | for (j = i; j < i + 4; j++) { | |
891 | if (val & 0xff) | |
892 | writel_relaxed((1 << (new_cpu_id + 16)) | j, | |
893 | dist_base + GIC_DIST_SOFTINT); | |
894 | val >>= 8; | |
895 | } | |
896 | } | |
b1cffebf | 897 | } |
eeb44658 NP |
898 | |
899 | /* | |
900 | * gic_get_sgir_physaddr - get the physical address for the SGI register | |
901 | * | |
902 | * REturn the physical address of the SGI register to be used | |
903 | * by some early assembly code when the kernel is not yet available. | |
904 | */ | |
905 | static unsigned long gic_dist_physaddr; | |
906 | ||
907 | unsigned long gic_get_sgir_physaddr(void) | |
908 | { | |
909 | if (!gic_dist_physaddr) | |
910 | return 0; | |
911 | return gic_dist_physaddr + GIC_DIST_SOFTINT; | |
912 | } | |
913 | ||
914 | void __init gic_init_physaddr(struct device_node *node) | |
915 | { | |
916 | struct resource res; | |
917 | if (of_address_to_resource(node, 0, &res) == 0) { | |
918 | gic_dist_physaddr = res.start; | |
919 | pr_info("GIC physical location is %#lx\n", gic_dist_physaddr); | |
920 | } | |
921 | } | |
922 | ||
923 | #else | |
924 | #define gic_init_physaddr(node) do { } while (0) | |
b1cffebf RH |
925 | #endif |
926 | ||
75294957 GL |
927 | static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq, |
928 | irq_hw_number_t hw) | |
929 | { | |
58b89649 | 930 | struct gic_chip_data *gic = d->host_data; |
0b996fd3 | 931 | |
75294957 GL |
932 | if (hw < 32) { |
933 | irq_set_percpu_devid(irq); | |
58b89649 | 934 | irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data, |
9a1091ef | 935 | handle_percpu_devid_irq, NULL, NULL); |
d17cab44 | 936 | irq_set_status_flags(irq, IRQ_NOAUTOEN); |
75294957 | 937 | } else { |
58b89649 | 938 | irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data, |
9a1091ef | 939 | handle_fasteoi_irq, NULL, NULL); |
d17cab44 | 940 | irq_set_probe(irq); |
75294957 | 941 | } |
75294957 GL |
942 | return 0; |
943 | } | |
944 | ||
006e983b S |
945 | static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq) |
946 | { | |
006e983b S |
947 | } |
948 | ||
f833f57f MZ |
949 | static int gic_irq_domain_translate(struct irq_domain *d, |
950 | struct irq_fwspec *fwspec, | |
951 | unsigned long *hwirq, | |
952 | unsigned int *type) | |
953 | { | |
954 | if (is_of_node(fwspec->fwnode)) { | |
955 | if (fwspec->param_count < 3) | |
956 | return -EINVAL; | |
957 | ||
958 | /* Get the interrupt number and add 16 to skip over SGIs */ | |
959 | *hwirq = fwspec->param[1] + 16; | |
960 | ||
961 | /* | |
962 | * For SPIs, we need to add 16 more to get the GIC irq | |
963 | * ID number | |
964 | */ | |
965 | if (!fwspec->param[0]) | |
966 | *hwirq += 16; | |
967 | ||
968 | *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK; | |
969 | return 0; | |
970 | } | |
971 | ||
75aba7b0 | 972 | if (is_fwnode_irqchip(fwspec->fwnode)) { |
891ae769 MZ |
973 | if(fwspec->param_count != 2) |
974 | return -EINVAL; | |
975 | ||
976 | *hwirq = fwspec->param[0]; | |
977 | *type = fwspec->param[1]; | |
978 | return 0; | |
979 | } | |
980 | ||
f833f57f MZ |
981 | return -EINVAL; |
982 | } | |
983 | ||
c0114709 | 984 | #ifdef CONFIG_SMP |
8c37bb3a PG |
985 | static int gic_secondary_init(struct notifier_block *nfb, unsigned long action, |
986 | void *hcpu) | |
c0114709 | 987 | { |
8b6fd652 | 988 | if (action == CPU_STARTING || action == CPU_STARTING_FROZEN) |
c0114709 CM |
989 | gic_cpu_init(&gic_data[0]); |
990 | return NOTIFY_OK; | |
991 | } | |
992 | ||
993 | /* | |
994 | * Notifier for enabling the GIC CPU interface. Set an arbitrarily high | |
995 | * priority because the GIC needs to be up before the ARM generic timers. | |
996 | */ | |
8c37bb3a | 997 | static struct notifier_block gic_cpu_notifier = { |
c0114709 CM |
998 | .notifier_call = gic_secondary_init, |
999 | .priority = 100, | |
1000 | }; | |
1001 | #endif | |
1002 | ||
9a1091ef YC |
1003 | static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq, |
1004 | unsigned int nr_irqs, void *arg) | |
1005 | { | |
1006 | int i, ret; | |
1007 | irq_hw_number_t hwirq; | |
1008 | unsigned int type = IRQ_TYPE_NONE; | |
f833f57f | 1009 | struct irq_fwspec *fwspec = arg; |
9a1091ef | 1010 | |
f833f57f | 1011 | ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type); |
9a1091ef YC |
1012 | if (ret) |
1013 | return ret; | |
1014 | ||
1015 | for (i = 0; i < nr_irqs; i++) | |
1016 | gic_irq_domain_map(domain, virq + i, hwirq + i); | |
1017 | ||
1018 | return 0; | |
1019 | } | |
1020 | ||
1021 | static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = { | |
f833f57f | 1022 | .translate = gic_irq_domain_translate, |
9a1091ef YC |
1023 | .alloc = gic_irq_domain_alloc, |
1024 | .free = irq_domain_free_irqs_top, | |
1025 | }; | |
1026 | ||
6859358e | 1027 | static const struct irq_domain_ops gic_irq_domain_ops = { |
75294957 | 1028 | .map = gic_irq_domain_map, |
006e983b | 1029 | .unmap = gic_irq_domain_unmap, |
4294f8ba RH |
1030 | }; |
1031 | ||
f673b9b5 JH |
1032 | static int __init __gic_init_bases(struct gic_chip_data *gic, int irq_start, |
1033 | struct fwnode_handle *handle) | |
b580b899 | 1034 | { |
75294957 | 1035 | irq_hw_number_t hwirq_base; |
dc9722cc | 1036 | int gic_irqs, irq_base, i, ret; |
bef8f9ee | 1037 | |
f673b9b5 JH |
1038 | if (WARN_ON(!gic || gic->domain)) |
1039 | return -EINVAL; | |
bef8f9ee | 1040 | |
76e52dd0 MZ |
1041 | gic_check_cpu_features(); |
1042 | ||
58b89649 | 1043 | /* Initialize irq_chip */ |
c2baa2f3 JH |
1044 | gic->chip = gic_chip; |
1045 | ||
f673b9b5 | 1046 | if (static_key_true(&supports_deactivate) && gic == &gic_data[0]) { |
c2baa2f3 JH |
1047 | gic->chip.irq_mask = gic_eoimode1_mask_irq; |
1048 | gic->chip.irq_eoi = gic_eoimode1_eoi_irq; | |
1049 | gic->chip.irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity; | |
dc9722cc | 1050 | gic->chip.name = kasprintf(GFP_KERNEL, "GICv2"); |
58b89649 | 1051 | } else { |
f673b9b5 JH |
1052 | gic->chip.name = kasprintf(GFP_KERNEL, "GIC-%d", |
1053 | (int)(gic - &gic_data[0])); | |
58b89649 LW |
1054 | } |
1055 | ||
7bf29d3a | 1056 | #ifdef CONFIG_SMP |
f673b9b5 | 1057 | if (gic == &gic_data[0]) |
7bf29d3a JH |
1058 | gic->chip.irq_set_affinity = gic_set_affinity; |
1059 | #endif | |
1060 | ||
f673b9b5 | 1061 | if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) { |
dc9722cc | 1062 | /* Frankein-GIC without banked registers... */ |
db0d4db2 MZ |
1063 | unsigned int cpu; |
1064 | ||
1065 | gic->dist_base.percpu_base = alloc_percpu(void __iomem *); | |
1066 | gic->cpu_base.percpu_base = alloc_percpu(void __iomem *); | |
1067 | if (WARN_ON(!gic->dist_base.percpu_base || | |
1068 | !gic->cpu_base.percpu_base)) { | |
dc9722cc JH |
1069 | ret = -ENOMEM; |
1070 | goto error; | |
db0d4db2 MZ |
1071 | } |
1072 | ||
1073 | for_each_possible_cpu(cpu) { | |
29e697b1 TF |
1074 | u32 mpidr = cpu_logical_map(cpu); |
1075 | u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0); | |
f673b9b5 JH |
1076 | unsigned long offset = gic->percpu_offset * core_id; |
1077 | *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = | |
1078 | gic->raw_dist_base + offset; | |
1079 | *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = | |
1080 | gic->raw_cpu_base + offset; | |
db0d4db2 MZ |
1081 | } |
1082 | ||
1083 | gic_set_base_accessor(gic, gic_get_percpu_base); | |
dc9722cc JH |
1084 | } else { |
1085 | /* Normal, sane GIC... */ | |
f673b9b5 | 1086 | WARN(gic->percpu_offset, |
db0d4db2 | 1087 | "GIC_NON_BANKED not enabled, ignoring %08x offset!", |
f673b9b5 JH |
1088 | gic->percpu_offset); |
1089 | gic->dist_base.common_base = gic->raw_dist_base; | |
1090 | gic->cpu_base.common_base = gic->raw_cpu_base; | |
db0d4db2 MZ |
1091 | gic_set_base_accessor(gic, gic_get_common_base); |
1092 | } | |
bef8f9ee | 1093 | |
4294f8ba RH |
1094 | /* |
1095 | * Find out how many interrupts are supported. | |
1096 | * The GIC only supports up to 1020 interrupt sources. | |
1097 | */ | |
db0d4db2 | 1098 | gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f; |
4294f8ba RH |
1099 | gic_irqs = (gic_irqs + 1) * 32; |
1100 | if (gic_irqs > 1020) | |
1101 | gic_irqs = 1020; | |
1102 | gic->gic_irqs = gic_irqs; | |
1103 | ||
891ae769 MZ |
1104 | if (handle) { /* DT/ACPI */ |
1105 | gic->domain = irq_domain_create_linear(handle, gic_irqs, | |
1106 | &gic_irq_domain_hierarchy_ops, | |
1107 | gic); | |
1108 | } else { /* Legacy support */ | |
9a1091ef YC |
1109 | /* |
1110 | * For primary GICs, skip over SGIs. | |
1111 | * For secondary GICs, skip over PPIs, too. | |
1112 | */ | |
f673b9b5 | 1113 | if (gic == &gic_data[0] && (irq_start & 31) > 0) { |
9a1091ef YC |
1114 | hwirq_base = 16; |
1115 | if (irq_start != -1) | |
1116 | irq_start = (irq_start & ~31) + 16; | |
1117 | } else { | |
1118 | hwirq_base = 32; | |
1119 | } | |
1120 | ||
1121 | gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */ | |
006e983b | 1122 | |
006e983b S |
1123 | irq_base = irq_alloc_descs(irq_start, 16, gic_irqs, |
1124 | numa_node_id()); | |
1125 | if (IS_ERR_VALUE(irq_base)) { | |
1126 | WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n", | |
1127 | irq_start); | |
1128 | irq_base = irq_start; | |
1129 | } | |
1130 | ||
891ae769 | 1131 | gic->domain = irq_domain_add_legacy(NULL, gic_irqs, irq_base, |
006e983b | 1132 | hwirq_base, &gic_irq_domain_ops, gic); |
f37a53cc | 1133 | } |
006e983b | 1134 | |
dc9722cc JH |
1135 | if (WARN_ON(!gic->domain)) { |
1136 | ret = -ENODEV; | |
1137 | goto error; | |
1138 | } | |
bef8f9ee | 1139 | |
f673b9b5 | 1140 | if (gic == &gic_data[0]) { |
567e5a01 JH |
1141 | /* |
1142 | * Initialize the CPU interface map to all CPUs. | |
1143 | * It will be refined as each CPU probes its ID. | |
1144 | * This is only necessary for the primary GIC. | |
1145 | */ | |
1146 | for (i = 0; i < NR_GIC_CPU_IF; i++) | |
1147 | gic_cpu_map[i] = 0xff; | |
b1cffebf | 1148 | #ifdef CONFIG_SMP |
08332dff MR |
1149 | set_smp_cross_call(gic_raise_softirq); |
1150 | register_cpu_notifier(&gic_cpu_notifier); | |
b1cffebf | 1151 | #endif |
08332dff | 1152 | set_handle_irq(gic_handle_irq); |
0b996fd3 MZ |
1153 | if (static_key_true(&supports_deactivate)) |
1154 | pr_info("GIC: Using split EOI/Deactivate mode\n"); | |
08332dff | 1155 | } |
cfed7d60 | 1156 | |
4294f8ba | 1157 | gic_dist_init(gic); |
dc9722cc JH |
1158 | ret = gic_cpu_init(gic); |
1159 | if (ret) | |
1160 | goto error; | |
1161 | ||
1162 | ret = gic_pm_init(gic); | |
1163 | if (ret) | |
1164 | goto error; | |
1165 | ||
1166 | return 0; | |
1167 | ||
1168 | error: | |
f673b9b5 | 1169 | if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) { |
dc9722cc JH |
1170 | free_percpu(gic->dist_base.percpu_base); |
1171 | free_percpu(gic->cpu_base.percpu_base); | |
1172 | } | |
1173 | ||
1174 | kfree(gic->chip.name); | |
1175 | ||
1176 | return ret; | |
b580b899 RK |
1177 | } |
1178 | ||
e81a7cd9 MZ |
1179 | void __init gic_init(unsigned int gic_nr, int irq_start, |
1180 | void __iomem *dist_base, void __iomem *cpu_base) | |
4a6ac304 | 1181 | { |
f673b9b5 JH |
1182 | struct gic_chip_data *gic; |
1183 | ||
1184 | if (WARN_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR)) | |
1185 | return; | |
1186 | ||
4a6ac304 MZ |
1187 | /* |
1188 | * Non-DT/ACPI systems won't run a hypervisor, so let's not | |
1189 | * bother with these... | |
1190 | */ | |
1191 | static_key_slow_dec(&supports_deactivate); | |
f673b9b5 JH |
1192 | |
1193 | gic = &gic_data[gic_nr]; | |
1194 | gic->raw_dist_base = dist_base; | |
1195 | gic->raw_cpu_base = cpu_base; | |
1196 | ||
1197 | __gic_init_bases(gic, irq_start, NULL); | |
4a6ac304 MZ |
1198 | } |
1199 | ||
b3f7ed03 | 1200 | #ifdef CONFIG_OF |
46f101df | 1201 | static int gic_cnt __initdata; |
b3f7ed03 | 1202 | |
12e14066 MZ |
1203 | static bool gic_check_eoimode(struct device_node *node, void __iomem **base) |
1204 | { | |
1205 | struct resource cpuif_res; | |
1206 | ||
1207 | of_address_to_resource(node, 1, &cpuif_res); | |
1208 | ||
1209 | if (!is_hyp_mode_available()) | |
1210 | return false; | |
1211 | if (resource_size(&cpuif_res) < SZ_8K) | |
1212 | return false; | |
1213 | if (resource_size(&cpuif_res) == SZ_128K) { | |
1214 | u32 val_low, val_high; | |
1215 | ||
1216 | /* | |
1217 | * Verify that we have the first 4kB of a GIC400 | |
1218 | * aliased over the first 64kB by checking the | |
1219 | * GICC_IIDR register on both ends. | |
1220 | */ | |
1221 | val_low = readl_relaxed(*base + GIC_CPU_IDENT); | |
1222 | val_high = readl_relaxed(*base + GIC_CPU_IDENT + 0xf000); | |
1223 | if ((val_low & 0xffff0fff) != 0x0202043B || | |
1224 | val_low != val_high) | |
1225 | return false; | |
1226 | ||
1227 | /* | |
1228 | * Move the base up by 60kB, so that we have a 8kB | |
1229 | * contiguous region, which allows us to use GICC_DIR | |
1230 | * at its normal offset. Please pass me that bucket. | |
1231 | */ | |
1232 | *base += 0xf000; | |
1233 | cpuif_res.start += 0xf000; | |
1234 | pr_warn("GIC: Adjusting CPU interface base to %pa", | |
1235 | &cpuif_res.start); | |
1236 | } | |
1237 | ||
1238 | return true; | |
1239 | } | |
1240 | ||
8673c1d7 | 1241 | int __init |
6859358e | 1242 | gic_of_init(struct device_node *node, struct device_node *parent) |
b3f7ed03 | 1243 | { |
f673b9b5 | 1244 | struct gic_chip_data *gic; |
dc9722cc | 1245 | int irq, ret; |
b3f7ed03 RH |
1246 | |
1247 | if (WARN_ON(!node)) | |
1248 | return -ENODEV; | |
1249 | ||
f673b9b5 JH |
1250 | if (WARN_ON(gic_cnt >= CONFIG_ARM_GIC_MAX_NR)) |
1251 | return -EINVAL; | |
1252 | ||
1253 | gic = &gic_data[gic_cnt]; | |
1254 | ||
1255 | gic->raw_dist_base = of_iomap(node, 0); | |
1256 | if (WARN(!gic->raw_dist_base, "unable to map gic dist registers\n")) | |
26acfe74 | 1257 | return -ENOMEM; |
b3f7ed03 | 1258 | |
f673b9b5 JH |
1259 | gic->raw_cpu_base = of_iomap(node, 1); |
1260 | if (WARN(!gic->raw_cpu_base, "unable to map gic cpu registers\n")) { | |
1261 | iounmap(gic->raw_dist_base); | |
26acfe74 JH |
1262 | return -ENOMEM; |
1263 | } | |
b3f7ed03 | 1264 | |
0b996fd3 MZ |
1265 | /* |
1266 | * Disable split EOI/Deactivate if either HYP is not available | |
1267 | * or the CPU interface is too small. | |
1268 | */ | |
f673b9b5 | 1269 | if (gic_cnt == 0 && !gic_check_eoimode(node, &gic->raw_cpu_base)) |
0b996fd3 MZ |
1270 | static_key_slow_dec(&supports_deactivate); |
1271 | ||
f673b9b5 JH |
1272 | if (of_property_read_u32(node, "cpu-offset", &gic->percpu_offset)) |
1273 | gic->percpu_offset = 0; | |
db0d4db2 | 1274 | |
f673b9b5 | 1275 | ret = __gic_init_bases(gic, -1, &node->fwnode); |
dc9722cc | 1276 | if (ret) { |
f673b9b5 JH |
1277 | iounmap(gic->raw_dist_base); |
1278 | iounmap(gic->raw_cpu_base); | |
dc9722cc JH |
1279 | return ret; |
1280 | } | |
1281 | ||
eeb44658 NP |
1282 | if (!gic_cnt) |
1283 | gic_init_physaddr(node); | |
b3f7ed03 RH |
1284 | |
1285 | if (parent) { | |
1286 | irq = irq_of_parse_and_map(node, 0); | |
1287 | gic_cascade_irq(gic_cnt, irq); | |
1288 | } | |
853a33ce SS |
1289 | |
1290 | if (IS_ENABLED(CONFIG_ARM_GIC_V2M)) | |
0644b3da | 1291 | gicv2m_init(&node->fwnode, gic_data[gic_cnt].domain); |
853a33ce | 1292 | |
b3f7ed03 RH |
1293 | gic_cnt++; |
1294 | return 0; | |
1295 | } | |
144cb088 | 1296 | IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init); |
fa6e2eec LW |
1297 | IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init); |
1298 | IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init); | |
81243e44 RH |
1299 | IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init); |
1300 | IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init); | |
a97e8027 | 1301 | IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init); |
81243e44 RH |
1302 | IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init); |
1303 | IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init); | |
8709b9eb | 1304 | IRQCHIP_DECLARE(pl390, "arm,pl390", gic_of_init); |
81243e44 | 1305 | |
b3f7ed03 | 1306 | #endif |
d60fc389 TN |
1307 | |
1308 | #ifdef CONFIG_ACPI | |
f26527b1 | 1309 | static phys_addr_t cpu_phy_base __initdata; |
d60fc389 TN |
1310 | |
1311 | static int __init | |
1312 | gic_acpi_parse_madt_cpu(struct acpi_subtable_header *header, | |
1313 | const unsigned long end) | |
1314 | { | |
1315 | struct acpi_madt_generic_interrupt *processor; | |
1316 | phys_addr_t gic_cpu_base; | |
1317 | static int cpu_base_assigned; | |
1318 | ||
1319 | processor = (struct acpi_madt_generic_interrupt *)header; | |
1320 | ||
99e3e3ae | 1321 | if (BAD_MADT_GICC_ENTRY(processor, end)) |
d60fc389 TN |
1322 | return -EINVAL; |
1323 | ||
1324 | /* | |
1325 | * There is no support for non-banked GICv1/2 register in ACPI spec. | |
1326 | * All CPU interface addresses have to be the same. | |
1327 | */ | |
1328 | gic_cpu_base = processor->base_address; | |
1329 | if (cpu_base_assigned && gic_cpu_base != cpu_phy_base) | |
1330 | return -EINVAL; | |
1331 | ||
1332 | cpu_phy_base = gic_cpu_base; | |
1333 | cpu_base_assigned = 1; | |
1334 | return 0; | |
1335 | } | |
1336 | ||
f26527b1 MZ |
1337 | /* The things you have to do to just *count* something... */ |
1338 | static int __init acpi_dummy_func(struct acpi_subtable_header *header, | |
1339 | const unsigned long end) | |
d60fc389 | 1340 | { |
f26527b1 MZ |
1341 | return 0; |
1342 | } | |
d60fc389 | 1343 | |
f26527b1 MZ |
1344 | static bool __init acpi_gic_redist_is_present(void) |
1345 | { | |
1346 | return acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR, | |
1347 | acpi_dummy_func, 0) > 0; | |
1348 | } | |
d60fc389 | 1349 | |
f26527b1 MZ |
1350 | static bool __init gic_validate_dist(struct acpi_subtable_header *header, |
1351 | struct acpi_probe_entry *ape) | |
1352 | { | |
1353 | struct acpi_madt_generic_distributor *dist; | |
1354 | dist = (struct acpi_madt_generic_distributor *)header; | |
d60fc389 | 1355 | |
f26527b1 MZ |
1356 | return (dist->version == ape->driver_data && |
1357 | (dist->version != ACPI_MADT_GIC_VERSION_NONE || | |
1358 | !acpi_gic_redist_is_present())); | |
d60fc389 TN |
1359 | } |
1360 | ||
f26527b1 MZ |
1361 | #define ACPI_GICV2_DIST_MEM_SIZE (SZ_4K) |
1362 | #define ACPI_GIC_CPU_IF_MEM_SIZE (SZ_8K) | |
1363 | ||
1364 | static int __init gic_v2_acpi_init(struct acpi_subtable_header *header, | |
1365 | const unsigned long end) | |
d60fc389 | 1366 | { |
f26527b1 | 1367 | struct acpi_madt_generic_distributor *dist; |
891ae769 | 1368 | struct fwnode_handle *domain_handle; |
f673b9b5 | 1369 | struct gic_chip_data *gic = &gic_data[0]; |
dc9722cc | 1370 | int count, ret; |
d60fc389 TN |
1371 | |
1372 | /* Collect CPU base addresses */ | |
f26527b1 MZ |
1373 | count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT, |
1374 | gic_acpi_parse_madt_cpu, 0); | |
d60fc389 TN |
1375 | if (count <= 0) { |
1376 | pr_err("No valid GICC entries exist\n"); | |
1377 | return -EINVAL; | |
1378 | } | |
1379 | ||
f673b9b5 JH |
1380 | gic->raw_cpu_base = ioremap(cpu_phy_base, ACPI_GIC_CPU_IF_MEM_SIZE); |
1381 | if (!gic->raw_cpu_base) { | |
d60fc389 TN |
1382 | pr_err("Unable to map GICC registers\n"); |
1383 | return -ENOMEM; | |
1384 | } | |
1385 | ||
f26527b1 | 1386 | dist = (struct acpi_madt_generic_distributor *)header; |
f673b9b5 JH |
1387 | gic->raw_dist_base = ioremap(dist->base_address, |
1388 | ACPI_GICV2_DIST_MEM_SIZE); | |
1389 | if (!gic->raw_dist_base) { | |
d60fc389 | 1390 | pr_err("Unable to map GICD registers\n"); |
f673b9b5 | 1391 | iounmap(gic->raw_cpu_base); |
d60fc389 TN |
1392 | return -ENOMEM; |
1393 | } | |
1394 | ||
0b996fd3 MZ |
1395 | /* |
1396 | * Disable split EOI/Deactivate if HYP is not available. ACPI | |
1397 | * guarantees that we'll always have a GICv2, so the CPU | |
1398 | * interface will always be the right size. | |
1399 | */ | |
1400 | if (!is_hyp_mode_available()) | |
1401 | static_key_slow_dec(&supports_deactivate); | |
1402 | ||
d60fc389 | 1403 | /* |
891ae769 | 1404 | * Initialize GIC instance zero (no multi-GIC support). |
d60fc389 | 1405 | */ |
f673b9b5 | 1406 | domain_handle = irq_domain_alloc_fwnode(gic->raw_dist_base); |
891ae769 MZ |
1407 | if (!domain_handle) { |
1408 | pr_err("Unable to allocate domain handle\n"); | |
f673b9b5 JH |
1409 | iounmap(gic->raw_cpu_base); |
1410 | iounmap(gic->raw_dist_base); | |
891ae769 MZ |
1411 | return -ENOMEM; |
1412 | } | |
1413 | ||
f673b9b5 | 1414 | ret = __gic_init_bases(gic, -1, domain_handle); |
dc9722cc JH |
1415 | if (ret) { |
1416 | pr_err("Failed to initialise GIC\n"); | |
1417 | irq_domain_free_fwnode(domain_handle); | |
f673b9b5 JH |
1418 | iounmap(gic->raw_cpu_base); |
1419 | iounmap(gic->raw_dist_base); | |
dc9722cc JH |
1420 | return ret; |
1421 | } | |
d8f4f161 | 1422 | |
891ae769 | 1423 | acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle); |
0644b3da SS |
1424 | |
1425 | if (IS_ENABLED(CONFIG_ARM_GIC_V2M)) | |
1426 | gicv2m_init(NULL, gic_data[0].domain); | |
1427 | ||
d60fc389 TN |
1428 | return 0; |
1429 | } | |
f26527b1 MZ |
1430 | IRQCHIP_ACPI_DECLARE(gic_v2, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, |
1431 | gic_validate_dist, ACPI_MADT_GIC_VERSION_V2, | |
1432 | gic_v2_acpi_init); | |
1433 | IRQCHIP_ACPI_DECLARE(gic_v2_maybe, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, | |
1434 | gic_validate_dist, ACPI_MADT_GIC_VERSION_NONE, | |
1435 | gic_v2_acpi_init); | |
d60fc389 | 1436 | #endif |