[PATCH] KVM: MMU: add audit code to check mappings, etc are correct
[deliverable/linux.git] / drivers / kvm / mmu.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
10 *
11 * Authors:
12 * Yaniv Kamay <yaniv@qumranet.com>
13 * Avi Kivity <avi@qumranet.com>
14 *
15 * This work is licensed under the terms of the GNU GPL, version 2. See
16 * the COPYING file in the top-level directory.
17 *
18 */
19#include <linux/types.h>
20#include <linux/string.h>
21#include <asm/page.h>
22#include <linux/mm.h>
23#include <linux/highmem.h>
24#include <linux/module.h>
25
26#include "vmx.h"
27#include "kvm.h"
28
37a7d8b0
AK
29#undef MMU_DEBUG
30
31#undef AUDIT
32
33#ifdef AUDIT
34static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
35#else
36static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
37#endif
38
39#ifdef MMU_DEBUG
40
41#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
42#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
43
44#else
45
46#define pgprintk(x...) do { } while (0)
47#define rmap_printk(x...) do { } while (0)
48
49#endif
50
51#if defined(MMU_DEBUG) || defined(AUDIT)
52static int dbg = 1;
53#endif
6aa8b732
AK
54
55#define ASSERT(x) \
56 if (!(x)) { \
57 printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
58 __FILE__, __LINE__, #x); \
59 }
60
cea0f0e7
AK
61#define PT64_PT_BITS 9
62#define PT64_ENT_PER_PAGE (1 << PT64_PT_BITS)
63#define PT32_PT_BITS 10
64#define PT32_ENT_PER_PAGE (1 << PT32_PT_BITS)
6aa8b732
AK
65
66#define PT_WRITABLE_SHIFT 1
67
68#define PT_PRESENT_MASK (1ULL << 0)
69#define PT_WRITABLE_MASK (1ULL << PT_WRITABLE_SHIFT)
70#define PT_USER_MASK (1ULL << 2)
71#define PT_PWT_MASK (1ULL << 3)
72#define PT_PCD_MASK (1ULL << 4)
73#define PT_ACCESSED_MASK (1ULL << 5)
74#define PT_DIRTY_MASK (1ULL << 6)
75#define PT_PAGE_SIZE_MASK (1ULL << 7)
76#define PT_PAT_MASK (1ULL << 7)
77#define PT_GLOBAL_MASK (1ULL << 8)
78#define PT64_NX_MASK (1ULL << 63)
79
80#define PT_PAT_SHIFT 7
81#define PT_DIR_PAT_SHIFT 12
82#define PT_DIR_PAT_MASK (1ULL << PT_DIR_PAT_SHIFT)
83
84#define PT32_DIR_PSE36_SIZE 4
85#define PT32_DIR_PSE36_SHIFT 13
86#define PT32_DIR_PSE36_MASK (((1ULL << PT32_DIR_PSE36_SIZE) - 1) << PT32_DIR_PSE36_SHIFT)
87
88
89#define PT32_PTE_COPY_MASK \
8c7bb723 90 (PT_PRESENT_MASK | PT_ACCESSED_MASK | PT_DIRTY_MASK | PT_GLOBAL_MASK)
6aa8b732 91
8c7bb723 92#define PT64_PTE_COPY_MASK (PT64_NX_MASK | PT32_PTE_COPY_MASK)
6aa8b732
AK
93
94#define PT_FIRST_AVAIL_BITS_SHIFT 9
95#define PT64_SECOND_AVAIL_BITS_SHIFT 52
96
97#define PT_SHADOW_PS_MARK (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
98#define PT_SHADOW_IO_MARK (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
99
100#define PT_SHADOW_WRITABLE_SHIFT (PT_FIRST_AVAIL_BITS_SHIFT + 1)
101#define PT_SHADOW_WRITABLE_MASK (1ULL << PT_SHADOW_WRITABLE_SHIFT)
102
103#define PT_SHADOW_USER_SHIFT (PT_SHADOW_WRITABLE_SHIFT + 1)
104#define PT_SHADOW_USER_MASK (1ULL << (PT_SHADOW_USER_SHIFT))
105
106#define PT_SHADOW_BITS_OFFSET (PT_SHADOW_WRITABLE_SHIFT - PT_WRITABLE_SHIFT)
107
108#define VALID_PAGE(x) ((x) != INVALID_PAGE)
109
110#define PT64_LEVEL_BITS 9
111
112#define PT64_LEVEL_SHIFT(level) \
113 ( PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS )
114
115#define PT64_LEVEL_MASK(level) \
116 (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
117
118#define PT64_INDEX(address, level)\
119 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
120
121
122#define PT32_LEVEL_BITS 10
123
124#define PT32_LEVEL_SHIFT(level) \
125 ( PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS )
126
127#define PT32_LEVEL_MASK(level) \
128 (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
129
130#define PT32_INDEX(address, level)\
131 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
132
133
134#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & PAGE_MASK)
135#define PT64_DIR_BASE_ADDR_MASK \
136 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
137
138#define PT32_BASE_ADDR_MASK PAGE_MASK
139#define PT32_DIR_BASE_ADDR_MASK \
140 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
141
142
143#define PFERR_PRESENT_MASK (1U << 0)
144#define PFERR_WRITE_MASK (1U << 1)
145#define PFERR_USER_MASK (1U << 2)
146
147#define PT64_ROOT_LEVEL 4
148#define PT32_ROOT_LEVEL 2
149#define PT32E_ROOT_LEVEL 3
150
151#define PT_DIRECTORY_LEVEL 2
152#define PT_PAGE_TABLE_LEVEL 1
153
cd4a4e53
AK
154#define RMAP_EXT 4
155
156struct kvm_rmap_desc {
157 u64 *shadow_ptes[RMAP_EXT];
158 struct kvm_rmap_desc *more;
159};
160
6aa8b732
AK
161static int is_write_protection(struct kvm_vcpu *vcpu)
162{
163 return vcpu->cr0 & CR0_WP_MASK;
164}
165
166static int is_cpuid_PSE36(void)
167{
168 return 1;
169}
170
171static int is_present_pte(unsigned long pte)
172{
173 return pte & PT_PRESENT_MASK;
174}
175
176static int is_writeble_pte(unsigned long pte)
177{
178 return pte & PT_WRITABLE_MASK;
179}
180
181static int is_io_pte(unsigned long pte)
182{
183 return pte & PT_SHADOW_IO_MARK;
184}
185
cd4a4e53
AK
186static int is_rmap_pte(u64 pte)
187{
188 return (pte & (PT_WRITABLE_MASK | PT_PRESENT_MASK))
189 == (PT_WRITABLE_MASK | PT_PRESENT_MASK);
190}
191
e2dec939
AK
192static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
193 size_t objsize, int min)
714b93da
AK
194{
195 void *obj;
196
197 if (cache->nobjs >= min)
e2dec939 198 return 0;
714b93da
AK
199 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
200 obj = kzalloc(objsize, GFP_NOWAIT);
201 if (!obj)
e2dec939 202 return -ENOMEM;
714b93da
AK
203 cache->objects[cache->nobjs++] = obj;
204 }
e2dec939 205 return 0;
714b93da
AK
206}
207
208static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc)
209{
210 while (mc->nobjs)
211 kfree(mc->objects[--mc->nobjs]);
212}
213
e2dec939 214static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
714b93da 215{
e2dec939
AK
216 int r;
217
218 r = mmu_topup_memory_cache(&vcpu->mmu_pte_chain_cache,
219 sizeof(struct kvm_pte_chain), 4);
220 if (r)
221 goto out;
222 r = mmu_topup_memory_cache(&vcpu->mmu_rmap_desc_cache,
223 sizeof(struct kvm_rmap_desc), 1);
224out:
225 return r;
714b93da
AK
226}
227
228static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
229{
230 mmu_free_memory_cache(&vcpu->mmu_pte_chain_cache);
231 mmu_free_memory_cache(&vcpu->mmu_rmap_desc_cache);
232}
233
234static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
235 size_t size)
236{
237 void *p;
238
239 BUG_ON(!mc->nobjs);
240 p = mc->objects[--mc->nobjs];
241 memset(p, 0, size);
242 return p;
243}
244
245static void mmu_memory_cache_free(struct kvm_mmu_memory_cache *mc, void *obj)
246{
247 if (mc->nobjs < KVM_NR_MEM_OBJS)
248 mc->objects[mc->nobjs++] = obj;
249 else
250 kfree(obj);
251}
252
253static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
254{
255 return mmu_memory_cache_alloc(&vcpu->mmu_pte_chain_cache,
256 sizeof(struct kvm_pte_chain));
257}
258
259static void mmu_free_pte_chain(struct kvm_vcpu *vcpu,
260 struct kvm_pte_chain *pc)
261{
262 mmu_memory_cache_free(&vcpu->mmu_pte_chain_cache, pc);
263}
264
265static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
266{
267 return mmu_memory_cache_alloc(&vcpu->mmu_rmap_desc_cache,
268 sizeof(struct kvm_rmap_desc));
269}
270
271static void mmu_free_rmap_desc(struct kvm_vcpu *vcpu,
272 struct kvm_rmap_desc *rd)
273{
274 mmu_memory_cache_free(&vcpu->mmu_rmap_desc_cache, rd);
275}
276
cd4a4e53
AK
277/*
278 * Reverse mapping data structures:
279 *
280 * If page->private bit zero is zero, then page->private points to the
281 * shadow page table entry that points to page_address(page).
282 *
283 * If page->private bit zero is one, (then page->private & ~1) points
284 * to a struct kvm_rmap_desc containing more mappings.
285 */
714b93da 286static void rmap_add(struct kvm_vcpu *vcpu, u64 *spte)
cd4a4e53
AK
287{
288 struct page *page;
289 struct kvm_rmap_desc *desc;
290 int i;
291
292 if (!is_rmap_pte(*spte))
293 return;
294 page = pfn_to_page((*spte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT);
295 if (!page->private) {
296 rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
297 page->private = (unsigned long)spte;
298 } else if (!(page->private & 1)) {
299 rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
714b93da 300 desc = mmu_alloc_rmap_desc(vcpu);
cd4a4e53
AK
301 desc->shadow_ptes[0] = (u64 *)page->private;
302 desc->shadow_ptes[1] = spte;
303 page->private = (unsigned long)desc | 1;
304 } else {
305 rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
306 desc = (struct kvm_rmap_desc *)(page->private & ~1ul);
307 while (desc->shadow_ptes[RMAP_EXT-1] && desc->more)
308 desc = desc->more;
309 if (desc->shadow_ptes[RMAP_EXT-1]) {
714b93da 310 desc->more = mmu_alloc_rmap_desc(vcpu);
cd4a4e53
AK
311 desc = desc->more;
312 }
313 for (i = 0; desc->shadow_ptes[i]; ++i)
314 ;
315 desc->shadow_ptes[i] = spte;
316 }
317}
318
714b93da
AK
319static void rmap_desc_remove_entry(struct kvm_vcpu *vcpu,
320 struct page *page,
cd4a4e53
AK
321 struct kvm_rmap_desc *desc,
322 int i,
323 struct kvm_rmap_desc *prev_desc)
324{
325 int j;
326
327 for (j = RMAP_EXT - 1; !desc->shadow_ptes[j] && j > i; --j)
328 ;
329 desc->shadow_ptes[i] = desc->shadow_ptes[j];
330 desc->shadow_ptes[j] = 0;
331 if (j != 0)
332 return;
333 if (!prev_desc && !desc->more)
334 page->private = (unsigned long)desc->shadow_ptes[0];
335 else
336 if (prev_desc)
337 prev_desc->more = desc->more;
338 else
339 page->private = (unsigned long)desc->more | 1;
714b93da 340 mmu_free_rmap_desc(vcpu, desc);
cd4a4e53
AK
341}
342
714b93da 343static void rmap_remove(struct kvm_vcpu *vcpu, u64 *spte)
cd4a4e53
AK
344{
345 struct page *page;
346 struct kvm_rmap_desc *desc;
347 struct kvm_rmap_desc *prev_desc;
348 int i;
349
350 if (!is_rmap_pte(*spte))
351 return;
352 page = pfn_to_page((*spte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT);
353 if (!page->private) {
354 printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
355 BUG();
356 } else if (!(page->private & 1)) {
357 rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
358 if ((u64 *)page->private != spte) {
359 printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
360 spte, *spte);
361 BUG();
362 }
363 page->private = 0;
364 } else {
365 rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
366 desc = (struct kvm_rmap_desc *)(page->private & ~1ul);
367 prev_desc = NULL;
368 while (desc) {
369 for (i = 0; i < RMAP_EXT && desc->shadow_ptes[i]; ++i)
370 if (desc->shadow_ptes[i] == spte) {
714b93da
AK
371 rmap_desc_remove_entry(vcpu, page,
372 desc, i,
cd4a4e53
AK
373 prev_desc);
374 return;
375 }
376 prev_desc = desc;
377 desc = desc->more;
378 }
379 BUG();
380 }
381}
382
714b93da 383static void rmap_write_protect(struct kvm_vcpu *vcpu, u64 gfn)
374cbac0 384{
714b93da 385 struct kvm *kvm = vcpu->kvm;
374cbac0
AK
386 struct page *page;
387 struct kvm_memory_slot *slot;
388 struct kvm_rmap_desc *desc;
389 u64 *spte;
390
391 slot = gfn_to_memslot(kvm, gfn);
392 BUG_ON(!slot);
393 page = gfn_to_page(slot, gfn);
394
395 while (page->private) {
396 if (!(page->private & 1))
397 spte = (u64 *)page->private;
398 else {
399 desc = (struct kvm_rmap_desc *)(page->private & ~1ul);
400 spte = desc->shadow_ptes[0];
401 }
402 BUG_ON(!spte);
403 BUG_ON((*spte & PT64_BASE_ADDR_MASK) !=
404 page_to_pfn(page) << PAGE_SHIFT);
405 BUG_ON(!(*spte & PT_PRESENT_MASK));
406 BUG_ON(!(*spte & PT_WRITABLE_MASK));
407 rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
714b93da 408 rmap_remove(vcpu, spte);
40907d57 409 kvm_arch_ops->tlb_flush(vcpu);
374cbac0
AK
410 *spte &= ~(u64)PT_WRITABLE_MASK;
411 }
412}
413
6aa8b732
AK
414static int is_empty_shadow_page(hpa_t page_hpa)
415{
139bdb2d
AK
416 u64 *pos;
417 u64 *end;
418
419 for (pos = __va(page_hpa), end = pos + PAGE_SIZE / sizeof(u64);
6aa8b732 420 pos != end; pos++)
139bdb2d
AK
421 if (*pos != 0) {
422 printk(KERN_ERR "%s: %p %llx\n", __FUNCTION__,
423 pos, *pos);
6aa8b732 424 return 0;
139bdb2d 425 }
6aa8b732
AK
426 return 1;
427}
428
260746c0
AK
429static void kvm_mmu_free_page(struct kvm_vcpu *vcpu, hpa_t page_hpa)
430{
431 struct kvm_mmu_page *page_head = page_header(page_hpa);
432
5f1e0b6a 433 ASSERT(is_empty_shadow_page(page_hpa));
260746c0
AK
434 list_del(&page_head->link);
435 page_head->page_hpa = page_hpa;
436 list_add(&page_head->link, &vcpu->free_pages);
437 ++vcpu->kvm->n_free_mmu_pages;
438}
439
cea0f0e7
AK
440static unsigned kvm_page_table_hashfn(gfn_t gfn)
441{
442 return gfn;
443}
444
25c0de2c
AK
445static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
446 u64 *parent_pte)
6aa8b732
AK
447{
448 struct kvm_mmu_page *page;
449
450 if (list_empty(&vcpu->free_pages))
25c0de2c 451 return NULL;
6aa8b732
AK
452
453 page = list_entry(vcpu->free_pages.next, struct kvm_mmu_page, link);
454 list_del(&page->link);
455 list_add(&page->link, &vcpu->kvm->active_mmu_pages);
456 ASSERT(is_empty_shadow_page(page->page_hpa));
457 page->slot_bitmap = 0;
458 page->global = 1;
cea0f0e7 459 page->multimapped = 0;
6aa8b732 460 page->parent_pte = parent_pte;
ebeace86 461 --vcpu->kvm->n_free_mmu_pages;
25c0de2c 462 return page;
6aa8b732
AK
463}
464
714b93da
AK
465static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
466 struct kvm_mmu_page *page, u64 *parent_pte)
cea0f0e7
AK
467{
468 struct kvm_pte_chain *pte_chain;
469 struct hlist_node *node;
470 int i;
471
472 if (!parent_pte)
473 return;
474 if (!page->multimapped) {
475 u64 *old = page->parent_pte;
476
477 if (!old) {
478 page->parent_pte = parent_pte;
479 return;
480 }
481 page->multimapped = 1;
714b93da 482 pte_chain = mmu_alloc_pte_chain(vcpu);
cea0f0e7
AK
483 INIT_HLIST_HEAD(&page->parent_ptes);
484 hlist_add_head(&pte_chain->link, &page->parent_ptes);
485 pte_chain->parent_ptes[0] = old;
486 }
487 hlist_for_each_entry(pte_chain, node, &page->parent_ptes, link) {
488 if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
489 continue;
490 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
491 if (!pte_chain->parent_ptes[i]) {
492 pte_chain->parent_ptes[i] = parent_pte;
493 return;
494 }
495 }
714b93da 496 pte_chain = mmu_alloc_pte_chain(vcpu);
cea0f0e7
AK
497 BUG_ON(!pte_chain);
498 hlist_add_head(&pte_chain->link, &page->parent_ptes);
499 pte_chain->parent_ptes[0] = parent_pte;
500}
501
714b93da
AK
502static void mmu_page_remove_parent_pte(struct kvm_vcpu *vcpu,
503 struct kvm_mmu_page *page,
cea0f0e7
AK
504 u64 *parent_pte)
505{
506 struct kvm_pte_chain *pte_chain;
507 struct hlist_node *node;
508 int i;
509
510 if (!page->multimapped) {
511 BUG_ON(page->parent_pte != parent_pte);
512 page->parent_pte = NULL;
513 return;
514 }
515 hlist_for_each_entry(pte_chain, node, &page->parent_ptes, link)
516 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
517 if (!pte_chain->parent_ptes[i])
518 break;
519 if (pte_chain->parent_ptes[i] != parent_pte)
520 continue;
697fe2e2
AK
521 while (i + 1 < NR_PTE_CHAIN_ENTRIES
522 && pte_chain->parent_ptes[i + 1]) {
cea0f0e7
AK
523 pte_chain->parent_ptes[i]
524 = pte_chain->parent_ptes[i + 1];
525 ++i;
526 }
527 pte_chain->parent_ptes[i] = NULL;
697fe2e2
AK
528 if (i == 0) {
529 hlist_del(&pte_chain->link);
714b93da 530 mmu_free_pte_chain(vcpu, pte_chain);
697fe2e2
AK
531 if (hlist_empty(&page->parent_ptes)) {
532 page->multimapped = 0;
533 page->parent_pte = NULL;
534 }
535 }
cea0f0e7
AK
536 return;
537 }
538 BUG();
539}
540
541static struct kvm_mmu_page *kvm_mmu_lookup_page(struct kvm_vcpu *vcpu,
542 gfn_t gfn)
543{
544 unsigned index;
545 struct hlist_head *bucket;
546 struct kvm_mmu_page *page;
547 struct hlist_node *node;
548
549 pgprintk("%s: looking for gfn %lx\n", __FUNCTION__, gfn);
550 index = kvm_page_table_hashfn(gfn) % KVM_NUM_MMU_PAGES;
551 bucket = &vcpu->kvm->mmu_page_hash[index];
552 hlist_for_each_entry(page, node, bucket, hash_link)
553 if (page->gfn == gfn && !page->role.metaphysical) {
554 pgprintk("%s: found role %x\n",
555 __FUNCTION__, page->role.word);
556 return page;
557 }
558 return NULL;
559}
560
561static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
562 gfn_t gfn,
563 gva_t gaddr,
564 unsigned level,
565 int metaphysical,
566 u64 *parent_pte)
567{
568 union kvm_mmu_page_role role;
569 unsigned index;
570 unsigned quadrant;
571 struct hlist_head *bucket;
572 struct kvm_mmu_page *page;
573 struct hlist_node *node;
574
575 role.word = 0;
576 role.glevels = vcpu->mmu.root_level;
577 role.level = level;
578 role.metaphysical = metaphysical;
579 if (vcpu->mmu.root_level <= PT32_ROOT_LEVEL) {
580 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
581 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
582 role.quadrant = quadrant;
583 }
584 pgprintk("%s: looking gfn %lx role %x\n", __FUNCTION__,
585 gfn, role.word);
586 index = kvm_page_table_hashfn(gfn) % KVM_NUM_MMU_PAGES;
587 bucket = &vcpu->kvm->mmu_page_hash[index];
588 hlist_for_each_entry(page, node, bucket, hash_link)
589 if (page->gfn == gfn && page->role.word == role.word) {
714b93da 590 mmu_page_add_parent_pte(vcpu, page, parent_pte);
cea0f0e7
AK
591 pgprintk("%s: found\n", __FUNCTION__);
592 return page;
593 }
594 page = kvm_mmu_alloc_page(vcpu, parent_pte);
595 if (!page)
596 return page;
597 pgprintk("%s: adding gfn %lx role %x\n", __FUNCTION__, gfn, role.word);
598 page->gfn = gfn;
599 page->role = role;
600 hlist_add_head(&page->hash_link, bucket);
374cbac0 601 if (!metaphysical)
714b93da 602 rmap_write_protect(vcpu, gfn);
cea0f0e7
AK
603 return page;
604}
605
a436036b
AK
606static void kvm_mmu_page_unlink_children(struct kvm_vcpu *vcpu,
607 struct kvm_mmu_page *page)
608{
697fe2e2
AK
609 unsigned i;
610 u64 *pt;
611 u64 ent;
612
613 pt = __va(page->page_hpa);
614
615 if (page->role.level == PT_PAGE_TABLE_LEVEL) {
616 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
617 if (pt[i] & PT_PRESENT_MASK)
714b93da 618 rmap_remove(vcpu, &pt[i]);
697fe2e2
AK
619 pt[i] = 0;
620 }
40907d57 621 kvm_arch_ops->tlb_flush(vcpu);
697fe2e2
AK
622 return;
623 }
624
625 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
626 ent = pt[i];
627
628 pt[i] = 0;
629 if (!(ent & PT_PRESENT_MASK))
630 continue;
631 ent &= PT64_BASE_ADDR_MASK;
714b93da 632 mmu_page_remove_parent_pte(vcpu, page_header(ent), &pt[i]);
697fe2e2 633 }
a436036b
AK
634}
635
cea0f0e7
AK
636static void kvm_mmu_put_page(struct kvm_vcpu *vcpu,
637 struct kvm_mmu_page *page,
638 u64 *parent_pte)
639{
714b93da 640 mmu_page_remove_parent_pte(vcpu, page, parent_pte);
a436036b
AK
641}
642
643static void kvm_mmu_zap_page(struct kvm_vcpu *vcpu,
644 struct kvm_mmu_page *page)
645{
646 u64 *parent_pte;
647
648 while (page->multimapped || page->parent_pte) {
649 if (!page->multimapped)
650 parent_pte = page->parent_pte;
651 else {
652 struct kvm_pte_chain *chain;
653
654 chain = container_of(page->parent_ptes.first,
655 struct kvm_pte_chain, link);
656 parent_pte = chain->parent_ptes[0];
657 }
697fe2e2 658 BUG_ON(!parent_pte);
a436036b
AK
659 kvm_mmu_put_page(vcpu, page, parent_pte);
660 *parent_pte = 0;
661 }
cc4529ef 662 kvm_mmu_page_unlink_children(vcpu, page);
3bb65a22
AK
663 if (!page->root_count) {
664 hlist_del(&page->hash_link);
665 kvm_mmu_free_page(vcpu, page->page_hpa);
666 } else {
667 list_del(&page->link);
668 list_add(&page->link, &vcpu->kvm->active_mmu_pages);
669 }
a436036b
AK
670}
671
672static int kvm_mmu_unprotect_page(struct kvm_vcpu *vcpu, gfn_t gfn)
673{
674 unsigned index;
675 struct hlist_head *bucket;
676 struct kvm_mmu_page *page;
677 struct hlist_node *node, *n;
678 int r;
679
680 pgprintk("%s: looking for gfn %lx\n", __FUNCTION__, gfn);
681 r = 0;
682 index = kvm_page_table_hashfn(gfn) % KVM_NUM_MMU_PAGES;
683 bucket = &vcpu->kvm->mmu_page_hash[index];
684 hlist_for_each_entry_safe(page, node, n, bucket, hash_link)
685 if (page->gfn == gfn && !page->role.metaphysical) {
697fe2e2
AK
686 pgprintk("%s: gfn %lx role %x\n", __FUNCTION__, gfn,
687 page->role.word);
a436036b
AK
688 kvm_mmu_zap_page(vcpu, page);
689 r = 1;
690 }
691 return r;
cea0f0e7
AK
692}
693
6aa8b732
AK
694static void page_header_update_slot(struct kvm *kvm, void *pte, gpa_t gpa)
695{
696 int slot = memslot_id(kvm, gfn_to_memslot(kvm, gpa >> PAGE_SHIFT));
697 struct kvm_mmu_page *page_head = page_header(__pa(pte));
698
699 __set_bit(slot, &page_head->slot_bitmap);
700}
701
702hpa_t safe_gpa_to_hpa(struct kvm_vcpu *vcpu, gpa_t gpa)
703{
704 hpa_t hpa = gpa_to_hpa(vcpu, gpa);
705
706 return is_error_hpa(hpa) ? bad_page_address | (gpa & ~PAGE_MASK): hpa;
707}
708
709hpa_t gpa_to_hpa(struct kvm_vcpu *vcpu, gpa_t gpa)
710{
711 struct kvm_memory_slot *slot;
712 struct page *page;
713
714 ASSERT((gpa & HPA_ERR_MASK) == 0);
715 slot = gfn_to_memslot(vcpu->kvm, gpa >> PAGE_SHIFT);
716 if (!slot)
717 return gpa | HPA_ERR_MASK;
718 page = gfn_to_page(slot, gpa >> PAGE_SHIFT);
719 return ((hpa_t)page_to_pfn(page) << PAGE_SHIFT)
720 | (gpa & (PAGE_SIZE-1));
721}
722
723hpa_t gva_to_hpa(struct kvm_vcpu *vcpu, gva_t gva)
724{
725 gpa_t gpa = vcpu->mmu.gva_to_gpa(vcpu, gva);
726
727 if (gpa == UNMAPPED_GVA)
728 return UNMAPPED_GVA;
729 return gpa_to_hpa(vcpu, gpa);
730}
731
6aa8b732
AK
732static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
733{
734}
735
736static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, hpa_t p)
737{
738 int level = PT32E_ROOT_LEVEL;
739 hpa_t table_addr = vcpu->mmu.root_hpa;
740
741 for (; ; level--) {
742 u32 index = PT64_INDEX(v, level);
743 u64 *table;
cea0f0e7 744 u64 pte;
6aa8b732
AK
745
746 ASSERT(VALID_PAGE(table_addr));
747 table = __va(table_addr);
748
749 if (level == 1) {
cea0f0e7
AK
750 pte = table[index];
751 if (is_present_pte(pte) && is_writeble_pte(pte))
752 return 0;
6aa8b732
AK
753 mark_page_dirty(vcpu->kvm, v >> PAGE_SHIFT);
754 page_header_update_slot(vcpu->kvm, table, v);
755 table[index] = p | PT_PRESENT_MASK | PT_WRITABLE_MASK |
756 PT_USER_MASK;
714b93da 757 rmap_add(vcpu, &table[index]);
6aa8b732
AK
758 return 0;
759 }
760
761 if (table[index] == 0) {
25c0de2c 762 struct kvm_mmu_page *new_table;
cea0f0e7 763 gfn_t pseudo_gfn;
6aa8b732 764
cea0f0e7
AK
765 pseudo_gfn = (v & PT64_DIR_BASE_ADDR_MASK)
766 >> PAGE_SHIFT;
767 new_table = kvm_mmu_get_page(vcpu, pseudo_gfn,
768 v, level - 1,
769 1, &table[index]);
25c0de2c 770 if (!new_table) {
6aa8b732
AK
771 pgprintk("nonpaging_map: ENOMEM\n");
772 return -ENOMEM;
773 }
774
25c0de2c
AK
775 table[index] = new_table->page_hpa | PT_PRESENT_MASK
776 | PT_WRITABLE_MASK | PT_USER_MASK;
6aa8b732
AK
777 }
778 table_addr = table[index] & PT64_BASE_ADDR_MASK;
779 }
780}
781
17ac10ad
AK
782static void mmu_free_roots(struct kvm_vcpu *vcpu)
783{
784 int i;
3bb65a22 785 struct kvm_mmu_page *page;
17ac10ad
AK
786
787#ifdef CONFIG_X86_64
788 if (vcpu->mmu.shadow_root_level == PT64_ROOT_LEVEL) {
789 hpa_t root = vcpu->mmu.root_hpa;
790
791 ASSERT(VALID_PAGE(root));
3bb65a22
AK
792 page = page_header(root);
793 --page->root_count;
17ac10ad
AK
794 vcpu->mmu.root_hpa = INVALID_PAGE;
795 return;
796 }
797#endif
798 for (i = 0; i < 4; ++i) {
799 hpa_t root = vcpu->mmu.pae_root[i];
800
801 ASSERT(VALID_PAGE(root));
802 root &= PT64_BASE_ADDR_MASK;
3bb65a22
AK
803 page = page_header(root);
804 --page->root_count;
17ac10ad
AK
805 vcpu->mmu.pae_root[i] = INVALID_PAGE;
806 }
807 vcpu->mmu.root_hpa = INVALID_PAGE;
808}
809
810static void mmu_alloc_roots(struct kvm_vcpu *vcpu)
811{
812 int i;
cea0f0e7 813 gfn_t root_gfn;
3bb65a22
AK
814 struct kvm_mmu_page *page;
815
cea0f0e7 816 root_gfn = vcpu->cr3 >> PAGE_SHIFT;
17ac10ad
AK
817
818#ifdef CONFIG_X86_64
819 if (vcpu->mmu.shadow_root_level == PT64_ROOT_LEVEL) {
820 hpa_t root = vcpu->mmu.root_hpa;
821
822 ASSERT(!VALID_PAGE(root));
cea0f0e7
AK
823 root = kvm_mmu_get_page(vcpu, root_gfn, 0,
824 PT64_ROOT_LEVEL, 0, NULL)->page_hpa;
3bb65a22
AK
825 page = page_header(root);
826 ++page->root_count;
17ac10ad
AK
827 vcpu->mmu.root_hpa = root;
828 return;
829 }
830#endif
831 for (i = 0; i < 4; ++i) {
832 hpa_t root = vcpu->mmu.pae_root[i];
833
834 ASSERT(!VALID_PAGE(root));
cea0f0e7
AK
835 if (vcpu->mmu.root_level == PT32E_ROOT_LEVEL)
836 root_gfn = vcpu->pdptrs[i] >> PAGE_SHIFT;
837 else if (vcpu->mmu.root_level == 0)
838 root_gfn = 0;
839 root = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
840 PT32_ROOT_LEVEL, !is_paging(vcpu),
841 NULL)->page_hpa;
3bb65a22
AK
842 page = page_header(root);
843 ++page->root_count;
17ac10ad
AK
844 vcpu->mmu.pae_root[i] = root | PT_PRESENT_MASK;
845 }
846 vcpu->mmu.root_hpa = __pa(vcpu->mmu.pae_root);
847}
848
6aa8b732
AK
849static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr)
850{
851 return vaddr;
852}
853
854static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
855 u32 error_code)
856{
6aa8b732 857 gpa_t addr = gva;
ebeace86 858 hpa_t paddr;
e2dec939 859 int r;
6aa8b732 860
e2dec939
AK
861 r = mmu_topup_memory_caches(vcpu);
862 if (r)
863 return r;
714b93da 864
6aa8b732
AK
865 ASSERT(vcpu);
866 ASSERT(VALID_PAGE(vcpu->mmu.root_hpa));
867
6aa8b732 868
ebeace86 869 paddr = gpa_to_hpa(vcpu , addr & PT64_BASE_ADDR_MASK);
6aa8b732 870
ebeace86
AK
871 if (is_error_hpa(paddr))
872 return 1;
6aa8b732 873
ebeace86 874 return nonpaging_map(vcpu, addr & PAGE_MASK, paddr);
6aa8b732
AK
875}
876
6aa8b732
AK
877static void nonpaging_free(struct kvm_vcpu *vcpu)
878{
17ac10ad 879 mmu_free_roots(vcpu);
6aa8b732
AK
880}
881
882static int nonpaging_init_context(struct kvm_vcpu *vcpu)
883{
884 struct kvm_mmu *context = &vcpu->mmu;
885
886 context->new_cr3 = nonpaging_new_cr3;
887 context->page_fault = nonpaging_page_fault;
6aa8b732
AK
888 context->gva_to_gpa = nonpaging_gva_to_gpa;
889 context->free = nonpaging_free;
cea0f0e7 890 context->root_level = 0;
6aa8b732 891 context->shadow_root_level = PT32E_ROOT_LEVEL;
17ac10ad 892 mmu_alloc_roots(vcpu);
6aa8b732
AK
893 ASSERT(VALID_PAGE(context->root_hpa));
894 kvm_arch_ops->set_cr3(vcpu, context->root_hpa);
895 return 0;
896}
897
6aa8b732
AK
898static void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
899{
6aa8b732
AK
900 ++kvm_stat.tlb_flush;
901 kvm_arch_ops->tlb_flush(vcpu);
902}
903
904static void paging_new_cr3(struct kvm_vcpu *vcpu)
905{
374cbac0 906 pgprintk("%s: cr3 %lx\n", __FUNCTION__, vcpu->cr3);
cea0f0e7
AK
907 mmu_free_roots(vcpu);
908 mmu_alloc_roots(vcpu);
6aa8b732 909 kvm_mmu_flush_tlb(vcpu);
cea0f0e7 910 kvm_arch_ops->set_cr3(vcpu, vcpu->mmu.root_hpa);
6aa8b732
AK
911}
912
913static void mark_pagetable_nonglobal(void *shadow_pte)
914{
915 page_header(__pa(shadow_pte))->global = 0;
916}
917
918static inline void set_pte_common(struct kvm_vcpu *vcpu,
919 u64 *shadow_pte,
920 gpa_t gaddr,
921 int dirty,
815af8d4
AK
922 u64 access_bits,
923 gfn_t gfn)
6aa8b732
AK
924{
925 hpa_t paddr;
926
927 *shadow_pte |= access_bits << PT_SHADOW_BITS_OFFSET;
928 if (!dirty)
929 access_bits &= ~PT_WRITABLE_MASK;
cea0f0e7 930
374cbac0 931 paddr = gpa_to_hpa(vcpu, gaddr & PT64_BASE_ADDR_MASK);
6aa8b732
AK
932
933 *shadow_pte |= access_bits;
934
6aa8b732
AK
935 if (!(*shadow_pte & PT_GLOBAL_MASK))
936 mark_pagetable_nonglobal(shadow_pte);
937
938 if (is_error_hpa(paddr)) {
939 *shadow_pte |= gaddr;
940 *shadow_pte |= PT_SHADOW_IO_MARK;
941 *shadow_pte &= ~PT_PRESENT_MASK;
374cbac0 942 return;
6aa8b732 943 }
374cbac0
AK
944
945 *shadow_pte |= paddr;
946
947 if (access_bits & PT_WRITABLE_MASK) {
948 struct kvm_mmu_page *shadow;
949
815af8d4 950 shadow = kvm_mmu_lookup_page(vcpu, gfn);
374cbac0
AK
951 if (shadow) {
952 pgprintk("%s: found shadow page for %lx, marking ro\n",
815af8d4 953 __FUNCTION__, gfn);
374cbac0 954 access_bits &= ~PT_WRITABLE_MASK;
40907d57
AK
955 if (is_writeble_pte(*shadow_pte)) {
956 *shadow_pte &= ~PT_WRITABLE_MASK;
957 kvm_arch_ops->tlb_flush(vcpu);
958 }
374cbac0
AK
959 }
960 }
961
962 if (access_bits & PT_WRITABLE_MASK)
963 mark_page_dirty(vcpu->kvm, gaddr >> PAGE_SHIFT);
964
965 page_header_update_slot(vcpu->kvm, shadow_pte, gaddr);
714b93da 966 rmap_add(vcpu, shadow_pte);
6aa8b732
AK
967}
968
969static void inject_page_fault(struct kvm_vcpu *vcpu,
970 u64 addr,
971 u32 err_code)
972{
973 kvm_arch_ops->inject_page_fault(vcpu, addr, err_code);
974}
975
976static inline int fix_read_pf(u64 *shadow_ent)
977{
978 if ((*shadow_ent & PT_SHADOW_USER_MASK) &&
979 !(*shadow_ent & PT_USER_MASK)) {
980 /*
981 * If supervisor write protect is disabled, we shadow kernel
982 * pages as user pages so we can trap the write access.
983 */
984 *shadow_ent |= PT_USER_MASK;
985 *shadow_ent &= ~PT_WRITABLE_MASK;
986
987 return 1;
988
989 }
990 return 0;
991}
992
993static int may_access(u64 pte, int write, int user)
994{
995
996 if (user && !(pte & PT_USER_MASK))
997 return 0;
998 if (write && !(pte & PT_WRITABLE_MASK))
999 return 0;
1000 return 1;
1001}
1002
6aa8b732
AK
1003static void paging_free(struct kvm_vcpu *vcpu)
1004{
1005 nonpaging_free(vcpu);
1006}
1007
1008#define PTTYPE 64
1009#include "paging_tmpl.h"
1010#undef PTTYPE
1011
1012#define PTTYPE 32
1013#include "paging_tmpl.h"
1014#undef PTTYPE
1015
17ac10ad 1016static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
6aa8b732
AK
1017{
1018 struct kvm_mmu *context = &vcpu->mmu;
1019
1020 ASSERT(is_pae(vcpu));
1021 context->new_cr3 = paging_new_cr3;
1022 context->page_fault = paging64_page_fault;
6aa8b732
AK
1023 context->gva_to_gpa = paging64_gva_to_gpa;
1024 context->free = paging_free;
17ac10ad
AK
1025 context->root_level = level;
1026 context->shadow_root_level = level;
1027 mmu_alloc_roots(vcpu);
6aa8b732
AK
1028 ASSERT(VALID_PAGE(context->root_hpa));
1029 kvm_arch_ops->set_cr3(vcpu, context->root_hpa |
1030 (vcpu->cr3 & (CR3_PCD_MASK | CR3_WPT_MASK)));
1031 return 0;
1032}
1033
17ac10ad
AK
1034static int paging64_init_context(struct kvm_vcpu *vcpu)
1035{
1036 return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
1037}
1038
6aa8b732
AK
1039static int paging32_init_context(struct kvm_vcpu *vcpu)
1040{
1041 struct kvm_mmu *context = &vcpu->mmu;
1042
1043 context->new_cr3 = paging_new_cr3;
1044 context->page_fault = paging32_page_fault;
6aa8b732
AK
1045 context->gva_to_gpa = paging32_gva_to_gpa;
1046 context->free = paging_free;
1047 context->root_level = PT32_ROOT_LEVEL;
1048 context->shadow_root_level = PT32E_ROOT_LEVEL;
17ac10ad 1049 mmu_alloc_roots(vcpu);
6aa8b732
AK
1050 ASSERT(VALID_PAGE(context->root_hpa));
1051 kvm_arch_ops->set_cr3(vcpu, context->root_hpa |
1052 (vcpu->cr3 & (CR3_PCD_MASK | CR3_WPT_MASK)));
1053 return 0;
1054}
1055
1056static int paging32E_init_context(struct kvm_vcpu *vcpu)
1057{
17ac10ad 1058 return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
6aa8b732
AK
1059}
1060
1061static int init_kvm_mmu(struct kvm_vcpu *vcpu)
1062{
1063 ASSERT(vcpu);
1064 ASSERT(!VALID_PAGE(vcpu->mmu.root_hpa));
1065
1066 if (!is_paging(vcpu))
1067 return nonpaging_init_context(vcpu);
a9058ecd 1068 else if (is_long_mode(vcpu))
6aa8b732
AK
1069 return paging64_init_context(vcpu);
1070 else if (is_pae(vcpu))
1071 return paging32E_init_context(vcpu);
1072 else
1073 return paging32_init_context(vcpu);
1074}
1075
1076static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
1077{
1078 ASSERT(vcpu);
1079 if (VALID_PAGE(vcpu->mmu.root_hpa)) {
1080 vcpu->mmu.free(vcpu);
1081 vcpu->mmu.root_hpa = INVALID_PAGE;
1082 }
1083}
1084
1085int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
1086{
714b93da
AK
1087 int r;
1088
6aa8b732 1089 destroy_kvm_mmu(vcpu);
714b93da
AK
1090 r = init_kvm_mmu(vcpu);
1091 if (r < 0)
1092 goto out;
e2dec939 1093 r = mmu_topup_memory_caches(vcpu);
714b93da
AK
1094out:
1095 return r;
6aa8b732
AK
1096}
1097
da4a00f0
AK
1098void kvm_mmu_pre_write(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes)
1099{
9b7a0325
AK
1100 gfn_t gfn = gpa >> PAGE_SHIFT;
1101 struct kvm_mmu_page *page;
1102 struct kvm_mmu_page *child;
0e7bc4b9 1103 struct hlist_node *node, *n;
9b7a0325
AK
1104 struct hlist_head *bucket;
1105 unsigned index;
1106 u64 *spte;
1107 u64 pte;
1108 unsigned offset = offset_in_page(gpa);
0e7bc4b9 1109 unsigned pte_size;
9b7a0325 1110 unsigned page_offset;
0e7bc4b9 1111 unsigned misaligned;
9b7a0325 1112 int level;
86a5ba02 1113 int flooded = 0;
9b7a0325 1114
da4a00f0 1115 pgprintk("%s: gpa %llx bytes %d\n", __FUNCTION__, gpa, bytes);
86a5ba02
AK
1116 if (gfn == vcpu->last_pt_write_gfn) {
1117 ++vcpu->last_pt_write_count;
1118 if (vcpu->last_pt_write_count >= 3)
1119 flooded = 1;
1120 } else {
1121 vcpu->last_pt_write_gfn = gfn;
1122 vcpu->last_pt_write_count = 1;
1123 }
9b7a0325
AK
1124 index = kvm_page_table_hashfn(gfn) % KVM_NUM_MMU_PAGES;
1125 bucket = &vcpu->kvm->mmu_page_hash[index];
0e7bc4b9 1126 hlist_for_each_entry_safe(page, node, n, bucket, hash_link) {
9b7a0325
AK
1127 if (page->gfn != gfn || page->role.metaphysical)
1128 continue;
0e7bc4b9
AK
1129 pte_size = page->role.glevels == PT32_ROOT_LEVEL ? 4 : 8;
1130 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
86a5ba02 1131 if (misaligned || flooded) {
0e7bc4b9
AK
1132 /*
1133 * Misaligned accesses are too much trouble to fix
1134 * up; also, they usually indicate a page is not used
1135 * as a page table.
86a5ba02
AK
1136 *
1137 * If we're seeing too many writes to a page,
1138 * it may no longer be a page table, or we may be
1139 * forking, in which case it is better to unmap the
1140 * page.
0e7bc4b9
AK
1141 */
1142 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
1143 gpa, bytes, page->role.word);
1144 kvm_mmu_zap_page(vcpu, page);
1145 continue;
1146 }
9b7a0325
AK
1147 page_offset = offset;
1148 level = page->role.level;
1149 if (page->role.glevels == PT32_ROOT_LEVEL) {
1150 page_offset <<= 1; /* 32->64 */
1151 page_offset &= ~PAGE_MASK;
1152 }
1153 spte = __va(page->page_hpa);
1154 spte += page_offset / sizeof(*spte);
1155 pte = *spte;
1156 if (is_present_pte(pte)) {
1157 if (level == PT_PAGE_TABLE_LEVEL)
714b93da 1158 rmap_remove(vcpu, spte);
9b7a0325
AK
1159 else {
1160 child = page_header(pte & PT64_BASE_ADDR_MASK);
714b93da 1161 mmu_page_remove_parent_pte(vcpu, child, spte);
9b7a0325
AK
1162 }
1163 }
1164 *spte = 0;
1165 }
da4a00f0
AK
1166}
1167
1168void kvm_mmu_post_write(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes)
1169{
1170}
1171
a436036b
AK
1172int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
1173{
1174 gpa_t gpa = vcpu->mmu.gva_to_gpa(vcpu, gva);
1175
1176 return kvm_mmu_unprotect_page(vcpu, gpa >> PAGE_SHIFT);
1177}
1178
ebeace86
AK
1179void kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
1180{
1181 while (vcpu->kvm->n_free_mmu_pages < KVM_REFILL_PAGES) {
1182 struct kvm_mmu_page *page;
1183
1184 page = container_of(vcpu->kvm->active_mmu_pages.prev,
1185 struct kvm_mmu_page, link);
1186 kvm_mmu_zap_page(vcpu, page);
1187 }
1188}
1189EXPORT_SYMBOL_GPL(kvm_mmu_free_some_pages);
1190
6aa8b732
AK
1191static void free_mmu_pages(struct kvm_vcpu *vcpu)
1192{
f51234c2 1193 struct kvm_mmu_page *page;
6aa8b732 1194
f51234c2
AK
1195 while (!list_empty(&vcpu->kvm->active_mmu_pages)) {
1196 page = container_of(vcpu->kvm->active_mmu_pages.next,
1197 struct kvm_mmu_page, link);
1198 kvm_mmu_zap_page(vcpu, page);
1199 }
1200 while (!list_empty(&vcpu->free_pages)) {
6aa8b732
AK
1201 page = list_entry(vcpu->free_pages.next,
1202 struct kvm_mmu_page, link);
1203 list_del(&page->link);
1204 __free_page(pfn_to_page(page->page_hpa >> PAGE_SHIFT));
1205 page->page_hpa = INVALID_PAGE;
1206 }
17ac10ad 1207 free_page((unsigned long)vcpu->mmu.pae_root);
6aa8b732
AK
1208}
1209
1210static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
1211{
17ac10ad 1212 struct page *page;
6aa8b732
AK
1213 int i;
1214
1215 ASSERT(vcpu);
1216
1217 for (i = 0; i < KVM_NUM_MMU_PAGES; i++) {
6aa8b732
AK
1218 struct kvm_mmu_page *page_header = &vcpu->page_header_buf[i];
1219
1220 INIT_LIST_HEAD(&page_header->link);
17ac10ad 1221 if ((page = alloc_page(GFP_KERNEL)) == NULL)
6aa8b732
AK
1222 goto error_1;
1223 page->private = (unsigned long)page_header;
1224 page_header->page_hpa = (hpa_t)page_to_pfn(page) << PAGE_SHIFT;
1225 memset(__va(page_header->page_hpa), 0, PAGE_SIZE);
1226 list_add(&page_header->link, &vcpu->free_pages);
ebeace86 1227 ++vcpu->kvm->n_free_mmu_pages;
6aa8b732 1228 }
17ac10ad
AK
1229
1230 /*
1231 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
1232 * Therefore we need to allocate shadow page tables in the first
1233 * 4GB of memory, which happens to fit the DMA32 zone.
1234 */
1235 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
1236 if (!page)
1237 goto error_1;
1238 vcpu->mmu.pae_root = page_address(page);
1239 for (i = 0; i < 4; ++i)
1240 vcpu->mmu.pae_root[i] = INVALID_PAGE;
1241
6aa8b732
AK
1242 return 0;
1243
1244error_1:
1245 free_mmu_pages(vcpu);
1246 return -ENOMEM;
1247}
1248
8018c27b 1249int kvm_mmu_create(struct kvm_vcpu *vcpu)
6aa8b732 1250{
6aa8b732
AK
1251 ASSERT(vcpu);
1252 ASSERT(!VALID_PAGE(vcpu->mmu.root_hpa));
1253 ASSERT(list_empty(&vcpu->free_pages));
1254
8018c27b
IM
1255 return alloc_mmu_pages(vcpu);
1256}
6aa8b732 1257
8018c27b
IM
1258int kvm_mmu_setup(struct kvm_vcpu *vcpu)
1259{
1260 ASSERT(vcpu);
1261 ASSERT(!VALID_PAGE(vcpu->mmu.root_hpa));
1262 ASSERT(!list_empty(&vcpu->free_pages));
2c264957 1263
8018c27b 1264 return init_kvm_mmu(vcpu);
6aa8b732
AK
1265}
1266
1267void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
1268{
1269 ASSERT(vcpu);
1270
1271 destroy_kvm_mmu(vcpu);
1272 free_mmu_pages(vcpu);
714b93da 1273 mmu_free_memory_caches(vcpu);
6aa8b732
AK
1274}
1275
714b93da 1276void kvm_mmu_slot_remove_write_access(struct kvm_vcpu *vcpu, int slot)
6aa8b732 1277{
714b93da 1278 struct kvm *kvm = vcpu->kvm;
6aa8b732
AK
1279 struct kvm_mmu_page *page;
1280
1281 list_for_each_entry(page, &kvm->active_mmu_pages, link) {
1282 int i;
1283 u64 *pt;
1284
1285 if (!test_bit(slot, &page->slot_bitmap))
1286 continue;
1287
1288 pt = __va(page->page_hpa);
1289 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1290 /* avoid RMW */
cd4a4e53 1291 if (pt[i] & PT_WRITABLE_MASK) {
714b93da 1292 rmap_remove(vcpu, &pt[i]);
6aa8b732 1293 pt[i] &= ~PT_WRITABLE_MASK;
cd4a4e53 1294 }
6aa8b732
AK
1295 }
1296}
37a7d8b0
AK
1297
1298#ifdef AUDIT
1299
1300static const char *audit_msg;
1301
1302static gva_t canonicalize(gva_t gva)
1303{
1304#ifdef CONFIG_X86_64
1305 gva = (long long)(gva << 16) >> 16;
1306#endif
1307 return gva;
1308}
1309
1310static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
1311 gva_t va, int level)
1312{
1313 u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
1314 int i;
1315 gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
1316
1317 for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
1318 u64 ent = pt[i];
1319
1320 if (!ent & PT_PRESENT_MASK)
1321 continue;
1322
1323 va = canonicalize(va);
1324 if (level > 1)
1325 audit_mappings_page(vcpu, ent, va, level - 1);
1326 else {
1327 gpa_t gpa = vcpu->mmu.gva_to_gpa(vcpu, va);
1328 hpa_t hpa = gpa_to_hpa(vcpu, gpa);
1329
1330 if ((ent & PT_PRESENT_MASK)
1331 && (ent & PT64_BASE_ADDR_MASK) != hpa)
1332 printk(KERN_ERR "audit error: (%s) levels %d"
1333 " gva %lx gpa %llx hpa %llx ent %llx\n",
1334 audit_msg, vcpu->mmu.root_level,
1335 va, gpa, hpa, ent);
1336 }
1337 }
1338}
1339
1340static void audit_mappings(struct kvm_vcpu *vcpu)
1341{
1342 int i;
1343
1344 if (vcpu->mmu.root_level == 4)
1345 audit_mappings_page(vcpu, vcpu->mmu.root_hpa, 0, 4);
1346 else
1347 for (i = 0; i < 4; ++i)
1348 if (vcpu->mmu.pae_root[i] & PT_PRESENT_MASK)
1349 audit_mappings_page(vcpu,
1350 vcpu->mmu.pae_root[i],
1351 i << 30,
1352 2);
1353}
1354
1355static int count_rmaps(struct kvm_vcpu *vcpu)
1356{
1357 int nmaps = 0;
1358 int i, j, k;
1359
1360 for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
1361 struct kvm_memory_slot *m = &vcpu->kvm->memslots[i];
1362 struct kvm_rmap_desc *d;
1363
1364 for (j = 0; j < m->npages; ++j) {
1365 struct page *page = m->phys_mem[j];
1366
1367 if (!page->private)
1368 continue;
1369 if (!(page->private & 1)) {
1370 ++nmaps;
1371 continue;
1372 }
1373 d = (struct kvm_rmap_desc *)(page->private & ~1ul);
1374 while (d) {
1375 for (k = 0; k < RMAP_EXT; ++k)
1376 if (d->shadow_ptes[k])
1377 ++nmaps;
1378 else
1379 break;
1380 d = d->more;
1381 }
1382 }
1383 }
1384 return nmaps;
1385}
1386
1387static int count_writable_mappings(struct kvm_vcpu *vcpu)
1388{
1389 int nmaps = 0;
1390 struct kvm_mmu_page *page;
1391 int i;
1392
1393 list_for_each_entry(page, &vcpu->kvm->active_mmu_pages, link) {
1394 u64 *pt = __va(page->page_hpa);
1395
1396 if (page->role.level != PT_PAGE_TABLE_LEVEL)
1397 continue;
1398
1399 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
1400 u64 ent = pt[i];
1401
1402 if (!(ent & PT_PRESENT_MASK))
1403 continue;
1404 if (!(ent & PT_WRITABLE_MASK))
1405 continue;
1406 ++nmaps;
1407 }
1408 }
1409 return nmaps;
1410}
1411
1412static void audit_rmap(struct kvm_vcpu *vcpu)
1413{
1414 int n_rmap = count_rmaps(vcpu);
1415 int n_actual = count_writable_mappings(vcpu);
1416
1417 if (n_rmap != n_actual)
1418 printk(KERN_ERR "%s: (%s) rmap %d actual %d\n",
1419 __FUNCTION__, audit_msg, n_rmap, n_actual);
1420}
1421
1422static void audit_write_protection(struct kvm_vcpu *vcpu)
1423{
1424 struct kvm_mmu_page *page;
1425
1426 list_for_each_entry(page, &vcpu->kvm->active_mmu_pages, link) {
1427 hfn_t hfn;
1428 struct page *pg;
1429
1430 if (page->role.metaphysical)
1431 continue;
1432
1433 hfn = gpa_to_hpa(vcpu, (gpa_t)page->gfn << PAGE_SHIFT)
1434 >> PAGE_SHIFT;
1435 pg = pfn_to_page(hfn);
1436 if (pg->private)
1437 printk(KERN_ERR "%s: (%s) shadow page has writable"
1438 " mappings: gfn %lx role %x\n",
1439 __FUNCTION__, audit_msg, page->gfn,
1440 page->role.word);
1441 }
1442}
1443
1444static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
1445{
1446 int olddbg = dbg;
1447
1448 dbg = 0;
1449 audit_msg = msg;
1450 audit_rmap(vcpu);
1451 audit_write_protection(vcpu);
1452 audit_mappings(vcpu);
1453 dbg = olddbg;
1454}
1455
1456#endif
This page took 0.145755 seconds and 5 git commands to generate.