KVM: x86 emulator: fix 'push imm8' emulation
[deliverable/linux.git] / drivers / kvm / svm.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * AMD SVM support
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
7 *
8 * Authors:
9 * Yaniv Kamay <yaniv@qumranet.com>
10 * Avi Kivity <avi@qumranet.com>
11 *
12 * This work is licensed under the terms of the GNU GPL, version 2. See
13 * the COPYING file in the top-level directory.
14 *
15 */
16
e495606d
AK
17#include "kvm_svm.h"
18#include "x86_emulate.h"
85f455f7 19#include "irq.h"
e495606d 20
6aa8b732 21#include <linux/module.h>
9d8f549d 22#include <linux/kernel.h>
6aa8b732
AK
23#include <linux/vmalloc.h>
24#include <linux/highmem.h>
e8edc6e0 25#include <linux/sched.h>
6aa8b732 26
e495606d 27#include <asm/desc.h>
6aa8b732
AK
28
29MODULE_AUTHOR("Qumranet");
30MODULE_LICENSE("GPL");
31
32#define IOPM_ALLOC_ORDER 2
33#define MSRPM_ALLOC_ORDER 1
34
35#define DB_VECTOR 1
36#define UD_VECTOR 6
37#define GP_VECTOR 13
38
39#define DR7_GD_MASK (1 << 13)
40#define DR6_BD_MASK (1 << 13)
6aa8b732
AK
41
42#define SEG_TYPE_LDT 2
43#define SEG_TYPE_BUSY_TSS16 3
44
45#define KVM_EFER_LMA (1 << 10)
46#define KVM_EFER_LME (1 << 8)
47
80b7706e
JR
48#define SVM_FEATURE_NPT (1 << 0)
49#define SVM_FEATURE_LBRV (1 << 1)
50#define SVM_DEATURE_SVML (1 << 2)
51
04d2cc77
AK
52static void kvm_reput_irq(struct vcpu_svm *svm);
53
a2fa3e9f
GH
54static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
55{
fb3f0f51 56 return container_of(vcpu, struct vcpu_svm, vcpu);
a2fa3e9f
GH
57}
58
6aa8b732
AK
59unsigned long iopm_base;
60unsigned long msrpm_base;
61
62struct kvm_ldttss_desc {
63 u16 limit0;
64 u16 base0;
65 unsigned base1 : 8, type : 5, dpl : 2, p : 1;
66 unsigned limit1 : 4, zero0 : 3, g : 1, base2 : 8;
67 u32 base3;
68 u32 zero1;
69} __attribute__((packed));
70
71struct svm_cpu_data {
72 int cpu;
73
5008fdf5
AK
74 u64 asid_generation;
75 u32 max_asid;
76 u32 next_asid;
6aa8b732
AK
77 struct kvm_ldttss_desc *tss_desc;
78
79 struct page *save_area;
80};
81
82static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
80b7706e 83static uint32_t svm_features;
6aa8b732
AK
84
85struct svm_init_data {
86 int cpu;
87 int r;
88};
89
90static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
91
9d8f549d 92#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
6aa8b732
AK
93#define MSRS_RANGE_SIZE 2048
94#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
95
96#define MAX_INST_SIZE 15
97
80b7706e
JR
98static inline u32 svm_has(u32 feat)
99{
100 return svm_features & feat;
101}
102
6aa8b732
AK
103static inline u8 pop_irq(struct kvm_vcpu *vcpu)
104{
105 int word_index = __ffs(vcpu->irq_summary);
106 int bit_index = __ffs(vcpu->irq_pending[word_index]);
107 int irq = word_index * BITS_PER_LONG + bit_index;
108
109 clear_bit(bit_index, &vcpu->irq_pending[word_index]);
110 if (!vcpu->irq_pending[word_index])
111 clear_bit(word_index, &vcpu->irq_summary);
112 return irq;
113}
114
115static inline void push_irq(struct kvm_vcpu *vcpu, u8 irq)
116{
117 set_bit(irq, vcpu->irq_pending);
118 set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
119}
120
121static inline void clgi(void)
122{
123 asm volatile (SVM_CLGI);
124}
125
126static inline void stgi(void)
127{
128 asm volatile (SVM_STGI);
129}
130
131static inline void invlpga(unsigned long addr, u32 asid)
132{
133 asm volatile (SVM_INVLPGA :: "a"(addr), "c"(asid));
134}
135
136static inline unsigned long kvm_read_cr2(void)
137{
138 unsigned long cr2;
139
140 asm volatile ("mov %%cr2, %0" : "=r" (cr2));
141 return cr2;
142}
143
144static inline void kvm_write_cr2(unsigned long val)
145{
146 asm volatile ("mov %0, %%cr2" :: "r" (val));
147}
148
149static inline unsigned long read_dr6(void)
150{
151 unsigned long dr6;
152
153 asm volatile ("mov %%dr6, %0" : "=r" (dr6));
154 return dr6;
155}
156
157static inline void write_dr6(unsigned long val)
158{
159 asm volatile ("mov %0, %%dr6" :: "r" (val));
160}
161
162static inline unsigned long read_dr7(void)
163{
164 unsigned long dr7;
165
166 asm volatile ("mov %%dr7, %0" : "=r" (dr7));
167 return dr7;
168}
169
170static inline void write_dr7(unsigned long val)
171{
172 asm volatile ("mov %0, %%dr7" :: "r" (val));
173}
174
6aa8b732
AK
175static inline void force_new_asid(struct kvm_vcpu *vcpu)
176{
a2fa3e9f 177 to_svm(vcpu)->asid_generation--;
6aa8b732
AK
178}
179
180static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
181{
182 force_new_asid(vcpu);
183}
184
185static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
186{
187 if (!(efer & KVM_EFER_LMA))
188 efer &= ~KVM_EFER_LME;
189
a2fa3e9f 190 to_svm(vcpu)->vmcb->save.efer = efer | MSR_EFER_SVME_MASK;
6aa8b732
AK
191 vcpu->shadow_efer = efer;
192}
193
194static void svm_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
195{
a2fa3e9f
GH
196 struct vcpu_svm *svm = to_svm(vcpu);
197
198 svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
6aa8b732
AK
199 SVM_EVTINJ_VALID_ERR |
200 SVM_EVTINJ_TYPE_EXEPT |
201 GP_VECTOR;
a2fa3e9f 202 svm->vmcb->control.event_inj_err = error_code;
6aa8b732
AK
203}
204
205static void inject_ud(struct kvm_vcpu *vcpu)
206{
a2fa3e9f 207 to_svm(vcpu)->vmcb->control.event_inj = SVM_EVTINJ_VALID |
6aa8b732
AK
208 SVM_EVTINJ_TYPE_EXEPT |
209 UD_VECTOR;
210}
211
6aa8b732
AK
212static int is_page_fault(uint32_t info)
213{
214 info &= SVM_EVTINJ_VEC_MASK | SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
215 return info == (PF_VECTOR | SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_EXEPT);
216}
217
218static int is_external_interrupt(u32 info)
219{
220 info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
221 return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
222}
223
224static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
225{
a2fa3e9f
GH
226 struct vcpu_svm *svm = to_svm(vcpu);
227
228 if (!svm->next_rip) {
6aa8b732
AK
229 printk(KERN_DEBUG "%s: NOP\n", __FUNCTION__);
230 return;
231 }
3077c451 232 if (svm->next_rip - svm->vmcb->save.rip > MAX_INST_SIZE) {
6aa8b732
AK
233 printk(KERN_ERR "%s: ip 0x%llx next 0x%llx\n",
234 __FUNCTION__,
a2fa3e9f
GH
235 svm->vmcb->save.rip,
236 svm->next_rip);
6aa8b732
AK
237 }
238
a2fa3e9f
GH
239 vcpu->rip = svm->vmcb->save.rip = svm->next_rip;
240 svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
c1150d8c
DL
241
242 vcpu->interrupt_window_open = 1;
6aa8b732
AK
243}
244
245static int has_svm(void)
246{
247 uint32_t eax, ebx, ecx, edx;
248
1e885461 249 if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) {
6aa8b732
AK
250 printk(KERN_INFO "has_svm: not amd\n");
251 return 0;
252 }
253
254 cpuid(0x80000000, &eax, &ebx, &ecx, &edx);
255 if (eax < SVM_CPUID_FUNC) {
256 printk(KERN_INFO "has_svm: can't execute cpuid_8000000a\n");
257 return 0;
258 }
259
260 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
261 if (!(ecx & (1 << SVM_CPUID_FEATURE_SHIFT))) {
262 printk(KERN_DEBUG "has_svm: svm not available\n");
263 return 0;
264 }
265 return 1;
266}
267
268static void svm_hardware_disable(void *garbage)
269{
270 struct svm_cpu_data *svm_data
271 = per_cpu(svm_data, raw_smp_processor_id());
272
273 if (svm_data) {
274 uint64_t efer;
275
276 wrmsrl(MSR_VM_HSAVE_PA, 0);
277 rdmsrl(MSR_EFER, efer);
278 wrmsrl(MSR_EFER, efer & ~MSR_EFER_SVME_MASK);
8b6d44c7 279 per_cpu(svm_data, raw_smp_processor_id()) = NULL;
6aa8b732
AK
280 __free_page(svm_data->save_area);
281 kfree(svm_data);
282 }
283}
284
285static void svm_hardware_enable(void *garbage)
286{
287
288 struct svm_cpu_data *svm_data;
289 uint64_t efer;
05b3e0c2 290#ifdef CONFIG_X86_64
6aa8b732
AK
291 struct desc_ptr gdt_descr;
292#else
293 struct Xgt_desc_struct gdt_descr;
294#endif
295 struct desc_struct *gdt;
296 int me = raw_smp_processor_id();
297
298 if (!has_svm()) {
299 printk(KERN_ERR "svm_cpu_init: err EOPNOTSUPP on %d\n", me);
300 return;
301 }
302 svm_data = per_cpu(svm_data, me);
303
304 if (!svm_data) {
305 printk(KERN_ERR "svm_cpu_init: svm_data is NULL on %d\n",
306 me);
307 return;
308 }
309
310 svm_data->asid_generation = 1;
311 svm_data->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
312 svm_data->next_asid = svm_data->max_asid + 1;
80b7706e 313 svm_features = cpuid_edx(SVM_CPUID_FUNC);
6aa8b732
AK
314
315 asm volatile ( "sgdt %0" : "=m"(gdt_descr) );
316 gdt = (struct desc_struct *)gdt_descr.address;
317 svm_data->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
318
319 rdmsrl(MSR_EFER, efer);
320 wrmsrl(MSR_EFER, efer | MSR_EFER_SVME_MASK);
321
322 wrmsrl(MSR_VM_HSAVE_PA,
323 page_to_pfn(svm_data->save_area) << PAGE_SHIFT);
324}
325
326static int svm_cpu_init(int cpu)
327{
328 struct svm_cpu_data *svm_data;
329 int r;
330
331 svm_data = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
332 if (!svm_data)
333 return -ENOMEM;
334 svm_data->cpu = cpu;
335 svm_data->save_area = alloc_page(GFP_KERNEL);
336 r = -ENOMEM;
337 if (!svm_data->save_area)
338 goto err_1;
339
340 per_cpu(svm_data, cpu) = svm_data;
341
342 return 0;
343
344err_1:
345 kfree(svm_data);
346 return r;
347
348}
349
bfc733a7
RR
350static void set_msr_interception(u32 *msrpm, unsigned msr,
351 int read, int write)
6aa8b732
AK
352{
353 int i;
354
355 for (i = 0; i < NUM_MSR_MAPS; i++) {
356 if (msr >= msrpm_ranges[i] &&
357 msr < msrpm_ranges[i] + MSRS_IN_RANGE) {
358 u32 msr_offset = (i * MSRS_IN_RANGE + msr -
359 msrpm_ranges[i]) * 2;
360
361 u32 *base = msrpm + (msr_offset / 32);
362 u32 msr_shift = msr_offset % 32;
363 u32 mask = ((write) ? 0 : 2) | ((read) ? 0 : 1);
364 *base = (*base & ~(0x3 << msr_shift)) |
365 (mask << msr_shift);
bfc733a7 366 return;
6aa8b732
AK
367 }
368 }
bfc733a7 369 BUG();
6aa8b732
AK
370}
371
372static __init int svm_hardware_setup(void)
373{
374 int cpu;
375 struct page *iopm_pages;
376 struct page *msrpm_pages;
c8681339 377 void *iopm_va, *msrpm_va;
6aa8b732
AK
378 int r;
379
6aa8b732
AK
380 iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
381
382 if (!iopm_pages)
383 return -ENOMEM;
c8681339
AL
384
385 iopm_va = page_address(iopm_pages);
386 memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
387 clear_bit(0x80, iopm_va); /* allow direct access to PC debug port */
6aa8b732
AK
388 iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
389
390
391 msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
392
393 r = -ENOMEM;
394 if (!msrpm_pages)
395 goto err_1;
396
397 msrpm_va = page_address(msrpm_pages);
398 memset(msrpm_va, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
399 msrpm_base = page_to_pfn(msrpm_pages) << PAGE_SHIFT;
400
05b3e0c2 401#ifdef CONFIG_X86_64
6aa8b732
AK
402 set_msr_interception(msrpm_va, MSR_GS_BASE, 1, 1);
403 set_msr_interception(msrpm_va, MSR_FS_BASE, 1, 1);
404 set_msr_interception(msrpm_va, MSR_KERNEL_GS_BASE, 1, 1);
6aa8b732
AK
405 set_msr_interception(msrpm_va, MSR_LSTAR, 1, 1);
406 set_msr_interception(msrpm_va, MSR_CSTAR, 1, 1);
407 set_msr_interception(msrpm_va, MSR_SYSCALL_MASK, 1, 1);
408#endif
0e859cac 409 set_msr_interception(msrpm_va, MSR_K6_STAR, 1, 1);
6aa8b732
AK
410 set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_CS, 1, 1);
411 set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_ESP, 1, 1);
412 set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_EIP, 1, 1);
413
414 for_each_online_cpu(cpu) {
415 r = svm_cpu_init(cpu);
416 if (r)
417 goto err_2;
418 }
419 return 0;
420
421err_2:
422 __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
423 msrpm_base = 0;
424err_1:
425 __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
426 iopm_base = 0;
427 return r;
428}
429
430static __exit void svm_hardware_unsetup(void)
431{
432 __free_pages(pfn_to_page(msrpm_base >> PAGE_SHIFT), MSRPM_ALLOC_ORDER);
433 __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
434 iopm_base = msrpm_base = 0;
435}
436
437static void init_seg(struct vmcb_seg *seg)
438{
439 seg->selector = 0;
440 seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
441 SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
442 seg->limit = 0xffff;
443 seg->base = 0;
444}
445
446static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
447{
448 seg->selector = 0;
449 seg->attrib = SVM_SELECTOR_P_MASK | type;
450 seg->limit = 0xffff;
451 seg->base = 0;
452}
453
6aa8b732
AK
454static void init_vmcb(struct vmcb *vmcb)
455{
456 struct vmcb_control_area *control = &vmcb->control;
457 struct vmcb_save_area *save = &vmcb->save;
6aa8b732
AK
458
459 control->intercept_cr_read = INTERCEPT_CR0_MASK |
460 INTERCEPT_CR3_MASK |
461 INTERCEPT_CR4_MASK;
462
463 control->intercept_cr_write = INTERCEPT_CR0_MASK |
464 INTERCEPT_CR3_MASK |
465 INTERCEPT_CR4_MASK;
466
467 control->intercept_dr_read = INTERCEPT_DR0_MASK |
468 INTERCEPT_DR1_MASK |
469 INTERCEPT_DR2_MASK |
470 INTERCEPT_DR3_MASK;
471
472 control->intercept_dr_write = INTERCEPT_DR0_MASK |
473 INTERCEPT_DR1_MASK |
474 INTERCEPT_DR2_MASK |
475 INTERCEPT_DR3_MASK |
476 INTERCEPT_DR5_MASK |
477 INTERCEPT_DR7_MASK;
478
479 control->intercept_exceptions = 1 << PF_VECTOR;
480
481
482 control->intercept = (1ULL << INTERCEPT_INTR) |
483 (1ULL << INTERCEPT_NMI) |
0152527b 484 (1ULL << INTERCEPT_SMI) |
6aa8b732
AK
485 /*
486 * selective cr0 intercept bug?
487 * 0: 0f 22 d8 mov %eax,%cr3
488 * 3: 0f 20 c0 mov %cr0,%eax
489 * 6: 0d 00 00 00 80 or $0x80000000,%eax
490 * b: 0f 22 c0 mov %eax,%cr0
491 * set cr3 ->interception
492 * get cr0 ->interception
493 * set cr0 -> no interception
494 */
495 /* (1ULL << INTERCEPT_SELECTIVE_CR0) | */
496 (1ULL << INTERCEPT_CPUID) |
497 (1ULL << INTERCEPT_HLT) |
6aa8b732
AK
498 (1ULL << INTERCEPT_INVLPGA) |
499 (1ULL << INTERCEPT_IOIO_PROT) |
500 (1ULL << INTERCEPT_MSR_PROT) |
501 (1ULL << INTERCEPT_TASK_SWITCH) |
46fe4ddd 502 (1ULL << INTERCEPT_SHUTDOWN) |
6aa8b732
AK
503 (1ULL << INTERCEPT_VMRUN) |
504 (1ULL << INTERCEPT_VMMCALL) |
505 (1ULL << INTERCEPT_VMLOAD) |
506 (1ULL << INTERCEPT_VMSAVE) |
507 (1ULL << INTERCEPT_STGI) |
508 (1ULL << INTERCEPT_CLGI) |
916ce236
JR
509 (1ULL << INTERCEPT_SKINIT) |
510 (1ULL << INTERCEPT_MONITOR) |
511 (1ULL << INTERCEPT_MWAIT);
6aa8b732
AK
512
513 control->iopm_base_pa = iopm_base;
514 control->msrpm_base_pa = msrpm_base;
0cc5064d 515 control->tsc_offset = 0;
6aa8b732
AK
516 control->int_ctl = V_INTR_MASKING_MASK;
517
518 init_seg(&save->es);
519 init_seg(&save->ss);
520 init_seg(&save->ds);
521 init_seg(&save->fs);
522 init_seg(&save->gs);
523
524 save->cs.selector = 0xf000;
525 /* Executable/Readable Code Segment */
526 save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
527 SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
528 save->cs.limit = 0xffff;
d92899a0
AK
529 /*
530 * cs.base should really be 0xffff0000, but vmx can't handle that, so
531 * be consistent with it.
532 *
533 * Replace when we have real mode working for vmx.
534 */
535 save->cs.base = 0xf0000;
6aa8b732
AK
536
537 save->gdtr.limit = 0xffff;
538 save->idtr.limit = 0xffff;
539
540 init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
541 init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
542
543 save->efer = MSR_EFER_SVME_MASK;
544
545 save->dr6 = 0xffff0ff0;
546 save->dr7 = 0x400;
547 save->rflags = 2;
548 save->rip = 0x0000fff0;
549
550 /*
551 * cr0 val on cpu init should be 0x60000010, we enable cpu
552 * cache by default. the orderly way is to enable cache in bios.
553 */
707d92fa 554 save->cr0 = 0x00000010 | X86_CR0_PG | X86_CR0_WP;
66aee91a 555 save->cr4 = X86_CR4_PAE;
6aa8b732
AK
556 /* rdx = ?? */
557}
558
04d2cc77
AK
559static void svm_vcpu_reset(struct kvm_vcpu *vcpu)
560{
561 struct vcpu_svm *svm = to_svm(vcpu);
562
563 init_vmcb(svm->vmcb);
564}
565
fb3f0f51 566static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 567{
a2fa3e9f 568 struct vcpu_svm *svm;
6aa8b732 569 struct page *page;
fb3f0f51 570 int err;
6aa8b732 571
c16f862d 572 svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
fb3f0f51
RR
573 if (!svm) {
574 err = -ENOMEM;
575 goto out;
576 }
577
578 err = kvm_vcpu_init(&svm->vcpu, kvm, id);
579 if (err)
580 goto free_svm;
581
97222cc8
ED
582 if (irqchip_in_kernel(kvm)) {
583 err = kvm_create_lapic(&svm->vcpu);
584 if (err < 0)
585 goto free_svm;
586 }
587
6aa8b732 588 page = alloc_page(GFP_KERNEL);
fb3f0f51
RR
589 if (!page) {
590 err = -ENOMEM;
591 goto uninit;
592 }
6aa8b732 593
a2fa3e9f
GH
594 svm->vmcb = page_address(page);
595 clear_page(svm->vmcb);
596 svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
597 svm->asid_generation = 0;
598 memset(svm->db_regs, 0, sizeof(svm->db_regs));
599 init_vmcb(svm->vmcb);
600
fb3f0f51
RR
601 fx_init(&svm->vcpu);
602 svm->vcpu.fpu_active = 1;
603 svm->vcpu.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
604 if (svm->vcpu.vcpu_id == 0)
605 svm->vcpu.apic_base |= MSR_IA32_APICBASE_BSP;
6aa8b732 606
fb3f0f51 607 return &svm->vcpu;
36241b8c 608
fb3f0f51
RR
609uninit:
610 kvm_vcpu_uninit(&svm->vcpu);
611free_svm:
a4770347 612 kmem_cache_free(kvm_vcpu_cache, svm);
fb3f0f51
RR
613out:
614 return ERR_PTR(err);
6aa8b732
AK
615}
616
617static void svm_free_vcpu(struct kvm_vcpu *vcpu)
618{
a2fa3e9f
GH
619 struct vcpu_svm *svm = to_svm(vcpu);
620
fb3f0f51
RR
621 __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
622 kvm_vcpu_uninit(vcpu);
a4770347 623 kmem_cache_free(kvm_vcpu_cache, svm);
6aa8b732
AK
624}
625
15ad7146 626static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 627{
a2fa3e9f 628 struct vcpu_svm *svm = to_svm(vcpu);
15ad7146 629 int i;
0cc5064d 630
0cc5064d
AK
631 if (unlikely(cpu != vcpu->cpu)) {
632 u64 tsc_this, delta;
633
634 /*
635 * Make sure that the guest sees a monotonically
636 * increasing TSC.
637 */
638 rdtscll(tsc_this);
639 delta = vcpu->host_tsc - tsc_this;
a2fa3e9f 640 svm->vmcb->control.tsc_offset += delta;
0cc5064d 641 vcpu->cpu = cpu;
a3d7f85f 642 kvm_migrate_apic_timer(vcpu);
0cc5064d 643 }
94dfbdb3
AL
644
645 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 646 rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
6aa8b732
AK
647}
648
649static void svm_vcpu_put(struct kvm_vcpu *vcpu)
650{
a2fa3e9f 651 struct vcpu_svm *svm = to_svm(vcpu);
94dfbdb3
AL
652 int i;
653
654 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 655 wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
94dfbdb3 656
0cc5064d 657 rdtscll(vcpu->host_tsc);
6aa8b732
AK
658}
659
774c47f1
AK
660static void svm_vcpu_decache(struct kvm_vcpu *vcpu)
661{
662}
663
6aa8b732
AK
664static void svm_cache_regs(struct kvm_vcpu *vcpu)
665{
a2fa3e9f
GH
666 struct vcpu_svm *svm = to_svm(vcpu);
667
668 vcpu->regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
669 vcpu->regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
670 vcpu->rip = svm->vmcb->save.rip;
6aa8b732
AK
671}
672
673static void svm_decache_regs(struct kvm_vcpu *vcpu)
674{
a2fa3e9f
GH
675 struct vcpu_svm *svm = to_svm(vcpu);
676 svm->vmcb->save.rax = vcpu->regs[VCPU_REGS_RAX];
677 svm->vmcb->save.rsp = vcpu->regs[VCPU_REGS_RSP];
678 svm->vmcb->save.rip = vcpu->rip;
6aa8b732
AK
679}
680
681static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
682{
a2fa3e9f 683 return to_svm(vcpu)->vmcb->save.rflags;
6aa8b732
AK
684}
685
686static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
687{
a2fa3e9f 688 to_svm(vcpu)->vmcb->save.rflags = rflags;
6aa8b732
AK
689}
690
691static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
692{
a2fa3e9f 693 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
6aa8b732
AK
694
695 switch (seg) {
696 case VCPU_SREG_CS: return &save->cs;
697 case VCPU_SREG_DS: return &save->ds;
698 case VCPU_SREG_ES: return &save->es;
699 case VCPU_SREG_FS: return &save->fs;
700 case VCPU_SREG_GS: return &save->gs;
701 case VCPU_SREG_SS: return &save->ss;
702 case VCPU_SREG_TR: return &save->tr;
703 case VCPU_SREG_LDTR: return &save->ldtr;
704 }
705 BUG();
8b6d44c7 706 return NULL;
6aa8b732
AK
707}
708
709static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
710{
711 struct vmcb_seg *s = svm_seg(vcpu, seg);
712
713 return s->base;
714}
715
716static void svm_get_segment(struct kvm_vcpu *vcpu,
717 struct kvm_segment *var, int seg)
718{
719 struct vmcb_seg *s = svm_seg(vcpu, seg);
720
721 var->base = s->base;
722 var->limit = s->limit;
723 var->selector = s->selector;
724 var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
725 var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
726 var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
727 var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
728 var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
729 var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
730 var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
731 var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
732 var->unusable = !var->present;
733}
734
6aa8b732
AK
735static void svm_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
736{
a2fa3e9f
GH
737 struct vcpu_svm *svm = to_svm(vcpu);
738
739 dt->limit = svm->vmcb->save.idtr.limit;
740 dt->base = svm->vmcb->save.idtr.base;
6aa8b732
AK
741}
742
743static void svm_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
744{
a2fa3e9f
GH
745 struct vcpu_svm *svm = to_svm(vcpu);
746
747 svm->vmcb->save.idtr.limit = dt->limit;
748 svm->vmcb->save.idtr.base = dt->base ;
6aa8b732
AK
749}
750
751static void svm_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
752{
a2fa3e9f
GH
753 struct vcpu_svm *svm = to_svm(vcpu);
754
755 dt->limit = svm->vmcb->save.gdtr.limit;
756 dt->base = svm->vmcb->save.gdtr.base;
6aa8b732
AK
757}
758
759static void svm_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
760{
a2fa3e9f
GH
761 struct vcpu_svm *svm = to_svm(vcpu);
762
763 svm->vmcb->save.gdtr.limit = dt->limit;
764 svm->vmcb->save.gdtr.base = dt->base ;
6aa8b732
AK
765}
766
25c4c276 767static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3
AK
768{
769}
770
6aa8b732
AK
771static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
772{
a2fa3e9f
GH
773 struct vcpu_svm *svm = to_svm(vcpu);
774
05b3e0c2 775#ifdef CONFIG_X86_64
6aa8b732 776 if (vcpu->shadow_efer & KVM_EFER_LME) {
707d92fa 777 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
6aa8b732 778 vcpu->shadow_efer |= KVM_EFER_LMA;
a2fa3e9f 779 svm->vmcb->save.efer |= KVM_EFER_LMA | KVM_EFER_LME;
6aa8b732
AK
780 }
781
707d92fa 782 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG) ) {
6aa8b732 783 vcpu->shadow_efer &= ~KVM_EFER_LMA;
a2fa3e9f 784 svm->vmcb->save.efer &= ~(KVM_EFER_LMA | KVM_EFER_LME);
6aa8b732
AK
785 }
786 }
787#endif
707d92fa 788 if ((vcpu->cr0 & X86_CR0_TS) && !(cr0 & X86_CR0_TS)) {
a2fa3e9f 789 svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
7807fa6c
AL
790 vcpu->fpu_active = 1;
791 }
792
6aa8b732 793 vcpu->cr0 = cr0;
707d92fa
RR
794 cr0 |= X86_CR0_PG | X86_CR0_WP;
795 cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
a2fa3e9f 796 svm->vmcb->save.cr0 = cr0;
6aa8b732
AK
797}
798
799static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
800{
801 vcpu->cr4 = cr4;
a2fa3e9f 802 to_svm(vcpu)->vmcb->save.cr4 = cr4 | X86_CR4_PAE;
6aa8b732
AK
803}
804
805static void svm_set_segment(struct kvm_vcpu *vcpu,
806 struct kvm_segment *var, int seg)
807{
a2fa3e9f 808 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
809 struct vmcb_seg *s = svm_seg(vcpu, seg);
810
811 s->base = var->base;
812 s->limit = var->limit;
813 s->selector = var->selector;
814 if (var->unusable)
815 s->attrib = 0;
816 else {
817 s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
818 s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
819 s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
820 s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
821 s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
822 s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
823 s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
824 s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
825 }
826 if (seg == VCPU_SREG_CS)
a2fa3e9f
GH
827 svm->vmcb->save.cpl
828 = (svm->vmcb->save.cs.attrib
6aa8b732
AK
829 >> SVM_SELECTOR_DPL_SHIFT) & 3;
830
831}
832
833/* FIXME:
834
a2fa3e9f
GH
835 svm(vcpu)->vmcb->control.int_ctl &= ~V_TPR_MASK;
836 svm(vcpu)->vmcb->control.int_ctl |= (sregs->cr8 & V_TPR_MASK);
6aa8b732
AK
837
838*/
839
840static int svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
841{
842 return -EOPNOTSUPP;
843}
844
2a8067f1
ED
845static int svm_get_irq(struct kvm_vcpu *vcpu)
846{
847 struct vcpu_svm *svm = to_svm(vcpu);
848 u32 exit_int_info = svm->vmcb->control.exit_int_info;
849
850 if (is_external_interrupt(exit_int_info))
851 return exit_int_info & SVM_EVTINJ_VEC_MASK;
852 return -1;
853}
854
6aa8b732
AK
855static void load_host_msrs(struct kvm_vcpu *vcpu)
856{
94dfbdb3 857#ifdef CONFIG_X86_64
a2fa3e9f 858 wrmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
94dfbdb3 859#endif
6aa8b732
AK
860}
861
862static void save_host_msrs(struct kvm_vcpu *vcpu)
863{
94dfbdb3 864#ifdef CONFIG_X86_64
a2fa3e9f 865 rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
94dfbdb3 866#endif
6aa8b732
AK
867}
868
e756fc62 869static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *svm_data)
6aa8b732
AK
870{
871 if (svm_data->next_asid > svm_data->max_asid) {
872 ++svm_data->asid_generation;
873 svm_data->next_asid = 1;
a2fa3e9f 874 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
6aa8b732
AK
875 }
876
e756fc62 877 svm->vcpu.cpu = svm_data->cpu;
a2fa3e9f
GH
878 svm->asid_generation = svm_data->asid_generation;
879 svm->vmcb->control.asid = svm_data->next_asid++;
6aa8b732
AK
880}
881
6aa8b732
AK
882static unsigned long svm_get_dr(struct kvm_vcpu *vcpu, int dr)
883{
a2fa3e9f 884 return to_svm(vcpu)->db_regs[dr];
6aa8b732
AK
885}
886
887static void svm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long value,
888 int *exception)
889{
a2fa3e9f
GH
890 struct vcpu_svm *svm = to_svm(vcpu);
891
6aa8b732
AK
892 *exception = 0;
893
a2fa3e9f
GH
894 if (svm->vmcb->save.dr7 & DR7_GD_MASK) {
895 svm->vmcb->save.dr7 &= ~DR7_GD_MASK;
896 svm->vmcb->save.dr6 |= DR6_BD_MASK;
6aa8b732
AK
897 *exception = DB_VECTOR;
898 return;
899 }
900
901 switch (dr) {
902 case 0 ... 3:
a2fa3e9f 903 svm->db_regs[dr] = value;
6aa8b732
AK
904 return;
905 case 4 ... 5:
66aee91a 906 if (vcpu->cr4 & X86_CR4_DE) {
6aa8b732
AK
907 *exception = UD_VECTOR;
908 return;
909 }
910 case 7: {
911 if (value & ~((1ULL << 32) - 1)) {
912 *exception = GP_VECTOR;
913 return;
914 }
a2fa3e9f 915 svm->vmcb->save.dr7 = value;
6aa8b732
AK
916 return;
917 }
918 default:
919 printk(KERN_DEBUG "%s: unexpected dr %u\n",
920 __FUNCTION__, dr);
921 *exception = UD_VECTOR;
922 return;
923 }
924}
925
e756fc62 926static int pf_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 927{
a2fa3e9f 928 u32 exit_int_info = svm->vmcb->control.exit_int_info;
e756fc62 929 struct kvm *kvm = svm->vcpu.kvm;
6aa8b732
AK
930 u64 fault_address;
931 u32 error_code;
932 enum emulation_result er;
e2dec939 933 int r;
6aa8b732 934
85f455f7
ED
935 if (!irqchip_in_kernel(kvm) &&
936 is_external_interrupt(exit_int_info))
e756fc62 937 push_irq(&svm->vcpu, exit_int_info & SVM_EVTINJ_VEC_MASK);
6aa8b732 938
e756fc62 939 mutex_lock(&kvm->lock);
6aa8b732 940
a2fa3e9f
GH
941 fault_address = svm->vmcb->control.exit_info_2;
942 error_code = svm->vmcb->control.exit_info_1;
e756fc62 943 r = kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
e2dec939 944 if (r < 0) {
e756fc62 945 mutex_unlock(&kvm->lock);
e2dec939
AK
946 return r;
947 }
948 if (!r) {
e756fc62 949 mutex_unlock(&kvm->lock);
6aa8b732
AK
950 return 1;
951 }
e756fc62
RR
952 er = emulate_instruction(&svm->vcpu, kvm_run, fault_address,
953 error_code);
954 mutex_unlock(&kvm->lock);
6aa8b732
AK
955
956 switch (er) {
957 case EMULATE_DONE:
958 return 1;
959 case EMULATE_DO_MMIO:
e756fc62 960 ++svm->vcpu.stat.mmio_exits;
6aa8b732
AK
961 return 0;
962 case EMULATE_FAIL:
054b1369 963 kvm_report_emulation_failure(&svm->vcpu, "pagetable");
6aa8b732
AK
964 break;
965 default:
966 BUG();
967 }
968
969 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
970 return 0;
971}
972
e756fc62 973static int nm_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
7807fa6c 974{
a2fa3e9f 975 svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
e756fc62 976 if (!(svm->vcpu.cr0 & X86_CR0_TS))
a2fa3e9f 977 svm->vmcb->save.cr0 &= ~X86_CR0_TS;
e756fc62 978 svm->vcpu.fpu_active = 1;
a2fa3e9f
GH
979
980 return 1;
7807fa6c
AL
981}
982
e756fc62 983static int shutdown_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
46fe4ddd
JR
984{
985 /*
986 * VMCB is undefined after a SHUTDOWN intercept
987 * so reinitialize it.
988 */
a2fa3e9f
GH
989 clear_page(svm->vmcb);
990 init_vmcb(svm->vmcb);
46fe4ddd
JR
991
992 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
993 return 0;
994}
995
e756fc62 996static int io_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 997{
a2fa3e9f 998 u32 io_info = svm->vmcb->control.exit_info_1; //address size bug?
039576c0
AK
999 int size, down, in, string, rep;
1000 unsigned port;
6aa8b732 1001
e756fc62 1002 ++svm->vcpu.stat.io_exits;
6aa8b732 1003
a2fa3e9f 1004 svm->next_rip = svm->vmcb->control.exit_info_2;
6aa8b732 1005
e70669ab
LV
1006 string = (io_info & SVM_IOIO_STR_MASK) != 0;
1007
1008 if (string) {
1009 if (emulate_instruction(&svm->vcpu, kvm_run, 0, 0) == EMULATE_DO_MMIO)
1010 return 0;
1011 return 1;
1012 }
1013
039576c0
AK
1014 in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
1015 port = io_info >> 16;
1016 size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
039576c0 1017 rep = (io_info & SVM_IOIO_REP_MASK) != 0;
a2fa3e9f 1018 down = (svm->vmcb->save.rflags & X86_EFLAGS_DF) != 0;
6aa8b732 1019
3090dd73 1020 return kvm_emulate_pio(&svm->vcpu, kvm_run, in, size, port);
6aa8b732
AK
1021}
1022
e756fc62 1023static int nop_on_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732
AK
1024{
1025 return 1;
1026}
1027
e756fc62 1028static int halt_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1029{
a2fa3e9f 1030 svm->next_rip = svm->vmcb->save.rip + 1;
e756fc62
RR
1031 skip_emulated_instruction(&svm->vcpu);
1032 return kvm_emulate_halt(&svm->vcpu);
6aa8b732
AK
1033}
1034
e756fc62 1035static int vmmcall_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
02e235bc 1036{
a2fa3e9f 1037 svm->next_rip = svm->vmcb->save.rip + 3;
e756fc62
RR
1038 skip_emulated_instruction(&svm->vcpu);
1039 return kvm_hypercall(&svm->vcpu, kvm_run);
02e235bc
AK
1040}
1041
e756fc62
RR
1042static int invalid_op_interception(struct vcpu_svm *svm,
1043 struct kvm_run *kvm_run)
6aa8b732 1044{
e756fc62 1045 inject_ud(&svm->vcpu);
6aa8b732
AK
1046 return 1;
1047}
1048
e756fc62
RR
1049static int task_switch_interception(struct vcpu_svm *svm,
1050 struct kvm_run *kvm_run)
6aa8b732 1051{
f0242478 1052 pr_unimpl(&svm->vcpu, "%s: task switch is unsupported\n", __FUNCTION__);
6aa8b732
AK
1053 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
1054 return 0;
1055}
1056
e756fc62 1057static int cpuid_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1058{
a2fa3e9f 1059 svm->next_rip = svm->vmcb->save.rip + 2;
e756fc62 1060 kvm_emulate_cpuid(&svm->vcpu);
06465c5a 1061 return 1;
6aa8b732
AK
1062}
1063
e756fc62
RR
1064static int emulate_on_interception(struct vcpu_svm *svm,
1065 struct kvm_run *kvm_run)
6aa8b732 1066{
e756fc62 1067 if (emulate_instruction(&svm->vcpu, NULL, 0, 0) != EMULATE_DONE)
f0242478 1068 pr_unimpl(&svm->vcpu, "%s: failed\n", __FUNCTION__);
6aa8b732
AK
1069 return 1;
1070}
1071
1072static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
1073{
a2fa3e9f
GH
1074 struct vcpu_svm *svm = to_svm(vcpu);
1075
6aa8b732 1076 switch (ecx) {
6aa8b732
AK
1077 case MSR_IA32_TIME_STAMP_COUNTER: {
1078 u64 tsc;
1079
1080 rdtscll(tsc);
a2fa3e9f 1081 *data = svm->vmcb->control.tsc_offset + tsc;
6aa8b732
AK
1082 break;
1083 }
0e859cac 1084 case MSR_K6_STAR:
a2fa3e9f 1085 *data = svm->vmcb->save.star;
6aa8b732 1086 break;
0e859cac 1087#ifdef CONFIG_X86_64
6aa8b732 1088 case MSR_LSTAR:
a2fa3e9f 1089 *data = svm->vmcb->save.lstar;
6aa8b732
AK
1090 break;
1091 case MSR_CSTAR:
a2fa3e9f 1092 *data = svm->vmcb->save.cstar;
6aa8b732
AK
1093 break;
1094 case MSR_KERNEL_GS_BASE:
a2fa3e9f 1095 *data = svm->vmcb->save.kernel_gs_base;
6aa8b732
AK
1096 break;
1097 case MSR_SYSCALL_MASK:
a2fa3e9f 1098 *data = svm->vmcb->save.sfmask;
6aa8b732
AK
1099 break;
1100#endif
1101 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 1102 *data = svm->vmcb->save.sysenter_cs;
6aa8b732
AK
1103 break;
1104 case MSR_IA32_SYSENTER_EIP:
a2fa3e9f 1105 *data = svm->vmcb->save.sysenter_eip;
6aa8b732
AK
1106 break;
1107 case MSR_IA32_SYSENTER_ESP:
a2fa3e9f 1108 *data = svm->vmcb->save.sysenter_esp;
6aa8b732
AK
1109 break;
1110 default:
3bab1f5d 1111 return kvm_get_msr_common(vcpu, ecx, data);
6aa8b732
AK
1112 }
1113 return 0;
1114}
1115
e756fc62 1116static int rdmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1117{
e756fc62 1118 u32 ecx = svm->vcpu.regs[VCPU_REGS_RCX];
6aa8b732
AK
1119 u64 data;
1120
e756fc62
RR
1121 if (svm_get_msr(&svm->vcpu, ecx, &data))
1122 svm_inject_gp(&svm->vcpu, 0);
6aa8b732 1123 else {
a2fa3e9f 1124 svm->vmcb->save.rax = data & 0xffffffff;
e756fc62 1125 svm->vcpu.regs[VCPU_REGS_RDX] = data >> 32;
a2fa3e9f 1126 svm->next_rip = svm->vmcb->save.rip + 2;
e756fc62 1127 skip_emulated_instruction(&svm->vcpu);
6aa8b732
AK
1128 }
1129 return 1;
1130}
1131
1132static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
1133{
a2fa3e9f
GH
1134 struct vcpu_svm *svm = to_svm(vcpu);
1135
6aa8b732 1136 switch (ecx) {
6aa8b732
AK
1137 case MSR_IA32_TIME_STAMP_COUNTER: {
1138 u64 tsc;
1139
1140 rdtscll(tsc);
a2fa3e9f 1141 svm->vmcb->control.tsc_offset = data - tsc;
6aa8b732
AK
1142 break;
1143 }
0e859cac 1144 case MSR_K6_STAR:
a2fa3e9f 1145 svm->vmcb->save.star = data;
6aa8b732 1146 break;
49b14f24 1147#ifdef CONFIG_X86_64
6aa8b732 1148 case MSR_LSTAR:
a2fa3e9f 1149 svm->vmcb->save.lstar = data;
6aa8b732
AK
1150 break;
1151 case MSR_CSTAR:
a2fa3e9f 1152 svm->vmcb->save.cstar = data;
6aa8b732
AK
1153 break;
1154 case MSR_KERNEL_GS_BASE:
a2fa3e9f 1155 svm->vmcb->save.kernel_gs_base = data;
6aa8b732
AK
1156 break;
1157 case MSR_SYSCALL_MASK:
a2fa3e9f 1158 svm->vmcb->save.sfmask = data;
6aa8b732
AK
1159 break;
1160#endif
1161 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 1162 svm->vmcb->save.sysenter_cs = data;
6aa8b732
AK
1163 break;
1164 case MSR_IA32_SYSENTER_EIP:
a2fa3e9f 1165 svm->vmcb->save.sysenter_eip = data;
6aa8b732
AK
1166 break;
1167 case MSR_IA32_SYSENTER_ESP:
a2fa3e9f 1168 svm->vmcb->save.sysenter_esp = data;
6aa8b732
AK
1169 break;
1170 default:
3bab1f5d 1171 return kvm_set_msr_common(vcpu, ecx, data);
6aa8b732
AK
1172 }
1173 return 0;
1174}
1175
e756fc62 1176static int wrmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1177{
e756fc62 1178 u32 ecx = svm->vcpu.regs[VCPU_REGS_RCX];
a2fa3e9f 1179 u64 data = (svm->vmcb->save.rax & -1u)
e756fc62 1180 | ((u64)(svm->vcpu.regs[VCPU_REGS_RDX] & -1u) << 32);
a2fa3e9f 1181 svm->next_rip = svm->vmcb->save.rip + 2;
e756fc62
RR
1182 if (svm_set_msr(&svm->vcpu, ecx, data))
1183 svm_inject_gp(&svm->vcpu, 0);
6aa8b732 1184 else
e756fc62 1185 skip_emulated_instruction(&svm->vcpu);
6aa8b732
AK
1186 return 1;
1187}
1188
e756fc62 1189static int msr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1190{
e756fc62
RR
1191 if (svm->vmcb->control.exit_info_1)
1192 return wrmsr_interception(svm, kvm_run);
6aa8b732 1193 else
e756fc62 1194 return rdmsr_interception(svm, kvm_run);
6aa8b732
AK
1195}
1196
e756fc62 1197static int interrupt_window_interception(struct vcpu_svm *svm,
c1150d8c
DL
1198 struct kvm_run *kvm_run)
1199{
85f455f7
ED
1200 svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
1201 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
c1150d8c
DL
1202 /*
1203 * If the user space waits to inject interrupts, exit as soon as
1204 * possible
1205 */
1206 if (kvm_run->request_interrupt_window &&
e756fc62
RR
1207 !svm->vcpu.irq_summary) {
1208 ++svm->vcpu.stat.irq_window_exits;
c1150d8c
DL
1209 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
1210 return 0;
1211 }
1212
1213 return 1;
1214}
1215
e756fc62 1216static int (*svm_exit_handlers[])(struct vcpu_svm *svm,
6aa8b732
AK
1217 struct kvm_run *kvm_run) = {
1218 [SVM_EXIT_READ_CR0] = emulate_on_interception,
1219 [SVM_EXIT_READ_CR3] = emulate_on_interception,
1220 [SVM_EXIT_READ_CR4] = emulate_on_interception,
1221 /* for now: */
1222 [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
1223 [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
1224 [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
1225 [SVM_EXIT_READ_DR0] = emulate_on_interception,
1226 [SVM_EXIT_READ_DR1] = emulate_on_interception,
1227 [SVM_EXIT_READ_DR2] = emulate_on_interception,
1228 [SVM_EXIT_READ_DR3] = emulate_on_interception,
1229 [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
1230 [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
1231 [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
1232 [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
1233 [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
1234 [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
1235 [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
7807fa6c 1236 [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
6aa8b732
AK
1237 [SVM_EXIT_INTR] = nop_on_interception,
1238 [SVM_EXIT_NMI] = nop_on_interception,
1239 [SVM_EXIT_SMI] = nop_on_interception,
1240 [SVM_EXIT_INIT] = nop_on_interception,
c1150d8c 1241 [SVM_EXIT_VINTR] = interrupt_window_interception,
6aa8b732
AK
1242 /* [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception, */
1243 [SVM_EXIT_CPUID] = cpuid_interception,
1244 [SVM_EXIT_HLT] = halt_interception,
1245 [SVM_EXIT_INVLPG] = emulate_on_interception,
1246 [SVM_EXIT_INVLPGA] = invalid_op_interception,
1247 [SVM_EXIT_IOIO] = io_interception,
1248 [SVM_EXIT_MSR] = msr_interception,
1249 [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
46fe4ddd 1250 [SVM_EXIT_SHUTDOWN] = shutdown_interception,
6aa8b732 1251 [SVM_EXIT_VMRUN] = invalid_op_interception,
02e235bc 1252 [SVM_EXIT_VMMCALL] = vmmcall_interception,
6aa8b732
AK
1253 [SVM_EXIT_VMLOAD] = invalid_op_interception,
1254 [SVM_EXIT_VMSAVE] = invalid_op_interception,
1255 [SVM_EXIT_STGI] = invalid_op_interception,
1256 [SVM_EXIT_CLGI] = invalid_op_interception,
1257 [SVM_EXIT_SKINIT] = invalid_op_interception,
916ce236
JR
1258 [SVM_EXIT_MONITOR] = invalid_op_interception,
1259 [SVM_EXIT_MWAIT] = invalid_op_interception,
6aa8b732
AK
1260};
1261
1262
04d2cc77 1263static int handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
6aa8b732 1264{
04d2cc77 1265 struct vcpu_svm *svm = to_svm(vcpu);
a2fa3e9f 1266 u32 exit_code = svm->vmcb->control.exit_code;
6aa8b732 1267
04d2cc77
AK
1268 kvm_reput_irq(svm);
1269
1270 if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
1271 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
1272 kvm_run->fail_entry.hardware_entry_failure_reason
1273 = svm->vmcb->control.exit_code;
1274 return 0;
1275 }
1276
a2fa3e9f 1277 if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
6aa8b732
AK
1278 exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR)
1279 printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
1280 "exit_code 0x%x\n",
a2fa3e9f 1281 __FUNCTION__, svm->vmcb->control.exit_int_info,
6aa8b732
AK
1282 exit_code);
1283
9d8f549d 1284 if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
6aa8b732
AK
1285 || svm_exit_handlers[exit_code] == 0) {
1286 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
364b625b 1287 kvm_run->hw.hardware_exit_reason = exit_code;
6aa8b732
AK
1288 return 0;
1289 }
1290
e756fc62 1291 return svm_exit_handlers[exit_code](svm, kvm_run);
6aa8b732
AK
1292}
1293
1294static void reload_tss(struct kvm_vcpu *vcpu)
1295{
1296 int cpu = raw_smp_processor_id();
1297
1298 struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
1299 svm_data->tss_desc->type = 9; //available 32/64-bit TSS
1300 load_TR_desc();
1301}
1302
e756fc62 1303static void pre_svm_run(struct vcpu_svm *svm)
6aa8b732
AK
1304{
1305 int cpu = raw_smp_processor_id();
1306
1307 struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
1308
a2fa3e9f 1309 svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
e756fc62 1310 if (svm->vcpu.cpu != cpu ||
a2fa3e9f 1311 svm->asid_generation != svm_data->asid_generation)
e756fc62 1312 new_asid(svm, svm_data);
6aa8b732
AK
1313}
1314
1315
85f455f7 1316static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
6aa8b732
AK
1317{
1318 struct vmcb_control_area *control;
1319
e756fc62 1320 control = &svm->vmcb->control;
85f455f7 1321 control->int_vector = irq;
6aa8b732
AK
1322 control->int_ctl &= ~V_INTR_PRIO_MASK;
1323 control->int_ctl |= V_IRQ_MASK |
1324 ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
1325}
1326
2a8067f1
ED
1327static void svm_set_irq(struct kvm_vcpu *vcpu, int irq)
1328{
1329 struct vcpu_svm *svm = to_svm(vcpu);
1330
1331 svm_inject_irq(svm, irq);
1332}
1333
04d2cc77 1334static void svm_intr_assist(struct kvm_vcpu *vcpu)
6aa8b732 1335{
04d2cc77 1336 struct vcpu_svm *svm = to_svm(vcpu);
85f455f7
ED
1337 struct vmcb *vmcb = svm->vmcb;
1338 int intr_vector = -1;
1339
1b9778da 1340 kvm_inject_pending_timer_irqs(vcpu);
85f455f7
ED
1341 if ((vmcb->control.exit_int_info & SVM_EVTINJ_VALID) &&
1342 ((vmcb->control.exit_int_info & SVM_EVTINJ_TYPE_MASK) == 0)) {
1343 intr_vector = vmcb->control.exit_int_info &
1344 SVM_EVTINJ_VEC_MASK;
1345 vmcb->control.exit_int_info = 0;
1346 svm_inject_irq(svm, intr_vector);
1347 return;
1348 }
1349
1350 if (vmcb->control.int_ctl & V_IRQ_MASK)
1351 return;
1352
1b9778da 1353 if (!kvm_cpu_has_interrupt(vcpu))
85f455f7
ED
1354 return;
1355
1356 if (!(vmcb->save.rflags & X86_EFLAGS_IF) ||
1357 (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
1358 (vmcb->control.event_inj & SVM_EVTINJ_VALID)) {
1359 /* unable to deliver irq, set pending irq */
1360 vmcb->control.intercept |= (1ULL << INTERCEPT_VINTR);
1361 svm_inject_irq(svm, 0x0);
1362 return;
1363 }
1364 /* Okay, we can deliver the interrupt: grab it and update PIC state. */
1b9778da 1365 intr_vector = kvm_cpu_get_interrupt(vcpu);
85f455f7 1366 svm_inject_irq(svm, intr_vector);
1b9778da 1367 kvm_timer_intr_post(vcpu, intr_vector);
85f455f7
ED
1368}
1369
1370static void kvm_reput_irq(struct vcpu_svm *svm)
1371{
e756fc62 1372 struct vmcb_control_area *control = &svm->vmcb->control;
6aa8b732 1373
7017fc3d
ED
1374 if ((control->int_ctl & V_IRQ_MASK)
1375 && !irqchip_in_kernel(svm->vcpu.kvm)) {
6aa8b732 1376 control->int_ctl &= ~V_IRQ_MASK;
e756fc62 1377 push_irq(&svm->vcpu, control->int_vector);
6aa8b732 1378 }
c1150d8c 1379
e756fc62 1380 svm->vcpu.interrupt_window_open =
c1150d8c
DL
1381 !(control->int_state & SVM_INTERRUPT_SHADOW_MASK);
1382}
1383
85f455f7
ED
1384static void svm_do_inject_vector(struct vcpu_svm *svm)
1385{
1386 struct kvm_vcpu *vcpu = &svm->vcpu;
1387 int word_index = __ffs(vcpu->irq_summary);
1388 int bit_index = __ffs(vcpu->irq_pending[word_index]);
1389 int irq = word_index * BITS_PER_LONG + bit_index;
1390
1391 clear_bit(bit_index, &vcpu->irq_pending[word_index]);
1392 if (!vcpu->irq_pending[word_index])
1393 clear_bit(word_index, &vcpu->irq_summary);
1394 svm_inject_irq(svm, irq);
1395}
1396
04d2cc77 1397static void do_interrupt_requests(struct kvm_vcpu *vcpu,
c1150d8c
DL
1398 struct kvm_run *kvm_run)
1399{
04d2cc77 1400 struct vcpu_svm *svm = to_svm(vcpu);
a2fa3e9f 1401 struct vmcb_control_area *control = &svm->vmcb->control;
c1150d8c 1402
e756fc62 1403 svm->vcpu.interrupt_window_open =
c1150d8c 1404 (!(control->int_state & SVM_INTERRUPT_SHADOW_MASK) &&
a2fa3e9f 1405 (svm->vmcb->save.rflags & X86_EFLAGS_IF));
c1150d8c 1406
e756fc62 1407 if (svm->vcpu.interrupt_window_open && svm->vcpu.irq_summary)
c1150d8c
DL
1408 /*
1409 * If interrupts enabled, and not blocked by sti or mov ss. Good.
1410 */
85f455f7 1411 svm_do_inject_vector(svm);
c1150d8c
DL
1412
1413 /*
1414 * Interrupts blocked. Wait for unblock.
1415 */
e756fc62
RR
1416 if (!svm->vcpu.interrupt_window_open &&
1417 (svm->vcpu.irq_summary || kvm_run->request_interrupt_window)) {
c1150d8c
DL
1418 control->intercept |= 1ULL << INTERCEPT_VINTR;
1419 } else
1420 control->intercept &= ~(1ULL << INTERCEPT_VINTR);
1421}
1422
6aa8b732
AK
1423static void save_db_regs(unsigned long *db_regs)
1424{
5aff458e
AK
1425 asm volatile ("mov %%dr0, %0" : "=r"(db_regs[0]));
1426 asm volatile ("mov %%dr1, %0" : "=r"(db_regs[1]));
1427 asm volatile ("mov %%dr2, %0" : "=r"(db_regs[2]));
1428 asm volatile ("mov %%dr3, %0" : "=r"(db_regs[3]));
6aa8b732
AK
1429}
1430
1431static void load_db_regs(unsigned long *db_regs)
1432{
5aff458e
AK
1433 asm volatile ("mov %0, %%dr0" : : "r"(db_regs[0]));
1434 asm volatile ("mov %0, %%dr1" : : "r"(db_regs[1]));
1435 asm volatile ("mov %0, %%dr2" : : "r"(db_regs[2]));
1436 asm volatile ("mov %0, %%dr3" : : "r"(db_regs[3]));
6aa8b732
AK
1437}
1438
d9e368d6
AK
1439static void svm_flush_tlb(struct kvm_vcpu *vcpu)
1440{
1441 force_new_asid(vcpu);
1442}
1443
04d2cc77
AK
1444static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
1445{
1446}
1447
1448static void svm_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
6aa8b732 1449{
a2fa3e9f 1450 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
1451 u16 fs_selector;
1452 u16 gs_selector;
1453 u16 ldt_selector;
d9e368d6 1454
e756fc62 1455 pre_svm_run(svm);
6aa8b732
AK
1456
1457 save_host_msrs(vcpu);
1458 fs_selector = read_fs();
1459 gs_selector = read_gs();
1460 ldt_selector = read_ldt();
a2fa3e9f
GH
1461 svm->host_cr2 = kvm_read_cr2();
1462 svm->host_dr6 = read_dr6();
1463 svm->host_dr7 = read_dr7();
1464 svm->vmcb->save.cr2 = vcpu->cr2;
6aa8b732 1465
a2fa3e9f 1466 if (svm->vmcb->save.dr7 & 0xff) {
6aa8b732 1467 write_dr7(0);
a2fa3e9f
GH
1468 save_db_regs(svm->host_db_regs);
1469 load_db_regs(svm->db_regs);
6aa8b732 1470 }
36241b8c 1471
04d2cc77
AK
1472 clgi();
1473
1474 local_irq_enable();
36241b8c 1475
6aa8b732 1476 asm volatile (
05b3e0c2 1477#ifdef CONFIG_X86_64
6aa8b732
AK
1478 "push %%rbx; push %%rcx; push %%rdx;"
1479 "push %%rsi; push %%rdi; push %%rbp;"
1480 "push %%r8; push %%r9; push %%r10; push %%r11;"
1481 "push %%r12; push %%r13; push %%r14; push %%r15;"
1482#else
1483 "push %%ebx; push %%ecx; push %%edx;"
1484 "push %%esi; push %%edi; push %%ebp;"
1485#endif
1486
05b3e0c2 1487#ifdef CONFIG_X86_64
fb3f0f51
RR
1488 "mov %c[rbx](%[svm]), %%rbx \n\t"
1489 "mov %c[rcx](%[svm]), %%rcx \n\t"
1490 "mov %c[rdx](%[svm]), %%rdx \n\t"
1491 "mov %c[rsi](%[svm]), %%rsi \n\t"
1492 "mov %c[rdi](%[svm]), %%rdi \n\t"
1493 "mov %c[rbp](%[svm]), %%rbp \n\t"
1494 "mov %c[r8](%[svm]), %%r8 \n\t"
1495 "mov %c[r9](%[svm]), %%r9 \n\t"
1496 "mov %c[r10](%[svm]), %%r10 \n\t"
1497 "mov %c[r11](%[svm]), %%r11 \n\t"
1498 "mov %c[r12](%[svm]), %%r12 \n\t"
1499 "mov %c[r13](%[svm]), %%r13 \n\t"
1500 "mov %c[r14](%[svm]), %%r14 \n\t"
1501 "mov %c[r15](%[svm]), %%r15 \n\t"
6aa8b732 1502#else
fb3f0f51
RR
1503 "mov %c[rbx](%[svm]), %%ebx \n\t"
1504 "mov %c[rcx](%[svm]), %%ecx \n\t"
1505 "mov %c[rdx](%[svm]), %%edx \n\t"
1506 "mov %c[rsi](%[svm]), %%esi \n\t"
1507 "mov %c[rdi](%[svm]), %%edi \n\t"
1508 "mov %c[rbp](%[svm]), %%ebp \n\t"
6aa8b732
AK
1509#endif
1510
05b3e0c2 1511#ifdef CONFIG_X86_64
6aa8b732
AK
1512 /* Enter guest mode */
1513 "push %%rax \n\t"
fb3f0f51 1514 "mov %c[vmcb](%[svm]), %%rax \n\t"
6aa8b732
AK
1515 SVM_VMLOAD "\n\t"
1516 SVM_VMRUN "\n\t"
1517 SVM_VMSAVE "\n\t"
1518 "pop %%rax \n\t"
1519#else
1520 /* Enter guest mode */
1521 "push %%eax \n\t"
fb3f0f51 1522 "mov %c[vmcb](%[svm]), %%eax \n\t"
6aa8b732
AK
1523 SVM_VMLOAD "\n\t"
1524 SVM_VMRUN "\n\t"
1525 SVM_VMSAVE "\n\t"
1526 "pop %%eax \n\t"
1527#endif
1528
1529 /* Save guest registers, load host registers */
05b3e0c2 1530#ifdef CONFIG_X86_64
fb3f0f51
RR
1531 "mov %%rbx, %c[rbx](%[svm]) \n\t"
1532 "mov %%rcx, %c[rcx](%[svm]) \n\t"
1533 "mov %%rdx, %c[rdx](%[svm]) \n\t"
1534 "mov %%rsi, %c[rsi](%[svm]) \n\t"
1535 "mov %%rdi, %c[rdi](%[svm]) \n\t"
1536 "mov %%rbp, %c[rbp](%[svm]) \n\t"
1537 "mov %%r8, %c[r8](%[svm]) \n\t"
1538 "mov %%r9, %c[r9](%[svm]) \n\t"
1539 "mov %%r10, %c[r10](%[svm]) \n\t"
1540 "mov %%r11, %c[r11](%[svm]) \n\t"
1541 "mov %%r12, %c[r12](%[svm]) \n\t"
1542 "mov %%r13, %c[r13](%[svm]) \n\t"
1543 "mov %%r14, %c[r14](%[svm]) \n\t"
1544 "mov %%r15, %c[r15](%[svm]) \n\t"
6aa8b732
AK
1545
1546 "pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
1547 "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
1548 "pop %%rbp; pop %%rdi; pop %%rsi;"
1549 "pop %%rdx; pop %%rcx; pop %%rbx; \n\t"
1550#else
fb3f0f51
RR
1551 "mov %%ebx, %c[rbx](%[svm]) \n\t"
1552 "mov %%ecx, %c[rcx](%[svm]) \n\t"
1553 "mov %%edx, %c[rdx](%[svm]) \n\t"
1554 "mov %%esi, %c[rsi](%[svm]) \n\t"
1555 "mov %%edi, %c[rdi](%[svm]) \n\t"
1556 "mov %%ebp, %c[rbp](%[svm]) \n\t"
6aa8b732
AK
1557
1558 "pop %%ebp; pop %%edi; pop %%esi;"
1559 "pop %%edx; pop %%ecx; pop %%ebx; \n\t"
1560#endif
1561 :
fb3f0f51 1562 : [svm]"a"(svm),
6aa8b732 1563 [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
fb3f0f51
RR
1564 [rbx]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RBX])),
1565 [rcx]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RCX])),
1566 [rdx]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RDX])),
1567 [rsi]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RSI])),
1568 [rdi]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RDI])),
1569 [rbp]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RBP]))
05b3e0c2 1570#ifdef CONFIG_X86_64
fb3f0f51
RR
1571 ,[r8 ]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R8])),
1572 [r9 ]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R9 ])),
1573 [r10]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R10])),
1574 [r11]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R11])),
1575 [r12]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R12])),
1576 [r13]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R13])),
1577 [r14]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R14])),
1578 [r15]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R15]))
6aa8b732
AK
1579#endif
1580 : "cc", "memory" );
1581
04d2cc77 1582 local_irq_disable();
d9e368d6 1583
04d2cc77 1584 stgi();
36241b8c 1585
a2fa3e9f
GH
1586 if ((svm->vmcb->save.dr7 & 0xff))
1587 load_db_regs(svm->host_db_regs);
6aa8b732 1588
a2fa3e9f 1589 vcpu->cr2 = svm->vmcb->save.cr2;
6aa8b732 1590
a2fa3e9f
GH
1591 write_dr6(svm->host_dr6);
1592 write_dr7(svm->host_dr7);
1593 kvm_write_cr2(svm->host_cr2);
6aa8b732
AK
1594
1595 load_fs(fs_selector);
1596 load_gs(gs_selector);
1597 load_ldt(ldt_selector);
1598 load_host_msrs(vcpu);
1599
1600 reload_tss(vcpu);
1601
a2fa3e9f 1602 svm->next_rip = 0;
6aa8b732
AK
1603}
1604
6aa8b732
AK
1605static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
1606{
a2fa3e9f
GH
1607 struct vcpu_svm *svm = to_svm(vcpu);
1608
1609 svm->vmcb->save.cr3 = root;
6aa8b732 1610 force_new_asid(vcpu);
7807fa6c
AL
1611
1612 if (vcpu->fpu_active) {
a2fa3e9f
GH
1613 svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
1614 svm->vmcb->save.cr0 |= X86_CR0_TS;
7807fa6c
AL
1615 vcpu->fpu_active = 0;
1616 }
6aa8b732
AK
1617}
1618
1619static void svm_inject_page_fault(struct kvm_vcpu *vcpu,
1620 unsigned long addr,
1621 uint32_t err_code)
1622{
a2fa3e9f
GH
1623 struct vcpu_svm *svm = to_svm(vcpu);
1624 uint32_t exit_int_info = svm->vmcb->control.exit_int_info;
6aa8b732 1625
1165f5fe 1626 ++vcpu->stat.pf_guest;
6aa8b732
AK
1627
1628 if (is_page_fault(exit_int_info)) {
1629
a2fa3e9f
GH
1630 svm->vmcb->control.event_inj_err = 0;
1631 svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
1632 SVM_EVTINJ_VALID_ERR |
1633 SVM_EVTINJ_TYPE_EXEPT |
1634 DF_VECTOR;
6aa8b732
AK
1635 return;
1636 }
1637 vcpu->cr2 = addr;
a2fa3e9f
GH
1638 svm->vmcb->save.cr2 = addr;
1639 svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
1640 SVM_EVTINJ_VALID_ERR |
1641 SVM_EVTINJ_TYPE_EXEPT |
1642 PF_VECTOR;
1643 svm->vmcb->control.event_inj_err = err_code;
6aa8b732
AK
1644}
1645
1646
1647static int is_disabled(void)
1648{
6031a61c
JR
1649 u64 vm_cr;
1650
1651 rdmsrl(MSR_VM_CR, vm_cr);
1652 if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
1653 return 1;
1654
6aa8b732
AK
1655 return 0;
1656}
1657
102d8325
IM
1658static void
1659svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
1660{
1661 /*
1662 * Patch in the VMMCALL instruction:
1663 */
1664 hypercall[0] = 0x0f;
1665 hypercall[1] = 0x01;
1666 hypercall[2] = 0xd9;
1667 hypercall[3] = 0xc3;
1668}
1669
002c7f7c
YS
1670static void svm_check_processor_compat(void *rtn)
1671{
1672 *(int *)rtn = 0;
1673}
1674
cbdd1bea 1675static struct kvm_x86_ops svm_x86_ops = {
6aa8b732
AK
1676 .cpu_has_kvm_support = has_svm,
1677 .disabled_by_bios = is_disabled,
1678 .hardware_setup = svm_hardware_setup,
1679 .hardware_unsetup = svm_hardware_unsetup,
002c7f7c 1680 .check_processor_compatibility = svm_check_processor_compat,
6aa8b732
AK
1681 .hardware_enable = svm_hardware_enable,
1682 .hardware_disable = svm_hardware_disable,
1683
1684 .vcpu_create = svm_create_vcpu,
1685 .vcpu_free = svm_free_vcpu,
04d2cc77 1686 .vcpu_reset = svm_vcpu_reset,
6aa8b732 1687
04d2cc77 1688 .prepare_guest_switch = svm_prepare_guest_switch,
6aa8b732
AK
1689 .vcpu_load = svm_vcpu_load,
1690 .vcpu_put = svm_vcpu_put,
774c47f1 1691 .vcpu_decache = svm_vcpu_decache,
6aa8b732
AK
1692
1693 .set_guest_debug = svm_guest_debug,
1694 .get_msr = svm_get_msr,
1695 .set_msr = svm_set_msr,
1696 .get_segment_base = svm_get_segment_base,
1697 .get_segment = svm_get_segment,
1698 .set_segment = svm_set_segment,
1747fb71 1699 .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
25c4c276 1700 .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
6aa8b732 1701 .set_cr0 = svm_set_cr0,
6aa8b732
AK
1702 .set_cr3 = svm_set_cr3,
1703 .set_cr4 = svm_set_cr4,
1704 .set_efer = svm_set_efer,
1705 .get_idt = svm_get_idt,
1706 .set_idt = svm_set_idt,
1707 .get_gdt = svm_get_gdt,
1708 .set_gdt = svm_set_gdt,
1709 .get_dr = svm_get_dr,
1710 .set_dr = svm_set_dr,
1711 .cache_regs = svm_cache_regs,
1712 .decache_regs = svm_decache_regs,
1713 .get_rflags = svm_get_rflags,
1714 .set_rflags = svm_set_rflags,
1715
6aa8b732
AK
1716 .tlb_flush = svm_flush_tlb,
1717 .inject_page_fault = svm_inject_page_fault,
1718
1719 .inject_gp = svm_inject_gp,
1720
1721 .run = svm_vcpu_run,
04d2cc77 1722 .handle_exit = handle_exit,
6aa8b732 1723 .skip_emulated_instruction = skip_emulated_instruction,
102d8325 1724 .patch_hypercall = svm_patch_hypercall,
2a8067f1
ED
1725 .get_irq = svm_get_irq,
1726 .set_irq = svm_set_irq,
04d2cc77
AK
1727 .inject_pending_irq = svm_intr_assist,
1728 .inject_pending_vectors = do_interrupt_requests,
6aa8b732
AK
1729};
1730
1731static int __init svm_init(void)
1732{
cbdd1bea 1733 return kvm_init_x86(&svm_x86_ops, sizeof(struct vcpu_svm),
c16f862d 1734 THIS_MODULE);
6aa8b732
AK
1735}
1736
1737static void __exit svm_exit(void)
1738{
cbdd1bea 1739 kvm_exit_x86();
6aa8b732
AK
1740}
1741
1742module_init(svm_init)
1743module_exit(svm_exit)
This page took 0.408361 seconds and 5 git commands to generate.