KVM: MMU: Fix hugepage pdes mapping same physical address with different access
[deliverable/linux.git] / drivers / kvm / svm.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * AMD SVM support
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
7 *
8 * Authors:
9 * Yaniv Kamay <yaniv@qumranet.com>
10 * Avi Kivity <avi@qumranet.com>
11 *
12 * This work is licensed under the terms of the GNU GPL, version 2. See
13 * the COPYING file in the top-level directory.
14 *
15 */
16
17#include <linux/module.h>
9d8f549d 18#include <linux/kernel.h>
6aa8b732
AK
19#include <linux/vmalloc.h>
20#include <linux/highmem.h>
07031e14 21#include <linux/profile.h>
6aa8b732
AK
22#include <asm/desc.h>
23
24#include "kvm_svm.h"
25#include "x86_emulate.h"
26
27MODULE_AUTHOR("Qumranet");
28MODULE_LICENSE("GPL");
29
30#define IOPM_ALLOC_ORDER 2
31#define MSRPM_ALLOC_ORDER 1
32
33#define DB_VECTOR 1
34#define UD_VECTOR 6
35#define GP_VECTOR 13
36
37#define DR7_GD_MASK (1 << 13)
38#define DR6_BD_MASK (1 << 13)
39#define CR4_DE_MASK (1UL << 3)
40
41#define SEG_TYPE_LDT 2
42#define SEG_TYPE_BUSY_TSS16 3
43
44#define KVM_EFER_LMA (1 << 10)
45#define KVM_EFER_LME (1 << 8)
46
47unsigned long iopm_base;
48unsigned long msrpm_base;
49
50struct kvm_ldttss_desc {
51 u16 limit0;
52 u16 base0;
53 unsigned base1 : 8, type : 5, dpl : 2, p : 1;
54 unsigned limit1 : 4, zero0 : 3, g : 1, base2 : 8;
55 u32 base3;
56 u32 zero1;
57} __attribute__((packed));
58
59struct svm_cpu_data {
60 int cpu;
61
62 uint64_t asid_generation;
63 uint32_t max_asid;
64 uint32_t next_asid;
65 struct kvm_ldttss_desc *tss_desc;
66
67 struct page *save_area;
68};
69
70static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
71
72struct svm_init_data {
73 int cpu;
74 int r;
75};
76
77static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
78
9d8f549d 79#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
6aa8b732
AK
80#define MSRS_RANGE_SIZE 2048
81#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
82
83#define MAX_INST_SIZE 15
84
85static unsigned get_addr_size(struct kvm_vcpu *vcpu)
86{
87 struct vmcb_save_area *sa = &vcpu->svm->vmcb->save;
88 u16 cs_attrib;
89
90 if (!(sa->cr0 & CR0_PE_MASK) || (sa->rflags & X86_EFLAGS_VM))
91 return 2;
92
93 cs_attrib = sa->cs.attrib;
94
95 return (cs_attrib & SVM_SELECTOR_L_MASK) ? 8 :
96 (cs_attrib & SVM_SELECTOR_DB_MASK) ? 4 : 2;
97}
98
99static inline u8 pop_irq(struct kvm_vcpu *vcpu)
100{
101 int word_index = __ffs(vcpu->irq_summary);
102 int bit_index = __ffs(vcpu->irq_pending[word_index]);
103 int irq = word_index * BITS_PER_LONG + bit_index;
104
105 clear_bit(bit_index, &vcpu->irq_pending[word_index]);
106 if (!vcpu->irq_pending[word_index])
107 clear_bit(word_index, &vcpu->irq_summary);
108 return irq;
109}
110
111static inline void push_irq(struct kvm_vcpu *vcpu, u8 irq)
112{
113 set_bit(irq, vcpu->irq_pending);
114 set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
115}
116
117static inline void clgi(void)
118{
119 asm volatile (SVM_CLGI);
120}
121
122static inline void stgi(void)
123{
124 asm volatile (SVM_STGI);
125}
126
127static inline void invlpga(unsigned long addr, u32 asid)
128{
129 asm volatile (SVM_INVLPGA :: "a"(addr), "c"(asid));
130}
131
132static inline unsigned long kvm_read_cr2(void)
133{
134 unsigned long cr2;
135
136 asm volatile ("mov %%cr2, %0" : "=r" (cr2));
137 return cr2;
138}
139
140static inline void kvm_write_cr2(unsigned long val)
141{
142 asm volatile ("mov %0, %%cr2" :: "r" (val));
143}
144
145static inline unsigned long read_dr6(void)
146{
147 unsigned long dr6;
148
149 asm volatile ("mov %%dr6, %0" : "=r" (dr6));
150 return dr6;
151}
152
153static inline void write_dr6(unsigned long val)
154{
155 asm volatile ("mov %0, %%dr6" :: "r" (val));
156}
157
158static inline unsigned long read_dr7(void)
159{
160 unsigned long dr7;
161
162 asm volatile ("mov %%dr7, %0" : "=r" (dr7));
163 return dr7;
164}
165
166static inline void write_dr7(unsigned long val)
167{
168 asm volatile ("mov %0, %%dr7" :: "r" (val));
169}
170
6aa8b732
AK
171static inline void force_new_asid(struct kvm_vcpu *vcpu)
172{
173 vcpu->svm->asid_generation--;
174}
175
176static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
177{
178 force_new_asid(vcpu);
179}
180
181static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
182{
183 if (!(efer & KVM_EFER_LMA))
184 efer &= ~KVM_EFER_LME;
185
186 vcpu->svm->vmcb->save.efer = efer | MSR_EFER_SVME_MASK;
187 vcpu->shadow_efer = efer;
188}
189
190static void svm_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
191{
192 vcpu->svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
193 SVM_EVTINJ_VALID_ERR |
194 SVM_EVTINJ_TYPE_EXEPT |
195 GP_VECTOR;
196 vcpu->svm->vmcb->control.event_inj_err = error_code;
197}
198
199static void inject_ud(struct kvm_vcpu *vcpu)
200{
201 vcpu->svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
202 SVM_EVTINJ_TYPE_EXEPT |
203 UD_VECTOR;
204}
205
206static void inject_db(struct kvm_vcpu *vcpu)
207{
208 vcpu->svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
209 SVM_EVTINJ_TYPE_EXEPT |
210 DB_VECTOR;
211}
212
213static int is_page_fault(uint32_t info)
214{
215 info &= SVM_EVTINJ_VEC_MASK | SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
216 return info == (PF_VECTOR | SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_EXEPT);
217}
218
219static int is_external_interrupt(u32 info)
220{
221 info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
222 return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
223}
224
225static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
226{
227 if (!vcpu->svm->next_rip) {
228 printk(KERN_DEBUG "%s: NOP\n", __FUNCTION__);
229 return;
230 }
231 if (vcpu->svm->next_rip - vcpu->svm->vmcb->save.rip > 15) {
232 printk(KERN_ERR "%s: ip 0x%llx next 0x%llx\n",
233 __FUNCTION__,
234 vcpu->svm->vmcb->save.rip,
235 vcpu->svm->next_rip);
236 }
237
238 vcpu->rip = vcpu->svm->vmcb->save.rip = vcpu->svm->next_rip;
239 vcpu->svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
c1150d8c
DL
240
241 vcpu->interrupt_window_open = 1;
6aa8b732
AK
242}
243
244static int has_svm(void)
245{
246 uint32_t eax, ebx, ecx, edx;
247
1e885461 248 if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) {
6aa8b732
AK
249 printk(KERN_INFO "has_svm: not amd\n");
250 return 0;
251 }
252
253 cpuid(0x80000000, &eax, &ebx, &ecx, &edx);
254 if (eax < SVM_CPUID_FUNC) {
255 printk(KERN_INFO "has_svm: can't execute cpuid_8000000a\n");
256 return 0;
257 }
258
259 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
260 if (!(ecx & (1 << SVM_CPUID_FEATURE_SHIFT))) {
261 printk(KERN_DEBUG "has_svm: svm not available\n");
262 return 0;
263 }
264 return 1;
265}
266
267static void svm_hardware_disable(void *garbage)
268{
269 struct svm_cpu_data *svm_data
270 = per_cpu(svm_data, raw_smp_processor_id());
271
272 if (svm_data) {
273 uint64_t efer;
274
275 wrmsrl(MSR_VM_HSAVE_PA, 0);
276 rdmsrl(MSR_EFER, efer);
277 wrmsrl(MSR_EFER, efer & ~MSR_EFER_SVME_MASK);
8b6d44c7 278 per_cpu(svm_data, raw_smp_processor_id()) = NULL;
6aa8b732
AK
279 __free_page(svm_data->save_area);
280 kfree(svm_data);
281 }
282}
283
284static void svm_hardware_enable(void *garbage)
285{
286
287 struct svm_cpu_data *svm_data;
288 uint64_t efer;
05b3e0c2 289#ifdef CONFIG_X86_64
6aa8b732
AK
290 struct desc_ptr gdt_descr;
291#else
292 struct Xgt_desc_struct gdt_descr;
293#endif
294 struct desc_struct *gdt;
295 int me = raw_smp_processor_id();
296
297 if (!has_svm()) {
298 printk(KERN_ERR "svm_cpu_init: err EOPNOTSUPP on %d\n", me);
299 return;
300 }
301 svm_data = per_cpu(svm_data, me);
302
303 if (!svm_data) {
304 printk(KERN_ERR "svm_cpu_init: svm_data is NULL on %d\n",
305 me);
306 return;
307 }
308
309 svm_data->asid_generation = 1;
310 svm_data->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
311 svm_data->next_asid = svm_data->max_asid + 1;
312
313 asm volatile ( "sgdt %0" : "=m"(gdt_descr) );
314 gdt = (struct desc_struct *)gdt_descr.address;
315 svm_data->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
316
317 rdmsrl(MSR_EFER, efer);
318 wrmsrl(MSR_EFER, efer | MSR_EFER_SVME_MASK);
319
320 wrmsrl(MSR_VM_HSAVE_PA,
321 page_to_pfn(svm_data->save_area) << PAGE_SHIFT);
322}
323
324static int svm_cpu_init(int cpu)
325{
326 struct svm_cpu_data *svm_data;
327 int r;
328
329 svm_data = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
330 if (!svm_data)
331 return -ENOMEM;
332 svm_data->cpu = cpu;
333 svm_data->save_area = alloc_page(GFP_KERNEL);
334 r = -ENOMEM;
335 if (!svm_data->save_area)
336 goto err_1;
337
338 per_cpu(svm_data, cpu) = svm_data;
339
340 return 0;
341
342err_1:
343 kfree(svm_data);
344 return r;
345
346}
347
348static int set_msr_interception(u32 *msrpm, unsigned msr,
349 int read, int write)
350{
351 int i;
352
353 for (i = 0; i < NUM_MSR_MAPS; i++) {
354 if (msr >= msrpm_ranges[i] &&
355 msr < msrpm_ranges[i] + MSRS_IN_RANGE) {
356 u32 msr_offset = (i * MSRS_IN_RANGE + msr -
357 msrpm_ranges[i]) * 2;
358
359 u32 *base = msrpm + (msr_offset / 32);
360 u32 msr_shift = msr_offset % 32;
361 u32 mask = ((write) ? 0 : 2) | ((read) ? 0 : 1);
362 *base = (*base & ~(0x3 << msr_shift)) |
363 (mask << msr_shift);
364 return 1;
365 }
366 }
367 printk(KERN_DEBUG "%s: not found 0x%x\n", __FUNCTION__, msr);
368 return 0;
369}
370
371static __init int svm_hardware_setup(void)
372{
373 int cpu;
374 struct page *iopm_pages;
375 struct page *msrpm_pages;
376 void *msrpm_va;
377 int r;
378
873a7c42 379 kvm_emulator_want_group7_invlpg();
6aa8b732
AK
380
381 iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
382
383 if (!iopm_pages)
384 return -ENOMEM;
385 memset(page_address(iopm_pages), 0xff,
386 PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
387 iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
388
389
390 msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
391
392 r = -ENOMEM;
393 if (!msrpm_pages)
394 goto err_1;
395
396 msrpm_va = page_address(msrpm_pages);
397 memset(msrpm_va, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
398 msrpm_base = page_to_pfn(msrpm_pages) << PAGE_SHIFT;
399
05b3e0c2 400#ifdef CONFIG_X86_64
6aa8b732
AK
401 set_msr_interception(msrpm_va, MSR_GS_BASE, 1, 1);
402 set_msr_interception(msrpm_va, MSR_FS_BASE, 1, 1);
403 set_msr_interception(msrpm_va, MSR_KERNEL_GS_BASE, 1, 1);
6aa8b732
AK
404 set_msr_interception(msrpm_va, MSR_LSTAR, 1, 1);
405 set_msr_interception(msrpm_va, MSR_CSTAR, 1, 1);
406 set_msr_interception(msrpm_va, MSR_SYSCALL_MASK, 1, 1);
407#endif
0e859cac 408 set_msr_interception(msrpm_va, MSR_K6_STAR, 1, 1);
6aa8b732
AK
409 set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_CS, 1, 1);
410 set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_ESP, 1, 1);
411 set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_EIP, 1, 1);
412
413 for_each_online_cpu(cpu) {
414 r = svm_cpu_init(cpu);
415 if (r)
416 goto err_2;
417 }
418 return 0;
419
420err_2:
421 __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
422 msrpm_base = 0;
423err_1:
424 __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
425 iopm_base = 0;
426 return r;
427}
428
429static __exit void svm_hardware_unsetup(void)
430{
431 __free_pages(pfn_to_page(msrpm_base >> PAGE_SHIFT), MSRPM_ALLOC_ORDER);
432 __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
433 iopm_base = msrpm_base = 0;
434}
435
436static void init_seg(struct vmcb_seg *seg)
437{
438 seg->selector = 0;
439 seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
440 SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
441 seg->limit = 0xffff;
442 seg->base = 0;
443}
444
445static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
446{
447 seg->selector = 0;
448 seg->attrib = SVM_SELECTOR_P_MASK | type;
449 seg->limit = 0xffff;
450 seg->base = 0;
451}
452
453static int svm_vcpu_setup(struct kvm_vcpu *vcpu)
454{
455 return 0;
456}
457
458static void init_vmcb(struct vmcb *vmcb)
459{
460 struct vmcb_control_area *control = &vmcb->control;
461 struct vmcb_save_area *save = &vmcb->save;
462 u64 tsc;
463
464 control->intercept_cr_read = INTERCEPT_CR0_MASK |
465 INTERCEPT_CR3_MASK |
466 INTERCEPT_CR4_MASK;
467
468 control->intercept_cr_write = INTERCEPT_CR0_MASK |
469 INTERCEPT_CR3_MASK |
470 INTERCEPT_CR4_MASK;
471
472 control->intercept_dr_read = INTERCEPT_DR0_MASK |
473 INTERCEPT_DR1_MASK |
474 INTERCEPT_DR2_MASK |
475 INTERCEPT_DR3_MASK;
476
477 control->intercept_dr_write = INTERCEPT_DR0_MASK |
478 INTERCEPT_DR1_MASK |
479 INTERCEPT_DR2_MASK |
480 INTERCEPT_DR3_MASK |
481 INTERCEPT_DR5_MASK |
482 INTERCEPT_DR7_MASK;
483
484 control->intercept_exceptions = 1 << PF_VECTOR;
485
486
487 control->intercept = (1ULL << INTERCEPT_INTR) |
488 (1ULL << INTERCEPT_NMI) |
0152527b 489 (1ULL << INTERCEPT_SMI) |
6aa8b732
AK
490 /*
491 * selective cr0 intercept bug?
492 * 0: 0f 22 d8 mov %eax,%cr3
493 * 3: 0f 20 c0 mov %cr0,%eax
494 * 6: 0d 00 00 00 80 or $0x80000000,%eax
495 * b: 0f 22 c0 mov %eax,%cr0
496 * set cr3 ->interception
497 * get cr0 ->interception
498 * set cr0 -> no interception
499 */
500 /* (1ULL << INTERCEPT_SELECTIVE_CR0) | */
501 (1ULL << INTERCEPT_CPUID) |
502 (1ULL << INTERCEPT_HLT) |
6aa8b732
AK
503 (1ULL << INTERCEPT_INVLPGA) |
504 (1ULL << INTERCEPT_IOIO_PROT) |
505 (1ULL << INTERCEPT_MSR_PROT) |
506 (1ULL << INTERCEPT_TASK_SWITCH) |
46fe4ddd 507 (1ULL << INTERCEPT_SHUTDOWN) |
6aa8b732
AK
508 (1ULL << INTERCEPT_VMRUN) |
509 (1ULL << INTERCEPT_VMMCALL) |
510 (1ULL << INTERCEPT_VMLOAD) |
511 (1ULL << INTERCEPT_VMSAVE) |
512 (1ULL << INTERCEPT_STGI) |
513 (1ULL << INTERCEPT_CLGI) |
916ce236
JR
514 (1ULL << INTERCEPT_SKINIT) |
515 (1ULL << INTERCEPT_MONITOR) |
516 (1ULL << INTERCEPT_MWAIT);
6aa8b732
AK
517
518 control->iopm_base_pa = iopm_base;
519 control->msrpm_base_pa = msrpm_base;
520 rdtscll(tsc);
521 control->tsc_offset = -tsc;
522 control->int_ctl = V_INTR_MASKING_MASK;
523
524 init_seg(&save->es);
525 init_seg(&save->ss);
526 init_seg(&save->ds);
527 init_seg(&save->fs);
528 init_seg(&save->gs);
529
530 save->cs.selector = 0xf000;
531 /* Executable/Readable Code Segment */
532 save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
533 SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
534 save->cs.limit = 0xffff;
d92899a0
AK
535 /*
536 * cs.base should really be 0xffff0000, but vmx can't handle that, so
537 * be consistent with it.
538 *
539 * Replace when we have real mode working for vmx.
540 */
541 save->cs.base = 0xf0000;
6aa8b732
AK
542
543 save->gdtr.limit = 0xffff;
544 save->idtr.limit = 0xffff;
545
546 init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
547 init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
548
549 save->efer = MSR_EFER_SVME_MASK;
550
551 save->dr6 = 0xffff0ff0;
552 save->dr7 = 0x400;
553 save->rflags = 2;
554 save->rip = 0x0000fff0;
555
556 /*
557 * cr0 val on cpu init should be 0x60000010, we enable cpu
558 * cache by default. the orderly way is to enable cache in bios.
559 */
cd205625 560 save->cr0 = 0x00000010 | CR0_PG_MASK | CR0_WP_MASK;
6aa8b732
AK
561 save->cr4 = CR4_PAE_MASK;
562 /* rdx = ?? */
563}
564
565static int svm_create_vcpu(struct kvm_vcpu *vcpu)
566{
567 struct page *page;
568 int r;
569
570 r = -ENOMEM;
571 vcpu->svm = kzalloc(sizeof *vcpu->svm, GFP_KERNEL);
572 if (!vcpu->svm)
573 goto out1;
574 page = alloc_page(GFP_KERNEL);
575 if (!page)
576 goto out2;
577
578 vcpu->svm->vmcb = page_address(page);
579 memset(vcpu->svm->vmcb, 0, PAGE_SIZE);
580 vcpu->svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
6aa8b732
AK
581 vcpu->svm->asid_generation = 0;
582 memset(vcpu->svm->db_regs, 0, sizeof(vcpu->svm->db_regs));
583 init_vmcb(vcpu->svm->vmcb);
584
36241b8c 585 fx_init(vcpu);
6722c51c
AK
586 vcpu->apic_base = 0xfee00000 |
587 /*for vcpu 0*/ MSR_IA32_APICBASE_BSP |
588 MSR_IA32_APICBASE_ENABLE;
36241b8c 589
6aa8b732
AK
590 return 0;
591
592out2:
593 kfree(vcpu->svm);
594out1:
595 return r;
596}
597
598static void svm_free_vcpu(struct kvm_vcpu *vcpu)
599{
600 if (!vcpu->svm)
601 return;
602 if (vcpu->svm->vmcb)
603 __free_page(pfn_to_page(vcpu->svm->vmcb_pa >> PAGE_SHIFT));
604 kfree(vcpu->svm);
605}
606
bccf2150 607static void svm_vcpu_load(struct kvm_vcpu *vcpu)
6aa8b732
AK
608{
609 get_cpu();
6aa8b732
AK
610}
611
612static void svm_vcpu_put(struct kvm_vcpu *vcpu)
613{
614 put_cpu();
615}
616
774c47f1
AK
617static void svm_vcpu_decache(struct kvm_vcpu *vcpu)
618{
619}
620
6aa8b732
AK
621static void svm_cache_regs(struct kvm_vcpu *vcpu)
622{
623 vcpu->regs[VCPU_REGS_RAX] = vcpu->svm->vmcb->save.rax;
624 vcpu->regs[VCPU_REGS_RSP] = vcpu->svm->vmcb->save.rsp;
625 vcpu->rip = vcpu->svm->vmcb->save.rip;
626}
627
628static void svm_decache_regs(struct kvm_vcpu *vcpu)
629{
630 vcpu->svm->vmcb->save.rax = vcpu->regs[VCPU_REGS_RAX];
631 vcpu->svm->vmcb->save.rsp = vcpu->regs[VCPU_REGS_RSP];
632 vcpu->svm->vmcb->save.rip = vcpu->rip;
633}
634
635static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
636{
637 return vcpu->svm->vmcb->save.rflags;
638}
639
640static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
641{
642 vcpu->svm->vmcb->save.rflags = rflags;
643}
644
645static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
646{
647 struct vmcb_save_area *save = &vcpu->svm->vmcb->save;
648
649 switch (seg) {
650 case VCPU_SREG_CS: return &save->cs;
651 case VCPU_SREG_DS: return &save->ds;
652 case VCPU_SREG_ES: return &save->es;
653 case VCPU_SREG_FS: return &save->fs;
654 case VCPU_SREG_GS: return &save->gs;
655 case VCPU_SREG_SS: return &save->ss;
656 case VCPU_SREG_TR: return &save->tr;
657 case VCPU_SREG_LDTR: return &save->ldtr;
658 }
659 BUG();
8b6d44c7 660 return NULL;
6aa8b732
AK
661}
662
663static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
664{
665 struct vmcb_seg *s = svm_seg(vcpu, seg);
666
667 return s->base;
668}
669
670static void svm_get_segment(struct kvm_vcpu *vcpu,
671 struct kvm_segment *var, int seg)
672{
673 struct vmcb_seg *s = svm_seg(vcpu, seg);
674
675 var->base = s->base;
676 var->limit = s->limit;
677 var->selector = s->selector;
678 var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
679 var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
680 var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
681 var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
682 var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
683 var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
684 var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
685 var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
686 var->unusable = !var->present;
687}
688
689static void svm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
690{
691 struct vmcb_seg *s = svm_seg(vcpu, VCPU_SREG_CS);
692
693 *db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
694 *l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
695}
696
697static void svm_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
698{
bce66ca4
LN
699 dt->limit = vcpu->svm->vmcb->save.idtr.limit;
700 dt->base = vcpu->svm->vmcb->save.idtr.base;
6aa8b732
AK
701}
702
703static void svm_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
704{
bce66ca4
LN
705 vcpu->svm->vmcb->save.idtr.limit = dt->limit;
706 vcpu->svm->vmcb->save.idtr.base = dt->base ;
6aa8b732
AK
707}
708
709static void svm_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
710{
711 dt->limit = vcpu->svm->vmcb->save.gdtr.limit;
712 dt->base = vcpu->svm->vmcb->save.gdtr.base;
713}
714
715static void svm_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
716{
717 vcpu->svm->vmcb->save.gdtr.limit = dt->limit;
718 vcpu->svm->vmcb->save.gdtr.base = dt->base ;
719}
720
399badf3
AK
721static void svm_decache_cr0_cr4_guest_bits(struct kvm_vcpu *vcpu)
722{
723}
724
6aa8b732
AK
725static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
726{
05b3e0c2 727#ifdef CONFIG_X86_64
6aa8b732
AK
728 if (vcpu->shadow_efer & KVM_EFER_LME) {
729 if (!is_paging(vcpu) && (cr0 & CR0_PG_MASK)) {
730 vcpu->shadow_efer |= KVM_EFER_LMA;
731 vcpu->svm->vmcb->save.efer |= KVM_EFER_LMA | KVM_EFER_LME;
732 }
733
734 if (is_paging(vcpu) && !(cr0 & CR0_PG_MASK) ) {
735 vcpu->shadow_efer &= ~KVM_EFER_LMA;
736 vcpu->svm->vmcb->save.efer &= ~(KVM_EFER_LMA | KVM_EFER_LME);
737 }
738 }
739#endif
6aa8b732 740 vcpu->cr0 = cr0;
6da63cf9
AK
741 cr0 |= CR0_PG_MASK | CR0_WP_MASK;
742 cr0 &= ~(CR0_CD_MASK | CR0_NW_MASK);
743 vcpu->svm->vmcb->save.cr0 = cr0;
6aa8b732
AK
744}
745
746static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
747{
748 vcpu->cr4 = cr4;
749 vcpu->svm->vmcb->save.cr4 = cr4 | CR4_PAE_MASK;
750}
751
752static void svm_set_segment(struct kvm_vcpu *vcpu,
753 struct kvm_segment *var, int seg)
754{
755 struct vmcb_seg *s = svm_seg(vcpu, seg);
756
757 s->base = var->base;
758 s->limit = var->limit;
759 s->selector = var->selector;
760 if (var->unusable)
761 s->attrib = 0;
762 else {
763 s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
764 s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
765 s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
766 s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
767 s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
768 s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
769 s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
770 s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
771 }
772 if (seg == VCPU_SREG_CS)
773 vcpu->svm->vmcb->save.cpl
774 = (vcpu->svm->vmcb->save.cs.attrib
775 >> SVM_SELECTOR_DPL_SHIFT) & 3;
776
777}
778
779/* FIXME:
780
781 vcpu->svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
782 vcpu->svm->vmcb->control.int_ctl |= (sregs->cr8 & V_TPR_MASK);
783
784*/
785
786static int svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
787{
788 return -EOPNOTSUPP;
789}
790
791static void load_host_msrs(struct kvm_vcpu *vcpu)
792{
793 int i;
794
795 for ( i = 0; i < NR_HOST_SAVE_MSRS; i++)
796 wrmsrl(host_save_msrs[i], vcpu->svm->host_msrs[i]);
797}
798
799static void save_host_msrs(struct kvm_vcpu *vcpu)
800{
801 int i;
802
803 for ( i = 0; i < NR_HOST_SAVE_MSRS; i++)
804 rdmsrl(host_save_msrs[i], vcpu->svm->host_msrs[i]);
805}
806
807static void new_asid(struct kvm_vcpu *vcpu, struct svm_cpu_data *svm_data)
808{
809 if (svm_data->next_asid > svm_data->max_asid) {
810 ++svm_data->asid_generation;
811 svm_data->next_asid = 1;
812 vcpu->svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
813 }
814
815 vcpu->cpu = svm_data->cpu;
816 vcpu->svm->asid_generation = svm_data->asid_generation;
817 vcpu->svm->vmcb->control.asid = svm_data->next_asid++;
818}
819
820static void svm_invlpg(struct kvm_vcpu *vcpu, gva_t address)
821{
822 invlpga(address, vcpu->svm->vmcb->control.asid); // is needed?
823}
824
825static unsigned long svm_get_dr(struct kvm_vcpu *vcpu, int dr)
826{
827 return vcpu->svm->db_regs[dr];
828}
829
830static void svm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long value,
831 int *exception)
832{
833 *exception = 0;
834
835 if (vcpu->svm->vmcb->save.dr7 & DR7_GD_MASK) {
836 vcpu->svm->vmcb->save.dr7 &= ~DR7_GD_MASK;
837 vcpu->svm->vmcb->save.dr6 |= DR6_BD_MASK;
838 *exception = DB_VECTOR;
839 return;
840 }
841
842 switch (dr) {
843 case 0 ... 3:
844 vcpu->svm->db_regs[dr] = value;
845 return;
846 case 4 ... 5:
847 if (vcpu->cr4 & CR4_DE_MASK) {
848 *exception = UD_VECTOR;
849 return;
850 }
851 case 7: {
852 if (value & ~((1ULL << 32) - 1)) {
853 *exception = GP_VECTOR;
854 return;
855 }
856 vcpu->svm->vmcb->save.dr7 = value;
857 return;
858 }
859 default:
860 printk(KERN_DEBUG "%s: unexpected dr %u\n",
861 __FUNCTION__, dr);
862 *exception = UD_VECTOR;
863 return;
864 }
865}
866
867static int pf_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
868{
869 u32 exit_int_info = vcpu->svm->vmcb->control.exit_int_info;
870 u64 fault_address;
871 u32 error_code;
872 enum emulation_result er;
e2dec939 873 int r;
6aa8b732
AK
874
875 if (is_external_interrupt(exit_int_info))
876 push_irq(vcpu, exit_int_info & SVM_EVTINJ_VEC_MASK);
877
878 spin_lock(&vcpu->kvm->lock);
879
880 fault_address = vcpu->svm->vmcb->control.exit_info_2;
881 error_code = vcpu->svm->vmcb->control.exit_info_1;
e2dec939
AK
882 r = kvm_mmu_page_fault(vcpu, fault_address, error_code);
883 if (r < 0) {
884 spin_unlock(&vcpu->kvm->lock);
885 return r;
886 }
887 if (!r) {
6aa8b732
AK
888 spin_unlock(&vcpu->kvm->lock);
889 return 1;
890 }
891 er = emulate_instruction(vcpu, kvm_run, fault_address, error_code);
892 spin_unlock(&vcpu->kvm->lock);
893
894 switch (er) {
895 case EMULATE_DONE:
896 return 1;
897 case EMULATE_DO_MMIO:
898 ++kvm_stat.mmio_exits;
899 kvm_run->exit_reason = KVM_EXIT_MMIO;
900 return 0;
901 case EMULATE_FAIL:
902 vcpu_printf(vcpu, "%s: emulate fail\n", __FUNCTION__);
903 break;
904 default:
905 BUG();
906 }
907
908 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
909 return 0;
910}
911
46fe4ddd
JR
912static int shutdown_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
913{
914 /*
915 * VMCB is undefined after a SHUTDOWN intercept
916 * so reinitialize it.
917 */
918 memset(vcpu->svm->vmcb, 0, PAGE_SIZE);
919 init_vmcb(vcpu->svm->vmcb);
920
921 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
922 return 0;
923}
924
6aa8b732
AK
925static int io_get_override(struct kvm_vcpu *vcpu,
926 struct vmcb_seg **seg,
927 int *addr_override)
928{
929 u8 inst[MAX_INST_SIZE];
930 unsigned ins_length;
931 gva_t rip;
932 int i;
933
934 rip = vcpu->svm->vmcb->save.rip;
935 ins_length = vcpu->svm->next_rip - rip;
936 rip += vcpu->svm->vmcb->save.cs.base;
937
938 if (ins_length > MAX_INST_SIZE)
939 printk(KERN_DEBUG
940 "%s: inst length err, cs base 0x%llx rip 0x%llx "
941 "next rip 0x%llx ins_length %u\n",
942 __FUNCTION__,
943 vcpu->svm->vmcb->save.cs.base,
944 vcpu->svm->vmcb->save.rip,
945 vcpu->svm->vmcb->control.exit_info_2,
946 ins_length);
947
948 if (kvm_read_guest(vcpu, rip, ins_length, inst) != ins_length)
949 /* #PF */
950 return 0;
951
952 *addr_override = 0;
8b6d44c7 953 *seg = NULL;
6aa8b732
AK
954 for (i = 0; i < ins_length; i++)
955 switch (inst[i]) {
956 case 0xf0:
957 case 0xf2:
958 case 0xf3:
959 case 0x66:
960 continue;
961 case 0x67:
962 *addr_override = 1;
963 continue;
964 case 0x2e:
965 *seg = &vcpu->svm->vmcb->save.cs;
966 continue;
967 case 0x36:
968 *seg = &vcpu->svm->vmcb->save.ss;
969 continue;
970 case 0x3e:
971 *seg = &vcpu->svm->vmcb->save.ds;
972 continue;
973 case 0x26:
974 *seg = &vcpu->svm->vmcb->save.es;
975 continue;
976 case 0x64:
977 *seg = &vcpu->svm->vmcb->save.fs;
978 continue;
979 case 0x65:
980 *seg = &vcpu->svm->vmcb->save.gs;
981 continue;
982 default:
983 return 1;
984 }
985 printk(KERN_DEBUG "%s: unexpected\n", __FUNCTION__);
986 return 0;
987}
988
039576c0 989static unsigned long io_adress(struct kvm_vcpu *vcpu, int ins, gva_t *address)
6aa8b732
AK
990{
991 unsigned long addr_mask;
992 unsigned long *reg;
993 struct vmcb_seg *seg;
994 int addr_override;
995 struct vmcb_save_area *save_area = &vcpu->svm->vmcb->save;
996 u16 cs_attrib = save_area->cs.attrib;
997 unsigned addr_size = get_addr_size(vcpu);
998
999 if (!io_get_override(vcpu, &seg, &addr_override))
1000 return 0;
1001
1002 if (addr_override)
1003 addr_size = (addr_size == 2) ? 4: (addr_size >> 1);
1004
1005 if (ins) {
1006 reg = &vcpu->regs[VCPU_REGS_RDI];
1007 seg = &vcpu->svm->vmcb->save.es;
1008 } else {
1009 reg = &vcpu->regs[VCPU_REGS_RSI];
1010 seg = (seg) ? seg : &vcpu->svm->vmcb->save.ds;
1011 }
1012
1013 addr_mask = ~0ULL >> (64 - (addr_size * 8));
1014
1015 if ((cs_attrib & SVM_SELECTOR_L_MASK) &&
1016 !(vcpu->svm->vmcb->save.rflags & X86_EFLAGS_VM)) {
1017 *address = (*reg & addr_mask);
1018 return addr_mask;
1019 }
1020
1021 if (!(seg->attrib & SVM_SELECTOR_P_SHIFT)) {
1022 svm_inject_gp(vcpu, 0);
1023 return 0;
1024 }
1025
1026 *address = (*reg & addr_mask) + seg->base;
1027 return addr_mask;
1028}
1029
1030static int io_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1031{
1032 u32 io_info = vcpu->svm->vmcb->control.exit_info_1; //address size bug?
039576c0
AK
1033 int size, down, in, string, rep;
1034 unsigned port;
1035 unsigned long count;
1036 gva_t address = 0;
6aa8b732
AK
1037
1038 ++kvm_stat.io_exits;
1039
1040 vcpu->svm->next_rip = vcpu->svm->vmcb->control.exit_info_2;
1041
039576c0
AK
1042 in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
1043 port = io_info >> 16;
1044 size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
1045 string = (io_info & SVM_IOIO_STR_MASK) != 0;
1046 rep = (io_info & SVM_IOIO_REP_MASK) != 0;
1047 count = 1;
1048 down = (vcpu->svm->vmcb->save.rflags & X86_EFLAGS_DF) != 0;
6aa8b732 1049
039576c0 1050 if (string) {
6aa8b732
AK
1051 unsigned addr_mask;
1052
039576c0 1053 addr_mask = io_adress(vcpu, in, &address);
6aa8b732 1054 if (!addr_mask) {
d27d4aca
AK
1055 printk(KERN_DEBUG "%s: get io address failed\n",
1056 __FUNCTION__);
6aa8b732
AK
1057 return 1;
1058 }
1059
039576c0
AK
1060 if (rep)
1061 count = vcpu->regs[VCPU_REGS_RCX] & addr_mask;
1062 }
1063 return kvm_setup_pio(vcpu, kvm_run, in, size, count, string, down,
1064 address, rep, port);
6aa8b732
AK
1065}
1066
6aa8b732
AK
1067static int nop_on_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1068{
1069 return 1;
1070}
1071
1072static int halt_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1073{
1074 vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 1;
1075 skip_emulated_instruction(vcpu);
c1150d8c 1076 if (vcpu->irq_summary)
6aa8b732
AK
1077 return 1;
1078
1079 kvm_run->exit_reason = KVM_EXIT_HLT;
c1150d8c 1080 ++kvm_stat.halt_exits;
6aa8b732
AK
1081 return 0;
1082}
1083
02e235bc
AK
1084static int vmmcall_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1085{
510043da
DL
1086 vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 3;
1087 skip_emulated_instruction(vcpu);
270fd9b9 1088 return kvm_hypercall(vcpu, kvm_run);
02e235bc
AK
1089}
1090
6aa8b732
AK
1091static int invalid_op_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1092{
1093 inject_ud(vcpu);
1094 return 1;
1095}
1096
1097static int task_switch_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1098{
1099 printk(KERN_DEBUG "%s: task swiche is unsupported\n", __FUNCTION__);
1100 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
1101 return 0;
1102}
1103
1104static int cpuid_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1105{
1106 vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 2;
06465c5a
AK
1107 kvm_emulate_cpuid(vcpu);
1108 return 1;
6aa8b732
AK
1109}
1110
1111static int emulate_on_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1112{
8b6d44c7 1113 if (emulate_instruction(vcpu, NULL, 0, 0) != EMULATE_DONE)
6aa8b732
AK
1114 printk(KERN_ERR "%s: failed\n", __FUNCTION__);
1115 return 1;
1116}
1117
1118static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
1119{
1120 switch (ecx) {
6aa8b732
AK
1121 case MSR_IA32_TIME_STAMP_COUNTER: {
1122 u64 tsc;
1123
1124 rdtscll(tsc);
1125 *data = vcpu->svm->vmcb->control.tsc_offset + tsc;
1126 break;
1127 }
0e859cac 1128 case MSR_K6_STAR:
6aa8b732
AK
1129 *data = vcpu->svm->vmcb->save.star;
1130 break;
0e859cac 1131#ifdef CONFIG_X86_64
6aa8b732
AK
1132 case MSR_LSTAR:
1133 *data = vcpu->svm->vmcb->save.lstar;
1134 break;
1135 case MSR_CSTAR:
1136 *data = vcpu->svm->vmcb->save.cstar;
1137 break;
1138 case MSR_KERNEL_GS_BASE:
1139 *data = vcpu->svm->vmcb->save.kernel_gs_base;
1140 break;
1141 case MSR_SYSCALL_MASK:
1142 *data = vcpu->svm->vmcb->save.sfmask;
1143 break;
1144#endif
1145 case MSR_IA32_SYSENTER_CS:
1146 *data = vcpu->svm->vmcb->save.sysenter_cs;
1147 break;
1148 case MSR_IA32_SYSENTER_EIP:
1149 *data = vcpu->svm->vmcb->save.sysenter_eip;
1150 break;
1151 case MSR_IA32_SYSENTER_ESP:
1152 *data = vcpu->svm->vmcb->save.sysenter_esp;
1153 break;
1154 default:
3bab1f5d 1155 return kvm_get_msr_common(vcpu, ecx, data);
6aa8b732
AK
1156 }
1157 return 0;
1158}
1159
1160static int rdmsr_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1161{
1162 u32 ecx = vcpu->regs[VCPU_REGS_RCX];
1163 u64 data;
1164
1165 if (svm_get_msr(vcpu, ecx, &data))
1166 svm_inject_gp(vcpu, 0);
1167 else {
1168 vcpu->svm->vmcb->save.rax = data & 0xffffffff;
1169 vcpu->regs[VCPU_REGS_RDX] = data >> 32;
1170 vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 2;
1171 skip_emulated_instruction(vcpu);
1172 }
1173 return 1;
1174}
1175
1176static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
1177{
1178 switch (ecx) {
6aa8b732
AK
1179 case MSR_IA32_TIME_STAMP_COUNTER: {
1180 u64 tsc;
1181
1182 rdtscll(tsc);
1183 vcpu->svm->vmcb->control.tsc_offset = data - tsc;
1184 break;
1185 }
0e859cac 1186 case MSR_K6_STAR:
6aa8b732
AK
1187 vcpu->svm->vmcb->save.star = data;
1188 break;
49b14f24 1189#ifdef CONFIG_X86_64
6aa8b732
AK
1190 case MSR_LSTAR:
1191 vcpu->svm->vmcb->save.lstar = data;
1192 break;
1193 case MSR_CSTAR:
1194 vcpu->svm->vmcb->save.cstar = data;
1195 break;
1196 case MSR_KERNEL_GS_BASE:
1197 vcpu->svm->vmcb->save.kernel_gs_base = data;
1198 break;
1199 case MSR_SYSCALL_MASK:
1200 vcpu->svm->vmcb->save.sfmask = data;
1201 break;
1202#endif
1203 case MSR_IA32_SYSENTER_CS:
1204 vcpu->svm->vmcb->save.sysenter_cs = data;
1205 break;
1206 case MSR_IA32_SYSENTER_EIP:
1207 vcpu->svm->vmcb->save.sysenter_eip = data;
1208 break;
1209 case MSR_IA32_SYSENTER_ESP:
1210 vcpu->svm->vmcb->save.sysenter_esp = data;
1211 break;
1212 default:
3bab1f5d 1213 return kvm_set_msr_common(vcpu, ecx, data);
6aa8b732
AK
1214 }
1215 return 0;
1216}
1217
1218static int wrmsr_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1219{
1220 u32 ecx = vcpu->regs[VCPU_REGS_RCX];
1221 u64 data = (vcpu->svm->vmcb->save.rax & -1u)
1222 | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
1223 vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 2;
1224 if (svm_set_msr(vcpu, ecx, data))
1225 svm_inject_gp(vcpu, 0);
1226 else
1227 skip_emulated_instruction(vcpu);
1228 return 1;
1229}
1230
1231static int msr_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1232{
1233 if (vcpu->svm->vmcb->control.exit_info_1)
1234 return wrmsr_interception(vcpu, kvm_run);
1235 else
1236 return rdmsr_interception(vcpu, kvm_run);
1237}
1238
c1150d8c
DL
1239static int interrupt_window_interception(struct kvm_vcpu *vcpu,
1240 struct kvm_run *kvm_run)
1241{
1242 /*
1243 * If the user space waits to inject interrupts, exit as soon as
1244 * possible
1245 */
1246 if (kvm_run->request_interrupt_window &&
022a9308 1247 !vcpu->irq_summary) {
c1150d8c
DL
1248 ++kvm_stat.irq_window_exits;
1249 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
1250 return 0;
1251 }
1252
1253 return 1;
1254}
1255
6aa8b732
AK
1256static int (*svm_exit_handlers[])(struct kvm_vcpu *vcpu,
1257 struct kvm_run *kvm_run) = {
1258 [SVM_EXIT_READ_CR0] = emulate_on_interception,
1259 [SVM_EXIT_READ_CR3] = emulate_on_interception,
1260 [SVM_EXIT_READ_CR4] = emulate_on_interception,
1261 /* for now: */
1262 [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
1263 [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
1264 [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
1265 [SVM_EXIT_READ_DR0] = emulate_on_interception,
1266 [SVM_EXIT_READ_DR1] = emulate_on_interception,
1267 [SVM_EXIT_READ_DR2] = emulate_on_interception,
1268 [SVM_EXIT_READ_DR3] = emulate_on_interception,
1269 [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
1270 [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
1271 [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
1272 [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
1273 [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
1274 [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
1275 [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
1276 [SVM_EXIT_INTR] = nop_on_interception,
1277 [SVM_EXIT_NMI] = nop_on_interception,
1278 [SVM_EXIT_SMI] = nop_on_interception,
1279 [SVM_EXIT_INIT] = nop_on_interception,
c1150d8c 1280 [SVM_EXIT_VINTR] = interrupt_window_interception,
6aa8b732
AK
1281 /* [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception, */
1282 [SVM_EXIT_CPUID] = cpuid_interception,
1283 [SVM_EXIT_HLT] = halt_interception,
1284 [SVM_EXIT_INVLPG] = emulate_on_interception,
1285 [SVM_EXIT_INVLPGA] = invalid_op_interception,
1286 [SVM_EXIT_IOIO] = io_interception,
1287 [SVM_EXIT_MSR] = msr_interception,
1288 [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
46fe4ddd 1289 [SVM_EXIT_SHUTDOWN] = shutdown_interception,
6aa8b732 1290 [SVM_EXIT_VMRUN] = invalid_op_interception,
02e235bc 1291 [SVM_EXIT_VMMCALL] = vmmcall_interception,
6aa8b732
AK
1292 [SVM_EXIT_VMLOAD] = invalid_op_interception,
1293 [SVM_EXIT_VMSAVE] = invalid_op_interception,
1294 [SVM_EXIT_STGI] = invalid_op_interception,
1295 [SVM_EXIT_CLGI] = invalid_op_interception,
1296 [SVM_EXIT_SKINIT] = invalid_op_interception,
916ce236
JR
1297 [SVM_EXIT_MONITOR] = invalid_op_interception,
1298 [SVM_EXIT_MWAIT] = invalid_op_interception,
6aa8b732
AK
1299};
1300
1301
1302static int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1303{
1304 u32 exit_code = vcpu->svm->vmcb->control.exit_code;
1305
6aa8b732
AK
1306 if (is_external_interrupt(vcpu->svm->vmcb->control.exit_int_info) &&
1307 exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR)
1308 printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
1309 "exit_code 0x%x\n",
1310 __FUNCTION__, vcpu->svm->vmcb->control.exit_int_info,
1311 exit_code);
1312
9d8f549d 1313 if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
6aa8b732
AK
1314 || svm_exit_handlers[exit_code] == 0) {
1315 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
1316 printk(KERN_ERR "%s: 0x%x @ 0x%llx cr0 0x%lx rflags 0x%llx\n",
1317 __FUNCTION__,
1318 exit_code,
1319 vcpu->svm->vmcb->save.rip,
1320 vcpu->cr0,
1321 vcpu->svm->vmcb->save.rflags);
1322 return 0;
1323 }
1324
1325 return svm_exit_handlers[exit_code](vcpu, kvm_run);
1326}
1327
1328static void reload_tss(struct kvm_vcpu *vcpu)
1329{
1330 int cpu = raw_smp_processor_id();
1331
1332 struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
1333 svm_data->tss_desc->type = 9; //available 32/64-bit TSS
1334 load_TR_desc();
1335}
1336
1337static void pre_svm_run(struct kvm_vcpu *vcpu)
1338{
1339 int cpu = raw_smp_processor_id();
1340
1341 struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
1342
1343 vcpu->svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
1344 if (vcpu->cpu != cpu ||
1345 vcpu->svm->asid_generation != svm_data->asid_generation)
1346 new_asid(vcpu, svm_data);
1347}
1348
1349
c1150d8c 1350static inline void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
6aa8b732
AK
1351{
1352 struct vmcb_control_area *control;
1353
6aa8b732 1354 control = &vcpu->svm->vmcb->control;
6aa8b732
AK
1355 control->int_vector = pop_irq(vcpu);
1356 control->int_ctl &= ~V_INTR_PRIO_MASK;
1357 control->int_ctl |= V_IRQ_MASK |
1358 ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
1359}
1360
1361static void kvm_reput_irq(struct kvm_vcpu *vcpu)
1362{
1363 struct vmcb_control_area *control = &vcpu->svm->vmcb->control;
1364
1365 if (control->int_ctl & V_IRQ_MASK) {
1366 control->int_ctl &= ~V_IRQ_MASK;
1367 push_irq(vcpu, control->int_vector);
1368 }
c1150d8c
DL
1369
1370 vcpu->interrupt_window_open =
1371 !(control->int_state & SVM_INTERRUPT_SHADOW_MASK);
1372}
1373
1374static void do_interrupt_requests(struct kvm_vcpu *vcpu,
1375 struct kvm_run *kvm_run)
1376{
1377 struct vmcb_control_area *control = &vcpu->svm->vmcb->control;
1378
1379 vcpu->interrupt_window_open =
1380 (!(control->int_state & SVM_INTERRUPT_SHADOW_MASK) &&
1381 (vcpu->svm->vmcb->save.rflags & X86_EFLAGS_IF));
1382
1383 if (vcpu->interrupt_window_open && vcpu->irq_summary)
1384 /*
1385 * If interrupts enabled, and not blocked by sti or mov ss. Good.
1386 */
1387 kvm_do_inject_irq(vcpu);
1388
1389 /*
1390 * Interrupts blocked. Wait for unblock.
1391 */
1392 if (!vcpu->interrupt_window_open &&
1393 (vcpu->irq_summary || kvm_run->request_interrupt_window)) {
1394 control->intercept |= 1ULL << INTERCEPT_VINTR;
1395 } else
1396 control->intercept &= ~(1ULL << INTERCEPT_VINTR);
1397}
1398
1399static void post_kvm_run_save(struct kvm_vcpu *vcpu,
1400 struct kvm_run *kvm_run)
1401{
1402 kvm_run->ready_for_interrupt_injection = (vcpu->interrupt_window_open &&
1403 vcpu->irq_summary == 0);
1404 kvm_run->if_flag = (vcpu->svm->vmcb->save.rflags & X86_EFLAGS_IF) != 0;
1405 kvm_run->cr8 = vcpu->cr8;
1406 kvm_run->apic_base = vcpu->apic_base;
1407}
1408
1409/*
1410 * Check if userspace requested an interrupt window, and that the
1411 * interrupt window is open.
1412 *
1413 * No need to exit to userspace if we already have an interrupt queued.
1414 */
1415static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
1416 struct kvm_run *kvm_run)
1417{
1418 return (!vcpu->irq_summary &&
1419 kvm_run->request_interrupt_window &&
1420 vcpu->interrupt_window_open &&
1421 (vcpu->svm->vmcb->save.rflags & X86_EFLAGS_IF));
6aa8b732
AK
1422}
1423
1424static void save_db_regs(unsigned long *db_regs)
1425{
5aff458e
AK
1426 asm volatile ("mov %%dr0, %0" : "=r"(db_regs[0]));
1427 asm volatile ("mov %%dr1, %0" : "=r"(db_regs[1]));
1428 asm volatile ("mov %%dr2, %0" : "=r"(db_regs[2]));
1429 asm volatile ("mov %%dr3, %0" : "=r"(db_regs[3]));
6aa8b732
AK
1430}
1431
1432static void load_db_regs(unsigned long *db_regs)
1433{
5aff458e
AK
1434 asm volatile ("mov %0, %%dr0" : : "r"(db_regs[0]));
1435 asm volatile ("mov %0, %%dr1" : : "r"(db_regs[1]));
1436 asm volatile ("mov %0, %%dr2" : : "r"(db_regs[2]));
1437 asm volatile ("mov %0, %%dr3" : : "r"(db_regs[3]));
6aa8b732
AK
1438}
1439
1440static int svm_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1441{
1442 u16 fs_selector;
1443 u16 gs_selector;
1444 u16 ldt_selector;
e2dec939 1445 int r;
6aa8b732
AK
1446
1447again:
cccf748b
AK
1448 if (!vcpu->mmio_read_completed)
1449 do_interrupt_requests(vcpu, kvm_run);
6aa8b732
AK
1450
1451 clgi();
1452
1453 pre_svm_run(vcpu);
1454
1455 save_host_msrs(vcpu);
1456 fs_selector = read_fs();
1457 gs_selector = read_gs();
1458 ldt_selector = read_ldt();
1459 vcpu->svm->host_cr2 = kvm_read_cr2();
1460 vcpu->svm->host_dr6 = read_dr6();
1461 vcpu->svm->host_dr7 = read_dr7();
1462 vcpu->svm->vmcb->save.cr2 = vcpu->cr2;
1463
1464 if (vcpu->svm->vmcb->save.dr7 & 0xff) {
1465 write_dr7(0);
1466 save_db_regs(vcpu->svm->host_db_regs);
1467 load_db_regs(vcpu->svm->db_regs);
1468 }
36241b8c
AK
1469
1470 fx_save(vcpu->host_fx_image);
1471 fx_restore(vcpu->guest_fx_image);
1472
6aa8b732 1473 asm volatile (
05b3e0c2 1474#ifdef CONFIG_X86_64
6aa8b732
AK
1475 "push %%rbx; push %%rcx; push %%rdx;"
1476 "push %%rsi; push %%rdi; push %%rbp;"
1477 "push %%r8; push %%r9; push %%r10; push %%r11;"
1478 "push %%r12; push %%r13; push %%r14; push %%r15;"
1479#else
1480 "push %%ebx; push %%ecx; push %%edx;"
1481 "push %%esi; push %%edi; push %%ebp;"
1482#endif
1483
05b3e0c2 1484#ifdef CONFIG_X86_64
6aa8b732
AK
1485 "mov %c[rbx](%[vcpu]), %%rbx \n\t"
1486 "mov %c[rcx](%[vcpu]), %%rcx \n\t"
1487 "mov %c[rdx](%[vcpu]), %%rdx \n\t"
1488 "mov %c[rsi](%[vcpu]), %%rsi \n\t"
1489 "mov %c[rdi](%[vcpu]), %%rdi \n\t"
1490 "mov %c[rbp](%[vcpu]), %%rbp \n\t"
1491 "mov %c[r8](%[vcpu]), %%r8 \n\t"
1492 "mov %c[r9](%[vcpu]), %%r9 \n\t"
1493 "mov %c[r10](%[vcpu]), %%r10 \n\t"
1494 "mov %c[r11](%[vcpu]), %%r11 \n\t"
1495 "mov %c[r12](%[vcpu]), %%r12 \n\t"
1496 "mov %c[r13](%[vcpu]), %%r13 \n\t"
1497 "mov %c[r14](%[vcpu]), %%r14 \n\t"
1498 "mov %c[r15](%[vcpu]), %%r15 \n\t"
1499#else
1500 "mov %c[rbx](%[vcpu]), %%ebx \n\t"
1501 "mov %c[rcx](%[vcpu]), %%ecx \n\t"
1502 "mov %c[rdx](%[vcpu]), %%edx \n\t"
1503 "mov %c[rsi](%[vcpu]), %%esi \n\t"
1504 "mov %c[rdi](%[vcpu]), %%edi \n\t"
1505 "mov %c[rbp](%[vcpu]), %%ebp \n\t"
1506#endif
1507
05b3e0c2 1508#ifdef CONFIG_X86_64
6aa8b732
AK
1509 /* Enter guest mode */
1510 "push %%rax \n\t"
1511 "mov %c[svm](%[vcpu]), %%rax \n\t"
1512 "mov %c[vmcb](%%rax), %%rax \n\t"
1513 SVM_VMLOAD "\n\t"
1514 SVM_VMRUN "\n\t"
1515 SVM_VMSAVE "\n\t"
1516 "pop %%rax \n\t"
1517#else
1518 /* Enter guest mode */
1519 "push %%eax \n\t"
1520 "mov %c[svm](%[vcpu]), %%eax \n\t"
1521 "mov %c[vmcb](%%eax), %%eax \n\t"
1522 SVM_VMLOAD "\n\t"
1523 SVM_VMRUN "\n\t"
1524 SVM_VMSAVE "\n\t"
1525 "pop %%eax \n\t"
1526#endif
1527
1528 /* Save guest registers, load host registers */
05b3e0c2 1529#ifdef CONFIG_X86_64
6aa8b732
AK
1530 "mov %%rbx, %c[rbx](%[vcpu]) \n\t"
1531 "mov %%rcx, %c[rcx](%[vcpu]) \n\t"
1532 "mov %%rdx, %c[rdx](%[vcpu]) \n\t"
1533 "mov %%rsi, %c[rsi](%[vcpu]) \n\t"
1534 "mov %%rdi, %c[rdi](%[vcpu]) \n\t"
1535 "mov %%rbp, %c[rbp](%[vcpu]) \n\t"
1536 "mov %%r8, %c[r8](%[vcpu]) \n\t"
1537 "mov %%r9, %c[r9](%[vcpu]) \n\t"
1538 "mov %%r10, %c[r10](%[vcpu]) \n\t"
1539 "mov %%r11, %c[r11](%[vcpu]) \n\t"
1540 "mov %%r12, %c[r12](%[vcpu]) \n\t"
1541 "mov %%r13, %c[r13](%[vcpu]) \n\t"
1542 "mov %%r14, %c[r14](%[vcpu]) \n\t"
1543 "mov %%r15, %c[r15](%[vcpu]) \n\t"
1544
1545 "pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
1546 "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
1547 "pop %%rbp; pop %%rdi; pop %%rsi;"
1548 "pop %%rdx; pop %%rcx; pop %%rbx; \n\t"
1549#else
1550 "mov %%ebx, %c[rbx](%[vcpu]) \n\t"
1551 "mov %%ecx, %c[rcx](%[vcpu]) \n\t"
1552 "mov %%edx, %c[rdx](%[vcpu]) \n\t"
1553 "mov %%esi, %c[rsi](%[vcpu]) \n\t"
1554 "mov %%edi, %c[rdi](%[vcpu]) \n\t"
1555 "mov %%ebp, %c[rbp](%[vcpu]) \n\t"
1556
1557 "pop %%ebp; pop %%edi; pop %%esi;"
1558 "pop %%edx; pop %%ecx; pop %%ebx; \n\t"
1559#endif
1560 :
1561 : [vcpu]"a"(vcpu),
1562 [svm]"i"(offsetof(struct kvm_vcpu, svm)),
1563 [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
1564 [rbx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBX])),
1565 [rcx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RCX])),
1566 [rdx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDX])),
1567 [rsi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RSI])),
1568 [rdi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDI])),
1569 [rbp]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBP]))
05b3e0c2 1570#ifdef CONFIG_X86_64
6aa8b732
AK
1571 ,[r8 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R8 ])),
1572 [r9 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R9 ])),
1573 [r10]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R10])),
1574 [r11]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R11])),
1575 [r12]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R12])),
1576 [r13]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R13])),
1577 [r14]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R14])),
1578 [r15]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R15]))
1579#endif
1580 : "cc", "memory" );
1581
36241b8c
AK
1582 fx_save(vcpu->guest_fx_image);
1583 fx_restore(vcpu->host_fx_image);
1584
6aa8b732
AK
1585 if ((vcpu->svm->vmcb->save.dr7 & 0xff))
1586 load_db_regs(vcpu->svm->host_db_regs);
1587
1588 vcpu->cr2 = vcpu->svm->vmcb->save.cr2;
1589
1590 write_dr6(vcpu->svm->host_dr6);
1591 write_dr7(vcpu->svm->host_dr7);
1592 kvm_write_cr2(vcpu->svm->host_cr2);
1593
1594 load_fs(fs_selector);
1595 load_gs(gs_selector);
1596 load_ldt(ldt_selector);
1597 load_host_msrs(vcpu);
1598
1599 reload_tss(vcpu);
1600
07031e14
IM
1601 /*
1602 * Profile KVM exit RIPs:
1603 */
1604 if (unlikely(prof_on == KVM_PROFILING))
1605 profile_hit(KVM_PROFILING,
1606 (void *)(unsigned long)vcpu->svm->vmcb->save.rip);
1607
6aa8b732
AK
1608 stgi();
1609
1610 kvm_reput_irq(vcpu);
1611
1612 vcpu->svm->next_rip = 0;
1613
1614 if (vcpu->svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
8eb7d334
AK
1615 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
1616 kvm_run->fail_entry.hardware_entry_failure_reason
1617 = vcpu->svm->vmcb->control.exit_code;
c1150d8c 1618 post_kvm_run_save(vcpu, kvm_run);
6aa8b732
AK
1619 return 0;
1620 }
1621
e2dec939
AK
1622 r = handle_exit(vcpu, kvm_run);
1623 if (r > 0) {
6aa8b732
AK
1624 if (signal_pending(current)) {
1625 ++kvm_stat.signal_exits;
c1150d8c 1626 post_kvm_run_save(vcpu, kvm_run);
1b19f3e6 1627 kvm_run->exit_reason = KVM_EXIT_INTR;
c1150d8c
DL
1628 return -EINTR;
1629 }
1630
1631 if (dm_request_for_irq_injection(vcpu, kvm_run)) {
1632 ++kvm_stat.request_irq_exits;
1633 post_kvm_run_save(vcpu, kvm_run);
1b19f3e6 1634 kvm_run->exit_reason = KVM_EXIT_INTR;
6aa8b732
AK
1635 return -EINTR;
1636 }
1637 kvm_resched(vcpu);
1638 goto again;
1639 }
c1150d8c 1640 post_kvm_run_save(vcpu, kvm_run);
e2dec939 1641 return r;
6aa8b732
AK
1642}
1643
1644static void svm_flush_tlb(struct kvm_vcpu *vcpu)
1645{
1646 force_new_asid(vcpu);
1647}
1648
1649static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
1650{
1651 vcpu->svm->vmcb->save.cr3 = root;
1652 force_new_asid(vcpu);
1653}
1654
1655static void svm_inject_page_fault(struct kvm_vcpu *vcpu,
1656 unsigned long addr,
1657 uint32_t err_code)
1658{
1659 uint32_t exit_int_info = vcpu->svm->vmcb->control.exit_int_info;
1660
1661 ++kvm_stat.pf_guest;
1662
1663 if (is_page_fault(exit_int_info)) {
1664
1665 vcpu->svm->vmcb->control.event_inj_err = 0;
1666 vcpu->svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
1667 SVM_EVTINJ_VALID_ERR |
1668 SVM_EVTINJ_TYPE_EXEPT |
1669 DF_VECTOR;
1670 return;
1671 }
1672 vcpu->cr2 = addr;
1673 vcpu->svm->vmcb->save.cr2 = addr;
1674 vcpu->svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
1675 SVM_EVTINJ_VALID_ERR |
1676 SVM_EVTINJ_TYPE_EXEPT |
1677 PF_VECTOR;
1678 vcpu->svm->vmcb->control.event_inj_err = err_code;
1679}
1680
1681
1682static int is_disabled(void)
1683{
1684 return 0;
1685}
1686
102d8325
IM
1687static void
1688svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
1689{
1690 /*
1691 * Patch in the VMMCALL instruction:
1692 */
1693 hypercall[0] = 0x0f;
1694 hypercall[1] = 0x01;
1695 hypercall[2] = 0xd9;
1696 hypercall[3] = 0xc3;
1697}
1698
6aa8b732
AK
1699static struct kvm_arch_ops svm_arch_ops = {
1700 .cpu_has_kvm_support = has_svm,
1701 .disabled_by_bios = is_disabled,
1702 .hardware_setup = svm_hardware_setup,
1703 .hardware_unsetup = svm_hardware_unsetup,
1704 .hardware_enable = svm_hardware_enable,
1705 .hardware_disable = svm_hardware_disable,
1706
1707 .vcpu_create = svm_create_vcpu,
1708 .vcpu_free = svm_free_vcpu,
1709
1710 .vcpu_load = svm_vcpu_load,
1711 .vcpu_put = svm_vcpu_put,
774c47f1 1712 .vcpu_decache = svm_vcpu_decache,
6aa8b732
AK
1713
1714 .set_guest_debug = svm_guest_debug,
1715 .get_msr = svm_get_msr,
1716 .set_msr = svm_set_msr,
1717 .get_segment_base = svm_get_segment_base,
1718 .get_segment = svm_get_segment,
1719 .set_segment = svm_set_segment,
6aa8b732 1720 .get_cs_db_l_bits = svm_get_cs_db_l_bits,
399badf3 1721 .decache_cr0_cr4_guest_bits = svm_decache_cr0_cr4_guest_bits,
6aa8b732 1722 .set_cr0 = svm_set_cr0,
6aa8b732
AK
1723 .set_cr3 = svm_set_cr3,
1724 .set_cr4 = svm_set_cr4,
1725 .set_efer = svm_set_efer,
1726 .get_idt = svm_get_idt,
1727 .set_idt = svm_set_idt,
1728 .get_gdt = svm_get_gdt,
1729 .set_gdt = svm_set_gdt,
1730 .get_dr = svm_get_dr,
1731 .set_dr = svm_set_dr,
1732 .cache_regs = svm_cache_regs,
1733 .decache_regs = svm_decache_regs,
1734 .get_rflags = svm_get_rflags,
1735 .set_rflags = svm_set_rflags,
1736
1737 .invlpg = svm_invlpg,
1738 .tlb_flush = svm_flush_tlb,
1739 .inject_page_fault = svm_inject_page_fault,
1740
1741 .inject_gp = svm_inject_gp,
1742
1743 .run = svm_vcpu_run,
1744 .skip_emulated_instruction = skip_emulated_instruction,
1745 .vcpu_setup = svm_vcpu_setup,
102d8325 1746 .patch_hypercall = svm_patch_hypercall,
6aa8b732
AK
1747};
1748
1749static int __init svm_init(void)
1750{
873a7c42 1751 return kvm_init_arch(&svm_arch_ops, THIS_MODULE);
6aa8b732
AK
1752}
1753
1754static void __exit svm_exit(void)
1755{
1756 kvm_exit_arch();
1757}
1758
1759module_init(svm_init)
1760module_exit(svm_exit)
This page took 0.133542 seconds and 5 git commands to generate.