Merge tag 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/dledford/rdma
[deliverable/linux.git] / drivers / media / dvb-frontends / m88ds3103.c
CommitLineData
395d00d1 1/*
7978b8a1 2 * Montage Technology M88DS3103/M88RS6000 demodulator driver
395d00d1
AP
3 *
4 * Copyright (C) 2013 Antti Palosaari <crope@iki.fi>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
395d00d1
AP
15 */
16
17#include "m88ds3103_priv.h"
18
19static struct dvb_frontend_ops m88ds3103_ops;
20
56ea37da
AP
21/* write single register with mask */
22static int m88ds3103_update_bits(struct m88ds3103_dev *dev,
23 u8 reg, u8 mask, u8 val)
24{
25 int ret;
26 u8 tmp;
27
28 /* no need for read if whole reg is written */
29 if (mask != 0xff) {
30 ret = regmap_bulk_read(dev->regmap, reg, &tmp, 1);
31 if (ret)
32 return ret;
33
34 val &= mask;
35 tmp &= ~mask;
36 val |= tmp;
37 }
38
39 return regmap_bulk_write(dev->regmap, reg, &val, 1);
40}
41
06487dee 42/* write reg val table using reg addr auto increment */
7978b8a1 43static int m88ds3103_wr_reg_val_tab(struct m88ds3103_dev *dev,
06487dee
AP
44 const struct m88ds3103_reg_val *tab, int tab_len)
45{
7978b8a1 46 struct i2c_client *client = dev->client;
06487dee
AP
47 int ret, i, j;
48 u8 buf[83];
41b9aa00 49
7978b8a1 50 dev_dbg(&client->dev, "tab_len=%d\n", tab_len);
06487dee 51
f4df95bc 52 if (tab_len > 86) {
06487dee
AP
53 ret = -EINVAL;
54 goto err;
55 }
56
57 for (i = 0, j = 0; i < tab_len; i++, j++) {
58 buf[j] = tab[i].val;
59
60 if (i == tab_len - 1 || tab[i].reg != tab[i + 1].reg - 1 ||
7978b8a1 61 !((j + 1) % (dev->cfg->i2c_wr_max - 1))) {
478932b1 62 ret = regmap_bulk_write(dev->regmap, tab[i].reg - j, buf, j + 1);
06487dee
AP
63 if (ret)
64 goto err;
65
66 j = -1;
67 }
68 }
69
70 return 0;
71err:
7978b8a1 72 dev_dbg(&client->dev, "failed=%d\n", ret);
06487dee
AP
73 return ret;
74}
75
0f91c9d6
DH
76/*
77 * Get the demodulator AGC PWM voltage setting supplied to the tuner.
78 */
79int m88ds3103_get_agc_pwm(struct dvb_frontend *fe, u8 *_agc_pwm)
80{
81 struct m88ds3103_dev *dev = fe->demodulator_priv;
82 unsigned tmp;
83 int ret;
84
85 ret = regmap_read(dev->regmap, 0x3f, &tmp);
86 if (ret == 0)
87 *_agc_pwm = tmp;
88 return ret;
89}
90EXPORT_SYMBOL(m88ds3103_get_agc_pwm);
91
0df289a2
MCC
92static int m88ds3103_read_status(struct dvb_frontend *fe,
93 enum fe_status *status)
395d00d1 94{
7978b8a1
AP
95 struct m88ds3103_dev *dev = fe->demodulator_priv;
96 struct i2c_client *client = dev->client;
395d00d1 97 struct dtv_frontend_properties *c = &fe->dtv_property_cache;
c1daf651 98 int ret, i, itmp;
478932b1 99 unsigned int utmp;
c1daf651 100 u8 buf[3];
395d00d1
AP
101
102 *status = 0;
103
7978b8a1 104 if (!dev->warm) {
395d00d1
AP
105 ret = -EAGAIN;
106 goto err;
107 }
108
109 switch (c->delivery_system) {
110 case SYS_DVBS:
478932b1 111 ret = regmap_read(dev->regmap, 0xd1, &utmp);
395d00d1
AP
112 if (ret)
113 goto err;
114
478932b1 115 if ((utmp & 0x07) == 0x07)
395d00d1
AP
116 *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
117 FE_HAS_VITERBI | FE_HAS_SYNC |
118 FE_HAS_LOCK;
119 break;
120 case SYS_DVBS2:
478932b1 121 ret = regmap_read(dev->regmap, 0x0d, &utmp);
395d00d1
AP
122 if (ret)
123 goto err;
124
478932b1 125 if ((utmp & 0x8f) == 0x8f)
395d00d1
AP
126 *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
127 FE_HAS_VITERBI | FE_HAS_SYNC |
128 FE_HAS_LOCK;
129 break;
130 default:
7978b8a1 131 dev_dbg(&client->dev, "invalid delivery_system\n");
395d00d1
AP
132 ret = -EINVAL;
133 goto err;
134 }
135
7978b8a1 136 dev->fe_status = *status;
478932b1 137 dev_dbg(&client->dev, "lock=%02x status=%02x\n", utmp, *status);
395d00d1 138
c1daf651 139 /* CNR */
7978b8a1 140 if (dev->fe_status & FE_HAS_VITERBI) {
c1daf651
AP
141 unsigned int cnr, noise, signal, noise_tot, signal_tot;
142
143 cnr = 0;
144 /* more iterations for more accurate estimation */
145 #define M88DS3103_SNR_ITERATIONS 3
146
147 switch (c->delivery_system) {
148 case SYS_DVBS:
149 itmp = 0;
150
151 for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) {
478932b1 152 ret = regmap_read(dev->regmap, 0xff, &utmp);
c1daf651
AP
153 if (ret)
154 goto err;
155
478932b1 156 itmp += utmp;
c1daf651
AP
157 }
158
159 /* use of single register limits max value to 15 dB */
160 /* SNR(X) dB = 10 * ln(X) / ln(10) dB */
161 itmp = DIV_ROUND_CLOSEST(itmp, 8 * M88DS3103_SNR_ITERATIONS);
162 if (itmp)
163 cnr = div_u64((u64) 10000 * intlog2(itmp), intlog2(10));
164 break;
165 case SYS_DVBS2:
166 noise_tot = 0;
167 signal_tot = 0;
168
169 for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) {
478932b1 170 ret = regmap_bulk_read(dev->regmap, 0x8c, buf, 3);
c1daf651
AP
171 if (ret)
172 goto err;
173
174 noise = buf[1] << 6; /* [13:6] */
175 noise |= buf[0] & 0x3f; /* [5:0] */
176 noise >>= 2;
177 signal = buf[2] * buf[2];
178 signal >>= 1;
179
180 noise_tot += noise;
181 signal_tot += signal;
182 }
183
184 noise = noise_tot / M88DS3103_SNR_ITERATIONS;
185 signal = signal_tot / M88DS3103_SNR_ITERATIONS;
186
187 /* SNR(X) dB = 10 * log10(X) dB */
188 if (signal > noise) {
189 itmp = signal / noise;
190 cnr = div_u64((u64) 10000 * intlog10(itmp), (1 << 24));
191 }
192 break;
193 default:
7978b8a1 194 dev_dbg(&client->dev, "invalid delivery_system\n");
c1daf651
AP
195 ret = -EINVAL;
196 goto err;
197 }
198
199 if (cnr) {
200 c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
201 c->cnr.stat[0].svalue = cnr;
202 } else {
203 c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
204 }
205 } else {
206 c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
207 }
208
ce80d713 209 /* BER */
7978b8a1 210 if (dev->fe_status & FE_HAS_LOCK) {
ce80d713
AP
211 unsigned int utmp, post_bit_error, post_bit_count;
212
213 switch (c->delivery_system) {
214 case SYS_DVBS:
478932b1 215 ret = regmap_write(dev->regmap, 0xf9, 0x04);
ce80d713
AP
216 if (ret)
217 goto err;
218
478932b1 219 ret = regmap_read(dev->regmap, 0xf8, &utmp);
ce80d713
AP
220 if (ret)
221 goto err;
222
223 /* measurement ready? */
478932b1
AP
224 if (!(utmp & 0x10)) {
225 ret = regmap_bulk_read(dev->regmap, 0xf6, buf, 2);
ce80d713
AP
226 if (ret)
227 goto err;
228
229 post_bit_error = buf[1] << 8 | buf[0] << 0;
230 post_bit_count = 0x800000;
7978b8a1
AP
231 dev->post_bit_error += post_bit_error;
232 dev->post_bit_count += post_bit_count;
233 dev->dvbv3_ber = post_bit_error;
ce80d713
AP
234
235 /* restart measurement */
478932b1
AP
236 utmp |= 0x10;
237 ret = regmap_write(dev->regmap, 0xf8, utmp);
ce80d713
AP
238 if (ret)
239 goto err;
240 }
241 break;
242 case SYS_DVBS2:
478932b1 243 ret = regmap_bulk_read(dev->regmap, 0xd5, buf, 3);
ce80d713
AP
244 if (ret)
245 goto err;
246
247 utmp = buf[2] << 16 | buf[1] << 8 | buf[0] << 0;
248
249 /* enough data? */
250 if (utmp > 4000) {
478932b1 251 ret = regmap_bulk_read(dev->regmap, 0xf7, buf, 2);
ce80d713
AP
252 if (ret)
253 goto err;
254
255 post_bit_error = buf[1] << 8 | buf[0] << 0;
256 post_bit_count = 32 * utmp; /* TODO: FEC */
7978b8a1
AP
257 dev->post_bit_error += post_bit_error;
258 dev->post_bit_count += post_bit_count;
259 dev->dvbv3_ber = post_bit_error;
ce80d713
AP
260
261 /* restart measurement */
478932b1 262 ret = regmap_write(dev->regmap, 0xd1, 0x01);
ce80d713
AP
263 if (ret)
264 goto err;
265
478932b1 266 ret = regmap_write(dev->regmap, 0xf9, 0x01);
ce80d713
AP
267 if (ret)
268 goto err;
269
478932b1 270 ret = regmap_write(dev->regmap, 0xf9, 0x00);
ce80d713
AP
271 if (ret)
272 goto err;
273
478932b1 274 ret = regmap_write(dev->regmap, 0xd1, 0x00);
ce80d713
AP
275 if (ret)
276 goto err;
277 }
278 break;
279 default:
7978b8a1 280 dev_dbg(&client->dev, "invalid delivery_system\n");
ce80d713
AP
281 ret = -EINVAL;
282 goto err;
283 }
284
285 c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
7978b8a1 286 c->post_bit_error.stat[0].uvalue = dev->post_bit_error;
ce80d713 287 c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
7978b8a1 288 c->post_bit_count.stat[0].uvalue = dev->post_bit_count;
ce80d713
AP
289 } else {
290 c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
291 c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
292 }
293
395d00d1
AP
294 return 0;
295err:
7978b8a1 296 dev_dbg(&client->dev, "failed=%d\n", ret);
395d00d1
AP
297 return ret;
298}
299
300static int m88ds3103_set_frontend(struct dvb_frontend *fe)
301{
7978b8a1
AP
302 struct m88ds3103_dev *dev = fe->demodulator_priv;
303 struct i2c_client *client = dev->client;
395d00d1 304 struct dtv_frontend_properties *c = &fe->dtv_property_cache;
06487dee 305 int ret, len;
395d00d1 306 const struct m88ds3103_reg_val *init;
b6851419 307 u8 u8tmp, u8tmp1 = 0, u8tmp2 = 0; /* silence compiler warning */
f4df95bc 308 u8 buf[3];
b6851419 309 u16 u16tmp, divide_ratio = 0;
79d09330 310 u32 tuner_frequency, target_mclk;
395d00d1 311 s32 s32tmp;
41b9aa00 312
7978b8a1
AP
313 dev_dbg(&client->dev,
314 "delivery_system=%d modulation=%d frequency=%u symbol_rate=%d inversion=%d pilot=%d rolloff=%d\n",
315 c->delivery_system, c->modulation, c->frequency, c->symbol_rate,
316 c->inversion, c->pilot, c->rolloff);
395d00d1 317
7978b8a1 318 if (!dev->warm) {
395d00d1
AP
319 ret = -EAGAIN;
320 goto err;
321 }
322
f4df95bc 323 /* reset */
478932b1 324 ret = regmap_write(dev->regmap, 0x07, 0x80);
f4df95bc 325 if (ret)
326 goto err;
327
478932b1 328 ret = regmap_write(dev->regmap, 0x07, 0x00);
f4df95bc 329 if (ret)
330 goto err;
331
332 /* Disable demod clock path */
7978b8a1 333 if (dev->chip_id == M88RS6000_CHIP_ID) {
478932b1 334 ret = regmap_write(dev->regmap, 0x06, 0xe0);
f4df95bc 335 if (ret)
336 goto err;
337 }
338
395d00d1
AP
339 /* program tuner */
340 if (fe->ops.tuner_ops.set_params) {
341 ret = fe->ops.tuner_ops.set_params(fe);
342 if (ret)
343 goto err;
344 }
345
346 if (fe->ops.tuner_ops.get_frequency) {
347 ret = fe->ops.tuner_ops.get_frequency(fe, &tuner_frequency);
348 if (ret)
349 goto err;
2f9dff3f
AP
350 } else {
351 /*
352 * Use nominal target frequency as tuner driver does not provide
353 * actual frequency used. Carrier offset calculation is not
354 * valid.
355 */
356 tuner_frequency = c->frequency;
395d00d1
AP
357 }
358
f4df95bc 359 /* select M88RS6000 demod main mclk and ts mclk from tuner die. */
7978b8a1 360 if (dev->chip_id == M88RS6000_CHIP_ID) {
f4df95bc 361 if (c->symbol_rate > 45010000)
7978b8a1 362 dev->mclk_khz = 110250;
f4df95bc 363 else
7978b8a1 364 dev->mclk_khz = 96000;
395d00d1 365
f4df95bc 366 if (c->delivery_system == SYS_DVBS)
367 target_mclk = 96000;
368 else
369 target_mclk = 144000;
370
371 /* Enable demod clock path */
478932b1 372 ret = regmap_write(dev->regmap, 0x06, 0x00);
f4df95bc 373 if (ret)
374 goto err;
375 usleep_range(10000, 20000);
376 } else {
377 /* set M88DS3103 mclk and ts mclk. */
7978b8a1 378 dev->mclk_khz = 96000;
f4df95bc 379
7978b8a1 380 switch (dev->cfg->ts_mode) {
b6851419 381 case M88DS3103_TS_SERIAL:
382 case M88DS3103_TS_SERIAL_D7:
7978b8a1 383 target_mclk = dev->cfg->ts_clk;
b6851419 384 break;
385 case M88DS3103_TS_PARALLEL:
386 case M88DS3103_TS_CI:
387 if (c->delivery_system == SYS_DVBS)
388 target_mclk = 96000;
389 else {
f4df95bc 390 if (c->symbol_rate < 18000000)
391 target_mclk = 96000;
392 else if (c->symbol_rate < 28000000)
393 target_mclk = 144000;
394 else
395 target_mclk = 192000;
f4df95bc 396 }
b6851419 397 break;
398 default:
7978b8a1 399 dev_dbg(&client->dev, "invalid ts_mode\n");
b6851419 400 ret = -EINVAL;
401 goto err;
f4df95bc 402 }
403
404 switch (target_mclk) {
405 case 96000:
406 u8tmp1 = 0x02; /* 0b10 */
407 u8tmp2 = 0x01; /* 0b01 */
408 break;
409 case 144000:
410 u8tmp1 = 0x00; /* 0b00 */
411 u8tmp2 = 0x01; /* 0b01 */
412 break;
413 case 192000:
414 u8tmp1 = 0x03; /* 0b11 */
415 u8tmp2 = 0x00; /* 0b00 */
416 break;
417 }
56ea37da 418 ret = m88ds3103_update_bits(dev, 0x22, 0xc0, u8tmp1 << 6);
f4df95bc 419 if (ret)
420 goto err;
56ea37da 421 ret = m88ds3103_update_bits(dev, 0x24, 0xc0, u8tmp2 << 6);
f4df95bc 422 if (ret)
423 goto err;
424 }
395d00d1 425
478932b1 426 ret = regmap_write(dev->regmap, 0xb2, 0x01);
395d00d1
AP
427 if (ret)
428 goto err;
429
478932b1 430 ret = regmap_write(dev->regmap, 0x00, 0x01);
395d00d1
AP
431 if (ret)
432 goto err;
433
434 switch (c->delivery_system) {
435 case SYS_DVBS:
7978b8a1 436 if (dev->chip_id == M88RS6000_CHIP_ID) {
f4df95bc 437 len = ARRAY_SIZE(m88rs6000_dvbs_init_reg_vals);
438 init = m88rs6000_dvbs_init_reg_vals;
439 } else {
440 len = ARRAY_SIZE(m88ds3103_dvbs_init_reg_vals);
441 init = m88ds3103_dvbs_init_reg_vals;
442 }
395d00d1
AP
443 break;
444 case SYS_DVBS2:
7978b8a1 445 if (dev->chip_id == M88RS6000_CHIP_ID) {
f4df95bc 446 len = ARRAY_SIZE(m88rs6000_dvbs2_init_reg_vals);
447 init = m88rs6000_dvbs2_init_reg_vals;
448 } else {
449 len = ARRAY_SIZE(m88ds3103_dvbs2_init_reg_vals);
450 init = m88ds3103_dvbs2_init_reg_vals;
395d00d1
AP
451 }
452 break;
453 default:
7978b8a1 454 dev_dbg(&client->dev, "invalid delivery_system\n");
395d00d1
AP
455 ret = -EINVAL;
456 goto err;
457 }
458
459 /* program init table */
7978b8a1
AP
460 if (c->delivery_system != dev->delivery_system) {
461 ret = m88ds3103_wr_reg_val_tab(dev, init, len);
06487dee
AP
462 if (ret)
463 goto err;
395d00d1
AP
464 }
465
7978b8a1 466 if (dev->chip_id == M88RS6000_CHIP_ID) {
f4df95bc 467 if ((c->delivery_system == SYS_DVBS2)
468 && ((c->symbol_rate / 1000) <= 5000)) {
478932b1 469 ret = regmap_write(dev->regmap, 0xc0, 0x04);
f4df95bc 470 if (ret)
471 goto err;
472 buf[0] = 0x09;
473 buf[1] = 0x22;
474 buf[2] = 0x88;
478932b1 475 ret = regmap_bulk_write(dev->regmap, 0x8a, buf, 3);
f4df95bc 476 if (ret)
477 goto err;
478 }
56ea37da 479 ret = m88ds3103_update_bits(dev, 0x9d, 0x08, 0x08);
f4df95bc 480 if (ret)
481 goto err;
478932b1 482 ret = regmap_write(dev->regmap, 0xf1, 0x01);
f4df95bc 483 if (ret)
484 goto err;
56ea37da 485 ret = m88ds3103_update_bits(dev, 0x30, 0x80, 0x80);
f4df95bc 486 if (ret)
487 goto err;
488 }
489
7978b8a1 490 switch (dev->cfg->ts_mode) {
395d00d1
AP
491 case M88DS3103_TS_SERIAL:
492 u8tmp1 = 0x00;
79d09330 493 u8tmp = 0x06;
395d00d1
AP
494 break;
495 case M88DS3103_TS_SERIAL_D7:
496 u8tmp1 = 0x20;
79d09330 497 u8tmp = 0x06;
395d00d1
AP
498 break;
499 case M88DS3103_TS_PARALLEL:
79d09330 500 u8tmp = 0x02;
395d00d1
AP
501 break;
502 case M88DS3103_TS_CI:
79d09330 503 u8tmp = 0x03;
395d00d1
AP
504 break;
505 default:
7978b8a1 506 dev_dbg(&client->dev, "invalid ts_mode\n");
395d00d1
AP
507 ret = -EINVAL;
508 goto err;
509 }
510
7978b8a1 511 if (dev->cfg->ts_clk_pol)
79d09330 512 u8tmp |= 0x40;
513
395d00d1 514 /* TS mode */
478932b1 515 ret = regmap_write(dev->regmap, 0xfd, u8tmp);
395d00d1
AP
516 if (ret)
517 goto err;
518
7978b8a1 519 switch (dev->cfg->ts_mode) {
395d00d1
AP
520 case M88DS3103_TS_SERIAL:
521 case M88DS3103_TS_SERIAL_D7:
56ea37da 522 ret = m88ds3103_update_bits(dev, 0x29, 0x20, u8tmp1);
395d00d1
AP
523 if (ret)
524 goto err;
395d00d1
AP
525 u8tmp1 = 0;
526 u8tmp2 = 0;
b6851419 527 break;
528 default:
7978b8a1
AP
529 if (dev->cfg->ts_clk) {
530 divide_ratio = DIV_ROUND_UP(target_mclk, dev->cfg->ts_clk);
b6851419 531 u8tmp1 = divide_ratio / 2;
532 u8tmp2 = DIV_ROUND_UP(divide_ratio, 2);
533 }
395d00d1
AP
534 }
535
7978b8a1
AP
536 dev_dbg(&client->dev,
537 "target_mclk=%d ts_clk=%d divide_ratio=%d\n",
538 target_mclk, dev->cfg->ts_clk, divide_ratio);
395d00d1
AP
539
540 u8tmp1--;
541 u8tmp2--;
542 /* u8tmp1[5:2] => fe[3:0], u8tmp1[1:0] => ea[7:6] */
543 u8tmp1 &= 0x3f;
544 /* u8tmp2[5:0] => ea[5:0] */
545 u8tmp2 &= 0x3f;
546
478932b1 547 ret = regmap_bulk_read(dev->regmap, 0xfe, &u8tmp, 1);
395d00d1
AP
548 if (ret)
549 goto err;
550
551 u8tmp = ((u8tmp & 0xf0) << 0) | u8tmp1 >> 2;
478932b1 552 ret = regmap_write(dev->regmap, 0xfe, u8tmp);
395d00d1
AP
553 if (ret)
554 goto err;
555
556 u8tmp = ((u8tmp1 & 0x03) << 6) | u8tmp2 >> 0;
478932b1 557 ret = regmap_write(dev->regmap, 0xea, u8tmp);
395d00d1
AP
558 if (ret)
559 goto err;
560
395d00d1
AP
561 if (c->symbol_rate <= 3000000)
562 u8tmp = 0x20;
563 else if (c->symbol_rate <= 10000000)
564 u8tmp = 0x10;
565 else
566 u8tmp = 0x06;
567
478932b1 568 ret = regmap_write(dev->regmap, 0xc3, 0x08);
395d00d1
AP
569 if (ret)
570 goto err;
571
478932b1 572 ret = regmap_write(dev->regmap, 0xc8, u8tmp);
395d00d1
AP
573 if (ret)
574 goto err;
575
478932b1 576 ret = regmap_write(dev->regmap, 0xc4, 0x08);
395d00d1
AP
577 if (ret)
578 goto err;
579
478932b1 580 ret = regmap_write(dev->regmap, 0xc7, 0x00);
395d00d1
AP
581 if (ret)
582 goto err;
583
7978b8a1 584 u16tmp = DIV_ROUND_CLOSEST((c->symbol_rate / 1000) << 15, dev->mclk_khz / 2);
395d00d1
AP
585 buf[0] = (u16tmp >> 0) & 0xff;
586 buf[1] = (u16tmp >> 8) & 0xff;
478932b1 587 ret = regmap_bulk_write(dev->regmap, 0x61, buf, 2);
395d00d1
AP
588 if (ret)
589 goto err;
590
56ea37da 591 ret = m88ds3103_update_bits(dev, 0x4d, 0x02, dev->cfg->spec_inv << 1);
395d00d1
AP
592 if (ret)
593 goto err;
594
56ea37da 595 ret = m88ds3103_update_bits(dev, 0x30, 0x10, dev->cfg->agc_inv << 4);
395d00d1
AP
596 if (ret)
597 goto err;
598
478932b1 599 ret = regmap_write(dev->regmap, 0x33, dev->cfg->agc);
395d00d1
AP
600 if (ret)
601 goto err;
602
7978b8a1
AP
603 dev_dbg(&client->dev, "carrier offset=%d\n",
604 (tuner_frequency - c->frequency));
395d00d1
AP
605
606 s32tmp = 0x10000 * (tuner_frequency - c->frequency);
7978b8a1 607 s32tmp = DIV_ROUND_CLOSEST(s32tmp, dev->mclk_khz);
395d00d1
AP
608 if (s32tmp < 0)
609 s32tmp += 0x10000;
610
611 buf[0] = (s32tmp >> 0) & 0xff;
612 buf[1] = (s32tmp >> 8) & 0xff;
478932b1 613 ret = regmap_bulk_write(dev->regmap, 0x5e, buf, 2);
395d00d1
AP
614 if (ret)
615 goto err;
616
478932b1 617 ret = regmap_write(dev->regmap, 0x00, 0x00);
395d00d1
AP
618 if (ret)
619 goto err;
620
478932b1 621 ret = regmap_write(dev->regmap, 0xb2, 0x00);
395d00d1
AP
622 if (ret)
623 goto err;
624
7978b8a1 625 dev->delivery_system = c->delivery_system;
395d00d1
AP
626
627 return 0;
628err:
7978b8a1 629 dev_dbg(&client->dev, "failed=%d\n", ret);
395d00d1
AP
630 return ret;
631}
632
633static int m88ds3103_init(struct dvb_frontend *fe)
634{
7978b8a1
AP
635 struct m88ds3103_dev *dev = fe->demodulator_priv;
636 struct i2c_client *client = dev->client;
c1daf651 637 struct dtv_frontend_properties *c = &fe->dtv_property_cache;
395d00d1 638 int ret, len, remaining;
478932b1 639 unsigned int utmp;
395d00d1 640 const struct firmware *fw = NULL;
f4df95bc 641 u8 *fw_file;
41b9aa00 642
7978b8a1 643 dev_dbg(&client->dev, "\n");
395d00d1
AP
644
645 /* set cold state by default */
7978b8a1 646 dev->warm = false;
395d00d1
AP
647
648 /* wake up device from sleep */
56ea37da 649 ret = m88ds3103_update_bits(dev, 0x08, 0x01, 0x01);
395d00d1
AP
650 if (ret)
651 goto err;
56ea37da 652 ret = m88ds3103_update_bits(dev, 0x04, 0x01, 0x00);
395d00d1
AP
653 if (ret)
654 goto err;
56ea37da 655 ret = m88ds3103_update_bits(dev, 0x23, 0x10, 0x00);
395d00d1
AP
656 if (ret)
657 goto err;
658
395d00d1 659 /* firmware status */
478932b1 660 ret = regmap_read(dev->regmap, 0xb9, &utmp);
395d00d1
AP
661 if (ret)
662 goto err;
663
478932b1 664 dev_dbg(&client->dev, "firmware=%02x\n", utmp);
395d00d1 665
478932b1 666 if (utmp)
395d00d1
AP
667 goto skip_fw_download;
668
f4df95bc 669 /* global reset, global diseqc reset, golbal fec reset */
478932b1 670 ret = regmap_write(dev->regmap, 0x07, 0xe0);
f4df95bc 671 if (ret)
672 goto err;
478932b1 673 ret = regmap_write(dev->regmap, 0x07, 0x00);
f4df95bc 674 if (ret)
675 goto err;
676
395d00d1 677 /* cold state - try to download firmware */
7978b8a1
AP
678 dev_info(&client->dev, "found a '%s' in cold state\n",
679 m88ds3103_ops.info.name);
395d00d1 680
7978b8a1 681 if (dev->chip_id == M88RS6000_CHIP_ID)
f4df95bc 682 fw_file = M88RS6000_FIRMWARE;
683 else
684 fw_file = M88DS3103_FIRMWARE;
395d00d1 685 /* request the firmware, this will block and timeout */
7978b8a1 686 ret = request_firmware(&fw, fw_file, &client->dev);
395d00d1 687 if (ret) {
e3d132d1 688 dev_err(&client->dev, "firmware file '%s' not found\n", fw_file);
395d00d1
AP
689 goto err;
690 }
691
7978b8a1
AP
692 dev_info(&client->dev, "downloading firmware from file '%s'\n",
693 fw_file);
395d00d1 694
478932b1 695 ret = regmap_write(dev->regmap, 0xb2, 0x01);
395d00d1 696 if (ret)
5ed0cf88 697 goto error_fw_release;
395d00d1
AP
698
699 for (remaining = fw->size; remaining > 0;
7978b8a1 700 remaining -= (dev->cfg->i2c_wr_max - 1)) {
395d00d1 701 len = remaining;
7978b8a1
AP
702 if (len > (dev->cfg->i2c_wr_max - 1))
703 len = (dev->cfg->i2c_wr_max - 1);
395d00d1 704
478932b1 705 ret = regmap_bulk_write(dev->regmap, 0xb0,
395d00d1
AP
706 &fw->data[fw->size - remaining], len);
707 if (ret) {
7978b8a1
AP
708 dev_err(&client->dev, "firmware download failed=%d\n",
709 ret);
5ed0cf88 710 goto error_fw_release;
395d00d1
AP
711 }
712 }
713
478932b1 714 ret = regmap_write(dev->regmap, 0xb2, 0x00);
395d00d1 715 if (ret)
5ed0cf88 716 goto error_fw_release;
395d00d1
AP
717
718 release_firmware(fw);
719 fw = NULL;
720
478932b1 721 ret = regmap_read(dev->regmap, 0xb9, &utmp);
395d00d1
AP
722 if (ret)
723 goto err;
724
478932b1 725 if (!utmp) {
7978b8a1 726 dev_info(&client->dev, "firmware did not run\n");
395d00d1
AP
727 ret = -EFAULT;
728 goto err;
729 }
730
7978b8a1
AP
731 dev_info(&client->dev, "found a '%s' in warm state\n",
732 m88ds3103_ops.info.name);
733 dev_info(&client->dev, "firmware version: %X.%X\n",
478932b1 734 (utmp >> 4) & 0xf, (utmp >> 0 & 0xf));
395d00d1
AP
735
736skip_fw_download:
737 /* warm state */
7978b8a1
AP
738 dev->warm = true;
739
c1daf651
AP
740 /* init stats here in order signal app which stats are supported */
741 c->cnr.len = 1;
742 c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
ce80d713
AP
743 c->post_bit_error.len = 1;
744 c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
745 c->post_bit_count.len = 1;
746 c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
395d00d1 747
7978b8a1 748 return 0;
5ed0cf88
ME
749error_fw_release:
750 release_firmware(fw);
751err:
7978b8a1 752 dev_dbg(&client->dev, "failed=%d\n", ret);
395d00d1
AP
753 return ret;
754}
755
756static int m88ds3103_sleep(struct dvb_frontend *fe)
757{
7978b8a1
AP
758 struct m88ds3103_dev *dev = fe->demodulator_priv;
759 struct i2c_client *client = dev->client;
395d00d1 760 int ret;
478932b1 761 unsigned int utmp;
41b9aa00 762
7978b8a1 763 dev_dbg(&client->dev, "\n");
395d00d1 764
7978b8a1
AP
765 dev->fe_status = 0;
766 dev->delivery_system = SYS_UNDEFINED;
395d00d1
AP
767
768 /* TS Hi-Z */
7978b8a1 769 if (dev->chip_id == M88RS6000_CHIP_ID)
478932b1 770 utmp = 0x29;
f4df95bc 771 else
478932b1 772 utmp = 0x27;
56ea37da 773 ret = m88ds3103_update_bits(dev, utmp, 0x01, 0x00);
395d00d1
AP
774 if (ret)
775 goto err;
776
777 /* sleep */
56ea37da 778 ret = m88ds3103_update_bits(dev, 0x08, 0x01, 0x00);
395d00d1
AP
779 if (ret)
780 goto err;
56ea37da 781 ret = m88ds3103_update_bits(dev, 0x04, 0x01, 0x01);
395d00d1
AP
782 if (ret)
783 goto err;
56ea37da 784 ret = m88ds3103_update_bits(dev, 0x23, 0x10, 0x10);
395d00d1
AP
785 if (ret)
786 goto err;
787
788 return 0;
789err:
7978b8a1 790 dev_dbg(&client->dev, "failed=%d\n", ret);
395d00d1
AP
791 return ret;
792}
793
7e3e68bc
MCC
794static int m88ds3103_get_frontend(struct dvb_frontend *fe,
795 struct dtv_frontend_properties *c)
395d00d1 796{
7978b8a1
AP
797 struct m88ds3103_dev *dev = fe->demodulator_priv;
798 struct i2c_client *client = dev->client;
395d00d1
AP
799 int ret;
800 u8 buf[3];
41b9aa00 801
7978b8a1 802 dev_dbg(&client->dev, "\n");
395d00d1 803
7978b8a1 804 if (!dev->warm || !(dev->fe_status & FE_HAS_LOCK)) {
9240c384 805 ret = 0;
395d00d1
AP
806 goto err;
807 }
808
809 switch (c->delivery_system) {
810 case SYS_DVBS:
478932b1 811 ret = regmap_bulk_read(dev->regmap, 0xe0, &buf[0], 1);
395d00d1
AP
812 if (ret)
813 goto err;
814
478932b1 815 ret = regmap_bulk_read(dev->regmap, 0xe6, &buf[1], 1);
395d00d1
AP
816 if (ret)
817 goto err;
818
819 switch ((buf[0] >> 2) & 0x01) {
820 case 0:
821 c->inversion = INVERSION_OFF;
822 break;
823 case 1:
824 c->inversion = INVERSION_ON;
825 break;
395d00d1
AP
826 }
827
828 switch ((buf[1] >> 5) & 0x07) {
829 case 0:
830 c->fec_inner = FEC_7_8;
831 break;
832 case 1:
833 c->fec_inner = FEC_5_6;
834 break;
835 case 2:
836 c->fec_inner = FEC_3_4;
837 break;
838 case 3:
839 c->fec_inner = FEC_2_3;
840 break;
841 case 4:
842 c->fec_inner = FEC_1_2;
843 break;
844 default:
7978b8a1 845 dev_dbg(&client->dev, "invalid fec_inner\n");
395d00d1
AP
846 }
847
848 c->modulation = QPSK;
849
850 break;
851 case SYS_DVBS2:
478932b1 852 ret = regmap_bulk_read(dev->regmap, 0x7e, &buf[0], 1);
395d00d1
AP
853 if (ret)
854 goto err;
855
478932b1 856 ret = regmap_bulk_read(dev->regmap, 0x89, &buf[1], 1);
395d00d1
AP
857 if (ret)
858 goto err;
859
478932b1 860 ret = regmap_bulk_read(dev->regmap, 0xf2, &buf[2], 1);
395d00d1
AP
861 if (ret)
862 goto err;
863
864 switch ((buf[0] >> 0) & 0x0f) {
865 case 2:
866 c->fec_inner = FEC_2_5;
867 break;
868 case 3:
869 c->fec_inner = FEC_1_2;
870 break;
871 case 4:
872 c->fec_inner = FEC_3_5;
873 break;
874 case 5:
875 c->fec_inner = FEC_2_3;
876 break;
877 case 6:
878 c->fec_inner = FEC_3_4;
879 break;
880 case 7:
881 c->fec_inner = FEC_4_5;
882 break;
883 case 8:
884 c->fec_inner = FEC_5_6;
885 break;
886 case 9:
887 c->fec_inner = FEC_8_9;
888 break;
889 case 10:
890 c->fec_inner = FEC_9_10;
891 break;
892 default:
7978b8a1 893 dev_dbg(&client->dev, "invalid fec_inner\n");
395d00d1
AP
894 }
895
896 switch ((buf[0] >> 5) & 0x01) {
897 case 0:
898 c->pilot = PILOT_OFF;
899 break;
900 case 1:
901 c->pilot = PILOT_ON;
902 break;
395d00d1
AP
903 }
904
905 switch ((buf[0] >> 6) & 0x07) {
906 case 0:
907 c->modulation = QPSK;
908 break;
909 case 1:
910 c->modulation = PSK_8;
911 break;
912 case 2:
913 c->modulation = APSK_16;
914 break;
915 case 3:
916 c->modulation = APSK_32;
917 break;
918 default:
7978b8a1 919 dev_dbg(&client->dev, "invalid modulation\n");
395d00d1
AP
920 }
921
922 switch ((buf[1] >> 7) & 0x01) {
923 case 0:
924 c->inversion = INVERSION_OFF;
925 break;
926 case 1:
927 c->inversion = INVERSION_ON;
928 break;
395d00d1
AP
929 }
930
931 switch ((buf[2] >> 0) & 0x03) {
932 case 0:
933 c->rolloff = ROLLOFF_35;
934 break;
935 case 1:
936 c->rolloff = ROLLOFF_25;
937 break;
938 case 2:
939 c->rolloff = ROLLOFF_20;
940 break;
941 default:
7978b8a1 942 dev_dbg(&client->dev, "invalid rolloff\n");
395d00d1
AP
943 }
944 break;
945 default:
7978b8a1 946 dev_dbg(&client->dev, "invalid delivery_system\n");
395d00d1
AP
947 ret = -EINVAL;
948 goto err;
949 }
950
478932b1 951 ret = regmap_bulk_read(dev->regmap, 0x6d, buf, 2);
395d00d1
AP
952 if (ret)
953 goto err;
954
955 c->symbol_rate = 1ull * ((buf[1] << 8) | (buf[0] << 0)) *
7978b8a1 956 dev->mclk_khz * 1000 / 0x10000;
395d00d1
AP
957
958 return 0;
959err:
7978b8a1 960 dev_dbg(&client->dev, "failed=%d\n", ret);
395d00d1
AP
961 return ret;
962}
963
964static int m88ds3103_read_snr(struct dvb_frontend *fe, u16 *snr)
965{
395d00d1 966 struct dtv_frontend_properties *c = &fe->dtv_property_cache;
41b9aa00 967
c1daf651
AP
968 if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL)
969 *snr = div_s64(c->cnr.stat[0].svalue, 100);
970 else
971 *snr = 0;
395d00d1
AP
972
973 return 0;
395d00d1
AP
974}
975
4423a2ba
AP
976static int m88ds3103_read_ber(struct dvb_frontend *fe, u32 *ber)
977{
7978b8a1 978 struct m88ds3103_dev *dev = fe->demodulator_priv;
41b9aa00 979
7978b8a1 980 *ber = dev->dvbv3_ber;
4423a2ba
AP
981
982 return 0;
4423a2ba 983}
395d00d1
AP
984
985static int m88ds3103_set_tone(struct dvb_frontend *fe,
0df289a2 986 enum fe_sec_tone_mode fe_sec_tone_mode)
395d00d1 987{
7978b8a1
AP
988 struct m88ds3103_dev *dev = fe->demodulator_priv;
989 struct i2c_client *client = dev->client;
395d00d1 990 int ret;
478932b1 991 unsigned int utmp, tone, reg_a1_mask;
41b9aa00 992
7978b8a1 993 dev_dbg(&client->dev, "fe_sec_tone_mode=%d\n", fe_sec_tone_mode);
395d00d1 994
7978b8a1 995 if (!dev->warm) {
395d00d1
AP
996 ret = -EAGAIN;
997 goto err;
998 }
999
1000 switch (fe_sec_tone_mode) {
1001 case SEC_TONE_ON:
1002 tone = 0;
418a97cb 1003 reg_a1_mask = 0x47;
395d00d1
AP
1004 break;
1005 case SEC_TONE_OFF:
1006 tone = 1;
1007 reg_a1_mask = 0x00;
1008 break;
1009 default:
7978b8a1 1010 dev_dbg(&client->dev, "invalid fe_sec_tone_mode\n");
395d00d1
AP
1011 ret = -EINVAL;
1012 goto err;
1013 }
1014
478932b1 1015 utmp = tone << 7 | dev->cfg->envelope_mode << 5;
56ea37da 1016 ret = m88ds3103_update_bits(dev, 0xa2, 0xe0, utmp);
395d00d1
AP
1017 if (ret)
1018 goto err;
1019
478932b1 1020 utmp = 1 << 2;
56ea37da 1021 ret = m88ds3103_update_bits(dev, 0xa1, reg_a1_mask, utmp);
395d00d1
AP
1022 if (ret)
1023 goto err;
1024
1025 return 0;
1026err:
7978b8a1 1027 dev_dbg(&client->dev, "failed=%d\n", ret);
395d00d1
AP
1028 return ret;
1029}
1030
79d09330 1031static int m88ds3103_set_voltage(struct dvb_frontend *fe,
0df289a2 1032 enum fe_sec_voltage fe_sec_voltage)
79d09330 1033{
7978b8a1
AP
1034 struct m88ds3103_dev *dev = fe->demodulator_priv;
1035 struct i2c_client *client = dev->client;
d28677ff 1036 int ret;
478932b1 1037 unsigned int utmp;
d28677ff 1038 bool voltage_sel, voltage_dis;
79d09330 1039
7978b8a1 1040 dev_dbg(&client->dev, "fe_sec_voltage=%d\n", fe_sec_voltage);
79d09330 1041
7978b8a1 1042 if (!dev->warm) {
d28677ff
AP
1043 ret = -EAGAIN;
1044 goto err;
1045 }
79d09330 1046
d28677ff 1047 switch (fe_sec_voltage) {
79d09330 1048 case SEC_VOLTAGE_18:
afbd6eb4
MCC
1049 voltage_sel = true;
1050 voltage_dis = false;
79d09330 1051 break;
1052 case SEC_VOLTAGE_13:
afbd6eb4
MCC
1053 voltage_sel = false;
1054 voltage_dis = false;
79d09330 1055 break;
1056 case SEC_VOLTAGE_OFF:
afbd6eb4
MCC
1057 voltage_sel = false;
1058 voltage_dis = true;
79d09330 1059 break;
d28677ff 1060 default:
7978b8a1 1061 dev_dbg(&client->dev, "invalid fe_sec_voltage\n");
d28677ff
AP
1062 ret = -EINVAL;
1063 goto err;
79d09330 1064 }
d28677ff
AP
1065
1066 /* output pin polarity */
7978b8a1
AP
1067 voltage_sel ^= dev->cfg->lnb_hv_pol;
1068 voltage_dis ^= dev->cfg->lnb_en_pol;
d28677ff 1069
478932b1 1070 utmp = voltage_dis << 1 | voltage_sel << 0;
56ea37da 1071 ret = m88ds3103_update_bits(dev, 0xa2, 0x03, utmp);
d28677ff
AP
1072 if (ret)
1073 goto err;
79d09330 1074
1075 return 0;
d28677ff 1076err:
7978b8a1 1077 dev_dbg(&client->dev, "failed=%d\n", ret);
d28677ff 1078 return ret;
79d09330 1079}
1080
395d00d1
AP
1081static int m88ds3103_diseqc_send_master_cmd(struct dvb_frontend *fe,
1082 struct dvb_diseqc_master_cmd *diseqc_cmd)
1083{
7978b8a1
AP
1084 struct m88ds3103_dev *dev = fe->demodulator_priv;
1085 struct i2c_client *client = dev->client;
befa0cc1 1086 int ret;
478932b1 1087 unsigned int utmp;
befa0cc1 1088 unsigned long timeout;
41b9aa00 1089
7978b8a1
AP
1090 dev_dbg(&client->dev, "msg=%*ph\n",
1091 diseqc_cmd->msg_len, diseqc_cmd->msg);
395d00d1 1092
7978b8a1 1093 if (!dev->warm) {
395d00d1
AP
1094 ret = -EAGAIN;
1095 goto err;
1096 }
1097
1098 if (diseqc_cmd->msg_len < 3 || diseqc_cmd->msg_len > 6) {
1099 ret = -EINVAL;
1100 goto err;
1101 }
1102
478932b1 1103 utmp = dev->cfg->envelope_mode << 5;
56ea37da 1104 ret = m88ds3103_update_bits(dev, 0xa2, 0xe0, utmp);
395d00d1
AP
1105 if (ret)
1106 goto err;
1107
478932b1 1108 ret = regmap_bulk_write(dev->regmap, 0xa3, diseqc_cmd->msg,
395d00d1
AP
1109 diseqc_cmd->msg_len);
1110 if (ret)
1111 goto err;
1112
478932b1 1113 ret = regmap_write(dev->regmap, 0xa1,
395d00d1
AP
1114 (diseqc_cmd->msg_len - 1) << 3 | 0x07);
1115 if (ret)
1116 goto err;
1117
395d00d1 1118 /* wait DiSEqC TX ready */
befa0cc1
AP
1119 #define SEND_MASTER_CMD_TIMEOUT 120
1120 timeout = jiffies + msecs_to_jiffies(SEND_MASTER_CMD_TIMEOUT);
1121
1122 /* DiSEqC message typical period is 54 ms */
1123 usleep_range(50000, 54000);
395d00d1 1124
478932b1
AP
1125 for (utmp = 1; !time_after(jiffies, timeout) && utmp;) {
1126 ret = regmap_read(dev->regmap, 0xa1, &utmp);
395d00d1
AP
1127 if (ret)
1128 goto err;
478932b1 1129 utmp = (utmp >> 6) & 0x1;
395d00d1
AP
1130 }
1131
478932b1 1132 if (utmp == 0) {
7978b8a1 1133 dev_dbg(&client->dev, "diseqc tx took %u ms\n",
befa0cc1
AP
1134 jiffies_to_msecs(jiffies) -
1135 (jiffies_to_msecs(timeout) - SEND_MASTER_CMD_TIMEOUT));
1136 } else {
7978b8a1 1137 dev_dbg(&client->dev, "diseqc tx timeout\n");
395d00d1 1138
56ea37da 1139 ret = m88ds3103_update_bits(dev, 0xa1, 0xc0, 0x40);
395d00d1
AP
1140 if (ret)
1141 goto err;
1142 }
1143
56ea37da 1144 ret = m88ds3103_update_bits(dev, 0xa2, 0xc0, 0x80);
395d00d1
AP
1145 if (ret)
1146 goto err;
1147
478932b1 1148 if (utmp == 1) {
395d00d1
AP
1149 ret = -ETIMEDOUT;
1150 goto err;
1151 }
1152
1153 return 0;
1154err:
7978b8a1 1155 dev_dbg(&client->dev, "failed=%d\n", ret);
395d00d1
AP
1156 return ret;
1157}
1158
1159static int m88ds3103_diseqc_send_burst(struct dvb_frontend *fe,
0df289a2 1160 enum fe_sec_mini_cmd fe_sec_mini_cmd)
395d00d1 1161{
7978b8a1
AP
1162 struct m88ds3103_dev *dev = fe->demodulator_priv;
1163 struct i2c_client *client = dev->client;
befa0cc1 1164 int ret;
478932b1 1165 unsigned int utmp, burst;
befa0cc1 1166 unsigned long timeout;
41b9aa00 1167
7978b8a1 1168 dev_dbg(&client->dev, "fe_sec_mini_cmd=%d\n", fe_sec_mini_cmd);
395d00d1 1169
7978b8a1 1170 if (!dev->warm) {
395d00d1
AP
1171 ret = -EAGAIN;
1172 goto err;
1173 }
1174
478932b1 1175 utmp = dev->cfg->envelope_mode << 5;
56ea37da 1176 ret = m88ds3103_update_bits(dev, 0xa2, 0xe0, utmp);
395d00d1
AP
1177 if (ret)
1178 goto err;
1179
1180 switch (fe_sec_mini_cmd) {
1181 case SEC_MINI_A:
1182 burst = 0x02;
1183 break;
1184 case SEC_MINI_B:
1185 burst = 0x01;
1186 break;
1187 default:
7978b8a1 1188 dev_dbg(&client->dev, "invalid fe_sec_mini_cmd\n");
395d00d1
AP
1189 ret = -EINVAL;
1190 goto err;
1191 }
1192
478932b1 1193 ret = regmap_write(dev->regmap, 0xa1, burst);
395d00d1
AP
1194 if (ret)
1195 goto err;
1196
395d00d1 1197 /* wait DiSEqC TX ready */
befa0cc1
AP
1198 #define SEND_BURST_TIMEOUT 40
1199 timeout = jiffies + msecs_to_jiffies(SEND_BURST_TIMEOUT);
1200
1201 /* DiSEqC ToneBurst period is 12.5 ms */
1202 usleep_range(8500, 12500);
395d00d1 1203
478932b1
AP
1204 for (utmp = 1; !time_after(jiffies, timeout) && utmp;) {
1205 ret = regmap_read(dev->regmap, 0xa1, &utmp);
395d00d1
AP
1206 if (ret)
1207 goto err;
478932b1 1208 utmp = (utmp >> 6) & 0x1;
395d00d1
AP
1209 }
1210
478932b1 1211 if (utmp == 0) {
7978b8a1 1212 dev_dbg(&client->dev, "diseqc tx took %u ms\n",
befa0cc1
AP
1213 jiffies_to_msecs(jiffies) -
1214 (jiffies_to_msecs(timeout) - SEND_BURST_TIMEOUT));
1215 } else {
7978b8a1 1216 dev_dbg(&client->dev, "diseqc tx timeout\n");
befa0cc1 1217
56ea37da 1218 ret = m88ds3103_update_bits(dev, 0xa1, 0xc0, 0x40);
befa0cc1
AP
1219 if (ret)
1220 goto err;
1221 }
395d00d1 1222
56ea37da 1223 ret = m88ds3103_update_bits(dev, 0xa2, 0xc0, 0x80);
395d00d1
AP
1224 if (ret)
1225 goto err;
1226
478932b1 1227 if (utmp == 1) {
395d00d1
AP
1228 ret = -ETIMEDOUT;
1229 goto err;
1230 }
1231
1232 return 0;
1233err:
7978b8a1 1234 dev_dbg(&client->dev, "failed=%d\n", ret);
395d00d1
AP
1235 return ret;
1236}
1237
1238static int m88ds3103_get_tune_settings(struct dvb_frontend *fe,
1239 struct dvb_frontend_tune_settings *s)
1240{
1241 s->min_delay_ms = 3000;
1242
1243 return 0;
1244}
1245
44b9055b 1246static void m88ds3103_release(struct dvb_frontend *fe)
395d00d1 1247{
7978b8a1
AP
1248 struct m88ds3103_dev *dev = fe->demodulator_priv;
1249 struct i2c_client *client = dev->client;
41b9aa00 1250
f01919e8 1251 i2c_unregister_device(client);
395d00d1
AP
1252}
1253
44b9055b 1254static int m88ds3103_select(struct i2c_adapter *adap, void *mux_priv, u32 chan)
395d00d1 1255{
7978b8a1
AP
1256 struct m88ds3103_dev *dev = mux_priv;
1257 struct i2c_client *client = dev->client;
395d00d1 1258 int ret;
478932b1
AP
1259 struct i2c_msg msg = {
1260 .addr = client->addr,
1261 .flags = 0,
1262 .len = 2,
1263 .buf = "\x03\x11",
395d00d1 1264 };
395d00d1 1265
478932b1
AP
1266 /* Open tuner I2C repeater for 1 xfer, closes automatically */
1267 ret = __i2c_transfer(client->adapter, &msg, 1);
395d00d1 1268 if (ret != 1) {
7978b8a1 1269 dev_warn(&client->dev, "i2c wr failed=%d\n", ret);
44b9055b
AP
1270 if (ret >= 0)
1271 ret = -EREMOTEIO;
44b9055b
AP
1272 return ret;
1273 }
395d00d1 1274
44b9055b 1275 return 0;
395d00d1
AP
1276}
1277
f01919e8
AP
1278/*
1279 * XXX: That is wrapper to m88ds3103_probe() via driver core in order to provide
1280 * proper I2C client for legacy media attach binding.
1281 * New users must use I2C client binding directly!
1282 */
395d00d1
AP
1283struct dvb_frontend *m88ds3103_attach(const struct m88ds3103_config *cfg,
1284 struct i2c_adapter *i2c, struct i2c_adapter **tuner_i2c_adapter)
1285{
f01919e8
AP
1286 struct i2c_client *client;
1287 struct i2c_board_info board_info;
1288 struct m88ds3103_platform_data pdata;
1289
1290 pdata.clk = cfg->clock;
1291 pdata.i2c_wr_max = cfg->i2c_wr_max;
1292 pdata.ts_mode = cfg->ts_mode;
1293 pdata.ts_clk = cfg->ts_clk;
1294 pdata.ts_clk_pol = cfg->ts_clk_pol;
1295 pdata.spec_inv = cfg->spec_inv;
1296 pdata.agc = cfg->agc;
1297 pdata.agc_inv = cfg->agc_inv;
1298 pdata.clk_out = cfg->clock_out;
1299 pdata.envelope_mode = cfg->envelope_mode;
1300 pdata.lnb_hv_pol = cfg->lnb_hv_pol;
1301 pdata.lnb_en_pol = cfg->lnb_en_pol;
1302 pdata.attach_in_use = true;
1303
1304 memset(&board_info, 0, sizeof(board_info));
1305 strlcpy(board_info.type, "m88ds3103", I2C_NAME_SIZE);
1306 board_info.addr = cfg->i2c_addr;
1307 board_info.platform_data = &pdata;
1308 client = i2c_new_device(i2c, &board_info);
1309 if (!client || !client->dev.driver)
1310 return NULL;
1311
1312 *tuner_i2c_adapter = pdata.get_i2c_adapter(client);
1313 return pdata.get_dvb_frontend(client);
1314}
1315EXPORT_SYMBOL(m88ds3103_attach);
1316
1317static struct dvb_frontend_ops m88ds3103_ops = {
7978b8a1 1318 .delsys = {SYS_DVBS, SYS_DVBS2},
f01919e8 1319 .info = {
7978b8a1 1320 .name = "Montage Technology M88DS3103",
f01919e8
AP
1321 .frequency_min = 950000,
1322 .frequency_max = 2150000,
1323 .frequency_tolerance = 5000,
1324 .symbol_rate_min = 1000000,
1325 .symbol_rate_max = 45000000,
1326 .caps = FE_CAN_INVERSION_AUTO |
1327 FE_CAN_FEC_1_2 |
1328 FE_CAN_FEC_2_3 |
1329 FE_CAN_FEC_3_4 |
1330 FE_CAN_FEC_4_5 |
1331 FE_CAN_FEC_5_6 |
1332 FE_CAN_FEC_6_7 |
1333 FE_CAN_FEC_7_8 |
1334 FE_CAN_FEC_8_9 |
1335 FE_CAN_FEC_AUTO |
1336 FE_CAN_QPSK |
1337 FE_CAN_RECOVER |
1338 FE_CAN_2G_MODULATION
1339 },
1340
1341 .release = m88ds3103_release,
1342
1343 .get_tune_settings = m88ds3103_get_tune_settings,
1344
1345 .init = m88ds3103_init,
1346 .sleep = m88ds3103_sleep,
1347
1348 .set_frontend = m88ds3103_set_frontend,
1349 .get_frontend = m88ds3103_get_frontend,
1350
1351 .read_status = m88ds3103_read_status,
1352 .read_snr = m88ds3103_read_snr,
1353 .read_ber = m88ds3103_read_ber,
1354
1355 .diseqc_send_master_cmd = m88ds3103_diseqc_send_master_cmd,
1356 .diseqc_send_burst = m88ds3103_diseqc_send_burst,
1357
1358 .set_tone = m88ds3103_set_tone,
1359 .set_voltage = m88ds3103_set_voltage,
1360};
1361
1362static struct dvb_frontend *m88ds3103_get_dvb_frontend(struct i2c_client *client)
1363{
7978b8a1 1364 struct m88ds3103_dev *dev = i2c_get_clientdata(client);
f01919e8
AP
1365
1366 dev_dbg(&client->dev, "\n");
1367
1368 return &dev->fe;
1369}
1370
1371static struct i2c_adapter *m88ds3103_get_i2c_adapter(struct i2c_client *client)
1372{
7978b8a1 1373 struct m88ds3103_dev *dev = i2c_get_clientdata(client);
f01919e8
AP
1374
1375 dev_dbg(&client->dev, "\n");
1376
1377 return dev->i2c_adapter;
1378}
1379
1380static int m88ds3103_probe(struct i2c_client *client,
1381 const struct i2c_device_id *id)
1382{
7978b8a1 1383 struct m88ds3103_dev *dev;
f01919e8 1384 struct m88ds3103_platform_data *pdata = client->dev.platform_data;
395d00d1 1385 int ret;
478932b1 1386 unsigned int utmp;
395d00d1 1387
f01919e8
AP
1388 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1389 if (!dev) {
395d00d1 1390 ret = -ENOMEM;
395d00d1
AP
1391 goto err;
1392 }
1393
f01919e8 1394 dev->client = client;
f01919e8
AP
1395 dev->config.clock = pdata->clk;
1396 dev->config.i2c_wr_max = pdata->i2c_wr_max;
1397 dev->config.ts_mode = pdata->ts_mode;
1398 dev->config.ts_clk = pdata->ts_clk;
1399 dev->config.ts_clk_pol = pdata->ts_clk_pol;
1400 dev->config.spec_inv = pdata->spec_inv;
1401 dev->config.agc_inv = pdata->agc_inv;
1402 dev->config.clock_out = pdata->clk_out;
1403 dev->config.envelope_mode = pdata->envelope_mode;
1404 dev->config.agc = pdata->agc;
1405 dev->config.lnb_hv_pol = pdata->lnb_hv_pol;
1406 dev->config.lnb_en_pol = pdata->lnb_en_pol;
1407 dev->cfg = &dev->config;
478932b1
AP
1408 /* create regmap */
1409 dev->regmap_config.reg_bits = 8,
1410 dev->regmap_config.val_bits = 8,
1411 dev->regmap_config.lock_arg = dev,
1412 dev->regmap = devm_regmap_init_i2c(client, &dev->regmap_config);
1413 if (IS_ERR(dev->regmap)) {
1414 ret = PTR_ERR(dev->regmap);
1415 goto err_kfree;
1416 }
395d00d1 1417
f4df95bc 1418 /* 0x00: chip id[6:0], 0x01: chip ver[7:0], 0x02: chip ver[15:8] */
478932b1 1419 ret = regmap_read(dev->regmap, 0x00, &utmp);
395d00d1 1420 if (ret)
f01919e8 1421 goto err_kfree;
395d00d1 1422
478932b1
AP
1423 dev->chip_id = utmp >> 1;
1424 dev_dbg(&client->dev, "chip_id=%02x\n", dev->chip_id);
395d00d1 1425
478932b1 1426 switch (dev->chip_id) {
f4df95bc 1427 case M88RS6000_CHIP_ID:
1428 case M88DS3103_CHIP_ID:
395d00d1
AP
1429 break;
1430 default:
f01919e8 1431 goto err_kfree;
395d00d1
AP
1432 }
1433
f01919e8 1434 switch (dev->cfg->clock_out) {
395d00d1 1435 case M88DS3103_CLOCK_OUT_DISABLED:
478932b1 1436 utmp = 0x80;
395d00d1
AP
1437 break;
1438 case M88DS3103_CLOCK_OUT_ENABLED:
478932b1 1439 utmp = 0x00;
395d00d1
AP
1440 break;
1441 case M88DS3103_CLOCK_OUT_ENABLED_DIV2:
478932b1 1442 utmp = 0x10;
395d00d1
AP
1443 break;
1444 default:
4347df6a 1445 ret = -EINVAL;
f01919e8 1446 goto err_kfree;
395d00d1
AP
1447 }
1448
f4df95bc 1449 /* 0x29 register is defined differently for m88rs6000. */
1450 /* set internal tuner address to 0x21 */
478932b1
AP
1451 if (dev->chip_id == M88RS6000_CHIP_ID)
1452 utmp = 0x00;
f4df95bc 1453
478932b1 1454 ret = regmap_write(dev->regmap, 0x29, utmp);
395d00d1 1455 if (ret)
f01919e8 1456 goto err_kfree;
395d00d1
AP
1457
1458 /* sleep */
56ea37da 1459 ret = m88ds3103_update_bits(dev, 0x08, 0x01, 0x00);
395d00d1 1460 if (ret)
f01919e8 1461 goto err_kfree;
56ea37da 1462 ret = m88ds3103_update_bits(dev, 0x04, 0x01, 0x01);
395d00d1 1463 if (ret)
f01919e8 1464 goto err_kfree;
56ea37da 1465 ret = m88ds3103_update_bits(dev, 0x23, 0x10, 0x10);
395d00d1 1466 if (ret)
f01919e8 1467 goto err_kfree;
395d00d1 1468
44b9055b 1469 /* create mux i2c adapter for tuner */
f01919e8
AP
1470 dev->i2c_adapter = i2c_add_mux_adapter(client->adapter, &client->dev,
1471 dev, 0, 0, 0, m88ds3103_select,
478932b1 1472 NULL);
4347df6a
DC
1473 if (dev->i2c_adapter == NULL) {
1474 ret = -ENOMEM;
f01919e8 1475 goto err_kfree;
4347df6a 1476 }
44b9055b 1477
395d00d1 1478 /* create dvb_frontend */
f01919e8
AP
1479 memcpy(&dev->fe.ops, &m88ds3103_ops, sizeof(struct dvb_frontend_ops));
1480 if (dev->chip_id == M88RS6000_CHIP_ID)
7978b8a1
AP
1481 strncpy(dev->fe.ops.info.name, "Montage Technology M88RS6000",
1482 sizeof(dev->fe.ops.info.name));
f01919e8
AP
1483 if (!pdata->attach_in_use)
1484 dev->fe.ops.release = NULL;
1485 dev->fe.demodulator_priv = dev;
1486 i2c_set_clientdata(client, dev);
1487
1488 /* setup callbacks */
1489 pdata->get_dvb_frontend = m88ds3103_get_dvb_frontend;
1490 pdata->get_i2c_adapter = m88ds3103_get_i2c_adapter;
1491 return 0;
1492err_kfree:
1493 kfree(dev);
395d00d1 1494err:
f01919e8
AP
1495 dev_dbg(&client->dev, "failed=%d\n", ret);
1496 return ret;
395d00d1 1497}
395d00d1 1498
f01919e8
AP
1499static int m88ds3103_remove(struct i2c_client *client)
1500{
7978b8a1 1501 struct m88ds3103_dev *dev = i2c_get_clientdata(client);
395d00d1 1502
f01919e8 1503 dev_dbg(&client->dev, "\n");
395d00d1 1504
f01919e8 1505 i2c_del_mux_adapter(dev->i2c_adapter);
395d00d1 1506
f01919e8
AP
1507 kfree(dev);
1508 return 0;
1509}
395d00d1 1510
f01919e8
AP
1511static const struct i2c_device_id m88ds3103_id_table[] = {
1512 {"m88ds3103", 0},
1513 {}
1514};
1515MODULE_DEVICE_TABLE(i2c, m88ds3103_id_table);
395d00d1 1516
f01919e8
AP
1517static struct i2c_driver m88ds3103_driver = {
1518 .driver = {
f01919e8
AP
1519 .name = "m88ds3103",
1520 .suppress_bind_attrs = true,
1521 },
1522 .probe = m88ds3103_probe,
1523 .remove = m88ds3103_remove,
1524 .id_table = m88ds3103_id_table,
395d00d1
AP
1525};
1526
f01919e8
AP
1527module_i2c_driver(m88ds3103_driver);
1528
395d00d1 1529MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
7978b8a1 1530MODULE_DESCRIPTION("Montage Technology M88DS3103 DVB-S/S2 demodulator driver");
395d00d1
AP
1531MODULE_LICENSE("GPL");
1532MODULE_FIRMWARE(M88DS3103_FIRMWARE);
f4df95bc 1533MODULE_FIRMWARE(M88RS6000_FIRMWARE);
This page took 0.380895 seconds and 5 git commands to generate.