[media] media/i2c: remove g_chip_ident op
[deliverable/linux.git] / drivers / media / i2c / saa7191.c
CommitLineData
d203a7ec
RB
1/*
2 * saa7191.c - Philips SAA7191 video decoder driver
3 *
4 * Copyright (C) 2003 Ladislav Michl <ladis@linux-mips.org>
5 * Copyright (C) 2004,2005 Mikael Nousiainen <tmnousia@cc.hut.fi>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
d203a7ec
RB
12#include <linux/delay.h>
13#include <linux/errno.h>
14#include <linux/fs.h>
495515b3 15#include <linux/init.h>
d203a7ec
RB
16#include <linux/kernel.h>
17#include <linux/major.h>
495515b3 18#include <linux/module.h>
d203a7ec 19#include <linux/mm.h>
495515b3 20#include <linux/slab.h>
d203a7ec 21
cf4e9484 22#include <linux/videodev2.h>
d203a7ec 23#include <linux/i2c.h>
8340ff43 24#include <media/v4l2-device.h>
d203a7ec
RB
25
26#include "saa7191.h"
27
a637a114 28#define SAA7191_MODULE_VERSION "0.0.5"
d203a7ec
RB
29
30MODULE_DESCRIPTION("Philips SAA7191 video decoder driver");
31MODULE_VERSION(SAA7191_MODULE_VERSION);
32MODULE_AUTHOR("Mikael Nousiainen <tmnousia@cc.hut.fi>");
33MODULE_LICENSE("GPL");
34
babb7dc7 35
a637a114
LM
36// #define SAA7191_DEBUG
37
38#ifdef SAA7191_DEBUG
39#define dprintk(x...) printk("SAA7191: " x);
40#else
41#define dprintk(x...)
42#endif
43
44#define SAA7191_SYNC_COUNT 30
45#define SAA7191_SYNC_DELAY 100 /* milliseconds */
46
d203a7ec 47struct saa7191 {
8340ff43 48 struct v4l2_subdev sd;
d203a7ec
RB
49
50 /* the register values are stored here as the actual
51 * I2C-registers are write-only */
a637a114 52 u8 reg[25];
d203a7ec 53
a637a114 54 int input;
cf4e9484 55 v4l2_std_id norm;
d203a7ec
RB
56};
57
8340ff43
HV
58static inline struct saa7191 *to_saa7191(struct v4l2_subdev *sd)
59{
60 return container_of(sd, struct saa7191, sd);
61}
62
a637a114 63static const u8 initseq[] = {
d203a7ec 64 0, /* Subaddress */
a637a114
LM
65
66 0x50, /* (0x50) SAA7191_REG_IDEL */
67
68 /* 50 Hz signal timing */
69 0x30, /* (0x30) SAA7191_REG_HSYB */
70 0x00, /* (0x00) SAA7191_REG_HSYS */
71 0xe8, /* (0xe8) SAA7191_REG_HCLB */
72 0xb6, /* (0xb6) SAA7191_REG_HCLS */
73 0xf4, /* (0xf4) SAA7191_REG_HPHI */
74
75 /* control */
76 SAA7191_LUMA_APER_1, /* (0x01) SAA7191_REG_LUMA - CVBS mode */
77 0x00, /* (0x00) SAA7191_REG_HUEC */
78 0xf8, /* (0xf8) SAA7191_REG_CKTQ */
79 0xf8, /* (0xf8) SAA7191_REG_CKTS */
80 0x90, /* (0x90) SAA7191_REG_PLSE */
81 0x90, /* (0x90) SAA7191_REG_SESE */
82 0x00, /* (0x00) SAA7191_REG_GAIN */
83 SAA7191_STDC_NFEN | SAA7191_STDC_HRMV, /* (0x0c) SAA7191_REG_STDC
84 * - not SECAM,
85 * slow time constant */
86 SAA7191_IOCK_OEDC | SAA7191_IOCK_OEHS | SAA7191_IOCK_OEVS
87 | SAA7191_IOCK_OEDY, /* (0x78) SAA7191_REG_IOCK
88 * - chroma from CVBS, GPSW1 & 2 off */
89 SAA7191_CTL3_AUFD | SAA7191_CTL3_SCEN | SAA7191_CTL3_OFTS
90 | SAA7191_CTL3_YDEL0, /* (0x99) SAA7191_REG_CTL3
91 * - automatic field detection */
92 0x00, /* (0x00) SAA7191_REG_CTL4 */
93 0x2c, /* (0x2c) SAA7191_REG_CHCV - PAL nominal value */
d203a7ec
RB
94 0x00, /* unused */
95 0x00, /* unused */
a637a114
LM
96
97 /* 60 Hz signal timing */
98 0x34, /* (0x34) SAA7191_REG_HS6B */
99 0x0a, /* (0x0a) SAA7191_REG_HS6S */
100 0xf4, /* (0xf4) SAA7191_REG_HC6B */
101 0xce, /* (0xce) SAA7191_REG_HC6S */
102 0xf4, /* (0xf4) SAA7191_REG_HP6I */
d203a7ec
RB
103};
104
105/* SAA7191 register handling */
106
8340ff43 107static u8 saa7191_read_reg(struct v4l2_subdev *sd, u8 reg)
d203a7ec 108{
8340ff43 109 return to_saa7191(sd)->reg[reg];
d203a7ec
RB
110}
111
8340ff43 112static int saa7191_read_status(struct v4l2_subdev *sd, u8 *value)
d203a7ec 113{
8340ff43 114 struct i2c_client *client = v4l2_get_subdevdata(sd);
d203a7ec
RB
115 int ret;
116
117 ret = i2c_master_recv(client, value, 1);
118 if (ret < 0) {
a637a114 119 printk(KERN_ERR "SAA7191: saa7191_read_status(): read failed\n");
d203a7ec
RB
120 return ret;
121 }
122
123 return 0;
124}
125
126
8340ff43 127static int saa7191_write_reg(struct v4l2_subdev *sd, u8 reg, u8 value)
d203a7ec 128{
8340ff43
HV
129 struct i2c_client *client = v4l2_get_subdevdata(sd);
130
131 to_saa7191(sd)->reg[reg] = value;
d203a7ec
RB
132 return i2c_smbus_write_byte_data(client, reg, value);
133}
134
135/* the first byte of data must be the first subaddress number (register) */
8340ff43 136static int saa7191_write_block(struct v4l2_subdev *sd,
f5ab272b 137 u8 length, const u8 *data)
d203a7ec 138{
8340ff43
HV
139 struct i2c_client *client = v4l2_get_subdevdata(sd);
140 struct saa7191 *decoder = to_saa7191(sd);
d203a7ec
RB
141 int i;
142 int ret;
143
d203a7ec
RB
144 for (i = 0; i < (length - 1); i++) {
145 decoder->reg[data[0] + i] = data[i + 1];
146 }
147
148 ret = i2c_master_send(client, data, length);
149 if (ret < 0) {
150 printk(KERN_ERR "SAA7191: saa7191_write_block(): "
a637a114 151 "write failed\n");
d203a7ec
RB
152 return ret;
153 }
154
155 return 0;
156}
157
158/* Helper functions */
159
8340ff43 160static int saa7191_s_routing(struct v4l2_subdev *sd,
5325b427 161 u32 input, u32 output, u32 config)
d203a7ec 162{
8340ff43
HV
163 struct saa7191 *decoder = to_saa7191(sd);
164 u8 luma = saa7191_read_reg(sd, SAA7191_REG_LUMA);
165 u8 iock = saa7191_read_reg(sd, SAA7191_REG_IOCK);
d203a7ec
RB
166 int err;
167
5325b427 168 switch (input) {
d203a7ec
RB
169 case SAA7191_INPUT_COMPOSITE: /* Set Composite input */
170 iock &= ~(SAA7191_IOCK_CHRS | SAA7191_IOCK_GPSW1
171 | SAA7191_IOCK_GPSW2);
172 /* Chrominance trap active */
173 luma &= ~SAA7191_LUMA_BYPS;
174 break;
175 case SAA7191_INPUT_SVIDEO: /* Set S-Video input */
176 iock |= SAA7191_IOCK_CHRS | SAA7191_IOCK_GPSW2;
177 /* Chrominance trap bypassed */
178 luma |= SAA7191_LUMA_BYPS;
179 break;
180 default:
181 return -EINVAL;
182 }
183
8340ff43 184 err = saa7191_write_reg(sd, SAA7191_REG_LUMA, luma);
d203a7ec
RB
185 if (err)
186 return -EIO;
8340ff43 187 err = saa7191_write_reg(sd, SAA7191_REG_IOCK, iock);
d203a7ec
RB
188 if (err)
189 return -EIO;
190
5325b427 191 decoder->input = input;
a637a114 192
d203a7ec
RB
193 return 0;
194}
195
8340ff43 196static int saa7191_s_std(struct v4l2_subdev *sd, v4l2_std_id norm)
d203a7ec 197{
8340ff43
HV
198 struct saa7191 *decoder = to_saa7191(sd);
199 u8 stdc = saa7191_read_reg(sd, SAA7191_REG_STDC);
200 u8 ctl3 = saa7191_read_reg(sd, SAA7191_REG_CTL3);
201 u8 chcv = saa7191_read_reg(sd, SAA7191_REG_CHCV);
d203a7ec
RB
202 int err;
203
cf4e9484 204 if (norm & V4L2_STD_PAL) {
d203a7ec
RB
205 stdc &= ~SAA7191_STDC_SECS;
206 ctl3 &= ~(SAA7191_CTL3_AUFD | SAA7191_CTL3_FSEL);
207 chcv = SAA7191_CHCV_PAL;
cf4e9484 208 } else if (norm & V4L2_STD_NTSC) {
d203a7ec
RB
209 stdc &= ~SAA7191_STDC_SECS;
210 ctl3 &= ~SAA7191_CTL3_AUFD;
211 ctl3 |= SAA7191_CTL3_FSEL;
212 chcv = SAA7191_CHCV_NTSC;
cf4e9484 213 } else if (norm & V4L2_STD_SECAM) {
d203a7ec
RB
214 stdc |= SAA7191_STDC_SECS;
215 ctl3 &= ~(SAA7191_CTL3_AUFD | SAA7191_CTL3_FSEL);
216 chcv = SAA7191_CHCV_PAL;
cf4e9484 217 } else {
d203a7ec
RB
218 return -EINVAL;
219 }
220
8340ff43 221 err = saa7191_write_reg(sd, SAA7191_REG_CTL3, ctl3);
d203a7ec
RB
222 if (err)
223 return -EIO;
8340ff43 224 err = saa7191_write_reg(sd, SAA7191_REG_STDC, stdc);
d203a7ec
RB
225 if (err)
226 return -EIO;
8340ff43 227 err = saa7191_write_reg(sd, SAA7191_REG_CHCV, chcv);
d203a7ec
RB
228 if (err)
229 return -EIO;
230
231 decoder->norm = norm;
232
a637a114
LM
233 dprintk("ctl3: %02x stdc: %02x chcv: %02x\n", ctl3,
234 stdc, chcv);
cf4e9484 235 dprintk("norm: %llx\n", norm);
a637a114 236
d203a7ec
RB
237 return 0;
238}
239
8340ff43 240static int saa7191_wait_for_signal(struct v4l2_subdev *sd, u8 *status)
d203a7ec 241{
a637a114 242 int i = 0;
d203a7ec 243
a637a114
LM
244 dprintk("Checking for signal...\n");
245
246 for (i = 0; i < SAA7191_SYNC_COUNT; i++) {
8340ff43 247 if (saa7191_read_status(sd, status))
a637a114
LM
248 return -EIO;
249
250 if (((*status) & SAA7191_STATUS_HLCK) == 0) {
251 dprintk("Signal found\n");
252 return 0;
253 }
254
255 msleep(SAA7191_SYNC_DELAY);
d203a7ec 256 }
d203a7ec 257
a637a114 258 dprintk("No signal\n");
d203a7ec 259
a637a114 260 return -EBUSY;
d203a7ec
RB
261}
262
8340ff43 263static int saa7191_querystd(struct v4l2_subdev *sd, v4l2_std_id *norm)
d203a7ec 264{
8340ff43
HV
265 struct saa7191 *decoder = to_saa7191(sd);
266 u8 stdc = saa7191_read_reg(sd, SAA7191_REG_STDC);
267 u8 ctl3 = saa7191_read_reg(sd, SAA7191_REG_CTL3);
a637a114 268 u8 status;
cf4e9484 269 v4l2_std_id old_norm = decoder->norm;
a637a114 270 int err = 0;
d203a7ec 271
a637a114
LM
272 dprintk("SAA7191 extended signal auto-detection...\n");
273
cf4e9484 274 *norm = V4L2_STD_NTSC | V4L2_STD_PAL | V4L2_STD_SECAM;
a637a114
LM
275 stdc &= ~SAA7191_STDC_SECS;
276 ctl3 &= ~(SAA7191_CTL3_FSEL);
277
8340ff43 278 err = saa7191_write_reg(sd, SAA7191_REG_STDC, stdc);
a637a114
LM
279 if (err) {
280 err = -EIO;
281 goto out;
282 }
8340ff43 283 err = saa7191_write_reg(sd, SAA7191_REG_CTL3, ctl3);
a637a114
LM
284 if (err) {
285 err = -EIO;
286 goto out;
287 }
288
289 ctl3 |= SAA7191_CTL3_AUFD;
8340ff43 290 err = saa7191_write_reg(sd, SAA7191_REG_CTL3, ctl3);
a637a114
LM
291 if (err) {
292 err = -EIO;
293 goto out;
294 }
295
296 msleep(SAA7191_SYNC_DELAY);
297
8340ff43 298 err = saa7191_wait_for_signal(sd, &status);
a637a114
LM
299 if (err)
300 goto out;
301
302 if (status & SAA7191_STATUS_FIDT) {
303 /* 60Hz signal -> NTSC */
304 dprintk("60Hz signal: NTSC\n");
cf4e9484
HV
305 *norm = V4L2_STD_NTSC;
306 return 0;
a637a114
LM
307 }
308
309 /* 50Hz signal */
310 dprintk("50Hz signal: Trying PAL...\n");
311
312 /* try PAL first */
8340ff43 313 err = saa7191_s_std(sd, V4L2_STD_PAL);
a637a114
LM
314 if (err)
315 goto out;
316
317 msleep(SAA7191_SYNC_DELAY);
318
8340ff43 319 err = saa7191_wait_for_signal(sd, &status);
a637a114
LM
320 if (err)
321 goto out;
322
323 /* not 50Hz ? */
324 if (status & SAA7191_STATUS_FIDT) {
325 dprintk("No 50Hz signal\n");
8340ff43 326 saa7191_s_std(sd, old_norm);
cf4e9484 327 return -EAGAIN;
a637a114
LM
328 }
329
330 if (status & SAA7191_STATUS_CODE) {
331 dprintk("PAL\n");
cf4e9484 332 *norm = V4L2_STD_PAL;
8340ff43 333 return saa7191_s_std(sd, old_norm);
a637a114
LM
334 }
335
336 dprintk("No color detected with PAL - Trying SECAM...\n");
337
338 /* no color detected ? -> try SECAM */
8340ff43 339 err = saa7191_s_std(sd, V4L2_STD_SECAM);
a637a114
LM
340 if (err)
341 goto out;
342
343 msleep(SAA7191_SYNC_DELAY);
344
8340ff43 345 err = saa7191_wait_for_signal(sd, &status);
a637a114
LM
346 if (err)
347 goto out;
348
349 /* not 50Hz ? */
350 if (status & SAA7191_STATUS_FIDT) {
351 dprintk("No 50Hz signal\n");
352 err = -EAGAIN;
353 goto out;
354 }
355
356 if (status & SAA7191_STATUS_CODE) {
357 /* Color detected -> SECAM */
358 dprintk("SECAM\n");
cf4e9484 359 *norm = V4L2_STD_SECAM;
8340ff43 360 return saa7191_s_std(sd, old_norm);
a637a114
LM
361 }
362
363 dprintk("No color detected with SECAM - Going back to PAL.\n");
364
a637a114 365out:
8340ff43 366 return saa7191_s_std(sd, old_norm);
a637a114
LM
367}
368
8340ff43 369static int saa7191_autodetect_norm(struct v4l2_subdev *sd)
a637a114
LM
370{
371 u8 status;
372
373 dprintk("SAA7191 signal auto-detection...\n");
374
375 dprintk("Reading status...\n");
376
8340ff43 377 if (saa7191_read_status(sd, &status))
a637a114
LM
378 return -EIO;
379
380 dprintk("Checking for signal...\n");
381
382 /* no signal ? */
383 if (status & SAA7191_STATUS_HLCK) {
384 dprintk("No signal\n");
385 return -EBUSY;
386 }
387
388 dprintk("Signal found\n");
389
390 if (status & SAA7191_STATUS_FIDT) {
391 /* 60hz signal -> NTSC */
392 dprintk("NTSC\n");
8340ff43 393 return saa7191_s_std(sd, V4L2_STD_NTSC);
a637a114
LM
394 } else {
395 /* 50hz signal -> PAL */
396 dprintk("PAL\n");
8340ff43 397 return saa7191_s_std(sd, V4L2_STD_PAL);
a637a114
LM
398 }
399}
400
8340ff43 401static int saa7191_g_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
a637a114
LM
402{
403 u8 reg;
404 int ret = 0;
405
cf4e9484 406 switch (ctrl->id) {
a637a114
LM
407 case SAA7191_CONTROL_BANDPASS:
408 case SAA7191_CONTROL_BANDPASS_WEIGHT:
409 case SAA7191_CONTROL_CORING:
8340ff43 410 reg = saa7191_read_reg(sd, SAA7191_REG_LUMA);
cf4e9484 411 switch (ctrl->id) {
a637a114
LM
412 case SAA7191_CONTROL_BANDPASS:
413 ctrl->value = ((s32)reg & SAA7191_LUMA_BPSS_MASK)
414 >> SAA7191_LUMA_BPSS_SHIFT;
415 break;
416 case SAA7191_CONTROL_BANDPASS_WEIGHT:
417 ctrl->value = ((s32)reg & SAA7191_LUMA_APER_MASK)
418 >> SAA7191_LUMA_APER_SHIFT;
419 break;
420 case SAA7191_CONTROL_CORING:
421 ctrl->value = ((s32)reg & SAA7191_LUMA_CORI_MASK)
422 >> SAA7191_LUMA_CORI_SHIFT;
423 break;
d203a7ec 424 }
a637a114
LM
425 break;
426 case SAA7191_CONTROL_FORCE_COLOUR:
427 case SAA7191_CONTROL_CHROMA_GAIN:
8340ff43 428 reg = saa7191_read_reg(sd, SAA7191_REG_GAIN);
cf4e9484 429 if (ctrl->id == SAA7191_CONTROL_FORCE_COLOUR)
a637a114
LM
430 ctrl->value = ((s32)reg & SAA7191_GAIN_COLO) ? 1 : 0;
431 else
432 ctrl->value = ((s32)reg & SAA7191_GAIN_LFIS_MASK)
433 >> SAA7191_GAIN_LFIS_SHIFT;
434 break;
cf4e9484 435 case V4L2_CID_HUE:
8340ff43 436 reg = saa7191_read_reg(sd, SAA7191_REG_HUEC);
a637a114
LM
437 if (reg < 0x80)
438 reg += 0x80;
439 else
440 reg -= 0x80;
441 ctrl->value = (s32)reg;
442 break;
443 case SAA7191_CONTROL_VTRC:
8340ff43 444 reg = saa7191_read_reg(sd, SAA7191_REG_STDC);
a637a114
LM
445 ctrl->value = ((s32)reg & SAA7191_STDC_VTRC) ? 1 : 0;
446 break;
447 case SAA7191_CONTROL_LUMA_DELAY:
8340ff43 448 reg = saa7191_read_reg(sd, SAA7191_REG_CTL3);
a637a114
LM
449 ctrl->value = ((s32)reg & SAA7191_CTL3_YDEL_MASK)
450 >> SAA7191_CTL3_YDEL_SHIFT;
451 if (ctrl->value >= 4)
452 ctrl->value -= 8;
453 break;
454 case SAA7191_CONTROL_VNR:
8340ff43 455 reg = saa7191_read_reg(sd, SAA7191_REG_CTL4);
a637a114
LM
456 ctrl->value = ((s32)reg & SAA7191_CTL4_VNOI_MASK)
457 >> SAA7191_CTL4_VNOI_SHIFT;
458 break;
459 default:
460 ret = -EINVAL;
461 }
d203a7ec 462
a637a114
LM
463 return ret;
464}
465
8340ff43 466static int saa7191_s_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
a637a114
LM
467{
468 u8 reg;
469 int ret = 0;
470
cf4e9484 471 switch (ctrl->id) {
a637a114
LM
472 case SAA7191_CONTROL_BANDPASS:
473 case SAA7191_CONTROL_BANDPASS_WEIGHT:
474 case SAA7191_CONTROL_CORING:
8340ff43 475 reg = saa7191_read_reg(sd, SAA7191_REG_LUMA);
cf4e9484 476 switch (ctrl->id) {
a637a114
LM
477 case SAA7191_CONTROL_BANDPASS:
478 reg &= ~SAA7191_LUMA_BPSS_MASK;
479 reg |= (ctrl->value << SAA7191_LUMA_BPSS_SHIFT)
480 & SAA7191_LUMA_BPSS_MASK;
481 break;
482 case SAA7191_CONTROL_BANDPASS_WEIGHT:
483 reg &= ~SAA7191_LUMA_APER_MASK;
484 reg |= (ctrl->value << SAA7191_LUMA_APER_SHIFT)
485 & SAA7191_LUMA_APER_MASK;
486 break;
487 case SAA7191_CONTROL_CORING:
488 reg &= ~SAA7191_LUMA_CORI_MASK;
489 reg |= (ctrl->value << SAA7191_LUMA_CORI_SHIFT)
490 & SAA7191_LUMA_CORI_MASK;
491 break;
492 }
8340ff43 493 ret = saa7191_write_reg(sd, SAA7191_REG_LUMA, reg);
a637a114
LM
494 break;
495 case SAA7191_CONTROL_FORCE_COLOUR:
496 case SAA7191_CONTROL_CHROMA_GAIN:
8340ff43 497 reg = saa7191_read_reg(sd, SAA7191_REG_GAIN);
cf4e9484 498 if (ctrl->id == SAA7191_CONTROL_FORCE_COLOUR) {
a637a114
LM
499 if (ctrl->value)
500 reg |= SAA7191_GAIN_COLO;
501 else
502 reg &= ~SAA7191_GAIN_COLO;
503 } else {
504 reg &= ~SAA7191_GAIN_LFIS_MASK;
505 reg |= (ctrl->value << SAA7191_GAIN_LFIS_SHIFT)
506 & SAA7191_GAIN_LFIS_MASK;
507 }
8340ff43 508 ret = saa7191_write_reg(sd, SAA7191_REG_GAIN, reg);
a637a114 509 break;
cf4e9484 510 case V4L2_CID_HUE:
a637a114
LM
511 reg = ctrl->value & 0xff;
512 if (reg < 0x80)
513 reg += 0x80;
514 else
515 reg -= 0x80;
8340ff43 516 ret = saa7191_write_reg(sd, SAA7191_REG_HUEC, reg);
a637a114
LM
517 break;
518 case SAA7191_CONTROL_VTRC:
8340ff43 519 reg = saa7191_read_reg(sd, SAA7191_REG_STDC);
a637a114
LM
520 if (ctrl->value)
521 reg |= SAA7191_STDC_VTRC;
522 else
523 reg &= ~SAA7191_STDC_VTRC;
8340ff43 524 ret = saa7191_write_reg(sd, SAA7191_REG_STDC, reg);
a637a114
LM
525 break;
526 case SAA7191_CONTROL_LUMA_DELAY: {
527 s32 value = ctrl->value;
528 if (value < 0)
529 value += 8;
8340ff43 530 reg = saa7191_read_reg(sd, SAA7191_REG_CTL3);
a637a114
LM
531 reg &= ~SAA7191_CTL3_YDEL_MASK;
532 reg |= (value << SAA7191_CTL3_YDEL_SHIFT)
533 & SAA7191_CTL3_YDEL_MASK;
8340ff43 534 ret = saa7191_write_reg(sd, SAA7191_REG_CTL3, reg);
a637a114
LM
535 break;
536 }
537 case SAA7191_CONTROL_VNR:
8340ff43 538 reg = saa7191_read_reg(sd, SAA7191_REG_CTL4);
a637a114
LM
539 reg &= ~SAA7191_CTL4_VNOI_MASK;
540 reg |= (ctrl->value << SAA7191_CTL4_VNOI_SHIFT)
541 & SAA7191_CTL4_VNOI_MASK;
8340ff43 542 ret = saa7191_write_reg(sd, SAA7191_REG_CTL4, reg);
a637a114
LM
543 break;
544 default:
545 ret = -EINVAL;
d203a7ec
RB
546 }
547
a637a114 548 return ret;
d203a7ec
RB
549}
550
551/* I2C-interface */
552
8340ff43 553static int saa7191_g_input_status(struct v4l2_subdev *sd, u32 *status)
d203a7ec 554{
8340ff43
HV
555 u8 status_reg;
556 int res = V4L2_IN_ST_NO_SIGNAL;
d203a7ec 557
8340ff43
HV
558 if (saa7191_read_status(sd, &status_reg))
559 return -EIO;
560 if ((status_reg & SAA7191_STATUS_HLCK) == 0)
561 res = 0;
562 if (!(status_reg & SAA7191_STATUS_CODE))
563 res |= V4L2_IN_ST_NO_COLOR;
564 *status = res;
565 return 0;
566}
d203a7ec 567
a637a114 568
8340ff43 569/* ----------------------------------------------------------------------- */
cf4e9484 570
8340ff43 571static const struct v4l2_subdev_core_ops saa7191_core_ops = {
8340ff43
HV
572 .g_ctrl = saa7191_g_ctrl,
573 .s_ctrl = saa7191_s_ctrl,
8340ff43
HV
574 .s_std = saa7191_s_std,
575};
d203a7ec 576
8340ff43
HV
577static const struct v4l2_subdev_video_ops saa7191_video_ops = {
578 .s_routing = saa7191_s_routing,
579 .querystd = saa7191_querystd,
580 .g_input_status = saa7191_g_input_status,
581};
582
583static const struct v4l2_subdev_ops saa7191_ops = {
584 .core = &saa7191_core_ops,
585 .video = &saa7191_video_ops,
586};
d203a7ec 587
babb7dc7
HV
588static int saa7191_probe(struct i2c_client *client,
589 const struct i2c_device_id *id)
590{
591 int err = 0;
592 struct saa7191 *decoder;
8340ff43 593 struct v4l2_subdev *sd;
d203a7ec 594
babb7dc7
HV
595 v4l_info(client, "chip found @ 0x%x (%s)\n",
596 client->addr << 1, client->adapter->name);
597
c02b211d 598 decoder = devm_kzalloc(&client->dev, sizeof(*decoder), GFP_KERNEL);
babb7dc7
HV
599 if (!decoder)
600 return -ENOMEM;
601
8340ff43
HV
602 sd = &decoder->sd;
603 v4l2_i2c_subdev_init(sd, client, &saa7191_ops);
babb7dc7 604
8340ff43 605 err = saa7191_write_block(sd, sizeof(initseq), initseq);
babb7dc7
HV
606 if (err) {
607 printk(KERN_ERR "SAA7191 initialization failed\n");
babb7dc7
HV
608 return err;
609 }
610
611 printk(KERN_INFO "SAA7191 initialized\n");
612
613 decoder->input = SAA7191_INPUT_COMPOSITE;
cf4e9484 614 decoder->norm = V4L2_STD_PAL;
babb7dc7 615
8340ff43 616 err = saa7191_autodetect_norm(sd);
babb7dc7
HV
617 if (err && (err != -EBUSY))
618 printk(KERN_ERR "SAA7191: Signal auto-detection failed\n");
619
620 return 0;
621}
622
623static int saa7191_remove(struct i2c_client *client)
d203a7ec 624{
8340ff43 625 struct v4l2_subdev *sd = i2c_get_clientdata(client);
babb7dc7 626
8340ff43 627 v4l2_device_unregister_subdev(sd);
babb7dc7 628 return 0;
d203a7ec
RB
629}
630
babb7dc7
HV
631static const struct i2c_device_id saa7191_id[] = {
632 { "saa7191", 0 },
633 { }
634};
635MODULE_DEVICE_TABLE(i2c, saa7191_id);
636
534d4f83
HV
637static struct i2c_driver saa7191_driver = {
638 .driver = {
639 .owner = THIS_MODULE,
640 .name = "saa7191",
641 },
642 .probe = saa7191_probe,
643 .remove = saa7191_remove,
644 .id_table = saa7191_id,
babb7dc7 645};
534d4f83 646
c6e8d86f 647module_i2c_driver(saa7191_driver);
This page took 0.767987 seconds and 5 git commands to generate.