[media] exynos4-is: Initialize the ISP subdev sd->owner field
[deliverable/linux.git] / drivers / media / platform / exynos4-is / fimc-is.c
CommitLineData
9a761e43
SN
1/*
2 * Samsung EXYNOS4x12 FIMC-IS (Imaging Subsystem) driver
3 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 *
6 * Authors: Sylwester Nawrocki <s.nawrocki@samsung.com>
7 * Younghwan Joo <yhwan.joo@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#define pr_fmt(fmt) "%s:%d " fmt, __func__, __LINE__
14
15#include <linux/device.h>
16#include <linux/debugfs.h>
17#include <linux/delay.h>
18#include <linux/dma-contiguous.h>
19#include <linux/errno.h>
20#include <linux/firmware.h>
21#include <linux/interrupt.h>
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/of_i2c.h>
25#include <linux/of_irq.h>
26#include <linux/of_address.h>
27#include <linux/of_platform.h>
28#include <linux/platform_device.h>
29#include <linux/pm_runtime.h>
30#include <linux/slab.h>
31#include <linux/types.h>
32#include <linux/videodev2.h>
33#include <media/v4l2-of.h>
34#include <media/videobuf2-dma-contig.h>
35
36#include "media-dev.h"
37#include "fimc-is.h"
38#include "fimc-is-command.h"
39#include "fimc-is-errno.h"
40#include "fimc-is-i2c.h"
41#include "fimc-is-param.h"
42#include "fimc-is-regs.h"
43
44
45static char *fimc_is_clocks[ISS_CLKS_MAX] = {
46 [ISS_CLK_PPMUISPX] = "ppmuispx",
47 [ISS_CLK_PPMUISPMX] = "ppmuispmx",
48 [ISS_CLK_LITE0] = "lite0",
49 [ISS_CLK_LITE1] = "lite1",
50 [ISS_CLK_MPLL] = "mpll",
9a761e43
SN
51 [ISS_CLK_ISP] = "isp",
52 [ISS_CLK_DRC] = "drc",
53 [ISS_CLK_FD] = "fd",
54 [ISS_CLK_MCUISP] = "mcuisp",
55 [ISS_CLK_UART] = "uart",
56 [ISS_CLK_ISP_DIV0] = "ispdiv0",
57 [ISS_CLK_ISP_DIV1] = "ispdiv1",
58 [ISS_CLK_MCUISP_DIV0] = "mcuispdiv0",
59 [ISS_CLK_MCUISP_DIV1] = "mcuispdiv1",
60 [ISS_CLK_ACLK200] = "aclk200",
61 [ISS_CLK_ACLK200_DIV] = "div_aclk200",
62 [ISS_CLK_ACLK400MCUISP] = "aclk400mcuisp",
63 [ISS_CLK_ACLK400MCUISP_DIV] = "div_aclk400mcuisp",
64};
65
66static void fimc_is_put_clocks(struct fimc_is *is)
67{
68 int i;
69
70 for (i = 0; i < ISS_CLKS_MAX; i++) {
71 if (IS_ERR(is->clocks[i]))
72 continue;
9a761e43
SN
73 clk_put(is->clocks[i]);
74 is->clocks[i] = ERR_PTR(-EINVAL);
75 }
76}
77
78static int fimc_is_get_clocks(struct fimc_is *is)
79{
80 int i, ret;
81
82 for (i = 0; i < ISS_CLKS_MAX; i++)
83 is->clocks[i] = ERR_PTR(-EINVAL);
84
85 for (i = 0; i < ISS_CLKS_MAX; i++) {
86 is->clocks[i] = clk_get(&is->pdev->dev, fimc_is_clocks[i]);
87 if (IS_ERR(is->clocks[i])) {
88 ret = PTR_ERR(is->clocks[i]);
89 goto err;
90 }
9a761e43
SN
91 }
92
93 return 0;
94err:
95 fimc_is_put_clocks(is);
96 dev_err(&is->pdev->dev, "failed to get clock: %s\n",
97 fimc_is_clocks[i]);
b4155d7d 98 return ret;
9a761e43
SN
99}
100
101static int fimc_is_setup_clocks(struct fimc_is *is)
102{
103 int ret;
104
105 ret = clk_set_parent(is->clocks[ISS_CLK_ACLK200],
106 is->clocks[ISS_CLK_ACLK200_DIV]);
107 if (ret < 0)
108 return ret;
109
110 ret = clk_set_parent(is->clocks[ISS_CLK_ACLK400MCUISP],
111 is->clocks[ISS_CLK_ACLK400MCUISP_DIV]);
112 if (ret < 0)
113 return ret;
114
115 ret = clk_set_rate(is->clocks[ISS_CLK_ISP_DIV0], ACLK_AXI_FREQUENCY);
116 if (ret < 0)
117 return ret;
118
119 ret = clk_set_rate(is->clocks[ISS_CLK_ISP_DIV1], ACLK_AXI_FREQUENCY);
120 if (ret < 0)
121 return ret;
122
123 ret = clk_set_rate(is->clocks[ISS_CLK_MCUISP_DIV0],
124 ATCLK_MCUISP_FREQUENCY);
125 if (ret < 0)
126 return ret;
127
128 return clk_set_rate(is->clocks[ISS_CLK_MCUISP_DIV1],
129 ATCLK_MCUISP_FREQUENCY);
130}
131
e0e9f67a 132static int fimc_is_enable_clocks(struct fimc_is *is)
9a761e43
SN
133{
134 int i, ret;
135
136 for (i = 0; i < ISS_GATE_CLKS_MAX; i++) {
137 if (IS_ERR(is->clocks[i]))
138 continue;
b4155d7d 139 ret = clk_prepare_enable(is->clocks[i]);
9a761e43
SN
140 if (ret < 0) {
141 dev_err(&is->pdev->dev, "clock %s enable failed\n",
142 fimc_is_clocks[i]);
143 for (--i; i >= 0; i--)
144 clk_disable(is->clocks[i]);
145 return ret;
146 }
147 pr_debug("enabled clock: %s\n", fimc_is_clocks[i]);
148 }
149 return 0;
150}
151
e0e9f67a 152static void fimc_is_disable_clocks(struct fimc_is *is)
9a761e43
SN
153{
154 int i;
155
156 for (i = 0; i < ISS_GATE_CLKS_MAX; i++) {
157 if (!IS_ERR(is->clocks[i])) {
b4155d7d 158 clk_disable_unprepare(is->clocks[i]);
9a761e43
SN
159 pr_debug("disabled clock: %s\n", fimc_is_clocks[i]);
160 }
161 }
162}
163
164static int fimc_is_parse_sensor_config(struct fimc_is_sensor *sensor,
165 struct device_node *np)
166{
167 u32 tmp = 0;
168 int ret;
169
170 np = v4l2_of_get_next_endpoint(np, NULL);
171 if (!np)
172 return -ENXIO;
173 np = v4l2_of_get_remote_port(np);
174 if (!np)
175 return -ENXIO;
176
177 /* Use MIPI-CSIS channel id to determine the ISP I2C bus index. */
178 ret = of_property_read_u32(np, "reg", &tmp);
179 sensor->i2c_bus = tmp - FIMC_INPUT_MIPI_CSI2_0;
180
181 return ret;
182}
183
184static int fimc_is_register_subdevs(struct fimc_is *is)
185{
186 struct device_node *adapter, *child;
187 int ret;
188
189 ret = fimc_isp_subdev_create(&is->isp);
190 if (ret < 0)
191 return ret;
192
193 for_each_compatible_node(adapter, NULL, FIMC_IS_I2C_COMPATIBLE) {
194 if (!of_find_device_by_node(adapter)) {
195 of_node_put(adapter);
196 return -EPROBE_DEFER;
197 }
198
199 for_each_available_child_of_node(adapter, child) {
200 struct i2c_client *client;
201 struct v4l2_subdev *sd;
202
203 client = of_find_i2c_device_by_node(child);
204 if (!client)
205 goto e_retry;
206
207 sd = i2c_get_clientdata(client);
208 if (!sd)
209 goto e_retry;
210
211 /* FIXME: Add support for multiple sensors. */
212 if (WARN_ON(is->sensor))
213 continue;
214
1bc515ac 215 is->sensor = sd_to_fimc_is_sensor(sd);
9a761e43
SN
216
217 if (fimc_is_parse_sensor_config(is->sensor, child)) {
218 dev_warn(&is->pdev->dev, "DT parse error: %s\n",
219 child->full_name);
220 }
221 pr_debug("%s(): registered subdev: %p\n",
222 __func__, sd->name);
223 }
224 }
225 return 0;
226
227e_retry:
228 of_node_put(child);
229 return -EPROBE_DEFER;
230}
231
232static int fimc_is_unregister_subdevs(struct fimc_is *is)
233{
234 fimc_isp_subdev_destroy(&is->isp);
235 is->sensor = NULL;
236 return 0;
237}
238
239static int fimc_is_load_setfile(struct fimc_is *is, char *file_name)
240{
241 const struct firmware *fw;
242 void *buf;
243 int ret;
244
245 ret = request_firmware(&fw, file_name, &is->pdev->dev);
246 if (ret < 0) {
247 dev_err(&is->pdev->dev, "firmware request failed (%d)\n", ret);
248 return ret;
249 }
250 buf = is->memory.vaddr + is->setfile.base;
251 memcpy(buf, fw->data, fw->size);
252 fimc_is_mem_barrier();
253 is->setfile.size = fw->size;
254
255 pr_debug("mem vaddr: %p, setfile buf: %p\n", is->memory.vaddr, buf);
256
257 memcpy(is->fw.setfile_info,
258 fw->data + fw->size - FIMC_IS_SETFILE_INFO_LEN,
259 FIMC_IS_SETFILE_INFO_LEN - 1);
260
261 is->fw.setfile_info[FIMC_IS_SETFILE_INFO_LEN - 1] = '\0';
262 is->setfile.state = 1;
263
264 pr_debug("FIMC-IS setfile loaded: base: %#x, size: %zu B\n",
265 is->setfile.base, fw->size);
266
267 release_firmware(fw);
268 return ret;
269}
270
271int fimc_is_cpu_set_power(struct fimc_is *is, int on)
272{
273 unsigned int timeout = FIMC_IS_POWER_ON_TIMEOUT;
274
275 if (on) {
276 /* Disable watchdog */
277 mcuctl_write(0, is, REG_WDT_ISP);
278
279 /* Cortex-A5 start address setting */
280 mcuctl_write(is->memory.paddr, is, MCUCTL_REG_BBOAR);
281
282 /* Enable and start Cortex-A5 */
283 pmuisp_write(0x18000, is, REG_PMU_ISP_ARM_OPTION);
284 pmuisp_write(0x1, is, REG_PMU_ISP_ARM_CONFIGURATION);
285 } else {
286 /* A5 power off */
287 pmuisp_write(0x10000, is, REG_PMU_ISP_ARM_OPTION);
288 pmuisp_write(0x0, is, REG_PMU_ISP_ARM_CONFIGURATION);
289
290 while (pmuisp_read(is, REG_PMU_ISP_ARM_STATUS) & 1) {
291 if (timeout == 0)
292 return -ETIME;
293 timeout--;
294 udelay(1);
295 }
296 }
297
298 return 0;
299}
300
301/* Wait until @bit of @is->state is set to @state in the interrupt handler. */
302int fimc_is_wait_event(struct fimc_is *is, unsigned long bit,
303 unsigned int state, unsigned int timeout)
304{
305
306 int ret = wait_event_timeout(is->irq_queue,
307 !state ^ test_bit(bit, &is->state),
308 timeout);
309 if (ret == 0) {
310 dev_WARN(&is->pdev->dev, "%s() timed out\n", __func__);
311 return -ETIME;
312 }
313 return 0;
314}
315
316int fimc_is_start_firmware(struct fimc_is *is)
317{
318 struct device *dev = &is->pdev->dev;
319 int ret;
320
3cf138a6
SN
321 if (is->fw.f_w == NULL) {
322 dev_err(dev, "firmware is not loaded\n");
323 return -EINVAL;
324 }
325
9a761e43
SN
326 memcpy(is->memory.vaddr, is->fw.f_w->data, is->fw.f_w->size);
327 wmb();
328
329 ret = fimc_is_cpu_set_power(is, 1);
330 if (ret < 0)
331 return ret;
332
333 ret = fimc_is_wait_event(is, IS_ST_A5_PWR_ON, 1,
334 msecs_to_jiffies(FIMC_IS_FW_LOAD_TIMEOUT));
335 if (ret < 0)
336 dev_err(dev, "FIMC-IS CPU power on failed\n");
337
338 return ret;
339}
340
341/* Allocate working memory for the FIMC-IS CPU. */
342static int fimc_is_alloc_cpu_memory(struct fimc_is *is)
343{
344 struct device *dev = &is->pdev->dev;
345
346 is->memory.vaddr = dma_alloc_coherent(dev, FIMC_IS_CPU_MEM_SIZE,
347 &is->memory.paddr, GFP_KERNEL);
348 if (is->memory.vaddr == NULL)
349 return -ENOMEM;
350
351 is->memory.size = FIMC_IS_CPU_MEM_SIZE;
352 memset(is->memory.vaddr, 0, is->memory.size);
353
354 dev_info(dev, "FIMC-IS CPU memory base: %#x\n", (u32)is->memory.paddr);
355
356 if (((u32)is->memory.paddr) & FIMC_IS_FW_ADDR_MASK) {
357 dev_err(dev, "invalid firmware memory alignment: %#x\n",
358 (u32)is->memory.paddr);
359 dma_free_coherent(dev, is->memory.size, is->memory.vaddr,
360 is->memory.paddr);
361 return -EIO;
362 }
363
364 is->is_p_region = (struct is_region *)(is->memory.vaddr +
365 FIMC_IS_CPU_MEM_SIZE - FIMC_IS_REGION_SIZE);
366
367 is->is_dma_p_region = is->memory.paddr +
368 FIMC_IS_CPU_MEM_SIZE - FIMC_IS_REGION_SIZE;
369
370 is->is_shared_region = (struct is_share_region *)(is->memory.vaddr +
371 FIMC_IS_SHARED_REGION_OFFSET);
372 return 0;
373}
374
375static void fimc_is_free_cpu_memory(struct fimc_is *is)
376{
377 struct device *dev = &is->pdev->dev;
378
379 dma_free_coherent(dev, is->memory.size, is->memory.vaddr,
380 is->memory.paddr);
381}
382
383static void fimc_is_load_firmware(const struct firmware *fw, void *context)
384{
385 struct fimc_is *is = context;
386 struct device *dev = &is->pdev->dev;
387 void *buf;
388 int ret;
389
390 if (fw == NULL) {
391 dev_err(dev, "firmware request failed\n");
392 return;
393 }
394 mutex_lock(&is->lock);
395
396 if (fw->size < FIMC_IS_FW_SIZE_MIN || fw->size > FIMC_IS_FW_SIZE_MAX) {
397 dev_err(dev, "wrong firmware size: %d\n", fw->size);
398 goto done;
399 }
400
401 is->fw.size = fw->size;
402
403 ret = fimc_is_alloc_cpu_memory(is);
404 if (ret < 0) {
405 dev_err(dev, "failed to allocate FIMC-IS CPU memory\n");
406 goto done;
407 }
408
409 memcpy(is->memory.vaddr, fw->data, fw->size);
410 wmb();
411
412 /* Read firmware description. */
413 buf = (void *)(is->memory.vaddr + fw->size - FIMC_IS_FW_DESC_LEN);
414 memcpy(&is->fw.info, buf, FIMC_IS_FW_INFO_LEN);
415 is->fw.info[FIMC_IS_FW_INFO_LEN] = 0;
416
417 buf = (void *)(is->memory.vaddr + fw->size - FIMC_IS_FW_VER_LEN);
418 memcpy(&is->fw.version, buf, FIMC_IS_FW_VER_LEN);
419 is->fw.version[FIMC_IS_FW_VER_LEN - 1] = 0;
420
421 is->fw.state = 1;
422
423 dev_info(dev, "loaded firmware: %s, rev. %s\n",
424 is->fw.info, is->fw.version);
425 dev_dbg(dev, "FW size: %d, paddr: %#x\n", fw->size, is->memory.paddr);
426
427 is->is_shared_region->chip_id = 0xe4412;
428 is->is_shared_region->chip_rev_no = 1;
429
430 fimc_is_mem_barrier();
431
432 /*
433 * FIXME: The firmware is not being released for now, as it is
434 * needed around for copying to the IS working memory every
435 * time before the Cortex-A5 is restarted.
436 */
437 if (is->fw.f_w)
438 release_firmware(is->fw.f_w);
439 is->fw.f_w = fw;
440done:
441 mutex_unlock(&is->lock);
442}
443
444static int fimc_is_request_firmware(struct fimc_is *is, const char *fw_name)
445{
446 return request_firmware_nowait(THIS_MODULE,
447 FW_ACTION_HOTPLUG, fw_name, &is->pdev->dev,
448 GFP_KERNEL, is, fimc_is_load_firmware);
449}
450
451/* General IS interrupt handler */
452static void fimc_is_general_irq_handler(struct fimc_is *is)
453{
454 is->i2h_cmd.cmd = mcuctl_read(is, MCUCTL_REG_ISSR(10));
455
456 switch (is->i2h_cmd.cmd) {
457 case IHC_GET_SENSOR_NUM:
458 fimc_is_hw_get_params(is, 1);
459 fimc_is_hw_wait_intmsr0_intmsd0(is);
460 fimc_is_hw_set_sensor_num(is);
461 pr_debug("ISP FW version: %#x\n", is->i2h_cmd.args[0]);
462 break;
463 case IHC_SET_FACE_MARK:
464 case IHC_FRAME_DONE:
465 fimc_is_hw_get_params(is, 2);
466 break;
467 case IHC_SET_SHOT_MARK:
468 case IHC_AA_DONE:
469 case IH_REPLY_DONE:
470 fimc_is_hw_get_params(is, 3);
471 break;
472 case IH_REPLY_NOT_DONE:
473 fimc_is_hw_get_params(is, 4);
474 break;
475 case IHC_NOT_READY:
476 break;
477 default:
478 pr_info("unknown command: %#x\n", is->i2h_cmd.cmd);
479 }
480
481 fimc_is_fw_clear_irq1(is, FIMC_IS_INT_GENERAL);
482
483 switch (is->i2h_cmd.cmd) {
484 case IHC_GET_SENSOR_NUM:
485 fimc_is_hw_set_intgr0_gd0(is);
486 set_bit(IS_ST_A5_PWR_ON, &is->state);
487 break;
488
489 case IHC_SET_SHOT_MARK:
490 break;
491
492 case IHC_SET_FACE_MARK:
493 is->fd_header.count = is->i2h_cmd.args[0];
494 is->fd_header.index = is->i2h_cmd.args[1];
495 is->fd_header.offset = 0;
496 break;
497
498 case IHC_FRAME_DONE:
499 break;
500
501 case IHC_AA_DONE:
502 pr_debug("AA_DONE - %d, %d, %d\n", is->i2h_cmd.args[0],
503 is->i2h_cmd.args[1], is->i2h_cmd.args[2]);
504 break;
505
506 case IH_REPLY_DONE:
507 pr_debug("ISR_DONE: args[0]: %#x\n", is->i2h_cmd.args[0]);
508
509 switch (is->i2h_cmd.args[0]) {
510 case HIC_PREVIEW_STILL...HIC_CAPTURE_VIDEO:
511 /* Get CAC margin */
512 set_bit(IS_ST_CHANGE_MODE, &is->state);
513 is->isp.cac_margin_x = is->i2h_cmd.args[1];
514 is->isp.cac_margin_y = is->i2h_cmd.args[2];
515 pr_debug("CAC margin (x,y): (%d,%d)\n",
516 is->isp.cac_margin_x, is->isp.cac_margin_y);
517 break;
518
519 case HIC_STREAM_ON:
520 clear_bit(IS_ST_STREAM_OFF, &is->state);
521 set_bit(IS_ST_STREAM_ON, &is->state);
522 break;
523
524 case HIC_STREAM_OFF:
525 clear_bit(IS_ST_STREAM_ON, &is->state);
526 set_bit(IS_ST_STREAM_OFF, &is->state);
527 break;
528
529 case HIC_SET_PARAMETER:
0e761b21
PC
530 is->config[is->config_index].p_region_index[0] = 0;
531 is->config[is->config_index].p_region_index[1] = 0;
9a761e43
SN
532 set_bit(IS_ST_BLOCK_CMD_CLEARED, &is->state);
533 pr_debug("HIC_SET_PARAMETER\n");
534 break;
535
536 case HIC_GET_PARAMETER:
537 break;
538
539 case HIC_SET_TUNE:
540 break;
541
542 case HIC_GET_STATUS:
543 break;
544
545 case HIC_OPEN_SENSOR:
546 set_bit(IS_ST_OPEN_SENSOR, &is->state);
547 pr_debug("data lanes: %d, settle line: %d\n",
548 is->i2h_cmd.args[2], is->i2h_cmd.args[1]);
549 break;
550
551 case HIC_CLOSE_SENSOR:
552 clear_bit(IS_ST_OPEN_SENSOR, &is->state);
553 is->sensor_index = 0;
554 break;
555
556 case HIC_MSG_TEST:
557 pr_debug("config MSG level completed\n");
558 break;
559
560 case HIC_POWER_DOWN:
561 clear_bit(IS_ST_PWR_SUBIP_ON, &is->state);
562 break;
563
564 case HIC_GET_SET_FILE_ADDR:
565 is->setfile.base = is->i2h_cmd.args[1];
566 set_bit(IS_ST_SETFILE_LOADED, &is->state);
567 break;
568
569 case HIC_LOAD_SET_FILE:
570 set_bit(IS_ST_SETFILE_LOADED, &is->state);
571 break;
572 }
573 break;
574
575 case IH_REPLY_NOT_DONE:
576 pr_err("ISR_NDONE: %d: %#x, %s\n", is->i2h_cmd.args[0],
577 is->i2h_cmd.args[1],
578 fimc_is_strerr(is->i2h_cmd.args[1]));
579
580 if (is->i2h_cmd.args[1] & IS_ERROR_TIME_OUT_FLAG)
581 pr_err("IS_ERROR_TIME_OUT\n");
582
583 switch (is->i2h_cmd.args[1]) {
584 case IS_ERROR_SET_PARAMETER:
585 fimc_is_mem_barrier();
586 }
587
588 switch (is->i2h_cmd.args[0]) {
589 case HIC_SET_PARAMETER:
0e761b21
PC
590 is->config[is->config_index].p_region_index[0] = 0;
591 is->config[is->config_index].p_region_index[1] = 0;
9a761e43
SN
592 set_bit(IS_ST_BLOCK_CMD_CLEARED, &is->state);
593 break;
594 }
595 break;
596
597 case IHC_NOT_READY:
598 pr_err("IS control sequence error: Not Ready\n");
599 break;
600 }
601
602 wake_up(&is->irq_queue);
603}
604
605static irqreturn_t fimc_is_irq_handler(int irq, void *priv)
606{
607 struct fimc_is *is = priv;
608 unsigned long flags;
609 u32 status;
610
611 spin_lock_irqsave(&is->slock, flags);
612 status = mcuctl_read(is, MCUCTL_REG_INTSR1);
613
614 if (status & (1UL << FIMC_IS_INT_GENERAL))
615 fimc_is_general_irq_handler(is);
616
617 if (status & (1UL << FIMC_IS_INT_FRAME_DONE_ISP))
618 fimc_isp_irq_handler(is);
619
620 spin_unlock_irqrestore(&is->slock, flags);
621 return IRQ_HANDLED;
622}
623
624static int fimc_is_hw_open_sensor(struct fimc_is *is,
625 struct fimc_is_sensor *sensor)
626{
627 struct sensor_open_extended *soe = (void *)&is->is_p_region->shared;
628
629 fimc_is_hw_wait_intmsr0_intmsd0(is);
630
631 soe->self_calibration_mode = 1;
632 soe->actuator_type = 0;
633 soe->mipi_lane_num = 0;
634 soe->mclk = 0;
635 soe->mipi_speed = 0;
636 soe->fast_open_sensor = 0;
637 soe->i2c_sclk = 88000000;
638
639 fimc_is_mem_barrier();
640
641 mcuctl_write(HIC_OPEN_SENSOR, is, MCUCTL_REG_ISSR(0));
642 mcuctl_write(is->sensor_index, is, MCUCTL_REG_ISSR(1));
643 mcuctl_write(sensor->drvdata->id, is, MCUCTL_REG_ISSR(2));
644 mcuctl_write(sensor->i2c_bus, is, MCUCTL_REG_ISSR(3));
645 mcuctl_write(is->is_dma_p_region, is, MCUCTL_REG_ISSR(4));
646
647 fimc_is_hw_set_intgr0_gd0(is);
648
649 return fimc_is_wait_event(is, IS_ST_OPEN_SENSOR, 1,
650 FIMC_IS_SENSOR_OPEN_TIMEOUT);
651}
652
653
654int fimc_is_hw_initialize(struct fimc_is *is)
655{
3530ef0a 656 const int config_ids[] = {
9a761e43
SN
657 IS_SC_PREVIEW_STILL, IS_SC_PREVIEW_VIDEO,
658 IS_SC_CAPTURE_STILL, IS_SC_CAPTURE_VIDEO
659 };
660 struct device *dev = &is->pdev->dev;
661 u32 prev_id;
662 int i, ret;
663
664 /* Sensor initialization. */
665 ret = fimc_is_hw_open_sensor(is, is->sensor);
666 if (ret < 0)
667 return ret;
668
669 /* Get the setfile address. */
670 fimc_is_hw_get_setfile_addr(is);
671
672 ret = fimc_is_wait_event(is, IS_ST_SETFILE_LOADED, 1,
673 FIMC_IS_CONFIG_TIMEOUT);
674 if (ret < 0) {
675 dev_err(dev, "get setfile address timed out\n");
676 return ret;
677 }
678 pr_debug("setfile.base: %#x\n", is->setfile.base);
679
680 /* Load the setfile. */
681 fimc_is_load_setfile(is, FIMC_IS_SETFILE_6A3);
682 clear_bit(IS_ST_SETFILE_LOADED, &is->state);
683 fimc_is_hw_load_setfile(is);
684 ret = fimc_is_wait_event(is, IS_ST_SETFILE_LOADED, 1,
685 FIMC_IS_CONFIG_TIMEOUT);
686 if (ret < 0) {
687 dev_err(dev, "loading setfile timed out\n");
688 return ret;
689 }
690
691 pr_debug("setfile: base: %#x, size: %d\n",
692 is->setfile.base, is->setfile.size);
693 pr_info("FIMC-IS Setfile info: %s\n", is->fw.setfile_info);
694
695 /* Check magic number. */
696 if (is->is_p_region->shared[MAX_SHARED_COUNT - 1] !=
697 FIMC_IS_MAGIC_NUMBER) {
698 dev_err(dev, "magic number error!\n");
699 return -EIO;
700 }
701
702 pr_debug("shared region: %#x, parameter region: %#x\n",
703 is->memory.paddr + FIMC_IS_SHARED_REGION_OFFSET,
704 is->is_dma_p_region);
705
706 is->setfile.sub_index = 0;
707
708 /* Stream off. */
709 fimc_is_hw_stream_off(is);
710 ret = fimc_is_wait_event(is, IS_ST_STREAM_OFF, 1,
711 FIMC_IS_CONFIG_TIMEOUT);
712 if (ret < 0) {
713 dev_err(dev, "stream off timeout\n");
714 return ret;
715 }
716
717 /* Preserve previous mode. */
3530ef0a 718 prev_id = is->config_index;
9a761e43
SN
719
720 /* Set initial parameter values. */
3530ef0a
SN
721 for (i = 0; i < ARRAY_SIZE(config_ids); i++) {
722 is->config_index = config_ids[i];
9a761e43
SN
723 fimc_is_set_initial_params(is);
724 ret = fimc_is_itf_s_param(is, true);
725 if (ret < 0) {
3530ef0a 726 is->config_index = prev_id;
9a761e43
SN
727 return ret;
728 }
729 }
3530ef0a 730 is->config_index = prev_id;
9a761e43
SN
731
732 set_bit(IS_ST_INIT_DONE, &is->state);
733 dev_info(dev, "initialization sequence completed (%d)\n",
3530ef0a 734 is->config_index);
9a761e43
SN
735 return 0;
736}
737
738static int fimc_is_log_show(struct seq_file *s, void *data)
739{
740 struct fimc_is *is = s->private;
741 const u8 *buf = is->memory.vaddr + FIMC_IS_DEBUG_REGION_OFFSET;
742
743 if (is->memory.vaddr == NULL) {
744 dev_err(&is->pdev->dev, "firmware memory is not initialized\n");
745 return -EIO;
746 }
747
748 seq_printf(s, "%s\n", buf);
749 return 0;
750}
751
752static int fimc_is_debugfs_open(struct inode *inode, struct file *file)
753{
754 return single_open(file, fimc_is_log_show, inode->i_private);
755}
756
757static const struct file_operations fimc_is_debugfs_fops = {
758 .open = fimc_is_debugfs_open,
759 .read = seq_read,
760 .llseek = seq_lseek,
761 .release = single_release,
762};
763
764static void fimc_is_debugfs_remove(struct fimc_is *is)
765{
450f5f54 766 debugfs_remove_recursive(is->debugfs_entry);
9a761e43
SN
767 is->debugfs_entry = NULL;
768}
769
770static int fimc_is_debugfs_create(struct fimc_is *is)
771{
772 struct dentry *dentry;
773
774 is->debugfs_entry = debugfs_create_dir("fimc_is", NULL);
775
776 dentry = debugfs_create_file("fw_log", S_IRUGO, is->debugfs_entry,
777 is, &fimc_is_debugfs_fops);
778 if (!dentry)
779 fimc_is_debugfs_remove(is);
780
781 return is->debugfs_entry == NULL ? -EIO : 0;
782}
783
784static int fimc_is_probe(struct platform_device *pdev)
785{
786 struct device *dev = &pdev->dev;
787 struct fimc_is *is;
788 struct resource res;
789 struct device_node *node;
790 int ret;
791
792 is = devm_kzalloc(&pdev->dev, sizeof(*is), GFP_KERNEL);
793 if (!is)
794 return -ENOMEM;
795
796 is->pdev = pdev;
797 is->isp.pdev = pdev;
798
799 init_waitqueue_head(&is->irq_queue);
800 spin_lock_init(&is->slock);
801 mutex_init(&is->lock);
802
803 ret = of_address_to_resource(dev->of_node, 0, &res);
804 if (ret < 0)
805 return ret;
806
807 is->regs = devm_ioremap_resource(dev, &res);
808 if (IS_ERR(is->regs))
809 return PTR_ERR(is->regs);
810
811 node = of_get_child_by_name(dev->of_node, "pmu");
812 if (!node)
813 return -ENODEV;
814
815 is->pmu_regs = of_iomap(node, 0);
816 if (!is->pmu_regs)
817 return -ENOMEM;
818
819 is->irq = irq_of_parse_and_map(dev->of_node, 0);
820 if (is->irq < 0) {
821 dev_err(dev, "no irq found\n");
822 return is->irq;
823 }
824
825 ret = fimc_is_get_clocks(is);
826 if (ret < 0)
827 return ret;
828
829 platform_set_drvdata(pdev, is);
830
831 ret = request_irq(is->irq, fimc_is_irq_handler, 0, dev_name(dev), is);
832 if (ret < 0) {
833 dev_err(dev, "irq request failed\n");
834 goto err_clk;
835 }
836 pm_runtime_enable(dev);
b34f51fa 837
722a860e 838 ret = pm_runtime_get_sync(dev);
9a761e43
SN
839 if (ret < 0)
840 goto err_irq;
841
9a761e43
SN
842 is->alloc_ctx = vb2_dma_contig_init_ctx(dev);
843 if (IS_ERR(is->alloc_ctx)) {
844 ret = PTR_ERR(is->alloc_ctx);
b34f51fa 845 goto err_irq;
9a761e43
SN
846 }
847 /*
848 * Register FIMC-IS V4L2 subdevs to this driver. The video nodes
849 * will be created within the subdev's registered() callback.
850 */
851 ret = fimc_is_register_subdevs(is);
852 if (ret < 0)
853 goto err_vb;
854
855 ret = fimc_is_debugfs_create(is);
856 if (ret < 0)
857 goto err_sd;
858
859 ret = fimc_is_request_firmware(is, FIMC_IS_FW_FILENAME);
860 if (ret < 0)
861 goto err_dfs;
862
722a860e
SN
863 pm_runtime_put_sync(dev);
864
9a761e43
SN
865 dev_dbg(dev, "FIMC-IS registered successfully\n");
866 return 0;
867
868err_dfs:
869 fimc_is_debugfs_remove(is);
870err_vb:
871 vb2_dma_contig_cleanup_ctx(is->alloc_ctx);
872err_sd:
873 fimc_is_unregister_subdevs(is);
874err_irq:
875 free_irq(is->irq, is);
9a761e43
SN
876err_clk:
877 fimc_is_put_clocks(is);
878 return ret;
879}
880
881static int fimc_is_runtime_resume(struct device *dev)
882{
883 struct fimc_is *is = dev_get_drvdata(dev);
722a860e 884 int ret;
9a761e43 885
722a860e
SN
886 ret = fimc_is_setup_clocks(is);
887 if (ret)
888 return ret;
9a761e43
SN
889
890 return fimc_is_enable_clocks(is);
891}
892
893static int fimc_is_runtime_suspend(struct device *dev)
894{
895 struct fimc_is *is = dev_get_drvdata(dev);
896
722a860e 897 fimc_is_disable_clocks(is);
9a761e43
SN
898 return 0;
899}
900
901#ifdef CONFIG_PM_SLEEP
902static int fimc_is_resume(struct device *dev)
903{
904 /* TODO: */
905 return 0;
906}
907
908static int fimc_is_suspend(struct device *dev)
909{
910 struct fimc_is *is = dev_get_drvdata(dev);
911
912 /* TODO: */
913 if (test_bit(IS_ST_A5_PWR_ON, &is->state))
914 return -EBUSY;
915
916 return 0;
917}
918#endif /* CONFIG_PM_SLEEP */
919
920static int fimc_is_remove(struct platform_device *pdev)
921{
922 struct fimc_is *is = platform_get_drvdata(pdev);
923
924 pm_runtime_disable(&pdev->dev);
925 pm_runtime_set_suspended(&pdev->dev);
926 free_irq(is->irq, is);
927 fimc_is_unregister_subdevs(is);
928 vb2_dma_contig_cleanup_ctx(is->alloc_ctx);
929 fimc_is_put_clocks(is);
930 fimc_is_debugfs_remove(is);
3cf138a6
SN
931 if (is->fw.f_w)
932 release_firmware(is->fw.f_w);
9a761e43
SN
933 fimc_is_free_cpu_memory(is);
934
935 return 0;
936}
937
938static const struct of_device_id fimc_is_of_match[] = {
939 { .compatible = "samsung,exynos4212-fimc-is" },
940 { /* sentinel */ },
941};
942MODULE_DEVICE_TABLE(of, fimc_is_of_match);
943
944static const struct dev_pm_ops fimc_is_pm_ops = {
945 SET_SYSTEM_SLEEP_PM_OPS(fimc_is_suspend, fimc_is_resume)
946 SET_RUNTIME_PM_OPS(fimc_is_runtime_suspend, fimc_is_runtime_resume,
947 NULL)
948};
949
950static struct platform_driver fimc_is_driver = {
951 .probe = fimc_is_probe,
952 .remove = fimc_is_remove,
953 .driver = {
954 .of_match_table = fimc_is_of_match,
955 .name = FIMC_IS_DRV_NAME,
956 .owner = THIS_MODULE,
957 .pm = &fimc_is_pm_ops,
958 }
959};
960
961static int fimc_is_module_init(void)
962{
963 int ret;
964
965 ret = fimc_is_register_sensor_driver();
966 if (ret < 0)
967 return ret;
968
969 ret = fimc_is_register_i2c_driver();
970 if (ret < 0)
971 goto err_sens;
972
973 ret = platform_driver_register(&fimc_is_driver);
974 if (!ret)
975 return ret;
976
977 fimc_is_unregister_i2c_driver();
978err_sens:
979 fimc_is_unregister_sensor_driver();
980 return ret;
981}
982
983static void fimc_is_module_exit(void)
984{
9a761e43 985 fimc_is_unregister_sensor_driver();
0e30c7e1
SN
986 fimc_is_unregister_i2c_driver();
987 platform_driver_unregister(&fimc_is_driver);
9a761e43
SN
988}
989
990module_init(fimc_is_module_init);
991module_exit(fimc_is_module_exit);
992
993MODULE_ALIAS("platform:" FIMC_IS_DRV_NAME);
994MODULE_AUTHOR("Younghwan Joo <yhwan.joo@samsung.com>");
995MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
This page took 0.082834 seconds and 5 git commands to generate.