[media] rtl2832_sdr: convert to platform driver
[deliverable/linux.git] / drivers / media / usb / dvb-usb-v2 / rtl28xxu.h
CommitLineData
831e0b71
AP
1/*
2 * Realtek RTL28xxU DVB USB driver
3 *
4 * Copyright (C) 2009 Antti Palosaari <crope@iki.fi>
5 * Copyright (C) 2011 Antti Palosaari <crope@iki.fi>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
20 */
21
22#ifndef RTL28XXU_H
23#define RTL28XXU_H
24
c01a3595 25#include "dvb_usb.h"
831e0b71 26
c0ceac97
AP
27#include "rtl2830.h"
28#include "rtl2832.h"
29#include "rtl2832_sdr.h"
30#include "mn88472.h"
31#include "mn88473.h"
32
33#include "qt1010.h"
34#include "mt2060.h"
35#include "mxl5005s.h"
36#include "fc0012.h"
37#include "fc0013.h"
38#include "e4000.h"
39#include "fc2580.h"
40#include "tua9001.h"
41#include "r820t.h"
42
831e0b71
AP
43/*
44 * USB commands
45 * (usb_control_msg() index parameter)
46 */
34ec2933 47
9935eea5
AP
48#define DEMOD 0x0000
49#define USB 0x0100
50#define SYS 0x0200
51#define I2C 0x0300
52#define I2C_DA 0x0600
53
54#define CMD_WR_FLAG 0x0010
55#define CMD_DEMOD_RD 0x0000
56#define CMD_DEMOD_WR 0x0010
57#define CMD_USB_RD 0x0100
58#define CMD_USB_WR 0x0110
59#define CMD_SYS_RD 0x0200
60#define CMD_IR_RD 0x0201
61#define CMD_IR_WR 0x0211
62#define CMD_SYS_WR 0x0210
63#define CMD_I2C_RD 0x0300
64#define CMD_I2C_WR 0x0310
65#define CMD_I2C_DA_RD 0x0600
66#define CMD_I2C_DA_WR 0x0610
67
831e0b71
AP
68
69struct rtl28xxu_priv {
70 u8 chip_id;
71 u8 tuner;
ef37be1b 72 char *tuner_name;
34ec2933 73 u8 page; /* integrated demod active register page */
ae1f8453 74 struct i2c_adapter *demod_i2c_adapter;
b5cbaa43 75 bool rc_active;
83b2f849 76 struct i2c_client *i2c_client_demod;
473eadf3 77 struct i2c_client *i2c_client_tuner;
80f189a1
AP
78 struct i2c_client *i2c_client_slave_demod;
79 #define SLAVE_DEMOD_NONE 0
80 #define SLAVE_DEMOD_MN88472 1
fc694e44
AP
81 #define SLAVE_DEMOD_MN88473 2
82 unsigned int slave_demod:2;
77a2e76b
AP
83 union {
84 struct rtl2830_platform_data rtl2830_platform_data;
85 struct rtl2832_platform_data rtl2832_platform_data;
86 };
831e0b71
AP
87};
88
89enum rtl28xxu_chip_id {
9935eea5 90 CHIP_ID_NONE,
831e0b71
AP
91 CHIP_ID_RTL2831U,
92 CHIP_ID_RTL2832U,
93};
94
832cc7cd 95/* XXX: Hack. This must be keep sync with rtl2832 demod driver. */
831e0b71 96enum rtl28xxu_tuner {
9935eea5 97 TUNER_NONE,
b5cbaa43 98
832cc7cd 99 TUNER_RTL2830_QT1010 = 0x10,
831e0b71
AP
100 TUNER_RTL2830_MT2060,
101 TUNER_RTL2830_MXL5005S,
b5cbaa43 102
832cc7cd 103 TUNER_RTL2832_MT2266 = 0x20,
b5cbaa43
AP
104 TUNER_RTL2832_FC2580,
105 TUNER_RTL2832_MT2063,
106 TUNER_RTL2832_MAX3543,
107 TUNER_RTL2832_TUA9001,
108 TUNER_RTL2832_MXL5007T,
109 TUNER_RTL2832_FC0012,
110 TUNER_RTL2832_E4000,
111 TUNER_RTL2832_TDA18272,
112 TUNER_RTL2832_FC0013,
6889ab2a 113 TUNER_RTL2832_R820T,
8b4cac1a 114 TUNER_RTL2832_R828D,
831e0b71
AP
115};
116
117struct rtl28xxu_req {
118 u16 value;
119 u16 index;
120 u16 size;
121 u8 *data;
122};
123
124struct rtl28xxu_reg_val {
125 u16 reg;
126 u8 val;
127};
128
f39fac3e 129struct rtl28xxu_reg_val_mask {
1e41413f 130 u16 reg;
f39fac3e 131 u8 val;
1e41413f
RT
132 u8 mask;
133};
134
831e0b71
AP
135/*
136 * memory map
137 *
138 * 0x0000 DEMOD : demodulator
139 * 0x2000 USB : SIE, USB endpoint, debug, DMA
140 * 0x3000 SYS : system
141 * 0xfc00 RC : remote controller (not RTL2831U)
142 */
143
144/*
145 * USB registers
146 */
147/* SIE Control Registers */
148#define USB_SYSCTL 0x2000 /* USB system control */
149#define USB_SYSCTL_0 0x2000 /* USB system control */
150#define USB_SYSCTL_1 0x2001 /* USB system control */
151#define USB_SYSCTL_2 0x2002 /* USB system control */
152#define USB_SYSCTL_3 0x2003 /* USB system control */
153#define USB_IRQSTAT 0x2008 /* SIE interrupt status */
154#define USB_IRQEN 0x200C /* SIE interrupt enable */
155#define USB_CTRL 0x2010 /* USB control */
156#define USB_STAT 0x2014 /* USB status */
157#define USB_DEVADDR 0x2018 /* USB device address */
158#define USB_TEST 0x201C /* USB test mode */
159#define USB_FRAME_NUMBER 0x2020 /* frame number */
160#define USB_FIFO_ADDR 0x2028 /* address of SIE FIFO RAM */
161#define USB_FIFO_CMD 0x202A /* SIE FIFO RAM access command */
162#define USB_FIFO_DATA 0x2030 /* SIE FIFO RAM data */
163/* Endpoint Registers */
164#define EP0_SETUPA 0x20F8 /* EP 0 setup packet lower byte */
165#define EP0_SETUPB 0x20FC /* EP 0 setup packet higher byte */
166#define USB_EP0_CFG 0x2104 /* EP 0 configure */
167#define USB_EP0_CTL 0x2108 /* EP 0 control */
168#define USB_EP0_STAT 0x210C /* EP 0 status */
169#define USB_EP0_IRQSTAT 0x2110 /* EP 0 interrupt status */
170#define USB_EP0_IRQEN 0x2114 /* EP 0 interrupt enable */
171#define USB_EP0_MAXPKT 0x2118 /* EP 0 max packet size */
172#define USB_EP0_BC 0x2120 /* EP 0 FIFO byte counter */
173#define USB_EPA_CFG 0x2144 /* EP A configure */
174#define USB_EPA_CFG_0 0x2144 /* EP A configure */
175#define USB_EPA_CFG_1 0x2145 /* EP A configure */
176#define USB_EPA_CFG_2 0x2146 /* EP A configure */
177#define USB_EPA_CFG_3 0x2147 /* EP A configure */
178#define USB_EPA_CTL 0x2148 /* EP A control */
179#define USB_EPA_CTL_0 0x2148 /* EP A control */
180#define USB_EPA_CTL_1 0x2149 /* EP A control */
181#define USB_EPA_CTL_2 0x214A /* EP A control */
182#define USB_EPA_CTL_3 0x214B /* EP A control */
183#define USB_EPA_STAT 0x214C /* EP A status */
184#define USB_EPA_IRQSTAT 0x2150 /* EP A interrupt status */
185#define USB_EPA_IRQEN 0x2154 /* EP A interrupt enable */
186#define USB_EPA_MAXPKT 0x2158 /* EP A max packet size */
187#define USB_EPA_MAXPKT_0 0x2158 /* EP A max packet size */
188#define USB_EPA_MAXPKT_1 0x2159 /* EP A max packet size */
189#define USB_EPA_MAXPKT_2 0x215A /* EP A max packet size */
190#define USB_EPA_MAXPKT_3 0x215B /* EP A max packet size */
191#define USB_EPA_FIFO_CFG 0x2160 /* EP A FIFO configure */
192#define USB_EPA_FIFO_CFG_0 0x2160 /* EP A FIFO configure */
193#define USB_EPA_FIFO_CFG_1 0x2161 /* EP A FIFO configure */
194#define USB_EPA_FIFO_CFG_2 0x2162 /* EP A FIFO configure */
195#define USB_EPA_FIFO_CFG_3 0x2163 /* EP A FIFO configure */
196/* Debug Registers */
197#define USB_PHYTSTDIS 0x2F04 /* PHY test disable */
198#define USB_TOUT_VAL 0x2F08 /* USB time-out time */
199#define USB_VDRCTRL 0x2F10 /* UTMI vendor signal control */
200#define USB_VSTAIN 0x2F14 /* UTMI vendor signal status in */
201#define USB_VLOADM 0x2F18 /* UTMI load vendor signal status in */
202#define USB_VSTAOUT 0x2F1C /* UTMI vendor signal status out */
203#define USB_UTMI_TST 0x2F80 /* UTMI test */
204#define USB_UTMI_STATUS 0x2F84 /* UTMI status */
205#define USB_TSTCTL 0x2F88 /* test control */
206#define USB_TSTCTL2 0x2F8C /* test control 2 */
207#define USB_PID_FORCE 0x2F90 /* force PID */
208#define USB_PKTERR_CNT 0x2F94 /* packet error counter */
209#define USB_RXERR_CNT 0x2F98 /* RX error counter */
210#define USB_MEM_BIST 0x2F9C /* MEM BIST test */
211#define USB_SLBBIST 0x2FA0 /* self-loop-back BIST */
212#define USB_CNTTEST 0x2FA4 /* counter test */
213#define USB_PHYTST 0x2FC0 /* USB PHY test */
214#define USB_DBGIDX 0x2FF0 /* select individual block debug signal */
215#define USB_DBGMUX 0x2FF4 /* debug signal module mux */
216
217/*
218 * SYS registers
219 */
220/* demod control registers */
221#define SYS_SYS0 0x3000 /* include DEMOD_CTL, GPO, GPI, GPOE */
222#define SYS_DEMOD_CTL 0x3000 /* control register for DVB-T demodulator */
223/* GPIO registers */
224#define SYS_GPIO_OUT_VAL 0x3001 /* output value of GPIO */
225#define SYS_GPIO_IN_VAL 0x3002 /* input value of GPIO */
226#define SYS_GPIO_OUT_EN 0x3003 /* output enable of GPIO */
227#define SYS_SYS1 0x3004 /* include GPD, SYSINTE, SYSINTS, GP_CFG0 */
228#define SYS_GPIO_DIR 0x3004 /* direction control for GPIO */
229#define SYS_SYSINTE 0x3005 /* system interrupt enable */
230#define SYS_SYSINTS 0x3006 /* system interrupt status */
231#define SYS_GPIO_CFG0 0x3007 /* PAD configuration for GPIO0-GPIO3 */
232#define SYS_SYS2 0x3008 /* include GP_CFG1 and 3 reserved bytes */
233#define SYS_GPIO_CFG1 0x3008 /* PAD configuration for GPIO4 */
b5cbaa43
AP
234#define SYS_DEMOD_CTL1 0x300B
235
831e0b71
AP
236/* IrDA registers */
237#define SYS_IRRC_PSR 0x3020 /* IR protocol selection */
238#define SYS_IRRC_PER 0x3024 /* IR protocol extension */
239#define SYS_IRRC_SF 0x3028 /* IR sampling frequency */
240#define SYS_IRRC_DPIR 0x302C /* IR data package interval */
241#define SYS_IRRC_CR 0x3030 /* IR control */
242#define SYS_IRRC_RP 0x3034 /* IR read port */
243#define SYS_IRRC_SR 0x3038 /* IR status */
244/* I2C master registers */
245#define SYS_I2CCR 0x3040 /* I2C clock */
246#define SYS_I2CMCR 0x3044 /* I2C master control */
247#define SYS_I2CMSTR 0x3048 /* I2C master SCL timing */
248#define SYS_I2CMSR 0x304C /* I2C master status */
249#define SYS_I2CMFR 0x3050 /* I2C master FIFO */
250
b5cbaa43
AP
251/*
252 * IR registers
253 */
254#define IR_RX_BUF 0xFC00
255#define IR_RX_IE 0xFD00
256#define IR_RX_IF 0xFD01
257#define IR_RX_CTRL 0xFD02
258#define IR_RX_CFG 0xFD03
259#define IR_MAX_DURATION0 0xFD04
260#define IR_MAX_DURATION1 0xFD05
261#define IR_IDLE_LEN0 0xFD06
262#define IR_IDLE_LEN1 0xFD07
263#define IR_GLITCH_LEN 0xFD08
264#define IR_RX_BUF_CTRL 0xFD09
265#define IR_RX_BUF_DATA 0xFD0A
266#define IR_RX_BC 0xFD0B
267#define IR_RX_CLK 0xFD0C
268#define IR_RX_C_COUNT_L 0xFD0D
269#define IR_RX_C_COUNT_H 0xFD0E
270#define IR_SUSPEND_CTRL 0xFD10
271#define IR_ERR_TOL_CTRL 0xFD11
272#define IR_UNIT_LEN 0xFD12
273#define IR_ERR_TOL_LEN 0xFD13
274#define IR_MAX_H_TOL_LEN 0xFD14
275#define IR_MAX_L_TOL_LEN 0xFD15
276#define IR_MASK_CTRL 0xFD16
277#define IR_MASK_DATA 0xFD17
278#define IR_RES_MASK_ADDR 0xFD18
279#define IR_RES_MASK_T_LEN 0xFD19
280
831e0b71 281#endif
This page took 0.332068 seconds and 5 git commands to generate.