[media] rtl28xxu: add support for Panasonic MN88472 slave demod
[deliverable/linux.git] / drivers / media / usb / dvb-usb-v2 / rtl28xxu.h
CommitLineData
831e0b71
AP
1/*
2 * Realtek RTL28xxU DVB USB driver
3 *
4 * Copyright (C) 2009 Antti Palosaari <crope@iki.fi>
5 * Copyright (C) 2011 Antti Palosaari <crope@iki.fi>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
20 */
21
22#ifndef RTL28XXU_H
23#define RTL28XXU_H
24
c01a3595 25#include "dvb_usb.h"
831e0b71 26
831e0b71
AP
27/*
28 * USB commands
29 * (usb_control_msg() index parameter)
30 */
34ec2933 31
9935eea5
AP
32#define DEMOD 0x0000
33#define USB 0x0100
34#define SYS 0x0200
35#define I2C 0x0300
36#define I2C_DA 0x0600
37
38#define CMD_WR_FLAG 0x0010
39#define CMD_DEMOD_RD 0x0000
40#define CMD_DEMOD_WR 0x0010
41#define CMD_USB_RD 0x0100
42#define CMD_USB_WR 0x0110
43#define CMD_SYS_RD 0x0200
44#define CMD_IR_RD 0x0201
45#define CMD_IR_WR 0x0211
46#define CMD_SYS_WR 0x0210
47#define CMD_I2C_RD 0x0300
48#define CMD_I2C_WR 0x0310
49#define CMD_I2C_DA_RD 0x0600
50#define CMD_I2C_DA_WR 0x0610
51
831e0b71
AP
52
53struct rtl28xxu_priv {
54 u8 chip_id;
55 u8 tuner;
ef37be1b 56 char *tuner_name;
34ec2933 57 u8 page; /* integrated demod active register page */
ae1f8453 58 struct i2c_adapter *demod_i2c_adapter;
b5cbaa43 59 bool rc_active;
28fd31f8 60 struct i2c_client *client;
80f189a1
AP
61 struct i2c_client *i2c_client_slave_demod;
62 #define SLAVE_DEMOD_NONE 0
63 #define SLAVE_DEMOD_MN88472 1
64 unsigned int slave_demod:1;
831e0b71
AP
65};
66
67enum rtl28xxu_chip_id {
9935eea5 68 CHIP_ID_NONE,
831e0b71
AP
69 CHIP_ID_RTL2831U,
70 CHIP_ID_RTL2832U,
71};
72
832cc7cd 73/* XXX: Hack. This must be keep sync with rtl2832 demod driver. */
831e0b71 74enum rtl28xxu_tuner {
9935eea5 75 TUNER_NONE,
b5cbaa43 76
832cc7cd 77 TUNER_RTL2830_QT1010 = 0x10,
831e0b71
AP
78 TUNER_RTL2830_MT2060,
79 TUNER_RTL2830_MXL5005S,
b5cbaa43 80
832cc7cd 81 TUNER_RTL2832_MT2266 = 0x20,
b5cbaa43
AP
82 TUNER_RTL2832_FC2580,
83 TUNER_RTL2832_MT2063,
84 TUNER_RTL2832_MAX3543,
85 TUNER_RTL2832_TUA9001,
86 TUNER_RTL2832_MXL5007T,
87 TUNER_RTL2832_FC0012,
88 TUNER_RTL2832_E4000,
89 TUNER_RTL2832_TDA18272,
90 TUNER_RTL2832_FC0013,
6889ab2a 91 TUNER_RTL2832_R820T,
8b4cac1a 92 TUNER_RTL2832_R828D,
831e0b71
AP
93};
94
95struct rtl28xxu_req {
96 u16 value;
97 u16 index;
98 u16 size;
99 u8 *data;
100};
101
102struct rtl28xxu_reg_val {
103 u16 reg;
104 u8 val;
105};
106
f39fac3e 107struct rtl28xxu_reg_val_mask {
1e41413f 108 u16 reg;
f39fac3e 109 u8 val;
1e41413f
RT
110 u8 mask;
111};
112
831e0b71
AP
113/*
114 * memory map
115 *
116 * 0x0000 DEMOD : demodulator
117 * 0x2000 USB : SIE, USB endpoint, debug, DMA
118 * 0x3000 SYS : system
119 * 0xfc00 RC : remote controller (not RTL2831U)
120 */
121
122/*
123 * USB registers
124 */
125/* SIE Control Registers */
126#define USB_SYSCTL 0x2000 /* USB system control */
127#define USB_SYSCTL_0 0x2000 /* USB system control */
128#define USB_SYSCTL_1 0x2001 /* USB system control */
129#define USB_SYSCTL_2 0x2002 /* USB system control */
130#define USB_SYSCTL_3 0x2003 /* USB system control */
131#define USB_IRQSTAT 0x2008 /* SIE interrupt status */
132#define USB_IRQEN 0x200C /* SIE interrupt enable */
133#define USB_CTRL 0x2010 /* USB control */
134#define USB_STAT 0x2014 /* USB status */
135#define USB_DEVADDR 0x2018 /* USB device address */
136#define USB_TEST 0x201C /* USB test mode */
137#define USB_FRAME_NUMBER 0x2020 /* frame number */
138#define USB_FIFO_ADDR 0x2028 /* address of SIE FIFO RAM */
139#define USB_FIFO_CMD 0x202A /* SIE FIFO RAM access command */
140#define USB_FIFO_DATA 0x2030 /* SIE FIFO RAM data */
141/* Endpoint Registers */
142#define EP0_SETUPA 0x20F8 /* EP 0 setup packet lower byte */
143#define EP0_SETUPB 0x20FC /* EP 0 setup packet higher byte */
144#define USB_EP0_CFG 0x2104 /* EP 0 configure */
145#define USB_EP0_CTL 0x2108 /* EP 0 control */
146#define USB_EP0_STAT 0x210C /* EP 0 status */
147#define USB_EP0_IRQSTAT 0x2110 /* EP 0 interrupt status */
148#define USB_EP0_IRQEN 0x2114 /* EP 0 interrupt enable */
149#define USB_EP0_MAXPKT 0x2118 /* EP 0 max packet size */
150#define USB_EP0_BC 0x2120 /* EP 0 FIFO byte counter */
151#define USB_EPA_CFG 0x2144 /* EP A configure */
152#define USB_EPA_CFG_0 0x2144 /* EP A configure */
153#define USB_EPA_CFG_1 0x2145 /* EP A configure */
154#define USB_EPA_CFG_2 0x2146 /* EP A configure */
155#define USB_EPA_CFG_3 0x2147 /* EP A configure */
156#define USB_EPA_CTL 0x2148 /* EP A control */
157#define USB_EPA_CTL_0 0x2148 /* EP A control */
158#define USB_EPA_CTL_1 0x2149 /* EP A control */
159#define USB_EPA_CTL_2 0x214A /* EP A control */
160#define USB_EPA_CTL_3 0x214B /* EP A control */
161#define USB_EPA_STAT 0x214C /* EP A status */
162#define USB_EPA_IRQSTAT 0x2150 /* EP A interrupt status */
163#define USB_EPA_IRQEN 0x2154 /* EP A interrupt enable */
164#define USB_EPA_MAXPKT 0x2158 /* EP A max packet size */
165#define USB_EPA_MAXPKT_0 0x2158 /* EP A max packet size */
166#define USB_EPA_MAXPKT_1 0x2159 /* EP A max packet size */
167#define USB_EPA_MAXPKT_2 0x215A /* EP A max packet size */
168#define USB_EPA_MAXPKT_3 0x215B /* EP A max packet size */
169#define USB_EPA_FIFO_CFG 0x2160 /* EP A FIFO configure */
170#define USB_EPA_FIFO_CFG_0 0x2160 /* EP A FIFO configure */
171#define USB_EPA_FIFO_CFG_1 0x2161 /* EP A FIFO configure */
172#define USB_EPA_FIFO_CFG_2 0x2162 /* EP A FIFO configure */
173#define USB_EPA_FIFO_CFG_3 0x2163 /* EP A FIFO configure */
174/* Debug Registers */
175#define USB_PHYTSTDIS 0x2F04 /* PHY test disable */
176#define USB_TOUT_VAL 0x2F08 /* USB time-out time */
177#define USB_VDRCTRL 0x2F10 /* UTMI vendor signal control */
178#define USB_VSTAIN 0x2F14 /* UTMI vendor signal status in */
179#define USB_VLOADM 0x2F18 /* UTMI load vendor signal status in */
180#define USB_VSTAOUT 0x2F1C /* UTMI vendor signal status out */
181#define USB_UTMI_TST 0x2F80 /* UTMI test */
182#define USB_UTMI_STATUS 0x2F84 /* UTMI status */
183#define USB_TSTCTL 0x2F88 /* test control */
184#define USB_TSTCTL2 0x2F8C /* test control 2 */
185#define USB_PID_FORCE 0x2F90 /* force PID */
186#define USB_PKTERR_CNT 0x2F94 /* packet error counter */
187#define USB_RXERR_CNT 0x2F98 /* RX error counter */
188#define USB_MEM_BIST 0x2F9C /* MEM BIST test */
189#define USB_SLBBIST 0x2FA0 /* self-loop-back BIST */
190#define USB_CNTTEST 0x2FA4 /* counter test */
191#define USB_PHYTST 0x2FC0 /* USB PHY test */
192#define USB_DBGIDX 0x2FF0 /* select individual block debug signal */
193#define USB_DBGMUX 0x2FF4 /* debug signal module mux */
194
195/*
196 * SYS registers
197 */
198/* demod control registers */
199#define SYS_SYS0 0x3000 /* include DEMOD_CTL, GPO, GPI, GPOE */
200#define SYS_DEMOD_CTL 0x3000 /* control register for DVB-T demodulator */
201/* GPIO registers */
202#define SYS_GPIO_OUT_VAL 0x3001 /* output value of GPIO */
203#define SYS_GPIO_IN_VAL 0x3002 /* input value of GPIO */
204#define SYS_GPIO_OUT_EN 0x3003 /* output enable of GPIO */
205#define SYS_SYS1 0x3004 /* include GPD, SYSINTE, SYSINTS, GP_CFG0 */
206#define SYS_GPIO_DIR 0x3004 /* direction control for GPIO */
207#define SYS_SYSINTE 0x3005 /* system interrupt enable */
208#define SYS_SYSINTS 0x3006 /* system interrupt status */
209#define SYS_GPIO_CFG0 0x3007 /* PAD configuration for GPIO0-GPIO3 */
210#define SYS_SYS2 0x3008 /* include GP_CFG1 and 3 reserved bytes */
211#define SYS_GPIO_CFG1 0x3008 /* PAD configuration for GPIO4 */
b5cbaa43
AP
212#define SYS_DEMOD_CTL1 0x300B
213
831e0b71
AP
214/* IrDA registers */
215#define SYS_IRRC_PSR 0x3020 /* IR protocol selection */
216#define SYS_IRRC_PER 0x3024 /* IR protocol extension */
217#define SYS_IRRC_SF 0x3028 /* IR sampling frequency */
218#define SYS_IRRC_DPIR 0x302C /* IR data package interval */
219#define SYS_IRRC_CR 0x3030 /* IR control */
220#define SYS_IRRC_RP 0x3034 /* IR read port */
221#define SYS_IRRC_SR 0x3038 /* IR status */
222/* I2C master registers */
223#define SYS_I2CCR 0x3040 /* I2C clock */
224#define SYS_I2CMCR 0x3044 /* I2C master control */
225#define SYS_I2CMSTR 0x3048 /* I2C master SCL timing */
226#define SYS_I2CMSR 0x304C /* I2C master status */
227#define SYS_I2CMFR 0x3050 /* I2C master FIFO */
228
b5cbaa43
AP
229/*
230 * IR registers
231 */
232#define IR_RX_BUF 0xFC00
233#define IR_RX_IE 0xFD00
234#define IR_RX_IF 0xFD01
235#define IR_RX_CTRL 0xFD02
236#define IR_RX_CFG 0xFD03
237#define IR_MAX_DURATION0 0xFD04
238#define IR_MAX_DURATION1 0xFD05
239#define IR_IDLE_LEN0 0xFD06
240#define IR_IDLE_LEN1 0xFD07
241#define IR_GLITCH_LEN 0xFD08
242#define IR_RX_BUF_CTRL 0xFD09
243#define IR_RX_BUF_DATA 0xFD0A
244#define IR_RX_BC 0xFD0B
245#define IR_RX_CLK 0xFD0C
246#define IR_RX_C_COUNT_L 0xFD0D
247#define IR_RX_C_COUNT_H 0xFD0E
248#define IR_SUSPEND_CTRL 0xFD10
249#define IR_ERR_TOL_CTRL 0xFD11
250#define IR_UNIT_LEN 0xFD12
251#define IR_ERR_TOL_LEN 0xFD13
252#define IR_MAX_H_TOL_LEN 0xFD14
253#define IR_MAX_L_TOL_LEN 0xFD15
254#define IR_MASK_CTRL 0xFD16
255#define IR_MASK_DATA 0xFD17
256#define IR_RES_MASK_ADDR 0xFD18
257#define IR_RES_MASK_T_LEN 0xFD19
258
831e0b71 259#endif
This page took 0.175493 seconds and 5 git commands to generate.