V4L/DVB (12294): b2c2: Use dvb-pll for Cablestar2
[deliverable/linux.git] / drivers / media / video / cx23885 / cx23885.h
CommitLineData
d19770e5
ST
1/*
2 * Driver for the Conexant CX23885 PCIe bridge
3 *
6d897616 4 * Copyright (c) 2006 Steven Toth <stoth@linuxtv.org>
d19770e5
ST
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 *
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20 */
21
22#include <linux/pci.h>
23#include <linux/i2c.h>
24#include <linux/i2c-algo-bit.h>
25#include <linux/kdev_t.h>
26
c0714f6c 27#include <media/v4l2-device.h>
d19770e5
ST
28#include <media/tuner.h>
29#include <media/tveeprom.h>
409d84f8
TP
30#include <media/videobuf-dma-sg.h>
31#include <media/videobuf-dvb.h>
d19770e5
ST
32
33#include "btcx-risc.h"
34#include "cx23885-reg.h"
b1b81f1d 35#include "media/cx2341x.h"
d19770e5
ST
36
37#include <linux/version.h>
38#include <linux/mutex.h>
39
3ff4ad81 40#define CX23885_VERSION_CODE KERNEL_VERSION(0, 0, 2)
d19770e5
ST
41
42#define UNSET (-1U)
43
44#define CX23885_MAXBOARDS 8
45
d19770e5
ST
46/* Max number of inputs by card */
47#define MAX_CX23885_INPUT 8
7b888014
ST
48#define INPUT(nr) (&cx23885_boards[dev->board].input[nr])
49#define RESOURCE_OVERLAY 1
50#define RESOURCE_VIDEO 2
51#define RESOURCE_VBI 4
d19770e5 52
d19770e5
ST
53#define BUFFER_TIMEOUT (HZ) /* 0.5 seconds */
54
55#define CX23885_BOARD_NOAUTO UNSET
56#define CX23885_BOARD_UNKNOWN 0
57#define CX23885_BOARD_HAUPPAUGE_HVR1800lp 1
58#define CX23885_BOARD_HAUPPAUGE_HVR1800 2
a77743bc 59#define CX23885_BOARD_HAUPPAUGE_HVR1250 3
9bc37caa 60#define CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP 4
d1987d55 61#define CX23885_BOARD_HAUPPAUGE_HVR1500Q 5
07b4a835 62#define CX23885_BOARD_HAUPPAUGE_HVR1500 6
b3ea0166 63#define CX23885_BOARD_HAUPPAUGE_HVR1200 7
a780a31c 64#define CX23885_BOARD_HAUPPAUGE_HVR1700 8
66762373 65#define CX23885_BOARD_HAUPPAUGE_HVR1400 9
335377b7 66#define CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP 10
aef2d186 67#define CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP 11
4c56b04a 68#define CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H 12
9bb1b7e8 69#define CX23885_BOARD_COMPRO_VIDEOMATE_E650F 13
96318d0c 70#define CX23885_BOARD_TBS_6920 14
579943f5 71#define CX23885_BOARD_TEVII_S470 15
c9b8b04b 72#define CX23885_BOARD_DVBWORLD_2005 16
5a23b076 73#define CX23885_BOARD_NETUP_DUAL_DVBS2_CI 17
2074dffa 74#define CX23885_BOARD_HAUPPAUGE_HVR1270 18
d099becb 75#define CX23885_BOARD_HAUPPAUGE_HVR1275 19
19bc5796 76#define CX23885_BOARD_HAUPPAUGE_HVR1255 20
6b926eca 77#define CX23885_BOARD_HAUPPAUGE_HVR1210 21
493b7127 78#define CX23885_BOARD_MYGICA_X8506 22
2365b2d3 79#define CX23885_BOARD_MAGICPRO_PROHDTVE2 23
d19770e5 80
6f8bee9b
ST
81#define GPIO_0 0x00000001
82#define GPIO_1 0x00000002
83#define GPIO_2 0x00000004
84#define GPIO_3 0x00000008
85#define GPIO_4 0x00000010
86#define GPIO_5 0x00000020
87#define GPIO_6 0x00000040
88#define GPIO_7 0x00000080
89#define GPIO_8 0x00000100
90#define GPIO_9 0x00000200
91
7b888014
ST
92/* Currently unsupported by the driver: PAL/H, NTSC/Kr, SECAM B/G/H/LC */
93#define CX23885_NORMS (\
94 V4L2_STD_NTSC_M | V4L2_STD_NTSC_M_JP | V4L2_STD_NTSC_443 | \
95 V4L2_STD_PAL_BG | V4L2_STD_PAL_DK | V4L2_STD_PAL_I | \
96 V4L2_STD_PAL_M | V4L2_STD_PAL_N | V4L2_STD_PAL_Nc | \
97 V4L2_STD_PAL_60 | V4L2_STD_SECAM_L | V4L2_STD_SECAM_DK)
98
99struct cx23885_fmt {
100 char *name;
101 u32 fourcc; /* v4l2 format id */
102 int depth;
103 int flags;
104 u32 cxformat;
105};
106
107struct cx23885_ctrl {
108 struct v4l2_queryctrl v;
109 u32 off;
110 u32 reg;
111 u32 mask;
112 u32 shift;
113};
114
115struct cx23885_tvnorm {
116 char *name;
117 v4l2_std_id id;
118 u32 cxiformat;
119 u32 cxoformat;
120};
121
122struct cx23885_fh {
123 struct cx23885_dev *dev;
124 enum v4l2_buf_type type;
125 int radio;
126 u32 resources;
127
128 /* video overlay */
129 struct v4l2_window win;
130 struct v4l2_clip *clips;
131 unsigned int nclips;
132
133 /* video capture */
134 struct cx23885_fmt *fmt;
135 unsigned int width, height;
136
137 /* vbi capture */
138 struct videobuf_queue vidq;
139 struct videobuf_queue vbiq;
140
141 /* MPEG Encoder specifics ONLY */
142 struct videobuf_queue mpegq;
143 atomic_t v4l_reading;
144};
145
d19770e5
ST
146enum cx23885_itype {
147 CX23885_VMUX_COMPOSITE1 = 1,
148 CX23885_VMUX_COMPOSITE2,
149 CX23885_VMUX_COMPOSITE3,
150 CX23885_VMUX_COMPOSITE4,
151 CX23885_VMUX_SVIDEO,
152 CX23885_VMUX_TELEVISION,
153 CX23885_VMUX_CABLE,
154 CX23885_VMUX_DVB,
155 CX23885_VMUX_DEBUG,
156 CX23885_RADIO,
157};
158
579f1163
ST
159enum cx23885_src_sel_type {
160 CX23885_SRC_SEL_EXT_656_VIDEO = 0,
161 CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO
162};
163
d19770e5
ST
164/* buffer for one video frame */
165struct cx23885_buffer {
166 /* common v4l buffer stuff -- must be first */
167 struct videobuf_buffer vb;
168
169 /* cx23885 specific */
170 unsigned int bpl;
171 struct btcx_riscmem risc;
172 struct cx23885_fmt *fmt;
173 u32 count;
174};
175
176struct cx23885_input {
177 enum cx23885_itype type;
178 unsigned int vmux;
179 u32 gpio0, gpio1, gpio2, gpio3;
180};
181
661c7e44
ST
182typedef enum {
183 CX23885_MPEG_UNDEFINED = 0,
7b888014
ST
184 CX23885_MPEG_DVB,
185 CX23885_ANALOG_VIDEO,
b1b81f1d 186 CX23885_MPEG_ENCODER,
661c7e44
ST
187} port_t;
188
d19770e5
ST
189struct cx23885_board {
190 char *name;
7b888014
ST
191 port_t porta, portb, portc;
192 unsigned int tuner_type;
193 unsigned int radio_type;
194 unsigned char tuner_addr;
195 unsigned char radio_addr;
c7712613
ST
196
197 /* Vendors can and do run the PCIe bridge at different
198 * clock rates, driven physically by crystals on the PCBs.
199 * The core has to accomodate this. This allows the user
200 * to add new boards with new frequencys. The value is
201 * expressed in Hz.
202 *
203 * The core framework will default this value based on
204 * current designs, but it can vary.
205 */
206 u32 clk_freq;
d19770e5 207 struct cx23885_input input[MAX_CX23885_INPUT];
5a23b076 208 int cimax; /* for NetUP */
d19770e5
ST
209};
210
211struct cx23885_subid {
212 u16 subvendor;
213 u16 subdevice;
214 u32 card;
215};
216
217struct cx23885_i2c {
218 struct cx23885_dev *dev;
219
220 int nr;
221
222 /* i2c i/o */
223 struct i2c_adapter i2c_adap;
224 struct i2c_algo_bit_data i2c_algo;
225 struct i2c_client i2c_client;
226 u32 i2c_rc;
227
228 /* 885 registers used for raw addess */
229 u32 i2c_period;
230 u32 reg_ctrl;
231 u32 reg_stat;
232 u32 reg_addr;
233 u32 reg_rdata;
234 u32 reg_wdata;
235};
236
237struct cx23885_dmaqueue {
238 struct list_head active;
239 struct list_head queued;
240 struct timer_list timeout;
241 struct btcx_riscmem stopper;
242 u32 count;
243};
244
245struct cx23885_tsport {
246 struct cx23885_dev *dev;
247
248 int nr;
249 int sram_chno;
250
363c35fc 251 struct videobuf_dvb_frontends frontends;
d19770e5
ST
252
253 /* dma queues */
254 struct cx23885_dmaqueue mpegq;
255 u32 ts_packet_size;
256 u32 ts_packet_count;
257
258 int width;
259 int height;
260
261 spinlock_t slock;
262
263 /* registers */
264 u32 reg_gpcnt;
265 u32 reg_gpcnt_ctl;
266 u32 reg_dma_ctl;
267 u32 reg_lngth;
268 u32 reg_hw_sop_ctrl;
269 u32 reg_gen_ctrl;
270 u32 reg_bd_pkt_status;
271 u32 reg_sop_status;
272 u32 reg_fifo_ovfl_stat;
273 u32 reg_vld_misc;
274 u32 reg_ts_clk_en;
275 u32 reg_ts_int_msk;
a6a3f140 276 u32 reg_ts_int_stat;
579f1163 277 u32 reg_src_sel;
d19770e5
ST
278
279 /* Default register vals */
280 int pci_irqmask;
281 u32 dma_ctl_val;
282 u32 ts_int_msk_val;
283 u32 gen_ctrl_val;
284 u32 ts_clk_en_val;
579f1163 285 u32 src_sel_val;
b1b81f1d
ST
286 u32 vld_misc_val;
287 u32 hw_sop_ctrl_val;
a739a7e4
ST
288
289 /* Allow a single tsport to have multiple frontends */
290 u32 num_frontends;
5a23b076 291 void *port_priv;
b179bc45
MK
292
293 /* FIXME: temporary hack */
f35b9e80
MK
294 int (*set_frontend_save) (struct dvb_frontend *,
295 struct dvb_frontend_parameters *);
d19770e5
ST
296};
297
298struct cx23885_dev {
299 struct list_head devlist;
300 atomic_t refcount;
c0714f6c 301 struct v4l2_device v4l2_dev;
d19770e5
ST
302
303 /* pci stuff */
304 struct pci_dev *pci;
305 unsigned char pci_rev, pci_lat;
306 int pci_bus, pci_slot;
307 u32 __iomem *lmmio;
308 u8 __iomem *bmmio;
d19770e5 309 int pci_irqmask;
0ac5881a 310 int hwrevision;
d19770e5 311
c7712613
ST
312 /* This valud is board specific and is used to configure the
313 * AV core so we see nice clean and stable video and audio. */
314 u32 clk_freq;
315
44a6481d 316 /* I2C adapters: Master 1 & 2 (External) & Master 3 (Internal only) */
d19770e5
ST
317 struct cx23885_i2c i2c_bus[3];
318
319 int nr;
320 struct mutex lock;
321
322 /* board details */
323 unsigned int board;
324 char name[32];
325
a6a3f140 326 struct cx23885_tsport ts1, ts2;
d19770e5
ST
327
328 /* sram configuration */
329 struct sram_channel *sram_channels;
e133be0f
ST
330
331 enum {
332 CX23885_BRIDGE_UNDEFINED = 0,
333 CX23885_BRIDGE_885 = 885,
334 CX23885_BRIDGE_887 = 887,
335 } bridge;
7b888014
ST
336
337 /* Analog video */
338 u32 resources;
339 unsigned int input;
340 u32 tvaudio;
341 v4l2_std_id tvnorm;
342 unsigned int tuner_type;
343 unsigned char tuner_addr;
344 unsigned int radio_type;
345 unsigned char radio_addr;
346 unsigned int has_radio;
0d5a19f1 347 struct v4l2_subdev *sd_cx25840;
7b888014
ST
348
349 /* V4l */
350 u32 freq;
351 struct video_device *video_dev;
352 struct video_device *vbi_dev;
353 struct video_device *radio_dev;
354
355 struct cx23885_dmaqueue vidq;
356 struct cx23885_dmaqueue vbiq;
357 spinlock_t slock;
b1b81f1d
ST
358
359 /* MPEG Encoder ONLY settings */
360 u32 cx23417_mailbox;
361 struct cx2341x_mpeg_params mpeg_params;
362 struct video_device *v4l_device;
363 atomic_t v4l_reader_count;
364 struct cx23885_tvnorm encodernorm;
365
d19770e5
ST
366};
367
c0714f6c
HV
368static inline struct cx23885_dev *to_cx23885(struct v4l2_device *v4l2_dev)
369{
370 return container_of(v4l2_dev, struct cx23885_dev, v4l2_dev);
371}
372
0d5a19f1
HV
373#define call_all(dev, o, f, args...) \
374 v4l2_device_call_all(&dev->v4l2_dev, 0, o, f, ##args)
375
7b888014
ST
376extern struct list_head cx23885_devlist;
377
d19770e5
ST
378#define SRAM_CH01 0 /* Video A */
379#define SRAM_CH02 1 /* VBI A */
380#define SRAM_CH03 2 /* Video B */
381#define SRAM_CH04 3 /* Transport via B */
382#define SRAM_CH05 4 /* VBI B */
383#define SRAM_CH06 5 /* Video C */
384#define SRAM_CH07 6 /* Transport via C */
385#define SRAM_CH08 7 /* Audio Internal A */
386#define SRAM_CH09 8 /* Audio Internal B */
387#define SRAM_CH10 9 /* Audio External */
388#define SRAM_CH11 10 /* COMB_3D_N */
389#define SRAM_CH12 11 /* Comb 3D N1 */
390#define SRAM_CH13 12 /* Comb 3D N2 */
391#define SRAM_CH14 13 /* MOE Vid */
392#define SRAM_CH15 14 /* MOE RSLT */
393
394struct sram_channel {
395 char *name;
396 u32 cmds_start;
397 u32 ctrl_start;
398 u32 cdt;
1ebcad77 399 u32 fifo_start;
d19770e5
ST
400 u32 fifo_size;
401 u32 ptr1_reg;
402 u32 ptr2_reg;
403 u32 cnt1_reg;
404 u32 cnt2_reg;
405 u32 jumponly;
406};
407
408/* ----------------------------------------------------------- */
409
410#define cx_read(reg) readl(dev->lmmio + ((reg)>>2))
9c8ced51 411#define cx_write(reg, value) writel((value), dev->lmmio + ((reg)>>2))
d19770e5 412
9c8ced51 413#define cx_andor(reg, mask, value) \
d19770e5
ST
414 writel((readl(dev->lmmio+((reg)>>2)) & ~(mask)) |\
415 ((value) & (mask)), dev->lmmio+((reg)>>2))
416
9c8ced51
ST
417#define cx_set(reg, bit) cx_andor((reg), (bit), (bit))
418#define cx_clear(reg, bit) cx_andor((reg), (bit), 0)
d19770e5 419
d19770e5 420/* ----------------------------------------------------------- */
7b888014
ST
421/* cx23885-core.c */
422
423extern int cx23885_sram_channel_setup(struct cx23885_dev *dev,
424 struct sram_channel *ch,
425 unsigned int bpl, u32 risc);
426
427extern void cx23885_sram_channel_dump(struct cx23885_dev *dev,
428 struct sram_channel *ch);
d19770e5 429
7b888014
ST
430extern int cx23885_risc_stopper(struct pci_dev *pci, struct btcx_riscmem *risc,
431 u32 reg, u32 mask, u32 value);
432
433extern int cx23885_risc_buffer(struct pci_dev *pci, struct btcx_riscmem *risc,
434 struct scatterlist *sglist,
435 unsigned int top_offset, unsigned int bottom_offset,
436 unsigned int bpl, unsigned int padding, unsigned int lines);
437
438void cx23885_cancel_buffers(struct cx23885_tsport *port);
439
440extern int cx23885_restart_queue(struct cx23885_tsport *port,
441 struct cx23885_dmaqueue *q);
442
443extern void cx23885_wakeup(struct cx23885_tsport *port,
444 struct cx23885_dmaqueue *q, u32 count);
445
6f8bee9b
ST
446extern void cx23885_gpio_set(struct cx23885_dev *dev, u32 mask);
447extern void cx23885_gpio_clear(struct cx23885_dev *dev, u32 mask);
448extern void cx23885_gpio_enable(struct cx23885_dev *dev, u32 mask,
449 int asoutput);
450
7b888014
ST
451
452/* ----------------------------------------------------------- */
453/* cx23885-cards.c */
d19770e5
ST
454extern struct cx23885_board cx23885_boards[];
455extern const unsigned int cx23885_bcount;
456
457extern struct cx23885_subid cx23885_subids[];
458extern const unsigned int cx23885_idcount;
459
9c8ced51
ST
460extern int cx23885_tuner_callback(void *priv, int component,
461 int command, int arg);
d19770e5 462extern void cx23885_card_list(struct cx23885_dev *dev);
a6a3f140
ST
463extern int cx23885_ir_init(struct cx23885_dev *dev);
464extern void cx23885_gpio_setup(struct cx23885_dev *dev);
d19770e5
ST
465extern void cx23885_card_setup(struct cx23885_dev *dev);
466extern void cx23885_card_setup_pre_i2c(struct cx23885_dev *dev);
467
468extern int cx23885_dvb_register(struct cx23885_tsport *port);
469extern int cx23885_dvb_unregister(struct cx23885_tsport *port);
470
44a6481d
MK
471extern int cx23885_buf_prepare(struct videobuf_queue *q,
472 struct cx23885_tsport *port,
473 struct cx23885_buffer *buf,
474 enum v4l2_field field);
44a6481d
MK
475extern void cx23885_buf_queue(struct cx23885_tsport *port,
476 struct cx23885_buffer *buf);
477extern void cx23885_free_buffer(struct videobuf_queue *q,
478 struct cx23885_buffer *buf);
d19770e5
ST
479
480/* ----------------------------------------------------------- */
7b888014
ST
481/* cx23885-video.c */
482/* Video */
483extern int cx23885_video_register(struct cx23885_dev *dev);
484extern void cx23885_video_unregister(struct cx23885_dev *dev);
485extern int cx23885_video_irq(struct cx23885_dev *dev, u32 status);
486
487/* ----------------------------------------------------------- */
488/* cx23885-vbi.c */
489extern int cx23885_vbi_fmt(struct file *file, void *priv,
490 struct v4l2_format *f);
491extern void cx23885_vbi_timeout(unsigned long data);
492extern struct videobuf_queue_ops cx23885_vbi_qops;
493
d19770e5
ST
494/* cx23885-i2c.c */
495extern int cx23885_i2c_register(struct cx23885_i2c *bus);
496extern int cx23885_i2c_unregister(struct cx23885_i2c *bus);
a589b665 497extern void cx23885_av_clk(struct cx23885_dev *dev, int enable);
d19770e5 498
b1b81f1d
ST
499/* ----------------------------------------------------------- */
500/* cx23885-417.c */
501extern int cx23885_417_register(struct cx23885_dev *dev);
502extern void cx23885_417_unregister(struct cx23885_dev *dev);
503extern int cx23885_irq_417(struct cx23885_dev *dev, u32 status);
504extern void cx23885_417_check_encoder(struct cx23885_dev *dev);
505extern void cx23885_mc417_init(struct cx23885_dev *dev);
506extern int mc417_memory_read(struct cx23885_dev *dev, u32 address, u32 *value);
507extern int mc417_memory_write(struct cx23885_dev *dev, u32 address, u32 value);
508
509
7b888014
ST
510/* ----------------------------------------------------------- */
511/* tv norms */
512
513static inline unsigned int norm_maxw(v4l2_std_id norm)
514{
515 return (norm & (V4L2_STD_MN & ~V4L2_STD_PAL_Nc)) ? 720 : 768;
516}
517
518static inline unsigned int norm_maxh(v4l2_std_id norm)
519{
520 return (norm & V4L2_STD_625_50) ? 576 : 480;
521}
522
523static inline unsigned int norm_swidth(v4l2_std_id norm)
524{
525 return (norm & (V4L2_STD_MN & ~V4L2_STD_PAL_Nc)) ? 754 : 922;
526}
This page took 0.325783 seconds and 5 git commands to generate.