Commit | Line | Data |
---|---|---|
08a66aea KM |
1 | /* |
2 | * ov772x Camera Driver | |
3 | * | |
4 | * Copyright (C) 2008 Renesas Solutions Corp. | |
5 | * Kuninori Morimoto <morimoto.kuninori@renesas.com> | |
6 | * | |
7 | * Based on ov7670 and soc_camera_platform driver, | |
8 | * | |
9 | * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net> | |
10 | * Copyright (C) 2008 Magnus Damm | |
11 | * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de> | |
12 | * | |
13 | * This program is free software; you can redistribute it and/or modify | |
14 | * it under the terms of the GNU General Public License version 2 as | |
15 | * published by the Free Software Foundation. | |
16 | */ | |
17 | ||
18 | #include <linux/init.h> | |
19 | #include <linux/module.h> | |
20 | #include <linux/i2c.h> | |
21 | #include <linux/slab.h> | |
22 | #include <linux/delay.h> | |
23 | #include <linux/videodev2.h> | |
24 | #include <media/v4l2-chip-ident.h> | |
25 | #include <media/v4l2-common.h> | |
26 | #include <media/soc_camera.h> | |
27 | #include <media/ov772x.h> | |
28 | ||
29 | /* | |
30 | * register offset | |
31 | */ | |
32 | #define GAIN 0x00 /* AGC - Gain control gain setting */ | |
33 | #define BLUE 0x01 /* AWB - Blue channel gain setting */ | |
34 | #define RED 0x02 /* AWB - Red channel gain setting */ | |
35 | #define GREEN 0x03 /* AWB - Green channel gain setting */ | |
36 | #define COM1 0x04 /* Common control 1 */ | |
37 | #define BAVG 0x05 /* U/B Average Level */ | |
38 | #define GAVG 0x06 /* Y/Gb Average Level */ | |
39 | #define RAVG 0x07 /* V/R Average Level */ | |
40 | #define AECH 0x08 /* Exposure Value - AEC MSBs */ | |
41 | #define COM2 0x09 /* Common control 2 */ | |
42 | #define PID 0x0A /* Product ID Number MSB */ | |
43 | #define VER 0x0B /* Product ID Number LSB */ | |
44 | #define COM3 0x0C /* Common control 3 */ | |
45 | #define COM4 0x0D /* Common control 4 */ | |
46 | #define COM5 0x0E /* Common control 5 */ | |
47 | #define COM6 0x0F /* Common control 6 */ | |
48 | #define AEC 0x10 /* Exposure Value */ | |
49 | #define CLKRC 0x11 /* Internal clock */ | |
50 | #define COM7 0x12 /* Common control 7 */ | |
51 | #define COM8 0x13 /* Common control 8 */ | |
52 | #define COM9 0x14 /* Common control 9 */ | |
53 | #define COM10 0x15 /* Common control 10 */ | |
3cac2cab | 54 | #define REG16 0x16 /* Register 16 */ |
08a66aea KM |
55 | #define HSTART 0x17 /* Horizontal sensor size */ |
56 | #define HSIZE 0x18 /* Horizontal frame (HREF column) end high 8-bit */ | |
57 | #define VSTART 0x19 /* Vertical frame (row) start high 8-bit */ | |
58 | #define VSIZE 0x1A /* Vertical sensor size */ | |
59 | #define PSHFT 0x1B /* Data format - pixel delay select */ | |
60 | #define MIDH 0x1C /* Manufacturer ID byte - high */ | |
61 | #define MIDL 0x1D /* Manufacturer ID byte - low */ | |
62 | #define LAEC 0x1F /* Fine AEC value */ | |
63 | #define COM11 0x20 /* Common control 11 */ | |
64 | #define BDBASE 0x22 /* Banding filter Minimum AEC value */ | |
65 | #define DBSTEP 0x23 /* Banding filter Maximum Setp */ | |
66 | #define AEW 0x24 /* AGC/AEC - Stable operating region (upper limit) */ | |
67 | #define AEB 0x25 /* AGC/AEC - Stable operating region (lower limit) */ | |
68 | #define VPT 0x26 /* AGC/AEC Fast mode operating region */ | |
3cac2cab | 69 | #define REG28 0x28 /* Register 28 */ |
08a66aea KM |
70 | #define HOUTSIZE 0x29 /* Horizontal data output size MSBs */ |
71 | #define EXHCH 0x2A /* Dummy pixel insert MSB */ | |
72 | #define EXHCL 0x2B /* Dummy pixel insert LSB */ | |
73 | #define VOUTSIZE 0x2C /* Vertical data output size MSBs */ | |
74 | #define ADVFL 0x2D /* LSB of insert dummy lines in Vertical direction */ | |
75 | #define ADVFH 0x2E /* MSG of insert dummy lines in Vertical direction */ | |
76 | #define YAVE 0x2F /* Y/G Channel Average value */ | |
77 | #define LUMHTH 0x30 /* Histogram AEC/AGC Luminance high level threshold */ | |
78 | #define LUMLTH 0x31 /* Histogram AEC/AGC Luminance low level threshold */ | |
79 | #define HREF 0x32 /* Image start and size control */ | |
80 | #define DM_LNL 0x33 /* Dummy line low 8 bits */ | |
81 | #define DM_LNH 0x34 /* Dummy line high 8 bits */ | |
82 | #define ADOFF_B 0x35 /* AD offset compensation value for B channel */ | |
83 | #define ADOFF_R 0x36 /* AD offset compensation value for R channel */ | |
84 | #define ADOFF_GB 0x37 /* AD offset compensation value for Gb channel */ | |
85 | #define ADOFF_GR 0x38 /* AD offset compensation value for Gr channel */ | |
86 | #define OFF_B 0x39 /* Analog process B channel offset value */ | |
87 | #define OFF_R 0x3A /* Analog process R channel offset value */ | |
88 | #define OFF_GB 0x3B /* Analog process Gb channel offset value */ | |
89 | #define OFF_GR 0x3C /* Analog process Gr channel offset value */ | |
90 | #define COM12 0x3D /* Common control 12 */ | |
91 | #define COM13 0x3E /* Common control 13 */ | |
92 | #define COM14 0x3F /* Common control 14 */ | |
93 | #define COM15 0x40 /* Common control 15*/ | |
94 | #define COM16 0x41 /* Common control 16 */ | |
95 | #define TGT_B 0x42 /* BLC blue channel target value */ | |
96 | #define TGT_R 0x43 /* BLC red channel target value */ | |
97 | #define TGT_GB 0x44 /* BLC Gb channel target value */ | |
98 | #define TGT_GR 0x45 /* BLC Gr channel target value */ | |
3cac2cab | 99 | /* for ov7720 */ |
08a66aea KM |
100 | #define LCC0 0x46 /* Lens correction control 0 */ |
101 | #define LCC1 0x47 /* Lens correction option 1 - X coordinate */ | |
102 | #define LCC2 0x48 /* Lens correction option 2 - Y coordinate */ | |
103 | #define LCC3 0x49 /* Lens correction option 3 */ | |
104 | #define LCC4 0x4A /* Lens correction option 4 - radius of the circular */ | |
105 | #define LCC5 0x4B /* Lens correction option 5 */ | |
106 | #define LCC6 0x4C /* Lens correction option 6 */ | |
3cac2cab KM |
107 | /* for ov7725 */ |
108 | #define LC_CTR 0x46 /* Lens correction control */ | |
109 | #define LC_XC 0x47 /* X coordinate of lens correction center relative */ | |
110 | #define LC_YC 0x48 /* Y coordinate of lens correction center relative */ | |
111 | #define LC_COEF 0x49 /* Lens correction coefficient */ | |
112 | #define LC_RADI 0x4A /* Lens correction radius */ | |
113 | #define LC_COEFB 0x4B /* Lens B channel compensation coefficient */ | |
114 | #define LC_COEFR 0x4C /* Lens R channel compensation coefficient */ | |
115 | ||
08a66aea KM |
116 | #define FIXGAIN 0x4D /* Analog fix gain amplifer */ |
117 | #define AREF0 0x4E /* Sensor reference control */ | |
118 | #define AREF1 0x4F /* Sensor reference current control */ | |
119 | #define AREF2 0x50 /* Analog reference control */ | |
120 | #define AREF3 0x51 /* ADC reference control */ | |
121 | #define AREF4 0x52 /* ADC reference control */ | |
122 | #define AREF5 0x53 /* ADC reference control */ | |
123 | #define AREF6 0x54 /* Analog reference control */ | |
124 | #define AREF7 0x55 /* Analog reference control */ | |
125 | #define UFIX 0x60 /* U channel fixed value output */ | |
126 | #define VFIX 0x61 /* V channel fixed value output */ | |
b3d7b2ad KM |
127 | #define AWBB_BLK 0x62 /* AWB option for advanced AWB */ |
128 | #define AWB_CTRL0 0x63 /* AWB control byte 0 */ | |
08a66aea KM |
129 | #define DSP_CTRL1 0x64 /* DSP control byte 1 */ |
130 | #define DSP_CTRL2 0x65 /* DSP control byte 2 */ | |
131 | #define DSP_CTRL3 0x66 /* DSP control byte 3 */ | |
132 | #define DSP_CTRL4 0x67 /* DSP control byte 4 */ | |
b3d7b2ad KM |
133 | #define AWB_BIAS 0x68 /* AWB BLC level clip */ |
134 | #define AWB_CTRL1 0x69 /* AWB control 1 */ | |
135 | #define AWB_CTRL2 0x6A /* AWB control 2 */ | |
136 | #define AWB_CTRL3 0x6B /* AWB control 3 */ | |
137 | #define AWB_CTRL4 0x6C /* AWB control 4 */ | |
138 | #define AWB_CTRL5 0x6D /* AWB control 5 */ | |
139 | #define AWB_CTRL6 0x6E /* AWB control 6 */ | |
140 | #define AWB_CTRL7 0x6F /* AWB control 7 */ | |
141 | #define AWB_CTRL8 0x70 /* AWB control 8 */ | |
142 | #define AWB_CTRL9 0x71 /* AWB control 9 */ | |
143 | #define AWB_CTRL10 0x72 /* AWB control 10 */ | |
144 | #define AWB_CTRL11 0x73 /* AWB control 11 */ | |
145 | #define AWB_CTRL12 0x74 /* AWB control 12 */ | |
146 | #define AWB_CTRL13 0x75 /* AWB control 13 */ | |
147 | #define AWB_CTRL14 0x76 /* AWB control 14 */ | |
148 | #define AWB_CTRL15 0x77 /* AWB control 15 */ | |
149 | #define AWB_CTRL16 0x78 /* AWB control 16 */ | |
150 | #define AWB_CTRL17 0x79 /* AWB control 17 */ | |
151 | #define AWB_CTRL18 0x7A /* AWB control 18 */ | |
152 | #define AWB_CTRL19 0x7B /* AWB control 19 */ | |
153 | #define AWB_CTRL20 0x7C /* AWB control 20 */ | |
154 | #define AWB_CTRL21 0x7D /* AWB control 21 */ | |
08a66aea KM |
155 | #define GAM1 0x7E /* Gamma Curve 1st segment input end point */ |
156 | #define GAM2 0x7F /* Gamma Curve 2nd segment input end point */ | |
157 | #define GAM3 0x80 /* Gamma Curve 3rd segment input end point */ | |
158 | #define GAM4 0x81 /* Gamma Curve 4th segment input end point */ | |
159 | #define GAM5 0x82 /* Gamma Curve 5th segment input end point */ | |
160 | #define GAM6 0x83 /* Gamma Curve 6th segment input end point */ | |
161 | #define GAM7 0x84 /* Gamma Curve 7th segment input end point */ | |
162 | #define GAM8 0x85 /* Gamma Curve 8th segment input end point */ | |
163 | #define GAM9 0x86 /* Gamma Curve 9th segment input end point */ | |
164 | #define GAM10 0x87 /* Gamma Curve 10th segment input end point */ | |
165 | #define GAM11 0x88 /* Gamma Curve 11th segment input end point */ | |
166 | #define GAM12 0x89 /* Gamma Curve 12th segment input end point */ | |
167 | #define GAM13 0x8A /* Gamma Curve 13th segment input end point */ | |
168 | #define GAM14 0x8B /* Gamma Curve 14th segment input end point */ | |
169 | #define GAM15 0x8C /* Gamma Curve 15th segment input end point */ | |
170 | #define SLOP 0x8D /* Gamma curve highest segment slope */ | |
171 | #define DNSTH 0x8E /* De-noise threshold */ | |
172 | #define EDGE0 0x8F /* Edge enhancement control 0 */ | |
173 | #define EDGE1 0x90 /* Edge enhancement control 1 */ | |
174 | #define DNSOFF 0x91 /* Auto De-noise threshold control */ | |
175 | #define EDGE2 0x92 /* Edge enhancement strength low point control */ | |
176 | #define EDGE3 0x93 /* Edge enhancement strength high point control */ | |
177 | #define MTX1 0x94 /* Matrix coefficient 1 */ | |
178 | #define MTX2 0x95 /* Matrix coefficient 2 */ | |
179 | #define MTX3 0x96 /* Matrix coefficient 3 */ | |
180 | #define MTX4 0x97 /* Matrix coefficient 4 */ | |
181 | #define MTX5 0x98 /* Matrix coefficient 5 */ | |
182 | #define MTX6 0x99 /* Matrix coefficient 6 */ | |
183 | #define MTX_CTRL 0x9A /* Matrix control */ | |
184 | #define BRIGHT 0x9B /* Brightness control */ | |
185 | #define CNTRST 0x9C /* Contrast contrast */ | |
186 | #define CNTRST_CTRL 0x9D /* Contrast contrast center */ | |
187 | #define UVAD_J0 0x9E /* Auto UV adjust contrast 0 */ | |
188 | #define UVAD_J1 0x9F /* Auto UV adjust contrast 1 */ | |
189 | #define SCAL0 0xA0 /* Scaling control 0 */ | |
190 | #define SCAL1 0xA1 /* Scaling control 1 */ | |
191 | #define SCAL2 0xA2 /* Scaling control 2 */ | |
192 | #define FIFODLYM 0xA3 /* FIFO manual mode delay control */ | |
193 | #define FIFODLYA 0xA4 /* FIFO auto mode delay control */ | |
194 | #define SDE 0xA6 /* Special digital effect control */ | |
195 | #define USAT 0xA7 /* U component saturation control */ | |
196 | #define VSAT 0xA8 /* V component saturation control */ | |
3cac2cab | 197 | /* for ov7720 */ |
08a66aea KM |
198 | #define HUE0 0xA9 /* Hue control 0 */ |
199 | #define HUE1 0xAA /* Hue control 1 */ | |
3cac2cab KM |
200 | /* for ov7725 */ |
201 | #define HUECOS 0xA9 /* Cosine value */ | |
202 | #define HUESIN 0xAA /* Sine value */ | |
203 | ||
08a66aea KM |
204 | #define SIGN 0xAB /* Sign bit for Hue and contrast */ |
205 | #define DSPAUTO 0xAC /* DSP auto function ON/OFF control */ | |
206 | ||
207 | /* | |
208 | * register detail | |
209 | */ | |
210 | ||
211 | /* COM2 */ | |
212 | #define SOFT_SLEEP_MODE 0x10 /* Soft sleep mode */ | |
213 | /* Output drive capability */ | |
214 | #define OCAP_1x 0x00 /* 1x */ | |
215 | #define OCAP_2x 0x01 /* 2x */ | |
216 | #define OCAP_3x 0x02 /* 3x */ | |
217 | #define OCAP_4x 0x03 /* 4x */ | |
218 | ||
219 | /* COM3 */ | |
220 | #define SWAP_MASK 0x38 | |
221 | ||
222 | #define VFIMG_ON_OFF 0x80 /* Vertical flip image ON/OFF selection */ | |
223 | #define HMIMG_ON_OFF 0x40 /* Horizontal mirror image ON/OFF selection */ | |
224 | #define SWAP_RGB 0x20 /* Swap B/R output sequence in RGB mode */ | |
225 | #define SWAP_YUV 0x10 /* Swap Y/UV output sequence in YUV mode */ | |
226 | #define SWAP_ML 0x08 /* Swap output MSB/LSB */ | |
227 | /* Tri-state option for output clock */ | |
228 | #define NOTRI_CLOCK 0x04 /* 0: Tri-state at this period */ | |
229 | /* 1: No tri-state at this period */ | |
230 | /* Tri-state option for output data */ | |
231 | #define NOTRI_DATA 0x02 /* 0: Tri-state at this period */ | |
232 | /* 1: No tri-state at this period */ | |
233 | #define SCOLOR_TEST 0x01 /* Sensor color bar test pattern */ | |
234 | ||
235 | /* COM4 */ | |
236 | /* PLL frequency control */ | |
237 | #define PLL_BYPASS 0x00 /* 00: Bypass PLL */ | |
238 | #define PLL_4x 0x40 /* 01: PLL 4x */ | |
239 | #define PLL_6x 0x80 /* 10: PLL 6x */ | |
240 | #define PLL_8x 0xc0 /* 11: PLL 8x */ | |
241 | /* AEC evaluate window */ | |
242 | #define AEC_FULL 0x00 /* 00: Full window */ | |
243 | #define AEC_1p2 0x10 /* 01: 1/2 window */ | |
244 | #define AEC_1p4 0x20 /* 10: 1/4 window */ | |
245 | #define AEC_2p3 0x30 /* 11: Low 2/3 window */ | |
246 | ||
247 | /* COM5 */ | |
248 | #define AFR_ON_OFF 0x80 /* Auto frame rate control ON/OFF selection */ | |
249 | #define AFR_SPPED 0x40 /* Auto frame rate control speed slection */ | |
250 | /* Auto frame rate max rate control */ | |
251 | #define AFR_NO_RATE 0x00 /* No reduction of frame rate */ | |
252 | #define AFR_1p2 0x10 /* Max reduction to 1/2 frame rate */ | |
253 | #define AFR_1p4 0x20 /* Max reduction to 1/4 frame rate */ | |
254 | #define AFR_1p8 0x30 /* Max reduction to 1/8 frame rate */ | |
255 | /* Auto frame rate active point control */ | |
256 | #define AF_2x 0x00 /* Add frame when AGC reaches 2x gain */ | |
257 | #define AF_4x 0x04 /* Add frame when AGC reaches 4x gain */ | |
258 | #define AF_8x 0x08 /* Add frame when AGC reaches 8x gain */ | |
259 | #define AF_16x 0x0c /* Add frame when AGC reaches 16x gain */ | |
260 | /* AEC max step control */ | |
261 | #define AEC_NO_LIMIT 0x01 /* 0 : AEC incease step has limit */ | |
262 | /* 1 : No limit to AEC increase step */ | |
263 | ||
264 | /* COM7 */ | |
265 | /* SCCB Register Reset */ | |
266 | #define SCCB_RESET 0x80 /* 0 : No change */ | |
267 | /* 1 : Resets all registers to default */ | |
268 | /* Resolution selection */ | |
269 | #define SLCT_MASK 0x40 /* Mask of VGA or QVGA */ | |
270 | #define SLCT_VGA 0x00 /* 0 : VGA */ | |
271 | #define SLCT_QVGA 0x40 /* 1 : QVGA */ | |
272 | #define ITU656_ON_OFF 0x20 /* ITU656 protocol ON/OFF selection */ | |
273 | /* RGB output format control */ | |
cdce7c0b | 274 | #define FMT_MASK 0x0c /* Mask of color format */ |
08a66aea KM |
275 | #define FMT_GBR422 0x00 /* 00 : GBR 4:2:2 */ |
276 | #define FMT_RGB565 0x04 /* 01 : RGB 565 */ | |
277 | #define FMT_RGB555 0x08 /* 10 : RGB 555 */ | |
278 | #define FMT_RGB444 0x0c /* 11 : RGB 444 */ | |
279 | /* Output format control */ | |
cdce7c0b | 280 | #define OFMT_MASK 0x03 /* Mask of output format */ |
08a66aea KM |
281 | #define OFMT_YUV 0x00 /* 00 : YUV */ |
282 | #define OFMT_P_BRAW 0x01 /* 01 : Processed Bayer RAW */ | |
283 | #define OFMT_RGB 0x02 /* 10 : RGB */ | |
284 | #define OFMT_BRAW 0x03 /* 11 : Bayer RAW */ | |
285 | ||
286 | /* COM8 */ | |
287 | #define FAST_ALGO 0x80 /* Enable fast AGC/AEC algorithm */ | |
288 | /* AEC Setp size limit */ | |
289 | #define UNLMT_STEP 0x40 /* 0 : Step size is limited */ | |
290 | /* 1 : Unlimited step size */ | |
291 | #define BNDF_ON_OFF 0x20 /* Banding filter ON/OFF */ | |
292 | #define AEC_BND 0x10 /* Enable AEC below banding value */ | |
293 | #define AEC_ON_OFF 0x08 /* Fine AEC ON/OFF control */ | |
294 | #define AGC_ON 0x04 /* AGC Enable */ | |
295 | #define AWB_ON 0x02 /* AWB Enable */ | |
296 | #define AEC_ON 0x01 /* AEC Enable */ | |
297 | ||
298 | /* COM9 */ | |
299 | #define BASE_AECAGC 0x80 /* Histogram or average based AEC/AGC */ | |
300 | /* Automatic gain ceiling - maximum AGC value */ | |
301 | #define GAIN_2x 0x00 /* 000 : 2x */ | |
302 | #define GAIN_4x 0x10 /* 001 : 4x */ | |
303 | #define GAIN_8x 0x20 /* 010 : 8x */ | |
cdce7c0b | 304 | #define GAIN_16x 0x30 /* 011 : 16x */ |
08a66aea KM |
305 | #define GAIN_32x 0x40 /* 100 : 32x */ |
306 | #define GAIN_64x 0x50 /* 101 : 64x */ | |
307 | #define GAIN_128x 0x60 /* 110 : 128x */ | |
308 | #define DROP_VSYNC 0x04 /* Drop VSYNC output of corrupt frame */ | |
309 | #define DROP_HREF 0x02 /* Drop HREF output of corrupt frame */ | |
310 | ||
311 | /* COM11 */ | |
312 | #define SGLF_ON_OFF 0x02 /* Single frame ON/OFF selection */ | |
313 | #define SGLF_TRIG 0x01 /* Single frame transfer trigger */ | |
314 | ||
315 | /* EXHCH */ | |
316 | #define VSIZE_LSB 0x04 /* Vertical data output size LSB */ | |
317 | ||
318 | /* DSP_CTRL1 */ | |
319 | #define FIFO_ON 0x80 /* FIFO enable/disable selection */ | |
320 | #define UV_ON_OFF 0x40 /* UV adjust function ON/OFF selection */ | |
321 | #define YUV444_2_422 0x20 /* YUV444 to 422 UV channel option selection */ | |
322 | #define CLR_MTRX_ON_OFF 0x10 /* Color matrix ON/OFF selection */ | |
323 | #define INTPLT_ON_OFF 0x08 /* Interpolation ON/OFF selection */ | |
324 | #define GMM_ON_OFF 0x04 /* Gamma function ON/OFF selection */ | |
325 | #define AUTO_BLK_ON_OFF 0x02 /* Black defect auto correction ON/OFF */ | |
326 | #define AUTO_WHT_ON_OFF 0x01 /* White define auto correction ON/OFF */ | |
327 | ||
328 | /* DSP_CTRL3 */ | |
329 | #define UV_MASK 0x80 /* UV output sequence option */ | |
330 | #define UV_ON 0x80 /* ON */ | |
331 | #define UV_OFF 0x00 /* OFF */ | |
332 | #define CBAR_MASK 0x20 /* DSP Color bar mask */ | |
333 | #define CBAR_ON 0x20 /* ON */ | |
334 | #define CBAR_OFF 0x00 /* OFF */ | |
335 | ||
336 | /* HSTART */ | |
337 | #define HST_VGA 0x23 | |
338 | #define HST_QVGA 0x3F | |
339 | ||
340 | /* HSIZE */ | |
341 | #define HSZ_VGA 0xA0 | |
342 | #define HSZ_QVGA 0x50 | |
343 | ||
344 | /* VSTART */ | |
345 | #define VST_VGA 0x07 | |
346 | #define VST_QVGA 0x03 | |
347 | ||
348 | /* VSIZE */ | |
349 | #define VSZ_VGA 0xF0 | |
350 | #define VSZ_QVGA 0x78 | |
351 | ||
352 | /* HOUTSIZE */ | |
353 | #define HOSZ_VGA 0xA0 | |
354 | #define HOSZ_QVGA 0x50 | |
355 | ||
356 | /* VOUTSIZE */ | |
357 | #define VOSZ_VGA 0xF0 | |
358 | #define VOSZ_QVGA 0x78 | |
359 | ||
aeabc882 KM |
360 | /* |
361 | * ID | |
362 | */ | |
363 | #define OV7720 0x7720 | |
3cac2cab | 364 | #define OV7725 0x7721 |
aeabc882 KM |
365 | #define VERSION(pid, ver) ((pid<<8)|(ver&0xFF)) |
366 | ||
08a66aea KM |
367 | /* |
368 | * struct | |
369 | */ | |
370 | struct regval_list { | |
371 | unsigned char reg_num; | |
372 | unsigned char value; | |
373 | }; | |
374 | ||
375 | struct ov772x_color_format { | |
376 | char *name; | |
377 | __u32 fourcc; | |
cdce7c0b KM |
378 | u8 dsp3; |
379 | u8 com3; | |
380 | u8 com7; | |
08a66aea KM |
381 | }; |
382 | ||
383 | struct ov772x_win_size { | |
384 | char *name; | |
385 | __u32 width; | |
386 | __u32 height; | |
387 | unsigned char com7_bit; | |
388 | const struct regval_list *regs; | |
389 | }; | |
390 | ||
391 | struct ov772x_priv { | |
392 | struct ov772x_camera_info *info; | |
393 | struct i2c_client *client; | |
394 | struct soc_camera_device icd; | |
395 | const struct ov772x_color_format *fmt; | |
396 | const struct ov772x_win_size *win; | |
aeabc882 | 397 | int model; |
08a66aea KM |
398 | }; |
399 | ||
400 | #define ENDMARKER { 0xff, 0xff } | |
401 | ||
08a66aea KM |
402 | /* |
403 | * register setting for window size | |
404 | */ | |
405 | static const struct regval_list ov772x_qvga_regs[] = { | |
406 | { HSTART, HST_QVGA }, | |
407 | { HSIZE, HSZ_QVGA }, | |
408 | { VSTART, VST_QVGA }, | |
409 | { VSIZE, VSZ_QVGA }, | |
410 | { HOUTSIZE, HOSZ_QVGA }, | |
411 | { VOUTSIZE, VOSZ_QVGA }, | |
412 | ENDMARKER, | |
413 | }; | |
414 | ||
415 | static const struct regval_list ov772x_vga_regs[] = { | |
416 | { HSTART, HST_VGA }, | |
417 | { HSIZE, HSZ_VGA }, | |
418 | { VSTART, VST_VGA }, | |
419 | { VSIZE, VSZ_VGA }, | |
420 | { HOUTSIZE, HOSZ_VGA }, | |
421 | { VOUTSIZE, VOSZ_VGA }, | |
422 | ENDMARKER, | |
423 | }; | |
424 | ||
425 | /* | |
426 | * supported format list | |
427 | */ | |
428 | ||
429 | #define SETFOURCC(type) .name = (#type), .fourcc = (V4L2_PIX_FMT_ ## type) | |
430 | static const struct soc_camera_data_format ov772x_fmt_lists[] = { | |
431 | { | |
432 | SETFOURCC(YUYV), | |
433 | .depth = 16, | |
434 | .colorspace = V4L2_COLORSPACE_JPEG, | |
435 | }, | |
436 | { | |
437 | SETFOURCC(YVYU), | |
438 | .depth = 16, | |
439 | .colorspace = V4L2_COLORSPACE_JPEG, | |
440 | }, | |
441 | { | |
442 | SETFOURCC(UYVY), | |
443 | .depth = 16, | |
444 | .colorspace = V4L2_COLORSPACE_JPEG, | |
445 | }, | |
446 | { | |
447 | SETFOURCC(RGB555), | |
448 | .depth = 16, | |
449 | .colorspace = V4L2_COLORSPACE_SRGB, | |
450 | }, | |
451 | { | |
452 | SETFOURCC(RGB555X), | |
453 | .depth = 16, | |
454 | .colorspace = V4L2_COLORSPACE_SRGB, | |
455 | }, | |
456 | { | |
457 | SETFOURCC(RGB565), | |
458 | .depth = 16, | |
459 | .colorspace = V4L2_COLORSPACE_SRGB, | |
460 | }, | |
461 | { | |
462 | SETFOURCC(RGB565X), | |
463 | .depth = 16, | |
464 | .colorspace = V4L2_COLORSPACE_SRGB, | |
465 | }, | |
466 | }; | |
467 | ||
468 | /* | |
469 | * color format list | |
470 | */ | |
08a66aea | 471 | static const struct ov772x_color_format ov772x_cfmts[] = { |
2941e81f | 472 | { |
08a66aea | 473 | SETFOURCC(YUYV), |
cdce7c0b KM |
474 | .dsp3 = 0x0, |
475 | .com3 = SWAP_YUV, | |
476 | .com7 = OFMT_YUV, | |
08a66aea KM |
477 | }, |
478 | { | |
479 | SETFOURCC(YVYU), | |
cdce7c0b KM |
480 | .dsp3 = UV_ON, |
481 | .com3 = SWAP_YUV, | |
482 | .com7 = OFMT_YUV, | |
08a66aea KM |
483 | }, |
484 | { | |
485 | SETFOURCC(UYVY), | |
cdce7c0b KM |
486 | .dsp3 = 0x0, |
487 | .com3 = 0x0, | |
488 | .com7 = OFMT_YUV, | |
08a66aea KM |
489 | }, |
490 | { | |
491 | SETFOURCC(RGB555), | |
cdce7c0b KM |
492 | .dsp3 = 0x0, |
493 | .com3 = SWAP_RGB, | |
494 | .com7 = FMT_RGB555 | OFMT_RGB, | |
08a66aea KM |
495 | }, |
496 | { | |
497 | SETFOURCC(RGB555X), | |
cdce7c0b KM |
498 | .dsp3 = 0x0, |
499 | .com3 = 0x0, | |
500 | .com7 = FMT_RGB555 | OFMT_RGB, | |
08a66aea KM |
501 | }, |
502 | { | |
503 | SETFOURCC(RGB565), | |
cdce7c0b KM |
504 | .dsp3 = 0x0, |
505 | .com3 = SWAP_RGB, | |
506 | .com7 = FMT_RGB565 | OFMT_RGB, | |
08a66aea KM |
507 | }, |
508 | { | |
509 | SETFOURCC(RGB565X), | |
cdce7c0b KM |
510 | .dsp3 = 0x0, |
511 | .com3 = 0x0, | |
512 | .com7 = FMT_RGB565 | OFMT_RGB, | |
08a66aea KM |
513 | }, |
514 | }; | |
515 | ||
516 | ||
517 | /* | |
518 | * window size list | |
519 | */ | |
520 | #define VGA_WIDTH 640 | |
521 | #define VGA_HEIGHT 480 | |
522 | #define QVGA_WIDTH 320 | |
523 | #define QVGA_HEIGHT 240 | |
524 | #define MAX_WIDTH VGA_WIDTH | |
525 | #define MAX_HEIGHT VGA_HEIGHT | |
526 | ||
527 | static const struct ov772x_win_size ov772x_win_vga = { | |
528 | .name = "VGA", | |
529 | .width = VGA_WIDTH, | |
530 | .height = VGA_HEIGHT, | |
531 | .com7_bit = SLCT_VGA, | |
532 | .regs = ov772x_vga_regs, | |
533 | }; | |
534 | ||
535 | static const struct ov772x_win_size ov772x_win_qvga = { | |
536 | .name = "QVGA", | |
537 | .width = QVGA_WIDTH, | |
538 | .height = QVGA_HEIGHT, | |
539 | .com7_bit = SLCT_QVGA, | |
540 | .regs = ov772x_qvga_regs, | |
541 | }; | |
542 | ||
543 | ||
544 | /* | |
545 | * general function | |
546 | */ | |
547 | ||
548 | static int ov772x_write_array(struct i2c_client *client, | |
549 | const struct regval_list *vals) | |
550 | { | |
551 | while (vals->reg_num != 0xff) { | |
552 | int ret = i2c_smbus_write_byte_data(client, | |
553 | vals->reg_num, | |
554 | vals->value); | |
555 | if (ret < 0) | |
556 | return ret; | |
557 | vals++; | |
558 | } | |
559 | return 0; | |
560 | } | |
561 | ||
562 | static int ov772x_mask_set(struct i2c_client *client, | |
563 | u8 command, | |
564 | u8 mask, | |
565 | u8 set) | |
566 | { | |
567 | s32 val = i2c_smbus_read_byte_data(client, command); | |
66b46e68 KM |
568 | if (val < 0) |
569 | return val; | |
570 | ||
08a66aea | 571 | val &= ~mask; |
66b46e68 | 572 | val |= set & mask; |
08a66aea KM |
573 | |
574 | return i2c_smbus_write_byte_data(client, command, val); | |
575 | } | |
576 | ||
577 | static int ov772x_reset(struct i2c_client *client) | |
578 | { | |
579 | int ret = i2c_smbus_write_byte_data(client, COM7, SCCB_RESET); | |
580 | msleep(1); | |
581 | return ret; | |
582 | } | |
583 | ||
584 | /* | |
585 | * soc_camera_ops function | |
586 | */ | |
587 | ||
588 | static int ov772x_init(struct soc_camera_device *icd) | |
589 | { | |
b90c032b KM |
590 | struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd); |
591 | int ret = 0; | |
592 | ||
593 | if (priv->info->link.power) { | |
594 | ret = priv->info->link.power(&priv->client->dev, 1); | |
595 | if (ret < 0) | |
596 | return ret; | |
597 | } | |
598 | ||
599 | if (priv->info->link.reset) | |
600 | ret = priv->info->link.reset(&priv->client->dev); | |
601 | ||
602 | return ret; | |
08a66aea KM |
603 | } |
604 | ||
605 | static int ov772x_release(struct soc_camera_device *icd) | |
606 | { | |
b90c032b KM |
607 | struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd); |
608 | int ret = 0; | |
609 | ||
610 | if (priv->info->link.power) | |
611 | ret = priv->info->link.power(&priv->client->dev, 0); | |
612 | ||
613 | return ret; | |
08a66aea KM |
614 | } |
615 | ||
616 | static int ov772x_start_capture(struct soc_camera_device *icd) | |
617 | { | |
618 | struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd); | |
08a66aea | 619 | |
2941e81f KM |
620 | if (!priv->win || !priv->fmt) { |
621 | dev_err(&icd->dev, "norm or win select error\n"); | |
622 | return -EPERM; | |
08a66aea KM |
623 | } |
624 | ||
7dcb212e | 625 | dev_dbg(&icd->dev, |
08a66aea KM |
626 | "format %s, win %s\n", priv->fmt->name, priv->win->name); |
627 | ||
2941e81f | 628 | return 0; |
08a66aea KM |
629 | } |
630 | ||
631 | static int ov772x_stop_capture(struct soc_camera_device *icd) | |
632 | { | |
08a66aea KM |
633 | return 0; |
634 | } | |
635 | ||
636 | static int ov772x_set_bus_param(struct soc_camera_device *icd, | |
637 | unsigned long flags) | |
638 | { | |
639 | return 0; | |
640 | } | |
641 | ||
642 | static unsigned long ov772x_query_bus_param(struct soc_camera_device *icd) | |
643 | { | |
644 | struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd); | |
bd73b36f GL |
645 | struct soc_camera_link *icl = priv->client->dev.platform_data; |
646 | unsigned long flags = SOCAM_PCLK_SAMPLE_RISING | SOCAM_MASTER | | |
647 | SOCAM_VSYNC_ACTIVE_HIGH | SOCAM_HSYNC_ACTIVE_HIGH | | |
2d9329f3 | 648 | SOCAM_DATA_ACTIVE_HIGH | priv->info->buswidth; |
bd73b36f GL |
649 | |
650 | return soc_camera_apply_sensor_flags(icl, flags); | |
08a66aea KM |
651 | } |
652 | ||
653 | static int ov772x_get_chip_id(struct soc_camera_device *icd, | |
aecde8b5 | 654 | struct v4l2_dbg_chip_ident *id) |
08a66aea | 655 | { |
aeabc882 KM |
656 | struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd); |
657 | ||
658 | id->ident = priv->model; | |
08a66aea KM |
659 | id->revision = 0; |
660 | ||
661 | return 0; | |
662 | } | |
663 | ||
664 | #ifdef CONFIG_VIDEO_ADV_DEBUG | |
665 | static int ov772x_get_register(struct soc_camera_device *icd, | |
aecde8b5 | 666 | struct v4l2_dbg_register *reg) |
08a66aea KM |
667 | { |
668 | struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd); | |
669 | int ret; | |
670 | ||
aecde8b5 | 671 | reg->size = 1; |
08a66aea KM |
672 | if (reg->reg > 0xff) |
673 | return -EINVAL; | |
674 | ||
675 | ret = i2c_smbus_read_byte_data(priv->client, reg->reg); | |
676 | if (ret < 0) | |
677 | return ret; | |
678 | ||
679 | reg->val = (__u64)ret; | |
680 | ||
681 | return 0; | |
682 | } | |
683 | ||
684 | static int ov772x_set_register(struct soc_camera_device *icd, | |
aecde8b5 | 685 | struct v4l2_dbg_register *reg) |
08a66aea KM |
686 | { |
687 | struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd); | |
688 | ||
689 | if (reg->reg > 0xff || | |
690 | reg->val > 0xff) | |
691 | return -EINVAL; | |
692 | ||
693 | return i2c_smbus_write_byte_data(priv->client, reg->reg, reg->val); | |
694 | } | |
695 | #endif | |
696 | ||
f82a8569 KM |
697 | static const struct ov772x_win_size* |
698 | ov772x_select_win(u32 width, u32 height) | |
699 | { | |
700 | __u32 diff; | |
701 | const struct ov772x_win_size *win; | |
702 | ||
703 | /* default is QVGA */ | |
704 | diff = abs(width - ov772x_win_qvga.width) + | |
705 | abs(height - ov772x_win_qvga.height); | |
706 | win = &ov772x_win_qvga; | |
707 | ||
708 | /* VGA */ | |
709 | if (diff > | |
710 | abs(width - ov772x_win_vga.width) + | |
711 | abs(height - ov772x_win_vga.height)) | |
712 | win = &ov772x_win_vga; | |
713 | ||
714 | return win; | |
715 | } | |
716 | ||
d8fac217 GL |
717 | static int ov772x_set_fmt(struct soc_camera_device *icd, |
718 | __u32 pixfmt, | |
719 | struct v4l2_rect *rect) | |
08a66aea KM |
720 | { |
721 | struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd); | |
722 | int ret = -EINVAL; | |
cdce7c0b | 723 | u8 val; |
08a66aea KM |
724 | int i; |
725 | ||
726 | /* | |
727 | * select format | |
728 | */ | |
729 | priv->fmt = NULL; | |
730 | for (i = 0; i < ARRAY_SIZE(ov772x_cfmts); i++) { | |
731 | if (pixfmt == ov772x_cfmts[i].fourcc) { | |
732 | priv->fmt = ov772x_cfmts + i; | |
08a66aea KM |
733 | break; |
734 | } | |
735 | } | |
2941e81f KM |
736 | if (!priv->fmt) |
737 | goto ov772x_set_fmt_error; | |
08a66aea | 738 | |
f82a8569 KM |
739 | /* |
740 | * select win | |
741 | */ | |
742 | priv->win = ov772x_select_win(rect->width, rect->height); | |
743 | ||
2941e81f KM |
744 | /* |
745 | * reset hardware | |
746 | */ | |
747 | ov772x_reset(priv->client); | |
748 | ||
2941e81f KM |
749 | /* |
750 | * set size format | |
751 | */ | |
752 | ret = ov772x_write_array(priv->client, priv->win->regs); | |
753 | if (ret < 0) | |
754 | goto ov772x_set_fmt_error; | |
755 | ||
756 | /* | |
cdce7c0b | 757 | * set DSP_CTRL3 |
2941e81f | 758 | */ |
cdce7c0b KM |
759 | val = priv->fmt->dsp3; |
760 | if (val) { | |
2941e81f | 761 | ret = ov772x_mask_set(priv->client, |
cdce7c0b | 762 | DSP_CTRL3, UV_MASK, val); |
2941e81f KM |
763 | if (ret < 0) |
764 | goto ov772x_set_fmt_error; | |
765 | } | |
766 | ||
767 | /* | |
cdce7c0b | 768 | * set COM3 |
2941e81f | 769 | */ |
cdce7c0b KM |
770 | val = priv->fmt->com3; |
771 | ret = ov772x_mask_set(priv->client, | |
772 | COM3, SWAP_MASK, val); | |
773 | if (ret < 0) | |
774 | goto ov772x_set_fmt_error; | |
775 | ||
776 | /* | |
777 | * set COM7 | |
778 | */ | |
779 | val = priv->win->com7_bit | priv->fmt->com7; | |
780 | ret = ov772x_mask_set(priv->client, | |
781 | COM7, (SLCT_MASK | FMT_MASK | OFMT_MASK), | |
782 | val); | |
783 | if (ret < 0) | |
784 | goto ov772x_set_fmt_error; | |
2941e81f KM |
785 | |
786 | return ret; | |
787 | ||
788 | ov772x_set_fmt_error: | |
789 | ||
790 | ov772x_reset(priv->client); | |
791 | priv->win = NULL; | |
792 | priv->fmt = NULL; | |
793 | ||
08a66aea KM |
794 | return ret; |
795 | } | |
796 | ||
d8fac217 GL |
797 | static int ov772x_try_fmt(struct soc_camera_device *icd, |
798 | struct v4l2_format *f) | |
08a66aea | 799 | { |
f82a8569 KM |
800 | struct v4l2_pix_format *pix = &f->fmt.pix; |
801 | const struct ov772x_win_size *win; | |
08a66aea | 802 | |
f82a8569 KM |
803 | /* |
804 | * select suitable win | |
805 | */ | |
806 | win = ov772x_select_win(pix->width, pix->height); | |
08a66aea | 807 | |
f82a8569 KM |
808 | pix->width = win->width; |
809 | pix->height = win->height; | |
810 | pix->field = V4L2_FIELD_NONE; | |
08a66aea KM |
811 | |
812 | return 0; | |
813 | } | |
814 | ||
815 | static int ov772x_video_probe(struct soc_camera_device *icd) | |
816 | { | |
817 | struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd); | |
818 | u8 pid, ver; | |
aeabc882 | 819 | const char *devname; |
08a66aea KM |
820 | |
821 | /* | |
822 | * We must have a parent by now. And it cannot be a wrong one. | |
823 | * So this entire test is completely redundant. | |
824 | */ | |
825 | if (!icd->dev.parent || | |
826 | to_soc_camera_host(icd->dev.parent)->nr != icd->iface) | |
827 | return -ENODEV; | |
828 | ||
829 | /* | |
830 | * ov772x only use 8 or 10 bit bus width | |
831 | */ | |
832 | if (SOCAM_DATAWIDTH_10 != priv->info->buswidth && | |
833 | SOCAM_DATAWIDTH_8 != priv->info->buswidth) { | |
834 | dev_err(&icd->dev, "bus width error\n"); | |
835 | return -ENODEV; | |
836 | } | |
837 | ||
838 | icd->formats = ov772x_fmt_lists; | |
839 | icd->num_formats = ARRAY_SIZE(ov772x_fmt_lists); | |
840 | ||
08a66aea KM |
841 | /* |
842 | * check and show product ID and manufacturer ID | |
843 | */ | |
844 | pid = i2c_smbus_read_byte_data(priv->client, PID); | |
845 | ver = i2c_smbus_read_byte_data(priv->client, VER); | |
aeabc882 KM |
846 | |
847 | switch (VERSION(pid, ver)) { | |
848 | case OV7720: | |
849 | devname = "ov7720"; | |
850 | priv->model = V4L2_IDENT_OV7720; | |
851 | break; | |
3cac2cab KM |
852 | case OV7725: |
853 | devname = "ov7725"; | |
854 | priv->model = V4L2_IDENT_OV7725; | |
855 | break; | |
aeabc882 | 856 | default: |
b90c032b KM |
857 | dev_err(&icd->dev, |
858 | "Product ID error %x:%x\n", pid, ver); | |
08a66aea KM |
859 | return -ENODEV; |
860 | } | |
861 | ||
862 | dev_info(&icd->dev, | |
aeabc882 KM |
863 | "%s Product ID %0x:%0x Manufacturer ID %x:%x\n", |
864 | devname, | |
08a66aea KM |
865 | pid, |
866 | ver, | |
867 | i2c_smbus_read_byte_data(priv->client, MIDH), | |
868 | i2c_smbus_read_byte_data(priv->client, MIDL)); | |
869 | ||
08a66aea KM |
870 | return soc_camera_video_start(icd); |
871 | } | |
872 | ||
873 | static void ov772x_video_remove(struct soc_camera_device *icd) | |
874 | { | |
08a66aea | 875 | soc_camera_video_stop(icd); |
08a66aea KM |
876 | } |
877 | ||
878 | static struct soc_camera_ops ov772x_ops = { | |
879 | .owner = THIS_MODULE, | |
880 | .probe = ov772x_video_probe, | |
881 | .remove = ov772x_video_remove, | |
882 | .init = ov772x_init, | |
883 | .release = ov772x_release, | |
884 | .start_capture = ov772x_start_capture, | |
885 | .stop_capture = ov772x_stop_capture, | |
d8fac217 GL |
886 | .set_fmt = ov772x_set_fmt, |
887 | .try_fmt = ov772x_try_fmt, | |
08a66aea KM |
888 | .set_bus_param = ov772x_set_bus_param, |
889 | .query_bus_param = ov772x_query_bus_param, | |
890 | .get_chip_id = ov772x_get_chip_id, | |
891 | #ifdef CONFIG_VIDEO_ADV_DEBUG | |
892 | .get_register = ov772x_get_register, | |
893 | .set_register = ov772x_set_register, | |
894 | #endif | |
895 | }; | |
896 | ||
897 | /* | |
898 | * i2c_driver function | |
899 | */ | |
900 | ||
bef216b7 HV |
901 | static int ov772x_probe(struct i2c_client *client, |
902 | const struct i2c_device_id *did) | |
08a66aea KM |
903 | { |
904 | struct ov772x_priv *priv; | |
905 | struct ov772x_camera_info *info; | |
906 | struct soc_camera_device *icd; | |
907 | struct i2c_adapter *adapter = to_i2c_adapter(client->dev.parent); | |
908 | int ret; | |
909 | ||
910 | info = client->dev.platform_data; | |
911 | if (!info) | |
912 | return -EINVAL; | |
913 | ||
914 | if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) { | |
915 | dev_err(&adapter->dev, | |
916 | "I2C-Adapter doesn't support " | |
917 | "I2C_FUNC_SMBUS_BYTE_DATA\n"); | |
918 | return -EIO; | |
919 | } | |
920 | ||
921 | priv = kzalloc(sizeof(*priv), GFP_KERNEL); | |
922 | if (!priv) | |
923 | return -ENOMEM; | |
924 | ||
925 | priv->info = info; | |
926 | priv->client = client; | |
927 | i2c_set_clientdata(client, priv); | |
928 | ||
929 | icd = &priv->icd; | |
930 | icd->ops = &ov772x_ops; | |
931 | icd->control = &client->dev; | |
932 | icd->width_max = MAX_WIDTH; | |
933 | icd->height_max = MAX_HEIGHT; | |
934 | icd->iface = priv->info->link.bus_id; | |
935 | ||
936 | ret = soc_camera_device_register(icd); | |
937 | ||
77fe3d4a KM |
938 | if (ret) { |
939 | i2c_set_clientdata(client, NULL); | |
08a66aea | 940 | kfree(priv); |
77fe3d4a | 941 | } |
08a66aea KM |
942 | |
943 | return ret; | |
944 | } | |
945 | ||
946 | static int ov772x_remove(struct i2c_client *client) | |
947 | { | |
948 | struct ov772x_priv *priv = i2c_get_clientdata(client); | |
949 | ||
950 | soc_camera_device_unregister(&priv->icd); | |
77fe3d4a | 951 | i2c_set_clientdata(client, NULL); |
08a66aea KM |
952 | kfree(priv); |
953 | return 0; | |
954 | } | |
955 | ||
956 | static const struct i2c_device_id ov772x_id[] = { | |
aeabc882 | 957 | { "ov772x", 0 }, |
08a66aea KM |
958 | { } |
959 | }; | |
960 | MODULE_DEVICE_TABLE(i2c, ov772x_id); | |
961 | ||
08a66aea KM |
962 | static struct i2c_driver ov772x_i2c_driver = { |
963 | .driver = { | |
964 | .name = "ov772x", | |
965 | }, | |
966 | .probe = ov772x_probe, | |
967 | .remove = ov772x_remove, | |
968 | .id_table = ov772x_id, | |
969 | }; | |
970 | ||
971 | /* | |
972 | * module function | |
973 | */ | |
974 | ||
975 | static int __init ov772x_module_init(void) | |
976 | { | |
08a66aea KM |
977 | return i2c_add_driver(&ov772x_i2c_driver); |
978 | } | |
979 | ||
980 | static void __exit ov772x_module_exit(void) | |
981 | { | |
982 | i2c_del_driver(&ov772x_i2c_driver); | |
983 | } | |
984 | ||
985 | module_init(ov772x_module_init); | |
986 | module_exit(ov772x_module_exit); | |
987 | ||
988 | MODULE_DESCRIPTION("SoC Camera driver for ov772x"); | |
989 | MODULE_AUTHOR("Kuninori Morimoto"); | |
990 | MODULE_LICENSE("GPL v2"); |