V4L/DVB (12533): soc-camera: Use video device object for output in host drivers
[deliverable/linux.git] / drivers / media / video / pxa_camera.c
CommitLineData
3bc43840
GL
1/*
2 * V4L2 Driver for PXA camera host
3 *
4 * Copyright (C) 2006, Sascha Hauer, Pengutronix
5 * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
3bc43840
GL
13#include <linux/init.h>
14#include <linux/module.h>
7102b773 15#include <linux/io.h>
3bc43840
GL
16#include <linux/delay.h>
17#include <linux/dma-mapping.h>
18#include <linux/errno.h>
19#include <linux/fs.h>
20#include <linux/interrupt.h>
21#include <linux/kernel.h>
22#include <linux/mm.h>
23#include <linux/moduleparam.h>
24#include <linux/time.h>
25#include <linux/version.h>
26#include <linux/device.h>
27#include <linux/platform_device.h>
3bc43840
GL
28#include <linux/clk.h>
29
30#include <media/v4l2-common.h>
31#include <media/v4l2-dev.h>
092d3921 32#include <media/videobuf-dma-sg.h>
3bc43840
GL
33#include <media/soc_camera.h>
34
35#include <linux/videodev2.h>
36
cfbaf4df 37#include <mach/dma.h>
a09e64fb 38#include <mach/camera.h>
3bc43840
GL
39
40#define PXA_CAM_VERSION_CODE KERNEL_VERSION(0, 0, 5)
41#define PXA_CAM_DRV_NAME "pxa27x-camera"
42
5ca11fa3
EM
43/* Camera Interface */
44#define CICR0 0x0000
45#define CICR1 0x0004
46#define CICR2 0x0008
47#define CICR3 0x000C
48#define CICR4 0x0010
49#define CISR 0x0014
50#define CIFR 0x0018
51#define CITOR 0x001C
52#define CIBR0 0x0028
53#define CIBR1 0x0030
54#define CIBR2 0x0038
55
56#define CICR0_DMAEN (1 << 31) /* DMA request enable */
57#define CICR0_PAR_EN (1 << 30) /* Parity enable */
58#define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */
59#define CICR0_ENB (1 << 28) /* Camera interface enable */
60#define CICR0_DIS (1 << 27) /* Camera interface disable */
61#define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */
62#define CICR0_TOM (1 << 9) /* Time-out mask */
63#define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */
64#define CICR0_FEM (1 << 7) /* FIFO-empty mask */
65#define CICR0_EOLM (1 << 6) /* End-of-line mask */
66#define CICR0_PERRM (1 << 5) /* Parity-error mask */
67#define CICR0_QDM (1 << 4) /* Quick-disable mask */
68#define CICR0_CDM (1 << 3) /* Disable-done mask */
69#define CICR0_SOFM (1 << 2) /* Start-of-frame mask */
70#define CICR0_EOFM (1 << 1) /* End-of-frame mask */
71#define CICR0_FOM (1 << 0) /* FIFO-overrun mask */
72
73#define CICR1_TBIT (1 << 31) /* Transparency bit */
74#define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */
75#define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */
76#define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */
77#define CICR1_RGB_F (1 << 11) /* RGB format */
78#define CICR1_YCBCR_F (1 << 10) /* YCbCr format */
79#define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */
80#define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */
81#define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */
82#define CICR1_DW (0x7 << 0) /* Data width mask */
83
84#define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock
85 wait count mask */
86#define CICR2_ELW (0xff << 16) /* End-of-line pixel clock
87 wait count mask */
88#define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */
89#define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
90 wait count mask */
91#define CICR2_FSW (0x7 << 0) /* Frame stabilization
92 wait count mask */
93
94#define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock
95 wait count mask */
96#define CICR3_EFW (0xff << 16) /* End-of-frame line clock
97 wait count mask */
98#define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */
99#define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
100 wait count mask */
101#define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */
102
103#define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */
104#define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */
105#define CICR4_PCP (1 << 22) /* Pixel clock polarity */
106#define CICR4_HSP (1 << 21) /* Horizontal sync polarity */
107#define CICR4_VSP (1 << 20) /* Vertical sync polarity */
108#define CICR4_MCLK_EN (1 << 19) /* MCLK enable */
109#define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */
110#define CICR4_DIV (0xff << 0) /* Clock divisor mask */
111
112#define CISR_FTO (1 << 15) /* FIFO time-out */
113#define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */
114#define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */
115#define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */
116#define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */
117#define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */
118#define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */
119#define CISR_EOL (1 << 8) /* End of line */
120#define CISR_PAR_ERR (1 << 7) /* Parity error */
121#define CISR_CQD (1 << 6) /* Camera interface quick disable */
122#define CISR_CDD (1 << 5) /* Camera interface disable done */
123#define CISR_SOF (1 << 4) /* Start of frame */
124#define CISR_EOF (1 << 3) /* End of frame */
125#define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */
126#define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */
127#define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */
128
129#define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */
130#define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */
131#define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */
132#define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */
133#define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */
134#define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */
135#define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */
136#define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */
137
7102b773
GL
138#define CICR0_SIM_MP (0 << 24)
139#define CICR0_SIM_SP (1 << 24)
140#define CICR0_SIM_MS (2 << 24)
141#define CICR0_SIM_EP (3 << 24)
142#define CICR0_SIM_ES (4 << 24)
143
144#define CICR1_DW_VAL(x) ((x) & CICR1_DW) /* Data bus width */
145#define CICR1_PPL_VAL(x) (((x) << 15) & CICR1_PPL) /* Pixels per line */
a5462e5b
MR
146#define CICR1_COLOR_SP_VAL(x) (((x) << 3) & CICR1_COLOR_SP) /* color space */
147#define CICR1_RGB_BPP_VAL(x) (((x) << 7) & CICR1_RGB_BPP) /* bpp for rgb */
148#define CICR1_RGBT_CONV_VAL(x) (((x) << 29) & CICR1_RGBT_CONV) /* rgbt conv */
7102b773
GL
149
150#define CICR2_BLW_VAL(x) (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */
151#define CICR2_ELW_VAL(x) (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */
152#define CICR2_HSW_VAL(x) (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */
153#define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */
154#define CICR2_FSW_VAL(x) (((x) << 0) & CICR2_FSW) /* Frame stabilization wait count */
155
156#define CICR3_BFW_VAL(x) (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count */
157#define CICR3_EFW_VAL(x) (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */
158#define CICR3_VSW_VAL(x) (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */
159#define CICR3_LPF_VAL(x) (((x) << 0) & CICR3_LPF) /* Lines per frame */
160
3bc43840
GL
161#define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \
162 CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \
163 CICR0_EOFM | CICR0_FOM)
164
3bc43840
GL
165/*
166 * Structures
167 */
a5462e5b
MR
168enum pxa_camera_active_dma {
169 DMA_Y = 0x1,
170 DMA_U = 0x2,
171 DMA_V = 0x4,
172};
173
174/* descriptor needed for the PXA DMA engine */
175struct pxa_cam_dma {
176 dma_addr_t sg_dma;
177 struct pxa_dma_desc *sg_cpu;
178 size_t sg_size;
179 int sglen;
180};
3bc43840
GL
181
182/* buffer for one video frame */
183struct pxa_buffer {
184 /* common v4l buffer stuff -- must be first */
185 struct videobuf_buffer vb;
186
187 const struct soc_camera_data_format *fmt;
188
a5462e5b
MR
189 /* our descriptor lists for Y, U and V channels */
190 struct pxa_cam_dma dmas[3];
191
3bc43840 192 int inwork;
a5462e5b
MR
193
194 enum pxa_camera_active_dma active_dma;
3bc43840
GL
195};
196
3bc43840 197struct pxa_camera_dev {
eb6c8558 198 struct soc_camera_host soc_host;
3bc43840
GL
199 /* PXA27x is only supposed to handle one camera on its Quick Capture
200 * interface. If anyone ever builds hardware to enable more than
201 * one camera, they will have to modify this driver too */
202 struct soc_camera_device *icd;
203 struct clk *clk;
204
205 unsigned int irq;
206 void __iomem *base;
a5462e5b 207
e7c50688 208 int channels;
a5462e5b 209 unsigned int dma_chans[3];
3bc43840 210
3bc43840
GL
211 struct pxacamera_platform_data *pdata;
212 struct resource *res;
213 unsigned long platform_flags;
cf34cba7
GL
214 unsigned long ciclk;
215 unsigned long mclk;
216 u32 mclk_divisor;
3bc43840
GL
217
218 struct list_head capture;
219
220 spinlock_t lock;
221
3bc43840 222 struct pxa_buffer *active;
5aa2110f 223 struct pxa_dma_desc *sg_tail[3];
3f6ac497
RJ
224
225 u32 save_cicr[5];
3bc43840
GL
226};
227
228static const char *pxa_cam_driver_description = "PXA_Camera";
229
230static unsigned int vid_limit = 16; /* Video memory limit, in Mb */
231
232/*
233 * Videobuf operations
234 */
7102b773
GL
235static int pxa_videobuf_setup(struct videobuf_queue *vq, unsigned int *count,
236 unsigned int *size)
3bc43840
GL
237{
238 struct soc_camera_device *icd = vq->priv_data;
239
0166b743 240 dev_dbg(icd->dev.parent, "count=%d, size=%d\n", *count, *size);
3bc43840 241
a0705b07 242 *size = roundup(icd->rect_current.width * icd->rect_current.height *
92a8337b 243 ((icd->current_fmt->depth + 7) >> 3), 8);
3bc43840
GL
244
245 if (0 == *count)
246 *count = 32;
247 while (*size * *count > vid_limit * 1024 * 1024)
248 (*count)--;
249
250 return 0;
251}
252
253static void free_buffer(struct videobuf_queue *vq, struct pxa_buffer *buf)
254{
255 struct soc_camera_device *icd = vq->priv_data;
64f5905e 256 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
3bc43840 257 struct videobuf_dmabuf *dma = videobuf_to_dma(&buf->vb);
a5462e5b 258 int i;
3bc43840
GL
259
260 BUG_ON(in_interrupt());
261
0166b743 262 dev_dbg(icd->dev.parent, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
3bc43840
GL
263 &buf->vb, buf->vb.baddr, buf->vb.bsize);
264
265 /* This waits until this buffer is out of danger, i.e., until it is no
266 * longer in STATE_QUEUED or STATE_ACTIVE */
267 videobuf_waiton(&buf->vb, 0, 0);
268 videobuf_dma_unmap(vq, dma);
269 videobuf_dma_free(dma);
270
a5462e5b
MR
271 for (i = 0; i < ARRAY_SIZE(buf->dmas); i++) {
272 if (buf->dmas[i].sg_cpu)
979ea1dd 273 dma_free_coherent(ici->v4l2_dev.dev, buf->dmas[i].sg_size,
a5462e5b
MR
274 buf->dmas[i].sg_cpu,
275 buf->dmas[i].sg_dma);
276 buf->dmas[i].sg_cpu = NULL;
277 }
3bc43840
GL
278
279 buf->vb.state = VIDEOBUF_NEEDS_INIT;
280}
281
37f5aefd
RJ
282static int calculate_dma_sglen(struct scatterlist *sglist, int sglen,
283 int sg_first_ofs, int size)
284{
285 int i, offset, dma_len, xfer_len;
286 struct scatterlist *sg;
287
288 offset = sg_first_ofs;
289 for_each_sg(sglist, sg, sglen, i) {
290 dma_len = sg_dma_len(sg);
291
292 /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
293 xfer_len = roundup(min(dma_len - offset, size), 8);
294
295 size = max(0, size - xfer_len);
296 offset = 0;
297 if (size == 0)
298 break;
299 }
300
301 BUG_ON(size != 0);
302 return i + 1;
303}
304
305/**
306 * pxa_init_dma_channel - init dma descriptors
307 * @pcdev: pxa camera device
308 * @buf: pxa buffer to find pxa dma channel
309 * @dma: dma video buffer
310 * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V')
311 * @cibr: camera Receive Buffer Register
312 * @size: bytes to transfer
313 * @sg_first: first element of sg_list
314 * @sg_first_ofs: offset in first element of sg_list
315 *
316 * Prepares the pxa dma descriptors to transfer one camera channel.
317 * Beware sg_first and sg_first_ofs are both input and output parameters.
318 *
319 * Returns 0 or -ENOMEM if no coherent memory is available
320 */
a5462e5b
MR
321static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev,
322 struct pxa_buffer *buf,
323 struct videobuf_dmabuf *dma, int channel,
37f5aefd
RJ
324 int cibr, int size,
325 struct scatterlist **sg_first, int *sg_first_ofs)
a5462e5b
MR
326{
327 struct pxa_cam_dma *pxa_dma = &buf->dmas[channel];
979ea1dd 328 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
37f5aefd
RJ
329 struct scatterlist *sg;
330 int i, offset, sglen;
331 int dma_len = 0, xfer_len = 0;
a5462e5b
MR
332
333 if (pxa_dma->sg_cpu)
979ea1dd 334 dma_free_coherent(dev, pxa_dma->sg_size,
a5462e5b
MR
335 pxa_dma->sg_cpu, pxa_dma->sg_dma);
336
37f5aefd
RJ
337 sglen = calculate_dma_sglen(*sg_first, dma->sglen,
338 *sg_first_ofs, size);
339
a5462e5b 340 pxa_dma->sg_size = (sglen + 1) * sizeof(struct pxa_dma_desc);
979ea1dd 341 pxa_dma->sg_cpu = dma_alloc_coherent(dev, pxa_dma->sg_size,
a5462e5b
MR
342 &pxa_dma->sg_dma, GFP_KERNEL);
343 if (!pxa_dma->sg_cpu)
344 return -ENOMEM;
345
346 pxa_dma->sglen = sglen;
37f5aefd 347 offset = *sg_first_ofs;
a5462e5b 348
979ea1dd 349 dev_dbg(dev, "DMA: sg_first=%p, sglen=%d, ofs=%d, dma.desc=%x\n",
37f5aefd 350 *sg_first, sglen, *sg_first_ofs, pxa_dma->sg_dma);
a5462e5b 351
37f5aefd
RJ
352
353 for_each_sg(*sg_first, sg, sglen, i) {
354 dma_len = sg_dma_len(sg);
a5462e5b
MR
355
356 /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
37f5aefd 357 xfer_len = roundup(min(dma_len - offset, size), 8);
a5462e5b 358
37f5aefd
RJ
359 size = max(0, size - xfer_len);
360
361 pxa_dma->sg_cpu[i].dsadr = pcdev->res->start + cibr;
362 pxa_dma->sg_cpu[i].dtadr = sg_dma_address(sg) + offset;
a5462e5b
MR
363 pxa_dma->sg_cpu[i].dcmd =
364 DCMD_FLOWSRC | DCMD_BURST8 | DCMD_INCTRGADDR | xfer_len;
256b0233
RJ
365#ifdef DEBUG
366 if (!i)
367 pxa_dma->sg_cpu[i].dcmd |= DCMD_STARTIRQEN;
368#endif
a5462e5b
MR
369 pxa_dma->sg_cpu[i].ddadr =
370 pxa_dma->sg_dma + (i + 1) * sizeof(struct pxa_dma_desc);
37f5aefd 371
979ea1dd 372 dev_vdbg(dev, "DMA: desc.%08x->@phys=0x%08x, len=%d\n",
37f5aefd
RJ
373 pxa_dma->sg_dma + i * sizeof(struct pxa_dma_desc),
374 sg_dma_address(sg) + offset, xfer_len);
375 offset = 0;
376
377 if (size == 0)
378 break;
a5462e5b
MR
379 }
380
256b0233
RJ
381 pxa_dma->sg_cpu[sglen].ddadr = DDADR_STOP;
382 pxa_dma->sg_cpu[sglen].dcmd = DCMD_FLOWSRC | DCMD_BURST8 | DCMD_ENDIRQEN;
a5462e5b 383
37f5aefd
RJ
384 /*
385 * Handle 1 special case :
386 * - in 3 planes (YUV422P format), we might finish with xfer_len equal
387 * to dma_len (end on PAGE boundary). In this case, the sg element
388 * for next plane should be the next after the last used to store the
389 * last scatter gather RAM page
390 */
391 if (xfer_len >= dma_len) {
392 *sg_first_ofs = xfer_len - dma_len;
393 *sg_first = sg_next(sg);
394 } else {
395 *sg_first_ofs = xfer_len;
396 *sg_first = sg;
397 }
398
a5462e5b
MR
399 return 0;
400}
401
256b0233
RJ
402static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev,
403 struct pxa_buffer *buf)
404{
405 buf->active_dma = DMA_Y;
406 if (pcdev->channels == 3)
407 buf->active_dma |= DMA_U | DMA_V;
408}
409
410/*
411 * Please check the DMA prepared buffer structure in :
412 * Documentation/video4linux/pxa_camera.txt
413 * Please check also in pxa_camera_check_link_miss() to understand why DMA chain
414 * modification while DMA chain is running will work anyway.
415 */
7102b773
GL
416static int pxa_videobuf_prepare(struct videobuf_queue *vq,
417 struct videobuf_buffer *vb, enum v4l2_field field)
3bc43840
GL
418{
419 struct soc_camera_device *icd = vq->priv_data;
64f5905e 420 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
3bc43840 421 struct pxa_camera_dev *pcdev = ici->priv;
979ea1dd 422 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
3bc43840 423 struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
a5462e5b 424 int ret;
a5462e5b 425 int size_y, size_u = 0, size_v = 0;
3bc43840 426
979ea1dd 427 dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
3bc43840
GL
428 vb, vb->baddr, vb->bsize);
429
430 /* Added list head initialization on alloc */
431 WARN_ON(!list_empty(&vb->queue));
432
433#ifdef DEBUG
434 /* This can be useful if you want to see if we actually fill
435 * the buffer with something */
436 memset((void *)vb->baddr, 0xaa, vb->bsize);
437#endif
438
439 BUG_ON(NULL == icd->current_fmt);
440
441 /* I think, in buf_prepare you only have to protect global data,
442 * the actual buffer is yours */
443 buf->inwork = 1;
444
445 if (buf->fmt != icd->current_fmt ||
a0705b07
GL
446 vb->width != icd->rect_current.width ||
447 vb->height != icd->rect_current.height ||
3bc43840
GL
448 vb->field != field) {
449 buf->fmt = icd->current_fmt;
a0705b07
GL
450 vb->width = icd->rect_current.width;
451 vb->height = icd->rect_current.height;
3bc43840
GL
452 vb->field = field;
453 vb->state = VIDEOBUF_NEEDS_INIT;
454 }
455
456 vb->size = vb->width * vb->height * ((buf->fmt->depth + 7) >> 3);
457 if (0 != vb->baddr && vb->bsize < vb->size) {
458 ret = -EINVAL;
459 goto out;
460 }
461
462 if (vb->state == VIDEOBUF_NEEDS_INIT) {
37f5aefd
RJ
463 int size = vb->size;
464 int next_ofs = 0;
3bc43840 465 struct videobuf_dmabuf *dma = videobuf_to_dma(vb);
37f5aefd 466 struct scatterlist *sg;
3bc43840
GL
467
468 ret = videobuf_iolock(vq, vb, NULL);
469 if (ret)
470 goto fail;
471
5aa2110f 472 if (pcdev->channels == 3) {
a5462e5b
MR
473 size_y = size / 2;
474 size_u = size_v = size / 4;
475 } else {
a5462e5b
MR
476 size_y = size;
477 }
478
37f5aefd 479 sg = dma->sglist;
3bc43840 480
37f5aefd
RJ
481 /* init DMA for Y channel */
482 ret = pxa_init_dma_channel(pcdev, buf, dma, 0, CIBR0, size_y,
483 &sg, &next_ofs);
a5462e5b 484 if (ret) {
979ea1dd 485 dev_err(dev, "DMA initialization for Y/RGB failed\n");
3bc43840
GL
486 goto fail;
487 }
488
37f5aefd
RJ
489 /* init DMA for U channel */
490 if (size_u)
491 ret = pxa_init_dma_channel(pcdev, buf, dma, 1, CIBR1,
492 size_u, &sg, &next_ofs);
493 if (ret) {
979ea1dd 494 dev_err(dev, "DMA initialization for U failed\n");
37f5aefd
RJ
495 goto fail_u;
496 }
497
498 /* init DMA for V channel */
499 if (size_v)
500 ret = pxa_init_dma_channel(pcdev, buf, dma, 2, CIBR2,
501 size_v, &sg, &next_ofs);
502 if (ret) {
979ea1dd 503 dev_err(dev, "DMA initialization for V failed\n");
37f5aefd 504 goto fail_v;
3bc43840 505 }
3bc43840
GL
506
507 vb->state = VIDEOBUF_PREPARED;
508 }
509
510 buf->inwork = 0;
256b0233 511 pxa_videobuf_set_actdma(pcdev, buf);
3bc43840
GL
512
513 return 0;
514
a5462e5b 515fail_v:
979ea1dd 516 dma_free_coherent(dev, buf->dmas[1].sg_size,
a5462e5b
MR
517 buf->dmas[1].sg_cpu, buf->dmas[1].sg_dma);
518fail_u:
979ea1dd 519 dma_free_coherent(dev, buf->dmas[0].sg_size,
a5462e5b 520 buf->dmas[0].sg_cpu, buf->dmas[0].sg_dma);
3bc43840
GL
521fail:
522 free_buffer(vq, buf);
523out:
524 buf->inwork = 0;
525 return ret;
526}
527
256b0233
RJ
528/**
529 * pxa_dma_start_channels - start DMA channel for active buffer
530 * @pcdev: pxa camera device
531 *
532 * Initialize DMA channels to the beginning of the active video buffer, and
533 * start these channels.
534 */
535static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev)
536{
537 int i;
538 struct pxa_buffer *active;
539
540 active = pcdev->active;
541
542 for (i = 0; i < pcdev->channels; i++) {
0166b743
GL
543 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
544 "%s (channel=%d) ddadr=%08x\n", __func__,
256b0233
RJ
545 i, active->dmas[i].sg_dma);
546 DDADR(pcdev->dma_chans[i]) = active->dmas[i].sg_dma;
547 DCSR(pcdev->dma_chans[i]) = DCSR_RUN;
548 }
549}
550
551static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev)
552{
553 int i;
554
555 for (i = 0; i < pcdev->channels; i++) {
0166b743
GL
556 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
557 "%s (channel=%d)\n", __func__, i);
256b0233
RJ
558 DCSR(pcdev->dma_chans[i]) = 0;
559 }
560}
561
256b0233
RJ
562static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev,
563 struct pxa_buffer *buf)
564{
565 int i;
566 struct pxa_dma_desc *buf_last_desc;
567
568 for (i = 0; i < pcdev->channels; i++) {
569 buf_last_desc = buf->dmas[i].sg_cpu + buf->dmas[i].sglen;
570 buf_last_desc->ddadr = DDADR_STOP;
571
ae7410e7
GL
572 if (pcdev->sg_tail[i])
573 /* Link the new buffer to the old tail */
574 pcdev->sg_tail[i]->ddadr = buf->dmas[i].sg_dma;
256b0233 575
ae7410e7
GL
576 /* Update the channel tail */
577 pcdev->sg_tail[i] = buf_last_desc;
578 }
256b0233
RJ
579}
580
581/**
582 * pxa_camera_start_capture - start video capturing
583 * @pcdev: camera device
584 *
585 * Launch capturing. DMA channels should not be active yet. They should get
586 * activated at the end of frame interrupt, to capture only whole frames, and
587 * never begin the capture of a partial frame.
588 */
589static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev)
590{
591 unsigned long cicr0, cifr;
592
979ea1dd 593 dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
256b0233
RJ
594 /* Reset the FIFOs */
595 cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F;
596 __raw_writel(cifr, pcdev->base + CIFR);
597 /* Enable End-Of-Frame Interrupt */
598 cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB;
599 cicr0 &= ~CICR0_EOFM;
600 __raw_writel(cicr0, pcdev->base + CICR0);
601}
602
603static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev)
604{
605 unsigned long cicr0;
606
607 pxa_dma_stop_channels(pcdev);
608
609 cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB;
610 __raw_writel(cicr0, pcdev->base + CICR0);
611
8c62e221 612 pcdev->active = NULL;
979ea1dd 613 dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
256b0233
RJ
614}
615
2dd54a54 616/* Called under spinlock_irqsave(&pcdev->lock, ...) */
7102b773
GL
617static void pxa_videobuf_queue(struct videobuf_queue *vq,
618 struct videobuf_buffer *vb)
3bc43840
GL
619{
620 struct soc_camera_device *icd = vq->priv_data;
64f5905e 621 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
3bc43840
GL
622 struct pxa_camera_dev *pcdev = ici->priv;
623 struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
3bc43840 624
0166b743
GL
625 dev_dbg(icd->dev.parent, "%s (vb=0x%p) 0x%08lx %d active=%p\n",
626 __func__, vb, vb->baddr, vb->bsize, pcdev->active);
256b0233 627
3bc43840
GL
628 list_add_tail(&vb->queue, &pcdev->capture);
629
630 vb->state = VIDEOBUF_ACTIVE;
256b0233 631 pxa_dma_add_tail_buf(pcdev, buf);
3bc43840 632
256b0233
RJ
633 if (!pcdev->active)
634 pxa_camera_start_capture(pcdev);
3bc43840
GL
635}
636
637static void pxa_videobuf_release(struct videobuf_queue *vq,
638 struct videobuf_buffer *vb)
639{
640 struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
641#ifdef DEBUG
642 struct soc_camera_device *icd = vq->priv_data;
0166b743 643 struct device *dev = icd->dev.parent;
3bc43840 644
0166b743 645 dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
3bc43840
GL
646 vb, vb->baddr, vb->bsize);
647
648 switch (vb->state) {
649 case VIDEOBUF_ACTIVE:
0166b743 650 dev_dbg(dev, "%s (active)\n", __func__);
3bc43840
GL
651 break;
652 case VIDEOBUF_QUEUED:
0166b743 653 dev_dbg(dev, "%s (queued)\n", __func__);
3bc43840
GL
654 break;
655 case VIDEOBUF_PREPARED:
0166b743 656 dev_dbg(dev, "%s (prepared)\n", __func__);
3bc43840
GL
657 break;
658 default:
0166b743 659 dev_dbg(dev, "%s (unknown)\n", __func__);
3bc43840
GL
660 break;
661 }
662#endif
663
664 free_buffer(vq, buf);
665}
666
a5462e5b
MR
667static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev,
668 struct videobuf_buffer *vb,
669 struct pxa_buffer *buf)
670{
256b0233 671 int i;
5ca11fa3 672
a5462e5b
MR
673 /* _init is used to debug races, see comment in pxa_camera_reqbufs() */
674 list_del_init(&vb->queue);
675 vb->state = VIDEOBUF_DONE;
676 do_gettimeofday(&vb->ts);
677 vb->field_count++;
678 wake_up(&vb->done);
979ea1dd
GL
679 dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s dequeud buffer (vb=0x%p)\n",
680 __func__, vb);
a5462e5b
MR
681
682 if (list_empty(&pcdev->capture)) {
256b0233 683 pxa_camera_stop_capture(pcdev);
256b0233
RJ
684 for (i = 0; i < pcdev->channels; i++)
685 pcdev->sg_tail[i] = NULL;
a5462e5b
MR
686 return;
687 }
688
689 pcdev->active = list_entry(pcdev->capture.next,
690 struct pxa_buffer, vb.queue);
691}
692
256b0233
RJ
693/**
694 * pxa_camera_check_link_miss - check missed DMA linking
695 * @pcdev: camera device
696 *
697 * The DMA chaining is done with DMA running. This means a tiny temporal window
698 * remains, where a buffer is queued on the chain, while the chain is already
699 * stopped. This means the tailed buffer would never be transfered by DMA.
700 * This function restarts the capture for this corner case, where :
701 * - DADR() == DADDR_STOP
702 * - a videobuffer is queued on the pcdev->capture list
703 *
704 * Please check the "DMA hot chaining timeslice issue" in
705 * Documentation/video4linux/pxa_camera.txt
706 *
707 * Context: should only be called within the dma irq handler
708 */
709static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev)
710{
711 int i, is_dma_stopped = 1;
712
713 for (i = 0; i < pcdev->channels; i++)
714 if (DDADR(pcdev->dma_chans[i]) != DDADR_STOP)
715 is_dma_stopped = 0;
979ea1dd
GL
716 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
717 "%s : top queued buffer=%p, dma_stopped=%d\n",
256b0233
RJ
718 __func__, pcdev->active, is_dma_stopped);
719 if (pcdev->active && is_dma_stopped)
720 pxa_camera_start_capture(pcdev);
721}
722
a5462e5b
MR
723static void pxa_camera_dma_irq(int channel, struct pxa_camera_dev *pcdev,
724 enum pxa_camera_active_dma act_dma)
3bc43840 725{
979ea1dd 726 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
3bc43840
GL
727 struct pxa_buffer *buf;
728 unsigned long flags;
e7c50688 729 u32 status, camera_status, overrun;
3bc43840
GL
730 struct videobuf_buffer *vb;
731
732 spin_lock_irqsave(&pcdev->lock, flags);
733
a5462e5b 734 status = DCSR(channel);
256b0233
RJ
735 DCSR(channel) = status;
736
737 camera_status = __raw_readl(pcdev->base + CISR);
738 overrun = CISR_IFO_0;
739 if (pcdev->channels == 3)
740 overrun |= CISR_IFO_1 | CISR_IFO_2;
7102b773 741
3bc43840 742 if (status & DCSR_BUSERR) {
979ea1dd 743 dev_err(dev, "DMA Bus Error IRQ!\n");
3bc43840
GL
744 goto out;
745 }
746
256b0233 747 if (!(status & (DCSR_ENDINTR | DCSR_STARTINTR))) {
979ea1dd
GL
748 dev_err(dev, "Unknown DMA IRQ source, status: 0x%08x\n",
749 status);
3bc43840
GL
750 goto out;
751 }
752
8c62e221
RJ
753 /*
754 * pcdev->active should not be NULL in DMA irq handler.
755 *
756 * But there is one corner case : if capture was stopped due to an
757 * overrun of channel 1, and at that same channel 2 was completed.
758 *
759 * When handling the overrun in DMA irq for channel 1, we'll stop the
760 * capture and restart it (and thus set pcdev->active to NULL). But the
761 * DMA irq handler will already be pending for channel 2. So on entering
762 * the DMA irq handler for channel 2 there will be no active buffer, yet
763 * that is normal.
764 */
765 if (!pcdev->active)
3bc43840 766 goto out;
3bc43840
GL
767
768 vb = &pcdev->active->vb;
769 buf = container_of(vb, struct pxa_buffer, vb);
770 WARN_ON(buf->inwork || list_empty(&vb->queue));
3bc43840 771
979ea1dd 772 dev_dbg(dev, "%s channel=%d %s%s(vb=0x%p) dma.desc=%x\n",
256b0233
RJ
773 __func__, channel, status & DCSR_STARTINTR ? "SOF " : "",
774 status & DCSR_ENDINTR ? "EOF " : "", vb, DDADR(channel));
775
776 if (status & DCSR_ENDINTR) {
8c62e221
RJ
777 /*
778 * It's normal if the last frame creates an overrun, as there
779 * are no more DMA descriptors to fetch from QCI fifos
780 */
781 if (camera_status & overrun &&
782 !list_is_last(pcdev->capture.next, &pcdev->capture)) {
979ea1dd 783 dev_dbg(dev, "FIFO overrun! CISR: %x\n",
256b0233
RJ
784 camera_status);
785 pxa_camera_stop_capture(pcdev);
786 pxa_camera_start_capture(pcdev);
787 goto out;
788 }
789 buf->active_dma &= ~act_dma;
790 if (!buf->active_dma) {
791 pxa_camera_wakeup(pcdev, vb, buf);
792 pxa_camera_check_link_miss(pcdev);
793 }
794 }
3bc43840
GL
795
796out:
797 spin_unlock_irqrestore(&pcdev->lock, flags);
798}
799
a5462e5b
MR
800static void pxa_camera_dma_irq_y(int channel, void *data)
801{
802 struct pxa_camera_dev *pcdev = data;
803 pxa_camera_dma_irq(channel, pcdev, DMA_Y);
804}
805
806static void pxa_camera_dma_irq_u(int channel, void *data)
807{
808 struct pxa_camera_dev *pcdev = data;
809 pxa_camera_dma_irq(channel, pcdev, DMA_U);
810}
811
812static void pxa_camera_dma_irq_v(int channel, void *data)
813{
814 struct pxa_camera_dev *pcdev = data;
815 pxa_camera_dma_irq(channel, pcdev, DMA_V);
816}
817
7102b773 818static struct videobuf_queue_ops pxa_videobuf_ops = {
3bc43840
GL
819 .buf_setup = pxa_videobuf_setup,
820 .buf_prepare = pxa_videobuf_prepare,
821 .buf_queue = pxa_videobuf_queue,
822 .buf_release = pxa_videobuf_release,
823};
824
a034d1b7 825static void pxa_camera_init_videobuf(struct videobuf_queue *q,
092d3921
PZ
826 struct soc_camera_device *icd)
827{
a034d1b7
MD
828 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
829 struct pxa_camera_dev *pcdev = ici->priv;
830
092d3921
PZ
831 /* We must pass NULL as dev pointer, then all pci_* dma operations
832 * transform to normal dma_* ones. */
a034d1b7 833 videobuf_queue_sg_init(q, &pxa_videobuf_ops, NULL, &pcdev->lock,
092d3921
PZ
834 V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_NONE,
835 sizeof(struct pxa_buffer), icd);
836}
837
40e2e092
GL
838static u32 mclk_get_divisor(struct platform_device *pdev,
839 struct pxa_camera_dev *pcdev)
3bc43840 840{
cf34cba7 841 unsigned long mclk = pcdev->mclk;
979ea1dd 842 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
cf34cba7 843 u32 div;
3bc43840
GL
844 unsigned long lcdclk;
845
cf34cba7
GL
846 lcdclk = clk_get_rate(pcdev->clk);
847 pcdev->ciclk = lcdclk;
3bc43840 848
cf34cba7
GL
849 /* mclk <= ciclk / 4 (27.4.2) */
850 if (mclk > lcdclk / 4) {
851 mclk = lcdclk / 4;
979ea1dd 852 dev_warn(dev, "Limiting master clock to %lu\n", mclk);
cf34cba7
GL
853 }
854
855 /* We verify mclk != 0, so if anyone breaks it, here comes their Oops */
856 div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
3bc43840 857
cf34cba7
GL
858 /* If we're not supplying MCLK, leave it at 0 */
859 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
860 pcdev->mclk = lcdclk / (2 * (div + 1));
3bc43840 861
979ea1dd 862 dev_dbg(dev, "LCD clock %luHz, target freq %luHz, divisor %u\n",
40e2e092 863 lcdclk, mclk, div);
3bc43840
GL
864
865 return div;
866}
867
cf34cba7
GL
868static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev,
869 unsigned long pclk)
870{
871 /* We want a timeout > 1 pixel time, not ">=" */
872 u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1;
873
874 __raw_writel(ciclk_per_pixel, pcdev->base + CITOR);
875}
876
7102b773 877static void pxa_camera_activate(struct pxa_camera_dev *pcdev)
3bc43840
GL
878{
879 struct pxacamera_platform_data *pdata = pcdev->pdata;
979ea1dd 880 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
3bc43840
GL
881 u32 cicr4 = 0;
882
979ea1dd 883 dev_dbg(dev, "Registered platform device at %p data %p\n",
3bc43840
GL
884 pcdev, pdata);
885
886 if (pdata && pdata->init) {
979ea1dd
GL
887 dev_dbg(dev, "%s: Init gpios\n", __func__);
888 pdata->init(dev);
3bc43840
GL
889 }
890
5ca11fa3
EM
891 /* disable all interrupts */
892 __raw_writel(0x3ff, pcdev->base + CICR0);
3bc43840
GL
893
894 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
895 cicr4 |= CICR4_PCLK_EN;
896 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
897 cicr4 |= CICR4_MCLK_EN;
898 if (pcdev->platform_flags & PXA_CAMERA_PCP)
899 cicr4 |= CICR4_PCP;
900 if (pcdev->platform_flags & PXA_CAMERA_HSP)
901 cicr4 |= CICR4_HSP;
902 if (pcdev->platform_flags & PXA_CAMERA_VSP)
903 cicr4 |= CICR4_VSP;
904
cf34cba7
GL
905 __raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4);
906
907 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
908 /* Initialise the timeout under the assumption pclk = mclk */
909 recalculate_fifo_timeout(pcdev, pcdev->mclk);
910 else
911 /* "Safe default" - 13MHz */
912 recalculate_fifo_timeout(pcdev, 13000000);
3bc43840
GL
913
914 clk_enable(pcdev->clk);
915}
916
7102b773 917static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev)
3bc43840 918{
3bc43840 919 clk_disable(pcdev->clk);
3bc43840
GL
920}
921
922static irqreturn_t pxa_camera_irq(int irq, void *data)
923{
924 struct pxa_camera_dev *pcdev = data;
5ca11fa3 925 unsigned long status, cicr0;
256b0233
RJ
926 struct pxa_buffer *buf;
927 struct videobuf_buffer *vb;
3bc43840 928
5ca11fa3 929 status = __raw_readl(pcdev->base + CISR);
0166b743
GL
930 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
931 "Camera interrupt status 0x%lx\n", status);
3bc43840 932
e7c50688
GL
933 if (!status)
934 return IRQ_NONE;
935
5ca11fa3 936 __raw_writel(status, pcdev->base + CISR);
e7c50688
GL
937
938 if (status & CISR_EOF) {
256b0233
RJ
939 pcdev->active = list_first_entry(&pcdev->capture,
940 struct pxa_buffer, vb.queue);
941 vb = &pcdev->active->vb;
942 buf = container_of(vb, struct pxa_buffer, vb);
943 pxa_videobuf_set_actdma(pcdev, buf);
944
945 pxa_dma_start_channels(pcdev);
946
5ca11fa3
EM
947 cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM;
948 __raw_writel(cicr0, pcdev->base + CICR0);
e7c50688
GL
949 }
950
3bc43840
GL
951 return IRQ_HANDLED;
952}
953
1c3bb743
GL
954/*
955 * The following two functions absolutely depend on the fact, that
956 * there can be only one camera on PXA quick capture interface
957 * Called with .video_lock held
958 */
7102b773 959static int pxa_camera_add_device(struct soc_camera_device *icd)
3bc43840
GL
960{
961 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
962 struct pxa_camera_dev *pcdev = ici->priv;
3bc43840 963
979ea1dd
GL
964 if (pcdev->icd)
965 return -EBUSY;
3bc43840 966
7102b773 967 pxa_camera_activate(pcdev);
40e2e092
GL
968
969 pcdev->icd = icd;
3bc43840 970
0166b743 971 dev_info(icd->dev.parent, "PXA Camera driver attached to camera %d\n",
40e2e092 972 icd->devnum);
3bc43840 973
40e2e092 974 return 0;
3bc43840
GL
975}
976
1c3bb743 977/* Called with .video_lock held */
7102b773 978static void pxa_camera_remove_device(struct soc_camera_device *icd)
3bc43840
GL
979{
980 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
981 struct pxa_camera_dev *pcdev = ici->priv;
982
983 BUG_ON(icd != pcdev->icd);
984
0166b743 985 dev_info(icd->dev.parent, "PXA Camera driver detached from camera %d\n",
3bc43840
GL
986 icd->devnum);
987
988 /* disable capture, disable interrupts */
5ca11fa3 989 __raw_writel(0x3ff, pcdev->base + CICR0);
a5462e5b 990
3bc43840 991 /* Stop DMA engine */
a5462e5b
MR
992 DCSR(pcdev->dma_chans[0]) = 0;
993 DCSR(pcdev->dma_chans[1]) = 0;
994 DCSR(pcdev->dma_chans[2]) = 0;
3bc43840 995
7102b773 996 pxa_camera_deactivate(pcdev);
3bc43840
GL
997
998 pcdev->icd = NULL;
999}
1000
ad5f2e85
GL
1001static int test_platform_param(struct pxa_camera_dev *pcdev,
1002 unsigned char buswidth, unsigned long *flags)
3bc43840 1003{
ad5f2e85
GL
1004 /*
1005 * Platform specified synchronization and pixel clock polarities are
1006 * only a recommendation and are only used during probing. The PXA270
1007 * quick capture interface supports both.
1008 */
1009 *flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ?
1010 SOCAM_MASTER : SOCAM_SLAVE) |
1011 SOCAM_HSYNC_ACTIVE_HIGH |
1012 SOCAM_HSYNC_ACTIVE_LOW |
1013 SOCAM_VSYNC_ACTIVE_HIGH |
1014 SOCAM_VSYNC_ACTIVE_LOW |
2d9329f3 1015 SOCAM_DATA_ACTIVE_HIGH |
ad5f2e85
GL
1016 SOCAM_PCLK_SAMPLE_RISING |
1017 SOCAM_PCLK_SAMPLE_FALLING;
3bc43840
GL
1018
1019 /* If requested data width is supported by the platform, use it */
ad5f2e85 1020 switch (buswidth) {
3bc43840 1021 case 10:
ad5f2e85
GL
1022 if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10))
1023 return -EINVAL;
1024 *flags |= SOCAM_DATAWIDTH_10;
3bc43840
GL
1025 break;
1026 case 9:
ad5f2e85
GL
1027 if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9))
1028 return -EINVAL;
1029 *flags |= SOCAM_DATAWIDTH_9;
3bc43840
GL
1030 break;
1031 case 8:
ad5f2e85
GL
1032 if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8))
1033 return -EINVAL;
1034 *flags |= SOCAM_DATAWIDTH_8;
2a48fc73
RJ
1035 break;
1036 default:
1037 return -EINVAL;
3bc43840 1038 }
ad5f2e85
GL
1039
1040 return 0;
1041}
1042
1043static int pxa_camera_set_bus_param(struct soc_camera_device *icd, __u32 pixfmt)
1044{
64f5905e 1045 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
ad5f2e85
GL
1046 struct pxa_camera_dev *pcdev = ici->priv;
1047 unsigned long dw, bpp, bus_flags, camera_flags, common_flags;
5ca11fa3 1048 u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0;
ad5f2e85
GL
1049 int ret = test_platform_param(pcdev, icd->buswidth, &bus_flags);
1050
1051 if (ret < 0)
1052 return ret;
1053
1054 camera_flags = icd->ops->query_bus_param(icd);
1055
1056 common_flags = soc_camera_bus_param_compatible(camera_flags, bus_flags);
1057 if (!common_flags)
3bc43840
GL
1058 return -EINVAL;
1059
e7c50688
GL
1060 pcdev->channels = 1;
1061
ad5f2e85
GL
1062 /* Make choises, based on platform preferences */
1063 if ((common_flags & SOCAM_HSYNC_ACTIVE_HIGH) &&
1064 (common_flags & SOCAM_HSYNC_ACTIVE_LOW)) {
1065 if (pcdev->platform_flags & PXA_CAMERA_HSP)
1066 common_flags &= ~SOCAM_HSYNC_ACTIVE_HIGH;
1067 else
1068 common_flags &= ~SOCAM_HSYNC_ACTIVE_LOW;
1069 }
1070
1071 if ((common_flags & SOCAM_VSYNC_ACTIVE_HIGH) &&
1072 (common_flags & SOCAM_VSYNC_ACTIVE_LOW)) {
1073 if (pcdev->platform_flags & PXA_CAMERA_VSP)
1074 common_flags &= ~SOCAM_VSYNC_ACTIVE_HIGH;
1075 else
1076 common_flags &= ~SOCAM_VSYNC_ACTIVE_LOW;
1077 }
1078
1079 if ((common_flags & SOCAM_PCLK_SAMPLE_RISING) &&
1080 (common_flags & SOCAM_PCLK_SAMPLE_FALLING)) {
1081 if (pcdev->platform_flags & PXA_CAMERA_PCP)
1082 common_flags &= ~SOCAM_PCLK_SAMPLE_RISING;
1083 else
1084 common_flags &= ~SOCAM_PCLK_SAMPLE_FALLING;
1085 }
1086
1087 ret = icd->ops->set_bus_param(icd, common_flags);
3bc43840
GL
1088 if (ret < 0)
1089 return ret;
1090
1091 /* Datawidth is now guaranteed to be equal to one of the three values.
1092 * We fix bit-per-pixel equal to data-width... */
ad5f2e85
GL
1093 switch (common_flags & SOCAM_DATAWIDTH_MASK) {
1094 case SOCAM_DATAWIDTH_10:
3bc43840
GL
1095 dw = 4;
1096 bpp = 0x40;
1097 break;
ad5f2e85 1098 case SOCAM_DATAWIDTH_9:
3bc43840
GL
1099 dw = 3;
1100 bpp = 0x20;
1101 break;
1102 default:
1103 /* Actually it can only be 8 now,
1104 * default is just to silence compiler warnings */
ad5f2e85 1105 case SOCAM_DATAWIDTH_8:
3bc43840
GL
1106 dw = 2;
1107 bpp = 0;
1108 }
1109
1110 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1111 cicr4 |= CICR4_PCLK_EN;
1112 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
1113 cicr4 |= CICR4_MCLK_EN;
ad5f2e85 1114 if (common_flags & SOCAM_PCLK_SAMPLE_FALLING)
3bc43840 1115 cicr4 |= CICR4_PCP;
ad5f2e85 1116 if (common_flags & SOCAM_HSYNC_ACTIVE_LOW)
3bc43840 1117 cicr4 |= CICR4_HSP;
ad5f2e85 1118 if (common_flags & SOCAM_VSYNC_ACTIVE_LOW)
3bc43840
GL
1119 cicr4 |= CICR4_VSP;
1120
5ca11fa3 1121 cicr0 = __raw_readl(pcdev->base + CICR0);
3bc43840 1122 if (cicr0 & CICR0_ENB)
5ca11fa3 1123 __raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0);
a5462e5b 1124
a0705b07 1125 cicr1 = CICR1_PPL_VAL(icd->rect_current.width - 1) | bpp | dw;
a5462e5b
MR
1126
1127 switch (pixfmt) {
1128 case V4L2_PIX_FMT_YUV422P:
e7c50688 1129 pcdev->channels = 3;
a5462e5b 1130 cicr1 |= CICR1_YCBCR_F;
2a48fc73
RJ
1131 /*
1132 * Normally, pxa bus wants as input UYVY format. We allow all
1133 * reorderings of the YUV422 format, as no processing is done,
1134 * and the YUV stream is just passed through without any
1135 * transformation. Note that UYVY is the only format that
1136 * should be used if pxa framebuffer Overlay2 is used.
1137 */
1138 case V4L2_PIX_FMT_UYVY:
1139 case V4L2_PIX_FMT_VYUY:
a5462e5b 1140 case V4L2_PIX_FMT_YUYV:
2a48fc73 1141 case V4L2_PIX_FMT_YVYU:
a5462e5b
MR
1142 cicr1 |= CICR1_COLOR_SP_VAL(2);
1143 break;
1144 case V4L2_PIX_FMT_RGB555:
1145 cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) |
1146 CICR1_TBIT | CICR1_COLOR_SP_VAL(1);
1147 break;
1148 case V4L2_PIX_FMT_RGB565:
1149 cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2);
1150 break;
1151 }
1152
5ca11fa3 1153 cicr2 = 0;
a0705b07 1154 cicr3 = CICR3_LPF_VAL(icd->rect_current.height - 1) |
3bc43840 1155 CICR3_BFW_VAL(min((unsigned short)255, icd->y_skip_top));
cf34cba7 1156 cicr4 |= pcdev->mclk_divisor;
5ca11fa3
EM
1157
1158 __raw_writel(cicr1, pcdev->base + CICR1);
1159 __raw_writel(cicr2, pcdev->base + CICR2);
1160 __raw_writel(cicr3, pcdev->base + CICR3);
1161 __raw_writel(cicr4, pcdev->base + CICR4);
3bc43840
GL
1162
1163 /* CIF interrupts are not used, only DMA */
5ca11fa3
EM
1164 cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ?
1165 CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP));
1166 cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK;
1167 __raw_writel(cicr0, pcdev->base + CICR0);
3bc43840
GL
1168
1169 return 0;
1170}
1171
2a48fc73
RJ
1172static int pxa_camera_try_bus_param(struct soc_camera_device *icd,
1173 unsigned char buswidth)
ad5f2e85 1174{
cf34cba7 1175 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
ad5f2e85
GL
1176 struct pxa_camera_dev *pcdev = ici->priv;
1177 unsigned long bus_flags, camera_flags;
2a48fc73 1178 int ret = test_platform_param(pcdev, buswidth, &bus_flags);
ad5f2e85
GL
1179
1180 if (ret < 0)
1181 return ret;
1182
1183 camera_flags = icd->ops->query_bus_param(icd);
1184
1185 return soc_camera_bus_param_compatible(camera_flags, bus_flags) ? 0 : -EINVAL;
1186}
1187
2a48fc73
RJ
1188static const struct soc_camera_data_format pxa_camera_formats[] = {
1189 {
1190 .name = "Planar YUV422 16 bit",
1191 .depth = 16,
1192 .fourcc = V4L2_PIX_FMT_YUV422P,
1193 .colorspace = V4L2_COLORSPACE_JPEG,
1194 },
1195};
1196
1197static bool buswidth_supported(struct soc_camera_device *icd, int depth)
ad5f2e85 1198{
2a48fc73
RJ
1199 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1200 struct pxa_camera_dev *pcdev = ici->priv;
1201
1202 switch (depth) {
1203 case 8:
1204 return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8);
1205 case 9:
1206 return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9);
1207 case 10:
1208 return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10);
1209 }
1210 return false;
ad5f2e85
GL
1211}
1212
2a48fc73 1213static int required_buswidth(const struct soc_camera_data_format *fmt)
3bc43840 1214{
2a48fc73
RJ
1215 switch (fmt->fourcc) {
1216 case V4L2_PIX_FMT_UYVY:
1217 case V4L2_PIX_FMT_VYUY:
1218 case V4L2_PIX_FMT_YUYV:
1219 case V4L2_PIX_FMT_YVYU:
1220 case V4L2_PIX_FMT_RGB565:
1221 case V4L2_PIX_FMT_RGB555:
1222 return 8;
1223 default:
1224 return fmt->depth;
1225 }
1226}
1227
1228static int pxa_camera_get_formats(struct soc_camera_device *icd, int idx,
1229 struct soc_camera_format_xlate *xlate)
1230{
0166b743 1231 struct device *dev = icd->dev.parent;
2a48fc73
RJ
1232 int formats = 0, buswidth, ret;
1233
1234 buswidth = required_buswidth(icd->formats + idx);
1235
1236 if (!buswidth_supported(icd, buswidth))
1237 return 0;
3bc43840 1238
2a48fc73
RJ
1239 ret = pxa_camera_try_bus_param(icd, buswidth);
1240 if (ret < 0)
1241 return 0;
1242
1243 switch (icd->formats[idx].fourcc) {
1244 case V4L2_PIX_FMT_UYVY:
1245 formats++;
1246 if (xlate) {
1247 xlate->host_fmt = &pxa_camera_formats[0];
1248 xlate->cam_fmt = icd->formats + idx;
1249 xlate->buswidth = buswidth;
1250 xlate++;
0166b743 1251 dev_dbg(dev, "Providing format %s using %s\n",
2a48fc73
RJ
1252 pxa_camera_formats[0].name,
1253 icd->formats[idx].name);
1254 }
1255 case V4L2_PIX_FMT_VYUY:
1256 case V4L2_PIX_FMT_YUYV:
1257 case V4L2_PIX_FMT_YVYU:
1258 case V4L2_PIX_FMT_RGB565:
1259 case V4L2_PIX_FMT_RGB555:
1260 formats++;
1261 if (xlate) {
1262 xlate->host_fmt = icd->formats + idx;
1263 xlate->cam_fmt = icd->formats + idx;
1264 xlate->buswidth = buswidth;
1265 xlate++;
0166b743 1266 dev_dbg(dev, "Providing format %s packed\n",
2a48fc73
RJ
1267 icd->formats[idx].name);
1268 }
1269 break;
1270 default:
1271 /* Generic pass-through */
1272 formats++;
1273 if (xlate) {
1274 xlate->host_fmt = icd->formats + idx;
1275 xlate->cam_fmt = icd->formats + idx;
1276 xlate->buswidth = icd->formats[idx].depth;
1277 xlate++;
0166b743 1278 dev_dbg(dev,
2a48fc73
RJ
1279 "Providing format %s in pass-through mode\n",
1280 icd->formats[idx].name);
1281 }
1282 }
1283
1284 return formats;
1285}
1286
09e231b3 1287static int pxa_camera_set_crop(struct soc_camera_device *icd,
08590b96 1288 struct v4l2_crop *a)
09e231b3 1289{
08590b96 1290 struct v4l2_rect *rect = &a->c;
09e231b3
GL
1291 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1292 struct pxa_camera_dev *pcdev = ici->priv;
0166b743 1293 struct device *dev = icd->dev.parent;
c9c1f1c0 1294 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
09e231b3
GL
1295 struct soc_camera_sense sense = {
1296 .master_clock = pcdev->mclk,
1297 .pixel_clock_max = pcdev->ciclk / 4,
1298 };
1299 int ret;
1300
1301 /* If PCLK is used to latch data from the sensor, check sense */
1302 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1303 icd->sense = &sense;
1304
08590b96 1305 ret = v4l2_subdev_call(sd, video, s_crop, a);
09e231b3
GL
1306
1307 icd->sense = NULL;
1308
1309 if (ret < 0) {
0166b743 1310 dev_warn(dev, "Failed to crop to %ux%u@%u:%u\n",
09e231b3
GL
1311 rect->width, rect->height, rect->left, rect->top);
1312 } else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
1313 if (sense.pixel_clock > sense.pixel_clock_max) {
0166b743 1314 dev_err(dev,
09e231b3
GL
1315 "pixel clock %lu set by the camera too high!",
1316 sense.pixel_clock);
1317 return -EIO;
1318 }
1319 recalculate_fifo_timeout(pcdev, sense.pixel_clock);
1320 }
1321
1322 return ret;
1323}
1324
d8fac217 1325static int pxa_camera_set_fmt(struct soc_camera_device *icd,
09e231b3 1326 struct v4l2_format *f)
ad5f2e85 1327{
2a48fc73 1328 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
cf34cba7 1329 struct pxa_camera_dev *pcdev = ici->priv;
0166b743 1330 struct device *dev = icd->dev.parent;
c9c1f1c0 1331 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
0ad675eb
GL
1332 const struct soc_camera_data_format *cam_fmt = NULL;
1333 const struct soc_camera_format_xlate *xlate = NULL;
cf34cba7
GL
1334 struct soc_camera_sense sense = {
1335 .master_clock = pcdev->mclk,
1336 .pixel_clock_max = pcdev->ciclk / 4,
1337 };
09e231b3
GL
1338 struct v4l2_pix_format *pix = &f->fmt.pix;
1339 struct v4l2_format cam_f = *f;
0ad675eb 1340 int ret;
25c4d74e 1341
09e231b3
GL
1342 xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
1343 if (!xlate) {
0166b743 1344 dev_warn(dev, "Format %x not found\n", pix->pixelformat);
09e231b3 1345 return -EINVAL;
0ad675eb 1346 }
2a48fc73 1347
09e231b3
GL
1348 cam_fmt = xlate->cam_fmt;
1349
cf34cba7
GL
1350 /* If PCLK is used to latch data from the sensor, check sense */
1351 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1352 icd->sense = &sense;
1353
09e231b3 1354 cam_f.fmt.pix.pixelformat = cam_fmt->fourcc;
c9c1f1c0 1355 ret = v4l2_subdev_call(sd, video, s_fmt, f);
2a48fc73 1356
cf34cba7
GL
1357 icd->sense = NULL;
1358
1359 if (ret < 0) {
0166b743 1360 dev_warn(dev, "Failed to configure for format %x\n",
09e231b3 1361 pix->pixelformat);
cf34cba7
GL
1362 } else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
1363 if (sense.pixel_clock > sense.pixel_clock_max) {
0166b743 1364 dev_err(dev,
cf34cba7
GL
1365 "pixel clock %lu set by the camera too high!",
1366 sense.pixel_clock);
1367 return -EIO;
1368 }
1369 recalculate_fifo_timeout(pcdev, sense.pixel_clock);
1370 }
2a48fc73 1371
09e231b3 1372 if (!ret) {
0ad675eb
GL
1373 icd->buswidth = xlate->buswidth;
1374 icd->current_fmt = xlate->host_fmt;
2a48fc73 1375 }
25c4d74e
GL
1376
1377 return ret;
ad5f2e85
GL
1378}
1379
d8fac217
GL
1380static int pxa_camera_try_fmt(struct soc_camera_device *icd,
1381 struct v4l2_format *f)
3bc43840 1382{
2a48fc73 1383 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
c9c1f1c0 1384 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
2a48fc73
RJ
1385 const struct soc_camera_format_xlate *xlate;
1386 struct v4l2_pix_format *pix = &f->fmt.pix;
1387 __u32 pixfmt = pix->pixelformat;
06daa1af 1388 enum v4l2_field field;
bf507158 1389 int ret;
a2c8c68c 1390
2a48fc73
RJ
1391 xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
1392 if (!xlate) {
979ea1dd 1393 dev_warn(ici->v4l2_dev.dev, "Format %x not found\n", pixfmt);
25c4d74e 1394 return -EINVAL;
2a48fc73 1395 }
25c4d74e 1396
92a8337b 1397 /*
4a6b8df2
TP
1398 * Limit to pxa hardware capabilities. YUV422P planar format requires
1399 * images size to be a multiple of 16 bytes. If not, zeros will be
1400 * inserted between Y and U planes, and U and V planes, which violates
1401 * the YUV422P standard.
92a8337b 1402 */
4a6b8df2
TP
1403 v4l_bound_align_image(&pix->width, 48, 2048, 1,
1404 &pix->height, 32, 2048, 0,
1405 xlate->host_fmt->fourcc == V4L2_PIX_FMT_YUV422P ? 4 : 0);
92a8337b 1406
2a48fc73
RJ
1407 pix->bytesperline = pix->width *
1408 DIV_ROUND_UP(xlate->host_fmt->depth, 8);
1409 pix->sizeimage = pix->height * pix->bytesperline;
25c4d74e 1410
bf507158
GL
1411 /* camera has to see its format, but the user the original one */
1412 pix->pixelformat = xlate->cam_fmt->fourcc;
ad5f2e85 1413 /* limit to sensor capabilities */
c9c1f1c0 1414 ret = v4l2_subdev_call(sd, video, try_fmt, f);
bf507158
GL
1415 pix->pixelformat = xlate->host_fmt->fourcc;
1416
06daa1af
GL
1417 field = pix->field;
1418
1419 if (field == V4L2_FIELD_ANY) {
1420 pix->field = V4L2_FIELD_NONE;
1421 } else if (field != V4L2_FIELD_NONE) {
0166b743 1422 dev_err(icd->dev.parent, "Field type %d unsupported.\n", field);
06daa1af
GL
1423 return -EINVAL;
1424 }
1425
bf507158 1426 return ret;
3bc43840
GL
1427}
1428
7102b773
GL
1429static int pxa_camera_reqbufs(struct soc_camera_file *icf,
1430 struct v4l2_requestbuffers *p)
3bc43840
GL
1431{
1432 int i;
1433
1434 /* This is for locking debugging only. I removed spinlocks and now I
1435 * check whether .prepare is ever called on a linked buffer, or whether
1436 * a dma IRQ can occur for an in-work or unlinked buffer. Until now
1437 * it hadn't triggered */
1438 for (i = 0; i < p->count; i++) {
1439 struct pxa_buffer *buf = container_of(icf->vb_vidq.bufs[i],
1440 struct pxa_buffer, vb);
1441 buf->inwork = 0;
1442 INIT_LIST_HEAD(&buf->vb.queue);
1443 }
1444
1445 return 0;
1446}
1447
7102b773 1448static unsigned int pxa_camera_poll(struct file *file, poll_table *pt)
3bc43840
GL
1449{
1450 struct soc_camera_file *icf = file->private_data;
1451 struct pxa_buffer *buf;
1452
1453 buf = list_entry(icf->vb_vidq.stream.next, struct pxa_buffer,
1454 vb.stream);
1455
1456 poll_wait(file, &buf->vb.done, pt);
1457
1458 if (buf->vb.state == VIDEOBUF_DONE ||
1459 buf->vb.state == VIDEOBUF_ERROR)
1460 return POLLIN|POLLRDNORM;
1461
1462 return 0;
1463}
1464
7102b773
GL
1465static int pxa_camera_querycap(struct soc_camera_host *ici,
1466 struct v4l2_capability *cap)
3bc43840
GL
1467{
1468 /* cap->name is set by the firendly caller:-> */
1469 strlcpy(cap->card, pxa_cam_driver_description, sizeof(cap->card));
1470 cap->version = PXA_CAM_VERSION_CODE;
1471 cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
1472
1473 return 0;
1474}
1475
3f6ac497
RJ
1476static int pxa_camera_suspend(struct soc_camera_device *icd, pm_message_t state)
1477{
64f5905e 1478 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
3f6ac497
RJ
1479 struct pxa_camera_dev *pcdev = ici->priv;
1480 int i = 0, ret = 0;
1481
5ca11fa3
EM
1482 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0);
1483 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1);
1484 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2);
1485 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3);
1486 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4);
3f6ac497
RJ
1487
1488 if ((pcdev->icd) && (pcdev->icd->ops->suspend))
1489 ret = pcdev->icd->ops->suspend(pcdev->icd, state);
1490
1491 return ret;
1492}
1493
1494static int pxa_camera_resume(struct soc_camera_device *icd)
1495{
64f5905e 1496 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
3f6ac497
RJ
1497 struct pxa_camera_dev *pcdev = ici->priv;
1498 int i = 0, ret = 0;
1499
87f3dd77
EM
1500 DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
1501 DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
1502 DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
3f6ac497 1503
5ca11fa3
EM
1504 __raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0);
1505 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1);
1506 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2);
1507 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3);
1508 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4);
3f6ac497
RJ
1509
1510 if ((pcdev->icd) && (pcdev->icd->ops->resume))
1511 ret = pcdev->icd->ops->resume(pcdev->icd);
1512
1513 /* Restart frame capture if active buffer exists */
256b0233
RJ
1514 if (!ret && pcdev->active)
1515 pxa_camera_start_capture(pcdev);
3f6ac497
RJ
1516
1517 return ret;
1518}
1519
b8d9904c
GL
1520static struct soc_camera_host_ops pxa_soc_camera_host_ops = {
1521 .owner = THIS_MODULE,
1522 .add = pxa_camera_add_device,
1523 .remove = pxa_camera_remove_device,
3f6ac497
RJ
1524 .suspend = pxa_camera_suspend,
1525 .resume = pxa_camera_resume,
09e231b3 1526 .set_crop = pxa_camera_set_crop,
2a48fc73 1527 .get_formats = pxa_camera_get_formats,
d8fac217
GL
1528 .set_fmt = pxa_camera_set_fmt,
1529 .try_fmt = pxa_camera_try_fmt,
092d3921 1530 .init_videobuf = pxa_camera_init_videobuf,
b8d9904c
GL
1531 .reqbufs = pxa_camera_reqbufs,
1532 .poll = pxa_camera_poll,
1533 .querycap = pxa_camera_querycap,
b8d9904c
GL
1534 .set_bus_param = pxa_camera_set_bus_param,
1535};
1536
e36bc31f 1537static int __devinit pxa_camera_probe(struct platform_device *pdev)
3bc43840
GL
1538{
1539 struct pxa_camera_dev *pcdev;
1540 struct resource *res;
1541 void __iomem *base;
02da4659 1542 int irq;
3bc43840
GL
1543 int err = 0;
1544
1545 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1546 irq = platform_get_irq(pdev, 0);
02da4659 1547 if (!res || irq < 0) {
3bc43840
GL
1548 err = -ENODEV;
1549 goto exit;
1550 }
1551
1552 pcdev = kzalloc(sizeof(*pcdev), GFP_KERNEL);
1553 if (!pcdev) {
7102b773 1554 dev_err(&pdev->dev, "Could not allocate pcdev\n");
3bc43840
GL
1555 err = -ENOMEM;
1556 goto exit;
1557 }
1558
e0d8b13a 1559 pcdev->clk = clk_get(&pdev->dev, NULL);
3bc43840
GL
1560 if (IS_ERR(pcdev->clk)) {
1561 err = PTR_ERR(pcdev->clk);
1562 goto exit_kfree;
1563 }
1564
3bc43840
GL
1565 pcdev->res = res;
1566
1567 pcdev->pdata = pdev->dev.platform_data;
1568 pcdev->platform_flags = pcdev->pdata->flags;
ad5f2e85
GL
1569 if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 |
1570 PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) {
3bc43840
GL
1571 /* Platform hasn't set available data widths. This is bad.
1572 * Warn and use a default. */
1573 dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
1574 "data widths, using default 10 bit\n");
1575 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
1576 }
cf34cba7
GL
1577 pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
1578 if (!pcdev->mclk) {
3bc43840 1579 dev_warn(&pdev->dev,
cf34cba7 1580 "mclk == 0! Please, fix your platform data. "
3bc43840 1581 "Using default 20MHz\n");
cf34cba7 1582 pcdev->mclk = 20000000;
3bc43840
GL
1583 }
1584
40e2e092 1585 pcdev->mclk_divisor = mclk_get_divisor(pdev, pcdev);
cf34cba7 1586
3bc43840
GL
1587 INIT_LIST_HEAD(&pcdev->capture);
1588 spin_lock_init(&pcdev->lock);
1589
1590 /*
1591 * Request the regions.
1592 */
eb6c8558 1593 if (!request_mem_region(res->start, resource_size(res),
3bc43840
GL
1594 PXA_CAM_DRV_NAME)) {
1595 err = -EBUSY;
1596 goto exit_clk;
1597 }
1598
eb6c8558 1599 base = ioremap(res->start, resource_size(res));
3bc43840
GL
1600 if (!base) {
1601 err = -ENOMEM;
1602 goto exit_release;
1603 }
1604 pcdev->irq = irq;
1605 pcdev->base = base;
3bc43840
GL
1606
1607 /* request dma */
de3e3b82 1608 err = pxa_request_dma("CI_Y", DMA_PRIO_HIGH,
1609 pxa_camera_dma_irq_y, pcdev);
1610 if (err < 0) {
eff505fa 1611 dev_err(&pdev->dev, "Can't request DMA for Y\n");
3bc43840
GL
1612 goto exit_iounmap;
1613 }
de3e3b82 1614 pcdev->dma_chans[0] = err;
eff505fa 1615 dev_dbg(&pdev->dev, "got DMA channel %d\n", pcdev->dma_chans[0]);
a5462e5b 1616
de3e3b82 1617 err = pxa_request_dma("CI_U", DMA_PRIO_HIGH,
1618 pxa_camera_dma_irq_u, pcdev);
1619 if (err < 0) {
eff505fa 1620 dev_err(&pdev->dev, "Can't request DMA for U\n");
a5462e5b
MR
1621 goto exit_free_dma_y;
1622 }
de3e3b82 1623 pcdev->dma_chans[1] = err;
eff505fa 1624 dev_dbg(&pdev->dev, "got DMA channel (U) %d\n", pcdev->dma_chans[1]);
a5462e5b 1625
de3e3b82 1626 err = pxa_request_dma("CI_V", DMA_PRIO_HIGH,
1627 pxa_camera_dma_irq_v, pcdev);
1628 if (err < 0) {
eff505fa 1629 dev_err(&pdev->dev, "Can't request DMA for V\n");
a5462e5b
MR
1630 goto exit_free_dma_u;
1631 }
de3e3b82 1632 pcdev->dma_chans[2] = err;
eff505fa 1633 dev_dbg(&pdev->dev, "got DMA channel (V) %d\n", pcdev->dma_chans[2]);
3bc43840 1634
87f3dd77
EM
1635 DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
1636 DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
1637 DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
3bc43840
GL
1638
1639 /* request irq */
1640 err = request_irq(pcdev->irq, pxa_camera_irq, 0, PXA_CAM_DRV_NAME,
1641 pcdev);
1642 if (err) {
eff505fa 1643 dev_err(&pdev->dev, "Camera interrupt register failed \n");
3bc43840
GL
1644 goto exit_free_dma;
1645 }
1646
eb6c8558
GL
1647 pcdev->soc_host.drv_name = PXA_CAM_DRV_NAME;
1648 pcdev->soc_host.ops = &pxa_soc_camera_host_ops;
1649 pcdev->soc_host.priv = pcdev;
979ea1dd 1650 pcdev->soc_host.v4l2_dev.dev = &pdev->dev;
eb6c8558 1651 pcdev->soc_host.nr = pdev->id;
eff505fa 1652
eb6c8558 1653 err = soc_camera_host_register(&pcdev->soc_host);
3bc43840
GL
1654 if (err)
1655 goto exit_free_irq;
1656
1657 return 0;
1658
1659exit_free_irq:
1660 free_irq(pcdev->irq, pcdev);
1661exit_free_dma:
a5462e5b
MR
1662 pxa_free_dma(pcdev->dma_chans[2]);
1663exit_free_dma_u:
1664 pxa_free_dma(pcdev->dma_chans[1]);
1665exit_free_dma_y:
1666 pxa_free_dma(pcdev->dma_chans[0]);
3bc43840
GL
1667exit_iounmap:
1668 iounmap(base);
1669exit_release:
eb6c8558 1670 release_mem_region(res->start, resource_size(res));
3bc43840
GL
1671exit_clk:
1672 clk_put(pcdev->clk);
1673exit_kfree:
1674 kfree(pcdev);
1675exit:
1676 return err;
1677}
1678
1679static int __devexit pxa_camera_remove(struct platform_device *pdev)
1680{
eff505fa
GL
1681 struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
1682 struct pxa_camera_dev *pcdev = container_of(soc_host,
1683 struct pxa_camera_dev, soc_host);
3bc43840
GL
1684 struct resource *res;
1685
1686 clk_put(pcdev->clk);
1687
a5462e5b
MR
1688 pxa_free_dma(pcdev->dma_chans[0]);
1689 pxa_free_dma(pcdev->dma_chans[1]);
1690 pxa_free_dma(pcdev->dma_chans[2]);
3bc43840
GL
1691 free_irq(pcdev->irq, pcdev);
1692
eff505fa 1693 soc_camera_host_unregister(soc_host);
3bc43840
GL
1694
1695 iounmap(pcdev->base);
1696
1697 res = pcdev->res;
eb6c8558 1698 release_mem_region(res->start, resource_size(res));
3bc43840
GL
1699
1700 kfree(pcdev);
1701
7102b773 1702 dev_info(&pdev->dev, "PXA Camera driver unloaded\n");
3bc43840 1703
3bc43840
GL
1704 return 0;
1705}
1706
3bc43840
GL
1707static struct platform_driver pxa_camera_driver = {
1708 .driver = {
1709 .name = PXA_CAM_DRV_NAME,
1710 },
1711 .probe = pxa_camera_probe,
e36bc31f 1712 .remove = __devexit_p(pxa_camera_remove),
3bc43840
GL
1713};
1714
1715
e36bc31f 1716static int __init pxa_camera_init(void)
3bc43840
GL
1717{
1718 return platform_driver_register(&pxa_camera_driver);
1719}
1720
1721static void __exit pxa_camera_exit(void)
1722{
01c1e4ca 1723 platform_driver_unregister(&pxa_camera_driver);
3bc43840
GL
1724}
1725
1726module_init(pxa_camera_init);
1727module_exit(pxa_camera_exit);
1728
1729MODULE_DESCRIPTION("PXA27x SoC Camera Host driver");
1730MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>");
1731MODULE_LICENSE("GPL");
40e2e092 1732MODULE_ALIAS("platform:" PXA_CAM_DRV_NAME);
This page took 0.297389 seconds and 5 git commands to generate.