mfd: Prevent STMPE from abusing mfd_add_devices' irq_base parameter
[deliverable/linux.git] / drivers / mfd / stmpe.c
CommitLineData
27e34995 1/*
1a6e4b74
VK
2 * ST Microelectronics MFD: stmpe's driver
3 *
27e34995
RV
4 * Copyright (C) ST-Ericsson SA 2010
5 *
6 * License Terms: GNU General Public License, version 2
7 * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
8 */
9
73de16db 10#include <linux/gpio.h>
dba61c8f 11#include <linux/export.h>
27e34995 12#include <linux/kernel.h>
27e34995
RV
13#include <linux/interrupt.h>
14#include <linux/irq.h>
1a6e4b74 15#include <linux/pm.h>
27e34995 16#include <linux/slab.h>
27e34995 17#include <linux/mfd/core.h>
27e34995
RV
18#include "stmpe.h"
19
20static int __stmpe_enable(struct stmpe *stmpe, unsigned int blocks)
21{
22 return stmpe->variant->enable(stmpe, blocks, true);
23}
24
25static int __stmpe_disable(struct stmpe *stmpe, unsigned int blocks)
26{
27 return stmpe->variant->enable(stmpe, blocks, false);
28}
29
30static int __stmpe_reg_read(struct stmpe *stmpe, u8 reg)
31{
32 int ret;
33
1a6e4b74 34 ret = stmpe->ci->read_byte(stmpe, reg);
27e34995 35 if (ret < 0)
1a6e4b74 36 dev_err(stmpe->dev, "failed to read reg %#x: %d\n", reg, ret);
27e34995
RV
37
38 dev_vdbg(stmpe->dev, "rd: reg %#x => data %#x\n", reg, ret);
39
40 return ret;
41}
42
43static int __stmpe_reg_write(struct stmpe *stmpe, u8 reg, u8 val)
44{
45 int ret;
46
47 dev_vdbg(stmpe->dev, "wr: reg %#x <= %#x\n", reg, val);
48
1a6e4b74 49 ret = stmpe->ci->write_byte(stmpe, reg, val);
27e34995 50 if (ret < 0)
1a6e4b74 51 dev_err(stmpe->dev, "failed to write reg %#x: %d\n", reg, ret);
27e34995
RV
52
53 return ret;
54}
55
56static int __stmpe_set_bits(struct stmpe *stmpe, u8 reg, u8 mask, u8 val)
57{
58 int ret;
59
60 ret = __stmpe_reg_read(stmpe, reg);
61 if (ret < 0)
62 return ret;
63
64 ret &= ~mask;
65 ret |= val;
66
67 return __stmpe_reg_write(stmpe, reg, ret);
68}
69
70static int __stmpe_block_read(struct stmpe *stmpe, u8 reg, u8 length,
71 u8 *values)
72{
73 int ret;
74
1a6e4b74 75 ret = stmpe->ci->read_block(stmpe, reg, length, values);
27e34995 76 if (ret < 0)
1a6e4b74 77 dev_err(stmpe->dev, "failed to read regs %#x: %d\n", reg, ret);
27e34995
RV
78
79 dev_vdbg(stmpe->dev, "rd: reg %#x (%d) => ret %#x\n", reg, length, ret);
80 stmpe_dump_bytes("stmpe rd: ", values, length);
81
82 return ret;
83}
84
85static int __stmpe_block_write(struct stmpe *stmpe, u8 reg, u8 length,
86 const u8 *values)
87{
88 int ret;
89
90 dev_vdbg(stmpe->dev, "wr: regs %#x (%d)\n", reg, length);
91 stmpe_dump_bytes("stmpe wr: ", values, length);
92
1a6e4b74 93 ret = stmpe->ci->write_block(stmpe, reg, length, values);
27e34995 94 if (ret < 0)
1a6e4b74 95 dev_err(stmpe->dev, "failed to write regs %#x: %d\n", reg, ret);
27e34995
RV
96
97 return ret;
98}
99
100/**
101 * stmpe_enable - enable blocks on an STMPE device
102 * @stmpe: Device to work on
103 * @blocks: Mask of blocks (enum stmpe_block values) to enable
104 */
105int stmpe_enable(struct stmpe *stmpe, unsigned int blocks)
106{
107 int ret;
108
109 mutex_lock(&stmpe->lock);
110 ret = __stmpe_enable(stmpe, blocks);
111 mutex_unlock(&stmpe->lock);
112
113 return ret;
114}
115EXPORT_SYMBOL_GPL(stmpe_enable);
116
117/**
118 * stmpe_disable - disable blocks on an STMPE device
119 * @stmpe: Device to work on
120 * @blocks: Mask of blocks (enum stmpe_block values) to enable
121 */
122int stmpe_disable(struct stmpe *stmpe, unsigned int blocks)
123{
124 int ret;
125
126 mutex_lock(&stmpe->lock);
127 ret = __stmpe_disable(stmpe, blocks);
128 mutex_unlock(&stmpe->lock);
129
130 return ret;
131}
132EXPORT_SYMBOL_GPL(stmpe_disable);
133
134/**
135 * stmpe_reg_read() - read a single STMPE register
136 * @stmpe: Device to read from
137 * @reg: Register to read
138 */
139int stmpe_reg_read(struct stmpe *stmpe, u8 reg)
140{
141 int ret;
142
143 mutex_lock(&stmpe->lock);
144 ret = __stmpe_reg_read(stmpe, reg);
145 mutex_unlock(&stmpe->lock);
146
147 return ret;
148}
149EXPORT_SYMBOL_GPL(stmpe_reg_read);
150
151/**
152 * stmpe_reg_write() - write a single STMPE register
153 * @stmpe: Device to write to
154 * @reg: Register to write
155 * @val: Value to write
156 */
157int stmpe_reg_write(struct stmpe *stmpe, u8 reg, u8 val)
158{
159 int ret;
160
161 mutex_lock(&stmpe->lock);
162 ret = __stmpe_reg_write(stmpe, reg, val);
163 mutex_unlock(&stmpe->lock);
164
165 return ret;
166}
167EXPORT_SYMBOL_GPL(stmpe_reg_write);
168
169/**
170 * stmpe_set_bits() - set the value of a bitfield in a STMPE register
171 * @stmpe: Device to write to
172 * @reg: Register to write
173 * @mask: Mask of bits to set
174 * @val: Value to set
175 */
176int stmpe_set_bits(struct stmpe *stmpe, u8 reg, u8 mask, u8 val)
177{
178 int ret;
179
180 mutex_lock(&stmpe->lock);
181 ret = __stmpe_set_bits(stmpe, reg, mask, val);
182 mutex_unlock(&stmpe->lock);
183
184 return ret;
185}
186EXPORT_SYMBOL_GPL(stmpe_set_bits);
187
188/**
189 * stmpe_block_read() - read multiple STMPE registers
190 * @stmpe: Device to read from
191 * @reg: First register
192 * @length: Number of registers
193 * @values: Buffer to write to
194 */
195int stmpe_block_read(struct stmpe *stmpe, u8 reg, u8 length, u8 *values)
196{
197 int ret;
198
199 mutex_lock(&stmpe->lock);
200 ret = __stmpe_block_read(stmpe, reg, length, values);
201 mutex_unlock(&stmpe->lock);
202
203 return ret;
204}
205EXPORT_SYMBOL_GPL(stmpe_block_read);
206
207/**
208 * stmpe_block_write() - write multiple STMPE registers
209 * @stmpe: Device to write to
210 * @reg: First register
211 * @length: Number of registers
212 * @values: Values to write
213 */
214int stmpe_block_write(struct stmpe *stmpe, u8 reg, u8 length,
215 const u8 *values)
216{
217 int ret;
218
219 mutex_lock(&stmpe->lock);
220 ret = __stmpe_block_write(stmpe, reg, length, values);
221 mutex_unlock(&stmpe->lock);
222
223 return ret;
224}
225EXPORT_SYMBOL_GPL(stmpe_block_write);
226
227/**
4dcaa6b6 228 * stmpe_set_altfunc()- set the alternate function for STMPE pins
27e34995
RV
229 * @stmpe: Device to configure
230 * @pins: Bitmask of pins to affect
231 * @block: block to enable alternate functions for
232 *
233 * @pins is assumed to have a bit set for each of the bits whose alternate
234 * function is to be changed, numbered according to the GPIOXY numbers.
235 *
236 * If the GPIO module is not enabled, this function automatically enables it in
237 * order to perform the change.
238 */
239int stmpe_set_altfunc(struct stmpe *stmpe, u32 pins, enum stmpe_block block)
240{
241 struct stmpe_variant_info *variant = stmpe->variant;
242 u8 regaddr = stmpe->regs[STMPE_IDX_GPAFR_U_MSB];
243 int af_bits = variant->af_bits;
244 int numregs = DIV_ROUND_UP(stmpe->num_gpios * af_bits, 8);
27e34995
RV
245 int mask = (1 << af_bits) - 1;
246 u8 regs[numregs];
7f7f4ea1
VK
247 int af, afperreg, ret;
248
249 if (!variant->get_altfunc)
250 return 0;
27e34995 251
7f7f4ea1 252 afperreg = 8 / af_bits;
27e34995
RV
253 mutex_lock(&stmpe->lock);
254
255 ret = __stmpe_enable(stmpe, STMPE_BLOCK_GPIO);
256 if (ret < 0)
257 goto out;
258
259 ret = __stmpe_block_read(stmpe, regaddr, numregs, regs);
260 if (ret < 0)
261 goto out;
262
263 af = variant->get_altfunc(stmpe, block);
264
265 while (pins) {
266 int pin = __ffs(pins);
267 int regoffset = numregs - (pin / afperreg) - 1;
268 int pos = (pin % afperreg) * (8 / afperreg);
269
270 regs[regoffset] &= ~(mask << pos);
271 regs[regoffset] |= af << pos;
272
273 pins &= ~(1 << pin);
274 }
275
276 ret = __stmpe_block_write(stmpe, regaddr, numregs, regs);
277
278out:
279 mutex_unlock(&stmpe->lock);
280 return ret;
281}
282EXPORT_SYMBOL_GPL(stmpe_set_altfunc);
283
284/*
285 * GPIO (all variants)
286 */
287
288static struct resource stmpe_gpio_resources[] = {
289 /* Start and end filled dynamically */
290 {
291 .flags = IORESOURCE_IRQ,
292 },
293};
294
295static struct mfd_cell stmpe_gpio_cell = {
296 .name = "stmpe-gpio",
297 .resources = stmpe_gpio_resources,
298 .num_resources = ARRAY_SIZE(stmpe_gpio_resources),
299};
300
e31f9b82
CB
301static struct mfd_cell stmpe_gpio_cell_noirq = {
302 .name = "stmpe-gpio",
303 /* gpio cell resources consist of an irq only so no resources here */
304};
305
27e34995
RV
306/*
307 * Keypad (1601, 2401, 2403)
308 */
309
310static struct resource stmpe_keypad_resources[] = {
311 {
312 .name = "KEYPAD",
27e34995
RV
313 .flags = IORESOURCE_IRQ,
314 },
315 {
316 .name = "KEYPAD_OVER",
27e34995
RV
317 .flags = IORESOURCE_IRQ,
318 },
319};
320
321static struct mfd_cell stmpe_keypad_cell = {
322 .name = "stmpe-keypad",
323 .resources = stmpe_keypad_resources,
324 .num_resources = ARRAY_SIZE(stmpe_keypad_resources),
325};
326
7f7f4ea1
VK
327/*
328 * STMPE801
329 */
330static const u8 stmpe801_regs[] = {
331 [STMPE_IDX_CHIP_ID] = STMPE801_REG_CHIP_ID,
332 [STMPE_IDX_ICR_LSB] = STMPE801_REG_SYS_CTRL,
333 [STMPE_IDX_GPMR_LSB] = STMPE801_REG_GPIO_MP_STA,
334 [STMPE_IDX_GPSR_LSB] = STMPE801_REG_GPIO_SET_PIN,
335 [STMPE_IDX_GPCR_LSB] = STMPE801_REG_GPIO_SET_PIN,
336 [STMPE_IDX_GPDR_LSB] = STMPE801_REG_GPIO_DIR,
337 [STMPE_IDX_IEGPIOR_LSB] = STMPE801_REG_GPIO_INT_EN,
338 [STMPE_IDX_ISGPIOR_MSB] = STMPE801_REG_GPIO_INT_STA,
339
340};
341
342static struct stmpe_variant_block stmpe801_blocks[] = {
343 {
344 .cell = &stmpe_gpio_cell,
345 .irq = 0,
346 .block = STMPE_BLOCK_GPIO,
347 },
348};
349
e31f9b82
CB
350static struct stmpe_variant_block stmpe801_blocks_noirq[] = {
351 {
352 .cell = &stmpe_gpio_cell_noirq,
353 .block = STMPE_BLOCK_GPIO,
354 },
355};
356
7f7f4ea1
VK
357static int stmpe801_enable(struct stmpe *stmpe, unsigned int blocks,
358 bool enable)
359{
360 if (blocks & STMPE_BLOCK_GPIO)
361 return 0;
362 else
363 return -EINVAL;
364}
365
366static struct stmpe_variant_info stmpe801 = {
367 .name = "stmpe801",
368 .id_val = STMPE801_ID,
369 .id_mask = 0xffff,
370 .num_gpios = 8,
371 .regs = stmpe801_regs,
372 .blocks = stmpe801_blocks,
373 .num_blocks = ARRAY_SIZE(stmpe801_blocks),
374 .num_irqs = STMPE801_NR_INTERNAL_IRQS,
375 .enable = stmpe801_enable,
376};
377
e31f9b82
CB
378static struct stmpe_variant_info stmpe801_noirq = {
379 .name = "stmpe801",
380 .id_val = STMPE801_ID,
381 .id_mask = 0xffff,
382 .num_gpios = 8,
383 .regs = stmpe801_regs,
384 .blocks = stmpe801_blocks_noirq,
385 .num_blocks = ARRAY_SIZE(stmpe801_blocks_noirq),
386 .enable = stmpe801_enable,
387};
388
27e34995 389/*
1cda2394 390 * Touchscreen (STMPE811 or STMPE610)
27e34995
RV
391 */
392
393static struct resource stmpe_ts_resources[] = {
394 {
395 .name = "TOUCH_DET",
27e34995
RV
396 .flags = IORESOURCE_IRQ,
397 },
398 {
399 .name = "FIFO_TH",
27e34995
RV
400 .flags = IORESOURCE_IRQ,
401 },
402};
403
404static struct mfd_cell stmpe_ts_cell = {
405 .name = "stmpe-ts",
406 .resources = stmpe_ts_resources,
407 .num_resources = ARRAY_SIZE(stmpe_ts_resources),
408};
409
410/*
1cda2394 411 * STMPE811 or STMPE610
27e34995
RV
412 */
413
414static const u8 stmpe811_regs[] = {
415 [STMPE_IDX_CHIP_ID] = STMPE811_REG_CHIP_ID,
416 [STMPE_IDX_ICR_LSB] = STMPE811_REG_INT_CTRL,
417 [STMPE_IDX_IER_LSB] = STMPE811_REG_INT_EN,
418 [STMPE_IDX_ISR_MSB] = STMPE811_REG_INT_STA,
419 [STMPE_IDX_GPMR_LSB] = STMPE811_REG_GPIO_MP_STA,
420 [STMPE_IDX_GPSR_LSB] = STMPE811_REG_GPIO_SET_PIN,
421 [STMPE_IDX_GPCR_LSB] = STMPE811_REG_GPIO_CLR_PIN,
422 [STMPE_IDX_GPDR_LSB] = STMPE811_REG_GPIO_DIR,
423 [STMPE_IDX_GPRER_LSB] = STMPE811_REG_GPIO_RE,
424 [STMPE_IDX_GPFER_LSB] = STMPE811_REG_GPIO_FE,
425 [STMPE_IDX_GPAFR_U_MSB] = STMPE811_REG_GPIO_AF,
426 [STMPE_IDX_IEGPIOR_LSB] = STMPE811_REG_GPIO_INT_EN,
427 [STMPE_IDX_ISGPIOR_MSB] = STMPE811_REG_GPIO_INT_STA,
428 [STMPE_IDX_GPEDR_MSB] = STMPE811_REG_GPIO_ED,
429};
430
431static struct stmpe_variant_block stmpe811_blocks[] = {
432 {
433 .cell = &stmpe_gpio_cell,
434 .irq = STMPE811_IRQ_GPIOC,
435 .block = STMPE_BLOCK_GPIO,
436 },
437 {
438 .cell = &stmpe_ts_cell,
439 .irq = STMPE811_IRQ_TOUCH_DET,
440 .block = STMPE_BLOCK_TOUCHSCREEN,
441 },
442};
443
444static int stmpe811_enable(struct stmpe *stmpe, unsigned int blocks,
445 bool enable)
446{
447 unsigned int mask = 0;
448
449 if (blocks & STMPE_BLOCK_GPIO)
450 mask |= STMPE811_SYS_CTRL2_GPIO_OFF;
451
452 if (blocks & STMPE_BLOCK_ADC)
453 mask |= STMPE811_SYS_CTRL2_ADC_OFF;
454
455 if (blocks & STMPE_BLOCK_TOUCHSCREEN)
456 mask |= STMPE811_SYS_CTRL2_TSC_OFF;
457
458 return __stmpe_set_bits(stmpe, STMPE811_REG_SYS_CTRL2, mask,
459 enable ? 0 : mask);
460}
461
462static int stmpe811_get_altfunc(struct stmpe *stmpe, enum stmpe_block block)
463{
464 /* 0 for touchscreen, 1 for GPIO */
465 return block != STMPE_BLOCK_TOUCHSCREEN;
466}
467
468static struct stmpe_variant_info stmpe811 = {
469 .name = "stmpe811",
470 .id_val = 0x0811,
471 .id_mask = 0xffff,
472 .num_gpios = 8,
473 .af_bits = 1,
474 .regs = stmpe811_regs,
475 .blocks = stmpe811_blocks,
476 .num_blocks = ARRAY_SIZE(stmpe811_blocks),
477 .num_irqs = STMPE811_NR_INTERNAL_IRQS,
478 .enable = stmpe811_enable,
479 .get_altfunc = stmpe811_get_altfunc,
480};
481
1cda2394
VK
482/* Similar to 811, except number of gpios */
483static struct stmpe_variant_info stmpe610 = {
484 .name = "stmpe610",
485 .id_val = 0x0811,
486 .id_mask = 0xffff,
487 .num_gpios = 6,
488 .af_bits = 1,
489 .regs = stmpe811_regs,
490 .blocks = stmpe811_blocks,
491 .num_blocks = ARRAY_SIZE(stmpe811_blocks),
492 .num_irqs = STMPE811_NR_INTERNAL_IRQS,
493 .enable = stmpe811_enable,
494 .get_altfunc = stmpe811_get_altfunc,
495};
496
27e34995
RV
497/*
498 * STMPE1601
499 */
500
501static const u8 stmpe1601_regs[] = {
502 [STMPE_IDX_CHIP_ID] = STMPE1601_REG_CHIP_ID,
503 [STMPE_IDX_ICR_LSB] = STMPE1601_REG_ICR_LSB,
504 [STMPE_IDX_IER_LSB] = STMPE1601_REG_IER_LSB,
505 [STMPE_IDX_ISR_MSB] = STMPE1601_REG_ISR_MSB,
506 [STMPE_IDX_GPMR_LSB] = STMPE1601_REG_GPIO_MP_LSB,
507 [STMPE_IDX_GPSR_LSB] = STMPE1601_REG_GPIO_SET_LSB,
508 [STMPE_IDX_GPCR_LSB] = STMPE1601_REG_GPIO_CLR_LSB,
509 [STMPE_IDX_GPDR_LSB] = STMPE1601_REG_GPIO_SET_DIR_LSB,
510 [STMPE_IDX_GPRER_LSB] = STMPE1601_REG_GPIO_RE_LSB,
511 [STMPE_IDX_GPFER_LSB] = STMPE1601_REG_GPIO_FE_LSB,
512 [STMPE_IDX_GPAFR_U_MSB] = STMPE1601_REG_GPIO_AF_U_MSB,
513 [STMPE_IDX_IEGPIOR_LSB] = STMPE1601_REG_INT_EN_GPIO_MASK_LSB,
514 [STMPE_IDX_ISGPIOR_MSB] = STMPE1601_REG_INT_STA_GPIO_MSB,
515 [STMPE_IDX_GPEDR_MSB] = STMPE1601_REG_GPIO_ED_MSB,
516};
517
518static struct stmpe_variant_block stmpe1601_blocks[] = {
519 {
520 .cell = &stmpe_gpio_cell,
521 .irq = STMPE24XX_IRQ_GPIOC,
522 .block = STMPE_BLOCK_GPIO,
523 },
524 {
525 .cell = &stmpe_keypad_cell,
526 .irq = STMPE24XX_IRQ_KEYPAD,
527 .block = STMPE_BLOCK_KEYPAD,
528 },
529};
530
5981f4e6
SI
531/* supported autosleep timeout delay (in msecs) */
532static const int stmpe_autosleep_delay[] = {
533 4, 16, 32, 64, 128, 256, 512, 1024,
534};
535
536static int stmpe_round_timeout(int timeout)
537{
538 int i;
539
540 for (i = 0; i < ARRAY_SIZE(stmpe_autosleep_delay); i++) {
541 if (stmpe_autosleep_delay[i] >= timeout)
542 return i;
543 }
544
545 /*
546 * requests for delays longer than supported should not return the
547 * longest supported delay
548 */
549 return -EINVAL;
550}
551
552static int stmpe_autosleep(struct stmpe *stmpe, int autosleep_timeout)
553{
554 int ret;
555
556 if (!stmpe->variant->enable_autosleep)
557 return -ENOSYS;
558
559 mutex_lock(&stmpe->lock);
560 ret = stmpe->variant->enable_autosleep(stmpe, autosleep_timeout);
561 mutex_unlock(&stmpe->lock);
562
563 return ret;
564}
565
566/*
567 * Both stmpe 1601/2403 support same layout for autosleep
568 */
569static int stmpe1601_autosleep(struct stmpe *stmpe,
570 int autosleep_timeout)
571{
572 int ret, timeout;
573
574 /* choose the best available timeout */
575 timeout = stmpe_round_timeout(autosleep_timeout);
576 if (timeout < 0) {
577 dev_err(stmpe->dev, "invalid timeout\n");
578 return timeout;
579 }
580
581 ret = __stmpe_set_bits(stmpe, STMPE1601_REG_SYS_CTRL2,
582 STMPE1601_AUTOSLEEP_TIMEOUT_MASK,
583 timeout);
584 if (ret < 0)
585 return ret;
586
587 return __stmpe_set_bits(stmpe, STMPE1601_REG_SYS_CTRL2,
588 STPME1601_AUTOSLEEP_ENABLE,
589 STPME1601_AUTOSLEEP_ENABLE);
590}
591
27e34995
RV
592static int stmpe1601_enable(struct stmpe *stmpe, unsigned int blocks,
593 bool enable)
594{
595 unsigned int mask = 0;
596
597 if (blocks & STMPE_BLOCK_GPIO)
598 mask |= STMPE1601_SYS_CTRL_ENABLE_GPIO;
599
600 if (blocks & STMPE_BLOCK_KEYPAD)
601 mask |= STMPE1601_SYS_CTRL_ENABLE_KPC;
602
603 return __stmpe_set_bits(stmpe, STMPE1601_REG_SYS_CTRL, mask,
604 enable ? mask : 0);
605}
606
607static int stmpe1601_get_altfunc(struct stmpe *stmpe, enum stmpe_block block)
608{
609 switch (block) {
610 case STMPE_BLOCK_PWM:
611 return 2;
612
613 case STMPE_BLOCK_KEYPAD:
614 return 1;
615
616 case STMPE_BLOCK_GPIO:
617 default:
618 return 0;
619 }
620}
621
622static struct stmpe_variant_info stmpe1601 = {
623 .name = "stmpe1601",
624 .id_val = 0x0210,
625 .id_mask = 0xfff0, /* at least 0x0210 and 0x0212 */
626 .num_gpios = 16,
627 .af_bits = 2,
628 .regs = stmpe1601_regs,
629 .blocks = stmpe1601_blocks,
630 .num_blocks = ARRAY_SIZE(stmpe1601_blocks),
631 .num_irqs = STMPE1601_NR_INTERNAL_IRQS,
632 .enable = stmpe1601_enable,
633 .get_altfunc = stmpe1601_get_altfunc,
5981f4e6 634 .enable_autosleep = stmpe1601_autosleep,
27e34995
RV
635};
636
637/*
638 * STMPE24XX
639 */
640
641static const u8 stmpe24xx_regs[] = {
642 [STMPE_IDX_CHIP_ID] = STMPE24XX_REG_CHIP_ID,
643 [STMPE_IDX_ICR_LSB] = STMPE24XX_REG_ICR_LSB,
644 [STMPE_IDX_IER_LSB] = STMPE24XX_REG_IER_LSB,
645 [STMPE_IDX_ISR_MSB] = STMPE24XX_REG_ISR_MSB,
646 [STMPE_IDX_GPMR_LSB] = STMPE24XX_REG_GPMR_LSB,
647 [STMPE_IDX_GPSR_LSB] = STMPE24XX_REG_GPSR_LSB,
648 [STMPE_IDX_GPCR_LSB] = STMPE24XX_REG_GPCR_LSB,
649 [STMPE_IDX_GPDR_LSB] = STMPE24XX_REG_GPDR_LSB,
650 [STMPE_IDX_GPRER_LSB] = STMPE24XX_REG_GPRER_LSB,
651 [STMPE_IDX_GPFER_LSB] = STMPE24XX_REG_GPFER_LSB,
652 [STMPE_IDX_GPAFR_U_MSB] = STMPE24XX_REG_GPAFR_U_MSB,
653 [STMPE_IDX_IEGPIOR_LSB] = STMPE24XX_REG_IEGPIOR_LSB,
654 [STMPE_IDX_ISGPIOR_MSB] = STMPE24XX_REG_ISGPIOR_MSB,
655 [STMPE_IDX_GPEDR_MSB] = STMPE24XX_REG_GPEDR_MSB,
656};
657
658static struct stmpe_variant_block stmpe24xx_blocks[] = {
659 {
660 .cell = &stmpe_gpio_cell,
661 .irq = STMPE24XX_IRQ_GPIOC,
662 .block = STMPE_BLOCK_GPIO,
663 },
664 {
665 .cell = &stmpe_keypad_cell,
666 .irq = STMPE24XX_IRQ_KEYPAD,
667 .block = STMPE_BLOCK_KEYPAD,
668 },
669};
670
671static int stmpe24xx_enable(struct stmpe *stmpe, unsigned int blocks,
672 bool enable)
673{
674 unsigned int mask = 0;
675
676 if (blocks & STMPE_BLOCK_GPIO)
677 mask |= STMPE24XX_SYS_CTRL_ENABLE_GPIO;
678
679 if (blocks & STMPE_BLOCK_KEYPAD)
680 mask |= STMPE24XX_SYS_CTRL_ENABLE_KPC;
681
682 return __stmpe_set_bits(stmpe, STMPE24XX_REG_SYS_CTRL, mask,
683 enable ? mask : 0);
684}
685
686static int stmpe24xx_get_altfunc(struct stmpe *stmpe, enum stmpe_block block)
687{
688 switch (block) {
689 case STMPE_BLOCK_ROTATOR:
690 return 2;
691
692 case STMPE_BLOCK_KEYPAD:
693 return 1;
694
695 case STMPE_BLOCK_GPIO:
696 default:
697 return 0;
698 }
699}
700
701static struct stmpe_variant_info stmpe2401 = {
702 .name = "stmpe2401",
703 .id_val = 0x0101,
704 .id_mask = 0xffff,
705 .num_gpios = 24,
706 .af_bits = 2,
707 .regs = stmpe24xx_regs,
708 .blocks = stmpe24xx_blocks,
709 .num_blocks = ARRAY_SIZE(stmpe24xx_blocks),
710 .num_irqs = STMPE24XX_NR_INTERNAL_IRQS,
711 .enable = stmpe24xx_enable,
712 .get_altfunc = stmpe24xx_get_altfunc,
713};
714
715static struct stmpe_variant_info stmpe2403 = {
716 .name = "stmpe2403",
717 .id_val = 0x0120,
718 .id_mask = 0xffff,
719 .num_gpios = 24,
720 .af_bits = 2,
721 .regs = stmpe24xx_regs,
722 .blocks = stmpe24xx_blocks,
723 .num_blocks = ARRAY_SIZE(stmpe24xx_blocks),
724 .num_irqs = STMPE24XX_NR_INTERNAL_IRQS,
725 .enable = stmpe24xx_enable,
726 .get_altfunc = stmpe24xx_get_altfunc,
5981f4e6 727 .enable_autosleep = stmpe1601_autosleep, /* same as stmpe1601 */
27e34995
RV
728};
729
e31f9b82 730static struct stmpe_variant_info *stmpe_variant_info[STMPE_NBR_PARTS] = {
1cda2394 731 [STMPE610] = &stmpe610,
7f7f4ea1 732 [STMPE801] = &stmpe801,
27e34995
RV
733 [STMPE811] = &stmpe811,
734 [STMPE1601] = &stmpe1601,
735 [STMPE2401] = &stmpe2401,
736 [STMPE2403] = &stmpe2403,
737};
738
e31f9b82
CB
739/*
740 * These devices can be connected in a 'no-irq' configuration - the irq pin
741 * is not used and the device cannot interrupt the CPU. Here we only list
742 * devices which support this configuration - the driver will fail probing
743 * for any devices not listed here which are configured in this way.
744 */
745static struct stmpe_variant_info *stmpe_noirq_variant_info[STMPE_NBR_PARTS] = {
746 [STMPE801] = &stmpe801_noirq,
747};
748
27e34995
RV
749static irqreturn_t stmpe_irq(int irq, void *data)
750{
751 struct stmpe *stmpe = data;
752 struct stmpe_variant_info *variant = stmpe->variant;
753 int num = DIV_ROUND_UP(variant->num_irqs, 8);
754 u8 israddr = stmpe->regs[STMPE_IDX_ISR_MSB];
755 u8 isr[num];
756 int ret;
757 int i;
758
7f7f4ea1
VK
759 if (variant->id_val == STMPE801_ID) {
760 handle_nested_irq(stmpe->irq_base);
761 return IRQ_HANDLED;
762 }
763
27e34995
RV
764 ret = stmpe_block_read(stmpe, israddr, num, isr);
765 if (ret < 0)
766 return IRQ_NONE;
767
768 for (i = 0; i < num; i++) {
769 int bank = num - i - 1;
770 u8 status = isr[i];
771 u8 clear;
772
773 status &= stmpe->ier[bank];
774 if (!status)
775 continue;
776
777 clear = status;
778 while (status) {
779 int bit = __ffs(status);
780 int line = bank * 8 + bit;
781
782 handle_nested_irq(stmpe->irq_base + line);
783 status &= ~(1 << bit);
784 }
785
786 stmpe_reg_write(stmpe, israddr + i, clear);
787 }
788
789 return IRQ_HANDLED;
790}
791
43b8c084 792static void stmpe_irq_lock(struct irq_data *data)
27e34995 793{
43b8c084 794 struct stmpe *stmpe = irq_data_get_irq_chip_data(data);
27e34995
RV
795
796 mutex_lock(&stmpe->irq_lock);
797}
798
43b8c084 799static void stmpe_irq_sync_unlock(struct irq_data *data)
27e34995 800{
43b8c084 801 struct stmpe *stmpe = irq_data_get_irq_chip_data(data);
27e34995
RV
802 struct stmpe_variant_info *variant = stmpe->variant;
803 int num = DIV_ROUND_UP(variant->num_irqs, 8);
804 int i;
805
806 for (i = 0; i < num; i++) {
807 u8 new = stmpe->ier[i];
808 u8 old = stmpe->oldier[i];
809
810 if (new == old)
811 continue;
812
813 stmpe->oldier[i] = new;
814 stmpe_reg_write(stmpe, stmpe->regs[STMPE_IDX_IER_LSB] - i, new);
815 }
816
817 mutex_unlock(&stmpe->irq_lock);
818}
819
43b8c084 820static void stmpe_irq_mask(struct irq_data *data)
27e34995 821{
43b8c084
MB
822 struct stmpe *stmpe = irq_data_get_irq_chip_data(data);
823 int offset = data->irq - stmpe->irq_base;
27e34995
RV
824 int regoffset = offset / 8;
825 int mask = 1 << (offset % 8);
826
827 stmpe->ier[regoffset] &= ~mask;
828}
829
43b8c084 830static void stmpe_irq_unmask(struct irq_data *data)
27e34995 831{
43b8c084
MB
832 struct stmpe *stmpe = irq_data_get_irq_chip_data(data);
833 int offset = data->irq - stmpe->irq_base;
27e34995
RV
834 int regoffset = offset / 8;
835 int mask = 1 << (offset % 8);
836
837 stmpe->ier[regoffset] |= mask;
838}
839
840static struct irq_chip stmpe_irq_chip = {
841 .name = "stmpe",
43b8c084
MB
842 .irq_bus_lock = stmpe_irq_lock,
843 .irq_bus_sync_unlock = stmpe_irq_sync_unlock,
844 .irq_mask = stmpe_irq_mask,
845 .irq_unmask = stmpe_irq_unmask,
27e34995
RV
846};
847
848static int __devinit stmpe_irq_init(struct stmpe *stmpe)
849{
7f7f4ea1 850 struct irq_chip *chip = NULL;
27e34995
RV
851 int num_irqs = stmpe->variant->num_irqs;
852 int base = stmpe->irq_base;
853 int irq;
854
7f7f4ea1
VK
855 if (stmpe->variant->id_val != STMPE801_ID)
856 chip = &stmpe_irq_chip;
857
27e34995 858 for (irq = base; irq < base + num_irqs; irq++) {
d5bb1221 859 irq_set_chip_data(irq, stmpe);
7f7f4ea1 860 irq_set_chip_and_handler(irq, chip, handle_edge_irq);
d5bb1221 861 irq_set_nested_thread(irq, 1);
27e34995
RV
862#ifdef CONFIG_ARM
863 set_irq_flags(irq, IRQF_VALID);
864#else
d5bb1221 865 irq_set_noprobe(irq);
27e34995
RV
866#endif
867 }
868
869 return 0;
870}
871
872static void stmpe_irq_remove(struct stmpe *stmpe)
873{
874 int num_irqs = stmpe->variant->num_irqs;
875 int base = stmpe->irq_base;
876 int irq;
877
878 for (irq = base; irq < base + num_irqs; irq++) {
879#ifdef CONFIG_ARM
880 set_irq_flags(irq, 0);
881#endif
d5bb1221
TG
882 irq_set_chip_and_handler(irq, NULL, NULL);
883 irq_set_chip_data(irq, NULL);
27e34995
RV
884 }
885}
886
887static int __devinit stmpe_chip_init(struct stmpe *stmpe)
888{
889 unsigned int irq_trigger = stmpe->pdata->irq_trigger;
5981f4e6 890 int autosleep_timeout = stmpe->pdata->autosleep_timeout;
27e34995 891 struct stmpe_variant_info *variant = stmpe->variant;
e31f9b82 892 u8 icr = 0;
27e34995
RV
893 unsigned int id;
894 u8 data[2];
895 int ret;
896
897 ret = stmpe_block_read(stmpe, stmpe->regs[STMPE_IDX_CHIP_ID],
898 ARRAY_SIZE(data), data);
899 if (ret < 0)
900 return ret;
901
902 id = (data[0] << 8) | data[1];
903 if ((id & variant->id_mask) != variant->id_val) {
904 dev_err(stmpe->dev, "unknown chip id: %#x\n", id);
905 return -EINVAL;
906 }
907
908 dev_info(stmpe->dev, "%s detected, chip id: %#x\n", variant->name, id);
909
910 /* Disable all modules -- subdrivers should enable what they need. */
911 ret = stmpe_disable(stmpe, ~0);
912 if (ret)
913 return ret;
914
e31f9b82 915 if (stmpe->irq >= 0) {
7f7f4ea1 916 if (id == STMPE801_ID)
e31f9b82 917 icr = STMPE801_REG_SYS_CTRL_INT_EN;
7f7f4ea1 918 else
e31f9b82 919 icr = STMPE_ICR_LSB_GIM;
27e34995 920
e31f9b82
CB
921 /* STMPE801 doesn't support Edge interrupts */
922 if (id != STMPE801_ID) {
923 if (irq_trigger == IRQF_TRIGGER_FALLING ||
924 irq_trigger == IRQF_TRIGGER_RISING)
925 icr |= STMPE_ICR_LSB_EDGE;
926 }
927
928 if (irq_trigger == IRQF_TRIGGER_RISING ||
929 irq_trigger == IRQF_TRIGGER_HIGH) {
930 if (id == STMPE801_ID)
931 icr |= STMPE801_REG_SYS_CTRL_INT_HI;
932 else
933 icr |= STMPE_ICR_LSB_HIGH;
934 }
935
936 if (stmpe->pdata->irq_invert_polarity) {
937 if (id == STMPE801_ID)
938 icr ^= STMPE801_REG_SYS_CTRL_INT_HI;
939 else
940 icr ^= STMPE_ICR_LSB_HIGH;
941 }
7f7f4ea1 942 }
27e34995 943
5981f4e6
SI
944 if (stmpe->pdata->autosleep) {
945 ret = stmpe_autosleep(stmpe, autosleep_timeout);
946 if (ret)
947 return ret;
948 }
949
27e34995
RV
950 return stmpe_reg_write(stmpe, stmpe->regs[STMPE_IDX_ICR_LSB], icr);
951}
952
953static int __devinit stmpe_add_device(struct stmpe *stmpe,
7da0cbfc 954 struct mfd_cell *cell)
27e34995
RV
955{
956 return mfd_add_devices(stmpe->dev, stmpe->pdata->id, cell, 1,
7da0cbfc 957 NULL, stmpe->irq_base, NULL);
27e34995
RV
958}
959
960static int __devinit stmpe_devices_init(struct stmpe *stmpe)
961{
962 struct stmpe_variant_info *variant = stmpe->variant;
963 unsigned int platform_blocks = stmpe->pdata->blocks;
964 int ret = -EINVAL;
7da0cbfc 965 int i, j;
27e34995
RV
966
967 for (i = 0; i < variant->num_blocks; i++) {
968 struct stmpe_variant_block *block = &variant->blocks[i];
969
970 if (!(platform_blocks & block->block))
971 continue;
972
7da0cbfc
LJ
973 for (j = 0; j < block->cell->num_resources; j++) {
974 struct resource *res =
975 (struct resource *) &block->cell->resources[j];
976
977 /* Dynamically fill in a variant's IRQ. */
978 if (res->flags & IORESOURCE_IRQ)
979 res->start = res->end = block->irq + j;
980 }
981
27e34995 982 platform_blocks &= ~block->block;
7da0cbfc 983 ret = stmpe_add_device(stmpe, block->cell);
27e34995
RV
984 if (ret)
985 return ret;
986 }
987
988 if (platform_blocks)
989 dev_warn(stmpe->dev,
990 "platform wants blocks (%#x) not present on variant",
991 platform_blocks);
992
993 return ret;
994}
995
1a6e4b74 996/* Called from client specific probe routines */
8ad1a973 997int __devinit stmpe_probe(struct stmpe_client_info *ci, int partnum)
208c4343 998{
1a6e4b74 999 struct stmpe_platform_data *pdata = dev_get_platdata(ci->dev);
27e34995
RV
1000 struct stmpe *stmpe;
1001 int ret;
1002
1003 if (!pdata)
1004 return -EINVAL;
1005
1006 stmpe = kzalloc(sizeof(struct stmpe), GFP_KERNEL);
1007 if (!stmpe)
1008 return -ENOMEM;
1009
1010 mutex_init(&stmpe->irq_lock);
1011 mutex_init(&stmpe->lock);
1012
1a6e4b74
VK
1013 stmpe->dev = ci->dev;
1014 stmpe->client = ci->client;
27e34995
RV
1015 stmpe->pdata = pdata;
1016 stmpe->irq_base = pdata->irq_base;
1a6e4b74
VK
1017 stmpe->ci = ci;
1018 stmpe->partnum = partnum;
1019 stmpe->variant = stmpe_variant_info[partnum];
27e34995
RV
1020 stmpe->regs = stmpe->variant->regs;
1021 stmpe->num_gpios = stmpe->variant->num_gpios;
1a6e4b74 1022 dev_set_drvdata(stmpe->dev, stmpe);
27e34995 1023
1a6e4b74
VK
1024 if (ci->init)
1025 ci->init(stmpe);
27e34995 1026
73de16db
VK
1027 if (pdata->irq_over_gpio) {
1028 ret = gpio_request_one(pdata->irq_gpio, GPIOF_DIR_IN, "stmpe");
1029 if (ret) {
1030 dev_err(stmpe->dev, "failed to request IRQ GPIO: %d\n",
1031 ret);
1032 goto out_free;
1033 }
1034
1035 stmpe->irq = gpio_to_irq(pdata->irq_gpio);
1036 } else {
1a6e4b74 1037 stmpe->irq = ci->irq;
73de16db
VK
1038 }
1039
e31f9b82
CB
1040 if (stmpe->irq < 0) {
1041 /* use alternate variant info for no-irq mode, if supported */
1042 dev_info(stmpe->dev,
1043 "%s configured in no-irq mode by platform data\n",
1044 stmpe->variant->name);
1045 if (!stmpe_noirq_variant_info[stmpe->partnum]) {
1046 dev_err(stmpe->dev,
1047 "%s does not support no-irq mode!\n",
1048 stmpe->variant->name);
1049 ret = -ENODEV;
1050 goto free_gpio;
1051 }
1052 stmpe->variant = stmpe_noirq_variant_info[stmpe->partnum];
1053 }
1054
27e34995
RV
1055 ret = stmpe_chip_init(stmpe);
1056 if (ret)
73de16db 1057 goto free_gpio;
27e34995 1058
e31f9b82
CB
1059 if (stmpe->irq >= 0) {
1060 ret = stmpe_irq_init(stmpe);
1061 if (ret)
1062 goto free_gpio;
27e34995 1063
e31f9b82
CB
1064 ret = request_threaded_irq(stmpe->irq, NULL, stmpe_irq,
1065 pdata->irq_trigger | IRQF_ONESHOT,
1066 "stmpe", stmpe);
1067 if (ret) {
1068 dev_err(stmpe->dev, "failed to request IRQ: %d\n",
1069 ret);
1070 goto out_removeirq;
1071 }
27e34995
RV
1072 }
1073
1074 ret = stmpe_devices_init(stmpe);
1075 if (ret) {
1076 dev_err(stmpe->dev, "failed to add children\n");
1077 goto out_removedevs;
1078 }
1079
1080 return 0;
1081
1082out_removedevs:
1083 mfd_remove_devices(stmpe->dev);
e31f9b82
CB
1084 if (stmpe->irq >= 0)
1085 free_irq(stmpe->irq, stmpe);
27e34995 1086out_removeirq:
e31f9b82
CB
1087 if (stmpe->irq >= 0)
1088 stmpe_irq_remove(stmpe);
73de16db
VK
1089free_gpio:
1090 if (pdata->irq_over_gpio)
1091 gpio_free(pdata->irq_gpio);
27e34995
RV
1092out_free:
1093 kfree(stmpe);
1094 return ret;
1095}
1096
1a6e4b74 1097int stmpe_remove(struct stmpe *stmpe)
27e34995 1098{
27e34995
RV
1099 mfd_remove_devices(stmpe->dev);
1100
e31f9b82
CB
1101 if (stmpe->irq >= 0) {
1102 free_irq(stmpe->irq, stmpe);
1103 stmpe_irq_remove(stmpe);
1104 }
27e34995 1105
73de16db
VK
1106 if (stmpe->pdata->irq_over_gpio)
1107 gpio_free(stmpe->pdata->irq_gpio);
1108
27e34995
RV
1109 kfree(stmpe);
1110
1111 return 0;
1112}
1113
208c4343 1114#ifdef CONFIG_PM
1a6e4b74
VK
1115static int stmpe_suspend(struct device *dev)
1116{
1117 struct stmpe *stmpe = dev_get_drvdata(dev);
208c4343 1118
e31f9b82 1119 if (stmpe->irq >= 0 && device_may_wakeup(dev))
1a6e4b74 1120 enable_irq_wake(stmpe->irq);
27e34995 1121
1a6e4b74 1122 return 0;
27e34995 1123}
27e34995 1124
1a6e4b74 1125static int stmpe_resume(struct device *dev)
27e34995 1126{
1a6e4b74
VK
1127 struct stmpe *stmpe = dev_get_drvdata(dev);
1128
e31f9b82 1129 if (stmpe->irq >= 0 && device_may_wakeup(dev))
1a6e4b74
VK
1130 disable_irq_wake(stmpe->irq);
1131
1132 return 0;
27e34995 1133}
27e34995 1134
1a6e4b74
VK
1135const struct dev_pm_ops stmpe_dev_pm_ops = {
1136 .suspend = stmpe_suspend,
1137 .resume = stmpe_resume,
1138};
1139#endif
This page took 0.20761 seconds and 5 git commands to generate.