powerpc/configs: Remove old symbols from defconfigs
[deliverable/linux.git] / drivers / misc / cxl / pci.c
CommitLineData
f204e0b8
IM
1/*
2 * Copyright 2014 IBM Corp.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 */
9
10#include <linux/pci_regs.h>
11#include <linux/pci_ids.h>
12#include <linux/device.h>
13#include <linux/module.h>
14#include <linux/kernel.h>
15#include <linux/slab.h>
16#include <linux/sort.h>
17#include <linux/pci.h>
18#include <linux/of.h>
19#include <linux/delay.h>
20#include <asm/opal.h>
21#include <asm/msi_bitmap.h>
f204e0b8 22#include <asm/pnv-pci.h>
62fa19d4 23#include <asm/io.h>
aa14138a 24#include <asm/reg.h>
f204e0b8
IM
25
26#include "cxl.h"
9e8df8a2 27#include <misc/cxl.h>
f204e0b8
IM
28
29
30#define CXL_PCI_VSEC_ID 0x1280
31#define CXL_VSEC_MIN_SIZE 0x80
32
33#define CXL_READ_VSEC_LENGTH(dev, vsec, dest) \
34 { \
35 pci_read_config_word(dev, vsec + 0x6, dest); \
36 *dest >>= 4; \
37 }
38#define CXL_READ_VSEC_NAFUS(dev, vsec, dest) \
39 pci_read_config_byte(dev, vsec + 0x8, dest)
40
41#define CXL_READ_VSEC_STATUS(dev, vsec, dest) \
42 pci_read_config_byte(dev, vsec + 0x9, dest)
43#define CXL_STATUS_SECOND_PORT 0x80
44#define CXL_STATUS_MSI_X_FULL 0x40
45#define CXL_STATUS_MSI_X_SINGLE 0x20
46#define CXL_STATUS_FLASH_RW 0x08
47#define CXL_STATUS_FLASH_RO 0x04
48#define CXL_STATUS_LOADABLE_AFU 0x02
49#define CXL_STATUS_LOADABLE_PSL 0x01
50/* If we see these features we won't try to use the card */
51#define CXL_UNSUPPORTED_FEATURES \
52 (CXL_STATUS_MSI_X_FULL | CXL_STATUS_MSI_X_SINGLE)
53
54#define CXL_READ_VSEC_MODE_CONTROL(dev, vsec, dest) \
55 pci_read_config_byte(dev, vsec + 0xa, dest)
56#define CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val) \
57 pci_write_config_byte(dev, vsec + 0xa, val)
58#define CXL_VSEC_PROTOCOL_MASK 0xe0
59#define CXL_VSEC_PROTOCOL_1024TB 0x80
60#define CXL_VSEC_PROTOCOL_512TB 0x40
61#define CXL_VSEC_PROTOCOL_256TB 0x20 /* Power 8 uses this */
62#define CXL_VSEC_PROTOCOL_ENABLE 0x01
63
64#define CXL_READ_VSEC_PSL_REVISION(dev, vsec, dest) \
65 pci_read_config_word(dev, vsec + 0xc, dest)
66#define CXL_READ_VSEC_CAIA_MINOR(dev, vsec, dest) \
67 pci_read_config_byte(dev, vsec + 0xe, dest)
68#define CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, dest) \
69 pci_read_config_byte(dev, vsec + 0xf, dest)
70#define CXL_READ_VSEC_BASE_IMAGE(dev, vsec, dest) \
71 pci_read_config_word(dev, vsec + 0x10, dest)
72
73#define CXL_READ_VSEC_IMAGE_STATE(dev, vsec, dest) \
74 pci_read_config_byte(dev, vsec + 0x13, dest)
75#define CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, val) \
76 pci_write_config_byte(dev, vsec + 0x13, val)
77#define CXL_VSEC_USER_IMAGE_LOADED 0x80 /* RO */
78#define CXL_VSEC_PERST_LOADS_IMAGE 0x20 /* RW */
79#define CXL_VSEC_PERST_SELECT_USER 0x10 /* RW */
80
81#define CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, dest) \
82 pci_read_config_dword(dev, vsec + 0x20, dest)
83#define CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, dest) \
84 pci_read_config_dword(dev, vsec + 0x24, dest)
85#define CXL_READ_VSEC_PS_OFF(dev, vsec, dest) \
86 pci_read_config_dword(dev, vsec + 0x28, dest)
87#define CXL_READ_VSEC_PS_SIZE(dev, vsec, dest) \
88 pci_read_config_dword(dev, vsec + 0x2c, dest)
89
90
91/* This works a little different than the p1/p2 register accesses to make it
92 * easier to pull out individual fields */
cbffa3a5
CL
93#define AFUD_READ(afu, off) in_be64(afu->native->afu_desc_mmio + off)
94#define AFUD_READ_LE(afu, off) in_le64(afu->native->afu_desc_mmio + off)
f204e0b8
IM
95#define EXTRACT_PPC_BIT(val, bit) (!!(val & PPC_BIT(bit)))
96#define EXTRACT_PPC_BITS(val, bs, be) ((val & PPC_BITMASK(bs, be)) >> PPC_BITLSHIFT(be))
97
98#define AFUD_READ_INFO(afu) AFUD_READ(afu, 0x0)
99#define AFUD_NUM_INTS_PER_PROC(val) EXTRACT_PPC_BITS(val, 0, 15)
100#define AFUD_NUM_PROCS(val) EXTRACT_PPC_BITS(val, 16, 31)
101#define AFUD_NUM_CRS(val) EXTRACT_PPC_BITS(val, 32, 47)
102#define AFUD_MULTIMODE(val) EXTRACT_PPC_BIT(val, 48)
103#define AFUD_PUSH_BLOCK_TRANSFER(val) EXTRACT_PPC_BIT(val, 55)
104#define AFUD_DEDICATED_PROCESS(val) EXTRACT_PPC_BIT(val, 59)
105#define AFUD_AFU_DIRECTED(val) EXTRACT_PPC_BIT(val, 61)
106#define AFUD_TIME_SLICED(val) EXTRACT_PPC_BIT(val, 63)
107#define AFUD_READ_CR(afu) AFUD_READ(afu, 0x20)
108#define AFUD_CR_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
109#define AFUD_READ_CR_OFF(afu) AFUD_READ(afu, 0x28)
110#define AFUD_READ_PPPSA(afu) AFUD_READ(afu, 0x30)
111#define AFUD_PPPSA_PP(val) EXTRACT_PPC_BIT(val, 6)
112#define AFUD_PPPSA_PSA(val) EXTRACT_PPC_BIT(val, 7)
113#define AFUD_PPPSA_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
114#define AFUD_READ_PPPSA_OFF(afu) AFUD_READ(afu, 0x38)
115#define AFUD_READ_EB(afu) AFUD_READ(afu, 0x40)
116#define AFUD_EB_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
117#define AFUD_READ_EB_OFF(afu) AFUD_READ(afu, 0x48)
118
f47f966f 119static const struct pci_device_id cxl_pci_tbl[] = {
f204e0b8
IM
120 { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0477), },
121 { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x044b), },
122 { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x04cf), },
68adb7bf 123 { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0601), },
f204e0b8
IM
124 { PCI_DEVICE_CLASS(0x120000, ~0), },
125
126 { }
127};
128MODULE_DEVICE_TABLE(pci, cxl_pci_tbl);
129
130
131/*
132 * Mostly using these wrappers to avoid confusion:
133 * priv 1 is BAR2, while priv 2 is BAR0
134 */
135static inline resource_size_t p1_base(struct pci_dev *dev)
136{
137 return pci_resource_start(dev, 2);
138}
139
140static inline resource_size_t p1_size(struct pci_dev *dev)
141{
142 return pci_resource_len(dev, 2);
143}
144
145static inline resource_size_t p2_base(struct pci_dev *dev)
146{
147 return pci_resource_start(dev, 0);
148}
149
150static inline resource_size_t p2_size(struct pci_dev *dev)
151{
152 return pci_resource_len(dev, 0);
153}
154
155static int find_cxl_vsec(struct pci_dev *dev)
156{
157 int vsec = 0;
158 u16 val;
159
160 while ((vsec = pci_find_next_ext_capability(dev, vsec, PCI_EXT_CAP_ID_VNDR))) {
161 pci_read_config_word(dev, vsec + 0x4, &val);
162 if (val == CXL_PCI_VSEC_ID)
163 return vsec;
164 }
165 return 0;
166
167}
168
169static void dump_cxl_config_space(struct pci_dev *dev)
170{
171 int vsec;
172 u32 val;
173
174 dev_info(&dev->dev, "dump_cxl_config_space\n");
175
176 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &val);
177 dev_info(&dev->dev, "BAR0: %#.8x\n", val);
178 pci_read_config_dword(dev, PCI_BASE_ADDRESS_1, &val);
179 dev_info(&dev->dev, "BAR1: %#.8x\n", val);
180 pci_read_config_dword(dev, PCI_BASE_ADDRESS_2, &val);
181 dev_info(&dev->dev, "BAR2: %#.8x\n", val);
182 pci_read_config_dword(dev, PCI_BASE_ADDRESS_3, &val);
183 dev_info(&dev->dev, "BAR3: %#.8x\n", val);
184 pci_read_config_dword(dev, PCI_BASE_ADDRESS_4, &val);
185 dev_info(&dev->dev, "BAR4: %#.8x\n", val);
186 pci_read_config_dword(dev, PCI_BASE_ADDRESS_5, &val);
187 dev_info(&dev->dev, "BAR5: %#.8x\n", val);
188
189 dev_info(&dev->dev, "p1 regs: %#llx, len: %#llx\n",
190 p1_base(dev), p1_size(dev));
191 dev_info(&dev->dev, "p2 regs: %#llx, len: %#llx\n",
f2931069 192 p2_base(dev), p2_size(dev));
f204e0b8
IM
193 dev_info(&dev->dev, "BAR 4/5: %#llx, len: %#llx\n",
194 pci_resource_start(dev, 4), pci_resource_len(dev, 4));
195
196 if (!(vsec = find_cxl_vsec(dev)))
197 return;
198
199#define show_reg(name, what) \
200 dev_info(&dev->dev, "cxl vsec: %30s: %#x\n", name, what)
201
202 pci_read_config_dword(dev, vsec + 0x0, &val);
203 show_reg("Cap ID", (val >> 0) & 0xffff);
204 show_reg("Cap Ver", (val >> 16) & 0xf);
205 show_reg("Next Cap Ptr", (val >> 20) & 0xfff);
206 pci_read_config_dword(dev, vsec + 0x4, &val);
207 show_reg("VSEC ID", (val >> 0) & 0xffff);
208 show_reg("VSEC Rev", (val >> 16) & 0xf);
209 show_reg("VSEC Length", (val >> 20) & 0xfff);
210 pci_read_config_dword(dev, vsec + 0x8, &val);
211 show_reg("Num AFUs", (val >> 0) & 0xff);
212 show_reg("Status", (val >> 8) & 0xff);
213 show_reg("Mode Control", (val >> 16) & 0xff);
214 show_reg("Reserved", (val >> 24) & 0xff);
215 pci_read_config_dword(dev, vsec + 0xc, &val);
216 show_reg("PSL Rev", (val >> 0) & 0xffff);
217 show_reg("CAIA Ver", (val >> 16) & 0xffff);
218 pci_read_config_dword(dev, vsec + 0x10, &val);
219 show_reg("Base Image Rev", (val >> 0) & 0xffff);
220 show_reg("Reserved", (val >> 16) & 0x0fff);
221 show_reg("Image Control", (val >> 28) & 0x3);
222 show_reg("Reserved", (val >> 30) & 0x1);
223 show_reg("Image Loaded", (val >> 31) & 0x1);
224
225 pci_read_config_dword(dev, vsec + 0x14, &val);
226 show_reg("Reserved", val);
227 pci_read_config_dword(dev, vsec + 0x18, &val);
228 show_reg("Reserved", val);
229 pci_read_config_dword(dev, vsec + 0x1c, &val);
230 show_reg("Reserved", val);
231
232 pci_read_config_dword(dev, vsec + 0x20, &val);
233 show_reg("AFU Descriptor Offset", val);
234 pci_read_config_dword(dev, vsec + 0x24, &val);
235 show_reg("AFU Descriptor Size", val);
236 pci_read_config_dword(dev, vsec + 0x28, &val);
237 show_reg("Problem State Offset", val);
238 pci_read_config_dword(dev, vsec + 0x2c, &val);
239 show_reg("Problem State Size", val);
240
241 pci_read_config_dword(dev, vsec + 0x30, &val);
242 show_reg("Reserved", val);
243 pci_read_config_dword(dev, vsec + 0x34, &val);
244 show_reg("Reserved", val);
245 pci_read_config_dword(dev, vsec + 0x38, &val);
246 show_reg("Reserved", val);
247 pci_read_config_dword(dev, vsec + 0x3c, &val);
248 show_reg("Reserved", val);
249
250 pci_read_config_dword(dev, vsec + 0x40, &val);
251 show_reg("PSL Programming Port", val);
252 pci_read_config_dword(dev, vsec + 0x44, &val);
253 show_reg("PSL Programming Control", val);
254
255 pci_read_config_dword(dev, vsec + 0x48, &val);
256 show_reg("Reserved", val);
257 pci_read_config_dword(dev, vsec + 0x4c, &val);
258 show_reg("Reserved", val);
259
260 pci_read_config_dword(dev, vsec + 0x50, &val);
261 show_reg("Flash Address Register", val);
262 pci_read_config_dword(dev, vsec + 0x54, &val);
263 show_reg("Flash Size Register", val);
264 pci_read_config_dword(dev, vsec + 0x58, &val);
265 show_reg("Flash Status/Control Register", val);
266 pci_read_config_dword(dev, vsec + 0x58, &val);
267 show_reg("Flash Data Port", val);
268
269#undef show_reg
270}
271
272static void dump_afu_descriptor(struct cxl_afu *afu)
273{
bfcdc8ff
MN
274 u64 val, afu_cr_num, afu_cr_off, afu_cr_len;
275 int i;
f204e0b8
IM
276
277#define show_reg(name, what) \
278 dev_info(&afu->dev, "afu desc: %30s: %#llx\n", name, what)
279
280 val = AFUD_READ_INFO(afu);
281 show_reg("num_ints_per_process", AFUD_NUM_INTS_PER_PROC(val));
282 show_reg("num_of_processes", AFUD_NUM_PROCS(val));
283 show_reg("num_of_afu_CRs", AFUD_NUM_CRS(val));
284 show_reg("req_prog_mode", val & 0xffffULL);
bfcdc8ff 285 afu_cr_num = AFUD_NUM_CRS(val);
f204e0b8
IM
286
287 val = AFUD_READ(afu, 0x8);
288 show_reg("Reserved", val);
289 val = AFUD_READ(afu, 0x10);
290 show_reg("Reserved", val);
291 val = AFUD_READ(afu, 0x18);
292 show_reg("Reserved", val);
293
294 val = AFUD_READ_CR(afu);
295 show_reg("Reserved", (val >> (63-7)) & 0xff);
296 show_reg("AFU_CR_len", AFUD_CR_LEN(val));
bfcdc8ff 297 afu_cr_len = AFUD_CR_LEN(val) * 256;
f204e0b8
IM
298
299 val = AFUD_READ_CR_OFF(afu);
bfcdc8ff 300 afu_cr_off = val;
f204e0b8
IM
301 show_reg("AFU_CR_offset", val);
302
303 val = AFUD_READ_PPPSA(afu);
304 show_reg("PerProcessPSA_control", (val >> (63-7)) & 0xff);
305 show_reg("PerProcessPSA Length", AFUD_PPPSA_LEN(val));
306
307 val = AFUD_READ_PPPSA_OFF(afu);
308 show_reg("PerProcessPSA_offset", val);
309
310 val = AFUD_READ_EB(afu);
311 show_reg("Reserved", (val >> (63-7)) & 0xff);
312 show_reg("AFU_EB_len", AFUD_EB_LEN(val));
313
314 val = AFUD_READ_EB_OFF(afu);
315 show_reg("AFU_EB_offset", val);
316
bfcdc8ff
MN
317 for (i = 0; i < afu_cr_num; i++) {
318 val = AFUD_READ_LE(afu, afu_cr_off + i * afu_cr_len);
319 show_reg("CR Vendor", val & 0xffff);
320 show_reg("CR Device", (val >> 16) & 0xffff);
321 }
f204e0b8
IM
322#undef show_reg
323}
324
aa14138a
PB
325#define CAPP_UNIT0_ID 0xBA
326#define CAPP_UNIT1_ID 0XBE
327
328static u64 get_capp_unit_id(struct device_node *np)
329{
330 u32 phb_index;
331
332 /*
333 * For chips other than POWER8NVL, we only have CAPP 0,
334 * irrespective of which PHB is used.
335 */
336 if (!pvr_version_is(PVR_POWER8NVL))
337 return CAPP_UNIT0_ID;
338
339 /*
340 * For POWER8NVL, assume CAPP 0 is attached to PHB0 and
341 * CAPP 1 is attached to PHB1.
342 */
343 if (of_property_read_u32(np, "ibm,phb-index", &phb_index))
344 return 0;
345
346 if (phb_index == 0)
347 return CAPP_UNIT0_ID;
348
349 if (phb_index == 1)
350 return CAPP_UNIT1_ID;
351
352 return 0;
353}
354
6d382616 355static int calc_capp_routing(struct pci_dev *dev, u64 *chipid, u64 *capp_unit_id)
f204e0b8
IM
356{
357 struct device_node *np;
358 const __be32 *prop;
f204e0b8 359
6f963ec2 360 if (!(np = pnv_pci_get_phb_node(dev)))
f204e0b8
IM
361 return -ENODEV;
362
363 while (np && !(prop = of_get_property(np, "ibm,chip-id", NULL)))
364 np = of_get_next_parent(np);
365 if (!np)
366 return -ENODEV;
6d382616
FB
367 *chipid = be32_to_cpup(prop);
368 *capp_unit_id = get_capp_unit_id(np);
f204e0b8 369 of_node_put(np);
6d382616 370 if (!*capp_unit_id) {
aa14138a
PB
371 pr_err("cxl: invalid capp unit id\n");
372 return -ENODEV;
373 }
f204e0b8 374
6d382616
FB
375 return 0;
376}
377
378static int init_implementation_adapter_psl_regs(struct cxl *adapter, struct pci_dev *dev)
379{
380 u64 psl_dsnctl;
381 u64 chipid;
382 u64 capp_unit_id;
383 int rc;
384
385 rc = calc_capp_routing(dev, &chipid, &capp_unit_id);
386 if (rc)
387 return rc;
388
4aec6ec0
FB
389 psl_dsnctl = 0x0000900000000000ULL; /* pteupd ttype, scdone */
390 psl_dsnctl |= (0x2ULL << (63-38)); /* MMIO hang pulse: 256 us */
f204e0b8 391 /* Tell PSL where to route data to */
4aec6ec0 392 psl_dsnctl |= (chipid << (63-5));
aa14138a
PB
393 psl_dsnctl |= (capp_unit_id << (63-13));
394
f204e0b8
IM
395 cxl_p1_write(adapter, CXL_PSL_DSNDCTL, psl_dsnctl);
396 cxl_p1_write(adapter, CXL_PSL_RESLCKTO, 0x20000000200ULL);
397 /* snoop write mask */
398 cxl_p1_write(adapter, CXL_PSL_SNWRALLOC, 0x00000000FFFFFFFFULL);
399 /* set fir_accum */
400 cxl_p1_write(adapter, CXL_PSL_FIR_CNTL, 0x0800000000000000ULL);
401 /* for debugging with trace arrays */
402 cxl_p1_write(adapter, CXL_PSL_TRACE, 0x0000FF7C00000000ULL);
403
404 return 0;
405}
406
6d382616
FB
407static int init_implementation_adapter_xsl_regs(struct cxl *adapter, struct pci_dev *dev)
408{
409 u64 xsl_dsnctl;
410 u64 chipid;
411 u64 capp_unit_id;
412 int rc;
413
414 rc = calc_capp_routing(dev, &chipid, &capp_unit_id);
415 if (rc)
416 return rc;
417
418 /* Tell XSL where to route data to */
419 xsl_dsnctl = 0x0000600000000000ULL | (chipid << (63-5));
420 xsl_dsnctl |= (capp_unit_id << (63-13));
421 cxl_p1_write(adapter, CXL_XSL_DSNCTL, xsl_dsnctl);
422
423 return 0;
424}
425
426/* PSL & XSL */
427#define TBSYNC_CAL(n) (((u64)n & 0x7) << (63-3))
390fd592 428#define TBSYNC_CNT(n) (((u64)n & 0x7) << (63-6))
6d382616
FB
429/* For the PSL this is a multiple for 0 < n <= 7: */
430#define PSL_2048_250MHZ_CYCLES 1
431
432static void write_timebase_ctrl_psl(struct cxl *adapter)
433{
434 cxl_p1_write(adapter, CXL_PSL_TB_CTLSTAT,
435 TBSYNC_CNT(2 * PSL_2048_250MHZ_CYCLES));
436}
437
438/* XSL */
439#define TBSYNC_ENA (1ULL << 63)
440/* For the XSL this is 2**n * 2000 clocks for 0 < n <= 6: */
441#define XSL_2000_CLOCKS 1
442#define XSL_4000_CLOCKS 2
443#define XSL_8000_CLOCKS 3
444
445static void write_timebase_ctrl_xsl(struct cxl *adapter)
446{
447 cxl_p1_write(adapter, CXL_XSL_TB_CTLSTAT,
448 TBSYNC_ENA |
449 TBSYNC_CAL(3) |
450 TBSYNC_CNT(XSL_4000_CLOCKS));
451}
452
453static u64 timebase_read_psl(struct cxl *adapter)
454{
455 return cxl_p1_read(adapter, CXL_PSL_Timebase);
456}
457
458static u64 timebase_read_xsl(struct cxl *adapter)
459{
460 return cxl_p1_read(adapter, CXL_XSL_Timebase);
461}
390fd592 462
e009a7e8 463static void cxl_setup_psl_timebase(struct cxl *adapter, struct pci_dev *dev)
390fd592
PB
464{
465 u64 psl_tb;
466 int delta;
467 unsigned int retry = 0;
468 struct device_node *np;
469
e009a7e8
FB
470 adapter->psl_timebase_synced = false;
471
390fd592 472 if (!(np = pnv_pci_get_phb_node(dev)))
e009a7e8 473 return;
390fd592
PB
474
475 /* Do not fail when CAPP timebase sync is not supported by OPAL */
476 of_node_get(np);
477 if (! of_get_property(np, "ibm,capp-timebase-sync", NULL)) {
478 of_node_put(np);
e009a7e8
FB
479 dev_info(&dev->dev, "PSL timebase inactive: OPAL support missing\n");
480 return;
390fd592
PB
481 }
482 of_node_put(np);
483
484 /*
485 * Setup PSL Timebase Control and Status register
486 * with the recommended Timebase Sync Count value
487 */
6d382616 488 adapter->native->sl_ops->write_timebase_ctrl(adapter);
390fd592
PB
489
490 /* Enable PSL Timebase */
491 cxl_p1_write(adapter, CXL_PSL_Control, 0x0000000000000000);
492 cxl_p1_write(adapter, CXL_PSL_Control, CXL_PSL_Control_tb);
493
494 /* Wait until CORE TB and PSL TB difference <= 16usecs */
495 do {
496 msleep(1);
497 if (retry++ > 5) {
e009a7e8
FB
498 dev_info(&dev->dev, "PSL timebase can't synchronize\n");
499 return;
390fd592 500 }
6d382616 501 psl_tb = adapter->native->sl_ops->timebase_read(adapter);
390fd592
PB
502 delta = mftb() - psl_tb;
503 if (delta < 0)
504 delta = -delta;
923adb16 505 } while (tb_to_ns(delta) > 16000);
390fd592 506
e009a7e8
FB
507 adapter->psl_timebase_synced = true;
508 return;
390fd592
PB
509}
510
6d382616 511static int init_implementation_afu_psl_regs(struct cxl_afu *afu)
f204e0b8
IM
512{
513 /* read/write masks for this slice */
514 cxl_p1n_write(afu, CXL_PSL_APCALLOC_A, 0xFFFFFFFEFEFEFEFEULL);
515 /* APC read/write masks for this slice */
516 cxl_p1n_write(afu, CXL_PSL_COALLOC_A, 0xFF000000FEFEFEFEULL);
517 /* for debugging with trace arrays */
518 cxl_p1n_write(afu, CXL_PSL_SLICE_TRACE, 0x0000FFFF00000000ULL);
d6a6af2c 519 cxl_p1n_write(afu, CXL_PSL_RXCTL_A, CXL_PSL_RXCTL_AFUHP_4S);
f204e0b8
IM
520
521 return 0;
522}
523
2b04cf31
FB
524int cxl_pci_setup_irq(struct cxl *adapter, unsigned int hwirq,
525 unsigned int virq)
f204e0b8
IM
526{
527 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
528
529 return pnv_cxl_ioda_msi_setup(dev, hwirq, virq);
530}
531
4beb5421
RG
532int cxl_update_image_control(struct cxl *adapter)
533{
534 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
535 int rc;
536 int vsec;
537 u8 image_state;
538
539 if (!(vsec = find_cxl_vsec(dev))) {
540 dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
541 return -ENODEV;
542 }
543
544 if ((rc = CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state))) {
545 dev_err(&dev->dev, "failed to read image state: %i\n", rc);
546 return rc;
547 }
548
549 if (adapter->perst_loads_image)
550 image_state |= CXL_VSEC_PERST_LOADS_IMAGE;
551 else
552 image_state &= ~CXL_VSEC_PERST_LOADS_IMAGE;
553
554 if (adapter->perst_select_user)
555 image_state |= CXL_VSEC_PERST_SELECT_USER;
556 else
557 image_state &= ~CXL_VSEC_PERST_SELECT_USER;
558
559 if ((rc = CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, image_state))) {
560 dev_err(&dev->dev, "failed to update image control: %i\n", rc);
561 return rc;
562 }
563
564 return 0;
565}
566
2b04cf31 567int cxl_pci_alloc_one_irq(struct cxl *adapter)
f204e0b8
IM
568{
569 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
570
571 return pnv_cxl_alloc_hwirqs(dev, 1);
572}
573
2b04cf31 574void cxl_pci_release_one_irq(struct cxl *adapter, int hwirq)
f204e0b8
IM
575{
576 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
577
578 return pnv_cxl_release_hwirqs(dev, hwirq, 1);
579}
580
2b04cf31
FB
581int cxl_pci_alloc_irq_ranges(struct cxl_irq_ranges *irqs,
582 struct cxl *adapter, unsigned int num)
f204e0b8
IM
583{
584 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
585
586 return pnv_cxl_alloc_hwirq_ranges(irqs, dev, num);
587}
588
2b04cf31
FB
589void cxl_pci_release_irq_ranges(struct cxl_irq_ranges *irqs,
590 struct cxl *adapter)
f204e0b8
IM
591{
592 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
593
594 pnv_cxl_release_hwirq_ranges(irqs, dev);
595}
596
597static int setup_cxl_bars(struct pci_dev *dev)
598{
599 /* Safety check in case we get backported to < 3.17 without M64 */
600 if ((p1_base(dev) < 0x100000000ULL) ||
601 (p2_base(dev) < 0x100000000ULL)) {
602 dev_err(&dev->dev, "ABORTING: M32 BAR assignment incompatible with CXL\n");
603 return -ENODEV;
604 }
605
606 /*
607 * BAR 4/5 has a special meaning for CXL and must be programmed with a
608 * special value corresponding to the CXL protocol address range.
609 * For POWER 8 that means bits 48:49 must be set to 10
610 */
611 pci_write_config_dword(dev, PCI_BASE_ADDRESS_4, 0x00000000);
612 pci_write_config_dword(dev, PCI_BASE_ADDRESS_5, 0x00020000);
613
614 return 0;
615}
616
617/* pciex node: ibm,opal-m64-window = <0x3d058 0x0 0x3d058 0x0 0x8 0x0>; */
618static int switch_card_to_cxl(struct pci_dev *dev)
619{
620 int vsec;
621 u8 val;
622 int rc;
623
624 dev_info(&dev->dev, "switch card to CXL\n");
625
626 if (!(vsec = find_cxl_vsec(dev))) {
627 dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
628 return -ENODEV;
629 }
630
631 if ((rc = CXL_READ_VSEC_MODE_CONTROL(dev, vsec, &val))) {
632 dev_err(&dev->dev, "failed to read current mode control: %i", rc);
633 return rc;
634 }
635 val &= ~CXL_VSEC_PROTOCOL_MASK;
636 val |= CXL_VSEC_PROTOCOL_256TB | CXL_VSEC_PROTOCOL_ENABLE;
637 if ((rc = CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val))) {
638 dev_err(&dev->dev, "failed to enable CXL protocol: %i", rc);
639 return rc;
640 }
641 /*
642 * The CAIA spec (v0.12 11.6 Bi-modal Device Support) states
643 * we must wait 100ms after this mode switch before touching
644 * PCIe config space.
645 */
646 msleep(100);
647
648 return 0;
649}
650
2b04cf31 651static int pci_map_slice_regs(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
f204e0b8
IM
652{
653 u64 p1n_base, p2n_base, afu_desc;
654 const u64 p1n_size = 0x100;
655 const u64 p2n_size = 0x1000;
656
657 p1n_base = p1_base(dev) + 0x10000 + (afu->slice * p1n_size);
658 p2n_base = p2_base(dev) + (afu->slice * p2n_size);
cbffa3a5
CL
659 afu->psn_phys = p2_base(dev) + (adapter->native->ps_off + (afu->slice * adapter->ps_size));
660 afu_desc = p2_base(dev) + adapter->native->afu_desc_off + (afu->slice * adapter->native->afu_desc_size);
f204e0b8 661
cbffa3a5 662 if (!(afu->native->p1n_mmio = ioremap(p1n_base, p1n_size)))
f204e0b8
IM
663 goto err;
664 if (!(afu->p2n_mmio = ioremap(p2n_base, p2n_size)))
665 goto err1;
666 if (afu_desc) {
cbffa3a5 667 if (!(afu->native->afu_desc_mmio = ioremap(afu_desc, adapter->native->afu_desc_size)))
f204e0b8
IM
668 goto err2;
669 }
670
671 return 0;
672err2:
673 iounmap(afu->p2n_mmio);
674err1:
cbffa3a5 675 iounmap(afu->native->p1n_mmio);
f204e0b8
IM
676err:
677 dev_err(&afu->dev, "Error mapping AFU MMIO regions\n");
678 return -ENOMEM;
679}
680
2b04cf31 681static void pci_unmap_slice_regs(struct cxl_afu *afu)
f204e0b8 682{
575e6986 683 if (afu->p2n_mmio) {
f204e0b8 684 iounmap(afu->p2n_mmio);
575e6986
DA
685 afu->p2n_mmio = NULL;
686 }
cbffa3a5
CL
687 if (afu->native->p1n_mmio) {
688 iounmap(afu->native->p1n_mmio);
689 afu->native->p1n_mmio = NULL;
575e6986 690 }
cbffa3a5
CL
691 if (afu->native->afu_desc_mmio) {
692 iounmap(afu->native->afu_desc_mmio);
693 afu->native->afu_desc_mmio = NULL;
575e6986 694 }
f204e0b8
IM
695}
696
2b04cf31 697void cxl_pci_release_afu(struct device *dev)
f204e0b8
IM
698{
699 struct cxl_afu *afu = to_cxl_afu(dev);
700
2b04cf31 701 pr_devel("%s\n", __func__);
f204e0b8 702
bd664f89 703 idr_destroy(&afu->contexts_idr);
05155772
DA
704 cxl_release_spa(afu);
705
cbffa3a5 706 kfree(afu->native);
f204e0b8
IM
707 kfree(afu);
708}
709
f204e0b8
IM
710/* Expects AFU struct to have recently been zeroed out */
711static int cxl_read_afu_descriptor(struct cxl_afu *afu)
712{
713 u64 val;
714
715 val = AFUD_READ_INFO(afu);
716 afu->pp_irqs = AFUD_NUM_INTS_PER_PROC(val);
717 afu->max_procs_virtualised = AFUD_NUM_PROCS(val);
b087e619 718 afu->crs_num = AFUD_NUM_CRS(val);
f204e0b8
IM
719
720 if (AFUD_AFU_DIRECTED(val))
721 afu->modes_supported |= CXL_MODE_DIRECTED;
722 if (AFUD_DEDICATED_PROCESS(val))
723 afu->modes_supported |= CXL_MODE_DEDICATED;
724 if (AFUD_TIME_SLICED(val))
725 afu->modes_supported |= CXL_MODE_TIME_SLICED;
726
727 val = AFUD_READ_PPPSA(afu);
728 afu->pp_size = AFUD_PPPSA_LEN(val) * 4096;
729 afu->psa = AFUD_PPPSA_PSA(val);
730 if ((afu->pp_psa = AFUD_PPPSA_PP(val)))
cbffa3a5 731 afu->native->pp_offset = AFUD_READ_PPPSA_OFF(afu);
f204e0b8 732
b087e619
IM
733 val = AFUD_READ_CR(afu);
734 afu->crs_len = AFUD_CR_LEN(val) * 256;
735 afu->crs_offset = AFUD_READ_CR_OFF(afu);
736
e36f6fe1
VJ
737
738 /* eb_len is in multiple of 4K */
739 afu->eb_len = AFUD_EB_LEN(AFUD_READ_EB(afu)) * 4096;
740 afu->eb_offset = AFUD_READ_EB_OFF(afu);
741
742 /* eb_off is 4K aligned so lower 12 bits are always zero */
743 if (EXTRACT_PPC_BITS(afu->eb_offset, 0, 11) != 0) {
744 dev_warn(&afu->dev,
745 "Invalid AFU error buffer offset %Lx\n",
746 afu->eb_offset);
747 dev_info(&afu->dev,
748 "Ignoring AFU error buffer in the descriptor\n");
749 /* indicate that no afu buffer exists */
750 afu->eb_len = 0;
751 }
752
f204e0b8
IM
753 return 0;
754}
755
756static int cxl_afu_descriptor_looks_ok(struct cxl_afu *afu)
757{
5be587b1
FB
758 int i, rc;
759 u32 val;
3d5be039 760
f204e0b8 761 if (afu->psa && afu->adapter->ps_size <
cbffa3a5 762 (afu->native->pp_offset + afu->pp_size*afu->max_procs_virtualised)) {
f204e0b8
IM
763 dev_err(&afu->dev, "per-process PSA can't fit inside the PSA!\n");
764 return -ENODEV;
765 }
766
767 if (afu->pp_psa && (afu->pp_size < PAGE_SIZE))
768 dev_warn(&afu->dev, "AFU uses < PAGE_SIZE per-process PSA!");
769
3d5be039 770 for (i = 0; i < afu->crs_num; i++) {
5be587b1
FB
771 rc = cxl_ops->afu_cr_read32(afu, i, 0, &val);
772 if (rc || val == 0) {
3d5be039
IM
773 dev_err(&afu->dev, "ABORTING: AFU configuration record %i is invalid\n", i);
774 return -EINVAL;
775 }
776 }
777
f204e0b8
IM
778 return 0;
779}
780
781static int sanitise_afu_regs(struct cxl_afu *afu)
782{
783 u64 reg;
784
785 /*
786 * Clear out any regs that contain either an IVTE or address or may be
787 * waiting on an acknowledgement to try to be a bit safer as we bring
788 * it online
789 */
790 reg = cxl_p2n_read(afu, CXL_AFU_Cntl_An);
791 if ((reg & CXL_AFU_Cntl_An_ES_MASK) != CXL_AFU_Cntl_An_ES_Disabled) {
de369538 792 dev_warn(&afu->dev, "WARNING: AFU was not disabled: %#016llx\n", reg);
5be587b1 793 if (cxl_ops->afu_reset(afu))
f204e0b8
IM
794 return -EIO;
795 if (cxl_afu_disable(afu))
796 return -EIO;
797 if (cxl_psl_purge(afu))
798 return -EIO;
799 }
800 cxl_p1n_write(afu, CXL_PSL_SPAP_An, 0x0000000000000000);
801 cxl_p1n_write(afu, CXL_PSL_IVTE_Limit_An, 0x0000000000000000);
802 cxl_p1n_write(afu, CXL_PSL_IVTE_Offset_An, 0x0000000000000000);
803 cxl_p1n_write(afu, CXL_PSL_AMBAR_An, 0x0000000000000000);
804 cxl_p1n_write(afu, CXL_PSL_SPOffset_An, 0x0000000000000000);
805 cxl_p1n_write(afu, CXL_HAURP_An, 0x0000000000000000);
806 cxl_p2n_write(afu, CXL_CSRP_An, 0x0000000000000000);
807 cxl_p2n_write(afu, CXL_AURP1_An, 0x0000000000000000);
808 cxl_p2n_write(afu, CXL_AURP0_An, 0x0000000000000000);
809 cxl_p2n_write(afu, CXL_SSTP1_An, 0x0000000000000000);
810 cxl_p2n_write(afu, CXL_SSTP0_An, 0x0000000000000000);
811 reg = cxl_p2n_read(afu, CXL_PSL_DSISR_An);
812 if (reg) {
de369538 813 dev_warn(&afu->dev, "AFU had pending DSISR: %#016llx\n", reg);
f204e0b8
IM
814 if (reg & CXL_PSL_DSISR_TRANS)
815 cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_AE);
816 else
817 cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_A);
818 }
6d382616
FB
819 if (afu->adapter->native->sl_ops->register_serr_irq) {
820 reg = cxl_p1n_read(afu, CXL_PSL_SERR_An);
821 if (reg) {
822 if (reg & ~0xffff)
823 dev_warn(&afu->dev, "AFU had pending SERR: %#016llx\n", reg);
824 cxl_p1n_write(afu, CXL_PSL_SERR_An, reg & ~0xffff);
825 }
f204e0b8
IM
826 }
827 reg = cxl_p2n_read(afu, CXL_PSL_ErrStat_An);
828 if (reg) {
de369538 829 dev_warn(&afu->dev, "AFU had pending error status: %#016llx\n", reg);
f204e0b8
IM
830 cxl_p2n_write(afu, CXL_PSL_ErrStat_An, reg);
831 }
832
833 return 0;
834}
835
e36f6fe1
VJ
836#define ERR_BUFF_MAX_COPY_SIZE PAGE_SIZE
837/*
838 * afu_eb_read:
839 * Called from sysfs and reads the afu error info buffer. The h/w only supports
840 * 4/8 bytes aligned access. So in case the requested offset/count arent 8 byte
841 * aligned the function uses a bounce buffer which can be max PAGE_SIZE.
842 */
2b04cf31 843ssize_t cxl_pci_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
e36f6fe1
VJ
844 loff_t off, size_t count)
845{
846 loff_t aligned_start, aligned_end;
847 size_t aligned_length;
848 void *tbuf;
cbffa3a5 849 const void __iomem *ebuf = afu->native->afu_desc_mmio + afu->eb_offset;
e36f6fe1
VJ
850
851 if (count == 0 || off < 0 || (size_t)off >= afu->eb_len)
852 return 0;
853
854 /* calculate aligned read window */
855 count = min((size_t)(afu->eb_len - off), count);
856 aligned_start = round_down(off, 8);
857 aligned_end = round_up(off + count, 8);
858 aligned_length = aligned_end - aligned_start;
859
860 /* max we can copy in one read is PAGE_SIZE */
861 if (aligned_length > ERR_BUFF_MAX_COPY_SIZE) {
862 aligned_length = ERR_BUFF_MAX_COPY_SIZE;
863 count = ERR_BUFF_MAX_COPY_SIZE - (off & 0x7);
864 }
865
866 /* use bounce buffer for copy */
867 tbuf = (void *)__get_free_page(GFP_TEMPORARY);
868 if (!tbuf)
869 return -ENOMEM;
870
871 /* perform aligned read from the mmio region */
872 memcpy_fromio(tbuf, ebuf + aligned_start, aligned_length);
873 memcpy(buf, tbuf + (off & 0x7), count);
874
875 free_page((unsigned long)tbuf);
876
877 return count;
878}
879
2b04cf31 880static int pci_configure_afu(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
f204e0b8 881{
f204e0b8
IM
882 int rc;
883
2b04cf31 884 if ((rc = pci_map_slice_regs(afu, adapter, dev)))
d76427b0 885 return rc;
f204e0b8
IM
886
887 if ((rc = sanitise_afu_regs(afu)))
d76427b0 888 goto err1;
f204e0b8
IM
889
890 /* We need to reset the AFU before we can read the AFU descriptor */
5be587b1 891 if ((rc = cxl_ops->afu_reset(afu)))
d76427b0 892 goto err1;
f204e0b8
IM
893
894 if (cxl_verbose)
895 dump_afu_descriptor(afu);
896
897 if ((rc = cxl_read_afu_descriptor(afu)))
d76427b0 898 goto err1;
f204e0b8
IM
899
900 if ((rc = cxl_afu_descriptor_looks_ok(afu)))
d76427b0 901 goto err1;
f204e0b8 902
6d382616
FB
903 if (adapter->native->sl_ops->afu_regs_init)
904 if ((rc = adapter->native->sl_ops->afu_regs_init(afu)))
905 goto err1;
f204e0b8 906
6d382616
FB
907 if (adapter->native->sl_ops->register_serr_irq)
908 if ((rc = adapter->native->sl_ops->register_serr_irq(afu)))
909 goto err1;
f204e0b8 910
2b04cf31 911 if ((rc = cxl_native_register_psl_irq(afu)))
d76427b0
DA
912 goto err2;
913
914 return 0;
915
916err2:
6d382616
FB
917 if (adapter->native->sl_ops->release_serr_irq)
918 adapter->native->sl_ops->release_serr_irq(afu);
d76427b0 919err1:
2b04cf31 920 pci_unmap_slice_regs(afu);
d76427b0
DA
921 return rc;
922}
923
2b04cf31 924static void pci_deconfigure_afu(struct cxl_afu *afu)
d76427b0 925{
2b04cf31 926 cxl_native_release_psl_irq(afu);
6d382616
FB
927 if (afu->adapter->native->sl_ops->release_serr_irq)
928 afu->adapter->native->sl_ops->release_serr_irq(afu);
2b04cf31 929 pci_unmap_slice_regs(afu);
d76427b0
DA
930}
931
2b04cf31 932static int pci_init_afu(struct cxl *adapter, int slice, struct pci_dev *dev)
d76427b0
DA
933{
934 struct cxl_afu *afu;
cbffa3a5 935 int rc = -ENOMEM;
d76427b0
DA
936
937 afu = cxl_alloc_afu(adapter, slice);
938 if (!afu)
939 return -ENOMEM;
940
cbffa3a5
CL
941 afu->native = kzalloc(sizeof(struct cxl_afu_native), GFP_KERNEL);
942 if (!afu->native)
943 goto err_free_afu;
944
945 mutex_init(&afu->native->spa_mutex);
946
d76427b0
DA
947 rc = dev_set_name(&afu->dev, "afu%i.%i", adapter->adapter_num, slice);
948 if (rc)
cbffa3a5 949 goto err_free_native;
d76427b0 950
2b04cf31 951 rc = pci_configure_afu(afu, adapter, dev);
d76427b0 952 if (rc)
cbffa3a5 953 goto err_free_native;
f204e0b8
IM
954
955 /* Don't care if this fails */
956 cxl_debugfs_afu_add(afu);
957
958 /*
959 * After we call this function we must not free the afu directly, even
960 * if it returns an error!
961 */
962 if ((rc = cxl_register_afu(afu)))
963 goto err_put1;
964
965 if ((rc = cxl_sysfs_afu_add(afu)))
966 goto err_put1;
967
f204e0b8
IM
968 adapter->afu[afu->slice] = afu;
969
6f7f0b3d
MN
970 if ((rc = cxl_pci_vphb_add(afu)))
971 dev_info(&afu->dev, "Can't register vPHB\n");
972
f204e0b8
IM
973 return 0;
974
f204e0b8 975err_put1:
2b04cf31 976 pci_deconfigure_afu(afu);
f204e0b8 977 cxl_debugfs_afu_remove(afu);
d76427b0 978 device_unregister(&afu->dev);
f204e0b8 979 return rc;
d76427b0 980
cbffa3a5
CL
981err_free_native:
982 kfree(afu->native);
983err_free_afu:
d76427b0
DA
984 kfree(afu);
985 return rc;
986
f204e0b8
IM
987}
988
2b04cf31 989static void cxl_pci_remove_afu(struct cxl_afu *afu)
f204e0b8 990{
2b04cf31 991 pr_devel("%s\n", __func__);
f204e0b8
IM
992
993 if (!afu)
994 return;
995
d601ea91 996 cxl_pci_vphb_remove(afu);
f204e0b8
IM
997 cxl_sysfs_afu_remove(afu);
998 cxl_debugfs_afu_remove(afu);
999
1000 spin_lock(&afu->adapter->afu_list_lock);
1001 afu->adapter->afu[afu->slice] = NULL;
1002 spin_unlock(&afu->adapter->afu_list_lock);
1003
1004 cxl_context_detach_all(afu);
5be587b1 1005 cxl_ops->afu_deactivate_mode(afu, afu->current_mode);
f204e0b8 1006
2b04cf31 1007 pci_deconfigure_afu(afu);
f204e0b8
IM
1008 device_unregister(&afu->dev);
1009}
1010
2b04cf31 1011int cxl_pci_reset(struct cxl *adapter)
62fa19d4
RG
1012{
1013 struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
1014 int rc;
62fa19d4 1015
13e68d8b
DA
1016 if (adapter->perst_same_image) {
1017 dev_warn(&dev->dev,
1018 "cxl: refusing to reset/reflash when perst_reloads_same_image is set.\n");
1019 return -EINVAL;
1020 }
1021
62fa19d4
RG
1022 dev_info(&dev->dev, "CXL reset\n");
1023
62fa19d4
RG
1024 /* pcie_warm_reset requests a fundamental pci reset which includes a
1025 * PERST assert/deassert. PERST triggers a loading of the image
1026 * if "user" or "factory" is selected in sysfs */
1027 if ((rc = pci_set_pcie_reset_state(dev, pcie_warm_reset))) {
1028 dev_err(&dev->dev, "cxl: pcie_warm_reset failed\n");
1029 return rc;
1030 }
1031
62fa19d4
RG
1032 return rc;
1033}
f204e0b8
IM
1034
1035static int cxl_map_adapter_regs(struct cxl *adapter, struct pci_dev *dev)
1036{
1037 if (pci_request_region(dev, 2, "priv 2 regs"))
1038 goto err1;
1039 if (pci_request_region(dev, 0, "priv 1 regs"))
1040 goto err2;
1041
de369538 1042 pr_devel("cxl_map_adapter_regs: p1: %#016llx %#llx, p2: %#016llx %#llx",
f204e0b8
IM
1043 p1_base(dev), p1_size(dev), p2_base(dev), p2_size(dev));
1044
cbffa3a5 1045 if (!(adapter->native->p1_mmio = ioremap(p1_base(dev), p1_size(dev))))
f204e0b8
IM
1046 goto err3;
1047
cbffa3a5 1048 if (!(adapter->native->p2_mmio = ioremap(p2_base(dev), p2_size(dev))))
f204e0b8
IM
1049 goto err4;
1050
1051 return 0;
1052
1053err4:
cbffa3a5
CL
1054 iounmap(adapter->native->p1_mmio);
1055 adapter->native->p1_mmio = NULL;
f204e0b8
IM
1056err3:
1057 pci_release_region(dev, 0);
1058err2:
1059 pci_release_region(dev, 2);
1060err1:
1061 return -ENOMEM;
1062}
1063
1064static void cxl_unmap_adapter_regs(struct cxl *adapter)
1065{
cbffa3a5
CL
1066 if (adapter->native->p1_mmio) {
1067 iounmap(adapter->native->p1_mmio);
1068 adapter->native->p1_mmio = NULL;
575e6986
DA
1069 pci_release_region(to_pci_dev(adapter->dev.parent), 2);
1070 }
cbffa3a5
CL
1071 if (adapter->native->p2_mmio) {
1072 iounmap(adapter->native->p2_mmio);
1073 adapter->native->p2_mmio = NULL;
575e6986
DA
1074 pci_release_region(to_pci_dev(adapter->dev.parent), 0);
1075 }
f204e0b8
IM
1076}
1077
1078static int cxl_read_vsec(struct cxl *adapter, struct pci_dev *dev)
1079{
1080 int vsec;
1081 u32 afu_desc_off, afu_desc_size;
1082 u32 ps_off, ps_size;
1083 u16 vseclen;
1084 u8 image_state;
1085
1086 if (!(vsec = find_cxl_vsec(dev))) {
bee30c70 1087 dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
f204e0b8
IM
1088 return -ENODEV;
1089 }
1090
1091 CXL_READ_VSEC_LENGTH(dev, vsec, &vseclen);
1092 if (vseclen < CXL_VSEC_MIN_SIZE) {
bee30c70 1093 dev_err(&dev->dev, "ABORTING: CXL VSEC too short\n");
f204e0b8
IM
1094 return -EINVAL;
1095 }
1096
1097 CXL_READ_VSEC_STATUS(dev, vsec, &adapter->vsec_status);
1098 CXL_READ_VSEC_PSL_REVISION(dev, vsec, &adapter->psl_rev);
1099 CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, &adapter->caia_major);
1100 CXL_READ_VSEC_CAIA_MINOR(dev, vsec, &adapter->caia_minor);
1101 CXL_READ_VSEC_BASE_IMAGE(dev, vsec, &adapter->base_image);
1102 CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state);
1103 adapter->user_image_loaded = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
4beb5421 1104 adapter->perst_select_user = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
f204e0b8
IM
1105
1106 CXL_READ_VSEC_NAFUS(dev, vsec, &adapter->slices);
1107 CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, &afu_desc_off);
1108 CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, &afu_desc_size);
1109 CXL_READ_VSEC_PS_OFF(dev, vsec, &ps_off);
1110 CXL_READ_VSEC_PS_SIZE(dev, vsec, &ps_size);
1111
1112 /* Convert everything to bytes, because there is NO WAY I'd look at the
1113 * code a month later and forget what units these are in ;-) */
cbffa3a5 1114 adapter->native->ps_off = ps_off * 64 * 1024;
f204e0b8 1115 adapter->ps_size = ps_size * 64 * 1024;
cbffa3a5
CL
1116 adapter->native->afu_desc_off = afu_desc_off * 64 * 1024;
1117 adapter->native->afu_desc_size = afu_desc_size * 64 * 1024;
f204e0b8
IM
1118
1119 /* Total IRQs - 1 PSL ERROR - #AFU*(1 slice error + 1 DSI) */
1120 adapter->user_irqs = pnv_cxl_get_irq_count(dev) - 1 - 2*adapter->slices;
1121
1122 return 0;
1123}
1124
d79e6801
PB
1125/*
1126 * Workaround a PCIe Host Bridge defect on some cards, that can cause
1127 * malformed Transaction Layer Packet (TLP) errors to be erroneously
1128 * reported. Mask this error in the Uncorrectable Error Mask Register.
1129 *
1130 * The upper nibble of the PSL revision is used to distinguish between
1131 * different cards. The affected ones have it set to 0.
1132 */
1133static void cxl_fixup_malformed_tlp(struct cxl *adapter, struct pci_dev *dev)
1134{
1135 int aer;
1136 u32 data;
1137
1138 if (adapter->psl_rev & 0xf000)
1139 return;
1140 if (!(aer = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR)))
1141 return;
1142 pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, &data);
1143 if (data & PCI_ERR_UNC_MALF_TLP)
1144 if (data & PCI_ERR_UNC_INTN)
1145 return;
1146 data |= PCI_ERR_UNC_MALF_TLP;
1147 data |= PCI_ERR_UNC_INTN;
1148 pci_write_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, data);
1149}
1150
f204e0b8
IM
1151static int cxl_vsec_looks_ok(struct cxl *adapter, struct pci_dev *dev)
1152{
1153 if (adapter->vsec_status & CXL_STATUS_SECOND_PORT)
1154 return -EBUSY;
1155
1156 if (adapter->vsec_status & CXL_UNSUPPORTED_FEATURES) {
bee30c70 1157 dev_err(&dev->dev, "ABORTING: CXL requires unsupported features\n");
f204e0b8
IM
1158 return -EINVAL;
1159 }
1160
1161 if (!adapter->slices) {
1162 /* Once we support dynamic reprogramming we can use the card if
1163 * it supports loadable AFUs */
bee30c70 1164 dev_err(&dev->dev, "ABORTING: Device has no AFUs\n");
f204e0b8
IM
1165 return -EINVAL;
1166 }
1167
cbffa3a5 1168 if (!adapter->native->afu_desc_off || !adapter->native->afu_desc_size) {
bee30c70 1169 dev_err(&dev->dev, "ABORTING: VSEC shows no AFU descriptors\n");
f204e0b8
IM
1170 return -EINVAL;
1171 }
1172
cbffa3a5 1173 if (adapter->ps_size > p2_size(dev) - adapter->native->ps_off) {
bee30c70 1174 dev_err(&dev->dev, "ABORTING: Problem state size larger than "
f204e0b8 1175 "available in BAR2: 0x%llx > 0x%llx\n",
cbffa3a5 1176 adapter->ps_size, p2_size(dev) - adapter->native->ps_off);
f204e0b8
IM
1177 return -EINVAL;
1178 }
1179
1180 return 0;
1181}
1182
d601ea91
FB
1183ssize_t cxl_pci_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len)
1184{
1185 return pci_read_vpd(to_pci_dev(adapter->dev.parent), 0, len, buf);
1186}
1187
f204e0b8
IM
1188static void cxl_release_adapter(struct device *dev)
1189{
1190 struct cxl *adapter = to_cxl_adapter(dev);
1191
1192 pr_devel("cxl_release_adapter\n");
1193
c044c415
DA
1194 cxl_remove_adapter_nr(adapter);
1195
cbffa3a5 1196 kfree(adapter->native);
f204e0b8
IM
1197 kfree(adapter);
1198}
1199
390fd592
PB
1200#define CXL_PSL_ErrIVTE_tberror (0x1ull << (63-31))
1201
f204e0b8
IM
1202static int sanitise_adapter_regs(struct cxl *adapter)
1203{
390fd592
PB
1204 /* Clear PSL tberror bit by writing 1 to it */
1205 cxl_p1_write(adapter, CXL_PSL_ErrIVTE, CXL_PSL_ErrIVTE_tberror);
f204e0b8
IM
1206 return cxl_tlb_slb_invalidate(adapter);
1207}
1208
c044c415
DA
1209/* This should contain *only* operations that can safely be done in
1210 * both creation and recovery.
1211 */
1212static int cxl_configure_adapter(struct cxl *adapter, struct pci_dev *dev)
f204e0b8 1213{
f204e0b8
IM
1214 int rc;
1215
c044c415
DA
1216 adapter->dev.parent = &dev->dev;
1217 adapter->dev.release = cxl_release_adapter;
1218 pci_set_drvdata(dev, adapter);
f204e0b8 1219
c044c415
DA
1220 rc = pci_enable_device(dev);
1221 if (rc) {
1222 dev_err(&dev->dev, "pci_enable_device failed: %i\n", rc);
1223 return rc;
1224 }
f204e0b8 1225
bee30c70 1226 if ((rc = cxl_read_vsec(adapter, dev)))
c044c415 1227 return rc;
bee30c70
IM
1228
1229 if ((rc = cxl_vsec_looks_ok(adapter, dev)))
c044c415 1230 return rc;
bee30c70 1231
d79e6801
PB
1232 cxl_fixup_malformed_tlp(adapter, dev);
1233
bee30c70 1234 if ((rc = setup_cxl_bars(dev)))
c044c415 1235 return rc;
bee30c70 1236
f204e0b8 1237 if ((rc = switch_card_to_cxl(dev)))
c044c415 1238 return rc;
f204e0b8 1239
4beb5421 1240 if ((rc = cxl_update_image_control(adapter)))
c044c415 1241 return rc;
4beb5421 1242
f204e0b8 1243 if ((rc = cxl_map_adapter_regs(adapter, dev)))
c044c415 1244 return rc;
f204e0b8
IM
1245
1246 if ((rc = sanitise_adapter_regs(adapter)))
c044c415 1247 goto err;
f204e0b8 1248
6d382616 1249 if ((rc = adapter->native->sl_ops->adapter_regs_init(adapter, dev)))
c044c415 1250 goto err;
f204e0b8 1251
b385c9e9 1252 if ((rc = pnv_phb_to_cxl_mode(dev, adapter->native->sl_ops->capi_mode)))
c044c415 1253 goto err;
f204e0b8 1254
1212aa1c
RG
1255 /* If recovery happened, the last step is to turn on snooping.
1256 * In the non-recovery case this has no effect */
c044c415
DA
1257 if ((rc = pnv_phb_to_cxl_mode(dev, OPAL_PHB_CAPI_MODE_SNOOP_ON)))
1258 goto err;
1212aa1c 1259
e009a7e8
FB
1260 /* Ignore error, adapter init is not dependant on timebase sync */
1261 cxl_setup_psl_timebase(adapter, dev);
390fd592 1262
2b04cf31 1263 if ((rc = cxl_native_register_psl_err_irq(adapter)))
c044c415
DA
1264 goto err;
1265
1266 return 0;
1267
1268err:
1269 cxl_unmap_adapter_regs(adapter);
1270 return rc;
1271
1272}
1273
1274static void cxl_deconfigure_adapter(struct cxl *adapter)
1275{
1276 struct pci_dev *pdev = to_pci_dev(adapter->dev.parent);
1277
2b04cf31 1278 cxl_native_release_psl_err_irq(adapter);
c044c415
DA
1279 cxl_unmap_adapter_regs(adapter);
1280
1281 pci_disable_device(pdev);
1282}
1283
6d382616
FB
1284static const struct cxl_service_layer_ops psl_ops = {
1285 .adapter_regs_init = init_implementation_adapter_psl_regs,
1286 .afu_regs_init = init_implementation_afu_psl_regs,
1287 .register_serr_irq = cxl_native_register_serr_irq,
1288 .release_serr_irq = cxl_native_release_serr_irq,
1289 .debugfs_add_adapter_sl_regs = cxl_debugfs_add_adapter_psl_regs,
1290 .debugfs_add_afu_sl_regs = cxl_debugfs_add_afu_psl_regs,
1291 .psl_irq_dump_registers = cxl_native_psl_irq_dump_regs,
1292 .err_irq_dump_registers = cxl_native_err_irq_dump_regs,
1293 .debugfs_stop_trace = cxl_stop_trace,
1294 .write_timebase_ctrl = write_timebase_ctrl_psl,
1295 .timebase_read = timebase_read_psl,
b385c9e9 1296 .capi_mode = OPAL_PHB_CAPI_MODE_CAPI,
6d382616
FB
1297};
1298
1299static const struct cxl_service_layer_ops xsl_ops = {
1300 .adapter_regs_init = init_implementation_adapter_xsl_regs,
1301 .debugfs_add_adapter_sl_regs = cxl_debugfs_add_adapter_xsl_regs,
1302 .write_timebase_ctrl = write_timebase_ctrl_xsl,
1303 .timebase_read = timebase_read_xsl,
b385c9e9 1304 .capi_mode = OPAL_PHB_CAPI_MODE_DMA,
6d382616
FB
1305};
1306
1307static void set_sl_ops(struct cxl *adapter, struct pci_dev *dev)
1308{
1309 if (dev->vendor == PCI_VENDOR_ID_MELLANOX && dev->device == 0x1013) {
1310 dev_info(&adapter->dev, "Device uses an XSL\n");
1311 adapter->native->sl_ops = &xsl_ops;
1312 } else {
1313 dev_info(&adapter->dev, "Device uses a PSL\n");
1314 adapter->native->sl_ops = &psl_ops;
1315 }
1316}
1317
1318
2b04cf31 1319static struct cxl *cxl_pci_init_adapter(struct pci_dev *dev)
c044c415
DA
1320{
1321 struct cxl *adapter;
1322 int rc;
1323
1324 adapter = cxl_alloc_adapter();
1325 if (!adapter)
1326 return ERR_PTR(-ENOMEM);
1327
cbffa3a5
CL
1328 adapter->native = kzalloc(sizeof(struct cxl_native), GFP_KERNEL);
1329 if (!adapter->native) {
1330 rc = -ENOMEM;
1331 goto err_release;
1332 }
1333
6d382616
FB
1334 set_sl_ops(adapter, dev);
1335
c044c415
DA
1336 /* Set defaults for parameters which need to persist over
1337 * configure/reconfigure
1338 */
1339 adapter->perst_loads_image = true;
13e68d8b 1340 adapter->perst_same_image = false;
c044c415
DA
1341
1342 rc = cxl_configure_adapter(adapter, dev);
1343 if (rc) {
1344 pci_disable_device(dev);
cbffa3a5 1345 goto err_release;
c044c415 1346 }
f204e0b8
IM
1347
1348 /* Don't care if this one fails: */
1349 cxl_debugfs_adapter_add(adapter);
1350
1351 /*
1352 * After we call this function we must not free the adapter directly,
1353 * even if it returns an error!
1354 */
1355 if ((rc = cxl_register_adapter(adapter)))
1356 goto err_put1;
1357
1358 if ((rc = cxl_sysfs_adapter_add(adapter)))
1359 goto err_put1;
1360
1361 return adapter;
1362
1363err_put1:
c044c415
DA
1364 /* This should mirror cxl_remove_adapter, except without the
1365 * sysfs parts
1366 */
f204e0b8 1367 cxl_debugfs_adapter_remove(adapter);
c044c415
DA
1368 cxl_deconfigure_adapter(adapter);
1369 device_unregister(&adapter->dev);
f204e0b8 1370 return ERR_PTR(rc);
cbffa3a5
CL
1371
1372err_release:
1373 cxl_release_adapter(&adapter->dev);
1374 return ERR_PTR(rc);
f204e0b8
IM
1375}
1376
2b04cf31 1377static void cxl_pci_remove_adapter(struct cxl *adapter)
f204e0b8 1378{
c044c415 1379 pr_devel("cxl_remove_adapter\n");
f204e0b8
IM
1380
1381 cxl_sysfs_adapter_remove(adapter);
1382 cxl_debugfs_adapter_remove(adapter);
f204e0b8 1383
c044c415 1384 cxl_deconfigure_adapter(adapter);
f204e0b8 1385
c044c415 1386 device_unregister(&adapter->dev);
f204e0b8
IM
1387}
1388
1389static int cxl_probe(struct pci_dev *dev, const struct pci_device_id *id)
1390{
1391 struct cxl *adapter;
1392 int slice;
1393 int rc;
1394
17eb3eef
VJ
1395 if (cxl_pci_is_vphb_device(dev)) {
1396 dev_dbg(&dev->dev, "cxl_init_adapter: Ignoring cxl vphb device\n");
1397 return -ENODEV;
1398 }
1399
f204e0b8
IM
1400 if (cxl_verbose)
1401 dump_cxl_config_space(dev);
1402
2b04cf31 1403 adapter = cxl_pci_init_adapter(dev);
f204e0b8
IM
1404 if (IS_ERR(adapter)) {
1405 dev_err(&dev->dev, "cxl_init_adapter failed: %li\n", PTR_ERR(adapter));
1406 return PTR_ERR(adapter);
1407 }
1408
1409 for (slice = 0; slice < adapter->slices; slice++) {
2b04cf31 1410 if ((rc = pci_init_afu(adapter, slice, dev))) {
f204e0b8 1411 dev_err(&dev->dev, "AFU %i failed to initialise: %i\n", slice, rc);
d76427b0
DA
1412 continue;
1413 }
1414
1415 rc = cxl_afu_select_best_mode(adapter->afu[slice]);
1416 if (rc)
1417 dev_err(&dev->dev, "AFU %i failed to start: %i\n", slice, rc);
f204e0b8
IM
1418 }
1419
1420 return 0;
1421}
1422
1423static void cxl_remove(struct pci_dev *dev)
1424{
1425 struct cxl *adapter = pci_get_drvdata(dev);
6f7f0b3d
MN
1426 struct cxl_afu *afu;
1427 int i;
f204e0b8 1428
f204e0b8
IM
1429 /*
1430 * Lock to prevent someone grabbing a ref through the adapter list as
1431 * we are removing it
1432 */
6f7f0b3d
MN
1433 for (i = 0; i < adapter->slices; i++) {
1434 afu = adapter->afu[i];
2b04cf31 1435 cxl_pci_remove_afu(afu);
6f7f0b3d 1436 }
2b04cf31 1437 cxl_pci_remove_adapter(adapter);
f204e0b8
IM
1438}
1439
9e8df8a2
DA
1440static pci_ers_result_t cxl_vphb_error_detected(struct cxl_afu *afu,
1441 pci_channel_state_t state)
1442{
1443 struct pci_dev *afu_dev;
1444 pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET;
1445 pci_ers_result_t afu_result = PCI_ERS_RESULT_NEED_RESET;
1446
1447 /* There should only be one entry, but go through the list
1448 * anyway
1449 */
1450 list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
1451 if (!afu_dev->driver)
1452 continue;
1453
1454 afu_dev->error_state = state;
1455
1456 if (afu_dev->driver->err_handler)
1457 afu_result = afu_dev->driver->err_handler->error_detected(afu_dev,
1458 state);
1459 /* Disconnect trumps all, NONE trumps NEED_RESET */
1460 if (afu_result == PCI_ERS_RESULT_DISCONNECT)
1461 result = PCI_ERS_RESULT_DISCONNECT;
1462 else if ((afu_result == PCI_ERS_RESULT_NONE) &&
1463 (result == PCI_ERS_RESULT_NEED_RESET))
1464 result = PCI_ERS_RESULT_NONE;
1465 }
1466 return result;
1467}
1468
1469static pci_ers_result_t cxl_pci_error_detected(struct pci_dev *pdev,
1470 pci_channel_state_t state)
1471{
1472 struct cxl *adapter = pci_get_drvdata(pdev);
1473 struct cxl_afu *afu;
1474 pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET;
1475 int i;
1476
1477 /* At this point, we could still have an interrupt pending.
1478 * Let's try to get them out of the way before they do
1479 * anything we don't like.
1480 */
1481 schedule();
1482
1483 /* If we're permanently dead, give up. */
1484 if (state == pci_channel_io_perm_failure) {
1485 /* Tell the AFU drivers; but we don't care what they
1486 * say, we're going away.
1487 */
1488 for (i = 0; i < adapter->slices; i++) {
1489 afu = adapter->afu[i];
1490 cxl_vphb_error_detected(afu, state);
1491 }
1492 return PCI_ERS_RESULT_DISCONNECT;
1493 }
1494
1495 /* Are we reflashing?
1496 *
1497 * If we reflash, we could come back as something entirely
1498 * different, including a non-CAPI card. As such, by default
1499 * we don't participate in the process. We'll be unbound and
1500 * the slot re-probed. (TODO: check EEH doesn't blindly rebind
1501 * us!)
1502 *
1503 * However, this isn't the entire story: for reliablity
1504 * reasons, we usually want to reflash the FPGA on PERST in
1505 * order to get back to a more reliable known-good state.
1506 *
1507 * This causes us a bit of a problem: if we reflash we can't
1508 * trust that we'll come back the same - we could have a new
1509 * image and been PERSTed in order to load that
1510 * image. However, most of the time we actually *will* come
1511 * back the same - for example a regular EEH event.
1512 *
1513 * Therefore, we allow the user to assert that the image is
1514 * indeed the same and that we should continue on into EEH
1515 * anyway.
1516 */
1517 if (adapter->perst_loads_image && !adapter->perst_same_image) {
1518 /* TODO take the PHB out of CXL mode */
1519 dev_info(&pdev->dev, "reflashing, so opting out of EEH!\n");
1520 return PCI_ERS_RESULT_NONE;
1521 }
1522
1523 /*
1524 * At this point, we want to try to recover. We'll always
1525 * need a complete slot reset: we don't trust any other reset.
1526 *
1527 * Now, we go through each AFU:
1528 * - We send the driver, if bound, an error_detected callback.
1529 * We expect it to clean up, but it can also tell us to give
1530 * up and permanently detach the card. To simplify things, if
1531 * any bound AFU driver doesn't support EEH, we give up on EEH.
1532 *
1533 * - We detach all contexts associated with the AFU. This
1534 * does not free them, but puts them into a CLOSED state
1535 * which causes any the associated files to return useful
1536 * errors to userland. It also unmaps, but does not free,
1537 * any IRQs.
1538 *
1539 * - We clean up our side: releasing and unmapping resources we hold
1540 * so we can wire them up again when the hardware comes back up.
1541 *
1542 * Driver authors should note:
1543 *
1544 * - Any contexts you create in your kernel driver (except
1545 * those associated with anonymous file descriptors) are
1546 * your responsibility to free and recreate. Likewise with
1547 * any attached resources.
1548 *
1549 * - We will take responsibility for re-initialising the
1550 * device context (the one set up for you in
1551 * cxl_pci_enable_device_hook and accessed through
1552 * cxl_get_context). If you've attached IRQs or other
1553 * resources to it, they remains yours to free.
1554 *
1555 * You can call the same functions to release resources as you
1556 * normally would: we make sure that these functions continue
1557 * to work when the hardware is down.
1558 *
1559 * Two examples:
1560 *
1561 * 1) If you normally free all your resources at the end of
1562 * each request, or if you use anonymous FDs, your
1563 * error_detected callback can simply set a flag to tell
1564 * your driver not to start any new calls. You can then
1565 * clear the flag in the resume callback.
1566 *
1567 * 2) If you normally allocate your resources on startup:
1568 * * Set a flag in error_detected as above.
1569 * * Let CXL detach your contexts.
1570 * * In slot_reset, free the old resources and allocate new ones.
1571 * * In resume, clear the flag to allow things to start.
1572 */
1573 for (i = 0; i < adapter->slices; i++) {
1574 afu = adapter->afu[i];
1575
1576 result = cxl_vphb_error_detected(afu, state);
1577
1578 /* Only continue if everyone agrees on NEED_RESET */
1579 if (result != PCI_ERS_RESULT_NEED_RESET)
1580 return result;
1581
1582 cxl_context_detach_all(afu);
5be587b1 1583 cxl_ops->afu_deactivate_mode(afu, afu->current_mode);
2b04cf31 1584 pci_deconfigure_afu(afu);
9e8df8a2
DA
1585 }
1586 cxl_deconfigure_adapter(adapter);
1587
1588 return result;
1589}
1590
1591static pci_ers_result_t cxl_pci_slot_reset(struct pci_dev *pdev)
1592{
1593 struct cxl *adapter = pci_get_drvdata(pdev);
1594 struct cxl_afu *afu;
1595 struct cxl_context *ctx;
1596 struct pci_dev *afu_dev;
1597 pci_ers_result_t afu_result = PCI_ERS_RESULT_RECOVERED;
1598 pci_ers_result_t result = PCI_ERS_RESULT_RECOVERED;
1599 int i;
1600
1601 if (cxl_configure_adapter(adapter, pdev))
1602 goto err;
1603
1604 for (i = 0; i < adapter->slices; i++) {
1605 afu = adapter->afu[i];
1606
2b04cf31 1607 if (pci_configure_afu(afu, adapter, pdev))
9e8df8a2
DA
1608 goto err;
1609
1610 if (cxl_afu_select_best_mode(afu))
1611 goto err;
1612
9e8df8a2
DA
1613 list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
1614 /* Reset the device context.
1615 * TODO: make this less disruptive
1616 */
1617 ctx = cxl_get_context(afu_dev);
1618
1619 if (ctx && cxl_release_context(ctx))
1620 goto err;
1621
1622 ctx = cxl_dev_context_init(afu_dev);
1623 if (!ctx)
1624 goto err;
1625
1626 afu_dev->dev.archdata.cxl_ctx = ctx;
1627
5be587b1 1628 if (cxl_ops->afu_check_and_enable(afu))
9e8df8a2
DA
1629 goto err;
1630
1631 afu_dev->error_state = pci_channel_io_normal;
1632
1633 /* If there's a driver attached, allow it to
1634 * chime in on recovery. Drivers should check
1635 * if everything has come back OK, but
1636 * shouldn't start new work until we call
1637 * their resume function.
1638 */
1639 if (!afu_dev->driver)
1640 continue;
1641
1642 if (afu_dev->driver->err_handler &&
1643 afu_dev->driver->err_handler->slot_reset)
1644 afu_result = afu_dev->driver->err_handler->slot_reset(afu_dev);
1645
1646 if (afu_result == PCI_ERS_RESULT_DISCONNECT)
1647 result = PCI_ERS_RESULT_DISCONNECT;
1648 }
1649 }
1650 return result;
1651
1652err:
1653 /* All the bits that happen in both error_detected and cxl_remove
1654 * should be idempotent, so we don't need to worry about leaving a mix
1655 * of unconfigured and reconfigured resources.
1656 */
1657 dev_err(&pdev->dev, "EEH recovery failed. Asking to be disconnected.\n");
1658 return PCI_ERS_RESULT_DISCONNECT;
1659}
1660
1661static void cxl_pci_resume(struct pci_dev *pdev)
1662{
1663 struct cxl *adapter = pci_get_drvdata(pdev);
1664 struct cxl_afu *afu;
1665 struct pci_dev *afu_dev;
1666 int i;
1667
1668 /* Everything is back now. Drivers should restart work now.
1669 * This is not the place to be checking if everything came back up
1670 * properly, because there's no return value: do that in slot_reset.
1671 */
1672 for (i = 0; i < adapter->slices; i++) {
1673 afu = adapter->afu[i];
1674
1675 list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
1676 if (afu_dev->driver && afu_dev->driver->err_handler &&
1677 afu_dev->driver->err_handler->resume)
1678 afu_dev->driver->err_handler->resume(afu_dev);
1679 }
1680 }
1681}
1682
1683static const struct pci_error_handlers cxl_err_handler = {
1684 .error_detected = cxl_pci_error_detected,
1685 .slot_reset = cxl_pci_slot_reset,
1686 .resume = cxl_pci_resume,
1687};
1688
f204e0b8
IM
1689struct pci_driver cxl_pci_driver = {
1690 .name = "cxl-pci",
1691 .id_table = cxl_pci_tbl,
1692 .probe = cxl_probe,
1693 .remove = cxl_remove,
aa70775e 1694 .shutdown = cxl_remove,
9e8df8a2 1695 .err_handler = &cxl_err_handler,
f204e0b8 1696};
This page took 0.154882 seconds and 5 git commands to generate.