mmc: mmci: Add qcom dml support to the driver.
[deliverable/linux.git] / drivers / mmc / host / mmci.c
CommitLineData
1da177e4 1/*
70f10482 2 * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
1da177e4
LT
3 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
c8ebae37 5 * Copyright (C) 2010 ST-Ericsson SA
1da177e4
LT
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
1da177e4
LT
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/device.h>
ef289982 16#include <linux/io.h>
1da177e4 17#include <linux/interrupt.h>
613b152c 18#include <linux/kernel.h>
000bc9d5 19#include <linux/slab.h>
1da177e4
LT
20#include <linux/delay.h>
21#include <linux/err.h>
22#include <linux/highmem.h>
019a5f56 23#include <linux/log2.h>
70be208f 24#include <linux/mmc/pm.h>
1da177e4 25#include <linux/mmc/host.h>
34177802 26#include <linux/mmc/card.h>
d2762090 27#include <linux/mmc/slot-gpio.h>
a62c80e5 28#include <linux/amba/bus.h>
f8ce2547 29#include <linux/clk.h>
bd6dee6f 30#include <linux/scatterlist.h>
89001446 31#include <linux/gpio.h>
9a597016 32#include <linux/of_gpio.h>
34e84f39 33#include <linux/regulator/consumer.h>
c8ebae37
RK
34#include <linux/dmaengine.h>
35#include <linux/dma-mapping.h>
36#include <linux/amba/mmci.h>
1c3be369 37#include <linux/pm_runtime.h>
258aea76 38#include <linux/types.h>
a9a83785 39#include <linux/pinctrl/consumer.h>
1da177e4 40
7b09cdac 41#include <asm/div64.h>
1da177e4 42#include <asm/io.h>
c6b8fdad 43#include <asm/sizes.h>
1da177e4
LT
44
45#include "mmci.h"
9cb15142 46#include "mmci_qcom_dml.h"
1da177e4
LT
47
48#define DRIVER_NAME "mmci-pl18x"
49
1da177e4
LT
50static unsigned int fmax = 515633;
51
4956e109
RV
52/**
53 * struct variant_data - MMCI variant-specific quirks
54 * @clkreg: default value for MCICLOCK register
4380c14f 55 * @clkreg_enable: enable value for MMCICLOCK register
e1412d85 56 * @clkreg_8bit_bus_enable: enable value for 8 bit bus
e8740644 57 * @clkreg_neg_edge_enable: enable value for inverted data/cmd output
08458ef6 58 * @datalength_bits: number of bits in the MMCIDATALENGTH register
8301bb68
RV
59 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
60 * is asserted (likewise for RX)
61 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
62 * is asserted (likewise for RX)
ae7b0061 63 * @data_cmd_enable: enable value for data commands.
34177802 64 * @sdio: variant supports SDIO
b70a67f9 65 * @st_clkdiv: true if using a ST-specific clock divider algorithm
e17dca2b 66 * @datactrl_mask_ddrmode: ddr mode mask in datactrl register.
1784b157 67 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
ff783233
SK
68 * @blksz_datactrl4: true if Block size is at b4..b16 position in datactrl
69 * register
7d72a1d4 70 * @pwrreg_powerup: power up value for MMCIPOWER register
dc6500bf 71 * @f_max: maximum clk frequency supported by the controller.
4d1a3a0d 72 * @signal_direction: input/out direction of bus signals can be indicated
f4670dae 73 * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
01259620 74 * @busy_detect: true if busy detection on dat0 is supported
1ff44433 75 * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
3f4e6f7b 76 * @explicit_mclk_control: enable explicit mclk control in driver.
9c34b73d 77 * @qcom_fifo: enables qcom specific fifo pio read logic.
9cb15142 78 * @qcom_dml: enables qcom specific dma glue for dma transfers.
7878289b 79 * @reversed_irq_handling: handle data irq before cmd irq.
4956e109
RV
80 */
81struct variant_data {
82 unsigned int clkreg;
4380c14f 83 unsigned int clkreg_enable;
e1412d85 84 unsigned int clkreg_8bit_bus_enable;
e8740644 85 unsigned int clkreg_neg_edge_enable;
08458ef6 86 unsigned int datalength_bits;
8301bb68
RV
87 unsigned int fifosize;
88 unsigned int fifohalfsize;
ae7b0061 89 unsigned int data_cmd_enable;
e17dca2b 90 unsigned int datactrl_mask_ddrmode;
34177802 91 bool sdio;
b70a67f9 92 bool st_clkdiv;
1784b157 93 bool blksz_datactrl16;
ff783233 94 bool blksz_datactrl4;
7d72a1d4 95 u32 pwrreg_powerup;
dc6500bf 96 u32 f_max;
4d1a3a0d 97 bool signal_direction;
f4670dae 98 bool pwrreg_clkgate;
01259620 99 bool busy_detect;
1ff44433 100 bool pwrreg_nopower;
3f4e6f7b 101 bool explicit_mclk_control;
9c34b73d 102 bool qcom_fifo;
9cb15142 103 bool qcom_dml;
7878289b 104 bool reversed_irq_handling;
4956e109
RV
105};
106
107static struct variant_data variant_arm = {
8301bb68
RV
108 .fifosize = 16 * 4,
109 .fifohalfsize = 8 * 4,
08458ef6 110 .datalength_bits = 16,
7d72a1d4 111 .pwrreg_powerup = MCI_PWR_UP,
dc6500bf 112 .f_max = 100000000,
7878289b 113 .reversed_irq_handling = true,
4956e109
RV
114};
115
768fbc18
PM
116static struct variant_data variant_arm_extended_fifo = {
117 .fifosize = 128 * 4,
118 .fifohalfsize = 64 * 4,
119 .datalength_bits = 16,
7d72a1d4 120 .pwrreg_powerup = MCI_PWR_UP,
dc6500bf 121 .f_max = 100000000,
768fbc18
PM
122};
123
3a37298a
PM
124static struct variant_data variant_arm_extended_fifo_hwfc = {
125 .fifosize = 128 * 4,
126 .fifohalfsize = 64 * 4,
127 .clkreg_enable = MCI_ARM_HWFCEN,
128 .datalength_bits = 16,
129 .pwrreg_powerup = MCI_PWR_UP,
dc6500bf 130 .f_max = 100000000,
3a37298a
PM
131};
132
4956e109 133static struct variant_data variant_u300 = {
8301bb68
RV
134 .fifosize = 16 * 4,
135 .fifohalfsize = 8 * 4,
49ac215e 136 .clkreg_enable = MCI_ST_U300_HWFCEN,
e1412d85 137 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
08458ef6 138 .datalength_bits = 16,
34177802 139 .sdio = true,
7d72a1d4 140 .pwrreg_powerup = MCI_PWR_ON,
dc6500bf 141 .f_max = 100000000,
4d1a3a0d 142 .signal_direction = true,
f4670dae 143 .pwrreg_clkgate = true,
1ff44433 144 .pwrreg_nopower = true,
4956e109
RV
145};
146
34fd4213
LW
147static struct variant_data variant_nomadik = {
148 .fifosize = 16 * 4,
149 .fifohalfsize = 8 * 4,
150 .clkreg = MCI_CLK_ENABLE,
151 .datalength_bits = 24,
152 .sdio = true,
153 .st_clkdiv = true,
154 .pwrreg_powerup = MCI_PWR_ON,
dc6500bf 155 .f_max = 100000000,
34fd4213 156 .signal_direction = true,
f4670dae 157 .pwrreg_clkgate = true,
1ff44433 158 .pwrreg_nopower = true,
34fd4213
LW
159};
160
4956e109 161static struct variant_data variant_ux500 = {
8301bb68
RV
162 .fifosize = 30 * 4,
163 .fifohalfsize = 8 * 4,
4956e109 164 .clkreg = MCI_CLK_ENABLE,
49ac215e 165 .clkreg_enable = MCI_ST_UX500_HWFCEN,
e1412d85 166 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
e8740644 167 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
08458ef6 168 .datalength_bits = 24,
34177802 169 .sdio = true,
b70a67f9 170 .st_clkdiv = true,
7d72a1d4 171 .pwrreg_powerup = MCI_PWR_ON,
dc6500bf 172 .f_max = 100000000,
4d1a3a0d 173 .signal_direction = true,
f4670dae 174 .pwrreg_clkgate = true,
01259620 175 .busy_detect = true,
1ff44433 176 .pwrreg_nopower = true,
4956e109 177};
b70a67f9 178
1784b157
PL
179static struct variant_data variant_ux500v2 = {
180 .fifosize = 30 * 4,
181 .fifohalfsize = 8 * 4,
182 .clkreg = MCI_CLK_ENABLE,
183 .clkreg_enable = MCI_ST_UX500_HWFCEN,
e1412d85 184 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
e8740644 185 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
e17dca2b 186 .datactrl_mask_ddrmode = MCI_ST_DPSM_DDRMODE,
1784b157
PL
187 .datalength_bits = 24,
188 .sdio = true,
189 .st_clkdiv = true,
190 .blksz_datactrl16 = true,
7d72a1d4 191 .pwrreg_powerup = MCI_PWR_ON,
dc6500bf 192 .f_max = 100000000,
4d1a3a0d 193 .signal_direction = true,
f4670dae 194 .pwrreg_clkgate = true,
01259620 195 .busy_detect = true,
1ff44433 196 .pwrreg_nopower = true,
1784b157
PL
197};
198
55b604ae
SK
199static struct variant_data variant_qcom = {
200 .fifosize = 16 * 4,
201 .fifohalfsize = 8 * 4,
202 .clkreg = MCI_CLK_ENABLE,
203 .clkreg_enable = MCI_QCOM_CLK_FLOWENA |
204 MCI_QCOM_CLK_SELECT_IN_FBCLK,
205 .clkreg_8bit_bus_enable = MCI_QCOM_CLK_WIDEBUS_8,
206 .datactrl_mask_ddrmode = MCI_QCOM_CLK_SELECT_IN_DDR_MODE,
207 .data_cmd_enable = MCI_QCOM_CSPM_DATCMD,
208 .blksz_datactrl4 = true,
209 .datalength_bits = 24,
210 .pwrreg_powerup = MCI_PWR_UP,
211 .f_max = 208000000,
212 .explicit_mclk_control = true,
213 .qcom_fifo = true,
9cb15142 214 .qcom_dml = true,
55b604ae
SK
215};
216
01259620
UH
217static int mmci_card_busy(struct mmc_host *mmc)
218{
219 struct mmci_host *host = mmc_priv(mmc);
220 unsigned long flags;
221 int busy = 0;
222
223 pm_runtime_get_sync(mmc_dev(mmc));
224
225 spin_lock_irqsave(&host->lock, flags);
226 if (readl(host->base + MMCISTATUS) & MCI_ST_CARDBUSY)
227 busy = 1;
228 spin_unlock_irqrestore(&host->lock, flags);
229
230 pm_runtime_mark_last_busy(mmc_dev(mmc));
231 pm_runtime_put_autosuspend(mmc_dev(mmc));
232
233 return busy;
234}
235
653a761e
UH
236/*
237 * Validate mmc prerequisites
238 */
239static int mmci_validate_data(struct mmci_host *host,
240 struct mmc_data *data)
241{
242 if (!data)
243 return 0;
244
245 if (!is_power_of_2(data->blksz)) {
246 dev_err(mmc_dev(host->mmc),
247 "unsupported block size (%d bytes)\n", data->blksz);
248 return -EINVAL;
249 }
250
251 return 0;
252}
253
f829c042
UH
254static void mmci_reg_delay(struct mmci_host *host)
255{
256 /*
257 * According to the spec, at least three feedback clock cycles
258 * of max 52 MHz must pass between two writes to the MMCICLOCK reg.
259 * Three MCLK clock cycles must pass between two MMCIPOWER reg writes.
260 * Worst delay time during card init is at 100 kHz => 30 us.
261 * Worst delay time when up and running is at 25 MHz => 120 ns.
262 */
263 if (host->cclk < 25000000)
264 udelay(30);
265 else
266 ndelay(120);
267}
268
7437cfa5
UH
269/*
270 * This must be called with host->lock held
271 */
272static void mmci_write_clkreg(struct mmci_host *host, u32 clk)
273{
274 if (host->clk_reg != clk) {
275 host->clk_reg = clk;
276 writel(clk, host->base + MMCICLOCK);
277 }
278}
279
280/*
281 * This must be called with host->lock held
282 */
283static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr)
284{
285 if (host->pwr_reg != pwr) {
286 host->pwr_reg = pwr;
287 writel(pwr, host->base + MMCIPOWER);
288 }
289}
290
9cc639a2
UH
291/*
292 * This must be called with host->lock held
293 */
294static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl)
295{
01259620
UH
296 /* Keep ST Micro busy mode if enabled */
297 datactrl |= host->datactrl_reg & MCI_ST_DPSM_BUSYMODE;
298
9cc639a2
UH
299 if (host->datactrl_reg != datactrl) {
300 host->datactrl_reg = datactrl;
301 writel(datactrl, host->base + MMCIDATACTRL);
302 }
303}
304
a6a6464a
LW
305/*
306 * This must be called with host->lock held
307 */
308static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
309{
4956e109
RV
310 struct variant_data *variant = host->variant;
311 u32 clk = variant->clkreg;
a6a6464a 312
c58a8509
UH
313 /* Make sure cclk reflects the current calculated clock */
314 host->cclk = 0;
315
a6a6464a 316 if (desired) {
3f4e6f7b
SK
317 if (variant->explicit_mclk_control) {
318 host->cclk = host->mclk;
319 } else if (desired >= host->mclk) {
991a86e1 320 clk = MCI_CLK_BYPASS;
399bc486
LW
321 if (variant->st_clkdiv)
322 clk |= MCI_ST_UX500_NEG_EDGE;
a6a6464a 323 host->cclk = host->mclk;
b70a67f9
LW
324 } else if (variant->st_clkdiv) {
325 /*
326 * DB8500 TRM says f = mclk / (clkdiv + 2)
327 * => clkdiv = (mclk / f) - 2
328 * Round the divider up so we don't exceed the max
329 * frequency
330 */
331 clk = DIV_ROUND_UP(host->mclk, desired) - 2;
332 if (clk >= 256)
333 clk = 255;
334 host->cclk = host->mclk / (clk + 2);
a6a6464a 335 } else {
b70a67f9
LW
336 /*
337 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
338 * => clkdiv = mclk / (2 * f) - 1
339 */
a6a6464a
LW
340 clk = host->mclk / (2 * desired) - 1;
341 if (clk >= 256)
342 clk = 255;
343 host->cclk = host->mclk / (2 * (clk + 1));
344 }
4380c14f
RV
345
346 clk |= variant->clkreg_enable;
a6a6464a
LW
347 clk |= MCI_CLK_ENABLE;
348 /* This hasn't proven to be worthwhile */
349 /* clk |= MCI_CLK_PWRSAVE; */
350 }
351
c58a8509
UH
352 /* Set actual clock for debug */
353 host->mmc->actual_clock = host->cclk;
354
9e6c82cd 355 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
771dc157
LW
356 clk |= MCI_4BIT_BUS;
357 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
e1412d85 358 clk |= variant->clkreg_8bit_bus_enable;
9e6c82cd 359
6dad6c95
SJ
360 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
361 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
e8740644 362 clk |= variant->clkreg_neg_edge_enable;
6dbb6ee0 363
7437cfa5 364 mmci_write_clkreg(host, clk);
a6a6464a
LW
365}
366
1da177e4
LT
367static void
368mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
369{
370 writel(0, host->base + MMCICOMMAND);
371
e47c222b
RK
372 BUG_ON(host->data);
373
1da177e4
LT
374 host->mrq = NULL;
375 host->cmd = NULL;
376
1da177e4 377 mmc_request_done(host->mmc, mrq);
2cd976c4
UH
378
379 pm_runtime_mark_last_busy(mmc_dev(host->mmc));
380 pm_runtime_put_autosuspend(mmc_dev(host->mmc));
1da177e4
LT
381}
382
2686b4b4
LW
383static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
384{
385 void __iomem *base = host->base;
386
387 if (host->singleirq) {
388 unsigned int mask0 = readl(base + MMCIMASK0);
389
390 mask0 &= ~MCI_IRQ1MASK;
391 mask0 |= mask;
392
393 writel(mask0, base + MMCIMASK0);
394 }
395
396 writel(mask, base + MMCIMASK1);
397}
398
1da177e4
LT
399static void mmci_stop_data(struct mmci_host *host)
400{
9cc639a2 401 mmci_write_datactrlreg(host, 0);
2686b4b4 402 mmci_set_mask1(host, 0);
1da177e4
LT
403 host->data = NULL;
404}
405
4ce1d6cb
RV
406static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
407{
408 unsigned int flags = SG_MITER_ATOMIC;
409
410 if (data->flags & MMC_DATA_READ)
411 flags |= SG_MITER_TO_SG;
412 else
413 flags |= SG_MITER_FROM_SG;
414
415 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
416}
417
c8ebae37
RK
418/*
419 * All the DMA operation mode stuff goes inside this ifdef.
420 * This assumes that you have a generic DMA device interface,
421 * no custom DMA interfaces are supported.
422 */
423#ifdef CONFIG_DMA_ENGINE
c3be1efd 424static void mmci_dma_setup(struct mmci_host *host)
c8ebae37 425{
c8ebae37
RK
426 const char *rxname, *txname;
427 dma_cap_mask_t mask;
9cb15142 428 struct variant_data *variant = host->variant;
c8ebae37 429
1fd83f0e
LJ
430 host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx");
431 host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx");
c8ebae37 432
58c7ccbf
PF
433 /* initialize pre request cookie */
434 host->next_data.cookie = 1;
435
c8ebae37
RK
436 /* Try to acquire a generic DMA engine slave channel */
437 dma_cap_zero(mask);
438 dma_cap_set(DMA_SLAVE, mask);
439
1fd83f0e
LJ
440 /*
441 * If only an RX channel is specified, the driver will
442 * attempt to use it bidirectionally, however if it is
443 * is specified but cannot be located, DMA will be disabled.
444 */
445 if (host->dma_rx_channel && !host->dma_tx_channel)
446 host->dma_tx_channel = host->dma_rx_channel;
447
c8ebae37
RK
448 if (host->dma_rx_channel)
449 rxname = dma_chan_name(host->dma_rx_channel);
450 else
451 rxname = "none";
452
453 if (host->dma_tx_channel)
454 txname = dma_chan_name(host->dma_tx_channel);
455 else
456 txname = "none";
457
458 dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
459 rxname, txname);
460
461 /*
462 * Limit the maximum segment size in any SG entry according to
463 * the parameters of the DMA engine device.
464 */
465 if (host->dma_tx_channel) {
466 struct device *dev = host->dma_tx_channel->device->dev;
467 unsigned int max_seg_size = dma_get_max_seg_size(dev);
468
469 if (max_seg_size < host->mmc->max_seg_size)
470 host->mmc->max_seg_size = max_seg_size;
471 }
472 if (host->dma_rx_channel) {
473 struct device *dev = host->dma_rx_channel->device->dev;
474 unsigned int max_seg_size = dma_get_max_seg_size(dev);
475
476 if (max_seg_size < host->mmc->max_seg_size)
477 host->mmc->max_seg_size = max_seg_size;
478 }
9cb15142
SK
479
480 if (variant->qcom_dml && host->dma_rx_channel && host->dma_tx_channel)
481 if (dml_hw_init(host, host->mmc->parent->of_node))
482 variant->qcom_dml = false;
c8ebae37
RK
483}
484
485/*
6e0ee714 486 * This is used in or so inline it
c8ebae37
RK
487 * so it can be discarded.
488 */
489static inline void mmci_dma_release(struct mmci_host *host)
490{
c8ebae37
RK
491 if (host->dma_rx_channel)
492 dma_release_channel(host->dma_rx_channel);
8c3a05b4 493 if (host->dma_tx_channel)
c8ebae37
RK
494 dma_release_channel(host->dma_tx_channel);
495 host->dma_rx_channel = host->dma_tx_channel = NULL;
496}
497
653a761e
UH
498static void mmci_dma_data_error(struct mmci_host *host)
499{
500 dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
501 dmaengine_terminate_all(host->dma_current);
502 host->dma_current = NULL;
503 host->dma_desc_current = NULL;
504 host->data->host_cookie = 0;
505}
506
c8ebae37
RK
507static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
508{
653a761e 509 struct dma_chan *chan;
c8ebae37 510 enum dma_data_direction dir;
653a761e
UH
511
512 if (data->flags & MMC_DATA_READ) {
513 dir = DMA_FROM_DEVICE;
514 chan = host->dma_rx_channel;
515 } else {
516 dir = DMA_TO_DEVICE;
517 chan = host->dma_tx_channel;
518 }
519
520 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
521}
522
523static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data)
524{
c8ebae37
RK
525 u32 status;
526 int i;
527
528 /* Wait up to 1ms for the DMA to complete */
529 for (i = 0; ; i++) {
530 status = readl(host->base + MMCISTATUS);
531 if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
532 break;
533 udelay(10);
534 }
535
536 /*
537 * Check to see whether we still have some data left in the FIFO -
538 * this catches DMA controllers which are unable to monitor the
539 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
540 * contiguous buffers. On TX, we'll get a FIFO underrun error.
541 */
542 if (status & MCI_RXDATAAVLBLMASK) {
653a761e 543 mmci_dma_data_error(host);
c8ebae37
RK
544 if (!data->error)
545 data->error = -EIO;
546 }
547
58c7ccbf 548 if (!data->host_cookie)
653a761e 549 mmci_dma_unmap(host, data);
c8ebae37
RK
550
551 /*
552 * Use of DMA with scatter-gather is impossible.
553 * Give up with DMA and switch back to PIO mode.
554 */
555 if (status & MCI_RXDATAAVLBLMASK) {
556 dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
557 mmci_dma_release(host);
558 }
c8ebae37 559
653a761e
UH
560 host->dma_current = NULL;
561 host->dma_desc_current = NULL;
c8ebae37
RK
562}
563
653a761e
UH
564/* prepares DMA channel and DMA descriptor, returns non-zero on failure */
565static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
566 struct dma_chan **dma_chan,
567 struct dma_async_tx_descriptor **dma_desc)
c8ebae37
RK
568{
569 struct variant_data *variant = host->variant;
570 struct dma_slave_config conf = {
571 .src_addr = host->phybase + MMCIFIFO,
572 .dst_addr = host->phybase + MMCIFIFO,
573 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
574 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
575 .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
576 .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
258aea76 577 .device_fc = false,
c8ebae37 578 };
c8ebae37
RK
579 struct dma_chan *chan;
580 struct dma_device *device;
581 struct dma_async_tx_descriptor *desc;
05f5799c 582 enum dma_data_direction buffer_dirn;
c8ebae37 583 int nr_sg;
9cb15142 584 unsigned long flags = DMA_CTRL_ACK;
c8ebae37 585
c8ebae37 586 if (data->flags & MMC_DATA_READ) {
05f5799c
VK
587 conf.direction = DMA_DEV_TO_MEM;
588 buffer_dirn = DMA_FROM_DEVICE;
c8ebae37
RK
589 chan = host->dma_rx_channel;
590 } else {
05f5799c
VK
591 conf.direction = DMA_MEM_TO_DEV;
592 buffer_dirn = DMA_TO_DEVICE;
c8ebae37
RK
593 chan = host->dma_tx_channel;
594 }
595
596 /* If there's no DMA channel, fall back to PIO */
597 if (!chan)
598 return -EINVAL;
599
600 /* If less than or equal to the fifo size, don't bother with DMA */
58c7ccbf 601 if (data->blksz * data->blocks <= variant->fifosize)
c8ebae37
RK
602 return -EINVAL;
603
604 device = chan->device;
05f5799c 605 nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
c8ebae37
RK
606 if (nr_sg == 0)
607 return -EINVAL;
608
9cb15142
SK
609 if (host->variant->qcom_dml)
610 flags |= DMA_PREP_INTERRUPT;
611
c8ebae37 612 dmaengine_slave_config(chan, &conf);
16052827 613 desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg,
9cb15142 614 conf.direction, flags);
c8ebae37
RK
615 if (!desc)
616 goto unmap_exit;
617
653a761e
UH
618 *dma_chan = chan;
619 *dma_desc = desc;
58c7ccbf
PF
620
621 return 0;
c8ebae37 622
58c7ccbf 623 unmap_exit:
05f5799c 624 dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
58c7ccbf
PF
625 return -ENOMEM;
626}
627
653a761e
UH
628static inline int mmci_dma_prep_data(struct mmci_host *host,
629 struct mmc_data *data)
630{
631 /* Check if next job is already prepared. */
632 if (host->dma_current && host->dma_desc_current)
633 return 0;
634
635 /* No job were prepared thus do it now. */
636 return __mmci_dma_prep_data(host, data, &host->dma_current,
637 &host->dma_desc_current);
638}
639
640static inline int mmci_dma_prep_next(struct mmci_host *host,
641 struct mmc_data *data)
642{
643 struct mmci_host_next *nd = &host->next_data;
644 return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc);
645}
646
58c7ccbf
PF
647static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
648{
649 int ret;
650 struct mmc_data *data = host->data;
651
653a761e 652 ret = mmci_dma_prep_data(host, host->data);
58c7ccbf
PF
653 if (ret)
654 return ret;
655
656 /* Okay, go for it. */
c8ebae37
RK
657 dev_vdbg(mmc_dev(host->mmc),
658 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
659 data->sg_len, data->blksz, data->blocks, data->flags);
58c7ccbf
PF
660 dmaengine_submit(host->dma_desc_current);
661 dma_async_issue_pending(host->dma_current);
c8ebae37 662
9cb15142
SK
663 if (host->variant->qcom_dml)
664 dml_start_xfer(host, data);
665
c8ebae37
RK
666 datactrl |= MCI_DPSM_DMAENABLE;
667
668 /* Trigger the DMA transfer */
9cc639a2 669 mmci_write_datactrlreg(host, datactrl);
c8ebae37
RK
670
671 /*
672 * Let the MMCI say when the data is ended and it's time
673 * to fire next DMA request. When that happens, MMCI will
674 * call mmci_data_end()
675 */
676 writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
677 host->base + MMCIMASK0);
678 return 0;
58c7ccbf 679}
c8ebae37 680
58c7ccbf
PF
681static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
682{
683 struct mmci_host_next *next = &host->next_data;
684
653a761e
UH
685 WARN_ON(data->host_cookie && data->host_cookie != next->cookie);
686 WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan));
58c7ccbf
PF
687
688 host->dma_desc_current = next->dma_desc;
689 host->dma_current = next->dma_chan;
58c7ccbf
PF
690 next->dma_desc = NULL;
691 next->dma_chan = NULL;
c8ebae37 692}
58c7ccbf
PF
693
694static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
695 bool is_first_req)
696{
697 struct mmci_host *host = mmc_priv(mmc);
698 struct mmc_data *data = mrq->data;
699 struct mmci_host_next *nd = &host->next_data;
700
701 if (!data)
702 return;
703
653a761e
UH
704 BUG_ON(data->host_cookie);
705
706 if (mmci_validate_data(host, data))
58c7ccbf 707 return;
58c7ccbf 708
653a761e
UH
709 if (!mmci_dma_prep_next(host, data))
710 data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
58c7ccbf
PF
711}
712
713static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
714 int err)
715{
716 struct mmci_host *host = mmc_priv(mmc);
717 struct mmc_data *data = mrq->data;
58c7ccbf 718
653a761e 719 if (!data || !data->host_cookie)
58c7ccbf
PF
720 return;
721
653a761e 722 mmci_dma_unmap(host, data);
58c7ccbf 723
653a761e
UH
724 if (err) {
725 struct mmci_host_next *next = &host->next_data;
726 struct dma_chan *chan;
727 if (data->flags & MMC_DATA_READ)
728 chan = host->dma_rx_channel;
729 else
730 chan = host->dma_tx_channel;
731 dmaengine_terminate_all(chan);
58c7ccbf 732
653a761e
UH
733 next->dma_desc = NULL;
734 next->dma_chan = NULL;
58c7ccbf
PF
735 }
736}
737
c8ebae37
RK
738#else
739/* Blank functions if the DMA engine is not available */
58c7ccbf
PF
740static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
741{
742}
c8ebae37
RK
743static inline void mmci_dma_setup(struct mmci_host *host)
744{
745}
746
747static inline void mmci_dma_release(struct mmci_host *host)
748{
749}
750
751static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
752{
753}
754
653a761e
UH
755static inline void mmci_dma_finalize(struct mmci_host *host,
756 struct mmc_data *data)
757{
758}
759
c8ebae37
RK
760static inline void mmci_dma_data_error(struct mmci_host *host)
761{
762}
763
764static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
765{
766 return -ENOSYS;
767}
58c7ccbf
PF
768
769#define mmci_pre_request NULL
770#define mmci_post_request NULL
771
c8ebae37
RK
772#endif
773
1da177e4
LT
774static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
775{
8301bb68 776 struct variant_data *variant = host->variant;
1da177e4 777 unsigned int datactrl, timeout, irqmask;
7b09cdac 778 unsigned long long clks;
1da177e4 779 void __iomem *base;
3bc87f24 780 int blksz_bits;
1da177e4 781
64de0289
LW
782 dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
783 data->blksz, data->blocks, data->flags);
1da177e4
LT
784
785 host->data = data;
528320db 786 host->size = data->blksz * data->blocks;
51d4375d 787 data->bytes_xfered = 0;
1da177e4 788
7b09cdac 789 clks = (unsigned long long)data->timeout_ns * host->cclk;
c4a35769 790 do_div(clks, NSEC_PER_SEC);
7b09cdac
RK
791
792 timeout = data->timeout_clks + (unsigned int)clks;
1da177e4
LT
793
794 base = host->base;
795 writel(timeout, base + MMCIDATATIMER);
796 writel(host->size, base + MMCIDATALENGTH);
797
3bc87f24
RK
798 blksz_bits = ffs(data->blksz) - 1;
799 BUG_ON(1 << blksz_bits != data->blksz);
800
1784b157
PL
801 if (variant->blksz_datactrl16)
802 datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
ff783233
SK
803 else if (variant->blksz_datactrl4)
804 datactrl = MCI_DPSM_ENABLE | (data->blksz << 4);
1784b157
PL
805 else
806 datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
c8ebae37
RK
807
808 if (data->flags & MMC_DATA_READ)
1da177e4 809 datactrl |= MCI_DPSM_DIRECTION;
c8ebae37 810
7258db7e
UH
811 /* The ST Micro variants has a special bit to enable SDIO */
812 if (variant->sdio && host->mmc->card)
06c1a121
UH
813 if (mmc_card_sdio(host->mmc->card)) {
814 /*
815 * The ST Micro variants has a special bit
816 * to enable SDIO.
817 */
818 u32 clk;
819
7258db7e
UH
820 datactrl |= MCI_ST_DPSM_SDIOEN;
821
06c1a121 822 /*
70ac0935
UH
823 * The ST Micro variant for SDIO small write transfers
824 * needs to have clock H/W flow control disabled,
825 * otherwise the transfer will not start. The threshold
826 * depends on the rate of MCLK.
06c1a121 827 */
70ac0935
UH
828 if (data->flags & MMC_DATA_WRITE &&
829 (host->size < 8 ||
830 (host->size <= 8 && host->mclk > 50000000)))
06c1a121
UH
831 clk = host->clk_reg & ~variant->clkreg_enable;
832 else
833 clk = host->clk_reg | variant->clkreg_enable;
834
835 mmci_write_clkreg(host, clk);
836 }
837
6dad6c95
SJ
838 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
839 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
e17dca2b 840 datactrl |= variant->datactrl_mask_ddrmode;
6dbb6ee0 841
c8ebae37
RK
842 /*
843 * Attempt to use DMA operation mode, if this
844 * should fail, fall back to PIO mode
845 */
846 if (!mmci_dma_start_data(host, datactrl))
847 return;
848
849 /* IRQ mode, map the SG list for CPU reading/writing */
850 mmci_init_sg(host, data);
851
852 if (data->flags & MMC_DATA_READ) {
1da177e4 853 irqmask = MCI_RXFIFOHALFFULLMASK;
0425a142
RK
854
855 /*
c4d877c1
RK
856 * If we have less than the fifo 'half-full' threshold to
857 * transfer, trigger a PIO interrupt as soon as any data
858 * is available.
0425a142 859 */
c4d877c1 860 if (host->size < variant->fifohalfsize)
0425a142 861 irqmask |= MCI_RXDATAAVLBLMASK;
1da177e4
LT
862 } else {
863 /*
864 * We don't actually need to include "FIFO empty" here
865 * since its implicit in "FIFO half empty".
866 */
867 irqmask = MCI_TXFIFOHALFEMPTYMASK;
868 }
869
9cc639a2 870 mmci_write_datactrlreg(host, datactrl);
1da177e4 871 writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
2686b4b4 872 mmci_set_mask1(host, irqmask);
1da177e4
LT
873}
874
875static void
876mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
877{
878 void __iomem *base = host->base;
879
64de0289 880 dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
1da177e4
LT
881 cmd->opcode, cmd->arg, cmd->flags);
882
883 if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
884 writel(0, base + MMCICOMMAND);
6adb2a80 885 mmci_reg_delay(host);
1da177e4
LT
886 }
887
888 c |= cmd->opcode | MCI_CPSM_ENABLE;
e9225176
RK
889 if (cmd->flags & MMC_RSP_PRESENT) {
890 if (cmd->flags & MMC_RSP_136)
891 c |= MCI_CPSM_LONGRSP;
1da177e4 892 c |= MCI_CPSM_RESPONSE;
1da177e4
LT
893 }
894 if (/*interrupt*/0)
895 c |= MCI_CPSM_INTERRUPT;
896
ae7b0061
SK
897 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC)
898 c |= host->variant->data_cmd_enable;
899
1da177e4
LT
900 host->cmd = cmd;
901
902 writel(cmd->arg, base + MMCIARGUMENT);
903 writel(c, base + MMCICOMMAND);
904}
905
906static void
907mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
908 unsigned int status)
909{
1cb9da50
UH
910 /* Make sure we have data to handle */
911 if (!data)
912 return;
913
f20f8f21 914 /* First check for errors */
b63038d6
UH
915 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
916 MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
8cb28155 917 u32 remain, success;
f20f8f21 918
c8ebae37 919 /* Terminate the DMA transfer */
653a761e 920 if (dma_inprogress(host)) {
c8ebae37 921 mmci_dma_data_error(host);
653a761e
UH
922 mmci_dma_unmap(host, data);
923 }
e9c091b4
RK
924
925 /*
c8afc9d5
RK
926 * Calculate how far we are into the transfer. Note that
927 * the data counter gives the number of bytes transferred
928 * on the MMC bus, not on the host side. On reads, this
929 * can be as much as a FIFO-worth of data ahead. This
930 * matters for FIFO overruns only.
e9c091b4 931 */
f5a106d9 932 remain = readl(host->base + MMCIDATACNT);
8cb28155
LW
933 success = data->blksz * data->blocks - remain;
934
c8afc9d5
RK
935 dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
936 status, success);
8cb28155
LW
937 if (status & MCI_DATACRCFAIL) {
938 /* Last block was not successful */
c8afc9d5 939 success -= 1;
17b0429d 940 data->error = -EILSEQ;
8cb28155 941 } else if (status & MCI_DATATIMEOUT) {
17b0429d 942 data->error = -ETIMEDOUT;
757df746
LW
943 } else if (status & MCI_STARTBITERR) {
944 data->error = -ECOMM;
c8afc9d5
RK
945 } else if (status & MCI_TXUNDERRUN) {
946 data->error = -EIO;
947 } else if (status & MCI_RXOVERRUN) {
948 if (success > host->variant->fifosize)
949 success -= host->variant->fifosize;
950 else
951 success = 0;
17b0429d 952 data->error = -EIO;
4ce1d6cb 953 }
51d4375d 954 data->bytes_xfered = round_down(success, data->blksz);
1da177e4 955 }
f20f8f21 956
8cb28155
LW
957 if (status & MCI_DATABLOCKEND)
958 dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
f20f8f21 959
ccff9b51 960 if (status & MCI_DATAEND || data->error) {
c8ebae37 961 if (dma_inprogress(host))
653a761e 962 mmci_dma_finalize(host, data);
1da177e4
LT
963 mmci_stop_data(host);
964
8cb28155
LW
965 if (!data->error)
966 /* The error clause is handled above, success! */
51d4375d 967 data->bytes_xfered = data->blksz * data->blocks;
f20f8f21 968
024629c6 969 if (!data->stop || host->mrq->sbc) {
1da177e4
LT
970 mmci_request_end(host, data->mrq);
971 } else {
972 mmci_start_command(host, data->stop, 0);
973 }
974 }
975}
976
977static void
978mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
979 unsigned int status)
980{
981 void __iomem *base = host->base;
ad82bfea
UH
982 bool sbc, busy_resp;
983
984 if (!cmd)
985 return;
986
987 sbc = (cmd == host->mrq->sbc);
988 busy_resp = host->variant->busy_detect && (cmd->flags & MMC_RSP_BUSY);
989
990 if (!((status|host->busy_status) & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|
991 MCI_CMDSENT|MCI_CMDRESPEND)))
992 return;
8d94b54d
UH
993
994 /* Check if we need to wait for busy completion. */
995 if (host->busy_status && (status & MCI_ST_CARDBUSY))
996 return;
997
998 /* Enable busy completion if needed and supported. */
999 if (!host->busy_status && busy_resp &&
1000 !(status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT)) &&
1001 (readl(base + MMCISTATUS) & MCI_ST_CARDBUSY)) {
1002 writel(readl(base + MMCIMASK0) | MCI_ST_BUSYEND,
1003 base + MMCIMASK0);
1004 host->busy_status = status & (MCI_CMDSENT|MCI_CMDRESPEND);
1005 return;
1006 }
1007
1008 /* At busy completion, mask the IRQ and complete the request. */
1009 if (host->busy_status) {
1010 writel(readl(base + MMCIMASK0) & ~MCI_ST_BUSYEND,
1011 base + MMCIMASK0);
1012 host->busy_status = 0;
1013 }
1da177e4
LT
1014
1015 host->cmd = NULL;
1016
1da177e4 1017 if (status & MCI_CMDTIMEOUT) {
17b0429d 1018 cmd->error = -ETIMEDOUT;
1da177e4 1019 } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
17b0429d 1020 cmd->error = -EILSEQ;
9047b435
RKAL
1021 } else {
1022 cmd->resp[0] = readl(base + MMCIRESPONSE0);
1023 cmd->resp[1] = readl(base + MMCIRESPONSE1);
1024 cmd->resp[2] = readl(base + MMCIRESPONSE2);
1025 cmd->resp[3] = readl(base + MMCIRESPONSE3);
1da177e4
LT
1026 }
1027
024629c6 1028 if ((!sbc && !cmd->data) || cmd->error) {
3b6e3c73
UH
1029 if (host->data) {
1030 /* Terminate the DMA transfer */
653a761e 1031 if (dma_inprogress(host)) {
3b6e3c73 1032 mmci_dma_data_error(host);
653a761e
UH
1033 mmci_dma_unmap(host, host->data);
1034 }
e47c222b 1035 mmci_stop_data(host);
3b6e3c73 1036 }
024629c6
UH
1037 mmci_request_end(host, host->mrq);
1038 } else if (sbc) {
1039 mmci_start_command(host, host->mrq->cmd, 0);
1da177e4
LT
1040 } else if (!(cmd->data->flags & MMC_DATA_READ)) {
1041 mmci_start_data(host, cmd->data);
1042 }
1043}
1044
9c34b73d
SK
1045static int mmci_get_rx_fifocnt(struct mmci_host *host, u32 status, int remain)
1046{
1047 return remain - (readl(host->base + MMCIFIFOCNT) << 2);
1048}
1049
1050static int mmci_qcom_get_rx_fifocnt(struct mmci_host *host, u32 status, int r)
1051{
1052 /*
1053 * on qcom SDCC4 only 8 words are used in each burst so only 8 addresses
1054 * from the fifo range should be used
1055 */
1056 if (status & MCI_RXFIFOHALFFULL)
1057 return host->variant->fifohalfsize;
1058 else if (status & MCI_RXDATAAVLBL)
1059 return 4;
1060
1061 return 0;
1062}
1063
1da177e4
LT
1064static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
1065{
1066 void __iomem *base = host->base;
1067 char *ptr = buffer;
9c34b73d 1068 u32 status = readl(host->base + MMCISTATUS);
26eed9a5 1069 int host_remain = host->size;
1da177e4
LT
1070
1071 do {
9c34b73d 1072 int count = host->get_rx_fifocnt(host, status, host_remain);
1da177e4
LT
1073
1074 if (count > remain)
1075 count = remain;
1076
1077 if (count <= 0)
1078 break;
1079
393e5e24
UH
1080 /*
1081 * SDIO especially may want to send something that is
1082 * not divisible by 4 (as opposed to card sectors
1083 * etc). Therefore make sure to always read the last bytes
1084 * while only doing full 32-bit reads towards the FIFO.
1085 */
1086 if (unlikely(count & 0x3)) {
1087 if (count < 4) {
1088 unsigned char buf[4];
4b85da08 1089 ioread32_rep(base + MMCIFIFO, buf, 1);
393e5e24
UH
1090 memcpy(ptr, buf, count);
1091 } else {
4b85da08 1092 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
393e5e24
UH
1093 count &= ~0x3;
1094 }
1095 } else {
4b85da08 1096 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
393e5e24 1097 }
1da177e4
LT
1098
1099 ptr += count;
1100 remain -= count;
26eed9a5 1101 host_remain -= count;
1da177e4
LT
1102
1103 if (remain == 0)
1104 break;
1105
1106 status = readl(base + MMCISTATUS);
1107 } while (status & MCI_RXDATAAVLBL);
1108
1109 return ptr - buffer;
1110}
1111
1112static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
1113{
8301bb68 1114 struct variant_data *variant = host->variant;
1da177e4
LT
1115 void __iomem *base = host->base;
1116 char *ptr = buffer;
1117
1118 do {
1119 unsigned int count, maxcnt;
1120
8301bb68
RV
1121 maxcnt = status & MCI_TXFIFOEMPTY ?
1122 variant->fifosize : variant->fifohalfsize;
1da177e4
LT
1123 count = min(remain, maxcnt);
1124
34177802
LW
1125 /*
1126 * SDIO especially may want to send something that is
1127 * not divisible by 4 (as opposed to card sectors
1128 * etc), and the FIFO only accept full 32-bit writes.
1129 * So compensate by adding +3 on the count, a single
1130 * byte become a 32bit write, 7 bytes will be two
1131 * 32bit writes etc.
1132 */
4b85da08 1133 iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2);
1da177e4
LT
1134
1135 ptr += count;
1136 remain -= count;
1137
1138 if (remain == 0)
1139 break;
1140
1141 status = readl(base + MMCISTATUS);
1142 } while (status & MCI_TXFIFOHALFEMPTY);
1143
1144 return ptr - buffer;
1145}
1146
1147/*
1148 * PIO data transfer IRQ handler.
1149 */
7d12e780 1150static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
1da177e4
LT
1151{
1152 struct mmci_host *host = dev_id;
4ce1d6cb 1153 struct sg_mapping_iter *sg_miter = &host->sg_miter;
8301bb68 1154 struct variant_data *variant = host->variant;
1da177e4 1155 void __iomem *base = host->base;
4ce1d6cb 1156 unsigned long flags;
1da177e4
LT
1157 u32 status;
1158
1159 status = readl(base + MMCISTATUS);
1160
64de0289 1161 dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
1da177e4 1162
4ce1d6cb
RV
1163 local_irq_save(flags);
1164
1da177e4 1165 do {
1da177e4
LT
1166 unsigned int remain, len;
1167 char *buffer;
1168
1169 /*
1170 * For write, we only need to test the half-empty flag
1171 * here - if the FIFO is completely empty, then by
1172 * definition it is more than half empty.
1173 *
1174 * For read, check for data available.
1175 */
1176 if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
1177 break;
1178
4ce1d6cb
RV
1179 if (!sg_miter_next(sg_miter))
1180 break;
1181
1182 buffer = sg_miter->addr;
1183 remain = sg_miter->length;
1da177e4
LT
1184
1185 len = 0;
1186 if (status & MCI_RXACTIVE)
1187 len = mmci_pio_read(host, buffer, remain);
1188 if (status & MCI_TXACTIVE)
1189 len = mmci_pio_write(host, buffer, remain, status);
1190
4ce1d6cb 1191 sg_miter->consumed = len;
1da177e4 1192
1da177e4
LT
1193 host->size -= len;
1194 remain -= len;
1195
1196 if (remain)
1197 break;
1198
1da177e4
LT
1199 status = readl(base + MMCISTATUS);
1200 } while (1);
1201
4ce1d6cb
RV
1202 sg_miter_stop(sg_miter);
1203
1204 local_irq_restore(flags);
1205
1da177e4 1206 /*
c4d877c1
RK
1207 * If we have less than the fifo 'half-full' threshold to transfer,
1208 * trigger a PIO interrupt as soon as any data is available.
1da177e4 1209 */
c4d877c1 1210 if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
2686b4b4 1211 mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
1da177e4
LT
1212
1213 /*
1214 * If we run out of data, disable the data IRQs; this
1215 * prevents a race where the FIFO becomes empty before
1216 * the chip itself has disabled the data path, and
1217 * stops us racing with our data end IRQ.
1218 */
1219 if (host->size == 0) {
2686b4b4 1220 mmci_set_mask1(host, 0);
1da177e4
LT
1221 writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
1222 }
1223
1224 return IRQ_HANDLED;
1225}
1226
1227/*
1228 * Handle completion of command and data transfers.
1229 */
7d12e780 1230static irqreturn_t mmci_irq(int irq, void *dev_id)
1da177e4
LT
1231{
1232 struct mmci_host *host = dev_id;
1233 u32 status;
1234 int ret = 0;
1235
1236 spin_lock(&host->lock);
1237
1238 do {
1da177e4 1239 status = readl(host->base + MMCISTATUS);
2686b4b4
LW
1240
1241 if (host->singleirq) {
1242 if (status & readl(host->base + MMCIMASK1))
1243 mmci_pio_irq(irq, dev_id);
1244
1245 status &= ~MCI_IRQ1MASK;
1246 }
1247
8d94b54d
UH
1248 /*
1249 * We intentionally clear the MCI_ST_CARDBUSY IRQ here (if it's
1250 * enabled) since the HW seems to be triggering the IRQ on both
1251 * edges while monitoring DAT0 for busy completion.
1252 */
1da177e4
LT
1253 status &= readl(host->base + MMCIMASK0);
1254 writel(status, host->base + MMCICLEAR);
1255
64de0289 1256 dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
1da177e4 1257
7878289b
UH
1258 if (host->variant->reversed_irq_handling) {
1259 mmci_data_irq(host, host->data, status);
1260 mmci_cmd_irq(host, host->cmd, status);
1261 } else {
1262 mmci_cmd_irq(host, host->cmd, status);
1263 mmci_data_irq(host, host->data, status);
1264 }
1da177e4 1265
8d94b54d
UH
1266 /* Don't poll for busy completion in irq context. */
1267 if (host->busy_status)
1268 status &= ~MCI_ST_CARDBUSY;
1269
1da177e4
LT
1270 ret = 1;
1271 } while (status);
1272
1273 spin_unlock(&host->lock);
1274
1275 return IRQ_RETVAL(ret);
1276}
1277
1278static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1279{
1280 struct mmci_host *host = mmc_priv(mmc);
9e943021 1281 unsigned long flags;
1da177e4
LT
1282
1283 WARN_ON(host->mrq != NULL);
1284
653a761e
UH
1285 mrq->cmd->error = mmci_validate_data(host, mrq->data);
1286 if (mrq->cmd->error) {
255d01af
PO
1287 mmc_request_done(mmc, mrq);
1288 return;
1289 }
1290
1c3be369
RK
1291 pm_runtime_get_sync(mmc_dev(mmc));
1292
9e943021 1293 spin_lock_irqsave(&host->lock, flags);
1da177e4
LT
1294
1295 host->mrq = mrq;
1296
58c7ccbf
PF
1297 if (mrq->data)
1298 mmci_get_next_data(host, mrq->data);
1299
1da177e4
LT
1300 if (mrq->data && mrq->data->flags & MMC_DATA_READ)
1301 mmci_start_data(host, mrq->data);
1302
024629c6
UH
1303 if (mrq->sbc)
1304 mmci_start_command(host, mrq->sbc, 0);
1305 else
1306 mmci_start_command(host, mrq->cmd, 0);
1da177e4 1307
9e943021 1308 spin_unlock_irqrestore(&host->lock, flags);
1da177e4
LT
1309}
1310
1311static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1312{
1313 struct mmci_host *host = mmc_priv(mmc);
7d72a1d4 1314 struct variant_data *variant = host->variant;
a6a6464a
LW
1315 u32 pwr = 0;
1316 unsigned long flags;
db90f91f 1317 int ret;
1da177e4 1318
2cd976c4
UH
1319 pm_runtime_get_sync(mmc_dev(mmc));
1320
bc521818
UH
1321 if (host->plat->ios_handler &&
1322 host->plat->ios_handler(mmc_dev(mmc), ios))
1323 dev_err(mmc_dev(mmc), "platform ios_handler failed\n");
1324
1da177e4
LT
1325 switch (ios->power_mode) {
1326 case MMC_POWER_OFF:
599c1d5c
UH
1327 if (!IS_ERR(mmc->supply.vmmc))
1328 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
237fb5e6 1329
7c0136ef 1330 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
237fb5e6 1331 regulator_disable(mmc->supply.vqmmc);
7c0136ef
UH
1332 host->vqmmc_enabled = false;
1333 }
237fb5e6 1334
1da177e4
LT
1335 break;
1336 case MMC_POWER_UP:
599c1d5c
UH
1337 if (!IS_ERR(mmc->supply.vmmc))
1338 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
1339
7d72a1d4
UH
1340 /*
1341 * The ST Micro variant doesn't have the PL180s MCI_PWR_UP
1342 * and instead uses MCI_PWR_ON so apply whatever value is
1343 * configured in the variant data.
1344 */
1345 pwr |= variant->pwrreg_powerup;
1346
1347 break;
1da177e4 1348 case MMC_POWER_ON:
7c0136ef 1349 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
db90f91f
LJ
1350 ret = regulator_enable(mmc->supply.vqmmc);
1351 if (ret < 0)
1352 dev_err(mmc_dev(mmc),
1353 "failed to enable vqmmc regulator\n");
7c0136ef
UH
1354 else
1355 host->vqmmc_enabled = true;
db90f91f 1356 }
237fb5e6 1357
1da177e4
LT
1358 pwr |= MCI_PWR_ON;
1359 break;
1360 }
1361
4d1a3a0d
UH
1362 if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) {
1363 /*
1364 * The ST Micro variant has some additional bits
1365 * indicating signal direction for the signals in
1366 * the SD/MMC bus and feedback-clock usage.
1367 */
4593df29 1368 pwr |= host->pwr_reg_add;
4d1a3a0d
UH
1369
1370 if (ios->bus_width == MMC_BUS_WIDTH_4)
1371 pwr &= ~MCI_ST_DATA74DIREN;
1372 else if (ios->bus_width == MMC_BUS_WIDTH_1)
1373 pwr &= (~MCI_ST_DATA74DIREN &
1374 ~MCI_ST_DATA31DIREN &
1375 ~MCI_ST_DATA2DIREN);
1376 }
1377
cc30d60e 1378 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
f17a1f06 1379 if (host->hw_designer != AMBA_VENDOR_ST)
cc30d60e
LW
1380 pwr |= MCI_ROD;
1381 else {
1382 /*
1383 * The ST Micro variant use the ROD bit for something
1384 * else and only has OD (Open Drain).
1385 */
1386 pwr |= MCI_OD;
1387 }
1388 }
1da177e4 1389
f4670dae
UH
1390 /*
1391 * If clock = 0 and the variant requires the MMCIPOWER to be used for
1392 * gating the clock, the MCI_PWR_ON bit is cleared.
1393 */
1394 if (!ios->clock && variant->pwrreg_clkgate)
1395 pwr &= ~MCI_PWR_ON;
1396
3f4e6f7b
SK
1397 if (host->variant->explicit_mclk_control &&
1398 ios->clock != host->clock_cache) {
1399 ret = clk_set_rate(host->clk, ios->clock);
1400 if (ret < 0)
1401 dev_err(mmc_dev(host->mmc),
1402 "Error setting clock rate (%d)\n", ret);
1403 else
1404 host->mclk = clk_get_rate(host->clk);
1405 }
1406 host->clock_cache = ios->clock;
1407
a6a6464a
LW
1408 spin_lock_irqsave(&host->lock, flags);
1409
1410 mmci_set_clkreg(host, ios->clock);
7437cfa5 1411 mmci_write_pwrreg(host, pwr);
f829c042 1412 mmci_reg_delay(host);
a6a6464a
LW
1413
1414 spin_unlock_irqrestore(&host->lock, flags);
2cd976c4 1415
2cd976c4
UH
1416 pm_runtime_mark_last_busy(mmc_dev(mmc));
1417 pm_runtime_put_autosuspend(mmc_dev(mmc));
1da177e4
LT
1418}
1419
89001446
RK
1420static int mmci_get_cd(struct mmc_host *mmc)
1421{
1422 struct mmci_host *host = mmc_priv(mmc);
29719445 1423 struct mmci_platform_data *plat = host->plat;
d2762090 1424 unsigned int status = mmc_gpio_get_cd(mmc);
89001446 1425
d2762090 1426 if (status == -ENOSYS) {
4b8caec0
RV
1427 if (!plat->status)
1428 return 1; /* Assume always present */
1429
29719445 1430 status = plat->status(mmc_dev(host->mmc));
d2762090 1431 }
74bc8093 1432 return status;
89001446
RK
1433}
1434
0f3ed7f7
UH
1435static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
1436{
1437 int ret = 0;
1438
1439 if (!IS_ERR(mmc->supply.vqmmc)) {
1440
1441 pm_runtime_get_sync(mmc_dev(mmc));
1442
1443 switch (ios->signal_voltage) {
1444 case MMC_SIGNAL_VOLTAGE_330:
1445 ret = regulator_set_voltage(mmc->supply.vqmmc,
1446 2700000, 3600000);
1447 break;
1448 case MMC_SIGNAL_VOLTAGE_180:
1449 ret = regulator_set_voltage(mmc->supply.vqmmc,
1450 1700000, 1950000);
1451 break;
1452 case MMC_SIGNAL_VOLTAGE_120:
1453 ret = regulator_set_voltage(mmc->supply.vqmmc,
1454 1100000, 1300000);
1455 break;
1456 }
1457
1458 if (ret)
1459 dev_warn(mmc_dev(mmc), "Voltage switch failed\n");
1460
1461 pm_runtime_mark_last_busy(mmc_dev(mmc));
1462 pm_runtime_put_autosuspend(mmc_dev(mmc));
1463 }
1464
1465 return ret;
1466}
1467
01259620 1468static struct mmc_host_ops mmci_ops = {
1da177e4 1469 .request = mmci_request,
58c7ccbf
PF
1470 .pre_req = mmci_pre_request,
1471 .post_req = mmci_post_request,
1da177e4 1472 .set_ios = mmci_set_ios,
d2762090 1473 .get_ro = mmc_gpio_get_ro,
89001446 1474 .get_cd = mmci_get_cd,
0f3ed7f7 1475 .start_signal_voltage_switch = mmci_sig_volt_switch,
1da177e4
LT
1476};
1477
4593df29 1478static int mmci_of_parse(struct device_node *np, struct mmc_host *mmc)
000bc9d5 1479{
4593df29
UH
1480 struct mmci_host *host = mmc_priv(mmc);
1481 int ret = mmc_of_parse(mmc);
1482
1483 if (ret)
1484 return ret;
1485
ae94cafe 1486 if (of_get_property(np, "st,sig-dir-dat0", NULL))
4593df29 1487 host->pwr_reg_add |= MCI_ST_DATA0DIREN;
ae94cafe 1488 if (of_get_property(np, "st,sig-dir-dat2", NULL))
4593df29 1489 host->pwr_reg_add |= MCI_ST_DATA2DIREN;
ae94cafe 1490 if (of_get_property(np, "st,sig-dir-dat31", NULL))
4593df29 1491 host->pwr_reg_add |= MCI_ST_DATA31DIREN;
ae94cafe 1492 if (of_get_property(np, "st,sig-dir-dat74", NULL))
4593df29 1493 host->pwr_reg_add |= MCI_ST_DATA74DIREN;
ae94cafe 1494 if (of_get_property(np, "st,sig-dir-cmd", NULL))
4593df29 1495 host->pwr_reg_add |= MCI_ST_CMDDIREN;
1a7e99c1 1496 if (of_get_property(np, "st,sig-pin-fbclk", NULL))
4593df29 1497 host->pwr_reg_add |= MCI_ST_FBCLKEN;
000bc9d5
LJ
1498
1499 if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL))
78f87df2 1500 mmc->caps |= MMC_CAP_MMC_HIGHSPEED;
000bc9d5 1501 if (of_get_property(np, "mmc-cap-sd-highspeed", NULL))
78f87df2 1502 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
000bc9d5 1503
78f87df2 1504 return 0;
c0a120a4 1505}
000bc9d5 1506
c3be1efd 1507static int mmci_probe(struct amba_device *dev,
aa25afad 1508 const struct amba_id *id)
1da177e4 1509{
6ef297f8 1510 struct mmci_platform_data *plat = dev->dev.platform_data;
000bc9d5 1511 struct device_node *np = dev->dev.of_node;
4956e109 1512 struct variant_data *variant = id->data;
1da177e4
LT
1513 struct mmci_host *host;
1514 struct mmc_host *mmc;
1515 int ret;
1516
000bc9d5
LJ
1517 /* Must have platform data or Device Tree. */
1518 if (!plat && !np) {
1519 dev_err(&dev->dev, "No plat data or DT found\n");
1520 return -EINVAL;
1da177e4
LT
1521 }
1522
b9b52918
LJ
1523 if (!plat) {
1524 plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL);
1525 if (!plat)
1526 return -ENOMEM;
1527 }
1528
1da177e4 1529 mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
ef289982
UH
1530 if (!mmc)
1531 return -ENOMEM;
1da177e4 1532
78f87df2
UH
1533 ret = mmci_of_parse(np, mmc);
1534 if (ret)
1535 goto host_free;
1536
1da177e4 1537 host = mmc_priv(mmc);
4ea580f1 1538 host->mmc = mmc;
012b7d33
RK
1539
1540 host->hw_designer = amba_manf(dev);
1541 host->hw_revision = amba_rev(dev);
64de0289
LW
1542 dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
1543 dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
012b7d33 1544
665ba56f 1545 host->clk = devm_clk_get(&dev->dev, NULL);
1da177e4
LT
1546 if (IS_ERR(host->clk)) {
1547 ret = PTR_ERR(host->clk);
1da177e4
LT
1548 goto host_free;
1549 }
1550
ac940938 1551 ret = clk_prepare_enable(host->clk);
1da177e4 1552 if (ret)
665ba56f 1553 goto host_free;
1da177e4 1554
9c34b73d
SK
1555 if (variant->qcom_fifo)
1556 host->get_rx_fifocnt = mmci_qcom_get_rx_fifocnt;
1557 else
1558 host->get_rx_fifocnt = mmci_get_rx_fifocnt;
1559
1da177e4 1560 host->plat = plat;
4956e109 1561 host->variant = variant;
1da177e4 1562 host->mclk = clk_get_rate(host->clk);
c8df9a53
LW
1563 /*
1564 * According to the spec, mclk is max 100 MHz,
1565 * so we try to adjust the clock down to this,
1566 * (if possible).
1567 */
dc6500bf
SK
1568 if (host->mclk > variant->f_max) {
1569 ret = clk_set_rate(host->clk, variant->f_max);
c8df9a53
LW
1570 if (ret < 0)
1571 goto clk_disable;
1572 host->mclk = clk_get_rate(host->clk);
64de0289
LW
1573 dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
1574 host->mclk);
c8df9a53 1575 }
ef289982 1576
c8ebae37 1577 host->phybase = dev->res.start;
ef289982
UH
1578 host->base = devm_ioremap_resource(&dev->dev, &dev->res);
1579 if (IS_ERR(host->base)) {
1580 ret = PTR_ERR(host->base);
1da177e4
LT
1581 goto clk_disable;
1582 }
1583
7f294e49
LW
1584 /*
1585 * The ARM and ST versions of the block have slightly different
1586 * clock divider equations which means that the minimum divider
1587 * differs too.
3f4e6f7b 1588 * on Qualcomm like controllers get the nearest minimum clock to 100Khz
7f294e49
LW
1589 */
1590 if (variant->st_clkdiv)
1591 mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
3f4e6f7b
SK
1592 else if (variant->explicit_mclk_control)
1593 mmc->f_min = clk_round_rate(host->clk, 100000);
7f294e49
LW
1594 else
1595 mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
808d97cc 1596 /*
78f87df2
UH
1597 * If no maximum operating frequency is supplied, fall back to use
1598 * the module parameter, which has a (low) default value in case it
1599 * is not specified. Either value must not exceed the clock rate into
5080a08d 1600 * the block, of course.
808d97cc 1601 */
78f87df2 1602 if (mmc->f_max)
3f4e6f7b
SK
1603 mmc->f_max = variant->explicit_mclk_control ?
1604 min(variant->f_max, mmc->f_max) :
1605 min(host->mclk, mmc->f_max);
808d97cc 1606 else
3f4e6f7b
SK
1607 mmc->f_max = variant->explicit_mclk_control ?
1608 fmax : min(host->mclk, fmax);
1609
1610
64de0289
LW
1611 dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
1612
599c1d5c
UH
1613 /* Get regulators and the supported OCR mask */
1614 mmc_regulator_get_supply(mmc);
1615 if (!mmc->ocr_avail)
34e84f39 1616 mmc->ocr_avail = plat->ocr_mask;
599c1d5c
UH
1617 else if (plat->ocr_mask)
1618 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1619
78f87df2 1620 /* DT takes precedence over platform data. */
78f87df2
UH
1621 if (!np) {
1622 if (!plat->cd_invert)
1623 mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
1624 mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
1625 }
1da177e4 1626
9dd8a8b8
UH
1627 /* We support these capabilities. */
1628 mmc->caps |= MMC_CAP_CMD23;
1629
8d94b54d
UH
1630 if (variant->busy_detect) {
1631 mmci_ops.card_busy = mmci_card_busy;
1632 mmci_write_datactrlreg(host, MCI_ST_DPSM_BUSYMODE);
1633 mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
1634 mmc->max_busy_timeout = 0;
1635 }
1636
1637 mmc->ops = &mmci_ops;
1638
70be208f 1639 /* We support these PM capabilities. */
78f87df2 1640 mmc->pm_caps |= MMC_PM_KEEP_POWER;
70be208f 1641
1da177e4
LT
1642 /*
1643 * We can do SGIO
1644 */
a36274e0 1645 mmc->max_segs = NR_SG;
1da177e4
LT
1646
1647 /*
08458ef6
RV
1648 * Since only a certain number of bits are valid in the data length
1649 * register, we must ensure that we don't exceed 2^num-1 bytes in a
1650 * single request.
1da177e4 1651 */
08458ef6 1652 mmc->max_req_size = (1 << variant->datalength_bits) - 1;
1da177e4
LT
1653
1654 /*
1655 * Set the maximum segment size. Since we aren't doing DMA
1656 * (yet) we are only limited by the data length register.
1657 */
55db890a 1658 mmc->max_seg_size = mmc->max_req_size;
1da177e4 1659
fe4a3c7a
PO
1660 /*
1661 * Block size can be up to 2048 bytes, but must be a power of two.
1662 */
8f7f6b7e 1663 mmc->max_blk_size = 1 << 11;
fe4a3c7a 1664
55db890a 1665 /*
8f7f6b7e
WD
1666 * Limit the number of blocks transferred so that we don't overflow
1667 * the maximum request size.
55db890a 1668 */
8f7f6b7e 1669 mmc->max_blk_count = mmc->max_req_size >> 11;
55db890a 1670
1da177e4
LT
1671 spin_lock_init(&host->lock);
1672
1673 writel(0, host->base + MMCIMASK0);
1674 writel(0, host->base + MMCIMASK1);
1675 writel(0xfff, host->base + MMCICLEAR);
1676
78f87df2
UH
1677 /* If DT, cd/wp gpios must be supplied through it. */
1678 if (!np && gpio_is_valid(plat->gpio_cd)) {
d2762090
UH
1679 ret = mmc_gpio_request_cd(mmc, plat->gpio_cd, 0);
1680 if (ret)
ef289982 1681 goto clk_disable;
89001446 1682 }
78f87df2 1683 if (!np && gpio_is_valid(plat->gpio_wp)) {
d2762090
UH
1684 ret = mmc_gpio_request_ro(mmc, plat->gpio_wp);
1685 if (ret)
ef289982 1686 goto clk_disable;
89001446
RK
1687 }
1688
ef289982
UH
1689 ret = devm_request_irq(&dev->dev, dev->irq[0], mmci_irq, IRQF_SHARED,
1690 DRIVER_NAME " (cmd)", host);
1da177e4 1691 if (ret)
ef289982 1692 goto clk_disable;
1da177e4 1693
dfb85185 1694 if (!dev->irq[1])
2686b4b4
LW
1695 host->singleirq = true;
1696 else {
ef289982
UH
1697 ret = devm_request_irq(&dev->dev, dev->irq[1], mmci_pio_irq,
1698 IRQF_SHARED, DRIVER_NAME " (pio)", host);
2686b4b4 1699 if (ret)
ef289982 1700 goto clk_disable;
2686b4b4 1701 }
1da177e4 1702
8cb28155 1703 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
1da177e4
LT
1704
1705 amba_set_drvdata(dev, mmc);
1706
c8ebae37
RK
1707 dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
1708 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
1709 amba_rev(dev), (unsigned long long)dev->res.start,
1710 dev->irq[0], dev->irq[1]);
1711
1712 mmci_dma_setup(host);
1da177e4 1713
2cd976c4
UH
1714 pm_runtime_set_autosuspend_delay(&dev->dev, 50);
1715 pm_runtime_use_autosuspend(&dev->dev);
1c3be369
RK
1716 pm_runtime_put(&dev->dev);
1717
8c11a94d
RK
1718 mmc_add_host(mmc);
1719
1da177e4
LT
1720 return 0;
1721
1da177e4 1722 clk_disable:
ac940938 1723 clk_disable_unprepare(host->clk);
1da177e4
LT
1724 host_free:
1725 mmc_free_host(mmc);
1da177e4
LT
1726 return ret;
1727}
1728
6e0ee714 1729static int mmci_remove(struct amba_device *dev)
1da177e4
LT
1730{
1731 struct mmc_host *mmc = amba_get_drvdata(dev);
1732
1da177e4
LT
1733 if (mmc) {
1734 struct mmci_host *host = mmc_priv(mmc);
1735
1c3be369
RK
1736 /*
1737 * Undo pm_runtime_put() in probe. We use the _sync
1738 * version here so that we can access the primecell.
1739 */
1740 pm_runtime_get_sync(&dev->dev);
1741
1da177e4
LT
1742 mmc_remove_host(mmc);
1743
1744 writel(0, host->base + MMCIMASK0);
1745 writel(0, host->base + MMCIMASK1);
1746
1747 writel(0, host->base + MMCICOMMAND);
1748 writel(0, host->base + MMCIDATACTRL);
1749
c8ebae37 1750 mmci_dma_release(host);
ac940938 1751 clk_disable_unprepare(host->clk);
1da177e4 1752 mmc_free_host(mmc);
1da177e4
LT
1753 }
1754
1755 return 0;
1756}
1757
571dce4f 1758#ifdef CONFIG_PM
1ff44433
UH
1759static void mmci_save(struct mmci_host *host)
1760{
1761 unsigned long flags;
1762
42dcc89a 1763 spin_lock_irqsave(&host->lock, flags);
1ff44433 1764
42dcc89a
UH
1765 writel(0, host->base + MMCIMASK0);
1766 if (host->variant->pwrreg_nopower) {
1ff44433
UH
1767 writel(0, host->base + MMCIDATACTRL);
1768 writel(0, host->base + MMCIPOWER);
1769 writel(0, host->base + MMCICLOCK);
1ff44433 1770 }
42dcc89a 1771 mmci_reg_delay(host);
1ff44433 1772
42dcc89a 1773 spin_unlock_irqrestore(&host->lock, flags);
1ff44433
UH
1774}
1775
1776static void mmci_restore(struct mmci_host *host)
1777{
1778 unsigned long flags;
1779
42dcc89a 1780 spin_lock_irqsave(&host->lock, flags);
1ff44433 1781
42dcc89a 1782 if (host->variant->pwrreg_nopower) {
1ff44433
UH
1783 writel(host->clk_reg, host->base + MMCICLOCK);
1784 writel(host->datactrl_reg, host->base + MMCIDATACTRL);
1785 writel(host->pwr_reg, host->base + MMCIPOWER);
1ff44433 1786 }
42dcc89a
UH
1787 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
1788 mmci_reg_delay(host);
1789
1790 spin_unlock_irqrestore(&host->lock, flags);
1ff44433
UH
1791}
1792
8259293a
UH
1793static int mmci_runtime_suspend(struct device *dev)
1794{
1795 struct amba_device *adev = to_amba_device(dev);
1796 struct mmc_host *mmc = amba_get_drvdata(adev);
1797
1798 if (mmc) {
1799 struct mmci_host *host = mmc_priv(mmc);
e36bd9c6 1800 pinctrl_pm_select_sleep_state(dev);
1ff44433 1801 mmci_save(host);
8259293a
UH
1802 clk_disable_unprepare(host->clk);
1803 }
1804
1805 return 0;
1806}
1807
1808static int mmci_runtime_resume(struct device *dev)
1809{
1810 struct amba_device *adev = to_amba_device(dev);
1811 struct mmc_host *mmc = amba_get_drvdata(adev);
1812
1813 if (mmc) {
1814 struct mmci_host *host = mmc_priv(mmc);
1815 clk_prepare_enable(host->clk);
1ff44433 1816 mmci_restore(host);
e36bd9c6 1817 pinctrl_pm_select_default_state(dev);
8259293a
UH
1818 }
1819
1820 return 0;
1821}
1822#endif
1823
48fa7003 1824static const struct dev_pm_ops mmci_dev_pm_ops = {
f3737fa3
UH
1825 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1826 pm_runtime_force_resume)
571dce4f 1827 SET_PM_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL)
48fa7003
UH
1828};
1829
1da177e4
LT
1830static struct amba_id mmci_ids[] = {
1831 {
1832 .id = 0x00041180,
768fbc18 1833 .mask = 0xff0fffff,
4956e109 1834 .data = &variant_arm,
1da177e4 1835 },
768fbc18
PM
1836 {
1837 .id = 0x01041180,
1838 .mask = 0xff0fffff,
1839 .data = &variant_arm_extended_fifo,
1840 },
3a37298a
PM
1841 {
1842 .id = 0x02041180,
1843 .mask = 0xff0fffff,
1844 .data = &variant_arm_extended_fifo_hwfc,
1845 },
1da177e4
LT
1846 {
1847 .id = 0x00041181,
1848 .mask = 0x000fffff,
4956e109 1849 .data = &variant_arm,
1da177e4 1850 },
cc30d60e
LW
1851 /* ST Micro variants */
1852 {
1853 .id = 0x00180180,
1854 .mask = 0x00ffffff,
4956e109 1855 .data = &variant_u300,
cc30d60e 1856 },
34fd4213
LW
1857 {
1858 .id = 0x10180180,
1859 .mask = 0xf0ffffff,
1860 .data = &variant_nomadik,
1861 },
cc30d60e
LW
1862 {
1863 .id = 0x00280180,
1864 .mask = 0x00ffffff,
4956e109
RV
1865 .data = &variant_u300,
1866 },
1867 {
1868 .id = 0x00480180,
1784b157 1869 .mask = 0xf0ffffff,
4956e109 1870 .data = &variant_ux500,
cc30d60e 1871 },
1784b157
PL
1872 {
1873 .id = 0x10480180,
1874 .mask = 0xf0ffffff,
1875 .data = &variant_ux500v2,
1876 },
55b604ae
SK
1877 /* Qualcomm variants */
1878 {
1879 .id = 0x00051180,
1880 .mask = 0x000fffff,
1881 .data = &variant_qcom,
1882 },
1da177e4
LT
1883 { 0, 0 },
1884};
1885
9f99835f
DM
1886MODULE_DEVICE_TABLE(amba, mmci_ids);
1887
1da177e4
LT
1888static struct amba_driver mmci_driver = {
1889 .drv = {
1890 .name = DRIVER_NAME,
48fa7003 1891 .pm = &mmci_dev_pm_ops,
1da177e4
LT
1892 },
1893 .probe = mmci_probe,
0433c143 1894 .remove = mmci_remove,
1da177e4
LT
1895 .id_table = mmci_ids,
1896};
1897
9e5ed094 1898module_amba_driver(mmci_driver);
1da177e4 1899
1da177e4
LT
1900module_param(fmax, uint, 0444);
1901
1902MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
1903MODULE_LICENSE("GPL");
This page took 0.815582 seconds and 5 git commands to generate.