mmc: omap: clarify DDR timing mode between SD-UHS and eMMC
[deliverable/linux.git] / drivers / mmc / host / sh_mmcif.c
CommitLineData
fdc50a94
YG
1/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
f985da17
GL
19/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
86df1745 45#include <linux/bitops.h>
aa0787a9
GL
46#include <linux/clk.h>
47#include <linux/completion.h>
e47bf32a 48#include <linux/delay.h>
fdc50a94 49#include <linux/dma-mapping.h>
a782d688 50#include <linux/dmaengine.h>
fdc50a94
YG
51#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
e47bf32a 53#include <linux/mmc/host.h>
fdc50a94
YG
54#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
fdc50a94 56#include <linux/mmc/sh_mmcif.h>
e480606a 57#include <linux/mmc/slot-gpio.h>
bf68a812 58#include <linux/mod_devicetable.h>
8047310e 59#include <linux/mutex.h>
a782d688 60#include <linux/pagemap.h>
e47bf32a 61#include <linux/platform_device.h>
efe6a8ad 62#include <linux/pm_qos.h>
faca6648 63#include <linux/pm_runtime.h>
d00cadac 64#include <linux/sh_dma.h>
3b0beafc 65#include <linux/spinlock.h>
88b47679 66#include <linux/module.h>
fdc50a94
YG
67
68#define DRIVER_NAME "sh_mmcif"
69#define DRIVER_VERSION "2010-04-28"
70
fdc50a94
YG
71/* CE_CMD_SET */
72#define CMD_MASK 0x3f000000
73#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
74#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
75#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
76#define CMD_SET_RBSY (1 << 21) /* R1b */
77#define CMD_SET_CCSEN (1 << 20)
78#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
79#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
80#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
81#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
82#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
83#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
84#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
85#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
86#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
87#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
88#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
89#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
90#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
91#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
92#define CMD_SET_CCSH (1 << 5)
555061f9 93#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
fdc50a94
YG
94#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
95#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
96#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
97
98/* CE_CMD_CTRL */
99#define CMD_CTRL_BREAK (1 << 0)
100
101/* CE_BLOCK_SET */
102#define BLOCK_SIZE_MASK 0x0000ffff
103
fdc50a94
YG
104/* CE_INT */
105#define INT_CCSDE (1 << 29)
106#define INT_CMD12DRE (1 << 26)
107#define INT_CMD12RBE (1 << 25)
108#define INT_CMD12CRE (1 << 24)
109#define INT_DTRANE (1 << 23)
110#define INT_BUFRE (1 << 22)
111#define INT_BUFWEN (1 << 21)
112#define INT_BUFREN (1 << 20)
113#define INT_CCSRCV (1 << 19)
114#define INT_RBSYE (1 << 17)
115#define INT_CRSPE (1 << 16)
116#define INT_CMDVIO (1 << 15)
117#define INT_BUFVIO (1 << 14)
118#define INT_WDATERR (1 << 11)
119#define INT_RDATERR (1 << 10)
120#define INT_RIDXERR (1 << 9)
121#define INT_RSPERR (1 << 8)
122#define INT_CCSTO (1 << 5)
123#define INT_CRCSTO (1 << 4)
124#define INT_WDATTO (1 << 3)
125#define INT_RDATTO (1 << 2)
126#define INT_RBSYTO (1 << 1)
127#define INT_RSPTO (1 << 0)
128#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
129 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
130 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
131 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
132
8af50750
GL
133#define INT_ALL (INT_RBSYE | INT_CRSPE | INT_BUFREN | \
134 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
135 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)
136
967bcb77
GL
137#define INT_CCS (INT_CCSTO | INT_CCSRCV | INT_CCSDE)
138
fdc50a94
YG
139/* CE_INT_MASK */
140#define MASK_ALL 0x00000000
141#define MASK_MCCSDE (1 << 29)
142#define MASK_MCMD12DRE (1 << 26)
143#define MASK_MCMD12RBE (1 << 25)
144#define MASK_MCMD12CRE (1 << 24)
145#define MASK_MDTRANE (1 << 23)
146#define MASK_MBUFRE (1 << 22)
147#define MASK_MBUFWEN (1 << 21)
148#define MASK_MBUFREN (1 << 20)
149#define MASK_MCCSRCV (1 << 19)
150#define MASK_MRBSYE (1 << 17)
151#define MASK_MCRSPE (1 << 16)
152#define MASK_MCMDVIO (1 << 15)
153#define MASK_MBUFVIO (1 << 14)
154#define MASK_MWDATERR (1 << 11)
155#define MASK_MRDATERR (1 << 10)
156#define MASK_MRIDXERR (1 << 9)
157#define MASK_MRSPERR (1 << 8)
158#define MASK_MCCSTO (1 << 5)
159#define MASK_MCRCSTO (1 << 4)
160#define MASK_MWDATTO (1 << 3)
161#define MASK_MRDATTO (1 << 2)
162#define MASK_MRBSYTO (1 << 1)
163#define MASK_MRSPTO (1 << 0)
164
ee4b8887
GL
165#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
166 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
967bcb77 167 MASK_MCRCSTO | MASK_MWDATTO | \
ee4b8887
GL
168 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
169
8af50750
GL
170#define MASK_CLEAN (INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE | \
171 MASK_MBUFREN | MASK_MBUFWEN | \
172 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE | \
173 MASK_MCMD12RBE | MASK_MCMD12CRE)
174
fdc50a94
YG
175/* CE_HOST_STS1 */
176#define STS1_CMDSEQ (1 << 31)
177
178/* CE_HOST_STS2 */
179#define STS2_CRCSTE (1 << 31)
180#define STS2_CRC16E (1 << 30)
181#define STS2_AC12CRCE (1 << 29)
182#define STS2_RSPCRC7E (1 << 28)
183#define STS2_CRCSTEBE (1 << 27)
184#define STS2_RDATEBE (1 << 26)
185#define STS2_AC12REBE (1 << 25)
186#define STS2_RSPEBE (1 << 24)
187#define STS2_AC12IDXE (1 << 23)
188#define STS2_RSPIDXE (1 << 22)
189#define STS2_CCSTO (1 << 15)
190#define STS2_RDATTO (1 << 14)
191#define STS2_DATBSYTO (1 << 13)
192#define STS2_CRCSTTO (1 << 12)
193#define STS2_AC12BSYTO (1 << 11)
194#define STS2_RSPBSYTO (1 << 10)
195#define STS2_AC12RSPTO (1 << 9)
196#define STS2_RSPTO (1 << 8)
197#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
198 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
199#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
200 STS2_DATBSYTO | STS2_CRCSTTO | \
201 STS2_AC12BSYTO | STS2_RSPBSYTO | \
202 STS2_AC12RSPTO | STS2_RSPTO)
203
fdc50a94
YG
204#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
205#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
206#define CLKDEV_INIT 400000 /* 400 KHz */
207
3b0beafc
GL
208enum mmcif_state {
209 STATE_IDLE,
210 STATE_REQUEST,
211 STATE_IOS,
8047310e 212 STATE_TIMEOUT,
3b0beafc
GL
213};
214
f985da17
GL
215enum mmcif_wait_for {
216 MMCIF_WAIT_FOR_REQUEST,
217 MMCIF_WAIT_FOR_CMD,
218 MMCIF_WAIT_FOR_MREAD,
219 MMCIF_WAIT_FOR_MWRITE,
220 MMCIF_WAIT_FOR_READ,
221 MMCIF_WAIT_FOR_WRITE,
222 MMCIF_WAIT_FOR_READ_END,
223 MMCIF_WAIT_FOR_WRITE_END,
224 MMCIF_WAIT_FOR_STOP,
225};
226
fdc50a94
YG
227struct sh_mmcif_host {
228 struct mmc_host *mmc;
f985da17 229 struct mmc_request *mrq;
fdc50a94
YG
230 struct platform_device *pd;
231 struct clk *hclk;
232 unsigned int clk;
233 int bus_width;
555061f9 234 unsigned char timing;
aa0787a9 235 bool sd_error;
f985da17 236 bool dying;
fdc50a94
YG
237 long timeout;
238 void __iomem *addr;
f985da17 239 u32 *pio_ptr;
ee4b8887 240 spinlock_t lock; /* protect sh_mmcif_host::state */
3b0beafc 241 enum mmcif_state state;
f985da17
GL
242 enum mmcif_wait_for wait_for;
243 struct delayed_work timeout_work;
244 size_t blocksize;
245 int sg_idx;
246 int sg_blkidx;
faca6648 247 bool power;
c9b0cef2 248 bool card_present;
967bcb77 249 bool ccs_enable; /* Command Completion Signal support */
6d6fd367 250 bool clk_ctrl2_enable;
8047310e 251 struct mutex thread_lock;
fdc50a94 252
a782d688
GL
253 /* DMA support */
254 struct dma_chan *chan_rx;
255 struct dma_chan *chan_tx;
256 struct completion dma_complete;
f38f94c6 257 bool dma_active;
a782d688 258};
fdc50a94
YG
259
260static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
261 unsigned int reg, u32 val)
262{
487d9fc5 263 writel(val | readl(host->addr + reg), host->addr + reg);
fdc50a94
YG
264}
265
266static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
267 unsigned int reg, u32 val)
268{
487d9fc5 269 writel(~val & readl(host->addr + reg), host->addr + reg);
fdc50a94
YG
270}
271
a782d688
GL
272static void mmcif_dma_complete(void *arg)
273{
274 struct sh_mmcif_host *host = arg;
8047310e 275 struct mmc_request *mrq = host->mrq;
69983404 276
a782d688
GL
277 dev_dbg(&host->pd->dev, "Command completed\n");
278
8047310e 279 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
a782d688
GL
280 dev_name(&host->pd->dev)))
281 return;
282
a782d688
GL
283 complete(&host->dma_complete);
284}
285
286static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
287{
69983404
GL
288 struct mmc_data *data = host->mrq->data;
289 struct scatterlist *sg = data->sg;
a782d688
GL
290 struct dma_async_tx_descriptor *desc = NULL;
291 struct dma_chan *chan = host->chan_rx;
292 dma_cookie_t cookie = -EINVAL;
293 int ret;
294
69983404 295 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
1ed828db 296 DMA_FROM_DEVICE);
a782d688 297 if (ret > 0) {
f38f94c6 298 host->dma_active = true;
16052827 299 desc = dmaengine_prep_slave_sg(chan, sg, ret,
05f5799c 300 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
a782d688
GL
301 }
302
303 if (desc) {
304 desc->callback = mmcif_dma_complete;
305 desc->callback_param = host;
a5ece7d2
LW
306 cookie = dmaengine_submit(desc);
307 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
308 dma_async_issue_pending(chan);
a782d688
GL
309 }
310 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
69983404 311 __func__, data->sg_len, ret, cookie);
a782d688
GL
312
313 if (!desc) {
314 /* DMA failed, fall back to PIO */
315 if (ret >= 0)
316 ret = -EIO;
317 host->chan_rx = NULL;
f38f94c6 318 host->dma_active = false;
a782d688
GL
319 dma_release_channel(chan);
320 /* Free the Tx channel too */
321 chan = host->chan_tx;
322 if (chan) {
323 host->chan_tx = NULL;
324 dma_release_channel(chan);
325 }
326 dev_warn(&host->pd->dev,
327 "DMA failed: %d, falling back to PIO\n", ret);
328 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
329 }
330
331 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
69983404 332 desc, cookie, data->sg_len);
a782d688
GL
333}
334
335static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
336{
69983404
GL
337 struct mmc_data *data = host->mrq->data;
338 struct scatterlist *sg = data->sg;
a782d688
GL
339 struct dma_async_tx_descriptor *desc = NULL;
340 struct dma_chan *chan = host->chan_tx;
341 dma_cookie_t cookie = -EINVAL;
342 int ret;
343
69983404 344 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
1ed828db 345 DMA_TO_DEVICE);
a782d688 346 if (ret > 0) {
f38f94c6 347 host->dma_active = true;
16052827 348 desc = dmaengine_prep_slave_sg(chan, sg, ret,
05f5799c 349 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
a782d688
GL
350 }
351
352 if (desc) {
353 desc->callback = mmcif_dma_complete;
354 desc->callback_param = host;
a5ece7d2
LW
355 cookie = dmaengine_submit(desc);
356 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
357 dma_async_issue_pending(chan);
a782d688
GL
358 }
359 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
69983404 360 __func__, data->sg_len, ret, cookie);
a782d688
GL
361
362 if (!desc) {
363 /* DMA failed, fall back to PIO */
364 if (ret >= 0)
365 ret = -EIO;
366 host->chan_tx = NULL;
f38f94c6 367 host->dma_active = false;
a782d688
GL
368 dma_release_channel(chan);
369 /* Free the Rx channel too */
370 chan = host->chan_rx;
371 if (chan) {
372 host->chan_rx = NULL;
373 dma_release_channel(chan);
374 }
375 dev_warn(&host->pd->dev,
376 "DMA failed: %d, falling back to PIO\n", ret);
377 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
378 }
379
380 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
381 desc, cookie);
382}
383
e5a233cb
LP
384static struct dma_chan *
385sh_mmcif_request_dma_one(struct sh_mmcif_host *host,
386 struct sh_mmcif_plat_data *pdata,
387 enum dma_transfer_direction direction)
a782d688 388{
0e79f9ae 389 struct dma_slave_config cfg;
e5a233cb
LP
390 struct dma_chan *chan;
391 unsigned int slave_id;
392 struct resource *res;
0e79f9ae
GL
393 dma_cap_mask_t mask;
394 int ret;
a782d688 395
e5a233cb
LP
396 dma_cap_zero(mask);
397 dma_cap_set(DMA_SLAVE, mask);
398
399 if (pdata)
400 slave_id = direction == DMA_MEM_TO_DEV
401 ? pdata->slave_id_tx : pdata->slave_id_rx;
402 else
403 slave_id = 0;
404
405 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
538f4696 406 (void *)(unsigned long)slave_id, &host->pd->dev,
e5a233cb
LP
407 direction == DMA_MEM_TO_DEV ? "tx" : "rx");
408
409 dev_dbg(&host->pd->dev, "%s: %s: got channel %p\n", __func__,
410 direction == DMA_MEM_TO_DEV ? "TX" : "RX", chan);
411
412 if (!chan)
413 return NULL;
414
415 res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
416
417 /* In the OF case the driver will get the slave ID from the DT */
418 cfg.slave_id = slave_id;
419 cfg.direction = direction;
420 cfg.dst_addr = res->start + MMCIF_CE_DATA;
421 cfg.src_addr = 0;
422 ret = dmaengine_slave_config(chan, &cfg);
423 if (ret < 0) {
424 dma_release_channel(chan);
425 return NULL;
426 }
427
428 return chan;
429}
430
431static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
432 struct sh_mmcif_plat_data *pdata)
433{
f38f94c6 434 host->dma_active = false;
a782d688 435
acd6d772
GL
436 if (pdata) {
437 if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
438 return;
439 } else if (!host->pd->dev.of_node) {
0e79f9ae 440 return;
acd6d772 441 }
a782d688 442
0e79f9ae 443 /* We can only either use DMA for both Tx and Rx or not use it at all */
e5a233cb 444 host->chan_tx = sh_mmcif_request_dma_one(host, pdata, DMA_MEM_TO_DEV);
0e79f9ae
GL
445 if (!host->chan_tx)
446 return;
a782d688 447
e5a233cb
LP
448 host->chan_rx = sh_mmcif_request_dma_one(host, pdata, DMA_DEV_TO_MEM);
449 if (!host->chan_rx) {
450 dma_release_channel(host->chan_tx);
451 host->chan_tx = NULL;
452 }
a782d688
GL
453}
454
455static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
456{
457 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
458 /* Descriptors are freed automatically */
459 if (host->chan_tx) {
460 struct dma_chan *chan = host->chan_tx;
461 host->chan_tx = NULL;
462 dma_release_channel(chan);
463 }
464 if (host->chan_rx) {
465 struct dma_chan *chan = host->chan_rx;
466 host->chan_rx = NULL;
467 dma_release_channel(chan);
468 }
469
f38f94c6 470 host->dma_active = false;
a782d688 471}
fdc50a94
YG
472
473static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
474{
475 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
bf68a812 476 bool sup_pclk = p ? p->sup_pclk : false;
fdc50a94
YG
477
478 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
479 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
480
481 if (!clk)
482 return;
bf68a812 483 if (sup_pclk && clk == host->clk)
fdc50a94
YG
484 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
485 else
486 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
f9388257
SH
487 ((fls(DIV_ROUND_UP(host->clk,
488 clk) - 1) - 1) << 16));
fdc50a94
YG
489
490 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
491}
492
493static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
494{
495 u32 tmp;
496
487d9fc5 497 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
fdc50a94 498
487d9fc5
MD
499 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
500 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
967bcb77
GL
501 if (host->ccs_enable)
502 tmp |= SCCSTO_29;
6d6fd367
GL
503 if (host->clk_ctrl2_enable)
504 sh_mmcif_writel(host->addr, MMCIF_CE_CLK_CTRL2, 0x0F0F0000);
fdc50a94 505 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
967bcb77 506 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29);
fdc50a94
YG
507 /* byte swap on */
508 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
509}
510
511static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
512{
513 u32 state1, state2;
ee4b8887 514 int ret, timeout;
fdc50a94 515
aa0787a9 516 host->sd_error = false;
fdc50a94 517
487d9fc5
MD
518 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
519 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
e47bf32a
GL
520 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
521 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
fdc50a94
YG
522
523 if (state1 & STS1_CMDSEQ) {
524 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
525 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
ee4b8887 526 for (timeout = 10000000; timeout; timeout--) {
487d9fc5 527 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
ee4b8887 528 & STS1_CMDSEQ))
fdc50a94
YG
529 break;
530 mdelay(1);
531 }
ee4b8887
GL
532 if (!timeout) {
533 dev_err(&host->pd->dev,
534 "Forced end of command sequence timeout err\n");
535 return -EIO;
536 }
fdc50a94 537 sh_mmcif_sync_reset(host);
e47bf32a 538 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
fdc50a94
YG
539 return -EIO;
540 }
541
542 if (state2 & STS2_CRC_ERR) {
e475b270
TK
543 dev_err(&host->pd->dev, " CRC error: state %u, wait %u\n",
544 host->state, host->wait_for);
fdc50a94
YG
545 ret = -EIO;
546 } else if (state2 & STS2_TIMEOUT_ERR) {
e475b270
TK
547 dev_err(&host->pd->dev, " Timeout: state %u, wait %u\n",
548 host->state, host->wait_for);
fdc50a94
YG
549 ret = -ETIMEDOUT;
550 } else {
e475b270
TK
551 dev_dbg(&host->pd->dev, " End/Index error: state %u, wait %u\n",
552 host->state, host->wait_for);
fdc50a94
YG
553 ret = -EIO;
554 }
555 return ret;
556}
557
f985da17 558static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
fdc50a94 559{
f985da17
GL
560 struct mmc_data *data = host->mrq->data;
561
562 host->sg_blkidx += host->blocksize;
563
564 /* data->sg->length must be a multiple of host->blocksize? */
565 BUG_ON(host->sg_blkidx > data->sg->length);
566
567 if (host->sg_blkidx == data->sg->length) {
568 host->sg_blkidx = 0;
569 if (++host->sg_idx < data->sg_len)
570 host->pio_ptr = sg_virt(++data->sg);
571 } else {
572 host->pio_ptr = p;
573 }
574
99eb9d8d 575 return host->sg_idx != data->sg_len;
f985da17
GL
576}
577
578static void sh_mmcif_single_read(struct sh_mmcif_host *host,
579 struct mmc_request *mrq)
580{
581 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
582 BLOCK_SIZE_MASK) + 3;
583
584 host->wait_for = MMCIF_WAIT_FOR_READ;
fdc50a94 585
fdc50a94
YG
586 /* buf read enable */
587 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
f985da17
GL
588}
589
590static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
591{
592 struct mmc_data *data = host->mrq->data;
593 u32 *p = sg_virt(data->sg);
594 int i;
595
596 if (host->sd_error) {
597 data->error = sh_mmcif_error_manage(host);
e475b270 598 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
f985da17
GL
599 return false;
600 }
601
602 for (i = 0; i < host->blocksize / 4; i++)
487d9fc5 603 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
fdc50a94
YG
604
605 /* buffer read end */
606 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
f985da17 607 host->wait_for = MMCIF_WAIT_FOR_READ_END;
fdc50a94 608
f985da17 609 return true;
fdc50a94
YG
610}
611
f985da17
GL
612static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
613 struct mmc_request *mrq)
fdc50a94
YG
614{
615 struct mmc_data *data = mrq->data;
f985da17
GL
616
617 if (!data->sg_len || !data->sg->length)
618 return;
619
620 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
621 BLOCK_SIZE_MASK;
622
623 host->wait_for = MMCIF_WAIT_FOR_MREAD;
624 host->sg_idx = 0;
625 host->sg_blkidx = 0;
626 host->pio_ptr = sg_virt(data->sg);
5df460b1 627
f985da17
GL
628 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
629}
630
631static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
632{
633 struct mmc_data *data = host->mrq->data;
634 u32 *p = host->pio_ptr;
635 int i;
636
637 if (host->sd_error) {
638 data->error = sh_mmcif_error_manage(host);
e475b270 639 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
f985da17 640 return false;
fdc50a94 641 }
f985da17
GL
642
643 BUG_ON(!data->sg->length);
644
645 for (i = 0; i < host->blocksize / 4; i++)
646 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
647
648 if (!sh_mmcif_next_block(host, p))
649 return false;
650
f985da17
GL
651 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
652
653 return true;
fdc50a94
YG
654}
655
f985da17 656static void sh_mmcif_single_write(struct sh_mmcif_host *host,
fdc50a94
YG
657 struct mmc_request *mrq)
658{
f985da17
GL
659 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
660 BLOCK_SIZE_MASK) + 3;
fdc50a94 661
f985da17 662 host->wait_for = MMCIF_WAIT_FOR_WRITE;
fdc50a94
YG
663
664 /* buf write enable */
f985da17
GL
665 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
666}
667
668static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
669{
670 struct mmc_data *data = host->mrq->data;
671 u32 *p = sg_virt(data->sg);
672 int i;
673
674 if (host->sd_error) {
675 data->error = sh_mmcif_error_manage(host);
e475b270 676 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
f985da17
GL
677 return false;
678 }
679
680 for (i = 0; i < host->blocksize / 4; i++)
487d9fc5 681 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
fdc50a94
YG
682
683 /* buffer write end */
684 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
f985da17 685 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
fdc50a94 686
f985da17 687 return true;
fdc50a94
YG
688}
689
f985da17
GL
690static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
691 struct mmc_request *mrq)
fdc50a94
YG
692{
693 struct mmc_data *data = mrq->data;
fdc50a94 694
f985da17
GL
695 if (!data->sg_len || !data->sg->length)
696 return;
fdc50a94 697
f985da17
GL
698 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
699 BLOCK_SIZE_MASK;
fdc50a94 700
f985da17
GL
701 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
702 host->sg_idx = 0;
703 host->sg_blkidx = 0;
704 host->pio_ptr = sg_virt(data->sg);
5df460b1 705
f985da17
GL
706 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
707}
fdc50a94 708
f985da17
GL
709static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
710{
711 struct mmc_data *data = host->mrq->data;
712 u32 *p = host->pio_ptr;
713 int i;
714
715 if (host->sd_error) {
716 data->error = sh_mmcif_error_manage(host);
e475b270 717 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
f985da17 718 return false;
fdc50a94 719 }
f985da17
GL
720
721 BUG_ON(!data->sg->length);
722
723 for (i = 0; i < host->blocksize / 4; i++)
724 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
725
726 if (!sh_mmcif_next_block(host, p))
727 return false;
728
f985da17
GL
729 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
730
731 return true;
fdc50a94
YG
732}
733
734static void sh_mmcif_get_response(struct sh_mmcif_host *host,
735 struct mmc_command *cmd)
736{
737 if (cmd->flags & MMC_RSP_136) {
487d9fc5
MD
738 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
739 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
740 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
741 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
fdc50a94 742 } else
487d9fc5 743 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
fdc50a94
YG
744}
745
746static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
747 struct mmc_command *cmd)
748{
487d9fc5 749 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
fdc50a94
YG
750}
751
752static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
69983404 753 struct mmc_request *mrq)
fdc50a94 754{
69983404
GL
755 struct mmc_data *data = mrq->data;
756 struct mmc_command *cmd = mrq->cmd;
757 u32 opc = cmd->opcode;
fdc50a94
YG
758 u32 tmp = 0;
759
760 /* Response Type check */
761 switch (mmc_resp_type(cmd)) {
762 case MMC_RSP_NONE:
763 tmp |= CMD_SET_RTYP_NO;
764 break;
765 case MMC_RSP_R1:
766 case MMC_RSP_R1B:
767 case MMC_RSP_R3:
768 tmp |= CMD_SET_RTYP_6B;
769 break;
770 case MMC_RSP_R2:
771 tmp |= CMD_SET_RTYP_17B;
772 break;
773 default:
e47bf32a 774 dev_err(&host->pd->dev, "Unsupported response type.\n");
fdc50a94
YG
775 break;
776 }
777 switch (opc) {
778 /* RBSY */
a812ba0f 779 case MMC_SLEEP_AWAKE:
fdc50a94
YG
780 case MMC_SWITCH:
781 case MMC_STOP_TRANSMISSION:
782 case MMC_SET_WRITE_PROT:
783 case MMC_CLR_WRITE_PROT:
784 case MMC_ERASE:
fdc50a94
YG
785 tmp |= CMD_SET_RBSY;
786 break;
787 }
788 /* WDAT / DATW */
69983404 789 if (data) {
fdc50a94
YG
790 tmp |= CMD_SET_WDAT;
791 switch (host->bus_width) {
792 case MMC_BUS_WIDTH_1:
793 tmp |= CMD_SET_DATW_1;
794 break;
795 case MMC_BUS_WIDTH_4:
796 tmp |= CMD_SET_DATW_4;
797 break;
798 case MMC_BUS_WIDTH_8:
799 tmp |= CMD_SET_DATW_8;
800 break;
801 default:
e47bf32a 802 dev_err(&host->pd->dev, "Unsupported bus width.\n");
fdc50a94
YG
803 break;
804 }
555061f9
TK
805 switch (host->timing) {
806 case MMC_TIMING_UHS_DDR50:
807 /*
808 * MMC core will only set this timing, if the host
809 * advertises the MMC_CAP_UHS_DDR50 capability. MMCIF
810 * implementations with this capability, e.g. sh73a0,
811 * will have to set it in their platform data.
812 */
813 tmp |= CMD_SET_DARS;
814 break;
815 }
fdc50a94
YG
816 }
817 /* DWEN */
818 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
819 tmp |= CMD_SET_DWEN;
820 /* CMLTE/CMD12EN */
821 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
822 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
823 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
69983404 824 data->blocks << 16);
fdc50a94
YG
825 }
826 /* RIDXC[1:0] check bits */
827 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
828 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
829 tmp |= CMD_SET_RIDXC_BITS;
830 /* RCRC7C[1:0] check bits */
831 if (opc == MMC_SEND_OP_COND)
832 tmp |= CMD_SET_CRC7C_BITS;
833 /* RCRC7C[1:0] internal CRC7 */
834 if (opc == MMC_ALL_SEND_CID ||
835 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
836 tmp |= CMD_SET_CRC7C_INTERNAL;
837
69983404 838 return (opc << 24) | tmp;
fdc50a94
YG
839}
840
e47bf32a 841static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
f985da17 842 struct mmc_request *mrq, u32 opc)
fdc50a94 843{
fdc50a94
YG
844 switch (opc) {
845 case MMC_READ_MULTIPLE_BLOCK:
f985da17
GL
846 sh_mmcif_multi_read(host, mrq);
847 return 0;
fdc50a94 848 case MMC_WRITE_MULTIPLE_BLOCK:
f985da17
GL
849 sh_mmcif_multi_write(host, mrq);
850 return 0;
fdc50a94 851 case MMC_WRITE_BLOCK:
f985da17
GL
852 sh_mmcif_single_write(host, mrq);
853 return 0;
fdc50a94
YG
854 case MMC_READ_SINGLE_BLOCK:
855 case MMC_SEND_EXT_CSD:
f985da17
GL
856 sh_mmcif_single_read(host, mrq);
857 return 0;
fdc50a94 858 default:
e475b270 859 dev_err(&host->pd->dev, "Unsupported CMD%d\n", opc);
ee4b8887 860 return -EINVAL;
fdc50a94 861 }
fdc50a94
YG
862}
863
864static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
ee4b8887 865 struct mmc_request *mrq)
fdc50a94 866{
ee4b8887 867 struct mmc_command *cmd = mrq->cmd;
f985da17
GL
868 u32 opc = cmd->opcode;
869 u32 mask;
fdc50a94 870
fdc50a94 871 switch (opc) {
ee4b8887 872 /* response busy check */
a812ba0f 873 case MMC_SLEEP_AWAKE:
fdc50a94
YG
874 case MMC_SWITCH:
875 case MMC_STOP_TRANSMISSION:
876 case MMC_SET_WRITE_PROT:
877 case MMC_CLR_WRITE_PROT:
878 case MMC_ERASE:
ee4b8887 879 mask = MASK_START_CMD | MASK_MRBSYE;
fdc50a94
YG
880 break;
881 default:
ee4b8887 882 mask = MASK_START_CMD | MASK_MCRSPE;
fdc50a94
YG
883 break;
884 }
fdc50a94 885
967bcb77
GL
886 if (host->ccs_enable)
887 mask |= MASK_MCCSTO;
888
69983404 889 if (mrq->data) {
487d9fc5
MD
890 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
891 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
892 mrq->data->blksz);
fdc50a94 893 }
69983404 894 opc = sh_mmcif_set_cmd(host, mrq);
fdc50a94 895
967bcb77
GL
896 if (host->ccs_enable)
897 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
898 else
899 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0 | INT_CCS);
487d9fc5 900 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
fdc50a94 901 /* set arg */
487d9fc5 902 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
fdc50a94 903 /* set cmd */
487d9fc5 904 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
fdc50a94 905
f985da17
GL
906 host->wait_for = MMCIF_WAIT_FOR_CMD;
907 schedule_delayed_work(&host->timeout_work, host->timeout);
fdc50a94
YG
908}
909
910static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
ee4b8887 911 struct mmc_request *mrq)
fdc50a94 912{
69983404
GL
913 switch (mrq->cmd->opcode) {
914 case MMC_READ_MULTIPLE_BLOCK:
fdc50a94 915 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
69983404
GL
916 break;
917 case MMC_WRITE_MULTIPLE_BLOCK:
fdc50a94 918 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
69983404
GL
919 break;
920 default:
e47bf32a 921 dev_err(&host->pd->dev, "unsupported stop cmd\n");
69983404 922 mrq->stop->error = sh_mmcif_error_manage(host);
fdc50a94
YG
923 return;
924 }
925
f985da17 926 host->wait_for = MMCIF_WAIT_FOR_STOP;
fdc50a94
YG
927}
928
929static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
930{
931 struct sh_mmcif_host *host = mmc_priv(mmc);
3b0beafc
GL
932 unsigned long flags;
933
934 spin_lock_irqsave(&host->lock, flags);
935 if (host->state != STATE_IDLE) {
e475b270 936 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
3b0beafc
GL
937 spin_unlock_irqrestore(&host->lock, flags);
938 mrq->cmd->error = -EAGAIN;
939 mmc_request_done(mmc, mrq);
940 return;
941 }
942
943 host->state = STATE_REQUEST;
944 spin_unlock_irqrestore(&host->lock, flags);
fdc50a94
YG
945
946 switch (mrq->cmd->opcode) {
947 /* MMCIF does not support SD/SDIO command */
7541ca98
LP
948 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
949 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
950 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
951 break;
fdc50a94 952 case MMC_APP_CMD:
92ff0c5b 953 case SD_IO_RW_DIRECT:
3b0beafc 954 host->state = STATE_IDLE;
fdc50a94
YG
955 mrq->cmd->error = -ETIMEDOUT;
956 mmc_request_done(mmc, mrq);
957 return;
fdc50a94
YG
958 default:
959 break;
960 }
f985da17
GL
961
962 host->mrq = mrq;
fdc50a94 963
f985da17 964 sh_mmcif_start_cmd(host, mrq);
fdc50a94
YG
965}
966
a6609267
GL
967static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
968{
ac0a2e98 969 int ret = clk_prepare_enable(host->hclk);
a6609267
GL
970
971 if (!ret) {
972 host->clk = clk_get_rate(host->hclk);
973 host->mmc->f_max = host->clk / 2;
974 host->mmc->f_min = host->clk / 512;
975 }
976
977 return ret;
978}
979
7d17baa0
GL
980static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
981{
7d17baa0
GL
982 struct mmc_host *mmc = host->mmc;
983
7d17baa0
GL
984 if (!IS_ERR(mmc->supply.vmmc))
985 /* Errors ignored... */
986 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
987 ios->power_mode ? ios->vdd : 0);
988}
989
fdc50a94
YG
990static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
991{
992 struct sh_mmcif_host *host = mmc_priv(mmc);
3b0beafc
GL
993 unsigned long flags;
994
995 spin_lock_irqsave(&host->lock, flags);
996 if (host->state != STATE_IDLE) {
e475b270 997 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
3b0beafc
GL
998 spin_unlock_irqrestore(&host->lock, flags);
999 return;
1000 }
1001
1002 host->state = STATE_IOS;
1003 spin_unlock_irqrestore(&host->lock, flags);
fdc50a94 1004
f5e0cec4 1005 if (ios->power_mode == MMC_POWER_UP) {
c9b0cef2 1006 if (!host->card_present) {
faca6648
GL
1007 /* See if we also get DMA */
1008 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
c9b0cef2 1009 host->card_present = true;
faca6648 1010 }
7d17baa0 1011 sh_mmcif_set_power(host, ios);
f5e0cec4 1012 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
fdc50a94
YG
1013 /* clock stop */
1014 sh_mmcif_clock_control(host, 0);
faca6648 1015 if (ios->power_mode == MMC_POWER_OFF) {
c9b0cef2 1016 if (host->card_present) {
faca6648 1017 sh_mmcif_release_dma(host);
c9b0cef2 1018 host->card_present = false;
faca6648 1019 }
c9b0cef2
GL
1020 }
1021 if (host->power) {
f8a8ced7 1022 pm_runtime_put_sync(&host->pd->dev);
ac0a2e98 1023 clk_disable_unprepare(host->hclk);
c9b0cef2 1024 host->power = false;
7d17baa0
GL
1025 if (ios->power_mode == MMC_POWER_OFF)
1026 sh_mmcif_set_power(host, ios);
faca6648 1027 }
3b0beafc 1028 host->state = STATE_IDLE;
fdc50a94 1029 return;
fdc50a94
YG
1030 }
1031
c9b0cef2
GL
1032 if (ios->clock) {
1033 if (!host->power) {
a6609267 1034 sh_mmcif_clk_update(host);
c9b0cef2
GL
1035 pm_runtime_get_sync(&host->pd->dev);
1036 host->power = true;
1037 sh_mmcif_sync_reset(host);
1038 }
fdc50a94 1039 sh_mmcif_clock_control(host, ios->clock);
c9b0cef2 1040 }
fdc50a94 1041
555061f9 1042 host->timing = ios->timing;
fdc50a94 1043 host->bus_width = ios->bus_width;
3b0beafc 1044 host->state = STATE_IDLE;
fdc50a94
YG
1045}
1046
777271d0
AH
1047static int sh_mmcif_get_cd(struct mmc_host *mmc)
1048{
1049 struct sh_mmcif_host *host = mmc_priv(mmc);
1050 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
e480606a
GL
1051 int ret = mmc_gpio_get_cd(mmc);
1052
1053 if (ret >= 0)
1054 return ret;
777271d0 1055
bf68a812 1056 if (!p || !p->get_cd)
777271d0
AH
1057 return -ENOSYS;
1058 else
1059 return p->get_cd(host->pd);
1060}
1061
fdc50a94
YG
1062static struct mmc_host_ops sh_mmcif_ops = {
1063 .request = sh_mmcif_request,
1064 .set_ios = sh_mmcif_set_ios,
777271d0 1065 .get_cd = sh_mmcif_get_cd,
fdc50a94
YG
1066};
1067
f985da17
GL
1068static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1069{
1070 struct mmc_command *cmd = host->mrq->cmd;
69983404 1071 struct mmc_data *data = host->mrq->data;
f985da17
GL
1072 long time;
1073
1074 if (host->sd_error) {
1075 switch (cmd->opcode) {
1076 case MMC_ALL_SEND_CID:
1077 case MMC_SELECT_CARD:
1078 case MMC_APP_CMD:
1079 cmd->error = -ETIMEDOUT;
f985da17
GL
1080 break;
1081 default:
1082 cmd->error = sh_mmcif_error_manage(host);
f985da17
GL
1083 break;
1084 }
e475b270
TK
1085 dev_dbg(&host->pd->dev, "CMD%d error %d\n",
1086 cmd->opcode, cmd->error);
aba9d646 1087 host->sd_error = false;
f985da17
GL
1088 return false;
1089 }
1090 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1091 cmd->error = 0;
1092 return false;
1093 }
1094
1095 sh_mmcif_get_response(host, cmd);
1096
69983404 1097 if (!data)
f985da17
GL
1098 return false;
1099
90f1cb43
GL
1100 /*
1101 * Completion can be signalled from DMA callback and error, so, have to
1102 * reset here, before setting .dma_active
1103 */
1104 init_completion(&host->dma_complete);
1105
69983404 1106 if (data->flags & MMC_DATA_READ) {
f985da17
GL
1107 if (host->chan_rx)
1108 sh_mmcif_start_dma_rx(host);
1109 } else {
1110 if (host->chan_tx)
1111 sh_mmcif_start_dma_tx(host);
1112 }
1113
1114 if (!host->dma_active) {
69983404 1115 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
99eb9d8d 1116 return !data->error;
f985da17
GL
1117 }
1118
1119 /* Running in the IRQ thread, can sleep */
1120 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1121 host->timeout);
eae30983
TK
1122
1123 if (data->flags & MMC_DATA_READ)
1124 dma_unmap_sg(host->chan_rx->device->dev,
1125 data->sg, data->sg_len,
1126 DMA_FROM_DEVICE);
1127 else
1128 dma_unmap_sg(host->chan_tx->device->dev,
1129 data->sg, data->sg_len,
1130 DMA_TO_DEVICE);
1131
f985da17
GL
1132 if (host->sd_error) {
1133 dev_err(host->mmc->parent,
1134 "Error IRQ while waiting for DMA completion!\n");
1135 /* Woken up by an error IRQ: abort DMA */
69983404 1136 data->error = sh_mmcif_error_manage(host);
f985da17 1137 } else if (!time) {
e475b270 1138 dev_err(host->mmc->parent, "DMA timeout!\n");
69983404 1139 data->error = -ETIMEDOUT;
f985da17 1140 } else if (time < 0) {
e475b270
TK
1141 dev_err(host->mmc->parent,
1142 "wait_for_completion_...() error %ld!\n", time);
69983404 1143 data->error = time;
f985da17
GL
1144 }
1145 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1146 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1147 host->dma_active = false;
1148
eae30983 1149 if (data->error) {
69983404 1150 data->bytes_xfered = 0;
eae30983
TK
1151 /* Abort DMA */
1152 if (data->flags & MMC_DATA_READ)
1153 dmaengine_terminate_all(host->chan_rx);
1154 else
1155 dmaengine_terminate_all(host->chan_tx);
1156 }
f985da17
GL
1157
1158 return false;
1159}
1160
1161static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1162{
1163 struct sh_mmcif_host *host = dev_id;
8047310e 1164 struct mmc_request *mrq;
5df460b1 1165 bool wait = false;
f985da17
GL
1166
1167 cancel_delayed_work_sync(&host->timeout_work);
1168
8047310e
GL
1169 mutex_lock(&host->thread_lock);
1170
1171 mrq = host->mrq;
1172 if (!mrq) {
1173 dev_dbg(&host->pd->dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
1174 host->state, host->wait_for);
1175 mutex_unlock(&host->thread_lock);
1176 return IRQ_HANDLED;
1177 }
1178
f985da17
GL
1179 /*
1180 * All handlers return true, if processing continues, and false, if the
1181 * request has to be completed - successfully or not
1182 */
1183 switch (host->wait_for) {
1184 case MMCIF_WAIT_FOR_REQUEST:
1185 /* We're too late, the timeout has already kicked in */
8047310e 1186 mutex_unlock(&host->thread_lock);
f985da17
GL
1187 return IRQ_HANDLED;
1188 case MMCIF_WAIT_FOR_CMD:
5df460b1
GL
1189 /* Wait for data? */
1190 wait = sh_mmcif_end_cmd(host);
f985da17
GL
1191 break;
1192 case MMCIF_WAIT_FOR_MREAD:
5df460b1
GL
1193 /* Wait for more data? */
1194 wait = sh_mmcif_mread_block(host);
f985da17
GL
1195 break;
1196 case MMCIF_WAIT_FOR_READ:
5df460b1
GL
1197 /* Wait for data end? */
1198 wait = sh_mmcif_read_block(host);
f985da17
GL
1199 break;
1200 case MMCIF_WAIT_FOR_MWRITE:
5df460b1
GL
1201 /* Wait data to write? */
1202 wait = sh_mmcif_mwrite_block(host);
f985da17
GL
1203 break;
1204 case MMCIF_WAIT_FOR_WRITE:
5df460b1
GL
1205 /* Wait for data end? */
1206 wait = sh_mmcif_write_block(host);
f985da17
GL
1207 break;
1208 case MMCIF_WAIT_FOR_STOP:
1209 if (host->sd_error) {
1210 mrq->stop->error = sh_mmcif_error_manage(host);
e475b270 1211 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->stop->error);
f985da17
GL
1212 break;
1213 }
1214 sh_mmcif_get_cmd12response(host, mrq->stop);
1215 mrq->stop->error = 0;
1216 break;
1217 case MMCIF_WAIT_FOR_READ_END:
1218 case MMCIF_WAIT_FOR_WRITE_END:
e475b270 1219 if (host->sd_error) {
91ab252a 1220 mrq->data->error = sh_mmcif_error_manage(host);
e475b270
TK
1221 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->data->error);
1222 }
f985da17
GL
1223 break;
1224 default:
1225 BUG();
1226 }
1227
5df460b1
GL
1228 if (wait) {
1229 schedule_delayed_work(&host->timeout_work, host->timeout);
1230 /* Wait for more data */
8047310e 1231 mutex_unlock(&host->thread_lock);
5df460b1
GL
1232 return IRQ_HANDLED;
1233 }
1234
f985da17 1235 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
91ab252a 1236 struct mmc_data *data = mrq->data;
69983404
GL
1237 if (!mrq->cmd->error && data && !data->error)
1238 data->bytes_xfered =
1239 data->blocks * data->blksz;
f985da17 1240
69983404 1241 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
f985da17 1242 sh_mmcif_stop_cmd(host, mrq);
5df460b1
GL
1243 if (!mrq->stop->error) {
1244 schedule_delayed_work(&host->timeout_work, host->timeout);
8047310e 1245 mutex_unlock(&host->thread_lock);
f985da17 1246 return IRQ_HANDLED;
5df460b1 1247 }
f985da17
GL
1248 }
1249 }
1250
1251 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1252 host->state = STATE_IDLE;
69983404 1253 host->mrq = NULL;
f985da17
GL
1254 mmc_request_done(host->mmc, mrq);
1255
8047310e
GL
1256 mutex_unlock(&host->thread_lock);
1257
f985da17
GL
1258 return IRQ_HANDLED;
1259}
1260
fdc50a94
YG
1261static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1262{
1263 struct sh_mmcif_host *host = dev_id;
967bcb77 1264 u32 state, mask;
fdc50a94 1265
487d9fc5 1266 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
967bcb77
GL
1267 mask = sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK);
1268 if (host->ccs_enable)
1269 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~(state & mask));
1270 else
1271 sh_mmcif_writel(host->addr, MMCIF_CE_INT, INT_CCS | ~(state & mask));
8af50750 1272 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
fdc50a94 1273
8af50750
GL
1274 if (state & ~MASK_CLEAN)
1275 dev_dbg(&host->pd->dev, "IRQ state = 0x%08x incompletely cleared\n",
1276 state);
1277
1278 if (state & INT_ERR_STS || state & ~INT_ALL) {
aa0787a9 1279 host->sd_error = true;
8af50750 1280 dev_dbg(&host->pd->dev, "int err state = 0x%08x\n", state);
fdc50a94 1281 }
f985da17 1282 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
8af50750
GL
1283 if (!host->mrq)
1284 dev_dbg(&host->pd->dev, "NULL IRQ state = 0x%08x\n", state);
f985da17
GL
1285 if (!host->dma_active)
1286 return IRQ_WAKE_THREAD;
1287 else if (host->sd_error)
1288 mmcif_dma_complete(host);
1289 } else {
aa0787a9 1290 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
f985da17 1291 }
fdc50a94
YG
1292
1293 return IRQ_HANDLED;
1294}
1295
f985da17
GL
1296static void mmcif_timeout_work(struct work_struct *work)
1297{
1298 struct delayed_work *d = container_of(work, struct delayed_work, work);
1299 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1300 struct mmc_request *mrq = host->mrq;
8047310e 1301 unsigned long flags;
f985da17
GL
1302
1303 if (host->dying)
1304 /* Don't run after mmc_remove_host() */
1305 return;
1306
e475b270 1307 dev_err(&host->pd->dev, "Timeout waiting for %u on CMD%u\n",
8047310e
GL
1308 host->wait_for, mrq->cmd->opcode);
1309
1310 spin_lock_irqsave(&host->lock, flags);
1311 if (host->state == STATE_IDLE) {
1312 spin_unlock_irqrestore(&host->lock, flags);
1313 return;
1314 }
1315
1316 host->state = STATE_TIMEOUT;
1317 spin_unlock_irqrestore(&host->lock, flags);
1318
f985da17
GL
1319 /*
1320 * Handle races with cancel_delayed_work(), unless
1321 * cancel_delayed_work_sync() is used
1322 */
1323 switch (host->wait_for) {
1324 case MMCIF_WAIT_FOR_CMD:
1325 mrq->cmd->error = sh_mmcif_error_manage(host);
1326 break;
1327 case MMCIF_WAIT_FOR_STOP:
1328 mrq->stop->error = sh_mmcif_error_manage(host);
1329 break;
1330 case MMCIF_WAIT_FOR_MREAD:
1331 case MMCIF_WAIT_FOR_MWRITE:
1332 case MMCIF_WAIT_FOR_READ:
1333 case MMCIF_WAIT_FOR_WRITE:
1334 case MMCIF_WAIT_FOR_READ_END:
1335 case MMCIF_WAIT_FOR_WRITE_END:
69983404 1336 mrq->data->error = sh_mmcif_error_manage(host);
f985da17
GL
1337 break;
1338 default:
1339 BUG();
1340 }
1341
1342 host->state = STATE_IDLE;
1343 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
f985da17
GL
1344 host->mrq = NULL;
1345 mmc_request_done(host->mmc, mrq);
1346}
1347
7d17baa0
GL
1348static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1349{
1350 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
1351 struct mmc_host *mmc = host->mmc;
1352
1353 mmc_regulator_get_supply(mmc);
1354
bf68a812
GL
1355 if (!pd)
1356 return;
1357
7d17baa0
GL
1358 if (!mmc->ocr_avail)
1359 mmc->ocr_avail = pd->ocr;
1360 else if (pd->ocr)
1361 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1362}
1363
c3be1efd 1364static int sh_mmcif_probe(struct platform_device *pdev)
fdc50a94
YG
1365{
1366 int ret = 0, irq[2];
1367 struct mmc_host *mmc;
e47bf32a 1368 struct sh_mmcif_host *host;
e1aae2eb 1369 struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
fdc50a94
YG
1370 struct resource *res;
1371 void __iomem *reg;
2cd5b3e0 1372 const char *name;
fdc50a94
YG
1373
1374 irq[0] = platform_get_irq(pdev, 0);
1375 irq[1] = platform_get_irq(pdev, 1);
2cd5b3e0 1376 if (irq[0] < 0) {
e47bf32a 1377 dev_err(&pdev->dev, "Get irq error\n");
fdc50a94
YG
1378 return -ENXIO;
1379 }
1380 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1381 if (!res) {
1382 dev_err(&pdev->dev, "platform_get_resource error.\n");
1383 return -ENXIO;
1384 }
1385 reg = ioremap(res->start, resource_size(res));
1386 if (!reg) {
1387 dev_err(&pdev->dev, "ioremap error.\n");
1388 return -ENOMEM;
1389 }
e1aae2eb 1390
fdc50a94
YG
1391 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
1392 if (!mmc) {
1393 ret = -ENOMEM;
e1aae2eb 1394 goto ealloch;
fdc50a94 1395 }
2c9054dc
SB
1396
1397 ret = mmc_of_parse(mmc);
1398 if (ret < 0)
1399 goto eofparse;
1400
fdc50a94
YG
1401 host = mmc_priv(mmc);
1402 host->mmc = mmc;
1403 host->addr = reg;
f9fd54f2 1404 host->timeout = msecs_to_jiffies(1000);
967bcb77 1405 host->ccs_enable = !pd || !pd->ccs_unsupported;
6d6fd367 1406 host->clk_ctrl2_enable = pd && pd->clk_ctrl2_present;
fdc50a94 1407
fdc50a94
YG
1408 host->pd = pdev;
1409
3b0beafc 1410 spin_lock_init(&host->lock);
fdc50a94
YG
1411
1412 mmc->ops = &sh_mmcif_ops;
7d17baa0
GL
1413 sh_mmcif_init_ocr(host);
1414
eca889f6 1415 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
bf68a812 1416 if (pd && pd->caps)
fdc50a94 1417 mmc->caps |= pd->caps;
a782d688 1418 mmc->max_segs = 32;
fdc50a94 1419 mmc->max_blk_size = 512;
a782d688
GL
1420 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1421 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
fdc50a94
YG
1422 mmc->max_seg_size = mmc->max_req_size;
1423
fdc50a94 1424 platform_set_drvdata(pdev, host);
a782d688 1425
faca6648
GL
1426 pm_runtime_enable(&pdev->dev);
1427 host->power = false;
1428
047a9ce7 1429 host->hclk = clk_get(&pdev->dev, NULL);
b289174f
GL
1430 if (IS_ERR(host->hclk)) {
1431 ret = PTR_ERR(host->hclk);
047a9ce7 1432 dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
b289174f
GL
1433 goto eclkget;
1434 }
a6609267
GL
1435 ret = sh_mmcif_clk_update(host);
1436 if (ret < 0)
1437 goto eclkupdate;
b289174f 1438
faca6648
GL
1439 ret = pm_runtime_resume(&pdev->dev);
1440 if (ret < 0)
e1aae2eb 1441 goto eresume;
a782d688 1442
5ba85d95 1443 INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
fdc50a94 1444
b289174f 1445 sh_mmcif_sync_reset(host);
3b0beafc
GL
1446 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1447
2cd5b3e0
SK
1448 name = irq[1] < 0 ? dev_name(&pdev->dev) : "sh_mmc:error";
1449 ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, name, host);
fdc50a94 1450 if (ret) {
2cd5b3e0 1451 dev_err(&pdev->dev, "request_irq error (%s)\n", name);
e1aae2eb 1452 goto ereqirq0;
fdc50a94 1453 }
2cd5b3e0
SK
1454 if (irq[1] >= 0) {
1455 ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt,
1456 0, "sh_mmc:int", host);
1457 if (ret) {
1458 dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
1459 goto ereqirq1;
1460 }
fdc50a94
YG
1461 }
1462
e480606a 1463 if (pd && pd->use_cd_gpio) {
214fc309 1464 ret = mmc_gpio_request_cd(mmc, pd->cd_gpio, 0);
e480606a
GL
1465 if (ret < 0)
1466 goto erqcd;
1467 }
1468
8047310e
GL
1469 mutex_init(&host->thread_lock);
1470
ac0a2e98 1471 clk_disable_unprepare(host->hclk);
5ba85d95
GL
1472 ret = mmc_add_host(mmc);
1473 if (ret < 0)
e1aae2eb 1474 goto emmcaddh;
fdc50a94 1475
efe6a8ad
RW
1476 dev_pm_qos_expose_latency_limit(&pdev->dev, 100);
1477
e47bf32a
GL
1478 dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
1479 dev_dbg(&pdev->dev, "chip ver H'%04x\n",
487d9fc5 1480 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
fdc50a94
YG
1481 return ret;
1482
e1aae2eb 1483emmcaddh:
e480606a 1484erqcd:
2cd5b3e0
SK
1485 if (irq[1] >= 0)
1486 free_irq(irq[1], host);
e1aae2eb 1487ereqirq1:
5ba85d95 1488 free_irq(irq[0], host);
e1aae2eb 1489ereqirq0:
faca6648 1490 pm_runtime_suspend(&pdev->dev);
e1aae2eb 1491eresume:
ac0a2e98 1492 clk_disable_unprepare(host->hclk);
a6609267 1493eclkupdate:
b289174f 1494 clk_put(host->hclk);
e1aae2eb 1495eclkget:
b289174f 1496 pm_runtime_disable(&pdev->dev);
2c9054dc 1497eofparse:
fdc50a94 1498 mmc_free_host(mmc);
e1aae2eb
GL
1499ealloch:
1500 iounmap(reg);
fdc50a94
YG
1501 return ret;
1502}
1503
6e0ee714 1504static int sh_mmcif_remove(struct platform_device *pdev)
fdc50a94
YG
1505{
1506 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1507 int irq[2];
1508
f985da17 1509 host->dying = true;
ac0a2e98 1510 clk_prepare_enable(host->hclk);
faca6648 1511 pm_runtime_get_sync(&pdev->dev);
fdc50a94 1512
efe6a8ad
RW
1513 dev_pm_qos_hide_latency_limit(&pdev->dev);
1514
faca6648 1515 mmc_remove_host(host->mmc);
3b0beafc
GL
1516 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1517
f985da17
GL
1518 /*
1519 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1520 * mmc_remove_host() call above. But swapping order doesn't help either
1521 * (a query on the linux-mmc mailing list didn't bring any replies).
1522 */
1523 cancel_delayed_work_sync(&host->timeout_work);
1524
fdc50a94
YG
1525 if (host->addr)
1526 iounmap(host->addr);
1527
aa0787a9
GL
1528 irq[0] = platform_get_irq(pdev, 0);
1529 irq[1] = platform_get_irq(pdev, 1);
fdc50a94
YG
1530
1531 free_irq(irq[0], host);
2cd5b3e0
SK
1532 if (irq[1] >= 0)
1533 free_irq(irq[1], host);
fdc50a94 1534
ac0a2e98 1535 clk_disable_unprepare(host->hclk);
fdc50a94 1536 mmc_free_host(host->mmc);
faca6648
GL
1537 pm_runtime_put_sync(&pdev->dev);
1538 pm_runtime_disable(&pdev->dev);
fdc50a94
YG
1539
1540 return 0;
1541}
1542
51129f31 1543#ifdef CONFIG_PM_SLEEP
faca6648
GL
1544static int sh_mmcif_suspend(struct device *dev)
1545{
b289174f 1546 struct sh_mmcif_host *host = dev_get_drvdata(dev);
faca6648 1547
cb3ca1ae 1548 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
faca6648 1549
cb3ca1ae 1550 return 0;
faca6648
GL
1551}
1552
1553static int sh_mmcif_resume(struct device *dev)
1554{
cb3ca1ae 1555 return 0;
faca6648 1556}
51129f31 1557#endif
faca6648 1558
bf68a812
GL
1559static const struct of_device_id mmcif_of_match[] = {
1560 { .compatible = "renesas,sh-mmcif" },
1561 { }
1562};
1563MODULE_DEVICE_TABLE(of, mmcif_of_match);
1564
faca6648 1565static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
51129f31 1566 SET_SYSTEM_SLEEP_PM_OPS(sh_mmcif_suspend, sh_mmcif_resume)
faca6648
GL
1567};
1568
fdc50a94
YG
1569static struct platform_driver sh_mmcif_driver = {
1570 .probe = sh_mmcif_probe,
1571 .remove = sh_mmcif_remove,
1572 .driver = {
1573 .name = DRIVER_NAME,
faca6648 1574 .pm = &sh_mmcif_dev_pm_ops,
bf68a812
GL
1575 .owner = THIS_MODULE,
1576 .of_match_table = mmcif_of_match,
fdc50a94
YG
1577 },
1578};
1579
d1f81a64 1580module_platform_driver(sh_mmcif_driver);
fdc50a94
YG
1581
1582MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1583MODULE_LICENSE("GPL");
aa0787a9 1584MODULE_ALIAS("platform:" DRIVER_NAME);
fdc50a94 1585MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");
This page took 0.302496 seconds and 5 git commands to generate.