mmc: sh_mmcif: Fix DMA slave address configuration
[deliverable/linux.git] / drivers / mmc / host / sh_mmcif.c
CommitLineData
fdc50a94
YG
1/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
f985da17
GL
19/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
86df1745 45#include <linux/bitops.h>
aa0787a9
GL
46#include <linux/clk.h>
47#include <linux/completion.h>
e47bf32a 48#include <linux/delay.h>
fdc50a94 49#include <linux/dma-mapping.h>
a782d688 50#include <linux/dmaengine.h>
fdc50a94
YG
51#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
e47bf32a 53#include <linux/mmc/host.h>
fdc50a94
YG
54#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
fdc50a94 56#include <linux/mmc/sh_mmcif.h>
e480606a 57#include <linux/mmc/slot-gpio.h>
bf68a812 58#include <linux/mod_devicetable.h>
8047310e 59#include <linux/mutex.h>
a782d688 60#include <linux/pagemap.h>
e47bf32a 61#include <linux/platform_device.h>
efe6a8ad 62#include <linux/pm_qos.h>
faca6648 63#include <linux/pm_runtime.h>
d00cadac 64#include <linux/sh_dma.h>
3b0beafc 65#include <linux/spinlock.h>
88b47679 66#include <linux/module.h>
fdc50a94
YG
67
68#define DRIVER_NAME "sh_mmcif"
69#define DRIVER_VERSION "2010-04-28"
70
fdc50a94
YG
71/* CE_CMD_SET */
72#define CMD_MASK 0x3f000000
73#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
74#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
75#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
76#define CMD_SET_RBSY (1 << 21) /* R1b */
77#define CMD_SET_CCSEN (1 << 20)
78#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
79#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
80#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
81#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
82#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
83#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
84#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
85#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
86#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
87#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
88#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
89#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
90#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
91#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
92#define CMD_SET_CCSH (1 << 5)
555061f9 93#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
fdc50a94
YG
94#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
95#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
96#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
97
98/* CE_CMD_CTRL */
99#define CMD_CTRL_BREAK (1 << 0)
100
101/* CE_BLOCK_SET */
102#define BLOCK_SIZE_MASK 0x0000ffff
103
fdc50a94
YG
104/* CE_INT */
105#define INT_CCSDE (1 << 29)
106#define INT_CMD12DRE (1 << 26)
107#define INT_CMD12RBE (1 << 25)
108#define INT_CMD12CRE (1 << 24)
109#define INT_DTRANE (1 << 23)
110#define INT_BUFRE (1 << 22)
111#define INT_BUFWEN (1 << 21)
112#define INT_BUFREN (1 << 20)
113#define INT_CCSRCV (1 << 19)
114#define INT_RBSYE (1 << 17)
115#define INT_CRSPE (1 << 16)
116#define INT_CMDVIO (1 << 15)
117#define INT_BUFVIO (1 << 14)
118#define INT_WDATERR (1 << 11)
119#define INT_RDATERR (1 << 10)
120#define INT_RIDXERR (1 << 9)
121#define INT_RSPERR (1 << 8)
122#define INT_CCSTO (1 << 5)
123#define INT_CRCSTO (1 << 4)
124#define INT_WDATTO (1 << 3)
125#define INT_RDATTO (1 << 2)
126#define INT_RBSYTO (1 << 1)
127#define INT_RSPTO (1 << 0)
128#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
129 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
130 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
131 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
132
8af50750
GL
133#define INT_ALL (INT_RBSYE | INT_CRSPE | INT_BUFREN | \
134 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
135 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)
136
967bcb77
GL
137#define INT_CCS (INT_CCSTO | INT_CCSRCV | INT_CCSDE)
138
fdc50a94
YG
139/* CE_INT_MASK */
140#define MASK_ALL 0x00000000
141#define MASK_MCCSDE (1 << 29)
142#define MASK_MCMD12DRE (1 << 26)
143#define MASK_MCMD12RBE (1 << 25)
144#define MASK_MCMD12CRE (1 << 24)
145#define MASK_MDTRANE (1 << 23)
146#define MASK_MBUFRE (1 << 22)
147#define MASK_MBUFWEN (1 << 21)
148#define MASK_MBUFREN (1 << 20)
149#define MASK_MCCSRCV (1 << 19)
150#define MASK_MRBSYE (1 << 17)
151#define MASK_MCRSPE (1 << 16)
152#define MASK_MCMDVIO (1 << 15)
153#define MASK_MBUFVIO (1 << 14)
154#define MASK_MWDATERR (1 << 11)
155#define MASK_MRDATERR (1 << 10)
156#define MASK_MRIDXERR (1 << 9)
157#define MASK_MRSPERR (1 << 8)
158#define MASK_MCCSTO (1 << 5)
159#define MASK_MCRCSTO (1 << 4)
160#define MASK_MWDATTO (1 << 3)
161#define MASK_MRDATTO (1 << 2)
162#define MASK_MRBSYTO (1 << 1)
163#define MASK_MRSPTO (1 << 0)
164
ee4b8887
GL
165#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
166 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
967bcb77 167 MASK_MCRCSTO | MASK_MWDATTO | \
ee4b8887
GL
168 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
169
8af50750
GL
170#define MASK_CLEAN (INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE | \
171 MASK_MBUFREN | MASK_MBUFWEN | \
172 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE | \
173 MASK_MCMD12RBE | MASK_MCMD12CRE)
174
fdc50a94
YG
175/* CE_HOST_STS1 */
176#define STS1_CMDSEQ (1 << 31)
177
178/* CE_HOST_STS2 */
179#define STS2_CRCSTE (1 << 31)
180#define STS2_CRC16E (1 << 30)
181#define STS2_AC12CRCE (1 << 29)
182#define STS2_RSPCRC7E (1 << 28)
183#define STS2_CRCSTEBE (1 << 27)
184#define STS2_RDATEBE (1 << 26)
185#define STS2_AC12REBE (1 << 25)
186#define STS2_RSPEBE (1 << 24)
187#define STS2_AC12IDXE (1 << 23)
188#define STS2_RSPIDXE (1 << 22)
189#define STS2_CCSTO (1 << 15)
190#define STS2_RDATTO (1 << 14)
191#define STS2_DATBSYTO (1 << 13)
192#define STS2_CRCSTTO (1 << 12)
193#define STS2_AC12BSYTO (1 << 11)
194#define STS2_RSPBSYTO (1 << 10)
195#define STS2_AC12RSPTO (1 << 9)
196#define STS2_RSPTO (1 << 8)
197#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
198 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
199#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
200 STS2_DATBSYTO | STS2_CRCSTTO | \
201 STS2_AC12BSYTO | STS2_RSPBSYTO | \
202 STS2_AC12RSPTO | STS2_RSPTO)
203
fdc50a94
YG
204#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
205#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
206#define CLKDEV_INIT 400000 /* 400 KHz */
207
3b0beafc
GL
208enum mmcif_state {
209 STATE_IDLE,
210 STATE_REQUEST,
211 STATE_IOS,
8047310e 212 STATE_TIMEOUT,
3b0beafc
GL
213};
214
f985da17
GL
215enum mmcif_wait_for {
216 MMCIF_WAIT_FOR_REQUEST,
217 MMCIF_WAIT_FOR_CMD,
218 MMCIF_WAIT_FOR_MREAD,
219 MMCIF_WAIT_FOR_MWRITE,
220 MMCIF_WAIT_FOR_READ,
221 MMCIF_WAIT_FOR_WRITE,
222 MMCIF_WAIT_FOR_READ_END,
223 MMCIF_WAIT_FOR_WRITE_END,
224 MMCIF_WAIT_FOR_STOP,
225};
226
fdc50a94
YG
227struct sh_mmcif_host {
228 struct mmc_host *mmc;
f985da17 229 struct mmc_request *mrq;
fdc50a94
YG
230 struct platform_device *pd;
231 struct clk *hclk;
232 unsigned int clk;
233 int bus_width;
555061f9 234 unsigned char timing;
aa0787a9 235 bool sd_error;
f985da17 236 bool dying;
fdc50a94
YG
237 long timeout;
238 void __iomem *addr;
f985da17 239 u32 *pio_ptr;
ee4b8887 240 spinlock_t lock; /* protect sh_mmcif_host::state */
3b0beafc 241 enum mmcif_state state;
f985da17
GL
242 enum mmcif_wait_for wait_for;
243 struct delayed_work timeout_work;
244 size_t blocksize;
245 int sg_idx;
246 int sg_blkidx;
faca6648 247 bool power;
c9b0cef2 248 bool card_present;
967bcb77 249 bool ccs_enable; /* Command Completion Signal support */
6d6fd367 250 bool clk_ctrl2_enable;
8047310e 251 struct mutex thread_lock;
fdc50a94 252
a782d688
GL
253 /* DMA support */
254 struct dma_chan *chan_rx;
255 struct dma_chan *chan_tx;
256 struct completion dma_complete;
f38f94c6 257 bool dma_active;
a782d688 258};
fdc50a94
YG
259
260static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
261 unsigned int reg, u32 val)
262{
487d9fc5 263 writel(val | readl(host->addr + reg), host->addr + reg);
fdc50a94
YG
264}
265
266static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
267 unsigned int reg, u32 val)
268{
487d9fc5 269 writel(~val & readl(host->addr + reg), host->addr + reg);
fdc50a94
YG
270}
271
a782d688
GL
272static void mmcif_dma_complete(void *arg)
273{
274 struct sh_mmcif_host *host = arg;
8047310e 275 struct mmc_request *mrq = host->mrq;
69983404 276
a782d688
GL
277 dev_dbg(&host->pd->dev, "Command completed\n");
278
8047310e 279 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
a782d688
GL
280 dev_name(&host->pd->dev)))
281 return;
282
a782d688
GL
283 complete(&host->dma_complete);
284}
285
286static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
287{
69983404
GL
288 struct mmc_data *data = host->mrq->data;
289 struct scatterlist *sg = data->sg;
a782d688
GL
290 struct dma_async_tx_descriptor *desc = NULL;
291 struct dma_chan *chan = host->chan_rx;
292 dma_cookie_t cookie = -EINVAL;
293 int ret;
294
69983404 295 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
1ed828db 296 DMA_FROM_DEVICE);
a782d688 297 if (ret > 0) {
f38f94c6 298 host->dma_active = true;
16052827 299 desc = dmaengine_prep_slave_sg(chan, sg, ret,
05f5799c 300 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
a782d688
GL
301 }
302
303 if (desc) {
304 desc->callback = mmcif_dma_complete;
305 desc->callback_param = host;
a5ece7d2
LW
306 cookie = dmaengine_submit(desc);
307 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
308 dma_async_issue_pending(chan);
a782d688
GL
309 }
310 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
69983404 311 __func__, data->sg_len, ret, cookie);
a782d688
GL
312
313 if (!desc) {
314 /* DMA failed, fall back to PIO */
315 if (ret >= 0)
316 ret = -EIO;
317 host->chan_rx = NULL;
f38f94c6 318 host->dma_active = false;
a782d688
GL
319 dma_release_channel(chan);
320 /* Free the Tx channel too */
321 chan = host->chan_tx;
322 if (chan) {
323 host->chan_tx = NULL;
324 dma_release_channel(chan);
325 }
326 dev_warn(&host->pd->dev,
327 "DMA failed: %d, falling back to PIO\n", ret);
328 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
329 }
330
331 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
69983404 332 desc, cookie, data->sg_len);
a782d688
GL
333}
334
335static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
336{
69983404
GL
337 struct mmc_data *data = host->mrq->data;
338 struct scatterlist *sg = data->sg;
a782d688
GL
339 struct dma_async_tx_descriptor *desc = NULL;
340 struct dma_chan *chan = host->chan_tx;
341 dma_cookie_t cookie = -EINVAL;
342 int ret;
343
69983404 344 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
1ed828db 345 DMA_TO_DEVICE);
a782d688 346 if (ret > 0) {
f38f94c6 347 host->dma_active = true;
16052827 348 desc = dmaengine_prep_slave_sg(chan, sg, ret,
05f5799c 349 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
a782d688
GL
350 }
351
352 if (desc) {
353 desc->callback = mmcif_dma_complete;
354 desc->callback_param = host;
a5ece7d2
LW
355 cookie = dmaengine_submit(desc);
356 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
357 dma_async_issue_pending(chan);
a782d688
GL
358 }
359 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
69983404 360 __func__, data->sg_len, ret, cookie);
a782d688
GL
361
362 if (!desc) {
363 /* DMA failed, fall back to PIO */
364 if (ret >= 0)
365 ret = -EIO;
366 host->chan_tx = NULL;
f38f94c6 367 host->dma_active = false;
a782d688
GL
368 dma_release_channel(chan);
369 /* Free the Rx channel too */
370 chan = host->chan_rx;
371 if (chan) {
372 host->chan_rx = NULL;
373 dma_release_channel(chan);
374 }
375 dev_warn(&host->pd->dev,
376 "DMA failed: %d, falling back to PIO\n", ret);
377 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
378 }
379
380 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
381 desc, cookie);
382}
383
e5a233cb
LP
384static struct dma_chan *
385sh_mmcif_request_dma_one(struct sh_mmcif_host *host,
386 struct sh_mmcif_plat_data *pdata,
387 enum dma_transfer_direction direction)
a782d688 388{
d25006e7 389 struct dma_slave_config cfg = { 0, };
e5a233cb
LP
390 struct dma_chan *chan;
391 unsigned int slave_id;
392 struct resource *res;
0e79f9ae
GL
393 dma_cap_mask_t mask;
394 int ret;
a782d688 395
e5a233cb
LP
396 dma_cap_zero(mask);
397 dma_cap_set(DMA_SLAVE, mask);
398
399 if (pdata)
400 slave_id = direction == DMA_MEM_TO_DEV
401 ? pdata->slave_id_tx : pdata->slave_id_rx;
402 else
403 slave_id = 0;
404
405 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
538f4696 406 (void *)(unsigned long)slave_id, &host->pd->dev,
e5a233cb
LP
407 direction == DMA_MEM_TO_DEV ? "tx" : "rx");
408
409 dev_dbg(&host->pd->dev, "%s: %s: got channel %p\n", __func__,
410 direction == DMA_MEM_TO_DEV ? "TX" : "RX", chan);
411
412 if (!chan)
413 return NULL;
414
415 res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
416
417 /* In the OF case the driver will get the slave ID from the DT */
418 cfg.slave_id = slave_id;
419 cfg.direction = direction;
d25006e7
LP
420
421 if (direction == DMA_DEV_TO_MEM)
422 cfg.src_addr = res->start + MMCIF_CE_DATA;
423 else
424 cfg.dst_addr = res->start + MMCIF_CE_DATA;
425
e5a233cb
LP
426 ret = dmaengine_slave_config(chan, &cfg);
427 if (ret < 0) {
428 dma_release_channel(chan);
429 return NULL;
430 }
431
432 return chan;
433}
434
435static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
436 struct sh_mmcif_plat_data *pdata)
437{
f38f94c6 438 host->dma_active = false;
a782d688 439
acd6d772
GL
440 if (pdata) {
441 if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
442 return;
443 } else if (!host->pd->dev.of_node) {
0e79f9ae 444 return;
acd6d772 445 }
a782d688 446
0e79f9ae 447 /* We can only either use DMA for both Tx and Rx or not use it at all */
e5a233cb 448 host->chan_tx = sh_mmcif_request_dma_one(host, pdata, DMA_MEM_TO_DEV);
0e79f9ae
GL
449 if (!host->chan_tx)
450 return;
a782d688 451
e5a233cb
LP
452 host->chan_rx = sh_mmcif_request_dma_one(host, pdata, DMA_DEV_TO_MEM);
453 if (!host->chan_rx) {
454 dma_release_channel(host->chan_tx);
455 host->chan_tx = NULL;
456 }
a782d688
GL
457}
458
459static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
460{
461 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
462 /* Descriptors are freed automatically */
463 if (host->chan_tx) {
464 struct dma_chan *chan = host->chan_tx;
465 host->chan_tx = NULL;
466 dma_release_channel(chan);
467 }
468 if (host->chan_rx) {
469 struct dma_chan *chan = host->chan_rx;
470 host->chan_rx = NULL;
471 dma_release_channel(chan);
472 }
473
f38f94c6 474 host->dma_active = false;
a782d688 475}
fdc50a94
YG
476
477static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
478{
479 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
bf68a812 480 bool sup_pclk = p ? p->sup_pclk : false;
fdc50a94
YG
481
482 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
483 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
484
485 if (!clk)
486 return;
bf68a812 487 if (sup_pclk && clk == host->clk)
fdc50a94
YG
488 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
489 else
490 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
f9388257
SH
491 ((fls(DIV_ROUND_UP(host->clk,
492 clk) - 1) - 1) << 16));
fdc50a94
YG
493
494 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
495}
496
497static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
498{
499 u32 tmp;
500
487d9fc5 501 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
fdc50a94 502
487d9fc5
MD
503 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
504 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
967bcb77
GL
505 if (host->ccs_enable)
506 tmp |= SCCSTO_29;
6d6fd367
GL
507 if (host->clk_ctrl2_enable)
508 sh_mmcif_writel(host->addr, MMCIF_CE_CLK_CTRL2, 0x0F0F0000);
fdc50a94 509 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
967bcb77 510 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29);
fdc50a94
YG
511 /* byte swap on */
512 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
513}
514
515static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
516{
517 u32 state1, state2;
ee4b8887 518 int ret, timeout;
fdc50a94 519
aa0787a9 520 host->sd_error = false;
fdc50a94 521
487d9fc5
MD
522 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
523 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
e47bf32a
GL
524 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
525 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
fdc50a94
YG
526
527 if (state1 & STS1_CMDSEQ) {
528 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
529 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
ee4b8887 530 for (timeout = 10000000; timeout; timeout--) {
487d9fc5 531 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
ee4b8887 532 & STS1_CMDSEQ))
fdc50a94
YG
533 break;
534 mdelay(1);
535 }
ee4b8887
GL
536 if (!timeout) {
537 dev_err(&host->pd->dev,
538 "Forced end of command sequence timeout err\n");
539 return -EIO;
540 }
fdc50a94 541 sh_mmcif_sync_reset(host);
e47bf32a 542 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
fdc50a94
YG
543 return -EIO;
544 }
545
546 if (state2 & STS2_CRC_ERR) {
e475b270
TK
547 dev_err(&host->pd->dev, " CRC error: state %u, wait %u\n",
548 host->state, host->wait_for);
fdc50a94
YG
549 ret = -EIO;
550 } else if (state2 & STS2_TIMEOUT_ERR) {
e475b270
TK
551 dev_err(&host->pd->dev, " Timeout: state %u, wait %u\n",
552 host->state, host->wait_for);
fdc50a94
YG
553 ret = -ETIMEDOUT;
554 } else {
e475b270
TK
555 dev_dbg(&host->pd->dev, " End/Index error: state %u, wait %u\n",
556 host->state, host->wait_for);
fdc50a94
YG
557 ret = -EIO;
558 }
559 return ret;
560}
561
f985da17 562static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
fdc50a94 563{
f985da17
GL
564 struct mmc_data *data = host->mrq->data;
565
566 host->sg_blkidx += host->blocksize;
567
568 /* data->sg->length must be a multiple of host->blocksize? */
569 BUG_ON(host->sg_blkidx > data->sg->length);
570
571 if (host->sg_blkidx == data->sg->length) {
572 host->sg_blkidx = 0;
573 if (++host->sg_idx < data->sg_len)
574 host->pio_ptr = sg_virt(++data->sg);
575 } else {
576 host->pio_ptr = p;
577 }
578
99eb9d8d 579 return host->sg_idx != data->sg_len;
f985da17
GL
580}
581
582static void sh_mmcif_single_read(struct sh_mmcif_host *host,
583 struct mmc_request *mrq)
584{
585 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
586 BLOCK_SIZE_MASK) + 3;
587
588 host->wait_for = MMCIF_WAIT_FOR_READ;
fdc50a94 589
fdc50a94
YG
590 /* buf read enable */
591 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
f985da17
GL
592}
593
594static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
595{
596 struct mmc_data *data = host->mrq->data;
597 u32 *p = sg_virt(data->sg);
598 int i;
599
600 if (host->sd_error) {
601 data->error = sh_mmcif_error_manage(host);
e475b270 602 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
f985da17
GL
603 return false;
604 }
605
606 for (i = 0; i < host->blocksize / 4; i++)
487d9fc5 607 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
fdc50a94
YG
608
609 /* buffer read end */
610 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
f985da17 611 host->wait_for = MMCIF_WAIT_FOR_READ_END;
fdc50a94 612
f985da17 613 return true;
fdc50a94
YG
614}
615
f985da17
GL
616static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
617 struct mmc_request *mrq)
fdc50a94
YG
618{
619 struct mmc_data *data = mrq->data;
f985da17
GL
620
621 if (!data->sg_len || !data->sg->length)
622 return;
623
624 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
625 BLOCK_SIZE_MASK;
626
627 host->wait_for = MMCIF_WAIT_FOR_MREAD;
628 host->sg_idx = 0;
629 host->sg_blkidx = 0;
630 host->pio_ptr = sg_virt(data->sg);
5df460b1 631
f985da17
GL
632 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
633}
634
635static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
636{
637 struct mmc_data *data = host->mrq->data;
638 u32 *p = host->pio_ptr;
639 int i;
640
641 if (host->sd_error) {
642 data->error = sh_mmcif_error_manage(host);
e475b270 643 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
f985da17 644 return false;
fdc50a94 645 }
f985da17
GL
646
647 BUG_ON(!data->sg->length);
648
649 for (i = 0; i < host->blocksize / 4; i++)
650 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
651
652 if (!sh_mmcif_next_block(host, p))
653 return false;
654
f985da17
GL
655 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
656
657 return true;
fdc50a94
YG
658}
659
f985da17 660static void sh_mmcif_single_write(struct sh_mmcif_host *host,
fdc50a94
YG
661 struct mmc_request *mrq)
662{
f985da17
GL
663 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
664 BLOCK_SIZE_MASK) + 3;
fdc50a94 665
f985da17 666 host->wait_for = MMCIF_WAIT_FOR_WRITE;
fdc50a94
YG
667
668 /* buf write enable */
f985da17
GL
669 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
670}
671
672static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
673{
674 struct mmc_data *data = host->mrq->data;
675 u32 *p = sg_virt(data->sg);
676 int i;
677
678 if (host->sd_error) {
679 data->error = sh_mmcif_error_manage(host);
e475b270 680 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
f985da17
GL
681 return false;
682 }
683
684 for (i = 0; i < host->blocksize / 4; i++)
487d9fc5 685 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
fdc50a94
YG
686
687 /* buffer write end */
688 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
f985da17 689 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
fdc50a94 690
f985da17 691 return true;
fdc50a94
YG
692}
693
f985da17
GL
694static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
695 struct mmc_request *mrq)
fdc50a94
YG
696{
697 struct mmc_data *data = mrq->data;
fdc50a94 698
f985da17
GL
699 if (!data->sg_len || !data->sg->length)
700 return;
fdc50a94 701
f985da17
GL
702 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
703 BLOCK_SIZE_MASK;
fdc50a94 704
f985da17
GL
705 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
706 host->sg_idx = 0;
707 host->sg_blkidx = 0;
708 host->pio_ptr = sg_virt(data->sg);
5df460b1 709
f985da17
GL
710 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
711}
fdc50a94 712
f985da17
GL
713static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
714{
715 struct mmc_data *data = host->mrq->data;
716 u32 *p = host->pio_ptr;
717 int i;
718
719 if (host->sd_error) {
720 data->error = sh_mmcif_error_manage(host);
e475b270 721 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
f985da17 722 return false;
fdc50a94 723 }
f985da17
GL
724
725 BUG_ON(!data->sg->length);
726
727 for (i = 0; i < host->blocksize / 4; i++)
728 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
729
730 if (!sh_mmcif_next_block(host, p))
731 return false;
732
f985da17
GL
733 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
734
735 return true;
fdc50a94
YG
736}
737
738static void sh_mmcif_get_response(struct sh_mmcif_host *host,
739 struct mmc_command *cmd)
740{
741 if (cmd->flags & MMC_RSP_136) {
487d9fc5
MD
742 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
743 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
744 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
745 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
fdc50a94 746 } else
487d9fc5 747 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
fdc50a94
YG
748}
749
750static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
751 struct mmc_command *cmd)
752{
487d9fc5 753 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
fdc50a94
YG
754}
755
756static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
69983404 757 struct mmc_request *mrq)
fdc50a94 758{
69983404
GL
759 struct mmc_data *data = mrq->data;
760 struct mmc_command *cmd = mrq->cmd;
761 u32 opc = cmd->opcode;
fdc50a94
YG
762 u32 tmp = 0;
763
764 /* Response Type check */
765 switch (mmc_resp_type(cmd)) {
766 case MMC_RSP_NONE:
767 tmp |= CMD_SET_RTYP_NO;
768 break;
769 case MMC_RSP_R1:
770 case MMC_RSP_R1B:
771 case MMC_RSP_R3:
772 tmp |= CMD_SET_RTYP_6B;
773 break;
774 case MMC_RSP_R2:
775 tmp |= CMD_SET_RTYP_17B;
776 break;
777 default:
e47bf32a 778 dev_err(&host->pd->dev, "Unsupported response type.\n");
fdc50a94
YG
779 break;
780 }
781 switch (opc) {
782 /* RBSY */
a812ba0f 783 case MMC_SLEEP_AWAKE:
fdc50a94
YG
784 case MMC_SWITCH:
785 case MMC_STOP_TRANSMISSION:
786 case MMC_SET_WRITE_PROT:
787 case MMC_CLR_WRITE_PROT:
788 case MMC_ERASE:
fdc50a94
YG
789 tmp |= CMD_SET_RBSY;
790 break;
791 }
792 /* WDAT / DATW */
69983404 793 if (data) {
fdc50a94
YG
794 tmp |= CMD_SET_WDAT;
795 switch (host->bus_width) {
796 case MMC_BUS_WIDTH_1:
797 tmp |= CMD_SET_DATW_1;
798 break;
799 case MMC_BUS_WIDTH_4:
800 tmp |= CMD_SET_DATW_4;
801 break;
802 case MMC_BUS_WIDTH_8:
803 tmp |= CMD_SET_DATW_8;
804 break;
805 default:
e47bf32a 806 dev_err(&host->pd->dev, "Unsupported bus width.\n");
fdc50a94
YG
807 break;
808 }
555061f9 809 switch (host->timing) {
4039ff47 810 case MMC_TIMING_MMC_DDR52:
555061f9
TK
811 /*
812 * MMC core will only set this timing, if the host
4039ff47
SJ
813 * advertises the MMC_CAP_1_8V_DDR/MMC_CAP_1_2V_DDR
814 * capability. MMCIF implementations with this
815 * capability, e.g. sh73a0, will have to set it
816 * in their platform data.
555061f9
TK
817 */
818 tmp |= CMD_SET_DARS;
819 break;
820 }
fdc50a94
YG
821 }
822 /* DWEN */
823 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
824 tmp |= CMD_SET_DWEN;
825 /* CMLTE/CMD12EN */
826 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
827 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
828 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
69983404 829 data->blocks << 16);
fdc50a94
YG
830 }
831 /* RIDXC[1:0] check bits */
832 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
833 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
834 tmp |= CMD_SET_RIDXC_BITS;
835 /* RCRC7C[1:0] check bits */
836 if (opc == MMC_SEND_OP_COND)
837 tmp |= CMD_SET_CRC7C_BITS;
838 /* RCRC7C[1:0] internal CRC7 */
839 if (opc == MMC_ALL_SEND_CID ||
840 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
841 tmp |= CMD_SET_CRC7C_INTERNAL;
842
69983404 843 return (opc << 24) | tmp;
fdc50a94
YG
844}
845
e47bf32a 846static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
f985da17 847 struct mmc_request *mrq, u32 opc)
fdc50a94 848{
fdc50a94
YG
849 switch (opc) {
850 case MMC_READ_MULTIPLE_BLOCK:
f985da17
GL
851 sh_mmcif_multi_read(host, mrq);
852 return 0;
fdc50a94 853 case MMC_WRITE_MULTIPLE_BLOCK:
f985da17
GL
854 sh_mmcif_multi_write(host, mrq);
855 return 0;
fdc50a94 856 case MMC_WRITE_BLOCK:
f985da17
GL
857 sh_mmcif_single_write(host, mrq);
858 return 0;
fdc50a94
YG
859 case MMC_READ_SINGLE_BLOCK:
860 case MMC_SEND_EXT_CSD:
f985da17
GL
861 sh_mmcif_single_read(host, mrq);
862 return 0;
fdc50a94 863 default:
e475b270 864 dev_err(&host->pd->dev, "Unsupported CMD%d\n", opc);
ee4b8887 865 return -EINVAL;
fdc50a94 866 }
fdc50a94
YG
867}
868
869static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
ee4b8887 870 struct mmc_request *mrq)
fdc50a94 871{
ee4b8887 872 struct mmc_command *cmd = mrq->cmd;
f985da17
GL
873 u32 opc = cmd->opcode;
874 u32 mask;
fdc50a94 875
fdc50a94 876 switch (opc) {
ee4b8887 877 /* response busy check */
a812ba0f 878 case MMC_SLEEP_AWAKE:
fdc50a94
YG
879 case MMC_SWITCH:
880 case MMC_STOP_TRANSMISSION:
881 case MMC_SET_WRITE_PROT:
882 case MMC_CLR_WRITE_PROT:
883 case MMC_ERASE:
ee4b8887 884 mask = MASK_START_CMD | MASK_MRBSYE;
fdc50a94
YG
885 break;
886 default:
ee4b8887 887 mask = MASK_START_CMD | MASK_MCRSPE;
fdc50a94
YG
888 break;
889 }
fdc50a94 890
967bcb77
GL
891 if (host->ccs_enable)
892 mask |= MASK_MCCSTO;
893
69983404 894 if (mrq->data) {
487d9fc5
MD
895 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
896 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
897 mrq->data->blksz);
fdc50a94 898 }
69983404 899 opc = sh_mmcif_set_cmd(host, mrq);
fdc50a94 900
967bcb77
GL
901 if (host->ccs_enable)
902 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
903 else
904 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0 | INT_CCS);
487d9fc5 905 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
fdc50a94 906 /* set arg */
487d9fc5 907 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
fdc50a94 908 /* set cmd */
487d9fc5 909 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
fdc50a94 910
f985da17
GL
911 host->wait_for = MMCIF_WAIT_FOR_CMD;
912 schedule_delayed_work(&host->timeout_work, host->timeout);
fdc50a94
YG
913}
914
915static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
ee4b8887 916 struct mmc_request *mrq)
fdc50a94 917{
69983404
GL
918 switch (mrq->cmd->opcode) {
919 case MMC_READ_MULTIPLE_BLOCK:
fdc50a94 920 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
69983404
GL
921 break;
922 case MMC_WRITE_MULTIPLE_BLOCK:
fdc50a94 923 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
69983404
GL
924 break;
925 default:
e47bf32a 926 dev_err(&host->pd->dev, "unsupported stop cmd\n");
69983404 927 mrq->stop->error = sh_mmcif_error_manage(host);
fdc50a94
YG
928 return;
929 }
930
f985da17 931 host->wait_for = MMCIF_WAIT_FOR_STOP;
fdc50a94
YG
932}
933
934static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
935{
936 struct sh_mmcif_host *host = mmc_priv(mmc);
3b0beafc
GL
937 unsigned long flags;
938
939 spin_lock_irqsave(&host->lock, flags);
940 if (host->state != STATE_IDLE) {
e475b270 941 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
3b0beafc
GL
942 spin_unlock_irqrestore(&host->lock, flags);
943 mrq->cmd->error = -EAGAIN;
944 mmc_request_done(mmc, mrq);
945 return;
946 }
947
948 host->state = STATE_REQUEST;
949 spin_unlock_irqrestore(&host->lock, flags);
fdc50a94
YG
950
951 switch (mrq->cmd->opcode) {
952 /* MMCIF does not support SD/SDIO command */
7541ca98
LP
953 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
954 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
955 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
956 break;
fdc50a94 957 case MMC_APP_CMD:
92ff0c5b 958 case SD_IO_RW_DIRECT:
3b0beafc 959 host->state = STATE_IDLE;
fdc50a94
YG
960 mrq->cmd->error = -ETIMEDOUT;
961 mmc_request_done(mmc, mrq);
962 return;
fdc50a94
YG
963 default:
964 break;
965 }
f985da17
GL
966
967 host->mrq = mrq;
fdc50a94 968
f985da17 969 sh_mmcif_start_cmd(host, mrq);
fdc50a94
YG
970}
971
a6609267
GL
972static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
973{
ac0a2e98 974 int ret = clk_prepare_enable(host->hclk);
a6609267
GL
975
976 if (!ret) {
977 host->clk = clk_get_rate(host->hclk);
978 host->mmc->f_max = host->clk / 2;
979 host->mmc->f_min = host->clk / 512;
980 }
981
982 return ret;
983}
984
7d17baa0
GL
985static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
986{
7d17baa0
GL
987 struct mmc_host *mmc = host->mmc;
988
7d17baa0
GL
989 if (!IS_ERR(mmc->supply.vmmc))
990 /* Errors ignored... */
991 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
992 ios->power_mode ? ios->vdd : 0);
993}
994
fdc50a94
YG
995static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
996{
997 struct sh_mmcif_host *host = mmc_priv(mmc);
3b0beafc
GL
998 unsigned long flags;
999
1000 spin_lock_irqsave(&host->lock, flags);
1001 if (host->state != STATE_IDLE) {
e475b270 1002 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
3b0beafc
GL
1003 spin_unlock_irqrestore(&host->lock, flags);
1004 return;
1005 }
1006
1007 host->state = STATE_IOS;
1008 spin_unlock_irqrestore(&host->lock, flags);
fdc50a94 1009
f5e0cec4 1010 if (ios->power_mode == MMC_POWER_UP) {
c9b0cef2 1011 if (!host->card_present) {
faca6648
GL
1012 /* See if we also get DMA */
1013 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
c9b0cef2 1014 host->card_present = true;
faca6648 1015 }
7d17baa0 1016 sh_mmcif_set_power(host, ios);
f5e0cec4 1017 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
fdc50a94
YG
1018 /* clock stop */
1019 sh_mmcif_clock_control(host, 0);
faca6648 1020 if (ios->power_mode == MMC_POWER_OFF) {
c9b0cef2 1021 if (host->card_present) {
faca6648 1022 sh_mmcif_release_dma(host);
c9b0cef2 1023 host->card_present = false;
faca6648 1024 }
c9b0cef2
GL
1025 }
1026 if (host->power) {
f8a8ced7 1027 pm_runtime_put_sync(&host->pd->dev);
ac0a2e98 1028 clk_disable_unprepare(host->hclk);
c9b0cef2 1029 host->power = false;
7d17baa0
GL
1030 if (ios->power_mode == MMC_POWER_OFF)
1031 sh_mmcif_set_power(host, ios);
faca6648 1032 }
3b0beafc 1033 host->state = STATE_IDLE;
fdc50a94 1034 return;
fdc50a94
YG
1035 }
1036
c9b0cef2
GL
1037 if (ios->clock) {
1038 if (!host->power) {
a6609267 1039 sh_mmcif_clk_update(host);
c9b0cef2
GL
1040 pm_runtime_get_sync(&host->pd->dev);
1041 host->power = true;
1042 sh_mmcif_sync_reset(host);
1043 }
fdc50a94 1044 sh_mmcif_clock_control(host, ios->clock);
c9b0cef2 1045 }
fdc50a94 1046
555061f9 1047 host->timing = ios->timing;
fdc50a94 1048 host->bus_width = ios->bus_width;
3b0beafc 1049 host->state = STATE_IDLE;
fdc50a94
YG
1050}
1051
777271d0
AH
1052static int sh_mmcif_get_cd(struct mmc_host *mmc)
1053{
1054 struct sh_mmcif_host *host = mmc_priv(mmc);
1055 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
e480606a
GL
1056 int ret = mmc_gpio_get_cd(mmc);
1057
1058 if (ret >= 0)
1059 return ret;
777271d0 1060
bf68a812 1061 if (!p || !p->get_cd)
777271d0
AH
1062 return -ENOSYS;
1063 else
1064 return p->get_cd(host->pd);
1065}
1066
fdc50a94
YG
1067static struct mmc_host_ops sh_mmcif_ops = {
1068 .request = sh_mmcif_request,
1069 .set_ios = sh_mmcif_set_ios,
777271d0 1070 .get_cd = sh_mmcif_get_cd,
fdc50a94
YG
1071};
1072
f985da17
GL
1073static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1074{
1075 struct mmc_command *cmd = host->mrq->cmd;
69983404 1076 struct mmc_data *data = host->mrq->data;
f985da17
GL
1077 long time;
1078
1079 if (host->sd_error) {
1080 switch (cmd->opcode) {
1081 case MMC_ALL_SEND_CID:
1082 case MMC_SELECT_CARD:
1083 case MMC_APP_CMD:
1084 cmd->error = -ETIMEDOUT;
f985da17
GL
1085 break;
1086 default:
1087 cmd->error = sh_mmcif_error_manage(host);
f985da17
GL
1088 break;
1089 }
e475b270
TK
1090 dev_dbg(&host->pd->dev, "CMD%d error %d\n",
1091 cmd->opcode, cmd->error);
aba9d646 1092 host->sd_error = false;
f985da17
GL
1093 return false;
1094 }
1095 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1096 cmd->error = 0;
1097 return false;
1098 }
1099
1100 sh_mmcif_get_response(host, cmd);
1101
69983404 1102 if (!data)
f985da17
GL
1103 return false;
1104
90f1cb43
GL
1105 /*
1106 * Completion can be signalled from DMA callback and error, so, have to
1107 * reset here, before setting .dma_active
1108 */
1109 init_completion(&host->dma_complete);
1110
69983404 1111 if (data->flags & MMC_DATA_READ) {
f985da17
GL
1112 if (host->chan_rx)
1113 sh_mmcif_start_dma_rx(host);
1114 } else {
1115 if (host->chan_tx)
1116 sh_mmcif_start_dma_tx(host);
1117 }
1118
1119 if (!host->dma_active) {
69983404 1120 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
99eb9d8d 1121 return !data->error;
f985da17
GL
1122 }
1123
1124 /* Running in the IRQ thread, can sleep */
1125 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1126 host->timeout);
eae30983
TK
1127
1128 if (data->flags & MMC_DATA_READ)
1129 dma_unmap_sg(host->chan_rx->device->dev,
1130 data->sg, data->sg_len,
1131 DMA_FROM_DEVICE);
1132 else
1133 dma_unmap_sg(host->chan_tx->device->dev,
1134 data->sg, data->sg_len,
1135 DMA_TO_DEVICE);
1136
f985da17
GL
1137 if (host->sd_error) {
1138 dev_err(host->mmc->parent,
1139 "Error IRQ while waiting for DMA completion!\n");
1140 /* Woken up by an error IRQ: abort DMA */
69983404 1141 data->error = sh_mmcif_error_manage(host);
f985da17 1142 } else if (!time) {
e475b270 1143 dev_err(host->mmc->parent, "DMA timeout!\n");
69983404 1144 data->error = -ETIMEDOUT;
f985da17 1145 } else if (time < 0) {
e475b270
TK
1146 dev_err(host->mmc->parent,
1147 "wait_for_completion_...() error %ld!\n", time);
69983404 1148 data->error = time;
f985da17
GL
1149 }
1150 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1151 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1152 host->dma_active = false;
1153
eae30983 1154 if (data->error) {
69983404 1155 data->bytes_xfered = 0;
eae30983
TK
1156 /* Abort DMA */
1157 if (data->flags & MMC_DATA_READ)
1158 dmaengine_terminate_all(host->chan_rx);
1159 else
1160 dmaengine_terminate_all(host->chan_tx);
1161 }
f985da17
GL
1162
1163 return false;
1164}
1165
1166static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1167{
1168 struct sh_mmcif_host *host = dev_id;
8047310e 1169 struct mmc_request *mrq;
5df460b1 1170 bool wait = false;
f985da17
GL
1171
1172 cancel_delayed_work_sync(&host->timeout_work);
1173
8047310e
GL
1174 mutex_lock(&host->thread_lock);
1175
1176 mrq = host->mrq;
1177 if (!mrq) {
1178 dev_dbg(&host->pd->dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
1179 host->state, host->wait_for);
1180 mutex_unlock(&host->thread_lock);
1181 return IRQ_HANDLED;
1182 }
1183
f985da17
GL
1184 /*
1185 * All handlers return true, if processing continues, and false, if the
1186 * request has to be completed - successfully or not
1187 */
1188 switch (host->wait_for) {
1189 case MMCIF_WAIT_FOR_REQUEST:
1190 /* We're too late, the timeout has already kicked in */
8047310e 1191 mutex_unlock(&host->thread_lock);
f985da17
GL
1192 return IRQ_HANDLED;
1193 case MMCIF_WAIT_FOR_CMD:
5df460b1
GL
1194 /* Wait for data? */
1195 wait = sh_mmcif_end_cmd(host);
f985da17
GL
1196 break;
1197 case MMCIF_WAIT_FOR_MREAD:
5df460b1
GL
1198 /* Wait for more data? */
1199 wait = sh_mmcif_mread_block(host);
f985da17
GL
1200 break;
1201 case MMCIF_WAIT_FOR_READ:
5df460b1
GL
1202 /* Wait for data end? */
1203 wait = sh_mmcif_read_block(host);
f985da17
GL
1204 break;
1205 case MMCIF_WAIT_FOR_MWRITE:
5df460b1
GL
1206 /* Wait data to write? */
1207 wait = sh_mmcif_mwrite_block(host);
f985da17
GL
1208 break;
1209 case MMCIF_WAIT_FOR_WRITE:
5df460b1
GL
1210 /* Wait for data end? */
1211 wait = sh_mmcif_write_block(host);
f985da17
GL
1212 break;
1213 case MMCIF_WAIT_FOR_STOP:
1214 if (host->sd_error) {
1215 mrq->stop->error = sh_mmcif_error_manage(host);
e475b270 1216 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->stop->error);
f985da17
GL
1217 break;
1218 }
1219 sh_mmcif_get_cmd12response(host, mrq->stop);
1220 mrq->stop->error = 0;
1221 break;
1222 case MMCIF_WAIT_FOR_READ_END:
1223 case MMCIF_WAIT_FOR_WRITE_END:
e475b270 1224 if (host->sd_error) {
91ab252a 1225 mrq->data->error = sh_mmcif_error_manage(host);
e475b270
TK
1226 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->data->error);
1227 }
f985da17
GL
1228 break;
1229 default:
1230 BUG();
1231 }
1232
5df460b1
GL
1233 if (wait) {
1234 schedule_delayed_work(&host->timeout_work, host->timeout);
1235 /* Wait for more data */
8047310e 1236 mutex_unlock(&host->thread_lock);
5df460b1
GL
1237 return IRQ_HANDLED;
1238 }
1239
f985da17 1240 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
91ab252a 1241 struct mmc_data *data = mrq->data;
69983404
GL
1242 if (!mrq->cmd->error && data && !data->error)
1243 data->bytes_xfered =
1244 data->blocks * data->blksz;
f985da17 1245
69983404 1246 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
f985da17 1247 sh_mmcif_stop_cmd(host, mrq);
5df460b1
GL
1248 if (!mrq->stop->error) {
1249 schedule_delayed_work(&host->timeout_work, host->timeout);
8047310e 1250 mutex_unlock(&host->thread_lock);
f985da17 1251 return IRQ_HANDLED;
5df460b1 1252 }
f985da17
GL
1253 }
1254 }
1255
1256 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1257 host->state = STATE_IDLE;
69983404 1258 host->mrq = NULL;
f985da17
GL
1259 mmc_request_done(host->mmc, mrq);
1260
8047310e
GL
1261 mutex_unlock(&host->thread_lock);
1262
f985da17
GL
1263 return IRQ_HANDLED;
1264}
1265
fdc50a94
YG
1266static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1267{
1268 struct sh_mmcif_host *host = dev_id;
967bcb77 1269 u32 state, mask;
fdc50a94 1270
487d9fc5 1271 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
967bcb77
GL
1272 mask = sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK);
1273 if (host->ccs_enable)
1274 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~(state & mask));
1275 else
1276 sh_mmcif_writel(host->addr, MMCIF_CE_INT, INT_CCS | ~(state & mask));
8af50750 1277 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
fdc50a94 1278
8af50750
GL
1279 if (state & ~MASK_CLEAN)
1280 dev_dbg(&host->pd->dev, "IRQ state = 0x%08x incompletely cleared\n",
1281 state);
1282
1283 if (state & INT_ERR_STS || state & ~INT_ALL) {
aa0787a9 1284 host->sd_error = true;
8af50750 1285 dev_dbg(&host->pd->dev, "int err state = 0x%08x\n", state);
fdc50a94 1286 }
f985da17 1287 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
8af50750
GL
1288 if (!host->mrq)
1289 dev_dbg(&host->pd->dev, "NULL IRQ state = 0x%08x\n", state);
f985da17
GL
1290 if (!host->dma_active)
1291 return IRQ_WAKE_THREAD;
1292 else if (host->sd_error)
1293 mmcif_dma_complete(host);
1294 } else {
aa0787a9 1295 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
f985da17 1296 }
fdc50a94
YG
1297
1298 return IRQ_HANDLED;
1299}
1300
f985da17
GL
1301static void mmcif_timeout_work(struct work_struct *work)
1302{
1303 struct delayed_work *d = container_of(work, struct delayed_work, work);
1304 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1305 struct mmc_request *mrq = host->mrq;
8047310e 1306 unsigned long flags;
f985da17
GL
1307
1308 if (host->dying)
1309 /* Don't run after mmc_remove_host() */
1310 return;
1311
e475b270 1312 dev_err(&host->pd->dev, "Timeout waiting for %u on CMD%u\n",
8047310e
GL
1313 host->wait_for, mrq->cmd->opcode);
1314
1315 spin_lock_irqsave(&host->lock, flags);
1316 if (host->state == STATE_IDLE) {
1317 spin_unlock_irqrestore(&host->lock, flags);
1318 return;
1319 }
1320
1321 host->state = STATE_TIMEOUT;
1322 spin_unlock_irqrestore(&host->lock, flags);
1323
f985da17
GL
1324 /*
1325 * Handle races with cancel_delayed_work(), unless
1326 * cancel_delayed_work_sync() is used
1327 */
1328 switch (host->wait_for) {
1329 case MMCIF_WAIT_FOR_CMD:
1330 mrq->cmd->error = sh_mmcif_error_manage(host);
1331 break;
1332 case MMCIF_WAIT_FOR_STOP:
1333 mrq->stop->error = sh_mmcif_error_manage(host);
1334 break;
1335 case MMCIF_WAIT_FOR_MREAD:
1336 case MMCIF_WAIT_FOR_MWRITE:
1337 case MMCIF_WAIT_FOR_READ:
1338 case MMCIF_WAIT_FOR_WRITE:
1339 case MMCIF_WAIT_FOR_READ_END:
1340 case MMCIF_WAIT_FOR_WRITE_END:
69983404 1341 mrq->data->error = sh_mmcif_error_manage(host);
f985da17
GL
1342 break;
1343 default:
1344 BUG();
1345 }
1346
1347 host->state = STATE_IDLE;
1348 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
f985da17
GL
1349 host->mrq = NULL;
1350 mmc_request_done(host->mmc, mrq);
1351}
1352
7d17baa0
GL
1353static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1354{
1355 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
1356 struct mmc_host *mmc = host->mmc;
1357
1358 mmc_regulator_get_supply(mmc);
1359
bf68a812
GL
1360 if (!pd)
1361 return;
1362
7d17baa0
GL
1363 if (!mmc->ocr_avail)
1364 mmc->ocr_avail = pd->ocr;
1365 else if (pd->ocr)
1366 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1367}
1368
c3be1efd 1369static int sh_mmcif_probe(struct platform_device *pdev)
fdc50a94
YG
1370{
1371 int ret = 0, irq[2];
1372 struct mmc_host *mmc;
e47bf32a 1373 struct sh_mmcif_host *host;
e1aae2eb 1374 struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
fdc50a94
YG
1375 struct resource *res;
1376 void __iomem *reg;
2cd5b3e0 1377 const char *name;
fdc50a94
YG
1378
1379 irq[0] = platform_get_irq(pdev, 0);
1380 irq[1] = platform_get_irq(pdev, 1);
2cd5b3e0 1381 if (irq[0] < 0) {
e47bf32a 1382 dev_err(&pdev->dev, "Get irq error\n");
fdc50a94
YG
1383 return -ENXIO;
1384 }
18f55fcc 1385
fdc50a94 1386 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
18f55fcc
BD
1387 reg = devm_ioremap_resource(&pdev->dev, res);
1388 if (IS_ERR(reg))
1389 return PTR_ERR(reg);
e1aae2eb 1390
fdc50a94 1391 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
18f55fcc
BD
1392 if (!mmc)
1393 return -ENOMEM;
2c9054dc
SB
1394
1395 ret = mmc_of_parse(mmc);
1396 if (ret < 0)
46991005 1397 goto err_host;
2c9054dc 1398
fdc50a94
YG
1399 host = mmc_priv(mmc);
1400 host->mmc = mmc;
1401 host->addr = reg;
f9fd54f2 1402 host->timeout = msecs_to_jiffies(1000);
967bcb77 1403 host->ccs_enable = !pd || !pd->ccs_unsupported;
6d6fd367 1404 host->clk_ctrl2_enable = pd && pd->clk_ctrl2_present;
fdc50a94 1405
fdc50a94
YG
1406 host->pd = pdev;
1407
3b0beafc 1408 spin_lock_init(&host->lock);
fdc50a94
YG
1409
1410 mmc->ops = &sh_mmcif_ops;
7d17baa0
GL
1411 sh_mmcif_init_ocr(host);
1412
eca889f6 1413 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
bf68a812 1414 if (pd && pd->caps)
fdc50a94 1415 mmc->caps |= pd->caps;
a782d688 1416 mmc->max_segs = 32;
fdc50a94 1417 mmc->max_blk_size = 512;
a782d688
GL
1418 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1419 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
fdc50a94
YG
1420 mmc->max_seg_size = mmc->max_req_size;
1421
fdc50a94 1422 platform_set_drvdata(pdev, host);
a782d688 1423
faca6648
GL
1424 pm_runtime_enable(&pdev->dev);
1425 host->power = false;
1426
46991005 1427 host->hclk = devm_clk_get(&pdev->dev, NULL);
b289174f
GL
1428 if (IS_ERR(host->hclk)) {
1429 ret = PTR_ERR(host->hclk);
047a9ce7 1430 dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
46991005 1431 goto err_pm;
b289174f 1432 }
a6609267
GL
1433 ret = sh_mmcif_clk_update(host);
1434 if (ret < 0)
46991005 1435 goto err_pm;
b289174f 1436
faca6648
GL
1437 ret = pm_runtime_resume(&pdev->dev);
1438 if (ret < 0)
46991005 1439 goto err_clk;
a782d688 1440
5ba85d95 1441 INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
fdc50a94 1442
b289174f 1443 sh_mmcif_sync_reset(host);
3b0beafc
GL
1444 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1445
2cd5b3e0 1446 name = irq[1] < 0 ? dev_name(&pdev->dev) : "sh_mmc:error";
6f4789e6
BD
1447 ret = devm_request_threaded_irq(&pdev->dev, irq[0], sh_mmcif_intr,
1448 sh_mmcif_irqt, 0, name, host);
fdc50a94 1449 if (ret) {
2cd5b3e0 1450 dev_err(&pdev->dev, "request_irq error (%s)\n", name);
11a80852 1451 goto err_clk;
fdc50a94 1452 }
2cd5b3e0 1453 if (irq[1] >= 0) {
6f4789e6
BD
1454 ret = devm_request_threaded_irq(&pdev->dev, irq[1],
1455 sh_mmcif_intr, sh_mmcif_irqt,
1456 0, "sh_mmc:int", host);
2cd5b3e0
SK
1457 if (ret) {
1458 dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
11a80852 1459 goto err_clk;
2cd5b3e0 1460 }
fdc50a94
YG
1461 }
1462
e480606a 1463 if (pd && pd->use_cd_gpio) {
214fc309 1464 ret = mmc_gpio_request_cd(mmc, pd->cd_gpio, 0);
e480606a 1465 if (ret < 0)
7f67f3a2 1466 goto err_clk;
e480606a
GL
1467 }
1468
8047310e
GL
1469 mutex_init(&host->thread_lock);
1470
5ba85d95
GL
1471 ret = mmc_add_host(mmc);
1472 if (ret < 0)
7f67f3a2 1473 goto err_clk;
fdc50a94 1474
efe6a8ad
RW
1475 dev_pm_qos_expose_latency_limit(&pdev->dev, 100);
1476
ce7eb688
BD
1477 dev_info(&pdev->dev, "Chip version 0x%04x, clock rate %luMHz\n",
1478 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0xffff,
1479 clk_get_rate(host->hclk) / 1000000UL);
1480
1481 clk_disable_unprepare(host->hclk);
fdc50a94
YG
1482 return ret;
1483
46991005 1484err_clk:
ac0a2e98 1485 clk_disable_unprepare(host->hclk);
46991005 1486err_pm:
b289174f 1487 pm_runtime_disable(&pdev->dev);
46991005 1488err_host:
fdc50a94 1489 mmc_free_host(mmc);
fdc50a94
YG
1490 return ret;
1491}
1492
6e0ee714 1493static int sh_mmcif_remove(struct platform_device *pdev)
fdc50a94
YG
1494{
1495 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
fdc50a94 1496
f985da17 1497 host->dying = true;
ac0a2e98 1498 clk_prepare_enable(host->hclk);
faca6648 1499 pm_runtime_get_sync(&pdev->dev);
fdc50a94 1500
efe6a8ad
RW
1501 dev_pm_qos_hide_latency_limit(&pdev->dev);
1502
faca6648 1503 mmc_remove_host(host->mmc);
3b0beafc
GL
1504 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1505
f985da17
GL
1506 /*
1507 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1508 * mmc_remove_host() call above. But swapping order doesn't help either
1509 * (a query on the linux-mmc mailing list didn't bring any replies).
1510 */
1511 cancel_delayed_work_sync(&host->timeout_work);
1512
ac0a2e98 1513 clk_disable_unprepare(host->hclk);
fdc50a94 1514 mmc_free_host(host->mmc);
faca6648
GL
1515 pm_runtime_put_sync(&pdev->dev);
1516 pm_runtime_disable(&pdev->dev);
fdc50a94
YG
1517
1518 return 0;
1519}
1520
51129f31 1521#ifdef CONFIG_PM_SLEEP
faca6648
GL
1522static int sh_mmcif_suspend(struct device *dev)
1523{
b289174f 1524 struct sh_mmcif_host *host = dev_get_drvdata(dev);
faca6648 1525
cb3ca1ae 1526 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
faca6648 1527
cb3ca1ae 1528 return 0;
faca6648
GL
1529}
1530
1531static int sh_mmcif_resume(struct device *dev)
1532{
cb3ca1ae 1533 return 0;
faca6648 1534}
51129f31 1535#endif
faca6648 1536
bf68a812
GL
1537static const struct of_device_id mmcif_of_match[] = {
1538 { .compatible = "renesas,sh-mmcif" },
1539 { }
1540};
1541MODULE_DEVICE_TABLE(of, mmcif_of_match);
1542
faca6648 1543static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
51129f31 1544 SET_SYSTEM_SLEEP_PM_OPS(sh_mmcif_suspend, sh_mmcif_resume)
faca6648
GL
1545};
1546
fdc50a94
YG
1547static struct platform_driver sh_mmcif_driver = {
1548 .probe = sh_mmcif_probe,
1549 .remove = sh_mmcif_remove,
1550 .driver = {
1551 .name = DRIVER_NAME,
faca6648 1552 .pm = &sh_mmcif_dev_pm_ops,
bf68a812
GL
1553 .owner = THIS_MODULE,
1554 .of_match_table = mmcif_of_match,
fdc50a94
YG
1555 },
1556};
1557
d1f81a64 1558module_platform_driver(sh_mmcif_driver);
fdc50a94
YG
1559
1560MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1561MODULE_LICENSE("GPL");
aa0787a9 1562MODULE_ALIAS("platform:" DRIVER_NAME);
fdc50a94 1563MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");
This page took 0.379853 seconds and 5 git commands to generate.