Merge tag 'xfs-rmap-for-linus-4.8-rc1' of git://git.kernel.org/pub/scm/linux/kernel...
[deliverable/linux.git] / drivers / mtd / chips / Kconfig
CommitLineData
1da177e4
LT
1menu "RAM/ROM/Flash chip drivers"
2 depends on MTD!=n
3
4config MTD_CFI
5 tristate "Detect flash chips by Common Flash Interface (CFI) probe"
1da177e4 6 select MTD_GEN_PROBE
5e706469 7 select MTD_CFI_UTIL
1da177e4
LT
8 help
9 The Common Flash Interface specification was developed by Intel,
10 AMD and other flash manufactures that provides a universal method
11 for probing the capabilities of flash devices. If you wish to
12 support any device that is CFI-compliant, you need to enable this
13 option. Visit <http://www.amd.com/products/nvd/overview/cfi.html>
14 for more information on CFI.
15
16config MTD_JEDECPROBE
17 tristate "Detect non-CFI AMD/JEDEC-compatible flash chips"
1da177e4 18 select MTD_GEN_PROBE
bde90062 19 select MTD_CFI_UTIL
1da177e4
LT
20 help
21 This option enables JEDEC-style probing of flash chips which are not
22 compatible with the Common Flash Interface, but will use the common
25985edc 23 CFI-targeted flash drivers for any chips which are identified which
1da177e4 24 are in fact compatible in all but the probe method. This actually
8917f6f7
AB
25 covers most AMD/Fujitsu-compatible chips and also non-CFI
26 Intel chips.
1da177e4
LT
27
28config MTD_GEN_PROBE
29 tristate
30
31config MTD_CFI_ADV_OPTIONS
32 bool "Flash chip driver advanced configuration options"
33 depends on MTD_GEN_PROBE
34 help
35 If you need to specify a specific endianness for access to flash
36 chips, or if you wish to reduce the size of the kernel by including
37 support for only specific arrangements of flash chips, say 'Y'. This
1f948b43 38 option does not directly affect the code, but will enable other
1da177e4
LT
39 configuration options which allow you to do so.
40
41 If unsure, say 'N'.
42
43choice
44 prompt "Flash cmd/query data swapping"
45 depends on MTD_CFI_ADV_OPTIONS
46 default MTD_CFI_NOSWAP
1da177e4
LT
47 ---help---
48 This option defines the way in which the CPU attempts to arrange
49 data bits when writing the 'magic' commands to the chips. Saying
50 'NO', which is the default when CONFIG_MTD_CFI_ADV_OPTIONS isn't
51 enabled, means that the CPU will not do any swapping; the chips
1f948b43 52 are expected to be wired to the CPU in 'host-endian' form.
1da177e4
LT
53 Specific arrangements are possible with the BIG_ENDIAN_BYTE and
54 LITTLE_ENDIAN_BYTE, if the bytes are reversed.
55
2e61c3a5
PB
56config MTD_CFI_NOSWAP
57 bool "NO"
1da177e4
LT
58
59config MTD_CFI_BE_BYTE_SWAP
60 bool "BIG_ENDIAN_BYTE"
61
62config MTD_CFI_LE_BYTE_SWAP
63 bool "LITTLE_ENDIAN_BYTE"
64
65endchoice
66
67config MTD_CFI_GEOMETRY
68 bool "Specific CFI Flash geometry selection"
69 depends on MTD_CFI_ADV_OPTIONS
f5f92b36
AB
70 select MTD_MAP_BANK_WIDTH_1 if !(MTD_MAP_BANK_WIDTH_2 || \
71 MTD_MAP_BANK_WIDTH_4 || MTD_MAP_BANK_WIDTH_8 || \
72 MTD_MAP_BANK_WIDTH_16 || MTD_MAP_BANK_WIDTH_32)
73 select MTD_CFI_I1 if !(MTD_CFI_I2 || MTD_CFI_I4 || MTD_CFI_I8)
1da177e4 74 help
1f948b43 75 This option does not affect the code directly, but will enable
1da177e4 76 some other configuration options which would allow you to reduce
1f948b43
TG
77 the size of the kernel by including support for only certain
78 arrangements of CFI chips. If unsure, say 'N' and all options
1da177e4
LT
79 which are supported by the current code will be enabled.
80
81config MTD_MAP_BANK_WIDTH_1
82 bool "Support 8-bit buswidth" if MTD_CFI_GEOMETRY
83 default y
84 help
85 If you wish to support CFI devices on a physical bus which is
86 8 bits wide, say 'Y'.
87
88config MTD_MAP_BANK_WIDTH_2
89 bool "Support 16-bit buswidth" if MTD_CFI_GEOMETRY
90 default y
91 help
92 If you wish to support CFI devices on a physical bus which is
93 16 bits wide, say 'Y'.
94
95config MTD_MAP_BANK_WIDTH_4
96 bool "Support 32-bit buswidth" if MTD_CFI_GEOMETRY
97 default y
98 help
99 If you wish to support CFI devices on a physical bus which is
100 32 bits wide, say 'Y'.
101
102config MTD_MAP_BANK_WIDTH_8
103 bool "Support 64-bit buswidth" if MTD_CFI_GEOMETRY
104 default n
105 help
106 If you wish to support CFI devices on a physical bus which is
107 64 bits wide, say 'Y'.
108
109config MTD_MAP_BANK_WIDTH_16
110 bool "Support 128-bit buswidth" if MTD_CFI_GEOMETRY
111 default n
112 help
113 If you wish to support CFI devices on a physical bus which is
114 128 bits wide, say 'Y'.
115
116config MTD_MAP_BANK_WIDTH_32
117 bool "Support 256-bit buswidth" if MTD_CFI_GEOMETRY
fddcca51 118 select MTD_COMPLEX_MAPPINGS if HAS_IOMEM
1da177e4
LT
119 default n
120 help
121 If you wish to support CFI devices on a physical bus which is
122 256 bits wide, say 'Y'.
123
124config MTD_CFI_I1
125 bool "Support 1-chip flash interleave" if MTD_CFI_GEOMETRY
126 default y
127 help
128 If your flash chips are not interleaved - i.e. you only have one
129 flash chip addressed by each bus cycle, then say 'Y'.
130
131config MTD_CFI_I2
132 bool "Support 2-chip flash interleave" if MTD_CFI_GEOMETRY
133 default y
134 help
135 If your flash chips are interleaved in pairs - i.e. you have two
136 flash chips addressed by each bus cycle, then say 'Y'.
137
138config MTD_CFI_I4
139 bool "Support 4-chip flash interleave" if MTD_CFI_GEOMETRY
140 default n
141 help
142 If your flash chips are interleaved in fours - i.e. you have four
143 flash chips addressed by each bus cycle, then say 'Y'.
144
145config MTD_CFI_I8
146 bool "Support 8-chip flash interleave" if MTD_CFI_GEOMETRY
147 default n
148 help
149 If your flash chips are interleaved in eights - i.e. you have eight
150 flash chips addressed by each bus cycle, then say 'Y'.
151
f77814dd
NP
152config MTD_OTP
153 bool "Protection Registers aka one-time programmable (OTP) bits"
154 depends on MTD_CFI_ADV_OPTIONS
155 default n
156 help
157 This enables support for reading, writing and locking so called
158 "Protection Registers" present on some flash chips.
159 A subset of them are pre-programmed at the factory with a
160 unique set of values. The rest is user-programmable.
161
162 The user-programmable Protection Registers contain one-time
163 programmable (OTP) bits; when programmed, register bits cannot be
164 erased. Each Protection Register can be accessed multiple times to
165 program individual bits, as long as the register remains unlocked.
166
167 Each Protection Register has an associated Lock Register bit. When a
168 Lock Register bit is programmed, the associated Protection Register
169 can only be read; it can no longer be programmed. Additionally,
170 because the Lock Register bits themselves are OTP, when programmed,
171 Lock Register bits cannot be erased. Therefore, when a Protection
172 Register is locked, it cannot be unlocked.
173
174 This feature should therefore be used with extreme care. Any mistake
175 in the programming of OTP bits will waste them.
176
1da177e4 177config MTD_CFI_INTELEXT
5a4c4c5e 178 tristate "Support for CFI command set 0001 (Intel/Sharp chips)"
1da177e4
LT
179 depends on MTD_GEN_PROBE
180 select MTD_CFI_UTIL
181 help
182 The Common Flash Interface defines a number of different command
183 sets which a CFI-compliant chip may claim to implement. This code
5a4c4c5e
PDM
184 provides support for command set 0001, used on Intel StrataFlash
185 and other parts.
1da177e4
LT
186
187config MTD_CFI_AMDSTD
5a4c4c5e 188 tristate "Support for CFI command set 0002 (AMD/Fujitsu/Spansion chips)"
1da177e4
LT
189 depends on MTD_GEN_PROBE
190 select MTD_CFI_UTIL
191 help
192 The Common Flash Interface defines a number of different command
193 sets which a CFI-compliant chip may claim to implement. This code
5a4c4c5e
PDM
194 provides support for command set 0002, used on chips including
195 the AMD Am29LV320.
1da177e4 196
1da177e4 197config MTD_CFI_STAA
5a4c4c5e 198 tristate "Support for CFI command set 0020 (ST (Advanced Architecture) chips)"
1da177e4
LT
199 depends on MTD_GEN_PROBE
200 select MTD_CFI_UTIL
201 help
202 The Common Flash Interface defines a number of different command
203 sets which a CFI-compliant chip may claim to implement. This code
5a4c4c5e 204 provides support for command set 0020.
1da177e4
LT
205
206config MTD_CFI_UTIL
207 tristate
208
209config MTD_RAM
210 tristate "Support for RAM chips in bus mapping"
1da177e4 211 help
1f948b43 212 This option enables basic support for RAM chips accessed through
1da177e4
LT
213 a bus mapping driver.
214
215config MTD_ROM
216 tristate "Support for ROM chips in bus mapping"
1da177e4 217 help
1f948b43 218 This option enables basic support for ROM chips accessed through
1da177e4
LT
219 a bus mapping driver.
220
221config MTD_ABSENT
222 tristate "Support for absent chips in bus mapping"
1da177e4
LT
223 help
224 This option enables support for a dummy probing driver used to
225 allocated placeholder MTD devices on systems that have socketed
226 or removable media. Use of this driver as a fallback chip probe
227 preserves the expected registration order of MTD device nodes on
228 the system regardless of media presence. Device nodes created
229 with this driver will return -ENODEV upon access.
230
1da177e4
LT
231config MTD_XIP
232 bool "XIP aware MTD support"
7b4dd55b 233 depends on !SMP && (MTD_CFI_INTELEXT || MTD_CFI_AMDSTD) && ARCH_MTD_XIP
1da177e4
LT
234 default y if XIP_KERNEL
235 help
236 This allows MTD support to work with flash memory which is also
237 used for XIP purposes. If you're not sure what this is all about
238 then say N.
239
240endmenu
This page took 0.763018 seconds and 5 git commands to generate.