mtd: brcmnand: Add check for erased page bitflips
[deliverable/linux.git] / drivers / mtd / nand / brcmnand / brcmnand.c
CommitLineData
27c5b17c
BN
1/*
2 * Copyright © 2010-2015 Broadcom Corporation
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
5c05bc00 14#include <linux/clk.h>
27c5b17c
BN
15#include <linux/version.h>
16#include <linux/module.h>
17#include <linux/init.h>
18#include <linux/delay.h>
19#include <linux/device.h>
20#include <linux/platform_device.h>
21#include <linux/err.h>
22#include <linux/completion.h>
23#include <linux/interrupt.h>
24#include <linux/spinlock.h>
25#include <linux/dma-mapping.h>
26#include <linux/ioport.h>
27#include <linux/bug.h>
28#include <linux/kernel.h>
29#include <linux/bitops.h>
30#include <linux/mm.h>
31#include <linux/mtd/mtd.h>
32#include <linux/mtd/nand.h>
33#include <linux/mtd/partitions.h>
34#include <linux/of.h>
27c5b17c
BN
35#include <linux/of_platform.h>
36#include <linux/slab.h>
37#include <linux/list.h>
38#include <linux/log2.h>
39
40#include "brcmnand.h"
41
42/*
43 * This flag controls if WP stays on between erase/write commands to mitigate
44 * flash corruption due to power glitches. Values:
45 * 0: NAND_WP is not used or not available
46 * 1: NAND_WP is set by default, cleared for erase/write operations
47 * 2: NAND_WP is always cleared
48 */
49static int wp_on = 1;
50module_param(wp_on, int, 0444);
51
52/***********************************************************************
53 * Definitions
54 ***********************************************************************/
55
56#define DRV_NAME "brcmnand"
57
58#define CMD_NULL 0x00
59#define CMD_PAGE_READ 0x01
60#define CMD_SPARE_AREA_READ 0x02
61#define CMD_STATUS_READ 0x03
62#define CMD_PROGRAM_PAGE 0x04
63#define CMD_PROGRAM_SPARE_AREA 0x05
64#define CMD_COPY_BACK 0x06
65#define CMD_DEVICE_ID_READ 0x07
66#define CMD_BLOCK_ERASE 0x08
67#define CMD_FLASH_RESET 0x09
68#define CMD_BLOCKS_LOCK 0x0a
69#define CMD_BLOCKS_LOCK_DOWN 0x0b
70#define CMD_BLOCKS_UNLOCK 0x0c
71#define CMD_READ_BLOCKS_LOCK_STATUS 0x0d
72#define CMD_PARAMETER_READ 0x0e
73#define CMD_PARAMETER_CHANGE_COL 0x0f
74#define CMD_LOW_LEVEL_OP 0x10
75
76struct brcm_nand_dma_desc {
77 u32 next_desc;
78 u32 next_desc_ext;
79 u32 cmd_irq;
80 u32 dram_addr;
81 u32 dram_addr_ext;
82 u32 tfr_len;
83 u32 total_len;
84 u32 flash_addr;
85 u32 flash_addr_ext;
86 u32 cs;
87 u32 pad2[5];
88 u32 status_valid;
89} __packed;
90
91/* Bitfields for brcm_nand_dma_desc::status_valid */
92#define FLASH_DMA_ECC_ERROR (1 << 8)
93#define FLASH_DMA_CORR_ERROR (1 << 9)
94
95/* 512B flash cache in the NAND controller HW */
96#define FC_SHIFT 9U
97#define FC_BYTES 512U
98#define FC_WORDS (FC_BYTES >> 2)
99
100#define BRCMNAND_MIN_PAGESIZE 512
101#define BRCMNAND_MIN_BLOCKSIZE (8 * 1024)
102#define BRCMNAND_MIN_DEVSIZE (4ULL * 1024 * 1024)
103
104/* Controller feature flags */
105enum {
106 BRCMNAND_HAS_1K_SECTORS = BIT(0),
107 BRCMNAND_HAS_PREFETCH = BIT(1),
108 BRCMNAND_HAS_CACHE_MODE = BIT(2),
109 BRCMNAND_HAS_WP = BIT(3),
110};
111
112struct brcmnand_controller {
113 struct device *dev;
114 struct nand_hw_control controller;
115 void __iomem *nand_base;
116 void __iomem *nand_fc; /* flash cache */
117 void __iomem *flash_dma_base;
118 unsigned int irq;
119 unsigned int dma_irq;
120 int nand_version;
121
c26211d3
BN
122 /* Some SoCs provide custom interrupt status register(s) */
123 struct brcmnand_soc *soc;
124
5c05bc00
SA
125 /* Some SoCs have a gateable clock for the controller */
126 struct clk *clk;
127
27c5b17c
BN
128 int cmd_pending;
129 bool dma_pending;
130 struct completion done;
131 struct completion dma_done;
132
133 /* List of NAND hosts (one for each chip-select) */
134 struct list_head host_list;
135
136 struct brcm_nand_dma_desc *dma_desc;
137 dma_addr_t dma_pa;
138
139 /* in-memory cache of the FLASH_CACHE, used only for some commands */
d618baf9 140 u8 flash_cache[FC_BYTES];
27c5b17c
BN
141
142 /* Controller revision details */
143 const u16 *reg_offsets;
144 unsigned int reg_spacing; /* between CS1, CS2, ... regs */
145 const u8 *cs_offsets; /* within each chip-select */
146 const u8 *cs0_offsets; /* within CS0, if different */
147 unsigned int max_block_size;
148 const unsigned int *block_sizes;
149 unsigned int max_page_size;
150 const unsigned int *page_sizes;
151 unsigned int max_oob;
152 u32 features;
153
154 /* for low-power standby/resume only */
155 u32 nand_cs_nand_select;
156 u32 nand_cs_nand_xor;
157 u32 corr_stat_threshold;
158 u32 flash_dma_mode;
159};
160
161struct brcmnand_cfg {
162 u64 device_size;
163 unsigned int block_size;
164 unsigned int page_size;
165 unsigned int spare_area_size;
166 unsigned int device_width;
167 unsigned int col_adr_bytes;
168 unsigned int blk_adr_bytes;
169 unsigned int ful_adr_bytes;
170 unsigned int sector_size_1k;
171 unsigned int ecc_level;
172 /* use for low-power standby/resume only */
173 u32 acc_control;
174 u32 config;
175 u32 config_ext;
176 u32 timing_1;
177 u32 timing_2;
178};
179
180struct brcmnand_host {
181 struct list_head node;
27c5b17c
BN
182
183 struct nand_chip chip;
27c5b17c
BN
184 struct platform_device *pdev;
185 int cs;
186
187 unsigned int last_cmd;
188 unsigned int last_byte;
189 u64 last_addr;
190 struct brcmnand_cfg hwcfg;
191 struct brcmnand_controller *ctrl;
192};
193
194enum brcmnand_reg {
195 BRCMNAND_CMD_START = 0,
196 BRCMNAND_CMD_EXT_ADDRESS,
197 BRCMNAND_CMD_ADDRESS,
198 BRCMNAND_INTFC_STATUS,
199 BRCMNAND_CS_SELECT,
200 BRCMNAND_CS_XOR,
201 BRCMNAND_LL_OP,
202 BRCMNAND_CS0_BASE,
203 BRCMNAND_CS1_BASE, /* CS1 regs, if non-contiguous */
204 BRCMNAND_CORR_THRESHOLD,
205 BRCMNAND_CORR_THRESHOLD_EXT,
206 BRCMNAND_UNCORR_COUNT,
207 BRCMNAND_CORR_COUNT,
208 BRCMNAND_CORR_EXT_ADDR,
209 BRCMNAND_CORR_ADDR,
210 BRCMNAND_UNCORR_EXT_ADDR,
211 BRCMNAND_UNCORR_ADDR,
212 BRCMNAND_SEMAPHORE,
213 BRCMNAND_ID,
214 BRCMNAND_ID_EXT,
215 BRCMNAND_LL_RDATA,
216 BRCMNAND_OOB_READ_BASE,
217 BRCMNAND_OOB_READ_10_BASE, /* offset 0x10, if non-contiguous */
218 BRCMNAND_OOB_WRITE_BASE,
219 BRCMNAND_OOB_WRITE_10_BASE, /* offset 0x10, if non-contiguous */
220 BRCMNAND_FC_BASE,
221};
222
223/* BRCMNAND v4.0 */
224static const u16 brcmnand_regs_v40[] = {
225 [BRCMNAND_CMD_START] = 0x04,
226 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
227 [BRCMNAND_CMD_ADDRESS] = 0x0c,
228 [BRCMNAND_INTFC_STATUS] = 0x6c,
229 [BRCMNAND_CS_SELECT] = 0x14,
230 [BRCMNAND_CS_XOR] = 0x18,
231 [BRCMNAND_LL_OP] = 0x178,
232 [BRCMNAND_CS0_BASE] = 0x40,
233 [BRCMNAND_CS1_BASE] = 0xd0,
234 [BRCMNAND_CORR_THRESHOLD] = 0x84,
235 [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
236 [BRCMNAND_UNCORR_COUNT] = 0,
237 [BRCMNAND_CORR_COUNT] = 0,
238 [BRCMNAND_CORR_EXT_ADDR] = 0x70,
239 [BRCMNAND_CORR_ADDR] = 0x74,
240 [BRCMNAND_UNCORR_EXT_ADDR] = 0x78,
241 [BRCMNAND_UNCORR_ADDR] = 0x7c,
242 [BRCMNAND_SEMAPHORE] = 0x58,
243 [BRCMNAND_ID] = 0x60,
244 [BRCMNAND_ID_EXT] = 0x64,
245 [BRCMNAND_LL_RDATA] = 0x17c,
246 [BRCMNAND_OOB_READ_BASE] = 0x20,
247 [BRCMNAND_OOB_READ_10_BASE] = 0x130,
248 [BRCMNAND_OOB_WRITE_BASE] = 0x30,
249 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
250 [BRCMNAND_FC_BASE] = 0x200,
251};
252
253/* BRCMNAND v5.0 */
254static const u16 brcmnand_regs_v50[] = {
255 [BRCMNAND_CMD_START] = 0x04,
256 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
257 [BRCMNAND_CMD_ADDRESS] = 0x0c,
258 [BRCMNAND_INTFC_STATUS] = 0x6c,
259 [BRCMNAND_CS_SELECT] = 0x14,
260 [BRCMNAND_CS_XOR] = 0x18,
261 [BRCMNAND_LL_OP] = 0x178,
262 [BRCMNAND_CS0_BASE] = 0x40,
263 [BRCMNAND_CS1_BASE] = 0xd0,
264 [BRCMNAND_CORR_THRESHOLD] = 0x84,
265 [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
266 [BRCMNAND_UNCORR_COUNT] = 0,
267 [BRCMNAND_CORR_COUNT] = 0,
268 [BRCMNAND_CORR_EXT_ADDR] = 0x70,
269 [BRCMNAND_CORR_ADDR] = 0x74,
270 [BRCMNAND_UNCORR_EXT_ADDR] = 0x78,
271 [BRCMNAND_UNCORR_ADDR] = 0x7c,
272 [BRCMNAND_SEMAPHORE] = 0x58,
273 [BRCMNAND_ID] = 0x60,
274 [BRCMNAND_ID_EXT] = 0x64,
275 [BRCMNAND_LL_RDATA] = 0x17c,
276 [BRCMNAND_OOB_READ_BASE] = 0x20,
277 [BRCMNAND_OOB_READ_10_BASE] = 0x130,
278 [BRCMNAND_OOB_WRITE_BASE] = 0x30,
279 [BRCMNAND_OOB_WRITE_10_BASE] = 0x140,
280 [BRCMNAND_FC_BASE] = 0x200,
281};
282
283/* BRCMNAND v6.0 - v7.1 */
284static const u16 brcmnand_regs_v60[] = {
285 [BRCMNAND_CMD_START] = 0x04,
286 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
287 [BRCMNAND_CMD_ADDRESS] = 0x0c,
288 [BRCMNAND_INTFC_STATUS] = 0x14,
289 [BRCMNAND_CS_SELECT] = 0x18,
290 [BRCMNAND_CS_XOR] = 0x1c,
291 [BRCMNAND_LL_OP] = 0x20,
292 [BRCMNAND_CS0_BASE] = 0x50,
293 [BRCMNAND_CS1_BASE] = 0,
294 [BRCMNAND_CORR_THRESHOLD] = 0xc0,
295 [BRCMNAND_CORR_THRESHOLD_EXT] = 0xc4,
296 [BRCMNAND_UNCORR_COUNT] = 0xfc,
297 [BRCMNAND_CORR_COUNT] = 0x100,
298 [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
299 [BRCMNAND_CORR_ADDR] = 0x110,
300 [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
301 [BRCMNAND_UNCORR_ADDR] = 0x118,
302 [BRCMNAND_SEMAPHORE] = 0x150,
303 [BRCMNAND_ID] = 0x194,
304 [BRCMNAND_ID_EXT] = 0x198,
305 [BRCMNAND_LL_RDATA] = 0x19c,
306 [BRCMNAND_OOB_READ_BASE] = 0x200,
307 [BRCMNAND_OOB_READ_10_BASE] = 0,
308 [BRCMNAND_OOB_WRITE_BASE] = 0x280,
309 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
310 [BRCMNAND_FC_BASE] = 0x400,
311};
312
d267aefc
FF
313/* BRCMNAND v7.1 */
314static const u16 brcmnand_regs_v71[] = {
315 [BRCMNAND_CMD_START] = 0x04,
316 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
317 [BRCMNAND_CMD_ADDRESS] = 0x0c,
318 [BRCMNAND_INTFC_STATUS] = 0x14,
319 [BRCMNAND_CS_SELECT] = 0x18,
320 [BRCMNAND_CS_XOR] = 0x1c,
321 [BRCMNAND_LL_OP] = 0x20,
322 [BRCMNAND_CS0_BASE] = 0x50,
323 [BRCMNAND_CS1_BASE] = 0,
324 [BRCMNAND_CORR_THRESHOLD] = 0xdc,
325 [BRCMNAND_CORR_THRESHOLD_EXT] = 0xe0,
326 [BRCMNAND_UNCORR_COUNT] = 0xfc,
327 [BRCMNAND_CORR_COUNT] = 0x100,
328 [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
329 [BRCMNAND_CORR_ADDR] = 0x110,
330 [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
331 [BRCMNAND_UNCORR_ADDR] = 0x118,
332 [BRCMNAND_SEMAPHORE] = 0x150,
333 [BRCMNAND_ID] = 0x194,
334 [BRCMNAND_ID_EXT] = 0x198,
335 [BRCMNAND_LL_RDATA] = 0x19c,
336 [BRCMNAND_OOB_READ_BASE] = 0x200,
337 [BRCMNAND_OOB_READ_10_BASE] = 0,
338 [BRCMNAND_OOB_WRITE_BASE] = 0x280,
339 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
340 [BRCMNAND_FC_BASE] = 0x400,
341};
342
decba6d4
FF
343/* BRCMNAND v7.2 */
344static const u16 brcmnand_regs_v72[] = {
345 [BRCMNAND_CMD_START] = 0x04,
346 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
347 [BRCMNAND_CMD_ADDRESS] = 0x0c,
348 [BRCMNAND_INTFC_STATUS] = 0x14,
349 [BRCMNAND_CS_SELECT] = 0x18,
350 [BRCMNAND_CS_XOR] = 0x1c,
351 [BRCMNAND_LL_OP] = 0x20,
352 [BRCMNAND_CS0_BASE] = 0x50,
353 [BRCMNAND_CS1_BASE] = 0,
354 [BRCMNAND_CORR_THRESHOLD] = 0xdc,
355 [BRCMNAND_CORR_THRESHOLD_EXT] = 0xe0,
356 [BRCMNAND_UNCORR_COUNT] = 0xfc,
357 [BRCMNAND_CORR_COUNT] = 0x100,
358 [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
359 [BRCMNAND_CORR_ADDR] = 0x110,
360 [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
361 [BRCMNAND_UNCORR_ADDR] = 0x118,
362 [BRCMNAND_SEMAPHORE] = 0x150,
363 [BRCMNAND_ID] = 0x194,
364 [BRCMNAND_ID_EXT] = 0x198,
365 [BRCMNAND_LL_RDATA] = 0x19c,
366 [BRCMNAND_OOB_READ_BASE] = 0x200,
367 [BRCMNAND_OOB_READ_10_BASE] = 0,
368 [BRCMNAND_OOB_WRITE_BASE] = 0x400,
369 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
370 [BRCMNAND_FC_BASE] = 0x600,
371};
372
27c5b17c
BN
373enum brcmnand_cs_reg {
374 BRCMNAND_CS_CFG_EXT = 0,
375 BRCMNAND_CS_CFG,
376 BRCMNAND_CS_ACC_CONTROL,
377 BRCMNAND_CS_TIMING1,
378 BRCMNAND_CS_TIMING2,
379};
380
381/* Per chip-select offsets for v7.1 */
382static const u8 brcmnand_cs_offsets_v71[] = {
383 [BRCMNAND_CS_ACC_CONTROL] = 0x00,
384 [BRCMNAND_CS_CFG_EXT] = 0x04,
385 [BRCMNAND_CS_CFG] = 0x08,
386 [BRCMNAND_CS_TIMING1] = 0x0c,
387 [BRCMNAND_CS_TIMING2] = 0x10,
388};
389
390/* Per chip-select offsets for pre v7.1, except CS0 on <= v5.0 */
391static const u8 brcmnand_cs_offsets[] = {
392 [BRCMNAND_CS_ACC_CONTROL] = 0x00,
393 [BRCMNAND_CS_CFG_EXT] = 0x04,
394 [BRCMNAND_CS_CFG] = 0x04,
395 [BRCMNAND_CS_TIMING1] = 0x08,
396 [BRCMNAND_CS_TIMING2] = 0x0c,
397};
398
399/* Per chip-select offset for <= v5.0 on CS0 only */
400static const u8 brcmnand_cs_offsets_cs0[] = {
401 [BRCMNAND_CS_ACC_CONTROL] = 0x00,
402 [BRCMNAND_CS_CFG_EXT] = 0x08,
403 [BRCMNAND_CS_CFG] = 0x08,
404 [BRCMNAND_CS_TIMING1] = 0x10,
405 [BRCMNAND_CS_TIMING2] = 0x14,
406};
407
3f06d2a9
BN
408/*
409 * Bitfields for the CFG and CFG_EXT registers. Pre-v7.1 controllers only had
410 * one config register, but once the bitfields overflowed, newer controllers
411 * (v7.1 and newer) added a CFG_EXT register and shuffled a few fields around.
412 */
413enum {
414 CFG_BLK_ADR_BYTES_SHIFT = 8,
415 CFG_COL_ADR_BYTES_SHIFT = 12,
416 CFG_FUL_ADR_BYTES_SHIFT = 16,
417 CFG_BUS_WIDTH_SHIFT = 23,
418 CFG_BUS_WIDTH = BIT(CFG_BUS_WIDTH_SHIFT),
419 CFG_DEVICE_SIZE_SHIFT = 24,
420
421 /* Only for pre-v7.1 (with no CFG_EXT register) */
422 CFG_PAGE_SIZE_SHIFT = 20,
423 CFG_BLK_SIZE_SHIFT = 28,
424
425 /* Only for v7.1+ (with CFG_EXT register) */
426 CFG_EXT_PAGE_SIZE_SHIFT = 0,
427 CFG_EXT_BLK_SIZE_SHIFT = 4,
428};
429
27c5b17c
BN
430/* BRCMNAND_INTFC_STATUS */
431enum {
432 INTFC_FLASH_STATUS = GENMASK(7, 0),
433
434 INTFC_ERASED = BIT(27),
435 INTFC_OOB_VALID = BIT(28),
436 INTFC_CACHE_VALID = BIT(29),
437 INTFC_FLASH_READY = BIT(30),
438 INTFC_CTLR_READY = BIT(31),
439};
440
441static inline u32 nand_readreg(struct brcmnand_controller *ctrl, u32 offs)
442{
443 return brcmnand_readl(ctrl->nand_base + offs);
444}
445
446static inline void nand_writereg(struct brcmnand_controller *ctrl, u32 offs,
447 u32 val)
448{
449 brcmnand_writel(val, ctrl->nand_base + offs);
450}
451
452static int brcmnand_revision_init(struct brcmnand_controller *ctrl)
453{
454 static const unsigned int block_sizes_v6[] = { 8, 16, 128, 256, 512, 1024, 2048, 0 };
455 static const unsigned int block_sizes_v4[] = { 16, 128, 8, 512, 256, 1024, 2048, 0 };
456 static const unsigned int page_sizes[] = { 512, 2048, 4096, 8192, 0 };
457
458 ctrl->nand_version = nand_readreg(ctrl, 0) & 0xffff;
459
460 /* Only support v4.0+? */
461 if (ctrl->nand_version < 0x0400) {
462 dev_err(ctrl->dev, "version %#x not supported\n",
463 ctrl->nand_version);
464 return -ENODEV;
465 }
466
467 /* Register offsets */
decba6d4
FF
468 if (ctrl->nand_version >= 0x0702)
469 ctrl->reg_offsets = brcmnand_regs_v72;
470 else if (ctrl->nand_version >= 0x0701)
d267aefc
FF
471 ctrl->reg_offsets = brcmnand_regs_v71;
472 else if (ctrl->nand_version >= 0x0600)
27c5b17c
BN
473 ctrl->reg_offsets = brcmnand_regs_v60;
474 else if (ctrl->nand_version >= 0x0500)
475 ctrl->reg_offsets = brcmnand_regs_v50;
476 else if (ctrl->nand_version >= 0x0400)
477 ctrl->reg_offsets = brcmnand_regs_v40;
478
479 /* Chip-select stride */
480 if (ctrl->nand_version >= 0x0701)
481 ctrl->reg_spacing = 0x14;
482 else
483 ctrl->reg_spacing = 0x10;
484
485 /* Per chip-select registers */
486 if (ctrl->nand_version >= 0x0701) {
487 ctrl->cs_offsets = brcmnand_cs_offsets_v71;
488 } else {
489 ctrl->cs_offsets = brcmnand_cs_offsets;
490
491 /* v5.0 and earlier has a different CS0 offset layout */
492 if (ctrl->nand_version <= 0x0500)
493 ctrl->cs0_offsets = brcmnand_cs_offsets_cs0;
494 }
495
496 /* Page / block sizes */
497 if (ctrl->nand_version >= 0x0701) {
498 /* >= v7.1 use nice power-of-2 values! */
499 ctrl->max_page_size = 16 * 1024;
500 ctrl->max_block_size = 2 * 1024 * 1024;
501 } else {
502 ctrl->page_sizes = page_sizes;
503 if (ctrl->nand_version >= 0x0600)
504 ctrl->block_sizes = block_sizes_v6;
505 else
506 ctrl->block_sizes = block_sizes_v4;
507
508 if (ctrl->nand_version < 0x0400) {
509 ctrl->max_page_size = 4096;
510 ctrl->max_block_size = 512 * 1024;
511 }
512 }
513
514 /* Maximum spare area sector size (per 512B) */
decba6d4
FF
515 if (ctrl->nand_version >= 0x0702)
516 ctrl->max_oob = 128;
517 else if (ctrl->nand_version >= 0x0600)
27c5b17c
BN
518 ctrl->max_oob = 64;
519 else if (ctrl->nand_version >= 0x0500)
520 ctrl->max_oob = 32;
521 else
522 ctrl->max_oob = 16;
523
524 /* v6.0 and newer (except v6.1) have prefetch support */
525 if (ctrl->nand_version >= 0x0600 && ctrl->nand_version != 0x0601)
526 ctrl->features |= BRCMNAND_HAS_PREFETCH;
527
528 /*
529 * v6.x has cache mode, but it's implemented differently. Ignore it for
530 * now.
531 */
532 if (ctrl->nand_version >= 0x0700)
533 ctrl->features |= BRCMNAND_HAS_CACHE_MODE;
534
535 if (ctrl->nand_version >= 0x0500)
536 ctrl->features |= BRCMNAND_HAS_1K_SECTORS;
537
538 if (ctrl->nand_version >= 0x0700)
539 ctrl->features |= BRCMNAND_HAS_WP;
540 else if (of_property_read_bool(ctrl->dev->of_node, "brcm,nand-has-wp"))
541 ctrl->features |= BRCMNAND_HAS_WP;
542
543 return 0;
544}
545
546static inline u32 brcmnand_read_reg(struct brcmnand_controller *ctrl,
547 enum brcmnand_reg reg)
548{
549 u16 offs = ctrl->reg_offsets[reg];
550
551 if (offs)
552 return nand_readreg(ctrl, offs);
553 else
554 return 0;
555}
556
557static inline void brcmnand_write_reg(struct brcmnand_controller *ctrl,
558 enum brcmnand_reg reg, u32 val)
559{
560 u16 offs = ctrl->reg_offsets[reg];
561
562 if (offs)
563 nand_writereg(ctrl, offs, val);
564}
565
566static inline void brcmnand_rmw_reg(struct brcmnand_controller *ctrl,
567 enum brcmnand_reg reg, u32 mask, unsigned
568 int shift, u32 val)
569{
570 u32 tmp = brcmnand_read_reg(ctrl, reg);
571
572 tmp &= ~mask;
573 tmp |= val << shift;
574 brcmnand_write_reg(ctrl, reg, tmp);
575}
576
577static inline u32 brcmnand_read_fc(struct brcmnand_controller *ctrl, int word)
578{
579 return __raw_readl(ctrl->nand_fc + word * 4);
580}
581
582static inline void brcmnand_write_fc(struct brcmnand_controller *ctrl,
583 int word, u32 val)
584{
585 __raw_writel(val, ctrl->nand_fc + word * 4);
586}
587
588static inline u16 brcmnand_cs_offset(struct brcmnand_controller *ctrl, int cs,
589 enum brcmnand_cs_reg reg)
590{
591 u16 offs_cs0 = ctrl->reg_offsets[BRCMNAND_CS0_BASE];
592 u16 offs_cs1 = ctrl->reg_offsets[BRCMNAND_CS1_BASE];
593 u8 cs_offs;
594
595 if (cs == 0 && ctrl->cs0_offsets)
596 cs_offs = ctrl->cs0_offsets[reg];
597 else
598 cs_offs = ctrl->cs_offsets[reg];
599
600 if (cs && offs_cs1)
601 return offs_cs1 + (cs - 1) * ctrl->reg_spacing + cs_offs;
602
603 return offs_cs0 + cs * ctrl->reg_spacing + cs_offs;
604}
605
606static inline u32 brcmnand_count_corrected(struct brcmnand_controller *ctrl)
607{
608 if (ctrl->nand_version < 0x0600)
609 return 1;
610 return brcmnand_read_reg(ctrl, BRCMNAND_CORR_COUNT);
611}
612
613static void brcmnand_wr_corr_thresh(struct brcmnand_host *host, u8 val)
614{
615 struct brcmnand_controller *ctrl = host->ctrl;
616 unsigned int shift = 0, bits;
617 enum brcmnand_reg reg = BRCMNAND_CORR_THRESHOLD;
618 int cs = host->cs;
619
decba6d4
FF
620 if (ctrl->nand_version >= 0x0702)
621 bits = 7;
622 else if (ctrl->nand_version >= 0x0600)
27c5b17c
BN
623 bits = 6;
624 else if (ctrl->nand_version >= 0x0500)
625 bits = 5;
626 else
627 bits = 4;
628
decba6d4
FF
629 if (ctrl->nand_version >= 0x0702) {
630 if (cs >= 4)
631 reg = BRCMNAND_CORR_THRESHOLD_EXT;
632 shift = (cs % 4) * bits;
633 } else if (ctrl->nand_version >= 0x0600) {
27c5b17c
BN
634 if (cs >= 5)
635 reg = BRCMNAND_CORR_THRESHOLD_EXT;
636 shift = (cs % 5) * bits;
637 }
638 brcmnand_rmw_reg(ctrl, reg, (bits - 1) << shift, shift, val);
639}
640
641static inline int brcmnand_cmd_shift(struct brcmnand_controller *ctrl)
642{
269ecf03 643 if (ctrl->nand_version < 0x0602)
27c5b17c
BN
644 return 24;
645 return 0;
646}
647
648/***********************************************************************
649 * NAND ACC CONTROL bitfield
650 *
651 * Some bits have remained constant throughout hardware revision, while
652 * others have shifted around.
653 ***********************************************************************/
654
655/* Constant for all versions (where supported) */
656enum {
657 /* See BRCMNAND_HAS_CACHE_MODE */
658 ACC_CONTROL_CACHE_MODE = BIT(22),
659
660 /* See BRCMNAND_HAS_PREFETCH */
661 ACC_CONTROL_PREFETCH = BIT(23),
662
663 ACC_CONTROL_PAGE_HIT = BIT(24),
664 ACC_CONTROL_WR_PREEMPT = BIT(25),
665 ACC_CONTROL_PARTIAL_PAGE = BIT(26),
666 ACC_CONTROL_RD_ERASED = BIT(27),
667 ACC_CONTROL_FAST_PGM_RDIN = BIT(28),
668 ACC_CONTROL_WR_ECC = BIT(30),
669 ACC_CONTROL_RD_ECC = BIT(31),
670};
671
672static inline u32 brcmnand_spare_area_mask(struct brcmnand_controller *ctrl)
673{
decba6d4
FF
674 if (ctrl->nand_version >= 0x0702)
675 return GENMASK(7, 0);
676 else if (ctrl->nand_version >= 0x0600)
27c5b17c
BN
677 return GENMASK(6, 0);
678 else
679 return GENMASK(5, 0);
680}
681
682#define NAND_ACC_CONTROL_ECC_SHIFT 16
decba6d4 683#define NAND_ACC_CONTROL_ECC_EXT_SHIFT 13
27c5b17c
BN
684
685static inline u32 brcmnand_ecc_level_mask(struct brcmnand_controller *ctrl)
686{
687 u32 mask = (ctrl->nand_version >= 0x0600) ? 0x1f : 0x0f;
688
decba6d4
FF
689 mask <<= NAND_ACC_CONTROL_ECC_SHIFT;
690
691 /* v7.2 includes additional ECC levels */
692 if (ctrl->nand_version >= 0x0702)
693 mask |= 0x7 << NAND_ACC_CONTROL_ECC_EXT_SHIFT;
694
695 return mask;
27c5b17c
BN
696}
697
698static void brcmnand_set_ecc_enabled(struct brcmnand_host *host, int en)
699{
700 struct brcmnand_controller *ctrl = host->ctrl;
701 u16 offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
702 u32 acc_control = nand_readreg(ctrl, offs);
703 u32 ecc_flags = ACC_CONTROL_WR_ECC | ACC_CONTROL_RD_ECC;
704
705 if (en) {
706 acc_control |= ecc_flags; /* enable RD/WR ECC */
707 acc_control |= host->hwcfg.ecc_level
708 << NAND_ACC_CONTROL_ECC_SHIFT;
709 } else {
710 acc_control &= ~ecc_flags; /* disable RD/WR ECC */
711 acc_control &= ~brcmnand_ecc_level_mask(ctrl);
712 }
713
714 nand_writereg(ctrl, offs, acc_control);
715}
716
717static inline int brcmnand_sector_1k_shift(struct brcmnand_controller *ctrl)
718{
decba6d4
FF
719 if (ctrl->nand_version >= 0x0702)
720 return 9;
721 else if (ctrl->nand_version >= 0x0600)
27c5b17c
BN
722 return 7;
723 else if (ctrl->nand_version >= 0x0500)
724 return 6;
725 else
726 return -1;
727}
728
729static int brcmnand_get_sector_size_1k(struct brcmnand_host *host)
730{
731 struct brcmnand_controller *ctrl = host->ctrl;
732 int shift = brcmnand_sector_1k_shift(ctrl);
733 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
734 BRCMNAND_CS_ACC_CONTROL);
735
736 if (shift < 0)
737 return 0;
738
739 return (nand_readreg(ctrl, acc_control_offs) >> shift) & 0x1;
740}
741
742static void brcmnand_set_sector_size_1k(struct brcmnand_host *host, int val)
743{
744 struct brcmnand_controller *ctrl = host->ctrl;
745 int shift = brcmnand_sector_1k_shift(ctrl);
746 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
747 BRCMNAND_CS_ACC_CONTROL);
748 u32 tmp;
749
750 if (shift < 0)
751 return;
752
753 tmp = nand_readreg(ctrl, acc_control_offs);
754 tmp &= ~(1 << shift);
755 tmp |= (!!val) << shift;
756 nand_writereg(ctrl, acc_control_offs, tmp);
757}
758
759/***********************************************************************
760 * CS_NAND_SELECT
761 ***********************************************************************/
762
763enum {
764 CS_SELECT_NAND_WP = BIT(29),
765 CS_SELECT_AUTO_DEVICE_ID_CFG = BIT(30),
766};
767
768static inline void brcmnand_set_wp(struct brcmnand_controller *ctrl, bool en)
769{
770 u32 val = en ? CS_SELECT_NAND_WP : 0;
771
772 brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT, CS_SELECT_NAND_WP, 0, val);
773}
774
775/***********************************************************************
776 * Flash DMA
777 ***********************************************************************/
778
779enum flash_dma_reg {
780 FLASH_DMA_REVISION = 0x00,
781 FLASH_DMA_FIRST_DESC = 0x04,
782 FLASH_DMA_FIRST_DESC_EXT = 0x08,
783 FLASH_DMA_CTRL = 0x0c,
784 FLASH_DMA_MODE = 0x10,
785 FLASH_DMA_STATUS = 0x14,
786 FLASH_DMA_INTERRUPT_DESC = 0x18,
787 FLASH_DMA_INTERRUPT_DESC_EXT = 0x1c,
788 FLASH_DMA_ERROR_STATUS = 0x20,
789 FLASH_DMA_CURRENT_DESC = 0x24,
790 FLASH_DMA_CURRENT_DESC_EXT = 0x28,
791};
792
793static inline bool has_flash_dma(struct brcmnand_controller *ctrl)
794{
795 return ctrl->flash_dma_base;
796}
797
798static inline bool flash_dma_buf_ok(const void *buf)
799{
800 return buf && !is_vmalloc_addr(buf) &&
801 likely(IS_ALIGNED((uintptr_t)buf, 4));
802}
803
804static inline void flash_dma_writel(struct brcmnand_controller *ctrl, u8 offs,
805 u32 val)
806{
807 brcmnand_writel(val, ctrl->flash_dma_base + offs);
808}
809
810static inline u32 flash_dma_readl(struct brcmnand_controller *ctrl, u8 offs)
811{
812 return brcmnand_readl(ctrl->flash_dma_base + offs);
813}
814
815/* Low-level operation types: command, address, write, or read */
816enum brcmnand_llop_type {
817 LL_OP_CMD,
818 LL_OP_ADDR,
819 LL_OP_WR,
820 LL_OP_RD,
821};
822
823/***********************************************************************
824 * Internal support functions
825 ***********************************************************************/
826
decba6d4
FF
827static inline bool is_hamming_ecc(struct brcmnand_controller *ctrl,
828 struct brcmnand_cfg *cfg)
27c5b17c 829{
decba6d4
FF
830 if (ctrl->nand_version <= 0x0701)
831 return cfg->sector_size_1k == 0 && cfg->spare_area_size == 16 &&
832 cfg->ecc_level == 15;
833 else
834 return cfg->sector_size_1k == 0 && ((cfg->spare_area_size == 16 &&
835 cfg->ecc_level == 15) ||
836 (cfg->spare_area_size == 28 && cfg->ecc_level == 16));
27c5b17c
BN
837}
838
839/*
ef5eeea6
BB
840 * Set mtd->ooblayout to the appropriate mtd_ooblayout_ops given
841 * the layout/configuration.
842 * Returns -ERRCODE on failure.
27c5b17c 843 */
ef5eeea6
BB
844static int brcmnand_hamming_ooblayout_ecc(struct mtd_info *mtd, int section,
845 struct mtd_oob_region *oobregion)
27c5b17c 846{
ef5eeea6
BB
847 struct nand_chip *chip = mtd_to_nand(mtd);
848 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c 849 struct brcmnand_cfg *cfg = &host->hwcfg;
ef5eeea6
BB
850 int sas = cfg->spare_area_size << cfg->sector_size_1k;
851 int sectors = cfg->page_size / (512 << cfg->sector_size_1k);
f5b8aa78 852
ef5eeea6
BB
853 if (section >= sectors)
854 return -ERANGE;
27c5b17c 855
ef5eeea6
BB
856 oobregion->offset = (section * sas) + 6;
857 oobregion->length = 3;
858
859 return 0;
860}
861
862static int brcmnand_hamming_ooblayout_free(struct mtd_info *mtd, int section,
863 struct mtd_oob_region *oobregion)
864{
865 struct nand_chip *chip = mtd_to_nand(mtd);
866 struct brcmnand_host *host = nand_get_controller_data(chip);
867 struct brcmnand_cfg *cfg = &host->hwcfg;
868 int sas = cfg->spare_area_size << cfg->sector_size_1k;
869 int sectors = cfg->page_size / (512 << cfg->sector_size_1k);
870
871 if (section >= sectors * 2)
872 return -ERANGE;
27c5b17c 873
ef5eeea6
BB
874 oobregion->offset = (section / 2) * sas;
875
876 if (section & 1) {
877 oobregion->offset += 9;
878 oobregion->length = 7;
879 } else {
880 oobregion->length = 6;
27c5b17c
BN
881
882 /* First sector of each page may have BBI */
ef5eeea6
BB
883 if (!section) {
884 /*
885 * Small-page NAND use byte 6 for BBI while large-page
886 * NAND use byte 0.
887 */
888 if (cfg->page_size > 512)
889 oobregion->offset++;
890 oobregion->length--;
27c5b17c 891 }
27c5b17c 892 }
f5b8aa78 893
ef5eeea6
BB
894 return 0;
895}
896
897static const struct mtd_ooblayout_ops brcmnand_hamming_ooblayout_ops = {
898 .ecc = brcmnand_hamming_ooblayout_ecc,
899 .free = brcmnand_hamming_ooblayout_free,
900};
901
902static int brcmnand_bch_ooblayout_ecc(struct mtd_info *mtd, int section,
903 struct mtd_oob_region *oobregion)
904{
905 struct nand_chip *chip = mtd_to_nand(mtd);
906 struct brcmnand_host *host = nand_get_controller_data(chip);
907 struct brcmnand_cfg *cfg = &host->hwcfg;
908 int sas = cfg->spare_area_size << cfg->sector_size_1k;
909 int sectors = cfg->page_size / (512 << cfg->sector_size_1k);
910
911 if (section >= sectors)
912 return -ERANGE;
913
914 oobregion->offset = (section * (sas + 1)) - chip->ecc.bytes;
915 oobregion->length = chip->ecc.bytes;
916
917 return 0;
27c5b17c
BN
918}
919
ef5eeea6
BB
920static int brcmnand_bch_ooblayout_free_lp(struct mtd_info *mtd, int section,
921 struct mtd_oob_region *oobregion)
922{
923 struct nand_chip *chip = mtd_to_nand(mtd);
924 struct brcmnand_host *host = nand_get_controller_data(chip);
925 struct brcmnand_cfg *cfg = &host->hwcfg;
926 int sas = cfg->spare_area_size << cfg->sector_size_1k;
927 int sectors = cfg->page_size / (512 << cfg->sector_size_1k);
928
929 if (section >= sectors)
930 return -ERANGE;
931
932 if (sas <= chip->ecc.bytes)
933 return 0;
934
935 oobregion->offset = section * sas;
936 oobregion->length = sas - chip->ecc.bytes;
937
938 if (!section) {
939 oobregion->offset++;
940 oobregion->length--;
941 }
942
943 return 0;
944}
945
946static int brcmnand_bch_ooblayout_free_sp(struct mtd_info *mtd, int section,
947 struct mtd_oob_region *oobregion)
948{
949 struct nand_chip *chip = mtd_to_nand(mtd);
950 struct brcmnand_host *host = nand_get_controller_data(chip);
951 struct brcmnand_cfg *cfg = &host->hwcfg;
952 int sas = cfg->spare_area_size << cfg->sector_size_1k;
953
954 if (section > 1 || sas - chip->ecc.bytes < 6 ||
955 (section && sas - chip->ecc.bytes == 6))
956 return -ERANGE;
957
958 if (!section) {
959 oobregion->offset = 0;
960 oobregion->length = 5;
961 } else {
962 oobregion->offset = 6;
963 oobregion->length = sas - chip->ecc.bytes - 6;
964 }
965
966 return 0;
967}
968
969static const struct mtd_ooblayout_ops brcmnand_bch_lp_ooblayout_ops = {
970 .ecc = brcmnand_bch_ooblayout_ecc,
971 .free = brcmnand_bch_ooblayout_free_lp,
972};
973
974static const struct mtd_ooblayout_ops brcmnand_bch_sp_ooblayout_ops = {
975 .ecc = brcmnand_bch_ooblayout_ecc,
976 .free = brcmnand_bch_ooblayout_free_sp,
977};
978
979static int brcmstb_choose_ecc_layout(struct brcmnand_host *host)
27c5b17c 980{
27c5b17c 981 struct brcmnand_cfg *p = &host->hwcfg;
ef5eeea6
BB
982 struct mtd_info *mtd = nand_to_mtd(&host->chip);
983 struct nand_ecc_ctrl *ecc = &host->chip.ecc;
27c5b17c 984 unsigned int ecc_level = p->ecc_level;
ef5eeea6
BB
985 int sas = p->spare_area_size << p->sector_size_1k;
986 int sectors = p->page_size / (512 << p->sector_size_1k);
27c5b17c
BN
987
988 if (p->sector_size_1k)
989 ecc_level <<= 1;
990
decba6d4 991 if (is_hamming_ecc(host->ctrl, p)) {
ef5eeea6
BB
992 ecc->bytes = 3 * sectors;
993 mtd_set_ooblayout(mtd, &brcmnand_hamming_ooblayout_ops);
994 return 0;
995 }
996
997 /*
998 * CONTROLLER_VERSION:
999 * < v5.0: ECC_REQ = ceil(BCH_T * 13/8)
1000 * >= v5.0: ECC_REQ = ceil(BCH_T * 14/8)
1001 * But we will just be conservative.
1002 */
1003 ecc->bytes = DIV_ROUND_UP(ecc_level * 14, 8);
1004 if (p->page_size == 512)
1005 mtd_set_ooblayout(mtd, &brcmnand_bch_sp_ooblayout_ops);
1006 else
1007 mtd_set_ooblayout(mtd, &brcmnand_bch_lp_ooblayout_ops);
1008
1009 if (ecc->bytes >= sas) {
27c5b17c 1010 dev_err(&host->pdev->dev,
ef5eeea6
BB
1011 "error: ECC too large for OOB (ECC bytes %d, spare sector %d)\n",
1012 ecc->bytes, sas);
1013 return -EINVAL;
27c5b17c
BN
1014 }
1015
ef5eeea6 1016 return 0;
27c5b17c
BN
1017}
1018
1019static void brcmnand_wp(struct mtd_info *mtd, int wp)
1020{
4bd4ebcc 1021 struct nand_chip *chip = mtd_to_nand(mtd);
d699ed25 1022 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1023 struct brcmnand_controller *ctrl = host->ctrl;
1024
1025 if ((ctrl->features & BRCMNAND_HAS_WP) && wp_on == 1) {
1026 static int old_wp = -1;
1027
1028 if (old_wp != wp) {
1029 dev_dbg(ctrl->dev, "WP %s\n", wp ? "on" : "off");
1030 old_wp = wp;
1031 }
1032 brcmnand_set_wp(ctrl, wp);
1033 }
1034}
1035
1036/* Helper functions for reading and writing OOB registers */
1037static inline u8 oob_reg_read(struct brcmnand_controller *ctrl, u32 offs)
1038{
1039 u16 offset0, offset10, reg_offs;
1040
1041 offset0 = ctrl->reg_offsets[BRCMNAND_OOB_READ_BASE];
1042 offset10 = ctrl->reg_offsets[BRCMNAND_OOB_READ_10_BASE];
1043
1044 if (offs >= ctrl->max_oob)
1045 return 0x77;
1046
1047 if (offs >= 16 && offset10)
1048 reg_offs = offset10 + ((offs - 0x10) & ~0x03);
1049 else
1050 reg_offs = offset0 + (offs & ~0x03);
1051
1052 return nand_readreg(ctrl, reg_offs) >> (24 - ((offs & 0x03) << 3));
1053}
1054
1055static inline void oob_reg_write(struct brcmnand_controller *ctrl, u32 offs,
1056 u32 data)
1057{
1058 u16 offset0, offset10, reg_offs;
1059
1060 offset0 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_BASE];
1061 offset10 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_10_BASE];
1062
1063 if (offs >= ctrl->max_oob)
1064 return;
1065
1066 if (offs >= 16 && offset10)
1067 reg_offs = offset10 + ((offs - 0x10) & ~0x03);
1068 else
1069 reg_offs = offset0 + (offs & ~0x03);
1070
1071 nand_writereg(ctrl, reg_offs, data);
1072}
1073
1074/*
1075 * read_oob_from_regs - read data from OOB registers
1076 * @ctrl: NAND controller
1077 * @i: sub-page sector index
1078 * @oob: buffer to read to
1079 * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
1080 * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
1081 */
1082static int read_oob_from_regs(struct brcmnand_controller *ctrl, int i, u8 *oob,
1083 int sas, int sector_1k)
1084{
1085 int tbytes = sas << sector_1k;
1086 int j;
1087
1088 /* Adjust OOB values for 1K sector size */
1089 if (sector_1k && (i & 0x01))
1090 tbytes = max(0, tbytes - (int)ctrl->max_oob);
1091 tbytes = min_t(int, tbytes, ctrl->max_oob);
1092
1093 for (j = 0; j < tbytes; j++)
1094 oob[j] = oob_reg_read(ctrl, j);
1095 return tbytes;
1096}
1097
1098/*
1099 * write_oob_to_regs - write data to OOB registers
1100 * @i: sub-page sector index
1101 * @oob: buffer to write from
1102 * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
1103 * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
1104 */
1105static int write_oob_to_regs(struct brcmnand_controller *ctrl, int i,
1106 const u8 *oob, int sas, int sector_1k)
1107{
1108 int tbytes = sas << sector_1k;
1109 int j;
1110
1111 /* Adjust OOB values for 1K sector size */
1112 if (sector_1k && (i & 0x01))
1113 tbytes = max(0, tbytes - (int)ctrl->max_oob);
1114 tbytes = min_t(int, tbytes, ctrl->max_oob);
1115
1116 for (j = 0; j < tbytes; j += 4)
1117 oob_reg_write(ctrl, j,
1118 (oob[j + 0] << 24) |
1119 (oob[j + 1] << 16) |
1120 (oob[j + 2] << 8) |
1121 (oob[j + 3] << 0));
1122 return tbytes;
1123}
1124
1125static irqreturn_t brcmnand_ctlrdy_irq(int irq, void *data)
1126{
1127 struct brcmnand_controller *ctrl = data;
1128
1129 /* Discard all NAND_CTLRDY interrupts during DMA */
1130 if (ctrl->dma_pending)
1131 return IRQ_HANDLED;
1132
1133 complete(&ctrl->done);
1134 return IRQ_HANDLED;
1135}
1136
c26211d3
BN
1137/* Handle SoC-specific interrupt hardware */
1138static irqreturn_t brcmnand_irq(int irq, void *data)
1139{
1140 struct brcmnand_controller *ctrl = data;
1141
1142 if (ctrl->soc->ctlrdy_ack(ctrl->soc))
1143 return brcmnand_ctlrdy_irq(irq, data);
1144
1145 return IRQ_NONE;
1146}
1147
27c5b17c
BN
1148static irqreturn_t brcmnand_dma_irq(int irq, void *data)
1149{
1150 struct brcmnand_controller *ctrl = data;
1151
1152 complete(&ctrl->dma_done);
1153
1154 return IRQ_HANDLED;
1155}
1156
1157static void brcmnand_send_cmd(struct brcmnand_host *host, int cmd)
1158{
1159 struct brcmnand_controller *ctrl = host->ctrl;
1160 u32 intfc;
1161
1162 dev_dbg(ctrl->dev, "send native cmd %d addr_lo 0x%x\n", cmd,
1163 brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS));
1164 BUG_ON(ctrl->cmd_pending != 0);
1165 ctrl->cmd_pending = cmd;
1166
1167 intfc = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
1168 BUG_ON(!(intfc & INTFC_CTLR_READY));
1169
1170 mb(); /* flush previous writes */
1171 brcmnand_write_reg(ctrl, BRCMNAND_CMD_START,
1172 cmd << brcmnand_cmd_shift(ctrl));
1173}
1174
1175/***********************************************************************
1176 * NAND MTD API: read/program/erase
1177 ***********************************************************************/
1178
1179static void brcmnand_cmd_ctrl(struct mtd_info *mtd, int dat,
1180 unsigned int ctrl)
1181{
1182 /* intentionally left blank */
1183}
1184
1185static int brcmnand_waitfunc(struct mtd_info *mtd, struct nand_chip *this)
1186{
4bd4ebcc 1187 struct nand_chip *chip = mtd_to_nand(mtd);
d699ed25 1188 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1189 struct brcmnand_controller *ctrl = host->ctrl;
1190 unsigned long timeo = msecs_to_jiffies(100);
1191
1192 dev_dbg(ctrl->dev, "wait on native cmd %d\n", ctrl->cmd_pending);
1193 if (ctrl->cmd_pending &&
1194 wait_for_completion_timeout(&ctrl->done, timeo) <= 0) {
1195 u32 cmd = brcmnand_read_reg(ctrl, BRCMNAND_CMD_START)
1196 >> brcmnand_cmd_shift(ctrl);
1197
1198 dev_err_ratelimited(ctrl->dev,
1199 "timeout waiting for command %#02x\n", cmd);
1200 dev_err_ratelimited(ctrl->dev, "intfc status %08x\n",
1201 brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS));
1202 }
1203 ctrl->cmd_pending = 0;
1204 return brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
1205 INTFC_FLASH_STATUS;
1206}
1207
1208enum {
1209 LLOP_RE = BIT(16),
1210 LLOP_WE = BIT(17),
1211 LLOP_ALE = BIT(18),
1212 LLOP_CLE = BIT(19),
1213 LLOP_RETURN_IDLE = BIT(31),
1214
1215 LLOP_DATA_MASK = GENMASK(15, 0),
1216};
1217
1218static int brcmnand_low_level_op(struct brcmnand_host *host,
1219 enum brcmnand_llop_type type, u32 data,
1220 bool last_op)
1221{
f1c4c999 1222 struct mtd_info *mtd = nand_to_mtd(&host->chip);
27c5b17c
BN
1223 struct nand_chip *chip = &host->chip;
1224 struct brcmnand_controller *ctrl = host->ctrl;
1225 u32 tmp;
1226
1227 tmp = data & LLOP_DATA_MASK;
1228 switch (type) {
1229 case LL_OP_CMD:
1230 tmp |= LLOP_WE | LLOP_CLE;
1231 break;
1232 case LL_OP_ADDR:
1233 /* WE | ALE */
1234 tmp |= LLOP_WE | LLOP_ALE;
1235 break;
1236 case LL_OP_WR:
1237 /* WE */
1238 tmp |= LLOP_WE;
1239 break;
1240 case LL_OP_RD:
1241 /* RE */
1242 tmp |= LLOP_RE;
1243 break;
1244 }
1245 if (last_op)
1246 /* RETURN_IDLE */
1247 tmp |= LLOP_RETURN_IDLE;
1248
1249 dev_dbg(ctrl->dev, "ll_op cmd %#x\n", tmp);
1250
1251 brcmnand_write_reg(ctrl, BRCMNAND_LL_OP, tmp);
1252 (void)brcmnand_read_reg(ctrl, BRCMNAND_LL_OP);
1253
1254 brcmnand_send_cmd(host, CMD_LOW_LEVEL_OP);
1255 return brcmnand_waitfunc(mtd, chip);
1256}
1257
1258static void brcmnand_cmdfunc(struct mtd_info *mtd, unsigned command,
1259 int column, int page_addr)
1260{
4bd4ebcc 1261 struct nand_chip *chip = mtd_to_nand(mtd);
d699ed25 1262 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1263 struct brcmnand_controller *ctrl = host->ctrl;
1264 u64 addr = (u64)page_addr << chip->page_shift;
1265 int native_cmd = 0;
1266
1267 if (command == NAND_CMD_READID || command == NAND_CMD_PARAM ||
1268 command == NAND_CMD_RNDOUT)
1269 addr = (u64)column;
1270 /* Avoid propagating a negative, don't-care address */
1271 else if (page_addr < 0)
1272 addr = 0;
1273
1274 dev_dbg(ctrl->dev, "cmd 0x%x addr 0x%llx\n", command,
1275 (unsigned long long)addr);
1276
1277 host->last_cmd = command;
1278 host->last_byte = 0;
1279 host->last_addr = addr;
1280
1281 switch (command) {
1282 case NAND_CMD_RESET:
1283 native_cmd = CMD_FLASH_RESET;
1284 break;
1285 case NAND_CMD_STATUS:
1286 native_cmd = CMD_STATUS_READ;
1287 break;
1288 case NAND_CMD_READID:
1289 native_cmd = CMD_DEVICE_ID_READ;
1290 break;
1291 case NAND_CMD_READOOB:
1292 native_cmd = CMD_SPARE_AREA_READ;
1293 break;
1294 case NAND_CMD_ERASE1:
1295 native_cmd = CMD_BLOCK_ERASE;
1296 brcmnand_wp(mtd, 0);
1297 break;
1298 case NAND_CMD_PARAM:
1299 native_cmd = CMD_PARAMETER_READ;
1300 break;
1301 case NAND_CMD_SET_FEATURES:
1302 case NAND_CMD_GET_FEATURES:
1303 brcmnand_low_level_op(host, LL_OP_CMD, command, false);
1304 brcmnand_low_level_op(host, LL_OP_ADDR, column, false);
1305 break;
1306 case NAND_CMD_RNDOUT:
1307 native_cmd = CMD_PARAMETER_CHANGE_COL;
1308 addr &= ~((u64)(FC_BYTES - 1));
1309 /*
1310 * HW quirk: PARAMETER_CHANGE_COL requires SECTOR_SIZE_1K=0
1311 * NB: hwcfg.sector_size_1k may not be initialized yet
1312 */
1313 if (brcmnand_get_sector_size_1k(host)) {
1314 host->hwcfg.sector_size_1k =
1315 brcmnand_get_sector_size_1k(host);
1316 brcmnand_set_sector_size_1k(host, 0);
1317 }
1318 break;
1319 }
1320
1321 if (!native_cmd)
1322 return;
1323
1324 brcmnand_write_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS,
1325 (host->cs << 16) | ((addr >> 32) & 0xffff));
1326 (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS);
1327 brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS, lower_32_bits(addr));
1328 (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
1329
1330 brcmnand_send_cmd(host, native_cmd);
1331 brcmnand_waitfunc(mtd, chip);
1332
1333 if (native_cmd == CMD_PARAMETER_READ ||
1334 native_cmd == CMD_PARAMETER_CHANGE_COL) {
d618baf9
BN
1335 /* Copy flash cache word-wise */
1336 u32 *flash_cache = (u32 *)ctrl->flash_cache;
27c5b17c 1337 int i;
c26211d3
BN
1338
1339 brcmnand_soc_data_bus_prepare(ctrl->soc);
1340
27c5b17c
BN
1341 /*
1342 * Must cache the FLASH_CACHE now, since changes in
1343 * SECTOR_SIZE_1K may invalidate it
1344 */
1345 for (i = 0; i < FC_WORDS; i++)
d618baf9
BN
1346 /*
1347 * Flash cache is big endian for parameter pages, at
1348 * least on STB SoCs
1349 */
1350 flash_cache[i] = be32_to_cpu(brcmnand_read_fc(ctrl, i));
c26211d3
BN
1351
1352 brcmnand_soc_data_bus_unprepare(ctrl->soc);
1353
27c5b17c
BN
1354 /* Cleanup from HW quirk: restore SECTOR_SIZE_1K */
1355 if (host->hwcfg.sector_size_1k)
1356 brcmnand_set_sector_size_1k(host,
1357 host->hwcfg.sector_size_1k);
1358 }
1359
1360 /* Re-enable protection is necessary only after erase */
1361 if (command == NAND_CMD_ERASE1)
1362 brcmnand_wp(mtd, 1);
1363}
1364
1365static uint8_t brcmnand_read_byte(struct mtd_info *mtd)
1366{
4bd4ebcc 1367 struct nand_chip *chip = mtd_to_nand(mtd);
d699ed25 1368 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1369 struct brcmnand_controller *ctrl = host->ctrl;
1370 uint8_t ret = 0;
1371 int addr, offs;
1372
1373 switch (host->last_cmd) {
1374 case NAND_CMD_READID:
1375 if (host->last_byte < 4)
1376 ret = brcmnand_read_reg(ctrl, BRCMNAND_ID) >>
1377 (24 - (host->last_byte << 3));
1378 else if (host->last_byte < 8)
1379 ret = brcmnand_read_reg(ctrl, BRCMNAND_ID_EXT) >>
1380 (56 - (host->last_byte << 3));
1381 break;
1382
1383 case NAND_CMD_READOOB:
1384 ret = oob_reg_read(ctrl, host->last_byte);
1385 break;
1386
1387 case NAND_CMD_STATUS:
1388 ret = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
1389 INTFC_FLASH_STATUS;
1390 if (wp_on) /* hide WP status */
1391 ret |= NAND_STATUS_WP;
1392 break;
1393
1394 case NAND_CMD_PARAM:
1395 case NAND_CMD_RNDOUT:
1396 addr = host->last_addr + host->last_byte;
1397 offs = addr & (FC_BYTES - 1);
1398
1399 /* At FC_BYTES boundary, switch to next column */
1400 if (host->last_byte > 0 && offs == 0)
1401 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, addr, -1);
1402
d618baf9 1403 ret = ctrl->flash_cache[offs];
27c5b17c
BN
1404 break;
1405 case NAND_CMD_GET_FEATURES:
1406 if (host->last_byte >= ONFI_SUBFEATURE_PARAM_LEN) {
1407 ret = 0;
1408 } else {
1409 bool last = host->last_byte ==
1410 ONFI_SUBFEATURE_PARAM_LEN - 1;
1411 brcmnand_low_level_op(host, LL_OP_RD, 0, last);
1412 ret = brcmnand_read_reg(ctrl, BRCMNAND_LL_RDATA) & 0xff;
1413 }
1414 }
1415
1416 dev_dbg(ctrl->dev, "read byte = 0x%02x\n", ret);
1417 host->last_byte++;
1418
1419 return ret;
1420}
1421
1422static void brcmnand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
1423{
1424 int i;
1425
1426 for (i = 0; i < len; i++, buf++)
1427 *buf = brcmnand_read_byte(mtd);
1428}
1429
1430static void brcmnand_write_buf(struct mtd_info *mtd, const uint8_t *buf,
1431 int len)
1432{
1433 int i;
4bd4ebcc 1434 struct nand_chip *chip = mtd_to_nand(mtd);
d699ed25 1435 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1436
1437 switch (host->last_cmd) {
1438 case NAND_CMD_SET_FEATURES:
1439 for (i = 0; i < len; i++)
1440 brcmnand_low_level_op(host, LL_OP_WR, buf[i],
1441 (i + 1) == len);
1442 break;
1443 default:
1444 BUG();
1445 break;
1446 }
1447}
1448
1449/**
1450 * Construct a FLASH_DMA descriptor as part of a linked list. You must know the
1451 * following ahead of time:
1452 * - Is this descriptor the beginning or end of a linked list?
1453 * - What is the (DMA) address of the next descriptor in the linked list?
1454 */
1455static int brcmnand_fill_dma_desc(struct brcmnand_host *host,
1456 struct brcm_nand_dma_desc *desc, u64 addr,
1457 dma_addr_t buf, u32 len, u8 dma_cmd,
1458 bool begin, bool end,
1459 dma_addr_t next_desc)
1460{
1461 memset(desc, 0, sizeof(*desc));
1462 /* Descriptors are written in native byte order (wordwise) */
1463 desc->next_desc = lower_32_bits(next_desc);
1464 desc->next_desc_ext = upper_32_bits(next_desc);
1465 desc->cmd_irq = (dma_cmd << 24) |
1466 (end ? (0x03 << 8) : 0) | /* IRQ | STOP */
1467 (!!begin) | ((!!end) << 1); /* head, tail */
1468#ifdef CONFIG_CPU_BIG_ENDIAN
1469 desc->cmd_irq |= 0x01 << 12;
1470#endif
1471 desc->dram_addr = lower_32_bits(buf);
1472 desc->dram_addr_ext = upper_32_bits(buf);
1473 desc->tfr_len = len;
1474 desc->total_len = len;
1475 desc->flash_addr = lower_32_bits(addr);
1476 desc->flash_addr_ext = upper_32_bits(addr);
1477 desc->cs = host->cs;
1478 desc->status_valid = 0x01;
1479 return 0;
1480}
1481
1482/**
1483 * Kick the FLASH_DMA engine, with a given DMA descriptor
1484 */
1485static void brcmnand_dma_run(struct brcmnand_host *host, dma_addr_t desc)
1486{
1487 struct brcmnand_controller *ctrl = host->ctrl;
1488 unsigned long timeo = msecs_to_jiffies(100);
1489
1490 flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC, lower_32_bits(desc));
1491 (void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC);
1492 flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC_EXT, upper_32_bits(desc));
1493 (void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC_EXT);
1494
1495 /* Start FLASH_DMA engine */
1496 ctrl->dma_pending = true;
1497 mb(); /* flush previous writes */
1498 flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0x03); /* wake | run */
1499
1500 if (wait_for_completion_timeout(&ctrl->dma_done, timeo) <= 0) {
1501 dev_err(ctrl->dev,
1502 "timeout waiting for DMA; status %#x, error status %#x\n",
1503 flash_dma_readl(ctrl, FLASH_DMA_STATUS),
1504 flash_dma_readl(ctrl, FLASH_DMA_ERROR_STATUS));
1505 }
1506 ctrl->dma_pending = false;
1507 flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0); /* force stop */
1508}
1509
1510static int brcmnand_dma_trans(struct brcmnand_host *host, u64 addr, u32 *buf,
1511 u32 len, u8 dma_cmd)
1512{
1513 struct brcmnand_controller *ctrl = host->ctrl;
1514 dma_addr_t buf_pa;
1515 int dir = dma_cmd == CMD_PAGE_READ ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
1516
1517 buf_pa = dma_map_single(ctrl->dev, buf, len, dir);
1518 if (dma_mapping_error(ctrl->dev, buf_pa)) {
1519 dev_err(ctrl->dev, "unable to map buffer for DMA\n");
1520 return -ENOMEM;
1521 }
1522
1523 brcmnand_fill_dma_desc(host, ctrl->dma_desc, addr, buf_pa, len,
1524 dma_cmd, true, true, 0);
1525
1526 brcmnand_dma_run(host, ctrl->dma_pa);
1527
1528 dma_unmap_single(ctrl->dev, buf_pa, len, dir);
1529
1530 if (ctrl->dma_desc->status_valid & FLASH_DMA_ECC_ERROR)
1531 return -EBADMSG;
1532 else if (ctrl->dma_desc->status_valid & FLASH_DMA_CORR_ERROR)
1533 return -EUCLEAN;
1534
1535 return 0;
1536}
1537
1538/*
1539 * Assumes proper CS is already set
1540 */
1541static int brcmnand_read_by_pio(struct mtd_info *mtd, struct nand_chip *chip,
1542 u64 addr, unsigned int trans, u32 *buf,
1543 u8 *oob, u64 *err_addr)
1544{
d699ed25 1545 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1546 struct brcmnand_controller *ctrl = host->ctrl;
1547 int i, j, ret = 0;
1548
1549 /* Clear error addresses */
1550 brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_ADDR, 0);
1551 brcmnand_write_reg(ctrl, BRCMNAND_CORR_ADDR, 0);
04016697
SA
1552 brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_EXT_ADDR, 0);
1553 brcmnand_write_reg(ctrl, BRCMNAND_CORR_EXT_ADDR, 0);
27c5b17c
BN
1554
1555 brcmnand_write_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS,
1556 (host->cs << 16) | ((addr >> 32) & 0xffff));
1557 (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS);
1558
1559 for (i = 0; i < trans; i++, addr += FC_BYTES) {
1560 brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS,
1561 lower_32_bits(addr));
1562 (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
1563 /* SPARE_AREA_READ does not use ECC, so just use PAGE_READ */
1564 brcmnand_send_cmd(host, CMD_PAGE_READ);
1565 brcmnand_waitfunc(mtd, chip);
1566
c26211d3
BN
1567 if (likely(buf)) {
1568 brcmnand_soc_data_bus_prepare(ctrl->soc);
1569
27c5b17c
BN
1570 for (j = 0; j < FC_WORDS; j++, buf++)
1571 *buf = brcmnand_read_fc(ctrl, j);
1572
c26211d3
BN
1573 brcmnand_soc_data_bus_unprepare(ctrl->soc);
1574 }
1575
27c5b17c
BN
1576 if (oob)
1577 oob += read_oob_from_regs(ctrl, i, oob,
1578 mtd->oobsize / trans,
1579 host->hwcfg.sector_size_1k);
1580
1581 if (!ret) {
1582 *err_addr = brcmnand_read_reg(ctrl,
1583 BRCMNAND_UNCORR_ADDR) |
1584 ((u64)(brcmnand_read_reg(ctrl,
1585 BRCMNAND_UNCORR_EXT_ADDR)
1586 & 0xffff) << 32);
1587 if (*err_addr)
1588 ret = -EBADMSG;
1589 }
1590
1591 if (!ret) {
1592 *err_addr = brcmnand_read_reg(ctrl,
1593 BRCMNAND_CORR_ADDR) |
1594 ((u64)(brcmnand_read_reg(ctrl,
1595 BRCMNAND_CORR_EXT_ADDR)
1596 & 0xffff) << 32);
1597 if (*err_addr)
1598 ret = -EUCLEAN;
1599 }
1600 }
1601
1602 return ret;
1603}
1604
02b88eea
KD
1605/*
1606 * Check a page to see if it is erased (w/ bitflips) after an uncorrectable ECC
1607 * error
1608 *
1609 * Because the HW ECC signals an ECC error if an erase paged has even a single
1610 * bitflip, we must check each ECC error to see if it is actually an erased
1611 * page with bitflips, not a truly corrupted page.
1612 *
1613 * On a real error, return a negative error code (-EBADMSG for ECC error), and
1614 * buf will contain raw data.
1615 * Otherwise, buf gets filled with 0xffs and return the maximum number of
1616 * bitflips-per-ECC-sector to the caller.
1617 *
1618 */
1619static int brcmstb_nand_verify_erased_page(struct mtd_info *mtd,
1620 struct nand_chip *chip, void *buf, u64 addr)
1621{
1622 int i, sas;
1623 void *oob = chip->oob_poi;
1624 int bitflips = 0;
1625 int page = addr >> chip->page_shift;
1626 int ret;
1627
1628 if (!buf) {
1629 buf = chip->buffers->databuf;
1630 /* Invalidate page cache */
1631 chip->pagebuf = -1;
1632 }
1633
1634 sas = mtd->oobsize / chip->ecc.steps;
1635
1636 /* read without ecc for verification */
1637 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
1638 ret = chip->ecc.read_page_raw(mtd, chip, buf, true, page);
1639 if (ret)
1640 return ret;
1641
1642 for (i = 0; i < chip->ecc.steps; i++, oob += sas) {
1643 ret = nand_check_erased_ecc_chunk(buf, chip->ecc.size,
1644 oob, sas, NULL, 0,
1645 chip->ecc.strength);
1646 if (ret < 0)
1647 return ret;
1648
1649 bitflips = max(bitflips, ret);
1650 }
1651
1652 return bitflips;
1653}
1654
27c5b17c
BN
1655static int brcmnand_read(struct mtd_info *mtd, struct nand_chip *chip,
1656 u64 addr, unsigned int trans, u32 *buf, u8 *oob)
1657{
d699ed25 1658 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1659 struct brcmnand_controller *ctrl = host->ctrl;
1660 u64 err_addr = 0;
1661 int err;
1662
1663 dev_dbg(ctrl->dev, "read %llx -> %p\n", (unsigned long long)addr, buf);
1664
1665 brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_COUNT, 0);
1666
1667 if (has_flash_dma(ctrl) && !oob && flash_dma_buf_ok(buf)) {
1668 err = brcmnand_dma_trans(host, addr, buf, trans * FC_BYTES,
1669 CMD_PAGE_READ);
1670 if (err) {
1671 if (mtd_is_bitflip_or_eccerr(err))
1672 err_addr = addr;
1673 else
1674 return -EIO;
1675 }
1676 } else {
1677 if (oob)
1678 memset(oob, 0x99, mtd->oobsize);
1679
1680 err = brcmnand_read_by_pio(mtd, chip, addr, trans, buf,
1681 oob, &err_addr);
1682 }
1683
1684 if (mtd_is_eccerr(err)) {
02b88eea
KD
1685 /*
1686 * Controller version 7.2 has hw encoder to detect erased page
1687 * bitflips, apply sw verification for older controllers only
1688 */
1689 if (ctrl->nand_version < 0x0702) {
1690 err = brcmstb_nand_verify_erased_page(mtd, chip, buf,
1691 addr);
1692 /* erased page bitflips corrected */
1693 if (err > 0)
1694 return err;
1695 }
1696
27c5b17c
BN
1697 dev_dbg(ctrl->dev, "uncorrectable error at 0x%llx\n",
1698 (unsigned long long)err_addr);
1699 mtd->ecc_stats.failed++;
1700 /* NAND layer expects zero on ECC errors */
1701 return 0;
1702 }
1703
1704 if (mtd_is_bitflip(err)) {
1705 unsigned int corrected = brcmnand_count_corrected(ctrl);
1706
1707 dev_dbg(ctrl->dev, "corrected error at 0x%llx\n",
1708 (unsigned long long)err_addr);
1709 mtd->ecc_stats.corrected += corrected;
1710 /* Always exceed the software-imposed threshold */
1711 return max(mtd->bitflip_threshold, corrected);
1712 }
1713
1714 return 0;
1715}
1716
1717static int brcmnand_read_page(struct mtd_info *mtd, struct nand_chip *chip,
1718 uint8_t *buf, int oob_required, int page)
1719{
d699ed25 1720 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1721 u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
1722
1723 return brcmnand_read(mtd, chip, host->last_addr,
1724 mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
1725}
1726
1727static int brcmnand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1728 uint8_t *buf, int oob_required, int page)
1729{
d699ed25 1730 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1731 u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
1732 int ret;
1733
1734 brcmnand_set_ecc_enabled(host, 0);
1735 ret = brcmnand_read(mtd, chip, host->last_addr,
1736 mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
1737 brcmnand_set_ecc_enabled(host, 1);
1738 return ret;
1739}
1740
1741static int brcmnand_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
1742 int page)
1743{
1744 return brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
1745 mtd->writesize >> FC_SHIFT,
1746 NULL, (u8 *)chip->oob_poi);
1747}
1748
1749static int brcmnand_read_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
1750 int page)
1751{
d699ed25 1752 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1753
1754 brcmnand_set_ecc_enabled(host, 0);
1755 brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
1756 mtd->writesize >> FC_SHIFT,
1757 NULL, (u8 *)chip->oob_poi);
1758 brcmnand_set_ecc_enabled(host, 1);
1759 return 0;
1760}
1761
27c5b17c
BN
1762static int brcmnand_write(struct mtd_info *mtd, struct nand_chip *chip,
1763 u64 addr, const u32 *buf, u8 *oob)
1764{
d699ed25 1765 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1766 struct brcmnand_controller *ctrl = host->ctrl;
1767 unsigned int i, j, trans = mtd->writesize >> FC_SHIFT;
1768 int status, ret = 0;
1769
1770 dev_dbg(ctrl->dev, "write %llx <- %p\n", (unsigned long long)addr, buf);
1771
3f08b8ba 1772 if (unlikely((unsigned long)buf & 0x03)) {
27c5b17c 1773 dev_warn(ctrl->dev, "unaligned buffer: %p\n", buf);
3f08b8ba 1774 buf = (u32 *)((unsigned long)buf & ~0x03);
27c5b17c
BN
1775 }
1776
1777 brcmnand_wp(mtd, 0);
1778
1779 for (i = 0; i < ctrl->max_oob; i += 4)
1780 oob_reg_write(ctrl, i, 0xffffffff);
1781
1782 if (has_flash_dma(ctrl) && !oob && flash_dma_buf_ok(buf)) {
1783 if (brcmnand_dma_trans(host, addr, (u32 *)buf,
1784 mtd->writesize, CMD_PROGRAM_PAGE))
1785 ret = -EIO;
1786 goto out;
1787 }
1788
1789 brcmnand_write_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS,
1790 (host->cs << 16) | ((addr >> 32) & 0xffff));
1791 (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS);
1792
1793 for (i = 0; i < trans; i++, addr += FC_BYTES) {
1794 /* full address MUST be set before populating FC */
1795 brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS,
1796 lower_32_bits(addr));
1797 (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
1798
c26211d3
BN
1799 if (buf) {
1800 brcmnand_soc_data_bus_prepare(ctrl->soc);
1801
27c5b17c
BN
1802 for (j = 0; j < FC_WORDS; j++, buf++)
1803 brcmnand_write_fc(ctrl, j, *buf);
c26211d3
BN
1804
1805 brcmnand_soc_data_bus_unprepare(ctrl->soc);
1806 } else if (oob) {
27c5b17c
BN
1807 for (j = 0; j < FC_WORDS; j++)
1808 brcmnand_write_fc(ctrl, j, 0xffffffff);
c26211d3 1809 }
27c5b17c
BN
1810
1811 if (oob) {
1812 oob += write_oob_to_regs(ctrl, i, oob,
1813 mtd->oobsize / trans,
1814 host->hwcfg.sector_size_1k);
1815 }
1816
1817 /* we cannot use SPARE_AREA_PROGRAM when PARTIAL_PAGE_EN=0 */
1818 brcmnand_send_cmd(host, CMD_PROGRAM_PAGE);
1819 status = brcmnand_waitfunc(mtd, chip);
1820
1821 if (status & NAND_STATUS_FAIL) {
1822 dev_info(ctrl->dev, "program failed at %llx\n",
1823 (unsigned long long)addr);
1824 ret = -EIO;
1825 goto out;
1826 }
1827 }
1828out:
1829 brcmnand_wp(mtd, 1);
1830 return ret;
1831}
1832
1833static int brcmnand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
45aaeff9 1834 const uint8_t *buf, int oob_required, int page)
27c5b17c 1835{
d699ed25 1836 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1837 void *oob = oob_required ? chip->oob_poi : NULL;
1838
1839 brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
1840 return 0;
1841}
1842
1843static int brcmnand_write_page_raw(struct mtd_info *mtd,
1844 struct nand_chip *chip, const uint8_t *buf,
45aaeff9 1845 int oob_required, int page)
27c5b17c 1846{
d699ed25 1847 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1848 void *oob = oob_required ? chip->oob_poi : NULL;
1849
1850 brcmnand_set_ecc_enabled(host, 0);
1851 brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
1852 brcmnand_set_ecc_enabled(host, 1);
1853 return 0;
1854}
1855
1856static int brcmnand_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
1857 int page)
1858{
1859 return brcmnand_write(mtd, chip, (u64)page << chip->page_shift,
1860 NULL, chip->oob_poi);
1861}
1862
1863static int brcmnand_write_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
1864 int page)
1865{
d699ed25 1866 struct brcmnand_host *host = nand_get_controller_data(chip);
27c5b17c
BN
1867 int ret;
1868
1869 brcmnand_set_ecc_enabled(host, 0);
1870 ret = brcmnand_write(mtd, chip, (u64)page << chip->page_shift, NULL,
1871 (u8 *)chip->oob_poi);
1872 brcmnand_set_ecc_enabled(host, 1);
1873
1874 return ret;
1875}
1876
1877/***********************************************************************
1878 * Per-CS setup (1 NAND device)
1879 ***********************************************************************/
1880
1881static int brcmnand_set_cfg(struct brcmnand_host *host,
1882 struct brcmnand_cfg *cfg)
1883{
1884 struct brcmnand_controller *ctrl = host->ctrl;
1885 struct nand_chip *chip = &host->chip;
1886 u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
1887 u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
1888 BRCMNAND_CS_CFG_EXT);
1889 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
1890 BRCMNAND_CS_ACC_CONTROL);
1891 u8 block_size = 0, page_size = 0, device_size = 0;
1892 u32 tmp;
1893
1894 if (ctrl->block_sizes) {
1895 int i, found;
1896
1897 for (i = 0, found = 0; ctrl->block_sizes[i]; i++)
1898 if (ctrl->block_sizes[i] * 1024 == cfg->block_size) {
1899 block_size = i;
1900 found = 1;
1901 }
1902 if (!found) {
1903 dev_warn(ctrl->dev, "invalid block size %u\n",
1904 cfg->block_size);
1905 return -EINVAL;
1906 }
1907 } else {
1908 block_size = ffs(cfg->block_size) - ffs(BRCMNAND_MIN_BLOCKSIZE);
1909 }
1910
1911 if (cfg->block_size < BRCMNAND_MIN_BLOCKSIZE || (ctrl->max_block_size &&
1912 cfg->block_size > ctrl->max_block_size)) {
1913 dev_warn(ctrl->dev, "invalid block size %u\n",
1914 cfg->block_size);
1915 block_size = 0;
1916 }
1917
1918 if (ctrl->page_sizes) {
1919 int i, found;
1920
1921 for (i = 0, found = 0; ctrl->page_sizes[i]; i++)
1922 if (ctrl->page_sizes[i] == cfg->page_size) {
1923 page_size = i;
1924 found = 1;
1925 }
1926 if (!found) {
1927 dev_warn(ctrl->dev, "invalid page size %u\n",
1928 cfg->page_size);
1929 return -EINVAL;
1930 }
1931 } else {
1932 page_size = ffs(cfg->page_size) - ffs(BRCMNAND_MIN_PAGESIZE);
1933 }
1934
1935 if (cfg->page_size < BRCMNAND_MIN_PAGESIZE || (ctrl->max_page_size &&
1936 cfg->page_size > ctrl->max_page_size)) {
1937 dev_warn(ctrl->dev, "invalid page size %u\n", cfg->page_size);
1938 return -EINVAL;
1939 }
1940
1941 if (fls64(cfg->device_size) < fls64(BRCMNAND_MIN_DEVSIZE)) {
1942 dev_warn(ctrl->dev, "invalid device size 0x%llx\n",
1943 (unsigned long long)cfg->device_size);
1944 return -EINVAL;
1945 }
1946 device_size = fls64(cfg->device_size) - fls64(BRCMNAND_MIN_DEVSIZE);
1947
3f06d2a9
BN
1948 tmp = (cfg->blk_adr_bytes << CFG_BLK_ADR_BYTES_SHIFT) |
1949 (cfg->col_adr_bytes << CFG_COL_ADR_BYTES_SHIFT) |
1950 (cfg->ful_adr_bytes << CFG_FUL_ADR_BYTES_SHIFT) |
1951 (!!(cfg->device_width == 16) << CFG_BUS_WIDTH_SHIFT) |
1952 (device_size << CFG_DEVICE_SIZE_SHIFT);
27c5b17c 1953 if (cfg_offs == cfg_ext_offs) {
3f06d2a9
BN
1954 tmp |= (page_size << CFG_PAGE_SIZE_SHIFT) |
1955 (block_size << CFG_BLK_SIZE_SHIFT);
27c5b17c
BN
1956 nand_writereg(ctrl, cfg_offs, tmp);
1957 } else {
1958 nand_writereg(ctrl, cfg_offs, tmp);
3f06d2a9
BN
1959 tmp = (page_size << CFG_EXT_PAGE_SIZE_SHIFT) |
1960 (block_size << CFG_EXT_BLK_SIZE_SHIFT);
27c5b17c
BN
1961 nand_writereg(ctrl, cfg_ext_offs, tmp);
1962 }
1963
1964 tmp = nand_readreg(ctrl, acc_control_offs);
1965 tmp &= ~brcmnand_ecc_level_mask(ctrl);
1966 tmp |= cfg->ecc_level << NAND_ACC_CONTROL_ECC_SHIFT;
1967 tmp &= ~brcmnand_spare_area_mask(ctrl);
1968 tmp |= cfg->spare_area_size;
1969 nand_writereg(ctrl, acc_control_offs, tmp);
1970
1971 brcmnand_set_sector_size_1k(host, cfg->sector_size_1k);
1972
1973 /* threshold = ceil(BCH-level * 0.75) */
1974 brcmnand_wr_corr_thresh(host, DIV_ROUND_UP(chip->ecc.strength * 3, 4));
1975
1976 return 0;
1977}
1978
decba6d4
FF
1979static void brcmnand_print_cfg(struct brcmnand_host *host,
1980 char *buf, struct brcmnand_cfg *cfg)
27c5b17c
BN
1981{
1982 buf += sprintf(buf,
1983 "%lluMiB total, %uKiB blocks, %u%s pages, %uB OOB, %u-bit",
1984 (unsigned long long)cfg->device_size >> 20,
1985 cfg->block_size >> 10,
1986 cfg->page_size >= 1024 ? cfg->page_size >> 10 : cfg->page_size,
1987 cfg->page_size >= 1024 ? "KiB" : "B",
1988 cfg->spare_area_size, cfg->device_width);
1989
1990 /* Account for Hamming ECC and for BCH 512B vs 1KiB sectors */
decba6d4 1991 if (is_hamming_ecc(host->ctrl, cfg))
27c5b17c
BN
1992 sprintf(buf, ", Hamming ECC");
1993 else if (cfg->sector_size_1k)
1994 sprintf(buf, ", BCH-%u (1KiB sector)", cfg->ecc_level << 1);
1995 else
80204124 1996 sprintf(buf, ", BCH-%u", cfg->ecc_level);
27c5b17c
BN
1997}
1998
1999/*
2000 * Minimum number of bytes to address a page. Calculated as:
2001 * roundup(log2(size / page-size) / 8)
2002 *
2003 * NB: the following does not "round up" for non-power-of-2 'size'; but this is
2004 * OK because many other things will break if 'size' is irregular...
2005 */
2006static inline int get_blk_adr_bytes(u64 size, u32 writesize)
2007{
2008 return ALIGN(ilog2(size) - ilog2(writesize), 8) >> 3;
2009}
2010
2011static int brcmnand_setup_dev(struct brcmnand_host *host)
2012{
f1c4c999 2013 struct mtd_info *mtd = nand_to_mtd(&host->chip);
27c5b17c
BN
2014 struct nand_chip *chip = &host->chip;
2015 struct brcmnand_controller *ctrl = host->ctrl;
2016 struct brcmnand_cfg *cfg = &host->hwcfg;
2017 char msg[128];
2018 u32 offs, tmp, oob_sector;
2019 int ret;
2020
2021 memset(cfg, 0, sizeof(*cfg));
2022
44ec23c9 2023 ret = of_property_read_u32(nand_get_flash_node(chip),
61528d88 2024 "brcm,nand-oob-sector-size",
27c5b17c
BN
2025 &oob_sector);
2026 if (ret) {
2027 /* Use detected size */
2028 cfg->spare_area_size = mtd->oobsize /
2029 (mtd->writesize >> FC_SHIFT);
2030 } else {
2031 cfg->spare_area_size = oob_sector;
2032 }
2033 if (cfg->spare_area_size > ctrl->max_oob)
2034 cfg->spare_area_size = ctrl->max_oob;
2035 /*
2036 * Set oobsize to be consistent with controller's spare_area_size, as
2037 * the rest is inaccessible.
2038 */
2039 mtd->oobsize = cfg->spare_area_size * (mtd->writesize >> FC_SHIFT);
2040
2041 cfg->device_size = mtd->size;
2042 cfg->block_size = mtd->erasesize;
2043 cfg->page_size = mtd->writesize;
2044 cfg->device_width = (chip->options & NAND_BUSWIDTH_16) ? 16 : 8;
2045 cfg->col_adr_bytes = 2;
2046 cfg->blk_adr_bytes = get_blk_adr_bytes(mtd->size, mtd->writesize);
2047
666b6568
BN
2048 if (chip->ecc.mode != NAND_ECC_HW) {
2049 dev_err(ctrl->dev, "only HW ECC supported; selected: %d\n",
2050 chip->ecc.mode);
2051 return -EINVAL;
2052 }
2053
2054 if (chip->ecc.algo == NAND_ECC_UNKNOWN) {
2055 if (chip->ecc.strength == 1 && chip->ecc.size == 512)
2056 /* Default to Hamming for 1-bit ECC, if unspecified */
2057 chip->ecc.algo = NAND_ECC_HAMMING;
2058 else
2059 /* Otherwise, BCH */
2060 chip->ecc.algo = NAND_ECC_BCH;
2061 }
2062
2063 if (chip->ecc.algo == NAND_ECC_HAMMING && (chip->ecc.strength != 1 ||
2064 chip->ecc.size != 512)) {
2065 dev_err(ctrl->dev, "invalid Hamming params: %d bits per %d bytes\n",
2066 chip->ecc.strength, chip->ecc.size);
2067 return -EINVAL;
2068 }
2069
27c5b17c
BN
2070 switch (chip->ecc.size) {
2071 case 512:
666b6568 2072 if (chip->ecc.algo == NAND_ECC_HAMMING)
27c5b17c
BN
2073 cfg->ecc_level = 15;
2074 else
2075 cfg->ecc_level = chip->ecc.strength;
2076 cfg->sector_size_1k = 0;
2077 break;
2078 case 1024:
2079 if (!(ctrl->features & BRCMNAND_HAS_1K_SECTORS)) {
2080 dev_err(ctrl->dev, "1KB sectors not supported\n");
2081 return -EINVAL;
2082 }
2083 if (chip->ecc.strength & 0x1) {
2084 dev_err(ctrl->dev,
2085 "odd ECC not supported with 1KB sectors\n");
2086 return -EINVAL;
2087 }
2088
2089 cfg->ecc_level = chip->ecc.strength >> 1;
2090 cfg->sector_size_1k = 1;
2091 break;
2092 default:
2093 dev_err(ctrl->dev, "unsupported ECC size: %d\n",
2094 chip->ecc.size);
2095 return -EINVAL;
2096 }
2097
2098 cfg->ful_adr_bytes = cfg->blk_adr_bytes;
2099 if (mtd->writesize > 512)
2100 cfg->ful_adr_bytes += cfg->col_adr_bytes;
2101 else
2102 cfg->ful_adr_bytes += 1;
2103
2104 ret = brcmnand_set_cfg(host, cfg);
2105 if (ret)
2106 return ret;
2107
2108 brcmnand_set_ecc_enabled(host, 1);
2109
decba6d4 2110 brcmnand_print_cfg(host, msg, cfg);
27c5b17c
BN
2111 dev_info(ctrl->dev, "detected %s\n", msg);
2112
2113 /* Configure ACC_CONTROL */
2114 offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
2115 tmp = nand_readreg(ctrl, offs);
2116 tmp &= ~ACC_CONTROL_PARTIAL_PAGE;
2117 tmp &= ~ACC_CONTROL_RD_ERASED;
decba6d4
FF
2118
2119 /* We need to turn on Read from erased paged protected by ECC */
2120 if (ctrl->nand_version >= 0x0702)
2121 tmp |= ACC_CONTROL_RD_ERASED;
27c5b17c
BN
2122 tmp &= ~ACC_CONTROL_FAST_PGM_RDIN;
2123 if (ctrl->features & BRCMNAND_HAS_PREFETCH) {
2124 /*
2125 * FIXME: Flash DMA + prefetch may see spurious erased-page ECC
2126 * errors
2127 */
2128 if (has_flash_dma(ctrl))
2129 tmp &= ~ACC_CONTROL_PREFETCH;
2130 else
2131 tmp |= ACC_CONTROL_PREFETCH;
2132 }
2133 nand_writereg(ctrl, offs, tmp);
2134
2135 return 0;
2136}
2137
d121b66d 2138static int brcmnand_init_cs(struct brcmnand_host *host, struct device_node *dn)
27c5b17c
BN
2139{
2140 struct brcmnand_controller *ctrl = host->ctrl;
27c5b17c
BN
2141 struct platform_device *pdev = host->pdev;
2142 struct mtd_info *mtd;
2143 struct nand_chip *chip;
5e65d48b 2144 int ret;
4d1ea982 2145 u16 cfg_offs;
27c5b17c
BN
2146
2147 ret = of_property_read_u32(dn, "reg", &host->cs);
2148 if (ret) {
2149 dev_err(&pdev->dev, "can't get chip-select\n");
2150 return -ENXIO;
2151 }
2152
f1c4c999 2153 mtd = nand_to_mtd(&host->chip);
27c5b17c
BN
2154 chip = &host->chip;
2155
63752199 2156 nand_set_flash_node(chip, dn);
d699ed25 2157 nand_set_controller_data(chip, host);
27c5b17c
BN
2158 mtd->name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "brcmnand.%d",
2159 host->cs);
2160 mtd->owner = THIS_MODULE;
2161 mtd->dev.parent = &pdev->dev;
2162
2163 chip->IO_ADDR_R = (void __iomem *)0xdeadbeef;
2164 chip->IO_ADDR_W = (void __iomem *)0xdeadbeef;
2165
2166 chip->cmd_ctrl = brcmnand_cmd_ctrl;
2167 chip->cmdfunc = brcmnand_cmdfunc;
2168 chip->waitfunc = brcmnand_waitfunc;
2169 chip->read_byte = brcmnand_read_byte;
2170 chip->read_buf = brcmnand_read_buf;
2171 chip->write_buf = brcmnand_write_buf;
2172
2173 chip->ecc.mode = NAND_ECC_HW;
2174 chip->ecc.read_page = brcmnand_read_page;
27c5b17c
BN
2175 chip->ecc.write_page = brcmnand_write_page;
2176 chip->ecc.read_page_raw = brcmnand_read_page_raw;
2177 chip->ecc.write_page_raw = brcmnand_write_page_raw;
2178 chip->ecc.write_oob_raw = brcmnand_write_oob_raw;
2179 chip->ecc.read_oob_raw = brcmnand_read_oob_raw;
2180 chip->ecc.read_oob = brcmnand_read_oob;
2181 chip->ecc.write_oob = brcmnand_write_oob;
2182
2183 chip->controller = &ctrl->controller;
2184
4d1ea982
AP
2185 /*
2186 * The bootloader might have configured 16bit mode but
2187 * NAND READID command only works in 8bit mode. We force
2188 * 8bit mode here to ensure that NAND READID commands works.
2189 */
2190 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
2191 nand_writereg(ctrl, cfg_offs,
2192 nand_readreg(ctrl, cfg_offs) & ~CFG_BUS_WIDTH);
2193
27c5b17c
BN
2194 if (nand_scan_ident(mtd, 1, NULL))
2195 return -ENXIO;
2196
2197 chip->options |= NAND_NO_SUBPAGE_WRITE;
2198 /*
2199 * Avoid (for instance) kmap()'d buffers from JFFS2, which we can't DMA
2200 * to/from, and have nand_base pass us a bounce buffer instead, as
2201 * needed.
2202 */
2203 chip->options |= NAND_USE_BOUNCE_BUFFER;
2204
541e3c89
BB
2205 if (chip->bbt_options & NAND_BBT_USE_FLASH)
2206 chip->bbt_options |= NAND_BBT_NO_OOB;
27c5b17c
BN
2207
2208 if (brcmnand_setup_dev(host))
2209 return -ENXIO;
2210
2211 chip->ecc.size = host->hwcfg.sector_size_1k ? 1024 : 512;
2212 /* only use our internal HW threshold */
2213 mtd->bitflip_threshold = 1;
2214
ef5eeea6
BB
2215 ret = brcmstb_choose_ecc_layout(host);
2216 if (ret)
2217 return ret;
27c5b17c
BN
2218
2219 if (nand_scan_tail(mtd))
2220 return -ENXIO;
2221
a61ae81a 2222 return mtd_device_register(mtd, NULL, 0);
27c5b17c
BN
2223}
2224
2225static void brcmnand_save_restore_cs_config(struct brcmnand_host *host,
2226 int restore)
2227{
2228 struct brcmnand_controller *ctrl = host->ctrl;
2229 u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
2230 u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
2231 BRCMNAND_CS_CFG_EXT);
2232 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
2233 BRCMNAND_CS_ACC_CONTROL);
2234 u16 t1_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING1);
2235 u16 t2_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING2);
2236
2237 if (restore) {
2238 nand_writereg(ctrl, cfg_offs, host->hwcfg.config);
2239 if (cfg_offs != cfg_ext_offs)
2240 nand_writereg(ctrl, cfg_ext_offs,
2241 host->hwcfg.config_ext);
2242 nand_writereg(ctrl, acc_control_offs, host->hwcfg.acc_control);
2243 nand_writereg(ctrl, t1_offs, host->hwcfg.timing_1);
2244 nand_writereg(ctrl, t2_offs, host->hwcfg.timing_2);
2245 } else {
2246 host->hwcfg.config = nand_readreg(ctrl, cfg_offs);
2247 if (cfg_offs != cfg_ext_offs)
2248 host->hwcfg.config_ext =
2249 nand_readreg(ctrl, cfg_ext_offs);
2250 host->hwcfg.acc_control = nand_readreg(ctrl, acc_control_offs);
2251 host->hwcfg.timing_1 = nand_readreg(ctrl, t1_offs);
2252 host->hwcfg.timing_2 = nand_readreg(ctrl, t2_offs);
2253 }
2254}
2255
2256static int brcmnand_suspend(struct device *dev)
2257{
2258 struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
2259 struct brcmnand_host *host;
2260
2261 list_for_each_entry(host, &ctrl->host_list, node)
2262 brcmnand_save_restore_cs_config(host, 0);
2263
2264 ctrl->nand_cs_nand_select = brcmnand_read_reg(ctrl, BRCMNAND_CS_SELECT);
2265 ctrl->nand_cs_nand_xor = brcmnand_read_reg(ctrl, BRCMNAND_CS_XOR);
2266 ctrl->corr_stat_threshold =
2267 brcmnand_read_reg(ctrl, BRCMNAND_CORR_THRESHOLD);
2268
2269 if (has_flash_dma(ctrl))
2270 ctrl->flash_dma_mode = flash_dma_readl(ctrl, FLASH_DMA_MODE);
2271
2272 return 0;
2273}
2274
2275static int brcmnand_resume(struct device *dev)
2276{
2277 struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
2278 struct brcmnand_host *host;
2279
2280 if (has_flash_dma(ctrl)) {
2281 flash_dma_writel(ctrl, FLASH_DMA_MODE, ctrl->flash_dma_mode);
2282 flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
2283 }
2284
2285 brcmnand_write_reg(ctrl, BRCMNAND_CS_SELECT, ctrl->nand_cs_nand_select);
2286 brcmnand_write_reg(ctrl, BRCMNAND_CS_XOR, ctrl->nand_cs_nand_xor);
2287 brcmnand_write_reg(ctrl, BRCMNAND_CORR_THRESHOLD,
2288 ctrl->corr_stat_threshold);
c26211d3
BN
2289 if (ctrl->soc) {
2290 /* Clear/re-enable interrupt */
2291 ctrl->soc->ctlrdy_ack(ctrl->soc);
2292 ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
2293 }
27c5b17c
BN
2294
2295 list_for_each_entry(host, &ctrl->host_list, node) {
f1c4c999
BB
2296 struct nand_chip *chip = &host->chip;
2297 struct mtd_info *mtd = nand_to_mtd(chip);
27c5b17c
BN
2298
2299 brcmnand_save_restore_cs_config(host, 1);
2300
2301 /* Reset the chip, required by some chips after power-up */
2302 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
2303 }
2304
2305 return 0;
2306}
2307
2308const struct dev_pm_ops brcmnand_pm_ops = {
2309 .suspend = brcmnand_suspend,
2310 .resume = brcmnand_resume,
2311};
2312EXPORT_SYMBOL_GPL(brcmnand_pm_ops);
2313
2314static const struct of_device_id brcmnand_of_match[] = {
2315 { .compatible = "brcm,brcmnand-v4.0" },
2316 { .compatible = "brcm,brcmnand-v5.0" },
2317 { .compatible = "brcm,brcmnand-v6.0" },
2318 { .compatible = "brcm,brcmnand-v6.1" },
269ecf03 2319 { .compatible = "brcm,brcmnand-v6.2" },
27c5b17c
BN
2320 { .compatible = "brcm,brcmnand-v7.0" },
2321 { .compatible = "brcm,brcmnand-v7.1" },
decba6d4 2322 { .compatible = "brcm,brcmnand-v7.2" },
27c5b17c
BN
2323 {},
2324};
2325MODULE_DEVICE_TABLE(of, brcmnand_of_match);
2326
2327/***********************************************************************
2328 * Platform driver setup (per controller)
2329 ***********************************************************************/
2330
2331int brcmnand_probe(struct platform_device *pdev, struct brcmnand_soc *soc)
2332{
2333 struct device *dev = &pdev->dev;
2334 struct device_node *dn = dev->of_node, *child;
bcb83a19 2335 struct brcmnand_controller *ctrl;
27c5b17c
BN
2336 struct resource *res;
2337 int ret;
2338
2339 /* We only support device-tree instantiation */
2340 if (!dn)
2341 return -ENODEV;
2342
2343 if (!of_match_node(brcmnand_of_match, dn))
2344 return -ENODEV;
2345
2346 ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
2347 if (!ctrl)
2348 return -ENOMEM;
2349
2350 dev_set_drvdata(dev, ctrl);
2351 ctrl->dev = dev;
2352
2353 init_completion(&ctrl->done);
2354 init_completion(&ctrl->dma_done);
2355 spin_lock_init(&ctrl->controller.lock);
2356 init_waitqueue_head(&ctrl->controller.wq);
2357 INIT_LIST_HEAD(&ctrl->host_list);
2358
2359 /* NAND register range */
2360 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2361 ctrl->nand_base = devm_ioremap_resource(dev, res);
2362 if (IS_ERR(ctrl->nand_base))
2363 return PTR_ERR(ctrl->nand_base);
2364
5c05bc00
SA
2365 /* Enable clock before using NAND registers */
2366 ctrl->clk = devm_clk_get(dev, "nand");
2367 if (!IS_ERR(ctrl->clk)) {
2368 ret = clk_prepare_enable(ctrl->clk);
2369 if (ret)
2370 return ret;
2371 } else {
2372 ret = PTR_ERR(ctrl->clk);
2373 if (ret == -EPROBE_DEFER)
2374 return ret;
2375
2376 ctrl->clk = NULL;
2377 }
2378
27c5b17c
BN
2379 /* Initialize NAND revision */
2380 ret = brcmnand_revision_init(ctrl);
2381 if (ret)
5c05bc00 2382 goto err;
27c5b17c
BN
2383
2384 /*
2385 * Most chips have this cache at a fixed offset within 'nand' block.
2386 * Some must specify this region separately.
2387 */
2388 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand-cache");
2389 if (res) {
2390 ctrl->nand_fc = devm_ioremap_resource(dev, res);
5c05bc00
SA
2391 if (IS_ERR(ctrl->nand_fc)) {
2392 ret = PTR_ERR(ctrl->nand_fc);
2393 goto err;
2394 }
27c5b17c
BN
2395 } else {
2396 ctrl->nand_fc = ctrl->nand_base +
2397 ctrl->reg_offsets[BRCMNAND_FC_BASE];
2398 }
2399
2400 /* FLASH_DMA */
2401 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "flash-dma");
2402 if (res) {
2403 ctrl->flash_dma_base = devm_ioremap_resource(dev, res);
5c05bc00
SA
2404 if (IS_ERR(ctrl->flash_dma_base)) {
2405 ret = PTR_ERR(ctrl->flash_dma_base);
2406 goto err;
2407 }
27c5b17c
BN
2408
2409 flash_dma_writel(ctrl, FLASH_DMA_MODE, 1); /* linked-list */
2410 flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
2411
2412 /* Allocate descriptor(s) */
2413 ctrl->dma_desc = dmam_alloc_coherent(dev,
2414 sizeof(*ctrl->dma_desc),
2415 &ctrl->dma_pa, GFP_KERNEL);
5c05bc00
SA
2416 if (!ctrl->dma_desc) {
2417 ret = -ENOMEM;
2418 goto err;
2419 }
27c5b17c
BN
2420
2421 ctrl->dma_irq = platform_get_irq(pdev, 1);
2422 if ((int)ctrl->dma_irq < 0) {
2423 dev_err(dev, "missing FLASH_DMA IRQ\n");
5c05bc00
SA
2424 ret = -ENODEV;
2425 goto err;
27c5b17c
BN
2426 }
2427
2428 ret = devm_request_irq(dev, ctrl->dma_irq,
2429 brcmnand_dma_irq, 0, DRV_NAME,
2430 ctrl);
2431 if (ret < 0) {
2432 dev_err(dev, "can't allocate IRQ %d: error %d\n",
2433 ctrl->dma_irq, ret);
5c05bc00 2434 goto err;
27c5b17c
BN
2435 }
2436
2437 dev_info(dev, "enabling FLASH_DMA\n");
2438 }
2439
2440 /* Disable automatic device ID config, direct addressing */
2441 brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT,
2442 CS_SELECT_AUTO_DEVICE_ID_CFG | 0xff, 0, 0);
2443 /* Disable XOR addressing */
2444 brcmnand_rmw_reg(ctrl, BRCMNAND_CS_XOR, 0xff, 0, 0);
2445
2446 if (ctrl->features & BRCMNAND_HAS_WP) {
2447 /* Permanently disable write protection */
2448 if (wp_on == 2)
2449 brcmnand_set_wp(ctrl, false);
2450 } else {
2451 wp_on = 0;
2452 }
2453
2454 /* IRQ */
2455 ctrl->irq = platform_get_irq(pdev, 0);
2456 if ((int)ctrl->irq < 0) {
2457 dev_err(dev, "no IRQ defined\n");
5c05bc00
SA
2458 ret = -ENODEV;
2459 goto err;
27c5b17c
BN
2460 }
2461
c26211d3
BN
2462 /*
2463 * Some SoCs integrate this controller (e.g., its interrupt bits) in
2464 * interesting ways
2465 */
2466 if (soc) {
2467 ctrl->soc = soc;
2468
2469 ret = devm_request_irq(dev, ctrl->irq, brcmnand_irq, 0,
2470 DRV_NAME, ctrl);
2471
2472 /* Enable interrupt */
2473 ctrl->soc->ctlrdy_ack(ctrl->soc);
2474 ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
2475 } else {
2476 /* Use standard interrupt infrastructure */
2477 ret = devm_request_irq(dev, ctrl->irq, brcmnand_ctlrdy_irq, 0,
2478 DRV_NAME, ctrl);
2479 }
27c5b17c
BN
2480 if (ret < 0) {
2481 dev_err(dev, "can't allocate IRQ %d: error %d\n",
2482 ctrl->irq, ret);
5c05bc00 2483 goto err;
27c5b17c
BN
2484 }
2485
2486 for_each_available_child_of_node(dn, child) {
2487 if (of_device_is_compatible(child, "brcm,nandcs")) {
2488 struct brcmnand_host *host;
2489
2490 host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
081976bc
JL
2491 if (!host) {
2492 of_node_put(child);
5c05bc00
SA
2493 ret = -ENOMEM;
2494 goto err;
081976bc 2495 }
27c5b17c
BN
2496 host->pdev = pdev;
2497 host->ctrl = ctrl;
27c5b17c 2498
d121b66d 2499 ret = brcmnand_init_cs(host, child);
081976bc
JL
2500 if (ret) {
2501 devm_kfree(dev, host);
27c5b17c 2502 continue; /* Try all chip-selects */
081976bc 2503 }
27c5b17c
BN
2504
2505 list_add_tail(&host->node, &ctrl->host_list);
2506 }
2507 }
2508
2509 /* No chip-selects could initialize properly */
5c05bc00
SA
2510 if (list_empty(&ctrl->host_list)) {
2511 ret = -ENODEV;
2512 goto err;
2513 }
27c5b17c
BN
2514
2515 return 0;
5c05bc00
SA
2516
2517err:
2518 clk_disable_unprepare(ctrl->clk);
2519 return ret;
2520
27c5b17c
BN
2521}
2522EXPORT_SYMBOL_GPL(brcmnand_probe);
2523
2524int brcmnand_remove(struct platform_device *pdev)
2525{
2526 struct brcmnand_controller *ctrl = dev_get_drvdata(&pdev->dev);
2527 struct brcmnand_host *host;
2528
2529 list_for_each_entry(host, &ctrl->host_list, node)
f1c4c999 2530 nand_release(nand_to_mtd(&host->chip));
27c5b17c 2531
5c05bc00
SA
2532 clk_disable_unprepare(ctrl->clk);
2533
27c5b17c
BN
2534 dev_set_drvdata(&pdev->dev, NULL);
2535
2536 return 0;
2537}
2538EXPORT_SYMBOL_GPL(brcmnand_remove);
2539
2540MODULE_LICENSE("GPL v2");
2541MODULE_AUTHOR("Kevin Cernekee");
2542MODULE_AUTHOR("Brian Norris");
2543MODULE_DESCRIPTION("NAND driver for Broadcom chips");
2544MODULE_ALIAS("platform:brcmnand");
This page took 0.224616 seconds and 5 git commands to generate.