mtd: nand: make use of mtd_to_nand() in NAND drivers
[deliverable/linux.git] / drivers / mtd / nand / mxc_nand.c
CommitLineData
34f6e157
SH
1/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Sascha Hauer, kernel@pengutronix.de
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
17 * MA 02110-1301, USA.
18 */
19
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/mtd/mtd.h>
25#include <linux/mtd/nand.h>
26#include <linux/mtd/partitions.h>
27#include <linux/interrupt.h>
28#include <linux/device.h>
29#include <linux/platform_device.h>
30#include <linux/clk.h>
31#include <linux/err.h>
32#include <linux/io.h>
63f1474c
SH
33#include <linux/irq.h>
34#include <linux/completion.h>
d367e37e 35#include <linux/of.h>
6436356b
UKK
36#include <linux/of_device.h>
37#include <linux/of_mtd.h>
34f6e157
SH
38
39#include <asm/mach/flash.h>
82906b13 40#include <linux/platform_data/mtd-mxc_nand.h>
34f6e157
SH
41
42#define DRIVER_NAME "mxc_nand"
43
44/* Addresses for NFC registers */
1bc99180
SH
45#define NFC_V1_V2_BUF_SIZE (host->regs + 0x00)
46#define NFC_V1_V2_BUF_ADDR (host->regs + 0x04)
47#define NFC_V1_V2_FLASH_ADDR (host->regs + 0x06)
48#define NFC_V1_V2_FLASH_CMD (host->regs + 0x08)
49#define NFC_V1_V2_CONFIG (host->regs + 0x0a)
50#define NFC_V1_V2_ECC_STATUS_RESULT (host->regs + 0x0c)
51#define NFC_V1_V2_RSLTMAIN_AREA (host->regs + 0x0e)
52#define NFC_V1_V2_RSLTSPARE_AREA (host->regs + 0x10)
53#define NFC_V1_V2_WRPROT (host->regs + 0x12)
54#define NFC_V1_UNLOCKSTART_BLKADDR (host->regs + 0x14)
55#define NFC_V1_UNLOCKEND_BLKADDR (host->regs + 0x16)
d178e3e8
BS
56#define NFC_V21_UNLOCKSTART_BLKADDR0 (host->regs + 0x20)
57#define NFC_V21_UNLOCKSTART_BLKADDR1 (host->regs + 0x24)
58#define NFC_V21_UNLOCKSTART_BLKADDR2 (host->regs + 0x28)
59#define NFC_V21_UNLOCKSTART_BLKADDR3 (host->regs + 0x2c)
60#define NFC_V21_UNLOCKEND_BLKADDR0 (host->regs + 0x22)
61#define NFC_V21_UNLOCKEND_BLKADDR1 (host->regs + 0x26)
62#define NFC_V21_UNLOCKEND_BLKADDR2 (host->regs + 0x2a)
63#define NFC_V21_UNLOCKEND_BLKADDR3 (host->regs + 0x2e)
1bc99180
SH
64#define NFC_V1_V2_NF_WRPRST (host->regs + 0x18)
65#define NFC_V1_V2_CONFIG1 (host->regs + 0x1a)
66#define NFC_V1_V2_CONFIG2 (host->regs + 0x1c)
67
6e85dfdc 68#define NFC_V2_CONFIG1_ECC_MODE_4 (1 << 0)
1bc99180
SH
69#define NFC_V1_V2_CONFIG1_SP_EN (1 << 2)
70#define NFC_V1_V2_CONFIG1_ECC_EN (1 << 3)
71#define NFC_V1_V2_CONFIG1_INT_MSK (1 << 4)
72#define NFC_V1_V2_CONFIG1_BIG (1 << 5)
73#define NFC_V1_V2_CONFIG1_RST (1 << 6)
74#define NFC_V1_V2_CONFIG1_CE (1 << 7)
b8db2f51
SH
75#define NFC_V2_CONFIG1_ONE_CYCLE (1 << 8)
76#define NFC_V2_CONFIG1_PPB(x) (((x) & 0x3) << 9)
77#define NFC_V2_CONFIG1_FP_INT (1 << 11)
1bc99180
SH
78
79#define NFC_V1_V2_CONFIG2_INT (1 << 15)
80
81/*
82 * Operation modes for the NFC. Valid for v1, v2 and v3
83 * type controllers.
84 */
85#define NFC_CMD (1 << 0)
86#define NFC_ADDR (1 << 1)
87#define NFC_INPUT (1 << 2)
88#define NFC_OUTPUT (1 << 3)
89#define NFC_ID (1 << 4)
90#define NFC_STATUS (1 << 5)
34f6e157 91
71ec5155
SH
92#define NFC_V3_FLASH_CMD (host->regs_axi + 0x00)
93#define NFC_V3_FLASH_ADDR0 (host->regs_axi + 0x04)
94
95#define NFC_V3_CONFIG1 (host->regs_axi + 0x34)
96#define NFC_V3_CONFIG1_SP_EN (1 << 0)
97#define NFC_V3_CONFIG1_RBA(x) (((x) & 0x7 ) << 4)
98
99#define NFC_V3_ECC_STATUS_RESULT (host->regs_axi + 0x38)
100
101#define NFC_V3_LAUNCH (host->regs_axi + 0x40)
102
103#define NFC_V3_WRPROT (host->regs_ip + 0x0)
104#define NFC_V3_WRPROT_LOCK_TIGHT (1 << 0)
105#define NFC_V3_WRPROT_LOCK (1 << 1)
106#define NFC_V3_WRPROT_UNLOCK (1 << 2)
107#define NFC_V3_WRPROT_BLS_UNLOCK (2 << 6)
108
109#define NFC_V3_WRPROT_UNLOCK_BLK_ADD0 (host->regs_ip + 0x04)
110
111#define NFC_V3_CONFIG2 (host->regs_ip + 0x24)
112#define NFC_V3_CONFIG2_PS_512 (0 << 0)
113#define NFC_V3_CONFIG2_PS_2048 (1 << 0)
114#define NFC_V3_CONFIG2_PS_4096 (2 << 0)
115#define NFC_V3_CONFIG2_ONE_CYCLE (1 << 2)
116#define NFC_V3_CONFIG2_ECC_EN (1 << 3)
117#define NFC_V3_CONFIG2_2CMD_PHASES (1 << 4)
118#define NFC_V3_CONFIG2_NUM_ADDR_PHASE0 (1 << 5)
119#define NFC_V3_CONFIG2_ECC_MODE_8 (1 << 6)
71718a8e 120#define NFC_V3_CONFIG2_PPB(x, shift) (((x) & 0x3) << shift)
71ec5155
SH
121#define NFC_V3_CONFIG2_NUM_ADDR_PHASE1(x) (((x) & 0x3) << 12)
122#define NFC_V3_CONFIG2_INT_MSK (1 << 15)
123#define NFC_V3_CONFIG2_ST_CMD(x) (((x) & 0xff) << 24)
124#define NFC_V3_CONFIG2_SPAS(x) (((x) & 0xff) << 16)
125
126#define NFC_V3_CONFIG3 (host->regs_ip + 0x28)
127#define NFC_V3_CONFIG3_ADD_OP(x) (((x) & 0x3) << 0)
128#define NFC_V3_CONFIG3_FW8 (1 << 3)
129#define NFC_V3_CONFIG3_SBB(x) (((x) & 0x7) << 8)
130#define NFC_V3_CONFIG3_NUM_OF_DEVICES(x) (((x) & 0x7) << 12)
131#define NFC_V3_CONFIG3_RBB_MODE (1 << 15)
132#define NFC_V3_CONFIG3_NO_SDMA (1 << 20)
133
134#define NFC_V3_IPC (host->regs_ip + 0x2C)
135#define NFC_V3_IPC_CREQ (1 << 0)
136#define NFC_V3_IPC_INT (1 << 31)
137
138#define NFC_V3_DELAY_LINE (host->regs_ip + 0x34)
34f6e157 139
e4303b25
UKK
140struct mxc_nand_host;
141
142struct mxc_nand_devtype_data {
143 void (*preset)(struct mtd_info *);
144 void (*send_cmd)(struct mxc_nand_host *, uint16_t, int);
145 void (*send_addr)(struct mxc_nand_host *, uint16_t, int);
146 void (*send_page)(struct mtd_info *, unsigned int);
147 void (*send_read_id)(struct mxc_nand_host *);
148 uint16_t (*get_dev_status)(struct mxc_nand_host *);
149 int (*check_int)(struct mxc_nand_host *);
150 void (*irq_control)(struct mxc_nand_host *, int);
6d38af25 151 u32 (*get_ecc_status)(struct mxc_nand_host *);
6dcdf99d 152 struct nand_ecclayout *ecclayout_512, *ecclayout_2k, *ecclayout_4k;
5e05a2d6 153 void (*select_chip)(struct mtd_info *mtd, int chip);
69d023be
UKK
154 int (*correct_data)(struct mtd_info *mtd, u_char *dat,
155 u_char *read_ecc, u_char *calc_ecc);
f48d0f9a
UKK
156
157 /*
158 * On i.MX21 the CONFIG2:INT bit cannot be read if interrupts are masked
159 * (CONFIG1:INT_MSK is set). To handle this the driver uses
160 * enable_irq/disable_irq_nosync instead of CONFIG1:INT_MSK
161 */
162 int irqpending_quirk;
163 int needs_ip;
164
165 size_t regs_offset;
166 size_t spare0_offset;
167 size_t axi_offset;
168
169 int spare_len;
170 int eccbytes;
171 int eccsize;
71718a8e 172 int ppb_shift;
e4303b25
UKK
173};
174
34f6e157
SH
175struct mxc_nand_host {
176 struct mtd_info mtd;
177 struct nand_chip nand;
34f6e157
SH
178 struct device *dev;
179
4b6f05e1
UKK
180 void __iomem *spare0;
181 void __iomem *main_area0;
c6de7e1b
SH
182
183 void __iomem *base;
34f6e157 184 void __iomem *regs;
71ec5155
SH
185 void __iomem *regs_axi;
186 void __iomem *regs_ip;
34f6e157 187 int status_request;
34f6e157
SH
188 struct clk *clk;
189 int clk_act;
190 int irq;
94f77e50 191 int eccsize;
7e7e4730 192 int used_oobsize;
d178e3e8 193 int active_cs;
34f6e157 194
63f1474c 195 struct completion op_completion;
34f6e157 196
f8f9608d
SH
197 uint8_t *data_buf;
198 unsigned int buf_start;
5f97304e 199
e4303b25 200 const struct mxc_nand_devtype_data *devtype_data;
6436356b 201 struct mxc_nand_platform_data pdata;
34f6e157
SH
202};
203
34f6e157 204/* OOB placement block for use with hardware ecc generation */
9467114e 205static struct nand_ecclayout nandv1_hw_eccoob_smallpage = {
34f6e157
SH
206 .eccbytes = 5,
207 .eccpos = {6, 7, 8, 9, 10},
8c1fd89a 208 .oobfree = {{0, 5}, {12, 4}, }
bd3fd62e
VB
209};
210
9467114e 211static struct nand_ecclayout nandv1_hw_eccoob_largepage = {
bd3fd62e
VB
212 .eccbytes = 20,
213 .eccpos = {6, 7, 8, 9, 10, 22, 23, 24, 25, 26,
214 38, 39, 40, 41, 42, 54, 55, 56, 57, 58},
215 .oobfree = {{2, 4}, {11, 10}, {27, 10}, {43, 10}, {59, 5}, }
34f6e157
SH
216};
217
9467114e
SH
218/* OOB description for 512 byte pages with 16 byte OOB */
219static struct nand_ecclayout nandv2_hw_eccoob_smallpage = {
220 .eccbytes = 1 * 9,
221 .eccpos = {
222 7, 8, 9, 10, 11, 12, 13, 14, 15
223 },
224 .oobfree = {
225 {.offset = 0, .length = 5}
226 }
227};
228
229/* OOB description for 2048 byte pages with 64 byte OOB */
230static struct nand_ecclayout nandv2_hw_eccoob_largepage = {
231 .eccbytes = 4 * 9,
232 .eccpos = {
233 7, 8, 9, 10, 11, 12, 13, 14, 15,
234 23, 24, 25, 26, 27, 28, 29, 30, 31,
235 39, 40, 41, 42, 43, 44, 45, 46, 47,
236 55, 56, 57, 58, 59, 60, 61, 62, 63
237 },
238 .oobfree = {
239 {.offset = 2, .length = 4},
240 {.offset = 16, .length = 7},
241 {.offset = 32, .length = 7},
242 {.offset = 48, .length = 7}
243 }
244};
245
2c1c5f19
BS
246/* OOB description for 4096 byte pages with 128 byte OOB */
247static struct nand_ecclayout nandv2_hw_eccoob_4k = {
248 .eccbytes = 8 * 9,
249 .eccpos = {
250 7, 8, 9, 10, 11, 12, 13, 14, 15,
251 23, 24, 25, 26, 27, 28, 29, 30, 31,
252 39, 40, 41, 42, 43, 44, 45, 46, 47,
253 55, 56, 57, 58, 59, 60, 61, 62, 63,
254 71, 72, 73, 74, 75, 76, 77, 78, 79,
255 87, 88, 89, 90, 91, 92, 93, 94, 95,
256 103, 104, 105, 106, 107, 108, 109, 110, 111,
257 119, 120, 121, 122, 123, 124, 125, 126, 127,
258 },
259 .oobfree = {
260 {.offset = 2, .length = 4},
261 {.offset = 16, .length = 7},
262 {.offset = 32, .length = 7},
263 {.offset = 48, .length = 7},
264 {.offset = 64, .length = 7},
265 {.offset = 80, .length = 7},
266 {.offset = 96, .length = 7},
267 {.offset = 112, .length = 7},
268 }
269};
270
b2ac0376 271static const char * const part_probes[] = {
740bb0c4 272 "cmdlinepart", "RedBoot", "ofpart", NULL };
34f6e157 273
096bcc23
SH
274static void memcpy32_fromio(void *trg, const void __iomem *src, size_t size)
275{
276 int i;
277 u32 *t = trg;
278 const __iomem u32 *s = src;
279
280 for (i = 0; i < (size >> 2); i++)
281 *t++ = __raw_readl(s++);
282}
283
0d17fc3e
BS
284static void memcpy16_fromio(void *trg, const void __iomem *src, size_t size)
285{
286 int i;
287 u16 *t = trg;
288 const __iomem u16 *s = src;
289
290 /* We assume that src (IO) is always 32bit aligned */
291 if (PTR_ALIGN(trg, 4) == trg && IS_ALIGNED(size, 4)) {
292 memcpy32_fromio(trg, src, size);
293 return;
294 }
295
296 for (i = 0; i < (size >> 1); i++)
297 *t++ = __raw_readw(s++);
298}
299
33a87a15 300static inline void memcpy32_toio(void __iomem *trg, const void *src, int size)
096bcc23 301{
33a87a15
KV
302 /* __iowrite32_copy use 32bit size values so divide by 4 */
303 __iowrite32_copy(trg, src, size / 4);
096bcc23
SH
304}
305
0d17fc3e
BS
306static void memcpy16_toio(void __iomem *trg, const void *src, int size)
307{
308 int i;
309 __iomem u16 *t = trg;
310 const u16 *s = src;
311
312 /* We assume that trg (IO) is always 32bit aligned */
313 if (PTR_ALIGN(src, 4) == src && IS_ALIGNED(size, 4)) {
314 memcpy32_toio(trg, src, size);
315 return;
316 }
317
318 for (i = 0; i < (size >> 1); i++)
319 __raw_writew(*s++, t++);
320}
321
71ec5155
SH
322static int check_int_v3(struct mxc_nand_host *host)
323{
324 uint32_t tmp;
325
326 tmp = readl(NFC_V3_IPC);
327 if (!(tmp & NFC_V3_IPC_INT))
328 return 0;
329
330 tmp &= ~NFC_V3_IPC_INT;
331 writel(tmp, NFC_V3_IPC);
332
333 return 1;
334}
335
7aaf28ac
SH
336static int check_int_v1_v2(struct mxc_nand_host *host)
337{
338 uint32_t tmp;
339
1bc99180
SH
340 tmp = readw(NFC_V1_V2_CONFIG2);
341 if (!(tmp & NFC_V1_V2_CONFIG2_INT))
7aaf28ac
SH
342 return 0;
343
f48d0f9a 344 if (!host->devtype_data->irqpending_quirk)
63f1474c 345 writew(tmp & ~NFC_V1_V2_CONFIG2_INT, NFC_V1_V2_CONFIG2);
7aaf28ac
SH
346
347 return 1;
348}
349
63f1474c
SH
350static void irq_control_v1_v2(struct mxc_nand_host *host, int activate)
351{
352 uint16_t tmp;
353
354 tmp = readw(NFC_V1_V2_CONFIG1);
355
356 if (activate)
357 tmp &= ~NFC_V1_V2_CONFIG1_INT_MSK;
358 else
359 tmp |= NFC_V1_V2_CONFIG1_INT_MSK;
360
361 writew(tmp, NFC_V1_V2_CONFIG1);
362}
363
364static void irq_control_v3(struct mxc_nand_host *host, int activate)
365{
366 uint32_t tmp;
367
368 tmp = readl(NFC_V3_CONFIG2);
369
370 if (activate)
371 tmp &= ~NFC_V3_CONFIG2_INT_MSK;
372 else
373 tmp |= NFC_V3_CONFIG2_INT_MSK;
374
375 writel(tmp, NFC_V3_CONFIG2);
376}
377
8556958a
UKK
378static void irq_control(struct mxc_nand_host *host, int activate)
379{
f48d0f9a 380 if (host->devtype_data->irqpending_quirk) {
8556958a
UKK
381 if (activate)
382 enable_irq(host->irq);
383 else
384 disable_irq_nosync(host->irq);
385 } else {
e4303b25 386 host->devtype_data->irq_control(host, activate);
8556958a
UKK
387 }
388}
389
6d38af25
UKK
390static u32 get_ecc_status_v1(struct mxc_nand_host *host)
391{
392 return readw(NFC_V1_V2_ECC_STATUS_RESULT);
393}
394
395static u32 get_ecc_status_v2(struct mxc_nand_host *host)
396{
397 return readl(NFC_V1_V2_ECC_STATUS_RESULT);
398}
399
400static u32 get_ecc_status_v3(struct mxc_nand_host *host)
401{
402 return readl(NFC_V3_ECC_STATUS_RESULT);
403}
404
8556958a
UKK
405static irqreturn_t mxc_nfc_irq(int irq, void *dev_id)
406{
407 struct mxc_nand_host *host = dev_id;
408
e4303b25 409 if (!host->devtype_data->check_int(host))
8556958a
UKK
410 return IRQ_NONE;
411
412 irq_control(host, 0);
413
414 complete(&host->op_completion);
415
416 return IRQ_HANDLED;
417}
418
34f6e157
SH
419/* This function polls the NANDFC to wait for the basic operation to
420 * complete by checking the INT bit of config2 register.
421 */
e35d1d8a 422static int wait_op_done(struct mxc_nand_host *host, int useirq)
34f6e157 423{
e35d1d8a
UKK
424 int ret = 0;
425
426 /*
427 * If operation is already complete, don't bother to setup an irq or a
428 * loop.
429 */
430 if (host->devtype_data->check_int(host))
431 return 0;
34f6e157
SH
432
433 if (useirq) {
e35d1d8a
UKK
434 unsigned long timeout;
435
436 reinit_completion(&host->op_completion);
437
438 irq_control(host, 1);
439
440 timeout = wait_for_completion_timeout(&host->op_completion, HZ);
441 if (!timeout && !host->devtype_data->check_int(host)) {
442 dev_dbg(host->dev, "timeout waiting for irq\n");
443 ret = -ETIMEDOUT;
34f6e157
SH
444 }
445 } else {
e35d1d8a
UKK
446 int max_retries = 8000;
447 int done;
7aaf28ac 448
e35d1d8a 449 do {
34f6e157 450 udelay(1);
e35d1d8a
UKK
451
452 done = host->devtype_data->check_int(host);
453 if (done)
454 break;
455
456 } while (--max_retries);
457
458 if (!done) {
459 dev_dbg(host->dev, "timeout polling for completion\n");
460 ret = -ETIMEDOUT;
34f6e157 461 }
34f6e157 462 }
e35d1d8a
UKK
463
464 WARN_ONCE(ret < 0, "timeout! useirq=%d\n", useirq);
465
466 return ret;
34f6e157
SH
467}
468
71ec5155
SH
469static void send_cmd_v3(struct mxc_nand_host *host, uint16_t cmd, int useirq)
470{
471 /* fill command */
472 writel(cmd, NFC_V3_FLASH_CMD);
473
474 /* send out command */
475 writel(NFC_CMD, NFC_V3_LAUNCH);
476
477 /* Wait for operation to complete */
478 wait_op_done(host, useirq);
479}
480
34f6e157
SH
481/* This function issues the specified command to the NAND device and
482 * waits for completion. */
5f97304e 483static void send_cmd_v1_v2(struct mxc_nand_host *host, uint16_t cmd, int useirq)
34f6e157 484{
289c0522 485 pr_debug("send_cmd(host, 0x%x, %d)\n", cmd, useirq);
34f6e157 486
1bc99180
SH
487 writew(cmd, NFC_V1_V2_FLASH_CMD);
488 writew(NFC_CMD, NFC_V1_V2_CONFIG2);
34f6e157 489
f48d0f9a 490 if (host->devtype_data->irqpending_quirk && (cmd == NAND_CMD_RESET)) {
a47bfd2e
IC
491 int max_retries = 100;
492 /* Reset completion is indicated by NFC_CONFIG2 */
493 /* being set to 0 */
494 while (max_retries-- > 0) {
1bc99180 495 if (readw(NFC_V1_V2_CONFIG2) == 0) {
a47bfd2e
IC
496 break;
497 }
498 udelay(1);
499 }
500 if (max_retries < 0)
0a32a102 501 pr_debug("%s: RESET failed\n", __func__);
a47bfd2e
IC
502 } else {
503 /* Wait for operation to complete */
504 wait_op_done(host, useirq);
505 }
34f6e157
SH
506}
507
71ec5155
SH
508static void send_addr_v3(struct mxc_nand_host *host, uint16_t addr, int islast)
509{
510 /* fill address */
511 writel(addr, NFC_V3_FLASH_ADDR0);
512
513 /* send out address */
514 writel(NFC_ADDR, NFC_V3_LAUNCH);
515
516 wait_op_done(host, 0);
517}
518
34f6e157
SH
519/* This function sends an address (or partial address) to the
520 * NAND device. The address is used to select the source/destination for
521 * a NAND command. */
5f97304e 522static void send_addr_v1_v2(struct mxc_nand_host *host, uint16_t addr, int islast)
34f6e157 523{
289c0522 524 pr_debug("send_addr(host, 0x%x %d)\n", addr, islast);
34f6e157 525
1bc99180
SH
526 writew(addr, NFC_V1_V2_FLASH_ADDR);
527 writew(NFC_ADDR, NFC_V1_V2_CONFIG2);
34f6e157
SH
528
529 /* Wait for operation to complete */
c110eaf4 530 wait_op_done(host, islast);
34f6e157
SH
531}
532
71ec5155
SH
533static void send_page_v3(struct mtd_info *mtd, unsigned int ops)
534{
4bd4ebcc 535 struct nand_chip *nand_chip = mtd_to_nand(mtd);
71ec5155
SH
536 struct mxc_nand_host *host = nand_chip->priv;
537 uint32_t tmp;
538
539 tmp = readl(NFC_V3_CONFIG1);
540 tmp &= ~(7 << 4);
541 writel(tmp, NFC_V3_CONFIG1);
542
543 /* transfer data from NFC ram to nand */
544 writel(ops, NFC_V3_LAUNCH);
545
546 wait_op_done(host, false);
547}
548
6d38af25
UKK
549static void send_page_v2(struct mtd_info *mtd, unsigned int ops)
550{
4bd4ebcc 551 struct nand_chip *nand_chip = mtd_to_nand(mtd);
6d38af25
UKK
552 struct mxc_nand_host *host = nand_chip->priv;
553
554 /* NANDFC buffer 0 is used for page read/write */
555 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
556
557 writew(ops, NFC_V1_V2_CONFIG2);
558
559 /* Wait for operation to complete */
560 wait_op_done(host, true);
561}
562
563static void send_page_v1(struct mtd_info *mtd, unsigned int ops)
34f6e157 564{
4bd4ebcc 565 struct nand_chip *nand_chip = mtd_to_nand(mtd);
2d69c7fa 566 struct mxc_nand_host *host = nand_chip->priv;
c5d23f1b 567 int bufs, i;
34f6e157 568
6d38af25 569 if (mtd->writesize > 512)
c5d23f1b
SH
570 bufs = 4;
571 else
572 bufs = 1;
34f6e157 573
c5d23f1b 574 for (i = 0; i < bufs; i++) {
34f6e157 575
c5d23f1b 576 /* NANDFC buffer 0 is used for page read/write */
d178e3e8 577 writew((host->active_cs << 4) | i, NFC_V1_V2_BUF_ADDR);
34f6e157 578
1bc99180 579 writew(ops, NFC_V1_V2_CONFIG2);
34f6e157 580
c5d23f1b 581 /* Wait for operation to complete */
c110eaf4 582 wait_op_done(host, true);
34f6e157 583 }
34f6e157
SH
584}
585
71ec5155
SH
586static void send_read_id_v3(struct mxc_nand_host *host)
587{
588 /* Read ID into main buffer */
589 writel(NFC_ID, NFC_V3_LAUNCH);
590
591 wait_op_done(host, true);
592
096bcc23 593 memcpy32_fromio(host->data_buf, host->main_area0, 16);
71ec5155
SH
594}
595
34f6e157 596/* Request the NANDFC to perform a read of the NAND device ID. */
5f97304e 597static void send_read_id_v1_v2(struct mxc_nand_host *host)
34f6e157 598{
34f6e157 599 /* NANDFC buffer 0 is used for device ID output */
d178e3e8 600 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
34f6e157 601
1bc99180 602 writew(NFC_ID, NFC_V1_V2_CONFIG2);
34f6e157
SH
603
604 /* Wait for operation to complete */
c110eaf4 605 wait_op_done(host, true);
34f6e157 606
096bcc23 607 memcpy32_fromio(host->data_buf, host->main_area0, 16);
34f6e157
SH
608}
609
71ec5155
SH
610static uint16_t get_dev_status_v3(struct mxc_nand_host *host)
611{
612 writew(NFC_STATUS, NFC_V3_LAUNCH);
613 wait_op_done(host, true);
614
615 return readl(NFC_V3_CONFIG1) >> 16;
616}
617
34f6e157
SH
618/* This function requests the NANDFC to perform a read of the
619 * NAND device status and returns the current status. */
5f97304e 620static uint16_t get_dev_status_v1_v2(struct mxc_nand_host *host)
34f6e157 621{
c29c607a 622 void __iomem *main_buf = host->main_area0;
34f6e157 623 uint32_t store;
f06368f7 624 uint16_t ret;
34f6e157 625
d178e3e8 626 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
34f6e157 627
c29c607a
SH
628 /*
629 * The device status is stored in main_area0. To
630 * prevent corruption of the buffer save the value
631 * and restore it afterwards.
632 */
34f6e157 633 store = readl(main_buf);
34f6e157 634
1bc99180 635 writew(NFC_STATUS, NFC_V1_V2_CONFIG2);
c110eaf4 636 wait_op_done(host, true);
34f6e157 637
34f6e157 638 ret = readw(main_buf);
c29c607a 639
34f6e157
SH
640 writel(store, main_buf);
641
642 return ret;
643}
644
645/* This functions is used by upper layer to checks if device is ready */
646static int mxc_nand_dev_ready(struct mtd_info *mtd)
647{
648 /*
649 * NFC handles R/B internally. Therefore, this function
650 * always returns status as ready.
651 */
652 return 1;
653}
654
655static void mxc_nand_enable_hwecc(struct mtd_info *mtd, int mode)
656{
657 /*
658 * If HW ECC is enabled, we turn it on during init. There is
659 * no need to enable again here.
660 */
661}
662
94f77e50 663static int mxc_nand_correct_data_v1(struct mtd_info *mtd, u_char *dat,
34f6e157
SH
664 u_char *read_ecc, u_char *calc_ecc)
665{
4bd4ebcc 666 struct nand_chip *nand_chip = mtd_to_nand(mtd);
34f6e157
SH
667 struct mxc_nand_host *host = nand_chip->priv;
668
669 /*
670 * 1-Bit errors are automatically corrected in HW. No need for
671 * additional correction. 2-Bit errors cannot be corrected by
672 * HW ECC, so we need to return failure
673 */
6d38af25 674 uint16_t ecc_status = get_ecc_status_v1(host);
34f6e157
SH
675
676 if (((ecc_status & 0x3) == 2) || ((ecc_status >> 2) == 2)) {
289c0522 677 pr_debug("MXC_NAND: HWECC uncorrectable 2-bit ECC error\n");
34f6e157
SH
678 return -1;
679 }
680
681 return 0;
682}
683
94f77e50
SH
684static int mxc_nand_correct_data_v2_v3(struct mtd_info *mtd, u_char *dat,
685 u_char *read_ecc, u_char *calc_ecc)
686{
4bd4ebcc 687 struct nand_chip *nand_chip = mtd_to_nand(mtd);
94f77e50
SH
688 struct mxc_nand_host *host = nand_chip->priv;
689 u32 ecc_stat, err;
690 int no_subpages = 1;
691 int ret = 0;
692 u8 ecc_bit_mask, err_limit;
693
694 ecc_bit_mask = (host->eccsize == 4) ? 0x7 : 0xf;
695 err_limit = (host->eccsize == 4) ? 0x4 : 0x8;
696
697 no_subpages = mtd->writesize >> 9;
698
6d38af25 699 ecc_stat = host->devtype_data->get_ecc_status(host);
94f77e50
SH
700
701 do {
702 err = ecc_stat & ecc_bit_mask;
703 if (err > err_limit) {
704 printk(KERN_WARNING "UnCorrectable RS-ECC Error\n");
705 return -1;
706 } else {
707 ret += err;
708 }
709 ecc_stat >>= 4;
710 } while (--no_subpages);
711
94f77e50
SH
712 pr_debug("%d Symbol Correctable RS-ECC Error\n", ret);
713
714 return ret;
715}
716
34f6e157
SH
717static int mxc_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
718 u_char *ecc_code)
719{
720 return 0;
721}
722
723static u_char mxc_nand_read_byte(struct mtd_info *mtd)
724{
4bd4ebcc 725 struct nand_chip *nand_chip = mtd_to_nand(mtd);
34f6e157 726 struct mxc_nand_host *host = nand_chip->priv;
f8f9608d 727 uint8_t ret;
34f6e157
SH
728
729 /* Check for status request */
730 if (host->status_request)
e4303b25 731 return host->devtype_data->get_dev_status(host) & 0xFF;
34f6e157 732
3f410690
UKK
733 if (nand_chip->options & NAND_BUSWIDTH_16) {
734 /* only take the lower byte of each word */
735 ret = *(uint16_t *)(host->data_buf + host->buf_start);
736
737 host->buf_start += 2;
738 } else {
739 ret = *(uint8_t *)(host->data_buf + host->buf_start);
740 host->buf_start++;
741 }
34f6e157 742
3f410690 743 pr_debug("%s: ret=0x%hhx (start=%u)\n", __func__, ret, host->buf_start);
34f6e157
SH
744 return ret;
745}
746
747static uint16_t mxc_nand_read_word(struct mtd_info *mtd)
748{
4bd4ebcc 749 struct nand_chip *nand_chip = mtd_to_nand(mtd);
34f6e157 750 struct mxc_nand_host *host = nand_chip->priv;
f8f9608d 751 uint16_t ret;
34f6e157 752
f8f9608d
SH
753 ret = *(uint16_t *)(host->data_buf + host->buf_start);
754 host->buf_start += 2;
34f6e157
SH
755
756 return ret;
757}
758
759/* Write data of length len to buffer buf. The data to be
760 * written on NAND Flash is first copied to RAMbuffer. After the Data Input
761 * Operation by the NFC, the data is written to NAND Flash */
762static void mxc_nand_write_buf(struct mtd_info *mtd,
763 const u_char *buf, int len)
764{
4bd4ebcc 765 struct nand_chip *nand_chip = mtd_to_nand(mtd);
34f6e157 766 struct mxc_nand_host *host = nand_chip->priv;
f8f9608d
SH
767 u16 col = host->buf_start;
768 int n = mtd->oobsize + mtd->writesize - col;
34f6e157 769
f8f9608d 770 n = min(n, len);
34f6e157 771
f8f9608d 772 memcpy(host->data_buf + col, buf, n);
34f6e157 773
f8f9608d 774 host->buf_start += n;
34f6e157
SH
775}
776
777/* Read the data buffer from the NAND Flash. To read the data from NAND
778 * Flash first the data output cycle is initiated by the NFC, which copies
779 * the data to RAMbuffer. This data of length len is then copied to buffer buf.
780 */
781static void mxc_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
782{
4bd4ebcc 783 struct nand_chip *nand_chip = mtd_to_nand(mtd);
34f6e157 784 struct mxc_nand_host *host = nand_chip->priv;
f8f9608d
SH
785 u16 col = host->buf_start;
786 int n = mtd->oobsize + mtd->writesize - col;
34f6e157 787
f8f9608d 788 n = min(n, len);
34f6e157 789
5d9d9936 790 memcpy(buf, host->data_buf + col, n);
34f6e157 791
5d9d9936 792 host->buf_start += n;
34f6e157
SH
793}
794
34f6e157
SH
795/* This function is used by upper layer for select and
796 * deselect of the NAND chip */
5e05a2d6 797static void mxc_nand_select_chip_v1_v3(struct mtd_info *mtd, int chip)
34f6e157 798{
4bd4ebcc 799 struct nand_chip *nand_chip = mtd_to_nand(mtd);
34f6e157
SH
800 struct mxc_nand_host *host = nand_chip->priv;
801
d178e3e8 802 if (chip == -1) {
34f6e157
SH
803 /* Disable the NFC clock */
804 if (host->clk_act) {
97c3213f 805 clk_disable_unprepare(host->clk);
34f6e157
SH
806 host->clk_act = 0;
807 }
d178e3e8
BS
808 return;
809 }
810
811 if (!host->clk_act) {
34f6e157 812 /* Enable the NFC clock */
97c3213f 813 clk_prepare_enable(host->clk);
d178e3e8
BS
814 host->clk_act = 1;
815 }
5e05a2d6 816}
34f6e157 817
5e05a2d6
UKK
818static void mxc_nand_select_chip_v2(struct mtd_info *mtd, int chip)
819{
4bd4ebcc 820 struct nand_chip *nand_chip = mtd_to_nand(mtd);
5e05a2d6
UKK
821 struct mxc_nand_host *host = nand_chip->priv;
822
823 if (chip == -1) {
824 /* Disable the NFC clock */
825 if (host->clk_act) {
3d059693 826 clk_disable_unprepare(host->clk);
5e05a2d6
UKK
827 host->clk_act = 0;
828 }
829 return;
830 }
34f6e157 831
5e05a2d6
UKK
832 if (!host->clk_act) {
833 /* Enable the NFC clock */
3d059693 834 clk_prepare_enable(host->clk);
5e05a2d6 835 host->clk_act = 1;
34f6e157 836 }
5e05a2d6
UKK
837
838 host->active_cs = chip;
839 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
34f6e157
SH
840}
841
f8f9608d 842/*
35d5d20e
UKK
843 * The controller splits a page into data chunks of 512 bytes + partial oob.
844 * There are writesize / 512 such chunks, the size of the partial oob parts is
845 * oobsize / #chunks rounded down to a multiple of 2. The last oob chunk then
846 * contains additionally the byte lost by rounding (if any).
847 * This function handles the needed shuffling between host->data_buf (which
848 * holds a page in natural order, i.e. writesize bytes data + oobsize bytes
849 * spare) and the NFC buffer.
f8f9608d
SH
850 */
851static void copy_spare(struct mtd_info *mtd, bool bfrom)
34f6e157 852{
4bd4ebcc 853 struct nand_chip *this = mtd_to_nand(mtd);
f8f9608d 854 struct mxc_nand_host *host = this->priv;
35d5d20e
UKK
855 u16 i, oob_chunk_size;
856 u16 num_chunks = mtd->writesize / 512;
857
f8f9608d 858 u8 *d = host->data_buf + mtd->writesize;
4b6f05e1 859 u8 __iomem *s = host->spare0;
35d5d20e 860 u16 sparebuf_size = host->devtype_data->spare_len;
f8f9608d 861
35d5d20e 862 /* size of oob chunk for all but possibly the last one */
7e7e4730 863 oob_chunk_size = (host->used_oobsize / num_chunks) & ~1;
f8f9608d
SH
864
865 if (bfrom) {
35d5d20e 866 for (i = 0; i < num_chunks - 1; i++)
0d17fc3e 867 memcpy16_fromio(d + i * oob_chunk_size,
35d5d20e
UKK
868 s + i * sparebuf_size,
869 oob_chunk_size);
870
871 /* the last chunk */
0d17fc3e 872 memcpy16_fromio(d + i * oob_chunk_size,
35d5d20e 873 s + i * sparebuf_size,
7e7e4730 874 host->used_oobsize - i * oob_chunk_size);
f8f9608d 875 } else {
35d5d20e 876 for (i = 0; i < num_chunks - 1; i++)
0d17fc3e 877 memcpy16_toio(&s[i * sparebuf_size],
35d5d20e
UKK
878 &d[i * oob_chunk_size],
879 oob_chunk_size);
880
881 /* the last chunk */
e5a5d92d 882 memcpy16_toio(&s[i * sparebuf_size],
35d5d20e 883 &d[i * oob_chunk_size],
7e7e4730 884 host->used_oobsize - i * oob_chunk_size);
34f6e157 885 }
f8f9608d 886}
34f6e157 887
c4ca3997
UKK
888/*
889 * MXC NANDFC can only perform full page+spare or spare-only read/write. When
890 * the upper layers perform a read/write buf operation, the saved column address
891 * is used to index into the full page. So usually this function is called with
892 * column == 0 (unless no column cycle is needed indicated by column == -1)
893 */
a3e65b64
SH
894static void mxc_do_addr_cycle(struct mtd_info *mtd, int column, int page_addr)
895{
4bd4ebcc 896 struct nand_chip *nand_chip = mtd_to_nand(mtd);
a3e65b64 897 struct mxc_nand_host *host = nand_chip->priv;
34f6e157
SH
898
899 /* Write out column address, if necessary */
900 if (column != -1) {
c4ca3997
UKK
901 host->devtype_data->send_addr(host, column & 0xff,
902 page_addr == -1);
2d69c7fa 903 if (mtd->writesize > 512)
34f6e157 904 /* another col addr cycle for 2k page */
c4ca3997
UKK
905 host->devtype_data->send_addr(host,
906 (column >> 8) & 0xff,
907 false);
34f6e157
SH
908 }
909
910 /* Write out page address, if necessary */
911 if (page_addr != -1) {
912 /* paddr_0 - p_addr_7 */
e4303b25 913 host->devtype_data->send_addr(host, (page_addr & 0xff), false);
34f6e157 914
2d69c7fa 915 if (mtd->writesize > 512) {
bd3fd62e
VB
916 if (mtd->size >= 0x10000000) {
917 /* paddr_8 - paddr_15 */
e4303b25
UKK
918 host->devtype_data->send_addr(host,
919 (page_addr >> 8) & 0xff,
920 false);
921 host->devtype_data->send_addr(host,
922 (page_addr >> 16) & 0xff,
923 true);
bd3fd62e
VB
924 } else
925 /* paddr_8 - paddr_15 */
e4303b25
UKK
926 host->devtype_data->send_addr(host,
927 (page_addr >> 8) & 0xff, true);
34f6e157
SH
928 } else {
929 /* One more address cycle for higher density devices */
930 if (mtd->size >= 0x4000000) {
931 /* paddr_8 - paddr_15 */
e4303b25
UKK
932 host->devtype_data->send_addr(host,
933 (page_addr >> 8) & 0xff,
934 false);
935 host->devtype_data->send_addr(host,
936 (page_addr >> 16) & 0xff,
937 true);
34f6e157
SH
938 } else
939 /* paddr_8 - paddr_15 */
e4303b25
UKK
940 host->devtype_data->send_addr(host,
941 (page_addr >> 8) & 0xff, true);
34f6e157
SH
942 }
943 }
a3e65b64
SH
944}
945
6e85dfdc
SH
946/*
947 * v2 and v3 type controllers can do 4bit or 8bit ecc depending
948 * on how much oob the nand chip has. For 8bit ecc we need at least
949 * 26 bytes of oob data per 512 byte block.
950 */
951static int get_eccsize(struct mtd_info *mtd)
952{
953 int oobbytes_per_512 = 0;
954
955 oobbytes_per_512 = mtd->oobsize * 512 / mtd->writesize;
956
957 if (oobbytes_per_512 < 26)
958 return 4;
959 else
960 return 8;
961}
962
8eeb4c52
BS
963static void ecc_8bit_layout_4k(struct nand_ecclayout *layout)
964{
965 int i, j;
966
967 layout->eccbytes = 8*18;
968 for (i = 0; i < 8; i++)
969 for (j = 0; j < 18; j++)
970 layout->eccpos[i*18 + j] = i*26 + j + 7;
971
972 layout->oobfree[0].offset = 2;
973 layout->oobfree[0].length = 4;
974 for (i = 1; i < 8; i++) {
975 layout->oobfree[i].offset = i*26;
976 layout->oobfree[i].length = 7;
977 }
978}
979
6d38af25 980static void preset_v1(struct mtd_info *mtd)
d4840180 981{
4bd4ebcc 982 struct nand_chip *nand_chip = mtd_to_nand(mtd);
d4840180 983 struct mxc_nand_host *host = nand_chip->priv;
b8db2f51
SH
984 uint16_t config1 = 0;
985
1f42adc8 986 if (nand_chip->ecc.mode == NAND_ECC_HW && mtd->writesize)
b8db2f51
SH
987 config1 |= NFC_V1_V2_CONFIG1_ECC_EN;
988
f48d0f9a 989 if (!host->devtype_data->irqpending_quirk)
6d38af25
UKK
990 config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
991
992 host->eccsize = 1;
993
994 writew(config1, NFC_V1_V2_CONFIG1);
995 /* preset operation */
996
997 /* Unlock the internal RAM Buffer */
998 writew(0x2, NFC_V1_V2_CONFIG);
999
1000 /* Blocks to be unlocked */
1001 writew(0x0, NFC_V1_UNLOCKSTART_BLKADDR);
1002 writew(0xffff, NFC_V1_UNLOCKEND_BLKADDR);
1003
1004 /* Unlock Block Command for given address range */
1005 writew(0x4, NFC_V1_V2_WRPROT);
1006}
1007
1008static void preset_v2(struct mtd_info *mtd)
d4840180 1009{
4bd4ebcc 1010 struct nand_chip *nand_chip = mtd_to_nand(mtd);
d4840180 1011 struct mxc_nand_host *host = nand_chip->priv;
b8db2f51
SH
1012 uint16_t config1 = 0;
1013
6d38af25 1014 config1 |= NFC_V2_CONFIG1_FP_INT;
b8db2f51 1015
f48d0f9a 1016 if (!host->devtype_data->irqpending_quirk)
b8db2f51 1017 config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
6e85dfdc 1018
6d38af25 1019 if (mtd->writesize) {
b8db2f51
SH
1020 uint16_t pages_per_block = mtd->erasesize / mtd->writesize;
1021
1f42adc8
UKK
1022 if (nand_chip->ecc.mode == NAND_ECC_HW)
1023 config1 |= NFC_V1_V2_CONFIG1_ECC_EN;
1024
6e85dfdc
SH
1025 host->eccsize = get_eccsize(mtd);
1026 if (host->eccsize == 4)
b8db2f51
SH
1027 config1 |= NFC_V2_CONFIG1_ECC_MODE_4;
1028
1029 config1 |= NFC_V2_CONFIG1_PPB(ffs(pages_per_block) - 6);
d4840180 1030 } else {
6e85dfdc 1031 host->eccsize = 1;
d4840180 1032 }
6e85dfdc 1033
b8db2f51 1034 writew(config1, NFC_V1_V2_CONFIG1);
d4840180
IC
1035 /* preset operation */
1036
1037 /* Unlock the internal RAM Buffer */
1bc99180 1038 writew(0x2, NFC_V1_V2_CONFIG);
d4840180
IC
1039
1040 /* Blocks to be unlocked */
6d38af25
UKK
1041 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR0);
1042 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR1);
1043 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR2);
1044 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR3);
1045 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR0);
1046 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR1);
1047 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR2);
1048 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR3);
d4840180
IC
1049
1050 /* Unlock Block Command for given address range */
1bc99180 1051 writew(0x4, NFC_V1_V2_WRPROT);
d4840180
IC
1052}
1053
71ec5155
SH
1054static void preset_v3(struct mtd_info *mtd)
1055{
4bd4ebcc 1056 struct nand_chip *chip = mtd_to_nand(mtd);
71ec5155
SH
1057 struct mxc_nand_host *host = chip->priv;
1058 uint32_t config2, config3;
1059 int i, addr_phases;
1060
1061 writel(NFC_V3_CONFIG1_RBA(0), NFC_V3_CONFIG1);
1062 writel(NFC_V3_IPC_CREQ, NFC_V3_IPC);
1063
1064 /* Unlock the internal RAM Buffer */
1065 writel(NFC_V3_WRPROT_BLS_UNLOCK | NFC_V3_WRPROT_UNLOCK,
1066 NFC_V3_WRPROT);
1067
1068 /* Blocks to be unlocked */
1069 for (i = 0; i < NAND_MAX_CHIPS; i++)
1b15b1f5 1070 writel(0xffff << 16, NFC_V3_WRPROT_UNLOCK_BLK_ADD0 + (i << 2));
71ec5155
SH
1071
1072 writel(0, NFC_V3_IPC);
1073
1074 config2 = NFC_V3_CONFIG2_ONE_CYCLE |
1075 NFC_V3_CONFIG2_2CMD_PHASES |
1076 NFC_V3_CONFIG2_SPAS(mtd->oobsize >> 1) |
1077 NFC_V3_CONFIG2_ST_CMD(0x70) |
63f1474c 1078 NFC_V3_CONFIG2_INT_MSK |
71ec5155
SH
1079 NFC_V3_CONFIG2_NUM_ADDR_PHASE0;
1080
71ec5155
SH
1081 addr_phases = fls(chip->pagemask) >> 3;
1082
1083 if (mtd->writesize == 2048) {
1084 config2 |= NFC_V3_CONFIG2_PS_2048;
1085 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
1086 } else if (mtd->writesize == 4096) {
1087 config2 |= NFC_V3_CONFIG2_PS_4096;
1088 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
1089 } else {
1090 config2 |= NFC_V3_CONFIG2_PS_512;
1091 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases - 1);
1092 }
1093
1094 if (mtd->writesize) {
1f42adc8
UKK
1095 if (chip->ecc.mode == NAND_ECC_HW)
1096 config2 |= NFC_V3_CONFIG2_ECC_EN;
1097
71718a8e
SH
1098 config2 |= NFC_V3_CONFIG2_PPB(
1099 ffs(mtd->erasesize / mtd->writesize) - 6,
1100 host->devtype_data->ppb_shift);
71ec5155
SH
1101 host->eccsize = get_eccsize(mtd);
1102 if (host->eccsize == 8)
1103 config2 |= NFC_V3_CONFIG2_ECC_MODE_8;
1104 }
1105
1106 writel(config2, NFC_V3_CONFIG2);
1107
1108 config3 = NFC_V3_CONFIG3_NUM_OF_DEVICES(0) |
1109 NFC_V3_CONFIG3_NO_SDMA |
1110 NFC_V3_CONFIG3_RBB_MODE |
1111 NFC_V3_CONFIG3_SBB(6) | /* Reset default */
1112 NFC_V3_CONFIG3_ADD_OP(0);
1113
1114 if (!(chip->options & NAND_BUSWIDTH_16))
1115 config3 |= NFC_V3_CONFIG3_FW8;
1116
1117 writel(config3, NFC_V3_CONFIG3);
1118
1119 writel(0, NFC_V3_DELAY_LINE);
d4840180
IC
1120}
1121
34f6e157
SH
1122/* Used by the upper layer to write command to NAND Flash for
1123 * different operations to be carried out on NAND Flash */
1124static void mxc_nand_command(struct mtd_info *mtd, unsigned command,
1125 int column, int page_addr)
1126{
4bd4ebcc 1127 struct nand_chip *nand_chip = mtd_to_nand(mtd);
34f6e157 1128 struct mxc_nand_host *host = nand_chip->priv;
34f6e157 1129
289c0522 1130 pr_debug("mxc_nand_command (cmd = 0x%x, col = 0x%x, page = 0x%x)\n",
34f6e157
SH
1131 command, column, page_addr);
1132
1133 /* Reset command state information */
1134 host->status_request = false;
34f6e157 1135
34f6e157 1136 /* Command pre-processing step */
34f6e157 1137 switch (command) {
d4840180 1138 case NAND_CMD_RESET:
e4303b25
UKK
1139 host->devtype_data->preset(mtd);
1140 host->devtype_data->send_cmd(host, command, false);
d4840180 1141 break;
34f6e157 1142
34f6e157 1143 case NAND_CMD_STATUS:
f8f9608d 1144 host->buf_start = 0;
34f6e157 1145 host->status_request = true;
34f6e157 1146
e4303b25 1147 host->devtype_data->send_cmd(host, command, true);
c4ca3997
UKK
1148 WARN_ONCE(column != -1 || page_addr != -1,
1149 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1150 command, column, page_addr);
89121a6b 1151 mxc_do_addr_cycle(mtd, column, page_addr);
34f6e157
SH
1152 break;
1153
34f6e157 1154 case NAND_CMD_READ0:
34f6e157 1155 case NAND_CMD_READOOB:
89121a6b
SH
1156 if (command == NAND_CMD_READ0)
1157 host->buf_start = column;
1158 else
1159 host->buf_start = column + mtd->writesize;
f8f9608d 1160
5ea32021 1161 command = NAND_CMD_READ0; /* only READ0 is valid */
89121a6b 1162
e4303b25 1163 host->devtype_data->send_cmd(host, command, false);
c4ca3997
UKK
1164 WARN_ONCE(column < 0,
1165 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1166 command, column, page_addr);
1167 mxc_do_addr_cycle(mtd, 0, page_addr);
89121a6b 1168
2d69c7fa 1169 if (mtd->writesize > 512)
e4303b25
UKK
1170 host->devtype_data->send_cmd(host,
1171 NAND_CMD_READSTART, true);
c5d23f1b 1172
e4303b25 1173 host->devtype_data->send_page(mtd, NFC_OUTPUT);
89121a6b 1174
096bcc23
SH
1175 memcpy32_fromio(host->data_buf, host->main_area0,
1176 mtd->writesize);
89121a6b 1177 copy_spare(mtd, true);
34f6e157
SH
1178 break;
1179
34f6e157 1180 case NAND_CMD_SEQIN:
5ea32021
SH
1181 if (column >= mtd->writesize)
1182 /* call ourself to read a page */
1183 mxc_nand_command(mtd, NAND_CMD_READ0, 0, page_addr);
34f6e157 1184
5ea32021 1185 host->buf_start = column;
89121a6b 1186
e4303b25 1187 host->devtype_data->send_cmd(host, command, false);
c4ca3997
UKK
1188 WARN_ONCE(column < -1,
1189 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1190 command, column, page_addr);
1191 mxc_do_addr_cycle(mtd, 0, page_addr);
34f6e157
SH
1192 break;
1193
1194 case NAND_CMD_PAGEPROG:
096bcc23 1195 memcpy32_toio(host->main_area0, host->data_buf, mtd->writesize);
f8f9608d 1196 copy_spare(mtd, false);
e4303b25
UKK
1197 host->devtype_data->send_page(mtd, NFC_INPUT);
1198 host->devtype_data->send_cmd(host, command, true);
c4ca3997
UKK
1199 WARN_ONCE(column != -1 || page_addr != -1,
1200 "Unexpected column/row value (cmd=%u, col=%d, row=%d)\n",
1201 command, column, page_addr);
89121a6b 1202 mxc_do_addr_cycle(mtd, column, page_addr);
34f6e157
SH
1203 break;
1204
34f6e157 1205 case NAND_CMD_READID:
e4303b25 1206 host->devtype_data->send_cmd(host, command, true);
89121a6b 1207 mxc_do_addr_cycle(mtd, column, page_addr);
e4303b25 1208 host->devtype_data->send_read_id(host);
c4ca3997 1209 host->buf_start = 0;
34f6e157
SH
1210 break;
1211
89121a6b 1212 case NAND_CMD_ERASE1:
34f6e157 1213 case NAND_CMD_ERASE2:
e4303b25 1214 host->devtype_data->send_cmd(host, command, false);
c4ca3997
UKK
1215 WARN_ONCE(column != -1,
1216 "Unexpected column value (cmd=%u, col=%d)\n",
1217 command, column);
89121a6b
SH
1218 mxc_do_addr_cycle(mtd, column, page_addr);
1219
3d6e81c0
UKK
1220 break;
1221 case NAND_CMD_PARAM:
1222 host->devtype_data->send_cmd(host, command, false);
1223 mxc_do_addr_cycle(mtd, column, page_addr);
1224 host->devtype_data->send_page(mtd, NFC_OUTPUT);
1225 memcpy32_fromio(host->data_buf, host->main_area0, 512);
1226 host->buf_start = 0;
34f6e157 1227 break;
98ebb521
UKK
1228 default:
1229 WARN_ONCE(1, "Unimplemented command (cmd=%u)\n",
1230 command);
1231 break;
34f6e157
SH
1232 }
1233}
1234
f1372055
SH
1235/*
1236 * The generic flash bbt decriptors overlap with our ecc
1237 * hardware, so define some i.MX specific ones.
1238 */
1239static uint8_t bbt_pattern[] = { 'B', 'b', 't', '0' };
1240static uint8_t mirror_pattern[] = { '1', 't', 'b', 'B' };
1241
1242static struct nand_bbt_descr bbt_main_descr = {
1243 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1244 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1245 .offs = 0,
1246 .len = 4,
1247 .veroffs = 4,
1248 .maxblocks = 4,
1249 .pattern = bbt_pattern,
1250};
1251
1252static struct nand_bbt_descr bbt_mirror_descr = {
1253 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1254 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1255 .offs = 0,
1256 .len = 4,
1257 .veroffs = 4,
1258 .maxblocks = 4,
1259 .pattern = mirror_pattern,
1260};
1261
f48d0f9a 1262/* v1 + irqpending_quirk: i.MX21 */
e4303b25 1263static const struct mxc_nand_devtype_data imx21_nand_devtype_data = {
6d38af25 1264 .preset = preset_v1,
e4303b25
UKK
1265 .send_cmd = send_cmd_v1_v2,
1266 .send_addr = send_addr_v1_v2,
6d38af25 1267 .send_page = send_page_v1,
e4303b25
UKK
1268 .send_read_id = send_read_id_v1_v2,
1269 .get_dev_status = get_dev_status_v1_v2,
1270 .check_int = check_int_v1_v2,
1271 .irq_control = irq_control_v1_v2,
6d38af25 1272 .get_ecc_status = get_ecc_status_v1,
6dcdf99d
UKK
1273 .ecclayout_512 = &nandv1_hw_eccoob_smallpage,
1274 .ecclayout_2k = &nandv1_hw_eccoob_largepage,
1275 .ecclayout_4k = &nandv1_hw_eccoob_smallpage, /* XXX: needs fix */
5e05a2d6 1276 .select_chip = mxc_nand_select_chip_v1_v3,
69d023be 1277 .correct_data = mxc_nand_correct_data_v1,
f48d0f9a
UKK
1278 .irqpending_quirk = 1,
1279 .needs_ip = 0,
1280 .regs_offset = 0xe00,
1281 .spare0_offset = 0x800,
1282 .spare_len = 16,
1283 .eccbytes = 3,
1284 .eccsize = 1,
1285};
1286
1287/* v1 + !irqpending_quirk: i.MX27, i.MX31 */
1288static const struct mxc_nand_devtype_data imx27_nand_devtype_data = {
1289 .preset = preset_v1,
1290 .send_cmd = send_cmd_v1_v2,
1291 .send_addr = send_addr_v1_v2,
1292 .send_page = send_page_v1,
1293 .send_read_id = send_read_id_v1_v2,
1294 .get_dev_status = get_dev_status_v1_v2,
1295 .check_int = check_int_v1_v2,
1296 .irq_control = irq_control_v1_v2,
1297 .get_ecc_status = get_ecc_status_v1,
1298 .ecclayout_512 = &nandv1_hw_eccoob_smallpage,
1299 .ecclayout_2k = &nandv1_hw_eccoob_largepage,
1300 .ecclayout_4k = &nandv1_hw_eccoob_smallpage, /* XXX: needs fix */
1301 .select_chip = mxc_nand_select_chip_v1_v3,
1302 .correct_data = mxc_nand_correct_data_v1,
1303 .irqpending_quirk = 0,
1304 .needs_ip = 0,
1305 .regs_offset = 0xe00,
1306 .spare0_offset = 0x800,
1307 .axi_offset = 0,
1308 .spare_len = 16,
1309 .eccbytes = 3,
1310 .eccsize = 1,
e4303b25
UKK
1311};
1312
1313/* v21: i.MX25, i.MX35 */
1314static const struct mxc_nand_devtype_data imx25_nand_devtype_data = {
6d38af25 1315 .preset = preset_v2,
e4303b25
UKK
1316 .send_cmd = send_cmd_v1_v2,
1317 .send_addr = send_addr_v1_v2,
6d38af25 1318 .send_page = send_page_v2,
e4303b25
UKK
1319 .send_read_id = send_read_id_v1_v2,
1320 .get_dev_status = get_dev_status_v1_v2,
1321 .check_int = check_int_v1_v2,
1322 .irq_control = irq_control_v1_v2,
6d38af25 1323 .get_ecc_status = get_ecc_status_v2,
6dcdf99d
UKK
1324 .ecclayout_512 = &nandv2_hw_eccoob_smallpage,
1325 .ecclayout_2k = &nandv2_hw_eccoob_largepage,
1326 .ecclayout_4k = &nandv2_hw_eccoob_4k,
5e05a2d6 1327 .select_chip = mxc_nand_select_chip_v2,
69d023be 1328 .correct_data = mxc_nand_correct_data_v2_v3,
f48d0f9a
UKK
1329 .irqpending_quirk = 0,
1330 .needs_ip = 0,
1331 .regs_offset = 0x1e00,
1332 .spare0_offset = 0x1000,
1333 .axi_offset = 0,
1334 .spare_len = 64,
1335 .eccbytes = 9,
1336 .eccsize = 0,
e4303b25
UKK
1337};
1338
71718a8e 1339/* v3.2a: i.MX51 */
e4303b25
UKK
1340static const struct mxc_nand_devtype_data imx51_nand_devtype_data = {
1341 .preset = preset_v3,
1342 .send_cmd = send_cmd_v3,
1343 .send_addr = send_addr_v3,
1344 .send_page = send_page_v3,
1345 .send_read_id = send_read_id_v3,
1346 .get_dev_status = get_dev_status_v3,
1347 .check_int = check_int_v3,
1348 .irq_control = irq_control_v3,
6d38af25 1349 .get_ecc_status = get_ecc_status_v3,
6dcdf99d
UKK
1350 .ecclayout_512 = &nandv2_hw_eccoob_smallpage,
1351 .ecclayout_2k = &nandv2_hw_eccoob_largepage,
1352 .ecclayout_4k = &nandv2_hw_eccoob_smallpage, /* XXX: needs fix */
5e05a2d6 1353 .select_chip = mxc_nand_select_chip_v1_v3,
69d023be 1354 .correct_data = mxc_nand_correct_data_v2_v3,
f48d0f9a
UKK
1355 .irqpending_quirk = 0,
1356 .needs_ip = 1,
1357 .regs_offset = 0,
1358 .spare0_offset = 0x1000,
1359 .axi_offset = 0x1e00,
1360 .spare_len = 64,
1361 .eccbytes = 0,
1362 .eccsize = 0,
71718a8e
SH
1363 .ppb_shift = 7,
1364};
1365
1366/* v3.2b: i.MX53 */
1367static const struct mxc_nand_devtype_data imx53_nand_devtype_data = {
1368 .preset = preset_v3,
1369 .send_cmd = send_cmd_v3,
1370 .send_addr = send_addr_v3,
1371 .send_page = send_page_v3,
1372 .send_read_id = send_read_id_v3,
1373 .get_dev_status = get_dev_status_v3,
1374 .check_int = check_int_v3,
1375 .irq_control = irq_control_v3,
1376 .get_ecc_status = get_ecc_status_v3,
1377 .ecclayout_512 = &nandv2_hw_eccoob_smallpage,
1378 .ecclayout_2k = &nandv2_hw_eccoob_largepage,
1379 .ecclayout_4k = &nandv2_hw_eccoob_smallpage, /* XXX: needs fix */
1380 .select_chip = mxc_nand_select_chip_v1_v3,
1381 .correct_data = mxc_nand_correct_data_v2_v3,
1382 .irqpending_quirk = 0,
1383 .needs_ip = 1,
1384 .regs_offset = 0,
1385 .spare0_offset = 0x1000,
1386 .axi_offset = 0x1e00,
1387 .spare_len = 64,
1388 .eccbytes = 0,
1389 .eccsize = 0,
1390 .ppb_shift = 8,
e4303b25
UKK
1391};
1392
4d62435f
SG
1393static inline int is_imx21_nfc(struct mxc_nand_host *host)
1394{
1395 return host->devtype_data == &imx21_nand_devtype_data;
1396}
1397
1398static inline int is_imx27_nfc(struct mxc_nand_host *host)
1399{
1400 return host->devtype_data == &imx27_nand_devtype_data;
1401}
1402
1403static inline int is_imx25_nfc(struct mxc_nand_host *host)
1404{
1405 return host->devtype_data == &imx25_nand_devtype_data;
1406}
1407
1408static inline int is_imx51_nfc(struct mxc_nand_host *host)
1409{
1410 return host->devtype_data == &imx51_nand_devtype_data;
1411}
1412
1413static inline int is_imx53_nfc(struct mxc_nand_host *host)
1414{
1415 return host->devtype_data == &imx53_nand_devtype_data;
1416}
1417
8d1e568d 1418static const struct platform_device_id mxcnd_devtype[] = {
4d62435f
SG
1419 {
1420 .name = "imx21-nand",
1421 .driver_data = (kernel_ulong_t) &imx21_nand_devtype_data,
1422 }, {
1423 .name = "imx27-nand",
1424 .driver_data = (kernel_ulong_t) &imx27_nand_devtype_data,
1425 }, {
1426 .name = "imx25-nand",
1427 .driver_data = (kernel_ulong_t) &imx25_nand_devtype_data,
1428 }, {
1429 .name = "imx51-nand",
1430 .driver_data = (kernel_ulong_t) &imx51_nand_devtype_data,
1431 }, {
1432 .name = "imx53-nand",
1433 .driver_data = (kernel_ulong_t) &imx53_nand_devtype_data,
1434 }, {
1435 /* sentinel */
1436 }
1437};
1438MODULE_DEVICE_TABLE(platform, mxcnd_devtype);
1439
6436356b
UKK
1440#ifdef CONFIG_OF_MTD
1441static const struct of_device_id mxcnd_dt_ids[] = {
1442 {
1443 .compatible = "fsl,imx21-nand",
1444 .data = &imx21_nand_devtype_data,
1445 }, {
1446 .compatible = "fsl,imx27-nand",
1447 .data = &imx27_nand_devtype_data,
1448 }, {
1449 .compatible = "fsl,imx25-nand",
1450 .data = &imx25_nand_devtype_data,
1451 }, {
1452 .compatible = "fsl,imx51-nand",
1453 .data = &imx51_nand_devtype_data,
71718a8e
SH
1454 }, {
1455 .compatible = "fsl,imx53-nand",
1456 .data = &imx53_nand_devtype_data,
6436356b
UKK
1457 },
1458 { /* sentinel */ }
1459};
b33c35b1 1460MODULE_DEVICE_TABLE(of, mxcnd_dt_ids);
6436356b
UKK
1461
1462static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
1463{
1464 struct device_node *np = host->dev->of_node;
1465 struct mxc_nand_platform_data *pdata = &host->pdata;
1466 const struct of_device_id *of_id =
1467 of_match_device(mxcnd_dt_ids, host->dev);
1468 int buswidth;
1469
1470 if (!np)
1471 return 1;
1472
1473 if (of_get_nand_ecc_mode(np) >= 0)
1474 pdata->hw_ecc = 1;
1475
1476 pdata->flash_bbt = of_get_nand_on_flash_bbt(np);
1477
1478 buswidth = of_get_nand_bus_width(np);
1479 if (buswidth < 0)
1480 return buswidth;
1481
1482 pdata->width = buswidth / 8;
1483
1484 host->devtype_data = of_id->data;
1485
1486 return 0;
1487}
1488#else
1489static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
1490{
1491 return 1;
1492}
1493#endif
1494
06f25510 1495static int mxcnd_probe(struct platform_device *pdev)
34f6e157
SH
1496{
1497 struct nand_chip *this;
1498 struct mtd_info *mtd;
34f6e157
SH
1499 struct mxc_nand_host *host;
1500 struct resource *res;
d4ed8f12 1501 int err = 0;
34f6e157
SH
1502
1503 /* Allocate memory for MTD device structure and private data */
a5900554
HS
1504 host = devm_kzalloc(&pdev->dev, sizeof(struct mxc_nand_host),
1505 GFP_KERNEL);
34f6e157
SH
1506 if (!host)
1507 return -ENOMEM;
1508
a5900554
HS
1509 /* allocate a temporary buffer for the nand_scan_ident() */
1510 host->data_buf = devm_kzalloc(&pdev->dev, PAGE_SIZE, GFP_KERNEL);
1511 if (!host->data_buf)
1512 return -ENOMEM;
f8f9608d 1513
34f6e157
SH
1514 host->dev = &pdev->dev;
1515 /* structures must be linked */
1516 this = &host->nand;
1517 mtd = &host->mtd;
1518 mtd->priv = this;
87f39f04 1519 mtd->dev.parent = &pdev->dev;
1fbff0a6 1520 mtd->name = DRIVER_NAME;
34f6e157
SH
1521
1522 /* 50 us command delay time */
1523 this->chip_delay = 5;
1524
1525 this->priv = host;
a61ae81a 1526 nand_set_flash_node(this, pdev->dev.of_node),
34f6e157
SH
1527 this->dev_ready = mxc_nand_dev_ready;
1528 this->cmdfunc = mxc_nand_command;
34f6e157
SH
1529 this->read_byte = mxc_nand_read_byte;
1530 this->read_word = mxc_nand_read_word;
1531 this->write_buf = mxc_nand_write_buf;
1532 this->read_buf = mxc_nand_read_buf;
34f6e157 1533
24b82d3c 1534 host->clk = devm_clk_get(&pdev->dev, NULL);
e4a09cbf
SH
1535 if (IS_ERR(host->clk))
1536 return PTR_ERR(host->clk);
34f6e157 1537
71885b65 1538 err = mxcnd_probe_dt(host);
4d62435f 1539 if (err > 0) {
453810b7
JH
1540 struct mxc_nand_platform_data *pdata =
1541 dev_get_platdata(&pdev->dev);
4d62435f
SG
1542 if (pdata) {
1543 host->pdata = *pdata;
1544 host->devtype_data = (struct mxc_nand_devtype_data *)
1545 pdev->id_entry->driver_data;
1546 } else {
1547 err = -ENODEV;
1548 }
1549 }
71885b65
SH
1550 if (err < 0)
1551 return err;
1552
1553 if (host->devtype_data->needs_ip) {
1554 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
b0de774c
TR
1555 host->regs_ip = devm_ioremap_resource(&pdev->dev, res);
1556 if (IS_ERR(host->regs_ip))
1557 return PTR_ERR(host->regs_ip);
71885b65
SH
1558
1559 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1560 } else {
1561 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1562 }
1563
b0de774c
TR
1564 host->base = devm_ioremap_resource(&pdev->dev, res);
1565 if (IS_ERR(host->base))
1566 return PTR_ERR(host->base);
34f6e157 1567
c6de7e1b 1568 host->main_area0 = host->base;
9467114e 1569
f48d0f9a
UKK
1570 if (host->devtype_data->regs_offset)
1571 host->regs = host->base + host->devtype_data->regs_offset;
1572 host->spare0 = host->base + host->devtype_data->spare0_offset;
1573 if (host->devtype_data->axi_offset)
1574 host->regs_axi = host->base + host->devtype_data->axi_offset;
1575
1576 this->ecc.bytes = host->devtype_data->eccbytes;
1577 host->eccsize = host->devtype_data->eccsize;
1578
1579 this->select_chip = host->devtype_data->select_chip;
1580 this->ecc.size = 512;
1581 this->ecc.layout = host->devtype_data->ecclayout_512;
1582
6436356b 1583 if (host->pdata.hw_ecc) {
34f6e157
SH
1584 this->ecc.calculate = mxc_nand_calculate_ecc;
1585 this->ecc.hwctl = mxc_nand_enable_hwecc;
69d023be 1586 this->ecc.correct = host->devtype_data->correct_data;
34f6e157 1587 this->ecc.mode = NAND_ECC_HW;
34f6e157 1588 } else {
34f6e157 1589 this->ecc.mode = NAND_ECC_SOFT;
34f6e157
SH
1590 }
1591
6436356b
UKK
1592 /* NAND bus width determines access functions used by upper layer */
1593 if (host->pdata.width == 2)
34f6e157 1594 this->options |= NAND_BUSWIDTH_16;
34f6e157 1595
6436356b 1596 if (host->pdata.flash_bbt) {
f1372055
SH
1597 this->bbt_td = &bbt_main_descr;
1598 this->bbt_md = &bbt_mirror_descr;
1599 /* update flash based bbt */
bb9ebd4e 1600 this->bbt_options |= NAND_BBT_USE_FLASH;
34f6e157
SH
1601 }
1602
63f1474c 1603 init_completion(&host->op_completion);
d4840180
IC
1604
1605 host->irq = platform_get_irq(pdev, 0);
26fbf48b
FE
1606 if (host->irq < 0)
1607 return host->irq;
d4840180 1608
63f1474c 1609 /*
e4303b25
UKK
1610 * Use host->devtype_data->irq_control() here instead of irq_control()
1611 * because we must not disable_irq_nosync without having requested the
1612 * irq.
63f1474c 1613 */
e4303b25 1614 host->devtype_data->irq_control(host, 0);
63f1474c 1615
e4a09cbf 1616 err = devm_request_irq(&pdev->dev, host->irq, mxc_nfc_irq,
b1eb234f 1617 0, DRIVER_NAME, host);
d4840180 1618 if (err)
e4a09cbf
SH
1619 return err;
1620
dcedf628
FE
1621 err = clk_prepare_enable(host->clk);
1622 if (err)
1623 return err;
e4a09cbf 1624 host->clk_act = 1;
d4840180 1625
63f1474c 1626 /*
8556958a
UKK
1627 * Now that we "own" the interrupt make sure the interrupt mask bit is
1628 * cleared on i.MX21. Otherwise we can't read the interrupt status bit
1629 * on this machine.
63f1474c 1630 */
f48d0f9a 1631 if (host->devtype_data->irqpending_quirk) {
8556958a 1632 disable_irq_nosync(host->irq);
e4303b25 1633 host->devtype_data->irq_control(host, 1);
8556958a 1634 }
63f1474c 1635
bd3fd62e 1636 /* first scan to find the device and get the page size */
4d62435f 1637 if (nand_scan_ident(mtd, is_imx25_nfc(host) ? 4 : 1, NULL)) {
bd3fd62e
VB
1638 err = -ENXIO;
1639 goto escan;
1640 }
34f6e157 1641
a5900554
HS
1642 /* allocate the right size buffer now */
1643 devm_kfree(&pdev->dev, (void *)host->data_buf);
1644 host->data_buf = devm_kzalloc(&pdev->dev, mtd->writesize + mtd->oobsize,
1645 GFP_KERNEL);
1646 if (!host->data_buf) {
1647 err = -ENOMEM;
1648 goto escan;
1649 }
1650
6e85dfdc 1651 /* Call preset again, with correct writesize this time */
e4303b25 1652 host->devtype_data->preset(mtd);
6e85dfdc 1653
2d69c7fa 1654 if (mtd->writesize == 2048)
6dcdf99d 1655 this->ecc.layout = host->devtype_data->ecclayout_2k;
8eeb4c52 1656 else if (mtd->writesize == 4096) {
6dcdf99d 1657 this->ecc.layout = host->devtype_data->ecclayout_4k;
8eeb4c52
BS
1658 if (get_eccsize(mtd) == 8)
1659 ecc_8bit_layout_4k(this->ecc.layout);
1660 }
34f6e157 1661
7e7e4730
BS
1662 /*
1663 * Experimentation shows that i.MX NFC can only handle up to 218 oob
1664 * bytes. Limit used_oobsize to 218 so as to not confuse copy_spare()
1665 * into copying invalid data to/from the spare IO buffer, as this
1666 * might cause ECC data corruption when doing sub-page write to a
1667 * partially written page.
1668 */
1669 host->used_oobsize = min(mtd->oobsize, 218U);
1670
6a918bad 1671 if (this->ecc.mode == NAND_ECC_HW) {
4d62435f 1672 if (is_imx21_nfc(host) || is_imx27_nfc(host))
6a918bad
MD
1673 this->ecc.strength = 1;
1674 else
1675 this->ecc.strength = (host->eccsize == 4) ? 4 : 8;
1676 }
1677
4a43faf5
SH
1678 /* second phase scan */
1679 if (nand_scan_tail(mtd)) {
1680 err = -ENXIO;
1681 goto escan;
1682 }
1683
34f6e157 1684 /* Register the partitions */
6436356b 1685 mtd_device_parse_register(mtd, part_probes,
a61ae81a 1686 NULL,
6436356b
UKK
1687 host->pdata.parts,
1688 host->pdata.nr_parts);
34f6e157
SH
1689
1690 platform_set_drvdata(pdev, host);
1691
1692 return 0;
1693
1694escan:
c10d8ee3
LW
1695 if (host->clk_act)
1696 clk_disable_unprepare(host->clk);
34f6e157
SH
1697
1698 return err;
1699}
1700
810b7e06 1701static int mxcnd_remove(struct platform_device *pdev)
34f6e157
SH
1702{
1703 struct mxc_nand_host *host = platform_get_drvdata(pdev);
1704
34f6e157 1705 nand_release(&host->mtd);
8bfd4f7f
WY
1706 if (host->clk_act)
1707 clk_disable_unprepare(host->clk);
34f6e157
SH
1708
1709 return 0;
1710}
1711
34f6e157
SH
1712static struct platform_driver mxcnd_driver = {
1713 .driver = {
1714 .name = DRIVER_NAME,
6436356b 1715 .of_match_table = of_match_ptr(mxcnd_dt_ids),
04dd0d3a 1716 },
4d62435f 1717 .id_table = mxcnd_devtype,
ddf16d62 1718 .probe = mxcnd_probe,
5153b88c 1719 .remove = mxcnd_remove,
34f6e157 1720};
ddf16d62 1721module_platform_driver(mxcnd_driver);
34f6e157
SH
1722
1723MODULE_AUTHOR("Freescale Semiconductor, Inc.");
1724MODULE_DESCRIPTION("MXC NAND MTD driver");
1725MODULE_LICENSE("GPL");
This page took 0.442679 seconds and 5 git commands to generate.