mtd: MLC device check in OneNAND driver
[deliverable/linux.git] / drivers / mtd / onenand / samsung.c
CommitLineData
46f3e88b
KP
1/*
2 * Samsung S3C64XX/S5PC1XX OneNAND driver
3 *
4 * Copyright © 2008-2010 Samsung Electronics
5 * Kyungmin Park <kyungmin.park@samsung.com>
6 * Marek Szyprowski <m.szyprowski@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Implementation:
13 * S3C64XX and S5PC100: emulate the pseudo BufferRAM
14 * S5PC110: use DMA
15 */
16
17#include <linux/module.h>
18#include <linux/platform_device.h>
19#include <linux/sched.h>
20#include <linux/slab.h>
21#include <linux/mtd/mtd.h>
22#include <linux/mtd/onenand.h>
23#include <linux/mtd/partitions.h>
24#include <linux/dma-mapping.h>
25
26#include <asm/mach/flash.h>
27#include <plat/regs-onenand.h>
28
29#include <linux/io.h>
30
31enum soc_type {
32 TYPE_S3C6400,
33 TYPE_S3C6410,
34 TYPE_S5PC100,
35 TYPE_S5PC110,
36};
37
38#define ONENAND_ERASE_STATUS 0x00
39#define ONENAND_MULTI_ERASE_SET 0x01
40#define ONENAND_ERASE_START 0x03
41#define ONENAND_UNLOCK_START 0x08
42#define ONENAND_UNLOCK_END 0x09
43#define ONENAND_LOCK_START 0x0A
44#define ONENAND_LOCK_END 0x0B
45#define ONENAND_LOCK_TIGHT_START 0x0C
46#define ONENAND_LOCK_TIGHT_END 0x0D
47#define ONENAND_UNLOCK_ALL 0x0E
48#define ONENAND_OTP_ACCESS 0x12
49#define ONENAND_SPARE_ACCESS_ONLY 0x13
50#define ONENAND_MAIN_ACCESS_ONLY 0x14
51#define ONENAND_ERASE_VERIFY 0x15
52#define ONENAND_MAIN_SPARE_ACCESS 0x16
53#define ONENAND_PIPELINE_READ 0x4000
54
55#define MAP_00 (0x0)
56#define MAP_01 (0x1)
57#define MAP_10 (0x2)
58#define MAP_11 (0x3)
59
60#define S3C64XX_CMD_MAP_SHIFT 24
61#define S5PC1XX_CMD_MAP_SHIFT 26
62
63#define S3C6400_FBA_SHIFT 10
64#define S3C6400_FPA_SHIFT 4
65#define S3C6400_FSA_SHIFT 2
66
67#define S3C6410_FBA_SHIFT 12
68#define S3C6410_FPA_SHIFT 6
69#define S3C6410_FSA_SHIFT 4
70
71#define S5PC100_FBA_SHIFT 13
72#define S5PC100_FPA_SHIFT 7
73#define S5PC100_FSA_SHIFT 5
74
75/* S5PC110 specific definitions */
76#define S5PC110_DMA_SRC_ADDR 0x400
77#define S5PC110_DMA_SRC_CFG 0x404
78#define S5PC110_DMA_DST_ADDR 0x408
79#define S5PC110_DMA_DST_CFG 0x40C
80#define S5PC110_DMA_TRANS_SIZE 0x414
81#define S5PC110_DMA_TRANS_CMD 0x418
82#define S5PC110_DMA_TRANS_STATUS 0x41C
83#define S5PC110_DMA_TRANS_DIR 0x420
84
85#define S5PC110_DMA_CFG_SINGLE (0x0 << 16)
86#define S5PC110_DMA_CFG_4BURST (0x2 << 16)
87#define S5PC110_DMA_CFG_8BURST (0x3 << 16)
88#define S5PC110_DMA_CFG_16BURST (0x4 << 16)
89
90#define S5PC110_DMA_CFG_INC (0x0 << 8)
91#define S5PC110_DMA_CFG_CNT (0x1 << 8)
92
93#define S5PC110_DMA_CFG_8BIT (0x0 << 0)
94#define S5PC110_DMA_CFG_16BIT (0x1 << 0)
95#define S5PC110_DMA_CFG_32BIT (0x2 << 0)
96
97#define S5PC110_DMA_SRC_CFG_READ (S5PC110_DMA_CFG_16BURST | \
98 S5PC110_DMA_CFG_INC | \
99 S5PC110_DMA_CFG_16BIT)
100#define S5PC110_DMA_DST_CFG_READ (S5PC110_DMA_CFG_16BURST | \
101 S5PC110_DMA_CFG_INC | \
102 S5PC110_DMA_CFG_32BIT)
103#define S5PC110_DMA_SRC_CFG_WRITE (S5PC110_DMA_CFG_16BURST | \
104 S5PC110_DMA_CFG_INC | \
105 S5PC110_DMA_CFG_32BIT)
106#define S5PC110_DMA_DST_CFG_WRITE (S5PC110_DMA_CFG_16BURST | \
107 S5PC110_DMA_CFG_INC | \
108 S5PC110_DMA_CFG_16BIT)
109
110#define S5PC110_DMA_TRANS_CMD_TDC (0x1 << 18)
111#define S5PC110_DMA_TRANS_CMD_TEC (0x1 << 16)
112#define S5PC110_DMA_TRANS_CMD_TR (0x1 << 0)
113
114#define S5PC110_DMA_TRANS_STATUS_TD (0x1 << 18)
115#define S5PC110_DMA_TRANS_STATUS_TB (0x1 << 17)
116#define S5PC110_DMA_TRANS_STATUS_TE (0x1 << 16)
117
118#define S5PC110_DMA_DIR_READ 0x0
119#define S5PC110_DMA_DIR_WRITE 0x1
120
121struct s3c_onenand {
122 struct mtd_info *mtd;
123 struct platform_device *pdev;
124 enum soc_type type;
125 void __iomem *base;
126 struct resource *base_res;
127 void __iomem *ahb_addr;
128 struct resource *ahb_res;
129 int bootram_command;
130 void __iomem *page_buf;
131 void __iomem *oob_buf;
132 unsigned int (*mem_addr)(int fba, int fpa, int fsa);
133 unsigned int (*cmd_map)(unsigned int type, unsigned int val);
134 void __iomem *dma_addr;
135 struct resource *dma_res;
136 unsigned long phys_base;
137#ifdef CONFIG_MTD_PARTITIONS
138 struct mtd_partition *parts;
139#endif
140};
141
142#define CMD_MAP_00(dev, addr) (dev->cmd_map(MAP_00, ((addr) << 1)))
143#define CMD_MAP_01(dev, mem_addr) (dev->cmd_map(MAP_01, (mem_addr)))
144#define CMD_MAP_10(dev, mem_addr) (dev->cmd_map(MAP_10, (mem_addr)))
145#define CMD_MAP_11(dev, addr) (dev->cmd_map(MAP_11, ((addr) << 2)))
146
147static struct s3c_onenand *onenand;
148
149#ifdef CONFIG_MTD_PARTITIONS
150static const char *part_probes[] = { "cmdlinepart", NULL, };
151#endif
152
153static inline int s3c_read_reg(int offset)
154{
155 return readl(onenand->base + offset);
156}
157
158static inline void s3c_write_reg(int value, int offset)
159{
160 writel(value, onenand->base + offset);
161}
162
163static inline int s3c_read_cmd(unsigned int cmd)
164{
165 return readl(onenand->ahb_addr + cmd);
166}
167
168static inline void s3c_write_cmd(int value, unsigned int cmd)
169{
170 writel(value, onenand->ahb_addr + cmd);
171}
172
173#ifdef SAMSUNG_DEBUG
174static void s3c_dump_reg(void)
175{
176 int i;
177
178 for (i = 0; i < 0x400; i += 0x40) {
179 printk(KERN_INFO "0x%08X: 0x%08x 0x%08x 0x%08x 0x%08x\n",
180 (unsigned int) onenand->base + i,
181 s3c_read_reg(i), s3c_read_reg(i + 0x10),
182 s3c_read_reg(i + 0x20), s3c_read_reg(i + 0x30));
183 }
184}
185#endif
186
187static unsigned int s3c64xx_cmd_map(unsigned type, unsigned val)
188{
189 return (type << S3C64XX_CMD_MAP_SHIFT) | val;
190}
191
192static unsigned int s5pc1xx_cmd_map(unsigned type, unsigned val)
193{
194 return (type << S5PC1XX_CMD_MAP_SHIFT) | val;
195}
196
197static unsigned int s3c6400_mem_addr(int fba, int fpa, int fsa)
198{
199 return (fba << S3C6400_FBA_SHIFT) | (fpa << S3C6400_FPA_SHIFT) |
200 (fsa << S3C6400_FSA_SHIFT);
201}
202
203static unsigned int s3c6410_mem_addr(int fba, int fpa, int fsa)
204{
205 return (fba << S3C6410_FBA_SHIFT) | (fpa << S3C6410_FPA_SHIFT) |
206 (fsa << S3C6410_FSA_SHIFT);
207}
208
209static unsigned int s5pc100_mem_addr(int fba, int fpa, int fsa)
210{
211 return (fba << S5PC100_FBA_SHIFT) | (fpa << S5PC100_FPA_SHIFT) |
212 (fsa << S5PC100_FSA_SHIFT);
213}
214
215static void s3c_onenand_reset(void)
216{
217 unsigned long timeout = 0x10000;
218 int stat;
219
220 s3c_write_reg(ONENAND_MEM_RESET_COLD, MEM_RESET_OFFSET);
221 while (1 && timeout--) {
222 stat = s3c_read_reg(INT_ERR_STAT_OFFSET);
223 if (stat & RST_CMP)
224 break;
225 }
226 stat = s3c_read_reg(INT_ERR_STAT_OFFSET);
227 s3c_write_reg(stat, INT_ERR_ACK_OFFSET);
228
229 /* Clear interrupt */
230 s3c_write_reg(0x0, INT_ERR_ACK_OFFSET);
231 /* Clear the ECC status */
232 s3c_write_reg(0x0, ECC_ERR_STAT_OFFSET);
233}
234
235static unsigned short s3c_onenand_readw(void __iomem *addr)
236{
237 struct onenand_chip *this = onenand->mtd->priv;
238 struct device *dev = &onenand->pdev->dev;
239 int reg = addr - this->base;
240 int word_addr = reg >> 1;
241 int value;
242
243 /* It's used for probing time */
244 switch (reg) {
245 case ONENAND_REG_MANUFACTURER_ID:
246 return s3c_read_reg(MANUFACT_ID_OFFSET);
247 case ONENAND_REG_DEVICE_ID:
248 return s3c_read_reg(DEVICE_ID_OFFSET);
249 case ONENAND_REG_VERSION_ID:
250 return s3c_read_reg(FLASH_VER_ID_OFFSET);
251 case ONENAND_REG_DATA_BUFFER_SIZE:
252 return s3c_read_reg(DATA_BUF_SIZE_OFFSET);
253 case ONENAND_REG_TECHNOLOGY:
254 return s3c_read_reg(TECH_OFFSET);
255 case ONENAND_REG_SYS_CFG1:
256 return s3c_read_reg(MEM_CFG_OFFSET);
257
258 /* Used at unlock all status */
259 case ONENAND_REG_CTRL_STATUS:
260 return 0;
261
262 case ONENAND_REG_WP_STATUS:
263 return ONENAND_WP_US;
264
265 default:
266 break;
267 }
268
269 /* BootRAM access control */
270 if ((unsigned int) addr < ONENAND_DATARAM && onenand->bootram_command) {
271 if (word_addr == 0)
272 return s3c_read_reg(MANUFACT_ID_OFFSET);
273 if (word_addr == 1)
274 return s3c_read_reg(DEVICE_ID_OFFSET);
275 if (word_addr == 2)
276 return s3c_read_reg(FLASH_VER_ID_OFFSET);
277 }
278
279 value = s3c_read_cmd(CMD_MAP_11(onenand, word_addr)) & 0xffff;
280 dev_info(dev, "%s: Illegal access at reg 0x%x, value 0x%x\n", __func__,
281 word_addr, value);
282 return value;
283}
284
285static void s3c_onenand_writew(unsigned short value, void __iomem *addr)
286{
287 struct onenand_chip *this = onenand->mtd->priv;
288 struct device *dev = &onenand->pdev->dev;
289 unsigned int reg = addr - this->base;
290 unsigned int word_addr = reg >> 1;
291
292 /* It's used for probing time */
293 switch (reg) {
294 case ONENAND_REG_SYS_CFG1:
295 s3c_write_reg(value, MEM_CFG_OFFSET);
296 return;
297
298 case ONENAND_REG_START_ADDRESS1:
299 case ONENAND_REG_START_ADDRESS2:
300 return;
301
302 /* Lock/lock-tight/unlock/unlock_all */
303 case ONENAND_REG_START_BLOCK_ADDRESS:
304 return;
305
306 default:
307 break;
308 }
309
310 /* BootRAM access control */
311 if ((unsigned int)addr < ONENAND_DATARAM) {
312 if (value == ONENAND_CMD_READID) {
313 onenand->bootram_command = 1;
314 return;
315 }
316 if (value == ONENAND_CMD_RESET) {
317 s3c_write_reg(ONENAND_MEM_RESET_COLD, MEM_RESET_OFFSET);
318 onenand->bootram_command = 0;
319 return;
320 }
321 }
322
323 dev_info(dev, "%s: Illegal access at reg 0x%x, value 0x%x\n", __func__,
324 word_addr, value);
325
326 s3c_write_cmd(value, CMD_MAP_11(onenand, word_addr));
327}
328
329static int s3c_onenand_wait(struct mtd_info *mtd, int state)
330{
331 struct device *dev = &onenand->pdev->dev;
332 unsigned int flags = INT_ACT;
333 unsigned int stat, ecc;
334 unsigned long timeout;
335
336 switch (state) {
337 case FL_READING:
338 flags |= BLK_RW_CMP | LOAD_CMP;
339 break;
340 case FL_WRITING:
341 flags |= BLK_RW_CMP | PGM_CMP;
342 break;
343 case FL_ERASING:
344 flags |= BLK_RW_CMP | ERS_CMP;
345 break;
346 case FL_LOCKING:
347 flags |= BLK_RW_CMP;
348 break;
349 default:
350 break;
351 }
352
353 /* The 20 msec is enough */
354 timeout = jiffies + msecs_to_jiffies(20);
355 while (time_before(jiffies, timeout)) {
356 stat = s3c_read_reg(INT_ERR_STAT_OFFSET);
357 if (stat & flags)
358 break;
359
360 if (state != FL_READING)
361 cond_resched();
362 }
363 /* To get correct interrupt status in timeout case */
364 stat = s3c_read_reg(INT_ERR_STAT_OFFSET);
365 s3c_write_reg(stat, INT_ERR_ACK_OFFSET);
366
367 /*
368 * In the Spec. it checks the controller status first
369 * However if you get the correct information in case of
370 * power off recovery (POR) test, it should read ECC status first
371 */
372 if (stat & LOAD_CMP) {
373 ecc = s3c_read_reg(ECC_ERR_STAT_OFFSET);
374 if (ecc & ONENAND_ECC_4BIT_UNCORRECTABLE) {
375 dev_info(dev, "%s: ECC error = 0x%04x\n", __func__,
376 ecc);
377 mtd->ecc_stats.failed++;
378 return -EBADMSG;
379 }
380 }
381
382 if (stat & (LOCKED_BLK | ERS_FAIL | PGM_FAIL | LD_FAIL_ECC_ERR)) {
383 dev_info(dev, "%s: controller error = 0x%04x\n", __func__,
384 stat);
385 if (stat & LOCKED_BLK)
386 dev_info(dev, "%s: it's locked error = 0x%04x\n",
387 __func__, stat);
388
389 return -EIO;
390 }
391
392 return 0;
393}
394
395static int s3c_onenand_command(struct mtd_info *mtd, int cmd, loff_t addr,
396 size_t len)
397{
398 struct onenand_chip *this = mtd->priv;
399 unsigned int *m, *s;
400 int fba, fpa, fsa = 0;
401 unsigned int mem_addr, cmd_map_01, cmd_map_10;
402 int i, mcount, scount;
403 int index;
404
405 fba = (int) (addr >> this->erase_shift);
406 fpa = (int) (addr >> this->page_shift);
407 fpa &= this->page_mask;
408
409 mem_addr = onenand->mem_addr(fba, fpa, fsa);
410 cmd_map_01 = CMD_MAP_01(onenand, mem_addr);
411 cmd_map_10 = CMD_MAP_10(onenand, mem_addr);
412
413 switch (cmd) {
414 case ONENAND_CMD_READ:
415 case ONENAND_CMD_READOOB:
416 case ONENAND_CMD_BUFFERRAM:
417 ONENAND_SET_NEXT_BUFFERRAM(this);
418 default:
419 break;
420 }
421
422 index = ONENAND_CURRENT_BUFFERRAM(this);
423
424 /*
425 * Emulate Two BufferRAMs and access with 4 bytes pointer
426 */
427 m = (unsigned int *) onenand->page_buf;
428 s = (unsigned int *) onenand->oob_buf;
429
430 if (index) {
431 m += (this->writesize >> 2);
432 s += (mtd->oobsize >> 2);
433 }
434
435 mcount = mtd->writesize >> 2;
436 scount = mtd->oobsize >> 2;
437
438 switch (cmd) {
439 case ONENAND_CMD_READ:
440 /* Main */
441 for (i = 0; i < mcount; i++)
442 *m++ = s3c_read_cmd(cmd_map_01);
443 return 0;
444
445 case ONENAND_CMD_READOOB:
446 s3c_write_reg(TSRF, TRANS_SPARE_OFFSET);
447 /* Main */
448 for (i = 0; i < mcount; i++)
449 *m++ = s3c_read_cmd(cmd_map_01);
450
451 /* Spare */
452 for (i = 0; i < scount; i++)
453 *s++ = s3c_read_cmd(cmd_map_01);
454
455 s3c_write_reg(0, TRANS_SPARE_OFFSET);
456 return 0;
457
458 case ONENAND_CMD_PROG:
459 /* Main */
460 for (i = 0; i < mcount; i++)
461 s3c_write_cmd(*m++, cmd_map_01);
462 return 0;
463
464 case ONENAND_CMD_PROGOOB:
465 s3c_write_reg(TSRF, TRANS_SPARE_OFFSET);
466
467 /* Main - dummy write */
468 for (i = 0; i < mcount; i++)
469 s3c_write_cmd(0xffffffff, cmd_map_01);
470
471 /* Spare */
472 for (i = 0; i < scount; i++)
473 s3c_write_cmd(*s++, cmd_map_01);
474
475 s3c_write_reg(0, TRANS_SPARE_OFFSET);
476 return 0;
477
478 case ONENAND_CMD_UNLOCK_ALL:
479 s3c_write_cmd(ONENAND_UNLOCK_ALL, cmd_map_10);
480 return 0;
481
482 case ONENAND_CMD_ERASE:
483 s3c_write_cmd(ONENAND_ERASE_START, cmd_map_10);
484 return 0;
485
486 default:
487 break;
488 }
489
490 return 0;
491}
492
493static unsigned char *s3c_get_bufferram(struct mtd_info *mtd, int area)
494{
495 struct onenand_chip *this = mtd->priv;
496 int index = ONENAND_CURRENT_BUFFERRAM(this);
497 unsigned char *p;
498
499 if (area == ONENAND_DATARAM) {
500 p = (unsigned char *) onenand->page_buf;
501 if (index == 1)
502 p += this->writesize;
503 } else {
504 p = (unsigned char *) onenand->oob_buf;
505 if (index == 1)
506 p += mtd->oobsize;
507 }
508
509 return p;
510}
511
512static int onenand_read_bufferram(struct mtd_info *mtd, int area,
513 unsigned char *buffer, int offset,
514 size_t count)
515{
516 unsigned char *p;
517
518 p = s3c_get_bufferram(mtd, area);
519 memcpy(buffer, p + offset, count);
520 return 0;
521}
522
523static int onenand_write_bufferram(struct mtd_info *mtd, int area,
524 const unsigned char *buffer, int offset,
525 size_t count)
526{
527 unsigned char *p;
528
529 p = s3c_get_bufferram(mtd, area);
530 memcpy(p + offset, buffer, count);
531 return 0;
532}
533
534static int s5pc110_dma_ops(void *dst, void *src, size_t count, int direction)
535{
536 void __iomem *base = onenand->dma_addr;
537 int status;
ebe8a642 538 unsigned long timeout;
46f3e88b
KP
539
540 writel(src, base + S5PC110_DMA_SRC_ADDR);
541 writel(dst, base + S5PC110_DMA_DST_ADDR);
542
543 if (direction == S5PC110_DMA_DIR_READ) {
544 writel(S5PC110_DMA_SRC_CFG_READ, base + S5PC110_DMA_SRC_CFG);
545 writel(S5PC110_DMA_DST_CFG_READ, base + S5PC110_DMA_DST_CFG);
546 } else {
547 writel(S5PC110_DMA_SRC_CFG_WRITE, base + S5PC110_DMA_SRC_CFG);
548 writel(S5PC110_DMA_DST_CFG_WRITE, base + S5PC110_DMA_DST_CFG);
549 }
550
551 writel(count, base + S5PC110_DMA_TRANS_SIZE);
552 writel(direction, base + S5PC110_DMA_TRANS_DIR);
553
554 writel(S5PC110_DMA_TRANS_CMD_TR, base + S5PC110_DMA_TRANS_CMD);
555
ebe8a642
KP
556 /*
557 * There's no exact timeout values at Spec.
558 * In real case it takes under 1 msec.
559 * So 20 msecs are enough.
560 */
561 timeout = jiffies + msecs_to_jiffies(20);
562
46f3e88b
KP
563 do {
564 status = readl(base + S5PC110_DMA_TRANS_STATUS);
53d1e137
KP
565 if (status & S5PC110_DMA_TRANS_STATUS_TE) {
566 writel(S5PC110_DMA_TRANS_CMD_TEC,
567 base + S5PC110_DMA_TRANS_CMD);
568 return -EIO;
569 }
ebe8a642
KP
570 } while (!(status & S5PC110_DMA_TRANS_STATUS_TD) &&
571 time_before(jiffies, timeout));
46f3e88b 572
46f3e88b
KP
573 writel(S5PC110_DMA_TRANS_CMD_TDC, base + S5PC110_DMA_TRANS_CMD);
574
575 return 0;
576}
577
578static int s5pc110_read_bufferram(struct mtd_info *mtd, int area,
579 unsigned char *buffer, int offset, size_t count)
580{
581 struct onenand_chip *this = mtd->priv;
46f3e88b
KP
582 void __iomem *p;
583 void *buf = (void *) buffer;
584 dma_addr_t dma_src, dma_dst;
585 int err;
586
9aba97ad 587 p = this->base + area;
46f3e88b
KP
588 if (ONENAND_CURRENT_BUFFERRAM(this)) {
589 if (area == ONENAND_DATARAM)
590 p += this->writesize;
591 else
592 p += mtd->oobsize;
593 }
594
595 if (offset & 3 || (size_t) buf & 3 ||
596 !onenand->dma_addr || count != mtd->writesize)
597 goto normal;
598
599 /* Handle vmalloc address */
600 if (buf >= high_memory) {
601 struct page *page;
602
603 if (((size_t) buf & PAGE_MASK) !=
604 ((size_t) (buf + count - 1) & PAGE_MASK))
605 goto normal;
606 page = vmalloc_to_page(buf);
607 if (!page)
608 goto normal;
609 buf = page_address(page) + ((size_t) buf & ~PAGE_MASK);
610 }
611
612 /* DMA routine */
613 dma_src = onenand->phys_base + (p - this->base);
614 dma_dst = dma_map_single(&onenand->pdev->dev,
615 buf, count, DMA_FROM_DEVICE);
616 if (dma_mapping_error(&onenand->pdev->dev, dma_dst)) {
617 dev_err(&onenand->pdev->dev,
618 "Couldn't map a %d byte buffer for DMA\n", count);
619 goto normal;
620 }
621 err = s5pc110_dma_ops((void *) dma_dst, (void *) dma_src,
622 count, S5PC110_DMA_DIR_READ);
623 dma_unmap_single(&onenand->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
624
625 if (!err)
626 return 0;
627
628normal:
629 if (count != mtd->writesize) {
630 /* Copy the bufferram to memory to prevent unaligned access */
9aba97ad 631 memcpy(this->page_buf, p, mtd->writesize);
46f3e88b
KP
632 p = this->page_buf + offset;
633 }
634
635 memcpy(buffer, p, count);
636
637 return 0;
638}
639
7b0507eb
KP
640static int s5pc110_chip_probe(struct mtd_info *mtd)
641{
642 /* Now just return 0 */
643 return 0;
644}
645
46f3e88b
KP
646static int s3c_onenand_bbt_wait(struct mtd_info *mtd, int state)
647{
648 unsigned int flags = INT_ACT | LOAD_CMP;
649 unsigned int stat;
650 unsigned long timeout;
651
652 /* The 20 msec is enough */
653 timeout = jiffies + msecs_to_jiffies(20);
654 while (time_before(jiffies, timeout)) {
655 stat = s3c_read_reg(INT_ERR_STAT_OFFSET);
656 if (stat & flags)
657 break;
658 }
659 /* To get correct interrupt status in timeout case */
660 stat = s3c_read_reg(INT_ERR_STAT_OFFSET);
661 s3c_write_reg(stat, INT_ERR_ACK_OFFSET);
662
663 if (stat & LD_FAIL_ECC_ERR) {
664 s3c_onenand_reset();
665 return ONENAND_BBT_READ_ERROR;
666 }
667
668 if (stat & LOAD_CMP) {
669 int ecc = s3c_read_reg(ECC_ERR_STAT_OFFSET);
670 if (ecc & ONENAND_ECC_4BIT_UNCORRECTABLE) {
671 s3c_onenand_reset();
672 return ONENAND_BBT_READ_ERROR;
673 }
674 }
675
676 return 0;
677}
678
679static void s3c_onenand_check_lock_status(struct mtd_info *mtd)
680{
681 struct onenand_chip *this = mtd->priv;
682 struct device *dev = &onenand->pdev->dev;
683 unsigned int block, end;
684 int tmp;
685
686 end = this->chipsize >> this->erase_shift;
687
688 for (block = 0; block < end; block++) {
689 unsigned int mem_addr = onenand->mem_addr(block, 0, 0);
690 tmp = s3c_read_cmd(CMD_MAP_01(onenand, mem_addr));
691
692 if (s3c_read_reg(INT_ERR_STAT_OFFSET) & LOCKED_BLK) {
693 dev_err(dev, "block %d is write-protected!\n", block);
694 s3c_write_reg(LOCKED_BLK, INT_ERR_ACK_OFFSET);
695 }
696 }
697}
698
699static void s3c_onenand_do_lock_cmd(struct mtd_info *mtd, loff_t ofs,
700 size_t len, int cmd)
701{
702 struct onenand_chip *this = mtd->priv;
703 int start, end, start_mem_addr, end_mem_addr;
704
705 start = ofs >> this->erase_shift;
706 start_mem_addr = onenand->mem_addr(start, 0, 0);
707 end = start + (len >> this->erase_shift) - 1;
708 end_mem_addr = onenand->mem_addr(end, 0, 0);
709
710 if (cmd == ONENAND_CMD_LOCK) {
711 s3c_write_cmd(ONENAND_LOCK_START, CMD_MAP_10(onenand,
712 start_mem_addr));
713 s3c_write_cmd(ONENAND_LOCK_END, CMD_MAP_10(onenand,
714 end_mem_addr));
715 } else {
716 s3c_write_cmd(ONENAND_UNLOCK_START, CMD_MAP_10(onenand,
717 start_mem_addr));
718 s3c_write_cmd(ONENAND_UNLOCK_END, CMD_MAP_10(onenand,
719 end_mem_addr));
720 }
721
722 this->wait(mtd, FL_LOCKING);
723}
724
725static void s3c_unlock_all(struct mtd_info *mtd)
726{
727 struct onenand_chip *this = mtd->priv;
728 loff_t ofs = 0;
729 size_t len = this->chipsize;
730
731 if (this->options & ONENAND_HAS_UNLOCK_ALL) {
732 /* Write unlock command */
733 this->command(mtd, ONENAND_CMD_UNLOCK_ALL, 0, 0);
734
735 /* No need to check return value */
736 this->wait(mtd, FL_LOCKING);
737
738 /* Workaround for all block unlock in DDP */
739 if (!ONENAND_IS_DDP(this)) {
740 s3c_onenand_check_lock_status(mtd);
741 return;
742 }
743
744 /* All blocks on another chip */
745 ofs = this->chipsize >> 1;
746 len = this->chipsize >> 1;
747 }
748
749 s3c_onenand_do_lock_cmd(mtd, ofs, len, ONENAND_CMD_UNLOCK);
750
751 s3c_onenand_check_lock_status(mtd);
752}
753
754static void s3c_onenand_setup(struct mtd_info *mtd)
755{
756 struct onenand_chip *this = mtd->priv;
757
758 onenand->mtd = mtd;
759
760 if (onenand->type == TYPE_S3C6400) {
761 onenand->mem_addr = s3c6400_mem_addr;
762 onenand->cmd_map = s3c64xx_cmd_map;
763 } else if (onenand->type == TYPE_S3C6410) {
764 onenand->mem_addr = s3c6410_mem_addr;
765 onenand->cmd_map = s3c64xx_cmd_map;
766 } else if (onenand->type == TYPE_S5PC100) {
767 onenand->mem_addr = s5pc100_mem_addr;
768 onenand->cmd_map = s5pc1xx_cmd_map;
769 } else if (onenand->type == TYPE_S5PC110) {
770 /* Use generic onenand functions */
46f3e88b 771 this->read_bufferram = s5pc110_read_bufferram;
7b0507eb 772 this->chip_probe = s5pc110_chip_probe;
46f3e88b
KP
773 return;
774 } else {
775 BUG();
776 }
777
778 this->read_word = s3c_onenand_readw;
779 this->write_word = s3c_onenand_writew;
780
781 this->wait = s3c_onenand_wait;
782 this->bbt_wait = s3c_onenand_bbt_wait;
783 this->unlock_all = s3c_unlock_all;
784 this->command = s3c_onenand_command;
785
786 this->read_bufferram = onenand_read_bufferram;
787 this->write_bufferram = onenand_write_bufferram;
788}
789
790static int s3c_onenand_probe(struct platform_device *pdev)
791{
792 struct onenand_platform_data *pdata;
793 struct onenand_chip *this;
794 struct mtd_info *mtd;
795 struct resource *r;
796 int size, err;
46f3e88b
KP
797
798 pdata = pdev->dev.platform_data;
799 /* No need to check pdata. the platform data is optional */
800
801 size = sizeof(struct mtd_info) + sizeof(struct onenand_chip);
802 mtd = kzalloc(size, GFP_KERNEL);
803 if (!mtd) {
804 dev_err(&pdev->dev, "failed to allocate memory\n");
805 return -ENOMEM;
806 }
807
808 onenand = kzalloc(sizeof(struct s3c_onenand), GFP_KERNEL);
809 if (!onenand) {
810 err = -ENOMEM;
811 goto onenand_fail;
812 }
813
814 this = (struct onenand_chip *) &mtd[1];
815 mtd->priv = this;
816 mtd->dev.parent = &pdev->dev;
817 mtd->owner = THIS_MODULE;
818 onenand->pdev = pdev;
819 onenand->type = platform_get_device_id(pdev)->driver_data;
820
821 s3c_onenand_setup(mtd);
822
823 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
824 if (!r) {
825 dev_err(&pdev->dev, "no memory resource defined\n");
826 return -ENOENT;
827 goto ahb_resource_failed;
828 }
829
830 onenand->base_res = request_mem_region(r->start, resource_size(r),
831 pdev->name);
832 if (!onenand->base_res) {
833 dev_err(&pdev->dev, "failed to request memory resource\n");
834 err = -EBUSY;
835 goto resource_failed;
836 }
837
838 onenand->base = ioremap(r->start, resource_size(r));
839 if (!onenand->base) {
840 dev_err(&pdev->dev, "failed to map memory resource\n");
841 err = -EFAULT;
842 goto ioremap_failed;
843 }
844 /* Set onenand_chip also */
845 this->base = onenand->base;
846
847 /* Use runtime badblock check */
848 this->options |= ONENAND_SKIP_UNLOCK_CHECK;
849
850 if (onenand->type != TYPE_S5PC110) {
851 r = platform_get_resource(pdev, IORESOURCE_MEM, 1);
852 if (!r) {
853 dev_err(&pdev->dev, "no buffer memory resource defined\n");
854 return -ENOENT;
855 goto ahb_resource_failed;
856 }
857
858 onenand->ahb_res = request_mem_region(r->start, resource_size(r),
859 pdev->name);
860 if (!onenand->ahb_res) {
861 dev_err(&pdev->dev, "failed to request buffer memory resource\n");
862 err = -EBUSY;
863 goto ahb_resource_failed;
864 }
865
866 onenand->ahb_addr = ioremap(r->start, resource_size(r));
867 if (!onenand->ahb_addr) {
868 dev_err(&pdev->dev, "failed to map buffer memory resource\n");
869 err = -EINVAL;
870 goto ahb_ioremap_failed;
871 }
872
873 /* Allocate 4KiB BufferRAM */
874 onenand->page_buf = kzalloc(SZ_4K, GFP_KERNEL);
875 if (!onenand->page_buf) {
876 err = -ENOMEM;
877 goto page_buf_fail;
878 }
879
880 /* Allocate 128 SpareRAM */
881 onenand->oob_buf = kzalloc(128, GFP_KERNEL);
882 if (!onenand->oob_buf) {
883 err = -ENOMEM;
884 goto oob_buf_fail;
885 }
886
887 /* S3C doesn't handle subpage write */
888 mtd->subpage_sft = 0;
889 this->subpagesize = mtd->writesize;
890
891 } else { /* S5PC110 */
892 r = platform_get_resource(pdev, IORESOURCE_MEM, 1);
893 if (!r) {
894 dev_err(&pdev->dev, "no dma memory resource defined\n");
895 return -ENOENT;
896 goto dma_resource_failed;
897 }
898
899 onenand->dma_res = request_mem_region(r->start, resource_size(r),
900 pdev->name);
901 if (!onenand->dma_res) {
902 dev_err(&pdev->dev, "failed to request dma memory resource\n");
903 err = -EBUSY;
904 goto dma_resource_failed;
905 }
906
907 onenand->dma_addr = ioremap(r->start, resource_size(r));
908 if (!onenand->dma_addr) {
909 dev_err(&pdev->dev, "failed to map dma memory resource\n");
910 err = -EINVAL;
911 goto dma_ioremap_failed;
912 }
913
914 onenand->phys_base = onenand->base_res->start;
46f3e88b
KP
915 }
916
917 if (onenand_scan(mtd, 1)) {
918 err = -EFAULT;
919 goto scan_failed;
920 }
921
7b0507eb 922 if (onenand->type != TYPE_S5PC110) {
46f3e88b
KP
923 /* S3C doesn't handle subpage write */
924 mtd->subpage_sft = 0;
925 this->subpagesize = mtd->writesize;
926 }
927
928 if (s3c_read_reg(MEM_CFG_OFFSET) & ONENAND_SYS_CFG1_SYNC_READ)
929 dev_info(&onenand->pdev->dev, "OneNAND Sync. Burst Read enabled\n");
930
931#ifdef CONFIG_MTD_PARTITIONS
932 err = parse_mtd_partitions(mtd, part_probes, &onenand->parts, 0);
933 if (err > 0)
934 add_mtd_partitions(mtd, onenand->parts, err);
935 else if (err <= 0 && pdata && pdata->parts)
936 add_mtd_partitions(mtd, pdata->parts, pdata->nr_parts);
937 else
938#endif
939 err = add_mtd_device(mtd);
940
941 platform_set_drvdata(pdev, mtd);
942
943 return 0;
944
945scan_failed:
946 if (onenand->dma_addr)
947 iounmap(onenand->dma_addr);
948dma_ioremap_failed:
949 if (onenand->dma_res)
950 release_mem_region(onenand->dma_res->start,
951 resource_size(onenand->dma_res));
952 kfree(onenand->oob_buf);
953oob_buf_fail:
954 kfree(onenand->page_buf);
955page_buf_fail:
956 if (onenand->ahb_addr)
957 iounmap(onenand->ahb_addr);
958ahb_ioremap_failed:
959 if (onenand->ahb_res)
960 release_mem_region(onenand->ahb_res->start,
961 resource_size(onenand->ahb_res));
962dma_resource_failed:
963ahb_resource_failed:
964 iounmap(onenand->base);
965ioremap_failed:
966 if (onenand->base_res)
967 release_mem_region(onenand->base_res->start,
968 resource_size(onenand->base_res));
969resource_failed:
970 kfree(onenand);
971onenand_fail:
972 kfree(mtd);
973 return err;
974}
975
976static int __devexit s3c_onenand_remove(struct platform_device *pdev)
977{
978 struct mtd_info *mtd = platform_get_drvdata(pdev);
979
980 onenand_release(mtd);
981 if (onenand->ahb_addr)
982 iounmap(onenand->ahb_addr);
983 if (onenand->ahb_res)
984 release_mem_region(onenand->ahb_res->start,
985 resource_size(onenand->ahb_res));
986 if (onenand->dma_addr)
987 iounmap(onenand->dma_addr);
988 if (onenand->dma_res)
989 release_mem_region(onenand->dma_res->start,
990 resource_size(onenand->dma_res));
991
992 iounmap(onenand->base);
993 release_mem_region(onenand->base_res->start,
994 resource_size(onenand->base_res));
995
996 platform_set_drvdata(pdev, NULL);
997 kfree(onenand->oob_buf);
998 kfree(onenand->page_buf);
999 kfree(onenand);
1000 kfree(mtd);
1001 return 0;
1002}
1003
1004static int s3c_pm_ops_suspend(struct device *dev)
1005{
1006 struct platform_device *pdev = to_platform_device(dev);
1007 struct mtd_info *mtd = platform_get_drvdata(pdev);
1008 struct onenand_chip *this = mtd->priv;
1009
1010 this->wait(mtd, FL_PM_SUSPENDED);
1011 return mtd->suspend(mtd);
1012}
1013
1014static int s3c_pm_ops_resume(struct device *dev)
1015{
1016 struct platform_device *pdev = to_platform_device(dev);
1017 struct mtd_info *mtd = platform_get_drvdata(pdev);
1018 struct onenand_chip *this = mtd->priv;
1019
1020 mtd->resume(mtd);
1021 this->unlock_all(mtd);
1022 return 0;
1023}
1024
1025static const struct dev_pm_ops s3c_pm_ops = {
1026 .suspend = s3c_pm_ops_suspend,
1027 .resume = s3c_pm_ops_resume,
1028};
1029
1030static struct platform_device_id s3c_onenand_driver_ids[] = {
1031 {
1032 .name = "s3c6400-onenand",
1033 .driver_data = TYPE_S3C6400,
1034 }, {
1035 .name = "s3c6410-onenand",
1036 .driver_data = TYPE_S3C6410,
1037 }, {
1038 .name = "s5pc100-onenand",
1039 .driver_data = TYPE_S5PC100,
1040 }, {
1041 .name = "s5pc110-onenand",
1042 .driver_data = TYPE_S5PC110,
1043 }, { },
1044};
1045MODULE_DEVICE_TABLE(platform, s3c_onenand_driver_ids);
1046
1047static struct platform_driver s3c_onenand_driver = {
1048 .driver = {
1049 .name = "samsung-onenand",
1050 .pm = &s3c_pm_ops,
1051 },
1052 .id_table = s3c_onenand_driver_ids,
1053 .probe = s3c_onenand_probe,
1054 .remove = __devexit_p(s3c_onenand_remove),
1055};
1056
1057static int __init s3c_onenand_init(void)
1058{
1059 return platform_driver_register(&s3c_onenand_driver);
1060}
1061
1062static void __exit s3c_onenand_exit(void)
1063{
1064 platform_driver_unregister(&s3c_onenand_driver);
1065}
1066
1067module_init(s3c_onenand_init);
1068module_exit(s3c_onenand_exit);
1069
1070MODULE_LICENSE("GPL");
1071MODULE_AUTHOR("Kyungmin Park <kyungmin.park@samsung.com>");
1072MODULE_DESCRIPTION("Samsung OneNAND controller support");
This page took 0.078709 seconds and 5 git commands to generate.