net/key/af_key.c: add range checks on ->sadb_x_policy_len
[deliverable/linux.git] / drivers / net / can / flexcan.c
CommitLineData
e955cead
MKB
1/*
2 * flexcan.c - FLEXCAN CAN controller driver
3 *
4 * Copyright (c) 2005-2006 Varma Electronics Oy
5 * Copyright (c) 2009 Sascha Hauer, Pengutronix
6 * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
7 *
8 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
9 *
10 * LICENCE:
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation version 2.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 */
21
22#include <linux/netdevice.h>
23#include <linux/can.h>
24#include <linux/can/dev.h>
25#include <linux/can/error.h>
26#include <linux/can/platform/flexcan.h>
27#include <linux/clk.h>
28#include <linux/delay.h>
29#include <linux/if_arp.h>
30#include <linux/if_ether.h>
31#include <linux/interrupt.h>
32#include <linux/io.h>
33#include <linux/kernel.h>
34#include <linux/list.h>
35#include <linux/module.h>
97efe9ae 36#include <linux/of.h>
30c1e672 37#include <linux/of_device.h>
e955cead 38#include <linux/platform_device.h>
a53157c2 39#include <linux/pinctrl/consumer.h>
e955cead 40
e955cead
MKB
41#define DRV_NAME "flexcan"
42
43/* 8 for RX fifo and 2 error handling */
44#define FLEXCAN_NAPI_WEIGHT (8 + 2)
45
46/* FLEXCAN module configuration register (CANMCR) bits */
47#define FLEXCAN_MCR_MDIS BIT(31)
48#define FLEXCAN_MCR_FRZ BIT(30)
49#define FLEXCAN_MCR_FEN BIT(29)
50#define FLEXCAN_MCR_HALT BIT(28)
51#define FLEXCAN_MCR_NOT_RDY BIT(27)
52#define FLEXCAN_MCR_WAK_MSK BIT(26)
53#define FLEXCAN_MCR_SOFTRST BIT(25)
54#define FLEXCAN_MCR_FRZ_ACK BIT(24)
55#define FLEXCAN_MCR_SUPV BIT(23)
56#define FLEXCAN_MCR_SLF_WAK BIT(22)
57#define FLEXCAN_MCR_WRN_EN BIT(21)
58#define FLEXCAN_MCR_LPM_ACK BIT(20)
59#define FLEXCAN_MCR_WAK_SRC BIT(19)
60#define FLEXCAN_MCR_DOZE BIT(18)
61#define FLEXCAN_MCR_SRX_DIS BIT(17)
62#define FLEXCAN_MCR_BCC BIT(16)
63#define FLEXCAN_MCR_LPRIO_EN BIT(13)
64#define FLEXCAN_MCR_AEN BIT(12)
65#define FLEXCAN_MCR_MAXMB(x) ((x) & 0xf)
66#define FLEXCAN_MCR_IDAM_A (0 << 8)
67#define FLEXCAN_MCR_IDAM_B (1 << 8)
68#define FLEXCAN_MCR_IDAM_C (2 << 8)
69#define FLEXCAN_MCR_IDAM_D (3 << 8)
70
71/* FLEXCAN control register (CANCTRL) bits */
72#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
73#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
74#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
75#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
76#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
77#define FLEXCAN_CTRL_ERR_MSK BIT(14)
78#define FLEXCAN_CTRL_CLK_SRC BIT(13)
79#define FLEXCAN_CTRL_LPB BIT(12)
80#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
81#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
82#define FLEXCAN_CTRL_SMP BIT(7)
83#define FLEXCAN_CTRL_BOFF_REC BIT(6)
84#define FLEXCAN_CTRL_TSYN BIT(5)
85#define FLEXCAN_CTRL_LBUF BIT(4)
86#define FLEXCAN_CTRL_LOM BIT(3)
87#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
88#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
89#define FLEXCAN_CTRL_ERR_STATE \
90 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
91 FLEXCAN_CTRL_BOFF_MSK)
92#define FLEXCAN_CTRL_ERR_ALL \
93 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
94
95/* FLEXCAN error and status register (ESR) bits */
96#define FLEXCAN_ESR_TWRN_INT BIT(17)
97#define FLEXCAN_ESR_RWRN_INT BIT(16)
98#define FLEXCAN_ESR_BIT1_ERR BIT(15)
99#define FLEXCAN_ESR_BIT0_ERR BIT(14)
100#define FLEXCAN_ESR_ACK_ERR BIT(13)
101#define FLEXCAN_ESR_CRC_ERR BIT(12)
102#define FLEXCAN_ESR_FRM_ERR BIT(11)
103#define FLEXCAN_ESR_STF_ERR BIT(10)
104#define FLEXCAN_ESR_TX_WRN BIT(9)
105#define FLEXCAN_ESR_RX_WRN BIT(8)
106#define FLEXCAN_ESR_IDLE BIT(7)
107#define FLEXCAN_ESR_TXRX BIT(6)
108#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
109#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
110#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
111#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
112#define FLEXCAN_ESR_BOFF_INT BIT(2)
113#define FLEXCAN_ESR_ERR_INT BIT(1)
114#define FLEXCAN_ESR_WAK_INT BIT(0)
115#define FLEXCAN_ESR_ERR_BUS \
116 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
117 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
118 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
119#define FLEXCAN_ESR_ERR_STATE \
120 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
121#define FLEXCAN_ESR_ERR_ALL \
122 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
6e9d554f
WG
123#define FLEXCAN_ESR_ALL_INT \
124 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
125 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
e955cead
MKB
126
127/* FLEXCAN interrupt flag register (IFLAG) bits */
128#define FLEXCAN_TX_BUF_ID 8
129#define FLEXCAN_IFLAG_BUF(x) BIT(x)
130#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
131#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
132#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
133#define FLEXCAN_IFLAG_DEFAULT \
134 (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
135 FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
136
137/* FLEXCAN message buffers */
138#define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
139#define FLEXCAN_MB_CNT_SRR BIT(22)
140#define FLEXCAN_MB_CNT_IDE BIT(21)
141#define FLEXCAN_MB_CNT_RTR BIT(20)
142#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
143#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
144
145#define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
146
147/* Structure of the message buffer */
148struct flexcan_mb {
149 u32 can_ctrl;
150 u32 can_id;
151 u32 data[2];
152};
153
154/* Structure of the hardware registers */
155struct flexcan_regs {
156 u32 mcr; /* 0x00 */
157 u32 ctrl; /* 0x04 */
158 u32 timer; /* 0x08 */
159 u32 _reserved1; /* 0x0c */
160 u32 rxgmask; /* 0x10 */
161 u32 rx14mask; /* 0x14 */
162 u32 rx15mask; /* 0x18 */
163 u32 ecr; /* 0x1c */
164 u32 esr; /* 0x20 */
165 u32 imask2; /* 0x24 */
166 u32 imask1; /* 0x28 */
167 u32 iflag2; /* 0x2c */
168 u32 iflag1; /* 0x30 */
30c1e672
HW
169 u32 crl2; /* 0x34 */
170 u32 esr2; /* 0x38 */
171 u32 imeur; /* 0x3c */
172 u32 lrfr; /* 0x40 */
173 u32 crcr; /* 0x44 */
174 u32 rxfgmask; /* 0x48 */
175 u32 rxfir; /* 0x4c */
176 u32 _reserved3[12];
e955cead
MKB
177 struct flexcan_mb cantxfg[64];
178};
179
30c1e672
HW
180struct flexcan_devtype_data {
181 u32 hw_ver; /* hardware controller version */
182};
183
e955cead
MKB
184struct flexcan_priv {
185 struct can_priv can;
186 struct net_device *dev;
187 struct napi_struct napi;
188
189 void __iomem *base;
190 u32 reg_esr;
191 u32 reg_ctrl_default;
192
3d42a379
ST
193 struct clk *clk_ipg;
194 struct clk *clk_per;
e955cead 195 struct flexcan_platform_data *pdata;
dda0b3bd 196 const struct flexcan_devtype_data *devtype_data;
30c1e672
HW
197};
198
199static struct flexcan_devtype_data fsl_p1010_devtype_data = {
200 .hw_ver = 3,
201};
202
203static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
204 .hw_ver = 10,
e955cead
MKB
205};
206
194b9a4c 207static const struct can_bittiming_const flexcan_bittiming_const = {
e955cead
MKB
208 .name = DRV_NAME,
209 .tseg1_min = 4,
210 .tseg1_max = 16,
211 .tseg2_min = 2,
212 .tseg2_max = 8,
213 .sjw_max = 4,
214 .brp_min = 1,
215 .brp_max = 256,
216 .brp_inc = 1,
217};
218
61e271ee 219/*
220 * Abstract off the read/write for arm versus ppc.
221 */
222#if defined(__BIG_ENDIAN)
223static inline u32 flexcan_read(void __iomem *addr)
224{
225 return in_be32(addr);
226}
227
228static inline void flexcan_write(u32 val, void __iomem *addr)
229{
230 out_be32(addr, val);
231}
232#else
233static inline u32 flexcan_read(void __iomem *addr)
234{
235 return readl(addr);
236}
237
238static inline void flexcan_write(u32 val, void __iomem *addr)
239{
240 writel(val, addr);
241}
242#endif
243
e955cead
MKB
244/*
245 * Swtich transceiver on or off
246 */
247static void flexcan_transceiver_switch(const struct flexcan_priv *priv, int on)
248{
249 if (priv->pdata && priv->pdata->transceiver_switch)
250 priv->pdata->transceiver_switch(on);
251}
252
253static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
254 u32 reg_esr)
255{
256 return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
257 (reg_esr & FLEXCAN_ESR_ERR_BUS);
258}
259
260static inline void flexcan_chip_enable(struct flexcan_priv *priv)
261{
262 struct flexcan_regs __iomem *regs = priv->base;
263 u32 reg;
264
61e271ee 265 reg = flexcan_read(&regs->mcr);
e955cead 266 reg &= ~FLEXCAN_MCR_MDIS;
61e271ee 267 flexcan_write(reg, &regs->mcr);
e955cead
MKB
268
269 udelay(10);
270}
271
272static inline void flexcan_chip_disable(struct flexcan_priv *priv)
273{
274 struct flexcan_regs __iomem *regs = priv->base;
275 u32 reg;
276
61e271ee 277 reg = flexcan_read(&regs->mcr);
e955cead 278 reg |= FLEXCAN_MCR_MDIS;
61e271ee 279 flexcan_write(reg, &regs->mcr);
e955cead
MKB
280}
281
282static int flexcan_get_berr_counter(const struct net_device *dev,
283 struct can_berr_counter *bec)
284{
285 const struct flexcan_priv *priv = netdev_priv(dev);
286 struct flexcan_regs __iomem *regs = priv->base;
61e271ee 287 u32 reg = flexcan_read(&regs->ecr);
e955cead
MKB
288
289 bec->txerr = (reg >> 0) & 0xff;
290 bec->rxerr = (reg >> 8) & 0xff;
291
292 return 0;
293}
294
295static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
296{
297 const struct flexcan_priv *priv = netdev_priv(dev);
e955cead
MKB
298 struct flexcan_regs __iomem *regs = priv->base;
299 struct can_frame *cf = (struct can_frame *)skb->data;
300 u32 can_id;
301 u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
302
303 if (can_dropped_invalid_skb(dev, skb))
304 return NETDEV_TX_OK;
305
306 netif_stop_queue(dev);
307
308 if (cf->can_id & CAN_EFF_FLAG) {
309 can_id = cf->can_id & CAN_EFF_MASK;
310 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
311 } else {
312 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
313 }
314
315 if (cf->can_id & CAN_RTR_FLAG)
316 ctrl |= FLEXCAN_MB_CNT_RTR;
317
318 if (cf->can_dlc > 0) {
319 u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
61e271ee 320 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
e955cead
MKB
321 }
322 if (cf->can_dlc > 3) {
323 u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
61e271ee 324 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
e955cead
MKB
325 }
326
9a123496
RD
327 can_put_echo_skb(skb, dev, 0);
328
61e271ee 329 flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
330 flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
e955cead 331
e955cead
MKB
332 return NETDEV_TX_OK;
333}
334
335static void do_bus_err(struct net_device *dev,
336 struct can_frame *cf, u32 reg_esr)
337{
338 struct flexcan_priv *priv = netdev_priv(dev);
339 int rx_errors = 0, tx_errors = 0;
340
341 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
342
343 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
aabdfd6a 344 netdev_dbg(dev, "BIT1_ERR irq\n");
e955cead
MKB
345 cf->data[2] |= CAN_ERR_PROT_BIT1;
346 tx_errors = 1;
347 }
348 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
aabdfd6a 349 netdev_dbg(dev, "BIT0_ERR irq\n");
e955cead
MKB
350 cf->data[2] |= CAN_ERR_PROT_BIT0;
351 tx_errors = 1;
352 }
353 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
aabdfd6a 354 netdev_dbg(dev, "ACK_ERR irq\n");
e955cead
MKB
355 cf->can_id |= CAN_ERR_ACK;
356 cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
357 tx_errors = 1;
358 }
359 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
aabdfd6a 360 netdev_dbg(dev, "CRC_ERR irq\n");
e955cead
MKB
361 cf->data[2] |= CAN_ERR_PROT_BIT;
362 cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
363 rx_errors = 1;
364 }
365 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
aabdfd6a 366 netdev_dbg(dev, "FRM_ERR irq\n");
e955cead
MKB
367 cf->data[2] |= CAN_ERR_PROT_FORM;
368 rx_errors = 1;
369 }
370 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
aabdfd6a 371 netdev_dbg(dev, "STF_ERR irq\n");
e955cead
MKB
372 cf->data[2] |= CAN_ERR_PROT_STUFF;
373 rx_errors = 1;
374 }
375
376 priv->can.can_stats.bus_error++;
377 if (rx_errors)
378 dev->stats.rx_errors++;
379 if (tx_errors)
380 dev->stats.tx_errors++;
381}
382
383static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
384{
385 struct sk_buff *skb;
386 struct can_frame *cf;
387
388 skb = alloc_can_err_skb(dev, &cf);
389 if (unlikely(!skb))
390 return 0;
391
392 do_bus_err(dev, cf, reg_esr);
393 netif_receive_skb(skb);
394
395 dev->stats.rx_packets++;
396 dev->stats.rx_bytes += cf->can_dlc;
397
398 return 1;
399}
400
401static void do_state(struct net_device *dev,
402 struct can_frame *cf, enum can_state new_state)
403{
404 struct flexcan_priv *priv = netdev_priv(dev);
405 struct can_berr_counter bec;
406
407 flexcan_get_berr_counter(dev, &bec);
408
409 switch (priv->can.state) {
410 case CAN_STATE_ERROR_ACTIVE:
411 /*
412 * from: ERROR_ACTIVE
413 * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
414 * => : there was a warning int
415 */
416 if (new_state >= CAN_STATE_ERROR_WARNING &&
417 new_state <= CAN_STATE_BUS_OFF) {
aabdfd6a 418 netdev_dbg(dev, "Error Warning IRQ\n");
e955cead
MKB
419 priv->can.can_stats.error_warning++;
420
421 cf->can_id |= CAN_ERR_CRTL;
422 cf->data[1] = (bec.txerr > bec.rxerr) ?
423 CAN_ERR_CRTL_TX_WARNING :
424 CAN_ERR_CRTL_RX_WARNING;
425 }
426 case CAN_STATE_ERROR_WARNING: /* fallthrough */
427 /*
428 * from: ERROR_ACTIVE, ERROR_WARNING
429 * to : ERROR_PASSIVE, BUS_OFF
430 * => : error passive int
431 */
432 if (new_state >= CAN_STATE_ERROR_PASSIVE &&
433 new_state <= CAN_STATE_BUS_OFF) {
aabdfd6a 434 netdev_dbg(dev, "Error Passive IRQ\n");
e955cead
MKB
435 priv->can.can_stats.error_passive++;
436
437 cf->can_id |= CAN_ERR_CRTL;
438 cf->data[1] = (bec.txerr > bec.rxerr) ?
439 CAN_ERR_CRTL_TX_PASSIVE :
440 CAN_ERR_CRTL_RX_PASSIVE;
441 }
442 break;
443 case CAN_STATE_BUS_OFF:
aabdfd6a
WG
444 netdev_err(dev, "BUG! "
445 "hardware recovered automatically from BUS_OFF\n");
e955cead
MKB
446 break;
447 default:
448 break;
449 }
450
451 /* process state changes depending on the new state */
452 switch (new_state) {
453 case CAN_STATE_ERROR_ACTIVE:
aabdfd6a 454 netdev_dbg(dev, "Error Active\n");
e955cead
MKB
455 cf->can_id |= CAN_ERR_PROT;
456 cf->data[2] = CAN_ERR_PROT_ACTIVE;
457 break;
458 case CAN_STATE_BUS_OFF:
459 cf->can_id |= CAN_ERR_BUSOFF;
460 can_bus_off(dev);
461 break;
462 default:
463 break;
464 }
465}
466
467static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
468{
469 struct flexcan_priv *priv = netdev_priv(dev);
470 struct sk_buff *skb;
471 struct can_frame *cf;
472 enum can_state new_state;
473 int flt;
474
475 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
476 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
477 if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
478 FLEXCAN_ESR_RX_WRN))))
479 new_state = CAN_STATE_ERROR_ACTIVE;
480 else
481 new_state = CAN_STATE_ERROR_WARNING;
482 } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
483 new_state = CAN_STATE_ERROR_PASSIVE;
484 else
485 new_state = CAN_STATE_BUS_OFF;
486
487 /* state hasn't changed */
488 if (likely(new_state == priv->can.state))
489 return 0;
490
491 skb = alloc_can_err_skb(dev, &cf);
492 if (unlikely(!skb))
493 return 0;
494
495 do_state(dev, cf, new_state);
496 priv->can.state = new_state;
497 netif_receive_skb(skb);
498
499 dev->stats.rx_packets++;
500 dev->stats.rx_bytes += cf->can_dlc;
501
502 return 1;
503}
504
505static void flexcan_read_fifo(const struct net_device *dev,
506 struct can_frame *cf)
507{
508 const struct flexcan_priv *priv = netdev_priv(dev);
509 struct flexcan_regs __iomem *regs = priv->base;
510 struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
511 u32 reg_ctrl, reg_id;
512
61e271ee 513 reg_ctrl = flexcan_read(&mb->can_ctrl);
514 reg_id = flexcan_read(&mb->can_id);
e955cead
MKB
515 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
516 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
517 else
518 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
519
520 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
521 cf->can_id |= CAN_RTR_FLAG;
522 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
523
61e271ee 524 *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
525 *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
e955cead
MKB
526
527 /* mark as read */
61e271ee 528 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
529 flexcan_read(&regs->timer);
e955cead
MKB
530}
531
532static int flexcan_read_frame(struct net_device *dev)
533{
534 struct net_device_stats *stats = &dev->stats;
535 struct can_frame *cf;
536 struct sk_buff *skb;
537
538 skb = alloc_can_skb(dev, &cf);
539 if (unlikely(!skb)) {
540 stats->rx_dropped++;
541 return 0;
542 }
543
544 flexcan_read_fifo(dev, cf);
545 netif_receive_skb(skb);
546
547 stats->rx_packets++;
548 stats->rx_bytes += cf->can_dlc;
549
550 return 1;
551}
552
553static int flexcan_poll(struct napi_struct *napi, int quota)
554{
555 struct net_device *dev = napi->dev;
556 const struct flexcan_priv *priv = netdev_priv(dev);
557 struct flexcan_regs __iomem *regs = priv->base;
558 u32 reg_iflag1, reg_esr;
559 int work_done = 0;
560
561 /*
562 * The error bits are cleared on read,
563 * use saved value from irq handler.
564 */
61e271ee 565 reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
e955cead
MKB
566
567 /* handle state changes */
568 work_done += flexcan_poll_state(dev, reg_esr);
569
570 /* handle RX-FIFO */
61e271ee 571 reg_iflag1 = flexcan_read(&regs->iflag1);
e955cead
MKB
572 while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
573 work_done < quota) {
574 work_done += flexcan_read_frame(dev);
61e271ee 575 reg_iflag1 = flexcan_read(&regs->iflag1);
e955cead
MKB
576 }
577
578 /* report bus errors */
579 if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
580 work_done += flexcan_poll_bus_err(dev, reg_esr);
581
582 if (work_done < quota) {
583 napi_complete(napi);
584 /* enable IRQs */
61e271ee 585 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
586 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
e955cead
MKB
587 }
588
589 return work_done;
590}
591
592static irqreturn_t flexcan_irq(int irq, void *dev_id)
593{
594 struct net_device *dev = dev_id;
595 struct net_device_stats *stats = &dev->stats;
596 struct flexcan_priv *priv = netdev_priv(dev);
597 struct flexcan_regs __iomem *regs = priv->base;
598 u32 reg_iflag1, reg_esr;
599
61e271ee 600 reg_iflag1 = flexcan_read(&regs->iflag1);
601 reg_esr = flexcan_read(&regs->esr);
6e9d554f
WG
602 /* ACK all bus error and state change IRQ sources */
603 if (reg_esr & FLEXCAN_ESR_ALL_INT)
604 flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
e955cead
MKB
605
606 /*
607 * schedule NAPI in case of:
608 * - rx IRQ
609 * - state change IRQ
610 * - bus error IRQ and bus error reporting is activated
611 */
612 if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
613 (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
614 flexcan_has_and_handle_berr(priv, reg_esr)) {
615 /*
616 * The error bits are cleared on read,
617 * save them for later use.
618 */
619 priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
61e271ee 620 flexcan_write(FLEXCAN_IFLAG_DEFAULT &
621 ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
622 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
e955cead
MKB
623 &regs->ctrl);
624 napi_schedule(&priv->napi);
625 }
626
627 /* FIFO overflow */
628 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
61e271ee 629 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
e955cead
MKB
630 dev->stats.rx_over_errors++;
631 dev->stats.rx_errors++;
632 }
633
634 /* transmission complete interrupt */
635 if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
9a123496 636 stats->tx_bytes += can_get_echo_skb(dev, 0);
e955cead 637 stats->tx_packets++;
61e271ee 638 flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
e955cead
MKB
639 netif_wake_queue(dev);
640 }
641
642 return IRQ_HANDLED;
643}
644
645static void flexcan_set_bittiming(struct net_device *dev)
646{
647 const struct flexcan_priv *priv = netdev_priv(dev);
648 const struct can_bittiming *bt = &priv->can.bittiming;
649 struct flexcan_regs __iomem *regs = priv->base;
650 u32 reg;
651
61e271ee 652 reg = flexcan_read(&regs->ctrl);
e955cead
MKB
653 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
654 FLEXCAN_CTRL_RJW(0x3) |
655 FLEXCAN_CTRL_PSEG1(0x7) |
656 FLEXCAN_CTRL_PSEG2(0x7) |
657 FLEXCAN_CTRL_PROPSEG(0x7) |
658 FLEXCAN_CTRL_LPB |
659 FLEXCAN_CTRL_SMP |
660 FLEXCAN_CTRL_LOM);
661
662 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
663 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
664 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
665 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
666 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
667
668 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
669 reg |= FLEXCAN_CTRL_LPB;
670 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
671 reg |= FLEXCAN_CTRL_LOM;
672 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
673 reg |= FLEXCAN_CTRL_SMP;
674
aabdfd6a 675 netdev_info(dev, "writing ctrl=0x%08x\n", reg);
61e271ee 676 flexcan_write(reg, &regs->ctrl);
e955cead
MKB
677
678 /* print chip status */
aabdfd6a
WG
679 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
680 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
e955cead
MKB
681}
682
683/*
684 * flexcan_chip_start
685 *
686 * this functions is entered with clocks enabled
687 *
688 */
689static int flexcan_chip_start(struct net_device *dev)
690{
691 struct flexcan_priv *priv = netdev_priv(dev);
692 struct flexcan_regs __iomem *regs = priv->base;
693 unsigned int i;
694 int err;
695 u32 reg_mcr, reg_ctrl;
696
697 /* enable module */
698 flexcan_chip_enable(priv);
699
700 /* soft reset */
61e271ee 701 flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
e955cead
MKB
702 udelay(10);
703
61e271ee 704 reg_mcr = flexcan_read(&regs->mcr);
e955cead 705 if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
aabdfd6a
WG
706 netdev_err(dev, "Failed to softreset can module (mcr=0x%08x)\n",
707 reg_mcr);
e955cead
MKB
708 err = -ENODEV;
709 goto out;
710 }
711
712 flexcan_set_bittiming(dev);
713
714 /*
715 * MCR
716 *
717 * enable freeze
718 * enable fifo
719 * halt now
720 * only supervisor access
721 * enable warning int
722 * choose format C
9a123496 723 * disable local echo
e955cead
MKB
724 *
725 */
61e271ee 726 reg_mcr = flexcan_read(&regs->mcr);
e955cead
MKB
727 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
728 FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
9a123496 729 FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS;
aabdfd6a 730 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
61e271ee 731 flexcan_write(reg_mcr, &regs->mcr);
e955cead
MKB
732
733 /*
734 * CTRL
735 *
736 * disable timer sync feature
737 *
738 * disable auto busoff recovery
739 * transmit lowest buffer first
740 *
741 * enable tx and rx warning interrupt
742 * enable bus off interrupt
743 * (== FLEXCAN_CTRL_ERR_STATE)
744 *
745 * _note_: we enable the "error interrupt"
746 * (FLEXCAN_CTRL_ERR_MSK), too. Otherwise we don't get any
747 * warning or bus passive interrupts.
748 */
61e271ee 749 reg_ctrl = flexcan_read(&regs->ctrl);
e955cead
MKB
750 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
751 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
752 FLEXCAN_CTRL_ERR_STATE | FLEXCAN_CTRL_ERR_MSK;
753
754 /* save for later use */
755 priv->reg_ctrl_default = reg_ctrl;
aabdfd6a 756 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
61e271ee 757 flexcan_write(reg_ctrl, &regs->ctrl);
e955cead
MKB
758
759 for (i = 0; i < ARRAY_SIZE(regs->cantxfg); i++) {
61e271ee 760 flexcan_write(0, &regs->cantxfg[i].can_ctrl);
761 flexcan_write(0, &regs->cantxfg[i].can_id);
762 flexcan_write(0, &regs->cantxfg[i].data[0]);
763 flexcan_write(0, &regs->cantxfg[i].data[1]);
e955cead
MKB
764
765 /* put MB into rx queue */
61e271ee 766 flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
767 &regs->cantxfg[i].can_ctrl);
e955cead
MKB
768 }
769
770 /* acceptance mask/acceptance code (accept everything) */
61e271ee 771 flexcan_write(0x0, &regs->rxgmask);
772 flexcan_write(0x0, &regs->rx14mask);
773 flexcan_write(0x0, &regs->rx15mask);
e955cead 774
30c1e672
HW
775 if (priv->devtype_data->hw_ver >= 10)
776 flexcan_write(0x0, &regs->rxfgmask);
777
e955cead
MKB
778 flexcan_transceiver_switch(priv, 1);
779
780 /* synchronize with the can bus */
61e271ee 781 reg_mcr = flexcan_read(&regs->mcr);
e955cead 782 reg_mcr &= ~FLEXCAN_MCR_HALT;
61e271ee 783 flexcan_write(reg_mcr, &regs->mcr);
e955cead
MKB
784
785 priv->can.state = CAN_STATE_ERROR_ACTIVE;
786
787 /* enable FIFO interrupts */
61e271ee 788 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
e955cead
MKB
789
790 /* print chip status */
aabdfd6a
WG
791 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
792 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
e955cead
MKB
793
794 return 0;
795
796 out:
797 flexcan_chip_disable(priv);
798 return err;
799}
800
801/*
802 * flexcan_chip_stop
803 *
804 * this functions is entered with clocks enabled
805 *
806 */
807static void flexcan_chip_stop(struct net_device *dev)
808{
809 struct flexcan_priv *priv = netdev_priv(dev);
810 struct flexcan_regs __iomem *regs = priv->base;
811 u32 reg;
812
813 /* Disable all interrupts */
61e271ee 814 flexcan_write(0, &regs->imask1);
e955cead
MKB
815
816 /* Disable + halt module */
61e271ee 817 reg = flexcan_read(&regs->mcr);
e955cead 818 reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
61e271ee 819 flexcan_write(reg, &regs->mcr);
e955cead
MKB
820
821 flexcan_transceiver_switch(priv, 0);
822 priv->can.state = CAN_STATE_STOPPED;
823
824 return;
825}
826
827static int flexcan_open(struct net_device *dev)
828{
829 struct flexcan_priv *priv = netdev_priv(dev);
830 int err;
831
3d42a379
ST
832 clk_prepare_enable(priv->clk_ipg);
833 clk_prepare_enable(priv->clk_per);
e955cead
MKB
834
835 err = open_candev(dev);
836 if (err)
837 goto out;
838
839 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
840 if (err)
841 goto out_close;
842
843 /* start chip and queuing */
844 err = flexcan_chip_start(dev);
845 if (err)
846 goto out_close;
847 napi_enable(&priv->napi);
848 netif_start_queue(dev);
849
850 return 0;
851
852 out_close:
853 close_candev(dev);
854 out:
3d42a379
ST
855 clk_disable_unprepare(priv->clk_per);
856 clk_disable_unprepare(priv->clk_ipg);
e955cead
MKB
857
858 return err;
859}
860
861static int flexcan_close(struct net_device *dev)
862{
863 struct flexcan_priv *priv = netdev_priv(dev);
864
865 netif_stop_queue(dev);
866 napi_disable(&priv->napi);
867 flexcan_chip_stop(dev);
868
869 free_irq(dev->irq, dev);
3d42a379
ST
870 clk_disable_unprepare(priv->clk_per);
871 clk_disable_unprepare(priv->clk_ipg);
e955cead
MKB
872
873 close_candev(dev);
874
875 return 0;
876}
877
878static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
879{
880 int err;
881
882 switch (mode) {
883 case CAN_MODE_START:
884 err = flexcan_chip_start(dev);
885 if (err)
886 return err;
887
888 netif_wake_queue(dev);
889 break;
890
891 default:
892 return -EOPNOTSUPP;
893 }
894
895 return 0;
896}
897
898static const struct net_device_ops flexcan_netdev_ops = {
899 .ndo_open = flexcan_open,
900 .ndo_stop = flexcan_close,
901 .ndo_start_xmit = flexcan_start_xmit,
902};
903
904static int __devinit register_flexcandev(struct net_device *dev)
905{
906 struct flexcan_priv *priv = netdev_priv(dev);
907 struct flexcan_regs __iomem *regs = priv->base;
908 u32 reg, err;
909
3d42a379
ST
910 clk_prepare_enable(priv->clk_ipg);
911 clk_prepare_enable(priv->clk_per);
e955cead
MKB
912
913 /* select "bus clock", chip must be disabled */
914 flexcan_chip_disable(priv);
61e271ee 915 reg = flexcan_read(&regs->ctrl);
e955cead 916 reg |= FLEXCAN_CTRL_CLK_SRC;
61e271ee 917 flexcan_write(reg, &regs->ctrl);
e955cead
MKB
918
919 flexcan_chip_enable(priv);
920
921 /* set freeze, halt and activate FIFO, restrict register access */
61e271ee 922 reg = flexcan_read(&regs->mcr);
e955cead
MKB
923 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
924 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
61e271ee 925 flexcan_write(reg, &regs->mcr);
e955cead
MKB
926
927 /*
928 * Currently we only support newer versions of this core
929 * featuring a RX FIFO. Older cores found on some Coldfire
930 * derivates are not yet supported.
931 */
61e271ee 932 reg = flexcan_read(&regs->mcr);
e955cead 933 if (!(reg & FLEXCAN_MCR_FEN)) {
aabdfd6a 934 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
e955cead
MKB
935 err = -ENODEV;
936 goto out;
937 }
938
939 err = register_candev(dev);
940
941 out:
942 /* disable core and turn off clocks */
943 flexcan_chip_disable(priv);
3d42a379
ST
944 clk_disable_unprepare(priv->clk_per);
945 clk_disable_unprepare(priv->clk_ipg);
e955cead
MKB
946
947 return err;
948}
949
950static void __devexit unregister_flexcandev(struct net_device *dev)
951{
952 unregister_candev(dev);
953}
954
30c1e672
HW
955static const struct of_device_id flexcan_of_match[] = {
956 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
957 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
958 { /* sentinel */ },
959};
960
961static const struct platform_device_id flexcan_id_table[] = {
962 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
963 { /* sentinel */ },
964};
965
e955cead
MKB
966static int __devinit flexcan_probe(struct platform_device *pdev)
967{
30c1e672 968 const struct of_device_id *of_id;
dda0b3bd 969 const struct flexcan_devtype_data *devtype_data;
e955cead
MKB
970 struct net_device *dev;
971 struct flexcan_priv *priv;
972 struct resource *mem;
3d42a379 973 struct clk *clk_ipg = NULL, *clk_per = NULL;
a53157c2 974 struct pinctrl *pinctrl;
e955cead
MKB
975 void __iomem *base;
976 resource_size_t mem_size;
977 int err, irq;
97efe9ae 978 u32 clock_freq = 0;
979
a53157c2
SG
980 pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
981 if (IS_ERR(pinctrl))
982 return PTR_ERR(pinctrl);
983
afc016d8
HW
984 if (pdev->dev.of_node)
985 of_property_read_u32(pdev->dev.of_node,
986 "clock-frequency", &clock_freq);
97efe9ae 987
988 if (!clock_freq) {
3d42a379
ST
989 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
990 if (IS_ERR(clk_ipg)) {
991 dev_err(&pdev->dev, "no ipg clock defined\n");
992 err = PTR_ERR(clk_ipg);
993 goto failed_clock;
994 }
995 clock_freq = clk_get_rate(clk_ipg);
996
997 clk_per = devm_clk_get(&pdev->dev, "per");
998 if (IS_ERR(clk_per)) {
999 dev_err(&pdev->dev, "no per clock defined\n");
1000 err = PTR_ERR(clk_per);
97efe9ae 1001 goto failed_clock;
1002 }
e955cead
MKB
1003 }
1004
1005 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1006 irq = platform_get_irq(pdev, 0);
1007 if (!mem || irq <= 0) {
1008 err = -ENODEV;
1009 goto failed_get;
1010 }
1011
1012 mem_size = resource_size(mem);
1013 if (!request_mem_region(mem->start, mem_size, pdev->name)) {
1014 err = -EBUSY;
2e4ceec4 1015 goto failed_get;
e955cead
MKB
1016 }
1017
1018 base = ioremap(mem->start, mem_size);
1019 if (!base) {
1020 err = -ENOMEM;
1021 goto failed_map;
1022 }
1023
9a123496 1024 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
e955cead
MKB
1025 if (!dev) {
1026 err = -ENOMEM;
1027 goto failed_alloc;
1028 }
1029
30c1e672
HW
1030 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1031 if (of_id) {
1032 devtype_data = of_id->data;
1033 } else if (pdev->id_entry->driver_data) {
1034 devtype_data = (struct flexcan_devtype_data *)
1035 pdev->id_entry->driver_data;
1036 } else {
1037 err = -ENODEV;
1038 goto failed_devtype;
1039 }
1040
e955cead
MKB
1041 dev->netdev_ops = &flexcan_netdev_ops;
1042 dev->irq = irq;
9a123496 1043 dev->flags |= IFF_ECHO;
e955cead
MKB
1044
1045 priv = netdev_priv(dev);
97efe9ae 1046 priv->can.clock.freq = clock_freq;
e955cead
MKB
1047 priv->can.bittiming_const = &flexcan_bittiming_const;
1048 priv->can.do_set_mode = flexcan_set_mode;
1049 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1050 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1051 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1052 CAN_CTRLMODE_BERR_REPORTING;
1053 priv->base = base;
1054 priv->dev = dev;
3d42a379
ST
1055 priv->clk_ipg = clk_ipg;
1056 priv->clk_per = clk_per;
e955cead 1057 priv->pdata = pdev->dev.platform_data;
30c1e672 1058 priv->devtype_data = devtype_data;
e955cead
MKB
1059
1060 netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
1061
1062 dev_set_drvdata(&pdev->dev, dev);
1063 SET_NETDEV_DEV(dev, &pdev->dev);
1064
1065 err = register_flexcandev(dev);
1066 if (err) {
1067 dev_err(&pdev->dev, "registering netdev failed\n");
1068 goto failed_register;
1069 }
1070
1071 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
1072 priv->base, dev->irq);
1073
1074 return 0;
1075
1076 failed_register:
30c1e672 1077 failed_devtype:
e955cead
MKB
1078 free_candev(dev);
1079 failed_alloc:
1080 iounmap(base);
1081 failed_map:
1082 release_mem_region(mem->start, mem_size);
e955cead
MKB
1083 failed_get:
1084 failed_clock:
1085 return err;
1086}
1087
1088static int __devexit flexcan_remove(struct platform_device *pdev)
1089{
1090 struct net_device *dev = platform_get_drvdata(pdev);
1091 struct flexcan_priv *priv = netdev_priv(dev);
1092 struct resource *mem;
1093
1094 unregister_flexcandev(dev);
1095 platform_set_drvdata(pdev, NULL);
e955cead
MKB
1096 iounmap(priv->base);
1097
1098 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1099 release_mem_region(mem->start, resource_size(mem));
1100
9a27586d
MKB
1101 free_candev(dev);
1102
e955cead
MKB
1103 return 0;
1104}
1105
8b5e218d
EB
1106#ifdef CONFIG_PM
1107static int flexcan_suspend(struct platform_device *pdev, pm_message_t state)
1108{
1109 struct net_device *dev = platform_get_drvdata(pdev);
1110 struct flexcan_priv *priv = netdev_priv(dev);
1111
1112 flexcan_chip_disable(priv);
1113
1114 if (netif_running(dev)) {
1115 netif_stop_queue(dev);
1116 netif_device_detach(dev);
1117 }
1118 priv->can.state = CAN_STATE_SLEEPING;
1119
1120 return 0;
1121}
1122
1123static int flexcan_resume(struct platform_device *pdev)
1124{
1125 struct net_device *dev = platform_get_drvdata(pdev);
1126 struct flexcan_priv *priv = netdev_priv(dev);
1127
1128 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1129 if (netif_running(dev)) {
1130 netif_device_attach(dev);
1131 netif_start_queue(dev);
1132 }
1133 flexcan_chip_enable(priv);
1134
1135 return 0;
1136}
1137#else
1138#define flexcan_suspend NULL
1139#define flexcan_resume NULL
1140#endif
1141
e955cead 1142static struct platform_driver flexcan_driver = {
c8aef4cb 1143 .driver = {
1144 .name = DRV_NAME,
1145 .owner = THIS_MODULE,
1146 .of_match_table = flexcan_of_match,
1147 },
e955cead
MKB
1148 .probe = flexcan_probe,
1149 .remove = __devexit_p(flexcan_remove),
8b5e218d
EB
1150 .suspend = flexcan_suspend,
1151 .resume = flexcan_resume,
30c1e672 1152 .id_table = flexcan_id_table,
e955cead
MKB
1153};
1154
871d3372 1155module_platform_driver(flexcan_driver);
e955cead
MKB
1156
1157MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1158 "Marc Kleine-Budde <kernel@pengutronix.de>");
1159MODULE_LICENSE("GPL v2");
1160MODULE_DESCRIPTION("CAN port driver for flexcan based chip");
This page took 0.268139 seconds and 5 git commands to generate.