tg3: Fix NVRAM page writes on newer devices
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
efab79c5 92#define TG3_MIN_NUM 122
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
efab79c5 95#define DRV_MODULE_RELDATE "December 7, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
138
139/* Do not place this n-ring entries value into the tp struct itself,
140 * we really want to expose these constants to GCC so that modulo et
141 * al. operations are done with shifts and masks instead of with
142 * hw multiply/modulo instructions. Another solution would be to
143 * replace things like '% foo' with '& (foo - 1)'.
144 */
1da177e4
LT
145
146#define TG3_TX_RING_SIZE 512
147#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
148
2c49a44d
MC
149#define TG3_RX_STD_RING_BYTES(tp) \
150 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
151#define TG3_RX_JMB_RING_BYTES(tp) \
152 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
153#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 154 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
155#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
156 TG3_TX_RING_SIZE)
1da177e4
LT
157#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
158
287be12e
MC
159#define TG3_DMA_BYTE_ENAB 64
160
161#define TG3_RX_STD_DMA_SZ 1536
162#define TG3_RX_JMB_DMA_SZ 9046
163
164#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
165
166#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
167#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 168
2c49a44d
MC
169#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
170 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 171
2c49a44d
MC
172#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
173 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 174
d2757fc4
MC
175/* Due to a hardware bug, the 5701 can only DMA to memory addresses
176 * that are at least dword aligned when used in PCIX mode. The driver
177 * works around this bug by double copying the packet. This workaround
178 * is built into the normal double copy length check for efficiency.
179 *
180 * However, the double copy is only necessary on those architectures
181 * where unaligned memory accesses are inefficient. For those architectures
182 * where unaligned memory accesses incur little penalty, we can reintegrate
183 * the 5701 in the normal rx path. Doing so saves a device structure
184 * dereference by hardcoding the double copy threshold in place.
185 */
186#define TG3_RX_COPY_THRESHOLD 256
187#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
188 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
189#else
190 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
191#endif
192
81389f57
MC
193#if (NET_IP_ALIGN != 0)
194#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
195#else
9205fd9c 196#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
197#endif
198
1da177e4 199/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 200#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 201#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 202#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
646 }
647
0d3031d9
MC
648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
6f5c8f83 654 u32 status, req, gnt, bit;
0d3031d9 655
63c3a66f 656 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
657 return 0;
658
659 switch (locknum) {
6f5c8f83
MC
660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
33f401ae
MC
663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
78f94dc7
MC
665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
33f401ae
MC
669 break;
670 default:
671 return -EINVAL;
0d3031d9
MC
672 }
673
f92d9dc1
MC
674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
0d3031d9
MC
682 off = 4 * locknum;
683
6f5c8f83 684 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
f92d9dc1 688 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 689 if (status == bit)
0d3031d9
MC
690 break;
691 udelay(10);
692 }
693
6f5c8f83 694 if (status != bit) {
0d3031d9 695 /* Revoke the lock request. */
6f5c8f83 696 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
6f5c8f83 705 u32 gnt, bit;
0d3031d9 706
63c3a66f 707 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
708 return;
709
710 switch (locknum) {
6f5c8f83
MC
711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
33f401ae
MC
714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
78f94dc7
MC
716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
33f401ae
MC
720 break;
721 default:
722 return;
0d3031d9
MC
723 }
724
f92d9dc1
MC
725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
6f5c8f83 730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
731}
732
fd6d3f0e
MC
733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
1da177e4
LT
830static void tg3_disable_ints(struct tg3 *tp)
831{
89aeb3bc
MC
832 int i;
833
1da177e4
LT
834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
838}
839
1da177e4
LT
840static void tg3_enable_ints(struct tg3 *tp)
841{
89aeb3bc 842 int i;
89aeb3bc 843
bbe832c0
MC
844 tp->irq_sync = 0;
845 wmb();
846
1da177e4
LT
847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 849
f89f38b8 850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 853
898a56f8 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 855 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 857
f89f38b8 858 tp->coal_now |= tnapi->coal_now;
89aeb3bc 859 }
f19af9c2
MC
860
861 /* Force an initial interrupt */
63c3a66f 862 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
f89f38b8
MC
866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
869}
870
17375d25 871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 872{
17375d25 873 struct tg3 *tp = tnapi->tp;
898a56f8 874 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
875 unsigned int work_exists = 0;
876
877 /* check for phy events */
63c3a66f 878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
f3f3f27e 883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
885 work_exists = 1;
886
887 return work_exists;
888}
889
17375d25 890/* tg3_int_reenable
04237ddd
MC
891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
6aa20a22 893 * which reenables interrupts
1da177e4 894 */
17375d25 895static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 896{
17375d25
MC
897 struct tg3 *tp = tnapi->tp;
898
898a56f8 899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
900 mmiowb();
901
fac9b83e
DM
902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
63c3a66f 906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 907 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
909}
910
1da177e4
LT
911static void tg3_switch_clocks(struct tg3 *tp)
912{
f6eb9b1f 913 u32 clock_ctrl;
1da177e4
LT
914 u32 orig_clock_ctrl;
915
63c3a66f 916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
917 return;
918
f6eb9b1f
MC
919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
1da177e4
LT
921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
63c3a66f 927 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
1da177e4 940 }
b401e9e2 941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
882e9793 960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 965
1da177e4
LT
966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
f07e9af3 1001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1003 return 0;
1004
1da177e4
LT
1005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
882e9793 1011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1017
1da177e4
LT
1018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
b0988c15
MC
1044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
15ee95c3
MC
1112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
b4bd2929
MC
1125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
1d36ba45
MC
1133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
95e2869a
MC
1142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
d4675b52 1167 if (limit < 0)
95e2869a
MC
1168 return -EBUSY;
1169
1170 return 0;
1171}
1172
158d7abd
MC
1173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
3d16543d 1175 struct tg3 *tp = bp->priv;
158d7abd
MC
1176 u32 val;
1177
24bb4fb6 1178 spin_lock_bh(&tp->lock);
158d7abd
MC
1179
1180 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
158d7abd
MC
1184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
3d16543d 1190 struct tg3 *tp = bp->priv;
24bb4fb6 1191 u32 ret = 0;
158d7abd 1192
24bb4fb6 1193 spin_lock_bh(&tp->lock);
158d7abd
MC
1194
1195 if (tg3_writephy(tp, reg, val))
24bb4fb6 1196 ret = -EIO;
158d7abd 1197
24bb4fb6
MC
1198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
158d7abd
MC
1201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
9c61d6bc 1208static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1209{
1210 u32 val;
fcb389df 1211 struct phy_device *phydev;
a9daf367 1212
3f0e3ad7 1213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
fcb389df
MC
1217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
6a443a0f 1219 case PHY_ID_BCMAC131:
fcb389df
MC
1220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
6a443a0f 1222 case PHY_ID_RTL8211C:
fcb389df
MC
1223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
6a443a0f 1225 case PHY_ID_RTL8201E:
fcb389df
MC
1226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
a9daf367 1229 return;
fcb389df
MC
1230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
63c3a66f 1244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
a9daf367 1253
bb85fbb6
MC
1254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
bb85fbb6
MC
1263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
a9daf367 1266
a9daf367
MC
1267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
158d7abd
MC
1289static void tg3_mdio_start(struct tg3 *tp)
1290{
158d7abd
MC
1291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
a9daf367 1294
63c3a66f 1295 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
63c3a66f 1306 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1307 u32 is_serdes;
882e9793 1308
69f11c99 1309 tp->phy_addr = tp->pci_fn + 1;
882e9793 1310
d1ec96af
MC
1311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
3f0e3ad7 1319 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1320
158d7abd
MC
1321 tg3_mdio_start(tp);
1322
63c3a66f 1323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1324 return 0;
1325
298cf9be
LB
1326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
158d7abd 1329
298cf9be
LB
1330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1339 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1342 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
298cf9be 1352 i = mdiobus_register(tp->mdio_bus);
a9daf367 1353 if (i) {
ab96b241 1354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1355 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1356 return i;
1357 }
158d7abd 1358
3f0e3ad7 1359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1360
9c61d6bc 1361 if (!phydev || !phydev->drv) {
ab96b241 1362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1369 case PHY_ID_BCM57780:
321d32a0 1370 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1372 break;
6a443a0f
MC
1373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
32e5a8d6 1375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1376 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1385 /* fallthru */
6a443a0f 1386 case PHY_ID_RTL8211C:
fcb389df 1387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1388 break;
6a443a0f
MC
1389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
a9daf367 1391 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1394 break;
1395 }
1396
63c3a66f 1397 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
a9daf367
MC
1401
1402 return 0;
158d7abd
MC
1403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
63c3a66f
JP
1407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1411 }
1412}
1413
4ba526ce
MC
1414/* tp->lock is held. */
1415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
95e2869a
MC
1428/* tp->lock is held. */
1429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
4ba526ce
MC
1432 unsigned int delay_cnt;
1433 long time_remain;
1434
1435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1447
4ba526ce 1448 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
4ba526ce 1451 udelay(8);
95e2869a
MC
1452 }
1453}
1454
1455/* tp->lock is held. */
1456static void tg3_ump_link_report(struct tg3 *tp)
1457{
1458 u32 reg;
1459 u32 val;
1460
63c3a66f 1461 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1462 return;
1463
1464 tg3_wait_for_event_ack(tp);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1467
1468 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1469
1470 val = 0;
1471 if (!tg3_readphy(tp, MII_BMCR, &reg))
1472 val = reg << 16;
1473 if (!tg3_readphy(tp, MII_BMSR, &reg))
1474 val |= (reg & 0xffff);
1475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1476
1477 val = 0;
1478 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1479 val = reg << 16;
1480 if (!tg3_readphy(tp, MII_LPA, &reg))
1481 val |= (reg & 0xffff);
1482 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1483
1484 val = 0;
f07e9af3 1485 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1486 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1487 val = reg << 16;
1488 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1489 val |= (reg & 0xffff);
1490 }
1491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1492
1493 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1494 val = reg << 16;
1495 else
1496 val = 0;
1497 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1498
4ba526ce 1499 tg3_generate_fw_event(tp);
95e2869a
MC
1500}
1501
8d5a89b3
MC
1502/* tp->lock is held. */
1503static void tg3_stop_fw(struct tg3 *tp)
1504{
1505 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1506 /* Wait for RX cpu to ACK the previous event. */
1507 tg3_wait_for_event_ack(tp);
1508
1509 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1510
1511 tg3_generate_fw_event(tp);
1512
1513 /* Wait for RX cpu to ACK this event. */
1514 tg3_wait_for_event_ack(tp);
1515 }
1516}
1517
fd6d3f0e
MC
1518/* tp->lock is held. */
1519static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1520{
1521 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1522 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1523
1524 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1525 switch (kind) {
1526 case RESET_KIND_INIT:
1527 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1528 DRV_STATE_START);
1529 break;
1530
1531 case RESET_KIND_SHUTDOWN:
1532 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1533 DRV_STATE_UNLOAD);
1534 break;
1535
1536 case RESET_KIND_SUSPEND:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_SUSPEND);
1539 break;
1540
1541 default:
1542 break;
1543 }
1544 }
1545
1546 if (kind == RESET_KIND_INIT ||
1547 kind == RESET_KIND_SUSPEND)
1548 tg3_ape_driver_state_change(tp, kind);
1549}
1550
1551/* tp->lock is held. */
1552static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1553{
1554 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1555 switch (kind) {
1556 case RESET_KIND_INIT:
1557 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1558 DRV_STATE_START_DONE);
1559 break;
1560
1561 case RESET_KIND_SHUTDOWN:
1562 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1563 DRV_STATE_UNLOAD_DONE);
1564 break;
1565
1566 default:
1567 break;
1568 }
1569 }
1570
1571 if (kind == RESET_KIND_SHUTDOWN)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ENABLE_ASF)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD);
1588 break;
1589
1590 case RESET_KIND_SUSPEND:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_SUSPEND);
1593 break;
1594
1595 default:
1596 break;
1597 }
1598 }
1599}
1600
1601static int tg3_poll_fw(struct tg3 *tp)
1602{
1603 int i;
1604 u32 val;
1605
1606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1607 /* Wait up to 20ms for init done. */
1608 for (i = 0; i < 200; i++) {
1609 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1610 return 0;
1611 udelay(100);
1612 }
1613 return -ENODEV;
1614 }
1615
1616 /* Wait for firmware initialization to complete. */
1617 for (i = 0; i < 100000; i++) {
1618 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1620 break;
1621 udelay(10);
1622 }
1623
1624 /* Chip might not be fitted with firmware. Some Sun onboard
1625 * parts are configured like that. So don't signal the timeout
1626 * of the above loop as an error, but do report the lack of
1627 * running firmware once.
1628 */
1629 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1630 tg3_flag_set(tp, NO_FWARE_REPORTED);
1631
1632 netdev_info(tp->dev, "No firmware running\n");
1633 }
1634
1635 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1636 /* The 57765 A0 needs a little more
1637 * time to do some important work.
1638 */
1639 mdelay(10);
1640 }
1641
1642 return 0;
1643}
1644
95e2869a
MC
1645static void tg3_link_report(struct tg3 *tp)
1646{
1647 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1648 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1649 tg3_ump_link_report(tp);
1650 } else if (netif_msg_link(tp)) {
05dbe005
JP
1651 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1652 (tp->link_config.active_speed == SPEED_1000 ?
1653 1000 :
1654 (tp->link_config.active_speed == SPEED_100 ?
1655 100 : 10)),
1656 (tp->link_config.active_duplex == DUPLEX_FULL ?
1657 "full" : "half"));
1658
1659 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1661 "on" : "off",
1662 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1663 "on" : "off");
47007831
MC
1664
1665 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1666 netdev_info(tp->dev, "EEE is %s\n",
1667 tp->setlpicnt ? "enabled" : "disabled");
1668
95e2869a
MC
1669 tg3_ump_link_report(tp);
1670 }
1671}
1672
95e2869a
MC
1673static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1674{
1675 u16 miireg;
1676
e18ce346 1677 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1678 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1679 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1680 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1681 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1682 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1683 else
1684 miireg = 0;
1685
1686 return miireg;
1687}
1688
95e2869a
MC
1689static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1690{
1691 u8 cap = 0;
1692
f3791cdf
MC
1693 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1694 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1695 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1696 if (lcladv & ADVERTISE_1000XPAUSE)
1697 cap = FLOW_CTRL_RX;
1698 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1699 cap = FLOW_CTRL_TX;
95e2869a
MC
1700 }
1701
1702 return cap;
1703}
1704
f51f3562 1705static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1706{
b02fd9e3 1707 u8 autoneg;
f51f3562 1708 u8 flowctrl = 0;
95e2869a
MC
1709 u32 old_rx_mode = tp->rx_mode;
1710 u32 old_tx_mode = tp->tx_mode;
1711
63c3a66f 1712 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1713 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1714 else
1715 autoneg = tp->link_config.autoneg;
1716
63c3a66f 1717 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1718 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1719 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1720 else
bc02ff95 1721 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1722 } else
1723 flowctrl = tp->link_config.flowctrl;
95e2869a 1724
f51f3562 1725 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1726
e18ce346 1727 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1728 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1729 else
1730 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1731
f51f3562 1732 if (old_rx_mode != tp->rx_mode)
95e2869a 1733 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1734
e18ce346 1735 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1736 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1737 else
1738 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1739
f51f3562 1740 if (old_tx_mode != tp->tx_mode)
95e2869a 1741 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1742}
1743
b02fd9e3
MC
1744static void tg3_adjust_link(struct net_device *dev)
1745{
1746 u8 oldflowctrl, linkmesg = 0;
1747 u32 mac_mode, lcl_adv, rmt_adv;
1748 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1749 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1750
24bb4fb6 1751 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1752
1753 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1754 MAC_MODE_HALF_DUPLEX);
1755
1756 oldflowctrl = tp->link_config.active_flowctrl;
1757
1758 if (phydev->link) {
1759 lcl_adv = 0;
1760 rmt_adv = 0;
1761
1762 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1763 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1764 else if (phydev->speed == SPEED_1000 ||
1765 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1766 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1767 else
1768 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1769
1770 if (phydev->duplex == DUPLEX_HALF)
1771 mac_mode |= MAC_MODE_HALF_DUPLEX;
1772 else {
f88788f0 1773 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1774 tp->link_config.flowctrl);
1775
1776 if (phydev->pause)
1777 rmt_adv = LPA_PAUSE_CAP;
1778 if (phydev->asym_pause)
1779 rmt_adv |= LPA_PAUSE_ASYM;
1780 }
1781
1782 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1783 } else
1784 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1785
1786 if (mac_mode != tp->mac_mode) {
1787 tp->mac_mode = mac_mode;
1788 tw32_f(MAC_MODE, tp->mac_mode);
1789 udelay(40);
1790 }
1791
fcb389df
MC
1792 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1793 if (phydev->speed == SPEED_10)
1794 tw32(MAC_MI_STAT,
1795 MAC_MI_STAT_10MBPS_MODE |
1796 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1797 else
1798 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1799 }
1800
b02fd9e3
MC
1801 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1802 tw32(MAC_TX_LENGTHS,
1803 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1804 (6 << TX_LENGTHS_IPG_SHIFT) |
1805 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1806 else
1807 tw32(MAC_TX_LENGTHS,
1808 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1809 (6 << TX_LENGTHS_IPG_SHIFT) |
1810 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1811
1812 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1813 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1814 phydev->speed != tp->link_config.active_speed ||
1815 phydev->duplex != tp->link_config.active_duplex ||
1816 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1817 linkmesg = 1;
b02fd9e3
MC
1818
1819 tp->link_config.active_speed = phydev->speed;
1820 tp->link_config.active_duplex = phydev->duplex;
1821
24bb4fb6 1822 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1823
1824 if (linkmesg)
1825 tg3_link_report(tp);
1826}
1827
1828static int tg3_phy_init(struct tg3 *tp)
1829{
1830 struct phy_device *phydev;
1831
f07e9af3 1832 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1833 return 0;
1834
1835 /* Bring the PHY back to a known state. */
1836 tg3_bmcr_reset(tp);
1837
3f0e3ad7 1838 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1839
1840 /* Attach the MAC to the PHY. */
fb28ad35 1841 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1842 phydev->dev_flags, phydev->interface);
b02fd9e3 1843 if (IS_ERR(phydev)) {
ab96b241 1844 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1845 return PTR_ERR(phydev);
1846 }
1847
b02fd9e3 1848 /* Mask with MAC supported features. */
9c61d6bc
MC
1849 switch (phydev->interface) {
1850 case PHY_INTERFACE_MODE_GMII:
1851 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1852 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1853 phydev->supported &= (PHY_GBIT_FEATURES |
1854 SUPPORTED_Pause |
1855 SUPPORTED_Asym_Pause);
1856 break;
1857 }
1858 /* fallthru */
9c61d6bc
MC
1859 case PHY_INTERFACE_MODE_MII:
1860 phydev->supported &= (PHY_BASIC_FEATURES |
1861 SUPPORTED_Pause |
1862 SUPPORTED_Asym_Pause);
1863 break;
1864 default:
3f0e3ad7 1865 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1866 return -EINVAL;
1867 }
1868
f07e9af3 1869 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1870
1871 phydev->advertising = phydev->supported;
1872
b02fd9e3
MC
1873 return 0;
1874}
1875
1876static void tg3_phy_start(struct tg3 *tp)
1877{
1878 struct phy_device *phydev;
1879
f07e9af3 1880 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1881 return;
1882
3f0e3ad7 1883 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1884
80096068
MC
1885 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1886 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1887 phydev->speed = tp->link_config.orig_speed;
1888 phydev->duplex = tp->link_config.orig_duplex;
1889 phydev->autoneg = tp->link_config.orig_autoneg;
1890 phydev->advertising = tp->link_config.orig_advertising;
1891 }
1892
1893 phy_start(phydev);
1894
1895 phy_start_aneg(phydev);
1896}
1897
1898static void tg3_phy_stop(struct tg3 *tp)
1899{
f07e9af3 1900 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1901 return;
1902
3f0e3ad7 1903 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1904}
1905
1906static void tg3_phy_fini(struct tg3 *tp)
1907{
f07e9af3 1908 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1909 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1910 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1911 }
1912}
1913
941ec90f
MC
1914static int tg3_phy_set_extloopbk(struct tg3 *tp)
1915{
1916 int err;
1917 u32 val;
1918
1919 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1920 return 0;
1921
1922 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1923 /* Cannot do read-modify-write on 5401 */
1924 err = tg3_phy_auxctl_write(tp,
1925 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1926 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1927 0x4c20);
1928 goto done;
1929 }
1930
1931 err = tg3_phy_auxctl_read(tp,
1932 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1933 if (err)
1934 return err;
1935
1936 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1937 err = tg3_phy_auxctl_write(tp,
1938 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1939
1940done:
1941 return err;
1942}
1943
7f97a4bd
MC
1944static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1945{
1946 u32 phytest;
1947
1948 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1949 u32 phy;
1950
1951 tg3_writephy(tp, MII_TG3_FET_TEST,
1952 phytest | MII_TG3_FET_SHADOW_EN);
1953 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1954 if (enable)
1955 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1956 else
1957 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1958 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1959 }
1960 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1961 }
1962}
1963
6833c043
MC
1964static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1965{
1966 u32 reg;
1967
63c3a66f
JP
1968 if (!tg3_flag(tp, 5705_PLUS) ||
1969 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1970 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1971 return;
1972
f07e9af3 1973 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1974 tg3_phy_fet_toggle_apd(tp, enable);
1975 return;
1976 }
1977
6833c043
MC
1978 reg = MII_TG3_MISC_SHDW_WREN |
1979 MII_TG3_MISC_SHDW_SCR5_SEL |
1980 MII_TG3_MISC_SHDW_SCR5_LPED |
1981 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1982 MII_TG3_MISC_SHDW_SCR5_SDTL |
1983 MII_TG3_MISC_SHDW_SCR5_C125OE;
1984 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1985 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1986
1987 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1988
1989
1990 reg = MII_TG3_MISC_SHDW_WREN |
1991 MII_TG3_MISC_SHDW_APD_SEL |
1992 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1993 if (enable)
1994 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1995
1996 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1997}
1998
9ef8ca99
MC
1999static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2000{
2001 u32 phy;
2002
63c3a66f 2003 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2004 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2005 return;
2006
f07e9af3 2007 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2008 u32 ephy;
2009
535ef6e1
MC
2010 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2011 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2012
2013 tg3_writephy(tp, MII_TG3_FET_TEST,
2014 ephy | MII_TG3_FET_SHADOW_EN);
2015 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2016 if (enable)
535ef6e1 2017 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2018 else
535ef6e1
MC
2019 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2020 tg3_writephy(tp, reg, phy);
9ef8ca99 2021 }
535ef6e1 2022 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2023 }
2024 } else {
15ee95c3
MC
2025 int ret;
2026
2027 ret = tg3_phy_auxctl_read(tp,
2028 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2029 if (!ret) {
9ef8ca99
MC
2030 if (enable)
2031 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2032 else
2033 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2034 tg3_phy_auxctl_write(tp,
2035 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2036 }
2037 }
2038}
2039
1da177e4
LT
2040static void tg3_phy_set_wirespeed(struct tg3 *tp)
2041{
15ee95c3 2042 int ret;
1da177e4
LT
2043 u32 val;
2044
f07e9af3 2045 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2046 return;
2047
15ee95c3
MC
2048 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2049 if (!ret)
b4bd2929
MC
2050 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2051 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2052}
2053
b2a5c19c
MC
2054static void tg3_phy_apply_otp(struct tg3 *tp)
2055{
2056 u32 otp, phy;
2057
2058 if (!tp->phy_otp)
2059 return;
2060
2061 otp = tp->phy_otp;
2062
1d36ba45
MC
2063 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2064 return;
b2a5c19c
MC
2065
2066 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2067 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2068 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2069
2070 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2071 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2072 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2073
2074 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2075 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2076 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2077
2078 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2079 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2080
2081 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2082 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2083
2084 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2085 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2086 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2087
1d36ba45 2088 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2089}
2090
52b02d04
MC
2091static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2092{
2093 u32 val;
2094
2095 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2096 return;
2097
2098 tp->setlpicnt = 0;
2099
2100 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2101 current_link_up == 1 &&
a6b68dab
MC
2102 tp->link_config.active_duplex == DUPLEX_FULL &&
2103 (tp->link_config.active_speed == SPEED_100 ||
2104 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2105 u32 eeectl;
2106
2107 if (tp->link_config.active_speed == SPEED_1000)
2108 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2109 else
2110 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2111
2112 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2113
3110f5f5
MC
2114 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2115 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2116
b0c5943f
MC
2117 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2118 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2119 tp->setlpicnt = 2;
2120 }
2121
2122 if (!tp->setlpicnt) {
b715ce94
MC
2123 if (current_link_up == 1 &&
2124 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2125 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2126 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2127 }
2128
52b02d04
MC
2129 val = tr32(TG3_CPMU_EEE_MODE);
2130 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2131 }
2132}
2133
b0c5943f
MC
2134static void tg3_phy_eee_enable(struct tg3 *tp)
2135{
2136 u32 val;
2137
2138 if (tp->link_config.active_speed == SPEED_1000 &&
2139 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2140 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
55086ad9 2141 tg3_flag(tp, 57765_CLASS)) &&
b0c5943f 2142 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2143 val = MII_TG3_DSP_TAP26_ALNOKO |
2144 MII_TG3_DSP_TAP26_RMRXSTO;
2145 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2146 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2147 }
2148
2149 val = tr32(TG3_CPMU_EEE_MODE);
2150 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2151}
2152
1da177e4
LT
2153static int tg3_wait_macro_done(struct tg3 *tp)
2154{
2155 int limit = 100;
2156
2157 while (limit--) {
2158 u32 tmp32;
2159
f08aa1a8 2160 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2161 if ((tmp32 & 0x1000) == 0)
2162 break;
2163 }
2164 }
d4675b52 2165 if (limit < 0)
1da177e4
LT
2166 return -EBUSY;
2167
2168 return 0;
2169}
2170
2171static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2172{
2173 static const u32 test_pat[4][6] = {
2174 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2175 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2176 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2177 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2178 };
2179 int chan;
2180
2181 for (chan = 0; chan < 4; chan++) {
2182 int i;
2183
2184 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2185 (chan * 0x2000) | 0x0200);
f08aa1a8 2186 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2187
2188 for (i = 0; i < 6; i++)
2189 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2190 test_pat[chan][i]);
2191
f08aa1a8 2192 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2193 if (tg3_wait_macro_done(tp)) {
2194 *resetp = 1;
2195 return -EBUSY;
2196 }
2197
2198 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2199 (chan * 0x2000) | 0x0200);
f08aa1a8 2200 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2201 if (tg3_wait_macro_done(tp)) {
2202 *resetp = 1;
2203 return -EBUSY;
2204 }
2205
f08aa1a8 2206 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2207 if (tg3_wait_macro_done(tp)) {
2208 *resetp = 1;
2209 return -EBUSY;
2210 }
2211
2212 for (i = 0; i < 6; i += 2) {
2213 u32 low, high;
2214
2215 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2216 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2217 tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221 low &= 0x7fff;
2222 high &= 0x000f;
2223 if (low != test_pat[chan][i] ||
2224 high != test_pat[chan][i+1]) {
2225 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2226 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2227 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2228
2229 return -EBUSY;
2230 }
2231 }
2232 }
2233
2234 return 0;
2235}
2236
2237static int tg3_phy_reset_chanpat(struct tg3 *tp)
2238{
2239 int chan;
2240
2241 for (chan = 0; chan < 4; chan++) {
2242 int i;
2243
2244 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2245 (chan * 0x2000) | 0x0200);
f08aa1a8 2246 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2247 for (i = 0; i < 6; i++)
2248 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2249 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2250 if (tg3_wait_macro_done(tp))
2251 return -EBUSY;
2252 }
2253
2254 return 0;
2255}
2256
2257static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2258{
2259 u32 reg32, phy9_orig;
2260 int retries, do_phy_reset, err;
2261
2262 retries = 10;
2263 do_phy_reset = 1;
2264 do {
2265 if (do_phy_reset) {
2266 err = tg3_bmcr_reset(tp);
2267 if (err)
2268 return err;
2269 do_phy_reset = 0;
2270 }
2271
2272 /* Disable transmitter and interrupt. */
2273 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2274 continue;
2275
2276 reg32 |= 0x3000;
2277 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2278
2279 /* Set full-duplex, 1000 mbps. */
2280 tg3_writephy(tp, MII_BMCR,
221c5637 2281 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2282
2283 /* Set to master mode. */
221c5637 2284 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2285 continue;
2286
221c5637
MC
2287 tg3_writephy(tp, MII_CTRL1000,
2288 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2289
1d36ba45
MC
2290 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2291 if (err)
2292 return err;
1da177e4
LT
2293
2294 /* Block the PHY control access. */
6ee7c0a0 2295 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2296
2297 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2298 if (!err)
2299 break;
2300 } while (--retries);
2301
2302 err = tg3_phy_reset_chanpat(tp);
2303 if (err)
2304 return err;
2305
6ee7c0a0 2306 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2307
2308 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2309 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2310
1d36ba45 2311 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2312
221c5637 2313 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2314
2315 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2316 reg32 &= ~0x3000;
2317 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2318 } else if (!err)
2319 err = -EBUSY;
2320
2321 return err;
2322}
2323
2324/* This will reset the tigon3 PHY if there is no valid
2325 * link unless the FORCE argument is non-zero.
2326 */
2327static int tg3_phy_reset(struct tg3 *tp)
2328{
f833c4c1 2329 u32 val, cpmuctrl;
1da177e4
LT
2330 int err;
2331
60189ddf 2332 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2333 val = tr32(GRC_MISC_CFG);
2334 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2335 udelay(40);
2336 }
f833c4c1
MC
2337 err = tg3_readphy(tp, MII_BMSR, &val);
2338 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2339 if (err != 0)
2340 return -EBUSY;
2341
c8e1e82b
MC
2342 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2343 netif_carrier_off(tp->dev);
2344 tg3_link_report(tp);
2345 }
2346
1da177e4
LT
2347 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2348 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2349 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2350 err = tg3_phy_reset_5703_4_5(tp);
2351 if (err)
2352 return err;
2353 goto out;
2354 }
2355
b2a5c19c
MC
2356 cpmuctrl = 0;
2357 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2358 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2359 cpmuctrl = tr32(TG3_CPMU_CTRL);
2360 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2361 tw32(TG3_CPMU_CTRL,
2362 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2363 }
2364
1da177e4
LT
2365 err = tg3_bmcr_reset(tp);
2366 if (err)
2367 return err;
2368
b2a5c19c 2369 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2370 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2371 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2372
2373 tw32(TG3_CPMU_CTRL, cpmuctrl);
2374 }
2375
bcb37f6c
MC
2376 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2377 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2378 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2379 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2380 CPMU_LSPD_1000MB_MACCLK_12_5) {
2381 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2382 udelay(40);
2383 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2384 }
2385 }
2386
63c3a66f 2387 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2388 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2389 return 0;
2390
b2a5c19c
MC
2391 tg3_phy_apply_otp(tp);
2392
f07e9af3 2393 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2394 tg3_phy_toggle_apd(tp, true);
2395 else
2396 tg3_phy_toggle_apd(tp, false);
2397
1da177e4 2398out:
1d36ba45
MC
2399 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2400 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2401 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2402 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2403 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2404 }
1d36ba45 2405
f07e9af3 2406 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2407 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2408 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2409 }
1d36ba45 2410
f07e9af3 2411 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2412 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2413 tg3_phydsp_write(tp, 0x000a, 0x310b);
2414 tg3_phydsp_write(tp, 0x201f, 0x9506);
2415 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2416 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2417 }
f07e9af3 2418 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2419 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2420 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2421 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2422 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2423 tg3_writephy(tp, MII_TG3_TEST1,
2424 MII_TG3_TEST1_TRIM_EN | 0x4);
2425 } else
2426 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2427
2428 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2429 }
c424cb24 2430 }
1d36ba45 2431
1da177e4
LT
2432 /* Set Extended packet length bit (bit 14) on all chips that */
2433 /* support jumbo frames */
79eb6904 2434 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2435 /* Cannot do read-modify-write on 5401 */
b4bd2929 2436 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2437 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2438 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2439 err = tg3_phy_auxctl_read(tp,
2440 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2441 if (!err)
b4bd2929
MC
2442 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2443 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2444 }
2445
2446 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2447 * jumbo frames transmission.
2448 */
63c3a66f 2449 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2450 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2451 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2452 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2453 }
2454
715116a1 2455 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2456 /* adjust output voltage */
535ef6e1 2457 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2458 }
2459
9ef8ca99 2460 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2461 tg3_phy_set_wirespeed(tp);
2462 return 0;
2463}
2464
3a1e19d3
MC
2465#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2466#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2467#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2468 TG3_GPIO_MSG_NEED_VAUX)
2469#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2470 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2471 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2472 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2473 (TG3_GPIO_MSG_DRVR_PRES << 12))
2474
2475#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2476 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2477 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2478 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2479 (TG3_GPIO_MSG_NEED_VAUX << 12))
2480
2481static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2482{
2483 u32 status, shift;
2484
2485 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2486 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2487 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2488 else
2489 status = tr32(TG3_CPMU_DRV_STATUS);
2490
2491 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2492 status &= ~(TG3_GPIO_MSG_MASK << shift);
2493 status |= (newstat << shift);
2494
2495 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2496 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2497 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2498 else
2499 tw32(TG3_CPMU_DRV_STATUS, status);
2500
2501 return status >> TG3_APE_GPIO_MSG_SHIFT;
2502}
2503
520b2756
MC
2504static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2505{
2506 if (!tg3_flag(tp, IS_NIC))
2507 return 0;
2508
3a1e19d3
MC
2509 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2510 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2511 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2512 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2513 return -EIO;
520b2756 2514
3a1e19d3
MC
2515 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2516
2517 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2518 TG3_GRC_LCLCTL_PWRSW_DELAY);
2519
2520 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2521 } else {
2522 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2523 TG3_GRC_LCLCTL_PWRSW_DELAY);
2524 }
6f5c8f83 2525
520b2756
MC
2526 return 0;
2527}
2528
2529static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2530{
2531 u32 grc_local_ctrl;
2532
2533 if (!tg3_flag(tp, IS_NIC) ||
2534 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2535 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2536 return;
2537
2538 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2539
2540 tw32_wait_f(GRC_LOCAL_CTRL,
2541 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2542 TG3_GRC_LCLCTL_PWRSW_DELAY);
2543
2544 tw32_wait_f(GRC_LOCAL_CTRL,
2545 grc_local_ctrl,
2546 TG3_GRC_LCLCTL_PWRSW_DELAY);
2547
2548 tw32_wait_f(GRC_LOCAL_CTRL,
2549 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2550 TG3_GRC_LCLCTL_PWRSW_DELAY);
2551}
2552
2553static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2554{
2555 if (!tg3_flag(tp, IS_NIC))
2556 return;
2557
2558 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2559 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2560 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2561 (GRC_LCLCTRL_GPIO_OE0 |
2562 GRC_LCLCTRL_GPIO_OE1 |
2563 GRC_LCLCTRL_GPIO_OE2 |
2564 GRC_LCLCTRL_GPIO_OUTPUT0 |
2565 GRC_LCLCTRL_GPIO_OUTPUT1),
2566 TG3_GRC_LCLCTL_PWRSW_DELAY);
2567 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2568 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2569 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2570 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2571 GRC_LCLCTRL_GPIO_OE1 |
2572 GRC_LCLCTRL_GPIO_OE2 |
2573 GRC_LCLCTRL_GPIO_OUTPUT0 |
2574 GRC_LCLCTRL_GPIO_OUTPUT1 |
2575 tp->grc_local_ctrl;
2576 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2577 TG3_GRC_LCLCTL_PWRSW_DELAY);
2578
2579 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2580 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2581 TG3_GRC_LCLCTL_PWRSW_DELAY);
2582
2583 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2584 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2585 TG3_GRC_LCLCTL_PWRSW_DELAY);
2586 } else {
2587 u32 no_gpio2;
2588 u32 grc_local_ctrl = 0;
2589
2590 /* Workaround to prevent overdrawing Amps. */
2591 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2592 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2593 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2594 grc_local_ctrl,
2595 TG3_GRC_LCLCTL_PWRSW_DELAY);
2596 }
2597
2598 /* On 5753 and variants, GPIO2 cannot be used. */
2599 no_gpio2 = tp->nic_sram_data_cfg &
2600 NIC_SRAM_DATA_CFG_NO_GPIO2;
2601
2602 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2603 GRC_LCLCTRL_GPIO_OE1 |
2604 GRC_LCLCTRL_GPIO_OE2 |
2605 GRC_LCLCTRL_GPIO_OUTPUT1 |
2606 GRC_LCLCTRL_GPIO_OUTPUT2;
2607 if (no_gpio2) {
2608 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2609 GRC_LCLCTRL_GPIO_OUTPUT2);
2610 }
2611 tw32_wait_f(GRC_LOCAL_CTRL,
2612 tp->grc_local_ctrl | grc_local_ctrl,
2613 TG3_GRC_LCLCTL_PWRSW_DELAY);
2614
2615 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2616
2617 tw32_wait_f(GRC_LOCAL_CTRL,
2618 tp->grc_local_ctrl | grc_local_ctrl,
2619 TG3_GRC_LCLCTL_PWRSW_DELAY);
2620
2621 if (!no_gpio2) {
2622 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2623 tw32_wait_f(GRC_LOCAL_CTRL,
2624 tp->grc_local_ctrl | grc_local_ctrl,
2625 TG3_GRC_LCLCTL_PWRSW_DELAY);
2626 }
2627 }
3a1e19d3
MC
2628}
2629
cd0d7228 2630static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2631{
2632 u32 msg = 0;
2633
2634 /* Serialize power state transitions */
2635 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2636 return;
2637
cd0d7228 2638 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2639 msg = TG3_GPIO_MSG_NEED_VAUX;
2640
2641 msg = tg3_set_function_status(tp, msg);
2642
2643 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2644 goto done;
6f5c8f83 2645
3a1e19d3
MC
2646 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2647 tg3_pwrsrc_switch_to_vaux(tp);
2648 else
2649 tg3_pwrsrc_die_with_vmain(tp);
2650
2651done:
6f5c8f83 2652 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2653}
2654
cd0d7228 2655static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2656{
683644b7 2657 bool need_vaux = false;
1da177e4 2658
334355aa 2659 /* The GPIOs do something completely different on 57765. */
55086ad9 2660 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2661 return;
2662
3a1e19d3
MC
2663 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2664 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2665 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2666 tg3_frob_aux_power_5717(tp, include_wol ?
2667 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2668 return;
2669 }
2670
2671 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2672 struct net_device *dev_peer;
2673
2674 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2675
bc1c7567 2676 /* remove_one() may have been run on the peer. */
683644b7
MC
2677 if (dev_peer) {
2678 struct tg3 *tp_peer = netdev_priv(dev_peer);
2679
63c3a66f 2680 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2681 return;
2682
cd0d7228 2683 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2684 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2685 need_vaux = true;
2686 }
1da177e4
LT
2687 }
2688
cd0d7228
MC
2689 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2690 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2691 need_vaux = true;
2692
520b2756
MC
2693 if (need_vaux)
2694 tg3_pwrsrc_switch_to_vaux(tp);
2695 else
2696 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2697}
2698
e8f3f6ca
MC
2699static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2700{
2701 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2702 return 1;
79eb6904 2703 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2704 if (speed != SPEED_10)
2705 return 1;
2706 } else if (speed == SPEED_10)
2707 return 1;
2708
2709 return 0;
2710}
2711
0a459aac 2712static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2713{
ce057f01
MC
2714 u32 val;
2715
f07e9af3 2716 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2717 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2718 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2719 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2720
2721 sg_dig_ctrl |=
2722 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2723 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2724 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2725 }
3f7045c1 2726 return;
5129724a 2727 }
3f7045c1 2728
60189ddf 2729 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2730 tg3_bmcr_reset(tp);
2731 val = tr32(GRC_MISC_CFG);
2732 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2733 udelay(40);
2734 return;
f07e9af3 2735 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2736 u32 phytest;
2737 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2738 u32 phy;
2739
2740 tg3_writephy(tp, MII_ADVERTISE, 0);
2741 tg3_writephy(tp, MII_BMCR,
2742 BMCR_ANENABLE | BMCR_ANRESTART);
2743
2744 tg3_writephy(tp, MII_TG3_FET_TEST,
2745 phytest | MII_TG3_FET_SHADOW_EN);
2746 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2747 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2748 tg3_writephy(tp,
2749 MII_TG3_FET_SHDW_AUXMODE4,
2750 phy);
2751 }
2752 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2753 }
2754 return;
0a459aac 2755 } else if (do_low_power) {
715116a1
MC
2756 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2757 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2758
b4bd2929
MC
2759 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2760 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2761 MII_TG3_AUXCTL_PCTL_VREG_11V;
2762 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2763 }
3f7045c1 2764
15c3b696
MC
2765 /* The PHY should not be powered down on some chips because
2766 * of bugs.
2767 */
2768 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2769 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2770 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2771 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2772 return;
ce057f01 2773
bcb37f6c
MC
2774 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2775 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2776 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2777 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2778 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2779 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2780 }
2781
15c3b696
MC
2782 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2783}
2784
ffbcfed4
MC
2785/* tp->lock is held. */
2786static int tg3_nvram_lock(struct tg3 *tp)
2787{
63c3a66f 2788 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2789 int i;
2790
2791 if (tp->nvram_lock_cnt == 0) {
2792 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2793 for (i = 0; i < 8000; i++) {
2794 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2795 break;
2796 udelay(20);
2797 }
2798 if (i == 8000) {
2799 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2800 return -ENODEV;
2801 }
2802 }
2803 tp->nvram_lock_cnt++;
2804 }
2805 return 0;
2806}
2807
2808/* tp->lock is held. */
2809static void tg3_nvram_unlock(struct tg3 *tp)
2810{
63c3a66f 2811 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2812 if (tp->nvram_lock_cnt > 0)
2813 tp->nvram_lock_cnt--;
2814 if (tp->nvram_lock_cnt == 0)
2815 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2816 }
2817}
2818
2819/* tp->lock is held. */
2820static void tg3_enable_nvram_access(struct tg3 *tp)
2821{
63c3a66f 2822 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2823 u32 nvaccess = tr32(NVRAM_ACCESS);
2824
2825 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2826 }
2827}
2828
2829/* tp->lock is held. */
2830static void tg3_disable_nvram_access(struct tg3 *tp)
2831{
63c3a66f 2832 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2833 u32 nvaccess = tr32(NVRAM_ACCESS);
2834
2835 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2836 }
2837}
2838
2839static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2840 u32 offset, u32 *val)
2841{
2842 u32 tmp;
2843 int i;
2844
2845 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2846 return -EINVAL;
2847
2848 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2849 EEPROM_ADDR_DEVID_MASK |
2850 EEPROM_ADDR_READ);
2851 tw32(GRC_EEPROM_ADDR,
2852 tmp |
2853 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2854 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2855 EEPROM_ADDR_ADDR_MASK) |
2856 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2857
2858 for (i = 0; i < 1000; i++) {
2859 tmp = tr32(GRC_EEPROM_ADDR);
2860
2861 if (tmp & EEPROM_ADDR_COMPLETE)
2862 break;
2863 msleep(1);
2864 }
2865 if (!(tmp & EEPROM_ADDR_COMPLETE))
2866 return -EBUSY;
2867
62cedd11
MC
2868 tmp = tr32(GRC_EEPROM_DATA);
2869
2870 /*
2871 * The data will always be opposite the native endian
2872 * format. Perform a blind byteswap to compensate.
2873 */
2874 *val = swab32(tmp);
2875
ffbcfed4
MC
2876 return 0;
2877}
2878
2879#define NVRAM_CMD_TIMEOUT 10000
2880
2881static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2882{
2883 int i;
2884
2885 tw32(NVRAM_CMD, nvram_cmd);
2886 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2887 udelay(10);
2888 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2889 udelay(10);
2890 break;
2891 }
2892 }
2893
2894 if (i == NVRAM_CMD_TIMEOUT)
2895 return -EBUSY;
2896
2897 return 0;
2898}
2899
2900static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2901{
63c3a66f
JP
2902 if (tg3_flag(tp, NVRAM) &&
2903 tg3_flag(tp, NVRAM_BUFFERED) &&
2904 tg3_flag(tp, FLASH) &&
2905 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2906 (tp->nvram_jedecnum == JEDEC_ATMEL))
2907
2908 addr = ((addr / tp->nvram_pagesize) <<
2909 ATMEL_AT45DB0X1B_PAGE_POS) +
2910 (addr % tp->nvram_pagesize);
2911
2912 return addr;
2913}
2914
2915static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2916{
63c3a66f
JP
2917 if (tg3_flag(tp, NVRAM) &&
2918 tg3_flag(tp, NVRAM_BUFFERED) &&
2919 tg3_flag(tp, FLASH) &&
2920 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2921 (tp->nvram_jedecnum == JEDEC_ATMEL))
2922
2923 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2924 tp->nvram_pagesize) +
2925 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2926
2927 return addr;
2928}
2929
e4f34110
MC
2930/* NOTE: Data read in from NVRAM is byteswapped according to
2931 * the byteswapping settings for all other register accesses.
2932 * tg3 devices are BE devices, so on a BE machine, the data
2933 * returned will be exactly as it is seen in NVRAM. On a LE
2934 * machine, the 32-bit value will be byteswapped.
2935 */
ffbcfed4
MC
2936static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2937{
2938 int ret;
2939
63c3a66f 2940 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2941 return tg3_nvram_read_using_eeprom(tp, offset, val);
2942
2943 offset = tg3_nvram_phys_addr(tp, offset);
2944
2945 if (offset > NVRAM_ADDR_MSK)
2946 return -EINVAL;
2947
2948 ret = tg3_nvram_lock(tp);
2949 if (ret)
2950 return ret;
2951
2952 tg3_enable_nvram_access(tp);
2953
2954 tw32(NVRAM_ADDR, offset);
2955 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2956 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2957
2958 if (ret == 0)
e4f34110 2959 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2960
2961 tg3_disable_nvram_access(tp);
2962
2963 tg3_nvram_unlock(tp);
2964
2965 return ret;
2966}
2967
a9dc529d
MC
2968/* Ensures NVRAM data is in bytestream format. */
2969static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2970{
2971 u32 v;
a9dc529d 2972 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2973 if (!res)
a9dc529d 2974 *val = cpu_to_be32(v);
ffbcfed4
MC
2975 return res;
2976}
2977
dbe9b92a
MC
2978static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
2979 u32 offset, u32 len, u8 *buf)
2980{
2981 int i, j, rc = 0;
2982 u32 val;
2983
2984 for (i = 0; i < len; i += 4) {
2985 u32 addr;
2986 __be32 data;
2987
2988 addr = offset + i;
2989
2990 memcpy(&data, buf + i, 4);
2991
2992 /*
2993 * The SEEPROM interface expects the data to always be opposite
2994 * the native endian format. We accomplish this by reversing
2995 * all the operations that would have been performed on the
2996 * data from a call to tg3_nvram_read_be32().
2997 */
2998 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
2999
3000 val = tr32(GRC_EEPROM_ADDR);
3001 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3002
3003 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3004 EEPROM_ADDR_READ);
3005 tw32(GRC_EEPROM_ADDR, val |
3006 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3007 (addr & EEPROM_ADDR_ADDR_MASK) |
3008 EEPROM_ADDR_START |
3009 EEPROM_ADDR_WRITE);
3010
3011 for (j = 0; j < 1000; j++) {
3012 val = tr32(GRC_EEPROM_ADDR);
3013
3014 if (val & EEPROM_ADDR_COMPLETE)
3015 break;
3016 msleep(1);
3017 }
3018 if (!(val & EEPROM_ADDR_COMPLETE)) {
3019 rc = -EBUSY;
3020 break;
3021 }
3022 }
3023
3024 return rc;
3025}
3026
3027/* offset and length are dword aligned */
3028static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3029 u8 *buf)
3030{
3031 int ret = 0;
3032 u32 pagesize = tp->nvram_pagesize;
3033 u32 pagemask = pagesize - 1;
3034 u32 nvram_cmd;
3035 u8 *tmp;
3036
3037 tmp = kmalloc(pagesize, GFP_KERNEL);
3038 if (tmp == NULL)
3039 return -ENOMEM;
3040
3041 while (len) {
3042 int j;
3043 u32 phy_addr, page_off, size;
3044
3045 phy_addr = offset & ~pagemask;
3046
3047 for (j = 0; j < pagesize; j += 4) {
3048 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3049 (__be32 *) (tmp + j));
3050 if (ret)
3051 break;
3052 }
3053 if (ret)
3054 break;
3055
3056 page_off = offset & pagemask;
3057 size = pagesize;
3058 if (len < size)
3059 size = len;
3060
3061 len -= size;
3062
3063 memcpy(tmp + page_off, buf, size);
3064
3065 offset = offset + (pagesize - page_off);
3066
3067 tg3_enable_nvram_access(tp);
3068
3069 /*
3070 * Before we can erase the flash page, we need
3071 * to issue a special "write enable" command.
3072 */
3073 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3074
3075 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3076 break;
3077
3078 /* Erase the target page */
3079 tw32(NVRAM_ADDR, phy_addr);
3080
3081 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3082 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3083
3084 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3085 break;
3086
3087 /* Issue another write enable to start the write. */
3088 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3089
3090 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3091 break;
3092
3093 for (j = 0; j < pagesize; j += 4) {
3094 __be32 data;
3095
3096 data = *((__be32 *) (tmp + j));
3097
3098 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3099
3100 tw32(NVRAM_ADDR, phy_addr + j);
3101
3102 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3103 NVRAM_CMD_WR;
3104
3105 if (j == 0)
3106 nvram_cmd |= NVRAM_CMD_FIRST;
3107 else if (j == (pagesize - 4))
3108 nvram_cmd |= NVRAM_CMD_LAST;
3109
3110 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3111 if (ret)
3112 break;
3113 }
3114 if (ret)
3115 break;
3116 }
3117
3118 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3119 tg3_nvram_exec_cmd(tp, nvram_cmd);
3120
3121 kfree(tmp);
3122
3123 return ret;
3124}
3125
3126/* offset and length are dword aligned */
3127static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3128 u8 *buf)
3129{
3130 int i, ret = 0;
3131
3132 for (i = 0; i < len; i += 4, offset += 4) {
3133 u32 page_off, phy_addr, nvram_cmd;
3134 __be32 data;
3135
3136 memcpy(&data, buf + i, 4);
3137 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3138
3139 page_off = offset % tp->nvram_pagesize;
3140
3141 phy_addr = tg3_nvram_phys_addr(tp, offset);
3142
dbe9b92a
MC
3143 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3144
3145 if (page_off == 0 || i == 0)
3146 nvram_cmd |= NVRAM_CMD_FIRST;
3147 if (page_off == (tp->nvram_pagesize - 4))
3148 nvram_cmd |= NVRAM_CMD_LAST;
3149
3150 if (i == (len - 4))
3151 nvram_cmd |= NVRAM_CMD_LAST;
3152
42278224
MC
3153 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3154 !tg3_flag(tp, FLASH) ||
3155 !tg3_flag(tp, 57765_PLUS))
3156 tw32(NVRAM_ADDR, phy_addr);
3157
dbe9b92a
MC
3158 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
3159 !tg3_flag(tp, 5755_PLUS) &&
3160 (tp->nvram_jedecnum == JEDEC_ST) &&
3161 (nvram_cmd & NVRAM_CMD_FIRST)) {
3162 u32 cmd;
3163
3164 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3165 ret = tg3_nvram_exec_cmd(tp, cmd);
3166 if (ret)
3167 break;
3168 }
3169 if (!tg3_flag(tp, FLASH)) {
3170 /* We always do complete word writes to eeprom. */
3171 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3172 }
3173
3174 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3175 if (ret)
3176 break;
3177 }
3178 return ret;
3179}
3180
3181/* offset and length are dword aligned */
3182static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3183{
3184 int ret;
3185
3186 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3187 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3188 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3189 udelay(40);
3190 }
3191
3192 if (!tg3_flag(tp, NVRAM)) {
3193 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3194 } else {
3195 u32 grc_mode;
3196
3197 ret = tg3_nvram_lock(tp);
3198 if (ret)
3199 return ret;
3200
3201 tg3_enable_nvram_access(tp);
3202 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3203 tw32(NVRAM_WRITE1, 0x406);
3204
3205 grc_mode = tr32(GRC_MODE);
3206 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3207
3208 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3209 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3210 buf);
3211 } else {
3212 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3213 buf);
3214 }
3215
3216 grc_mode = tr32(GRC_MODE);
3217 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3218
3219 tg3_disable_nvram_access(tp);
3220 tg3_nvram_unlock(tp);
3221 }
3222
3223 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3224 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3225 udelay(40);
3226 }
3227
3228 return ret;
3229}
3230
997b4f13
MC
3231#define RX_CPU_SCRATCH_BASE 0x30000
3232#define RX_CPU_SCRATCH_SIZE 0x04000
3233#define TX_CPU_SCRATCH_BASE 0x34000
3234#define TX_CPU_SCRATCH_SIZE 0x04000
3235
3236/* tp->lock is held. */
3237static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3238{
3239 int i;
3240
3241 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3242
3243 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3244 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3245
3246 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3247 return 0;
3248 }
3249 if (offset == RX_CPU_BASE) {
3250 for (i = 0; i < 10000; i++) {
3251 tw32(offset + CPU_STATE, 0xffffffff);
3252 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3253 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3254 break;
3255 }
3256
3257 tw32(offset + CPU_STATE, 0xffffffff);
3258 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3259 udelay(10);
3260 } else {
3261 for (i = 0; i < 10000; i++) {
3262 tw32(offset + CPU_STATE, 0xffffffff);
3263 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3264 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3265 break;
3266 }
3267 }
3268
3269 if (i >= 10000) {
3270 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3271 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3272 return -ENODEV;
3273 }
3274
3275 /* Clear firmware's nvram arbitration. */
3276 if (tg3_flag(tp, NVRAM))
3277 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3278 return 0;
3279}
3280
3281struct fw_info {
3282 unsigned int fw_base;
3283 unsigned int fw_len;
3284 const __be32 *fw_data;
3285};
3286
3287/* tp->lock is held. */
3288static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3289 u32 cpu_scratch_base, int cpu_scratch_size,
3290 struct fw_info *info)
3291{
3292 int err, lock_err, i;
3293 void (*write_op)(struct tg3 *, u32, u32);
3294
3295 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3296 netdev_err(tp->dev,
3297 "%s: Trying to load TX cpu firmware which is 5705\n",
3298 __func__);
3299 return -EINVAL;
3300 }
3301
3302 if (tg3_flag(tp, 5705_PLUS))
3303 write_op = tg3_write_mem;
3304 else
3305 write_op = tg3_write_indirect_reg32;
3306
3307 /* It is possible that bootcode is still loading at this point.
3308 * Get the nvram lock first before halting the cpu.
3309 */
3310 lock_err = tg3_nvram_lock(tp);
3311 err = tg3_halt_cpu(tp, cpu_base);
3312 if (!lock_err)
3313 tg3_nvram_unlock(tp);
3314 if (err)
3315 goto out;
3316
3317 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3318 write_op(tp, cpu_scratch_base + i, 0);
3319 tw32(cpu_base + CPU_STATE, 0xffffffff);
3320 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3321 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3322 write_op(tp, (cpu_scratch_base +
3323 (info->fw_base & 0xffff) +
3324 (i * sizeof(u32))),
3325 be32_to_cpu(info->fw_data[i]));
3326
3327 err = 0;
3328
3329out:
3330 return err;
3331}
3332
3333/* tp->lock is held. */
3334static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3335{
3336 struct fw_info info;
3337 const __be32 *fw_data;
3338 int err, i;
3339
3340 fw_data = (void *)tp->fw->data;
3341
3342 /* Firmware blob starts with version numbers, followed by
3343 start address and length. We are setting complete length.
3344 length = end_address_of_bss - start_address_of_text.
3345 Remainder is the blob to be loaded contiguously
3346 from start address. */
3347
3348 info.fw_base = be32_to_cpu(fw_data[1]);
3349 info.fw_len = tp->fw->size - 12;
3350 info.fw_data = &fw_data[3];
3351
3352 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3353 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3354 &info);
3355 if (err)
3356 return err;
3357
3358 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3359 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3360 &info);
3361 if (err)
3362 return err;
3363
3364 /* Now startup only the RX cpu. */
3365 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3366 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3367
3368 for (i = 0; i < 5; i++) {
3369 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3370 break;
3371 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3372 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3373 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3374 udelay(1000);
3375 }
3376 if (i >= 5) {
3377 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3378 "should be %08x\n", __func__,
3379 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3380 return -ENODEV;
3381 }
3382 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3383 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3384
3385 return 0;
3386}
3387
3388/* tp->lock is held. */
3389static int tg3_load_tso_firmware(struct tg3 *tp)
3390{
3391 struct fw_info info;
3392 const __be32 *fw_data;
3393 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3394 int err, i;
3395
3396 if (tg3_flag(tp, HW_TSO_1) ||
3397 tg3_flag(tp, HW_TSO_2) ||
3398 tg3_flag(tp, HW_TSO_3))
3399 return 0;
3400
3401 fw_data = (void *)tp->fw->data;
3402
3403 /* Firmware blob starts with version numbers, followed by
3404 start address and length. We are setting complete length.
3405 length = end_address_of_bss - start_address_of_text.
3406 Remainder is the blob to be loaded contiguously
3407 from start address. */
3408
3409 info.fw_base = be32_to_cpu(fw_data[1]);
3410 cpu_scratch_size = tp->fw_len;
3411 info.fw_len = tp->fw->size - 12;
3412 info.fw_data = &fw_data[3];
3413
3414 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3415 cpu_base = RX_CPU_BASE;
3416 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3417 } else {
3418 cpu_base = TX_CPU_BASE;
3419 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3420 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3421 }
3422
3423 err = tg3_load_firmware_cpu(tp, cpu_base,
3424 cpu_scratch_base, cpu_scratch_size,
3425 &info);
3426 if (err)
3427 return err;
3428
3429 /* Now startup the cpu. */
3430 tw32(cpu_base + CPU_STATE, 0xffffffff);
3431 tw32_f(cpu_base + CPU_PC, info.fw_base);
3432
3433 for (i = 0; i < 5; i++) {
3434 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3435 break;
3436 tw32(cpu_base + CPU_STATE, 0xffffffff);
3437 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3438 tw32_f(cpu_base + CPU_PC, info.fw_base);
3439 udelay(1000);
3440 }
3441 if (i >= 5) {
3442 netdev_err(tp->dev,
3443 "%s fails to set CPU PC, is %08x should be %08x\n",
3444 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3445 return -ENODEV;
3446 }
3447 tw32(cpu_base + CPU_STATE, 0xffffffff);
3448 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3449 return 0;
3450}
3451
3452
3f007891
MC
3453/* tp->lock is held. */
3454static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3455{
3456 u32 addr_high, addr_low;
3457 int i;
3458
3459 addr_high = ((tp->dev->dev_addr[0] << 8) |
3460 tp->dev->dev_addr[1]);
3461 addr_low = ((tp->dev->dev_addr[2] << 24) |
3462 (tp->dev->dev_addr[3] << 16) |
3463 (tp->dev->dev_addr[4] << 8) |
3464 (tp->dev->dev_addr[5] << 0));
3465 for (i = 0; i < 4; i++) {
3466 if (i == 1 && skip_mac_1)
3467 continue;
3468 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3469 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3470 }
3471
3472 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3473 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3474 for (i = 0; i < 12; i++) {
3475 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3476 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3477 }
3478 }
3479
3480 addr_high = (tp->dev->dev_addr[0] +
3481 tp->dev->dev_addr[1] +
3482 tp->dev->dev_addr[2] +
3483 tp->dev->dev_addr[3] +
3484 tp->dev->dev_addr[4] +
3485 tp->dev->dev_addr[5]) &
3486 TX_BACKOFF_SEED_MASK;
3487 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3488}
3489
c866b7ea 3490static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3491{
c866b7ea
RW
3492 /*
3493 * Make sure register accesses (indirect or otherwise) will function
3494 * correctly.
1da177e4
LT
3495 */
3496 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3497 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3498}
1da177e4 3499
c866b7ea
RW
3500static int tg3_power_up(struct tg3 *tp)
3501{
bed9829f 3502 int err;
8c6bda1a 3503
bed9829f 3504 tg3_enable_register_access(tp);
1da177e4 3505
bed9829f
MC
3506 err = pci_set_power_state(tp->pdev, PCI_D0);
3507 if (!err) {
3508 /* Switch out of Vaux if it is a NIC */
3509 tg3_pwrsrc_switch_to_vmain(tp);
3510 } else {
3511 netdev_err(tp->dev, "Transition to D0 failed\n");
3512 }
1da177e4 3513
bed9829f 3514 return err;
c866b7ea 3515}
1da177e4 3516
4b409522
MC
3517static int tg3_setup_phy(struct tg3 *, int);
3518
c866b7ea
RW
3519static int tg3_power_down_prepare(struct tg3 *tp)
3520{
3521 u32 misc_host_ctrl;
3522 bool device_should_wake, do_low_power;
3523
3524 tg3_enable_register_access(tp);
5e7dfd0f
MC
3525
3526 /* Restore the CLKREQ setting. */
63c3a66f 3527 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3528 u16 lnkctl;
3529
3530 pci_read_config_word(tp->pdev,
708ebb3a 3531 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3532 &lnkctl);
3533 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3534 pci_write_config_word(tp->pdev,
708ebb3a 3535 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3536 lnkctl);
3537 }
3538
1da177e4
LT
3539 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3540 tw32(TG3PCI_MISC_HOST_CTRL,
3541 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3542
c866b7ea 3543 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3544 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3545
63c3a66f 3546 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3547 do_low_power = false;
f07e9af3 3548 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3549 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3550 struct phy_device *phydev;
0a459aac 3551 u32 phyid, advertising;
b02fd9e3 3552
3f0e3ad7 3553 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3554
80096068 3555 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
3556
3557 tp->link_config.orig_speed = phydev->speed;
3558 tp->link_config.orig_duplex = phydev->duplex;
3559 tp->link_config.orig_autoneg = phydev->autoneg;
3560 tp->link_config.orig_advertising = phydev->advertising;
3561
3562 advertising = ADVERTISED_TP |
3563 ADVERTISED_Pause |
3564 ADVERTISED_Autoneg |
3565 ADVERTISED_10baseT_Half;
3566
63c3a66f
JP
3567 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3568 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3569 advertising |=
3570 ADVERTISED_100baseT_Half |
3571 ADVERTISED_100baseT_Full |
3572 ADVERTISED_10baseT_Full;
3573 else
3574 advertising |= ADVERTISED_10baseT_Full;
3575 }
3576
3577 phydev->advertising = advertising;
3578
3579 phy_start_aneg(phydev);
0a459aac
MC
3580
3581 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3582 if (phyid != PHY_ID_BCMAC131) {
3583 phyid &= PHY_BCM_OUI_MASK;
3584 if (phyid == PHY_BCM_OUI_1 ||
3585 phyid == PHY_BCM_OUI_2 ||
3586 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3587 do_low_power = true;
3588 }
b02fd9e3 3589 }
dd477003 3590 } else {
2023276e 3591 do_low_power = true;
0a459aac 3592
80096068
MC
3593 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3594 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
3595 tp->link_config.orig_speed = tp->link_config.speed;
3596 tp->link_config.orig_duplex = tp->link_config.duplex;
3597 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3598 }
1da177e4 3599
f07e9af3 3600 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
3601 tp->link_config.speed = SPEED_10;
3602 tp->link_config.duplex = DUPLEX_HALF;
3603 tp->link_config.autoneg = AUTONEG_ENABLE;
3604 tg3_setup_phy(tp, 0);
3605 }
1da177e4
LT
3606 }
3607
b5d3772c
MC
3608 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3609 u32 val;
3610
3611 val = tr32(GRC_VCPU_EXT_CTRL);
3612 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3613 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3614 int i;
3615 u32 val;
3616
3617 for (i = 0; i < 200; i++) {
3618 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3620 break;
3621 msleep(1);
3622 }
3623 }
63c3a66f 3624 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3625 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3626 WOL_DRV_STATE_SHUTDOWN |
3627 WOL_DRV_WOL |
3628 WOL_SET_MAGIC_PKT);
6921d201 3629
05ac4cb7 3630 if (device_should_wake) {
1da177e4
LT
3631 u32 mac_mode;
3632
f07e9af3 3633 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3634 if (do_low_power &&
3635 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3636 tg3_phy_auxctl_write(tp,
3637 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3638 MII_TG3_AUXCTL_PCTL_WOL_EN |
3639 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3640 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3641 udelay(40);
3642 }
1da177e4 3643
f07e9af3 3644 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3645 mac_mode = MAC_MODE_PORT_MODE_GMII;
3646 else
3647 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3648
e8f3f6ca
MC
3649 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3650 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3651 ASIC_REV_5700) {
63c3a66f 3652 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3653 SPEED_100 : SPEED_10;
3654 if (tg3_5700_link_polarity(tp, speed))
3655 mac_mode |= MAC_MODE_LINK_POLARITY;
3656 else
3657 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3658 }
1da177e4
LT
3659 } else {
3660 mac_mode = MAC_MODE_PORT_MODE_TBI;
3661 }
3662
63c3a66f 3663 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3664 tw32(MAC_LED_CTRL, tp->led_ctrl);
3665
05ac4cb7 3666 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3667 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3668 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3669 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3670
63c3a66f 3671 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3672 mac_mode |= MAC_MODE_APE_TX_EN |
3673 MAC_MODE_APE_RX_EN |
3674 MAC_MODE_TDE_ENABLE;
3bda1258 3675
1da177e4
LT
3676 tw32_f(MAC_MODE, mac_mode);
3677 udelay(100);
3678
3679 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3680 udelay(10);
3681 }
3682
63c3a66f 3683 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3684 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3685 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3686 u32 base_val;
3687
3688 base_val = tp->pci_clock_ctrl;
3689 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3690 CLOCK_CTRL_TXCLK_DISABLE);
3691
b401e9e2
MC
3692 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3693 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3694 } else if (tg3_flag(tp, 5780_CLASS) ||
3695 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3696 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3697 /* do nothing */
63c3a66f 3698 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3699 u32 newbits1, newbits2;
3700
3701 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3702 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3703 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3704 CLOCK_CTRL_TXCLK_DISABLE |
3705 CLOCK_CTRL_ALTCLK);
3706 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3707 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3708 newbits1 = CLOCK_CTRL_625_CORE;
3709 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3710 } else {
3711 newbits1 = CLOCK_CTRL_ALTCLK;
3712 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3713 }
3714
b401e9e2
MC
3715 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3716 40);
1da177e4 3717
b401e9e2
MC
3718 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3719 40);
1da177e4 3720
63c3a66f 3721 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3722 u32 newbits3;
3723
3724 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3725 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3726 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3727 CLOCK_CTRL_TXCLK_DISABLE |
3728 CLOCK_CTRL_44MHZ_CORE);
3729 } else {
3730 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3731 }
3732
b401e9e2
MC
3733 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3734 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3735 }
3736 }
3737
63c3a66f 3738 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3739 tg3_power_down_phy(tp, do_low_power);
6921d201 3740
cd0d7228 3741 tg3_frob_aux_power(tp, true);
1da177e4
LT
3742
3743 /* Workaround for unstable PLL clock */
3744 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3745 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3746 u32 val = tr32(0x7d00);
3747
3748 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3749 tw32(0x7d00, val);
63c3a66f 3750 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3751 int err;
3752
3753 err = tg3_nvram_lock(tp);
1da177e4 3754 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3755 if (!err)
3756 tg3_nvram_unlock(tp);
6921d201 3757 }
1da177e4
LT
3758 }
3759
bbadf503
MC
3760 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3761
c866b7ea
RW
3762 return 0;
3763}
12dac075 3764
c866b7ea
RW
3765static void tg3_power_down(struct tg3 *tp)
3766{
3767 tg3_power_down_prepare(tp);
1da177e4 3768
63c3a66f 3769 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3770 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3771}
3772
1da177e4
LT
3773static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3774{
3775 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3776 case MII_TG3_AUX_STAT_10HALF:
3777 *speed = SPEED_10;
3778 *duplex = DUPLEX_HALF;
3779 break;
3780
3781 case MII_TG3_AUX_STAT_10FULL:
3782 *speed = SPEED_10;
3783 *duplex = DUPLEX_FULL;
3784 break;
3785
3786 case MII_TG3_AUX_STAT_100HALF:
3787 *speed = SPEED_100;
3788 *duplex = DUPLEX_HALF;
3789 break;
3790
3791 case MII_TG3_AUX_STAT_100FULL:
3792 *speed = SPEED_100;
3793 *duplex = DUPLEX_FULL;
3794 break;
3795
3796 case MII_TG3_AUX_STAT_1000HALF:
3797 *speed = SPEED_1000;
3798 *duplex = DUPLEX_HALF;
3799 break;
3800
3801 case MII_TG3_AUX_STAT_1000FULL:
3802 *speed = SPEED_1000;
3803 *duplex = DUPLEX_FULL;
3804 break;
3805
3806 default:
f07e9af3 3807 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3808 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3809 SPEED_10;
3810 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3811 DUPLEX_HALF;
3812 break;
3813 }
1da177e4
LT
3814 *speed = SPEED_INVALID;
3815 *duplex = DUPLEX_INVALID;
3816 break;
855e1111 3817 }
1da177e4
LT
3818}
3819
42b64a45 3820static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3821{
42b64a45
MC
3822 int err = 0;
3823 u32 val, new_adv;
1da177e4 3824
42b64a45 3825 new_adv = ADVERTISE_CSMA;
202ff1c2 3826 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 3827 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 3828
42b64a45
MC
3829 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3830 if (err)
3831 goto done;
ba4d07a8 3832
4f272096
MC
3833 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3834 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3835
4f272096
MC
3836 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3837 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
3838 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3839
4f272096
MC
3840 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
3841 if (err)
3842 goto done;
3843 }
1da177e4 3844
42b64a45
MC
3845 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3846 goto done;
52b02d04 3847
42b64a45
MC
3848 tw32(TG3_CPMU_EEE_MODE,
3849 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3850
42b64a45
MC
3851 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3852 if (!err) {
3853 u32 err2;
52b02d04 3854
b715ce94
MC
3855 val = 0;
3856 /* Advertise 100-BaseTX EEE ability */
3857 if (advertise & ADVERTISED_100baseT_Full)
3858 val |= MDIO_AN_EEE_ADV_100TX;
3859 /* Advertise 1000-BaseT EEE ability */
3860 if (advertise & ADVERTISED_1000baseT_Full)
3861 val |= MDIO_AN_EEE_ADV_1000T;
3862 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3863 if (err)
3864 val = 0;
3865
21a00ab2
MC
3866 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3867 case ASIC_REV_5717:
3868 case ASIC_REV_57765:
55086ad9 3869 case ASIC_REV_57766:
21a00ab2 3870 case ASIC_REV_5719:
b715ce94
MC
3871 /* If we advertised any eee advertisements above... */
3872 if (val)
3873 val = MII_TG3_DSP_TAP26_ALNOKO |
3874 MII_TG3_DSP_TAP26_RMRXSTO |
3875 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3876 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3877 /* Fall through */
3878 case ASIC_REV_5720:
3879 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3880 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3881 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3882 }
52b02d04 3883
42b64a45
MC
3884 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3885 if (!err)
3886 err = err2;
3887 }
3888
3889done:
3890 return err;
3891}
3892
3893static void tg3_phy_copper_begin(struct tg3 *tp)
3894{
3895 u32 new_adv;
3896 int i;
3897
3898 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3899 new_adv = ADVERTISED_10baseT_Half |
3900 ADVERTISED_10baseT_Full;
3901 if (tg3_flag(tp, WOL_SPEED_100MB))
3902 new_adv |= ADVERTISED_100baseT_Half |
3903 ADVERTISED_100baseT_Full;
3904
3905 tg3_phy_autoneg_cfg(tp, new_adv,
3906 FLOW_CTRL_TX | FLOW_CTRL_RX);
3907 } else if (tp->link_config.speed == SPEED_INVALID) {
3908 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3909 tp->link_config.advertising &=
3910 ~(ADVERTISED_1000baseT_Half |
3911 ADVERTISED_1000baseT_Full);
3912
3913 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3914 tp->link_config.flowctrl);
3915 } else {
3916 /* Asking for a specific link mode. */
3917 if (tp->link_config.speed == SPEED_1000) {
3918 if (tp->link_config.duplex == DUPLEX_FULL)
3919 new_adv = ADVERTISED_1000baseT_Full;
3920 else
3921 new_adv = ADVERTISED_1000baseT_Half;
3922 } else if (tp->link_config.speed == SPEED_100) {
3923 if (tp->link_config.duplex == DUPLEX_FULL)
3924 new_adv = ADVERTISED_100baseT_Full;
3925 else
3926 new_adv = ADVERTISED_100baseT_Half;
3927 } else {
3928 if (tp->link_config.duplex == DUPLEX_FULL)
3929 new_adv = ADVERTISED_10baseT_Full;
3930 else
3931 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3932 }
52b02d04 3933
42b64a45
MC
3934 tg3_phy_autoneg_cfg(tp, new_adv,
3935 tp->link_config.flowctrl);
52b02d04
MC
3936 }
3937
1da177e4
LT
3938 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3939 tp->link_config.speed != SPEED_INVALID) {
3940 u32 bmcr, orig_bmcr;
3941
3942 tp->link_config.active_speed = tp->link_config.speed;
3943 tp->link_config.active_duplex = tp->link_config.duplex;
3944
3945 bmcr = 0;
3946 switch (tp->link_config.speed) {
3947 default:
3948 case SPEED_10:
3949 break;
3950
3951 case SPEED_100:
3952 bmcr |= BMCR_SPEED100;
3953 break;
3954
3955 case SPEED_1000:
221c5637 3956 bmcr |= BMCR_SPEED1000;
1da177e4 3957 break;
855e1111 3958 }
1da177e4
LT
3959
3960 if (tp->link_config.duplex == DUPLEX_FULL)
3961 bmcr |= BMCR_FULLDPLX;
3962
3963 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3964 (bmcr != orig_bmcr)) {
3965 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3966 for (i = 0; i < 1500; i++) {
3967 u32 tmp;
3968
3969 udelay(10);
3970 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3971 tg3_readphy(tp, MII_BMSR, &tmp))
3972 continue;
3973 if (!(tmp & BMSR_LSTATUS)) {
3974 udelay(40);
3975 break;
3976 }
3977 }
3978 tg3_writephy(tp, MII_BMCR, bmcr);
3979 udelay(40);
3980 }
3981 } else {
3982 tg3_writephy(tp, MII_BMCR,
3983 BMCR_ANENABLE | BMCR_ANRESTART);
3984 }
3985}
3986
3987static int tg3_init_5401phy_dsp(struct tg3 *tp)
3988{
3989 int err;
3990
3991 /* Turn off tap power management. */
3992 /* Set Extended packet length bit */
b4bd2929 3993 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3994
6ee7c0a0
MC
3995 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3996 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3997 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3998 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3999 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
4000
4001 udelay(40);
4002
4003 return err;
4004}
4005
e2bf73e7 4006static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4007{
e2bf73e7 4008 u32 advmsk, tgtadv, advertising;
3600d918 4009
e2bf73e7
MC
4010 advertising = tp->link_config.advertising;
4011 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4012
e2bf73e7
MC
4013 advmsk = ADVERTISE_ALL;
4014 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4015 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4016 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4017 }
1da177e4 4018
e2bf73e7
MC
4019 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4020 return false;
4021
4022 if ((*lcladv & advmsk) != tgtadv)
4023 return false;
b99d2a57 4024
f07e9af3 4025 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4026 u32 tg3_ctrl;
4027
e2bf73e7 4028 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4029
221c5637 4030 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4031 return false;
1da177e4 4032
3198e07f
MC
4033 if (tgtadv &&
4034 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4035 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
4036 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4037 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4038 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4039 } else {
4040 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4041 }
4042
e2bf73e7
MC
4043 if (tg3_ctrl != tgtadv)
4044 return false;
ef167e27
MC
4045 }
4046
e2bf73e7 4047 return true;
ef167e27
MC
4048}
4049
859edb26
MC
4050static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4051{
4052 u32 lpeth = 0;
4053
4054 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4055 u32 val;
4056
4057 if (tg3_readphy(tp, MII_STAT1000, &val))
4058 return false;
4059
4060 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4061 }
4062
4063 if (tg3_readphy(tp, MII_LPA, rmtadv))
4064 return false;
4065
4066 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4067 tp->link_config.rmt_adv = lpeth;
4068
4069 return true;
4070}
4071
1da177e4
LT
4072static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
4073{
4074 int current_link_up;
f833c4c1 4075 u32 bmsr, val;
ef167e27 4076 u32 lcl_adv, rmt_adv;
1da177e4
LT
4077 u16 current_speed;
4078 u8 current_duplex;
4079 int i, err;
4080
4081 tw32(MAC_EVENT, 0);
4082
4083 tw32_f(MAC_STATUS,
4084 (MAC_STATUS_SYNC_CHANGED |
4085 MAC_STATUS_CFG_CHANGED |
4086 MAC_STATUS_MI_COMPLETION |
4087 MAC_STATUS_LNKSTATE_CHANGED));
4088 udelay(40);
4089
8ef21428
MC
4090 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4091 tw32_f(MAC_MI_MODE,
4092 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4093 udelay(80);
4094 }
1da177e4 4095
b4bd2929 4096 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4097
4098 /* Some third-party PHYs need to be reset on link going
4099 * down.
4100 */
4101 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
4102 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
4103 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
4104 netif_carrier_ok(tp->dev)) {
4105 tg3_readphy(tp, MII_BMSR, &bmsr);
4106 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4107 !(bmsr & BMSR_LSTATUS))
4108 force_reset = 1;
4109 }
4110 if (force_reset)
4111 tg3_phy_reset(tp);
4112
79eb6904 4113 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4114 tg3_readphy(tp, MII_BMSR, &bmsr);
4115 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4116 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4117 bmsr = 0;
4118
4119 if (!(bmsr & BMSR_LSTATUS)) {
4120 err = tg3_init_5401phy_dsp(tp);
4121 if (err)
4122 return err;
4123
4124 tg3_readphy(tp, MII_BMSR, &bmsr);
4125 for (i = 0; i < 1000; i++) {
4126 udelay(10);
4127 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4128 (bmsr & BMSR_LSTATUS)) {
4129 udelay(40);
4130 break;
4131 }
4132 }
4133
79eb6904
MC
4134 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4135 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4136 !(bmsr & BMSR_LSTATUS) &&
4137 tp->link_config.active_speed == SPEED_1000) {
4138 err = tg3_phy_reset(tp);
4139 if (!err)
4140 err = tg3_init_5401phy_dsp(tp);
4141 if (err)
4142 return err;
4143 }
4144 }
4145 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4146 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
4147 /* 5701 {A0,B0} CRC bug workaround */
4148 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4149 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4150 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4151 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4152 }
4153
4154 /* Clear pending interrupts... */
f833c4c1
MC
4155 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4156 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4157
f07e9af3 4158 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4159 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4160 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4161 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4162
4163 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
4164 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
4165 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4166 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4167 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4168 else
4169 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4170 }
4171
4172 current_link_up = 0;
4173 current_speed = SPEED_INVALID;
4174 current_duplex = DUPLEX_INVALID;
e348c5e7 4175 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4176 tp->link_config.rmt_adv = 0;
1da177e4 4177
f07e9af3 4178 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4179 err = tg3_phy_auxctl_read(tp,
4180 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4181 &val);
4182 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4183 tg3_phy_auxctl_write(tp,
4184 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4185 val | (1 << 10));
1da177e4
LT
4186 goto relink;
4187 }
4188 }
4189
4190 bmsr = 0;
4191 for (i = 0; i < 100; i++) {
4192 tg3_readphy(tp, MII_BMSR, &bmsr);
4193 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4194 (bmsr & BMSR_LSTATUS))
4195 break;
4196 udelay(40);
4197 }
4198
4199 if (bmsr & BMSR_LSTATUS) {
4200 u32 aux_stat, bmcr;
4201
4202 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4203 for (i = 0; i < 2000; i++) {
4204 udelay(10);
4205 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4206 aux_stat)
4207 break;
4208 }
4209
4210 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4211 &current_speed,
4212 &current_duplex);
4213
4214 bmcr = 0;
4215 for (i = 0; i < 200; i++) {
4216 tg3_readphy(tp, MII_BMCR, &bmcr);
4217 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4218 continue;
4219 if (bmcr && bmcr != 0x7fff)
4220 break;
4221 udelay(10);
4222 }
4223
ef167e27
MC
4224 lcl_adv = 0;
4225 rmt_adv = 0;
1da177e4 4226
ef167e27
MC
4227 tp->link_config.active_speed = current_speed;
4228 tp->link_config.active_duplex = current_duplex;
4229
4230 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4231 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 4232 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4233 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 4234 current_link_up = 1;
1da177e4
LT
4235 } else {
4236 if (!(bmcr & BMCR_ANENABLE) &&
4237 tp->link_config.speed == current_speed &&
ef167e27
MC
4238 tp->link_config.duplex == current_duplex &&
4239 tp->link_config.flowctrl ==
4240 tp->link_config.active_flowctrl) {
1da177e4 4241 current_link_up = 1;
1da177e4
LT
4242 }
4243 }
4244
ef167e27 4245 if (current_link_up == 1 &&
e348c5e7
MC
4246 tp->link_config.active_duplex == DUPLEX_FULL) {
4247 u32 reg, bit;
4248
4249 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4250 reg = MII_TG3_FET_GEN_STAT;
4251 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4252 } else {
4253 reg = MII_TG3_EXT_STAT;
4254 bit = MII_TG3_EXT_STAT_MDIX;
4255 }
4256
4257 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4258 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4259
ef167e27 4260 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4261 }
1da177e4
LT
4262 }
4263
1da177e4 4264relink:
80096068 4265 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4266 tg3_phy_copper_begin(tp);
4267
f833c4c1 4268 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4269 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4270 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4271 current_link_up = 1;
4272 }
4273
4274 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4275 if (current_link_up == 1) {
4276 if (tp->link_config.active_speed == SPEED_100 ||
4277 tp->link_config.active_speed == SPEED_10)
4278 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4279 else
4280 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4281 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4282 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4283 else
1da177e4
LT
4284 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4285
4286 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4287 if (tp->link_config.active_duplex == DUPLEX_HALF)
4288 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4289
1da177e4 4290 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4291 if (current_link_up == 1 &&
4292 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4293 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4294 else
4295 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4296 }
4297
4298 /* ??? Without this setting Netgear GA302T PHY does not
4299 * ??? send/receive packets...
4300 */
79eb6904 4301 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4302 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4303 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4304 tw32_f(MAC_MI_MODE, tp->mi_mode);
4305 udelay(80);
4306 }
4307
4308 tw32_f(MAC_MODE, tp->mac_mode);
4309 udelay(40);
4310
52b02d04
MC
4311 tg3_phy_eee_adjust(tp, current_link_up);
4312
63c3a66f 4313 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4314 /* Polled via timer. */
4315 tw32_f(MAC_EVENT, 0);
4316 } else {
4317 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4318 }
4319 udelay(40);
4320
4321 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4322 current_link_up == 1 &&
4323 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4324 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4325 udelay(120);
4326 tw32_f(MAC_STATUS,
4327 (MAC_STATUS_SYNC_CHANGED |
4328 MAC_STATUS_CFG_CHANGED));
4329 udelay(40);
4330 tg3_write_mem(tp,
4331 NIC_SRAM_FIRMWARE_MBOX,
4332 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4333 }
4334
5e7dfd0f 4335 /* Prevent send BD corruption. */
63c3a66f 4336 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4337 u16 oldlnkctl, newlnkctl;
4338
4339 pci_read_config_word(tp->pdev,
708ebb3a 4340 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4341 &oldlnkctl);
4342 if (tp->link_config.active_speed == SPEED_100 ||
4343 tp->link_config.active_speed == SPEED_10)
4344 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4345 else
4346 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4347 if (newlnkctl != oldlnkctl)
4348 pci_write_config_word(tp->pdev,
93a700a9
MC
4349 pci_pcie_cap(tp->pdev) +
4350 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4351 }
4352
1da177e4
LT
4353 if (current_link_up != netif_carrier_ok(tp->dev)) {
4354 if (current_link_up)
4355 netif_carrier_on(tp->dev);
4356 else
4357 netif_carrier_off(tp->dev);
4358 tg3_link_report(tp);
4359 }
4360
4361 return 0;
4362}
4363
4364struct tg3_fiber_aneginfo {
4365 int state;
4366#define ANEG_STATE_UNKNOWN 0
4367#define ANEG_STATE_AN_ENABLE 1
4368#define ANEG_STATE_RESTART_INIT 2
4369#define ANEG_STATE_RESTART 3
4370#define ANEG_STATE_DISABLE_LINK_OK 4
4371#define ANEG_STATE_ABILITY_DETECT_INIT 5
4372#define ANEG_STATE_ABILITY_DETECT 6
4373#define ANEG_STATE_ACK_DETECT_INIT 7
4374#define ANEG_STATE_ACK_DETECT 8
4375#define ANEG_STATE_COMPLETE_ACK_INIT 9
4376#define ANEG_STATE_COMPLETE_ACK 10
4377#define ANEG_STATE_IDLE_DETECT_INIT 11
4378#define ANEG_STATE_IDLE_DETECT 12
4379#define ANEG_STATE_LINK_OK 13
4380#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4381#define ANEG_STATE_NEXT_PAGE_WAIT 15
4382
4383 u32 flags;
4384#define MR_AN_ENABLE 0x00000001
4385#define MR_RESTART_AN 0x00000002
4386#define MR_AN_COMPLETE 0x00000004
4387#define MR_PAGE_RX 0x00000008
4388#define MR_NP_LOADED 0x00000010
4389#define MR_TOGGLE_TX 0x00000020
4390#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4391#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4392#define MR_LP_ADV_SYM_PAUSE 0x00000100
4393#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4394#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4395#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4396#define MR_LP_ADV_NEXT_PAGE 0x00001000
4397#define MR_TOGGLE_RX 0x00002000
4398#define MR_NP_RX 0x00004000
4399
4400#define MR_LINK_OK 0x80000000
4401
4402 unsigned long link_time, cur_time;
4403
4404 u32 ability_match_cfg;
4405 int ability_match_count;
4406
4407 char ability_match, idle_match, ack_match;
4408
4409 u32 txconfig, rxconfig;
4410#define ANEG_CFG_NP 0x00000080
4411#define ANEG_CFG_ACK 0x00000040
4412#define ANEG_CFG_RF2 0x00000020
4413#define ANEG_CFG_RF1 0x00000010
4414#define ANEG_CFG_PS2 0x00000001
4415#define ANEG_CFG_PS1 0x00008000
4416#define ANEG_CFG_HD 0x00004000
4417#define ANEG_CFG_FD 0x00002000
4418#define ANEG_CFG_INVAL 0x00001f06
4419
4420};
4421#define ANEG_OK 0
4422#define ANEG_DONE 1
4423#define ANEG_TIMER_ENAB 2
4424#define ANEG_FAILED -1
4425
4426#define ANEG_STATE_SETTLE_TIME 10000
4427
4428static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4429 struct tg3_fiber_aneginfo *ap)
4430{
5be73b47 4431 u16 flowctrl;
1da177e4
LT
4432 unsigned long delta;
4433 u32 rx_cfg_reg;
4434 int ret;
4435
4436 if (ap->state == ANEG_STATE_UNKNOWN) {
4437 ap->rxconfig = 0;
4438 ap->link_time = 0;
4439 ap->cur_time = 0;
4440 ap->ability_match_cfg = 0;
4441 ap->ability_match_count = 0;
4442 ap->ability_match = 0;
4443 ap->idle_match = 0;
4444 ap->ack_match = 0;
4445 }
4446 ap->cur_time++;
4447
4448 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4449 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4450
4451 if (rx_cfg_reg != ap->ability_match_cfg) {
4452 ap->ability_match_cfg = rx_cfg_reg;
4453 ap->ability_match = 0;
4454 ap->ability_match_count = 0;
4455 } else {
4456 if (++ap->ability_match_count > 1) {
4457 ap->ability_match = 1;
4458 ap->ability_match_cfg = rx_cfg_reg;
4459 }
4460 }
4461 if (rx_cfg_reg & ANEG_CFG_ACK)
4462 ap->ack_match = 1;
4463 else
4464 ap->ack_match = 0;
4465
4466 ap->idle_match = 0;
4467 } else {
4468 ap->idle_match = 1;
4469 ap->ability_match_cfg = 0;
4470 ap->ability_match_count = 0;
4471 ap->ability_match = 0;
4472 ap->ack_match = 0;
4473
4474 rx_cfg_reg = 0;
4475 }
4476
4477 ap->rxconfig = rx_cfg_reg;
4478 ret = ANEG_OK;
4479
33f401ae 4480 switch (ap->state) {
1da177e4
LT
4481 case ANEG_STATE_UNKNOWN:
4482 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4483 ap->state = ANEG_STATE_AN_ENABLE;
4484
4485 /* fallthru */
4486 case ANEG_STATE_AN_ENABLE:
4487 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4488 if (ap->flags & MR_AN_ENABLE) {
4489 ap->link_time = 0;
4490 ap->cur_time = 0;
4491 ap->ability_match_cfg = 0;
4492 ap->ability_match_count = 0;
4493 ap->ability_match = 0;
4494 ap->idle_match = 0;
4495 ap->ack_match = 0;
4496
4497 ap->state = ANEG_STATE_RESTART_INIT;
4498 } else {
4499 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4500 }
4501 break;
4502
4503 case ANEG_STATE_RESTART_INIT:
4504 ap->link_time = ap->cur_time;
4505 ap->flags &= ~(MR_NP_LOADED);
4506 ap->txconfig = 0;
4507 tw32(MAC_TX_AUTO_NEG, 0);
4508 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4509 tw32_f(MAC_MODE, tp->mac_mode);
4510 udelay(40);
4511
4512 ret = ANEG_TIMER_ENAB;
4513 ap->state = ANEG_STATE_RESTART;
4514
4515 /* fallthru */
4516 case ANEG_STATE_RESTART:
4517 delta = ap->cur_time - ap->link_time;
859a5887 4518 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4519 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4520 else
1da177e4 4521 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4522 break;
4523
4524 case ANEG_STATE_DISABLE_LINK_OK:
4525 ret = ANEG_DONE;
4526 break;
4527
4528 case ANEG_STATE_ABILITY_DETECT_INIT:
4529 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4530 ap->txconfig = ANEG_CFG_FD;
4531 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4532 if (flowctrl & ADVERTISE_1000XPAUSE)
4533 ap->txconfig |= ANEG_CFG_PS1;
4534 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4535 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4536 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4537 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4538 tw32_f(MAC_MODE, tp->mac_mode);
4539 udelay(40);
4540
4541 ap->state = ANEG_STATE_ABILITY_DETECT;
4542 break;
4543
4544 case ANEG_STATE_ABILITY_DETECT:
859a5887 4545 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4546 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4547 break;
4548
4549 case ANEG_STATE_ACK_DETECT_INIT:
4550 ap->txconfig |= ANEG_CFG_ACK;
4551 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4552 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4553 tw32_f(MAC_MODE, tp->mac_mode);
4554 udelay(40);
4555
4556 ap->state = ANEG_STATE_ACK_DETECT;
4557
4558 /* fallthru */
4559 case ANEG_STATE_ACK_DETECT:
4560 if (ap->ack_match != 0) {
4561 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4562 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4563 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4564 } else {
4565 ap->state = ANEG_STATE_AN_ENABLE;
4566 }
4567 } else if (ap->ability_match != 0 &&
4568 ap->rxconfig == 0) {
4569 ap->state = ANEG_STATE_AN_ENABLE;
4570 }
4571 break;
4572
4573 case ANEG_STATE_COMPLETE_ACK_INIT:
4574 if (ap->rxconfig & ANEG_CFG_INVAL) {
4575 ret = ANEG_FAILED;
4576 break;
4577 }
4578 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4579 MR_LP_ADV_HALF_DUPLEX |
4580 MR_LP_ADV_SYM_PAUSE |
4581 MR_LP_ADV_ASYM_PAUSE |
4582 MR_LP_ADV_REMOTE_FAULT1 |
4583 MR_LP_ADV_REMOTE_FAULT2 |
4584 MR_LP_ADV_NEXT_PAGE |
4585 MR_TOGGLE_RX |
4586 MR_NP_RX);
4587 if (ap->rxconfig & ANEG_CFG_FD)
4588 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4589 if (ap->rxconfig & ANEG_CFG_HD)
4590 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4591 if (ap->rxconfig & ANEG_CFG_PS1)
4592 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4593 if (ap->rxconfig & ANEG_CFG_PS2)
4594 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4595 if (ap->rxconfig & ANEG_CFG_RF1)
4596 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4597 if (ap->rxconfig & ANEG_CFG_RF2)
4598 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4599 if (ap->rxconfig & ANEG_CFG_NP)
4600 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4601
4602 ap->link_time = ap->cur_time;
4603
4604 ap->flags ^= (MR_TOGGLE_TX);
4605 if (ap->rxconfig & 0x0008)
4606 ap->flags |= MR_TOGGLE_RX;
4607 if (ap->rxconfig & ANEG_CFG_NP)
4608 ap->flags |= MR_NP_RX;
4609 ap->flags |= MR_PAGE_RX;
4610
4611 ap->state = ANEG_STATE_COMPLETE_ACK;
4612 ret = ANEG_TIMER_ENAB;
4613 break;
4614
4615 case ANEG_STATE_COMPLETE_ACK:
4616 if (ap->ability_match != 0 &&
4617 ap->rxconfig == 0) {
4618 ap->state = ANEG_STATE_AN_ENABLE;
4619 break;
4620 }
4621 delta = ap->cur_time - ap->link_time;
4622 if (delta > ANEG_STATE_SETTLE_TIME) {
4623 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4624 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4625 } else {
4626 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4627 !(ap->flags & MR_NP_RX)) {
4628 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4629 } else {
4630 ret = ANEG_FAILED;
4631 }
4632 }
4633 }
4634 break;
4635
4636 case ANEG_STATE_IDLE_DETECT_INIT:
4637 ap->link_time = ap->cur_time;
4638 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4639 tw32_f(MAC_MODE, tp->mac_mode);
4640 udelay(40);
4641
4642 ap->state = ANEG_STATE_IDLE_DETECT;
4643 ret = ANEG_TIMER_ENAB;
4644 break;
4645
4646 case ANEG_STATE_IDLE_DETECT:
4647 if (ap->ability_match != 0 &&
4648 ap->rxconfig == 0) {
4649 ap->state = ANEG_STATE_AN_ENABLE;
4650 break;
4651 }
4652 delta = ap->cur_time - ap->link_time;
4653 if (delta > ANEG_STATE_SETTLE_TIME) {
4654 /* XXX another gem from the Broadcom driver :( */
4655 ap->state = ANEG_STATE_LINK_OK;
4656 }
4657 break;
4658
4659 case ANEG_STATE_LINK_OK:
4660 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4661 ret = ANEG_DONE;
4662 break;
4663
4664 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4665 /* ??? unimplemented */
4666 break;
4667
4668 case ANEG_STATE_NEXT_PAGE_WAIT:
4669 /* ??? unimplemented */
4670 break;
4671
4672 default:
4673 ret = ANEG_FAILED;
4674 break;
855e1111 4675 }
1da177e4
LT
4676
4677 return ret;
4678}
4679
5be73b47 4680static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4681{
4682 int res = 0;
4683 struct tg3_fiber_aneginfo aninfo;
4684 int status = ANEG_FAILED;
4685 unsigned int tick;
4686 u32 tmp;
4687
4688 tw32_f(MAC_TX_AUTO_NEG, 0);
4689
4690 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4691 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4692 udelay(40);
4693
4694 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4695 udelay(40);
4696
4697 memset(&aninfo, 0, sizeof(aninfo));
4698 aninfo.flags |= MR_AN_ENABLE;
4699 aninfo.state = ANEG_STATE_UNKNOWN;
4700 aninfo.cur_time = 0;
4701 tick = 0;
4702 while (++tick < 195000) {
4703 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4704 if (status == ANEG_DONE || status == ANEG_FAILED)
4705 break;
4706
4707 udelay(1);
4708 }
4709
4710 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4711 tw32_f(MAC_MODE, tp->mac_mode);
4712 udelay(40);
4713
5be73b47
MC
4714 *txflags = aninfo.txconfig;
4715 *rxflags = aninfo.flags;
1da177e4
LT
4716
4717 if (status == ANEG_DONE &&
4718 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4719 MR_LP_ADV_FULL_DUPLEX)))
4720 res = 1;
4721
4722 return res;
4723}
4724
4725static void tg3_init_bcm8002(struct tg3 *tp)
4726{
4727 u32 mac_status = tr32(MAC_STATUS);
4728 int i;
4729
4730 /* Reset when initting first time or we have a link. */
63c3a66f 4731 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4732 !(mac_status & MAC_STATUS_PCS_SYNCED))
4733 return;
4734
4735 /* Set PLL lock range. */
4736 tg3_writephy(tp, 0x16, 0x8007);
4737
4738 /* SW reset */
4739 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4740
4741 /* Wait for reset to complete. */
4742 /* XXX schedule_timeout() ... */
4743 for (i = 0; i < 500; i++)
4744 udelay(10);
4745
4746 /* Config mode; select PMA/Ch 1 regs. */
4747 tg3_writephy(tp, 0x10, 0x8411);
4748
4749 /* Enable auto-lock and comdet, select txclk for tx. */
4750 tg3_writephy(tp, 0x11, 0x0a10);
4751
4752 tg3_writephy(tp, 0x18, 0x00a0);
4753 tg3_writephy(tp, 0x16, 0x41ff);
4754
4755 /* Assert and deassert POR. */
4756 tg3_writephy(tp, 0x13, 0x0400);
4757 udelay(40);
4758 tg3_writephy(tp, 0x13, 0x0000);
4759
4760 tg3_writephy(tp, 0x11, 0x0a50);
4761 udelay(40);
4762 tg3_writephy(tp, 0x11, 0x0a10);
4763
4764 /* Wait for signal to stabilize */
4765 /* XXX schedule_timeout() ... */
4766 for (i = 0; i < 15000; i++)
4767 udelay(10);
4768
4769 /* Deselect the channel register so we can read the PHYID
4770 * later.
4771 */
4772 tg3_writephy(tp, 0x10, 0x8011);
4773}
4774
4775static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4776{
82cd3d11 4777 u16 flowctrl;
1da177e4
LT
4778 u32 sg_dig_ctrl, sg_dig_status;
4779 u32 serdes_cfg, expected_sg_dig_ctrl;
4780 int workaround, port_a;
4781 int current_link_up;
4782
4783 serdes_cfg = 0;
4784 expected_sg_dig_ctrl = 0;
4785 workaround = 0;
4786 port_a = 1;
4787 current_link_up = 0;
4788
4789 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4790 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4791 workaround = 1;
4792 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4793 port_a = 0;
4794
4795 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4796 /* preserve bits 20-23 for voltage regulator */
4797 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4798 }
4799
4800 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4801
4802 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4803 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4804 if (workaround) {
4805 u32 val = serdes_cfg;
4806
4807 if (port_a)
4808 val |= 0xc010000;
4809 else
4810 val |= 0x4010000;
4811 tw32_f(MAC_SERDES_CFG, val);
4812 }
c98f6e3b
MC
4813
4814 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4815 }
4816 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4817 tg3_setup_flow_control(tp, 0, 0);
4818 current_link_up = 1;
4819 }
4820 goto out;
4821 }
4822
4823 /* Want auto-negotiation. */
c98f6e3b 4824 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4825
82cd3d11
MC
4826 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4827 if (flowctrl & ADVERTISE_1000XPAUSE)
4828 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4829 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4830 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4831
4832 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4833 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4834 tp->serdes_counter &&
4835 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4836 MAC_STATUS_RCVD_CFG)) ==
4837 MAC_STATUS_PCS_SYNCED)) {
4838 tp->serdes_counter--;
4839 current_link_up = 1;
4840 goto out;
4841 }
4842restart_autoneg:
1da177e4
LT
4843 if (workaround)
4844 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4845 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4846 udelay(5);
4847 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4848
3d3ebe74 4849 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4850 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4851 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4852 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4853 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4854 mac_status = tr32(MAC_STATUS);
4855
c98f6e3b 4856 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4857 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4858 u32 local_adv = 0, remote_adv = 0;
4859
4860 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4861 local_adv |= ADVERTISE_1000XPAUSE;
4862 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4863 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4864
c98f6e3b 4865 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4866 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4867 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4868 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4869
859edb26
MC
4870 tp->link_config.rmt_adv =
4871 mii_adv_to_ethtool_adv_x(remote_adv);
4872
1da177e4
LT
4873 tg3_setup_flow_control(tp, local_adv, remote_adv);
4874 current_link_up = 1;
3d3ebe74 4875 tp->serdes_counter = 0;
f07e9af3 4876 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4877 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4878 if (tp->serdes_counter)
4879 tp->serdes_counter--;
1da177e4
LT
4880 else {
4881 if (workaround) {
4882 u32 val = serdes_cfg;
4883
4884 if (port_a)
4885 val |= 0xc010000;
4886 else
4887 val |= 0x4010000;
4888
4889 tw32_f(MAC_SERDES_CFG, val);
4890 }
4891
c98f6e3b 4892 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4893 udelay(40);
4894
4895 /* Link parallel detection - link is up */
4896 /* only if we have PCS_SYNC and not */
4897 /* receiving config code words */
4898 mac_status = tr32(MAC_STATUS);
4899 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4900 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4901 tg3_setup_flow_control(tp, 0, 0);
4902 current_link_up = 1;
f07e9af3
MC
4903 tp->phy_flags |=
4904 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4905 tp->serdes_counter =
4906 SERDES_PARALLEL_DET_TIMEOUT;
4907 } else
4908 goto restart_autoneg;
1da177e4
LT
4909 }
4910 }
3d3ebe74
MC
4911 } else {
4912 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4913 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4914 }
4915
4916out:
4917 return current_link_up;
4918}
4919
4920static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4921{
4922 int current_link_up = 0;
4923
5cf64b8a 4924 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4925 goto out;
1da177e4
LT
4926
4927 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4928 u32 txflags, rxflags;
1da177e4 4929 int i;
6aa20a22 4930
5be73b47
MC
4931 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4932 u32 local_adv = 0, remote_adv = 0;
1da177e4 4933
5be73b47
MC
4934 if (txflags & ANEG_CFG_PS1)
4935 local_adv |= ADVERTISE_1000XPAUSE;
4936 if (txflags & ANEG_CFG_PS2)
4937 local_adv |= ADVERTISE_1000XPSE_ASYM;
4938
4939 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4940 remote_adv |= LPA_1000XPAUSE;
4941 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4942 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4943
859edb26
MC
4944 tp->link_config.rmt_adv =
4945 mii_adv_to_ethtool_adv_x(remote_adv);
4946
1da177e4
LT
4947 tg3_setup_flow_control(tp, local_adv, remote_adv);
4948
1da177e4
LT
4949 current_link_up = 1;
4950 }
4951 for (i = 0; i < 30; i++) {
4952 udelay(20);
4953 tw32_f(MAC_STATUS,
4954 (MAC_STATUS_SYNC_CHANGED |
4955 MAC_STATUS_CFG_CHANGED));
4956 udelay(40);
4957 if ((tr32(MAC_STATUS) &
4958 (MAC_STATUS_SYNC_CHANGED |
4959 MAC_STATUS_CFG_CHANGED)) == 0)
4960 break;
4961 }
4962
4963 mac_status = tr32(MAC_STATUS);
4964 if (current_link_up == 0 &&
4965 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4966 !(mac_status & MAC_STATUS_RCVD_CFG))
4967 current_link_up = 1;
4968 } else {
5be73b47
MC
4969 tg3_setup_flow_control(tp, 0, 0);
4970
1da177e4
LT
4971 /* Forcing 1000FD link up. */
4972 current_link_up = 1;
1da177e4
LT
4973
4974 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4975 udelay(40);
e8f3f6ca
MC
4976
4977 tw32_f(MAC_MODE, tp->mac_mode);
4978 udelay(40);
1da177e4
LT
4979 }
4980
4981out:
4982 return current_link_up;
4983}
4984
4985static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4986{
4987 u32 orig_pause_cfg;
4988 u16 orig_active_speed;
4989 u8 orig_active_duplex;
4990 u32 mac_status;
4991 int current_link_up;
4992 int i;
4993
8d018621 4994 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4995 orig_active_speed = tp->link_config.active_speed;
4996 orig_active_duplex = tp->link_config.active_duplex;
4997
63c3a66f 4998 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4999 netif_carrier_ok(tp->dev) &&
63c3a66f 5000 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
5001 mac_status = tr32(MAC_STATUS);
5002 mac_status &= (MAC_STATUS_PCS_SYNCED |
5003 MAC_STATUS_SIGNAL_DET |
5004 MAC_STATUS_CFG_CHANGED |
5005 MAC_STATUS_RCVD_CFG);
5006 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5007 MAC_STATUS_SIGNAL_DET)) {
5008 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5009 MAC_STATUS_CFG_CHANGED));
5010 return 0;
5011 }
5012 }
5013
5014 tw32_f(MAC_TX_AUTO_NEG, 0);
5015
5016 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5017 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5018 tw32_f(MAC_MODE, tp->mac_mode);
5019 udelay(40);
5020
79eb6904 5021 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5022 tg3_init_bcm8002(tp);
5023
5024 /* Enable link change event even when serdes polling. */
5025 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5026 udelay(40);
5027
5028 current_link_up = 0;
859edb26 5029 tp->link_config.rmt_adv = 0;
1da177e4
LT
5030 mac_status = tr32(MAC_STATUS);
5031
63c3a66f 5032 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5033 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5034 else
5035 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5036
898a56f8 5037 tp->napi[0].hw_status->status =
1da177e4 5038 (SD_STATUS_UPDATED |
898a56f8 5039 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5040
5041 for (i = 0; i < 100; i++) {
5042 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5043 MAC_STATUS_CFG_CHANGED));
5044 udelay(5);
5045 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5046 MAC_STATUS_CFG_CHANGED |
5047 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5048 break;
5049 }
5050
5051 mac_status = tr32(MAC_STATUS);
5052 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5053 current_link_up = 0;
3d3ebe74
MC
5054 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5055 tp->serdes_counter == 0) {
1da177e4
LT
5056 tw32_f(MAC_MODE, (tp->mac_mode |
5057 MAC_MODE_SEND_CONFIGS));
5058 udelay(1);
5059 tw32_f(MAC_MODE, tp->mac_mode);
5060 }
5061 }
5062
5063 if (current_link_up == 1) {
5064 tp->link_config.active_speed = SPEED_1000;
5065 tp->link_config.active_duplex = DUPLEX_FULL;
5066 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5067 LED_CTRL_LNKLED_OVERRIDE |
5068 LED_CTRL_1000MBPS_ON));
5069 } else {
5070 tp->link_config.active_speed = SPEED_INVALID;
5071 tp->link_config.active_duplex = DUPLEX_INVALID;
5072 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5073 LED_CTRL_LNKLED_OVERRIDE |
5074 LED_CTRL_TRAFFIC_OVERRIDE));
5075 }
5076
5077 if (current_link_up != netif_carrier_ok(tp->dev)) {
5078 if (current_link_up)
5079 netif_carrier_on(tp->dev);
5080 else
5081 netif_carrier_off(tp->dev);
5082 tg3_link_report(tp);
5083 } else {
8d018621 5084 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5085 if (orig_pause_cfg != now_pause_cfg ||
5086 orig_active_speed != tp->link_config.active_speed ||
5087 orig_active_duplex != tp->link_config.active_duplex)
5088 tg3_link_report(tp);
5089 }
5090
5091 return 0;
5092}
5093
747e8f8b
MC
5094static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
5095{
5096 int current_link_up, err = 0;
5097 u32 bmsr, bmcr;
5098 u16 current_speed;
5099 u8 current_duplex;
ef167e27 5100 u32 local_adv, remote_adv;
747e8f8b
MC
5101
5102 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5103 tw32_f(MAC_MODE, tp->mac_mode);
5104 udelay(40);
5105
5106 tw32(MAC_EVENT, 0);
5107
5108 tw32_f(MAC_STATUS,
5109 (MAC_STATUS_SYNC_CHANGED |
5110 MAC_STATUS_CFG_CHANGED |
5111 MAC_STATUS_MI_COMPLETION |
5112 MAC_STATUS_LNKSTATE_CHANGED));
5113 udelay(40);
5114
5115 if (force_reset)
5116 tg3_phy_reset(tp);
5117
5118 current_link_up = 0;
5119 current_speed = SPEED_INVALID;
5120 current_duplex = DUPLEX_INVALID;
859edb26 5121 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5122
5123 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5124 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5125 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
5126 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5127 bmsr |= BMSR_LSTATUS;
5128 else
5129 bmsr &= ~BMSR_LSTATUS;
5130 }
747e8f8b
MC
5131
5132 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5133
5134 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5135 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5136 /* do nothing, just check for link up at the end */
5137 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5138 u32 adv, newadv;
747e8f8b
MC
5139
5140 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5141 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5142 ADVERTISE_1000XPAUSE |
5143 ADVERTISE_1000XPSE_ASYM |
5144 ADVERTISE_SLCT);
747e8f8b 5145
28011cf1 5146 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5147 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5148
28011cf1
MC
5149 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5150 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5151 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5152 tg3_writephy(tp, MII_BMCR, bmcr);
5153
5154 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5155 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5156 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5157
5158 return err;
5159 }
5160 } else {
5161 u32 new_bmcr;
5162
5163 bmcr &= ~BMCR_SPEED1000;
5164 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5165
5166 if (tp->link_config.duplex == DUPLEX_FULL)
5167 new_bmcr |= BMCR_FULLDPLX;
5168
5169 if (new_bmcr != bmcr) {
5170 /* BMCR_SPEED1000 is a reserved bit that needs
5171 * to be set on write.
5172 */
5173 new_bmcr |= BMCR_SPEED1000;
5174
5175 /* Force a linkdown */
5176 if (netif_carrier_ok(tp->dev)) {
5177 u32 adv;
5178
5179 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5180 adv &= ~(ADVERTISE_1000XFULL |
5181 ADVERTISE_1000XHALF |
5182 ADVERTISE_SLCT);
5183 tg3_writephy(tp, MII_ADVERTISE, adv);
5184 tg3_writephy(tp, MII_BMCR, bmcr |
5185 BMCR_ANRESTART |
5186 BMCR_ANENABLE);
5187 udelay(10);
5188 netif_carrier_off(tp->dev);
5189 }
5190 tg3_writephy(tp, MII_BMCR, new_bmcr);
5191 bmcr = new_bmcr;
5192 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5193 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5194 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
5195 ASIC_REV_5714) {
5196 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5197 bmsr |= BMSR_LSTATUS;
5198 else
5199 bmsr &= ~BMSR_LSTATUS;
5200 }
f07e9af3 5201 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5202 }
5203 }
5204
5205 if (bmsr & BMSR_LSTATUS) {
5206 current_speed = SPEED_1000;
5207 current_link_up = 1;
5208 if (bmcr & BMCR_FULLDPLX)
5209 current_duplex = DUPLEX_FULL;
5210 else
5211 current_duplex = DUPLEX_HALF;
5212
ef167e27
MC
5213 local_adv = 0;
5214 remote_adv = 0;
5215
747e8f8b 5216 if (bmcr & BMCR_ANENABLE) {
ef167e27 5217 u32 common;
747e8f8b
MC
5218
5219 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5220 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5221 common = local_adv & remote_adv;
5222 if (common & (ADVERTISE_1000XHALF |
5223 ADVERTISE_1000XFULL)) {
5224 if (common & ADVERTISE_1000XFULL)
5225 current_duplex = DUPLEX_FULL;
5226 else
5227 current_duplex = DUPLEX_HALF;
859edb26
MC
5228
5229 tp->link_config.rmt_adv =
5230 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5231 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5232 /* Link is up via parallel detect */
859a5887 5233 } else {
747e8f8b 5234 current_link_up = 0;
859a5887 5235 }
747e8f8b
MC
5236 }
5237 }
5238
ef167e27
MC
5239 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5240 tg3_setup_flow_control(tp, local_adv, remote_adv);
5241
747e8f8b
MC
5242 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5243 if (tp->link_config.active_duplex == DUPLEX_HALF)
5244 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5245
5246 tw32_f(MAC_MODE, tp->mac_mode);
5247 udelay(40);
5248
5249 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5250
5251 tp->link_config.active_speed = current_speed;
5252 tp->link_config.active_duplex = current_duplex;
5253
5254 if (current_link_up != netif_carrier_ok(tp->dev)) {
5255 if (current_link_up)
5256 netif_carrier_on(tp->dev);
5257 else {
5258 netif_carrier_off(tp->dev);
f07e9af3 5259 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5260 }
5261 tg3_link_report(tp);
5262 }
5263 return err;
5264}
5265
5266static void tg3_serdes_parallel_detect(struct tg3 *tp)
5267{
3d3ebe74 5268 if (tp->serdes_counter) {
747e8f8b 5269 /* Give autoneg time to complete. */
3d3ebe74 5270 tp->serdes_counter--;
747e8f8b
MC
5271 return;
5272 }
c6cdf436 5273
747e8f8b
MC
5274 if (!netif_carrier_ok(tp->dev) &&
5275 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5276 u32 bmcr;
5277
5278 tg3_readphy(tp, MII_BMCR, &bmcr);
5279 if (bmcr & BMCR_ANENABLE) {
5280 u32 phy1, phy2;
5281
5282 /* Select shadow register 0x1f */
f08aa1a8
MC
5283 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5284 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5285
5286 /* Select expansion interrupt status register */
f08aa1a8
MC
5287 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5288 MII_TG3_DSP_EXP1_INT_STAT);
5289 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5290 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5291
5292 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5293 /* We have signal detect and not receiving
5294 * config code words, link is up by parallel
5295 * detection.
5296 */
5297
5298 bmcr &= ~BMCR_ANENABLE;
5299 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5300 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5301 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5302 }
5303 }
859a5887
MC
5304 } else if (netif_carrier_ok(tp->dev) &&
5305 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5306 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5307 u32 phy2;
5308
5309 /* Select expansion interrupt status register */
f08aa1a8
MC
5310 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5311 MII_TG3_DSP_EXP1_INT_STAT);
5312 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5313 if (phy2 & 0x20) {
5314 u32 bmcr;
5315
5316 /* Config code words received, turn on autoneg. */
5317 tg3_readphy(tp, MII_BMCR, &bmcr);
5318 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5319
f07e9af3 5320 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5321
5322 }
5323 }
5324}
5325
1da177e4
LT
5326static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5327{
f2096f94 5328 u32 val;
1da177e4
LT
5329 int err;
5330
f07e9af3 5331 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5332 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5333 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5334 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5335 else
1da177e4 5336 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5337
bcb37f6c 5338 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5339 u32 scale;
aa6c91fe
MC
5340
5341 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5342 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5343 scale = 65;
5344 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5345 scale = 6;
5346 else
5347 scale = 12;
5348
5349 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5350 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5351 tw32(GRC_MISC_CFG, val);
5352 }
5353
f2096f94
MC
5354 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5355 (6 << TX_LENGTHS_IPG_SHIFT);
5356 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5357 val |= tr32(MAC_TX_LENGTHS) &
5358 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5359 TX_LENGTHS_CNT_DWN_VAL_MSK);
5360
1da177e4
LT
5361 if (tp->link_config.active_speed == SPEED_1000 &&
5362 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5363 tw32(MAC_TX_LENGTHS, val |
5364 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5365 else
f2096f94
MC
5366 tw32(MAC_TX_LENGTHS, val |
5367 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5368
63c3a66f 5369 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5370 if (netif_carrier_ok(tp->dev)) {
5371 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5372 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5373 } else {
5374 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5375 }
5376 }
5377
63c3a66f 5378 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5379 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5380 if (!netif_carrier_ok(tp->dev))
5381 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5382 tp->pwrmgmt_thresh;
5383 else
5384 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5385 tw32(PCIE_PWR_MGMT_THRESH, val);
5386 }
5387
1da177e4
LT
5388 return err;
5389}
5390
66cfd1bd
MC
5391static inline int tg3_irq_sync(struct tg3 *tp)
5392{
5393 return tp->irq_sync;
5394}
5395
97bd8e49
MC
5396static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5397{
5398 int i;
5399
5400 dst = (u32 *)((u8 *)dst + off);
5401 for (i = 0; i < len; i += sizeof(u32))
5402 *dst++ = tr32(off + i);
5403}
5404
5405static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5406{
5407 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5408 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5409 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5410 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5411 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5412 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5413 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5414 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5415 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5416 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5417 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5418 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5419 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5420 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5421 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5422 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5423 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5424 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5425 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5426
63c3a66f 5427 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5428 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5429
5430 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5431 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5432 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5433 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5434 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5435 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5436 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5437 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5438
63c3a66f 5439 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5440 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5441 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5442 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5443 }
5444
5445 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5446 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5447 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5448 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5449 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5450
63c3a66f 5451 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5452 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5453}
5454
5455static void tg3_dump_state(struct tg3 *tp)
5456{
5457 int i;
5458 u32 *regs;
5459
5460 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5461 if (!regs) {
5462 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5463 return;
5464 }
5465
63c3a66f 5466 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5467 /* Read up to but not including private PCI registers */
5468 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5469 regs[i / sizeof(u32)] = tr32(i);
5470 } else
5471 tg3_dump_legacy_regs(tp, regs);
5472
5473 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5474 if (!regs[i + 0] && !regs[i + 1] &&
5475 !regs[i + 2] && !regs[i + 3])
5476 continue;
5477
5478 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5479 i * 4,
5480 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5481 }
5482
5483 kfree(regs);
5484
5485 for (i = 0; i < tp->irq_cnt; i++) {
5486 struct tg3_napi *tnapi = &tp->napi[i];
5487
5488 /* SW status block */
5489 netdev_err(tp->dev,
5490 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5491 i,
5492 tnapi->hw_status->status,
5493 tnapi->hw_status->status_tag,
5494 tnapi->hw_status->rx_jumbo_consumer,
5495 tnapi->hw_status->rx_consumer,
5496 tnapi->hw_status->rx_mini_consumer,
5497 tnapi->hw_status->idx[0].rx_producer,
5498 tnapi->hw_status->idx[0].tx_consumer);
5499
5500 netdev_err(tp->dev,
5501 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5502 i,
5503 tnapi->last_tag, tnapi->last_irq_tag,
5504 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5505 tnapi->rx_rcb_ptr,
5506 tnapi->prodring.rx_std_prod_idx,
5507 tnapi->prodring.rx_std_cons_idx,
5508 tnapi->prodring.rx_jmb_prod_idx,
5509 tnapi->prodring.rx_jmb_cons_idx);
5510 }
5511}
5512
df3e6548
MC
5513/* This is called whenever we suspect that the system chipset is re-
5514 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5515 * is bogus tx completions. We try to recover by setting the
5516 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5517 * in the workqueue.
5518 */
5519static void tg3_tx_recover(struct tg3 *tp)
5520{
63c3a66f 5521 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5522 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5523
5129c3a3
MC
5524 netdev_warn(tp->dev,
5525 "The system may be re-ordering memory-mapped I/O "
5526 "cycles to the network device, attempting to recover. "
5527 "Please report the problem to the driver maintainer "
5528 "and include system chipset information.\n");
df3e6548
MC
5529
5530 spin_lock(&tp->lock);
63c3a66f 5531 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5532 spin_unlock(&tp->lock);
5533}
5534
f3f3f27e 5535static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5536{
f65aac16
MC
5537 /* Tell compiler to fetch tx indices from memory. */
5538 barrier();
f3f3f27e
MC
5539 return tnapi->tx_pending -
5540 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5541}
5542
1da177e4
LT
5543/* Tigon3 never reports partial packet sends. So we do not
5544 * need special logic to handle SKBs that have not had all
5545 * of their frags sent yet, like SunGEM does.
5546 */
17375d25 5547static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5548{
17375d25 5549 struct tg3 *tp = tnapi->tp;
898a56f8 5550 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5551 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5552 struct netdev_queue *txq;
5553 int index = tnapi - tp->napi;
298376d3 5554 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5555
63c3a66f 5556 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5557 index--;
5558
5559 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5560
5561 while (sw_idx != hw_idx) {
df8944cf 5562 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5563 struct sk_buff *skb = ri->skb;
df3e6548
MC
5564 int i, tx_bug = 0;
5565
5566 if (unlikely(skb == NULL)) {
5567 tg3_tx_recover(tp);
5568 return;
5569 }
1da177e4 5570
f4188d8a 5571 pci_unmap_single(tp->pdev,
4e5e4f0d 5572 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5573 skb_headlen(skb),
5574 PCI_DMA_TODEVICE);
1da177e4
LT
5575
5576 ri->skb = NULL;
5577
e01ee14d
MC
5578 while (ri->fragmented) {
5579 ri->fragmented = false;
5580 sw_idx = NEXT_TX(sw_idx);
5581 ri = &tnapi->tx_buffers[sw_idx];
5582 }
5583
1da177e4
LT
5584 sw_idx = NEXT_TX(sw_idx);
5585
5586 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5587 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5588 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5589 tx_bug = 1;
f4188d8a
AD
5590
5591 pci_unmap_page(tp->pdev,
4e5e4f0d 5592 dma_unmap_addr(ri, mapping),
9e903e08 5593 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5594 PCI_DMA_TODEVICE);
e01ee14d
MC
5595
5596 while (ri->fragmented) {
5597 ri->fragmented = false;
5598 sw_idx = NEXT_TX(sw_idx);
5599 ri = &tnapi->tx_buffers[sw_idx];
5600 }
5601
1da177e4
LT
5602 sw_idx = NEXT_TX(sw_idx);
5603 }
5604
298376d3
TH
5605 pkts_compl++;
5606 bytes_compl += skb->len;
5607
f47c11ee 5608 dev_kfree_skb(skb);
df3e6548
MC
5609
5610 if (unlikely(tx_bug)) {
5611 tg3_tx_recover(tp);
5612 return;
5613 }
1da177e4
LT
5614 }
5615
298376d3
TH
5616 netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);
5617
f3f3f27e 5618 tnapi->tx_cons = sw_idx;
1da177e4 5619
1b2a7205
MC
5620 /* Need to make the tx_cons update visible to tg3_start_xmit()
5621 * before checking for netif_queue_stopped(). Without the
5622 * memory barrier, there is a small possibility that tg3_start_xmit()
5623 * will miss it and cause the queue to be stopped forever.
5624 */
5625 smp_mb();
5626
fe5f5787 5627 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5628 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5629 __netif_tx_lock(txq, smp_processor_id());
5630 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5631 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5632 netif_tx_wake_queue(txq);
5633 __netif_tx_unlock(txq);
51b91468 5634 }
1da177e4
LT
5635}
5636
9205fd9c 5637static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5638{
9205fd9c 5639 if (!ri->data)
2b2cdb65
MC
5640 return;
5641
4e5e4f0d 5642 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5643 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5644 kfree(ri->data);
5645 ri->data = NULL;
2b2cdb65
MC
5646}
5647
1da177e4
LT
5648/* Returns size of skb allocated or < 0 on error.
5649 *
5650 * We only need to fill in the address because the other members
5651 * of the RX descriptor are invariant, see tg3_init_rings.
5652 *
5653 * Note the purposeful assymetry of cpu vs. chip accesses. For
5654 * posting buffers we only dirty the first cache line of the RX
5655 * descriptor (containing the address). Whereas for the RX status
5656 * buffers the cpu only reads the last cacheline of the RX descriptor
5657 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5658 */
9205fd9c 5659static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5660 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5661{
5662 struct tg3_rx_buffer_desc *desc;
f94e290e 5663 struct ring_info *map;
9205fd9c 5664 u8 *data;
1da177e4 5665 dma_addr_t mapping;
9205fd9c 5666 int skb_size, data_size, dest_idx;
1da177e4 5667
1da177e4
LT
5668 switch (opaque_key) {
5669 case RXD_OPAQUE_RING_STD:
2c49a44d 5670 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5671 desc = &tpr->rx_std[dest_idx];
5672 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5673 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5674 break;
5675
5676 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5677 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5678 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5679 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5680 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5681 break;
5682
5683 default:
5684 return -EINVAL;
855e1111 5685 }
1da177e4
LT
5686
5687 /* Do not overwrite any of the map or rp information
5688 * until we are sure we can commit to a new buffer.
5689 *
5690 * Callers depend upon this behavior and assume that
5691 * we leave everything unchanged if we fail.
5692 */
9205fd9c
ED
5693 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5694 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5695 data = kmalloc(skb_size, GFP_ATOMIC);
5696 if (!data)
1da177e4
LT
5697 return -ENOMEM;
5698
9205fd9c
ED
5699 mapping = pci_map_single(tp->pdev,
5700 data + TG3_RX_OFFSET(tp),
5701 data_size,
1da177e4 5702 PCI_DMA_FROMDEVICE);
a21771dd 5703 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5704 kfree(data);
a21771dd
MC
5705 return -EIO;
5706 }
1da177e4 5707
9205fd9c 5708 map->data = data;
4e5e4f0d 5709 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5710
1da177e4
LT
5711 desc->addr_hi = ((u64)mapping >> 32);
5712 desc->addr_lo = ((u64)mapping & 0xffffffff);
5713
9205fd9c 5714 return data_size;
1da177e4
LT
5715}
5716
5717/* We only need to move over in the address because the other
5718 * members of the RX descriptor are invariant. See notes above
9205fd9c 5719 * tg3_alloc_rx_data for full details.
1da177e4 5720 */
a3896167
MC
5721static void tg3_recycle_rx(struct tg3_napi *tnapi,
5722 struct tg3_rx_prodring_set *dpr,
5723 u32 opaque_key, int src_idx,
5724 u32 dest_idx_unmasked)
1da177e4 5725{
17375d25 5726 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5727 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5728 struct ring_info *src_map, *dest_map;
8fea32b9 5729 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5730 int dest_idx;
1da177e4
LT
5731
5732 switch (opaque_key) {
5733 case RXD_OPAQUE_RING_STD:
2c49a44d 5734 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5735 dest_desc = &dpr->rx_std[dest_idx];
5736 dest_map = &dpr->rx_std_buffers[dest_idx];
5737 src_desc = &spr->rx_std[src_idx];
5738 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5739 break;
5740
5741 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5742 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5743 dest_desc = &dpr->rx_jmb[dest_idx].std;
5744 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5745 src_desc = &spr->rx_jmb[src_idx].std;
5746 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5747 break;
5748
5749 default:
5750 return;
855e1111 5751 }
1da177e4 5752
9205fd9c 5753 dest_map->data = src_map->data;
4e5e4f0d
FT
5754 dma_unmap_addr_set(dest_map, mapping,
5755 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5756 dest_desc->addr_hi = src_desc->addr_hi;
5757 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5758
5759 /* Ensure that the update to the skb happens after the physical
5760 * addresses have been transferred to the new BD location.
5761 */
5762 smp_wmb();
5763
9205fd9c 5764 src_map->data = NULL;
1da177e4
LT
5765}
5766
1da177e4
LT
5767/* The RX ring scheme is composed of multiple rings which post fresh
5768 * buffers to the chip, and one special ring the chip uses to report
5769 * status back to the host.
5770 *
5771 * The special ring reports the status of received packets to the
5772 * host. The chip does not write into the original descriptor the
5773 * RX buffer was obtained from. The chip simply takes the original
5774 * descriptor as provided by the host, updates the status and length
5775 * field, then writes this into the next status ring entry.
5776 *
5777 * Each ring the host uses to post buffers to the chip is described
5778 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5779 * it is first placed into the on-chip ram. When the packet's length
5780 * is known, it walks down the TG3_BDINFO entries to select the ring.
5781 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5782 * which is within the range of the new packet's length is chosen.
5783 *
5784 * The "separate ring for rx status" scheme may sound queer, but it makes
5785 * sense from a cache coherency perspective. If only the host writes
5786 * to the buffer post rings, and only the chip writes to the rx status
5787 * rings, then cache lines never move beyond shared-modified state.
5788 * If both the host and chip were to write into the same ring, cache line
5789 * eviction could occur since both entities want it in an exclusive state.
5790 */
17375d25 5791static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5792{
17375d25 5793 struct tg3 *tp = tnapi->tp;
f92905de 5794 u32 work_mask, rx_std_posted = 0;
4361935a 5795 u32 std_prod_idx, jmb_prod_idx;
72334482 5796 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5797 u16 hw_idx;
1da177e4 5798 int received;
8fea32b9 5799 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5800
8d9d7cfc 5801 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5802 /*
5803 * We need to order the read of hw_idx and the read of
5804 * the opaque cookie.
5805 */
5806 rmb();
1da177e4
LT
5807 work_mask = 0;
5808 received = 0;
4361935a
MC
5809 std_prod_idx = tpr->rx_std_prod_idx;
5810 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5811 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5812 struct ring_info *ri;
72334482 5813 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5814 unsigned int len;
5815 struct sk_buff *skb;
5816 dma_addr_t dma_addr;
5817 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5818 u8 *data;
1da177e4
LT
5819
5820 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5821 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5822 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5823 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5824 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5825 data = ri->data;
4361935a 5826 post_ptr = &std_prod_idx;
f92905de 5827 rx_std_posted++;
1da177e4 5828 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5829 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5830 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5831 data = ri->data;
4361935a 5832 post_ptr = &jmb_prod_idx;
21f581a5 5833 } else
1da177e4 5834 goto next_pkt_nopost;
1da177e4
LT
5835
5836 work_mask |= opaque_key;
5837
5838 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5839 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5840 drop_it:
a3896167 5841 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5842 desc_idx, *post_ptr);
5843 drop_it_no_recycle:
5844 /* Other statistics kept track of by card. */
b0057c51 5845 tp->rx_dropped++;
1da177e4
LT
5846 goto next_pkt;
5847 }
5848
9205fd9c 5849 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5850 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5851 ETH_FCS_LEN;
1da177e4 5852
d2757fc4 5853 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5854 int skb_size;
5855
9205fd9c 5856 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5857 *post_ptr);
1da177e4
LT
5858 if (skb_size < 0)
5859 goto drop_it;
5860
287be12e 5861 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5862 PCI_DMA_FROMDEVICE);
5863
9205fd9c
ED
5864 skb = build_skb(data);
5865 if (!skb) {
5866 kfree(data);
5867 goto drop_it_no_recycle;
5868 }
5869 skb_reserve(skb, TG3_RX_OFFSET(tp));
5870 /* Ensure that the update to the data happens
61e800cf
MC
5871 * after the usage of the old DMA mapping.
5872 */
5873 smp_wmb();
5874
9205fd9c 5875 ri->data = NULL;
61e800cf 5876
1da177e4 5877 } else {
a3896167 5878 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5879 desc_idx, *post_ptr);
5880
9205fd9c
ED
5881 skb = netdev_alloc_skb(tp->dev,
5882 len + TG3_RAW_IP_ALIGN);
5883 if (skb == NULL)
1da177e4
LT
5884 goto drop_it_no_recycle;
5885
9205fd9c 5886 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5887 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5888 memcpy(skb->data,
5889 data + TG3_RX_OFFSET(tp),
5890 len);
1da177e4 5891 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5892 }
5893
9205fd9c 5894 skb_put(skb, len);
dc668910 5895 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5896 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5897 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5898 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5899 skb->ip_summed = CHECKSUM_UNNECESSARY;
5900 else
bc8acf2c 5901 skb_checksum_none_assert(skb);
1da177e4
LT
5902
5903 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5904
5905 if (len > (tp->dev->mtu + ETH_HLEN) &&
5906 skb->protocol != htons(ETH_P_8021Q)) {
5907 dev_kfree_skb(skb);
b0057c51 5908 goto drop_it_no_recycle;
f7b493e0
MC
5909 }
5910
9dc7a113 5911 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5912 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5913 __vlan_hwaccel_put_tag(skb,
5914 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5915
bf933c80 5916 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5917
1da177e4
LT
5918 received++;
5919 budget--;
5920
5921next_pkt:
5922 (*post_ptr)++;
f92905de
MC
5923
5924 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5925 tpr->rx_std_prod_idx = std_prod_idx &
5926 tp->rx_std_ring_mask;
86cfe4ff
MC
5927 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5928 tpr->rx_std_prod_idx);
f92905de
MC
5929 work_mask &= ~RXD_OPAQUE_RING_STD;
5930 rx_std_posted = 0;
5931 }
1da177e4 5932next_pkt_nopost:
483ba50b 5933 sw_idx++;
7cb32cf2 5934 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5935
5936 /* Refresh hw_idx to see if there is new work */
5937 if (sw_idx == hw_idx) {
8d9d7cfc 5938 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5939 rmb();
5940 }
1da177e4
LT
5941 }
5942
5943 /* ACK the status ring. */
72334482
MC
5944 tnapi->rx_rcb_ptr = sw_idx;
5945 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5946
5947 /* Refill RX ring(s). */
63c3a66f 5948 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5949 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5950 tpr->rx_std_prod_idx = std_prod_idx &
5951 tp->rx_std_ring_mask;
b196c7e4
MC
5952 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5953 tpr->rx_std_prod_idx);
5954 }
5955 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5956 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5957 tp->rx_jmb_ring_mask;
b196c7e4
MC
5958 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5959 tpr->rx_jmb_prod_idx);
5960 }
5961 mmiowb();
5962 } else if (work_mask) {
5963 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5964 * updated before the producer indices can be updated.
5965 */
5966 smp_wmb();
5967
2c49a44d
MC
5968 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5969 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5970
e4af1af9
MC
5971 if (tnapi != &tp->napi[1])
5972 napi_schedule(&tp->napi[1].napi);
1da177e4 5973 }
1da177e4
LT
5974
5975 return received;
5976}
5977
35f2d7d0 5978static void tg3_poll_link(struct tg3 *tp)
1da177e4 5979{
1da177e4 5980 /* handle link change and other phy events */
63c3a66f 5981 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5982 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5983
1da177e4
LT
5984 if (sblk->status & SD_STATUS_LINK_CHG) {
5985 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5986 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5987 spin_lock(&tp->lock);
63c3a66f 5988 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5989 tw32_f(MAC_STATUS,
5990 (MAC_STATUS_SYNC_CHANGED |
5991 MAC_STATUS_CFG_CHANGED |
5992 MAC_STATUS_MI_COMPLETION |
5993 MAC_STATUS_LNKSTATE_CHANGED));
5994 udelay(40);
5995 } else
5996 tg3_setup_phy(tp, 0);
f47c11ee 5997 spin_unlock(&tp->lock);
1da177e4
LT
5998 }
5999 }
35f2d7d0
MC
6000}
6001
f89f38b8
MC
6002static int tg3_rx_prodring_xfer(struct tg3 *tp,
6003 struct tg3_rx_prodring_set *dpr,
6004 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
6005{
6006 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 6007 int i, err = 0;
b196c7e4
MC
6008
6009 while (1) {
6010 src_prod_idx = spr->rx_std_prod_idx;
6011
6012 /* Make sure updates to the rx_std_buffers[] entries and the
6013 * standard producer index are seen in the correct order.
6014 */
6015 smp_rmb();
6016
6017 if (spr->rx_std_cons_idx == src_prod_idx)
6018 break;
6019
6020 if (spr->rx_std_cons_idx < src_prod_idx)
6021 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6022 else
2c49a44d
MC
6023 cpycnt = tp->rx_std_ring_mask + 1 -
6024 spr->rx_std_cons_idx;
b196c7e4 6025
2c49a44d
MC
6026 cpycnt = min(cpycnt,
6027 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6028
6029 si = spr->rx_std_cons_idx;
6030 di = dpr->rx_std_prod_idx;
6031
e92967bf 6032 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6033 if (dpr->rx_std_buffers[i].data) {
e92967bf 6034 cpycnt = i - di;
f89f38b8 6035 err = -ENOSPC;
e92967bf
MC
6036 break;
6037 }
6038 }
6039
6040 if (!cpycnt)
6041 break;
6042
6043 /* Ensure that updates to the rx_std_buffers ring and the
6044 * shadowed hardware producer ring from tg3_recycle_skb() are
6045 * ordered correctly WRT the skb check above.
6046 */
6047 smp_rmb();
6048
b196c7e4
MC
6049 memcpy(&dpr->rx_std_buffers[di],
6050 &spr->rx_std_buffers[si],
6051 cpycnt * sizeof(struct ring_info));
6052
6053 for (i = 0; i < cpycnt; i++, di++, si++) {
6054 struct tg3_rx_buffer_desc *sbd, *dbd;
6055 sbd = &spr->rx_std[si];
6056 dbd = &dpr->rx_std[di];
6057 dbd->addr_hi = sbd->addr_hi;
6058 dbd->addr_lo = sbd->addr_lo;
6059 }
6060
2c49a44d
MC
6061 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6062 tp->rx_std_ring_mask;
6063 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6064 tp->rx_std_ring_mask;
b196c7e4
MC
6065 }
6066
6067 while (1) {
6068 src_prod_idx = spr->rx_jmb_prod_idx;
6069
6070 /* Make sure updates to the rx_jmb_buffers[] entries and
6071 * the jumbo producer index are seen in the correct order.
6072 */
6073 smp_rmb();
6074
6075 if (spr->rx_jmb_cons_idx == src_prod_idx)
6076 break;
6077
6078 if (spr->rx_jmb_cons_idx < src_prod_idx)
6079 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6080 else
2c49a44d
MC
6081 cpycnt = tp->rx_jmb_ring_mask + 1 -
6082 spr->rx_jmb_cons_idx;
b196c7e4
MC
6083
6084 cpycnt = min(cpycnt,
2c49a44d 6085 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6086
6087 si = spr->rx_jmb_cons_idx;
6088 di = dpr->rx_jmb_prod_idx;
6089
e92967bf 6090 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6091 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6092 cpycnt = i - di;
f89f38b8 6093 err = -ENOSPC;
e92967bf
MC
6094 break;
6095 }
6096 }
6097
6098 if (!cpycnt)
6099 break;
6100
6101 /* Ensure that updates to the rx_jmb_buffers ring and the
6102 * shadowed hardware producer ring from tg3_recycle_skb() are
6103 * ordered correctly WRT the skb check above.
6104 */
6105 smp_rmb();
6106
b196c7e4
MC
6107 memcpy(&dpr->rx_jmb_buffers[di],
6108 &spr->rx_jmb_buffers[si],
6109 cpycnt * sizeof(struct ring_info));
6110
6111 for (i = 0; i < cpycnt; i++, di++, si++) {
6112 struct tg3_rx_buffer_desc *sbd, *dbd;
6113 sbd = &spr->rx_jmb[si].std;
6114 dbd = &dpr->rx_jmb[di].std;
6115 dbd->addr_hi = sbd->addr_hi;
6116 dbd->addr_lo = sbd->addr_lo;
6117 }
6118
2c49a44d
MC
6119 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6120 tp->rx_jmb_ring_mask;
6121 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6122 tp->rx_jmb_ring_mask;
b196c7e4 6123 }
f89f38b8
MC
6124
6125 return err;
b196c7e4
MC
6126}
6127
35f2d7d0
MC
6128static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6129{
6130 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6131
6132 /* run TX completion thread */
f3f3f27e 6133 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 6134 tg3_tx(tnapi);
63c3a66f 6135 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 6136 return work_done;
1da177e4
LT
6137 }
6138
1da177e4
LT
6139 /* run RX thread, within the bounds set by NAPI.
6140 * All RX "locking" is done by ensuring outside
bea3348e 6141 * code synchronizes with tg3->napi.poll()
1da177e4 6142 */
8d9d7cfc 6143 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 6144 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 6145
63c3a66f 6146 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 6147 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 6148 int i, err = 0;
e4af1af9
MC
6149 u32 std_prod_idx = dpr->rx_std_prod_idx;
6150 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 6151
e4af1af9 6152 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 6153 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 6154 &tp->napi[i].prodring);
b196c7e4
MC
6155
6156 wmb();
6157
e4af1af9
MC
6158 if (std_prod_idx != dpr->rx_std_prod_idx)
6159 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6160 dpr->rx_std_prod_idx);
b196c7e4 6161
e4af1af9
MC
6162 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
6163 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6164 dpr->rx_jmb_prod_idx);
b196c7e4
MC
6165
6166 mmiowb();
f89f38b8
MC
6167
6168 if (err)
6169 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
6170 }
6171
6f535763
DM
6172 return work_done;
6173}
6174
db219973
MC
6175static inline void tg3_reset_task_schedule(struct tg3 *tp)
6176{
6177 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
6178 schedule_work(&tp->reset_task);
6179}
6180
6181static inline void tg3_reset_task_cancel(struct tg3 *tp)
6182{
6183 cancel_work_sync(&tp->reset_task);
6184 tg3_flag_clear(tp, RESET_TASK_PENDING);
6185}
6186
35f2d7d0
MC
6187static int tg3_poll_msix(struct napi_struct *napi, int budget)
6188{
6189 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6190 struct tg3 *tp = tnapi->tp;
6191 int work_done = 0;
6192 struct tg3_hw_status *sblk = tnapi->hw_status;
6193
6194 while (1) {
6195 work_done = tg3_poll_work(tnapi, work_done, budget);
6196
63c3a66f 6197 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
6198 goto tx_recovery;
6199
6200 if (unlikely(work_done >= budget))
6201 break;
6202
c6cdf436 6203 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
6204 * to tell the hw how much work has been processed,
6205 * so we must read it before checking for more work.
6206 */
6207 tnapi->last_tag = sblk->status_tag;
6208 tnapi->last_irq_tag = tnapi->last_tag;
6209 rmb();
6210
6211 /* check for RX/TX work to do */
6d40db7b
MC
6212 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
6213 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
6214 napi_complete(napi);
6215 /* Reenable interrupts. */
6216 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
6217 mmiowb();
6218 break;
6219 }
6220 }
6221
6222 return work_done;
6223
6224tx_recovery:
6225 /* work_done is guaranteed to be less than budget. */
6226 napi_complete(napi);
db219973 6227 tg3_reset_task_schedule(tp);
35f2d7d0
MC
6228 return work_done;
6229}
6230
e64de4e6
MC
6231static void tg3_process_error(struct tg3 *tp)
6232{
6233 u32 val;
6234 bool real_error = false;
6235
63c3a66f 6236 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
6237 return;
6238
6239 /* Check Flow Attention register */
6240 val = tr32(HOSTCC_FLOW_ATTN);
6241 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
6242 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
6243 real_error = true;
6244 }
6245
6246 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
6247 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
6248 real_error = true;
6249 }
6250
6251 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6252 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6253 real_error = true;
6254 }
6255
6256 if (!real_error)
6257 return;
6258
6259 tg3_dump_state(tp);
6260
63c3a66f 6261 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6262 tg3_reset_task_schedule(tp);
e64de4e6
MC
6263}
6264
6f535763
DM
6265static int tg3_poll(struct napi_struct *napi, int budget)
6266{
8ef0442f
MC
6267 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6268 struct tg3 *tp = tnapi->tp;
6f535763 6269 int work_done = 0;
898a56f8 6270 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6271
6272 while (1) {
e64de4e6
MC
6273 if (sblk->status & SD_STATUS_ERROR)
6274 tg3_process_error(tp);
6275
35f2d7d0
MC
6276 tg3_poll_link(tp);
6277
17375d25 6278 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6279
63c3a66f 6280 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6281 goto tx_recovery;
6282
6283 if (unlikely(work_done >= budget))
6284 break;
6285
63c3a66f 6286 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6287 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6288 * to tell the hw how much work has been processed,
6289 * so we must read it before checking for more work.
6290 */
898a56f8
MC
6291 tnapi->last_tag = sblk->status_tag;
6292 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6293 rmb();
6294 } else
6295 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6296
17375d25 6297 if (likely(!tg3_has_work(tnapi))) {
288379f0 6298 napi_complete(napi);
17375d25 6299 tg3_int_reenable(tnapi);
6f535763
DM
6300 break;
6301 }
1da177e4
LT
6302 }
6303
bea3348e 6304 return work_done;
6f535763
DM
6305
6306tx_recovery:
4fd7ab59 6307 /* work_done is guaranteed to be less than budget. */
288379f0 6308 napi_complete(napi);
db219973 6309 tg3_reset_task_schedule(tp);
4fd7ab59 6310 return work_done;
1da177e4
LT
6311}
6312
66cfd1bd
MC
6313static void tg3_napi_disable(struct tg3 *tp)
6314{
6315 int i;
6316
6317 for (i = tp->irq_cnt - 1; i >= 0; i--)
6318 napi_disable(&tp->napi[i].napi);
6319}
6320
6321static void tg3_napi_enable(struct tg3 *tp)
6322{
6323 int i;
6324
6325 for (i = 0; i < tp->irq_cnt; i++)
6326 napi_enable(&tp->napi[i].napi);
6327}
6328
6329static void tg3_napi_init(struct tg3 *tp)
6330{
6331 int i;
6332
6333 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6334 for (i = 1; i < tp->irq_cnt; i++)
6335 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6336}
6337
6338static void tg3_napi_fini(struct tg3 *tp)
6339{
6340 int i;
6341
6342 for (i = 0; i < tp->irq_cnt; i++)
6343 netif_napi_del(&tp->napi[i].napi);
6344}
6345
6346static inline void tg3_netif_stop(struct tg3 *tp)
6347{
6348 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6349 tg3_napi_disable(tp);
6350 netif_tx_disable(tp->dev);
6351}
6352
6353static inline void tg3_netif_start(struct tg3 *tp)
6354{
6355 /* NOTE: unconditional netif_tx_wake_all_queues is only
6356 * appropriate so long as all callers are assured to
6357 * have free tx slots (such as after tg3_init_hw)
6358 */
6359 netif_tx_wake_all_queues(tp->dev);
6360
6361 tg3_napi_enable(tp);
6362 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6363 tg3_enable_ints(tp);
6364}
6365
f47c11ee
DM
6366static void tg3_irq_quiesce(struct tg3 *tp)
6367{
4f125f42
MC
6368 int i;
6369
f47c11ee
DM
6370 BUG_ON(tp->irq_sync);
6371
6372 tp->irq_sync = 1;
6373 smp_mb();
6374
4f125f42
MC
6375 for (i = 0; i < tp->irq_cnt; i++)
6376 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6377}
6378
f47c11ee
DM
6379/* Fully shutdown all tg3 driver activity elsewhere in the system.
6380 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6381 * with as well. Most of the time, this is not necessary except when
6382 * shutting down the device.
6383 */
6384static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6385{
46966545 6386 spin_lock_bh(&tp->lock);
f47c11ee
DM
6387 if (irq_sync)
6388 tg3_irq_quiesce(tp);
f47c11ee
DM
6389}
6390
6391static inline void tg3_full_unlock(struct tg3 *tp)
6392{
f47c11ee
DM
6393 spin_unlock_bh(&tp->lock);
6394}
6395
fcfa0a32
MC
6396/* One-shot MSI handler - Chip automatically disables interrupt
6397 * after sending MSI so driver doesn't have to do it.
6398 */
7d12e780 6399static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6400{
09943a18
MC
6401 struct tg3_napi *tnapi = dev_id;
6402 struct tg3 *tp = tnapi->tp;
fcfa0a32 6403
898a56f8 6404 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6405 if (tnapi->rx_rcb)
6406 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6407
6408 if (likely(!tg3_irq_sync(tp)))
09943a18 6409 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6410
6411 return IRQ_HANDLED;
6412}
6413
88b06bc2
MC
6414/* MSI ISR - No need to check for interrupt sharing and no need to
6415 * flush status block and interrupt mailbox. PCI ordering rules
6416 * guarantee that MSI will arrive after the status block.
6417 */
7d12e780 6418static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6419{
09943a18
MC
6420 struct tg3_napi *tnapi = dev_id;
6421 struct tg3 *tp = tnapi->tp;
88b06bc2 6422
898a56f8 6423 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6424 if (tnapi->rx_rcb)
6425 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6426 /*
fac9b83e 6427 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6428 * chip-internal interrupt pending events.
fac9b83e 6429 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6430 * NIC to stop sending us irqs, engaging "in-intr-handler"
6431 * event coalescing.
6432 */
5b39de91 6433 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6434 if (likely(!tg3_irq_sync(tp)))
09943a18 6435 napi_schedule(&tnapi->napi);
61487480 6436
88b06bc2
MC
6437 return IRQ_RETVAL(1);
6438}
6439
7d12e780 6440static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6441{
09943a18
MC
6442 struct tg3_napi *tnapi = dev_id;
6443 struct tg3 *tp = tnapi->tp;
898a56f8 6444 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6445 unsigned int handled = 1;
6446
1da177e4
LT
6447 /* In INTx mode, it is possible for the interrupt to arrive at
6448 * the CPU before the status block posted prior to the interrupt.
6449 * Reading the PCI State register will confirm whether the
6450 * interrupt is ours and will flush the status block.
6451 */
d18edcb2 6452 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6453 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6454 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6455 handled = 0;
f47c11ee 6456 goto out;
fac9b83e 6457 }
d18edcb2
MC
6458 }
6459
6460 /*
6461 * Writing any value to intr-mbox-0 clears PCI INTA# and
6462 * chip-internal interrupt pending events.
6463 * Writing non-zero to intr-mbox-0 additional tells the
6464 * NIC to stop sending us irqs, engaging "in-intr-handler"
6465 * event coalescing.
c04cb347
MC
6466 *
6467 * Flush the mailbox to de-assert the IRQ immediately to prevent
6468 * spurious interrupts. The flush impacts performance but
6469 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6470 */
c04cb347 6471 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6472 if (tg3_irq_sync(tp))
6473 goto out;
6474 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6475 if (likely(tg3_has_work(tnapi))) {
72334482 6476 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6477 napi_schedule(&tnapi->napi);
d18edcb2
MC
6478 } else {
6479 /* No work, shared interrupt perhaps? re-enable
6480 * interrupts, and flush that PCI write
6481 */
6482 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6483 0x00000000);
fac9b83e 6484 }
f47c11ee 6485out:
fac9b83e
DM
6486 return IRQ_RETVAL(handled);
6487}
6488
7d12e780 6489static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6490{
09943a18
MC
6491 struct tg3_napi *tnapi = dev_id;
6492 struct tg3 *tp = tnapi->tp;
898a56f8 6493 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6494 unsigned int handled = 1;
6495
fac9b83e
DM
6496 /* In INTx mode, it is possible for the interrupt to arrive at
6497 * the CPU before the status block posted prior to the interrupt.
6498 * Reading the PCI State register will confirm whether the
6499 * interrupt is ours and will flush the status block.
6500 */
898a56f8 6501 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6502 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6503 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6504 handled = 0;
f47c11ee 6505 goto out;
1da177e4 6506 }
d18edcb2
MC
6507 }
6508
6509 /*
6510 * writing any value to intr-mbox-0 clears PCI INTA# and
6511 * chip-internal interrupt pending events.
6512 * writing non-zero to intr-mbox-0 additional tells the
6513 * NIC to stop sending us irqs, engaging "in-intr-handler"
6514 * event coalescing.
c04cb347
MC
6515 *
6516 * Flush the mailbox to de-assert the IRQ immediately to prevent
6517 * spurious interrupts. The flush impacts performance but
6518 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6519 */
c04cb347 6520 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6521
6522 /*
6523 * In a shared interrupt configuration, sometimes other devices'
6524 * interrupts will scream. We record the current status tag here
6525 * so that the above check can report that the screaming interrupts
6526 * are unhandled. Eventually they will be silenced.
6527 */
898a56f8 6528 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6529
d18edcb2
MC
6530 if (tg3_irq_sync(tp))
6531 goto out;
624f8e50 6532
72334482 6533 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6534
09943a18 6535 napi_schedule(&tnapi->napi);
624f8e50 6536
f47c11ee 6537out:
1da177e4
LT
6538 return IRQ_RETVAL(handled);
6539}
6540
7938109f 6541/* ISR for interrupt test */
7d12e780 6542static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6543{
09943a18
MC
6544 struct tg3_napi *tnapi = dev_id;
6545 struct tg3 *tp = tnapi->tp;
898a56f8 6546 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6547
f9804ddb
MC
6548 if ((sblk->status & SD_STATUS_UPDATED) ||
6549 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6550 tg3_disable_ints(tp);
7938109f
MC
6551 return IRQ_RETVAL(1);
6552 }
6553 return IRQ_RETVAL(0);
6554}
6555
1da177e4
LT
6556#ifdef CONFIG_NET_POLL_CONTROLLER
6557static void tg3_poll_controller(struct net_device *dev)
6558{
4f125f42 6559 int i;
88b06bc2
MC
6560 struct tg3 *tp = netdev_priv(dev);
6561
4f125f42 6562 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6563 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6564}
6565#endif
6566
1da177e4
LT
6567static void tg3_tx_timeout(struct net_device *dev)
6568{
6569 struct tg3 *tp = netdev_priv(dev);
6570
b0408751 6571 if (netif_msg_tx_err(tp)) {
05dbe005 6572 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6573 tg3_dump_state(tp);
b0408751 6574 }
1da177e4 6575
db219973 6576 tg3_reset_task_schedule(tp);
1da177e4
LT
6577}
6578
c58ec932
MC
6579/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6580static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6581{
6582 u32 base = (u32) mapping & 0xffffffff;
6583
807540ba 6584 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6585}
6586
72f2afb8
MC
6587/* Test for DMA addresses > 40-bit */
6588static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6589 int len)
6590{
6591#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6592 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6593 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6594 return 0;
6595#else
6596 return 0;
6597#endif
6598}
6599
d1a3b737 6600static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6601 dma_addr_t mapping, u32 len, u32 flags,
6602 u32 mss, u32 vlan)
2ffcc981 6603{
92cd3a17
MC
6604 txbd->addr_hi = ((u64) mapping >> 32);
6605 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6606 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6607 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6608}
1da177e4 6609
84b67b27 6610static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6611 dma_addr_t map, u32 len, u32 flags,
6612 u32 mss, u32 vlan)
6613{
6614 struct tg3 *tp = tnapi->tp;
6615 bool hwbug = false;
6616
6617 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 6618 hwbug = true;
d1a3b737
MC
6619
6620 if (tg3_4g_overflow_test(map, len))
3db1cd5c 6621 hwbug = true;
d1a3b737
MC
6622
6623 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 6624 hwbug = true;
d1a3b737 6625
a4cb428d 6626 if (tp->dma_limit) {
b9e45482 6627 u32 prvidx = *entry;
e31aa987 6628 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
6629 while (len > tp->dma_limit && *budget) {
6630 u32 frag_len = tp->dma_limit;
6631 len -= tp->dma_limit;
e31aa987 6632
b9e45482
MC
6633 /* Avoid the 8byte DMA problem */
6634 if (len <= 8) {
a4cb428d
MC
6635 len += tp->dma_limit / 2;
6636 frag_len = tp->dma_limit / 2;
e31aa987
MC
6637 }
6638
b9e45482
MC
6639 tnapi->tx_buffers[*entry].fragmented = true;
6640
6641 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6642 frag_len, tmp_flag, mss, vlan);
6643 *budget -= 1;
6644 prvidx = *entry;
6645 *entry = NEXT_TX(*entry);
6646
e31aa987
MC
6647 map += frag_len;
6648 }
6649
6650 if (len) {
6651 if (*budget) {
6652 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6653 len, flags, mss, vlan);
b9e45482 6654 *budget -= 1;
e31aa987
MC
6655 *entry = NEXT_TX(*entry);
6656 } else {
3db1cd5c 6657 hwbug = true;
b9e45482 6658 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6659 }
6660 }
6661 } else {
84b67b27
MC
6662 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6663 len, flags, mss, vlan);
e31aa987
MC
6664 *entry = NEXT_TX(*entry);
6665 }
d1a3b737
MC
6666
6667 return hwbug;
6668}
6669
0d681b27 6670static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6671{
6672 int i;
0d681b27 6673 struct sk_buff *skb;
df8944cf 6674 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6675
0d681b27
MC
6676 skb = txb->skb;
6677 txb->skb = NULL;
6678
432aa7ed
MC
6679 pci_unmap_single(tnapi->tp->pdev,
6680 dma_unmap_addr(txb, mapping),
6681 skb_headlen(skb),
6682 PCI_DMA_TODEVICE);
e01ee14d
MC
6683
6684 while (txb->fragmented) {
6685 txb->fragmented = false;
6686 entry = NEXT_TX(entry);
6687 txb = &tnapi->tx_buffers[entry];
6688 }
6689
ba1142e4 6690 for (i = 0; i <= last; i++) {
9e903e08 6691 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6692
6693 entry = NEXT_TX(entry);
6694 txb = &tnapi->tx_buffers[entry];
6695
6696 pci_unmap_page(tnapi->tp->pdev,
6697 dma_unmap_addr(txb, mapping),
9e903e08 6698 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6699
6700 while (txb->fragmented) {
6701 txb->fragmented = false;
6702 entry = NEXT_TX(entry);
6703 txb = &tnapi->tx_buffers[entry];
6704 }
432aa7ed
MC
6705 }
6706}
6707
72f2afb8 6708/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6709static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6710 struct sk_buff **pskb,
84b67b27 6711 u32 *entry, u32 *budget,
92cd3a17 6712 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6713{
24f4efd4 6714 struct tg3 *tp = tnapi->tp;
f7ff1987 6715 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6716 dma_addr_t new_addr = 0;
432aa7ed 6717 int ret = 0;
1da177e4 6718
41588ba1
MC
6719 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6720 new_skb = skb_copy(skb, GFP_ATOMIC);
6721 else {
6722 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6723
6724 new_skb = skb_copy_expand(skb,
6725 skb_headroom(skb) + more_headroom,
6726 skb_tailroom(skb), GFP_ATOMIC);
6727 }
6728
1da177e4 6729 if (!new_skb) {
c58ec932
MC
6730 ret = -1;
6731 } else {
6732 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6733 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6734 PCI_DMA_TODEVICE);
6735 /* Make sure the mapping succeeded */
6736 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6737 dev_kfree_skb(new_skb);
c58ec932 6738 ret = -1;
c58ec932 6739 } else {
b9e45482
MC
6740 u32 save_entry = *entry;
6741
92cd3a17
MC
6742 base_flags |= TXD_FLAG_END;
6743
84b67b27
MC
6744 tnapi->tx_buffers[*entry].skb = new_skb;
6745 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6746 mapping, new_addr);
6747
84b67b27 6748 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6749 new_skb->len, base_flags,
6750 mss, vlan)) {
ba1142e4 6751 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6752 dev_kfree_skb(new_skb);
6753 ret = -1;
6754 }
f4188d8a 6755 }
1da177e4
LT
6756 }
6757
6758 dev_kfree_skb(skb);
f7ff1987 6759 *pskb = new_skb;
c58ec932 6760 return ret;
1da177e4
LT
6761}
6762
2ffcc981 6763static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6764
6765/* Use GSO to workaround a rare TSO bug that may be triggered when the
6766 * TSO header is greater than 80 bytes.
6767 */
6768static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6769{
6770 struct sk_buff *segs, *nskb;
f3f3f27e 6771 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6772
6773 /* Estimate the number of fragments in the worst case */
f3f3f27e 6774 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6775 netif_stop_queue(tp->dev);
f65aac16
MC
6776
6777 /* netif_tx_stop_queue() must be done before checking
6778 * checking tx index in tg3_tx_avail() below, because in
6779 * tg3_tx(), we update tx index before checking for
6780 * netif_tx_queue_stopped().
6781 */
6782 smp_mb();
f3f3f27e 6783 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6784 return NETDEV_TX_BUSY;
6785
6786 netif_wake_queue(tp->dev);
52c0fd83
MC
6787 }
6788
6789 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6790 if (IS_ERR(segs))
52c0fd83
MC
6791 goto tg3_tso_bug_end;
6792
6793 do {
6794 nskb = segs;
6795 segs = segs->next;
6796 nskb->next = NULL;
2ffcc981 6797 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6798 } while (segs);
6799
6800tg3_tso_bug_end:
6801 dev_kfree_skb(skb);
6802
6803 return NETDEV_TX_OK;
6804}
52c0fd83 6805
5a6f3074 6806/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6807 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6808 */
2ffcc981 6809static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6810{
6811 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6812 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6813 u32 budget;
432aa7ed 6814 int i = -1, would_hit_hwbug;
90079ce8 6815 dma_addr_t mapping;
24f4efd4
MC
6816 struct tg3_napi *tnapi;
6817 struct netdev_queue *txq;
432aa7ed 6818 unsigned int last;
f4188d8a 6819
24f4efd4
MC
6820 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6821 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6822 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6823 tnapi++;
1da177e4 6824
84b67b27
MC
6825 budget = tg3_tx_avail(tnapi);
6826
00b70504 6827 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6828 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6829 * interrupt. Furthermore, IRQ processing runs lockless so we have
6830 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6831 */
84b67b27 6832 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6833 if (!netif_tx_queue_stopped(txq)) {
6834 netif_tx_stop_queue(txq);
1f064a87
SH
6835
6836 /* This is a hard error, log it. */
5129c3a3
MC
6837 netdev_err(dev,
6838 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6839 }
1da177e4
LT
6840 return NETDEV_TX_BUSY;
6841 }
6842
f3f3f27e 6843 entry = tnapi->tx_prod;
1da177e4 6844 base_flags = 0;
84fa7933 6845 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6846 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6847
be98da6a
MC
6848 mss = skb_shinfo(skb)->gso_size;
6849 if (mss) {
eddc9ec5 6850 struct iphdr *iph;
34195c3d 6851 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6852
6853 if (skb_header_cloned(skb) &&
48855432
ED
6854 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6855 goto drop;
1da177e4 6856
34195c3d 6857 iph = ip_hdr(skb);
ab6a5bb6 6858 tcp_opt_len = tcp_optlen(skb);
1da177e4 6859
a5a11955 6860 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 6861
a5a11955 6862 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
6863 iph->check = 0;
6864 iph->tot_len = htons(mss + hdr_len);
6865 }
6866
52c0fd83 6867 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6868 tg3_flag(tp, TSO_BUG))
de6f31eb 6869 return tg3_tso_bug(tp, skb);
52c0fd83 6870
1da177e4
LT
6871 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6872 TXD_FLAG_CPU_POST_DMA);
6873
63c3a66f
JP
6874 if (tg3_flag(tp, HW_TSO_1) ||
6875 tg3_flag(tp, HW_TSO_2) ||
6876 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6877 tcp_hdr(skb)->check = 0;
1da177e4 6878 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6879 } else
6880 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6881 iph->daddr, 0,
6882 IPPROTO_TCP,
6883 0);
1da177e4 6884
63c3a66f 6885 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6886 mss |= (hdr_len & 0xc) << 12;
6887 if (hdr_len & 0x10)
6888 base_flags |= 0x00000010;
6889 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6890 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6891 mss |= hdr_len << 9;
63c3a66f 6892 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6893 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6894 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6895 int tsflags;
6896
eddc9ec5 6897 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6898 mss |= (tsflags << 11);
6899 }
6900 } else {
eddc9ec5 6901 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6902 int tsflags;
6903
eddc9ec5 6904 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6905 base_flags |= tsflags << 12;
6906 }
6907 }
6908 }
bf933c80 6909
93a700a9
MC
6910 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6911 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6912 base_flags |= TXD_FLAG_JMB_PKT;
6913
92cd3a17
MC
6914 if (vlan_tx_tag_present(skb)) {
6915 base_flags |= TXD_FLAG_VLAN;
6916 vlan = vlan_tx_tag_get(skb);
6917 }
1da177e4 6918
f4188d8a
AD
6919 len = skb_headlen(skb);
6920
6921 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6922 if (pci_dma_mapping_error(tp->pdev, mapping))
6923 goto drop;
6924
90079ce8 6925
f3f3f27e 6926 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6927 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6928
6929 would_hit_hwbug = 0;
6930
63c3a66f 6931 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6932 would_hit_hwbug = 1;
1da177e4 6933
84b67b27 6934 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6935 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6936 mss, vlan)) {
d1a3b737 6937 would_hit_hwbug = 1;
ba1142e4 6938 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6939 u32 tmp_mss = mss;
6940
6941 if (!tg3_flag(tp, HW_TSO_1) &&
6942 !tg3_flag(tp, HW_TSO_2) &&
6943 !tg3_flag(tp, HW_TSO_3))
6944 tmp_mss = 0;
6945
c5665a53
MC
6946 /* Now loop through additional data
6947 * fragments, and queue them.
6948 */
1da177e4
LT
6949 last = skb_shinfo(skb)->nr_frags - 1;
6950 for (i = 0; i <= last; i++) {
6951 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6952
9e903e08 6953 len = skb_frag_size(frag);
dc234d0b 6954 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6955 len, DMA_TO_DEVICE);
1da177e4 6956
f3f3f27e 6957 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6958 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6959 mapping);
5d6bcdfe 6960 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6961 goto dma_error;
1da177e4 6962
b9e45482
MC
6963 if (!budget ||
6964 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6965 len, base_flags |
6966 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6967 tmp_mss, vlan)) {
72f2afb8 6968 would_hit_hwbug = 1;
b9e45482
MC
6969 break;
6970 }
1da177e4
LT
6971 }
6972 }
6973
6974 if (would_hit_hwbug) {
0d681b27 6975 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6976
6977 /* If the workaround fails due to memory/mapping
6978 * failure, silently drop this packet.
6979 */
84b67b27
MC
6980 entry = tnapi->tx_prod;
6981 budget = tg3_tx_avail(tnapi);
f7ff1987 6982 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6983 base_flags, mss, vlan))
48855432 6984 goto drop_nofree;
1da177e4
LT
6985 }
6986
d515b450 6987 skb_tx_timestamp(skb);
298376d3 6988 netdev_sent_queue(tp->dev, skb->len);
d515b450 6989
1da177e4 6990 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6991 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6992
f3f3f27e
MC
6993 tnapi->tx_prod = entry;
6994 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6995 netif_tx_stop_queue(txq);
f65aac16
MC
6996
6997 /* netif_tx_stop_queue() must be done before checking
6998 * checking tx index in tg3_tx_avail() below, because in
6999 * tg3_tx(), we update tx index before checking for
7000 * netif_tx_queue_stopped().
7001 */
7002 smp_mb();
f3f3f27e 7003 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 7004 netif_tx_wake_queue(txq);
51b91468 7005 }
1da177e4 7006
cdd0db05 7007 mmiowb();
1da177e4 7008 return NETDEV_TX_OK;
f4188d8a
AD
7009
7010dma_error:
ba1142e4 7011 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 7012 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7013drop:
7014 dev_kfree_skb(skb);
7015drop_nofree:
7016 tp->tx_dropped++;
f4188d8a 7017 return NETDEV_TX_OK;
1da177e4
LT
7018}
7019
6e01b20b
MC
7020static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7021{
7022 if (enable) {
7023 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7024 MAC_MODE_PORT_MODE_MASK);
7025
7026 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7027
7028 if (!tg3_flag(tp, 5705_PLUS))
7029 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7030
7031 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7032 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7033 else
7034 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7035 } else {
7036 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7037
7038 if (tg3_flag(tp, 5705_PLUS) ||
7039 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
7040 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
7041 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7042 }
7043
7044 tw32(MAC_MODE, tp->mac_mode);
7045 udelay(40);
7046}
7047
941ec90f 7048static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7049{
941ec90f 7050 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7051
7052 tg3_phy_toggle_apd(tp, false);
7053 tg3_phy_toggle_automdix(tp, 0);
7054
941ec90f
MC
7055 if (extlpbk && tg3_phy_set_extloopbk(tp))
7056 return -EIO;
7057
7058 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7059 switch (speed) {
7060 case SPEED_10:
7061 break;
7062 case SPEED_100:
7063 bmcr |= BMCR_SPEED100;
7064 break;
7065 case SPEED_1000:
7066 default:
7067 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7068 speed = SPEED_100;
7069 bmcr |= BMCR_SPEED100;
7070 } else {
7071 speed = SPEED_1000;
7072 bmcr |= BMCR_SPEED1000;
7073 }
7074 }
7075
941ec90f
MC
7076 if (extlpbk) {
7077 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
7078 tg3_readphy(tp, MII_CTRL1000, &val);
7079 val |= CTL1000_AS_MASTER |
7080 CTL1000_ENABLE_MASTER;
7081 tg3_writephy(tp, MII_CTRL1000, val);
7082 } else {
7083 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
7084 MII_TG3_FET_PTEST_TRIM_2;
7085 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
7086 }
7087 } else
7088 bmcr |= BMCR_LOOPBACK;
7089
5e5a7f37
MC
7090 tg3_writephy(tp, MII_BMCR, bmcr);
7091
7092 /* The write needs to be flushed for the FETs */
7093 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7094 tg3_readphy(tp, MII_BMCR, &bmcr);
7095
7096 udelay(40);
7097
7098 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
7099 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 7100 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
7101 MII_TG3_FET_PTEST_FRC_TX_LINK |
7102 MII_TG3_FET_PTEST_FRC_TX_LOCK);
7103
7104 /* The write needs to be flushed for the AC131 */
7105 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
7106 }
7107
7108 /* Reset to prevent losing 1st rx packet intermittently */
7109 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
7110 tg3_flag(tp, 5780_CLASS)) {
7111 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7112 udelay(10);
7113 tw32_f(MAC_RX_MODE, tp->rx_mode);
7114 }
7115
7116 mac_mode = tp->mac_mode &
7117 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
7118 if (speed == SPEED_1000)
7119 mac_mode |= MAC_MODE_PORT_MODE_GMII;
7120 else
7121 mac_mode |= MAC_MODE_PORT_MODE_MII;
7122
7123 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
7124 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
7125
7126 if (masked_phy_id == TG3_PHY_ID_BCM5401)
7127 mac_mode &= ~MAC_MODE_LINK_POLARITY;
7128 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
7129 mac_mode |= MAC_MODE_LINK_POLARITY;
7130
7131 tg3_writephy(tp, MII_TG3_EXT_CTRL,
7132 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
7133 }
7134
7135 tw32(MAC_MODE, mac_mode);
7136 udelay(40);
941ec90f
MC
7137
7138 return 0;
5e5a7f37
MC
7139}
7140
c8f44aff 7141static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
7142{
7143 struct tg3 *tp = netdev_priv(dev);
7144
7145 if (features & NETIF_F_LOOPBACK) {
7146 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
7147 return;
7148
06c03c02 7149 spin_lock_bh(&tp->lock);
6e01b20b 7150 tg3_mac_loopback(tp, true);
06c03c02
MB
7151 netif_carrier_on(tp->dev);
7152 spin_unlock_bh(&tp->lock);
7153 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
7154 } else {
7155 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
7156 return;
7157
06c03c02 7158 spin_lock_bh(&tp->lock);
6e01b20b 7159 tg3_mac_loopback(tp, false);
06c03c02
MB
7160 /* Force link status check */
7161 tg3_setup_phy(tp, 1);
7162 spin_unlock_bh(&tp->lock);
7163 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
7164 }
7165}
7166
c8f44aff
MM
7167static netdev_features_t tg3_fix_features(struct net_device *dev,
7168 netdev_features_t features)
dc668910
MM
7169{
7170 struct tg3 *tp = netdev_priv(dev);
7171
63c3a66f 7172 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
7173 features &= ~NETIF_F_ALL_TSO;
7174
7175 return features;
7176}
7177
c8f44aff 7178static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7179{
c8f44aff 7180 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7181
7182 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7183 tg3_set_loopback(dev, features);
7184
7185 return 0;
7186}
7187
21f581a5
MC
7188static void tg3_rx_prodring_free(struct tg3 *tp,
7189 struct tg3_rx_prodring_set *tpr)
1da177e4 7190{
1da177e4
LT
7191 int i;
7192
8fea32b9 7193 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7194 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7195 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7196 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7197 tp->rx_pkt_map_sz);
7198
63c3a66f 7199 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7200 for (i = tpr->rx_jmb_cons_idx;
7201 i != tpr->rx_jmb_prod_idx;
2c49a44d 7202 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7203 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7204 TG3_RX_JMB_MAP_SZ);
7205 }
7206 }
7207
2b2cdb65 7208 return;
b196c7e4 7209 }
1da177e4 7210
2c49a44d 7211 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7212 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7213 tp->rx_pkt_map_sz);
1da177e4 7214
63c3a66f 7215 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7216 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7217 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7218 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7219 }
7220}
7221
c6cdf436 7222/* Initialize rx rings for packet processing.
1da177e4
LT
7223 *
7224 * The chip has been shut down and the driver detached from
7225 * the networking, so no interrupts or new tx packets will
7226 * end up in the driver. tp->{tx,}lock are held and thus
7227 * we may not sleep.
7228 */
21f581a5
MC
7229static int tg3_rx_prodring_alloc(struct tg3 *tp,
7230 struct tg3_rx_prodring_set *tpr)
1da177e4 7231{
287be12e 7232 u32 i, rx_pkt_dma_sz;
1da177e4 7233
b196c7e4
MC
7234 tpr->rx_std_cons_idx = 0;
7235 tpr->rx_std_prod_idx = 0;
7236 tpr->rx_jmb_cons_idx = 0;
7237 tpr->rx_jmb_prod_idx = 0;
7238
8fea32b9 7239 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7240 memset(&tpr->rx_std_buffers[0], 0,
7241 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7242 if (tpr->rx_jmb_buffers)
2b2cdb65 7243 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7244 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7245 goto done;
7246 }
7247
1da177e4 7248 /* Zero out all descriptors. */
2c49a44d 7249 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7250
287be12e 7251 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7252 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7253 tp->dev->mtu > ETH_DATA_LEN)
7254 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7255 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7256
1da177e4
LT
7257 /* Initialize invariants of the rings, we only set this
7258 * stuff once. This works because the card does not
7259 * write into the rx buffer posting rings.
7260 */
2c49a44d 7261 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7262 struct tg3_rx_buffer_desc *rxd;
7263
21f581a5 7264 rxd = &tpr->rx_std[i];
287be12e 7265 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7266 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7267 rxd->opaque = (RXD_OPAQUE_RING_STD |
7268 (i << RXD_OPAQUE_INDEX_SHIFT));
7269 }
7270
1da177e4
LT
7271 /* Now allocate fresh SKBs for each rx ring. */
7272 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7273 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7274 netdev_warn(tp->dev,
7275 "Using a smaller RX standard ring. Only "
7276 "%d out of %d buffers were allocated "
7277 "successfully\n", i, tp->rx_pending);
32d8c572 7278 if (i == 0)
cf7a7298 7279 goto initfail;
32d8c572 7280 tp->rx_pending = i;
1da177e4 7281 break;
32d8c572 7282 }
1da177e4
LT
7283 }
7284
63c3a66f 7285 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7286 goto done;
7287
2c49a44d 7288 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7289
63c3a66f 7290 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7291 goto done;
cf7a7298 7292
2c49a44d 7293 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7294 struct tg3_rx_buffer_desc *rxd;
7295
7296 rxd = &tpr->rx_jmb[i].std;
7297 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7298 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7299 RXD_FLAG_JUMBO;
7300 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7301 (i << RXD_OPAQUE_INDEX_SHIFT));
7302 }
7303
7304 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7305 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7306 netdev_warn(tp->dev,
7307 "Using a smaller RX jumbo ring. Only %d "
7308 "out of %d buffers were allocated "
7309 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7310 if (i == 0)
7311 goto initfail;
7312 tp->rx_jumbo_pending = i;
7313 break;
1da177e4
LT
7314 }
7315 }
cf7a7298
MC
7316
7317done:
32d8c572 7318 return 0;
cf7a7298
MC
7319
7320initfail:
21f581a5 7321 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7322 return -ENOMEM;
1da177e4
LT
7323}
7324
21f581a5
MC
7325static void tg3_rx_prodring_fini(struct tg3 *tp,
7326 struct tg3_rx_prodring_set *tpr)
1da177e4 7327{
21f581a5
MC
7328 kfree(tpr->rx_std_buffers);
7329 tpr->rx_std_buffers = NULL;
7330 kfree(tpr->rx_jmb_buffers);
7331 tpr->rx_jmb_buffers = NULL;
7332 if (tpr->rx_std) {
4bae65c8
MC
7333 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7334 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7335 tpr->rx_std = NULL;
1da177e4 7336 }
21f581a5 7337 if (tpr->rx_jmb) {
4bae65c8
MC
7338 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7339 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7340 tpr->rx_jmb = NULL;
1da177e4 7341 }
cf7a7298
MC
7342}
7343
21f581a5
MC
7344static int tg3_rx_prodring_init(struct tg3 *tp,
7345 struct tg3_rx_prodring_set *tpr)
cf7a7298 7346{
2c49a44d
MC
7347 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7348 GFP_KERNEL);
21f581a5 7349 if (!tpr->rx_std_buffers)
cf7a7298
MC
7350 return -ENOMEM;
7351
4bae65c8
MC
7352 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7353 TG3_RX_STD_RING_BYTES(tp),
7354 &tpr->rx_std_mapping,
7355 GFP_KERNEL);
21f581a5 7356 if (!tpr->rx_std)
cf7a7298
MC
7357 goto err_out;
7358
63c3a66f 7359 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7360 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7361 GFP_KERNEL);
7362 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7363 goto err_out;
7364
4bae65c8
MC
7365 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7366 TG3_RX_JMB_RING_BYTES(tp),
7367 &tpr->rx_jmb_mapping,
7368 GFP_KERNEL);
21f581a5 7369 if (!tpr->rx_jmb)
cf7a7298
MC
7370 goto err_out;
7371 }
7372
7373 return 0;
7374
7375err_out:
21f581a5 7376 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7377 return -ENOMEM;
7378}
7379
7380/* Free up pending packets in all rx/tx rings.
7381 *
7382 * The chip has been shut down and the driver detached from
7383 * the networking, so no interrupts or new tx packets will
7384 * end up in the driver. tp->{tx,}lock is not held and we are not
7385 * in an interrupt context and thus may sleep.
7386 */
7387static void tg3_free_rings(struct tg3 *tp)
7388{
f77a6a8e 7389 int i, j;
cf7a7298 7390
f77a6a8e
MC
7391 for (j = 0; j < tp->irq_cnt; j++) {
7392 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7393
8fea32b9 7394 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7395
0c1d0e2b
MC
7396 if (!tnapi->tx_buffers)
7397 continue;
7398
0d681b27
MC
7399 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7400 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7401
0d681b27 7402 if (!skb)
f77a6a8e 7403 continue;
cf7a7298 7404
ba1142e4
MC
7405 tg3_tx_skb_unmap(tnapi, i,
7406 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7407
7408 dev_kfree_skb_any(skb);
7409 }
2b2cdb65 7410 }
298376d3 7411 netdev_reset_queue(tp->dev);
cf7a7298
MC
7412}
7413
7414/* Initialize tx/rx rings for packet processing.
7415 *
7416 * The chip has been shut down and the driver detached from
7417 * the networking, so no interrupts or new tx packets will
7418 * end up in the driver. tp->{tx,}lock are held and thus
7419 * we may not sleep.
7420 */
7421static int tg3_init_rings(struct tg3 *tp)
7422{
f77a6a8e 7423 int i;
72334482 7424
cf7a7298
MC
7425 /* Free up all the SKBs. */
7426 tg3_free_rings(tp);
7427
f77a6a8e
MC
7428 for (i = 0; i < tp->irq_cnt; i++) {
7429 struct tg3_napi *tnapi = &tp->napi[i];
7430
7431 tnapi->last_tag = 0;
7432 tnapi->last_irq_tag = 0;
7433 tnapi->hw_status->status = 0;
7434 tnapi->hw_status->status_tag = 0;
7435 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7436
f77a6a8e
MC
7437 tnapi->tx_prod = 0;
7438 tnapi->tx_cons = 0;
0c1d0e2b
MC
7439 if (tnapi->tx_ring)
7440 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7441
7442 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7443 if (tnapi->rx_rcb)
7444 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7445
8fea32b9 7446 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7447 tg3_free_rings(tp);
2b2cdb65 7448 return -ENOMEM;
e4af1af9 7449 }
f77a6a8e 7450 }
72334482 7451
2b2cdb65 7452 return 0;
cf7a7298
MC
7453}
7454
7455/*
7456 * Must not be invoked with interrupt sources disabled and
7457 * the hardware shutdown down.
7458 */
7459static void tg3_free_consistent(struct tg3 *tp)
7460{
f77a6a8e 7461 int i;
898a56f8 7462
f77a6a8e
MC
7463 for (i = 0; i < tp->irq_cnt; i++) {
7464 struct tg3_napi *tnapi = &tp->napi[i];
7465
7466 if (tnapi->tx_ring) {
4bae65c8 7467 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7468 tnapi->tx_ring, tnapi->tx_desc_mapping);
7469 tnapi->tx_ring = NULL;
7470 }
7471
7472 kfree(tnapi->tx_buffers);
7473 tnapi->tx_buffers = NULL;
7474
7475 if (tnapi->rx_rcb) {
4bae65c8
MC
7476 dma_free_coherent(&tp->pdev->dev,
7477 TG3_RX_RCB_RING_BYTES(tp),
7478 tnapi->rx_rcb,
7479 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7480 tnapi->rx_rcb = NULL;
7481 }
7482
8fea32b9
MC
7483 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7484
f77a6a8e 7485 if (tnapi->hw_status) {
4bae65c8
MC
7486 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7487 tnapi->hw_status,
7488 tnapi->status_mapping);
f77a6a8e
MC
7489 tnapi->hw_status = NULL;
7490 }
1da177e4 7491 }
f77a6a8e 7492
1da177e4 7493 if (tp->hw_stats) {
4bae65c8
MC
7494 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7495 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7496 tp->hw_stats = NULL;
7497 }
7498}
7499
7500/*
7501 * Must not be invoked with interrupt sources disabled and
7502 * the hardware shutdown down. Can sleep.
7503 */
7504static int tg3_alloc_consistent(struct tg3 *tp)
7505{
f77a6a8e 7506 int i;
898a56f8 7507
4bae65c8
MC
7508 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7509 sizeof(struct tg3_hw_stats),
7510 &tp->stats_mapping,
7511 GFP_KERNEL);
f77a6a8e 7512 if (!tp->hw_stats)
1da177e4
LT
7513 goto err_out;
7514
f77a6a8e 7515 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7516
f77a6a8e
MC
7517 for (i = 0; i < tp->irq_cnt; i++) {
7518 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7519 struct tg3_hw_status *sblk;
1da177e4 7520
4bae65c8
MC
7521 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7522 TG3_HW_STATUS_SIZE,
7523 &tnapi->status_mapping,
7524 GFP_KERNEL);
f77a6a8e
MC
7525 if (!tnapi->hw_status)
7526 goto err_out;
898a56f8 7527
f77a6a8e 7528 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7529 sblk = tnapi->hw_status;
7530
8fea32b9
MC
7531 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7532 goto err_out;
7533
19cfaecc
MC
7534 /* If multivector TSS is enabled, vector 0 does not handle
7535 * tx interrupts. Don't allocate any resources for it.
7536 */
63c3a66f
JP
7537 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7538 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7539 tnapi->tx_buffers = kzalloc(
7540 sizeof(struct tg3_tx_ring_info) *
7541 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7542 if (!tnapi->tx_buffers)
7543 goto err_out;
7544
4bae65c8
MC
7545 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7546 TG3_TX_RING_BYTES,
7547 &tnapi->tx_desc_mapping,
7548 GFP_KERNEL);
19cfaecc
MC
7549 if (!tnapi->tx_ring)
7550 goto err_out;
7551 }
7552
8d9d7cfc
MC
7553 /*
7554 * When RSS is enabled, the status block format changes
7555 * slightly. The "rx_jumbo_consumer", "reserved",
7556 * and "rx_mini_consumer" members get mapped to the
7557 * other three rx return ring producer indexes.
7558 */
7559 switch (i) {
7560 default:
7561 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7562 break;
7563 case 2:
7564 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7565 break;
7566 case 3:
7567 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7568 break;
7569 case 4:
7570 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7571 break;
7572 }
72334482 7573
0c1d0e2b
MC
7574 /*
7575 * If multivector RSS is enabled, vector 0 does not handle
7576 * rx or tx interrupts. Don't allocate any resources for it.
7577 */
63c3a66f 7578 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7579 continue;
7580
4bae65c8
MC
7581 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7582 TG3_RX_RCB_RING_BYTES(tp),
7583 &tnapi->rx_rcb_mapping,
7584 GFP_KERNEL);
f77a6a8e
MC
7585 if (!tnapi->rx_rcb)
7586 goto err_out;
72334482 7587
f77a6a8e 7588 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7589 }
1da177e4
LT
7590
7591 return 0;
7592
7593err_out:
7594 tg3_free_consistent(tp);
7595 return -ENOMEM;
7596}
7597
7598#define MAX_WAIT_CNT 1000
7599
7600/* To stop a block, clear the enable bit and poll till it
7601 * clears. tp->lock is held.
7602 */
b3b7d6be 7603static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7604{
7605 unsigned int i;
7606 u32 val;
7607
63c3a66f 7608 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7609 switch (ofs) {
7610 case RCVLSC_MODE:
7611 case DMAC_MODE:
7612 case MBFREE_MODE:
7613 case BUFMGR_MODE:
7614 case MEMARB_MODE:
7615 /* We can't enable/disable these bits of the
7616 * 5705/5750, just say success.
7617 */
7618 return 0;
7619
7620 default:
7621 break;
855e1111 7622 }
1da177e4
LT
7623 }
7624
7625 val = tr32(ofs);
7626 val &= ~enable_bit;
7627 tw32_f(ofs, val);
7628
7629 for (i = 0; i < MAX_WAIT_CNT; i++) {
7630 udelay(100);
7631 val = tr32(ofs);
7632 if ((val & enable_bit) == 0)
7633 break;
7634 }
7635
b3b7d6be 7636 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7637 dev_err(&tp->pdev->dev,
7638 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7639 ofs, enable_bit);
1da177e4
LT
7640 return -ENODEV;
7641 }
7642
7643 return 0;
7644}
7645
7646/* tp->lock is held. */
b3b7d6be 7647static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7648{
7649 int i, err;
7650
7651 tg3_disable_ints(tp);
7652
7653 tp->rx_mode &= ~RX_MODE_ENABLE;
7654 tw32_f(MAC_RX_MODE, tp->rx_mode);
7655 udelay(10);
7656
b3b7d6be
DM
7657 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7658 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7659 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7660 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7661 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7662 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7663
7664 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7665 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7666 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7667 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7668 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7669 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7670 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7671
7672 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7673 tw32_f(MAC_MODE, tp->mac_mode);
7674 udelay(40);
7675
7676 tp->tx_mode &= ~TX_MODE_ENABLE;
7677 tw32_f(MAC_TX_MODE, tp->tx_mode);
7678
7679 for (i = 0; i < MAX_WAIT_CNT; i++) {
7680 udelay(100);
7681 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7682 break;
7683 }
7684 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7685 dev_err(&tp->pdev->dev,
7686 "%s timed out, TX_MODE_ENABLE will not clear "
7687 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7688 err |= -ENODEV;
1da177e4
LT
7689 }
7690
e6de8ad1 7691 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7692 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7693 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7694
7695 tw32(FTQ_RESET, 0xffffffff);
7696 tw32(FTQ_RESET, 0x00000000);
7697
b3b7d6be
DM
7698 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7699 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7700
f77a6a8e
MC
7701 for (i = 0; i < tp->irq_cnt; i++) {
7702 struct tg3_napi *tnapi = &tp->napi[i];
7703 if (tnapi->hw_status)
7704 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7705 }
1da177e4 7706
1da177e4
LT
7707 return err;
7708}
7709
ee6a99b5
MC
7710/* Save PCI command register before chip reset */
7711static void tg3_save_pci_state(struct tg3 *tp)
7712{
8a6eac90 7713 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7714}
7715
7716/* Restore PCI state after chip reset */
7717static void tg3_restore_pci_state(struct tg3 *tp)
7718{
7719 u32 val;
7720
7721 /* Re-enable indirect register accesses. */
7722 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7723 tp->misc_host_ctrl);
7724
7725 /* Set MAX PCI retry to zero. */
7726 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7727 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7728 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7729 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7730 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7731 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7732 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7733 PCISTATE_ALLOW_APE_SHMEM_WR |
7734 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7735 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7736
8a6eac90 7737 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7738
2c55a3d0
MC
7739 if (!tg3_flag(tp, PCI_EXPRESS)) {
7740 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7741 tp->pci_cacheline_sz);
7742 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7743 tp->pci_lat_timer);
114342f2 7744 }
5f5c51e3 7745
ee6a99b5 7746 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7747 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7748 u16 pcix_cmd;
7749
7750 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7751 &pcix_cmd);
7752 pcix_cmd &= ~PCI_X_CMD_ERO;
7753 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7754 pcix_cmd);
7755 }
ee6a99b5 7756
63c3a66f 7757 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7758
7759 /* Chip reset on 5780 will reset MSI enable bit,
7760 * so need to restore it.
7761 */
63c3a66f 7762 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7763 u16 ctrl;
7764
7765 pci_read_config_word(tp->pdev,
7766 tp->msi_cap + PCI_MSI_FLAGS,
7767 &ctrl);
7768 pci_write_config_word(tp->pdev,
7769 tp->msi_cap + PCI_MSI_FLAGS,
7770 ctrl | PCI_MSI_FLAGS_ENABLE);
7771 val = tr32(MSGINT_MODE);
7772 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7773 }
7774 }
7775}
7776
1da177e4
LT
7777/* tp->lock is held. */
7778static int tg3_chip_reset(struct tg3 *tp)
7779{
7780 u32 val;
1ee582d8 7781 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7782 int i, err;
1da177e4 7783
f49639e6
DM
7784 tg3_nvram_lock(tp);
7785
77b483f1
MC
7786 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7787
f49639e6
DM
7788 /* No matching tg3_nvram_unlock() after this because
7789 * chip reset below will undo the nvram lock.
7790 */
7791 tp->nvram_lock_cnt = 0;
1da177e4 7792
ee6a99b5
MC
7793 /* GRC_MISC_CFG core clock reset will clear the memory
7794 * enable bit in PCI register 4 and the MSI enable bit
7795 * on some chips, so we save relevant registers here.
7796 */
7797 tg3_save_pci_state(tp);
7798
d9ab5ad1 7799 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7800 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7801 tw32(GRC_FASTBOOT_PC, 0);
7802
1da177e4
LT
7803 /*
7804 * We must avoid the readl() that normally takes place.
7805 * It locks machines, causes machine checks, and other
7806 * fun things. So, temporarily disable the 5701
7807 * hardware workaround, while we do the reset.
7808 */
1ee582d8
MC
7809 write_op = tp->write32;
7810 if (write_op == tg3_write_flush_reg32)
7811 tp->write32 = tg3_write32;
1da177e4 7812
d18edcb2
MC
7813 /* Prevent the irq handler from reading or writing PCI registers
7814 * during chip reset when the memory enable bit in the PCI command
7815 * register may be cleared. The chip does not generate interrupt
7816 * at this time, but the irq handler may still be called due to irq
7817 * sharing or irqpoll.
7818 */
63c3a66f 7819 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7820 for (i = 0; i < tp->irq_cnt; i++) {
7821 struct tg3_napi *tnapi = &tp->napi[i];
7822 if (tnapi->hw_status) {
7823 tnapi->hw_status->status = 0;
7824 tnapi->hw_status->status_tag = 0;
7825 }
7826 tnapi->last_tag = 0;
7827 tnapi->last_irq_tag = 0;
b8fa2f3a 7828 }
d18edcb2 7829 smp_mb();
4f125f42
MC
7830
7831 for (i = 0; i < tp->irq_cnt; i++)
7832 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7833
255ca311
MC
7834 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7835 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7836 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7837 }
7838
1da177e4
LT
7839 /* do the reset */
7840 val = GRC_MISC_CFG_CORECLK_RESET;
7841
63c3a66f 7842 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7843 /* Force PCIe 1.0a mode */
7844 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7845 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7846 tr32(TG3_PCIE_PHY_TSTCTL) ==
7847 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7848 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7849
1da177e4
LT
7850 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7851 tw32(GRC_MISC_CFG, (1 << 29));
7852 val |= (1 << 29);
7853 }
7854 }
7855
b5d3772c
MC
7856 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7857 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7858 tw32(GRC_VCPU_EXT_CTRL,
7859 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7860 }
7861
f37500d3 7862 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7863 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7864 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7865
1da177e4
LT
7866 tw32(GRC_MISC_CFG, val);
7867
1ee582d8
MC
7868 /* restore 5701 hardware bug workaround write method */
7869 tp->write32 = write_op;
1da177e4
LT
7870
7871 /* Unfortunately, we have to delay before the PCI read back.
7872 * Some 575X chips even will not respond to a PCI cfg access
7873 * when the reset command is given to the chip.
7874 *
7875 * How do these hardware designers expect things to work
7876 * properly if the PCI write is posted for a long period
7877 * of time? It is always necessary to have some method by
7878 * which a register read back can occur to push the write
7879 * out which does the reset.
7880 *
7881 * For most tg3 variants the trick below was working.
7882 * Ho hum...
7883 */
7884 udelay(120);
7885
7886 /* Flush PCI posted writes. The normal MMIO registers
7887 * are inaccessible at this time so this is the only
7888 * way to make this reliably (actually, this is no longer
7889 * the case, see above). I tried to use indirect
7890 * register read/write but this upset some 5701 variants.
7891 */
7892 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7893
7894 udelay(120);
7895
708ebb3a 7896 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7897 u16 val16;
7898
1da177e4
LT
7899 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7900 int i;
7901 u32 cfg_val;
7902
7903 /* Wait for link training to complete. */
7904 for (i = 0; i < 5000; i++)
7905 udelay(100);
7906
7907 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7908 pci_write_config_dword(tp->pdev, 0xc4,
7909 cfg_val | (1 << 15));
7910 }
5e7dfd0f 7911
e7126997
MC
7912 /* Clear the "no snoop" and "relaxed ordering" bits. */
7913 pci_read_config_word(tp->pdev,
708ebb3a 7914 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7915 &val16);
7916 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7917 PCI_EXP_DEVCTL_NOSNOOP_EN);
7918 /*
7919 * Older PCIe devices only support the 128 byte
7920 * MPS setting. Enforce the restriction.
5e7dfd0f 7921 */
63c3a66f 7922 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7923 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7924 pci_write_config_word(tp->pdev,
708ebb3a 7925 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7926 val16);
5e7dfd0f 7927
5e7dfd0f
MC
7928 /* Clear error status */
7929 pci_write_config_word(tp->pdev,
708ebb3a 7930 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7931 PCI_EXP_DEVSTA_CED |
7932 PCI_EXP_DEVSTA_NFED |
7933 PCI_EXP_DEVSTA_FED |
7934 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7935 }
7936
ee6a99b5 7937 tg3_restore_pci_state(tp);
1da177e4 7938
63c3a66f
JP
7939 tg3_flag_clear(tp, CHIP_RESETTING);
7940 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7941
ee6a99b5 7942 val = 0;
63c3a66f 7943 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7944 val = tr32(MEMARB_MODE);
ee6a99b5 7945 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7946
7947 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7948 tg3_stop_fw(tp);
7949 tw32(0x5000, 0x400);
7950 }
7951
7952 tw32(GRC_MODE, tp->grc_mode);
7953
7954 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7955 val = tr32(0xc4);
1da177e4
LT
7956
7957 tw32(0xc4, val | (1 << 15));
7958 }
7959
7960 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7961 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7962 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7963 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7964 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7965 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7966 }
7967
f07e9af3 7968 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7969 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7970 val = tp->mac_mode;
f07e9af3 7971 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7972 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7973 val = tp->mac_mode;
1da177e4 7974 } else
d2394e6b
MC
7975 val = 0;
7976
7977 tw32_f(MAC_MODE, val);
1da177e4
LT
7978 udelay(40);
7979
77b483f1
MC
7980 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7981
7a6f4369
MC
7982 err = tg3_poll_fw(tp);
7983 if (err)
7984 return err;
1da177e4 7985
0a9140cf
MC
7986 tg3_mdio_start(tp);
7987
63c3a66f 7988 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7989 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7990 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7991 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7992 val = tr32(0x7c00);
1da177e4
LT
7993
7994 tw32(0x7c00, val | (1 << 25));
7995 }
7996
d78b59f5
MC
7997 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7998 val = tr32(TG3_CPMU_CLCK_ORIDE);
7999 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8000 }
8001
1da177e4 8002 /* Reprobe ASF enable state. */
63c3a66f
JP
8003 tg3_flag_clear(tp, ENABLE_ASF);
8004 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8005 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
8006 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
8007 u32 nic_cfg;
8008
8009 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
8010 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 8011 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 8012 tp->last_event_jiffies = jiffies;
63c3a66f
JP
8013 if (tg3_flag(tp, 5750_PLUS))
8014 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8015 }
8016 }
8017
8018 return 0;
8019}
8020
92feeabf
MC
8021static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
8022 struct rtnl_link_stats64 *);
8023static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *,
8024 struct tg3_ethtool_stats *);
8025
1da177e4 8026/* tp->lock is held. */
944d980e 8027static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
8028{
8029 int err;
8030
8031 tg3_stop_fw(tp);
8032
944d980e 8033 tg3_write_sig_pre_reset(tp, kind);
1da177e4 8034
b3b7d6be 8035 tg3_abort_hw(tp, silent);
1da177e4
LT
8036 err = tg3_chip_reset(tp);
8037
daba2a63
MC
8038 __tg3_set_mac_addr(tp, 0);
8039
944d980e
MC
8040 tg3_write_sig_legacy(tp, kind);
8041 tg3_write_sig_post_reset(tp, kind);
1da177e4 8042
92feeabf
MC
8043 if (tp->hw_stats) {
8044 /* Save the stats across chip resets... */
8045 tg3_get_stats64(tp->dev, &tp->net_stats_prev),
8046 tg3_get_estats(tp, &tp->estats_prev);
8047
8048 /* And make sure the next sample is new data */
8049 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
8050 }
8051
1da177e4
LT
8052 if (err)
8053 return err;
8054
8055 return 0;
8056}
8057
1da177e4
LT
8058static int tg3_set_mac_addr(struct net_device *dev, void *p)
8059{
8060 struct tg3 *tp = netdev_priv(dev);
8061 struct sockaddr *addr = p;
986e0aeb 8062 int err = 0, skip_mac_1 = 0;
1da177e4 8063
f9804ddb
MC
8064 if (!is_valid_ether_addr(addr->sa_data))
8065 return -EINVAL;
8066
1da177e4
LT
8067 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
8068
e75f7c90
MC
8069 if (!netif_running(dev))
8070 return 0;
8071
63c3a66f 8072 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 8073 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 8074
986e0aeb
MC
8075 addr0_high = tr32(MAC_ADDR_0_HIGH);
8076 addr0_low = tr32(MAC_ADDR_0_LOW);
8077 addr1_high = tr32(MAC_ADDR_1_HIGH);
8078 addr1_low = tr32(MAC_ADDR_1_LOW);
8079
8080 /* Skip MAC addr 1 if ASF is using it. */
8081 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
8082 !(addr1_high == 0 && addr1_low == 0))
8083 skip_mac_1 = 1;
58712ef9 8084 }
986e0aeb
MC
8085 spin_lock_bh(&tp->lock);
8086 __tg3_set_mac_addr(tp, skip_mac_1);
8087 spin_unlock_bh(&tp->lock);
1da177e4 8088
b9ec6c1b 8089 return err;
1da177e4
LT
8090}
8091
8092/* tp->lock is held. */
8093static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
8094 dma_addr_t mapping, u32 maxlen_flags,
8095 u32 nic_addr)
8096{
8097 tg3_write_mem(tp,
8098 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
8099 ((u64) mapping >> 32));
8100 tg3_write_mem(tp,
8101 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
8102 ((u64) mapping & 0xffffffff));
8103 tg3_write_mem(tp,
8104 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
8105 maxlen_flags);
8106
63c3a66f 8107 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8108 tg3_write_mem(tp,
8109 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
8110 nic_addr);
8111}
8112
d244c892 8113static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 8114{
b6080e12
MC
8115 int i;
8116
63c3a66f 8117 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
8118 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
8119 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
8120 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
8121 } else {
8122 tw32(HOSTCC_TXCOL_TICKS, 0);
8123 tw32(HOSTCC_TXMAX_FRAMES, 0);
8124 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 8125 }
b6080e12 8126
63c3a66f 8127 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8128 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8129 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8130 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8131 } else {
b6080e12
MC
8132 tw32(HOSTCC_RXCOL_TICKS, 0);
8133 tw32(HOSTCC_RXMAX_FRAMES, 0);
8134 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8135 }
b6080e12 8136
63c3a66f 8137 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8138 u32 val = ec->stats_block_coalesce_usecs;
8139
b6080e12
MC
8140 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8141 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8142
15f9850d
DM
8143 if (!netif_carrier_ok(tp->dev))
8144 val = 0;
8145
8146 tw32(HOSTCC_STAT_COAL_TICKS, val);
8147 }
b6080e12
MC
8148
8149 for (i = 0; i < tp->irq_cnt - 1; i++) {
8150 u32 reg;
8151
8152 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8153 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8154 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8155 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8156 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8157 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8158
63c3a66f 8159 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8160 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8161 tw32(reg, ec->tx_coalesce_usecs);
8162 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8163 tw32(reg, ec->tx_max_coalesced_frames);
8164 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8165 tw32(reg, ec->tx_max_coalesced_frames_irq);
8166 }
b6080e12
MC
8167 }
8168
8169 for (; i < tp->irq_max - 1; i++) {
8170 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8171 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8172 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8173
63c3a66f 8174 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8175 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8176 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8177 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8178 }
b6080e12 8179 }
15f9850d 8180}
1da177e4 8181
2d31ecaf
MC
8182/* tp->lock is held. */
8183static void tg3_rings_reset(struct tg3 *tp)
8184{
8185 int i;
f77a6a8e 8186 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8187 struct tg3_napi *tnapi = &tp->napi[0];
8188
8189 /* Disable all transmit rings but the first. */
63c3a66f 8190 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8191 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8192 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8193 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
55086ad9 8194 else if (tg3_flag(tp, 57765_CLASS))
b703df6f 8195 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8196 else
8197 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8198
8199 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8200 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8201 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8202 BDINFO_FLAGS_DISABLED);
8203
8204
8205 /* Disable all receive return rings but the first. */
63c3a66f 8206 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8207 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8208 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8209 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f 8210 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
55086ad9 8211 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
8212 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8213 else
8214 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8215
8216 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8217 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8218 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8219 BDINFO_FLAGS_DISABLED);
8220
8221 /* Disable interrupts */
8222 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8223 tp->napi[0].chk_msi_cnt = 0;
8224 tp->napi[0].last_rx_cons = 0;
8225 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8226
8227 /* Zero mailbox registers. */
63c3a66f 8228 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8229 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8230 tp->napi[i].tx_prod = 0;
8231 tp->napi[i].tx_cons = 0;
63c3a66f 8232 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8233 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8234 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8235 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8236 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8237 tp->napi[i].last_rx_cons = 0;
8238 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8239 }
63c3a66f 8240 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8241 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8242 } else {
8243 tp->napi[0].tx_prod = 0;
8244 tp->napi[0].tx_cons = 0;
8245 tw32_mailbox(tp->napi[0].prodmbox, 0);
8246 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8247 }
2d31ecaf
MC
8248
8249 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8250 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8251 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8252 for (i = 0; i < 16; i++)
8253 tw32_tx_mbox(mbox + i * 8, 0);
8254 }
8255
8256 txrcb = NIC_SRAM_SEND_RCB;
8257 rxrcb = NIC_SRAM_RCV_RET_RCB;
8258
8259 /* Clear status block in ram. */
8260 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8261
8262 /* Set status block DMA address */
8263 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8264 ((u64) tnapi->status_mapping >> 32));
8265 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8266 ((u64) tnapi->status_mapping & 0xffffffff));
8267
f77a6a8e
MC
8268 if (tnapi->tx_ring) {
8269 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8270 (TG3_TX_RING_SIZE <<
8271 BDINFO_FLAGS_MAXLEN_SHIFT),
8272 NIC_SRAM_TX_BUFFER_DESC);
8273 txrcb += TG3_BDINFO_SIZE;
8274 }
8275
8276 if (tnapi->rx_rcb) {
8277 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8278 (tp->rx_ret_ring_mask + 1) <<
8279 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8280 rxrcb += TG3_BDINFO_SIZE;
8281 }
8282
8283 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8284
f77a6a8e
MC
8285 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8286 u64 mapping = (u64)tnapi->status_mapping;
8287 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8288 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8289
8290 /* Clear status block in ram. */
8291 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8292
19cfaecc
MC
8293 if (tnapi->tx_ring) {
8294 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8295 (TG3_TX_RING_SIZE <<
8296 BDINFO_FLAGS_MAXLEN_SHIFT),
8297 NIC_SRAM_TX_BUFFER_DESC);
8298 txrcb += TG3_BDINFO_SIZE;
8299 }
f77a6a8e
MC
8300
8301 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8302 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8303 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8304
8305 stblk += 8;
f77a6a8e
MC
8306 rxrcb += TG3_BDINFO_SIZE;
8307 }
2d31ecaf
MC
8308}
8309
eb07a940
MC
8310static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8311{
8312 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8313
63c3a66f
JP
8314 if (!tg3_flag(tp, 5750_PLUS) ||
8315 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8316 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8317 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8318 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8319 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8320 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8321 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8322 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8323 else
8324 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8325
8326 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8327 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8328
8329 val = min(nic_rep_thresh, host_rep_thresh);
8330 tw32(RCVBDI_STD_THRESH, val);
8331
63c3a66f 8332 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8333 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8334
63c3a66f 8335 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8336 return;
8337
513aa6ea 8338 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8339
8340 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8341
8342 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8343 tw32(RCVBDI_JUMBO_THRESH, val);
8344
63c3a66f 8345 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8346 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8347}
8348
ccd5ba9d
MC
8349static inline u32 calc_crc(unsigned char *buf, int len)
8350{
8351 u32 reg;
8352 u32 tmp;
8353 int j, k;
8354
8355 reg = 0xffffffff;
8356
8357 for (j = 0; j < len; j++) {
8358 reg ^= buf[j];
8359
8360 for (k = 0; k < 8; k++) {
8361 tmp = reg & 0x01;
8362
8363 reg >>= 1;
8364
8365 if (tmp)
8366 reg ^= 0xedb88320;
8367 }
8368 }
8369
8370 return ~reg;
8371}
8372
8373static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
8374{
8375 /* accept or reject all multicast frames */
8376 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
8377 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
8378 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
8379 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
8380}
8381
8382static void __tg3_set_rx_mode(struct net_device *dev)
8383{
8384 struct tg3 *tp = netdev_priv(dev);
8385 u32 rx_mode;
8386
8387 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
8388 RX_MODE_KEEP_VLAN_TAG);
8389
8390#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
8391 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
8392 * flag clear.
8393 */
8394 if (!tg3_flag(tp, ENABLE_ASF))
8395 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8396#endif
8397
8398 if (dev->flags & IFF_PROMISC) {
8399 /* Promiscuous mode. */
8400 rx_mode |= RX_MODE_PROMISC;
8401 } else if (dev->flags & IFF_ALLMULTI) {
8402 /* Accept all multicast. */
8403 tg3_set_multi(tp, 1);
8404 } else if (netdev_mc_empty(dev)) {
8405 /* Reject all multicast. */
8406 tg3_set_multi(tp, 0);
8407 } else {
8408 /* Accept one or more multicast(s). */
8409 struct netdev_hw_addr *ha;
8410 u32 mc_filter[4] = { 0, };
8411 u32 regidx;
8412 u32 bit;
8413 u32 crc;
8414
8415 netdev_for_each_mc_addr(ha, dev) {
8416 crc = calc_crc(ha->addr, ETH_ALEN);
8417 bit = ~crc & 0x7f;
8418 regidx = (bit & 0x60) >> 5;
8419 bit &= 0x1f;
8420 mc_filter[regidx] |= (1 << bit);
8421 }
8422
8423 tw32(MAC_HASH_REG_0, mc_filter[0]);
8424 tw32(MAC_HASH_REG_1, mc_filter[1]);
8425 tw32(MAC_HASH_REG_2, mc_filter[2]);
8426 tw32(MAC_HASH_REG_3, mc_filter[3]);
8427 }
8428
8429 if (rx_mode != tp->rx_mode) {
8430 tp->rx_mode = rx_mode;
8431 tw32_f(MAC_RX_MODE, rx_mode);
8432 udelay(10);
8433 }
8434}
8435
90415477
MC
8436static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
8437{
8438 int i;
8439
8440 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
8441 tp->rss_ind_tbl[i] =
8442 ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
8443}
8444
8445static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8446{
8447 int i;
8448
8449 if (!tg3_flag(tp, SUPPORT_MSIX))
8450 return;
8451
90415477 8452 if (tp->irq_cnt <= 2) {
bcebcc46 8453 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
8454 return;
8455 }
8456
8457 /* Validate table against current IRQ count */
8458 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8459 if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
8460 break;
8461 }
8462
8463 if (i != TG3_RSS_INDIR_TBL_SIZE)
8464 tg3_rss_init_dflt_indir_tbl(tp);
bcebcc46
MC
8465}
8466
90415477 8467static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8468{
8469 int i = 0;
8470 u32 reg = MAC_RSS_INDIR_TBL_0;
8471
8472 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8473 u32 val = tp->rss_ind_tbl[i];
8474 i++;
8475 for (; i % 8; i++) {
8476 val <<= 4;
8477 val |= tp->rss_ind_tbl[i];
8478 }
8479 tw32(reg, val);
8480 reg += 4;
8481 }
8482}
8483
1da177e4 8484/* tp->lock is held. */
8e7a22e3 8485static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8486{
8487 u32 val, rdmac_mode;
8488 int i, err, limit;
8fea32b9 8489 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8490
8491 tg3_disable_ints(tp);
8492
8493 tg3_stop_fw(tp);
8494
8495 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8496
63c3a66f 8497 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8498 tg3_abort_hw(tp, 1);
1da177e4 8499
699c0193
MC
8500 /* Enable MAC control of LPI */
8501 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8502 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8503 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8504 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8505
8506 tw32_f(TG3_CPMU_EEE_CTRL,
8507 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8508
a386b901
MC
8509 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8510 TG3_CPMU_EEEMD_LPI_IN_TX |
8511 TG3_CPMU_EEEMD_LPI_IN_RX |
8512 TG3_CPMU_EEEMD_EEE_ENABLE;
8513
8514 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8515 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8516
63c3a66f 8517 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8518 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8519
8520 tw32_f(TG3_CPMU_EEE_MODE, val);
8521
8522 tw32_f(TG3_CPMU_EEE_DBTMR1,
8523 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8524 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8525
8526 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8527 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8528 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8529 }
8530
603f1173 8531 if (reset_phy)
d4d2c558
MC
8532 tg3_phy_reset(tp);
8533
1da177e4
LT
8534 err = tg3_chip_reset(tp);
8535 if (err)
8536 return err;
8537
8538 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8539
bcb37f6c 8540 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8541 val = tr32(TG3_CPMU_CTRL);
8542 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8543 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8544
8545 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8546 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8547 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8548 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8549
8550 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8551 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8552 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8553 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8554
8555 val = tr32(TG3_CPMU_HST_ACC);
8556 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8557 val |= CPMU_HST_ACC_MACCLK_6_25;
8558 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8559 }
8560
33466d93
MC
8561 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8562 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8563 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8564 PCIE_PWR_MGMT_L1_THRESH_4MS;
8565 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8566
8567 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8568 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8569
8570 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8571
f40386c8
MC
8572 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8573 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8574 }
8575
63c3a66f 8576 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8577 u32 grc_mode = tr32(GRC_MODE);
8578
8579 /* Access the lower 1K of PL PCIE block registers. */
8580 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8581 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8582
8583 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8584 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8585 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8586
8587 tw32(GRC_MODE, grc_mode);
8588 }
8589
55086ad9 8590 if (tg3_flag(tp, 57765_CLASS)) {
5093eedc
MC
8591 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8592 u32 grc_mode = tr32(GRC_MODE);
cea46462 8593
5093eedc
MC
8594 /* Access the lower 1K of PL PCIE block registers. */
8595 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8596 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8597
5093eedc
MC
8598 val = tr32(TG3_PCIE_TLDLPL_PORT +
8599 TG3_PCIE_PL_LO_PHYCTL5);
8600 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8601 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8602
5093eedc
MC
8603 tw32(GRC_MODE, grc_mode);
8604 }
a977dbe8 8605
1ff30a59
MC
8606 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8607 u32 grc_mode = tr32(GRC_MODE);
8608
8609 /* Access the lower 1K of DL PCIE block registers. */
8610 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8611 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8612
8613 val = tr32(TG3_PCIE_TLDLPL_PORT +
8614 TG3_PCIE_DL_LO_FTSMAX);
8615 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8616 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8617 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8618
8619 tw32(GRC_MODE, grc_mode);
8620 }
8621
a977dbe8
MC
8622 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8623 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8624 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8625 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8626 }
8627
1da177e4
LT
8628 /* This works around an issue with Athlon chipsets on
8629 * B3 tigon3 silicon. This bit has no effect on any
8630 * other revision. But do not set this on PCI Express
795d01c5 8631 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8632 */
63c3a66f
JP
8633 if (!tg3_flag(tp, CPMU_PRESENT)) {
8634 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8635 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8636 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8637 }
1da177e4
LT
8638
8639 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8640 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8641 val = tr32(TG3PCI_PCISTATE);
8642 val |= PCISTATE_RETRY_SAME_DMA;
8643 tw32(TG3PCI_PCISTATE, val);
8644 }
8645
63c3a66f 8646 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8647 /* Allow reads and writes to the
8648 * APE register and memory space.
8649 */
8650 val = tr32(TG3PCI_PCISTATE);
8651 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8652 PCISTATE_ALLOW_APE_SHMEM_WR |
8653 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8654 tw32(TG3PCI_PCISTATE, val);
8655 }
8656
1da177e4
LT
8657 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8658 /* Enable some hw fixes. */
8659 val = tr32(TG3PCI_MSI_DATA);
8660 val |= (1 << 26) | (1 << 28) | (1 << 29);
8661 tw32(TG3PCI_MSI_DATA, val);
8662 }
8663
8664 /* Descriptor ring init may make accesses to the
8665 * NIC SRAM area to setup the TX descriptors, so we
8666 * can only do this after the hardware has been
8667 * successfully reset.
8668 */
32d8c572
MC
8669 err = tg3_init_rings(tp);
8670 if (err)
8671 return err;
1da177e4 8672
63c3a66f 8673 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8674 val = tr32(TG3PCI_DMA_RW_CTRL) &
8675 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8676 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8677 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 8678 if (!tg3_flag(tp, 57765_CLASS) &&
0aebff48
MC
8679 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8680 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8681 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8682 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8683 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8684 /* This value is determined during the probe time DMA
8685 * engine test, tg3_test_dma.
8686 */
8687 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8688 }
1da177e4
LT
8689
8690 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8691 GRC_MODE_4X_NIC_SEND_RINGS |
8692 GRC_MODE_NO_TX_PHDR_CSUM |
8693 GRC_MODE_NO_RX_PHDR_CSUM);
8694 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8695
8696 /* Pseudo-header checksum is done by hardware logic and not
8697 * the offload processers, so make the chip do the pseudo-
8698 * header checksums on receive. For transmit it is more
8699 * convenient to do the pseudo-header checksum in software
8700 * as Linux does that on transmit for us in all cases.
8701 */
8702 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8703
8704 tw32(GRC_MODE,
8705 tp->grc_mode |
8706 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8707
8708 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8709 val = tr32(GRC_MISC_CFG);
8710 val &= ~0xff;
8711 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8712 tw32(GRC_MISC_CFG, val);
8713
8714 /* Initialize MBUF/DESC pool. */
63c3a66f 8715 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8716 /* Do nothing. */
8717 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8718 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8719 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8720 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8721 else
8722 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8723 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8724 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8725 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8726 int fw_len;
8727
077f849d 8728 fw_len = tp->fw_len;
1da177e4
LT
8729 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8730 tw32(BUFMGR_MB_POOL_ADDR,
8731 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8732 tw32(BUFMGR_MB_POOL_SIZE,
8733 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8734 }
1da177e4 8735
0f893dc6 8736 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8737 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8738 tp->bufmgr_config.mbuf_read_dma_low_water);
8739 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8740 tp->bufmgr_config.mbuf_mac_rx_low_water);
8741 tw32(BUFMGR_MB_HIGH_WATER,
8742 tp->bufmgr_config.mbuf_high_water);
8743 } else {
8744 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8745 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8746 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8747 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8748 tw32(BUFMGR_MB_HIGH_WATER,
8749 tp->bufmgr_config.mbuf_high_water_jumbo);
8750 }
8751 tw32(BUFMGR_DMA_LOW_WATER,
8752 tp->bufmgr_config.dma_low_water);
8753 tw32(BUFMGR_DMA_HIGH_WATER,
8754 tp->bufmgr_config.dma_high_water);
8755
d309a46e
MC
8756 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8757 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8758 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8759 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8760 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8761 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8762 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8763 tw32(BUFMGR_MODE, val);
1da177e4
LT
8764 for (i = 0; i < 2000; i++) {
8765 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8766 break;
8767 udelay(10);
8768 }
8769 if (i >= 2000) {
05dbe005 8770 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8771 return -ENODEV;
8772 }
8773
eb07a940
MC
8774 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8775 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8776
eb07a940 8777 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8778
8779 /* Initialize TG3_BDINFO's at:
8780 * RCVDBDI_STD_BD: standard eth size rx ring
8781 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8782 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8783 *
8784 * like so:
8785 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8786 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8787 * ring attribute flags
8788 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8789 *
8790 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8791 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8792 *
8793 * The size of each ring is fixed in the firmware, but the location is
8794 * configurable.
8795 */
8796 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8797 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8798 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8799 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8800 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8801 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8802 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8803
fdb72b38 8804 /* Disable the mini ring */
63c3a66f 8805 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8806 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8807 BDINFO_FLAGS_DISABLED);
8808
fdb72b38
MC
8809 /* Program the jumbo buffer descriptor ring control
8810 * blocks on those devices that have them.
8811 */
a0512944 8812 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8813 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8814
63c3a66f 8815 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8816 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8817 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8818 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8819 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8820 val = TG3_RX_JMB_RING_SIZE(tp) <<
8821 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8822 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8823 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8824 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
55086ad9 8825 tg3_flag(tp, 57765_CLASS))
87668d35
MC
8826 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8827 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8828 } else {
8829 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8830 BDINFO_FLAGS_DISABLED);
8831 }
8832
63c3a66f 8833 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8834 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8835 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8836 val |= (TG3_RX_STD_DMA_SZ << 2);
8837 } else
04380d40 8838 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8839 } else
de9f5230 8840 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8841
8842 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8843
411da640 8844 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8845 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8846
63c3a66f
JP
8847 tpr->rx_jmb_prod_idx =
8848 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8849 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8850
2d31ecaf
MC
8851 tg3_rings_reset(tp);
8852
1da177e4 8853 /* Initialize MAC address and backoff seed. */
986e0aeb 8854 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8855
8856 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8857 tw32(MAC_RX_MTU_SIZE,
8858 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8859
8860 /* The slot time is changed by tg3_setup_phy if we
8861 * run at gigabit with half duplex.
8862 */
f2096f94
MC
8863 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8864 (6 << TX_LENGTHS_IPG_SHIFT) |
8865 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8866
8867 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8868 val |= tr32(MAC_TX_LENGTHS) &
8869 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8870 TX_LENGTHS_CNT_DWN_VAL_MSK);
8871
8872 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8873
8874 /* Receive rules. */
8875 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8876 tw32(RCVLPC_CONFIG, 0x0181);
8877
8878 /* Calculate RDMAC_MODE setting early, we need it to determine
8879 * the RCVLPC_STATE_ENABLE mask.
8880 */
8881 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8882 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8883 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8884 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8885 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8886
deabaac8 8887 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8888 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8889
57e6983c 8890 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8891 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8892 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8893 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8894 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8895 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8896
c5908939
MC
8897 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8898 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8899 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8900 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8901 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8902 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8903 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8904 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8905 }
8906 }
8907
63c3a66f 8908 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8909 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8910
63c3a66f
JP
8911 if (tg3_flag(tp, HW_TSO_1) ||
8912 tg3_flag(tp, HW_TSO_2) ||
8913 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8914 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8915
108a6c16 8916 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8917 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8918 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8919 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8920
f2096f94
MC
8921 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8922 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8923
41a8a7ee
MC
8924 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8925 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8926 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8927 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8928 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8929 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8930 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8931 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8932 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8933 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8934 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8935 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8936 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8937 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8938 }
41a8a7ee
MC
8939 tw32(TG3_RDMA_RSRVCTRL_REG,
8940 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8941 }
8942
d78b59f5
MC
8943 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8944 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8945 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8946 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8947 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8948 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8949 }
8950
1da177e4 8951 /* Receive/send statistics. */
63c3a66f 8952 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8953 val = tr32(RCVLPC_STATS_ENABLE);
8954 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8955 tw32(RCVLPC_STATS_ENABLE, val);
8956 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8957 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8958 val = tr32(RCVLPC_STATS_ENABLE);
8959 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8960 tw32(RCVLPC_STATS_ENABLE, val);
8961 } else {
8962 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8963 }
8964 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8965 tw32(SNDDATAI_STATSENAB, 0xffffff);
8966 tw32(SNDDATAI_STATSCTRL,
8967 (SNDDATAI_SCTRL_ENABLE |
8968 SNDDATAI_SCTRL_FASTUPD));
8969
8970 /* Setup host coalescing engine. */
8971 tw32(HOSTCC_MODE, 0);
8972 for (i = 0; i < 2000; i++) {
8973 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8974 break;
8975 udelay(10);
8976 }
8977
d244c892 8978 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8979
63c3a66f 8980 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8981 /* Status/statistics block address. See tg3_timer,
8982 * the tg3_periodic_fetch_stats call there, and
8983 * tg3_get_stats to see how this works for 5705/5750 chips.
8984 */
1da177e4
LT
8985 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8986 ((u64) tp->stats_mapping >> 32));
8987 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8988 ((u64) tp->stats_mapping & 0xffffffff));
8989 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8990
1da177e4 8991 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8992
8993 /* Clear statistics and status block memory areas */
8994 for (i = NIC_SRAM_STATS_BLK;
8995 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8996 i += sizeof(u32)) {
8997 tg3_write_mem(tp, i, 0);
8998 udelay(40);
8999 }
1da177e4
LT
9000 }
9001
9002 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
9003
9004 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
9005 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 9006 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9007 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
9008
f07e9af3
MC
9009 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9010 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
9011 /* reset to prevent losing 1st rx packet intermittently */
9012 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9013 udelay(10);
9014 }
9015
3bda1258 9016 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
9017 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
9018 MAC_MODE_FHDE_ENABLE;
9019 if (tg3_flag(tp, ENABLE_APE))
9020 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 9021 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 9022 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
9023 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
9024 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
9025 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
9026 udelay(40);
9027
314fba34 9028 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 9029 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
9030 * register to preserve the GPIO settings for LOMs. The GPIOs,
9031 * whether used as inputs or outputs, are set by boot code after
9032 * reset.
9033 */
63c3a66f 9034 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
9035 u32 gpio_mask;
9036
9d26e213
MC
9037 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
9038 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
9039 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
9040
9041 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
9042 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
9043 GRC_LCLCTRL_GPIO_OUTPUT3;
9044
af36e6b6
MC
9045 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
9046 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
9047
aaf84465 9048 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
9049 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
9050
9051 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 9052 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
9053 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
9054 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 9055 }
1da177e4
LT
9056 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9057 udelay(100);
9058
c3b5003b 9059 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 9060 val = tr32(MSGINT_MODE);
c3b5003b
MC
9061 val |= MSGINT_MODE_ENABLE;
9062 if (tp->irq_cnt > 1)
9063 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9064 if (!tg3_flag(tp, 1SHOT_MSI))
9065 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
9066 tw32(MSGINT_MODE, val);
9067 }
9068
63c3a66f 9069 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9070 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
9071 udelay(40);
9072 }
9073
9074 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
9075 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
9076 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
9077 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
9078 WDMAC_MODE_LNGREAD_ENAB);
9079
c5908939
MC
9080 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
9081 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 9082 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
9083 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
9084 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
9085 /* nothing */
9086 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9087 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9088 val |= WDMAC_MODE_RX_ACCEL;
9089 }
9090 }
9091
d9ab5ad1 9092 /* Enable host coalescing bug fix */
63c3a66f 9093 if (tg3_flag(tp, 5755_PLUS))
f51f3562 9094 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 9095
788a035e
MC
9096 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
9097 val |= WDMAC_MODE_BURST_ALL_DATA;
9098
1da177e4
LT
9099 tw32_f(WDMAC_MODE, val);
9100 udelay(40);
9101
63c3a66f 9102 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
9103 u16 pcix_cmd;
9104
9105 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9106 &pcix_cmd);
1da177e4 9107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
9108 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
9109 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9110 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
9111 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
9112 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9113 }
9974a356
MC
9114 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9115 pcix_cmd);
1da177e4
LT
9116 }
9117
9118 tw32_f(RDMAC_MODE, rdmac_mode);
9119 udelay(40);
9120
9121 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 9122 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 9123 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
9124
9125 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
9126 tw32(SNDDATAC_MODE,
9127 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
9128 else
9129 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
9130
1da177e4
LT
9131 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
9132 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 9133 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 9134 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
9135 val |= RCVDBDI_MODE_LRG_RING_SZ;
9136 tw32(RCVDBDI_MODE, val);
1da177e4 9137 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
9138 if (tg3_flag(tp, HW_TSO_1) ||
9139 tg3_flag(tp, HW_TSO_2) ||
9140 tg3_flag(tp, HW_TSO_3))
1da177e4 9141 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 9142 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 9143 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
9144 val |= SNDBDI_MODE_MULTI_TXQ_EN;
9145 tw32(SNDBDI_MODE, val);
1da177e4
LT
9146 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
9147
9148 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9149 err = tg3_load_5701_a0_firmware_fix(tp);
9150 if (err)
9151 return err;
9152 }
9153
63c3a66f 9154 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9155 err = tg3_load_tso_firmware(tp);
9156 if (err)
9157 return err;
9158 }
1da177e4
LT
9159
9160 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 9161
63c3a66f 9162 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
9163 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
9164 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
9165
9166 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
9167 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
9168 tp->tx_mode &= ~val;
9169 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
9170 }
9171
1da177e4
LT
9172 tw32_f(MAC_TX_MODE, tp->tx_mode);
9173 udelay(100);
9174
63c3a66f 9175 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 9176 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
9177
9178 /* Setup the "secret" hash key. */
9179 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
9180 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
9181 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
9182 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
9183 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
9184 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
9185 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
9186 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
9187 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
9188 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
9189 }
9190
1da177e4 9191 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 9192 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
9193 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
9194
63c3a66f 9195 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
9196 tp->rx_mode |= RX_MODE_RSS_ENABLE |
9197 RX_MODE_RSS_ITBL_HASH_BITS_7 |
9198 RX_MODE_RSS_IPV6_HASH_EN |
9199 RX_MODE_RSS_TCP_IPV6_HASH_EN |
9200 RX_MODE_RSS_IPV4_HASH_EN |
9201 RX_MODE_RSS_TCP_IPV4_HASH_EN;
9202
1da177e4
LT
9203 tw32_f(MAC_RX_MODE, tp->rx_mode);
9204 udelay(10);
9205
1da177e4
LT
9206 tw32(MAC_LED_CTRL, tp->led_ctrl);
9207
9208 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 9209 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
9210 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9211 udelay(10);
9212 }
9213 tw32_f(MAC_RX_MODE, tp->rx_mode);
9214 udelay(10);
9215
f07e9af3 9216 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 9217 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 9218 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
9219 /* Set drive transmission level to 1.2V */
9220 /* only if the signal pre-emphasis bit is not set */
9221 val = tr32(MAC_SERDES_CFG);
9222 val &= 0xfffff000;
9223 val |= 0x880;
9224 tw32(MAC_SERDES_CFG, val);
9225 }
9226 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
9227 tw32(MAC_SERDES_CFG, 0x616000);
9228 }
9229
9230 /* Prevent chip from dropping frames when flow control
9231 * is enabled.
9232 */
55086ad9 9233 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
9234 val = 1;
9235 else
9236 val = 2;
9237 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
9238
9239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 9240 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9241 /* Use hardware link auto-negotiation */
63c3a66f 9242 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9243 }
9244
f07e9af3 9245 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9246 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9247 u32 tmp;
9248
9249 tmp = tr32(SERDES_RX_CTRL);
9250 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9251 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9252 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9253 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9254 }
9255
63c3a66f 9256 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
9257 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9258 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
9259 tp->link_config.speed = tp->link_config.orig_speed;
9260 tp->link_config.duplex = tp->link_config.orig_duplex;
9261 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9262 }
1da177e4 9263
dd477003
MC
9264 err = tg3_setup_phy(tp, 0);
9265 if (err)
9266 return err;
1da177e4 9267
f07e9af3
MC
9268 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9269 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9270 u32 tmp;
9271
9272 /* Clear CRC stats. */
9273 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9274 tg3_writephy(tp, MII_TG3_TEST1,
9275 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9276 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9277 }
1da177e4
LT
9278 }
9279 }
9280
9281 __tg3_set_rx_mode(tp->dev);
9282
9283 /* Initialize receive rules. */
9284 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9285 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9286 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9287 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9288
63c3a66f 9289 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9290 limit = 8;
9291 else
9292 limit = 16;
63c3a66f 9293 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9294 limit -= 4;
9295 switch (limit) {
9296 case 16:
9297 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9298 case 15:
9299 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9300 case 14:
9301 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9302 case 13:
9303 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9304 case 12:
9305 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9306 case 11:
9307 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9308 case 10:
9309 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9310 case 9:
9311 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9312 case 8:
9313 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9314 case 7:
9315 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9316 case 6:
9317 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9318 case 5:
9319 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9320 case 4:
9321 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9322 case 3:
9323 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9324 case 2:
9325 case 1:
9326
9327 default:
9328 break;
855e1111 9329 }
1da177e4 9330
63c3a66f 9331 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9332 /* Write our heartbeat update interval to APE. */
9333 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9334 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9335
1da177e4
LT
9336 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9337
1da177e4
LT
9338 return 0;
9339}
9340
9341/* Called at device open time to get the chip ready for
9342 * packet processing. Invoked with tp->lock held.
9343 */
8e7a22e3 9344static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9345{
1da177e4
LT
9346 tg3_switch_clocks(tp);
9347
9348 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9349
2f751b67 9350 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9351}
9352
ebf3312e
MC
9353/* Restart hardware after configuration changes, self-test, etc.
9354 * Invoked with tp->lock held.
9355 */
9356static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
9357 __releases(tp->lock)
9358 __acquires(tp->lock)
9359{
9360 int err;
9361
9362 err = tg3_init_hw(tp, reset_phy);
9363 if (err) {
9364 netdev_err(tp->dev,
9365 "Failed to re-initialize device, aborting\n");
9366 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9367 tg3_full_unlock(tp);
9368 del_timer_sync(&tp->timer);
9369 tp->irq_sync = 0;
9370 tg3_napi_enable(tp);
9371 dev_close(tp->dev);
9372 tg3_full_lock(tp, 0);
9373 }
9374 return err;
9375}
9376
9a21fb8f
MC
9377static void tg3_reset_task(struct work_struct *work)
9378{
9379 struct tg3 *tp = container_of(work, struct tg3, reset_task);
9380 int err;
9381
9382 tg3_full_lock(tp, 0);
9383
9384 if (!netif_running(tp->dev)) {
9385 tg3_flag_clear(tp, RESET_TASK_PENDING);
9386 tg3_full_unlock(tp);
9387 return;
9388 }
9389
9390 tg3_full_unlock(tp);
9391
9392 tg3_phy_stop(tp);
9393
9394 tg3_netif_stop(tp);
9395
9396 tg3_full_lock(tp, 1);
9397
9398 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
9399 tp->write32_tx_mbox = tg3_write32_tx_mbox;
9400 tp->write32_rx_mbox = tg3_write_flush_reg32;
9401 tg3_flag_set(tp, MBOX_WRITE_REORDER);
9402 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
9403 }
9404
9405 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
9406 err = tg3_init_hw(tp, 1);
9407 if (err)
9408 goto out;
9409
9410 tg3_netif_start(tp);
9411
9412out:
9413 tg3_full_unlock(tp);
9414
9415 if (!err)
9416 tg3_phy_start(tp);
9417
9418 tg3_flag_clear(tp, RESET_TASK_PENDING);
9419}
9420
1da177e4
LT
9421#define TG3_STAT_ADD32(PSTAT, REG) \
9422do { u32 __val = tr32(REG); \
9423 (PSTAT)->low += __val; \
9424 if ((PSTAT)->low < __val) \
9425 (PSTAT)->high += 1; \
9426} while (0)
9427
9428static void tg3_periodic_fetch_stats(struct tg3 *tp)
9429{
9430 struct tg3_hw_stats *sp = tp->hw_stats;
9431
9432 if (!netif_carrier_ok(tp->dev))
9433 return;
9434
9435 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9436 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9437 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9438 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9439 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9440 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9441 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9442 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9443 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9444 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9445 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9446 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9447 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9448
9449 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9450 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9451 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9452 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9453 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9454 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9455 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9456 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9457 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9458 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9459 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9460 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9461 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9462 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9463
9464 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9465 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9466 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9467 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9468 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9469 } else {
9470 u32 val = tr32(HOSTCC_FLOW_ATTN);
9471 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9472 if (val) {
9473 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9474 sp->rx_discards.low += val;
9475 if (sp->rx_discards.low < val)
9476 sp->rx_discards.high += 1;
9477 }
9478 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9479 }
463d305b 9480 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9481}
9482
0e6cf6a9
MC
9483static void tg3_chk_missed_msi(struct tg3 *tp)
9484{
9485 u32 i;
9486
9487 for (i = 0; i < tp->irq_cnt; i++) {
9488 struct tg3_napi *tnapi = &tp->napi[i];
9489
9490 if (tg3_has_work(tnapi)) {
9491 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9492 tnapi->last_tx_cons == tnapi->tx_cons) {
9493 if (tnapi->chk_msi_cnt < 1) {
9494 tnapi->chk_msi_cnt++;
9495 return;
9496 }
7f230735 9497 tg3_msi(0, tnapi);
0e6cf6a9
MC
9498 }
9499 }
9500 tnapi->chk_msi_cnt = 0;
9501 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9502 tnapi->last_tx_cons = tnapi->tx_cons;
9503 }
9504}
9505
1da177e4
LT
9506static void tg3_timer(unsigned long __opaque)
9507{
9508 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9509
5b190624 9510 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9511 goto restart_timer;
9512
f47c11ee 9513 spin_lock(&tp->lock);
1da177e4 9514
0e6cf6a9 9515 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
55086ad9 9516 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
9517 tg3_chk_missed_msi(tp);
9518
63c3a66f 9519 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9520 /* All of this garbage is because when using non-tagged
9521 * IRQ status the mailbox/status_block protocol the chip
9522 * uses with the cpu is race prone.
9523 */
898a56f8 9524 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9525 tw32(GRC_LOCAL_CTRL,
9526 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9527 } else {
9528 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9529 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9530 }
1da177e4 9531
fac9b83e 9532 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9533 spin_unlock(&tp->lock);
db219973 9534 tg3_reset_task_schedule(tp);
5b190624 9535 goto restart_timer;
fac9b83e 9536 }
1da177e4
LT
9537 }
9538
1da177e4
LT
9539 /* This part only runs once per second. */
9540 if (!--tp->timer_counter) {
63c3a66f 9541 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9542 tg3_periodic_fetch_stats(tp);
9543
b0c5943f
MC
9544 if (tp->setlpicnt && !--tp->setlpicnt)
9545 tg3_phy_eee_enable(tp);
52b02d04 9546
63c3a66f 9547 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9548 u32 mac_stat;
9549 int phy_event;
9550
9551 mac_stat = tr32(MAC_STATUS);
9552
9553 phy_event = 0;
f07e9af3 9554 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9555 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9556 phy_event = 1;
9557 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9558 phy_event = 1;
9559
9560 if (phy_event)
9561 tg3_setup_phy(tp, 0);
63c3a66f 9562 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9563 u32 mac_stat = tr32(MAC_STATUS);
9564 int need_setup = 0;
9565
9566 if (netif_carrier_ok(tp->dev) &&
9567 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9568 need_setup = 1;
9569 }
be98da6a 9570 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9571 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9572 MAC_STATUS_SIGNAL_DET))) {
9573 need_setup = 1;
9574 }
9575 if (need_setup) {
3d3ebe74
MC
9576 if (!tp->serdes_counter) {
9577 tw32_f(MAC_MODE,
9578 (tp->mac_mode &
9579 ~MAC_MODE_PORT_MODE_MASK));
9580 udelay(40);
9581 tw32_f(MAC_MODE, tp->mac_mode);
9582 udelay(40);
9583 }
1da177e4
LT
9584 tg3_setup_phy(tp, 0);
9585 }
f07e9af3 9586 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9587 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9588 tg3_serdes_parallel_detect(tp);
57d8b880 9589 }
1da177e4
LT
9590
9591 tp->timer_counter = tp->timer_multiplier;
9592 }
9593
130b8e4d
MC
9594 /* Heartbeat is only sent once every 2 seconds.
9595 *
9596 * The heartbeat is to tell the ASF firmware that the host
9597 * driver is still alive. In the event that the OS crashes,
9598 * ASF needs to reset the hardware to free up the FIFO space
9599 * that may be filled with rx packets destined for the host.
9600 * If the FIFO is full, ASF will no longer function properly.
9601 *
9602 * Unintended resets have been reported on real time kernels
9603 * where the timer doesn't run on time. Netpoll will also have
9604 * same problem.
9605 *
9606 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9607 * to check the ring condition when the heartbeat is expiring
9608 * before doing the reset. This will prevent most unintended
9609 * resets.
9610 */
1da177e4 9611 if (!--tp->asf_counter) {
63c3a66f 9612 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9613 tg3_wait_for_event_ack(tp);
9614
bbadf503 9615 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9616 FWCMD_NICDRV_ALIVE3);
bbadf503 9617 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9618 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9619 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9620
9621 tg3_generate_fw_event(tp);
1da177e4
LT
9622 }
9623 tp->asf_counter = tp->asf_multiplier;
9624 }
9625
f47c11ee 9626 spin_unlock(&tp->lock);
1da177e4 9627
f475f163 9628restart_timer:
1da177e4
LT
9629 tp->timer.expires = jiffies + tp->timer_offset;
9630 add_timer(&tp->timer);
9631}
9632
4f125f42 9633static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9634{
7d12e780 9635 irq_handler_t fn;
fcfa0a32 9636 unsigned long flags;
4f125f42
MC
9637 char *name;
9638 struct tg3_napi *tnapi = &tp->napi[irq_num];
9639
9640 if (tp->irq_cnt == 1)
9641 name = tp->dev->name;
9642 else {
9643 name = &tnapi->irq_lbl[0];
9644 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9645 name[IFNAMSIZ-1] = 0;
9646 }
fcfa0a32 9647
63c3a66f 9648 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9649 fn = tg3_msi;
63c3a66f 9650 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9651 fn = tg3_msi_1shot;
ab392d2d 9652 flags = 0;
fcfa0a32
MC
9653 } else {
9654 fn = tg3_interrupt;
63c3a66f 9655 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9656 fn = tg3_interrupt_tagged;
ab392d2d 9657 flags = IRQF_SHARED;
fcfa0a32 9658 }
4f125f42
MC
9659
9660 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9661}
9662
7938109f
MC
9663static int tg3_test_interrupt(struct tg3 *tp)
9664{
09943a18 9665 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9666 struct net_device *dev = tp->dev;
b16250e3 9667 int err, i, intr_ok = 0;
f6eb9b1f 9668 u32 val;
7938109f 9669
d4bc3927
MC
9670 if (!netif_running(dev))
9671 return -ENODEV;
9672
7938109f
MC
9673 tg3_disable_ints(tp);
9674
4f125f42 9675 free_irq(tnapi->irq_vec, tnapi);
7938109f 9676
f6eb9b1f
MC
9677 /*
9678 * Turn off MSI one shot mode. Otherwise this test has no
9679 * observable way to know whether the interrupt was delivered.
9680 */
3aa1cdf8 9681 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9682 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9683 tw32(MSGINT_MODE, val);
9684 }
9685
4f125f42 9686 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9687 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9688 if (err)
9689 return err;
9690
898a56f8 9691 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9692 tg3_enable_ints(tp);
9693
9694 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9695 tnapi->coal_now);
7938109f
MC
9696
9697 for (i = 0; i < 5; i++) {
b16250e3
MC
9698 u32 int_mbox, misc_host_ctrl;
9699
898a56f8 9700 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9701 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9702
9703 if ((int_mbox != 0) ||
9704 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9705 intr_ok = 1;
7938109f 9706 break;
b16250e3
MC
9707 }
9708
3aa1cdf8
MC
9709 if (tg3_flag(tp, 57765_PLUS) &&
9710 tnapi->hw_status->status_tag != tnapi->last_tag)
9711 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9712
7938109f
MC
9713 msleep(10);
9714 }
9715
9716 tg3_disable_ints(tp);
9717
4f125f42 9718 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9719
4f125f42 9720 err = tg3_request_irq(tp, 0);
7938109f
MC
9721
9722 if (err)
9723 return err;
9724
f6eb9b1f
MC
9725 if (intr_ok) {
9726 /* Reenable MSI one shot mode. */
5b39de91 9727 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9728 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9729 tw32(MSGINT_MODE, val);
9730 }
7938109f 9731 return 0;
f6eb9b1f 9732 }
7938109f
MC
9733
9734 return -EIO;
9735}
9736
9737/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9738 * successfully restored
9739 */
9740static int tg3_test_msi(struct tg3 *tp)
9741{
7938109f
MC
9742 int err;
9743 u16 pci_cmd;
9744
63c3a66f 9745 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9746 return 0;
9747
9748 /* Turn off SERR reporting in case MSI terminates with Master
9749 * Abort.
9750 */
9751 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9752 pci_write_config_word(tp->pdev, PCI_COMMAND,
9753 pci_cmd & ~PCI_COMMAND_SERR);
9754
9755 err = tg3_test_interrupt(tp);
9756
9757 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9758
9759 if (!err)
9760 return 0;
9761
9762 /* other failures */
9763 if (err != -EIO)
9764 return err;
9765
9766 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9767 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9768 "to INTx mode. Please report this failure to the PCI "
9769 "maintainer and include system chipset information\n");
7938109f 9770
4f125f42 9771 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9772
7938109f
MC
9773 pci_disable_msi(tp->pdev);
9774
63c3a66f 9775 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9776 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9777
4f125f42 9778 err = tg3_request_irq(tp, 0);
7938109f
MC
9779 if (err)
9780 return err;
9781
9782 /* Need to reset the chip because the MSI cycle may have terminated
9783 * with Master Abort.
9784 */
f47c11ee 9785 tg3_full_lock(tp, 1);
7938109f 9786
944d980e 9787 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9788 err = tg3_init_hw(tp, 1);
7938109f 9789
f47c11ee 9790 tg3_full_unlock(tp);
7938109f
MC
9791
9792 if (err)
4f125f42 9793 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9794
9795 return err;
9796}
9797
9e9fd12d
MC
9798static int tg3_request_firmware(struct tg3 *tp)
9799{
9800 const __be32 *fw_data;
9801
9802 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9803 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9804 tp->fw_needed);
9e9fd12d
MC
9805 return -ENOENT;
9806 }
9807
9808 fw_data = (void *)tp->fw->data;
9809
9810 /* Firmware blob starts with version numbers, followed by
9811 * start address and _full_ length including BSS sections
9812 * (which must be longer than the actual data, of course
9813 */
9814
9815 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9816 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9817 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9818 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9819 release_firmware(tp->fw);
9820 tp->fw = NULL;
9821 return -EINVAL;
9822 }
9823
9824 /* We no longer need firmware; we have it. */
9825 tp->fw_needed = NULL;
9826 return 0;
9827}
9828
679563f4
MC
9829static bool tg3_enable_msix(struct tg3 *tp)
9830{
c3b5003b 9831 int i, rc;
679563f4
MC
9832 struct msix_entry msix_ent[tp->irq_max];
9833
c3b5003b
MC
9834 tp->irq_cnt = num_online_cpus();
9835 if (tp->irq_cnt > 1) {
9836 /* We want as many rx rings enabled as there are cpus.
9837 * In multiqueue MSI-X mode, the first MSI-X vector
9838 * only deals with link interrupts, etc, so we add
9839 * one to the number of vectors we are requesting.
9840 */
9841 tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
9842 }
679563f4
MC
9843
9844 for (i = 0; i < tp->irq_max; i++) {
9845 msix_ent[i].entry = i;
9846 msix_ent[i].vector = 0;
9847 }
9848
9849 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9850 if (rc < 0) {
9851 return false;
9852 } else if (rc != 0) {
679563f4
MC
9853 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9854 return false;
05dbe005
JP
9855 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9856 tp->irq_cnt, rc);
679563f4
MC
9857 tp->irq_cnt = rc;
9858 }
9859
9860 for (i = 0; i < tp->irq_max; i++)
9861 tp->napi[i].irq_vec = msix_ent[i].vector;
9862
2ddaad39
BH
9863 netif_set_real_num_tx_queues(tp->dev, 1);
9864 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9865 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9866 pci_disable_msix(tp->pdev);
9867 return false;
9868 }
b92b9040
MC
9869
9870 if (tp->irq_cnt > 1) {
63c3a66f 9871 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9872
9873 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9874 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9875 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9876 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9877 }
9878 }
2430b031 9879
679563f4
MC
9880 return true;
9881}
9882
07b0173c
MC
9883static void tg3_ints_init(struct tg3 *tp)
9884{
63c3a66f
JP
9885 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9886 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9887 /* All MSI supporting chips should support tagged
9888 * status. Assert that this is the case.
9889 */
5129c3a3
MC
9890 netdev_warn(tp->dev,
9891 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9892 goto defcfg;
07b0173c 9893 }
4f125f42 9894
63c3a66f
JP
9895 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9896 tg3_flag_set(tp, USING_MSIX);
9897 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9898 tg3_flag_set(tp, USING_MSI);
679563f4 9899
63c3a66f 9900 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9901 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9902 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9903 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9904 if (!tg3_flag(tp, 1SHOT_MSI))
9905 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9906 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9907 }
9908defcfg:
63c3a66f 9909 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9910 tp->irq_cnt = 1;
9911 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9912 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9913 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9914 }
07b0173c
MC
9915}
9916
9917static void tg3_ints_fini(struct tg3 *tp)
9918{
63c3a66f 9919 if (tg3_flag(tp, USING_MSIX))
679563f4 9920 pci_disable_msix(tp->pdev);
63c3a66f 9921 else if (tg3_flag(tp, USING_MSI))
679563f4 9922 pci_disable_msi(tp->pdev);
63c3a66f
JP
9923 tg3_flag_clear(tp, USING_MSI);
9924 tg3_flag_clear(tp, USING_MSIX);
9925 tg3_flag_clear(tp, ENABLE_RSS);
9926 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9927}
9928
1da177e4
LT
9929static int tg3_open(struct net_device *dev)
9930{
9931 struct tg3 *tp = netdev_priv(dev);
4f125f42 9932 int i, err;
1da177e4 9933
9e9fd12d
MC
9934 if (tp->fw_needed) {
9935 err = tg3_request_firmware(tp);
9936 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9937 if (err)
9938 return err;
9939 } else if (err) {
05dbe005 9940 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9941 tg3_flag_clear(tp, TSO_CAPABLE);
9942 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9943 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9944 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9945 }
9946 }
9947
c49a1561
MC
9948 netif_carrier_off(tp->dev);
9949
c866b7ea 9950 err = tg3_power_up(tp);
2f751b67 9951 if (err)
bc1c7567 9952 return err;
2f751b67
MC
9953
9954 tg3_full_lock(tp, 0);
bc1c7567 9955
1da177e4 9956 tg3_disable_ints(tp);
63c3a66f 9957 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9958
f47c11ee 9959 tg3_full_unlock(tp);
1da177e4 9960
679563f4
MC
9961 /*
9962 * Setup interrupts first so we know how
9963 * many NAPI resources to allocate
9964 */
9965 tg3_ints_init(tp);
9966
90415477 9967 tg3_rss_check_indir_tbl(tp);
bcebcc46 9968
1da177e4
LT
9969 /* The placement of this call is tied
9970 * to the setup and use of Host TX descriptors.
9971 */
9972 err = tg3_alloc_consistent(tp);
9973 if (err)
679563f4 9974 goto err_out1;
88b06bc2 9975
66cfd1bd
MC
9976 tg3_napi_init(tp);
9977
fed97810 9978 tg3_napi_enable(tp);
1da177e4 9979
4f125f42
MC
9980 for (i = 0; i < tp->irq_cnt; i++) {
9981 struct tg3_napi *tnapi = &tp->napi[i];
9982 err = tg3_request_irq(tp, i);
9983 if (err) {
5bc09186
MC
9984 for (i--; i >= 0; i--) {
9985 tnapi = &tp->napi[i];
4f125f42 9986 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
9987 }
9988 goto err_out2;
4f125f42
MC
9989 }
9990 }
1da177e4 9991
f47c11ee 9992 tg3_full_lock(tp, 0);
1da177e4 9993
8e7a22e3 9994 err = tg3_init_hw(tp, 1);
1da177e4 9995 if (err) {
944d980e 9996 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9997 tg3_free_rings(tp);
9998 } else {
0e6cf6a9 9999 if (tg3_flag(tp, TAGGED_STATUS) &&
55086ad9
MC
10000 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
10001 !tg3_flag(tp, 57765_CLASS))
fac9b83e
DM
10002 tp->timer_offset = HZ;
10003 else
10004 tp->timer_offset = HZ / 10;
10005
10006 BUG_ON(tp->timer_offset > HZ);
10007 tp->timer_counter = tp->timer_multiplier =
10008 (HZ / tp->timer_offset);
10009 tp->asf_counter = tp->asf_multiplier =
28fbef78 10010 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
10011
10012 init_timer(&tp->timer);
10013 tp->timer.expires = jiffies + tp->timer_offset;
10014 tp->timer.data = (unsigned long) tp;
10015 tp->timer.function = tg3_timer;
1da177e4
LT
10016 }
10017
f47c11ee 10018 tg3_full_unlock(tp);
1da177e4 10019
07b0173c 10020 if (err)
679563f4 10021 goto err_out3;
1da177e4 10022
63c3a66f 10023 if (tg3_flag(tp, USING_MSI)) {
7938109f 10024 err = tg3_test_msi(tp);
fac9b83e 10025
7938109f 10026 if (err) {
f47c11ee 10027 tg3_full_lock(tp, 0);
944d980e 10028 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 10029 tg3_free_rings(tp);
f47c11ee 10030 tg3_full_unlock(tp);
7938109f 10031
679563f4 10032 goto err_out2;
7938109f 10033 }
fcfa0a32 10034
63c3a66f 10035 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 10036 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 10037
f6eb9b1f
MC
10038 tw32(PCIE_TRANSACTION_CFG,
10039 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 10040 }
7938109f
MC
10041 }
10042
b02fd9e3
MC
10043 tg3_phy_start(tp);
10044
f47c11ee 10045 tg3_full_lock(tp, 0);
1da177e4 10046
7938109f 10047 add_timer(&tp->timer);
63c3a66f 10048 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
10049 tg3_enable_ints(tp);
10050
f47c11ee 10051 tg3_full_unlock(tp);
1da177e4 10052
fe5f5787 10053 netif_tx_start_all_queues(dev);
1da177e4 10054
06c03c02
MB
10055 /*
10056 * Reset loopback feature if it was turned on while the device was down
10057 * make sure that it's installed properly now.
10058 */
10059 if (dev->features & NETIF_F_LOOPBACK)
10060 tg3_set_loopback(dev, dev->features);
10061
1da177e4 10062 return 0;
07b0173c 10063
679563f4 10064err_out3:
4f125f42
MC
10065 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10066 struct tg3_napi *tnapi = &tp->napi[i];
10067 free_irq(tnapi->irq_vec, tnapi);
10068 }
07b0173c 10069
679563f4 10070err_out2:
fed97810 10071 tg3_napi_disable(tp);
66cfd1bd 10072 tg3_napi_fini(tp);
07b0173c 10073 tg3_free_consistent(tp);
679563f4
MC
10074
10075err_out1:
10076 tg3_ints_fini(tp);
cd0d7228
MC
10077 tg3_frob_aux_power(tp, false);
10078 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 10079 return err;
1da177e4
LT
10080}
10081
1da177e4
LT
10082static int tg3_close(struct net_device *dev)
10083{
4f125f42 10084 int i;
1da177e4
LT
10085 struct tg3 *tp = netdev_priv(dev);
10086
fed97810 10087 tg3_napi_disable(tp);
db219973 10088 tg3_reset_task_cancel(tp);
7faa006f 10089
fe5f5787 10090 netif_tx_stop_all_queues(dev);
1da177e4
LT
10091
10092 del_timer_sync(&tp->timer);
10093
24bb4fb6
MC
10094 tg3_phy_stop(tp);
10095
f47c11ee 10096 tg3_full_lock(tp, 1);
1da177e4
LT
10097
10098 tg3_disable_ints(tp);
10099
944d980e 10100 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10101 tg3_free_rings(tp);
63c3a66f 10102 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 10103
f47c11ee 10104 tg3_full_unlock(tp);
1da177e4 10105
4f125f42
MC
10106 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10107 struct tg3_napi *tnapi = &tp->napi[i];
10108 free_irq(tnapi->irq_vec, tnapi);
10109 }
07b0173c
MC
10110
10111 tg3_ints_fini(tp);
1da177e4 10112
92feeabf
MC
10113 /* Clear stats across close / open calls */
10114 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
10115 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 10116
66cfd1bd
MC
10117 tg3_napi_fini(tp);
10118
1da177e4
LT
10119 tg3_free_consistent(tp);
10120
c866b7ea 10121 tg3_power_down(tp);
bc1c7567
MC
10122
10123 netif_carrier_off(tp->dev);
10124
1da177e4
LT
10125 return 0;
10126}
10127
511d2224 10128static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
10129{
10130 return ((u64)val->high << 32) | ((u64)val->low);
10131}
10132
511d2224 10133static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
10134{
10135 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10136
f07e9af3 10137 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
10138 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
10139 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
10140 u32 val;
10141
f47c11ee 10142 spin_lock_bh(&tp->lock);
569a5df8
MC
10143 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
10144 tg3_writephy(tp, MII_TG3_TEST1,
10145 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10146 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
10147 } else
10148 val = 0;
f47c11ee 10149 spin_unlock_bh(&tp->lock);
1da177e4
LT
10150
10151 tp->phy_crc_errors += val;
10152
10153 return tp->phy_crc_errors;
10154 }
10155
10156 return get_stat64(&hw_stats->rx_fcs_errors);
10157}
10158
10159#define ESTAT_ADD(member) \
10160 estats->member = old_estats->member + \
511d2224 10161 get_stat64(&hw_stats->member)
1da177e4 10162
0e6c9da3
MC
10163static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp,
10164 struct tg3_ethtool_stats *estats)
1da177e4 10165{
1da177e4
LT
10166 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
10167 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10168
1da177e4
LT
10169 ESTAT_ADD(rx_octets);
10170 ESTAT_ADD(rx_fragments);
10171 ESTAT_ADD(rx_ucast_packets);
10172 ESTAT_ADD(rx_mcast_packets);
10173 ESTAT_ADD(rx_bcast_packets);
10174 ESTAT_ADD(rx_fcs_errors);
10175 ESTAT_ADD(rx_align_errors);
10176 ESTAT_ADD(rx_xon_pause_rcvd);
10177 ESTAT_ADD(rx_xoff_pause_rcvd);
10178 ESTAT_ADD(rx_mac_ctrl_rcvd);
10179 ESTAT_ADD(rx_xoff_entered);
10180 ESTAT_ADD(rx_frame_too_long_errors);
10181 ESTAT_ADD(rx_jabbers);
10182 ESTAT_ADD(rx_undersize_packets);
10183 ESTAT_ADD(rx_in_length_errors);
10184 ESTAT_ADD(rx_out_length_errors);
10185 ESTAT_ADD(rx_64_or_less_octet_packets);
10186 ESTAT_ADD(rx_65_to_127_octet_packets);
10187 ESTAT_ADD(rx_128_to_255_octet_packets);
10188 ESTAT_ADD(rx_256_to_511_octet_packets);
10189 ESTAT_ADD(rx_512_to_1023_octet_packets);
10190 ESTAT_ADD(rx_1024_to_1522_octet_packets);
10191 ESTAT_ADD(rx_1523_to_2047_octet_packets);
10192 ESTAT_ADD(rx_2048_to_4095_octet_packets);
10193 ESTAT_ADD(rx_4096_to_8191_octet_packets);
10194 ESTAT_ADD(rx_8192_to_9022_octet_packets);
10195
10196 ESTAT_ADD(tx_octets);
10197 ESTAT_ADD(tx_collisions);
10198 ESTAT_ADD(tx_xon_sent);
10199 ESTAT_ADD(tx_xoff_sent);
10200 ESTAT_ADD(tx_flow_control);
10201 ESTAT_ADD(tx_mac_errors);
10202 ESTAT_ADD(tx_single_collisions);
10203 ESTAT_ADD(tx_mult_collisions);
10204 ESTAT_ADD(tx_deferred);
10205 ESTAT_ADD(tx_excessive_collisions);
10206 ESTAT_ADD(tx_late_collisions);
10207 ESTAT_ADD(tx_collide_2times);
10208 ESTAT_ADD(tx_collide_3times);
10209 ESTAT_ADD(tx_collide_4times);
10210 ESTAT_ADD(tx_collide_5times);
10211 ESTAT_ADD(tx_collide_6times);
10212 ESTAT_ADD(tx_collide_7times);
10213 ESTAT_ADD(tx_collide_8times);
10214 ESTAT_ADD(tx_collide_9times);
10215 ESTAT_ADD(tx_collide_10times);
10216 ESTAT_ADD(tx_collide_11times);
10217 ESTAT_ADD(tx_collide_12times);
10218 ESTAT_ADD(tx_collide_13times);
10219 ESTAT_ADD(tx_collide_14times);
10220 ESTAT_ADD(tx_collide_15times);
10221 ESTAT_ADD(tx_ucast_packets);
10222 ESTAT_ADD(tx_mcast_packets);
10223 ESTAT_ADD(tx_bcast_packets);
10224 ESTAT_ADD(tx_carrier_sense_errors);
10225 ESTAT_ADD(tx_discards);
10226 ESTAT_ADD(tx_errors);
10227
10228 ESTAT_ADD(dma_writeq_full);
10229 ESTAT_ADD(dma_write_prioq_full);
10230 ESTAT_ADD(rxbds_empty);
10231 ESTAT_ADD(rx_discards);
10232 ESTAT_ADD(rx_errors);
10233 ESTAT_ADD(rx_threshold_hit);
10234
10235 ESTAT_ADD(dma_readq_full);
10236 ESTAT_ADD(dma_read_prioq_full);
10237 ESTAT_ADD(tx_comp_queue_full);
10238
10239 ESTAT_ADD(ring_set_send_prod_index);
10240 ESTAT_ADD(ring_status_update);
10241 ESTAT_ADD(nic_irqs);
10242 ESTAT_ADD(nic_avoided_irqs);
10243 ESTAT_ADD(nic_tx_threshold_hit);
10244
4452d099
MC
10245 ESTAT_ADD(mbuf_lwm_thresh_hit);
10246
1da177e4
LT
10247 return estats;
10248}
10249
511d2224
ED
10250static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
10251 struct rtnl_link_stats64 *stats)
1da177e4
LT
10252{
10253 struct tg3 *tp = netdev_priv(dev);
511d2224 10254 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
10255 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10256
10257 if (!hw_stats)
10258 return old_stats;
10259
10260 stats->rx_packets = old_stats->rx_packets +
10261 get_stat64(&hw_stats->rx_ucast_packets) +
10262 get_stat64(&hw_stats->rx_mcast_packets) +
10263 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 10264
1da177e4
LT
10265 stats->tx_packets = old_stats->tx_packets +
10266 get_stat64(&hw_stats->tx_ucast_packets) +
10267 get_stat64(&hw_stats->tx_mcast_packets) +
10268 get_stat64(&hw_stats->tx_bcast_packets);
10269
10270 stats->rx_bytes = old_stats->rx_bytes +
10271 get_stat64(&hw_stats->rx_octets);
10272 stats->tx_bytes = old_stats->tx_bytes +
10273 get_stat64(&hw_stats->tx_octets);
10274
10275 stats->rx_errors = old_stats->rx_errors +
4f63b877 10276 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
10277 stats->tx_errors = old_stats->tx_errors +
10278 get_stat64(&hw_stats->tx_errors) +
10279 get_stat64(&hw_stats->tx_mac_errors) +
10280 get_stat64(&hw_stats->tx_carrier_sense_errors) +
10281 get_stat64(&hw_stats->tx_discards);
10282
10283 stats->multicast = old_stats->multicast +
10284 get_stat64(&hw_stats->rx_mcast_packets);
10285 stats->collisions = old_stats->collisions +
10286 get_stat64(&hw_stats->tx_collisions);
10287
10288 stats->rx_length_errors = old_stats->rx_length_errors +
10289 get_stat64(&hw_stats->rx_frame_too_long_errors) +
10290 get_stat64(&hw_stats->rx_undersize_packets);
10291
10292 stats->rx_over_errors = old_stats->rx_over_errors +
10293 get_stat64(&hw_stats->rxbds_empty);
10294 stats->rx_frame_errors = old_stats->rx_frame_errors +
10295 get_stat64(&hw_stats->rx_align_errors);
10296 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
10297 get_stat64(&hw_stats->tx_discards);
10298 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
10299 get_stat64(&hw_stats->tx_carrier_sense_errors);
10300
10301 stats->rx_crc_errors = old_stats->rx_crc_errors +
10302 calc_crc_errors(tp);
10303
4f63b877
JL
10304 stats->rx_missed_errors = old_stats->rx_missed_errors +
10305 get_stat64(&hw_stats->rx_discards);
10306
b0057c51 10307 stats->rx_dropped = tp->rx_dropped;
48855432 10308 stats->tx_dropped = tp->tx_dropped;
b0057c51 10309
1da177e4
LT
10310 return stats;
10311}
10312
1da177e4
LT
10313static int tg3_get_regs_len(struct net_device *dev)
10314{
97bd8e49 10315 return TG3_REG_BLK_SIZE;
1da177e4
LT
10316}
10317
10318static void tg3_get_regs(struct net_device *dev,
10319 struct ethtool_regs *regs, void *_p)
10320{
1da177e4 10321 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10322
10323 regs->version = 0;
10324
97bd8e49 10325 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10326
80096068 10327 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10328 return;
10329
f47c11ee 10330 tg3_full_lock(tp, 0);
1da177e4 10331
97bd8e49 10332 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10333
f47c11ee 10334 tg3_full_unlock(tp);
1da177e4
LT
10335}
10336
10337static int tg3_get_eeprom_len(struct net_device *dev)
10338{
10339 struct tg3 *tp = netdev_priv(dev);
10340
10341 return tp->nvram_size;
10342}
10343
1da177e4
LT
10344static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10345{
10346 struct tg3 *tp = netdev_priv(dev);
10347 int ret;
10348 u8 *pd;
b9fc7dc5 10349 u32 i, offset, len, b_offset, b_count;
a9dc529d 10350 __be32 val;
1da177e4 10351
63c3a66f 10352 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10353 return -EINVAL;
10354
80096068 10355 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10356 return -EAGAIN;
10357
1da177e4
LT
10358 offset = eeprom->offset;
10359 len = eeprom->len;
10360 eeprom->len = 0;
10361
10362 eeprom->magic = TG3_EEPROM_MAGIC;
10363
10364 if (offset & 3) {
10365 /* adjustments to start on required 4 byte boundary */
10366 b_offset = offset & 3;
10367 b_count = 4 - b_offset;
10368 if (b_count > len) {
10369 /* i.e. offset=1 len=2 */
10370 b_count = len;
10371 }
a9dc529d 10372 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10373 if (ret)
10374 return ret;
be98da6a 10375 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10376 len -= b_count;
10377 offset += b_count;
c6cdf436 10378 eeprom->len += b_count;
1da177e4
LT
10379 }
10380
25985edc 10381 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10382 pd = &data[eeprom->len];
10383 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10384 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10385 if (ret) {
10386 eeprom->len += i;
10387 return ret;
10388 }
1da177e4
LT
10389 memcpy(pd + i, &val, 4);
10390 }
10391 eeprom->len += i;
10392
10393 if (len & 3) {
10394 /* read last bytes not ending on 4 byte boundary */
10395 pd = &data[eeprom->len];
10396 b_count = len & 3;
10397 b_offset = offset + len - b_count;
a9dc529d 10398 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10399 if (ret)
10400 return ret;
b9fc7dc5 10401 memcpy(pd, &val, b_count);
1da177e4
LT
10402 eeprom->len += b_count;
10403 }
10404 return 0;
10405}
10406
1da177e4
LT
10407static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10408{
10409 struct tg3 *tp = netdev_priv(dev);
10410 int ret;
b9fc7dc5 10411 u32 offset, len, b_offset, odd_len;
1da177e4 10412 u8 *buf;
a9dc529d 10413 __be32 start, end;
1da177e4 10414
80096068 10415 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10416 return -EAGAIN;
10417
63c3a66f 10418 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10419 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10420 return -EINVAL;
10421
10422 offset = eeprom->offset;
10423 len = eeprom->len;
10424
10425 if ((b_offset = (offset & 3))) {
10426 /* adjustments to start on required 4 byte boundary */
a9dc529d 10427 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10428 if (ret)
10429 return ret;
1da177e4
LT
10430 len += b_offset;
10431 offset &= ~3;
1c8594b4
MC
10432 if (len < 4)
10433 len = 4;
1da177e4
LT
10434 }
10435
10436 odd_len = 0;
1c8594b4 10437 if (len & 3) {
1da177e4
LT
10438 /* adjustments to end on required 4 byte boundary */
10439 odd_len = 1;
10440 len = (len + 3) & ~3;
a9dc529d 10441 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10442 if (ret)
10443 return ret;
1da177e4
LT
10444 }
10445
10446 buf = data;
10447 if (b_offset || odd_len) {
10448 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10449 if (!buf)
1da177e4
LT
10450 return -ENOMEM;
10451 if (b_offset)
10452 memcpy(buf, &start, 4);
10453 if (odd_len)
10454 memcpy(buf+len-4, &end, 4);
10455 memcpy(buf + b_offset, data, eeprom->len);
10456 }
10457
10458 ret = tg3_nvram_write_block(tp, offset, len, buf);
10459
10460 if (buf != data)
10461 kfree(buf);
10462
10463 return ret;
10464}
10465
10466static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10467{
b02fd9e3
MC
10468 struct tg3 *tp = netdev_priv(dev);
10469
63c3a66f 10470 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10471 struct phy_device *phydev;
f07e9af3 10472 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10473 return -EAGAIN;
3f0e3ad7
MC
10474 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10475 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10476 }
6aa20a22 10477
1da177e4
LT
10478 cmd->supported = (SUPPORTED_Autoneg);
10479
f07e9af3 10480 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10481 cmd->supported |= (SUPPORTED_1000baseT_Half |
10482 SUPPORTED_1000baseT_Full);
10483
f07e9af3 10484 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10485 cmd->supported |= (SUPPORTED_100baseT_Half |
10486 SUPPORTED_100baseT_Full |
10487 SUPPORTED_10baseT_Half |
10488 SUPPORTED_10baseT_Full |
3bebab59 10489 SUPPORTED_TP);
ef348144
KK
10490 cmd->port = PORT_TP;
10491 } else {
1da177e4 10492 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10493 cmd->port = PORT_FIBRE;
10494 }
6aa20a22 10495
1da177e4 10496 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10497 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10498 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10499 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10500 cmd->advertising |= ADVERTISED_Pause;
10501 } else {
10502 cmd->advertising |= ADVERTISED_Pause |
10503 ADVERTISED_Asym_Pause;
10504 }
10505 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10506 cmd->advertising |= ADVERTISED_Asym_Pause;
10507 }
10508 }
859edb26 10509 if (netif_running(dev) && netif_carrier_ok(dev)) {
70739497 10510 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10511 cmd->duplex = tp->link_config.active_duplex;
859edb26 10512 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
10513 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10514 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10515 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10516 else
10517 cmd->eth_tp_mdix = ETH_TP_MDI;
10518 }
64c22182 10519 } else {
70739497 10520 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10521 cmd->duplex = DUPLEX_INVALID;
e348c5e7 10522 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10523 }
882e9793 10524 cmd->phy_address = tp->phy_addr;
7e5856bd 10525 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10526 cmd->autoneg = tp->link_config.autoneg;
10527 cmd->maxtxpkt = 0;
10528 cmd->maxrxpkt = 0;
10529 return 0;
10530}
6aa20a22 10531
1da177e4
LT
10532static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10533{
10534 struct tg3 *tp = netdev_priv(dev);
25db0338 10535 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10536
63c3a66f 10537 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10538 struct phy_device *phydev;
f07e9af3 10539 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10540 return -EAGAIN;
3f0e3ad7
MC
10541 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10542 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10543 }
10544
7e5856bd
MC
10545 if (cmd->autoneg != AUTONEG_ENABLE &&
10546 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10547 return -EINVAL;
7e5856bd
MC
10548
10549 if (cmd->autoneg == AUTONEG_DISABLE &&
10550 cmd->duplex != DUPLEX_FULL &&
10551 cmd->duplex != DUPLEX_HALF)
37ff238d 10552 return -EINVAL;
1da177e4 10553
7e5856bd
MC
10554 if (cmd->autoneg == AUTONEG_ENABLE) {
10555 u32 mask = ADVERTISED_Autoneg |
10556 ADVERTISED_Pause |
10557 ADVERTISED_Asym_Pause;
10558
f07e9af3 10559 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10560 mask |= ADVERTISED_1000baseT_Half |
10561 ADVERTISED_1000baseT_Full;
10562
f07e9af3 10563 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10564 mask |= ADVERTISED_100baseT_Half |
10565 ADVERTISED_100baseT_Full |
10566 ADVERTISED_10baseT_Half |
10567 ADVERTISED_10baseT_Full |
10568 ADVERTISED_TP;
10569 else
10570 mask |= ADVERTISED_FIBRE;
10571
10572 if (cmd->advertising & ~mask)
10573 return -EINVAL;
10574
10575 mask &= (ADVERTISED_1000baseT_Half |
10576 ADVERTISED_1000baseT_Full |
10577 ADVERTISED_100baseT_Half |
10578 ADVERTISED_100baseT_Full |
10579 ADVERTISED_10baseT_Half |
10580 ADVERTISED_10baseT_Full);
10581
10582 cmd->advertising &= mask;
10583 } else {
f07e9af3 10584 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10585 if (speed != SPEED_1000)
7e5856bd
MC
10586 return -EINVAL;
10587
10588 if (cmd->duplex != DUPLEX_FULL)
10589 return -EINVAL;
10590 } else {
25db0338
DD
10591 if (speed != SPEED_100 &&
10592 speed != SPEED_10)
7e5856bd
MC
10593 return -EINVAL;
10594 }
10595 }
10596
f47c11ee 10597 tg3_full_lock(tp, 0);
1da177e4
LT
10598
10599 tp->link_config.autoneg = cmd->autoneg;
10600 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10601 tp->link_config.advertising = (cmd->advertising |
10602 ADVERTISED_Autoneg);
1da177e4
LT
10603 tp->link_config.speed = SPEED_INVALID;
10604 tp->link_config.duplex = DUPLEX_INVALID;
10605 } else {
10606 tp->link_config.advertising = 0;
25db0338 10607 tp->link_config.speed = speed;
1da177e4 10608 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10609 }
6aa20a22 10610
24fcad6b
MC
10611 tp->link_config.orig_speed = tp->link_config.speed;
10612 tp->link_config.orig_duplex = tp->link_config.duplex;
10613 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10614
1da177e4
LT
10615 if (netif_running(dev))
10616 tg3_setup_phy(tp, 1);
10617
f47c11ee 10618 tg3_full_unlock(tp);
6aa20a22 10619
1da177e4
LT
10620 return 0;
10621}
6aa20a22 10622
1da177e4
LT
10623static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10624{
10625 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10626
68aad78c
RJ
10627 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10628 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10629 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10630 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10631}
6aa20a22 10632
1da177e4
LT
10633static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10634{
10635 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10636
63c3a66f 10637 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10638 wol->supported = WAKE_MAGIC;
10639 else
10640 wol->supported = 0;
1da177e4 10641 wol->wolopts = 0;
63c3a66f 10642 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10643 wol->wolopts = WAKE_MAGIC;
10644 memset(&wol->sopass, 0, sizeof(wol->sopass));
10645}
6aa20a22 10646
1da177e4
LT
10647static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10648{
10649 struct tg3 *tp = netdev_priv(dev);
12dac075 10650 struct device *dp = &tp->pdev->dev;
6aa20a22 10651
1da177e4
LT
10652 if (wol->wolopts & ~WAKE_MAGIC)
10653 return -EINVAL;
10654 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10655 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10656 return -EINVAL;
6aa20a22 10657
f2dc0d18
RW
10658 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10659
f47c11ee 10660 spin_lock_bh(&tp->lock);
f2dc0d18 10661 if (device_may_wakeup(dp))
63c3a66f 10662 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10663 else
63c3a66f 10664 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10665 spin_unlock_bh(&tp->lock);
6aa20a22 10666
1da177e4
LT
10667 return 0;
10668}
6aa20a22 10669
1da177e4
LT
10670static u32 tg3_get_msglevel(struct net_device *dev)
10671{
10672 struct tg3 *tp = netdev_priv(dev);
10673 return tp->msg_enable;
10674}
6aa20a22 10675
1da177e4
LT
10676static void tg3_set_msglevel(struct net_device *dev, u32 value)
10677{
10678 struct tg3 *tp = netdev_priv(dev);
10679 tp->msg_enable = value;
10680}
6aa20a22 10681
1da177e4
LT
10682static int tg3_nway_reset(struct net_device *dev)
10683{
10684 struct tg3 *tp = netdev_priv(dev);
1da177e4 10685 int r;
6aa20a22 10686
1da177e4
LT
10687 if (!netif_running(dev))
10688 return -EAGAIN;
10689
f07e9af3 10690 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10691 return -EINVAL;
10692
63c3a66f 10693 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10694 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10695 return -EAGAIN;
3f0e3ad7 10696 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10697 } else {
10698 u32 bmcr;
10699
10700 spin_lock_bh(&tp->lock);
10701 r = -EINVAL;
10702 tg3_readphy(tp, MII_BMCR, &bmcr);
10703 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10704 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10705 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10706 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10707 BMCR_ANENABLE);
10708 r = 0;
10709 }
10710 spin_unlock_bh(&tp->lock);
1da177e4 10711 }
6aa20a22 10712
1da177e4
LT
10713 return r;
10714}
6aa20a22 10715
1da177e4
LT
10716static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10717{
10718 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10719
2c49a44d 10720 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10721 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10722 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10723 else
10724 ering->rx_jumbo_max_pending = 0;
10725
10726 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10727
10728 ering->rx_pending = tp->rx_pending;
63c3a66f 10729 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10730 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10731 else
10732 ering->rx_jumbo_pending = 0;
10733
f3f3f27e 10734 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10735}
6aa20a22 10736
1da177e4
LT
10737static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10738{
10739 struct tg3 *tp = netdev_priv(dev);
646c9edd 10740 int i, irq_sync = 0, err = 0;
6aa20a22 10741
2c49a44d
MC
10742 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10743 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10744 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10745 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10746 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10747 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10748 return -EINVAL;
6aa20a22 10749
bbe832c0 10750 if (netif_running(dev)) {
b02fd9e3 10751 tg3_phy_stop(tp);
1da177e4 10752 tg3_netif_stop(tp);
bbe832c0
MC
10753 irq_sync = 1;
10754 }
1da177e4 10755
bbe832c0 10756 tg3_full_lock(tp, irq_sync);
6aa20a22 10757
1da177e4
LT
10758 tp->rx_pending = ering->rx_pending;
10759
63c3a66f 10760 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10761 tp->rx_pending > 63)
10762 tp->rx_pending = 63;
10763 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10764
6fd45cb8 10765 for (i = 0; i < tp->irq_max; i++)
646c9edd 10766 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10767
10768 if (netif_running(dev)) {
944d980e 10769 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10770 err = tg3_restart_hw(tp, 1);
10771 if (!err)
10772 tg3_netif_start(tp);
1da177e4
LT
10773 }
10774
f47c11ee 10775 tg3_full_unlock(tp);
6aa20a22 10776
b02fd9e3
MC
10777 if (irq_sync && !err)
10778 tg3_phy_start(tp);
10779
b9ec6c1b 10780 return err;
1da177e4 10781}
6aa20a22 10782
1da177e4
LT
10783static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10784{
10785 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10786
63c3a66f 10787 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10788
4a2db503 10789 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
10790 epause->rx_pause = 1;
10791 else
10792 epause->rx_pause = 0;
10793
4a2db503 10794 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
10795 epause->tx_pause = 1;
10796 else
10797 epause->tx_pause = 0;
1da177e4 10798}
6aa20a22 10799
1da177e4
LT
10800static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10801{
10802 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10803 int err = 0;
6aa20a22 10804
63c3a66f 10805 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10806 u32 newadv;
10807 struct phy_device *phydev;
1da177e4 10808
2712168f 10809 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10810
2712168f
MC
10811 if (!(phydev->supported & SUPPORTED_Pause) ||
10812 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10813 (epause->rx_pause != epause->tx_pause)))
2712168f 10814 return -EINVAL;
1da177e4 10815
2712168f
MC
10816 tp->link_config.flowctrl = 0;
10817 if (epause->rx_pause) {
10818 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10819
10820 if (epause->tx_pause) {
10821 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10822 newadv = ADVERTISED_Pause;
b02fd9e3 10823 } else
2712168f
MC
10824 newadv = ADVERTISED_Pause |
10825 ADVERTISED_Asym_Pause;
10826 } else if (epause->tx_pause) {
10827 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10828 newadv = ADVERTISED_Asym_Pause;
10829 } else
10830 newadv = 0;
10831
10832 if (epause->autoneg)
63c3a66f 10833 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10834 else
63c3a66f 10835 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10836
f07e9af3 10837 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10838 u32 oldadv = phydev->advertising &
10839 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10840 if (oldadv != newadv) {
10841 phydev->advertising &=
10842 ~(ADVERTISED_Pause |
10843 ADVERTISED_Asym_Pause);
10844 phydev->advertising |= newadv;
10845 if (phydev->autoneg) {
10846 /*
10847 * Always renegotiate the link to
10848 * inform our link partner of our
10849 * flow control settings, even if the
10850 * flow control is forced. Let
10851 * tg3_adjust_link() do the final
10852 * flow control setup.
10853 */
10854 return phy_start_aneg(phydev);
b02fd9e3 10855 }
b02fd9e3 10856 }
b02fd9e3 10857
2712168f 10858 if (!epause->autoneg)
b02fd9e3 10859 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10860 } else {
10861 tp->link_config.orig_advertising &=
10862 ~(ADVERTISED_Pause |
10863 ADVERTISED_Asym_Pause);
10864 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10865 }
10866 } else {
10867 int irq_sync = 0;
10868
10869 if (netif_running(dev)) {
10870 tg3_netif_stop(tp);
10871 irq_sync = 1;
10872 }
10873
10874 tg3_full_lock(tp, irq_sync);
10875
10876 if (epause->autoneg)
63c3a66f 10877 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10878 else
63c3a66f 10879 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10880 if (epause->rx_pause)
e18ce346 10881 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10882 else
e18ce346 10883 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10884 if (epause->tx_pause)
e18ce346 10885 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10886 else
e18ce346 10887 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10888
10889 if (netif_running(dev)) {
10890 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10891 err = tg3_restart_hw(tp, 1);
10892 if (!err)
10893 tg3_netif_start(tp);
10894 }
10895
10896 tg3_full_unlock(tp);
10897 }
6aa20a22 10898
b9ec6c1b 10899 return err;
1da177e4 10900}
6aa20a22 10901
de6f31eb 10902static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10903{
b9f2c044
JG
10904 switch (sset) {
10905 case ETH_SS_TEST:
10906 return TG3_NUM_TEST;
10907 case ETH_SS_STATS:
10908 return TG3_NUM_STATS;
10909 default:
10910 return -EOPNOTSUPP;
10911 }
4cafd3f5
MC
10912}
10913
90415477
MC
10914static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
10915 u32 *rules __always_unused)
10916{
10917 struct tg3 *tp = netdev_priv(dev);
10918
10919 if (!tg3_flag(tp, SUPPORT_MSIX))
10920 return -EOPNOTSUPP;
10921
10922 switch (info->cmd) {
10923 case ETHTOOL_GRXRINGS:
10924 if (netif_running(tp->dev))
10925 info->data = tp->irq_cnt;
10926 else {
10927 info->data = num_online_cpus();
10928 if (info->data > TG3_IRQ_MAX_VECS_RSS)
10929 info->data = TG3_IRQ_MAX_VECS_RSS;
10930 }
10931
10932 /* The first interrupt vector only
10933 * handles link interrupts.
10934 */
10935 info->data -= 1;
10936 return 0;
10937
10938 default:
10939 return -EOPNOTSUPP;
10940 }
10941}
10942
10943static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
10944{
10945 u32 size = 0;
10946 struct tg3 *tp = netdev_priv(dev);
10947
10948 if (tg3_flag(tp, SUPPORT_MSIX))
10949 size = TG3_RSS_INDIR_TBL_SIZE;
10950
10951 return size;
10952}
10953
10954static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
10955{
10956 struct tg3 *tp = netdev_priv(dev);
10957 int i;
10958
10959 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10960 indir[i] = tp->rss_ind_tbl[i];
10961
10962 return 0;
10963}
10964
10965static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
10966{
10967 struct tg3 *tp = netdev_priv(dev);
10968 size_t i;
10969
10970 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10971 tp->rss_ind_tbl[i] = indir[i];
10972
10973 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
10974 return 0;
10975
10976 /* It is legal to write the indirection
10977 * table while the device is running.
10978 */
10979 tg3_full_lock(tp, 0);
10980 tg3_rss_write_indir_tbl(tp);
10981 tg3_full_unlock(tp);
10982
10983 return 0;
10984}
10985
de6f31eb 10986static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10987{
10988 switch (stringset) {
10989 case ETH_SS_STATS:
10990 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10991 break;
4cafd3f5
MC
10992 case ETH_SS_TEST:
10993 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10994 break;
1da177e4
LT
10995 default:
10996 WARN_ON(1); /* we need a WARN() */
10997 break;
10998 }
10999}
11000
81b8709c 11001static int tg3_set_phys_id(struct net_device *dev,
11002 enum ethtool_phys_id_state state)
4009a93d
MC
11003{
11004 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
11005
11006 if (!netif_running(tp->dev))
11007 return -EAGAIN;
11008
81b8709c 11009 switch (state) {
11010 case ETHTOOL_ID_ACTIVE:
fce55922 11011 return 1; /* cycle on/off once per second */
4009a93d 11012
81b8709c 11013 case ETHTOOL_ID_ON:
11014 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11015 LED_CTRL_1000MBPS_ON |
11016 LED_CTRL_100MBPS_ON |
11017 LED_CTRL_10MBPS_ON |
11018 LED_CTRL_TRAFFIC_OVERRIDE |
11019 LED_CTRL_TRAFFIC_BLINK |
11020 LED_CTRL_TRAFFIC_LED);
11021 break;
6aa20a22 11022
81b8709c 11023 case ETHTOOL_ID_OFF:
11024 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11025 LED_CTRL_TRAFFIC_OVERRIDE);
11026 break;
4009a93d 11027
81b8709c 11028 case ETHTOOL_ID_INACTIVE:
11029 tw32(MAC_LED_CTRL, tp->led_ctrl);
11030 break;
4009a93d 11031 }
81b8709c 11032
4009a93d
MC
11033 return 0;
11034}
11035
de6f31eb 11036static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
11037 struct ethtool_stats *estats, u64 *tmp_stats)
11038{
11039 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 11040
b546e46f
MC
11041 if (tp->hw_stats)
11042 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
11043 else
11044 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
11045}
11046
535a490e 11047static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
11048{
11049 int i;
11050 __be32 *buf;
11051 u32 offset = 0, len = 0;
11052 u32 magic, val;
11053
63c3a66f 11054 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
11055 return NULL;
11056
11057 if (magic == TG3_EEPROM_MAGIC) {
11058 for (offset = TG3_NVM_DIR_START;
11059 offset < TG3_NVM_DIR_END;
11060 offset += TG3_NVM_DIRENT_SIZE) {
11061 if (tg3_nvram_read(tp, offset, &val))
11062 return NULL;
11063
11064 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
11065 TG3_NVM_DIRTYPE_EXTVPD)
11066 break;
11067 }
11068
11069 if (offset != TG3_NVM_DIR_END) {
11070 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
11071 if (tg3_nvram_read(tp, offset + 4, &offset))
11072 return NULL;
11073
11074 offset = tg3_nvram_logical_addr(tp, offset);
11075 }
11076 }
11077
11078 if (!offset || !len) {
11079 offset = TG3_NVM_VPD_OFF;
11080 len = TG3_NVM_VPD_LEN;
11081 }
11082
11083 buf = kmalloc(len, GFP_KERNEL);
11084 if (buf == NULL)
11085 return NULL;
11086
11087 if (magic == TG3_EEPROM_MAGIC) {
11088 for (i = 0; i < len; i += 4) {
11089 /* The data is in little-endian format in NVRAM.
11090 * Use the big-endian read routines to preserve
11091 * the byte order as it exists in NVRAM.
11092 */
11093 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
11094 goto error;
11095 }
11096 } else {
11097 u8 *ptr;
11098 ssize_t cnt;
11099 unsigned int pos = 0;
11100
11101 ptr = (u8 *)&buf[0];
11102 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
11103 cnt = pci_read_vpd(tp->pdev, pos,
11104 len - pos, ptr);
11105 if (cnt == -ETIMEDOUT || cnt == -EINTR)
11106 cnt = 0;
11107 else if (cnt < 0)
11108 goto error;
11109 }
11110 if (pos != len)
11111 goto error;
11112 }
11113
535a490e
MC
11114 *vpdlen = len;
11115
c3e94500
MC
11116 return buf;
11117
11118error:
11119 kfree(buf);
11120 return NULL;
11121}
11122
566f86ad 11123#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
11124#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
11125#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
11126#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
11127#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
11128#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 11129#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
11130#define NVRAM_SELFBOOT_HW_SIZE 0x20
11131#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
11132
11133static int tg3_test_nvram(struct tg3 *tp)
11134{
535a490e 11135 u32 csum, magic, len;
a9dc529d 11136 __be32 *buf;
ab0049b4 11137 int i, j, k, err = 0, size;
566f86ad 11138
63c3a66f 11139 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11140 return 0;
11141
e4f34110 11142 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
11143 return -EIO;
11144
1b27777a
MC
11145 if (magic == TG3_EEPROM_MAGIC)
11146 size = NVRAM_TEST_SIZE;
b16250e3 11147 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
11148 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
11149 TG3_EEPROM_SB_FORMAT_1) {
11150 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
11151 case TG3_EEPROM_SB_REVISION_0:
11152 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
11153 break;
11154 case TG3_EEPROM_SB_REVISION_2:
11155 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
11156 break;
11157 case TG3_EEPROM_SB_REVISION_3:
11158 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
11159 break;
727a6d9f
MC
11160 case TG3_EEPROM_SB_REVISION_4:
11161 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
11162 break;
11163 case TG3_EEPROM_SB_REVISION_5:
11164 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
11165 break;
11166 case TG3_EEPROM_SB_REVISION_6:
11167 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
11168 break;
a5767dec 11169 default:
727a6d9f 11170 return -EIO;
a5767dec
MC
11171 }
11172 } else
1b27777a 11173 return 0;
b16250e3
MC
11174 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
11175 size = NVRAM_SELFBOOT_HW_SIZE;
11176 else
1b27777a
MC
11177 return -EIO;
11178
11179 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
11180 if (buf == NULL)
11181 return -ENOMEM;
11182
1b27777a
MC
11183 err = -EIO;
11184 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
11185 err = tg3_nvram_read_be32(tp, i, &buf[j]);
11186 if (err)
566f86ad 11187 break;
566f86ad 11188 }
1b27777a 11189 if (i < size)
566f86ad
MC
11190 goto out;
11191
1b27777a 11192 /* Selfboot format */
a9dc529d 11193 magic = be32_to_cpu(buf[0]);
b9fc7dc5 11194 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 11195 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
11196 u8 *buf8 = (u8 *) buf, csum8 = 0;
11197
b9fc7dc5 11198 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
11199 TG3_EEPROM_SB_REVISION_2) {
11200 /* For rev 2, the csum doesn't include the MBA. */
11201 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
11202 csum8 += buf8[i];
11203 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
11204 csum8 += buf8[i];
11205 } else {
11206 for (i = 0; i < size; i++)
11207 csum8 += buf8[i];
11208 }
1b27777a 11209
ad96b485
AB
11210 if (csum8 == 0) {
11211 err = 0;
11212 goto out;
11213 }
11214
11215 err = -EIO;
11216 goto out;
1b27777a 11217 }
566f86ad 11218
b9fc7dc5 11219 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
11220 TG3_EEPROM_MAGIC_HW) {
11221 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 11222 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 11223 u8 *buf8 = (u8 *) buf;
b16250e3
MC
11224
11225 /* Separate the parity bits and the data bytes. */
11226 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
11227 if ((i == 0) || (i == 8)) {
11228 int l;
11229 u8 msk;
11230
11231 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
11232 parity[k++] = buf8[i] & msk;
11233 i++;
859a5887 11234 } else if (i == 16) {
b16250e3
MC
11235 int l;
11236 u8 msk;
11237
11238 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
11239 parity[k++] = buf8[i] & msk;
11240 i++;
11241
11242 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
11243 parity[k++] = buf8[i] & msk;
11244 i++;
11245 }
11246 data[j++] = buf8[i];
11247 }
11248
11249 err = -EIO;
11250 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
11251 u8 hw8 = hweight8(data[i]);
11252
11253 if ((hw8 & 0x1) && parity[i])
11254 goto out;
11255 else if (!(hw8 & 0x1) && !parity[i])
11256 goto out;
11257 }
11258 err = 0;
11259 goto out;
11260 }
11261
01c3a392
MC
11262 err = -EIO;
11263
566f86ad
MC
11264 /* Bootstrap checksum at offset 0x10 */
11265 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 11266 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
11267 goto out;
11268
11269 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
11270 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 11271 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 11272 goto out;
566f86ad 11273
c3e94500
MC
11274 kfree(buf);
11275
535a490e 11276 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
11277 if (!buf)
11278 return -ENOMEM;
d4894f3e 11279
535a490e 11280 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11281 if (i > 0) {
11282 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11283 if (j < 0)
11284 goto out;
11285
535a490e 11286 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11287 goto out;
11288
11289 i += PCI_VPD_LRDT_TAG_SIZE;
11290 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11291 PCI_VPD_RO_KEYWORD_CHKSUM);
11292 if (j > 0) {
11293 u8 csum8 = 0;
11294
11295 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11296
11297 for (i = 0; i <= j; i++)
11298 csum8 += ((u8 *)buf)[i];
11299
11300 if (csum8)
11301 goto out;
11302 }
11303 }
11304
566f86ad
MC
11305 err = 0;
11306
11307out:
11308 kfree(buf);
11309 return err;
11310}
11311
ca43007a
MC
11312#define TG3_SERDES_TIMEOUT_SEC 2
11313#define TG3_COPPER_TIMEOUT_SEC 6
11314
11315static int tg3_test_link(struct tg3 *tp)
11316{
11317 int i, max;
11318
11319 if (!netif_running(tp->dev))
11320 return -ENODEV;
11321
f07e9af3 11322 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11323 max = TG3_SERDES_TIMEOUT_SEC;
11324 else
11325 max = TG3_COPPER_TIMEOUT_SEC;
11326
11327 for (i = 0; i < max; i++) {
11328 if (netif_carrier_ok(tp->dev))
11329 return 0;
11330
11331 if (msleep_interruptible(1000))
11332 break;
11333 }
11334
11335 return -EIO;
11336}
11337
a71116d1 11338/* Only test the commonly used registers */
30ca3e37 11339static int tg3_test_registers(struct tg3 *tp)
a71116d1 11340{
b16250e3 11341 int i, is_5705, is_5750;
a71116d1
MC
11342 u32 offset, read_mask, write_mask, val, save_val, read_val;
11343 static struct {
11344 u16 offset;
11345 u16 flags;
11346#define TG3_FL_5705 0x1
11347#define TG3_FL_NOT_5705 0x2
11348#define TG3_FL_NOT_5788 0x4
b16250e3 11349#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11350 u32 read_mask;
11351 u32 write_mask;
11352 } reg_tbl[] = {
11353 /* MAC Control Registers */
11354 { MAC_MODE, TG3_FL_NOT_5705,
11355 0x00000000, 0x00ef6f8c },
11356 { MAC_MODE, TG3_FL_5705,
11357 0x00000000, 0x01ef6b8c },
11358 { MAC_STATUS, TG3_FL_NOT_5705,
11359 0x03800107, 0x00000000 },
11360 { MAC_STATUS, TG3_FL_5705,
11361 0x03800100, 0x00000000 },
11362 { MAC_ADDR_0_HIGH, 0x0000,
11363 0x00000000, 0x0000ffff },
11364 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11365 0x00000000, 0xffffffff },
a71116d1
MC
11366 { MAC_RX_MTU_SIZE, 0x0000,
11367 0x00000000, 0x0000ffff },
11368 { MAC_TX_MODE, 0x0000,
11369 0x00000000, 0x00000070 },
11370 { MAC_TX_LENGTHS, 0x0000,
11371 0x00000000, 0x00003fff },
11372 { MAC_RX_MODE, TG3_FL_NOT_5705,
11373 0x00000000, 0x000007fc },
11374 { MAC_RX_MODE, TG3_FL_5705,
11375 0x00000000, 0x000007dc },
11376 { MAC_HASH_REG_0, 0x0000,
11377 0x00000000, 0xffffffff },
11378 { MAC_HASH_REG_1, 0x0000,
11379 0x00000000, 0xffffffff },
11380 { MAC_HASH_REG_2, 0x0000,
11381 0x00000000, 0xffffffff },
11382 { MAC_HASH_REG_3, 0x0000,
11383 0x00000000, 0xffffffff },
11384
11385 /* Receive Data and Receive BD Initiator Control Registers. */
11386 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11387 0x00000000, 0xffffffff },
11388 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11389 0x00000000, 0xffffffff },
11390 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11391 0x00000000, 0x00000003 },
11392 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11393 0x00000000, 0xffffffff },
11394 { RCVDBDI_STD_BD+0, 0x0000,
11395 0x00000000, 0xffffffff },
11396 { RCVDBDI_STD_BD+4, 0x0000,
11397 0x00000000, 0xffffffff },
11398 { RCVDBDI_STD_BD+8, 0x0000,
11399 0x00000000, 0xffff0002 },
11400 { RCVDBDI_STD_BD+0xc, 0x0000,
11401 0x00000000, 0xffffffff },
6aa20a22 11402
a71116d1
MC
11403 /* Receive BD Initiator Control Registers. */
11404 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11405 0x00000000, 0xffffffff },
11406 { RCVBDI_STD_THRESH, TG3_FL_5705,
11407 0x00000000, 0x000003ff },
11408 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11409 0x00000000, 0xffffffff },
6aa20a22 11410
a71116d1
MC
11411 /* Host Coalescing Control Registers. */
11412 { HOSTCC_MODE, TG3_FL_NOT_5705,
11413 0x00000000, 0x00000004 },
11414 { HOSTCC_MODE, TG3_FL_5705,
11415 0x00000000, 0x000000f6 },
11416 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11417 0x00000000, 0xffffffff },
11418 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11419 0x00000000, 0x000003ff },
11420 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11421 0x00000000, 0xffffffff },
11422 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11423 0x00000000, 0x000003ff },
11424 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11425 0x00000000, 0xffffffff },
11426 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11427 0x00000000, 0x000000ff },
11428 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11429 0x00000000, 0xffffffff },
11430 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11431 0x00000000, 0x000000ff },
11432 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11433 0x00000000, 0xffffffff },
11434 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11435 0x00000000, 0xffffffff },
11436 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11437 0x00000000, 0xffffffff },
11438 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11439 0x00000000, 0x000000ff },
11440 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11441 0x00000000, 0xffffffff },
11442 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11443 0x00000000, 0x000000ff },
11444 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11445 0x00000000, 0xffffffff },
11446 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11447 0x00000000, 0xffffffff },
11448 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11449 0x00000000, 0xffffffff },
11450 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11451 0x00000000, 0xffffffff },
11452 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11453 0x00000000, 0xffffffff },
11454 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11455 0xffffffff, 0x00000000 },
11456 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11457 0xffffffff, 0x00000000 },
11458
11459 /* Buffer Manager Control Registers. */
b16250e3 11460 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11461 0x00000000, 0x007fff80 },
b16250e3 11462 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11463 0x00000000, 0x007fffff },
11464 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11465 0x00000000, 0x0000003f },
11466 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11467 0x00000000, 0x000001ff },
11468 { BUFMGR_MB_HIGH_WATER, 0x0000,
11469 0x00000000, 0x000001ff },
11470 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11471 0xffffffff, 0x00000000 },
11472 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11473 0xffffffff, 0x00000000 },
6aa20a22 11474
a71116d1
MC
11475 /* Mailbox Registers */
11476 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11477 0x00000000, 0x000001ff },
11478 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11479 0x00000000, 0x000001ff },
11480 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11481 0x00000000, 0x000007ff },
11482 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11483 0x00000000, 0x000001ff },
11484
11485 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11486 };
11487
b16250e3 11488 is_5705 = is_5750 = 0;
63c3a66f 11489 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11490 is_5705 = 1;
63c3a66f 11491 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11492 is_5750 = 1;
11493 }
a71116d1
MC
11494
11495 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11496 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11497 continue;
11498
11499 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11500 continue;
11501
63c3a66f 11502 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11503 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11504 continue;
11505
b16250e3
MC
11506 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11507 continue;
11508
a71116d1
MC
11509 offset = (u32) reg_tbl[i].offset;
11510 read_mask = reg_tbl[i].read_mask;
11511 write_mask = reg_tbl[i].write_mask;
11512
11513 /* Save the original register content */
11514 save_val = tr32(offset);
11515
11516 /* Determine the read-only value. */
11517 read_val = save_val & read_mask;
11518
11519 /* Write zero to the register, then make sure the read-only bits
11520 * are not changed and the read/write bits are all zeros.
11521 */
11522 tw32(offset, 0);
11523
11524 val = tr32(offset);
11525
11526 /* Test the read-only and read/write bits. */
11527 if (((val & read_mask) != read_val) || (val & write_mask))
11528 goto out;
11529
11530 /* Write ones to all the bits defined by RdMask and WrMask, then
11531 * make sure the read-only bits are not changed and the
11532 * read/write bits are all ones.
11533 */
11534 tw32(offset, read_mask | write_mask);
11535
11536 val = tr32(offset);
11537
11538 /* Test the read-only bits. */
11539 if ((val & read_mask) != read_val)
11540 goto out;
11541
11542 /* Test the read/write bits. */
11543 if ((val & write_mask) != write_mask)
11544 goto out;
11545
11546 tw32(offset, save_val);
11547 }
11548
11549 return 0;
11550
11551out:
9f88f29f 11552 if (netif_msg_hw(tp))
2445e461
MC
11553 netdev_err(tp->dev,
11554 "Register test failed at offset %x\n", offset);
a71116d1
MC
11555 tw32(offset, save_val);
11556 return -EIO;
11557}
11558
7942e1db
MC
11559static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11560{
f71e1309 11561 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11562 int i;
11563 u32 j;
11564
e9edda69 11565 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11566 for (j = 0; j < len; j += 4) {
11567 u32 val;
11568
11569 tg3_write_mem(tp, offset + j, test_pattern[i]);
11570 tg3_read_mem(tp, offset + j, &val);
11571 if (val != test_pattern[i])
11572 return -EIO;
11573 }
11574 }
11575 return 0;
11576}
11577
11578static int tg3_test_memory(struct tg3 *tp)
11579{
11580 static struct mem_entry {
11581 u32 offset;
11582 u32 len;
11583 } mem_tbl_570x[] = {
38690194 11584 { 0x00000000, 0x00b50},
7942e1db
MC
11585 { 0x00002000, 0x1c000},
11586 { 0xffffffff, 0x00000}
11587 }, mem_tbl_5705[] = {
11588 { 0x00000100, 0x0000c},
11589 { 0x00000200, 0x00008},
7942e1db
MC
11590 { 0x00004000, 0x00800},
11591 { 0x00006000, 0x01000},
11592 { 0x00008000, 0x02000},
11593 { 0x00010000, 0x0e000},
11594 { 0xffffffff, 0x00000}
79f4d13a
MC
11595 }, mem_tbl_5755[] = {
11596 { 0x00000200, 0x00008},
11597 { 0x00004000, 0x00800},
11598 { 0x00006000, 0x00800},
11599 { 0x00008000, 0x02000},
11600 { 0x00010000, 0x0c000},
11601 { 0xffffffff, 0x00000}
b16250e3
MC
11602 }, mem_tbl_5906[] = {
11603 { 0x00000200, 0x00008},
11604 { 0x00004000, 0x00400},
11605 { 0x00006000, 0x00400},
11606 { 0x00008000, 0x01000},
11607 { 0x00010000, 0x01000},
11608 { 0xffffffff, 0x00000}
8b5a6c42
MC
11609 }, mem_tbl_5717[] = {
11610 { 0x00000200, 0x00008},
11611 { 0x00010000, 0x0a000},
11612 { 0x00020000, 0x13c00},
11613 { 0xffffffff, 0x00000}
11614 }, mem_tbl_57765[] = {
11615 { 0x00000200, 0x00008},
11616 { 0x00004000, 0x00800},
11617 { 0x00006000, 0x09800},
11618 { 0x00010000, 0x0a000},
11619 { 0xffffffff, 0x00000}
7942e1db
MC
11620 };
11621 struct mem_entry *mem_tbl;
11622 int err = 0;
11623 int i;
11624
63c3a66f 11625 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 11626 mem_tbl = mem_tbl_5717;
55086ad9 11627 else if (tg3_flag(tp, 57765_CLASS))
8b5a6c42 11628 mem_tbl = mem_tbl_57765;
63c3a66f 11629 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11630 mem_tbl = mem_tbl_5755;
11631 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11632 mem_tbl = mem_tbl_5906;
63c3a66f 11633 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11634 mem_tbl = mem_tbl_5705;
11635 else
7942e1db
MC
11636 mem_tbl = mem_tbl_570x;
11637
11638 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11639 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11640 if (err)
7942e1db
MC
11641 break;
11642 }
6aa20a22 11643
7942e1db
MC
11644 return err;
11645}
11646
bb158d69
MC
11647#define TG3_TSO_MSS 500
11648
11649#define TG3_TSO_IP_HDR_LEN 20
11650#define TG3_TSO_TCP_HDR_LEN 20
11651#define TG3_TSO_TCP_OPT_LEN 12
11652
11653static const u8 tg3_tso_header[] = {
116540x08, 0x00,
116550x45, 0x00, 0x00, 0x00,
116560x00, 0x00, 0x40, 0x00,
116570x40, 0x06, 0x00, 0x00,
116580x0a, 0x00, 0x00, 0x01,
116590x0a, 0x00, 0x00, 0x02,
116600x0d, 0x00, 0xe0, 0x00,
116610x00, 0x00, 0x01, 0x00,
116620x00, 0x00, 0x02, 0x00,
116630x80, 0x10, 0x10, 0x00,
116640x14, 0x09, 0x00, 0x00,
116650x01, 0x01, 0x08, 0x0a,
116660x11, 0x11, 0x11, 0x11,
116670x11, 0x11, 0x11, 0x11,
11668};
9f40dead 11669
28a45957 11670static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11671{
5e5a7f37 11672 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11673 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11674 u32 budget;
9205fd9c
ED
11675 struct sk_buff *skb;
11676 u8 *tx_data, *rx_data;
c76949a6
MC
11677 dma_addr_t map;
11678 int num_pkts, tx_len, rx_len, i, err;
11679 struct tg3_rx_buffer_desc *desc;
898a56f8 11680 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11681 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11682
c8873405
MC
11683 tnapi = &tp->napi[0];
11684 rnapi = &tp->napi[0];
0c1d0e2b 11685 if (tp->irq_cnt > 1) {
63c3a66f 11686 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11687 rnapi = &tp->napi[1];
63c3a66f 11688 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11689 tnapi = &tp->napi[1];
0c1d0e2b 11690 }
fd2ce37f 11691 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11692
c76949a6
MC
11693 err = -EIO;
11694
4852a861 11695 tx_len = pktsz;
a20e9c62 11696 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11697 if (!skb)
11698 return -ENOMEM;
11699
c76949a6
MC
11700 tx_data = skb_put(skb, tx_len);
11701 memcpy(tx_data, tp->dev->dev_addr, 6);
11702 memset(tx_data + 6, 0x0, 8);
11703
4852a861 11704 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11705
28a45957 11706 if (tso_loopback) {
bb158d69
MC
11707 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11708
11709 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11710 TG3_TSO_TCP_OPT_LEN;
11711
11712 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11713 sizeof(tg3_tso_header));
11714 mss = TG3_TSO_MSS;
11715
11716 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11717 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11718
11719 /* Set the total length field in the IP header */
11720 iph->tot_len = htons((u16)(mss + hdr_len));
11721
11722 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11723 TXD_FLAG_CPU_POST_DMA);
11724
63c3a66f
JP
11725 if (tg3_flag(tp, HW_TSO_1) ||
11726 tg3_flag(tp, HW_TSO_2) ||
11727 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11728 struct tcphdr *th;
11729 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11730 th = (struct tcphdr *)&tx_data[val];
11731 th->check = 0;
11732 } else
11733 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11734
63c3a66f 11735 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11736 mss |= (hdr_len & 0xc) << 12;
11737 if (hdr_len & 0x10)
11738 base_flags |= 0x00000010;
11739 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11740 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11741 mss |= hdr_len << 9;
63c3a66f 11742 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11743 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11744 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11745 } else {
11746 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11747 }
11748
11749 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11750 } else {
11751 num_pkts = 1;
11752 data_off = ETH_HLEN;
11753 }
11754
11755 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11756 tx_data[i] = (u8) (i & 0xff);
11757
f4188d8a
AD
11758 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11759 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11760 dev_kfree_skb(skb);
11761 return -EIO;
11762 }
c76949a6 11763
0d681b27
MC
11764 val = tnapi->tx_prod;
11765 tnapi->tx_buffers[val].skb = skb;
11766 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11767
c76949a6 11768 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11769 rnapi->coal_now);
c76949a6
MC
11770
11771 udelay(10);
11772
898a56f8 11773 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11774
84b67b27
MC
11775 budget = tg3_tx_avail(tnapi);
11776 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11777 base_flags | TXD_FLAG_END, mss, 0)) {
11778 tnapi->tx_buffers[val].skb = NULL;
11779 dev_kfree_skb(skb);
11780 return -EIO;
11781 }
c76949a6 11782
f3f3f27e 11783 tnapi->tx_prod++;
c76949a6 11784
f3f3f27e
MC
11785 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11786 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11787
11788 udelay(10);
11789
303fc921
MC
11790 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11791 for (i = 0; i < 35; i++) {
c76949a6 11792 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11793 coal_now);
c76949a6
MC
11794
11795 udelay(10);
11796
898a56f8
MC
11797 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11798 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11799 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11800 (rx_idx == (rx_start_idx + num_pkts)))
11801 break;
11802 }
11803
ba1142e4 11804 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11805 dev_kfree_skb(skb);
11806
f3f3f27e 11807 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11808 goto out;
11809
11810 if (rx_idx != rx_start_idx + num_pkts)
11811 goto out;
11812
bb158d69
MC
11813 val = data_off;
11814 while (rx_idx != rx_start_idx) {
11815 desc = &rnapi->rx_rcb[rx_start_idx++];
11816 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11817 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11818
bb158d69
MC
11819 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11820 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11821 goto out;
c76949a6 11822
bb158d69
MC
11823 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11824 - ETH_FCS_LEN;
c76949a6 11825
28a45957 11826 if (!tso_loopback) {
bb158d69
MC
11827 if (rx_len != tx_len)
11828 goto out;
4852a861 11829
bb158d69
MC
11830 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11831 if (opaque_key != RXD_OPAQUE_RING_STD)
11832 goto out;
11833 } else {
11834 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11835 goto out;
11836 }
11837 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11838 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11839 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11840 goto out;
bb158d69 11841 }
4852a861 11842
bb158d69 11843 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11844 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11845 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11846 mapping);
11847 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11848 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11849 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11850 mapping);
11851 } else
11852 goto out;
c76949a6 11853
bb158d69
MC
11854 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11855 PCI_DMA_FROMDEVICE);
c76949a6 11856
9205fd9c 11857 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11858 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11859 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11860 goto out;
11861 }
c76949a6 11862 }
bb158d69 11863
c76949a6 11864 err = 0;
6aa20a22 11865
9205fd9c 11866 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11867out:
11868 return err;
11869}
11870
00c266b7
MC
11871#define TG3_STD_LOOPBACK_FAILED 1
11872#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11873#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11874#define TG3_LOOPBACK_FAILED \
11875 (TG3_STD_LOOPBACK_FAILED | \
11876 TG3_JMB_LOOPBACK_FAILED | \
11877 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11878
941ec90f 11879static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11880{
28a45957 11881 int err = -EIO;
2215e24c 11882 u32 eee_cap;
9f40dead 11883
ab789046
MC
11884 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11885 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11886
28a45957
MC
11887 if (!netif_running(tp->dev)) {
11888 data[0] = TG3_LOOPBACK_FAILED;
11889 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11890 if (do_extlpbk)
11891 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11892 goto done;
11893 }
11894
b9ec6c1b 11895 err = tg3_reset_hw(tp, 1);
ab789046 11896 if (err) {
28a45957
MC
11897 data[0] = TG3_LOOPBACK_FAILED;
11898 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11899 if (do_extlpbk)
11900 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11901 goto done;
11902 }
9f40dead 11903
63c3a66f 11904 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11905 int i;
11906
11907 /* Reroute all rx packets to the 1st queue */
11908 for (i = MAC_RSS_INDIR_TBL_0;
11909 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11910 tw32(i, 0x0);
11911 }
11912
6e01b20b
MC
11913 /* HW errata - mac loopback fails in some cases on 5780.
11914 * Normal traffic and PHY loopback are not affected by
11915 * errata. Also, the MAC loopback test is deprecated for
11916 * all newer ASIC revisions.
11917 */
11918 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11919 !tg3_flag(tp, CPMU_PRESENT)) {
11920 tg3_mac_loopback(tp, true);
9936bcf6 11921
28a45957
MC
11922 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11923 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11924
11925 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11926 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11927 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11928
11929 tg3_mac_loopback(tp, false);
11930 }
4852a861 11931
f07e9af3 11932 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11933 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11934 int i;
11935
941ec90f 11936 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11937
11938 /* Wait for link */
11939 for (i = 0; i < 100; i++) {
11940 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11941 break;
11942 mdelay(1);
11943 }
11944
28a45957
MC
11945 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11946 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11947 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11948 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11949 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11950 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11951 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11952 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11953
941ec90f
MC
11954 if (do_extlpbk) {
11955 tg3_phy_lpbk_set(tp, 0, true);
11956
11957 /* All link indications report up, but the hardware
11958 * isn't really ready for about 20 msec. Double it
11959 * to be sure.
11960 */
11961 mdelay(40);
11962
11963 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11964 data[2] |= TG3_STD_LOOPBACK_FAILED;
11965 if (tg3_flag(tp, TSO_CAPABLE) &&
11966 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11967 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11968 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11969 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11970 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11971 }
11972
5e5a7f37
MC
11973 /* Re-enable gphy autopowerdown. */
11974 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11975 tg3_phy_toggle_apd(tp, true);
11976 }
6833c043 11977
941ec90f 11978 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11979
ab789046
MC
11980done:
11981 tp->phy_flags |= eee_cap;
11982
9f40dead
MC
11983 return err;
11984}
11985
4cafd3f5
MC
11986static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11987 u64 *data)
11988{
566f86ad 11989 struct tg3 *tp = netdev_priv(dev);
941ec90f 11990 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11991
bed9829f
MC
11992 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11993 tg3_power_up(tp)) {
11994 etest->flags |= ETH_TEST_FL_FAILED;
11995 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11996 return;
11997 }
bc1c7567 11998
566f86ad
MC
11999 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
12000
12001 if (tg3_test_nvram(tp) != 0) {
12002 etest->flags |= ETH_TEST_FL_FAILED;
12003 data[0] = 1;
12004 }
941ec90f 12005 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
12006 etest->flags |= ETH_TEST_FL_FAILED;
12007 data[1] = 1;
12008 }
a71116d1 12009 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 12010 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
12011
12012 if (netif_running(dev)) {
b02fd9e3 12013 tg3_phy_stop(tp);
a71116d1 12014 tg3_netif_stop(tp);
bbe832c0
MC
12015 irq_sync = 1;
12016 }
a71116d1 12017
bbe832c0 12018 tg3_full_lock(tp, irq_sync);
a71116d1
MC
12019
12020 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 12021 err = tg3_nvram_lock(tp);
a71116d1 12022 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 12023 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 12024 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
12025 if (!err)
12026 tg3_nvram_unlock(tp);
a71116d1 12027
f07e9af3 12028 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
12029 tg3_phy_reset(tp);
12030
a71116d1
MC
12031 if (tg3_test_registers(tp) != 0) {
12032 etest->flags |= ETH_TEST_FL_FAILED;
12033 data[2] = 1;
12034 }
28a45957 12035
7942e1db
MC
12036 if (tg3_test_memory(tp) != 0) {
12037 etest->flags |= ETH_TEST_FL_FAILED;
12038 data[3] = 1;
12039 }
28a45957 12040
941ec90f
MC
12041 if (doextlpbk)
12042 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
12043
12044 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 12045 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 12046
f47c11ee
DM
12047 tg3_full_unlock(tp);
12048
d4bc3927
MC
12049 if (tg3_test_interrupt(tp) != 0) {
12050 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 12051 data[7] = 1;
d4bc3927 12052 }
f47c11ee
DM
12053
12054 tg3_full_lock(tp, 0);
d4bc3927 12055
a71116d1
MC
12056 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12057 if (netif_running(dev)) {
63c3a66f 12058 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
12059 err2 = tg3_restart_hw(tp, 1);
12060 if (!err2)
b9ec6c1b 12061 tg3_netif_start(tp);
a71116d1 12062 }
f47c11ee
DM
12063
12064 tg3_full_unlock(tp);
b02fd9e3
MC
12065
12066 if (irq_sync && !err2)
12067 tg3_phy_start(tp);
a71116d1 12068 }
80096068 12069 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 12070 tg3_power_down(tp);
bc1c7567 12071
4cafd3f5
MC
12072}
12073
1da177e4
LT
12074static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12075{
12076 struct mii_ioctl_data *data = if_mii(ifr);
12077 struct tg3 *tp = netdev_priv(dev);
12078 int err;
12079
63c3a66f 12080 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 12081 struct phy_device *phydev;
f07e9af3 12082 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12083 return -EAGAIN;
3f0e3ad7 12084 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 12085 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
12086 }
12087
33f401ae 12088 switch (cmd) {
1da177e4 12089 case SIOCGMIIPHY:
882e9793 12090 data->phy_id = tp->phy_addr;
1da177e4
LT
12091
12092 /* fallthru */
12093 case SIOCGMIIREG: {
12094 u32 mii_regval;
12095
f07e9af3 12096 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12097 break; /* We have no PHY */
12098
34eea5ac 12099 if (!netif_running(dev))
bc1c7567
MC
12100 return -EAGAIN;
12101
f47c11ee 12102 spin_lock_bh(&tp->lock);
1da177e4 12103 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 12104 spin_unlock_bh(&tp->lock);
1da177e4
LT
12105
12106 data->val_out = mii_regval;
12107
12108 return err;
12109 }
12110
12111 case SIOCSMIIREG:
f07e9af3 12112 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12113 break; /* We have no PHY */
12114
34eea5ac 12115 if (!netif_running(dev))
bc1c7567
MC
12116 return -EAGAIN;
12117
f47c11ee 12118 spin_lock_bh(&tp->lock);
1da177e4 12119 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 12120 spin_unlock_bh(&tp->lock);
1da177e4
LT
12121
12122 return err;
12123
12124 default:
12125 /* do nothing */
12126 break;
12127 }
12128 return -EOPNOTSUPP;
12129}
12130
15f9850d
DM
12131static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12132{
12133 struct tg3 *tp = netdev_priv(dev);
12134
12135 memcpy(ec, &tp->coal, sizeof(*ec));
12136 return 0;
12137}
12138
d244c892
MC
12139static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12140{
12141 struct tg3 *tp = netdev_priv(dev);
12142 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
12143 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
12144
63c3a66f 12145 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
12146 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
12147 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
12148 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
12149 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
12150 }
12151
12152 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
12153 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
12154 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
12155 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
12156 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
12157 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
12158 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
12159 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
12160 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
12161 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
12162 return -EINVAL;
12163
12164 /* No rx interrupts will be generated if both are zero */
12165 if ((ec->rx_coalesce_usecs == 0) &&
12166 (ec->rx_max_coalesced_frames == 0))
12167 return -EINVAL;
12168
12169 /* No tx interrupts will be generated if both are zero */
12170 if ((ec->tx_coalesce_usecs == 0) &&
12171 (ec->tx_max_coalesced_frames == 0))
12172 return -EINVAL;
12173
12174 /* Only copy relevant parameters, ignore all others. */
12175 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
12176 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
12177 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
12178 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
12179 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
12180 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
12181 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
12182 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
12183 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
12184
12185 if (netif_running(dev)) {
12186 tg3_full_lock(tp, 0);
12187 __tg3_set_coalesce(tp, &tp->coal);
12188 tg3_full_unlock(tp);
12189 }
12190 return 0;
12191}
12192
7282d491 12193static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
12194 .get_settings = tg3_get_settings,
12195 .set_settings = tg3_set_settings,
12196 .get_drvinfo = tg3_get_drvinfo,
12197 .get_regs_len = tg3_get_regs_len,
12198 .get_regs = tg3_get_regs,
12199 .get_wol = tg3_get_wol,
12200 .set_wol = tg3_set_wol,
12201 .get_msglevel = tg3_get_msglevel,
12202 .set_msglevel = tg3_set_msglevel,
12203 .nway_reset = tg3_nway_reset,
12204 .get_link = ethtool_op_get_link,
12205 .get_eeprom_len = tg3_get_eeprom_len,
12206 .get_eeprom = tg3_get_eeprom,
12207 .set_eeprom = tg3_set_eeprom,
12208 .get_ringparam = tg3_get_ringparam,
12209 .set_ringparam = tg3_set_ringparam,
12210 .get_pauseparam = tg3_get_pauseparam,
12211 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 12212 .self_test = tg3_self_test,
1da177e4 12213 .get_strings = tg3_get_strings,
81b8709c 12214 .set_phys_id = tg3_set_phys_id,
1da177e4 12215 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 12216 .get_coalesce = tg3_get_coalesce,
d244c892 12217 .set_coalesce = tg3_set_coalesce,
b9f2c044 12218 .get_sset_count = tg3_get_sset_count,
90415477
MC
12219 .get_rxnfc = tg3_get_rxnfc,
12220 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
12221 .get_rxfh_indir = tg3_get_rxfh_indir,
12222 .set_rxfh_indir = tg3_set_rxfh_indir,
1da177e4
LT
12223};
12224
ccd5ba9d
MC
12225static void tg3_set_rx_mode(struct net_device *dev)
12226{
12227 struct tg3 *tp = netdev_priv(dev);
12228
12229 if (!netif_running(dev))
12230 return;
12231
12232 tg3_full_lock(tp, 0);
12233 __tg3_set_rx_mode(dev);
12234 tg3_full_unlock(tp);
12235}
12236
faf1627a
MC
12237static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
12238 int new_mtu)
12239{
12240 dev->mtu = new_mtu;
12241
12242 if (new_mtu > ETH_DATA_LEN) {
12243 if (tg3_flag(tp, 5780_CLASS)) {
12244 netdev_update_features(dev);
12245 tg3_flag_clear(tp, TSO_CAPABLE);
12246 } else {
12247 tg3_flag_set(tp, JUMBO_RING_ENABLE);
12248 }
12249 } else {
12250 if (tg3_flag(tp, 5780_CLASS)) {
12251 tg3_flag_set(tp, TSO_CAPABLE);
12252 netdev_update_features(dev);
12253 }
12254 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
12255 }
12256}
12257
12258static int tg3_change_mtu(struct net_device *dev, int new_mtu)
12259{
12260 struct tg3 *tp = netdev_priv(dev);
12261 int err;
12262
12263 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
12264 return -EINVAL;
12265
12266 if (!netif_running(dev)) {
12267 /* We'll just catch it later when the
12268 * device is up'd.
12269 */
12270 tg3_set_mtu(dev, tp, new_mtu);
12271 return 0;
12272 }
12273
12274 tg3_phy_stop(tp);
12275
12276 tg3_netif_stop(tp);
12277
12278 tg3_full_lock(tp, 1);
12279
12280 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12281
12282 tg3_set_mtu(dev, tp, new_mtu);
12283
12284 err = tg3_restart_hw(tp, 0);
12285
12286 if (!err)
12287 tg3_netif_start(tp);
12288
12289 tg3_full_unlock(tp);
12290
12291 if (!err)
12292 tg3_phy_start(tp);
12293
12294 return err;
12295}
12296
12297static const struct net_device_ops tg3_netdev_ops = {
12298 .ndo_open = tg3_open,
12299 .ndo_stop = tg3_close,
12300 .ndo_start_xmit = tg3_start_xmit,
12301 .ndo_get_stats64 = tg3_get_stats64,
12302 .ndo_validate_addr = eth_validate_addr,
12303 .ndo_set_rx_mode = tg3_set_rx_mode,
12304 .ndo_set_mac_address = tg3_set_mac_addr,
12305 .ndo_do_ioctl = tg3_ioctl,
12306 .ndo_tx_timeout = tg3_tx_timeout,
12307 .ndo_change_mtu = tg3_change_mtu,
12308 .ndo_fix_features = tg3_fix_features,
12309 .ndo_set_features = tg3_set_features,
12310#ifdef CONFIG_NET_POLL_CONTROLLER
12311 .ndo_poll_controller = tg3_poll_controller,
12312#endif
12313};
12314
1da177e4
LT
12315static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
12316{
1b27777a 12317 u32 cursize, val, magic;
1da177e4
LT
12318
12319 tp->nvram_size = EEPROM_CHIP_SIZE;
12320
e4f34110 12321 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
12322 return;
12323
b16250e3
MC
12324 if ((magic != TG3_EEPROM_MAGIC) &&
12325 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
12326 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
12327 return;
12328
12329 /*
12330 * Size the chip by reading offsets at increasing powers of two.
12331 * When we encounter our validation signature, we know the addressing
12332 * has wrapped around, and thus have our chip size.
12333 */
1b27777a 12334 cursize = 0x10;
1da177e4
LT
12335
12336 while (cursize < tp->nvram_size) {
e4f34110 12337 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
12338 return;
12339
1820180b 12340 if (val == magic)
1da177e4
LT
12341 break;
12342
12343 cursize <<= 1;
12344 }
12345
12346 tp->nvram_size = cursize;
12347}
6aa20a22 12348
1da177e4
LT
12349static void __devinit tg3_get_nvram_size(struct tg3 *tp)
12350{
12351 u32 val;
12352
63c3a66f 12353 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
12354 return;
12355
12356 /* Selfboot format */
1820180b 12357 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
12358 tg3_get_eeprom_size(tp);
12359 return;
12360 }
12361
6d348f2c 12362 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 12363 if (val != 0) {
6d348f2c
MC
12364 /* This is confusing. We want to operate on the
12365 * 16-bit value at offset 0xf2. The tg3_nvram_read()
12366 * call will read from NVRAM and byteswap the data
12367 * according to the byteswapping settings for all
12368 * other register accesses. This ensures the data we
12369 * want will always reside in the lower 16-bits.
12370 * However, the data in NVRAM is in LE format, which
12371 * means the data from the NVRAM read will always be
12372 * opposite the endianness of the CPU. The 16-bit
12373 * byteswap then brings the data to CPU endianness.
12374 */
12375 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12376 return;
12377 }
12378 }
fd1122a2 12379 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12380}
12381
12382static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12383{
12384 u32 nvcfg1;
12385
12386 nvcfg1 = tr32(NVRAM_CFG1);
12387 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12388 tg3_flag_set(tp, FLASH);
8590a603 12389 } else {
1da177e4
LT
12390 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12391 tw32(NVRAM_CFG1, nvcfg1);
12392 }
12393
6ff6f81d 12394 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12395 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12396 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12397 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12398 tp->nvram_jedecnum = JEDEC_ATMEL;
12399 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12400 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12401 break;
12402 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12403 tp->nvram_jedecnum = JEDEC_ATMEL;
12404 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12405 break;
12406 case FLASH_VENDOR_ATMEL_EEPROM:
12407 tp->nvram_jedecnum = JEDEC_ATMEL;
12408 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12409 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12410 break;
12411 case FLASH_VENDOR_ST:
12412 tp->nvram_jedecnum = JEDEC_ST;
12413 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12414 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12415 break;
12416 case FLASH_VENDOR_SAIFUN:
12417 tp->nvram_jedecnum = JEDEC_SAIFUN;
12418 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12419 break;
12420 case FLASH_VENDOR_SST_SMALL:
12421 case FLASH_VENDOR_SST_LARGE:
12422 tp->nvram_jedecnum = JEDEC_SST;
12423 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12424 break;
1da177e4 12425 }
8590a603 12426 } else {
1da177e4
LT
12427 tp->nvram_jedecnum = JEDEC_ATMEL;
12428 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12429 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12430 }
12431}
12432
a1b950d5
MC
12433static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12434{
12435 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12436 case FLASH_5752PAGE_SIZE_256:
12437 tp->nvram_pagesize = 256;
12438 break;
12439 case FLASH_5752PAGE_SIZE_512:
12440 tp->nvram_pagesize = 512;
12441 break;
12442 case FLASH_5752PAGE_SIZE_1K:
12443 tp->nvram_pagesize = 1024;
12444 break;
12445 case FLASH_5752PAGE_SIZE_2K:
12446 tp->nvram_pagesize = 2048;
12447 break;
12448 case FLASH_5752PAGE_SIZE_4K:
12449 tp->nvram_pagesize = 4096;
12450 break;
12451 case FLASH_5752PAGE_SIZE_264:
12452 tp->nvram_pagesize = 264;
12453 break;
12454 case FLASH_5752PAGE_SIZE_528:
12455 tp->nvram_pagesize = 528;
12456 break;
12457 }
12458}
12459
361b4ac2
MC
12460static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12461{
12462 u32 nvcfg1;
12463
12464 nvcfg1 = tr32(NVRAM_CFG1);
12465
e6af301b
MC
12466 /* NVRAM protection for TPM */
12467 if (nvcfg1 & (1 << 27))
63c3a66f 12468 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12469
361b4ac2 12470 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12471 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12472 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12473 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12474 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12475 break;
12476 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12477 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12478 tg3_flag_set(tp, NVRAM_BUFFERED);
12479 tg3_flag_set(tp, FLASH);
8590a603
MC
12480 break;
12481 case FLASH_5752VENDOR_ST_M45PE10:
12482 case FLASH_5752VENDOR_ST_M45PE20:
12483 case FLASH_5752VENDOR_ST_M45PE40:
12484 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12485 tg3_flag_set(tp, NVRAM_BUFFERED);
12486 tg3_flag_set(tp, FLASH);
8590a603 12487 break;
361b4ac2
MC
12488 }
12489
63c3a66f 12490 if (tg3_flag(tp, FLASH)) {
a1b950d5 12491 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12492 } else {
361b4ac2
MC
12493 /* For eeprom, set pagesize to maximum eeprom size */
12494 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12495
12496 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12497 tw32(NVRAM_CFG1, nvcfg1);
12498 }
12499}
12500
d3c7b886
MC
12501static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12502{
989a9d23 12503 u32 nvcfg1, protect = 0;
d3c7b886
MC
12504
12505 nvcfg1 = tr32(NVRAM_CFG1);
12506
12507 /* NVRAM protection for TPM */
989a9d23 12508 if (nvcfg1 & (1 << 27)) {
63c3a66f 12509 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12510 protect = 1;
12511 }
d3c7b886 12512
989a9d23
MC
12513 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12514 switch (nvcfg1) {
8590a603
MC
12515 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12516 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12517 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12518 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12519 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12520 tg3_flag_set(tp, NVRAM_BUFFERED);
12521 tg3_flag_set(tp, FLASH);
8590a603
MC
12522 tp->nvram_pagesize = 264;
12523 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12524 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12525 tp->nvram_size = (protect ? 0x3e200 :
12526 TG3_NVRAM_SIZE_512KB);
12527 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12528 tp->nvram_size = (protect ? 0x1f200 :
12529 TG3_NVRAM_SIZE_256KB);
12530 else
12531 tp->nvram_size = (protect ? 0x1f200 :
12532 TG3_NVRAM_SIZE_128KB);
12533 break;
12534 case FLASH_5752VENDOR_ST_M45PE10:
12535 case FLASH_5752VENDOR_ST_M45PE20:
12536 case FLASH_5752VENDOR_ST_M45PE40:
12537 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12538 tg3_flag_set(tp, NVRAM_BUFFERED);
12539 tg3_flag_set(tp, FLASH);
8590a603
MC
12540 tp->nvram_pagesize = 256;
12541 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12542 tp->nvram_size = (protect ?
12543 TG3_NVRAM_SIZE_64KB :
12544 TG3_NVRAM_SIZE_128KB);
12545 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12546 tp->nvram_size = (protect ?
12547 TG3_NVRAM_SIZE_64KB :
12548 TG3_NVRAM_SIZE_256KB);
12549 else
12550 tp->nvram_size = (protect ?
12551 TG3_NVRAM_SIZE_128KB :
12552 TG3_NVRAM_SIZE_512KB);
12553 break;
d3c7b886
MC
12554 }
12555}
12556
1b27777a
MC
12557static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12558{
12559 u32 nvcfg1;
12560
12561 nvcfg1 = tr32(NVRAM_CFG1);
12562
12563 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12564 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12565 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12566 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12567 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12568 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12569 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12570 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12571
8590a603
MC
12572 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12573 tw32(NVRAM_CFG1, nvcfg1);
12574 break;
12575 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12576 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12577 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12578 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12579 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12580 tg3_flag_set(tp, NVRAM_BUFFERED);
12581 tg3_flag_set(tp, FLASH);
8590a603
MC
12582 tp->nvram_pagesize = 264;
12583 break;
12584 case FLASH_5752VENDOR_ST_M45PE10:
12585 case FLASH_5752VENDOR_ST_M45PE20:
12586 case FLASH_5752VENDOR_ST_M45PE40:
12587 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12588 tg3_flag_set(tp, NVRAM_BUFFERED);
12589 tg3_flag_set(tp, FLASH);
8590a603
MC
12590 tp->nvram_pagesize = 256;
12591 break;
1b27777a
MC
12592 }
12593}
12594
6b91fa02
MC
12595static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12596{
12597 u32 nvcfg1, protect = 0;
12598
12599 nvcfg1 = tr32(NVRAM_CFG1);
12600
12601 /* NVRAM protection for TPM */
12602 if (nvcfg1 & (1 << 27)) {
63c3a66f 12603 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12604 protect = 1;
12605 }
12606
12607 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12608 switch (nvcfg1) {
8590a603
MC
12609 case FLASH_5761VENDOR_ATMEL_ADB021D:
12610 case FLASH_5761VENDOR_ATMEL_ADB041D:
12611 case FLASH_5761VENDOR_ATMEL_ADB081D:
12612 case FLASH_5761VENDOR_ATMEL_ADB161D:
12613 case FLASH_5761VENDOR_ATMEL_MDB021D:
12614 case FLASH_5761VENDOR_ATMEL_MDB041D:
12615 case FLASH_5761VENDOR_ATMEL_MDB081D:
12616 case FLASH_5761VENDOR_ATMEL_MDB161D:
12617 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12618 tg3_flag_set(tp, NVRAM_BUFFERED);
12619 tg3_flag_set(tp, FLASH);
12620 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12621 tp->nvram_pagesize = 256;
12622 break;
12623 case FLASH_5761VENDOR_ST_A_M45PE20:
12624 case FLASH_5761VENDOR_ST_A_M45PE40:
12625 case FLASH_5761VENDOR_ST_A_M45PE80:
12626 case FLASH_5761VENDOR_ST_A_M45PE16:
12627 case FLASH_5761VENDOR_ST_M_M45PE20:
12628 case FLASH_5761VENDOR_ST_M_M45PE40:
12629 case FLASH_5761VENDOR_ST_M_M45PE80:
12630 case FLASH_5761VENDOR_ST_M_M45PE16:
12631 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12632 tg3_flag_set(tp, NVRAM_BUFFERED);
12633 tg3_flag_set(tp, FLASH);
8590a603
MC
12634 tp->nvram_pagesize = 256;
12635 break;
6b91fa02
MC
12636 }
12637
12638 if (protect) {
12639 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12640 } else {
12641 switch (nvcfg1) {
8590a603
MC
12642 case FLASH_5761VENDOR_ATMEL_ADB161D:
12643 case FLASH_5761VENDOR_ATMEL_MDB161D:
12644 case FLASH_5761VENDOR_ST_A_M45PE16:
12645 case FLASH_5761VENDOR_ST_M_M45PE16:
12646 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12647 break;
12648 case FLASH_5761VENDOR_ATMEL_ADB081D:
12649 case FLASH_5761VENDOR_ATMEL_MDB081D:
12650 case FLASH_5761VENDOR_ST_A_M45PE80:
12651 case FLASH_5761VENDOR_ST_M_M45PE80:
12652 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12653 break;
12654 case FLASH_5761VENDOR_ATMEL_ADB041D:
12655 case FLASH_5761VENDOR_ATMEL_MDB041D:
12656 case FLASH_5761VENDOR_ST_A_M45PE40:
12657 case FLASH_5761VENDOR_ST_M_M45PE40:
12658 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12659 break;
12660 case FLASH_5761VENDOR_ATMEL_ADB021D:
12661 case FLASH_5761VENDOR_ATMEL_MDB021D:
12662 case FLASH_5761VENDOR_ST_A_M45PE20:
12663 case FLASH_5761VENDOR_ST_M_M45PE20:
12664 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12665 break;
6b91fa02
MC
12666 }
12667 }
12668}
12669
b5d3772c
MC
12670static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12671{
12672 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12673 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12674 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12675}
12676
321d32a0
MC
12677static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12678{
12679 u32 nvcfg1;
12680
12681 nvcfg1 = tr32(NVRAM_CFG1);
12682
12683 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12684 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12685 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12686 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12687 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12688 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12689
12690 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12691 tw32(NVRAM_CFG1, nvcfg1);
12692 return;
12693 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12694 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12695 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12696 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12697 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12698 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12699 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12700 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12701 tg3_flag_set(tp, NVRAM_BUFFERED);
12702 tg3_flag_set(tp, FLASH);
321d32a0
MC
12703
12704 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12705 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12706 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12707 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12708 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12709 break;
12710 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12711 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12712 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12713 break;
12714 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12715 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12716 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12717 break;
12718 }
12719 break;
12720 case FLASH_5752VENDOR_ST_M45PE10:
12721 case FLASH_5752VENDOR_ST_M45PE20:
12722 case FLASH_5752VENDOR_ST_M45PE40:
12723 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12724 tg3_flag_set(tp, NVRAM_BUFFERED);
12725 tg3_flag_set(tp, FLASH);
321d32a0
MC
12726
12727 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12728 case FLASH_5752VENDOR_ST_M45PE10:
12729 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12730 break;
12731 case FLASH_5752VENDOR_ST_M45PE20:
12732 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12733 break;
12734 case FLASH_5752VENDOR_ST_M45PE40:
12735 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12736 break;
12737 }
12738 break;
12739 default:
63c3a66f 12740 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12741 return;
12742 }
12743
a1b950d5
MC
12744 tg3_nvram_get_pagesize(tp, nvcfg1);
12745 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12746 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12747}
12748
12749
12750static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12751{
12752 u32 nvcfg1;
12753
12754 nvcfg1 = tr32(NVRAM_CFG1);
12755
12756 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12757 case FLASH_5717VENDOR_ATMEL_EEPROM:
12758 case FLASH_5717VENDOR_MICRO_EEPROM:
12759 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12760 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12761 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12762
12763 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12764 tw32(NVRAM_CFG1, nvcfg1);
12765 return;
12766 case FLASH_5717VENDOR_ATMEL_MDB011D:
12767 case FLASH_5717VENDOR_ATMEL_ADB011B:
12768 case FLASH_5717VENDOR_ATMEL_ADB011D:
12769 case FLASH_5717VENDOR_ATMEL_MDB021D:
12770 case FLASH_5717VENDOR_ATMEL_ADB021B:
12771 case FLASH_5717VENDOR_ATMEL_ADB021D:
12772 case FLASH_5717VENDOR_ATMEL_45USPT:
12773 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12774 tg3_flag_set(tp, NVRAM_BUFFERED);
12775 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12776
12777 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12778 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12779 /* Detect size with tg3_nvram_get_size() */
12780 break;
a1b950d5
MC
12781 case FLASH_5717VENDOR_ATMEL_ADB021B:
12782 case FLASH_5717VENDOR_ATMEL_ADB021D:
12783 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12784 break;
12785 default:
12786 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12787 break;
12788 }
321d32a0 12789 break;
a1b950d5
MC
12790 case FLASH_5717VENDOR_ST_M_M25PE10:
12791 case FLASH_5717VENDOR_ST_A_M25PE10:
12792 case FLASH_5717VENDOR_ST_M_M45PE10:
12793 case FLASH_5717VENDOR_ST_A_M45PE10:
12794 case FLASH_5717VENDOR_ST_M_M25PE20:
12795 case FLASH_5717VENDOR_ST_A_M25PE20:
12796 case FLASH_5717VENDOR_ST_M_M45PE20:
12797 case FLASH_5717VENDOR_ST_A_M45PE20:
12798 case FLASH_5717VENDOR_ST_25USPT:
12799 case FLASH_5717VENDOR_ST_45USPT:
12800 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12801 tg3_flag_set(tp, NVRAM_BUFFERED);
12802 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12803
12804 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12805 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12806 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12807 /* Detect size with tg3_nvram_get_size() */
12808 break;
12809 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12810 case FLASH_5717VENDOR_ST_A_M45PE20:
12811 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12812 break;
12813 default:
12814 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12815 break;
12816 }
321d32a0 12817 break;
a1b950d5 12818 default:
63c3a66f 12819 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12820 return;
321d32a0 12821 }
a1b950d5
MC
12822
12823 tg3_nvram_get_pagesize(tp, nvcfg1);
12824 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12825 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12826}
12827
9b91b5f1
MC
12828static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12829{
12830 u32 nvcfg1, nvmpinstrp;
12831
12832 nvcfg1 = tr32(NVRAM_CFG1);
12833 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12834
12835 switch (nvmpinstrp) {
12836 case FLASH_5720_EEPROM_HD:
12837 case FLASH_5720_EEPROM_LD:
12838 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12839 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12840
12841 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12842 tw32(NVRAM_CFG1, nvcfg1);
12843 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12844 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12845 else
12846 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12847 return;
12848 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12849 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12850 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12851 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12852 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12853 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12854 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12855 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12856 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12857 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12858 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12859 case FLASH_5720VENDOR_ATMEL_45USPT:
12860 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12861 tg3_flag_set(tp, NVRAM_BUFFERED);
12862 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12863
12864 switch (nvmpinstrp) {
12865 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12866 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12867 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12868 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12869 break;
12870 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12871 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12872 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12873 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12874 break;
12875 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12876 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12877 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12878 break;
12879 default:
12880 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12881 break;
12882 }
12883 break;
12884 case FLASH_5720VENDOR_M_ST_M25PE10:
12885 case FLASH_5720VENDOR_M_ST_M45PE10:
12886 case FLASH_5720VENDOR_A_ST_M25PE10:
12887 case FLASH_5720VENDOR_A_ST_M45PE10:
12888 case FLASH_5720VENDOR_M_ST_M25PE20:
12889 case FLASH_5720VENDOR_M_ST_M45PE20:
12890 case FLASH_5720VENDOR_A_ST_M25PE20:
12891 case FLASH_5720VENDOR_A_ST_M45PE20:
12892 case FLASH_5720VENDOR_M_ST_M25PE40:
12893 case FLASH_5720VENDOR_M_ST_M45PE40:
12894 case FLASH_5720VENDOR_A_ST_M25PE40:
12895 case FLASH_5720VENDOR_A_ST_M45PE40:
12896 case FLASH_5720VENDOR_M_ST_M25PE80:
12897 case FLASH_5720VENDOR_M_ST_M45PE80:
12898 case FLASH_5720VENDOR_A_ST_M25PE80:
12899 case FLASH_5720VENDOR_A_ST_M45PE80:
12900 case FLASH_5720VENDOR_ST_25USPT:
12901 case FLASH_5720VENDOR_ST_45USPT:
12902 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12903 tg3_flag_set(tp, NVRAM_BUFFERED);
12904 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12905
12906 switch (nvmpinstrp) {
12907 case FLASH_5720VENDOR_M_ST_M25PE20:
12908 case FLASH_5720VENDOR_M_ST_M45PE20:
12909 case FLASH_5720VENDOR_A_ST_M25PE20:
12910 case FLASH_5720VENDOR_A_ST_M45PE20:
12911 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12912 break;
12913 case FLASH_5720VENDOR_M_ST_M25PE40:
12914 case FLASH_5720VENDOR_M_ST_M45PE40:
12915 case FLASH_5720VENDOR_A_ST_M25PE40:
12916 case FLASH_5720VENDOR_A_ST_M45PE40:
12917 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12918 break;
12919 case FLASH_5720VENDOR_M_ST_M25PE80:
12920 case FLASH_5720VENDOR_M_ST_M45PE80:
12921 case FLASH_5720VENDOR_A_ST_M25PE80:
12922 case FLASH_5720VENDOR_A_ST_M45PE80:
12923 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12924 break;
12925 default:
12926 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12927 break;
12928 }
12929 break;
12930 default:
63c3a66f 12931 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12932 return;
12933 }
12934
12935 tg3_nvram_get_pagesize(tp, nvcfg1);
12936 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12937 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12938}
12939
1da177e4
LT
12940/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12941static void __devinit tg3_nvram_init(struct tg3 *tp)
12942{
1da177e4
LT
12943 tw32_f(GRC_EEPROM_ADDR,
12944 (EEPROM_ADDR_FSM_RESET |
12945 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12946 EEPROM_ADDR_CLKPERD_SHIFT)));
12947
9d57f01c 12948 msleep(1);
1da177e4
LT
12949
12950 /* Enable seeprom accesses. */
12951 tw32_f(GRC_LOCAL_CTRL,
12952 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12953 udelay(100);
12954
12955 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12956 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12957 tg3_flag_set(tp, NVRAM);
1da177e4 12958
ec41c7df 12959 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12960 netdev_warn(tp->dev,
12961 "Cannot get nvram lock, %s failed\n",
05dbe005 12962 __func__);
ec41c7df
MC
12963 return;
12964 }
e6af301b 12965 tg3_enable_nvram_access(tp);
1da177e4 12966
989a9d23
MC
12967 tp->nvram_size = 0;
12968
361b4ac2
MC
12969 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12970 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12971 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12972 tg3_get_5755_nvram_info(tp);
d30cdd28 12973 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12974 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12975 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12976 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12977 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12978 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12979 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12980 tg3_get_5906_nvram_info(tp);
b703df6f 12981 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 12982 tg3_flag(tp, 57765_CLASS))
321d32a0 12983 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12984 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12985 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12986 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12987 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12988 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12989 else
12990 tg3_get_nvram_info(tp);
12991
989a9d23
MC
12992 if (tp->nvram_size == 0)
12993 tg3_get_nvram_size(tp);
1da177e4 12994
e6af301b 12995 tg3_disable_nvram_access(tp);
381291b7 12996 tg3_nvram_unlock(tp);
1da177e4
LT
12997
12998 } else {
63c3a66f
JP
12999 tg3_flag_clear(tp, NVRAM);
13000 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
13001
13002 tg3_get_eeprom_size(tp);
13003 }
13004}
13005
1da177e4
LT
13006struct subsys_tbl_ent {
13007 u16 subsys_vendor, subsys_devid;
13008 u32 phy_id;
13009};
13010
24daf2b0 13011static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 13012 /* Broadcom boards. */
24daf2b0 13013 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13014 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 13015 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13016 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 13017 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13018 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
13019 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13020 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
13021 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13022 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 13023 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13024 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13025 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13026 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
13027 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13028 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 13029 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13030 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 13031 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13032 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 13033 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13034 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
13035
13036 /* 3com boards. */
24daf2b0 13037 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13038 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 13039 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13040 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13041 { TG3PCI_SUBVENDOR_ID_3COM,
13042 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
13043 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13044 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 13045 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13046 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13047
13048 /* DELL boards. */
24daf2b0 13049 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13050 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 13051 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13052 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 13053 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13054 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 13055 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13056 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
13057
13058 /* Compaq boards. */
24daf2b0 13059 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13060 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 13061 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13062 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13063 { TG3PCI_SUBVENDOR_ID_COMPAQ,
13064 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
13065 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13066 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 13067 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13068 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13069
13070 /* IBM boards. */
24daf2b0
MC
13071 { TG3PCI_SUBVENDOR_ID_IBM,
13072 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
13073};
13074
24daf2b0 13075static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
13076{
13077 int i;
13078
13079 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
13080 if ((subsys_id_to_phy_id[i].subsys_vendor ==
13081 tp->pdev->subsystem_vendor) &&
13082 (subsys_id_to_phy_id[i].subsys_devid ==
13083 tp->pdev->subsystem_device))
13084 return &subsys_id_to_phy_id[i];
13085 }
13086 return NULL;
13087}
13088
7d0c41ef 13089static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 13090{
1da177e4 13091 u32 val;
f49639e6 13092
79eb6904 13093 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
13094 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13095
a85feb8c 13096 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
13097 tg3_flag_set(tp, EEPROM_WRITE_PROT);
13098 tg3_flag_set(tp, WOL_CAP);
72b845e0 13099
b5d3772c 13100 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 13101 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
13102 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13103 tg3_flag_set(tp, IS_NIC);
9d26e213 13104 }
0527ba35
MC
13105 val = tr32(VCPU_CFGSHDW);
13106 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 13107 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 13108 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 13109 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 13110 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13111 device_set_wakeup_enable(&tp->pdev->dev, true);
13112 }
05ac4cb7 13113 goto done;
b5d3772c
MC
13114 }
13115
1da177e4
LT
13116 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
13117 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
13118 u32 nic_cfg, led_cfg;
a9daf367 13119 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 13120 int eeprom_phy_serdes = 0;
1da177e4
LT
13121
13122 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
13123 tp->nic_sram_data_cfg = nic_cfg;
13124
13125 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13126 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13127 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13128 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13129 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13130 (ver > 0) && (ver < 0x100))
13131 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13132
a9daf367
MC
13133 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13134 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13135
1da177e4
LT
13136 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13137 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13138 eeprom_phy_serdes = 1;
13139
13140 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13141 if (nic_phy_id != 0) {
13142 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13143 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13144
13145 eeprom_phy_id = (id1 >> 16) << 10;
13146 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13147 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13148 } else
13149 eeprom_phy_id = 0;
13150
7d0c41ef 13151 tp->phy_id = eeprom_phy_id;
747e8f8b 13152 if (eeprom_phy_serdes) {
63c3a66f 13153 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13154 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13155 else
f07e9af3 13156 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13157 }
7d0c41ef 13158
63c3a66f 13159 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13160 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13161 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13162 else
1da177e4
LT
13163 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13164
13165 switch (led_cfg) {
13166 default:
13167 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13168 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13169 break;
13170
13171 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13172 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13173 break;
13174
13175 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13176 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13177
13178 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13179 * read on some older 5700/5701 bootcode.
13180 */
13181 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13182 ASIC_REV_5700 ||
13183 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13184 ASIC_REV_5701)
13185 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13186
1da177e4
LT
13187 break;
13188
13189 case SHASTA_EXT_LED_SHARED:
13190 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13191 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13192 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13193 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13194 LED_CTRL_MODE_PHY_2);
13195 break;
13196
13197 case SHASTA_EXT_LED_MAC:
13198 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13199 break;
13200
13201 case SHASTA_EXT_LED_COMBO:
13202 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13203 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13204 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13205 LED_CTRL_MODE_PHY_2);
13206 break;
13207
855e1111 13208 }
1da177e4
LT
13209
13210 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13211 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13212 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13213 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13214
b2a5c19c
MC
13215 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13216 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13217
9d26e213 13218 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13219 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13220 if ((tp->pdev->subsystem_vendor ==
13221 PCI_VENDOR_ID_ARIMA) &&
13222 (tp->pdev->subsystem_device == 0x205a ||
13223 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13224 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13225 } else {
63c3a66f
JP
13226 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13227 tg3_flag_set(tp, IS_NIC);
9d26e213 13228 }
1da177e4
LT
13229
13230 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13231 tg3_flag_set(tp, ENABLE_ASF);
13232 if (tg3_flag(tp, 5750_PLUS))
13233 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13234 }
b2b98d4a
MC
13235
13236 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13237 tg3_flag(tp, 5750_PLUS))
13238 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13239
f07e9af3 13240 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13241 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13242 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13243
63c3a66f 13244 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13245 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13246 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13247 device_set_wakeup_enable(&tp->pdev->dev, true);
13248 }
0527ba35 13249
1da177e4 13250 if (cfg2 & (1 << 17))
f07e9af3 13251 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13252
13253 /* serdes signal pre-emphasis in register 0x590 set by */
13254 /* bootcode if bit 18 is set */
13255 if (cfg2 & (1 << 18))
f07e9af3 13256 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13257
63c3a66f
JP
13258 if ((tg3_flag(tp, 57765_PLUS) ||
13259 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13260 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13261 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13262 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13263
63c3a66f 13264 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13265 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13266 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13267 u32 cfg3;
13268
13269 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13270 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13271 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13272 }
a9daf367 13273
14417063 13274 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13275 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13276 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13277 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13278 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13279 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13280 }
05ac4cb7 13281done:
63c3a66f 13282 if (tg3_flag(tp, WOL_CAP))
43067ed8 13283 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13284 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13285 else
13286 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13287}
13288
b2a5c19c
MC
13289static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13290{
13291 int i;
13292 u32 val;
13293
13294 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13295 tw32(OTP_CTRL, cmd);
13296
13297 /* Wait for up to 1 ms for command to execute. */
13298 for (i = 0; i < 100; i++) {
13299 val = tr32(OTP_STATUS);
13300 if (val & OTP_STATUS_CMD_DONE)
13301 break;
13302 udelay(10);
13303 }
13304
13305 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13306}
13307
13308/* Read the gphy configuration from the OTP region of the chip. The gphy
13309 * configuration is a 32-bit value that straddles the alignment boundary.
13310 * We do two 32-bit reads and then shift and merge the results.
13311 */
13312static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13313{
13314 u32 bhalf_otp, thalf_otp;
13315
13316 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13317
13318 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13319 return 0;
13320
13321 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13322
13323 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13324 return 0;
13325
13326 thalf_otp = tr32(OTP_READ_DATA);
13327
13328 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13329
13330 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13331 return 0;
13332
13333 bhalf_otp = tr32(OTP_READ_DATA);
13334
13335 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13336}
13337
e256f8a3
MC
13338static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13339{
202ff1c2 13340 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13341
13342 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13343 adv |= ADVERTISED_1000baseT_Half |
13344 ADVERTISED_1000baseT_Full;
13345
13346 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13347 adv |= ADVERTISED_100baseT_Half |
13348 ADVERTISED_100baseT_Full |
13349 ADVERTISED_10baseT_Half |
13350 ADVERTISED_10baseT_Full |
13351 ADVERTISED_TP;
13352 else
13353 adv |= ADVERTISED_FIBRE;
13354
13355 tp->link_config.advertising = adv;
13356 tp->link_config.speed = SPEED_INVALID;
13357 tp->link_config.duplex = DUPLEX_INVALID;
13358 tp->link_config.autoneg = AUTONEG_ENABLE;
13359 tp->link_config.active_speed = SPEED_INVALID;
13360 tp->link_config.active_duplex = DUPLEX_INVALID;
13361 tp->link_config.orig_speed = SPEED_INVALID;
13362 tp->link_config.orig_duplex = DUPLEX_INVALID;
13363 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13364}
13365
7d0c41ef
MC
13366static int __devinit tg3_phy_probe(struct tg3 *tp)
13367{
13368 u32 hw_phy_id_1, hw_phy_id_2;
13369 u32 hw_phy_id, hw_phy_id_masked;
13370 int err;
1da177e4 13371
e256f8a3 13372 /* flow control autonegotiation is default behavior */
63c3a66f 13373 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13374 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13375
63c3a66f 13376 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13377 return tg3_phy_init(tp);
13378
1da177e4 13379 /* Reading the PHY ID register can conflict with ASF
877d0310 13380 * firmware access to the PHY hardware.
1da177e4
LT
13381 */
13382 err = 0;
63c3a66f 13383 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13384 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13385 } else {
13386 /* Now read the physical PHY_ID from the chip and verify
13387 * that it is sane. If it doesn't look good, we fall back
13388 * to either the hard-coded table based PHY_ID and failing
13389 * that the value found in the eeprom area.
13390 */
13391 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13392 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13393
13394 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13395 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13396 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13397
79eb6904 13398 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13399 }
13400
79eb6904 13401 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13402 tp->phy_id = hw_phy_id;
79eb6904 13403 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13404 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13405 else
f07e9af3 13406 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13407 } else {
79eb6904 13408 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13409 /* Do nothing, phy ID already set up in
13410 * tg3_get_eeprom_hw_cfg().
13411 */
1da177e4
LT
13412 } else {
13413 struct subsys_tbl_ent *p;
13414
13415 /* No eeprom signature? Try the hardcoded
13416 * subsys device table.
13417 */
24daf2b0 13418 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13419 if (!p)
13420 return -ENODEV;
13421
13422 tp->phy_id = p->phy_id;
13423 if (!tp->phy_id ||
79eb6904 13424 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13425 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13426 }
13427 }
13428
a6b68dab 13429 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13430 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13431 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13432 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13433 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13434 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13435 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13436 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13437
e256f8a3
MC
13438 tg3_phy_init_link_config(tp);
13439
f07e9af3 13440 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13441 !tg3_flag(tp, ENABLE_APE) &&
13442 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 13443 u32 bmsr, dummy;
1da177e4
LT
13444
13445 tg3_readphy(tp, MII_BMSR, &bmsr);
13446 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13447 (bmsr & BMSR_LSTATUS))
13448 goto skip_phy_reset;
6aa20a22 13449
1da177e4
LT
13450 err = tg3_phy_reset(tp);
13451 if (err)
13452 return err;
13453
42b64a45 13454 tg3_phy_set_wirespeed(tp);
1da177e4 13455
e2bf73e7 13456 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
13457 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13458 tp->link_config.flowctrl);
1da177e4
LT
13459
13460 tg3_writephy(tp, MII_BMCR,
13461 BMCR_ANENABLE | BMCR_ANRESTART);
13462 }
1da177e4
LT
13463 }
13464
13465skip_phy_reset:
79eb6904 13466 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13467 err = tg3_init_5401phy_dsp(tp);
13468 if (err)
13469 return err;
1da177e4 13470
1da177e4
LT
13471 err = tg3_init_5401phy_dsp(tp);
13472 }
13473
1da177e4
LT
13474 return err;
13475}
13476
184b8904 13477static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13478{
a4a8bb15 13479 u8 *vpd_data;
4181b2c8 13480 unsigned int block_end, rosize, len;
535a490e 13481 u32 vpdlen;
184b8904 13482 int j, i = 0;
a4a8bb15 13483
535a490e 13484 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13485 if (!vpd_data)
13486 goto out_no_vpd;
1da177e4 13487
535a490e 13488 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13489 if (i < 0)
13490 goto out_not_found;
1da177e4 13491
4181b2c8
MC
13492 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13493 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13494 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13495
535a490e 13496 if (block_end > vpdlen)
4181b2c8 13497 goto out_not_found;
af2c6a4a 13498
184b8904
MC
13499 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13500 PCI_VPD_RO_KEYWORD_MFR_ID);
13501 if (j > 0) {
13502 len = pci_vpd_info_field_size(&vpd_data[j]);
13503
13504 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13505 if (j + len > block_end || len != 4 ||
13506 memcmp(&vpd_data[j], "1028", 4))
13507 goto partno;
13508
13509 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13510 PCI_VPD_RO_KEYWORD_VENDOR0);
13511 if (j < 0)
13512 goto partno;
13513
13514 len = pci_vpd_info_field_size(&vpd_data[j]);
13515
13516 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13517 if (j + len > block_end)
13518 goto partno;
13519
13520 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13521 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13522 }
13523
13524partno:
4181b2c8
MC
13525 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13526 PCI_VPD_RO_KEYWORD_PARTNO);
13527 if (i < 0)
13528 goto out_not_found;
af2c6a4a 13529
4181b2c8 13530 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13531
4181b2c8
MC
13532 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13533 if (len > TG3_BPN_SIZE ||
535a490e 13534 (len + i) > vpdlen)
4181b2c8 13535 goto out_not_found;
1da177e4 13536
4181b2c8 13537 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13538
1da177e4 13539out_not_found:
a4a8bb15 13540 kfree(vpd_data);
37a949c5 13541 if (tp->board_part_number[0])
a4a8bb15
MC
13542 return;
13543
13544out_no_vpd:
37a949c5
MC
13545 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13546 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13547 strcpy(tp->board_part_number, "BCM5717");
13548 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13549 strcpy(tp->board_part_number, "BCM5718");
13550 else
13551 goto nomatch;
13552 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13553 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13554 strcpy(tp->board_part_number, "BCM57780");
13555 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13556 strcpy(tp->board_part_number, "BCM57760");
13557 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13558 strcpy(tp->board_part_number, "BCM57790");
13559 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13560 strcpy(tp->board_part_number, "BCM57788");
13561 else
13562 goto nomatch;
13563 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13564 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13565 strcpy(tp->board_part_number, "BCM57761");
13566 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13567 strcpy(tp->board_part_number, "BCM57765");
13568 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13569 strcpy(tp->board_part_number, "BCM57781");
13570 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13571 strcpy(tp->board_part_number, "BCM57785");
13572 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13573 strcpy(tp->board_part_number, "BCM57791");
13574 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13575 strcpy(tp->board_part_number, "BCM57795");
13576 else
13577 goto nomatch;
55086ad9
MC
13578 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
13579 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
13580 strcpy(tp->board_part_number, "BCM57762");
13581 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
13582 strcpy(tp->board_part_number, "BCM57766");
13583 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
13584 strcpy(tp->board_part_number, "BCM57782");
13585 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13586 strcpy(tp->board_part_number, "BCM57786");
13587 else
13588 goto nomatch;
37a949c5 13589 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13590 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13591 } else {
13592nomatch:
b5d3772c 13593 strcpy(tp->board_part_number, "none");
37a949c5 13594 }
1da177e4
LT
13595}
13596
9c8a620e
MC
13597static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13598{
13599 u32 val;
13600
e4f34110 13601 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13602 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13603 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13604 val != 0)
13605 return 0;
13606
13607 return 1;
13608}
13609
acd9c119
MC
13610static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13611{
ff3a7cb2 13612 u32 val, offset, start, ver_offset;
75f9936e 13613 int i, dst_off;
ff3a7cb2 13614 bool newver = false;
acd9c119
MC
13615
13616 if (tg3_nvram_read(tp, 0xc, &offset) ||
13617 tg3_nvram_read(tp, 0x4, &start))
13618 return;
13619
13620 offset = tg3_nvram_logical_addr(tp, offset);
13621
ff3a7cb2 13622 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13623 return;
13624
ff3a7cb2
MC
13625 if ((val & 0xfc000000) == 0x0c000000) {
13626 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13627 return;
13628
ff3a7cb2
MC
13629 if (val == 0)
13630 newver = true;
13631 }
13632
75f9936e
MC
13633 dst_off = strlen(tp->fw_ver);
13634
ff3a7cb2 13635 if (newver) {
75f9936e
MC
13636 if (TG3_VER_SIZE - dst_off < 16 ||
13637 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13638 return;
13639
13640 offset = offset + ver_offset - start;
13641 for (i = 0; i < 16; i += 4) {
13642 __be32 v;
13643 if (tg3_nvram_read_be32(tp, offset + i, &v))
13644 return;
13645
75f9936e 13646 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13647 }
13648 } else {
13649 u32 major, minor;
13650
13651 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13652 return;
13653
13654 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13655 TG3_NVM_BCVER_MAJSFT;
13656 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13657 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13658 "v%d.%02d", major, minor);
acd9c119
MC
13659 }
13660}
13661
a6f6cb1c
MC
13662static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13663{
13664 u32 val, major, minor;
13665
13666 /* Use native endian representation */
13667 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13668 return;
13669
13670 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13671 TG3_NVM_HWSB_CFG1_MAJSFT;
13672 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13673 TG3_NVM_HWSB_CFG1_MINSFT;
13674
13675 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13676}
13677
dfe00d7d
MC
13678static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13679{
13680 u32 offset, major, minor, build;
13681
75f9936e 13682 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13683
13684 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13685 return;
13686
13687 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13688 case TG3_EEPROM_SB_REVISION_0:
13689 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13690 break;
13691 case TG3_EEPROM_SB_REVISION_2:
13692 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13693 break;
13694 case TG3_EEPROM_SB_REVISION_3:
13695 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13696 break;
a4153d40
MC
13697 case TG3_EEPROM_SB_REVISION_4:
13698 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13699 break;
13700 case TG3_EEPROM_SB_REVISION_5:
13701 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13702 break;
bba226ac
MC
13703 case TG3_EEPROM_SB_REVISION_6:
13704 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13705 break;
dfe00d7d
MC
13706 default:
13707 return;
13708 }
13709
e4f34110 13710 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13711 return;
13712
13713 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13714 TG3_EEPROM_SB_EDH_BLD_SHFT;
13715 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13716 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13717 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13718
13719 if (minor > 99 || build > 26)
13720 return;
13721
75f9936e
MC
13722 offset = strlen(tp->fw_ver);
13723 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13724 " v%d.%02d", major, minor);
dfe00d7d
MC
13725
13726 if (build > 0) {
75f9936e
MC
13727 offset = strlen(tp->fw_ver);
13728 if (offset < TG3_VER_SIZE - 1)
13729 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13730 }
13731}
13732
acd9c119 13733static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13734{
13735 u32 val, offset, start;
acd9c119 13736 int i, vlen;
9c8a620e
MC
13737
13738 for (offset = TG3_NVM_DIR_START;
13739 offset < TG3_NVM_DIR_END;
13740 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13741 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13742 return;
13743
9c8a620e
MC
13744 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13745 break;
13746 }
13747
13748 if (offset == TG3_NVM_DIR_END)
13749 return;
13750
63c3a66f 13751 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13752 start = 0x08000000;
e4f34110 13753 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13754 return;
13755
e4f34110 13756 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13757 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13758 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13759 return;
13760
13761 offset += val - start;
13762
acd9c119 13763 vlen = strlen(tp->fw_ver);
9c8a620e 13764
acd9c119
MC
13765 tp->fw_ver[vlen++] = ',';
13766 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13767
13768 for (i = 0; i < 4; i++) {
a9dc529d
MC
13769 __be32 v;
13770 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13771 return;
13772
b9fc7dc5 13773 offset += sizeof(v);
c4e6575c 13774
acd9c119
MC
13775 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13776 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13777 break;
c4e6575c 13778 }
9c8a620e 13779
acd9c119
MC
13780 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13781 vlen += sizeof(v);
c4e6575c 13782 }
acd9c119
MC
13783}
13784
7fd76445
MC
13785static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13786{
13787 int vlen;
13788 u32 apedata;
ecc79648 13789 char *fwtype;
7fd76445 13790
63c3a66f 13791 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13792 return;
13793
13794 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13795 if (apedata != APE_SEG_SIG_MAGIC)
13796 return;
13797
13798 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13799 if (!(apedata & APE_FW_STATUS_READY))
13800 return;
13801
13802 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13803
dc6d0744 13804 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13805 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13806 fwtype = "NCSI";
dc6d0744 13807 } else {
ecc79648 13808 fwtype = "DASH";
dc6d0744 13809 }
ecc79648 13810
7fd76445
MC
13811 vlen = strlen(tp->fw_ver);
13812
ecc79648
MC
13813 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13814 fwtype,
7fd76445
MC
13815 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13816 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13817 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13818 (apedata & APE_FW_VERSION_BLDMSK));
13819}
13820
acd9c119
MC
13821static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13822{
13823 u32 val;
75f9936e 13824 bool vpd_vers = false;
acd9c119 13825
75f9936e
MC
13826 if (tp->fw_ver[0] != 0)
13827 vpd_vers = true;
df259d8c 13828
63c3a66f 13829 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13830 strcat(tp->fw_ver, "sb");
df259d8c
MC
13831 return;
13832 }
13833
acd9c119
MC
13834 if (tg3_nvram_read(tp, 0, &val))
13835 return;
13836
13837 if (val == TG3_EEPROM_MAGIC)
13838 tg3_read_bc_ver(tp);
13839 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13840 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13841 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13842 tg3_read_hwsb_ver(tp);
acd9c119
MC
13843 else
13844 return;
13845
c9cab24e 13846 if (vpd_vers)
75f9936e 13847 goto done;
acd9c119 13848
c9cab24e
MC
13849 if (tg3_flag(tp, ENABLE_APE)) {
13850 if (tg3_flag(tp, ENABLE_ASF))
13851 tg3_read_dash_ver(tp);
13852 } else if (tg3_flag(tp, ENABLE_ASF)) {
13853 tg3_read_mgmtfw_ver(tp);
13854 }
9c8a620e 13855
75f9936e 13856done:
9c8a620e 13857 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13858}
13859
7cb32cf2
MC
13860static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13861{
63c3a66f 13862 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13863 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13864 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13865 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13866 else
de9f5230 13867 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13868}
13869
4143470c 13870static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13871 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13872 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13873 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13874 { },
13875};
13876
16c7fa7d
MC
13877static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
13878{
13879 struct pci_dev *peer;
13880 unsigned int func, devnr = tp->pdev->devfn & ~7;
13881
13882 for (func = 0; func < 8; func++) {
13883 peer = pci_get_slot(tp->pdev->bus, devnr | func);
13884 if (peer && peer != tp->pdev)
13885 break;
13886 pci_dev_put(peer);
13887 }
13888 /* 5704 can be configured in single-port mode, set peer to
13889 * tp->pdev in that case.
13890 */
13891 if (!peer) {
13892 peer = tp->pdev;
13893 return peer;
13894 }
13895
13896 /*
13897 * We don't need to keep the refcount elevated; there's no way
13898 * to remove one half of this device without removing the other
13899 */
13900 pci_dev_put(peer);
13901
13902 return peer;
13903}
13904
1da177e4
LT
13905static int __devinit tg3_get_invariants(struct tg3 *tp)
13906{
1da177e4 13907 u32 misc_ctrl_reg;
1da177e4
LT
13908 u32 pci_state_reg, grc_misc_cfg;
13909 u32 val;
13910 u16 pci_cmd;
5e7dfd0f 13911 int err;
1da177e4 13912
1da177e4
LT
13913 /* Force memory write invalidate off. If we leave it on,
13914 * then on 5700_BX chips we have to enable a workaround.
13915 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13916 * to match the cacheline size. The Broadcom driver have this
13917 * workaround but turns MWI off all the times so never uses
13918 * it. This seems to suggest that the workaround is insufficient.
13919 */
13920 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13921 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13922 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13923
16821285
MC
13924 /* Important! -- Make sure register accesses are byteswapped
13925 * correctly. Also, for those chips that require it, make
13926 * sure that indirect register accesses are enabled before
13927 * the first operation.
1da177e4
LT
13928 */
13929 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13930 &misc_ctrl_reg);
16821285
MC
13931 tp->misc_host_ctrl |= (misc_ctrl_reg &
13932 MISC_HOST_CTRL_CHIPREV);
13933 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13934 tp->misc_host_ctrl);
1da177e4
LT
13935
13936 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13937 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13938 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13939 u32 prod_id_asic_rev;
13940
5001e2f6
MC
13941 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13942 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13943 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13944 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13945 pci_read_config_dword(tp->pdev,
13946 TG3PCI_GEN2_PRODID_ASICREV,
13947 &prod_id_asic_rev);
b703df6f
MC
13948 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13949 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13950 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13951 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13952 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
55086ad9
MC
13953 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
13954 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
13955 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
13956 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
13957 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
b703df6f
MC
13958 pci_read_config_dword(tp->pdev,
13959 TG3PCI_GEN15_PRODID_ASICREV,
13960 &prod_id_asic_rev);
f6eb9b1f
MC
13961 else
13962 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13963 &prod_id_asic_rev);
13964
321d32a0 13965 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13966 }
1da177e4 13967
ff645bec
MC
13968 /* Wrong chip ID in 5752 A0. This code can be removed later
13969 * as A0 is not in production.
13970 */
13971 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13972 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13973
6892914f
MC
13974 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13975 * we need to disable memory and use config. cycles
13976 * only to access all registers. The 5702/03 chips
13977 * can mistakenly decode the special cycles from the
13978 * ICH chipsets as memory write cycles, causing corruption
13979 * of register and memory space. Only certain ICH bridges
13980 * will drive special cycles with non-zero data during the
13981 * address phase which can fall within the 5703's address
13982 * range. This is not an ICH bug as the PCI spec allows
13983 * non-zero address during special cycles. However, only
13984 * these ICH bridges are known to drive non-zero addresses
13985 * during special cycles.
13986 *
13987 * Since special cycles do not cross PCI bridges, we only
13988 * enable this workaround if the 5703 is on the secondary
13989 * bus of these ICH bridges.
13990 */
13991 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13992 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13993 static struct tg3_dev_id {
13994 u32 vendor;
13995 u32 device;
13996 u32 rev;
13997 } ich_chipsets[] = {
13998 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13999 PCI_ANY_ID },
14000 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
14001 PCI_ANY_ID },
14002 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
14003 0xa },
14004 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
14005 PCI_ANY_ID },
14006 { },
14007 };
14008 struct tg3_dev_id *pci_id = &ich_chipsets[0];
14009 struct pci_dev *bridge = NULL;
14010
14011 while (pci_id->vendor != 0) {
14012 bridge = pci_get_device(pci_id->vendor, pci_id->device,
14013 bridge);
14014 if (!bridge) {
14015 pci_id++;
14016 continue;
14017 }
14018 if (pci_id->rev != PCI_ANY_ID) {
44c10138 14019 if (bridge->revision > pci_id->rev)
6892914f
MC
14020 continue;
14021 }
14022 if (bridge->subordinate &&
14023 (bridge->subordinate->number ==
14024 tp->pdev->bus->number)) {
63c3a66f 14025 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
14026 pci_dev_put(bridge);
14027 break;
14028 }
14029 }
14030 }
14031
6ff6f81d 14032 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
14033 static struct tg3_dev_id {
14034 u32 vendor;
14035 u32 device;
14036 } bridge_chipsets[] = {
14037 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
14038 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
14039 { },
14040 };
14041 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
14042 struct pci_dev *bridge = NULL;
14043
14044 while (pci_id->vendor != 0) {
14045 bridge = pci_get_device(pci_id->vendor,
14046 pci_id->device,
14047 bridge);
14048 if (!bridge) {
14049 pci_id++;
14050 continue;
14051 }
14052 if (bridge->subordinate &&
14053 (bridge->subordinate->number <=
14054 tp->pdev->bus->number) &&
14055 (bridge->subordinate->subordinate >=
14056 tp->pdev->bus->number)) {
63c3a66f 14057 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
14058 pci_dev_put(bridge);
14059 break;
14060 }
14061 }
14062 }
14063
4a29cc2e
MC
14064 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
14065 * DMA addresses > 40-bit. This bridge may have other additional
14066 * 57xx devices behind it in some 4-port NIC designs for example.
14067 * Any tg3 device found behind the bridge will also need the 40-bit
14068 * DMA workaround.
14069 */
a4e2b347
MC
14070 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
14071 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
14072 tg3_flag_set(tp, 5780_CLASS);
14073 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 14074 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 14075 } else {
4a29cc2e
MC
14076 struct pci_dev *bridge = NULL;
14077
14078 do {
14079 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
14080 PCI_DEVICE_ID_SERVERWORKS_EPB,
14081 bridge);
14082 if (bridge && bridge->subordinate &&
14083 (bridge->subordinate->number <=
14084 tp->pdev->bus->number) &&
14085 (bridge->subordinate->subordinate >=
14086 tp->pdev->bus->number)) {
63c3a66f 14087 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
14088 pci_dev_put(bridge);
14089 break;
14090 }
14091 } while (bridge);
14092 }
4cf78e4f 14093
f6eb9b1f 14094 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 14095 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
14096 tp->pdev_peer = tg3_find_peer(tp);
14097
c885e824 14098 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
14099 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14100 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14101 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
14102
14103 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
55086ad9
MC
14104 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
14105 tg3_flag_set(tp, 57765_CLASS);
14106
14107 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
63c3a66f 14108 tg3_flag_set(tp, 57765_PLUS);
c885e824 14109
321d32a0
MC
14110 /* Intentionally exclude ASIC_REV_5906 */
14111 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 14112 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 14113 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 14114 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 14115 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14116 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14117 tg3_flag(tp, 57765_PLUS))
14118 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
14119
14120 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14121 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 14122 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
14123 tg3_flag(tp, 5755_PLUS) ||
14124 tg3_flag(tp, 5780_CLASS))
14125 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 14126
6ff6f81d 14127 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
14128 tg3_flag(tp, 5750_PLUS))
14129 tg3_flag_set(tp, 5705_PLUS);
1b440c56 14130
507399f1 14131 /* Determine TSO capabilities */
a0512944 14132 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 14133 ; /* Do nothing. HW bug. */
63c3a66f
JP
14134 else if (tg3_flag(tp, 57765_PLUS))
14135 tg3_flag_set(tp, HW_TSO_3);
14136 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 14137 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
14138 tg3_flag_set(tp, HW_TSO_2);
14139 else if (tg3_flag(tp, 5750_PLUS)) {
14140 tg3_flag_set(tp, HW_TSO_1);
14141 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14142 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
14143 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 14144 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
14145 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14146 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14147 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 14148 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14149 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
14150 tp->fw_needed = FIRMWARE_TG3TSO5;
14151 else
14152 tp->fw_needed = FIRMWARE_TG3TSO;
14153 }
14154
dabc5c67 14155 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
14156 if (tg3_flag(tp, HW_TSO_1) ||
14157 tg3_flag(tp, HW_TSO_2) ||
14158 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
14159 tp->fw_needed) {
14160 /* For firmware TSO, assume ASF is disabled.
14161 * We'll disable TSO later if we discover ASF
14162 * is enabled in tg3_get_eeprom_hw_cfg().
14163 */
dabc5c67 14164 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 14165 } else {
dabc5c67
MC
14166 tg3_flag_clear(tp, TSO_CAPABLE);
14167 tg3_flag_clear(tp, TSO_BUG);
14168 tp->fw_needed = NULL;
14169 }
14170
14171 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14172 tp->fw_needed = FIRMWARE_TG3;
14173
507399f1
MC
14174 tp->irq_max = 1;
14175
63c3a66f
JP
14176 if (tg3_flag(tp, 5750_PLUS)) {
14177 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14178 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14179 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14180 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14181 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14182 tp->pdev_peer == tp->pdev))
63c3a66f 14183 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14184
63c3a66f 14185 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14186 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14187 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14188 }
4f125f42 14189
63c3a66f
JP
14190 if (tg3_flag(tp, 57765_PLUS)) {
14191 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1 14192 tp->irq_max = TG3_IRQ_MAX_VECS;
90415477 14193 tg3_rss_init_dflt_indir_tbl(tp);
507399f1 14194 }
f6eb9b1f 14195 }
0e1406dd 14196
2ffcc981 14197 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14198 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14199
e31aa987 14200 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a4cb428d 14201 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 14202
fa6b2aae
MC
14203 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14204 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14205 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14206 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14207
63c3a66f 14208 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14209 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14210 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14211
63c3a66f
JP
14212 if (!tg3_flag(tp, 5705_PLUS) ||
14213 tg3_flag(tp, 5780_CLASS) ||
14214 tg3_flag(tp, USE_JUMBO_BDFLAG))
14215 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14216
52f4490c
MC
14217 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14218 &pci_state_reg);
14219
708ebb3a 14220 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14221 u16 lnkctl;
14222
63c3a66f 14223 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14224
2c55a3d0
MC
14225 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14226 int readrq = pcie_get_readrq(tp->pdev);
14227 if (readrq > 2048)
14228 pcie_set_readrq(tp->pdev, 2048);
14229 }
5f5c51e3 14230
5e7dfd0f 14231 pci_read_config_word(tp->pdev,
708ebb3a 14232 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14233 &lnkctl);
14234 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14235 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14236 ASIC_REV_5906) {
63c3a66f 14237 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14238 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14239 }
5e7dfd0f 14240 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14241 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14242 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14243 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14244 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14245 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14246 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14247 }
52f4490c 14248 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14249 /* BCM5785 devices are effectively PCIe devices, and should
14250 * follow PCIe codepaths, but do not have a PCIe capabilities
14251 * section.
93a700a9 14252 */
63c3a66f
JP
14253 tg3_flag_set(tp, PCI_EXPRESS);
14254 } else if (!tg3_flag(tp, 5705_PLUS) ||
14255 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14256 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14257 if (!tp->pcix_cap) {
2445e461
MC
14258 dev_err(&tp->pdev->dev,
14259 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14260 return -EIO;
14261 }
14262
14263 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14264 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14265 }
1da177e4 14266
399de50b
MC
14267 /* If we have an AMD 762 or VIA K8T800 chipset, write
14268 * reordering to the mailbox registers done by the host
14269 * controller can cause major troubles. We read back from
14270 * every mailbox register write to force the writes to be
14271 * posted to the chip in order.
14272 */
4143470c 14273 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14274 !tg3_flag(tp, PCI_EXPRESS))
14275 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14276
69fc4053
MC
14277 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14278 &tp->pci_cacheline_sz);
14279 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14280 &tp->pci_lat_timer);
1da177e4
LT
14281 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14282 tp->pci_lat_timer < 64) {
14283 tp->pci_lat_timer = 64;
69fc4053
MC
14284 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14285 tp->pci_lat_timer);
1da177e4
LT
14286 }
14287
16821285
MC
14288 /* Important! -- It is critical that the PCI-X hw workaround
14289 * situation is decided before the first MMIO register access.
14290 */
52f4490c
MC
14291 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14292 /* 5700 BX chips need to have their TX producer index
14293 * mailboxes written twice to workaround a bug.
14294 */
63c3a66f 14295 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14296
52f4490c 14297 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14298 *
14299 * The workaround is to use indirect register accesses
14300 * for all chip writes not to mailbox registers.
14301 */
63c3a66f 14302 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14303 u32 pm_reg;
1da177e4 14304
63c3a66f 14305 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14306
14307 /* The chip can have it's power management PCI config
14308 * space registers clobbered due to this bug.
14309 * So explicitly force the chip into D0 here.
14310 */
9974a356
MC
14311 pci_read_config_dword(tp->pdev,
14312 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14313 &pm_reg);
14314 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14315 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14316 pci_write_config_dword(tp->pdev,
14317 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14318 pm_reg);
14319
14320 /* Also, force SERR#/PERR# in PCI command. */
14321 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14322 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14323 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14324 }
14325 }
14326
1da177e4 14327 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14328 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14329 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14330 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14331
14332 /* Chip-specific fixup from Broadcom driver */
14333 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14334 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14335 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14336 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14337 }
14338
1ee582d8 14339 /* Default fast path register access methods */
20094930 14340 tp->read32 = tg3_read32;
1ee582d8 14341 tp->write32 = tg3_write32;
09ee929c 14342 tp->read32_mbox = tg3_read32;
20094930 14343 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14344 tp->write32_tx_mbox = tg3_write32;
14345 tp->write32_rx_mbox = tg3_write32;
14346
14347 /* Various workaround register access methods */
63c3a66f 14348 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14349 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14350 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14351 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14352 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14353 /*
14354 * Back to back register writes can cause problems on these
14355 * chips, the workaround is to read back all reg writes
14356 * except those to mailbox regs.
14357 *
14358 * See tg3_write_indirect_reg32().
14359 */
1ee582d8 14360 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14361 }
14362
63c3a66f 14363 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14364 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14365 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14366 tp->write32_rx_mbox = tg3_write_flush_reg32;
14367 }
20094930 14368
63c3a66f 14369 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14370 tp->read32 = tg3_read_indirect_reg32;
14371 tp->write32 = tg3_write_indirect_reg32;
14372 tp->read32_mbox = tg3_read_indirect_mbox;
14373 tp->write32_mbox = tg3_write_indirect_mbox;
14374 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14375 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14376
14377 iounmap(tp->regs);
22abe310 14378 tp->regs = NULL;
6892914f
MC
14379
14380 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14381 pci_cmd &= ~PCI_COMMAND_MEMORY;
14382 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14383 }
b5d3772c
MC
14384 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14385 tp->read32_mbox = tg3_read32_mbox_5906;
14386 tp->write32_mbox = tg3_write32_mbox_5906;
14387 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14388 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14389 }
6892914f 14390
bbadf503 14391 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14392 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14393 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14394 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14395 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14396
16821285
MC
14397 /* The memory arbiter has to be enabled in order for SRAM accesses
14398 * to succeed. Normally on powerup the tg3 chip firmware will make
14399 * sure it is enabled, but other entities such as system netboot
14400 * code might disable it.
14401 */
14402 val = tr32(MEMARB_MODE);
14403 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14404
9dc5e342
MC
14405 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14406 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14407 tg3_flag(tp, 5780_CLASS)) {
14408 if (tg3_flag(tp, PCIX_MODE)) {
14409 pci_read_config_dword(tp->pdev,
14410 tp->pcix_cap + PCI_X_STATUS,
14411 &val);
14412 tp->pci_fn = val & 0x7;
14413 }
14414 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14415 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14416 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14417 NIC_SRAM_CPMUSTAT_SIG) {
14418 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14419 tp->pci_fn = tp->pci_fn ? 1 : 0;
14420 }
14421 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14422 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14423 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14424 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14425 NIC_SRAM_CPMUSTAT_SIG) {
14426 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14427 TG3_CPMU_STATUS_FSHFT_5719;
14428 }
69f11c99
MC
14429 }
14430
7d0c41ef 14431 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14432 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14433 * determined before calling tg3_set_power_state() so that
14434 * we know whether or not to switch out of Vaux power.
14435 * When the flag is set, it means that GPIO1 is used for eeprom
14436 * write protect and also implies that it is a LOM where GPIOs
14437 * are not used to switch power.
6aa20a22 14438 */
7d0c41ef
MC
14439 tg3_get_eeprom_hw_cfg(tp);
14440
cf9ecf4b
MC
14441 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14442 tg3_flag_clear(tp, TSO_CAPABLE);
14443 tg3_flag_clear(tp, TSO_BUG);
14444 tp->fw_needed = NULL;
14445 }
14446
63c3a66f 14447 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14448 /* Allow reads and writes to the
14449 * APE register and memory space.
14450 */
14451 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14452 PCISTATE_ALLOW_APE_SHMEM_WR |
14453 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14454 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14455 pci_state_reg);
c9cab24e
MC
14456
14457 tg3_ape_lock_init(tp);
0d3031d9
MC
14458 }
14459
9936bcf6 14460 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14461 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14462 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14463 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14464 tg3_flag(tp, 57765_PLUS))
14465 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14466
16821285
MC
14467 /* Set up tp->grc_local_ctrl before calling
14468 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14469 * will bring 5700's external PHY out of reset.
314fba34
MC
14470 * It is also used as eeprom write protect on LOMs.
14471 */
14472 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14473 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14474 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14475 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14476 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14477 /* Unused GPIO3 must be driven as output on 5752 because there
14478 * are no pull-up resistors on unused GPIO pins.
14479 */
14480 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14481 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14482
321d32a0 14483 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd 14484 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 14485 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
14486 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14487
8d519ab2
MC
14488 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14489 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14490 /* Turn off the debug UART. */
14491 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14492 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14493 /* Keep VMain power. */
14494 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14495 GRC_LCLCTRL_GPIO_OUTPUT0;
14496 }
14497
16821285
MC
14498 /* Switch out of Vaux if it is a NIC */
14499 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14500
1da177e4
LT
14501 /* Derive initial jumbo mode from MTU assigned in
14502 * ether_setup() via the alloc_etherdev() call
14503 */
63c3a66f
JP
14504 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14505 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14506
14507 /* Determine WakeOnLan speed to use. */
14508 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14509 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14510 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14511 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14512 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14513 } else {
63c3a66f 14514 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14515 }
14516
7f97a4bd 14517 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14518 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14519
1da177e4 14520 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14521 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14522 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14523 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14524 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14525 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14526 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14527 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14528
14529 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14530 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14531 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14532 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14533 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14534
63c3a66f 14535 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14536 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14537 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14538 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14539 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14540 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14541 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14542 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14543 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14544 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14545 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14546 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14547 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14548 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14549 } else
f07e9af3 14550 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14551 }
1da177e4 14552
b2a5c19c
MC
14553 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14554 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14555 tp->phy_otp = tg3_read_otp_phycfg(tp);
14556 if (tp->phy_otp == 0)
14557 tp->phy_otp = TG3_OTP_DEFAULT;
14558 }
14559
63c3a66f 14560 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14561 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14562 else
14563 tp->mi_mode = MAC_MI_MODE_BASE;
14564
1da177e4 14565 tp->coalesce_mode = 0;
1da177e4
LT
14566 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14567 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14568 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14569
4d958473
MC
14570 /* Set these bits to enable statistics workaround. */
14571 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14572 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14573 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14574 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14575 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14576 }
14577
321d32a0
MC
14578 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14579 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14580 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14581
158d7abd
MC
14582 err = tg3_mdio_init(tp);
14583 if (err)
14584 return err;
1da177e4
LT
14585
14586 /* Initialize data/descriptor byte/word swapping. */
14587 val = tr32(GRC_MODE);
f2096f94
MC
14588 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14589 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14590 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14591 GRC_MODE_B2HRX_ENABLE |
14592 GRC_MODE_HTX2B_ENABLE |
14593 GRC_MODE_HOST_STACKUP);
14594 else
14595 val &= GRC_MODE_HOST_STACKUP;
14596
1da177e4
LT
14597 tw32(GRC_MODE, val | tp->grc_mode);
14598
14599 tg3_switch_clocks(tp);
14600
14601 /* Clear this out for sanity. */
14602 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14603
14604 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14605 &pci_state_reg);
14606 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14607 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14608 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14609
14610 if (chiprevid == CHIPREV_ID_5701_A0 ||
14611 chiprevid == CHIPREV_ID_5701_B0 ||
14612 chiprevid == CHIPREV_ID_5701_B2 ||
14613 chiprevid == CHIPREV_ID_5701_B5) {
14614 void __iomem *sram_base;
14615
14616 /* Write some dummy words into the SRAM status block
14617 * area, see if it reads back correctly. If the return
14618 * value is bad, force enable the PCIX workaround.
14619 */
14620 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14621
14622 writel(0x00000000, sram_base);
14623 writel(0x00000000, sram_base + 4);
14624 writel(0xffffffff, sram_base + 4);
14625 if (readl(sram_base) != 0x00000000)
63c3a66f 14626 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14627 }
14628 }
14629
14630 udelay(50);
14631 tg3_nvram_init(tp);
14632
14633 grc_misc_cfg = tr32(GRC_MISC_CFG);
14634 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14635
1da177e4
LT
14636 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14637 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14638 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14639 tg3_flag_set(tp, IS_5788);
1da177e4 14640
63c3a66f 14641 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14642 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14643 tg3_flag_set(tp, TAGGED_STATUS);
14644 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14645 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14646 HOSTCC_MODE_CLRTICK_TXBD);
14647
14648 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14649 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14650 tp->misc_host_ctrl);
14651 }
14652
3bda1258 14653 /* Preserve the APE MAC_MODE bits */
63c3a66f 14654 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14655 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14656 else
6e01b20b 14657 tp->mac_mode = 0;
3bda1258 14658
1da177e4
LT
14659 /* these are limited to 10/100 only */
14660 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14661 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14662 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14663 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14664 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14665 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14666 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14667 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14668 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14669 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14670 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14671 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14672 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14673 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14674 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14675 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14676
14677 err = tg3_phy_probe(tp);
14678 if (err) {
2445e461 14679 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14680 /* ... but do not return immediately ... */
b02fd9e3 14681 tg3_mdio_fini(tp);
1da177e4
LT
14682 }
14683
184b8904 14684 tg3_read_vpd(tp);
c4e6575c 14685 tg3_read_fw_ver(tp);
1da177e4 14686
f07e9af3
MC
14687 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14688 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14689 } else {
14690 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14691 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14692 else
f07e9af3 14693 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14694 }
14695
14696 /* 5700 {AX,BX} chips have a broken status block link
14697 * change bit implementation, so we must use the
14698 * status register in those cases.
14699 */
14700 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14701 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14702 else
63c3a66f 14703 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14704
14705 /* The led_ctrl is set during tg3_phy_probe, here we might
14706 * have to force the link status polling mechanism based
14707 * upon subsystem IDs.
14708 */
14709 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14710 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14711 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14712 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14713 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14714 }
14715
14716 /* For all SERDES we poll the MAC status register. */
f07e9af3 14717 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14718 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14719 else
63c3a66f 14720 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14721
9205fd9c 14722 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14723 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14724 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14725 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14726 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14727#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14728 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14729#endif
14730 }
1da177e4 14731
2c49a44d
MC
14732 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14733 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14734 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14735
2c49a44d 14736 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14737
14738 /* Increment the rx prod index on the rx std ring by at most
14739 * 8 for these chips to workaround hw errata.
14740 */
14741 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14742 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14743 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14744 tp->rx_std_max_post = 8;
14745
63c3a66f 14746 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14747 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14748 PCIE_PWR_MGMT_L1_THRESH_MSK;
14749
1da177e4
LT
14750 return err;
14751}
14752
49b6e95f 14753#ifdef CONFIG_SPARC
1da177e4
LT
14754static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14755{
14756 struct net_device *dev = tp->dev;
14757 struct pci_dev *pdev = tp->pdev;
49b6e95f 14758 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14759 const unsigned char *addr;
49b6e95f
DM
14760 int len;
14761
14762 addr = of_get_property(dp, "local-mac-address", &len);
14763 if (addr && len == 6) {
14764 memcpy(dev->dev_addr, addr, 6);
14765 memcpy(dev->perm_addr, dev->dev_addr, 6);
14766 return 0;
1da177e4
LT
14767 }
14768 return -ENODEV;
14769}
14770
14771static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14772{
14773 struct net_device *dev = tp->dev;
14774
14775 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14776 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14777 return 0;
14778}
14779#endif
14780
14781static int __devinit tg3_get_device_address(struct tg3 *tp)
14782{
14783 struct net_device *dev = tp->dev;
14784 u32 hi, lo, mac_offset;
008652b3 14785 int addr_ok = 0;
1da177e4 14786
49b6e95f 14787#ifdef CONFIG_SPARC
1da177e4
LT
14788 if (!tg3_get_macaddr_sparc(tp))
14789 return 0;
14790#endif
14791
14792 mac_offset = 0x7c;
6ff6f81d 14793 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14794 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14795 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14796 mac_offset = 0xcc;
14797 if (tg3_nvram_lock(tp))
14798 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14799 else
14800 tg3_nvram_unlock(tp);
63c3a66f 14801 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14802 if (tp->pci_fn & 1)
a1b950d5 14803 mac_offset = 0xcc;
69f11c99 14804 if (tp->pci_fn > 1)
a50d0796 14805 mac_offset += 0x18c;
a1b950d5 14806 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14807 mac_offset = 0x10;
1da177e4
LT
14808
14809 /* First try to get it from MAC address mailbox. */
14810 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14811 if ((hi >> 16) == 0x484b) {
14812 dev->dev_addr[0] = (hi >> 8) & 0xff;
14813 dev->dev_addr[1] = (hi >> 0) & 0xff;
14814
14815 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14816 dev->dev_addr[2] = (lo >> 24) & 0xff;
14817 dev->dev_addr[3] = (lo >> 16) & 0xff;
14818 dev->dev_addr[4] = (lo >> 8) & 0xff;
14819 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14820
008652b3
MC
14821 /* Some old bootcode may report a 0 MAC address in SRAM */
14822 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14823 }
14824 if (!addr_ok) {
14825 /* Next, try NVRAM. */
63c3a66f 14826 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14827 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14828 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14829 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14830 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14831 }
14832 /* Finally just fetch it out of the MAC control regs. */
14833 else {
14834 hi = tr32(MAC_ADDR_0_HIGH);
14835 lo = tr32(MAC_ADDR_0_LOW);
14836
14837 dev->dev_addr[5] = lo & 0xff;
14838 dev->dev_addr[4] = (lo >> 8) & 0xff;
14839 dev->dev_addr[3] = (lo >> 16) & 0xff;
14840 dev->dev_addr[2] = (lo >> 24) & 0xff;
14841 dev->dev_addr[1] = hi & 0xff;
14842 dev->dev_addr[0] = (hi >> 8) & 0xff;
14843 }
1da177e4
LT
14844 }
14845
14846 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14847#ifdef CONFIG_SPARC
1da177e4
LT
14848 if (!tg3_get_default_macaddr_sparc(tp))
14849 return 0;
14850#endif
14851 return -EINVAL;
14852 }
2ff43697 14853 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14854 return 0;
14855}
14856
59e6b434
DM
14857#define BOUNDARY_SINGLE_CACHELINE 1
14858#define BOUNDARY_MULTI_CACHELINE 2
14859
14860static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14861{
14862 int cacheline_size;
14863 u8 byte;
14864 int goal;
14865
14866 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14867 if (byte == 0)
14868 cacheline_size = 1024;
14869 else
14870 cacheline_size = (int) byte * 4;
14871
14872 /* On 5703 and later chips, the boundary bits have no
14873 * effect.
14874 */
14875 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14876 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14877 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14878 goto out;
14879
14880#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14881 goal = BOUNDARY_MULTI_CACHELINE;
14882#else
14883#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14884 goal = BOUNDARY_SINGLE_CACHELINE;
14885#else
14886 goal = 0;
14887#endif
14888#endif
14889
63c3a66f 14890 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14891 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14892 goto out;
14893 }
14894
59e6b434
DM
14895 if (!goal)
14896 goto out;
14897
14898 /* PCI controllers on most RISC systems tend to disconnect
14899 * when a device tries to burst across a cache-line boundary.
14900 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14901 *
14902 * Unfortunately, for PCI-E there are only limited
14903 * write-side controls for this, and thus for reads
14904 * we will still get the disconnects. We'll also waste
14905 * these PCI cycles for both read and write for chips
14906 * other than 5700 and 5701 which do not implement the
14907 * boundary bits.
14908 */
63c3a66f 14909 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14910 switch (cacheline_size) {
14911 case 16:
14912 case 32:
14913 case 64:
14914 case 128:
14915 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14916 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14917 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14918 } else {
14919 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14920 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14921 }
14922 break;
14923
14924 case 256:
14925 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14926 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14927 break;
14928
14929 default:
14930 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14931 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14932 break;
855e1111 14933 }
63c3a66f 14934 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14935 switch (cacheline_size) {
14936 case 16:
14937 case 32:
14938 case 64:
14939 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14940 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14941 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14942 break;
14943 }
14944 /* fallthrough */
14945 case 128:
14946 default:
14947 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14948 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14949 break;
855e1111 14950 }
59e6b434
DM
14951 } else {
14952 switch (cacheline_size) {
14953 case 16:
14954 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14955 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14956 DMA_RWCTRL_WRITE_BNDRY_16);
14957 break;
14958 }
14959 /* fallthrough */
14960 case 32:
14961 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14962 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14963 DMA_RWCTRL_WRITE_BNDRY_32);
14964 break;
14965 }
14966 /* fallthrough */
14967 case 64:
14968 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14969 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14970 DMA_RWCTRL_WRITE_BNDRY_64);
14971 break;
14972 }
14973 /* fallthrough */
14974 case 128:
14975 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14976 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14977 DMA_RWCTRL_WRITE_BNDRY_128);
14978 break;
14979 }
14980 /* fallthrough */
14981 case 256:
14982 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14983 DMA_RWCTRL_WRITE_BNDRY_256);
14984 break;
14985 case 512:
14986 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14987 DMA_RWCTRL_WRITE_BNDRY_512);
14988 break;
14989 case 1024:
14990 default:
14991 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14992 DMA_RWCTRL_WRITE_BNDRY_1024);
14993 break;
855e1111 14994 }
59e6b434
DM
14995 }
14996
14997out:
14998 return val;
14999}
15000
1da177e4
LT
15001static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
15002{
15003 struct tg3_internal_buffer_desc test_desc;
15004 u32 sram_dma_descs;
15005 int i, ret;
15006
15007 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
15008
15009 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
15010 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
15011 tw32(RDMAC_STATUS, 0);
15012 tw32(WDMAC_STATUS, 0);
15013
15014 tw32(BUFMGR_MODE, 0);
15015 tw32(FTQ_RESET, 0);
15016
15017 test_desc.addr_hi = ((u64) buf_dma) >> 32;
15018 test_desc.addr_lo = buf_dma & 0xffffffff;
15019 test_desc.nic_mbuf = 0x00002100;
15020 test_desc.len = size;
15021
15022 /*
15023 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
15024 * the *second* time the tg3 driver was getting loaded after an
15025 * initial scan.
15026 *
15027 * Broadcom tells me:
15028 * ...the DMA engine is connected to the GRC block and a DMA
15029 * reset may affect the GRC block in some unpredictable way...
15030 * The behavior of resets to individual blocks has not been tested.
15031 *
15032 * Broadcom noted the GRC reset will also reset all sub-components.
15033 */
15034 if (to_device) {
15035 test_desc.cqid_sqid = (13 << 8) | 2;
15036
15037 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
15038 udelay(40);
15039 } else {
15040 test_desc.cqid_sqid = (16 << 8) | 7;
15041
15042 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
15043 udelay(40);
15044 }
15045 test_desc.flags = 0x00000005;
15046
15047 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
15048 u32 val;
15049
15050 val = *(((u32 *)&test_desc) + i);
15051 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
15052 sram_dma_descs + (i * sizeof(u32)));
15053 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
15054 }
15055 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
15056
859a5887 15057 if (to_device)
1da177e4 15058 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 15059 else
1da177e4 15060 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
15061
15062 ret = -ENODEV;
15063 for (i = 0; i < 40; i++) {
15064 u32 val;
15065
15066 if (to_device)
15067 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
15068 else
15069 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
15070 if ((val & 0xffff) == sram_dma_descs) {
15071 ret = 0;
15072 break;
15073 }
15074
15075 udelay(100);
15076 }
15077
15078 return ret;
15079}
15080
ded7340d 15081#define TEST_BUFFER_SIZE 0x2000
1da177e4 15082
4143470c 15083static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
15084 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
15085 { },
15086};
15087
1da177e4
LT
15088static int __devinit tg3_test_dma(struct tg3 *tp)
15089{
15090 dma_addr_t buf_dma;
59e6b434 15091 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 15092 int ret = 0;
1da177e4 15093
4bae65c8
MC
15094 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
15095 &buf_dma, GFP_KERNEL);
1da177e4
LT
15096 if (!buf) {
15097 ret = -ENOMEM;
15098 goto out_nofree;
15099 }
15100
15101 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
15102 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
15103
59e6b434 15104 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 15105
63c3a66f 15106 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
15107 goto out;
15108
63c3a66f 15109 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
15110 /* DMA read watermark not used on PCIE */
15111 tp->dma_rwctrl |= 0x00180000;
63c3a66f 15112 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
15113 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
15114 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
15115 tp->dma_rwctrl |= 0x003f0000;
15116 else
15117 tp->dma_rwctrl |= 0x003f000f;
15118 } else {
15119 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15120 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
15121 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 15122 u32 read_water = 0x7;
1da177e4 15123
4a29cc2e
MC
15124 /* If the 5704 is behind the EPB bridge, we can
15125 * do the less restrictive ONE_DMA workaround for
15126 * better performance.
15127 */
63c3a66f 15128 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
15129 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15130 tp->dma_rwctrl |= 0x8000;
15131 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
15132 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
15133
49afdeb6
MC
15134 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
15135 read_water = 4;
59e6b434 15136 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
15137 tp->dma_rwctrl |=
15138 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
15139 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
15140 (1 << 23);
4cf78e4f
MC
15141 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
15142 /* 5780 always in PCIX mode */
15143 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
15144 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
15145 /* 5714 always in PCIX mode */
15146 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
15147 } else {
15148 tp->dma_rwctrl |= 0x001b000f;
15149 }
15150 }
15151
15152 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15153 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15154 tp->dma_rwctrl &= 0xfffffff0;
15155
15156 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
15157 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
15158 /* Remove this if it causes problems for some boards. */
15159 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15160
15161 /* On 5700/5701 chips, we need to set this bit.
15162 * Otherwise the chip will issue cacheline transactions
15163 * to streamable DMA memory with not all the byte
15164 * enables turned on. This is an error on several
15165 * RISC PCI controllers, in particular sparc64.
15166 *
15167 * On 5703/5704 chips, this bit has been reassigned
15168 * a different meaning. In particular, it is used
15169 * on those chips to enable a PCI-X workaround.
15170 */
15171 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15172 }
15173
15174 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15175
15176#if 0
15177 /* Unneeded, already done by tg3_get_invariants. */
15178 tg3_switch_clocks(tp);
15179#endif
15180
1da177e4
LT
15181 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15182 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15183 goto out;
15184
59e6b434
DM
15185 /* It is best to perform DMA test with maximum write burst size
15186 * to expose the 5700/5701 write DMA bug.
15187 */
15188 saved_dma_rwctrl = tp->dma_rwctrl;
15189 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15190 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15191
1da177e4
LT
15192 while (1) {
15193 u32 *p = buf, i;
15194
15195 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15196 p[i] = i;
15197
15198 /* Send the buffer to the chip. */
15199 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15200 if (ret) {
2445e461
MC
15201 dev_err(&tp->pdev->dev,
15202 "%s: Buffer write failed. err = %d\n",
15203 __func__, ret);
1da177e4
LT
15204 break;
15205 }
15206
15207#if 0
15208 /* validate data reached card RAM correctly. */
15209 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15210 u32 val;
15211 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15212 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15213 dev_err(&tp->pdev->dev,
15214 "%s: Buffer corrupted on device! "
15215 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15216 /* ret = -ENODEV here? */
15217 }
15218 p[i] = 0;
15219 }
15220#endif
15221 /* Now read it back. */
15222 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15223 if (ret) {
5129c3a3
MC
15224 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15225 "err = %d\n", __func__, ret);
1da177e4
LT
15226 break;
15227 }
15228
15229 /* Verify it. */
15230 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15231 if (p[i] == i)
15232 continue;
15233
59e6b434
DM
15234 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15235 DMA_RWCTRL_WRITE_BNDRY_16) {
15236 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15237 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15238 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15239 break;
15240 } else {
2445e461
MC
15241 dev_err(&tp->pdev->dev,
15242 "%s: Buffer corrupted on read back! "
15243 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15244 ret = -ENODEV;
15245 goto out;
15246 }
15247 }
15248
15249 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15250 /* Success. */
15251 ret = 0;
15252 break;
15253 }
15254 }
59e6b434
DM
15255 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15256 DMA_RWCTRL_WRITE_BNDRY_16) {
15257 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15258 * now look for chipsets that are known to expose the
15259 * DMA bug without failing the test.
59e6b434 15260 */
4143470c 15261 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15262 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15263 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15264 } else {
6d1cfbab
MC
15265 /* Safe to use the calculated DMA boundary. */
15266 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15267 }
6d1cfbab 15268
59e6b434
DM
15269 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15270 }
1da177e4
LT
15271
15272out:
4bae65c8 15273 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15274out_nofree:
15275 return ret;
15276}
15277
1da177e4
LT
15278static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15279{
63c3a66f 15280 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15281 tp->bufmgr_config.mbuf_read_dma_low_water =
15282 DEFAULT_MB_RDMA_LOW_WATER_5705;
15283 tp->bufmgr_config.mbuf_mac_rx_low_water =
15284 DEFAULT_MB_MACRX_LOW_WATER_57765;
15285 tp->bufmgr_config.mbuf_high_water =
15286 DEFAULT_MB_HIGH_WATER_57765;
15287
15288 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15289 DEFAULT_MB_RDMA_LOW_WATER_5705;
15290 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15291 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15292 tp->bufmgr_config.mbuf_high_water_jumbo =
15293 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15294 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15295 tp->bufmgr_config.mbuf_read_dma_low_water =
15296 DEFAULT_MB_RDMA_LOW_WATER_5705;
15297 tp->bufmgr_config.mbuf_mac_rx_low_water =
15298 DEFAULT_MB_MACRX_LOW_WATER_5705;
15299 tp->bufmgr_config.mbuf_high_water =
15300 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15301 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15302 tp->bufmgr_config.mbuf_mac_rx_low_water =
15303 DEFAULT_MB_MACRX_LOW_WATER_5906;
15304 tp->bufmgr_config.mbuf_high_water =
15305 DEFAULT_MB_HIGH_WATER_5906;
15306 }
fdfec172
MC
15307
15308 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15309 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15310 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15311 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15312 tp->bufmgr_config.mbuf_high_water_jumbo =
15313 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15314 } else {
15315 tp->bufmgr_config.mbuf_read_dma_low_water =
15316 DEFAULT_MB_RDMA_LOW_WATER;
15317 tp->bufmgr_config.mbuf_mac_rx_low_water =
15318 DEFAULT_MB_MACRX_LOW_WATER;
15319 tp->bufmgr_config.mbuf_high_water =
15320 DEFAULT_MB_HIGH_WATER;
15321
15322 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15323 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15324 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15325 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15326 tp->bufmgr_config.mbuf_high_water_jumbo =
15327 DEFAULT_MB_HIGH_WATER_JUMBO;
15328 }
1da177e4
LT
15329
15330 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15331 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15332}
15333
15334static char * __devinit tg3_phy_string(struct tg3 *tp)
15335{
79eb6904
MC
15336 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15337 case TG3_PHY_ID_BCM5400: return "5400";
15338 case TG3_PHY_ID_BCM5401: return "5401";
15339 case TG3_PHY_ID_BCM5411: return "5411";
15340 case TG3_PHY_ID_BCM5701: return "5701";
15341 case TG3_PHY_ID_BCM5703: return "5703";
15342 case TG3_PHY_ID_BCM5704: return "5704";
15343 case TG3_PHY_ID_BCM5705: return "5705";
15344 case TG3_PHY_ID_BCM5750: return "5750";
15345 case TG3_PHY_ID_BCM5752: return "5752";
15346 case TG3_PHY_ID_BCM5714: return "5714";
15347 case TG3_PHY_ID_BCM5780: return "5780";
15348 case TG3_PHY_ID_BCM5755: return "5755";
15349 case TG3_PHY_ID_BCM5787: return "5787";
15350 case TG3_PHY_ID_BCM5784: return "5784";
15351 case TG3_PHY_ID_BCM5756: return "5722/5756";
15352 case TG3_PHY_ID_BCM5906: return "5906";
15353 case TG3_PHY_ID_BCM5761: return "5761";
15354 case TG3_PHY_ID_BCM5718C: return "5718C";
15355 case TG3_PHY_ID_BCM5718S: return "5718S";
15356 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15357 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15358 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15359 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15360 case 0: return "serdes";
15361 default: return "unknown";
855e1111 15362 }
1da177e4
LT
15363}
15364
f9804ddb
MC
15365static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15366{
63c3a66f 15367 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15368 strcpy(str, "PCI Express");
15369 return str;
63c3a66f 15370 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15371 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15372
15373 strcpy(str, "PCIX:");
15374
15375 if ((clock_ctrl == 7) ||
15376 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15377 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15378 strcat(str, "133MHz");
15379 else if (clock_ctrl == 0)
15380 strcat(str, "33MHz");
15381 else if (clock_ctrl == 2)
15382 strcat(str, "50MHz");
15383 else if (clock_ctrl == 4)
15384 strcat(str, "66MHz");
15385 else if (clock_ctrl == 6)
15386 strcat(str, "100MHz");
f9804ddb
MC
15387 } else {
15388 strcpy(str, "PCI:");
63c3a66f 15389 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15390 strcat(str, "66MHz");
15391 else
15392 strcat(str, "33MHz");
15393 }
63c3a66f 15394 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15395 strcat(str, ":32-bit");
15396 else
15397 strcat(str, ":64-bit");
15398 return str;
15399}
15400
15f9850d
DM
15401static void __devinit tg3_init_coal(struct tg3 *tp)
15402{
15403 struct ethtool_coalesce *ec = &tp->coal;
15404
15405 memset(ec, 0, sizeof(*ec));
15406 ec->cmd = ETHTOOL_GCOALESCE;
15407 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15408 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15409 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15410 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15411 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15412 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15413 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15414 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15415 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15416
15417 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15418 HOSTCC_MODE_CLRTICK_TXBD)) {
15419 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15420 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15421 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15422 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15423 }
d244c892 15424
63c3a66f 15425 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15426 ec->rx_coalesce_usecs_irq = 0;
15427 ec->tx_coalesce_usecs_irq = 0;
15428 ec->stats_block_coalesce_usecs = 0;
15429 }
15f9850d
DM
15430}
15431
1da177e4
LT
15432static int __devinit tg3_init_one(struct pci_dev *pdev,
15433 const struct pci_device_id *ent)
15434{
1da177e4
LT
15435 struct net_device *dev;
15436 struct tg3 *tp;
646c9edd
MC
15437 int i, err, pm_cap;
15438 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15439 char str[40];
72f2afb8 15440 u64 dma_mask, persist_dma_mask;
c8f44aff 15441 netdev_features_t features = 0;
1da177e4 15442
05dbe005 15443 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15444
15445 err = pci_enable_device(pdev);
15446 if (err) {
2445e461 15447 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15448 return err;
15449 }
15450
1da177e4
LT
15451 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15452 if (err) {
2445e461 15453 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15454 goto err_out_disable_pdev;
15455 }
15456
15457 pci_set_master(pdev);
15458
15459 /* Find power-management capability. */
15460 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15461 if (pm_cap == 0) {
2445e461
MC
15462 dev_err(&pdev->dev,
15463 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15464 err = -EIO;
15465 goto err_out_free_res;
15466 }
15467
16821285
MC
15468 err = pci_set_power_state(pdev, PCI_D0);
15469 if (err) {
15470 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15471 goto err_out_free_res;
15472 }
15473
fe5f5787 15474 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15475 if (!dev) {
1da177e4 15476 err = -ENOMEM;
16821285 15477 goto err_out_power_down;
1da177e4
LT
15478 }
15479
1da177e4
LT
15480 SET_NETDEV_DEV(dev, &pdev->dev);
15481
1da177e4
LT
15482 tp = netdev_priv(dev);
15483 tp->pdev = pdev;
15484 tp->dev = dev;
15485 tp->pm_cap = pm_cap;
1da177e4
LT
15486 tp->rx_mode = TG3_DEF_RX_MODE;
15487 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15488
1da177e4
LT
15489 if (tg3_debug > 0)
15490 tp->msg_enable = tg3_debug;
15491 else
15492 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15493
15494 /* The word/byte swap controls here control register access byte
15495 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15496 * setting below.
15497 */
15498 tp->misc_host_ctrl =
15499 MISC_HOST_CTRL_MASK_PCI_INT |
15500 MISC_HOST_CTRL_WORD_SWAP |
15501 MISC_HOST_CTRL_INDIR_ACCESS |
15502 MISC_HOST_CTRL_PCISTATE_RW;
15503
15504 /* The NONFRM (non-frame) byte/word swap controls take effect
15505 * on descriptor entries, anything which isn't packet data.
15506 *
15507 * The StrongARM chips on the board (one for tx, one for rx)
15508 * are running in big-endian mode.
15509 */
15510 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15511 GRC_MODE_WSWAP_NONFRM_DATA);
15512#ifdef __BIG_ENDIAN
15513 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15514#endif
15515 spin_lock_init(&tp->lock);
1da177e4 15516 spin_lock_init(&tp->indirect_lock);
c4028958 15517 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15518
d5fe488a 15519 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15520 if (!tp->regs) {
ab96b241 15521 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15522 err = -ENOMEM;
15523 goto err_out_free_dev;
15524 }
15525
c9cab24e
MC
15526 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15527 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15528 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15529 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15530 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15531 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15532 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15533 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15534 tg3_flag_set(tp, ENABLE_APE);
15535 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15536 if (!tp->aperegs) {
15537 dev_err(&pdev->dev,
15538 "Cannot map APE registers, aborting\n");
15539 err = -ENOMEM;
15540 goto err_out_iounmap;
15541 }
15542 }
15543
1da177e4
LT
15544 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15545 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15546
1da177e4 15547 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15548 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15549 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15550 dev->irq = pdev->irq;
1da177e4
LT
15551
15552 err = tg3_get_invariants(tp);
15553 if (err) {
ab96b241
MC
15554 dev_err(&pdev->dev,
15555 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15556 goto err_out_apeunmap;
1da177e4
LT
15557 }
15558
4a29cc2e
MC
15559 /* The EPB bridge inside 5714, 5715, and 5780 and any
15560 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15561 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15562 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15563 * do DMA address check in tg3_start_xmit().
15564 */
63c3a66f 15565 if (tg3_flag(tp, IS_5788))
284901a9 15566 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15567 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15568 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15569#ifdef CONFIG_HIGHMEM
6a35528a 15570 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15571#endif
4a29cc2e 15572 } else
6a35528a 15573 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15574
15575 /* Configure DMA attributes. */
284901a9 15576 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15577 err = pci_set_dma_mask(pdev, dma_mask);
15578 if (!err) {
0da0606f 15579 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15580 err = pci_set_consistent_dma_mask(pdev,
15581 persist_dma_mask);
15582 if (err < 0) {
ab96b241
MC
15583 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15584 "DMA for consistent allocations\n");
c9cab24e 15585 goto err_out_apeunmap;
72f2afb8
MC
15586 }
15587 }
15588 }
284901a9
YH
15589 if (err || dma_mask == DMA_BIT_MASK(32)) {
15590 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15591 if (err) {
ab96b241
MC
15592 dev_err(&pdev->dev,
15593 "No usable DMA configuration, aborting\n");
c9cab24e 15594 goto err_out_apeunmap;
72f2afb8
MC
15595 }
15596 }
15597
fdfec172 15598 tg3_init_bufmgr_config(tp);
1da177e4 15599
0da0606f
MC
15600 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15601
15602 /* 5700 B0 chips do not support checksumming correctly due
15603 * to hardware bugs.
15604 */
15605 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15606 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15607
15608 if (tg3_flag(tp, 5755_PLUS))
15609 features |= NETIF_F_IPV6_CSUM;
15610 }
15611
4e3a7aaa
MC
15612 /* TSO is on by default on chips that support hardware TSO.
15613 * Firmware TSO on older chips gives lower performance, so it
15614 * is off by default, but can be enabled using ethtool.
15615 */
63c3a66f
JP
15616 if ((tg3_flag(tp, HW_TSO_1) ||
15617 tg3_flag(tp, HW_TSO_2) ||
15618 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15619 (features & NETIF_F_IP_CSUM))
15620 features |= NETIF_F_TSO;
63c3a66f 15621 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15622 if (features & NETIF_F_IPV6_CSUM)
15623 features |= NETIF_F_TSO6;
63c3a66f 15624 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15625 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15626 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15627 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15628 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15629 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15630 features |= NETIF_F_TSO_ECN;
b0026624 15631 }
1da177e4 15632
d542fe27
MC
15633 dev->features |= features;
15634 dev->vlan_features |= features;
15635
06c03c02
MB
15636 /*
15637 * Add loopback capability only for a subset of devices that support
15638 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15639 * loopback for the remaining devices.
15640 */
15641 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15642 !tg3_flag(tp, CPMU_PRESENT))
15643 /* Add the loopback capability */
0da0606f
MC
15644 features |= NETIF_F_LOOPBACK;
15645
0da0606f 15646 dev->hw_features |= features;
06c03c02 15647
1da177e4 15648 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15649 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15650 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15651 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15652 tp->rx_pending = 63;
15653 }
15654
1da177e4
LT
15655 err = tg3_get_device_address(tp);
15656 if (err) {
ab96b241
MC
15657 dev_err(&pdev->dev,
15658 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15659 goto err_out_apeunmap;
c88864df
MC
15660 }
15661
1da177e4
LT
15662 /*
15663 * Reset chip in case UNDI or EFI driver did not shutdown
15664 * DMA self test will enable WDMAC and we'll see (spurious)
15665 * pending DMA on the PCI bus at that point.
15666 */
15667 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15668 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15669 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15670 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15671 }
15672
15673 err = tg3_test_dma(tp);
15674 if (err) {
ab96b241 15675 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15676 goto err_out_apeunmap;
1da177e4
LT
15677 }
15678
78f90dcf
MC
15679 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15680 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15681 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15682 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15683 struct tg3_napi *tnapi = &tp->napi[i];
15684
15685 tnapi->tp = tp;
15686 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15687
15688 tnapi->int_mbox = intmbx;
93a700a9 15689 if (i <= 4)
78f90dcf
MC
15690 intmbx += 0x8;
15691 else
15692 intmbx += 0x4;
15693
15694 tnapi->consmbox = rcvmbx;
15695 tnapi->prodmbox = sndmbx;
15696
66cfd1bd 15697 if (i)
78f90dcf 15698 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15699 else
78f90dcf 15700 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15701
63c3a66f 15702 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15703 break;
15704
15705 /*
15706 * If we support MSIX, we'll be using RSS. If we're using
15707 * RSS, the first vector only handles link interrupts and the
15708 * remaining vectors handle rx and tx interrupts. Reuse the
15709 * mailbox values for the next iteration. The values we setup
15710 * above are still useful for the single vectored mode.
15711 */
15712 if (!i)
15713 continue;
15714
15715 rcvmbx += 0x8;
15716
15717 if (sndmbx & 0x4)
15718 sndmbx -= 0x4;
15719 else
15720 sndmbx += 0xc;
15721 }
15722
15f9850d
DM
15723 tg3_init_coal(tp);
15724
c49a1561
MC
15725 pci_set_drvdata(pdev, dev);
15726
cd0d7228
MC
15727 if (tg3_flag(tp, 5717_PLUS)) {
15728 /* Resume a low-power mode */
15729 tg3_frob_aux_power(tp, false);
15730 }
15731
1da177e4
LT
15732 err = register_netdev(dev);
15733 if (err) {
ab96b241 15734 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15735 goto err_out_apeunmap;
1da177e4
LT
15736 }
15737
05dbe005
JP
15738 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15739 tp->board_part_number,
15740 tp->pci_chip_rev_id,
15741 tg3_bus_string(tp, str),
15742 dev->dev_addr);
1da177e4 15743
f07e9af3 15744 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15745 struct phy_device *phydev;
15746 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15747 netdev_info(dev,
15748 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15749 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15750 } else {
15751 char *ethtype;
15752
15753 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15754 ethtype = "10/100Base-TX";
15755 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15756 ethtype = "1000Base-SX";
15757 else
15758 ethtype = "10/100/1000Base-T";
15759
5129c3a3 15760 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15761 "(WireSpeed[%d], EEE[%d])\n",
15762 tg3_phy_string(tp), ethtype,
15763 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15764 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15765 }
05dbe005
JP
15766
15767 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15768 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15769 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15770 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15771 tg3_flag(tp, ENABLE_ASF) != 0,
15772 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15773 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15774 tp->dma_rwctrl,
15775 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15776 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15777
b45aa2f6
MC
15778 pci_save_state(pdev);
15779
1da177e4
LT
15780 return 0;
15781
0d3031d9
MC
15782err_out_apeunmap:
15783 if (tp->aperegs) {
15784 iounmap(tp->aperegs);
15785 tp->aperegs = NULL;
15786 }
15787
1da177e4 15788err_out_iounmap:
6892914f
MC
15789 if (tp->regs) {
15790 iounmap(tp->regs);
22abe310 15791 tp->regs = NULL;
6892914f 15792 }
1da177e4
LT
15793
15794err_out_free_dev:
15795 free_netdev(dev);
15796
16821285
MC
15797err_out_power_down:
15798 pci_set_power_state(pdev, PCI_D3hot);
15799
1da177e4
LT
15800err_out_free_res:
15801 pci_release_regions(pdev);
15802
15803err_out_disable_pdev:
15804 pci_disable_device(pdev);
15805 pci_set_drvdata(pdev, NULL);
15806 return err;
15807}
15808
15809static void __devexit tg3_remove_one(struct pci_dev *pdev)
15810{
15811 struct net_device *dev = pci_get_drvdata(pdev);
15812
15813 if (dev) {
15814 struct tg3 *tp = netdev_priv(dev);
15815
077f849d
JSR
15816 if (tp->fw)
15817 release_firmware(tp->fw);
15818
db219973 15819 tg3_reset_task_cancel(tp);
158d7abd 15820
e730c823 15821 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15822 tg3_phy_fini(tp);
158d7abd 15823 tg3_mdio_fini(tp);
b02fd9e3 15824 }
158d7abd 15825
1da177e4 15826 unregister_netdev(dev);
0d3031d9
MC
15827 if (tp->aperegs) {
15828 iounmap(tp->aperegs);
15829 tp->aperegs = NULL;
15830 }
6892914f
MC
15831 if (tp->regs) {
15832 iounmap(tp->regs);
22abe310 15833 tp->regs = NULL;
6892914f 15834 }
1da177e4
LT
15835 free_netdev(dev);
15836 pci_release_regions(pdev);
15837 pci_disable_device(pdev);
15838 pci_set_drvdata(pdev, NULL);
15839 }
15840}
15841
aa6027ca 15842#ifdef CONFIG_PM_SLEEP
c866b7ea 15843static int tg3_suspend(struct device *device)
1da177e4 15844{
c866b7ea 15845 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15846 struct net_device *dev = pci_get_drvdata(pdev);
15847 struct tg3 *tp = netdev_priv(dev);
15848 int err;
15849
15850 if (!netif_running(dev))
15851 return 0;
15852
db219973 15853 tg3_reset_task_cancel(tp);
b02fd9e3 15854 tg3_phy_stop(tp);
1da177e4
LT
15855 tg3_netif_stop(tp);
15856
15857 del_timer_sync(&tp->timer);
15858
f47c11ee 15859 tg3_full_lock(tp, 1);
1da177e4 15860 tg3_disable_ints(tp);
f47c11ee 15861 tg3_full_unlock(tp);
1da177e4
LT
15862
15863 netif_device_detach(dev);
15864
f47c11ee 15865 tg3_full_lock(tp, 0);
944d980e 15866 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15867 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15868 tg3_full_unlock(tp);
1da177e4 15869
c866b7ea 15870 err = tg3_power_down_prepare(tp);
1da177e4 15871 if (err) {
b02fd9e3
MC
15872 int err2;
15873
f47c11ee 15874 tg3_full_lock(tp, 0);
1da177e4 15875
63c3a66f 15876 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15877 err2 = tg3_restart_hw(tp, 1);
15878 if (err2)
b9ec6c1b 15879 goto out;
1da177e4
LT
15880
15881 tp->timer.expires = jiffies + tp->timer_offset;
15882 add_timer(&tp->timer);
15883
15884 netif_device_attach(dev);
15885 tg3_netif_start(tp);
15886
b9ec6c1b 15887out:
f47c11ee 15888 tg3_full_unlock(tp);
b02fd9e3
MC
15889
15890 if (!err2)
15891 tg3_phy_start(tp);
1da177e4
LT
15892 }
15893
15894 return err;
15895}
15896
c866b7ea 15897static int tg3_resume(struct device *device)
1da177e4 15898{
c866b7ea 15899 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15900 struct net_device *dev = pci_get_drvdata(pdev);
15901 struct tg3 *tp = netdev_priv(dev);
15902 int err;
15903
15904 if (!netif_running(dev))
15905 return 0;
15906
1da177e4
LT
15907 netif_device_attach(dev);
15908
f47c11ee 15909 tg3_full_lock(tp, 0);
1da177e4 15910
63c3a66f 15911 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15912 err = tg3_restart_hw(tp, 1);
15913 if (err)
15914 goto out;
1da177e4
LT
15915
15916 tp->timer.expires = jiffies + tp->timer_offset;
15917 add_timer(&tp->timer);
15918
1da177e4
LT
15919 tg3_netif_start(tp);
15920
b9ec6c1b 15921out:
f47c11ee 15922 tg3_full_unlock(tp);
1da177e4 15923
b02fd9e3
MC
15924 if (!err)
15925 tg3_phy_start(tp);
15926
b9ec6c1b 15927 return err;
1da177e4
LT
15928}
15929
c866b7ea 15930static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15931#define TG3_PM_OPS (&tg3_pm_ops)
15932
15933#else
15934
15935#define TG3_PM_OPS NULL
15936
15937#endif /* CONFIG_PM_SLEEP */
c866b7ea 15938
b45aa2f6
MC
15939/**
15940 * tg3_io_error_detected - called when PCI error is detected
15941 * @pdev: Pointer to PCI device
15942 * @state: The current pci connection state
15943 *
15944 * This function is called after a PCI bus error affecting
15945 * this device has been detected.
15946 */
15947static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15948 pci_channel_state_t state)
15949{
15950 struct net_device *netdev = pci_get_drvdata(pdev);
15951 struct tg3 *tp = netdev_priv(netdev);
15952 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15953
15954 netdev_info(netdev, "PCI I/O error detected\n");
15955
15956 rtnl_lock();
15957
15958 if (!netif_running(netdev))
15959 goto done;
15960
15961 tg3_phy_stop(tp);
15962
15963 tg3_netif_stop(tp);
15964
15965 del_timer_sync(&tp->timer);
b45aa2f6
MC
15966
15967 /* Want to make sure that the reset task doesn't run */
db219973 15968 tg3_reset_task_cancel(tp);
63c3a66f 15969 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
b45aa2f6
MC
15970
15971 netif_device_detach(netdev);
15972
15973 /* Clean up software state, even if MMIO is blocked */
15974 tg3_full_lock(tp, 0);
15975 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15976 tg3_full_unlock(tp);
15977
15978done:
15979 if (state == pci_channel_io_perm_failure)
15980 err = PCI_ERS_RESULT_DISCONNECT;
15981 else
15982 pci_disable_device(pdev);
15983
15984 rtnl_unlock();
15985
15986 return err;
15987}
15988
15989/**
15990 * tg3_io_slot_reset - called after the pci bus has been reset.
15991 * @pdev: Pointer to PCI device
15992 *
15993 * Restart the card from scratch, as if from a cold-boot.
15994 * At this point, the card has exprienced a hard reset,
15995 * followed by fixups by BIOS, and has its config space
15996 * set up identically to what it was at cold boot.
15997 */
15998static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15999{
16000 struct net_device *netdev = pci_get_drvdata(pdev);
16001 struct tg3 *tp = netdev_priv(netdev);
16002 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
16003 int err;
16004
16005 rtnl_lock();
16006
16007 if (pci_enable_device(pdev)) {
16008 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
16009 goto done;
16010 }
16011
16012 pci_set_master(pdev);
16013 pci_restore_state(pdev);
16014 pci_save_state(pdev);
16015
16016 if (!netif_running(netdev)) {
16017 rc = PCI_ERS_RESULT_RECOVERED;
16018 goto done;
16019 }
16020
16021 err = tg3_power_up(tp);
bed9829f 16022 if (err)
b45aa2f6 16023 goto done;
b45aa2f6
MC
16024
16025 rc = PCI_ERS_RESULT_RECOVERED;
16026
16027done:
16028 rtnl_unlock();
16029
16030 return rc;
16031}
16032
16033/**
16034 * tg3_io_resume - called when traffic can start flowing again.
16035 * @pdev: Pointer to PCI device
16036 *
16037 * This callback is called when the error recovery driver tells
16038 * us that its OK to resume normal operation.
16039 */
16040static void tg3_io_resume(struct pci_dev *pdev)
16041{
16042 struct net_device *netdev = pci_get_drvdata(pdev);
16043 struct tg3 *tp = netdev_priv(netdev);
16044 int err;
16045
16046 rtnl_lock();
16047
16048 if (!netif_running(netdev))
16049 goto done;
16050
16051 tg3_full_lock(tp, 0);
63c3a66f 16052 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
16053 err = tg3_restart_hw(tp, 1);
16054 tg3_full_unlock(tp);
16055 if (err) {
16056 netdev_err(netdev, "Cannot restart hardware after reset.\n");
16057 goto done;
16058 }
16059
16060 netif_device_attach(netdev);
16061
16062 tp->timer.expires = jiffies + tp->timer_offset;
16063 add_timer(&tp->timer);
16064
16065 tg3_netif_start(tp);
16066
16067 tg3_phy_start(tp);
16068
16069done:
16070 rtnl_unlock();
16071}
16072
16073static struct pci_error_handlers tg3_err_handler = {
16074 .error_detected = tg3_io_error_detected,
16075 .slot_reset = tg3_io_slot_reset,
16076 .resume = tg3_io_resume
16077};
16078
1da177e4
LT
16079static struct pci_driver tg3_driver = {
16080 .name = DRV_MODULE_NAME,
16081 .id_table = tg3_pci_tbl,
16082 .probe = tg3_init_one,
16083 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 16084 .err_handler = &tg3_err_handler,
aa6027ca 16085 .driver.pm = TG3_PM_OPS,
1da177e4
LT
16086};
16087
16088static int __init tg3_init(void)
16089{
29917620 16090 return pci_register_driver(&tg3_driver);
1da177e4
LT
16091}
16092
16093static void __exit tg3_cleanup(void)
16094{
16095 pci_unregister_driver(&tg3_driver);
16096}
16097
16098module_init(tg3_init);
16099module_exit(tg3_cleanup);
This page took 2.852961 seconds and 5 git commands to generate.