tg3: Refactor tg3_close()
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
9e056c03 7 * Copyright (C) 2005-2012 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
aed93e0b
MC
47#if IS_ENABLED(CONFIG_HWMON)
48#include <linux/hwmon.h>
49#include <linux/hwmon-sysfs.h>
50#endif
1da177e4
LT
51
52#include <net/checksum.h>
c9bdd4b5 53#include <net/ip.h>
1da177e4 54
27fd9de8 55#include <linux/io.h>
1da177e4 56#include <asm/byteorder.h>
27fd9de8 57#include <linux/uaccess.h>
1da177e4 58
49b6e95f 59#ifdef CONFIG_SPARC
1da177e4 60#include <asm/idprom.h>
49b6e95f 61#include <asm/prom.h>
1da177e4
LT
62#endif
63
63532394
MC
64#define BAR_0 0
65#define BAR_2 2
66
1da177e4
LT
67#include "tg3.h"
68
63c3a66f
JP
69/* Functions & macros to verify TG3_FLAGS types */
70
71static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
72{
73 return test_bit(flag, bits);
74}
75
76static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
77{
78 set_bit(flag, bits);
79}
80
81static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
82{
83 clear_bit(flag, bits);
84}
85
86#define tg3_flag(tp, flag) \
87 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
88#define tg3_flag_set(tp, flag) \
89 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
90#define tg3_flag_clear(tp, flag) \
91 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
92
1da177e4 93#define DRV_MODULE_NAME "tg3"
6867c843 94#define TG3_MAJ_NUM 3
cac83e53 95#define TG3_MIN_NUM 124
6867c843
MC
96#define DRV_MODULE_VERSION \
97 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
7ae52890 98#define DRV_MODULE_RELDATE "March 21, 2012"
1da177e4 99
fd6d3f0e
MC
100#define RESET_KIND_SHUTDOWN 0
101#define RESET_KIND_INIT 1
102#define RESET_KIND_SUSPEND 2
103
1da177e4
LT
104#define TG3_DEF_RX_MODE 0
105#define TG3_DEF_TX_MODE 0
106#define TG3_DEF_MSG_ENABLE \
107 (NETIF_MSG_DRV | \
108 NETIF_MSG_PROBE | \
109 NETIF_MSG_LINK | \
110 NETIF_MSG_TIMER | \
111 NETIF_MSG_IFDOWN | \
112 NETIF_MSG_IFUP | \
113 NETIF_MSG_RX_ERR | \
114 NETIF_MSG_TX_ERR)
115
520b2756
MC
116#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
117
1da177e4
LT
118/* length of time before we decide the hardware is borked,
119 * and dev->tx_timeout() should be called to fix the problem
120 */
63c3a66f 121
1da177e4
LT
122#define TG3_TX_TIMEOUT (5 * HZ)
123
124/* hardware minimum and maximum for a single frame's data payload */
125#define TG3_MIN_MTU 60
126#define TG3_MAX_MTU(tp) \
63c3a66f 127 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
128
129/* These numbers seem to be hard coded in the NIC firmware somehow.
130 * You can't change the ring sizes, but you can change where you place
131 * them in the NIC onboard memory.
132 */
7cb32cf2 133#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 134 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 135 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 136#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 137#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 138 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 139 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
140#define TG3_DEF_RX_JUMBO_RING_PENDING 100
141
142/* Do not place this n-ring entries value into the tp struct itself,
143 * we really want to expose these constants to GCC so that modulo et
144 * al. operations are done with shifts and masks instead of with
145 * hw multiply/modulo instructions. Another solution would be to
146 * replace things like '% foo' with '& (foo - 1)'.
147 */
1da177e4
LT
148
149#define TG3_TX_RING_SIZE 512
150#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
151
2c49a44d
MC
152#define TG3_RX_STD_RING_BYTES(tp) \
153 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
154#define TG3_RX_JMB_RING_BYTES(tp) \
155 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
156#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 157 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
158#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
159 TG3_TX_RING_SIZE)
1da177e4
LT
160#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
161
287be12e
MC
162#define TG3_DMA_BYTE_ENAB 64
163
164#define TG3_RX_STD_DMA_SZ 1536
165#define TG3_RX_JMB_DMA_SZ 9046
166
167#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
168
169#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
170#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 171
2c49a44d
MC
172#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
173 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 174
2c49a44d
MC
175#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
176 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 177
d2757fc4
MC
178/* Due to a hardware bug, the 5701 can only DMA to memory addresses
179 * that are at least dword aligned when used in PCIX mode. The driver
180 * works around this bug by double copying the packet. This workaround
181 * is built into the normal double copy length check for efficiency.
182 *
183 * However, the double copy is only necessary on those architectures
184 * where unaligned memory accesses are inefficient. For those architectures
185 * where unaligned memory accesses incur little penalty, we can reintegrate
186 * the 5701 in the normal rx path. Doing so saves a device structure
187 * dereference by hardcoding the double copy threshold in place.
188 */
189#define TG3_RX_COPY_THRESHOLD 256
190#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
191 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
192#else
193 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
194#endif
195
81389f57
MC
196#if (NET_IP_ALIGN != 0)
197#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
198#else
9205fd9c 199#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
200#endif
201
1da177e4 202/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 203#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 204#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 205#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 206
ad829268
MC
207#define TG3_RAW_IP_ALIGN 2
208
c6cdf436 209#define TG3_FW_UPDATE_TIMEOUT_SEC 5
21f7638e 210#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
c6cdf436 211
077f849d
JSR
212#define FIRMWARE_TG3 "tigon/tg3.bin"
213#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
214#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
215
1da177e4 216static char version[] __devinitdata =
05dbe005 217 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
218
219MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
220MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
221MODULE_LICENSE("GPL");
222MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
223MODULE_FIRMWARE(FIRMWARE_TG3);
224MODULE_FIRMWARE(FIRMWARE_TG3TSO);
225MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
226
1da177e4
LT
227static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
228module_param(tg3_debug, int, 0);
229MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
230
a3aa1884 231static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
02eca3f5 305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
13185217
HK
306 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
307 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
308 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
309 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
310 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
311 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
312 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 313 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 314 {}
1da177e4
LT
315};
316
317MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
318
50da859d 319static const struct {
1da177e4 320 const char string[ETH_GSTRING_LEN];
48fa55a0 321} ethtool_stats_keys[] = {
1da177e4
LT
322 { "rx_octets" },
323 { "rx_fragments" },
324 { "rx_ucast_packets" },
325 { "rx_mcast_packets" },
326 { "rx_bcast_packets" },
327 { "rx_fcs_errors" },
328 { "rx_align_errors" },
329 { "rx_xon_pause_rcvd" },
330 { "rx_xoff_pause_rcvd" },
331 { "rx_mac_ctrl_rcvd" },
332 { "rx_xoff_entered" },
333 { "rx_frame_too_long_errors" },
334 { "rx_jabbers" },
335 { "rx_undersize_packets" },
336 { "rx_in_length_errors" },
337 { "rx_out_length_errors" },
338 { "rx_64_or_less_octet_packets" },
339 { "rx_65_to_127_octet_packets" },
340 { "rx_128_to_255_octet_packets" },
341 { "rx_256_to_511_octet_packets" },
342 { "rx_512_to_1023_octet_packets" },
343 { "rx_1024_to_1522_octet_packets" },
344 { "rx_1523_to_2047_octet_packets" },
345 { "rx_2048_to_4095_octet_packets" },
346 { "rx_4096_to_8191_octet_packets" },
347 { "rx_8192_to_9022_octet_packets" },
348
349 { "tx_octets" },
350 { "tx_collisions" },
351
352 { "tx_xon_sent" },
353 { "tx_xoff_sent" },
354 { "tx_flow_control" },
355 { "tx_mac_errors" },
356 { "tx_single_collisions" },
357 { "tx_mult_collisions" },
358 { "tx_deferred" },
359 { "tx_excessive_collisions" },
360 { "tx_late_collisions" },
361 { "tx_collide_2times" },
362 { "tx_collide_3times" },
363 { "tx_collide_4times" },
364 { "tx_collide_5times" },
365 { "tx_collide_6times" },
366 { "tx_collide_7times" },
367 { "tx_collide_8times" },
368 { "tx_collide_9times" },
369 { "tx_collide_10times" },
370 { "tx_collide_11times" },
371 { "tx_collide_12times" },
372 { "tx_collide_13times" },
373 { "tx_collide_14times" },
374 { "tx_collide_15times" },
375 { "tx_ucast_packets" },
376 { "tx_mcast_packets" },
377 { "tx_bcast_packets" },
378 { "tx_carrier_sense_errors" },
379 { "tx_discards" },
380 { "tx_errors" },
381
382 { "dma_writeq_full" },
383 { "dma_write_prioq_full" },
384 { "rxbds_empty" },
385 { "rx_discards" },
386 { "rx_errors" },
387 { "rx_threshold_hit" },
388
389 { "dma_readq_full" },
390 { "dma_read_prioq_full" },
391 { "tx_comp_queue_full" },
392
393 { "ring_set_send_prod_index" },
394 { "ring_status_update" },
395 { "nic_irqs" },
396 { "nic_avoided_irqs" },
4452d099
MC
397 { "nic_tx_threshold_hit" },
398
399 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
400};
401
48fa55a0
MC
402#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
403
404
50da859d 405static const struct {
4cafd3f5 406 const char string[ETH_GSTRING_LEN];
48fa55a0 407} ethtool_test_keys[] = {
28a45957
MC
408 { "nvram test (online) " },
409 { "link test (online) " },
410 { "register test (offline)" },
411 { "memory test (offline)" },
412 { "mac loopback test (offline)" },
413 { "phy loopback test (offline)" },
941ec90f 414 { "ext loopback test (offline)" },
28a45957 415 { "interrupt test (offline)" },
4cafd3f5
MC
416};
417
48fa55a0
MC
418#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
419
420
b401e9e2
MC
421static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
422{
423 writel(val, tp->regs + off);
424}
425
426static u32 tg3_read32(struct tg3 *tp, u32 off)
427{
de6f31eb 428 return readl(tp->regs + off);
b401e9e2
MC
429}
430
0d3031d9
MC
431static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
432{
433 writel(val, tp->aperegs + off);
434}
435
436static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
437{
de6f31eb 438 return readl(tp->aperegs + off);
0d3031d9
MC
439}
440
1da177e4
LT
441static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
442{
6892914f
MC
443 unsigned long flags;
444
445 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
447 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 448 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
449}
450
451static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
452{
453 writel(val, tp->regs + off);
454 readl(tp->regs + off);
1da177e4
LT
455}
456
6892914f 457static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 458{
6892914f
MC
459 unsigned long flags;
460 u32 val;
461
462 spin_lock_irqsave(&tp->indirect_lock, flags);
463 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
464 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
465 spin_unlock_irqrestore(&tp->indirect_lock, flags);
466 return val;
467}
468
469static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
470{
471 unsigned long flags;
472
473 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
474 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
477 }
66711e66 478 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
479 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
480 TG3_64BIT_REG_LOW, val);
481 return;
1da177e4 482 }
6892914f
MC
483
484 spin_lock_irqsave(&tp->indirect_lock, flags);
485 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
486 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
487 spin_unlock_irqrestore(&tp->indirect_lock, flags);
488
489 /* In indirect mode when disabling interrupts, we also need
490 * to clear the interrupt bit in the GRC local ctrl register.
491 */
492 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
493 (val == 0x1)) {
494 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
495 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
496 }
497}
498
499static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
500{
501 unsigned long flags;
502 u32 val;
503
504 spin_lock_irqsave(&tp->indirect_lock, flags);
505 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
506 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
507 spin_unlock_irqrestore(&tp->indirect_lock, flags);
508 return val;
509}
510
b401e9e2
MC
511/* usec_wait specifies the wait time in usec when writing to certain registers
512 * where it is unsafe to read back the register without some delay.
513 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
514 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
515 */
516static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 517{
63c3a66f 518 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
519 /* Non-posted methods */
520 tp->write32(tp, off, val);
521 else {
522 /* Posted method */
523 tg3_write32(tp, off, val);
524 if (usec_wait)
525 udelay(usec_wait);
526 tp->read32(tp, off);
527 }
528 /* Wait again after the read for the posted method to guarantee that
529 * the wait time is met.
530 */
531 if (usec_wait)
532 udelay(usec_wait);
1da177e4
LT
533}
534
09ee929c
MC
535static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
536{
537 tp->write32_mbox(tp, off, val);
63c3a66f 538 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 539 tp->read32_mbox(tp, off);
09ee929c
MC
540}
541
20094930 542static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
543{
544 void __iomem *mbox = tp->regs + off;
545 writel(val, mbox);
63c3a66f 546 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 547 writel(val, mbox);
63c3a66f 548 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
549 readl(mbox);
550}
551
b5d3772c
MC
552static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
553{
de6f31eb 554 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
555}
556
557static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
558{
559 writel(val, tp->regs + off + GRCMBOX_BASE);
560}
561
c6cdf436 562#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 563#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
564#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
565#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
566#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 567
c6cdf436
MC
568#define tw32(reg, val) tp->write32(tp, reg, val)
569#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
570#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
571#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
572
573static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
574{
6892914f
MC
575 unsigned long flags;
576
6ff6f81d 577 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
578 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
579 return;
580
6892914f 581 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 582 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
583 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
584 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 585
bbadf503
MC
586 /* Always leave this as zero. */
587 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
588 } else {
589 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
590 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 591
bbadf503
MC
592 /* Always leave this as zero. */
593 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
594 }
595 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
596}
597
1da177e4
LT
598static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
599{
6892914f
MC
600 unsigned long flags;
601
6ff6f81d 602 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
603 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
604 *val = 0;
605 return;
606 }
607
6892914f 608 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 609 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
610 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
611 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 612
bbadf503
MC
613 /* Always leave this as zero. */
614 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
615 } else {
616 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
617 *val = tr32(TG3PCI_MEM_WIN_DATA);
618
619 /* Always leave this as zero. */
620 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
621 }
6892914f 622 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
623}
624
0d3031d9
MC
625static void tg3_ape_lock_init(struct tg3 *tp)
626{
627 int i;
6f5c8f83 628 u32 regbase, bit;
f92d9dc1
MC
629
630 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
631 regbase = TG3_APE_LOCK_GRANT;
632 else
633 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
634
635 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
636 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
637 switch (i) {
638 case TG3_APE_LOCK_PHY0:
639 case TG3_APE_LOCK_PHY1:
640 case TG3_APE_LOCK_PHY2:
641 case TG3_APE_LOCK_PHY3:
642 bit = APE_LOCK_GRANT_DRIVER;
643 break;
644 default:
645 if (!tp->pci_fn)
646 bit = APE_LOCK_GRANT_DRIVER;
647 else
648 bit = 1 << tp->pci_fn;
649 }
650 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
651 }
652
0d3031d9
MC
653}
654
655static int tg3_ape_lock(struct tg3 *tp, int locknum)
656{
657 int i, off;
658 int ret = 0;
6f5c8f83 659 u32 status, req, gnt, bit;
0d3031d9 660
63c3a66f 661 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
662 return 0;
663
664 switch (locknum) {
6f5c8f83
MC
665 case TG3_APE_LOCK_GPIO:
666 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
667 return 0;
33f401ae
MC
668 case TG3_APE_LOCK_GRC:
669 case TG3_APE_LOCK_MEM:
78f94dc7
MC
670 if (!tp->pci_fn)
671 bit = APE_LOCK_REQ_DRIVER;
672 else
673 bit = 1 << tp->pci_fn;
33f401ae 674 break;
8151ad57
MC
675 case TG3_APE_LOCK_PHY0:
676 case TG3_APE_LOCK_PHY1:
677 case TG3_APE_LOCK_PHY2:
678 case TG3_APE_LOCK_PHY3:
679 bit = APE_LOCK_REQ_DRIVER;
680 break;
33f401ae
MC
681 default:
682 return -EINVAL;
0d3031d9
MC
683 }
684
f92d9dc1
MC
685 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
686 req = TG3_APE_LOCK_REQ;
687 gnt = TG3_APE_LOCK_GRANT;
688 } else {
689 req = TG3_APE_PER_LOCK_REQ;
690 gnt = TG3_APE_PER_LOCK_GRANT;
691 }
692
0d3031d9
MC
693 off = 4 * locknum;
694
6f5c8f83 695 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
696
697 /* Wait for up to 1 millisecond to acquire lock. */
698 for (i = 0; i < 100; i++) {
f92d9dc1 699 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 700 if (status == bit)
0d3031d9
MC
701 break;
702 udelay(10);
703 }
704
6f5c8f83 705 if (status != bit) {
0d3031d9 706 /* Revoke the lock request. */
6f5c8f83 707 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
708 ret = -EBUSY;
709 }
710
711 return ret;
712}
713
714static void tg3_ape_unlock(struct tg3 *tp, int locknum)
715{
6f5c8f83 716 u32 gnt, bit;
0d3031d9 717
63c3a66f 718 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
719 return;
720
721 switch (locknum) {
6f5c8f83
MC
722 case TG3_APE_LOCK_GPIO:
723 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
724 return;
33f401ae
MC
725 case TG3_APE_LOCK_GRC:
726 case TG3_APE_LOCK_MEM:
78f94dc7
MC
727 if (!tp->pci_fn)
728 bit = APE_LOCK_GRANT_DRIVER;
729 else
730 bit = 1 << tp->pci_fn;
33f401ae 731 break;
8151ad57
MC
732 case TG3_APE_LOCK_PHY0:
733 case TG3_APE_LOCK_PHY1:
734 case TG3_APE_LOCK_PHY2:
735 case TG3_APE_LOCK_PHY3:
736 bit = APE_LOCK_GRANT_DRIVER;
737 break;
33f401ae
MC
738 default:
739 return;
0d3031d9
MC
740 }
741
f92d9dc1
MC
742 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
743 gnt = TG3_APE_LOCK_GRANT;
744 else
745 gnt = TG3_APE_PER_LOCK_GRANT;
746
6f5c8f83 747 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
748}
749
b65a372b 750static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
fd6d3f0e 751{
fd6d3f0e
MC
752 u32 apedata;
753
b65a372b
MC
754 while (timeout_us) {
755 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
756 return -EBUSY;
757
758 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
759 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
760 break;
761
762 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
763
764 udelay(10);
765 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
766 }
767
768 return timeout_us ? 0 : -EBUSY;
769}
770
cf8d55ae
MC
771static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
772{
773 u32 i, apedata;
774
775 for (i = 0; i < timeout_us / 10; i++) {
776 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
777
778 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
779 break;
780
781 udelay(10);
782 }
783
784 return i == timeout_us / 10;
785}
786
787int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off, u32 len)
788{
789 int err;
790 u32 i, bufoff, msgoff, maxlen, apedata;
791
792 if (!tg3_flag(tp, APE_HAS_NCSI))
793 return 0;
794
795 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
796 if (apedata != APE_SEG_SIG_MAGIC)
797 return -ENODEV;
798
799 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
800 if (!(apedata & APE_FW_STATUS_READY))
801 return -EAGAIN;
802
803 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
804 TG3_APE_SHMEM_BASE;
805 msgoff = bufoff + 2 * sizeof(u32);
806 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
807
808 while (len) {
809 u32 length;
810
811 /* Cap xfer sizes to scratchpad limits. */
812 length = (len > maxlen) ? maxlen : len;
813 len -= length;
814
815 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
816 if (!(apedata & APE_FW_STATUS_READY))
817 return -EAGAIN;
818
819 /* Wait for up to 1 msec for APE to service previous event. */
820 err = tg3_ape_event_lock(tp, 1000);
821 if (err)
822 return err;
823
824 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
825 APE_EVENT_STATUS_SCRTCHPD_READ |
826 APE_EVENT_STATUS_EVENT_PENDING;
827 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
828
829 tg3_ape_write32(tp, bufoff, base_off);
830 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
831
832 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
833 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
834
835 base_off += length;
836
837 if (tg3_ape_wait_for_event(tp, 30000))
838 return -EAGAIN;
839
840 for (i = 0; length; i += 4, length -= 4) {
841 u32 val = tg3_ape_read32(tp, msgoff + i);
842 memcpy(data, &val, sizeof(u32));
843 data++;
844 }
845 }
846
847 return 0;
848}
849
b65a372b
MC
850static int tg3_ape_send_event(struct tg3 *tp, u32 event)
851{
852 int err;
853 u32 apedata;
fd6d3f0e
MC
854
855 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
856 if (apedata != APE_SEG_SIG_MAGIC)
b65a372b 857 return -EAGAIN;
fd6d3f0e
MC
858
859 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
860 if (!(apedata & APE_FW_STATUS_READY))
b65a372b 861 return -EAGAIN;
fd6d3f0e
MC
862
863 /* Wait for up to 1 millisecond for APE to service previous event. */
b65a372b
MC
864 err = tg3_ape_event_lock(tp, 1000);
865 if (err)
866 return err;
fd6d3f0e 867
b65a372b
MC
868 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
869 event | APE_EVENT_STATUS_EVENT_PENDING);
fd6d3f0e 870
b65a372b
MC
871 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
872 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
fd6d3f0e 873
b65a372b 874 return 0;
fd6d3f0e
MC
875}
876
877static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
878{
879 u32 event;
880 u32 apedata;
881
882 if (!tg3_flag(tp, ENABLE_APE))
883 return;
884
885 switch (kind) {
886 case RESET_KIND_INIT:
887 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
888 APE_HOST_SEG_SIG_MAGIC);
889 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
890 APE_HOST_SEG_LEN_MAGIC);
891 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
892 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
893 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
894 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
895 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
896 APE_HOST_BEHAV_NO_PHYLOCK);
897 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
898 TG3_APE_HOST_DRVR_STATE_START);
899
900 event = APE_EVENT_STATUS_STATE_START;
901 break;
902 case RESET_KIND_SHUTDOWN:
903 /* With the interface we are currently using,
904 * APE does not track driver state. Wiping
905 * out the HOST SEGMENT SIGNATURE forces
906 * the APE to assume OS absent status.
907 */
908 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
909
910 if (device_may_wakeup(&tp->pdev->dev) &&
911 tg3_flag(tp, WOL_ENABLE)) {
912 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
913 TG3_APE_HOST_WOL_SPEED_AUTO);
914 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
915 } else
916 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
917
918 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
919
920 event = APE_EVENT_STATUS_STATE_UNLOAD;
921 break;
922 case RESET_KIND_SUSPEND:
923 event = APE_EVENT_STATUS_STATE_SUSPEND;
924 break;
925 default:
926 return;
927 }
928
929 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
930
931 tg3_ape_send_event(tp, event);
932}
933
1da177e4
LT
934static void tg3_disable_ints(struct tg3 *tp)
935{
89aeb3bc
MC
936 int i;
937
1da177e4
LT
938 tw32(TG3PCI_MISC_HOST_CTRL,
939 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
940 for (i = 0; i < tp->irq_max; i++)
941 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
942}
943
1da177e4
LT
944static void tg3_enable_ints(struct tg3 *tp)
945{
89aeb3bc 946 int i;
89aeb3bc 947
bbe832c0
MC
948 tp->irq_sync = 0;
949 wmb();
950
1da177e4
LT
951 tw32(TG3PCI_MISC_HOST_CTRL,
952 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 953
f89f38b8 954 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
955 for (i = 0; i < tp->irq_cnt; i++) {
956 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 957
898a56f8 958 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 959 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 960 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 961
f89f38b8 962 tp->coal_now |= tnapi->coal_now;
89aeb3bc 963 }
f19af9c2
MC
964
965 /* Force an initial interrupt */
63c3a66f 966 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
967 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
968 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
969 else
f89f38b8
MC
970 tw32(HOSTCC_MODE, tp->coal_now);
971
972 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
973}
974
17375d25 975static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 976{
17375d25 977 struct tg3 *tp = tnapi->tp;
898a56f8 978 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
979 unsigned int work_exists = 0;
980
981 /* check for phy events */
63c3a66f 982 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
983 if (sblk->status & SD_STATUS_LINK_CHG)
984 work_exists = 1;
985 }
f891ea16
MC
986
987 /* check for TX work to do */
988 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
989 work_exists = 1;
990
991 /* check for RX work to do */
992 if (tnapi->rx_rcb_prod_idx &&
8d9d7cfc 993 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
994 work_exists = 1;
995
996 return work_exists;
997}
998
17375d25 999/* tg3_int_reenable
04237ddd
MC
1000 * similar to tg3_enable_ints, but it accurately determines whether there
1001 * is new work pending and can return without flushing the PIO write
6aa20a22 1002 * which reenables interrupts
1da177e4 1003 */
17375d25 1004static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 1005{
17375d25
MC
1006 struct tg3 *tp = tnapi->tp;
1007
898a56f8 1008 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
1009 mmiowb();
1010
fac9b83e
DM
1011 /* When doing tagged status, this work check is unnecessary.
1012 * The last_tag we write above tells the chip which piece of
1013 * work we've completed.
1014 */
63c3a66f 1015 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 1016 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 1017 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
1018}
1019
1da177e4
LT
1020static void tg3_switch_clocks(struct tg3 *tp)
1021{
f6eb9b1f 1022 u32 clock_ctrl;
1da177e4
LT
1023 u32 orig_clock_ctrl;
1024
63c3a66f 1025 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
1026 return;
1027
f6eb9b1f
MC
1028 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1029
1da177e4
LT
1030 orig_clock_ctrl = clock_ctrl;
1031 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1032 CLOCK_CTRL_CLKRUN_OENABLE |
1033 0x1f);
1034 tp->pci_clock_ctrl = clock_ctrl;
1035
63c3a66f 1036 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 1037 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
1038 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1039 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
1040 }
1041 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
1042 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1043 clock_ctrl |
1044 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1045 40);
1046 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1047 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1048 40);
1da177e4 1049 }
b401e9e2 1050 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
1051}
1052
1053#define PHY_BUSY_LOOPS 5000
1054
1055static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1056{
1057 u32 frame_val;
1058 unsigned int loops;
1059 int ret;
1060
1061 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1062 tw32_f(MAC_MI_MODE,
1063 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1064 udelay(80);
1065 }
1066
8151ad57
MC
1067 tg3_ape_lock(tp, tp->phy_ape_lock);
1068
1da177e4
LT
1069 *val = 0x0;
1070
882e9793 1071 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1072 MI_COM_PHY_ADDR_MASK);
1073 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1074 MI_COM_REG_ADDR_MASK);
1075 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 1076
1da177e4
LT
1077 tw32_f(MAC_MI_COM, frame_val);
1078
1079 loops = PHY_BUSY_LOOPS;
1080 while (loops != 0) {
1081 udelay(10);
1082 frame_val = tr32(MAC_MI_COM);
1083
1084 if ((frame_val & MI_COM_BUSY) == 0) {
1085 udelay(5);
1086 frame_val = tr32(MAC_MI_COM);
1087 break;
1088 }
1089 loops -= 1;
1090 }
1091
1092 ret = -EBUSY;
1093 if (loops != 0) {
1094 *val = frame_val & MI_COM_DATA_MASK;
1095 ret = 0;
1096 }
1097
1098 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1099 tw32_f(MAC_MI_MODE, tp->mi_mode);
1100 udelay(80);
1101 }
1102
8151ad57
MC
1103 tg3_ape_unlock(tp, tp->phy_ape_lock);
1104
1da177e4
LT
1105 return ret;
1106}
1107
1108static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1109{
1110 u32 frame_val;
1111 unsigned int loops;
1112 int ret;
1113
f07e9af3 1114 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1115 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1116 return 0;
1117
1da177e4
LT
1118 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1119 tw32_f(MAC_MI_MODE,
1120 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1121 udelay(80);
1122 }
1123
8151ad57
MC
1124 tg3_ape_lock(tp, tp->phy_ape_lock);
1125
882e9793 1126 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1127 MI_COM_PHY_ADDR_MASK);
1128 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1129 MI_COM_REG_ADDR_MASK);
1130 frame_val |= (val & MI_COM_DATA_MASK);
1131 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1132
1da177e4
LT
1133 tw32_f(MAC_MI_COM, frame_val);
1134
1135 loops = PHY_BUSY_LOOPS;
1136 while (loops != 0) {
1137 udelay(10);
1138 frame_val = tr32(MAC_MI_COM);
1139 if ((frame_val & MI_COM_BUSY) == 0) {
1140 udelay(5);
1141 frame_val = tr32(MAC_MI_COM);
1142 break;
1143 }
1144 loops -= 1;
1145 }
1146
1147 ret = -EBUSY;
1148 if (loops != 0)
1149 ret = 0;
1150
1151 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1152 tw32_f(MAC_MI_MODE, tp->mi_mode);
1153 udelay(80);
1154 }
1155
8151ad57
MC
1156 tg3_ape_unlock(tp, tp->phy_ape_lock);
1157
1da177e4
LT
1158 return ret;
1159}
1160
b0988c15
MC
1161static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1162{
1163 int err;
1164
1165 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1166 if (err)
1167 goto done;
1168
1169 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1170 if (err)
1171 goto done;
1172
1173 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1174 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1175 if (err)
1176 goto done;
1177
1178 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1179
1180done:
1181 return err;
1182}
1183
1184static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1185{
1186 int err;
1187
1188 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1189 if (err)
1190 goto done;
1191
1192 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1193 if (err)
1194 goto done;
1195
1196 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1197 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1198 if (err)
1199 goto done;
1200
1201 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1202
1203done:
1204 return err;
1205}
1206
1207static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1208{
1209 int err;
1210
1211 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1212 if (!err)
1213 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1214
1215 return err;
1216}
1217
1218static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1219{
1220 int err;
1221
1222 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1223 if (!err)
1224 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1225
1226 return err;
1227}
1228
15ee95c3
MC
1229static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1230{
1231 int err;
1232
1233 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1234 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1235 MII_TG3_AUXCTL_SHDWSEL_MISC);
1236 if (!err)
1237 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1238
1239 return err;
1240}
1241
b4bd2929
MC
1242static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1243{
1244 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1245 set |= MII_TG3_AUXCTL_MISC_WREN;
1246
1247 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1248}
1249
1d36ba45
MC
1250#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1251 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1252 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1253 MII_TG3_AUXCTL_ACTL_TX_6DB)
1254
1255#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1256 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1257 MII_TG3_AUXCTL_ACTL_TX_6DB);
1258
95e2869a
MC
1259static int tg3_bmcr_reset(struct tg3 *tp)
1260{
1261 u32 phy_control;
1262 int limit, err;
1263
1264 /* OK, reset it, and poll the BMCR_RESET bit until it
1265 * clears or we time out.
1266 */
1267 phy_control = BMCR_RESET;
1268 err = tg3_writephy(tp, MII_BMCR, phy_control);
1269 if (err != 0)
1270 return -EBUSY;
1271
1272 limit = 5000;
1273 while (limit--) {
1274 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1275 if (err != 0)
1276 return -EBUSY;
1277
1278 if ((phy_control & BMCR_RESET) == 0) {
1279 udelay(40);
1280 break;
1281 }
1282 udelay(10);
1283 }
d4675b52 1284 if (limit < 0)
95e2869a
MC
1285 return -EBUSY;
1286
1287 return 0;
1288}
1289
158d7abd
MC
1290static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1291{
3d16543d 1292 struct tg3 *tp = bp->priv;
158d7abd
MC
1293 u32 val;
1294
24bb4fb6 1295 spin_lock_bh(&tp->lock);
158d7abd
MC
1296
1297 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1298 val = -EIO;
1299
1300 spin_unlock_bh(&tp->lock);
158d7abd
MC
1301
1302 return val;
1303}
1304
1305static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1306{
3d16543d 1307 struct tg3 *tp = bp->priv;
24bb4fb6 1308 u32 ret = 0;
158d7abd 1309
24bb4fb6 1310 spin_lock_bh(&tp->lock);
158d7abd
MC
1311
1312 if (tg3_writephy(tp, reg, val))
24bb4fb6 1313 ret = -EIO;
158d7abd 1314
24bb4fb6
MC
1315 spin_unlock_bh(&tp->lock);
1316
1317 return ret;
158d7abd
MC
1318}
1319
1320static int tg3_mdio_reset(struct mii_bus *bp)
1321{
1322 return 0;
1323}
1324
9c61d6bc 1325static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1326{
1327 u32 val;
fcb389df 1328 struct phy_device *phydev;
a9daf367 1329
3f0e3ad7 1330 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1331 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1332 case PHY_ID_BCM50610:
1333 case PHY_ID_BCM50610M:
fcb389df
MC
1334 val = MAC_PHYCFG2_50610_LED_MODES;
1335 break;
6a443a0f 1336 case PHY_ID_BCMAC131:
fcb389df
MC
1337 val = MAC_PHYCFG2_AC131_LED_MODES;
1338 break;
6a443a0f 1339 case PHY_ID_RTL8211C:
fcb389df
MC
1340 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1341 break;
6a443a0f 1342 case PHY_ID_RTL8201E:
fcb389df
MC
1343 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1344 break;
1345 default:
a9daf367 1346 return;
fcb389df
MC
1347 }
1348
1349 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1350 tw32(MAC_PHYCFG2, val);
1351
1352 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1353 val &= ~(MAC_PHYCFG1_RGMII_INT |
1354 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1355 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1356 tw32(MAC_PHYCFG1, val);
1357
1358 return;
1359 }
1360
63c3a66f 1361 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1362 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1363 MAC_PHYCFG2_FMODE_MASK_MASK |
1364 MAC_PHYCFG2_GMODE_MASK_MASK |
1365 MAC_PHYCFG2_ACT_MASK_MASK |
1366 MAC_PHYCFG2_QUAL_MASK_MASK |
1367 MAC_PHYCFG2_INBAND_ENABLE;
1368
1369 tw32(MAC_PHYCFG2, val);
a9daf367 1370
bb85fbb6
MC
1371 val = tr32(MAC_PHYCFG1);
1372 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1373 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1374 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1375 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1376 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1377 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1378 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1379 }
bb85fbb6
MC
1380 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1381 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1382 tw32(MAC_PHYCFG1, val);
a9daf367 1383
a9daf367
MC
1384 val = tr32(MAC_EXT_RGMII_MODE);
1385 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1386 MAC_RGMII_MODE_RX_QUALITY |
1387 MAC_RGMII_MODE_RX_ACTIVITY |
1388 MAC_RGMII_MODE_RX_ENG_DET |
1389 MAC_RGMII_MODE_TX_ENABLE |
1390 MAC_RGMII_MODE_TX_LOWPWR |
1391 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1392 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1393 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1394 val |= MAC_RGMII_MODE_RX_INT_B |
1395 MAC_RGMII_MODE_RX_QUALITY |
1396 MAC_RGMII_MODE_RX_ACTIVITY |
1397 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1398 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1399 val |= MAC_RGMII_MODE_TX_ENABLE |
1400 MAC_RGMII_MODE_TX_LOWPWR |
1401 MAC_RGMII_MODE_TX_RESET;
1402 }
1403 tw32(MAC_EXT_RGMII_MODE, val);
1404}
1405
158d7abd
MC
1406static void tg3_mdio_start(struct tg3 *tp)
1407{
158d7abd
MC
1408 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1409 tw32_f(MAC_MI_MODE, tp->mi_mode);
1410 udelay(80);
a9daf367 1411
63c3a66f 1412 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1413 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1414 tg3_mdio_config_5785(tp);
1415}
1416
1417static int tg3_mdio_init(struct tg3 *tp)
1418{
1419 int i;
1420 u32 reg;
1421 struct phy_device *phydev;
1422
63c3a66f 1423 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1424 u32 is_serdes;
882e9793 1425
69f11c99 1426 tp->phy_addr = tp->pci_fn + 1;
882e9793 1427
d1ec96af
MC
1428 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1429 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1430 else
1431 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1432 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1433 if (is_serdes)
1434 tp->phy_addr += 7;
1435 } else
3f0e3ad7 1436 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1437
158d7abd
MC
1438 tg3_mdio_start(tp);
1439
63c3a66f 1440 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1441 return 0;
1442
298cf9be
LB
1443 tp->mdio_bus = mdiobus_alloc();
1444 if (tp->mdio_bus == NULL)
1445 return -ENOMEM;
158d7abd 1446
298cf9be
LB
1447 tp->mdio_bus->name = "tg3 mdio bus";
1448 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1449 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1450 tp->mdio_bus->priv = tp;
1451 tp->mdio_bus->parent = &tp->pdev->dev;
1452 tp->mdio_bus->read = &tg3_mdio_read;
1453 tp->mdio_bus->write = &tg3_mdio_write;
1454 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1455 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1456 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1457
1458 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1459 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1460
1461 /* The bus registration will look for all the PHYs on the mdio bus.
1462 * Unfortunately, it does not ensure the PHY is powered up before
1463 * accessing the PHY ID registers. A chip reset is the
1464 * quickest way to bring the device back to an operational state..
1465 */
1466 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1467 tg3_bmcr_reset(tp);
1468
298cf9be 1469 i = mdiobus_register(tp->mdio_bus);
a9daf367 1470 if (i) {
ab96b241 1471 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1472 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1473 return i;
1474 }
158d7abd 1475
3f0e3ad7 1476 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1477
9c61d6bc 1478 if (!phydev || !phydev->drv) {
ab96b241 1479 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1480 mdiobus_unregister(tp->mdio_bus);
1481 mdiobus_free(tp->mdio_bus);
1482 return -ENODEV;
1483 }
1484
1485 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1486 case PHY_ID_BCM57780:
321d32a0 1487 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1488 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1489 break;
6a443a0f
MC
1490 case PHY_ID_BCM50610:
1491 case PHY_ID_BCM50610M:
32e5a8d6 1492 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1493 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1494 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1495 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1496 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1497 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1498 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1499 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1500 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1501 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1502 /* fallthru */
6a443a0f 1503 case PHY_ID_RTL8211C:
fcb389df 1504 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1505 break;
6a443a0f
MC
1506 case PHY_ID_RTL8201E:
1507 case PHY_ID_BCMAC131:
a9daf367 1508 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1509 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1510 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1511 break;
1512 }
1513
63c3a66f 1514 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1515
1516 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1517 tg3_mdio_config_5785(tp);
a9daf367
MC
1518
1519 return 0;
158d7abd
MC
1520}
1521
1522static void tg3_mdio_fini(struct tg3 *tp)
1523{
63c3a66f
JP
1524 if (tg3_flag(tp, MDIOBUS_INITED)) {
1525 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1526 mdiobus_unregister(tp->mdio_bus);
1527 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1528 }
1529}
1530
4ba526ce
MC
1531/* tp->lock is held. */
1532static inline void tg3_generate_fw_event(struct tg3 *tp)
1533{
1534 u32 val;
1535
1536 val = tr32(GRC_RX_CPU_EVENT);
1537 val |= GRC_RX_CPU_DRIVER_EVENT;
1538 tw32_f(GRC_RX_CPU_EVENT, val);
1539
1540 tp->last_event_jiffies = jiffies;
1541}
1542
1543#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1544
95e2869a
MC
1545/* tp->lock is held. */
1546static void tg3_wait_for_event_ack(struct tg3 *tp)
1547{
1548 int i;
4ba526ce
MC
1549 unsigned int delay_cnt;
1550 long time_remain;
1551
1552 /* If enough time has passed, no wait is necessary. */
1553 time_remain = (long)(tp->last_event_jiffies + 1 +
1554 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1555 (long)jiffies;
1556 if (time_remain < 0)
1557 return;
1558
1559 /* Check if we can shorten the wait time. */
1560 delay_cnt = jiffies_to_usecs(time_remain);
1561 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1562 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1563 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1564
4ba526ce 1565 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1566 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1567 break;
4ba526ce 1568 udelay(8);
95e2869a
MC
1569 }
1570}
1571
1572/* tp->lock is held. */
b28f389d 1573static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1574{
b28f389d 1575 u32 reg, val;
95e2869a
MC
1576
1577 val = 0;
1578 if (!tg3_readphy(tp, MII_BMCR, &reg))
1579 val = reg << 16;
1580 if (!tg3_readphy(tp, MII_BMSR, &reg))
1581 val |= (reg & 0xffff);
b28f389d 1582 *data++ = val;
95e2869a
MC
1583
1584 val = 0;
1585 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1586 val = reg << 16;
1587 if (!tg3_readphy(tp, MII_LPA, &reg))
1588 val |= (reg & 0xffff);
b28f389d 1589 *data++ = val;
95e2869a
MC
1590
1591 val = 0;
f07e9af3 1592 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1593 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1594 val = reg << 16;
1595 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1596 val |= (reg & 0xffff);
1597 }
b28f389d 1598 *data++ = val;
95e2869a
MC
1599
1600 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1601 val = reg << 16;
1602 else
1603 val = 0;
b28f389d
MC
1604 *data++ = val;
1605}
1606
1607/* tp->lock is held. */
1608static void tg3_ump_link_report(struct tg3 *tp)
1609{
1610 u32 data[4];
1611
1612 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1613 return;
1614
1615 tg3_phy_gather_ump_data(tp, data);
1616
1617 tg3_wait_for_event_ack(tp);
1618
1619 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1620 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1621 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1622 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1623 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1624 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1625
4ba526ce 1626 tg3_generate_fw_event(tp);
95e2869a
MC
1627}
1628
8d5a89b3
MC
1629/* tp->lock is held. */
1630static void tg3_stop_fw(struct tg3 *tp)
1631{
1632 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1633 /* Wait for RX cpu to ACK the previous event. */
1634 tg3_wait_for_event_ack(tp);
1635
1636 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1637
1638 tg3_generate_fw_event(tp);
1639
1640 /* Wait for RX cpu to ACK this event. */
1641 tg3_wait_for_event_ack(tp);
1642 }
1643}
1644
fd6d3f0e
MC
1645/* tp->lock is held. */
1646static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1647{
1648 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1649 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1650
1651 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1652 switch (kind) {
1653 case RESET_KIND_INIT:
1654 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1655 DRV_STATE_START);
1656 break;
1657
1658 case RESET_KIND_SHUTDOWN:
1659 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1660 DRV_STATE_UNLOAD);
1661 break;
1662
1663 case RESET_KIND_SUSPEND:
1664 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1665 DRV_STATE_SUSPEND);
1666 break;
1667
1668 default:
1669 break;
1670 }
1671 }
1672
1673 if (kind == RESET_KIND_INIT ||
1674 kind == RESET_KIND_SUSPEND)
1675 tg3_ape_driver_state_change(tp, kind);
1676}
1677
1678/* tp->lock is held. */
1679static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1680{
1681 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1682 switch (kind) {
1683 case RESET_KIND_INIT:
1684 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1685 DRV_STATE_START_DONE);
1686 break;
1687
1688 case RESET_KIND_SHUTDOWN:
1689 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1690 DRV_STATE_UNLOAD_DONE);
1691 break;
1692
1693 default:
1694 break;
1695 }
1696 }
1697
1698 if (kind == RESET_KIND_SHUTDOWN)
1699 tg3_ape_driver_state_change(tp, kind);
1700}
1701
1702/* tp->lock is held. */
1703static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1704{
1705 if (tg3_flag(tp, ENABLE_ASF)) {
1706 switch (kind) {
1707 case RESET_KIND_INIT:
1708 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1709 DRV_STATE_START);
1710 break;
1711
1712 case RESET_KIND_SHUTDOWN:
1713 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1714 DRV_STATE_UNLOAD);
1715 break;
1716
1717 case RESET_KIND_SUSPEND:
1718 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1719 DRV_STATE_SUSPEND);
1720 break;
1721
1722 default:
1723 break;
1724 }
1725 }
1726}
1727
1728static int tg3_poll_fw(struct tg3 *tp)
1729{
1730 int i;
1731 u32 val;
1732
1733 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1734 /* Wait up to 20ms for init done. */
1735 for (i = 0; i < 200; i++) {
1736 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1737 return 0;
1738 udelay(100);
1739 }
1740 return -ENODEV;
1741 }
1742
1743 /* Wait for firmware initialization to complete. */
1744 for (i = 0; i < 100000; i++) {
1745 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1746 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1747 break;
1748 udelay(10);
1749 }
1750
1751 /* Chip might not be fitted with firmware. Some Sun onboard
1752 * parts are configured like that. So don't signal the timeout
1753 * of the above loop as an error, but do report the lack of
1754 * running firmware once.
1755 */
1756 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1757 tg3_flag_set(tp, NO_FWARE_REPORTED);
1758
1759 netdev_info(tp->dev, "No firmware running\n");
1760 }
1761
1762 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1763 /* The 57765 A0 needs a little more
1764 * time to do some important work.
1765 */
1766 mdelay(10);
1767 }
1768
1769 return 0;
1770}
1771
95e2869a
MC
1772static void tg3_link_report(struct tg3 *tp)
1773{
1774 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1775 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1776 tg3_ump_link_report(tp);
1777 } else if (netif_msg_link(tp)) {
05dbe005
JP
1778 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1779 (tp->link_config.active_speed == SPEED_1000 ?
1780 1000 :
1781 (tp->link_config.active_speed == SPEED_100 ?
1782 100 : 10)),
1783 (tp->link_config.active_duplex == DUPLEX_FULL ?
1784 "full" : "half"));
1785
1786 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1787 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1788 "on" : "off",
1789 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1790 "on" : "off");
47007831
MC
1791
1792 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1793 netdev_info(tp->dev, "EEE is %s\n",
1794 tp->setlpicnt ? "enabled" : "disabled");
1795
95e2869a
MC
1796 tg3_ump_link_report(tp);
1797 }
1798}
1799
95e2869a
MC
1800static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1801{
1802 u16 miireg;
1803
e18ce346 1804 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1805 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1806 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1807 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1808 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1809 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1810 else
1811 miireg = 0;
1812
1813 return miireg;
1814}
1815
95e2869a
MC
1816static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1817{
1818 u8 cap = 0;
1819
f3791cdf
MC
1820 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1821 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1822 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1823 if (lcladv & ADVERTISE_1000XPAUSE)
1824 cap = FLOW_CTRL_RX;
1825 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1826 cap = FLOW_CTRL_TX;
95e2869a
MC
1827 }
1828
1829 return cap;
1830}
1831
f51f3562 1832static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1833{
b02fd9e3 1834 u8 autoneg;
f51f3562 1835 u8 flowctrl = 0;
95e2869a
MC
1836 u32 old_rx_mode = tp->rx_mode;
1837 u32 old_tx_mode = tp->tx_mode;
1838
63c3a66f 1839 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1840 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1841 else
1842 autoneg = tp->link_config.autoneg;
1843
63c3a66f 1844 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1845 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1846 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1847 else
bc02ff95 1848 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1849 } else
1850 flowctrl = tp->link_config.flowctrl;
95e2869a 1851
f51f3562 1852 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1853
e18ce346 1854 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1855 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1856 else
1857 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1858
f51f3562 1859 if (old_rx_mode != tp->rx_mode)
95e2869a 1860 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1861
e18ce346 1862 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1863 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1864 else
1865 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1866
f51f3562 1867 if (old_tx_mode != tp->tx_mode)
95e2869a 1868 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1869}
1870
b02fd9e3
MC
1871static void tg3_adjust_link(struct net_device *dev)
1872{
1873 u8 oldflowctrl, linkmesg = 0;
1874 u32 mac_mode, lcl_adv, rmt_adv;
1875 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1876 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1877
24bb4fb6 1878 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1879
1880 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1881 MAC_MODE_HALF_DUPLEX);
1882
1883 oldflowctrl = tp->link_config.active_flowctrl;
1884
1885 if (phydev->link) {
1886 lcl_adv = 0;
1887 rmt_adv = 0;
1888
1889 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1890 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1891 else if (phydev->speed == SPEED_1000 ||
1892 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1893 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1894 else
1895 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1896
1897 if (phydev->duplex == DUPLEX_HALF)
1898 mac_mode |= MAC_MODE_HALF_DUPLEX;
1899 else {
f88788f0 1900 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1901 tp->link_config.flowctrl);
1902
1903 if (phydev->pause)
1904 rmt_adv = LPA_PAUSE_CAP;
1905 if (phydev->asym_pause)
1906 rmt_adv |= LPA_PAUSE_ASYM;
1907 }
1908
1909 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1910 } else
1911 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1912
1913 if (mac_mode != tp->mac_mode) {
1914 tp->mac_mode = mac_mode;
1915 tw32_f(MAC_MODE, tp->mac_mode);
1916 udelay(40);
1917 }
1918
fcb389df
MC
1919 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1920 if (phydev->speed == SPEED_10)
1921 tw32(MAC_MI_STAT,
1922 MAC_MI_STAT_10MBPS_MODE |
1923 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1924 else
1925 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1926 }
1927
b02fd9e3
MC
1928 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1929 tw32(MAC_TX_LENGTHS,
1930 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1931 (6 << TX_LENGTHS_IPG_SHIFT) |
1932 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1933 else
1934 tw32(MAC_TX_LENGTHS,
1935 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1936 (6 << TX_LENGTHS_IPG_SHIFT) |
1937 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1938
34655ad6 1939 if (phydev->link != tp->old_link ||
b02fd9e3
MC
1940 phydev->speed != tp->link_config.active_speed ||
1941 phydev->duplex != tp->link_config.active_duplex ||
1942 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1943 linkmesg = 1;
b02fd9e3 1944
34655ad6 1945 tp->old_link = phydev->link;
b02fd9e3
MC
1946 tp->link_config.active_speed = phydev->speed;
1947 tp->link_config.active_duplex = phydev->duplex;
1948
24bb4fb6 1949 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1950
1951 if (linkmesg)
1952 tg3_link_report(tp);
1953}
1954
1955static int tg3_phy_init(struct tg3 *tp)
1956{
1957 struct phy_device *phydev;
1958
f07e9af3 1959 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1960 return 0;
1961
1962 /* Bring the PHY back to a known state. */
1963 tg3_bmcr_reset(tp);
1964
3f0e3ad7 1965 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1966
1967 /* Attach the MAC to the PHY. */
fb28ad35 1968 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1969 phydev->dev_flags, phydev->interface);
b02fd9e3 1970 if (IS_ERR(phydev)) {
ab96b241 1971 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1972 return PTR_ERR(phydev);
1973 }
1974
b02fd9e3 1975 /* Mask with MAC supported features. */
9c61d6bc
MC
1976 switch (phydev->interface) {
1977 case PHY_INTERFACE_MODE_GMII:
1978 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1979 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1980 phydev->supported &= (PHY_GBIT_FEATURES |
1981 SUPPORTED_Pause |
1982 SUPPORTED_Asym_Pause);
1983 break;
1984 }
1985 /* fallthru */
9c61d6bc
MC
1986 case PHY_INTERFACE_MODE_MII:
1987 phydev->supported &= (PHY_BASIC_FEATURES |
1988 SUPPORTED_Pause |
1989 SUPPORTED_Asym_Pause);
1990 break;
1991 default:
3f0e3ad7 1992 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1993 return -EINVAL;
1994 }
1995
f07e9af3 1996 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1997
1998 phydev->advertising = phydev->supported;
1999
b02fd9e3
MC
2000 return 0;
2001}
2002
2003static void tg3_phy_start(struct tg3 *tp)
2004{
2005 struct phy_device *phydev;
2006
f07e9af3 2007 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2008 return;
2009
3f0e3ad7 2010 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2011
80096068
MC
2012 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2013 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
2014 phydev->speed = tp->link_config.speed;
2015 phydev->duplex = tp->link_config.duplex;
2016 phydev->autoneg = tp->link_config.autoneg;
2017 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
2018 }
2019
2020 phy_start(phydev);
2021
2022 phy_start_aneg(phydev);
2023}
2024
2025static void tg3_phy_stop(struct tg3 *tp)
2026{
f07e9af3 2027 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2028 return;
2029
3f0e3ad7 2030 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
2031}
2032
2033static void tg3_phy_fini(struct tg3 *tp)
2034{
f07e9af3 2035 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 2036 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 2037 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2038 }
2039}
2040
941ec90f
MC
2041static int tg3_phy_set_extloopbk(struct tg3 *tp)
2042{
2043 int err;
2044 u32 val;
2045
2046 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2047 return 0;
2048
2049 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2050 /* Cannot do read-modify-write on 5401 */
2051 err = tg3_phy_auxctl_write(tp,
2052 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2053 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2054 0x4c20);
2055 goto done;
2056 }
2057
2058 err = tg3_phy_auxctl_read(tp,
2059 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2060 if (err)
2061 return err;
2062
2063 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2064 err = tg3_phy_auxctl_write(tp,
2065 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2066
2067done:
2068 return err;
2069}
2070
7f97a4bd
MC
2071static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2072{
2073 u32 phytest;
2074
2075 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2076 u32 phy;
2077
2078 tg3_writephy(tp, MII_TG3_FET_TEST,
2079 phytest | MII_TG3_FET_SHADOW_EN);
2080 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2081 if (enable)
2082 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2083 else
2084 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2085 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2086 }
2087 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2088 }
2089}
2090
6833c043
MC
2091static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2092{
2093 u32 reg;
2094
63c3a66f
JP
2095 if (!tg3_flag(tp, 5705_PLUS) ||
2096 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2097 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
2098 return;
2099
f07e9af3 2100 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
2101 tg3_phy_fet_toggle_apd(tp, enable);
2102 return;
2103 }
2104
6833c043
MC
2105 reg = MII_TG3_MISC_SHDW_WREN |
2106 MII_TG3_MISC_SHDW_SCR5_SEL |
2107 MII_TG3_MISC_SHDW_SCR5_LPED |
2108 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2109 MII_TG3_MISC_SHDW_SCR5_SDTL |
2110 MII_TG3_MISC_SHDW_SCR5_C125OE;
2111 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
2112 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2113
2114 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2115
2116
2117 reg = MII_TG3_MISC_SHDW_WREN |
2118 MII_TG3_MISC_SHDW_APD_SEL |
2119 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2120 if (enable)
2121 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2122
2123 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2124}
2125
9ef8ca99
MC
2126static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2127{
2128 u32 phy;
2129
63c3a66f 2130 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2131 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2132 return;
2133
f07e9af3 2134 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2135 u32 ephy;
2136
535ef6e1
MC
2137 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2138 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2139
2140 tg3_writephy(tp, MII_TG3_FET_TEST,
2141 ephy | MII_TG3_FET_SHADOW_EN);
2142 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2143 if (enable)
535ef6e1 2144 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2145 else
535ef6e1
MC
2146 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2147 tg3_writephy(tp, reg, phy);
9ef8ca99 2148 }
535ef6e1 2149 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2150 }
2151 } else {
15ee95c3
MC
2152 int ret;
2153
2154 ret = tg3_phy_auxctl_read(tp,
2155 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2156 if (!ret) {
9ef8ca99
MC
2157 if (enable)
2158 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2159 else
2160 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2161 tg3_phy_auxctl_write(tp,
2162 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2163 }
2164 }
2165}
2166
1da177e4
LT
2167static void tg3_phy_set_wirespeed(struct tg3 *tp)
2168{
15ee95c3 2169 int ret;
1da177e4
LT
2170 u32 val;
2171
f07e9af3 2172 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2173 return;
2174
15ee95c3
MC
2175 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2176 if (!ret)
b4bd2929
MC
2177 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2178 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2179}
2180
b2a5c19c
MC
2181static void tg3_phy_apply_otp(struct tg3 *tp)
2182{
2183 u32 otp, phy;
2184
2185 if (!tp->phy_otp)
2186 return;
2187
2188 otp = tp->phy_otp;
2189
1d36ba45
MC
2190 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2191 return;
b2a5c19c
MC
2192
2193 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2194 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2195 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2196
2197 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2198 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2199 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2200
2201 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2202 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2203 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2204
2205 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2206 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2207
2208 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2209 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2210
2211 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2212 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2213 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2214
1d36ba45 2215 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2216}
2217
52b02d04
MC
2218static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2219{
2220 u32 val;
2221
2222 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2223 return;
2224
2225 tp->setlpicnt = 0;
2226
2227 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2228 current_link_up == 1 &&
a6b68dab
MC
2229 tp->link_config.active_duplex == DUPLEX_FULL &&
2230 (tp->link_config.active_speed == SPEED_100 ||
2231 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2232 u32 eeectl;
2233
2234 if (tp->link_config.active_speed == SPEED_1000)
2235 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2236 else
2237 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2238
2239 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2240
3110f5f5
MC
2241 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2242 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2243
b0c5943f
MC
2244 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2245 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2246 tp->setlpicnt = 2;
2247 }
2248
2249 if (!tp->setlpicnt) {
b715ce94
MC
2250 if (current_link_up == 1 &&
2251 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2252 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2253 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2254 }
2255
52b02d04
MC
2256 val = tr32(TG3_CPMU_EEE_MODE);
2257 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2258 }
2259}
2260
b0c5943f
MC
2261static void tg3_phy_eee_enable(struct tg3 *tp)
2262{
2263 u32 val;
2264
2265 if (tp->link_config.active_speed == SPEED_1000 &&
2266 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2267 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
55086ad9 2268 tg3_flag(tp, 57765_CLASS)) &&
b0c5943f 2269 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2270 val = MII_TG3_DSP_TAP26_ALNOKO |
2271 MII_TG3_DSP_TAP26_RMRXSTO;
2272 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2273 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2274 }
2275
2276 val = tr32(TG3_CPMU_EEE_MODE);
2277 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2278}
2279
1da177e4
LT
2280static int tg3_wait_macro_done(struct tg3 *tp)
2281{
2282 int limit = 100;
2283
2284 while (limit--) {
2285 u32 tmp32;
2286
f08aa1a8 2287 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2288 if ((tmp32 & 0x1000) == 0)
2289 break;
2290 }
2291 }
d4675b52 2292 if (limit < 0)
1da177e4
LT
2293 return -EBUSY;
2294
2295 return 0;
2296}
2297
2298static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2299{
2300 static const u32 test_pat[4][6] = {
2301 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2302 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2303 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2304 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2305 };
2306 int chan;
2307
2308 for (chan = 0; chan < 4; chan++) {
2309 int i;
2310
2311 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2312 (chan * 0x2000) | 0x0200);
f08aa1a8 2313 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2314
2315 for (i = 0; i < 6; i++)
2316 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2317 test_pat[chan][i]);
2318
f08aa1a8 2319 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2320 if (tg3_wait_macro_done(tp)) {
2321 *resetp = 1;
2322 return -EBUSY;
2323 }
2324
2325 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2326 (chan * 0x2000) | 0x0200);
f08aa1a8 2327 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2328 if (tg3_wait_macro_done(tp)) {
2329 *resetp = 1;
2330 return -EBUSY;
2331 }
2332
f08aa1a8 2333 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2334 if (tg3_wait_macro_done(tp)) {
2335 *resetp = 1;
2336 return -EBUSY;
2337 }
2338
2339 for (i = 0; i < 6; i += 2) {
2340 u32 low, high;
2341
2342 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2343 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2344 tg3_wait_macro_done(tp)) {
2345 *resetp = 1;
2346 return -EBUSY;
2347 }
2348 low &= 0x7fff;
2349 high &= 0x000f;
2350 if (low != test_pat[chan][i] ||
2351 high != test_pat[chan][i+1]) {
2352 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2353 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2354 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2355
2356 return -EBUSY;
2357 }
2358 }
2359 }
2360
2361 return 0;
2362}
2363
2364static int tg3_phy_reset_chanpat(struct tg3 *tp)
2365{
2366 int chan;
2367
2368 for (chan = 0; chan < 4; chan++) {
2369 int i;
2370
2371 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2372 (chan * 0x2000) | 0x0200);
f08aa1a8 2373 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2374 for (i = 0; i < 6; i++)
2375 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2376 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2377 if (tg3_wait_macro_done(tp))
2378 return -EBUSY;
2379 }
2380
2381 return 0;
2382}
2383
2384static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2385{
2386 u32 reg32, phy9_orig;
2387 int retries, do_phy_reset, err;
2388
2389 retries = 10;
2390 do_phy_reset = 1;
2391 do {
2392 if (do_phy_reset) {
2393 err = tg3_bmcr_reset(tp);
2394 if (err)
2395 return err;
2396 do_phy_reset = 0;
2397 }
2398
2399 /* Disable transmitter and interrupt. */
2400 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2401 continue;
2402
2403 reg32 |= 0x3000;
2404 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2405
2406 /* Set full-duplex, 1000 mbps. */
2407 tg3_writephy(tp, MII_BMCR,
221c5637 2408 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2409
2410 /* Set to master mode. */
221c5637 2411 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2412 continue;
2413
221c5637
MC
2414 tg3_writephy(tp, MII_CTRL1000,
2415 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2416
1d36ba45
MC
2417 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2418 if (err)
2419 return err;
1da177e4
LT
2420
2421 /* Block the PHY control access. */
6ee7c0a0 2422 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2423
2424 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2425 if (!err)
2426 break;
2427 } while (--retries);
2428
2429 err = tg3_phy_reset_chanpat(tp);
2430 if (err)
2431 return err;
2432
6ee7c0a0 2433 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2434
2435 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2436 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2437
1d36ba45 2438 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2439
221c5637 2440 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2441
2442 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2443 reg32 &= ~0x3000;
2444 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2445 } else if (!err)
2446 err = -EBUSY;
2447
2448 return err;
2449}
2450
2451/* This will reset the tigon3 PHY if there is no valid
2452 * link unless the FORCE argument is non-zero.
2453 */
2454static int tg3_phy_reset(struct tg3 *tp)
2455{
f833c4c1 2456 u32 val, cpmuctrl;
1da177e4
LT
2457 int err;
2458
60189ddf 2459 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2460 val = tr32(GRC_MISC_CFG);
2461 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2462 udelay(40);
2463 }
f833c4c1
MC
2464 err = tg3_readphy(tp, MII_BMSR, &val);
2465 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2466 if (err != 0)
2467 return -EBUSY;
2468
c8e1e82b
MC
2469 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2470 netif_carrier_off(tp->dev);
2471 tg3_link_report(tp);
2472 }
2473
1da177e4
LT
2474 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2475 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2476 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2477 err = tg3_phy_reset_5703_4_5(tp);
2478 if (err)
2479 return err;
2480 goto out;
2481 }
2482
b2a5c19c
MC
2483 cpmuctrl = 0;
2484 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2485 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2486 cpmuctrl = tr32(TG3_CPMU_CTRL);
2487 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2488 tw32(TG3_CPMU_CTRL,
2489 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2490 }
2491
1da177e4
LT
2492 err = tg3_bmcr_reset(tp);
2493 if (err)
2494 return err;
2495
b2a5c19c 2496 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2497 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2498 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2499
2500 tw32(TG3_CPMU_CTRL, cpmuctrl);
2501 }
2502
bcb37f6c
MC
2503 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2504 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2505 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2506 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2507 CPMU_LSPD_1000MB_MACCLK_12_5) {
2508 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2509 udelay(40);
2510 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2511 }
2512 }
2513
63c3a66f 2514 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2515 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2516 return 0;
2517
b2a5c19c
MC
2518 tg3_phy_apply_otp(tp);
2519
f07e9af3 2520 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2521 tg3_phy_toggle_apd(tp, true);
2522 else
2523 tg3_phy_toggle_apd(tp, false);
2524
1da177e4 2525out:
1d36ba45
MC
2526 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2527 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2528 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2529 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2530 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2531 }
1d36ba45 2532
f07e9af3 2533 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2534 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2535 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2536 }
1d36ba45 2537
f07e9af3 2538 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2539 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2540 tg3_phydsp_write(tp, 0x000a, 0x310b);
2541 tg3_phydsp_write(tp, 0x201f, 0x9506);
2542 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2543 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2544 }
f07e9af3 2545 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2546 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2547 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2548 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2549 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2550 tg3_writephy(tp, MII_TG3_TEST1,
2551 MII_TG3_TEST1_TRIM_EN | 0x4);
2552 } else
2553 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2554
2555 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2556 }
c424cb24 2557 }
1d36ba45 2558
1da177e4
LT
2559 /* Set Extended packet length bit (bit 14) on all chips that */
2560 /* support jumbo frames */
79eb6904 2561 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2562 /* Cannot do read-modify-write on 5401 */
b4bd2929 2563 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2564 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2565 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2566 err = tg3_phy_auxctl_read(tp,
2567 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2568 if (!err)
b4bd2929
MC
2569 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2570 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2571 }
2572
2573 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2574 * jumbo frames transmission.
2575 */
63c3a66f 2576 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2577 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2578 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2579 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2580 }
2581
715116a1 2582 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2583 /* adjust output voltage */
535ef6e1 2584 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2585 }
2586
9ef8ca99 2587 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2588 tg3_phy_set_wirespeed(tp);
2589 return 0;
2590}
2591
3a1e19d3
MC
2592#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2593#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2594#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2595 TG3_GPIO_MSG_NEED_VAUX)
2596#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2597 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2598 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2599 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2600 (TG3_GPIO_MSG_DRVR_PRES << 12))
2601
2602#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2603 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2604 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2605 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2606 (TG3_GPIO_MSG_NEED_VAUX << 12))
2607
2608static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2609{
2610 u32 status, shift;
2611
2612 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2613 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2614 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2615 else
2616 status = tr32(TG3_CPMU_DRV_STATUS);
2617
2618 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2619 status &= ~(TG3_GPIO_MSG_MASK << shift);
2620 status |= (newstat << shift);
2621
2622 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2623 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2624 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2625 else
2626 tw32(TG3_CPMU_DRV_STATUS, status);
2627
2628 return status >> TG3_APE_GPIO_MSG_SHIFT;
2629}
2630
520b2756
MC
2631static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2632{
2633 if (!tg3_flag(tp, IS_NIC))
2634 return 0;
2635
3a1e19d3
MC
2636 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2637 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2638 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2639 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2640 return -EIO;
520b2756 2641
3a1e19d3
MC
2642 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2643
2644 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2645 TG3_GRC_LCLCTL_PWRSW_DELAY);
2646
2647 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2648 } else {
2649 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2650 TG3_GRC_LCLCTL_PWRSW_DELAY);
2651 }
6f5c8f83 2652
520b2756
MC
2653 return 0;
2654}
2655
2656static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2657{
2658 u32 grc_local_ctrl;
2659
2660 if (!tg3_flag(tp, IS_NIC) ||
2661 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2662 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2663 return;
2664
2665 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2666
2667 tw32_wait_f(GRC_LOCAL_CTRL,
2668 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2669 TG3_GRC_LCLCTL_PWRSW_DELAY);
2670
2671 tw32_wait_f(GRC_LOCAL_CTRL,
2672 grc_local_ctrl,
2673 TG3_GRC_LCLCTL_PWRSW_DELAY);
2674
2675 tw32_wait_f(GRC_LOCAL_CTRL,
2676 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2677 TG3_GRC_LCLCTL_PWRSW_DELAY);
2678}
2679
2680static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2681{
2682 if (!tg3_flag(tp, IS_NIC))
2683 return;
2684
2685 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2686 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2687 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2688 (GRC_LCLCTRL_GPIO_OE0 |
2689 GRC_LCLCTRL_GPIO_OE1 |
2690 GRC_LCLCTRL_GPIO_OE2 |
2691 GRC_LCLCTRL_GPIO_OUTPUT0 |
2692 GRC_LCLCTRL_GPIO_OUTPUT1),
2693 TG3_GRC_LCLCTL_PWRSW_DELAY);
2694 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2695 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2696 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2697 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2698 GRC_LCLCTRL_GPIO_OE1 |
2699 GRC_LCLCTRL_GPIO_OE2 |
2700 GRC_LCLCTRL_GPIO_OUTPUT0 |
2701 GRC_LCLCTRL_GPIO_OUTPUT1 |
2702 tp->grc_local_ctrl;
2703 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2704 TG3_GRC_LCLCTL_PWRSW_DELAY);
2705
2706 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2707 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2708 TG3_GRC_LCLCTL_PWRSW_DELAY);
2709
2710 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2711 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2712 TG3_GRC_LCLCTL_PWRSW_DELAY);
2713 } else {
2714 u32 no_gpio2;
2715 u32 grc_local_ctrl = 0;
2716
2717 /* Workaround to prevent overdrawing Amps. */
2718 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2719 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2720 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2721 grc_local_ctrl,
2722 TG3_GRC_LCLCTL_PWRSW_DELAY);
2723 }
2724
2725 /* On 5753 and variants, GPIO2 cannot be used. */
2726 no_gpio2 = tp->nic_sram_data_cfg &
2727 NIC_SRAM_DATA_CFG_NO_GPIO2;
2728
2729 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2730 GRC_LCLCTRL_GPIO_OE1 |
2731 GRC_LCLCTRL_GPIO_OE2 |
2732 GRC_LCLCTRL_GPIO_OUTPUT1 |
2733 GRC_LCLCTRL_GPIO_OUTPUT2;
2734 if (no_gpio2) {
2735 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2736 GRC_LCLCTRL_GPIO_OUTPUT2);
2737 }
2738 tw32_wait_f(GRC_LOCAL_CTRL,
2739 tp->grc_local_ctrl | grc_local_ctrl,
2740 TG3_GRC_LCLCTL_PWRSW_DELAY);
2741
2742 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2743
2744 tw32_wait_f(GRC_LOCAL_CTRL,
2745 tp->grc_local_ctrl | grc_local_ctrl,
2746 TG3_GRC_LCLCTL_PWRSW_DELAY);
2747
2748 if (!no_gpio2) {
2749 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2750 tw32_wait_f(GRC_LOCAL_CTRL,
2751 tp->grc_local_ctrl | grc_local_ctrl,
2752 TG3_GRC_LCLCTL_PWRSW_DELAY);
2753 }
2754 }
3a1e19d3
MC
2755}
2756
cd0d7228 2757static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2758{
2759 u32 msg = 0;
2760
2761 /* Serialize power state transitions */
2762 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2763 return;
2764
cd0d7228 2765 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2766 msg = TG3_GPIO_MSG_NEED_VAUX;
2767
2768 msg = tg3_set_function_status(tp, msg);
2769
2770 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2771 goto done;
6f5c8f83 2772
3a1e19d3
MC
2773 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2774 tg3_pwrsrc_switch_to_vaux(tp);
2775 else
2776 tg3_pwrsrc_die_with_vmain(tp);
2777
2778done:
6f5c8f83 2779 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2780}
2781
cd0d7228 2782static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2783{
683644b7 2784 bool need_vaux = false;
1da177e4 2785
334355aa 2786 /* The GPIOs do something completely different on 57765. */
55086ad9 2787 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2788 return;
2789
3a1e19d3
MC
2790 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2791 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2792 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2793 tg3_frob_aux_power_5717(tp, include_wol ?
2794 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2795 return;
2796 }
2797
2798 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2799 struct net_device *dev_peer;
2800
2801 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2802
bc1c7567 2803 /* remove_one() may have been run on the peer. */
683644b7
MC
2804 if (dev_peer) {
2805 struct tg3 *tp_peer = netdev_priv(dev_peer);
2806
63c3a66f 2807 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2808 return;
2809
cd0d7228 2810 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2811 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2812 need_vaux = true;
2813 }
1da177e4
LT
2814 }
2815
cd0d7228
MC
2816 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2817 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2818 need_vaux = true;
2819
520b2756
MC
2820 if (need_vaux)
2821 tg3_pwrsrc_switch_to_vaux(tp);
2822 else
2823 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2824}
2825
e8f3f6ca
MC
2826static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2827{
2828 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2829 return 1;
79eb6904 2830 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2831 if (speed != SPEED_10)
2832 return 1;
2833 } else if (speed == SPEED_10)
2834 return 1;
2835
2836 return 0;
2837}
2838
0a459aac 2839static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2840{
ce057f01
MC
2841 u32 val;
2842
f07e9af3 2843 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2844 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2845 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2846 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2847
2848 sg_dig_ctrl |=
2849 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2850 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2851 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2852 }
3f7045c1 2853 return;
5129724a 2854 }
3f7045c1 2855
60189ddf 2856 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2857 tg3_bmcr_reset(tp);
2858 val = tr32(GRC_MISC_CFG);
2859 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2860 udelay(40);
2861 return;
f07e9af3 2862 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2863 u32 phytest;
2864 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2865 u32 phy;
2866
2867 tg3_writephy(tp, MII_ADVERTISE, 0);
2868 tg3_writephy(tp, MII_BMCR,
2869 BMCR_ANENABLE | BMCR_ANRESTART);
2870
2871 tg3_writephy(tp, MII_TG3_FET_TEST,
2872 phytest | MII_TG3_FET_SHADOW_EN);
2873 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2874 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2875 tg3_writephy(tp,
2876 MII_TG3_FET_SHDW_AUXMODE4,
2877 phy);
2878 }
2879 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2880 }
2881 return;
0a459aac 2882 } else if (do_low_power) {
715116a1
MC
2883 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2884 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2885
b4bd2929
MC
2886 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2887 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2888 MII_TG3_AUXCTL_PCTL_VREG_11V;
2889 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2890 }
3f7045c1 2891
15c3b696
MC
2892 /* The PHY should not be powered down on some chips because
2893 * of bugs.
2894 */
2895 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2896 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2897 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
085f1afc
MC
2898 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
2899 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
2900 !tp->pci_fn))
15c3b696 2901 return;
ce057f01 2902
bcb37f6c
MC
2903 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2904 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2905 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2906 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2907 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2908 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2909 }
2910
15c3b696
MC
2911 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2912}
2913
ffbcfed4
MC
2914/* tp->lock is held. */
2915static int tg3_nvram_lock(struct tg3 *tp)
2916{
63c3a66f 2917 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2918 int i;
2919
2920 if (tp->nvram_lock_cnt == 0) {
2921 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2922 for (i = 0; i < 8000; i++) {
2923 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2924 break;
2925 udelay(20);
2926 }
2927 if (i == 8000) {
2928 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2929 return -ENODEV;
2930 }
2931 }
2932 tp->nvram_lock_cnt++;
2933 }
2934 return 0;
2935}
2936
2937/* tp->lock is held. */
2938static void tg3_nvram_unlock(struct tg3 *tp)
2939{
63c3a66f 2940 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2941 if (tp->nvram_lock_cnt > 0)
2942 tp->nvram_lock_cnt--;
2943 if (tp->nvram_lock_cnt == 0)
2944 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2945 }
2946}
2947
2948/* tp->lock is held. */
2949static void tg3_enable_nvram_access(struct tg3 *tp)
2950{
63c3a66f 2951 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2952 u32 nvaccess = tr32(NVRAM_ACCESS);
2953
2954 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2955 }
2956}
2957
2958/* tp->lock is held. */
2959static void tg3_disable_nvram_access(struct tg3 *tp)
2960{
63c3a66f 2961 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2962 u32 nvaccess = tr32(NVRAM_ACCESS);
2963
2964 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2965 }
2966}
2967
2968static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2969 u32 offset, u32 *val)
2970{
2971 u32 tmp;
2972 int i;
2973
2974 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2975 return -EINVAL;
2976
2977 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2978 EEPROM_ADDR_DEVID_MASK |
2979 EEPROM_ADDR_READ);
2980 tw32(GRC_EEPROM_ADDR,
2981 tmp |
2982 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2983 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2984 EEPROM_ADDR_ADDR_MASK) |
2985 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2986
2987 for (i = 0; i < 1000; i++) {
2988 tmp = tr32(GRC_EEPROM_ADDR);
2989
2990 if (tmp & EEPROM_ADDR_COMPLETE)
2991 break;
2992 msleep(1);
2993 }
2994 if (!(tmp & EEPROM_ADDR_COMPLETE))
2995 return -EBUSY;
2996
62cedd11
MC
2997 tmp = tr32(GRC_EEPROM_DATA);
2998
2999 /*
3000 * The data will always be opposite the native endian
3001 * format. Perform a blind byteswap to compensate.
3002 */
3003 *val = swab32(tmp);
3004
ffbcfed4
MC
3005 return 0;
3006}
3007
3008#define NVRAM_CMD_TIMEOUT 10000
3009
3010static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3011{
3012 int i;
3013
3014 tw32(NVRAM_CMD, nvram_cmd);
3015 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
3016 udelay(10);
3017 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3018 udelay(10);
3019 break;
3020 }
3021 }
3022
3023 if (i == NVRAM_CMD_TIMEOUT)
3024 return -EBUSY;
3025
3026 return 0;
3027}
3028
3029static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3030{
63c3a66f
JP
3031 if (tg3_flag(tp, NVRAM) &&
3032 tg3_flag(tp, NVRAM_BUFFERED) &&
3033 tg3_flag(tp, FLASH) &&
3034 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3035 (tp->nvram_jedecnum == JEDEC_ATMEL))
3036
3037 addr = ((addr / tp->nvram_pagesize) <<
3038 ATMEL_AT45DB0X1B_PAGE_POS) +
3039 (addr % tp->nvram_pagesize);
3040
3041 return addr;
3042}
3043
3044static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3045{
63c3a66f
JP
3046 if (tg3_flag(tp, NVRAM) &&
3047 tg3_flag(tp, NVRAM_BUFFERED) &&
3048 tg3_flag(tp, FLASH) &&
3049 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3050 (tp->nvram_jedecnum == JEDEC_ATMEL))
3051
3052 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3053 tp->nvram_pagesize) +
3054 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3055
3056 return addr;
3057}
3058
e4f34110
MC
3059/* NOTE: Data read in from NVRAM is byteswapped according to
3060 * the byteswapping settings for all other register accesses.
3061 * tg3 devices are BE devices, so on a BE machine, the data
3062 * returned will be exactly as it is seen in NVRAM. On a LE
3063 * machine, the 32-bit value will be byteswapped.
3064 */
ffbcfed4
MC
3065static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3066{
3067 int ret;
3068
63c3a66f 3069 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
3070 return tg3_nvram_read_using_eeprom(tp, offset, val);
3071
3072 offset = tg3_nvram_phys_addr(tp, offset);
3073
3074 if (offset > NVRAM_ADDR_MSK)
3075 return -EINVAL;
3076
3077 ret = tg3_nvram_lock(tp);
3078 if (ret)
3079 return ret;
3080
3081 tg3_enable_nvram_access(tp);
3082
3083 tw32(NVRAM_ADDR, offset);
3084 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3085 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3086
3087 if (ret == 0)
e4f34110 3088 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
3089
3090 tg3_disable_nvram_access(tp);
3091
3092 tg3_nvram_unlock(tp);
3093
3094 return ret;
3095}
3096
a9dc529d
MC
3097/* Ensures NVRAM data is in bytestream format. */
3098static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
3099{
3100 u32 v;
a9dc529d 3101 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 3102 if (!res)
a9dc529d 3103 *val = cpu_to_be32(v);
ffbcfed4
MC
3104 return res;
3105}
3106
dbe9b92a
MC
3107static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3108 u32 offset, u32 len, u8 *buf)
3109{
3110 int i, j, rc = 0;
3111 u32 val;
3112
3113 for (i = 0; i < len; i += 4) {
3114 u32 addr;
3115 __be32 data;
3116
3117 addr = offset + i;
3118
3119 memcpy(&data, buf + i, 4);
3120
3121 /*
3122 * The SEEPROM interface expects the data to always be opposite
3123 * the native endian format. We accomplish this by reversing
3124 * all the operations that would have been performed on the
3125 * data from a call to tg3_nvram_read_be32().
3126 */
3127 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3128
3129 val = tr32(GRC_EEPROM_ADDR);
3130 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3131
3132 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3133 EEPROM_ADDR_READ);
3134 tw32(GRC_EEPROM_ADDR, val |
3135 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3136 (addr & EEPROM_ADDR_ADDR_MASK) |
3137 EEPROM_ADDR_START |
3138 EEPROM_ADDR_WRITE);
3139
3140 for (j = 0; j < 1000; j++) {
3141 val = tr32(GRC_EEPROM_ADDR);
3142
3143 if (val & EEPROM_ADDR_COMPLETE)
3144 break;
3145 msleep(1);
3146 }
3147 if (!(val & EEPROM_ADDR_COMPLETE)) {
3148 rc = -EBUSY;
3149 break;
3150 }
3151 }
3152
3153 return rc;
3154}
3155
3156/* offset and length are dword aligned */
3157static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3158 u8 *buf)
3159{
3160 int ret = 0;
3161 u32 pagesize = tp->nvram_pagesize;
3162 u32 pagemask = pagesize - 1;
3163 u32 nvram_cmd;
3164 u8 *tmp;
3165
3166 tmp = kmalloc(pagesize, GFP_KERNEL);
3167 if (tmp == NULL)
3168 return -ENOMEM;
3169
3170 while (len) {
3171 int j;
3172 u32 phy_addr, page_off, size;
3173
3174 phy_addr = offset & ~pagemask;
3175
3176 for (j = 0; j < pagesize; j += 4) {
3177 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3178 (__be32 *) (tmp + j));
3179 if (ret)
3180 break;
3181 }
3182 if (ret)
3183 break;
3184
3185 page_off = offset & pagemask;
3186 size = pagesize;
3187 if (len < size)
3188 size = len;
3189
3190 len -= size;
3191
3192 memcpy(tmp + page_off, buf, size);
3193
3194 offset = offset + (pagesize - page_off);
3195
3196 tg3_enable_nvram_access(tp);
3197
3198 /*
3199 * Before we can erase the flash page, we need
3200 * to issue a special "write enable" command.
3201 */
3202 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3203
3204 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3205 break;
3206
3207 /* Erase the target page */
3208 tw32(NVRAM_ADDR, phy_addr);
3209
3210 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3211 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3212
3213 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3214 break;
3215
3216 /* Issue another write enable to start the write. */
3217 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3218
3219 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3220 break;
3221
3222 for (j = 0; j < pagesize; j += 4) {
3223 __be32 data;
3224
3225 data = *((__be32 *) (tmp + j));
3226
3227 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3228
3229 tw32(NVRAM_ADDR, phy_addr + j);
3230
3231 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3232 NVRAM_CMD_WR;
3233
3234 if (j == 0)
3235 nvram_cmd |= NVRAM_CMD_FIRST;
3236 else if (j == (pagesize - 4))
3237 nvram_cmd |= NVRAM_CMD_LAST;
3238
3239 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3240 if (ret)
3241 break;
3242 }
3243 if (ret)
3244 break;
3245 }
3246
3247 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3248 tg3_nvram_exec_cmd(tp, nvram_cmd);
3249
3250 kfree(tmp);
3251
3252 return ret;
3253}
3254
3255/* offset and length are dword aligned */
3256static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3257 u8 *buf)
3258{
3259 int i, ret = 0;
3260
3261 for (i = 0; i < len; i += 4, offset += 4) {
3262 u32 page_off, phy_addr, nvram_cmd;
3263 __be32 data;
3264
3265 memcpy(&data, buf + i, 4);
3266 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3267
3268 page_off = offset % tp->nvram_pagesize;
3269
3270 phy_addr = tg3_nvram_phys_addr(tp, offset);
3271
dbe9b92a
MC
3272 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3273
3274 if (page_off == 0 || i == 0)
3275 nvram_cmd |= NVRAM_CMD_FIRST;
3276 if (page_off == (tp->nvram_pagesize - 4))
3277 nvram_cmd |= NVRAM_CMD_LAST;
3278
3279 if (i == (len - 4))
3280 nvram_cmd |= NVRAM_CMD_LAST;
3281
42278224
MC
3282 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3283 !tg3_flag(tp, FLASH) ||
3284 !tg3_flag(tp, 57765_PLUS))
3285 tw32(NVRAM_ADDR, phy_addr);
3286
dbe9b92a
MC
3287 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
3288 !tg3_flag(tp, 5755_PLUS) &&
3289 (tp->nvram_jedecnum == JEDEC_ST) &&
3290 (nvram_cmd & NVRAM_CMD_FIRST)) {
3291 u32 cmd;
3292
3293 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3294 ret = tg3_nvram_exec_cmd(tp, cmd);
3295 if (ret)
3296 break;
3297 }
3298 if (!tg3_flag(tp, FLASH)) {
3299 /* We always do complete word writes to eeprom. */
3300 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3301 }
3302
3303 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3304 if (ret)
3305 break;
3306 }
3307 return ret;
3308}
3309
3310/* offset and length are dword aligned */
3311static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3312{
3313 int ret;
3314
3315 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3316 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3317 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3318 udelay(40);
3319 }
3320
3321 if (!tg3_flag(tp, NVRAM)) {
3322 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3323 } else {
3324 u32 grc_mode;
3325
3326 ret = tg3_nvram_lock(tp);
3327 if (ret)
3328 return ret;
3329
3330 tg3_enable_nvram_access(tp);
3331 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3332 tw32(NVRAM_WRITE1, 0x406);
3333
3334 grc_mode = tr32(GRC_MODE);
3335 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3336
3337 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3338 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3339 buf);
3340 } else {
3341 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3342 buf);
3343 }
3344
3345 grc_mode = tr32(GRC_MODE);
3346 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3347
3348 tg3_disable_nvram_access(tp);
3349 tg3_nvram_unlock(tp);
3350 }
3351
3352 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3353 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3354 udelay(40);
3355 }
3356
3357 return ret;
3358}
3359
997b4f13
MC
3360#define RX_CPU_SCRATCH_BASE 0x30000
3361#define RX_CPU_SCRATCH_SIZE 0x04000
3362#define TX_CPU_SCRATCH_BASE 0x34000
3363#define TX_CPU_SCRATCH_SIZE 0x04000
3364
3365/* tp->lock is held. */
3366static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3367{
3368 int i;
3369
3370 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3371
3372 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3373 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3374
3375 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3376 return 0;
3377 }
3378 if (offset == RX_CPU_BASE) {
3379 for (i = 0; i < 10000; i++) {
3380 tw32(offset + CPU_STATE, 0xffffffff);
3381 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3382 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3383 break;
3384 }
3385
3386 tw32(offset + CPU_STATE, 0xffffffff);
3387 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3388 udelay(10);
3389 } else {
3390 for (i = 0; i < 10000; i++) {
3391 tw32(offset + CPU_STATE, 0xffffffff);
3392 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3393 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3394 break;
3395 }
3396 }
3397
3398 if (i >= 10000) {
3399 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3400 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3401 return -ENODEV;
3402 }
3403
3404 /* Clear firmware's nvram arbitration. */
3405 if (tg3_flag(tp, NVRAM))
3406 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3407 return 0;
3408}
3409
3410struct fw_info {
3411 unsigned int fw_base;
3412 unsigned int fw_len;
3413 const __be32 *fw_data;
3414};
3415
3416/* tp->lock is held. */
3417static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3418 u32 cpu_scratch_base, int cpu_scratch_size,
3419 struct fw_info *info)
3420{
3421 int err, lock_err, i;
3422 void (*write_op)(struct tg3 *, u32, u32);
3423
3424 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3425 netdev_err(tp->dev,
3426 "%s: Trying to load TX cpu firmware which is 5705\n",
3427 __func__);
3428 return -EINVAL;
3429 }
3430
3431 if (tg3_flag(tp, 5705_PLUS))
3432 write_op = tg3_write_mem;
3433 else
3434 write_op = tg3_write_indirect_reg32;
3435
3436 /* It is possible that bootcode is still loading at this point.
3437 * Get the nvram lock first before halting the cpu.
3438 */
3439 lock_err = tg3_nvram_lock(tp);
3440 err = tg3_halt_cpu(tp, cpu_base);
3441 if (!lock_err)
3442 tg3_nvram_unlock(tp);
3443 if (err)
3444 goto out;
3445
3446 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3447 write_op(tp, cpu_scratch_base + i, 0);
3448 tw32(cpu_base + CPU_STATE, 0xffffffff);
3449 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3450 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3451 write_op(tp, (cpu_scratch_base +
3452 (info->fw_base & 0xffff) +
3453 (i * sizeof(u32))),
3454 be32_to_cpu(info->fw_data[i]));
3455
3456 err = 0;
3457
3458out:
3459 return err;
3460}
3461
3462/* tp->lock is held. */
3463static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3464{
3465 struct fw_info info;
3466 const __be32 *fw_data;
3467 int err, i;
3468
3469 fw_data = (void *)tp->fw->data;
3470
3471 /* Firmware blob starts with version numbers, followed by
3472 start address and length. We are setting complete length.
3473 length = end_address_of_bss - start_address_of_text.
3474 Remainder is the blob to be loaded contiguously
3475 from start address. */
3476
3477 info.fw_base = be32_to_cpu(fw_data[1]);
3478 info.fw_len = tp->fw->size - 12;
3479 info.fw_data = &fw_data[3];
3480
3481 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3482 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3483 &info);
3484 if (err)
3485 return err;
3486
3487 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3488 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3489 &info);
3490 if (err)
3491 return err;
3492
3493 /* Now startup only the RX cpu. */
3494 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3495 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3496
3497 for (i = 0; i < 5; i++) {
3498 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3499 break;
3500 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3501 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3502 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3503 udelay(1000);
3504 }
3505 if (i >= 5) {
3506 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3507 "should be %08x\n", __func__,
3508 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3509 return -ENODEV;
3510 }
3511 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3512 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3513
3514 return 0;
3515}
3516
3517/* tp->lock is held. */
3518static int tg3_load_tso_firmware(struct tg3 *tp)
3519{
3520 struct fw_info info;
3521 const __be32 *fw_data;
3522 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3523 int err, i;
3524
3525 if (tg3_flag(tp, HW_TSO_1) ||
3526 tg3_flag(tp, HW_TSO_2) ||
3527 tg3_flag(tp, HW_TSO_3))
3528 return 0;
3529
3530 fw_data = (void *)tp->fw->data;
3531
3532 /* Firmware blob starts with version numbers, followed by
3533 start address and length. We are setting complete length.
3534 length = end_address_of_bss - start_address_of_text.
3535 Remainder is the blob to be loaded contiguously
3536 from start address. */
3537
3538 info.fw_base = be32_to_cpu(fw_data[1]);
3539 cpu_scratch_size = tp->fw_len;
3540 info.fw_len = tp->fw->size - 12;
3541 info.fw_data = &fw_data[3];
3542
3543 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3544 cpu_base = RX_CPU_BASE;
3545 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3546 } else {
3547 cpu_base = TX_CPU_BASE;
3548 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3549 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3550 }
3551
3552 err = tg3_load_firmware_cpu(tp, cpu_base,
3553 cpu_scratch_base, cpu_scratch_size,
3554 &info);
3555 if (err)
3556 return err;
3557
3558 /* Now startup the cpu. */
3559 tw32(cpu_base + CPU_STATE, 0xffffffff);
3560 tw32_f(cpu_base + CPU_PC, info.fw_base);
3561
3562 for (i = 0; i < 5; i++) {
3563 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3564 break;
3565 tw32(cpu_base + CPU_STATE, 0xffffffff);
3566 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3567 tw32_f(cpu_base + CPU_PC, info.fw_base);
3568 udelay(1000);
3569 }
3570 if (i >= 5) {
3571 netdev_err(tp->dev,
3572 "%s fails to set CPU PC, is %08x should be %08x\n",
3573 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3574 return -ENODEV;
3575 }
3576 tw32(cpu_base + CPU_STATE, 0xffffffff);
3577 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3578 return 0;
3579}
3580
3581
3f007891
MC
3582/* tp->lock is held. */
3583static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3584{
3585 u32 addr_high, addr_low;
3586 int i;
3587
3588 addr_high = ((tp->dev->dev_addr[0] << 8) |
3589 tp->dev->dev_addr[1]);
3590 addr_low = ((tp->dev->dev_addr[2] << 24) |
3591 (tp->dev->dev_addr[3] << 16) |
3592 (tp->dev->dev_addr[4] << 8) |
3593 (tp->dev->dev_addr[5] << 0));
3594 for (i = 0; i < 4; i++) {
3595 if (i == 1 && skip_mac_1)
3596 continue;
3597 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3598 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3599 }
3600
3601 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3602 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3603 for (i = 0; i < 12; i++) {
3604 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3605 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3606 }
3607 }
3608
3609 addr_high = (tp->dev->dev_addr[0] +
3610 tp->dev->dev_addr[1] +
3611 tp->dev->dev_addr[2] +
3612 tp->dev->dev_addr[3] +
3613 tp->dev->dev_addr[4] +
3614 tp->dev->dev_addr[5]) &
3615 TX_BACKOFF_SEED_MASK;
3616 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3617}
3618
c866b7ea 3619static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3620{
c866b7ea
RW
3621 /*
3622 * Make sure register accesses (indirect or otherwise) will function
3623 * correctly.
1da177e4
LT
3624 */
3625 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3626 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3627}
1da177e4 3628
c866b7ea
RW
3629static int tg3_power_up(struct tg3 *tp)
3630{
bed9829f 3631 int err;
8c6bda1a 3632
bed9829f 3633 tg3_enable_register_access(tp);
1da177e4 3634
bed9829f
MC
3635 err = pci_set_power_state(tp->pdev, PCI_D0);
3636 if (!err) {
3637 /* Switch out of Vaux if it is a NIC */
3638 tg3_pwrsrc_switch_to_vmain(tp);
3639 } else {
3640 netdev_err(tp->dev, "Transition to D0 failed\n");
3641 }
1da177e4 3642
bed9829f 3643 return err;
c866b7ea 3644}
1da177e4 3645
4b409522
MC
3646static int tg3_setup_phy(struct tg3 *, int);
3647
c866b7ea
RW
3648static int tg3_power_down_prepare(struct tg3 *tp)
3649{
3650 u32 misc_host_ctrl;
3651 bool device_should_wake, do_low_power;
3652
3653 tg3_enable_register_access(tp);
5e7dfd0f
MC
3654
3655 /* Restore the CLKREQ setting. */
63c3a66f 3656 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3657 u16 lnkctl;
3658
3659 pci_read_config_word(tp->pdev,
708ebb3a 3660 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3661 &lnkctl);
3662 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3663 pci_write_config_word(tp->pdev,
708ebb3a 3664 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3665 lnkctl);
3666 }
3667
1da177e4
LT
3668 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3669 tw32(TG3PCI_MISC_HOST_CTRL,
3670 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3671
c866b7ea 3672 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3673 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3674
63c3a66f 3675 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3676 do_low_power = false;
f07e9af3 3677 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3678 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3679 struct phy_device *phydev;
0a459aac 3680 u32 phyid, advertising;
b02fd9e3 3681
3f0e3ad7 3682 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3683
80096068 3684 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 3685
c6700ce2
MC
3686 tp->link_config.speed = phydev->speed;
3687 tp->link_config.duplex = phydev->duplex;
3688 tp->link_config.autoneg = phydev->autoneg;
3689 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
3690
3691 advertising = ADVERTISED_TP |
3692 ADVERTISED_Pause |
3693 ADVERTISED_Autoneg |
3694 ADVERTISED_10baseT_Half;
3695
63c3a66f
JP
3696 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3697 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3698 advertising |=
3699 ADVERTISED_100baseT_Half |
3700 ADVERTISED_100baseT_Full |
3701 ADVERTISED_10baseT_Full;
3702 else
3703 advertising |= ADVERTISED_10baseT_Full;
3704 }
3705
3706 phydev->advertising = advertising;
3707
3708 phy_start_aneg(phydev);
0a459aac
MC
3709
3710 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3711 if (phyid != PHY_ID_BCMAC131) {
3712 phyid &= PHY_BCM_OUI_MASK;
3713 if (phyid == PHY_BCM_OUI_1 ||
3714 phyid == PHY_BCM_OUI_2 ||
3715 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3716 do_low_power = true;
3717 }
b02fd9e3 3718 }
dd477003 3719 } else {
2023276e 3720 do_low_power = true;
0a459aac 3721
c6700ce2 3722 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 3723 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 3724
2855b9fe 3725 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
dd477003 3726 tg3_setup_phy(tp, 0);
1da177e4
LT
3727 }
3728
b5d3772c
MC
3729 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3730 u32 val;
3731
3732 val = tr32(GRC_VCPU_EXT_CTRL);
3733 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3734 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3735 int i;
3736 u32 val;
3737
3738 for (i = 0; i < 200; i++) {
3739 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3740 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3741 break;
3742 msleep(1);
3743 }
3744 }
63c3a66f 3745 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3746 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3747 WOL_DRV_STATE_SHUTDOWN |
3748 WOL_DRV_WOL |
3749 WOL_SET_MAGIC_PKT);
6921d201 3750
05ac4cb7 3751 if (device_should_wake) {
1da177e4
LT
3752 u32 mac_mode;
3753
f07e9af3 3754 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3755 if (do_low_power &&
3756 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3757 tg3_phy_auxctl_write(tp,
3758 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3759 MII_TG3_AUXCTL_PCTL_WOL_EN |
3760 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3761 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3762 udelay(40);
3763 }
1da177e4 3764
f07e9af3 3765 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3766 mac_mode = MAC_MODE_PORT_MODE_GMII;
3767 else
3768 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3769
e8f3f6ca
MC
3770 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3771 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3772 ASIC_REV_5700) {
63c3a66f 3773 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3774 SPEED_100 : SPEED_10;
3775 if (tg3_5700_link_polarity(tp, speed))
3776 mac_mode |= MAC_MODE_LINK_POLARITY;
3777 else
3778 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3779 }
1da177e4
LT
3780 } else {
3781 mac_mode = MAC_MODE_PORT_MODE_TBI;
3782 }
3783
63c3a66f 3784 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3785 tw32(MAC_LED_CTRL, tp->led_ctrl);
3786
05ac4cb7 3787 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3788 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3789 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3790 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3791
63c3a66f 3792 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3793 mac_mode |= MAC_MODE_APE_TX_EN |
3794 MAC_MODE_APE_RX_EN |
3795 MAC_MODE_TDE_ENABLE;
3bda1258 3796
1da177e4
LT
3797 tw32_f(MAC_MODE, mac_mode);
3798 udelay(100);
3799
3800 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3801 udelay(10);
3802 }
3803
63c3a66f 3804 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3805 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3806 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3807 u32 base_val;
3808
3809 base_val = tp->pci_clock_ctrl;
3810 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3811 CLOCK_CTRL_TXCLK_DISABLE);
3812
b401e9e2
MC
3813 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3814 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3815 } else if (tg3_flag(tp, 5780_CLASS) ||
3816 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3817 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3818 /* do nothing */
63c3a66f 3819 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3820 u32 newbits1, newbits2;
3821
3822 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3823 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3824 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3825 CLOCK_CTRL_TXCLK_DISABLE |
3826 CLOCK_CTRL_ALTCLK);
3827 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3828 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3829 newbits1 = CLOCK_CTRL_625_CORE;
3830 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3831 } else {
3832 newbits1 = CLOCK_CTRL_ALTCLK;
3833 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3834 }
3835
b401e9e2
MC
3836 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3837 40);
1da177e4 3838
b401e9e2
MC
3839 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3840 40);
1da177e4 3841
63c3a66f 3842 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3843 u32 newbits3;
3844
3845 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3846 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3847 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3848 CLOCK_CTRL_TXCLK_DISABLE |
3849 CLOCK_CTRL_44MHZ_CORE);
3850 } else {
3851 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3852 }
3853
b401e9e2
MC
3854 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3855 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3856 }
3857 }
3858
63c3a66f 3859 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3860 tg3_power_down_phy(tp, do_low_power);
6921d201 3861
cd0d7228 3862 tg3_frob_aux_power(tp, true);
1da177e4
LT
3863
3864 /* Workaround for unstable PLL clock */
3865 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3866 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3867 u32 val = tr32(0x7d00);
3868
3869 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3870 tw32(0x7d00, val);
63c3a66f 3871 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3872 int err;
3873
3874 err = tg3_nvram_lock(tp);
1da177e4 3875 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3876 if (!err)
3877 tg3_nvram_unlock(tp);
6921d201 3878 }
1da177e4
LT
3879 }
3880
bbadf503
MC
3881 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3882
c866b7ea
RW
3883 return 0;
3884}
12dac075 3885
c866b7ea
RW
3886static void tg3_power_down(struct tg3 *tp)
3887{
3888 tg3_power_down_prepare(tp);
1da177e4 3889
63c3a66f 3890 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3891 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3892}
3893
1da177e4
LT
3894static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3895{
3896 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3897 case MII_TG3_AUX_STAT_10HALF:
3898 *speed = SPEED_10;
3899 *duplex = DUPLEX_HALF;
3900 break;
3901
3902 case MII_TG3_AUX_STAT_10FULL:
3903 *speed = SPEED_10;
3904 *duplex = DUPLEX_FULL;
3905 break;
3906
3907 case MII_TG3_AUX_STAT_100HALF:
3908 *speed = SPEED_100;
3909 *duplex = DUPLEX_HALF;
3910 break;
3911
3912 case MII_TG3_AUX_STAT_100FULL:
3913 *speed = SPEED_100;
3914 *duplex = DUPLEX_FULL;
3915 break;
3916
3917 case MII_TG3_AUX_STAT_1000HALF:
3918 *speed = SPEED_1000;
3919 *duplex = DUPLEX_HALF;
3920 break;
3921
3922 case MII_TG3_AUX_STAT_1000FULL:
3923 *speed = SPEED_1000;
3924 *duplex = DUPLEX_FULL;
3925 break;
3926
3927 default:
f07e9af3 3928 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3929 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3930 SPEED_10;
3931 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3932 DUPLEX_HALF;
3933 break;
3934 }
e740522e
MC
3935 *speed = SPEED_UNKNOWN;
3936 *duplex = DUPLEX_UNKNOWN;
1da177e4 3937 break;
855e1111 3938 }
1da177e4
LT
3939}
3940
42b64a45 3941static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3942{
42b64a45
MC
3943 int err = 0;
3944 u32 val, new_adv;
1da177e4 3945
42b64a45 3946 new_adv = ADVERTISE_CSMA;
202ff1c2 3947 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 3948 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 3949
42b64a45
MC
3950 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3951 if (err)
3952 goto done;
ba4d07a8 3953
4f272096
MC
3954 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3955 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3956
4f272096
MC
3957 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3958 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
3959 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3960
4f272096
MC
3961 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
3962 if (err)
3963 goto done;
3964 }
1da177e4 3965
42b64a45
MC
3966 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3967 goto done;
52b02d04 3968
42b64a45
MC
3969 tw32(TG3_CPMU_EEE_MODE,
3970 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3971
42b64a45
MC
3972 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3973 if (!err) {
3974 u32 err2;
52b02d04 3975
b715ce94
MC
3976 val = 0;
3977 /* Advertise 100-BaseTX EEE ability */
3978 if (advertise & ADVERTISED_100baseT_Full)
3979 val |= MDIO_AN_EEE_ADV_100TX;
3980 /* Advertise 1000-BaseT EEE ability */
3981 if (advertise & ADVERTISED_1000baseT_Full)
3982 val |= MDIO_AN_EEE_ADV_1000T;
3983 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3984 if (err)
3985 val = 0;
3986
21a00ab2
MC
3987 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3988 case ASIC_REV_5717:
3989 case ASIC_REV_57765:
55086ad9 3990 case ASIC_REV_57766:
21a00ab2 3991 case ASIC_REV_5719:
b715ce94
MC
3992 /* If we advertised any eee advertisements above... */
3993 if (val)
3994 val = MII_TG3_DSP_TAP26_ALNOKO |
3995 MII_TG3_DSP_TAP26_RMRXSTO |
3996 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3997 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3998 /* Fall through */
3999 case ASIC_REV_5720:
4000 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4001 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4002 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 4003 }
52b02d04 4004
42b64a45
MC
4005 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
4006 if (!err)
4007 err = err2;
4008 }
4009
4010done:
4011 return err;
4012}
4013
4014static void tg3_phy_copper_begin(struct tg3 *tp)
4015{
d13ba512
MC
4016 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4017 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4018 u32 adv, fc;
4019
4020 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
4021 adv = ADVERTISED_10baseT_Half |
4022 ADVERTISED_10baseT_Full;
4023 if (tg3_flag(tp, WOL_SPEED_100MB))
4024 adv |= ADVERTISED_100baseT_Half |
4025 ADVERTISED_100baseT_Full;
4026
4027 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 4028 } else {
d13ba512
MC
4029 adv = tp->link_config.advertising;
4030 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4031 adv &= ~(ADVERTISED_1000baseT_Half |
4032 ADVERTISED_1000baseT_Full);
4033
4034 fc = tp->link_config.flowctrl;
52b02d04 4035 }
52b02d04 4036
d13ba512 4037 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 4038
d13ba512
MC
4039 tg3_writephy(tp, MII_BMCR,
4040 BMCR_ANENABLE | BMCR_ANRESTART);
4041 } else {
4042 int i;
1da177e4
LT
4043 u32 bmcr, orig_bmcr;
4044
4045 tp->link_config.active_speed = tp->link_config.speed;
4046 tp->link_config.active_duplex = tp->link_config.duplex;
4047
4048 bmcr = 0;
4049 switch (tp->link_config.speed) {
4050 default:
4051 case SPEED_10:
4052 break;
4053
4054 case SPEED_100:
4055 bmcr |= BMCR_SPEED100;
4056 break;
4057
4058 case SPEED_1000:
221c5637 4059 bmcr |= BMCR_SPEED1000;
1da177e4 4060 break;
855e1111 4061 }
1da177e4
LT
4062
4063 if (tp->link_config.duplex == DUPLEX_FULL)
4064 bmcr |= BMCR_FULLDPLX;
4065
4066 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4067 (bmcr != orig_bmcr)) {
4068 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4069 for (i = 0; i < 1500; i++) {
4070 u32 tmp;
4071
4072 udelay(10);
4073 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4074 tg3_readphy(tp, MII_BMSR, &tmp))
4075 continue;
4076 if (!(tmp & BMSR_LSTATUS)) {
4077 udelay(40);
4078 break;
4079 }
4080 }
4081 tg3_writephy(tp, MII_BMCR, bmcr);
4082 udelay(40);
4083 }
1da177e4
LT
4084 }
4085}
4086
4087static int tg3_init_5401phy_dsp(struct tg3 *tp)
4088{
4089 int err;
4090
4091 /* Turn off tap power management. */
4092 /* Set Extended packet length bit */
b4bd2929 4093 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 4094
6ee7c0a0
MC
4095 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4096 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4097 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4098 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4099 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
4100
4101 udelay(40);
4102
4103 return err;
4104}
4105
e2bf73e7 4106static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4107{
e2bf73e7 4108 u32 advmsk, tgtadv, advertising;
3600d918 4109
e2bf73e7
MC
4110 advertising = tp->link_config.advertising;
4111 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4112
e2bf73e7
MC
4113 advmsk = ADVERTISE_ALL;
4114 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4115 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4116 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4117 }
1da177e4 4118
e2bf73e7
MC
4119 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4120 return false;
4121
4122 if ((*lcladv & advmsk) != tgtadv)
4123 return false;
b99d2a57 4124
f07e9af3 4125 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4126 u32 tg3_ctrl;
4127
e2bf73e7 4128 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4129
221c5637 4130 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4131 return false;
1da177e4 4132
3198e07f
MC
4133 if (tgtadv &&
4134 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4135 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
4136 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4137 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4138 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4139 } else {
4140 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4141 }
4142
e2bf73e7
MC
4143 if (tg3_ctrl != tgtadv)
4144 return false;
ef167e27
MC
4145 }
4146
e2bf73e7 4147 return true;
ef167e27
MC
4148}
4149
859edb26
MC
4150static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4151{
4152 u32 lpeth = 0;
4153
4154 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4155 u32 val;
4156
4157 if (tg3_readphy(tp, MII_STAT1000, &val))
4158 return false;
4159
4160 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4161 }
4162
4163 if (tg3_readphy(tp, MII_LPA, rmtadv))
4164 return false;
4165
4166 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4167 tp->link_config.rmt_adv = lpeth;
4168
4169 return true;
4170}
4171
1da177e4
LT
4172static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
4173{
4174 int current_link_up;
f833c4c1 4175 u32 bmsr, val;
ef167e27 4176 u32 lcl_adv, rmt_adv;
1da177e4
LT
4177 u16 current_speed;
4178 u8 current_duplex;
4179 int i, err;
4180
4181 tw32(MAC_EVENT, 0);
4182
4183 tw32_f(MAC_STATUS,
4184 (MAC_STATUS_SYNC_CHANGED |
4185 MAC_STATUS_CFG_CHANGED |
4186 MAC_STATUS_MI_COMPLETION |
4187 MAC_STATUS_LNKSTATE_CHANGED));
4188 udelay(40);
4189
8ef21428
MC
4190 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4191 tw32_f(MAC_MI_MODE,
4192 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4193 udelay(80);
4194 }
1da177e4 4195
b4bd2929 4196 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4197
4198 /* Some third-party PHYs need to be reset on link going
4199 * down.
4200 */
4201 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
4202 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
4203 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
4204 netif_carrier_ok(tp->dev)) {
4205 tg3_readphy(tp, MII_BMSR, &bmsr);
4206 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4207 !(bmsr & BMSR_LSTATUS))
4208 force_reset = 1;
4209 }
4210 if (force_reset)
4211 tg3_phy_reset(tp);
4212
79eb6904 4213 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4214 tg3_readphy(tp, MII_BMSR, &bmsr);
4215 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4216 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4217 bmsr = 0;
4218
4219 if (!(bmsr & BMSR_LSTATUS)) {
4220 err = tg3_init_5401phy_dsp(tp);
4221 if (err)
4222 return err;
4223
4224 tg3_readphy(tp, MII_BMSR, &bmsr);
4225 for (i = 0; i < 1000; i++) {
4226 udelay(10);
4227 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4228 (bmsr & BMSR_LSTATUS)) {
4229 udelay(40);
4230 break;
4231 }
4232 }
4233
79eb6904
MC
4234 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4235 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4236 !(bmsr & BMSR_LSTATUS) &&
4237 tp->link_config.active_speed == SPEED_1000) {
4238 err = tg3_phy_reset(tp);
4239 if (!err)
4240 err = tg3_init_5401phy_dsp(tp);
4241 if (err)
4242 return err;
4243 }
4244 }
4245 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4246 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
4247 /* 5701 {A0,B0} CRC bug workaround */
4248 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4249 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4250 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4251 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4252 }
4253
4254 /* Clear pending interrupts... */
f833c4c1
MC
4255 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4256 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4257
f07e9af3 4258 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4259 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4260 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4261 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4262
4263 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
4264 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
4265 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4266 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4267 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4268 else
4269 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4270 }
4271
4272 current_link_up = 0;
e740522e
MC
4273 current_speed = SPEED_UNKNOWN;
4274 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4275 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4276 tp->link_config.rmt_adv = 0;
1da177e4 4277
f07e9af3 4278 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4279 err = tg3_phy_auxctl_read(tp,
4280 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4281 &val);
4282 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4283 tg3_phy_auxctl_write(tp,
4284 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4285 val | (1 << 10));
1da177e4
LT
4286 goto relink;
4287 }
4288 }
4289
4290 bmsr = 0;
4291 for (i = 0; i < 100; i++) {
4292 tg3_readphy(tp, MII_BMSR, &bmsr);
4293 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4294 (bmsr & BMSR_LSTATUS))
4295 break;
4296 udelay(40);
4297 }
4298
4299 if (bmsr & BMSR_LSTATUS) {
4300 u32 aux_stat, bmcr;
4301
4302 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4303 for (i = 0; i < 2000; i++) {
4304 udelay(10);
4305 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4306 aux_stat)
4307 break;
4308 }
4309
4310 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4311 &current_speed,
4312 &current_duplex);
4313
4314 bmcr = 0;
4315 for (i = 0; i < 200; i++) {
4316 tg3_readphy(tp, MII_BMCR, &bmcr);
4317 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4318 continue;
4319 if (bmcr && bmcr != 0x7fff)
4320 break;
4321 udelay(10);
4322 }
4323
ef167e27
MC
4324 lcl_adv = 0;
4325 rmt_adv = 0;
1da177e4 4326
ef167e27
MC
4327 tp->link_config.active_speed = current_speed;
4328 tp->link_config.active_duplex = current_duplex;
4329
4330 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4331 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 4332 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4333 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 4334 current_link_up = 1;
1da177e4
LT
4335 } else {
4336 if (!(bmcr & BMCR_ANENABLE) &&
4337 tp->link_config.speed == current_speed &&
ef167e27
MC
4338 tp->link_config.duplex == current_duplex &&
4339 tp->link_config.flowctrl ==
4340 tp->link_config.active_flowctrl) {
1da177e4 4341 current_link_up = 1;
1da177e4
LT
4342 }
4343 }
4344
ef167e27 4345 if (current_link_up == 1 &&
e348c5e7
MC
4346 tp->link_config.active_duplex == DUPLEX_FULL) {
4347 u32 reg, bit;
4348
4349 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4350 reg = MII_TG3_FET_GEN_STAT;
4351 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4352 } else {
4353 reg = MII_TG3_EXT_STAT;
4354 bit = MII_TG3_EXT_STAT_MDIX;
4355 }
4356
4357 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4358 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4359
ef167e27 4360 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4361 }
1da177e4
LT
4362 }
4363
1da177e4 4364relink:
80096068 4365 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4366 tg3_phy_copper_begin(tp);
4367
f833c4c1 4368 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4369 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4370 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4371 current_link_up = 1;
4372 }
4373
4374 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4375 if (current_link_up == 1) {
4376 if (tp->link_config.active_speed == SPEED_100 ||
4377 tp->link_config.active_speed == SPEED_10)
4378 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4379 else
4380 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4381 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4382 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4383 else
1da177e4
LT
4384 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4385
4386 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4387 if (tp->link_config.active_duplex == DUPLEX_HALF)
4388 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4389
1da177e4 4390 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4391 if (current_link_up == 1 &&
4392 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4393 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4394 else
4395 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4396 }
4397
4398 /* ??? Without this setting Netgear GA302T PHY does not
4399 * ??? send/receive packets...
4400 */
79eb6904 4401 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4402 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4403 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4404 tw32_f(MAC_MI_MODE, tp->mi_mode);
4405 udelay(80);
4406 }
4407
4408 tw32_f(MAC_MODE, tp->mac_mode);
4409 udelay(40);
4410
52b02d04
MC
4411 tg3_phy_eee_adjust(tp, current_link_up);
4412
63c3a66f 4413 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4414 /* Polled via timer. */
4415 tw32_f(MAC_EVENT, 0);
4416 } else {
4417 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4418 }
4419 udelay(40);
4420
4421 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4422 current_link_up == 1 &&
4423 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4424 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4425 udelay(120);
4426 tw32_f(MAC_STATUS,
4427 (MAC_STATUS_SYNC_CHANGED |
4428 MAC_STATUS_CFG_CHANGED));
4429 udelay(40);
4430 tg3_write_mem(tp,
4431 NIC_SRAM_FIRMWARE_MBOX,
4432 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4433 }
4434
5e7dfd0f 4435 /* Prevent send BD corruption. */
63c3a66f 4436 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4437 u16 oldlnkctl, newlnkctl;
4438
4439 pci_read_config_word(tp->pdev,
708ebb3a 4440 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4441 &oldlnkctl);
4442 if (tp->link_config.active_speed == SPEED_100 ||
4443 tp->link_config.active_speed == SPEED_10)
4444 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4445 else
4446 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4447 if (newlnkctl != oldlnkctl)
4448 pci_write_config_word(tp->pdev,
93a700a9
MC
4449 pci_pcie_cap(tp->pdev) +
4450 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4451 }
4452
1da177e4
LT
4453 if (current_link_up != netif_carrier_ok(tp->dev)) {
4454 if (current_link_up)
4455 netif_carrier_on(tp->dev);
4456 else
4457 netif_carrier_off(tp->dev);
4458 tg3_link_report(tp);
4459 }
4460
4461 return 0;
4462}
4463
4464struct tg3_fiber_aneginfo {
4465 int state;
4466#define ANEG_STATE_UNKNOWN 0
4467#define ANEG_STATE_AN_ENABLE 1
4468#define ANEG_STATE_RESTART_INIT 2
4469#define ANEG_STATE_RESTART 3
4470#define ANEG_STATE_DISABLE_LINK_OK 4
4471#define ANEG_STATE_ABILITY_DETECT_INIT 5
4472#define ANEG_STATE_ABILITY_DETECT 6
4473#define ANEG_STATE_ACK_DETECT_INIT 7
4474#define ANEG_STATE_ACK_DETECT 8
4475#define ANEG_STATE_COMPLETE_ACK_INIT 9
4476#define ANEG_STATE_COMPLETE_ACK 10
4477#define ANEG_STATE_IDLE_DETECT_INIT 11
4478#define ANEG_STATE_IDLE_DETECT 12
4479#define ANEG_STATE_LINK_OK 13
4480#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4481#define ANEG_STATE_NEXT_PAGE_WAIT 15
4482
4483 u32 flags;
4484#define MR_AN_ENABLE 0x00000001
4485#define MR_RESTART_AN 0x00000002
4486#define MR_AN_COMPLETE 0x00000004
4487#define MR_PAGE_RX 0x00000008
4488#define MR_NP_LOADED 0x00000010
4489#define MR_TOGGLE_TX 0x00000020
4490#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4491#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4492#define MR_LP_ADV_SYM_PAUSE 0x00000100
4493#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4494#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4495#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4496#define MR_LP_ADV_NEXT_PAGE 0x00001000
4497#define MR_TOGGLE_RX 0x00002000
4498#define MR_NP_RX 0x00004000
4499
4500#define MR_LINK_OK 0x80000000
4501
4502 unsigned long link_time, cur_time;
4503
4504 u32 ability_match_cfg;
4505 int ability_match_count;
4506
4507 char ability_match, idle_match, ack_match;
4508
4509 u32 txconfig, rxconfig;
4510#define ANEG_CFG_NP 0x00000080
4511#define ANEG_CFG_ACK 0x00000040
4512#define ANEG_CFG_RF2 0x00000020
4513#define ANEG_CFG_RF1 0x00000010
4514#define ANEG_CFG_PS2 0x00000001
4515#define ANEG_CFG_PS1 0x00008000
4516#define ANEG_CFG_HD 0x00004000
4517#define ANEG_CFG_FD 0x00002000
4518#define ANEG_CFG_INVAL 0x00001f06
4519
4520};
4521#define ANEG_OK 0
4522#define ANEG_DONE 1
4523#define ANEG_TIMER_ENAB 2
4524#define ANEG_FAILED -1
4525
4526#define ANEG_STATE_SETTLE_TIME 10000
4527
4528static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4529 struct tg3_fiber_aneginfo *ap)
4530{
5be73b47 4531 u16 flowctrl;
1da177e4
LT
4532 unsigned long delta;
4533 u32 rx_cfg_reg;
4534 int ret;
4535
4536 if (ap->state == ANEG_STATE_UNKNOWN) {
4537 ap->rxconfig = 0;
4538 ap->link_time = 0;
4539 ap->cur_time = 0;
4540 ap->ability_match_cfg = 0;
4541 ap->ability_match_count = 0;
4542 ap->ability_match = 0;
4543 ap->idle_match = 0;
4544 ap->ack_match = 0;
4545 }
4546 ap->cur_time++;
4547
4548 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4549 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4550
4551 if (rx_cfg_reg != ap->ability_match_cfg) {
4552 ap->ability_match_cfg = rx_cfg_reg;
4553 ap->ability_match = 0;
4554 ap->ability_match_count = 0;
4555 } else {
4556 if (++ap->ability_match_count > 1) {
4557 ap->ability_match = 1;
4558 ap->ability_match_cfg = rx_cfg_reg;
4559 }
4560 }
4561 if (rx_cfg_reg & ANEG_CFG_ACK)
4562 ap->ack_match = 1;
4563 else
4564 ap->ack_match = 0;
4565
4566 ap->idle_match = 0;
4567 } else {
4568 ap->idle_match = 1;
4569 ap->ability_match_cfg = 0;
4570 ap->ability_match_count = 0;
4571 ap->ability_match = 0;
4572 ap->ack_match = 0;
4573
4574 rx_cfg_reg = 0;
4575 }
4576
4577 ap->rxconfig = rx_cfg_reg;
4578 ret = ANEG_OK;
4579
33f401ae 4580 switch (ap->state) {
1da177e4
LT
4581 case ANEG_STATE_UNKNOWN:
4582 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4583 ap->state = ANEG_STATE_AN_ENABLE;
4584
4585 /* fallthru */
4586 case ANEG_STATE_AN_ENABLE:
4587 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4588 if (ap->flags & MR_AN_ENABLE) {
4589 ap->link_time = 0;
4590 ap->cur_time = 0;
4591 ap->ability_match_cfg = 0;
4592 ap->ability_match_count = 0;
4593 ap->ability_match = 0;
4594 ap->idle_match = 0;
4595 ap->ack_match = 0;
4596
4597 ap->state = ANEG_STATE_RESTART_INIT;
4598 } else {
4599 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4600 }
4601 break;
4602
4603 case ANEG_STATE_RESTART_INIT:
4604 ap->link_time = ap->cur_time;
4605 ap->flags &= ~(MR_NP_LOADED);
4606 ap->txconfig = 0;
4607 tw32(MAC_TX_AUTO_NEG, 0);
4608 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4609 tw32_f(MAC_MODE, tp->mac_mode);
4610 udelay(40);
4611
4612 ret = ANEG_TIMER_ENAB;
4613 ap->state = ANEG_STATE_RESTART;
4614
4615 /* fallthru */
4616 case ANEG_STATE_RESTART:
4617 delta = ap->cur_time - ap->link_time;
859a5887 4618 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4619 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4620 else
1da177e4 4621 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4622 break;
4623
4624 case ANEG_STATE_DISABLE_LINK_OK:
4625 ret = ANEG_DONE;
4626 break;
4627
4628 case ANEG_STATE_ABILITY_DETECT_INIT:
4629 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4630 ap->txconfig = ANEG_CFG_FD;
4631 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4632 if (flowctrl & ADVERTISE_1000XPAUSE)
4633 ap->txconfig |= ANEG_CFG_PS1;
4634 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4635 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4636 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4637 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4638 tw32_f(MAC_MODE, tp->mac_mode);
4639 udelay(40);
4640
4641 ap->state = ANEG_STATE_ABILITY_DETECT;
4642 break;
4643
4644 case ANEG_STATE_ABILITY_DETECT:
859a5887 4645 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4646 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4647 break;
4648
4649 case ANEG_STATE_ACK_DETECT_INIT:
4650 ap->txconfig |= ANEG_CFG_ACK;
4651 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4652 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4653 tw32_f(MAC_MODE, tp->mac_mode);
4654 udelay(40);
4655
4656 ap->state = ANEG_STATE_ACK_DETECT;
4657
4658 /* fallthru */
4659 case ANEG_STATE_ACK_DETECT:
4660 if (ap->ack_match != 0) {
4661 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4662 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4663 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4664 } else {
4665 ap->state = ANEG_STATE_AN_ENABLE;
4666 }
4667 } else if (ap->ability_match != 0 &&
4668 ap->rxconfig == 0) {
4669 ap->state = ANEG_STATE_AN_ENABLE;
4670 }
4671 break;
4672
4673 case ANEG_STATE_COMPLETE_ACK_INIT:
4674 if (ap->rxconfig & ANEG_CFG_INVAL) {
4675 ret = ANEG_FAILED;
4676 break;
4677 }
4678 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4679 MR_LP_ADV_HALF_DUPLEX |
4680 MR_LP_ADV_SYM_PAUSE |
4681 MR_LP_ADV_ASYM_PAUSE |
4682 MR_LP_ADV_REMOTE_FAULT1 |
4683 MR_LP_ADV_REMOTE_FAULT2 |
4684 MR_LP_ADV_NEXT_PAGE |
4685 MR_TOGGLE_RX |
4686 MR_NP_RX);
4687 if (ap->rxconfig & ANEG_CFG_FD)
4688 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4689 if (ap->rxconfig & ANEG_CFG_HD)
4690 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4691 if (ap->rxconfig & ANEG_CFG_PS1)
4692 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4693 if (ap->rxconfig & ANEG_CFG_PS2)
4694 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4695 if (ap->rxconfig & ANEG_CFG_RF1)
4696 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4697 if (ap->rxconfig & ANEG_CFG_RF2)
4698 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4699 if (ap->rxconfig & ANEG_CFG_NP)
4700 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4701
4702 ap->link_time = ap->cur_time;
4703
4704 ap->flags ^= (MR_TOGGLE_TX);
4705 if (ap->rxconfig & 0x0008)
4706 ap->flags |= MR_TOGGLE_RX;
4707 if (ap->rxconfig & ANEG_CFG_NP)
4708 ap->flags |= MR_NP_RX;
4709 ap->flags |= MR_PAGE_RX;
4710
4711 ap->state = ANEG_STATE_COMPLETE_ACK;
4712 ret = ANEG_TIMER_ENAB;
4713 break;
4714
4715 case ANEG_STATE_COMPLETE_ACK:
4716 if (ap->ability_match != 0 &&
4717 ap->rxconfig == 0) {
4718 ap->state = ANEG_STATE_AN_ENABLE;
4719 break;
4720 }
4721 delta = ap->cur_time - ap->link_time;
4722 if (delta > ANEG_STATE_SETTLE_TIME) {
4723 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4724 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4725 } else {
4726 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4727 !(ap->flags & MR_NP_RX)) {
4728 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4729 } else {
4730 ret = ANEG_FAILED;
4731 }
4732 }
4733 }
4734 break;
4735
4736 case ANEG_STATE_IDLE_DETECT_INIT:
4737 ap->link_time = ap->cur_time;
4738 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4739 tw32_f(MAC_MODE, tp->mac_mode);
4740 udelay(40);
4741
4742 ap->state = ANEG_STATE_IDLE_DETECT;
4743 ret = ANEG_TIMER_ENAB;
4744 break;
4745
4746 case ANEG_STATE_IDLE_DETECT:
4747 if (ap->ability_match != 0 &&
4748 ap->rxconfig == 0) {
4749 ap->state = ANEG_STATE_AN_ENABLE;
4750 break;
4751 }
4752 delta = ap->cur_time - ap->link_time;
4753 if (delta > ANEG_STATE_SETTLE_TIME) {
4754 /* XXX another gem from the Broadcom driver :( */
4755 ap->state = ANEG_STATE_LINK_OK;
4756 }
4757 break;
4758
4759 case ANEG_STATE_LINK_OK:
4760 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4761 ret = ANEG_DONE;
4762 break;
4763
4764 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4765 /* ??? unimplemented */
4766 break;
4767
4768 case ANEG_STATE_NEXT_PAGE_WAIT:
4769 /* ??? unimplemented */
4770 break;
4771
4772 default:
4773 ret = ANEG_FAILED;
4774 break;
855e1111 4775 }
1da177e4
LT
4776
4777 return ret;
4778}
4779
5be73b47 4780static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4781{
4782 int res = 0;
4783 struct tg3_fiber_aneginfo aninfo;
4784 int status = ANEG_FAILED;
4785 unsigned int tick;
4786 u32 tmp;
4787
4788 tw32_f(MAC_TX_AUTO_NEG, 0);
4789
4790 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4791 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4792 udelay(40);
4793
4794 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4795 udelay(40);
4796
4797 memset(&aninfo, 0, sizeof(aninfo));
4798 aninfo.flags |= MR_AN_ENABLE;
4799 aninfo.state = ANEG_STATE_UNKNOWN;
4800 aninfo.cur_time = 0;
4801 tick = 0;
4802 while (++tick < 195000) {
4803 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4804 if (status == ANEG_DONE || status == ANEG_FAILED)
4805 break;
4806
4807 udelay(1);
4808 }
4809
4810 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4811 tw32_f(MAC_MODE, tp->mac_mode);
4812 udelay(40);
4813
5be73b47
MC
4814 *txflags = aninfo.txconfig;
4815 *rxflags = aninfo.flags;
1da177e4
LT
4816
4817 if (status == ANEG_DONE &&
4818 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4819 MR_LP_ADV_FULL_DUPLEX)))
4820 res = 1;
4821
4822 return res;
4823}
4824
4825static void tg3_init_bcm8002(struct tg3 *tp)
4826{
4827 u32 mac_status = tr32(MAC_STATUS);
4828 int i;
4829
4830 /* Reset when initting first time or we have a link. */
63c3a66f 4831 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4832 !(mac_status & MAC_STATUS_PCS_SYNCED))
4833 return;
4834
4835 /* Set PLL lock range. */
4836 tg3_writephy(tp, 0x16, 0x8007);
4837
4838 /* SW reset */
4839 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4840
4841 /* Wait for reset to complete. */
4842 /* XXX schedule_timeout() ... */
4843 for (i = 0; i < 500; i++)
4844 udelay(10);
4845
4846 /* Config mode; select PMA/Ch 1 regs. */
4847 tg3_writephy(tp, 0x10, 0x8411);
4848
4849 /* Enable auto-lock and comdet, select txclk for tx. */
4850 tg3_writephy(tp, 0x11, 0x0a10);
4851
4852 tg3_writephy(tp, 0x18, 0x00a0);
4853 tg3_writephy(tp, 0x16, 0x41ff);
4854
4855 /* Assert and deassert POR. */
4856 tg3_writephy(tp, 0x13, 0x0400);
4857 udelay(40);
4858 tg3_writephy(tp, 0x13, 0x0000);
4859
4860 tg3_writephy(tp, 0x11, 0x0a50);
4861 udelay(40);
4862 tg3_writephy(tp, 0x11, 0x0a10);
4863
4864 /* Wait for signal to stabilize */
4865 /* XXX schedule_timeout() ... */
4866 for (i = 0; i < 15000; i++)
4867 udelay(10);
4868
4869 /* Deselect the channel register so we can read the PHYID
4870 * later.
4871 */
4872 tg3_writephy(tp, 0x10, 0x8011);
4873}
4874
4875static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4876{
82cd3d11 4877 u16 flowctrl;
1da177e4
LT
4878 u32 sg_dig_ctrl, sg_dig_status;
4879 u32 serdes_cfg, expected_sg_dig_ctrl;
4880 int workaround, port_a;
4881 int current_link_up;
4882
4883 serdes_cfg = 0;
4884 expected_sg_dig_ctrl = 0;
4885 workaround = 0;
4886 port_a = 1;
4887 current_link_up = 0;
4888
4889 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4890 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4891 workaround = 1;
4892 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4893 port_a = 0;
4894
4895 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4896 /* preserve bits 20-23 for voltage regulator */
4897 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4898 }
4899
4900 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4901
4902 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4903 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4904 if (workaround) {
4905 u32 val = serdes_cfg;
4906
4907 if (port_a)
4908 val |= 0xc010000;
4909 else
4910 val |= 0x4010000;
4911 tw32_f(MAC_SERDES_CFG, val);
4912 }
c98f6e3b
MC
4913
4914 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4915 }
4916 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4917 tg3_setup_flow_control(tp, 0, 0);
4918 current_link_up = 1;
4919 }
4920 goto out;
4921 }
4922
4923 /* Want auto-negotiation. */
c98f6e3b 4924 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4925
82cd3d11
MC
4926 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4927 if (flowctrl & ADVERTISE_1000XPAUSE)
4928 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4929 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4930 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4931
4932 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4933 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4934 tp->serdes_counter &&
4935 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4936 MAC_STATUS_RCVD_CFG)) ==
4937 MAC_STATUS_PCS_SYNCED)) {
4938 tp->serdes_counter--;
4939 current_link_up = 1;
4940 goto out;
4941 }
4942restart_autoneg:
1da177e4
LT
4943 if (workaround)
4944 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4945 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4946 udelay(5);
4947 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4948
3d3ebe74 4949 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4950 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4951 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4952 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4953 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4954 mac_status = tr32(MAC_STATUS);
4955
c98f6e3b 4956 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4957 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4958 u32 local_adv = 0, remote_adv = 0;
4959
4960 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4961 local_adv |= ADVERTISE_1000XPAUSE;
4962 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4963 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4964
c98f6e3b 4965 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4966 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4967 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4968 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4969
859edb26
MC
4970 tp->link_config.rmt_adv =
4971 mii_adv_to_ethtool_adv_x(remote_adv);
4972
1da177e4
LT
4973 tg3_setup_flow_control(tp, local_adv, remote_adv);
4974 current_link_up = 1;
3d3ebe74 4975 tp->serdes_counter = 0;
f07e9af3 4976 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4977 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4978 if (tp->serdes_counter)
4979 tp->serdes_counter--;
1da177e4
LT
4980 else {
4981 if (workaround) {
4982 u32 val = serdes_cfg;
4983
4984 if (port_a)
4985 val |= 0xc010000;
4986 else
4987 val |= 0x4010000;
4988
4989 tw32_f(MAC_SERDES_CFG, val);
4990 }
4991
c98f6e3b 4992 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4993 udelay(40);
4994
4995 /* Link parallel detection - link is up */
4996 /* only if we have PCS_SYNC and not */
4997 /* receiving config code words */
4998 mac_status = tr32(MAC_STATUS);
4999 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5000 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5001 tg3_setup_flow_control(tp, 0, 0);
5002 current_link_up = 1;
f07e9af3
MC
5003 tp->phy_flags |=
5004 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
5005 tp->serdes_counter =
5006 SERDES_PARALLEL_DET_TIMEOUT;
5007 } else
5008 goto restart_autoneg;
1da177e4
LT
5009 }
5010 }
3d3ebe74
MC
5011 } else {
5012 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5013 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5014 }
5015
5016out:
5017 return current_link_up;
5018}
5019
5020static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
5021{
5022 int current_link_up = 0;
5023
5cf64b8a 5024 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 5025 goto out;
1da177e4
LT
5026
5027 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 5028 u32 txflags, rxflags;
1da177e4 5029 int i;
6aa20a22 5030
5be73b47
MC
5031 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5032 u32 local_adv = 0, remote_adv = 0;
1da177e4 5033
5be73b47
MC
5034 if (txflags & ANEG_CFG_PS1)
5035 local_adv |= ADVERTISE_1000XPAUSE;
5036 if (txflags & ANEG_CFG_PS2)
5037 local_adv |= ADVERTISE_1000XPSE_ASYM;
5038
5039 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5040 remote_adv |= LPA_1000XPAUSE;
5041 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5042 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5043
859edb26
MC
5044 tp->link_config.rmt_adv =
5045 mii_adv_to_ethtool_adv_x(remote_adv);
5046
1da177e4
LT
5047 tg3_setup_flow_control(tp, local_adv, remote_adv);
5048
1da177e4
LT
5049 current_link_up = 1;
5050 }
5051 for (i = 0; i < 30; i++) {
5052 udelay(20);
5053 tw32_f(MAC_STATUS,
5054 (MAC_STATUS_SYNC_CHANGED |
5055 MAC_STATUS_CFG_CHANGED));
5056 udelay(40);
5057 if ((tr32(MAC_STATUS) &
5058 (MAC_STATUS_SYNC_CHANGED |
5059 MAC_STATUS_CFG_CHANGED)) == 0)
5060 break;
5061 }
5062
5063 mac_status = tr32(MAC_STATUS);
5064 if (current_link_up == 0 &&
5065 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5066 !(mac_status & MAC_STATUS_RCVD_CFG))
5067 current_link_up = 1;
5068 } else {
5be73b47
MC
5069 tg3_setup_flow_control(tp, 0, 0);
5070
1da177e4
LT
5071 /* Forcing 1000FD link up. */
5072 current_link_up = 1;
1da177e4
LT
5073
5074 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5075 udelay(40);
e8f3f6ca
MC
5076
5077 tw32_f(MAC_MODE, tp->mac_mode);
5078 udelay(40);
1da177e4
LT
5079 }
5080
5081out:
5082 return current_link_up;
5083}
5084
5085static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
5086{
5087 u32 orig_pause_cfg;
5088 u16 orig_active_speed;
5089 u8 orig_active_duplex;
5090 u32 mac_status;
5091 int current_link_up;
5092 int i;
5093
8d018621 5094 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5095 orig_active_speed = tp->link_config.active_speed;
5096 orig_active_duplex = tp->link_config.active_duplex;
5097
63c3a66f 5098 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 5099 netif_carrier_ok(tp->dev) &&
63c3a66f 5100 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
5101 mac_status = tr32(MAC_STATUS);
5102 mac_status &= (MAC_STATUS_PCS_SYNCED |
5103 MAC_STATUS_SIGNAL_DET |
5104 MAC_STATUS_CFG_CHANGED |
5105 MAC_STATUS_RCVD_CFG);
5106 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5107 MAC_STATUS_SIGNAL_DET)) {
5108 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5109 MAC_STATUS_CFG_CHANGED));
5110 return 0;
5111 }
5112 }
5113
5114 tw32_f(MAC_TX_AUTO_NEG, 0);
5115
5116 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5117 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5118 tw32_f(MAC_MODE, tp->mac_mode);
5119 udelay(40);
5120
79eb6904 5121 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5122 tg3_init_bcm8002(tp);
5123
5124 /* Enable link change event even when serdes polling. */
5125 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5126 udelay(40);
5127
5128 current_link_up = 0;
859edb26 5129 tp->link_config.rmt_adv = 0;
1da177e4
LT
5130 mac_status = tr32(MAC_STATUS);
5131
63c3a66f 5132 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5133 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5134 else
5135 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5136
898a56f8 5137 tp->napi[0].hw_status->status =
1da177e4 5138 (SD_STATUS_UPDATED |
898a56f8 5139 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5140
5141 for (i = 0; i < 100; i++) {
5142 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5143 MAC_STATUS_CFG_CHANGED));
5144 udelay(5);
5145 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5146 MAC_STATUS_CFG_CHANGED |
5147 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5148 break;
5149 }
5150
5151 mac_status = tr32(MAC_STATUS);
5152 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5153 current_link_up = 0;
3d3ebe74
MC
5154 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5155 tp->serdes_counter == 0) {
1da177e4
LT
5156 tw32_f(MAC_MODE, (tp->mac_mode |
5157 MAC_MODE_SEND_CONFIGS));
5158 udelay(1);
5159 tw32_f(MAC_MODE, tp->mac_mode);
5160 }
5161 }
5162
5163 if (current_link_up == 1) {
5164 tp->link_config.active_speed = SPEED_1000;
5165 tp->link_config.active_duplex = DUPLEX_FULL;
5166 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5167 LED_CTRL_LNKLED_OVERRIDE |
5168 LED_CTRL_1000MBPS_ON));
5169 } else {
e740522e
MC
5170 tp->link_config.active_speed = SPEED_UNKNOWN;
5171 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5172 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5173 LED_CTRL_LNKLED_OVERRIDE |
5174 LED_CTRL_TRAFFIC_OVERRIDE));
5175 }
5176
5177 if (current_link_up != netif_carrier_ok(tp->dev)) {
5178 if (current_link_up)
5179 netif_carrier_on(tp->dev);
5180 else
5181 netif_carrier_off(tp->dev);
5182 tg3_link_report(tp);
5183 } else {
8d018621 5184 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5185 if (orig_pause_cfg != now_pause_cfg ||
5186 orig_active_speed != tp->link_config.active_speed ||
5187 orig_active_duplex != tp->link_config.active_duplex)
5188 tg3_link_report(tp);
5189 }
5190
5191 return 0;
5192}
5193
747e8f8b
MC
5194static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
5195{
5196 int current_link_up, err = 0;
5197 u32 bmsr, bmcr;
5198 u16 current_speed;
5199 u8 current_duplex;
ef167e27 5200 u32 local_adv, remote_adv;
747e8f8b
MC
5201
5202 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5203 tw32_f(MAC_MODE, tp->mac_mode);
5204 udelay(40);
5205
5206 tw32(MAC_EVENT, 0);
5207
5208 tw32_f(MAC_STATUS,
5209 (MAC_STATUS_SYNC_CHANGED |
5210 MAC_STATUS_CFG_CHANGED |
5211 MAC_STATUS_MI_COMPLETION |
5212 MAC_STATUS_LNKSTATE_CHANGED));
5213 udelay(40);
5214
5215 if (force_reset)
5216 tg3_phy_reset(tp);
5217
5218 current_link_up = 0;
e740522e
MC
5219 current_speed = SPEED_UNKNOWN;
5220 current_duplex = DUPLEX_UNKNOWN;
859edb26 5221 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5222
5223 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5224 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5225 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
5226 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5227 bmsr |= BMSR_LSTATUS;
5228 else
5229 bmsr &= ~BMSR_LSTATUS;
5230 }
747e8f8b
MC
5231
5232 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5233
5234 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5235 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5236 /* do nothing, just check for link up at the end */
5237 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5238 u32 adv, newadv;
747e8f8b
MC
5239
5240 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5241 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5242 ADVERTISE_1000XPAUSE |
5243 ADVERTISE_1000XPSE_ASYM |
5244 ADVERTISE_SLCT);
747e8f8b 5245
28011cf1 5246 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5247 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5248
28011cf1
MC
5249 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5250 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5251 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5252 tg3_writephy(tp, MII_BMCR, bmcr);
5253
5254 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5255 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5256 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5257
5258 return err;
5259 }
5260 } else {
5261 u32 new_bmcr;
5262
5263 bmcr &= ~BMCR_SPEED1000;
5264 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5265
5266 if (tp->link_config.duplex == DUPLEX_FULL)
5267 new_bmcr |= BMCR_FULLDPLX;
5268
5269 if (new_bmcr != bmcr) {
5270 /* BMCR_SPEED1000 is a reserved bit that needs
5271 * to be set on write.
5272 */
5273 new_bmcr |= BMCR_SPEED1000;
5274
5275 /* Force a linkdown */
5276 if (netif_carrier_ok(tp->dev)) {
5277 u32 adv;
5278
5279 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5280 adv &= ~(ADVERTISE_1000XFULL |
5281 ADVERTISE_1000XHALF |
5282 ADVERTISE_SLCT);
5283 tg3_writephy(tp, MII_ADVERTISE, adv);
5284 tg3_writephy(tp, MII_BMCR, bmcr |
5285 BMCR_ANRESTART |
5286 BMCR_ANENABLE);
5287 udelay(10);
5288 netif_carrier_off(tp->dev);
5289 }
5290 tg3_writephy(tp, MII_BMCR, new_bmcr);
5291 bmcr = new_bmcr;
5292 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5293 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5294 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
5295 ASIC_REV_5714) {
5296 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5297 bmsr |= BMSR_LSTATUS;
5298 else
5299 bmsr &= ~BMSR_LSTATUS;
5300 }
f07e9af3 5301 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5302 }
5303 }
5304
5305 if (bmsr & BMSR_LSTATUS) {
5306 current_speed = SPEED_1000;
5307 current_link_up = 1;
5308 if (bmcr & BMCR_FULLDPLX)
5309 current_duplex = DUPLEX_FULL;
5310 else
5311 current_duplex = DUPLEX_HALF;
5312
ef167e27
MC
5313 local_adv = 0;
5314 remote_adv = 0;
5315
747e8f8b 5316 if (bmcr & BMCR_ANENABLE) {
ef167e27 5317 u32 common;
747e8f8b
MC
5318
5319 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5320 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5321 common = local_adv & remote_adv;
5322 if (common & (ADVERTISE_1000XHALF |
5323 ADVERTISE_1000XFULL)) {
5324 if (common & ADVERTISE_1000XFULL)
5325 current_duplex = DUPLEX_FULL;
5326 else
5327 current_duplex = DUPLEX_HALF;
859edb26
MC
5328
5329 tp->link_config.rmt_adv =
5330 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5331 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5332 /* Link is up via parallel detect */
859a5887 5333 } else {
747e8f8b 5334 current_link_up = 0;
859a5887 5335 }
747e8f8b
MC
5336 }
5337 }
5338
ef167e27
MC
5339 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5340 tg3_setup_flow_control(tp, local_adv, remote_adv);
5341
747e8f8b
MC
5342 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5343 if (tp->link_config.active_duplex == DUPLEX_HALF)
5344 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5345
5346 tw32_f(MAC_MODE, tp->mac_mode);
5347 udelay(40);
5348
5349 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5350
5351 tp->link_config.active_speed = current_speed;
5352 tp->link_config.active_duplex = current_duplex;
5353
5354 if (current_link_up != netif_carrier_ok(tp->dev)) {
5355 if (current_link_up)
5356 netif_carrier_on(tp->dev);
5357 else {
5358 netif_carrier_off(tp->dev);
f07e9af3 5359 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5360 }
5361 tg3_link_report(tp);
5362 }
5363 return err;
5364}
5365
5366static void tg3_serdes_parallel_detect(struct tg3 *tp)
5367{
3d3ebe74 5368 if (tp->serdes_counter) {
747e8f8b 5369 /* Give autoneg time to complete. */
3d3ebe74 5370 tp->serdes_counter--;
747e8f8b
MC
5371 return;
5372 }
c6cdf436 5373
747e8f8b
MC
5374 if (!netif_carrier_ok(tp->dev) &&
5375 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5376 u32 bmcr;
5377
5378 tg3_readphy(tp, MII_BMCR, &bmcr);
5379 if (bmcr & BMCR_ANENABLE) {
5380 u32 phy1, phy2;
5381
5382 /* Select shadow register 0x1f */
f08aa1a8
MC
5383 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5384 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5385
5386 /* Select expansion interrupt status register */
f08aa1a8
MC
5387 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5388 MII_TG3_DSP_EXP1_INT_STAT);
5389 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5390 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5391
5392 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5393 /* We have signal detect and not receiving
5394 * config code words, link is up by parallel
5395 * detection.
5396 */
5397
5398 bmcr &= ~BMCR_ANENABLE;
5399 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5400 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5401 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5402 }
5403 }
859a5887
MC
5404 } else if (netif_carrier_ok(tp->dev) &&
5405 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5406 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5407 u32 phy2;
5408
5409 /* Select expansion interrupt status register */
f08aa1a8
MC
5410 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5411 MII_TG3_DSP_EXP1_INT_STAT);
5412 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5413 if (phy2 & 0x20) {
5414 u32 bmcr;
5415
5416 /* Config code words received, turn on autoneg. */
5417 tg3_readphy(tp, MII_BMCR, &bmcr);
5418 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5419
f07e9af3 5420 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5421
5422 }
5423 }
5424}
5425
1da177e4
LT
5426static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5427{
f2096f94 5428 u32 val;
1da177e4
LT
5429 int err;
5430
f07e9af3 5431 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5432 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5433 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5434 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5435 else
1da177e4 5436 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5437
bcb37f6c 5438 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5439 u32 scale;
aa6c91fe
MC
5440
5441 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5442 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5443 scale = 65;
5444 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5445 scale = 6;
5446 else
5447 scale = 12;
5448
5449 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5450 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5451 tw32(GRC_MISC_CFG, val);
5452 }
5453
f2096f94
MC
5454 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5455 (6 << TX_LENGTHS_IPG_SHIFT);
5456 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5457 val |= tr32(MAC_TX_LENGTHS) &
5458 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5459 TX_LENGTHS_CNT_DWN_VAL_MSK);
5460
1da177e4
LT
5461 if (tp->link_config.active_speed == SPEED_1000 &&
5462 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5463 tw32(MAC_TX_LENGTHS, val |
5464 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5465 else
f2096f94
MC
5466 tw32(MAC_TX_LENGTHS, val |
5467 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5468
63c3a66f 5469 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5470 if (netif_carrier_ok(tp->dev)) {
5471 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5472 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5473 } else {
5474 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5475 }
5476 }
5477
63c3a66f 5478 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5479 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5480 if (!netif_carrier_ok(tp->dev))
5481 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5482 tp->pwrmgmt_thresh;
5483 else
5484 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5485 tw32(PCIE_PWR_MGMT_THRESH, val);
5486 }
5487
1da177e4
LT
5488 return err;
5489}
5490
66cfd1bd
MC
5491static inline int tg3_irq_sync(struct tg3 *tp)
5492{
5493 return tp->irq_sync;
5494}
5495
97bd8e49
MC
5496static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5497{
5498 int i;
5499
5500 dst = (u32 *)((u8 *)dst + off);
5501 for (i = 0; i < len; i += sizeof(u32))
5502 *dst++ = tr32(off + i);
5503}
5504
5505static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5506{
5507 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5508 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5509 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5510 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5511 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5512 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5513 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5514 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5515 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5516 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5517 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5518 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5519 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5520 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5521 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5522 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5523 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5524 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5525 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5526
63c3a66f 5527 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5528 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5529
5530 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5531 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5532 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5533 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5534 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5535 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5536 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5537 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5538
63c3a66f 5539 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5540 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5541 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5542 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5543 }
5544
5545 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5546 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5547 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5548 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5549 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5550
63c3a66f 5551 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5552 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5553}
5554
5555static void tg3_dump_state(struct tg3 *tp)
5556{
5557 int i;
5558 u32 *regs;
5559
5560 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5561 if (!regs) {
5562 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5563 return;
5564 }
5565
63c3a66f 5566 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5567 /* Read up to but not including private PCI registers */
5568 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5569 regs[i / sizeof(u32)] = tr32(i);
5570 } else
5571 tg3_dump_legacy_regs(tp, regs);
5572
5573 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5574 if (!regs[i + 0] && !regs[i + 1] &&
5575 !regs[i + 2] && !regs[i + 3])
5576 continue;
5577
5578 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5579 i * 4,
5580 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5581 }
5582
5583 kfree(regs);
5584
5585 for (i = 0; i < tp->irq_cnt; i++) {
5586 struct tg3_napi *tnapi = &tp->napi[i];
5587
5588 /* SW status block */
5589 netdev_err(tp->dev,
5590 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5591 i,
5592 tnapi->hw_status->status,
5593 tnapi->hw_status->status_tag,
5594 tnapi->hw_status->rx_jumbo_consumer,
5595 tnapi->hw_status->rx_consumer,
5596 tnapi->hw_status->rx_mini_consumer,
5597 tnapi->hw_status->idx[0].rx_producer,
5598 tnapi->hw_status->idx[0].tx_consumer);
5599
5600 netdev_err(tp->dev,
5601 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5602 i,
5603 tnapi->last_tag, tnapi->last_irq_tag,
5604 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5605 tnapi->rx_rcb_ptr,
5606 tnapi->prodring.rx_std_prod_idx,
5607 tnapi->prodring.rx_std_cons_idx,
5608 tnapi->prodring.rx_jmb_prod_idx,
5609 tnapi->prodring.rx_jmb_cons_idx);
5610 }
5611}
5612
df3e6548
MC
5613/* This is called whenever we suspect that the system chipset is re-
5614 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5615 * is bogus tx completions. We try to recover by setting the
5616 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5617 * in the workqueue.
5618 */
5619static void tg3_tx_recover(struct tg3 *tp)
5620{
63c3a66f 5621 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5622 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5623
5129c3a3
MC
5624 netdev_warn(tp->dev,
5625 "The system may be re-ordering memory-mapped I/O "
5626 "cycles to the network device, attempting to recover. "
5627 "Please report the problem to the driver maintainer "
5628 "and include system chipset information.\n");
df3e6548
MC
5629
5630 spin_lock(&tp->lock);
63c3a66f 5631 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5632 spin_unlock(&tp->lock);
5633}
5634
f3f3f27e 5635static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5636{
f65aac16
MC
5637 /* Tell compiler to fetch tx indices from memory. */
5638 barrier();
f3f3f27e
MC
5639 return tnapi->tx_pending -
5640 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5641}
5642
1da177e4
LT
5643/* Tigon3 never reports partial packet sends. So we do not
5644 * need special logic to handle SKBs that have not had all
5645 * of their frags sent yet, like SunGEM does.
5646 */
17375d25 5647static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5648{
17375d25 5649 struct tg3 *tp = tnapi->tp;
898a56f8 5650 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5651 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5652 struct netdev_queue *txq;
5653 int index = tnapi - tp->napi;
298376d3 5654 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5655
63c3a66f 5656 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5657 index--;
5658
5659 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5660
5661 while (sw_idx != hw_idx) {
df8944cf 5662 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5663 struct sk_buff *skb = ri->skb;
df3e6548
MC
5664 int i, tx_bug = 0;
5665
5666 if (unlikely(skb == NULL)) {
5667 tg3_tx_recover(tp);
5668 return;
5669 }
1da177e4 5670
f4188d8a 5671 pci_unmap_single(tp->pdev,
4e5e4f0d 5672 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5673 skb_headlen(skb),
5674 PCI_DMA_TODEVICE);
1da177e4
LT
5675
5676 ri->skb = NULL;
5677
e01ee14d
MC
5678 while (ri->fragmented) {
5679 ri->fragmented = false;
5680 sw_idx = NEXT_TX(sw_idx);
5681 ri = &tnapi->tx_buffers[sw_idx];
5682 }
5683
1da177e4
LT
5684 sw_idx = NEXT_TX(sw_idx);
5685
5686 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5687 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5688 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5689 tx_bug = 1;
f4188d8a
AD
5690
5691 pci_unmap_page(tp->pdev,
4e5e4f0d 5692 dma_unmap_addr(ri, mapping),
9e903e08 5693 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5694 PCI_DMA_TODEVICE);
e01ee14d
MC
5695
5696 while (ri->fragmented) {
5697 ri->fragmented = false;
5698 sw_idx = NEXT_TX(sw_idx);
5699 ri = &tnapi->tx_buffers[sw_idx];
5700 }
5701
1da177e4
LT
5702 sw_idx = NEXT_TX(sw_idx);
5703 }
5704
298376d3
TH
5705 pkts_compl++;
5706 bytes_compl += skb->len;
5707
f47c11ee 5708 dev_kfree_skb(skb);
df3e6548
MC
5709
5710 if (unlikely(tx_bug)) {
5711 tg3_tx_recover(tp);
5712 return;
5713 }
1da177e4
LT
5714 }
5715
5cb917bc 5716 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
298376d3 5717
f3f3f27e 5718 tnapi->tx_cons = sw_idx;
1da177e4 5719
1b2a7205
MC
5720 /* Need to make the tx_cons update visible to tg3_start_xmit()
5721 * before checking for netif_queue_stopped(). Without the
5722 * memory barrier, there is a small possibility that tg3_start_xmit()
5723 * will miss it and cause the queue to be stopped forever.
5724 */
5725 smp_mb();
5726
fe5f5787 5727 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5728 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5729 __netif_tx_lock(txq, smp_processor_id());
5730 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5731 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5732 netif_tx_wake_queue(txq);
5733 __netif_tx_unlock(txq);
51b91468 5734 }
1da177e4
LT
5735}
5736
8d4057a9
ED
5737static void tg3_frag_free(bool is_frag, void *data)
5738{
5739 if (is_frag)
5740 put_page(virt_to_head_page(data));
5741 else
5742 kfree(data);
5743}
5744
9205fd9c 5745static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5746{
8d4057a9
ED
5747 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
5748 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5749
9205fd9c 5750 if (!ri->data)
2b2cdb65
MC
5751 return;
5752
4e5e4f0d 5753 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5754 map_sz, PCI_DMA_FROMDEVICE);
a1e8b307 5755 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
9205fd9c 5756 ri->data = NULL;
2b2cdb65
MC
5757}
5758
8d4057a9 5759
1da177e4
LT
5760/* Returns size of skb allocated or < 0 on error.
5761 *
5762 * We only need to fill in the address because the other members
5763 * of the RX descriptor are invariant, see tg3_init_rings.
5764 *
5765 * Note the purposeful assymetry of cpu vs. chip accesses. For
5766 * posting buffers we only dirty the first cache line of the RX
5767 * descriptor (containing the address). Whereas for the RX status
5768 * buffers the cpu only reads the last cacheline of the RX descriptor
5769 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5770 */
9205fd9c 5771static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
8d4057a9
ED
5772 u32 opaque_key, u32 dest_idx_unmasked,
5773 unsigned int *frag_size)
1da177e4
LT
5774{
5775 struct tg3_rx_buffer_desc *desc;
f94e290e 5776 struct ring_info *map;
9205fd9c 5777 u8 *data;
1da177e4 5778 dma_addr_t mapping;
9205fd9c 5779 int skb_size, data_size, dest_idx;
1da177e4 5780
1da177e4
LT
5781 switch (opaque_key) {
5782 case RXD_OPAQUE_RING_STD:
2c49a44d 5783 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5784 desc = &tpr->rx_std[dest_idx];
5785 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5786 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5787 break;
5788
5789 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5790 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5791 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5792 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5793 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5794 break;
5795
5796 default:
5797 return -EINVAL;
855e1111 5798 }
1da177e4
LT
5799
5800 /* Do not overwrite any of the map or rp information
5801 * until we are sure we can commit to a new buffer.
5802 *
5803 * Callers depend upon this behavior and assume that
5804 * we leave everything unchanged if we fail.
5805 */
9205fd9c
ED
5806 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5807 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
a1e8b307
ED
5808 if (skb_size <= PAGE_SIZE) {
5809 data = netdev_alloc_frag(skb_size);
5810 *frag_size = skb_size;
8d4057a9
ED
5811 } else {
5812 data = kmalloc(skb_size, GFP_ATOMIC);
5813 *frag_size = 0;
5814 }
9205fd9c 5815 if (!data)
1da177e4
LT
5816 return -ENOMEM;
5817
9205fd9c
ED
5818 mapping = pci_map_single(tp->pdev,
5819 data + TG3_RX_OFFSET(tp),
5820 data_size,
1da177e4 5821 PCI_DMA_FROMDEVICE);
8d4057a9 5822 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
a1e8b307 5823 tg3_frag_free(skb_size <= PAGE_SIZE, data);
a21771dd
MC
5824 return -EIO;
5825 }
1da177e4 5826
9205fd9c 5827 map->data = data;
4e5e4f0d 5828 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5829
1da177e4
LT
5830 desc->addr_hi = ((u64)mapping >> 32);
5831 desc->addr_lo = ((u64)mapping & 0xffffffff);
5832
9205fd9c 5833 return data_size;
1da177e4
LT
5834}
5835
5836/* We only need to move over in the address because the other
5837 * members of the RX descriptor are invariant. See notes above
9205fd9c 5838 * tg3_alloc_rx_data for full details.
1da177e4 5839 */
a3896167
MC
5840static void tg3_recycle_rx(struct tg3_napi *tnapi,
5841 struct tg3_rx_prodring_set *dpr,
5842 u32 opaque_key, int src_idx,
5843 u32 dest_idx_unmasked)
1da177e4 5844{
17375d25 5845 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5846 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5847 struct ring_info *src_map, *dest_map;
8fea32b9 5848 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5849 int dest_idx;
1da177e4
LT
5850
5851 switch (opaque_key) {
5852 case RXD_OPAQUE_RING_STD:
2c49a44d 5853 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5854 dest_desc = &dpr->rx_std[dest_idx];
5855 dest_map = &dpr->rx_std_buffers[dest_idx];
5856 src_desc = &spr->rx_std[src_idx];
5857 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5858 break;
5859
5860 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5861 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5862 dest_desc = &dpr->rx_jmb[dest_idx].std;
5863 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5864 src_desc = &spr->rx_jmb[src_idx].std;
5865 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5866 break;
5867
5868 default:
5869 return;
855e1111 5870 }
1da177e4 5871
9205fd9c 5872 dest_map->data = src_map->data;
4e5e4f0d
FT
5873 dma_unmap_addr_set(dest_map, mapping,
5874 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5875 dest_desc->addr_hi = src_desc->addr_hi;
5876 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5877
5878 /* Ensure that the update to the skb happens after the physical
5879 * addresses have been transferred to the new BD location.
5880 */
5881 smp_wmb();
5882
9205fd9c 5883 src_map->data = NULL;
1da177e4
LT
5884}
5885
1da177e4
LT
5886/* The RX ring scheme is composed of multiple rings which post fresh
5887 * buffers to the chip, and one special ring the chip uses to report
5888 * status back to the host.
5889 *
5890 * The special ring reports the status of received packets to the
5891 * host. The chip does not write into the original descriptor the
5892 * RX buffer was obtained from. The chip simply takes the original
5893 * descriptor as provided by the host, updates the status and length
5894 * field, then writes this into the next status ring entry.
5895 *
5896 * Each ring the host uses to post buffers to the chip is described
5897 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5898 * it is first placed into the on-chip ram. When the packet's length
5899 * is known, it walks down the TG3_BDINFO entries to select the ring.
5900 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5901 * which is within the range of the new packet's length is chosen.
5902 *
5903 * The "separate ring for rx status" scheme may sound queer, but it makes
5904 * sense from a cache coherency perspective. If only the host writes
5905 * to the buffer post rings, and only the chip writes to the rx status
5906 * rings, then cache lines never move beyond shared-modified state.
5907 * If both the host and chip were to write into the same ring, cache line
5908 * eviction could occur since both entities want it in an exclusive state.
5909 */
17375d25 5910static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5911{
17375d25 5912 struct tg3 *tp = tnapi->tp;
f92905de 5913 u32 work_mask, rx_std_posted = 0;
4361935a 5914 u32 std_prod_idx, jmb_prod_idx;
72334482 5915 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5916 u16 hw_idx;
1da177e4 5917 int received;
8fea32b9 5918 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5919
8d9d7cfc 5920 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5921 /*
5922 * We need to order the read of hw_idx and the read of
5923 * the opaque cookie.
5924 */
5925 rmb();
1da177e4
LT
5926 work_mask = 0;
5927 received = 0;
4361935a
MC
5928 std_prod_idx = tpr->rx_std_prod_idx;
5929 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5930 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5931 struct ring_info *ri;
72334482 5932 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5933 unsigned int len;
5934 struct sk_buff *skb;
5935 dma_addr_t dma_addr;
5936 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5937 u8 *data;
1da177e4
LT
5938
5939 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5940 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5941 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5942 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5943 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5944 data = ri->data;
4361935a 5945 post_ptr = &std_prod_idx;
f92905de 5946 rx_std_posted++;
1da177e4 5947 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5948 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5949 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5950 data = ri->data;
4361935a 5951 post_ptr = &jmb_prod_idx;
21f581a5 5952 } else
1da177e4 5953 goto next_pkt_nopost;
1da177e4
LT
5954
5955 work_mask |= opaque_key;
5956
5957 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5958 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5959 drop_it:
a3896167 5960 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5961 desc_idx, *post_ptr);
5962 drop_it_no_recycle:
5963 /* Other statistics kept track of by card. */
b0057c51 5964 tp->rx_dropped++;
1da177e4
LT
5965 goto next_pkt;
5966 }
5967
9205fd9c 5968 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5969 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5970 ETH_FCS_LEN;
1da177e4 5971
d2757fc4 5972 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4 5973 int skb_size;
8d4057a9 5974 unsigned int frag_size;
1da177e4 5975
9205fd9c 5976 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
8d4057a9 5977 *post_ptr, &frag_size);
1da177e4
LT
5978 if (skb_size < 0)
5979 goto drop_it;
5980
287be12e 5981 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5982 PCI_DMA_FROMDEVICE);
5983
8d4057a9 5984 skb = build_skb(data, frag_size);
9205fd9c 5985 if (!skb) {
8d4057a9 5986 tg3_frag_free(frag_size != 0, data);
9205fd9c
ED
5987 goto drop_it_no_recycle;
5988 }
5989 skb_reserve(skb, TG3_RX_OFFSET(tp));
5990 /* Ensure that the update to the data happens
61e800cf
MC
5991 * after the usage of the old DMA mapping.
5992 */
5993 smp_wmb();
5994
9205fd9c 5995 ri->data = NULL;
61e800cf 5996
1da177e4 5997 } else {
a3896167 5998 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5999 desc_idx, *post_ptr);
6000
9205fd9c
ED
6001 skb = netdev_alloc_skb(tp->dev,
6002 len + TG3_RAW_IP_ALIGN);
6003 if (skb == NULL)
1da177e4
LT
6004 goto drop_it_no_recycle;
6005
9205fd9c 6006 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 6007 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
6008 memcpy(skb->data,
6009 data + TG3_RX_OFFSET(tp),
6010 len);
1da177e4 6011 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
6012 }
6013
9205fd9c 6014 skb_put(skb, len);
dc668910 6015 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
6016 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6017 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6018 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6019 skb->ip_summed = CHECKSUM_UNNECESSARY;
6020 else
bc8acf2c 6021 skb_checksum_none_assert(skb);
1da177e4
LT
6022
6023 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
6024
6025 if (len > (tp->dev->mtu + ETH_HLEN) &&
6026 skb->protocol != htons(ETH_P_8021Q)) {
6027 dev_kfree_skb(skb);
b0057c51 6028 goto drop_it_no_recycle;
f7b493e0
MC
6029 }
6030
9dc7a113 6031 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
6032 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
6033 __vlan_hwaccel_put_tag(skb,
6034 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 6035
bf933c80 6036 napi_gro_receive(&tnapi->napi, skb);
1da177e4 6037
1da177e4
LT
6038 received++;
6039 budget--;
6040
6041next_pkt:
6042 (*post_ptr)++;
f92905de
MC
6043
6044 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
6045 tpr->rx_std_prod_idx = std_prod_idx &
6046 tp->rx_std_ring_mask;
86cfe4ff
MC
6047 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6048 tpr->rx_std_prod_idx);
f92905de
MC
6049 work_mask &= ~RXD_OPAQUE_RING_STD;
6050 rx_std_posted = 0;
6051 }
1da177e4 6052next_pkt_nopost:
483ba50b 6053 sw_idx++;
7cb32cf2 6054 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
6055
6056 /* Refresh hw_idx to see if there is new work */
6057 if (sw_idx == hw_idx) {
8d9d7cfc 6058 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
6059 rmb();
6060 }
1da177e4
LT
6061 }
6062
6063 /* ACK the status ring. */
72334482
MC
6064 tnapi->rx_rcb_ptr = sw_idx;
6065 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
6066
6067 /* Refill RX ring(s). */
63c3a66f 6068 if (!tg3_flag(tp, ENABLE_RSS)) {
6541b806
MC
6069 /* Sync BD data before updating mailbox */
6070 wmb();
6071
b196c7e4 6072 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
6073 tpr->rx_std_prod_idx = std_prod_idx &
6074 tp->rx_std_ring_mask;
b196c7e4
MC
6075 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6076 tpr->rx_std_prod_idx);
6077 }
6078 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
6079 tpr->rx_jmb_prod_idx = jmb_prod_idx &
6080 tp->rx_jmb_ring_mask;
b196c7e4
MC
6081 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6082 tpr->rx_jmb_prod_idx);
6083 }
6084 mmiowb();
6085 } else if (work_mask) {
6086 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6087 * updated before the producer indices can be updated.
6088 */
6089 smp_wmb();
6090
2c49a44d
MC
6091 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6092 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 6093
7ae52890
MC
6094 if (tnapi != &tp->napi[1]) {
6095 tp->rx_refill = true;
e4af1af9 6096 napi_schedule(&tp->napi[1].napi);
7ae52890 6097 }
1da177e4 6098 }
1da177e4
LT
6099
6100 return received;
6101}
6102
35f2d7d0 6103static void tg3_poll_link(struct tg3 *tp)
1da177e4 6104{
1da177e4 6105 /* handle link change and other phy events */
63c3a66f 6106 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
6107 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
6108
1da177e4
LT
6109 if (sblk->status & SD_STATUS_LINK_CHG) {
6110 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 6111 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 6112 spin_lock(&tp->lock);
63c3a66f 6113 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
6114 tw32_f(MAC_STATUS,
6115 (MAC_STATUS_SYNC_CHANGED |
6116 MAC_STATUS_CFG_CHANGED |
6117 MAC_STATUS_MI_COMPLETION |
6118 MAC_STATUS_LNKSTATE_CHANGED));
6119 udelay(40);
6120 } else
6121 tg3_setup_phy(tp, 0);
f47c11ee 6122 spin_unlock(&tp->lock);
1da177e4
LT
6123 }
6124 }
35f2d7d0
MC
6125}
6126
f89f38b8
MC
6127static int tg3_rx_prodring_xfer(struct tg3 *tp,
6128 struct tg3_rx_prodring_set *dpr,
6129 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
6130{
6131 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 6132 int i, err = 0;
b196c7e4
MC
6133
6134 while (1) {
6135 src_prod_idx = spr->rx_std_prod_idx;
6136
6137 /* Make sure updates to the rx_std_buffers[] entries and the
6138 * standard producer index are seen in the correct order.
6139 */
6140 smp_rmb();
6141
6142 if (spr->rx_std_cons_idx == src_prod_idx)
6143 break;
6144
6145 if (spr->rx_std_cons_idx < src_prod_idx)
6146 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6147 else
2c49a44d
MC
6148 cpycnt = tp->rx_std_ring_mask + 1 -
6149 spr->rx_std_cons_idx;
b196c7e4 6150
2c49a44d
MC
6151 cpycnt = min(cpycnt,
6152 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6153
6154 si = spr->rx_std_cons_idx;
6155 di = dpr->rx_std_prod_idx;
6156
e92967bf 6157 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6158 if (dpr->rx_std_buffers[i].data) {
e92967bf 6159 cpycnt = i - di;
f89f38b8 6160 err = -ENOSPC;
e92967bf
MC
6161 break;
6162 }
6163 }
6164
6165 if (!cpycnt)
6166 break;
6167
6168 /* Ensure that updates to the rx_std_buffers ring and the
6169 * shadowed hardware producer ring from tg3_recycle_skb() are
6170 * ordered correctly WRT the skb check above.
6171 */
6172 smp_rmb();
6173
b196c7e4
MC
6174 memcpy(&dpr->rx_std_buffers[di],
6175 &spr->rx_std_buffers[si],
6176 cpycnt * sizeof(struct ring_info));
6177
6178 for (i = 0; i < cpycnt; i++, di++, si++) {
6179 struct tg3_rx_buffer_desc *sbd, *dbd;
6180 sbd = &spr->rx_std[si];
6181 dbd = &dpr->rx_std[di];
6182 dbd->addr_hi = sbd->addr_hi;
6183 dbd->addr_lo = sbd->addr_lo;
6184 }
6185
2c49a44d
MC
6186 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6187 tp->rx_std_ring_mask;
6188 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6189 tp->rx_std_ring_mask;
b196c7e4
MC
6190 }
6191
6192 while (1) {
6193 src_prod_idx = spr->rx_jmb_prod_idx;
6194
6195 /* Make sure updates to the rx_jmb_buffers[] entries and
6196 * the jumbo producer index are seen in the correct order.
6197 */
6198 smp_rmb();
6199
6200 if (spr->rx_jmb_cons_idx == src_prod_idx)
6201 break;
6202
6203 if (spr->rx_jmb_cons_idx < src_prod_idx)
6204 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6205 else
2c49a44d
MC
6206 cpycnt = tp->rx_jmb_ring_mask + 1 -
6207 spr->rx_jmb_cons_idx;
b196c7e4
MC
6208
6209 cpycnt = min(cpycnt,
2c49a44d 6210 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6211
6212 si = spr->rx_jmb_cons_idx;
6213 di = dpr->rx_jmb_prod_idx;
6214
e92967bf 6215 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6216 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6217 cpycnt = i - di;
f89f38b8 6218 err = -ENOSPC;
e92967bf
MC
6219 break;
6220 }
6221 }
6222
6223 if (!cpycnt)
6224 break;
6225
6226 /* Ensure that updates to the rx_jmb_buffers ring and the
6227 * shadowed hardware producer ring from tg3_recycle_skb() are
6228 * ordered correctly WRT the skb check above.
6229 */
6230 smp_rmb();
6231
b196c7e4
MC
6232 memcpy(&dpr->rx_jmb_buffers[di],
6233 &spr->rx_jmb_buffers[si],
6234 cpycnt * sizeof(struct ring_info));
6235
6236 for (i = 0; i < cpycnt; i++, di++, si++) {
6237 struct tg3_rx_buffer_desc *sbd, *dbd;
6238 sbd = &spr->rx_jmb[si].std;
6239 dbd = &dpr->rx_jmb[di].std;
6240 dbd->addr_hi = sbd->addr_hi;
6241 dbd->addr_lo = sbd->addr_lo;
6242 }
6243
2c49a44d
MC
6244 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6245 tp->rx_jmb_ring_mask;
6246 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6247 tp->rx_jmb_ring_mask;
b196c7e4 6248 }
f89f38b8
MC
6249
6250 return err;
b196c7e4
MC
6251}
6252
35f2d7d0
MC
6253static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6254{
6255 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6256
6257 /* run TX completion thread */
f3f3f27e 6258 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 6259 tg3_tx(tnapi);
63c3a66f 6260 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 6261 return work_done;
1da177e4
LT
6262 }
6263
f891ea16
MC
6264 if (!tnapi->rx_rcb_prod_idx)
6265 return work_done;
6266
1da177e4
LT
6267 /* run RX thread, within the bounds set by NAPI.
6268 * All RX "locking" is done by ensuring outside
bea3348e 6269 * code synchronizes with tg3->napi.poll()
1da177e4 6270 */
8d9d7cfc 6271 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 6272 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 6273
63c3a66f 6274 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 6275 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 6276 int i, err = 0;
e4af1af9
MC
6277 u32 std_prod_idx = dpr->rx_std_prod_idx;
6278 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 6279
7ae52890 6280 tp->rx_refill = false;
9102426a 6281 for (i = 1; i <= tp->rxq_cnt; i++)
f89f38b8 6282 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 6283 &tp->napi[i].prodring);
b196c7e4
MC
6284
6285 wmb();
6286
e4af1af9
MC
6287 if (std_prod_idx != dpr->rx_std_prod_idx)
6288 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6289 dpr->rx_std_prod_idx);
b196c7e4 6290
e4af1af9
MC
6291 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
6292 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6293 dpr->rx_jmb_prod_idx);
b196c7e4
MC
6294
6295 mmiowb();
f89f38b8
MC
6296
6297 if (err)
6298 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
6299 }
6300
6f535763
DM
6301 return work_done;
6302}
6303
db219973
MC
6304static inline void tg3_reset_task_schedule(struct tg3 *tp)
6305{
6306 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
6307 schedule_work(&tp->reset_task);
6308}
6309
6310static inline void tg3_reset_task_cancel(struct tg3 *tp)
6311{
6312 cancel_work_sync(&tp->reset_task);
6313 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 6314 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
6315}
6316
35f2d7d0
MC
6317static int tg3_poll_msix(struct napi_struct *napi, int budget)
6318{
6319 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6320 struct tg3 *tp = tnapi->tp;
6321 int work_done = 0;
6322 struct tg3_hw_status *sblk = tnapi->hw_status;
6323
6324 while (1) {
6325 work_done = tg3_poll_work(tnapi, work_done, budget);
6326
63c3a66f 6327 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
6328 goto tx_recovery;
6329
6330 if (unlikely(work_done >= budget))
6331 break;
6332
c6cdf436 6333 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
6334 * to tell the hw how much work has been processed,
6335 * so we must read it before checking for more work.
6336 */
6337 tnapi->last_tag = sblk->status_tag;
6338 tnapi->last_irq_tag = tnapi->last_tag;
6339 rmb();
6340
6341 /* check for RX/TX work to do */
6d40db7b
MC
6342 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
6343 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7ae52890
MC
6344
6345 /* This test here is not race free, but will reduce
6346 * the number of interrupts by looping again.
6347 */
6348 if (tnapi == &tp->napi[1] && tp->rx_refill)
6349 continue;
6350
35f2d7d0
MC
6351 napi_complete(napi);
6352 /* Reenable interrupts. */
6353 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7ae52890
MC
6354
6355 /* This test here is synchronized by napi_schedule()
6356 * and napi_complete() to close the race condition.
6357 */
6358 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
6359 tw32(HOSTCC_MODE, tp->coalesce_mode |
6360 HOSTCC_MODE_ENABLE |
6361 tnapi->coal_now);
6362 }
35f2d7d0
MC
6363 mmiowb();
6364 break;
6365 }
6366 }
6367
6368 return work_done;
6369
6370tx_recovery:
6371 /* work_done is guaranteed to be less than budget. */
6372 napi_complete(napi);
db219973 6373 tg3_reset_task_schedule(tp);
35f2d7d0
MC
6374 return work_done;
6375}
6376
e64de4e6
MC
6377static void tg3_process_error(struct tg3 *tp)
6378{
6379 u32 val;
6380 bool real_error = false;
6381
63c3a66f 6382 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
6383 return;
6384
6385 /* Check Flow Attention register */
6386 val = tr32(HOSTCC_FLOW_ATTN);
6387 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
6388 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
6389 real_error = true;
6390 }
6391
6392 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
6393 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
6394 real_error = true;
6395 }
6396
6397 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6398 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6399 real_error = true;
6400 }
6401
6402 if (!real_error)
6403 return;
6404
6405 tg3_dump_state(tp);
6406
63c3a66f 6407 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6408 tg3_reset_task_schedule(tp);
e64de4e6
MC
6409}
6410
6f535763
DM
6411static int tg3_poll(struct napi_struct *napi, int budget)
6412{
8ef0442f
MC
6413 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6414 struct tg3 *tp = tnapi->tp;
6f535763 6415 int work_done = 0;
898a56f8 6416 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6417
6418 while (1) {
e64de4e6
MC
6419 if (sblk->status & SD_STATUS_ERROR)
6420 tg3_process_error(tp);
6421
35f2d7d0
MC
6422 tg3_poll_link(tp);
6423
17375d25 6424 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6425
63c3a66f 6426 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6427 goto tx_recovery;
6428
6429 if (unlikely(work_done >= budget))
6430 break;
6431
63c3a66f 6432 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6433 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6434 * to tell the hw how much work has been processed,
6435 * so we must read it before checking for more work.
6436 */
898a56f8
MC
6437 tnapi->last_tag = sblk->status_tag;
6438 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6439 rmb();
6440 } else
6441 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6442
17375d25 6443 if (likely(!tg3_has_work(tnapi))) {
288379f0 6444 napi_complete(napi);
17375d25 6445 tg3_int_reenable(tnapi);
6f535763
DM
6446 break;
6447 }
1da177e4
LT
6448 }
6449
bea3348e 6450 return work_done;
6f535763
DM
6451
6452tx_recovery:
4fd7ab59 6453 /* work_done is guaranteed to be less than budget. */
288379f0 6454 napi_complete(napi);
db219973 6455 tg3_reset_task_schedule(tp);
4fd7ab59 6456 return work_done;
1da177e4
LT
6457}
6458
66cfd1bd
MC
6459static void tg3_napi_disable(struct tg3 *tp)
6460{
6461 int i;
6462
6463 for (i = tp->irq_cnt - 1; i >= 0; i--)
6464 napi_disable(&tp->napi[i].napi);
6465}
6466
6467static void tg3_napi_enable(struct tg3 *tp)
6468{
6469 int i;
6470
6471 for (i = 0; i < tp->irq_cnt; i++)
6472 napi_enable(&tp->napi[i].napi);
6473}
6474
6475static void tg3_napi_init(struct tg3 *tp)
6476{
6477 int i;
6478
6479 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6480 for (i = 1; i < tp->irq_cnt; i++)
6481 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6482}
6483
6484static void tg3_napi_fini(struct tg3 *tp)
6485{
6486 int i;
6487
6488 for (i = 0; i < tp->irq_cnt; i++)
6489 netif_napi_del(&tp->napi[i].napi);
6490}
6491
6492static inline void tg3_netif_stop(struct tg3 *tp)
6493{
6494 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6495 tg3_napi_disable(tp);
6496 netif_tx_disable(tp->dev);
6497}
6498
6499static inline void tg3_netif_start(struct tg3 *tp)
6500{
6501 /* NOTE: unconditional netif_tx_wake_all_queues is only
6502 * appropriate so long as all callers are assured to
6503 * have free tx slots (such as after tg3_init_hw)
6504 */
6505 netif_tx_wake_all_queues(tp->dev);
6506
6507 tg3_napi_enable(tp);
6508 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6509 tg3_enable_ints(tp);
6510}
6511
f47c11ee
DM
6512static void tg3_irq_quiesce(struct tg3 *tp)
6513{
4f125f42
MC
6514 int i;
6515
f47c11ee
DM
6516 BUG_ON(tp->irq_sync);
6517
6518 tp->irq_sync = 1;
6519 smp_mb();
6520
4f125f42
MC
6521 for (i = 0; i < tp->irq_cnt; i++)
6522 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6523}
6524
f47c11ee
DM
6525/* Fully shutdown all tg3 driver activity elsewhere in the system.
6526 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6527 * with as well. Most of the time, this is not necessary except when
6528 * shutting down the device.
6529 */
6530static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6531{
46966545 6532 spin_lock_bh(&tp->lock);
f47c11ee
DM
6533 if (irq_sync)
6534 tg3_irq_quiesce(tp);
f47c11ee
DM
6535}
6536
6537static inline void tg3_full_unlock(struct tg3 *tp)
6538{
f47c11ee
DM
6539 spin_unlock_bh(&tp->lock);
6540}
6541
fcfa0a32
MC
6542/* One-shot MSI handler - Chip automatically disables interrupt
6543 * after sending MSI so driver doesn't have to do it.
6544 */
7d12e780 6545static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6546{
09943a18
MC
6547 struct tg3_napi *tnapi = dev_id;
6548 struct tg3 *tp = tnapi->tp;
fcfa0a32 6549
898a56f8 6550 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6551 if (tnapi->rx_rcb)
6552 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6553
6554 if (likely(!tg3_irq_sync(tp)))
09943a18 6555 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6556
6557 return IRQ_HANDLED;
6558}
6559
88b06bc2
MC
6560/* MSI ISR - No need to check for interrupt sharing and no need to
6561 * flush status block and interrupt mailbox. PCI ordering rules
6562 * guarantee that MSI will arrive after the status block.
6563 */
7d12e780 6564static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6565{
09943a18
MC
6566 struct tg3_napi *tnapi = dev_id;
6567 struct tg3 *tp = tnapi->tp;
88b06bc2 6568
898a56f8 6569 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6570 if (tnapi->rx_rcb)
6571 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6572 /*
fac9b83e 6573 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6574 * chip-internal interrupt pending events.
fac9b83e 6575 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6576 * NIC to stop sending us irqs, engaging "in-intr-handler"
6577 * event coalescing.
6578 */
5b39de91 6579 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6580 if (likely(!tg3_irq_sync(tp)))
09943a18 6581 napi_schedule(&tnapi->napi);
61487480 6582
88b06bc2
MC
6583 return IRQ_RETVAL(1);
6584}
6585
7d12e780 6586static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6587{
09943a18
MC
6588 struct tg3_napi *tnapi = dev_id;
6589 struct tg3 *tp = tnapi->tp;
898a56f8 6590 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6591 unsigned int handled = 1;
6592
1da177e4
LT
6593 /* In INTx mode, it is possible for the interrupt to arrive at
6594 * the CPU before the status block posted prior to the interrupt.
6595 * Reading the PCI State register will confirm whether the
6596 * interrupt is ours and will flush the status block.
6597 */
d18edcb2 6598 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6599 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6600 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6601 handled = 0;
f47c11ee 6602 goto out;
fac9b83e 6603 }
d18edcb2
MC
6604 }
6605
6606 /*
6607 * Writing any value to intr-mbox-0 clears PCI INTA# and
6608 * chip-internal interrupt pending events.
6609 * Writing non-zero to intr-mbox-0 additional tells the
6610 * NIC to stop sending us irqs, engaging "in-intr-handler"
6611 * event coalescing.
c04cb347
MC
6612 *
6613 * Flush the mailbox to de-assert the IRQ immediately to prevent
6614 * spurious interrupts. The flush impacts performance but
6615 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6616 */
c04cb347 6617 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6618 if (tg3_irq_sync(tp))
6619 goto out;
6620 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6621 if (likely(tg3_has_work(tnapi))) {
72334482 6622 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6623 napi_schedule(&tnapi->napi);
d18edcb2
MC
6624 } else {
6625 /* No work, shared interrupt perhaps? re-enable
6626 * interrupts, and flush that PCI write
6627 */
6628 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6629 0x00000000);
fac9b83e 6630 }
f47c11ee 6631out:
fac9b83e
DM
6632 return IRQ_RETVAL(handled);
6633}
6634
7d12e780 6635static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6636{
09943a18
MC
6637 struct tg3_napi *tnapi = dev_id;
6638 struct tg3 *tp = tnapi->tp;
898a56f8 6639 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6640 unsigned int handled = 1;
6641
fac9b83e
DM
6642 /* In INTx mode, it is possible for the interrupt to arrive at
6643 * the CPU before the status block posted prior to the interrupt.
6644 * Reading the PCI State register will confirm whether the
6645 * interrupt is ours and will flush the status block.
6646 */
898a56f8 6647 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6648 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6649 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6650 handled = 0;
f47c11ee 6651 goto out;
1da177e4 6652 }
d18edcb2
MC
6653 }
6654
6655 /*
6656 * writing any value to intr-mbox-0 clears PCI INTA# and
6657 * chip-internal interrupt pending events.
6658 * writing non-zero to intr-mbox-0 additional tells the
6659 * NIC to stop sending us irqs, engaging "in-intr-handler"
6660 * event coalescing.
c04cb347
MC
6661 *
6662 * Flush the mailbox to de-assert the IRQ immediately to prevent
6663 * spurious interrupts. The flush impacts performance but
6664 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6665 */
c04cb347 6666 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6667
6668 /*
6669 * In a shared interrupt configuration, sometimes other devices'
6670 * interrupts will scream. We record the current status tag here
6671 * so that the above check can report that the screaming interrupts
6672 * are unhandled. Eventually they will be silenced.
6673 */
898a56f8 6674 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6675
d18edcb2
MC
6676 if (tg3_irq_sync(tp))
6677 goto out;
624f8e50 6678
72334482 6679 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6680
09943a18 6681 napi_schedule(&tnapi->napi);
624f8e50 6682
f47c11ee 6683out:
1da177e4
LT
6684 return IRQ_RETVAL(handled);
6685}
6686
7938109f 6687/* ISR for interrupt test */
7d12e780 6688static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6689{
09943a18
MC
6690 struct tg3_napi *tnapi = dev_id;
6691 struct tg3 *tp = tnapi->tp;
898a56f8 6692 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6693
f9804ddb
MC
6694 if ((sblk->status & SD_STATUS_UPDATED) ||
6695 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6696 tg3_disable_ints(tp);
7938109f
MC
6697 return IRQ_RETVAL(1);
6698 }
6699 return IRQ_RETVAL(0);
6700}
6701
1da177e4
LT
6702#ifdef CONFIG_NET_POLL_CONTROLLER
6703static void tg3_poll_controller(struct net_device *dev)
6704{
4f125f42 6705 int i;
88b06bc2
MC
6706 struct tg3 *tp = netdev_priv(dev);
6707
4f125f42 6708 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6709 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6710}
6711#endif
6712
1da177e4
LT
6713static void tg3_tx_timeout(struct net_device *dev)
6714{
6715 struct tg3 *tp = netdev_priv(dev);
6716
b0408751 6717 if (netif_msg_tx_err(tp)) {
05dbe005 6718 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6719 tg3_dump_state(tp);
b0408751 6720 }
1da177e4 6721
db219973 6722 tg3_reset_task_schedule(tp);
1da177e4
LT
6723}
6724
c58ec932
MC
6725/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6726static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6727{
6728 u32 base = (u32) mapping & 0xffffffff;
6729
807540ba 6730 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6731}
6732
72f2afb8
MC
6733/* Test for DMA addresses > 40-bit */
6734static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6735 int len)
6736{
6737#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6738 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6739 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6740 return 0;
6741#else
6742 return 0;
6743#endif
6744}
6745
d1a3b737 6746static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6747 dma_addr_t mapping, u32 len, u32 flags,
6748 u32 mss, u32 vlan)
2ffcc981 6749{
92cd3a17
MC
6750 txbd->addr_hi = ((u64) mapping >> 32);
6751 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6752 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6753 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6754}
1da177e4 6755
84b67b27 6756static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6757 dma_addr_t map, u32 len, u32 flags,
6758 u32 mss, u32 vlan)
6759{
6760 struct tg3 *tp = tnapi->tp;
6761 bool hwbug = false;
6762
6763 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 6764 hwbug = true;
d1a3b737
MC
6765
6766 if (tg3_4g_overflow_test(map, len))
3db1cd5c 6767 hwbug = true;
d1a3b737
MC
6768
6769 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 6770 hwbug = true;
d1a3b737 6771
a4cb428d 6772 if (tp->dma_limit) {
b9e45482 6773 u32 prvidx = *entry;
e31aa987 6774 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
6775 while (len > tp->dma_limit && *budget) {
6776 u32 frag_len = tp->dma_limit;
6777 len -= tp->dma_limit;
e31aa987 6778
b9e45482
MC
6779 /* Avoid the 8byte DMA problem */
6780 if (len <= 8) {
a4cb428d
MC
6781 len += tp->dma_limit / 2;
6782 frag_len = tp->dma_limit / 2;
e31aa987
MC
6783 }
6784
b9e45482
MC
6785 tnapi->tx_buffers[*entry].fragmented = true;
6786
6787 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6788 frag_len, tmp_flag, mss, vlan);
6789 *budget -= 1;
6790 prvidx = *entry;
6791 *entry = NEXT_TX(*entry);
6792
e31aa987
MC
6793 map += frag_len;
6794 }
6795
6796 if (len) {
6797 if (*budget) {
6798 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6799 len, flags, mss, vlan);
b9e45482 6800 *budget -= 1;
e31aa987
MC
6801 *entry = NEXT_TX(*entry);
6802 } else {
3db1cd5c 6803 hwbug = true;
b9e45482 6804 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6805 }
6806 }
6807 } else {
84b67b27
MC
6808 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6809 len, flags, mss, vlan);
e31aa987
MC
6810 *entry = NEXT_TX(*entry);
6811 }
d1a3b737
MC
6812
6813 return hwbug;
6814}
6815
0d681b27 6816static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6817{
6818 int i;
0d681b27 6819 struct sk_buff *skb;
df8944cf 6820 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6821
0d681b27
MC
6822 skb = txb->skb;
6823 txb->skb = NULL;
6824
432aa7ed
MC
6825 pci_unmap_single(tnapi->tp->pdev,
6826 dma_unmap_addr(txb, mapping),
6827 skb_headlen(skb),
6828 PCI_DMA_TODEVICE);
e01ee14d
MC
6829
6830 while (txb->fragmented) {
6831 txb->fragmented = false;
6832 entry = NEXT_TX(entry);
6833 txb = &tnapi->tx_buffers[entry];
6834 }
6835
ba1142e4 6836 for (i = 0; i <= last; i++) {
9e903e08 6837 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6838
6839 entry = NEXT_TX(entry);
6840 txb = &tnapi->tx_buffers[entry];
6841
6842 pci_unmap_page(tnapi->tp->pdev,
6843 dma_unmap_addr(txb, mapping),
9e903e08 6844 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6845
6846 while (txb->fragmented) {
6847 txb->fragmented = false;
6848 entry = NEXT_TX(entry);
6849 txb = &tnapi->tx_buffers[entry];
6850 }
432aa7ed
MC
6851 }
6852}
6853
72f2afb8 6854/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6855static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6856 struct sk_buff **pskb,
84b67b27 6857 u32 *entry, u32 *budget,
92cd3a17 6858 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6859{
24f4efd4 6860 struct tg3 *tp = tnapi->tp;
f7ff1987 6861 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6862 dma_addr_t new_addr = 0;
432aa7ed 6863 int ret = 0;
1da177e4 6864
41588ba1
MC
6865 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6866 new_skb = skb_copy(skb, GFP_ATOMIC);
6867 else {
6868 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6869
6870 new_skb = skb_copy_expand(skb,
6871 skb_headroom(skb) + more_headroom,
6872 skb_tailroom(skb), GFP_ATOMIC);
6873 }
6874
1da177e4 6875 if (!new_skb) {
c58ec932
MC
6876 ret = -1;
6877 } else {
6878 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6879 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6880 PCI_DMA_TODEVICE);
6881 /* Make sure the mapping succeeded */
6882 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6883 dev_kfree_skb(new_skb);
c58ec932 6884 ret = -1;
c58ec932 6885 } else {
b9e45482
MC
6886 u32 save_entry = *entry;
6887
92cd3a17
MC
6888 base_flags |= TXD_FLAG_END;
6889
84b67b27
MC
6890 tnapi->tx_buffers[*entry].skb = new_skb;
6891 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6892 mapping, new_addr);
6893
84b67b27 6894 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6895 new_skb->len, base_flags,
6896 mss, vlan)) {
ba1142e4 6897 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6898 dev_kfree_skb(new_skb);
6899 ret = -1;
6900 }
f4188d8a 6901 }
1da177e4
LT
6902 }
6903
6904 dev_kfree_skb(skb);
f7ff1987 6905 *pskb = new_skb;
c58ec932 6906 return ret;
1da177e4
LT
6907}
6908
2ffcc981 6909static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6910
6911/* Use GSO to workaround a rare TSO bug that may be triggered when the
6912 * TSO header is greater than 80 bytes.
6913 */
6914static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6915{
6916 struct sk_buff *segs, *nskb;
f3f3f27e 6917 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6918
6919 /* Estimate the number of fragments in the worst case */
f3f3f27e 6920 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6921 netif_stop_queue(tp->dev);
f65aac16
MC
6922
6923 /* netif_tx_stop_queue() must be done before checking
6924 * checking tx index in tg3_tx_avail() below, because in
6925 * tg3_tx(), we update tx index before checking for
6926 * netif_tx_queue_stopped().
6927 */
6928 smp_mb();
f3f3f27e 6929 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6930 return NETDEV_TX_BUSY;
6931
6932 netif_wake_queue(tp->dev);
52c0fd83
MC
6933 }
6934
6935 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6936 if (IS_ERR(segs))
52c0fd83
MC
6937 goto tg3_tso_bug_end;
6938
6939 do {
6940 nskb = segs;
6941 segs = segs->next;
6942 nskb->next = NULL;
2ffcc981 6943 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6944 } while (segs);
6945
6946tg3_tso_bug_end:
6947 dev_kfree_skb(skb);
6948
6949 return NETDEV_TX_OK;
6950}
52c0fd83 6951
5a6f3074 6952/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6953 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6954 */
2ffcc981 6955static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6956{
6957 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6958 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6959 u32 budget;
432aa7ed 6960 int i = -1, would_hit_hwbug;
90079ce8 6961 dma_addr_t mapping;
24f4efd4
MC
6962 struct tg3_napi *tnapi;
6963 struct netdev_queue *txq;
432aa7ed 6964 unsigned int last;
f4188d8a 6965
24f4efd4
MC
6966 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6967 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6968 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6969 tnapi++;
1da177e4 6970
84b67b27
MC
6971 budget = tg3_tx_avail(tnapi);
6972
00b70504 6973 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6974 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6975 * interrupt. Furthermore, IRQ processing runs lockless so we have
6976 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6977 */
84b67b27 6978 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6979 if (!netif_tx_queue_stopped(txq)) {
6980 netif_tx_stop_queue(txq);
1f064a87
SH
6981
6982 /* This is a hard error, log it. */
5129c3a3
MC
6983 netdev_err(dev,
6984 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6985 }
1da177e4
LT
6986 return NETDEV_TX_BUSY;
6987 }
6988
f3f3f27e 6989 entry = tnapi->tx_prod;
1da177e4 6990 base_flags = 0;
84fa7933 6991 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6992 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6993
be98da6a
MC
6994 mss = skb_shinfo(skb)->gso_size;
6995 if (mss) {
eddc9ec5 6996 struct iphdr *iph;
34195c3d 6997 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6998
6999 if (skb_header_cloned(skb) &&
48855432
ED
7000 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7001 goto drop;
1da177e4 7002
34195c3d 7003 iph = ip_hdr(skb);
ab6a5bb6 7004 tcp_opt_len = tcp_optlen(skb);
1da177e4 7005
a5a11955 7006 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 7007
a5a11955 7008 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
7009 iph->check = 0;
7010 iph->tot_len = htons(mss + hdr_len);
7011 }
7012
52c0fd83 7013 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 7014 tg3_flag(tp, TSO_BUG))
de6f31eb 7015 return tg3_tso_bug(tp, skb);
52c0fd83 7016
1da177e4
LT
7017 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7018 TXD_FLAG_CPU_POST_DMA);
7019
63c3a66f
JP
7020 if (tg3_flag(tp, HW_TSO_1) ||
7021 tg3_flag(tp, HW_TSO_2) ||
7022 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 7023 tcp_hdr(skb)->check = 0;
1da177e4 7024 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
7025 } else
7026 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
7027 iph->daddr, 0,
7028 IPPROTO_TCP,
7029 0);
1da177e4 7030
63c3a66f 7031 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
7032 mss |= (hdr_len & 0xc) << 12;
7033 if (hdr_len & 0x10)
7034 base_flags |= 0x00000010;
7035 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 7036 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 7037 mss |= hdr_len << 9;
63c3a66f 7038 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 7039 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 7040 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7041 int tsflags;
7042
eddc9ec5 7043 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7044 mss |= (tsflags << 11);
7045 }
7046 } else {
eddc9ec5 7047 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7048 int tsflags;
7049
eddc9ec5 7050 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7051 base_flags |= tsflags << 12;
7052 }
7053 }
7054 }
bf933c80 7055
93a700a9
MC
7056 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
7057 !mss && skb->len > VLAN_ETH_FRAME_LEN)
7058 base_flags |= TXD_FLAG_JMB_PKT;
7059
92cd3a17
MC
7060 if (vlan_tx_tag_present(skb)) {
7061 base_flags |= TXD_FLAG_VLAN;
7062 vlan = vlan_tx_tag_get(skb);
7063 }
1da177e4 7064
f4188d8a
AD
7065 len = skb_headlen(skb);
7066
7067 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
7068 if (pci_dma_mapping_error(tp->pdev, mapping))
7069 goto drop;
7070
90079ce8 7071
f3f3f27e 7072 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 7073 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
7074
7075 would_hit_hwbug = 0;
7076
63c3a66f 7077 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 7078 would_hit_hwbug = 1;
1da177e4 7079
84b67b27 7080 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 7081 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 7082 mss, vlan)) {
d1a3b737 7083 would_hit_hwbug = 1;
ba1142e4 7084 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
7085 u32 tmp_mss = mss;
7086
7087 if (!tg3_flag(tp, HW_TSO_1) &&
7088 !tg3_flag(tp, HW_TSO_2) &&
7089 !tg3_flag(tp, HW_TSO_3))
7090 tmp_mss = 0;
7091
c5665a53
MC
7092 /* Now loop through additional data
7093 * fragments, and queue them.
7094 */
1da177e4
LT
7095 last = skb_shinfo(skb)->nr_frags - 1;
7096 for (i = 0; i <= last; i++) {
7097 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
7098
9e903e08 7099 len = skb_frag_size(frag);
dc234d0b 7100 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 7101 len, DMA_TO_DEVICE);
1da177e4 7102
f3f3f27e 7103 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 7104 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 7105 mapping);
5d6bcdfe 7106 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 7107 goto dma_error;
1da177e4 7108
b9e45482
MC
7109 if (!budget ||
7110 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
7111 len, base_flags |
7112 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 7113 tmp_mss, vlan)) {
72f2afb8 7114 would_hit_hwbug = 1;
b9e45482
MC
7115 break;
7116 }
1da177e4
LT
7117 }
7118 }
7119
7120 if (would_hit_hwbug) {
0d681b27 7121 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
7122
7123 /* If the workaround fails due to memory/mapping
7124 * failure, silently drop this packet.
7125 */
84b67b27
MC
7126 entry = tnapi->tx_prod;
7127 budget = tg3_tx_avail(tnapi);
f7ff1987 7128 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 7129 base_flags, mss, vlan))
48855432 7130 goto drop_nofree;
1da177e4
LT
7131 }
7132
d515b450 7133 skb_tx_timestamp(skb);
5cb917bc 7134 netdev_tx_sent_queue(txq, skb->len);
d515b450 7135
6541b806
MC
7136 /* Sync BD data before updating mailbox */
7137 wmb();
7138
1da177e4 7139 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 7140 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 7141
f3f3f27e
MC
7142 tnapi->tx_prod = entry;
7143 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 7144 netif_tx_stop_queue(txq);
f65aac16
MC
7145
7146 /* netif_tx_stop_queue() must be done before checking
7147 * checking tx index in tg3_tx_avail() below, because in
7148 * tg3_tx(), we update tx index before checking for
7149 * netif_tx_queue_stopped().
7150 */
7151 smp_mb();
f3f3f27e 7152 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 7153 netif_tx_wake_queue(txq);
51b91468 7154 }
1da177e4 7155
cdd0db05 7156 mmiowb();
1da177e4 7157 return NETDEV_TX_OK;
f4188d8a
AD
7158
7159dma_error:
ba1142e4 7160 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 7161 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7162drop:
7163 dev_kfree_skb(skb);
7164drop_nofree:
7165 tp->tx_dropped++;
f4188d8a 7166 return NETDEV_TX_OK;
1da177e4
LT
7167}
7168
6e01b20b
MC
7169static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7170{
7171 if (enable) {
7172 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7173 MAC_MODE_PORT_MODE_MASK);
7174
7175 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7176
7177 if (!tg3_flag(tp, 5705_PLUS))
7178 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7179
7180 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7181 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7182 else
7183 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7184 } else {
7185 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7186
7187 if (tg3_flag(tp, 5705_PLUS) ||
7188 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
7189 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
7190 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7191 }
7192
7193 tw32(MAC_MODE, tp->mac_mode);
7194 udelay(40);
7195}
7196
941ec90f 7197static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7198{
941ec90f 7199 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7200
7201 tg3_phy_toggle_apd(tp, false);
7202 tg3_phy_toggle_automdix(tp, 0);
7203
941ec90f
MC
7204 if (extlpbk && tg3_phy_set_extloopbk(tp))
7205 return -EIO;
7206
7207 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7208 switch (speed) {
7209 case SPEED_10:
7210 break;
7211 case SPEED_100:
7212 bmcr |= BMCR_SPEED100;
7213 break;
7214 case SPEED_1000:
7215 default:
7216 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7217 speed = SPEED_100;
7218 bmcr |= BMCR_SPEED100;
7219 } else {
7220 speed = SPEED_1000;
7221 bmcr |= BMCR_SPEED1000;
7222 }
7223 }
7224
941ec90f
MC
7225 if (extlpbk) {
7226 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
7227 tg3_readphy(tp, MII_CTRL1000, &val);
7228 val |= CTL1000_AS_MASTER |
7229 CTL1000_ENABLE_MASTER;
7230 tg3_writephy(tp, MII_CTRL1000, val);
7231 } else {
7232 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
7233 MII_TG3_FET_PTEST_TRIM_2;
7234 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
7235 }
7236 } else
7237 bmcr |= BMCR_LOOPBACK;
7238
5e5a7f37
MC
7239 tg3_writephy(tp, MII_BMCR, bmcr);
7240
7241 /* The write needs to be flushed for the FETs */
7242 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7243 tg3_readphy(tp, MII_BMCR, &bmcr);
7244
7245 udelay(40);
7246
7247 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
7248 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 7249 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
7250 MII_TG3_FET_PTEST_FRC_TX_LINK |
7251 MII_TG3_FET_PTEST_FRC_TX_LOCK);
7252
7253 /* The write needs to be flushed for the AC131 */
7254 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
7255 }
7256
7257 /* Reset to prevent losing 1st rx packet intermittently */
7258 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
7259 tg3_flag(tp, 5780_CLASS)) {
7260 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7261 udelay(10);
7262 tw32_f(MAC_RX_MODE, tp->rx_mode);
7263 }
7264
7265 mac_mode = tp->mac_mode &
7266 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
7267 if (speed == SPEED_1000)
7268 mac_mode |= MAC_MODE_PORT_MODE_GMII;
7269 else
7270 mac_mode |= MAC_MODE_PORT_MODE_MII;
7271
7272 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
7273 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
7274
7275 if (masked_phy_id == TG3_PHY_ID_BCM5401)
7276 mac_mode &= ~MAC_MODE_LINK_POLARITY;
7277 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
7278 mac_mode |= MAC_MODE_LINK_POLARITY;
7279
7280 tg3_writephy(tp, MII_TG3_EXT_CTRL,
7281 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
7282 }
7283
7284 tw32(MAC_MODE, mac_mode);
7285 udelay(40);
941ec90f
MC
7286
7287 return 0;
5e5a7f37
MC
7288}
7289
c8f44aff 7290static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
7291{
7292 struct tg3 *tp = netdev_priv(dev);
7293
7294 if (features & NETIF_F_LOOPBACK) {
7295 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
7296 return;
7297
06c03c02 7298 spin_lock_bh(&tp->lock);
6e01b20b 7299 tg3_mac_loopback(tp, true);
06c03c02
MB
7300 netif_carrier_on(tp->dev);
7301 spin_unlock_bh(&tp->lock);
7302 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
7303 } else {
7304 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
7305 return;
7306
06c03c02 7307 spin_lock_bh(&tp->lock);
6e01b20b 7308 tg3_mac_loopback(tp, false);
06c03c02
MB
7309 /* Force link status check */
7310 tg3_setup_phy(tp, 1);
7311 spin_unlock_bh(&tp->lock);
7312 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
7313 }
7314}
7315
c8f44aff
MM
7316static netdev_features_t tg3_fix_features(struct net_device *dev,
7317 netdev_features_t features)
dc668910
MM
7318{
7319 struct tg3 *tp = netdev_priv(dev);
7320
63c3a66f 7321 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
7322 features &= ~NETIF_F_ALL_TSO;
7323
7324 return features;
7325}
7326
c8f44aff 7327static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7328{
c8f44aff 7329 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7330
7331 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7332 tg3_set_loopback(dev, features);
7333
7334 return 0;
7335}
7336
21f581a5
MC
7337static void tg3_rx_prodring_free(struct tg3 *tp,
7338 struct tg3_rx_prodring_set *tpr)
1da177e4 7339{
1da177e4
LT
7340 int i;
7341
8fea32b9 7342 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7343 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7344 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7345 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7346 tp->rx_pkt_map_sz);
7347
63c3a66f 7348 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7349 for (i = tpr->rx_jmb_cons_idx;
7350 i != tpr->rx_jmb_prod_idx;
2c49a44d 7351 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7352 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7353 TG3_RX_JMB_MAP_SZ);
7354 }
7355 }
7356
2b2cdb65 7357 return;
b196c7e4 7358 }
1da177e4 7359
2c49a44d 7360 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7361 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7362 tp->rx_pkt_map_sz);
1da177e4 7363
63c3a66f 7364 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7365 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7366 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7367 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7368 }
7369}
7370
c6cdf436 7371/* Initialize rx rings for packet processing.
1da177e4
LT
7372 *
7373 * The chip has been shut down and the driver detached from
7374 * the networking, so no interrupts or new tx packets will
7375 * end up in the driver. tp->{tx,}lock are held and thus
7376 * we may not sleep.
7377 */
21f581a5
MC
7378static int tg3_rx_prodring_alloc(struct tg3 *tp,
7379 struct tg3_rx_prodring_set *tpr)
1da177e4 7380{
287be12e 7381 u32 i, rx_pkt_dma_sz;
1da177e4 7382
b196c7e4
MC
7383 tpr->rx_std_cons_idx = 0;
7384 tpr->rx_std_prod_idx = 0;
7385 tpr->rx_jmb_cons_idx = 0;
7386 tpr->rx_jmb_prod_idx = 0;
7387
8fea32b9 7388 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7389 memset(&tpr->rx_std_buffers[0], 0,
7390 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7391 if (tpr->rx_jmb_buffers)
2b2cdb65 7392 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7393 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7394 goto done;
7395 }
7396
1da177e4 7397 /* Zero out all descriptors. */
2c49a44d 7398 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7399
287be12e 7400 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7401 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7402 tp->dev->mtu > ETH_DATA_LEN)
7403 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7404 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7405
1da177e4
LT
7406 /* Initialize invariants of the rings, we only set this
7407 * stuff once. This works because the card does not
7408 * write into the rx buffer posting rings.
7409 */
2c49a44d 7410 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7411 struct tg3_rx_buffer_desc *rxd;
7412
21f581a5 7413 rxd = &tpr->rx_std[i];
287be12e 7414 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7415 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7416 rxd->opaque = (RXD_OPAQUE_RING_STD |
7417 (i << RXD_OPAQUE_INDEX_SHIFT));
7418 }
7419
1da177e4
LT
7420 /* Now allocate fresh SKBs for each rx ring. */
7421 for (i = 0; i < tp->rx_pending; i++) {
8d4057a9
ED
7422 unsigned int frag_size;
7423
7424 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
7425 &frag_size) < 0) {
5129c3a3
MC
7426 netdev_warn(tp->dev,
7427 "Using a smaller RX standard ring. Only "
7428 "%d out of %d buffers were allocated "
7429 "successfully\n", i, tp->rx_pending);
32d8c572 7430 if (i == 0)
cf7a7298 7431 goto initfail;
32d8c572 7432 tp->rx_pending = i;
1da177e4 7433 break;
32d8c572 7434 }
1da177e4
LT
7435 }
7436
63c3a66f 7437 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7438 goto done;
7439
2c49a44d 7440 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7441
63c3a66f 7442 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7443 goto done;
cf7a7298 7444
2c49a44d 7445 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7446 struct tg3_rx_buffer_desc *rxd;
7447
7448 rxd = &tpr->rx_jmb[i].std;
7449 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7450 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7451 RXD_FLAG_JUMBO;
7452 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7453 (i << RXD_OPAQUE_INDEX_SHIFT));
7454 }
7455
7456 for (i = 0; i < tp->rx_jumbo_pending; i++) {
8d4057a9
ED
7457 unsigned int frag_size;
7458
7459 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
7460 &frag_size) < 0) {
5129c3a3
MC
7461 netdev_warn(tp->dev,
7462 "Using a smaller RX jumbo ring. Only %d "
7463 "out of %d buffers were allocated "
7464 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7465 if (i == 0)
7466 goto initfail;
7467 tp->rx_jumbo_pending = i;
7468 break;
1da177e4
LT
7469 }
7470 }
cf7a7298
MC
7471
7472done:
32d8c572 7473 return 0;
cf7a7298
MC
7474
7475initfail:
21f581a5 7476 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7477 return -ENOMEM;
1da177e4
LT
7478}
7479
21f581a5
MC
7480static void tg3_rx_prodring_fini(struct tg3 *tp,
7481 struct tg3_rx_prodring_set *tpr)
1da177e4 7482{
21f581a5
MC
7483 kfree(tpr->rx_std_buffers);
7484 tpr->rx_std_buffers = NULL;
7485 kfree(tpr->rx_jmb_buffers);
7486 tpr->rx_jmb_buffers = NULL;
7487 if (tpr->rx_std) {
4bae65c8
MC
7488 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7489 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7490 tpr->rx_std = NULL;
1da177e4 7491 }
21f581a5 7492 if (tpr->rx_jmb) {
4bae65c8
MC
7493 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7494 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7495 tpr->rx_jmb = NULL;
1da177e4 7496 }
cf7a7298
MC
7497}
7498
21f581a5
MC
7499static int tg3_rx_prodring_init(struct tg3 *tp,
7500 struct tg3_rx_prodring_set *tpr)
cf7a7298 7501{
2c49a44d
MC
7502 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7503 GFP_KERNEL);
21f581a5 7504 if (!tpr->rx_std_buffers)
cf7a7298
MC
7505 return -ENOMEM;
7506
4bae65c8
MC
7507 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7508 TG3_RX_STD_RING_BYTES(tp),
7509 &tpr->rx_std_mapping,
7510 GFP_KERNEL);
21f581a5 7511 if (!tpr->rx_std)
cf7a7298
MC
7512 goto err_out;
7513
63c3a66f 7514 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7515 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7516 GFP_KERNEL);
7517 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7518 goto err_out;
7519
4bae65c8
MC
7520 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7521 TG3_RX_JMB_RING_BYTES(tp),
7522 &tpr->rx_jmb_mapping,
7523 GFP_KERNEL);
21f581a5 7524 if (!tpr->rx_jmb)
cf7a7298
MC
7525 goto err_out;
7526 }
7527
7528 return 0;
7529
7530err_out:
21f581a5 7531 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7532 return -ENOMEM;
7533}
7534
7535/* Free up pending packets in all rx/tx rings.
7536 *
7537 * The chip has been shut down and the driver detached from
7538 * the networking, so no interrupts or new tx packets will
7539 * end up in the driver. tp->{tx,}lock is not held and we are not
7540 * in an interrupt context and thus may sleep.
7541 */
7542static void tg3_free_rings(struct tg3 *tp)
7543{
f77a6a8e 7544 int i, j;
cf7a7298 7545
f77a6a8e
MC
7546 for (j = 0; j < tp->irq_cnt; j++) {
7547 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7548
8fea32b9 7549 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7550
0c1d0e2b
MC
7551 if (!tnapi->tx_buffers)
7552 continue;
7553
0d681b27
MC
7554 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7555 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7556
0d681b27 7557 if (!skb)
f77a6a8e 7558 continue;
cf7a7298 7559
ba1142e4
MC
7560 tg3_tx_skb_unmap(tnapi, i,
7561 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7562
7563 dev_kfree_skb_any(skb);
7564 }
5cb917bc 7565 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
2b2cdb65 7566 }
cf7a7298
MC
7567}
7568
7569/* Initialize tx/rx rings for packet processing.
7570 *
7571 * The chip has been shut down and the driver detached from
7572 * the networking, so no interrupts or new tx packets will
7573 * end up in the driver. tp->{tx,}lock are held and thus
7574 * we may not sleep.
7575 */
7576static int tg3_init_rings(struct tg3 *tp)
7577{
f77a6a8e 7578 int i;
72334482 7579
cf7a7298
MC
7580 /* Free up all the SKBs. */
7581 tg3_free_rings(tp);
7582
f77a6a8e
MC
7583 for (i = 0; i < tp->irq_cnt; i++) {
7584 struct tg3_napi *tnapi = &tp->napi[i];
7585
7586 tnapi->last_tag = 0;
7587 tnapi->last_irq_tag = 0;
7588 tnapi->hw_status->status = 0;
7589 tnapi->hw_status->status_tag = 0;
7590 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7591
f77a6a8e
MC
7592 tnapi->tx_prod = 0;
7593 tnapi->tx_cons = 0;
0c1d0e2b
MC
7594 if (tnapi->tx_ring)
7595 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7596
7597 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7598 if (tnapi->rx_rcb)
7599 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7600
8fea32b9 7601 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7602 tg3_free_rings(tp);
2b2cdb65 7603 return -ENOMEM;
e4af1af9 7604 }
f77a6a8e 7605 }
72334482 7606
2b2cdb65 7607 return 0;
cf7a7298
MC
7608}
7609
49a359e3 7610static void tg3_mem_tx_release(struct tg3 *tp)
cf7a7298 7611{
f77a6a8e 7612 int i;
898a56f8 7613
49a359e3 7614 for (i = 0; i < tp->irq_max; i++) {
f77a6a8e
MC
7615 struct tg3_napi *tnapi = &tp->napi[i];
7616
7617 if (tnapi->tx_ring) {
4bae65c8 7618 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7619 tnapi->tx_ring, tnapi->tx_desc_mapping);
7620 tnapi->tx_ring = NULL;
7621 }
7622
7623 kfree(tnapi->tx_buffers);
7624 tnapi->tx_buffers = NULL;
49a359e3
MC
7625 }
7626}
f77a6a8e 7627
49a359e3
MC
7628static int tg3_mem_tx_acquire(struct tg3 *tp)
7629{
7630 int i;
7631 struct tg3_napi *tnapi = &tp->napi[0];
7632
7633 /* If multivector TSS is enabled, vector 0 does not handle
7634 * tx interrupts. Don't allocate any resources for it.
7635 */
7636 if (tg3_flag(tp, ENABLE_TSS))
7637 tnapi++;
7638
7639 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
7640 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
7641 TG3_TX_RING_SIZE, GFP_KERNEL);
7642 if (!tnapi->tx_buffers)
7643 goto err_out;
7644
7645 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7646 TG3_TX_RING_BYTES,
7647 &tnapi->tx_desc_mapping,
7648 GFP_KERNEL);
7649 if (!tnapi->tx_ring)
7650 goto err_out;
7651 }
7652
7653 return 0;
7654
7655err_out:
7656 tg3_mem_tx_release(tp);
7657 return -ENOMEM;
7658}
7659
7660static void tg3_mem_rx_release(struct tg3 *tp)
7661{
7662 int i;
7663
7664 for (i = 0; i < tp->irq_max; i++) {
7665 struct tg3_napi *tnapi = &tp->napi[i];
f77a6a8e 7666
8fea32b9
MC
7667 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7668
49a359e3
MC
7669 if (!tnapi->rx_rcb)
7670 continue;
7671
7672 dma_free_coherent(&tp->pdev->dev,
7673 TG3_RX_RCB_RING_BYTES(tp),
7674 tnapi->rx_rcb,
7675 tnapi->rx_rcb_mapping);
7676 tnapi->rx_rcb = NULL;
7677 }
7678}
7679
7680static int tg3_mem_rx_acquire(struct tg3 *tp)
7681{
7682 unsigned int i, limit;
7683
7684 limit = tp->rxq_cnt;
7685
7686 /* If RSS is enabled, we need a (dummy) producer ring
7687 * set on vector zero. This is the true hw prodring.
7688 */
7689 if (tg3_flag(tp, ENABLE_RSS))
7690 limit++;
7691
7692 for (i = 0; i < limit; i++) {
7693 struct tg3_napi *tnapi = &tp->napi[i];
7694
7695 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7696 goto err_out;
7697
7698 /* If multivector RSS is enabled, vector 0
7699 * does not handle rx or tx interrupts.
7700 * Don't allocate any resources for it.
7701 */
7702 if (!i && tg3_flag(tp, ENABLE_RSS))
7703 continue;
7704
7705 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7706 TG3_RX_RCB_RING_BYTES(tp),
7707 &tnapi->rx_rcb_mapping,
7708 GFP_KERNEL);
7709 if (!tnapi->rx_rcb)
7710 goto err_out;
7711
7712 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
7713 }
7714
7715 return 0;
7716
7717err_out:
7718 tg3_mem_rx_release(tp);
7719 return -ENOMEM;
7720}
7721
7722/*
7723 * Must not be invoked with interrupt sources disabled and
7724 * the hardware shutdown down.
7725 */
7726static void tg3_free_consistent(struct tg3 *tp)
7727{
7728 int i;
7729
7730 for (i = 0; i < tp->irq_cnt; i++) {
7731 struct tg3_napi *tnapi = &tp->napi[i];
7732
f77a6a8e 7733 if (tnapi->hw_status) {
4bae65c8
MC
7734 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7735 tnapi->hw_status,
7736 tnapi->status_mapping);
f77a6a8e
MC
7737 tnapi->hw_status = NULL;
7738 }
1da177e4 7739 }
f77a6a8e 7740
49a359e3
MC
7741 tg3_mem_rx_release(tp);
7742 tg3_mem_tx_release(tp);
7743
1da177e4 7744 if (tp->hw_stats) {
4bae65c8
MC
7745 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7746 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7747 tp->hw_stats = NULL;
7748 }
7749}
7750
7751/*
7752 * Must not be invoked with interrupt sources disabled and
7753 * the hardware shutdown down. Can sleep.
7754 */
7755static int tg3_alloc_consistent(struct tg3 *tp)
7756{
f77a6a8e 7757 int i;
898a56f8 7758
4bae65c8
MC
7759 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7760 sizeof(struct tg3_hw_stats),
7761 &tp->stats_mapping,
7762 GFP_KERNEL);
f77a6a8e 7763 if (!tp->hw_stats)
1da177e4
LT
7764 goto err_out;
7765
f77a6a8e 7766 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7767
f77a6a8e
MC
7768 for (i = 0; i < tp->irq_cnt; i++) {
7769 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7770 struct tg3_hw_status *sblk;
1da177e4 7771
4bae65c8
MC
7772 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7773 TG3_HW_STATUS_SIZE,
7774 &tnapi->status_mapping,
7775 GFP_KERNEL);
f77a6a8e
MC
7776 if (!tnapi->hw_status)
7777 goto err_out;
898a56f8 7778
f77a6a8e 7779 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7780 sblk = tnapi->hw_status;
7781
49a359e3
MC
7782 if (tg3_flag(tp, ENABLE_RSS)) {
7783 u16 *prodptr = 0;
8fea32b9 7784
49a359e3
MC
7785 /*
7786 * When RSS is enabled, the status block format changes
7787 * slightly. The "rx_jumbo_consumer", "reserved",
7788 * and "rx_mini_consumer" members get mapped to the
7789 * other three rx return ring producer indexes.
7790 */
7791 switch (i) {
7792 case 1:
7793 prodptr = &sblk->idx[0].rx_producer;
7794 break;
7795 case 2:
7796 prodptr = &sblk->rx_jumbo_consumer;
7797 break;
7798 case 3:
7799 prodptr = &sblk->reserved;
7800 break;
7801 case 4:
7802 prodptr = &sblk->rx_mini_consumer;
f891ea16
MC
7803 break;
7804 }
49a359e3
MC
7805 tnapi->rx_rcb_prod_idx = prodptr;
7806 } else {
8d9d7cfc 7807 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
8d9d7cfc 7808 }
f77a6a8e 7809 }
1da177e4 7810
49a359e3
MC
7811 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
7812 goto err_out;
7813
1da177e4
LT
7814 return 0;
7815
7816err_out:
7817 tg3_free_consistent(tp);
7818 return -ENOMEM;
7819}
7820
7821#define MAX_WAIT_CNT 1000
7822
7823/* To stop a block, clear the enable bit and poll till it
7824 * clears. tp->lock is held.
7825 */
b3b7d6be 7826static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7827{
7828 unsigned int i;
7829 u32 val;
7830
63c3a66f 7831 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7832 switch (ofs) {
7833 case RCVLSC_MODE:
7834 case DMAC_MODE:
7835 case MBFREE_MODE:
7836 case BUFMGR_MODE:
7837 case MEMARB_MODE:
7838 /* We can't enable/disable these bits of the
7839 * 5705/5750, just say success.
7840 */
7841 return 0;
7842
7843 default:
7844 break;
855e1111 7845 }
1da177e4
LT
7846 }
7847
7848 val = tr32(ofs);
7849 val &= ~enable_bit;
7850 tw32_f(ofs, val);
7851
7852 for (i = 0; i < MAX_WAIT_CNT; i++) {
7853 udelay(100);
7854 val = tr32(ofs);
7855 if ((val & enable_bit) == 0)
7856 break;
7857 }
7858
b3b7d6be 7859 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7860 dev_err(&tp->pdev->dev,
7861 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7862 ofs, enable_bit);
1da177e4
LT
7863 return -ENODEV;
7864 }
7865
7866 return 0;
7867}
7868
7869/* tp->lock is held. */
b3b7d6be 7870static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7871{
7872 int i, err;
7873
7874 tg3_disable_ints(tp);
7875
7876 tp->rx_mode &= ~RX_MODE_ENABLE;
7877 tw32_f(MAC_RX_MODE, tp->rx_mode);
7878 udelay(10);
7879
b3b7d6be
DM
7880 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7881 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7882 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7883 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7884 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7885 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7886
7887 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7888 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7889 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7890 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7891 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7892 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7893 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7894
7895 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7896 tw32_f(MAC_MODE, tp->mac_mode);
7897 udelay(40);
7898
7899 tp->tx_mode &= ~TX_MODE_ENABLE;
7900 tw32_f(MAC_TX_MODE, tp->tx_mode);
7901
7902 for (i = 0; i < MAX_WAIT_CNT; i++) {
7903 udelay(100);
7904 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7905 break;
7906 }
7907 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7908 dev_err(&tp->pdev->dev,
7909 "%s timed out, TX_MODE_ENABLE will not clear "
7910 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7911 err |= -ENODEV;
1da177e4
LT
7912 }
7913
e6de8ad1 7914 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7915 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7916 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7917
7918 tw32(FTQ_RESET, 0xffffffff);
7919 tw32(FTQ_RESET, 0x00000000);
7920
b3b7d6be
DM
7921 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7922 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7923
f77a6a8e
MC
7924 for (i = 0; i < tp->irq_cnt; i++) {
7925 struct tg3_napi *tnapi = &tp->napi[i];
7926 if (tnapi->hw_status)
7927 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7928 }
1da177e4 7929
1da177e4
LT
7930 return err;
7931}
7932
ee6a99b5
MC
7933/* Save PCI command register before chip reset */
7934static void tg3_save_pci_state(struct tg3 *tp)
7935{
8a6eac90 7936 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7937}
7938
7939/* Restore PCI state after chip reset */
7940static void tg3_restore_pci_state(struct tg3 *tp)
7941{
7942 u32 val;
7943
7944 /* Re-enable indirect register accesses. */
7945 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7946 tp->misc_host_ctrl);
7947
7948 /* Set MAX PCI retry to zero. */
7949 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7950 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7951 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7952 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7953 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7954 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7955 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7956 PCISTATE_ALLOW_APE_SHMEM_WR |
7957 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7958 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7959
8a6eac90 7960 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7961
2c55a3d0
MC
7962 if (!tg3_flag(tp, PCI_EXPRESS)) {
7963 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7964 tp->pci_cacheline_sz);
7965 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7966 tp->pci_lat_timer);
114342f2 7967 }
5f5c51e3 7968
ee6a99b5 7969 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7970 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7971 u16 pcix_cmd;
7972
7973 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7974 &pcix_cmd);
7975 pcix_cmd &= ~PCI_X_CMD_ERO;
7976 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7977 pcix_cmd);
7978 }
ee6a99b5 7979
63c3a66f 7980 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7981
7982 /* Chip reset on 5780 will reset MSI enable bit,
7983 * so need to restore it.
7984 */
63c3a66f 7985 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7986 u16 ctrl;
7987
7988 pci_read_config_word(tp->pdev,
7989 tp->msi_cap + PCI_MSI_FLAGS,
7990 &ctrl);
7991 pci_write_config_word(tp->pdev,
7992 tp->msi_cap + PCI_MSI_FLAGS,
7993 ctrl | PCI_MSI_FLAGS_ENABLE);
7994 val = tr32(MSGINT_MODE);
7995 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7996 }
7997 }
7998}
7999
1da177e4
LT
8000/* tp->lock is held. */
8001static int tg3_chip_reset(struct tg3 *tp)
8002{
8003 u32 val;
1ee582d8 8004 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 8005 int i, err;
1da177e4 8006
f49639e6
DM
8007 tg3_nvram_lock(tp);
8008
77b483f1
MC
8009 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
8010
f49639e6
DM
8011 /* No matching tg3_nvram_unlock() after this because
8012 * chip reset below will undo the nvram lock.
8013 */
8014 tp->nvram_lock_cnt = 0;
1da177e4 8015
ee6a99b5
MC
8016 /* GRC_MISC_CFG core clock reset will clear the memory
8017 * enable bit in PCI register 4 and the MSI enable bit
8018 * on some chips, so we save relevant registers here.
8019 */
8020 tg3_save_pci_state(tp);
8021
d9ab5ad1 8022 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 8023 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
8024 tw32(GRC_FASTBOOT_PC, 0);
8025
1da177e4
LT
8026 /*
8027 * We must avoid the readl() that normally takes place.
8028 * It locks machines, causes machine checks, and other
8029 * fun things. So, temporarily disable the 5701
8030 * hardware workaround, while we do the reset.
8031 */
1ee582d8
MC
8032 write_op = tp->write32;
8033 if (write_op == tg3_write_flush_reg32)
8034 tp->write32 = tg3_write32;
1da177e4 8035
d18edcb2
MC
8036 /* Prevent the irq handler from reading or writing PCI registers
8037 * during chip reset when the memory enable bit in the PCI command
8038 * register may be cleared. The chip does not generate interrupt
8039 * at this time, but the irq handler may still be called due to irq
8040 * sharing or irqpoll.
8041 */
63c3a66f 8042 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
8043 for (i = 0; i < tp->irq_cnt; i++) {
8044 struct tg3_napi *tnapi = &tp->napi[i];
8045 if (tnapi->hw_status) {
8046 tnapi->hw_status->status = 0;
8047 tnapi->hw_status->status_tag = 0;
8048 }
8049 tnapi->last_tag = 0;
8050 tnapi->last_irq_tag = 0;
b8fa2f3a 8051 }
d18edcb2 8052 smp_mb();
4f125f42
MC
8053
8054 for (i = 0; i < tp->irq_cnt; i++)
8055 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 8056
255ca311
MC
8057 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8058 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8059 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
8060 }
8061
1da177e4
LT
8062 /* do the reset */
8063 val = GRC_MISC_CFG_CORECLK_RESET;
8064
63c3a66f 8065 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
8066 /* Force PCIe 1.0a mode */
8067 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 8068 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
8069 tr32(TG3_PCIE_PHY_TSTCTL) ==
8070 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
8071 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
8072
1da177e4
LT
8073 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
8074 tw32(GRC_MISC_CFG, (1 << 29));
8075 val |= (1 << 29);
8076 }
8077 }
8078
b5d3772c
MC
8079 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
8080 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
8081 tw32(GRC_VCPU_EXT_CTRL,
8082 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
8083 }
8084
f37500d3 8085 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 8086 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 8087 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 8088
1da177e4
LT
8089 tw32(GRC_MISC_CFG, val);
8090
1ee582d8
MC
8091 /* restore 5701 hardware bug workaround write method */
8092 tp->write32 = write_op;
1da177e4
LT
8093
8094 /* Unfortunately, we have to delay before the PCI read back.
8095 * Some 575X chips even will not respond to a PCI cfg access
8096 * when the reset command is given to the chip.
8097 *
8098 * How do these hardware designers expect things to work
8099 * properly if the PCI write is posted for a long period
8100 * of time? It is always necessary to have some method by
8101 * which a register read back can occur to push the write
8102 * out which does the reset.
8103 *
8104 * For most tg3 variants the trick below was working.
8105 * Ho hum...
8106 */
8107 udelay(120);
8108
8109 /* Flush PCI posted writes. The normal MMIO registers
8110 * are inaccessible at this time so this is the only
8111 * way to make this reliably (actually, this is no longer
8112 * the case, see above). I tried to use indirect
8113 * register read/write but this upset some 5701 variants.
8114 */
8115 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
8116
8117 udelay(120);
8118
708ebb3a 8119 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
8120 u16 val16;
8121
1da177e4
LT
8122 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
8123 int i;
8124 u32 cfg_val;
8125
8126 /* Wait for link training to complete. */
8127 for (i = 0; i < 5000; i++)
8128 udelay(100);
8129
8130 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
8131 pci_write_config_dword(tp->pdev, 0xc4,
8132 cfg_val | (1 << 15));
8133 }
5e7dfd0f 8134
e7126997
MC
8135 /* Clear the "no snoop" and "relaxed ordering" bits. */
8136 pci_read_config_word(tp->pdev,
708ebb3a 8137 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
8138 &val16);
8139 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
8140 PCI_EXP_DEVCTL_NOSNOOP_EN);
8141 /*
8142 * Older PCIe devices only support the 128 byte
8143 * MPS setting. Enforce the restriction.
5e7dfd0f 8144 */
63c3a66f 8145 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 8146 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 8147 pci_write_config_word(tp->pdev,
708ebb3a 8148 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 8149 val16);
5e7dfd0f 8150
5e7dfd0f
MC
8151 /* Clear error status */
8152 pci_write_config_word(tp->pdev,
708ebb3a 8153 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
8154 PCI_EXP_DEVSTA_CED |
8155 PCI_EXP_DEVSTA_NFED |
8156 PCI_EXP_DEVSTA_FED |
8157 PCI_EXP_DEVSTA_URD);
1da177e4
LT
8158 }
8159
ee6a99b5 8160 tg3_restore_pci_state(tp);
1da177e4 8161
63c3a66f
JP
8162 tg3_flag_clear(tp, CHIP_RESETTING);
8163 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 8164
ee6a99b5 8165 val = 0;
63c3a66f 8166 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 8167 val = tr32(MEMARB_MODE);
ee6a99b5 8168 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
8169
8170 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
8171 tg3_stop_fw(tp);
8172 tw32(0x5000, 0x400);
8173 }
8174
8175 tw32(GRC_MODE, tp->grc_mode);
8176
8177 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 8178 val = tr32(0xc4);
1da177e4
LT
8179
8180 tw32(0xc4, val | (1 << 15));
8181 }
8182
8183 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
8184 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
8185 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
8186 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
8187 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
8188 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8189 }
8190
f07e9af3 8191 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 8192 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 8193 val = tp->mac_mode;
f07e9af3 8194 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 8195 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 8196 val = tp->mac_mode;
1da177e4 8197 } else
d2394e6b
MC
8198 val = 0;
8199
8200 tw32_f(MAC_MODE, val);
1da177e4
LT
8201 udelay(40);
8202
77b483f1
MC
8203 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
8204
7a6f4369
MC
8205 err = tg3_poll_fw(tp);
8206 if (err)
8207 return err;
1da177e4 8208
0a9140cf
MC
8209 tg3_mdio_start(tp);
8210
63c3a66f 8211 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
8212 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
8213 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 8214 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 8215 val = tr32(0x7c00);
1da177e4
LT
8216
8217 tw32(0x7c00, val | (1 << 25));
8218 }
8219
d78b59f5
MC
8220 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8221 val = tr32(TG3_CPMU_CLCK_ORIDE);
8222 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8223 }
8224
1da177e4 8225 /* Reprobe ASF enable state. */
63c3a66f
JP
8226 tg3_flag_clear(tp, ENABLE_ASF);
8227 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8228 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
8229 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
8230 u32 nic_cfg;
8231
8232 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
8233 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 8234 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 8235 tp->last_event_jiffies = jiffies;
63c3a66f
JP
8236 if (tg3_flag(tp, 5750_PLUS))
8237 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8238 }
8239 }
8240
8241 return 0;
8242}
8243
65ec698d
MC
8244static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
8245static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
92feeabf 8246
1da177e4 8247/* tp->lock is held. */
944d980e 8248static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
8249{
8250 int err;
8251
8252 tg3_stop_fw(tp);
8253
944d980e 8254 tg3_write_sig_pre_reset(tp, kind);
1da177e4 8255
b3b7d6be 8256 tg3_abort_hw(tp, silent);
1da177e4
LT
8257 err = tg3_chip_reset(tp);
8258
daba2a63
MC
8259 __tg3_set_mac_addr(tp, 0);
8260
944d980e
MC
8261 tg3_write_sig_legacy(tp, kind);
8262 tg3_write_sig_post_reset(tp, kind);
1da177e4 8263
92feeabf
MC
8264 if (tp->hw_stats) {
8265 /* Save the stats across chip resets... */
b4017c53 8266 tg3_get_nstats(tp, &tp->net_stats_prev);
92feeabf
MC
8267 tg3_get_estats(tp, &tp->estats_prev);
8268
8269 /* And make sure the next sample is new data */
8270 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
8271 }
8272
1da177e4
LT
8273 if (err)
8274 return err;
8275
8276 return 0;
8277}
8278
1da177e4
LT
8279static int tg3_set_mac_addr(struct net_device *dev, void *p)
8280{
8281 struct tg3 *tp = netdev_priv(dev);
8282 struct sockaddr *addr = p;
986e0aeb 8283 int err = 0, skip_mac_1 = 0;
1da177e4 8284
f9804ddb 8285 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 8286 return -EADDRNOTAVAIL;
f9804ddb 8287
1da177e4
LT
8288 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
8289
e75f7c90
MC
8290 if (!netif_running(dev))
8291 return 0;
8292
63c3a66f 8293 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 8294 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 8295
986e0aeb
MC
8296 addr0_high = tr32(MAC_ADDR_0_HIGH);
8297 addr0_low = tr32(MAC_ADDR_0_LOW);
8298 addr1_high = tr32(MAC_ADDR_1_HIGH);
8299 addr1_low = tr32(MAC_ADDR_1_LOW);
8300
8301 /* Skip MAC addr 1 if ASF is using it. */
8302 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
8303 !(addr1_high == 0 && addr1_low == 0))
8304 skip_mac_1 = 1;
58712ef9 8305 }
986e0aeb
MC
8306 spin_lock_bh(&tp->lock);
8307 __tg3_set_mac_addr(tp, skip_mac_1);
8308 spin_unlock_bh(&tp->lock);
1da177e4 8309
b9ec6c1b 8310 return err;
1da177e4
LT
8311}
8312
8313/* tp->lock is held. */
8314static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
8315 dma_addr_t mapping, u32 maxlen_flags,
8316 u32 nic_addr)
8317{
8318 tg3_write_mem(tp,
8319 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
8320 ((u64) mapping >> 32));
8321 tg3_write_mem(tp,
8322 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
8323 ((u64) mapping & 0xffffffff));
8324 tg3_write_mem(tp,
8325 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
8326 maxlen_flags);
8327
63c3a66f 8328 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8329 tg3_write_mem(tp,
8330 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
8331 nic_addr);
8332}
8333
a489b6d9
MC
8334
8335static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 8336{
a489b6d9 8337 int i = 0;
b6080e12 8338
63c3a66f 8339 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
8340 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
8341 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
8342 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
8343 } else {
8344 tw32(HOSTCC_TXCOL_TICKS, 0);
8345 tw32(HOSTCC_TXMAX_FRAMES, 0);
8346 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
a489b6d9
MC
8347
8348 for (; i < tp->txq_cnt; i++) {
8349 u32 reg;
8350
8351 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8352 tw32(reg, ec->tx_coalesce_usecs);
8353 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8354 tw32(reg, ec->tx_max_coalesced_frames);
8355 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8356 tw32(reg, ec->tx_max_coalesced_frames_irq);
8357 }
19cfaecc 8358 }
b6080e12 8359
a489b6d9
MC
8360 for (; i < tp->irq_max - 1; i++) {
8361 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8362 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8363 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8364 }
8365}
8366
8367static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
8368{
8369 int i = 0;
8370 u32 limit = tp->rxq_cnt;
8371
63c3a66f 8372 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8373 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8374 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8375 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
a489b6d9 8376 limit--;
19cfaecc 8377 } else {
b6080e12
MC
8378 tw32(HOSTCC_RXCOL_TICKS, 0);
8379 tw32(HOSTCC_RXMAX_FRAMES, 0);
8380 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8381 }
b6080e12 8382
a489b6d9 8383 for (; i < limit; i++) {
b6080e12
MC
8384 u32 reg;
8385
8386 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8387 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8388 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8389 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8390 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8391 tw32(reg, ec->rx_max_coalesced_frames_irq);
b6080e12
MC
8392 }
8393
8394 for (; i < tp->irq_max - 1; i++) {
8395 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8396 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8397 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
a489b6d9
MC
8398 }
8399}
19cfaecc 8400
a489b6d9
MC
8401static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
8402{
8403 tg3_coal_tx_init(tp, ec);
8404 tg3_coal_rx_init(tp, ec);
8405
8406 if (!tg3_flag(tp, 5705_PLUS)) {
8407 u32 val = ec->stats_block_coalesce_usecs;
8408
8409 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8410 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8411
8412 if (!netif_carrier_ok(tp->dev))
8413 val = 0;
8414
8415 tw32(HOSTCC_STAT_COAL_TICKS, val);
b6080e12 8416 }
15f9850d 8417}
1da177e4 8418
2d31ecaf
MC
8419/* tp->lock is held. */
8420static void tg3_rings_reset(struct tg3 *tp)
8421{
8422 int i;
f77a6a8e 8423 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8424 struct tg3_napi *tnapi = &tp->napi[0];
8425
8426 /* Disable all transmit rings but the first. */
63c3a66f 8427 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8428 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8429 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8430 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
55086ad9 8431 else if (tg3_flag(tp, 57765_CLASS))
b703df6f 8432 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8433 else
8434 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8435
8436 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8437 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8438 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8439 BDINFO_FLAGS_DISABLED);
8440
8441
8442 /* Disable all receive return rings but the first. */
63c3a66f 8443 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8444 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8445 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8446 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f 8447 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
55086ad9 8448 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
8449 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8450 else
8451 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8452
8453 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8454 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8455 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8456 BDINFO_FLAGS_DISABLED);
8457
8458 /* Disable interrupts */
8459 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8460 tp->napi[0].chk_msi_cnt = 0;
8461 tp->napi[0].last_rx_cons = 0;
8462 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8463
8464 /* Zero mailbox registers. */
63c3a66f 8465 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8466 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8467 tp->napi[i].tx_prod = 0;
8468 tp->napi[i].tx_cons = 0;
63c3a66f 8469 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8470 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8471 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8472 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8473 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8474 tp->napi[i].last_rx_cons = 0;
8475 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8476 }
63c3a66f 8477 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8478 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8479 } else {
8480 tp->napi[0].tx_prod = 0;
8481 tp->napi[0].tx_cons = 0;
8482 tw32_mailbox(tp->napi[0].prodmbox, 0);
8483 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8484 }
2d31ecaf
MC
8485
8486 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8487 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8488 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8489 for (i = 0; i < 16; i++)
8490 tw32_tx_mbox(mbox + i * 8, 0);
8491 }
8492
8493 txrcb = NIC_SRAM_SEND_RCB;
8494 rxrcb = NIC_SRAM_RCV_RET_RCB;
8495
8496 /* Clear status block in ram. */
8497 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8498
8499 /* Set status block DMA address */
8500 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8501 ((u64) tnapi->status_mapping >> 32));
8502 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8503 ((u64) tnapi->status_mapping & 0xffffffff));
8504
f77a6a8e
MC
8505 if (tnapi->tx_ring) {
8506 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8507 (TG3_TX_RING_SIZE <<
8508 BDINFO_FLAGS_MAXLEN_SHIFT),
8509 NIC_SRAM_TX_BUFFER_DESC);
8510 txrcb += TG3_BDINFO_SIZE;
8511 }
8512
8513 if (tnapi->rx_rcb) {
8514 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8515 (tp->rx_ret_ring_mask + 1) <<
8516 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8517 rxrcb += TG3_BDINFO_SIZE;
8518 }
8519
8520 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8521
f77a6a8e
MC
8522 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8523 u64 mapping = (u64)tnapi->status_mapping;
8524 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8525 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8526
8527 /* Clear status block in ram. */
8528 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8529
19cfaecc
MC
8530 if (tnapi->tx_ring) {
8531 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8532 (TG3_TX_RING_SIZE <<
8533 BDINFO_FLAGS_MAXLEN_SHIFT),
8534 NIC_SRAM_TX_BUFFER_DESC);
8535 txrcb += TG3_BDINFO_SIZE;
8536 }
f77a6a8e
MC
8537
8538 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8539 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8540 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8541
8542 stblk += 8;
f77a6a8e
MC
8543 rxrcb += TG3_BDINFO_SIZE;
8544 }
2d31ecaf
MC
8545}
8546
eb07a940
MC
8547static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8548{
8549 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8550
63c3a66f
JP
8551 if (!tg3_flag(tp, 5750_PLUS) ||
8552 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8553 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8554 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8555 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8556 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8557 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8558 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8559 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8560 else
8561 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8562
8563 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8564 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8565
8566 val = min(nic_rep_thresh, host_rep_thresh);
8567 tw32(RCVBDI_STD_THRESH, val);
8568
63c3a66f 8569 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8570 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8571
63c3a66f 8572 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8573 return;
8574
513aa6ea 8575 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8576
8577 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8578
8579 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8580 tw32(RCVBDI_JUMBO_THRESH, val);
8581
63c3a66f 8582 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8583 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8584}
8585
ccd5ba9d
MC
8586static inline u32 calc_crc(unsigned char *buf, int len)
8587{
8588 u32 reg;
8589 u32 tmp;
8590 int j, k;
8591
8592 reg = 0xffffffff;
8593
8594 for (j = 0; j < len; j++) {
8595 reg ^= buf[j];
8596
8597 for (k = 0; k < 8; k++) {
8598 tmp = reg & 0x01;
8599
8600 reg >>= 1;
8601
8602 if (tmp)
8603 reg ^= 0xedb88320;
8604 }
8605 }
8606
8607 return ~reg;
8608}
8609
8610static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
8611{
8612 /* accept or reject all multicast frames */
8613 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
8614 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
8615 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
8616 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
8617}
8618
8619static void __tg3_set_rx_mode(struct net_device *dev)
8620{
8621 struct tg3 *tp = netdev_priv(dev);
8622 u32 rx_mode;
8623
8624 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
8625 RX_MODE_KEEP_VLAN_TAG);
8626
8627#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
8628 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
8629 * flag clear.
8630 */
8631 if (!tg3_flag(tp, ENABLE_ASF))
8632 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8633#endif
8634
8635 if (dev->flags & IFF_PROMISC) {
8636 /* Promiscuous mode. */
8637 rx_mode |= RX_MODE_PROMISC;
8638 } else if (dev->flags & IFF_ALLMULTI) {
8639 /* Accept all multicast. */
8640 tg3_set_multi(tp, 1);
8641 } else if (netdev_mc_empty(dev)) {
8642 /* Reject all multicast. */
8643 tg3_set_multi(tp, 0);
8644 } else {
8645 /* Accept one or more multicast(s). */
8646 struct netdev_hw_addr *ha;
8647 u32 mc_filter[4] = { 0, };
8648 u32 regidx;
8649 u32 bit;
8650 u32 crc;
8651
8652 netdev_for_each_mc_addr(ha, dev) {
8653 crc = calc_crc(ha->addr, ETH_ALEN);
8654 bit = ~crc & 0x7f;
8655 regidx = (bit & 0x60) >> 5;
8656 bit &= 0x1f;
8657 mc_filter[regidx] |= (1 << bit);
8658 }
8659
8660 tw32(MAC_HASH_REG_0, mc_filter[0]);
8661 tw32(MAC_HASH_REG_1, mc_filter[1]);
8662 tw32(MAC_HASH_REG_2, mc_filter[2]);
8663 tw32(MAC_HASH_REG_3, mc_filter[3]);
8664 }
8665
8666 if (rx_mode != tp->rx_mode) {
8667 tp->rx_mode = rx_mode;
8668 tw32_f(MAC_RX_MODE, rx_mode);
8669 udelay(10);
8670 }
8671}
8672
9102426a 8673static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
90415477
MC
8674{
8675 int i;
8676
8677 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
9102426a 8678 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
90415477
MC
8679}
8680
8681static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8682{
8683 int i;
8684
8685 if (!tg3_flag(tp, SUPPORT_MSIX))
8686 return;
8687
90415477 8688 if (tp->irq_cnt <= 2) {
bcebcc46 8689 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
8690 return;
8691 }
8692
8693 /* Validate table against current IRQ count */
8694 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8695 if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
8696 break;
8697 }
8698
8699 if (i != TG3_RSS_INDIR_TBL_SIZE)
9102426a 8700 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
bcebcc46
MC
8701}
8702
90415477 8703static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8704{
8705 int i = 0;
8706 u32 reg = MAC_RSS_INDIR_TBL_0;
8707
8708 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8709 u32 val = tp->rss_ind_tbl[i];
8710 i++;
8711 for (; i % 8; i++) {
8712 val <<= 4;
8713 val |= tp->rss_ind_tbl[i];
8714 }
8715 tw32(reg, val);
8716 reg += 4;
8717 }
8718}
8719
1da177e4 8720/* tp->lock is held. */
8e7a22e3 8721static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8722{
8723 u32 val, rdmac_mode;
8724 int i, err, limit;
8fea32b9 8725 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8726
8727 tg3_disable_ints(tp);
8728
8729 tg3_stop_fw(tp);
8730
8731 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8732
63c3a66f 8733 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8734 tg3_abort_hw(tp, 1);
1da177e4 8735
699c0193
MC
8736 /* Enable MAC control of LPI */
8737 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8738 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8739 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8740 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8741
8742 tw32_f(TG3_CPMU_EEE_CTRL,
8743 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8744
a386b901
MC
8745 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8746 TG3_CPMU_EEEMD_LPI_IN_TX |
8747 TG3_CPMU_EEEMD_LPI_IN_RX |
8748 TG3_CPMU_EEEMD_EEE_ENABLE;
8749
8750 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8751 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8752
63c3a66f 8753 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8754 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8755
8756 tw32_f(TG3_CPMU_EEE_MODE, val);
8757
8758 tw32_f(TG3_CPMU_EEE_DBTMR1,
8759 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8760 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8761
8762 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8763 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8764 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8765 }
8766
603f1173 8767 if (reset_phy)
d4d2c558
MC
8768 tg3_phy_reset(tp);
8769
1da177e4
LT
8770 err = tg3_chip_reset(tp);
8771 if (err)
8772 return err;
8773
8774 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8775
bcb37f6c 8776 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8777 val = tr32(TG3_CPMU_CTRL);
8778 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8779 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8780
8781 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8782 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8783 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8784 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8785
8786 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8787 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8788 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8789 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8790
8791 val = tr32(TG3_CPMU_HST_ACC);
8792 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8793 val |= CPMU_HST_ACC_MACCLK_6_25;
8794 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8795 }
8796
33466d93
MC
8797 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8798 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8799 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8800 PCIE_PWR_MGMT_L1_THRESH_4MS;
8801 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8802
8803 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8804 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8805
8806 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8807
f40386c8
MC
8808 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8809 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8810 }
8811
63c3a66f 8812 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8813 u32 grc_mode = tr32(GRC_MODE);
8814
8815 /* Access the lower 1K of PL PCIE block registers. */
8816 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8817 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8818
8819 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8820 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8821 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8822
8823 tw32(GRC_MODE, grc_mode);
8824 }
8825
55086ad9 8826 if (tg3_flag(tp, 57765_CLASS)) {
5093eedc
MC
8827 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8828 u32 grc_mode = tr32(GRC_MODE);
cea46462 8829
5093eedc
MC
8830 /* Access the lower 1K of PL PCIE block registers. */
8831 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8832 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8833
5093eedc
MC
8834 val = tr32(TG3_PCIE_TLDLPL_PORT +
8835 TG3_PCIE_PL_LO_PHYCTL5);
8836 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8837 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8838
5093eedc
MC
8839 tw32(GRC_MODE, grc_mode);
8840 }
a977dbe8 8841
1ff30a59
MC
8842 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8843 u32 grc_mode = tr32(GRC_MODE);
8844
8845 /* Access the lower 1K of DL PCIE block registers. */
8846 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8847 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8848
8849 val = tr32(TG3_PCIE_TLDLPL_PORT +
8850 TG3_PCIE_DL_LO_FTSMAX);
8851 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8852 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8853 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8854
8855 tw32(GRC_MODE, grc_mode);
8856 }
8857
a977dbe8
MC
8858 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8859 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8860 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8861 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8862 }
8863
1da177e4
LT
8864 /* This works around an issue with Athlon chipsets on
8865 * B3 tigon3 silicon. This bit has no effect on any
8866 * other revision. But do not set this on PCI Express
795d01c5 8867 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8868 */
63c3a66f
JP
8869 if (!tg3_flag(tp, CPMU_PRESENT)) {
8870 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8871 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8872 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8873 }
1da177e4
LT
8874
8875 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8876 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8877 val = tr32(TG3PCI_PCISTATE);
8878 val |= PCISTATE_RETRY_SAME_DMA;
8879 tw32(TG3PCI_PCISTATE, val);
8880 }
8881
63c3a66f 8882 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8883 /* Allow reads and writes to the
8884 * APE register and memory space.
8885 */
8886 val = tr32(TG3PCI_PCISTATE);
8887 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8888 PCISTATE_ALLOW_APE_SHMEM_WR |
8889 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8890 tw32(TG3PCI_PCISTATE, val);
8891 }
8892
1da177e4
LT
8893 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8894 /* Enable some hw fixes. */
8895 val = tr32(TG3PCI_MSI_DATA);
8896 val |= (1 << 26) | (1 << 28) | (1 << 29);
8897 tw32(TG3PCI_MSI_DATA, val);
8898 }
8899
8900 /* Descriptor ring init may make accesses to the
8901 * NIC SRAM area to setup the TX descriptors, so we
8902 * can only do this after the hardware has been
8903 * successfully reset.
8904 */
32d8c572
MC
8905 err = tg3_init_rings(tp);
8906 if (err)
8907 return err;
1da177e4 8908
63c3a66f 8909 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8910 val = tr32(TG3PCI_DMA_RW_CTRL) &
8911 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8912 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8913 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 8914 if (!tg3_flag(tp, 57765_CLASS) &&
0aebff48
MC
8915 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8916 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8917 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8918 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8919 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8920 /* This value is determined during the probe time DMA
8921 * engine test, tg3_test_dma.
8922 */
8923 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8924 }
1da177e4
LT
8925
8926 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8927 GRC_MODE_4X_NIC_SEND_RINGS |
8928 GRC_MODE_NO_TX_PHDR_CSUM |
8929 GRC_MODE_NO_RX_PHDR_CSUM);
8930 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8931
8932 /* Pseudo-header checksum is done by hardware logic and not
8933 * the offload processers, so make the chip do the pseudo-
8934 * header checksums on receive. For transmit it is more
8935 * convenient to do the pseudo-header checksum in software
8936 * as Linux does that on transmit for us in all cases.
8937 */
8938 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8939
8940 tw32(GRC_MODE,
8941 tp->grc_mode |
8942 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8943
8944 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8945 val = tr32(GRC_MISC_CFG);
8946 val &= ~0xff;
8947 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8948 tw32(GRC_MISC_CFG, val);
8949
8950 /* Initialize MBUF/DESC pool. */
63c3a66f 8951 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8952 /* Do nothing. */
8953 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8954 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8955 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8956 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8957 else
8958 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8959 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8960 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8961 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8962 int fw_len;
8963
077f849d 8964 fw_len = tp->fw_len;
1da177e4
LT
8965 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8966 tw32(BUFMGR_MB_POOL_ADDR,
8967 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8968 tw32(BUFMGR_MB_POOL_SIZE,
8969 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8970 }
1da177e4 8971
0f893dc6 8972 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8973 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8974 tp->bufmgr_config.mbuf_read_dma_low_water);
8975 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8976 tp->bufmgr_config.mbuf_mac_rx_low_water);
8977 tw32(BUFMGR_MB_HIGH_WATER,
8978 tp->bufmgr_config.mbuf_high_water);
8979 } else {
8980 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8981 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8982 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8983 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8984 tw32(BUFMGR_MB_HIGH_WATER,
8985 tp->bufmgr_config.mbuf_high_water_jumbo);
8986 }
8987 tw32(BUFMGR_DMA_LOW_WATER,
8988 tp->bufmgr_config.dma_low_water);
8989 tw32(BUFMGR_DMA_HIGH_WATER,
8990 tp->bufmgr_config.dma_high_water);
8991
d309a46e
MC
8992 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8993 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8994 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8996 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8997 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8998 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8999 tw32(BUFMGR_MODE, val);
1da177e4
LT
9000 for (i = 0; i < 2000; i++) {
9001 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
9002 break;
9003 udelay(10);
9004 }
9005 if (i >= 2000) {
05dbe005 9006 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
9007 return -ENODEV;
9008 }
9009
eb07a940
MC
9010 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
9011 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 9012
eb07a940 9013 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
9014
9015 /* Initialize TG3_BDINFO's at:
9016 * RCVDBDI_STD_BD: standard eth size rx ring
9017 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
9018 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
9019 *
9020 * like so:
9021 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
9022 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
9023 * ring attribute flags
9024 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
9025 *
9026 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
9027 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
9028 *
9029 * The size of each ring is fixed in the firmware, but the location is
9030 * configurable.
9031 */
9032 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9033 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 9034 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9035 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 9036 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
9037 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
9038 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 9039
fdb72b38 9040 /* Disable the mini ring */
63c3a66f 9041 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9042 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
9043 BDINFO_FLAGS_DISABLED);
9044
fdb72b38
MC
9045 /* Program the jumbo buffer descriptor ring control
9046 * blocks on those devices that have them.
9047 */
a0512944 9048 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 9049 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 9050
63c3a66f 9051 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 9052 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9053 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 9054 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9055 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
9056 val = TG3_RX_JMB_RING_SIZE(tp) <<
9057 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 9058 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 9059 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 9060 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
55086ad9 9061 tg3_flag(tp, 57765_CLASS))
87668d35
MC
9062 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
9063 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
9064 } else {
9065 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
9066 BDINFO_FLAGS_DISABLED);
9067 }
9068
63c3a66f 9069 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 9070 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
9071 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
9072 val |= (TG3_RX_STD_DMA_SZ << 2);
9073 } else
04380d40 9074 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 9075 } else
de9f5230 9076 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
9077
9078 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 9079
411da640 9080 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 9081 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 9082
63c3a66f
JP
9083 tpr->rx_jmb_prod_idx =
9084 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 9085 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 9086
2d31ecaf
MC
9087 tg3_rings_reset(tp);
9088
1da177e4 9089 /* Initialize MAC address and backoff seed. */
986e0aeb 9090 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
9091
9092 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
9093 tw32(MAC_RX_MTU_SIZE,
9094 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
9095
9096 /* The slot time is changed by tg3_setup_phy if we
9097 * run at gigabit with half duplex.
9098 */
f2096f94
MC
9099 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
9100 (6 << TX_LENGTHS_IPG_SHIFT) |
9101 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
9102
9103 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
9104 val |= tr32(MAC_TX_LENGTHS) &
9105 (TX_LENGTHS_JMB_FRM_LEN_MSK |
9106 TX_LENGTHS_CNT_DWN_VAL_MSK);
9107
9108 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
9109
9110 /* Receive rules. */
9111 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
9112 tw32(RCVLPC_CONFIG, 0x0181);
9113
9114 /* Calculate RDMAC_MODE setting early, we need it to determine
9115 * the RCVLPC_STATE_ENABLE mask.
9116 */
9117 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
9118 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
9119 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
9120 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
9121 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 9122
deabaac8 9123 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
9124 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
9125
57e6983c 9126 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
9127 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
9128 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
9129 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
9130 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
9131 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
9132
c5908939
MC
9133 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
9134 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 9135 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 9136 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
9137 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
9138 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9139 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9140 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9141 }
9142 }
9143
63c3a66f 9144 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
9145 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9146
63c3a66f
JP
9147 if (tg3_flag(tp, HW_TSO_1) ||
9148 tg3_flag(tp, HW_TSO_2) ||
9149 tg3_flag(tp, HW_TSO_3))
027455ad
MC
9150 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
9151
108a6c16 9152 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 9153 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
9154 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9155 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 9156
f2096f94
MC
9157 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
9158 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
9159
41a8a7ee
MC
9160 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9161 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9162 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
9163 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 9164 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 9165 val = tr32(TG3_RDMA_RSRVCTRL_REG);
10ce95d6 9166 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
b4495ed8
MC
9167 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
9168 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
9169 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
9170 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
9171 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
9172 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 9173 }
41a8a7ee
MC
9174 tw32(TG3_RDMA_RSRVCTRL_REG,
9175 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
9176 }
9177
d78b59f5
MC
9178 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9179 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
9180 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
9181 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
9182 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
9183 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
9184 }
9185
1da177e4 9186 /* Receive/send statistics. */
63c3a66f 9187 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
9188 val = tr32(RCVLPC_STATS_ENABLE);
9189 val &= ~RCVLPC_STATSENAB_DACK_FIX;
9190 tw32(RCVLPC_STATS_ENABLE, val);
9191 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 9192 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9193 val = tr32(RCVLPC_STATS_ENABLE);
9194 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
9195 tw32(RCVLPC_STATS_ENABLE, val);
9196 } else {
9197 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
9198 }
9199 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
9200 tw32(SNDDATAI_STATSENAB, 0xffffff);
9201 tw32(SNDDATAI_STATSCTRL,
9202 (SNDDATAI_SCTRL_ENABLE |
9203 SNDDATAI_SCTRL_FASTUPD));
9204
9205 /* Setup host coalescing engine. */
9206 tw32(HOSTCC_MODE, 0);
9207 for (i = 0; i < 2000; i++) {
9208 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
9209 break;
9210 udelay(10);
9211 }
9212
d244c892 9213 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 9214
63c3a66f 9215 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9216 /* Status/statistics block address. See tg3_timer,
9217 * the tg3_periodic_fetch_stats call there, and
9218 * tg3_get_stats to see how this works for 5705/5750 chips.
9219 */
1da177e4
LT
9220 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9221 ((u64) tp->stats_mapping >> 32));
9222 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9223 ((u64) tp->stats_mapping & 0xffffffff));
9224 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 9225
1da177e4 9226 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
9227
9228 /* Clear statistics and status block memory areas */
9229 for (i = NIC_SRAM_STATS_BLK;
9230 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
9231 i += sizeof(u32)) {
9232 tg3_write_mem(tp, i, 0);
9233 udelay(40);
9234 }
1da177e4
LT
9235 }
9236
9237 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
9238
9239 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
9240 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 9241 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9242 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
9243
f07e9af3
MC
9244 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9245 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
9246 /* reset to prevent losing 1st rx packet intermittently */
9247 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9248 udelay(10);
9249 }
9250
3bda1258 9251 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
9252 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
9253 MAC_MODE_FHDE_ENABLE;
9254 if (tg3_flag(tp, ENABLE_APE))
9255 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 9256 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 9257 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
9258 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
9259 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
9260 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
9261 udelay(40);
9262
314fba34 9263 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 9264 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
9265 * register to preserve the GPIO settings for LOMs. The GPIOs,
9266 * whether used as inputs or outputs, are set by boot code after
9267 * reset.
9268 */
63c3a66f 9269 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
9270 u32 gpio_mask;
9271
9d26e213
MC
9272 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
9273 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
9274 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
9275
9276 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
9277 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
9278 GRC_LCLCTRL_GPIO_OUTPUT3;
9279
af36e6b6
MC
9280 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
9281 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
9282
aaf84465 9283 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
9284 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
9285
9286 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 9287 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
9288 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
9289 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 9290 }
1da177e4
LT
9291 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9292 udelay(100);
9293
c3b5003b 9294 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 9295 val = tr32(MSGINT_MODE);
c3b5003b
MC
9296 val |= MSGINT_MODE_ENABLE;
9297 if (tp->irq_cnt > 1)
9298 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9299 if (!tg3_flag(tp, 1SHOT_MSI))
9300 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
9301 tw32(MSGINT_MODE, val);
9302 }
9303
63c3a66f 9304 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9305 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
9306 udelay(40);
9307 }
9308
9309 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
9310 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
9311 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
9312 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
9313 WDMAC_MODE_LNGREAD_ENAB);
9314
c5908939
MC
9315 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
9316 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 9317 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
9318 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
9319 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
9320 /* nothing */
9321 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9322 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9323 val |= WDMAC_MODE_RX_ACCEL;
9324 }
9325 }
9326
d9ab5ad1 9327 /* Enable host coalescing bug fix */
63c3a66f 9328 if (tg3_flag(tp, 5755_PLUS))
f51f3562 9329 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 9330
788a035e
MC
9331 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
9332 val |= WDMAC_MODE_BURST_ALL_DATA;
9333
1da177e4
LT
9334 tw32_f(WDMAC_MODE, val);
9335 udelay(40);
9336
63c3a66f 9337 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
9338 u16 pcix_cmd;
9339
9340 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9341 &pcix_cmd);
1da177e4 9342 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
9343 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
9344 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9345 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
9346 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
9347 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9348 }
9974a356
MC
9349 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9350 pcix_cmd);
1da177e4
LT
9351 }
9352
9353 tw32_f(RDMAC_MODE, rdmac_mode);
9354 udelay(40);
9355
091f0ea3
MC
9356 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9357 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
9358 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
9359 break;
9360 }
9361 if (i < TG3_NUM_RDMA_CHANNELS) {
9362 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
9363 val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
9364 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
9365 tg3_flag_set(tp, 5719_RDMA_BUG);
9366 }
9367 }
9368
1da177e4 9369 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 9370 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 9371 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
9372
9373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
9374 tw32(SNDDATAC_MODE,
9375 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
9376 else
9377 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
9378
1da177e4
LT
9379 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
9380 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 9381 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 9382 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
9383 val |= RCVDBDI_MODE_LRG_RING_SZ;
9384 tw32(RCVDBDI_MODE, val);
1da177e4 9385 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
9386 if (tg3_flag(tp, HW_TSO_1) ||
9387 tg3_flag(tp, HW_TSO_2) ||
9388 tg3_flag(tp, HW_TSO_3))
1da177e4 9389 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 9390 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 9391 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
9392 val |= SNDBDI_MODE_MULTI_TXQ_EN;
9393 tw32(SNDBDI_MODE, val);
1da177e4
LT
9394 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
9395
9396 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9397 err = tg3_load_5701_a0_firmware_fix(tp);
9398 if (err)
9399 return err;
9400 }
9401
63c3a66f 9402 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9403 err = tg3_load_tso_firmware(tp);
9404 if (err)
9405 return err;
9406 }
1da177e4
LT
9407
9408 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 9409
63c3a66f 9410 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
9411 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
9412 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
9413
9414 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
9415 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
9416 tp->tx_mode &= ~val;
9417 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
9418 }
9419
1da177e4
LT
9420 tw32_f(MAC_TX_MODE, tp->tx_mode);
9421 udelay(100);
9422
63c3a66f 9423 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 9424 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
9425
9426 /* Setup the "secret" hash key. */
9427 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
9428 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
9429 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
9430 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
9431 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
9432 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
9433 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
9434 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
9435 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
9436 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
9437 }
9438
1da177e4 9439 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 9440 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
9441 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
9442
63c3a66f 9443 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
9444 tp->rx_mode |= RX_MODE_RSS_ENABLE |
9445 RX_MODE_RSS_ITBL_HASH_BITS_7 |
9446 RX_MODE_RSS_IPV6_HASH_EN |
9447 RX_MODE_RSS_TCP_IPV6_HASH_EN |
9448 RX_MODE_RSS_IPV4_HASH_EN |
9449 RX_MODE_RSS_TCP_IPV4_HASH_EN;
9450
1da177e4
LT
9451 tw32_f(MAC_RX_MODE, tp->rx_mode);
9452 udelay(10);
9453
1da177e4
LT
9454 tw32(MAC_LED_CTRL, tp->led_ctrl);
9455
9456 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 9457 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
9458 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9459 udelay(10);
9460 }
9461 tw32_f(MAC_RX_MODE, tp->rx_mode);
9462 udelay(10);
9463
f07e9af3 9464 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 9465 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 9466 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
9467 /* Set drive transmission level to 1.2V */
9468 /* only if the signal pre-emphasis bit is not set */
9469 val = tr32(MAC_SERDES_CFG);
9470 val &= 0xfffff000;
9471 val |= 0x880;
9472 tw32(MAC_SERDES_CFG, val);
9473 }
9474 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
9475 tw32(MAC_SERDES_CFG, 0x616000);
9476 }
9477
9478 /* Prevent chip from dropping frames when flow control
9479 * is enabled.
9480 */
55086ad9 9481 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
9482 val = 1;
9483 else
9484 val = 2;
9485 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
9486
9487 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 9488 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9489 /* Use hardware link auto-negotiation */
63c3a66f 9490 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9491 }
9492
f07e9af3 9493 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9494 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9495 u32 tmp;
9496
9497 tmp = tr32(SERDES_RX_CTRL);
9498 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9499 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9500 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9501 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9502 }
9503
63c3a66f 9504 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 9505 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 9506 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 9507
dd477003
MC
9508 err = tg3_setup_phy(tp, 0);
9509 if (err)
9510 return err;
1da177e4 9511
f07e9af3
MC
9512 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9513 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9514 u32 tmp;
9515
9516 /* Clear CRC stats. */
9517 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9518 tg3_writephy(tp, MII_TG3_TEST1,
9519 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9520 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9521 }
1da177e4
LT
9522 }
9523 }
9524
9525 __tg3_set_rx_mode(tp->dev);
9526
9527 /* Initialize receive rules. */
9528 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9529 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9530 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9531 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9532
63c3a66f 9533 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9534 limit = 8;
9535 else
9536 limit = 16;
63c3a66f 9537 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9538 limit -= 4;
9539 switch (limit) {
9540 case 16:
9541 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9542 case 15:
9543 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9544 case 14:
9545 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9546 case 13:
9547 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9548 case 12:
9549 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9550 case 11:
9551 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9552 case 10:
9553 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9554 case 9:
9555 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9556 case 8:
9557 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9558 case 7:
9559 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9560 case 6:
9561 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9562 case 5:
9563 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9564 case 4:
9565 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9566 case 3:
9567 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9568 case 2:
9569 case 1:
9570
9571 default:
9572 break;
855e1111 9573 }
1da177e4 9574
63c3a66f 9575 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9576 /* Write our heartbeat update interval to APE. */
9577 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9578 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9579
1da177e4
LT
9580 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9581
1da177e4
LT
9582 return 0;
9583}
9584
9585/* Called at device open time to get the chip ready for
9586 * packet processing. Invoked with tp->lock held.
9587 */
8e7a22e3 9588static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9589{
1da177e4
LT
9590 tg3_switch_clocks(tp);
9591
9592 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9593
2f751b67 9594 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9595}
9596
aed93e0b
MC
9597#if IS_ENABLED(CONFIG_HWMON)
9598static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
9599{
9600 int i;
9601
9602 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
9603 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
9604
9605 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
9606 off += len;
9607
9608 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
9609 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
9610 memset(ocir, 0, TG3_OCIR_LEN);
9611 }
9612}
9613
9614/* sysfs attributes for hwmon */
9615static ssize_t tg3_show_temp(struct device *dev,
9616 struct device_attribute *devattr, char *buf)
9617{
9618 struct pci_dev *pdev = to_pci_dev(dev);
9619 struct net_device *netdev = pci_get_drvdata(pdev);
9620 struct tg3 *tp = netdev_priv(netdev);
9621 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
9622 u32 temperature;
9623
9624 spin_lock_bh(&tp->lock);
9625 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
9626 sizeof(temperature));
9627 spin_unlock_bh(&tp->lock);
9628 return sprintf(buf, "%u\n", temperature);
9629}
9630
9631
9632static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
9633 TG3_TEMP_SENSOR_OFFSET);
9634static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
9635 TG3_TEMP_CAUTION_OFFSET);
9636static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
9637 TG3_TEMP_MAX_OFFSET);
9638
9639static struct attribute *tg3_attributes[] = {
9640 &sensor_dev_attr_temp1_input.dev_attr.attr,
9641 &sensor_dev_attr_temp1_crit.dev_attr.attr,
9642 &sensor_dev_attr_temp1_max.dev_attr.attr,
9643 NULL
9644};
9645
9646static const struct attribute_group tg3_group = {
9647 .attrs = tg3_attributes,
9648};
9649
9650#endif
9651
9652static void tg3_hwmon_close(struct tg3 *tp)
9653{
9654#if IS_ENABLED(CONFIG_HWMON)
9655 if (tp->hwmon_dev) {
9656 hwmon_device_unregister(tp->hwmon_dev);
9657 tp->hwmon_dev = NULL;
9658 sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
9659 }
9660#endif
9661}
9662
9663static void tg3_hwmon_open(struct tg3 *tp)
9664{
9665#if IS_ENABLED(CONFIG_HWMON)
9666 int i, err;
9667 u32 size = 0;
9668 struct pci_dev *pdev = tp->pdev;
9669 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
9670
9671 tg3_sd_scan_scratchpad(tp, ocirs);
9672
9673 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
9674 if (!ocirs[i].src_data_length)
9675 continue;
9676
9677 size += ocirs[i].src_hdr_length;
9678 size += ocirs[i].src_data_length;
9679 }
9680
9681 if (!size)
9682 return;
9683
9684 /* Register hwmon sysfs hooks */
9685 err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
9686 if (err) {
9687 dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
9688 return;
9689 }
9690
9691 tp->hwmon_dev = hwmon_device_register(&pdev->dev);
9692 if (IS_ERR(tp->hwmon_dev)) {
9693 tp->hwmon_dev = NULL;
9694 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
9695 sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
9696 }
9697#endif
9698}
9699
9700
1da177e4
LT
9701#define TG3_STAT_ADD32(PSTAT, REG) \
9702do { u32 __val = tr32(REG); \
9703 (PSTAT)->low += __val; \
9704 if ((PSTAT)->low < __val) \
9705 (PSTAT)->high += 1; \
9706} while (0)
9707
9708static void tg3_periodic_fetch_stats(struct tg3 *tp)
9709{
9710 struct tg3_hw_stats *sp = tp->hw_stats;
9711
9712 if (!netif_carrier_ok(tp->dev))
9713 return;
9714
9715 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9716 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9717 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9718 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9719 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9720 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9721 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9722 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9723 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9724 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9725 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9726 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9727 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
091f0ea3
MC
9728 if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
9729 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
9730 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
9731 u32 val;
9732
9733 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
9734 val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
9735 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
9736 tg3_flag_clear(tp, 5719_RDMA_BUG);
9737 }
1da177e4
LT
9738
9739 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9740 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9741 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9742 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9743 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9744 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9745 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9746 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9747 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9748 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9749 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9750 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9751 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9752 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9753
9754 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9755 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9756 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9757 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9758 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9759 } else {
9760 u32 val = tr32(HOSTCC_FLOW_ATTN);
9761 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9762 if (val) {
9763 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9764 sp->rx_discards.low += val;
9765 if (sp->rx_discards.low < val)
9766 sp->rx_discards.high += 1;
9767 }
9768 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9769 }
463d305b 9770 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9771}
9772
0e6cf6a9
MC
9773static void tg3_chk_missed_msi(struct tg3 *tp)
9774{
9775 u32 i;
9776
9777 for (i = 0; i < tp->irq_cnt; i++) {
9778 struct tg3_napi *tnapi = &tp->napi[i];
9779
9780 if (tg3_has_work(tnapi)) {
9781 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9782 tnapi->last_tx_cons == tnapi->tx_cons) {
9783 if (tnapi->chk_msi_cnt < 1) {
9784 tnapi->chk_msi_cnt++;
9785 return;
9786 }
7f230735 9787 tg3_msi(0, tnapi);
0e6cf6a9
MC
9788 }
9789 }
9790 tnapi->chk_msi_cnt = 0;
9791 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9792 tnapi->last_tx_cons = tnapi->tx_cons;
9793 }
9794}
9795
1da177e4
LT
9796static void tg3_timer(unsigned long __opaque)
9797{
9798 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9799
5b190624 9800 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9801 goto restart_timer;
9802
f47c11ee 9803 spin_lock(&tp->lock);
1da177e4 9804
0e6cf6a9 9805 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
55086ad9 9806 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
9807 tg3_chk_missed_msi(tp);
9808
63c3a66f 9809 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9810 /* All of this garbage is because when using non-tagged
9811 * IRQ status the mailbox/status_block protocol the chip
9812 * uses with the cpu is race prone.
9813 */
898a56f8 9814 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9815 tw32(GRC_LOCAL_CTRL,
9816 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9817 } else {
9818 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9819 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9820 }
1da177e4 9821
fac9b83e 9822 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9823 spin_unlock(&tp->lock);
db219973 9824 tg3_reset_task_schedule(tp);
5b190624 9825 goto restart_timer;
fac9b83e 9826 }
1da177e4
LT
9827 }
9828
1da177e4
LT
9829 /* This part only runs once per second. */
9830 if (!--tp->timer_counter) {
63c3a66f 9831 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9832 tg3_periodic_fetch_stats(tp);
9833
b0c5943f
MC
9834 if (tp->setlpicnt && !--tp->setlpicnt)
9835 tg3_phy_eee_enable(tp);
52b02d04 9836
63c3a66f 9837 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9838 u32 mac_stat;
9839 int phy_event;
9840
9841 mac_stat = tr32(MAC_STATUS);
9842
9843 phy_event = 0;
f07e9af3 9844 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9845 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9846 phy_event = 1;
9847 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9848 phy_event = 1;
9849
9850 if (phy_event)
9851 tg3_setup_phy(tp, 0);
63c3a66f 9852 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9853 u32 mac_stat = tr32(MAC_STATUS);
9854 int need_setup = 0;
9855
9856 if (netif_carrier_ok(tp->dev) &&
9857 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9858 need_setup = 1;
9859 }
be98da6a 9860 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9861 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9862 MAC_STATUS_SIGNAL_DET))) {
9863 need_setup = 1;
9864 }
9865 if (need_setup) {
3d3ebe74
MC
9866 if (!tp->serdes_counter) {
9867 tw32_f(MAC_MODE,
9868 (tp->mac_mode &
9869 ~MAC_MODE_PORT_MODE_MASK));
9870 udelay(40);
9871 tw32_f(MAC_MODE, tp->mac_mode);
9872 udelay(40);
9873 }
1da177e4
LT
9874 tg3_setup_phy(tp, 0);
9875 }
f07e9af3 9876 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9877 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9878 tg3_serdes_parallel_detect(tp);
57d8b880 9879 }
1da177e4
LT
9880
9881 tp->timer_counter = tp->timer_multiplier;
9882 }
9883
130b8e4d
MC
9884 /* Heartbeat is only sent once every 2 seconds.
9885 *
9886 * The heartbeat is to tell the ASF firmware that the host
9887 * driver is still alive. In the event that the OS crashes,
9888 * ASF needs to reset the hardware to free up the FIFO space
9889 * that may be filled with rx packets destined for the host.
9890 * If the FIFO is full, ASF will no longer function properly.
9891 *
9892 * Unintended resets have been reported on real time kernels
9893 * where the timer doesn't run on time. Netpoll will also have
9894 * same problem.
9895 *
9896 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9897 * to check the ring condition when the heartbeat is expiring
9898 * before doing the reset. This will prevent most unintended
9899 * resets.
9900 */
1da177e4 9901 if (!--tp->asf_counter) {
63c3a66f 9902 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9903 tg3_wait_for_event_ack(tp);
9904
bbadf503 9905 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9906 FWCMD_NICDRV_ALIVE3);
bbadf503 9907 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9908 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9909 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9910
9911 tg3_generate_fw_event(tp);
1da177e4
LT
9912 }
9913 tp->asf_counter = tp->asf_multiplier;
9914 }
9915
f47c11ee 9916 spin_unlock(&tp->lock);
1da177e4 9917
f475f163 9918restart_timer:
1da177e4
LT
9919 tp->timer.expires = jiffies + tp->timer_offset;
9920 add_timer(&tp->timer);
9921}
9922
21f7638e
MC
9923static void __devinit tg3_timer_init(struct tg3 *tp)
9924{
9925 if (tg3_flag(tp, TAGGED_STATUS) &&
9926 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9927 !tg3_flag(tp, 57765_CLASS))
9928 tp->timer_offset = HZ;
9929 else
9930 tp->timer_offset = HZ / 10;
9931
9932 BUG_ON(tp->timer_offset > HZ);
9933
9934 tp->timer_multiplier = (HZ / tp->timer_offset);
9935 tp->asf_multiplier = (HZ / tp->timer_offset) *
9936 TG3_FW_UPDATE_FREQ_SEC;
9937
9938 init_timer(&tp->timer);
9939 tp->timer.data = (unsigned long) tp;
9940 tp->timer.function = tg3_timer;
9941}
9942
9943static void tg3_timer_start(struct tg3 *tp)
9944{
9945 tp->asf_counter = tp->asf_multiplier;
9946 tp->timer_counter = tp->timer_multiplier;
9947
9948 tp->timer.expires = jiffies + tp->timer_offset;
9949 add_timer(&tp->timer);
9950}
9951
9952static void tg3_timer_stop(struct tg3 *tp)
9953{
9954 del_timer_sync(&tp->timer);
9955}
9956
9957/* Restart hardware after configuration changes, self-test, etc.
9958 * Invoked with tp->lock held.
9959 */
9960static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
9961 __releases(tp->lock)
9962 __acquires(tp->lock)
9963{
9964 int err;
9965
9966 err = tg3_init_hw(tp, reset_phy);
9967 if (err) {
9968 netdev_err(tp->dev,
9969 "Failed to re-initialize device, aborting\n");
9970 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9971 tg3_full_unlock(tp);
9972 tg3_timer_stop(tp);
9973 tp->irq_sync = 0;
9974 tg3_napi_enable(tp);
9975 dev_close(tp->dev);
9976 tg3_full_lock(tp, 0);
9977 }
9978 return err;
9979}
9980
9981static void tg3_reset_task(struct work_struct *work)
9982{
9983 struct tg3 *tp = container_of(work, struct tg3, reset_task);
9984 int err;
9985
9986 tg3_full_lock(tp, 0);
9987
9988 if (!netif_running(tp->dev)) {
9989 tg3_flag_clear(tp, RESET_TASK_PENDING);
9990 tg3_full_unlock(tp);
9991 return;
9992 }
9993
9994 tg3_full_unlock(tp);
9995
9996 tg3_phy_stop(tp);
9997
9998 tg3_netif_stop(tp);
9999
10000 tg3_full_lock(tp, 1);
10001
10002 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
10003 tp->write32_tx_mbox = tg3_write32_tx_mbox;
10004 tp->write32_rx_mbox = tg3_write_flush_reg32;
10005 tg3_flag_set(tp, MBOX_WRITE_REORDER);
10006 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
10007 }
10008
10009 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
10010 err = tg3_init_hw(tp, 1);
10011 if (err)
10012 goto out;
10013
10014 tg3_netif_start(tp);
10015
10016out:
10017 tg3_full_unlock(tp);
10018
10019 if (!err)
10020 tg3_phy_start(tp);
10021
10022 tg3_flag_clear(tp, RESET_TASK_PENDING);
10023}
10024
4f125f42 10025static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 10026{
7d12e780 10027 irq_handler_t fn;
fcfa0a32 10028 unsigned long flags;
4f125f42
MC
10029 char *name;
10030 struct tg3_napi *tnapi = &tp->napi[irq_num];
10031
10032 if (tp->irq_cnt == 1)
10033 name = tp->dev->name;
10034 else {
10035 name = &tnapi->irq_lbl[0];
10036 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
10037 name[IFNAMSIZ-1] = 0;
10038 }
fcfa0a32 10039
63c3a66f 10040 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 10041 fn = tg3_msi;
63c3a66f 10042 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 10043 fn = tg3_msi_1shot;
ab392d2d 10044 flags = 0;
fcfa0a32
MC
10045 } else {
10046 fn = tg3_interrupt;
63c3a66f 10047 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 10048 fn = tg3_interrupt_tagged;
ab392d2d 10049 flags = IRQF_SHARED;
fcfa0a32 10050 }
4f125f42
MC
10051
10052 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
10053}
10054
7938109f
MC
10055static int tg3_test_interrupt(struct tg3 *tp)
10056{
09943a18 10057 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 10058 struct net_device *dev = tp->dev;
b16250e3 10059 int err, i, intr_ok = 0;
f6eb9b1f 10060 u32 val;
7938109f 10061
d4bc3927
MC
10062 if (!netif_running(dev))
10063 return -ENODEV;
10064
7938109f
MC
10065 tg3_disable_ints(tp);
10066
4f125f42 10067 free_irq(tnapi->irq_vec, tnapi);
7938109f 10068
f6eb9b1f
MC
10069 /*
10070 * Turn off MSI one shot mode. Otherwise this test has no
10071 * observable way to know whether the interrupt was delivered.
10072 */
3aa1cdf8 10073 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
10074 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
10075 tw32(MSGINT_MODE, val);
10076 }
10077
4f125f42 10078 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 10079 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
10080 if (err)
10081 return err;
10082
898a56f8 10083 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
10084 tg3_enable_ints(tp);
10085
10086 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10087 tnapi->coal_now);
7938109f
MC
10088
10089 for (i = 0; i < 5; i++) {
b16250e3
MC
10090 u32 int_mbox, misc_host_ctrl;
10091
898a56f8 10092 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
10093 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
10094
10095 if ((int_mbox != 0) ||
10096 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
10097 intr_ok = 1;
7938109f 10098 break;
b16250e3
MC
10099 }
10100
3aa1cdf8
MC
10101 if (tg3_flag(tp, 57765_PLUS) &&
10102 tnapi->hw_status->status_tag != tnapi->last_tag)
10103 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
10104
7938109f
MC
10105 msleep(10);
10106 }
10107
10108 tg3_disable_ints(tp);
10109
4f125f42 10110 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 10111
4f125f42 10112 err = tg3_request_irq(tp, 0);
7938109f
MC
10113
10114 if (err)
10115 return err;
10116
f6eb9b1f
MC
10117 if (intr_ok) {
10118 /* Reenable MSI one shot mode. */
5b39de91 10119 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
10120 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
10121 tw32(MSGINT_MODE, val);
10122 }
7938109f 10123 return 0;
f6eb9b1f 10124 }
7938109f
MC
10125
10126 return -EIO;
10127}
10128
10129/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
10130 * successfully restored
10131 */
10132static int tg3_test_msi(struct tg3 *tp)
10133{
7938109f
MC
10134 int err;
10135 u16 pci_cmd;
10136
63c3a66f 10137 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
10138 return 0;
10139
10140 /* Turn off SERR reporting in case MSI terminates with Master
10141 * Abort.
10142 */
10143 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
10144 pci_write_config_word(tp->pdev, PCI_COMMAND,
10145 pci_cmd & ~PCI_COMMAND_SERR);
10146
10147 err = tg3_test_interrupt(tp);
10148
10149 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
10150
10151 if (!err)
10152 return 0;
10153
10154 /* other failures */
10155 if (err != -EIO)
10156 return err;
10157
10158 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
10159 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
10160 "to INTx mode. Please report this failure to the PCI "
10161 "maintainer and include system chipset information\n");
7938109f 10162
4f125f42 10163 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 10164
7938109f
MC
10165 pci_disable_msi(tp->pdev);
10166
63c3a66f 10167 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 10168 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 10169
4f125f42 10170 err = tg3_request_irq(tp, 0);
7938109f
MC
10171 if (err)
10172 return err;
10173
10174 /* Need to reset the chip because the MSI cycle may have terminated
10175 * with Master Abort.
10176 */
f47c11ee 10177 tg3_full_lock(tp, 1);
7938109f 10178
944d980e 10179 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 10180 err = tg3_init_hw(tp, 1);
7938109f 10181
f47c11ee 10182 tg3_full_unlock(tp);
7938109f
MC
10183
10184 if (err)
4f125f42 10185 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
10186
10187 return err;
10188}
10189
9e9fd12d
MC
10190static int tg3_request_firmware(struct tg3 *tp)
10191{
10192 const __be32 *fw_data;
10193
10194 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
10195 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
10196 tp->fw_needed);
9e9fd12d
MC
10197 return -ENOENT;
10198 }
10199
10200 fw_data = (void *)tp->fw->data;
10201
10202 /* Firmware blob starts with version numbers, followed by
10203 * start address and _full_ length including BSS sections
10204 * (which must be longer than the actual data, of course
10205 */
10206
10207 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
10208 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
10209 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
10210 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
10211 release_firmware(tp->fw);
10212 tp->fw = NULL;
10213 return -EINVAL;
10214 }
10215
10216 /* We no longer need firmware; we have it. */
10217 tp->fw_needed = NULL;
10218 return 0;
10219}
10220
9102426a 10221static u32 tg3_irq_count(struct tg3 *tp)
679563f4 10222{
9102426a 10223 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
679563f4 10224
9102426a 10225 if (irq_cnt > 1) {
c3b5003b
MC
10226 /* We want as many rx rings enabled as there are cpus.
10227 * In multiqueue MSI-X mode, the first MSI-X vector
10228 * only deals with link interrupts, etc, so we add
10229 * one to the number of vectors we are requesting.
10230 */
9102426a 10231 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
c3b5003b 10232 }
679563f4 10233
9102426a
MC
10234 return irq_cnt;
10235}
10236
10237static bool tg3_enable_msix(struct tg3 *tp)
10238{
10239 int i, rc;
10240 struct msix_entry msix_ent[tp->irq_max];
10241
10242 tp->rxq_cnt = netif_get_num_default_rss_queues();
10243 if (tp->rxq_cnt > tp->rxq_max)
10244 tp->rxq_cnt = tp->rxq_max;
10245 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
10246 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
10247 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
10248
10249 tp->irq_cnt = tg3_irq_count(tp);
10250
679563f4
MC
10251 for (i = 0; i < tp->irq_max; i++) {
10252 msix_ent[i].entry = i;
10253 msix_ent[i].vector = 0;
10254 }
10255
10256 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
10257 if (rc < 0) {
10258 return false;
10259 } else if (rc != 0) {
679563f4
MC
10260 if (pci_enable_msix(tp->pdev, msix_ent, rc))
10261 return false;
05dbe005
JP
10262 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
10263 tp->irq_cnt, rc);
679563f4 10264 tp->irq_cnt = rc;
49a359e3 10265 tp->rxq_cnt = max(rc - 1, 1);
9102426a
MC
10266 if (tp->txq_cnt)
10267 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
679563f4
MC
10268 }
10269
10270 for (i = 0; i < tp->irq_max; i++)
10271 tp->napi[i].irq_vec = msix_ent[i].vector;
10272
49a359e3 10273 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
2ddaad39
BH
10274 pci_disable_msix(tp->pdev);
10275 return false;
10276 }
b92b9040 10277
9102426a
MC
10278 if (tp->irq_cnt == 1)
10279 return true;
d78b59f5 10280
9102426a
MC
10281 tg3_flag_set(tp, ENABLE_RSS);
10282
10283 if (tp->txq_cnt > 1)
10284 tg3_flag_set(tp, ENABLE_TSS);
10285
10286 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
2430b031 10287
679563f4
MC
10288 return true;
10289}
10290
07b0173c
MC
10291static void tg3_ints_init(struct tg3 *tp)
10292{
63c3a66f
JP
10293 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
10294 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
10295 /* All MSI supporting chips should support tagged
10296 * status. Assert that this is the case.
10297 */
5129c3a3
MC
10298 netdev_warn(tp->dev,
10299 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 10300 goto defcfg;
07b0173c 10301 }
4f125f42 10302
63c3a66f
JP
10303 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
10304 tg3_flag_set(tp, USING_MSIX);
10305 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
10306 tg3_flag_set(tp, USING_MSI);
679563f4 10307
63c3a66f 10308 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 10309 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 10310 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 10311 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
10312 if (!tg3_flag(tp, 1SHOT_MSI))
10313 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
10314 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
10315 }
10316defcfg:
63c3a66f 10317 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
10318 tp->irq_cnt = 1;
10319 tp->napi[0].irq_vec = tp->pdev->irq;
49a359e3
MC
10320 }
10321
10322 if (tp->irq_cnt == 1) {
10323 tp->txq_cnt = 1;
10324 tp->rxq_cnt = 1;
2ddaad39 10325 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 10326 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 10327 }
07b0173c
MC
10328}
10329
10330static void tg3_ints_fini(struct tg3 *tp)
10331{
63c3a66f 10332 if (tg3_flag(tp, USING_MSIX))
679563f4 10333 pci_disable_msix(tp->pdev);
63c3a66f 10334 else if (tg3_flag(tp, USING_MSI))
679563f4 10335 pci_disable_msi(tp->pdev);
63c3a66f
JP
10336 tg3_flag_clear(tp, USING_MSI);
10337 tg3_flag_clear(tp, USING_MSIX);
10338 tg3_flag_clear(tp, ENABLE_RSS);
10339 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
10340}
10341
d8f4cd38 10342static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq)
1da177e4 10343{
d8f4cd38 10344 struct net_device *dev = tp->dev;
4f125f42 10345 int i, err;
1da177e4 10346
679563f4
MC
10347 /*
10348 * Setup interrupts first so we know how
10349 * many NAPI resources to allocate
10350 */
10351 tg3_ints_init(tp);
10352
90415477 10353 tg3_rss_check_indir_tbl(tp);
bcebcc46 10354
1da177e4
LT
10355 /* The placement of this call is tied
10356 * to the setup and use of Host TX descriptors.
10357 */
10358 err = tg3_alloc_consistent(tp);
10359 if (err)
679563f4 10360 goto err_out1;
88b06bc2 10361
66cfd1bd
MC
10362 tg3_napi_init(tp);
10363
fed97810 10364 tg3_napi_enable(tp);
1da177e4 10365
4f125f42
MC
10366 for (i = 0; i < tp->irq_cnt; i++) {
10367 struct tg3_napi *tnapi = &tp->napi[i];
10368 err = tg3_request_irq(tp, i);
10369 if (err) {
5bc09186
MC
10370 for (i--; i >= 0; i--) {
10371 tnapi = &tp->napi[i];
4f125f42 10372 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
10373 }
10374 goto err_out2;
4f125f42
MC
10375 }
10376 }
1da177e4 10377
f47c11ee 10378 tg3_full_lock(tp, 0);
1da177e4 10379
d8f4cd38 10380 err = tg3_init_hw(tp, reset_phy);
1da177e4 10381 if (err) {
944d980e 10382 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10383 tg3_free_rings(tp);
1da177e4
LT
10384 }
10385
f47c11ee 10386 tg3_full_unlock(tp);
1da177e4 10387
07b0173c 10388 if (err)
679563f4 10389 goto err_out3;
1da177e4 10390
d8f4cd38 10391 if (test_irq && tg3_flag(tp, USING_MSI)) {
7938109f 10392 err = tg3_test_msi(tp);
fac9b83e 10393
7938109f 10394 if (err) {
f47c11ee 10395 tg3_full_lock(tp, 0);
944d980e 10396 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 10397 tg3_free_rings(tp);
f47c11ee 10398 tg3_full_unlock(tp);
7938109f 10399
679563f4 10400 goto err_out2;
7938109f 10401 }
fcfa0a32 10402
63c3a66f 10403 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 10404 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 10405
f6eb9b1f
MC
10406 tw32(PCIE_TRANSACTION_CFG,
10407 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 10408 }
7938109f
MC
10409 }
10410
b02fd9e3
MC
10411 tg3_phy_start(tp);
10412
aed93e0b
MC
10413 tg3_hwmon_open(tp);
10414
f47c11ee 10415 tg3_full_lock(tp, 0);
1da177e4 10416
21f7638e 10417 tg3_timer_start(tp);
63c3a66f 10418 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
10419 tg3_enable_ints(tp);
10420
f47c11ee 10421 tg3_full_unlock(tp);
1da177e4 10422
fe5f5787 10423 netif_tx_start_all_queues(dev);
1da177e4 10424
06c03c02
MB
10425 /*
10426 * Reset loopback feature if it was turned on while the device was down
10427 * make sure that it's installed properly now.
10428 */
10429 if (dev->features & NETIF_F_LOOPBACK)
10430 tg3_set_loopback(dev, dev->features);
10431
1da177e4 10432 return 0;
07b0173c 10433
679563f4 10434err_out3:
4f125f42
MC
10435 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10436 struct tg3_napi *tnapi = &tp->napi[i];
10437 free_irq(tnapi->irq_vec, tnapi);
10438 }
07b0173c 10439
679563f4 10440err_out2:
fed97810 10441 tg3_napi_disable(tp);
66cfd1bd 10442 tg3_napi_fini(tp);
07b0173c 10443 tg3_free_consistent(tp);
679563f4
MC
10444
10445err_out1:
10446 tg3_ints_fini(tp);
d8f4cd38
MC
10447
10448 return err;
10449}
10450
65138594
MC
10451static void tg3_stop(struct tg3 *tp)
10452{
10453 int i;
10454
10455 tg3_napi_disable(tp);
10456 tg3_reset_task_cancel(tp);
10457
10458 netif_tx_disable(tp->dev);
10459
10460 tg3_timer_stop(tp);
10461
10462 tg3_hwmon_close(tp);
10463
10464 tg3_phy_stop(tp);
10465
10466 tg3_full_lock(tp, 1);
10467
10468 tg3_disable_ints(tp);
10469
10470 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10471 tg3_free_rings(tp);
10472 tg3_flag_clear(tp, INIT_COMPLETE);
10473
10474 tg3_full_unlock(tp);
10475
10476 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10477 struct tg3_napi *tnapi = &tp->napi[i];
10478 free_irq(tnapi->irq_vec, tnapi);
10479 }
10480
10481 tg3_ints_fini(tp);
10482
10483 tg3_napi_fini(tp);
10484
10485 tg3_free_consistent(tp);
10486}
10487
d8f4cd38
MC
10488static int tg3_open(struct net_device *dev)
10489{
10490 struct tg3 *tp = netdev_priv(dev);
10491 int err;
10492
10493 if (tp->fw_needed) {
10494 err = tg3_request_firmware(tp);
10495 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
10496 if (err)
10497 return err;
10498 } else if (err) {
10499 netdev_warn(tp->dev, "TSO capability disabled\n");
10500 tg3_flag_clear(tp, TSO_CAPABLE);
10501 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
10502 netdev_notice(tp->dev, "TSO capability restored\n");
10503 tg3_flag_set(tp, TSO_CAPABLE);
10504 }
10505 }
10506
10507 netif_carrier_off(tp->dev);
10508
10509 err = tg3_power_up(tp);
10510 if (err)
10511 return err;
10512
10513 tg3_full_lock(tp, 0);
10514
10515 tg3_disable_ints(tp);
10516 tg3_flag_clear(tp, INIT_COMPLETE);
10517
10518 tg3_full_unlock(tp);
10519
10520 err = tg3_start(tp, true, true);
10521 if (err) {
10522 tg3_frob_aux_power(tp, false);
10523 pci_set_power_state(tp->pdev, PCI_D3hot);
10524 }
07b0173c 10525 return err;
1da177e4
LT
10526}
10527
1da177e4
LT
10528static int tg3_close(struct net_device *dev)
10529{
10530 struct tg3 *tp = netdev_priv(dev);
10531
65138594 10532 tg3_stop(tp);
1da177e4 10533
92feeabf
MC
10534 /* Clear stats across close / open calls */
10535 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
10536 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 10537
c866b7ea 10538 tg3_power_down(tp);
bc1c7567
MC
10539
10540 netif_carrier_off(tp->dev);
10541
1da177e4
LT
10542 return 0;
10543}
10544
511d2224 10545static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
10546{
10547 return ((u64)val->high << 32) | ((u64)val->low);
10548}
10549
65ec698d 10550static u64 tg3_calc_crc_errors(struct tg3 *tp)
1da177e4
LT
10551{
10552 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10553
f07e9af3 10554 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
10555 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
10556 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
10557 u32 val;
10558
569a5df8
MC
10559 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
10560 tg3_writephy(tp, MII_TG3_TEST1,
10561 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10562 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
10563 } else
10564 val = 0;
1da177e4
LT
10565
10566 tp->phy_crc_errors += val;
10567
10568 return tp->phy_crc_errors;
10569 }
10570
10571 return get_stat64(&hw_stats->rx_fcs_errors);
10572}
10573
10574#define ESTAT_ADD(member) \
10575 estats->member = old_estats->member + \
511d2224 10576 get_stat64(&hw_stats->member)
1da177e4 10577
65ec698d 10578static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
1da177e4 10579{
1da177e4
LT
10580 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
10581 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10582
1da177e4
LT
10583 ESTAT_ADD(rx_octets);
10584 ESTAT_ADD(rx_fragments);
10585 ESTAT_ADD(rx_ucast_packets);
10586 ESTAT_ADD(rx_mcast_packets);
10587 ESTAT_ADD(rx_bcast_packets);
10588 ESTAT_ADD(rx_fcs_errors);
10589 ESTAT_ADD(rx_align_errors);
10590 ESTAT_ADD(rx_xon_pause_rcvd);
10591 ESTAT_ADD(rx_xoff_pause_rcvd);
10592 ESTAT_ADD(rx_mac_ctrl_rcvd);
10593 ESTAT_ADD(rx_xoff_entered);
10594 ESTAT_ADD(rx_frame_too_long_errors);
10595 ESTAT_ADD(rx_jabbers);
10596 ESTAT_ADD(rx_undersize_packets);
10597 ESTAT_ADD(rx_in_length_errors);
10598 ESTAT_ADD(rx_out_length_errors);
10599 ESTAT_ADD(rx_64_or_less_octet_packets);
10600 ESTAT_ADD(rx_65_to_127_octet_packets);
10601 ESTAT_ADD(rx_128_to_255_octet_packets);
10602 ESTAT_ADD(rx_256_to_511_octet_packets);
10603 ESTAT_ADD(rx_512_to_1023_octet_packets);
10604 ESTAT_ADD(rx_1024_to_1522_octet_packets);
10605 ESTAT_ADD(rx_1523_to_2047_octet_packets);
10606 ESTAT_ADD(rx_2048_to_4095_octet_packets);
10607 ESTAT_ADD(rx_4096_to_8191_octet_packets);
10608 ESTAT_ADD(rx_8192_to_9022_octet_packets);
10609
10610 ESTAT_ADD(tx_octets);
10611 ESTAT_ADD(tx_collisions);
10612 ESTAT_ADD(tx_xon_sent);
10613 ESTAT_ADD(tx_xoff_sent);
10614 ESTAT_ADD(tx_flow_control);
10615 ESTAT_ADD(tx_mac_errors);
10616 ESTAT_ADD(tx_single_collisions);
10617 ESTAT_ADD(tx_mult_collisions);
10618 ESTAT_ADD(tx_deferred);
10619 ESTAT_ADD(tx_excessive_collisions);
10620 ESTAT_ADD(tx_late_collisions);
10621 ESTAT_ADD(tx_collide_2times);
10622 ESTAT_ADD(tx_collide_3times);
10623 ESTAT_ADD(tx_collide_4times);
10624 ESTAT_ADD(tx_collide_5times);
10625 ESTAT_ADD(tx_collide_6times);
10626 ESTAT_ADD(tx_collide_7times);
10627 ESTAT_ADD(tx_collide_8times);
10628 ESTAT_ADD(tx_collide_9times);
10629 ESTAT_ADD(tx_collide_10times);
10630 ESTAT_ADD(tx_collide_11times);
10631 ESTAT_ADD(tx_collide_12times);
10632 ESTAT_ADD(tx_collide_13times);
10633 ESTAT_ADD(tx_collide_14times);
10634 ESTAT_ADD(tx_collide_15times);
10635 ESTAT_ADD(tx_ucast_packets);
10636 ESTAT_ADD(tx_mcast_packets);
10637 ESTAT_ADD(tx_bcast_packets);
10638 ESTAT_ADD(tx_carrier_sense_errors);
10639 ESTAT_ADD(tx_discards);
10640 ESTAT_ADD(tx_errors);
10641
10642 ESTAT_ADD(dma_writeq_full);
10643 ESTAT_ADD(dma_write_prioq_full);
10644 ESTAT_ADD(rxbds_empty);
10645 ESTAT_ADD(rx_discards);
10646 ESTAT_ADD(rx_errors);
10647 ESTAT_ADD(rx_threshold_hit);
10648
10649 ESTAT_ADD(dma_readq_full);
10650 ESTAT_ADD(dma_read_prioq_full);
10651 ESTAT_ADD(tx_comp_queue_full);
10652
10653 ESTAT_ADD(ring_set_send_prod_index);
10654 ESTAT_ADD(ring_status_update);
10655 ESTAT_ADD(nic_irqs);
10656 ESTAT_ADD(nic_avoided_irqs);
10657 ESTAT_ADD(nic_tx_threshold_hit);
10658
4452d099 10659 ESTAT_ADD(mbuf_lwm_thresh_hit);
1da177e4
LT
10660}
10661
65ec698d 10662static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
1da177e4 10663{
511d2224 10664 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
10665 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10666
1da177e4
LT
10667 stats->rx_packets = old_stats->rx_packets +
10668 get_stat64(&hw_stats->rx_ucast_packets) +
10669 get_stat64(&hw_stats->rx_mcast_packets) +
10670 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 10671
1da177e4
LT
10672 stats->tx_packets = old_stats->tx_packets +
10673 get_stat64(&hw_stats->tx_ucast_packets) +
10674 get_stat64(&hw_stats->tx_mcast_packets) +
10675 get_stat64(&hw_stats->tx_bcast_packets);
10676
10677 stats->rx_bytes = old_stats->rx_bytes +
10678 get_stat64(&hw_stats->rx_octets);
10679 stats->tx_bytes = old_stats->tx_bytes +
10680 get_stat64(&hw_stats->tx_octets);
10681
10682 stats->rx_errors = old_stats->rx_errors +
4f63b877 10683 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
10684 stats->tx_errors = old_stats->tx_errors +
10685 get_stat64(&hw_stats->tx_errors) +
10686 get_stat64(&hw_stats->tx_mac_errors) +
10687 get_stat64(&hw_stats->tx_carrier_sense_errors) +
10688 get_stat64(&hw_stats->tx_discards);
10689
10690 stats->multicast = old_stats->multicast +
10691 get_stat64(&hw_stats->rx_mcast_packets);
10692 stats->collisions = old_stats->collisions +
10693 get_stat64(&hw_stats->tx_collisions);
10694
10695 stats->rx_length_errors = old_stats->rx_length_errors +
10696 get_stat64(&hw_stats->rx_frame_too_long_errors) +
10697 get_stat64(&hw_stats->rx_undersize_packets);
10698
10699 stats->rx_over_errors = old_stats->rx_over_errors +
10700 get_stat64(&hw_stats->rxbds_empty);
10701 stats->rx_frame_errors = old_stats->rx_frame_errors +
10702 get_stat64(&hw_stats->rx_align_errors);
10703 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
10704 get_stat64(&hw_stats->tx_discards);
10705 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
10706 get_stat64(&hw_stats->tx_carrier_sense_errors);
10707
10708 stats->rx_crc_errors = old_stats->rx_crc_errors +
65ec698d 10709 tg3_calc_crc_errors(tp);
1da177e4 10710
4f63b877
JL
10711 stats->rx_missed_errors = old_stats->rx_missed_errors +
10712 get_stat64(&hw_stats->rx_discards);
10713
b0057c51 10714 stats->rx_dropped = tp->rx_dropped;
48855432 10715 stats->tx_dropped = tp->tx_dropped;
1da177e4
LT
10716}
10717
1da177e4
LT
10718static int tg3_get_regs_len(struct net_device *dev)
10719{
97bd8e49 10720 return TG3_REG_BLK_SIZE;
1da177e4
LT
10721}
10722
10723static void tg3_get_regs(struct net_device *dev,
10724 struct ethtool_regs *regs, void *_p)
10725{
1da177e4 10726 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10727
10728 regs->version = 0;
10729
97bd8e49 10730 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10731
80096068 10732 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10733 return;
10734
f47c11ee 10735 tg3_full_lock(tp, 0);
1da177e4 10736
97bd8e49 10737 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10738
f47c11ee 10739 tg3_full_unlock(tp);
1da177e4
LT
10740}
10741
10742static int tg3_get_eeprom_len(struct net_device *dev)
10743{
10744 struct tg3 *tp = netdev_priv(dev);
10745
10746 return tp->nvram_size;
10747}
10748
1da177e4
LT
10749static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10750{
10751 struct tg3 *tp = netdev_priv(dev);
10752 int ret;
10753 u8 *pd;
b9fc7dc5 10754 u32 i, offset, len, b_offset, b_count;
a9dc529d 10755 __be32 val;
1da177e4 10756
63c3a66f 10757 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10758 return -EINVAL;
10759
80096068 10760 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10761 return -EAGAIN;
10762
1da177e4
LT
10763 offset = eeprom->offset;
10764 len = eeprom->len;
10765 eeprom->len = 0;
10766
10767 eeprom->magic = TG3_EEPROM_MAGIC;
10768
10769 if (offset & 3) {
10770 /* adjustments to start on required 4 byte boundary */
10771 b_offset = offset & 3;
10772 b_count = 4 - b_offset;
10773 if (b_count > len) {
10774 /* i.e. offset=1 len=2 */
10775 b_count = len;
10776 }
a9dc529d 10777 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10778 if (ret)
10779 return ret;
be98da6a 10780 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10781 len -= b_count;
10782 offset += b_count;
c6cdf436 10783 eeprom->len += b_count;
1da177e4
LT
10784 }
10785
25985edc 10786 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10787 pd = &data[eeprom->len];
10788 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10789 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10790 if (ret) {
10791 eeprom->len += i;
10792 return ret;
10793 }
1da177e4
LT
10794 memcpy(pd + i, &val, 4);
10795 }
10796 eeprom->len += i;
10797
10798 if (len & 3) {
10799 /* read last bytes not ending on 4 byte boundary */
10800 pd = &data[eeprom->len];
10801 b_count = len & 3;
10802 b_offset = offset + len - b_count;
a9dc529d 10803 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10804 if (ret)
10805 return ret;
b9fc7dc5 10806 memcpy(pd, &val, b_count);
1da177e4
LT
10807 eeprom->len += b_count;
10808 }
10809 return 0;
10810}
10811
1da177e4
LT
10812static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10813{
10814 struct tg3 *tp = netdev_priv(dev);
10815 int ret;
b9fc7dc5 10816 u32 offset, len, b_offset, odd_len;
1da177e4 10817 u8 *buf;
a9dc529d 10818 __be32 start, end;
1da177e4 10819
80096068 10820 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10821 return -EAGAIN;
10822
63c3a66f 10823 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10824 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10825 return -EINVAL;
10826
10827 offset = eeprom->offset;
10828 len = eeprom->len;
10829
10830 if ((b_offset = (offset & 3))) {
10831 /* adjustments to start on required 4 byte boundary */
a9dc529d 10832 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10833 if (ret)
10834 return ret;
1da177e4
LT
10835 len += b_offset;
10836 offset &= ~3;
1c8594b4
MC
10837 if (len < 4)
10838 len = 4;
1da177e4
LT
10839 }
10840
10841 odd_len = 0;
1c8594b4 10842 if (len & 3) {
1da177e4
LT
10843 /* adjustments to end on required 4 byte boundary */
10844 odd_len = 1;
10845 len = (len + 3) & ~3;
a9dc529d 10846 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10847 if (ret)
10848 return ret;
1da177e4
LT
10849 }
10850
10851 buf = data;
10852 if (b_offset || odd_len) {
10853 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10854 if (!buf)
1da177e4
LT
10855 return -ENOMEM;
10856 if (b_offset)
10857 memcpy(buf, &start, 4);
10858 if (odd_len)
10859 memcpy(buf+len-4, &end, 4);
10860 memcpy(buf + b_offset, data, eeprom->len);
10861 }
10862
10863 ret = tg3_nvram_write_block(tp, offset, len, buf);
10864
10865 if (buf != data)
10866 kfree(buf);
10867
10868 return ret;
10869}
10870
10871static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10872{
b02fd9e3
MC
10873 struct tg3 *tp = netdev_priv(dev);
10874
63c3a66f 10875 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10876 struct phy_device *phydev;
f07e9af3 10877 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10878 return -EAGAIN;
3f0e3ad7
MC
10879 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10880 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10881 }
6aa20a22 10882
1da177e4
LT
10883 cmd->supported = (SUPPORTED_Autoneg);
10884
f07e9af3 10885 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10886 cmd->supported |= (SUPPORTED_1000baseT_Half |
10887 SUPPORTED_1000baseT_Full);
10888
f07e9af3 10889 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10890 cmd->supported |= (SUPPORTED_100baseT_Half |
10891 SUPPORTED_100baseT_Full |
10892 SUPPORTED_10baseT_Half |
10893 SUPPORTED_10baseT_Full |
3bebab59 10894 SUPPORTED_TP);
ef348144
KK
10895 cmd->port = PORT_TP;
10896 } else {
1da177e4 10897 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10898 cmd->port = PORT_FIBRE;
10899 }
6aa20a22 10900
1da177e4 10901 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10902 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10903 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10904 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10905 cmd->advertising |= ADVERTISED_Pause;
10906 } else {
10907 cmd->advertising |= ADVERTISED_Pause |
10908 ADVERTISED_Asym_Pause;
10909 }
10910 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10911 cmd->advertising |= ADVERTISED_Asym_Pause;
10912 }
10913 }
859edb26 10914 if (netif_running(dev) && netif_carrier_ok(dev)) {
70739497 10915 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10916 cmd->duplex = tp->link_config.active_duplex;
859edb26 10917 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
10918 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10919 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10920 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10921 else
10922 cmd->eth_tp_mdix = ETH_TP_MDI;
10923 }
64c22182 10924 } else {
e740522e
MC
10925 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
10926 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 10927 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10928 }
882e9793 10929 cmd->phy_address = tp->phy_addr;
7e5856bd 10930 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10931 cmd->autoneg = tp->link_config.autoneg;
10932 cmd->maxtxpkt = 0;
10933 cmd->maxrxpkt = 0;
10934 return 0;
10935}
6aa20a22 10936
1da177e4
LT
10937static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10938{
10939 struct tg3 *tp = netdev_priv(dev);
25db0338 10940 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10941
63c3a66f 10942 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10943 struct phy_device *phydev;
f07e9af3 10944 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10945 return -EAGAIN;
3f0e3ad7
MC
10946 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10947 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10948 }
10949
7e5856bd
MC
10950 if (cmd->autoneg != AUTONEG_ENABLE &&
10951 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10952 return -EINVAL;
7e5856bd
MC
10953
10954 if (cmd->autoneg == AUTONEG_DISABLE &&
10955 cmd->duplex != DUPLEX_FULL &&
10956 cmd->duplex != DUPLEX_HALF)
37ff238d 10957 return -EINVAL;
1da177e4 10958
7e5856bd
MC
10959 if (cmd->autoneg == AUTONEG_ENABLE) {
10960 u32 mask = ADVERTISED_Autoneg |
10961 ADVERTISED_Pause |
10962 ADVERTISED_Asym_Pause;
10963
f07e9af3 10964 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10965 mask |= ADVERTISED_1000baseT_Half |
10966 ADVERTISED_1000baseT_Full;
10967
f07e9af3 10968 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10969 mask |= ADVERTISED_100baseT_Half |
10970 ADVERTISED_100baseT_Full |
10971 ADVERTISED_10baseT_Half |
10972 ADVERTISED_10baseT_Full |
10973 ADVERTISED_TP;
10974 else
10975 mask |= ADVERTISED_FIBRE;
10976
10977 if (cmd->advertising & ~mask)
10978 return -EINVAL;
10979
10980 mask &= (ADVERTISED_1000baseT_Half |
10981 ADVERTISED_1000baseT_Full |
10982 ADVERTISED_100baseT_Half |
10983 ADVERTISED_100baseT_Full |
10984 ADVERTISED_10baseT_Half |
10985 ADVERTISED_10baseT_Full);
10986
10987 cmd->advertising &= mask;
10988 } else {
f07e9af3 10989 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10990 if (speed != SPEED_1000)
7e5856bd
MC
10991 return -EINVAL;
10992
10993 if (cmd->duplex != DUPLEX_FULL)
10994 return -EINVAL;
10995 } else {
25db0338
DD
10996 if (speed != SPEED_100 &&
10997 speed != SPEED_10)
7e5856bd
MC
10998 return -EINVAL;
10999 }
11000 }
11001
f47c11ee 11002 tg3_full_lock(tp, 0);
1da177e4
LT
11003
11004 tp->link_config.autoneg = cmd->autoneg;
11005 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
11006 tp->link_config.advertising = (cmd->advertising |
11007 ADVERTISED_Autoneg);
e740522e
MC
11008 tp->link_config.speed = SPEED_UNKNOWN;
11009 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
11010 } else {
11011 tp->link_config.advertising = 0;
25db0338 11012 tp->link_config.speed = speed;
1da177e4 11013 tp->link_config.duplex = cmd->duplex;
b02fd9e3 11014 }
6aa20a22 11015
1da177e4
LT
11016 if (netif_running(dev))
11017 tg3_setup_phy(tp, 1);
11018
f47c11ee 11019 tg3_full_unlock(tp);
6aa20a22 11020
1da177e4
LT
11021 return 0;
11022}
6aa20a22 11023
1da177e4
LT
11024static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
11025{
11026 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11027
68aad78c
RJ
11028 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
11029 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
11030 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
11031 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 11032}
6aa20a22 11033
1da177e4
LT
11034static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11035{
11036 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11037
63c3a66f 11038 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
11039 wol->supported = WAKE_MAGIC;
11040 else
11041 wol->supported = 0;
1da177e4 11042 wol->wolopts = 0;
63c3a66f 11043 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
11044 wol->wolopts = WAKE_MAGIC;
11045 memset(&wol->sopass, 0, sizeof(wol->sopass));
11046}
6aa20a22 11047
1da177e4
LT
11048static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11049{
11050 struct tg3 *tp = netdev_priv(dev);
12dac075 11051 struct device *dp = &tp->pdev->dev;
6aa20a22 11052
1da177e4
LT
11053 if (wol->wolopts & ~WAKE_MAGIC)
11054 return -EINVAL;
11055 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 11056 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 11057 return -EINVAL;
6aa20a22 11058
f2dc0d18
RW
11059 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
11060
f47c11ee 11061 spin_lock_bh(&tp->lock);
f2dc0d18 11062 if (device_may_wakeup(dp))
63c3a66f 11063 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 11064 else
63c3a66f 11065 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 11066 spin_unlock_bh(&tp->lock);
6aa20a22 11067
1da177e4
LT
11068 return 0;
11069}
6aa20a22 11070
1da177e4
LT
11071static u32 tg3_get_msglevel(struct net_device *dev)
11072{
11073 struct tg3 *tp = netdev_priv(dev);
11074 return tp->msg_enable;
11075}
6aa20a22 11076
1da177e4
LT
11077static void tg3_set_msglevel(struct net_device *dev, u32 value)
11078{
11079 struct tg3 *tp = netdev_priv(dev);
11080 tp->msg_enable = value;
11081}
6aa20a22 11082
1da177e4
LT
11083static int tg3_nway_reset(struct net_device *dev)
11084{
11085 struct tg3 *tp = netdev_priv(dev);
1da177e4 11086 int r;
6aa20a22 11087
1da177e4
LT
11088 if (!netif_running(dev))
11089 return -EAGAIN;
11090
f07e9af3 11091 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
11092 return -EINVAL;
11093
63c3a66f 11094 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 11095 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11096 return -EAGAIN;
3f0e3ad7 11097 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
11098 } else {
11099 u32 bmcr;
11100
11101 spin_lock_bh(&tp->lock);
11102 r = -EINVAL;
11103 tg3_readphy(tp, MII_BMCR, &bmcr);
11104 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
11105 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 11106 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
11107 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
11108 BMCR_ANENABLE);
11109 r = 0;
11110 }
11111 spin_unlock_bh(&tp->lock);
1da177e4 11112 }
6aa20a22 11113
1da177e4
LT
11114 return r;
11115}
6aa20a22 11116
1da177e4
LT
11117static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
11118{
11119 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11120
2c49a44d 11121 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 11122 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 11123 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
11124 else
11125 ering->rx_jumbo_max_pending = 0;
11126
11127 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
11128
11129 ering->rx_pending = tp->rx_pending;
63c3a66f 11130 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
11131 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
11132 else
11133 ering->rx_jumbo_pending = 0;
11134
f3f3f27e 11135 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 11136}
6aa20a22 11137
1da177e4
LT
11138static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
11139{
11140 struct tg3 *tp = netdev_priv(dev);
646c9edd 11141 int i, irq_sync = 0, err = 0;
6aa20a22 11142
2c49a44d
MC
11143 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
11144 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
11145 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
11146 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 11147 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 11148 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 11149 return -EINVAL;
6aa20a22 11150
bbe832c0 11151 if (netif_running(dev)) {
b02fd9e3 11152 tg3_phy_stop(tp);
1da177e4 11153 tg3_netif_stop(tp);
bbe832c0
MC
11154 irq_sync = 1;
11155 }
1da177e4 11156
bbe832c0 11157 tg3_full_lock(tp, irq_sync);
6aa20a22 11158
1da177e4
LT
11159 tp->rx_pending = ering->rx_pending;
11160
63c3a66f 11161 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
11162 tp->rx_pending > 63)
11163 tp->rx_pending = 63;
11164 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 11165
6fd45cb8 11166 for (i = 0; i < tp->irq_max; i++)
646c9edd 11167 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
11168
11169 if (netif_running(dev)) {
944d980e 11170 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
11171 err = tg3_restart_hw(tp, 1);
11172 if (!err)
11173 tg3_netif_start(tp);
1da177e4
LT
11174 }
11175
f47c11ee 11176 tg3_full_unlock(tp);
6aa20a22 11177
b02fd9e3
MC
11178 if (irq_sync && !err)
11179 tg3_phy_start(tp);
11180
b9ec6c1b 11181 return err;
1da177e4 11182}
6aa20a22 11183
1da177e4
LT
11184static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
11185{
11186 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11187
63c3a66f 11188 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 11189
4a2db503 11190 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
11191 epause->rx_pause = 1;
11192 else
11193 epause->rx_pause = 0;
11194
4a2db503 11195 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
11196 epause->tx_pause = 1;
11197 else
11198 epause->tx_pause = 0;
1da177e4 11199}
6aa20a22 11200
1da177e4
LT
11201static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
11202{
11203 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 11204 int err = 0;
6aa20a22 11205
63c3a66f 11206 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
11207 u32 newadv;
11208 struct phy_device *phydev;
1da177e4 11209
2712168f 11210 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 11211
2712168f
MC
11212 if (!(phydev->supported & SUPPORTED_Pause) ||
11213 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 11214 (epause->rx_pause != epause->tx_pause)))
2712168f 11215 return -EINVAL;
1da177e4 11216
2712168f
MC
11217 tp->link_config.flowctrl = 0;
11218 if (epause->rx_pause) {
11219 tp->link_config.flowctrl |= FLOW_CTRL_RX;
11220
11221 if (epause->tx_pause) {
11222 tp->link_config.flowctrl |= FLOW_CTRL_TX;
11223 newadv = ADVERTISED_Pause;
b02fd9e3 11224 } else
2712168f
MC
11225 newadv = ADVERTISED_Pause |
11226 ADVERTISED_Asym_Pause;
11227 } else if (epause->tx_pause) {
11228 tp->link_config.flowctrl |= FLOW_CTRL_TX;
11229 newadv = ADVERTISED_Asym_Pause;
11230 } else
11231 newadv = 0;
11232
11233 if (epause->autoneg)
63c3a66f 11234 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 11235 else
63c3a66f 11236 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 11237
f07e9af3 11238 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
11239 u32 oldadv = phydev->advertising &
11240 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
11241 if (oldadv != newadv) {
11242 phydev->advertising &=
11243 ~(ADVERTISED_Pause |
11244 ADVERTISED_Asym_Pause);
11245 phydev->advertising |= newadv;
11246 if (phydev->autoneg) {
11247 /*
11248 * Always renegotiate the link to
11249 * inform our link partner of our
11250 * flow control settings, even if the
11251 * flow control is forced. Let
11252 * tg3_adjust_link() do the final
11253 * flow control setup.
11254 */
11255 return phy_start_aneg(phydev);
b02fd9e3 11256 }
b02fd9e3 11257 }
b02fd9e3 11258
2712168f 11259 if (!epause->autoneg)
b02fd9e3 11260 tg3_setup_flow_control(tp, 0, 0);
2712168f 11261 } else {
c6700ce2 11262 tp->link_config.advertising &=
2712168f
MC
11263 ~(ADVERTISED_Pause |
11264 ADVERTISED_Asym_Pause);
c6700ce2 11265 tp->link_config.advertising |= newadv;
b02fd9e3
MC
11266 }
11267 } else {
11268 int irq_sync = 0;
11269
11270 if (netif_running(dev)) {
11271 tg3_netif_stop(tp);
11272 irq_sync = 1;
11273 }
11274
11275 tg3_full_lock(tp, irq_sync);
11276
11277 if (epause->autoneg)
63c3a66f 11278 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 11279 else
63c3a66f 11280 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 11281 if (epause->rx_pause)
e18ce346 11282 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 11283 else
e18ce346 11284 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 11285 if (epause->tx_pause)
e18ce346 11286 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 11287 else
e18ce346 11288 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
11289
11290 if (netif_running(dev)) {
11291 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11292 err = tg3_restart_hw(tp, 1);
11293 if (!err)
11294 tg3_netif_start(tp);
11295 }
11296
11297 tg3_full_unlock(tp);
11298 }
6aa20a22 11299
b9ec6c1b 11300 return err;
1da177e4 11301}
6aa20a22 11302
de6f31eb 11303static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 11304{
b9f2c044
JG
11305 switch (sset) {
11306 case ETH_SS_TEST:
11307 return TG3_NUM_TEST;
11308 case ETH_SS_STATS:
11309 return TG3_NUM_STATS;
11310 default:
11311 return -EOPNOTSUPP;
11312 }
4cafd3f5
MC
11313}
11314
90415477
MC
11315static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
11316 u32 *rules __always_unused)
11317{
11318 struct tg3 *tp = netdev_priv(dev);
11319
11320 if (!tg3_flag(tp, SUPPORT_MSIX))
11321 return -EOPNOTSUPP;
11322
11323 switch (info->cmd) {
11324 case ETHTOOL_GRXRINGS:
11325 if (netif_running(tp->dev))
9102426a 11326 info->data = tp->rxq_cnt;
90415477
MC
11327 else {
11328 info->data = num_online_cpus();
9102426a
MC
11329 if (info->data > TG3_RSS_MAX_NUM_QS)
11330 info->data = TG3_RSS_MAX_NUM_QS;
90415477
MC
11331 }
11332
11333 /* The first interrupt vector only
11334 * handles link interrupts.
11335 */
11336 info->data -= 1;
11337 return 0;
11338
11339 default:
11340 return -EOPNOTSUPP;
11341 }
11342}
11343
11344static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
11345{
11346 u32 size = 0;
11347 struct tg3 *tp = netdev_priv(dev);
11348
11349 if (tg3_flag(tp, SUPPORT_MSIX))
11350 size = TG3_RSS_INDIR_TBL_SIZE;
11351
11352 return size;
11353}
11354
11355static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
11356{
11357 struct tg3 *tp = netdev_priv(dev);
11358 int i;
11359
11360 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
11361 indir[i] = tp->rss_ind_tbl[i];
11362
11363 return 0;
11364}
11365
11366static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
11367{
11368 struct tg3 *tp = netdev_priv(dev);
11369 size_t i;
11370
11371 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
11372 tp->rss_ind_tbl[i] = indir[i];
11373
11374 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
11375 return 0;
11376
11377 /* It is legal to write the indirection
11378 * table while the device is running.
11379 */
11380 tg3_full_lock(tp, 0);
11381 tg3_rss_write_indir_tbl(tp);
11382 tg3_full_unlock(tp);
11383
11384 return 0;
11385}
11386
de6f31eb 11387static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
11388{
11389 switch (stringset) {
11390 case ETH_SS_STATS:
11391 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
11392 break;
4cafd3f5
MC
11393 case ETH_SS_TEST:
11394 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
11395 break;
1da177e4
LT
11396 default:
11397 WARN_ON(1); /* we need a WARN() */
11398 break;
11399 }
11400}
11401
81b8709c 11402static int tg3_set_phys_id(struct net_device *dev,
11403 enum ethtool_phys_id_state state)
4009a93d
MC
11404{
11405 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
11406
11407 if (!netif_running(tp->dev))
11408 return -EAGAIN;
11409
81b8709c 11410 switch (state) {
11411 case ETHTOOL_ID_ACTIVE:
fce55922 11412 return 1; /* cycle on/off once per second */
4009a93d 11413
81b8709c 11414 case ETHTOOL_ID_ON:
11415 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11416 LED_CTRL_1000MBPS_ON |
11417 LED_CTRL_100MBPS_ON |
11418 LED_CTRL_10MBPS_ON |
11419 LED_CTRL_TRAFFIC_OVERRIDE |
11420 LED_CTRL_TRAFFIC_BLINK |
11421 LED_CTRL_TRAFFIC_LED);
11422 break;
6aa20a22 11423
81b8709c 11424 case ETHTOOL_ID_OFF:
11425 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11426 LED_CTRL_TRAFFIC_OVERRIDE);
11427 break;
4009a93d 11428
81b8709c 11429 case ETHTOOL_ID_INACTIVE:
11430 tw32(MAC_LED_CTRL, tp->led_ctrl);
11431 break;
4009a93d 11432 }
81b8709c 11433
4009a93d
MC
11434 return 0;
11435}
11436
de6f31eb 11437static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
11438 struct ethtool_stats *estats, u64 *tmp_stats)
11439{
11440 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 11441
b546e46f
MC
11442 if (tp->hw_stats)
11443 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
11444 else
11445 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
11446}
11447
535a490e 11448static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
11449{
11450 int i;
11451 __be32 *buf;
11452 u32 offset = 0, len = 0;
11453 u32 magic, val;
11454
63c3a66f 11455 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
11456 return NULL;
11457
11458 if (magic == TG3_EEPROM_MAGIC) {
11459 for (offset = TG3_NVM_DIR_START;
11460 offset < TG3_NVM_DIR_END;
11461 offset += TG3_NVM_DIRENT_SIZE) {
11462 if (tg3_nvram_read(tp, offset, &val))
11463 return NULL;
11464
11465 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
11466 TG3_NVM_DIRTYPE_EXTVPD)
11467 break;
11468 }
11469
11470 if (offset != TG3_NVM_DIR_END) {
11471 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
11472 if (tg3_nvram_read(tp, offset + 4, &offset))
11473 return NULL;
11474
11475 offset = tg3_nvram_logical_addr(tp, offset);
11476 }
11477 }
11478
11479 if (!offset || !len) {
11480 offset = TG3_NVM_VPD_OFF;
11481 len = TG3_NVM_VPD_LEN;
11482 }
11483
11484 buf = kmalloc(len, GFP_KERNEL);
11485 if (buf == NULL)
11486 return NULL;
11487
11488 if (magic == TG3_EEPROM_MAGIC) {
11489 for (i = 0; i < len; i += 4) {
11490 /* The data is in little-endian format in NVRAM.
11491 * Use the big-endian read routines to preserve
11492 * the byte order as it exists in NVRAM.
11493 */
11494 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
11495 goto error;
11496 }
11497 } else {
11498 u8 *ptr;
11499 ssize_t cnt;
11500 unsigned int pos = 0;
11501
11502 ptr = (u8 *)&buf[0];
11503 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
11504 cnt = pci_read_vpd(tp->pdev, pos,
11505 len - pos, ptr);
11506 if (cnt == -ETIMEDOUT || cnt == -EINTR)
11507 cnt = 0;
11508 else if (cnt < 0)
11509 goto error;
11510 }
11511 if (pos != len)
11512 goto error;
11513 }
11514
535a490e
MC
11515 *vpdlen = len;
11516
c3e94500
MC
11517 return buf;
11518
11519error:
11520 kfree(buf);
11521 return NULL;
11522}
11523
566f86ad 11524#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
11525#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
11526#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
11527#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
11528#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
11529#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 11530#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
11531#define NVRAM_SELFBOOT_HW_SIZE 0x20
11532#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
11533
11534static int tg3_test_nvram(struct tg3 *tp)
11535{
535a490e 11536 u32 csum, magic, len;
a9dc529d 11537 __be32 *buf;
ab0049b4 11538 int i, j, k, err = 0, size;
566f86ad 11539
63c3a66f 11540 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11541 return 0;
11542
e4f34110 11543 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
11544 return -EIO;
11545
1b27777a
MC
11546 if (magic == TG3_EEPROM_MAGIC)
11547 size = NVRAM_TEST_SIZE;
b16250e3 11548 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
11549 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
11550 TG3_EEPROM_SB_FORMAT_1) {
11551 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
11552 case TG3_EEPROM_SB_REVISION_0:
11553 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
11554 break;
11555 case TG3_EEPROM_SB_REVISION_2:
11556 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
11557 break;
11558 case TG3_EEPROM_SB_REVISION_3:
11559 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
11560 break;
727a6d9f
MC
11561 case TG3_EEPROM_SB_REVISION_4:
11562 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
11563 break;
11564 case TG3_EEPROM_SB_REVISION_5:
11565 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
11566 break;
11567 case TG3_EEPROM_SB_REVISION_6:
11568 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
11569 break;
a5767dec 11570 default:
727a6d9f 11571 return -EIO;
a5767dec
MC
11572 }
11573 } else
1b27777a 11574 return 0;
b16250e3
MC
11575 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
11576 size = NVRAM_SELFBOOT_HW_SIZE;
11577 else
1b27777a
MC
11578 return -EIO;
11579
11580 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
11581 if (buf == NULL)
11582 return -ENOMEM;
11583
1b27777a
MC
11584 err = -EIO;
11585 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
11586 err = tg3_nvram_read_be32(tp, i, &buf[j]);
11587 if (err)
566f86ad 11588 break;
566f86ad 11589 }
1b27777a 11590 if (i < size)
566f86ad
MC
11591 goto out;
11592
1b27777a 11593 /* Selfboot format */
a9dc529d 11594 magic = be32_to_cpu(buf[0]);
b9fc7dc5 11595 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 11596 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
11597 u8 *buf8 = (u8 *) buf, csum8 = 0;
11598
b9fc7dc5 11599 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
11600 TG3_EEPROM_SB_REVISION_2) {
11601 /* For rev 2, the csum doesn't include the MBA. */
11602 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
11603 csum8 += buf8[i];
11604 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
11605 csum8 += buf8[i];
11606 } else {
11607 for (i = 0; i < size; i++)
11608 csum8 += buf8[i];
11609 }
1b27777a 11610
ad96b485
AB
11611 if (csum8 == 0) {
11612 err = 0;
11613 goto out;
11614 }
11615
11616 err = -EIO;
11617 goto out;
1b27777a 11618 }
566f86ad 11619
b9fc7dc5 11620 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
11621 TG3_EEPROM_MAGIC_HW) {
11622 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 11623 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 11624 u8 *buf8 = (u8 *) buf;
b16250e3
MC
11625
11626 /* Separate the parity bits and the data bytes. */
11627 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
11628 if ((i == 0) || (i == 8)) {
11629 int l;
11630 u8 msk;
11631
11632 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
11633 parity[k++] = buf8[i] & msk;
11634 i++;
859a5887 11635 } else if (i == 16) {
b16250e3
MC
11636 int l;
11637 u8 msk;
11638
11639 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
11640 parity[k++] = buf8[i] & msk;
11641 i++;
11642
11643 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
11644 parity[k++] = buf8[i] & msk;
11645 i++;
11646 }
11647 data[j++] = buf8[i];
11648 }
11649
11650 err = -EIO;
11651 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
11652 u8 hw8 = hweight8(data[i]);
11653
11654 if ((hw8 & 0x1) && parity[i])
11655 goto out;
11656 else if (!(hw8 & 0x1) && !parity[i])
11657 goto out;
11658 }
11659 err = 0;
11660 goto out;
11661 }
11662
01c3a392
MC
11663 err = -EIO;
11664
566f86ad
MC
11665 /* Bootstrap checksum at offset 0x10 */
11666 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 11667 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
11668 goto out;
11669
11670 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
11671 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 11672 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 11673 goto out;
566f86ad 11674
c3e94500
MC
11675 kfree(buf);
11676
535a490e 11677 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
11678 if (!buf)
11679 return -ENOMEM;
d4894f3e 11680
535a490e 11681 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11682 if (i > 0) {
11683 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11684 if (j < 0)
11685 goto out;
11686
535a490e 11687 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11688 goto out;
11689
11690 i += PCI_VPD_LRDT_TAG_SIZE;
11691 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11692 PCI_VPD_RO_KEYWORD_CHKSUM);
11693 if (j > 0) {
11694 u8 csum8 = 0;
11695
11696 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11697
11698 for (i = 0; i <= j; i++)
11699 csum8 += ((u8 *)buf)[i];
11700
11701 if (csum8)
11702 goto out;
11703 }
11704 }
11705
566f86ad
MC
11706 err = 0;
11707
11708out:
11709 kfree(buf);
11710 return err;
11711}
11712
ca43007a
MC
11713#define TG3_SERDES_TIMEOUT_SEC 2
11714#define TG3_COPPER_TIMEOUT_SEC 6
11715
11716static int tg3_test_link(struct tg3 *tp)
11717{
11718 int i, max;
11719
11720 if (!netif_running(tp->dev))
11721 return -ENODEV;
11722
f07e9af3 11723 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11724 max = TG3_SERDES_TIMEOUT_SEC;
11725 else
11726 max = TG3_COPPER_TIMEOUT_SEC;
11727
11728 for (i = 0; i < max; i++) {
11729 if (netif_carrier_ok(tp->dev))
11730 return 0;
11731
11732 if (msleep_interruptible(1000))
11733 break;
11734 }
11735
11736 return -EIO;
11737}
11738
a71116d1 11739/* Only test the commonly used registers */
30ca3e37 11740static int tg3_test_registers(struct tg3 *tp)
a71116d1 11741{
b16250e3 11742 int i, is_5705, is_5750;
a71116d1
MC
11743 u32 offset, read_mask, write_mask, val, save_val, read_val;
11744 static struct {
11745 u16 offset;
11746 u16 flags;
11747#define TG3_FL_5705 0x1
11748#define TG3_FL_NOT_5705 0x2
11749#define TG3_FL_NOT_5788 0x4
b16250e3 11750#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11751 u32 read_mask;
11752 u32 write_mask;
11753 } reg_tbl[] = {
11754 /* MAC Control Registers */
11755 { MAC_MODE, TG3_FL_NOT_5705,
11756 0x00000000, 0x00ef6f8c },
11757 { MAC_MODE, TG3_FL_5705,
11758 0x00000000, 0x01ef6b8c },
11759 { MAC_STATUS, TG3_FL_NOT_5705,
11760 0x03800107, 0x00000000 },
11761 { MAC_STATUS, TG3_FL_5705,
11762 0x03800100, 0x00000000 },
11763 { MAC_ADDR_0_HIGH, 0x0000,
11764 0x00000000, 0x0000ffff },
11765 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11766 0x00000000, 0xffffffff },
a71116d1
MC
11767 { MAC_RX_MTU_SIZE, 0x0000,
11768 0x00000000, 0x0000ffff },
11769 { MAC_TX_MODE, 0x0000,
11770 0x00000000, 0x00000070 },
11771 { MAC_TX_LENGTHS, 0x0000,
11772 0x00000000, 0x00003fff },
11773 { MAC_RX_MODE, TG3_FL_NOT_5705,
11774 0x00000000, 0x000007fc },
11775 { MAC_RX_MODE, TG3_FL_5705,
11776 0x00000000, 0x000007dc },
11777 { MAC_HASH_REG_0, 0x0000,
11778 0x00000000, 0xffffffff },
11779 { MAC_HASH_REG_1, 0x0000,
11780 0x00000000, 0xffffffff },
11781 { MAC_HASH_REG_2, 0x0000,
11782 0x00000000, 0xffffffff },
11783 { MAC_HASH_REG_3, 0x0000,
11784 0x00000000, 0xffffffff },
11785
11786 /* Receive Data and Receive BD Initiator Control Registers. */
11787 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11788 0x00000000, 0xffffffff },
11789 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11790 0x00000000, 0xffffffff },
11791 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11792 0x00000000, 0x00000003 },
11793 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11794 0x00000000, 0xffffffff },
11795 { RCVDBDI_STD_BD+0, 0x0000,
11796 0x00000000, 0xffffffff },
11797 { RCVDBDI_STD_BD+4, 0x0000,
11798 0x00000000, 0xffffffff },
11799 { RCVDBDI_STD_BD+8, 0x0000,
11800 0x00000000, 0xffff0002 },
11801 { RCVDBDI_STD_BD+0xc, 0x0000,
11802 0x00000000, 0xffffffff },
6aa20a22 11803
a71116d1
MC
11804 /* Receive BD Initiator Control Registers. */
11805 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11806 0x00000000, 0xffffffff },
11807 { RCVBDI_STD_THRESH, TG3_FL_5705,
11808 0x00000000, 0x000003ff },
11809 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11810 0x00000000, 0xffffffff },
6aa20a22 11811
a71116d1
MC
11812 /* Host Coalescing Control Registers. */
11813 { HOSTCC_MODE, TG3_FL_NOT_5705,
11814 0x00000000, 0x00000004 },
11815 { HOSTCC_MODE, TG3_FL_5705,
11816 0x00000000, 0x000000f6 },
11817 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11818 0x00000000, 0xffffffff },
11819 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11820 0x00000000, 0x000003ff },
11821 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11822 0x00000000, 0xffffffff },
11823 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11824 0x00000000, 0x000003ff },
11825 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11826 0x00000000, 0xffffffff },
11827 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11828 0x00000000, 0x000000ff },
11829 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11830 0x00000000, 0xffffffff },
11831 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11832 0x00000000, 0x000000ff },
11833 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11834 0x00000000, 0xffffffff },
11835 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11836 0x00000000, 0xffffffff },
11837 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11838 0x00000000, 0xffffffff },
11839 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11840 0x00000000, 0x000000ff },
11841 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11842 0x00000000, 0xffffffff },
11843 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11844 0x00000000, 0x000000ff },
11845 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11846 0x00000000, 0xffffffff },
11847 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11848 0x00000000, 0xffffffff },
11849 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11850 0x00000000, 0xffffffff },
11851 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11852 0x00000000, 0xffffffff },
11853 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11854 0x00000000, 0xffffffff },
11855 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11856 0xffffffff, 0x00000000 },
11857 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11858 0xffffffff, 0x00000000 },
11859
11860 /* Buffer Manager Control Registers. */
b16250e3 11861 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11862 0x00000000, 0x007fff80 },
b16250e3 11863 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11864 0x00000000, 0x007fffff },
11865 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11866 0x00000000, 0x0000003f },
11867 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11868 0x00000000, 0x000001ff },
11869 { BUFMGR_MB_HIGH_WATER, 0x0000,
11870 0x00000000, 0x000001ff },
11871 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11872 0xffffffff, 0x00000000 },
11873 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11874 0xffffffff, 0x00000000 },
6aa20a22 11875
a71116d1
MC
11876 /* Mailbox Registers */
11877 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11878 0x00000000, 0x000001ff },
11879 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11880 0x00000000, 0x000001ff },
11881 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11882 0x00000000, 0x000007ff },
11883 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11884 0x00000000, 0x000001ff },
11885
11886 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11887 };
11888
b16250e3 11889 is_5705 = is_5750 = 0;
63c3a66f 11890 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11891 is_5705 = 1;
63c3a66f 11892 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11893 is_5750 = 1;
11894 }
a71116d1
MC
11895
11896 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11897 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11898 continue;
11899
11900 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11901 continue;
11902
63c3a66f 11903 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11904 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11905 continue;
11906
b16250e3
MC
11907 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11908 continue;
11909
a71116d1
MC
11910 offset = (u32) reg_tbl[i].offset;
11911 read_mask = reg_tbl[i].read_mask;
11912 write_mask = reg_tbl[i].write_mask;
11913
11914 /* Save the original register content */
11915 save_val = tr32(offset);
11916
11917 /* Determine the read-only value. */
11918 read_val = save_val & read_mask;
11919
11920 /* Write zero to the register, then make sure the read-only bits
11921 * are not changed and the read/write bits are all zeros.
11922 */
11923 tw32(offset, 0);
11924
11925 val = tr32(offset);
11926
11927 /* Test the read-only and read/write bits. */
11928 if (((val & read_mask) != read_val) || (val & write_mask))
11929 goto out;
11930
11931 /* Write ones to all the bits defined by RdMask and WrMask, then
11932 * make sure the read-only bits are not changed and the
11933 * read/write bits are all ones.
11934 */
11935 tw32(offset, read_mask | write_mask);
11936
11937 val = tr32(offset);
11938
11939 /* Test the read-only bits. */
11940 if ((val & read_mask) != read_val)
11941 goto out;
11942
11943 /* Test the read/write bits. */
11944 if ((val & write_mask) != write_mask)
11945 goto out;
11946
11947 tw32(offset, save_val);
11948 }
11949
11950 return 0;
11951
11952out:
9f88f29f 11953 if (netif_msg_hw(tp))
2445e461
MC
11954 netdev_err(tp->dev,
11955 "Register test failed at offset %x\n", offset);
a71116d1
MC
11956 tw32(offset, save_val);
11957 return -EIO;
11958}
11959
7942e1db
MC
11960static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11961{
f71e1309 11962 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11963 int i;
11964 u32 j;
11965
e9edda69 11966 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11967 for (j = 0; j < len; j += 4) {
11968 u32 val;
11969
11970 tg3_write_mem(tp, offset + j, test_pattern[i]);
11971 tg3_read_mem(tp, offset + j, &val);
11972 if (val != test_pattern[i])
11973 return -EIO;
11974 }
11975 }
11976 return 0;
11977}
11978
11979static int tg3_test_memory(struct tg3 *tp)
11980{
11981 static struct mem_entry {
11982 u32 offset;
11983 u32 len;
11984 } mem_tbl_570x[] = {
38690194 11985 { 0x00000000, 0x00b50},
7942e1db
MC
11986 { 0x00002000, 0x1c000},
11987 { 0xffffffff, 0x00000}
11988 }, mem_tbl_5705[] = {
11989 { 0x00000100, 0x0000c},
11990 { 0x00000200, 0x00008},
7942e1db
MC
11991 { 0x00004000, 0x00800},
11992 { 0x00006000, 0x01000},
11993 { 0x00008000, 0x02000},
11994 { 0x00010000, 0x0e000},
11995 { 0xffffffff, 0x00000}
79f4d13a
MC
11996 }, mem_tbl_5755[] = {
11997 { 0x00000200, 0x00008},
11998 { 0x00004000, 0x00800},
11999 { 0x00006000, 0x00800},
12000 { 0x00008000, 0x02000},
12001 { 0x00010000, 0x0c000},
12002 { 0xffffffff, 0x00000}
b16250e3
MC
12003 }, mem_tbl_5906[] = {
12004 { 0x00000200, 0x00008},
12005 { 0x00004000, 0x00400},
12006 { 0x00006000, 0x00400},
12007 { 0x00008000, 0x01000},
12008 { 0x00010000, 0x01000},
12009 { 0xffffffff, 0x00000}
8b5a6c42
MC
12010 }, mem_tbl_5717[] = {
12011 { 0x00000200, 0x00008},
12012 { 0x00010000, 0x0a000},
12013 { 0x00020000, 0x13c00},
12014 { 0xffffffff, 0x00000}
12015 }, mem_tbl_57765[] = {
12016 { 0x00000200, 0x00008},
12017 { 0x00004000, 0x00800},
12018 { 0x00006000, 0x09800},
12019 { 0x00010000, 0x0a000},
12020 { 0xffffffff, 0x00000}
7942e1db
MC
12021 };
12022 struct mem_entry *mem_tbl;
12023 int err = 0;
12024 int i;
12025
63c3a66f 12026 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 12027 mem_tbl = mem_tbl_5717;
55086ad9 12028 else if (tg3_flag(tp, 57765_CLASS))
8b5a6c42 12029 mem_tbl = mem_tbl_57765;
63c3a66f 12030 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
12031 mem_tbl = mem_tbl_5755;
12032 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12033 mem_tbl = mem_tbl_5906;
63c3a66f 12034 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
12035 mem_tbl = mem_tbl_5705;
12036 else
7942e1db
MC
12037 mem_tbl = mem_tbl_570x;
12038
12039 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
12040 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
12041 if (err)
7942e1db
MC
12042 break;
12043 }
6aa20a22 12044
7942e1db
MC
12045 return err;
12046}
12047
bb158d69
MC
12048#define TG3_TSO_MSS 500
12049
12050#define TG3_TSO_IP_HDR_LEN 20
12051#define TG3_TSO_TCP_HDR_LEN 20
12052#define TG3_TSO_TCP_OPT_LEN 12
12053
12054static const u8 tg3_tso_header[] = {
120550x08, 0x00,
120560x45, 0x00, 0x00, 0x00,
120570x00, 0x00, 0x40, 0x00,
120580x40, 0x06, 0x00, 0x00,
120590x0a, 0x00, 0x00, 0x01,
120600x0a, 0x00, 0x00, 0x02,
120610x0d, 0x00, 0xe0, 0x00,
120620x00, 0x00, 0x01, 0x00,
120630x00, 0x00, 0x02, 0x00,
120640x80, 0x10, 0x10, 0x00,
120650x14, 0x09, 0x00, 0x00,
120660x01, 0x01, 0x08, 0x0a,
120670x11, 0x11, 0x11, 0x11,
120680x11, 0x11, 0x11, 0x11,
12069};
9f40dead 12070
28a45957 12071static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 12072{
5e5a7f37 12073 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 12074 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 12075 u32 budget;
9205fd9c
ED
12076 struct sk_buff *skb;
12077 u8 *tx_data, *rx_data;
c76949a6
MC
12078 dma_addr_t map;
12079 int num_pkts, tx_len, rx_len, i, err;
12080 struct tg3_rx_buffer_desc *desc;
898a56f8 12081 struct tg3_napi *tnapi, *rnapi;
8fea32b9 12082 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 12083
c8873405
MC
12084 tnapi = &tp->napi[0];
12085 rnapi = &tp->napi[0];
0c1d0e2b 12086 if (tp->irq_cnt > 1) {
63c3a66f 12087 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 12088 rnapi = &tp->napi[1];
63c3a66f 12089 if (tg3_flag(tp, ENABLE_TSS))
c8873405 12090 tnapi = &tp->napi[1];
0c1d0e2b 12091 }
fd2ce37f 12092 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 12093
c76949a6
MC
12094 err = -EIO;
12095
4852a861 12096 tx_len = pktsz;
a20e9c62 12097 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
12098 if (!skb)
12099 return -ENOMEM;
12100
c76949a6
MC
12101 tx_data = skb_put(skb, tx_len);
12102 memcpy(tx_data, tp->dev->dev_addr, 6);
12103 memset(tx_data + 6, 0x0, 8);
12104
4852a861 12105 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 12106
28a45957 12107 if (tso_loopback) {
bb158d69
MC
12108 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
12109
12110 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
12111 TG3_TSO_TCP_OPT_LEN;
12112
12113 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
12114 sizeof(tg3_tso_header));
12115 mss = TG3_TSO_MSS;
12116
12117 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
12118 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
12119
12120 /* Set the total length field in the IP header */
12121 iph->tot_len = htons((u16)(mss + hdr_len));
12122
12123 base_flags = (TXD_FLAG_CPU_PRE_DMA |
12124 TXD_FLAG_CPU_POST_DMA);
12125
63c3a66f
JP
12126 if (tg3_flag(tp, HW_TSO_1) ||
12127 tg3_flag(tp, HW_TSO_2) ||
12128 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
12129 struct tcphdr *th;
12130 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
12131 th = (struct tcphdr *)&tx_data[val];
12132 th->check = 0;
12133 } else
12134 base_flags |= TXD_FLAG_TCPUDP_CSUM;
12135
63c3a66f 12136 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
12137 mss |= (hdr_len & 0xc) << 12;
12138 if (hdr_len & 0x10)
12139 base_flags |= 0x00000010;
12140 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 12141 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 12142 mss |= hdr_len << 9;
63c3a66f 12143 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
12144 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
12145 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
12146 } else {
12147 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
12148 }
12149
12150 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
12151 } else {
12152 num_pkts = 1;
12153 data_off = ETH_HLEN;
c441b456
MC
12154
12155 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
12156 tx_len > VLAN_ETH_FRAME_LEN)
12157 base_flags |= TXD_FLAG_JMB_PKT;
bb158d69
MC
12158 }
12159
12160 for (i = data_off; i < tx_len; i++)
c76949a6
MC
12161 tx_data[i] = (u8) (i & 0xff);
12162
f4188d8a
AD
12163 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
12164 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
12165 dev_kfree_skb(skb);
12166 return -EIO;
12167 }
c76949a6 12168
0d681b27
MC
12169 val = tnapi->tx_prod;
12170 tnapi->tx_buffers[val].skb = skb;
12171 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
12172
c76949a6 12173 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 12174 rnapi->coal_now);
c76949a6
MC
12175
12176 udelay(10);
12177
898a56f8 12178 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 12179
84b67b27
MC
12180 budget = tg3_tx_avail(tnapi);
12181 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
12182 base_flags | TXD_FLAG_END, mss, 0)) {
12183 tnapi->tx_buffers[val].skb = NULL;
12184 dev_kfree_skb(skb);
12185 return -EIO;
12186 }
c76949a6 12187
f3f3f27e 12188 tnapi->tx_prod++;
c76949a6 12189
6541b806
MC
12190 /* Sync BD data before updating mailbox */
12191 wmb();
12192
f3f3f27e
MC
12193 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
12194 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
12195
12196 udelay(10);
12197
303fc921
MC
12198 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
12199 for (i = 0; i < 35; i++) {
c76949a6 12200 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 12201 coal_now);
c76949a6
MC
12202
12203 udelay(10);
12204
898a56f8
MC
12205 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
12206 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 12207 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
12208 (rx_idx == (rx_start_idx + num_pkts)))
12209 break;
12210 }
12211
ba1142e4 12212 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
12213 dev_kfree_skb(skb);
12214
f3f3f27e 12215 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
12216 goto out;
12217
12218 if (rx_idx != rx_start_idx + num_pkts)
12219 goto out;
12220
bb158d69
MC
12221 val = data_off;
12222 while (rx_idx != rx_start_idx) {
12223 desc = &rnapi->rx_rcb[rx_start_idx++];
12224 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
12225 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 12226
bb158d69
MC
12227 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
12228 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
12229 goto out;
c76949a6 12230
bb158d69
MC
12231 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
12232 - ETH_FCS_LEN;
c76949a6 12233
28a45957 12234 if (!tso_loopback) {
bb158d69
MC
12235 if (rx_len != tx_len)
12236 goto out;
4852a861 12237
bb158d69
MC
12238 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
12239 if (opaque_key != RXD_OPAQUE_RING_STD)
12240 goto out;
12241 } else {
12242 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
12243 goto out;
12244 }
12245 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
12246 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 12247 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 12248 goto out;
bb158d69 12249 }
4852a861 12250
bb158d69 12251 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 12252 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
12253 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
12254 mapping);
12255 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 12256 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
12257 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
12258 mapping);
12259 } else
12260 goto out;
c76949a6 12261
bb158d69
MC
12262 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
12263 PCI_DMA_FROMDEVICE);
c76949a6 12264
9205fd9c 12265 rx_data += TG3_RX_OFFSET(tp);
bb158d69 12266 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 12267 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
12268 goto out;
12269 }
c76949a6 12270 }
bb158d69 12271
c76949a6 12272 err = 0;
6aa20a22 12273
9205fd9c 12274 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
12275out:
12276 return err;
12277}
12278
00c266b7
MC
12279#define TG3_STD_LOOPBACK_FAILED 1
12280#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 12281#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
12282#define TG3_LOOPBACK_FAILED \
12283 (TG3_STD_LOOPBACK_FAILED | \
12284 TG3_JMB_LOOPBACK_FAILED | \
12285 TG3_TSO_LOOPBACK_FAILED)
00c266b7 12286
941ec90f 12287static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 12288{
28a45957 12289 int err = -EIO;
2215e24c 12290 u32 eee_cap;
c441b456
MC
12291 u32 jmb_pkt_sz = 9000;
12292
12293 if (tp->dma_limit)
12294 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
9f40dead 12295
ab789046
MC
12296 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
12297 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
12298
28a45957
MC
12299 if (!netif_running(tp->dev)) {
12300 data[0] = TG3_LOOPBACK_FAILED;
12301 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
12302 if (do_extlpbk)
12303 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
12304 goto done;
12305 }
12306
b9ec6c1b 12307 err = tg3_reset_hw(tp, 1);
ab789046 12308 if (err) {
28a45957
MC
12309 data[0] = TG3_LOOPBACK_FAILED;
12310 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
12311 if (do_extlpbk)
12312 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
12313 goto done;
12314 }
9f40dead 12315
63c3a66f 12316 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
12317 int i;
12318
12319 /* Reroute all rx packets to the 1st queue */
12320 for (i = MAC_RSS_INDIR_TBL_0;
12321 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
12322 tw32(i, 0x0);
12323 }
12324
6e01b20b
MC
12325 /* HW errata - mac loopback fails in some cases on 5780.
12326 * Normal traffic and PHY loopback are not affected by
12327 * errata. Also, the MAC loopback test is deprecated for
12328 * all newer ASIC revisions.
12329 */
12330 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
12331 !tg3_flag(tp, CPMU_PRESENT)) {
12332 tg3_mac_loopback(tp, true);
9936bcf6 12333
28a45957
MC
12334 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
12335 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
12336
12337 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12338 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
28a45957 12339 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
12340
12341 tg3_mac_loopback(tp, false);
12342 }
4852a861 12343
f07e9af3 12344 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 12345 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
12346 int i;
12347
941ec90f 12348 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
12349
12350 /* Wait for link */
12351 for (i = 0; i < 100; i++) {
12352 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
12353 break;
12354 mdelay(1);
12355 }
12356
28a45957
MC
12357 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
12358 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 12359 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
12360 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
12361 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 12362 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12363 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
28a45957 12364 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 12365
941ec90f
MC
12366 if (do_extlpbk) {
12367 tg3_phy_lpbk_set(tp, 0, true);
12368
12369 /* All link indications report up, but the hardware
12370 * isn't really ready for about 20 msec. Double it
12371 * to be sure.
12372 */
12373 mdelay(40);
12374
12375 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
12376 data[2] |= TG3_STD_LOOPBACK_FAILED;
12377 if (tg3_flag(tp, TSO_CAPABLE) &&
12378 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
12379 data[2] |= TG3_TSO_LOOPBACK_FAILED;
12380 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12381 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
941ec90f
MC
12382 data[2] |= TG3_JMB_LOOPBACK_FAILED;
12383 }
12384
5e5a7f37
MC
12385 /* Re-enable gphy autopowerdown. */
12386 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
12387 tg3_phy_toggle_apd(tp, true);
12388 }
6833c043 12389
941ec90f 12390 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 12391
ab789046
MC
12392done:
12393 tp->phy_flags |= eee_cap;
12394
9f40dead
MC
12395 return err;
12396}
12397
4cafd3f5
MC
12398static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
12399 u64 *data)
12400{
566f86ad 12401 struct tg3 *tp = netdev_priv(dev);
941ec90f 12402 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 12403
bed9829f
MC
12404 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
12405 tg3_power_up(tp)) {
12406 etest->flags |= ETH_TEST_FL_FAILED;
12407 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
12408 return;
12409 }
bc1c7567 12410
566f86ad
MC
12411 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
12412
12413 if (tg3_test_nvram(tp) != 0) {
12414 etest->flags |= ETH_TEST_FL_FAILED;
12415 data[0] = 1;
12416 }
941ec90f 12417 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
12418 etest->flags |= ETH_TEST_FL_FAILED;
12419 data[1] = 1;
12420 }
a71116d1 12421 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 12422 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
12423
12424 if (netif_running(dev)) {
b02fd9e3 12425 tg3_phy_stop(tp);
a71116d1 12426 tg3_netif_stop(tp);
bbe832c0
MC
12427 irq_sync = 1;
12428 }
a71116d1 12429
bbe832c0 12430 tg3_full_lock(tp, irq_sync);
a71116d1
MC
12431
12432 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 12433 err = tg3_nvram_lock(tp);
a71116d1 12434 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 12435 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 12436 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
12437 if (!err)
12438 tg3_nvram_unlock(tp);
a71116d1 12439
f07e9af3 12440 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
12441 tg3_phy_reset(tp);
12442
a71116d1
MC
12443 if (tg3_test_registers(tp) != 0) {
12444 etest->flags |= ETH_TEST_FL_FAILED;
12445 data[2] = 1;
12446 }
28a45957 12447
7942e1db
MC
12448 if (tg3_test_memory(tp) != 0) {
12449 etest->flags |= ETH_TEST_FL_FAILED;
12450 data[3] = 1;
12451 }
28a45957 12452
941ec90f
MC
12453 if (doextlpbk)
12454 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
12455
12456 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 12457 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 12458
f47c11ee
DM
12459 tg3_full_unlock(tp);
12460
d4bc3927
MC
12461 if (tg3_test_interrupt(tp) != 0) {
12462 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 12463 data[7] = 1;
d4bc3927 12464 }
f47c11ee
DM
12465
12466 tg3_full_lock(tp, 0);
d4bc3927 12467
a71116d1
MC
12468 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12469 if (netif_running(dev)) {
63c3a66f 12470 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
12471 err2 = tg3_restart_hw(tp, 1);
12472 if (!err2)
b9ec6c1b 12473 tg3_netif_start(tp);
a71116d1 12474 }
f47c11ee
DM
12475
12476 tg3_full_unlock(tp);
b02fd9e3
MC
12477
12478 if (irq_sync && !err2)
12479 tg3_phy_start(tp);
a71116d1 12480 }
80096068 12481 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 12482 tg3_power_down(tp);
bc1c7567 12483
4cafd3f5
MC
12484}
12485
1da177e4
LT
12486static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12487{
12488 struct mii_ioctl_data *data = if_mii(ifr);
12489 struct tg3 *tp = netdev_priv(dev);
12490 int err;
12491
63c3a66f 12492 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 12493 struct phy_device *phydev;
f07e9af3 12494 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12495 return -EAGAIN;
3f0e3ad7 12496 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 12497 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
12498 }
12499
33f401ae 12500 switch (cmd) {
1da177e4 12501 case SIOCGMIIPHY:
882e9793 12502 data->phy_id = tp->phy_addr;
1da177e4
LT
12503
12504 /* fallthru */
12505 case SIOCGMIIREG: {
12506 u32 mii_regval;
12507
f07e9af3 12508 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12509 break; /* We have no PHY */
12510
34eea5ac 12511 if (!netif_running(dev))
bc1c7567
MC
12512 return -EAGAIN;
12513
f47c11ee 12514 spin_lock_bh(&tp->lock);
1da177e4 12515 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 12516 spin_unlock_bh(&tp->lock);
1da177e4
LT
12517
12518 data->val_out = mii_regval;
12519
12520 return err;
12521 }
12522
12523 case SIOCSMIIREG:
f07e9af3 12524 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12525 break; /* We have no PHY */
12526
34eea5ac 12527 if (!netif_running(dev))
bc1c7567
MC
12528 return -EAGAIN;
12529
f47c11ee 12530 spin_lock_bh(&tp->lock);
1da177e4 12531 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 12532 spin_unlock_bh(&tp->lock);
1da177e4
LT
12533
12534 return err;
12535
12536 default:
12537 /* do nothing */
12538 break;
12539 }
12540 return -EOPNOTSUPP;
12541}
12542
15f9850d
DM
12543static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12544{
12545 struct tg3 *tp = netdev_priv(dev);
12546
12547 memcpy(ec, &tp->coal, sizeof(*ec));
12548 return 0;
12549}
12550
d244c892
MC
12551static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12552{
12553 struct tg3 *tp = netdev_priv(dev);
12554 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
12555 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
12556
63c3a66f 12557 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
12558 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
12559 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
12560 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
12561 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
12562 }
12563
12564 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
12565 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
12566 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
12567 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
12568 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
12569 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
12570 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
12571 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
12572 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
12573 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
12574 return -EINVAL;
12575
12576 /* No rx interrupts will be generated if both are zero */
12577 if ((ec->rx_coalesce_usecs == 0) &&
12578 (ec->rx_max_coalesced_frames == 0))
12579 return -EINVAL;
12580
12581 /* No tx interrupts will be generated if both are zero */
12582 if ((ec->tx_coalesce_usecs == 0) &&
12583 (ec->tx_max_coalesced_frames == 0))
12584 return -EINVAL;
12585
12586 /* Only copy relevant parameters, ignore all others. */
12587 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
12588 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
12589 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
12590 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
12591 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
12592 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
12593 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
12594 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
12595 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
12596
12597 if (netif_running(dev)) {
12598 tg3_full_lock(tp, 0);
12599 __tg3_set_coalesce(tp, &tp->coal);
12600 tg3_full_unlock(tp);
12601 }
12602 return 0;
12603}
12604
7282d491 12605static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
12606 .get_settings = tg3_get_settings,
12607 .set_settings = tg3_set_settings,
12608 .get_drvinfo = tg3_get_drvinfo,
12609 .get_regs_len = tg3_get_regs_len,
12610 .get_regs = tg3_get_regs,
12611 .get_wol = tg3_get_wol,
12612 .set_wol = tg3_set_wol,
12613 .get_msglevel = tg3_get_msglevel,
12614 .set_msglevel = tg3_set_msglevel,
12615 .nway_reset = tg3_nway_reset,
12616 .get_link = ethtool_op_get_link,
12617 .get_eeprom_len = tg3_get_eeprom_len,
12618 .get_eeprom = tg3_get_eeprom,
12619 .set_eeprom = tg3_set_eeprom,
12620 .get_ringparam = tg3_get_ringparam,
12621 .set_ringparam = tg3_set_ringparam,
12622 .get_pauseparam = tg3_get_pauseparam,
12623 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 12624 .self_test = tg3_self_test,
1da177e4 12625 .get_strings = tg3_get_strings,
81b8709c 12626 .set_phys_id = tg3_set_phys_id,
1da177e4 12627 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 12628 .get_coalesce = tg3_get_coalesce,
d244c892 12629 .set_coalesce = tg3_set_coalesce,
b9f2c044 12630 .get_sset_count = tg3_get_sset_count,
90415477
MC
12631 .get_rxnfc = tg3_get_rxnfc,
12632 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
12633 .get_rxfh_indir = tg3_get_rxfh_indir,
12634 .set_rxfh_indir = tg3_set_rxfh_indir,
3f847490 12635 .get_ts_info = ethtool_op_get_ts_info,
1da177e4
LT
12636};
12637
b4017c53
DM
12638static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
12639 struct rtnl_link_stats64 *stats)
12640{
12641 struct tg3 *tp = netdev_priv(dev);
12642
0f566b20
MC
12643 spin_lock_bh(&tp->lock);
12644 if (!tp->hw_stats) {
12645 spin_unlock_bh(&tp->lock);
b4017c53 12646 return &tp->net_stats_prev;
0f566b20 12647 }
b4017c53 12648
b4017c53
DM
12649 tg3_get_nstats(tp, stats);
12650 spin_unlock_bh(&tp->lock);
12651
12652 return stats;
12653}
12654
ccd5ba9d
MC
12655static void tg3_set_rx_mode(struct net_device *dev)
12656{
12657 struct tg3 *tp = netdev_priv(dev);
12658
12659 if (!netif_running(dev))
12660 return;
12661
12662 tg3_full_lock(tp, 0);
12663 __tg3_set_rx_mode(dev);
12664 tg3_full_unlock(tp);
12665}
12666
faf1627a
MC
12667static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
12668 int new_mtu)
12669{
12670 dev->mtu = new_mtu;
12671
12672 if (new_mtu > ETH_DATA_LEN) {
12673 if (tg3_flag(tp, 5780_CLASS)) {
12674 netdev_update_features(dev);
12675 tg3_flag_clear(tp, TSO_CAPABLE);
12676 } else {
12677 tg3_flag_set(tp, JUMBO_RING_ENABLE);
12678 }
12679 } else {
12680 if (tg3_flag(tp, 5780_CLASS)) {
12681 tg3_flag_set(tp, TSO_CAPABLE);
12682 netdev_update_features(dev);
12683 }
12684 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
12685 }
12686}
12687
12688static int tg3_change_mtu(struct net_device *dev, int new_mtu)
12689{
12690 struct tg3 *tp = netdev_priv(dev);
2fae5e36 12691 int err, reset_phy = 0;
faf1627a
MC
12692
12693 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
12694 return -EINVAL;
12695
12696 if (!netif_running(dev)) {
12697 /* We'll just catch it later when the
12698 * device is up'd.
12699 */
12700 tg3_set_mtu(dev, tp, new_mtu);
12701 return 0;
12702 }
12703
12704 tg3_phy_stop(tp);
12705
12706 tg3_netif_stop(tp);
12707
12708 tg3_full_lock(tp, 1);
12709
12710 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12711
12712 tg3_set_mtu(dev, tp, new_mtu);
12713
2fae5e36
MC
12714 /* Reset PHY, otherwise the read DMA engine will be in a mode that
12715 * breaks all requests to 256 bytes.
12716 */
12717 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
12718 reset_phy = 1;
12719
12720 err = tg3_restart_hw(tp, reset_phy);
faf1627a
MC
12721
12722 if (!err)
12723 tg3_netif_start(tp);
12724
12725 tg3_full_unlock(tp);
12726
12727 if (!err)
12728 tg3_phy_start(tp);
12729
12730 return err;
12731}
12732
12733static const struct net_device_ops tg3_netdev_ops = {
12734 .ndo_open = tg3_open,
12735 .ndo_stop = tg3_close,
12736 .ndo_start_xmit = tg3_start_xmit,
12737 .ndo_get_stats64 = tg3_get_stats64,
12738 .ndo_validate_addr = eth_validate_addr,
12739 .ndo_set_rx_mode = tg3_set_rx_mode,
12740 .ndo_set_mac_address = tg3_set_mac_addr,
12741 .ndo_do_ioctl = tg3_ioctl,
12742 .ndo_tx_timeout = tg3_tx_timeout,
12743 .ndo_change_mtu = tg3_change_mtu,
12744 .ndo_fix_features = tg3_fix_features,
12745 .ndo_set_features = tg3_set_features,
12746#ifdef CONFIG_NET_POLL_CONTROLLER
12747 .ndo_poll_controller = tg3_poll_controller,
12748#endif
12749};
12750
1da177e4
LT
12751static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
12752{
1b27777a 12753 u32 cursize, val, magic;
1da177e4
LT
12754
12755 tp->nvram_size = EEPROM_CHIP_SIZE;
12756
e4f34110 12757 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
12758 return;
12759
b16250e3
MC
12760 if ((magic != TG3_EEPROM_MAGIC) &&
12761 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
12762 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
12763 return;
12764
12765 /*
12766 * Size the chip by reading offsets at increasing powers of two.
12767 * When we encounter our validation signature, we know the addressing
12768 * has wrapped around, and thus have our chip size.
12769 */
1b27777a 12770 cursize = 0x10;
1da177e4
LT
12771
12772 while (cursize < tp->nvram_size) {
e4f34110 12773 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
12774 return;
12775
1820180b 12776 if (val == magic)
1da177e4
LT
12777 break;
12778
12779 cursize <<= 1;
12780 }
12781
12782 tp->nvram_size = cursize;
12783}
6aa20a22 12784
1da177e4
LT
12785static void __devinit tg3_get_nvram_size(struct tg3 *tp)
12786{
12787 u32 val;
12788
63c3a66f 12789 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
12790 return;
12791
12792 /* Selfboot format */
1820180b 12793 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
12794 tg3_get_eeprom_size(tp);
12795 return;
12796 }
12797
6d348f2c 12798 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 12799 if (val != 0) {
6d348f2c
MC
12800 /* This is confusing. We want to operate on the
12801 * 16-bit value at offset 0xf2. The tg3_nvram_read()
12802 * call will read from NVRAM and byteswap the data
12803 * according to the byteswapping settings for all
12804 * other register accesses. This ensures the data we
12805 * want will always reside in the lower 16-bits.
12806 * However, the data in NVRAM is in LE format, which
12807 * means the data from the NVRAM read will always be
12808 * opposite the endianness of the CPU. The 16-bit
12809 * byteswap then brings the data to CPU endianness.
12810 */
12811 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12812 return;
12813 }
12814 }
fd1122a2 12815 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12816}
12817
12818static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12819{
12820 u32 nvcfg1;
12821
12822 nvcfg1 = tr32(NVRAM_CFG1);
12823 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12824 tg3_flag_set(tp, FLASH);
8590a603 12825 } else {
1da177e4
LT
12826 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12827 tw32(NVRAM_CFG1, nvcfg1);
12828 }
12829
6ff6f81d 12830 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12831 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12832 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12833 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12834 tp->nvram_jedecnum = JEDEC_ATMEL;
12835 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12836 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12837 break;
12838 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12839 tp->nvram_jedecnum = JEDEC_ATMEL;
12840 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12841 break;
12842 case FLASH_VENDOR_ATMEL_EEPROM:
12843 tp->nvram_jedecnum = JEDEC_ATMEL;
12844 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12845 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12846 break;
12847 case FLASH_VENDOR_ST:
12848 tp->nvram_jedecnum = JEDEC_ST;
12849 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12850 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12851 break;
12852 case FLASH_VENDOR_SAIFUN:
12853 tp->nvram_jedecnum = JEDEC_SAIFUN;
12854 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12855 break;
12856 case FLASH_VENDOR_SST_SMALL:
12857 case FLASH_VENDOR_SST_LARGE:
12858 tp->nvram_jedecnum = JEDEC_SST;
12859 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12860 break;
1da177e4 12861 }
8590a603 12862 } else {
1da177e4
LT
12863 tp->nvram_jedecnum = JEDEC_ATMEL;
12864 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12865 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12866 }
12867}
12868
a1b950d5
MC
12869static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12870{
12871 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12872 case FLASH_5752PAGE_SIZE_256:
12873 tp->nvram_pagesize = 256;
12874 break;
12875 case FLASH_5752PAGE_SIZE_512:
12876 tp->nvram_pagesize = 512;
12877 break;
12878 case FLASH_5752PAGE_SIZE_1K:
12879 tp->nvram_pagesize = 1024;
12880 break;
12881 case FLASH_5752PAGE_SIZE_2K:
12882 tp->nvram_pagesize = 2048;
12883 break;
12884 case FLASH_5752PAGE_SIZE_4K:
12885 tp->nvram_pagesize = 4096;
12886 break;
12887 case FLASH_5752PAGE_SIZE_264:
12888 tp->nvram_pagesize = 264;
12889 break;
12890 case FLASH_5752PAGE_SIZE_528:
12891 tp->nvram_pagesize = 528;
12892 break;
12893 }
12894}
12895
361b4ac2
MC
12896static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12897{
12898 u32 nvcfg1;
12899
12900 nvcfg1 = tr32(NVRAM_CFG1);
12901
e6af301b
MC
12902 /* NVRAM protection for TPM */
12903 if (nvcfg1 & (1 << 27))
63c3a66f 12904 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12905
361b4ac2 12906 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12907 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12908 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12909 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12910 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12911 break;
12912 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12913 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12914 tg3_flag_set(tp, NVRAM_BUFFERED);
12915 tg3_flag_set(tp, FLASH);
8590a603
MC
12916 break;
12917 case FLASH_5752VENDOR_ST_M45PE10:
12918 case FLASH_5752VENDOR_ST_M45PE20:
12919 case FLASH_5752VENDOR_ST_M45PE40:
12920 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12921 tg3_flag_set(tp, NVRAM_BUFFERED);
12922 tg3_flag_set(tp, FLASH);
8590a603 12923 break;
361b4ac2
MC
12924 }
12925
63c3a66f 12926 if (tg3_flag(tp, FLASH)) {
a1b950d5 12927 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12928 } else {
361b4ac2
MC
12929 /* For eeprom, set pagesize to maximum eeprom size */
12930 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12931
12932 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12933 tw32(NVRAM_CFG1, nvcfg1);
12934 }
12935}
12936
d3c7b886
MC
12937static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12938{
989a9d23 12939 u32 nvcfg1, protect = 0;
d3c7b886
MC
12940
12941 nvcfg1 = tr32(NVRAM_CFG1);
12942
12943 /* NVRAM protection for TPM */
989a9d23 12944 if (nvcfg1 & (1 << 27)) {
63c3a66f 12945 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12946 protect = 1;
12947 }
d3c7b886 12948
989a9d23
MC
12949 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12950 switch (nvcfg1) {
8590a603
MC
12951 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12952 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12953 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12954 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12955 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12956 tg3_flag_set(tp, NVRAM_BUFFERED);
12957 tg3_flag_set(tp, FLASH);
8590a603
MC
12958 tp->nvram_pagesize = 264;
12959 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12960 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12961 tp->nvram_size = (protect ? 0x3e200 :
12962 TG3_NVRAM_SIZE_512KB);
12963 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12964 tp->nvram_size = (protect ? 0x1f200 :
12965 TG3_NVRAM_SIZE_256KB);
12966 else
12967 tp->nvram_size = (protect ? 0x1f200 :
12968 TG3_NVRAM_SIZE_128KB);
12969 break;
12970 case FLASH_5752VENDOR_ST_M45PE10:
12971 case FLASH_5752VENDOR_ST_M45PE20:
12972 case FLASH_5752VENDOR_ST_M45PE40:
12973 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12974 tg3_flag_set(tp, NVRAM_BUFFERED);
12975 tg3_flag_set(tp, FLASH);
8590a603
MC
12976 tp->nvram_pagesize = 256;
12977 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12978 tp->nvram_size = (protect ?
12979 TG3_NVRAM_SIZE_64KB :
12980 TG3_NVRAM_SIZE_128KB);
12981 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12982 tp->nvram_size = (protect ?
12983 TG3_NVRAM_SIZE_64KB :
12984 TG3_NVRAM_SIZE_256KB);
12985 else
12986 tp->nvram_size = (protect ?
12987 TG3_NVRAM_SIZE_128KB :
12988 TG3_NVRAM_SIZE_512KB);
12989 break;
d3c7b886
MC
12990 }
12991}
12992
1b27777a
MC
12993static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12994{
12995 u32 nvcfg1;
12996
12997 nvcfg1 = tr32(NVRAM_CFG1);
12998
12999 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
13000 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
13001 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
13002 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
13003 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
13004 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13005 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 13006 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 13007
8590a603
MC
13008 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13009 tw32(NVRAM_CFG1, nvcfg1);
13010 break;
13011 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13012 case FLASH_5755VENDOR_ATMEL_FLASH_1:
13013 case FLASH_5755VENDOR_ATMEL_FLASH_2:
13014 case FLASH_5755VENDOR_ATMEL_FLASH_3:
13015 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13016 tg3_flag_set(tp, NVRAM_BUFFERED);
13017 tg3_flag_set(tp, FLASH);
8590a603
MC
13018 tp->nvram_pagesize = 264;
13019 break;
13020 case FLASH_5752VENDOR_ST_M45PE10:
13021 case FLASH_5752VENDOR_ST_M45PE20:
13022 case FLASH_5752VENDOR_ST_M45PE40:
13023 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13024 tg3_flag_set(tp, NVRAM_BUFFERED);
13025 tg3_flag_set(tp, FLASH);
8590a603
MC
13026 tp->nvram_pagesize = 256;
13027 break;
1b27777a
MC
13028 }
13029}
13030
6b91fa02
MC
13031static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
13032{
13033 u32 nvcfg1, protect = 0;
13034
13035 nvcfg1 = tr32(NVRAM_CFG1);
13036
13037 /* NVRAM protection for TPM */
13038 if (nvcfg1 & (1 << 27)) {
63c3a66f 13039 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
13040 protect = 1;
13041 }
13042
13043 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
13044 switch (nvcfg1) {
8590a603
MC
13045 case FLASH_5761VENDOR_ATMEL_ADB021D:
13046 case FLASH_5761VENDOR_ATMEL_ADB041D:
13047 case FLASH_5761VENDOR_ATMEL_ADB081D:
13048 case FLASH_5761VENDOR_ATMEL_ADB161D:
13049 case FLASH_5761VENDOR_ATMEL_MDB021D:
13050 case FLASH_5761VENDOR_ATMEL_MDB041D:
13051 case FLASH_5761VENDOR_ATMEL_MDB081D:
13052 case FLASH_5761VENDOR_ATMEL_MDB161D:
13053 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13054 tg3_flag_set(tp, NVRAM_BUFFERED);
13055 tg3_flag_set(tp, FLASH);
13056 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
13057 tp->nvram_pagesize = 256;
13058 break;
13059 case FLASH_5761VENDOR_ST_A_M45PE20:
13060 case FLASH_5761VENDOR_ST_A_M45PE40:
13061 case FLASH_5761VENDOR_ST_A_M45PE80:
13062 case FLASH_5761VENDOR_ST_A_M45PE16:
13063 case FLASH_5761VENDOR_ST_M_M45PE20:
13064 case FLASH_5761VENDOR_ST_M_M45PE40:
13065 case FLASH_5761VENDOR_ST_M_M45PE80:
13066 case FLASH_5761VENDOR_ST_M_M45PE16:
13067 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13068 tg3_flag_set(tp, NVRAM_BUFFERED);
13069 tg3_flag_set(tp, FLASH);
8590a603
MC
13070 tp->nvram_pagesize = 256;
13071 break;
6b91fa02
MC
13072 }
13073
13074 if (protect) {
13075 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
13076 } else {
13077 switch (nvcfg1) {
8590a603
MC
13078 case FLASH_5761VENDOR_ATMEL_ADB161D:
13079 case FLASH_5761VENDOR_ATMEL_MDB161D:
13080 case FLASH_5761VENDOR_ST_A_M45PE16:
13081 case FLASH_5761VENDOR_ST_M_M45PE16:
13082 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
13083 break;
13084 case FLASH_5761VENDOR_ATMEL_ADB081D:
13085 case FLASH_5761VENDOR_ATMEL_MDB081D:
13086 case FLASH_5761VENDOR_ST_A_M45PE80:
13087 case FLASH_5761VENDOR_ST_M_M45PE80:
13088 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
13089 break;
13090 case FLASH_5761VENDOR_ATMEL_ADB041D:
13091 case FLASH_5761VENDOR_ATMEL_MDB041D:
13092 case FLASH_5761VENDOR_ST_A_M45PE40:
13093 case FLASH_5761VENDOR_ST_M_M45PE40:
13094 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13095 break;
13096 case FLASH_5761VENDOR_ATMEL_ADB021D:
13097 case FLASH_5761VENDOR_ATMEL_MDB021D:
13098 case FLASH_5761VENDOR_ST_A_M45PE20:
13099 case FLASH_5761VENDOR_ST_M_M45PE20:
13100 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13101 break;
6b91fa02
MC
13102 }
13103 }
13104}
13105
b5d3772c
MC
13106static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
13107{
13108 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13109 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
13110 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13111}
13112
321d32a0
MC
13113static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
13114{
13115 u32 nvcfg1;
13116
13117 nvcfg1 = tr32(NVRAM_CFG1);
13118
13119 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13120 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
13121 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
13122 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13123 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
13124 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13125
13126 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13127 tw32(NVRAM_CFG1, nvcfg1);
13128 return;
13129 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13130 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
13131 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
13132 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
13133 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
13134 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
13135 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
13136 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13137 tg3_flag_set(tp, NVRAM_BUFFERED);
13138 tg3_flag_set(tp, FLASH);
321d32a0
MC
13139
13140 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13141 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13142 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
13143 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
13144 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13145 break;
13146 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
13147 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
13148 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13149 break;
13150 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
13151 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
13152 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13153 break;
13154 }
13155 break;
13156 case FLASH_5752VENDOR_ST_M45PE10:
13157 case FLASH_5752VENDOR_ST_M45PE20:
13158 case FLASH_5752VENDOR_ST_M45PE40:
13159 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13160 tg3_flag_set(tp, NVRAM_BUFFERED);
13161 tg3_flag_set(tp, FLASH);
321d32a0
MC
13162
13163 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13164 case FLASH_5752VENDOR_ST_M45PE10:
13165 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13166 break;
13167 case FLASH_5752VENDOR_ST_M45PE20:
13168 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13169 break;
13170 case FLASH_5752VENDOR_ST_M45PE40:
13171 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13172 break;
13173 }
13174 break;
13175 default:
63c3a66f 13176 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
13177 return;
13178 }
13179
a1b950d5
MC
13180 tg3_nvram_get_pagesize(tp, nvcfg1);
13181 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 13182 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
13183}
13184
13185
13186static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
13187{
13188 u32 nvcfg1;
13189
13190 nvcfg1 = tr32(NVRAM_CFG1);
13191
13192 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13193 case FLASH_5717VENDOR_ATMEL_EEPROM:
13194 case FLASH_5717VENDOR_MICRO_EEPROM:
13195 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13196 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
13197 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13198
13199 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13200 tw32(NVRAM_CFG1, nvcfg1);
13201 return;
13202 case FLASH_5717VENDOR_ATMEL_MDB011D:
13203 case FLASH_5717VENDOR_ATMEL_ADB011B:
13204 case FLASH_5717VENDOR_ATMEL_ADB011D:
13205 case FLASH_5717VENDOR_ATMEL_MDB021D:
13206 case FLASH_5717VENDOR_ATMEL_ADB021B:
13207 case FLASH_5717VENDOR_ATMEL_ADB021D:
13208 case FLASH_5717VENDOR_ATMEL_45USPT:
13209 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13210 tg3_flag_set(tp, NVRAM_BUFFERED);
13211 tg3_flag_set(tp, FLASH);
a1b950d5
MC
13212
13213 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13214 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
13215 /* Detect size with tg3_nvram_get_size() */
13216 break;
a1b950d5
MC
13217 case FLASH_5717VENDOR_ATMEL_ADB021B:
13218 case FLASH_5717VENDOR_ATMEL_ADB021D:
13219 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13220 break;
13221 default:
13222 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13223 break;
13224 }
321d32a0 13225 break;
a1b950d5
MC
13226 case FLASH_5717VENDOR_ST_M_M25PE10:
13227 case FLASH_5717VENDOR_ST_A_M25PE10:
13228 case FLASH_5717VENDOR_ST_M_M45PE10:
13229 case FLASH_5717VENDOR_ST_A_M45PE10:
13230 case FLASH_5717VENDOR_ST_M_M25PE20:
13231 case FLASH_5717VENDOR_ST_A_M25PE20:
13232 case FLASH_5717VENDOR_ST_M_M45PE20:
13233 case FLASH_5717VENDOR_ST_A_M45PE20:
13234 case FLASH_5717VENDOR_ST_25USPT:
13235 case FLASH_5717VENDOR_ST_45USPT:
13236 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13237 tg3_flag_set(tp, NVRAM_BUFFERED);
13238 tg3_flag_set(tp, FLASH);
a1b950d5
MC
13239
13240 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13241 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 13242 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
13243 /* Detect size with tg3_nvram_get_size() */
13244 break;
13245 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
13246 case FLASH_5717VENDOR_ST_A_M45PE20:
13247 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13248 break;
13249 default:
13250 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13251 break;
13252 }
321d32a0 13253 break;
a1b950d5 13254 default:
63c3a66f 13255 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 13256 return;
321d32a0 13257 }
a1b950d5
MC
13258
13259 tg3_nvram_get_pagesize(tp, nvcfg1);
13260 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 13261 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
13262}
13263
9b91b5f1
MC
13264static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
13265{
13266 u32 nvcfg1, nvmpinstrp;
13267
13268 nvcfg1 = tr32(NVRAM_CFG1);
13269 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
13270
13271 switch (nvmpinstrp) {
13272 case FLASH_5720_EEPROM_HD:
13273 case FLASH_5720_EEPROM_LD:
13274 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13275 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
13276
13277 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13278 tw32(NVRAM_CFG1, nvcfg1);
13279 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
13280 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13281 else
13282 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
13283 return;
13284 case FLASH_5720VENDOR_M_ATMEL_DB011D:
13285 case FLASH_5720VENDOR_A_ATMEL_DB011B:
13286 case FLASH_5720VENDOR_A_ATMEL_DB011D:
13287 case FLASH_5720VENDOR_M_ATMEL_DB021D:
13288 case FLASH_5720VENDOR_A_ATMEL_DB021B:
13289 case FLASH_5720VENDOR_A_ATMEL_DB021D:
13290 case FLASH_5720VENDOR_M_ATMEL_DB041D:
13291 case FLASH_5720VENDOR_A_ATMEL_DB041B:
13292 case FLASH_5720VENDOR_A_ATMEL_DB041D:
13293 case FLASH_5720VENDOR_M_ATMEL_DB081D:
13294 case FLASH_5720VENDOR_A_ATMEL_DB081D:
13295 case FLASH_5720VENDOR_ATMEL_45USPT:
13296 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13297 tg3_flag_set(tp, NVRAM_BUFFERED);
13298 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
13299
13300 switch (nvmpinstrp) {
13301 case FLASH_5720VENDOR_M_ATMEL_DB021D:
13302 case FLASH_5720VENDOR_A_ATMEL_DB021B:
13303 case FLASH_5720VENDOR_A_ATMEL_DB021D:
13304 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13305 break;
13306 case FLASH_5720VENDOR_M_ATMEL_DB041D:
13307 case FLASH_5720VENDOR_A_ATMEL_DB041B:
13308 case FLASH_5720VENDOR_A_ATMEL_DB041D:
13309 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13310 break;
13311 case FLASH_5720VENDOR_M_ATMEL_DB081D:
13312 case FLASH_5720VENDOR_A_ATMEL_DB081D:
13313 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
13314 break;
13315 default:
13316 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13317 break;
13318 }
13319 break;
13320 case FLASH_5720VENDOR_M_ST_M25PE10:
13321 case FLASH_5720VENDOR_M_ST_M45PE10:
13322 case FLASH_5720VENDOR_A_ST_M25PE10:
13323 case FLASH_5720VENDOR_A_ST_M45PE10:
13324 case FLASH_5720VENDOR_M_ST_M25PE20:
13325 case FLASH_5720VENDOR_M_ST_M45PE20:
13326 case FLASH_5720VENDOR_A_ST_M25PE20:
13327 case FLASH_5720VENDOR_A_ST_M45PE20:
13328 case FLASH_5720VENDOR_M_ST_M25PE40:
13329 case FLASH_5720VENDOR_M_ST_M45PE40:
13330 case FLASH_5720VENDOR_A_ST_M25PE40:
13331 case FLASH_5720VENDOR_A_ST_M45PE40:
13332 case FLASH_5720VENDOR_M_ST_M25PE80:
13333 case FLASH_5720VENDOR_M_ST_M45PE80:
13334 case FLASH_5720VENDOR_A_ST_M25PE80:
13335 case FLASH_5720VENDOR_A_ST_M45PE80:
13336 case FLASH_5720VENDOR_ST_25USPT:
13337 case FLASH_5720VENDOR_ST_45USPT:
13338 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13339 tg3_flag_set(tp, NVRAM_BUFFERED);
13340 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
13341
13342 switch (nvmpinstrp) {
13343 case FLASH_5720VENDOR_M_ST_M25PE20:
13344 case FLASH_5720VENDOR_M_ST_M45PE20:
13345 case FLASH_5720VENDOR_A_ST_M25PE20:
13346 case FLASH_5720VENDOR_A_ST_M45PE20:
13347 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13348 break;
13349 case FLASH_5720VENDOR_M_ST_M25PE40:
13350 case FLASH_5720VENDOR_M_ST_M45PE40:
13351 case FLASH_5720VENDOR_A_ST_M25PE40:
13352 case FLASH_5720VENDOR_A_ST_M45PE40:
13353 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13354 break;
13355 case FLASH_5720VENDOR_M_ST_M25PE80:
13356 case FLASH_5720VENDOR_M_ST_M45PE80:
13357 case FLASH_5720VENDOR_A_ST_M25PE80:
13358 case FLASH_5720VENDOR_A_ST_M45PE80:
13359 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
13360 break;
13361 default:
13362 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13363 break;
13364 }
13365 break;
13366 default:
63c3a66f 13367 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
13368 return;
13369 }
13370
13371 tg3_nvram_get_pagesize(tp, nvcfg1);
13372 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 13373 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
13374}
13375
1da177e4
LT
13376/* Chips other than 5700/5701 use the NVRAM for fetching info. */
13377static void __devinit tg3_nvram_init(struct tg3 *tp)
13378{
1da177e4
LT
13379 tw32_f(GRC_EEPROM_ADDR,
13380 (EEPROM_ADDR_FSM_RESET |
13381 (EEPROM_DEFAULT_CLOCK_PERIOD <<
13382 EEPROM_ADDR_CLKPERD_SHIFT)));
13383
9d57f01c 13384 msleep(1);
1da177e4
LT
13385
13386 /* Enable seeprom accesses. */
13387 tw32_f(GRC_LOCAL_CTRL,
13388 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
13389 udelay(100);
13390
13391 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13392 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 13393 tg3_flag_set(tp, NVRAM);
1da177e4 13394
ec41c7df 13395 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
13396 netdev_warn(tp->dev,
13397 "Cannot get nvram lock, %s failed\n",
05dbe005 13398 __func__);
ec41c7df
MC
13399 return;
13400 }
e6af301b 13401 tg3_enable_nvram_access(tp);
1da177e4 13402
989a9d23
MC
13403 tp->nvram_size = 0;
13404
361b4ac2
MC
13405 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13406 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
13407 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13408 tg3_get_5755_nvram_info(tp);
d30cdd28 13409 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
13410 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13411 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 13412 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
13413 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
13414 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
13415 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13416 tg3_get_5906_nvram_info(tp);
b703df6f 13417 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 13418 tg3_flag(tp, 57765_CLASS))
321d32a0 13419 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
13420 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13421 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 13422 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
13423 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
13424 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
13425 else
13426 tg3_get_nvram_info(tp);
13427
989a9d23
MC
13428 if (tp->nvram_size == 0)
13429 tg3_get_nvram_size(tp);
1da177e4 13430
e6af301b 13431 tg3_disable_nvram_access(tp);
381291b7 13432 tg3_nvram_unlock(tp);
1da177e4
LT
13433
13434 } else {
63c3a66f
JP
13435 tg3_flag_clear(tp, NVRAM);
13436 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
13437
13438 tg3_get_eeprom_size(tp);
13439 }
13440}
13441
1da177e4
LT
13442struct subsys_tbl_ent {
13443 u16 subsys_vendor, subsys_devid;
13444 u32 phy_id;
13445};
13446
24daf2b0 13447static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 13448 /* Broadcom boards. */
24daf2b0 13449 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13450 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 13451 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13452 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 13453 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13454 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
13455 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13456 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
13457 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13458 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 13459 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13460 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13461 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13462 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
13463 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13464 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 13465 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13466 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 13467 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13468 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 13469 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13470 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
13471
13472 /* 3com boards. */
24daf2b0 13473 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13474 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 13475 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13476 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13477 { TG3PCI_SUBVENDOR_ID_3COM,
13478 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
13479 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13480 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 13481 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13482 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13483
13484 /* DELL boards. */
24daf2b0 13485 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13486 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 13487 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13488 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 13489 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13490 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 13491 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13492 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
13493
13494 /* Compaq boards. */
24daf2b0 13495 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13496 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 13497 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13498 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13499 { TG3PCI_SUBVENDOR_ID_COMPAQ,
13500 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
13501 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13502 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 13503 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13504 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13505
13506 /* IBM boards. */
24daf2b0
MC
13507 { TG3PCI_SUBVENDOR_ID_IBM,
13508 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
13509};
13510
24daf2b0 13511static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
13512{
13513 int i;
13514
13515 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
13516 if ((subsys_id_to_phy_id[i].subsys_vendor ==
13517 tp->pdev->subsystem_vendor) &&
13518 (subsys_id_to_phy_id[i].subsys_devid ==
13519 tp->pdev->subsystem_device))
13520 return &subsys_id_to_phy_id[i];
13521 }
13522 return NULL;
13523}
13524
7d0c41ef 13525static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 13526{
1da177e4 13527 u32 val;
f49639e6 13528
79eb6904 13529 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
13530 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13531
a85feb8c 13532 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
13533 tg3_flag_set(tp, EEPROM_WRITE_PROT);
13534 tg3_flag_set(tp, WOL_CAP);
72b845e0 13535
b5d3772c 13536 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 13537 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
13538 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13539 tg3_flag_set(tp, IS_NIC);
9d26e213 13540 }
0527ba35
MC
13541 val = tr32(VCPU_CFGSHDW);
13542 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 13543 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 13544 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 13545 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 13546 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13547 device_set_wakeup_enable(&tp->pdev->dev, true);
13548 }
05ac4cb7 13549 goto done;
b5d3772c
MC
13550 }
13551
1da177e4
LT
13552 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
13553 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
13554 u32 nic_cfg, led_cfg;
a9daf367 13555 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 13556 int eeprom_phy_serdes = 0;
1da177e4
LT
13557
13558 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
13559 tp->nic_sram_data_cfg = nic_cfg;
13560
13561 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13562 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13563 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13564 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13565 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13566 (ver > 0) && (ver < 0x100))
13567 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13568
a9daf367
MC
13569 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13570 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13571
1da177e4
LT
13572 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13573 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13574 eeprom_phy_serdes = 1;
13575
13576 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13577 if (nic_phy_id != 0) {
13578 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13579 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13580
13581 eeprom_phy_id = (id1 >> 16) << 10;
13582 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13583 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13584 } else
13585 eeprom_phy_id = 0;
13586
7d0c41ef 13587 tp->phy_id = eeprom_phy_id;
747e8f8b 13588 if (eeprom_phy_serdes) {
63c3a66f 13589 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13590 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13591 else
f07e9af3 13592 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13593 }
7d0c41ef 13594
63c3a66f 13595 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13596 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13597 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13598 else
1da177e4
LT
13599 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13600
13601 switch (led_cfg) {
13602 default:
13603 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13604 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13605 break;
13606
13607 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13608 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13609 break;
13610
13611 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13612 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13613
13614 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13615 * read on some older 5700/5701 bootcode.
13616 */
13617 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13618 ASIC_REV_5700 ||
13619 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13620 ASIC_REV_5701)
13621 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13622
1da177e4
LT
13623 break;
13624
13625 case SHASTA_EXT_LED_SHARED:
13626 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13627 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13628 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13629 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13630 LED_CTRL_MODE_PHY_2);
13631 break;
13632
13633 case SHASTA_EXT_LED_MAC:
13634 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13635 break;
13636
13637 case SHASTA_EXT_LED_COMBO:
13638 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13639 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13640 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13641 LED_CTRL_MODE_PHY_2);
13642 break;
13643
855e1111 13644 }
1da177e4
LT
13645
13646 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13647 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13648 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13649 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13650
b2a5c19c
MC
13651 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13652 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13653
9d26e213 13654 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13655 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13656 if ((tp->pdev->subsystem_vendor ==
13657 PCI_VENDOR_ID_ARIMA) &&
13658 (tp->pdev->subsystem_device == 0x205a ||
13659 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13660 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13661 } else {
63c3a66f
JP
13662 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13663 tg3_flag_set(tp, IS_NIC);
9d26e213 13664 }
1da177e4
LT
13665
13666 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13667 tg3_flag_set(tp, ENABLE_ASF);
13668 if (tg3_flag(tp, 5750_PLUS))
13669 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13670 }
b2b98d4a
MC
13671
13672 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13673 tg3_flag(tp, 5750_PLUS))
13674 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13675
f07e9af3 13676 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13677 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13678 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13679
63c3a66f 13680 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13681 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13682 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13683 device_set_wakeup_enable(&tp->pdev->dev, true);
13684 }
0527ba35 13685
1da177e4 13686 if (cfg2 & (1 << 17))
f07e9af3 13687 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13688
13689 /* serdes signal pre-emphasis in register 0x590 set by */
13690 /* bootcode if bit 18 is set */
13691 if (cfg2 & (1 << 18))
f07e9af3 13692 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13693
63c3a66f
JP
13694 if ((tg3_flag(tp, 57765_PLUS) ||
13695 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13696 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13697 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13698 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13699
63c3a66f 13700 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13701 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13702 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13703 u32 cfg3;
13704
13705 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13706 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13707 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13708 }
a9daf367 13709
14417063 13710 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13711 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13712 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13713 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13714 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13715 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13716 }
05ac4cb7 13717done:
63c3a66f 13718 if (tg3_flag(tp, WOL_CAP))
43067ed8 13719 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13720 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13721 else
13722 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13723}
13724
b2a5c19c
MC
13725static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13726{
13727 int i;
13728 u32 val;
13729
13730 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13731 tw32(OTP_CTRL, cmd);
13732
13733 /* Wait for up to 1 ms for command to execute. */
13734 for (i = 0; i < 100; i++) {
13735 val = tr32(OTP_STATUS);
13736 if (val & OTP_STATUS_CMD_DONE)
13737 break;
13738 udelay(10);
13739 }
13740
13741 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13742}
13743
13744/* Read the gphy configuration from the OTP region of the chip. The gphy
13745 * configuration is a 32-bit value that straddles the alignment boundary.
13746 * We do two 32-bit reads and then shift and merge the results.
13747 */
13748static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13749{
13750 u32 bhalf_otp, thalf_otp;
13751
13752 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13753
13754 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13755 return 0;
13756
13757 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13758
13759 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13760 return 0;
13761
13762 thalf_otp = tr32(OTP_READ_DATA);
13763
13764 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13765
13766 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13767 return 0;
13768
13769 bhalf_otp = tr32(OTP_READ_DATA);
13770
13771 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13772}
13773
e256f8a3
MC
13774static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13775{
202ff1c2 13776 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13777
13778 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13779 adv |= ADVERTISED_1000baseT_Half |
13780 ADVERTISED_1000baseT_Full;
13781
13782 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13783 adv |= ADVERTISED_100baseT_Half |
13784 ADVERTISED_100baseT_Full |
13785 ADVERTISED_10baseT_Half |
13786 ADVERTISED_10baseT_Full |
13787 ADVERTISED_TP;
13788 else
13789 adv |= ADVERTISED_FIBRE;
13790
13791 tp->link_config.advertising = adv;
e740522e
MC
13792 tp->link_config.speed = SPEED_UNKNOWN;
13793 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 13794 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
13795 tp->link_config.active_speed = SPEED_UNKNOWN;
13796 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
13797
13798 tp->old_link = -1;
e256f8a3
MC
13799}
13800
7d0c41ef
MC
13801static int __devinit tg3_phy_probe(struct tg3 *tp)
13802{
13803 u32 hw_phy_id_1, hw_phy_id_2;
13804 u32 hw_phy_id, hw_phy_id_masked;
13805 int err;
1da177e4 13806
e256f8a3 13807 /* flow control autonegotiation is default behavior */
63c3a66f 13808 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13809 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13810
8151ad57
MC
13811 if (tg3_flag(tp, ENABLE_APE)) {
13812 switch (tp->pci_fn) {
13813 case 0:
13814 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
13815 break;
13816 case 1:
13817 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
13818 break;
13819 case 2:
13820 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
13821 break;
13822 case 3:
13823 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
13824 break;
13825 }
13826 }
13827
63c3a66f 13828 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13829 return tg3_phy_init(tp);
13830
1da177e4 13831 /* Reading the PHY ID register can conflict with ASF
877d0310 13832 * firmware access to the PHY hardware.
1da177e4
LT
13833 */
13834 err = 0;
63c3a66f 13835 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13836 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13837 } else {
13838 /* Now read the physical PHY_ID from the chip and verify
13839 * that it is sane. If it doesn't look good, we fall back
13840 * to either the hard-coded table based PHY_ID and failing
13841 * that the value found in the eeprom area.
13842 */
13843 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13844 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13845
13846 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13847 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13848 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13849
79eb6904 13850 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13851 }
13852
79eb6904 13853 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13854 tp->phy_id = hw_phy_id;
79eb6904 13855 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13856 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13857 else
f07e9af3 13858 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13859 } else {
79eb6904 13860 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13861 /* Do nothing, phy ID already set up in
13862 * tg3_get_eeprom_hw_cfg().
13863 */
1da177e4
LT
13864 } else {
13865 struct subsys_tbl_ent *p;
13866
13867 /* No eeprom signature? Try the hardcoded
13868 * subsys device table.
13869 */
24daf2b0 13870 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13871 if (!p)
13872 return -ENODEV;
13873
13874 tp->phy_id = p->phy_id;
13875 if (!tp->phy_id ||
79eb6904 13876 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13877 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13878 }
13879 }
13880
a6b68dab 13881 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13882 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13883 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13884 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13885 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13886 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13887 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13888 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13889
e256f8a3
MC
13890 tg3_phy_init_link_config(tp);
13891
f07e9af3 13892 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13893 !tg3_flag(tp, ENABLE_APE) &&
13894 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 13895 u32 bmsr, dummy;
1da177e4
LT
13896
13897 tg3_readphy(tp, MII_BMSR, &bmsr);
13898 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13899 (bmsr & BMSR_LSTATUS))
13900 goto skip_phy_reset;
6aa20a22 13901
1da177e4
LT
13902 err = tg3_phy_reset(tp);
13903 if (err)
13904 return err;
13905
42b64a45 13906 tg3_phy_set_wirespeed(tp);
1da177e4 13907
e2bf73e7 13908 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
13909 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13910 tp->link_config.flowctrl);
1da177e4
LT
13911
13912 tg3_writephy(tp, MII_BMCR,
13913 BMCR_ANENABLE | BMCR_ANRESTART);
13914 }
1da177e4
LT
13915 }
13916
13917skip_phy_reset:
79eb6904 13918 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13919 err = tg3_init_5401phy_dsp(tp);
13920 if (err)
13921 return err;
1da177e4 13922
1da177e4
LT
13923 err = tg3_init_5401phy_dsp(tp);
13924 }
13925
1da177e4
LT
13926 return err;
13927}
13928
184b8904 13929static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13930{
a4a8bb15 13931 u8 *vpd_data;
4181b2c8 13932 unsigned int block_end, rosize, len;
535a490e 13933 u32 vpdlen;
184b8904 13934 int j, i = 0;
a4a8bb15 13935
535a490e 13936 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13937 if (!vpd_data)
13938 goto out_no_vpd;
1da177e4 13939
535a490e 13940 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13941 if (i < 0)
13942 goto out_not_found;
1da177e4 13943
4181b2c8
MC
13944 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13945 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13946 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13947
535a490e 13948 if (block_end > vpdlen)
4181b2c8 13949 goto out_not_found;
af2c6a4a 13950
184b8904
MC
13951 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13952 PCI_VPD_RO_KEYWORD_MFR_ID);
13953 if (j > 0) {
13954 len = pci_vpd_info_field_size(&vpd_data[j]);
13955
13956 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13957 if (j + len > block_end || len != 4 ||
13958 memcmp(&vpd_data[j], "1028", 4))
13959 goto partno;
13960
13961 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13962 PCI_VPD_RO_KEYWORD_VENDOR0);
13963 if (j < 0)
13964 goto partno;
13965
13966 len = pci_vpd_info_field_size(&vpd_data[j]);
13967
13968 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13969 if (j + len > block_end)
13970 goto partno;
13971
13972 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13973 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13974 }
13975
13976partno:
4181b2c8
MC
13977 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13978 PCI_VPD_RO_KEYWORD_PARTNO);
13979 if (i < 0)
13980 goto out_not_found;
af2c6a4a 13981
4181b2c8 13982 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13983
4181b2c8
MC
13984 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13985 if (len > TG3_BPN_SIZE ||
535a490e 13986 (len + i) > vpdlen)
4181b2c8 13987 goto out_not_found;
1da177e4 13988
4181b2c8 13989 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13990
1da177e4 13991out_not_found:
a4a8bb15 13992 kfree(vpd_data);
37a949c5 13993 if (tp->board_part_number[0])
a4a8bb15
MC
13994 return;
13995
13996out_no_vpd:
37a949c5
MC
13997 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13998 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13999 strcpy(tp->board_part_number, "BCM5717");
14000 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
14001 strcpy(tp->board_part_number, "BCM5718");
14002 else
14003 goto nomatch;
14004 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
14005 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
14006 strcpy(tp->board_part_number, "BCM57780");
14007 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
14008 strcpy(tp->board_part_number, "BCM57760");
14009 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
14010 strcpy(tp->board_part_number, "BCM57790");
14011 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
14012 strcpy(tp->board_part_number, "BCM57788");
14013 else
14014 goto nomatch;
14015 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
14016 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
14017 strcpy(tp->board_part_number, "BCM57761");
14018 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
14019 strcpy(tp->board_part_number, "BCM57765");
14020 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
14021 strcpy(tp->board_part_number, "BCM57781");
14022 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
14023 strcpy(tp->board_part_number, "BCM57785");
14024 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
14025 strcpy(tp->board_part_number, "BCM57791");
14026 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
14027 strcpy(tp->board_part_number, "BCM57795");
14028 else
14029 goto nomatch;
55086ad9
MC
14030 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
14031 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
14032 strcpy(tp->board_part_number, "BCM57762");
14033 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
14034 strcpy(tp->board_part_number, "BCM57766");
14035 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
14036 strcpy(tp->board_part_number, "BCM57782");
14037 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
14038 strcpy(tp->board_part_number, "BCM57786");
14039 else
14040 goto nomatch;
37a949c5 14041 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 14042 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
14043 } else {
14044nomatch:
b5d3772c 14045 strcpy(tp->board_part_number, "none");
37a949c5 14046 }
1da177e4
LT
14047}
14048
9c8a620e
MC
14049static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
14050{
14051 u32 val;
14052
e4f34110 14053 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 14054 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 14055 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
14056 val != 0)
14057 return 0;
14058
14059 return 1;
14060}
14061
acd9c119
MC
14062static void __devinit tg3_read_bc_ver(struct tg3 *tp)
14063{
ff3a7cb2 14064 u32 val, offset, start, ver_offset;
75f9936e 14065 int i, dst_off;
ff3a7cb2 14066 bool newver = false;
acd9c119
MC
14067
14068 if (tg3_nvram_read(tp, 0xc, &offset) ||
14069 tg3_nvram_read(tp, 0x4, &start))
14070 return;
14071
14072 offset = tg3_nvram_logical_addr(tp, offset);
14073
ff3a7cb2 14074 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
14075 return;
14076
ff3a7cb2
MC
14077 if ((val & 0xfc000000) == 0x0c000000) {
14078 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
14079 return;
14080
ff3a7cb2
MC
14081 if (val == 0)
14082 newver = true;
14083 }
14084
75f9936e
MC
14085 dst_off = strlen(tp->fw_ver);
14086
ff3a7cb2 14087 if (newver) {
75f9936e
MC
14088 if (TG3_VER_SIZE - dst_off < 16 ||
14089 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
14090 return;
14091
14092 offset = offset + ver_offset - start;
14093 for (i = 0; i < 16; i += 4) {
14094 __be32 v;
14095 if (tg3_nvram_read_be32(tp, offset + i, &v))
14096 return;
14097
75f9936e 14098 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
14099 }
14100 } else {
14101 u32 major, minor;
14102
14103 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
14104 return;
14105
14106 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
14107 TG3_NVM_BCVER_MAJSFT;
14108 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
14109 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
14110 "v%d.%02d", major, minor);
acd9c119
MC
14111 }
14112}
14113
a6f6cb1c
MC
14114static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
14115{
14116 u32 val, major, minor;
14117
14118 /* Use native endian representation */
14119 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
14120 return;
14121
14122 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
14123 TG3_NVM_HWSB_CFG1_MAJSFT;
14124 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
14125 TG3_NVM_HWSB_CFG1_MINSFT;
14126
14127 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
14128}
14129
dfe00d7d
MC
14130static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
14131{
14132 u32 offset, major, minor, build;
14133
75f9936e 14134 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
14135
14136 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
14137 return;
14138
14139 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
14140 case TG3_EEPROM_SB_REVISION_0:
14141 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
14142 break;
14143 case TG3_EEPROM_SB_REVISION_2:
14144 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
14145 break;
14146 case TG3_EEPROM_SB_REVISION_3:
14147 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
14148 break;
a4153d40
MC
14149 case TG3_EEPROM_SB_REVISION_4:
14150 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
14151 break;
14152 case TG3_EEPROM_SB_REVISION_5:
14153 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
14154 break;
bba226ac
MC
14155 case TG3_EEPROM_SB_REVISION_6:
14156 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
14157 break;
dfe00d7d
MC
14158 default:
14159 return;
14160 }
14161
e4f34110 14162 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
14163 return;
14164
14165 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
14166 TG3_EEPROM_SB_EDH_BLD_SHFT;
14167 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
14168 TG3_EEPROM_SB_EDH_MAJ_SHFT;
14169 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
14170
14171 if (minor > 99 || build > 26)
14172 return;
14173
75f9936e
MC
14174 offset = strlen(tp->fw_ver);
14175 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
14176 " v%d.%02d", major, minor);
dfe00d7d
MC
14177
14178 if (build > 0) {
75f9936e
MC
14179 offset = strlen(tp->fw_ver);
14180 if (offset < TG3_VER_SIZE - 1)
14181 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
14182 }
14183}
14184
acd9c119 14185static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
14186{
14187 u32 val, offset, start;
acd9c119 14188 int i, vlen;
9c8a620e
MC
14189
14190 for (offset = TG3_NVM_DIR_START;
14191 offset < TG3_NVM_DIR_END;
14192 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 14193 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
14194 return;
14195
9c8a620e
MC
14196 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
14197 break;
14198 }
14199
14200 if (offset == TG3_NVM_DIR_END)
14201 return;
14202
63c3a66f 14203 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 14204 start = 0x08000000;
e4f34110 14205 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
14206 return;
14207
e4f34110 14208 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 14209 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 14210 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
14211 return;
14212
14213 offset += val - start;
14214
acd9c119 14215 vlen = strlen(tp->fw_ver);
9c8a620e 14216
acd9c119
MC
14217 tp->fw_ver[vlen++] = ',';
14218 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
14219
14220 for (i = 0; i < 4; i++) {
a9dc529d
MC
14221 __be32 v;
14222 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
14223 return;
14224
b9fc7dc5 14225 offset += sizeof(v);
c4e6575c 14226
acd9c119
MC
14227 if (vlen > TG3_VER_SIZE - sizeof(v)) {
14228 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 14229 break;
c4e6575c 14230 }
9c8a620e 14231
acd9c119
MC
14232 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
14233 vlen += sizeof(v);
c4e6575c 14234 }
acd9c119
MC
14235}
14236
165f4d1c 14237static void __devinit tg3_probe_ncsi(struct tg3 *tp)
7fd76445 14238{
7fd76445 14239 u32 apedata;
7fd76445
MC
14240
14241 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
14242 if (apedata != APE_SEG_SIG_MAGIC)
14243 return;
14244
14245 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
14246 if (!(apedata & APE_FW_STATUS_READY))
14247 return;
14248
165f4d1c
MC
14249 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
14250 tg3_flag_set(tp, APE_HAS_NCSI);
14251}
14252
14253static void __devinit tg3_read_dash_ver(struct tg3 *tp)
14254{
14255 int vlen;
14256 u32 apedata;
14257 char *fwtype;
14258
7fd76445
MC
14259 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
14260
165f4d1c 14261 if (tg3_flag(tp, APE_HAS_NCSI))
ecc79648 14262 fwtype = "NCSI";
165f4d1c 14263 else
ecc79648
MC
14264 fwtype = "DASH";
14265
7fd76445
MC
14266 vlen = strlen(tp->fw_ver);
14267
ecc79648
MC
14268 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
14269 fwtype,
7fd76445
MC
14270 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
14271 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
14272 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
14273 (apedata & APE_FW_VERSION_BLDMSK));
14274}
14275
acd9c119
MC
14276static void __devinit tg3_read_fw_ver(struct tg3 *tp)
14277{
14278 u32 val;
75f9936e 14279 bool vpd_vers = false;
acd9c119 14280
75f9936e
MC
14281 if (tp->fw_ver[0] != 0)
14282 vpd_vers = true;
df259d8c 14283
63c3a66f 14284 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 14285 strcat(tp->fw_ver, "sb");
df259d8c
MC
14286 return;
14287 }
14288
acd9c119
MC
14289 if (tg3_nvram_read(tp, 0, &val))
14290 return;
14291
14292 if (val == TG3_EEPROM_MAGIC)
14293 tg3_read_bc_ver(tp);
14294 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
14295 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
14296 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
14297 tg3_read_hwsb_ver(tp);
acd9c119 14298
165f4d1c
MC
14299 if (tg3_flag(tp, ENABLE_ASF)) {
14300 if (tg3_flag(tp, ENABLE_APE)) {
14301 tg3_probe_ncsi(tp);
14302 if (!vpd_vers)
14303 tg3_read_dash_ver(tp);
14304 } else if (!vpd_vers) {
14305 tg3_read_mgmtfw_ver(tp);
14306 }
c9cab24e 14307 }
9c8a620e
MC
14308
14309 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
14310}
14311
7cb32cf2
MC
14312static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
14313{
63c3a66f 14314 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 14315 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 14316 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 14317 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 14318 else
de9f5230 14319 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
14320}
14321
4143470c 14322static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
14323 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
14324 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
14325 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
14326 { },
14327};
14328
16c7fa7d
MC
14329static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
14330{
14331 struct pci_dev *peer;
14332 unsigned int func, devnr = tp->pdev->devfn & ~7;
14333
14334 for (func = 0; func < 8; func++) {
14335 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14336 if (peer && peer != tp->pdev)
14337 break;
14338 pci_dev_put(peer);
14339 }
14340 /* 5704 can be configured in single-port mode, set peer to
14341 * tp->pdev in that case.
14342 */
14343 if (!peer) {
14344 peer = tp->pdev;
14345 return peer;
14346 }
14347
14348 /*
14349 * We don't need to keep the refcount elevated; there's no way
14350 * to remove one half of this device without removing the other
14351 */
14352 pci_dev_put(peer);
14353
14354 return peer;
14355}
14356
42b123b1
MC
14357static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
14358{
14359 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
14360 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
14361 u32 reg;
14362
14363 /* All devices that use the alternate
14364 * ASIC REV location have a CPMU.
14365 */
14366 tg3_flag_set(tp, CPMU_PRESENT);
14367
14368 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
14369 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
14370 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
14371 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
14372 reg = TG3PCI_GEN2_PRODID_ASICREV;
14373 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
14374 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
14375 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
14376 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
14377 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14378 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
14379 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
14380 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
14381 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
14382 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
14383 reg = TG3PCI_GEN15_PRODID_ASICREV;
14384 else
14385 reg = TG3PCI_PRODID_ASICREV;
14386
14387 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
14388 }
14389
14390 /* Wrong chip ID in 5752 A0. This code can be removed later
14391 * as A0 is not in production.
14392 */
14393 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
14394 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
14395
14396 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14397 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14398 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14399 tg3_flag_set(tp, 5717_PLUS);
14400
14401 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
14402 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
14403 tg3_flag_set(tp, 57765_CLASS);
14404
14405 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
14406 tg3_flag_set(tp, 57765_PLUS);
14407
14408 /* Intentionally exclude ASIC_REV_5906 */
14409 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
14410 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
14411 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14412 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
14413 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14414 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14415 tg3_flag(tp, 57765_PLUS))
14416 tg3_flag_set(tp, 5755_PLUS);
14417
14418 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
14419 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
14420 tg3_flag_set(tp, 5780_CLASS);
14421
14422 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14423 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14424 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
14425 tg3_flag(tp, 5755_PLUS) ||
14426 tg3_flag(tp, 5780_CLASS))
14427 tg3_flag_set(tp, 5750_PLUS);
14428
14429 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14430 tg3_flag(tp, 5750_PLUS))
14431 tg3_flag_set(tp, 5705_PLUS);
14432}
14433
1da177e4
LT
14434static int __devinit tg3_get_invariants(struct tg3 *tp)
14435{
1da177e4 14436 u32 misc_ctrl_reg;
1da177e4
LT
14437 u32 pci_state_reg, grc_misc_cfg;
14438 u32 val;
14439 u16 pci_cmd;
5e7dfd0f 14440 int err;
1da177e4 14441
1da177e4
LT
14442 /* Force memory write invalidate off. If we leave it on,
14443 * then on 5700_BX chips we have to enable a workaround.
14444 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
14445 * to match the cacheline size. The Broadcom driver have this
14446 * workaround but turns MWI off all the times so never uses
14447 * it. This seems to suggest that the workaround is insufficient.
14448 */
14449 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14450 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
14451 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14452
16821285
MC
14453 /* Important! -- Make sure register accesses are byteswapped
14454 * correctly. Also, for those chips that require it, make
14455 * sure that indirect register accesses are enabled before
14456 * the first operation.
1da177e4
LT
14457 */
14458 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14459 &misc_ctrl_reg);
16821285
MC
14460 tp->misc_host_ctrl |= (misc_ctrl_reg &
14461 MISC_HOST_CTRL_CHIPREV);
14462 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14463 tp->misc_host_ctrl);
1da177e4 14464
42b123b1 14465 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 14466
6892914f
MC
14467 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
14468 * we need to disable memory and use config. cycles
14469 * only to access all registers. The 5702/03 chips
14470 * can mistakenly decode the special cycles from the
14471 * ICH chipsets as memory write cycles, causing corruption
14472 * of register and memory space. Only certain ICH bridges
14473 * will drive special cycles with non-zero data during the
14474 * address phase which can fall within the 5703's address
14475 * range. This is not an ICH bug as the PCI spec allows
14476 * non-zero address during special cycles. However, only
14477 * these ICH bridges are known to drive non-zero addresses
14478 * during special cycles.
14479 *
14480 * Since special cycles do not cross PCI bridges, we only
14481 * enable this workaround if the 5703 is on the secondary
14482 * bus of these ICH bridges.
14483 */
14484 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
14485 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
14486 static struct tg3_dev_id {
14487 u32 vendor;
14488 u32 device;
14489 u32 rev;
14490 } ich_chipsets[] = {
14491 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
14492 PCI_ANY_ID },
14493 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
14494 PCI_ANY_ID },
14495 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
14496 0xa },
14497 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
14498 PCI_ANY_ID },
14499 { },
14500 };
14501 struct tg3_dev_id *pci_id = &ich_chipsets[0];
14502 struct pci_dev *bridge = NULL;
14503
14504 while (pci_id->vendor != 0) {
14505 bridge = pci_get_device(pci_id->vendor, pci_id->device,
14506 bridge);
14507 if (!bridge) {
14508 pci_id++;
14509 continue;
14510 }
14511 if (pci_id->rev != PCI_ANY_ID) {
44c10138 14512 if (bridge->revision > pci_id->rev)
6892914f
MC
14513 continue;
14514 }
14515 if (bridge->subordinate &&
14516 (bridge->subordinate->number ==
14517 tp->pdev->bus->number)) {
63c3a66f 14518 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
14519 pci_dev_put(bridge);
14520 break;
14521 }
14522 }
14523 }
14524
6ff6f81d 14525 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
14526 static struct tg3_dev_id {
14527 u32 vendor;
14528 u32 device;
14529 } bridge_chipsets[] = {
14530 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
14531 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
14532 { },
14533 };
14534 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
14535 struct pci_dev *bridge = NULL;
14536
14537 while (pci_id->vendor != 0) {
14538 bridge = pci_get_device(pci_id->vendor,
14539 pci_id->device,
14540 bridge);
14541 if (!bridge) {
14542 pci_id++;
14543 continue;
14544 }
14545 if (bridge->subordinate &&
14546 (bridge->subordinate->number <=
14547 tp->pdev->bus->number) &&
b918c62e 14548 (bridge->subordinate->busn_res.end >=
41588ba1 14549 tp->pdev->bus->number)) {
63c3a66f 14550 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
14551 pci_dev_put(bridge);
14552 break;
14553 }
14554 }
14555 }
14556
4a29cc2e
MC
14557 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
14558 * DMA addresses > 40-bit. This bridge may have other additional
14559 * 57xx devices behind it in some 4-port NIC designs for example.
14560 * Any tg3 device found behind the bridge will also need the 40-bit
14561 * DMA workaround.
14562 */
42b123b1 14563 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 14564 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 14565 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 14566 } else {
4a29cc2e
MC
14567 struct pci_dev *bridge = NULL;
14568
14569 do {
14570 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
14571 PCI_DEVICE_ID_SERVERWORKS_EPB,
14572 bridge);
14573 if (bridge && bridge->subordinate &&
14574 (bridge->subordinate->number <=
14575 tp->pdev->bus->number) &&
b918c62e 14576 (bridge->subordinate->busn_res.end >=
4a29cc2e 14577 tp->pdev->bus->number)) {
63c3a66f 14578 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
14579 pci_dev_put(bridge);
14580 break;
14581 }
14582 } while (bridge);
14583 }
4cf78e4f 14584
f6eb9b1f 14585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 14586 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
14587 tp->pdev_peer = tg3_find_peer(tp);
14588
507399f1 14589 /* Determine TSO capabilities */
a0512944 14590 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 14591 ; /* Do nothing. HW bug. */
63c3a66f
JP
14592 else if (tg3_flag(tp, 57765_PLUS))
14593 tg3_flag_set(tp, HW_TSO_3);
14594 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 14595 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
14596 tg3_flag_set(tp, HW_TSO_2);
14597 else if (tg3_flag(tp, 5750_PLUS)) {
14598 tg3_flag_set(tp, HW_TSO_1);
14599 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14600 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
14601 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 14602 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
14603 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14604 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14605 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 14606 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14607 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
14608 tp->fw_needed = FIRMWARE_TG3TSO5;
14609 else
14610 tp->fw_needed = FIRMWARE_TG3TSO;
14611 }
14612
dabc5c67 14613 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
14614 if (tg3_flag(tp, HW_TSO_1) ||
14615 tg3_flag(tp, HW_TSO_2) ||
14616 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
14617 tp->fw_needed) {
14618 /* For firmware TSO, assume ASF is disabled.
14619 * We'll disable TSO later if we discover ASF
14620 * is enabled in tg3_get_eeprom_hw_cfg().
14621 */
dabc5c67 14622 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 14623 } else {
dabc5c67
MC
14624 tg3_flag_clear(tp, TSO_CAPABLE);
14625 tg3_flag_clear(tp, TSO_BUG);
14626 tp->fw_needed = NULL;
14627 }
14628
14629 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14630 tp->fw_needed = FIRMWARE_TG3;
14631
507399f1
MC
14632 tp->irq_max = 1;
14633
63c3a66f
JP
14634 if (tg3_flag(tp, 5750_PLUS)) {
14635 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14636 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14637 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14638 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14639 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14640 tp->pdev_peer == tp->pdev))
63c3a66f 14641 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14642
63c3a66f 14643 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14644 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14645 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14646 }
4f125f42 14647
63c3a66f
JP
14648 if (tg3_flag(tp, 57765_PLUS)) {
14649 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
14650 tp->irq_max = TG3_IRQ_MAX_VECS;
14651 }
f6eb9b1f 14652 }
0e1406dd 14653
9102426a
MC
14654 tp->txq_max = 1;
14655 tp->rxq_max = 1;
14656 if (tp->irq_max > 1) {
14657 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
14658 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
14659
14660 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14661 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14662 tp->txq_max = tp->irq_max - 1;
14663 }
14664
b7abee6e
MC
14665 if (tg3_flag(tp, 5755_PLUS) ||
14666 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f 14667 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14668
e31aa987 14669 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a4cb428d 14670 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 14671
fa6b2aae
MC
14672 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14673 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14674 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14675 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14676
63c3a66f 14677 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14678 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14679 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14680
63c3a66f
JP
14681 if (!tg3_flag(tp, 5705_PLUS) ||
14682 tg3_flag(tp, 5780_CLASS) ||
14683 tg3_flag(tp, USE_JUMBO_BDFLAG))
14684 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14685
52f4490c
MC
14686 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14687 &pci_state_reg);
14688
708ebb3a 14689 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14690 u16 lnkctl;
14691
63c3a66f 14692 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14693
5e7dfd0f 14694 pci_read_config_word(tp->pdev,
708ebb3a 14695 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14696 &lnkctl);
14697 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14698 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14699 ASIC_REV_5906) {
63c3a66f 14700 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14701 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14702 }
5e7dfd0f 14703 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14704 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14705 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14706 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14707 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14708 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14709 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14710 }
52f4490c 14711 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14712 /* BCM5785 devices are effectively PCIe devices, and should
14713 * follow PCIe codepaths, but do not have a PCIe capabilities
14714 * section.
93a700a9 14715 */
63c3a66f
JP
14716 tg3_flag_set(tp, PCI_EXPRESS);
14717 } else if (!tg3_flag(tp, 5705_PLUS) ||
14718 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14719 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14720 if (!tp->pcix_cap) {
2445e461
MC
14721 dev_err(&tp->pdev->dev,
14722 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14723 return -EIO;
14724 }
14725
14726 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14727 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14728 }
1da177e4 14729
399de50b
MC
14730 /* If we have an AMD 762 or VIA K8T800 chipset, write
14731 * reordering to the mailbox registers done by the host
14732 * controller can cause major troubles. We read back from
14733 * every mailbox register write to force the writes to be
14734 * posted to the chip in order.
14735 */
4143470c 14736 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14737 !tg3_flag(tp, PCI_EXPRESS))
14738 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14739
69fc4053
MC
14740 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14741 &tp->pci_cacheline_sz);
14742 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14743 &tp->pci_lat_timer);
1da177e4
LT
14744 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14745 tp->pci_lat_timer < 64) {
14746 tp->pci_lat_timer = 64;
69fc4053
MC
14747 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14748 tp->pci_lat_timer);
1da177e4
LT
14749 }
14750
16821285
MC
14751 /* Important! -- It is critical that the PCI-X hw workaround
14752 * situation is decided before the first MMIO register access.
14753 */
52f4490c
MC
14754 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14755 /* 5700 BX chips need to have their TX producer index
14756 * mailboxes written twice to workaround a bug.
14757 */
63c3a66f 14758 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14759
52f4490c 14760 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14761 *
14762 * The workaround is to use indirect register accesses
14763 * for all chip writes not to mailbox registers.
14764 */
63c3a66f 14765 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14766 u32 pm_reg;
1da177e4 14767
63c3a66f 14768 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14769
14770 /* The chip can have it's power management PCI config
14771 * space registers clobbered due to this bug.
14772 * So explicitly force the chip into D0 here.
14773 */
9974a356
MC
14774 pci_read_config_dword(tp->pdev,
14775 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14776 &pm_reg);
14777 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14778 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14779 pci_write_config_dword(tp->pdev,
14780 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14781 pm_reg);
14782
14783 /* Also, force SERR#/PERR# in PCI command. */
14784 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14785 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14786 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14787 }
14788 }
14789
1da177e4 14790 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14791 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14792 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14793 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14794
14795 /* Chip-specific fixup from Broadcom driver */
14796 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14797 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14798 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14799 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14800 }
14801
1ee582d8 14802 /* Default fast path register access methods */
20094930 14803 tp->read32 = tg3_read32;
1ee582d8 14804 tp->write32 = tg3_write32;
09ee929c 14805 tp->read32_mbox = tg3_read32;
20094930 14806 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14807 tp->write32_tx_mbox = tg3_write32;
14808 tp->write32_rx_mbox = tg3_write32;
14809
14810 /* Various workaround register access methods */
63c3a66f 14811 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14812 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14813 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14814 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14815 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14816 /*
14817 * Back to back register writes can cause problems on these
14818 * chips, the workaround is to read back all reg writes
14819 * except those to mailbox regs.
14820 *
14821 * See tg3_write_indirect_reg32().
14822 */
1ee582d8 14823 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14824 }
14825
63c3a66f 14826 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14827 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14828 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14829 tp->write32_rx_mbox = tg3_write_flush_reg32;
14830 }
20094930 14831
63c3a66f 14832 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14833 tp->read32 = tg3_read_indirect_reg32;
14834 tp->write32 = tg3_write_indirect_reg32;
14835 tp->read32_mbox = tg3_read_indirect_mbox;
14836 tp->write32_mbox = tg3_write_indirect_mbox;
14837 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14838 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14839
14840 iounmap(tp->regs);
22abe310 14841 tp->regs = NULL;
6892914f
MC
14842
14843 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14844 pci_cmd &= ~PCI_COMMAND_MEMORY;
14845 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14846 }
b5d3772c
MC
14847 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14848 tp->read32_mbox = tg3_read32_mbox_5906;
14849 tp->write32_mbox = tg3_write32_mbox_5906;
14850 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14851 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14852 }
6892914f 14853
bbadf503 14854 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14855 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14856 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14857 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14858 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14859
16821285
MC
14860 /* The memory arbiter has to be enabled in order for SRAM accesses
14861 * to succeed. Normally on powerup the tg3 chip firmware will make
14862 * sure it is enabled, but other entities such as system netboot
14863 * code might disable it.
14864 */
14865 val = tr32(MEMARB_MODE);
14866 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14867
9dc5e342
MC
14868 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14869 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14870 tg3_flag(tp, 5780_CLASS)) {
14871 if (tg3_flag(tp, PCIX_MODE)) {
14872 pci_read_config_dword(tp->pdev,
14873 tp->pcix_cap + PCI_X_STATUS,
14874 &val);
14875 tp->pci_fn = val & 0x7;
14876 }
14877 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14878 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14879 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14880 NIC_SRAM_CPMUSTAT_SIG) {
14881 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14882 tp->pci_fn = tp->pci_fn ? 1 : 0;
14883 }
14884 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14885 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14886 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14887 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14888 NIC_SRAM_CPMUSTAT_SIG) {
14889 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14890 TG3_CPMU_STATUS_FSHFT_5719;
14891 }
69f11c99
MC
14892 }
14893
7d0c41ef 14894 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14895 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14896 * determined before calling tg3_set_power_state() so that
14897 * we know whether or not to switch out of Vaux power.
14898 * When the flag is set, it means that GPIO1 is used for eeprom
14899 * write protect and also implies that it is a LOM where GPIOs
14900 * are not used to switch power.
6aa20a22 14901 */
7d0c41ef
MC
14902 tg3_get_eeprom_hw_cfg(tp);
14903
cf9ecf4b
MC
14904 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14905 tg3_flag_clear(tp, TSO_CAPABLE);
14906 tg3_flag_clear(tp, TSO_BUG);
14907 tp->fw_needed = NULL;
14908 }
14909
63c3a66f 14910 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14911 /* Allow reads and writes to the
14912 * APE register and memory space.
14913 */
14914 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14915 PCISTATE_ALLOW_APE_SHMEM_WR |
14916 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14917 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14918 pci_state_reg);
c9cab24e
MC
14919
14920 tg3_ape_lock_init(tp);
0d3031d9
MC
14921 }
14922
16821285
MC
14923 /* Set up tp->grc_local_ctrl before calling
14924 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14925 * will bring 5700's external PHY out of reset.
314fba34
MC
14926 * It is also used as eeprom write protect on LOMs.
14927 */
14928 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14929 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14930 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14931 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14932 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14933 /* Unused GPIO3 must be driven as output on 5752 because there
14934 * are no pull-up resistors on unused GPIO pins.
14935 */
14936 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14937 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14938
321d32a0 14939 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd 14940 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 14941 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
14942 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14943
8d519ab2
MC
14944 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14945 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14946 /* Turn off the debug UART. */
14947 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14948 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14949 /* Keep VMain power. */
14950 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14951 GRC_LCLCTRL_GPIO_OUTPUT0;
14952 }
14953
16821285
MC
14954 /* Switch out of Vaux if it is a NIC */
14955 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14956
1da177e4
LT
14957 /* Derive initial jumbo mode from MTU assigned in
14958 * ether_setup() via the alloc_etherdev() call
14959 */
63c3a66f
JP
14960 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14961 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14962
14963 /* Determine WakeOnLan speed to use. */
14964 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14965 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14966 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14967 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14968 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14969 } else {
63c3a66f 14970 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14971 }
14972
7f97a4bd 14973 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14974 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14975
1da177e4 14976 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14977 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14978 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14979 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14980 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14981 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14982 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14983 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14984
14985 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14986 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14987 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14988 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14989 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14990
63c3a66f 14991 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14992 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14993 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14994 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14995 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14996 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14997 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14998 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14999 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
15000 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
15001 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 15002 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 15003 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 15004 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 15005 } else
f07e9af3 15006 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 15007 }
1da177e4 15008
b2a5c19c
MC
15009 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15010 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
15011 tp->phy_otp = tg3_read_otp_phycfg(tp);
15012 if (tp->phy_otp == 0)
15013 tp->phy_otp = TG3_OTP_DEFAULT;
15014 }
15015
63c3a66f 15016 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
15017 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
15018 else
15019 tp->mi_mode = MAC_MI_MODE_BASE;
15020
1da177e4 15021 tp->coalesce_mode = 0;
1da177e4
LT
15022 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
15023 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
15024 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
15025
4d958473
MC
15026 /* Set these bits to enable statistics workaround. */
15027 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
15028 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
15029 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
15030 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
15031 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
15032 }
15033
321d32a0
MC
15034 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
15035 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 15036 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 15037
158d7abd
MC
15038 err = tg3_mdio_init(tp);
15039 if (err)
15040 return err;
1da177e4
LT
15041
15042 /* Initialize data/descriptor byte/word swapping. */
15043 val = tr32(GRC_MODE);
f2096f94
MC
15044 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
15045 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
15046 GRC_MODE_WORD_SWAP_B2HRX_DATA |
15047 GRC_MODE_B2HRX_ENABLE |
15048 GRC_MODE_HTX2B_ENABLE |
15049 GRC_MODE_HOST_STACKUP);
15050 else
15051 val &= GRC_MODE_HOST_STACKUP;
15052
1da177e4
LT
15053 tw32(GRC_MODE, val | tp->grc_mode);
15054
15055 tg3_switch_clocks(tp);
15056
15057 /* Clear this out for sanity. */
15058 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
15059
15060 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
15061 &pci_state_reg);
15062 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 15063 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
15064 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
15065
15066 if (chiprevid == CHIPREV_ID_5701_A0 ||
15067 chiprevid == CHIPREV_ID_5701_B0 ||
15068 chiprevid == CHIPREV_ID_5701_B2 ||
15069 chiprevid == CHIPREV_ID_5701_B5) {
15070 void __iomem *sram_base;
15071
15072 /* Write some dummy words into the SRAM status block
15073 * area, see if it reads back correctly. If the return
15074 * value is bad, force enable the PCIX workaround.
15075 */
15076 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
15077
15078 writel(0x00000000, sram_base);
15079 writel(0x00000000, sram_base + 4);
15080 writel(0xffffffff, sram_base + 4);
15081 if (readl(sram_base) != 0x00000000)
63c3a66f 15082 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
15083 }
15084 }
15085
15086 udelay(50);
15087 tg3_nvram_init(tp);
15088
15089 grc_misc_cfg = tr32(GRC_MISC_CFG);
15090 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
15091
1da177e4
LT
15092 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
15093 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
15094 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 15095 tg3_flag_set(tp, IS_5788);
1da177e4 15096
63c3a66f 15097 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 15098 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
15099 tg3_flag_set(tp, TAGGED_STATUS);
15100 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
15101 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
15102 HOSTCC_MODE_CLRTICK_TXBD);
15103
15104 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
15105 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15106 tp->misc_host_ctrl);
15107 }
15108
3bda1258 15109 /* Preserve the APE MAC_MODE bits */
63c3a66f 15110 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 15111 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 15112 else
6e01b20b 15113 tp->mac_mode = 0;
3bda1258 15114
1da177e4
LT
15115 /* these are limited to 10/100 only */
15116 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
15117 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
15118 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
15119 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
15120 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
15121 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
15122 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
15123 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
15124 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
15125 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
15126 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 15127 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
15128 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
15129 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
15130 (tp->phy_flags & TG3_PHYFLG_IS_FET))
15131 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
15132
15133 err = tg3_phy_probe(tp);
15134 if (err) {
2445e461 15135 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 15136 /* ... but do not return immediately ... */
b02fd9e3 15137 tg3_mdio_fini(tp);
1da177e4
LT
15138 }
15139
184b8904 15140 tg3_read_vpd(tp);
c4e6575c 15141 tg3_read_fw_ver(tp);
1da177e4 15142
f07e9af3
MC
15143 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
15144 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
15145 } else {
15146 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 15147 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 15148 else
f07e9af3 15149 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
15150 }
15151
15152 /* 5700 {AX,BX} chips have a broken status block link
15153 * change bit implementation, so we must use the
15154 * status register in those cases.
15155 */
15156 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 15157 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 15158 else
63c3a66f 15159 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
15160
15161 /* The led_ctrl is set during tg3_phy_probe, here we might
15162 * have to force the link status polling mechanism based
15163 * upon subsystem IDs.
15164 */
15165 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 15166 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
15167 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
15168 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 15169 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
15170 }
15171
15172 /* For all SERDES we poll the MAC status register. */
f07e9af3 15173 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 15174 tg3_flag_set(tp, POLL_SERDES);
1da177e4 15175 else
63c3a66f 15176 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 15177
9205fd9c 15178 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 15179 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 15180 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 15181 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 15182 tp->rx_offset = NET_SKB_PAD;
d2757fc4 15183#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 15184 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
15185#endif
15186 }
1da177e4 15187
2c49a44d
MC
15188 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
15189 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
15190 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
15191
2c49a44d 15192 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
15193
15194 /* Increment the rx prod index on the rx std ring by at most
15195 * 8 for these chips to workaround hw errata.
15196 */
15197 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
15198 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
15199 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
15200 tp->rx_std_max_post = 8;
15201
63c3a66f 15202 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
15203 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
15204 PCIE_PWR_MGMT_L1_THRESH_MSK;
15205
1da177e4
LT
15206 return err;
15207}
15208
49b6e95f 15209#ifdef CONFIG_SPARC
1da177e4
LT
15210static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
15211{
15212 struct net_device *dev = tp->dev;
15213 struct pci_dev *pdev = tp->pdev;
49b6e95f 15214 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 15215 const unsigned char *addr;
49b6e95f
DM
15216 int len;
15217
15218 addr = of_get_property(dp, "local-mac-address", &len);
15219 if (addr && len == 6) {
15220 memcpy(dev->dev_addr, addr, 6);
15221 memcpy(dev->perm_addr, dev->dev_addr, 6);
15222 return 0;
1da177e4
LT
15223 }
15224 return -ENODEV;
15225}
15226
15227static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
15228{
15229 struct net_device *dev = tp->dev;
15230
15231 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 15232 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
15233 return 0;
15234}
15235#endif
15236
15237static int __devinit tg3_get_device_address(struct tg3 *tp)
15238{
15239 struct net_device *dev = tp->dev;
15240 u32 hi, lo, mac_offset;
008652b3 15241 int addr_ok = 0;
1da177e4 15242
49b6e95f 15243#ifdef CONFIG_SPARC
1da177e4
LT
15244 if (!tg3_get_macaddr_sparc(tp))
15245 return 0;
15246#endif
15247
15248 mac_offset = 0x7c;
6ff6f81d 15249 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 15250 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
15251 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
15252 mac_offset = 0xcc;
15253 if (tg3_nvram_lock(tp))
15254 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
15255 else
15256 tg3_nvram_unlock(tp);
63c3a66f 15257 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 15258 if (tp->pci_fn & 1)
a1b950d5 15259 mac_offset = 0xcc;
69f11c99 15260 if (tp->pci_fn > 1)
a50d0796 15261 mac_offset += 0x18c;
a1b950d5 15262 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 15263 mac_offset = 0x10;
1da177e4
LT
15264
15265 /* First try to get it from MAC address mailbox. */
15266 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
15267 if ((hi >> 16) == 0x484b) {
15268 dev->dev_addr[0] = (hi >> 8) & 0xff;
15269 dev->dev_addr[1] = (hi >> 0) & 0xff;
15270
15271 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
15272 dev->dev_addr[2] = (lo >> 24) & 0xff;
15273 dev->dev_addr[3] = (lo >> 16) & 0xff;
15274 dev->dev_addr[4] = (lo >> 8) & 0xff;
15275 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 15276
008652b3
MC
15277 /* Some old bootcode may report a 0 MAC address in SRAM */
15278 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
15279 }
15280 if (!addr_ok) {
15281 /* Next, try NVRAM. */
63c3a66f 15282 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 15283 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 15284 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
15285 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
15286 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
15287 }
15288 /* Finally just fetch it out of the MAC control regs. */
15289 else {
15290 hi = tr32(MAC_ADDR_0_HIGH);
15291 lo = tr32(MAC_ADDR_0_LOW);
15292
15293 dev->dev_addr[5] = lo & 0xff;
15294 dev->dev_addr[4] = (lo >> 8) & 0xff;
15295 dev->dev_addr[3] = (lo >> 16) & 0xff;
15296 dev->dev_addr[2] = (lo >> 24) & 0xff;
15297 dev->dev_addr[1] = hi & 0xff;
15298 dev->dev_addr[0] = (hi >> 8) & 0xff;
15299 }
1da177e4
LT
15300 }
15301
15302 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 15303#ifdef CONFIG_SPARC
1da177e4
LT
15304 if (!tg3_get_default_macaddr_sparc(tp))
15305 return 0;
15306#endif
15307 return -EINVAL;
15308 }
2ff43697 15309 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
15310 return 0;
15311}
15312
59e6b434
DM
15313#define BOUNDARY_SINGLE_CACHELINE 1
15314#define BOUNDARY_MULTI_CACHELINE 2
15315
15316static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
15317{
15318 int cacheline_size;
15319 u8 byte;
15320 int goal;
15321
15322 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
15323 if (byte == 0)
15324 cacheline_size = 1024;
15325 else
15326 cacheline_size = (int) byte * 4;
15327
15328 /* On 5703 and later chips, the boundary bits have no
15329 * effect.
15330 */
15331 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15332 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 15333 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
15334 goto out;
15335
15336#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
15337 goal = BOUNDARY_MULTI_CACHELINE;
15338#else
15339#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
15340 goal = BOUNDARY_SINGLE_CACHELINE;
15341#else
15342 goal = 0;
15343#endif
15344#endif
15345
63c3a66f 15346 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
15347 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
15348 goto out;
15349 }
15350
59e6b434
DM
15351 if (!goal)
15352 goto out;
15353
15354 /* PCI controllers on most RISC systems tend to disconnect
15355 * when a device tries to burst across a cache-line boundary.
15356 * Therefore, letting tg3 do so just wastes PCI bandwidth.
15357 *
15358 * Unfortunately, for PCI-E there are only limited
15359 * write-side controls for this, and thus for reads
15360 * we will still get the disconnects. We'll also waste
15361 * these PCI cycles for both read and write for chips
15362 * other than 5700 and 5701 which do not implement the
15363 * boundary bits.
15364 */
63c3a66f 15365 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
15366 switch (cacheline_size) {
15367 case 16:
15368 case 32:
15369 case 64:
15370 case 128:
15371 if (goal == BOUNDARY_SINGLE_CACHELINE) {
15372 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
15373 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
15374 } else {
15375 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
15376 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
15377 }
15378 break;
15379
15380 case 256:
15381 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
15382 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
15383 break;
15384
15385 default:
15386 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
15387 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
15388 break;
855e1111 15389 }
63c3a66f 15390 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
15391 switch (cacheline_size) {
15392 case 16:
15393 case 32:
15394 case 64:
15395 if (goal == BOUNDARY_SINGLE_CACHELINE) {
15396 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
15397 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
15398 break;
15399 }
15400 /* fallthrough */
15401 case 128:
15402 default:
15403 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
15404 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
15405 break;
855e1111 15406 }
59e6b434
DM
15407 } else {
15408 switch (cacheline_size) {
15409 case 16:
15410 if (goal == BOUNDARY_SINGLE_CACHELINE) {
15411 val |= (DMA_RWCTRL_READ_BNDRY_16 |
15412 DMA_RWCTRL_WRITE_BNDRY_16);
15413 break;
15414 }
15415 /* fallthrough */
15416 case 32:
15417 if (goal == BOUNDARY_SINGLE_CACHELINE) {
15418 val |= (DMA_RWCTRL_READ_BNDRY_32 |
15419 DMA_RWCTRL_WRITE_BNDRY_32);
15420 break;
15421 }
15422 /* fallthrough */
15423 case 64:
15424 if (goal == BOUNDARY_SINGLE_CACHELINE) {
15425 val |= (DMA_RWCTRL_READ_BNDRY_64 |
15426 DMA_RWCTRL_WRITE_BNDRY_64);
15427 break;
15428 }
15429 /* fallthrough */
15430 case 128:
15431 if (goal == BOUNDARY_SINGLE_CACHELINE) {
15432 val |= (DMA_RWCTRL_READ_BNDRY_128 |
15433 DMA_RWCTRL_WRITE_BNDRY_128);
15434 break;
15435 }
15436 /* fallthrough */
15437 case 256:
15438 val |= (DMA_RWCTRL_READ_BNDRY_256 |
15439 DMA_RWCTRL_WRITE_BNDRY_256);
15440 break;
15441 case 512:
15442 val |= (DMA_RWCTRL_READ_BNDRY_512 |
15443 DMA_RWCTRL_WRITE_BNDRY_512);
15444 break;
15445 case 1024:
15446 default:
15447 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
15448 DMA_RWCTRL_WRITE_BNDRY_1024);
15449 break;
855e1111 15450 }
59e6b434
DM
15451 }
15452
15453out:
15454 return val;
15455}
15456
1da177e4
LT
15457static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
15458{
15459 struct tg3_internal_buffer_desc test_desc;
15460 u32 sram_dma_descs;
15461 int i, ret;
15462
15463 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
15464
15465 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
15466 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
15467 tw32(RDMAC_STATUS, 0);
15468 tw32(WDMAC_STATUS, 0);
15469
15470 tw32(BUFMGR_MODE, 0);
15471 tw32(FTQ_RESET, 0);
15472
15473 test_desc.addr_hi = ((u64) buf_dma) >> 32;
15474 test_desc.addr_lo = buf_dma & 0xffffffff;
15475 test_desc.nic_mbuf = 0x00002100;
15476 test_desc.len = size;
15477
15478 /*
15479 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
15480 * the *second* time the tg3 driver was getting loaded after an
15481 * initial scan.
15482 *
15483 * Broadcom tells me:
15484 * ...the DMA engine is connected to the GRC block and a DMA
15485 * reset may affect the GRC block in some unpredictable way...
15486 * The behavior of resets to individual blocks has not been tested.
15487 *
15488 * Broadcom noted the GRC reset will also reset all sub-components.
15489 */
15490 if (to_device) {
15491 test_desc.cqid_sqid = (13 << 8) | 2;
15492
15493 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
15494 udelay(40);
15495 } else {
15496 test_desc.cqid_sqid = (16 << 8) | 7;
15497
15498 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
15499 udelay(40);
15500 }
15501 test_desc.flags = 0x00000005;
15502
15503 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
15504 u32 val;
15505
15506 val = *(((u32 *)&test_desc) + i);
15507 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
15508 sram_dma_descs + (i * sizeof(u32)));
15509 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
15510 }
15511 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
15512
859a5887 15513 if (to_device)
1da177e4 15514 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 15515 else
1da177e4 15516 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
15517
15518 ret = -ENODEV;
15519 for (i = 0; i < 40; i++) {
15520 u32 val;
15521
15522 if (to_device)
15523 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
15524 else
15525 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
15526 if ((val & 0xffff) == sram_dma_descs) {
15527 ret = 0;
15528 break;
15529 }
15530
15531 udelay(100);
15532 }
15533
15534 return ret;
15535}
15536
ded7340d 15537#define TEST_BUFFER_SIZE 0x2000
1da177e4 15538
4143470c 15539static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
15540 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
15541 { },
15542};
15543
1da177e4
LT
15544static int __devinit tg3_test_dma(struct tg3 *tp)
15545{
15546 dma_addr_t buf_dma;
59e6b434 15547 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 15548 int ret = 0;
1da177e4 15549
4bae65c8
MC
15550 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
15551 &buf_dma, GFP_KERNEL);
1da177e4
LT
15552 if (!buf) {
15553 ret = -ENOMEM;
15554 goto out_nofree;
15555 }
15556
15557 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
15558 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
15559
59e6b434 15560 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 15561
63c3a66f 15562 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
15563 goto out;
15564
63c3a66f 15565 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
15566 /* DMA read watermark not used on PCIE */
15567 tp->dma_rwctrl |= 0x00180000;
63c3a66f 15568 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
15569 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
15570 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
15571 tp->dma_rwctrl |= 0x003f0000;
15572 else
15573 tp->dma_rwctrl |= 0x003f000f;
15574 } else {
15575 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15576 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
15577 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 15578 u32 read_water = 0x7;
1da177e4 15579
4a29cc2e
MC
15580 /* If the 5704 is behind the EPB bridge, we can
15581 * do the less restrictive ONE_DMA workaround for
15582 * better performance.
15583 */
63c3a66f 15584 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
15585 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15586 tp->dma_rwctrl |= 0x8000;
15587 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
15588 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
15589
49afdeb6
MC
15590 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
15591 read_water = 4;
59e6b434 15592 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
15593 tp->dma_rwctrl |=
15594 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
15595 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
15596 (1 << 23);
4cf78e4f
MC
15597 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
15598 /* 5780 always in PCIX mode */
15599 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
15600 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
15601 /* 5714 always in PCIX mode */
15602 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
15603 } else {
15604 tp->dma_rwctrl |= 0x001b000f;
15605 }
15606 }
15607
15608 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15609 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15610 tp->dma_rwctrl &= 0xfffffff0;
15611
15612 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
15613 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
15614 /* Remove this if it causes problems for some boards. */
15615 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15616
15617 /* On 5700/5701 chips, we need to set this bit.
15618 * Otherwise the chip will issue cacheline transactions
15619 * to streamable DMA memory with not all the byte
15620 * enables turned on. This is an error on several
15621 * RISC PCI controllers, in particular sparc64.
15622 *
15623 * On 5703/5704 chips, this bit has been reassigned
15624 * a different meaning. In particular, it is used
15625 * on those chips to enable a PCI-X workaround.
15626 */
15627 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15628 }
15629
15630 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15631
15632#if 0
15633 /* Unneeded, already done by tg3_get_invariants. */
15634 tg3_switch_clocks(tp);
15635#endif
15636
1da177e4
LT
15637 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15638 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15639 goto out;
15640
59e6b434
DM
15641 /* It is best to perform DMA test with maximum write burst size
15642 * to expose the 5700/5701 write DMA bug.
15643 */
15644 saved_dma_rwctrl = tp->dma_rwctrl;
15645 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15646 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15647
1da177e4
LT
15648 while (1) {
15649 u32 *p = buf, i;
15650
15651 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15652 p[i] = i;
15653
15654 /* Send the buffer to the chip. */
15655 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15656 if (ret) {
2445e461
MC
15657 dev_err(&tp->pdev->dev,
15658 "%s: Buffer write failed. err = %d\n",
15659 __func__, ret);
1da177e4
LT
15660 break;
15661 }
15662
15663#if 0
15664 /* validate data reached card RAM correctly. */
15665 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15666 u32 val;
15667 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15668 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15669 dev_err(&tp->pdev->dev,
15670 "%s: Buffer corrupted on device! "
15671 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15672 /* ret = -ENODEV here? */
15673 }
15674 p[i] = 0;
15675 }
15676#endif
15677 /* Now read it back. */
15678 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15679 if (ret) {
5129c3a3
MC
15680 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15681 "err = %d\n", __func__, ret);
1da177e4
LT
15682 break;
15683 }
15684
15685 /* Verify it. */
15686 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15687 if (p[i] == i)
15688 continue;
15689
59e6b434
DM
15690 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15691 DMA_RWCTRL_WRITE_BNDRY_16) {
15692 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15693 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15694 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15695 break;
15696 } else {
2445e461
MC
15697 dev_err(&tp->pdev->dev,
15698 "%s: Buffer corrupted on read back! "
15699 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15700 ret = -ENODEV;
15701 goto out;
15702 }
15703 }
15704
15705 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15706 /* Success. */
15707 ret = 0;
15708 break;
15709 }
15710 }
59e6b434
DM
15711 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15712 DMA_RWCTRL_WRITE_BNDRY_16) {
15713 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15714 * now look for chipsets that are known to expose the
15715 * DMA bug without failing the test.
59e6b434 15716 */
4143470c 15717 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15718 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15719 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15720 } else {
6d1cfbab
MC
15721 /* Safe to use the calculated DMA boundary. */
15722 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15723 }
6d1cfbab 15724
59e6b434
DM
15725 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15726 }
1da177e4
LT
15727
15728out:
4bae65c8 15729 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15730out_nofree:
15731 return ret;
15732}
15733
1da177e4
LT
15734static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15735{
63c3a66f 15736 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15737 tp->bufmgr_config.mbuf_read_dma_low_water =
15738 DEFAULT_MB_RDMA_LOW_WATER_5705;
15739 tp->bufmgr_config.mbuf_mac_rx_low_water =
15740 DEFAULT_MB_MACRX_LOW_WATER_57765;
15741 tp->bufmgr_config.mbuf_high_water =
15742 DEFAULT_MB_HIGH_WATER_57765;
15743
15744 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15745 DEFAULT_MB_RDMA_LOW_WATER_5705;
15746 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15747 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15748 tp->bufmgr_config.mbuf_high_water_jumbo =
15749 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15750 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15751 tp->bufmgr_config.mbuf_read_dma_low_water =
15752 DEFAULT_MB_RDMA_LOW_WATER_5705;
15753 tp->bufmgr_config.mbuf_mac_rx_low_water =
15754 DEFAULT_MB_MACRX_LOW_WATER_5705;
15755 tp->bufmgr_config.mbuf_high_water =
15756 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15757 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15758 tp->bufmgr_config.mbuf_mac_rx_low_water =
15759 DEFAULT_MB_MACRX_LOW_WATER_5906;
15760 tp->bufmgr_config.mbuf_high_water =
15761 DEFAULT_MB_HIGH_WATER_5906;
15762 }
fdfec172
MC
15763
15764 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15765 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15766 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15767 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15768 tp->bufmgr_config.mbuf_high_water_jumbo =
15769 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15770 } else {
15771 tp->bufmgr_config.mbuf_read_dma_low_water =
15772 DEFAULT_MB_RDMA_LOW_WATER;
15773 tp->bufmgr_config.mbuf_mac_rx_low_water =
15774 DEFAULT_MB_MACRX_LOW_WATER;
15775 tp->bufmgr_config.mbuf_high_water =
15776 DEFAULT_MB_HIGH_WATER;
15777
15778 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15779 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15780 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15781 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15782 tp->bufmgr_config.mbuf_high_water_jumbo =
15783 DEFAULT_MB_HIGH_WATER_JUMBO;
15784 }
1da177e4
LT
15785
15786 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15787 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15788}
15789
15790static char * __devinit tg3_phy_string(struct tg3 *tp)
15791{
79eb6904
MC
15792 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15793 case TG3_PHY_ID_BCM5400: return "5400";
15794 case TG3_PHY_ID_BCM5401: return "5401";
15795 case TG3_PHY_ID_BCM5411: return "5411";
15796 case TG3_PHY_ID_BCM5701: return "5701";
15797 case TG3_PHY_ID_BCM5703: return "5703";
15798 case TG3_PHY_ID_BCM5704: return "5704";
15799 case TG3_PHY_ID_BCM5705: return "5705";
15800 case TG3_PHY_ID_BCM5750: return "5750";
15801 case TG3_PHY_ID_BCM5752: return "5752";
15802 case TG3_PHY_ID_BCM5714: return "5714";
15803 case TG3_PHY_ID_BCM5780: return "5780";
15804 case TG3_PHY_ID_BCM5755: return "5755";
15805 case TG3_PHY_ID_BCM5787: return "5787";
15806 case TG3_PHY_ID_BCM5784: return "5784";
15807 case TG3_PHY_ID_BCM5756: return "5722/5756";
15808 case TG3_PHY_ID_BCM5906: return "5906";
15809 case TG3_PHY_ID_BCM5761: return "5761";
15810 case TG3_PHY_ID_BCM5718C: return "5718C";
15811 case TG3_PHY_ID_BCM5718S: return "5718S";
15812 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15813 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15814 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15815 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15816 case 0: return "serdes";
15817 default: return "unknown";
855e1111 15818 }
1da177e4
LT
15819}
15820
f9804ddb
MC
15821static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15822{
63c3a66f 15823 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15824 strcpy(str, "PCI Express");
15825 return str;
63c3a66f 15826 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15827 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15828
15829 strcpy(str, "PCIX:");
15830
15831 if ((clock_ctrl == 7) ||
15832 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15833 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15834 strcat(str, "133MHz");
15835 else if (clock_ctrl == 0)
15836 strcat(str, "33MHz");
15837 else if (clock_ctrl == 2)
15838 strcat(str, "50MHz");
15839 else if (clock_ctrl == 4)
15840 strcat(str, "66MHz");
15841 else if (clock_ctrl == 6)
15842 strcat(str, "100MHz");
f9804ddb
MC
15843 } else {
15844 strcpy(str, "PCI:");
63c3a66f 15845 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15846 strcat(str, "66MHz");
15847 else
15848 strcat(str, "33MHz");
15849 }
63c3a66f 15850 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15851 strcat(str, ":32-bit");
15852 else
15853 strcat(str, ":64-bit");
15854 return str;
15855}
15856
15f9850d
DM
15857static void __devinit tg3_init_coal(struct tg3 *tp)
15858{
15859 struct ethtool_coalesce *ec = &tp->coal;
15860
15861 memset(ec, 0, sizeof(*ec));
15862 ec->cmd = ETHTOOL_GCOALESCE;
15863 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15864 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15865 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15866 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15867 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15868 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15869 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15870 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15871 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15872
15873 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15874 HOSTCC_MODE_CLRTICK_TXBD)) {
15875 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15876 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15877 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15878 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15879 }
d244c892 15880
63c3a66f 15881 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15882 ec->rx_coalesce_usecs_irq = 0;
15883 ec->tx_coalesce_usecs_irq = 0;
15884 ec->stats_block_coalesce_usecs = 0;
15885 }
15f9850d
DM
15886}
15887
1da177e4
LT
15888static int __devinit tg3_init_one(struct pci_dev *pdev,
15889 const struct pci_device_id *ent)
15890{
1da177e4
LT
15891 struct net_device *dev;
15892 struct tg3 *tp;
646c9edd
MC
15893 int i, err, pm_cap;
15894 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15895 char str[40];
72f2afb8 15896 u64 dma_mask, persist_dma_mask;
c8f44aff 15897 netdev_features_t features = 0;
1da177e4 15898
05dbe005 15899 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15900
15901 err = pci_enable_device(pdev);
15902 if (err) {
2445e461 15903 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15904 return err;
15905 }
15906
1da177e4
LT
15907 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15908 if (err) {
2445e461 15909 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15910 goto err_out_disable_pdev;
15911 }
15912
15913 pci_set_master(pdev);
15914
15915 /* Find power-management capability. */
15916 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15917 if (pm_cap == 0) {
2445e461
MC
15918 dev_err(&pdev->dev,
15919 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15920 err = -EIO;
15921 goto err_out_free_res;
15922 }
15923
16821285
MC
15924 err = pci_set_power_state(pdev, PCI_D0);
15925 if (err) {
15926 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15927 goto err_out_free_res;
15928 }
15929
fe5f5787 15930 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15931 if (!dev) {
1da177e4 15932 err = -ENOMEM;
16821285 15933 goto err_out_power_down;
1da177e4
LT
15934 }
15935
1da177e4
LT
15936 SET_NETDEV_DEV(dev, &pdev->dev);
15937
1da177e4
LT
15938 tp = netdev_priv(dev);
15939 tp->pdev = pdev;
15940 tp->dev = dev;
15941 tp->pm_cap = pm_cap;
1da177e4
LT
15942 tp->rx_mode = TG3_DEF_RX_MODE;
15943 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15944
1da177e4
LT
15945 if (tg3_debug > 0)
15946 tp->msg_enable = tg3_debug;
15947 else
15948 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15949
15950 /* The word/byte swap controls here control register access byte
15951 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15952 * setting below.
15953 */
15954 tp->misc_host_ctrl =
15955 MISC_HOST_CTRL_MASK_PCI_INT |
15956 MISC_HOST_CTRL_WORD_SWAP |
15957 MISC_HOST_CTRL_INDIR_ACCESS |
15958 MISC_HOST_CTRL_PCISTATE_RW;
15959
15960 /* The NONFRM (non-frame) byte/word swap controls take effect
15961 * on descriptor entries, anything which isn't packet data.
15962 *
15963 * The StrongARM chips on the board (one for tx, one for rx)
15964 * are running in big-endian mode.
15965 */
15966 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15967 GRC_MODE_WSWAP_NONFRM_DATA);
15968#ifdef __BIG_ENDIAN
15969 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15970#endif
15971 spin_lock_init(&tp->lock);
1da177e4 15972 spin_lock_init(&tp->indirect_lock);
c4028958 15973 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15974
d5fe488a 15975 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15976 if (!tp->regs) {
ab96b241 15977 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15978 err = -ENOMEM;
15979 goto err_out_free_dev;
15980 }
15981
c9cab24e
MC
15982 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15983 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15984 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15985 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15986 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15987 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15988 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15989 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15990 tg3_flag_set(tp, ENABLE_APE);
15991 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15992 if (!tp->aperegs) {
15993 dev_err(&pdev->dev,
15994 "Cannot map APE registers, aborting\n");
15995 err = -ENOMEM;
15996 goto err_out_iounmap;
15997 }
15998 }
15999
1da177e4
LT
16000 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
16001 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 16002
1da177e4 16003 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 16004 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 16005 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 16006 dev->irq = pdev->irq;
1da177e4
LT
16007
16008 err = tg3_get_invariants(tp);
16009 if (err) {
ab96b241
MC
16010 dev_err(&pdev->dev,
16011 "Problem fetching invariants of chip, aborting\n");
c9cab24e 16012 goto err_out_apeunmap;
1da177e4
LT
16013 }
16014
4a29cc2e
MC
16015 /* The EPB bridge inside 5714, 5715, and 5780 and any
16016 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
16017 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
16018 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
16019 * do DMA address check in tg3_start_xmit().
16020 */
63c3a66f 16021 if (tg3_flag(tp, IS_5788))
284901a9 16022 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 16023 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 16024 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 16025#ifdef CONFIG_HIGHMEM
6a35528a 16026 dma_mask = DMA_BIT_MASK(64);
72f2afb8 16027#endif
4a29cc2e 16028 } else
6a35528a 16029 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
16030
16031 /* Configure DMA attributes. */
284901a9 16032 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
16033 err = pci_set_dma_mask(pdev, dma_mask);
16034 if (!err) {
0da0606f 16035 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
16036 err = pci_set_consistent_dma_mask(pdev,
16037 persist_dma_mask);
16038 if (err < 0) {
ab96b241
MC
16039 dev_err(&pdev->dev, "Unable to obtain 64 bit "
16040 "DMA for consistent allocations\n");
c9cab24e 16041 goto err_out_apeunmap;
72f2afb8
MC
16042 }
16043 }
16044 }
284901a9
YH
16045 if (err || dma_mask == DMA_BIT_MASK(32)) {
16046 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 16047 if (err) {
ab96b241
MC
16048 dev_err(&pdev->dev,
16049 "No usable DMA configuration, aborting\n");
c9cab24e 16050 goto err_out_apeunmap;
72f2afb8
MC
16051 }
16052 }
16053
fdfec172 16054 tg3_init_bufmgr_config(tp);
1da177e4 16055
0da0606f
MC
16056 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
16057
16058 /* 5700 B0 chips do not support checksumming correctly due
16059 * to hardware bugs.
16060 */
16061 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
16062 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
16063
16064 if (tg3_flag(tp, 5755_PLUS))
16065 features |= NETIF_F_IPV6_CSUM;
16066 }
16067
4e3a7aaa
MC
16068 /* TSO is on by default on chips that support hardware TSO.
16069 * Firmware TSO on older chips gives lower performance, so it
16070 * is off by default, but can be enabled using ethtool.
16071 */
63c3a66f
JP
16072 if ((tg3_flag(tp, HW_TSO_1) ||
16073 tg3_flag(tp, HW_TSO_2) ||
16074 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
16075 (features & NETIF_F_IP_CSUM))
16076 features |= NETIF_F_TSO;
63c3a66f 16077 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
16078 if (features & NETIF_F_IPV6_CSUM)
16079 features |= NETIF_F_TSO6;
63c3a66f 16080 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 16081 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
16082 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
16083 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 16084 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 16085 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 16086 features |= NETIF_F_TSO_ECN;
b0026624 16087 }
1da177e4 16088
d542fe27
MC
16089 dev->features |= features;
16090 dev->vlan_features |= features;
16091
06c03c02
MB
16092 /*
16093 * Add loopback capability only for a subset of devices that support
16094 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
16095 * loopback for the remaining devices.
16096 */
16097 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
16098 !tg3_flag(tp, CPMU_PRESENT))
16099 /* Add the loopback capability */
0da0606f
MC
16100 features |= NETIF_F_LOOPBACK;
16101
0da0606f 16102 dev->hw_features |= features;
06c03c02 16103
1da177e4 16104 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 16105 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 16106 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 16107 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
16108 tp->rx_pending = 63;
16109 }
16110
1da177e4
LT
16111 err = tg3_get_device_address(tp);
16112 if (err) {
ab96b241
MC
16113 dev_err(&pdev->dev,
16114 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 16115 goto err_out_apeunmap;
c88864df
MC
16116 }
16117
1da177e4
LT
16118 /*
16119 * Reset chip in case UNDI or EFI driver did not shutdown
16120 * DMA self test will enable WDMAC and we'll see (spurious)
16121 * pending DMA on the PCI bus at that point.
16122 */
16123 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
16124 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 16125 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 16126 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
16127 }
16128
16129 err = tg3_test_dma(tp);
16130 if (err) {
ab96b241 16131 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 16132 goto err_out_apeunmap;
1da177e4
LT
16133 }
16134
78f90dcf
MC
16135 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
16136 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
16137 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 16138 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
16139 struct tg3_napi *tnapi = &tp->napi[i];
16140
16141 tnapi->tp = tp;
16142 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
16143
16144 tnapi->int_mbox = intmbx;
93a700a9 16145 if (i <= 4)
78f90dcf
MC
16146 intmbx += 0x8;
16147 else
16148 intmbx += 0x4;
16149
16150 tnapi->consmbox = rcvmbx;
16151 tnapi->prodmbox = sndmbx;
16152
66cfd1bd 16153 if (i)
78f90dcf 16154 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 16155 else
78f90dcf 16156 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 16157
63c3a66f 16158 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
16159 break;
16160
16161 /*
16162 * If we support MSIX, we'll be using RSS. If we're using
16163 * RSS, the first vector only handles link interrupts and the
16164 * remaining vectors handle rx and tx interrupts. Reuse the
16165 * mailbox values for the next iteration. The values we setup
16166 * above are still useful for the single vectored mode.
16167 */
16168 if (!i)
16169 continue;
16170
16171 rcvmbx += 0x8;
16172
16173 if (sndmbx & 0x4)
16174 sndmbx -= 0x4;
16175 else
16176 sndmbx += 0xc;
16177 }
16178
15f9850d
DM
16179 tg3_init_coal(tp);
16180
c49a1561
MC
16181 pci_set_drvdata(pdev, dev);
16182
cd0d7228
MC
16183 if (tg3_flag(tp, 5717_PLUS)) {
16184 /* Resume a low-power mode */
16185 tg3_frob_aux_power(tp, false);
16186 }
16187
21f7638e
MC
16188 tg3_timer_init(tp);
16189
1da177e4
LT
16190 err = register_netdev(dev);
16191 if (err) {
ab96b241 16192 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 16193 goto err_out_apeunmap;
1da177e4
LT
16194 }
16195
05dbe005
JP
16196 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
16197 tp->board_part_number,
16198 tp->pci_chip_rev_id,
16199 tg3_bus_string(tp, str),
16200 dev->dev_addr);
1da177e4 16201
f07e9af3 16202 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
16203 struct phy_device *phydev;
16204 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
16205 netdev_info(dev,
16206 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 16207 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
16208 } else {
16209 char *ethtype;
16210
16211 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
16212 ethtype = "10/100Base-TX";
16213 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
16214 ethtype = "1000Base-SX";
16215 else
16216 ethtype = "10/100/1000Base-T";
16217
5129c3a3 16218 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
16219 "(WireSpeed[%d], EEE[%d])\n",
16220 tg3_phy_string(tp), ethtype,
16221 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
16222 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 16223 }
05dbe005
JP
16224
16225 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 16226 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 16227 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 16228 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
16229 tg3_flag(tp, ENABLE_ASF) != 0,
16230 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
16231 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
16232 tp->dma_rwctrl,
16233 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
16234 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 16235
b45aa2f6
MC
16236 pci_save_state(pdev);
16237
1da177e4
LT
16238 return 0;
16239
0d3031d9
MC
16240err_out_apeunmap:
16241 if (tp->aperegs) {
16242 iounmap(tp->aperegs);
16243 tp->aperegs = NULL;
16244 }
16245
1da177e4 16246err_out_iounmap:
6892914f
MC
16247 if (tp->regs) {
16248 iounmap(tp->regs);
22abe310 16249 tp->regs = NULL;
6892914f 16250 }
1da177e4
LT
16251
16252err_out_free_dev:
16253 free_netdev(dev);
16254
16821285
MC
16255err_out_power_down:
16256 pci_set_power_state(pdev, PCI_D3hot);
16257
1da177e4
LT
16258err_out_free_res:
16259 pci_release_regions(pdev);
16260
16261err_out_disable_pdev:
16262 pci_disable_device(pdev);
16263 pci_set_drvdata(pdev, NULL);
16264 return err;
16265}
16266
16267static void __devexit tg3_remove_one(struct pci_dev *pdev)
16268{
16269 struct net_device *dev = pci_get_drvdata(pdev);
16270
16271 if (dev) {
16272 struct tg3 *tp = netdev_priv(dev);
16273
e3c5530b 16274 release_firmware(tp->fw);
077f849d 16275
db219973 16276 tg3_reset_task_cancel(tp);
158d7abd 16277
e730c823 16278 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 16279 tg3_phy_fini(tp);
158d7abd 16280 tg3_mdio_fini(tp);
b02fd9e3 16281 }
158d7abd 16282
1da177e4 16283 unregister_netdev(dev);
0d3031d9
MC
16284 if (tp->aperegs) {
16285 iounmap(tp->aperegs);
16286 tp->aperegs = NULL;
16287 }
6892914f
MC
16288 if (tp->regs) {
16289 iounmap(tp->regs);
22abe310 16290 tp->regs = NULL;
6892914f 16291 }
1da177e4
LT
16292 free_netdev(dev);
16293 pci_release_regions(pdev);
16294 pci_disable_device(pdev);
16295 pci_set_drvdata(pdev, NULL);
16296 }
16297}
16298
aa6027ca 16299#ifdef CONFIG_PM_SLEEP
c866b7ea 16300static int tg3_suspend(struct device *device)
1da177e4 16301{
c866b7ea 16302 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
16303 struct net_device *dev = pci_get_drvdata(pdev);
16304 struct tg3 *tp = netdev_priv(dev);
16305 int err;
16306
16307 if (!netif_running(dev))
16308 return 0;
16309
db219973 16310 tg3_reset_task_cancel(tp);
b02fd9e3 16311 tg3_phy_stop(tp);
1da177e4
LT
16312 tg3_netif_stop(tp);
16313
21f7638e 16314 tg3_timer_stop(tp);
1da177e4 16315
f47c11ee 16316 tg3_full_lock(tp, 1);
1da177e4 16317 tg3_disable_ints(tp);
f47c11ee 16318 tg3_full_unlock(tp);
1da177e4
LT
16319
16320 netif_device_detach(dev);
16321
f47c11ee 16322 tg3_full_lock(tp, 0);
944d980e 16323 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 16324 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 16325 tg3_full_unlock(tp);
1da177e4 16326
c866b7ea 16327 err = tg3_power_down_prepare(tp);
1da177e4 16328 if (err) {
b02fd9e3
MC
16329 int err2;
16330
f47c11ee 16331 tg3_full_lock(tp, 0);
1da177e4 16332
63c3a66f 16333 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
16334 err2 = tg3_restart_hw(tp, 1);
16335 if (err2)
b9ec6c1b 16336 goto out;
1da177e4 16337
21f7638e 16338 tg3_timer_start(tp);
1da177e4
LT
16339
16340 netif_device_attach(dev);
16341 tg3_netif_start(tp);
16342
b9ec6c1b 16343out:
f47c11ee 16344 tg3_full_unlock(tp);
b02fd9e3
MC
16345
16346 if (!err2)
16347 tg3_phy_start(tp);
1da177e4
LT
16348 }
16349
16350 return err;
16351}
16352
c866b7ea 16353static int tg3_resume(struct device *device)
1da177e4 16354{
c866b7ea 16355 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
16356 struct net_device *dev = pci_get_drvdata(pdev);
16357 struct tg3 *tp = netdev_priv(dev);
16358 int err;
16359
16360 if (!netif_running(dev))
16361 return 0;
16362
1da177e4
LT
16363 netif_device_attach(dev);
16364
f47c11ee 16365 tg3_full_lock(tp, 0);
1da177e4 16366
63c3a66f 16367 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
16368 err = tg3_restart_hw(tp, 1);
16369 if (err)
16370 goto out;
1da177e4 16371
21f7638e 16372 tg3_timer_start(tp);
1da177e4 16373
1da177e4
LT
16374 tg3_netif_start(tp);
16375
b9ec6c1b 16376out:
f47c11ee 16377 tg3_full_unlock(tp);
1da177e4 16378
b02fd9e3
MC
16379 if (!err)
16380 tg3_phy_start(tp);
16381
b9ec6c1b 16382 return err;
1da177e4
LT
16383}
16384
c866b7ea 16385static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
16386#define TG3_PM_OPS (&tg3_pm_ops)
16387
16388#else
16389
16390#define TG3_PM_OPS NULL
16391
16392#endif /* CONFIG_PM_SLEEP */
c866b7ea 16393
b45aa2f6
MC
16394/**
16395 * tg3_io_error_detected - called when PCI error is detected
16396 * @pdev: Pointer to PCI device
16397 * @state: The current pci connection state
16398 *
16399 * This function is called after a PCI bus error affecting
16400 * this device has been detected.
16401 */
16402static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
16403 pci_channel_state_t state)
16404{
16405 struct net_device *netdev = pci_get_drvdata(pdev);
16406 struct tg3 *tp = netdev_priv(netdev);
16407 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
16408
16409 netdev_info(netdev, "PCI I/O error detected\n");
16410
16411 rtnl_lock();
16412
16413 if (!netif_running(netdev))
16414 goto done;
16415
16416 tg3_phy_stop(tp);
16417
16418 tg3_netif_stop(tp);
16419
21f7638e 16420 tg3_timer_stop(tp);
b45aa2f6
MC
16421
16422 /* Want to make sure that the reset task doesn't run */
db219973 16423 tg3_reset_task_cancel(tp);
b45aa2f6
MC
16424
16425 netif_device_detach(netdev);
16426
16427 /* Clean up software state, even if MMIO is blocked */
16428 tg3_full_lock(tp, 0);
16429 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
16430 tg3_full_unlock(tp);
16431
16432done:
16433 if (state == pci_channel_io_perm_failure)
16434 err = PCI_ERS_RESULT_DISCONNECT;
16435 else
16436 pci_disable_device(pdev);
16437
16438 rtnl_unlock();
16439
16440 return err;
16441}
16442
16443/**
16444 * tg3_io_slot_reset - called after the pci bus has been reset.
16445 * @pdev: Pointer to PCI device
16446 *
16447 * Restart the card from scratch, as if from a cold-boot.
16448 * At this point, the card has exprienced a hard reset,
16449 * followed by fixups by BIOS, and has its config space
16450 * set up identically to what it was at cold boot.
16451 */
16452static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
16453{
16454 struct net_device *netdev = pci_get_drvdata(pdev);
16455 struct tg3 *tp = netdev_priv(netdev);
16456 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
16457 int err;
16458
16459 rtnl_lock();
16460
16461 if (pci_enable_device(pdev)) {
16462 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
16463 goto done;
16464 }
16465
16466 pci_set_master(pdev);
16467 pci_restore_state(pdev);
16468 pci_save_state(pdev);
16469
16470 if (!netif_running(netdev)) {
16471 rc = PCI_ERS_RESULT_RECOVERED;
16472 goto done;
16473 }
16474
16475 err = tg3_power_up(tp);
bed9829f 16476 if (err)
b45aa2f6 16477 goto done;
b45aa2f6
MC
16478
16479 rc = PCI_ERS_RESULT_RECOVERED;
16480
16481done:
16482 rtnl_unlock();
16483
16484 return rc;
16485}
16486
16487/**
16488 * tg3_io_resume - called when traffic can start flowing again.
16489 * @pdev: Pointer to PCI device
16490 *
16491 * This callback is called when the error recovery driver tells
16492 * us that its OK to resume normal operation.
16493 */
16494static void tg3_io_resume(struct pci_dev *pdev)
16495{
16496 struct net_device *netdev = pci_get_drvdata(pdev);
16497 struct tg3 *tp = netdev_priv(netdev);
16498 int err;
16499
16500 rtnl_lock();
16501
16502 if (!netif_running(netdev))
16503 goto done;
16504
16505 tg3_full_lock(tp, 0);
63c3a66f 16506 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
16507 err = tg3_restart_hw(tp, 1);
16508 tg3_full_unlock(tp);
16509 if (err) {
16510 netdev_err(netdev, "Cannot restart hardware after reset.\n");
16511 goto done;
16512 }
16513
16514 netif_device_attach(netdev);
16515
21f7638e 16516 tg3_timer_start(tp);
b45aa2f6
MC
16517
16518 tg3_netif_start(tp);
16519
16520 tg3_phy_start(tp);
16521
16522done:
16523 rtnl_unlock();
16524}
16525
16526static struct pci_error_handlers tg3_err_handler = {
16527 .error_detected = tg3_io_error_detected,
16528 .slot_reset = tg3_io_slot_reset,
16529 .resume = tg3_io_resume
16530};
16531
1da177e4
LT
16532static struct pci_driver tg3_driver = {
16533 .name = DRV_MODULE_NAME,
16534 .id_table = tg3_pci_tbl,
16535 .probe = tg3_init_one,
16536 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 16537 .err_handler = &tg3_err_handler,
aa6027ca 16538 .driver.pm = TG3_PM_OPS,
1da177e4
LT
16539};
16540
16541static int __init tg3_init(void)
16542{
29917620 16543 return pci_register_driver(&tg3_driver);
1da177e4
LT
16544}
16545
16546static void __exit tg3_cleanup(void)
16547{
16548 pci_unregister_driver(&tg3_driver);
16549}
16550
16551module_init(tg3_init);
16552module_exit(tg3_cleanup);
This page took 3.177066 seconds and 5 git commands to generate.