ssb: sprom: replace strict_strtoul() with kstrtoul()
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b681b65d 7 * Copyright (C) 2005-2013 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
7e6c63f0 47#include <linux/ssb/ssb_driver_gige.h>
aed93e0b
MC
48#include <linux/hwmon.h>
49#include <linux/hwmon-sysfs.h>
1da177e4
LT
50
51#include <net/checksum.h>
c9bdd4b5 52#include <net/ip.h>
1da177e4 53
27fd9de8 54#include <linux/io.h>
1da177e4 55#include <asm/byteorder.h>
27fd9de8 56#include <linux/uaccess.h>
1da177e4 57
be947307
MC
58#include <uapi/linux/net_tstamp.h>
59#include <linux/ptp_clock_kernel.h>
60
49b6e95f 61#ifdef CONFIG_SPARC
1da177e4 62#include <asm/idprom.h>
49b6e95f 63#include <asm/prom.h>
1da177e4
LT
64#endif
65
63532394
MC
66#define BAR_0 0
67#define BAR_2 2
68
1da177e4
LT
69#include "tg3.h"
70
63c3a66f
JP
71/* Functions & macros to verify TG3_FLAGS types */
72
73static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 return test_bit(flag, bits);
76}
77
78static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 set_bit(flag, bits);
81}
82
83static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
84{
85 clear_bit(flag, bits);
86}
87
88#define tg3_flag(tp, flag) \
89 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
90#define tg3_flag_set(tp, flag) \
91 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
92#define tg3_flag_clear(tp, flag) \
93 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
94
1da177e4 95#define DRV_MODULE_NAME "tg3"
6867c843 96#define TG3_MAJ_NUM 3
c2bba067 97#define TG3_MIN_NUM 132
6867c843
MC
98#define DRV_MODULE_VERSION \
99 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
c2bba067 100#define DRV_MODULE_RELDATE "May 21, 2013"
1da177e4 101
fd6d3f0e
MC
102#define RESET_KIND_SHUTDOWN 0
103#define RESET_KIND_INIT 1
104#define RESET_KIND_SUSPEND 2
105
1da177e4
LT
106#define TG3_DEF_RX_MODE 0
107#define TG3_DEF_TX_MODE 0
108#define TG3_DEF_MSG_ENABLE \
109 (NETIF_MSG_DRV | \
110 NETIF_MSG_PROBE | \
111 NETIF_MSG_LINK | \
112 NETIF_MSG_TIMER | \
113 NETIF_MSG_IFDOWN | \
114 NETIF_MSG_IFUP | \
115 NETIF_MSG_RX_ERR | \
116 NETIF_MSG_TX_ERR)
117
520b2756
MC
118#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
119
1da177e4
LT
120/* length of time before we decide the hardware is borked,
121 * and dev->tx_timeout() should be called to fix the problem
122 */
63c3a66f 123
1da177e4
LT
124#define TG3_TX_TIMEOUT (5 * HZ)
125
126/* hardware minimum and maximum for a single frame's data payload */
127#define TG3_MIN_MTU 60
128#define TG3_MAX_MTU(tp) \
63c3a66f 129 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
130
131/* These numbers seem to be hard coded in the NIC firmware somehow.
132 * You can't change the ring sizes, but you can change where you place
133 * them in the NIC onboard memory.
134 */
7cb32cf2 135#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 136 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 137 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 138#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 139#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 140 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 141 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
142#define TG3_DEF_RX_JUMBO_RING_PENDING 100
143
144/* Do not place this n-ring entries value into the tp struct itself,
145 * we really want to expose these constants to GCC so that modulo et
146 * al. operations are done with shifts and masks instead of with
147 * hw multiply/modulo instructions. Another solution would be to
148 * replace things like '% foo' with '& (foo - 1)'.
149 */
1da177e4
LT
150
151#define TG3_TX_RING_SIZE 512
152#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
153
2c49a44d
MC
154#define TG3_RX_STD_RING_BYTES(tp) \
155 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
156#define TG3_RX_JMB_RING_BYTES(tp) \
157 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
158#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 159 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
160#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
161 TG3_TX_RING_SIZE)
1da177e4
LT
162#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
163
287be12e
MC
164#define TG3_DMA_BYTE_ENAB 64
165
166#define TG3_RX_STD_DMA_SZ 1536
167#define TG3_RX_JMB_DMA_SZ 9046
168
169#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
170
171#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
172#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 173
2c49a44d
MC
174#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
175 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 176
2c49a44d
MC
177#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
178 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 179
d2757fc4
MC
180/* Due to a hardware bug, the 5701 can only DMA to memory addresses
181 * that are at least dword aligned when used in PCIX mode. The driver
182 * works around this bug by double copying the packet. This workaround
183 * is built into the normal double copy length check for efficiency.
184 *
185 * However, the double copy is only necessary on those architectures
186 * where unaligned memory accesses are inefficient. For those architectures
187 * where unaligned memory accesses incur little penalty, we can reintegrate
188 * the 5701 in the normal rx path. Doing so saves a device structure
189 * dereference by hardcoding the double copy threshold in place.
190 */
191#define TG3_RX_COPY_THRESHOLD 256
192#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
193 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
194#else
195 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
196#endif
197
81389f57
MC
198#if (NET_IP_ALIGN != 0)
199#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
200#else
9205fd9c 201#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
202#endif
203
1da177e4 204/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 205#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 206#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 207#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 208
ad829268
MC
209#define TG3_RAW_IP_ALIGN 2
210
c6cdf436 211#define TG3_FW_UPDATE_TIMEOUT_SEC 5
21f7638e 212#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
c6cdf436 213
077f849d 214#define FIRMWARE_TG3 "tigon/tg3.bin"
c4dab506 215#define FIRMWARE_TG357766 "tigon/tg357766.bin"
077f849d
JSR
216#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
217#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
218
229b1ad1 219static char version[] =
05dbe005 220 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
221
222MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
223MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
224MODULE_LICENSE("GPL");
225MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
226MODULE_FIRMWARE(FIRMWARE_TG3);
227MODULE_FIRMWARE(FIRMWARE_TG3TSO);
228MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
229
1da177e4
LT
230static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
231module_param(tg3_debug, int, 0);
232MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
233
3d567e0e
NNS
234#define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
235#define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
236
a3aa1884 237static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
3d567e0e
NNS
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
257 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
258 TG3_DRV_DATA_FLAG_5705_10_100},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
260 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
261 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
3d567e0e
NNS
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
264 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
265 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
7e6c63f0 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
13185217 269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217 270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
3d567e0e
NNS
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
272 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
3d567e0e
NNS
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
278 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
3d567e0e
NNS
286 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
287 PCI_VENDOR_ID_LENOVO,
288 TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
289 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
3d567e0e
NNS
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
292 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
306 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
307 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
308 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
309 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
310 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
3d567e0e
NNS
311 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
312 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
313 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
314 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
315 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
316 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
321d32a0
MC
317 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
318 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
3d567e0e
NNS
319 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
320 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
5e7ccf20 321 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6 322 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
79d49695 323 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
5001e2f6 324 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
325 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
326 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
327 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
328 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
3d567e0e
NNS
329 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
330 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
331 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
332 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
302b500b 333 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 334 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
02eca3f5 335 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
d3f677af 336 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
c86a8560
MC
337 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
338 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
339 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
13185217
HK
340 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
341 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
342 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
343 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
344 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
345 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
346 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 347 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 348 {}
1da177e4
LT
349};
350
351MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
352
50da859d 353static const struct {
1da177e4 354 const char string[ETH_GSTRING_LEN];
48fa55a0 355} ethtool_stats_keys[] = {
1da177e4
LT
356 { "rx_octets" },
357 { "rx_fragments" },
358 { "rx_ucast_packets" },
359 { "rx_mcast_packets" },
360 { "rx_bcast_packets" },
361 { "rx_fcs_errors" },
362 { "rx_align_errors" },
363 { "rx_xon_pause_rcvd" },
364 { "rx_xoff_pause_rcvd" },
365 { "rx_mac_ctrl_rcvd" },
366 { "rx_xoff_entered" },
367 { "rx_frame_too_long_errors" },
368 { "rx_jabbers" },
369 { "rx_undersize_packets" },
370 { "rx_in_length_errors" },
371 { "rx_out_length_errors" },
372 { "rx_64_or_less_octet_packets" },
373 { "rx_65_to_127_octet_packets" },
374 { "rx_128_to_255_octet_packets" },
375 { "rx_256_to_511_octet_packets" },
376 { "rx_512_to_1023_octet_packets" },
377 { "rx_1024_to_1522_octet_packets" },
378 { "rx_1523_to_2047_octet_packets" },
379 { "rx_2048_to_4095_octet_packets" },
380 { "rx_4096_to_8191_octet_packets" },
381 { "rx_8192_to_9022_octet_packets" },
382
383 { "tx_octets" },
384 { "tx_collisions" },
385
386 { "tx_xon_sent" },
387 { "tx_xoff_sent" },
388 { "tx_flow_control" },
389 { "tx_mac_errors" },
390 { "tx_single_collisions" },
391 { "tx_mult_collisions" },
392 { "tx_deferred" },
393 { "tx_excessive_collisions" },
394 { "tx_late_collisions" },
395 { "tx_collide_2times" },
396 { "tx_collide_3times" },
397 { "tx_collide_4times" },
398 { "tx_collide_5times" },
399 { "tx_collide_6times" },
400 { "tx_collide_7times" },
401 { "tx_collide_8times" },
402 { "tx_collide_9times" },
403 { "tx_collide_10times" },
404 { "tx_collide_11times" },
405 { "tx_collide_12times" },
406 { "tx_collide_13times" },
407 { "tx_collide_14times" },
408 { "tx_collide_15times" },
409 { "tx_ucast_packets" },
410 { "tx_mcast_packets" },
411 { "tx_bcast_packets" },
412 { "tx_carrier_sense_errors" },
413 { "tx_discards" },
414 { "tx_errors" },
415
416 { "dma_writeq_full" },
417 { "dma_write_prioq_full" },
418 { "rxbds_empty" },
419 { "rx_discards" },
420 { "rx_errors" },
421 { "rx_threshold_hit" },
422
423 { "dma_readq_full" },
424 { "dma_read_prioq_full" },
425 { "tx_comp_queue_full" },
426
427 { "ring_set_send_prod_index" },
428 { "ring_status_update" },
429 { "nic_irqs" },
430 { "nic_avoided_irqs" },
4452d099
MC
431 { "nic_tx_threshold_hit" },
432
433 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
434};
435
48fa55a0 436#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
93df8b8f
NNS
437#define TG3_NVRAM_TEST 0
438#define TG3_LINK_TEST 1
439#define TG3_REGISTER_TEST 2
440#define TG3_MEMORY_TEST 3
441#define TG3_MAC_LOOPB_TEST 4
442#define TG3_PHY_LOOPB_TEST 5
443#define TG3_EXT_LOOPB_TEST 6
444#define TG3_INTERRUPT_TEST 7
48fa55a0
MC
445
446
50da859d 447static const struct {
4cafd3f5 448 const char string[ETH_GSTRING_LEN];
48fa55a0 449} ethtool_test_keys[] = {
93df8b8f
NNS
450 [TG3_NVRAM_TEST] = { "nvram test (online) " },
451 [TG3_LINK_TEST] = { "link test (online) " },
452 [TG3_REGISTER_TEST] = { "register test (offline)" },
453 [TG3_MEMORY_TEST] = { "memory test (offline)" },
454 [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
455 [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
456 [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
457 [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
4cafd3f5
MC
458};
459
48fa55a0
MC
460#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
461
462
b401e9e2
MC
463static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
464{
465 writel(val, tp->regs + off);
466}
467
468static u32 tg3_read32(struct tg3 *tp, u32 off)
469{
de6f31eb 470 return readl(tp->regs + off);
b401e9e2
MC
471}
472
0d3031d9
MC
473static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
474{
475 writel(val, tp->aperegs + off);
476}
477
478static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
479{
de6f31eb 480 return readl(tp->aperegs + off);
0d3031d9
MC
481}
482
1da177e4
LT
483static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
484{
6892914f
MC
485 unsigned long flags;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
489 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
491}
492
493static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
494{
495 writel(val, tp->regs + off);
496 readl(tp->regs + off);
1da177e4
LT
497}
498
6892914f 499static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 500{
6892914f
MC
501 unsigned long flags;
502 u32 val;
503
504 spin_lock_irqsave(&tp->indirect_lock, flags);
505 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
506 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
507 spin_unlock_irqrestore(&tp->indirect_lock, flags);
508 return val;
509}
510
511static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
512{
513 unsigned long flags;
514
515 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
516 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
517 TG3_64BIT_REG_LOW, val);
518 return;
519 }
66711e66 520 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
521 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
522 TG3_64BIT_REG_LOW, val);
523 return;
1da177e4 524 }
6892914f
MC
525
526 spin_lock_irqsave(&tp->indirect_lock, flags);
527 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
528 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
529 spin_unlock_irqrestore(&tp->indirect_lock, flags);
530
531 /* In indirect mode when disabling interrupts, we also need
532 * to clear the interrupt bit in the GRC local ctrl register.
533 */
534 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
535 (val == 0x1)) {
536 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
537 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
538 }
539}
540
541static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
542{
543 unsigned long flags;
544 u32 val;
545
546 spin_lock_irqsave(&tp->indirect_lock, flags);
547 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
548 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
549 spin_unlock_irqrestore(&tp->indirect_lock, flags);
550 return val;
551}
552
b401e9e2
MC
553/* usec_wait specifies the wait time in usec when writing to certain registers
554 * where it is unsafe to read back the register without some delay.
555 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
556 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
557 */
558static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 559{
63c3a66f 560 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
561 /* Non-posted methods */
562 tp->write32(tp, off, val);
563 else {
564 /* Posted method */
565 tg3_write32(tp, off, val);
566 if (usec_wait)
567 udelay(usec_wait);
568 tp->read32(tp, off);
569 }
570 /* Wait again after the read for the posted method to guarantee that
571 * the wait time is met.
572 */
573 if (usec_wait)
574 udelay(usec_wait);
1da177e4
LT
575}
576
09ee929c
MC
577static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
578{
579 tp->write32_mbox(tp, off, val);
7e6c63f0
HM
580 if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
581 (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
582 !tg3_flag(tp, ICH_WORKAROUND)))
6892914f 583 tp->read32_mbox(tp, off);
09ee929c
MC
584}
585
20094930 586static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
587{
588 void __iomem *mbox = tp->regs + off;
589 writel(val, mbox);
63c3a66f 590 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 591 writel(val, mbox);
7e6c63f0
HM
592 if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
593 tg3_flag(tp, FLUSH_POSTED_WRITES))
1da177e4
LT
594 readl(mbox);
595}
596
b5d3772c
MC
597static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
598{
de6f31eb 599 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
600}
601
602static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
603{
604 writel(val, tp->regs + off + GRCMBOX_BASE);
605}
606
c6cdf436 607#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 608#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
609#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
610#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
611#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 612
c6cdf436
MC
613#define tw32(reg, val) tp->write32(tp, reg, val)
614#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
615#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
616#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
617
618static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
619{
6892914f
MC
620 unsigned long flags;
621
4153577a 622 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
623 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
624 return;
625
6892914f 626 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 627 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
628 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
629 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 630
bbadf503
MC
631 /* Always leave this as zero. */
632 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
633 } else {
634 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
635 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 636
bbadf503
MC
637 /* Always leave this as zero. */
638 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
639 }
640 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
641}
642
1da177e4
LT
643static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
644{
6892914f
MC
645 unsigned long flags;
646
4153577a 647 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
648 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
649 *val = 0;
650 return;
651 }
652
6892914f 653 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 654 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
655 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
656 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 657
bbadf503
MC
658 /* Always leave this as zero. */
659 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
660 } else {
661 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
662 *val = tr32(TG3PCI_MEM_WIN_DATA);
663
664 /* Always leave this as zero. */
665 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
666 }
6892914f 667 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
668}
669
0d3031d9
MC
670static void tg3_ape_lock_init(struct tg3 *tp)
671{
672 int i;
6f5c8f83 673 u32 regbase, bit;
f92d9dc1 674
4153577a 675 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
676 regbase = TG3_APE_LOCK_GRANT;
677 else
678 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
679
680 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
681 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
682 switch (i) {
683 case TG3_APE_LOCK_PHY0:
684 case TG3_APE_LOCK_PHY1:
685 case TG3_APE_LOCK_PHY2:
686 case TG3_APE_LOCK_PHY3:
687 bit = APE_LOCK_GRANT_DRIVER;
688 break;
689 default:
690 if (!tp->pci_fn)
691 bit = APE_LOCK_GRANT_DRIVER;
692 else
693 bit = 1 << tp->pci_fn;
694 }
695 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
696 }
697
0d3031d9
MC
698}
699
700static int tg3_ape_lock(struct tg3 *tp, int locknum)
701{
702 int i, off;
703 int ret = 0;
6f5c8f83 704 u32 status, req, gnt, bit;
0d3031d9 705
63c3a66f 706 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
707 return 0;
708
709 switch (locknum) {
6f5c8f83 710 case TG3_APE_LOCK_GPIO:
4153577a 711 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 712 return 0;
33f401ae
MC
713 case TG3_APE_LOCK_GRC:
714 case TG3_APE_LOCK_MEM:
78f94dc7
MC
715 if (!tp->pci_fn)
716 bit = APE_LOCK_REQ_DRIVER;
717 else
718 bit = 1 << tp->pci_fn;
33f401ae 719 break;
8151ad57
MC
720 case TG3_APE_LOCK_PHY0:
721 case TG3_APE_LOCK_PHY1:
722 case TG3_APE_LOCK_PHY2:
723 case TG3_APE_LOCK_PHY3:
724 bit = APE_LOCK_REQ_DRIVER;
725 break;
33f401ae
MC
726 default:
727 return -EINVAL;
0d3031d9
MC
728 }
729
4153577a 730 if (tg3_asic_rev(tp) == ASIC_REV_5761) {
f92d9dc1
MC
731 req = TG3_APE_LOCK_REQ;
732 gnt = TG3_APE_LOCK_GRANT;
733 } else {
734 req = TG3_APE_PER_LOCK_REQ;
735 gnt = TG3_APE_PER_LOCK_GRANT;
736 }
737
0d3031d9
MC
738 off = 4 * locknum;
739
6f5c8f83 740 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
741
742 /* Wait for up to 1 millisecond to acquire lock. */
743 for (i = 0; i < 100; i++) {
f92d9dc1 744 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 745 if (status == bit)
0d3031d9
MC
746 break;
747 udelay(10);
748 }
749
6f5c8f83 750 if (status != bit) {
0d3031d9 751 /* Revoke the lock request. */
6f5c8f83 752 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
753 ret = -EBUSY;
754 }
755
756 return ret;
757}
758
759static void tg3_ape_unlock(struct tg3 *tp, int locknum)
760{
6f5c8f83 761 u32 gnt, bit;
0d3031d9 762
63c3a66f 763 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
764 return;
765
766 switch (locknum) {
6f5c8f83 767 case TG3_APE_LOCK_GPIO:
4153577a 768 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 769 return;
33f401ae
MC
770 case TG3_APE_LOCK_GRC:
771 case TG3_APE_LOCK_MEM:
78f94dc7
MC
772 if (!tp->pci_fn)
773 bit = APE_LOCK_GRANT_DRIVER;
774 else
775 bit = 1 << tp->pci_fn;
33f401ae 776 break;
8151ad57
MC
777 case TG3_APE_LOCK_PHY0:
778 case TG3_APE_LOCK_PHY1:
779 case TG3_APE_LOCK_PHY2:
780 case TG3_APE_LOCK_PHY3:
781 bit = APE_LOCK_GRANT_DRIVER;
782 break;
33f401ae
MC
783 default:
784 return;
0d3031d9
MC
785 }
786
4153577a 787 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
788 gnt = TG3_APE_LOCK_GRANT;
789 else
790 gnt = TG3_APE_PER_LOCK_GRANT;
791
6f5c8f83 792 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
793}
794
b65a372b 795static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
fd6d3f0e 796{
fd6d3f0e
MC
797 u32 apedata;
798
b65a372b
MC
799 while (timeout_us) {
800 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
801 return -EBUSY;
802
803 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
804 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
805 break;
806
807 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
808
809 udelay(10);
810 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
811 }
812
813 return timeout_us ? 0 : -EBUSY;
814}
815
cf8d55ae
MC
816static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
817{
818 u32 i, apedata;
819
820 for (i = 0; i < timeout_us / 10; i++) {
821 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
822
823 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
824 break;
825
826 udelay(10);
827 }
828
829 return i == timeout_us / 10;
830}
831
86449944
MC
832static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
833 u32 len)
cf8d55ae
MC
834{
835 int err;
836 u32 i, bufoff, msgoff, maxlen, apedata;
837
838 if (!tg3_flag(tp, APE_HAS_NCSI))
839 return 0;
840
841 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
842 if (apedata != APE_SEG_SIG_MAGIC)
843 return -ENODEV;
844
845 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
846 if (!(apedata & APE_FW_STATUS_READY))
847 return -EAGAIN;
848
849 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
850 TG3_APE_SHMEM_BASE;
851 msgoff = bufoff + 2 * sizeof(u32);
852 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
853
854 while (len) {
855 u32 length;
856
857 /* Cap xfer sizes to scratchpad limits. */
858 length = (len > maxlen) ? maxlen : len;
859 len -= length;
860
861 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
862 if (!(apedata & APE_FW_STATUS_READY))
863 return -EAGAIN;
864
865 /* Wait for up to 1 msec for APE to service previous event. */
866 err = tg3_ape_event_lock(tp, 1000);
867 if (err)
868 return err;
869
870 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
871 APE_EVENT_STATUS_SCRTCHPD_READ |
872 APE_EVENT_STATUS_EVENT_PENDING;
873 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
874
875 tg3_ape_write32(tp, bufoff, base_off);
876 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
877
878 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
879 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
880
881 base_off += length;
882
883 if (tg3_ape_wait_for_event(tp, 30000))
884 return -EAGAIN;
885
886 for (i = 0; length; i += 4, length -= 4) {
887 u32 val = tg3_ape_read32(tp, msgoff + i);
888 memcpy(data, &val, sizeof(u32));
889 data++;
890 }
891 }
892
893 return 0;
894}
895
b65a372b
MC
896static int tg3_ape_send_event(struct tg3 *tp, u32 event)
897{
898 int err;
899 u32 apedata;
fd6d3f0e
MC
900
901 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
902 if (apedata != APE_SEG_SIG_MAGIC)
b65a372b 903 return -EAGAIN;
fd6d3f0e
MC
904
905 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
906 if (!(apedata & APE_FW_STATUS_READY))
b65a372b 907 return -EAGAIN;
fd6d3f0e
MC
908
909 /* Wait for up to 1 millisecond for APE to service previous event. */
b65a372b
MC
910 err = tg3_ape_event_lock(tp, 1000);
911 if (err)
912 return err;
fd6d3f0e 913
b65a372b
MC
914 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
915 event | APE_EVENT_STATUS_EVENT_PENDING);
fd6d3f0e 916
b65a372b
MC
917 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
918 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
fd6d3f0e 919
b65a372b 920 return 0;
fd6d3f0e
MC
921}
922
923static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
924{
925 u32 event;
926 u32 apedata;
927
928 if (!tg3_flag(tp, ENABLE_APE))
929 return;
930
931 switch (kind) {
932 case RESET_KIND_INIT:
933 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
934 APE_HOST_SEG_SIG_MAGIC);
935 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
936 APE_HOST_SEG_LEN_MAGIC);
937 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
938 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
939 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
940 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
941 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
942 APE_HOST_BEHAV_NO_PHYLOCK);
943 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
944 TG3_APE_HOST_DRVR_STATE_START);
945
946 event = APE_EVENT_STATUS_STATE_START;
947 break;
948 case RESET_KIND_SHUTDOWN:
949 /* With the interface we are currently using,
950 * APE does not track driver state. Wiping
951 * out the HOST SEGMENT SIGNATURE forces
952 * the APE to assume OS absent status.
953 */
954 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
955
956 if (device_may_wakeup(&tp->pdev->dev) &&
957 tg3_flag(tp, WOL_ENABLE)) {
958 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
959 TG3_APE_HOST_WOL_SPEED_AUTO);
960 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
961 } else
962 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
963
964 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
965
966 event = APE_EVENT_STATUS_STATE_UNLOAD;
967 break;
fd6d3f0e
MC
968 default:
969 return;
970 }
971
972 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
973
974 tg3_ape_send_event(tp, event);
975}
976
1da177e4
LT
977static void tg3_disable_ints(struct tg3 *tp)
978{
89aeb3bc
MC
979 int i;
980
1da177e4
LT
981 tw32(TG3PCI_MISC_HOST_CTRL,
982 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
983 for (i = 0; i < tp->irq_max; i++)
984 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
985}
986
1da177e4
LT
987static void tg3_enable_ints(struct tg3 *tp)
988{
89aeb3bc 989 int i;
89aeb3bc 990
bbe832c0
MC
991 tp->irq_sync = 0;
992 wmb();
993
1da177e4
LT
994 tw32(TG3PCI_MISC_HOST_CTRL,
995 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 996
f89f38b8 997 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
998 for (i = 0; i < tp->irq_cnt; i++) {
999 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 1000
898a56f8 1001 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 1002 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 1003 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 1004
f89f38b8 1005 tp->coal_now |= tnapi->coal_now;
89aeb3bc 1006 }
f19af9c2
MC
1007
1008 /* Force an initial interrupt */
63c3a66f 1009 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
1010 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1011 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1012 else
f89f38b8
MC
1013 tw32(HOSTCC_MODE, tp->coal_now);
1014
1015 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
1016}
1017
17375d25 1018static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 1019{
17375d25 1020 struct tg3 *tp = tnapi->tp;
898a56f8 1021 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
1022 unsigned int work_exists = 0;
1023
1024 /* check for phy events */
63c3a66f 1025 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
1026 if (sblk->status & SD_STATUS_LINK_CHG)
1027 work_exists = 1;
1028 }
f891ea16
MC
1029
1030 /* check for TX work to do */
1031 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1032 work_exists = 1;
1033
1034 /* check for RX work to do */
1035 if (tnapi->rx_rcb_prod_idx &&
8d9d7cfc 1036 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
1037 work_exists = 1;
1038
1039 return work_exists;
1040}
1041
17375d25 1042/* tg3_int_reenable
04237ddd
MC
1043 * similar to tg3_enable_ints, but it accurately determines whether there
1044 * is new work pending and can return without flushing the PIO write
6aa20a22 1045 * which reenables interrupts
1da177e4 1046 */
17375d25 1047static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 1048{
17375d25
MC
1049 struct tg3 *tp = tnapi->tp;
1050
898a56f8 1051 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
1052 mmiowb();
1053
fac9b83e
DM
1054 /* When doing tagged status, this work check is unnecessary.
1055 * The last_tag we write above tells the chip which piece of
1056 * work we've completed.
1057 */
63c3a66f 1058 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 1059 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 1060 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
1061}
1062
1da177e4
LT
1063static void tg3_switch_clocks(struct tg3 *tp)
1064{
f6eb9b1f 1065 u32 clock_ctrl;
1da177e4
LT
1066 u32 orig_clock_ctrl;
1067
63c3a66f 1068 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
1069 return;
1070
f6eb9b1f
MC
1071 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1072
1da177e4
LT
1073 orig_clock_ctrl = clock_ctrl;
1074 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1075 CLOCK_CTRL_CLKRUN_OENABLE |
1076 0x1f);
1077 tp->pci_clock_ctrl = clock_ctrl;
1078
63c3a66f 1079 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 1080 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
1081 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1082 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
1083 }
1084 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
1085 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1086 clock_ctrl |
1087 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1088 40);
1089 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1090 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1091 40);
1da177e4 1092 }
b401e9e2 1093 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
1094}
1095
1096#define PHY_BUSY_LOOPS 5000
1097
5c358045
HM
1098static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1099 u32 *val)
1da177e4
LT
1100{
1101 u32 frame_val;
1102 unsigned int loops;
1103 int ret;
1104
1105 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1106 tw32_f(MAC_MI_MODE,
1107 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1108 udelay(80);
1109 }
1110
8151ad57
MC
1111 tg3_ape_lock(tp, tp->phy_ape_lock);
1112
1da177e4
LT
1113 *val = 0x0;
1114
5c358045 1115 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1116 MI_COM_PHY_ADDR_MASK);
1117 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1118 MI_COM_REG_ADDR_MASK);
1119 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 1120
1da177e4
LT
1121 tw32_f(MAC_MI_COM, frame_val);
1122
1123 loops = PHY_BUSY_LOOPS;
1124 while (loops != 0) {
1125 udelay(10);
1126 frame_val = tr32(MAC_MI_COM);
1127
1128 if ((frame_val & MI_COM_BUSY) == 0) {
1129 udelay(5);
1130 frame_val = tr32(MAC_MI_COM);
1131 break;
1132 }
1133 loops -= 1;
1134 }
1135
1136 ret = -EBUSY;
1137 if (loops != 0) {
1138 *val = frame_val & MI_COM_DATA_MASK;
1139 ret = 0;
1140 }
1141
1142 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1143 tw32_f(MAC_MI_MODE, tp->mi_mode);
1144 udelay(80);
1145 }
1146
8151ad57
MC
1147 tg3_ape_unlock(tp, tp->phy_ape_lock);
1148
1da177e4
LT
1149 return ret;
1150}
1151
5c358045
HM
1152static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1153{
1154 return __tg3_readphy(tp, tp->phy_addr, reg, val);
1155}
1156
1157static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1158 u32 val)
1da177e4
LT
1159{
1160 u32 frame_val;
1161 unsigned int loops;
1162 int ret;
1163
f07e9af3 1164 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1165 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1166 return 0;
1167
1da177e4
LT
1168 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1169 tw32_f(MAC_MI_MODE,
1170 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1171 udelay(80);
1172 }
1173
8151ad57
MC
1174 tg3_ape_lock(tp, tp->phy_ape_lock);
1175
5c358045 1176 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1177 MI_COM_PHY_ADDR_MASK);
1178 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1179 MI_COM_REG_ADDR_MASK);
1180 frame_val |= (val & MI_COM_DATA_MASK);
1181 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1182
1da177e4
LT
1183 tw32_f(MAC_MI_COM, frame_val);
1184
1185 loops = PHY_BUSY_LOOPS;
1186 while (loops != 0) {
1187 udelay(10);
1188 frame_val = tr32(MAC_MI_COM);
1189 if ((frame_val & MI_COM_BUSY) == 0) {
1190 udelay(5);
1191 frame_val = tr32(MAC_MI_COM);
1192 break;
1193 }
1194 loops -= 1;
1195 }
1196
1197 ret = -EBUSY;
1198 if (loops != 0)
1199 ret = 0;
1200
1201 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1202 tw32_f(MAC_MI_MODE, tp->mi_mode);
1203 udelay(80);
1204 }
1205
8151ad57
MC
1206 tg3_ape_unlock(tp, tp->phy_ape_lock);
1207
1da177e4
LT
1208 return ret;
1209}
1210
5c358045
HM
1211static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1212{
1213 return __tg3_writephy(tp, tp->phy_addr, reg, val);
1214}
1215
b0988c15
MC
1216static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1217{
1218 int err;
1219
1220 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1221 if (err)
1222 goto done;
1223
1224 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1225 if (err)
1226 goto done;
1227
1228 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1229 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1230 if (err)
1231 goto done;
1232
1233 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1234
1235done:
1236 return err;
1237}
1238
1239static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1240{
1241 int err;
1242
1243 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1244 if (err)
1245 goto done;
1246
1247 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1248 if (err)
1249 goto done;
1250
1251 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1252 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1253 if (err)
1254 goto done;
1255
1256 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1257
1258done:
1259 return err;
1260}
1261
1262static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1263{
1264 int err;
1265
1266 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1267 if (!err)
1268 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1269
1270 return err;
1271}
1272
1273static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1274{
1275 int err;
1276
1277 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1278 if (!err)
1279 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1280
1281 return err;
1282}
1283
15ee95c3
MC
1284static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1285{
1286 int err;
1287
1288 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1289 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1290 MII_TG3_AUXCTL_SHDWSEL_MISC);
1291 if (!err)
1292 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1293
1294 return err;
1295}
1296
b4bd2929
MC
1297static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1298{
1299 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1300 set |= MII_TG3_AUXCTL_MISC_WREN;
1301
1302 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1303}
1304
daf3ec68
NNS
1305static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1306{
1307 u32 val;
1308 int err;
1d36ba45 1309
daf3ec68 1310 err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1d36ba45 1311
daf3ec68
NNS
1312 if (err)
1313 return err;
daf3ec68 1314
7c10ee32 1315 if (enable)
daf3ec68
NNS
1316 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1317 else
1318 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1319
1320 err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1321 val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1322
1323 return err;
1324}
1d36ba45 1325
95e2869a
MC
1326static int tg3_bmcr_reset(struct tg3 *tp)
1327{
1328 u32 phy_control;
1329 int limit, err;
1330
1331 /* OK, reset it, and poll the BMCR_RESET bit until it
1332 * clears or we time out.
1333 */
1334 phy_control = BMCR_RESET;
1335 err = tg3_writephy(tp, MII_BMCR, phy_control);
1336 if (err != 0)
1337 return -EBUSY;
1338
1339 limit = 5000;
1340 while (limit--) {
1341 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1342 if (err != 0)
1343 return -EBUSY;
1344
1345 if ((phy_control & BMCR_RESET) == 0) {
1346 udelay(40);
1347 break;
1348 }
1349 udelay(10);
1350 }
d4675b52 1351 if (limit < 0)
95e2869a
MC
1352 return -EBUSY;
1353
1354 return 0;
1355}
1356
158d7abd
MC
1357static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1358{
3d16543d 1359 struct tg3 *tp = bp->priv;
158d7abd
MC
1360 u32 val;
1361
24bb4fb6 1362 spin_lock_bh(&tp->lock);
158d7abd
MC
1363
1364 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1365 val = -EIO;
1366
1367 spin_unlock_bh(&tp->lock);
158d7abd
MC
1368
1369 return val;
1370}
1371
1372static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1373{
3d16543d 1374 struct tg3 *tp = bp->priv;
24bb4fb6 1375 u32 ret = 0;
158d7abd 1376
24bb4fb6 1377 spin_lock_bh(&tp->lock);
158d7abd
MC
1378
1379 if (tg3_writephy(tp, reg, val))
24bb4fb6 1380 ret = -EIO;
158d7abd 1381
24bb4fb6
MC
1382 spin_unlock_bh(&tp->lock);
1383
1384 return ret;
158d7abd
MC
1385}
1386
1387static int tg3_mdio_reset(struct mii_bus *bp)
1388{
1389 return 0;
1390}
1391
9c61d6bc 1392static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1393{
1394 u32 val;
fcb389df 1395 struct phy_device *phydev;
a9daf367 1396
3f0e3ad7 1397 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1398 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1399 case PHY_ID_BCM50610:
1400 case PHY_ID_BCM50610M:
fcb389df
MC
1401 val = MAC_PHYCFG2_50610_LED_MODES;
1402 break;
6a443a0f 1403 case PHY_ID_BCMAC131:
fcb389df
MC
1404 val = MAC_PHYCFG2_AC131_LED_MODES;
1405 break;
6a443a0f 1406 case PHY_ID_RTL8211C:
fcb389df
MC
1407 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1408 break;
6a443a0f 1409 case PHY_ID_RTL8201E:
fcb389df
MC
1410 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1411 break;
1412 default:
a9daf367 1413 return;
fcb389df
MC
1414 }
1415
1416 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1417 tw32(MAC_PHYCFG2, val);
1418
1419 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1420 val &= ~(MAC_PHYCFG1_RGMII_INT |
1421 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1422 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1423 tw32(MAC_PHYCFG1, val);
1424
1425 return;
1426 }
1427
63c3a66f 1428 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1429 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1430 MAC_PHYCFG2_FMODE_MASK_MASK |
1431 MAC_PHYCFG2_GMODE_MASK_MASK |
1432 MAC_PHYCFG2_ACT_MASK_MASK |
1433 MAC_PHYCFG2_QUAL_MASK_MASK |
1434 MAC_PHYCFG2_INBAND_ENABLE;
1435
1436 tw32(MAC_PHYCFG2, val);
a9daf367 1437
bb85fbb6
MC
1438 val = tr32(MAC_PHYCFG1);
1439 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1440 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1441 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1442 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1443 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1444 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1445 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1446 }
bb85fbb6
MC
1447 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1448 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1449 tw32(MAC_PHYCFG1, val);
a9daf367 1450
a9daf367
MC
1451 val = tr32(MAC_EXT_RGMII_MODE);
1452 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1453 MAC_RGMII_MODE_RX_QUALITY |
1454 MAC_RGMII_MODE_RX_ACTIVITY |
1455 MAC_RGMII_MODE_RX_ENG_DET |
1456 MAC_RGMII_MODE_TX_ENABLE |
1457 MAC_RGMII_MODE_TX_LOWPWR |
1458 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1459 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1460 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1461 val |= MAC_RGMII_MODE_RX_INT_B |
1462 MAC_RGMII_MODE_RX_QUALITY |
1463 MAC_RGMII_MODE_RX_ACTIVITY |
1464 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1465 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1466 val |= MAC_RGMII_MODE_TX_ENABLE |
1467 MAC_RGMII_MODE_TX_LOWPWR |
1468 MAC_RGMII_MODE_TX_RESET;
1469 }
1470 tw32(MAC_EXT_RGMII_MODE, val);
1471}
1472
158d7abd
MC
1473static void tg3_mdio_start(struct tg3 *tp)
1474{
158d7abd
MC
1475 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1476 tw32_f(MAC_MI_MODE, tp->mi_mode);
1477 udelay(80);
a9daf367 1478
63c3a66f 1479 if (tg3_flag(tp, MDIOBUS_INITED) &&
4153577a 1480 tg3_asic_rev(tp) == ASIC_REV_5785)
9ea4818d
MC
1481 tg3_mdio_config_5785(tp);
1482}
1483
1484static int tg3_mdio_init(struct tg3 *tp)
1485{
1486 int i;
1487 u32 reg;
1488 struct phy_device *phydev;
1489
63c3a66f 1490 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1491 u32 is_serdes;
882e9793 1492
69f11c99 1493 tp->phy_addr = tp->pci_fn + 1;
882e9793 1494
4153577a 1495 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
d1ec96af
MC
1496 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1497 else
1498 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1499 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1500 if (is_serdes)
1501 tp->phy_addr += 7;
1502 } else
3f0e3ad7 1503 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1504
158d7abd
MC
1505 tg3_mdio_start(tp);
1506
63c3a66f 1507 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1508 return 0;
1509
298cf9be
LB
1510 tp->mdio_bus = mdiobus_alloc();
1511 if (tp->mdio_bus == NULL)
1512 return -ENOMEM;
158d7abd 1513
298cf9be
LB
1514 tp->mdio_bus->name = "tg3 mdio bus";
1515 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1516 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1517 tp->mdio_bus->priv = tp;
1518 tp->mdio_bus->parent = &tp->pdev->dev;
1519 tp->mdio_bus->read = &tg3_mdio_read;
1520 tp->mdio_bus->write = &tg3_mdio_write;
1521 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1522 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1523 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1524
1525 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1526 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1527
1528 /* The bus registration will look for all the PHYs on the mdio bus.
1529 * Unfortunately, it does not ensure the PHY is powered up before
1530 * accessing the PHY ID registers. A chip reset is the
1531 * quickest way to bring the device back to an operational state..
1532 */
1533 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1534 tg3_bmcr_reset(tp);
1535
298cf9be 1536 i = mdiobus_register(tp->mdio_bus);
a9daf367 1537 if (i) {
ab96b241 1538 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1539 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1540 return i;
1541 }
158d7abd 1542
3f0e3ad7 1543 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1544
9c61d6bc 1545 if (!phydev || !phydev->drv) {
ab96b241 1546 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1547 mdiobus_unregister(tp->mdio_bus);
1548 mdiobus_free(tp->mdio_bus);
1549 return -ENODEV;
1550 }
1551
1552 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1553 case PHY_ID_BCM57780:
321d32a0 1554 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1555 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1556 break;
6a443a0f
MC
1557 case PHY_ID_BCM50610:
1558 case PHY_ID_BCM50610M:
32e5a8d6 1559 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1560 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1561 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1562 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1563 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1564 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1565 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1566 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1567 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1568 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1569 /* fallthru */
6a443a0f 1570 case PHY_ID_RTL8211C:
fcb389df 1571 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1572 break;
6a443a0f
MC
1573 case PHY_ID_RTL8201E:
1574 case PHY_ID_BCMAC131:
a9daf367 1575 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1576 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1577 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1578 break;
1579 }
1580
63c3a66f 1581 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc 1582
4153577a 1583 if (tg3_asic_rev(tp) == ASIC_REV_5785)
9c61d6bc 1584 tg3_mdio_config_5785(tp);
a9daf367
MC
1585
1586 return 0;
158d7abd
MC
1587}
1588
1589static void tg3_mdio_fini(struct tg3 *tp)
1590{
63c3a66f
JP
1591 if (tg3_flag(tp, MDIOBUS_INITED)) {
1592 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1593 mdiobus_unregister(tp->mdio_bus);
1594 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1595 }
1596}
1597
4ba526ce
MC
1598/* tp->lock is held. */
1599static inline void tg3_generate_fw_event(struct tg3 *tp)
1600{
1601 u32 val;
1602
1603 val = tr32(GRC_RX_CPU_EVENT);
1604 val |= GRC_RX_CPU_DRIVER_EVENT;
1605 tw32_f(GRC_RX_CPU_EVENT, val);
1606
1607 tp->last_event_jiffies = jiffies;
1608}
1609
1610#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1611
95e2869a
MC
1612/* tp->lock is held. */
1613static void tg3_wait_for_event_ack(struct tg3 *tp)
1614{
1615 int i;
4ba526ce
MC
1616 unsigned int delay_cnt;
1617 long time_remain;
1618
1619 /* If enough time has passed, no wait is necessary. */
1620 time_remain = (long)(tp->last_event_jiffies + 1 +
1621 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1622 (long)jiffies;
1623 if (time_remain < 0)
1624 return;
1625
1626 /* Check if we can shorten the wait time. */
1627 delay_cnt = jiffies_to_usecs(time_remain);
1628 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1629 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1630 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1631
4ba526ce 1632 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1633 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1634 break;
4ba526ce 1635 udelay(8);
95e2869a
MC
1636 }
1637}
1638
1639/* tp->lock is held. */
b28f389d 1640static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1641{
b28f389d 1642 u32 reg, val;
95e2869a
MC
1643
1644 val = 0;
1645 if (!tg3_readphy(tp, MII_BMCR, &reg))
1646 val = reg << 16;
1647 if (!tg3_readphy(tp, MII_BMSR, &reg))
1648 val |= (reg & 0xffff);
b28f389d 1649 *data++ = val;
95e2869a
MC
1650
1651 val = 0;
1652 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1653 val = reg << 16;
1654 if (!tg3_readphy(tp, MII_LPA, &reg))
1655 val |= (reg & 0xffff);
b28f389d 1656 *data++ = val;
95e2869a
MC
1657
1658 val = 0;
f07e9af3 1659 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1660 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1661 val = reg << 16;
1662 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1663 val |= (reg & 0xffff);
1664 }
b28f389d 1665 *data++ = val;
95e2869a
MC
1666
1667 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1668 val = reg << 16;
1669 else
1670 val = 0;
b28f389d
MC
1671 *data++ = val;
1672}
1673
1674/* tp->lock is held. */
1675static void tg3_ump_link_report(struct tg3 *tp)
1676{
1677 u32 data[4];
1678
1679 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1680 return;
1681
1682 tg3_phy_gather_ump_data(tp, data);
1683
1684 tg3_wait_for_event_ack(tp);
1685
1686 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1687 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1688 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1689 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1690 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1691 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1692
4ba526ce 1693 tg3_generate_fw_event(tp);
95e2869a
MC
1694}
1695
8d5a89b3
MC
1696/* tp->lock is held. */
1697static void tg3_stop_fw(struct tg3 *tp)
1698{
1699 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1700 /* Wait for RX cpu to ACK the previous event. */
1701 tg3_wait_for_event_ack(tp);
1702
1703 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1704
1705 tg3_generate_fw_event(tp);
1706
1707 /* Wait for RX cpu to ACK this event. */
1708 tg3_wait_for_event_ack(tp);
1709 }
1710}
1711
fd6d3f0e
MC
1712/* tp->lock is held. */
1713static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1714{
1715 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1716 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1717
1718 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1719 switch (kind) {
1720 case RESET_KIND_INIT:
1721 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1722 DRV_STATE_START);
1723 break;
1724
1725 case RESET_KIND_SHUTDOWN:
1726 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1727 DRV_STATE_UNLOAD);
1728 break;
1729
1730 case RESET_KIND_SUSPEND:
1731 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1732 DRV_STATE_SUSPEND);
1733 break;
1734
1735 default:
1736 break;
1737 }
1738 }
fd6d3f0e
MC
1739}
1740
1741/* tp->lock is held. */
1742static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1743{
1744 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1745 switch (kind) {
1746 case RESET_KIND_INIT:
1747 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1748 DRV_STATE_START_DONE);
1749 break;
1750
1751 case RESET_KIND_SHUTDOWN:
1752 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1753 DRV_STATE_UNLOAD_DONE);
1754 break;
1755
1756 default:
1757 break;
1758 }
1759 }
fd6d3f0e
MC
1760}
1761
1762/* tp->lock is held. */
1763static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1764{
1765 if (tg3_flag(tp, ENABLE_ASF)) {
1766 switch (kind) {
1767 case RESET_KIND_INIT:
1768 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1769 DRV_STATE_START);
1770 break;
1771
1772 case RESET_KIND_SHUTDOWN:
1773 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1774 DRV_STATE_UNLOAD);
1775 break;
1776
1777 case RESET_KIND_SUSPEND:
1778 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1779 DRV_STATE_SUSPEND);
1780 break;
1781
1782 default:
1783 break;
1784 }
1785 }
1786}
1787
1788static int tg3_poll_fw(struct tg3 *tp)
1789{
1790 int i;
1791 u32 val;
1792
7e6c63f0
HM
1793 if (tg3_flag(tp, IS_SSB_CORE)) {
1794 /* We don't use firmware. */
1795 return 0;
1796 }
1797
4153577a 1798 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
fd6d3f0e
MC
1799 /* Wait up to 20ms for init done. */
1800 for (i = 0; i < 200; i++) {
1801 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1802 return 0;
1803 udelay(100);
1804 }
1805 return -ENODEV;
1806 }
1807
1808 /* Wait for firmware initialization to complete. */
1809 for (i = 0; i < 100000; i++) {
1810 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1811 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1812 break;
1813 udelay(10);
1814 }
1815
1816 /* Chip might not be fitted with firmware. Some Sun onboard
1817 * parts are configured like that. So don't signal the timeout
1818 * of the above loop as an error, but do report the lack of
1819 * running firmware once.
1820 */
1821 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1822 tg3_flag_set(tp, NO_FWARE_REPORTED);
1823
1824 netdev_info(tp->dev, "No firmware running\n");
1825 }
1826
4153577a 1827 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
fd6d3f0e
MC
1828 /* The 57765 A0 needs a little more
1829 * time to do some important work.
1830 */
1831 mdelay(10);
1832 }
1833
1834 return 0;
1835}
1836
95e2869a
MC
1837static void tg3_link_report(struct tg3 *tp)
1838{
1839 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1840 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1841 tg3_ump_link_report(tp);
1842 } else if (netif_msg_link(tp)) {
05dbe005
JP
1843 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1844 (tp->link_config.active_speed == SPEED_1000 ?
1845 1000 :
1846 (tp->link_config.active_speed == SPEED_100 ?
1847 100 : 10)),
1848 (tp->link_config.active_duplex == DUPLEX_FULL ?
1849 "full" : "half"));
1850
1851 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1852 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1853 "on" : "off",
1854 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1855 "on" : "off");
47007831
MC
1856
1857 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1858 netdev_info(tp->dev, "EEE is %s\n",
1859 tp->setlpicnt ? "enabled" : "disabled");
1860
95e2869a
MC
1861 tg3_ump_link_report(tp);
1862 }
84421b99
NS
1863
1864 tp->link_up = netif_carrier_ok(tp->dev);
95e2869a
MC
1865}
1866
fdad8de4
NS
1867static u32 tg3_decode_flowctrl_1000T(u32 adv)
1868{
1869 u32 flowctrl = 0;
1870
1871 if (adv & ADVERTISE_PAUSE_CAP) {
1872 flowctrl |= FLOW_CTRL_RX;
1873 if (!(adv & ADVERTISE_PAUSE_ASYM))
1874 flowctrl |= FLOW_CTRL_TX;
1875 } else if (adv & ADVERTISE_PAUSE_ASYM)
1876 flowctrl |= FLOW_CTRL_TX;
1877
1878 return flowctrl;
1879}
1880
95e2869a
MC
1881static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1882{
1883 u16 miireg;
1884
e18ce346 1885 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1886 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1887 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1888 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1889 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1890 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1891 else
1892 miireg = 0;
1893
1894 return miireg;
1895}
1896
fdad8de4
NS
1897static u32 tg3_decode_flowctrl_1000X(u32 adv)
1898{
1899 u32 flowctrl = 0;
1900
1901 if (adv & ADVERTISE_1000XPAUSE) {
1902 flowctrl |= FLOW_CTRL_RX;
1903 if (!(adv & ADVERTISE_1000XPSE_ASYM))
1904 flowctrl |= FLOW_CTRL_TX;
1905 } else if (adv & ADVERTISE_1000XPSE_ASYM)
1906 flowctrl |= FLOW_CTRL_TX;
1907
1908 return flowctrl;
1909}
1910
95e2869a
MC
1911static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1912{
1913 u8 cap = 0;
1914
f3791cdf
MC
1915 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1916 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1917 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1918 if (lcladv & ADVERTISE_1000XPAUSE)
1919 cap = FLOW_CTRL_RX;
1920 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1921 cap = FLOW_CTRL_TX;
95e2869a
MC
1922 }
1923
1924 return cap;
1925}
1926
f51f3562 1927static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1928{
b02fd9e3 1929 u8 autoneg;
f51f3562 1930 u8 flowctrl = 0;
95e2869a
MC
1931 u32 old_rx_mode = tp->rx_mode;
1932 u32 old_tx_mode = tp->tx_mode;
1933
63c3a66f 1934 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1935 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1936 else
1937 autoneg = tp->link_config.autoneg;
1938
63c3a66f 1939 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1940 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1941 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1942 else
bc02ff95 1943 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1944 } else
1945 flowctrl = tp->link_config.flowctrl;
95e2869a 1946
f51f3562 1947 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1948
e18ce346 1949 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1950 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1951 else
1952 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1953
f51f3562 1954 if (old_rx_mode != tp->rx_mode)
95e2869a 1955 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1956
e18ce346 1957 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1958 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1959 else
1960 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1961
f51f3562 1962 if (old_tx_mode != tp->tx_mode)
95e2869a 1963 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1964}
1965
b02fd9e3
MC
1966static void tg3_adjust_link(struct net_device *dev)
1967{
1968 u8 oldflowctrl, linkmesg = 0;
1969 u32 mac_mode, lcl_adv, rmt_adv;
1970 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1971 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1972
24bb4fb6 1973 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1974
1975 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1976 MAC_MODE_HALF_DUPLEX);
1977
1978 oldflowctrl = tp->link_config.active_flowctrl;
1979
1980 if (phydev->link) {
1981 lcl_adv = 0;
1982 rmt_adv = 0;
1983
1984 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1985 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748 1986 else if (phydev->speed == SPEED_1000 ||
4153577a 1987 tg3_asic_rev(tp) != ASIC_REV_5785)
b02fd9e3 1988 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1989 else
1990 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1991
1992 if (phydev->duplex == DUPLEX_HALF)
1993 mac_mode |= MAC_MODE_HALF_DUPLEX;
1994 else {
f88788f0 1995 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1996 tp->link_config.flowctrl);
1997
1998 if (phydev->pause)
1999 rmt_adv = LPA_PAUSE_CAP;
2000 if (phydev->asym_pause)
2001 rmt_adv |= LPA_PAUSE_ASYM;
2002 }
2003
2004 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
2005 } else
2006 mac_mode |= MAC_MODE_PORT_MODE_GMII;
2007
2008 if (mac_mode != tp->mac_mode) {
2009 tp->mac_mode = mac_mode;
2010 tw32_f(MAC_MODE, tp->mac_mode);
2011 udelay(40);
2012 }
2013
4153577a 2014 if (tg3_asic_rev(tp) == ASIC_REV_5785) {
fcb389df
MC
2015 if (phydev->speed == SPEED_10)
2016 tw32(MAC_MI_STAT,
2017 MAC_MI_STAT_10MBPS_MODE |
2018 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2019 else
2020 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2021 }
2022
b02fd9e3
MC
2023 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2024 tw32(MAC_TX_LENGTHS,
2025 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2026 (6 << TX_LENGTHS_IPG_SHIFT) |
2027 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2028 else
2029 tw32(MAC_TX_LENGTHS,
2030 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2031 (6 << TX_LENGTHS_IPG_SHIFT) |
2032 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2033
34655ad6 2034 if (phydev->link != tp->old_link ||
b02fd9e3
MC
2035 phydev->speed != tp->link_config.active_speed ||
2036 phydev->duplex != tp->link_config.active_duplex ||
2037 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 2038 linkmesg = 1;
b02fd9e3 2039
34655ad6 2040 tp->old_link = phydev->link;
b02fd9e3
MC
2041 tp->link_config.active_speed = phydev->speed;
2042 tp->link_config.active_duplex = phydev->duplex;
2043
24bb4fb6 2044 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
2045
2046 if (linkmesg)
2047 tg3_link_report(tp);
2048}
2049
2050static int tg3_phy_init(struct tg3 *tp)
2051{
2052 struct phy_device *phydev;
2053
f07e9af3 2054 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
2055 return 0;
2056
2057 /* Bring the PHY back to a known state. */
2058 tg3_bmcr_reset(tp);
2059
3f0e3ad7 2060 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2061
2062 /* Attach the MAC to the PHY. */
f9a8f83b
FF
2063 phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
2064 tg3_adjust_link, phydev->interface);
b02fd9e3 2065 if (IS_ERR(phydev)) {
ab96b241 2066 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
2067 return PTR_ERR(phydev);
2068 }
2069
b02fd9e3 2070 /* Mask with MAC supported features. */
9c61d6bc
MC
2071 switch (phydev->interface) {
2072 case PHY_INTERFACE_MODE_GMII:
2073 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 2074 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
2075 phydev->supported &= (PHY_GBIT_FEATURES |
2076 SUPPORTED_Pause |
2077 SUPPORTED_Asym_Pause);
2078 break;
2079 }
2080 /* fallthru */
9c61d6bc
MC
2081 case PHY_INTERFACE_MODE_MII:
2082 phydev->supported &= (PHY_BASIC_FEATURES |
2083 SUPPORTED_Pause |
2084 SUPPORTED_Asym_Pause);
2085 break;
2086 default:
3f0e3ad7 2087 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
2088 return -EINVAL;
2089 }
2090
f07e9af3 2091 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2092
2093 phydev->advertising = phydev->supported;
2094
b02fd9e3
MC
2095 return 0;
2096}
2097
2098static void tg3_phy_start(struct tg3 *tp)
2099{
2100 struct phy_device *phydev;
2101
f07e9af3 2102 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2103 return;
2104
3f0e3ad7 2105 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2106
80096068
MC
2107 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2108 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
2109 phydev->speed = tp->link_config.speed;
2110 phydev->duplex = tp->link_config.duplex;
2111 phydev->autoneg = tp->link_config.autoneg;
2112 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
2113 }
2114
2115 phy_start(phydev);
2116
2117 phy_start_aneg(phydev);
2118}
2119
2120static void tg3_phy_stop(struct tg3 *tp)
2121{
f07e9af3 2122 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2123 return;
2124
3f0e3ad7 2125 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
2126}
2127
2128static void tg3_phy_fini(struct tg3 *tp)
2129{
f07e9af3 2130 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 2131 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 2132 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2133 }
2134}
2135
941ec90f
MC
2136static int tg3_phy_set_extloopbk(struct tg3 *tp)
2137{
2138 int err;
2139 u32 val;
2140
2141 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2142 return 0;
2143
2144 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2145 /* Cannot do read-modify-write on 5401 */
2146 err = tg3_phy_auxctl_write(tp,
2147 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2148 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2149 0x4c20);
2150 goto done;
2151 }
2152
2153 err = tg3_phy_auxctl_read(tp,
2154 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2155 if (err)
2156 return err;
2157
2158 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2159 err = tg3_phy_auxctl_write(tp,
2160 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2161
2162done:
2163 return err;
2164}
2165
7f97a4bd
MC
2166static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2167{
2168 u32 phytest;
2169
2170 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2171 u32 phy;
2172
2173 tg3_writephy(tp, MII_TG3_FET_TEST,
2174 phytest | MII_TG3_FET_SHADOW_EN);
2175 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2176 if (enable)
2177 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2178 else
2179 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2180 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2181 }
2182 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2183 }
2184}
2185
6833c043
MC
2186static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2187{
2188 u32 reg;
2189
63c3a66f
JP
2190 if (!tg3_flag(tp, 5705_PLUS) ||
2191 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2192 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
2193 return;
2194
f07e9af3 2195 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
2196 tg3_phy_fet_toggle_apd(tp, enable);
2197 return;
2198 }
2199
6833c043
MC
2200 reg = MII_TG3_MISC_SHDW_WREN |
2201 MII_TG3_MISC_SHDW_SCR5_SEL |
2202 MII_TG3_MISC_SHDW_SCR5_LPED |
2203 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2204 MII_TG3_MISC_SHDW_SCR5_SDTL |
2205 MII_TG3_MISC_SHDW_SCR5_C125OE;
4153577a 2206 if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
6833c043
MC
2207 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2208
2209 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2210
2211
2212 reg = MII_TG3_MISC_SHDW_WREN |
2213 MII_TG3_MISC_SHDW_APD_SEL |
2214 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2215 if (enable)
2216 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2217
2218 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2219}
2220
953c96e0 2221static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
9ef8ca99
MC
2222{
2223 u32 phy;
2224
63c3a66f 2225 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2226 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2227 return;
2228
f07e9af3 2229 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2230 u32 ephy;
2231
535ef6e1
MC
2232 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2233 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2234
2235 tg3_writephy(tp, MII_TG3_FET_TEST,
2236 ephy | MII_TG3_FET_SHADOW_EN);
2237 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2238 if (enable)
535ef6e1 2239 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2240 else
535ef6e1
MC
2241 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2242 tg3_writephy(tp, reg, phy);
9ef8ca99 2243 }
535ef6e1 2244 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2245 }
2246 } else {
15ee95c3
MC
2247 int ret;
2248
2249 ret = tg3_phy_auxctl_read(tp,
2250 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2251 if (!ret) {
9ef8ca99
MC
2252 if (enable)
2253 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2254 else
2255 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2256 tg3_phy_auxctl_write(tp,
2257 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2258 }
2259 }
2260}
2261
1da177e4
LT
2262static void tg3_phy_set_wirespeed(struct tg3 *tp)
2263{
15ee95c3 2264 int ret;
1da177e4
LT
2265 u32 val;
2266
f07e9af3 2267 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2268 return;
2269
15ee95c3
MC
2270 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2271 if (!ret)
b4bd2929
MC
2272 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2273 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2274}
2275
b2a5c19c
MC
2276static void tg3_phy_apply_otp(struct tg3 *tp)
2277{
2278 u32 otp, phy;
2279
2280 if (!tp->phy_otp)
2281 return;
2282
2283 otp = tp->phy_otp;
2284
daf3ec68 2285 if (tg3_phy_toggle_auxctl_smdsp(tp, true))
1d36ba45 2286 return;
b2a5c19c
MC
2287
2288 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2289 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2290 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2291
2292 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2293 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2294 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2295
2296 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2297 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2298 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2299
2300 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2301 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2302
2303 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2304 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2305
2306 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2307 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2308 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2309
daf3ec68 2310 tg3_phy_toggle_auxctl_smdsp(tp, false);
b2a5c19c
MC
2311}
2312
400dfbaa
NS
2313static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
2314{
2315 u32 val;
2316 struct ethtool_eee *dest = &tp->eee;
2317
2318 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2319 return;
2320
2321 if (eee)
2322 dest = eee;
2323
2324 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
2325 return;
2326
2327 /* Pull eee_active */
2328 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2329 val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
2330 dest->eee_active = 1;
2331 } else
2332 dest->eee_active = 0;
2333
2334 /* Pull lp advertised settings */
2335 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
2336 return;
2337 dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2338
2339 /* Pull advertised and eee_enabled settings */
2340 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
2341 return;
2342 dest->eee_enabled = !!val;
2343 dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2344
2345 /* Pull tx_lpi_enabled */
2346 val = tr32(TG3_CPMU_EEE_MODE);
2347 dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
2348
2349 /* Pull lpi timer value */
2350 dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
2351}
2352
953c96e0 2353static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
52b02d04
MC
2354{
2355 u32 val;
2356
2357 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2358 return;
2359
2360 tp->setlpicnt = 0;
2361
2362 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
953c96e0 2363 current_link_up &&
a6b68dab
MC
2364 tp->link_config.active_duplex == DUPLEX_FULL &&
2365 (tp->link_config.active_speed == SPEED_100 ||
2366 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2367 u32 eeectl;
2368
2369 if (tp->link_config.active_speed == SPEED_1000)
2370 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2371 else
2372 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2373
2374 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2375
400dfbaa
NS
2376 tg3_eee_pull_config(tp, NULL);
2377 if (tp->eee.eee_active)
52b02d04
MC
2378 tp->setlpicnt = 2;
2379 }
2380
2381 if (!tp->setlpicnt) {
953c96e0 2382 if (current_link_up &&
daf3ec68 2383 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94 2384 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
daf3ec68 2385 tg3_phy_toggle_auxctl_smdsp(tp, false);
b715ce94
MC
2386 }
2387
52b02d04
MC
2388 val = tr32(TG3_CPMU_EEE_MODE);
2389 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2390 }
2391}
2392
b0c5943f
MC
2393static void tg3_phy_eee_enable(struct tg3 *tp)
2394{
2395 u32 val;
2396
2397 if (tp->link_config.active_speed == SPEED_1000 &&
4153577a
JP
2398 (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2399 tg3_asic_rev(tp) == ASIC_REV_5719 ||
55086ad9 2400 tg3_flag(tp, 57765_CLASS)) &&
daf3ec68 2401 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94
MC
2402 val = MII_TG3_DSP_TAP26_ALNOKO |
2403 MII_TG3_DSP_TAP26_RMRXSTO;
2404 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
daf3ec68 2405 tg3_phy_toggle_auxctl_smdsp(tp, false);
b0c5943f
MC
2406 }
2407
2408 val = tr32(TG3_CPMU_EEE_MODE);
2409 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2410}
2411
1da177e4
LT
2412static int tg3_wait_macro_done(struct tg3 *tp)
2413{
2414 int limit = 100;
2415
2416 while (limit--) {
2417 u32 tmp32;
2418
f08aa1a8 2419 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2420 if ((tmp32 & 0x1000) == 0)
2421 break;
2422 }
2423 }
d4675b52 2424 if (limit < 0)
1da177e4
LT
2425 return -EBUSY;
2426
2427 return 0;
2428}
2429
2430static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2431{
2432 static const u32 test_pat[4][6] = {
2433 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2434 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2435 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2436 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2437 };
2438 int chan;
2439
2440 for (chan = 0; chan < 4; chan++) {
2441 int i;
2442
2443 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2444 (chan * 0x2000) | 0x0200);
f08aa1a8 2445 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2446
2447 for (i = 0; i < 6; i++)
2448 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2449 test_pat[chan][i]);
2450
f08aa1a8 2451 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2452 if (tg3_wait_macro_done(tp)) {
2453 *resetp = 1;
2454 return -EBUSY;
2455 }
2456
2457 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2458 (chan * 0x2000) | 0x0200);
f08aa1a8 2459 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2460 if (tg3_wait_macro_done(tp)) {
2461 *resetp = 1;
2462 return -EBUSY;
2463 }
2464
f08aa1a8 2465 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2466 if (tg3_wait_macro_done(tp)) {
2467 *resetp = 1;
2468 return -EBUSY;
2469 }
2470
2471 for (i = 0; i < 6; i += 2) {
2472 u32 low, high;
2473
2474 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2475 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2476 tg3_wait_macro_done(tp)) {
2477 *resetp = 1;
2478 return -EBUSY;
2479 }
2480 low &= 0x7fff;
2481 high &= 0x000f;
2482 if (low != test_pat[chan][i] ||
2483 high != test_pat[chan][i+1]) {
2484 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2485 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2486 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2487
2488 return -EBUSY;
2489 }
2490 }
2491 }
2492
2493 return 0;
2494}
2495
2496static int tg3_phy_reset_chanpat(struct tg3 *tp)
2497{
2498 int chan;
2499
2500 for (chan = 0; chan < 4; chan++) {
2501 int i;
2502
2503 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2504 (chan * 0x2000) | 0x0200);
f08aa1a8 2505 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2506 for (i = 0; i < 6; i++)
2507 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2508 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2509 if (tg3_wait_macro_done(tp))
2510 return -EBUSY;
2511 }
2512
2513 return 0;
2514}
2515
2516static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2517{
2518 u32 reg32, phy9_orig;
2519 int retries, do_phy_reset, err;
2520
2521 retries = 10;
2522 do_phy_reset = 1;
2523 do {
2524 if (do_phy_reset) {
2525 err = tg3_bmcr_reset(tp);
2526 if (err)
2527 return err;
2528 do_phy_reset = 0;
2529 }
2530
2531 /* Disable transmitter and interrupt. */
2532 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2533 continue;
2534
2535 reg32 |= 0x3000;
2536 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2537
2538 /* Set full-duplex, 1000 mbps. */
2539 tg3_writephy(tp, MII_BMCR,
221c5637 2540 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2541
2542 /* Set to master mode. */
221c5637 2543 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2544 continue;
2545
221c5637
MC
2546 tg3_writephy(tp, MII_CTRL1000,
2547 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2548
daf3ec68 2549 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
1d36ba45
MC
2550 if (err)
2551 return err;
1da177e4
LT
2552
2553 /* Block the PHY control access. */
6ee7c0a0 2554 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2555
2556 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2557 if (!err)
2558 break;
2559 } while (--retries);
2560
2561 err = tg3_phy_reset_chanpat(tp);
2562 if (err)
2563 return err;
2564
6ee7c0a0 2565 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2566
2567 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2568 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2569
daf3ec68 2570 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2571
221c5637 2572 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2573
2574 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2575 reg32 &= ~0x3000;
2576 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2577 } else if (!err)
2578 err = -EBUSY;
2579
2580 return err;
2581}
2582
f4a46d1f
NNS
2583static void tg3_carrier_off(struct tg3 *tp)
2584{
2585 netif_carrier_off(tp->dev);
2586 tp->link_up = false;
2587}
2588
ce20f161
NS
2589static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
2590{
2591 if (tg3_flag(tp, ENABLE_ASF))
2592 netdev_warn(tp->dev,
2593 "Management side-band traffic will be interrupted during phy settings change\n");
2594}
2595
1da177e4
LT
2596/* This will reset the tigon3 PHY if there is no valid
2597 * link unless the FORCE argument is non-zero.
2598 */
2599static int tg3_phy_reset(struct tg3 *tp)
2600{
f833c4c1 2601 u32 val, cpmuctrl;
1da177e4
LT
2602 int err;
2603
4153577a 2604 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2605 val = tr32(GRC_MISC_CFG);
2606 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2607 udelay(40);
2608 }
f833c4c1
MC
2609 err = tg3_readphy(tp, MII_BMSR, &val);
2610 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2611 if (err != 0)
2612 return -EBUSY;
2613
f4a46d1f 2614 if (netif_running(tp->dev) && tp->link_up) {
84421b99 2615 netif_carrier_off(tp->dev);
c8e1e82b
MC
2616 tg3_link_report(tp);
2617 }
2618
4153577a
JP
2619 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2620 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2621 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
2622 err = tg3_phy_reset_5703_4_5(tp);
2623 if (err)
2624 return err;
2625 goto out;
2626 }
2627
b2a5c19c 2628 cpmuctrl = 0;
4153577a
JP
2629 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2630 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
2631 cpmuctrl = tr32(TG3_CPMU_CTRL);
2632 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2633 tw32(TG3_CPMU_CTRL,
2634 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2635 }
2636
1da177e4
LT
2637 err = tg3_bmcr_reset(tp);
2638 if (err)
2639 return err;
2640
b2a5c19c 2641 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2642 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2643 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2644
2645 tw32(TG3_CPMU_CTRL, cpmuctrl);
2646 }
2647
4153577a
JP
2648 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2649 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
2650 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2651 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2652 CPMU_LSPD_1000MB_MACCLK_12_5) {
2653 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2654 udelay(40);
2655 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2656 }
2657 }
2658
63c3a66f 2659 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2660 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2661 return 0;
2662
b2a5c19c
MC
2663 tg3_phy_apply_otp(tp);
2664
f07e9af3 2665 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2666 tg3_phy_toggle_apd(tp, true);
2667 else
2668 tg3_phy_toggle_apd(tp, false);
2669
1da177e4 2670out:
1d36ba45 2671 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
daf3ec68 2672 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
6ee7c0a0
MC
2673 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2674 tg3_phydsp_write(tp, 0x000a, 0x0323);
daf3ec68 2675 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2676 }
1d36ba45 2677
f07e9af3 2678 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2679 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2680 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2681 }
1d36ba45 2682
f07e9af3 2683 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
daf3ec68 2684 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2685 tg3_phydsp_write(tp, 0x000a, 0x310b);
2686 tg3_phydsp_write(tp, 0x201f, 0x9506);
2687 tg3_phydsp_write(tp, 0x401f, 0x14e2);
daf3ec68 2688 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2689 }
f07e9af3 2690 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
daf3ec68 2691 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2692 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2693 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2694 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2695 tg3_writephy(tp, MII_TG3_TEST1,
2696 MII_TG3_TEST1_TRIM_EN | 0x4);
2697 } else
2698 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2699
daf3ec68 2700 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2701 }
c424cb24 2702 }
1d36ba45 2703
1da177e4
LT
2704 /* Set Extended packet length bit (bit 14) on all chips that */
2705 /* support jumbo frames */
79eb6904 2706 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2707 /* Cannot do read-modify-write on 5401 */
b4bd2929 2708 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2709 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2710 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2711 err = tg3_phy_auxctl_read(tp,
2712 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2713 if (!err)
b4bd2929
MC
2714 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2715 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2716 }
2717
2718 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2719 * jumbo frames transmission.
2720 */
63c3a66f 2721 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2722 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2723 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2724 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2725 }
2726
4153577a 2727 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
715116a1 2728 /* adjust output voltage */
535ef6e1 2729 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2730 }
2731
4153577a 2732 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
c65a17f4
MC
2733 tg3_phydsp_write(tp, 0xffb, 0x4000);
2734
953c96e0 2735 tg3_phy_toggle_automdix(tp, true);
1da177e4
LT
2736 tg3_phy_set_wirespeed(tp);
2737 return 0;
2738}
2739
3a1e19d3
MC
2740#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2741#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2742#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2743 TG3_GPIO_MSG_NEED_VAUX)
2744#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2745 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2746 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2747 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2748 (TG3_GPIO_MSG_DRVR_PRES << 12))
2749
2750#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2751 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2752 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2753 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2754 (TG3_GPIO_MSG_NEED_VAUX << 12))
2755
2756static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2757{
2758 u32 status, shift;
2759
4153577a
JP
2760 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2761 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2762 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2763 else
2764 status = tr32(TG3_CPMU_DRV_STATUS);
2765
2766 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2767 status &= ~(TG3_GPIO_MSG_MASK << shift);
2768 status |= (newstat << shift);
2769
4153577a
JP
2770 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2771 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2772 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2773 else
2774 tw32(TG3_CPMU_DRV_STATUS, status);
2775
2776 return status >> TG3_APE_GPIO_MSG_SHIFT;
2777}
2778
520b2756
MC
2779static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2780{
2781 if (!tg3_flag(tp, IS_NIC))
2782 return 0;
2783
4153577a
JP
2784 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2785 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2786 tg3_asic_rev(tp) == ASIC_REV_5720) {
3a1e19d3
MC
2787 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2788 return -EIO;
520b2756 2789
3a1e19d3
MC
2790 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2791
2792 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2793 TG3_GRC_LCLCTL_PWRSW_DELAY);
2794
2795 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2796 } else {
2797 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2798 TG3_GRC_LCLCTL_PWRSW_DELAY);
2799 }
6f5c8f83 2800
520b2756
MC
2801 return 0;
2802}
2803
2804static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2805{
2806 u32 grc_local_ctrl;
2807
2808 if (!tg3_flag(tp, IS_NIC) ||
4153577a
JP
2809 tg3_asic_rev(tp) == ASIC_REV_5700 ||
2810 tg3_asic_rev(tp) == ASIC_REV_5701)
520b2756
MC
2811 return;
2812
2813 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2814
2815 tw32_wait_f(GRC_LOCAL_CTRL,
2816 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2817 TG3_GRC_LCLCTL_PWRSW_DELAY);
2818
2819 tw32_wait_f(GRC_LOCAL_CTRL,
2820 grc_local_ctrl,
2821 TG3_GRC_LCLCTL_PWRSW_DELAY);
2822
2823 tw32_wait_f(GRC_LOCAL_CTRL,
2824 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2825 TG3_GRC_LCLCTL_PWRSW_DELAY);
2826}
2827
2828static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2829{
2830 if (!tg3_flag(tp, IS_NIC))
2831 return;
2832
4153577a
JP
2833 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2834 tg3_asic_rev(tp) == ASIC_REV_5701) {
520b2756
MC
2835 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2836 (GRC_LCLCTRL_GPIO_OE0 |
2837 GRC_LCLCTRL_GPIO_OE1 |
2838 GRC_LCLCTRL_GPIO_OE2 |
2839 GRC_LCLCTRL_GPIO_OUTPUT0 |
2840 GRC_LCLCTRL_GPIO_OUTPUT1),
2841 TG3_GRC_LCLCTL_PWRSW_DELAY);
2842 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2843 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2844 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2845 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2846 GRC_LCLCTRL_GPIO_OE1 |
2847 GRC_LCLCTRL_GPIO_OE2 |
2848 GRC_LCLCTRL_GPIO_OUTPUT0 |
2849 GRC_LCLCTRL_GPIO_OUTPUT1 |
2850 tp->grc_local_ctrl;
2851 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2852 TG3_GRC_LCLCTL_PWRSW_DELAY);
2853
2854 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2855 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2856 TG3_GRC_LCLCTL_PWRSW_DELAY);
2857
2858 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2859 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2860 TG3_GRC_LCLCTL_PWRSW_DELAY);
2861 } else {
2862 u32 no_gpio2;
2863 u32 grc_local_ctrl = 0;
2864
2865 /* Workaround to prevent overdrawing Amps. */
4153577a 2866 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
520b2756
MC
2867 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2868 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2869 grc_local_ctrl,
2870 TG3_GRC_LCLCTL_PWRSW_DELAY);
2871 }
2872
2873 /* On 5753 and variants, GPIO2 cannot be used. */
2874 no_gpio2 = tp->nic_sram_data_cfg &
2875 NIC_SRAM_DATA_CFG_NO_GPIO2;
2876
2877 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2878 GRC_LCLCTRL_GPIO_OE1 |
2879 GRC_LCLCTRL_GPIO_OE2 |
2880 GRC_LCLCTRL_GPIO_OUTPUT1 |
2881 GRC_LCLCTRL_GPIO_OUTPUT2;
2882 if (no_gpio2) {
2883 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2884 GRC_LCLCTRL_GPIO_OUTPUT2);
2885 }
2886 tw32_wait_f(GRC_LOCAL_CTRL,
2887 tp->grc_local_ctrl | grc_local_ctrl,
2888 TG3_GRC_LCLCTL_PWRSW_DELAY);
2889
2890 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2891
2892 tw32_wait_f(GRC_LOCAL_CTRL,
2893 tp->grc_local_ctrl | grc_local_ctrl,
2894 TG3_GRC_LCLCTL_PWRSW_DELAY);
2895
2896 if (!no_gpio2) {
2897 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2898 tw32_wait_f(GRC_LOCAL_CTRL,
2899 tp->grc_local_ctrl | grc_local_ctrl,
2900 TG3_GRC_LCLCTL_PWRSW_DELAY);
2901 }
2902 }
3a1e19d3
MC
2903}
2904
cd0d7228 2905static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2906{
2907 u32 msg = 0;
2908
2909 /* Serialize power state transitions */
2910 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2911 return;
2912
cd0d7228 2913 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2914 msg = TG3_GPIO_MSG_NEED_VAUX;
2915
2916 msg = tg3_set_function_status(tp, msg);
2917
2918 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2919 goto done;
6f5c8f83 2920
3a1e19d3
MC
2921 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2922 tg3_pwrsrc_switch_to_vaux(tp);
2923 else
2924 tg3_pwrsrc_die_with_vmain(tp);
2925
2926done:
6f5c8f83 2927 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2928}
2929
cd0d7228 2930static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2931{
683644b7 2932 bool need_vaux = false;
1da177e4 2933
334355aa 2934 /* The GPIOs do something completely different on 57765. */
55086ad9 2935 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2936 return;
2937
4153577a
JP
2938 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2939 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2940 tg3_asic_rev(tp) == ASIC_REV_5720) {
cd0d7228
MC
2941 tg3_frob_aux_power_5717(tp, include_wol ?
2942 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2943 return;
2944 }
2945
2946 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2947 struct net_device *dev_peer;
2948
2949 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2950
bc1c7567 2951 /* remove_one() may have been run on the peer. */
683644b7
MC
2952 if (dev_peer) {
2953 struct tg3 *tp_peer = netdev_priv(dev_peer);
2954
63c3a66f 2955 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2956 return;
2957
cd0d7228 2958 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2959 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2960 need_vaux = true;
2961 }
1da177e4
LT
2962 }
2963
cd0d7228
MC
2964 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2965 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2966 need_vaux = true;
2967
520b2756
MC
2968 if (need_vaux)
2969 tg3_pwrsrc_switch_to_vaux(tp);
2970 else
2971 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2972}
2973
e8f3f6ca
MC
2974static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2975{
2976 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2977 return 1;
79eb6904 2978 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2979 if (speed != SPEED_10)
2980 return 1;
2981 } else if (speed == SPEED_10)
2982 return 1;
2983
2984 return 0;
2985}
2986
44f3b503
NS
2987static bool tg3_phy_power_bug(struct tg3 *tp)
2988{
2989 switch (tg3_asic_rev(tp)) {
2990 case ASIC_REV_5700:
2991 case ASIC_REV_5704:
2992 return true;
2993 case ASIC_REV_5780:
2994 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
2995 return true;
2996 return false;
2997 case ASIC_REV_5717:
2998 if (!tp->pci_fn)
2999 return true;
3000 return false;
3001 case ASIC_REV_5719:
3002 case ASIC_REV_5720:
3003 if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
3004 !tp->pci_fn)
3005 return true;
3006 return false;
3007 }
3008
3009 return false;
3010}
3011
0a459aac 3012static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 3013{
ce057f01
MC
3014 u32 val;
3015
942d1af0
NS
3016 if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
3017 return;
3018
f07e9af3 3019 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a 3020 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
5129724a
MC
3021 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3022 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
3023
3024 sg_dig_ctrl |=
3025 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
3026 tw32(SG_DIG_CTRL, sg_dig_ctrl);
3027 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
3028 }
3f7045c1 3029 return;
5129724a 3030 }
3f7045c1 3031
4153577a 3032 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
3033 tg3_bmcr_reset(tp);
3034 val = tr32(GRC_MISC_CFG);
3035 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
3036 udelay(40);
3037 return;
f07e9af3 3038 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
3039 u32 phytest;
3040 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
3041 u32 phy;
3042
3043 tg3_writephy(tp, MII_ADVERTISE, 0);
3044 tg3_writephy(tp, MII_BMCR,
3045 BMCR_ANENABLE | BMCR_ANRESTART);
3046
3047 tg3_writephy(tp, MII_TG3_FET_TEST,
3048 phytest | MII_TG3_FET_SHADOW_EN);
3049 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
3050 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
3051 tg3_writephy(tp,
3052 MII_TG3_FET_SHDW_AUXMODE4,
3053 phy);
3054 }
3055 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
3056 }
3057 return;
0a459aac 3058 } else if (do_low_power) {
715116a1
MC
3059 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3060 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 3061
b4bd2929
MC
3062 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3063 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
3064 MII_TG3_AUXCTL_PCTL_VREG_11V;
3065 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 3066 }
3f7045c1 3067
15c3b696
MC
3068 /* The PHY should not be powered down on some chips because
3069 * of bugs.
3070 */
44f3b503 3071 if (tg3_phy_power_bug(tp))
15c3b696 3072 return;
ce057f01 3073
4153577a
JP
3074 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
3075 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
3076 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
3077 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
3078 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
3079 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
3080 }
3081
15c3b696
MC
3082 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
3083}
3084
ffbcfed4
MC
3085/* tp->lock is held. */
3086static int tg3_nvram_lock(struct tg3 *tp)
3087{
63c3a66f 3088 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3089 int i;
3090
3091 if (tp->nvram_lock_cnt == 0) {
3092 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3093 for (i = 0; i < 8000; i++) {
3094 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3095 break;
3096 udelay(20);
3097 }
3098 if (i == 8000) {
3099 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3100 return -ENODEV;
3101 }
3102 }
3103 tp->nvram_lock_cnt++;
3104 }
3105 return 0;
3106}
3107
3108/* tp->lock is held. */
3109static void tg3_nvram_unlock(struct tg3 *tp)
3110{
63c3a66f 3111 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3112 if (tp->nvram_lock_cnt > 0)
3113 tp->nvram_lock_cnt--;
3114 if (tp->nvram_lock_cnt == 0)
3115 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3116 }
3117}
3118
3119/* tp->lock is held. */
3120static void tg3_enable_nvram_access(struct tg3 *tp)
3121{
63c3a66f 3122 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3123 u32 nvaccess = tr32(NVRAM_ACCESS);
3124
3125 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3126 }
3127}
3128
3129/* tp->lock is held. */
3130static void tg3_disable_nvram_access(struct tg3 *tp)
3131{
63c3a66f 3132 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3133 u32 nvaccess = tr32(NVRAM_ACCESS);
3134
3135 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3136 }
3137}
3138
3139static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3140 u32 offset, u32 *val)
3141{
3142 u32 tmp;
3143 int i;
3144
3145 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3146 return -EINVAL;
3147
3148 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3149 EEPROM_ADDR_DEVID_MASK |
3150 EEPROM_ADDR_READ);
3151 tw32(GRC_EEPROM_ADDR,
3152 tmp |
3153 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3154 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3155 EEPROM_ADDR_ADDR_MASK) |
3156 EEPROM_ADDR_READ | EEPROM_ADDR_START);
3157
3158 for (i = 0; i < 1000; i++) {
3159 tmp = tr32(GRC_EEPROM_ADDR);
3160
3161 if (tmp & EEPROM_ADDR_COMPLETE)
3162 break;
3163 msleep(1);
3164 }
3165 if (!(tmp & EEPROM_ADDR_COMPLETE))
3166 return -EBUSY;
3167
62cedd11
MC
3168 tmp = tr32(GRC_EEPROM_DATA);
3169
3170 /*
3171 * The data will always be opposite the native endian
3172 * format. Perform a blind byteswap to compensate.
3173 */
3174 *val = swab32(tmp);
3175
ffbcfed4
MC
3176 return 0;
3177}
3178
3179#define NVRAM_CMD_TIMEOUT 10000
3180
3181static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3182{
3183 int i;
3184
3185 tw32(NVRAM_CMD, nvram_cmd);
3186 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
3187 udelay(10);
3188 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3189 udelay(10);
3190 break;
3191 }
3192 }
3193
3194 if (i == NVRAM_CMD_TIMEOUT)
3195 return -EBUSY;
3196
3197 return 0;
3198}
3199
3200static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3201{
63c3a66f
JP
3202 if (tg3_flag(tp, NVRAM) &&
3203 tg3_flag(tp, NVRAM_BUFFERED) &&
3204 tg3_flag(tp, FLASH) &&
3205 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3206 (tp->nvram_jedecnum == JEDEC_ATMEL))
3207
3208 addr = ((addr / tp->nvram_pagesize) <<
3209 ATMEL_AT45DB0X1B_PAGE_POS) +
3210 (addr % tp->nvram_pagesize);
3211
3212 return addr;
3213}
3214
3215static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3216{
63c3a66f
JP
3217 if (tg3_flag(tp, NVRAM) &&
3218 tg3_flag(tp, NVRAM_BUFFERED) &&
3219 tg3_flag(tp, FLASH) &&
3220 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3221 (tp->nvram_jedecnum == JEDEC_ATMEL))
3222
3223 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3224 tp->nvram_pagesize) +
3225 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3226
3227 return addr;
3228}
3229
e4f34110
MC
3230/* NOTE: Data read in from NVRAM is byteswapped according to
3231 * the byteswapping settings for all other register accesses.
3232 * tg3 devices are BE devices, so on a BE machine, the data
3233 * returned will be exactly as it is seen in NVRAM. On a LE
3234 * machine, the 32-bit value will be byteswapped.
3235 */
ffbcfed4
MC
3236static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3237{
3238 int ret;
3239
63c3a66f 3240 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
3241 return tg3_nvram_read_using_eeprom(tp, offset, val);
3242
3243 offset = tg3_nvram_phys_addr(tp, offset);
3244
3245 if (offset > NVRAM_ADDR_MSK)
3246 return -EINVAL;
3247
3248 ret = tg3_nvram_lock(tp);
3249 if (ret)
3250 return ret;
3251
3252 tg3_enable_nvram_access(tp);
3253
3254 tw32(NVRAM_ADDR, offset);
3255 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3256 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3257
3258 if (ret == 0)
e4f34110 3259 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
3260
3261 tg3_disable_nvram_access(tp);
3262
3263 tg3_nvram_unlock(tp);
3264
3265 return ret;
3266}
3267
a9dc529d
MC
3268/* Ensures NVRAM data is in bytestream format. */
3269static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
3270{
3271 u32 v;
a9dc529d 3272 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 3273 if (!res)
a9dc529d 3274 *val = cpu_to_be32(v);
ffbcfed4
MC
3275 return res;
3276}
3277
dbe9b92a
MC
3278static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3279 u32 offset, u32 len, u8 *buf)
3280{
3281 int i, j, rc = 0;
3282 u32 val;
3283
3284 for (i = 0; i < len; i += 4) {
3285 u32 addr;
3286 __be32 data;
3287
3288 addr = offset + i;
3289
3290 memcpy(&data, buf + i, 4);
3291
3292 /*
3293 * The SEEPROM interface expects the data to always be opposite
3294 * the native endian format. We accomplish this by reversing
3295 * all the operations that would have been performed on the
3296 * data from a call to tg3_nvram_read_be32().
3297 */
3298 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3299
3300 val = tr32(GRC_EEPROM_ADDR);
3301 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3302
3303 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3304 EEPROM_ADDR_READ);
3305 tw32(GRC_EEPROM_ADDR, val |
3306 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3307 (addr & EEPROM_ADDR_ADDR_MASK) |
3308 EEPROM_ADDR_START |
3309 EEPROM_ADDR_WRITE);
3310
3311 for (j = 0; j < 1000; j++) {
3312 val = tr32(GRC_EEPROM_ADDR);
3313
3314 if (val & EEPROM_ADDR_COMPLETE)
3315 break;
3316 msleep(1);
3317 }
3318 if (!(val & EEPROM_ADDR_COMPLETE)) {
3319 rc = -EBUSY;
3320 break;
3321 }
3322 }
3323
3324 return rc;
3325}
3326
3327/* offset and length are dword aligned */
3328static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3329 u8 *buf)
3330{
3331 int ret = 0;
3332 u32 pagesize = tp->nvram_pagesize;
3333 u32 pagemask = pagesize - 1;
3334 u32 nvram_cmd;
3335 u8 *tmp;
3336
3337 tmp = kmalloc(pagesize, GFP_KERNEL);
3338 if (tmp == NULL)
3339 return -ENOMEM;
3340
3341 while (len) {
3342 int j;
3343 u32 phy_addr, page_off, size;
3344
3345 phy_addr = offset & ~pagemask;
3346
3347 for (j = 0; j < pagesize; j += 4) {
3348 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3349 (__be32 *) (tmp + j));
3350 if (ret)
3351 break;
3352 }
3353 if (ret)
3354 break;
3355
3356 page_off = offset & pagemask;
3357 size = pagesize;
3358 if (len < size)
3359 size = len;
3360
3361 len -= size;
3362
3363 memcpy(tmp + page_off, buf, size);
3364
3365 offset = offset + (pagesize - page_off);
3366
3367 tg3_enable_nvram_access(tp);
3368
3369 /*
3370 * Before we can erase the flash page, we need
3371 * to issue a special "write enable" command.
3372 */
3373 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3374
3375 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3376 break;
3377
3378 /* Erase the target page */
3379 tw32(NVRAM_ADDR, phy_addr);
3380
3381 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3382 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3383
3384 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3385 break;
3386
3387 /* Issue another write enable to start the write. */
3388 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3389
3390 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3391 break;
3392
3393 for (j = 0; j < pagesize; j += 4) {
3394 __be32 data;
3395
3396 data = *((__be32 *) (tmp + j));
3397
3398 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3399
3400 tw32(NVRAM_ADDR, phy_addr + j);
3401
3402 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3403 NVRAM_CMD_WR;
3404
3405 if (j == 0)
3406 nvram_cmd |= NVRAM_CMD_FIRST;
3407 else if (j == (pagesize - 4))
3408 nvram_cmd |= NVRAM_CMD_LAST;
3409
3410 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3411 if (ret)
3412 break;
3413 }
3414 if (ret)
3415 break;
3416 }
3417
3418 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3419 tg3_nvram_exec_cmd(tp, nvram_cmd);
3420
3421 kfree(tmp);
3422
3423 return ret;
3424}
3425
3426/* offset and length are dword aligned */
3427static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3428 u8 *buf)
3429{
3430 int i, ret = 0;
3431
3432 for (i = 0; i < len; i += 4, offset += 4) {
3433 u32 page_off, phy_addr, nvram_cmd;
3434 __be32 data;
3435
3436 memcpy(&data, buf + i, 4);
3437 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3438
3439 page_off = offset % tp->nvram_pagesize;
3440
3441 phy_addr = tg3_nvram_phys_addr(tp, offset);
3442
dbe9b92a
MC
3443 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3444
3445 if (page_off == 0 || i == 0)
3446 nvram_cmd |= NVRAM_CMD_FIRST;
3447 if (page_off == (tp->nvram_pagesize - 4))
3448 nvram_cmd |= NVRAM_CMD_LAST;
3449
3450 if (i == (len - 4))
3451 nvram_cmd |= NVRAM_CMD_LAST;
3452
42278224
MC
3453 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3454 !tg3_flag(tp, FLASH) ||
3455 !tg3_flag(tp, 57765_PLUS))
3456 tw32(NVRAM_ADDR, phy_addr);
3457
4153577a 3458 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
dbe9b92a
MC
3459 !tg3_flag(tp, 5755_PLUS) &&
3460 (tp->nvram_jedecnum == JEDEC_ST) &&
3461 (nvram_cmd & NVRAM_CMD_FIRST)) {
3462 u32 cmd;
3463
3464 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3465 ret = tg3_nvram_exec_cmd(tp, cmd);
3466 if (ret)
3467 break;
3468 }
3469 if (!tg3_flag(tp, FLASH)) {
3470 /* We always do complete word writes to eeprom. */
3471 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3472 }
3473
3474 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3475 if (ret)
3476 break;
3477 }
3478 return ret;
3479}
3480
3481/* offset and length are dword aligned */
3482static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3483{
3484 int ret;
3485
3486 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3487 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3488 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3489 udelay(40);
3490 }
3491
3492 if (!tg3_flag(tp, NVRAM)) {
3493 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3494 } else {
3495 u32 grc_mode;
3496
3497 ret = tg3_nvram_lock(tp);
3498 if (ret)
3499 return ret;
3500
3501 tg3_enable_nvram_access(tp);
3502 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3503 tw32(NVRAM_WRITE1, 0x406);
3504
3505 grc_mode = tr32(GRC_MODE);
3506 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3507
3508 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3509 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3510 buf);
3511 } else {
3512 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3513 buf);
3514 }
3515
3516 grc_mode = tr32(GRC_MODE);
3517 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3518
3519 tg3_disable_nvram_access(tp);
3520 tg3_nvram_unlock(tp);
3521 }
3522
3523 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3524 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3525 udelay(40);
3526 }
3527
3528 return ret;
3529}
3530
997b4f13
MC
3531#define RX_CPU_SCRATCH_BASE 0x30000
3532#define RX_CPU_SCRATCH_SIZE 0x04000
3533#define TX_CPU_SCRATCH_BASE 0x34000
3534#define TX_CPU_SCRATCH_SIZE 0x04000
3535
3536/* tp->lock is held. */
837c45bb 3537static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
997b4f13
MC
3538{
3539 int i;
837c45bb 3540 const int iters = 10000;
997b4f13 3541
837c45bb
NS
3542 for (i = 0; i < iters; i++) {
3543 tw32(cpu_base + CPU_STATE, 0xffffffff);
3544 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3545 if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
3546 break;
3547 }
3548
3549 return (i == iters) ? -EBUSY : 0;
3550}
3551
3552/* tp->lock is held. */
3553static int tg3_rxcpu_pause(struct tg3 *tp)
3554{
3555 int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
3556
3557 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3558 tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3559 udelay(10);
3560
3561 return rc;
3562}
3563
3564/* tp->lock is held. */
3565static int tg3_txcpu_pause(struct tg3 *tp)
3566{
3567 return tg3_pause_cpu(tp, TX_CPU_BASE);
3568}
3569
3570/* tp->lock is held. */
3571static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
3572{
3573 tw32(cpu_base + CPU_STATE, 0xffffffff);
3574 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3575}
3576
3577/* tp->lock is held. */
3578static void tg3_rxcpu_resume(struct tg3 *tp)
3579{
3580 tg3_resume_cpu(tp, RX_CPU_BASE);
3581}
3582
3583/* tp->lock is held. */
3584static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
3585{
3586 int rc;
3587
3588 BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
997b4f13 3589
4153577a 3590 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
997b4f13
MC
3591 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3592
3593 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3594 return 0;
3595 }
837c45bb
NS
3596 if (cpu_base == RX_CPU_BASE) {
3597 rc = tg3_rxcpu_pause(tp);
997b4f13 3598 } else {
7e6c63f0
HM
3599 /*
3600 * There is only an Rx CPU for the 5750 derivative in the
3601 * BCM4785.
3602 */
3603 if (tg3_flag(tp, IS_SSB_CORE))
3604 return 0;
3605
837c45bb 3606 rc = tg3_txcpu_pause(tp);
997b4f13
MC
3607 }
3608
837c45bb 3609 if (rc) {
997b4f13 3610 netdev_err(tp->dev, "%s timed out, %s CPU\n",
837c45bb 3611 __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
997b4f13
MC
3612 return -ENODEV;
3613 }
3614
3615 /* Clear firmware's nvram arbitration. */
3616 if (tg3_flag(tp, NVRAM))
3617 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3618 return 0;
3619}
3620
31f11a95
NS
3621static int tg3_fw_data_len(struct tg3 *tp,
3622 const struct tg3_firmware_hdr *fw_hdr)
3623{
3624 int fw_len;
3625
3626 /* Non fragmented firmware have one firmware header followed by a
3627 * contiguous chunk of data to be written. The length field in that
3628 * header is not the length of data to be written but the complete
3629 * length of the bss. The data length is determined based on
3630 * tp->fw->size minus headers.
3631 *
3632 * Fragmented firmware have a main header followed by multiple
3633 * fragments. Each fragment is identical to non fragmented firmware
3634 * with a firmware header followed by a contiguous chunk of data. In
3635 * the main header, the length field is unused and set to 0xffffffff.
3636 * In each fragment header the length is the entire size of that
3637 * fragment i.e. fragment data + header length. Data length is
3638 * therefore length field in the header minus TG3_FW_HDR_LEN.
3639 */
3640 if (tp->fw_len == 0xffffffff)
3641 fw_len = be32_to_cpu(fw_hdr->len);
3642 else
3643 fw_len = tp->fw->size;
3644
3645 return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
3646}
3647
997b4f13
MC
3648/* tp->lock is held. */
3649static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3650 u32 cpu_scratch_base, int cpu_scratch_size,
77997ea3 3651 const struct tg3_firmware_hdr *fw_hdr)
997b4f13 3652{
c4dab506 3653 int err, i;
997b4f13 3654 void (*write_op)(struct tg3 *, u32, u32);
31f11a95 3655 int total_len = tp->fw->size;
997b4f13
MC
3656
3657 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3658 netdev_err(tp->dev,
3659 "%s: Trying to load TX cpu firmware which is 5705\n",
3660 __func__);
3661 return -EINVAL;
3662 }
3663
c4dab506 3664 if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
997b4f13
MC
3665 write_op = tg3_write_mem;
3666 else
3667 write_op = tg3_write_indirect_reg32;
3668
c4dab506
NS
3669 if (tg3_asic_rev(tp) != ASIC_REV_57766) {
3670 /* It is possible that bootcode is still loading at this point.
3671 * Get the nvram lock first before halting the cpu.
3672 */
3673 int lock_err = tg3_nvram_lock(tp);
3674 err = tg3_halt_cpu(tp, cpu_base);
3675 if (!lock_err)
3676 tg3_nvram_unlock(tp);
3677 if (err)
3678 goto out;
997b4f13 3679
c4dab506
NS
3680 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3681 write_op(tp, cpu_scratch_base + i, 0);
3682 tw32(cpu_base + CPU_STATE, 0xffffffff);
3683 tw32(cpu_base + CPU_MODE,
3684 tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
3685 } else {
3686 /* Subtract additional main header for fragmented firmware and
3687 * advance to the first fragment
3688 */
3689 total_len -= TG3_FW_HDR_LEN;
3690 fw_hdr++;
3691 }
77997ea3 3692
31f11a95
NS
3693 do {
3694 u32 *fw_data = (u32 *)(fw_hdr + 1);
3695 for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
3696 write_op(tp, cpu_scratch_base +
3697 (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
3698 (i * sizeof(u32)),
3699 be32_to_cpu(fw_data[i]));
3700
3701 total_len -= be32_to_cpu(fw_hdr->len);
3702
3703 /* Advance to next fragment */
3704 fw_hdr = (struct tg3_firmware_hdr *)
3705 ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
3706 } while (total_len > 0);
997b4f13
MC
3707
3708 err = 0;
3709
3710out:
3711 return err;
3712}
3713
f4bffb28
NS
3714/* tp->lock is held. */
3715static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
3716{
3717 int i;
3718 const int iters = 5;
3719
3720 tw32(cpu_base + CPU_STATE, 0xffffffff);
3721 tw32_f(cpu_base + CPU_PC, pc);
3722
3723 for (i = 0; i < iters; i++) {
3724 if (tr32(cpu_base + CPU_PC) == pc)
3725 break;
3726 tw32(cpu_base + CPU_STATE, 0xffffffff);
3727 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3728 tw32_f(cpu_base + CPU_PC, pc);
3729 udelay(1000);
3730 }
3731
3732 return (i == iters) ? -EBUSY : 0;
3733}
3734
997b4f13
MC
3735/* tp->lock is held. */
3736static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3737{
77997ea3 3738 const struct tg3_firmware_hdr *fw_hdr;
f4bffb28 3739 int err;
997b4f13 3740
77997ea3 3741 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3742
3743 /* Firmware blob starts with version numbers, followed by
3744 start address and length. We are setting complete length.
3745 length = end_address_of_bss - start_address_of_text.
3746 Remainder is the blob to be loaded contiguously
3747 from start address. */
3748
997b4f13
MC
3749 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3750 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
77997ea3 3751 fw_hdr);
997b4f13
MC
3752 if (err)
3753 return err;
3754
3755 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3756 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
77997ea3 3757 fw_hdr);
997b4f13
MC
3758 if (err)
3759 return err;
3760
3761 /* Now startup only the RX cpu. */
77997ea3
NS
3762 err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
3763 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3764 if (err) {
997b4f13
MC
3765 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3766 "should be %08x\n", __func__,
77997ea3
NS
3767 tr32(RX_CPU_BASE + CPU_PC),
3768 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3769 return -ENODEV;
3770 }
837c45bb
NS
3771
3772 tg3_rxcpu_resume(tp);
997b4f13
MC
3773
3774 return 0;
3775}
3776
c4dab506
NS
3777static int tg3_validate_rxcpu_state(struct tg3 *tp)
3778{
3779 const int iters = 1000;
3780 int i;
3781 u32 val;
3782
3783 /* Wait for boot code to complete initialization and enter service
3784 * loop. It is then safe to download service patches
3785 */
3786 for (i = 0; i < iters; i++) {
3787 if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
3788 break;
3789
3790 udelay(10);
3791 }
3792
3793 if (i == iters) {
3794 netdev_err(tp->dev, "Boot code not ready for service patches\n");
3795 return -EBUSY;
3796 }
3797
3798 val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
3799 if (val & 0xff) {
3800 netdev_warn(tp->dev,
3801 "Other patches exist. Not downloading EEE patch\n");
3802 return -EEXIST;
3803 }
3804
3805 return 0;
3806}
3807
3808/* tp->lock is held. */
3809static void tg3_load_57766_firmware(struct tg3 *tp)
3810{
3811 struct tg3_firmware_hdr *fw_hdr;
3812
3813 if (!tg3_flag(tp, NO_NVRAM))
3814 return;
3815
3816 if (tg3_validate_rxcpu_state(tp))
3817 return;
3818
3819 if (!tp->fw)
3820 return;
3821
3822 /* This firmware blob has a different format than older firmware
3823 * releases as given below. The main difference is we have fragmented
3824 * data to be written to non-contiguous locations.
3825 *
3826 * In the beginning we have a firmware header identical to other
3827 * firmware which consists of version, base addr and length. The length
3828 * here is unused and set to 0xffffffff.
3829 *
3830 * This is followed by a series of firmware fragments which are
3831 * individually identical to previous firmware. i.e. they have the
3832 * firmware header and followed by data for that fragment. The version
3833 * field of the individual fragment header is unused.
3834 */
3835
3836 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3837 if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
3838 return;
3839
3840 if (tg3_rxcpu_pause(tp))
3841 return;
3842
3843 /* tg3_load_firmware_cpu() will always succeed for the 57766 */
3844 tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
3845
3846 tg3_rxcpu_resume(tp);
3847}
3848
997b4f13
MC
3849/* tp->lock is held. */
3850static int tg3_load_tso_firmware(struct tg3 *tp)
3851{
77997ea3 3852 const struct tg3_firmware_hdr *fw_hdr;
997b4f13 3853 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
f4bffb28 3854 int err;
997b4f13 3855
1caf13eb 3856 if (!tg3_flag(tp, FW_TSO))
997b4f13
MC
3857 return 0;
3858
77997ea3 3859 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3860
3861 /* Firmware blob starts with version numbers, followed by
3862 start address and length. We are setting complete length.
3863 length = end_address_of_bss - start_address_of_text.
3864 Remainder is the blob to be loaded contiguously
3865 from start address. */
3866
997b4f13 3867 cpu_scratch_size = tp->fw_len;
997b4f13 3868
4153577a 3869 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
997b4f13
MC
3870 cpu_base = RX_CPU_BASE;
3871 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3872 } else {
3873 cpu_base = TX_CPU_BASE;
3874 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3875 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3876 }
3877
3878 err = tg3_load_firmware_cpu(tp, cpu_base,
3879 cpu_scratch_base, cpu_scratch_size,
77997ea3 3880 fw_hdr);
997b4f13
MC
3881 if (err)
3882 return err;
3883
3884 /* Now startup the cpu. */
77997ea3
NS
3885 err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
3886 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3887 if (err) {
997b4f13
MC
3888 netdev_err(tp->dev,
3889 "%s fails to set CPU PC, is %08x should be %08x\n",
77997ea3
NS
3890 __func__, tr32(cpu_base + CPU_PC),
3891 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3892 return -ENODEV;
3893 }
837c45bb
NS
3894
3895 tg3_resume_cpu(tp, cpu_base);
997b4f13
MC
3896 return 0;
3897}
3898
3899
3f007891 3900/* tp->lock is held. */
953c96e0 3901static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
3f007891
MC
3902{
3903 u32 addr_high, addr_low;
3904 int i;
3905
3906 addr_high = ((tp->dev->dev_addr[0] << 8) |
3907 tp->dev->dev_addr[1]);
3908 addr_low = ((tp->dev->dev_addr[2] << 24) |
3909 (tp->dev->dev_addr[3] << 16) |
3910 (tp->dev->dev_addr[4] << 8) |
3911 (tp->dev->dev_addr[5] << 0));
3912 for (i = 0; i < 4; i++) {
3913 if (i == 1 && skip_mac_1)
3914 continue;
3915 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3916 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3917 }
3918
4153577a
JP
3919 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3920 tg3_asic_rev(tp) == ASIC_REV_5704) {
3f007891
MC
3921 for (i = 0; i < 12; i++) {
3922 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3923 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3924 }
3925 }
3926
3927 addr_high = (tp->dev->dev_addr[0] +
3928 tp->dev->dev_addr[1] +
3929 tp->dev->dev_addr[2] +
3930 tp->dev->dev_addr[3] +
3931 tp->dev->dev_addr[4] +
3932 tp->dev->dev_addr[5]) &
3933 TX_BACKOFF_SEED_MASK;
3934 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3935}
3936
c866b7ea 3937static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3938{
c866b7ea
RW
3939 /*
3940 * Make sure register accesses (indirect or otherwise) will function
3941 * correctly.
1da177e4
LT
3942 */
3943 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3944 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3945}
1da177e4 3946
c866b7ea
RW
3947static int tg3_power_up(struct tg3 *tp)
3948{
bed9829f 3949 int err;
8c6bda1a 3950
bed9829f 3951 tg3_enable_register_access(tp);
1da177e4 3952
bed9829f
MC
3953 err = pci_set_power_state(tp->pdev, PCI_D0);
3954 if (!err) {
3955 /* Switch out of Vaux if it is a NIC */
3956 tg3_pwrsrc_switch_to_vmain(tp);
3957 } else {
3958 netdev_err(tp->dev, "Transition to D0 failed\n");
3959 }
1da177e4 3960
bed9829f 3961 return err;
c866b7ea 3962}
1da177e4 3963
953c96e0 3964static int tg3_setup_phy(struct tg3 *, bool);
4b409522 3965
c866b7ea
RW
3966static int tg3_power_down_prepare(struct tg3 *tp)
3967{
3968 u32 misc_host_ctrl;
3969 bool device_should_wake, do_low_power;
3970
3971 tg3_enable_register_access(tp);
5e7dfd0f
MC
3972
3973 /* Restore the CLKREQ setting. */
0f49bfbd
JL
3974 if (tg3_flag(tp, CLKREQ_BUG))
3975 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
3976 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 3977
1da177e4
LT
3978 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3979 tw32(TG3PCI_MISC_HOST_CTRL,
3980 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3981
c866b7ea 3982 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3983 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3984
63c3a66f 3985 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3986 do_low_power = false;
f07e9af3 3987 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3988 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3989 struct phy_device *phydev;
0a459aac 3990 u32 phyid, advertising;
b02fd9e3 3991
3f0e3ad7 3992 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3993
80096068 3994 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 3995
c6700ce2
MC
3996 tp->link_config.speed = phydev->speed;
3997 tp->link_config.duplex = phydev->duplex;
3998 tp->link_config.autoneg = phydev->autoneg;
3999 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
4000
4001 advertising = ADVERTISED_TP |
4002 ADVERTISED_Pause |
4003 ADVERTISED_Autoneg |
4004 ADVERTISED_10baseT_Half;
4005
63c3a66f
JP
4006 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
4007 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
4008 advertising |=
4009 ADVERTISED_100baseT_Half |
4010 ADVERTISED_100baseT_Full |
4011 ADVERTISED_10baseT_Full;
4012 else
4013 advertising |= ADVERTISED_10baseT_Full;
4014 }
4015
4016 phydev->advertising = advertising;
4017
4018 phy_start_aneg(phydev);
0a459aac
MC
4019
4020 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
4021 if (phyid != PHY_ID_BCMAC131) {
4022 phyid &= PHY_BCM_OUI_MASK;
4023 if (phyid == PHY_BCM_OUI_1 ||
4024 phyid == PHY_BCM_OUI_2 ||
4025 phyid == PHY_BCM_OUI_3)
0a459aac
MC
4026 do_low_power = true;
4027 }
b02fd9e3 4028 }
dd477003 4029 } else {
2023276e 4030 do_low_power = true;
0a459aac 4031
c6700ce2 4032 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 4033 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 4034
2855b9fe 4035 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
953c96e0 4036 tg3_setup_phy(tp, false);
1da177e4
LT
4037 }
4038
4153577a 4039 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
4040 u32 val;
4041
4042 val = tr32(GRC_VCPU_EXT_CTRL);
4043 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 4044 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
4045 int i;
4046 u32 val;
4047
4048 for (i = 0; i < 200; i++) {
4049 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
4050 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
4051 break;
4052 msleep(1);
4053 }
4054 }
63c3a66f 4055 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
4056 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
4057 WOL_DRV_STATE_SHUTDOWN |
4058 WOL_DRV_WOL |
4059 WOL_SET_MAGIC_PKT);
6921d201 4060
05ac4cb7 4061 if (device_should_wake) {
1da177e4
LT
4062 u32 mac_mode;
4063
f07e9af3 4064 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
4065 if (do_low_power &&
4066 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
4067 tg3_phy_auxctl_write(tp,
4068 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
4069 MII_TG3_AUXCTL_PCTL_WOL_EN |
4070 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
4071 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
4072 udelay(40);
4073 }
1da177e4 4074
f07e9af3 4075 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1 4076 mac_mode = MAC_MODE_PORT_MODE_GMII;
942d1af0
NS
4077 else if (tp->phy_flags &
4078 TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
4079 if (tp->link_config.active_speed == SPEED_1000)
4080 mac_mode = MAC_MODE_PORT_MODE_GMII;
4081 else
4082 mac_mode = MAC_MODE_PORT_MODE_MII;
4083 } else
3f7045c1 4084 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 4085
e8f3f6ca 4086 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
4153577a 4087 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
63c3a66f 4088 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
4089 SPEED_100 : SPEED_10;
4090 if (tg3_5700_link_polarity(tp, speed))
4091 mac_mode |= MAC_MODE_LINK_POLARITY;
4092 else
4093 mac_mode &= ~MAC_MODE_LINK_POLARITY;
4094 }
1da177e4
LT
4095 } else {
4096 mac_mode = MAC_MODE_PORT_MODE_TBI;
4097 }
4098
63c3a66f 4099 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
4100 tw32(MAC_LED_CTRL, tp->led_ctrl);
4101
05ac4cb7 4102 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
4103 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
4104 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 4105 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 4106
63c3a66f 4107 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
4108 mac_mode |= MAC_MODE_APE_TX_EN |
4109 MAC_MODE_APE_RX_EN |
4110 MAC_MODE_TDE_ENABLE;
3bda1258 4111
1da177e4
LT
4112 tw32_f(MAC_MODE, mac_mode);
4113 udelay(100);
4114
4115 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
4116 udelay(10);
4117 }
4118
63c3a66f 4119 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
4153577a
JP
4120 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4121 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
4122 u32 base_val;
4123
4124 base_val = tp->pci_clock_ctrl;
4125 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
4126 CLOCK_CTRL_TXCLK_DISABLE);
4127
b401e9e2
MC
4128 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
4129 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
4130 } else if (tg3_flag(tp, 5780_CLASS) ||
4131 tg3_flag(tp, CPMU_PRESENT) ||
4153577a 4132 tg3_asic_rev(tp) == ASIC_REV_5906) {
4cf78e4f 4133 /* do nothing */
63c3a66f 4134 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
4135 u32 newbits1, newbits2;
4136
4153577a
JP
4137 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4138 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4139 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
4140 CLOCK_CTRL_TXCLK_DISABLE |
4141 CLOCK_CTRL_ALTCLK);
4142 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 4143 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4144 newbits1 = CLOCK_CTRL_625_CORE;
4145 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
4146 } else {
4147 newbits1 = CLOCK_CTRL_ALTCLK;
4148 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4149 }
4150
b401e9e2
MC
4151 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
4152 40);
1da177e4 4153
b401e9e2
MC
4154 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
4155 40);
1da177e4 4156
63c3a66f 4157 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4158 u32 newbits3;
4159
4153577a
JP
4160 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4161 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4162 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
4163 CLOCK_CTRL_TXCLK_DISABLE |
4164 CLOCK_CTRL_44MHZ_CORE);
4165 } else {
4166 newbits3 = CLOCK_CTRL_44MHZ_CORE;
4167 }
4168
b401e9e2
MC
4169 tw32_wait_f(TG3PCI_CLOCK_CTRL,
4170 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
4171 }
4172 }
4173
63c3a66f 4174 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 4175 tg3_power_down_phy(tp, do_low_power);
6921d201 4176
cd0d7228 4177 tg3_frob_aux_power(tp, true);
1da177e4
LT
4178
4179 /* Workaround for unstable PLL clock */
7e6c63f0 4180 if ((!tg3_flag(tp, IS_SSB_CORE)) &&
4153577a
JP
4181 ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
4182 (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
1da177e4
LT
4183 u32 val = tr32(0x7d00);
4184
4185 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
4186 tw32(0x7d00, val);
63c3a66f 4187 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
4188 int err;
4189
4190 err = tg3_nvram_lock(tp);
1da177e4 4191 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
4192 if (!err)
4193 tg3_nvram_unlock(tp);
6921d201 4194 }
1da177e4
LT
4195 }
4196
bbadf503
MC
4197 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
4198
2e460fc0
NS
4199 tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
4200
c866b7ea
RW
4201 return 0;
4202}
12dac075 4203
c866b7ea
RW
4204static void tg3_power_down(struct tg3 *tp)
4205{
4206 tg3_power_down_prepare(tp);
1da177e4 4207
63c3a66f 4208 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 4209 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
4210}
4211
1da177e4
LT
4212static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
4213{
4214 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
4215 case MII_TG3_AUX_STAT_10HALF:
4216 *speed = SPEED_10;
4217 *duplex = DUPLEX_HALF;
4218 break;
4219
4220 case MII_TG3_AUX_STAT_10FULL:
4221 *speed = SPEED_10;
4222 *duplex = DUPLEX_FULL;
4223 break;
4224
4225 case MII_TG3_AUX_STAT_100HALF:
4226 *speed = SPEED_100;
4227 *duplex = DUPLEX_HALF;
4228 break;
4229
4230 case MII_TG3_AUX_STAT_100FULL:
4231 *speed = SPEED_100;
4232 *duplex = DUPLEX_FULL;
4233 break;
4234
4235 case MII_TG3_AUX_STAT_1000HALF:
4236 *speed = SPEED_1000;
4237 *duplex = DUPLEX_HALF;
4238 break;
4239
4240 case MII_TG3_AUX_STAT_1000FULL:
4241 *speed = SPEED_1000;
4242 *duplex = DUPLEX_FULL;
4243 break;
4244
4245 default:
f07e9af3 4246 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
4247 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4248 SPEED_10;
4249 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4250 DUPLEX_HALF;
4251 break;
4252 }
e740522e
MC
4253 *speed = SPEED_UNKNOWN;
4254 *duplex = DUPLEX_UNKNOWN;
1da177e4 4255 break;
855e1111 4256 }
1da177e4
LT
4257}
4258
42b64a45 4259static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 4260{
42b64a45
MC
4261 int err = 0;
4262 u32 val, new_adv;
1da177e4 4263
42b64a45 4264 new_adv = ADVERTISE_CSMA;
202ff1c2 4265 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 4266 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 4267
42b64a45
MC
4268 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4269 if (err)
4270 goto done;
ba4d07a8 4271
4f272096
MC
4272 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4273 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 4274
4153577a
JP
4275 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4276 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
4f272096 4277 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 4278
4f272096
MC
4279 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4280 if (err)
4281 goto done;
4282 }
1da177e4 4283
42b64a45
MC
4284 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4285 goto done;
52b02d04 4286
42b64a45
MC
4287 tw32(TG3_CPMU_EEE_MODE,
4288 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 4289
daf3ec68 4290 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
42b64a45
MC
4291 if (!err) {
4292 u32 err2;
52b02d04 4293
b715ce94
MC
4294 val = 0;
4295 /* Advertise 100-BaseTX EEE ability */
4296 if (advertise & ADVERTISED_100baseT_Full)
4297 val |= MDIO_AN_EEE_ADV_100TX;
4298 /* Advertise 1000-BaseT EEE ability */
4299 if (advertise & ADVERTISED_1000baseT_Full)
4300 val |= MDIO_AN_EEE_ADV_1000T;
9e2ecbeb
NS
4301
4302 if (!tp->eee.eee_enabled) {
4303 val = 0;
4304 tp->eee.advertised = 0;
4305 } else {
4306 tp->eee.advertised = advertise &
4307 (ADVERTISED_100baseT_Full |
4308 ADVERTISED_1000baseT_Full);
4309 }
4310
b715ce94
MC
4311 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4312 if (err)
4313 val = 0;
4314
4153577a 4315 switch (tg3_asic_rev(tp)) {
21a00ab2
MC
4316 case ASIC_REV_5717:
4317 case ASIC_REV_57765:
55086ad9 4318 case ASIC_REV_57766:
21a00ab2 4319 case ASIC_REV_5719:
b715ce94
MC
4320 /* If we advertised any eee advertisements above... */
4321 if (val)
4322 val = MII_TG3_DSP_TAP26_ALNOKO |
4323 MII_TG3_DSP_TAP26_RMRXSTO |
4324 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 4325 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
4326 /* Fall through */
4327 case ASIC_REV_5720:
c65a17f4 4328 case ASIC_REV_5762:
be671947
MC
4329 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4330 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4331 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 4332 }
52b02d04 4333
daf3ec68 4334 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
42b64a45
MC
4335 if (!err)
4336 err = err2;
4337 }
4338
4339done:
4340 return err;
4341}
4342
4343static void tg3_phy_copper_begin(struct tg3 *tp)
4344{
d13ba512
MC
4345 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4346 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4347 u32 adv, fc;
4348
942d1af0
NS
4349 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4350 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
d13ba512
MC
4351 adv = ADVERTISED_10baseT_Half |
4352 ADVERTISED_10baseT_Full;
4353 if (tg3_flag(tp, WOL_SPEED_100MB))
4354 adv |= ADVERTISED_100baseT_Half |
4355 ADVERTISED_100baseT_Full;
942d1af0
NS
4356 if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK)
4357 adv |= ADVERTISED_1000baseT_Half |
4358 ADVERTISED_1000baseT_Full;
d13ba512
MC
4359
4360 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 4361 } else {
d13ba512
MC
4362 adv = tp->link_config.advertising;
4363 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4364 adv &= ~(ADVERTISED_1000baseT_Half |
4365 ADVERTISED_1000baseT_Full);
4366
4367 fc = tp->link_config.flowctrl;
52b02d04 4368 }
52b02d04 4369
d13ba512 4370 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 4371
942d1af0
NS
4372 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4373 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
4374 /* Normally during power down we want to autonegotiate
4375 * the lowest possible speed for WOL. However, to avoid
4376 * link flap, we leave it untouched.
4377 */
4378 return;
4379 }
4380
d13ba512
MC
4381 tg3_writephy(tp, MII_BMCR,
4382 BMCR_ANENABLE | BMCR_ANRESTART);
4383 } else {
4384 int i;
1da177e4
LT
4385 u32 bmcr, orig_bmcr;
4386
4387 tp->link_config.active_speed = tp->link_config.speed;
4388 tp->link_config.active_duplex = tp->link_config.duplex;
4389
7c6cdead
NS
4390 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
4391 /* With autoneg disabled, 5715 only links up when the
4392 * advertisement register has the configured speed
4393 * enabled.
4394 */
4395 tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
4396 }
4397
1da177e4
LT
4398 bmcr = 0;
4399 switch (tp->link_config.speed) {
4400 default:
4401 case SPEED_10:
4402 break;
4403
4404 case SPEED_100:
4405 bmcr |= BMCR_SPEED100;
4406 break;
4407
4408 case SPEED_1000:
221c5637 4409 bmcr |= BMCR_SPEED1000;
1da177e4 4410 break;
855e1111 4411 }
1da177e4
LT
4412
4413 if (tp->link_config.duplex == DUPLEX_FULL)
4414 bmcr |= BMCR_FULLDPLX;
4415
4416 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4417 (bmcr != orig_bmcr)) {
4418 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4419 for (i = 0; i < 1500; i++) {
4420 u32 tmp;
4421
4422 udelay(10);
4423 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4424 tg3_readphy(tp, MII_BMSR, &tmp))
4425 continue;
4426 if (!(tmp & BMSR_LSTATUS)) {
4427 udelay(40);
4428 break;
4429 }
4430 }
4431 tg3_writephy(tp, MII_BMCR, bmcr);
4432 udelay(40);
4433 }
1da177e4
LT
4434 }
4435}
4436
fdad8de4
NS
4437static int tg3_phy_pull_config(struct tg3 *tp)
4438{
4439 int err;
4440 u32 val;
4441
4442 err = tg3_readphy(tp, MII_BMCR, &val);
4443 if (err)
4444 goto done;
4445
4446 if (!(val & BMCR_ANENABLE)) {
4447 tp->link_config.autoneg = AUTONEG_DISABLE;
4448 tp->link_config.advertising = 0;
4449 tg3_flag_clear(tp, PAUSE_AUTONEG);
4450
4451 err = -EIO;
4452
4453 switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
4454 case 0:
4455 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4456 goto done;
4457
4458 tp->link_config.speed = SPEED_10;
4459 break;
4460 case BMCR_SPEED100:
4461 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4462 goto done;
4463
4464 tp->link_config.speed = SPEED_100;
4465 break;
4466 case BMCR_SPEED1000:
4467 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4468 tp->link_config.speed = SPEED_1000;
4469 break;
4470 }
4471 /* Fall through */
4472 default:
4473 goto done;
4474 }
4475
4476 if (val & BMCR_FULLDPLX)
4477 tp->link_config.duplex = DUPLEX_FULL;
4478 else
4479 tp->link_config.duplex = DUPLEX_HALF;
4480
4481 tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
4482
4483 err = 0;
4484 goto done;
4485 }
4486
4487 tp->link_config.autoneg = AUTONEG_ENABLE;
4488 tp->link_config.advertising = ADVERTISED_Autoneg;
4489 tg3_flag_set(tp, PAUSE_AUTONEG);
4490
4491 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4492 u32 adv;
4493
4494 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4495 if (err)
4496 goto done;
4497
4498 adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
4499 tp->link_config.advertising |= adv | ADVERTISED_TP;
4500
4501 tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
4502 } else {
4503 tp->link_config.advertising |= ADVERTISED_FIBRE;
4504 }
4505
4506 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4507 u32 adv;
4508
4509 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4510 err = tg3_readphy(tp, MII_CTRL1000, &val);
4511 if (err)
4512 goto done;
4513
4514 adv = mii_ctrl1000_to_ethtool_adv_t(val);
4515 } else {
4516 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4517 if (err)
4518 goto done;
4519
4520 adv = tg3_decode_flowctrl_1000X(val);
4521 tp->link_config.flowctrl = adv;
4522
4523 val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
4524 adv = mii_adv_to_ethtool_adv_x(val);
4525 }
4526
4527 tp->link_config.advertising |= adv;
4528 }
4529
4530done:
4531 return err;
4532}
4533
1da177e4
LT
4534static int tg3_init_5401phy_dsp(struct tg3 *tp)
4535{
4536 int err;
4537
4538 /* Turn off tap power management. */
4539 /* Set Extended packet length bit */
b4bd2929 4540 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 4541
6ee7c0a0
MC
4542 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4543 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4544 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4545 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4546 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
4547
4548 udelay(40);
4549
4550 return err;
4551}
4552
ed1ff5c3
NS
4553static bool tg3_phy_eee_config_ok(struct tg3 *tp)
4554{
5b6c273a 4555 struct ethtool_eee eee;
ed1ff5c3
NS
4556
4557 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4558 return true;
4559
5b6c273a 4560 tg3_eee_pull_config(tp, &eee);
ed1ff5c3 4561
5b6c273a
NS
4562 if (tp->eee.eee_enabled) {
4563 if (tp->eee.advertised != eee.advertised ||
4564 tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
4565 tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
4566 return false;
4567 } else {
4568 /* EEE is disabled but we're advertising */
4569 if (eee.advertised)
4570 return false;
4571 }
ed1ff5c3
NS
4572
4573 return true;
4574}
4575
e2bf73e7 4576static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4577{
e2bf73e7 4578 u32 advmsk, tgtadv, advertising;
3600d918 4579
e2bf73e7
MC
4580 advertising = tp->link_config.advertising;
4581 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4582
e2bf73e7
MC
4583 advmsk = ADVERTISE_ALL;
4584 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4585 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4586 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4587 }
1da177e4 4588
e2bf73e7
MC
4589 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4590 return false;
4591
4592 if ((*lcladv & advmsk) != tgtadv)
4593 return false;
b99d2a57 4594
f07e9af3 4595 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4596 u32 tg3_ctrl;
4597
e2bf73e7 4598 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4599
221c5637 4600 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4601 return false;
1da177e4 4602
3198e07f 4603 if (tgtadv &&
4153577a
JP
4604 (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4605 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
3198e07f
MC
4606 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4607 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4608 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4609 } else {
4610 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4611 }
4612
e2bf73e7
MC
4613 if (tg3_ctrl != tgtadv)
4614 return false;
ef167e27
MC
4615 }
4616
e2bf73e7 4617 return true;
ef167e27
MC
4618}
4619
859edb26
MC
4620static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4621{
4622 u32 lpeth = 0;
4623
4624 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4625 u32 val;
4626
4627 if (tg3_readphy(tp, MII_STAT1000, &val))
4628 return false;
4629
4630 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4631 }
4632
4633 if (tg3_readphy(tp, MII_LPA, rmtadv))
4634 return false;
4635
4636 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4637 tp->link_config.rmt_adv = lpeth;
4638
4639 return true;
4640}
4641
953c96e0 4642static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
f4a46d1f
NNS
4643{
4644 if (curr_link_up != tp->link_up) {
4645 if (curr_link_up) {
84421b99 4646 netif_carrier_on(tp->dev);
f4a46d1f 4647 } else {
84421b99 4648 netif_carrier_off(tp->dev);
f4a46d1f
NNS
4649 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4650 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4651 }
4652
4653 tg3_link_report(tp);
4654 return true;
4655 }
4656
4657 return false;
4658}
4659
3310e248
MC
4660static void tg3_clear_mac_status(struct tg3 *tp)
4661{
4662 tw32(MAC_EVENT, 0);
4663
4664 tw32_f(MAC_STATUS,
4665 MAC_STATUS_SYNC_CHANGED |
4666 MAC_STATUS_CFG_CHANGED |
4667 MAC_STATUS_MI_COMPLETION |
4668 MAC_STATUS_LNKSTATE_CHANGED);
4669 udelay(40);
4670}
4671
9e2ecbeb
NS
4672static void tg3_setup_eee(struct tg3 *tp)
4673{
4674 u32 val;
4675
4676 val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
4677 TG3_CPMU_EEE_LNKIDL_UART_IDL;
4678 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
4679 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
4680
4681 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
4682
4683 tw32_f(TG3_CPMU_EEE_CTRL,
4684 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
4685
4686 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
4687 (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
4688 TG3_CPMU_EEEMD_LPI_IN_RX |
4689 TG3_CPMU_EEEMD_EEE_ENABLE;
4690
4691 if (tg3_asic_rev(tp) != ASIC_REV_5717)
4692 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
4693
4694 if (tg3_flag(tp, ENABLE_APE))
4695 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
4696
4697 tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
4698
4699 tw32_f(TG3_CPMU_EEE_DBTMR1,
4700 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
4701 (tp->eee.tx_lpi_timer & 0xffff));
4702
4703 tw32_f(TG3_CPMU_EEE_DBTMR2,
4704 TG3_CPMU_DBTMR2_APE_TX_2047US |
4705 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
4706}
4707
953c96e0 4708static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
1da177e4 4709{
953c96e0 4710 bool current_link_up;
f833c4c1 4711 u32 bmsr, val;
ef167e27 4712 u32 lcl_adv, rmt_adv;
1da177e4
LT
4713 u16 current_speed;
4714 u8 current_duplex;
4715 int i, err;
4716
3310e248 4717 tg3_clear_mac_status(tp);
1da177e4 4718
8ef21428
MC
4719 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4720 tw32_f(MAC_MI_MODE,
4721 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4722 udelay(80);
4723 }
1da177e4 4724
b4bd2929 4725 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4726
4727 /* Some third-party PHYs need to be reset on link going
4728 * down.
4729 */
4153577a
JP
4730 if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4731 tg3_asic_rev(tp) == ASIC_REV_5704 ||
4732 tg3_asic_rev(tp) == ASIC_REV_5705) &&
f4a46d1f 4733 tp->link_up) {
1da177e4
LT
4734 tg3_readphy(tp, MII_BMSR, &bmsr);
4735 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4736 !(bmsr & BMSR_LSTATUS))
953c96e0 4737 force_reset = true;
1da177e4
LT
4738 }
4739 if (force_reset)
4740 tg3_phy_reset(tp);
4741
79eb6904 4742 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4743 tg3_readphy(tp, MII_BMSR, &bmsr);
4744 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4745 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4746 bmsr = 0;
4747
4748 if (!(bmsr & BMSR_LSTATUS)) {
4749 err = tg3_init_5401phy_dsp(tp);
4750 if (err)
4751 return err;
4752
4753 tg3_readphy(tp, MII_BMSR, &bmsr);
4754 for (i = 0; i < 1000; i++) {
4755 udelay(10);
4756 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4757 (bmsr & BMSR_LSTATUS)) {
4758 udelay(40);
4759 break;
4760 }
4761 }
4762
79eb6904
MC
4763 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4764 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4765 !(bmsr & BMSR_LSTATUS) &&
4766 tp->link_config.active_speed == SPEED_1000) {
4767 err = tg3_phy_reset(tp);
4768 if (!err)
4769 err = tg3_init_5401phy_dsp(tp);
4770 if (err)
4771 return err;
4772 }
4773 }
4153577a
JP
4774 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4775 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
1da177e4
LT
4776 /* 5701 {A0,B0} CRC bug workaround */
4777 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4778 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4779 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4780 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4781 }
4782
4783 /* Clear pending interrupts... */
f833c4c1
MC
4784 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4785 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4786
f07e9af3 4787 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4788 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4789 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4790 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4791
4153577a
JP
4792 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4793 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4794 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4795 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4796 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4797 else
4798 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4799 }
4800
953c96e0 4801 current_link_up = false;
e740522e
MC
4802 current_speed = SPEED_UNKNOWN;
4803 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4804 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4805 tp->link_config.rmt_adv = 0;
1da177e4 4806
f07e9af3 4807 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4808 err = tg3_phy_auxctl_read(tp,
4809 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4810 &val);
4811 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4812 tg3_phy_auxctl_write(tp,
4813 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4814 val | (1 << 10));
1da177e4
LT
4815 goto relink;
4816 }
4817 }
4818
4819 bmsr = 0;
4820 for (i = 0; i < 100; i++) {
4821 tg3_readphy(tp, MII_BMSR, &bmsr);
4822 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4823 (bmsr & BMSR_LSTATUS))
4824 break;
4825 udelay(40);
4826 }
4827
4828 if (bmsr & BMSR_LSTATUS) {
4829 u32 aux_stat, bmcr;
4830
4831 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4832 for (i = 0; i < 2000; i++) {
4833 udelay(10);
4834 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4835 aux_stat)
4836 break;
4837 }
4838
4839 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4840 &current_speed,
4841 &current_duplex);
4842
4843 bmcr = 0;
4844 for (i = 0; i < 200; i++) {
4845 tg3_readphy(tp, MII_BMCR, &bmcr);
4846 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4847 continue;
4848 if (bmcr && bmcr != 0x7fff)
4849 break;
4850 udelay(10);
4851 }
4852
ef167e27
MC
4853 lcl_adv = 0;
4854 rmt_adv = 0;
1da177e4 4855
ef167e27
MC
4856 tp->link_config.active_speed = current_speed;
4857 tp->link_config.active_duplex = current_duplex;
4858
4859 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
ed1ff5c3
NS
4860 bool eee_config_ok = tg3_phy_eee_config_ok(tp);
4861
ef167e27 4862 if ((bmcr & BMCR_ANENABLE) &&
ed1ff5c3 4863 eee_config_ok &&
e2bf73e7 4864 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4865 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
953c96e0 4866 current_link_up = true;
ed1ff5c3
NS
4867
4868 /* EEE settings changes take effect only after a phy
4869 * reset. If we have skipped a reset due to Link Flap
4870 * Avoidance being enabled, do it now.
4871 */
4872 if (!eee_config_ok &&
4873 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
5b6c273a
NS
4874 !force_reset) {
4875 tg3_setup_eee(tp);
ed1ff5c3 4876 tg3_phy_reset(tp);
5b6c273a 4877 }
1da177e4
LT
4878 } else {
4879 if (!(bmcr & BMCR_ANENABLE) &&
4880 tp->link_config.speed == current_speed &&
f0fcd7a9 4881 tp->link_config.duplex == current_duplex) {
953c96e0 4882 current_link_up = true;
1da177e4
LT
4883 }
4884 }
4885
953c96e0 4886 if (current_link_up &&
e348c5e7
MC
4887 tp->link_config.active_duplex == DUPLEX_FULL) {
4888 u32 reg, bit;
4889
4890 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4891 reg = MII_TG3_FET_GEN_STAT;
4892 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4893 } else {
4894 reg = MII_TG3_EXT_STAT;
4895 bit = MII_TG3_EXT_STAT_MDIX;
4896 }
4897
4898 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4899 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4900
ef167e27 4901 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4902 }
1da177e4
LT
4903 }
4904
1da177e4 4905relink:
953c96e0 4906 if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4907 tg3_phy_copper_begin(tp);
4908
7e6c63f0 4909 if (tg3_flag(tp, ROBOSWITCH)) {
953c96e0 4910 current_link_up = true;
7e6c63f0
HM
4911 /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4912 current_speed = SPEED_1000;
4913 current_duplex = DUPLEX_FULL;
4914 tp->link_config.active_speed = current_speed;
4915 tp->link_config.active_duplex = current_duplex;
4916 }
4917
f833c4c1 4918 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4919 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4920 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
953c96e0 4921 current_link_up = true;
1da177e4
LT
4922 }
4923
4924 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
953c96e0 4925 if (current_link_up) {
1da177e4
LT
4926 if (tp->link_config.active_speed == SPEED_100 ||
4927 tp->link_config.active_speed == SPEED_10)
4928 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4929 else
4930 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4931 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4932 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4933 else
1da177e4
LT
4934 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4935
7e6c63f0
HM
4936 /* In order for the 5750 core in BCM4785 chip to work properly
4937 * in RGMII mode, the Led Control Register must be set up.
4938 */
4939 if (tg3_flag(tp, RGMII_MODE)) {
4940 u32 led_ctrl = tr32(MAC_LED_CTRL);
4941 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
4942
4943 if (tp->link_config.active_speed == SPEED_10)
4944 led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
4945 else if (tp->link_config.active_speed == SPEED_100)
4946 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4947 LED_CTRL_100MBPS_ON);
4948 else if (tp->link_config.active_speed == SPEED_1000)
4949 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4950 LED_CTRL_1000MBPS_ON);
4951
4952 tw32(MAC_LED_CTRL, led_ctrl);
4953 udelay(40);
4954 }
4955
1da177e4
LT
4956 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4957 if (tp->link_config.active_duplex == DUPLEX_HALF)
4958 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4959
4153577a 4960 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
953c96e0 4961 if (current_link_up &&
e8f3f6ca 4962 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4963 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4964 else
4965 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4966 }
4967
4968 /* ??? Without this setting Netgear GA302T PHY does not
4969 * ??? send/receive packets...
4970 */
79eb6904 4971 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
4153577a 4972 tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
1da177e4
LT
4973 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4974 tw32_f(MAC_MI_MODE, tp->mi_mode);
4975 udelay(80);
4976 }
4977
4978 tw32_f(MAC_MODE, tp->mac_mode);
4979 udelay(40);
4980
52b02d04
MC
4981 tg3_phy_eee_adjust(tp, current_link_up);
4982
63c3a66f 4983 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4984 /* Polled via timer. */
4985 tw32_f(MAC_EVENT, 0);
4986 } else {
4987 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4988 }
4989 udelay(40);
4990
4153577a 4991 if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
953c96e0 4992 current_link_up &&
1da177e4 4993 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4994 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4995 udelay(120);
4996 tw32_f(MAC_STATUS,
4997 (MAC_STATUS_SYNC_CHANGED |
4998 MAC_STATUS_CFG_CHANGED));
4999 udelay(40);
5000 tg3_write_mem(tp,
5001 NIC_SRAM_FIRMWARE_MBOX,
5002 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
5003 }
5004
5e7dfd0f 5005 /* Prevent send BD corruption. */
63c3a66f 5006 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
5007 if (tp->link_config.active_speed == SPEED_100 ||
5008 tp->link_config.active_speed == SPEED_10)
0f49bfbd
JL
5009 pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
5010 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 5011 else
0f49bfbd
JL
5012 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
5013 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f
MC
5014 }
5015
f4a46d1f 5016 tg3_test_and_report_link_chg(tp, current_link_up);
1da177e4
LT
5017
5018 return 0;
5019}
5020
5021struct tg3_fiber_aneginfo {
5022 int state;
5023#define ANEG_STATE_UNKNOWN 0
5024#define ANEG_STATE_AN_ENABLE 1
5025#define ANEG_STATE_RESTART_INIT 2
5026#define ANEG_STATE_RESTART 3
5027#define ANEG_STATE_DISABLE_LINK_OK 4
5028#define ANEG_STATE_ABILITY_DETECT_INIT 5
5029#define ANEG_STATE_ABILITY_DETECT 6
5030#define ANEG_STATE_ACK_DETECT_INIT 7
5031#define ANEG_STATE_ACK_DETECT 8
5032#define ANEG_STATE_COMPLETE_ACK_INIT 9
5033#define ANEG_STATE_COMPLETE_ACK 10
5034#define ANEG_STATE_IDLE_DETECT_INIT 11
5035#define ANEG_STATE_IDLE_DETECT 12
5036#define ANEG_STATE_LINK_OK 13
5037#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
5038#define ANEG_STATE_NEXT_PAGE_WAIT 15
5039
5040 u32 flags;
5041#define MR_AN_ENABLE 0x00000001
5042#define MR_RESTART_AN 0x00000002
5043#define MR_AN_COMPLETE 0x00000004
5044#define MR_PAGE_RX 0x00000008
5045#define MR_NP_LOADED 0x00000010
5046#define MR_TOGGLE_TX 0x00000020
5047#define MR_LP_ADV_FULL_DUPLEX 0x00000040
5048#define MR_LP_ADV_HALF_DUPLEX 0x00000080
5049#define MR_LP_ADV_SYM_PAUSE 0x00000100
5050#define MR_LP_ADV_ASYM_PAUSE 0x00000200
5051#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
5052#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
5053#define MR_LP_ADV_NEXT_PAGE 0x00001000
5054#define MR_TOGGLE_RX 0x00002000
5055#define MR_NP_RX 0x00004000
5056
5057#define MR_LINK_OK 0x80000000
5058
5059 unsigned long link_time, cur_time;
5060
5061 u32 ability_match_cfg;
5062 int ability_match_count;
5063
5064 char ability_match, idle_match, ack_match;
5065
5066 u32 txconfig, rxconfig;
5067#define ANEG_CFG_NP 0x00000080
5068#define ANEG_CFG_ACK 0x00000040
5069#define ANEG_CFG_RF2 0x00000020
5070#define ANEG_CFG_RF1 0x00000010
5071#define ANEG_CFG_PS2 0x00000001
5072#define ANEG_CFG_PS1 0x00008000
5073#define ANEG_CFG_HD 0x00004000
5074#define ANEG_CFG_FD 0x00002000
5075#define ANEG_CFG_INVAL 0x00001f06
5076
5077};
5078#define ANEG_OK 0
5079#define ANEG_DONE 1
5080#define ANEG_TIMER_ENAB 2
5081#define ANEG_FAILED -1
5082
5083#define ANEG_STATE_SETTLE_TIME 10000
5084
5085static int tg3_fiber_aneg_smachine(struct tg3 *tp,
5086 struct tg3_fiber_aneginfo *ap)
5087{
5be73b47 5088 u16 flowctrl;
1da177e4
LT
5089 unsigned long delta;
5090 u32 rx_cfg_reg;
5091 int ret;
5092
5093 if (ap->state == ANEG_STATE_UNKNOWN) {
5094 ap->rxconfig = 0;
5095 ap->link_time = 0;
5096 ap->cur_time = 0;
5097 ap->ability_match_cfg = 0;
5098 ap->ability_match_count = 0;
5099 ap->ability_match = 0;
5100 ap->idle_match = 0;
5101 ap->ack_match = 0;
5102 }
5103 ap->cur_time++;
5104
5105 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
5106 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
5107
5108 if (rx_cfg_reg != ap->ability_match_cfg) {
5109 ap->ability_match_cfg = rx_cfg_reg;
5110 ap->ability_match = 0;
5111 ap->ability_match_count = 0;
5112 } else {
5113 if (++ap->ability_match_count > 1) {
5114 ap->ability_match = 1;
5115 ap->ability_match_cfg = rx_cfg_reg;
5116 }
5117 }
5118 if (rx_cfg_reg & ANEG_CFG_ACK)
5119 ap->ack_match = 1;
5120 else
5121 ap->ack_match = 0;
5122
5123 ap->idle_match = 0;
5124 } else {
5125 ap->idle_match = 1;
5126 ap->ability_match_cfg = 0;
5127 ap->ability_match_count = 0;
5128 ap->ability_match = 0;
5129 ap->ack_match = 0;
5130
5131 rx_cfg_reg = 0;
5132 }
5133
5134 ap->rxconfig = rx_cfg_reg;
5135 ret = ANEG_OK;
5136
33f401ae 5137 switch (ap->state) {
1da177e4
LT
5138 case ANEG_STATE_UNKNOWN:
5139 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
5140 ap->state = ANEG_STATE_AN_ENABLE;
5141
5142 /* fallthru */
5143 case ANEG_STATE_AN_ENABLE:
5144 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
5145 if (ap->flags & MR_AN_ENABLE) {
5146 ap->link_time = 0;
5147 ap->cur_time = 0;
5148 ap->ability_match_cfg = 0;
5149 ap->ability_match_count = 0;
5150 ap->ability_match = 0;
5151 ap->idle_match = 0;
5152 ap->ack_match = 0;
5153
5154 ap->state = ANEG_STATE_RESTART_INIT;
5155 } else {
5156 ap->state = ANEG_STATE_DISABLE_LINK_OK;
5157 }
5158 break;
5159
5160 case ANEG_STATE_RESTART_INIT:
5161 ap->link_time = ap->cur_time;
5162 ap->flags &= ~(MR_NP_LOADED);
5163 ap->txconfig = 0;
5164 tw32(MAC_TX_AUTO_NEG, 0);
5165 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5166 tw32_f(MAC_MODE, tp->mac_mode);
5167 udelay(40);
5168
5169 ret = ANEG_TIMER_ENAB;
5170 ap->state = ANEG_STATE_RESTART;
5171
5172 /* fallthru */
5173 case ANEG_STATE_RESTART:
5174 delta = ap->cur_time - ap->link_time;
859a5887 5175 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 5176 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 5177 else
1da177e4 5178 ret = ANEG_TIMER_ENAB;
1da177e4
LT
5179 break;
5180
5181 case ANEG_STATE_DISABLE_LINK_OK:
5182 ret = ANEG_DONE;
5183 break;
5184
5185 case ANEG_STATE_ABILITY_DETECT_INIT:
5186 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
5187 ap->txconfig = ANEG_CFG_FD;
5188 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5189 if (flowctrl & ADVERTISE_1000XPAUSE)
5190 ap->txconfig |= ANEG_CFG_PS1;
5191 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5192 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
5193 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5194 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5195 tw32_f(MAC_MODE, tp->mac_mode);
5196 udelay(40);
5197
5198 ap->state = ANEG_STATE_ABILITY_DETECT;
5199 break;
5200
5201 case ANEG_STATE_ABILITY_DETECT:
859a5887 5202 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 5203 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
5204 break;
5205
5206 case ANEG_STATE_ACK_DETECT_INIT:
5207 ap->txconfig |= ANEG_CFG_ACK;
5208 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5209 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5210 tw32_f(MAC_MODE, tp->mac_mode);
5211 udelay(40);
5212
5213 ap->state = ANEG_STATE_ACK_DETECT;
5214
5215 /* fallthru */
5216 case ANEG_STATE_ACK_DETECT:
5217 if (ap->ack_match != 0) {
5218 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
5219 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
5220 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
5221 } else {
5222 ap->state = ANEG_STATE_AN_ENABLE;
5223 }
5224 } else if (ap->ability_match != 0 &&
5225 ap->rxconfig == 0) {
5226 ap->state = ANEG_STATE_AN_ENABLE;
5227 }
5228 break;
5229
5230 case ANEG_STATE_COMPLETE_ACK_INIT:
5231 if (ap->rxconfig & ANEG_CFG_INVAL) {
5232 ret = ANEG_FAILED;
5233 break;
5234 }
5235 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
5236 MR_LP_ADV_HALF_DUPLEX |
5237 MR_LP_ADV_SYM_PAUSE |
5238 MR_LP_ADV_ASYM_PAUSE |
5239 MR_LP_ADV_REMOTE_FAULT1 |
5240 MR_LP_ADV_REMOTE_FAULT2 |
5241 MR_LP_ADV_NEXT_PAGE |
5242 MR_TOGGLE_RX |
5243 MR_NP_RX);
5244 if (ap->rxconfig & ANEG_CFG_FD)
5245 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
5246 if (ap->rxconfig & ANEG_CFG_HD)
5247 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
5248 if (ap->rxconfig & ANEG_CFG_PS1)
5249 ap->flags |= MR_LP_ADV_SYM_PAUSE;
5250 if (ap->rxconfig & ANEG_CFG_PS2)
5251 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
5252 if (ap->rxconfig & ANEG_CFG_RF1)
5253 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
5254 if (ap->rxconfig & ANEG_CFG_RF2)
5255 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
5256 if (ap->rxconfig & ANEG_CFG_NP)
5257 ap->flags |= MR_LP_ADV_NEXT_PAGE;
5258
5259 ap->link_time = ap->cur_time;
5260
5261 ap->flags ^= (MR_TOGGLE_TX);
5262 if (ap->rxconfig & 0x0008)
5263 ap->flags |= MR_TOGGLE_RX;
5264 if (ap->rxconfig & ANEG_CFG_NP)
5265 ap->flags |= MR_NP_RX;
5266 ap->flags |= MR_PAGE_RX;
5267
5268 ap->state = ANEG_STATE_COMPLETE_ACK;
5269 ret = ANEG_TIMER_ENAB;
5270 break;
5271
5272 case ANEG_STATE_COMPLETE_ACK:
5273 if (ap->ability_match != 0 &&
5274 ap->rxconfig == 0) {
5275 ap->state = ANEG_STATE_AN_ENABLE;
5276 break;
5277 }
5278 delta = ap->cur_time - ap->link_time;
5279 if (delta > ANEG_STATE_SETTLE_TIME) {
5280 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
5281 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5282 } else {
5283 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
5284 !(ap->flags & MR_NP_RX)) {
5285 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5286 } else {
5287 ret = ANEG_FAILED;
5288 }
5289 }
5290 }
5291 break;
5292
5293 case ANEG_STATE_IDLE_DETECT_INIT:
5294 ap->link_time = ap->cur_time;
5295 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5296 tw32_f(MAC_MODE, tp->mac_mode);
5297 udelay(40);
5298
5299 ap->state = ANEG_STATE_IDLE_DETECT;
5300 ret = ANEG_TIMER_ENAB;
5301 break;
5302
5303 case ANEG_STATE_IDLE_DETECT:
5304 if (ap->ability_match != 0 &&
5305 ap->rxconfig == 0) {
5306 ap->state = ANEG_STATE_AN_ENABLE;
5307 break;
5308 }
5309 delta = ap->cur_time - ap->link_time;
5310 if (delta > ANEG_STATE_SETTLE_TIME) {
5311 /* XXX another gem from the Broadcom driver :( */
5312 ap->state = ANEG_STATE_LINK_OK;
5313 }
5314 break;
5315
5316 case ANEG_STATE_LINK_OK:
5317 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
5318 ret = ANEG_DONE;
5319 break;
5320
5321 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
5322 /* ??? unimplemented */
5323 break;
5324
5325 case ANEG_STATE_NEXT_PAGE_WAIT:
5326 /* ??? unimplemented */
5327 break;
5328
5329 default:
5330 ret = ANEG_FAILED;
5331 break;
855e1111 5332 }
1da177e4
LT
5333
5334 return ret;
5335}
5336
5be73b47 5337static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
5338{
5339 int res = 0;
5340 struct tg3_fiber_aneginfo aninfo;
5341 int status = ANEG_FAILED;
5342 unsigned int tick;
5343 u32 tmp;
5344
5345 tw32_f(MAC_TX_AUTO_NEG, 0);
5346
5347 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
5348 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
5349 udelay(40);
5350
5351 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
5352 udelay(40);
5353
5354 memset(&aninfo, 0, sizeof(aninfo));
5355 aninfo.flags |= MR_AN_ENABLE;
5356 aninfo.state = ANEG_STATE_UNKNOWN;
5357 aninfo.cur_time = 0;
5358 tick = 0;
5359 while (++tick < 195000) {
5360 status = tg3_fiber_aneg_smachine(tp, &aninfo);
5361 if (status == ANEG_DONE || status == ANEG_FAILED)
5362 break;
5363
5364 udelay(1);
5365 }
5366
5367 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5368 tw32_f(MAC_MODE, tp->mac_mode);
5369 udelay(40);
5370
5be73b47
MC
5371 *txflags = aninfo.txconfig;
5372 *rxflags = aninfo.flags;
1da177e4
LT
5373
5374 if (status == ANEG_DONE &&
5375 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
5376 MR_LP_ADV_FULL_DUPLEX)))
5377 res = 1;
5378
5379 return res;
5380}
5381
5382static void tg3_init_bcm8002(struct tg3 *tp)
5383{
5384 u32 mac_status = tr32(MAC_STATUS);
5385 int i;
5386
5387 /* Reset when initting first time or we have a link. */
63c3a66f 5388 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
5389 !(mac_status & MAC_STATUS_PCS_SYNCED))
5390 return;
5391
5392 /* Set PLL lock range. */
5393 tg3_writephy(tp, 0x16, 0x8007);
5394
5395 /* SW reset */
5396 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
5397
5398 /* Wait for reset to complete. */
5399 /* XXX schedule_timeout() ... */
5400 for (i = 0; i < 500; i++)
5401 udelay(10);
5402
5403 /* Config mode; select PMA/Ch 1 regs. */
5404 tg3_writephy(tp, 0x10, 0x8411);
5405
5406 /* Enable auto-lock and comdet, select txclk for tx. */
5407 tg3_writephy(tp, 0x11, 0x0a10);
5408
5409 tg3_writephy(tp, 0x18, 0x00a0);
5410 tg3_writephy(tp, 0x16, 0x41ff);
5411
5412 /* Assert and deassert POR. */
5413 tg3_writephy(tp, 0x13, 0x0400);
5414 udelay(40);
5415 tg3_writephy(tp, 0x13, 0x0000);
5416
5417 tg3_writephy(tp, 0x11, 0x0a50);
5418 udelay(40);
5419 tg3_writephy(tp, 0x11, 0x0a10);
5420
5421 /* Wait for signal to stabilize */
5422 /* XXX schedule_timeout() ... */
5423 for (i = 0; i < 15000; i++)
5424 udelay(10);
5425
5426 /* Deselect the channel register so we can read the PHYID
5427 * later.
5428 */
5429 tg3_writephy(tp, 0x10, 0x8011);
5430}
5431
953c96e0 5432static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
1da177e4 5433{
82cd3d11 5434 u16 flowctrl;
953c96e0 5435 bool current_link_up;
1da177e4
LT
5436 u32 sg_dig_ctrl, sg_dig_status;
5437 u32 serdes_cfg, expected_sg_dig_ctrl;
5438 int workaround, port_a;
1da177e4
LT
5439
5440 serdes_cfg = 0;
5441 expected_sg_dig_ctrl = 0;
5442 workaround = 0;
5443 port_a = 1;
953c96e0 5444 current_link_up = false;
1da177e4 5445
4153577a
JP
5446 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5447 tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
1da177e4
LT
5448 workaround = 1;
5449 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5450 port_a = 0;
5451
5452 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5453 /* preserve bits 20-23 for voltage regulator */
5454 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5455 }
5456
5457 sg_dig_ctrl = tr32(SG_DIG_CTRL);
5458
5459 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 5460 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
5461 if (workaround) {
5462 u32 val = serdes_cfg;
5463
5464 if (port_a)
5465 val |= 0xc010000;
5466 else
5467 val |= 0x4010000;
5468 tw32_f(MAC_SERDES_CFG, val);
5469 }
c98f6e3b
MC
5470
5471 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5472 }
5473 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5474 tg3_setup_flow_control(tp, 0, 0);
953c96e0 5475 current_link_up = true;
1da177e4
LT
5476 }
5477 goto out;
5478 }
5479
5480 /* Want auto-negotiation. */
c98f6e3b 5481 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 5482
82cd3d11
MC
5483 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5484 if (flowctrl & ADVERTISE_1000XPAUSE)
5485 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5486 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5487 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
5488
5489 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 5490 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
5491 tp->serdes_counter &&
5492 ((mac_status & (MAC_STATUS_PCS_SYNCED |
5493 MAC_STATUS_RCVD_CFG)) ==
5494 MAC_STATUS_PCS_SYNCED)) {
5495 tp->serdes_counter--;
953c96e0 5496 current_link_up = true;
3d3ebe74
MC
5497 goto out;
5498 }
5499restart_autoneg:
1da177e4
LT
5500 if (workaround)
5501 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 5502 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
5503 udelay(5);
5504 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5505
3d3ebe74 5506 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5507 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5508 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5509 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 5510 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
5511 mac_status = tr32(MAC_STATUS);
5512
c98f6e3b 5513 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 5514 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
5515 u32 local_adv = 0, remote_adv = 0;
5516
5517 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5518 local_adv |= ADVERTISE_1000XPAUSE;
5519 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5520 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 5521
c98f6e3b 5522 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 5523 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 5524 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 5525 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5526
859edb26
MC
5527 tp->link_config.rmt_adv =
5528 mii_adv_to_ethtool_adv_x(remote_adv);
5529
1da177e4 5530 tg3_setup_flow_control(tp, local_adv, remote_adv);
953c96e0 5531 current_link_up = true;
3d3ebe74 5532 tp->serdes_counter = 0;
f07e9af3 5533 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 5534 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
5535 if (tp->serdes_counter)
5536 tp->serdes_counter--;
1da177e4
LT
5537 else {
5538 if (workaround) {
5539 u32 val = serdes_cfg;
5540
5541 if (port_a)
5542 val |= 0xc010000;
5543 else
5544 val |= 0x4010000;
5545
5546 tw32_f(MAC_SERDES_CFG, val);
5547 }
5548
c98f6e3b 5549 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5550 udelay(40);
5551
5552 /* Link parallel detection - link is up */
5553 /* only if we have PCS_SYNC and not */
5554 /* receiving config code words */
5555 mac_status = tr32(MAC_STATUS);
5556 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5557 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5558 tg3_setup_flow_control(tp, 0, 0);
953c96e0 5559 current_link_up = true;
f07e9af3
MC
5560 tp->phy_flags |=
5561 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
5562 tp->serdes_counter =
5563 SERDES_PARALLEL_DET_TIMEOUT;
5564 } else
5565 goto restart_autoneg;
1da177e4
LT
5566 }
5567 }
3d3ebe74
MC
5568 } else {
5569 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5570 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5571 }
5572
5573out:
5574 return current_link_up;
5575}
5576
953c96e0 5577static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
1da177e4 5578{
953c96e0 5579 bool current_link_up = false;
1da177e4 5580
5cf64b8a 5581 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 5582 goto out;
1da177e4
LT
5583
5584 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 5585 u32 txflags, rxflags;
1da177e4 5586 int i;
6aa20a22 5587
5be73b47
MC
5588 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5589 u32 local_adv = 0, remote_adv = 0;
1da177e4 5590
5be73b47
MC
5591 if (txflags & ANEG_CFG_PS1)
5592 local_adv |= ADVERTISE_1000XPAUSE;
5593 if (txflags & ANEG_CFG_PS2)
5594 local_adv |= ADVERTISE_1000XPSE_ASYM;
5595
5596 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5597 remote_adv |= LPA_1000XPAUSE;
5598 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5599 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5600
859edb26
MC
5601 tp->link_config.rmt_adv =
5602 mii_adv_to_ethtool_adv_x(remote_adv);
5603
1da177e4
LT
5604 tg3_setup_flow_control(tp, local_adv, remote_adv);
5605
953c96e0 5606 current_link_up = true;
1da177e4
LT
5607 }
5608 for (i = 0; i < 30; i++) {
5609 udelay(20);
5610 tw32_f(MAC_STATUS,
5611 (MAC_STATUS_SYNC_CHANGED |
5612 MAC_STATUS_CFG_CHANGED));
5613 udelay(40);
5614 if ((tr32(MAC_STATUS) &
5615 (MAC_STATUS_SYNC_CHANGED |
5616 MAC_STATUS_CFG_CHANGED)) == 0)
5617 break;
5618 }
5619
5620 mac_status = tr32(MAC_STATUS);
953c96e0 5621 if (!current_link_up &&
1da177e4
LT
5622 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5623 !(mac_status & MAC_STATUS_RCVD_CFG))
953c96e0 5624 current_link_up = true;
1da177e4 5625 } else {
5be73b47
MC
5626 tg3_setup_flow_control(tp, 0, 0);
5627
1da177e4 5628 /* Forcing 1000FD link up. */
953c96e0 5629 current_link_up = true;
1da177e4
LT
5630
5631 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5632 udelay(40);
e8f3f6ca
MC
5633
5634 tw32_f(MAC_MODE, tp->mac_mode);
5635 udelay(40);
1da177e4
LT
5636 }
5637
5638out:
5639 return current_link_up;
5640}
5641
953c96e0 5642static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
1da177e4
LT
5643{
5644 u32 orig_pause_cfg;
5645 u16 orig_active_speed;
5646 u8 orig_active_duplex;
5647 u32 mac_status;
953c96e0 5648 bool current_link_up;
1da177e4
LT
5649 int i;
5650
8d018621 5651 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5652 orig_active_speed = tp->link_config.active_speed;
5653 orig_active_duplex = tp->link_config.active_duplex;
5654
63c3a66f 5655 if (!tg3_flag(tp, HW_AUTONEG) &&
f4a46d1f 5656 tp->link_up &&
63c3a66f 5657 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
5658 mac_status = tr32(MAC_STATUS);
5659 mac_status &= (MAC_STATUS_PCS_SYNCED |
5660 MAC_STATUS_SIGNAL_DET |
5661 MAC_STATUS_CFG_CHANGED |
5662 MAC_STATUS_RCVD_CFG);
5663 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5664 MAC_STATUS_SIGNAL_DET)) {
5665 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5666 MAC_STATUS_CFG_CHANGED));
5667 return 0;
5668 }
5669 }
5670
5671 tw32_f(MAC_TX_AUTO_NEG, 0);
5672
5673 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5674 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5675 tw32_f(MAC_MODE, tp->mac_mode);
5676 udelay(40);
5677
79eb6904 5678 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5679 tg3_init_bcm8002(tp);
5680
5681 /* Enable link change event even when serdes polling. */
5682 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5683 udelay(40);
5684
953c96e0 5685 current_link_up = false;
859edb26 5686 tp->link_config.rmt_adv = 0;
1da177e4
LT
5687 mac_status = tr32(MAC_STATUS);
5688
63c3a66f 5689 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5690 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5691 else
5692 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5693
898a56f8 5694 tp->napi[0].hw_status->status =
1da177e4 5695 (SD_STATUS_UPDATED |
898a56f8 5696 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5697
5698 for (i = 0; i < 100; i++) {
5699 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5700 MAC_STATUS_CFG_CHANGED));
5701 udelay(5);
5702 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5703 MAC_STATUS_CFG_CHANGED |
5704 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5705 break;
5706 }
5707
5708 mac_status = tr32(MAC_STATUS);
5709 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
953c96e0 5710 current_link_up = false;
3d3ebe74
MC
5711 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5712 tp->serdes_counter == 0) {
1da177e4
LT
5713 tw32_f(MAC_MODE, (tp->mac_mode |
5714 MAC_MODE_SEND_CONFIGS));
5715 udelay(1);
5716 tw32_f(MAC_MODE, tp->mac_mode);
5717 }
5718 }
5719
953c96e0 5720 if (current_link_up) {
1da177e4
LT
5721 tp->link_config.active_speed = SPEED_1000;
5722 tp->link_config.active_duplex = DUPLEX_FULL;
5723 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5724 LED_CTRL_LNKLED_OVERRIDE |
5725 LED_CTRL_1000MBPS_ON));
5726 } else {
e740522e
MC
5727 tp->link_config.active_speed = SPEED_UNKNOWN;
5728 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5729 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5730 LED_CTRL_LNKLED_OVERRIDE |
5731 LED_CTRL_TRAFFIC_OVERRIDE));
5732 }
5733
f4a46d1f 5734 if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
8d018621 5735 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5736 if (orig_pause_cfg != now_pause_cfg ||
5737 orig_active_speed != tp->link_config.active_speed ||
5738 orig_active_duplex != tp->link_config.active_duplex)
5739 tg3_link_report(tp);
5740 }
5741
5742 return 0;
5743}
5744
953c96e0 5745static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
747e8f8b 5746{
953c96e0 5747 int err = 0;
747e8f8b 5748 u32 bmsr, bmcr;
85730a63
MC
5749 u16 current_speed = SPEED_UNKNOWN;
5750 u8 current_duplex = DUPLEX_UNKNOWN;
953c96e0 5751 bool current_link_up = false;
85730a63
MC
5752 u32 local_adv, remote_adv, sgsr;
5753
5754 if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
5755 tg3_asic_rev(tp) == ASIC_REV_5720) &&
5756 !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
5757 (sgsr & SERDES_TG3_SGMII_MODE)) {
5758
5759 if (force_reset)
5760 tg3_phy_reset(tp);
5761
5762 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
5763
5764 if (!(sgsr & SERDES_TG3_LINK_UP)) {
5765 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5766 } else {
953c96e0 5767 current_link_up = true;
85730a63
MC
5768 if (sgsr & SERDES_TG3_SPEED_1000) {
5769 current_speed = SPEED_1000;
5770 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5771 } else if (sgsr & SERDES_TG3_SPEED_100) {
5772 current_speed = SPEED_100;
5773 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5774 } else {
5775 current_speed = SPEED_10;
5776 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5777 }
5778
5779 if (sgsr & SERDES_TG3_FULL_DUPLEX)
5780 current_duplex = DUPLEX_FULL;
5781 else
5782 current_duplex = DUPLEX_HALF;
5783 }
5784
5785 tw32_f(MAC_MODE, tp->mac_mode);
5786 udelay(40);
5787
5788 tg3_clear_mac_status(tp);
5789
5790 goto fiber_setup_done;
5791 }
747e8f8b
MC
5792
5793 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5794 tw32_f(MAC_MODE, tp->mac_mode);
5795 udelay(40);
5796
3310e248 5797 tg3_clear_mac_status(tp);
747e8f8b
MC
5798
5799 if (force_reset)
5800 tg3_phy_reset(tp);
5801
859edb26 5802 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5803
5804 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5805 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5806 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5807 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5808 bmsr |= BMSR_LSTATUS;
5809 else
5810 bmsr &= ~BMSR_LSTATUS;
5811 }
747e8f8b
MC
5812
5813 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5814
5815 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5816 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5817 /* do nothing, just check for link up at the end */
5818 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5819 u32 adv, newadv;
747e8f8b
MC
5820
5821 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5822 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5823 ADVERTISE_1000XPAUSE |
5824 ADVERTISE_1000XPSE_ASYM |
5825 ADVERTISE_SLCT);
747e8f8b 5826
28011cf1 5827 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5828 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5829
28011cf1
MC
5830 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5831 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5832 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5833 tg3_writephy(tp, MII_BMCR, bmcr);
5834
5835 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5836 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5837 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5838
5839 return err;
5840 }
5841 } else {
5842 u32 new_bmcr;
5843
5844 bmcr &= ~BMCR_SPEED1000;
5845 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5846
5847 if (tp->link_config.duplex == DUPLEX_FULL)
5848 new_bmcr |= BMCR_FULLDPLX;
5849
5850 if (new_bmcr != bmcr) {
5851 /* BMCR_SPEED1000 is a reserved bit that needs
5852 * to be set on write.
5853 */
5854 new_bmcr |= BMCR_SPEED1000;
5855
5856 /* Force a linkdown */
f4a46d1f 5857 if (tp->link_up) {
747e8f8b
MC
5858 u32 adv;
5859
5860 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5861 adv &= ~(ADVERTISE_1000XFULL |
5862 ADVERTISE_1000XHALF |
5863 ADVERTISE_SLCT);
5864 tg3_writephy(tp, MII_ADVERTISE, adv);
5865 tg3_writephy(tp, MII_BMCR, bmcr |
5866 BMCR_ANRESTART |
5867 BMCR_ANENABLE);
5868 udelay(10);
f4a46d1f 5869 tg3_carrier_off(tp);
747e8f8b
MC
5870 }
5871 tg3_writephy(tp, MII_BMCR, new_bmcr);
5872 bmcr = new_bmcr;
5873 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5874 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5875 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5876 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5877 bmsr |= BMSR_LSTATUS;
5878 else
5879 bmsr &= ~BMSR_LSTATUS;
5880 }
f07e9af3 5881 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5882 }
5883 }
5884
5885 if (bmsr & BMSR_LSTATUS) {
5886 current_speed = SPEED_1000;
953c96e0 5887 current_link_up = true;
747e8f8b
MC
5888 if (bmcr & BMCR_FULLDPLX)
5889 current_duplex = DUPLEX_FULL;
5890 else
5891 current_duplex = DUPLEX_HALF;
5892
ef167e27
MC
5893 local_adv = 0;
5894 remote_adv = 0;
5895
747e8f8b 5896 if (bmcr & BMCR_ANENABLE) {
ef167e27 5897 u32 common;
747e8f8b
MC
5898
5899 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5900 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5901 common = local_adv & remote_adv;
5902 if (common & (ADVERTISE_1000XHALF |
5903 ADVERTISE_1000XFULL)) {
5904 if (common & ADVERTISE_1000XFULL)
5905 current_duplex = DUPLEX_FULL;
5906 else
5907 current_duplex = DUPLEX_HALF;
859edb26
MC
5908
5909 tp->link_config.rmt_adv =
5910 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5911 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5912 /* Link is up via parallel detect */
859a5887 5913 } else {
953c96e0 5914 current_link_up = false;
859a5887 5915 }
747e8f8b
MC
5916 }
5917 }
5918
85730a63 5919fiber_setup_done:
953c96e0 5920 if (current_link_up && current_duplex == DUPLEX_FULL)
ef167e27
MC
5921 tg3_setup_flow_control(tp, local_adv, remote_adv);
5922
747e8f8b
MC
5923 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5924 if (tp->link_config.active_duplex == DUPLEX_HALF)
5925 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5926
5927 tw32_f(MAC_MODE, tp->mac_mode);
5928 udelay(40);
5929
5930 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5931
5932 tp->link_config.active_speed = current_speed;
5933 tp->link_config.active_duplex = current_duplex;
5934
f4a46d1f 5935 tg3_test_and_report_link_chg(tp, current_link_up);
747e8f8b
MC
5936 return err;
5937}
5938
5939static void tg3_serdes_parallel_detect(struct tg3 *tp)
5940{
3d3ebe74 5941 if (tp->serdes_counter) {
747e8f8b 5942 /* Give autoneg time to complete. */
3d3ebe74 5943 tp->serdes_counter--;
747e8f8b
MC
5944 return;
5945 }
c6cdf436 5946
f4a46d1f 5947 if (!tp->link_up &&
747e8f8b
MC
5948 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5949 u32 bmcr;
5950
5951 tg3_readphy(tp, MII_BMCR, &bmcr);
5952 if (bmcr & BMCR_ANENABLE) {
5953 u32 phy1, phy2;
5954
5955 /* Select shadow register 0x1f */
f08aa1a8
MC
5956 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5957 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5958
5959 /* Select expansion interrupt status register */
f08aa1a8
MC
5960 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5961 MII_TG3_DSP_EXP1_INT_STAT);
5962 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5963 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5964
5965 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5966 /* We have signal detect and not receiving
5967 * config code words, link is up by parallel
5968 * detection.
5969 */
5970
5971 bmcr &= ~BMCR_ANENABLE;
5972 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5973 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5974 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5975 }
5976 }
f4a46d1f 5977 } else if (tp->link_up &&
859a5887 5978 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5979 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5980 u32 phy2;
5981
5982 /* Select expansion interrupt status register */
f08aa1a8
MC
5983 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5984 MII_TG3_DSP_EXP1_INT_STAT);
5985 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5986 if (phy2 & 0x20) {
5987 u32 bmcr;
5988
5989 /* Config code words received, turn on autoneg. */
5990 tg3_readphy(tp, MII_BMCR, &bmcr);
5991 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5992
f07e9af3 5993 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5994
5995 }
5996 }
5997}
5998
953c96e0 5999static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
1da177e4 6000{
f2096f94 6001 u32 val;
1da177e4
LT
6002 int err;
6003
f07e9af3 6004 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 6005 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 6006 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 6007 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 6008 else
1da177e4 6009 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 6010
4153577a 6011 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
f2096f94 6012 u32 scale;
aa6c91fe
MC
6013
6014 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
6015 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
6016 scale = 65;
6017 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
6018 scale = 6;
6019 else
6020 scale = 12;
6021
6022 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
6023 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
6024 tw32(GRC_MISC_CFG, val);
6025 }
6026
f2096f94
MC
6027 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
6028 (6 << TX_LENGTHS_IPG_SHIFT);
4153577a
JP
6029 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
6030 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
6031 val |= tr32(MAC_TX_LENGTHS) &
6032 (TX_LENGTHS_JMB_FRM_LEN_MSK |
6033 TX_LENGTHS_CNT_DWN_VAL_MSK);
6034
1da177e4
LT
6035 if (tp->link_config.active_speed == SPEED_1000 &&
6036 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
6037 tw32(MAC_TX_LENGTHS, val |
6038 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 6039 else
f2096f94
MC
6040 tw32(MAC_TX_LENGTHS, val |
6041 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 6042
63c3a66f 6043 if (!tg3_flag(tp, 5705_PLUS)) {
f4a46d1f 6044 if (tp->link_up) {
1da177e4 6045 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 6046 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
6047 } else {
6048 tw32(HOSTCC_STAT_COAL_TICKS, 0);
6049 }
6050 }
6051
63c3a66f 6052 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 6053 val = tr32(PCIE_PWR_MGMT_THRESH);
f4a46d1f 6054 if (!tp->link_up)
8ed5d97e
MC
6055 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
6056 tp->pwrmgmt_thresh;
6057 else
6058 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
6059 tw32(PCIE_PWR_MGMT_THRESH, val);
6060 }
6061
1da177e4
LT
6062 return err;
6063}
6064
7d41e49a
MC
6065/* tp->lock must be held */
6066static u64 tg3_refclk_read(struct tg3 *tp)
6067{
6068 u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
6069 return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
6070}
6071
be947307
MC
6072/* tp->lock must be held */
6073static void tg3_refclk_write(struct tg3 *tp, u64 newval)
6074{
6075 tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
6076 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
6077 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
6078 tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
6079}
6080
7d41e49a
MC
6081static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
6082static inline void tg3_full_unlock(struct tg3 *tp);
6083static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
6084{
6085 struct tg3 *tp = netdev_priv(dev);
6086
6087 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
6088 SOF_TIMESTAMPING_RX_SOFTWARE |
f233a976
FL
6089 SOF_TIMESTAMPING_SOFTWARE;
6090
6091 if (tg3_flag(tp, PTP_CAPABLE)) {
32e19272 6092 info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
f233a976
FL
6093 SOF_TIMESTAMPING_RX_HARDWARE |
6094 SOF_TIMESTAMPING_RAW_HARDWARE;
6095 }
7d41e49a
MC
6096
6097 if (tp->ptp_clock)
6098 info->phc_index = ptp_clock_index(tp->ptp_clock);
6099 else
6100 info->phc_index = -1;
6101
6102 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
6103
6104 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
6105 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
6106 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
6107 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
6108 return 0;
6109}
6110
6111static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
6112{
6113 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6114 bool neg_adj = false;
6115 u32 correction = 0;
6116
6117 if (ppb < 0) {
6118 neg_adj = true;
6119 ppb = -ppb;
6120 }
6121
6122 /* Frequency adjustment is performed using hardware with a 24 bit
6123 * accumulator and a programmable correction value. On each clk, the
6124 * correction value gets added to the accumulator and when it
6125 * overflows, the time counter is incremented/decremented.
6126 *
6127 * So conversion from ppb to correction value is
6128 * ppb * (1 << 24) / 1000000000
6129 */
6130 correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
6131 TG3_EAV_REF_CLK_CORRECT_MASK;
6132
6133 tg3_full_lock(tp, 0);
6134
6135 if (correction)
6136 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
6137 TG3_EAV_REF_CLK_CORRECT_EN |
6138 (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
6139 else
6140 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
6141
6142 tg3_full_unlock(tp);
6143
6144 return 0;
6145}
6146
6147static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
6148{
6149 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6150
6151 tg3_full_lock(tp, 0);
6152 tp->ptp_adjust += delta;
6153 tg3_full_unlock(tp);
6154
6155 return 0;
6156}
6157
6158static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
6159{
6160 u64 ns;
6161 u32 remainder;
6162 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6163
6164 tg3_full_lock(tp, 0);
6165 ns = tg3_refclk_read(tp);
6166 ns += tp->ptp_adjust;
6167 tg3_full_unlock(tp);
6168
6169 ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
6170 ts->tv_nsec = remainder;
6171
6172 return 0;
6173}
6174
6175static int tg3_ptp_settime(struct ptp_clock_info *ptp,
6176 const struct timespec *ts)
6177{
6178 u64 ns;
6179 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6180
6181 ns = timespec_to_ns(ts);
6182
6183 tg3_full_lock(tp, 0);
6184 tg3_refclk_write(tp, ns);
6185 tp->ptp_adjust = 0;
6186 tg3_full_unlock(tp);
6187
6188 return 0;
6189}
6190
6191static int tg3_ptp_enable(struct ptp_clock_info *ptp,
6192 struct ptp_clock_request *rq, int on)
6193{
6194 return -EOPNOTSUPP;
6195}
6196
6197static const struct ptp_clock_info tg3_ptp_caps = {
6198 .owner = THIS_MODULE,
6199 .name = "tg3 clock",
6200 .max_adj = 250000000,
6201 .n_alarm = 0,
6202 .n_ext_ts = 0,
6203 .n_per_out = 0,
6204 .pps = 0,
6205 .adjfreq = tg3_ptp_adjfreq,
6206 .adjtime = tg3_ptp_adjtime,
6207 .gettime = tg3_ptp_gettime,
6208 .settime = tg3_ptp_settime,
6209 .enable = tg3_ptp_enable,
6210};
6211
fb4ce8ad
MC
6212static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
6213 struct skb_shared_hwtstamps *timestamp)
6214{
6215 memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
6216 timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
6217 tp->ptp_adjust);
6218}
6219
be947307
MC
6220/* tp->lock must be held */
6221static void tg3_ptp_init(struct tg3 *tp)
6222{
6223 if (!tg3_flag(tp, PTP_CAPABLE))
6224 return;
6225
6226 /* Initialize the hardware clock to the system time. */
6227 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
6228 tp->ptp_adjust = 0;
7d41e49a 6229 tp->ptp_info = tg3_ptp_caps;
be947307
MC
6230}
6231
6232/* tp->lock must be held */
6233static void tg3_ptp_resume(struct tg3 *tp)
6234{
6235 if (!tg3_flag(tp, PTP_CAPABLE))
6236 return;
6237
6238 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
6239 tp->ptp_adjust = 0;
6240}
6241
6242static void tg3_ptp_fini(struct tg3 *tp)
6243{
6244 if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
6245 return;
6246
7d41e49a 6247 ptp_clock_unregister(tp->ptp_clock);
be947307
MC
6248 tp->ptp_clock = NULL;
6249 tp->ptp_adjust = 0;
6250}
6251
66cfd1bd
MC
6252static inline int tg3_irq_sync(struct tg3 *tp)
6253{
6254 return tp->irq_sync;
6255}
6256
97bd8e49
MC
6257static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
6258{
6259 int i;
6260
6261 dst = (u32 *)((u8 *)dst + off);
6262 for (i = 0; i < len; i += sizeof(u32))
6263 *dst++ = tr32(off + i);
6264}
6265
6266static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
6267{
6268 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
6269 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
6270 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
6271 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
6272 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
6273 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
6274 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
6275 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
6276 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
6277 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
6278 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
6279 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
6280 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
6281 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
6282 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
6283 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
6284 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
6285 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
6286 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
6287
63c3a66f 6288 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
6289 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
6290
6291 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
6292 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
6293 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
6294 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
6295 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
6296 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
6297 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
6298 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
6299
63c3a66f 6300 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
6301 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
6302 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
6303 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
6304 }
6305
6306 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
6307 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
6308 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
6309 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
6310 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
6311
63c3a66f 6312 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
6313 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
6314}
6315
6316static void tg3_dump_state(struct tg3 *tp)
6317{
6318 int i;
6319 u32 *regs;
6320
6321 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
b2adaca9 6322 if (!regs)
97bd8e49 6323 return;
97bd8e49 6324
63c3a66f 6325 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
6326 /* Read up to but not including private PCI registers */
6327 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
6328 regs[i / sizeof(u32)] = tr32(i);
6329 } else
6330 tg3_dump_legacy_regs(tp, regs);
6331
6332 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
6333 if (!regs[i + 0] && !regs[i + 1] &&
6334 !regs[i + 2] && !regs[i + 3])
6335 continue;
6336
6337 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
6338 i * 4,
6339 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
6340 }
6341
6342 kfree(regs);
6343
6344 for (i = 0; i < tp->irq_cnt; i++) {
6345 struct tg3_napi *tnapi = &tp->napi[i];
6346
6347 /* SW status block */
6348 netdev_err(tp->dev,
6349 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
6350 i,
6351 tnapi->hw_status->status,
6352 tnapi->hw_status->status_tag,
6353 tnapi->hw_status->rx_jumbo_consumer,
6354 tnapi->hw_status->rx_consumer,
6355 tnapi->hw_status->rx_mini_consumer,
6356 tnapi->hw_status->idx[0].rx_producer,
6357 tnapi->hw_status->idx[0].tx_consumer);
6358
6359 netdev_err(tp->dev,
6360 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
6361 i,
6362 tnapi->last_tag, tnapi->last_irq_tag,
6363 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
6364 tnapi->rx_rcb_ptr,
6365 tnapi->prodring.rx_std_prod_idx,
6366 tnapi->prodring.rx_std_cons_idx,
6367 tnapi->prodring.rx_jmb_prod_idx,
6368 tnapi->prodring.rx_jmb_cons_idx);
6369 }
6370}
6371
df3e6548
MC
6372/* This is called whenever we suspect that the system chipset is re-
6373 * ordering the sequence of MMIO to the tx send mailbox. The symptom
6374 * is bogus tx completions. We try to recover by setting the
6375 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
6376 * in the workqueue.
6377 */
6378static void tg3_tx_recover(struct tg3 *tp)
6379{
63c3a66f 6380 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
6381 tp->write32_tx_mbox == tg3_write_indirect_mbox);
6382
5129c3a3
MC
6383 netdev_warn(tp->dev,
6384 "The system may be re-ordering memory-mapped I/O "
6385 "cycles to the network device, attempting to recover. "
6386 "Please report the problem to the driver maintainer "
6387 "and include system chipset information.\n");
df3e6548 6388
63c3a66f 6389 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6390}
6391
f3f3f27e 6392static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 6393{
f65aac16
MC
6394 /* Tell compiler to fetch tx indices from memory. */
6395 barrier();
f3f3f27e
MC
6396 return tnapi->tx_pending -
6397 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
6398}
6399
1da177e4
LT
6400/* Tigon3 never reports partial packet sends. So we do not
6401 * need special logic to handle SKBs that have not had all
6402 * of their frags sent yet, like SunGEM does.
6403 */
17375d25 6404static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 6405{
17375d25 6406 struct tg3 *tp = tnapi->tp;
898a56f8 6407 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 6408 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
6409 struct netdev_queue *txq;
6410 int index = tnapi - tp->napi;
298376d3 6411 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 6412
63c3a66f 6413 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
6414 index--;
6415
6416 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
6417
6418 while (sw_idx != hw_idx) {
df8944cf 6419 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 6420 struct sk_buff *skb = ri->skb;
df3e6548
MC
6421 int i, tx_bug = 0;
6422
6423 if (unlikely(skb == NULL)) {
6424 tg3_tx_recover(tp);
6425 return;
6426 }
1da177e4 6427
fb4ce8ad
MC
6428 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
6429 struct skb_shared_hwtstamps timestamp;
6430 u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
6431 hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
6432
6433 tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
6434
6435 skb_tstamp_tx(skb, &timestamp);
6436 }
6437
f4188d8a 6438 pci_unmap_single(tp->pdev,
4e5e4f0d 6439 dma_unmap_addr(ri, mapping),
f4188d8a
AD
6440 skb_headlen(skb),
6441 PCI_DMA_TODEVICE);
1da177e4
LT
6442
6443 ri->skb = NULL;
6444
e01ee14d
MC
6445 while (ri->fragmented) {
6446 ri->fragmented = false;
6447 sw_idx = NEXT_TX(sw_idx);
6448 ri = &tnapi->tx_buffers[sw_idx];
6449 }
6450
1da177e4
LT
6451 sw_idx = NEXT_TX(sw_idx);
6452
6453 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 6454 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
6455 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
6456 tx_bug = 1;
f4188d8a
AD
6457
6458 pci_unmap_page(tp->pdev,
4e5e4f0d 6459 dma_unmap_addr(ri, mapping),
9e903e08 6460 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 6461 PCI_DMA_TODEVICE);
e01ee14d
MC
6462
6463 while (ri->fragmented) {
6464 ri->fragmented = false;
6465 sw_idx = NEXT_TX(sw_idx);
6466 ri = &tnapi->tx_buffers[sw_idx];
6467 }
6468
1da177e4
LT
6469 sw_idx = NEXT_TX(sw_idx);
6470 }
6471
298376d3
TH
6472 pkts_compl++;
6473 bytes_compl += skb->len;
6474
f47c11ee 6475 dev_kfree_skb(skb);
df3e6548
MC
6476
6477 if (unlikely(tx_bug)) {
6478 tg3_tx_recover(tp);
6479 return;
6480 }
1da177e4
LT
6481 }
6482
5cb917bc 6483 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
298376d3 6484
f3f3f27e 6485 tnapi->tx_cons = sw_idx;
1da177e4 6486
1b2a7205
MC
6487 /* Need to make the tx_cons update visible to tg3_start_xmit()
6488 * before checking for netif_queue_stopped(). Without the
6489 * memory barrier, there is a small possibility that tg3_start_xmit()
6490 * will miss it and cause the queue to be stopped forever.
6491 */
6492 smp_mb();
6493
fe5f5787 6494 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 6495 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
6496 __netif_tx_lock(txq, smp_processor_id());
6497 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 6498 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
6499 netif_tx_wake_queue(txq);
6500 __netif_tx_unlock(txq);
51b91468 6501 }
1da177e4
LT
6502}
6503
8d4057a9
ED
6504static void tg3_frag_free(bool is_frag, void *data)
6505{
6506 if (is_frag)
6507 put_page(virt_to_head_page(data));
6508 else
6509 kfree(data);
6510}
6511
9205fd9c 6512static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 6513{
8d4057a9
ED
6514 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6515 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6516
9205fd9c 6517 if (!ri->data)
2b2cdb65
MC
6518 return;
6519
4e5e4f0d 6520 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 6521 map_sz, PCI_DMA_FROMDEVICE);
a1e8b307 6522 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
9205fd9c 6523 ri->data = NULL;
2b2cdb65
MC
6524}
6525
8d4057a9 6526
1da177e4
LT
6527/* Returns size of skb allocated or < 0 on error.
6528 *
6529 * We only need to fill in the address because the other members
6530 * of the RX descriptor are invariant, see tg3_init_rings.
6531 *
6532 * Note the purposeful assymetry of cpu vs. chip accesses. For
6533 * posting buffers we only dirty the first cache line of the RX
6534 * descriptor (containing the address). Whereas for the RX status
6535 * buffers the cpu only reads the last cacheline of the RX descriptor
6536 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6537 */
9205fd9c 6538static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
8d4057a9
ED
6539 u32 opaque_key, u32 dest_idx_unmasked,
6540 unsigned int *frag_size)
1da177e4
LT
6541{
6542 struct tg3_rx_buffer_desc *desc;
f94e290e 6543 struct ring_info *map;
9205fd9c 6544 u8 *data;
1da177e4 6545 dma_addr_t mapping;
9205fd9c 6546 int skb_size, data_size, dest_idx;
1da177e4 6547
1da177e4
LT
6548 switch (opaque_key) {
6549 case RXD_OPAQUE_RING_STD:
2c49a44d 6550 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
6551 desc = &tpr->rx_std[dest_idx];
6552 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 6553 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
6554 break;
6555
6556 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6557 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 6558 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 6559 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 6560 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
6561 break;
6562
6563 default:
6564 return -EINVAL;
855e1111 6565 }
1da177e4
LT
6566
6567 /* Do not overwrite any of the map or rp information
6568 * until we are sure we can commit to a new buffer.
6569 *
6570 * Callers depend upon this behavior and assume that
6571 * we leave everything unchanged if we fail.
6572 */
9205fd9c
ED
6573 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6574 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
a1e8b307
ED
6575 if (skb_size <= PAGE_SIZE) {
6576 data = netdev_alloc_frag(skb_size);
6577 *frag_size = skb_size;
8d4057a9
ED
6578 } else {
6579 data = kmalloc(skb_size, GFP_ATOMIC);
6580 *frag_size = 0;
6581 }
9205fd9c 6582 if (!data)
1da177e4
LT
6583 return -ENOMEM;
6584
9205fd9c
ED
6585 mapping = pci_map_single(tp->pdev,
6586 data + TG3_RX_OFFSET(tp),
6587 data_size,
1da177e4 6588 PCI_DMA_FROMDEVICE);
8d4057a9 6589 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
a1e8b307 6590 tg3_frag_free(skb_size <= PAGE_SIZE, data);
a21771dd
MC
6591 return -EIO;
6592 }
1da177e4 6593
9205fd9c 6594 map->data = data;
4e5e4f0d 6595 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 6596
1da177e4
LT
6597 desc->addr_hi = ((u64)mapping >> 32);
6598 desc->addr_lo = ((u64)mapping & 0xffffffff);
6599
9205fd9c 6600 return data_size;
1da177e4
LT
6601}
6602
6603/* We only need to move over in the address because the other
6604 * members of the RX descriptor are invariant. See notes above
9205fd9c 6605 * tg3_alloc_rx_data for full details.
1da177e4 6606 */
a3896167
MC
6607static void tg3_recycle_rx(struct tg3_napi *tnapi,
6608 struct tg3_rx_prodring_set *dpr,
6609 u32 opaque_key, int src_idx,
6610 u32 dest_idx_unmasked)
1da177e4 6611{
17375d25 6612 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6613 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6614 struct ring_info *src_map, *dest_map;
8fea32b9 6615 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 6616 int dest_idx;
1da177e4
LT
6617
6618 switch (opaque_key) {
6619 case RXD_OPAQUE_RING_STD:
2c49a44d 6620 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
6621 dest_desc = &dpr->rx_std[dest_idx];
6622 dest_map = &dpr->rx_std_buffers[dest_idx];
6623 src_desc = &spr->rx_std[src_idx];
6624 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
6625 break;
6626
6627 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6628 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
6629 dest_desc = &dpr->rx_jmb[dest_idx].std;
6630 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6631 src_desc = &spr->rx_jmb[src_idx].std;
6632 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
6633 break;
6634
6635 default:
6636 return;
855e1111 6637 }
1da177e4 6638
9205fd9c 6639 dest_map->data = src_map->data;
4e5e4f0d
FT
6640 dma_unmap_addr_set(dest_map, mapping,
6641 dma_unmap_addr(src_map, mapping));
1da177e4
LT
6642 dest_desc->addr_hi = src_desc->addr_hi;
6643 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
6644
6645 /* Ensure that the update to the skb happens after the physical
6646 * addresses have been transferred to the new BD location.
6647 */
6648 smp_wmb();
6649
9205fd9c 6650 src_map->data = NULL;
1da177e4
LT
6651}
6652
1da177e4
LT
6653/* The RX ring scheme is composed of multiple rings which post fresh
6654 * buffers to the chip, and one special ring the chip uses to report
6655 * status back to the host.
6656 *
6657 * The special ring reports the status of received packets to the
6658 * host. The chip does not write into the original descriptor the
6659 * RX buffer was obtained from. The chip simply takes the original
6660 * descriptor as provided by the host, updates the status and length
6661 * field, then writes this into the next status ring entry.
6662 *
6663 * Each ring the host uses to post buffers to the chip is described
6664 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
6665 * it is first placed into the on-chip ram. When the packet's length
6666 * is known, it walks down the TG3_BDINFO entries to select the ring.
6667 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6668 * which is within the range of the new packet's length is chosen.
6669 *
6670 * The "separate ring for rx status" scheme may sound queer, but it makes
6671 * sense from a cache coherency perspective. If only the host writes
6672 * to the buffer post rings, and only the chip writes to the rx status
6673 * rings, then cache lines never move beyond shared-modified state.
6674 * If both the host and chip were to write into the same ring, cache line
6675 * eviction could occur since both entities want it in an exclusive state.
6676 */
17375d25 6677static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 6678{
17375d25 6679 struct tg3 *tp = tnapi->tp;
f92905de 6680 u32 work_mask, rx_std_posted = 0;
4361935a 6681 u32 std_prod_idx, jmb_prod_idx;
72334482 6682 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 6683 u16 hw_idx;
1da177e4 6684 int received;
8fea32b9 6685 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 6686
8d9d7cfc 6687 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
6688 /*
6689 * We need to order the read of hw_idx and the read of
6690 * the opaque cookie.
6691 */
6692 rmb();
1da177e4
LT
6693 work_mask = 0;
6694 received = 0;
4361935a
MC
6695 std_prod_idx = tpr->rx_std_prod_idx;
6696 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 6697 while (sw_idx != hw_idx && budget > 0) {
afc081f8 6698 struct ring_info *ri;
72334482 6699 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
6700 unsigned int len;
6701 struct sk_buff *skb;
6702 dma_addr_t dma_addr;
6703 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 6704 u8 *data;
fb4ce8ad 6705 u64 tstamp = 0;
1da177e4
LT
6706
6707 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6708 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6709 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 6710 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 6711 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6712 data = ri->data;
4361935a 6713 post_ptr = &std_prod_idx;
f92905de 6714 rx_std_posted++;
1da177e4 6715 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 6716 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 6717 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6718 data = ri->data;
4361935a 6719 post_ptr = &jmb_prod_idx;
21f581a5 6720 } else
1da177e4 6721 goto next_pkt_nopost;
1da177e4
LT
6722
6723 work_mask |= opaque_key;
6724
6725 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
6726 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
6727 drop_it:
a3896167 6728 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6729 desc_idx, *post_ptr);
6730 drop_it_no_recycle:
6731 /* Other statistics kept track of by card. */
b0057c51 6732 tp->rx_dropped++;
1da177e4
LT
6733 goto next_pkt;
6734 }
6735
9205fd9c 6736 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
6737 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6738 ETH_FCS_LEN;
1da177e4 6739
fb4ce8ad
MC
6740 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6741 RXD_FLAG_PTPSTAT_PTPV1 ||
6742 (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6743 RXD_FLAG_PTPSTAT_PTPV2) {
6744 tstamp = tr32(TG3_RX_TSTAMP_LSB);
6745 tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6746 }
6747
d2757fc4 6748 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4 6749 int skb_size;
8d4057a9 6750 unsigned int frag_size;
1da177e4 6751
9205fd9c 6752 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
8d4057a9 6753 *post_ptr, &frag_size);
1da177e4
LT
6754 if (skb_size < 0)
6755 goto drop_it;
6756
287be12e 6757 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
6758 PCI_DMA_FROMDEVICE);
6759
8d4057a9 6760 skb = build_skb(data, frag_size);
9205fd9c 6761 if (!skb) {
8d4057a9 6762 tg3_frag_free(frag_size != 0, data);
9205fd9c
ED
6763 goto drop_it_no_recycle;
6764 }
6765 skb_reserve(skb, TG3_RX_OFFSET(tp));
6766 /* Ensure that the update to the data happens
61e800cf
MC
6767 * after the usage of the old DMA mapping.
6768 */
6769 smp_wmb();
6770
9205fd9c 6771 ri->data = NULL;
61e800cf 6772
1da177e4 6773 } else {
a3896167 6774 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6775 desc_idx, *post_ptr);
6776
9205fd9c
ED
6777 skb = netdev_alloc_skb(tp->dev,
6778 len + TG3_RAW_IP_ALIGN);
6779 if (skb == NULL)
1da177e4
LT
6780 goto drop_it_no_recycle;
6781
9205fd9c 6782 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 6783 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
6784 memcpy(skb->data,
6785 data + TG3_RX_OFFSET(tp),
6786 len);
1da177e4 6787 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
6788 }
6789
9205fd9c 6790 skb_put(skb, len);
fb4ce8ad
MC
6791 if (tstamp)
6792 tg3_hwclock_to_timestamp(tp, tstamp,
6793 skb_hwtstamps(skb));
6794
dc668910 6795 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
6796 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6797 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6798 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6799 skb->ip_summed = CHECKSUM_UNNECESSARY;
6800 else
bc8acf2c 6801 skb_checksum_none_assert(skb);
1da177e4
LT
6802
6803 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
6804
6805 if (len > (tp->dev->mtu + ETH_HLEN) &&
6806 skb->protocol != htons(ETH_P_8021Q)) {
6807 dev_kfree_skb(skb);
b0057c51 6808 goto drop_it_no_recycle;
f7b493e0
MC
6809 }
6810
9dc7a113 6811 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80 6812 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
86a9bad3 6813 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
bf933c80 6814 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 6815
bf933c80 6816 napi_gro_receive(&tnapi->napi, skb);
1da177e4 6817
1da177e4
LT
6818 received++;
6819 budget--;
6820
6821next_pkt:
6822 (*post_ptr)++;
f92905de
MC
6823
6824 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
6825 tpr->rx_std_prod_idx = std_prod_idx &
6826 tp->rx_std_ring_mask;
86cfe4ff
MC
6827 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6828 tpr->rx_std_prod_idx);
f92905de
MC
6829 work_mask &= ~RXD_OPAQUE_RING_STD;
6830 rx_std_posted = 0;
6831 }
1da177e4 6832next_pkt_nopost:
483ba50b 6833 sw_idx++;
7cb32cf2 6834 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
6835
6836 /* Refresh hw_idx to see if there is new work */
6837 if (sw_idx == hw_idx) {
8d9d7cfc 6838 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
6839 rmb();
6840 }
1da177e4
LT
6841 }
6842
6843 /* ACK the status ring. */
72334482
MC
6844 tnapi->rx_rcb_ptr = sw_idx;
6845 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
6846
6847 /* Refill RX ring(s). */
63c3a66f 6848 if (!tg3_flag(tp, ENABLE_RSS)) {
6541b806
MC
6849 /* Sync BD data before updating mailbox */
6850 wmb();
6851
b196c7e4 6852 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
6853 tpr->rx_std_prod_idx = std_prod_idx &
6854 tp->rx_std_ring_mask;
b196c7e4
MC
6855 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6856 tpr->rx_std_prod_idx);
6857 }
6858 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
6859 tpr->rx_jmb_prod_idx = jmb_prod_idx &
6860 tp->rx_jmb_ring_mask;
b196c7e4
MC
6861 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6862 tpr->rx_jmb_prod_idx);
6863 }
6864 mmiowb();
6865 } else if (work_mask) {
6866 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6867 * updated before the producer indices can be updated.
6868 */
6869 smp_wmb();
6870
2c49a44d
MC
6871 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6872 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 6873
7ae52890
MC
6874 if (tnapi != &tp->napi[1]) {
6875 tp->rx_refill = true;
e4af1af9 6876 napi_schedule(&tp->napi[1].napi);
7ae52890 6877 }
1da177e4 6878 }
1da177e4
LT
6879
6880 return received;
6881}
6882
35f2d7d0 6883static void tg3_poll_link(struct tg3 *tp)
1da177e4 6884{
1da177e4 6885 /* handle link change and other phy events */
63c3a66f 6886 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
6887 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
6888
1da177e4
LT
6889 if (sblk->status & SD_STATUS_LINK_CHG) {
6890 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 6891 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 6892 spin_lock(&tp->lock);
63c3a66f 6893 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
6894 tw32_f(MAC_STATUS,
6895 (MAC_STATUS_SYNC_CHANGED |
6896 MAC_STATUS_CFG_CHANGED |
6897 MAC_STATUS_MI_COMPLETION |
6898 MAC_STATUS_LNKSTATE_CHANGED));
6899 udelay(40);
6900 } else
953c96e0 6901 tg3_setup_phy(tp, false);
f47c11ee 6902 spin_unlock(&tp->lock);
1da177e4
LT
6903 }
6904 }
35f2d7d0
MC
6905}
6906
f89f38b8
MC
6907static int tg3_rx_prodring_xfer(struct tg3 *tp,
6908 struct tg3_rx_prodring_set *dpr,
6909 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
6910{
6911 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 6912 int i, err = 0;
b196c7e4
MC
6913
6914 while (1) {
6915 src_prod_idx = spr->rx_std_prod_idx;
6916
6917 /* Make sure updates to the rx_std_buffers[] entries and the
6918 * standard producer index are seen in the correct order.
6919 */
6920 smp_rmb();
6921
6922 if (spr->rx_std_cons_idx == src_prod_idx)
6923 break;
6924
6925 if (spr->rx_std_cons_idx < src_prod_idx)
6926 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6927 else
2c49a44d
MC
6928 cpycnt = tp->rx_std_ring_mask + 1 -
6929 spr->rx_std_cons_idx;
b196c7e4 6930
2c49a44d
MC
6931 cpycnt = min(cpycnt,
6932 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6933
6934 si = spr->rx_std_cons_idx;
6935 di = dpr->rx_std_prod_idx;
6936
e92967bf 6937 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6938 if (dpr->rx_std_buffers[i].data) {
e92967bf 6939 cpycnt = i - di;
f89f38b8 6940 err = -ENOSPC;
e92967bf
MC
6941 break;
6942 }
6943 }
6944
6945 if (!cpycnt)
6946 break;
6947
6948 /* Ensure that updates to the rx_std_buffers ring and the
6949 * shadowed hardware producer ring from tg3_recycle_skb() are
6950 * ordered correctly WRT the skb check above.
6951 */
6952 smp_rmb();
6953
b196c7e4
MC
6954 memcpy(&dpr->rx_std_buffers[di],
6955 &spr->rx_std_buffers[si],
6956 cpycnt * sizeof(struct ring_info));
6957
6958 for (i = 0; i < cpycnt; i++, di++, si++) {
6959 struct tg3_rx_buffer_desc *sbd, *dbd;
6960 sbd = &spr->rx_std[si];
6961 dbd = &dpr->rx_std[di];
6962 dbd->addr_hi = sbd->addr_hi;
6963 dbd->addr_lo = sbd->addr_lo;
6964 }
6965
2c49a44d
MC
6966 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6967 tp->rx_std_ring_mask;
6968 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6969 tp->rx_std_ring_mask;
b196c7e4
MC
6970 }
6971
6972 while (1) {
6973 src_prod_idx = spr->rx_jmb_prod_idx;
6974
6975 /* Make sure updates to the rx_jmb_buffers[] entries and
6976 * the jumbo producer index are seen in the correct order.
6977 */
6978 smp_rmb();
6979
6980 if (spr->rx_jmb_cons_idx == src_prod_idx)
6981 break;
6982
6983 if (spr->rx_jmb_cons_idx < src_prod_idx)
6984 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6985 else
2c49a44d
MC
6986 cpycnt = tp->rx_jmb_ring_mask + 1 -
6987 spr->rx_jmb_cons_idx;
b196c7e4
MC
6988
6989 cpycnt = min(cpycnt,
2c49a44d 6990 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6991
6992 si = spr->rx_jmb_cons_idx;
6993 di = dpr->rx_jmb_prod_idx;
6994
e92967bf 6995 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6996 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6997 cpycnt = i - di;
f89f38b8 6998 err = -ENOSPC;
e92967bf
MC
6999 break;
7000 }
7001 }
7002
7003 if (!cpycnt)
7004 break;
7005
7006 /* Ensure that updates to the rx_jmb_buffers ring and the
7007 * shadowed hardware producer ring from tg3_recycle_skb() are
7008 * ordered correctly WRT the skb check above.
7009 */
7010 smp_rmb();
7011
b196c7e4
MC
7012 memcpy(&dpr->rx_jmb_buffers[di],
7013 &spr->rx_jmb_buffers[si],
7014 cpycnt * sizeof(struct ring_info));
7015
7016 for (i = 0; i < cpycnt; i++, di++, si++) {
7017 struct tg3_rx_buffer_desc *sbd, *dbd;
7018 sbd = &spr->rx_jmb[si].std;
7019 dbd = &dpr->rx_jmb[di].std;
7020 dbd->addr_hi = sbd->addr_hi;
7021 dbd->addr_lo = sbd->addr_lo;
7022 }
7023
2c49a44d
MC
7024 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
7025 tp->rx_jmb_ring_mask;
7026 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
7027 tp->rx_jmb_ring_mask;
b196c7e4 7028 }
f89f38b8
MC
7029
7030 return err;
b196c7e4
MC
7031}
7032
35f2d7d0
MC
7033static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
7034{
7035 struct tg3 *tp = tnapi->tp;
1da177e4
LT
7036
7037 /* run TX completion thread */
f3f3f27e 7038 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 7039 tg3_tx(tnapi);
63c3a66f 7040 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 7041 return work_done;
1da177e4
LT
7042 }
7043
f891ea16
MC
7044 if (!tnapi->rx_rcb_prod_idx)
7045 return work_done;
7046
1da177e4
LT
7047 /* run RX thread, within the bounds set by NAPI.
7048 * All RX "locking" is done by ensuring outside
bea3348e 7049 * code synchronizes with tg3->napi.poll()
1da177e4 7050 */
8d9d7cfc 7051 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 7052 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 7053
63c3a66f 7054 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 7055 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 7056 int i, err = 0;
e4af1af9
MC
7057 u32 std_prod_idx = dpr->rx_std_prod_idx;
7058 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 7059
7ae52890 7060 tp->rx_refill = false;
9102426a 7061 for (i = 1; i <= tp->rxq_cnt; i++)
f89f38b8 7062 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 7063 &tp->napi[i].prodring);
b196c7e4
MC
7064
7065 wmb();
7066
e4af1af9
MC
7067 if (std_prod_idx != dpr->rx_std_prod_idx)
7068 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
7069 dpr->rx_std_prod_idx);
b196c7e4 7070
e4af1af9
MC
7071 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
7072 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
7073 dpr->rx_jmb_prod_idx);
b196c7e4
MC
7074
7075 mmiowb();
f89f38b8
MC
7076
7077 if (err)
7078 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
7079 }
7080
6f535763
DM
7081 return work_done;
7082}
7083
db219973
MC
7084static inline void tg3_reset_task_schedule(struct tg3 *tp)
7085{
7086 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
7087 schedule_work(&tp->reset_task);
7088}
7089
7090static inline void tg3_reset_task_cancel(struct tg3 *tp)
7091{
7092 cancel_work_sync(&tp->reset_task);
7093 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 7094 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
7095}
7096
35f2d7d0
MC
7097static int tg3_poll_msix(struct napi_struct *napi, int budget)
7098{
7099 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7100 struct tg3 *tp = tnapi->tp;
7101 int work_done = 0;
7102 struct tg3_hw_status *sblk = tnapi->hw_status;
7103
7104 while (1) {
7105 work_done = tg3_poll_work(tnapi, work_done, budget);
7106
63c3a66f 7107 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
7108 goto tx_recovery;
7109
7110 if (unlikely(work_done >= budget))
7111 break;
7112
c6cdf436 7113 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
7114 * to tell the hw how much work has been processed,
7115 * so we must read it before checking for more work.
7116 */
7117 tnapi->last_tag = sblk->status_tag;
7118 tnapi->last_irq_tag = tnapi->last_tag;
7119 rmb();
7120
7121 /* check for RX/TX work to do */
6d40db7b
MC
7122 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
7123 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7ae52890
MC
7124
7125 /* This test here is not race free, but will reduce
7126 * the number of interrupts by looping again.
7127 */
7128 if (tnapi == &tp->napi[1] && tp->rx_refill)
7129 continue;
7130
35f2d7d0
MC
7131 napi_complete(napi);
7132 /* Reenable interrupts. */
7133 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7ae52890
MC
7134
7135 /* This test here is synchronized by napi_schedule()
7136 * and napi_complete() to close the race condition.
7137 */
7138 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
7139 tw32(HOSTCC_MODE, tp->coalesce_mode |
7140 HOSTCC_MODE_ENABLE |
7141 tnapi->coal_now);
7142 }
35f2d7d0
MC
7143 mmiowb();
7144 break;
7145 }
7146 }
7147
7148 return work_done;
7149
7150tx_recovery:
7151 /* work_done is guaranteed to be less than budget. */
7152 napi_complete(napi);
db219973 7153 tg3_reset_task_schedule(tp);
35f2d7d0
MC
7154 return work_done;
7155}
7156
e64de4e6
MC
7157static void tg3_process_error(struct tg3 *tp)
7158{
7159 u32 val;
7160 bool real_error = false;
7161
63c3a66f 7162 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
7163 return;
7164
7165 /* Check Flow Attention register */
7166 val = tr32(HOSTCC_FLOW_ATTN);
7167 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
7168 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
7169 real_error = true;
7170 }
7171
7172 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
7173 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
7174 real_error = true;
7175 }
7176
7177 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
7178 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
7179 real_error = true;
7180 }
7181
7182 if (!real_error)
7183 return;
7184
7185 tg3_dump_state(tp);
7186
63c3a66f 7187 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 7188 tg3_reset_task_schedule(tp);
e64de4e6
MC
7189}
7190
6f535763
DM
7191static int tg3_poll(struct napi_struct *napi, int budget)
7192{
8ef0442f
MC
7193 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7194 struct tg3 *tp = tnapi->tp;
6f535763 7195 int work_done = 0;
898a56f8 7196 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
7197
7198 while (1) {
e64de4e6
MC
7199 if (sblk->status & SD_STATUS_ERROR)
7200 tg3_process_error(tp);
7201
35f2d7d0
MC
7202 tg3_poll_link(tp);
7203
17375d25 7204 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 7205
63c3a66f 7206 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
7207 goto tx_recovery;
7208
7209 if (unlikely(work_done >= budget))
7210 break;
7211
63c3a66f 7212 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 7213 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
7214 * to tell the hw how much work has been processed,
7215 * so we must read it before checking for more work.
7216 */
898a56f8
MC
7217 tnapi->last_tag = sblk->status_tag;
7218 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
7219 rmb();
7220 } else
7221 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 7222
17375d25 7223 if (likely(!tg3_has_work(tnapi))) {
288379f0 7224 napi_complete(napi);
17375d25 7225 tg3_int_reenable(tnapi);
6f535763
DM
7226 break;
7227 }
1da177e4
LT
7228 }
7229
bea3348e 7230 return work_done;
6f535763
DM
7231
7232tx_recovery:
4fd7ab59 7233 /* work_done is guaranteed to be less than budget. */
288379f0 7234 napi_complete(napi);
db219973 7235 tg3_reset_task_schedule(tp);
4fd7ab59 7236 return work_done;
1da177e4
LT
7237}
7238
66cfd1bd
MC
7239static void tg3_napi_disable(struct tg3 *tp)
7240{
7241 int i;
7242
7243 for (i = tp->irq_cnt - 1; i >= 0; i--)
7244 napi_disable(&tp->napi[i].napi);
7245}
7246
7247static void tg3_napi_enable(struct tg3 *tp)
7248{
7249 int i;
7250
7251 for (i = 0; i < tp->irq_cnt; i++)
7252 napi_enable(&tp->napi[i].napi);
7253}
7254
7255static void tg3_napi_init(struct tg3 *tp)
7256{
7257 int i;
7258
7259 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
7260 for (i = 1; i < tp->irq_cnt; i++)
7261 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
7262}
7263
7264static void tg3_napi_fini(struct tg3 *tp)
7265{
7266 int i;
7267
7268 for (i = 0; i < tp->irq_cnt; i++)
7269 netif_napi_del(&tp->napi[i].napi);
7270}
7271
7272static inline void tg3_netif_stop(struct tg3 *tp)
7273{
7274 tp->dev->trans_start = jiffies; /* prevent tx timeout */
7275 tg3_napi_disable(tp);
f4a46d1f 7276 netif_carrier_off(tp->dev);
66cfd1bd
MC
7277 netif_tx_disable(tp->dev);
7278}
7279
35763066 7280/* tp->lock must be held */
66cfd1bd
MC
7281static inline void tg3_netif_start(struct tg3 *tp)
7282{
be947307
MC
7283 tg3_ptp_resume(tp);
7284
66cfd1bd
MC
7285 /* NOTE: unconditional netif_tx_wake_all_queues is only
7286 * appropriate so long as all callers are assured to
7287 * have free tx slots (such as after tg3_init_hw)
7288 */
7289 netif_tx_wake_all_queues(tp->dev);
7290
f4a46d1f
NNS
7291 if (tp->link_up)
7292 netif_carrier_on(tp->dev);
7293
66cfd1bd
MC
7294 tg3_napi_enable(tp);
7295 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
7296 tg3_enable_ints(tp);
7297}
7298
f47c11ee
DM
7299static void tg3_irq_quiesce(struct tg3 *tp)
7300{
4f125f42
MC
7301 int i;
7302
f47c11ee
DM
7303 BUG_ON(tp->irq_sync);
7304
7305 tp->irq_sync = 1;
7306 smp_mb();
7307
4f125f42
MC
7308 for (i = 0; i < tp->irq_cnt; i++)
7309 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
7310}
7311
f47c11ee
DM
7312/* Fully shutdown all tg3 driver activity elsewhere in the system.
7313 * If irq_sync is non-zero, then the IRQ handler must be synchronized
7314 * with as well. Most of the time, this is not necessary except when
7315 * shutting down the device.
7316 */
7317static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
7318{
46966545 7319 spin_lock_bh(&tp->lock);
f47c11ee
DM
7320 if (irq_sync)
7321 tg3_irq_quiesce(tp);
f47c11ee
DM
7322}
7323
7324static inline void tg3_full_unlock(struct tg3 *tp)
7325{
f47c11ee
DM
7326 spin_unlock_bh(&tp->lock);
7327}
7328
fcfa0a32
MC
7329/* One-shot MSI handler - Chip automatically disables interrupt
7330 * after sending MSI so driver doesn't have to do it.
7331 */
7d12e780 7332static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 7333{
09943a18
MC
7334 struct tg3_napi *tnapi = dev_id;
7335 struct tg3 *tp = tnapi->tp;
fcfa0a32 7336
898a56f8 7337 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7338 if (tnapi->rx_rcb)
7339 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
7340
7341 if (likely(!tg3_irq_sync(tp)))
09943a18 7342 napi_schedule(&tnapi->napi);
fcfa0a32
MC
7343
7344 return IRQ_HANDLED;
7345}
7346
88b06bc2
MC
7347/* MSI ISR - No need to check for interrupt sharing and no need to
7348 * flush status block and interrupt mailbox. PCI ordering rules
7349 * guarantee that MSI will arrive after the status block.
7350 */
7d12e780 7351static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 7352{
09943a18
MC
7353 struct tg3_napi *tnapi = dev_id;
7354 struct tg3 *tp = tnapi->tp;
88b06bc2 7355
898a56f8 7356 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7357 if (tnapi->rx_rcb)
7358 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 7359 /*
fac9b83e 7360 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 7361 * chip-internal interrupt pending events.
fac9b83e 7362 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
7363 * NIC to stop sending us irqs, engaging "in-intr-handler"
7364 * event coalescing.
7365 */
5b39de91 7366 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 7367 if (likely(!tg3_irq_sync(tp)))
09943a18 7368 napi_schedule(&tnapi->napi);
61487480 7369
88b06bc2
MC
7370 return IRQ_RETVAL(1);
7371}
7372
7d12e780 7373static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 7374{
09943a18
MC
7375 struct tg3_napi *tnapi = dev_id;
7376 struct tg3 *tp = tnapi->tp;
898a56f8 7377 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
7378 unsigned int handled = 1;
7379
1da177e4
LT
7380 /* In INTx mode, it is possible for the interrupt to arrive at
7381 * the CPU before the status block posted prior to the interrupt.
7382 * Reading the PCI State register will confirm whether the
7383 * interrupt is ours and will flush the status block.
7384 */
d18edcb2 7385 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 7386 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7387 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7388 handled = 0;
f47c11ee 7389 goto out;
fac9b83e 7390 }
d18edcb2
MC
7391 }
7392
7393 /*
7394 * Writing any value to intr-mbox-0 clears PCI INTA# and
7395 * chip-internal interrupt pending events.
7396 * Writing non-zero to intr-mbox-0 additional tells the
7397 * NIC to stop sending us irqs, engaging "in-intr-handler"
7398 * event coalescing.
c04cb347
MC
7399 *
7400 * Flush the mailbox to de-assert the IRQ immediately to prevent
7401 * spurious interrupts. The flush impacts performance but
7402 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7403 */
c04cb347 7404 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
7405 if (tg3_irq_sync(tp))
7406 goto out;
7407 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 7408 if (likely(tg3_has_work(tnapi))) {
72334482 7409 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 7410 napi_schedule(&tnapi->napi);
d18edcb2
MC
7411 } else {
7412 /* No work, shared interrupt perhaps? re-enable
7413 * interrupts, and flush that PCI write
7414 */
7415 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
7416 0x00000000);
fac9b83e 7417 }
f47c11ee 7418out:
fac9b83e
DM
7419 return IRQ_RETVAL(handled);
7420}
7421
7d12e780 7422static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 7423{
09943a18
MC
7424 struct tg3_napi *tnapi = dev_id;
7425 struct tg3 *tp = tnapi->tp;
898a56f8 7426 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
7427 unsigned int handled = 1;
7428
fac9b83e
DM
7429 /* In INTx mode, it is possible for the interrupt to arrive at
7430 * the CPU before the status block posted prior to the interrupt.
7431 * Reading the PCI State register will confirm whether the
7432 * interrupt is ours and will flush the status block.
7433 */
898a56f8 7434 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 7435 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7436 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7437 handled = 0;
f47c11ee 7438 goto out;
1da177e4 7439 }
d18edcb2
MC
7440 }
7441
7442 /*
7443 * writing any value to intr-mbox-0 clears PCI INTA# and
7444 * chip-internal interrupt pending events.
7445 * writing non-zero to intr-mbox-0 additional tells the
7446 * NIC to stop sending us irqs, engaging "in-intr-handler"
7447 * event coalescing.
c04cb347
MC
7448 *
7449 * Flush the mailbox to de-assert the IRQ immediately to prevent
7450 * spurious interrupts. The flush impacts performance but
7451 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7452 */
c04cb347 7453 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
7454
7455 /*
7456 * In a shared interrupt configuration, sometimes other devices'
7457 * interrupts will scream. We record the current status tag here
7458 * so that the above check can report that the screaming interrupts
7459 * are unhandled. Eventually they will be silenced.
7460 */
898a56f8 7461 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 7462
d18edcb2
MC
7463 if (tg3_irq_sync(tp))
7464 goto out;
624f8e50 7465
72334482 7466 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 7467
09943a18 7468 napi_schedule(&tnapi->napi);
624f8e50 7469
f47c11ee 7470out:
1da177e4
LT
7471 return IRQ_RETVAL(handled);
7472}
7473
7938109f 7474/* ISR for interrupt test */
7d12e780 7475static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 7476{
09943a18
MC
7477 struct tg3_napi *tnapi = dev_id;
7478 struct tg3 *tp = tnapi->tp;
898a56f8 7479 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 7480
f9804ddb
MC
7481 if ((sblk->status & SD_STATUS_UPDATED) ||
7482 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 7483 tg3_disable_ints(tp);
7938109f
MC
7484 return IRQ_RETVAL(1);
7485 }
7486 return IRQ_RETVAL(0);
7487}
7488
1da177e4
LT
7489#ifdef CONFIG_NET_POLL_CONTROLLER
7490static void tg3_poll_controller(struct net_device *dev)
7491{
4f125f42 7492 int i;
88b06bc2
MC
7493 struct tg3 *tp = netdev_priv(dev);
7494
9c13cb8b
NNS
7495 if (tg3_irq_sync(tp))
7496 return;
7497
4f125f42 7498 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 7499 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
7500}
7501#endif
7502
1da177e4
LT
7503static void tg3_tx_timeout(struct net_device *dev)
7504{
7505 struct tg3 *tp = netdev_priv(dev);
7506
b0408751 7507 if (netif_msg_tx_err(tp)) {
05dbe005 7508 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 7509 tg3_dump_state(tp);
b0408751 7510 }
1da177e4 7511
db219973 7512 tg3_reset_task_schedule(tp);
1da177e4
LT
7513}
7514
c58ec932
MC
7515/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7516static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7517{
7518 u32 base = (u32) mapping & 0xffffffff;
7519
807540ba 7520 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
7521}
7522
0f0d1510
MC
7523/* Test for TSO DMA buffers that cross into regions which are within MSS bytes
7524 * of any 4GB boundaries: 4G, 8G, etc
7525 */
7526static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7527 u32 len, u32 mss)
7528{
7529 if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
7530 u32 base = (u32) mapping & 0xffffffff;
7531
7532 return ((base + len + (mss & 0x3fff)) < base);
7533 }
7534 return 0;
7535}
7536
72f2afb8
MC
7537/* Test for DMA addresses > 40-bit */
7538static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7539 int len)
7540{
7541#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 7542 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 7543 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
7544 return 0;
7545#else
7546 return 0;
7547#endif
7548}
7549
d1a3b737 7550static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
7551 dma_addr_t mapping, u32 len, u32 flags,
7552 u32 mss, u32 vlan)
2ffcc981 7553{
92cd3a17
MC
7554 txbd->addr_hi = ((u64) mapping >> 32);
7555 txbd->addr_lo = ((u64) mapping & 0xffffffff);
7556 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7557 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 7558}
1da177e4 7559
84b67b27 7560static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
7561 dma_addr_t map, u32 len, u32 flags,
7562 u32 mss, u32 vlan)
7563{
7564 struct tg3 *tp = tnapi->tp;
7565 bool hwbug = false;
7566
7567 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 7568 hwbug = true;
d1a3b737
MC
7569
7570 if (tg3_4g_overflow_test(map, len))
3db1cd5c 7571 hwbug = true;
d1a3b737 7572
0f0d1510
MC
7573 if (tg3_4g_tso_overflow_test(tp, map, len, mss))
7574 hwbug = true;
7575
d1a3b737 7576 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 7577 hwbug = true;
d1a3b737 7578
a4cb428d 7579 if (tp->dma_limit) {
b9e45482 7580 u32 prvidx = *entry;
e31aa987 7581 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
7582 while (len > tp->dma_limit && *budget) {
7583 u32 frag_len = tp->dma_limit;
7584 len -= tp->dma_limit;
e31aa987 7585
b9e45482
MC
7586 /* Avoid the 8byte DMA problem */
7587 if (len <= 8) {
a4cb428d
MC
7588 len += tp->dma_limit / 2;
7589 frag_len = tp->dma_limit / 2;
e31aa987
MC
7590 }
7591
b9e45482
MC
7592 tnapi->tx_buffers[*entry].fragmented = true;
7593
7594 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7595 frag_len, tmp_flag, mss, vlan);
7596 *budget -= 1;
7597 prvidx = *entry;
7598 *entry = NEXT_TX(*entry);
7599
e31aa987
MC
7600 map += frag_len;
7601 }
7602
7603 if (len) {
7604 if (*budget) {
7605 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7606 len, flags, mss, vlan);
b9e45482 7607 *budget -= 1;
e31aa987
MC
7608 *entry = NEXT_TX(*entry);
7609 } else {
3db1cd5c 7610 hwbug = true;
b9e45482 7611 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
7612 }
7613 }
7614 } else {
84b67b27
MC
7615 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7616 len, flags, mss, vlan);
e31aa987
MC
7617 *entry = NEXT_TX(*entry);
7618 }
d1a3b737
MC
7619
7620 return hwbug;
7621}
7622
0d681b27 7623static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
7624{
7625 int i;
0d681b27 7626 struct sk_buff *skb;
df8944cf 7627 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 7628
0d681b27
MC
7629 skb = txb->skb;
7630 txb->skb = NULL;
7631
432aa7ed
MC
7632 pci_unmap_single(tnapi->tp->pdev,
7633 dma_unmap_addr(txb, mapping),
7634 skb_headlen(skb),
7635 PCI_DMA_TODEVICE);
e01ee14d
MC
7636
7637 while (txb->fragmented) {
7638 txb->fragmented = false;
7639 entry = NEXT_TX(entry);
7640 txb = &tnapi->tx_buffers[entry];
7641 }
7642
ba1142e4 7643 for (i = 0; i <= last; i++) {
9e903e08 7644 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
7645
7646 entry = NEXT_TX(entry);
7647 txb = &tnapi->tx_buffers[entry];
7648
7649 pci_unmap_page(tnapi->tp->pdev,
7650 dma_unmap_addr(txb, mapping),
9e903e08 7651 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
7652
7653 while (txb->fragmented) {
7654 txb->fragmented = false;
7655 entry = NEXT_TX(entry);
7656 txb = &tnapi->tx_buffers[entry];
7657 }
432aa7ed
MC
7658 }
7659}
7660
72f2afb8 7661/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 7662static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 7663 struct sk_buff **pskb,
84b67b27 7664 u32 *entry, u32 *budget,
92cd3a17 7665 u32 base_flags, u32 mss, u32 vlan)
1da177e4 7666{
24f4efd4 7667 struct tg3 *tp = tnapi->tp;
f7ff1987 7668 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 7669 dma_addr_t new_addr = 0;
432aa7ed 7670 int ret = 0;
1da177e4 7671
4153577a 7672 if (tg3_asic_rev(tp) != ASIC_REV_5701)
41588ba1
MC
7673 new_skb = skb_copy(skb, GFP_ATOMIC);
7674 else {
7675 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7676
7677 new_skb = skb_copy_expand(skb,
7678 skb_headroom(skb) + more_headroom,
7679 skb_tailroom(skb), GFP_ATOMIC);
7680 }
7681
1da177e4 7682 if (!new_skb) {
c58ec932
MC
7683 ret = -1;
7684 } else {
7685 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
7686 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7687 PCI_DMA_TODEVICE);
7688 /* Make sure the mapping succeeded */
7689 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 7690 dev_kfree_skb(new_skb);
c58ec932 7691 ret = -1;
c58ec932 7692 } else {
b9e45482
MC
7693 u32 save_entry = *entry;
7694
92cd3a17
MC
7695 base_flags |= TXD_FLAG_END;
7696
84b67b27
MC
7697 tnapi->tx_buffers[*entry].skb = new_skb;
7698 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
7699 mapping, new_addr);
7700
84b67b27 7701 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
7702 new_skb->len, base_flags,
7703 mss, vlan)) {
ba1142e4 7704 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
7705 dev_kfree_skb(new_skb);
7706 ret = -1;
7707 }
f4188d8a 7708 }
1da177e4
LT
7709 }
7710
7711 dev_kfree_skb(skb);
f7ff1987 7712 *pskb = new_skb;
c58ec932 7713 return ret;
1da177e4
LT
7714}
7715
2ffcc981 7716static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
7717
7718/* Use GSO to workaround a rare TSO bug that may be triggered when the
7719 * TSO header is greater than 80 bytes.
7720 */
7721static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
7722{
7723 struct sk_buff *segs, *nskb;
f3f3f27e 7724 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
7725
7726 /* Estimate the number of fragments in the worst case */
f3f3f27e 7727 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 7728 netif_stop_queue(tp->dev);
f65aac16
MC
7729
7730 /* netif_tx_stop_queue() must be done before checking
7731 * checking tx index in tg3_tx_avail() below, because in
7732 * tg3_tx(), we update tx index before checking for
7733 * netif_tx_queue_stopped().
7734 */
7735 smp_mb();
f3f3f27e 7736 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
7737 return NETDEV_TX_BUSY;
7738
7739 netif_wake_queue(tp->dev);
52c0fd83
MC
7740 }
7741
7742 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 7743 if (IS_ERR(segs))
52c0fd83
MC
7744 goto tg3_tso_bug_end;
7745
7746 do {
7747 nskb = segs;
7748 segs = segs->next;
7749 nskb->next = NULL;
2ffcc981 7750 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
7751 } while (segs);
7752
7753tg3_tso_bug_end:
7754 dev_kfree_skb(skb);
7755
7756 return NETDEV_TX_OK;
7757}
52c0fd83 7758
5a6f3074 7759/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 7760 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 7761 */
2ffcc981 7762static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
7763{
7764 struct tg3 *tp = netdev_priv(dev);
92cd3a17 7765 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 7766 u32 budget;
432aa7ed 7767 int i = -1, would_hit_hwbug;
90079ce8 7768 dma_addr_t mapping;
24f4efd4
MC
7769 struct tg3_napi *tnapi;
7770 struct netdev_queue *txq;
432aa7ed 7771 unsigned int last;
f4188d8a 7772
24f4efd4
MC
7773 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7774 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 7775 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 7776 tnapi++;
1da177e4 7777
84b67b27
MC
7778 budget = tg3_tx_avail(tnapi);
7779
00b70504 7780 /* We are running in BH disabled context with netif_tx_lock
bea3348e 7781 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
7782 * interrupt. Furthermore, IRQ processing runs lockless so we have
7783 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 7784 */
84b67b27 7785 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
7786 if (!netif_tx_queue_stopped(txq)) {
7787 netif_tx_stop_queue(txq);
1f064a87
SH
7788
7789 /* This is a hard error, log it. */
5129c3a3
MC
7790 netdev_err(dev,
7791 "BUG! Tx Ring full when queue awake!\n");
1f064a87 7792 }
1da177e4
LT
7793 return NETDEV_TX_BUSY;
7794 }
7795
f3f3f27e 7796 entry = tnapi->tx_prod;
1da177e4 7797 base_flags = 0;
84fa7933 7798 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 7799 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 7800
be98da6a
MC
7801 mss = skb_shinfo(skb)->gso_size;
7802 if (mss) {
eddc9ec5 7803 struct iphdr *iph;
34195c3d 7804 u32 tcp_opt_len, hdr_len;
1da177e4
LT
7805
7806 if (skb_header_cloned(skb) &&
48855432
ED
7807 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7808 goto drop;
1da177e4 7809
34195c3d 7810 iph = ip_hdr(skb);
ab6a5bb6 7811 tcp_opt_len = tcp_optlen(skb);
1da177e4 7812
a5a11955 7813 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 7814
a5a11955 7815 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
7816 iph->check = 0;
7817 iph->tot_len = htons(mss + hdr_len);
7818 }
7819
52c0fd83 7820 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 7821 tg3_flag(tp, TSO_BUG))
de6f31eb 7822 return tg3_tso_bug(tp, skb);
52c0fd83 7823
1da177e4
LT
7824 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7825 TXD_FLAG_CPU_POST_DMA);
7826
63c3a66f
JP
7827 if (tg3_flag(tp, HW_TSO_1) ||
7828 tg3_flag(tp, HW_TSO_2) ||
7829 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 7830 tcp_hdr(skb)->check = 0;
1da177e4 7831 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
7832 } else
7833 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
7834 iph->daddr, 0,
7835 IPPROTO_TCP,
7836 0);
1da177e4 7837
63c3a66f 7838 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
7839 mss |= (hdr_len & 0xc) << 12;
7840 if (hdr_len & 0x10)
7841 base_flags |= 0x00000010;
7842 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 7843 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 7844 mss |= hdr_len << 9;
63c3a66f 7845 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 7846 tg3_asic_rev(tp) == ASIC_REV_5705) {
eddc9ec5 7847 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7848 int tsflags;
7849
eddc9ec5 7850 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7851 mss |= (tsflags << 11);
7852 }
7853 } else {
eddc9ec5 7854 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7855 int tsflags;
7856
eddc9ec5 7857 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7858 base_flags |= tsflags << 12;
7859 }
7860 }
7861 }
bf933c80 7862
93a700a9
MC
7863 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
7864 !mss && skb->len > VLAN_ETH_FRAME_LEN)
7865 base_flags |= TXD_FLAG_JMB_PKT;
7866
92cd3a17
MC
7867 if (vlan_tx_tag_present(skb)) {
7868 base_flags |= TXD_FLAG_VLAN;
7869 vlan = vlan_tx_tag_get(skb);
7870 }
1da177e4 7871
fb4ce8ad
MC
7872 if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
7873 tg3_flag(tp, TX_TSTAMP_EN)) {
7874 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7875 base_flags |= TXD_FLAG_HWTSTAMP;
7876 }
7877
f4188d8a
AD
7878 len = skb_headlen(skb);
7879
7880 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
7881 if (pci_dma_mapping_error(tp->pdev, mapping))
7882 goto drop;
7883
90079ce8 7884
f3f3f27e 7885 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 7886 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
7887
7888 would_hit_hwbug = 0;
7889
63c3a66f 7890 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 7891 would_hit_hwbug = 1;
1da177e4 7892
84b67b27 7893 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 7894 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 7895 mss, vlan)) {
d1a3b737 7896 would_hit_hwbug = 1;
ba1142e4 7897 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
7898 u32 tmp_mss = mss;
7899
7900 if (!tg3_flag(tp, HW_TSO_1) &&
7901 !tg3_flag(tp, HW_TSO_2) &&
7902 !tg3_flag(tp, HW_TSO_3))
7903 tmp_mss = 0;
7904
c5665a53
MC
7905 /* Now loop through additional data
7906 * fragments, and queue them.
7907 */
1da177e4
LT
7908 last = skb_shinfo(skb)->nr_frags - 1;
7909 for (i = 0; i <= last; i++) {
7910 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
7911
9e903e08 7912 len = skb_frag_size(frag);
dc234d0b 7913 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 7914 len, DMA_TO_DEVICE);
1da177e4 7915
f3f3f27e 7916 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 7917 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 7918 mapping);
5d6bcdfe 7919 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 7920 goto dma_error;
1da177e4 7921
b9e45482
MC
7922 if (!budget ||
7923 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
7924 len, base_flags |
7925 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 7926 tmp_mss, vlan)) {
72f2afb8 7927 would_hit_hwbug = 1;
b9e45482
MC
7928 break;
7929 }
1da177e4
LT
7930 }
7931 }
7932
7933 if (would_hit_hwbug) {
0d681b27 7934 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
7935
7936 /* If the workaround fails due to memory/mapping
7937 * failure, silently drop this packet.
7938 */
84b67b27
MC
7939 entry = tnapi->tx_prod;
7940 budget = tg3_tx_avail(tnapi);
f7ff1987 7941 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 7942 base_flags, mss, vlan))
48855432 7943 goto drop_nofree;
1da177e4
LT
7944 }
7945
d515b450 7946 skb_tx_timestamp(skb);
5cb917bc 7947 netdev_tx_sent_queue(txq, skb->len);
d515b450 7948
6541b806
MC
7949 /* Sync BD data before updating mailbox */
7950 wmb();
7951
1da177e4 7952 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 7953 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 7954
f3f3f27e
MC
7955 tnapi->tx_prod = entry;
7956 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 7957 netif_tx_stop_queue(txq);
f65aac16
MC
7958
7959 /* netif_tx_stop_queue() must be done before checking
7960 * checking tx index in tg3_tx_avail() below, because in
7961 * tg3_tx(), we update tx index before checking for
7962 * netif_tx_queue_stopped().
7963 */
7964 smp_mb();
f3f3f27e 7965 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 7966 netif_tx_wake_queue(txq);
51b91468 7967 }
1da177e4 7968
cdd0db05 7969 mmiowb();
1da177e4 7970 return NETDEV_TX_OK;
f4188d8a
AD
7971
7972dma_error:
ba1142e4 7973 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 7974 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7975drop:
7976 dev_kfree_skb(skb);
7977drop_nofree:
7978 tp->tx_dropped++;
f4188d8a 7979 return NETDEV_TX_OK;
1da177e4
LT
7980}
7981
6e01b20b
MC
7982static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7983{
7984 if (enable) {
7985 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7986 MAC_MODE_PORT_MODE_MASK);
7987
7988 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7989
7990 if (!tg3_flag(tp, 5705_PLUS))
7991 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7992
7993 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7994 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7995 else
7996 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7997 } else {
7998 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7999
8000 if (tg3_flag(tp, 5705_PLUS) ||
8001 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
4153577a 8002 tg3_asic_rev(tp) == ASIC_REV_5700)
6e01b20b
MC
8003 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
8004 }
8005
8006 tw32(MAC_MODE, tp->mac_mode);
8007 udelay(40);
8008}
8009
941ec90f 8010static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 8011{
941ec90f 8012 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
8013
8014 tg3_phy_toggle_apd(tp, false);
953c96e0 8015 tg3_phy_toggle_automdix(tp, false);
5e5a7f37 8016
941ec90f
MC
8017 if (extlpbk && tg3_phy_set_extloopbk(tp))
8018 return -EIO;
8019
8020 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
8021 switch (speed) {
8022 case SPEED_10:
8023 break;
8024 case SPEED_100:
8025 bmcr |= BMCR_SPEED100;
8026 break;
8027 case SPEED_1000:
8028 default:
8029 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
8030 speed = SPEED_100;
8031 bmcr |= BMCR_SPEED100;
8032 } else {
8033 speed = SPEED_1000;
8034 bmcr |= BMCR_SPEED1000;
8035 }
8036 }
8037
941ec90f
MC
8038 if (extlpbk) {
8039 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
8040 tg3_readphy(tp, MII_CTRL1000, &val);
8041 val |= CTL1000_AS_MASTER |
8042 CTL1000_ENABLE_MASTER;
8043 tg3_writephy(tp, MII_CTRL1000, val);
8044 } else {
8045 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
8046 MII_TG3_FET_PTEST_TRIM_2;
8047 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
8048 }
8049 } else
8050 bmcr |= BMCR_LOOPBACK;
8051
5e5a7f37
MC
8052 tg3_writephy(tp, MII_BMCR, bmcr);
8053
8054 /* The write needs to be flushed for the FETs */
8055 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
8056 tg3_readphy(tp, MII_BMCR, &bmcr);
8057
8058 udelay(40);
8059
8060 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a 8061 tg3_asic_rev(tp) == ASIC_REV_5785) {
941ec90f 8062 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
8063 MII_TG3_FET_PTEST_FRC_TX_LINK |
8064 MII_TG3_FET_PTEST_FRC_TX_LOCK);
8065
8066 /* The write needs to be flushed for the AC131 */
8067 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
8068 }
8069
8070 /* Reset to prevent losing 1st rx packet intermittently */
8071 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
8072 tg3_flag(tp, 5780_CLASS)) {
8073 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8074 udelay(10);
8075 tw32_f(MAC_RX_MODE, tp->rx_mode);
8076 }
8077
8078 mac_mode = tp->mac_mode &
8079 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
8080 if (speed == SPEED_1000)
8081 mac_mode |= MAC_MODE_PORT_MODE_GMII;
8082 else
8083 mac_mode |= MAC_MODE_PORT_MODE_MII;
8084
4153577a 8085 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
5e5a7f37
MC
8086 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
8087
8088 if (masked_phy_id == TG3_PHY_ID_BCM5401)
8089 mac_mode &= ~MAC_MODE_LINK_POLARITY;
8090 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
8091 mac_mode |= MAC_MODE_LINK_POLARITY;
8092
8093 tg3_writephy(tp, MII_TG3_EXT_CTRL,
8094 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
8095 }
8096
8097 tw32(MAC_MODE, mac_mode);
8098 udelay(40);
941ec90f
MC
8099
8100 return 0;
5e5a7f37
MC
8101}
8102
c8f44aff 8103static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
8104{
8105 struct tg3 *tp = netdev_priv(dev);
8106
8107 if (features & NETIF_F_LOOPBACK) {
8108 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
8109 return;
8110
06c03c02 8111 spin_lock_bh(&tp->lock);
6e01b20b 8112 tg3_mac_loopback(tp, true);
06c03c02
MB
8113 netif_carrier_on(tp->dev);
8114 spin_unlock_bh(&tp->lock);
8115 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
8116 } else {
8117 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
8118 return;
8119
06c03c02 8120 spin_lock_bh(&tp->lock);
6e01b20b 8121 tg3_mac_loopback(tp, false);
06c03c02 8122 /* Force link status check */
953c96e0 8123 tg3_setup_phy(tp, true);
06c03c02
MB
8124 spin_unlock_bh(&tp->lock);
8125 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
8126 }
8127}
8128
c8f44aff
MM
8129static netdev_features_t tg3_fix_features(struct net_device *dev,
8130 netdev_features_t features)
dc668910
MM
8131{
8132 struct tg3 *tp = netdev_priv(dev);
8133
63c3a66f 8134 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
8135 features &= ~NETIF_F_ALL_TSO;
8136
8137 return features;
8138}
8139
c8f44aff 8140static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 8141{
c8f44aff 8142 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
8143
8144 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
8145 tg3_set_loopback(dev, features);
8146
8147 return 0;
8148}
8149
21f581a5
MC
8150static void tg3_rx_prodring_free(struct tg3 *tp,
8151 struct tg3_rx_prodring_set *tpr)
1da177e4 8152{
1da177e4
LT
8153 int i;
8154
8fea32b9 8155 if (tpr != &tp->napi[0].prodring) {
b196c7e4 8156 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 8157 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 8158 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
8159 tp->rx_pkt_map_sz);
8160
63c3a66f 8161 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
8162 for (i = tpr->rx_jmb_cons_idx;
8163 i != tpr->rx_jmb_prod_idx;
2c49a44d 8164 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 8165 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
8166 TG3_RX_JMB_MAP_SZ);
8167 }
8168 }
8169
2b2cdb65 8170 return;
b196c7e4 8171 }
1da177e4 8172
2c49a44d 8173 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 8174 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 8175 tp->rx_pkt_map_sz);
1da177e4 8176
63c3a66f 8177 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8178 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 8179 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 8180 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
8181 }
8182}
8183
c6cdf436 8184/* Initialize rx rings for packet processing.
1da177e4
LT
8185 *
8186 * The chip has been shut down and the driver detached from
8187 * the networking, so no interrupts or new tx packets will
8188 * end up in the driver. tp->{tx,}lock are held and thus
8189 * we may not sleep.
8190 */
21f581a5
MC
8191static int tg3_rx_prodring_alloc(struct tg3 *tp,
8192 struct tg3_rx_prodring_set *tpr)
1da177e4 8193{
287be12e 8194 u32 i, rx_pkt_dma_sz;
1da177e4 8195
b196c7e4
MC
8196 tpr->rx_std_cons_idx = 0;
8197 tpr->rx_std_prod_idx = 0;
8198 tpr->rx_jmb_cons_idx = 0;
8199 tpr->rx_jmb_prod_idx = 0;
8200
8fea32b9 8201 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
8202 memset(&tpr->rx_std_buffers[0], 0,
8203 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 8204 if (tpr->rx_jmb_buffers)
2b2cdb65 8205 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 8206 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
8207 goto done;
8208 }
8209
1da177e4 8210 /* Zero out all descriptors. */
2c49a44d 8211 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 8212
287be12e 8213 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 8214 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
8215 tp->dev->mtu > ETH_DATA_LEN)
8216 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
8217 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 8218
1da177e4
LT
8219 /* Initialize invariants of the rings, we only set this
8220 * stuff once. This works because the card does not
8221 * write into the rx buffer posting rings.
8222 */
2c49a44d 8223 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
8224 struct tg3_rx_buffer_desc *rxd;
8225
21f581a5 8226 rxd = &tpr->rx_std[i];
287be12e 8227 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
8228 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
8229 rxd->opaque = (RXD_OPAQUE_RING_STD |
8230 (i << RXD_OPAQUE_INDEX_SHIFT));
8231 }
8232
1da177e4
LT
8233 /* Now allocate fresh SKBs for each rx ring. */
8234 for (i = 0; i < tp->rx_pending; i++) {
8d4057a9
ED
8235 unsigned int frag_size;
8236
8237 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
8238 &frag_size) < 0) {
5129c3a3
MC
8239 netdev_warn(tp->dev,
8240 "Using a smaller RX standard ring. Only "
8241 "%d out of %d buffers were allocated "
8242 "successfully\n", i, tp->rx_pending);
32d8c572 8243 if (i == 0)
cf7a7298 8244 goto initfail;
32d8c572 8245 tp->rx_pending = i;
1da177e4 8246 break;
32d8c572 8247 }
1da177e4
LT
8248 }
8249
63c3a66f 8250 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
8251 goto done;
8252
2c49a44d 8253 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 8254
63c3a66f 8255 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 8256 goto done;
cf7a7298 8257
2c49a44d 8258 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
8259 struct tg3_rx_buffer_desc *rxd;
8260
8261 rxd = &tpr->rx_jmb[i].std;
8262 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
8263 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
8264 RXD_FLAG_JUMBO;
8265 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
8266 (i << RXD_OPAQUE_INDEX_SHIFT));
8267 }
8268
8269 for (i = 0; i < tp->rx_jumbo_pending; i++) {
8d4057a9
ED
8270 unsigned int frag_size;
8271
8272 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
8273 &frag_size) < 0) {
5129c3a3
MC
8274 netdev_warn(tp->dev,
8275 "Using a smaller RX jumbo ring. Only %d "
8276 "out of %d buffers were allocated "
8277 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
8278 if (i == 0)
8279 goto initfail;
8280 tp->rx_jumbo_pending = i;
8281 break;
1da177e4
LT
8282 }
8283 }
cf7a7298
MC
8284
8285done:
32d8c572 8286 return 0;
cf7a7298
MC
8287
8288initfail:
21f581a5 8289 tg3_rx_prodring_free(tp, tpr);
cf7a7298 8290 return -ENOMEM;
1da177e4
LT
8291}
8292
21f581a5
MC
8293static void tg3_rx_prodring_fini(struct tg3 *tp,
8294 struct tg3_rx_prodring_set *tpr)
1da177e4 8295{
21f581a5
MC
8296 kfree(tpr->rx_std_buffers);
8297 tpr->rx_std_buffers = NULL;
8298 kfree(tpr->rx_jmb_buffers);
8299 tpr->rx_jmb_buffers = NULL;
8300 if (tpr->rx_std) {
4bae65c8
MC
8301 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
8302 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 8303 tpr->rx_std = NULL;
1da177e4 8304 }
21f581a5 8305 if (tpr->rx_jmb) {
4bae65c8
MC
8306 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
8307 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 8308 tpr->rx_jmb = NULL;
1da177e4 8309 }
cf7a7298
MC
8310}
8311
21f581a5
MC
8312static int tg3_rx_prodring_init(struct tg3 *tp,
8313 struct tg3_rx_prodring_set *tpr)
cf7a7298 8314{
2c49a44d
MC
8315 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
8316 GFP_KERNEL);
21f581a5 8317 if (!tpr->rx_std_buffers)
cf7a7298
MC
8318 return -ENOMEM;
8319
4bae65c8
MC
8320 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
8321 TG3_RX_STD_RING_BYTES(tp),
8322 &tpr->rx_std_mapping,
8323 GFP_KERNEL);
21f581a5 8324 if (!tpr->rx_std)
cf7a7298
MC
8325 goto err_out;
8326
63c3a66f 8327 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8328 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
8329 GFP_KERNEL);
8330 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
8331 goto err_out;
8332
4bae65c8
MC
8333 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
8334 TG3_RX_JMB_RING_BYTES(tp),
8335 &tpr->rx_jmb_mapping,
8336 GFP_KERNEL);
21f581a5 8337 if (!tpr->rx_jmb)
cf7a7298
MC
8338 goto err_out;
8339 }
8340
8341 return 0;
8342
8343err_out:
21f581a5 8344 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
8345 return -ENOMEM;
8346}
8347
8348/* Free up pending packets in all rx/tx rings.
8349 *
8350 * The chip has been shut down and the driver detached from
8351 * the networking, so no interrupts or new tx packets will
8352 * end up in the driver. tp->{tx,}lock is not held and we are not
8353 * in an interrupt context and thus may sleep.
8354 */
8355static void tg3_free_rings(struct tg3 *tp)
8356{
f77a6a8e 8357 int i, j;
cf7a7298 8358
f77a6a8e
MC
8359 for (j = 0; j < tp->irq_cnt; j++) {
8360 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 8361
8fea32b9 8362 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 8363
0c1d0e2b
MC
8364 if (!tnapi->tx_buffers)
8365 continue;
8366
0d681b27
MC
8367 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
8368 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 8369
0d681b27 8370 if (!skb)
f77a6a8e 8371 continue;
cf7a7298 8372
ba1142e4
MC
8373 tg3_tx_skb_unmap(tnapi, i,
8374 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
8375
8376 dev_kfree_skb_any(skb);
8377 }
5cb917bc 8378 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
2b2cdb65 8379 }
cf7a7298
MC
8380}
8381
8382/* Initialize tx/rx rings for packet processing.
8383 *
8384 * The chip has been shut down and the driver detached from
8385 * the networking, so no interrupts or new tx packets will
8386 * end up in the driver. tp->{tx,}lock are held and thus
8387 * we may not sleep.
8388 */
8389static int tg3_init_rings(struct tg3 *tp)
8390{
f77a6a8e 8391 int i;
72334482 8392
cf7a7298
MC
8393 /* Free up all the SKBs. */
8394 tg3_free_rings(tp);
8395
f77a6a8e
MC
8396 for (i = 0; i < tp->irq_cnt; i++) {
8397 struct tg3_napi *tnapi = &tp->napi[i];
8398
8399 tnapi->last_tag = 0;
8400 tnapi->last_irq_tag = 0;
8401 tnapi->hw_status->status = 0;
8402 tnapi->hw_status->status_tag = 0;
8403 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 8404
f77a6a8e
MC
8405 tnapi->tx_prod = 0;
8406 tnapi->tx_cons = 0;
0c1d0e2b
MC
8407 if (tnapi->tx_ring)
8408 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
8409
8410 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
8411 if (tnapi->rx_rcb)
8412 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 8413
8fea32b9 8414 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 8415 tg3_free_rings(tp);
2b2cdb65 8416 return -ENOMEM;
e4af1af9 8417 }
f77a6a8e 8418 }
72334482 8419
2b2cdb65 8420 return 0;
cf7a7298
MC
8421}
8422
49a359e3 8423static void tg3_mem_tx_release(struct tg3 *tp)
cf7a7298 8424{
f77a6a8e 8425 int i;
898a56f8 8426
49a359e3 8427 for (i = 0; i < tp->irq_max; i++) {
f77a6a8e
MC
8428 struct tg3_napi *tnapi = &tp->napi[i];
8429
8430 if (tnapi->tx_ring) {
4bae65c8 8431 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
8432 tnapi->tx_ring, tnapi->tx_desc_mapping);
8433 tnapi->tx_ring = NULL;
8434 }
8435
8436 kfree(tnapi->tx_buffers);
8437 tnapi->tx_buffers = NULL;
49a359e3
MC
8438 }
8439}
f77a6a8e 8440
49a359e3
MC
8441static int tg3_mem_tx_acquire(struct tg3 *tp)
8442{
8443 int i;
8444 struct tg3_napi *tnapi = &tp->napi[0];
8445
8446 /* If multivector TSS is enabled, vector 0 does not handle
8447 * tx interrupts. Don't allocate any resources for it.
8448 */
8449 if (tg3_flag(tp, ENABLE_TSS))
8450 tnapi++;
8451
8452 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
8453 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
8454 TG3_TX_RING_SIZE, GFP_KERNEL);
8455 if (!tnapi->tx_buffers)
8456 goto err_out;
8457
8458 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
8459 TG3_TX_RING_BYTES,
8460 &tnapi->tx_desc_mapping,
8461 GFP_KERNEL);
8462 if (!tnapi->tx_ring)
8463 goto err_out;
8464 }
8465
8466 return 0;
8467
8468err_out:
8469 tg3_mem_tx_release(tp);
8470 return -ENOMEM;
8471}
8472
8473static void tg3_mem_rx_release(struct tg3 *tp)
8474{
8475 int i;
8476
8477 for (i = 0; i < tp->irq_max; i++) {
8478 struct tg3_napi *tnapi = &tp->napi[i];
f77a6a8e 8479
8fea32b9
MC
8480 tg3_rx_prodring_fini(tp, &tnapi->prodring);
8481
49a359e3
MC
8482 if (!tnapi->rx_rcb)
8483 continue;
8484
8485 dma_free_coherent(&tp->pdev->dev,
8486 TG3_RX_RCB_RING_BYTES(tp),
8487 tnapi->rx_rcb,
8488 tnapi->rx_rcb_mapping);
8489 tnapi->rx_rcb = NULL;
8490 }
8491}
8492
8493static int tg3_mem_rx_acquire(struct tg3 *tp)
8494{
8495 unsigned int i, limit;
8496
8497 limit = tp->rxq_cnt;
8498
8499 /* If RSS is enabled, we need a (dummy) producer ring
8500 * set on vector zero. This is the true hw prodring.
8501 */
8502 if (tg3_flag(tp, ENABLE_RSS))
8503 limit++;
8504
8505 for (i = 0; i < limit; i++) {
8506 struct tg3_napi *tnapi = &tp->napi[i];
8507
8508 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8509 goto err_out;
8510
8511 /* If multivector RSS is enabled, vector 0
8512 * does not handle rx or tx interrupts.
8513 * Don't allocate any resources for it.
8514 */
8515 if (!i && tg3_flag(tp, ENABLE_RSS))
8516 continue;
8517
8518 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
8519 TG3_RX_RCB_RING_BYTES(tp),
8520 &tnapi->rx_rcb_mapping,
1f9061d2 8521 GFP_KERNEL | __GFP_ZERO);
49a359e3
MC
8522 if (!tnapi->rx_rcb)
8523 goto err_out;
49a359e3
MC
8524 }
8525
8526 return 0;
8527
8528err_out:
8529 tg3_mem_rx_release(tp);
8530 return -ENOMEM;
8531}
8532
8533/*
8534 * Must not be invoked with interrupt sources disabled and
8535 * the hardware shutdown down.
8536 */
8537static void tg3_free_consistent(struct tg3 *tp)
8538{
8539 int i;
8540
8541 for (i = 0; i < tp->irq_cnt; i++) {
8542 struct tg3_napi *tnapi = &tp->napi[i];
8543
f77a6a8e 8544 if (tnapi->hw_status) {
4bae65c8
MC
8545 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8546 tnapi->hw_status,
8547 tnapi->status_mapping);
f77a6a8e
MC
8548 tnapi->hw_status = NULL;
8549 }
1da177e4 8550 }
f77a6a8e 8551
49a359e3
MC
8552 tg3_mem_rx_release(tp);
8553 tg3_mem_tx_release(tp);
8554
1da177e4 8555 if (tp->hw_stats) {
4bae65c8
MC
8556 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8557 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
8558 tp->hw_stats = NULL;
8559 }
8560}
8561
8562/*
8563 * Must not be invoked with interrupt sources disabled and
8564 * the hardware shutdown down. Can sleep.
8565 */
8566static int tg3_alloc_consistent(struct tg3 *tp)
8567{
f77a6a8e 8568 int i;
898a56f8 8569
4bae65c8
MC
8570 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
8571 sizeof(struct tg3_hw_stats),
8572 &tp->stats_mapping,
1f9061d2 8573 GFP_KERNEL | __GFP_ZERO);
f77a6a8e 8574 if (!tp->hw_stats)
1da177e4
LT
8575 goto err_out;
8576
f77a6a8e
MC
8577 for (i = 0; i < tp->irq_cnt; i++) {
8578 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 8579 struct tg3_hw_status *sblk;
1da177e4 8580
4bae65c8
MC
8581 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
8582 TG3_HW_STATUS_SIZE,
8583 &tnapi->status_mapping,
1f9061d2 8584 GFP_KERNEL | __GFP_ZERO);
f77a6a8e
MC
8585 if (!tnapi->hw_status)
8586 goto err_out;
898a56f8 8587
8d9d7cfc
MC
8588 sblk = tnapi->hw_status;
8589
49a359e3 8590 if (tg3_flag(tp, ENABLE_RSS)) {
86449944 8591 u16 *prodptr = NULL;
8fea32b9 8592
49a359e3
MC
8593 /*
8594 * When RSS is enabled, the status block format changes
8595 * slightly. The "rx_jumbo_consumer", "reserved",
8596 * and "rx_mini_consumer" members get mapped to the
8597 * other three rx return ring producer indexes.
8598 */
8599 switch (i) {
8600 case 1:
8601 prodptr = &sblk->idx[0].rx_producer;
8602 break;
8603 case 2:
8604 prodptr = &sblk->rx_jumbo_consumer;
8605 break;
8606 case 3:
8607 prodptr = &sblk->reserved;
8608 break;
8609 case 4:
8610 prodptr = &sblk->rx_mini_consumer;
f891ea16
MC
8611 break;
8612 }
49a359e3
MC
8613 tnapi->rx_rcb_prod_idx = prodptr;
8614 } else {
8d9d7cfc 8615 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
8d9d7cfc 8616 }
f77a6a8e 8617 }
1da177e4 8618
49a359e3
MC
8619 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8620 goto err_out;
8621
1da177e4
LT
8622 return 0;
8623
8624err_out:
8625 tg3_free_consistent(tp);
8626 return -ENOMEM;
8627}
8628
8629#define MAX_WAIT_CNT 1000
8630
8631/* To stop a block, clear the enable bit and poll till it
8632 * clears. tp->lock is held.
8633 */
953c96e0 8634static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
1da177e4
LT
8635{
8636 unsigned int i;
8637 u32 val;
8638
63c3a66f 8639 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8640 switch (ofs) {
8641 case RCVLSC_MODE:
8642 case DMAC_MODE:
8643 case MBFREE_MODE:
8644 case BUFMGR_MODE:
8645 case MEMARB_MODE:
8646 /* We can't enable/disable these bits of the
8647 * 5705/5750, just say success.
8648 */
8649 return 0;
8650
8651 default:
8652 break;
855e1111 8653 }
1da177e4
LT
8654 }
8655
8656 val = tr32(ofs);
8657 val &= ~enable_bit;
8658 tw32_f(ofs, val);
8659
8660 for (i = 0; i < MAX_WAIT_CNT; i++) {
8661 udelay(100);
8662 val = tr32(ofs);
8663 if ((val & enable_bit) == 0)
8664 break;
8665 }
8666
b3b7d6be 8667 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
8668 dev_err(&tp->pdev->dev,
8669 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8670 ofs, enable_bit);
1da177e4
LT
8671 return -ENODEV;
8672 }
8673
8674 return 0;
8675}
8676
8677/* tp->lock is held. */
953c96e0 8678static int tg3_abort_hw(struct tg3 *tp, bool silent)
1da177e4
LT
8679{
8680 int i, err;
8681
8682 tg3_disable_ints(tp);
8683
8684 tp->rx_mode &= ~RX_MODE_ENABLE;
8685 tw32_f(MAC_RX_MODE, tp->rx_mode);
8686 udelay(10);
8687
b3b7d6be
DM
8688 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8689 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8690 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8691 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8692 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8693 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
8694
8695 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8696 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8697 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8698 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8699 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8700 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8701 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
8702
8703 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8704 tw32_f(MAC_MODE, tp->mac_mode);
8705 udelay(40);
8706
8707 tp->tx_mode &= ~TX_MODE_ENABLE;
8708 tw32_f(MAC_TX_MODE, tp->tx_mode);
8709
8710 for (i = 0; i < MAX_WAIT_CNT; i++) {
8711 udelay(100);
8712 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8713 break;
8714 }
8715 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
8716 dev_err(&tp->pdev->dev,
8717 "%s timed out, TX_MODE_ENABLE will not clear "
8718 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 8719 err |= -ENODEV;
1da177e4
LT
8720 }
8721
e6de8ad1 8722 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
8723 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8724 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
8725
8726 tw32(FTQ_RESET, 0xffffffff);
8727 tw32(FTQ_RESET, 0x00000000);
8728
b3b7d6be
DM
8729 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8730 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 8731
f77a6a8e
MC
8732 for (i = 0; i < tp->irq_cnt; i++) {
8733 struct tg3_napi *tnapi = &tp->napi[i];
8734 if (tnapi->hw_status)
8735 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8736 }
1da177e4 8737
1da177e4
LT
8738 return err;
8739}
8740
ee6a99b5
MC
8741/* Save PCI command register before chip reset */
8742static void tg3_save_pci_state(struct tg3 *tp)
8743{
8a6eac90 8744 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
8745}
8746
8747/* Restore PCI state after chip reset */
8748static void tg3_restore_pci_state(struct tg3 *tp)
8749{
8750 u32 val;
8751
8752 /* Re-enable indirect register accesses. */
8753 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8754 tp->misc_host_ctrl);
8755
8756 /* Set MAX PCI retry to zero. */
8757 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
4153577a 8758 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 8759 tg3_flag(tp, PCIX_MODE))
ee6a99b5 8760 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 8761 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 8762 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 8763 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8764 PCISTATE_ALLOW_APE_SHMEM_WR |
8765 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
8766 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8767
8a6eac90 8768 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 8769
2c55a3d0
MC
8770 if (!tg3_flag(tp, PCI_EXPRESS)) {
8771 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8772 tp->pci_cacheline_sz);
8773 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8774 tp->pci_lat_timer);
114342f2 8775 }
5f5c51e3 8776
ee6a99b5 8777 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 8778 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8779 u16 pcix_cmd;
8780
8781 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8782 &pcix_cmd);
8783 pcix_cmd &= ~PCI_X_CMD_ERO;
8784 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8785 pcix_cmd);
8786 }
ee6a99b5 8787
63c3a66f 8788 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
8789
8790 /* Chip reset on 5780 will reset MSI enable bit,
8791 * so need to restore it.
8792 */
63c3a66f 8793 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
8794 u16 ctrl;
8795
8796 pci_read_config_word(tp->pdev,
8797 tp->msi_cap + PCI_MSI_FLAGS,
8798 &ctrl);
8799 pci_write_config_word(tp->pdev,
8800 tp->msi_cap + PCI_MSI_FLAGS,
8801 ctrl | PCI_MSI_FLAGS_ENABLE);
8802 val = tr32(MSGINT_MODE);
8803 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
8804 }
8805 }
8806}
8807
1da177e4
LT
8808/* tp->lock is held. */
8809static int tg3_chip_reset(struct tg3 *tp)
8810{
8811 u32 val;
1ee582d8 8812 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 8813 int i, err;
1da177e4 8814
f49639e6
DM
8815 tg3_nvram_lock(tp);
8816
77b483f1
MC
8817 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
8818
f49639e6
DM
8819 /* No matching tg3_nvram_unlock() after this because
8820 * chip reset below will undo the nvram lock.
8821 */
8822 tp->nvram_lock_cnt = 0;
1da177e4 8823
ee6a99b5
MC
8824 /* GRC_MISC_CFG core clock reset will clear the memory
8825 * enable bit in PCI register 4 and the MSI enable bit
8826 * on some chips, so we save relevant registers here.
8827 */
8828 tg3_save_pci_state(tp);
8829
4153577a 8830 if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
63c3a66f 8831 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
8832 tw32(GRC_FASTBOOT_PC, 0);
8833
1da177e4
LT
8834 /*
8835 * We must avoid the readl() that normally takes place.
8836 * It locks machines, causes machine checks, and other
8837 * fun things. So, temporarily disable the 5701
8838 * hardware workaround, while we do the reset.
8839 */
1ee582d8
MC
8840 write_op = tp->write32;
8841 if (write_op == tg3_write_flush_reg32)
8842 tp->write32 = tg3_write32;
1da177e4 8843
d18edcb2
MC
8844 /* Prevent the irq handler from reading or writing PCI registers
8845 * during chip reset when the memory enable bit in the PCI command
8846 * register may be cleared. The chip does not generate interrupt
8847 * at this time, but the irq handler may still be called due to irq
8848 * sharing or irqpoll.
8849 */
63c3a66f 8850 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
8851 for (i = 0; i < tp->irq_cnt; i++) {
8852 struct tg3_napi *tnapi = &tp->napi[i];
8853 if (tnapi->hw_status) {
8854 tnapi->hw_status->status = 0;
8855 tnapi->hw_status->status_tag = 0;
8856 }
8857 tnapi->last_tag = 0;
8858 tnapi->last_irq_tag = 0;
b8fa2f3a 8859 }
d18edcb2 8860 smp_mb();
4f125f42
MC
8861
8862 for (i = 0; i < tp->irq_cnt; i++)
8863 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 8864
4153577a 8865 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
255ca311
MC
8866 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8867 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
8868 }
8869
1da177e4
LT
8870 /* do the reset */
8871 val = GRC_MISC_CFG_CORECLK_RESET;
8872
63c3a66f 8873 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91 8874 /* Force PCIe 1.0a mode */
4153577a 8875 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 8876 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
8877 tr32(TG3_PCIE_PHY_TSTCTL) ==
8878 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
8879 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
8880
4153577a 8881 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
1da177e4
LT
8882 tw32(GRC_MISC_CFG, (1 << 29));
8883 val |= (1 << 29);
8884 }
8885 }
8886
4153577a 8887 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
8888 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
8889 tw32(GRC_VCPU_EXT_CTRL,
8890 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
8891 }
8892
f37500d3 8893 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 8894 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 8895 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 8896
1da177e4
LT
8897 tw32(GRC_MISC_CFG, val);
8898
1ee582d8
MC
8899 /* restore 5701 hardware bug workaround write method */
8900 tp->write32 = write_op;
1da177e4
LT
8901
8902 /* Unfortunately, we have to delay before the PCI read back.
8903 * Some 575X chips even will not respond to a PCI cfg access
8904 * when the reset command is given to the chip.
8905 *
8906 * How do these hardware designers expect things to work
8907 * properly if the PCI write is posted for a long period
8908 * of time? It is always necessary to have some method by
8909 * which a register read back can occur to push the write
8910 * out which does the reset.
8911 *
8912 * For most tg3 variants the trick below was working.
8913 * Ho hum...
8914 */
8915 udelay(120);
8916
8917 /* Flush PCI posted writes. The normal MMIO registers
8918 * are inaccessible at this time so this is the only
8919 * way to make this reliably (actually, this is no longer
8920 * the case, see above). I tried to use indirect
8921 * register read/write but this upset some 5701 variants.
8922 */
8923 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
8924
8925 udelay(120);
8926
0f49bfbd 8927 if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
e7126997
MC
8928 u16 val16;
8929
4153577a 8930 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
86449944 8931 int j;
1da177e4
LT
8932 u32 cfg_val;
8933
8934 /* Wait for link training to complete. */
86449944 8935 for (j = 0; j < 5000; j++)
1da177e4
LT
8936 udelay(100);
8937
8938 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
8939 pci_write_config_dword(tp->pdev, 0xc4,
8940 cfg_val | (1 << 15));
8941 }
5e7dfd0f 8942
e7126997 8943 /* Clear the "no snoop" and "relaxed ordering" bits. */
0f49bfbd 8944 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
e7126997
MC
8945 /*
8946 * Older PCIe devices only support the 128 byte
8947 * MPS setting. Enforce the restriction.
5e7dfd0f 8948 */
63c3a66f 8949 if (!tg3_flag(tp, CPMU_PRESENT))
0f49bfbd
JL
8950 val16 |= PCI_EXP_DEVCTL_PAYLOAD;
8951 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
5e7dfd0f 8952
5e7dfd0f 8953 /* Clear error status */
0f49bfbd 8954 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
5e7dfd0f
MC
8955 PCI_EXP_DEVSTA_CED |
8956 PCI_EXP_DEVSTA_NFED |
8957 PCI_EXP_DEVSTA_FED |
8958 PCI_EXP_DEVSTA_URD);
1da177e4
LT
8959 }
8960
ee6a99b5 8961 tg3_restore_pci_state(tp);
1da177e4 8962
63c3a66f
JP
8963 tg3_flag_clear(tp, CHIP_RESETTING);
8964 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 8965
ee6a99b5 8966 val = 0;
63c3a66f 8967 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 8968 val = tr32(MEMARB_MODE);
ee6a99b5 8969 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4 8970
4153577a 8971 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
1da177e4
LT
8972 tg3_stop_fw(tp);
8973 tw32(0x5000, 0x400);
8974 }
8975
7e6c63f0
HM
8976 if (tg3_flag(tp, IS_SSB_CORE)) {
8977 /*
8978 * BCM4785: In order to avoid repercussions from using
8979 * potentially defective internal ROM, stop the Rx RISC CPU,
8980 * which is not required.
8981 */
8982 tg3_stop_fw(tp);
8983 tg3_halt_cpu(tp, RX_CPU_BASE);
8984 }
8985
fb03a43f
NS
8986 err = tg3_poll_fw(tp);
8987 if (err)
8988 return err;
8989
1da177e4
LT
8990 tw32(GRC_MODE, tp->grc_mode);
8991
4153577a 8992 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
ab0049b4 8993 val = tr32(0xc4);
1da177e4
LT
8994
8995 tw32(0xc4, val | (1 << 15));
8996 }
8997
8998 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
4153577a 8999 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4 9000 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
4153577a 9001 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
1da177e4
LT
9002 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
9003 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9004 }
9005
f07e9af3 9006 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 9007 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 9008 val = tp->mac_mode;
f07e9af3 9009 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 9010 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 9011 val = tp->mac_mode;
1da177e4 9012 } else
d2394e6b
MC
9013 val = 0;
9014
9015 tw32_f(MAC_MODE, val);
1da177e4
LT
9016 udelay(40);
9017
77b483f1
MC
9018 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
9019
0a9140cf
MC
9020 tg3_mdio_start(tp);
9021
63c3a66f 9022 if (tg3_flag(tp, PCI_EXPRESS) &&
4153577a
JP
9023 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
9024 tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 9025 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 9026 val = tr32(0x7c00);
1da177e4
LT
9027
9028 tw32(0x7c00, val | (1 << 25));
9029 }
9030
4153577a 9031 if (tg3_asic_rev(tp) == ASIC_REV_5720) {
d78b59f5
MC
9032 val = tr32(TG3_CPMU_CLCK_ORIDE);
9033 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
9034 }
9035
1da177e4 9036 /* Reprobe ASF enable state. */
63c3a66f 9037 tg3_flag_clear(tp, ENABLE_ASF);
942d1af0
NS
9038 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
9039 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
9040
63c3a66f 9041 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
9042 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
9043 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
9044 u32 nic_cfg;
9045
9046 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
9047 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 9048 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 9049 tp->last_event_jiffies = jiffies;
63c3a66f
JP
9050 if (tg3_flag(tp, 5750_PLUS))
9051 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
942d1af0
NS
9052
9053 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
9054 if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
9055 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
9056 if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
9057 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
1da177e4
LT
9058 }
9059 }
9060
9061 return 0;
9062}
9063
65ec698d
MC
9064static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
9065static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
92feeabf 9066
1da177e4 9067/* tp->lock is held. */
953c96e0 9068static int tg3_halt(struct tg3 *tp, int kind, bool silent)
1da177e4
LT
9069{
9070 int err;
9071
9072 tg3_stop_fw(tp);
9073
944d980e 9074 tg3_write_sig_pre_reset(tp, kind);
1da177e4 9075
b3b7d6be 9076 tg3_abort_hw(tp, silent);
1da177e4
LT
9077 err = tg3_chip_reset(tp);
9078
953c96e0 9079 __tg3_set_mac_addr(tp, false);
daba2a63 9080
944d980e
MC
9081 tg3_write_sig_legacy(tp, kind);
9082 tg3_write_sig_post_reset(tp, kind);
1da177e4 9083
92feeabf
MC
9084 if (tp->hw_stats) {
9085 /* Save the stats across chip resets... */
b4017c53 9086 tg3_get_nstats(tp, &tp->net_stats_prev);
92feeabf
MC
9087 tg3_get_estats(tp, &tp->estats_prev);
9088
9089 /* And make sure the next sample is new data */
9090 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
9091 }
9092
1da177e4
LT
9093 if (err)
9094 return err;
9095
9096 return 0;
9097}
9098
1da177e4
LT
9099static int tg3_set_mac_addr(struct net_device *dev, void *p)
9100{
9101 struct tg3 *tp = netdev_priv(dev);
9102 struct sockaddr *addr = p;
953c96e0
JP
9103 int err = 0;
9104 bool skip_mac_1 = false;
1da177e4 9105
f9804ddb 9106 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 9107 return -EADDRNOTAVAIL;
f9804ddb 9108
1da177e4
LT
9109 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
9110
e75f7c90
MC
9111 if (!netif_running(dev))
9112 return 0;
9113
63c3a66f 9114 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 9115 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 9116
986e0aeb
MC
9117 addr0_high = tr32(MAC_ADDR_0_HIGH);
9118 addr0_low = tr32(MAC_ADDR_0_LOW);
9119 addr1_high = tr32(MAC_ADDR_1_HIGH);
9120 addr1_low = tr32(MAC_ADDR_1_LOW);
9121
9122 /* Skip MAC addr 1 if ASF is using it. */
9123 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
9124 !(addr1_high == 0 && addr1_low == 0))
953c96e0 9125 skip_mac_1 = true;
58712ef9 9126 }
986e0aeb
MC
9127 spin_lock_bh(&tp->lock);
9128 __tg3_set_mac_addr(tp, skip_mac_1);
9129 spin_unlock_bh(&tp->lock);
1da177e4 9130
b9ec6c1b 9131 return err;
1da177e4
LT
9132}
9133
9134/* tp->lock is held. */
9135static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
9136 dma_addr_t mapping, u32 maxlen_flags,
9137 u32 nic_addr)
9138{
9139 tg3_write_mem(tp,
9140 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
9141 ((u64) mapping >> 32));
9142 tg3_write_mem(tp,
9143 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
9144 ((u64) mapping & 0xffffffff));
9145 tg3_write_mem(tp,
9146 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
9147 maxlen_flags);
9148
63c3a66f 9149 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9150 tg3_write_mem(tp,
9151 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
9152 nic_addr);
9153}
9154
a489b6d9
MC
9155
9156static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 9157{
a489b6d9 9158 int i = 0;
b6080e12 9159
63c3a66f 9160 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
9161 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
9162 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
9163 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
9164 } else {
9165 tw32(HOSTCC_TXCOL_TICKS, 0);
9166 tw32(HOSTCC_TXMAX_FRAMES, 0);
9167 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
a489b6d9
MC
9168
9169 for (; i < tp->txq_cnt; i++) {
9170 u32 reg;
9171
9172 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
9173 tw32(reg, ec->tx_coalesce_usecs);
9174 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
9175 tw32(reg, ec->tx_max_coalesced_frames);
9176 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
9177 tw32(reg, ec->tx_max_coalesced_frames_irq);
9178 }
19cfaecc 9179 }
b6080e12 9180
a489b6d9
MC
9181 for (; i < tp->irq_max - 1; i++) {
9182 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
9183 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
9184 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9185 }
9186}
9187
9188static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
9189{
9190 int i = 0;
9191 u32 limit = tp->rxq_cnt;
9192
63c3a66f 9193 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
9194 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
9195 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
9196 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
a489b6d9 9197 limit--;
19cfaecc 9198 } else {
b6080e12
MC
9199 tw32(HOSTCC_RXCOL_TICKS, 0);
9200 tw32(HOSTCC_RXMAX_FRAMES, 0);
9201 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 9202 }
b6080e12 9203
a489b6d9 9204 for (; i < limit; i++) {
b6080e12
MC
9205 u32 reg;
9206
9207 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
9208 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
9209 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
9210 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
9211 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
9212 tw32(reg, ec->rx_max_coalesced_frames_irq);
b6080e12
MC
9213 }
9214
9215 for (; i < tp->irq_max - 1; i++) {
9216 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 9217 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 9218 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
a489b6d9
MC
9219 }
9220}
19cfaecc 9221
a489b6d9
MC
9222static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
9223{
9224 tg3_coal_tx_init(tp, ec);
9225 tg3_coal_rx_init(tp, ec);
9226
9227 if (!tg3_flag(tp, 5705_PLUS)) {
9228 u32 val = ec->stats_block_coalesce_usecs;
9229
9230 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
9231 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
9232
f4a46d1f 9233 if (!tp->link_up)
a489b6d9
MC
9234 val = 0;
9235
9236 tw32(HOSTCC_STAT_COAL_TICKS, val);
b6080e12 9237 }
15f9850d 9238}
1da177e4 9239
328947ff
NS
9240/* tp->lock is held. */
9241static void tg3_tx_rcbs_disable(struct tg3 *tp)
9242{
9243 u32 txrcb, limit;
9244
9245 /* Disable all transmit rings but the first. */
9246 if (!tg3_flag(tp, 5705_PLUS))
9247 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
9248 else if (tg3_flag(tp, 5717_PLUS))
9249 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
9250 else if (tg3_flag(tp, 57765_CLASS) ||
9251 tg3_asic_rev(tp) == ASIC_REV_5762)
9252 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
9253 else
9254 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9255
9256 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9257 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
9258 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
9259 BDINFO_FLAGS_DISABLED);
9260}
9261
32ba19ef
NS
9262/* tp->lock is held. */
9263static void tg3_tx_rcbs_init(struct tg3 *tp)
9264{
9265 int i = 0;
9266 u32 txrcb = NIC_SRAM_SEND_RCB;
9267
9268 if (tg3_flag(tp, ENABLE_TSS))
9269 i++;
9270
9271 for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
9272 struct tg3_napi *tnapi = &tp->napi[i];
9273
9274 if (!tnapi->tx_ring)
9275 continue;
9276
9277 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9278 (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
9279 NIC_SRAM_TX_BUFFER_DESC);
9280 }
9281}
9282
328947ff
NS
9283/* tp->lock is held. */
9284static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
9285{
9286 u32 rxrcb, limit;
9287
9288 /* Disable all receive return rings but the first. */
9289 if (tg3_flag(tp, 5717_PLUS))
9290 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
9291 else if (!tg3_flag(tp, 5705_PLUS))
9292 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
9293 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9294 tg3_asic_rev(tp) == ASIC_REV_5762 ||
9295 tg3_flag(tp, 57765_CLASS))
9296 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
9297 else
9298 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9299
9300 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9301 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
9302 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
9303 BDINFO_FLAGS_DISABLED);
9304}
9305
32ba19ef
NS
9306/* tp->lock is held. */
9307static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
9308{
9309 int i = 0;
9310 u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
9311
9312 if (tg3_flag(tp, ENABLE_RSS))
9313 i++;
9314
9315 for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
9316 struct tg3_napi *tnapi = &tp->napi[i];
9317
9318 if (!tnapi->rx_rcb)
9319 continue;
9320
9321 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
9322 (tp->rx_ret_ring_mask + 1) <<
9323 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
9324 }
9325}
9326
2d31ecaf
MC
9327/* tp->lock is held. */
9328static void tg3_rings_reset(struct tg3 *tp)
9329{
9330 int i;
328947ff 9331 u32 stblk;
2d31ecaf
MC
9332 struct tg3_napi *tnapi = &tp->napi[0];
9333
328947ff 9334 tg3_tx_rcbs_disable(tp);
2d31ecaf 9335
328947ff 9336 tg3_rx_ret_rcbs_disable(tp);
2d31ecaf
MC
9337
9338 /* Disable interrupts */
9339 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
9340 tp->napi[0].chk_msi_cnt = 0;
9341 tp->napi[0].last_rx_cons = 0;
9342 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
9343
9344 /* Zero mailbox registers. */
63c3a66f 9345 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 9346 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
9347 tp->napi[i].tx_prod = 0;
9348 tp->napi[i].tx_cons = 0;
63c3a66f 9349 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 9350 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
9351 tw32_rx_mbox(tp->napi[i].consmbox, 0);
9352 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 9353 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
9354 tp->napi[i].last_rx_cons = 0;
9355 tp->napi[i].last_tx_cons = 0;
f77a6a8e 9356 }
63c3a66f 9357 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 9358 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
9359 } else {
9360 tp->napi[0].tx_prod = 0;
9361 tp->napi[0].tx_cons = 0;
9362 tw32_mailbox(tp->napi[0].prodmbox, 0);
9363 tw32_rx_mbox(tp->napi[0].consmbox, 0);
9364 }
2d31ecaf
MC
9365
9366 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 9367 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
9368 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
9369 for (i = 0; i < 16; i++)
9370 tw32_tx_mbox(mbox + i * 8, 0);
9371 }
9372
2d31ecaf
MC
9373 /* Clear status block in ram. */
9374 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9375
9376 /* Set status block DMA address */
9377 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9378 ((u64) tnapi->status_mapping >> 32));
9379 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9380 ((u64) tnapi->status_mapping & 0xffffffff));
9381
f77a6a8e 9382 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 9383
f77a6a8e
MC
9384 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
9385 u64 mapping = (u64)tnapi->status_mapping;
9386 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
9387 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
32ba19ef 9388 stblk += 8;
f77a6a8e
MC
9389
9390 /* Clear status block in ram. */
9391 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
f77a6a8e 9392 }
32ba19ef
NS
9393
9394 tg3_tx_rcbs_init(tp);
9395 tg3_rx_ret_rcbs_init(tp);
2d31ecaf
MC
9396}
9397
eb07a940
MC
9398static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
9399{
9400 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
9401
63c3a66f
JP
9402 if (!tg3_flag(tp, 5750_PLUS) ||
9403 tg3_flag(tp, 5780_CLASS) ||
4153577a
JP
9404 tg3_asic_rev(tp) == ASIC_REV_5750 ||
9405 tg3_asic_rev(tp) == ASIC_REV_5752 ||
513aa6ea 9406 tg3_flag(tp, 57765_PLUS))
eb07a940 9407 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
4153577a
JP
9408 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9409 tg3_asic_rev(tp) == ASIC_REV_5787)
eb07a940
MC
9410 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
9411 else
9412 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
9413
9414 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
9415 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
9416
9417 val = min(nic_rep_thresh, host_rep_thresh);
9418 tw32(RCVBDI_STD_THRESH, val);
9419
63c3a66f 9420 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9421 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
9422
63c3a66f 9423 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
9424 return;
9425
513aa6ea 9426 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
9427
9428 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
9429
9430 val = min(bdcache_maxcnt / 2, host_rep_thresh);
9431 tw32(RCVBDI_JUMBO_THRESH, val);
9432
63c3a66f 9433 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9434 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
9435}
9436
ccd5ba9d
MC
9437static inline u32 calc_crc(unsigned char *buf, int len)
9438{
9439 u32 reg;
9440 u32 tmp;
9441 int j, k;
9442
9443 reg = 0xffffffff;
9444
9445 for (j = 0; j < len; j++) {
9446 reg ^= buf[j];
9447
9448 for (k = 0; k < 8; k++) {
9449 tmp = reg & 0x01;
9450
9451 reg >>= 1;
9452
9453 if (tmp)
9454 reg ^= 0xedb88320;
9455 }
9456 }
9457
9458 return ~reg;
9459}
9460
9461static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9462{
9463 /* accept or reject all multicast frames */
9464 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9465 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9466 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9467 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9468}
9469
9470static void __tg3_set_rx_mode(struct net_device *dev)
9471{
9472 struct tg3 *tp = netdev_priv(dev);
9473 u32 rx_mode;
9474
9475 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9476 RX_MODE_KEEP_VLAN_TAG);
9477
9478#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
9479 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9480 * flag clear.
9481 */
9482 if (!tg3_flag(tp, ENABLE_ASF))
9483 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9484#endif
9485
9486 if (dev->flags & IFF_PROMISC) {
9487 /* Promiscuous mode. */
9488 rx_mode |= RX_MODE_PROMISC;
9489 } else if (dev->flags & IFF_ALLMULTI) {
9490 /* Accept all multicast. */
9491 tg3_set_multi(tp, 1);
9492 } else if (netdev_mc_empty(dev)) {
9493 /* Reject all multicast. */
9494 tg3_set_multi(tp, 0);
9495 } else {
9496 /* Accept one or more multicast(s). */
9497 struct netdev_hw_addr *ha;
9498 u32 mc_filter[4] = { 0, };
9499 u32 regidx;
9500 u32 bit;
9501 u32 crc;
9502
9503 netdev_for_each_mc_addr(ha, dev) {
9504 crc = calc_crc(ha->addr, ETH_ALEN);
9505 bit = ~crc & 0x7f;
9506 regidx = (bit & 0x60) >> 5;
9507 bit &= 0x1f;
9508 mc_filter[regidx] |= (1 << bit);
9509 }
9510
9511 tw32(MAC_HASH_REG_0, mc_filter[0]);
9512 tw32(MAC_HASH_REG_1, mc_filter[1]);
9513 tw32(MAC_HASH_REG_2, mc_filter[2]);
9514 tw32(MAC_HASH_REG_3, mc_filter[3]);
9515 }
9516
9517 if (rx_mode != tp->rx_mode) {
9518 tp->rx_mode = rx_mode;
9519 tw32_f(MAC_RX_MODE, rx_mode);
9520 udelay(10);
9521 }
9522}
9523
9102426a 9524static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
90415477
MC
9525{
9526 int i;
9527
9528 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
9102426a 9529 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
90415477
MC
9530}
9531
9532static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9533{
9534 int i;
9535
9536 if (!tg3_flag(tp, SUPPORT_MSIX))
9537 return;
9538
0b3ba055 9539 if (tp->rxq_cnt == 1) {
bcebcc46 9540 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
9541 return;
9542 }
9543
9544 /* Validate table against current IRQ count */
9545 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
0b3ba055 9546 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
90415477
MC
9547 break;
9548 }
9549
9550 if (i != TG3_RSS_INDIR_TBL_SIZE)
9102426a 9551 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
bcebcc46
MC
9552}
9553
90415477 9554static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9555{
9556 int i = 0;
9557 u32 reg = MAC_RSS_INDIR_TBL_0;
9558
9559 while (i < TG3_RSS_INDIR_TBL_SIZE) {
9560 u32 val = tp->rss_ind_tbl[i];
9561 i++;
9562 for (; i % 8; i++) {
9563 val <<= 4;
9564 val |= tp->rss_ind_tbl[i];
9565 }
9566 tw32(reg, val);
9567 reg += 4;
9568 }
9569}
9570
1da177e4 9571/* tp->lock is held. */
953c96e0 9572static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
1da177e4
LT
9573{
9574 u32 val, rdmac_mode;
9575 int i, err, limit;
8fea32b9 9576 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
9577
9578 tg3_disable_ints(tp);
9579
9580 tg3_stop_fw(tp);
9581
9582 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9583
63c3a66f 9584 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 9585 tg3_abort_hw(tp, 1);
1da177e4 9586
fdad8de4
NS
9587 if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
9588 !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
9589 tg3_phy_pull_config(tp);
400dfbaa 9590 tg3_eee_pull_config(tp, NULL);
fdad8de4
NS
9591 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
9592 }
9593
400dfbaa
NS
9594 /* Enable MAC control of LPI */
9595 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
9596 tg3_setup_eee(tp);
9597
603f1173 9598 if (reset_phy)
d4d2c558
MC
9599 tg3_phy_reset(tp);
9600
1da177e4
LT
9601 err = tg3_chip_reset(tp);
9602 if (err)
9603 return err;
9604
9605 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9606
4153577a 9607 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
d30cdd28
MC
9608 val = tr32(TG3_CPMU_CTRL);
9609 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9610 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
9611
9612 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9613 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9614 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9615 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9616
9617 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9618 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9619 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9620 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9621
9622 val = tr32(TG3_CPMU_HST_ACC);
9623 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9624 val |= CPMU_HST_ACC_MACCLK_6_25;
9625 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
9626 }
9627
4153577a 9628 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
33466d93
MC
9629 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9630 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9631 PCIE_PWR_MGMT_L1_THRESH_4MS;
9632 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
9633
9634 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9635 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9636
9637 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 9638
f40386c8
MC
9639 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9640 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
9641 }
9642
63c3a66f 9643 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
9644 u32 grc_mode = tr32(GRC_MODE);
9645
9646 /* Access the lower 1K of PL PCIE block registers. */
9647 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9648 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9649
9650 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9651 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9652 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9653
9654 tw32(GRC_MODE, grc_mode);
9655 }
9656
55086ad9 9657 if (tg3_flag(tp, 57765_CLASS)) {
4153577a 9658 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
5093eedc 9659 u32 grc_mode = tr32(GRC_MODE);
cea46462 9660
5093eedc
MC
9661 /* Access the lower 1K of PL PCIE block registers. */
9662 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9663 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 9664
5093eedc
MC
9665 val = tr32(TG3_PCIE_TLDLPL_PORT +
9666 TG3_PCIE_PL_LO_PHYCTL5);
9667 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9668 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 9669
5093eedc
MC
9670 tw32(GRC_MODE, grc_mode);
9671 }
a977dbe8 9672
4153577a 9673 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
d3f677af
MC
9674 u32 grc_mode;
9675
9676 /* Fix transmit hangs */
9677 val = tr32(TG3_CPMU_PADRNG_CTL);
9678 val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9679 tw32(TG3_CPMU_PADRNG_CTL, val);
9680
9681 grc_mode = tr32(GRC_MODE);
1ff30a59
MC
9682
9683 /* Access the lower 1K of DL PCIE block registers. */
9684 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9685 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
9686
9687 val = tr32(TG3_PCIE_TLDLPL_PORT +
9688 TG3_PCIE_DL_LO_FTSMAX);
9689 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
9690 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
9691 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
9692
9693 tw32(GRC_MODE, grc_mode);
9694 }
9695
a977dbe8
MC
9696 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9697 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9698 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9699 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
9700 }
9701
1da177e4
LT
9702 /* This works around an issue with Athlon chipsets on
9703 * B3 tigon3 silicon. This bit has no effect on any
9704 * other revision. But do not set this on PCI Express
795d01c5 9705 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 9706 */
63c3a66f
JP
9707 if (!tg3_flag(tp, CPMU_PRESENT)) {
9708 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
9709 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
9710 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9711 }
1da177e4 9712
4153577a 9713 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 9714 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
9715 val = tr32(TG3PCI_PCISTATE);
9716 val |= PCISTATE_RETRY_SAME_DMA;
9717 tw32(TG3PCI_PCISTATE, val);
9718 }
9719
63c3a66f 9720 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
9721 /* Allow reads and writes to the
9722 * APE register and memory space.
9723 */
9724 val = tr32(TG3PCI_PCISTATE);
9725 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
9726 PCISTATE_ALLOW_APE_SHMEM_WR |
9727 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
9728 tw32(TG3PCI_PCISTATE, val);
9729 }
9730
4153577a 9731 if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
1da177e4
LT
9732 /* Enable some hw fixes. */
9733 val = tr32(TG3PCI_MSI_DATA);
9734 val |= (1 << 26) | (1 << 28) | (1 << 29);
9735 tw32(TG3PCI_MSI_DATA, val);
9736 }
9737
9738 /* Descriptor ring init may make accesses to the
9739 * NIC SRAM area to setup the TX descriptors, so we
9740 * can only do this after the hardware has been
9741 * successfully reset.
9742 */
32d8c572
MC
9743 err = tg3_init_rings(tp);
9744 if (err)
9745 return err;
1da177e4 9746
63c3a66f 9747 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
9748 val = tr32(TG3PCI_DMA_RW_CTRL) &
9749 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
4153577a 9750 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
1a319025 9751 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 9752 if (!tg3_flag(tp, 57765_CLASS) &&
4153577a
JP
9753 tg3_asic_rev(tp) != ASIC_REV_5717 &&
9754 tg3_asic_rev(tp) != ASIC_REV_5762)
0aebff48 9755 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c 9756 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
4153577a
JP
9757 } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
9758 tg3_asic_rev(tp) != ASIC_REV_5761) {
d30cdd28
MC
9759 /* This value is determined during the probe time DMA
9760 * engine test, tg3_test_dma.
9761 */
9762 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
9763 }
1da177e4
LT
9764
9765 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
9766 GRC_MODE_4X_NIC_SEND_RINGS |
9767 GRC_MODE_NO_TX_PHDR_CSUM |
9768 GRC_MODE_NO_RX_PHDR_CSUM);
9769 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
9770
9771 /* Pseudo-header checksum is done by hardware logic and not
9772 * the offload processers, so make the chip do the pseudo-
9773 * header checksums on receive. For transmit it is more
9774 * convenient to do the pseudo-header checksum in software
9775 * as Linux does that on transmit for us in all cases.
9776 */
9777 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4 9778
fb4ce8ad
MC
9779 val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
9780 if (tp->rxptpctl)
9781 tw32(TG3_RX_PTP_CTL,
9782 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
9783
9784 if (tg3_flag(tp, PTP_CAPABLE))
9785 val |= GRC_MODE_TIME_SYNC_ENABLE;
9786
9787 tw32(GRC_MODE, tp->grc_mode | val);
1da177e4
LT
9788
9789 /* Setup the timer prescalar register. Clock is always 66Mhz. */
9790 val = tr32(GRC_MISC_CFG);
9791 val &= ~0xff;
9792 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
9793 tw32(GRC_MISC_CFG, val);
9794
9795 /* Initialize MBUF/DESC pool. */
63c3a66f 9796 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4 9797 /* Do nothing. */
4153577a 9798 } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
1da177e4 9799 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
4153577a 9800 if (tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
9801 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
9802 else
9803 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
9804 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
9805 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 9806 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9807 int fw_len;
9808
077f849d 9809 fw_len = tp->fw_len;
1da177e4
LT
9810 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
9811 tw32(BUFMGR_MB_POOL_ADDR,
9812 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
9813 tw32(BUFMGR_MB_POOL_SIZE,
9814 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
9815 }
1da177e4 9816
0f893dc6 9817 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
9818 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9819 tp->bufmgr_config.mbuf_read_dma_low_water);
9820 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9821 tp->bufmgr_config.mbuf_mac_rx_low_water);
9822 tw32(BUFMGR_MB_HIGH_WATER,
9823 tp->bufmgr_config.mbuf_high_water);
9824 } else {
9825 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9826 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
9827 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9828 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
9829 tw32(BUFMGR_MB_HIGH_WATER,
9830 tp->bufmgr_config.mbuf_high_water_jumbo);
9831 }
9832 tw32(BUFMGR_DMA_LOW_WATER,
9833 tp->bufmgr_config.dma_low_water);
9834 tw32(BUFMGR_DMA_HIGH_WATER,
9835 tp->bufmgr_config.dma_high_water);
9836
d309a46e 9837 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
4153577a 9838 if (tg3_asic_rev(tp) == ASIC_REV_5719)
d309a46e 9839 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4153577a
JP
9840 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
9841 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9842 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
4d958473 9843 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 9844 tw32(BUFMGR_MODE, val);
1da177e4
LT
9845 for (i = 0; i < 2000; i++) {
9846 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
9847 break;
9848 udelay(10);
9849 }
9850 if (i >= 2000) {
05dbe005 9851 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
9852 return -ENODEV;
9853 }
9854
4153577a 9855 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
eb07a940 9856 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 9857
eb07a940 9858 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
9859
9860 /* Initialize TG3_BDINFO's at:
9861 * RCVDBDI_STD_BD: standard eth size rx ring
9862 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
9863 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
9864 *
9865 * like so:
9866 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
9867 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
9868 * ring attribute flags
9869 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
9870 *
9871 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
9872 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
9873 *
9874 * The size of each ring is fixed in the firmware, but the location is
9875 * configurable.
9876 */
9877 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9878 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 9879 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9880 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 9881 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
9882 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
9883 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 9884
fdb72b38 9885 /* Disable the mini ring */
63c3a66f 9886 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9887 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
9888 BDINFO_FLAGS_DISABLED);
9889
fdb72b38
MC
9890 /* Program the jumbo buffer descriptor ring control
9891 * blocks on those devices that have them.
9892 */
4153577a 9893 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
63c3a66f 9894 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 9895
63c3a66f 9896 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 9897 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9898 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 9899 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9900 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
9901 val = TG3_RX_JMB_RING_SIZE(tp) <<
9902 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 9903 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 9904 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 9905 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
c65a17f4 9906 tg3_flag(tp, 57765_CLASS) ||
4153577a 9907 tg3_asic_rev(tp) == ASIC_REV_5762)
87668d35
MC
9908 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
9909 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
9910 } else {
9911 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
9912 BDINFO_FLAGS_DISABLED);
9913 }
9914
63c3a66f 9915 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 9916 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
9917 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
9918 val |= (TG3_RX_STD_DMA_SZ << 2);
9919 } else
04380d40 9920 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 9921 } else
de9f5230 9922 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
9923
9924 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 9925
411da640 9926 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 9927 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 9928
63c3a66f
JP
9929 tpr->rx_jmb_prod_idx =
9930 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 9931 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 9932
2d31ecaf
MC
9933 tg3_rings_reset(tp);
9934
1da177e4 9935 /* Initialize MAC address and backoff seed. */
953c96e0 9936 __tg3_set_mac_addr(tp, false);
1da177e4
LT
9937
9938 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
9939 tw32(MAC_RX_MTU_SIZE,
9940 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
9941
9942 /* The slot time is changed by tg3_setup_phy if we
9943 * run at gigabit with half duplex.
9944 */
f2096f94
MC
9945 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
9946 (6 << TX_LENGTHS_IPG_SHIFT) |
9947 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
9948
4153577a
JP
9949 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9950 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9951 val |= tr32(MAC_TX_LENGTHS) &
9952 (TX_LENGTHS_JMB_FRM_LEN_MSK |
9953 TX_LENGTHS_CNT_DWN_VAL_MSK);
9954
9955 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
9956
9957 /* Receive rules. */
9958 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
9959 tw32(RCVLPC_CONFIG, 0x0181);
9960
9961 /* Calculate RDMAC_MODE setting early, we need it to determine
9962 * the RCVLPC_STATE_ENABLE mask.
9963 */
9964 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
9965 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
9966 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
9967 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
9968 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 9969
4153577a 9970 if (tg3_asic_rev(tp) == ASIC_REV_5717)
0339e4e3
MC
9971 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
9972
4153577a
JP
9973 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
9974 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9975 tg3_asic_rev(tp) == ASIC_REV_57780)
d30cdd28
MC
9976 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
9977 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
9978 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
9979
4153577a
JP
9980 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
9981 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 9982 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a 9983 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
9984 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
9985 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9986 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9987 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9988 }
9989 }
9990
63c3a66f 9991 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
9992 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9993
4153577a 9994 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
d3f677af
MC
9995 tp->dma_limit = 0;
9996 if (tp->dev->mtu <= ETH_DATA_LEN) {
9997 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
9998 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
9999 }
10000 }
10001
63c3a66f
JP
10002 if (tg3_flag(tp, HW_TSO_1) ||
10003 tg3_flag(tp, HW_TSO_2) ||
10004 tg3_flag(tp, HW_TSO_3))
027455ad
MC
10005 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
10006
108a6c16 10007 if (tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
10008 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10009 tg3_asic_rev(tp) == ASIC_REV_57780)
027455ad 10010 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 10011
4153577a
JP
10012 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10013 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
10014 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
10015
4153577a
JP
10016 if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
10017 tg3_asic_rev(tp) == ASIC_REV_5784 ||
10018 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10019 tg3_asic_rev(tp) == ASIC_REV_57780 ||
63c3a66f 10020 tg3_flag(tp, 57765_PLUS)) {
c65a17f4
MC
10021 u32 tgtreg;
10022
4153577a 10023 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
10024 tgtreg = TG3_RDMA_RSRVCTRL_REG2;
10025 else
10026 tgtreg = TG3_RDMA_RSRVCTRL_REG;
10027
10028 val = tr32(tgtreg);
4153577a
JP
10029 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10030 tg3_asic_rev(tp) == ASIC_REV_5762) {
b4495ed8
MC
10031 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
10032 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
10033 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
10034 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
10035 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
10036 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 10037 }
c65a17f4 10038 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
41a8a7ee
MC
10039 }
10040
4153577a
JP
10041 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10042 tg3_asic_rev(tp) == ASIC_REV_5720 ||
10043 tg3_asic_rev(tp) == ASIC_REV_5762) {
c65a17f4
MC
10044 u32 tgtreg;
10045
4153577a 10046 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
10047 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
10048 else
10049 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
10050
10051 val = tr32(tgtreg);
10052 tw32(tgtreg, val |
d309a46e
MC
10053 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
10054 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
10055 }
10056
1da177e4 10057 /* Receive/send statistics. */
63c3a66f 10058 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
10059 val = tr32(RCVLPC_STATS_ENABLE);
10060 val &= ~RCVLPC_STATSENAB_DACK_FIX;
10061 tw32(RCVLPC_STATS_ENABLE, val);
10062 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 10063 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
10064 val = tr32(RCVLPC_STATS_ENABLE);
10065 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
10066 tw32(RCVLPC_STATS_ENABLE, val);
10067 } else {
10068 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
10069 }
10070 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
10071 tw32(SNDDATAI_STATSENAB, 0xffffff);
10072 tw32(SNDDATAI_STATSCTRL,
10073 (SNDDATAI_SCTRL_ENABLE |
10074 SNDDATAI_SCTRL_FASTUPD));
10075
10076 /* Setup host coalescing engine. */
10077 tw32(HOSTCC_MODE, 0);
10078 for (i = 0; i < 2000; i++) {
10079 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
10080 break;
10081 udelay(10);
10082 }
10083
d244c892 10084 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 10085
63c3a66f 10086 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
10087 /* Status/statistics block address. See tg3_timer,
10088 * the tg3_periodic_fetch_stats call there, and
10089 * tg3_get_stats to see how this works for 5705/5750 chips.
10090 */
1da177e4
LT
10091 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
10092 ((u64) tp->stats_mapping >> 32));
10093 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
10094 ((u64) tp->stats_mapping & 0xffffffff));
10095 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 10096
1da177e4 10097 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
10098
10099 /* Clear statistics and status block memory areas */
10100 for (i = NIC_SRAM_STATS_BLK;
10101 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
10102 i += sizeof(u32)) {
10103 tg3_write_mem(tp, i, 0);
10104 udelay(40);
10105 }
1da177e4
LT
10106 }
10107
10108 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
10109
10110 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
10111 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 10112 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
10113 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
10114
f07e9af3
MC
10115 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
10116 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
10117 /* reset to prevent losing 1st rx packet intermittently */
10118 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10119 udelay(10);
10120 }
10121
3bda1258 10122 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
10123 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
10124 MAC_MODE_FHDE_ENABLE;
10125 if (tg3_flag(tp, ENABLE_APE))
10126 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 10127 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 10128 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a 10129 tg3_asic_rev(tp) != ASIC_REV_5700)
e8f3f6ca 10130 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
10131 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
10132 udelay(40);
10133
314fba34 10134 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 10135 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
10136 * register to preserve the GPIO settings for LOMs. The GPIOs,
10137 * whether used as inputs or outputs, are set by boot code after
10138 * reset.
10139 */
63c3a66f 10140 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
10141 u32 gpio_mask;
10142
9d26e213
MC
10143 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
10144 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
10145 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc 10146
4153577a 10147 if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc
MC
10148 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
10149 GRC_LCLCTRL_GPIO_OUTPUT3;
10150
4153577a 10151 if (tg3_asic_rev(tp) == ASIC_REV_5755)
af36e6b6
MC
10152 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
10153
aaf84465 10154 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
10155 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
10156
10157 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 10158 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
10159 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
10160 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 10161 }
1da177e4
LT
10162 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10163 udelay(100);
10164
c3b5003b 10165 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 10166 val = tr32(MSGINT_MODE);
c3b5003b
MC
10167 val |= MSGINT_MODE_ENABLE;
10168 if (tp->irq_cnt > 1)
10169 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
10170 if (!tg3_flag(tp, 1SHOT_MSI))
10171 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
10172 tw32(MSGINT_MODE, val);
10173 }
10174
63c3a66f 10175 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
10176 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
10177 udelay(40);
10178 }
10179
10180 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
10181 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
10182 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
10183 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
10184 WDMAC_MODE_LNGREAD_ENAB);
10185
4153577a
JP
10186 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10187 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 10188 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a
JP
10189 (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
10190 tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
1da177e4
LT
10191 /* nothing */
10192 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 10193 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
10194 val |= WDMAC_MODE_RX_ACCEL;
10195 }
10196 }
10197
d9ab5ad1 10198 /* Enable host coalescing bug fix */
63c3a66f 10199 if (tg3_flag(tp, 5755_PLUS))
f51f3562 10200 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 10201
4153577a 10202 if (tg3_asic_rev(tp) == ASIC_REV_5785)
788a035e
MC
10203 val |= WDMAC_MODE_BURST_ALL_DATA;
10204
1da177e4
LT
10205 tw32_f(WDMAC_MODE, val);
10206 udelay(40);
10207
63c3a66f 10208 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
10209 u16 pcix_cmd;
10210
10211 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10212 &pcix_cmd);
4153577a 10213 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
9974a356
MC
10214 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
10215 pcix_cmd |= PCI_X_CMD_READ_2K;
4153577a 10216 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
9974a356
MC
10217 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
10218 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 10219 }
9974a356
MC
10220 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10221 pcix_cmd);
1da177e4
LT
10222 }
10223
10224 tw32_f(RDMAC_MODE, rdmac_mode);
10225 udelay(40);
10226
4153577a 10227 if (tg3_asic_rev(tp) == ASIC_REV_5719) {
091f0ea3
MC
10228 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
10229 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
10230 break;
10231 }
10232 if (i < TG3_NUM_RDMA_CHANNELS) {
10233 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10234 val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
10235 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10236 tg3_flag_set(tp, 5719_RDMA_BUG);
10237 }
10238 }
10239
1da177e4 10240 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 10241 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 10242 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6 10243
4153577a 10244 if (tg3_asic_rev(tp) == ASIC_REV_5761)
9936bcf6
MC
10245 tw32(SNDDATAC_MODE,
10246 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
10247 else
10248 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
10249
1da177e4
LT
10250 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
10251 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 10252 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 10253 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
10254 val |= RCVDBDI_MODE_LRG_RING_SZ;
10255 tw32(RCVDBDI_MODE, val);
1da177e4 10256 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
10257 if (tg3_flag(tp, HW_TSO_1) ||
10258 tg3_flag(tp, HW_TSO_2) ||
10259 tg3_flag(tp, HW_TSO_3))
1da177e4 10260 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 10261 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 10262 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
10263 val |= SNDBDI_MODE_MULTI_TXQ_EN;
10264 tw32(SNDBDI_MODE, val);
1da177e4
LT
10265 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
10266
4153577a 10267 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
1da177e4
LT
10268 err = tg3_load_5701_a0_firmware_fix(tp);
10269 if (err)
10270 return err;
10271 }
10272
c4dab506
NS
10273 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
10274 /* Ignore any errors for the firmware download. If download
10275 * fails, the device will operate with EEE disabled
10276 */
10277 tg3_load_57766_firmware(tp);
10278 }
10279
63c3a66f 10280 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
10281 err = tg3_load_tso_firmware(tp);
10282 if (err)
10283 return err;
10284 }
1da177e4
LT
10285
10286 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 10287
63c3a66f 10288 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 10289 tg3_asic_rev(tp) == ASIC_REV_5906)
b1d05210 10290 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94 10291
4153577a
JP
10292 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10293 tg3_asic_rev(tp) == ASIC_REV_5762) {
f2096f94
MC
10294 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
10295 tp->tx_mode &= ~val;
10296 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
10297 }
10298
1da177e4
LT
10299 tw32_f(MAC_TX_MODE, tp->tx_mode);
10300 udelay(100);
10301
63c3a66f 10302 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 10303 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
10304
10305 /* Setup the "secret" hash key. */
10306 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
10307 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
10308 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
10309 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
10310 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
10311 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
10312 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
10313 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
10314 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
10315 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
10316 }
10317
1da177e4 10318 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 10319 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
10320 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
10321
63c3a66f 10322 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
10323 tp->rx_mode |= RX_MODE_RSS_ENABLE |
10324 RX_MODE_RSS_ITBL_HASH_BITS_7 |
10325 RX_MODE_RSS_IPV6_HASH_EN |
10326 RX_MODE_RSS_TCP_IPV6_HASH_EN |
10327 RX_MODE_RSS_IPV4_HASH_EN |
10328 RX_MODE_RSS_TCP_IPV4_HASH_EN;
10329
1da177e4
LT
10330 tw32_f(MAC_RX_MODE, tp->rx_mode);
10331 udelay(10);
10332
1da177e4
LT
10333 tw32(MAC_LED_CTRL, tp->led_ctrl);
10334
10335 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 10336 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
10337 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10338 udelay(10);
10339 }
10340 tw32_f(MAC_RX_MODE, tp->rx_mode);
10341 udelay(10);
10342
f07e9af3 10343 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a
JP
10344 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
10345 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
10346 /* Set drive transmission level to 1.2V */
10347 /* only if the signal pre-emphasis bit is not set */
10348 val = tr32(MAC_SERDES_CFG);
10349 val &= 0xfffff000;
10350 val |= 0x880;
10351 tw32(MAC_SERDES_CFG, val);
10352 }
4153577a 10353 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
1da177e4
LT
10354 tw32(MAC_SERDES_CFG, 0x616000);
10355 }
10356
10357 /* Prevent chip from dropping frames when flow control
10358 * is enabled.
10359 */
55086ad9 10360 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
10361 val = 1;
10362 else
10363 val = 2;
10364 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4 10365
4153577a 10366 if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
f07e9af3 10367 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 10368 /* Use hardware link auto-negotiation */
63c3a66f 10369 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
10370 }
10371
f07e9af3 10372 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
4153577a 10373 tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
10374 u32 tmp;
10375
10376 tmp = tr32(SERDES_RX_CTRL);
10377 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
10378 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
10379 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
10380 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10381 }
10382
63c3a66f 10383 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 10384 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 10385 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 10386
953c96e0 10387 err = tg3_setup_phy(tp, false);
dd477003
MC
10388 if (err)
10389 return err;
1da177e4 10390
f07e9af3
MC
10391 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10392 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
10393 u32 tmp;
10394
10395 /* Clear CRC stats. */
10396 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
10397 tg3_writephy(tp, MII_TG3_TEST1,
10398 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10399 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 10400 }
1da177e4
LT
10401 }
10402 }
10403
10404 __tg3_set_rx_mode(tp->dev);
10405
10406 /* Initialize receive rules. */
10407 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
10408 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
10409 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
10410 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
10411
63c3a66f 10412 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
10413 limit = 8;
10414 else
10415 limit = 16;
63c3a66f 10416 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10417 limit -= 4;
10418 switch (limit) {
10419 case 16:
10420 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
10421 case 15:
10422 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
10423 case 14:
10424 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
10425 case 13:
10426 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
10427 case 12:
10428 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
10429 case 11:
10430 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
10431 case 10:
10432 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
10433 case 9:
10434 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
10435 case 8:
10436 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
10437 case 7:
10438 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
10439 case 6:
10440 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
10441 case 5:
10442 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
10443 case 4:
10444 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
10445 case 3:
10446 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
10447 case 2:
10448 case 1:
10449
10450 default:
10451 break;
855e1111 10452 }
1da177e4 10453
63c3a66f 10454 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
10455 /* Write our heartbeat update interval to APE. */
10456 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
10457 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 10458
1da177e4
LT
10459 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
10460
1da177e4
LT
10461 return 0;
10462}
10463
10464/* Called at device open time to get the chip ready for
10465 * packet processing. Invoked with tp->lock held.
10466 */
953c96e0 10467static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
1da177e4 10468{
1da177e4
LT
10469 tg3_switch_clocks(tp);
10470
10471 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
10472
2f751b67 10473 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
10474}
10475
aed93e0b
MC
10476static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
10477{
10478 int i;
10479
10480 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
10481 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
10482
10483 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
10484 off += len;
10485
10486 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
10487 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
10488 memset(ocir, 0, TG3_OCIR_LEN);
10489 }
10490}
10491
10492/* sysfs attributes for hwmon */
10493static ssize_t tg3_show_temp(struct device *dev,
10494 struct device_attribute *devattr, char *buf)
10495{
10496 struct pci_dev *pdev = to_pci_dev(dev);
10497 struct net_device *netdev = pci_get_drvdata(pdev);
10498 struct tg3 *tp = netdev_priv(netdev);
10499 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
10500 u32 temperature;
10501
10502 spin_lock_bh(&tp->lock);
10503 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10504 sizeof(temperature));
10505 spin_unlock_bh(&tp->lock);
10506 return sprintf(buf, "%u\n", temperature);
10507}
10508
10509
10510static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
10511 TG3_TEMP_SENSOR_OFFSET);
10512static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
10513 TG3_TEMP_CAUTION_OFFSET);
10514static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
10515 TG3_TEMP_MAX_OFFSET);
10516
10517static struct attribute *tg3_attributes[] = {
10518 &sensor_dev_attr_temp1_input.dev_attr.attr,
10519 &sensor_dev_attr_temp1_crit.dev_attr.attr,
10520 &sensor_dev_attr_temp1_max.dev_attr.attr,
10521 NULL
10522};
10523
10524static const struct attribute_group tg3_group = {
10525 .attrs = tg3_attributes,
10526};
10527
aed93e0b
MC
10528static void tg3_hwmon_close(struct tg3 *tp)
10529{
aed93e0b
MC
10530 if (tp->hwmon_dev) {
10531 hwmon_device_unregister(tp->hwmon_dev);
10532 tp->hwmon_dev = NULL;
10533 sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
10534 }
aed93e0b
MC
10535}
10536
10537static void tg3_hwmon_open(struct tg3 *tp)
10538{
aed93e0b
MC
10539 int i, err;
10540 u32 size = 0;
10541 struct pci_dev *pdev = tp->pdev;
10542 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10543
10544 tg3_sd_scan_scratchpad(tp, ocirs);
10545
10546 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10547 if (!ocirs[i].src_data_length)
10548 continue;
10549
10550 size += ocirs[i].src_hdr_length;
10551 size += ocirs[i].src_data_length;
10552 }
10553
10554 if (!size)
10555 return;
10556
10557 /* Register hwmon sysfs hooks */
10558 err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
10559 if (err) {
10560 dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
10561 return;
10562 }
10563
10564 tp->hwmon_dev = hwmon_device_register(&pdev->dev);
10565 if (IS_ERR(tp->hwmon_dev)) {
10566 tp->hwmon_dev = NULL;
10567 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
10568 sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
10569 }
aed93e0b
MC
10570}
10571
10572
1da177e4
LT
10573#define TG3_STAT_ADD32(PSTAT, REG) \
10574do { u32 __val = tr32(REG); \
10575 (PSTAT)->low += __val; \
10576 if ((PSTAT)->low < __val) \
10577 (PSTAT)->high += 1; \
10578} while (0)
10579
10580static void tg3_periodic_fetch_stats(struct tg3 *tp)
10581{
10582 struct tg3_hw_stats *sp = tp->hw_stats;
10583
f4a46d1f 10584 if (!tp->link_up)
1da177e4
LT
10585 return;
10586
10587 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10588 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10589 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10590 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10591 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10592 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10593 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10594 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10595 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10596 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10597 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10598 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10599 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
091f0ea3
MC
10600 if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
10601 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10602 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10603 u32 val;
10604
10605 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10606 val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
10607 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10608 tg3_flag_clear(tp, 5719_RDMA_BUG);
10609 }
1da177e4
LT
10610
10611 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10612 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10613 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10614 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10615 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10616 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10617 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10618 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10619 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10620 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10621 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10622 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10623 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10624 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
10625
10626 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
4153577a
JP
10627 if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
10628 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10629 tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
4d958473
MC
10630 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10631 } else {
10632 u32 val = tr32(HOSTCC_FLOW_ATTN);
10633 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10634 if (val) {
10635 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10636 sp->rx_discards.low += val;
10637 if (sp->rx_discards.low < val)
10638 sp->rx_discards.high += 1;
10639 }
10640 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10641 }
463d305b 10642 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
10643}
10644
0e6cf6a9
MC
10645static void tg3_chk_missed_msi(struct tg3 *tp)
10646{
10647 u32 i;
10648
10649 for (i = 0; i < tp->irq_cnt; i++) {
10650 struct tg3_napi *tnapi = &tp->napi[i];
10651
10652 if (tg3_has_work(tnapi)) {
10653 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10654 tnapi->last_tx_cons == tnapi->tx_cons) {
10655 if (tnapi->chk_msi_cnt < 1) {
10656 tnapi->chk_msi_cnt++;
10657 return;
10658 }
7f230735 10659 tg3_msi(0, tnapi);
0e6cf6a9
MC
10660 }
10661 }
10662 tnapi->chk_msi_cnt = 0;
10663 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
10664 tnapi->last_tx_cons = tnapi->tx_cons;
10665 }
10666}
10667
1da177e4
LT
10668static void tg3_timer(unsigned long __opaque)
10669{
10670 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 10671
5b190624 10672 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
10673 goto restart_timer;
10674
f47c11ee 10675 spin_lock(&tp->lock);
1da177e4 10676
4153577a 10677 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
55086ad9 10678 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
10679 tg3_chk_missed_msi(tp);
10680
7e6c63f0
HM
10681 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
10682 /* BCM4785: Flush posted writes from GbE to host memory. */
10683 tr32(HOSTCC_MODE);
10684 }
10685
63c3a66f 10686 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
10687 /* All of this garbage is because when using non-tagged
10688 * IRQ status the mailbox/status_block protocol the chip
10689 * uses with the cpu is race prone.
10690 */
898a56f8 10691 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
10692 tw32(GRC_LOCAL_CTRL,
10693 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
10694 } else {
10695 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 10696 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 10697 }
1da177e4 10698
fac9b83e 10699 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 10700 spin_unlock(&tp->lock);
db219973 10701 tg3_reset_task_schedule(tp);
5b190624 10702 goto restart_timer;
fac9b83e 10703 }
1da177e4
LT
10704 }
10705
1da177e4
LT
10706 /* This part only runs once per second. */
10707 if (!--tp->timer_counter) {
63c3a66f 10708 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
10709 tg3_periodic_fetch_stats(tp);
10710
b0c5943f
MC
10711 if (tp->setlpicnt && !--tp->setlpicnt)
10712 tg3_phy_eee_enable(tp);
52b02d04 10713
63c3a66f 10714 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
10715 u32 mac_stat;
10716 int phy_event;
10717
10718 mac_stat = tr32(MAC_STATUS);
10719
10720 phy_event = 0;
f07e9af3 10721 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
10722 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
10723 phy_event = 1;
10724 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
10725 phy_event = 1;
10726
10727 if (phy_event)
953c96e0 10728 tg3_setup_phy(tp, false);
63c3a66f 10729 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
10730 u32 mac_stat = tr32(MAC_STATUS);
10731 int need_setup = 0;
10732
f4a46d1f 10733 if (tp->link_up &&
1da177e4
LT
10734 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
10735 need_setup = 1;
10736 }
f4a46d1f 10737 if (!tp->link_up &&
1da177e4
LT
10738 (mac_stat & (MAC_STATUS_PCS_SYNCED |
10739 MAC_STATUS_SIGNAL_DET))) {
10740 need_setup = 1;
10741 }
10742 if (need_setup) {
3d3ebe74
MC
10743 if (!tp->serdes_counter) {
10744 tw32_f(MAC_MODE,
10745 (tp->mac_mode &
10746 ~MAC_MODE_PORT_MODE_MASK));
10747 udelay(40);
10748 tw32_f(MAC_MODE, tp->mac_mode);
10749 udelay(40);
10750 }
953c96e0 10751 tg3_setup_phy(tp, false);
1da177e4 10752 }
f07e9af3 10753 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 10754 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 10755 tg3_serdes_parallel_detect(tp);
57d8b880 10756 }
1da177e4
LT
10757
10758 tp->timer_counter = tp->timer_multiplier;
10759 }
10760
130b8e4d
MC
10761 /* Heartbeat is only sent once every 2 seconds.
10762 *
10763 * The heartbeat is to tell the ASF firmware that the host
10764 * driver is still alive. In the event that the OS crashes,
10765 * ASF needs to reset the hardware to free up the FIFO space
10766 * that may be filled with rx packets destined for the host.
10767 * If the FIFO is full, ASF will no longer function properly.
10768 *
10769 * Unintended resets have been reported on real time kernels
10770 * where the timer doesn't run on time. Netpoll will also have
10771 * same problem.
10772 *
10773 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
10774 * to check the ring condition when the heartbeat is expiring
10775 * before doing the reset. This will prevent most unintended
10776 * resets.
10777 */
1da177e4 10778 if (!--tp->asf_counter) {
63c3a66f 10779 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
10780 tg3_wait_for_event_ack(tp);
10781
bbadf503 10782 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 10783 FWCMD_NICDRV_ALIVE3);
bbadf503 10784 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
10785 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
10786 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
10787
10788 tg3_generate_fw_event(tp);
1da177e4
LT
10789 }
10790 tp->asf_counter = tp->asf_multiplier;
10791 }
10792
f47c11ee 10793 spin_unlock(&tp->lock);
1da177e4 10794
f475f163 10795restart_timer:
1da177e4
LT
10796 tp->timer.expires = jiffies + tp->timer_offset;
10797 add_timer(&tp->timer);
10798}
10799
229b1ad1 10800static void tg3_timer_init(struct tg3 *tp)
21f7638e
MC
10801{
10802 if (tg3_flag(tp, TAGGED_STATUS) &&
4153577a 10803 tg3_asic_rev(tp) != ASIC_REV_5717 &&
21f7638e
MC
10804 !tg3_flag(tp, 57765_CLASS))
10805 tp->timer_offset = HZ;
10806 else
10807 tp->timer_offset = HZ / 10;
10808
10809 BUG_ON(tp->timer_offset > HZ);
10810
10811 tp->timer_multiplier = (HZ / tp->timer_offset);
10812 tp->asf_multiplier = (HZ / tp->timer_offset) *
10813 TG3_FW_UPDATE_FREQ_SEC;
10814
10815 init_timer(&tp->timer);
10816 tp->timer.data = (unsigned long) tp;
10817 tp->timer.function = tg3_timer;
10818}
10819
10820static void tg3_timer_start(struct tg3 *tp)
10821{
10822 tp->asf_counter = tp->asf_multiplier;
10823 tp->timer_counter = tp->timer_multiplier;
10824
10825 tp->timer.expires = jiffies + tp->timer_offset;
10826 add_timer(&tp->timer);
10827}
10828
10829static void tg3_timer_stop(struct tg3 *tp)
10830{
10831 del_timer_sync(&tp->timer);
10832}
10833
10834/* Restart hardware after configuration changes, self-test, etc.
10835 * Invoked with tp->lock held.
10836 */
953c96e0 10837static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
21f7638e
MC
10838 __releases(tp->lock)
10839 __acquires(tp->lock)
10840{
10841 int err;
10842
10843 err = tg3_init_hw(tp, reset_phy);
10844 if (err) {
10845 netdev_err(tp->dev,
10846 "Failed to re-initialize device, aborting\n");
10847 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10848 tg3_full_unlock(tp);
10849 tg3_timer_stop(tp);
10850 tp->irq_sync = 0;
10851 tg3_napi_enable(tp);
10852 dev_close(tp->dev);
10853 tg3_full_lock(tp, 0);
10854 }
10855 return err;
10856}
10857
10858static void tg3_reset_task(struct work_struct *work)
10859{
10860 struct tg3 *tp = container_of(work, struct tg3, reset_task);
10861 int err;
10862
10863 tg3_full_lock(tp, 0);
10864
10865 if (!netif_running(tp->dev)) {
10866 tg3_flag_clear(tp, RESET_TASK_PENDING);
10867 tg3_full_unlock(tp);
10868 return;
10869 }
10870
10871 tg3_full_unlock(tp);
10872
10873 tg3_phy_stop(tp);
10874
10875 tg3_netif_stop(tp);
10876
10877 tg3_full_lock(tp, 1);
10878
10879 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
10880 tp->write32_tx_mbox = tg3_write32_tx_mbox;
10881 tp->write32_rx_mbox = tg3_write_flush_reg32;
10882 tg3_flag_set(tp, MBOX_WRITE_REORDER);
10883 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
10884 }
10885
10886 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
953c96e0 10887 err = tg3_init_hw(tp, true);
21f7638e
MC
10888 if (err)
10889 goto out;
10890
10891 tg3_netif_start(tp);
10892
10893out:
10894 tg3_full_unlock(tp);
10895
10896 if (!err)
10897 tg3_phy_start(tp);
10898
10899 tg3_flag_clear(tp, RESET_TASK_PENDING);
10900}
10901
4f125f42 10902static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 10903{
7d12e780 10904 irq_handler_t fn;
fcfa0a32 10905 unsigned long flags;
4f125f42
MC
10906 char *name;
10907 struct tg3_napi *tnapi = &tp->napi[irq_num];
10908
10909 if (tp->irq_cnt == 1)
10910 name = tp->dev->name;
10911 else {
10912 name = &tnapi->irq_lbl[0];
10913 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
10914 name[IFNAMSIZ-1] = 0;
10915 }
fcfa0a32 10916
63c3a66f 10917 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 10918 fn = tg3_msi;
63c3a66f 10919 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 10920 fn = tg3_msi_1shot;
ab392d2d 10921 flags = 0;
fcfa0a32
MC
10922 } else {
10923 fn = tg3_interrupt;
63c3a66f 10924 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 10925 fn = tg3_interrupt_tagged;
ab392d2d 10926 flags = IRQF_SHARED;
fcfa0a32 10927 }
4f125f42
MC
10928
10929 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
10930}
10931
7938109f
MC
10932static int tg3_test_interrupt(struct tg3 *tp)
10933{
09943a18 10934 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 10935 struct net_device *dev = tp->dev;
b16250e3 10936 int err, i, intr_ok = 0;
f6eb9b1f 10937 u32 val;
7938109f 10938
d4bc3927
MC
10939 if (!netif_running(dev))
10940 return -ENODEV;
10941
7938109f
MC
10942 tg3_disable_ints(tp);
10943
4f125f42 10944 free_irq(tnapi->irq_vec, tnapi);
7938109f 10945
f6eb9b1f
MC
10946 /*
10947 * Turn off MSI one shot mode. Otherwise this test has no
10948 * observable way to know whether the interrupt was delivered.
10949 */
3aa1cdf8 10950 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
10951 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
10952 tw32(MSGINT_MODE, val);
10953 }
10954
4f125f42 10955 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 10956 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
10957 if (err)
10958 return err;
10959
898a56f8 10960 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
10961 tg3_enable_ints(tp);
10962
10963 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10964 tnapi->coal_now);
7938109f
MC
10965
10966 for (i = 0; i < 5; i++) {
b16250e3
MC
10967 u32 int_mbox, misc_host_ctrl;
10968
898a56f8 10969 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
10970 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
10971
10972 if ((int_mbox != 0) ||
10973 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
10974 intr_ok = 1;
7938109f 10975 break;
b16250e3
MC
10976 }
10977
3aa1cdf8
MC
10978 if (tg3_flag(tp, 57765_PLUS) &&
10979 tnapi->hw_status->status_tag != tnapi->last_tag)
10980 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
10981
7938109f
MC
10982 msleep(10);
10983 }
10984
10985 tg3_disable_ints(tp);
10986
4f125f42 10987 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 10988
4f125f42 10989 err = tg3_request_irq(tp, 0);
7938109f
MC
10990
10991 if (err)
10992 return err;
10993
f6eb9b1f
MC
10994 if (intr_ok) {
10995 /* Reenable MSI one shot mode. */
5b39de91 10996 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
10997 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
10998 tw32(MSGINT_MODE, val);
10999 }
7938109f 11000 return 0;
f6eb9b1f 11001 }
7938109f
MC
11002
11003 return -EIO;
11004}
11005
11006/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
11007 * successfully restored
11008 */
11009static int tg3_test_msi(struct tg3 *tp)
11010{
7938109f
MC
11011 int err;
11012 u16 pci_cmd;
11013
63c3a66f 11014 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
11015 return 0;
11016
11017 /* Turn off SERR reporting in case MSI terminates with Master
11018 * Abort.
11019 */
11020 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11021 pci_write_config_word(tp->pdev, PCI_COMMAND,
11022 pci_cmd & ~PCI_COMMAND_SERR);
11023
11024 err = tg3_test_interrupt(tp);
11025
11026 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11027
11028 if (!err)
11029 return 0;
11030
11031 /* other failures */
11032 if (err != -EIO)
11033 return err;
11034
11035 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
11036 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
11037 "to INTx mode. Please report this failure to the PCI "
11038 "maintainer and include system chipset information\n");
7938109f 11039
4f125f42 11040 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 11041
7938109f
MC
11042 pci_disable_msi(tp->pdev);
11043
63c3a66f 11044 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 11045 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 11046
4f125f42 11047 err = tg3_request_irq(tp, 0);
7938109f
MC
11048 if (err)
11049 return err;
11050
11051 /* Need to reset the chip because the MSI cycle may have terminated
11052 * with Master Abort.
11053 */
f47c11ee 11054 tg3_full_lock(tp, 1);
7938109f 11055
944d980e 11056 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 11057 err = tg3_init_hw(tp, true);
7938109f 11058
f47c11ee 11059 tg3_full_unlock(tp);
7938109f
MC
11060
11061 if (err)
4f125f42 11062 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
11063
11064 return err;
11065}
11066
9e9fd12d
MC
11067static int tg3_request_firmware(struct tg3 *tp)
11068{
77997ea3 11069 const struct tg3_firmware_hdr *fw_hdr;
9e9fd12d
MC
11070
11071 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
11072 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
11073 tp->fw_needed);
9e9fd12d
MC
11074 return -ENOENT;
11075 }
11076
77997ea3 11077 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
9e9fd12d
MC
11078
11079 /* Firmware blob starts with version numbers, followed by
11080 * start address and _full_ length including BSS sections
11081 * (which must be longer than the actual data, of course
11082 */
11083
77997ea3
NS
11084 tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
11085 if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
05dbe005
JP
11086 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
11087 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
11088 release_firmware(tp->fw);
11089 tp->fw = NULL;
11090 return -EINVAL;
11091 }
11092
11093 /* We no longer need firmware; we have it. */
11094 tp->fw_needed = NULL;
11095 return 0;
11096}
11097
9102426a 11098static u32 tg3_irq_count(struct tg3 *tp)
679563f4 11099{
9102426a 11100 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
679563f4 11101
9102426a 11102 if (irq_cnt > 1) {
c3b5003b
MC
11103 /* We want as many rx rings enabled as there are cpus.
11104 * In multiqueue MSI-X mode, the first MSI-X vector
11105 * only deals with link interrupts, etc, so we add
11106 * one to the number of vectors we are requesting.
11107 */
9102426a 11108 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
c3b5003b 11109 }
679563f4 11110
9102426a
MC
11111 return irq_cnt;
11112}
11113
11114static bool tg3_enable_msix(struct tg3 *tp)
11115{
11116 int i, rc;
86449944 11117 struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
9102426a 11118
0968169c
MC
11119 tp->txq_cnt = tp->txq_req;
11120 tp->rxq_cnt = tp->rxq_req;
11121 if (!tp->rxq_cnt)
11122 tp->rxq_cnt = netif_get_num_default_rss_queues();
9102426a
MC
11123 if (tp->rxq_cnt > tp->rxq_max)
11124 tp->rxq_cnt = tp->rxq_max;
cf6d6ea6
MC
11125
11126 /* Disable multiple TX rings by default. Simple round-robin hardware
11127 * scheduling of the TX rings can cause starvation of rings with
11128 * small packets when other rings have TSO or jumbo packets.
11129 */
11130 if (!tp->txq_req)
11131 tp->txq_cnt = 1;
9102426a
MC
11132
11133 tp->irq_cnt = tg3_irq_count(tp);
11134
679563f4
MC
11135 for (i = 0; i < tp->irq_max; i++) {
11136 msix_ent[i].entry = i;
11137 msix_ent[i].vector = 0;
11138 }
11139
11140 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
11141 if (rc < 0) {
11142 return false;
11143 } else if (rc != 0) {
679563f4
MC
11144 if (pci_enable_msix(tp->pdev, msix_ent, rc))
11145 return false;
05dbe005
JP
11146 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
11147 tp->irq_cnt, rc);
679563f4 11148 tp->irq_cnt = rc;
49a359e3 11149 tp->rxq_cnt = max(rc - 1, 1);
9102426a
MC
11150 if (tp->txq_cnt)
11151 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
679563f4
MC
11152 }
11153
11154 for (i = 0; i < tp->irq_max; i++)
11155 tp->napi[i].irq_vec = msix_ent[i].vector;
11156
49a359e3 11157 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
2ddaad39
BH
11158 pci_disable_msix(tp->pdev);
11159 return false;
11160 }
b92b9040 11161
9102426a
MC
11162 if (tp->irq_cnt == 1)
11163 return true;
d78b59f5 11164
9102426a
MC
11165 tg3_flag_set(tp, ENABLE_RSS);
11166
11167 if (tp->txq_cnt > 1)
11168 tg3_flag_set(tp, ENABLE_TSS);
11169
11170 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
2430b031 11171
679563f4
MC
11172 return true;
11173}
11174
07b0173c
MC
11175static void tg3_ints_init(struct tg3 *tp)
11176{
63c3a66f
JP
11177 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
11178 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
11179 /* All MSI supporting chips should support tagged
11180 * status. Assert that this is the case.
11181 */
5129c3a3
MC
11182 netdev_warn(tp->dev,
11183 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 11184 goto defcfg;
07b0173c 11185 }
4f125f42 11186
63c3a66f
JP
11187 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
11188 tg3_flag_set(tp, USING_MSIX);
11189 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
11190 tg3_flag_set(tp, USING_MSI);
679563f4 11191
63c3a66f 11192 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 11193 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 11194 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 11195 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
11196 if (!tg3_flag(tp, 1SHOT_MSI))
11197 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
11198 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
11199 }
11200defcfg:
63c3a66f 11201 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
11202 tp->irq_cnt = 1;
11203 tp->napi[0].irq_vec = tp->pdev->irq;
49a359e3
MC
11204 }
11205
11206 if (tp->irq_cnt == 1) {
11207 tp->txq_cnt = 1;
11208 tp->rxq_cnt = 1;
2ddaad39 11209 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 11210 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 11211 }
07b0173c
MC
11212}
11213
11214static void tg3_ints_fini(struct tg3 *tp)
11215{
63c3a66f 11216 if (tg3_flag(tp, USING_MSIX))
679563f4 11217 pci_disable_msix(tp->pdev);
63c3a66f 11218 else if (tg3_flag(tp, USING_MSI))
679563f4 11219 pci_disable_msi(tp->pdev);
63c3a66f
JP
11220 tg3_flag_clear(tp, USING_MSI);
11221 tg3_flag_clear(tp, USING_MSIX);
11222 tg3_flag_clear(tp, ENABLE_RSS);
11223 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
11224}
11225
be947307
MC
11226static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
11227 bool init)
1da177e4 11228{
d8f4cd38 11229 struct net_device *dev = tp->dev;
4f125f42 11230 int i, err;
1da177e4 11231
679563f4
MC
11232 /*
11233 * Setup interrupts first so we know how
11234 * many NAPI resources to allocate
11235 */
11236 tg3_ints_init(tp);
11237
90415477 11238 tg3_rss_check_indir_tbl(tp);
bcebcc46 11239
1da177e4
LT
11240 /* The placement of this call is tied
11241 * to the setup and use of Host TX descriptors.
11242 */
11243 err = tg3_alloc_consistent(tp);
11244 if (err)
4a5f46f2 11245 goto out_ints_fini;
88b06bc2 11246
66cfd1bd
MC
11247 tg3_napi_init(tp);
11248
fed97810 11249 tg3_napi_enable(tp);
1da177e4 11250
4f125f42
MC
11251 for (i = 0; i < tp->irq_cnt; i++) {
11252 struct tg3_napi *tnapi = &tp->napi[i];
11253 err = tg3_request_irq(tp, i);
11254 if (err) {
5bc09186
MC
11255 for (i--; i >= 0; i--) {
11256 tnapi = &tp->napi[i];
4f125f42 11257 free_irq(tnapi->irq_vec, tnapi);
5bc09186 11258 }
4a5f46f2 11259 goto out_napi_fini;
4f125f42
MC
11260 }
11261 }
1da177e4 11262
f47c11ee 11263 tg3_full_lock(tp, 0);
1da177e4 11264
2e460fc0
NS
11265 if (init)
11266 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
11267
d8f4cd38 11268 err = tg3_init_hw(tp, reset_phy);
1da177e4 11269 if (err) {
944d980e 11270 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11271 tg3_free_rings(tp);
1da177e4
LT
11272 }
11273
f47c11ee 11274 tg3_full_unlock(tp);
1da177e4 11275
07b0173c 11276 if (err)
4a5f46f2 11277 goto out_free_irq;
1da177e4 11278
d8f4cd38 11279 if (test_irq && tg3_flag(tp, USING_MSI)) {
7938109f 11280 err = tg3_test_msi(tp);
fac9b83e 11281
7938109f 11282 if (err) {
f47c11ee 11283 tg3_full_lock(tp, 0);
944d980e 11284 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 11285 tg3_free_rings(tp);
f47c11ee 11286 tg3_full_unlock(tp);
7938109f 11287
4a5f46f2 11288 goto out_napi_fini;
7938109f 11289 }
fcfa0a32 11290
63c3a66f 11291 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 11292 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 11293
f6eb9b1f
MC
11294 tw32(PCIE_TRANSACTION_CFG,
11295 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 11296 }
7938109f
MC
11297 }
11298
b02fd9e3
MC
11299 tg3_phy_start(tp);
11300
aed93e0b
MC
11301 tg3_hwmon_open(tp);
11302
f47c11ee 11303 tg3_full_lock(tp, 0);
1da177e4 11304
21f7638e 11305 tg3_timer_start(tp);
63c3a66f 11306 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
11307 tg3_enable_ints(tp);
11308
be947307
MC
11309 if (init)
11310 tg3_ptp_init(tp);
11311 else
11312 tg3_ptp_resume(tp);
11313
11314
f47c11ee 11315 tg3_full_unlock(tp);
1da177e4 11316
fe5f5787 11317 netif_tx_start_all_queues(dev);
1da177e4 11318
06c03c02
MB
11319 /*
11320 * Reset loopback feature if it was turned on while the device was down
11321 * make sure that it's installed properly now.
11322 */
11323 if (dev->features & NETIF_F_LOOPBACK)
11324 tg3_set_loopback(dev, dev->features);
11325
1da177e4 11326 return 0;
07b0173c 11327
4a5f46f2 11328out_free_irq:
4f125f42
MC
11329 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11330 struct tg3_napi *tnapi = &tp->napi[i];
11331 free_irq(tnapi->irq_vec, tnapi);
11332 }
07b0173c 11333
4a5f46f2 11334out_napi_fini:
fed97810 11335 tg3_napi_disable(tp);
66cfd1bd 11336 tg3_napi_fini(tp);
07b0173c 11337 tg3_free_consistent(tp);
679563f4 11338
4a5f46f2 11339out_ints_fini:
679563f4 11340 tg3_ints_fini(tp);
d8f4cd38 11341
07b0173c 11342 return err;
1da177e4
LT
11343}
11344
65138594 11345static void tg3_stop(struct tg3 *tp)
1da177e4 11346{
4f125f42 11347 int i;
1da177e4 11348
db219973 11349 tg3_reset_task_cancel(tp);
bd473da3 11350 tg3_netif_stop(tp);
1da177e4 11351
21f7638e 11352 tg3_timer_stop(tp);
1da177e4 11353
aed93e0b
MC
11354 tg3_hwmon_close(tp);
11355
24bb4fb6
MC
11356 tg3_phy_stop(tp);
11357
f47c11ee 11358 tg3_full_lock(tp, 1);
1da177e4
LT
11359
11360 tg3_disable_ints(tp);
11361
944d980e 11362 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11363 tg3_free_rings(tp);
63c3a66f 11364 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 11365
f47c11ee 11366 tg3_full_unlock(tp);
1da177e4 11367
4f125f42
MC
11368 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11369 struct tg3_napi *tnapi = &tp->napi[i];
11370 free_irq(tnapi->irq_vec, tnapi);
11371 }
07b0173c
MC
11372
11373 tg3_ints_fini(tp);
1da177e4 11374
66cfd1bd
MC
11375 tg3_napi_fini(tp);
11376
1da177e4 11377 tg3_free_consistent(tp);
65138594
MC
11378}
11379
d8f4cd38
MC
11380static int tg3_open(struct net_device *dev)
11381{
11382 struct tg3 *tp = netdev_priv(dev);
11383 int err;
11384
11385 if (tp->fw_needed) {
11386 err = tg3_request_firmware(tp);
c4dab506
NS
11387 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
11388 if (err) {
11389 netdev_warn(tp->dev, "EEE capability disabled\n");
11390 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11391 } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
11392 netdev_warn(tp->dev, "EEE capability restored\n");
11393 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
11394 }
11395 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
d8f4cd38
MC
11396 if (err)
11397 return err;
11398 } else if (err) {
11399 netdev_warn(tp->dev, "TSO capability disabled\n");
11400 tg3_flag_clear(tp, TSO_CAPABLE);
11401 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
11402 netdev_notice(tp->dev, "TSO capability restored\n");
11403 tg3_flag_set(tp, TSO_CAPABLE);
11404 }
11405 }
11406
f4a46d1f 11407 tg3_carrier_off(tp);
d8f4cd38
MC
11408
11409 err = tg3_power_up(tp);
11410 if (err)
11411 return err;
11412
11413 tg3_full_lock(tp, 0);
11414
11415 tg3_disable_ints(tp);
11416 tg3_flag_clear(tp, INIT_COMPLETE);
11417
11418 tg3_full_unlock(tp);
11419
942d1af0
NS
11420 err = tg3_start(tp,
11421 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
11422 true, true);
d8f4cd38
MC
11423 if (err) {
11424 tg3_frob_aux_power(tp, false);
11425 pci_set_power_state(tp->pdev, PCI_D3hot);
11426 }
be947307 11427
7d41e49a
MC
11428 if (tg3_flag(tp, PTP_CAPABLE)) {
11429 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
11430 &tp->pdev->dev);
11431 if (IS_ERR(tp->ptp_clock))
11432 tp->ptp_clock = NULL;
11433 }
11434
07b0173c 11435 return err;
1da177e4
LT
11436}
11437
1da177e4
LT
11438static int tg3_close(struct net_device *dev)
11439{
11440 struct tg3 *tp = netdev_priv(dev);
11441
be947307
MC
11442 tg3_ptp_fini(tp);
11443
65138594 11444 tg3_stop(tp);
1da177e4 11445
92feeabf
MC
11446 /* Clear stats across close / open calls */
11447 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
11448 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 11449
c866b7ea 11450 tg3_power_down(tp);
bc1c7567 11451
f4a46d1f 11452 tg3_carrier_off(tp);
bc1c7567 11453
1da177e4
LT
11454 return 0;
11455}
11456
511d2224 11457static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
11458{
11459 return ((u64)val->high << 32) | ((u64)val->low);
11460}
11461
65ec698d 11462static u64 tg3_calc_crc_errors(struct tg3 *tp)
1da177e4
LT
11463{
11464 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11465
f07e9af3 11466 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a
JP
11467 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
11468 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
11469 u32 val;
11470
569a5df8
MC
11471 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
11472 tg3_writephy(tp, MII_TG3_TEST1,
11473 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 11474 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
11475 } else
11476 val = 0;
1da177e4
LT
11477
11478 tp->phy_crc_errors += val;
11479
11480 return tp->phy_crc_errors;
11481 }
11482
11483 return get_stat64(&hw_stats->rx_fcs_errors);
11484}
11485
11486#define ESTAT_ADD(member) \
11487 estats->member = old_estats->member + \
511d2224 11488 get_stat64(&hw_stats->member)
1da177e4 11489
65ec698d 11490static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
1da177e4 11491{
1da177e4
LT
11492 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
11493 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11494
1da177e4
LT
11495 ESTAT_ADD(rx_octets);
11496 ESTAT_ADD(rx_fragments);
11497 ESTAT_ADD(rx_ucast_packets);
11498 ESTAT_ADD(rx_mcast_packets);
11499 ESTAT_ADD(rx_bcast_packets);
11500 ESTAT_ADD(rx_fcs_errors);
11501 ESTAT_ADD(rx_align_errors);
11502 ESTAT_ADD(rx_xon_pause_rcvd);
11503 ESTAT_ADD(rx_xoff_pause_rcvd);
11504 ESTAT_ADD(rx_mac_ctrl_rcvd);
11505 ESTAT_ADD(rx_xoff_entered);
11506 ESTAT_ADD(rx_frame_too_long_errors);
11507 ESTAT_ADD(rx_jabbers);
11508 ESTAT_ADD(rx_undersize_packets);
11509 ESTAT_ADD(rx_in_length_errors);
11510 ESTAT_ADD(rx_out_length_errors);
11511 ESTAT_ADD(rx_64_or_less_octet_packets);
11512 ESTAT_ADD(rx_65_to_127_octet_packets);
11513 ESTAT_ADD(rx_128_to_255_octet_packets);
11514 ESTAT_ADD(rx_256_to_511_octet_packets);
11515 ESTAT_ADD(rx_512_to_1023_octet_packets);
11516 ESTAT_ADD(rx_1024_to_1522_octet_packets);
11517 ESTAT_ADD(rx_1523_to_2047_octet_packets);
11518 ESTAT_ADD(rx_2048_to_4095_octet_packets);
11519 ESTAT_ADD(rx_4096_to_8191_octet_packets);
11520 ESTAT_ADD(rx_8192_to_9022_octet_packets);
11521
11522 ESTAT_ADD(tx_octets);
11523 ESTAT_ADD(tx_collisions);
11524 ESTAT_ADD(tx_xon_sent);
11525 ESTAT_ADD(tx_xoff_sent);
11526 ESTAT_ADD(tx_flow_control);
11527 ESTAT_ADD(tx_mac_errors);
11528 ESTAT_ADD(tx_single_collisions);
11529 ESTAT_ADD(tx_mult_collisions);
11530 ESTAT_ADD(tx_deferred);
11531 ESTAT_ADD(tx_excessive_collisions);
11532 ESTAT_ADD(tx_late_collisions);
11533 ESTAT_ADD(tx_collide_2times);
11534 ESTAT_ADD(tx_collide_3times);
11535 ESTAT_ADD(tx_collide_4times);
11536 ESTAT_ADD(tx_collide_5times);
11537 ESTAT_ADD(tx_collide_6times);
11538 ESTAT_ADD(tx_collide_7times);
11539 ESTAT_ADD(tx_collide_8times);
11540 ESTAT_ADD(tx_collide_9times);
11541 ESTAT_ADD(tx_collide_10times);
11542 ESTAT_ADD(tx_collide_11times);
11543 ESTAT_ADD(tx_collide_12times);
11544 ESTAT_ADD(tx_collide_13times);
11545 ESTAT_ADD(tx_collide_14times);
11546 ESTAT_ADD(tx_collide_15times);
11547 ESTAT_ADD(tx_ucast_packets);
11548 ESTAT_ADD(tx_mcast_packets);
11549 ESTAT_ADD(tx_bcast_packets);
11550 ESTAT_ADD(tx_carrier_sense_errors);
11551 ESTAT_ADD(tx_discards);
11552 ESTAT_ADD(tx_errors);
11553
11554 ESTAT_ADD(dma_writeq_full);
11555 ESTAT_ADD(dma_write_prioq_full);
11556 ESTAT_ADD(rxbds_empty);
11557 ESTAT_ADD(rx_discards);
11558 ESTAT_ADD(rx_errors);
11559 ESTAT_ADD(rx_threshold_hit);
11560
11561 ESTAT_ADD(dma_readq_full);
11562 ESTAT_ADD(dma_read_prioq_full);
11563 ESTAT_ADD(tx_comp_queue_full);
11564
11565 ESTAT_ADD(ring_set_send_prod_index);
11566 ESTAT_ADD(ring_status_update);
11567 ESTAT_ADD(nic_irqs);
11568 ESTAT_ADD(nic_avoided_irqs);
11569 ESTAT_ADD(nic_tx_threshold_hit);
11570
4452d099 11571 ESTAT_ADD(mbuf_lwm_thresh_hit);
1da177e4
LT
11572}
11573
65ec698d 11574static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
1da177e4 11575{
511d2224 11576 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
11577 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11578
1da177e4
LT
11579 stats->rx_packets = old_stats->rx_packets +
11580 get_stat64(&hw_stats->rx_ucast_packets) +
11581 get_stat64(&hw_stats->rx_mcast_packets) +
11582 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 11583
1da177e4
LT
11584 stats->tx_packets = old_stats->tx_packets +
11585 get_stat64(&hw_stats->tx_ucast_packets) +
11586 get_stat64(&hw_stats->tx_mcast_packets) +
11587 get_stat64(&hw_stats->tx_bcast_packets);
11588
11589 stats->rx_bytes = old_stats->rx_bytes +
11590 get_stat64(&hw_stats->rx_octets);
11591 stats->tx_bytes = old_stats->tx_bytes +
11592 get_stat64(&hw_stats->tx_octets);
11593
11594 stats->rx_errors = old_stats->rx_errors +
4f63b877 11595 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
11596 stats->tx_errors = old_stats->tx_errors +
11597 get_stat64(&hw_stats->tx_errors) +
11598 get_stat64(&hw_stats->tx_mac_errors) +
11599 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11600 get_stat64(&hw_stats->tx_discards);
11601
11602 stats->multicast = old_stats->multicast +
11603 get_stat64(&hw_stats->rx_mcast_packets);
11604 stats->collisions = old_stats->collisions +
11605 get_stat64(&hw_stats->tx_collisions);
11606
11607 stats->rx_length_errors = old_stats->rx_length_errors +
11608 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11609 get_stat64(&hw_stats->rx_undersize_packets);
11610
11611 stats->rx_over_errors = old_stats->rx_over_errors +
11612 get_stat64(&hw_stats->rxbds_empty);
11613 stats->rx_frame_errors = old_stats->rx_frame_errors +
11614 get_stat64(&hw_stats->rx_align_errors);
11615 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11616 get_stat64(&hw_stats->tx_discards);
11617 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11618 get_stat64(&hw_stats->tx_carrier_sense_errors);
11619
11620 stats->rx_crc_errors = old_stats->rx_crc_errors +
65ec698d 11621 tg3_calc_crc_errors(tp);
1da177e4 11622
4f63b877
JL
11623 stats->rx_missed_errors = old_stats->rx_missed_errors +
11624 get_stat64(&hw_stats->rx_discards);
11625
b0057c51 11626 stats->rx_dropped = tp->rx_dropped;
48855432 11627 stats->tx_dropped = tp->tx_dropped;
1da177e4
LT
11628}
11629
1da177e4
LT
11630static int tg3_get_regs_len(struct net_device *dev)
11631{
97bd8e49 11632 return TG3_REG_BLK_SIZE;
1da177e4
LT
11633}
11634
11635static void tg3_get_regs(struct net_device *dev,
11636 struct ethtool_regs *regs, void *_p)
11637{
1da177e4 11638 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
11639
11640 regs->version = 0;
11641
97bd8e49 11642 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 11643
80096068 11644 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11645 return;
11646
f47c11ee 11647 tg3_full_lock(tp, 0);
1da177e4 11648
97bd8e49 11649 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 11650
f47c11ee 11651 tg3_full_unlock(tp);
1da177e4
LT
11652}
11653
11654static int tg3_get_eeprom_len(struct net_device *dev)
11655{
11656 struct tg3 *tp = netdev_priv(dev);
11657
11658 return tp->nvram_size;
11659}
11660
1da177e4
LT
11661static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11662{
11663 struct tg3 *tp = netdev_priv(dev);
11664 int ret;
11665 u8 *pd;
b9fc7dc5 11666 u32 i, offset, len, b_offset, b_count;
a9dc529d 11667 __be32 val;
1da177e4 11668
63c3a66f 11669 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11670 return -EINVAL;
11671
80096068 11672 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11673 return -EAGAIN;
11674
1da177e4
LT
11675 offset = eeprom->offset;
11676 len = eeprom->len;
11677 eeprom->len = 0;
11678
11679 eeprom->magic = TG3_EEPROM_MAGIC;
11680
11681 if (offset & 3) {
11682 /* adjustments to start on required 4 byte boundary */
11683 b_offset = offset & 3;
11684 b_count = 4 - b_offset;
11685 if (b_count > len) {
11686 /* i.e. offset=1 len=2 */
11687 b_count = len;
11688 }
a9dc529d 11689 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
11690 if (ret)
11691 return ret;
be98da6a 11692 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
11693 len -= b_count;
11694 offset += b_count;
c6cdf436 11695 eeprom->len += b_count;
1da177e4
LT
11696 }
11697
25985edc 11698 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
11699 pd = &data[eeprom->len];
11700 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 11701 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
11702 if (ret) {
11703 eeprom->len += i;
11704 return ret;
11705 }
1da177e4
LT
11706 memcpy(pd + i, &val, 4);
11707 }
11708 eeprom->len += i;
11709
11710 if (len & 3) {
11711 /* read last bytes not ending on 4 byte boundary */
11712 pd = &data[eeprom->len];
11713 b_count = len & 3;
11714 b_offset = offset + len - b_count;
a9dc529d 11715 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
11716 if (ret)
11717 return ret;
b9fc7dc5 11718 memcpy(pd, &val, b_count);
1da177e4
LT
11719 eeprom->len += b_count;
11720 }
11721 return 0;
11722}
11723
1da177e4
LT
11724static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11725{
11726 struct tg3 *tp = netdev_priv(dev);
11727 int ret;
b9fc7dc5 11728 u32 offset, len, b_offset, odd_len;
1da177e4 11729 u8 *buf;
a9dc529d 11730 __be32 start, end;
1da177e4 11731
80096068 11732 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11733 return -EAGAIN;
11734
63c3a66f 11735 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 11736 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
11737 return -EINVAL;
11738
11739 offset = eeprom->offset;
11740 len = eeprom->len;
11741
11742 if ((b_offset = (offset & 3))) {
11743 /* adjustments to start on required 4 byte boundary */
a9dc529d 11744 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
11745 if (ret)
11746 return ret;
1da177e4
LT
11747 len += b_offset;
11748 offset &= ~3;
1c8594b4
MC
11749 if (len < 4)
11750 len = 4;
1da177e4
LT
11751 }
11752
11753 odd_len = 0;
1c8594b4 11754 if (len & 3) {
1da177e4
LT
11755 /* adjustments to end on required 4 byte boundary */
11756 odd_len = 1;
11757 len = (len + 3) & ~3;
a9dc529d 11758 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
11759 if (ret)
11760 return ret;
1da177e4
LT
11761 }
11762
11763 buf = data;
11764 if (b_offset || odd_len) {
11765 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 11766 if (!buf)
1da177e4
LT
11767 return -ENOMEM;
11768 if (b_offset)
11769 memcpy(buf, &start, 4);
11770 if (odd_len)
11771 memcpy(buf+len-4, &end, 4);
11772 memcpy(buf + b_offset, data, eeprom->len);
11773 }
11774
11775 ret = tg3_nvram_write_block(tp, offset, len, buf);
11776
11777 if (buf != data)
11778 kfree(buf);
11779
11780 return ret;
11781}
11782
11783static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11784{
b02fd9e3
MC
11785 struct tg3 *tp = netdev_priv(dev);
11786
63c3a66f 11787 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11788 struct phy_device *phydev;
f07e9af3 11789 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11790 return -EAGAIN;
3f0e3ad7
MC
11791 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11792 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 11793 }
6aa20a22 11794
1da177e4
LT
11795 cmd->supported = (SUPPORTED_Autoneg);
11796
f07e9af3 11797 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
11798 cmd->supported |= (SUPPORTED_1000baseT_Half |
11799 SUPPORTED_1000baseT_Full);
11800
f07e9af3 11801 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
11802 cmd->supported |= (SUPPORTED_100baseT_Half |
11803 SUPPORTED_100baseT_Full |
11804 SUPPORTED_10baseT_Half |
11805 SUPPORTED_10baseT_Full |
3bebab59 11806 SUPPORTED_TP);
ef348144
KK
11807 cmd->port = PORT_TP;
11808 } else {
1da177e4 11809 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
11810 cmd->port = PORT_FIBRE;
11811 }
6aa20a22 11812
1da177e4 11813 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
11814 if (tg3_flag(tp, PAUSE_AUTONEG)) {
11815 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
11816 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11817 cmd->advertising |= ADVERTISED_Pause;
11818 } else {
11819 cmd->advertising |= ADVERTISED_Pause |
11820 ADVERTISED_Asym_Pause;
11821 }
11822 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11823 cmd->advertising |= ADVERTISED_Asym_Pause;
11824 }
11825 }
f4a46d1f 11826 if (netif_running(dev) && tp->link_up) {
70739497 11827 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 11828 cmd->duplex = tp->link_config.active_duplex;
859edb26 11829 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
11830 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
11831 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
11832 cmd->eth_tp_mdix = ETH_TP_MDI_X;
11833 else
11834 cmd->eth_tp_mdix = ETH_TP_MDI;
11835 }
64c22182 11836 } else {
e740522e
MC
11837 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
11838 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 11839 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 11840 }
882e9793 11841 cmd->phy_address = tp->phy_addr;
7e5856bd 11842 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
11843 cmd->autoneg = tp->link_config.autoneg;
11844 cmd->maxtxpkt = 0;
11845 cmd->maxrxpkt = 0;
11846 return 0;
11847}
6aa20a22 11848
1da177e4
LT
11849static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11850{
11851 struct tg3 *tp = netdev_priv(dev);
25db0338 11852 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 11853
63c3a66f 11854 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11855 struct phy_device *phydev;
f07e9af3 11856 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11857 return -EAGAIN;
3f0e3ad7
MC
11858 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11859 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
11860 }
11861
7e5856bd
MC
11862 if (cmd->autoneg != AUTONEG_ENABLE &&
11863 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 11864 return -EINVAL;
7e5856bd
MC
11865
11866 if (cmd->autoneg == AUTONEG_DISABLE &&
11867 cmd->duplex != DUPLEX_FULL &&
11868 cmd->duplex != DUPLEX_HALF)
37ff238d 11869 return -EINVAL;
1da177e4 11870
7e5856bd
MC
11871 if (cmd->autoneg == AUTONEG_ENABLE) {
11872 u32 mask = ADVERTISED_Autoneg |
11873 ADVERTISED_Pause |
11874 ADVERTISED_Asym_Pause;
11875
f07e9af3 11876 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
11877 mask |= ADVERTISED_1000baseT_Half |
11878 ADVERTISED_1000baseT_Full;
11879
f07e9af3 11880 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
11881 mask |= ADVERTISED_100baseT_Half |
11882 ADVERTISED_100baseT_Full |
11883 ADVERTISED_10baseT_Half |
11884 ADVERTISED_10baseT_Full |
11885 ADVERTISED_TP;
11886 else
11887 mask |= ADVERTISED_FIBRE;
11888
11889 if (cmd->advertising & ~mask)
11890 return -EINVAL;
11891
11892 mask &= (ADVERTISED_1000baseT_Half |
11893 ADVERTISED_1000baseT_Full |
11894 ADVERTISED_100baseT_Half |
11895 ADVERTISED_100baseT_Full |
11896 ADVERTISED_10baseT_Half |
11897 ADVERTISED_10baseT_Full);
11898
11899 cmd->advertising &= mask;
11900 } else {
f07e9af3 11901 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 11902 if (speed != SPEED_1000)
7e5856bd
MC
11903 return -EINVAL;
11904
11905 if (cmd->duplex != DUPLEX_FULL)
11906 return -EINVAL;
11907 } else {
25db0338
DD
11908 if (speed != SPEED_100 &&
11909 speed != SPEED_10)
7e5856bd
MC
11910 return -EINVAL;
11911 }
11912 }
11913
f47c11ee 11914 tg3_full_lock(tp, 0);
1da177e4
LT
11915
11916 tp->link_config.autoneg = cmd->autoneg;
11917 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
11918 tp->link_config.advertising = (cmd->advertising |
11919 ADVERTISED_Autoneg);
e740522e
MC
11920 tp->link_config.speed = SPEED_UNKNOWN;
11921 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
11922 } else {
11923 tp->link_config.advertising = 0;
25db0338 11924 tp->link_config.speed = speed;
1da177e4 11925 tp->link_config.duplex = cmd->duplex;
b02fd9e3 11926 }
6aa20a22 11927
fdad8de4
NS
11928 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
11929
ce20f161
NS
11930 tg3_warn_mgmt_link_flap(tp);
11931
1da177e4 11932 if (netif_running(dev))
953c96e0 11933 tg3_setup_phy(tp, true);
1da177e4 11934
f47c11ee 11935 tg3_full_unlock(tp);
6aa20a22 11936
1da177e4
LT
11937 return 0;
11938}
6aa20a22 11939
1da177e4
LT
11940static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
11941{
11942 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11943
68aad78c
RJ
11944 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
11945 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
11946 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
11947 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 11948}
6aa20a22 11949
1da177e4
LT
11950static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11951{
11952 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11953
63c3a66f 11954 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
11955 wol->supported = WAKE_MAGIC;
11956 else
11957 wol->supported = 0;
1da177e4 11958 wol->wolopts = 0;
63c3a66f 11959 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
11960 wol->wolopts = WAKE_MAGIC;
11961 memset(&wol->sopass, 0, sizeof(wol->sopass));
11962}
6aa20a22 11963
1da177e4
LT
11964static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11965{
11966 struct tg3 *tp = netdev_priv(dev);
12dac075 11967 struct device *dp = &tp->pdev->dev;
6aa20a22 11968
1da177e4
LT
11969 if (wol->wolopts & ~WAKE_MAGIC)
11970 return -EINVAL;
11971 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 11972 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 11973 return -EINVAL;
6aa20a22 11974
f2dc0d18
RW
11975 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
11976
f47c11ee 11977 spin_lock_bh(&tp->lock);
f2dc0d18 11978 if (device_may_wakeup(dp))
63c3a66f 11979 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 11980 else
63c3a66f 11981 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 11982 spin_unlock_bh(&tp->lock);
6aa20a22 11983
1da177e4
LT
11984 return 0;
11985}
6aa20a22 11986
1da177e4
LT
11987static u32 tg3_get_msglevel(struct net_device *dev)
11988{
11989 struct tg3 *tp = netdev_priv(dev);
11990 return tp->msg_enable;
11991}
6aa20a22 11992
1da177e4
LT
11993static void tg3_set_msglevel(struct net_device *dev, u32 value)
11994{
11995 struct tg3 *tp = netdev_priv(dev);
11996 tp->msg_enable = value;
11997}
6aa20a22 11998
1da177e4
LT
11999static int tg3_nway_reset(struct net_device *dev)
12000{
12001 struct tg3 *tp = netdev_priv(dev);
1da177e4 12002 int r;
6aa20a22 12003
1da177e4
LT
12004 if (!netif_running(dev))
12005 return -EAGAIN;
12006
f07e9af3 12007 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
12008 return -EINVAL;
12009
ce20f161
NS
12010 tg3_warn_mgmt_link_flap(tp);
12011
63c3a66f 12012 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 12013 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12014 return -EAGAIN;
3f0e3ad7 12015 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
12016 } else {
12017 u32 bmcr;
12018
12019 spin_lock_bh(&tp->lock);
12020 r = -EINVAL;
12021 tg3_readphy(tp, MII_BMCR, &bmcr);
12022 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
12023 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 12024 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
12025 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
12026 BMCR_ANENABLE);
12027 r = 0;
12028 }
12029 spin_unlock_bh(&tp->lock);
1da177e4 12030 }
6aa20a22 12031
1da177e4
LT
12032 return r;
12033}
6aa20a22 12034
1da177e4
LT
12035static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12036{
12037 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12038
2c49a44d 12039 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 12040 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 12041 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
12042 else
12043 ering->rx_jumbo_max_pending = 0;
12044
12045 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
12046
12047 ering->rx_pending = tp->rx_pending;
63c3a66f 12048 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
12049 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
12050 else
12051 ering->rx_jumbo_pending = 0;
12052
f3f3f27e 12053 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 12054}
6aa20a22 12055
1da177e4
LT
12056static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12057{
12058 struct tg3 *tp = netdev_priv(dev);
646c9edd 12059 int i, irq_sync = 0, err = 0;
6aa20a22 12060
2c49a44d
MC
12061 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
12062 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
12063 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
12064 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 12065 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 12066 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 12067 return -EINVAL;
6aa20a22 12068
bbe832c0 12069 if (netif_running(dev)) {
b02fd9e3 12070 tg3_phy_stop(tp);
1da177e4 12071 tg3_netif_stop(tp);
bbe832c0
MC
12072 irq_sync = 1;
12073 }
1da177e4 12074
bbe832c0 12075 tg3_full_lock(tp, irq_sync);
6aa20a22 12076
1da177e4
LT
12077 tp->rx_pending = ering->rx_pending;
12078
63c3a66f 12079 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
12080 tp->rx_pending > 63)
12081 tp->rx_pending = 63;
12082 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 12083
6fd45cb8 12084 for (i = 0; i < tp->irq_max; i++)
646c9edd 12085 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
12086
12087 if (netif_running(dev)) {
944d980e 12088 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 12089 err = tg3_restart_hw(tp, false);
b9ec6c1b
MC
12090 if (!err)
12091 tg3_netif_start(tp);
1da177e4
LT
12092 }
12093
f47c11ee 12094 tg3_full_unlock(tp);
6aa20a22 12095
b02fd9e3
MC
12096 if (irq_sync && !err)
12097 tg3_phy_start(tp);
12098
b9ec6c1b 12099 return err;
1da177e4 12100}
6aa20a22 12101
1da177e4
LT
12102static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12103{
12104 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12105
63c3a66f 12106 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 12107
4a2db503 12108 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
12109 epause->rx_pause = 1;
12110 else
12111 epause->rx_pause = 0;
12112
4a2db503 12113 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
12114 epause->tx_pause = 1;
12115 else
12116 epause->tx_pause = 0;
1da177e4 12117}
6aa20a22 12118
1da177e4
LT
12119static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12120{
12121 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 12122 int err = 0;
6aa20a22 12123
ce20f161
NS
12124 if (tp->link_config.autoneg == AUTONEG_ENABLE)
12125 tg3_warn_mgmt_link_flap(tp);
12126
63c3a66f 12127 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
12128 u32 newadv;
12129 struct phy_device *phydev;
1da177e4 12130
2712168f 12131 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 12132
2712168f
MC
12133 if (!(phydev->supported & SUPPORTED_Pause) ||
12134 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 12135 (epause->rx_pause != epause->tx_pause)))
2712168f 12136 return -EINVAL;
1da177e4 12137
2712168f
MC
12138 tp->link_config.flowctrl = 0;
12139 if (epause->rx_pause) {
12140 tp->link_config.flowctrl |= FLOW_CTRL_RX;
12141
12142 if (epause->tx_pause) {
12143 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12144 newadv = ADVERTISED_Pause;
b02fd9e3 12145 } else
2712168f
MC
12146 newadv = ADVERTISED_Pause |
12147 ADVERTISED_Asym_Pause;
12148 } else if (epause->tx_pause) {
12149 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12150 newadv = ADVERTISED_Asym_Pause;
12151 } else
12152 newadv = 0;
12153
12154 if (epause->autoneg)
63c3a66f 12155 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 12156 else
63c3a66f 12157 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 12158
f07e9af3 12159 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
12160 u32 oldadv = phydev->advertising &
12161 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
12162 if (oldadv != newadv) {
12163 phydev->advertising &=
12164 ~(ADVERTISED_Pause |
12165 ADVERTISED_Asym_Pause);
12166 phydev->advertising |= newadv;
12167 if (phydev->autoneg) {
12168 /*
12169 * Always renegotiate the link to
12170 * inform our link partner of our
12171 * flow control settings, even if the
12172 * flow control is forced. Let
12173 * tg3_adjust_link() do the final
12174 * flow control setup.
12175 */
12176 return phy_start_aneg(phydev);
b02fd9e3 12177 }
b02fd9e3 12178 }
b02fd9e3 12179
2712168f 12180 if (!epause->autoneg)
b02fd9e3 12181 tg3_setup_flow_control(tp, 0, 0);
2712168f 12182 } else {
c6700ce2 12183 tp->link_config.advertising &=
2712168f
MC
12184 ~(ADVERTISED_Pause |
12185 ADVERTISED_Asym_Pause);
c6700ce2 12186 tp->link_config.advertising |= newadv;
b02fd9e3
MC
12187 }
12188 } else {
12189 int irq_sync = 0;
12190
12191 if (netif_running(dev)) {
12192 tg3_netif_stop(tp);
12193 irq_sync = 1;
12194 }
12195
12196 tg3_full_lock(tp, irq_sync);
12197
12198 if (epause->autoneg)
63c3a66f 12199 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 12200 else
63c3a66f 12201 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 12202 if (epause->rx_pause)
e18ce346 12203 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 12204 else
e18ce346 12205 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 12206 if (epause->tx_pause)
e18ce346 12207 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 12208 else
e18ce346 12209 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
12210
12211 if (netif_running(dev)) {
12212 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 12213 err = tg3_restart_hw(tp, false);
b02fd9e3
MC
12214 if (!err)
12215 tg3_netif_start(tp);
12216 }
12217
12218 tg3_full_unlock(tp);
12219 }
6aa20a22 12220
fdad8de4
NS
12221 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12222
b9ec6c1b 12223 return err;
1da177e4 12224}
6aa20a22 12225
de6f31eb 12226static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 12227{
b9f2c044
JG
12228 switch (sset) {
12229 case ETH_SS_TEST:
12230 return TG3_NUM_TEST;
12231 case ETH_SS_STATS:
12232 return TG3_NUM_STATS;
12233 default:
12234 return -EOPNOTSUPP;
12235 }
4cafd3f5
MC
12236}
12237
90415477
MC
12238static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
12239 u32 *rules __always_unused)
12240{
12241 struct tg3 *tp = netdev_priv(dev);
12242
12243 if (!tg3_flag(tp, SUPPORT_MSIX))
12244 return -EOPNOTSUPP;
12245
12246 switch (info->cmd) {
12247 case ETHTOOL_GRXRINGS:
12248 if (netif_running(tp->dev))
9102426a 12249 info->data = tp->rxq_cnt;
90415477
MC
12250 else {
12251 info->data = num_online_cpus();
9102426a
MC
12252 if (info->data > TG3_RSS_MAX_NUM_QS)
12253 info->data = TG3_RSS_MAX_NUM_QS;
90415477
MC
12254 }
12255
12256 /* The first interrupt vector only
12257 * handles link interrupts.
12258 */
12259 info->data -= 1;
12260 return 0;
12261
12262 default:
12263 return -EOPNOTSUPP;
12264 }
12265}
12266
12267static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
12268{
12269 u32 size = 0;
12270 struct tg3 *tp = netdev_priv(dev);
12271
12272 if (tg3_flag(tp, SUPPORT_MSIX))
12273 size = TG3_RSS_INDIR_TBL_SIZE;
12274
12275 return size;
12276}
12277
12278static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
12279{
12280 struct tg3 *tp = netdev_priv(dev);
12281 int i;
12282
12283 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12284 indir[i] = tp->rss_ind_tbl[i];
12285
12286 return 0;
12287}
12288
12289static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
12290{
12291 struct tg3 *tp = netdev_priv(dev);
12292 size_t i;
12293
12294 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12295 tp->rss_ind_tbl[i] = indir[i];
12296
12297 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
12298 return 0;
12299
12300 /* It is legal to write the indirection
12301 * table while the device is running.
12302 */
12303 tg3_full_lock(tp, 0);
12304 tg3_rss_write_indir_tbl(tp);
12305 tg3_full_unlock(tp);
12306
12307 return 0;
12308}
12309
0968169c
MC
12310static void tg3_get_channels(struct net_device *dev,
12311 struct ethtool_channels *channel)
12312{
12313 struct tg3 *tp = netdev_priv(dev);
12314 u32 deflt_qs = netif_get_num_default_rss_queues();
12315
12316 channel->max_rx = tp->rxq_max;
12317 channel->max_tx = tp->txq_max;
12318
12319 if (netif_running(dev)) {
12320 channel->rx_count = tp->rxq_cnt;
12321 channel->tx_count = tp->txq_cnt;
12322 } else {
12323 if (tp->rxq_req)
12324 channel->rx_count = tp->rxq_req;
12325 else
12326 channel->rx_count = min(deflt_qs, tp->rxq_max);
12327
12328 if (tp->txq_req)
12329 channel->tx_count = tp->txq_req;
12330 else
12331 channel->tx_count = min(deflt_qs, tp->txq_max);
12332 }
12333}
12334
12335static int tg3_set_channels(struct net_device *dev,
12336 struct ethtool_channels *channel)
12337{
12338 struct tg3 *tp = netdev_priv(dev);
12339
12340 if (!tg3_flag(tp, SUPPORT_MSIX))
12341 return -EOPNOTSUPP;
12342
12343 if (channel->rx_count > tp->rxq_max ||
12344 channel->tx_count > tp->txq_max)
12345 return -EINVAL;
12346
12347 tp->rxq_req = channel->rx_count;
12348 tp->txq_req = channel->tx_count;
12349
12350 if (!netif_running(dev))
12351 return 0;
12352
12353 tg3_stop(tp);
12354
f4a46d1f 12355 tg3_carrier_off(tp);
0968169c 12356
be947307 12357 tg3_start(tp, true, false, false);
0968169c
MC
12358
12359 return 0;
12360}
12361
de6f31eb 12362static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
12363{
12364 switch (stringset) {
12365 case ETH_SS_STATS:
12366 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
12367 break;
4cafd3f5
MC
12368 case ETH_SS_TEST:
12369 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
12370 break;
1da177e4
LT
12371 default:
12372 WARN_ON(1); /* we need a WARN() */
12373 break;
12374 }
12375}
12376
81b8709c 12377static int tg3_set_phys_id(struct net_device *dev,
12378 enum ethtool_phys_id_state state)
4009a93d
MC
12379{
12380 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
12381
12382 if (!netif_running(tp->dev))
12383 return -EAGAIN;
12384
81b8709c 12385 switch (state) {
12386 case ETHTOOL_ID_ACTIVE:
fce55922 12387 return 1; /* cycle on/off once per second */
4009a93d 12388
81b8709c 12389 case ETHTOOL_ID_ON:
12390 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12391 LED_CTRL_1000MBPS_ON |
12392 LED_CTRL_100MBPS_ON |
12393 LED_CTRL_10MBPS_ON |
12394 LED_CTRL_TRAFFIC_OVERRIDE |
12395 LED_CTRL_TRAFFIC_BLINK |
12396 LED_CTRL_TRAFFIC_LED);
12397 break;
6aa20a22 12398
81b8709c 12399 case ETHTOOL_ID_OFF:
12400 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12401 LED_CTRL_TRAFFIC_OVERRIDE);
12402 break;
4009a93d 12403
81b8709c 12404 case ETHTOOL_ID_INACTIVE:
12405 tw32(MAC_LED_CTRL, tp->led_ctrl);
12406 break;
4009a93d 12407 }
81b8709c 12408
4009a93d
MC
12409 return 0;
12410}
12411
de6f31eb 12412static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
12413 struct ethtool_stats *estats, u64 *tmp_stats)
12414{
12415 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 12416
b546e46f
MC
12417 if (tp->hw_stats)
12418 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
12419 else
12420 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
12421}
12422
535a490e 12423static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
12424{
12425 int i;
12426 __be32 *buf;
12427 u32 offset = 0, len = 0;
12428 u32 magic, val;
12429
63c3a66f 12430 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
12431 return NULL;
12432
12433 if (magic == TG3_EEPROM_MAGIC) {
12434 for (offset = TG3_NVM_DIR_START;
12435 offset < TG3_NVM_DIR_END;
12436 offset += TG3_NVM_DIRENT_SIZE) {
12437 if (tg3_nvram_read(tp, offset, &val))
12438 return NULL;
12439
12440 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
12441 TG3_NVM_DIRTYPE_EXTVPD)
12442 break;
12443 }
12444
12445 if (offset != TG3_NVM_DIR_END) {
12446 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
12447 if (tg3_nvram_read(tp, offset + 4, &offset))
12448 return NULL;
12449
12450 offset = tg3_nvram_logical_addr(tp, offset);
12451 }
12452 }
12453
12454 if (!offset || !len) {
12455 offset = TG3_NVM_VPD_OFF;
12456 len = TG3_NVM_VPD_LEN;
12457 }
12458
12459 buf = kmalloc(len, GFP_KERNEL);
12460 if (buf == NULL)
12461 return NULL;
12462
12463 if (magic == TG3_EEPROM_MAGIC) {
12464 for (i = 0; i < len; i += 4) {
12465 /* The data is in little-endian format in NVRAM.
12466 * Use the big-endian read routines to preserve
12467 * the byte order as it exists in NVRAM.
12468 */
12469 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
12470 goto error;
12471 }
12472 } else {
12473 u8 *ptr;
12474 ssize_t cnt;
12475 unsigned int pos = 0;
12476
12477 ptr = (u8 *)&buf[0];
12478 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
12479 cnt = pci_read_vpd(tp->pdev, pos,
12480 len - pos, ptr);
12481 if (cnt == -ETIMEDOUT || cnt == -EINTR)
12482 cnt = 0;
12483 else if (cnt < 0)
12484 goto error;
12485 }
12486 if (pos != len)
12487 goto error;
12488 }
12489
535a490e
MC
12490 *vpdlen = len;
12491
c3e94500
MC
12492 return buf;
12493
12494error:
12495 kfree(buf);
12496 return NULL;
12497}
12498
566f86ad 12499#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
12500#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
12501#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
12502#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
12503#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
12504#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 12505#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
12506#define NVRAM_SELFBOOT_HW_SIZE 0x20
12507#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
12508
12509static int tg3_test_nvram(struct tg3 *tp)
12510{
535a490e 12511 u32 csum, magic, len;
a9dc529d 12512 __be32 *buf;
ab0049b4 12513 int i, j, k, err = 0, size;
566f86ad 12514
63c3a66f 12515 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
12516 return 0;
12517
e4f34110 12518 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
12519 return -EIO;
12520
1b27777a
MC
12521 if (magic == TG3_EEPROM_MAGIC)
12522 size = NVRAM_TEST_SIZE;
b16250e3 12523 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
12524 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12525 TG3_EEPROM_SB_FORMAT_1) {
12526 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12527 case TG3_EEPROM_SB_REVISION_0:
12528 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12529 break;
12530 case TG3_EEPROM_SB_REVISION_2:
12531 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12532 break;
12533 case TG3_EEPROM_SB_REVISION_3:
12534 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12535 break;
727a6d9f
MC
12536 case TG3_EEPROM_SB_REVISION_4:
12537 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12538 break;
12539 case TG3_EEPROM_SB_REVISION_5:
12540 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12541 break;
12542 case TG3_EEPROM_SB_REVISION_6:
12543 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12544 break;
a5767dec 12545 default:
727a6d9f 12546 return -EIO;
a5767dec
MC
12547 }
12548 } else
1b27777a 12549 return 0;
b16250e3
MC
12550 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12551 size = NVRAM_SELFBOOT_HW_SIZE;
12552 else
1b27777a
MC
12553 return -EIO;
12554
12555 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
12556 if (buf == NULL)
12557 return -ENOMEM;
12558
1b27777a
MC
12559 err = -EIO;
12560 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
12561 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12562 if (err)
566f86ad 12563 break;
566f86ad 12564 }
1b27777a 12565 if (i < size)
566f86ad
MC
12566 goto out;
12567
1b27777a 12568 /* Selfboot format */
a9dc529d 12569 magic = be32_to_cpu(buf[0]);
b9fc7dc5 12570 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 12571 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
12572 u8 *buf8 = (u8 *) buf, csum8 = 0;
12573
b9fc7dc5 12574 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
12575 TG3_EEPROM_SB_REVISION_2) {
12576 /* For rev 2, the csum doesn't include the MBA. */
12577 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
12578 csum8 += buf8[i];
12579 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
12580 csum8 += buf8[i];
12581 } else {
12582 for (i = 0; i < size; i++)
12583 csum8 += buf8[i];
12584 }
1b27777a 12585
ad96b485
AB
12586 if (csum8 == 0) {
12587 err = 0;
12588 goto out;
12589 }
12590
12591 err = -EIO;
12592 goto out;
1b27777a 12593 }
566f86ad 12594
b9fc7dc5 12595 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
12596 TG3_EEPROM_MAGIC_HW) {
12597 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 12598 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 12599 u8 *buf8 = (u8 *) buf;
b16250e3
MC
12600
12601 /* Separate the parity bits and the data bytes. */
12602 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
12603 if ((i == 0) || (i == 8)) {
12604 int l;
12605 u8 msk;
12606
12607 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
12608 parity[k++] = buf8[i] & msk;
12609 i++;
859a5887 12610 } else if (i == 16) {
b16250e3
MC
12611 int l;
12612 u8 msk;
12613
12614 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
12615 parity[k++] = buf8[i] & msk;
12616 i++;
12617
12618 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
12619 parity[k++] = buf8[i] & msk;
12620 i++;
12621 }
12622 data[j++] = buf8[i];
12623 }
12624
12625 err = -EIO;
12626 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
12627 u8 hw8 = hweight8(data[i]);
12628
12629 if ((hw8 & 0x1) && parity[i])
12630 goto out;
12631 else if (!(hw8 & 0x1) && !parity[i])
12632 goto out;
12633 }
12634 err = 0;
12635 goto out;
12636 }
12637
01c3a392
MC
12638 err = -EIO;
12639
566f86ad
MC
12640 /* Bootstrap checksum at offset 0x10 */
12641 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 12642 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
12643 goto out;
12644
12645 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
12646 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 12647 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 12648 goto out;
566f86ad 12649
c3e94500
MC
12650 kfree(buf);
12651
535a490e 12652 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
12653 if (!buf)
12654 return -ENOMEM;
d4894f3e 12655
535a490e 12656 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
12657 if (i > 0) {
12658 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
12659 if (j < 0)
12660 goto out;
12661
535a490e 12662 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
12663 goto out;
12664
12665 i += PCI_VPD_LRDT_TAG_SIZE;
12666 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
12667 PCI_VPD_RO_KEYWORD_CHKSUM);
12668 if (j > 0) {
12669 u8 csum8 = 0;
12670
12671 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12672
12673 for (i = 0; i <= j; i++)
12674 csum8 += ((u8 *)buf)[i];
12675
12676 if (csum8)
12677 goto out;
12678 }
12679 }
12680
566f86ad
MC
12681 err = 0;
12682
12683out:
12684 kfree(buf);
12685 return err;
12686}
12687
ca43007a
MC
12688#define TG3_SERDES_TIMEOUT_SEC 2
12689#define TG3_COPPER_TIMEOUT_SEC 6
12690
12691static int tg3_test_link(struct tg3 *tp)
12692{
12693 int i, max;
12694
12695 if (!netif_running(tp->dev))
12696 return -ENODEV;
12697
f07e9af3 12698 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
12699 max = TG3_SERDES_TIMEOUT_SEC;
12700 else
12701 max = TG3_COPPER_TIMEOUT_SEC;
12702
12703 for (i = 0; i < max; i++) {
f4a46d1f 12704 if (tp->link_up)
ca43007a
MC
12705 return 0;
12706
12707 if (msleep_interruptible(1000))
12708 break;
12709 }
12710
12711 return -EIO;
12712}
12713
a71116d1 12714/* Only test the commonly used registers */
30ca3e37 12715static int tg3_test_registers(struct tg3 *tp)
a71116d1 12716{
b16250e3 12717 int i, is_5705, is_5750;
a71116d1
MC
12718 u32 offset, read_mask, write_mask, val, save_val, read_val;
12719 static struct {
12720 u16 offset;
12721 u16 flags;
12722#define TG3_FL_5705 0x1
12723#define TG3_FL_NOT_5705 0x2
12724#define TG3_FL_NOT_5788 0x4
b16250e3 12725#define TG3_FL_NOT_5750 0x8
a71116d1
MC
12726 u32 read_mask;
12727 u32 write_mask;
12728 } reg_tbl[] = {
12729 /* MAC Control Registers */
12730 { MAC_MODE, TG3_FL_NOT_5705,
12731 0x00000000, 0x00ef6f8c },
12732 { MAC_MODE, TG3_FL_5705,
12733 0x00000000, 0x01ef6b8c },
12734 { MAC_STATUS, TG3_FL_NOT_5705,
12735 0x03800107, 0x00000000 },
12736 { MAC_STATUS, TG3_FL_5705,
12737 0x03800100, 0x00000000 },
12738 { MAC_ADDR_0_HIGH, 0x0000,
12739 0x00000000, 0x0000ffff },
12740 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 12741 0x00000000, 0xffffffff },
a71116d1
MC
12742 { MAC_RX_MTU_SIZE, 0x0000,
12743 0x00000000, 0x0000ffff },
12744 { MAC_TX_MODE, 0x0000,
12745 0x00000000, 0x00000070 },
12746 { MAC_TX_LENGTHS, 0x0000,
12747 0x00000000, 0x00003fff },
12748 { MAC_RX_MODE, TG3_FL_NOT_5705,
12749 0x00000000, 0x000007fc },
12750 { MAC_RX_MODE, TG3_FL_5705,
12751 0x00000000, 0x000007dc },
12752 { MAC_HASH_REG_0, 0x0000,
12753 0x00000000, 0xffffffff },
12754 { MAC_HASH_REG_1, 0x0000,
12755 0x00000000, 0xffffffff },
12756 { MAC_HASH_REG_2, 0x0000,
12757 0x00000000, 0xffffffff },
12758 { MAC_HASH_REG_3, 0x0000,
12759 0x00000000, 0xffffffff },
12760
12761 /* Receive Data and Receive BD Initiator Control Registers. */
12762 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
12763 0x00000000, 0xffffffff },
12764 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
12765 0x00000000, 0xffffffff },
12766 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
12767 0x00000000, 0x00000003 },
12768 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
12769 0x00000000, 0xffffffff },
12770 { RCVDBDI_STD_BD+0, 0x0000,
12771 0x00000000, 0xffffffff },
12772 { RCVDBDI_STD_BD+4, 0x0000,
12773 0x00000000, 0xffffffff },
12774 { RCVDBDI_STD_BD+8, 0x0000,
12775 0x00000000, 0xffff0002 },
12776 { RCVDBDI_STD_BD+0xc, 0x0000,
12777 0x00000000, 0xffffffff },
6aa20a22 12778
a71116d1
MC
12779 /* Receive BD Initiator Control Registers. */
12780 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
12781 0x00000000, 0xffffffff },
12782 { RCVBDI_STD_THRESH, TG3_FL_5705,
12783 0x00000000, 0x000003ff },
12784 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
12785 0x00000000, 0xffffffff },
6aa20a22 12786
a71116d1
MC
12787 /* Host Coalescing Control Registers. */
12788 { HOSTCC_MODE, TG3_FL_NOT_5705,
12789 0x00000000, 0x00000004 },
12790 { HOSTCC_MODE, TG3_FL_5705,
12791 0x00000000, 0x000000f6 },
12792 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
12793 0x00000000, 0xffffffff },
12794 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
12795 0x00000000, 0x000003ff },
12796 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
12797 0x00000000, 0xffffffff },
12798 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
12799 0x00000000, 0x000003ff },
12800 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
12801 0x00000000, 0xffffffff },
12802 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12803 0x00000000, 0x000000ff },
12804 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
12805 0x00000000, 0xffffffff },
12806 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12807 0x00000000, 0x000000ff },
12808 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
12809 0x00000000, 0xffffffff },
12810 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
12811 0x00000000, 0xffffffff },
12812 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12813 0x00000000, 0xffffffff },
12814 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12815 0x00000000, 0x000000ff },
12816 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12817 0x00000000, 0xffffffff },
12818 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12819 0x00000000, 0x000000ff },
12820 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
12821 0x00000000, 0xffffffff },
12822 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
12823 0x00000000, 0xffffffff },
12824 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
12825 0x00000000, 0xffffffff },
12826 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
12827 0x00000000, 0xffffffff },
12828 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
12829 0x00000000, 0xffffffff },
12830 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
12831 0xffffffff, 0x00000000 },
12832 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
12833 0xffffffff, 0x00000000 },
12834
12835 /* Buffer Manager Control Registers. */
b16250e3 12836 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 12837 0x00000000, 0x007fff80 },
b16250e3 12838 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
12839 0x00000000, 0x007fffff },
12840 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
12841 0x00000000, 0x0000003f },
12842 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
12843 0x00000000, 0x000001ff },
12844 { BUFMGR_MB_HIGH_WATER, 0x0000,
12845 0x00000000, 0x000001ff },
12846 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
12847 0xffffffff, 0x00000000 },
12848 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
12849 0xffffffff, 0x00000000 },
6aa20a22 12850
a71116d1
MC
12851 /* Mailbox Registers */
12852 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
12853 0x00000000, 0x000001ff },
12854 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
12855 0x00000000, 0x000001ff },
12856 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
12857 0x00000000, 0x000007ff },
12858 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
12859 0x00000000, 0x000001ff },
12860
12861 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
12862 };
12863
b16250e3 12864 is_5705 = is_5750 = 0;
63c3a66f 12865 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 12866 is_5705 = 1;
63c3a66f 12867 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
12868 is_5750 = 1;
12869 }
a71116d1
MC
12870
12871 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
12872 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
12873 continue;
12874
12875 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
12876 continue;
12877
63c3a66f 12878 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
12879 (reg_tbl[i].flags & TG3_FL_NOT_5788))
12880 continue;
12881
b16250e3
MC
12882 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
12883 continue;
12884
a71116d1
MC
12885 offset = (u32) reg_tbl[i].offset;
12886 read_mask = reg_tbl[i].read_mask;
12887 write_mask = reg_tbl[i].write_mask;
12888
12889 /* Save the original register content */
12890 save_val = tr32(offset);
12891
12892 /* Determine the read-only value. */
12893 read_val = save_val & read_mask;
12894
12895 /* Write zero to the register, then make sure the read-only bits
12896 * are not changed and the read/write bits are all zeros.
12897 */
12898 tw32(offset, 0);
12899
12900 val = tr32(offset);
12901
12902 /* Test the read-only and read/write bits. */
12903 if (((val & read_mask) != read_val) || (val & write_mask))
12904 goto out;
12905
12906 /* Write ones to all the bits defined by RdMask and WrMask, then
12907 * make sure the read-only bits are not changed and the
12908 * read/write bits are all ones.
12909 */
12910 tw32(offset, read_mask | write_mask);
12911
12912 val = tr32(offset);
12913
12914 /* Test the read-only bits. */
12915 if ((val & read_mask) != read_val)
12916 goto out;
12917
12918 /* Test the read/write bits. */
12919 if ((val & write_mask) != write_mask)
12920 goto out;
12921
12922 tw32(offset, save_val);
12923 }
12924
12925 return 0;
12926
12927out:
9f88f29f 12928 if (netif_msg_hw(tp))
2445e461
MC
12929 netdev_err(tp->dev,
12930 "Register test failed at offset %x\n", offset);
a71116d1
MC
12931 tw32(offset, save_val);
12932 return -EIO;
12933}
12934
7942e1db
MC
12935static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
12936{
f71e1309 12937 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
12938 int i;
12939 u32 j;
12940
e9edda69 12941 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
12942 for (j = 0; j < len; j += 4) {
12943 u32 val;
12944
12945 tg3_write_mem(tp, offset + j, test_pattern[i]);
12946 tg3_read_mem(tp, offset + j, &val);
12947 if (val != test_pattern[i])
12948 return -EIO;
12949 }
12950 }
12951 return 0;
12952}
12953
12954static int tg3_test_memory(struct tg3 *tp)
12955{
12956 static struct mem_entry {
12957 u32 offset;
12958 u32 len;
12959 } mem_tbl_570x[] = {
38690194 12960 { 0x00000000, 0x00b50},
7942e1db
MC
12961 { 0x00002000, 0x1c000},
12962 { 0xffffffff, 0x00000}
12963 }, mem_tbl_5705[] = {
12964 { 0x00000100, 0x0000c},
12965 { 0x00000200, 0x00008},
7942e1db
MC
12966 { 0x00004000, 0x00800},
12967 { 0x00006000, 0x01000},
12968 { 0x00008000, 0x02000},
12969 { 0x00010000, 0x0e000},
12970 { 0xffffffff, 0x00000}
79f4d13a
MC
12971 }, mem_tbl_5755[] = {
12972 { 0x00000200, 0x00008},
12973 { 0x00004000, 0x00800},
12974 { 0x00006000, 0x00800},
12975 { 0x00008000, 0x02000},
12976 { 0x00010000, 0x0c000},
12977 { 0xffffffff, 0x00000}
b16250e3
MC
12978 }, mem_tbl_5906[] = {
12979 { 0x00000200, 0x00008},
12980 { 0x00004000, 0x00400},
12981 { 0x00006000, 0x00400},
12982 { 0x00008000, 0x01000},
12983 { 0x00010000, 0x01000},
12984 { 0xffffffff, 0x00000}
8b5a6c42
MC
12985 }, mem_tbl_5717[] = {
12986 { 0x00000200, 0x00008},
12987 { 0x00010000, 0x0a000},
12988 { 0x00020000, 0x13c00},
12989 { 0xffffffff, 0x00000}
12990 }, mem_tbl_57765[] = {
12991 { 0x00000200, 0x00008},
12992 { 0x00004000, 0x00800},
12993 { 0x00006000, 0x09800},
12994 { 0x00010000, 0x0a000},
12995 { 0xffffffff, 0x00000}
7942e1db
MC
12996 };
12997 struct mem_entry *mem_tbl;
12998 int err = 0;
12999 int i;
13000
63c3a66f 13001 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 13002 mem_tbl = mem_tbl_5717;
c65a17f4 13003 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 13004 tg3_asic_rev(tp) == ASIC_REV_5762)
8b5a6c42 13005 mem_tbl = mem_tbl_57765;
63c3a66f 13006 else if (tg3_flag(tp, 5755_PLUS))
321d32a0 13007 mem_tbl = mem_tbl_5755;
4153577a 13008 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
321d32a0 13009 mem_tbl = mem_tbl_5906;
63c3a66f 13010 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
13011 mem_tbl = mem_tbl_5705;
13012 else
7942e1db
MC
13013 mem_tbl = mem_tbl_570x;
13014
13015 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
13016 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
13017 if (err)
7942e1db
MC
13018 break;
13019 }
6aa20a22 13020
7942e1db
MC
13021 return err;
13022}
13023
bb158d69
MC
13024#define TG3_TSO_MSS 500
13025
13026#define TG3_TSO_IP_HDR_LEN 20
13027#define TG3_TSO_TCP_HDR_LEN 20
13028#define TG3_TSO_TCP_OPT_LEN 12
13029
13030static const u8 tg3_tso_header[] = {
130310x08, 0x00,
130320x45, 0x00, 0x00, 0x00,
130330x00, 0x00, 0x40, 0x00,
130340x40, 0x06, 0x00, 0x00,
130350x0a, 0x00, 0x00, 0x01,
130360x0a, 0x00, 0x00, 0x02,
130370x0d, 0x00, 0xe0, 0x00,
130380x00, 0x00, 0x01, 0x00,
130390x00, 0x00, 0x02, 0x00,
130400x80, 0x10, 0x10, 0x00,
130410x14, 0x09, 0x00, 0x00,
130420x01, 0x01, 0x08, 0x0a,
130430x11, 0x11, 0x11, 0x11,
130440x11, 0x11, 0x11, 0x11,
13045};
9f40dead 13046
28a45957 13047static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 13048{
5e5a7f37 13049 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 13050 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 13051 u32 budget;
9205fd9c
ED
13052 struct sk_buff *skb;
13053 u8 *tx_data, *rx_data;
c76949a6
MC
13054 dma_addr_t map;
13055 int num_pkts, tx_len, rx_len, i, err;
13056 struct tg3_rx_buffer_desc *desc;
898a56f8 13057 struct tg3_napi *tnapi, *rnapi;
8fea32b9 13058 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 13059
c8873405
MC
13060 tnapi = &tp->napi[0];
13061 rnapi = &tp->napi[0];
0c1d0e2b 13062 if (tp->irq_cnt > 1) {
63c3a66f 13063 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 13064 rnapi = &tp->napi[1];
63c3a66f 13065 if (tg3_flag(tp, ENABLE_TSS))
c8873405 13066 tnapi = &tp->napi[1];
0c1d0e2b 13067 }
fd2ce37f 13068 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 13069
c76949a6
MC
13070 err = -EIO;
13071
4852a861 13072 tx_len = pktsz;
a20e9c62 13073 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
13074 if (!skb)
13075 return -ENOMEM;
13076
c76949a6
MC
13077 tx_data = skb_put(skb, tx_len);
13078 memcpy(tx_data, tp->dev->dev_addr, 6);
13079 memset(tx_data + 6, 0x0, 8);
13080
4852a861 13081 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 13082
28a45957 13083 if (tso_loopback) {
bb158d69
MC
13084 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
13085
13086 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
13087 TG3_TSO_TCP_OPT_LEN;
13088
13089 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
13090 sizeof(tg3_tso_header));
13091 mss = TG3_TSO_MSS;
13092
13093 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
13094 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
13095
13096 /* Set the total length field in the IP header */
13097 iph->tot_len = htons((u16)(mss + hdr_len));
13098
13099 base_flags = (TXD_FLAG_CPU_PRE_DMA |
13100 TXD_FLAG_CPU_POST_DMA);
13101
63c3a66f
JP
13102 if (tg3_flag(tp, HW_TSO_1) ||
13103 tg3_flag(tp, HW_TSO_2) ||
13104 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
13105 struct tcphdr *th;
13106 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
13107 th = (struct tcphdr *)&tx_data[val];
13108 th->check = 0;
13109 } else
13110 base_flags |= TXD_FLAG_TCPUDP_CSUM;
13111
63c3a66f 13112 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
13113 mss |= (hdr_len & 0xc) << 12;
13114 if (hdr_len & 0x10)
13115 base_flags |= 0x00000010;
13116 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 13117 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 13118 mss |= hdr_len << 9;
63c3a66f 13119 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 13120 tg3_asic_rev(tp) == ASIC_REV_5705) {
bb158d69
MC
13121 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
13122 } else {
13123 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
13124 }
13125
13126 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
13127 } else {
13128 num_pkts = 1;
13129 data_off = ETH_HLEN;
c441b456
MC
13130
13131 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
13132 tx_len > VLAN_ETH_FRAME_LEN)
13133 base_flags |= TXD_FLAG_JMB_PKT;
bb158d69
MC
13134 }
13135
13136 for (i = data_off; i < tx_len; i++)
c76949a6
MC
13137 tx_data[i] = (u8) (i & 0xff);
13138
f4188d8a
AD
13139 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
13140 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
13141 dev_kfree_skb(skb);
13142 return -EIO;
13143 }
c76949a6 13144
0d681b27
MC
13145 val = tnapi->tx_prod;
13146 tnapi->tx_buffers[val].skb = skb;
13147 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
13148
c76949a6 13149 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13150 rnapi->coal_now);
c76949a6
MC
13151
13152 udelay(10);
13153
898a56f8 13154 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 13155
84b67b27
MC
13156 budget = tg3_tx_avail(tnapi);
13157 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
13158 base_flags | TXD_FLAG_END, mss, 0)) {
13159 tnapi->tx_buffers[val].skb = NULL;
13160 dev_kfree_skb(skb);
13161 return -EIO;
13162 }
c76949a6 13163
f3f3f27e 13164 tnapi->tx_prod++;
c76949a6 13165
6541b806
MC
13166 /* Sync BD data before updating mailbox */
13167 wmb();
13168
f3f3f27e
MC
13169 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
13170 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
13171
13172 udelay(10);
13173
303fc921
MC
13174 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
13175 for (i = 0; i < 35; i++) {
c76949a6 13176 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13177 coal_now);
c76949a6
MC
13178
13179 udelay(10);
13180
898a56f8
MC
13181 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
13182 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 13183 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
13184 (rx_idx == (rx_start_idx + num_pkts)))
13185 break;
13186 }
13187
ba1142e4 13188 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
13189 dev_kfree_skb(skb);
13190
f3f3f27e 13191 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
13192 goto out;
13193
13194 if (rx_idx != rx_start_idx + num_pkts)
13195 goto out;
13196
bb158d69
MC
13197 val = data_off;
13198 while (rx_idx != rx_start_idx) {
13199 desc = &rnapi->rx_rcb[rx_start_idx++];
13200 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
13201 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 13202
bb158d69
MC
13203 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
13204 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
13205 goto out;
c76949a6 13206
bb158d69
MC
13207 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
13208 - ETH_FCS_LEN;
c76949a6 13209
28a45957 13210 if (!tso_loopback) {
bb158d69
MC
13211 if (rx_len != tx_len)
13212 goto out;
4852a861 13213
bb158d69
MC
13214 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
13215 if (opaque_key != RXD_OPAQUE_RING_STD)
13216 goto out;
13217 } else {
13218 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
13219 goto out;
13220 }
13221 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
13222 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 13223 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 13224 goto out;
bb158d69 13225 }
4852a861 13226
bb158d69 13227 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 13228 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
13229 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
13230 mapping);
13231 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 13232 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
13233 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
13234 mapping);
13235 } else
13236 goto out;
c76949a6 13237
bb158d69
MC
13238 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
13239 PCI_DMA_FROMDEVICE);
c76949a6 13240
9205fd9c 13241 rx_data += TG3_RX_OFFSET(tp);
bb158d69 13242 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 13243 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
13244 goto out;
13245 }
c76949a6 13246 }
bb158d69 13247
c76949a6 13248 err = 0;
6aa20a22 13249
9205fd9c 13250 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
13251out:
13252 return err;
13253}
13254
00c266b7
MC
13255#define TG3_STD_LOOPBACK_FAILED 1
13256#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 13257#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
13258#define TG3_LOOPBACK_FAILED \
13259 (TG3_STD_LOOPBACK_FAILED | \
13260 TG3_JMB_LOOPBACK_FAILED | \
13261 TG3_TSO_LOOPBACK_FAILED)
00c266b7 13262
941ec90f 13263static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 13264{
28a45957 13265 int err = -EIO;
2215e24c 13266 u32 eee_cap;
c441b456
MC
13267 u32 jmb_pkt_sz = 9000;
13268
13269 if (tp->dma_limit)
13270 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
9f40dead 13271
ab789046
MC
13272 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
13273 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
13274
28a45957 13275 if (!netif_running(tp->dev)) {
93df8b8f
NNS
13276 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13277 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13278 if (do_extlpbk)
93df8b8f 13279 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
28a45957
MC
13280 goto done;
13281 }
13282
953c96e0 13283 err = tg3_reset_hw(tp, true);
ab789046 13284 if (err) {
93df8b8f
NNS
13285 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13286 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13287 if (do_extlpbk)
93df8b8f 13288 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
ab789046
MC
13289 goto done;
13290 }
9f40dead 13291
63c3a66f 13292 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
13293 int i;
13294
13295 /* Reroute all rx packets to the 1st queue */
13296 for (i = MAC_RSS_INDIR_TBL_0;
13297 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
13298 tw32(i, 0x0);
13299 }
13300
6e01b20b
MC
13301 /* HW errata - mac loopback fails in some cases on 5780.
13302 * Normal traffic and PHY loopback are not affected by
13303 * errata. Also, the MAC loopback test is deprecated for
13304 * all newer ASIC revisions.
13305 */
4153577a 13306 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
6e01b20b
MC
13307 !tg3_flag(tp, CPMU_PRESENT)) {
13308 tg3_mac_loopback(tp, true);
9936bcf6 13309
28a45957 13310 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13311 data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
13312
13313 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13314 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13315 data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
13316
13317 tg3_mac_loopback(tp, false);
13318 }
4852a861 13319
f07e9af3 13320 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 13321 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
13322 int i;
13323
941ec90f 13324 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
13325
13326 /* Wait for link */
13327 for (i = 0; i < 100; i++) {
13328 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
13329 break;
13330 mdelay(1);
13331 }
13332
28a45957 13333 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13334 data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 13335 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957 13336 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f 13337 data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 13338 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13339 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13340 data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 13341
941ec90f
MC
13342 if (do_extlpbk) {
13343 tg3_phy_lpbk_set(tp, 0, true);
13344
13345 /* All link indications report up, but the hardware
13346 * isn't really ready for about 20 msec. Double it
13347 * to be sure.
13348 */
13349 mdelay(40);
13350
13351 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f
NNS
13352 data[TG3_EXT_LOOPB_TEST] |=
13353 TG3_STD_LOOPBACK_FAILED;
941ec90f
MC
13354 if (tg3_flag(tp, TSO_CAPABLE) &&
13355 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f
NNS
13356 data[TG3_EXT_LOOPB_TEST] |=
13357 TG3_TSO_LOOPBACK_FAILED;
941ec90f 13358 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13359 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f
NNS
13360 data[TG3_EXT_LOOPB_TEST] |=
13361 TG3_JMB_LOOPBACK_FAILED;
941ec90f
MC
13362 }
13363
5e5a7f37
MC
13364 /* Re-enable gphy autopowerdown. */
13365 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
13366 tg3_phy_toggle_apd(tp, true);
13367 }
6833c043 13368
93df8b8f
NNS
13369 err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
13370 data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
28a45957 13371
ab789046
MC
13372done:
13373 tp->phy_flags |= eee_cap;
13374
9f40dead
MC
13375 return err;
13376}
13377
4cafd3f5
MC
13378static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
13379 u64 *data)
13380{
566f86ad 13381 struct tg3 *tp = netdev_priv(dev);
941ec90f 13382 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 13383
2e460fc0
NS
13384 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
13385 if (tg3_power_up(tp)) {
13386 etest->flags |= ETH_TEST_FL_FAILED;
13387 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
13388 return;
13389 }
13390 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
bed9829f 13391 }
bc1c7567 13392
566f86ad
MC
13393 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
13394
13395 if (tg3_test_nvram(tp) != 0) {
13396 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13397 data[TG3_NVRAM_TEST] = 1;
566f86ad 13398 }
941ec90f 13399 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a 13400 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13401 data[TG3_LINK_TEST] = 1;
ca43007a 13402 }
a71116d1 13403 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 13404 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
13405
13406 if (netif_running(dev)) {
b02fd9e3 13407 tg3_phy_stop(tp);
a71116d1 13408 tg3_netif_stop(tp);
bbe832c0
MC
13409 irq_sync = 1;
13410 }
a71116d1 13411
bbe832c0 13412 tg3_full_lock(tp, irq_sync);
a71116d1 13413 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 13414 err = tg3_nvram_lock(tp);
a71116d1 13415 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 13416 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 13417 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
13418 if (!err)
13419 tg3_nvram_unlock(tp);
a71116d1 13420
f07e9af3 13421 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
13422 tg3_phy_reset(tp);
13423
a71116d1
MC
13424 if (tg3_test_registers(tp) != 0) {
13425 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13426 data[TG3_REGISTER_TEST] = 1;
a71116d1 13427 }
28a45957 13428
7942e1db
MC
13429 if (tg3_test_memory(tp) != 0) {
13430 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13431 data[TG3_MEMORY_TEST] = 1;
7942e1db 13432 }
28a45957 13433
941ec90f
MC
13434 if (doextlpbk)
13435 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
13436
93df8b8f 13437 if (tg3_test_loopback(tp, data, doextlpbk))
c76949a6 13438 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 13439
f47c11ee
DM
13440 tg3_full_unlock(tp);
13441
d4bc3927
MC
13442 if (tg3_test_interrupt(tp) != 0) {
13443 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13444 data[TG3_INTERRUPT_TEST] = 1;
d4bc3927 13445 }
f47c11ee
DM
13446
13447 tg3_full_lock(tp, 0);
d4bc3927 13448
a71116d1
MC
13449 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13450 if (netif_running(dev)) {
63c3a66f 13451 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 13452 err2 = tg3_restart_hw(tp, true);
b02fd9e3 13453 if (!err2)
b9ec6c1b 13454 tg3_netif_start(tp);
a71116d1 13455 }
f47c11ee
DM
13456
13457 tg3_full_unlock(tp);
b02fd9e3
MC
13458
13459 if (irq_sync && !err2)
13460 tg3_phy_start(tp);
a71116d1 13461 }
80096068 13462 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 13463 tg3_power_down(tp);
bc1c7567 13464
4cafd3f5
MC
13465}
13466
0a633ac2
MC
13467static int tg3_hwtstamp_ioctl(struct net_device *dev,
13468 struct ifreq *ifr, int cmd)
13469{
13470 struct tg3 *tp = netdev_priv(dev);
13471 struct hwtstamp_config stmpconf;
13472
13473 if (!tg3_flag(tp, PTP_CAPABLE))
13474 return -EINVAL;
13475
13476 if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
13477 return -EFAULT;
13478
13479 if (stmpconf.flags)
13480 return -EINVAL;
13481
13482 switch (stmpconf.tx_type) {
13483 case HWTSTAMP_TX_ON:
13484 tg3_flag_set(tp, TX_TSTAMP_EN);
13485 break;
13486 case HWTSTAMP_TX_OFF:
13487 tg3_flag_clear(tp, TX_TSTAMP_EN);
13488 break;
13489 default:
13490 return -ERANGE;
13491 }
13492
13493 switch (stmpconf.rx_filter) {
13494 case HWTSTAMP_FILTER_NONE:
13495 tp->rxptpctl = 0;
13496 break;
13497 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
13498 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13499 TG3_RX_PTP_CTL_ALL_V1_EVENTS;
13500 break;
13501 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
13502 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13503 TG3_RX_PTP_CTL_SYNC_EVNT;
13504 break;
13505 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
13506 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13507 TG3_RX_PTP_CTL_DELAY_REQ;
13508 break;
13509 case HWTSTAMP_FILTER_PTP_V2_EVENT:
13510 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13511 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13512 break;
13513 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
13514 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13515 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13516 break;
13517 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
13518 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13519 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13520 break;
13521 case HWTSTAMP_FILTER_PTP_V2_SYNC:
13522 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13523 TG3_RX_PTP_CTL_SYNC_EVNT;
13524 break;
13525 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13526 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13527 TG3_RX_PTP_CTL_SYNC_EVNT;
13528 break;
13529 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13530 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13531 TG3_RX_PTP_CTL_SYNC_EVNT;
13532 break;
13533 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13534 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13535 TG3_RX_PTP_CTL_DELAY_REQ;
13536 break;
13537 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13538 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13539 TG3_RX_PTP_CTL_DELAY_REQ;
13540 break;
13541 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13542 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13543 TG3_RX_PTP_CTL_DELAY_REQ;
13544 break;
13545 default:
13546 return -ERANGE;
13547 }
13548
13549 if (netif_running(dev) && tp->rxptpctl)
13550 tw32(TG3_RX_PTP_CTL,
13551 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13552
13553 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13554 -EFAULT : 0;
13555}
13556
1da177e4
LT
13557static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13558{
13559 struct mii_ioctl_data *data = if_mii(ifr);
13560 struct tg3 *tp = netdev_priv(dev);
13561 int err;
13562
63c3a66f 13563 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 13564 struct phy_device *phydev;
f07e9af3 13565 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 13566 return -EAGAIN;
3f0e3ad7 13567 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 13568 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
13569 }
13570
33f401ae 13571 switch (cmd) {
1da177e4 13572 case SIOCGMIIPHY:
882e9793 13573 data->phy_id = tp->phy_addr;
1da177e4
LT
13574
13575 /* fallthru */
13576 case SIOCGMIIREG: {
13577 u32 mii_regval;
13578
f07e9af3 13579 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13580 break; /* We have no PHY */
13581
34eea5ac 13582 if (!netif_running(dev))
bc1c7567
MC
13583 return -EAGAIN;
13584
f47c11ee 13585 spin_lock_bh(&tp->lock);
5c358045
HM
13586 err = __tg3_readphy(tp, data->phy_id & 0x1f,
13587 data->reg_num & 0x1f, &mii_regval);
f47c11ee 13588 spin_unlock_bh(&tp->lock);
1da177e4
LT
13589
13590 data->val_out = mii_regval;
13591
13592 return err;
13593 }
13594
13595 case SIOCSMIIREG:
f07e9af3 13596 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13597 break; /* We have no PHY */
13598
34eea5ac 13599 if (!netif_running(dev))
bc1c7567
MC
13600 return -EAGAIN;
13601
f47c11ee 13602 spin_lock_bh(&tp->lock);
5c358045
HM
13603 err = __tg3_writephy(tp, data->phy_id & 0x1f,
13604 data->reg_num & 0x1f, data->val_in);
f47c11ee 13605 spin_unlock_bh(&tp->lock);
1da177e4
LT
13606
13607 return err;
13608
0a633ac2
MC
13609 case SIOCSHWTSTAMP:
13610 return tg3_hwtstamp_ioctl(dev, ifr, cmd);
13611
1da177e4
LT
13612 default:
13613 /* do nothing */
13614 break;
13615 }
13616 return -EOPNOTSUPP;
13617}
13618
15f9850d
DM
13619static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13620{
13621 struct tg3 *tp = netdev_priv(dev);
13622
13623 memcpy(ec, &tp->coal, sizeof(*ec));
13624 return 0;
13625}
13626
d244c892
MC
13627static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13628{
13629 struct tg3 *tp = netdev_priv(dev);
13630 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
13631 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
13632
63c3a66f 13633 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
13634 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
13635 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
13636 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
13637 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
13638 }
13639
13640 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
13641 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
13642 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
13643 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
13644 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
13645 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
13646 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
13647 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
13648 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
13649 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
13650 return -EINVAL;
13651
13652 /* No rx interrupts will be generated if both are zero */
13653 if ((ec->rx_coalesce_usecs == 0) &&
13654 (ec->rx_max_coalesced_frames == 0))
13655 return -EINVAL;
13656
13657 /* No tx interrupts will be generated if both are zero */
13658 if ((ec->tx_coalesce_usecs == 0) &&
13659 (ec->tx_max_coalesced_frames == 0))
13660 return -EINVAL;
13661
13662 /* Only copy relevant parameters, ignore all others. */
13663 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
13664 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
13665 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
13666 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
13667 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
13668 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
13669 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
13670 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
13671 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
13672
13673 if (netif_running(dev)) {
13674 tg3_full_lock(tp, 0);
13675 __tg3_set_coalesce(tp, &tp->coal);
13676 tg3_full_unlock(tp);
13677 }
13678 return 0;
13679}
13680
1cbf9eb8
NS
13681static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
13682{
13683 struct tg3 *tp = netdev_priv(dev);
13684
13685 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
13686 netdev_warn(tp->dev, "Board does not support EEE!\n");
13687 return -EOPNOTSUPP;
13688 }
13689
13690 if (edata->advertised != tp->eee.advertised) {
13691 netdev_warn(tp->dev,
13692 "Direct manipulation of EEE advertisement is not supported\n");
13693 return -EINVAL;
13694 }
13695
13696 if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
13697 netdev_warn(tp->dev,
13698 "Maximal Tx Lpi timer supported is %#x(u)\n",
13699 TG3_CPMU_DBTMR1_LNKIDLE_MAX);
13700 return -EINVAL;
13701 }
13702
13703 tp->eee = *edata;
13704
13705 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
13706 tg3_warn_mgmt_link_flap(tp);
13707
13708 if (netif_running(tp->dev)) {
13709 tg3_full_lock(tp, 0);
13710 tg3_setup_eee(tp);
13711 tg3_phy_reset(tp);
13712 tg3_full_unlock(tp);
13713 }
13714
13715 return 0;
13716}
13717
13718static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
13719{
13720 struct tg3 *tp = netdev_priv(dev);
13721
13722 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
13723 netdev_warn(tp->dev,
13724 "Board does not support EEE!\n");
13725 return -EOPNOTSUPP;
13726 }
13727
13728 *edata = tp->eee;
13729 return 0;
13730}
13731
7282d491 13732static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
13733 .get_settings = tg3_get_settings,
13734 .set_settings = tg3_set_settings,
13735 .get_drvinfo = tg3_get_drvinfo,
13736 .get_regs_len = tg3_get_regs_len,
13737 .get_regs = tg3_get_regs,
13738 .get_wol = tg3_get_wol,
13739 .set_wol = tg3_set_wol,
13740 .get_msglevel = tg3_get_msglevel,
13741 .set_msglevel = tg3_set_msglevel,
13742 .nway_reset = tg3_nway_reset,
13743 .get_link = ethtool_op_get_link,
13744 .get_eeprom_len = tg3_get_eeprom_len,
13745 .get_eeprom = tg3_get_eeprom,
13746 .set_eeprom = tg3_set_eeprom,
13747 .get_ringparam = tg3_get_ringparam,
13748 .set_ringparam = tg3_set_ringparam,
13749 .get_pauseparam = tg3_get_pauseparam,
13750 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 13751 .self_test = tg3_self_test,
1da177e4 13752 .get_strings = tg3_get_strings,
81b8709c 13753 .set_phys_id = tg3_set_phys_id,
1da177e4 13754 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 13755 .get_coalesce = tg3_get_coalesce,
d244c892 13756 .set_coalesce = tg3_set_coalesce,
b9f2c044 13757 .get_sset_count = tg3_get_sset_count,
90415477
MC
13758 .get_rxnfc = tg3_get_rxnfc,
13759 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
13760 .get_rxfh_indir = tg3_get_rxfh_indir,
13761 .set_rxfh_indir = tg3_set_rxfh_indir,
0968169c
MC
13762 .get_channels = tg3_get_channels,
13763 .set_channels = tg3_set_channels,
7d41e49a 13764 .get_ts_info = tg3_get_ts_info,
1cbf9eb8
NS
13765 .get_eee = tg3_get_eee,
13766 .set_eee = tg3_set_eee,
1da177e4
LT
13767};
13768
b4017c53
DM
13769static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
13770 struct rtnl_link_stats64 *stats)
13771{
13772 struct tg3 *tp = netdev_priv(dev);
13773
0f566b20
MC
13774 spin_lock_bh(&tp->lock);
13775 if (!tp->hw_stats) {
13776 spin_unlock_bh(&tp->lock);
b4017c53 13777 return &tp->net_stats_prev;
0f566b20 13778 }
b4017c53 13779
b4017c53
DM
13780 tg3_get_nstats(tp, stats);
13781 spin_unlock_bh(&tp->lock);
13782
13783 return stats;
13784}
13785
ccd5ba9d
MC
13786static void tg3_set_rx_mode(struct net_device *dev)
13787{
13788 struct tg3 *tp = netdev_priv(dev);
13789
13790 if (!netif_running(dev))
13791 return;
13792
13793 tg3_full_lock(tp, 0);
13794 __tg3_set_rx_mode(dev);
13795 tg3_full_unlock(tp);
13796}
13797
faf1627a
MC
13798static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
13799 int new_mtu)
13800{
13801 dev->mtu = new_mtu;
13802
13803 if (new_mtu > ETH_DATA_LEN) {
13804 if (tg3_flag(tp, 5780_CLASS)) {
13805 netdev_update_features(dev);
13806 tg3_flag_clear(tp, TSO_CAPABLE);
13807 } else {
13808 tg3_flag_set(tp, JUMBO_RING_ENABLE);
13809 }
13810 } else {
13811 if (tg3_flag(tp, 5780_CLASS)) {
13812 tg3_flag_set(tp, TSO_CAPABLE);
13813 netdev_update_features(dev);
13814 }
13815 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
13816 }
13817}
13818
13819static int tg3_change_mtu(struct net_device *dev, int new_mtu)
13820{
13821 struct tg3 *tp = netdev_priv(dev);
953c96e0
JP
13822 int err;
13823 bool reset_phy = false;
faf1627a
MC
13824
13825 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
13826 return -EINVAL;
13827
13828 if (!netif_running(dev)) {
13829 /* We'll just catch it later when the
13830 * device is up'd.
13831 */
13832 tg3_set_mtu(dev, tp, new_mtu);
13833 return 0;
13834 }
13835
13836 tg3_phy_stop(tp);
13837
13838 tg3_netif_stop(tp);
13839
13840 tg3_full_lock(tp, 1);
13841
13842 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13843
13844 tg3_set_mtu(dev, tp, new_mtu);
13845
2fae5e36
MC
13846 /* Reset PHY, otherwise the read DMA engine will be in a mode that
13847 * breaks all requests to 256 bytes.
13848 */
4153577a 13849 if (tg3_asic_rev(tp) == ASIC_REV_57766)
953c96e0 13850 reset_phy = true;
2fae5e36
MC
13851
13852 err = tg3_restart_hw(tp, reset_phy);
faf1627a
MC
13853
13854 if (!err)
13855 tg3_netif_start(tp);
13856
13857 tg3_full_unlock(tp);
13858
13859 if (!err)
13860 tg3_phy_start(tp);
13861
13862 return err;
13863}
13864
13865static const struct net_device_ops tg3_netdev_ops = {
13866 .ndo_open = tg3_open,
13867 .ndo_stop = tg3_close,
13868 .ndo_start_xmit = tg3_start_xmit,
13869 .ndo_get_stats64 = tg3_get_stats64,
13870 .ndo_validate_addr = eth_validate_addr,
13871 .ndo_set_rx_mode = tg3_set_rx_mode,
13872 .ndo_set_mac_address = tg3_set_mac_addr,
13873 .ndo_do_ioctl = tg3_ioctl,
13874 .ndo_tx_timeout = tg3_tx_timeout,
13875 .ndo_change_mtu = tg3_change_mtu,
13876 .ndo_fix_features = tg3_fix_features,
13877 .ndo_set_features = tg3_set_features,
13878#ifdef CONFIG_NET_POLL_CONTROLLER
13879 .ndo_poll_controller = tg3_poll_controller,
13880#endif
13881};
13882
229b1ad1 13883static void tg3_get_eeprom_size(struct tg3 *tp)
1da177e4 13884{
1b27777a 13885 u32 cursize, val, magic;
1da177e4
LT
13886
13887 tp->nvram_size = EEPROM_CHIP_SIZE;
13888
e4f34110 13889 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
13890 return;
13891
b16250e3
MC
13892 if ((magic != TG3_EEPROM_MAGIC) &&
13893 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
13894 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
13895 return;
13896
13897 /*
13898 * Size the chip by reading offsets at increasing powers of two.
13899 * When we encounter our validation signature, we know the addressing
13900 * has wrapped around, and thus have our chip size.
13901 */
1b27777a 13902 cursize = 0x10;
1da177e4
LT
13903
13904 while (cursize < tp->nvram_size) {
e4f34110 13905 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
13906 return;
13907
1820180b 13908 if (val == magic)
1da177e4
LT
13909 break;
13910
13911 cursize <<= 1;
13912 }
13913
13914 tp->nvram_size = cursize;
13915}
6aa20a22 13916
229b1ad1 13917static void tg3_get_nvram_size(struct tg3 *tp)
1da177e4
LT
13918{
13919 u32 val;
13920
63c3a66f 13921 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
13922 return;
13923
13924 /* Selfboot format */
1820180b 13925 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
13926 tg3_get_eeprom_size(tp);
13927 return;
13928 }
13929
6d348f2c 13930 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 13931 if (val != 0) {
6d348f2c
MC
13932 /* This is confusing. We want to operate on the
13933 * 16-bit value at offset 0xf2. The tg3_nvram_read()
13934 * call will read from NVRAM and byteswap the data
13935 * according to the byteswapping settings for all
13936 * other register accesses. This ensures the data we
13937 * want will always reside in the lower 16-bits.
13938 * However, the data in NVRAM is in LE format, which
13939 * means the data from the NVRAM read will always be
13940 * opposite the endianness of the CPU. The 16-bit
13941 * byteswap then brings the data to CPU endianness.
13942 */
13943 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
13944 return;
13945 }
13946 }
fd1122a2 13947 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
13948}
13949
229b1ad1 13950static void tg3_get_nvram_info(struct tg3 *tp)
1da177e4
LT
13951{
13952 u32 nvcfg1;
13953
13954 nvcfg1 = tr32(NVRAM_CFG1);
13955 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 13956 tg3_flag_set(tp, FLASH);
8590a603 13957 } else {
1da177e4
LT
13958 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13959 tw32(NVRAM_CFG1, nvcfg1);
13960 }
13961
4153577a 13962 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
63c3a66f 13963 tg3_flag(tp, 5780_CLASS)) {
1da177e4 13964 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
13965 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
13966 tp->nvram_jedecnum = JEDEC_ATMEL;
13967 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13968 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13969 break;
13970 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
13971 tp->nvram_jedecnum = JEDEC_ATMEL;
13972 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
13973 break;
13974 case FLASH_VENDOR_ATMEL_EEPROM:
13975 tp->nvram_jedecnum = JEDEC_ATMEL;
13976 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 13977 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13978 break;
13979 case FLASH_VENDOR_ST:
13980 tp->nvram_jedecnum = JEDEC_ST;
13981 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 13982 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13983 break;
13984 case FLASH_VENDOR_SAIFUN:
13985 tp->nvram_jedecnum = JEDEC_SAIFUN;
13986 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
13987 break;
13988 case FLASH_VENDOR_SST_SMALL:
13989 case FLASH_VENDOR_SST_LARGE:
13990 tp->nvram_jedecnum = JEDEC_SST;
13991 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
13992 break;
1da177e4 13993 }
8590a603 13994 } else {
1da177e4
LT
13995 tp->nvram_jedecnum = JEDEC_ATMEL;
13996 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13997 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
13998 }
13999}
14000
229b1ad1 14001static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
a1b950d5
MC
14002{
14003 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
14004 case FLASH_5752PAGE_SIZE_256:
14005 tp->nvram_pagesize = 256;
14006 break;
14007 case FLASH_5752PAGE_SIZE_512:
14008 tp->nvram_pagesize = 512;
14009 break;
14010 case FLASH_5752PAGE_SIZE_1K:
14011 tp->nvram_pagesize = 1024;
14012 break;
14013 case FLASH_5752PAGE_SIZE_2K:
14014 tp->nvram_pagesize = 2048;
14015 break;
14016 case FLASH_5752PAGE_SIZE_4K:
14017 tp->nvram_pagesize = 4096;
14018 break;
14019 case FLASH_5752PAGE_SIZE_264:
14020 tp->nvram_pagesize = 264;
14021 break;
14022 case FLASH_5752PAGE_SIZE_528:
14023 tp->nvram_pagesize = 528;
14024 break;
14025 }
14026}
14027
229b1ad1 14028static void tg3_get_5752_nvram_info(struct tg3 *tp)
361b4ac2
MC
14029{
14030 u32 nvcfg1;
14031
14032 nvcfg1 = tr32(NVRAM_CFG1);
14033
e6af301b
MC
14034 /* NVRAM protection for TPM */
14035 if (nvcfg1 & (1 << 27))
63c3a66f 14036 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 14037
361b4ac2 14038 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
14039 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
14040 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
14041 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14042 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
14043 break;
14044 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14045 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14046 tg3_flag_set(tp, NVRAM_BUFFERED);
14047 tg3_flag_set(tp, FLASH);
8590a603
MC
14048 break;
14049 case FLASH_5752VENDOR_ST_M45PE10:
14050 case FLASH_5752VENDOR_ST_M45PE20:
14051 case FLASH_5752VENDOR_ST_M45PE40:
14052 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14053 tg3_flag_set(tp, NVRAM_BUFFERED);
14054 tg3_flag_set(tp, FLASH);
8590a603 14055 break;
361b4ac2
MC
14056 }
14057
63c3a66f 14058 if (tg3_flag(tp, FLASH)) {
a1b950d5 14059 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 14060 } else {
361b4ac2
MC
14061 /* For eeprom, set pagesize to maximum eeprom size */
14062 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14063
14064 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14065 tw32(NVRAM_CFG1, nvcfg1);
14066 }
14067}
14068
229b1ad1 14069static void tg3_get_5755_nvram_info(struct tg3 *tp)
d3c7b886 14070{
989a9d23 14071 u32 nvcfg1, protect = 0;
d3c7b886
MC
14072
14073 nvcfg1 = tr32(NVRAM_CFG1);
14074
14075 /* NVRAM protection for TPM */
989a9d23 14076 if (nvcfg1 & (1 << 27)) {
63c3a66f 14077 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
14078 protect = 1;
14079 }
d3c7b886 14080
989a9d23
MC
14081 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14082 switch (nvcfg1) {
8590a603
MC
14083 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14084 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14085 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14086 case FLASH_5755VENDOR_ATMEL_FLASH_5:
14087 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14088 tg3_flag_set(tp, NVRAM_BUFFERED);
14089 tg3_flag_set(tp, FLASH);
8590a603
MC
14090 tp->nvram_pagesize = 264;
14091 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
14092 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
14093 tp->nvram_size = (protect ? 0x3e200 :
14094 TG3_NVRAM_SIZE_512KB);
14095 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
14096 tp->nvram_size = (protect ? 0x1f200 :
14097 TG3_NVRAM_SIZE_256KB);
14098 else
14099 tp->nvram_size = (protect ? 0x1f200 :
14100 TG3_NVRAM_SIZE_128KB);
14101 break;
14102 case FLASH_5752VENDOR_ST_M45PE10:
14103 case FLASH_5752VENDOR_ST_M45PE20:
14104 case FLASH_5752VENDOR_ST_M45PE40:
14105 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14106 tg3_flag_set(tp, NVRAM_BUFFERED);
14107 tg3_flag_set(tp, FLASH);
8590a603
MC
14108 tp->nvram_pagesize = 256;
14109 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
14110 tp->nvram_size = (protect ?
14111 TG3_NVRAM_SIZE_64KB :
14112 TG3_NVRAM_SIZE_128KB);
14113 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
14114 tp->nvram_size = (protect ?
14115 TG3_NVRAM_SIZE_64KB :
14116 TG3_NVRAM_SIZE_256KB);
14117 else
14118 tp->nvram_size = (protect ?
14119 TG3_NVRAM_SIZE_128KB :
14120 TG3_NVRAM_SIZE_512KB);
14121 break;
d3c7b886
MC
14122 }
14123}
14124
229b1ad1 14125static void tg3_get_5787_nvram_info(struct tg3 *tp)
1b27777a
MC
14126{
14127 u32 nvcfg1;
14128
14129 nvcfg1 = tr32(NVRAM_CFG1);
14130
14131 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
14132 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
14133 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14134 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
14135 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14136 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14137 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 14138 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 14139
8590a603
MC
14140 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14141 tw32(NVRAM_CFG1, nvcfg1);
14142 break;
14143 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14144 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14145 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14146 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14147 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14148 tg3_flag_set(tp, NVRAM_BUFFERED);
14149 tg3_flag_set(tp, FLASH);
8590a603
MC
14150 tp->nvram_pagesize = 264;
14151 break;
14152 case FLASH_5752VENDOR_ST_M45PE10:
14153 case FLASH_5752VENDOR_ST_M45PE20:
14154 case FLASH_5752VENDOR_ST_M45PE40:
14155 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14156 tg3_flag_set(tp, NVRAM_BUFFERED);
14157 tg3_flag_set(tp, FLASH);
8590a603
MC
14158 tp->nvram_pagesize = 256;
14159 break;
1b27777a
MC
14160 }
14161}
14162
229b1ad1 14163static void tg3_get_5761_nvram_info(struct tg3 *tp)
6b91fa02
MC
14164{
14165 u32 nvcfg1, protect = 0;
14166
14167 nvcfg1 = tr32(NVRAM_CFG1);
14168
14169 /* NVRAM protection for TPM */
14170 if (nvcfg1 & (1 << 27)) {
63c3a66f 14171 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
14172 protect = 1;
14173 }
14174
14175 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14176 switch (nvcfg1) {
8590a603
MC
14177 case FLASH_5761VENDOR_ATMEL_ADB021D:
14178 case FLASH_5761VENDOR_ATMEL_ADB041D:
14179 case FLASH_5761VENDOR_ATMEL_ADB081D:
14180 case FLASH_5761VENDOR_ATMEL_ADB161D:
14181 case FLASH_5761VENDOR_ATMEL_MDB021D:
14182 case FLASH_5761VENDOR_ATMEL_MDB041D:
14183 case FLASH_5761VENDOR_ATMEL_MDB081D:
14184 case FLASH_5761VENDOR_ATMEL_MDB161D:
14185 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14186 tg3_flag_set(tp, NVRAM_BUFFERED);
14187 tg3_flag_set(tp, FLASH);
14188 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
14189 tp->nvram_pagesize = 256;
14190 break;
14191 case FLASH_5761VENDOR_ST_A_M45PE20:
14192 case FLASH_5761VENDOR_ST_A_M45PE40:
14193 case FLASH_5761VENDOR_ST_A_M45PE80:
14194 case FLASH_5761VENDOR_ST_A_M45PE16:
14195 case FLASH_5761VENDOR_ST_M_M45PE20:
14196 case FLASH_5761VENDOR_ST_M_M45PE40:
14197 case FLASH_5761VENDOR_ST_M_M45PE80:
14198 case FLASH_5761VENDOR_ST_M_M45PE16:
14199 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14200 tg3_flag_set(tp, NVRAM_BUFFERED);
14201 tg3_flag_set(tp, FLASH);
8590a603
MC
14202 tp->nvram_pagesize = 256;
14203 break;
6b91fa02
MC
14204 }
14205
14206 if (protect) {
14207 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
14208 } else {
14209 switch (nvcfg1) {
8590a603
MC
14210 case FLASH_5761VENDOR_ATMEL_ADB161D:
14211 case FLASH_5761VENDOR_ATMEL_MDB161D:
14212 case FLASH_5761VENDOR_ST_A_M45PE16:
14213 case FLASH_5761VENDOR_ST_M_M45PE16:
14214 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
14215 break;
14216 case FLASH_5761VENDOR_ATMEL_ADB081D:
14217 case FLASH_5761VENDOR_ATMEL_MDB081D:
14218 case FLASH_5761VENDOR_ST_A_M45PE80:
14219 case FLASH_5761VENDOR_ST_M_M45PE80:
14220 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14221 break;
14222 case FLASH_5761VENDOR_ATMEL_ADB041D:
14223 case FLASH_5761VENDOR_ATMEL_MDB041D:
14224 case FLASH_5761VENDOR_ST_A_M45PE40:
14225 case FLASH_5761VENDOR_ST_M_M45PE40:
14226 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14227 break;
14228 case FLASH_5761VENDOR_ATMEL_ADB021D:
14229 case FLASH_5761VENDOR_ATMEL_MDB021D:
14230 case FLASH_5761VENDOR_ST_A_M45PE20:
14231 case FLASH_5761VENDOR_ST_M_M45PE20:
14232 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14233 break;
6b91fa02
MC
14234 }
14235 }
14236}
14237
229b1ad1 14238static void tg3_get_5906_nvram_info(struct tg3 *tp)
b5d3772c
MC
14239{
14240 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14241 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
14242 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14243}
14244
229b1ad1 14245static void tg3_get_57780_nvram_info(struct tg3 *tp)
321d32a0
MC
14246{
14247 u32 nvcfg1;
14248
14249 nvcfg1 = tr32(NVRAM_CFG1);
14250
14251 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14252 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14253 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14254 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14255 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
14256 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14257
14258 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14259 tw32(NVRAM_CFG1, nvcfg1);
14260 return;
14261 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14262 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14263 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14264 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14265 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14266 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14267 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14268 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14269 tg3_flag_set(tp, NVRAM_BUFFERED);
14270 tg3_flag_set(tp, FLASH);
321d32a0
MC
14271
14272 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14273 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14274 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14275 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14276 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14277 break;
14278 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14279 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14280 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14281 break;
14282 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14283 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14284 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14285 break;
14286 }
14287 break;
14288 case FLASH_5752VENDOR_ST_M45PE10:
14289 case FLASH_5752VENDOR_ST_M45PE20:
14290 case FLASH_5752VENDOR_ST_M45PE40:
14291 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14292 tg3_flag_set(tp, NVRAM_BUFFERED);
14293 tg3_flag_set(tp, FLASH);
321d32a0
MC
14294
14295 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14296 case FLASH_5752VENDOR_ST_M45PE10:
14297 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14298 break;
14299 case FLASH_5752VENDOR_ST_M45PE20:
14300 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14301 break;
14302 case FLASH_5752VENDOR_ST_M45PE40:
14303 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14304 break;
14305 }
14306 break;
14307 default:
63c3a66f 14308 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
14309 return;
14310 }
14311
a1b950d5
MC
14312 tg3_nvram_get_pagesize(tp, nvcfg1);
14313 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14314 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
14315}
14316
14317
229b1ad1 14318static void tg3_get_5717_nvram_info(struct tg3 *tp)
a1b950d5
MC
14319{
14320 u32 nvcfg1;
14321
14322 nvcfg1 = tr32(NVRAM_CFG1);
14323
14324 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14325 case FLASH_5717VENDOR_ATMEL_EEPROM:
14326 case FLASH_5717VENDOR_MICRO_EEPROM:
14327 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14328 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
14329 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14330
14331 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14332 tw32(NVRAM_CFG1, nvcfg1);
14333 return;
14334 case FLASH_5717VENDOR_ATMEL_MDB011D:
14335 case FLASH_5717VENDOR_ATMEL_ADB011B:
14336 case FLASH_5717VENDOR_ATMEL_ADB011D:
14337 case FLASH_5717VENDOR_ATMEL_MDB021D:
14338 case FLASH_5717VENDOR_ATMEL_ADB021B:
14339 case FLASH_5717VENDOR_ATMEL_ADB021D:
14340 case FLASH_5717VENDOR_ATMEL_45USPT:
14341 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14342 tg3_flag_set(tp, NVRAM_BUFFERED);
14343 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14344
14345 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14346 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
14347 /* Detect size with tg3_nvram_get_size() */
14348 break;
a1b950d5
MC
14349 case FLASH_5717VENDOR_ATMEL_ADB021B:
14350 case FLASH_5717VENDOR_ATMEL_ADB021D:
14351 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14352 break;
14353 default:
14354 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14355 break;
14356 }
321d32a0 14357 break;
a1b950d5
MC
14358 case FLASH_5717VENDOR_ST_M_M25PE10:
14359 case FLASH_5717VENDOR_ST_A_M25PE10:
14360 case FLASH_5717VENDOR_ST_M_M45PE10:
14361 case FLASH_5717VENDOR_ST_A_M45PE10:
14362 case FLASH_5717VENDOR_ST_M_M25PE20:
14363 case FLASH_5717VENDOR_ST_A_M25PE20:
14364 case FLASH_5717VENDOR_ST_M_M45PE20:
14365 case FLASH_5717VENDOR_ST_A_M45PE20:
14366 case FLASH_5717VENDOR_ST_25USPT:
14367 case FLASH_5717VENDOR_ST_45USPT:
14368 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14369 tg3_flag_set(tp, NVRAM_BUFFERED);
14370 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14371
14372 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14373 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 14374 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
14375 /* Detect size with tg3_nvram_get_size() */
14376 break;
14377 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
14378 case FLASH_5717VENDOR_ST_A_M45PE20:
14379 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14380 break;
14381 default:
14382 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14383 break;
14384 }
321d32a0 14385 break;
a1b950d5 14386 default:
63c3a66f 14387 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 14388 return;
321d32a0 14389 }
a1b950d5
MC
14390
14391 tg3_nvram_get_pagesize(tp, nvcfg1);
14392 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14393 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
14394}
14395
229b1ad1 14396static void tg3_get_5720_nvram_info(struct tg3 *tp)
9b91b5f1
MC
14397{
14398 u32 nvcfg1, nvmpinstrp;
14399
14400 nvcfg1 = tr32(NVRAM_CFG1);
14401 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
14402
4153577a 14403 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14404 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
14405 tg3_flag_set(tp, NO_NVRAM);
14406 return;
14407 }
14408
14409 switch (nvmpinstrp) {
14410 case FLASH_5762_EEPROM_HD:
14411 nvmpinstrp = FLASH_5720_EEPROM_HD;
17e1a42f 14412 break;
c86a8560
MC
14413 case FLASH_5762_EEPROM_LD:
14414 nvmpinstrp = FLASH_5720_EEPROM_LD;
17e1a42f 14415 break;
f6334bb8
MC
14416 case FLASH_5720VENDOR_M_ST_M45PE20:
14417 /* This pinstrap supports multiple sizes, so force it
14418 * to read the actual size from location 0xf0.
14419 */
14420 nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
14421 break;
c86a8560
MC
14422 }
14423 }
14424
9b91b5f1
MC
14425 switch (nvmpinstrp) {
14426 case FLASH_5720_EEPROM_HD:
14427 case FLASH_5720_EEPROM_LD:
14428 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14429 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
14430
14431 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14432 tw32(NVRAM_CFG1, nvcfg1);
14433 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
14434 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14435 else
14436 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
14437 return;
14438 case FLASH_5720VENDOR_M_ATMEL_DB011D:
14439 case FLASH_5720VENDOR_A_ATMEL_DB011B:
14440 case FLASH_5720VENDOR_A_ATMEL_DB011D:
14441 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14442 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14443 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14444 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14445 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14446 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14447 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14448 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14449 case FLASH_5720VENDOR_ATMEL_45USPT:
14450 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14451 tg3_flag_set(tp, NVRAM_BUFFERED);
14452 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14453
14454 switch (nvmpinstrp) {
14455 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14456 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14457 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14458 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14459 break;
14460 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14461 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14462 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14463 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14464 break;
14465 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14466 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14467 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14468 break;
14469 default:
4153577a 14470 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14471 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14472 break;
14473 }
14474 break;
14475 case FLASH_5720VENDOR_M_ST_M25PE10:
14476 case FLASH_5720VENDOR_M_ST_M45PE10:
14477 case FLASH_5720VENDOR_A_ST_M25PE10:
14478 case FLASH_5720VENDOR_A_ST_M45PE10:
14479 case FLASH_5720VENDOR_M_ST_M25PE20:
14480 case FLASH_5720VENDOR_M_ST_M45PE20:
14481 case FLASH_5720VENDOR_A_ST_M25PE20:
14482 case FLASH_5720VENDOR_A_ST_M45PE20:
14483 case FLASH_5720VENDOR_M_ST_M25PE40:
14484 case FLASH_5720VENDOR_M_ST_M45PE40:
14485 case FLASH_5720VENDOR_A_ST_M25PE40:
14486 case FLASH_5720VENDOR_A_ST_M45PE40:
14487 case FLASH_5720VENDOR_M_ST_M25PE80:
14488 case FLASH_5720VENDOR_M_ST_M45PE80:
14489 case FLASH_5720VENDOR_A_ST_M25PE80:
14490 case FLASH_5720VENDOR_A_ST_M45PE80:
14491 case FLASH_5720VENDOR_ST_25USPT:
14492 case FLASH_5720VENDOR_ST_45USPT:
14493 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14494 tg3_flag_set(tp, NVRAM_BUFFERED);
14495 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14496
14497 switch (nvmpinstrp) {
14498 case FLASH_5720VENDOR_M_ST_M25PE20:
14499 case FLASH_5720VENDOR_M_ST_M45PE20:
14500 case FLASH_5720VENDOR_A_ST_M25PE20:
14501 case FLASH_5720VENDOR_A_ST_M45PE20:
14502 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14503 break;
14504 case FLASH_5720VENDOR_M_ST_M25PE40:
14505 case FLASH_5720VENDOR_M_ST_M45PE40:
14506 case FLASH_5720VENDOR_A_ST_M25PE40:
14507 case FLASH_5720VENDOR_A_ST_M45PE40:
14508 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14509 break;
14510 case FLASH_5720VENDOR_M_ST_M25PE80:
14511 case FLASH_5720VENDOR_M_ST_M45PE80:
14512 case FLASH_5720VENDOR_A_ST_M25PE80:
14513 case FLASH_5720VENDOR_A_ST_M45PE80:
14514 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14515 break;
14516 default:
4153577a 14517 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14518 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14519 break;
14520 }
14521 break;
14522 default:
63c3a66f 14523 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
14524 return;
14525 }
14526
14527 tg3_nvram_get_pagesize(tp, nvcfg1);
14528 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14529 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
c86a8560 14530
4153577a 14531 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14532 u32 val;
14533
14534 if (tg3_nvram_read(tp, 0, &val))
14535 return;
14536
14537 if (val != TG3_EEPROM_MAGIC &&
14538 (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
14539 tg3_flag_set(tp, NO_NVRAM);
14540 }
9b91b5f1
MC
14541}
14542
1da177e4 14543/* Chips other than 5700/5701 use the NVRAM for fetching info. */
229b1ad1 14544static void tg3_nvram_init(struct tg3 *tp)
1da177e4 14545{
7e6c63f0
HM
14546 if (tg3_flag(tp, IS_SSB_CORE)) {
14547 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
14548 tg3_flag_clear(tp, NVRAM);
14549 tg3_flag_clear(tp, NVRAM_BUFFERED);
14550 tg3_flag_set(tp, NO_NVRAM);
14551 return;
14552 }
14553
1da177e4
LT
14554 tw32_f(GRC_EEPROM_ADDR,
14555 (EEPROM_ADDR_FSM_RESET |
14556 (EEPROM_DEFAULT_CLOCK_PERIOD <<
14557 EEPROM_ADDR_CLKPERD_SHIFT)));
14558
9d57f01c 14559 msleep(1);
1da177e4
LT
14560
14561 /* Enable seeprom accesses. */
14562 tw32_f(GRC_LOCAL_CTRL,
14563 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
14564 udelay(100);
14565
4153577a
JP
14566 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14567 tg3_asic_rev(tp) != ASIC_REV_5701) {
63c3a66f 14568 tg3_flag_set(tp, NVRAM);
1da177e4 14569
ec41c7df 14570 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
14571 netdev_warn(tp->dev,
14572 "Cannot get nvram lock, %s failed\n",
05dbe005 14573 __func__);
ec41c7df
MC
14574 return;
14575 }
e6af301b 14576 tg3_enable_nvram_access(tp);
1da177e4 14577
989a9d23
MC
14578 tp->nvram_size = 0;
14579
4153577a 14580 if (tg3_asic_rev(tp) == ASIC_REV_5752)
361b4ac2 14581 tg3_get_5752_nvram_info(tp);
4153577a 14582 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
d3c7b886 14583 tg3_get_5755_nvram_info(tp);
4153577a
JP
14584 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
14585 tg3_asic_rev(tp) == ASIC_REV_5784 ||
14586 tg3_asic_rev(tp) == ASIC_REV_5785)
1b27777a 14587 tg3_get_5787_nvram_info(tp);
4153577a 14588 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
6b91fa02 14589 tg3_get_5761_nvram_info(tp);
4153577a 14590 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 14591 tg3_get_5906_nvram_info(tp);
4153577a 14592 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 14593 tg3_flag(tp, 57765_CLASS))
321d32a0 14594 tg3_get_57780_nvram_info(tp);
4153577a
JP
14595 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14596 tg3_asic_rev(tp) == ASIC_REV_5719)
a1b950d5 14597 tg3_get_5717_nvram_info(tp);
4153577a
JP
14598 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
14599 tg3_asic_rev(tp) == ASIC_REV_5762)
9b91b5f1 14600 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
14601 else
14602 tg3_get_nvram_info(tp);
14603
989a9d23
MC
14604 if (tp->nvram_size == 0)
14605 tg3_get_nvram_size(tp);
1da177e4 14606
e6af301b 14607 tg3_disable_nvram_access(tp);
381291b7 14608 tg3_nvram_unlock(tp);
1da177e4
LT
14609
14610 } else {
63c3a66f
JP
14611 tg3_flag_clear(tp, NVRAM);
14612 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
14613
14614 tg3_get_eeprom_size(tp);
14615 }
14616}
14617
1da177e4
LT
14618struct subsys_tbl_ent {
14619 u16 subsys_vendor, subsys_devid;
14620 u32 phy_id;
14621};
14622
229b1ad1 14623static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
1da177e4 14624 /* Broadcom boards. */
24daf2b0 14625 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14626 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 14627 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14628 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 14629 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14630 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
14631 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14632 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
14633 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14634 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 14635 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14636 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14637 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14638 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
14639 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14640 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 14641 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14642 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 14643 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14644 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 14645 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14646 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
14647
14648 /* 3com boards. */
24daf2b0 14649 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14650 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 14651 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14652 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14653 { TG3PCI_SUBVENDOR_ID_3COM,
14654 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
14655 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14656 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 14657 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14658 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14659
14660 /* DELL boards. */
24daf2b0 14661 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14662 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 14663 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14664 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 14665 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14666 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 14667 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14668 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
14669
14670 /* Compaq boards. */
24daf2b0 14671 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14672 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 14673 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14674 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14675 { TG3PCI_SUBVENDOR_ID_COMPAQ,
14676 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
14677 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14678 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 14679 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14680 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14681
14682 /* IBM boards. */
24daf2b0
MC
14683 { TG3PCI_SUBVENDOR_ID_IBM,
14684 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
14685};
14686
229b1ad1 14687static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
14688{
14689 int i;
14690
14691 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
14692 if ((subsys_id_to_phy_id[i].subsys_vendor ==
14693 tp->pdev->subsystem_vendor) &&
14694 (subsys_id_to_phy_id[i].subsys_devid ==
14695 tp->pdev->subsystem_device))
14696 return &subsys_id_to_phy_id[i];
14697 }
14698 return NULL;
14699}
14700
229b1ad1 14701static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 14702{
1da177e4 14703 u32 val;
f49639e6 14704
79eb6904 14705 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
14706 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14707
a85feb8c 14708 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
14709 tg3_flag_set(tp, EEPROM_WRITE_PROT);
14710 tg3_flag_set(tp, WOL_CAP);
72b845e0 14711
4153577a 14712 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
9d26e213 14713 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
14714 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14715 tg3_flag_set(tp, IS_NIC);
9d26e213 14716 }
0527ba35
MC
14717 val = tr32(VCPU_CFGSHDW);
14718 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 14719 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 14720 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 14721 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 14722 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14723 device_set_wakeup_enable(&tp->pdev->dev, true);
14724 }
05ac4cb7 14725 goto done;
b5d3772c
MC
14726 }
14727
1da177e4
LT
14728 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
14729 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
14730 u32 nic_cfg, led_cfg;
a9daf367 14731 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 14732 int eeprom_phy_serdes = 0;
1da177e4
LT
14733
14734 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
14735 tp->nic_sram_data_cfg = nic_cfg;
14736
14737 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
14738 ver >>= NIC_SRAM_DATA_VER_SHIFT;
4153577a
JP
14739 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14740 tg3_asic_rev(tp) != ASIC_REV_5701 &&
14741 tg3_asic_rev(tp) != ASIC_REV_5703 &&
1da177e4
LT
14742 (ver > 0) && (ver < 0x100))
14743 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
14744
4153577a 14745 if (tg3_asic_rev(tp) == ASIC_REV_5785)
a9daf367
MC
14746 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
14747
1da177e4
LT
14748 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
14749 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
14750 eeprom_phy_serdes = 1;
14751
14752 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
14753 if (nic_phy_id != 0) {
14754 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
14755 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
14756
14757 eeprom_phy_id = (id1 >> 16) << 10;
14758 eeprom_phy_id |= (id2 & 0xfc00) << 16;
14759 eeprom_phy_id |= (id2 & 0x03ff) << 0;
14760 } else
14761 eeprom_phy_id = 0;
14762
7d0c41ef 14763 tp->phy_id = eeprom_phy_id;
747e8f8b 14764 if (eeprom_phy_serdes) {
63c3a66f 14765 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 14766 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 14767 else
f07e9af3 14768 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 14769 }
7d0c41ef 14770
63c3a66f 14771 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
14772 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
14773 SHASTA_EXT_LED_MODE_MASK);
cbf46853 14774 else
1da177e4
LT
14775 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
14776
14777 switch (led_cfg) {
14778 default:
14779 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
14780 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14781 break;
14782
14783 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
14784 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14785 break;
14786
14787 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
14788 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
14789
14790 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
14791 * read on some older 5700/5701 bootcode.
14792 */
4153577a
JP
14793 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
14794 tg3_asic_rev(tp) == ASIC_REV_5701)
9ba27794
MC
14795 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14796
1da177e4
LT
14797 break;
14798
14799 case SHASTA_EXT_LED_SHARED:
14800 tp->led_ctrl = LED_CTRL_MODE_SHARED;
4153577a
JP
14801 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
14802 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
1da177e4
LT
14803 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14804 LED_CTRL_MODE_PHY_2);
14805 break;
14806
14807 case SHASTA_EXT_LED_MAC:
14808 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
14809 break;
14810
14811 case SHASTA_EXT_LED_COMBO:
14812 tp->led_ctrl = LED_CTRL_MODE_COMBO;
4153577a 14813 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
1da177e4
LT
14814 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14815 LED_CTRL_MODE_PHY_2);
14816 break;
14817
855e1111 14818 }
1da177e4 14819
4153577a
JP
14820 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
14821 tg3_asic_rev(tp) == ASIC_REV_5701) &&
1da177e4
LT
14822 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
14823 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14824
4153577a 14825 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
b2a5c19c 14826 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 14827
9d26e213 14828 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 14829 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
14830 if ((tp->pdev->subsystem_vendor ==
14831 PCI_VENDOR_ID_ARIMA) &&
14832 (tp->pdev->subsystem_device == 0x205a ||
14833 tp->pdev->subsystem_device == 0x2063))
63c3a66f 14834 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 14835 } else {
63c3a66f
JP
14836 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14837 tg3_flag_set(tp, IS_NIC);
9d26e213 14838 }
1da177e4
LT
14839
14840 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
14841 tg3_flag_set(tp, ENABLE_ASF);
14842 if (tg3_flag(tp, 5750_PLUS))
14843 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 14844 }
b2b98d4a
MC
14845
14846 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
14847 tg3_flag(tp, 5750_PLUS))
14848 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 14849
f07e9af3 14850 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 14851 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 14852 tg3_flag_clear(tp, WOL_CAP);
1da177e4 14853
63c3a66f 14854 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 14855 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 14856 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14857 device_set_wakeup_enable(&tp->pdev->dev, true);
14858 }
0527ba35 14859
1da177e4 14860 if (cfg2 & (1 << 17))
f07e9af3 14861 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
14862
14863 /* serdes signal pre-emphasis in register 0x590 set by */
14864 /* bootcode if bit 18 is set */
14865 if (cfg2 & (1 << 18))
f07e9af3 14866 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 14867
63c3a66f 14868 if ((tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
14869 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
14870 tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
6833c043 14871 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 14872 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 14873
942d1af0 14874 if (tg3_flag(tp, PCI_EXPRESS)) {
8ed5d97e
MC
14875 u32 cfg3;
14876
14877 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
942d1af0
NS
14878 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
14879 !tg3_flag(tp, 57765_PLUS) &&
14880 (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
63c3a66f 14881 tg3_flag_set(tp, ASPM_WORKAROUND);
942d1af0
NS
14882 if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
14883 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
14884 if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
14885 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
8ed5d97e 14886 }
a9daf367 14887
14417063 14888 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 14889 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 14890 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 14891 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 14892 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 14893 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 14894 }
05ac4cb7 14895done:
63c3a66f 14896 if (tg3_flag(tp, WOL_CAP))
43067ed8 14897 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 14898 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
14899 else
14900 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
14901}
14902
c86a8560
MC
14903static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
14904{
14905 int i, err;
14906 u32 val2, off = offset * 8;
14907
14908 err = tg3_nvram_lock(tp);
14909 if (err)
14910 return err;
14911
14912 tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
14913 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
14914 APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
14915 tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
14916 udelay(10);
14917
14918 for (i = 0; i < 100; i++) {
14919 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
14920 if (val2 & APE_OTP_STATUS_CMD_DONE) {
14921 *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
14922 break;
14923 }
14924 udelay(10);
14925 }
14926
14927 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
14928
14929 tg3_nvram_unlock(tp);
14930 if (val2 & APE_OTP_STATUS_CMD_DONE)
14931 return 0;
14932
14933 return -EBUSY;
14934}
14935
229b1ad1 14936static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
b2a5c19c
MC
14937{
14938 int i;
14939 u32 val;
14940
14941 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
14942 tw32(OTP_CTRL, cmd);
14943
14944 /* Wait for up to 1 ms for command to execute. */
14945 for (i = 0; i < 100; i++) {
14946 val = tr32(OTP_STATUS);
14947 if (val & OTP_STATUS_CMD_DONE)
14948 break;
14949 udelay(10);
14950 }
14951
14952 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
14953}
14954
14955/* Read the gphy configuration from the OTP region of the chip. The gphy
14956 * configuration is a 32-bit value that straddles the alignment boundary.
14957 * We do two 32-bit reads and then shift and merge the results.
14958 */
229b1ad1 14959static u32 tg3_read_otp_phycfg(struct tg3 *tp)
b2a5c19c
MC
14960{
14961 u32 bhalf_otp, thalf_otp;
14962
14963 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
14964
14965 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
14966 return 0;
14967
14968 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
14969
14970 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14971 return 0;
14972
14973 thalf_otp = tr32(OTP_READ_DATA);
14974
14975 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
14976
14977 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14978 return 0;
14979
14980 bhalf_otp = tr32(OTP_READ_DATA);
14981
14982 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
14983}
14984
229b1ad1 14985static void tg3_phy_init_link_config(struct tg3 *tp)
e256f8a3 14986{
202ff1c2 14987 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
14988
14989 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
14990 adv |= ADVERTISED_1000baseT_Half |
14991 ADVERTISED_1000baseT_Full;
14992
14993 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14994 adv |= ADVERTISED_100baseT_Half |
14995 ADVERTISED_100baseT_Full |
14996 ADVERTISED_10baseT_Half |
14997 ADVERTISED_10baseT_Full |
14998 ADVERTISED_TP;
14999 else
15000 adv |= ADVERTISED_FIBRE;
15001
15002 tp->link_config.advertising = adv;
e740522e
MC
15003 tp->link_config.speed = SPEED_UNKNOWN;
15004 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 15005 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
15006 tp->link_config.active_speed = SPEED_UNKNOWN;
15007 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
15008
15009 tp->old_link = -1;
e256f8a3
MC
15010}
15011
229b1ad1 15012static int tg3_phy_probe(struct tg3 *tp)
7d0c41ef
MC
15013{
15014 u32 hw_phy_id_1, hw_phy_id_2;
15015 u32 hw_phy_id, hw_phy_id_masked;
15016 int err;
1da177e4 15017
e256f8a3 15018 /* flow control autonegotiation is default behavior */
63c3a66f 15019 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
15020 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
15021
8151ad57
MC
15022 if (tg3_flag(tp, ENABLE_APE)) {
15023 switch (tp->pci_fn) {
15024 case 0:
15025 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
15026 break;
15027 case 1:
15028 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
15029 break;
15030 case 2:
15031 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
15032 break;
15033 case 3:
15034 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
15035 break;
15036 }
15037 }
15038
942d1af0
NS
15039 if (!tg3_flag(tp, ENABLE_ASF) &&
15040 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
15041 !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
15042 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
15043 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
15044
63c3a66f 15045 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
15046 return tg3_phy_init(tp);
15047
1da177e4 15048 /* Reading the PHY ID register can conflict with ASF
877d0310 15049 * firmware access to the PHY hardware.
1da177e4
LT
15050 */
15051 err = 0;
63c3a66f 15052 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 15053 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
15054 } else {
15055 /* Now read the physical PHY_ID from the chip and verify
15056 * that it is sane. If it doesn't look good, we fall back
15057 * to either the hard-coded table based PHY_ID and failing
15058 * that the value found in the eeprom area.
15059 */
15060 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
15061 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
15062
15063 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
15064 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
15065 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
15066
79eb6904 15067 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
15068 }
15069
79eb6904 15070 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 15071 tp->phy_id = hw_phy_id;
79eb6904 15072 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 15073 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 15074 else
f07e9af3 15075 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 15076 } else {
79eb6904 15077 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
15078 /* Do nothing, phy ID already set up in
15079 * tg3_get_eeprom_hw_cfg().
15080 */
1da177e4
LT
15081 } else {
15082 struct subsys_tbl_ent *p;
15083
15084 /* No eeprom signature? Try the hardcoded
15085 * subsys device table.
15086 */
24daf2b0 15087 p = tg3_lookup_by_subsys(tp);
7e6c63f0
HM
15088 if (p) {
15089 tp->phy_id = p->phy_id;
15090 } else if (!tg3_flag(tp, IS_SSB_CORE)) {
15091 /* For now we saw the IDs 0xbc050cd0,
15092 * 0xbc050f80 and 0xbc050c30 on devices
15093 * connected to an BCM4785 and there are
15094 * probably more. Just assume that the phy is
15095 * supported when it is connected to a SSB core
15096 * for now.
15097 */
1da177e4 15098 return -ENODEV;
7e6c63f0 15099 }
1da177e4 15100
1da177e4 15101 if (!tp->phy_id ||
79eb6904 15102 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 15103 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
15104 }
15105 }
15106
a6b68dab 15107 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
4153577a
JP
15108 (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15109 tg3_asic_rev(tp) == ASIC_REV_5720 ||
c4dab506 15110 tg3_asic_rev(tp) == ASIC_REV_57766 ||
4153577a
JP
15111 tg3_asic_rev(tp) == ASIC_REV_5762 ||
15112 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
15113 tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
15114 (tg3_asic_rev(tp) == ASIC_REV_57765 &&
9e2ecbeb 15115 tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
52b02d04
MC
15116 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
15117
9e2ecbeb
NS
15118 tp->eee.supported = SUPPORTED_100baseT_Full |
15119 SUPPORTED_1000baseT_Full;
15120 tp->eee.advertised = ADVERTISED_100baseT_Full |
15121 ADVERTISED_1000baseT_Full;
15122 tp->eee.eee_enabled = 1;
15123 tp->eee.tx_lpi_enabled = 1;
15124 tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
15125 }
15126
e256f8a3
MC
15127 tg3_phy_init_link_config(tp);
15128
942d1af0
NS
15129 if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
15130 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
15131 !tg3_flag(tp, ENABLE_APE) &&
15132 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 15133 u32 bmsr, dummy;
1da177e4
LT
15134
15135 tg3_readphy(tp, MII_BMSR, &bmsr);
15136 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
15137 (bmsr & BMSR_LSTATUS))
15138 goto skip_phy_reset;
6aa20a22 15139
1da177e4
LT
15140 err = tg3_phy_reset(tp);
15141 if (err)
15142 return err;
15143
42b64a45 15144 tg3_phy_set_wirespeed(tp);
1da177e4 15145
e2bf73e7 15146 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
15147 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
15148 tp->link_config.flowctrl);
1da177e4
LT
15149
15150 tg3_writephy(tp, MII_BMCR,
15151 BMCR_ANENABLE | BMCR_ANRESTART);
15152 }
1da177e4
LT
15153 }
15154
15155skip_phy_reset:
79eb6904 15156 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
15157 err = tg3_init_5401phy_dsp(tp);
15158 if (err)
15159 return err;
1da177e4 15160
1da177e4
LT
15161 err = tg3_init_5401phy_dsp(tp);
15162 }
15163
1da177e4
LT
15164 return err;
15165}
15166
229b1ad1 15167static void tg3_read_vpd(struct tg3 *tp)
1da177e4 15168{
a4a8bb15 15169 u8 *vpd_data;
4181b2c8 15170 unsigned int block_end, rosize, len;
535a490e 15171 u32 vpdlen;
184b8904 15172 int j, i = 0;
a4a8bb15 15173
535a490e 15174 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
15175 if (!vpd_data)
15176 goto out_no_vpd;
1da177e4 15177
535a490e 15178 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
15179 if (i < 0)
15180 goto out_not_found;
1da177e4 15181
4181b2c8
MC
15182 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
15183 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
15184 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 15185
535a490e 15186 if (block_end > vpdlen)
4181b2c8 15187 goto out_not_found;
af2c6a4a 15188
184b8904
MC
15189 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15190 PCI_VPD_RO_KEYWORD_MFR_ID);
15191 if (j > 0) {
15192 len = pci_vpd_info_field_size(&vpd_data[j]);
15193
15194 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15195 if (j + len > block_end || len != 4 ||
15196 memcmp(&vpd_data[j], "1028", 4))
15197 goto partno;
15198
15199 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15200 PCI_VPD_RO_KEYWORD_VENDOR0);
15201 if (j < 0)
15202 goto partno;
15203
15204 len = pci_vpd_info_field_size(&vpd_data[j]);
15205
15206 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15207 if (j + len > block_end)
15208 goto partno;
15209
715230a4
KC
15210 if (len >= sizeof(tp->fw_ver))
15211 len = sizeof(tp->fw_ver) - 1;
15212 memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
15213 snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
15214 &vpd_data[j]);
184b8904
MC
15215 }
15216
15217partno:
4181b2c8
MC
15218 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15219 PCI_VPD_RO_KEYWORD_PARTNO);
15220 if (i < 0)
15221 goto out_not_found;
af2c6a4a 15222
4181b2c8 15223 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 15224
4181b2c8
MC
15225 i += PCI_VPD_INFO_FLD_HDR_SIZE;
15226 if (len > TG3_BPN_SIZE ||
535a490e 15227 (len + i) > vpdlen)
4181b2c8 15228 goto out_not_found;
1da177e4 15229
4181b2c8 15230 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 15231
1da177e4 15232out_not_found:
a4a8bb15 15233 kfree(vpd_data);
37a949c5 15234 if (tp->board_part_number[0])
a4a8bb15
MC
15235 return;
15236
15237out_no_vpd:
4153577a 15238 if (tg3_asic_rev(tp) == ASIC_REV_5717) {
79d49695
MC
15239 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15240 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
37a949c5
MC
15241 strcpy(tp->board_part_number, "BCM5717");
15242 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
15243 strcpy(tp->board_part_number, "BCM5718");
15244 else
15245 goto nomatch;
4153577a 15246 } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
37a949c5
MC
15247 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
15248 strcpy(tp->board_part_number, "BCM57780");
15249 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
15250 strcpy(tp->board_part_number, "BCM57760");
15251 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
15252 strcpy(tp->board_part_number, "BCM57790");
15253 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
15254 strcpy(tp->board_part_number, "BCM57788");
15255 else
15256 goto nomatch;
4153577a 15257 } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
37a949c5
MC
15258 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
15259 strcpy(tp->board_part_number, "BCM57761");
15260 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
15261 strcpy(tp->board_part_number, "BCM57765");
15262 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
15263 strcpy(tp->board_part_number, "BCM57781");
15264 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
15265 strcpy(tp->board_part_number, "BCM57785");
15266 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
15267 strcpy(tp->board_part_number, "BCM57791");
15268 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
15269 strcpy(tp->board_part_number, "BCM57795");
15270 else
15271 goto nomatch;
4153577a 15272 } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
55086ad9
MC
15273 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
15274 strcpy(tp->board_part_number, "BCM57762");
15275 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
15276 strcpy(tp->board_part_number, "BCM57766");
15277 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
15278 strcpy(tp->board_part_number, "BCM57782");
15279 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15280 strcpy(tp->board_part_number, "BCM57786");
15281 else
15282 goto nomatch;
4153577a 15283 } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c 15284 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
15285 } else {
15286nomatch:
b5d3772c 15287 strcpy(tp->board_part_number, "none");
37a949c5 15288 }
1da177e4
LT
15289}
15290
229b1ad1 15291static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
9c8a620e
MC
15292{
15293 u32 val;
15294
e4f34110 15295 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 15296 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 15297 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
15298 val != 0)
15299 return 0;
15300
15301 return 1;
15302}
15303
229b1ad1 15304static void tg3_read_bc_ver(struct tg3 *tp)
acd9c119 15305{
ff3a7cb2 15306 u32 val, offset, start, ver_offset;
75f9936e 15307 int i, dst_off;
ff3a7cb2 15308 bool newver = false;
acd9c119
MC
15309
15310 if (tg3_nvram_read(tp, 0xc, &offset) ||
15311 tg3_nvram_read(tp, 0x4, &start))
15312 return;
15313
15314 offset = tg3_nvram_logical_addr(tp, offset);
15315
ff3a7cb2 15316 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
15317 return;
15318
ff3a7cb2
MC
15319 if ((val & 0xfc000000) == 0x0c000000) {
15320 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
15321 return;
15322
ff3a7cb2
MC
15323 if (val == 0)
15324 newver = true;
15325 }
15326
75f9936e
MC
15327 dst_off = strlen(tp->fw_ver);
15328
ff3a7cb2 15329 if (newver) {
75f9936e
MC
15330 if (TG3_VER_SIZE - dst_off < 16 ||
15331 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
15332 return;
15333
15334 offset = offset + ver_offset - start;
15335 for (i = 0; i < 16; i += 4) {
15336 __be32 v;
15337 if (tg3_nvram_read_be32(tp, offset + i, &v))
15338 return;
15339
75f9936e 15340 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
15341 }
15342 } else {
15343 u32 major, minor;
15344
15345 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
15346 return;
15347
15348 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
15349 TG3_NVM_BCVER_MAJSFT;
15350 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
15351 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
15352 "v%d.%02d", major, minor);
acd9c119
MC
15353 }
15354}
15355
229b1ad1 15356static void tg3_read_hwsb_ver(struct tg3 *tp)
a6f6cb1c
MC
15357{
15358 u32 val, major, minor;
15359
15360 /* Use native endian representation */
15361 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
15362 return;
15363
15364 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
15365 TG3_NVM_HWSB_CFG1_MAJSFT;
15366 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
15367 TG3_NVM_HWSB_CFG1_MINSFT;
15368
15369 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
15370}
15371
229b1ad1 15372static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
dfe00d7d
MC
15373{
15374 u32 offset, major, minor, build;
15375
75f9936e 15376 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
15377
15378 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
15379 return;
15380
15381 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
15382 case TG3_EEPROM_SB_REVISION_0:
15383 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
15384 break;
15385 case TG3_EEPROM_SB_REVISION_2:
15386 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
15387 break;
15388 case TG3_EEPROM_SB_REVISION_3:
15389 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
15390 break;
a4153d40
MC
15391 case TG3_EEPROM_SB_REVISION_4:
15392 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
15393 break;
15394 case TG3_EEPROM_SB_REVISION_5:
15395 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
15396 break;
bba226ac
MC
15397 case TG3_EEPROM_SB_REVISION_6:
15398 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
15399 break;
dfe00d7d
MC
15400 default:
15401 return;
15402 }
15403
e4f34110 15404 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
15405 return;
15406
15407 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
15408 TG3_EEPROM_SB_EDH_BLD_SHFT;
15409 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
15410 TG3_EEPROM_SB_EDH_MAJ_SHFT;
15411 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
15412
15413 if (minor > 99 || build > 26)
15414 return;
15415
75f9936e
MC
15416 offset = strlen(tp->fw_ver);
15417 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
15418 " v%d.%02d", major, minor);
dfe00d7d
MC
15419
15420 if (build > 0) {
75f9936e
MC
15421 offset = strlen(tp->fw_ver);
15422 if (offset < TG3_VER_SIZE - 1)
15423 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
15424 }
15425}
15426
229b1ad1 15427static void tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
15428{
15429 u32 val, offset, start;
acd9c119 15430 int i, vlen;
9c8a620e
MC
15431
15432 for (offset = TG3_NVM_DIR_START;
15433 offset < TG3_NVM_DIR_END;
15434 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 15435 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
15436 return;
15437
9c8a620e
MC
15438 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
15439 break;
15440 }
15441
15442 if (offset == TG3_NVM_DIR_END)
15443 return;
15444
63c3a66f 15445 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 15446 start = 0x08000000;
e4f34110 15447 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
15448 return;
15449
e4f34110 15450 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 15451 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 15452 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
15453 return;
15454
15455 offset += val - start;
15456
acd9c119 15457 vlen = strlen(tp->fw_ver);
9c8a620e 15458
acd9c119
MC
15459 tp->fw_ver[vlen++] = ',';
15460 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
15461
15462 for (i = 0; i < 4; i++) {
a9dc529d
MC
15463 __be32 v;
15464 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
15465 return;
15466
b9fc7dc5 15467 offset += sizeof(v);
c4e6575c 15468
acd9c119
MC
15469 if (vlen > TG3_VER_SIZE - sizeof(v)) {
15470 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 15471 break;
c4e6575c 15472 }
9c8a620e 15473
acd9c119
MC
15474 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
15475 vlen += sizeof(v);
c4e6575c 15476 }
acd9c119
MC
15477}
15478
229b1ad1 15479static void tg3_probe_ncsi(struct tg3 *tp)
7fd76445 15480{
7fd76445 15481 u32 apedata;
7fd76445
MC
15482
15483 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
15484 if (apedata != APE_SEG_SIG_MAGIC)
15485 return;
15486
15487 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
15488 if (!(apedata & APE_FW_STATUS_READY))
15489 return;
15490
165f4d1c
MC
15491 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
15492 tg3_flag_set(tp, APE_HAS_NCSI);
15493}
15494
229b1ad1 15495static void tg3_read_dash_ver(struct tg3 *tp)
165f4d1c
MC
15496{
15497 int vlen;
15498 u32 apedata;
15499 char *fwtype;
15500
7fd76445
MC
15501 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
15502
165f4d1c 15503 if (tg3_flag(tp, APE_HAS_NCSI))
ecc79648 15504 fwtype = "NCSI";
c86a8560
MC
15505 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
15506 fwtype = "SMASH";
165f4d1c 15507 else
ecc79648
MC
15508 fwtype = "DASH";
15509
7fd76445
MC
15510 vlen = strlen(tp->fw_ver);
15511
ecc79648
MC
15512 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
15513 fwtype,
7fd76445
MC
15514 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
15515 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
15516 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
15517 (apedata & APE_FW_VERSION_BLDMSK));
15518}
15519
c86a8560
MC
15520static void tg3_read_otp_ver(struct tg3 *tp)
15521{
15522 u32 val, val2;
15523
4153577a 15524 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c86a8560
MC
15525 return;
15526
15527 if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
15528 !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
15529 TG3_OTP_MAGIC0_VALID(val)) {
15530 u64 val64 = (u64) val << 32 | val2;
15531 u32 ver = 0;
15532 int i, vlen;
15533
15534 for (i = 0; i < 7; i++) {
15535 if ((val64 & 0xff) == 0)
15536 break;
15537 ver = val64 & 0xff;
15538 val64 >>= 8;
15539 }
15540 vlen = strlen(tp->fw_ver);
15541 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
15542 }
15543}
15544
229b1ad1 15545static void tg3_read_fw_ver(struct tg3 *tp)
acd9c119
MC
15546{
15547 u32 val;
75f9936e 15548 bool vpd_vers = false;
acd9c119 15549
75f9936e
MC
15550 if (tp->fw_ver[0] != 0)
15551 vpd_vers = true;
df259d8c 15552
63c3a66f 15553 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 15554 strcat(tp->fw_ver, "sb");
c86a8560 15555 tg3_read_otp_ver(tp);
df259d8c
MC
15556 return;
15557 }
15558
acd9c119
MC
15559 if (tg3_nvram_read(tp, 0, &val))
15560 return;
15561
15562 if (val == TG3_EEPROM_MAGIC)
15563 tg3_read_bc_ver(tp);
15564 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
15565 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
15566 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
15567 tg3_read_hwsb_ver(tp);
acd9c119 15568
165f4d1c
MC
15569 if (tg3_flag(tp, ENABLE_ASF)) {
15570 if (tg3_flag(tp, ENABLE_APE)) {
15571 tg3_probe_ncsi(tp);
15572 if (!vpd_vers)
15573 tg3_read_dash_ver(tp);
15574 } else if (!vpd_vers) {
15575 tg3_read_mgmtfw_ver(tp);
15576 }
c9cab24e 15577 }
9c8a620e
MC
15578
15579 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
15580}
15581
7cb32cf2
MC
15582static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
15583{
63c3a66f 15584 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 15585 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 15586 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 15587 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 15588 else
de9f5230 15589 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
15590}
15591
4143470c 15592static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
15593 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
15594 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
15595 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
15596 { },
15597};
15598
229b1ad1 15599static struct pci_dev *tg3_find_peer(struct tg3 *tp)
16c7fa7d
MC
15600{
15601 struct pci_dev *peer;
15602 unsigned int func, devnr = tp->pdev->devfn & ~7;
15603
15604 for (func = 0; func < 8; func++) {
15605 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15606 if (peer && peer != tp->pdev)
15607 break;
15608 pci_dev_put(peer);
15609 }
15610 /* 5704 can be configured in single-port mode, set peer to
15611 * tp->pdev in that case.
15612 */
15613 if (!peer) {
15614 peer = tp->pdev;
15615 return peer;
15616 }
15617
15618 /*
15619 * We don't need to keep the refcount elevated; there's no way
15620 * to remove one half of this device without removing the other
15621 */
15622 pci_dev_put(peer);
15623
15624 return peer;
15625}
15626
229b1ad1 15627static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
42b123b1
MC
15628{
15629 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
4153577a 15630 if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
42b123b1
MC
15631 u32 reg;
15632
15633 /* All devices that use the alternate
15634 * ASIC REV location have a CPMU.
15635 */
15636 tg3_flag_set(tp, CPMU_PRESENT);
15637
15638 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 15639 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
42b123b1
MC
15640 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15641 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
15642 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
15643 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
15644 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
15645 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
42b123b1
MC
15646 reg = TG3PCI_GEN2_PRODID_ASICREV;
15647 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
15648 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
15649 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
15650 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
15651 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
15652 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
15653 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
15654 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
15655 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
15656 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15657 reg = TG3PCI_GEN15_PRODID_ASICREV;
15658 else
15659 reg = TG3PCI_PRODID_ASICREV;
15660
15661 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
15662 }
15663
15664 /* Wrong chip ID in 5752 A0. This code can be removed later
15665 * as A0 is not in production.
15666 */
4153577a 15667 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
42b123b1
MC
15668 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
15669
4153577a 15670 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
79d49695
MC
15671 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
15672
4153577a
JP
15673 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15674 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15675 tg3_asic_rev(tp) == ASIC_REV_5720)
42b123b1
MC
15676 tg3_flag_set(tp, 5717_PLUS);
15677
4153577a
JP
15678 if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
15679 tg3_asic_rev(tp) == ASIC_REV_57766)
42b123b1
MC
15680 tg3_flag_set(tp, 57765_CLASS);
15681
c65a17f4 15682 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
4153577a 15683 tg3_asic_rev(tp) == ASIC_REV_5762)
42b123b1
MC
15684 tg3_flag_set(tp, 57765_PLUS);
15685
15686 /* Intentionally exclude ASIC_REV_5906 */
4153577a
JP
15687 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15688 tg3_asic_rev(tp) == ASIC_REV_5787 ||
15689 tg3_asic_rev(tp) == ASIC_REV_5784 ||
15690 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15691 tg3_asic_rev(tp) == ASIC_REV_5785 ||
15692 tg3_asic_rev(tp) == ASIC_REV_57780 ||
42b123b1
MC
15693 tg3_flag(tp, 57765_PLUS))
15694 tg3_flag_set(tp, 5755_PLUS);
15695
4153577a
JP
15696 if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
15697 tg3_asic_rev(tp) == ASIC_REV_5714)
42b123b1
MC
15698 tg3_flag_set(tp, 5780_CLASS);
15699
4153577a
JP
15700 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
15701 tg3_asic_rev(tp) == ASIC_REV_5752 ||
15702 tg3_asic_rev(tp) == ASIC_REV_5906 ||
42b123b1
MC
15703 tg3_flag(tp, 5755_PLUS) ||
15704 tg3_flag(tp, 5780_CLASS))
15705 tg3_flag_set(tp, 5750_PLUS);
15706
4153577a 15707 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
42b123b1
MC
15708 tg3_flag(tp, 5750_PLUS))
15709 tg3_flag_set(tp, 5705_PLUS);
15710}
15711
3d567e0e
NNS
15712static bool tg3_10_100_only_device(struct tg3 *tp,
15713 const struct pci_device_id *ent)
15714{
15715 u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
15716
4153577a
JP
15717 if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
15718 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
3d567e0e
NNS
15719 (tp->phy_flags & TG3_PHYFLG_IS_FET))
15720 return true;
15721
15722 if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
4153577a 15723 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
3d567e0e
NNS
15724 if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
15725 return true;
15726 } else {
15727 return true;
15728 }
15729 }
15730
15731 return false;
15732}
15733
1dd06ae8 15734static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
1da177e4 15735{
1da177e4 15736 u32 misc_ctrl_reg;
1da177e4
LT
15737 u32 pci_state_reg, grc_misc_cfg;
15738 u32 val;
15739 u16 pci_cmd;
5e7dfd0f 15740 int err;
1da177e4 15741
1da177e4
LT
15742 /* Force memory write invalidate off. If we leave it on,
15743 * then on 5700_BX chips we have to enable a workaround.
15744 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
15745 * to match the cacheline size. The Broadcom driver have this
15746 * workaround but turns MWI off all the times so never uses
15747 * it. This seems to suggest that the workaround is insufficient.
15748 */
15749 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15750 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
15751 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15752
16821285
MC
15753 /* Important! -- Make sure register accesses are byteswapped
15754 * correctly. Also, for those chips that require it, make
15755 * sure that indirect register accesses are enabled before
15756 * the first operation.
1da177e4
LT
15757 */
15758 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15759 &misc_ctrl_reg);
16821285
MC
15760 tp->misc_host_ctrl |= (misc_ctrl_reg &
15761 MISC_HOST_CTRL_CHIPREV);
15762 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15763 tp->misc_host_ctrl);
1da177e4 15764
42b123b1 15765 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 15766
6892914f
MC
15767 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
15768 * we need to disable memory and use config. cycles
15769 * only to access all registers. The 5702/03 chips
15770 * can mistakenly decode the special cycles from the
15771 * ICH chipsets as memory write cycles, causing corruption
15772 * of register and memory space. Only certain ICH bridges
15773 * will drive special cycles with non-zero data during the
15774 * address phase which can fall within the 5703's address
15775 * range. This is not an ICH bug as the PCI spec allows
15776 * non-zero address during special cycles. However, only
15777 * these ICH bridges are known to drive non-zero addresses
15778 * during special cycles.
15779 *
15780 * Since special cycles do not cross PCI bridges, we only
15781 * enable this workaround if the 5703 is on the secondary
15782 * bus of these ICH bridges.
15783 */
4153577a
JP
15784 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
15785 (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
6892914f
MC
15786 static struct tg3_dev_id {
15787 u32 vendor;
15788 u32 device;
15789 u32 rev;
15790 } ich_chipsets[] = {
15791 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
15792 PCI_ANY_ID },
15793 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
15794 PCI_ANY_ID },
15795 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
15796 0xa },
15797 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
15798 PCI_ANY_ID },
15799 { },
15800 };
15801 struct tg3_dev_id *pci_id = &ich_chipsets[0];
15802 struct pci_dev *bridge = NULL;
15803
15804 while (pci_id->vendor != 0) {
15805 bridge = pci_get_device(pci_id->vendor, pci_id->device,
15806 bridge);
15807 if (!bridge) {
15808 pci_id++;
15809 continue;
15810 }
15811 if (pci_id->rev != PCI_ANY_ID) {
44c10138 15812 if (bridge->revision > pci_id->rev)
6892914f
MC
15813 continue;
15814 }
15815 if (bridge->subordinate &&
15816 (bridge->subordinate->number ==
15817 tp->pdev->bus->number)) {
63c3a66f 15818 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
15819 pci_dev_put(bridge);
15820 break;
15821 }
15822 }
15823 }
15824
4153577a 15825 if (tg3_asic_rev(tp) == ASIC_REV_5701) {
41588ba1
MC
15826 static struct tg3_dev_id {
15827 u32 vendor;
15828 u32 device;
15829 } bridge_chipsets[] = {
15830 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
15831 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
15832 { },
15833 };
15834 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
15835 struct pci_dev *bridge = NULL;
15836
15837 while (pci_id->vendor != 0) {
15838 bridge = pci_get_device(pci_id->vendor,
15839 pci_id->device,
15840 bridge);
15841 if (!bridge) {
15842 pci_id++;
15843 continue;
15844 }
15845 if (bridge->subordinate &&
15846 (bridge->subordinate->number <=
15847 tp->pdev->bus->number) &&
b918c62e 15848 (bridge->subordinate->busn_res.end >=
41588ba1 15849 tp->pdev->bus->number)) {
63c3a66f 15850 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
15851 pci_dev_put(bridge);
15852 break;
15853 }
15854 }
15855 }
15856
4a29cc2e
MC
15857 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
15858 * DMA addresses > 40-bit. This bridge may have other additional
15859 * 57xx devices behind it in some 4-port NIC designs for example.
15860 * Any tg3 device found behind the bridge will also need the 40-bit
15861 * DMA workaround.
15862 */
42b123b1 15863 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 15864 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 15865 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 15866 } else {
4a29cc2e
MC
15867 struct pci_dev *bridge = NULL;
15868
15869 do {
15870 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
15871 PCI_DEVICE_ID_SERVERWORKS_EPB,
15872 bridge);
15873 if (bridge && bridge->subordinate &&
15874 (bridge->subordinate->number <=
15875 tp->pdev->bus->number) &&
b918c62e 15876 (bridge->subordinate->busn_res.end >=
4a29cc2e 15877 tp->pdev->bus->number)) {
63c3a66f 15878 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
15879 pci_dev_put(bridge);
15880 break;
15881 }
15882 } while (bridge);
15883 }
4cf78e4f 15884
4153577a
JP
15885 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
15886 tg3_asic_rev(tp) == ASIC_REV_5714)
7544b097
MC
15887 tp->pdev_peer = tg3_find_peer(tp);
15888
507399f1 15889 /* Determine TSO capabilities */
4153577a 15890 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
4d163b75 15891 ; /* Do nothing. HW bug. */
63c3a66f
JP
15892 else if (tg3_flag(tp, 57765_PLUS))
15893 tg3_flag_set(tp, HW_TSO_3);
15894 else if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15895 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f
JP
15896 tg3_flag_set(tp, HW_TSO_2);
15897 else if (tg3_flag(tp, 5750_PLUS)) {
15898 tg3_flag_set(tp, HW_TSO_1);
15899 tg3_flag_set(tp, TSO_BUG);
4153577a
JP
15900 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
15901 tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
63c3a66f 15902 tg3_flag_clear(tp, TSO_BUG);
4153577a
JP
15903 } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15904 tg3_asic_rev(tp) != ASIC_REV_5701 &&
15905 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
1caf13eb
MC
15906 tg3_flag_set(tp, FW_TSO);
15907 tg3_flag_set(tp, TSO_BUG);
4153577a 15908 if (tg3_asic_rev(tp) == ASIC_REV_5705)
507399f1
MC
15909 tp->fw_needed = FIRMWARE_TG3TSO5;
15910 else
15911 tp->fw_needed = FIRMWARE_TG3TSO;
15912 }
15913
dabc5c67 15914 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
15915 if (tg3_flag(tp, HW_TSO_1) ||
15916 tg3_flag(tp, HW_TSO_2) ||
15917 tg3_flag(tp, HW_TSO_3) ||
1caf13eb 15918 tg3_flag(tp, FW_TSO)) {
cf9ecf4b
MC
15919 /* For firmware TSO, assume ASF is disabled.
15920 * We'll disable TSO later if we discover ASF
15921 * is enabled in tg3_get_eeprom_hw_cfg().
15922 */
dabc5c67 15923 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 15924 } else {
dabc5c67
MC
15925 tg3_flag_clear(tp, TSO_CAPABLE);
15926 tg3_flag_clear(tp, TSO_BUG);
15927 tp->fw_needed = NULL;
15928 }
15929
4153577a 15930 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
dabc5c67
MC
15931 tp->fw_needed = FIRMWARE_TG3;
15932
c4dab506
NS
15933 if (tg3_asic_rev(tp) == ASIC_REV_57766)
15934 tp->fw_needed = FIRMWARE_TG357766;
15935
507399f1
MC
15936 tp->irq_max = 1;
15937
63c3a66f
JP
15938 if (tg3_flag(tp, 5750_PLUS)) {
15939 tg3_flag_set(tp, SUPPORT_MSI);
4153577a
JP
15940 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
15941 tg3_chip_rev(tp) == CHIPREV_5750_BX ||
15942 (tg3_asic_rev(tp) == ASIC_REV_5714 &&
15943 tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
7544b097 15944 tp->pdev_peer == tp->pdev))
63c3a66f 15945 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 15946
63c3a66f 15947 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15948 tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15949 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 15950 }
4f125f42 15951
63c3a66f
JP
15952 if (tg3_flag(tp, 57765_PLUS)) {
15953 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
15954 tp->irq_max = TG3_IRQ_MAX_VECS;
15955 }
f6eb9b1f 15956 }
0e1406dd 15957
9102426a
MC
15958 tp->txq_max = 1;
15959 tp->rxq_max = 1;
15960 if (tp->irq_max > 1) {
15961 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
15962 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
15963
4153577a
JP
15964 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15965 tg3_asic_rev(tp) == ASIC_REV_5720)
9102426a
MC
15966 tp->txq_max = tp->irq_max - 1;
15967 }
15968
b7abee6e 15969 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15970 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f 15971 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 15972
4153577a 15973 if (tg3_asic_rev(tp) == ASIC_REV_5719)
a4cb428d 15974 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 15975
4153577a
JP
15976 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15977 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15978 tg3_asic_rev(tp) == ASIC_REV_5720 ||
15979 tg3_asic_rev(tp) == ASIC_REV_5762)
63c3a66f 15980 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 15981
63c3a66f 15982 if (tg3_flag(tp, 57765_PLUS) &&
4153577a 15983 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
63c3a66f 15984 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 15985
63c3a66f
JP
15986 if (!tg3_flag(tp, 5705_PLUS) ||
15987 tg3_flag(tp, 5780_CLASS) ||
15988 tg3_flag(tp, USE_JUMBO_BDFLAG))
15989 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 15990
52f4490c
MC
15991 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
15992 &pci_state_reg);
15993
708ebb3a 15994 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
15995 u16 lnkctl;
15996
63c3a66f 15997 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 15998
0f49bfbd 15999 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
5e7dfd0f 16000 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
4153577a 16001 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 16002 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 16003 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 16004 }
4153577a
JP
16005 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
16006 tg3_asic_rev(tp) == ASIC_REV_5761 ||
16007 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
16008 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
63c3a66f 16009 tg3_flag_set(tp, CLKREQ_BUG);
4153577a 16010 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
63c3a66f 16011 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 16012 }
4153577a 16013 } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
708ebb3a
JM
16014 /* BCM5785 devices are effectively PCIe devices, and should
16015 * follow PCIe codepaths, but do not have a PCIe capabilities
16016 * section.
93a700a9 16017 */
63c3a66f
JP
16018 tg3_flag_set(tp, PCI_EXPRESS);
16019 } else if (!tg3_flag(tp, 5705_PLUS) ||
16020 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
16021 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
16022 if (!tp->pcix_cap) {
2445e461
MC
16023 dev_err(&tp->pdev->dev,
16024 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
16025 return -EIO;
16026 }
16027
16028 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 16029 tg3_flag_set(tp, PCIX_MODE);
52f4490c 16030 }
1da177e4 16031
399de50b
MC
16032 /* If we have an AMD 762 or VIA K8T800 chipset, write
16033 * reordering to the mailbox registers done by the host
16034 * controller can cause major troubles. We read back from
16035 * every mailbox register write to force the writes to be
16036 * posted to the chip in order.
16037 */
4143470c 16038 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
16039 !tg3_flag(tp, PCI_EXPRESS))
16040 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 16041
69fc4053
MC
16042 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
16043 &tp->pci_cacheline_sz);
16044 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16045 &tp->pci_lat_timer);
4153577a 16046 if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
1da177e4
LT
16047 tp->pci_lat_timer < 64) {
16048 tp->pci_lat_timer = 64;
69fc4053
MC
16049 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16050 tp->pci_lat_timer);
1da177e4
LT
16051 }
16052
16821285
MC
16053 /* Important! -- It is critical that the PCI-X hw workaround
16054 * situation is decided before the first MMIO register access.
16055 */
4153577a 16056 if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
52f4490c
MC
16057 /* 5700 BX chips need to have their TX producer index
16058 * mailboxes written twice to workaround a bug.
16059 */
63c3a66f 16060 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 16061
52f4490c 16062 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
16063 *
16064 * The workaround is to use indirect register accesses
16065 * for all chip writes not to mailbox registers.
16066 */
63c3a66f 16067 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 16068 u32 pm_reg;
1da177e4 16069
63c3a66f 16070 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
16071
16072 /* The chip can have it's power management PCI config
16073 * space registers clobbered due to this bug.
16074 * So explicitly force the chip into D0 here.
16075 */
9974a356
MC
16076 pci_read_config_dword(tp->pdev,
16077 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
16078 &pm_reg);
16079 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
16080 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
16081 pci_write_config_dword(tp->pdev,
16082 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
16083 pm_reg);
16084
16085 /* Also, force SERR#/PERR# in PCI command. */
16086 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16087 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
16088 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16089 }
16090 }
16091
1da177e4 16092 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 16093 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 16094 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 16095 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
16096
16097 /* Chip-specific fixup from Broadcom driver */
4153577a 16098 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
1da177e4
LT
16099 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
16100 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
16101 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
16102 }
16103
1ee582d8 16104 /* Default fast path register access methods */
20094930 16105 tp->read32 = tg3_read32;
1ee582d8 16106 tp->write32 = tg3_write32;
09ee929c 16107 tp->read32_mbox = tg3_read32;
20094930 16108 tp->write32_mbox = tg3_write32;
1ee582d8
MC
16109 tp->write32_tx_mbox = tg3_write32;
16110 tp->write32_rx_mbox = tg3_write32;
16111
16112 /* Various workaround register access methods */
63c3a66f 16113 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 16114 tp->write32 = tg3_write_indirect_reg32;
4153577a 16115 else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
63c3a66f 16116 (tg3_flag(tp, PCI_EXPRESS) &&
4153577a 16117 tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
98efd8a6
MC
16118 /*
16119 * Back to back register writes can cause problems on these
16120 * chips, the workaround is to read back all reg writes
16121 * except those to mailbox regs.
16122 *
16123 * See tg3_write_indirect_reg32().
16124 */
1ee582d8 16125 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
16126 }
16127
63c3a66f 16128 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 16129 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 16130 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
16131 tp->write32_rx_mbox = tg3_write_flush_reg32;
16132 }
20094930 16133
63c3a66f 16134 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
16135 tp->read32 = tg3_read_indirect_reg32;
16136 tp->write32 = tg3_write_indirect_reg32;
16137 tp->read32_mbox = tg3_read_indirect_mbox;
16138 tp->write32_mbox = tg3_write_indirect_mbox;
16139 tp->write32_tx_mbox = tg3_write_indirect_mbox;
16140 tp->write32_rx_mbox = tg3_write_indirect_mbox;
16141
16142 iounmap(tp->regs);
22abe310 16143 tp->regs = NULL;
6892914f
MC
16144
16145 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16146 pci_cmd &= ~PCI_COMMAND_MEMORY;
16147 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16148 }
4153577a 16149 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
16150 tp->read32_mbox = tg3_read32_mbox_5906;
16151 tp->write32_mbox = tg3_write32_mbox_5906;
16152 tp->write32_tx_mbox = tg3_write32_mbox_5906;
16153 tp->write32_rx_mbox = tg3_write32_mbox_5906;
16154 }
6892914f 16155
bbadf503 16156 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 16157 (tg3_flag(tp, PCIX_MODE) &&
4153577a
JP
16158 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16159 tg3_asic_rev(tp) == ASIC_REV_5701)))
63c3a66f 16160 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 16161
16821285
MC
16162 /* The memory arbiter has to be enabled in order for SRAM accesses
16163 * to succeed. Normally on powerup the tg3 chip firmware will make
16164 * sure it is enabled, but other entities such as system netboot
16165 * code might disable it.
16166 */
16167 val = tr32(MEMARB_MODE);
16168 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
16169
9dc5e342 16170 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
4153577a 16171 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
9dc5e342
MC
16172 tg3_flag(tp, 5780_CLASS)) {
16173 if (tg3_flag(tp, PCIX_MODE)) {
16174 pci_read_config_dword(tp->pdev,
16175 tp->pcix_cap + PCI_X_STATUS,
16176 &val);
16177 tp->pci_fn = val & 0x7;
16178 }
4153577a
JP
16179 } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16180 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16181 tg3_asic_rev(tp) == ASIC_REV_5720) {
9dc5e342 16182 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
857001f0
MC
16183 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
16184 val = tr32(TG3_CPMU_STATUS);
16185
4153577a 16186 if (tg3_asic_rev(tp) == ASIC_REV_5717)
857001f0
MC
16187 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
16188 else
9dc5e342
MC
16189 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
16190 TG3_CPMU_STATUS_FSHFT_5719;
69f11c99
MC
16191 }
16192
7e6c63f0
HM
16193 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
16194 tp->write32_tx_mbox = tg3_write_flush_reg32;
16195 tp->write32_rx_mbox = tg3_write_flush_reg32;
16196 }
16197
7d0c41ef 16198 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 16199 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
16200 * determined before calling tg3_set_power_state() so that
16201 * we know whether or not to switch out of Vaux power.
16202 * When the flag is set, it means that GPIO1 is used for eeprom
16203 * write protect and also implies that it is a LOM where GPIOs
16204 * are not used to switch power.
6aa20a22 16205 */
7d0c41ef
MC
16206 tg3_get_eeprom_hw_cfg(tp);
16207
1caf13eb 16208 if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
cf9ecf4b
MC
16209 tg3_flag_clear(tp, TSO_CAPABLE);
16210 tg3_flag_clear(tp, TSO_BUG);
16211 tp->fw_needed = NULL;
16212 }
16213
63c3a66f 16214 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
16215 /* Allow reads and writes to the
16216 * APE register and memory space.
16217 */
16218 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
16219 PCISTATE_ALLOW_APE_SHMEM_WR |
16220 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
16221 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
16222 pci_state_reg);
c9cab24e
MC
16223
16224 tg3_ape_lock_init(tp);
0d3031d9
MC
16225 }
16226
16821285
MC
16227 /* Set up tp->grc_local_ctrl before calling
16228 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
16229 * will bring 5700's external PHY out of reset.
314fba34
MC
16230 * It is also used as eeprom write protect on LOMs.
16231 */
16232 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
4153577a 16233 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
63c3a66f 16234 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
16235 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
16236 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
16237 /* Unused GPIO3 must be driven as output on 5752 because there
16238 * are no pull-up resistors on unused GPIO pins.
16239 */
4153577a 16240 else if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc 16241 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 16242
4153577a
JP
16243 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16244 tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 16245 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
16246 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
16247
8d519ab2
MC
16248 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16249 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
16250 /* Turn off the debug UART. */
16251 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 16252 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
16253 /* Keep VMain power. */
16254 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
16255 GRC_LCLCTRL_GPIO_OUTPUT0;
16256 }
16257
4153577a 16258 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c86a8560
MC
16259 tp->grc_local_ctrl |=
16260 tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
16261
16821285
MC
16262 /* Switch out of Vaux if it is a NIC */
16263 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 16264
1da177e4
LT
16265 /* Derive initial jumbo mode from MTU assigned in
16266 * ether_setup() via the alloc_etherdev() call
16267 */
63c3a66f
JP
16268 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
16269 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
16270
16271 /* Determine WakeOnLan speed to use. */
4153577a
JP
16272 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16273 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16274 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16275 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
63c3a66f 16276 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 16277 } else {
63c3a66f 16278 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
16279 }
16280
4153577a 16281 if (tg3_asic_rev(tp) == ASIC_REV_5906)
f07e9af3 16282 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 16283
1da177e4 16284 /* A few boards don't want Ethernet@WireSpeed phy feature */
4153577a
JP
16285 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16286 (tg3_asic_rev(tp) == ASIC_REV_5705 &&
16287 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
16288 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
16289 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
16290 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
16291 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4 16292
4153577a
JP
16293 if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
16294 tg3_chip_rev(tp) == CHIPREV_5704_AX)
f07e9af3 16295 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
4153577a 16296 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
f07e9af3 16297 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 16298
63c3a66f 16299 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 16300 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a
JP
16301 tg3_asic_rev(tp) != ASIC_REV_5785 &&
16302 tg3_asic_rev(tp) != ASIC_REV_57780 &&
63c3a66f 16303 !tg3_flag(tp, 57765_PLUS)) {
4153577a
JP
16304 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16305 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16306 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16307 tg3_asic_rev(tp) == ASIC_REV_5761) {
d4011ada
MC
16308 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
16309 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 16310 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 16311 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 16312 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 16313 } else
f07e9af3 16314 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 16315 }
1da177e4 16316
4153577a
JP
16317 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16318 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
16319 tp->phy_otp = tg3_read_otp_phycfg(tp);
16320 if (tp->phy_otp == 0)
16321 tp->phy_otp = TG3_OTP_DEFAULT;
16322 }
16323
63c3a66f 16324 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
16325 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
16326 else
16327 tp->mi_mode = MAC_MI_MODE_BASE;
16328
1da177e4 16329 tp->coalesce_mode = 0;
4153577a
JP
16330 if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
16331 tg3_chip_rev(tp) != CHIPREV_5700_BX)
1da177e4
LT
16332 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
16333
4d958473 16334 /* Set these bits to enable statistics workaround. */
4153577a
JP
16335 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16336 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
16337 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
4d958473
MC
16338 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
16339 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
16340 }
16341
4153577a
JP
16342 if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
16343 tg3_asic_rev(tp) == ASIC_REV_57780)
63c3a66f 16344 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 16345
158d7abd
MC
16346 err = tg3_mdio_init(tp);
16347 if (err)
16348 return err;
1da177e4
LT
16349
16350 /* Initialize data/descriptor byte/word swapping. */
16351 val = tr32(GRC_MODE);
4153577a
JP
16352 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
16353 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
16354 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
16355 GRC_MODE_WORD_SWAP_B2HRX_DATA |
16356 GRC_MODE_B2HRX_ENABLE |
16357 GRC_MODE_HTX2B_ENABLE |
16358 GRC_MODE_HOST_STACKUP);
16359 else
16360 val &= GRC_MODE_HOST_STACKUP;
16361
1da177e4
LT
16362 tw32(GRC_MODE, val | tp->grc_mode);
16363
16364 tg3_switch_clocks(tp);
16365
16366 /* Clear this out for sanity. */
16367 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
16368
16369 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16370 &pci_state_reg);
16371 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 16372 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
4153577a
JP
16373 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16374 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16375 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
16376 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
1da177e4
LT
16377 void __iomem *sram_base;
16378
16379 /* Write some dummy words into the SRAM status block
16380 * area, see if it reads back correctly. If the return
16381 * value is bad, force enable the PCIX workaround.
16382 */
16383 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
16384
16385 writel(0x00000000, sram_base);
16386 writel(0x00000000, sram_base + 4);
16387 writel(0xffffffff, sram_base + 4);
16388 if (readl(sram_base) != 0x00000000)
63c3a66f 16389 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
16390 }
16391 }
16392
16393 udelay(50);
16394 tg3_nvram_init(tp);
16395
c4dab506
NS
16396 /* If the device has an NVRAM, no need to load patch firmware */
16397 if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
16398 !tg3_flag(tp, NO_NVRAM))
16399 tp->fw_needed = NULL;
16400
1da177e4
LT
16401 grc_misc_cfg = tr32(GRC_MISC_CFG);
16402 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
16403
4153577a 16404 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
1da177e4
LT
16405 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
16406 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 16407 tg3_flag_set(tp, IS_5788);
1da177e4 16408
63c3a66f 16409 if (!tg3_flag(tp, IS_5788) &&
4153577a 16410 tg3_asic_rev(tp) != ASIC_REV_5700)
63c3a66f
JP
16411 tg3_flag_set(tp, TAGGED_STATUS);
16412 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
16413 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
16414 HOSTCC_MODE_CLRTICK_TXBD);
16415
16416 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
16417 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16418 tp->misc_host_ctrl);
16419 }
16420
3bda1258 16421 /* Preserve the APE MAC_MODE bits */
63c3a66f 16422 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 16423 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 16424 else
6e01b20b 16425 tp->mac_mode = 0;
3bda1258 16426
3d567e0e 16427 if (tg3_10_100_only_device(tp, ent))
f07e9af3 16428 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
16429
16430 err = tg3_phy_probe(tp);
16431 if (err) {
2445e461 16432 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 16433 /* ... but do not return immediately ... */
b02fd9e3 16434 tg3_mdio_fini(tp);
1da177e4
LT
16435 }
16436
184b8904 16437 tg3_read_vpd(tp);
c4e6575c 16438 tg3_read_fw_ver(tp);
1da177e4 16439
f07e9af3
MC
16440 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
16441 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16442 } else {
4153577a 16443 if (tg3_asic_rev(tp) == ASIC_REV_5700)
f07e9af3 16444 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16445 else
f07e9af3 16446 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
16447 }
16448
16449 /* 5700 {AX,BX} chips have a broken status block link
16450 * change bit implementation, so we must use the
16451 * status register in those cases.
16452 */
4153577a 16453 if (tg3_asic_rev(tp) == ASIC_REV_5700)
63c3a66f 16454 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 16455 else
63c3a66f 16456 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
16457
16458 /* The led_ctrl is set during tg3_phy_probe, here we might
16459 * have to force the link status polling mechanism based
16460 * upon subsystem IDs.
16461 */
16462 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
4153577a 16463 tg3_asic_rev(tp) == ASIC_REV_5701 &&
f07e9af3
MC
16464 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
16465 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 16466 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
16467 }
16468
16469 /* For all SERDES we poll the MAC status register. */
f07e9af3 16470 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 16471 tg3_flag_set(tp, POLL_SERDES);
1da177e4 16472 else
63c3a66f 16473 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 16474
9205fd9c 16475 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 16476 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
4153577a 16477 if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
63c3a66f 16478 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 16479 tp->rx_offset = NET_SKB_PAD;
d2757fc4 16480#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 16481 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
16482#endif
16483 }
1da177e4 16484
2c49a44d
MC
16485 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
16486 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
16487 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
16488
2c49a44d 16489 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
16490
16491 /* Increment the rx prod index on the rx std ring by at most
16492 * 8 for these chips to workaround hw errata.
16493 */
4153577a
JP
16494 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16495 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16496 tg3_asic_rev(tp) == ASIC_REV_5755)
f92905de
MC
16497 tp->rx_std_max_post = 8;
16498
63c3a66f 16499 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
16500 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
16501 PCIE_PWR_MGMT_L1_THRESH_MSK;
16502
1da177e4
LT
16503 return err;
16504}
16505
49b6e95f 16506#ifdef CONFIG_SPARC
229b1ad1 16507static int tg3_get_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16508{
16509 struct net_device *dev = tp->dev;
16510 struct pci_dev *pdev = tp->pdev;
49b6e95f 16511 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 16512 const unsigned char *addr;
49b6e95f
DM
16513 int len;
16514
16515 addr = of_get_property(dp, "local-mac-address", &len);
16516 if (addr && len == 6) {
16517 memcpy(dev->dev_addr, addr, 6);
49b6e95f 16518 return 0;
1da177e4
LT
16519 }
16520 return -ENODEV;
16521}
16522
229b1ad1 16523static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16524{
16525 struct net_device *dev = tp->dev;
16526
16527 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
16528 return 0;
16529}
16530#endif
16531
229b1ad1 16532static int tg3_get_device_address(struct tg3 *tp)
1da177e4
LT
16533{
16534 struct net_device *dev = tp->dev;
16535 u32 hi, lo, mac_offset;
008652b3 16536 int addr_ok = 0;
7e6c63f0 16537 int err;
1da177e4 16538
49b6e95f 16539#ifdef CONFIG_SPARC
1da177e4
LT
16540 if (!tg3_get_macaddr_sparc(tp))
16541 return 0;
16542#endif
16543
7e6c63f0
HM
16544 if (tg3_flag(tp, IS_SSB_CORE)) {
16545 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
16546 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
16547 return 0;
16548 }
16549
1da177e4 16550 mac_offset = 0x7c;
4153577a 16551 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
63c3a66f 16552 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
16553 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
16554 mac_offset = 0xcc;
16555 if (tg3_nvram_lock(tp))
16556 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
16557 else
16558 tg3_nvram_unlock(tp);
63c3a66f 16559 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 16560 if (tp->pci_fn & 1)
a1b950d5 16561 mac_offset = 0xcc;
69f11c99 16562 if (tp->pci_fn > 1)
a50d0796 16563 mac_offset += 0x18c;
4153577a 16564 } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 16565 mac_offset = 0x10;
1da177e4
LT
16566
16567 /* First try to get it from MAC address mailbox. */
16568 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
16569 if ((hi >> 16) == 0x484b) {
16570 dev->dev_addr[0] = (hi >> 8) & 0xff;
16571 dev->dev_addr[1] = (hi >> 0) & 0xff;
16572
16573 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
16574 dev->dev_addr[2] = (lo >> 24) & 0xff;
16575 dev->dev_addr[3] = (lo >> 16) & 0xff;
16576 dev->dev_addr[4] = (lo >> 8) & 0xff;
16577 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 16578
008652b3
MC
16579 /* Some old bootcode may report a 0 MAC address in SRAM */
16580 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
16581 }
16582 if (!addr_ok) {
16583 /* Next, try NVRAM. */
63c3a66f 16584 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 16585 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 16586 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
16587 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
16588 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
16589 }
16590 /* Finally just fetch it out of the MAC control regs. */
16591 else {
16592 hi = tr32(MAC_ADDR_0_HIGH);
16593 lo = tr32(MAC_ADDR_0_LOW);
16594
16595 dev->dev_addr[5] = lo & 0xff;
16596 dev->dev_addr[4] = (lo >> 8) & 0xff;
16597 dev->dev_addr[3] = (lo >> 16) & 0xff;
16598 dev->dev_addr[2] = (lo >> 24) & 0xff;
16599 dev->dev_addr[1] = hi & 0xff;
16600 dev->dev_addr[0] = (hi >> 8) & 0xff;
16601 }
1da177e4
LT
16602 }
16603
16604 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 16605#ifdef CONFIG_SPARC
1da177e4
LT
16606 if (!tg3_get_default_macaddr_sparc(tp))
16607 return 0;
16608#endif
16609 return -EINVAL;
16610 }
16611 return 0;
16612}
16613
59e6b434
DM
16614#define BOUNDARY_SINGLE_CACHELINE 1
16615#define BOUNDARY_MULTI_CACHELINE 2
16616
229b1ad1 16617static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
59e6b434
DM
16618{
16619 int cacheline_size;
16620 u8 byte;
16621 int goal;
16622
16623 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
16624 if (byte == 0)
16625 cacheline_size = 1024;
16626 else
16627 cacheline_size = (int) byte * 4;
16628
16629 /* On 5703 and later chips, the boundary bits have no
16630 * effect.
16631 */
4153577a
JP
16632 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16633 tg3_asic_rev(tp) != ASIC_REV_5701 &&
63c3a66f 16634 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
16635 goto out;
16636
16637#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
16638 goal = BOUNDARY_MULTI_CACHELINE;
16639#else
16640#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
16641 goal = BOUNDARY_SINGLE_CACHELINE;
16642#else
16643 goal = 0;
16644#endif
16645#endif
16646
63c3a66f 16647 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
16648 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
16649 goto out;
16650 }
16651
59e6b434
DM
16652 if (!goal)
16653 goto out;
16654
16655 /* PCI controllers on most RISC systems tend to disconnect
16656 * when a device tries to burst across a cache-line boundary.
16657 * Therefore, letting tg3 do so just wastes PCI bandwidth.
16658 *
16659 * Unfortunately, for PCI-E there are only limited
16660 * write-side controls for this, and thus for reads
16661 * we will still get the disconnects. We'll also waste
16662 * these PCI cycles for both read and write for chips
16663 * other than 5700 and 5701 which do not implement the
16664 * boundary bits.
16665 */
63c3a66f 16666 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16667 switch (cacheline_size) {
16668 case 16:
16669 case 32:
16670 case 64:
16671 case 128:
16672 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16673 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
16674 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
16675 } else {
16676 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16677 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16678 }
16679 break;
16680
16681 case 256:
16682 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
16683 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
16684 break;
16685
16686 default:
16687 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16688 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16689 break;
855e1111 16690 }
63c3a66f 16691 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16692 switch (cacheline_size) {
16693 case 16:
16694 case 32:
16695 case 64:
16696 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16697 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16698 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
16699 break;
16700 }
16701 /* fallthrough */
16702 case 128:
16703 default:
16704 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16705 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
16706 break;
855e1111 16707 }
59e6b434
DM
16708 } else {
16709 switch (cacheline_size) {
16710 case 16:
16711 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16712 val |= (DMA_RWCTRL_READ_BNDRY_16 |
16713 DMA_RWCTRL_WRITE_BNDRY_16);
16714 break;
16715 }
16716 /* fallthrough */
16717 case 32:
16718 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16719 val |= (DMA_RWCTRL_READ_BNDRY_32 |
16720 DMA_RWCTRL_WRITE_BNDRY_32);
16721 break;
16722 }
16723 /* fallthrough */
16724 case 64:
16725 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16726 val |= (DMA_RWCTRL_READ_BNDRY_64 |
16727 DMA_RWCTRL_WRITE_BNDRY_64);
16728 break;
16729 }
16730 /* fallthrough */
16731 case 128:
16732 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16733 val |= (DMA_RWCTRL_READ_BNDRY_128 |
16734 DMA_RWCTRL_WRITE_BNDRY_128);
16735 break;
16736 }
16737 /* fallthrough */
16738 case 256:
16739 val |= (DMA_RWCTRL_READ_BNDRY_256 |
16740 DMA_RWCTRL_WRITE_BNDRY_256);
16741 break;
16742 case 512:
16743 val |= (DMA_RWCTRL_READ_BNDRY_512 |
16744 DMA_RWCTRL_WRITE_BNDRY_512);
16745 break;
16746 case 1024:
16747 default:
16748 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
16749 DMA_RWCTRL_WRITE_BNDRY_1024);
16750 break;
855e1111 16751 }
59e6b434
DM
16752 }
16753
16754out:
16755 return val;
16756}
16757
229b1ad1 16758static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
953c96e0 16759 int size, bool to_device)
1da177e4
LT
16760{
16761 struct tg3_internal_buffer_desc test_desc;
16762 u32 sram_dma_descs;
16763 int i, ret;
16764
16765 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
16766
16767 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
16768 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
16769 tw32(RDMAC_STATUS, 0);
16770 tw32(WDMAC_STATUS, 0);
16771
16772 tw32(BUFMGR_MODE, 0);
16773 tw32(FTQ_RESET, 0);
16774
16775 test_desc.addr_hi = ((u64) buf_dma) >> 32;
16776 test_desc.addr_lo = buf_dma & 0xffffffff;
16777 test_desc.nic_mbuf = 0x00002100;
16778 test_desc.len = size;
16779
16780 /*
16781 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
16782 * the *second* time the tg3 driver was getting loaded after an
16783 * initial scan.
16784 *
16785 * Broadcom tells me:
16786 * ...the DMA engine is connected to the GRC block and a DMA
16787 * reset may affect the GRC block in some unpredictable way...
16788 * The behavior of resets to individual blocks has not been tested.
16789 *
16790 * Broadcom noted the GRC reset will also reset all sub-components.
16791 */
16792 if (to_device) {
16793 test_desc.cqid_sqid = (13 << 8) | 2;
16794
16795 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
16796 udelay(40);
16797 } else {
16798 test_desc.cqid_sqid = (16 << 8) | 7;
16799
16800 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
16801 udelay(40);
16802 }
16803 test_desc.flags = 0x00000005;
16804
16805 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
16806 u32 val;
16807
16808 val = *(((u32 *)&test_desc) + i);
16809 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
16810 sram_dma_descs + (i * sizeof(u32)));
16811 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
16812 }
16813 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
16814
859a5887 16815 if (to_device)
1da177e4 16816 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 16817 else
1da177e4 16818 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
16819
16820 ret = -ENODEV;
16821 for (i = 0; i < 40; i++) {
16822 u32 val;
16823
16824 if (to_device)
16825 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
16826 else
16827 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
16828 if ((val & 0xffff) == sram_dma_descs) {
16829 ret = 0;
16830 break;
16831 }
16832
16833 udelay(100);
16834 }
16835
16836 return ret;
16837}
16838
ded7340d 16839#define TEST_BUFFER_SIZE 0x2000
1da177e4 16840
4143470c 16841static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
16842 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
16843 { },
16844};
16845
229b1ad1 16846static int tg3_test_dma(struct tg3 *tp)
1da177e4
LT
16847{
16848 dma_addr_t buf_dma;
59e6b434 16849 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 16850 int ret = 0;
1da177e4 16851
4bae65c8
MC
16852 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
16853 &buf_dma, GFP_KERNEL);
1da177e4
LT
16854 if (!buf) {
16855 ret = -ENOMEM;
16856 goto out_nofree;
16857 }
16858
16859 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
16860 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
16861
59e6b434 16862 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 16863
63c3a66f 16864 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
16865 goto out;
16866
63c3a66f 16867 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
16868 /* DMA read watermark not used on PCIE */
16869 tp->dma_rwctrl |= 0x00180000;
63c3a66f 16870 } else if (!tg3_flag(tp, PCIX_MODE)) {
4153577a
JP
16871 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
16872 tg3_asic_rev(tp) == ASIC_REV_5750)
1da177e4
LT
16873 tp->dma_rwctrl |= 0x003f0000;
16874 else
16875 tp->dma_rwctrl |= 0x003f000f;
16876 } else {
4153577a
JP
16877 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16878 tg3_asic_rev(tp) == ASIC_REV_5704) {
1da177e4 16879 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 16880 u32 read_water = 0x7;
1da177e4 16881
4a29cc2e
MC
16882 /* If the 5704 is behind the EPB bridge, we can
16883 * do the less restrictive ONE_DMA workaround for
16884 * better performance.
16885 */
63c3a66f 16886 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4153577a 16887 tg3_asic_rev(tp) == ASIC_REV_5704)
4a29cc2e
MC
16888 tp->dma_rwctrl |= 0x8000;
16889 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
16890 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
16891
4153577a 16892 if (tg3_asic_rev(tp) == ASIC_REV_5703)
49afdeb6 16893 read_water = 4;
59e6b434 16894 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
16895 tp->dma_rwctrl |=
16896 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
16897 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
16898 (1 << 23);
4153577a 16899 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
4cf78e4f
MC
16900 /* 5780 always in PCIX mode */
16901 tp->dma_rwctrl |= 0x00144000;
4153577a 16902 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
a4e2b347
MC
16903 /* 5714 always in PCIX mode */
16904 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
16905 } else {
16906 tp->dma_rwctrl |= 0x001b000f;
16907 }
16908 }
7e6c63f0
HM
16909 if (tg3_flag(tp, ONE_DMA_AT_ONCE))
16910 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
1da177e4 16911
4153577a
JP
16912 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16913 tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
16914 tp->dma_rwctrl &= 0xfffffff0;
16915
4153577a
JP
16916 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16917 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
16918 /* Remove this if it causes problems for some boards. */
16919 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
16920
16921 /* On 5700/5701 chips, we need to set this bit.
16922 * Otherwise the chip will issue cacheline transactions
16923 * to streamable DMA memory with not all the byte
16924 * enables turned on. This is an error on several
16925 * RISC PCI controllers, in particular sparc64.
16926 *
16927 * On 5703/5704 chips, this bit has been reassigned
16928 * a different meaning. In particular, it is used
16929 * on those chips to enable a PCI-X workaround.
16930 */
16931 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
16932 }
16933
16934 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16935
16936#if 0
16937 /* Unneeded, already done by tg3_get_invariants. */
16938 tg3_switch_clocks(tp);
16939#endif
16940
4153577a
JP
16941 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16942 tg3_asic_rev(tp) != ASIC_REV_5701)
1da177e4
LT
16943 goto out;
16944
59e6b434
DM
16945 /* It is best to perform DMA test with maximum write burst size
16946 * to expose the 5700/5701 write DMA bug.
16947 */
16948 saved_dma_rwctrl = tp->dma_rwctrl;
16949 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16950 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16951
1da177e4
LT
16952 while (1) {
16953 u32 *p = buf, i;
16954
16955 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
16956 p[i] = i;
16957
16958 /* Send the buffer to the chip. */
953c96e0 16959 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
1da177e4 16960 if (ret) {
2445e461
MC
16961 dev_err(&tp->pdev->dev,
16962 "%s: Buffer write failed. err = %d\n",
16963 __func__, ret);
1da177e4
LT
16964 break;
16965 }
16966
16967#if 0
16968 /* validate data reached card RAM correctly. */
16969 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16970 u32 val;
16971 tg3_read_mem(tp, 0x2100 + (i*4), &val);
16972 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
16973 dev_err(&tp->pdev->dev,
16974 "%s: Buffer corrupted on device! "
16975 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
16976 /* ret = -ENODEV here? */
16977 }
16978 p[i] = 0;
16979 }
16980#endif
16981 /* Now read it back. */
953c96e0 16982 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
1da177e4 16983 if (ret) {
5129c3a3
MC
16984 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
16985 "err = %d\n", __func__, ret);
1da177e4
LT
16986 break;
16987 }
16988
16989 /* Verify it. */
16990 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16991 if (p[i] == i)
16992 continue;
16993
59e6b434
DM
16994 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16995 DMA_RWCTRL_WRITE_BNDRY_16) {
16996 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
16997 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
16998 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16999 break;
17000 } else {
2445e461
MC
17001 dev_err(&tp->pdev->dev,
17002 "%s: Buffer corrupted on read back! "
17003 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
17004 ret = -ENODEV;
17005 goto out;
17006 }
17007 }
17008
17009 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
17010 /* Success. */
17011 ret = 0;
17012 break;
17013 }
17014 }
59e6b434
DM
17015 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
17016 DMA_RWCTRL_WRITE_BNDRY_16) {
17017 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
17018 * now look for chipsets that are known to expose the
17019 * DMA bug without failing the test.
59e6b434 17020 */
4143470c 17021 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
17022 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17023 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 17024 } else {
6d1cfbab
MC
17025 /* Safe to use the calculated DMA boundary. */
17026 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 17027 }
6d1cfbab 17028
59e6b434
DM
17029 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17030 }
1da177e4
LT
17031
17032out:
4bae65c8 17033 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
17034out_nofree:
17035 return ret;
17036}
17037
229b1ad1 17038static void tg3_init_bufmgr_config(struct tg3 *tp)
1da177e4 17039{
63c3a66f 17040 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
17041 tp->bufmgr_config.mbuf_read_dma_low_water =
17042 DEFAULT_MB_RDMA_LOW_WATER_5705;
17043 tp->bufmgr_config.mbuf_mac_rx_low_water =
17044 DEFAULT_MB_MACRX_LOW_WATER_57765;
17045 tp->bufmgr_config.mbuf_high_water =
17046 DEFAULT_MB_HIGH_WATER_57765;
17047
17048 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17049 DEFAULT_MB_RDMA_LOW_WATER_5705;
17050 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17051 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
17052 tp->bufmgr_config.mbuf_high_water_jumbo =
17053 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 17054 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
17055 tp->bufmgr_config.mbuf_read_dma_low_water =
17056 DEFAULT_MB_RDMA_LOW_WATER_5705;
17057 tp->bufmgr_config.mbuf_mac_rx_low_water =
17058 DEFAULT_MB_MACRX_LOW_WATER_5705;
17059 tp->bufmgr_config.mbuf_high_water =
17060 DEFAULT_MB_HIGH_WATER_5705;
4153577a 17061 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
17062 tp->bufmgr_config.mbuf_mac_rx_low_water =
17063 DEFAULT_MB_MACRX_LOW_WATER_5906;
17064 tp->bufmgr_config.mbuf_high_water =
17065 DEFAULT_MB_HIGH_WATER_5906;
17066 }
fdfec172
MC
17067
17068 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17069 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
17070 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17071 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
17072 tp->bufmgr_config.mbuf_high_water_jumbo =
17073 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
17074 } else {
17075 tp->bufmgr_config.mbuf_read_dma_low_water =
17076 DEFAULT_MB_RDMA_LOW_WATER;
17077 tp->bufmgr_config.mbuf_mac_rx_low_water =
17078 DEFAULT_MB_MACRX_LOW_WATER;
17079 tp->bufmgr_config.mbuf_high_water =
17080 DEFAULT_MB_HIGH_WATER;
17081
17082 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17083 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
17084 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17085 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
17086 tp->bufmgr_config.mbuf_high_water_jumbo =
17087 DEFAULT_MB_HIGH_WATER_JUMBO;
17088 }
1da177e4
LT
17089
17090 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
17091 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
17092}
17093
229b1ad1 17094static char *tg3_phy_string(struct tg3 *tp)
1da177e4 17095{
79eb6904
MC
17096 switch (tp->phy_id & TG3_PHY_ID_MASK) {
17097 case TG3_PHY_ID_BCM5400: return "5400";
17098 case TG3_PHY_ID_BCM5401: return "5401";
17099 case TG3_PHY_ID_BCM5411: return "5411";
17100 case TG3_PHY_ID_BCM5701: return "5701";
17101 case TG3_PHY_ID_BCM5703: return "5703";
17102 case TG3_PHY_ID_BCM5704: return "5704";
17103 case TG3_PHY_ID_BCM5705: return "5705";
17104 case TG3_PHY_ID_BCM5750: return "5750";
17105 case TG3_PHY_ID_BCM5752: return "5752";
17106 case TG3_PHY_ID_BCM5714: return "5714";
17107 case TG3_PHY_ID_BCM5780: return "5780";
17108 case TG3_PHY_ID_BCM5755: return "5755";
17109 case TG3_PHY_ID_BCM5787: return "5787";
17110 case TG3_PHY_ID_BCM5784: return "5784";
17111 case TG3_PHY_ID_BCM5756: return "5722/5756";
17112 case TG3_PHY_ID_BCM5906: return "5906";
17113 case TG3_PHY_ID_BCM5761: return "5761";
17114 case TG3_PHY_ID_BCM5718C: return "5718C";
17115 case TG3_PHY_ID_BCM5718S: return "5718S";
17116 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 17117 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 17118 case TG3_PHY_ID_BCM5720C: return "5720C";
c65a17f4 17119 case TG3_PHY_ID_BCM5762: return "5762C";
79eb6904 17120 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
17121 case 0: return "serdes";
17122 default: return "unknown";
855e1111 17123 }
1da177e4
LT
17124}
17125
229b1ad1 17126static char *tg3_bus_string(struct tg3 *tp, char *str)
f9804ddb 17127{
63c3a66f 17128 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
17129 strcpy(str, "PCI Express");
17130 return str;
63c3a66f 17131 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
17132 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
17133
17134 strcpy(str, "PCIX:");
17135
17136 if ((clock_ctrl == 7) ||
17137 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
17138 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
17139 strcat(str, "133MHz");
17140 else if (clock_ctrl == 0)
17141 strcat(str, "33MHz");
17142 else if (clock_ctrl == 2)
17143 strcat(str, "50MHz");
17144 else if (clock_ctrl == 4)
17145 strcat(str, "66MHz");
17146 else if (clock_ctrl == 6)
17147 strcat(str, "100MHz");
f9804ddb
MC
17148 } else {
17149 strcpy(str, "PCI:");
63c3a66f 17150 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
17151 strcat(str, "66MHz");
17152 else
17153 strcat(str, "33MHz");
17154 }
63c3a66f 17155 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
17156 strcat(str, ":32-bit");
17157 else
17158 strcat(str, ":64-bit");
17159 return str;
17160}
17161
229b1ad1 17162static void tg3_init_coal(struct tg3 *tp)
15f9850d
DM
17163{
17164 struct ethtool_coalesce *ec = &tp->coal;
17165
17166 memset(ec, 0, sizeof(*ec));
17167 ec->cmd = ETHTOOL_GCOALESCE;
17168 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
17169 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
17170 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
17171 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
17172 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
17173 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
17174 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
17175 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
17176 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
17177
17178 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
17179 HOSTCC_MODE_CLRTICK_TXBD)) {
17180 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
17181 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
17182 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
17183 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
17184 }
d244c892 17185
63c3a66f 17186 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
17187 ec->rx_coalesce_usecs_irq = 0;
17188 ec->tx_coalesce_usecs_irq = 0;
17189 ec->stats_block_coalesce_usecs = 0;
17190 }
15f9850d
DM
17191}
17192
229b1ad1 17193static int tg3_init_one(struct pci_dev *pdev,
1da177e4
LT
17194 const struct pci_device_id *ent)
17195{
1da177e4
LT
17196 struct net_device *dev;
17197 struct tg3 *tp;
646c9edd
MC
17198 int i, err, pm_cap;
17199 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 17200 char str[40];
72f2afb8 17201 u64 dma_mask, persist_dma_mask;
c8f44aff 17202 netdev_features_t features = 0;
1da177e4 17203
05dbe005 17204 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
17205
17206 err = pci_enable_device(pdev);
17207 if (err) {
2445e461 17208 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
17209 return err;
17210 }
17211
1da177e4
LT
17212 err = pci_request_regions(pdev, DRV_MODULE_NAME);
17213 if (err) {
2445e461 17214 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
17215 goto err_out_disable_pdev;
17216 }
17217
17218 pci_set_master(pdev);
17219
17220 /* Find power-management capability. */
17221 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
17222 if (pm_cap == 0) {
2445e461
MC
17223 dev_err(&pdev->dev,
17224 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
17225 err = -EIO;
17226 goto err_out_free_res;
17227 }
17228
16821285
MC
17229 err = pci_set_power_state(pdev, PCI_D0);
17230 if (err) {
17231 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
17232 goto err_out_free_res;
17233 }
17234
fe5f5787 17235 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 17236 if (!dev) {
1da177e4 17237 err = -ENOMEM;
16821285 17238 goto err_out_power_down;
1da177e4
LT
17239 }
17240
1da177e4
LT
17241 SET_NETDEV_DEV(dev, &pdev->dev);
17242
1da177e4
LT
17243 tp = netdev_priv(dev);
17244 tp->pdev = pdev;
17245 tp->dev = dev;
17246 tp->pm_cap = pm_cap;
1da177e4
LT
17247 tp->rx_mode = TG3_DEF_RX_MODE;
17248 tp->tx_mode = TG3_DEF_TX_MODE;
9c13cb8b 17249 tp->irq_sync = 1;
8ef21428 17250
1da177e4
LT
17251 if (tg3_debug > 0)
17252 tp->msg_enable = tg3_debug;
17253 else
17254 tp->msg_enable = TG3_DEF_MSG_ENABLE;
17255
7e6c63f0
HM
17256 if (pdev_is_ssb_gige_core(pdev)) {
17257 tg3_flag_set(tp, IS_SSB_CORE);
17258 if (ssb_gige_must_flush_posted_writes(pdev))
17259 tg3_flag_set(tp, FLUSH_POSTED_WRITES);
17260 if (ssb_gige_one_dma_at_once(pdev))
17261 tg3_flag_set(tp, ONE_DMA_AT_ONCE);
17262 if (ssb_gige_have_roboswitch(pdev))
17263 tg3_flag_set(tp, ROBOSWITCH);
17264 if (ssb_gige_is_rgmii(pdev))
17265 tg3_flag_set(tp, RGMII_MODE);
17266 }
17267
1da177e4
LT
17268 /* The word/byte swap controls here control register access byte
17269 * swapping. DMA data byte swapping is controlled in the GRC_MODE
17270 * setting below.
17271 */
17272 tp->misc_host_ctrl =
17273 MISC_HOST_CTRL_MASK_PCI_INT |
17274 MISC_HOST_CTRL_WORD_SWAP |
17275 MISC_HOST_CTRL_INDIR_ACCESS |
17276 MISC_HOST_CTRL_PCISTATE_RW;
17277
17278 /* The NONFRM (non-frame) byte/word swap controls take effect
17279 * on descriptor entries, anything which isn't packet data.
17280 *
17281 * The StrongARM chips on the board (one for tx, one for rx)
17282 * are running in big-endian mode.
17283 */
17284 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
17285 GRC_MODE_WSWAP_NONFRM_DATA);
17286#ifdef __BIG_ENDIAN
17287 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
17288#endif
17289 spin_lock_init(&tp->lock);
1da177e4 17290 spin_lock_init(&tp->indirect_lock);
c4028958 17291 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 17292
d5fe488a 17293 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 17294 if (!tp->regs) {
ab96b241 17295 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
17296 err = -ENOMEM;
17297 goto err_out_free_dev;
17298 }
17299
c9cab24e
MC
17300 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
17301 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
17302 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
17303 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
17304 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 17305 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
c9cab24e
MC
17306 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
17307 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
17308 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
17309 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
17310 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
17311 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
c9cab24e
MC
17312 tg3_flag_set(tp, ENABLE_APE);
17313 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
17314 if (!tp->aperegs) {
17315 dev_err(&pdev->dev,
17316 "Cannot map APE registers, aborting\n");
17317 err = -ENOMEM;
17318 goto err_out_iounmap;
17319 }
17320 }
17321
1da177e4
LT
17322 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
17323 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 17324
1da177e4 17325 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 17326 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 17327 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 17328 dev->irq = pdev->irq;
1da177e4 17329
3d567e0e 17330 err = tg3_get_invariants(tp, ent);
1da177e4 17331 if (err) {
ab96b241
MC
17332 dev_err(&pdev->dev,
17333 "Problem fetching invariants of chip, aborting\n");
c9cab24e 17334 goto err_out_apeunmap;
1da177e4
LT
17335 }
17336
4a29cc2e
MC
17337 /* The EPB bridge inside 5714, 5715, and 5780 and any
17338 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
17339 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
17340 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
17341 * do DMA address check in tg3_start_xmit().
17342 */
63c3a66f 17343 if (tg3_flag(tp, IS_5788))
284901a9 17344 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 17345 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 17346 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 17347#ifdef CONFIG_HIGHMEM
6a35528a 17348 dma_mask = DMA_BIT_MASK(64);
72f2afb8 17349#endif
4a29cc2e 17350 } else
6a35528a 17351 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
17352
17353 /* Configure DMA attributes. */
284901a9 17354 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
17355 err = pci_set_dma_mask(pdev, dma_mask);
17356 if (!err) {
0da0606f 17357 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
17358 err = pci_set_consistent_dma_mask(pdev,
17359 persist_dma_mask);
17360 if (err < 0) {
ab96b241
MC
17361 dev_err(&pdev->dev, "Unable to obtain 64 bit "
17362 "DMA for consistent allocations\n");
c9cab24e 17363 goto err_out_apeunmap;
72f2afb8
MC
17364 }
17365 }
17366 }
284901a9
YH
17367 if (err || dma_mask == DMA_BIT_MASK(32)) {
17368 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 17369 if (err) {
ab96b241
MC
17370 dev_err(&pdev->dev,
17371 "No usable DMA configuration, aborting\n");
c9cab24e 17372 goto err_out_apeunmap;
72f2afb8
MC
17373 }
17374 }
17375
fdfec172 17376 tg3_init_bufmgr_config(tp);
1da177e4 17377
f646968f 17378 features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
0da0606f
MC
17379
17380 /* 5700 B0 chips do not support checksumming correctly due
17381 * to hardware bugs.
17382 */
4153577a 17383 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
0da0606f
MC
17384 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
17385
17386 if (tg3_flag(tp, 5755_PLUS))
17387 features |= NETIF_F_IPV6_CSUM;
17388 }
17389
4e3a7aaa
MC
17390 /* TSO is on by default on chips that support hardware TSO.
17391 * Firmware TSO on older chips gives lower performance, so it
17392 * is off by default, but can be enabled using ethtool.
17393 */
63c3a66f
JP
17394 if ((tg3_flag(tp, HW_TSO_1) ||
17395 tg3_flag(tp, HW_TSO_2) ||
17396 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
17397 (features & NETIF_F_IP_CSUM))
17398 features |= NETIF_F_TSO;
63c3a66f 17399 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
17400 if (features & NETIF_F_IPV6_CSUM)
17401 features |= NETIF_F_TSO6;
63c3a66f 17402 if (tg3_flag(tp, HW_TSO_3) ||
4153577a
JP
17403 tg3_asic_rev(tp) == ASIC_REV_5761 ||
17404 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
17405 tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
17406 tg3_asic_rev(tp) == ASIC_REV_5785 ||
17407 tg3_asic_rev(tp) == ASIC_REV_57780)
0da0606f 17408 features |= NETIF_F_TSO_ECN;
b0026624 17409 }
1da177e4 17410
d542fe27
MC
17411 dev->features |= features;
17412 dev->vlan_features |= features;
17413
06c03c02
MB
17414 /*
17415 * Add loopback capability only for a subset of devices that support
17416 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
17417 * loopback for the remaining devices.
17418 */
4153577a 17419 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
06c03c02
MB
17420 !tg3_flag(tp, CPMU_PRESENT))
17421 /* Add the loopback capability */
0da0606f
MC
17422 features |= NETIF_F_LOOPBACK;
17423
0da0606f 17424 dev->hw_features |= features;
06c03c02 17425
4153577a 17426 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
63c3a66f 17427 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 17428 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 17429 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
17430 tp->rx_pending = 63;
17431 }
17432
1da177e4
LT
17433 err = tg3_get_device_address(tp);
17434 if (err) {
ab96b241
MC
17435 dev_err(&pdev->dev,
17436 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 17437 goto err_out_apeunmap;
c88864df
MC
17438 }
17439
1da177e4
LT
17440 /*
17441 * Reset chip in case UNDI or EFI driver did not shutdown
17442 * DMA self test will enable WDMAC and we'll see (spurious)
17443 * pending DMA on the PCI bus at that point.
17444 */
17445 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
17446 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 17447 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 17448 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
17449 }
17450
17451 err = tg3_test_dma(tp);
17452 if (err) {
ab96b241 17453 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 17454 goto err_out_apeunmap;
1da177e4
LT
17455 }
17456
78f90dcf
MC
17457 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
17458 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
17459 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 17460 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
17461 struct tg3_napi *tnapi = &tp->napi[i];
17462
17463 tnapi->tp = tp;
17464 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
17465
17466 tnapi->int_mbox = intmbx;
93a700a9 17467 if (i <= 4)
78f90dcf
MC
17468 intmbx += 0x8;
17469 else
17470 intmbx += 0x4;
17471
17472 tnapi->consmbox = rcvmbx;
17473 tnapi->prodmbox = sndmbx;
17474
66cfd1bd 17475 if (i)
78f90dcf 17476 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 17477 else
78f90dcf 17478 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 17479
63c3a66f 17480 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
17481 break;
17482
17483 /*
17484 * If we support MSIX, we'll be using RSS. If we're using
17485 * RSS, the first vector only handles link interrupts and the
17486 * remaining vectors handle rx and tx interrupts. Reuse the
17487 * mailbox values for the next iteration. The values we setup
17488 * above are still useful for the single vectored mode.
17489 */
17490 if (!i)
17491 continue;
17492
17493 rcvmbx += 0x8;
17494
17495 if (sndmbx & 0x4)
17496 sndmbx -= 0x4;
17497 else
17498 sndmbx += 0xc;
17499 }
17500
15f9850d
DM
17501 tg3_init_coal(tp);
17502
c49a1561
MC
17503 pci_set_drvdata(pdev, dev);
17504
4153577a
JP
17505 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
17506 tg3_asic_rev(tp) == ASIC_REV_5720 ||
17507 tg3_asic_rev(tp) == ASIC_REV_5762)
fb4ce8ad
MC
17508 tg3_flag_set(tp, PTP_CAPABLE);
17509
cd0d7228
MC
17510 if (tg3_flag(tp, 5717_PLUS)) {
17511 /* Resume a low-power mode */
17512 tg3_frob_aux_power(tp, false);
17513 }
17514
21f7638e
MC
17515 tg3_timer_init(tp);
17516
402e1398
MC
17517 tg3_carrier_off(tp);
17518
1da177e4
LT
17519 err = register_netdev(dev);
17520 if (err) {
ab96b241 17521 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 17522 goto err_out_apeunmap;
1da177e4
LT
17523 }
17524
05dbe005
JP
17525 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
17526 tp->board_part_number,
4153577a 17527 tg3_chip_rev_id(tp),
05dbe005
JP
17528 tg3_bus_string(tp, str),
17529 dev->dev_addr);
1da177e4 17530
f07e9af3 17531 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
17532 struct phy_device *phydev;
17533 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
17534 netdev_info(dev,
17535 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 17536 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
17537 } else {
17538 char *ethtype;
17539
17540 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
17541 ethtype = "10/100Base-TX";
17542 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
17543 ethtype = "1000Base-SX";
17544 else
17545 ethtype = "10/100/1000Base-T";
17546
5129c3a3 17547 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
17548 "(WireSpeed[%d], EEE[%d])\n",
17549 tg3_phy_string(tp), ethtype,
17550 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
17551 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 17552 }
05dbe005
JP
17553
17554 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 17555 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 17556 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 17557 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
17558 tg3_flag(tp, ENABLE_ASF) != 0,
17559 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
17560 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
17561 tp->dma_rwctrl,
17562 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
17563 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 17564
b45aa2f6
MC
17565 pci_save_state(pdev);
17566
1da177e4
LT
17567 return 0;
17568
0d3031d9
MC
17569err_out_apeunmap:
17570 if (tp->aperegs) {
17571 iounmap(tp->aperegs);
17572 tp->aperegs = NULL;
17573 }
17574
1da177e4 17575err_out_iounmap:
6892914f
MC
17576 if (tp->regs) {
17577 iounmap(tp->regs);
22abe310 17578 tp->regs = NULL;
6892914f 17579 }
1da177e4
LT
17580
17581err_out_free_dev:
17582 free_netdev(dev);
17583
16821285
MC
17584err_out_power_down:
17585 pci_set_power_state(pdev, PCI_D3hot);
17586
1da177e4
LT
17587err_out_free_res:
17588 pci_release_regions(pdev);
17589
17590err_out_disable_pdev:
17591 pci_disable_device(pdev);
17592 pci_set_drvdata(pdev, NULL);
17593 return err;
17594}
17595
229b1ad1 17596static void tg3_remove_one(struct pci_dev *pdev)
1da177e4
LT
17597{
17598 struct net_device *dev = pci_get_drvdata(pdev);
17599
17600 if (dev) {
17601 struct tg3 *tp = netdev_priv(dev);
17602
e3c5530b 17603 release_firmware(tp->fw);
077f849d 17604
db219973 17605 tg3_reset_task_cancel(tp);
158d7abd 17606
e730c823 17607 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 17608 tg3_phy_fini(tp);
158d7abd 17609 tg3_mdio_fini(tp);
b02fd9e3 17610 }
158d7abd 17611
1da177e4 17612 unregister_netdev(dev);
0d3031d9
MC
17613 if (tp->aperegs) {
17614 iounmap(tp->aperegs);
17615 tp->aperegs = NULL;
17616 }
6892914f
MC
17617 if (tp->regs) {
17618 iounmap(tp->regs);
22abe310 17619 tp->regs = NULL;
6892914f 17620 }
1da177e4
LT
17621 free_netdev(dev);
17622 pci_release_regions(pdev);
17623 pci_disable_device(pdev);
17624 pci_set_drvdata(pdev, NULL);
17625 }
17626}
17627
aa6027ca 17628#ifdef CONFIG_PM_SLEEP
c866b7ea 17629static int tg3_suspend(struct device *device)
1da177e4 17630{
c866b7ea 17631 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17632 struct net_device *dev = pci_get_drvdata(pdev);
17633 struct tg3 *tp = netdev_priv(dev);
17634 int err;
17635
17636 if (!netif_running(dev))
17637 return 0;
17638
db219973 17639 tg3_reset_task_cancel(tp);
b02fd9e3 17640 tg3_phy_stop(tp);
1da177e4
LT
17641 tg3_netif_stop(tp);
17642
21f7638e 17643 tg3_timer_stop(tp);
1da177e4 17644
f47c11ee 17645 tg3_full_lock(tp, 1);
1da177e4 17646 tg3_disable_ints(tp);
f47c11ee 17647 tg3_full_unlock(tp);
1da177e4
LT
17648
17649 netif_device_detach(dev);
17650
f47c11ee 17651 tg3_full_lock(tp, 0);
944d980e 17652 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 17653 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 17654 tg3_full_unlock(tp);
1da177e4 17655
c866b7ea 17656 err = tg3_power_down_prepare(tp);
1da177e4 17657 if (err) {
b02fd9e3
MC
17658 int err2;
17659
f47c11ee 17660 tg3_full_lock(tp, 0);
1da177e4 17661
63c3a66f 17662 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 17663 err2 = tg3_restart_hw(tp, true);
b02fd9e3 17664 if (err2)
b9ec6c1b 17665 goto out;
1da177e4 17666
21f7638e 17667 tg3_timer_start(tp);
1da177e4
LT
17668
17669 netif_device_attach(dev);
17670 tg3_netif_start(tp);
17671
b9ec6c1b 17672out:
f47c11ee 17673 tg3_full_unlock(tp);
b02fd9e3
MC
17674
17675 if (!err2)
17676 tg3_phy_start(tp);
1da177e4
LT
17677 }
17678
17679 return err;
17680}
17681
c866b7ea 17682static int tg3_resume(struct device *device)
1da177e4 17683{
c866b7ea 17684 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17685 struct net_device *dev = pci_get_drvdata(pdev);
17686 struct tg3 *tp = netdev_priv(dev);
17687 int err;
17688
17689 if (!netif_running(dev))
17690 return 0;
17691
1da177e4
LT
17692 netif_device_attach(dev);
17693
f47c11ee 17694 tg3_full_lock(tp, 0);
1da177e4 17695
2e460fc0
NS
17696 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
17697
63c3a66f 17698 tg3_flag_set(tp, INIT_COMPLETE);
942d1af0
NS
17699 err = tg3_restart_hw(tp,
17700 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
b9ec6c1b
MC
17701 if (err)
17702 goto out;
1da177e4 17703
21f7638e 17704 tg3_timer_start(tp);
1da177e4 17705
1da177e4
LT
17706 tg3_netif_start(tp);
17707
b9ec6c1b 17708out:
f47c11ee 17709 tg3_full_unlock(tp);
1da177e4 17710
b02fd9e3
MC
17711 if (!err)
17712 tg3_phy_start(tp);
17713
b9ec6c1b 17714 return err;
1da177e4 17715}
42df36a6 17716#endif /* CONFIG_PM_SLEEP */
1da177e4 17717
c866b7ea
RW
17718static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
17719
b45aa2f6
MC
17720/**
17721 * tg3_io_error_detected - called when PCI error is detected
17722 * @pdev: Pointer to PCI device
17723 * @state: The current pci connection state
17724 *
17725 * This function is called after a PCI bus error affecting
17726 * this device has been detected.
17727 */
17728static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
17729 pci_channel_state_t state)
17730{
17731 struct net_device *netdev = pci_get_drvdata(pdev);
17732 struct tg3 *tp = netdev_priv(netdev);
17733 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
17734
17735 netdev_info(netdev, "PCI I/O error detected\n");
17736
17737 rtnl_lock();
17738
17739 if (!netif_running(netdev))
17740 goto done;
17741
17742 tg3_phy_stop(tp);
17743
17744 tg3_netif_stop(tp);
17745
21f7638e 17746 tg3_timer_stop(tp);
b45aa2f6
MC
17747
17748 /* Want to make sure that the reset task doesn't run */
db219973 17749 tg3_reset_task_cancel(tp);
b45aa2f6
MC
17750
17751 netif_device_detach(netdev);
17752
17753 /* Clean up software state, even if MMIO is blocked */
17754 tg3_full_lock(tp, 0);
17755 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
17756 tg3_full_unlock(tp);
17757
17758done:
17759 if (state == pci_channel_io_perm_failure)
17760 err = PCI_ERS_RESULT_DISCONNECT;
17761 else
17762 pci_disable_device(pdev);
17763
17764 rtnl_unlock();
17765
17766 return err;
17767}
17768
17769/**
17770 * tg3_io_slot_reset - called after the pci bus has been reset.
17771 * @pdev: Pointer to PCI device
17772 *
17773 * Restart the card from scratch, as if from a cold-boot.
17774 * At this point, the card has exprienced a hard reset,
17775 * followed by fixups by BIOS, and has its config space
17776 * set up identically to what it was at cold boot.
17777 */
17778static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
17779{
17780 struct net_device *netdev = pci_get_drvdata(pdev);
17781 struct tg3 *tp = netdev_priv(netdev);
17782 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
17783 int err;
17784
17785 rtnl_lock();
17786
17787 if (pci_enable_device(pdev)) {
17788 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
17789 goto done;
17790 }
17791
17792 pci_set_master(pdev);
17793 pci_restore_state(pdev);
17794 pci_save_state(pdev);
17795
17796 if (!netif_running(netdev)) {
17797 rc = PCI_ERS_RESULT_RECOVERED;
17798 goto done;
17799 }
17800
17801 err = tg3_power_up(tp);
bed9829f 17802 if (err)
b45aa2f6 17803 goto done;
b45aa2f6
MC
17804
17805 rc = PCI_ERS_RESULT_RECOVERED;
17806
17807done:
17808 rtnl_unlock();
17809
17810 return rc;
17811}
17812
17813/**
17814 * tg3_io_resume - called when traffic can start flowing again.
17815 * @pdev: Pointer to PCI device
17816 *
17817 * This callback is called when the error recovery driver tells
17818 * us that its OK to resume normal operation.
17819 */
17820static void tg3_io_resume(struct pci_dev *pdev)
17821{
17822 struct net_device *netdev = pci_get_drvdata(pdev);
17823 struct tg3 *tp = netdev_priv(netdev);
17824 int err;
17825
17826 rtnl_lock();
17827
17828 if (!netif_running(netdev))
17829 goto done;
17830
17831 tg3_full_lock(tp, 0);
2e460fc0 17832 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
63c3a66f 17833 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 17834 err = tg3_restart_hw(tp, true);
b45aa2f6 17835 if (err) {
35763066 17836 tg3_full_unlock(tp);
b45aa2f6
MC
17837 netdev_err(netdev, "Cannot restart hardware after reset.\n");
17838 goto done;
17839 }
17840
17841 netif_device_attach(netdev);
17842
21f7638e 17843 tg3_timer_start(tp);
b45aa2f6
MC
17844
17845 tg3_netif_start(tp);
17846
35763066
NNS
17847 tg3_full_unlock(tp);
17848
b45aa2f6
MC
17849 tg3_phy_start(tp);
17850
17851done:
17852 rtnl_unlock();
17853}
17854
3646f0e5 17855static const struct pci_error_handlers tg3_err_handler = {
b45aa2f6
MC
17856 .error_detected = tg3_io_error_detected,
17857 .slot_reset = tg3_io_slot_reset,
17858 .resume = tg3_io_resume
17859};
17860
1da177e4
LT
17861static struct pci_driver tg3_driver = {
17862 .name = DRV_MODULE_NAME,
17863 .id_table = tg3_pci_tbl,
17864 .probe = tg3_init_one,
229b1ad1 17865 .remove = tg3_remove_one,
b45aa2f6 17866 .err_handler = &tg3_err_handler,
42df36a6 17867 .driver.pm = &tg3_pm_ops,
1da177e4
LT
17868};
17869
8dbb0dc2 17870module_pci_driver(tg3_driver);
This page took 5.582154 seconds and 5 git commands to generate.