Merge branch 'tg3'
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b681b65d 7 * Copyright (C) 2005-2013 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
7e6c63f0 47#include <linux/ssb/ssb_driver_gige.h>
aed93e0b
MC
48#include <linux/hwmon.h>
49#include <linux/hwmon-sysfs.h>
1da177e4
LT
50
51#include <net/checksum.h>
c9bdd4b5 52#include <net/ip.h>
1da177e4 53
27fd9de8 54#include <linux/io.h>
1da177e4 55#include <asm/byteorder.h>
27fd9de8 56#include <linux/uaccess.h>
1da177e4 57
be947307
MC
58#include <uapi/linux/net_tstamp.h>
59#include <linux/ptp_clock_kernel.h>
60
49b6e95f 61#ifdef CONFIG_SPARC
1da177e4 62#include <asm/idprom.h>
49b6e95f 63#include <asm/prom.h>
1da177e4
LT
64#endif
65
63532394
MC
66#define BAR_0 0
67#define BAR_2 2
68
1da177e4
LT
69#include "tg3.h"
70
63c3a66f
JP
71/* Functions & macros to verify TG3_FLAGS types */
72
73static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 return test_bit(flag, bits);
76}
77
78static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 set_bit(flag, bits);
81}
82
83static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
84{
85 clear_bit(flag, bits);
86}
87
88#define tg3_flag(tp, flag) \
89 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
90#define tg3_flag_set(tp, flag) \
91 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
92#define tg3_flag_clear(tp, flag) \
93 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
94
1da177e4 95#define DRV_MODULE_NAME "tg3"
6867c843 96#define TG3_MAJ_NUM 3
7a28fdeb 97#define TG3_MIN_NUM 131
6867c843
MC
98#define DRV_MODULE_VERSION \
99 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
7a28fdeb 100#define DRV_MODULE_RELDATE "April 09, 2013"
1da177e4 101
fd6d3f0e
MC
102#define RESET_KIND_SHUTDOWN 0
103#define RESET_KIND_INIT 1
104#define RESET_KIND_SUSPEND 2
105
1da177e4
LT
106#define TG3_DEF_RX_MODE 0
107#define TG3_DEF_TX_MODE 0
108#define TG3_DEF_MSG_ENABLE \
109 (NETIF_MSG_DRV | \
110 NETIF_MSG_PROBE | \
111 NETIF_MSG_LINK | \
112 NETIF_MSG_TIMER | \
113 NETIF_MSG_IFDOWN | \
114 NETIF_MSG_IFUP | \
115 NETIF_MSG_RX_ERR | \
116 NETIF_MSG_TX_ERR)
117
520b2756
MC
118#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
119
1da177e4
LT
120/* length of time before we decide the hardware is borked,
121 * and dev->tx_timeout() should be called to fix the problem
122 */
63c3a66f 123
1da177e4
LT
124#define TG3_TX_TIMEOUT (5 * HZ)
125
126/* hardware minimum and maximum for a single frame's data payload */
127#define TG3_MIN_MTU 60
128#define TG3_MAX_MTU(tp) \
63c3a66f 129 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
130
131/* These numbers seem to be hard coded in the NIC firmware somehow.
132 * You can't change the ring sizes, but you can change where you place
133 * them in the NIC onboard memory.
134 */
7cb32cf2 135#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 136 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 137 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 138#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 139#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 140 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 141 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
142#define TG3_DEF_RX_JUMBO_RING_PENDING 100
143
144/* Do not place this n-ring entries value into the tp struct itself,
145 * we really want to expose these constants to GCC so that modulo et
146 * al. operations are done with shifts and masks instead of with
147 * hw multiply/modulo instructions. Another solution would be to
148 * replace things like '% foo' with '& (foo - 1)'.
149 */
1da177e4
LT
150
151#define TG3_TX_RING_SIZE 512
152#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
153
2c49a44d
MC
154#define TG3_RX_STD_RING_BYTES(tp) \
155 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
156#define TG3_RX_JMB_RING_BYTES(tp) \
157 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
158#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 159 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
160#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
161 TG3_TX_RING_SIZE)
1da177e4
LT
162#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
163
287be12e
MC
164#define TG3_DMA_BYTE_ENAB 64
165
166#define TG3_RX_STD_DMA_SZ 1536
167#define TG3_RX_JMB_DMA_SZ 9046
168
169#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
170
171#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
172#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 173
2c49a44d
MC
174#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
175 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 176
2c49a44d
MC
177#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
178 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 179
d2757fc4
MC
180/* Due to a hardware bug, the 5701 can only DMA to memory addresses
181 * that are at least dword aligned when used in PCIX mode. The driver
182 * works around this bug by double copying the packet. This workaround
183 * is built into the normal double copy length check for efficiency.
184 *
185 * However, the double copy is only necessary on those architectures
186 * where unaligned memory accesses are inefficient. For those architectures
187 * where unaligned memory accesses incur little penalty, we can reintegrate
188 * the 5701 in the normal rx path. Doing so saves a device structure
189 * dereference by hardcoding the double copy threshold in place.
190 */
191#define TG3_RX_COPY_THRESHOLD 256
192#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
193 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
194#else
195 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
196#endif
197
81389f57
MC
198#if (NET_IP_ALIGN != 0)
199#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
200#else
9205fd9c 201#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
202#endif
203
1da177e4 204/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 205#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 206#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 207#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 208
ad829268
MC
209#define TG3_RAW_IP_ALIGN 2
210
c6cdf436 211#define TG3_FW_UPDATE_TIMEOUT_SEC 5
21f7638e 212#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
c6cdf436 213
077f849d 214#define FIRMWARE_TG3 "tigon/tg3.bin"
c4dab506 215#define FIRMWARE_TG357766 "tigon/tg357766.bin"
077f849d
JSR
216#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
217#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
218
229b1ad1 219static char version[] =
05dbe005 220 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
221
222MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
223MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
224MODULE_LICENSE("GPL");
225MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
226MODULE_FIRMWARE(FIRMWARE_TG3);
227MODULE_FIRMWARE(FIRMWARE_TG3TSO);
228MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
229
1da177e4
LT
230static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
231module_param(tg3_debug, int, 0);
232MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
233
3d567e0e
NNS
234#define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
235#define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
236
a3aa1884 237static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
3d567e0e
NNS
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
257 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
258 TG3_DRV_DATA_FLAG_5705_10_100},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
260 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
261 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
3d567e0e
NNS
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
264 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
265 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
7e6c63f0 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
13185217 269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217 270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
3d567e0e
NNS
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
272 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
3d567e0e
NNS
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
278 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
3d567e0e
NNS
286 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
287 PCI_VENDOR_ID_LENOVO,
288 TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
289 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
3d567e0e
NNS
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
292 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
306 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
307 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
308 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
309 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
310 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
3d567e0e
NNS
311 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
312 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
313 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
314 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
315 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
316 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
321d32a0
MC
317 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
318 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
3d567e0e
NNS
319 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
320 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
5e7ccf20 321 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6 322 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
79d49695 323 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
5001e2f6 324 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
325 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
326 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
327 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
328 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
3d567e0e
NNS
329 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
330 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
331 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
332 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
302b500b 333 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 334 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
02eca3f5 335 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
d3f677af 336 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
c86a8560
MC
337 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
338 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
339 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
13185217
HK
340 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
341 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
342 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
343 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
344 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
345 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
346 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 347 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 348 {}
1da177e4
LT
349};
350
351MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
352
50da859d 353static const struct {
1da177e4 354 const char string[ETH_GSTRING_LEN];
48fa55a0 355} ethtool_stats_keys[] = {
1da177e4
LT
356 { "rx_octets" },
357 { "rx_fragments" },
358 { "rx_ucast_packets" },
359 { "rx_mcast_packets" },
360 { "rx_bcast_packets" },
361 { "rx_fcs_errors" },
362 { "rx_align_errors" },
363 { "rx_xon_pause_rcvd" },
364 { "rx_xoff_pause_rcvd" },
365 { "rx_mac_ctrl_rcvd" },
366 { "rx_xoff_entered" },
367 { "rx_frame_too_long_errors" },
368 { "rx_jabbers" },
369 { "rx_undersize_packets" },
370 { "rx_in_length_errors" },
371 { "rx_out_length_errors" },
372 { "rx_64_or_less_octet_packets" },
373 { "rx_65_to_127_octet_packets" },
374 { "rx_128_to_255_octet_packets" },
375 { "rx_256_to_511_octet_packets" },
376 { "rx_512_to_1023_octet_packets" },
377 { "rx_1024_to_1522_octet_packets" },
378 { "rx_1523_to_2047_octet_packets" },
379 { "rx_2048_to_4095_octet_packets" },
380 { "rx_4096_to_8191_octet_packets" },
381 { "rx_8192_to_9022_octet_packets" },
382
383 { "tx_octets" },
384 { "tx_collisions" },
385
386 { "tx_xon_sent" },
387 { "tx_xoff_sent" },
388 { "tx_flow_control" },
389 { "tx_mac_errors" },
390 { "tx_single_collisions" },
391 { "tx_mult_collisions" },
392 { "tx_deferred" },
393 { "tx_excessive_collisions" },
394 { "tx_late_collisions" },
395 { "tx_collide_2times" },
396 { "tx_collide_3times" },
397 { "tx_collide_4times" },
398 { "tx_collide_5times" },
399 { "tx_collide_6times" },
400 { "tx_collide_7times" },
401 { "tx_collide_8times" },
402 { "tx_collide_9times" },
403 { "tx_collide_10times" },
404 { "tx_collide_11times" },
405 { "tx_collide_12times" },
406 { "tx_collide_13times" },
407 { "tx_collide_14times" },
408 { "tx_collide_15times" },
409 { "tx_ucast_packets" },
410 { "tx_mcast_packets" },
411 { "tx_bcast_packets" },
412 { "tx_carrier_sense_errors" },
413 { "tx_discards" },
414 { "tx_errors" },
415
416 { "dma_writeq_full" },
417 { "dma_write_prioq_full" },
418 { "rxbds_empty" },
419 { "rx_discards" },
420 { "rx_errors" },
421 { "rx_threshold_hit" },
422
423 { "dma_readq_full" },
424 { "dma_read_prioq_full" },
425 { "tx_comp_queue_full" },
426
427 { "ring_set_send_prod_index" },
428 { "ring_status_update" },
429 { "nic_irqs" },
430 { "nic_avoided_irqs" },
4452d099
MC
431 { "nic_tx_threshold_hit" },
432
433 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
434};
435
48fa55a0 436#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
93df8b8f
NNS
437#define TG3_NVRAM_TEST 0
438#define TG3_LINK_TEST 1
439#define TG3_REGISTER_TEST 2
440#define TG3_MEMORY_TEST 3
441#define TG3_MAC_LOOPB_TEST 4
442#define TG3_PHY_LOOPB_TEST 5
443#define TG3_EXT_LOOPB_TEST 6
444#define TG3_INTERRUPT_TEST 7
48fa55a0
MC
445
446
50da859d 447static const struct {
4cafd3f5 448 const char string[ETH_GSTRING_LEN];
48fa55a0 449} ethtool_test_keys[] = {
93df8b8f
NNS
450 [TG3_NVRAM_TEST] = { "nvram test (online) " },
451 [TG3_LINK_TEST] = { "link test (online) " },
452 [TG3_REGISTER_TEST] = { "register test (offline)" },
453 [TG3_MEMORY_TEST] = { "memory test (offline)" },
454 [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
455 [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
456 [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
457 [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
4cafd3f5
MC
458};
459
48fa55a0
MC
460#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
461
462
b401e9e2
MC
463static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
464{
465 writel(val, tp->regs + off);
466}
467
468static u32 tg3_read32(struct tg3 *tp, u32 off)
469{
de6f31eb 470 return readl(tp->regs + off);
b401e9e2
MC
471}
472
0d3031d9
MC
473static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
474{
475 writel(val, tp->aperegs + off);
476}
477
478static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
479{
de6f31eb 480 return readl(tp->aperegs + off);
0d3031d9
MC
481}
482
1da177e4
LT
483static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
484{
6892914f
MC
485 unsigned long flags;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
489 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
491}
492
493static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
494{
495 writel(val, tp->regs + off);
496 readl(tp->regs + off);
1da177e4
LT
497}
498
6892914f 499static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 500{
6892914f
MC
501 unsigned long flags;
502 u32 val;
503
504 spin_lock_irqsave(&tp->indirect_lock, flags);
505 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
506 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
507 spin_unlock_irqrestore(&tp->indirect_lock, flags);
508 return val;
509}
510
511static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
512{
513 unsigned long flags;
514
515 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
516 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
517 TG3_64BIT_REG_LOW, val);
518 return;
519 }
66711e66 520 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
521 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
522 TG3_64BIT_REG_LOW, val);
523 return;
1da177e4 524 }
6892914f
MC
525
526 spin_lock_irqsave(&tp->indirect_lock, flags);
527 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
528 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
529 spin_unlock_irqrestore(&tp->indirect_lock, flags);
530
531 /* In indirect mode when disabling interrupts, we also need
532 * to clear the interrupt bit in the GRC local ctrl register.
533 */
534 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
535 (val == 0x1)) {
536 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
537 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
538 }
539}
540
541static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
542{
543 unsigned long flags;
544 u32 val;
545
546 spin_lock_irqsave(&tp->indirect_lock, flags);
547 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
548 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
549 spin_unlock_irqrestore(&tp->indirect_lock, flags);
550 return val;
551}
552
b401e9e2
MC
553/* usec_wait specifies the wait time in usec when writing to certain registers
554 * where it is unsafe to read back the register without some delay.
555 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
556 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
557 */
558static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 559{
63c3a66f 560 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
561 /* Non-posted methods */
562 tp->write32(tp, off, val);
563 else {
564 /* Posted method */
565 tg3_write32(tp, off, val);
566 if (usec_wait)
567 udelay(usec_wait);
568 tp->read32(tp, off);
569 }
570 /* Wait again after the read for the posted method to guarantee that
571 * the wait time is met.
572 */
573 if (usec_wait)
574 udelay(usec_wait);
1da177e4
LT
575}
576
09ee929c
MC
577static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
578{
579 tp->write32_mbox(tp, off, val);
7e6c63f0
HM
580 if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
581 (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
582 !tg3_flag(tp, ICH_WORKAROUND)))
6892914f 583 tp->read32_mbox(tp, off);
09ee929c
MC
584}
585
20094930 586static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
587{
588 void __iomem *mbox = tp->regs + off;
589 writel(val, mbox);
63c3a66f 590 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 591 writel(val, mbox);
7e6c63f0
HM
592 if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
593 tg3_flag(tp, FLUSH_POSTED_WRITES))
1da177e4
LT
594 readl(mbox);
595}
596
b5d3772c
MC
597static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
598{
de6f31eb 599 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
600}
601
602static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
603{
604 writel(val, tp->regs + off + GRCMBOX_BASE);
605}
606
c6cdf436 607#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 608#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
609#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
610#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
611#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 612
c6cdf436
MC
613#define tw32(reg, val) tp->write32(tp, reg, val)
614#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
615#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
616#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
617
618static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
619{
6892914f
MC
620 unsigned long flags;
621
4153577a 622 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
623 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
624 return;
625
6892914f 626 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 627 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
628 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
629 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 630
bbadf503
MC
631 /* Always leave this as zero. */
632 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
633 } else {
634 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
635 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 636
bbadf503
MC
637 /* Always leave this as zero. */
638 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
639 }
640 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
641}
642
1da177e4
LT
643static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
644{
6892914f
MC
645 unsigned long flags;
646
4153577a 647 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
648 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
649 *val = 0;
650 return;
651 }
652
6892914f 653 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 654 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
655 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
656 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 657
bbadf503
MC
658 /* Always leave this as zero. */
659 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
660 } else {
661 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
662 *val = tr32(TG3PCI_MEM_WIN_DATA);
663
664 /* Always leave this as zero. */
665 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
666 }
6892914f 667 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
668}
669
0d3031d9
MC
670static void tg3_ape_lock_init(struct tg3 *tp)
671{
672 int i;
6f5c8f83 673 u32 regbase, bit;
f92d9dc1 674
4153577a 675 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
676 regbase = TG3_APE_LOCK_GRANT;
677 else
678 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
679
680 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
681 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
682 switch (i) {
683 case TG3_APE_LOCK_PHY0:
684 case TG3_APE_LOCK_PHY1:
685 case TG3_APE_LOCK_PHY2:
686 case TG3_APE_LOCK_PHY3:
687 bit = APE_LOCK_GRANT_DRIVER;
688 break;
689 default:
690 if (!tp->pci_fn)
691 bit = APE_LOCK_GRANT_DRIVER;
692 else
693 bit = 1 << tp->pci_fn;
694 }
695 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
696 }
697
0d3031d9
MC
698}
699
700static int tg3_ape_lock(struct tg3 *tp, int locknum)
701{
702 int i, off;
703 int ret = 0;
6f5c8f83 704 u32 status, req, gnt, bit;
0d3031d9 705
63c3a66f 706 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
707 return 0;
708
709 switch (locknum) {
6f5c8f83 710 case TG3_APE_LOCK_GPIO:
4153577a 711 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 712 return 0;
33f401ae
MC
713 case TG3_APE_LOCK_GRC:
714 case TG3_APE_LOCK_MEM:
78f94dc7
MC
715 if (!tp->pci_fn)
716 bit = APE_LOCK_REQ_DRIVER;
717 else
718 bit = 1 << tp->pci_fn;
33f401ae 719 break;
8151ad57
MC
720 case TG3_APE_LOCK_PHY0:
721 case TG3_APE_LOCK_PHY1:
722 case TG3_APE_LOCK_PHY2:
723 case TG3_APE_LOCK_PHY3:
724 bit = APE_LOCK_REQ_DRIVER;
725 break;
33f401ae
MC
726 default:
727 return -EINVAL;
0d3031d9
MC
728 }
729
4153577a 730 if (tg3_asic_rev(tp) == ASIC_REV_5761) {
f92d9dc1
MC
731 req = TG3_APE_LOCK_REQ;
732 gnt = TG3_APE_LOCK_GRANT;
733 } else {
734 req = TG3_APE_PER_LOCK_REQ;
735 gnt = TG3_APE_PER_LOCK_GRANT;
736 }
737
0d3031d9
MC
738 off = 4 * locknum;
739
6f5c8f83 740 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
741
742 /* Wait for up to 1 millisecond to acquire lock. */
743 for (i = 0; i < 100; i++) {
f92d9dc1 744 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 745 if (status == bit)
0d3031d9
MC
746 break;
747 udelay(10);
748 }
749
6f5c8f83 750 if (status != bit) {
0d3031d9 751 /* Revoke the lock request. */
6f5c8f83 752 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
753 ret = -EBUSY;
754 }
755
756 return ret;
757}
758
759static void tg3_ape_unlock(struct tg3 *tp, int locknum)
760{
6f5c8f83 761 u32 gnt, bit;
0d3031d9 762
63c3a66f 763 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
764 return;
765
766 switch (locknum) {
6f5c8f83 767 case TG3_APE_LOCK_GPIO:
4153577a 768 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 769 return;
33f401ae
MC
770 case TG3_APE_LOCK_GRC:
771 case TG3_APE_LOCK_MEM:
78f94dc7
MC
772 if (!tp->pci_fn)
773 bit = APE_LOCK_GRANT_DRIVER;
774 else
775 bit = 1 << tp->pci_fn;
33f401ae 776 break;
8151ad57
MC
777 case TG3_APE_LOCK_PHY0:
778 case TG3_APE_LOCK_PHY1:
779 case TG3_APE_LOCK_PHY2:
780 case TG3_APE_LOCK_PHY3:
781 bit = APE_LOCK_GRANT_DRIVER;
782 break;
33f401ae
MC
783 default:
784 return;
0d3031d9
MC
785 }
786
4153577a 787 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
788 gnt = TG3_APE_LOCK_GRANT;
789 else
790 gnt = TG3_APE_PER_LOCK_GRANT;
791
6f5c8f83 792 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
793}
794
b65a372b 795static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
fd6d3f0e 796{
fd6d3f0e
MC
797 u32 apedata;
798
b65a372b
MC
799 while (timeout_us) {
800 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
801 return -EBUSY;
802
803 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
804 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
805 break;
806
807 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
808
809 udelay(10);
810 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
811 }
812
813 return timeout_us ? 0 : -EBUSY;
814}
815
cf8d55ae
MC
816static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
817{
818 u32 i, apedata;
819
820 for (i = 0; i < timeout_us / 10; i++) {
821 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
822
823 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
824 break;
825
826 udelay(10);
827 }
828
829 return i == timeout_us / 10;
830}
831
86449944
MC
832static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
833 u32 len)
cf8d55ae
MC
834{
835 int err;
836 u32 i, bufoff, msgoff, maxlen, apedata;
837
838 if (!tg3_flag(tp, APE_HAS_NCSI))
839 return 0;
840
841 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
842 if (apedata != APE_SEG_SIG_MAGIC)
843 return -ENODEV;
844
845 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
846 if (!(apedata & APE_FW_STATUS_READY))
847 return -EAGAIN;
848
849 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
850 TG3_APE_SHMEM_BASE;
851 msgoff = bufoff + 2 * sizeof(u32);
852 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
853
854 while (len) {
855 u32 length;
856
857 /* Cap xfer sizes to scratchpad limits. */
858 length = (len > maxlen) ? maxlen : len;
859 len -= length;
860
861 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
862 if (!(apedata & APE_FW_STATUS_READY))
863 return -EAGAIN;
864
865 /* Wait for up to 1 msec for APE to service previous event. */
866 err = tg3_ape_event_lock(tp, 1000);
867 if (err)
868 return err;
869
870 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
871 APE_EVENT_STATUS_SCRTCHPD_READ |
872 APE_EVENT_STATUS_EVENT_PENDING;
873 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
874
875 tg3_ape_write32(tp, bufoff, base_off);
876 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
877
878 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
879 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
880
881 base_off += length;
882
883 if (tg3_ape_wait_for_event(tp, 30000))
884 return -EAGAIN;
885
886 for (i = 0; length; i += 4, length -= 4) {
887 u32 val = tg3_ape_read32(tp, msgoff + i);
888 memcpy(data, &val, sizeof(u32));
889 data++;
890 }
891 }
892
893 return 0;
894}
895
b65a372b
MC
896static int tg3_ape_send_event(struct tg3 *tp, u32 event)
897{
898 int err;
899 u32 apedata;
fd6d3f0e
MC
900
901 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
902 if (apedata != APE_SEG_SIG_MAGIC)
b65a372b 903 return -EAGAIN;
fd6d3f0e
MC
904
905 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
906 if (!(apedata & APE_FW_STATUS_READY))
b65a372b 907 return -EAGAIN;
fd6d3f0e
MC
908
909 /* Wait for up to 1 millisecond for APE to service previous event. */
b65a372b
MC
910 err = tg3_ape_event_lock(tp, 1000);
911 if (err)
912 return err;
fd6d3f0e 913
b65a372b
MC
914 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
915 event | APE_EVENT_STATUS_EVENT_PENDING);
fd6d3f0e 916
b65a372b
MC
917 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
918 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
fd6d3f0e 919
b65a372b 920 return 0;
fd6d3f0e
MC
921}
922
923static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
924{
925 u32 event;
926 u32 apedata;
927
928 if (!tg3_flag(tp, ENABLE_APE))
929 return;
930
931 switch (kind) {
932 case RESET_KIND_INIT:
933 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
934 APE_HOST_SEG_SIG_MAGIC);
935 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
936 APE_HOST_SEG_LEN_MAGIC);
937 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
938 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
939 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
940 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
941 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
942 APE_HOST_BEHAV_NO_PHYLOCK);
943 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
944 TG3_APE_HOST_DRVR_STATE_START);
945
946 event = APE_EVENT_STATUS_STATE_START;
947 break;
948 case RESET_KIND_SHUTDOWN:
949 /* With the interface we are currently using,
950 * APE does not track driver state. Wiping
951 * out the HOST SEGMENT SIGNATURE forces
952 * the APE to assume OS absent status.
953 */
954 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
955
956 if (device_may_wakeup(&tp->pdev->dev) &&
957 tg3_flag(tp, WOL_ENABLE)) {
958 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
959 TG3_APE_HOST_WOL_SPEED_AUTO);
960 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
961 } else
962 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
963
964 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
965
966 event = APE_EVENT_STATUS_STATE_UNLOAD;
967 break;
968 case RESET_KIND_SUSPEND:
969 event = APE_EVENT_STATUS_STATE_SUSPEND;
970 break;
971 default:
972 return;
973 }
974
975 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
976
977 tg3_ape_send_event(tp, event);
978}
979
1da177e4
LT
980static void tg3_disable_ints(struct tg3 *tp)
981{
89aeb3bc
MC
982 int i;
983
1da177e4
LT
984 tw32(TG3PCI_MISC_HOST_CTRL,
985 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
986 for (i = 0; i < tp->irq_max; i++)
987 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
988}
989
1da177e4
LT
990static void tg3_enable_ints(struct tg3 *tp)
991{
89aeb3bc 992 int i;
89aeb3bc 993
bbe832c0
MC
994 tp->irq_sync = 0;
995 wmb();
996
1da177e4
LT
997 tw32(TG3PCI_MISC_HOST_CTRL,
998 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 999
f89f38b8 1000 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
1001 for (i = 0; i < tp->irq_cnt; i++) {
1002 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 1003
898a56f8 1004 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 1005 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 1006 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 1007
f89f38b8 1008 tp->coal_now |= tnapi->coal_now;
89aeb3bc 1009 }
f19af9c2
MC
1010
1011 /* Force an initial interrupt */
63c3a66f 1012 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
1013 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1014 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1015 else
f89f38b8
MC
1016 tw32(HOSTCC_MODE, tp->coal_now);
1017
1018 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
1019}
1020
17375d25 1021static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 1022{
17375d25 1023 struct tg3 *tp = tnapi->tp;
898a56f8 1024 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
1025 unsigned int work_exists = 0;
1026
1027 /* check for phy events */
63c3a66f 1028 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
1029 if (sblk->status & SD_STATUS_LINK_CHG)
1030 work_exists = 1;
1031 }
f891ea16
MC
1032
1033 /* check for TX work to do */
1034 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1035 work_exists = 1;
1036
1037 /* check for RX work to do */
1038 if (tnapi->rx_rcb_prod_idx &&
8d9d7cfc 1039 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
1040 work_exists = 1;
1041
1042 return work_exists;
1043}
1044
17375d25 1045/* tg3_int_reenable
04237ddd
MC
1046 * similar to tg3_enable_ints, but it accurately determines whether there
1047 * is new work pending and can return without flushing the PIO write
6aa20a22 1048 * which reenables interrupts
1da177e4 1049 */
17375d25 1050static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 1051{
17375d25
MC
1052 struct tg3 *tp = tnapi->tp;
1053
898a56f8 1054 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
1055 mmiowb();
1056
fac9b83e
DM
1057 /* When doing tagged status, this work check is unnecessary.
1058 * The last_tag we write above tells the chip which piece of
1059 * work we've completed.
1060 */
63c3a66f 1061 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 1062 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 1063 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
1064}
1065
1da177e4
LT
1066static void tg3_switch_clocks(struct tg3 *tp)
1067{
f6eb9b1f 1068 u32 clock_ctrl;
1da177e4
LT
1069 u32 orig_clock_ctrl;
1070
63c3a66f 1071 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
1072 return;
1073
f6eb9b1f
MC
1074 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1075
1da177e4
LT
1076 orig_clock_ctrl = clock_ctrl;
1077 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1078 CLOCK_CTRL_CLKRUN_OENABLE |
1079 0x1f);
1080 tp->pci_clock_ctrl = clock_ctrl;
1081
63c3a66f 1082 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 1083 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
1084 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1085 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
1086 }
1087 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
1088 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1089 clock_ctrl |
1090 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1091 40);
1092 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1093 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1094 40);
1da177e4 1095 }
b401e9e2 1096 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
1097}
1098
1099#define PHY_BUSY_LOOPS 5000
1100
5c358045
HM
1101static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1102 u32 *val)
1da177e4
LT
1103{
1104 u32 frame_val;
1105 unsigned int loops;
1106 int ret;
1107
1108 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1109 tw32_f(MAC_MI_MODE,
1110 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1111 udelay(80);
1112 }
1113
8151ad57
MC
1114 tg3_ape_lock(tp, tp->phy_ape_lock);
1115
1da177e4
LT
1116 *val = 0x0;
1117
5c358045 1118 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1119 MI_COM_PHY_ADDR_MASK);
1120 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1121 MI_COM_REG_ADDR_MASK);
1122 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 1123
1da177e4
LT
1124 tw32_f(MAC_MI_COM, frame_val);
1125
1126 loops = PHY_BUSY_LOOPS;
1127 while (loops != 0) {
1128 udelay(10);
1129 frame_val = tr32(MAC_MI_COM);
1130
1131 if ((frame_val & MI_COM_BUSY) == 0) {
1132 udelay(5);
1133 frame_val = tr32(MAC_MI_COM);
1134 break;
1135 }
1136 loops -= 1;
1137 }
1138
1139 ret = -EBUSY;
1140 if (loops != 0) {
1141 *val = frame_val & MI_COM_DATA_MASK;
1142 ret = 0;
1143 }
1144
1145 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1146 tw32_f(MAC_MI_MODE, tp->mi_mode);
1147 udelay(80);
1148 }
1149
8151ad57
MC
1150 tg3_ape_unlock(tp, tp->phy_ape_lock);
1151
1da177e4
LT
1152 return ret;
1153}
1154
5c358045
HM
1155static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1156{
1157 return __tg3_readphy(tp, tp->phy_addr, reg, val);
1158}
1159
1160static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1161 u32 val)
1da177e4
LT
1162{
1163 u32 frame_val;
1164 unsigned int loops;
1165 int ret;
1166
f07e9af3 1167 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1168 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1169 return 0;
1170
1da177e4
LT
1171 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1172 tw32_f(MAC_MI_MODE,
1173 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1174 udelay(80);
1175 }
1176
8151ad57
MC
1177 tg3_ape_lock(tp, tp->phy_ape_lock);
1178
5c358045 1179 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1180 MI_COM_PHY_ADDR_MASK);
1181 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1182 MI_COM_REG_ADDR_MASK);
1183 frame_val |= (val & MI_COM_DATA_MASK);
1184 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1185
1da177e4
LT
1186 tw32_f(MAC_MI_COM, frame_val);
1187
1188 loops = PHY_BUSY_LOOPS;
1189 while (loops != 0) {
1190 udelay(10);
1191 frame_val = tr32(MAC_MI_COM);
1192 if ((frame_val & MI_COM_BUSY) == 0) {
1193 udelay(5);
1194 frame_val = tr32(MAC_MI_COM);
1195 break;
1196 }
1197 loops -= 1;
1198 }
1199
1200 ret = -EBUSY;
1201 if (loops != 0)
1202 ret = 0;
1203
1204 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1205 tw32_f(MAC_MI_MODE, tp->mi_mode);
1206 udelay(80);
1207 }
1208
8151ad57
MC
1209 tg3_ape_unlock(tp, tp->phy_ape_lock);
1210
1da177e4
LT
1211 return ret;
1212}
1213
5c358045
HM
1214static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1215{
1216 return __tg3_writephy(tp, tp->phy_addr, reg, val);
1217}
1218
b0988c15
MC
1219static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1220{
1221 int err;
1222
1223 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1224 if (err)
1225 goto done;
1226
1227 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1228 if (err)
1229 goto done;
1230
1231 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1232 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1233 if (err)
1234 goto done;
1235
1236 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1237
1238done:
1239 return err;
1240}
1241
1242static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1243{
1244 int err;
1245
1246 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1247 if (err)
1248 goto done;
1249
1250 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1251 if (err)
1252 goto done;
1253
1254 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1255 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1256 if (err)
1257 goto done;
1258
1259 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1260
1261done:
1262 return err;
1263}
1264
1265static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1266{
1267 int err;
1268
1269 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1270 if (!err)
1271 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1272
1273 return err;
1274}
1275
1276static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1277{
1278 int err;
1279
1280 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1281 if (!err)
1282 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1283
1284 return err;
1285}
1286
15ee95c3
MC
1287static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1288{
1289 int err;
1290
1291 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1292 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1293 MII_TG3_AUXCTL_SHDWSEL_MISC);
1294 if (!err)
1295 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1296
1297 return err;
1298}
1299
b4bd2929
MC
1300static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1301{
1302 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1303 set |= MII_TG3_AUXCTL_MISC_WREN;
1304
1305 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1306}
1307
daf3ec68
NNS
1308static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1309{
1310 u32 val;
1311 int err;
1d36ba45 1312
daf3ec68 1313 err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1d36ba45 1314
daf3ec68
NNS
1315 if (err)
1316 return err;
1317 if (enable)
1318
1319 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1320 else
1321 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1322
1323 err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1324 val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1325
1326 return err;
1327}
1d36ba45 1328
95e2869a
MC
1329static int tg3_bmcr_reset(struct tg3 *tp)
1330{
1331 u32 phy_control;
1332 int limit, err;
1333
1334 /* OK, reset it, and poll the BMCR_RESET bit until it
1335 * clears or we time out.
1336 */
1337 phy_control = BMCR_RESET;
1338 err = tg3_writephy(tp, MII_BMCR, phy_control);
1339 if (err != 0)
1340 return -EBUSY;
1341
1342 limit = 5000;
1343 while (limit--) {
1344 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1345 if (err != 0)
1346 return -EBUSY;
1347
1348 if ((phy_control & BMCR_RESET) == 0) {
1349 udelay(40);
1350 break;
1351 }
1352 udelay(10);
1353 }
d4675b52 1354 if (limit < 0)
95e2869a
MC
1355 return -EBUSY;
1356
1357 return 0;
1358}
1359
158d7abd
MC
1360static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1361{
3d16543d 1362 struct tg3 *tp = bp->priv;
158d7abd
MC
1363 u32 val;
1364
24bb4fb6 1365 spin_lock_bh(&tp->lock);
158d7abd
MC
1366
1367 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1368 val = -EIO;
1369
1370 spin_unlock_bh(&tp->lock);
158d7abd
MC
1371
1372 return val;
1373}
1374
1375static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1376{
3d16543d 1377 struct tg3 *tp = bp->priv;
24bb4fb6 1378 u32 ret = 0;
158d7abd 1379
24bb4fb6 1380 spin_lock_bh(&tp->lock);
158d7abd
MC
1381
1382 if (tg3_writephy(tp, reg, val))
24bb4fb6 1383 ret = -EIO;
158d7abd 1384
24bb4fb6
MC
1385 spin_unlock_bh(&tp->lock);
1386
1387 return ret;
158d7abd
MC
1388}
1389
1390static int tg3_mdio_reset(struct mii_bus *bp)
1391{
1392 return 0;
1393}
1394
9c61d6bc 1395static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1396{
1397 u32 val;
fcb389df 1398 struct phy_device *phydev;
a9daf367 1399
3f0e3ad7 1400 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1401 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1402 case PHY_ID_BCM50610:
1403 case PHY_ID_BCM50610M:
fcb389df
MC
1404 val = MAC_PHYCFG2_50610_LED_MODES;
1405 break;
6a443a0f 1406 case PHY_ID_BCMAC131:
fcb389df
MC
1407 val = MAC_PHYCFG2_AC131_LED_MODES;
1408 break;
6a443a0f 1409 case PHY_ID_RTL8211C:
fcb389df
MC
1410 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1411 break;
6a443a0f 1412 case PHY_ID_RTL8201E:
fcb389df
MC
1413 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1414 break;
1415 default:
a9daf367 1416 return;
fcb389df
MC
1417 }
1418
1419 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1420 tw32(MAC_PHYCFG2, val);
1421
1422 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1423 val &= ~(MAC_PHYCFG1_RGMII_INT |
1424 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1425 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1426 tw32(MAC_PHYCFG1, val);
1427
1428 return;
1429 }
1430
63c3a66f 1431 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1432 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1433 MAC_PHYCFG2_FMODE_MASK_MASK |
1434 MAC_PHYCFG2_GMODE_MASK_MASK |
1435 MAC_PHYCFG2_ACT_MASK_MASK |
1436 MAC_PHYCFG2_QUAL_MASK_MASK |
1437 MAC_PHYCFG2_INBAND_ENABLE;
1438
1439 tw32(MAC_PHYCFG2, val);
a9daf367 1440
bb85fbb6
MC
1441 val = tr32(MAC_PHYCFG1);
1442 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1443 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1444 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1445 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1446 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1447 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1448 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1449 }
bb85fbb6
MC
1450 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1451 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1452 tw32(MAC_PHYCFG1, val);
a9daf367 1453
a9daf367
MC
1454 val = tr32(MAC_EXT_RGMII_MODE);
1455 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1456 MAC_RGMII_MODE_RX_QUALITY |
1457 MAC_RGMII_MODE_RX_ACTIVITY |
1458 MAC_RGMII_MODE_RX_ENG_DET |
1459 MAC_RGMII_MODE_TX_ENABLE |
1460 MAC_RGMII_MODE_TX_LOWPWR |
1461 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1462 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1463 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1464 val |= MAC_RGMII_MODE_RX_INT_B |
1465 MAC_RGMII_MODE_RX_QUALITY |
1466 MAC_RGMII_MODE_RX_ACTIVITY |
1467 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1468 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1469 val |= MAC_RGMII_MODE_TX_ENABLE |
1470 MAC_RGMII_MODE_TX_LOWPWR |
1471 MAC_RGMII_MODE_TX_RESET;
1472 }
1473 tw32(MAC_EXT_RGMII_MODE, val);
1474}
1475
158d7abd
MC
1476static void tg3_mdio_start(struct tg3 *tp)
1477{
158d7abd
MC
1478 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1479 tw32_f(MAC_MI_MODE, tp->mi_mode);
1480 udelay(80);
a9daf367 1481
63c3a66f 1482 if (tg3_flag(tp, MDIOBUS_INITED) &&
4153577a 1483 tg3_asic_rev(tp) == ASIC_REV_5785)
9ea4818d
MC
1484 tg3_mdio_config_5785(tp);
1485}
1486
1487static int tg3_mdio_init(struct tg3 *tp)
1488{
1489 int i;
1490 u32 reg;
1491 struct phy_device *phydev;
1492
63c3a66f 1493 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1494 u32 is_serdes;
882e9793 1495
69f11c99 1496 tp->phy_addr = tp->pci_fn + 1;
882e9793 1497
4153577a 1498 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
d1ec96af
MC
1499 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1500 else
1501 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1502 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1503 if (is_serdes)
1504 tp->phy_addr += 7;
1505 } else
3f0e3ad7 1506 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1507
158d7abd
MC
1508 tg3_mdio_start(tp);
1509
63c3a66f 1510 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1511 return 0;
1512
298cf9be
LB
1513 tp->mdio_bus = mdiobus_alloc();
1514 if (tp->mdio_bus == NULL)
1515 return -ENOMEM;
158d7abd 1516
298cf9be
LB
1517 tp->mdio_bus->name = "tg3 mdio bus";
1518 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1519 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1520 tp->mdio_bus->priv = tp;
1521 tp->mdio_bus->parent = &tp->pdev->dev;
1522 tp->mdio_bus->read = &tg3_mdio_read;
1523 tp->mdio_bus->write = &tg3_mdio_write;
1524 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1525 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1526 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1527
1528 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1529 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1530
1531 /* The bus registration will look for all the PHYs on the mdio bus.
1532 * Unfortunately, it does not ensure the PHY is powered up before
1533 * accessing the PHY ID registers. A chip reset is the
1534 * quickest way to bring the device back to an operational state..
1535 */
1536 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1537 tg3_bmcr_reset(tp);
1538
298cf9be 1539 i = mdiobus_register(tp->mdio_bus);
a9daf367 1540 if (i) {
ab96b241 1541 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1542 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1543 return i;
1544 }
158d7abd 1545
3f0e3ad7 1546 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1547
9c61d6bc 1548 if (!phydev || !phydev->drv) {
ab96b241 1549 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1550 mdiobus_unregister(tp->mdio_bus);
1551 mdiobus_free(tp->mdio_bus);
1552 return -ENODEV;
1553 }
1554
1555 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1556 case PHY_ID_BCM57780:
321d32a0 1557 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1558 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1559 break;
6a443a0f
MC
1560 case PHY_ID_BCM50610:
1561 case PHY_ID_BCM50610M:
32e5a8d6 1562 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1563 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1564 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1565 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1566 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1567 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1568 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1569 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1570 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1571 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1572 /* fallthru */
6a443a0f 1573 case PHY_ID_RTL8211C:
fcb389df 1574 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1575 break;
6a443a0f
MC
1576 case PHY_ID_RTL8201E:
1577 case PHY_ID_BCMAC131:
a9daf367 1578 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1579 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1580 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1581 break;
1582 }
1583
63c3a66f 1584 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc 1585
4153577a 1586 if (tg3_asic_rev(tp) == ASIC_REV_5785)
9c61d6bc 1587 tg3_mdio_config_5785(tp);
a9daf367
MC
1588
1589 return 0;
158d7abd
MC
1590}
1591
1592static void tg3_mdio_fini(struct tg3 *tp)
1593{
63c3a66f
JP
1594 if (tg3_flag(tp, MDIOBUS_INITED)) {
1595 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1596 mdiobus_unregister(tp->mdio_bus);
1597 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1598 }
1599}
1600
4ba526ce
MC
1601/* tp->lock is held. */
1602static inline void tg3_generate_fw_event(struct tg3 *tp)
1603{
1604 u32 val;
1605
1606 val = tr32(GRC_RX_CPU_EVENT);
1607 val |= GRC_RX_CPU_DRIVER_EVENT;
1608 tw32_f(GRC_RX_CPU_EVENT, val);
1609
1610 tp->last_event_jiffies = jiffies;
1611}
1612
1613#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1614
95e2869a
MC
1615/* tp->lock is held. */
1616static void tg3_wait_for_event_ack(struct tg3 *tp)
1617{
1618 int i;
4ba526ce
MC
1619 unsigned int delay_cnt;
1620 long time_remain;
1621
1622 /* If enough time has passed, no wait is necessary. */
1623 time_remain = (long)(tp->last_event_jiffies + 1 +
1624 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1625 (long)jiffies;
1626 if (time_remain < 0)
1627 return;
1628
1629 /* Check if we can shorten the wait time. */
1630 delay_cnt = jiffies_to_usecs(time_remain);
1631 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1632 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1633 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1634
4ba526ce 1635 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1636 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1637 break;
4ba526ce 1638 udelay(8);
95e2869a
MC
1639 }
1640}
1641
1642/* tp->lock is held. */
b28f389d 1643static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1644{
b28f389d 1645 u32 reg, val;
95e2869a
MC
1646
1647 val = 0;
1648 if (!tg3_readphy(tp, MII_BMCR, &reg))
1649 val = reg << 16;
1650 if (!tg3_readphy(tp, MII_BMSR, &reg))
1651 val |= (reg & 0xffff);
b28f389d 1652 *data++ = val;
95e2869a
MC
1653
1654 val = 0;
1655 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1656 val = reg << 16;
1657 if (!tg3_readphy(tp, MII_LPA, &reg))
1658 val |= (reg & 0xffff);
b28f389d 1659 *data++ = val;
95e2869a
MC
1660
1661 val = 0;
f07e9af3 1662 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1663 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1664 val = reg << 16;
1665 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1666 val |= (reg & 0xffff);
1667 }
b28f389d 1668 *data++ = val;
95e2869a
MC
1669
1670 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1671 val = reg << 16;
1672 else
1673 val = 0;
b28f389d
MC
1674 *data++ = val;
1675}
1676
1677/* tp->lock is held. */
1678static void tg3_ump_link_report(struct tg3 *tp)
1679{
1680 u32 data[4];
1681
1682 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1683 return;
1684
1685 tg3_phy_gather_ump_data(tp, data);
1686
1687 tg3_wait_for_event_ack(tp);
1688
1689 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1690 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1691 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1692 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1693 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1694 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1695
4ba526ce 1696 tg3_generate_fw_event(tp);
95e2869a
MC
1697}
1698
8d5a89b3
MC
1699/* tp->lock is held. */
1700static void tg3_stop_fw(struct tg3 *tp)
1701{
1702 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1703 /* Wait for RX cpu to ACK the previous event. */
1704 tg3_wait_for_event_ack(tp);
1705
1706 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1707
1708 tg3_generate_fw_event(tp);
1709
1710 /* Wait for RX cpu to ACK this event. */
1711 tg3_wait_for_event_ack(tp);
1712 }
1713}
1714
fd6d3f0e
MC
1715/* tp->lock is held. */
1716static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1717{
1718 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1719 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1720
1721 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1722 switch (kind) {
1723 case RESET_KIND_INIT:
1724 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1725 DRV_STATE_START);
1726 break;
1727
1728 case RESET_KIND_SHUTDOWN:
1729 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1730 DRV_STATE_UNLOAD);
1731 break;
1732
1733 case RESET_KIND_SUSPEND:
1734 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1735 DRV_STATE_SUSPEND);
1736 break;
1737
1738 default:
1739 break;
1740 }
1741 }
1742
1743 if (kind == RESET_KIND_INIT ||
1744 kind == RESET_KIND_SUSPEND)
1745 tg3_ape_driver_state_change(tp, kind);
1746}
1747
1748/* tp->lock is held. */
1749static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1750{
1751 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1752 switch (kind) {
1753 case RESET_KIND_INIT:
1754 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1755 DRV_STATE_START_DONE);
1756 break;
1757
1758 case RESET_KIND_SHUTDOWN:
1759 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1760 DRV_STATE_UNLOAD_DONE);
1761 break;
1762
1763 default:
1764 break;
1765 }
1766 }
1767
1768 if (kind == RESET_KIND_SHUTDOWN)
1769 tg3_ape_driver_state_change(tp, kind);
1770}
1771
1772/* tp->lock is held. */
1773static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1774{
1775 if (tg3_flag(tp, ENABLE_ASF)) {
1776 switch (kind) {
1777 case RESET_KIND_INIT:
1778 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1779 DRV_STATE_START);
1780 break;
1781
1782 case RESET_KIND_SHUTDOWN:
1783 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1784 DRV_STATE_UNLOAD);
1785 break;
1786
1787 case RESET_KIND_SUSPEND:
1788 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1789 DRV_STATE_SUSPEND);
1790 break;
1791
1792 default:
1793 break;
1794 }
1795 }
1796}
1797
1798static int tg3_poll_fw(struct tg3 *tp)
1799{
1800 int i;
1801 u32 val;
1802
7e6c63f0
HM
1803 if (tg3_flag(tp, IS_SSB_CORE)) {
1804 /* We don't use firmware. */
1805 return 0;
1806 }
1807
4153577a 1808 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
fd6d3f0e
MC
1809 /* Wait up to 20ms for init done. */
1810 for (i = 0; i < 200; i++) {
1811 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1812 return 0;
1813 udelay(100);
1814 }
1815 return -ENODEV;
1816 }
1817
1818 /* Wait for firmware initialization to complete. */
1819 for (i = 0; i < 100000; i++) {
1820 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1821 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1822 break;
1823 udelay(10);
1824 }
1825
1826 /* Chip might not be fitted with firmware. Some Sun onboard
1827 * parts are configured like that. So don't signal the timeout
1828 * of the above loop as an error, but do report the lack of
1829 * running firmware once.
1830 */
1831 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1832 tg3_flag_set(tp, NO_FWARE_REPORTED);
1833
1834 netdev_info(tp->dev, "No firmware running\n");
1835 }
1836
4153577a 1837 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
fd6d3f0e
MC
1838 /* The 57765 A0 needs a little more
1839 * time to do some important work.
1840 */
1841 mdelay(10);
1842 }
1843
1844 return 0;
1845}
1846
95e2869a
MC
1847static void tg3_link_report(struct tg3 *tp)
1848{
1849 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1850 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1851 tg3_ump_link_report(tp);
1852 } else if (netif_msg_link(tp)) {
05dbe005
JP
1853 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1854 (tp->link_config.active_speed == SPEED_1000 ?
1855 1000 :
1856 (tp->link_config.active_speed == SPEED_100 ?
1857 100 : 10)),
1858 (tp->link_config.active_duplex == DUPLEX_FULL ?
1859 "full" : "half"));
1860
1861 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1862 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1863 "on" : "off",
1864 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1865 "on" : "off");
47007831
MC
1866
1867 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1868 netdev_info(tp->dev, "EEE is %s\n",
1869 tp->setlpicnt ? "enabled" : "disabled");
1870
95e2869a
MC
1871 tg3_ump_link_report(tp);
1872 }
84421b99
NS
1873
1874 tp->link_up = netif_carrier_ok(tp->dev);
95e2869a
MC
1875}
1876
fdad8de4
NS
1877static u32 tg3_decode_flowctrl_1000T(u32 adv)
1878{
1879 u32 flowctrl = 0;
1880
1881 if (adv & ADVERTISE_PAUSE_CAP) {
1882 flowctrl |= FLOW_CTRL_RX;
1883 if (!(adv & ADVERTISE_PAUSE_ASYM))
1884 flowctrl |= FLOW_CTRL_TX;
1885 } else if (adv & ADVERTISE_PAUSE_ASYM)
1886 flowctrl |= FLOW_CTRL_TX;
1887
1888 return flowctrl;
1889}
1890
95e2869a
MC
1891static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1892{
1893 u16 miireg;
1894
e18ce346 1895 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1896 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1897 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1898 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1899 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1900 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1901 else
1902 miireg = 0;
1903
1904 return miireg;
1905}
1906
fdad8de4
NS
1907static u32 tg3_decode_flowctrl_1000X(u32 adv)
1908{
1909 u32 flowctrl = 0;
1910
1911 if (adv & ADVERTISE_1000XPAUSE) {
1912 flowctrl |= FLOW_CTRL_RX;
1913 if (!(adv & ADVERTISE_1000XPSE_ASYM))
1914 flowctrl |= FLOW_CTRL_TX;
1915 } else if (adv & ADVERTISE_1000XPSE_ASYM)
1916 flowctrl |= FLOW_CTRL_TX;
1917
1918 return flowctrl;
1919}
1920
95e2869a
MC
1921static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1922{
1923 u8 cap = 0;
1924
f3791cdf
MC
1925 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1926 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1927 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1928 if (lcladv & ADVERTISE_1000XPAUSE)
1929 cap = FLOW_CTRL_RX;
1930 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1931 cap = FLOW_CTRL_TX;
95e2869a
MC
1932 }
1933
1934 return cap;
1935}
1936
f51f3562 1937static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1938{
b02fd9e3 1939 u8 autoneg;
f51f3562 1940 u8 flowctrl = 0;
95e2869a
MC
1941 u32 old_rx_mode = tp->rx_mode;
1942 u32 old_tx_mode = tp->tx_mode;
1943
63c3a66f 1944 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1945 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1946 else
1947 autoneg = tp->link_config.autoneg;
1948
63c3a66f 1949 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1950 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1951 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1952 else
bc02ff95 1953 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1954 } else
1955 flowctrl = tp->link_config.flowctrl;
95e2869a 1956
f51f3562 1957 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1958
e18ce346 1959 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1960 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1961 else
1962 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1963
f51f3562 1964 if (old_rx_mode != tp->rx_mode)
95e2869a 1965 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1966
e18ce346 1967 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1968 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1969 else
1970 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1971
f51f3562 1972 if (old_tx_mode != tp->tx_mode)
95e2869a 1973 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1974}
1975
b02fd9e3
MC
1976static void tg3_adjust_link(struct net_device *dev)
1977{
1978 u8 oldflowctrl, linkmesg = 0;
1979 u32 mac_mode, lcl_adv, rmt_adv;
1980 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1981 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1982
24bb4fb6 1983 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1984
1985 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1986 MAC_MODE_HALF_DUPLEX);
1987
1988 oldflowctrl = tp->link_config.active_flowctrl;
1989
1990 if (phydev->link) {
1991 lcl_adv = 0;
1992 rmt_adv = 0;
1993
1994 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1995 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748 1996 else if (phydev->speed == SPEED_1000 ||
4153577a 1997 tg3_asic_rev(tp) != ASIC_REV_5785)
b02fd9e3 1998 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1999 else
2000 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
2001
2002 if (phydev->duplex == DUPLEX_HALF)
2003 mac_mode |= MAC_MODE_HALF_DUPLEX;
2004 else {
f88788f0 2005 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
2006 tp->link_config.flowctrl);
2007
2008 if (phydev->pause)
2009 rmt_adv = LPA_PAUSE_CAP;
2010 if (phydev->asym_pause)
2011 rmt_adv |= LPA_PAUSE_ASYM;
2012 }
2013
2014 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
2015 } else
2016 mac_mode |= MAC_MODE_PORT_MODE_GMII;
2017
2018 if (mac_mode != tp->mac_mode) {
2019 tp->mac_mode = mac_mode;
2020 tw32_f(MAC_MODE, tp->mac_mode);
2021 udelay(40);
2022 }
2023
4153577a 2024 if (tg3_asic_rev(tp) == ASIC_REV_5785) {
fcb389df
MC
2025 if (phydev->speed == SPEED_10)
2026 tw32(MAC_MI_STAT,
2027 MAC_MI_STAT_10MBPS_MODE |
2028 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2029 else
2030 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2031 }
2032
b02fd9e3
MC
2033 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2034 tw32(MAC_TX_LENGTHS,
2035 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2036 (6 << TX_LENGTHS_IPG_SHIFT) |
2037 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2038 else
2039 tw32(MAC_TX_LENGTHS,
2040 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2041 (6 << TX_LENGTHS_IPG_SHIFT) |
2042 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2043
34655ad6 2044 if (phydev->link != tp->old_link ||
b02fd9e3
MC
2045 phydev->speed != tp->link_config.active_speed ||
2046 phydev->duplex != tp->link_config.active_duplex ||
2047 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 2048 linkmesg = 1;
b02fd9e3 2049
34655ad6 2050 tp->old_link = phydev->link;
b02fd9e3
MC
2051 tp->link_config.active_speed = phydev->speed;
2052 tp->link_config.active_duplex = phydev->duplex;
2053
24bb4fb6 2054 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
2055
2056 if (linkmesg)
2057 tg3_link_report(tp);
2058}
2059
2060static int tg3_phy_init(struct tg3 *tp)
2061{
2062 struct phy_device *phydev;
2063
f07e9af3 2064 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
2065 return 0;
2066
2067 /* Bring the PHY back to a known state. */
2068 tg3_bmcr_reset(tp);
2069
3f0e3ad7 2070 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2071
2072 /* Attach the MAC to the PHY. */
f9a8f83b
FF
2073 phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
2074 tg3_adjust_link, phydev->interface);
b02fd9e3 2075 if (IS_ERR(phydev)) {
ab96b241 2076 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
2077 return PTR_ERR(phydev);
2078 }
2079
b02fd9e3 2080 /* Mask with MAC supported features. */
9c61d6bc
MC
2081 switch (phydev->interface) {
2082 case PHY_INTERFACE_MODE_GMII:
2083 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 2084 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
2085 phydev->supported &= (PHY_GBIT_FEATURES |
2086 SUPPORTED_Pause |
2087 SUPPORTED_Asym_Pause);
2088 break;
2089 }
2090 /* fallthru */
9c61d6bc
MC
2091 case PHY_INTERFACE_MODE_MII:
2092 phydev->supported &= (PHY_BASIC_FEATURES |
2093 SUPPORTED_Pause |
2094 SUPPORTED_Asym_Pause);
2095 break;
2096 default:
3f0e3ad7 2097 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
2098 return -EINVAL;
2099 }
2100
f07e9af3 2101 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2102
2103 phydev->advertising = phydev->supported;
2104
b02fd9e3
MC
2105 return 0;
2106}
2107
2108static void tg3_phy_start(struct tg3 *tp)
2109{
2110 struct phy_device *phydev;
2111
f07e9af3 2112 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2113 return;
2114
3f0e3ad7 2115 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2116
80096068
MC
2117 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2118 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
2119 phydev->speed = tp->link_config.speed;
2120 phydev->duplex = tp->link_config.duplex;
2121 phydev->autoneg = tp->link_config.autoneg;
2122 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
2123 }
2124
2125 phy_start(phydev);
2126
2127 phy_start_aneg(phydev);
2128}
2129
2130static void tg3_phy_stop(struct tg3 *tp)
2131{
f07e9af3 2132 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2133 return;
2134
3f0e3ad7 2135 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
2136}
2137
2138static void tg3_phy_fini(struct tg3 *tp)
2139{
f07e9af3 2140 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 2141 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 2142 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2143 }
2144}
2145
941ec90f
MC
2146static int tg3_phy_set_extloopbk(struct tg3 *tp)
2147{
2148 int err;
2149 u32 val;
2150
2151 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2152 return 0;
2153
2154 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2155 /* Cannot do read-modify-write on 5401 */
2156 err = tg3_phy_auxctl_write(tp,
2157 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2158 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2159 0x4c20);
2160 goto done;
2161 }
2162
2163 err = tg3_phy_auxctl_read(tp,
2164 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2165 if (err)
2166 return err;
2167
2168 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2169 err = tg3_phy_auxctl_write(tp,
2170 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2171
2172done:
2173 return err;
2174}
2175
7f97a4bd
MC
2176static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2177{
2178 u32 phytest;
2179
2180 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2181 u32 phy;
2182
2183 tg3_writephy(tp, MII_TG3_FET_TEST,
2184 phytest | MII_TG3_FET_SHADOW_EN);
2185 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2186 if (enable)
2187 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2188 else
2189 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2190 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2191 }
2192 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2193 }
2194}
2195
6833c043
MC
2196static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2197{
2198 u32 reg;
2199
63c3a66f
JP
2200 if (!tg3_flag(tp, 5705_PLUS) ||
2201 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2202 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
2203 return;
2204
f07e9af3 2205 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
2206 tg3_phy_fet_toggle_apd(tp, enable);
2207 return;
2208 }
2209
6833c043
MC
2210 reg = MII_TG3_MISC_SHDW_WREN |
2211 MII_TG3_MISC_SHDW_SCR5_SEL |
2212 MII_TG3_MISC_SHDW_SCR5_LPED |
2213 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2214 MII_TG3_MISC_SHDW_SCR5_SDTL |
2215 MII_TG3_MISC_SHDW_SCR5_C125OE;
4153577a 2216 if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
6833c043
MC
2217 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2218
2219 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2220
2221
2222 reg = MII_TG3_MISC_SHDW_WREN |
2223 MII_TG3_MISC_SHDW_APD_SEL |
2224 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2225 if (enable)
2226 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2227
2228 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2229}
2230
9ef8ca99
MC
2231static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2232{
2233 u32 phy;
2234
63c3a66f 2235 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2236 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2237 return;
2238
f07e9af3 2239 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2240 u32 ephy;
2241
535ef6e1
MC
2242 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2243 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2244
2245 tg3_writephy(tp, MII_TG3_FET_TEST,
2246 ephy | MII_TG3_FET_SHADOW_EN);
2247 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2248 if (enable)
535ef6e1 2249 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2250 else
535ef6e1
MC
2251 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2252 tg3_writephy(tp, reg, phy);
9ef8ca99 2253 }
535ef6e1 2254 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2255 }
2256 } else {
15ee95c3
MC
2257 int ret;
2258
2259 ret = tg3_phy_auxctl_read(tp,
2260 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2261 if (!ret) {
9ef8ca99
MC
2262 if (enable)
2263 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2264 else
2265 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2266 tg3_phy_auxctl_write(tp,
2267 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2268 }
2269 }
2270}
2271
1da177e4
LT
2272static void tg3_phy_set_wirespeed(struct tg3 *tp)
2273{
15ee95c3 2274 int ret;
1da177e4
LT
2275 u32 val;
2276
f07e9af3 2277 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2278 return;
2279
15ee95c3
MC
2280 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2281 if (!ret)
b4bd2929
MC
2282 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2283 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2284}
2285
b2a5c19c
MC
2286static void tg3_phy_apply_otp(struct tg3 *tp)
2287{
2288 u32 otp, phy;
2289
2290 if (!tp->phy_otp)
2291 return;
2292
2293 otp = tp->phy_otp;
2294
daf3ec68 2295 if (tg3_phy_toggle_auxctl_smdsp(tp, true))
1d36ba45 2296 return;
b2a5c19c
MC
2297
2298 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2299 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2300 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2301
2302 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2303 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2304 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2305
2306 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2307 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2308 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2309
2310 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2311 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2312
2313 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2314 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2315
2316 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2317 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2318 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2319
daf3ec68 2320 tg3_phy_toggle_auxctl_smdsp(tp, false);
b2a5c19c
MC
2321}
2322
52b02d04
MC
2323static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2324{
2325 u32 val;
2326
2327 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2328 return;
2329
2330 tp->setlpicnt = 0;
2331
2332 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2333 current_link_up == 1 &&
a6b68dab
MC
2334 tp->link_config.active_duplex == DUPLEX_FULL &&
2335 (tp->link_config.active_speed == SPEED_100 ||
2336 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2337 u32 eeectl;
2338
2339 if (tp->link_config.active_speed == SPEED_1000)
2340 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2341 else
2342 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2343
2344 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2345
3110f5f5
MC
2346 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2347 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2348
b0c5943f
MC
2349 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2350 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2351 tp->setlpicnt = 2;
2352 }
2353
2354 if (!tp->setlpicnt) {
b715ce94 2355 if (current_link_up == 1 &&
daf3ec68 2356 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94 2357 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
daf3ec68 2358 tg3_phy_toggle_auxctl_smdsp(tp, false);
b715ce94
MC
2359 }
2360
52b02d04
MC
2361 val = tr32(TG3_CPMU_EEE_MODE);
2362 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2363 }
2364}
2365
b0c5943f
MC
2366static void tg3_phy_eee_enable(struct tg3 *tp)
2367{
2368 u32 val;
2369
2370 if (tp->link_config.active_speed == SPEED_1000 &&
4153577a
JP
2371 (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2372 tg3_asic_rev(tp) == ASIC_REV_5719 ||
55086ad9 2373 tg3_flag(tp, 57765_CLASS)) &&
daf3ec68 2374 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94
MC
2375 val = MII_TG3_DSP_TAP26_ALNOKO |
2376 MII_TG3_DSP_TAP26_RMRXSTO;
2377 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
daf3ec68 2378 tg3_phy_toggle_auxctl_smdsp(tp, false);
b0c5943f
MC
2379 }
2380
2381 val = tr32(TG3_CPMU_EEE_MODE);
2382 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2383}
2384
1da177e4
LT
2385static int tg3_wait_macro_done(struct tg3 *tp)
2386{
2387 int limit = 100;
2388
2389 while (limit--) {
2390 u32 tmp32;
2391
f08aa1a8 2392 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2393 if ((tmp32 & 0x1000) == 0)
2394 break;
2395 }
2396 }
d4675b52 2397 if (limit < 0)
1da177e4
LT
2398 return -EBUSY;
2399
2400 return 0;
2401}
2402
2403static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2404{
2405 static const u32 test_pat[4][6] = {
2406 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2407 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2408 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2409 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2410 };
2411 int chan;
2412
2413 for (chan = 0; chan < 4; chan++) {
2414 int i;
2415
2416 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2417 (chan * 0x2000) | 0x0200);
f08aa1a8 2418 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2419
2420 for (i = 0; i < 6; i++)
2421 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2422 test_pat[chan][i]);
2423
f08aa1a8 2424 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2425 if (tg3_wait_macro_done(tp)) {
2426 *resetp = 1;
2427 return -EBUSY;
2428 }
2429
2430 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2431 (chan * 0x2000) | 0x0200);
f08aa1a8 2432 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2433 if (tg3_wait_macro_done(tp)) {
2434 *resetp = 1;
2435 return -EBUSY;
2436 }
2437
f08aa1a8 2438 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2439 if (tg3_wait_macro_done(tp)) {
2440 *resetp = 1;
2441 return -EBUSY;
2442 }
2443
2444 for (i = 0; i < 6; i += 2) {
2445 u32 low, high;
2446
2447 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2448 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2449 tg3_wait_macro_done(tp)) {
2450 *resetp = 1;
2451 return -EBUSY;
2452 }
2453 low &= 0x7fff;
2454 high &= 0x000f;
2455 if (low != test_pat[chan][i] ||
2456 high != test_pat[chan][i+1]) {
2457 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2458 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2459 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2460
2461 return -EBUSY;
2462 }
2463 }
2464 }
2465
2466 return 0;
2467}
2468
2469static int tg3_phy_reset_chanpat(struct tg3 *tp)
2470{
2471 int chan;
2472
2473 for (chan = 0; chan < 4; chan++) {
2474 int i;
2475
2476 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2477 (chan * 0x2000) | 0x0200);
f08aa1a8 2478 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2479 for (i = 0; i < 6; i++)
2480 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2481 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2482 if (tg3_wait_macro_done(tp))
2483 return -EBUSY;
2484 }
2485
2486 return 0;
2487}
2488
2489static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2490{
2491 u32 reg32, phy9_orig;
2492 int retries, do_phy_reset, err;
2493
2494 retries = 10;
2495 do_phy_reset = 1;
2496 do {
2497 if (do_phy_reset) {
2498 err = tg3_bmcr_reset(tp);
2499 if (err)
2500 return err;
2501 do_phy_reset = 0;
2502 }
2503
2504 /* Disable transmitter and interrupt. */
2505 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2506 continue;
2507
2508 reg32 |= 0x3000;
2509 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2510
2511 /* Set full-duplex, 1000 mbps. */
2512 tg3_writephy(tp, MII_BMCR,
221c5637 2513 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2514
2515 /* Set to master mode. */
221c5637 2516 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2517 continue;
2518
221c5637
MC
2519 tg3_writephy(tp, MII_CTRL1000,
2520 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2521
daf3ec68 2522 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
1d36ba45
MC
2523 if (err)
2524 return err;
1da177e4
LT
2525
2526 /* Block the PHY control access. */
6ee7c0a0 2527 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2528
2529 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2530 if (!err)
2531 break;
2532 } while (--retries);
2533
2534 err = tg3_phy_reset_chanpat(tp);
2535 if (err)
2536 return err;
2537
6ee7c0a0 2538 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2539
2540 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2541 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2542
daf3ec68 2543 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2544
221c5637 2545 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2546
2547 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2548 reg32 &= ~0x3000;
2549 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2550 } else if (!err)
2551 err = -EBUSY;
2552
2553 return err;
2554}
2555
f4a46d1f
NNS
2556static void tg3_carrier_off(struct tg3 *tp)
2557{
2558 netif_carrier_off(tp->dev);
2559 tp->link_up = false;
2560}
2561
ce20f161
NS
2562static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
2563{
2564 if (tg3_flag(tp, ENABLE_ASF))
2565 netdev_warn(tp->dev,
2566 "Management side-band traffic will be interrupted during phy settings change\n");
2567}
2568
1da177e4
LT
2569/* This will reset the tigon3 PHY if there is no valid
2570 * link unless the FORCE argument is non-zero.
2571 */
2572static int tg3_phy_reset(struct tg3 *tp)
2573{
f833c4c1 2574 u32 val, cpmuctrl;
1da177e4
LT
2575 int err;
2576
4153577a 2577 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2578 val = tr32(GRC_MISC_CFG);
2579 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2580 udelay(40);
2581 }
f833c4c1
MC
2582 err = tg3_readphy(tp, MII_BMSR, &val);
2583 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2584 if (err != 0)
2585 return -EBUSY;
2586
f4a46d1f 2587 if (netif_running(tp->dev) && tp->link_up) {
84421b99 2588 netif_carrier_off(tp->dev);
c8e1e82b
MC
2589 tg3_link_report(tp);
2590 }
2591
4153577a
JP
2592 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2593 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2594 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
2595 err = tg3_phy_reset_5703_4_5(tp);
2596 if (err)
2597 return err;
2598 goto out;
2599 }
2600
b2a5c19c 2601 cpmuctrl = 0;
4153577a
JP
2602 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2603 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
2604 cpmuctrl = tr32(TG3_CPMU_CTRL);
2605 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2606 tw32(TG3_CPMU_CTRL,
2607 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2608 }
2609
1da177e4
LT
2610 err = tg3_bmcr_reset(tp);
2611 if (err)
2612 return err;
2613
b2a5c19c 2614 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2615 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2616 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2617
2618 tw32(TG3_CPMU_CTRL, cpmuctrl);
2619 }
2620
4153577a
JP
2621 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2622 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
2623 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2624 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2625 CPMU_LSPD_1000MB_MACCLK_12_5) {
2626 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2627 udelay(40);
2628 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2629 }
2630 }
2631
63c3a66f 2632 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2633 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2634 return 0;
2635
b2a5c19c
MC
2636 tg3_phy_apply_otp(tp);
2637
f07e9af3 2638 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2639 tg3_phy_toggle_apd(tp, true);
2640 else
2641 tg3_phy_toggle_apd(tp, false);
2642
1da177e4 2643out:
1d36ba45 2644 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
daf3ec68 2645 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
6ee7c0a0
MC
2646 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2647 tg3_phydsp_write(tp, 0x000a, 0x0323);
daf3ec68 2648 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2649 }
1d36ba45 2650
f07e9af3 2651 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2652 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2653 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2654 }
1d36ba45 2655
f07e9af3 2656 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
daf3ec68 2657 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2658 tg3_phydsp_write(tp, 0x000a, 0x310b);
2659 tg3_phydsp_write(tp, 0x201f, 0x9506);
2660 tg3_phydsp_write(tp, 0x401f, 0x14e2);
daf3ec68 2661 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2662 }
f07e9af3 2663 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
daf3ec68 2664 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2665 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2666 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2667 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2668 tg3_writephy(tp, MII_TG3_TEST1,
2669 MII_TG3_TEST1_TRIM_EN | 0x4);
2670 } else
2671 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2672
daf3ec68 2673 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2674 }
c424cb24 2675 }
1d36ba45 2676
1da177e4
LT
2677 /* Set Extended packet length bit (bit 14) on all chips that */
2678 /* support jumbo frames */
79eb6904 2679 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2680 /* Cannot do read-modify-write on 5401 */
b4bd2929 2681 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2682 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2683 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2684 err = tg3_phy_auxctl_read(tp,
2685 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2686 if (!err)
b4bd2929
MC
2687 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2688 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2689 }
2690
2691 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2692 * jumbo frames transmission.
2693 */
63c3a66f 2694 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2695 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2696 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2697 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2698 }
2699
4153577a 2700 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
715116a1 2701 /* adjust output voltage */
535ef6e1 2702 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2703 }
2704
4153577a 2705 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
c65a17f4
MC
2706 tg3_phydsp_write(tp, 0xffb, 0x4000);
2707
9ef8ca99 2708 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2709 tg3_phy_set_wirespeed(tp);
2710 return 0;
2711}
2712
3a1e19d3
MC
2713#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2714#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2715#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2716 TG3_GPIO_MSG_NEED_VAUX)
2717#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2718 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2719 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2720 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2721 (TG3_GPIO_MSG_DRVR_PRES << 12))
2722
2723#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2724 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2725 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2726 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2727 (TG3_GPIO_MSG_NEED_VAUX << 12))
2728
2729static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2730{
2731 u32 status, shift;
2732
4153577a
JP
2733 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2734 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2735 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2736 else
2737 status = tr32(TG3_CPMU_DRV_STATUS);
2738
2739 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2740 status &= ~(TG3_GPIO_MSG_MASK << shift);
2741 status |= (newstat << shift);
2742
4153577a
JP
2743 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2744 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2745 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2746 else
2747 tw32(TG3_CPMU_DRV_STATUS, status);
2748
2749 return status >> TG3_APE_GPIO_MSG_SHIFT;
2750}
2751
520b2756
MC
2752static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2753{
2754 if (!tg3_flag(tp, IS_NIC))
2755 return 0;
2756
4153577a
JP
2757 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2758 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2759 tg3_asic_rev(tp) == ASIC_REV_5720) {
3a1e19d3
MC
2760 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2761 return -EIO;
520b2756 2762
3a1e19d3
MC
2763 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2764
2765 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2766 TG3_GRC_LCLCTL_PWRSW_DELAY);
2767
2768 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2769 } else {
2770 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2771 TG3_GRC_LCLCTL_PWRSW_DELAY);
2772 }
6f5c8f83 2773
520b2756
MC
2774 return 0;
2775}
2776
2777static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2778{
2779 u32 grc_local_ctrl;
2780
2781 if (!tg3_flag(tp, IS_NIC) ||
4153577a
JP
2782 tg3_asic_rev(tp) == ASIC_REV_5700 ||
2783 tg3_asic_rev(tp) == ASIC_REV_5701)
520b2756
MC
2784 return;
2785
2786 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2787
2788 tw32_wait_f(GRC_LOCAL_CTRL,
2789 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2790 TG3_GRC_LCLCTL_PWRSW_DELAY);
2791
2792 tw32_wait_f(GRC_LOCAL_CTRL,
2793 grc_local_ctrl,
2794 TG3_GRC_LCLCTL_PWRSW_DELAY);
2795
2796 tw32_wait_f(GRC_LOCAL_CTRL,
2797 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2798 TG3_GRC_LCLCTL_PWRSW_DELAY);
2799}
2800
2801static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2802{
2803 if (!tg3_flag(tp, IS_NIC))
2804 return;
2805
4153577a
JP
2806 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2807 tg3_asic_rev(tp) == ASIC_REV_5701) {
520b2756
MC
2808 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2809 (GRC_LCLCTRL_GPIO_OE0 |
2810 GRC_LCLCTRL_GPIO_OE1 |
2811 GRC_LCLCTRL_GPIO_OE2 |
2812 GRC_LCLCTRL_GPIO_OUTPUT0 |
2813 GRC_LCLCTRL_GPIO_OUTPUT1),
2814 TG3_GRC_LCLCTL_PWRSW_DELAY);
2815 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2816 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2817 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2818 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2819 GRC_LCLCTRL_GPIO_OE1 |
2820 GRC_LCLCTRL_GPIO_OE2 |
2821 GRC_LCLCTRL_GPIO_OUTPUT0 |
2822 GRC_LCLCTRL_GPIO_OUTPUT1 |
2823 tp->grc_local_ctrl;
2824 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2825 TG3_GRC_LCLCTL_PWRSW_DELAY);
2826
2827 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2828 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2829 TG3_GRC_LCLCTL_PWRSW_DELAY);
2830
2831 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2832 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2833 TG3_GRC_LCLCTL_PWRSW_DELAY);
2834 } else {
2835 u32 no_gpio2;
2836 u32 grc_local_ctrl = 0;
2837
2838 /* Workaround to prevent overdrawing Amps. */
4153577a 2839 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
520b2756
MC
2840 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2841 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2842 grc_local_ctrl,
2843 TG3_GRC_LCLCTL_PWRSW_DELAY);
2844 }
2845
2846 /* On 5753 and variants, GPIO2 cannot be used. */
2847 no_gpio2 = tp->nic_sram_data_cfg &
2848 NIC_SRAM_DATA_CFG_NO_GPIO2;
2849
2850 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2851 GRC_LCLCTRL_GPIO_OE1 |
2852 GRC_LCLCTRL_GPIO_OE2 |
2853 GRC_LCLCTRL_GPIO_OUTPUT1 |
2854 GRC_LCLCTRL_GPIO_OUTPUT2;
2855 if (no_gpio2) {
2856 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2857 GRC_LCLCTRL_GPIO_OUTPUT2);
2858 }
2859 tw32_wait_f(GRC_LOCAL_CTRL,
2860 tp->grc_local_ctrl | grc_local_ctrl,
2861 TG3_GRC_LCLCTL_PWRSW_DELAY);
2862
2863 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2864
2865 tw32_wait_f(GRC_LOCAL_CTRL,
2866 tp->grc_local_ctrl | grc_local_ctrl,
2867 TG3_GRC_LCLCTL_PWRSW_DELAY);
2868
2869 if (!no_gpio2) {
2870 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2871 tw32_wait_f(GRC_LOCAL_CTRL,
2872 tp->grc_local_ctrl | grc_local_ctrl,
2873 TG3_GRC_LCLCTL_PWRSW_DELAY);
2874 }
2875 }
3a1e19d3
MC
2876}
2877
cd0d7228 2878static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2879{
2880 u32 msg = 0;
2881
2882 /* Serialize power state transitions */
2883 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2884 return;
2885
cd0d7228 2886 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2887 msg = TG3_GPIO_MSG_NEED_VAUX;
2888
2889 msg = tg3_set_function_status(tp, msg);
2890
2891 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2892 goto done;
6f5c8f83 2893
3a1e19d3
MC
2894 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2895 tg3_pwrsrc_switch_to_vaux(tp);
2896 else
2897 tg3_pwrsrc_die_with_vmain(tp);
2898
2899done:
6f5c8f83 2900 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2901}
2902
cd0d7228 2903static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2904{
683644b7 2905 bool need_vaux = false;
1da177e4 2906
334355aa 2907 /* The GPIOs do something completely different on 57765. */
55086ad9 2908 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2909 return;
2910
4153577a
JP
2911 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2912 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2913 tg3_asic_rev(tp) == ASIC_REV_5720) {
cd0d7228
MC
2914 tg3_frob_aux_power_5717(tp, include_wol ?
2915 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2916 return;
2917 }
2918
2919 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2920 struct net_device *dev_peer;
2921
2922 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2923
bc1c7567 2924 /* remove_one() may have been run on the peer. */
683644b7
MC
2925 if (dev_peer) {
2926 struct tg3 *tp_peer = netdev_priv(dev_peer);
2927
63c3a66f 2928 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2929 return;
2930
cd0d7228 2931 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2932 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2933 need_vaux = true;
2934 }
1da177e4
LT
2935 }
2936
cd0d7228
MC
2937 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2938 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2939 need_vaux = true;
2940
520b2756
MC
2941 if (need_vaux)
2942 tg3_pwrsrc_switch_to_vaux(tp);
2943 else
2944 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2945}
2946
e8f3f6ca
MC
2947static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2948{
2949 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2950 return 1;
79eb6904 2951 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2952 if (speed != SPEED_10)
2953 return 1;
2954 } else if (speed == SPEED_10)
2955 return 1;
2956
2957 return 0;
2958}
2959
0a459aac 2960static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2961{
ce057f01
MC
2962 u32 val;
2963
942d1af0
NS
2964 if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
2965 return;
2966
f07e9af3 2967 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a 2968 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
5129724a
MC
2969 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2970 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2971
2972 sg_dig_ctrl |=
2973 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2974 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2975 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2976 }
3f7045c1 2977 return;
5129724a 2978 }
3f7045c1 2979
4153577a 2980 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2981 tg3_bmcr_reset(tp);
2982 val = tr32(GRC_MISC_CFG);
2983 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2984 udelay(40);
2985 return;
f07e9af3 2986 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2987 u32 phytest;
2988 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2989 u32 phy;
2990
2991 tg3_writephy(tp, MII_ADVERTISE, 0);
2992 tg3_writephy(tp, MII_BMCR,
2993 BMCR_ANENABLE | BMCR_ANRESTART);
2994
2995 tg3_writephy(tp, MII_TG3_FET_TEST,
2996 phytest | MII_TG3_FET_SHADOW_EN);
2997 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2998 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2999 tg3_writephy(tp,
3000 MII_TG3_FET_SHDW_AUXMODE4,
3001 phy);
3002 }
3003 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
3004 }
3005 return;
0a459aac 3006 } else if (do_low_power) {
715116a1
MC
3007 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3008 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 3009
b4bd2929
MC
3010 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3011 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
3012 MII_TG3_AUXCTL_PCTL_VREG_11V;
3013 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 3014 }
3f7045c1 3015
15c3b696
MC
3016 /* The PHY should not be powered down on some chips because
3017 * of bugs.
3018 */
4153577a
JP
3019 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
3020 tg3_asic_rev(tp) == ASIC_REV_5704 ||
3021 (tg3_asic_rev(tp) == ASIC_REV_5780 &&
085f1afc 3022 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
4153577a 3023 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
085f1afc 3024 !tp->pci_fn))
15c3b696 3025 return;
ce057f01 3026
4153577a
JP
3027 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
3028 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
3029 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
3030 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
3031 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
3032 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
3033 }
3034
15c3b696
MC
3035 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
3036}
3037
ffbcfed4
MC
3038/* tp->lock is held. */
3039static int tg3_nvram_lock(struct tg3 *tp)
3040{
63c3a66f 3041 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3042 int i;
3043
3044 if (tp->nvram_lock_cnt == 0) {
3045 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3046 for (i = 0; i < 8000; i++) {
3047 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3048 break;
3049 udelay(20);
3050 }
3051 if (i == 8000) {
3052 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3053 return -ENODEV;
3054 }
3055 }
3056 tp->nvram_lock_cnt++;
3057 }
3058 return 0;
3059}
3060
3061/* tp->lock is held. */
3062static void tg3_nvram_unlock(struct tg3 *tp)
3063{
63c3a66f 3064 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3065 if (tp->nvram_lock_cnt > 0)
3066 tp->nvram_lock_cnt--;
3067 if (tp->nvram_lock_cnt == 0)
3068 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3069 }
3070}
3071
3072/* tp->lock is held. */
3073static void tg3_enable_nvram_access(struct tg3 *tp)
3074{
63c3a66f 3075 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3076 u32 nvaccess = tr32(NVRAM_ACCESS);
3077
3078 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3079 }
3080}
3081
3082/* tp->lock is held. */
3083static void tg3_disable_nvram_access(struct tg3 *tp)
3084{
63c3a66f 3085 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3086 u32 nvaccess = tr32(NVRAM_ACCESS);
3087
3088 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3089 }
3090}
3091
3092static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3093 u32 offset, u32 *val)
3094{
3095 u32 tmp;
3096 int i;
3097
3098 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3099 return -EINVAL;
3100
3101 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3102 EEPROM_ADDR_DEVID_MASK |
3103 EEPROM_ADDR_READ);
3104 tw32(GRC_EEPROM_ADDR,
3105 tmp |
3106 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3107 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3108 EEPROM_ADDR_ADDR_MASK) |
3109 EEPROM_ADDR_READ | EEPROM_ADDR_START);
3110
3111 for (i = 0; i < 1000; i++) {
3112 tmp = tr32(GRC_EEPROM_ADDR);
3113
3114 if (tmp & EEPROM_ADDR_COMPLETE)
3115 break;
3116 msleep(1);
3117 }
3118 if (!(tmp & EEPROM_ADDR_COMPLETE))
3119 return -EBUSY;
3120
62cedd11
MC
3121 tmp = tr32(GRC_EEPROM_DATA);
3122
3123 /*
3124 * The data will always be opposite the native endian
3125 * format. Perform a blind byteswap to compensate.
3126 */
3127 *val = swab32(tmp);
3128
ffbcfed4
MC
3129 return 0;
3130}
3131
3132#define NVRAM_CMD_TIMEOUT 10000
3133
3134static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3135{
3136 int i;
3137
3138 tw32(NVRAM_CMD, nvram_cmd);
3139 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
3140 udelay(10);
3141 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3142 udelay(10);
3143 break;
3144 }
3145 }
3146
3147 if (i == NVRAM_CMD_TIMEOUT)
3148 return -EBUSY;
3149
3150 return 0;
3151}
3152
3153static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3154{
63c3a66f
JP
3155 if (tg3_flag(tp, NVRAM) &&
3156 tg3_flag(tp, NVRAM_BUFFERED) &&
3157 tg3_flag(tp, FLASH) &&
3158 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3159 (tp->nvram_jedecnum == JEDEC_ATMEL))
3160
3161 addr = ((addr / tp->nvram_pagesize) <<
3162 ATMEL_AT45DB0X1B_PAGE_POS) +
3163 (addr % tp->nvram_pagesize);
3164
3165 return addr;
3166}
3167
3168static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3169{
63c3a66f
JP
3170 if (tg3_flag(tp, NVRAM) &&
3171 tg3_flag(tp, NVRAM_BUFFERED) &&
3172 tg3_flag(tp, FLASH) &&
3173 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3174 (tp->nvram_jedecnum == JEDEC_ATMEL))
3175
3176 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3177 tp->nvram_pagesize) +
3178 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3179
3180 return addr;
3181}
3182
e4f34110
MC
3183/* NOTE: Data read in from NVRAM is byteswapped according to
3184 * the byteswapping settings for all other register accesses.
3185 * tg3 devices are BE devices, so on a BE machine, the data
3186 * returned will be exactly as it is seen in NVRAM. On a LE
3187 * machine, the 32-bit value will be byteswapped.
3188 */
ffbcfed4
MC
3189static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3190{
3191 int ret;
3192
63c3a66f 3193 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
3194 return tg3_nvram_read_using_eeprom(tp, offset, val);
3195
3196 offset = tg3_nvram_phys_addr(tp, offset);
3197
3198 if (offset > NVRAM_ADDR_MSK)
3199 return -EINVAL;
3200
3201 ret = tg3_nvram_lock(tp);
3202 if (ret)
3203 return ret;
3204
3205 tg3_enable_nvram_access(tp);
3206
3207 tw32(NVRAM_ADDR, offset);
3208 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3209 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3210
3211 if (ret == 0)
e4f34110 3212 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
3213
3214 tg3_disable_nvram_access(tp);
3215
3216 tg3_nvram_unlock(tp);
3217
3218 return ret;
3219}
3220
a9dc529d
MC
3221/* Ensures NVRAM data is in bytestream format. */
3222static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
3223{
3224 u32 v;
a9dc529d 3225 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 3226 if (!res)
a9dc529d 3227 *val = cpu_to_be32(v);
ffbcfed4
MC
3228 return res;
3229}
3230
dbe9b92a
MC
3231static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3232 u32 offset, u32 len, u8 *buf)
3233{
3234 int i, j, rc = 0;
3235 u32 val;
3236
3237 for (i = 0; i < len; i += 4) {
3238 u32 addr;
3239 __be32 data;
3240
3241 addr = offset + i;
3242
3243 memcpy(&data, buf + i, 4);
3244
3245 /*
3246 * The SEEPROM interface expects the data to always be opposite
3247 * the native endian format. We accomplish this by reversing
3248 * all the operations that would have been performed on the
3249 * data from a call to tg3_nvram_read_be32().
3250 */
3251 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3252
3253 val = tr32(GRC_EEPROM_ADDR);
3254 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3255
3256 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3257 EEPROM_ADDR_READ);
3258 tw32(GRC_EEPROM_ADDR, val |
3259 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3260 (addr & EEPROM_ADDR_ADDR_MASK) |
3261 EEPROM_ADDR_START |
3262 EEPROM_ADDR_WRITE);
3263
3264 for (j = 0; j < 1000; j++) {
3265 val = tr32(GRC_EEPROM_ADDR);
3266
3267 if (val & EEPROM_ADDR_COMPLETE)
3268 break;
3269 msleep(1);
3270 }
3271 if (!(val & EEPROM_ADDR_COMPLETE)) {
3272 rc = -EBUSY;
3273 break;
3274 }
3275 }
3276
3277 return rc;
3278}
3279
3280/* offset and length are dword aligned */
3281static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3282 u8 *buf)
3283{
3284 int ret = 0;
3285 u32 pagesize = tp->nvram_pagesize;
3286 u32 pagemask = pagesize - 1;
3287 u32 nvram_cmd;
3288 u8 *tmp;
3289
3290 tmp = kmalloc(pagesize, GFP_KERNEL);
3291 if (tmp == NULL)
3292 return -ENOMEM;
3293
3294 while (len) {
3295 int j;
3296 u32 phy_addr, page_off, size;
3297
3298 phy_addr = offset & ~pagemask;
3299
3300 for (j = 0; j < pagesize; j += 4) {
3301 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3302 (__be32 *) (tmp + j));
3303 if (ret)
3304 break;
3305 }
3306 if (ret)
3307 break;
3308
3309 page_off = offset & pagemask;
3310 size = pagesize;
3311 if (len < size)
3312 size = len;
3313
3314 len -= size;
3315
3316 memcpy(tmp + page_off, buf, size);
3317
3318 offset = offset + (pagesize - page_off);
3319
3320 tg3_enable_nvram_access(tp);
3321
3322 /*
3323 * Before we can erase the flash page, we need
3324 * to issue a special "write enable" command.
3325 */
3326 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3327
3328 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3329 break;
3330
3331 /* Erase the target page */
3332 tw32(NVRAM_ADDR, phy_addr);
3333
3334 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3335 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3336
3337 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3338 break;
3339
3340 /* Issue another write enable to start the write. */
3341 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3342
3343 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3344 break;
3345
3346 for (j = 0; j < pagesize; j += 4) {
3347 __be32 data;
3348
3349 data = *((__be32 *) (tmp + j));
3350
3351 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3352
3353 tw32(NVRAM_ADDR, phy_addr + j);
3354
3355 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3356 NVRAM_CMD_WR;
3357
3358 if (j == 0)
3359 nvram_cmd |= NVRAM_CMD_FIRST;
3360 else if (j == (pagesize - 4))
3361 nvram_cmd |= NVRAM_CMD_LAST;
3362
3363 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3364 if (ret)
3365 break;
3366 }
3367 if (ret)
3368 break;
3369 }
3370
3371 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3372 tg3_nvram_exec_cmd(tp, nvram_cmd);
3373
3374 kfree(tmp);
3375
3376 return ret;
3377}
3378
3379/* offset and length are dword aligned */
3380static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3381 u8 *buf)
3382{
3383 int i, ret = 0;
3384
3385 for (i = 0; i < len; i += 4, offset += 4) {
3386 u32 page_off, phy_addr, nvram_cmd;
3387 __be32 data;
3388
3389 memcpy(&data, buf + i, 4);
3390 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3391
3392 page_off = offset % tp->nvram_pagesize;
3393
3394 phy_addr = tg3_nvram_phys_addr(tp, offset);
3395
dbe9b92a
MC
3396 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3397
3398 if (page_off == 0 || i == 0)
3399 nvram_cmd |= NVRAM_CMD_FIRST;
3400 if (page_off == (tp->nvram_pagesize - 4))
3401 nvram_cmd |= NVRAM_CMD_LAST;
3402
3403 if (i == (len - 4))
3404 nvram_cmd |= NVRAM_CMD_LAST;
3405
42278224
MC
3406 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3407 !tg3_flag(tp, FLASH) ||
3408 !tg3_flag(tp, 57765_PLUS))
3409 tw32(NVRAM_ADDR, phy_addr);
3410
4153577a 3411 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
dbe9b92a
MC
3412 !tg3_flag(tp, 5755_PLUS) &&
3413 (tp->nvram_jedecnum == JEDEC_ST) &&
3414 (nvram_cmd & NVRAM_CMD_FIRST)) {
3415 u32 cmd;
3416
3417 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3418 ret = tg3_nvram_exec_cmd(tp, cmd);
3419 if (ret)
3420 break;
3421 }
3422 if (!tg3_flag(tp, FLASH)) {
3423 /* We always do complete word writes to eeprom. */
3424 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3425 }
3426
3427 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3428 if (ret)
3429 break;
3430 }
3431 return ret;
3432}
3433
3434/* offset and length are dword aligned */
3435static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3436{
3437 int ret;
3438
3439 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3440 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3441 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3442 udelay(40);
3443 }
3444
3445 if (!tg3_flag(tp, NVRAM)) {
3446 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3447 } else {
3448 u32 grc_mode;
3449
3450 ret = tg3_nvram_lock(tp);
3451 if (ret)
3452 return ret;
3453
3454 tg3_enable_nvram_access(tp);
3455 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3456 tw32(NVRAM_WRITE1, 0x406);
3457
3458 grc_mode = tr32(GRC_MODE);
3459 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3460
3461 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3462 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3463 buf);
3464 } else {
3465 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3466 buf);
3467 }
3468
3469 grc_mode = tr32(GRC_MODE);
3470 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3471
3472 tg3_disable_nvram_access(tp);
3473 tg3_nvram_unlock(tp);
3474 }
3475
3476 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3477 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3478 udelay(40);
3479 }
3480
3481 return ret;
3482}
3483
997b4f13
MC
3484#define RX_CPU_SCRATCH_BASE 0x30000
3485#define RX_CPU_SCRATCH_SIZE 0x04000
3486#define TX_CPU_SCRATCH_BASE 0x34000
3487#define TX_CPU_SCRATCH_SIZE 0x04000
3488
3489/* tp->lock is held. */
837c45bb 3490static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
997b4f13
MC
3491{
3492 int i;
837c45bb 3493 const int iters = 10000;
997b4f13 3494
837c45bb
NS
3495 for (i = 0; i < iters; i++) {
3496 tw32(cpu_base + CPU_STATE, 0xffffffff);
3497 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3498 if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
3499 break;
3500 }
3501
3502 return (i == iters) ? -EBUSY : 0;
3503}
3504
3505/* tp->lock is held. */
3506static int tg3_rxcpu_pause(struct tg3 *tp)
3507{
3508 int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
3509
3510 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3511 tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3512 udelay(10);
3513
3514 return rc;
3515}
3516
3517/* tp->lock is held. */
3518static int tg3_txcpu_pause(struct tg3 *tp)
3519{
3520 return tg3_pause_cpu(tp, TX_CPU_BASE);
3521}
3522
3523/* tp->lock is held. */
3524static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
3525{
3526 tw32(cpu_base + CPU_STATE, 0xffffffff);
3527 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3528}
3529
3530/* tp->lock is held. */
3531static void tg3_rxcpu_resume(struct tg3 *tp)
3532{
3533 tg3_resume_cpu(tp, RX_CPU_BASE);
3534}
3535
3536/* tp->lock is held. */
3537static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
3538{
3539 int rc;
3540
3541 BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
997b4f13 3542
4153577a 3543 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
997b4f13
MC
3544 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3545
3546 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3547 return 0;
3548 }
837c45bb
NS
3549 if (cpu_base == RX_CPU_BASE) {
3550 rc = tg3_rxcpu_pause(tp);
997b4f13 3551 } else {
7e6c63f0
HM
3552 /*
3553 * There is only an Rx CPU for the 5750 derivative in the
3554 * BCM4785.
3555 */
3556 if (tg3_flag(tp, IS_SSB_CORE))
3557 return 0;
3558
837c45bb 3559 rc = tg3_txcpu_pause(tp);
997b4f13
MC
3560 }
3561
837c45bb 3562 if (rc) {
997b4f13 3563 netdev_err(tp->dev, "%s timed out, %s CPU\n",
837c45bb 3564 __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
997b4f13
MC
3565 return -ENODEV;
3566 }
3567
3568 /* Clear firmware's nvram arbitration. */
3569 if (tg3_flag(tp, NVRAM))
3570 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3571 return 0;
3572}
3573
31f11a95
NS
3574static int tg3_fw_data_len(struct tg3 *tp,
3575 const struct tg3_firmware_hdr *fw_hdr)
3576{
3577 int fw_len;
3578
3579 /* Non fragmented firmware have one firmware header followed by a
3580 * contiguous chunk of data to be written. The length field in that
3581 * header is not the length of data to be written but the complete
3582 * length of the bss. The data length is determined based on
3583 * tp->fw->size minus headers.
3584 *
3585 * Fragmented firmware have a main header followed by multiple
3586 * fragments. Each fragment is identical to non fragmented firmware
3587 * with a firmware header followed by a contiguous chunk of data. In
3588 * the main header, the length field is unused and set to 0xffffffff.
3589 * In each fragment header the length is the entire size of that
3590 * fragment i.e. fragment data + header length. Data length is
3591 * therefore length field in the header minus TG3_FW_HDR_LEN.
3592 */
3593 if (tp->fw_len == 0xffffffff)
3594 fw_len = be32_to_cpu(fw_hdr->len);
3595 else
3596 fw_len = tp->fw->size;
3597
3598 return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
3599}
3600
997b4f13
MC
3601/* tp->lock is held. */
3602static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3603 u32 cpu_scratch_base, int cpu_scratch_size,
77997ea3 3604 const struct tg3_firmware_hdr *fw_hdr)
997b4f13 3605{
c4dab506 3606 int err, i;
997b4f13 3607 void (*write_op)(struct tg3 *, u32, u32);
31f11a95 3608 int total_len = tp->fw->size;
997b4f13
MC
3609
3610 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3611 netdev_err(tp->dev,
3612 "%s: Trying to load TX cpu firmware which is 5705\n",
3613 __func__);
3614 return -EINVAL;
3615 }
3616
c4dab506 3617 if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
997b4f13
MC
3618 write_op = tg3_write_mem;
3619 else
3620 write_op = tg3_write_indirect_reg32;
3621
c4dab506
NS
3622 if (tg3_asic_rev(tp) != ASIC_REV_57766) {
3623 /* It is possible that bootcode is still loading at this point.
3624 * Get the nvram lock first before halting the cpu.
3625 */
3626 int lock_err = tg3_nvram_lock(tp);
3627 err = tg3_halt_cpu(tp, cpu_base);
3628 if (!lock_err)
3629 tg3_nvram_unlock(tp);
3630 if (err)
3631 goto out;
997b4f13 3632
c4dab506
NS
3633 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3634 write_op(tp, cpu_scratch_base + i, 0);
3635 tw32(cpu_base + CPU_STATE, 0xffffffff);
3636 tw32(cpu_base + CPU_MODE,
3637 tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
3638 } else {
3639 /* Subtract additional main header for fragmented firmware and
3640 * advance to the first fragment
3641 */
3642 total_len -= TG3_FW_HDR_LEN;
3643 fw_hdr++;
3644 }
77997ea3 3645
31f11a95
NS
3646 do {
3647 u32 *fw_data = (u32 *)(fw_hdr + 1);
3648 for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
3649 write_op(tp, cpu_scratch_base +
3650 (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
3651 (i * sizeof(u32)),
3652 be32_to_cpu(fw_data[i]));
3653
3654 total_len -= be32_to_cpu(fw_hdr->len);
3655
3656 /* Advance to next fragment */
3657 fw_hdr = (struct tg3_firmware_hdr *)
3658 ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
3659 } while (total_len > 0);
997b4f13
MC
3660
3661 err = 0;
3662
3663out:
3664 return err;
3665}
3666
f4bffb28
NS
3667/* tp->lock is held. */
3668static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
3669{
3670 int i;
3671 const int iters = 5;
3672
3673 tw32(cpu_base + CPU_STATE, 0xffffffff);
3674 tw32_f(cpu_base + CPU_PC, pc);
3675
3676 for (i = 0; i < iters; i++) {
3677 if (tr32(cpu_base + CPU_PC) == pc)
3678 break;
3679 tw32(cpu_base + CPU_STATE, 0xffffffff);
3680 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3681 tw32_f(cpu_base + CPU_PC, pc);
3682 udelay(1000);
3683 }
3684
3685 return (i == iters) ? -EBUSY : 0;
3686}
3687
997b4f13
MC
3688/* tp->lock is held. */
3689static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3690{
77997ea3 3691 const struct tg3_firmware_hdr *fw_hdr;
f4bffb28 3692 int err;
997b4f13 3693
77997ea3 3694 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3695
3696 /* Firmware blob starts with version numbers, followed by
3697 start address and length. We are setting complete length.
3698 length = end_address_of_bss - start_address_of_text.
3699 Remainder is the blob to be loaded contiguously
3700 from start address. */
3701
997b4f13
MC
3702 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3703 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
77997ea3 3704 fw_hdr);
997b4f13
MC
3705 if (err)
3706 return err;
3707
3708 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3709 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
77997ea3 3710 fw_hdr);
997b4f13
MC
3711 if (err)
3712 return err;
3713
3714 /* Now startup only the RX cpu. */
77997ea3
NS
3715 err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
3716 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3717 if (err) {
997b4f13
MC
3718 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3719 "should be %08x\n", __func__,
77997ea3
NS
3720 tr32(RX_CPU_BASE + CPU_PC),
3721 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3722 return -ENODEV;
3723 }
837c45bb
NS
3724
3725 tg3_rxcpu_resume(tp);
997b4f13
MC
3726
3727 return 0;
3728}
3729
c4dab506
NS
3730static int tg3_validate_rxcpu_state(struct tg3 *tp)
3731{
3732 const int iters = 1000;
3733 int i;
3734 u32 val;
3735
3736 /* Wait for boot code to complete initialization and enter service
3737 * loop. It is then safe to download service patches
3738 */
3739 for (i = 0; i < iters; i++) {
3740 if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
3741 break;
3742
3743 udelay(10);
3744 }
3745
3746 if (i == iters) {
3747 netdev_err(tp->dev, "Boot code not ready for service patches\n");
3748 return -EBUSY;
3749 }
3750
3751 val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
3752 if (val & 0xff) {
3753 netdev_warn(tp->dev,
3754 "Other patches exist. Not downloading EEE patch\n");
3755 return -EEXIST;
3756 }
3757
3758 return 0;
3759}
3760
3761/* tp->lock is held. */
3762static void tg3_load_57766_firmware(struct tg3 *tp)
3763{
3764 struct tg3_firmware_hdr *fw_hdr;
3765
3766 if (!tg3_flag(tp, NO_NVRAM))
3767 return;
3768
3769 if (tg3_validate_rxcpu_state(tp))
3770 return;
3771
3772 if (!tp->fw)
3773 return;
3774
3775 /* This firmware blob has a different format than older firmware
3776 * releases as given below. The main difference is we have fragmented
3777 * data to be written to non-contiguous locations.
3778 *
3779 * In the beginning we have a firmware header identical to other
3780 * firmware which consists of version, base addr and length. The length
3781 * here is unused and set to 0xffffffff.
3782 *
3783 * This is followed by a series of firmware fragments which are
3784 * individually identical to previous firmware. i.e. they have the
3785 * firmware header and followed by data for that fragment. The version
3786 * field of the individual fragment header is unused.
3787 */
3788
3789 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3790 if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
3791 return;
3792
3793 if (tg3_rxcpu_pause(tp))
3794 return;
3795
3796 /* tg3_load_firmware_cpu() will always succeed for the 57766 */
3797 tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
3798
3799 tg3_rxcpu_resume(tp);
3800}
3801
997b4f13
MC
3802/* tp->lock is held. */
3803static int tg3_load_tso_firmware(struct tg3 *tp)
3804{
77997ea3 3805 const struct tg3_firmware_hdr *fw_hdr;
997b4f13 3806 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
f4bffb28 3807 int err;
997b4f13 3808
1caf13eb 3809 if (!tg3_flag(tp, FW_TSO))
997b4f13
MC
3810 return 0;
3811
77997ea3 3812 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3813
3814 /* Firmware blob starts with version numbers, followed by
3815 start address and length. We are setting complete length.
3816 length = end_address_of_bss - start_address_of_text.
3817 Remainder is the blob to be loaded contiguously
3818 from start address. */
3819
997b4f13 3820 cpu_scratch_size = tp->fw_len;
997b4f13 3821
4153577a 3822 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
997b4f13
MC
3823 cpu_base = RX_CPU_BASE;
3824 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3825 } else {
3826 cpu_base = TX_CPU_BASE;
3827 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3828 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3829 }
3830
3831 err = tg3_load_firmware_cpu(tp, cpu_base,
3832 cpu_scratch_base, cpu_scratch_size,
77997ea3 3833 fw_hdr);
997b4f13
MC
3834 if (err)
3835 return err;
3836
3837 /* Now startup the cpu. */
77997ea3
NS
3838 err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
3839 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3840 if (err) {
997b4f13
MC
3841 netdev_err(tp->dev,
3842 "%s fails to set CPU PC, is %08x should be %08x\n",
77997ea3
NS
3843 __func__, tr32(cpu_base + CPU_PC),
3844 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3845 return -ENODEV;
3846 }
837c45bb
NS
3847
3848 tg3_resume_cpu(tp, cpu_base);
997b4f13
MC
3849 return 0;
3850}
3851
3852
3f007891
MC
3853/* tp->lock is held. */
3854static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3855{
3856 u32 addr_high, addr_low;
3857 int i;
3858
3859 addr_high = ((tp->dev->dev_addr[0] << 8) |
3860 tp->dev->dev_addr[1]);
3861 addr_low = ((tp->dev->dev_addr[2] << 24) |
3862 (tp->dev->dev_addr[3] << 16) |
3863 (tp->dev->dev_addr[4] << 8) |
3864 (tp->dev->dev_addr[5] << 0));
3865 for (i = 0; i < 4; i++) {
3866 if (i == 1 && skip_mac_1)
3867 continue;
3868 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3869 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3870 }
3871
4153577a
JP
3872 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3873 tg3_asic_rev(tp) == ASIC_REV_5704) {
3f007891
MC
3874 for (i = 0; i < 12; i++) {
3875 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3876 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3877 }
3878 }
3879
3880 addr_high = (tp->dev->dev_addr[0] +
3881 tp->dev->dev_addr[1] +
3882 tp->dev->dev_addr[2] +
3883 tp->dev->dev_addr[3] +
3884 tp->dev->dev_addr[4] +
3885 tp->dev->dev_addr[5]) &
3886 TX_BACKOFF_SEED_MASK;
3887 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3888}
3889
c866b7ea 3890static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3891{
c866b7ea
RW
3892 /*
3893 * Make sure register accesses (indirect or otherwise) will function
3894 * correctly.
1da177e4
LT
3895 */
3896 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3897 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3898}
1da177e4 3899
c866b7ea
RW
3900static int tg3_power_up(struct tg3 *tp)
3901{
bed9829f 3902 int err;
8c6bda1a 3903
bed9829f 3904 tg3_enable_register_access(tp);
1da177e4 3905
bed9829f
MC
3906 err = pci_set_power_state(tp->pdev, PCI_D0);
3907 if (!err) {
3908 /* Switch out of Vaux if it is a NIC */
3909 tg3_pwrsrc_switch_to_vmain(tp);
3910 } else {
3911 netdev_err(tp->dev, "Transition to D0 failed\n");
3912 }
1da177e4 3913
bed9829f 3914 return err;
c866b7ea 3915}
1da177e4 3916
4b409522
MC
3917static int tg3_setup_phy(struct tg3 *, int);
3918
c866b7ea
RW
3919static int tg3_power_down_prepare(struct tg3 *tp)
3920{
3921 u32 misc_host_ctrl;
3922 bool device_should_wake, do_low_power;
3923
3924 tg3_enable_register_access(tp);
5e7dfd0f
MC
3925
3926 /* Restore the CLKREQ setting. */
0f49bfbd
JL
3927 if (tg3_flag(tp, CLKREQ_BUG))
3928 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
3929 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 3930
1da177e4
LT
3931 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3932 tw32(TG3PCI_MISC_HOST_CTRL,
3933 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3934
c866b7ea 3935 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3936 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3937
63c3a66f 3938 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3939 do_low_power = false;
f07e9af3 3940 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3941 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3942 struct phy_device *phydev;
0a459aac 3943 u32 phyid, advertising;
b02fd9e3 3944
3f0e3ad7 3945 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3946
80096068 3947 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 3948
c6700ce2
MC
3949 tp->link_config.speed = phydev->speed;
3950 tp->link_config.duplex = phydev->duplex;
3951 tp->link_config.autoneg = phydev->autoneg;
3952 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
3953
3954 advertising = ADVERTISED_TP |
3955 ADVERTISED_Pause |
3956 ADVERTISED_Autoneg |
3957 ADVERTISED_10baseT_Half;
3958
63c3a66f
JP
3959 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3960 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3961 advertising |=
3962 ADVERTISED_100baseT_Half |
3963 ADVERTISED_100baseT_Full |
3964 ADVERTISED_10baseT_Full;
3965 else
3966 advertising |= ADVERTISED_10baseT_Full;
3967 }
3968
3969 phydev->advertising = advertising;
3970
3971 phy_start_aneg(phydev);
0a459aac
MC
3972
3973 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3974 if (phyid != PHY_ID_BCMAC131) {
3975 phyid &= PHY_BCM_OUI_MASK;
3976 if (phyid == PHY_BCM_OUI_1 ||
3977 phyid == PHY_BCM_OUI_2 ||
3978 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3979 do_low_power = true;
3980 }
b02fd9e3 3981 }
dd477003 3982 } else {
2023276e 3983 do_low_power = true;
0a459aac 3984
c6700ce2 3985 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 3986 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 3987
2855b9fe 3988 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
dd477003 3989 tg3_setup_phy(tp, 0);
1da177e4
LT
3990 }
3991
4153577a 3992 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
3993 u32 val;
3994
3995 val = tr32(GRC_VCPU_EXT_CTRL);
3996 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3997 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3998 int i;
3999 u32 val;
4000
4001 for (i = 0; i < 200; i++) {
4002 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
4003 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
4004 break;
4005 msleep(1);
4006 }
4007 }
63c3a66f 4008 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
4009 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
4010 WOL_DRV_STATE_SHUTDOWN |
4011 WOL_DRV_WOL |
4012 WOL_SET_MAGIC_PKT);
6921d201 4013
05ac4cb7 4014 if (device_should_wake) {
1da177e4
LT
4015 u32 mac_mode;
4016
f07e9af3 4017 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
4018 if (do_low_power &&
4019 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
4020 tg3_phy_auxctl_write(tp,
4021 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
4022 MII_TG3_AUXCTL_PCTL_WOL_EN |
4023 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
4024 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
4025 udelay(40);
4026 }
1da177e4 4027
f07e9af3 4028 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1 4029 mac_mode = MAC_MODE_PORT_MODE_GMII;
942d1af0
NS
4030 else if (tp->phy_flags &
4031 TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
4032 if (tp->link_config.active_speed == SPEED_1000)
4033 mac_mode = MAC_MODE_PORT_MODE_GMII;
4034 else
4035 mac_mode = MAC_MODE_PORT_MODE_MII;
4036 } else
3f7045c1 4037 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 4038
e8f3f6ca 4039 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
4153577a 4040 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
63c3a66f 4041 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
4042 SPEED_100 : SPEED_10;
4043 if (tg3_5700_link_polarity(tp, speed))
4044 mac_mode |= MAC_MODE_LINK_POLARITY;
4045 else
4046 mac_mode &= ~MAC_MODE_LINK_POLARITY;
4047 }
1da177e4
LT
4048 } else {
4049 mac_mode = MAC_MODE_PORT_MODE_TBI;
4050 }
4051
63c3a66f 4052 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
4053 tw32(MAC_LED_CTRL, tp->led_ctrl);
4054
05ac4cb7 4055 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
4056 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
4057 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 4058 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 4059
63c3a66f 4060 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
4061 mac_mode |= MAC_MODE_APE_TX_EN |
4062 MAC_MODE_APE_RX_EN |
4063 MAC_MODE_TDE_ENABLE;
3bda1258 4064
1da177e4
LT
4065 tw32_f(MAC_MODE, mac_mode);
4066 udelay(100);
4067
4068 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
4069 udelay(10);
4070 }
4071
63c3a66f 4072 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
4153577a
JP
4073 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4074 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
4075 u32 base_val;
4076
4077 base_val = tp->pci_clock_ctrl;
4078 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
4079 CLOCK_CTRL_TXCLK_DISABLE);
4080
b401e9e2
MC
4081 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
4082 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
4083 } else if (tg3_flag(tp, 5780_CLASS) ||
4084 tg3_flag(tp, CPMU_PRESENT) ||
4153577a 4085 tg3_asic_rev(tp) == ASIC_REV_5906) {
4cf78e4f 4086 /* do nothing */
63c3a66f 4087 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
4088 u32 newbits1, newbits2;
4089
4153577a
JP
4090 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4091 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4092 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
4093 CLOCK_CTRL_TXCLK_DISABLE |
4094 CLOCK_CTRL_ALTCLK);
4095 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 4096 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4097 newbits1 = CLOCK_CTRL_625_CORE;
4098 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
4099 } else {
4100 newbits1 = CLOCK_CTRL_ALTCLK;
4101 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4102 }
4103
b401e9e2
MC
4104 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
4105 40);
1da177e4 4106
b401e9e2
MC
4107 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
4108 40);
1da177e4 4109
63c3a66f 4110 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4111 u32 newbits3;
4112
4153577a
JP
4113 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4114 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4115 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
4116 CLOCK_CTRL_TXCLK_DISABLE |
4117 CLOCK_CTRL_44MHZ_CORE);
4118 } else {
4119 newbits3 = CLOCK_CTRL_44MHZ_CORE;
4120 }
4121
b401e9e2
MC
4122 tw32_wait_f(TG3PCI_CLOCK_CTRL,
4123 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
4124 }
4125 }
4126
63c3a66f 4127 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 4128 tg3_power_down_phy(tp, do_low_power);
6921d201 4129
cd0d7228 4130 tg3_frob_aux_power(tp, true);
1da177e4
LT
4131
4132 /* Workaround for unstable PLL clock */
7e6c63f0 4133 if ((!tg3_flag(tp, IS_SSB_CORE)) &&
4153577a
JP
4134 ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
4135 (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
1da177e4
LT
4136 u32 val = tr32(0x7d00);
4137
4138 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
4139 tw32(0x7d00, val);
63c3a66f 4140 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
4141 int err;
4142
4143 err = tg3_nvram_lock(tp);
1da177e4 4144 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
4145 if (!err)
4146 tg3_nvram_unlock(tp);
6921d201 4147 }
1da177e4
LT
4148 }
4149
bbadf503
MC
4150 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
4151
c866b7ea
RW
4152 return 0;
4153}
12dac075 4154
c866b7ea
RW
4155static void tg3_power_down(struct tg3 *tp)
4156{
4157 tg3_power_down_prepare(tp);
1da177e4 4158
63c3a66f 4159 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 4160 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
4161}
4162
1da177e4
LT
4163static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
4164{
4165 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
4166 case MII_TG3_AUX_STAT_10HALF:
4167 *speed = SPEED_10;
4168 *duplex = DUPLEX_HALF;
4169 break;
4170
4171 case MII_TG3_AUX_STAT_10FULL:
4172 *speed = SPEED_10;
4173 *duplex = DUPLEX_FULL;
4174 break;
4175
4176 case MII_TG3_AUX_STAT_100HALF:
4177 *speed = SPEED_100;
4178 *duplex = DUPLEX_HALF;
4179 break;
4180
4181 case MII_TG3_AUX_STAT_100FULL:
4182 *speed = SPEED_100;
4183 *duplex = DUPLEX_FULL;
4184 break;
4185
4186 case MII_TG3_AUX_STAT_1000HALF:
4187 *speed = SPEED_1000;
4188 *duplex = DUPLEX_HALF;
4189 break;
4190
4191 case MII_TG3_AUX_STAT_1000FULL:
4192 *speed = SPEED_1000;
4193 *duplex = DUPLEX_FULL;
4194 break;
4195
4196 default:
f07e9af3 4197 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
4198 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4199 SPEED_10;
4200 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4201 DUPLEX_HALF;
4202 break;
4203 }
e740522e
MC
4204 *speed = SPEED_UNKNOWN;
4205 *duplex = DUPLEX_UNKNOWN;
1da177e4 4206 break;
855e1111 4207 }
1da177e4
LT
4208}
4209
42b64a45 4210static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 4211{
42b64a45
MC
4212 int err = 0;
4213 u32 val, new_adv;
1da177e4 4214
42b64a45 4215 new_adv = ADVERTISE_CSMA;
202ff1c2 4216 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 4217 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 4218
42b64a45
MC
4219 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4220 if (err)
4221 goto done;
ba4d07a8 4222
4f272096
MC
4223 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4224 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 4225
4153577a
JP
4226 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4227 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
4f272096 4228 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 4229
4f272096
MC
4230 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4231 if (err)
4232 goto done;
4233 }
1da177e4 4234
42b64a45
MC
4235 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4236 goto done;
52b02d04 4237
42b64a45
MC
4238 tw32(TG3_CPMU_EEE_MODE,
4239 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 4240
daf3ec68 4241 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
42b64a45
MC
4242 if (!err) {
4243 u32 err2;
52b02d04 4244
b715ce94
MC
4245 val = 0;
4246 /* Advertise 100-BaseTX EEE ability */
4247 if (advertise & ADVERTISED_100baseT_Full)
4248 val |= MDIO_AN_EEE_ADV_100TX;
4249 /* Advertise 1000-BaseT EEE ability */
4250 if (advertise & ADVERTISED_1000baseT_Full)
4251 val |= MDIO_AN_EEE_ADV_1000T;
4252 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4253 if (err)
4254 val = 0;
4255
4153577a 4256 switch (tg3_asic_rev(tp)) {
21a00ab2
MC
4257 case ASIC_REV_5717:
4258 case ASIC_REV_57765:
55086ad9 4259 case ASIC_REV_57766:
21a00ab2 4260 case ASIC_REV_5719:
b715ce94
MC
4261 /* If we advertised any eee advertisements above... */
4262 if (val)
4263 val = MII_TG3_DSP_TAP26_ALNOKO |
4264 MII_TG3_DSP_TAP26_RMRXSTO |
4265 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 4266 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
4267 /* Fall through */
4268 case ASIC_REV_5720:
c65a17f4 4269 case ASIC_REV_5762:
be671947
MC
4270 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4271 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4272 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 4273 }
52b02d04 4274
daf3ec68 4275 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
42b64a45
MC
4276 if (!err)
4277 err = err2;
4278 }
4279
4280done:
4281 return err;
4282}
4283
4284static void tg3_phy_copper_begin(struct tg3 *tp)
4285{
d13ba512
MC
4286 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4287 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4288 u32 adv, fc;
4289
942d1af0
NS
4290 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4291 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
d13ba512
MC
4292 adv = ADVERTISED_10baseT_Half |
4293 ADVERTISED_10baseT_Full;
4294 if (tg3_flag(tp, WOL_SPEED_100MB))
4295 adv |= ADVERTISED_100baseT_Half |
4296 ADVERTISED_100baseT_Full;
942d1af0
NS
4297 if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK)
4298 adv |= ADVERTISED_1000baseT_Half |
4299 ADVERTISED_1000baseT_Full;
d13ba512
MC
4300
4301 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 4302 } else {
d13ba512
MC
4303 adv = tp->link_config.advertising;
4304 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4305 adv &= ~(ADVERTISED_1000baseT_Half |
4306 ADVERTISED_1000baseT_Full);
4307
4308 fc = tp->link_config.flowctrl;
52b02d04 4309 }
52b02d04 4310
d13ba512 4311 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 4312
942d1af0
NS
4313 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4314 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
4315 /* Normally during power down we want to autonegotiate
4316 * the lowest possible speed for WOL. However, to avoid
4317 * link flap, we leave it untouched.
4318 */
4319 return;
4320 }
4321
d13ba512
MC
4322 tg3_writephy(tp, MII_BMCR,
4323 BMCR_ANENABLE | BMCR_ANRESTART);
4324 } else {
4325 int i;
1da177e4
LT
4326 u32 bmcr, orig_bmcr;
4327
4328 tp->link_config.active_speed = tp->link_config.speed;
4329 tp->link_config.active_duplex = tp->link_config.duplex;
4330
7c6cdead
NS
4331 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
4332 /* With autoneg disabled, 5715 only links up when the
4333 * advertisement register has the configured speed
4334 * enabled.
4335 */
4336 tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
4337 }
4338
1da177e4
LT
4339 bmcr = 0;
4340 switch (tp->link_config.speed) {
4341 default:
4342 case SPEED_10:
4343 break;
4344
4345 case SPEED_100:
4346 bmcr |= BMCR_SPEED100;
4347 break;
4348
4349 case SPEED_1000:
221c5637 4350 bmcr |= BMCR_SPEED1000;
1da177e4 4351 break;
855e1111 4352 }
1da177e4
LT
4353
4354 if (tp->link_config.duplex == DUPLEX_FULL)
4355 bmcr |= BMCR_FULLDPLX;
4356
4357 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4358 (bmcr != orig_bmcr)) {
4359 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4360 for (i = 0; i < 1500; i++) {
4361 u32 tmp;
4362
4363 udelay(10);
4364 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4365 tg3_readphy(tp, MII_BMSR, &tmp))
4366 continue;
4367 if (!(tmp & BMSR_LSTATUS)) {
4368 udelay(40);
4369 break;
4370 }
4371 }
4372 tg3_writephy(tp, MII_BMCR, bmcr);
4373 udelay(40);
4374 }
1da177e4
LT
4375 }
4376}
4377
fdad8de4
NS
4378static int tg3_phy_pull_config(struct tg3 *tp)
4379{
4380 int err;
4381 u32 val;
4382
4383 err = tg3_readphy(tp, MII_BMCR, &val);
4384 if (err)
4385 goto done;
4386
4387 if (!(val & BMCR_ANENABLE)) {
4388 tp->link_config.autoneg = AUTONEG_DISABLE;
4389 tp->link_config.advertising = 0;
4390 tg3_flag_clear(tp, PAUSE_AUTONEG);
4391
4392 err = -EIO;
4393
4394 switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
4395 case 0:
4396 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4397 goto done;
4398
4399 tp->link_config.speed = SPEED_10;
4400 break;
4401 case BMCR_SPEED100:
4402 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4403 goto done;
4404
4405 tp->link_config.speed = SPEED_100;
4406 break;
4407 case BMCR_SPEED1000:
4408 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4409 tp->link_config.speed = SPEED_1000;
4410 break;
4411 }
4412 /* Fall through */
4413 default:
4414 goto done;
4415 }
4416
4417 if (val & BMCR_FULLDPLX)
4418 tp->link_config.duplex = DUPLEX_FULL;
4419 else
4420 tp->link_config.duplex = DUPLEX_HALF;
4421
4422 tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
4423
4424 err = 0;
4425 goto done;
4426 }
4427
4428 tp->link_config.autoneg = AUTONEG_ENABLE;
4429 tp->link_config.advertising = ADVERTISED_Autoneg;
4430 tg3_flag_set(tp, PAUSE_AUTONEG);
4431
4432 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4433 u32 adv;
4434
4435 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4436 if (err)
4437 goto done;
4438
4439 adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
4440 tp->link_config.advertising |= adv | ADVERTISED_TP;
4441
4442 tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
4443 } else {
4444 tp->link_config.advertising |= ADVERTISED_FIBRE;
4445 }
4446
4447 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4448 u32 adv;
4449
4450 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4451 err = tg3_readphy(tp, MII_CTRL1000, &val);
4452 if (err)
4453 goto done;
4454
4455 adv = mii_ctrl1000_to_ethtool_adv_t(val);
4456 } else {
4457 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4458 if (err)
4459 goto done;
4460
4461 adv = tg3_decode_flowctrl_1000X(val);
4462 tp->link_config.flowctrl = adv;
4463
4464 val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
4465 adv = mii_adv_to_ethtool_adv_x(val);
4466 }
4467
4468 tp->link_config.advertising |= adv;
4469 }
4470
4471done:
4472 return err;
4473}
4474
1da177e4
LT
4475static int tg3_init_5401phy_dsp(struct tg3 *tp)
4476{
4477 int err;
4478
4479 /* Turn off tap power management. */
4480 /* Set Extended packet length bit */
b4bd2929 4481 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 4482
6ee7c0a0
MC
4483 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4484 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4485 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4486 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4487 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
4488
4489 udelay(40);
4490
4491 return err;
4492}
4493
ed1ff5c3
NS
4494static bool tg3_phy_eee_config_ok(struct tg3 *tp)
4495{
4496 u32 val;
4497 u32 tgtadv = 0;
4498 u32 advertising = tp->link_config.advertising;
4499
4500 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4501 return true;
4502
4503 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
4504 return false;
4505
4506 val &= (MDIO_AN_EEE_ADV_100TX | MDIO_AN_EEE_ADV_1000T);
4507
4508
4509 if (advertising & ADVERTISED_100baseT_Full)
4510 tgtadv |= MDIO_AN_EEE_ADV_100TX;
4511 if (advertising & ADVERTISED_1000baseT_Full)
4512 tgtadv |= MDIO_AN_EEE_ADV_1000T;
4513
4514 if (val != tgtadv)
4515 return false;
4516
4517 return true;
4518}
4519
e2bf73e7 4520static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4521{
e2bf73e7 4522 u32 advmsk, tgtadv, advertising;
3600d918 4523
e2bf73e7
MC
4524 advertising = tp->link_config.advertising;
4525 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4526
e2bf73e7
MC
4527 advmsk = ADVERTISE_ALL;
4528 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4529 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4530 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4531 }
1da177e4 4532
e2bf73e7
MC
4533 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4534 return false;
4535
4536 if ((*lcladv & advmsk) != tgtadv)
4537 return false;
b99d2a57 4538
f07e9af3 4539 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4540 u32 tg3_ctrl;
4541
e2bf73e7 4542 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4543
221c5637 4544 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4545 return false;
1da177e4 4546
3198e07f 4547 if (tgtadv &&
4153577a
JP
4548 (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4549 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
3198e07f
MC
4550 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4551 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4552 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4553 } else {
4554 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4555 }
4556
e2bf73e7
MC
4557 if (tg3_ctrl != tgtadv)
4558 return false;
ef167e27
MC
4559 }
4560
e2bf73e7 4561 return true;
ef167e27
MC
4562}
4563
859edb26
MC
4564static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4565{
4566 u32 lpeth = 0;
4567
4568 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4569 u32 val;
4570
4571 if (tg3_readphy(tp, MII_STAT1000, &val))
4572 return false;
4573
4574 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4575 }
4576
4577 if (tg3_readphy(tp, MII_LPA, rmtadv))
4578 return false;
4579
4580 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4581 tp->link_config.rmt_adv = lpeth;
4582
4583 return true;
4584}
4585
f4a46d1f
NNS
4586static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
4587{
4588 if (curr_link_up != tp->link_up) {
4589 if (curr_link_up) {
84421b99 4590 netif_carrier_on(tp->dev);
f4a46d1f 4591 } else {
84421b99 4592 netif_carrier_off(tp->dev);
f4a46d1f
NNS
4593 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4594 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4595 }
4596
4597 tg3_link_report(tp);
4598 return true;
4599 }
4600
4601 return false;
4602}
4603
3310e248
MC
4604static void tg3_clear_mac_status(struct tg3 *tp)
4605{
4606 tw32(MAC_EVENT, 0);
4607
4608 tw32_f(MAC_STATUS,
4609 MAC_STATUS_SYNC_CHANGED |
4610 MAC_STATUS_CFG_CHANGED |
4611 MAC_STATUS_MI_COMPLETION |
4612 MAC_STATUS_LNKSTATE_CHANGED);
4613 udelay(40);
4614}
4615
1da177e4
LT
4616static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
4617{
4618 int current_link_up;
f833c4c1 4619 u32 bmsr, val;
ef167e27 4620 u32 lcl_adv, rmt_adv;
1da177e4
LT
4621 u16 current_speed;
4622 u8 current_duplex;
4623 int i, err;
4624
3310e248 4625 tg3_clear_mac_status(tp);
1da177e4 4626
8ef21428
MC
4627 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4628 tw32_f(MAC_MI_MODE,
4629 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4630 udelay(80);
4631 }
1da177e4 4632
b4bd2929 4633 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4634
4635 /* Some third-party PHYs need to be reset on link going
4636 * down.
4637 */
4153577a
JP
4638 if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4639 tg3_asic_rev(tp) == ASIC_REV_5704 ||
4640 tg3_asic_rev(tp) == ASIC_REV_5705) &&
f4a46d1f 4641 tp->link_up) {
1da177e4
LT
4642 tg3_readphy(tp, MII_BMSR, &bmsr);
4643 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4644 !(bmsr & BMSR_LSTATUS))
4645 force_reset = 1;
4646 }
4647 if (force_reset)
4648 tg3_phy_reset(tp);
4649
79eb6904 4650 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4651 tg3_readphy(tp, MII_BMSR, &bmsr);
4652 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4653 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4654 bmsr = 0;
4655
4656 if (!(bmsr & BMSR_LSTATUS)) {
4657 err = tg3_init_5401phy_dsp(tp);
4658 if (err)
4659 return err;
4660
4661 tg3_readphy(tp, MII_BMSR, &bmsr);
4662 for (i = 0; i < 1000; i++) {
4663 udelay(10);
4664 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4665 (bmsr & BMSR_LSTATUS)) {
4666 udelay(40);
4667 break;
4668 }
4669 }
4670
79eb6904
MC
4671 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4672 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4673 !(bmsr & BMSR_LSTATUS) &&
4674 tp->link_config.active_speed == SPEED_1000) {
4675 err = tg3_phy_reset(tp);
4676 if (!err)
4677 err = tg3_init_5401phy_dsp(tp);
4678 if (err)
4679 return err;
4680 }
4681 }
4153577a
JP
4682 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4683 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
1da177e4
LT
4684 /* 5701 {A0,B0} CRC bug workaround */
4685 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4686 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4687 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4688 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4689 }
4690
4691 /* Clear pending interrupts... */
f833c4c1
MC
4692 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4693 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4694
f07e9af3 4695 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4696 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4697 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4698 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4699
4153577a
JP
4700 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4701 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4702 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4703 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4704 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4705 else
4706 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4707 }
4708
4709 current_link_up = 0;
e740522e
MC
4710 current_speed = SPEED_UNKNOWN;
4711 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4712 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4713 tp->link_config.rmt_adv = 0;
1da177e4 4714
f07e9af3 4715 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4716 err = tg3_phy_auxctl_read(tp,
4717 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4718 &val);
4719 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4720 tg3_phy_auxctl_write(tp,
4721 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4722 val | (1 << 10));
1da177e4
LT
4723 goto relink;
4724 }
4725 }
4726
4727 bmsr = 0;
4728 for (i = 0; i < 100; i++) {
4729 tg3_readphy(tp, MII_BMSR, &bmsr);
4730 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4731 (bmsr & BMSR_LSTATUS))
4732 break;
4733 udelay(40);
4734 }
4735
4736 if (bmsr & BMSR_LSTATUS) {
4737 u32 aux_stat, bmcr;
4738
4739 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4740 for (i = 0; i < 2000; i++) {
4741 udelay(10);
4742 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4743 aux_stat)
4744 break;
4745 }
4746
4747 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4748 &current_speed,
4749 &current_duplex);
4750
4751 bmcr = 0;
4752 for (i = 0; i < 200; i++) {
4753 tg3_readphy(tp, MII_BMCR, &bmcr);
4754 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4755 continue;
4756 if (bmcr && bmcr != 0x7fff)
4757 break;
4758 udelay(10);
4759 }
4760
ef167e27
MC
4761 lcl_adv = 0;
4762 rmt_adv = 0;
1da177e4 4763
ef167e27
MC
4764 tp->link_config.active_speed = current_speed;
4765 tp->link_config.active_duplex = current_duplex;
4766
4767 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
ed1ff5c3
NS
4768 bool eee_config_ok = tg3_phy_eee_config_ok(tp);
4769
ef167e27 4770 if ((bmcr & BMCR_ANENABLE) &&
ed1ff5c3 4771 eee_config_ok &&
e2bf73e7 4772 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4773 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 4774 current_link_up = 1;
ed1ff5c3
NS
4775
4776 /* EEE settings changes take effect only after a phy
4777 * reset. If we have skipped a reset due to Link Flap
4778 * Avoidance being enabled, do it now.
4779 */
4780 if (!eee_config_ok &&
4781 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
4782 !force_reset)
4783 tg3_phy_reset(tp);
1da177e4
LT
4784 } else {
4785 if (!(bmcr & BMCR_ANENABLE) &&
4786 tp->link_config.speed == current_speed &&
f0fcd7a9 4787 tp->link_config.duplex == current_duplex) {
1da177e4 4788 current_link_up = 1;
1da177e4
LT
4789 }
4790 }
4791
ef167e27 4792 if (current_link_up == 1 &&
e348c5e7
MC
4793 tp->link_config.active_duplex == DUPLEX_FULL) {
4794 u32 reg, bit;
4795
4796 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4797 reg = MII_TG3_FET_GEN_STAT;
4798 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4799 } else {
4800 reg = MII_TG3_EXT_STAT;
4801 bit = MII_TG3_EXT_STAT_MDIX;
4802 }
4803
4804 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4805 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4806
ef167e27 4807 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4808 }
1da177e4
LT
4809 }
4810
1da177e4 4811relink:
80096068 4812 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4813 tg3_phy_copper_begin(tp);
4814
7e6c63f0
HM
4815 if (tg3_flag(tp, ROBOSWITCH)) {
4816 current_link_up = 1;
4817 /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4818 current_speed = SPEED_1000;
4819 current_duplex = DUPLEX_FULL;
4820 tp->link_config.active_speed = current_speed;
4821 tp->link_config.active_duplex = current_duplex;
4822 }
4823
f833c4c1 4824 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4825 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4826 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4827 current_link_up = 1;
4828 }
4829
4830 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4831 if (current_link_up == 1) {
4832 if (tp->link_config.active_speed == SPEED_100 ||
4833 tp->link_config.active_speed == SPEED_10)
4834 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4835 else
4836 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4837 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4838 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4839 else
1da177e4
LT
4840 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4841
7e6c63f0
HM
4842 /* In order for the 5750 core in BCM4785 chip to work properly
4843 * in RGMII mode, the Led Control Register must be set up.
4844 */
4845 if (tg3_flag(tp, RGMII_MODE)) {
4846 u32 led_ctrl = tr32(MAC_LED_CTRL);
4847 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
4848
4849 if (tp->link_config.active_speed == SPEED_10)
4850 led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
4851 else if (tp->link_config.active_speed == SPEED_100)
4852 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4853 LED_CTRL_100MBPS_ON);
4854 else if (tp->link_config.active_speed == SPEED_1000)
4855 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4856 LED_CTRL_1000MBPS_ON);
4857
4858 tw32(MAC_LED_CTRL, led_ctrl);
4859 udelay(40);
4860 }
4861
1da177e4
LT
4862 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4863 if (tp->link_config.active_duplex == DUPLEX_HALF)
4864 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4865
4153577a 4866 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
e8f3f6ca
MC
4867 if (current_link_up == 1 &&
4868 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4869 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4870 else
4871 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4872 }
4873
4874 /* ??? Without this setting Netgear GA302T PHY does not
4875 * ??? send/receive packets...
4876 */
79eb6904 4877 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
4153577a 4878 tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
1da177e4
LT
4879 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4880 tw32_f(MAC_MI_MODE, tp->mi_mode);
4881 udelay(80);
4882 }
4883
4884 tw32_f(MAC_MODE, tp->mac_mode);
4885 udelay(40);
4886
52b02d04
MC
4887 tg3_phy_eee_adjust(tp, current_link_up);
4888
63c3a66f 4889 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4890 /* Polled via timer. */
4891 tw32_f(MAC_EVENT, 0);
4892 } else {
4893 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4894 }
4895 udelay(40);
4896
4153577a 4897 if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
1da177e4
LT
4898 current_link_up == 1 &&
4899 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4900 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4901 udelay(120);
4902 tw32_f(MAC_STATUS,
4903 (MAC_STATUS_SYNC_CHANGED |
4904 MAC_STATUS_CFG_CHANGED));
4905 udelay(40);
4906 tg3_write_mem(tp,
4907 NIC_SRAM_FIRMWARE_MBOX,
4908 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4909 }
4910
5e7dfd0f 4911 /* Prevent send BD corruption. */
63c3a66f 4912 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4913 if (tp->link_config.active_speed == SPEED_100 ||
4914 tp->link_config.active_speed == SPEED_10)
0f49bfbd
JL
4915 pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
4916 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 4917 else
0f49bfbd
JL
4918 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
4919 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f
MC
4920 }
4921
f4a46d1f 4922 tg3_test_and_report_link_chg(tp, current_link_up);
1da177e4
LT
4923
4924 return 0;
4925}
4926
4927struct tg3_fiber_aneginfo {
4928 int state;
4929#define ANEG_STATE_UNKNOWN 0
4930#define ANEG_STATE_AN_ENABLE 1
4931#define ANEG_STATE_RESTART_INIT 2
4932#define ANEG_STATE_RESTART 3
4933#define ANEG_STATE_DISABLE_LINK_OK 4
4934#define ANEG_STATE_ABILITY_DETECT_INIT 5
4935#define ANEG_STATE_ABILITY_DETECT 6
4936#define ANEG_STATE_ACK_DETECT_INIT 7
4937#define ANEG_STATE_ACK_DETECT 8
4938#define ANEG_STATE_COMPLETE_ACK_INIT 9
4939#define ANEG_STATE_COMPLETE_ACK 10
4940#define ANEG_STATE_IDLE_DETECT_INIT 11
4941#define ANEG_STATE_IDLE_DETECT 12
4942#define ANEG_STATE_LINK_OK 13
4943#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4944#define ANEG_STATE_NEXT_PAGE_WAIT 15
4945
4946 u32 flags;
4947#define MR_AN_ENABLE 0x00000001
4948#define MR_RESTART_AN 0x00000002
4949#define MR_AN_COMPLETE 0x00000004
4950#define MR_PAGE_RX 0x00000008
4951#define MR_NP_LOADED 0x00000010
4952#define MR_TOGGLE_TX 0x00000020
4953#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4954#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4955#define MR_LP_ADV_SYM_PAUSE 0x00000100
4956#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4957#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4958#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4959#define MR_LP_ADV_NEXT_PAGE 0x00001000
4960#define MR_TOGGLE_RX 0x00002000
4961#define MR_NP_RX 0x00004000
4962
4963#define MR_LINK_OK 0x80000000
4964
4965 unsigned long link_time, cur_time;
4966
4967 u32 ability_match_cfg;
4968 int ability_match_count;
4969
4970 char ability_match, idle_match, ack_match;
4971
4972 u32 txconfig, rxconfig;
4973#define ANEG_CFG_NP 0x00000080
4974#define ANEG_CFG_ACK 0x00000040
4975#define ANEG_CFG_RF2 0x00000020
4976#define ANEG_CFG_RF1 0x00000010
4977#define ANEG_CFG_PS2 0x00000001
4978#define ANEG_CFG_PS1 0x00008000
4979#define ANEG_CFG_HD 0x00004000
4980#define ANEG_CFG_FD 0x00002000
4981#define ANEG_CFG_INVAL 0x00001f06
4982
4983};
4984#define ANEG_OK 0
4985#define ANEG_DONE 1
4986#define ANEG_TIMER_ENAB 2
4987#define ANEG_FAILED -1
4988
4989#define ANEG_STATE_SETTLE_TIME 10000
4990
4991static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4992 struct tg3_fiber_aneginfo *ap)
4993{
5be73b47 4994 u16 flowctrl;
1da177e4
LT
4995 unsigned long delta;
4996 u32 rx_cfg_reg;
4997 int ret;
4998
4999 if (ap->state == ANEG_STATE_UNKNOWN) {
5000 ap->rxconfig = 0;
5001 ap->link_time = 0;
5002 ap->cur_time = 0;
5003 ap->ability_match_cfg = 0;
5004 ap->ability_match_count = 0;
5005 ap->ability_match = 0;
5006 ap->idle_match = 0;
5007 ap->ack_match = 0;
5008 }
5009 ap->cur_time++;
5010
5011 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
5012 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
5013
5014 if (rx_cfg_reg != ap->ability_match_cfg) {
5015 ap->ability_match_cfg = rx_cfg_reg;
5016 ap->ability_match = 0;
5017 ap->ability_match_count = 0;
5018 } else {
5019 if (++ap->ability_match_count > 1) {
5020 ap->ability_match = 1;
5021 ap->ability_match_cfg = rx_cfg_reg;
5022 }
5023 }
5024 if (rx_cfg_reg & ANEG_CFG_ACK)
5025 ap->ack_match = 1;
5026 else
5027 ap->ack_match = 0;
5028
5029 ap->idle_match = 0;
5030 } else {
5031 ap->idle_match = 1;
5032 ap->ability_match_cfg = 0;
5033 ap->ability_match_count = 0;
5034 ap->ability_match = 0;
5035 ap->ack_match = 0;
5036
5037 rx_cfg_reg = 0;
5038 }
5039
5040 ap->rxconfig = rx_cfg_reg;
5041 ret = ANEG_OK;
5042
33f401ae 5043 switch (ap->state) {
1da177e4
LT
5044 case ANEG_STATE_UNKNOWN:
5045 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
5046 ap->state = ANEG_STATE_AN_ENABLE;
5047
5048 /* fallthru */
5049 case ANEG_STATE_AN_ENABLE:
5050 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
5051 if (ap->flags & MR_AN_ENABLE) {
5052 ap->link_time = 0;
5053 ap->cur_time = 0;
5054 ap->ability_match_cfg = 0;
5055 ap->ability_match_count = 0;
5056 ap->ability_match = 0;
5057 ap->idle_match = 0;
5058 ap->ack_match = 0;
5059
5060 ap->state = ANEG_STATE_RESTART_INIT;
5061 } else {
5062 ap->state = ANEG_STATE_DISABLE_LINK_OK;
5063 }
5064 break;
5065
5066 case ANEG_STATE_RESTART_INIT:
5067 ap->link_time = ap->cur_time;
5068 ap->flags &= ~(MR_NP_LOADED);
5069 ap->txconfig = 0;
5070 tw32(MAC_TX_AUTO_NEG, 0);
5071 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5072 tw32_f(MAC_MODE, tp->mac_mode);
5073 udelay(40);
5074
5075 ret = ANEG_TIMER_ENAB;
5076 ap->state = ANEG_STATE_RESTART;
5077
5078 /* fallthru */
5079 case ANEG_STATE_RESTART:
5080 delta = ap->cur_time - ap->link_time;
859a5887 5081 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 5082 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 5083 else
1da177e4 5084 ret = ANEG_TIMER_ENAB;
1da177e4
LT
5085 break;
5086
5087 case ANEG_STATE_DISABLE_LINK_OK:
5088 ret = ANEG_DONE;
5089 break;
5090
5091 case ANEG_STATE_ABILITY_DETECT_INIT:
5092 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
5093 ap->txconfig = ANEG_CFG_FD;
5094 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5095 if (flowctrl & ADVERTISE_1000XPAUSE)
5096 ap->txconfig |= ANEG_CFG_PS1;
5097 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5098 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
5099 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5100 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5101 tw32_f(MAC_MODE, tp->mac_mode);
5102 udelay(40);
5103
5104 ap->state = ANEG_STATE_ABILITY_DETECT;
5105 break;
5106
5107 case ANEG_STATE_ABILITY_DETECT:
859a5887 5108 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 5109 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
5110 break;
5111
5112 case ANEG_STATE_ACK_DETECT_INIT:
5113 ap->txconfig |= ANEG_CFG_ACK;
5114 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5115 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5116 tw32_f(MAC_MODE, tp->mac_mode);
5117 udelay(40);
5118
5119 ap->state = ANEG_STATE_ACK_DETECT;
5120
5121 /* fallthru */
5122 case ANEG_STATE_ACK_DETECT:
5123 if (ap->ack_match != 0) {
5124 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
5125 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
5126 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
5127 } else {
5128 ap->state = ANEG_STATE_AN_ENABLE;
5129 }
5130 } else if (ap->ability_match != 0 &&
5131 ap->rxconfig == 0) {
5132 ap->state = ANEG_STATE_AN_ENABLE;
5133 }
5134 break;
5135
5136 case ANEG_STATE_COMPLETE_ACK_INIT:
5137 if (ap->rxconfig & ANEG_CFG_INVAL) {
5138 ret = ANEG_FAILED;
5139 break;
5140 }
5141 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
5142 MR_LP_ADV_HALF_DUPLEX |
5143 MR_LP_ADV_SYM_PAUSE |
5144 MR_LP_ADV_ASYM_PAUSE |
5145 MR_LP_ADV_REMOTE_FAULT1 |
5146 MR_LP_ADV_REMOTE_FAULT2 |
5147 MR_LP_ADV_NEXT_PAGE |
5148 MR_TOGGLE_RX |
5149 MR_NP_RX);
5150 if (ap->rxconfig & ANEG_CFG_FD)
5151 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
5152 if (ap->rxconfig & ANEG_CFG_HD)
5153 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
5154 if (ap->rxconfig & ANEG_CFG_PS1)
5155 ap->flags |= MR_LP_ADV_SYM_PAUSE;
5156 if (ap->rxconfig & ANEG_CFG_PS2)
5157 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
5158 if (ap->rxconfig & ANEG_CFG_RF1)
5159 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
5160 if (ap->rxconfig & ANEG_CFG_RF2)
5161 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
5162 if (ap->rxconfig & ANEG_CFG_NP)
5163 ap->flags |= MR_LP_ADV_NEXT_PAGE;
5164
5165 ap->link_time = ap->cur_time;
5166
5167 ap->flags ^= (MR_TOGGLE_TX);
5168 if (ap->rxconfig & 0x0008)
5169 ap->flags |= MR_TOGGLE_RX;
5170 if (ap->rxconfig & ANEG_CFG_NP)
5171 ap->flags |= MR_NP_RX;
5172 ap->flags |= MR_PAGE_RX;
5173
5174 ap->state = ANEG_STATE_COMPLETE_ACK;
5175 ret = ANEG_TIMER_ENAB;
5176 break;
5177
5178 case ANEG_STATE_COMPLETE_ACK:
5179 if (ap->ability_match != 0 &&
5180 ap->rxconfig == 0) {
5181 ap->state = ANEG_STATE_AN_ENABLE;
5182 break;
5183 }
5184 delta = ap->cur_time - ap->link_time;
5185 if (delta > ANEG_STATE_SETTLE_TIME) {
5186 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
5187 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5188 } else {
5189 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
5190 !(ap->flags & MR_NP_RX)) {
5191 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5192 } else {
5193 ret = ANEG_FAILED;
5194 }
5195 }
5196 }
5197 break;
5198
5199 case ANEG_STATE_IDLE_DETECT_INIT:
5200 ap->link_time = ap->cur_time;
5201 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5202 tw32_f(MAC_MODE, tp->mac_mode);
5203 udelay(40);
5204
5205 ap->state = ANEG_STATE_IDLE_DETECT;
5206 ret = ANEG_TIMER_ENAB;
5207 break;
5208
5209 case ANEG_STATE_IDLE_DETECT:
5210 if (ap->ability_match != 0 &&
5211 ap->rxconfig == 0) {
5212 ap->state = ANEG_STATE_AN_ENABLE;
5213 break;
5214 }
5215 delta = ap->cur_time - ap->link_time;
5216 if (delta > ANEG_STATE_SETTLE_TIME) {
5217 /* XXX another gem from the Broadcom driver :( */
5218 ap->state = ANEG_STATE_LINK_OK;
5219 }
5220 break;
5221
5222 case ANEG_STATE_LINK_OK:
5223 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
5224 ret = ANEG_DONE;
5225 break;
5226
5227 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
5228 /* ??? unimplemented */
5229 break;
5230
5231 case ANEG_STATE_NEXT_PAGE_WAIT:
5232 /* ??? unimplemented */
5233 break;
5234
5235 default:
5236 ret = ANEG_FAILED;
5237 break;
855e1111 5238 }
1da177e4
LT
5239
5240 return ret;
5241}
5242
5be73b47 5243static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
5244{
5245 int res = 0;
5246 struct tg3_fiber_aneginfo aninfo;
5247 int status = ANEG_FAILED;
5248 unsigned int tick;
5249 u32 tmp;
5250
5251 tw32_f(MAC_TX_AUTO_NEG, 0);
5252
5253 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
5254 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
5255 udelay(40);
5256
5257 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
5258 udelay(40);
5259
5260 memset(&aninfo, 0, sizeof(aninfo));
5261 aninfo.flags |= MR_AN_ENABLE;
5262 aninfo.state = ANEG_STATE_UNKNOWN;
5263 aninfo.cur_time = 0;
5264 tick = 0;
5265 while (++tick < 195000) {
5266 status = tg3_fiber_aneg_smachine(tp, &aninfo);
5267 if (status == ANEG_DONE || status == ANEG_FAILED)
5268 break;
5269
5270 udelay(1);
5271 }
5272
5273 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5274 tw32_f(MAC_MODE, tp->mac_mode);
5275 udelay(40);
5276
5be73b47
MC
5277 *txflags = aninfo.txconfig;
5278 *rxflags = aninfo.flags;
1da177e4
LT
5279
5280 if (status == ANEG_DONE &&
5281 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
5282 MR_LP_ADV_FULL_DUPLEX)))
5283 res = 1;
5284
5285 return res;
5286}
5287
5288static void tg3_init_bcm8002(struct tg3 *tp)
5289{
5290 u32 mac_status = tr32(MAC_STATUS);
5291 int i;
5292
5293 /* Reset when initting first time or we have a link. */
63c3a66f 5294 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
5295 !(mac_status & MAC_STATUS_PCS_SYNCED))
5296 return;
5297
5298 /* Set PLL lock range. */
5299 tg3_writephy(tp, 0x16, 0x8007);
5300
5301 /* SW reset */
5302 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
5303
5304 /* Wait for reset to complete. */
5305 /* XXX schedule_timeout() ... */
5306 for (i = 0; i < 500; i++)
5307 udelay(10);
5308
5309 /* Config mode; select PMA/Ch 1 regs. */
5310 tg3_writephy(tp, 0x10, 0x8411);
5311
5312 /* Enable auto-lock and comdet, select txclk for tx. */
5313 tg3_writephy(tp, 0x11, 0x0a10);
5314
5315 tg3_writephy(tp, 0x18, 0x00a0);
5316 tg3_writephy(tp, 0x16, 0x41ff);
5317
5318 /* Assert and deassert POR. */
5319 tg3_writephy(tp, 0x13, 0x0400);
5320 udelay(40);
5321 tg3_writephy(tp, 0x13, 0x0000);
5322
5323 tg3_writephy(tp, 0x11, 0x0a50);
5324 udelay(40);
5325 tg3_writephy(tp, 0x11, 0x0a10);
5326
5327 /* Wait for signal to stabilize */
5328 /* XXX schedule_timeout() ... */
5329 for (i = 0; i < 15000; i++)
5330 udelay(10);
5331
5332 /* Deselect the channel register so we can read the PHYID
5333 * later.
5334 */
5335 tg3_writephy(tp, 0x10, 0x8011);
5336}
5337
5338static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
5339{
82cd3d11 5340 u16 flowctrl;
1da177e4
LT
5341 u32 sg_dig_ctrl, sg_dig_status;
5342 u32 serdes_cfg, expected_sg_dig_ctrl;
5343 int workaround, port_a;
5344 int current_link_up;
5345
5346 serdes_cfg = 0;
5347 expected_sg_dig_ctrl = 0;
5348 workaround = 0;
5349 port_a = 1;
5350 current_link_up = 0;
5351
4153577a
JP
5352 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5353 tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
1da177e4
LT
5354 workaround = 1;
5355 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5356 port_a = 0;
5357
5358 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5359 /* preserve bits 20-23 for voltage regulator */
5360 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5361 }
5362
5363 sg_dig_ctrl = tr32(SG_DIG_CTRL);
5364
5365 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 5366 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
5367 if (workaround) {
5368 u32 val = serdes_cfg;
5369
5370 if (port_a)
5371 val |= 0xc010000;
5372 else
5373 val |= 0x4010000;
5374 tw32_f(MAC_SERDES_CFG, val);
5375 }
c98f6e3b
MC
5376
5377 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5378 }
5379 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5380 tg3_setup_flow_control(tp, 0, 0);
5381 current_link_up = 1;
5382 }
5383 goto out;
5384 }
5385
5386 /* Want auto-negotiation. */
c98f6e3b 5387 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 5388
82cd3d11
MC
5389 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5390 if (flowctrl & ADVERTISE_1000XPAUSE)
5391 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5392 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5393 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
5394
5395 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 5396 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
5397 tp->serdes_counter &&
5398 ((mac_status & (MAC_STATUS_PCS_SYNCED |
5399 MAC_STATUS_RCVD_CFG)) ==
5400 MAC_STATUS_PCS_SYNCED)) {
5401 tp->serdes_counter--;
5402 current_link_up = 1;
5403 goto out;
5404 }
5405restart_autoneg:
1da177e4
LT
5406 if (workaround)
5407 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 5408 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
5409 udelay(5);
5410 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5411
3d3ebe74 5412 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5413 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5414 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5415 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 5416 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
5417 mac_status = tr32(MAC_STATUS);
5418
c98f6e3b 5419 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 5420 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
5421 u32 local_adv = 0, remote_adv = 0;
5422
5423 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5424 local_adv |= ADVERTISE_1000XPAUSE;
5425 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5426 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 5427
c98f6e3b 5428 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 5429 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 5430 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 5431 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5432
859edb26
MC
5433 tp->link_config.rmt_adv =
5434 mii_adv_to_ethtool_adv_x(remote_adv);
5435
1da177e4
LT
5436 tg3_setup_flow_control(tp, local_adv, remote_adv);
5437 current_link_up = 1;
3d3ebe74 5438 tp->serdes_counter = 0;
f07e9af3 5439 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 5440 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
5441 if (tp->serdes_counter)
5442 tp->serdes_counter--;
1da177e4
LT
5443 else {
5444 if (workaround) {
5445 u32 val = serdes_cfg;
5446
5447 if (port_a)
5448 val |= 0xc010000;
5449 else
5450 val |= 0x4010000;
5451
5452 tw32_f(MAC_SERDES_CFG, val);
5453 }
5454
c98f6e3b 5455 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5456 udelay(40);
5457
5458 /* Link parallel detection - link is up */
5459 /* only if we have PCS_SYNC and not */
5460 /* receiving config code words */
5461 mac_status = tr32(MAC_STATUS);
5462 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5463 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5464 tg3_setup_flow_control(tp, 0, 0);
5465 current_link_up = 1;
f07e9af3
MC
5466 tp->phy_flags |=
5467 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
5468 tp->serdes_counter =
5469 SERDES_PARALLEL_DET_TIMEOUT;
5470 } else
5471 goto restart_autoneg;
1da177e4
LT
5472 }
5473 }
3d3ebe74
MC
5474 } else {
5475 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5476 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5477 }
5478
5479out:
5480 return current_link_up;
5481}
5482
5483static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
5484{
5485 int current_link_up = 0;
5486
5cf64b8a 5487 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 5488 goto out;
1da177e4
LT
5489
5490 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 5491 u32 txflags, rxflags;
1da177e4 5492 int i;
6aa20a22 5493
5be73b47
MC
5494 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5495 u32 local_adv = 0, remote_adv = 0;
1da177e4 5496
5be73b47
MC
5497 if (txflags & ANEG_CFG_PS1)
5498 local_adv |= ADVERTISE_1000XPAUSE;
5499 if (txflags & ANEG_CFG_PS2)
5500 local_adv |= ADVERTISE_1000XPSE_ASYM;
5501
5502 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5503 remote_adv |= LPA_1000XPAUSE;
5504 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5505 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5506
859edb26
MC
5507 tp->link_config.rmt_adv =
5508 mii_adv_to_ethtool_adv_x(remote_adv);
5509
1da177e4
LT
5510 tg3_setup_flow_control(tp, local_adv, remote_adv);
5511
1da177e4
LT
5512 current_link_up = 1;
5513 }
5514 for (i = 0; i < 30; i++) {
5515 udelay(20);
5516 tw32_f(MAC_STATUS,
5517 (MAC_STATUS_SYNC_CHANGED |
5518 MAC_STATUS_CFG_CHANGED));
5519 udelay(40);
5520 if ((tr32(MAC_STATUS) &
5521 (MAC_STATUS_SYNC_CHANGED |
5522 MAC_STATUS_CFG_CHANGED)) == 0)
5523 break;
5524 }
5525
5526 mac_status = tr32(MAC_STATUS);
5527 if (current_link_up == 0 &&
5528 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5529 !(mac_status & MAC_STATUS_RCVD_CFG))
5530 current_link_up = 1;
5531 } else {
5be73b47
MC
5532 tg3_setup_flow_control(tp, 0, 0);
5533
1da177e4
LT
5534 /* Forcing 1000FD link up. */
5535 current_link_up = 1;
1da177e4
LT
5536
5537 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5538 udelay(40);
e8f3f6ca
MC
5539
5540 tw32_f(MAC_MODE, tp->mac_mode);
5541 udelay(40);
1da177e4
LT
5542 }
5543
5544out:
5545 return current_link_up;
5546}
5547
5548static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
5549{
5550 u32 orig_pause_cfg;
5551 u16 orig_active_speed;
5552 u8 orig_active_duplex;
5553 u32 mac_status;
5554 int current_link_up;
5555 int i;
5556
8d018621 5557 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5558 orig_active_speed = tp->link_config.active_speed;
5559 orig_active_duplex = tp->link_config.active_duplex;
5560
63c3a66f 5561 if (!tg3_flag(tp, HW_AUTONEG) &&
f4a46d1f 5562 tp->link_up &&
63c3a66f 5563 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
5564 mac_status = tr32(MAC_STATUS);
5565 mac_status &= (MAC_STATUS_PCS_SYNCED |
5566 MAC_STATUS_SIGNAL_DET |
5567 MAC_STATUS_CFG_CHANGED |
5568 MAC_STATUS_RCVD_CFG);
5569 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5570 MAC_STATUS_SIGNAL_DET)) {
5571 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5572 MAC_STATUS_CFG_CHANGED));
5573 return 0;
5574 }
5575 }
5576
5577 tw32_f(MAC_TX_AUTO_NEG, 0);
5578
5579 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5580 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5581 tw32_f(MAC_MODE, tp->mac_mode);
5582 udelay(40);
5583
79eb6904 5584 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5585 tg3_init_bcm8002(tp);
5586
5587 /* Enable link change event even when serdes polling. */
5588 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5589 udelay(40);
5590
5591 current_link_up = 0;
859edb26 5592 tp->link_config.rmt_adv = 0;
1da177e4
LT
5593 mac_status = tr32(MAC_STATUS);
5594
63c3a66f 5595 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5596 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5597 else
5598 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5599
898a56f8 5600 tp->napi[0].hw_status->status =
1da177e4 5601 (SD_STATUS_UPDATED |
898a56f8 5602 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5603
5604 for (i = 0; i < 100; i++) {
5605 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5606 MAC_STATUS_CFG_CHANGED));
5607 udelay(5);
5608 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5609 MAC_STATUS_CFG_CHANGED |
5610 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5611 break;
5612 }
5613
5614 mac_status = tr32(MAC_STATUS);
5615 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5616 current_link_up = 0;
3d3ebe74
MC
5617 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5618 tp->serdes_counter == 0) {
1da177e4
LT
5619 tw32_f(MAC_MODE, (tp->mac_mode |
5620 MAC_MODE_SEND_CONFIGS));
5621 udelay(1);
5622 tw32_f(MAC_MODE, tp->mac_mode);
5623 }
5624 }
5625
5626 if (current_link_up == 1) {
5627 tp->link_config.active_speed = SPEED_1000;
5628 tp->link_config.active_duplex = DUPLEX_FULL;
5629 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5630 LED_CTRL_LNKLED_OVERRIDE |
5631 LED_CTRL_1000MBPS_ON));
5632 } else {
e740522e
MC
5633 tp->link_config.active_speed = SPEED_UNKNOWN;
5634 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5635 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5636 LED_CTRL_LNKLED_OVERRIDE |
5637 LED_CTRL_TRAFFIC_OVERRIDE));
5638 }
5639
f4a46d1f 5640 if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
8d018621 5641 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5642 if (orig_pause_cfg != now_pause_cfg ||
5643 orig_active_speed != tp->link_config.active_speed ||
5644 orig_active_duplex != tp->link_config.active_duplex)
5645 tg3_link_report(tp);
5646 }
5647
5648 return 0;
5649}
5650
747e8f8b
MC
5651static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
5652{
85730a63 5653 int current_link_up = 0, err = 0;
747e8f8b 5654 u32 bmsr, bmcr;
85730a63
MC
5655 u16 current_speed = SPEED_UNKNOWN;
5656 u8 current_duplex = DUPLEX_UNKNOWN;
5657 u32 local_adv, remote_adv, sgsr;
5658
5659 if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
5660 tg3_asic_rev(tp) == ASIC_REV_5720) &&
5661 !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
5662 (sgsr & SERDES_TG3_SGMII_MODE)) {
5663
5664 if (force_reset)
5665 tg3_phy_reset(tp);
5666
5667 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
5668
5669 if (!(sgsr & SERDES_TG3_LINK_UP)) {
5670 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5671 } else {
5672 current_link_up = 1;
5673 if (sgsr & SERDES_TG3_SPEED_1000) {
5674 current_speed = SPEED_1000;
5675 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5676 } else if (sgsr & SERDES_TG3_SPEED_100) {
5677 current_speed = SPEED_100;
5678 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5679 } else {
5680 current_speed = SPEED_10;
5681 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5682 }
5683
5684 if (sgsr & SERDES_TG3_FULL_DUPLEX)
5685 current_duplex = DUPLEX_FULL;
5686 else
5687 current_duplex = DUPLEX_HALF;
5688 }
5689
5690 tw32_f(MAC_MODE, tp->mac_mode);
5691 udelay(40);
5692
5693 tg3_clear_mac_status(tp);
5694
5695 goto fiber_setup_done;
5696 }
747e8f8b
MC
5697
5698 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5699 tw32_f(MAC_MODE, tp->mac_mode);
5700 udelay(40);
5701
3310e248 5702 tg3_clear_mac_status(tp);
747e8f8b
MC
5703
5704 if (force_reset)
5705 tg3_phy_reset(tp);
5706
859edb26 5707 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5708
5709 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5710 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5711 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5712 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5713 bmsr |= BMSR_LSTATUS;
5714 else
5715 bmsr &= ~BMSR_LSTATUS;
5716 }
747e8f8b
MC
5717
5718 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5719
5720 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5721 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5722 /* do nothing, just check for link up at the end */
5723 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5724 u32 adv, newadv;
747e8f8b
MC
5725
5726 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5727 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5728 ADVERTISE_1000XPAUSE |
5729 ADVERTISE_1000XPSE_ASYM |
5730 ADVERTISE_SLCT);
747e8f8b 5731
28011cf1 5732 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5733 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5734
28011cf1
MC
5735 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5736 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5737 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5738 tg3_writephy(tp, MII_BMCR, bmcr);
5739
5740 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5741 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5742 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5743
5744 return err;
5745 }
5746 } else {
5747 u32 new_bmcr;
5748
5749 bmcr &= ~BMCR_SPEED1000;
5750 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5751
5752 if (tp->link_config.duplex == DUPLEX_FULL)
5753 new_bmcr |= BMCR_FULLDPLX;
5754
5755 if (new_bmcr != bmcr) {
5756 /* BMCR_SPEED1000 is a reserved bit that needs
5757 * to be set on write.
5758 */
5759 new_bmcr |= BMCR_SPEED1000;
5760
5761 /* Force a linkdown */
f4a46d1f 5762 if (tp->link_up) {
747e8f8b
MC
5763 u32 adv;
5764
5765 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5766 adv &= ~(ADVERTISE_1000XFULL |
5767 ADVERTISE_1000XHALF |
5768 ADVERTISE_SLCT);
5769 tg3_writephy(tp, MII_ADVERTISE, adv);
5770 tg3_writephy(tp, MII_BMCR, bmcr |
5771 BMCR_ANRESTART |
5772 BMCR_ANENABLE);
5773 udelay(10);
f4a46d1f 5774 tg3_carrier_off(tp);
747e8f8b
MC
5775 }
5776 tg3_writephy(tp, MII_BMCR, new_bmcr);
5777 bmcr = new_bmcr;
5778 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5779 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5780 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5781 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5782 bmsr |= BMSR_LSTATUS;
5783 else
5784 bmsr &= ~BMSR_LSTATUS;
5785 }
f07e9af3 5786 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5787 }
5788 }
5789
5790 if (bmsr & BMSR_LSTATUS) {
5791 current_speed = SPEED_1000;
5792 current_link_up = 1;
5793 if (bmcr & BMCR_FULLDPLX)
5794 current_duplex = DUPLEX_FULL;
5795 else
5796 current_duplex = DUPLEX_HALF;
5797
ef167e27
MC
5798 local_adv = 0;
5799 remote_adv = 0;
5800
747e8f8b 5801 if (bmcr & BMCR_ANENABLE) {
ef167e27 5802 u32 common;
747e8f8b
MC
5803
5804 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5805 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5806 common = local_adv & remote_adv;
5807 if (common & (ADVERTISE_1000XHALF |
5808 ADVERTISE_1000XFULL)) {
5809 if (common & ADVERTISE_1000XFULL)
5810 current_duplex = DUPLEX_FULL;
5811 else
5812 current_duplex = DUPLEX_HALF;
859edb26
MC
5813
5814 tp->link_config.rmt_adv =
5815 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5816 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5817 /* Link is up via parallel detect */
859a5887 5818 } else {
747e8f8b 5819 current_link_up = 0;
859a5887 5820 }
747e8f8b
MC
5821 }
5822 }
5823
85730a63 5824fiber_setup_done:
ef167e27
MC
5825 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5826 tg3_setup_flow_control(tp, local_adv, remote_adv);
5827
747e8f8b
MC
5828 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5829 if (tp->link_config.active_duplex == DUPLEX_HALF)
5830 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5831
5832 tw32_f(MAC_MODE, tp->mac_mode);
5833 udelay(40);
5834
5835 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5836
5837 tp->link_config.active_speed = current_speed;
5838 tp->link_config.active_duplex = current_duplex;
5839
f4a46d1f 5840 tg3_test_and_report_link_chg(tp, current_link_up);
747e8f8b
MC
5841 return err;
5842}
5843
5844static void tg3_serdes_parallel_detect(struct tg3 *tp)
5845{
3d3ebe74 5846 if (tp->serdes_counter) {
747e8f8b 5847 /* Give autoneg time to complete. */
3d3ebe74 5848 tp->serdes_counter--;
747e8f8b
MC
5849 return;
5850 }
c6cdf436 5851
f4a46d1f 5852 if (!tp->link_up &&
747e8f8b
MC
5853 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5854 u32 bmcr;
5855
5856 tg3_readphy(tp, MII_BMCR, &bmcr);
5857 if (bmcr & BMCR_ANENABLE) {
5858 u32 phy1, phy2;
5859
5860 /* Select shadow register 0x1f */
f08aa1a8
MC
5861 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5862 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5863
5864 /* Select expansion interrupt status register */
f08aa1a8
MC
5865 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5866 MII_TG3_DSP_EXP1_INT_STAT);
5867 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5868 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5869
5870 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5871 /* We have signal detect and not receiving
5872 * config code words, link is up by parallel
5873 * detection.
5874 */
5875
5876 bmcr &= ~BMCR_ANENABLE;
5877 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5878 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5879 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5880 }
5881 }
f4a46d1f 5882 } else if (tp->link_up &&
859a5887 5883 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5884 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5885 u32 phy2;
5886
5887 /* Select expansion interrupt status register */
f08aa1a8
MC
5888 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5889 MII_TG3_DSP_EXP1_INT_STAT);
5890 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5891 if (phy2 & 0x20) {
5892 u32 bmcr;
5893
5894 /* Config code words received, turn on autoneg. */
5895 tg3_readphy(tp, MII_BMCR, &bmcr);
5896 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5897
f07e9af3 5898 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5899
5900 }
5901 }
5902}
5903
1da177e4
LT
5904static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5905{
f2096f94 5906 u32 val;
1da177e4
LT
5907 int err;
5908
f07e9af3 5909 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5910 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5911 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5912 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5913 else
1da177e4 5914 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5915
4153577a 5916 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
f2096f94 5917 u32 scale;
aa6c91fe
MC
5918
5919 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5920 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5921 scale = 65;
5922 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5923 scale = 6;
5924 else
5925 scale = 12;
5926
5927 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5928 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5929 tw32(GRC_MISC_CFG, val);
5930 }
5931
f2096f94
MC
5932 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5933 (6 << TX_LENGTHS_IPG_SHIFT);
4153577a
JP
5934 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
5935 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
5936 val |= tr32(MAC_TX_LENGTHS) &
5937 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5938 TX_LENGTHS_CNT_DWN_VAL_MSK);
5939
1da177e4
LT
5940 if (tp->link_config.active_speed == SPEED_1000 &&
5941 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5942 tw32(MAC_TX_LENGTHS, val |
5943 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5944 else
f2096f94
MC
5945 tw32(MAC_TX_LENGTHS, val |
5946 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5947
63c3a66f 5948 if (!tg3_flag(tp, 5705_PLUS)) {
f4a46d1f 5949 if (tp->link_up) {
1da177e4 5950 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5951 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5952 } else {
5953 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5954 }
5955 }
5956
63c3a66f 5957 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5958 val = tr32(PCIE_PWR_MGMT_THRESH);
f4a46d1f 5959 if (!tp->link_up)
8ed5d97e
MC
5960 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5961 tp->pwrmgmt_thresh;
5962 else
5963 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5964 tw32(PCIE_PWR_MGMT_THRESH, val);
5965 }
5966
1da177e4
LT
5967 return err;
5968}
5969
7d41e49a
MC
5970/* tp->lock must be held */
5971static u64 tg3_refclk_read(struct tg3 *tp)
5972{
5973 u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
5974 return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
5975}
5976
be947307
MC
5977/* tp->lock must be held */
5978static void tg3_refclk_write(struct tg3 *tp, u64 newval)
5979{
5980 tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
5981 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
5982 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
5983 tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
5984}
5985
7d41e49a
MC
5986static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
5987static inline void tg3_full_unlock(struct tg3 *tp);
5988static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
5989{
5990 struct tg3 *tp = netdev_priv(dev);
5991
5992 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
5993 SOF_TIMESTAMPING_RX_SOFTWARE |
5994 SOF_TIMESTAMPING_SOFTWARE |
5995 SOF_TIMESTAMPING_TX_HARDWARE |
5996 SOF_TIMESTAMPING_RX_HARDWARE |
5997 SOF_TIMESTAMPING_RAW_HARDWARE;
5998
5999 if (tp->ptp_clock)
6000 info->phc_index = ptp_clock_index(tp->ptp_clock);
6001 else
6002 info->phc_index = -1;
6003
6004 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
6005
6006 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
6007 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
6008 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
6009 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
6010 return 0;
6011}
6012
6013static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
6014{
6015 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6016 bool neg_adj = false;
6017 u32 correction = 0;
6018
6019 if (ppb < 0) {
6020 neg_adj = true;
6021 ppb = -ppb;
6022 }
6023
6024 /* Frequency adjustment is performed using hardware with a 24 bit
6025 * accumulator and a programmable correction value. On each clk, the
6026 * correction value gets added to the accumulator and when it
6027 * overflows, the time counter is incremented/decremented.
6028 *
6029 * So conversion from ppb to correction value is
6030 * ppb * (1 << 24) / 1000000000
6031 */
6032 correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
6033 TG3_EAV_REF_CLK_CORRECT_MASK;
6034
6035 tg3_full_lock(tp, 0);
6036
6037 if (correction)
6038 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
6039 TG3_EAV_REF_CLK_CORRECT_EN |
6040 (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
6041 else
6042 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
6043
6044 tg3_full_unlock(tp);
6045
6046 return 0;
6047}
6048
6049static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
6050{
6051 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6052
6053 tg3_full_lock(tp, 0);
6054 tp->ptp_adjust += delta;
6055 tg3_full_unlock(tp);
6056
6057 return 0;
6058}
6059
6060static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
6061{
6062 u64 ns;
6063 u32 remainder;
6064 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6065
6066 tg3_full_lock(tp, 0);
6067 ns = tg3_refclk_read(tp);
6068 ns += tp->ptp_adjust;
6069 tg3_full_unlock(tp);
6070
6071 ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
6072 ts->tv_nsec = remainder;
6073
6074 return 0;
6075}
6076
6077static int tg3_ptp_settime(struct ptp_clock_info *ptp,
6078 const struct timespec *ts)
6079{
6080 u64 ns;
6081 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6082
6083 ns = timespec_to_ns(ts);
6084
6085 tg3_full_lock(tp, 0);
6086 tg3_refclk_write(tp, ns);
6087 tp->ptp_adjust = 0;
6088 tg3_full_unlock(tp);
6089
6090 return 0;
6091}
6092
6093static int tg3_ptp_enable(struct ptp_clock_info *ptp,
6094 struct ptp_clock_request *rq, int on)
6095{
6096 return -EOPNOTSUPP;
6097}
6098
6099static const struct ptp_clock_info tg3_ptp_caps = {
6100 .owner = THIS_MODULE,
6101 .name = "tg3 clock",
6102 .max_adj = 250000000,
6103 .n_alarm = 0,
6104 .n_ext_ts = 0,
6105 .n_per_out = 0,
6106 .pps = 0,
6107 .adjfreq = tg3_ptp_adjfreq,
6108 .adjtime = tg3_ptp_adjtime,
6109 .gettime = tg3_ptp_gettime,
6110 .settime = tg3_ptp_settime,
6111 .enable = tg3_ptp_enable,
6112};
6113
fb4ce8ad
MC
6114static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
6115 struct skb_shared_hwtstamps *timestamp)
6116{
6117 memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
6118 timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
6119 tp->ptp_adjust);
6120}
6121
be947307
MC
6122/* tp->lock must be held */
6123static void tg3_ptp_init(struct tg3 *tp)
6124{
6125 if (!tg3_flag(tp, PTP_CAPABLE))
6126 return;
6127
6128 /* Initialize the hardware clock to the system time. */
6129 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
6130 tp->ptp_adjust = 0;
7d41e49a 6131 tp->ptp_info = tg3_ptp_caps;
be947307
MC
6132}
6133
6134/* tp->lock must be held */
6135static void tg3_ptp_resume(struct tg3 *tp)
6136{
6137 if (!tg3_flag(tp, PTP_CAPABLE))
6138 return;
6139
6140 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
6141 tp->ptp_adjust = 0;
6142}
6143
6144static void tg3_ptp_fini(struct tg3 *tp)
6145{
6146 if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
6147 return;
6148
7d41e49a 6149 ptp_clock_unregister(tp->ptp_clock);
be947307
MC
6150 tp->ptp_clock = NULL;
6151 tp->ptp_adjust = 0;
6152}
6153
66cfd1bd
MC
6154static inline int tg3_irq_sync(struct tg3 *tp)
6155{
6156 return tp->irq_sync;
6157}
6158
97bd8e49
MC
6159static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
6160{
6161 int i;
6162
6163 dst = (u32 *)((u8 *)dst + off);
6164 for (i = 0; i < len; i += sizeof(u32))
6165 *dst++ = tr32(off + i);
6166}
6167
6168static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
6169{
6170 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
6171 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
6172 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
6173 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
6174 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
6175 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
6176 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
6177 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
6178 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
6179 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
6180 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
6181 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
6182 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
6183 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
6184 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
6185 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
6186 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
6187 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
6188 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
6189
63c3a66f 6190 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
6191 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
6192
6193 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
6194 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
6195 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
6196 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
6197 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
6198 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
6199 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
6200 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
6201
63c3a66f 6202 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
6203 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
6204 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
6205 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
6206 }
6207
6208 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
6209 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
6210 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
6211 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
6212 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
6213
63c3a66f 6214 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
6215 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
6216}
6217
6218static void tg3_dump_state(struct tg3 *tp)
6219{
6220 int i;
6221 u32 *regs;
6222
6223 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
b2adaca9 6224 if (!regs)
97bd8e49 6225 return;
97bd8e49 6226
63c3a66f 6227 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
6228 /* Read up to but not including private PCI registers */
6229 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
6230 regs[i / sizeof(u32)] = tr32(i);
6231 } else
6232 tg3_dump_legacy_regs(tp, regs);
6233
6234 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
6235 if (!regs[i + 0] && !regs[i + 1] &&
6236 !regs[i + 2] && !regs[i + 3])
6237 continue;
6238
6239 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
6240 i * 4,
6241 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
6242 }
6243
6244 kfree(regs);
6245
6246 for (i = 0; i < tp->irq_cnt; i++) {
6247 struct tg3_napi *tnapi = &tp->napi[i];
6248
6249 /* SW status block */
6250 netdev_err(tp->dev,
6251 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
6252 i,
6253 tnapi->hw_status->status,
6254 tnapi->hw_status->status_tag,
6255 tnapi->hw_status->rx_jumbo_consumer,
6256 tnapi->hw_status->rx_consumer,
6257 tnapi->hw_status->rx_mini_consumer,
6258 tnapi->hw_status->idx[0].rx_producer,
6259 tnapi->hw_status->idx[0].tx_consumer);
6260
6261 netdev_err(tp->dev,
6262 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
6263 i,
6264 tnapi->last_tag, tnapi->last_irq_tag,
6265 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
6266 tnapi->rx_rcb_ptr,
6267 tnapi->prodring.rx_std_prod_idx,
6268 tnapi->prodring.rx_std_cons_idx,
6269 tnapi->prodring.rx_jmb_prod_idx,
6270 tnapi->prodring.rx_jmb_cons_idx);
6271 }
6272}
6273
df3e6548
MC
6274/* This is called whenever we suspect that the system chipset is re-
6275 * ordering the sequence of MMIO to the tx send mailbox. The symptom
6276 * is bogus tx completions. We try to recover by setting the
6277 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
6278 * in the workqueue.
6279 */
6280static void tg3_tx_recover(struct tg3 *tp)
6281{
63c3a66f 6282 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
6283 tp->write32_tx_mbox == tg3_write_indirect_mbox);
6284
5129c3a3
MC
6285 netdev_warn(tp->dev,
6286 "The system may be re-ordering memory-mapped I/O "
6287 "cycles to the network device, attempting to recover. "
6288 "Please report the problem to the driver maintainer "
6289 "and include system chipset information.\n");
df3e6548
MC
6290
6291 spin_lock(&tp->lock);
63c3a66f 6292 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6293 spin_unlock(&tp->lock);
6294}
6295
f3f3f27e 6296static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 6297{
f65aac16
MC
6298 /* Tell compiler to fetch tx indices from memory. */
6299 barrier();
f3f3f27e
MC
6300 return tnapi->tx_pending -
6301 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
6302}
6303
1da177e4
LT
6304/* Tigon3 never reports partial packet sends. So we do not
6305 * need special logic to handle SKBs that have not had all
6306 * of their frags sent yet, like SunGEM does.
6307 */
17375d25 6308static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 6309{
17375d25 6310 struct tg3 *tp = tnapi->tp;
898a56f8 6311 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 6312 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
6313 struct netdev_queue *txq;
6314 int index = tnapi - tp->napi;
298376d3 6315 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 6316
63c3a66f 6317 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
6318 index--;
6319
6320 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
6321
6322 while (sw_idx != hw_idx) {
df8944cf 6323 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 6324 struct sk_buff *skb = ri->skb;
df3e6548
MC
6325 int i, tx_bug = 0;
6326
6327 if (unlikely(skb == NULL)) {
6328 tg3_tx_recover(tp);
6329 return;
6330 }
1da177e4 6331
fb4ce8ad
MC
6332 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
6333 struct skb_shared_hwtstamps timestamp;
6334 u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
6335 hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
6336
6337 tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
6338
6339 skb_tstamp_tx(skb, &timestamp);
6340 }
6341
f4188d8a 6342 pci_unmap_single(tp->pdev,
4e5e4f0d 6343 dma_unmap_addr(ri, mapping),
f4188d8a
AD
6344 skb_headlen(skb),
6345 PCI_DMA_TODEVICE);
1da177e4
LT
6346
6347 ri->skb = NULL;
6348
e01ee14d
MC
6349 while (ri->fragmented) {
6350 ri->fragmented = false;
6351 sw_idx = NEXT_TX(sw_idx);
6352 ri = &tnapi->tx_buffers[sw_idx];
6353 }
6354
1da177e4
LT
6355 sw_idx = NEXT_TX(sw_idx);
6356
6357 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 6358 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
6359 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
6360 tx_bug = 1;
f4188d8a
AD
6361
6362 pci_unmap_page(tp->pdev,
4e5e4f0d 6363 dma_unmap_addr(ri, mapping),
9e903e08 6364 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 6365 PCI_DMA_TODEVICE);
e01ee14d
MC
6366
6367 while (ri->fragmented) {
6368 ri->fragmented = false;
6369 sw_idx = NEXT_TX(sw_idx);
6370 ri = &tnapi->tx_buffers[sw_idx];
6371 }
6372
1da177e4
LT
6373 sw_idx = NEXT_TX(sw_idx);
6374 }
6375
298376d3
TH
6376 pkts_compl++;
6377 bytes_compl += skb->len;
6378
f47c11ee 6379 dev_kfree_skb(skb);
df3e6548
MC
6380
6381 if (unlikely(tx_bug)) {
6382 tg3_tx_recover(tp);
6383 return;
6384 }
1da177e4
LT
6385 }
6386
5cb917bc 6387 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
298376d3 6388
f3f3f27e 6389 tnapi->tx_cons = sw_idx;
1da177e4 6390
1b2a7205
MC
6391 /* Need to make the tx_cons update visible to tg3_start_xmit()
6392 * before checking for netif_queue_stopped(). Without the
6393 * memory barrier, there is a small possibility that tg3_start_xmit()
6394 * will miss it and cause the queue to be stopped forever.
6395 */
6396 smp_mb();
6397
fe5f5787 6398 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 6399 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
6400 __netif_tx_lock(txq, smp_processor_id());
6401 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 6402 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
6403 netif_tx_wake_queue(txq);
6404 __netif_tx_unlock(txq);
51b91468 6405 }
1da177e4
LT
6406}
6407
8d4057a9
ED
6408static void tg3_frag_free(bool is_frag, void *data)
6409{
6410 if (is_frag)
6411 put_page(virt_to_head_page(data));
6412 else
6413 kfree(data);
6414}
6415
9205fd9c 6416static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 6417{
8d4057a9
ED
6418 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6419 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6420
9205fd9c 6421 if (!ri->data)
2b2cdb65
MC
6422 return;
6423
4e5e4f0d 6424 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 6425 map_sz, PCI_DMA_FROMDEVICE);
a1e8b307 6426 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
9205fd9c 6427 ri->data = NULL;
2b2cdb65
MC
6428}
6429
8d4057a9 6430
1da177e4
LT
6431/* Returns size of skb allocated or < 0 on error.
6432 *
6433 * We only need to fill in the address because the other members
6434 * of the RX descriptor are invariant, see tg3_init_rings.
6435 *
6436 * Note the purposeful assymetry of cpu vs. chip accesses. For
6437 * posting buffers we only dirty the first cache line of the RX
6438 * descriptor (containing the address). Whereas for the RX status
6439 * buffers the cpu only reads the last cacheline of the RX descriptor
6440 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6441 */
9205fd9c 6442static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
8d4057a9
ED
6443 u32 opaque_key, u32 dest_idx_unmasked,
6444 unsigned int *frag_size)
1da177e4
LT
6445{
6446 struct tg3_rx_buffer_desc *desc;
f94e290e 6447 struct ring_info *map;
9205fd9c 6448 u8 *data;
1da177e4 6449 dma_addr_t mapping;
9205fd9c 6450 int skb_size, data_size, dest_idx;
1da177e4 6451
1da177e4
LT
6452 switch (opaque_key) {
6453 case RXD_OPAQUE_RING_STD:
2c49a44d 6454 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
6455 desc = &tpr->rx_std[dest_idx];
6456 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 6457 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
6458 break;
6459
6460 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6461 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 6462 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 6463 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 6464 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
6465 break;
6466
6467 default:
6468 return -EINVAL;
855e1111 6469 }
1da177e4
LT
6470
6471 /* Do not overwrite any of the map or rp information
6472 * until we are sure we can commit to a new buffer.
6473 *
6474 * Callers depend upon this behavior and assume that
6475 * we leave everything unchanged if we fail.
6476 */
9205fd9c
ED
6477 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6478 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
a1e8b307
ED
6479 if (skb_size <= PAGE_SIZE) {
6480 data = netdev_alloc_frag(skb_size);
6481 *frag_size = skb_size;
8d4057a9
ED
6482 } else {
6483 data = kmalloc(skb_size, GFP_ATOMIC);
6484 *frag_size = 0;
6485 }
9205fd9c 6486 if (!data)
1da177e4
LT
6487 return -ENOMEM;
6488
9205fd9c
ED
6489 mapping = pci_map_single(tp->pdev,
6490 data + TG3_RX_OFFSET(tp),
6491 data_size,
1da177e4 6492 PCI_DMA_FROMDEVICE);
8d4057a9 6493 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
a1e8b307 6494 tg3_frag_free(skb_size <= PAGE_SIZE, data);
a21771dd
MC
6495 return -EIO;
6496 }
1da177e4 6497
9205fd9c 6498 map->data = data;
4e5e4f0d 6499 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 6500
1da177e4
LT
6501 desc->addr_hi = ((u64)mapping >> 32);
6502 desc->addr_lo = ((u64)mapping & 0xffffffff);
6503
9205fd9c 6504 return data_size;
1da177e4
LT
6505}
6506
6507/* We only need to move over in the address because the other
6508 * members of the RX descriptor are invariant. See notes above
9205fd9c 6509 * tg3_alloc_rx_data for full details.
1da177e4 6510 */
a3896167
MC
6511static void tg3_recycle_rx(struct tg3_napi *tnapi,
6512 struct tg3_rx_prodring_set *dpr,
6513 u32 opaque_key, int src_idx,
6514 u32 dest_idx_unmasked)
1da177e4 6515{
17375d25 6516 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6517 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6518 struct ring_info *src_map, *dest_map;
8fea32b9 6519 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 6520 int dest_idx;
1da177e4
LT
6521
6522 switch (opaque_key) {
6523 case RXD_OPAQUE_RING_STD:
2c49a44d 6524 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
6525 dest_desc = &dpr->rx_std[dest_idx];
6526 dest_map = &dpr->rx_std_buffers[dest_idx];
6527 src_desc = &spr->rx_std[src_idx];
6528 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
6529 break;
6530
6531 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6532 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
6533 dest_desc = &dpr->rx_jmb[dest_idx].std;
6534 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6535 src_desc = &spr->rx_jmb[src_idx].std;
6536 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
6537 break;
6538
6539 default:
6540 return;
855e1111 6541 }
1da177e4 6542
9205fd9c 6543 dest_map->data = src_map->data;
4e5e4f0d
FT
6544 dma_unmap_addr_set(dest_map, mapping,
6545 dma_unmap_addr(src_map, mapping));
1da177e4
LT
6546 dest_desc->addr_hi = src_desc->addr_hi;
6547 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
6548
6549 /* Ensure that the update to the skb happens after the physical
6550 * addresses have been transferred to the new BD location.
6551 */
6552 smp_wmb();
6553
9205fd9c 6554 src_map->data = NULL;
1da177e4
LT
6555}
6556
1da177e4
LT
6557/* The RX ring scheme is composed of multiple rings which post fresh
6558 * buffers to the chip, and one special ring the chip uses to report
6559 * status back to the host.
6560 *
6561 * The special ring reports the status of received packets to the
6562 * host. The chip does not write into the original descriptor the
6563 * RX buffer was obtained from. The chip simply takes the original
6564 * descriptor as provided by the host, updates the status and length
6565 * field, then writes this into the next status ring entry.
6566 *
6567 * Each ring the host uses to post buffers to the chip is described
6568 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
6569 * it is first placed into the on-chip ram. When the packet's length
6570 * is known, it walks down the TG3_BDINFO entries to select the ring.
6571 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6572 * which is within the range of the new packet's length is chosen.
6573 *
6574 * The "separate ring for rx status" scheme may sound queer, but it makes
6575 * sense from a cache coherency perspective. If only the host writes
6576 * to the buffer post rings, and only the chip writes to the rx status
6577 * rings, then cache lines never move beyond shared-modified state.
6578 * If both the host and chip were to write into the same ring, cache line
6579 * eviction could occur since both entities want it in an exclusive state.
6580 */
17375d25 6581static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 6582{
17375d25 6583 struct tg3 *tp = tnapi->tp;
f92905de 6584 u32 work_mask, rx_std_posted = 0;
4361935a 6585 u32 std_prod_idx, jmb_prod_idx;
72334482 6586 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 6587 u16 hw_idx;
1da177e4 6588 int received;
8fea32b9 6589 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 6590
8d9d7cfc 6591 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
6592 /*
6593 * We need to order the read of hw_idx and the read of
6594 * the opaque cookie.
6595 */
6596 rmb();
1da177e4
LT
6597 work_mask = 0;
6598 received = 0;
4361935a
MC
6599 std_prod_idx = tpr->rx_std_prod_idx;
6600 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 6601 while (sw_idx != hw_idx && budget > 0) {
afc081f8 6602 struct ring_info *ri;
72334482 6603 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
6604 unsigned int len;
6605 struct sk_buff *skb;
6606 dma_addr_t dma_addr;
6607 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 6608 u8 *data;
fb4ce8ad 6609 u64 tstamp = 0;
1da177e4
LT
6610
6611 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6612 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6613 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 6614 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 6615 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6616 data = ri->data;
4361935a 6617 post_ptr = &std_prod_idx;
f92905de 6618 rx_std_posted++;
1da177e4 6619 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 6620 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 6621 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6622 data = ri->data;
4361935a 6623 post_ptr = &jmb_prod_idx;
21f581a5 6624 } else
1da177e4 6625 goto next_pkt_nopost;
1da177e4
LT
6626
6627 work_mask |= opaque_key;
6628
6629 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
6630 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
6631 drop_it:
a3896167 6632 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6633 desc_idx, *post_ptr);
6634 drop_it_no_recycle:
6635 /* Other statistics kept track of by card. */
b0057c51 6636 tp->rx_dropped++;
1da177e4
LT
6637 goto next_pkt;
6638 }
6639
9205fd9c 6640 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
6641 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6642 ETH_FCS_LEN;
1da177e4 6643
fb4ce8ad
MC
6644 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6645 RXD_FLAG_PTPSTAT_PTPV1 ||
6646 (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6647 RXD_FLAG_PTPSTAT_PTPV2) {
6648 tstamp = tr32(TG3_RX_TSTAMP_LSB);
6649 tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6650 }
6651
d2757fc4 6652 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4 6653 int skb_size;
8d4057a9 6654 unsigned int frag_size;
1da177e4 6655
9205fd9c 6656 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
8d4057a9 6657 *post_ptr, &frag_size);
1da177e4
LT
6658 if (skb_size < 0)
6659 goto drop_it;
6660
287be12e 6661 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
6662 PCI_DMA_FROMDEVICE);
6663
8d4057a9 6664 skb = build_skb(data, frag_size);
9205fd9c 6665 if (!skb) {
8d4057a9 6666 tg3_frag_free(frag_size != 0, data);
9205fd9c
ED
6667 goto drop_it_no_recycle;
6668 }
6669 skb_reserve(skb, TG3_RX_OFFSET(tp));
6670 /* Ensure that the update to the data happens
61e800cf
MC
6671 * after the usage of the old DMA mapping.
6672 */
6673 smp_wmb();
6674
9205fd9c 6675 ri->data = NULL;
61e800cf 6676
1da177e4 6677 } else {
a3896167 6678 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6679 desc_idx, *post_ptr);
6680
9205fd9c
ED
6681 skb = netdev_alloc_skb(tp->dev,
6682 len + TG3_RAW_IP_ALIGN);
6683 if (skb == NULL)
1da177e4
LT
6684 goto drop_it_no_recycle;
6685
9205fd9c 6686 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 6687 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
6688 memcpy(skb->data,
6689 data + TG3_RX_OFFSET(tp),
6690 len);
1da177e4 6691 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
6692 }
6693
9205fd9c 6694 skb_put(skb, len);
fb4ce8ad
MC
6695 if (tstamp)
6696 tg3_hwclock_to_timestamp(tp, tstamp,
6697 skb_hwtstamps(skb));
6698
dc668910 6699 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
6700 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6701 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6702 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6703 skb->ip_summed = CHECKSUM_UNNECESSARY;
6704 else
bc8acf2c 6705 skb_checksum_none_assert(skb);
1da177e4
LT
6706
6707 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
6708
6709 if (len > (tp->dev->mtu + ETH_HLEN) &&
6710 skb->protocol != htons(ETH_P_8021Q)) {
6711 dev_kfree_skb(skb);
b0057c51 6712 goto drop_it_no_recycle;
f7b493e0
MC
6713 }
6714
9dc7a113 6715 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
6716 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
6717 __vlan_hwaccel_put_tag(skb,
6718 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 6719
bf933c80 6720 napi_gro_receive(&tnapi->napi, skb);
1da177e4 6721
1da177e4
LT
6722 received++;
6723 budget--;
6724
6725next_pkt:
6726 (*post_ptr)++;
f92905de
MC
6727
6728 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
6729 tpr->rx_std_prod_idx = std_prod_idx &
6730 tp->rx_std_ring_mask;
86cfe4ff
MC
6731 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6732 tpr->rx_std_prod_idx);
f92905de
MC
6733 work_mask &= ~RXD_OPAQUE_RING_STD;
6734 rx_std_posted = 0;
6735 }
1da177e4 6736next_pkt_nopost:
483ba50b 6737 sw_idx++;
7cb32cf2 6738 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
6739
6740 /* Refresh hw_idx to see if there is new work */
6741 if (sw_idx == hw_idx) {
8d9d7cfc 6742 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
6743 rmb();
6744 }
1da177e4
LT
6745 }
6746
6747 /* ACK the status ring. */
72334482
MC
6748 tnapi->rx_rcb_ptr = sw_idx;
6749 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
6750
6751 /* Refill RX ring(s). */
63c3a66f 6752 if (!tg3_flag(tp, ENABLE_RSS)) {
6541b806
MC
6753 /* Sync BD data before updating mailbox */
6754 wmb();
6755
b196c7e4 6756 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
6757 tpr->rx_std_prod_idx = std_prod_idx &
6758 tp->rx_std_ring_mask;
b196c7e4
MC
6759 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6760 tpr->rx_std_prod_idx);
6761 }
6762 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
6763 tpr->rx_jmb_prod_idx = jmb_prod_idx &
6764 tp->rx_jmb_ring_mask;
b196c7e4
MC
6765 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6766 tpr->rx_jmb_prod_idx);
6767 }
6768 mmiowb();
6769 } else if (work_mask) {
6770 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6771 * updated before the producer indices can be updated.
6772 */
6773 smp_wmb();
6774
2c49a44d
MC
6775 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6776 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 6777
7ae52890
MC
6778 if (tnapi != &tp->napi[1]) {
6779 tp->rx_refill = true;
e4af1af9 6780 napi_schedule(&tp->napi[1].napi);
7ae52890 6781 }
1da177e4 6782 }
1da177e4
LT
6783
6784 return received;
6785}
6786
35f2d7d0 6787static void tg3_poll_link(struct tg3 *tp)
1da177e4 6788{
1da177e4 6789 /* handle link change and other phy events */
63c3a66f 6790 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
6791 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
6792
1da177e4
LT
6793 if (sblk->status & SD_STATUS_LINK_CHG) {
6794 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 6795 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 6796 spin_lock(&tp->lock);
63c3a66f 6797 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
6798 tw32_f(MAC_STATUS,
6799 (MAC_STATUS_SYNC_CHANGED |
6800 MAC_STATUS_CFG_CHANGED |
6801 MAC_STATUS_MI_COMPLETION |
6802 MAC_STATUS_LNKSTATE_CHANGED));
6803 udelay(40);
6804 } else
6805 tg3_setup_phy(tp, 0);
f47c11ee 6806 spin_unlock(&tp->lock);
1da177e4
LT
6807 }
6808 }
35f2d7d0
MC
6809}
6810
f89f38b8
MC
6811static int tg3_rx_prodring_xfer(struct tg3 *tp,
6812 struct tg3_rx_prodring_set *dpr,
6813 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
6814{
6815 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 6816 int i, err = 0;
b196c7e4
MC
6817
6818 while (1) {
6819 src_prod_idx = spr->rx_std_prod_idx;
6820
6821 /* Make sure updates to the rx_std_buffers[] entries and the
6822 * standard producer index are seen in the correct order.
6823 */
6824 smp_rmb();
6825
6826 if (spr->rx_std_cons_idx == src_prod_idx)
6827 break;
6828
6829 if (spr->rx_std_cons_idx < src_prod_idx)
6830 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6831 else
2c49a44d
MC
6832 cpycnt = tp->rx_std_ring_mask + 1 -
6833 spr->rx_std_cons_idx;
b196c7e4 6834
2c49a44d
MC
6835 cpycnt = min(cpycnt,
6836 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6837
6838 si = spr->rx_std_cons_idx;
6839 di = dpr->rx_std_prod_idx;
6840
e92967bf 6841 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6842 if (dpr->rx_std_buffers[i].data) {
e92967bf 6843 cpycnt = i - di;
f89f38b8 6844 err = -ENOSPC;
e92967bf
MC
6845 break;
6846 }
6847 }
6848
6849 if (!cpycnt)
6850 break;
6851
6852 /* Ensure that updates to the rx_std_buffers ring and the
6853 * shadowed hardware producer ring from tg3_recycle_skb() are
6854 * ordered correctly WRT the skb check above.
6855 */
6856 smp_rmb();
6857
b196c7e4
MC
6858 memcpy(&dpr->rx_std_buffers[di],
6859 &spr->rx_std_buffers[si],
6860 cpycnt * sizeof(struct ring_info));
6861
6862 for (i = 0; i < cpycnt; i++, di++, si++) {
6863 struct tg3_rx_buffer_desc *sbd, *dbd;
6864 sbd = &spr->rx_std[si];
6865 dbd = &dpr->rx_std[di];
6866 dbd->addr_hi = sbd->addr_hi;
6867 dbd->addr_lo = sbd->addr_lo;
6868 }
6869
2c49a44d
MC
6870 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6871 tp->rx_std_ring_mask;
6872 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6873 tp->rx_std_ring_mask;
b196c7e4
MC
6874 }
6875
6876 while (1) {
6877 src_prod_idx = spr->rx_jmb_prod_idx;
6878
6879 /* Make sure updates to the rx_jmb_buffers[] entries and
6880 * the jumbo producer index are seen in the correct order.
6881 */
6882 smp_rmb();
6883
6884 if (spr->rx_jmb_cons_idx == src_prod_idx)
6885 break;
6886
6887 if (spr->rx_jmb_cons_idx < src_prod_idx)
6888 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6889 else
2c49a44d
MC
6890 cpycnt = tp->rx_jmb_ring_mask + 1 -
6891 spr->rx_jmb_cons_idx;
b196c7e4
MC
6892
6893 cpycnt = min(cpycnt,
2c49a44d 6894 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6895
6896 si = spr->rx_jmb_cons_idx;
6897 di = dpr->rx_jmb_prod_idx;
6898
e92967bf 6899 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6900 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6901 cpycnt = i - di;
f89f38b8 6902 err = -ENOSPC;
e92967bf
MC
6903 break;
6904 }
6905 }
6906
6907 if (!cpycnt)
6908 break;
6909
6910 /* Ensure that updates to the rx_jmb_buffers ring and the
6911 * shadowed hardware producer ring from tg3_recycle_skb() are
6912 * ordered correctly WRT the skb check above.
6913 */
6914 smp_rmb();
6915
b196c7e4
MC
6916 memcpy(&dpr->rx_jmb_buffers[di],
6917 &spr->rx_jmb_buffers[si],
6918 cpycnt * sizeof(struct ring_info));
6919
6920 for (i = 0; i < cpycnt; i++, di++, si++) {
6921 struct tg3_rx_buffer_desc *sbd, *dbd;
6922 sbd = &spr->rx_jmb[si].std;
6923 dbd = &dpr->rx_jmb[di].std;
6924 dbd->addr_hi = sbd->addr_hi;
6925 dbd->addr_lo = sbd->addr_lo;
6926 }
6927
2c49a44d
MC
6928 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6929 tp->rx_jmb_ring_mask;
6930 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6931 tp->rx_jmb_ring_mask;
b196c7e4 6932 }
f89f38b8
MC
6933
6934 return err;
b196c7e4
MC
6935}
6936
35f2d7d0
MC
6937static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6938{
6939 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6940
6941 /* run TX completion thread */
f3f3f27e 6942 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 6943 tg3_tx(tnapi);
63c3a66f 6944 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 6945 return work_done;
1da177e4
LT
6946 }
6947
f891ea16
MC
6948 if (!tnapi->rx_rcb_prod_idx)
6949 return work_done;
6950
1da177e4
LT
6951 /* run RX thread, within the bounds set by NAPI.
6952 * All RX "locking" is done by ensuring outside
bea3348e 6953 * code synchronizes with tg3->napi.poll()
1da177e4 6954 */
8d9d7cfc 6955 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 6956 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 6957
63c3a66f 6958 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 6959 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 6960 int i, err = 0;
e4af1af9
MC
6961 u32 std_prod_idx = dpr->rx_std_prod_idx;
6962 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 6963
7ae52890 6964 tp->rx_refill = false;
9102426a 6965 for (i = 1; i <= tp->rxq_cnt; i++)
f89f38b8 6966 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 6967 &tp->napi[i].prodring);
b196c7e4
MC
6968
6969 wmb();
6970
e4af1af9
MC
6971 if (std_prod_idx != dpr->rx_std_prod_idx)
6972 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6973 dpr->rx_std_prod_idx);
b196c7e4 6974
e4af1af9
MC
6975 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
6976 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6977 dpr->rx_jmb_prod_idx);
b196c7e4
MC
6978
6979 mmiowb();
f89f38b8
MC
6980
6981 if (err)
6982 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
6983 }
6984
6f535763
DM
6985 return work_done;
6986}
6987
db219973
MC
6988static inline void tg3_reset_task_schedule(struct tg3 *tp)
6989{
6990 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
6991 schedule_work(&tp->reset_task);
6992}
6993
6994static inline void tg3_reset_task_cancel(struct tg3 *tp)
6995{
6996 cancel_work_sync(&tp->reset_task);
6997 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 6998 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
6999}
7000
35f2d7d0
MC
7001static int tg3_poll_msix(struct napi_struct *napi, int budget)
7002{
7003 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7004 struct tg3 *tp = tnapi->tp;
7005 int work_done = 0;
7006 struct tg3_hw_status *sblk = tnapi->hw_status;
7007
7008 while (1) {
7009 work_done = tg3_poll_work(tnapi, work_done, budget);
7010
63c3a66f 7011 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
7012 goto tx_recovery;
7013
7014 if (unlikely(work_done >= budget))
7015 break;
7016
c6cdf436 7017 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
7018 * to tell the hw how much work has been processed,
7019 * so we must read it before checking for more work.
7020 */
7021 tnapi->last_tag = sblk->status_tag;
7022 tnapi->last_irq_tag = tnapi->last_tag;
7023 rmb();
7024
7025 /* check for RX/TX work to do */
6d40db7b
MC
7026 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
7027 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7ae52890
MC
7028
7029 /* This test here is not race free, but will reduce
7030 * the number of interrupts by looping again.
7031 */
7032 if (tnapi == &tp->napi[1] && tp->rx_refill)
7033 continue;
7034
35f2d7d0
MC
7035 napi_complete(napi);
7036 /* Reenable interrupts. */
7037 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7ae52890
MC
7038
7039 /* This test here is synchronized by napi_schedule()
7040 * and napi_complete() to close the race condition.
7041 */
7042 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
7043 tw32(HOSTCC_MODE, tp->coalesce_mode |
7044 HOSTCC_MODE_ENABLE |
7045 tnapi->coal_now);
7046 }
35f2d7d0
MC
7047 mmiowb();
7048 break;
7049 }
7050 }
7051
7052 return work_done;
7053
7054tx_recovery:
7055 /* work_done is guaranteed to be less than budget. */
7056 napi_complete(napi);
db219973 7057 tg3_reset_task_schedule(tp);
35f2d7d0
MC
7058 return work_done;
7059}
7060
e64de4e6
MC
7061static void tg3_process_error(struct tg3 *tp)
7062{
7063 u32 val;
7064 bool real_error = false;
7065
63c3a66f 7066 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
7067 return;
7068
7069 /* Check Flow Attention register */
7070 val = tr32(HOSTCC_FLOW_ATTN);
7071 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
7072 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
7073 real_error = true;
7074 }
7075
7076 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
7077 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
7078 real_error = true;
7079 }
7080
7081 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
7082 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
7083 real_error = true;
7084 }
7085
7086 if (!real_error)
7087 return;
7088
7089 tg3_dump_state(tp);
7090
63c3a66f 7091 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 7092 tg3_reset_task_schedule(tp);
e64de4e6
MC
7093}
7094
6f535763
DM
7095static int tg3_poll(struct napi_struct *napi, int budget)
7096{
8ef0442f
MC
7097 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7098 struct tg3 *tp = tnapi->tp;
6f535763 7099 int work_done = 0;
898a56f8 7100 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
7101
7102 while (1) {
e64de4e6
MC
7103 if (sblk->status & SD_STATUS_ERROR)
7104 tg3_process_error(tp);
7105
35f2d7d0
MC
7106 tg3_poll_link(tp);
7107
17375d25 7108 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 7109
63c3a66f 7110 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
7111 goto tx_recovery;
7112
7113 if (unlikely(work_done >= budget))
7114 break;
7115
63c3a66f 7116 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 7117 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
7118 * to tell the hw how much work has been processed,
7119 * so we must read it before checking for more work.
7120 */
898a56f8
MC
7121 tnapi->last_tag = sblk->status_tag;
7122 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
7123 rmb();
7124 } else
7125 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 7126
17375d25 7127 if (likely(!tg3_has_work(tnapi))) {
288379f0 7128 napi_complete(napi);
17375d25 7129 tg3_int_reenable(tnapi);
6f535763
DM
7130 break;
7131 }
1da177e4
LT
7132 }
7133
bea3348e 7134 return work_done;
6f535763
DM
7135
7136tx_recovery:
4fd7ab59 7137 /* work_done is guaranteed to be less than budget. */
288379f0 7138 napi_complete(napi);
db219973 7139 tg3_reset_task_schedule(tp);
4fd7ab59 7140 return work_done;
1da177e4
LT
7141}
7142
66cfd1bd
MC
7143static void tg3_napi_disable(struct tg3 *tp)
7144{
7145 int i;
7146
7147 for (i = tp->irq_cnt - 1; i >= 0; i--)
7148 napi_disable(&tp->napi[i].napi);
7149}
7150
7151static void tg3_napi_enable(struct tg3 *tp)
7152{
7153 int i;
7154
7155 for (i = 0; i < tp->irq_cnt; i++)
7156 napi_enable(&tp->napi[i].napi);
7157}
7158
7159static void tg3_napi_init(struct tg3 *tp)
7160{
7161 int i;
7162
7163 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
7164 for (i = 1; i < tp->irq_cnt; i++)
7165 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
7166}
7167
7168static void tg3_napi_fini(struct tg3 *tp)
7169{
7170 int i;
7171
7172 for (i = 0; i < tp->irq_cnt; i++)
7173 netif_napi_del(&tp->napi[i].napi);
7174}
7175
7176static inline void tg3_netif_stop(struct tg3 *tp)
7177{
7178 tp->dev->trans_start = jiffies; /* prevent tx timeout */
7179 tg3_napi_disable(tp);
f4a46d1f 7180 netif_carrier_off(tp->dev);
66cfd1bd
MC
7181 netif_tx_disable(tp->dev);
7182}
7183
35763066 7184/* tp->lock must be held */
66cfd1bd
MC
7185static inline void tg3_netif_start(struct tg3 *tp)
7186{
be947307
MC
7187 tg3_ptp_resume(tp);
7188
66cfd1bd
MC
7189 /* NOTE: unconditional netif_tx_wake_all_queues is only
7190 * appropriate so long as all callers are assured to
7191 * have free tx slots (such as after tg3_init_hw)
7192 */
7193 netif_tx_wake_all_queues(tp->dev);
7194
f4a46d1f
NNS
7195 if (tp->link_up)
7196 netif_carrier_on(tp->dev);
7197
66cfd1bd
MC
7198 tg3_napi_enable(tp);
7199 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
7200 tg3_enable_ints(tp);
7201}
7202
f47c11ee
DM
7203static void tg3_irq_quiesce(struct tg3 *tp)
7204{
4f125f42
MC
7205 int i;
7206
f47c11ee
DM
7207 BUG_ON(tp->irq_sync);
7208
7209 tp->irq_sync = 1;
7210 smp_mb();
7211
4f125f42
MC
7212 for (i = 0; i < tp->irq_cnt; i++)
7213 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
7214}
7215
f47c11ee
DM
7216/* Fully shutdown all tg3 driver activity elsewhere in the system.
7217 * If irq_sync is non-zero, then the IRQ handler must be synchronized
7218 * with as well. Most of the time, this is not necessary except when
7219 * shutting down the device.
7220 */
7221static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
7222{
46966545 7223 spin_lock_bh(&tp->lock);
f47c11ee
DM
7224 if (irq_sync)
7225 tg3_irq_quiesce(tp);
f47c11ee
DM
7226}
7227
7228static inline void tg3_full_unlock(struct tg3 *tp)
7229{
f47c11ee
DM
7230 spin_unlock_bh(&tp->lock);
7231}
7232
fcfa0a32
MC
7233/* One-shot MSI handler - Chip automatically disables interrupt
7234 * after sending MSI so driver doesn't have to do it.
7235 */
7d12e780 7236static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 7237{
09943a18
MC
7238 struct tg3_napi *tnapi = dev_id;
7239 struct tg3 *tp = tnapi->tp;
fcfa0a32 7240
898a56f8 7241 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7242 if (tnapi->rx_rcb)
7243 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
7244
7245 if (likely(!tg3_irq_sync(tp)))
09943a18 7246 napi_schedule(&tnapi->napi);
fcfa0a32
MC
7247
7248 return IRQ_HANDLED;
7249}
7250
88b06bc2
MC
7251/* MSI ISR - No need to check for interrupt sharing and no need to
7252 * flush status block and interrupt mailbox. PCI ordering rules
7253 * guarantee that MSI will arrive after the status block.
7254 */
7d12e780 7255static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 7256{
09943a18
MC
7257 struct tg3_napi *tnapi = dev_id;
7258 struct tg3 *tp = tnapi->tp;
88b06bc2 7259
898a56f8 7260 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7261 if (tnapi->rx_rcb)
7262 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 7263 /*
fac9b83e 7264 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 7265 * chip-internal interrupt pending events.
fac9b83e 7266 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
7267 * NIC to stop sending us irqs, engaging "in-intr-handler"
7268 * event coalescing.
7269 */
5b39de91 7270 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 7271 if (likely(!tg3_irq_sync(tp)))
09943a18 7272 napi_schedule(&tnapi->napi);
61487480 7273
88b06bc2
MC
7274 return IRQ_RETVAL(1);
7275}
7276
7d12e780 7277static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 7278{
09943a18
MC
7279 struct tg3_napi *tnapi = dev_id;
7280 struct tg3 *tp = tnapi->tp;
898a56f8 7281 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
7282 unsigned int handled = 1;
7283
1da177e4
LT
7284 /* In INTx mode, it is possible for the interrupt to arrive at
7285 * the CPU before the status block posted prior to the interrupt.
7286 * Reading the PCI State register will confirm whether the
7287 * interrupt is ours and will flush the status block.
7288 */
d18edcb2 7289 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 7290 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7291 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7292 handled = 0;
f47c11ee 7293 goto out;
fac9b83e 7294 }
d18edcb2
MC
7295 }
7296
7297 /*
7298 * Writing any value to intr-mbox-0 clears PCI INTA# and
7299 * chip-internal interrupt pending events.
7300 * Writing non-zero to intr-mbox-0 additional tells the
7301 * NIC to stop sending us irqs, engaging "in-intr-handler"
7302 * event coalescing.
c04cb347
MC
7303 *
7304 * Flush the mailbox to de-assert the IRQ immediately to prevent
7305 * spurious interrupts. The flush impacts performance but
7306 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7307 */
c04cb347 7308 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
7309 if (tg3_irq_sync(tp))
7310 goto out;
7311 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 7312 if (likely(tg3_has_work(tnapi))) {
72334482 7313 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 7314 napi_schedule(&tnapi->napi);
d18edcb2
MC
7315 } else {
7316 /* No work, shared interrupt perhaps? re-enable
7317 * interrupts, and flush that PCI write
7318 */
7319 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
7320 0x00000000);
fac9b83e 7321 }
f47c11ee 7322out:
fac9b83e
DM
7323 return IRQ_RETVAL(handled);
7324}
7325
7d12e780 7326static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 7327{
09943a18
MC
7328 struct tg3_napi *tnapi = dev_id;
7329 struct tg3 *tp = tnapi->tp;
898a56f8 7330 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
7331 unsigned int handled = 1;
7332
fac9b83e
DM
7333 /* In INTx mode, it is possible for the interrupt to arrive at
7334 * the CPU before the status block posted prior to the interrupt.
7335 * Reading the PCI State register will confirm whether the
7336 * interrupt is ours and will flush the status block.
7337 */
898a56f8 7338 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 7339 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7340 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7341 handled = 0;
f47c11ee 7342 goto out;
1da177e4 7343 }
d18edcb2
MC
7344 }
7345
7346 /*
7347 * writing any value to intr-mbox-0 clears PCI INTA# and
7348 * chip-internal interrupt pending events.
7349 * writing non-zero to intr-mbox-0 additional tells the
7350 * NIC to stop sending us irqs, engaging "in-intr-handler"
7351 * event coalescing.
c04cb347
MC
7352 *
7353 * Flush the mailbox to de-assert the IRQ immediately to prevent
7354 * spurious interrupts. The flush impacts performance but
7355 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7356 */
c04cb347 7357 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
7358
7359 /*
7360 * In a shared interrupt configuration, sometimes other devices'
7361 * interrupts will scream. We record the current status tag here
7362 * so that the above check can report that the screaming interrupts
7363 * are unhandled. Eventually they will be silenced.
7364 */
898a56f8 7365 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 7366
d18edcb2
MC
7367 if (tg3_irq_sync(tp))
7368 goto out;
624f8e50 7369
72334482 7370 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 7371
09943a18 7372 napi_schedule(&tnapi->napi);
624f8e50 7373
f47c11ee 7374out:
1da177e4
LT
7375 return IRQ_RETVAL(handled);
7376}
7377
7938109f 7378/* ISR for interrupt test */
7d12e780 7379static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 7380{
09943a18
MC
7381 struct tg3_napi *tnapi = dev_id;
7382 struct tg3 *tp = tnapi->tp;
898a56f8 7383 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 7384
f9804ddb
MC
7385 if ((sblk->status & SD_STATUS_UPDATED) ||
7386 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 7387 tg3_disable_ints(tp);
7938109f
MC
7388 return IRQ_RETVAL(1);
7389 }
7390 return IRQ_RETVAL(0);
7391}
7392
1da177e4
LT
7393#ifdef CONFIG_NET_POLL_CONTROLLER
7394static void tg3_poll_controller(struct net_device *dev)
7395{
4f125f42 7396 int i;
88b06bc2
MC
7397 struct tg3 *tp = netdev_priv(dev);
7398
9c13cb8b
NNS
7399 if (tg3_irq_sync(tp))
7400 return;
7401
4f125f42 7402 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 7403 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
7404}
7405#endif
7406
1da177e4
LT
7407static void tg3_tx_timeout(struct net_device *dev)
7408{
7409 struct tg3 *tp = netdev_priv(dev);
7410
b0408751 7411 if (netif_msg_tx_err(tp)) {
05dbe005 7412 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 7413 tg3_dump_state(tp);
b0408751 7414 }
1da177e4 7415
db219973 7416 tg3_reset_task_schedule(tp);
1da177e4
LT
7417}
7418
c58ec932
MC
7419/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7420static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7421{
7422 u32 base = (u32) mapping & 0xffffffff;
7423
807540ba 7424 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
7425}
7426
72f2afb8
MC
7427/* Test for DMA addresses > 40-bit */
7428static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7429 int len)
7430{
7431#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 7432 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 7433 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
7434 return 0;
7435#else
7436 return 0;
7437#endif
7438}
7439
d1a3b737 7440static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
7441 dma_addr_t mapping, u32 len, u32 flags,
7442 u32 mss, u32 vlan)
2ffcc981 7443{
92cd3a17
MC
7444 txbd->addr_hi = ((u64) mapping >> 32);
7445 txbd->addr_lo = ((u64) mapping & 0xffffffff);
7446 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7447 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 7448}
1da177e4 7449
84b67b27 7450static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
7451 dma_addr_t map, u32 len, u32 flags,
7452 u32 mss, u32 vlan)
7453{
7454 struct tg3 *tp = tnapi->tp;
7455 bool hwbug = false;
7456
7457 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 7458 hwbug = true;
d1a3b737
MC
7459
7460 if (tg3_4g_overflow_test(map, len))
3db1cd5c 7461 hwbug = true;
d1a3b737
MC
7462
7463 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 7464 hwbug = true;
d1a3b737 7465
a4cb428d 7466 if (tp->dma_limit) {
b9e45482 7467 u32 prvidx = *entry;
e31aa987 7468 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
7469 while (len > tp->dma_limit && *budget) {
7470 u32 frag_len = tp->dma_limit;
7471 len -= tp->dma_limit;
e31aa987 7472
b9e45482
MC
7473 /* Avoid the 8byte DMA problem */
7474 if (len <= 8) {
a4cb428d
MC
7475 len += tp->dma_limit / 2;
7476 frag_len = tp->dma_limit / 2;
e31aa987
MC
7477 }
7478
b9e45482
MC
7479 tnapi->tx_buffers[*entry].fragmented = true;
7480
7481 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7482 frag_len, tmp_flag, mss, vlan);
7483 *budget -= 1;
7484 prvidx = *entry;
7485 *entry = NEXT_TX(*entry);
7486
e31aa987
MC
7487 map += frag_len;
7488 }
7489
7490 if (len) {
7491 if (*budget) {
7492 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7493 len, flags, mss, vlan);
b9e45482 7494 *budget -= 1;
e31aa987
MC
7495 *entry = NEXT_TX(*entry);
7496 } else {
3db1cd5c 7497 hwbug = true;
b9e45482 7498 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
7499 }
7500 }
7501 } else {
84b67b27
MC
7502 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7503 len, flags, mss, vlan);
e31aa987
MC
7504 *entry = NEXT_TX(*entry);
7505 }
d1a3b737
MC
7506
7507 return hwbug;
7508}
7509
0d681b27 7510static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
7511{
7512 int i;
0d681b27 7513 struct sk_buff *skb;
df8944cf 7514 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 7515
0d681b27
MC
7516 skb = txb->skb;
7517 txb->skb = NULL;
7518
432aa7ed
MC
7519 pci_unmap_single(tnapi->tp->pdev,
7520 dma_unmap_addr(txb, mapping),
7521 skb_headlen(skb),
7522 PCI_DMA_TODEVICE);
e01ee14d
MC
7523
7524 while (txb->fragmented) {
7525 txb->fragmented = false;
7526 entry = NEXT_TX(entry);
7527 txb = &tnapi->tx_buffers[entry];
7528 }
7529
ba1142e4 7530 for (i = 0; i <= last; i++) {
9e903e08 7531 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
7532
7533 entry = NEXT_TX(entry);
7534 txb = &tnapi->tx_buffers[entry];
7535
7536 pci_unmap_page(tnapi->tp->pdev,
7537 dma_unmap_addr(txb, mapping),
9e903e08 7538 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
7539
7540 while (txb->fragmented) {
7541 txb->fragmented = false;
7542 entry = NEXT_TX(entry);
7543 txb = &tnapi->tx_buffers[entry];
7544 }
432aa7ed
MC
7545 }
7546}
7547
72f2afb8 7548/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 7549static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 7550 struct sk_buff **pskb,
84b67b27 7551 u32 *entry, u32 *budget,
92cd3a17 7552 u32 base_flags, u32 mss, u32 vlan)
1da177e4 7553{
24f4efd4 7554 struct tg3 *tp = tnapi->tp;
f7ff1987 7555 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 7556 dma_addr_t new_addr = 0;
432aa7ed 7557 int ret = 0;
1da177e4 7558
4153577a 7559 if (tg3_asic_rev(tp) != ASIC_REV_5701)
41588ba1
MC
7560 new_skb = skb_copy(skb, GFP_ATOMIC);
7561 else {
7562 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7563
7564 new_skb = skb_copy_expand(skb,
7565 skb_headroom(skb) + more_headroom,
7566 skb_tailroom(skb), GFP_ATOMIC);
7567 }
7568
1da177e4 7569 if (!new_skb) {
c58ec932
MC
7570 ret = -1;
7571 } else {
7572 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
7573 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7574 PCI_DMA_TODEVICE);
7575 /* Make sure the mapping succeeded */
7576 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 7577 dev_kfree_skb(new_skb);
c58ec932 7578 ret = -1;
c58ec932 7579 } else {
b9e45482
MC
7580 u32 save_entry = *entry;
7581
92cd3a17
MC
7582 base_flags |= TXD_FLAG_END;
7583
84b67b27
MC
7584 tnapi->tx_buffers[*entry].skb = new_skb;
7585 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
7586 mapping, new_addr);
7587
84b67b27 7588 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
7589 new_skb->len, base_flags,
7590 mss, vlan)) {
ba1142e4 7591 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
7592 dev_kfree_skb(new_skb);
7593 ret = -1;
7594 }
f4188d8a 7595 }
1da177e4
LT
7596 }
7597
7598 dev_kfree_skb(skb);
f7ff1987 7599 *pskb = new_skb;
c58ec932 7600 return ret;
1da177e4
LT
7601}
7602
2ffcc981 7603static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
7604
7605/* Use GSO to workaround a rare TSO bug that may be triggered when the
7606 * TSO header is greater than 80 bytes.
7607 */
7608static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
7609{
7610 struct sk_buff *segs, *nskb;
f3f3f27e 7611 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
7612
7613 /* Estimate the number of fragments in the worst case */
f3f3f27e 7614 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 7615 netif_stop_queue(tp->dev);
f65aac16
MC
7616
7617 /* netif_tx_stop_queue() must be done before checking
7618 * checking tx index in tg3_tx_avail() below, because in
7619 * tg3_tx(), we update tx index before checking for
7620 * netif_tx_queue_stopped().
7621 */
7622 smp_mb();
f3f3f27e 7623 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
7624 return NETDEV_TX_BUSY;
7625
7626 netif_wake_queue(tp->dev);
52c0fd83
MC
7627 }
7628
7629 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 7630 if (IS_ERR(segs))
52c0fd83
MC
7631 goto tg3_tso_bug_end;
7632
7633 do {
7634 nskb = segs;
7635 segs = segs->next;
7636 nskb->next = NULL;
2ffcc981 7637 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
7638 } while (segs);
7639
7640tg3_tso_bug_end:
7641 dev_kfree_skb(skb);
7642
7643 return NETDEV_TX_OK;
7644}
52c0fd83 7645
5a6f3074 7646/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 7647 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 7648 */
2ffcc981 7649static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
7650{
7651 struct tg3 *tp = netdev_priv(dev);
92cd3a17 7652 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 7653 u32 budget;
432aa7ed 7654 int i = -1, would_hit_hwbug;
90079ce8 7655 dma_addr_t mapping;
24f4efd4
MC
7656 struct tg3_napi *tnapi;
7657 struct netdev_queue *txq;
432aa7ed 7658 unsigned int last;
f4188d8a 7659
24f4efd4
MC
7660 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7661 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 7662 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 7663 tnapi++;
1da177e4 7664
84b67b27
MC
7665 budget = tg3_tx_avail(tnapi);
7666
00b70504 7667 /* We are running in BH disabled context with netif_tx_lock
bea3348e 7668 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
7669 * interrupt. Furthermore, IRQ processing runs lockless so we have
7670 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 7671 */
84b67b27 7672 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
7673 if (!netif_tx_queue_stopped(txq)) {
7674 netif_tx_stop_queue(txq);
1f064a87
SH
7675
7676 /* This is a hard error, log it. */
5129c3a3
MC
7677 netdev_err(dev,
7678 "BUG! Tx Ring full when queue awake!\n");
1f064a87 7679 }
1da177e4
LT
7680 return NETDEV_TX_BUSY;
7681 }
7682
f3f3f27e 7683 entry = tnapi->tx_prod;
1da177e4 7684 base_flags = 0;
84fa7933 7685 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 7686 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 7687
be98da6a
MC
7688 mss = skb_shinfo(skb)->gso_size;
7689 if (mss) {
eddc9ec5 7690 struct iphdr *iph;
34195c3d 7691 u32 tcp_opt_len, hdr_len;
1da177e4
LT
7692
7693 if (skb_header_cloned(skb) &&
48855432
ED
7694 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7695 goto drop;
1da177e4 7696
34195c3d 7697 iph = ip_hdr(skb);
ab6a5bb6 7698 tcp_opt_len = tcp_optlen(skb);
1da177e4 7699
a5a11955 7700 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 7701
a5a11955 7702 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
7703 iph->check = 0;
7704 iph->tot_len = htons(mss + hdr_len);
7705 }
7706
52c0fd83 7707 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 7708 tg3_flag(tp, TSO_BUG))
de6f31eb 7709 return tg3_tso_bug(tp, skb);
52c0fd83 7710
1da177e4
LT
7711 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7712 TXD_FLAG_CPU_POST_DMA);
7713
63c3a66f
JP
7714 if (tg3_flag(tp, HW_TSO_1) ||
7715 tg3_flag(tp, HW_TSO_2) ||
7716 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 7717 tcp_hdr(skb)->check = 0;
1da177e4 7718 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
7719 } else
7720 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
7721 iph->daddr, 0,
7722 IPPROTO_TCP,
7723 0);
1da177e4 7724
63c3a66f 7725 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
7726 mss |= (hdr_len & 0xc) << 12;
7727 if (hdr_len & 0x10)
7728 base_flags |= 0x00000010;
7729 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 7730 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 7731 mss |= hdr_len << 9;
63c3a66f 7732 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 7733 tg3_asic_rev(tp) == ASIC_REV_5705) {
eddc9ec5 7734 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7735 int tsflags;
7736
eddc9ec5 7737 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7738 mss |= (tsflags << 11);
7739 }
7740 } else {
eddc9ec5 7741 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7742 int tsflags;
7743
eddc9ec5 7744 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7745 base_flags |= tsflags << 12;
7746 }
7747 }
7748 }
bf933c80 7749
93a700a9
MC
7750 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
7751 !mss && skb->len > VLAN_ETH_FRAME_LEN)
7752 base_flags |= TXD_FLAG_JMB_PKT;
7753
92cd3a17
MC
7754 if (vlan_tx_tag_present(skb)) {
7755 base_flags |= TXD_FLAG_VLAN;
7756 vlan = vlan_tx_tag_get(skb);
7757 }
1da177e4 7758
fb4ce8ad
MC
7759 if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
7760 tg3_flag(tp, TX_TSTAMP_EN)) {
7761 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7762 base_flags |= TXD_FLAG_HWTSTAMP;
7763 }
7764
f4188d8a
AD
7765 len = skb_headlen(skb);
7766
7767 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
7768 if (pci_dma_mapping_error(tp->pdev, mapping))
7769 goto drop;
7770
90079ce8 7771
f3f3f27e 7772 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 7773 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
7774
7775 would_hit_hwbug = 0;
7776
63c3a66f 7777 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 7778 would_hit_hwbug = 1;
1da177e4 7779
84b67b27 7780 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 7781 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 7782 mss, vlan)) {
d1a3b737 7783 would_hit_hwbug = 1;
ba1142e4 7784 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
7785 u32 tmp_mss = mss;
7786
7787 if (!tg3_flag(tp, HW_TSO_1) &&
7788 !tg3_flag(tp, HW_TSO_2) &&
7789 !tg3_flag(tp, HW_TSO_3))
7790 tmp_mss = 0;
7791
c5665a53
MC
7792 /* Now loop through additional data
7793 * fragments, and queue them.
7794 */
1da177e4
LT
7795 last = skb_shinfo(skb)->nr_frags - 1;
7796 for (i = 0; i <= last; i++) {
7797 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
7798
9e903e08 7799 len = skb_frag_size(frag);
dc234d0b 7800 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 7801 len, DMA_TO_DEVICE);
1da177e4 7802
f3f3f27e 7803 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 7804 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 7805 mapping);
5d6bcdfe 7806 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 7807 goto dma_error;
1da177e4 7808
b9e45482
MC
7809 if (!budget ||
7810 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
7811 len, base_flags |
7812 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 7813 tmp_mss, vlan)) {
72f2afb8 7814 would_hit_hwbug = 1;
b9e45482
MC
7815 break;
7816 }
1da177e4
LT
7817 }
7818 }
7819
7820 if (would_hit_hwbug) {
0d681b27 7821 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
7822
7823 /* If the workaround fails due to memory/mapping
7824 * failure, silently drop this packet.
7825 */
84b67b27
MC
7826 entry = tnapi->tx_prod;
7827 budget = tg3_tx_avail(tnapi);
f7ff1987 7828 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 7829 base_flags, mss, vlan))
48855432 7830 goto drop_nofree;
1da177e4
LT
7831 }
7832
d515b450 7833 skb_tx_timestamp(skb);
5cb917bc 7834 netdev_tx_sent_queue(txq, skb->len);
d515b450 7835
6541b806
MC
7836 /* Sync BD data before updating mailbox */
7837 wmb();
7838
1da177e4 7839 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 7840 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 7841
f3f3f27e
MC
7842 tnapi->tx_prod = entry;
7843 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 7844 netif_tx_stop_queue(txq);
f65aac16
MC
7845
7846 /* netif_tx_stop_queue() must be done before checking
7847 * checking tx index in tg3_tx_avail() below, because in
7848 * tg3_tx(), we update tx index before checking for
7849 * netif_tx_queue_stopped().
7850 */
7851 smp_mb();
f3f3f27e 7852 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 7853 netif_tx_wake_queue(txq);
51b91468 7854 }
1da177e4 7855
cdd0db05 7856 mmiowb();
1da177e4 7857 return NETDEV_TX_OK;
f4188d8a
AD
7858
7859dma_error:
ba1142e4 7860 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 7861 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7862drop:
7863 dev_kfree_skb(skb);
7864drop_nofree:
7865 tp->tx_dropped++;
f4188d8a 7866 return NETDEV_TX_OK;
1da177e4
LT
7867}
7868
6e01b20b
MC
7869static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7870{
7871 if (enable) {
7872 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7873 MAC_MODE_PORT_MODE_MASK);
7874
7875 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7876
7877 if (!tg3_flag(tp, 5705_PLUS))
7878 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7879
7880 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7881 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7882 else
7883 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7884 } else {
7885 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7886
7887 if (tg3_flag(tp, 5705_PLUS) ||
7888 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
4153577a 7889 tg3_asic_rev(tp) == ASIC_REV_5700)
6e01b20b
MC
7890 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7891 }
7892
7893 tw32(MAC_MODE, tp->mac_mode);
7894 udelay(40);
7895}
7896
941ec90f 7897static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7898{
941ec90f 7899 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7900
7901 tg3_phy_toggle_apd(tp, false);
7902 tg3_phy_toggle_automdix(tp, 0);
7903
941ec90f
MC
7904 if (extlpbk && tg3_phy_set_extloopbk(tp))
7905 return -EIO;
7906
7907 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7908 switch (speed) {
7909 case SPEED_10:
7910 break;
7911 case SPEED_100:
7912 bmcr |= BMCR_SPEED100;
7913 break;
7914 case SPEED_1000:
7915 default:
7916 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7917 speed = SPEED_100;
7918 bmcr |= BMCR_SPEED100;
7919 } else {
7920 speed = SPEED_1000;
7921 bmcr |= BMCR_SPEED1000;
7922 }
7923 }
7924
941ec90f
MC
7925 if (extlpbk) {
7926 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
7927 tg3_readphy(tp, MII_CTRL1000, &val);
7928 val |= CTL1000_AS_MASTER |
7929 CTL1000_ENABLE_MASTER;
7930 tg3_writephy(tp, MII_CTRL1000, val);
7931 } else {
7932 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
7933 MII_TG3_FET_PTEST_TRIM_2;
7934 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
7935 }
7936 } else
7937 bmcr |= BMCR_LOOPBACK;
7938
5e5a7f37
MC
7939 tg3_writephy(tp, MII_BMCR, bmcr);
7940
7941 /* The write needs to be flushed for the FETs */
7942 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7943 tg3_readphy(tp, MII_BMCR, &bmcr);
7944
7945 udelay(40);
7946
7947 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a 7948 tg3_asic_rev(tp) == ASIC_REV_5785) {
941ec90f 7949 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
7950 MII_TG3_FET_PTEST_FRC_TX_LINK |
7951 MII_TG3_FET_PTEST_FRC_TX_LOCK);
7952
7953 /* The write needs to be flushed for the AC131 */
7954 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
7955 }
7956
7957 /* Reset to prevent losing 1st rx packet intermittently */
7958 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
7959 tg3_flag(tp, 5780_CLASS)) {
7960 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7961 udelay(10);
7962 tw32_f(MAC_RX_MODE, tp->rx_mode);
7963 }
7964
7965 mac_mode = tp->mac_mode &
7966 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
7967 if (speed == SPEED_1000)
7968 mac_mode |= MAC_MODE_PORT_MODE_GMII;
7969 else
7970 mac_mode |= MAC_MODE_PORT_MODE_MII;
7971
4153577a 7972 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
5e5a7f37
MC
7973 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
7974
7975 if (masked_phy_id == TG3_PHY_ID_BCM5401)
7976 mac_mode &= ~MAC_MODE_LINK_POLARITY;
7977 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
7978 mac_mode |= MAC_MODE_LINK_POLARITY;
7979
7980 tg3_writephy(tp, MII_TG3_EXT_CTRL,
7981 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
7982 }
7983
7984 tw32(MAC_MODE, mac_mode);
7985 udelay(40);
941ec90f
MC
7986
7987 return 0;
5e5a7f37
MC
7988}
7989
c8f44aff 7990static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
7991{
7992 struct tg3 *tp = netdev_priv(dev);
7993
7994 if (features & NETIF_F_LOOPBACK) {
7995 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
7996 return;
7997
06c03c02 7998 spin_lock_bh(&tp->lock);
6e01b20b 7999 tg3_mac_loopback(tp, true);
06c03c02
MB
8000 netif_carrier_on(tp->dev);
8001 spin_unlock_bh(&tp->lock);
8002 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
8003 } else {
8004 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
8005 return;
8006
06c03c02 8007 spin_lock_bh(&tp->lock);
6e01b20b 8008 tg3_mac_loopback(tp, false);
06c03c02
MB
8009 /* Force link status check */
8010 tg3_setup_phy(tp, 1);
8011 spin_unlock_bh(&tp->lock);
8012 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
8013 }
8014}
8015
c8f44aff
MM
8016static netdev_features_t tg3_fix_features(struct net_device *dev,
8017 netdev_features_t features)
dc668910
MM
8018{
8019 struct tg3 *tp = netdev_priv(dev);
8020
63c3a66f 8021 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
8022 features &= ~NETIF_F_ALL_TSO;
8023
8024 return features;
8025}
8026
c8f44aff 8027static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 8028{
c8f44aff 8029 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
8030
8031 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
8032 tg3_set_loopback(dev, features);
8033
8034 return 0;
8035}
8036
21f581a5
MC
8037static void tg3_rx_prodring_free(struct tg3 *tp,
8038 struct tg3_rx_prodring_set *tpr)
1da177e4 8039{
1da177e4
LT
8040 int i;
8041
8fea32b9 8042 if (tpr != &tp->napi[0].prodring) {
b196c7e4 8043 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 8044 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 8045 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
8046 tp->rx_pkt_map_sz);
8047
63c3a66f 8048 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
8049 for (i = tpr->rx_jmb_cons_idx;
8050 i != tpr->rx_jmb_prod_idx;
2c49a44d 8051 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 8052 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
8053 TG3_RX_JMB_MAP_SZ);
8054 }
8055 }
8056
2b2cdb65 8057 return;
b196c7e4 8058 }
1da177e4 8059
2c49a44d 8060 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 8061 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 8062 tp->rx_pkt_map_sz);
1da177e4 8063
63c3a66f 8064 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8065 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 8066 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 8067 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
8068 }
8069}
8070
c6cdf436 8071/* Initialize rx rings for packet processing.
1da177e4
LT
8072 *
8073 * The chip has been shut down and the driver detached from
8074 * the networking, so no interrupts or new tx packets will
8075 * end up in the driver. tp->{tx,}lock are held and thus
8076 * we may not sleep.
8077 */
21f581a5
MC
8078static int tg3_rx_prodring_alloc(struct tg3 *tp,
8079 struct tg3_rx_prodring_set *tpr)
1da177e4 8080{
287be12e 8081 u32 i, rx_pkt_dma_sz;
1da177e4 8082
b196c7e4
MC
8083 tpr->rx_std_cons_idx = 0;
8084 tpr->rx_std_prod_idx = 0;
8085 tpr->rx_jmb_cons_idx = 0;
8086 tpr->rx_jmb_prod_idx = 0;
8087
8fea32b9 8088 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
8089 memset(&tpr->rx_std_buffers[0], 0,
8090 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 8091 if (tpr->rx_jmb_buffers)
2b2cdb65 8092 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 8093 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
8094 goto done;
8095 }
8096
1da177e4 8097 /* Zero out all descriptors. */
2c49a44d 8098 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 8099
287be12e 8100 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 8101 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
8102 tp->dev->mtu > ETH_DATA_LEN)
8103 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
8104 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 8105
1da177e4
LT
8106 /* Initialize invariants of the rings, we only set this
8107 * stuff once. This works because the card does not
8108 * write into the rx buffer posting rings.
8109 */
2c49a44d 8110 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
8111 struct tg3_rx_buffer_desc *rxd;
8112
21f581a5 8113 rxd = &tpr->rx_std[i];
287be12e 8114 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
8115 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
8116 rxd->opaque = (RXD_OPAQUE_RING_STD |
8117 (i << RXD_OPAQUE_INDEX_SHIFT));
8118 }
8119
1da177e4
LT
8120 /* Now allocate fresh SKBs for each rx ring. */
8121 for (i = 0; i < tp->rx_pending; i++) {
8d4057a9
ED
8122 unsigned int frag_size;
8123
8124 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
8125 &frag_size) < 0) {
5129c3a3
MC
8126 netdev_warn(tp->dev,
8127 "Using a smaller RX standard ring. Only "
8128 "%d out of %d buffers were allocated "
8129 "successfully\n", i, tp->rx_pending);
32d8c572 8130 if (i == 0)
cf7a7298 8131 goto initfail;
32d8c572 8132 tp->rx_pending = i;
1da177e4 8133 break;
32d8c572 8134 }
1da177e4
LT
8135 }
8136
63c3a66f 8137 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
8138 goto done;
8139
2c49a44d 8140 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 8141
63c3a66f 8142 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 8143 goto done;
cf7a7298 8144
2c49a44d 8145 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
8146 struct tg3_rx_buffer_desc *rxd;
8147
8148 rxd = &tpr->rx_jmb[i].std;
8149 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
8150 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
8151 RXD_FLAG_JUMBO;
8152 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
8153 (i << RXD_OPAQUE_INDEX_SHIFT));
8154 }
8155
8156 for (i = 0; i < tp->rx_jumbo_pending; i++) {
8d4057a9
ED
8157 unsigned int frag_size;
8158
8159 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
8160 &frag_size) < 0) {
5129c3a3
MC
8161 netdev_warn(tp->dev,
8162 "Using a smaller RX jumbo ring. Only %d "
8163 "out of %d buffers were allocated "
8164 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
8165 if (i == 0)
8166 goto initfail;
8167 tp->rx_jumbo_pending = i;
8168 break;
1da177e4
LT
8169 }
8170 }
cf7a7298
MC
8171
8172done:
32d8c572 8173 return 0;
cf7a7298
MC
8174
8175initfail:
21f581a5 8176 tg3_rx_prodring_free(tp, tpr);
cf7a7298 8177 return -ENOMEM;
1da177e4
LT
8178}
8179
21f581a5
MC
8180static void tg3_rx_prodring_fini(struct tg3 *tp,
8181 struct tg3_rx_prodring_set *tpr)
1da177e4 8182{
21f581a5
MC
8183 kfree(tpr->rx_std_buffers);
8184 tpr->rx_std_buffers = NULL;
8185 kfree(tpr->rx_jmb_buffers);
8186 tpr->rx_jmb_buffers = NULL;
8187 if (tpr->rx_std) {
4bae65c8
MC
8188 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
8189 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 8190 tpr->rx_std = NULL;
1da177e4 8191 }
21f581a5 8192 if (tpr->rx_jmb) {
4bae65c8
MC
8193 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
8194 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 8195 tpr->rx_jmb = NULL;
1da177e4 8196 }
cf7a7298
MC
8197}
8198
21f581a5
MC
8199static int tg3_rx_prodring_init(struct tg3 *tp,
8200 struct tg3_rx_prodring_set *tpr)
cf7a7298 8201{
2c49a44d
MC
8202 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
8203 GFP_KERNEL);
21f581a5 8204 if (!tpr->rx_std_buffers)
cf7a7298
MC
8205 return -ENOMEM;
8206
4bae65c8
MC
8207 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
8208 TG3_RX_STD_RING_BYTES(tp),
8209 &tpr->rx_std_mapping,
8210 GFP_KERNEL);
21f581a5 8211 if (!tpr->rx_std)
cf7a7298
MC
8212 goto err_out;
8213
63c3a66f 8214 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8215 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
8216 GFP_KERNEL);
8217 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
8218 goto err_out;
8219
4bae65c8
MC
8220 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
8221 TG3_RX_JMB_RING_BYTES(tp),
8222 &tpr->rx_jmb_mapping,
8223 GFP_KERNEL);
21f581a5 8224 if (!tpr->rx_jmb)
cf7a7298
MC
8225 goto err_out;
8226 }
8227
8228 return 0;
8229
8230err_out:
21f581a5 8231 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
8232 return -ENOMEM;
8233}
8234
8235/* Free up pending packets in all rx/tx rings.
8236 *
8237 * The chip has been shut down and the driver detached from
8238 * the networking, so no interrupts or new tx packets will
8239 * end up in the driver. tp->{tx,}lock is not held and we are not
8240 * in an interrupt context and thus may sleep.
8241 */
8242static void tg3_free_rings(struct tg3 *tp)
8243{
f77a6a8e 8244 int i, j;
cf7a7298 8245
f77a6a8e
MC
8246 for (j = 0; j < tp->irq_cnt; j++) {
8247 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 8248
8fea32b9 8249 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 8250
0c1d0e2b
MC
8251 if (!tnapi->tx_buffers)
8252 continue;
8253
0d681b27
MC
8254 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
8255 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 8256
0d681b27 8257 if (!skb)
f77a6a8e 8258 continue;
cf7a7298 8259
ba1142e4
MC
8260 tg3_tx_skb_unmap(tnapi, i,
8261 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
8262
8263 dev_kfree_skb_any(skb);
8264 }
5cb917bc 8265 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
2b2cdb65 8266 }
cf7a7298
MC
8267}
8268
8269/* Initialize tx/rx rings for packet processing.
8270 *
8271 * The chip has been shut down and the driver detached from
8272 * the networking, so no interrupts or new tx packets will
8273 * end up in the driver. tp->{tx,}lock are held and thus
8274 * we may not sleep.
8275 */
8276static int tg3_init_rings(struct tg3 *tp)
8277{
f77a6a8e 8278 int i;
72334482 8279
cf7a7298
MC
8280 /* Free up all the SKBs. */
8281 tg3_free_rings(tp);
8282
f77a6a8e
MC
8283 for (i = 0; i < tp->irq_cnt; i++) {
8284 struct tg3_napi *tnapi = &tp->napi[i];
8285
8286 tnapi->last_tag = 0;
8287 tnapi->last_irq_tag = 0;
8288 tnapi->hw_status->status = 0;
8289 tnapi->hw_status->status_tag = 0;
8290 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 8291
f77a6a8e
MC
8292 tnapi->tx_prod = 0;
8293 tnapi->tx_cons = 0;
0c1d0e2b
MC
8294 if (tnapi->tx_ring)
8295 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
8296
8297 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
8298 if (tnapi->rx_rcb)
8299 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 8300
8fea32b9 8301 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 8302 tg3_free_rings(tp);
2b2cdb65 8303 return -ENOMEM;
e4af1af9 8304 }
f77a6a8e 8305 }
72334482 8306
2b2cdb65 8307 return 0;
cf7a7298
MC
8308}
8309
49a359e3 8310static void tg3_mem_tx_release(struct tg3 *tp)
cf7a7298 8311{
f77a6a8e 8312 int i;
898a56f8 8313
49a359e3 8314 for (i = 0; i < tp->irq_max; i++) {
f77a6a8e
MC
8315 struct tg3_napi *tnapi = &tp->napi[i];
8316
8317 if (tnapi->tx_ring) {
4bae65c8 8318 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
8319 tnapi->tx_ring, tnapi->tx_desc_mapping);
8320 tnapi->tx_ring = NULL;
8321 }
8322
8323 kfree(tnapi->tx_buffers);
8324 tnapi->tx_buffers = NULL;
49a359e3
MC
8325 }
8326}
f77a6a8e 8327
49a359e3
MC
8328static int tg3_mem_tx_acquire(struct tg3 *tp)
8329{
8330 int i;
8331 struct tg3_napi *tnapi = &tp->napi[0];
8332
8333 /* If multivector TSS is enabled, vector 0 does not handle
8334 * tx interrupts. Don't allocate any resources for it.
8335 */
8336 if (tg3_flag(tp, ENABLE_TSS))
8337 tnapi++;
8338
8339 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
8340 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
8341 TG3_TX_RING_SIZE, GFP_KERNEL);
8342 if (!tnapi->tx_buffers)
8343 goto err_out;
8344
8345 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
8346 TG3_TX_RING_BYTES,
8347 &tnapi->tx_desc_mapping,
8348 GFP_KERNEL);
8349 if (!tnapi->tx_ring)
8350 goto err_out;
8351 }
8352
8353 return 0;
8354
8355err_out:
8356 tg3_mem_tx_release(tp);
8357 return -ENOMEM;
8358}
8359
8360static void tg3_mem_rx_release(struct tg3 *tp)
8361{
8362 int i;
8363
8364 for (i = 0; i < tp->irq_max; i++) {
8365 struct tg3_napi *tnapi = &tp->napi[i];
f77a6a8e 8366
8fea32b9
MC
8367 tg3_rx_prodring_fini(tp, &tnapi->prodring);
8368
49a359e3
MC
8369 if (!tnapi->rx_rcb)
8370 continue;
8371
8372 dma_free_coherent(&tp->pdev->dev,
8373 TG3_RX_RCB_RING_BYTES(tp),
8374 tnapi->rx_rcb,
8375 tnapi->rx_rcb_mapping);
8376 tnapi->rx_rcb = NULL;
8377 }
8378}
8379
8380static int tg3_mem_rx_acquire(struct tg3 *tp)
8381{
8382 unsigned int i, limit;
8383
8384 limit = tp->rxq_cnt;
8385
8386 /* If RSS is enabled, we need a (dummy) producer ring
8387 * set on vector zero. This is the true hw prodring.
8388 */
8389 if (tg3_flag(tp, ENABLE_RSS))
8390 limit++;
8391
8392 for (i = 0; i < limit; i++) {
8393 struct tg3_napi *tnapi = &tp->napi[i];
8394
8395 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8396 goto err_out;
8397
8398 /* If multivector RSS is enabled, vector 0
8399 * does not handle rx or tx interrupts.
8400 * Don't allocate any resources for it.
8401 */
8402 if (!i && tg3_flag(tp, ENABLE_RSS))
8403 continue;
8404
8405 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
8406 TG3_RX_RCB_RING_BYTES(tp),
8407 &tnapi->rx_rcb_mapping,
1f9061d2 8408 GFP_KERNEL | __GFP_ZERO);
49a359e3
MC
8409 if (!tnapi->rx_rcb)
8410 goto err_out;
49a359e3
MC
8411 }
8412
8413 return 0;
8414
8415err_out:
8416 tg3_mem_rx_release(tp);
8417 return -ENOMEM;
8418}
8419
8420/*
8421 * Must not be invoked with interrupt sources disabled and
8422 * the hardware shutdown down.
8423 */
8424static void tg3_free_consistent(struct tg3 *tp)
8425{
8426 int i;
8427
8428 for (i = 0; i < tp->irq_cnt; i++) {
8429 struct tg3_napi *tnapi = &tp->napi[i];
8430
f77a6a8e 8431 if (tnapi->hw_status) {
4bae65c8
MC
8432 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8433 tnapi->hw_status,
8434 tnapi->status_mapping);
f77a6a8e
MC
8435 tnapi->hw_status = NULL;
8436 }
1da177e4 8437 }
f77a6a8e 8438
49a359e3
MC
8439 tg3_mem_rx_release(tp);
8440 tg3_mem_tx_release(tp);
8441
1da177e4 8442 if (tp->hw_stats) {
4bae65c8
MC
8443 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8444 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
8445 tp->hw_stats = NULL;
8446 }
8447}
8448
8449/*
8450 * Must not be invoked with interrupt sources disabled and
8451 * the hardware shutdown down. Can sleep.
8452 */
8453static int tg3_alloc_consistent(struct tg3 *tp)
8454{
f77a6a8e 8455 int i;
898a56f8 8456
4bae65c8
MC
8457 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
8458 sizeof(struct tg3_hw_stats),
8459 &tp->stats_mapping,
1f9061d2 8460 GFP_KERNEL | __GFP_ZERO);
f77a6a8e 8461 if (!tp->hw_stats)
1da177e4
LT
8462 goto err_out;
8463
f77a6a8e
MC
8464 for (i = 0; i < tp->irq_cnt; i++) {
8465 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 8466 struct tg3_hw_status *sblk;
1da177e4 8467
4bae65c8
MC
8468 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
8469 TG3_HW_STATUS_SIZE,
8470 &tnapi->status_mapping,
1f9061d2 8471 GFP_KERNEL | __GFP_ZERO);
f77a6a8e
MC
8472 if (!tnapi->hw_status)
8473 goto err_out;
898a56f8 8474
8d9d7cfc
MC
8475 sblk = tnapi->hw_status;
8476
49a359e3 8477 if (tg3_flag(tp, ENABLE_RSS)) {
86449944 8478 u16 *prodptr = NULL;
8fea32b9 8479
49a359e3
MC
8480 /*
8481 * When RSS is enabled, the status block format changes
8482 * slightly. The "rx_jumbo_consumer", "reserved",
8483 * and "rx_mini_consumer" members get mapped to the
8484 * other three rx return ring producer indexes.
8485 */
8486 switch (i) {
8487 case 1:
8488 prodptr = &sblk->idx[0].rx_producer;
8489 break;
8490 case 2:
8491 prodptr = &sblk->rx_jumbo_consumer;
8492 break;
8493 case 3:
8494 prodptr = &sblk->reserved;
8495 break;
8496 case 4:
8497 prodptr = &sblk->rx_mini_consumer;
f891ea16
MC
8498 break;
8499 }
49a359e3
MC
8500 tnapi->rx_rcb_prod_idx = prodptr;
8501 } else {
8d9d7cfc 8502 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
8d9d7cfc 8503 }
f77a6a8e 8504 }
1da177e4 8505
49a359e3
MC
8506 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8507 goto err_out;
8508
1da177e4
LT
8509 return 0;
8510
8511err_out:
8512 tg3_free_consistent(tp);
8513 return -ENOMEM;
8514}
8515
8516#define MAX_WAIT_CNT 1000
8517
8518/* To stop a block, clear the enable bit and poll till it
8519 * clears. tp->lock is held.
8520 */
b3b7d6be 8521static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
8522{
8523 unsigned int i;
8524 u32 val;
8525
63c3a66f 8526 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8527 switch (ofs) {
8528 case RCVLSC_MODE:
8529 case DMAC_MODE:
8530 case MBFREE_MODE:
8531 case BUFMGR_MODE:
8532 case MEMARB_MODE:
8533 /* We can't enable/disable these bits of the
8534 * 5705/5750, just say success.
8535 */
8536 return 0;
8537
8538 default:
8539 break;
855e1111 8540 }
1da177e4
LT
8541 }
8542
8543 val = tr32(ofs);
8544 val &= ~enable_bit;
8545 tw32_f(ofs, val);
8546
8547 for (i = 0; i < MAX_WAIT_CNT; i++) {
8548 udelay(100);
8549 val = tr32(ofs);
8550 if ((val & enable_bit) == 0)
8551 break;
8552 }
8553
b3b7d6be 8554 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
8555 dev_err(&tp->pdev->dev,
8556 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8557 ofs, enable_bit);
1da177e4
LT
8558 return -ENODEV;
8559 }
8560
8561 return 0;
8562}
8563
8564/* tp->lock is held. */
b3b7d6be 8565static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
8566{
8567 int i, err;
8568
8569 tg3_disable_ints(tp);
8570
8571 tp->rx_mode &= ~RX_MODE_ENABLE;
8572 tw32_f(MAC_RX_MODE, tp->rx_mode);
8573 udelay(10);
8574
b3b7d6be
DM
8575 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8576 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8577 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8578 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8579 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8580 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
8581
8582 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8583 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8584 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8585 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8586 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8587 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8588 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
8589
8590 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8591 tw32_f(MAC_MODE, tp->mac_mode);
8592 udelay(40);
8593
8594 tp->tx_mode &= ~TX_MODE_ENABLE;
8595 tw32_f(MAC_TX_MODE, tp->tx_mode);
8596
8597 for (i = 0; i < MAX_WAIT_CNT; i++) {
8598 udelay(100);
8599 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8600 break;
8601 }
8602 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
8603 dev_err(&tp->pdev->dev,
8604 "%s timed out, TX_MODE_ENABLE will not clear "
8605 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 8606 err |= -ENODEV;
1da177e4
LT
8607 }
8608
e6de8ad1 8609 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
8610 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8611 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
8612
8613 tw32(FTQ_RESET, 0xffffffff);
8614 tw32(FTQ_RESET, 0x00000000);
8615
b3b7d6be
DM
8616 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8617 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 8618
f77a6a8e
MC
8619 for (i = 0; i < tp->irq_cnt; i++) {
8620 struct tg3_napi *tnapi = &tp->napi[i];
8621 if (tnapi->hw_status)
8622 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8623 }
1da177e4 8624
1da177e4
LT
8625 return err;
8626}
8627
ee6a99b5
MC
8628/* Save PCI command register before chip reset */
8629static void tg3_save_pci_state(struct tg3 *tp)
8630{
8a6eac90 8631 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
8632}
8633
8634/* Restore PCI state after chip reset */
8635static void tg3_restore_pci_state(struct tg3 *tp)
8636{
8637 u32 val;
8638
8639 /* Re-enable indirect register accesses. */
8640 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8641 tp->misc_host_ctrl);
8642
8643 /* Set MAX PCI retry to zero. */
8644 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
4153577a 8645 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 8646 tg3_flag(tp, PCIX_MODE))
ee6a99b5 8647 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 8648 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 8649 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 8650 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8651 PCISTATE_ALLOW_APE_SHMEM_WR |
8652 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
8653 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8654
8a6eac90 8655 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 8656
2c55a3d0
MC
8657 if (!tg3_flag(tp, PCI_EXPRESS)) {
8658 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8659 tp->pci_cacheline_sz);
8660 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8661 tp->pci_lat_timer);
114342f2 8662 }
5f5c51e3 8663
ee6a99b5 8664 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 8665 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8666 u16 pcix_cmd;
8667
8668 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8669 &pcix_cmd);
8670 pcix_cmd &= ~PCI_X_CMD_ERO;
8671 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8672 pcix_cmd);
8673 }
ee6a99b5 8674
63c3a66f 8675 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
8676
8677 /* Chip reset on 5780 will reset MSI enable bit,
8678 * so need to restore it.
8679 */
63c3a66f 8680 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
8681 u16 ctrl;
8682
8683 pci_read_config_word(tp->pdev,
8684 tp->msi_cap + PCI_MSI_FLAGS,
8685 &ctrl);
8686 pci_write_config_word(tp->pdev,
8687 tp->msi_cap + PCI_MSI_FLAGS,
8688 ctrl | PCI_MSI_FLAGS_ENABLE);
8689 val = tr32(MSGINT_MODE);
8690 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
8691 }
8692 }
8693}
8694
1da177e4
LT
8695/* tp->lock is held. */
8696static int tg3_chip_reset(struct tg3 *tp)
8697{
8698 u32 val;
1ee582d8 8699 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 8700 int i, err;
1da177e4 8701
f49639e6
DM
8702 tg3_nvram_lock(tp);
8703
77b483f1
MC
8704 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
8705
f49639e6
DM
8706 /* No matching tg3_nvram_unlock() after this because
8707 * chip reset below will undo the nvram lock.
8708 */
8709 tp->nvram_lock_cnt = 0;
1da177e4 8710
ee6a99b5
MC
8711 /* GRC_MISC_CFG core clock reset will clear the memory
8712 * enable bit in PCI register 4 and the MSI enable bit
8713 * on some chips, so we save relevant registers here.
8714 */
8715 tg3_save_pci_state(tp);
8716
4153577a 8717 if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
63c3a66f 8718 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
8719 tw32(GRC_FASTBOOT_PC, 0);
8720
1da177e4
LT
8721 /*
8722 * We must avoid the readl() that normally takes place.
8723 * It locks machines, causes machine checks, and other
8724 * fun things. So, temporarily disable the 5701
8725 * hardware workaround, while we do the reset.
8726 */
1ee582d8
MC
8727 write_op = tp->write32;
8728 if (write_op == tg3_write_flush_reg32)
8729 tp->write32 = tg3_write32;
1da177e4 8730
d18edcb2
MC
8731 /* Prevent the irq handler from reading or writing PCI registers
8732 * during chip reset when the memory enable bit in the PCI command
8733 * register may be cleared. The chip does not generate interrupt
8734 * at this time, but the irq handler may still be called due to irq
8735 * sharing or irqpoll.
8736 */
63c3a66f 8737 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
8738 for (i = 0; i < tp->irq_cnt; i++) {
8739 struct tg3_napi *tnapi = &tp->napi[i];
8740 if (tnapi->hw_status) {
8741 tnapi->hw_status->status = 0;
8742 tnapi->hw_status->status_tag = 0;
8743 }
8744 tnapi->last_tag = 0;
8745 tnapi->last_irq_tag = 0;
b8fa2f3a 8746 }
d18edcb2 8747 smp_mb();
4f125f42
MC
8748
8749 for (i = 0; i < tp->irq_cnt; i++)
8750 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 8751
4153577a 8752 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
255ca311
MC
8753 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8754 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
8755 }
8756
1da177e4
LT
8757 /* do the reset */
8758 val = GRC_MISC_CFG_CORECLK_RESET;
8759
63c3a66f 8760 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91 8761 /* Force PCIe 1.0a mode */
4153577a 8762 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 8763 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
8764 tr32(TG3_PCIE_PHY_TSTCTL) ==
8765 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
8766 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
8767
4153577a 8768 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
1da177e4
LT
8769 tw32(GRC_MISC_CFG, (1 << 29));
8770 val |= (1 << 29);
8771 }
8772 }
8773
4153577a 8774 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
8775 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
8776 tw32(GRC_VCPU_EXT_CTRL,
8777 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
8778 }
8779
f37500d3 8780 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 8781 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 8782 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 8783
1da177e4
LT
8784 tw32(GRC_MISC_CFG, val);
8785
1ee582d8
MC
8786 /* restore 5701 hardware bug workaround write method */
8787 tp->write32 = write_op;
1da177e4
LT
8788
8789 /* Unfortunately, we have to delay before the PCI read back.
8790 * Some 575X chips even will not respond to a PCI cfg access
8791 * when the reset command is given to the chip.
8792 *
8793 * How do these hardware designers expect things to work
8794 * properly if the PCI write is posted for a long period
8795 * of time? It is always necessary to have some method by
8796 * which a register read back can occur to push the write
8797 * out which does the reset.
8798 *
8799 * For most tg3 variants the trick below was working.
8800 * Ho hum...
8801 */
8802 udelay(120);
8803
8804 /* Flush PCI posted writes. The normal MMIO registers
8805 * are inaccessible at this time so this is the only
8806 * way to make this reliably (actually, this is no longer
8807 * the case, see above). I tried to use indirect
8808 * register read/write but this upset some 5701 variants.
8809 */
8810 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
8811
8812 udelay(120);
8813
0f49bfbd 8814 if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
e7126997
MC
8815 u16 val16;
8816
4153577a 8817 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
86449944 8818 int j;
1da177e4
LT
8819 u32 cfg_val;
8820
8821 /* Wait for link training to complete. */
86449944 8822 for (j = 0; j < 5000; j++)
1da177e4
LT
8823 udelay(100);
8824
8825 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
8826 pci_write_config_dword(tp->pdev, 0xc4,
8827 cfg_val | (1 << 15));
8828 }
5e7dfd0f 8829
e7126997 8830 /* Clear the "no snoop" and "relaxed ordering" bits. */
0f49bfbd 8831 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
e7126997
MC
8832 /*
8833 * Older PCIe devices only support the 128 byte
8834 * MPS setting. Enforce the restriction.
5e7dfd0f 8835 */
63c3a66f 8836 if (!tg3_flag(tp, CPMU_PRESENT))
0f49bfbd
JL
8837 val16 |= PCI_EXP_DEVCTL_PAYLOAD;
8838 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
5e7dfd0f 8839
5e7dfd0f 8840 /* Clear error status */
0f49bfbd 8841 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
5e7dfd0f
MC
8842 PCI_EXP_DEVSTA_CED |
8843 PCI_EXP_DEVSTA_NFED |
8844 PCI_EXP_DEVSTA_FED |
8845 PCI_EXP_DEVSTA_URD);
1da177e4
LT
8846 }
8847
ee6a99b5 8848 tg3_restore_pci_state(tp);
1da177e4 8849
63c3a66f
JP
8850 tg3_flag_clear(tp, CHIP_RESETTING);
8851 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 8852
ee6a99b5 8853 val = 0;
63c3a66f 8854 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 8855 val = tr32(MEMARB_MODE);
ee6a99b5 8856 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4 8857
4153577a 8858 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
1da177e4
LT
8859 tg3_stop_fw(tp);
8860 tw32(0x5000, 0x400);
8861 }
8862
7e6c63f0
HM
8863 if (tg3_flag(tp, IS_SSB_CORE)) {
8864 /*
8865 * BCM4785: In order to avoid repercussions from using
8866 * potentially defective internal ROM, stop the Rx RISC CPU,
8867 * which is not required.
8868 */
8869 tg3_stop_fw(tp);
8870 tg3_halt_cpu(tp, RX_CPU_BASE);
8871 }
8872
1da177e4
LT
8873 tw32(GRC_MODE, tp->grc_mode);
8874
4153577a 8875 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
ab0049b4 8876 val = tr32(0xc4);
1da177e4
LT
8877
8878 tw32(0xc4, val | (1 << 15));
8879 }
8880
8881 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
4153577a 8882 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4 8883 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
4153577a 8884 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
1da177e4
LT
8885 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
8886 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8887 }
8888
f07e9af3 8889 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 8890 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 8891 val = tp->mac_mode;
f07e9af3 8892 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 8893 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 8894 val = tp->mac_mode;
1da177e4 8895 } else
d2394e6b
MC
8896 val = 0;
8897
8898 tw32_f(MAC_MODE, val);
1da177e4
LT
8899 udelay(40);
8900
77b483f1
MC
8901 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
8902
7a6f4369
MC
8903 err = tg3_poll_fw(tp);
8904 if (err)
8905 return err;
1da177e4 8906
0a9140cf
MC
8907 tg3_mdio_start(tp);
8908
63c3a66f 8909 if (tg3_flag(tp, PCI_EXPRESS) &&
4153577a
JP
8910 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
8911 tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 8912 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 8913 val = tr32(0x7c00);
1da177e4
LT
8914
8915 tw32(0x7c00, val | (1 << 25));
8916 }
8917
4153577a 8918 if (tg3_asic_rev(tp) == ASIC_REV_5720) {
d78b59f5
MC
8919 val = tr32(TG3_CPMU_CLCK_ORIDE);
8920 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8921 }
8922
1da177e4 8923 /* Reprobe ASF enable state. */
63c3a66f 8924 tg3_flag_clear(tp, ENABLE_ASF);
942d1af0
NS
8925 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
8926 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
8927
63c3a66f 8928 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8929 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
8930 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
8931 u32 nic_cfg;
8932
8933 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
8934 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 8935 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 8936 tp->last_event_jiffies = jiffies;
63c3a66f
JP
8937 if (tg3_flag(tp, 5750_PLUS))
8938 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
942d1af0
NS
8939
8940 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
8941 if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
8942 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
8943 if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
8944 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
1da177e4
LT
8945 }
8946 }
8947
8948 return 0;
8949}
8950
65ec698d
MC
8951static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
8952static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
92feeabf 8953
1da177e4 8954/* tp->lock is held. */
944d980e 8955static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
8956{
8957 int err;
8958
8959 tg3_stop_fw(tp);
8960
944d980e 8961 tg3_write_sig_pre_reset(tp, kind);
1da177e4 8962
b3b7d6be 8963 tg3_abort_hw(tp, silent);
1da177e4
LT
8964 err = tg3_chip_reset(tp);
8965
daba2a63
MC
8966 __tg3_set_mac_addr(tp, 0);
8967
944d980e
MC
8968 tg3_write_sig_legacy(tp, kind);
8969 tg3_write_sig_post_reset(tp, kind);
1da177e4 8970
92feeabf
MC
8971 if (tp->hw_stats) {
8972 /* Save the stats across chip resets... */
b4017c53 8973 tg3_get_nstats(tp, &tp->net_stats_prev);
92feeabf
MC
8974 tg3_get_estats(tp, &tp->estats_prev);
8975
8976 /* And make sure the next sample is new data */
8977 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
8978 }
8979
1da177e4
LT
8980 if (err)
8981 return err;
8982
8983 return 0;
8984}
8985
1da177e4
LT
8986static int tg3_set_mac_addr(struct net_device *dev, void *p)
8987{
8988 struct tg3 *tp = netdev_priv(dev);
8989 struct sockaddr *addr = p;
986e0aeb 8990 int err = 0, skip_mac_1 = 0;
1da177e4 8991
f9804ddb 8992 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 8993 return -EADDRNOTAVAIL;
f9804ddb 8994
1da177e4
LT
8995 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
8996
e75f7c90
MC
8997 if (!netif_running(dev))
8998 return 0;
8999
63c3a66f 9000 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 9001 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 9002
986e0aeb
MC
9003 addr0_high = tr32(MAC_ADDR_0_HIGH);
9004 addr0_low = tr32(MAC_ADDR_0_LOW);
9005 addr1_high = tr32(MAC_ADDR_1_HIGH);
9006 addr1_low = tr32(MAC_ADDR_1_LOW);
9007
9008 /* Skip MAC addr 1 if ASF is using it. */
9009 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
9010 !(addr1_high == 0 && addr1_low == 0))
9011 skip_mac_1 = 1;
58712ef9 9012 }
986e0aeb
MC
9013 spin_lock_bh(&tp->lock);
9014 __tg3_set_mac_addr(tp, skip_mac_1);
9015 spin_unlock_bh(&tp->lock);
1da177e4 9016
b9ec6c1b 9017 return err;
1da177e4
LT
9018}
9019
9020/* tp->lock is held. */
9021static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
9022 dma_addr_t mapping, u32 maxlen_flags,
9023 u32 nic_addr)
9024{
9025 tg3_write_mem(tp,
9026 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
9027 ((u64) mapping >> 32));
9028 tg3_write_mem(tp,
9029 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
9030 ((u64) mapping & 0xffffffff));
9031 tg3_write_mem(tp,
9032 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
9033 maxlen_flags);
9034
63c3a66f 9035 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9036 tg3_write_mem(tp,
9037 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
9038 nic_addr);
9039}
9040
a489b6d9
MC
9041
9042static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 9043{
a489b6d9 9044 int i = 0;
b6080e12 9045
63c3a66f 9046 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
9047 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
9048 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
9049 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
9050 } else {
9051 tw32(HOSTCC_TXCOL_TICKS, 0);
9052 tw32(HOSTCC_TXMAX_FRAMES, 0);
9053 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
a489b6d9
MC
9054
9055 for (; i < tp->txq_cnt; i++) {
9056 u32 reg;
9057
9058 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
9059 tw32(reg, ec->tx_coalesce_usecs);
9060 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
9061 tw32(reg, ec->tx_max_coalesced_frames);
9062 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
9063 tw32(reg, ec->tx_max_coalesced_frames_irq);
9064 }
19cfaecc 9065 }
b6080e12 9066
a489b6d9
MC
9067 for (; i < tp->irq_max - 1; i++) {
9068 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
9069 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
9070 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9071 }
9072}
9073
9074static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
9075{
9076 int i = 0;
9077 u32 limit = tp->rxq_cnt;
9078
63c3a66f 9079 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
9080 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
9081 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
9082 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
a489b6d9 9083 limit--;
19cfaecc 9084 } else {
b6080e12
MC
9085 tw32(HOSTCC_RXCOL_TICKS, 0);
9086 tw32(HOSTCC_RXMAX_FRAMES, 0);
9087 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 9088 }
b6080e12 9089
a489b6d9 9090 for (; i < limit; i++) {
b6080e12
MC
9091 u32 reg;
9092
9093 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
9094 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
9095 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
9096 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
9097 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
9098 tw32(reg, ec->rx_max_coalesced_frames_irq);
b6080e12
MC
9099 }
9100
9101 for (; i < tp->irq_max - 1; i++) {
9102 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 9103 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 9104 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
a489b6d9
MC
9105 }
9106}
19cfaecc 9107
a489b6d9
MC
9108static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
9109{
9110 tg3_coal_tx_init(tp, ec);
9111 tg3_coal_rx_init(tp, ec);
9112
9113 if (!tg3_flag(tp, 5705_PLUS)) {
9114 u32 val = ec->stats_block_coalesce_usecs;
9115
9116 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
9117 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
9118
f4a46d1f 9119 if (!tp->link_up)
a489b6d9
MC
9120 val = 0;
9121
9122 tw32(HOSTCC_STAT_COAL_TICKS, val);
b6080e12 9123 }
15f9850d 9124}
1da177e4 9125
2d31ecaf
MC
9126/* tp->lock is held. */
9127static void tg3_rings_reset(struct tg3 *tp)
9128{
9129 int i;
f77a6a8e 9130 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
9131 struct tg3_napi *tnapi = &tp->napi[0];
9132
9133 /* Disable all transmit rings but the first. */
63c3a66f 9134 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 9135 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 9136 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 9137 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
c65a17f4 9138 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 9139 tg3_asic_rev(tp) == ASIC_REV_5762)
b703df6f 9140 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
9141 else
9142 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9143
9144 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9145 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
9146 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
9147 BDINFO_FLAGS_DISABLED);
9148
9149
9150 /* Disable all receive return rings but the first. */
63c3a66f 9151 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 9152 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 9153 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 9154 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
4153577a
JP
9155 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9156 tg3_asic_rev(tp) == ASIC_REV_5762 ||
55086ad9 9157 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
9158 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
9159 else
9160 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9161
9162 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9163 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
9164 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
9165 BDINFO_FLAGS_DISABLED);
9166
9167 /* Disable interrupts */
9168 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
9169 tp->napi[0].chk_msi_cnt = 0;
9170 tp->napi[0].last_rx_cons = 0;
9171 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
9172
9173 /* Zero mailbox registers. */
63c3a66f 9174 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 9175 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
9176 tp->napi[i].tx_prod = 0;
9177 tp->napi[i].tx_cons = 0;
63c3a66f 9178 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 9179 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
9180 tw32_rx_mbox(tp->napi[i].consmbox, 0);
9181 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 9182 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
9183 tp->napi[i].last_rx_cons = 0;
9184 tp->napi[i].last_tx_cons = 0;
f77a6a8e 9185 }
63c3a66f 9186 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 9187 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
9188 } else {
9189 tp->napi[0].tx_prod = 0;
9190 tp->napi[0].tx_cons = 0;
9191 tw32_mailbox(tp->napi[0].prodmbox, 0);
9192 tw32_rx_mbox(tp->napi[0].consmbox, 0);
9193 }
2d31ecaf
MC
9194
9195 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 9196 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
9197 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
9198 for (i = 0; i < 16; i++)
9199 tw32_tx_mbox(mbox + i * 8, 0);
9200 }
9201
9202 txrcb = NIC_SRAM_SEND_RCB;
9203 rxrcb = NIC_SRAM_RCV_RET_RCB;
9204
9205 /* Clear status block in ram. */
9206 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9207
9208 /* Set status block DMA address */
9209 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9210 ((u64) tnapi->status_mapping >> 32));
9211 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9212 ((u64) tnapi->status_mapping & 0xffffffff));
9213
f77a6a8e
MC
9214 if (tnapi->tx_ring) {
9215 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9216 (TG3_TX_RING_SIZE <<
9217 BDINFO_FLAGS_MAXLEN_SHIFT),
9218 NIC_SRAM_TX_BUFFER_DESC);
9219 txrcb += TG3_BDINFO_SIZE;
9220 }
9221
9222 if (tnapi->rx_rcb) {
9223 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
9224 (tp->rx_ret_ring_mask + 1) <<
9225 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
9226 rxrcb += TG3_BDINFO_SIZE;
9227 }
9228
9229 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 9230
f77a6a8e
MC
9231 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
9232 u64 mapping = (u64)tnapi->status_mapping;
9233 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
9234 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
9235
9236 /* Clear status block in ram. */
9237 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9238
19cfaecc
MC
9239 if (tnapi->tx_ring) {
9240 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9241 (TG3_TX_RING_SIZE <<
9242 BDINFO_FLAGS_MAXLEN_SHIFT),
9243 NIC_SRAM_TX_BUFFER_DESC);
9244 txrcb += TG3_BDINFO_SIZE;
9245 }
f77a6a8e
MC
9246
9247 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 9248 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
9249 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
9250
9251 stblk += 8;
f77a6a8e
MC
9252 rxrcb += TG3_BDINFO_SIZE;
9253 }
2d31ecaf
MC
9254}
9255
eb07a940
MC
9256static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
9257{
9258 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
9259
63c3a66f
JP
9260 if (!tg3_flag(tp, 5750_PLUS) ||
9261 tg3_flag(tp, 5780_CLASS) ||
4153577a
JP
9262 tg3_asic_rev(tp) == ASIC_REV_5750 ||
9263 tg3_asic_rev(tp) == ASIC_REV_5752 ||
513aa6ea 9264 tg3_flag(tp, 57765_PLUS))
eb07a940 9265 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
4153577a
JP
9266 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9267 tg3_asic_rev(tp) == ASIC_REV_5787)
eb07a940
MC
9268 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
9269 else
9270 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
9271
9272 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
9273 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
9274
9275 val = min(nic_rep_thresh, host_rep_thresh);
9276 tw32(RCVBDI_STD_THRESH, val);
9277
63c3a66f 9278 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9279 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
9280
63c3a66f 9281 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
9282 return;
9283
513aa6ea 9284 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
9285
9286 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
9287
9288 val = min(bdcache_maxcnt / 2, host_rep_thresh);
9289 tw32(RCVBDI_JUMBO_THRESH, val);
9290
63c3a66f 9291 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9292 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
9293}
9294
ccd5ba9d
MC
9295static inline u32 calc_crc(unsigned char *buf, int len)
9296{
9297 u32 reg;
9298 u32 tmp;
9299 int j, k;
9300
9301 reg = 0xffffffff;
9302
9303 for (j = 0; j < len; j++) {
9304 reg ^= buf[j];
9305
9306 for (k = 0; k < 8; k++) {
9307 tmp = reg & 0x01;
9308
9309 reg >>= 1;
9310
9311 if (tmp)
9312 reg ^= 0xedb88320;
9313 }
9314 }
9315
9316 return ~reg;
9317}
9318
9319static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9320{
9321 /* accept or reject all multicast frames */
9322 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9323 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9324 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9325 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9326}
9327
9328static void __tg3_set_rx_mode(struct net_device *dev)
9329{
9330 struct tg3 *tp = netdev_priv(dev);
9331 u32 rx_mode;
9332
9333 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9334 RX_MODE_KEEP_VLAN_TAG);
9335
9336#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
9337 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9338 * flag clear.
9339 */
9340 if (!tg3_flag(tp, ENABLE_ASF))
9341 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9342#endif
9343
9344 if (dev->flags & IFF_PROMISC) {
9345 /* Promiscuous mode. */
9346 rx_mode |= RX_MODE_PROMISC;
9347 } else if (dev->flags & IFF_ALLMULTI) {
9348 /* Accept all multicast. */
9349 tg3_set_multi(tp, 1);
9350 } else if (netdev_mc_empty(dev)) {
9351 /* Reject all multicast. */
9352 tg3_set_multi(tp, 0);
9353 } else {
9354 /* Accept one or more multicast(s). */
9355 struct netdev_hw_addr *ha;
9356 u32 mc_filter[4] = { 0, };
9357 u32 regidx;
9358 u32 bit;
9359 u32 crc;
9360
9361 netdev_for_each_mc_addr(ha, dev) {
9362 crc = calc_crc(ha->addr, ETH_ALEN);
9363 bit = ~crc & 0x7f;
9364 regidx = (bit & 0x60) >> 5;
9365 bit &= 0x1f;
9366 mc_filter[regidx] |= (1 << bit);
9367 }
9368
9369 tw32(MAC_HASH_REG_0, mc_filter[0]);
9370 tw32(MAC_HASH_REG_1, mc_filter[1]);
9371 tw32(MAC_HASH_REG_2, mc_filter[2]);
9372 tw32(MAC_HASH_REG_3, mc_filter[3]);
9373 }
9374
9375 if (rx_mode != tp->rx_mode) {
9376 tp->rx_mode = rx_mode;
9377 tw32_f(MAC_RX_MODE, rx_mode);
9378 udelay(10);
9379 }
9380}
9381
9102426a 9382static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
90415477
MC
9383{
9384 int i;
9385
9386 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
9102426a 9387 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
90415477
MC
9388}
9389
9390static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9391{
9392 int i;
9393
9394 if (!tg3_flag(tp, SUPPORT_MSIX))
9395 return;
9396
0b3ba055 9397 if (tp->rxq_cnt == 1) {
bcebcc46 9398 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
9399 return;
9400 }
9401
9402 /* Validate table against current IRQ count */
9403 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
0b3ba055 9404 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
90415477
MC
9405 break;
9406 }
9407
9408 if (i != TG3_RSS_INDIR_TBL_SIZE)
9102426a 9409 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
bcebcc46
MC
9410}
9411
90415477 9412static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9413{
9414 int i = 0;
9415 u32 reg = MAC_RSS_INDIR_TBL_0;
9416
9417 while (i < TG3_RSS_INDIR_TBL_SIZE) {
9418 u32 val = tp->rss_ind_tbl[i];
9419 i++;
9420 for (; i % 8; i++) {
9421 val <<= 4;
9422 val |= tp->rss_ind_tbl[i];
9423 }
9424 tw32(reg, val);
9425 reg += 4;
9426 }
9427}
9428
1da177e4 9429/* tp->lock is held. */
8e7a22e3 9430static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
9431{
9432 u32 val, rdmac_mode;
9433 int i, err, limit;
8fea32b9 9434 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
9435
9436 tg3_disable_ints(tp);
9437
9438 tg3_stop_fw(tp);
9439
9440 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9441
63c3a66f 9442 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 9443 tg3_abort_hw(tp, 1);
1da177e4 9444
699c0193
MC
9445 /* Enable MAC control of LPI */
9446 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
c65a17f4
MC
9447 val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
9448 TG3_CPMU_EEE_LNKIDL_UART_IDL;
4153577a 9449 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
c65a17f4
MC
9450 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
9451
9452 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
699c0193
MC
9453
9454 tw32_f(TG3_CPMU_EEE_CTRL,
9455 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
9456
a386b901
MC
9457 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
9458 TG3_CPMU_EEEMD_LPI_IN_TX |
9459 TG3_CPMU_EEEMD_LPI_IN_RX |
9460 TG3_CPMU_EEEMD_EEE_ENABLE;
9461
4153577a 9462 if (tg3_asic_rev(tp) != ASIC_REV_5717)
a386b901
MC
9463 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
9464
63c3a66f 9465 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
9466 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
9467
9468 tw32_f(TG3_CPMU_EEE_MODE, val);
9469
9470 tw32_f(TG3_CPMU_EEE_DBTMR1,
9471 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
9472 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
9473
9474 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 9475 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 9476 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
9477 }
9478
fdad8de4
NS
9479 if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
9480 !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
9481 tg3_phy_pull_config(tp);
9482 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
9483 }
9484
603f1173 9485 if (reset_phy)
d4d2c558
MC
9486 tg3_phy_reset(tp);
9487
1da177e4
LT
9488 err = tg3_chip_reset(tp);
9489 if (err)
9490 return err;
9491
9492 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9493
4153577a 9494 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
d30cdd28
MC
9495 val = tr32(TG3_CPMU_CTRL);
9496 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9497 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
9498
9499 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9500 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9501 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9502 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9503
9504 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9505 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9506 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9507 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9508
9509 val = tr32(TG3_CPMU_HST_ACC);
9510 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9511 val |= CPMU_HST_ACC_MACCLK_6_25;
9512 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
9513 }
9514
4153577a 9515 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
33466d93
MC
9516 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9517 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9518 PCIE_PWR_MGMT_L1_THRESH_4MS;
9519 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
9520
9521 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9522 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9523
9524 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 9525
f40386c8
MC
9526 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9527 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
9528 }
9529
63c3a66f 9530 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
9531 u32 grc_mode = tr32(GRC_MODE);
9532
9533 /* Access the lower 1K of PL PCIE block registers. */
9534 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9535 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9536
9537 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9538 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9539 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9540
9541 tw32(GRC_MODE, grc_mode);
9542 }
9543
55086ad9 9544 if (tg3_flag(tp, 57765_CLASS)) {
4153577a 9545 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
5093eedc 9546 u32 grc_mode = tr32(GRC_MODE);
cea46462 9547
5093eedc
MC
9548 /* Access the lower 1K of PL PCIE block registers. */
9549 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9550 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 9551
5093eedc
MC
9552 val = tr32(TG3_PCIE_TLDLPL_PORT +
9553 TG3_PCIE_PL_LO_PHYCTL5);
9554 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9555 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 9556
5093eedc
MC
9557 tw32(GRC_MODE, grc_mode);
9558 }
a977dbe8 9559
4153577a 9560 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
d3f677af
MC
9561 u32 grc_mode;
9562
9563 /* Fix transmit hangs */
9564 val = tr32(TG3_CPMU_PADRNG_CTL);
9565 val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9566 tw32(TG3_CPMU_PADRNG_CTL, val);
9567
9568 grc_mode = tr32(GRC_MODE);
1ff30a59
MC
9569
9570 /* Access the lower 1K of DL PCIE block registers. */
9571 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9572 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
9573
9574 val = tr32(TG3_PCIE_TLDLPL_PORT +
9575 TG3_PCIE_DL_LO_FTSMAX);
9576 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
9577 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
9578 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
9579
9580 tw32(GRC_MODE, grc_mode);
9581 }
9582
a977dbe8
MC
9583 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9584 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9585 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9586 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
9587 }
9588
1da177e4
LT
9589 /* This works around an issue with Athlon chipsets on
9590 * B3 tigon3 silicon. This bit has no effect on any
9591 * other revision. But do not set this on PCI Express
795d01c5 9592 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 9593 */
63c3a66f
JP
9594 if (!tg3_flag(tp, CPMU_PRESENT)) {
9595 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
9596 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
9597 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9598 }
1da177e4 9599
4153577a 9600 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 9601 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
9602 val = tr32(TG3PCI_PCISTATE);
9603 val |= PCISTATE_RETRY_SAME_DMA;
9604 tw32(TG3PCI_PCISTATE, val);
9605 }
9606
63c3a66f 9607 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
9608 /* Allow reads and writes to the
9609 * APE register and memory space.
9610 */
9611 val = tr32(TG3PCI_PCISTATE);
9612 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
9613 PCISTATE_ALLOW_APE_SHMEM_WR |
9614 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
9615 tw32(TG3PCI_PCISTATE, val);
9616 }
9617
4153577a 9618 if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
1da177e4
LT
9619 /* Enable some hw fixes. */
9620 val = tr32(TG3PCI_MSI_DATA);
9621 val |= (1 << 26) | (1 << 28) | (1 << 29);
9622 tw32(TG3PCI_MSI_DATA, val);
9623 }
9624
9625 /* Descriptor ring init may make accesses to the
9626 * NIC SRAM area to setup the TX descriptors, so we
9627 * can only do this after the hardware has been
9628 * successfully reset.
9629 */
32d8c572
MC
9630 err = tg3_init_rings(tp);
9631 if (err)
9632 return err;
1da177e4 9633
63c3a66f 9634 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
9635 val = tr32(TG3PCI_DMA_RW_CTRL) &
9636 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
4153577a 9637 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
1a319025 9638 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 9639 if (!tg3_flag(tp, 57765_CLASS) &&
4153577a
JP
9640 tg3_asic_rev(tp) != ASIC_REV_5717 &&
9641 tg3_asic_rev(tp) != ASIC_REV_5762)
0aebff48 9642 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c 9643 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
4153577a
JP
9644 } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
9645 tg3_asic_rev(tp) != ASIC_REV_5761) {
d30cdd28
MC
9646 /* This value is determined during the probe time DMA
9647 * engine test, tg3_test_dma.
9648 */
9649 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
9650 }
1da177e4
LT
9651
9652 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
9653 GRC_MODE_4X_NIC_SEND_RINGS |
9654 GRC_MODE_NO_TX_PHDR_CSUM |
9655 GRC_MODE_NO_RX_PHDR_CSUM);
9656 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
9657
9658 /* Pseudo-header checksum is done by hardware logic and not
9659 * the offload processers, so make the chip do the pseudo-
9660 * header checksums on receive. For transmit it is more
9661 * convenient to do the pseudo-header checksum in software
9662 * as Linux does that on transmit for us in all cases.
9663 */
9664 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4 9665
fb4ce8ad
MC
9666 val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
9667 if (tp->rxptpctl)
9668 tw32(TG3_RX_PTP_CTL,
9669 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
9670
9671 if (tg3_flag(tp, PTP_CAPABLE))
9672 val |= GRC_MODE_TIME_SYNC_ENABLE;
9673
9674 tw32(GRC_MODE, tp->grc_mode | val);
1da177e4
LT
9675
9676 /* Setup the timer prescalar register. Clock is always 66Mhz. */
9677 val = tr32(GRC_MISC_CFG);
9678 val &= ~0xff;
9679 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
9680 tw32(GRC_MISC_CFG, val);
9681
9682 /* Initialize MBUF/DESC pool. */
63c3a66f 9683 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4 9684 /* Do nothing. */
4153577a 9685 } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
1da177e4 9686 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
4153577a 9687 if (tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
9688 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
9689 else
9690 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
9691 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
9692 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 9693 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9694 int fw_len;
9695
077f849d 9696 fw_len = tp->fw_len;
1da177e4
LT
9697 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
9698 tw32(BUFMGR_MB_POOL_ADDR,
9699 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
9700 tw32(BUFMGR_MB_POOL_SIZE,
9701 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
9702 }
1da177e4 9703
0f893dc6 9704 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
9705 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9706 tp->bufmgr_config.mbuf_read_dma_low_water);
9707 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9708 tp->bufmgr_config.mbuf_mac_rx_low_water);
9709 tw32(BUFMGR_MB_HIGH_WATER,
9710 tp->bufmgr_config.mbuf_high_water);
9711 } else {
9712 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9713 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
9714 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9715 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
9716 tw32(BUFMGR_MB_HIGH_WATER,
9717 tp->bufmgr_config.mbuf_high_water_jumbo);
9718 }
9719 tw32(BUFMGR_DMA_LOW_WATER,
9720 tp->bufmgr_config.dma_low_water);
9721 tw32(BUFMGR_DMA_HIGH_WATER,
9722 tp->bufmgr_config.dma_high_water);
9723
d309a46e 9724 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
4153577a 9725 if (tg3_asic_rev(tp) == ASIC_REV_5719)
d309a46e 9726 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4153577a
JP
9727 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
9728 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9729 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
4d958473 9730 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 9731 tw32(BUFMGR_MODE, val);
1da177e4
LT
9732 for (i = 0; i < 2000; i++) {
9733 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
9734 break;
9735 udelay(10);
9736 }
9737 if (i >= 2000) {
05dbe005 9738 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
9739 return -ENODEV;
9740 }
9741
4153577a 9742 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
eb07a940 9743 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 9744
eb07a940 9745 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
9746
9747 /* Initialize TG3_BDINFO's at:
9748 * RCVDBDI_STD_BD: standard eth size rx ring
9749 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
9750 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
9751 *
9752 * like so:
9753 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
9754 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
9755 * ring attribute flags
9756 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
9757 *
9758 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
9759 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
9760 *
9761 * The size of each ring is fixed in the firmware, but the location is
9762 * configurable.
9763 */
9764 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9765 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 9766 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9767 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 9768 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
9769 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
9770 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 9771
fdb72b38 9772 /* Disable the mini ring */
63c3a66f 9773 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9774 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
9775 BDINFO_FLAGS_DISABLED);
9776
fdb72b38
MC
9777 /* Program the jumbo buffer descriptor ring control
9778 * blocks on those devices that have them.
9779 */
4153577a 9780 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
63c3a66f 9781 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 9782
63c3a66f 9783 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 9784 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9785 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 9786 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9787 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
9788 val = TG3_RX_JMB_RING_SIZE(tp) <<
9789 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 9790 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 9791 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 9792 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
c65a17f4 9793 tg3_flag(tp, 57765_CLASS) ||
4153577a 9794 tg3_asic_rev(tp) == ASIC_REV_5762)
87668d35
MC
9795 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
9796 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
9797 } else {
9798 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
9799 BDINFO_FLAGS_DISABLED);
9800 }
9801
63c3a66f 9802 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 9803 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
9804 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
9805 val |= (TG3_RX_STD_DMA_SZ << 2);
9806 } else
04380d40 9807 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 9808 } else
de9f5230 9809 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
9810
9811 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 9812
411da640 9813 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 9814 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 9815
63c3a66f
JP
9816 tpr->rx_jmb_prod_idx =
9817 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 9818 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 9819
2d31ecaf
MC
9820 tg3_rings_reset(tp);
9821
1da177e4 9822 /* Initialize MAC address and backoff seed. */
986e0aeb 9823 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
9824
9825 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
9826 tw32(MAC_RX_MTU_SIZE,
9827 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
9828
9829 /* The slot time is changed by tg3_setup_phy if we
9830 * run at gigabit with half duplex.
9831 */
f2096f94
MC
9832 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
9833 (6 << TX_LENGTHS_IPG_SHIFT) |
9834 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
9835
4153577a
JP
9836 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9837 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9838 val |= tr32(MAC_TX_LENGTHS) &
9839 (TX_LENGTHS_JMB_FRM_LEN_MSK |
9840 TX_LENGTHS_CNT_DWN_VAL_MSK);
9841
9842 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
9843
9844 /* Receive rules. */
9845 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
9846 tw32(RCVLPC_CONFIG, 0x0181);
9847
9848 /* Calculate RDMAC_MODE setting early, we need it to determine
9849 * the RCVLPC_STATE_ENABLE mask.
9850 */
9851 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
9852 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
9853 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
9854 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
9855 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 9856
4153577a 9857 if (tg3_asic_rev(tp) == ASIC_REV_5717)
0339e4e3
MC
9858 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
9859
4153577a
JP
9860 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
9861 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9862 tg3_asic_rev(tp) == ASIC_REV_57780)
d30cdd28
MC
9863 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
9864 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
9865 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
9866
4153577a
JP
9867 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
9868 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 9869 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a 9870 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
9871 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
9872 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9873 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9874 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9875 }
9876 }
9877
63c3a66f 9878 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
9879 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9880
4153577a 9881 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
d3f677af
MC
9882 tp->dma_limit = 0;
9883 if (tp->dev->mtu <= ETH_DATA_LEN) {
9884 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
9885 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
9886 }
9887 }
9888
63c3a66f
JP
9889 if (tg3_flag(tp, HW_TSO_1) ||
9890 tg3_flag(tp, HW_TSO_2) ||
9891 tg3_flag(tp, HW_TSO_3))
027455ad
MC
9892 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
9893
108a6c16 9894 if (tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
9895 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9896 tg3_asic_rev(tp) == ASIC_REV_57780)
027455ad 9897 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 9898
4153577a
JP
9899 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9900 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9901 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
9902
4153577a
JP
9903 if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
9904 tg3_asic_rev(tp) == ASIC_REV_5784 ||
9905 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9906 tg3_asic_rev(tp) == ASIC_REV_57780 ||
63c3a66f 9907 tg3_flag(tp, 57765_PLUS)) {
c65a17f4
MC
9908 u32 tgtreg;
9909
4153577a 9910 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
9911 tgtreg = TG3_RDMA_RSRVCTRL_REG2;
9912 else
9913 tgtreg = TG3_RDMA_RSRVCTRL_REG;
9914
9915 val = tr32(tgtreg);
4153577a
JP
9916 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9917 tg3_asic_rev(tp) == ASIC_REV_5762) {
b4495ed8
MC
9918 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
9919 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
9920 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
9921 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
9922 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
9923 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 9924 }
c65a17f4 9925 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
41a8a7ee
MC
9926 }
9927
4153577a
JP
9928 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
9929 tg3_asic_rev(tp) == ASIC_REV_5720 ||
9930 tg3_asic_rev(tp) == ASIC_REV_5762) {
c65a17f4
MC
9931 u32 tgtreg;
9932
4153577a 9933 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
9934 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
9935 else
9936 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
9937
9938 val = tr32(tgtreg);
9939 tw32(tgtreg, val |
d309a46e
MC
9940 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
9941 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
9942 }
9943
1da177e4 9944 /* Receive/send statistics. */
63c3a66f 9945 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
9946 val = tr32(RCVLPC_STATS_ENABLE);
9947 val &= ~RCVLPC_STATSENAB_DACK_FIX;
9948 tw32(RCVLPC_STATS_ENABLE, val);
9949 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 9950 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9951 val = tr32(RCVLPC_STATS_ENABLE);
9952 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
9953 tw32(RCVLPC_STATS_ENABLE, val);
9954 } else {
9955 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
9956 }
9957 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
9958 tw32(SNDDATAI_STATSENAB, 0xffffff);
9959 tw32(SNDDATAI_STATSCTRL,
9960 (SNDDATAI_SCTRL_ENABLE |
9961 SNDDATAI_SCTRL_FASTUPD));
9962
9963 /* Setup host coalescing engine. */
9964 tw32(HOSTCC_MODE, 0);
9965 for (i = 0; i < 2000; i++) {
9966 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
9967 break;
9968 udelay(10);
9969 }
9970
d244c892 9971 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 9972
63c3a66f 9973 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9974 /* Status/statistics block address. See tg3_timer,
9975 * the tg3_periodic_fetch_stats call there, and
9976 * tg3_get_stats to see how this works for 5705/5750 chips.
9977 */
1da177e4
LT
9978 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9979 ((u64) tp->stats_mapping >> 32));
9980 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9981 ((u64) tp->stats_mapping & 0xffffffff));
9982 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 9983
1da177e4 9984 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
9985
9986 /* Clear statistics and status block memory areas */
9987 for (i = NIC_SRAM_STATS_BLK;
9988 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
9989 i += sizeof(u32)) {
9990 tg3_write_mem(tp, i, 0);
9991 udelay(40);
9992 }
1da177e4
LT
9993 }
9994
9995 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
9996
9997 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
9998 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 9999 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
10000 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
10001
f07e9af3
MC
10002 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
10003 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
10004 /* reset to prevent losing 1st rx packet intermittently */
10005 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10006 udelay(10);
10007 }
10008
3bda1258 10009 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
10010 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
10011 MAC_MODE_FHDE_ENABLE;
10012 if (tg3_flag(tp, ENABLE_APE))
10013 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 10014 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 10015 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a 10016 tg3_asic_rev(tp) != ASIC_REV_5700)
e8f3f6ca 10017 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
10018 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
10019 udelay(40);
10020
314fba34 10021 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 10022 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
10023 * register to preserve the GPIO settings for LOMs. The GPIOs,
10024 * whether used as inputs or outputs, are set by boot code after
10025 * reset.
10026 */
63c3a66f 10027 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
10028 u32 gpio_mask;
10029
9d26e213
MC
10030 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
10031 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
10032 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc 10033
4153577a 10034 if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc
MC
10035 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
10036 GRC_LCLCTRL_GPIO_OUTPUT3;
10037
4153577a 10038 if (tg3_asic_rev(tp) == ASIC_REV_5755)
af36e6b6
MC
10039 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
10040
aaf84465 10041 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
10042 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
10043
10044 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 10045 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
10046 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
10047 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 10048 }
1da177e4
LT
10049 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10050 udelay(100);
10051
c3b5003b 10052 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 10053 val = tr32(MSGINT_MODE);
c3b5003b
MC
10054 val |= MSGINT_MODE_ENABLE;
10055 if (tp->irq_cnt > 1)
10056 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
10057 if (!tg3_flag(tp, 1SHOT_MSI))
10058 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
10059 tw32(MSGINT_MODE, val);
10060 }
10061
63c3a66f 10062 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
10063 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
10064 udelay(40);
10065 }
10066
10067 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
10068 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
10069 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
10070 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
10071 WDMAC_MODE_LNGREAD_ENAB);
10072
4153577a
JP
10073 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10074 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 10075 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a
JP
10076 (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
10077 tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
1da177e4
LT
10078 /* nothing */
10079 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 10080 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
10081 val |= WDMAC_MODE_RX_ACCEL;
10082 }
10083 }
10084
d9ab5ad1 10085 /* Enable host coalescing bug fix */
63c3a66f 10086 if (tg3_flag(tp, 5755_PLUS))
f51f3562 10087 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 10088
4153577a 10089 if (tg3_asic_rev(tp) == ASIC_REV_5785)
788a035e
MC
10090 val |= WDMAC_MODE_BURST_ALL_DATA;
10091
1da177e4
LT
10092 tw32_f(WDMAC_MODE, val);
10093 udelay(40);
10094
63c3a66f 10095 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
10096 u16 pcix_cmd;
10097
10098 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10099 &pcix_cmd);
4153577a 10100 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
9974a356
MC
10101 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
10102 pcix_cmd |= PCI_X_CMD_READ_2K;
4153577a 10103 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
9974a356
MC
10104 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
10105 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 10106 }
9974a356
MC
10107 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10108 pcix_cmd);
1da177e4
LT
10109 }
10110
10111 tw32_f(RDMAC_MODE, rdmac_mode);
10112 udelay(40);
10113
4153577a 10114 if (tg3_asic_rev(tp) == ASIC_REV_5719) {
091f0ea3
MC
10115 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
10116 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
10117 break;
10118 }
10119 if (i < TG3_NUM_RDMA_CHANNELS) {
10120 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10121 val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
10122 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10123 tg3_flag_set(tp, 5719_RDMA_BUG);
10124 }
10125 }
10126
1da177e4 10127 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 10128 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 10129 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6 10130
4153577a 10131 if (tg3_asic_rev(tp) == ASIC_REV_5761)
9936bcf6
MC
10132 tw32(SNDDATAC_MODE,
10133 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
10134 else
10135 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
10136
1da177e4
LT
10137 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
10138 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 10139 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 10140 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
10141 val |= RCVDBDI_MODE_LRG_RING_SZ;
10142 tw32(RCVDBDI_MODE, val);
1da177e4 10143 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
10144 if (tg3_flag(tp, HW_TSO_1) ||
10145 tg3_flag(tp, HW_TSO_2) ||
10146 tg3_flag(tp, HW_TSO_3))
1da177e4 10147 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 10148 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 10149 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
10150 val |= SNDBDI_MODE_MULTI_TXQ_EN;
10151 tw32(SNDBDI_MODE, val);
1da177e4
LT
10152 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
10153
4153577a 10154 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
1da177e4
LT
10155 err = tg3_load_5701_a0_firmware_fix(tp);
10156 if (err)
10157 return err;
10158 }
10159
c4dab506
NS
10160 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
10161 /* Ignore any errors for the firmware download. If download
10162 * fails, the device will operate with EEE disabled
10163 */
10164 tg3_load_57766_firmware(tp);
10165 }
10166
63c3a66f 10167 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
10168 err = tg3_load_tso_firmware(tp);
10169 if (err)
10170 return err;
10171 }
1da177e4
LT
10172
10173 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 10174
63c3a66f 10175 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 10176 tg3_asic_rev(tp) == ASIC_REV_5906)
b1d05210 10177 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94 10178
4153577a
JP
10179 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10180 tg3_asic_rev(tp) == ASIC_REV_5762) {
f2096f94
MC
10181 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
10182 tp->tx_mode &= ~val;
10183 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
10184 }
10185
1da177e4
LT
10186 tw32_f(MAC_TX_MODE, tp->tx_mode);
10187 udelay(100);
10188
63c3a66f 10189 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 10190 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
10191
10192 /* Setup the "secret" hash key. */
10193 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
10194 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
10195 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
10196 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
10197 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
10198 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
10199 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
10200 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
10201 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
10202 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
10203 }
10204
1da177e4 10205 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 10206 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
10207 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
10208
63c3a66f 10209 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
10210 tp->rx_mode |= RX_MODE_RSS_ENABLE |
10211 RX_MODE_RSS_ITBL_HASH_BITS_7 |
10212 RX_MODE_RSS_IPV6_HASH_EN |
10213 RX_MODE_RSS_TCP_IPV6_HASH_EN |
10214 RX_MODE_RSS_IPV4_HASH_EN |
10215 RX_MODE_RSS_TCP_IPV4_HASH_EN;
10216
1da177e4
LT
10217 tw32_f(MAC_RX_MODE, tp->rx_mode);
10218 udelay(10);
10219
1da177e4
LT
10220 tw32(MAC_LED_CTRL, tp->led_ctrl);
10221
10222 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 10223 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
10224 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10225 udelay(10);
10226 }
10227 tw32_f(MAC_RX_MODE, tp->rx_mode);
10228 udelay(10);
10229
f07e9af3 10230 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a
JP
10231 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
10232 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
10233 /* Set drive transmission level to 1.2V */
10234 /* only if the signal pre-emphasis bit is not set */
10235 val = tr32(MAC_SERDES_CFG);
10236 val &= 0xfffff000;
10237 val |= 0x880;
10238 tw32(MAC_SERDES_CFG, val);
10239 }
4153577a 10240 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
1da177e4
LT
10241 tw32(MAC_SERDES_CFG, 0x616000);
10242 }
10243
10244 /* Prevent chip from dropping frames when flow control
10245 * is enabled.
10246 */
55086ad9 10247 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
10248 val = 1;
10249 else
10250 val = 2;
10251 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4 10252
4153577a 10253 if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
f07e9af3 10254 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 10255 /* Use hardware link auto-negotiation */
63c3a66f 10256 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
10257 }
10258
f07e9af3 10259 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
4153577a 10260 tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
10261 u32 tmp;
10262
10263 tmp = tr32(SERDES_RX_CTRL);
10264 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
10265 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
10266 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
10267 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10268 }
10269
63c3a66f 10270 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 10271 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 10272 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 10273
dd477003
MC
10274 err = tg3_setup_phy(tp, 0);
10275 if (err)
10276 return err;
1da177e4 10277
f07e9af3
MC
10278 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10279 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
10280 u32 tmp;
10281
10282 /* Clear CRC stats. */
10283 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
10284 tg3_writephy(tp, MII_TG3_TEST1,
10285 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10286 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 10287 }
1da177e4
LT
10288 }
10289 }
10290
10291 __tg3_set_rx_mode(tp->dev);
10292
10293 /* Initialize receive rules. */
10294 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
10295 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
10296 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
10297 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
10298
63c3a66f 10299 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
10300 limit = 8;
10301 else
10302 limit = 16;
63c3a66f 10303 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10304 limit -= 4;
10305 switch (limit) {
10306 case 16:
10307 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
10308 case 15:
10309 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
10310 case 14:
10311 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
10312 case 13:
10313 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
10314 case 12:
10315 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
10316 case 11:
10317 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
10318 case 10:
10319 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
10320 case 9:
10321 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
10322 case 8:
10323 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
10324 case 7:
10325 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
10326 case 6:
10327 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
10328 case 5:
10329 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
10330 case 4:
10331 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
10332 case 3:
10333 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
10334 case 2:
10335 case 1:
10336
10337 default:
10338 break;
855e1111 10339 }
1da177e4 10340
63c3a66f 10341 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
10342 /* Write our heartbeat update interval to APE. */
10343 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
10344 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 10345
1da177e4
LT
10346 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
10347
1da177e4
LT
10348 return 0;
10349}
10350
10351/* Called at device open time to get the chip ready for
10352 * packet processing. Invoked with tp->lock held.
10353 */
8e7a22e3 10354static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 10355{
1da177e4
LT
10356 tg3_switch_clocks(tp);
10357
10358 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
10359
2f751b67 10360 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
10361}
10362
aed93e0b
MC
10363static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
10364{
10365 int i;
10366
10367 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
10368 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
10369
10370 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
10371 off += len;
10372
10373 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
10374 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
10375 memset(ocir, 0, TG3_OCIR_LEN);
10376 }
10377}
10378
10379/* sysfs attributes for hwmon */
10380static ssize_t tg3_show_temp(struct device *dev,
10381 struct device_attribute *devattr, char *buf)
10382{
10383 struct pci_dev *pdev = to_pci_dev(dev);
10384 struct net_device *netdev = pci_get_drvdata(pdev);
10385 struct tg3 *tp = netdev_priv(netdev);
10386 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
10387 u32 temperature;
10388
10389 spin_lock_bh(&tp->lock);
10390 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10391 sizeof(temperature));
10392 spin_unlock_bh(&tp->lock);
10393 return sprintf(buf, "%u\n", temperature);
10394}
10395
10396
10397static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
10398 TG3_TEMP_SENSOR_OFFSET);
10399static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
10400 TG3_TEMP_CAUTION_OFFSET);
10401static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
10402 TG3_TEMP_MAX_OFFSET);
10403
10404static struct attribute *tg3_attributes[] = {
10405 &sensor_dev_attr_temp1_input.dev_attr.attr,
10406 &sensor_dev_attr_temp1_crit.dev_attr.attr,
10407 &sensor_dev_attr_temp1_max.dev_attr.attr,
10408 NULL
10409};
10410
10411static const struct attribute_group tg3_group = {
10412 .attrs = tg3_attributes,
10413};
10414
aed93e0b
MC
10415static void tg3_hwmon_close(struct tg3 *tp)
10416{
aed93e0b
MC
10417 if (tp->hwmon_dev) {
10418 hwmon_device_unregister(tp->hwmon_dev);
10419 tp->hwmon_dev = NULL;
10420 sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
10421 }
aed93e0b
MC
10422}
10423
10424static void tg3_hwmon_open(struct tg3 *tp)
10425{
aed93e0b
MC
10426 int i, err;
10427 u32 size = 0;
10428 struct pci_dev *pdev = tp->pdev;
10429 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10430
10431 tg3_sd_scan_scratchpad(tp, ocirs);
10432
10433 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10434 if (!ocirs[i].src_data_length)
10435 continue;
10436
10437 size += ocirs[i].src_hdr_length;
10438 size += ocirs[i].src_data_length;
10439 }
10440
10441 if (!size)
10442 return;
10443
10444 /* Register hwmon sysfs hooks */
10445 err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
10446 if (err) {
10447 dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
10448 return;
10449 }
10450
10451 tp->hwmon_dev = hwmon_device_register(&pdev->dev);
10452 if (IS_ERR(tp->hwmon_dev)) {
10453 tp->hwmon_dev = NULL;
10454 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
10455 sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
10456 }
aed93e0b
MC
10457}
10458
10459
1da177e4
LT
10460#define TG3_STAT_ADD32(PSTAT, REG) \
10461do { u32 __val = tr32(REG); \
10462 (PSTAT)->low += __val; \
10463 if ((PSTAT)->low < __val) \
10464 (PSTAT)->high += 1; \
10465} while (0)
10466
10467static void tg3_periodic_fetch_stats(struct tg3 *tp)
10468{
10469 struct tg3_hw_stats *sp = tp->hw_stats;
10470
f4a46d1f 10471 if (!tp->link_up)
1da177e4
LT
10472 return;
10473
10474 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10475 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10476 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10477 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10478 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10479 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10480 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10481 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10482 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10483 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10484 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10485 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10486 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
091f0ea3
MC
10487 if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
10488 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10489 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10490 u32 val;
10491
10492 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10493 val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
10494 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10495 tg3_flag_clear(tp, 5719_RDMA_BUG);
10496 }
1da177e4
LT
10497
10498 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10499 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10500 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10501 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10502 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10503 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10504 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10505 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10506 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10507 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10508 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10509 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10510 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10511 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
10512
10513 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
4153577a
JP
10514 if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
10515 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10516 tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
4d958473
MC
10517 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10518 } else {
10519 u32 val = tr32(HOSTCC_FLOW_ATTN);
10520 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10521 if (val) {
10522 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10523 sp->rx_discards.low += val;
10524 if (sp->rx_discards.low < val)
10525 sp->rx_discards.high += 1;
10526 }
10527 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10528 }
463d305b 10529 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
10530}
10531
0e6cf6a9
MC
10532static void tg3_chk_missed_msi(struct tg3 *tp)
10533{
10534 u32 i;
10535
10536 for (i = 0; i < tp->irq_cnt; i++) {
10537 struct tg3_napi *tnapi = &tp->napi[i];
10538
10539 if (tg3_has_work(tnapi)) {
10540 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10541 tnapi->last_tx_cons == tnapi->tx_cons) {
10542 if (tnapi->chk_msi_cnt < 1) {
10543 tnapi->chk_msi_cnt++;
10544 return;
10545 }
7f230735 10546 tg3_msi(0, tnapi);
0e6cf6a9
MC
10547 }
10548 }
10549 tnapi->chk_msi_cnt = 0;
10550 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
10551 tnapi->last_tx_cons = tnapi->tx_cons;
10552 }
10553}
10554
1da177e4
LT
10555static void tg3_timer(unsigned long __opaque)
10556{
10557 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 10558
5b190624 10559 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
10560 goto restart_timer;
10561
f47c11ee 10562 spin_lock(&tp->lock);
1da177e4 10563
4153577a 10564 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
55086ad9 10565 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
10566 tg3_chk_missed_msi(tp);
10567
7e6c63f0
HM
10568 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
10569 /* BCM4785: Flush posted writes from GbE to host memory. */
10570 tr32(HOSTCC_MODE);
10571 }
10572
63c3a66f 10573 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
10574 /* All of this garbage is because when using non-tagged
10575 * IRQ status the mailbox/status_block protocol the chip
10576 * uses with the cpu is race prone.
10577 */
898a56f8 10578 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
10579 tw32(GRC_LOCAL_CTRL,
10580 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
10581 } else {
10582 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 10583 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 10584 }
1da177e4 10585
fac9b83e 10586 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 10587 spin_unlock(&tp->lock);
db219973 10588 tg3_reset_task_schedule(tp);
5b190624 10589 goto restart_timer;
fac9b83e 10590 }
1da177e4
LT
10591 }
10592
1da177e4
LT
10593 /* This part only runs once per second. */
10594 if (!--tp->timer_counter) {
63c3a66f 10595 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
10596 tg3_periodic_fetch_stats(tp);
10597
b0c5943f
MC
10598 if (tp->setlpicnt && !--tp->setlpicnt)
10599 tg3_phy_eee_enable(tp);
52b02d04 10600
63c3a66f 10601 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
10602 u32 mac_stat;
10603 int phy_event;
10604
10605 mac_stat = tr32(MAC_STATUS);
10606
10607 phy_event = 0;
f07e9af3 10608 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
10609 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
10610 phy_event = 1;
10611 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
10612 phy_event = 1;
10613
10614 if (phy_event)
10615 tg3_setup_phy(tp, 0);
63c3a66f 10616 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
10617 u32 mac_stat = tr32(MAC_STATUS);
10618 int need_setup = 0;
10619
f4a46d1f 10620 if (tp->link_up &&
1da177e4
LT
10621 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
10622 need_setup = 1;
10623 }
f4a46d1f 10624 if (!tp->link_up &&
1da177e4
LT
10625 (mac_stat & (MAC_STATUS_PCS_SYNCED |
10626 MAC_STATUS_SIGNAL_DET))) {
10627 need_setup = 1;
10628 }
10629 if (need_setup) {
3d3ebe74
MC
10630 if (!tp->serdes_counter) {
10631 tw32_f(MAC_MODE,
10632 (tp->mac_mode &
10633 ~MAC_MODE_PORT_MODE_MASK));
10634 udelay(40);
10635 tw32_f(MAC_MODE, tp->mac_mode);
10636 udelay(40);
10637 }
1da177e4
LT
10638 tg3_setup_phy(tp, 0);
10639 }
f07e9af3 10640 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 10641 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 10642 tg3_serdes_parallel_detect(tp);
57d8b880 10643 }
1da177e4
LT
10644
10645 tp->timer_counter = tp->timer_multiplier;
10646 }
10647
130b8e4d
MC
10648 /* Heartbeat is only sent once every 2 seconds.
10649 *
10650 * The heartbeat is to tell the ASF firmware that the host
10651 * driver is still alive. In the event that the OS crashes,
10652 * ASF needs to reset the hardware to free up the FIFO space
10653 * that may be filled with rx packets destined for the host.
10654 * If the FIFO is full, ASF will no longer function properly.
10655 *
10656 * Unintended resets have been reported on real time kernels
10657 * where the timer doesn't run on time. Netpoll will also have
10658 * same problem.
10659 *
10660 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
10661 * to check the ring condition when the heartbeat is expiring
10662 * before doing the reset. This will prevent most unintended
10663 * resets.
10664 */
1da177e4 10665 if (!--tp->asf_counter) {
63c3a66f 10666 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
10667 tg3_wait_for_event_ack(tp);
10668
bbadf503 10669 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 10670 FWCMD_NICDRV_ALIVE3);
bbadf503 10671 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
10672 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
10673 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
10674
10675 tg3_generate_fw_event(tp);
1da177e4
LT
10676 }
10677 tp->asf_counter = tp->asf_multiplier;
10678 }
10679
f47c11ee 10680 spin_unlock(&tp->lock);
1da177e4 10681
f475f163 10682restart_timer:
1da177e4
LT
10683 tp->timer.expires = jiffies + tp->timer_offset;
10684 add_timer(&tp->timer);
10685}
10686
229b1ad1 10687static void tg3_timer_init(struct tg3 *tp)
21f7638e
MC
10688{
10689 if (tg3_flag(tp, TAGGED_STATUS) &&
4153577a 10690 tg3_asic_rev(tp) != ASIC_REV_5717 &&
21f7638e
MC
10691 !tg3_flag(tp, 57765_CLASS))
10692 tp->timer_offset = HZ;
10693 else
10694 tp->timer_offset = HZ / 10;
10695
10696 BUG_ON(tp->timer_offset > HZ);
10697
10698 tp->timer_multiplier = (HZ / tp->timer_offset);
10699 tp->asf_multiplier = (HZ / tp->timer_offset) *
10700 TG3_FW_UPDATE_FREQ_SEC;
10701
10702 init_timer(&tp->timer);
10703 tp->timer.data = (unsigned long) tp;
10704 tp->timer.function = tg3_timer;
10705}
10706
10707static void tg3_timer_start(struct tg3 *tp)
10708{
10709 tp->asf_counter = tp->asf_multiplier;
10710 tp->timer_counter = tp->timer_multiplier;
10711
10712 tp->timer.expires = jiffies + tp->timer_offset;
10713 add_timer(&tp->timer);
10714}
10715
10716static void tg3_timer_stop(struct tg3 *tp)
10717{
10718 del_timer_sync(&tp->timer);
10719}
10720
10721/* Restart hardware after configuration changes, self-test, etc.
10722 * Invoked with tp->lock held.
10723 */
10724static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
10725 __releases(tp->lock)
10726 __acquires(tp->lock)
10727{
10728 int err;
10729
10730 err = tg3_init_hw(tp, reset_phy);
10731 if (err) {
10732 netdev_err(tp->dev,
10733 "Failed to re-initialize device, aborting\n");
10734 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10735 tg3_full_unlock(tp);
10736 tg3_timer_stop(tp);
10737 tp->irq_sync = 0;
10738 tg3_napi_enable(tp);
10739 dev_close(tp->dev);
10740 tg3_full_lock(tp, 0);
10741 }
10742 return err;
10743}
10744
10745static void tg3_reset_task(struct work_struct *work)
10746{
10747 struct tg3 *tp = container_of(work, struct tg3, reset_task);
10748 int err;
10749
10750 tg3_full_lock(tp, 0);
10751
10752 if (!netif_running(tp->dev)) {
10753 tg3_flag_clear(tp, RESET_TASK_PENDING);
10754 tg3_full_unlock(tp);
10755 return;
10756 }
10757
10758 tg3_full_unlock(tp);
10759
10760 tg3_phy_stop(tp);
10761
10762 tg3_netif_stop(tp);
10763
10764 tg3_full_lock(tp, 1);
10765
10766 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
10767 tp->write32_tx_mbox = tg3_write32_tx_mbox;
10768 tp->write32_rx_mbox = tg3_write_flush_reg32;
10769 tg3_flag_set(tp, MBOX_WRITE_REORDER);
10770 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
10771 }
10772
10773 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
10774 err = tg3_init_hw(tp, 1);
10775 if (err)
10776 goto out;
10777
10778 tg3_netif_start(tp);
10779
10780out:
10781 tg3_full_unlock(tp);
10782
10783 if (!err)
10784 tg3_phy_start(tp);
10785
10786 tg3_flag_clear(tp, RESET_TASK_PENDING);
10787}
10788
4f125f42 10789static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 10790{
7d12e780 10791 irq_handler_t fn;
fcfa0a32 10792 unsigned long flags;
4f125f42
MC
10793 char *name;
10794 struct tg3_napi *tnapi = &tp->napi[irq_num];
10795
10796 if (tp->irq_cnt == 1)
10797 name = tp->dev->name;
10798 else {
10799 name = &tnapi->irq_lbl[0];
10800 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
10801 name[IFNAMSIZ-1] = 0;
10802 }
fcfa0a32 10803
63c3a66f 10804 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 10805 fn = tg3_msi;
63c3a66f 10806 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 10807 fn = tg3_msi_1shot;
ab392d2d 10808 flags = 0;
fcfa0a32
MC
10809 } else {
10810 fn = tg3_interrupt;
63c3a66f 10811 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 10812 fn = tg3_interrupt_tagged;
ab392d2d 10813 flags = IRQF_SHARED;
fcfa0a32 10814 }
4f125f42
MC
10815
10816 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
10817}
10818
7938109f
MC
10819static int tg3_test_interrupt(struct tg3 *tp)
10820{
09943a18 10821 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 10822 struct net_device *dev = tp->dev;
b16250e3 10823 int err, i, intr_ok = 0;
f6eb9b1f 10824 u32 val;
7938109f 10825
d4bc3927
MC
10826 if (!netif_running(dev))
10827 return -ENODEV;
10828
7938109f
MC
10829 tg3_disable_ints(tp);
10830
4f125f42 10831 free_irq(tnapi->irq_vec, tnapi);
7938109f 10832
f6eb9b1f
MC
10833 /*
10834 * Turn off MSI one shot mode. Otherwise this test has no
10835 * observable way to know whether the interrupt was delivered.
10836 */
3aa1cdf8 10837 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
10838 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
10839 tw32(MSGINT_MODE, val);
10840 }
10841
4f125f42 10842 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 10843 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
10844 if (err)
10845 return err;
10846
898a56f8 10847 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
10848 tg3_enable_ints(tp);
10849
10850 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10851 tnapi->coal_now);
7938109f
MC
10852
10853 for (i = 0; i < 5; i++) {
b16250e3
MC
10854 u32 int_mbox, misc_host_ctrl;
10855
898a56f8 10856 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
10857 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
10858
10859 if ((int_mbox != 0) ||
10860 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
10861 intr_ok = 1;
7938109f 10862 break;
b16250e3
MC
10863 }
10864
3aa1cdf8
MC
10865 if (tg3_flag(tp, 57765_PLUS) &&
10866 tnapi->hw_status->status_tag != tnapi->last_tag)
10867 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
10868
7938109f
MC
10869 msleep(10);
10870 }
10871
10872 tg3_disable_ints(tp);
10873
4f125f42 10874 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 10875
4f125f42 10876 err = tg3_request_irq(tp, 0);
7938109f
MC
10877
10878 if (err)
10879 return err;
10880
f6eb9b1f
MC
10881 if (intr_ok) {
10882 /* Reenable MSI one shot mode. */
5b39de91 10883 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
10884 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
10885 tw32(MSGINT_MODE, val);
10886 }
7938109f 10887 return 0;
f6eb9b1f 10888 }
7938109f
MC
10889
10890 return -EIO;
10891}
10892
10893/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
10894 * successfully restored
10895 */
10896static int tg3_test_msi(struct tg3 *tp)
10897{
7938109f
MC
10898 int err;
10899 u16 pci_cmd;
10900
63c3a66f 10901 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
10902 return 0;
10903
10904 /* Turn off SERR reporting in case MSI terminates with Master
10905 * Abort.
10906 */
10907 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
10908 pci_write_config_word(tp->pdev, PCI_COMMAND,
10909 pci_cmd & ~PCI_COMMAND_SERR);
10910
10911 err = tg3_test_interrupt(tp);
10912
10913 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
10914
10915 if (!err)
10916 return 0;
10917
10918 /* other failures */
10919 if (err != -EIO)
10920 return err;
10921
10922 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
10923 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
10924 "to INTx mode. Please report this failure to the PCI "
10925 "maintainer and include system chipset information\n");
7938109f 10926
4f125f42 10927 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 10928
7938109f
MC
10929 pci_disable_msi(tp->pdev);
10930
63c3a66f 10931 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 10932 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 10933
4f125f42 10934 err = tg3_request_irq(tp, 0);
7938109f
MC
10935 if (err)
10936 return err;
10937
10938 /* Need to reset the chip because the MSI cycle may have terminated
10939 * with Master Abort.
10940 */
f47c11ee 10941 tg3_full_lock(tp, 1);
7938109f 10942
944d980e 10943 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 10944 err = tg3_init_hw(tp, 1);
7938109f 10945
f47c11ee 10946 tg3_full_unlock(tp);
7938109f
MC
10947
10948 if (err)
4f125f42 10949 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
10950
10951 return err;
10952}
10953
9e9fd12d
MC
10954static int tg3_request_firmware(struct tg3 *tp)
10955{
77997ea3 10956 const struct tg3_firmware_hdr *fw_hdr;
9e9fd12d
MC
10957
10958 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
10959 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
10960 tp->fw_needed);
9e9fd12d
MC
10961 return -ENOENT;
10962 }
10963
77997ea3 10964 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
9e9fd12d
MC
10965
10966 /* Firmware blob starts with version numbers, followed by
10967 * start address and _full_ length including BSS sections
10968 * (which must be longer than the actual data, of course
10969 */
10970
77997ea3
NS
10971 tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
10972 if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
05dbe005
JP
10973 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
10974 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
10975 release_firmware(tp->fw);
10976 tp->fw = NULL;
10977 return -EINVAL;
10978 }
10979
10980 /* We no longer need firmware; we have it. */
10981 tp->fw_needed = NULL;
10982 return 0;
10983}
10984
9102426a 10985static u32 tg3_irq_count(struct tg3 *tp)
679563f4 10986{
9102426a 10987 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
679563f4 10988
9102426a 10989 if (irq_cnt > 1) {
c3b5003b
MC
10990 /* We want as many rx rings enabled as there are cpus.
10991 * In multiqueue MSI-X mode, the first MSI-X vector
10992 * only deals with link interrupts, etc, so we add
10993 * one to the number of vectors we are requesting.
10994 */
9102426a 10995 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
c3b5003b 10996 }
679563f4 10997
9102426a
MC
10998 return irq_cnt;
10999}
11000
11001static bool tg3_enable_msix(struct tg3 *tp)
11002{
11003 int i, rc;
86449944 11004 struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
9102426a 11005
0968169c
MC
11006 tp->txq_cnt = tp->txq_req;
11007 tp->rxq_cnt = tp->rxq_req;
11008 if (!tp->rxq_cnt)
11009 tp->rxq_cnt = netif_get_num_default_rss_queues();
9102426a
MC
11010 if (tp->rxq_cnt > tp->rxq_max)
11011 tp->rxq_cnt = tp->rxq_max;
cf6d6ea6
MC
11012
11013 /* Disable multiple TX rings by default. Simple round-robin hardware
11014 * scheduling of the TX rings can cause starvation of rings with
11015 * small packets when other rings have TSO or jumbo packets.
11016 */
11017 if (!tp->txq_req)
11018 tp->txq_cnt = 1;
9102426a
MC
11019
11020 tp->irq_cnt = tg3_irq_count(tp);
11021
679563f4
MC
11022 for (i = 0; i < tp->irq_max; i++) {
11023 msix_ent[i].entry = i;
11024 msix_ent[i].vector = 0;
11025 }
11026
11027 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
11028 if (rc < 0) {
11029 return false;
11030 } else if (rc != 0) {
679563f4
MC
11031 if (pci_enable_msix(tp->pdev, msix_ent, rc))
11032 return false;
05dbe005
JP
11033 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
11034 tp->irq_cnt, rc);
679563f4 11035 tp->irq_cnt = rc;
49a359e3 11036 tp->rxq_cnt = max(rc - 1, 1);
9102426a
MC
11037 if (tp->txq_cnt)
11038 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
679563f4
MC
11039 }
11040
11041 for (i = 0; i < tp->irq_max; i++)
11042 tp->napi[i].irq_vec = msix_ent[i].vector;
11043
49a359e3 11044 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
2ddaad39
BH
11045 pci_disable_msix(tp->pdev);
11046 return false;
11047 }
b92b9040 11048
9102426a
MC
11049 if (tp->irq_cnt == 1)
11050 return true;
d78b59f5 11051
9102426a
MC
11052 tg3_flag_set(tp, ENABLE_RSS);
11053
11054 if (tp->txq_cnt > 1)
11055 tg3_flag_set(tp, ENABLE_TSS);
11056
11057 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
2430b031 11058
679563f4
MC
11059 return true;
11060}
11061
07b0173c
MC
11062static void tg3_ints_init(struct tg3 *tp)
11063{
63c3a66f
JP
11064 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
11065 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
11066 /* All MSI supporting chips should support tagged
11067 * status. Assert that this is the case.
11068 */
5129c3a3
MC
11069 netdev_warn(tp->dev,
11070 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 11071 goto defcfg;
07b0173c 11072 }
4f125f42 11073
63c3a66f
JP
11074 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
11075 tg3_flag_set(tp, USING_MSIX);
11076 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
11077 tg3_flag_set(tp, USING_MSI);
679563f4 11078
63c3a66f 11079 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 11080 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 11081 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 11082 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
11083 if (!tg3_flag(tp, 1SHOT_MSI))
11084 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
11085 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
11086 }
11087defcfg:
63c3a66f 11088 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
11089 tp->irq_cnt = 1;
11090 tp->napi[0].irq_vec = tp->pdev->irq;
49a359e3
MC
11091 }
11092
11093 if (tp->irq_cnt == 1) {
11094 tp->txq_cnt = 1;
11095 tp->rxq_cnt = 1;
2ddaad39 11096 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 11097 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 11098 }
07b0173c
MC
11099}
11100
11101static void tg3_ints_fini(struct tg3 *tp)
11102{
63c3a66f 11103 if (tg3_flag(tp, USING_MSIX))
679563f4 11104 pci_disable_msix(tp->pdev);
63c3a66f 11105 else if (tg3_flag(tp, USING_MSI))
679563f4 11106 pci_disable_msi(tp->pdev);
63c3a66f
JP
11107 tg3_flag_clear(tp, USING_MSI);
11108 tg3_flag_clear(tp, USING_MSIX);
11109 tg3_flag_clear(tp, ENABLE_RSS);
11110 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
11111}
11112
be947307
MC
11113static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
11114 bool init)
1da177e4 11115{
d8f4cd38 11116 struct net_device *dev = tp->dev;
4f125f42 11117 int i, err;
1da177e4 11118
679563f4
MC
11119 /*
11120 * Setup interrupts first so we know how
11121 * many NAPI resources to allocate
11122 */
11123 tg3_ints_init(tp);
11124
90415477 11125 tg3_rss_check_indir_tbl(tp);
bcebcc46 11126
1da177e4
LT
11127 /* The placement of this call is tied
11128 * to the setup and use of Host TX descriptors.
11129 */
11130 err = tg3_alloc_consistent(tp);
11131 if (err)
679563f4 11132 goto err_out1;
88b06bc2 11133
66cfd1bd
MC
11134 tg3_napi_init(tp);
11135
fed97810 11136 tg3_napi_enable(tp);
1da177e4 11137
4f125f42
MC
11138 for (i = 0; i < tp->irq_cnt; i++) {
11139 struct tg3_napi *tnapi = &tp->napi[i];
11140 err = tg3_request_irq(tp, i);
11141 if (err) {
5bc09186
MC
11142 for (i--; i >= 0; i--) {
11143 tnapi = &tp->napi[i];
4f125f42 11144 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
11145 }
11146 goto err_out2;
4f125f42
MC
11147 }
11148 }
1da177e4 11149
f47c11ee 11150 tg3_full_lock(tp, 0);
1da177e4 11151
d8f4cd38 11152 err = tg3_init_hw(tp, reset_phy);
1da177e4 11153 if (err) {
944d980e 11154 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11155 tg3_free_rings(tp);
1da177e4
LT
11156 }
11157
f47c11ee 11158 tg3_full_unlock(tp);
1da177e4 11159
07b0173c 11160 if (err)
679563f4 11161 goto err_out3;
1da177e4 11162
d8f4cd38 11163 if (test_irq && tg3_flag(tp, USING_MSI)) {
7938109f 11164 err = tg3_test_msi(tp);
fac9b83e 11165
7938109f 11166 if (err) {
f47c11ee 11167 tg3_full_lock(tp, 0);
944d980e 11168 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 11169 tg3_free_rings(tp);
f47c11ee 11170 tg3_full_unlock(tp);
7938109f 11171
679563f4 11172 goto err_out2;
7938109f 11173 }
fcfa0a32 11174
63c3a66f 11175 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 11176 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 11177
f6eb9b1f
MC
11178 tw32(PCIE_TRANSACTION_CFG,
11179 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 11180 }
7938109f
MC
11181 }
11182
b02fd9e3
MC
11183 tg3_phy_start(tp);
11184
aed93e0b
MC
11185 tg3_hwmon_open(tp);
11186
f47c11ee 11187 tg3_full_lock(tp, 0);
1da177e4 11188
21f7638e 11189 tg3_timer_start(tp);
63c3a66f 11190 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
11191 tg3_enable_ints(tp);
11192
be947307
MC
11193 if (init)
11194 tg3_ptp_init(tp);
11195 else
11196 tg3_ptp_resume(tp);
11197
11198
f47c11ee 11199 tg3_full_unlock(tp);
1da177e4 11200
fe5f5787 11201 netif_tx_start_all_queues(dev);
1da177e4 11202
06c03c02
MB
11203 /*
11204 * Reset loopback feature if it was turned on while the device was down
11205 * make sure that it's installed properly now.
11206 */
11207 if (dev->features & NETIF_F_LOOPBACK)
11208 tg3_set_loopback(dev, dev->features);
11209
1da177e4 11210 return 0;
07b0173c 11211
679563f4 11212err_out3:
4f125f42
MC
11213 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11214 struct tg3_napi *tnapi = &tp->napi[i];
11215 free_irq(tnapi->irq_vec, tnapi);
11216 }
07b0173c 11217
679563f4 11218err_out2:
fed97810 11219 tg3_napi_disable(tp);
66cfd1bd 11220 tg3_napi_fini(tp);
07b0173c 11221 tg3_free_consistent(tp);
679563f4
MC
11222
11223err_out1:
11224 tg3_ints_fini(tp);
d8f4cd38 11225
07b0173c 11226 return err;
1da177e4
LT
11227}
11228
65138594 11229static void tg3_stop(struct tg3 *tp)
1da177e4 11230{
4f125f42 11231 int i;
1da177e4 11232
db219973 11233 tg3_reset_task_cancel(tp);
bd473da3 11234 tg3_netif_stop(tp);
1da177e4 11235
21f7638e 11236 tg3_timer_stop(tp);
1da177e4 11237
aed93e0b
MC
11238 tg3_hwmon_close(tp);
11239
24bb4fb6
MC
11240 tg3_phy_stop(tp);
11241
f47c11ee 11242 tg3_full_lock(tp, 1);
1da177e4
LT
11243
11244 tg3_disable_ints(tp);
11245
944d980e 11246 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11247 tg3_free_rings(tp);
63c3a66f 11248 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 11249
f47c11ee 11250 tg3_full_unlock(tp);
1da177e4 11251
4f125f42
MC
11252 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11253 struct tg3_napi *tnapi = &tp->napi[i];
11254 free_irq(tnapi->irq_vec, tnapi);
11255 }
07b0173c
MC
11256
11257 tg3_ints_fini(tp);
1da177e4 11258
66cfd1bd
MC
11259 tg3_napi_fini(tp);
11260
1da177e4 11261 tg3_free_consistent(tp);
65138594
MC
11262}
11263
d8f4cd38
MC
11264static int tg3_open(struct net_device *dev)
11265{
11266 struct tg3 *tp = netdev_priv(dev);
11267 int err;
11268
11269 if (tp->fw_needed) {
11270 err = tg3_request_firmware(tp);
c4dab506
NS
11271 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
11272 if (err) {
11273 netdev_warn(tp->dev, "EEE capability disabled\n");
11274 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11275 } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
11276 netdev_warn(tp->dev, "EEE capability restored\n");
11277 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
11278 }
11279 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
d8f4cd38
MC
11280 if (err)
11281 return err;
11282 } else if (err) {
11283 netdev_warn(tp->dev, "TSO capability disabled\n");
11284 tg3_flag_clear(tp, TSO_CAPABLE);
11285 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
11286 netdev_notice(tp->dev, "TSO capability restored\n");
11287 tg3_flag_set(tp, TSO_CAPABLE);
11288 }
11289 }
11290
f4a46d1f 11291 tg3_carrier_off(tp);
d8f4cd38
MC
11292
11293 err = tg3_power_up(tp);
11294 if (err)
11295 return err;
11296
11297 tg3_full_lock(tp, 0);
11298
11299 tg3_disable_ints(tp);
11300 tg3_flag_clear(tp, INIT_COMPLETE);
11301
11302 tg3_full_unlock(tp);
11303
942d1af0
NS
11304 err = tg3_start(tp,
11305 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
11306 true, true);
d8f4cd38
MC
11307 if (err) {
11308 tg3_frob_aux_power(tp, false);
11309 pci_set_power_state(tp->pdev, PCI_D3hot);
11310 }
be947307 11311
7d41e49a
MC
11312 if (tg3_flag(tp, PTP_CAPABLE)) {
11313 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
11314 &tp->pdev->dev);
11315 if (IS_ERR(tp->ptp_clock))
11316 tp->ptp_clock = NULL;
11317 }
11318
07b0173c 11319 return err;
1da177e4
LT
11320}
11321
1da177e4
LT
11322static int tg3_close(struct net_device *dev)
11323{
11324 struct tg3 *tp = netdev_priv(dev);
11325
be947307
MC
11326 tg3_ptp_fini(tp);
11327
65138594 11328 tg3_stop(tp);
1da177e4 11329
92feeabf
MC
11330 /* Clear stats across close / open calls */
11331 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
11332 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 11333
c866b7ea 11334 tg3_power_down(tp);
bc1c7567 11335
f4a46d1f 11336 tg3_carrier_off(tp);
bc1c7567 11337
1da177e4
LT
11338 return 0;
11339}
11340
511d2224 11341static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
11342{
11343 return ((u64)val->high << 32) | ((u64)val->low);
11344}
11345
65ec698d 11346static u64 tg3_calc_crc_errors(struct tg3 *tp)
1da177e4
LT
11347{
11348 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11349
f07e9af3 11350 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a
JP
11351 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
11352 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
11353 u32 val;
11354
569a5df8
MC
11355 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
11356 tg3_writephy(tp, MII_TG3_TEST1,
11357 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 11358 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
11359 } else
11360 val = 0;
1da177e4
LT
11361
11362 tp->phy_crc_errors += val;
11363
11364 return tp->phy_crc_errors;
11365 }
11366
11367 return get_stat64(&hw_stats->rx_fcs_errors);
11368}
11369
11370#define ESTAT_ADD(member) \
11371 estats->member = old_estats->member + \
511d2224 11372 get_stat64(&hw_stats->member)
1da177e4 11373
65ec698d 11374static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
1da177e4 11375{
1da177e4
LT
11376 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
11377 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11378
1da177e4
LT
11379 ESTAT_ADD(rx_octets);
11380 ESTAT_ADD(rx_fragments);
11381 ESTAT_ADD(rx_ucast_packets);
11382 ESTAT_ADD(rx_mcast_packets);
11383 ESTAT_ADD(rx_bcast_packets);
11384 ESTAT_ADD(rx_fcs_errors);
11385 ESTAT_ADD(rx_align_errors);
11386 ESTAT_ADD(rx_xon_pause_rcvd);
11387 ESTAT_ADD(rx_xoff_pause_rcvd);
11388 ESTAT_ADD(rx_mac_ctrl_rcvd);
11389 ESTAT_ADD(rx_xoff_entered);
11390 ESTAT_ADD(rx_frame_too_long_errors);
11391 ESTAT_ADD(rx_jabbers);
11392 ESTAT_ADD(rx_undersize_packets);
11393 ESTAT_ADD(rx_in_length_errors);
11394 ESTAT_ADD(rx_out_length_errors);
11395 ESTAT_ADD(rx_64_or_less_octet_packets);
11396 ESTAT_ADD(rx_65_to_127_octet_packets);
11397 ESTAT_ADD(rx_128_to_255_octet_packets);
11398 ESTAT_ADD(rx_256_to_511_octet_packets);
11399 ESTAT_ADD(rx_512_to_1023_octet_packets);
11400 ESTAT_ADD(rx_1024_to_1522_octet_packets);
11401 ESTAT_ADD(rx_1523_to_2047_octet_packets);
11402 ESTAT_ADD(rx_2048_to_4095_octet_packets);
11403 ESTAT_ADD(rx_4096_to_8191_octet_packets);
11404 ESTAT_ADD(rx_8192_to_9022_octet_packets);
11405
11406 ESTAT_ADD(tx_octets);
11407 ESTAT_ADD(tx_collisions);
11408 ESTAT_ADD(tx_xon_sent);
11409 ESTAT_ADD(tx_xoff_sent);
11410 ESTAT_ADD(tx_flow_control);
11411 ESTAT_ADD(tx_mac_errors);
11412 ESTAT_ADD(tx_single_collisions);
11413 ESTAT_ADD(tx_mult_collisions);
11414 ESTAT_ADD(tx_deferred);
11415 ESTAT_ADD(tx_excessive_collisions);
11416 ESTAT_ADD(tx_late_collisions);
11417 ESTAT_ADD(tx_collide_2times);
11418 ESTAT_ADD(tx_collide_3times);
11419 ESTAT_ADD(tx_collide_4times);
11420 ESTAT_ADD(tx_collide_5times);
11421 ESTAT_ADD(tx_collide_6times);
11422 ESTAT_ADD(tx_collide_7times);
11423 ESTAT_ADD(tx_collide_8times);
11424 ESTAT_ADD(tx_collide_9times);
11425 ESTAT_ADD(tx_collide_10times);
11426 ESTAT_ADD(tx_collide_11times);
11427 ESTAT_ADD(tx_collide_12times);
11428 ESTAT_ADD(tx_collide_13times);
11429 ESTAT_ADD(tx_collide_14times);
11430 ESTAT_ADD(tx_collide_15times);
11431 ESTAT_ADD(tx_ucast_packets);
11432 ESTAT_ADD(tx_mcast_packets);
11433 ESTAT_ADD(tx_bcast_packets);
11434 ESTAT_ADD(tx_carrier_sense_errors);
11435 ESTAT_ADD(tx_discards);
11436 ESTAT_ADD(tx_errors);
11437
11438 ESTAT_ADD(dma_writeq_full);
11439 ESTAT_ADD(dma_write_prioq_full);
11440 ESTAT_ADD(rxbds_empty);
11441 ESTAT_ADD(rx_discards);
11442 ESTAT_ADD(rx_errors);
11443 ESTAT_ADD(rx_threshold_hit);
11444
11445 ESTAT_ADD(dma_readq_full);
11446 ESTAT_ADD(dma_read_prioq_full);
11447 ESTAT_ADD(tx_comp_queue_full);
11448
11449 ESTAT_ADD(ring_set_send_prod_index);
11450 ESTAT_ADD(ring_status_update);
11451 ESTAT_ADD(nic_irqs);
11452 ESTAT_ADD(nic_avoided_irqs);
11453 ESTAT_ADD(nic_tx_threshold_hit);
11454
4452d099 11455 ESTAT_ADD(mbuf_lwm_thresh_hit);
1da177e4
LT
11456}
11457
65ec698d 11458static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
1da177e4 11459{
511d2224 11460 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
11461 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11462
1da177e4
LT
11463 stats->rx_packets = old_stats->rx_packets +
11464 get_stat64(&hw_stats->rx_ucast_packets) +
11465 get_stat64(&hw_stats->rx_mcast_packets) +
11466 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 11467
1da177e4
LT
11468 stats->tx_packets = old_stats->tx_packets +
11469 get_stat64(&hw_stats->tx_ucast_packets) +
11470 get_stat64(&hw_stats->tx_mcast_packets) +
11471 get_stat64(&hw_stats->tx_bcast_packets);
11472
11473 stats->rx_bytes = old_stats->rx_bytes +
11474 get_stat64(&hw_stats->rx_octets);
11475 stats->tx_bytes = old_stats->tx_bytes +
11476 get_stat64(&hw_stats->tx_octets);
11477
11478 stats->rx_errors = old_stats->rx_errors +
4f63b877 11479 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
11480 stats->tx_errors = old_stats->tx_errors +
11481 get_stat64(&hw_stats->tx_errors) +
11482 get_stat64(&hw_stats->tx_mac_errors) +
11483 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11484 get_stat64(&hw_stats->tx_discards);
11485
11486 stats->multicast = old_stats->multicast +
11487 get_stat64(&hw_stats->rx_mcast_packets);
11488 stats->collisions = old_stats->collisions +
11489 get_stat64(&hw_stats->tx_collisions);
11490
11491 stats->rx_length_errors = old_stats->rx_length_errors +
11492 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11493 get_stat64(&hw_stats->rx_undersize_packets);
11494
11495 stats->rx_over_errors = old_stats->rx_over_errors +
11496 get_stat64(&hw_stats->rxbds_empty);
11497 stats->rx_frame_errors = old_stats->rx_frame_errors +
11498 get_stat64(&hw_stats->rx_align_errors);
11499 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11500 get_stat64(&hw_stats->tx_discards);
11501 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11502 get_stat64(&hw_stats->tx_carrier_sense_errors);
11503
11504 stats->rx_crc_errors = old_stats->rx_crc_errors +
65ec698d 11505 tg3_calc_crc_errors(tp);
1da177e4 11506
4f63b877
JL
11507 stats->rx_missed_errors = old_stats->rx_missed_errors +
11508 get_stat64(&hw_stats->rx_discards);
11509
b0057c51 11510 stats->rx_dropped = tp->rx_dropped;
48855432 11511 stats->tx_dropped = tp->tx_dropped;
1da177e4
LT
11512}
11513
1da177e4
LT
11514static int tg3_get_regs_len(struct net_device *dev)
11515{
97bd8e49 11516 return TG3_REG_BLK_SIZE;
1da177e4
LT
11517}
11518
11519static void tg3_get_regs(struct net_device *dev,
11520 struct ethtool_regs *regs, void *_p)
11521{
1da177e4 11522 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
11523
11524 regs->version = 0;
11525
97bd8e49 11526 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 11527
80096068 11528 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11529 return;
11530
f47c11ee 11531 tg3_full_lock(tp, 0);
1da177e4 11532
97bd8e49 11533 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 11534
f47c11ee 11535 tg3_full_unlock(tp);
1da177e4
LT
11536}
11537
11538static int tg3_get_eeprom_len(struct net_device *dev)
11539{
11540 struct tg3 *tp = netdev_priv(dev);
11541
11542 return tp->nvram_size;
11543}
11544
1da177e4
LT
11545static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11546{
11547 struct tg3 *tp = netdev_priv(dev);
11548 int ret;
11549 u8 *pd;
b9fc7dc5 11550 u32 i, offset, len, b_offset, b_count;
a9dc529d 11551 __be32 val;
1da177e4 11552
63c3a66f 11553 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11554 return -EINVAL;
11555
80096068 11556 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11557 return -EAGAIN;
11558
1da177e4
LT
11559 offset = eeprom->offset;
11560 len = eeprom->len;
11561 eeprom->len = 0;
11562
11563 eeprom->magic = TG3_EEPROM_MAGIC;
11564
11565 if (offset & 3) {
11566 /* adjustments to start on required 4 byte boundary */
11567 b_offset = offset & 3;
11568 b_count = 4 - b_offset;
11569 if (b_count > len) {
11570 /* i.e. offset=1 len=2 */
11571 b_count = len;
11572 }
a9dc529d 11573 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
11574 if (ret)
11575 return ret;
be98da6a 11576 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
11577 len -= b_count;
11578 offset += b_count;
c6cdf436 11579 eeprom->len += b_count;
1da177e4
LT
11580 }
11581
25985edc 11582 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
11583 pd = &data[eeprom->len];
11584 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 11585 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
11586 if (ret) {
11587 eeprom->len += i;
11588 return ret;
11589 }
1da177e4
LT
11590 memcpy(pd + i, &val, 4);
11591 }
11592 eeprom->len += i;
11593
11594 if (len & 3) {
11595 /* read last bytes not ending on 4 byte boundary */
11596 pd = &data[eeprom->len];
11597 b_count = len & 3;
11598 b_offset = offset + len - b_count;
a9dc529d 11599 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
11600 if (ret)
11601 return ret;
b9fc7dc5 11602 memcpy(pd, &val, b_count);
1da177e4
LT
11603 eeprom->len += b_count;
11604 }
11605 return 0;
11606}
11607
1da177e4
LT
11608static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11609{
11610 struct tg3 *tp = netdev_priv(dev);
11611 int ret;
b9fc7dc5 11612 u32 offset, len, b_offset, odd_len;
1da177e4 11613 u8 *buf;
a9dc529d 11614 __be32 start, end;
1da177e4 11615
80096068 11616 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11617 return -EAGAIN;
11618
63c3a66f 11619 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 11620 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
11621 return -EINVAL;
11622
11623 offset = eeprom->offset;
11624 len = eeprom->len;
11625
11626 if ((b_offset = (offset & 3))) {
11627 /* adjustments to start on required 4 byte boundary */
a9dc529d 11628 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
11629 if (ret)
11630 return ret;
1da177e4
LT
11631 len += b_offset;
11632 offset &= ~3;
1c8594b4
MC
11633 if (len < 4)
11634 len = 4;
1da177e4
LT
11635 }
11636
11637 odd_len = 0;
1c8594b4 11638 if (len & 3) {
1da177e4
LT
11639 /* adjustments to end on required 4 byte boundary */
11640 odd_len = 1;
11641 len = (len + 3) & ~3;
a9dc529d 11642 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
11643 if (ret)
11644 return ret;
1da177e4
LT
11645 }
11646
11647 buf = data;
11648 if (b_offset || odd_len) {
11649 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 11650 if (!buf)
1da177e4
LT
11651 return -ENOMEM;
11652 if (b_offset)
11653 memcpy(buf, &start, 4);
11654 if (odd_len)
11655 memcpy(buf+len-4, &end, 4);
11656 memcpy(buf + b_offset, data, eeprom->len);
11657 }
11658
11659 ret = tg3_nvram_write_block(tp, offset, len, buf);
11660
11661 if (buf != data)
11662 kfree(buf);
11663
11664 return ret;
11665}
11666
11667static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11668{
b02fd9e3
MC
11669 struct tg3 *tp = netdev_priv(dev);
11670
63c3a66f 11671 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11672 struct phy_device *phydev;
f07e9af3 11673 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11674 return -EAGAIN;
3f0e3ad7
MC
11675 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11676 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 11677 }
6aa20a22 11678
1da177e4
LT
11679 cmd->supported = (SUPPORTED_Autoneg);
11680
f07e9af3 11681 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
11682 cmd->supported |= (SUPPORTED_1000baseT_Half |
11683 SUPPORTED_1000baseT_Full);
11684
f07e9af3 11685 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
11686 cmd->supported |= (SUPPORTED_100baseT_Half |
11687 SUPPORTED_100baseT_Full |
11688 SUPPORTED_10baseT_Half |
11689 SUPPORTED_10baseT_Full |
3bebab59 11690 SUPPORTED_TP);
ef348144
KK
11691 cmd->port = PORT_TP;
11692 } else {
1da177e4 11693 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
11694 cmd->port = PORT_FIBRE;
11695 }
6aa20a22 11696
1da177e4 11697 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
11698 if (tg3_flag(tp, PAUSE_AUTONEG)) {
11699 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
11700 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11701 cmd->advertising |= ADVERTISED_Pause;
11702 } else {
11703 cmd->advertising |= ADVERTISED_Pause |
11704 ADVERTISED_Asym_Pause;
11705 }
11706 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11707 cmd->advertising |= ADVERTISED_Asym_Pause;
11708 }
11709 }
f4a46d1f 11710 if (netif_running(dev) && tp->link_up) {
70739497 11711 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 11712 cmd->duplex = tp->link_config.active_duplex;
859edb26 11713 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
11714 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
11715 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
11716 cmd->eth_tp_mdix = ETH_TP_MDI_X;
11717 else
11718 cmd->eth_tp_mdix = ETH_TP_MDI;
11719 }
64c22182 11720 } else {
e740522e
MC
11721 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
11722 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 11723 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 11724 }
882e9793 11725 cmd->phy_address = tp->phy_addr;
7e5856bd 11726 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
11727 cmd->autoneg = tp->link_config.autoneg;
11728 cmd->maxtxpkt = 0;
11729 cmd->maxrxpkt = 0;
11730 return 0;
11731}
6aa20a22 11732
1da177e4
LT
11733static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11734{
11735 struct tg3 *tp = netdev_priv(dev);
25db0338 11736 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 11737
63c3a66f 11738 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11739 struct phy_device *phydev;
f07e9af3 11740 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11741 return -EAGAIN;
3f0e3ad7
MC
11742 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11743 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
11744 }
11745
7e5856bd
MC
11746 if (cmd->autoneg != AUTONEG_ENABLE &&
11747 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 11748 return -EINVAL;
7e5856bd
MC
11749
11750 if (cmd->autoneg == AUTONEG_DISABLE &&
11751 cmd->duplex != DUPLEX_FULL &&
11752 cmd->duplex != DUPLEX_HALF)
37ff238d 11753 return -EINVAL;
1da177e4 11754
7e5856bd
MC
11755 if (cmd->autoneg == AUTONEG_ENABLE) {
11756 u32 mask = ADVERTISED_Autoneg |
11757 ADVERTISED_Pause |
11758 ADVERTISED_Asym_Pause;
11759
f07e9af3 11760 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
11761 mask |= ADVERTISED_1000baseT_Half |
11762 ADVERTISED_1000baseT_Full;
11763
f07e9af3 11764 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
11765 mask |= ADVERTISED_100baseT_Half |
11766 ADVERTISED_100baseT_Full |
11767 ADVERTISED_10baseT_Half |
11768 ADVERTISED_10baseT_Full |
11769 ADVERTISED_TP;
11770 else
11771 mask |= ADVERTISED_FIBRE;
11772
11773 if (cmd->advertising & ~mask)
11774 return -EINVAL;
11775
11776 mask &= (ADVERTISED_1000baseT_Half |
11777 ADVERTISED_1000baseT_Full |
11778 ADVERTISED_100baseT_Half |
11779 ADVERTISED_100baseT_Full |
11780 ADVERTISED_10baseT_Half |
11781 ADVERTISED_10baseT_Full);
11782
11783 cmd->advertising &= mask;
11784 } else {
f07e9af3 11785 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 11786 if (speed != SPEED_1000)
7e5856bd
MC
11787 return -EINVAL;
11788
11789 if (cmd->duplex != DUPLEX_FULL)
11790 return -EINVAL;
11791 } else {
25db0338
DD
11792 if (speed != SPEED_100 &&
11793 speed != SPEED_10)
7e5856bd
MC
11794 return -EINVAL;
11795 }
11796 }
11797
f47c11ee 11798 tg3_full_lock(tp, 0);
1da177e4
LT
11799
11800 tp->link_config.autoneg = cmd->autoneg;
11801 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
11802 tp->link_config.advertising = (cmd->advertising |
11803 ADVERTISED_Autoneg);
e740522e
MC
11804 tp->link_config.speed = SPEED_UNKNOWN;
11805 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
11806 } else {
11807 tp->link_config.advertising = 0;
25db0338 11808 tp->link_config.speed = speed;
1da177e4 11809 tp->link_config.duplex = cmd->duplex;
b02fd9e3 11810 }
6aa20a22 11811
fdad8de4
NS
11812 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
11813
ce20f161
NS
11814 tg3_warn_mgmt_link_flap(tp);
11815
1da177e4
LT
11816 if (netif_running(dev))
11817 tg3_setup_phy(tp, 1);
11818
f47c11ee 11819 tg3_full_unlock(tp);
6aa20a22 11820
1da177e4
LT
11821 return 0;
11822}
6aa20a22 11823
1da177e4
LT
11824static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
11825{
11826 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11827
68aad78c
RJ
11828 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
11829 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
11830 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
11831 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 11832}
6aa20a22 11833
1da177e4
LT
11834static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11835{
11836 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11837
63c3a66f 11838 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
11839 wol->supported = WAKE_MAGIC;
11840 else
11841 wol->supported = 0;
1da177e4 11842 wol->wolopts = 0;
63c3a66f 11843 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
11844 wol->wolopts = WAKE_MAGIC;
11845 memset(&wol->sopass, 0, sizeof(wol->sopass));
11846}
6aa20a22 11847
1da177e4
LT
11848static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11849{
11850 struct tg3 *tp = netdev_priv(dev);
12dac075 11851 struct device *dp = &tp->pdev->dev;
6aa20a22 11852
1da177e4
LT
11853 if (wol->wolopts & ~WAKE_MAGIC)
11854 return -EINVAL;
11855 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 11856 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 11857 return -EINVAL;
6aa20a22 11858
f2dc0d18
RW
11859 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
11860
f47c11ee 11861 spin_lock_bh(&tp->lock);
f2dc0d18 11862 if (device_may_wakeup(dp))
63c3a66f 11863 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 11864 else
63c3a66f 11865 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 11866 spin_unlock_bh(&tp->lock);
6aa20a22 11867
1da177e4
LT
11868 return 0;
11869}
6aa20a22 11870
1da177e4
LT
11871static u32 tg3_get_msglevel(struct net_device *dev)
11872{
11873 struct tg3 *tp = netdev_priv(dev);
11874 return tp->msg_enable;
11875}
6aa20a22 11876
1da177e4
LT
11877static void tg3_set_msglevel(struct net_device *dev, u32 value)
11878{
11879 struct tg3 *tp = netdev_priv(dev);
11880 tp->msg_enable = value;
11881}
6aa20a22 11882
1da177e4
LT
11883static int tg3_nway_reset(struct net_device *dev)
11884{
11885 struct tg3 *tp = netdev_priv(dev);
1da177e4 11886 int r;
6aa20a22 11887
1da177e4
LT
11888 if (!netif_running(dev))
11889 return -EAGAIN;
11890
f07e9af3 11891 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
11892 return -EINVAL;
11893
ce20f161
NS
11894 tg3_warn_mgmt_link_flap(tp);
11895
63c3a66f 11896 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 11897 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11898 return -EAGAIN;
3f0e3ad7 11899 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
11900 } else {
11901 u32 bmcr;
11902
11903 spin_lock_bh(&tp->lock);
11904 r = -EINVAL;
11905 tg3_readphy(tp, MII_BMCR, &bmcr);
11906 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
11907 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 11908 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
11909 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
11910 BMCR_ANENABLE);
11911 r = 0;
11912 }
11913 spin_unlock_bh(&tp->lock);
1da177e4 11914 }
6aa20a22 11915
1da177e4
LT
11916 return r;
11917}
6aa20a22 11918
1da177e4
LT
11919static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
11920{
11921 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11922
2c49a44d 11923 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 11924 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 11925 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
11926 else
11927 ering->rx_jumbo_max_pending = 0;
11928
11929 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
11930
11931 ering->rx_pending = tp->rx_pending;
63c3a66f 11932 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
11933 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
11934 else
11935 ering->rx_jumbo_pending = 0;
11936
f3f3f27e 11937 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 11938}
6aa20a22 11939
1da177e4
LT
11940static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
11941{
11942 struct tg3 *tp = netdev_priv(dev);
646c9edd 11943 int i, irq_sync = 0, err = 0;
6aa20a22 11944
2c49a44d
MC
11945 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
11946 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
11947 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
11948 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 11949 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 11950 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 11951 return -EINVAL;
6aa20a22 11952
bbe832c0 11953 if (netif_running(dev)) {
b02fd9e3 11954 tg3_phy_stop(tp);
1da177e4 11955 tg3_netif_stop(tp);
bbe832c0
MC
11956 irq_sync = 1;
11957 }
1da177e4 11958
bbe832c0 11959 tg3_full_lock(tp, irq_sync);
6aa20a22 11960
1da177e4
LT
11961 tp->rx_pending = ering->rx_pending;
11962
63c3a66f 11963 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
11964 tp->rx_pending > 63)
11965 tp->rx_pending = 63;
11966 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 11967
6fd45cb8 11968 for (i = 0; i < tp->irq_max; i++)
646c9edd 11969 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
11970
11971 if (netif_running(dev)) {
944d980e 11972 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
f1315d20 11973 err = tg3_restart_hw(tp, 0);
b9ec6c1b
MC
11974 if (!err)
11975 tg3_netif_start(tp);
1da177e4
LT
11976 }
11977
f47c11ee 11978 tg3_full_unlock(tp);
6aa20a22 11979
b02fd9e3
MC
11980 if (irq_sync && !err)
11981 tg3_phy_start(tp);
11982
b9ec6c1b 11983 return err;
1da177e4 11984}
6aa20a22 11985
1da177e4
LT
11986static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
11987{
11988 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11989
63c3a66f 11990 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 11991
4a2db503 11992 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
11993 epause->rx_pause = 1;
11994 else
11995 epause->rx_pause = 0;
11996
4a2db503 11997 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
11998 epause->tx_pause = 1;
11999 else
12000 epause->tx_pause = 0;
1da177e4 12001}
6aa20a22 12002
1da177e4
LT
12003static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12004{
12005 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 12006 int err = 0;
6aa20a22 12007
ce20f161
NS
12008 if (tp->link_config.autoneg == AUTONEG_ENABLE)
12009 tg3_warn_mgmt_link_flap(tp);
12010
63c3a66f 12011 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
12012 u32 newadv;
12013 struct phy_device *phydev;
1da177e4 12014
2712168f 12015 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 12016
2712168f
MC
12017 if (!(phydev->supported & SUPPORTED_Pause) ||
12018 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 12019 (epause->rx_pause != epause->tx_pause)))
2712168f 12020 return -EINVAL;
1da177e4 12021
2712168f
MC
12022 tp->link_config.flowctrl = 0;
12023 if (epause->rx_pause) {
12024 tp->link_config.flowctrl |= FLOW_CTRL_RX;
12025
12026 if (epause->tx_pause) {
12027 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12028 newadv = ADVERTISED_Pause;
b02fd9e3 12029 } else
2712168f
MC
12030 newadv = ADVERTISED_Pause |
12031 ADVERTISED_Asym_Pause;
12032 } else if (epause->tx_pause) {
12033 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12034 newadv = ADVERTISED_Asym_Pause;
12035 } else
12036 newadv = 0;
12037
12038 if (epause->autoneg)
63c3a66f 12039 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 12040 else
63c3a66f 12041 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 12042
f07e9af3 12043 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
12044 u32 oldadv = phydev->advertising &
12045 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
12046 if (oldadv != newadv) {
12047 phydev->advertising &=
12048 ~(ADVERTISED_Pause |
12049 ADVERTISED_Asym_Pause);
12050 phydev->advertising |= newadv;
12051 if (phydev->autoneg) {
12052 /*
12053 * Always renegotiate the link to
12054 * inform our link partner of our
12055 * flow control settings, even if the
12056 * flow control is forced. Let
12057 * tg3_adjust_link() do the final
12058 * flow control setup.
12059 */
12060 return phy_start_aneg(phydev);
b02fd9e3 12061 }
b02fd9e3 12062 }
b02fd9e3 12063
2712168f 12064 if (!epause->autoneg)
b02fd9e3 12065 tg3_setup_flow_control(tp, 0, 0);
2712168f 12066 } else {
c6700ce2 12067 tp->link_config.advertising &=
2712168f
MC
12068 ~(ADVERTISED_Pause |
12069 ADVERTISED_Asym_Pause);
c6700ce2 12070 tp->link_config.advertising |= newadv;
b02fd9e3
MC
12071 }
12072 } else {
12073 int irq_sync = 0;
12074
12075 if (netif_running(dev)) {
12076 tg3_netif_stop(tp);
12077 irq_sync = 1;
12078 }
12079
12080 tg3_full_lock(tp, irq_sync);
12081
12082 if (epause->autoneg)
63c3a66f 12083 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 12084 else
63c3a66f 12085 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 12086 if (epause->rx_pause)
e18ce346 12087 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 12088 else
e18ce346 12089 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 12090 if (epause->tx_pause)
e18ce346 12091 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 12092 else
e18ce346 12093 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
12094
12095 if (netif_running(dev)) {
12096 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
f1315d20 12097 err = tg3_restart_hw(tp, 0);
b02fd9e3
MC
12098 if (!err)
12099 tg3_netif_start(tp);
12100 }
12101
12102 tg3_full_unlock(tp);
12103 }
6aa20a22 12104
fdad8de4
NS
12105 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12106
b9ec6c1b 12107 return err;
1da177e4 12108}
6aa20a22 12109
de6f31eb 12110static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 12111{
b9f2c044
JG
12112 switch (sset) {
12113 case ETH_SS_TEST:
12114 return TG3_NUM_TEST;
12115 case ETH_SS_STATS:
12116 return TG3_NUM_STATS;
12117 default:
12118 return -EOPNOTSUPP;
12119 }
4cafd3f5
MC
12120}
12121
90415477
MC
12122static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
12123 u32 *rules __always_unused)
12124{
12125 struct tg3 *tp = netdev_priv(dev);
12126
12127 if (!tg3_flag(tp, SUPPORT_MSIX))
12128 return -EOPNOTSUPP;
12129
12130 switch (info->cmd) {
12131 case ETHTOOL_GRXRINGS:
12132 if (netif_running(tp->dev))
9102426a 12133 info->data = tp->rxq_cnt;
90415477
MC
12134 else {
12135 info->data = num_online_cpus();
9102426a
MC
12136 if (info->data > TG3_RSS_MAX_NUM_QS)
12137 info->data = TG3_RSS_MAX_NUM_QS;
90415477
MC
12138 }
12139
12140 /* The first interrupt vector only
12141 * handles link interrupts.
12142 */
12143 info->data -= 1;
12144 return 0;
12145
12146 default:
12147 return -EOPNOTSUPP;
12148 }
12149}
12150
12151static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
12152{
12153 u32 size = 0;
12154 struct tg3 *tp = netdev_priv(dev);
12155
12156 if (tg3_flag(tp, SUPPORT_MSIX))
12157 size = TG3_RSS_INDIR_TBL_SIZE;
12158
12159 return size;
12160}
12161
12162static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
12163{
12164 struct tg3 *tp = netdev_priv(dev);
12165 int i;
12166
12167 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12168 indir[i] = tp->rss_ind_tbl[i];
12169
12170 return 0;
12171}
12172
12173static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
12174{
12175 struct tg3 *tp = netdev_priv(dev);
12176 size_t i;
12177
12178 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12179 tp->rss_ind_tbl[i] = indir[i];
12180
12181 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
12182 return 0;
12183
12184 /* It is legal to write the indirection
12185 * table while the device is running.
12186 */
12187 tg3_full_lock(tp, 0);
12188 tg3_rss_write_indir_tbl(tp);
12189 tg3_full_unlock(tp);
12190
12191 return 0;
12192}
12193
0968169c
MC
12194static void tg3_get_channels(struct net_device *dev,
12195 struct ethtool_channels *channel)
12196{
12197 struct tg3 *tp = netdev_priv(dev);
12198 u32 deflt_qs = netif_get_num_default_rss_queues();
12199
12200 channel->max_rx = tp->rxq_max;
12201 channel->max_tx = tp->txq_max;
12202
12203 if (netif_running(dev)) {
12204 channel->rx_count = tp->rxq_cnt;
12205 channel->tx_count = tp->txq_cnt;
12206 } else {
12207 if (tp->rxq_req)
12208 channel->rx_count = tp->rxq_req;
12209 else
12210 channel->rx_count = min(deflt_qs, tp->rxq_max);
12211
12212 if (tp->txq_req)
12213 channel->tx_count = tp->txq_req;
12214 else
12215 channel->tx_count = min(deflt_qs, tp->txq_max);
12216 }
12217}
12218
12219static int tg3_set_channels(struct net_device *dev,
12220 struct ethtool_channels *channel)
12221{
12222 struct tg3 *tp = netdev_priv(dev);
12223
12224 if (!tg3_flag(tp, SUPPORT_MSIX))
12225 return -EOPNOTSUPP;
12226
12227 if (channel->rx_count > tp->rxq_max ||
12228 channel->tx_count > tp->txq_max)
12229 return -EINVAL;
12230
12231 tp->rxq_req = channel->rx_count;
12232 tp->txq_req = channel->tx_count;
12233
12234 if (!netif_running(dev))
12235 return 0;
12236
12237 tg3_stop(tp);
12238
f4a46d1f 12239 tg3_carrier_off(tp);
0968169c 12240
be947307 12241 tg3_start(tp, true, false, false);
0968169c
MC
12242
12243 return 0;
12244}
12245
de6f31eb 12246static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
12247{
12248 switch (stringset) {
12249 case ETH_SS_STATS:
12250 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
12251 break;
4cafd3f5
MC
12252 case ETH_SS_TEST:
12253 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
12254 break;
1da177e4
LT
12255 default:
12256 WARN_ON(1); /* we need a WARN() */
12257 break;
12258 }
12259}
12260
81b8709c 12261static int tg3_set_phys_id(struct net_device *dev,
12262 enum ethtool_phys_id_state state)
4009a93d
MC
12263{
12264 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
12265
12266 if (!netif_running(tp->dev))
12267 return -EAGAIN;
12268
81b8709c 12269 switch (state) {
12270 case ETHTOOL_ID_ACTIVE:
fce55922 12271 return 1; /* cycle on/off once per second */
4009a93d 12272
81b8709c 12273 case ETHTOOL_ID_ON:
12274 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12275 LED_CTRL_1000MBPS_ON |
12276 LED_CTRL_100MBPS_ON |
12277 LED_CTRL_10MBPS_ON |
12278 LED_CTRL_TRAFFIC_OVERRIDE |
12279 LED_CTRL_TRAFFIC_BLINK |
12280 LED_CTRL_TRAFFIC_LED);
12281 break;
6aa20a22 12282
81b8709c 12283 case ETHTOOL_ID_OFF:
12284 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12285 LED_CTRL_TRAFFIC_OVERRIDE);
12286 break;
4009a93d 12287
81b8709c 12288 case ETHTOOL_ID_INACTIVE:
12289 tw32(MAC_LED_CTRL, tp->led_ctrl);
12290 break;
4009a93d 12291 }
81b8709c 12292
4009a93d
MC
12293 return 0;
12294}
12295
de6f31eb 12296static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
12297 struct ethtool_stats *estats, u64 *tmp_stats)
12298{
12299 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 12300
b546e46f
MC
12301 if (tp->hw_stats)
12302 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
12303 else
12304 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
12305}
12306
535a490e 12307static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
12308{
12309 int i;
12310 __be32 *buf;
12311 u32 offset = 0, len = 0;
12312 u32 magic, val;
12313
63c3a66f 12314 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
12315 return NULL;
12316
12317 if (magic == TG3_EEPROM_MAGIC) {
12318 for (offset = TG3_NVM_DIR_START;
12319 offset < TG3_NVM_DIR_END;
12320 offset += TG3_NVM_DIRENT_SIZE) {
12321 if (tg3_nvram_read(tp, offset, &val))
12322 return NULL;
12323
12324 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
12325 TG3_NVM_DIRTYPE_EXTVPD)
12326 break;
12327 }
12328
12329 if (offset != TG3_NVM_DIR_END) {
12330 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
12331 if (tg3_nvram_read(tp, offset + 4, &offset))
12332 return NULL;
12333
12334 offset = tg3_nvram_logical_addr(tp, offset);
12335 }
12336 }
12337
12338 if (!offset || !len) {
12339 offset = TG3_NVM_VPD_OFF;
12340 len = TG3_NVM_VPD_LEN;
12341 }
12342
12343 buf = kmalloc(len, GFP_KERNEL);
12344 if (buf == NULL)
12345 return NULL;
12346
12347 if (magic == TG3_EEPROM_MAGIC) {
12348 for (i = 0; i < len; i += 4) {
12349 /* The data is in little-endian format in NVRAM.
12350 * Use the big-endian read routines to preserve
12351 * the byte order as it exists in NVRAM.
12352 */
12353 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
12354 goto error;
12355 }
12356 } else {
12357 u8 *ptr;
12358 ssize_t cnt;
12359 unsigned int pos = 0;
12360
12361 ptr = (u8 *)&buf[0];
12362 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
12363 cnt = pci_read_vpd(tp->pdev, pos,
12364 len - pos, ptr);
12365 if (cnt == -ETIMEDOUT || cnt == -EINTR)
12366 cnt = 0;
12367 else if (cnt < 0)
12368 goto error;
12369 }
12370 if (pos != len)
12371 goto error;
12372 }
12373
535a490e
MC
12374 *vpdlen = len;
12375
c3e94500
MC
12376 return buf;
12377
12378error:
12379 kfree(buf);
12380 return NULL;
12381}
12382
566f86ad 12383#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
12384#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
12385#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
12386#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
12387#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
12388#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 12389#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
12390#define NVRAM_SELFBOOT_HW_SIZE 0x20
12391#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
12392
12393static int tg3_test_nvram(struct tg3 *tp)
12394{
535a490e 12395 u32 csum, magic, len;
a9dc529d 12396 __be32 *buf;
ab0049b4 12397 int i, j, k, err = 0, size;
566f86ad 12398
63c3a66f 12399 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
12400 return 0;
12401
e4f34110 12402 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
12403 return -EIO;
12404
1b27777a
MC
12405 if (magic == TG3_EEPROM_MAGIC)
12406 size = NVRAM_TEST_SIZE;
b16250e3 12407 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
12408 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12409 TG3_EEPROM_SB_FORMAT_1) {
12410 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12411 case TG3_EEPROM_SB_REVISION_0:
12412 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12413 break;
12414 case TG3_EEPROM_SB_REVISION_2:
12415 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12416 break;
12417 case TG3_EEPROM_SB_REVISION_3:
12418 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12419 break;
727a6d9f
MC
12420 case TG3_EEPROM_SB_REVISION_4:
12421 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12422 break;
12423 case TG3_EEPROM_SB_REVISION_5:
12424 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12425 break;
12426 case TG3_EEPROM_SB_REVISION_6:
12427 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12428 break;
a5767dec 12429 default:
727a6d9f 12430 return -EIO;
a5767dec
MC
12431 }
12432 } else
1b27777a 12433 return 0;
b16250e3
MC
12434 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12435 size = NVRAM_SELFBOOT_HW_SIZE;
12436 else
1b27777a
MC
12437 return -EIO;
12438
12439 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
12440 if (buf == NULL)
12441 return -ENOMEM;
12442
1b27777a
MC
12443 err = -EIO;
12444 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
12445 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12446 if (err)
566f86ad 12447 break;
566f86ad 12448 }
1b27777a 12449 if (i < size)
566f86ad
MC
12450 goto out;
12451
1b27777a 12452 /* Selfboot format */
a9dc529d 12453 magic = be32_to_cpu(buf[0]);
b9fc7dc5 12454 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 12455 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
12456 u8 *buf8 = (u8 *) buf, csum8 = 0;
12457
b9fc7dc5 12458 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
12459 TG3_EEPROM_SB_REVISION_2) {
12460 /* For rev 2, the csum doesn't include the MBA. */
12461 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
12462 csum8 += buf8[i];
12463 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
12464 csum8 += buf8[i];
12465 } else {
12466 for (i = 0; i < size; i++)
12467 csum8 += buf8[i];
12468 }
1b27777a 12469
ad96b485
AB
12470 if (csum8 == 0) {
12471 err = 0;
12472 goto out;
12473 }
12474
12475 err = -EIO;
12476 goto out;
1b27777a 12477 }
566f86ad 12478
b9fc7dc5 12479 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
12480 TG3_EEPROM_MAGIC_HW) {
12481 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 12482 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 12483 u8 *buf8 = (u8 *) buf;
b16250e3
MC
12484
12485 /* Separate the parity bits and the data bytes. */
12486 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
12487 if ((i == 0) || (i == 8)) {
12488 int l;
12489 u8 msk;
12490
12491 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
12492 parity[k++] = buf8[i] & msk;
12493 i++;
859a5887 12494 } else if (i == 16) {
b16250e3
MC
12495 int l;
12496 u8 msk;
12497
12498 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
12499 parity[k++] = buf8[i] & msk;
12500 i++;
12501
12502 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
12503 parity[k++] = buf8[i] & msk;
12504 i++;
12505 }
12506 data[j++] = buf8[i];
12507 }
12508
12509 err = -EIO;
12510 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
12511 u8 hw8 = hweight8(data[i]);
12512
12513 if ((hw8 & 0x1) && parity[i])
12514 goto out;
12515 else if (!(hw8 & 0x1) && !parity[i])
12516 goto out;
12517 }
12518 err = 0;
12519 goto out;
12520 }
12521
01c3a392
MC
12522 err = -EIO;
12523
566f86ad
MC
12524 /* Bootstrap checksum at offset 0x10 */
12525 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 12526 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
12527 goto out;
12528
12529 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
12530 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 12531 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 12532 goto out;
566f86ad 12533
c3e94500
MC
12534 kfree(buf);
12535
535a490e 12536 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
12537 if (!buf)
12538 return -ENOMEM;
d4894f3e 12539
535a490e 12540 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
12541 if (i > 0) {
12542 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
12543 if (j < 0)
12544 goto out;
12545
535a490e 12546 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
12547 goto out;
12548
12549 i += PCI_VPD_LRDT_TAG_SIZE;
12550 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
12551 PCI_VPD_RO_KEYWORD_CHKSUM);
12552 if (j > 0) {
12553 u8 csum8 = 0;
12554
12555 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12556
12557 for (i = 0; i <= j; i++)
12558 csum8 += ((u8 *)buf)[i];
12559
12560 if (csum8)
12561 goto out;
12562 }
12563 }
12564
566f86ad
MC
12565 err = 0;
12566
12567out:
12568 kfree(buf);
12569 return err;
12570}
12571
ca43007a
MC
12572#define TG3_SERDES_TIMEOUT_SEC 2
12573#define TG3_COPPER_TIMEOUT_SEC 6
12574
12575static int tg3_test_link(struct tg3 *tp)
12576{
12577 int i, max;
12578
12579 if (!netif_running(tp->dev))
12580 return -ENODEV;
12581
f07e9af3 12582 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
12583 max = TG3_SERDES_TIMEOUT_SEC;
12584 else
12585 max = TG3_COPPER_TIMEOUT_SEC;
12586
12587 for (i = 0; i < max; i++) {
f4a46d1f 12588 if (tp->link_up)
ca43007a
MC
12589 return 0;
12590
12591 if (msleep_interruptible(1000))
12592 break;
12593 }
12594
12595 return -EIO;
12596}
12597
a71116d1 12598/* Only test the commonly used registers */
30ca3e37 12599static int tg3_test_registers(struct tg3 *tp)
a71116d1 12600{
b16250e3 12601 int i, is_5705, is_5750;
a71116d1
MC
12602 u32 offset, read_mask, write_mask, val, save_val, read_val;
12603 static struct {
12604 u16 offset;
12605 u16 flags;
12606#define TG3_FL_5705 0x1
12607#define TG3_FL_NOT_5705 0x2
12608#define TG3_FL_NOT_5788 0x4
b16250e3 12609#define TG3_FL_NOT_5750 0x8
a71116d1
MC
12610 u32 read_mask;
12611 u32 write_mask;
12612 } reg_tbl[] = {
12613 /* MAC Control Registers */
12614 { MAC_MODE, TG3_FL_NOT_5705,
12615 0x00000000, 0x00ef6f8c },
12616 { MAC_MODE, TG3_FL_5705,
12617 0x00000000, 0x01ef6b8c },
12618 { MAC_STATUS, TG3_FL_NOT_5705,
12619 0x03800107, 0x00000000 },
12620 { MAC_STATUS, TG3_FL_5705,
12621 0x03800100, 0x00000000 },
12622 { MAC_ADDR_0_HIGH, 0x0000,
12623 0x00000000, 0x0000ffff },
12624 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 12625 0x00000000, 0xffffffff },
a71116d1
MC
12626 { MAC_RX_MTU_SIZE, 0x0000,
12627 0x00000000, 0x0000ffff },
12628 { MAC_TX_MODE, 0x0000,
12629 0x00000000, 0x00000070 },
12630 { MAC_TX_LENGTHS, 0x0000,
12631 0x00000000, 0x00003fff },
12632 { MAC_RX_MODE, TG3_FL_NOT_5705,
12633 0x00000000, 0x000007fc },
12634 { MAC_RX_MODE, TG3_FL_5705,
12635 0x00000000, 0x000007dc },
12636 { MAC_HASH_REG_0, 0x0000,
12637 0x00000000, 0xffffffff },
12638 { MAC_HASH_REG_1, 0x0000,
12639 0x00000000, 0xffffffff },
12640 { MAC_HASH_REG_2, 0x0000,
12641 0x00000000, 0xffffffff },
12642 { MAC_HASH_REG_3, 0x0000,
12643 0x00000000, 0xffffffff },
12644
12645 /* Receive Data and Receive BD Initiator Control Registers. */
12646 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
12647 0x00000000, 0xffffffff },
12648 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
12649 0x00000000, 0xffffffff },
12650 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
12651 0x00000000, 0x00000003 },
12652 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
12653 0x00000000, 0xffffffff },
12654 { RCVDBDI_STD_BD+0, 0x0000,
12655 0x00000000, 0xffffffff },
12656 { RCVDBDI_STD_BD+4, 0x0000,
12657 0x00000000, 0xffffffff },
12658 { RCVDBDI_STD_BD+8, 0x0000,
12659 0x00000000, 0xffff0002 },
12660 { RCVDBDI_STD_BD+0xc, 0x0000,
12661 0x00000000, 0xffffffff },
6aa20a22 12662
a71116d1
MC
12663 /* Receive BD Initiator Control Registers. */
12664 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
12665 0x00000000, 0xffffffff },
12666 { RCVBDI_STD_THRESH, TG3_FL_5705,
12667 0x00000000, 0x000003ff },
12668 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
12669 0x00000000, 0xffffffff },
6aa20a22 12670
a71116d1
MC
12671 /* Host Coalescing Control Registers. */
12672 { HOSTCC_MODE, TG3_FL_NOT_5705,
12673 0x00000000, 0x00000004 },
12674 { HOSTCC_MODE, TG3_FL_5705,
12675 0x00000000, 0x000000f6 },
12676 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
12677 0x00000000, 0xffffffff },
12678 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
12679 0x00000000, 0x000003ff },
12680 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
12681 0x00000000, 0xffffffff },
12682 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
12683 0x00000000, 0x000003ff },
12684 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
12685 0x00000000, 0xffffffff },
12686 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12687 0x00000000, 0x000000ff },
12688 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
12689 0x00000000, 0xffffffff },
12690 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12691 0x00000000, 0x000000ff },
12692 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
12693 0x00000000, 0xffffffff },
12694 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
12695 0x00000000, 0xffffffff },
12696 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12697 0x00000000, 0xffffffff },
12698 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12699 0x00000000, 0x000000ff },
12700 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12701 0x00000000, 0xffffffff },
12702 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12703 0x00000000, 0x000000ff },
12704 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
12705 0x00000000, 0xffffffff },
12706 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
12707 0x00000000, 0xffffffff },
12708 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
12709 0x00000000, 0xffffffff },
12710 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
12711 0x00000000, 0xffffffff },
12712 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
12713 0x00000000, 0xffffffff },
12714 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
12715 0xffffffff, 0x00000000 },
12716 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
12717 0xffffffff, 0x00000000 },
12718
12719 /* Buffer Manager Control Registers. */
b16250e3 12720 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 12721 0x00000000, 0x007fff80 },
b16250e3 12722 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
12723 0x00000000, 0x007fffff },
12724 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
12725 0x00000000, 0x0000003f },
12726 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
12727 0x00000000, 0x000001ff },
12728 { BUFMGR_MB_HIGH_WATER, 0x0000,
12729 0x00000000, 0x000001ff },
12730 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
12731 0xffffffff, 0x00000000 },
12732 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
12733 0xffffffff, 0x00000000 },
6aa20a22 12734
a71116d1
MC
12735 /* Mailbox Registers */
12736 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
12737 0x00000000, 0x000001ff },
12738 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
12739 0x00000000, 0x000001ff },
12740 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
12741 0x00000000, 0x000007ff },
12742 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
12743 0x00000000, 0x000001ff },
12744
12745 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
12746 };
12747
b16250e3 12748 is_5705 = is_5750 = 0;
63c3a66f 12749 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 12750 is_5705 = 1;
63c3a66f 12751 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
12752 is_5750 = 1;
12753 }
a71116d1
MC
12754
12755 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
12756 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
12757 continue;
12758
12759 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
12760 continue;
12761
63c3a66f 12762 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
12763 (reg_tbl[i].flags & TG3_FL_NOT_5788))
12764 continue;
12765
b16250e3
MC
12766 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
12767 continue;
12768
a71116d1
MC
12769 offset = (u32) reg_tbl[i].offset;
12770 read_mask = reg_tbl[i].read_mask;
12771 write_mask = reg_tbl[i].write_mask;
12772
12773 /* Save the original register content */
12774 save_val = tr32(offset);
12775
12776 /* Determine the read-only value. */
12777 read_val = save_val & read_mask;
12778
12779 /* Write zero to the register, then make sure the read-only bits
12780 * are not changed and the read/write bits are all zeros.
12781 */
12782 tw32(offset, 0);
12783
12784 val = tr32(offset);
12785
12786 /* Test the read-only and read/write bits. */
12787 if (((val & read_mask) != read_val) || (val & write_mask))
12788 goto out;
12789
12790 /* Write ones to all the bits defined by RdMask and WrMask, then
12791 * make sure the read-only bits are not changed and the
12792 * read/write bits are all ones.
12793 */
12794 tw32(offset, read_mask | write_mask);
12795
12796 val = tr32(offset);
12797
12798 /* Test the read-only bits. */
12799 if ((val & read_mask) != read_val)
12800 goto out;
12801
12802 /* Test the read/write bits. */
12803 if ((val & write_mask) != write_mask)
12804 goto out;
12805
12806 tw32(offset, save_val);
12807 }
12808
12809 return 0;
12810
12811out:
9f88f29f 12812 if (netif_msg_hw(tp))
2445e461
MC
12813 netdev_err(tp->dev,
12814 "Register test failed at offset %x\n", offset);
a71116d1
MC
12815 tw32(offset, save_val);
12816 return -EIO;
12817}
12818
7942e1db
MC
12819static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
12820{
f71e1309 12821 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
12822 int i;
12823 u32 j;
12824
e9edda69 12825 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
12826 for (j = 0; j < len; j += 4) {
12827 u32 val;
12828
12829 tg3_write_mem(tp, offset + j, test_pattern[i]);
12830 tg3_read_mem(tp, offset + j, &val);
12831 if (val != test_pattern[i])
12832 return -EIO;
12833 }
12834 }
12835 return 0;
12836}
12837
12838static int tg3_test_memory(struct tg3 *tp)
12839{
12840 static struct mem_entry {
12841 u32 offset;
12842 u32 len;
12843 } mem_tbl_570x[] = {
38690194 12844 { 0x00000000, 0x00b50},
7942e1db
MC
12845 { 0x00002000, 0x1c000},
12846 { 0xffffffff, 0x00000}
12847 }, mem_tbl_5705[] = {
12848 { 0x00000100, 0x0000c},
12849 { 0x00000200, 0x00008},
7942e1db
MC
12850 { 0x00004000, 0x00800},
12851 { 0x00006000, 0x01000},
12852 { 0x00008000, 0x02000},
12853 { 0x00010000, 0x0e000},
12854 { 0xffffffff, 0x00000}
79f4d13a
MC
12855 }, mem_tbl_5755[] = {
12856 { 0x00000200, 0x00008},
12857 { 0x00004000, 0x00800},
12858 { 0x00006000, 0x00800},
12859 { 0x00008000, 0x02000},
12860 { 0x00010000, 0x0c000},
12861 { 0xffffffff, 0x00000}
b16250e3
MC
12862 }, mem_tbl_5906[] = {
12863 { 0x00000200, 0x00008},
12864 { 0x00004000, 0x00400},
12865 { 0x00006000, 0x00400},
12866 { 0x00008000, 0x01000},
12867 { 0x00010000, 0x01000},
12868 { 0xffffffff, 0x00000}
8b5a6c42
MC
12869 }, mem_tbl_5717[] = {
12870 { 0x00000200, 0x00008},
12871 { 0x00010000, 0x0a000},
12872 { 0x00020000, 0x13c00},
12873 { 0xffffffff, 0x00000}
12874 }, mem_tbl_57765[] = {
12875 { 0x00000200, 0x00008},
12876 { 0x00004000, 0x00800},
12877 { 0x00006000, 0x09800},
12878 { 0x00010000, 0x0a000},
12879 { 0xffffffff, 0x00000}
7942e1db
MC
12880 };
12881 struct mem_entry *mem_tbl;
12882 int err = 0;
12883 int i;
12884
63c3a66f 12885 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 12886 mem_tbl = mem_tbl_5717;
c65a17f4 12887 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 12888 tg3_asic_rev(tp) == ASIC_REV_5762)
8b5a6c42 12889 mem_tbl = mem_tbl_57765;
63c3a66f 12890 else if (tg3_flag(tp, 5755_PLUS))
321d32a0 12891 mem_tbl = mem_tbl_5755;
4153577a 12892 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
321d32a0 12893 mem_tbl = mem_tbl_5906;
63c3a66f 12894 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
12895 mem_tbl = mem_tbl_5705;
12896 else
7942e1db
MC
12897 mem_tbl = mem_tbl_570x;
12898
12899 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
12900 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
12901 if (err)
7942e1db
MC
12902 break;
12903 }
6aa20a22 12904
7942e1db
MC
12905 return err;
12906}
12907
bb158d69
MC
12908#define TG3_TSO_MSS 500
12909
12910#define TG3_TSO_IP_HDR_LEN 20
12911#define TG3_TSO_TCP_HDR_LEN 20
12912#define TG3_TSO_TCP_OPT_LEN 12
12913
12914static const u8 tg3_tso_header[] = {
129150x08, 0x00,
129160x45, 0x00, 0x00, 0x00,
129170x00, 0x00, 0x40, 0x00,
129180x40, 0x06, 0x00, 0x00,
129190x0a, 0x00, 0x00, 0x01,
129200x0a, 0x00, 0x00, 0x02,
129210x0d, 0x00, 0xe0, 0x00,
129220x00, 0x00, 0x01, 0x00,
129230x00, 0x00, 0x02, 0x00,
129240x80, 0x10, 0x10, 0x00,
129250x14, 0x09, 0x00, 0x00,
129260x01, 0x01, 0x08, 0x0a,
129270x11, 0x11, 0x11, 0x11,
129280x11, 0x11, 0x11, 0x11,
12929};
9f40dead 12930
28a45957 12931static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 12932{
5e5a7f37 12933 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 12934 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 12935 u32 budget;
9205fd9c
ED
12936 struct sk_buff *skb;
12937 u8 *tx_data, *rx_data;
c76949a6
MC
12938 dma_addr_t map;
12939 int num_pkts, tx_len, rx_len, i, err;
12940 struct tg3_rx_buffer_desc *desc;
898a56f8 12941 struct tg3_napi *tnapi, *rnapi;
8fea32b9 12942 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 12943
c8873405
MC
12944 tnapi = &tp->napi[0];
12945 rnapi = &tp->napi[0];
0c1d0e2b 12946 if (tp->irq_cnt > 1) {
63c3a66f 12947 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 12948 rnapi = &tp->napi[1];
63c3a66f 12949 if (tg3_flag(tp, ENABLE_TSS))
c8873405 12950 tnapi = &tp->napi[1];
0c1d0e2b 12951 }
fd2ce37f 12952 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 12953
c76949a6
MC
12954 err = -EIO;
12955
4852a861 12956 tx_len = pktsz;
a20e9c62 12957 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
12958 if (!skb)
12959 return -ENOMEM;
12960
c76949a6
MC
12961 tx_data = skb_put(skb, tx_len);
12962 memcpy(tx_data, tp->dev->dev_addr, 6);
12963 memset(tx_data + 6, 0x0, 8);
12964
4852a861 12965 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 12966
28a45957 12967 if (tso_loopback) {
bb158d69
MC
12968 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
12969
12970 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
12971 TG3_TSO_TCP_OPT_LEN;
12972
12973 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
12974 sizeof(tg3_tso_header));
12975 mss = TG3_TSO_MSS;
12976
12977 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
12978 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
12979
12980 /* Set the total length field in the IP header */
12981 iph->tot_len = htons((u16)(mss + hdr_len));
12982
12983 base_flags = (TXD_FLAG_CPU_PRE_DMA |
12984 TXD_FLAG_CPU_POST_DMA);
12985
63c3a66f
JP
12986 if (tg3_flag(tp, HW_TSO_1) ||
12987 tg3_flag(tp, HW_TSO_2) ||
12988 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
12989 struct tcphdr *th;
12990 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
12991 th = (struct tcphdr *)&tx_data[val];
12992 th->check = 0;
12993 } else
12994 base_flags |= TXD_FLAG_TCPUDP_CSUM;
12995
63c3a66f 12996 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
12997 mss |= (hdr_len & 0xc) << 12;
12998 if (hdr_len & 0x10)
12999 base_flags |= 0x00000010;
13000 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 13001 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 13002 mss |= hdr_len << 9;
63c3a66f 13003 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 13004 tg3_asic_rev(tp) == ASIC_REV_5705) {
bb158d69
MC
13005 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
13006 } else {
13007 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
13008 }
13009
13010 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
13011 } else {
13012 num_pkts = 1;
13013 data_off = ETH_HLEN;
c441b456
MC
13014
13015 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
13016 tx_len > VLAN_ETH_FRAME_LEN)
13017 base_flags |= TXD_FLAG_JMB_PKT;
bb158d69
MC
13018 }
13019
13020 for (i = data_off; i < tx_len; i++)
c76949a6
MC
13021 tx_data[i] = (u8) (i & 0xff);
13022
f4188d8a
AD
13023 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
13024 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
13025 dev_kfree_skb(skb);
13026 return -EIO;
13027 }
c76949a6 13028
0d681b27
MC
13029 val = tnapi->tx_prod;
13030 tnapi->tx_buffers[val].skb = skb;
13031 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
13032
c76949a6 13033 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13034 rnapi->coal_now);
c76949a6
MC
13035
13036 udelay(10);
13037
898a56f8 13038 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 13039
84b67b27
MC
13040 budget = tg3_tx_avail(tnapi);
13041 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
13042 base_flags | TXD_FLAG_END, mss, 0)) {
13043 tnapi->tx_buffers[val].skb = NULL;
13044 dev_kfree_skb(skb);
13045 return -EIO;
13046 }
c76949a6 13047
f3f3f27e 13048 tnapi->tx_prod++;
c76949a6 13049
6541b806
MC
13050 /* Sync BD data before updating mailbox */
13051 wmb();
13052
f3f3f27e
MC
13053 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
13054 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
13055
13056 udelay(10);
13057
303fc921
MC
13058 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
13059 for (i = 0; i < 35; i++) {
c76949a6 13060 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13061 coal_now);
c76949a6
MC
13062
13063 udelay(10);
13064
898a56f8
MC
13065 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
13066 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 13067 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
13068 (rx_idx == (rx_start_idx + num_pkts)))
13069 break;
13070 }
13071
ba1142e4 13072 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
13073 dev_kfree_skb(skb);
13074
f3f3f27e 13075 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
13076 goto out;
13077
13078 if (rx_idx != rx_start_idx + num_pkts)
13079 goto out;
13080
bb158d69
MC
13081 val = data_off;
13082 while (rx_idx != rx_start_idx) {
13083 desc = &rnapi->rx_rcb[rx_start_idx++];
13084 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
13085 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 13086
bb158d69
MC
13087 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
13088 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
13089 goto out;
c76949a6 13090
bb158d69
MC
13091 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
13092 - ETH_FCS_LEN;
c76949a6 13093
28a45957 13094 if (!tso_loopback) {
bb158d69
MC
13095 if (rx_len != tx_len)
13096 goto out;
4852a861 13097
bb158d69
MC
13098 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
13099 if (opaque_key != RXD_OPAQUE_RING_STD)
13100 goto out;
13101 } else {
13102 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
13103 goto out;
13104 }
13105 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
13106 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 13107 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 13108 goto out;
bb158d69 13109 }
4852a861 13110
bb158d69 13111 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 13112 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
13113 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
13114 mapping);
13115 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 13116 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
13117 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
13118 mapping);
13119 } else
13120 goto out;
c76949a6 13121
bb158d69
MC
13122 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
13123 PCI_DMA_FROMDEVICE);
c76949a6 13124
9205fd9c 13125 rx_data += TG3_RX_OFFSET(tp);
bb158d69 13126 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 13127 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
13128 goto out;
13129 }
c76949a6 13130 }
bb158d69 13131
c76949a6 13132 err = 0;
6aa20a22 13133
9205fd9c 13134 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
13135out:
13136 return err;
13137}
13138
00c266b7
MC
13139#define TG3_STD_LOOPBACK_FAILED 1
13140#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 13141#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
13142#define TG3_LOOPBACK_FAILED \
13143 (TG3_STD_LOOPBACK_FAILED | \
13144 TG3_JMB_LOOPBACK_FAILED | \
13145 TG3_TSO_LOOPBACK_FAILED)
00c266b7 13146
941ec90f 13147static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 13148{
28a45957 13149 int err = -EIO;
2215e24c 13150 u32 eee_cap;
c441b456
MC
13151 u32 jmb_pkt_sz = 9000;
13152
13153 if (tp->dma_limit)
13154 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
9f40dead 13155
ab789046
MC
13156 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
13157 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
13158
28a45957 13159 if (!netif_running(tp->dev)) {
93df8b8f
NNS
13160 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13161 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13162 if (do_extlpbk)
93df8b8f 13163 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
28a45957
MC
13164 goto done;
13165 }
13166
b9ec6c1b 13167 err = tg3_reset_hw(tp, 1);
ab789046 13168 if (err) {
93df8b8f
NNS
13169 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13170 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13171 if (do_extlpbk)
93df8b8f 13172 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
ab789046
MC
13173 goto done;
13174 }
9f40dead 13175
63c3a66f 13176 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
13177 int i;
13178
13179 /* Reroute all rx packets to the 1st queue */
13180 for (i = MAC_RSS_INDIR_TBL_0;
13181 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
13182 tw32(i, 0x0);
13183 }
13184
6e01b20b
MC
13185 /* HW errata - mac loopback fails in some cases on 5780.
13186 * Normal traffic and PHY loopback are not affected by
13187 * errata. Also, the MAC loopback test is deprecated for
13188 * all newer ASIC revisions.
13189 */
4153577a 13190 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
6e01b20b
MC
13191 !tg3_flag(tp, CPMU_PRESENT)) {
13192 tg3_mac_loopback(tp, true);
9936bcf6 13193
28a45957 13194 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13195 data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
13196
13197 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13198 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13199 data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
13200
13201 tg3_mac_loopback(tp, false);
13202 }
4852a861 13203
f07e9af3 13204 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 13205 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
13206 int i;
13207
941ec90f 13208 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
13209
13210 /* Wait for link */
13211 for (i = 0; i < 100; i++) {
13212 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
13213 break;
13214 mdelay(1);
13215 }
13216
28a45957 13217 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13218 data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 13219 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957 13220 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f 13221 data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 13222 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13223 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13224 data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 13225
941ec90f
MC
13226 if (do_extlpbk) {
13227 tg3_phy_lpbk_set(tp, 0, true);
13228
13229 /* All link indications report up, but the hardware
13230 * isn't really ready for about 20 msec. Double it
13231 * to be sure.
13232 */
13233 mdelay(40);
13234
13235 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f
NNS
13236 data[TG3_EXT_LOOPB_TEST] |=
13237 TG3_STD_LOOPBACK_FAILED;
941ec90f
MC
13238 if (tg3_flag(tp, TSO_CAPABLE) &&
13239 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f
NNS
13240 data[TG3_EXT_LOOPB_TEST] |=
13241 TG3_TSO_LOOPBACK_FAILED;
941ec90f 13242 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13243 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f
NNS
13244 data[TG3_EXT_LOOPB_TEST] |=
13245 TG3_JMB_LOOPBACK_FAILED;
941ec90f
MC
13246 }
13247
5e5a7f37
MC
13248 /* Re-enable gphy autopowerdown. */
13249 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
13250 tg3_phy_toggle_apd(tp, true);
13251 }
6833c043 13252
93df8b8f
NNS
13253 err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
13254 data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
28a45957 13255
ab789046
MC
13256done:
13257 tp->phy_flags |= eee_cap;
13258
9f40dead
MC
13259 return err;
13260}
13261
4cafd3f5
MC
13262static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
13263 u64 *data)
13264{
566f86ad 13265 struct tg3 *tp = netdev_priv(dev);
941ec90f 13266 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 13267
bed9829f
MC
13268 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
13269 tg3_power_up(tp)) {
13270 etest->flags |= ETH_TEST_FL_FAILED;
13271 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
13272 return;
13273 }
bc1c7567 13274
566f86ad
MC
13275 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
13276
13277 if (tg3_test_nvram(tp) != 0) {
13278 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13279 data[TG3_NVRAM_TEST] = 1;
566f86ad 13280 }
941ec90f 13281 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a 13282 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13283 data[TG3_LINK_TEST] = 1;
ca43007a 13284 }
a71116d1 13285 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 13286 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
13287
13288 if (netif_running(dev)) {
b02fd9e3 13289 tg3_phy_stop(tp);
a71116d1 13290 tg3_netif_stop(tp);
bbe832c0
MC
13291 irq_sync = 1;
13292 }
a71116d1 13293
bbe832c0 13294 tg3_full_lock(tp, irq_sync);
a71116d1 13295 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 13296 err = tg3_nvram_lock(tp);
a71116d1 13297 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 13298 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 13299 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
13300 if (!err)
13301 tg3_nvram_unlock(tp);
a71116d1 13302
f07e9af3 13303 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
13304 tg3_phy_reset(tp);
13305
a71116d1
MC
13306 if (tg3_test_registers(tp) != 0) {
13307 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13308 data[TG3_REGISTER_TEST] = 1;
a71116d1 13309 }
28a45957 13310
7942e1db
MC
13311 if (tg3_test_memory(tp) != 0) {
13312 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13313 data[TG3_MEMORY_TEST] = 1;
7942e1db 13314 }
28a45957 13315
941ec90f
MC
13316 if (doextlpbk)
13317 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
13318
93df8b8f 13319 if (tg3_test_loopback(tp, data, doextlpbk))
c76949a6 13320 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 13321
f47c11ee
DM
13322 tg3_full_unlock(tp);
13323
d4bc3927
MC
13324 if (tg3_test_interrupt(tp) != 0) {
13325 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13326 data[TG3_INTERRUPT_TEST] = 1;
d4bc3927 13327 }
f47c11ee
DM
13328
13329 tg3_full_lock(tp, 0);
d4bc3927 13330
a71116d1
MC
13331 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13332 if (netif_running(dev)) {
63c3a66f 13333 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
13334 err2 = tg3_restart_hw(tp, 1);
13335 if (!err2)
b9ec6c1b 13336 tg3_netif_start(tp);
a71116d1 13337 }
f47c11ee
DM
13338
13339 tg3_full_unlock(tp);
b02fd9e3
MC
13340
13341 if (irq_sync && !err2)
13342 tg3_phy_start(tp);
a71116d1 13343 }
80096068 13344 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 13345 tg3_power_down(tp);
bc1c7567 13346
4cafd3f5
MC
13347}
13348
0a633ac2
MC
13349static int tg3_hwtstamp_ioctl(struct net_device *dev,
13350 struct ifreq *ifr, int cmd)
13351{
13352 struct tg3 *tp = netdev_priv(dev);
13353 struct hwtstamp_config stmpconf;
13354
13355 if (!tg3_flag(tp, PTP_CAPABLE))
13356 return -EINVAL;
13357
13358 if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
13359 return -EFAULT;
13360
13361 if (stmpconf.flags)
13362 return -EINVAL;
13363
13364 switch (stmpconf.tx_type) {
13365 case HWTSTAMP_TX_ON:
13366 tg3_flag_set(tp, TX_TSTAMP_EN);
13367 break;
13368 case HWTSTAMP_TX_OFF:
13369 tg3_flag_clear(tp, TX_TSTAMP_EN);
13370 break;
13371 default:
13372 return -ERANGE;
13373 }
13374
13375 switch (stmpconf.rx_filter) {
13376 case HWTSTAMP_FILTER_NONE:
13377 tp->rxptpctl = 0;
13378 break;
13379 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
13380 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13381 TG3_RX_PTP_CTL_ALL_V1_EVENTS;
13382 break;
13383 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
13384 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13385 TG3_RX_PTP_CTL_SYNC_EVNT;
13386 break;
13387 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
13388 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13389 TG3_RX_PTP_CTL_DELAY_REQ;
13390 break;
13391 case HWTSTAMP_FILTER_PTP_V2_EVENT:
13392 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13393 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13394 break;
13395 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
13396 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13397 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13398 break;
13399 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
13400 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13401 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13402 break;
13403 case HWTSTAMP_FILTER_PTP_V2_SYNC:
13404 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13405 TG3_RX_PTP_CTL_SYNC_EVNT;
13406 break;
13407 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13408 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13409 TG3_RX_PTP_CTL_SYNC_EVNT;
13410 break;
13411 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13412 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13413 TG3_RX_PTP_CTL_SYNC_EVNT;
13414 break;
13415 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13416 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13417 TG3_RX_PTP_CTL_DELAY_REQ;
13418 break;
13419 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13420 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13421 TG3_RX_PTP_CTL_DELAY_REQ;
13422 break;
13423 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13424 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13425 TG3_RX_PTP_CTL_DELAY_REQ;
13426 break;
13427 default:
13428 return -ERANGE;
13429 }
13430
13431 if (netif_running(dev) && tp->rxptpctl)
13432 tw32(TG3_RX_PTP_CTL,
13433 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13434
13435 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13436 -EFAULT : 0;
13437}
13438
1da177e4
LT
13439static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13440{
13441 struct mii_ioctl_data *data = if_mii(ifr);
13442 struct tg3 *tp = netdev_priv(dev);
13443 int err;
13444
63c3a66f 13445 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 13446 struct phy_device *phydev;
f07e9af3 13447 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 13448 return -EAGAIN;
3f0e3ad7 13449 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 13450 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
13451 }
13452
33f401ae 13453 switch (cmd) {
1da177e4 13454 case SIOCGMIIPHY:
882e9793 13455 data->phy_id = tp->phy_addr;
1da177e4
LT
13456
13457 /* fallthru */
13458 case SIOCGMIIREG: {
13459 u32 mii_regval;
13460
f07e9af3 13461 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13462 break; /* We have no PHY */
13463
34eea5ac 13464 if (!netif_running(dev))
bc1c7567
MC
13465 return -EAGAIN;
13466
f47c11ee 13467 spin_lock_bh(&tp->lock);
5c358045
HM
13468 err = __tg3_readphy(tp, data->phy_id & 0x1f,
13469 data->reg_num & 0x1f, &mii_regval);
f47c11ee 13470 spin_unlock_bh(&tp->lock);
1da177e4
LT
13471
13472 data->val_out = mii_regval;
13473
13474 return err;
13475 }
13476
13477 case SIOCSMIIREG:
f07e9af3 13478 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13479 break; /* We have no PHY */
13480
34eea5ac 13481 if (!netif_running(dev))
bc1c7567
MC
13482 return -EAGAIN;
13483
f47c11ee 13484 spin_lock_bh(&tp->lock);
5c358045
HM
13485 err = __tg3_writephy(tp, data->phy_id & 0x1f,
13486 data->reg_num & 0x1f, data->val_in);
f47c11ee 13487 spin_unlock_bh(&tp->lock);
1da177e4
LT
13488
13489 return err;
13490
0a633ac2
MC
13491 case SIOCSHWTSTAMP:
13492 return tg3_hwtstamp_ioctl(dev, ifr, cmd);
13493
1da177e4
LT
13494 default:
13495 /* do nothing */
13496 break;
13497 }
13498 return -EOPNOTSUPP;
13499}
13500
15f9850d
DM
13501static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13502{
13503 struct tg3 *tp = netdev_priv(dev);
13504
13505 memcpy(ec, &tp->coal, sizeof(*ec));
13506 return 0;
13507}
13508
d244c892
MC
13509static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13510{
13511 struct tg3 *tp = netdev_priv(dev);
13512 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
13513 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
13514
63c3a66f 13515 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
13516 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
13517 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
13518 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
13519 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
13520 }
13521
13522 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
13523 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
13524 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
13525 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
13526 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
13527 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
13528 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
13529 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
13530 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
13531 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
13532 return -EINVAL;
13533
13534 /* No rx interrupts will be generated if both are zero */
13535 if ((ec->rx_coalesce_usecs == 0) &&
13536 (ec->rx_max_coalesced_frames == 0))
13537 return -EINVAL;
13538
13539 /* No tx interrupts will be generated if both are zero */
13540 if ((ec->tx_coalesce_usecs == 0) &&
13541 (ec->tx_max_coalesced_frames == 0))
13542 return -EINVAL;
13543
13544 /* Only copy relevant parameters, ignore all others. */
13545 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
13546 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
13547 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
13548 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
13549 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
13550 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
13551 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
13552 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
13553 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
13554
13555 if (netif_running(dev)) {
13556 tg3_full_lock(tp, 0);
13557 __tg3_set_coalesce(tp, &tp->coal);
13558 tg3_full_unlock(tp);
13559 }
13560 return 0;
13561}
13562
7282d491 13563static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
13564 .get_settings = tg3_get_settings,
13565 .set_settings = tg3_set_settings,
13566 .get_drvinfo = tg3_get_drvinfo,
13567 .get_regs_len = tg3_get_regs_len,
13568 .get_regs = tg3_get_regs,
13569 .get_wol = tg3_get_wol,
13570 .set_wol = tg3_set_wol,
13571 .get_msglevel = tg3_get_msglevel,
13572 .set_msglevel = tg3_set_msglevel,
13573 .nway_reset = tg3_nway_reset,
13574 .get_link = ethtool_op_get_link,
13575 .get_eeprom_len = tg3_get_eeprom_len,
13576 .get_eeprom = tg3_get_eeprom,
13577 .set_eeprom = tg3_set_eeprom,
13578 .get_ringparam = tg3_get_ringparam,
13579 .set_ringparam = tg3_set_ringparam,
13580 .get_pauseparam = tg3_get_pauseparam,
13581 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 13582 .self_test = tg3_self_test,
1da177e4 13583 .get_strings = tg3_get_strings,
81b8709c 13584 .set_phys_id = tg3_set_phys_id,
1da177e4 13585 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 13586 .get_coalesce = tg3_get_coalesce,
d244c892 13587 .set_coalesce = tg3_set_coalesce,
b9f2c044 13588 .get_sset_count = tg3_get_sset_count,
90415477
MC
13589 .get_rxnfc = tg3_get_rxnfc,
13590 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
13591 .get_rxfh_indir = tg3_get_rxfh_indir,
13592 .set_rxfh_indir = tg3_set_rxfh_indir,
0968169c
MC
13593 .get_channels = tg3_get_channels,
13594 .set_channels = tg3_set_channels,
7d41e49a 13595 .get_ts_info = tg3_get_ts_info,
1da177e4
LT
13596};
13597
b4017c53
DM
13598static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
13599 struct rtnl_link_stats64 *stats)
13600{
13601 struct tg3 *tp = netdev_priv(dev);
13602
0f566b20
MC
13603 spin_lock_bh(&tp->lock);
13604 if (!tp->hw_stats) {
13605 spin_unlock_bh(&tp->lock);
b4017c53 13606 return &tp->net_stats_prev;
0f566b20 13607 }
b4017c53 13608
b4017c53
DM
13609 tg3_get_nstats(tp, stats);
13610 spin_unlock_bh(&tp->lock);
13611
13612 return stats;
13613}
13614
ccd5ba9d
MC
13615static void tg3_set_rx_mode(struct net_device *dev)
13616{
13617 struct tg3 *tp = netdev_priv(dev);
13618
13619 if (!netif_running(dev))
13620 return;
13621
13622 tg3_full_lock(tp, 0);
13623 __tg3_set_rx_mode(dev);
13624 tg3_full_unlock(tp);
13625}
13626
faf1627a
MC
13627static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
13628 int new_mtu)
13629{
13630 dev->mtu = new_mtu;
13631
13632 if (new_mtu > ETH_DATA_LEN) {
13633 if (tg3_flag(tp, 5780_CLASS)) {
13634 netdev_update_features(dev);
13635 tg3_flag_clear(tp, TSO_CAPABLE);
13636 } else {
13637 tg3_flag_set(tp, JUMBO_RING_ENABLE);
13638 }
13639 } else {
13640 if (tg3_flag(tp, 5780_CLASS)) {
13641 tg3_flag_set(tp, TSO_CAPABLE);
13642 netdev_update_features(dev);
13643 }
13644 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
13645 }
13646}
13647
13648static int tg3_change_mtu(struct net_device *dev, int new_mtu)
13649{
13650 struct tg3 *tp = netdev_priv(dev);
2fae5e36 13651 int err, reset_phy = 0;
faf1627a
MC
13652
13653 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
13654 return -EINVAL;
13655
13656 if (!netif_running(dev)) {
13657 /* We'll just catch it later when the
13658 * device is up'd.
13659 */
13660 tg3_set_mtu(dev, tp, new_mtu);
13661 return 0;
13662 }
13663
13664 tg3_phy_stop(tp);
13665
13666 tg3_netif_stop(tp);
13667
13668 tg3_full_lock(tp, 1);
13669
13670 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13671
13672 tg3_set_mtu(dev, tp, new_mtu);
13673
2fae5e36
MC
13674 /* Reset PHY, otherwise the read DMA engine will be in a mode that
13675 * breaks all requests to 256 bytes.
13676 */
4153577a 13677 if (tg3_asic_rev(tp) == ASIC_REV_57766)
2fae5e36
MC
13678 reset_phy = 1;
13679
13680 err = tg3_restart_hw(tp, reset_phy);
faf1627a
MC
13681
13682 if (!err)
13683 tg3_netif_start(tp);
13684
13685 tg3_full_unlock(tp);
13686
13687 if (!err)
13688 tg3_phy_start(tp);
13689
13690 return err;
13691}
13692
13693static const struct net_device_ops tg3_netdev_ops = {
13694 .ndo_open = tg3_open,
13695 .ndo_stop = tg3_close,
13696 .ndo_start_xmit = tg3_start_xmit,
13697 .ndo_get_stats64 = tg3_get_stats64,
13698 .ndo_validate_addr = eth_validate_addr,
13699 .ndo_set_rx_mode = tg3_set_rx_mode,
13700 .ndo_set_mac_address = tg3_set_mac_addr,
13701 .ndo_do_ioctl = tg3_ioctl,
13702 .ndo_tx_timeout = tg3_tx_timeout,
13703 .ndo_change_mtu = tg3_change_mtu,
13704 .ndo_fix_features = tg3_fix_features,
13705 .ndo_set_features = tg3_set_features,
13706#ifdef CONFIG_NET_POLL_CONTROLLER
13707 .ndo_poll_controller = tg3_poll_controller,
13708#endif
13709};
13710
229b1ad1 13711static void tg3_get_eeprom_size(struct tg3 *tp)
1da177e4 13712{
1b27777a 13713 u32 cursize, val, magic;
1da177e4
LT
13714
13715 tp->nvram_size = EEPROM_CHIP_SIZE;
13716
e4f34110 13717 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
13718 return;
13719
b16250e3
MC
13720 if ((magic != TG3_EEPROM_MAGIC) &&
13721 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
13722 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
13723 return;
13724
13725 /*
13726 * Size the chip by reading offsets at increasing powers of two.
13727 * When we encounter our validation signature, we know the addressing
13728 * has wrapped around, and thus have our chip size.
13729 */
1b27777a 13730 cursize = 0x10;
1da177e4
LT
13731
13732 while (cursize < tp->nvram_size) {
e4f34110 13733 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
13734 return;
13735
1820180b 13736 if (val == magic)
1da177e4
LT
13737 break;
13738
13739 cursize <<= 1;
13740 }
13741
13742 tp->nvram_size = cursize;
13743}
6aa20a22 13744
229b1ad1 13745static void tg3_get_nvram_size(struct tg3 *tp)
1da177e4
LT
13746{
13747 u32 val;
13748
63c3a66f 13749 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
13750 return;
13751
13752 /* Selfboot format */
1820180b 13753 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
13754 tg3_get_eeprom_size(tp);
13755 return;
13756 }
13757
6d348f2c 13758 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 13759 if (val != 0) {
6d348f2c
MC
13760 /* This is confusing. We want to operate on the
13761 * 16-bit value at offset 0xf2. The tg3_nvram_read()
13762 * call will read from NVRAM and byteswap the data
13763 * according to the byteswapping settings for all
13764 * other register accesses. This ensures the data we
13765 * want will always reside in the lower 16-bits.
13766 * However, the data in NVRAM is in LE format, which
13767 * means the data from the NVRAM read will always be
13768 * opposite the endianness of the CPU. The 16-bit
13769 * byteswap then brings the data to CPU endianness.
13770 */
13771 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
13772 return;
13773 }
13774 }
fd1122a2 13775 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
13776}
13777
229b1ad1 13778static void tg3_get_nvram_info(struct tg3 *tp)
1da177e4
LT
13779{
13780 u32 nvcfg1;
13781
13782 nvcfg1 = tr32(NVRAM_CFG1);
13783 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 13784 tg3_flag_set(tp, FLASH);
8590a603 13785 } else {
1da177e4
LT
13786 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13787 tw32(NVRAM_CFG1, nvcfg1);
13788 }
13789
4153577a 13790 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
63c3a66f 13791 tg3_flag(tp, 5780_CLASS)) {
1da177e4 13792 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
13793 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
13794 tp->nvram_jedecnum = JEDEC_ATMEL;
13795 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13796 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13797 break;
13798 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
13799 tp->nvram_jedecnum = JEDEC_ATMEL;
13800 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
13801 break;
13802 case FLASH_VENDOR_ATMEL_EEPROM:
13803 tp->nvram_jedecnum = JEDEC_ATMEL;
13804 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 13805 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13806 break;
13807 case FLASH_VENDOR_ST:
13808 tp->nvram_jedecnum = JEDEC_ST;
13809 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 13810 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13811 break;
13812 case FLASH_VENDOR_SAIFUN:
13813 tp->nvram_jedecnum = JEDEC_SAIFUN;
13814 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
13815 break;
13816 case FLASH_VENDOR_SST_SMALL:
13817 case FLASH_VENDOR_SST_LARGE:
13818 tp->nvram_jedecnum = JEDEC_SST;
13819 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
13820 break;
1da177e4 13821 }
8590a603 13822 } else {
1da177e4
LT
13823 tp->nvram_jedecnum = JEDEC_ATMEL;
13824 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13825 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
13826 }
13827}
13828
229b1ad1 13829static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
a1b950d5
MC
13830{
13831 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
13832 case FLASH_5752PAGE_SIZE_256:
13833 tp->nvram_pagesize = 256;
13834 break;
13835 case FLASH_5752PAGE_SIZE_512:
13836 tp->nvram_pagesize = 512;
13837 break;
13838 case FLASH_5752PAGE_SIZE_1K:
13839 tp->nvram_pagesize = 1024;
13840 break;
13841 case FLASH_5752PAGE_SIZE_2K:
13842 tp->nvram_pagesize = 2048;
13843 break;
13844 case FLASH_5752PAGE_SIZE_4K:
13845 tp->nvram_pagesize = 4096;
13846 break;
13847 case FLASH_5752PAGE_SIZE_264:
13848 tp->nvram_pagesize = 264;
13849 break;
13850 case FLASH_5752PAGE_SIZE_528:
13851 tp->nvram_pagesize = 528;
13852 break;
13853 }
13854}
13855
229b1ad1 13856static void tg3_get_5752_nvram_info(struct tg3 *tp)
361b4ac2
MC
13857{
13858 u32 nvcfg1;
13859
13860 nvcfg1 = tr32(NVRAM_CFG1);
13861
e6af301b
MC
13862 /* NVRAM protection for TPM */
13863 if (nvcfg1 & (1 << 27))
63c3a66f 13864 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 13865
361b4ac2 13866 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
13867 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
13868 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
13869 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13870 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13871 break;
13872 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13873 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13874 tg3_flag_set(tp, NVRAM_BUFFERED);
13875 tg3_flag_set(tp, FLASH);
8590a603
MC
13876 break;
13877 case FLASH_5752VENDOR_ST_M45PE10:
13878 case FLASH_5752VENDOR_ST_M45PE20:
13879 case FLASH_5752VENDOR_ST_M45PE40:
13880 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13881 tg3_flag_set(tp, NVRAM_BUFFERED);
13882 tg3_flag_set(tp, FLASH);
8590a603 13883 break;
361b4ac2
MC
13884 }
13885
63c3a66f 13886 if (tg3_flag(tp, FLASH)) {
a1b950d5 13887 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 13888 } else {
361b4ac2
MC
13889 /* For eeprom, set pagesize to maximum eeprom size */
13890 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13891
13892 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13893 tw32(NVRAM_CFG1, nvcfg1);
13894 }
13895}
13896
229b1ad1 13897static void tg3_get_5755_nvram_info(struct tg3 *tp)
d3c7b886 13898{
989a9d23 13899 u32 nvcfg1, protect = 0;
d3c7b886
MC
13900
13901 nvcfg1 = tr32(NVRAM_CFG1);
13902
13903 /* NVRAM protection for TPM */
989a9d23 13904 if (nvcfg1 & (1 << 27)) {
63c3a66f 13905 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
13906 protect = 1;
13907 }
d3c7b886 13908
989a9d23
MC
13909 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
13910 switch (nvcfg1) {
8590a603
MC
13911 case FLASH_5755VENDOR_ATMEL_FLASH_1:
13912 case FLASH_5755VENDOR_ATMEL_FLASH_2:
13913 case FLASH_5755VENDOR_ATMEL_FLASH_3:
13914 case FLASH_5755VENDOR_ATMEL_FLASH_5:
13915 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13916 tg3_flag_set(tp, NVRAM_BUFFERED);
13917 tg3_flag_set(tp, FLASH);
8590a603
MC
13918 tp->nvram_pagesize = 264;
13919 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
13920 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
13921 tp->nvram_size = (protect ? 0x3e200 :
13922 TG3_NVRAM_SIZE_512KB);
13923 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
13924 tp->nvram_size = (protect ? 0x1f200 :
13925 TG3_NVRAM_SIZE_256KB);
13926 else
13927 tp->nvram_size = (protect ? 0x1f200 :
13928 TG3_NVRAM_SIZE_128KB);
13929 break;
13930 case FLASH_5752VENDOR_ST_M45PE10:
13931 case FLASH_5752VENDOR_ST_M45PE20:
13932 case FLASH_5752VENDOR_ST_M45PE40:
13933 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13934 tg3_flag_set(tp, NVRAM_BUFFERED);
13935 tg3_flag_set(tp, FLASH);
8590a603
MC
13936 tp->nvram_pagesize = 256;
13937 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
13938 tp->nvram_size = (protect ?
13939 TG3_NVRAM_SIZE_64KB :
13940 TG3_NVRAM_SIZE_128KB);
13941 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
13942 tp->nvram_size = (protect ?
13943 TG3_NVRAM_SIZE_64KB :
13944 TG3_NVRAM_SIZE_256KB);
13945 else
13946 tp->nvram_size = (protect ?
13947 TG3_NVRAM_SIZE_128KB :
13948 TG3_NVRAM_SIZE_512KB);
13949 break;
d3c7b886
MC
13950 }
13951}
13952
229b1ad1 13953static void tg3_get_5787_nvram_info(struct tg3 *tp)
1b27777a
MC
13954{
13955 u32 nvcfg1;
13956
13957 nvcfg1 = tr32(NVRAM_CFG1);
13958
13959 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
13960 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
13961 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
13962 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
13963 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
13964 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13965 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 13966 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 13967
8590a603
MC
13968 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13969 tw32(NVRAM_CFG1, nvcfg1);
13970 break;
13971 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13972 case FLASH_5755VENDOR_ATMEL_FLASH_1:
13973 case FLASH_5755VENDOR_ATMEL_FLASH_2:
13974 case FLASH_5755VENDOR_ATMEL_FLASH_3:
13975 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13976 tg3_flag_set(tp, NVRAM_BUFFERED);
13977 tg3_flag_set(tp, FLASH);
8590a603
MC
13978 tp->nvram_pagesize = 264;
13979 break;
13980 case FLASH_5752VENDOR_ST_M45PE10:
13981 case FLASH_5752VENDOR_ST_M45PE20:
13982 case FLASH_5752VENDOR_ST_M45PE40:
13983 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13984 tg3_flag_set(tp, NVRAM_BUFFERED);
13985 tg3_flag_set(tp, FLASH);
8590a603
MC
13986 tp->nvram_pagesize = 256;
13987 break;
1b27777a
MC
13988 }
13989}
13990
229b1ad1 13991static void tg3_get_5761_nvram_info(struct tg3 *tp)
6b91fa02
MC
13992{
13993 u32 nvcfg1, protect = 0;
13994
13995 nvcfg1 = tr32(NVRAM_CFG1);
13996
13997 /* NVRAM protection for TPM */
13998 if (nvcfg1 & (1 << 27)) {
63c3a66f 13999 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
14000 protect = 1;
14001 }
14002
14003 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14004 switch (nvcfg1) {
8590a603
MC
14005 case FLASH_5761VENDOR_ATMEL_ADB021D:
14006 case FLASH_5761VENDOR_ATMEL_ADB041D:
14007 case FLASH_5761VENDOR_ATMEL_ADB081D:
14008 case FLASH_5761VENDOR_ATMEL_ADB161D:
14009 case FLASH_5761VENDOR_ATMEL_MDB021D:
14010 case FLASH_5761VENDOR_ATMEL_MDB041D:
14011 case FLASH_5761VENDOR_ATMEL_MDB081D:
14012 case FLASH_5761VENDOR_ATMEL_MDB161D:
14013 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14014 tg3_flag_set(tp, NVRAM_BUFFERED);
14015 tg3_flag_set(tp, FLASH);
14016 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
14017 tp->nvram_pagesize = 256;
14018 break;
14019 case FLASH_5761VENDOR_ST_A_M45PE20:
14020 case FLASH_5761VENDOR_ST_A_M45PE40:
14021 case FLASH_5761VENDOR_ST_A_M45PE80:
14022 case FLASH_5761VENDOR_ST_A_M45PE16:
14023 case FLASH_5761VENDOR_ST_M_M45PE20:
14024 case FLASH_5761VENDOR_ST_M_M45PE40:
14025 case FLASH_5761VENDOR_ST_M_M45PE80:
14026 case FLASH_5761VENDOR_ST_M_M45PE16:
14027 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14028 tg3_flag_set(tp, NVRAM_BUFFERED);
14029 tg3_flag_set(tp, FLASH);
8590a603
MC
14030 tp->nvram_pagesize = 256;
14031 break;
6b91fa02
MC
14032 }
14033
14034 if (protect) {
14035 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
14036 } else {
14037 switch (nvcfg1) {
8590a603
MC
14038 case FLASH_5761VENDOR_ATMEL_ADB161D:
14039 case FLASH_5761VENDOR_ATMEL_MDB161D:
14040 case FLASH_5761VENDOR_ST_A_M45PE16:
14041 case FLASH_5761VENDOR_ST_M_M45PE16:
14042 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
14043 break;
14044 case FLASH_5761VENDOR_ATMEL_ADB081D:
14045 case FLASH_5761VENDOR_ATMEL_MDB081D:
14046 case FLASH_5761VENDOR_ST_A_M45PE80:
14047 case FLASH_5761VENDOR_ST_M_M45PE80:
14048 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14049 break;
14050 case FLASH_5761VENDOR_ATMEL_ADB041D:
14051 case FLASH_5761VENDOR_ATMEL_MDB041D:
14052 case FLASH_5761VENDOR_ST_A_M45PE40:
14053 case FLASH_5761VENDOR_ST_M_M45PE40:
14054 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14055 break;
14056 case FLASH_5761VENDOR_ATMEL_ADB021D:
14057 case FLASH_5761VENDOR_ATMEL_MDB021D:
14058 case FLASH_5761VENDOR_ST_A_M45PE20:
14059 case FLASH_5761VENDOR_ST_M_M45PE20:
14060 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14061 break;
6b91fa02
MC
14062 }
14063 }
14064}
14065
229b1ad1 14066static void tg3_get_5906_nvram_info(struct tg3 *tp)
b5d3772c
MC
14067{
14068 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14069 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
14070 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14071}
14072
229b1ad1 14073static void tg3_get_57780_nvram_info(struct tg3 *tp)
321d32a0
MC
14074{
14075 u32 nvcfg1;
14076
14077 nvcfg1 = tr32(NVRAM_CFG1);
14078
14079 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14080 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14081 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14082 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14083 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
14084 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14085
14086 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14087 tw32(NVRAM_CFG1, nvcfg1);
14088 return;
14089 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14090 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14091 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14092 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14093 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14094 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14095 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14096 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14097 tg3_flag_set(tp, NVRAM_BUFFERED);
14098 tg3_flag_set(tp, FLASH);
321d32a0
MC
14099
14100 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14101 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14102 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14103 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14104 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14105 break;
14106 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14107 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14108 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14109 break;
14110 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14111 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14112 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14113 break;
14114 }
14115 break;
14116 case FLASH_5752VENDOR_ST_M45PE10:
14117 case FLASH_5752VENDOR_ST_M45PE20:
14118 case FLASH_5752VENDOR_ST_M45PE40:
14119 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14120 tg3_flag_set(tp, NVRAM_BUFFERED);
14121 tg3_flag_set(tp, FLASH);
321d32a0
MC
14122
14123 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14124 case FLASH_5752VENDOR_ST_M45PE10:
14125 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14126 break;
14127 case FLASH_5752VENDOR_ST_M45PE20:
14128 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14129 break;
14130 case FLASH_5752VENDOR_ST_M45PE40:
14131 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14132 break;
14133 }
14134 break;
14135 default:
63c3a66f 14136 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
14137 return;
14138 }
14139
a1b950d5
MC
14140 tg3_nvram_get_pagesize(tp, nvcfg1);
14141 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14142 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
14143}
14144
14145
229b1ad1 14146static void tg3_get_5717_nvram_info(struct tg3 *tp)
a1b950d5
MC
14147{
14148 u32 nvcfg1;
14149
14150 nvcfg1 = tr32(NVRAM_CFG1);
14151
14152 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14153 case FLASH_5717VENDOR_ATMEL_EEPROM:
14154 case FLASH_5717VENDOR_MICRO_EEPROM:
14155 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14156 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
14157 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14158
14159 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14160 tw32(NVRAM_CFG1, nvcfg1);
14161 return;
14162 case FLASH_5717VENDOR_ATMEL_MDB011D:
14163 case FLASH_5717VENDOR_ATMEL_ADB011B:
14164 case FLASH_5717VENDOR_ATMEL_ADB011D:
14165 case FLASH_5717VENDOR_ATMEL_MDB021D:
14166 case FLASH_5717VENDOR_ATMEL_ADB021B:
14167 case FLASH_5717VENDOR_ATMEL_ADB021D:
14168 case FLASH_5717VENDOR_ATMEL_45USPT:
14169 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14170 tg3_flag_set(tp, NVRAM_BUFFERED);
14171 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14172
14173 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14174 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
14175 /* Detect size with tg3_nvram_get_size() */
14176 break;
a1b950d5
MC
14177 case FLASH_5717VENDOR_ATMEL_ADB021B:
14178 case FLASH_5717VENDOR_ATMEL_ADB021D:
14179 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14180 break;
14181 default:
14182 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14183 break;
14184 }
321d32a0 14185 break;
a1b950d5
MC
14186 case FLASH_5717VENDOR_ST_M_M25PE10:
14187 case FLASH_5717VENDOR_ST_A_M25PE10:
14188 case FLASH_5717VENDOR_ST_M_M45PE10:
14189 case FLASH_5717VENDOR_ST_A_M45PE10:
14190 case FLASH_5717VENDOR_ST_M_M25PE20:
14191 case FLASH_5717VENDOR_ST_A_M25PE20:
14192 case FLASH_5717VENDOR_ST_M_M45PE20:
14193 case FLASH_5717VENDOR_ST_A_M45PE20:
14194 case FLASH_5717VENDOR_ST_25USPT:
14195 case FLASH_5717VENDOR_ST_45USPT:
14196 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14197 tg3_flag_set(tp, NVRAM_BUFFERED);
14198 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14199
14200 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14201 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 14202 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
14203 /* Detect size with tg3_nvram_get_size() */
14204 break;
14205 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
14206 case FLASH_5717VENDOR_ST_A_M45PE20:
14207 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14208 break;
14209 default:
14210 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14211 break;
14212 }
321d32a0 14213 break;
a1b950d5 14214 default:
63c3a66f 14215 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 14216 return;
321d32a0 14217 }
a1b950d5
MC
14218
14219 tg3_nvram_get_pagesize(tp, nvcfg1);
14220 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14221 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
14222}
14223
229b1ad1 14224static void tg3_get_5720_nvram_info(struct tg3 *tp)
9b91b5f1
MC
14225{
14226 u32 nvcfg1, nvmpinstrp;
14227
14228 nvcfg1 = tr32(NVRAM_CFG1);
14229 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
14230
4153577a 14231 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14232 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
14233 tg3_flag_set(tp, NO_NVRAM);
14234 return;
14235 }
14236
14237 switch (nvmpinstrp) {
14238 case FLASH_5762_EEPROM_HD:
14239 nvmpinstrp = FLASH_5720_EEPROM_HD;
17e1a42f 14240 break;
c86a8560
MC
14241 case FLASH_5762_EEPROM_LD:
14242 nvmpinstrp = FLASH_5720_EEPROM_LD;
17e1a42f 14243 break;
f6334bb8
MC
14244 case FLASH_5720VENDOR_M_ST_M45PE20:
14245 /* This pinstrap supports multiple sizes, so force it
14246 * to read the actual size from location 0xf0.
14247 */
14248 nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
14249 break;
c86a8560
MC
14250 }
14251 }
14252
9b91b5f1
MC
14253 switch (nvmpinstrp) {
14254 case FLASH_5720_EEPROM_HD:
14255 case FLASH_5720_EEPROM_LD:
14256 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14257 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
14258
14259 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14260 tw32(NVRAM_CFG1, nvcfg1);
14261 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
14262 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14263 else
14264 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
14265 return;
14266 case FLASH_5720VENDOR_M_ATMEL_DB011D:
14267 case FLASH_5720VENDOR_A_ATMEL_DB011B:
14268 case FLASH_5720VENDOR_A_ATMEL_DB011D:
14269 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14270 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14271 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14272 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14273 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14274 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14275 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14276 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14277 case FLASH_5720VENDOR_ATMEL_45USPT:
14278 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14279 tg3_flag_set(tp, NVRAM_BUFFERED);
14280 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14281
14282 switch (nvmpinstrp) {
14283 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14284 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14285 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14286 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14287 break;
14288 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14289 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14290 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14291 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14292 break;
14293 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14294 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14295 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14296 break;
14297 default:
4153577a 14298 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14299 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14300 break;
14301 }
14302 break;
14303 case FLASH_5720VENDOR_M_ST_M25PE10:
14304 case FLASH_5720VENDOR_M_ST_M45PE10:
14305 case FLASH_5720VENDOR_A_ST_M25PE10:
14306 case FLASH_5720VENDOR_A_ST_M45PE10:
14307 case FLASH_5720VENDOR_M_ST_M25PE20:
14308 case FLASH_5720VENDOR_M_ST_M45PE20:
14309 case FLASH_5720VENDOR_A_ST_M25PE20:
14310 case FLASH_5720VENDOR_A_ST_M45PE20:
14311 case FLASH_5720VENDOR_M_ST_M25PE40:
14312 case FLASH_5720VENDOR_M_ST_M45PE40:
14313 case FLASH_5720VENDOR_A_ST_M25PE40:
14314 case FLASH_5720VENDOR_A_ST_M45PE40:
14315 case FLASH_5720VENDOR_M_ST_M25PE80:
14316 case FLASH_5720VENDOR_M_ST_M45PE80:
14317 case FLASH_5720VENDOR_A_ST_M25PE80:
14318 case FLASH_5720VENDOR_A_ST_M45PE80:
14319 case FLASH_5720VENDOR_ST_25USPT:
14320 case FLASH_5720VENDOR_ST_45USPT:
14321 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14322 tg3_flag_set(tp, NVRAM_BUFFERED);
14323 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14324
14325 switch (nvmpinstrp) {
14326 case FLASH_5720VENDOR_M_ST_M25PE20:
14327 case FLASH_5720VENDOR_M_ST_M45PE20:
14328 case FLASH_5720VENDOR_A_ST_M25PE20:
14329 case FLASH_5720VENDOR_A_ST_M45PE20:
14330 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14331 break;
14332 case FLASH_5720VENDOR_M_ST_M25PE40:
14333 case FLASH_5720VENDOR_M_ST_M45PE40:
14334 case FLASH_5720VENDOR_A_ST_M25PE40:
14335 case FLASH_5720VENDOR_A_ST_M45PE40:
14336 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14337 break;
14338 case FLASH_5720VENDOR_M_ST_M25PE80:
14339 case FLASH_5720VENDOR_M_ST_M45PE80:
14340 case FLASH_5720VENDOR_A_ST_M25PE80:
14341 case FLASH_5720VENDOR_A_ST_M45PE80:
14342 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14343 break;
14344 default:
4153577a 14345 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14346 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14347 break;
14348 }
14349 break;
14350 default:
63c3a66f 14351 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
14352 return;
14353 }
14354
14355 tg3_nvram_get_pagesize(tp, nvcfg1);
14356 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14357 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
c86a8560 14358
4153577a 14359 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14360 u32 val;
14361
14362 if (tg3_nvram_read(tp, 0, &val))
14363 return;
14364
14365 if (val != TG3_EEPROM_MAGIC &&
14366 (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
14367 tg3_flag_set(tp, NO_NVRAM);
14368 }
9b91b5f1
MC
14369}
14370
1da177e4 14371/* Chips other than 5700/5701 use the NVRAM for fetching info. */
229b1ad1 14372static void tg3_nvram_init(struct tg3 *tp)
1da177e4 14373{
7e6c63f0
HM
14374 if (tg3_flag(tp, IS_SSB_CORE)) {
14375 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
14376 tg3_flag_clear(tp, NVRAM);
14377 tg3_flag_clear(tp, NVRAM_BUFFERED);
14378 tg3_flag_set(tp, NO_NVRAM);
14379 return;
14380 }
14381
1da177e4
LT
14382 tw32_f(GRC_EEPROM_ADDR,
14383 (EEPROM_ADDR_FSM_RESET |
14384 (EEPROM_DEFAULT_CLOCK_PERIOD <<
14385 EEPROM_ADDR_CLKPERD_SHIFT)));
14386
9d57f01c 14387 msleep(1);
1da177e4
LT
14388
14389 /* Enable seeprom accesses. */
14390 tw32_f(GRC_LOCAL_CTRL,
14391 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
14392 udelay(100);
14393
4153577a
JP
14394 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14395 tg3_asic_rev(tp) != ASIC_REV_5701) {
63c3a66f 14396 tg3_flag_set(tp, NVRAM);
1da177e4 14397
ec41c7df 14398 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
14399 netdev_warn(tp->dev,
14400 "Cannot get nvram lock, %s failed\n",
05dbe005 14401 __func__);
ec41c7df
MC
14402 return;
14403 }
e6af301b 14404 tg3_enable_nvram_access(tp);
1da177e4 14405
989a9d23
MC
14406 tp->nvram_size = 0;
14407
4153577a 14408 if (tg3_asic_rev(tp) == ASIC_REV_5752)
361b4ac2 14409 tg3_get_5752_nvram_info(tp);
4153577a 14410 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
d3c7b886 14411 tg3_get_5755_nvram_info(tp);
4153577a
JP
14412 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
14413 tg3_asic_rev(tp) == ASIC_REV_5784 ||
14414 tg3_asic_rev(tp) == ASIC_REV_5785)
1b27777a 14415 tg3_get_5787_nvram_info(tp);
4153577a 14416 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
6b91fa02 14417 tg3_get_5761_nvram_info(tp);
4153577a 14418 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 14419 tg3_get_5906_nvram_info(tp);
4153577a 14420 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 14421 tg3_flag(tp, 57765_CLASS))
321d32a0 14422 tg3_get_57780_nvram_info(tp);
4153577a
JP
14423 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14424 tg3_asic_rev(tp) == ASIC_REV_5719)
a1b950d5 14425 tg3_get_5717_nvram_info(tp);
4153577a
JP
14426 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
14427 tg3_asic_rev(tp) == ASIC_REV_5762)
9b91b5f1 14428 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
14429 else
14430 tg3_get_nvram_info(tp);
14431
989a9d23
MC
14432 if (tp->nvram_size == 0)
14433 tg3_get_nvram_size(tp);
1da177e4 14434
e6af301b 14435 tg3_disable_nvram_access(tp);
381291b7 14436 tg3_nvram_unlock(tp);
1da177e4
LT
14437
14438 } else {
63c3a66f
JP
14439 tg3_flag_clear(tp, NVRAM);
14440 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
14441
14442 tg3_get_eeprom_size(tp);
14443 }
14444}
14445
1da177e4
LT
14446struct subsys_tbl_ent {
14447 u16 subsys_vendor, subsys_devid;
14448 u32 phy_id;
14449};
14450
229b1ad1 14451static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
1da177e4 14452 /* Broadcom boards. */
24daf2b0 14453 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14454 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 14455 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14456 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 14457 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14458 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
14459 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14460 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
14461 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14462 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 14463 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14464 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14465 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14466 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
14467 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14468 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 14469 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14470 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 14471 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14472 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 14473 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14474 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
14475
14476 /* 3com boards. */
24daf2b0 14477 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14478 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 14479 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14480 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14481 { TG3PCI_SUBVENDOR_ID_3COM,
14482 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
14483 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14484 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 14485 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14486 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14487
14488 /* DELL boards. */
24daf2b0 14489 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14490 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 14491 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14492 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 14493 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14494 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 14495 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14496 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
14497
14498 /* Compaq boards. */
24daf2b0 14499 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14500 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 14501 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14502 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14503 { TG3PCI_SUBVENDOR_ID_COMPAQ,
14504 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
14505 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14506 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 14507 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14508 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14509
14510 /* IBM boards. */
24daf2b0
MC
14511 { TG3PCI_SUBVENDOR_ID_IBM,
14512 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
14513};
14514
229b1ad1 14515static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
14516{
14517 int i;
14518
14519 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
14520 if ((subsys_id_to_phy_id[i].subsys_vendor ==
14521 tp->pdev->subsystem_vendor) &&
14522 (subsys_id_to_phy_id[i].subsys_devid ==
14523 tp->pdev->subsystem_device))
14524 return &subsys_id_to_phy_id[i];
14525 }
14526 return NULL;
14527}
14528
229b1ad1 14529static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 14530{
1da177e4 14531 u32 val;
f49639e6 14532
79eb6904 14533 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
14534 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14535
a85feb8c 14536 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
14537 tg3_flag_set(tp, EEPROM_WRITE_PROT);
14538 tg3_flag_set(tp, WOL_CAP);
72b845e0 14539
4153577a 14540 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
9d26e213 14541 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
14542 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14543 tg3_flag_set(tp, IS_NIC);
9d26e213 14544 }
0527ba35
MC
14545 val = tr32(VCPU_CFGSHDW);
14546 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 14547 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 14548 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 14549 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 14550 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14551 device_set_wakeup_enable(&tp->pdev->dev, true);
14552 }
05ac4cb7 14553 goto done;
b5d3772c
MC
14554 }
14555
1da177e4
LT
14556 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
14557 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
14558 u32 nic_cfg, led_cfg;
a9daf367 14559 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 14560 int eeprom_phy_serdes = 0;
1da177e4
LT
14561
14562 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
14563 tp->nic_sram_data_cfg = nic_cfg;
14564
14565 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
14566 ver >>= NIC_SRAM_DATA_VER_SHIFT;
4153577a
JP
14567 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14568 tg3_asic_rev(tp) != ASIC_REV_5701 &&
14569 tg3_asic_rev(tp) != ASIC_REV_5703 &&
1da177e4
LT
14570 (ver > 0) && (ver < 0x100))
14571 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
14572
4153577a 14573 if (tg3_asic_rev(tp) == ASIC_REV_5785)
a9daf367
MC
14574 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
14575
1da177e4
LT
14576 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
14577 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
14578 eeprom_phy_serdes = 1;
14579
14580 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
14581 if (nic_phy_id != 0) {
14582 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
14583 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
14584
14585 eeprom_phy_id = (id1 >> 16) << 10;
14586 eeprom_phy_id |= (id2 & 0xfc00) << 16;
14587 eeprom_phy_id |= (id2 & 0x03ff) << 0;
14588 } else
14589 eeprom_phy_id = 0;
14590
7d0c41ef 14591 tp->phy_id = eeprom_phy_id;
747e8f8b 14592 if (eeprom_phy_serdes) {
63c3a66f 14593 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 14594 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 14595 else
f07e9af3 14596 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 14597 }
7d0c41ef 14598
63c3a66f 14599 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
14600 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
14601 SHASTA_EXT_LED_MODE_MASK);
cbf46853 14602 else
1da177e4
LT
14603 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
14604
14605 switch (led_cfg) {
14606 default:
14607 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
14608 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14609 break;
14610
14611 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
14612 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14613 break;
14614
14615 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
14616 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
14617
14618 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
14619 * read on some older 5700/5701 bootcode.
14620 */
4153577a
JP
14621 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
14622 tg3_asic_rev(tp) == ASIC_REV_5701)
9ba27794
MC
14623 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14624
1da177e4
LT
14625 break;
14626
14627 case SHASTA_EXT_LED_SHARED:
14628 tp->led_ctrl = LED_CTRL_MODE_SHARED;
4153577a
JP
14629 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
14630 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
1da177e4
LT
14631 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14632 LED_CTRL_MODE_PHY_2);
14633 break;
14634
14635 case SHASTA_EXT_LED_MAC:
14636 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
14637 break;
14638
14639 case SHASTA_EXT_LED_COMBO:
14640 tp->led_ctrl = LED_CTRL_MODE_COMBO;
4153577a 14641 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
1da177e4
LT
14642 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14643 LED_CTRL_MODE_PHY_2);
14644 break;
14645
855e1111 14646 }
1da177e4 14647
4153577a
JP
14648 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
14649 tg3_asic_rev(tp) == ASIC_REV_5701) &&
1da177e4
LT
14650 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
14651 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14652
4153577a 14653 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
b2a5c19c 14654 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 14655
9d26e213 14656 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 14657 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
14658 if ((tp->pdev->subsystem_vendor ==
14659 PCI_VENDOR_ID_ARIMA) &&
14660 (tp->pdev->subsystem_device == 0x205a ||
14661 tp->pdev->subsystem_device == 0x2063))
63c3a66f 14662 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 14663 } else {
63c3a66f
JP
14664 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14665 tg3_flag_set(tp, IS_NIC);
9d26e213 14666 }
1da177e4
LT
14667
14668 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
14669 tg3_flag_set(tp, ENABLE_ASF);
14670 if (tg3_flag(tp, 5750_PLUS))
14671 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 14672 }
b2b98d4a
MC
14673
14674 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
14675 tg3_flag(tp, 5750_PLUS))
14676 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 14677
f07e9af3 14678 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 14679 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 14680 tg3_flag_clear(tp, WOL_CAP);
1da177e4 14681
63c3a66f 14682 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 14683 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 14684 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14685 device_set_wakeup_enable(&tp->pdev->dev, true);
14686 }
0527ba35 14687
1da177e4 14688 if (cfg2 & (1 << 17))
f07e9af3 14689 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
14690
14691 /* serdes signal pre-emphasis in register 0x590 set by */
14692 /* bootcode if bit 18 is set */
14693 if (cfg2 & (1 << 18))
f07e9af3 14694 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 14695
63c3a66f 14696 if ((tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
14697 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
14698 tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
6833c043 14699 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 14700 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 14701
942d1af0 14702 if (tg3_flag(tp, PCI_EXPRESS)) {
8ed5d97e
MC
14703 u32 cfg3;
14704
14705 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
942d1af0
NS
14706 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
14707 !tg3_flag(tp, 57765_PLUS) &&
14708 (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
63c3a66f 14709 tg3_flag_set(tp, ASPM_WORKAROUND);
942d1af0
NS
14710 if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
14711 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
14712 if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
14713 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
8ed5d97e 14714 }
a9daf367 14715
14417063 14716 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 14717 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 14718 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 14719 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 14720 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 14721 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 14722 }
05ac4cb7 14723done:
63c3a66f 14724 if (tg3_flag(tp, WOL_CAP))
43067ed8 14725 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 14726 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
14727 else
14728 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
14729}
14730
c86a8560
MC
14731static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
14732{
14733 int i, err;
14734 u32 val2, off = offset * 8;
14735
14736 err = tg3_nvram_lock(tp);
14737 if (err)
14738 return err;
14739
14740 tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
14741 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
14742 APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
14743 tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
14744 udelay(10);
14745
14746 for (i = 0; i < 100; i++) {
14747 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
14748 if (val2 & APE_OTP_STATUS_CMD_DONE) {
14749 *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
14750 break;
14751 }
14752 udelay(10);
14753 }
14754
14755 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
14756
14757 tg3_nvram_unlock(tp);
14758 if (val2 & APE_OTP_STATUS_CMD_DONE)
14759 return 0;
14760
14761 return -EBUSY;
14762}
14763
229b1ad1 14764static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
b2a5c19c
MC
14765{
14766 int i;
14767 u32 val;
14768
14769 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
14770 tw32(OTP_CTRL, cmd);
14771
14772 /* Wait for up to 1 ms for command to execute. */
14773 for (i = 0; i < 100; i++) {
14774 val = tr32(OTP_STATUS);
14775 if (val & OTP_STATUS_CMD_DONE)
14776 break;
14777 udelay(10);
14778 }
14779
14780 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
14781}
14782
14783/* Read the gphy configuration from the OTP region of the chip. The gphy
14784 * configuration is a 32-bit value that straddles the alignment boundary.
14785 * We do two 32-bit reads and then shift and merge the results.
14786 */
229b1ad1 14787static u32 tg3_read_otp_phycfg(struct tg3 *tp)
b2a5c19c
MC
14788{
14789 u32 bhalf_otp, thalf_otp;
14790
14791 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
14792
14793 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
14794 return 0;
14795
14796 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
14797
14798 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14799 return 0;
14800
14801 thalf_otp = tr32(OTP_READ_DATA);
14802
14803 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
14804
14805 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14806 return 0;
14807
14808 bhalf_otp = tr32(OTP_READ_DATA);
14809
14810 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
14811}
14812
229b1ad1 14813static void tg3_phy_init_link_config(struct tg3 *tp)
e256f8a3 14814{
202ff1c2 14815 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
14816
14817 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
14818 adv |= ADVERTISED_1000baseT_Half |
14819 ADVERTISED_1000baseT_Full;
14820
14821 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14822 adv |= ADVERTISED_100baseT_Half |
14823 ADVERTISED_100baseT_Full |
14824 ADVERTISED_10baseT_Half |
14825 ADVERTISED_10baseT_Full |
14826 ADVERTISED_TP;
14827 else
14828 adv |= ADVERTISED_FIBRE;
14829
14830 tp->link_config.advertising = adv;
e740522e
MC
14831 tp->link_config.speed = SPEED_UNKNOWN;
14832 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 14833 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
14834 tp->link_config.active_speed = SPEED_UNKNOWN;
14835 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
14836
14837 tp->old_link = -1;
e256f8a3
MC
14838}
14839
229b1ad1 14840static int tg3_phy_probe(struct tg3 *tp)
7d0c41ef
MC
14841{
14842 u32 hw_phy_id_1, hw_phy_id_2;
14843 u32 hw_phy_id, hw_phy_id_masked;
14844 int err;
1da177e4 14845
e256f8a3 14846 /* flow control autonegotiation is default behavior */
63c3a66f 14847 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
14848 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
14849
8151ad57
MC
14850 if (tg3_flag(tp, ENABLE_APE)) {
14851 switch (tp->pci_fn) {
14852 case 0:
14853 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
14854 break;
14855 case 1:
14856 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
14857 break;
14858 case 2:
14859 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
14860 break;
14861 case 3:
14862 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
14863 break;
14864 }
14865 }
14866
942d1af0
NS
14867 if (!tg3_flag(tp, ENABLE_ASF) &&
14868 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
14869 !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
14870 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
14871 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
14872
63c3a66f 14873 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
14874 return tg3_phy_init(tp);
14875
1da177e4 14876 /* Reading the PHY ID register can conflict with ASF
877d0310 14877 * firmware access to the PHY hardware.
1da177e4
LT
14878 */
14879 err = 0;
63c3a66f 14880 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 14881 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
14882 } else {
14883 /* Now read the physical PHY_ID from the chip and verify
14884 * that it is sane. If it doesn't look good, we fall back
14885 * to either the hard-coded table based PHY_ID and failing
14886 * that the value found in the eeprom area.
14887 */
14888 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
14889 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
14890
14891 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
14892 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
14893 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
14894
79eb6904 14895 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
14896 }
14897
79eb6904 14898 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 14899 tp->phy_id = hw_phy_id;
79eb6904 14900 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 14901 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 14902 else
f07e9af3 14903 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 14904 } else {
79eb6904 14905 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
14906 /* Do nothing, phy ID already set up in
14907 * tg3_get_eeprom_hw_cfg().
14908 */
1da177e4
LT
14909 } else {
14910 struct subsys_tbl_ent *p;
14911
14912 /* No eeprom signature? Try the hardcoded
14913 * subsys device table.
14914 */
24daf2b0 14915 p = tg3_lookup_by_subsys(tp);
7e6c63f0
HM
14916 if (p) {
14917 tp->phy_id = p->phy_id;
14918 } else if (!tg3_flag(tp, IS_SSB_CORE)) {
14919 /* For now we saw the IDs 0xbc050cd0,
14920 * 0xbc050f80 and 0xbc050c30 on devices
14921 * connected to an BCM4785 and there are
14922 * probably more. Just assume that the phy is
14923 * supported when it is connected to a SSB core
14924 * for now.
14925 */
1da177e4 14926 return -ENODEV;
7e6c63f0 14927 }
1da177e4 14928
1da177e4 14929 if (!tp->phy_id ||
79eb6904 14930 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 14931 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
14932 }
14933 }
14934
a6b68dab 14935 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
4153577a
JP
14936 (tg3_asic_rev(tp) == ASIC_REV_5719 ||
14937 tg3_asic_rev(tp) == ASIC_REV_5720 ||
c4dab506 14938 tg3_asic_rev(tp) == ASIC_REV_57766 ||
4153577a
JP
14939 tg3_asic_rev(tp) == ASIC_REV_5762 ||
14940 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
14941 tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
14942 (tg3_asic_rev(tp) == ASIC_REV_57765 &&
14943 tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0)))
52b02d04
MC
14944 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
14945
e256f8a3
MC
14946 tg3_phy_init_link_config(tp);
14947
942d1af0
NS
14948 if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
14949 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
14950 !tg3_flag(tp, ENABLE_APE) &&
14951 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 14952 u32 bmsr, dummy;
1da177e4
LT
14953
14954 tg3_readphy(tp, MII_BMSR, &bmsr);
14955 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
14956 (bmsr & BMSR_LSTATUS))
14957 goto skip_phy_reset;
6aa20a22 14958
1da177e4
LT
14959 err = tg3_phy_reset(tp);
14960 if (err)
14961 return err;
14962
42b64a45 14963 tg3_phy_set_wirespeed(tp);
1da177e4 14964
e2bf73e7 14965 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
14966 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
14967 tp->link_config.flowctrl);
1da177e4
LT
14968
14969 tg3_writephy(tp, MII_BMCR,
14970 BMCR_ANENABLE | BMCR_ANRESTART);
14971 }
1da177e4
LT
14972 }
14973
14974skip_phy_reset:
79eb6904 14975 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
14976 err = tg3_init_5401phy_dsp(tp);
14977 if (err)
14978 return err;
1da177e4 14979
1da177e4
LT
14980 err = tg3_init_5401phy_dsp(tp);
14981 }
14982
1da177e4
LT
14983 return err;
14984}
14985
229b1ad1 14986static void tg3_read_vpd(struct tg3 *tp)
1da177e4 14987{
a4a8bb15 14988 u8 *vpd_data;
4181b2c8 14989 unsigned int block_end, rosize, len;
535a490e 14990 u32 vpdlen;
184b8904 14991 int j, i = 0;
a4a8bb15 14992
535a490e 14993 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
14994 if (!vpd_data)
14995 goto out_no_vpd;
1da177e4 14996
535a490e 14997 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
14998 if (i < 0)
14999 goto out_not_found;
1da177e4 15000
4181b2c8
MC
15001 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
15002 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
15003 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 15004
535a490e 15005 if (block_end > vpdlen)
4181b2c8 15006 goto out_not_found;
af2c6a4a 15007
184b8904
MC
15008 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15009 PCI_VPD_RO_KEYWORD_MFR_ID);
15010 if (j > 0) {
15011 len = pci_vpd_info_field_size(&vpd_data[j]);
15012
15013 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15014 if (j + len > block_end || len != 4 ||
15015 memcmp(&vpd_data[j], "1028", 4))
15016 goto partno;
15017
15018 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15019 PCI_VPD_RO_KEYWORD_VENDOR0);
15020 if (j < 0)
15021 goto partno;
15022
15023 len = pci_vpd_info_field_size(&vpd_data[j]);
15024
15025 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15026 if (j + len > block_end)
15027 goto partno;
15028
715230a4
KC
15029 if (len >= sizeof(tp->fw_ver))
15030 len = sizeof(tp->fw_ver) - 1;
15031 memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
15032 snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
15033 &vpd_data[j]);
184b8904
MC
15034 }
15035
15036partno:
4181b2c8
MC
15037 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15038 PCI_VPD_RO_KEYWORD_PARTNO);
15039 if (i < 0)
15040 goto out_not_found;
af2c6a4a 15041
4181b2c8 15042 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 15043
4181b2c8
MC
15044 i += PCI_VPD_INFO_FLD_HDR_SIZE;
15045 if (len > TG3_BPN_SIZE ||
535a490e 15046 (len + i) > vpdlen)
4181b2c8 15047 goto out_not_found;
1da177e4 15048
4181b2c8 15049 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 15050
1da177e4 15051out_not_found:
a4a8bb15 15052 kfree(vpd_data);
37a949c5 15053 if (tp->board_part_number[0])
a4a8bb15
MC
15054 return;
15055
15056out_no_vpd:
4153577a 15057 if (tg3_asic_rev(tp) == ASIC_REV_5717) {
79d49695
MC
15058 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15059 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
37a949c5
MC
15060 strcpy(tp->board_part_number, "BCM5717");
15061 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
15062 strcpy(tp->board_part_number, "BCM5718");
15063 else
15064 goto nomatch;
4153577a 15065 } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
37a949c5
MC
15066 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
15067 strcpy(tp->board_part_number, "BCM57780");
15068 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
15069 strcpy(tp->board_part_number, "BCM57760");
15070 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
15071 strcpy(tp->board_part_number, "BCM57790");
15072 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
15073 strcpy(tp->board_part_number, "BCM57788");
15074 else
15075 goto nomatch;
4153577a 15076 } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
37a949c5
MC
15077 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
15078 strcpy(tp->board_part_number, "BCM57761");
15079 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
15080 strcpy(tp->board_part_number, "BCM57765");
15081 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
15082 strcpy(tp->board_part_number, "BCM57781");
15083 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
15084 strcpy(tp->board_part_number, "BCM57785");
15085 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
15086 strcpy(tp->board_part_number, "BCM57791");
15087 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
15088 strcpy(tp->board_part_number, "BCM57795");
15089 else
15090 goto nomatch;
4153577a 15091 } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
55086ad9
MC
15092 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
15093 strcpy(tp->board_part_number, "BCM57762");
15094 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
15095 strcpy(tp->board_part_number, "BCM57766");
15096 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
15097 strcpy(tp->board_part_number, "BCM57782");
15098 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15099 strcpy(tp->board_part_number, "BCM57786");
15100 else
15101 goto nomatch;
4153577a 15102 } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c 15103 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
15104 } else {
15105nomatch:
b5d3772c 15106 strcpy(tp->board_part_number, "none");
37a949c5 15107 }
1da177e4
LT
15108}
15109
229b1ad1 15110static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
9c8a620e
MC
15111{
15112 u32 val;
15113
e4f34110 15114 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 15115 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 15116 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
15117 val != 0)
15118 return 0;
15119
15120 return 1;
15121}
15122
229b1ad1 15123static void tg3_read_bc_ver(struct tg3 *tp)
acd9c119 15124{
ff3a7cb2 15125 u32 val, offset, start, ver_offset;
75f9936e 15126 int i, dst_off;
ff3a7cb2 15127 bool newver = false;
acd9c119
MC
15128
15129 if (tg3_nvram_read(tp, 0xc, &offset) ||
15130 tg3_nvram_read(tp, 0x4, &start))
15131 return;
15132
15133 offset = tg3_nvram_logical_addr(tp, offset);
15134
ff3a7cb2 15135 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
15136 return;
15137
ff3a7cb2
MC
15138 if ((val & 0xfc000000) == 0x0c000000) {
15139 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
15140 return;
15141
ff3a7cb2
MC
15142 if (val == 0)
15143 newver = true;
15144 }
15145
75f9936e
MC
15146 dst_off = strlen(tp->fw_ver);
15147
ff3a7cb2 15148 if (newver) {
75f9936e
MC
15149 if (TG3_VER_SIZE - dst_off < 16 ||
15150 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
15151 return;
15152
15153 offset = offset + ver_offset - start;
15154 for (i = 0; i < 16; i += 4) {
15155 __be32 v;
15156 if (tg3_nvram_read_be32(tp, offset + i, &v))
15157 return;
15158
75f9936e 15159 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
15160 }
15161 } else {
15162 u32 major, minor;
15163
15164 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
15165 return;
15166
15167 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
15168 TG3_NVM_BCVER_MAJSFT;
15169 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
15170 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
15171 "v%d.%02d", major, minor);
acd9c119
MC
15172 }
15173}
15174
229b1ad1 15175static void tg3_read_hwsb_ver(struct tg3 *tp)
a6f6cb1c
MC
15176{
15177 u32 val, major, minor;
15178
15179 /* Use native endian representation */
15180 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
15181 return;
15182
15183 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
15184 TG3_NVM_HWSB_CFG1_MAJSFT;
15185 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
15186 TG3_NVM_HWSB_CFG1_MINSFT;
15187
15188 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
15189}
15190
229b1ad1 15191static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
dfe00d7d
MC
15192{
15193 u32 offset, major, minor, build;
15194
75f9936e 15195 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
15196
15197 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
15198 return;
15199
15200 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
15201 case TG3_EEPROM_SB_REVISION_0:
15202 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
15203 break;
15204 case TG3_EEPROM_SB_REVISION_2:
15205 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
15206 break;
15207 case TG3_EEPROM_SB_REVISION_3:
15208 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
15209 break;
a4153d40
MC
15210 case TG3_EEPROM_SB_REVISION_4:
15211 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
15212 break;
15213 case TG3_EEPROM_SB_REVISION_5:
15214 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
15215 break;
bba226ac
MC
15216 case TG3_EEPROM_SB_REVISION_6:
15217 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
15218 break;
dfe00d7d
MC
15219 default:
15220 return;
15221 }
15222
e4f34110 15223 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
15224 return;
15225
15226 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
15227 TG3_EEPROM_SB_EDH_BLD_SHFT;
15228 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
15229 TG3_EEPROM_SB_EDH_MAJ_SHFT;
15230 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
15231
15232 if (minor > 99 || build > 26)
15233 return;
15234
75f9936e
MC
15235 offset = strlen(tp->fw_ver);
15236 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
15237 " v%d.%02d", major, minor);
dfe00d7d
MC
15238
15239 if (build > 0) {
75f9936e
MC
15240 offset = strlen(tp->fw_ver);
15241 if (offset < TG3_VER_SIZE - 1)
15242 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
15243 }
15244}
15245
229b1ad1 15246static void tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
15247{
15248 u32 val, offset, start;
acd9c119 15249 int i, vlen;
9c8a620e
MC
15250
15251 for (offset = TG3_NVM_DIR_START;
15252 offset < TG3_NVM_DIR_END;
15253 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 15254 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
15255 return;
15256
9c8a620e
MC
15257 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
15258 break;
15259 }
15260
15261 if (offset == TG3_NVM_DIR_END)
15262 return;
15263
63c3a66f 15264 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 15265 start = 0x08000000;
e4f34110 15266 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
15267 return;
15268
e4f34110 15269 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 15270 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 15271 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
15272 return;
15273
15274 offset += val - start;
15275
acd9c119 15276 vlen = strlen(tp->fw_ver);
9c8a620e 15277
acd9c119
MC
15278 tp->fw_ver[vlen++] = ',';
15279 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
15280
15281 for (i = 0; i < 4; i++) {
a9dc529d
MC
15282 __be32 v;
15283 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
15284 return;
15285
b9fc7dc5 15286 offset += sizeof(v);
c4e6575c 15287
acd9c119
MC
15288 if (vlen > TG3_VER_SIZE - sizeof(v)) {
15289 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 15290 break;
c4e6575c 15291 }
9c8a620e 15292
acd9c119
MC
15293 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
15294 vlen += sizeof(v);
c4e6575c 15295 }
acd9c119
MC
15296}
15297
229b1ad1 15298static void tg3_probe_ncsi(struct tg3 *tp)
7fd76445 15299{
7fd76445 15300 u32 apedata;
7fd76445
MC
15301
15302 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
15303 if (apedata != APE_SEG_SIG_MAGIC)
15304 return;
15305
15306 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
15307 if (!(apedata & APE_FW_STATUS_READY))
15308 return;
15309
165f4d1c
MC
15310 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
15311 tg3_flag_set(tp, APE_HAS_NCSI);
15312}
15313
229b1ad1 15314static void tg3_read_dash_ver(struct tg3 *tp)
165f4d1c
MC
15315{
15316 int vlen;
15317 u32 apedata;
15318 char *fwtype;
15319
7fd76445
MC
15320 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
15321
165f4d1c 15322 if (tg3_flag(tp, APE_HAS_NCSI))
ecc79648 15323 fwtype = "NCSI";
c86a8560
MC
15324 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
15325 fwtype = "SMASH";
165f4d1c 15326 else
ecc79648
MC
15327 fwtype = "DASH";
15328
7fd76445
MC
15329 vlen = strlen(tp->fw_ver);
15330
ecc79648
MC
15331 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
15332 fwtype,
7fd76445
MC
15333 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
15334 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
15335 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
15336 (apedata & APE_FW_VERSION_BLDMSK));
15337}
15338
c86a8560
MC
15339static void tg3_read_otp_ver(struct tg3 *tp)
15340{
15341 u32 val, val2;
15342
4153577a 15343 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c86a8560
MC
15344 return;
15345
15346 if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
15347 !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
15348 TG3_OTP_MAGIC0_VALID(val)) {
15349 u64 val64 = (u64) val << 32 | val2;
15350 u32 ver = 0;
15351 int i, vlen;
15352
15353 for (i = 0; i < 7; i++) {
15354 if ((val64 & 0xff) == 0)
15355 break;
15356 ver = val64 & 0xff;
15357 val64 >>= 8;
15358 }
15359 vlen = strlen(tp->fw_ver);
15360 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
15361 }
15362}
15363
229b1ad1 15364static void tg3_read_fw_ver(struct tg3 *tp)
acd9c119
MC
15365{
15366 u32 val;
75f9936e 15367 bool vpd_vers = false;
acd9c119 15368
75f9936e
MC
15369 if (tp->fw_ver[0] != 0)
15370 vpd_vers = true;
df259d8c 15371
63c3a66f 15372 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 15373 strcat(tp->fw_ver, "sb");
c86a8560 15374 tg3_read_otp_ver(tp);
df259d8c
MC
15375 return;
15376 }
15377
acd9c119
MC
15378 if (tg3_nvram_read(tp, 0, &val))
15379 return;
15380
15381 if (val == TG3_EEPROM_MAGIC)
15382 tg3_read_bc_ver(tp);
15383 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
15384 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
15385 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
15386 tg3_read_hwsb_ver(tp);
acd9c119 15387
165f4d1c
MC
15388 if (tg3_flag(tp, ENABLE_ASF)) {
15389 if (tg3_flag(tp, ENABLE_APE)) {
15390 tg3_probe_ncsi(tp);
15391 if (!vpd_vers)
15392 tg3_read_dash_ver(tp);
15393 } else if (!vpd_vers) {
15394 tg3_read_mgmtfw_ver(tp);
15395 }
c9cab24e 15396 }
9c8a620e
MC
15397
15398 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
15399}
15400
7cb32cf2
MC
15401static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
15402{
63c3a66f 15403 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 15404 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 15405 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 15406 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 15407 else
de9f5230 15408 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
15409}
15410
4143470c 15411static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
15412 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
15413 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
15414 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
15415 { },
15416};
15417
229b1ad1 15418static struct pci_dev *tg3_find_peer(struct tg3 *tp)
16c7fa7d
MC
15419{
15420 struct pci_dev *peer;
15421 unsigned int func, devnr = tp->pdev->devfn & ~7;
15422
15423 for (func = 0; func < 8; func++) {
15424 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15425 if (peer && peer != tp->pdev)
15426 break;
15427 pci_dev_put(peer);
15428 }
15429 /* 5704 can be configured in single-port mode, set peer to
15430 * tp->pdev in that case.
15431 */
15432 if (!peer) {
15433 peer = tp->pdev;
15434 return peer;
15435 }
15436
15437 /*
15438 * We don't need to keep the refcount elevated; there's no way
15439 * to remove one half of this device without removing the other
15440 */
15441 pci_dev_put(peer);
15442
15443 return peer;
15444}
15445
229b1ad1 15446static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
42b123b1
MC
15447{
15448 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
4153577a 15449 if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
42b123b1
MC
15450 u32 reg;
15451
15452 /* All devices that use the alternate
15453 * ASIC REV location have a CPMU.
15454 */
15455 tg3_flag_set(tp, CPMU_PRESENT);
15456
15457 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 15458 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
42b123b1
MC
15459 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15460 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
15461 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
15462 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
15463 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
15464 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
42b123b1
MC
15465 reg = TG3PCI_GEN2_PRODID_ASICREV;
15466 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
15467 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
15468 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
15469 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
15470 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
15471 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
15472 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
15473 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
15474 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
15475 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15476 reg = TG3PCI_GEN15_PRODID_ASICREV;
15477 else
15478 reg = TG3PCI_PRODID_ASICREV;
15479
15480 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
15481 }
15482
15483 /* Wrong chip ID in 5752 A0. This code can be removed later
15484 * as A0 is not in production.
15485 */
4153577a 15486 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
42b123b1
MC
15487 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
15488
4153577a 15489 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
79d49695
MC
15490 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
15491
4153577a
JP
15492 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15493 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15494 tg3_asic_rev(tp) == ASIC_REV_5720)
42b123b1
MC
15495 tg3_flag_set(tp, 5717_PLUS);
15496
4153577a
JP
15497 if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
15498 tg3_asic_rev(tp) == ASIC_REV_57766)
42b123b1
MC
15499 tg3_flag_set(tp, 57765_CLASS);
15500
c65a17f4 15501 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
4153577a 15502 tg3_asic_rev(tp) == ASIC_REV_5762)
42b123b1
MC
15503 tg3_flag_set(tp, 57765_PLUS);
15504
15505 /* Intentionally exclude ASIC_REV_5906 */
4153577a
JP
15506 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15507 tg3_asic_rev(tp) == ASIC_REV_5787 ||
15508 tg3_asic_rev(tp) == ASIC_REV_5784 ||
15509 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15510 tg3_asic_rev(tp) == ASIC_REV_5785 ||
15511 tg3_asic_rev(tp) == ASIC_REV_57780 ||
42b123b1
MC
15512 tg3_flag(tp, 57765_PLUS))
15513 tg3_flag_set(tp, 5755_PLUS);
15514
4153577a
JP
15515 if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
15516 tg3_asic_rev(tp) == ASIC_REV_5714)
42b123b1
MC
15517 tg3_flag_set(tp, 5780_CLASS);
15518
4153577a
JP
15519 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
15520 tg3_asic_rev(tp) == ASIC_REV_5752 ||
15521 tg3_asic_rev(tp) == ASIC_REV_5906 ||
42b123b1
MC
15522 tg3_flag(tp, 5755_PLUS) ||
15523 tg3_flag(tp, 5780_CLASS))
15524 tg3_flag_set(tp, 5750_PLUS);
15525
4153577a 15526 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
42b123b1
MC
15527 tg3_flag(tp, 5750_PLUS))
15528 tg3_flag_set(tp, 5705_PLUS);
15529}
15530
3d567e0e
NNS
15531static bool tg3_10_100_only_device(struct tg3 *tp,
15532 const struct pci_device_id *ent)
15533{
15534 u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
15535
4153577a
JP
15536 if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
15537 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
3d567e0e
NNS
15538 (tp->phy_flags & TG3_PHYFLG_IS_FET))
15539 return true;
15540
15541 if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
4153577a 15542 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
3d567e0e
NNS
15543 if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
15544 return true;
15545 } else {
15546 return true;
15547 }
15548 }
15549
15550 return false;
15551}
15552
1dd06ae8 15553static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
1da177e4 15554{
1da177e4 15555 u32 misc_ctrl_reg;
1da177e4
LT
15556 u32 pci_state_reg, grc_misc_cfg;
15557 u32 val;
15558 u16 pci_cmd;
5e7dfd0f 15559 int err;
1da177e4 15560
1da177e4
LT
15561 /* Force memory write invalidate off. If we leave it on,
15562 * then on 5700_BX chips we have to enable a workaround.
15563 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
15564 * to match the cacheline size. The Broadcom driver have this
15565 * workaround but turns MWI off all the times so never uses
15566 * it. This seems to suggest that the workaround is insufficient.
15567 */
15568 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15569 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
15570 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15571
16821285
MC
15572 /* Important! -- Make sure register accesses are byteswapped
15573 * correctly. Also, for those chips that require it, make
15574 * sure that indirect register accesses are enabled before
15575 * the first operation.
1da177e4
LT
15576 */
15577 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15578 &misc_ctrl_reg);
16821285
MC
15579 tp->misc_host_ctrl |= (misc_ctrl_reg &
15580 MISC_HOST_CTRL_CHIPREV);
15581 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15582 tp->misc_host_ctrl);
1da177e4 15583
42b123b1 15584 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 15585
6892914f
MC
15586 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
15587 * we need to disable memory and use config. cycles
15588 * only to access all registers. The 5702/03 chips
15589 * can mistakenly decode the special cycles from the
15590 * ICH chipsets as memory write cycles, causing corruption
15591 * of register and memory space. Only certain ICH bridges
15592 * will drive special cycles with non-zero data during the
15593 * address phase which can fall within the 5703's address
15594 * range. This is not an ICH bug as the PCI spec allows
15595 * non-zero address during special cycles. However, only
15596 * these ICH bridges are known to drive non-zero addresses
15597 * during special cycles.
15598 *
15599 * Since special cycles do not cross PCI bridges, we only
15600 * enable this workaround if the 5703 is on the secondary
15601 * bus of these ICH bridges.
15602 */
4153577a
JP
15603 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
15604 (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
6892914f
MC
15605 static struct tg3_dev_id {
15606 u32 vendor;
15607 u32 device;
15608 u32 rev;
15609 } ich_chipsets[] = {
15610 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
15611 PCI_ANY_ID },
15612 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
15613 PCI_ANY_ID },
15614 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
15615 0xa },
15616 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
15617 PCI_ANY_ID },
15618 { },
15619 };
15620 struct tg3_dev_id *pci_id = &ich_chipsets[0];
15621 struct pci_dev *bridge = NULL;
15622
15623 while (pci_id->vendor != 0) {
15624 bridge = pci_get_device(pci_id->vendor, pci_id->device,
15625 bridge);
15626 if (!bridge) {
15627 pci_id++;
15628 continue;
15629 }
15630 if (pci_id->rev != PCI_ANY_ID) {
44c10138 15631 if (bridge->revision > pci_id->rev)
6892914f
MC
15632 continue;
15633 }
15634 if (bridge->subordinate &&
15635 (bridge->subordinate->number ==
15636 tp->pdev->bus->number)) {
63c3a66f 15637 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
15638 pci_dev_put(bridge);
15639 break;
15640 }
15641 }
15642 }
15643
4153577a 15644 if (tg3_asic_rev(tp) == ASIC_REV_5701) {
41588ba1
MC
15645 static struct tg3_dev_id {
15646 u32 vendor;
15647 u32 device;
15648 } bridge_chipsets[] = {
15649 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
15650 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
15651 { },
15652 };
15653 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
15654 struct pci_dev *bridge = NULL;
15655
15656 while (pci_id->vendor != 0) {
15657 bridge = pci_get_device(pci_id->vendor,
15658 pci_id->device,
15659 bridge);
15660 if (!bridge) {
15661 pci_id++;
15662 continue;
15663 }
15664 if (bridge->subordinate &&
15665 (bridge->subordinate->number <=
15666 tp->pdev->bus->number) &&
b918c62e 15667 (bridge->subordinate->busn_res.end >=
41588ba1 15668 tp->pdev->bus->number)) {
63c3a66f 15669 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
15670 pci_dev_put(bridge);
15671 break;
15672 }
15673 }
15674 }
15675
4a29cc2e
MC
15676 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
15677 * DMA addresses > 40-bit. This bridge may have other additional
15678 * 57xx devices behind it in some 4-port NIC designs for example.
15679 * Any tg3 device found behind the bridge will also need the 40-bit
15680 * DMA workaround.
15681 */
42b123b1 15682 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 15683 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 15684 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 15685 } else {
4a29cc2e
MC
15686 struct pci_dev *bridge = NULL;
15687
15688 do {
15689 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
15690 PCI_DEVICE_ID_SERVERWORKS_EPB,
15691 bridge);
15692 if (bridge && bridge->subordinate &&
15693 (bridge->subordinate->number <=
15694 tp->pdev->bus->number) &&
b918c62e 15695 (bridge->subordinate->busn_res.end >=
4a29cc2e 15696 tp->pdev->bus->number)) {
63c3a66f 15697 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
15698 pci_dev_put(bridge);
15699 break;
15700 }
15701 } while (bridge);
15702 }
4cf78e4f 15703
4153577a
JP
15704 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
15705 tg3_asic_rev(tp) == ASIC_REV_5714)
7544b097
MC
15706 tp->pdev_peer = tg3_find_peer(tp);
15707
507399f1 15708 /* Determine TSO capabilities */
4153577a 15709 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
4d163b75 15710 ; /* Do nothing. HW bug. */
63c3a66f
JP
15711 else if (tg3_flag(tp, 57765_PLUS))
15712 tg3_flag_set(tp, HW_TSO_3);
15713 else if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15714 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f
JP
15715 tg3_flag_set(tp, HW_TSO_2);
15716 else if (tg3_flag(tp, 5750_PLUS)) {
15717 tg3_flag_set(tp, HW_TSO_1);
15718 tg3_flag_set(tp, TSO_BUG);
4153577a
JP
15719 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
15720 tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
63c3a66f 15721 tg3_flag_clear(tp, TSO_BUG);
4153577a
JP
15722 } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15723 tg3_asic_rev(tp) != ASIC_REV_5701 &&
15724 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
1caf13eb
MC
15725 tg3_flag_set(tp, FW_TSO);
15726 tg3_flag_set(tp, TSO_BUG);
4153577a 15727 if (tg3_asic_rev(tp) == ASIC_REV_5705)
507399f1
MC
15728 tp->fw_needed = FIRMWARE_TG3TSO5;
15729 else
15730 tp->fw_needed = FIRMWARE_TG3TSO;
15731 }
15732
dabc5c67 15733 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
15734 if (tg3_flag(tp, HW_TSO_1) ||
15735 tg3_flag(tp, HW_TSO_2) ||
15736 tg3_flag(tp, HW_TSO_3) ||
1caf13eb 15737 tg3_flag(tp, FW_TSO)) {
cf9ecf4b
MC
15738 /* For firmware TSO, assume ASF is disabled.
15739 * We'll disable TSO later if we discover ASF
15740 * is enabled in tg3_get_eeprom_hw_cfg().
15741 */
dabc5c67 15742 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 15743 } else {
dabc5c67
MC
15744 tg3_flag_clear(tp, TSO_CAPABLE);
15745 tg3_flag_clear(tp, TSO_BUG);
15746 tp->fw_needed = NULL;
15747 }
15748
4153577a 15749 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
dabc5c67
MC
15750 tp->fw_needed = FIRMWARE_TG3;
15751
c4dab506
NS
15752 if (tg3_asic_rev(tp) == ASIC_REV_57766)
15753 tp->fw_needed = FIRMWARE_TG357766;
15754
507399f1
MC
15755 tp->irq_max = 1;
15756
63c3a66f
JP
15757 if (tg3_flag(tp, 5750_PLUS)) {
15758 tg3_flag_set(tp, SUPPORT_MSI);
4153577a
JP
15759 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
15760 tg3_chip_rev(tp) == CHIPREV_5750_BX ||
15761 (tg3_asic_rev(tp) == ASIC_REV_5714 &&
15762 tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
7544b097 15763 tp->pdev_peer == tp->pdev))
63c3a66f 15764 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 15765
63c3a66f 15766 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15767 tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15768 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 15769 }
4f125f42 15770
63c3a66f
JP
15771 if (tg3_flag(tp, 57765_PLUS)) {
15772 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
15773 tp->irq_max = TG3_IRQ_MAX_VECS;
15774 }
f6eb9b1f 15775 }
0e1406dd 15776
9102426a
MC
15777 tp->txq_max = 1;
15778 tp->rxq_max = 1;
15779 if (tp->irq_max > 1) {
15780 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
15781 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
15782
4153577a
JP
15783 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15784 tg3_asic_rev(tp) == ASIC_REV_5720)
9102426a
MC
15785 tp->txq_max = tp->irq_max - 1;
15786 }
15787
b7abee6e 15788 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15789 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f 15790 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 15791
4153577a 15792 if (tg3_asic_rev(tp) == ASIC_REV_5719)
a4cb428d 15793 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 15794
4153577a
JP
15795 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15796 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15797 tg3_asic_rev(tp) == ASIC_REV_5720 ||
15798 tg3_asic_rev(tp) == ASIC_REV_5762)
63c3a66f 15799 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 15800
63c3a66f 15801 if (tg3_flag(tp, 57765_PLUS) &&
4153577a 15802 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
63c3a66f 15803 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 15804
63c3a66f
JP
15805 if (!tg3_flag(tp, 5705_PLUS) ||
15806 tg3_flag(tp, 5780_CLASS) ||
15807 tg3_flag(tp, USE_JUMBO_BDFLAG))
15808 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 15809
52f4490c
MC
15810 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
15811 &pci_state_reg);
15812
708ebb3a 15813 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
15814 u16 lnkctl;
15815
63c3a66f 15816 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 15817
0f49bfbd 15818 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
5e7dfd0f 15819 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
4153577a 15820 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15821 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 15822 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 15823 }
4153577a
JP
15824 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
15825 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15826 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
15827 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
63c3a66f 15828 tg3_flag_set(tp, CLKREQ_BUG);
4153577a 15829 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
63c3a66f 15830 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 15831 }
4153577a 15832 } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
708ebb3a
JM
15833 /* BCM5785 devices are effectively PCIe devices, and should
15834 * follow PCIe codepaths, but do not have a PCIe capabilities
15835 * section.
93a700a9 15836 */
63c3a66f
JP
15837 tg3_flag_set(tp, PCI_EXPRESS);
15838 } else if (!tg3_flag(tp, 5705_PLUS) ||
15839 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
15840 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
15841 if (!tp->pcix_cap) {
2445e461
MC
15842 dev_err(&tp->pdev->dev,
15843 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
15844 return -EIO;
15845 }
15846
15847 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 15848 tg3_flag_set(tp, PCIX_MODE);
52f4490c 15849 }
1da177e4 15850
399de50b
MC
15851 /* If we have an AMD 762 or VIA K8T800 chipset, write
15852 * reordering to the mailbox registers done by the host
15853 * controller can cause major troubles. We read back from
15854 * every mailbox register write to force the writes to be
15855 * posted to the chip in order.
15856 */
4143470c 15857 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
15858 !tg3_flag(tp, PCI_EXPRESS))
15859 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 15860
69fc4053
MC
15861 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
15862 &tp->pci_cacheline_sz);
15863 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
15864 &tp->pci_lat_timer);
4153577a 15865 if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
1da177e4
LT
15866 tp->pci_lat_timer < 64) {
15867 tp->pci_lat_timer = 64;
69fc4053
MC
15868 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
15869 tp->pci_lat_timer);
1da177e4
LT
15870 }
15871
16821285
MC
15872 /* Important! -- It is critical that the PCI-X hw workaround
15873 * situation is decided before the first MMIO register access.
15874 */
4153577a 15875 if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
52f4490c
MC
15876 /* 5700 BX chips need to have their TX producer index
15877 * mailboxes written twice to workaround a bug.
15878 */
63c3a66f 15879 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 15880
52f4490c 15881 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
15882 *
15883 * The workaround is to use indirect register accesses
15884 * for all chip writes not to mailbox registers.
15885 */
63c3a66f 15886 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 15887 u32 pm_reg;
1da177e4 15888
63c3a66f 15889 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
15890
15891 /* The chip can have it's power management PCI config
15892 * space registers clobbered due to this bug.
15893 * So explicitly force the chip into D0 here.
15894 */
9974a356
MC
15895 pci_read_config_dword(tp->pdev,
15896 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
15897 &pm_reg);
15898 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
15899 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
15900 pci_write_config_dword(tp->pdev,
15901 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
15902 pm_reg);
15903
15904 /* Also, force SERR#/PERR# in PCI command. */
15905 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15906 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
15907 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15908 }
15909 }
15910
1da177e4 15911 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 15912 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 15913 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 15914 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
15915
15916 /* Chip-specific fixup from Broadcom driver */
4153577a 15917 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
1da177e4
LT
15918 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
15919 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
15920 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
15921 }
15922
1ee582d8 15923 /* Default fast path register access methods */
20094930 15924 tp->read32 = tg3_read32;
1ee582d8 15925 tp->write32 = tg3_write32;
09ee929c 15926 tp->read32_mbox = tg3_read32;
20094930 15927 tp->write32_mbox = tg3_write32;
1ee582d8
MC
15928 tp->write32_tx_mbox = tg3_write32;
15929 tp->write32_rx_mbox = tg3_write32;
15930
15931 /* Various workaround register access methods */
63c3a66f 15932 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 15933 tp->write32 = tg3_write_indirect_reg32;
4153577a 15934 else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
63c3a66f 15935 (tg3_flag(tp, PCI_EXPRESS) &&
4153577a 15936 tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
98efd8a6
MC
15937 /*
15938 * Back to back register writes can cause problems on these
15939 * chips, the workaround is to read back all reg writes
15940 * except those to mailbox regs.
15941 *
15942 * See tg3_write_indirect_reg32().
15943 */
1ee582d8 15944 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
15945 }
15946
63c3a66f 15947 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 15948 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 15949 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
15950 tp->write32_rx_mbox = tg3_write_flush_reg32;
15951 }
20094930 15952
63c3a66f 15953 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
15954 tp->read32 = tg3_read_indirect_reg32;
15955 tp->write32 = tg3_write_indirect_reg32;
15956 tp->read32_mbox = tg3_read_indirect_mbox;
15957 tp->write32_mbox = tg3_write_indirect_mbox;
15958 tp->write32_tx_mbox = tg3_write_indirect_mbox;
15959 tp->write32_rx_mbox = tg3_write_indirect_mbox;
15960
15961 iounmap(tp->regs);
22abe310 15962 tp->regs = NULL;
6892914f
MC
15963
15964 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15965 pci_cmd &= ~PCI_COMMAND_MEMORY;
15966 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15967 }
4153577a 15968 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
15969 tp->read32_mbox = tg3_read32_mbox_5906;
15970 tp->write32_mbox = tg3_write32_mbox_5906;
15971 tp->write32_tx_mbox = tg3_write32_mbox_5906;
15972 tp->write32_rx_mbox = tg3_write32_mbox_5906;
15973 }
6892914f 15974
bbadf503 15975 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 15976 (tg3_flag(tp, PCIX_MODE) &&
4153577a
JP
15977 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15978 tg3_asic_rev(tp) == ASIC_REV_5701)))
63c3a66f 15979 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 15980
16821285
MC
15981 /* The memory arbiter has to be enabled in order for SRAM accesses
15982 * to succeed. Normally on powerup the tg3 chip firmware will make
15983 * sure it is enabled, but other entities such as system netboot
15984 * code might disable it.
15985 */
15986 val = tr32(MEMARB_MODE);
15987 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
15988
9dc5e342 15989 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
4153577a 15990 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
9dc5e342
MC
15991 tg3_flag(tp, 5780_CLASS)) {
15992 if (tg3_flag(tp, PCIX_MODE)) {
15993 pci_read_config_dword(tp->pdev,
15994 tp->pcix_cap + PCI_X_STATUS,
15995 &val);
15996 tp->pci_fn = val & 0x7;
15997 }
4153577a
JP
15998 } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15999 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16000 tg3_asic_rev(tp) == ASIC_REV_5720) {
9dc5e342 16001 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
857001f0
MC
16002 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
16003 val = tr32(TG3_CPMU_STATUS);
16004
4153577a 16005 if (tg3_asic_rev(tp) == ASIC_REV_5717)
857001f0
MC
16006 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
16007 else
9dc5e342
MC
16008 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
16009 TG3_CPMU_STATUS_FSHFT_5719;
69f11c99
MC
16010 }
16011
7e6c63f0
HM
16012 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
16013 tp->write32_tx_mbox = tg3_write_flush_reg32;
16014 tp->write32_rx_mbox = tg3_write_flush_reg32;
16015 }
16016
7d0c41ef 16017 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 16018 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
16019 * determined before calling tg3_set_power_state() so that
16020 * we know whether or not to switch out of Vaux power.
16021 * When the flag is set, it means that GPIO1 is used for eeprom
16022 * write protect and also implies that it is a LOM where GPIOs
16023 * are not used to switch power.
6aa20a22 16024 */
7d0c41ef
MC
16025 tg3_get_eeprom_hw_cfg(tp);
16026
1caf13eb 16027 if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
cf9ecf4b
MC
16028 tg3_flag_clear(tp, TSO_CAPABLE);
16029 tg3_flag_clear(tp, TSO_BUG);
16030 tp->fw_needed = NULL;
16031 }
16032
63c3a66f 16033 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
16034 /* Allow reads and writes to the
16035 * APE register and memory space.
16036 */
16037 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
16038 PCISTATE_ALLOW_APE_SHMEM_WR |
16039 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
16040 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
16041 pci_state_reg);
c9cab24e
MC
16042
16043 tg3_ape_lock_init(tp);
0d3031d9
MC
16044 }
16045
16821285
MC
16046 /* Set up tp->grc_local_ctrl before calling
16047 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
16048 * will bring 5700's external PHY out of reset.
314fba34
MC
16049 * It is also used as eeprom write protect on LOMs.
16050 */
16051 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
4153577a 16052 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
63c3a66f 16053 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
16054 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
16055 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
16056 /* Unused GPIO3 must be driven as output on 5752 because there
16057 * are no pull-up resistors on unused GPIO pins.
16058 */
4153577a 16059 else if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc 16060 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 16061
4153577a
JP
16062 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16063 tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 16064 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
16065 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
16066
8d519ab2
MC
16067 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16068 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
16069 /* Turn off the debug UART. */
16070 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 16071 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
16072 /* Keep VMain power. */
16073 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
16074 GRC_LCLCTRL_GPIO_OUTPUT0;
16075 }
16076
4153577a 16077 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c86a8560
MC
16078 tp->grc_local_ctrl |=
16079 tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
16080
16821285
MC
16081 /* Switch out of Vaux if it is a NIC */
16082 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 16083
1da177e4
LT
16084 /* Derive initial jumbo mode from MTU assigned in
16085 * ether_setup() via the alloc_etherdev() call
16086 */
63c3a66f
JP
16087 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
16088 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
16089
16090 /* Determine WakeOnLan speed to use. */
4153577a
JP
16091 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16092 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16093 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16094 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
63c3a66f 16095 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 16096 } else {
63c3a66f 16097 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
16098 }
16099
4153577a 16100 if (tg3_asic_rev(tp) == ASIC_REV_5906)
f07e9af3 16101 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 16102
1da177e4 16103 /* A few boards don't want Ethernet@WireSpeed phy feature */
4153577a
JP
16104 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16105 (tg3_asic_rev(tp) == ASIC_REV_5705 &&
16106 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
16107 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
16108 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
16109 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
16110 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4 16111
4153577a
JP
16112 if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
16113 tg3_chip_rev(tp) == CHIPREV_5704_AX)
f07e9af3 16114 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
4153577a 16115 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
f07e9af3 16116 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 16117
63c3a66f 16118 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 16119 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a
JP
16120 tg3_asic_rev(tp) != ASIC_REV_5785 &&
16121 tg3_asic_rev(tp) != ASIC_REV_57780 &&
63c3a66f 16122 !tg3_flag(tp, 57765_PLUS)) {
4153577a
JP
16123 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16124 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16125 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16126 tg3_asic_rev(tp) == ASIC_REV_5761) {
d4011ada
MC
16127 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
16128 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 16129 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 16130 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 16131 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 16132 } else
f07e9af3 16133 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 16134 }
1da177e4 16135
4153577a
JP
16136 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16137 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
16138 tp->phy_otp = tg3_read_otp_phycfg(tp);
16139 if (tp->phy_otp == 0)
16140 tp->phy_otp = TG3_OTP_DEFAULT;
16141 }
16142
63c3a66f 16143 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
16144 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
16145 else
16146 tp->mi_mode = MAC_MI_MODE_BASE;
16147
1da177e4 16148 tp->coalesce_mode = 0;
4153577a
JP
16149 if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
16150 tg3_chip_rev(tp) != CHIPREV_5700_BX)
1da177e4
LT
16151 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
16152
4d958473 16153 /* Set these bits to enable statistics workaround. */
4153577a
JP
16154 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16155 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
16156 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
4d958473
MC
16157 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
16158 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
16159 }
16160
4153577a
JP
16161 if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
16162 tg3_asic_rev(tp) == ASIC_REV_57780)
63c3a66f 16163 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 16164
158d7abd
MC
16165 err = tg3_mdio_init(tp);
16166 if (err)
16167 return err;
1da177e4
LT
16168
16169 /* Initialize data/descriptor byte/word swapping. */
16170 val = tr32(GRC_MODE);
4153577a
JP
16171 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
16172 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
16173 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
16174 GRC_MODE_WORD_SWAP_B2HRX_DATA |
16175 GRC_MODE_B2HRX_ENABLE |
16176 GRC_MODE_HTX2B_ENABLE |
16177 GRC_MODE_HOST_STACKUP);
16178 else
16179 val &= GRC_MODE_HOST_STACKUP;
16180
1da177e4
LT
16181 tw32(GRC_MODE, val | tp->grc_mode);
16182
16183 tg3_switch_clocks(tp);
16184
16185 /* Clear this out for sanity. */
16186 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
16187
16188 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16189 &pci_state_reg);
16190 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 16191 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
4153577a
JP
16192 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16193 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16194 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
16195 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
1da177e4
LT
16196 void __iomem *sram_base;
16197
16198 /* Write some dummy words into the SRAM status block
16199 * area, see if it reads back correctly. If the return
16200 * value is bad, force enable the PCIX workaround.
16201 */
16202 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
16203
16204 writel(0x00000000, sram_base);
16205 writel(0x00000000, sram_base + 4);
16206 writel(0xffffffff, sram_base + 4);
16207 if (readl(sram_base) != 0x00000000)
63c3a66f 16208 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
16209 }
16210 }
16211
16212 udelay(50);
16213 tg3_nvram_init(tp);
16214
c4dab506
NS
16215 /* If the device has an NVRAM, no need to load patch firmware */
16216 if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
16217 !tg3_flag(tp, NO_NVRAM))
16218 tp->fw_needed = NULL;
16219
1da177e4
LT
16220 grc_misc_cfg = tr32(GRC_MISC_CFG);
16221 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
16222
4153577a 16223 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
1da177e4
LT
16224 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
16225 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 16226 tg3_flag_set(tp, IS_5788);
1da177e4 16227
63c3a66f 16228 if (!tg3_flag(tp, IS_5788) &&
4153577a 16229 tg3_asic_rev(tp) != ASIC_REV_5700)
63c3a66f
JP
16230 tg3_flag_set(tp, TAGGED_STATUS);
16231 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
16232 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
16233 HOSTCC_MODE_CLRTICK_TXBD);
16234
16235 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
16236 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16237 tp->misc_host_ctrl);
16238 }
16239
3bda1258 16240 /* Preserve the APE MAC_MODE bits */
63c3a66f 16241 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 16242 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 16243 else
6e01b20b 16244 tp->mac_mode = 0;
3bda1258 16245
3d567e0e 16246 if (tg3_10_100_only_device(tp, ent))
f07e9af3 16247 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
16248
16249 err = tg3_phy_probe(tp);
16250 if (err) {
2445e461 16251 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 16252 /* ... but do not return immediately ... */
b02fd9e3 16253 tg3_mdio_fini(tp);
1da177e4
LT
16254 }
16255
184b8904 16256 tg3_read_vpd(tp);
c4e6575c 16257 tg3_read_fw_ver(tp);
1da177e4 16258
f07e9af3
MC
16259 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
16260 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16261 } else {
4153577a 16262 if (tg3_asic_rev(tp) == ASIC_REV_5700)
f07e9af3 16263 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16264 else
f07e9af3 16265 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
16266 }
16267
16268 /* 5700 {AX,BX} chips have a broken status block link
16269 * change bit implementation, so we must use the
16270 * status register in those cases.
16271 */
4153577a 16272 if (tg3_asic_rev(tp) == ASIC_REV_5700)
63c3a66f 16273 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 16274 else
63c3a66f 16275 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
16276
16277 /* The led_ctrl is set during tg3_phy_probe, here we might
16278 * have to force the link status polling mechanism based
16279 * upon subsystem IDs.
16280 */
16281 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
4153577a 16282 tg3_asic_rev(tp) == ASIC_REV_5701 &&
f07e9af3
MC
16283 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
16284 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 16285 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
16286 }
16287
16288 /* For all SERDES we poll the MAC status register. */
f07e9af3 16289 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 16290 tg3_flag_set(tp, POLL_SERDES);
1da177e4 16291 else
63c3a66f 16292 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 16293
9205fd9c 16294 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 16295 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
4153577a 16296 if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
63c3a66f 16297 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 16298 tp->rx_offset = NET_SKB_PAD;
d2757fc4 16299#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 16300 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
16301#endif
16302 }
1da177e4 16303
2c49a44d
MC
16304 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
16305 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
16306 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
16307
2c49a44d 16308 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
16309
16310 /* Increment the rx prod index on the rx std ring by at most
16311 * 8 for these chips to workaround hw errata.
16312 */
4153577a
JP
16313 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16314 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16315 tg3_asic_rev(tp) == ASIC_REV_5755)
f92905de
MC
16316 tp->rx_std_max_post = 8;
16317
63c3a66f 16318 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
16319 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
16320 PCIE_PWR_MGMT_L1_THRESH_MSK;
16321
1da177e4
LT
16322 return err;
16323}
16324
49b6e95f 16325#ifdef CONFIG_SPARC
229b1ad1 16326static int tg3_get_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16327{
16328 struct net_device *dev = tp->dev;
16329 struct pci_dev *pdev = tp->pdev;
49b6e95f 16330 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 16331 const unsigned char *addr;
49b6e95f
DM
16332 int len;
16333
16334 addr = of_get_property(dp, "local-mac-address", &len);
16335 if (addr && len == 6) {
16336 memcpy(dev->dev_addr, addr, 6);
49b6e95f 16337 return 0;
1da177e4
LT
16338 }
16339 return -ENODEV;
16340}
16341
229b1ad1 16342static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16343{
16344 struct net_device *dev = tp->dev;
16345
16346 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
16347 return 0;
16348}
16349#endif
16350
229b1ad1 16351static int tg3_get_device_address(struct tg3 *tp)
1da177e4
LT
16352{
16353 struct net_device *dev = tp->dev;
16354 u32 hi, lo, mac_offset;
008652b3 16355 int addr_ok = 0;
7e6c63f0 16356 int err;
1da177e4 16357
49b6e95f 16358#ifdef CONFIG_SPARC
1da177e4
LT
16359 if (!tg3_get_macaddr_sparc(tp))
16360 return 0;
16361#endif
16362
7e6c63f0
HM
16363 if (tg3_flag(tp, IS_SSB_CORE)) {
16364 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
16365 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
16366 return 0;
16367 }
16368
1da177e4 16369 mac_offset = 0x7c;
4153577a 16370 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
63c3a66f 16371 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
16372 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
16373 mac_offset = 0xcc;
16374 if (tg3_nvram_lock(tp))
16375 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
16376 else
16377 tg3_nvram_unlock(tp);
63c3a66f 16378 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 16379 if (tp->pci_fn & 1)
a1b950d5 16380 mac_offset = 0xcc;
69f11c99 16381 if (tp->pci_fn > 1)
a50d0796 16382 mac_offset += 0x18c;
4153577a 16383 } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 16384 mac_offset = 0x10;
1da177e4
LT
16385
16386 /* First try to get it from MAC address mailbox. */
16387 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
16388 if ((hi >> 16) == 0x484b) {
16389 dev->dev_addr[0] = (hi >> 8) & 0xff;
16390 dev->dev_addr[1] = (hi >> 0) & 0xff;
16391
16392 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
16393 dev->dev_addr[2] = (lo >> 24) & 0xff;
16394 dev->dev_addr[3] = (lo >> 16) & 0xff;
16395 dev->dev_addr[4] = (lo >> 8) & 0xff;
16396 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 16397
008652b3
MC
16398 /* Some old bootcode may report a 0 MAC address in SRAM */
16399 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
16400 }
16401 if (!addr_ok) {
16402 /* Next, try NVRAM. */
63c3a66f 16403 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 16404 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 16405 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
16406 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
16407 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
16408 }
16409 /* Finally just fetch it out of the MAC control regs. */
16410 else {
16411 hi = tr32(MAC_ADDR_0_HIGH);
16412 lo = tr32(MAC_ADDR_0_LOW);
16413
16414 dev->dev_addr[5] = lo & 0xff;
16415 dev->dev_addr[4] = (lo >> 8) & 0xff;
16416 dev->dev_addr[3] = (lo >> 16) & 0xff;
16417 dev->dev_addr[2] = (lo >> 24) & 0xff;
16418 dev->dev_addr[1] = hi & 0xff;
16419 dev->dev_addr[0] = (hi >> 8) & 0xff;
16420 }
1da177e4
LT
16421 }
16422
16423 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 16424#ifdef CONFIG_SPARC
1da177e4
LT
16425 if (!tg3_get_default_macaddr_sparc(tp))
16426 return 0;
16427#endif
16428 return -EINVAL;
16429 }
16430 return 0;
16431}
16432
59e6b434
DM
16433#define BOUNDARY_SINGLE_CACHELINE 1
16434#define BOUNDARY_MULTI_CACHELINE 2
16435
229b1ad1 16436static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
59e6b434
DM
16437{
16438 int cacheline_size;
16439 u8 byte;
16440 int goal;
16441
16442 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
16443 if (byte == 0)
16444 cacheline_size = 1024;
16445 else
16446 cacheline_size = (int) byte * 4;
16447
16448 /* On 5703 and later chips, the boundary bits have no
16449 * effect.
16450 */
4153577a
JP
16451 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16452 tg3_asic_rev(tp) != ASIC_REV_5701 &&
63c3a66f 16453 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
16454 goto out;
16455
16456#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
16457 goal = BOUNDARY_MULTI_CACHELINE;
16458#else
16459#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
16460 goal = BOUNDARY_SINGLE_CACHELINE;
16461#else
16462 goal = 0;
16463#endif
16464#endif
16465
63c3a66f 16466 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
16467 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
16468 goto out;
16469 }
16470
59e6b434
DM
16471 if (!goal)
16472 goto out;
16473
16474 /* PCI controllers on most RISC systems tend to disconnect
16475 * when a device tries to burst across a cache-line boundary.
16476 * Therefore, letting tg3 do so just wastes PCI bandwidth.
16477 *
16478 * Unfortunately, for PCI-E there are only limited
16479 * write-side controls for this, and thus for reads
16480 * we will still get the disconnects. We'll also waste
16481 * these PCI cycles for both read and write for chips
16482 * other than 5700 and 5701 which do not implement the
16483 * boundary bits.
16484 */
63c3a66f 16485 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16486 switch (cacheline_size) {
16487 case 16:
16488 case 32:
16489 case 64:
16490 case 128:
16491 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16492 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
16493 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
16494 } else {
16495 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16496 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16497 }
16498 break;
16499
16500 case 256:
16501 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
16502 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
16503 break;
16504
16505 default:
16506 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16507 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16508 break;
855e1111 16509 }
63c3a66f 16510 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16511 switch (cacheline_size) {
16512 case 16:
16513 case 32:
16514 case 64:
16515 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16516 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16517 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
16518 break;
16519 }
16520 /* fallthrough */
16521 case 128:
16522 default:
16523 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16524 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
16525 break;
855e1111 16526 }
59e6b434
DM
16527 } else {
16528 switch (cacheline_size) {
16529 case 16:
16530 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16531 val |= (DMA_RWCTRL_READ_BNDRY_16 |
16532 DMA_RWCTRL_WRITE_BNDRY_16);
16533 break;
16534 }
16535 /* fallthrough */
16536 case 32:
16537 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16538 val |= (DMA_RWCTRL_READ_BNDRY_32 |
16539 DMA_RWCTRL_WRITE_BNDRY_32);
16540 break;
16541 }
16542 /* fallthrough */
16543 case 64:
16544 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16545 val |= (DMA_RWCTRL_READ_BNDRY_64 |
16546 DMA_RWCTRL_WRITE_BNDRY_64);
16547 break;
16548 }
16549 /* fallthrough */
16550 case 128:
16551 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16552 val |= (DMA_RWCTRL_READ_BNDRY_128 |
16553 DMA_RWCTRL_WRITE_BNDRY_128);
16554 break;
16555 }
16556 /* fallthrough */
16557 case 256:
16558 val |= (DMA_RWCTRL_READ_BNDRY_256 |
16559 DMA_RWCTRL_WRITE_BNDRY_256);
16560 break;
16561 case 512:
16562 val |= (DMA_RWCTRL_READ_BNDRY_512 |
16563 DMA_RWCTRL_WRITE_BNDRY_512);
16564 break;
16565 case 1024:
16566 default:
16567 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
16568 DMA_RWCTRL_WRITE_BNDRY_1024);
16569 break;
855e1111 16570 }
59e6b434
DM
16571 }
16572
16573out:
16574 return val;
16575}
16576
229b1ad1
BP
16577static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
16578 int size, int to_device)
1da177e4
LT
16579{
16580 struct tg3_internal_buffer_desc test_desc;
16581 u32 sram_dma_descs;
16582 int i, ret;
16583
16584 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
16585
16586 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
16587 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
16588 tw32(RDMAC_STATUS, 0);
16589 tw32(WDMAC_STATUS, 0);
16590
16591 tw32(BUFMGR_MODE, 0);
16592 tw32(FTQ_RESET, 0);
16593
16594 test_desc.addr_hi = ((u64) buf_dma) >> 32;
16595 test_desc.addr_lo = buf_dma & 0xffffffff;
16596 test_desc.nic_mbuf = 0x00002100;
16597 test_desc.len = size;
16598
16599 /*
16600 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
16601 * the *second* time the tg3 driver was getting loaded after an
16602 * initial scan.
16603 *
16604 * Broadcom tells me:
16605 * ...the DMA engine is connected to the GRC block and a DMA
16606 * reset may affect the GRC block in some unpredictable way...
16607 * The behavior of resets to individual blocks has not been tested.
16608 *
16609 * Broadcom noted the GRC reset will also reset all sub-components.
16610 */
16611 if (to_device) {
16612 test_desc.cqid_sqid = (13 << 8) | 2;
16613
16614 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
16615 udelay(40);
16616 } else {
16617 test_desc.cqid_sqid = (16 << 8) | 7;
16618
16619 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
16620 udelay(40);
16621 }
16622 test_desc.flags = 0x00000005;
16623
16624 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
16625 u32 val;
16626
16627 val = *(((u32 *)&test_desc) + i);
16628 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
16629 sram_dma_descs + (i * sizeof(u32)));
16630 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
16631 }
16632 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
16633
859a5887 16634 if (to_device)
1da177e4 16635 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 16636 else
1da177e4 16637 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
16638
16639 ret = -ENODEV;
16640 for (i = 0; i < 40; i++) {
16641 u32 val;
16642
16643 if (to_device)
16644 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
16645 else
16646 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
16647 if ((val & 0xffff) == sram_dma_descs) {
16648 ret = 0;
16649 break;
16650 }
16651
16652 udelay(100);
16653 }
16654
16655 return ret;
16656}
16657
ded7340d 16658#define TEST_BUFFER_SIZE 0x2000
1da177e4 16659
4143470c 16660static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
16661 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
16662 { },
16663};
16664
229b1ad1 16665static int tg3_test_dma(struct tg3 *tp)
1da177e4
LT
16666{
16667 dma_addr_t buf_dma;
59e6b434 16668 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 16669 int ret = 0;
1da177e4 16670
4bae65c8
MC
16671 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
16672 &buf_dma, GFP_KERNEL);
1da177e4
LT
16673 if (!buf) {
16674 ret = -ENOMEM;
16675 goto out_nofree;
16676 }
16677
16678 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
16679 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
16680
59e6b434 16681 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 16682
63c3a66f 16683 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
16684 goto out;
16685
63c3a66f 16686 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
16687 /* DMA read watermark not used on PCIE */
16688 tp->dma_rwctrl |= 0x00180000;
63c3a66f 16689 } else if (!tg3_flag(tp, PCIX_MODE)) {
4153577a
JP
16690 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
16691 tg3_asic_rev(tp) == ASIC_REV_5750)
1da177e4
LT
16692 tp->dma_rwctrl |= 0x003f0000;
16693 else
16694 tp->dma_rwctrl |= 0x003f000f;
16695 } else {
4153577a
JP
16696 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16697 tg3_asic_rev(tp) == ASIC_REV_5704) {
1da177e4 16698 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 16699 u32 read_water = 0x7;
1da177e4 16700
4a29cc2e
MC
16701 /* If the 5704 is behind the EPB bridge, we can
16702 * do the less restrictive ONE_DMA workaround for
16703 * better performance.
16704 */
63c3a66f 16705 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4153577a 16706 tg3_asic_rev(tp) == ASIC_REV_5704)
4a29cc2e
MC
16707 tp->dma_rwctrl |= 0x8000;
16708 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
16709 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
16710
4153577a 16711 if (tg3_asic_rev(tp) == ASIC_REV_5703)
49afdeb6 16712 read_water = 4;
59e6b434 16713 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
16714 tp->dma_rwctrl |=
16715 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
16716 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
16717 (1 << 23);
4153577a 16718 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
4cf78e4f
MC
16719 /* 5780 always in PCIX mode */
16720 tp->dma_rwctrl |= 0x00144000;
4153577a 16721 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
a4e2b347
MC
16722 /* 5714 always in PCIX mode */
16723 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
16724 } else {
16725 tp->dma_rwctrl |= 0x001b000f;
16726 }
16727 }
7e6c63f0
HM
16728 if (tg3_flag(tp, ONE_DMA_AT_ONCE))
16729 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
1da177e4 16730
4153577a
JP
16731 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16732 tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
16733 tp->dma_rwctrl &= 0xfffffff0;
16734
4153577a
JP
16735 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16736 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
16737 /* Remove this if it causes problems for some boards. */
16738 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
16739
16740 /* On 5700/5701 chips, we need to set this bit.
16741 * Otherwise the chip will issue cacheline transactions
16742 * to streamable DMA memory with not all the byte
16743 * enables turned on. This is an error on several
16744 * RISC PCI controllers, in particular sparc64.
16745 *
16746 * On 5703/5704 chips, this bit has been reassigned
16747 * a different meaning. In particular, it is used
16748 * on those chips to enable a PCI-X workaround.
16749 */
16750 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
16751 }
16752
16753 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16754
16755#if 0
16756 /* Unneeded, already done by tg3_get_invariants. */
16757 tg3_switch_clocks(tp);
16758#endif
16759
4153577a
JP
16760 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16761 tg3_asic_rev(tp) != ASIC_REV_5701)
1da177e4
LT
16762 goto out;
16763
59e6b434
DM
16764 /* It is best to perform DMA test with maximum write burst size
16765 * to expose the 5700/5701 write DMA bug.
16766 */
16767 saved_dma_rwctrl = tp->dma_rwctrl;
16768 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16769 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16770
1da177e4
LT
16771 while (1) {
16772 u32 *p = buf, i;
16773
16774 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
16775 p[i] = i;
16776
16777 /* Send the buffer to the chip. */
16778 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
16779 if (ret) {
2445e461
MC
16780 dev_err(&tp->pdev->dev,
16781 "%s: Buffer write failed. err = %d\n",
16782 __func__, ret);
1da177e4
LT
16783 break;
16784 }
16785
16786#if 0
16787 /* validate data reached card RAM correctly. */
16788 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16789 u32 val;
16790 tg3_read_mem(tp, 0x2100 + (i*4), &val);
16791 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
16792 dev_err(&tp->pdev->dev,
16793 "%s: Buffer corrupted on device! "
16794 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
16795 /* ret = -ENODEV here? */
16796 }
16797 p[i] = 0;
16798 }
16799#endif
16800 /* Now read it back. */
16801 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
16802 if (ret) {
5129c3a3
MC
16803 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
16804 "err = %d\n", __func__, ret);
1da177e4
LT
16805 break;
16806 }
16807
16808 /* Verify it. */
16809 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16810 if (p[i] == i)
16811 continue;
16812
59e6b434
DM
16813 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16814 DMA_RWCTRL_WRITE_BNDRY_16) {
16815 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
16816 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
16817 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16818 break;
16819 } else {
2445e461
MC
16820 dev_err(&tp->pdev->dev,
16821 "%s: Buffer corrupted on read back! "
16822 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
16823 ret = -ENODEV;
16824 goto out;
16825 }
16826 }
16827
16828 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
16829 /* Success. */
16830 ret = 0;
16831 break;
16832 }
16833 }
59e6b434
DM
16834 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16835 DMA_RWCTRL_WRITE_BNDRY_16) {
16836 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
16837 * now look for chipsets that are known to expose the
16838 * DMA bug without failing the test.
59e6b434 16839 */
4143470c 16840 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
16841 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16842 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 16843 } else {
6d1cfbab
MC
16844 /* Safe to use the calculated DMA boundary. */
16845 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 16846 }
6d1cfbab 16847
59e6b434
DM
16848 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16849 }
1da177e4
LT
16850
16851out:
4bae65c8 16852 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
16853out_nofree:
16854 return ret;
16855}
16856
229b1ad1 16857static void tg3_init_bufmgr_config(struct tg3 *tp)
1da177e4 16858{
63c3a66f 16859 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
16860 tp->bufmgr_config.mbuf_read_dma_low_water =
16861 DEFAULT_MB_RDMA_LOW_WATER_5705;
16862 tp->bufmgr_config.mbuf_mac_rx_low_water =
16863 DEFAULT_MB_MACRX_LOW_WATER_57765;
16864 tp->bufmgr_config.mbuf_high_water =
16865 DEFAULT_MB_HIGH_WATER_57765;
16866
16867 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16868 DEFAULT_MB_RDMA_LOW_WATER_5705;
16869 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16870 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
16871 tp->bufmgr_config.mbuf_high_water_jumbo =
16872 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 16873 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
16874 tp->bufmgr_config.mbuf_read_dma_low_water =
16875 DEFAULT_MB_RDMA_LOW_WATER_5705;
16876 tp->bufmgr_config.mbuf_mac_rx_low_water =
16877 DEFAULT_MB_MACRX_LOW_WATER_5705;
16878 tp->bufmgr_config.mbuf_high_water =
16879 DEFAULT_MB_HIGH_WATER_5705;
4153577a 16880 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
16881 tp->bufmgr_config.mbuf_mac_rx_low_water =
16882 DEFAULT_MB_MACRX_LOW_WATER_5906;
16883 tp->bufmgr_config.mbuf_high_water =
16884 DEFAULT_MB_HIGH_WATER_5906;
16885 }
fdfec172
MC
16886
16887 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16888 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
16889 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16890 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
16891 tp->bufmgr_config.mbuf_high_water_jumbo =
16892 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
16893 } else {
16894 tp->bufmgr_config.mbuf_read_dma_low_water =
16895 DEFAULT_MB_RDMA_LOW_WATER;
16896 tp->bufmgr_config.mbuf_mac_rx_low_water =
16897 DEFAULT_MB_MACRX_LOW_WATER;
16898 tp->bufmgr_config.mbuf_high_water =
16899 DEFAULT_MB_HIGH_WATER;
16900
16901 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16902 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
16903 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16904 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
16905 tp->bufmgr_config.mbuf_high_water_jumbo =
16906 DEFAULT_MB_HIGH_WATER_JUMBO;
16907 }
1da177e4
LT
16908
16909 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
16910 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
16911}
16912
229b1ad1 16913static char *tg3_phy_string(struct tg3 *tp)
1da177e4 16914{
79eb6904
MC
16915 switch (tp->phy_id & TG3_PHY_ID_MASK) {
16916 case TG3_PHY_ID_BCM5400: return "5400";
16917 case TG3_PHY_ID_BCM5401: return "5401";
16918 case TG3_PHY_ID_BCM5411: return "5411";
16919 case TG3_PHY_ID_BCM5701: return "5701";
16920 case TG3_PHY_ID_BCM5703: return "5703";
16921 case TG3_PHY_ID_BCM5704: return "5704";
16922 case TG3_PHY_ID_BCM5705: return "5705";
16923 case TG3_PHY_ID_BCM5750: return "5750";
16924 case TG3_PHY_ID_BCM5752: return "5752";
16925 case TG3_PHY_ID_BCM5714: return "5714";
16926 case TG3_PHY_ID_BCM5780: return "5780";
16927 case TG3_PHY_ID_BCM5755: return "5755";
16928 case TG3_PHY_ID_BCM5787: return "5787";
16929 case TG3_PHY_ID_BCM5784: return "5784";
16930 case TG3_PHY_ID_BCM5756: return "5722/5756";
16931 case TG3_PHY_ID_BCM5906: return "5906";
16932 case TG3_PHY_ID_BCM5761: return "5761";
16933 case TG3_PHY_ID_BCM5718C: return "5718C";
16934 case TG3_PHY_ID_BCM5718S: return "5718S";
16935 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 16936 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 16937 case TG3_PHY_ID_BCM5720C: return "5720C";
c65a17f4 16938 case TG3_PHY_ID_BCM5762: return "5762C";
79eb6904 16939 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
16940 case 0: return "serdes";
16941 default: return "unknown";
855e1111 16942 }
1da177e4
LT
16943}
16944
229b1ad1 16945static char *tg3_bus_string(struct tg3 *tp, char *str)
f9804ddb 16946{
63c3a66f 16947 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
16948 strcpy(str, "PCI Express");
16949 return str;
63c3a66f 16950 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
16951 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
16952
16953 strcpy(str, "PCIX:");
16954
16955 if ((clock_ctrl == 7) ||
16956 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
16957 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
16958 strcat(str, "133MHz");
16959 else if (clock_ctrl == 0)
16960 strcat(str, "33MHz");
16961 else if (clock_ctrl == 2)
16962 strcat(str, "50MHz");
16963 else if (clock_ctrl == 4)
16964 strcat(str, "66MHz");
16965 else if (clock_ctrl == 6)
16966 strcat(str, "100MHz");
f9804ddb
MC
16967 } else {
16968 strcpy(str, "PCI:");
63c3a66f 16969 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
16970 strcat(str, "66MHz");
16971 else
16972 strcat(str, "33MHz");
16973 }
63c3a66f 16974 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
16975 strcat(str, ":32-bit");
16976 else
16977 strcat(str, ":64-bit");
16978 return str;
16979}
16980
229b1ad1 16981static void tg3_init_coal(struct tg3 *tp)
15f9850d
DM
16982{
16983 struct ethtool_coalesce *ec = &tp->coal;
16984
16985 memset(ec, 0, sizeof(*ec));
16986 ec->cmd = ETHTOOL_GCOALESCE;
16987 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
16988 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
16989 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
16990 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
16991 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
16992 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
16993 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
16994 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
16995 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
16996
16997 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
16998 HOSTCC_MODE_CLRTICK_TXBD)) {
16999 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
17000 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
17001 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
17002 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
17003 }
d244c892 17004
63c3a66f 17005 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
17006 ec->rx_coalesce_usecs_irq = 0;
17007 ec->tx_coalesce_usecs_irq = 0;
17008 ec->stats_block_coalesce_usecs = 0;
17009 }
15f9850d
DM
17010}
17011
229b1ad1 17012static int tg3_init_one(struct pci_dev *pdev,
1da177e4
LT
17013 const struct pci_device_id *ent)
17014{
1da177e4
LT
17015 struct net_device *dev;
17016 struct tg3 *tp;
646c9edd
MC
17017 int i, err, pm_cap;
17018 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 17019 char str[40];
72f2afb8 17020 u64 dma_mask, persist_dma_mask;
c8f44aff 17021 netdev_features_t features = 0;
1da177e4 17022
05dbe005 17023 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
17024
17025 err = pci_enable_device(pdev);
17026 if (err) {
2445e461 17027 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
17028 return err;
17029 }
17030
1da177e4
LT
17031 err = pci_request_regions(pdev, DRV_MODULE_NAME);
17032 if (err) {
2445e461 17033 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
17034 goto err_out_disable_pdev;
17035 }
17036
17037 pci_set_master(pdev);
17038
17039 /* Find power-management capability. */
17040 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
17041 if (pm_cap == 0) {
2445e461
MC
17042 dev_err(&pdev->dev,
17043 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
17044 err = -EIO;
17045 goto err_out_free_res;
17046 }
17047
16821285
MC
17048 err = pci_set_power_state(pdev, PCI_D0);
17049 if (err) {
17050 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
17051 goto err_out_free_res;
17052 }
17053
fe5f5787 17054 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 17055 if (!dev) {
1da177e4 17056 err = -ENOMEM;
16821285 17057 goto err_out_power_down;
1da177e4
LT
17058 }
17059
1da177e4
LT
17060 SET_NETDEV_DEV(dev, &pdev->dev);
17061
1da177e4
LT
17062 tp = netdev_priv(dev);
17063 tp->pdev = pdev;
17064 tp->dev = dev;
17065 tp->pm_cap = pm_cap;
1da177e4
LT
17066 tp->rx_mode = TG3_DEF_RX_MODE;
17067 tp->tx_mode = TG3_DEF_TX_MODE;
9c13cb8b 17068 tp->irq_sync = 1;
8ef21428 17069
1da177e4
LT
17070 if (tg3_debug > 0)
17071 tp->msg_enable = tg3_debug;
17072 else
17073 tp->msg_enable = TG3_DEF_MSG_ENABLE;
17074
7e6c63f0
HM
17075 if (pdev_is_ssb_gige_core(pdev)) {
17076 tg3_flag_set(tp, IS_SSB_CORE);
17077 if (ssb_gige_must_flush_posted_writes(pdev))
17078 tg3_flag_set(tp, FLUSH_POSTED_WRITES);
17079 if (ssb_gige_one_dma_at_once(pdev))
17080 tg3_flag_set(tp, ONE_DMA_AT_ONCE);
17081 if (ssb_gige_have_roboswitch(pdev))
17082 tg3_flag_set(tp, ROBOSWITCH);
17083 if (ssb_gige_is_rgmii(pdev))
17084 tg3_flag_set(tp, RGMII_MODE);
17085 }
17086
1da177e4
LT
17087 /* The word/byte swap controls here control register access byte
17088 * swapping. DMA data byte swapping is controlled in the GRC_MODE
17089 * setting below.
17090 */
17091 tp->misc_host_ctrl =
17092 MISC_HOST_CTRL_MASK_PCI_INT |
17093 MISC_HOST_CTRL_WORD_SWAP |
17094 MISC_HOST_CTRL_INDIR_ACCESS |
17095 MISC_HOST_CTRL_PCISTATE_RW;
17096
17097 /* The NONFRM (non-frame) byte/word swap controls take effect
17098 * on descriptor entries, anything which isn't packet data.
17099 *
17100 * The StrongARM chips on the board (one for tx, one for rx)
17101 * are running in big-endian mode.
17102 */
17103 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
17104 GRC_MODE_WSWAP_NONFRM_DATA);
17105#ifdef __BIG_ENDIAN
17106 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
17107#endif
17108 spin_lock_init(&tp->lock);
1da177e4 17109 spin_lock_init(&tp->indirect_lock);
c4028958 17110 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 17111
d5fe488a 17112 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 17113 if (!tp->regs) {
ab96b241 17114 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
17115 err = -ENOMEM;
17116 goto err_out_free_dev;
17117 }
17118
c9cab24e
MC
17119 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
17120 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
17121 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
17122 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
17123 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 17124 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
c9cab24e
MC
17125 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
17126 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
17127 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
17128 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
17129 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
17130 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
c9cab24e
MC
17131 tg3_flag_set(tp, ENABLE_APE);
17132 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
17133 if (!tp->aperegs) {
17134 dev_err(&pdev->dev,
17135 "Cannot map APE registers, aborting\n");
17136 err = -ENOMEM;
17137 goto err_out_iounmap;
17138 }
17139 }
17140
1da177e4
LT
17141 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
17142 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 17143
1da177e4 17144 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 17145 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 17146 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 17147 dev->irq = pdev->irq;
1da177e4 17148
3d567e0e 17149 err = tg3_get_invariants(tp, ent);
1da177e4 17150 if (err) {
ab96b241
MC
17151 dev_err(&pdev->dev,
17152 "Problem fetching invariants of chip, aborting\n");
c9cab24e 17153 goto err_out_apeunmap;
1da177e4
LT
17154 }
17155
4a29cc2e
MC
17156 /* The EPB bridge inside 5714, 5715, and 5780 and any
17157 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
17158 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
17159 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
17160 * do DMA address check in tg3_start_xmit().
17161 */
63c3a66f 17162 if (tg3_flag(tp, IS_5788))
284901a9 17163 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 17164 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 17165 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 17166#ifdef CONFIG_HIGHMEM
6a35528a 17167 dma_mask = DMA_BIT_MASK(64);
72f2afb8 17168#endif
4a29cc2e 17169 } else
6a35528a 17170 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
17171
17172 /* Configure DMA attributes. */
284901a9 17173 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
17174 err = pci_set_dma_mask(pdev, dma_mask);
17175 if (!err) {
0da0606f 17176 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
17177 err = pci_set_consistent_dma_mask(pdev,
17178 persist_dma_mask);
17179 if (err < 0) {
ab96b241
MC
17180 dev_err(&pdev->dev, "Unable to obtain 64 bit "
17181 "DMA for consistent allocations\n");
c9cab24e 17182 goto err_out_apeunmap;
72f2afb8
MC
17183 }
17184 }
17185 }
284901a9
YH
17186 if (err || dma_mask == DMA_BIT_MASK(32)) {
17187 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 17188 if (err) {
ab96b241
MC
17189 dev_err(&pdev->dev,
17190 "No usable DMA configuration, aborting\n");
c9cab24e 17191 goto err_out_apeunmap;
72f2afb8
MC
17192 }
17193 }
17194
fdfec172 17195 tg3_init_bufmgr_config(tp);
1da177e4 17196
0da0606f
MC
17197 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
17198
17199 /* 5700 B0 chips do not support checksumming correctly due
17200 * to hardware bugs.
17201 */
4153577a 17202 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
0da0606f
MC
17203 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
17204
17205 if (tg3_flag(tp, 5755_PLUS))
17206 features |= NETIF_F_IPV6_CSUM;
17207 }
17208
4e3a7aaa
MC
17209 /* TSO is on by default on chips that support hardware TSO.
17210 * Firmware TSO on older chips gives lower performance, so it
17211 * is off by default, but can be enabled using ethtool.
17212 */
63c3a66f
JP
17213 if ((tg3_flag(tp, HW_TSO_1) ||
17214 tg3_flag(tp, HW_TSO_2) ||
17215 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
17216 (features & NETIF_F_IP_CSUM))
17217 features |= NETIF_F_TSO;
63c3a66f 17218 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
17219 if (features & NETIF_F_IPV6_CSUM)
17220 features |= NETIF_F_TSO6;
63c3a66f 17221 if (tg3_flag(tp, HW_TSO_3) ||
4153577a
JP
17222 tg3_asic_rev(tp) == ASIC_REV_5761 ||
17223 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
17224 tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
17225 tg3_asic_rev(tp) == ASIC_REV_5785 ||
17226 tg3_asic_rev(tp) == ASIC_REV_57780)
0da0606f 17227 features |= NETIF_F_TSO_ECN;
b0026624 17228 }
1da177e4 17229
d542fe27
MC
17230 dev->features |= features;
17231 dev->vlan_features |= features;
17232
06c03c02
MB
17233 /*
17234 * Add loopback capability only for a subset of devices that support
17235 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
17236 * loopback for the remaining devices.
17237 */
4153577a 17238 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
06c03c02
MB
17239 !tg3_flag(tp, CPMU_PRESENT))
17240 /* Add the loopback capability */
0da0606f
MC
17241 features |= NETIF_F_LOOPBACK;
17242
0da0606f 17243 dev->hw_features |= features;
06c03c02 17244
4153577a 17245 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
63c3a66f 17246 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 17247 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 17248 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
17249 tp->rx_pending = 63;
17250 }
17251
1da177e4
LT
17252 err = tg3_get_device_address(tp);
17253 if (err) {
ab96b241
MC
17254 dev_err(&pdev->dev,
17255 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 17256 goto err_out_apeunmap;
c88864df
MC
17257 }
17258
1da177e4
LT
17259 /*
17260 * Reset chip in case UNDI or EFI driver did not shutdown
17261 * DMA self test will enable WDMAC and we'll see (spurious)
17262 * pending DMA on the PCI bus at that point.
17263 */
17264 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
17265 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 17266 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 17267 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
17268 }
17269
17270 err = tg3_test_dma(tp);
17271 if (err) {
ab96b241 17272 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 17273 goto err_out_apeunmap;
1da177e4
LT
17274 }
17275
78f90dcf
MC
17276 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
17277 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
17278 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 17279 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
17280 struct tg3_napi *tnapi = &tp->napi[i];
17281
17282 tnapi->tp = tp;
17283 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
17284
17285 tnapi->int_mbox = intmbx;
93a700a9 17286 if (i <= 4)
78f90dcf
MC
17287 intmbx += 0x8;
17288 else
17289 intmbx += 0x4;
17290
17291 tnapi->consmbox = rcvmbx;
17292 tnapi->prodmbox = sndmbx;
17293
66cfd1bd 17294 if (i)
78f90dcf 17295 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 17296 else
78f90dcf 17297 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 17298
63c3a66f 17299 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
17300 break;
17301
17302 /*
17303 * If we support MSIX, we'll be using RSS. If we're using
17304 * RSS, the first vector only handles link interrupts and the
17305 * remaining vectors handle rx and tx interrupts. Reuse the
17306 * mailbox values for the next iteration. The values we setup
17307 * above are still useful for the single vectored mode.
17308 */
17309 if (!i)
17310 continue;
17311
17312 rcvmbx += 0x8;
17313
17314 if (sndmbx & 0x4)
17315 sndmbx -= 0x4;
17316 else
17317 sndmbx += 0xc;
17318 }
17319
15f9850d
DM
17320 tg3_init_coal(tp);
17321
c49a1561
MC
17322 pci_set_drvdata(pdev, dev);
17323
4153577a
JP
17324 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
17325 tg3_asic_rev(tp) == ASIC_REV_5720 ||
17326 tg3_asic_rev(tp) == ASIC_REV_5762)
fb4ce8ad
MC
17327 tg3_flag_set(tp, PTP_CAPABLE);
17328
cd0d7228
MC
17329 if (tg3_flag(tp, 5717_PLUS)) {
17330 /* Resume a low-power mode */
17331 tg3_frob_aux_power(tp, false);
17332 }
17333
21f7638e
MC
17334 tg3_timer_init(tp);
17335
402e1398
MC
17336 tg3_carrier_off(tp);
17337
1da177e4
LT
17338 err = register_netdev(dev);
17339 if (err) {
ab96b241 17340 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 17341 goto err_out_apeunmap;
1da177e4
LT
17342 }
17343
05dbe005
JP
17344 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
17345 tp->board_part_number,
4153577a 17346 tg3_chip_rev_id(tp),
05dbe005
JP
17347 tg3_bus_string(tp, str),
17348 dev->dev_addr);
1da177e4 17349
f07e9af3 17350 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
17351 struct phy_device *phydev;
17352 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
17353 netdev_info(dev,
17354 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 17355 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
17356 } else {
17357 char *ethtype;
17358
17359 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
17360 ethtype = "10/100Base-TX";
17361 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
17362 ethtype = "1000Base-SX";
17363 else
17364 ethtype = "10/100/1000Base-T";
17365
5129c3a3 17366 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
17367 "(WireSpeed[%d], EEE[%d])\n",
17368 tg3_phy_string(tp), ethtype,
17369 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
17370 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 17371 }
05dbe005
JP
17372
17373 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 17374 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 17375 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 17376 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
17377 tg3_flag(tp, ENABLE_ASF) != 0,
17378 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
17379 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
17380 tp->dma_rwctrl,
17381 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
17382 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 17383
b45aa2f6
MC
17384 pci_save_state(pdev);
17385
1da177e4
LT
17386 return 0;
17387
0d3031d9
MC
17388err_out_apeunmap:
17389 if (tp->aperegs) {
17390 iounmap(tp->aperegs);
17391 tp->aperegs = NULL;
17392 }
17393
1da177e4 17394err_out_iounmap:
6892914f
MC
17395 if (tp->regs) {
17396 iounmap(tp->regs);
22abe310 17397 tp->regs = NULL;
6892914f 17398 }
1da177e4
LT
17399
17400err_out_free_dev:
17401 free_netdev(dev);
17402
16821285
MC
17403err_out_power_down:
17404 pci_set_power_state(pdev, PCI_D3hot);
17405
1da177e4
LT
17406err_out_free_res:
17407 pci_release_regions(pdev);
17408
17409err_out_disable_pdev:
17410 pci_disable_device(pdev);
17411 pci_set_drvdata(pdev, NULL);
17412 return err;
17413}
17414
229b1ad1 17415static void tg3_remove_one(struct pci_dev *pdev)
1da177e4
LT
17416{
17417 struct net_device *dev = pci_get_drvdata(pdev);
17418
17419 if (dev) {
17420 struct tg3 *tp = netdev_priv(dev);
17421
e3c5530b 17422 release_firmware(tp->fw);
077f849d 17423
db219973 17424 tg3_reset_task_cancel(tp);
158d7abd 17425
e730c823 17426 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 17427 tg3_phy_fini(tp);
158d7abd 17428 tg3_mdio_fini(tp);
b02fd9e3 17429 }
158d7abd 17430
1da177e4 17431 unregister_netdev(dev);
0d3031d9
MC
17432 if (tp->aperegs) {
17433 iounmap(tp->aperegs);
17434 tp->aperegs = NULL;
17435 }
6892914f
MC
17436 if (tp->regs) {
17437 iounmap(tp->regs);
22abe310 17438 tp->regs = NULL;
6892914f 17439 }
1da177e4
LT
17440 free_netdev(dev);
17441 pci_release_regions(pdev);
17442 pci_disable_device(pdev);
17443 pci_set_drvdata(pdev, NULL);
17444 }
17445}
17446
aa6027ca 17447#ifdef CONFIG_PM_SLEEP
c866b7ea 17448static int tg3_suspend(struct device *device)
1da177e4 17449{
c866b7ea 17450 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17451 struct net_device *dev = pci_get_drvdata(pdev);
17452 struct tg3 *tp = netdev_priv(dev);
17453 int err;
17454
17455 if (!netif_running(dev))
17456 return 0;
17457
db219973 17458 tg3_reset_task_cancel(tp);
b02fd9e3 17459 tg3_phy_stop(tp);
1da177e4
LT
17460 tg3_netif_stop(tp);
17461
21f7638e 17462 tg3_timer_stop(tp);
1da177e4 17463
f47c11ee 17464 tg3_full_lock(tp, 1);
1da177e4 17465 tg3_disable_ints(tp);
f47c11ee 17466 tg3_full_unlock(tp);
1da177e4
LT
17467
17468 netif_device_detach(dev);
17469
f47c11ee 17470 tg3_full_lock(tp, 0);
944d980e 17471 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 17472 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 17473 tg3_full_unlock(tp);
1da177e4 17474
c866b7ea 17475 err = tg3_power_down_prepare(tp);
1da177e4 17476 if (err) {
b02fd9e3
MC
17477 int err2;
17478
f47c11ee 17479 tg3_full_lock(tp, 0);
1da177e4 17480
63c3a66f 17481 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
17482 err2 = tg3_restart_hw(tp, 1);
17483 if (err2)
b9ec6c1b 17484 goto out;
1da177e4 17485
21f7638e 17486 tg3_timer_start(tp);
1da177e4
LT
17487
17488 netif_device_attach(dev);
17489 tg3_netif_start(tp);
17490
b9ec6c1b 17491out:
f47c11ee 17492 tg3_full_unlock(tp);
b02fd9e3
MC
17493
17494 if (!err2)
17495 tg3_phy_start(tp);
1da177e4
LT
17496 }
17497
17498 return err;
17499}
17500
c866b7ea 17501static int tg3_resume(struct device *device)
1da177e4 17502{
c866b7ea 17503 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17504 struct net_device *dev = pci_get_drvdata(pdev);
17505 struct tg3 *tp = netdev_priv(dev);
17506 int err;
17507
17508 if (!netif_running(dev))
17509 return 0;
17510
1da177e4
LT
17511 netif_device_attach(dev);
17512
f47c11ee 17513 tg3_full_lock(tp, 0);
1da177e4 17514
63c3a66f 17515 tg3_flag_set(tp, INIT_COMPLETE);
942d1af0
NS
17516 err = tg3_restart_hw(tp,
17517 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
b9ec6c1b
MC
17518 if (err)
17519 goto out;
1da177e4 17520
21f7638e 17521 tg3_timer_start(tp);
1da177e4 17522
1da177e4
LT
17523 tg3_netif_start(tp);
17524
b9ec6c1b 17525out:
f47c11ee 17526 tg3_full_unlock(tp);
1da177e4 17527
b02fd9e3
MC
17528 if (!err)
17529 tg3_phy_start(tp);
17530
b9ec6c1b 17531 return err;
1da177e4
LT
17532}
17533
c866b7ea 17534static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
17535#define TG3_PM_OPS (&tg3_pm_ops)
17536
17537#else
17538
17539#define TG3_PM_OPS NULL
17540
17541#endif /* CONFIG_PM_SLEEP */
c866b7ea 17542
b45aa2f6
MC
17543/**
17544 * tg3_io_error_detected - called when PCI error is detected
17545 * @pdev: Pointer to PCI device
17546 * @state: The current pci connection state
17547 *
17548 * This function is called after a PCI bus error affecting
17549 * this device has been detected.
17550 */
17551static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
17552 pci_channel_state_t state)
17553{
17554 struct net_device *netdev = pci_get_drvdata(pdev);
17555 struct tg3 *tp = netdev_priv(netdev);
17556 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
17557
17558 netdev_info(netdev, "PCI I/O error detected\n");
17559
17560 rtnl_lock();
17561
17562 if (!netif_running(netdev))
17563 goto done;
17564
17565 tg3_phy_stop(tp);
17566
17567 tg3_netif_stop(tp);
17568
21f7638e 17569 tg3_timer_stop(tp);
b45aa2f6
MC
17570
17571 /* Want to make sure that the reset task doesn't run */
db219973 17572 tg3_reset_task_cancel(tp);
b45aa2f6
MC
17573
17574 netif_device_detach(netdev);
17575
17576 /* Clean up software state, even if MMIO is blocked */
17577 tg3_full_lock(tp, 0);
17578 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
17579 tg3_full_unlock(tp);
17580
17581done:
17582 if (state == pci_channel_io_perm_failure)
17583 err = PCI_ERS_RESULT_DISCONNECT;
17584 else
17585 pci_disable_device(pdev);
17586
17587 rtnl_unlock();
17588
17589 return err;
17590}
17591
17592/**
17593 * tg3_io_slot_reset - called after the pci bus has been reset.
17594 * @pdev: Pointer to PCI device
17595 *
17596 * Restart the card from scratch, as if from a cold-boot.
17597 * At this point, the card has exprienced a hard reset,
17598 * followed by fixups by BIOS, and has its config space
17599 * set up identically to what it was at cold boot.
17600 */
17601static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
17602{
17603 struct net_device *netdev = pci_get_drvdata(pdev);
17604 struct tg3 *tp = netdev_priv(netdev);
17605 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
17606 int err;
17607
17608 rtnl_lock();
17609
17610 if (pci_enable_device(pdev)) {
17611 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
17612 goto done;
17613 }
17614
17615 pci_set_master(pdev);
17616 pci_restore_state(pdev);
17617 pci_save_state(pdev);
17618
17619 if (!netif_running(netdev)) {
17620 rc = PCI_ERS_RESULT_RECOVERED;
17621 goto done;
17622 }
17623
17624 err = tg3_power_up(tp);
bed9829f 17625 if (err)
b45aa2f6 17626 goto done;
b45aa2f6
MC
17627
17628 rc = PCI_ERS_RESULT_RECOVERED;
17629
17630done:
17631 rtnl_unlock();
17632
17633 return rc;
17634}
17635
17636/**
17637 * tg3_io_resume - called when traffic can start flowing again.
17638 * @pdev: Pointer to PCI device
17639 *
17640 * This callback is called when the error recovery driver tells
17641 * us that its OK to resume normal operation.
17642 */
17643static void tg3_io_resume(struct pci_dev *pdev)
17644{
17645 struct net_device *netdev = pci_get_drvdata(pdev);
17646 struct tg3 *tp = netdev_priv(netdev);
17647 int err;
17648
17649 rtnl_lock();
17650
17651 if (!netif_running(netdev))
17652 goto done;
17653
17654 tg3_full_lock(tp, 0);
63c3a66f 17655 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6 17656 err = tg3_restart_hw(tp, 1);
b45aa2f6 17657 if (err) {
35763066 17658 tg3_full_unlock(tp);
b45aa2f6
MC
17659 netdev_err(netdev, "Cannot restart hardware after reset.\n");
17660 goto done;
17661 }
17662
17663 netif_device_attach(netdev);
17664
21f7638e 17665 tg3_timer_start(tp);
b45aa2f6
MC
17666
17667 tg3_netif_start(tp);
17668
35763066
NNS
17669 tg3_full_unlock(tp);
17670
b45aa2f6
MC
17671 tg3_phy_start(tp);
17672
17673done:
17674 rtnl_unlock();
17675}
17676
3646f0e5 17677static const struct pci_error_handlers tg3_err_handler = {
b45aa2f6
MC
17678 .error_detected = tg3_io_error_detected,
17679 .slot_reset = tg3_io_slot_reset,
17680 .resume = tg3_io_resume
17681};
17682
1da177e4
LT
17683static struct pci_driver tg3_driver = {
17684 .name = DRV_MODULE_NAME,
17685 .id_table = tg3_pci_tbl,
17686 .probe = tg3_init_one,
229b1ad1 17687 .remove = tg3_remove_one,
b45aa2f6 17688 .err_handler = &tg3_err_handler,
aa6027ca 17689 .driver.pm = TG3_PM_OPS,
1da177e4
LT
17690};
17691
17692static int __init tg3_init(void)
17693{
29917620 17694 return pci_register_driver(&tg3_driver);
1da177e4
LT
17695}
17696
17697static void __exit tg3_cleanup(void)
17698{
17699 pci_unregister_driver(&tg3_driver);
17700}
17701
17702module_init(tg3_init);
17703module_exit(tg3_cleanup);
This page took 3.482234 seconds and 5 git commands to generate.