tg3: Refactor cpu pause/resume code
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b681b65d 7 * Copyright (C) 2005-2013 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
7e6c63f0 47#include <linux/ssb/ssb_driver_gige.h>
aed93e0b
MC
48#include <linux/hwmon.h>
49#include <linux/hwmon-sysfs.h>
1da177e4
LT
50
51#include <net/checksum.h>
c9bdd4b5 52#include <net/ip.h>
1da177e4 53
27fd9de8 54#include <linux/io.h>
1da177e4 55#include <asm/byteorder.h>
27fd9de8 56#include <linux/uaccess.h>
1da177e4 57
be947307
MC
58#include <uapi/linux/net_tstamp.h>
59#include <linux/ptp_clock_kernel.h>
60
49b6e95f 61#ifdef CONFIG_SPARC
1da177e4 62#include <asm/idprom.h>
49b6e95f 63#include <asm/prom.h>
1da177e4
LT
64#endif
65
63532394
MC
66#define BAR_0 0
67#define BAR_2 2
68
1da177e4
LT
69#include "tg3.h"
70
63c3a66f
JP
71/* Functions & macros to verify TG3_FLAGS types */
72
73static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 return test_bit(flag, bits);
76}
77
78static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 set_bit(flag, bits);
81}
82
83static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
84{
85 clear_bit(flag, bits);
86}
87
88#define tg3_flag(tp, flag) \
89 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
90#define tg3_flag_set(tp, flag) \
91 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
92#define tg3_flag_clear(tp, flag) \
93 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
94
1da177e4 95#define DRV_MODULE_NAME "tg3"
6867c843 96#define TG3_MAJ_NUM 3
d887199d 97#define TG3_MIN_NUM 130
6867c843
MC
98#define DRV_MODULE_VERSION \
99 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
d887199d 100#define DRV_MODULE_RELDATE "February 14, 2013"
1da177e4 101
fd6d3f0e
MC
102#define RESET_KIND_SHUTDOWN 0
103#define RESET_KIND_INIT 1
104#define RESET_KIND_SUSPEND 2
105
1da177e4
LT
106#define TG3_DEF_RX_MODE 0
107#define TG3_DEF_TX_MODE 0
108#define TG3_DEF_MSG_ENABLE \
109 (NETIF_MSG_DRV | \
110 NETIF_MSG_PROBE | \
111 NETIF_MSG_LINK | \
112 NETIF_MSG_TIMER | \
113 NETIF_MSG_IFDOWN | \
114 NETIF_MSG_IFUP | \
115 NETIF_MSG_RX_ERR | \
116 NETIF_MSG_TX_ERR)
117
520b2756
MC
118#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
119
1da177e4
LT
120/* length of time before we decide the hardware is borked,
121 * and dev->tx_timeout() should be called to fix the problem
122 */
63c3a66f 123
1da177e4
LT
124#define TG3_TX_TIMEOUT (5 * HZ)
125
126/* hardware minimum and maximum for a single frame's data payload */
127#define TG3_MIN_MTU 60
128#define TG3_MAX_MTU(tp) \
63c3a66f 129 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
130
131/* These numbers seem to be hard coded in the NIC firmware somehow.
132 * You can't change the ring sizes, but you can change where you place
133 * them in the NIC onboard memory.
134 */
7cb32cf2 135#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 136 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 137 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 138#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 139#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 140 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 141 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
142#define TG3_DEF_RX_JUMBO_RING_PENDING 100
143
144/* Do not place this n-ring entries value into the tp struct itself,
145 * we really want to expose these constants to GCC so that modulo et
146 * al. operations are done with shifts and masks instead of with
147 * hw multiply/modulo instructions. Another solution would be to
148 * replace things like '% foo' with '& (foo - 1)'.
149 */
1da177e4
LT
150
151#define TG3_TX_RING_SIZE 512
152#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
153
2c49a44d
MC
154#define TG3_RX_STD_RING_BYTES(tp) \
155 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
156#define TG3_RX_JMB_RING_BYTES(tp) \
157 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
158#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 159 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
160#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
161 TG3_TX_RING_SIZE)
1da177e4
LT
162#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
163
287be12e
MC
164#define TG3_DMA_BYTE_ENAB 64
165
166#define TG3_RX_STD_DMA_SZ 1536
167#define TG3_RX_JMB_DMA_SZ 9046
168
169#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
170
171#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
172#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 173
2c49a44d
MC
174#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
175 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 176
2c49a44d
MC
177#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
178 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 179
d2757fc4
MC
180/* Due to a hardware bug, the 5701 can only DMA to memory addresses
181 * that are at least dword aligned when used in PCIX mode. The driver
182 * works around this bug by double copying the packet. This workaround
183 * is built into the normal double copy length check for efficiency.
184 *
185 * However, the double copy is only necessary on those architectures
186 * where unaligned memory accesses are inefficient. For those architectures
187 * where unaligned memory accesses incur little penalty, we can reintegrate
188 * the 5701 in the normal rx path. Doing so saves a device structure
189 * dereference by hardcoding the double copy threshold in place.
190 */
191#define TG3_RX_COPY_THRESHOLD 256
192#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
193 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
194#else
195 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
196#endif
197
81389f57
MC
198#if (NET_IP_ALIGN != 0)
199#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
200#else
9205fd9c 201#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
202#endif
203
1da177e4 204/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 205#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 206#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 207#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 208
ad829268
MC
209#define TG3_RAW_IP_ALIGN 2
210
c6cdf436 211#define TG3_FW_UPDATE_TIMEOUT_SEC 5
21f7638e 212#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
c6cdf436 213
077f849d
JSR
214#define FIRMWARE_TG3 "tigon/tg3.bin"
215#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
216#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
217
229b1ad1 218static char version[] =
05dbe005 219 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
220
221MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
222MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
223MODULE_LICENSE("GPL");
224MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
225MODULE_FIRMWARE(FIRMWARE_TG3);
226MODULE_FIRMWARE(FIRMWARE_TG3TSO);
227MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
228
1da177e4
LT
229static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
230module_param(tg3_debug, int, 0);
231MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
232
3d567e0e
NNS
233#define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
234#define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
235
a3aa1884 236static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
3d567e0e
NNS
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
256 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
257 TG3_DRV_DATA_FLAG_5705_10_100},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
259 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
260 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
3d567e0e
NNS
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
263 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
264 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
7e6c63f0 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
13185217 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217 269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
3d567e0e
NNS
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
271 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
3d567e0e
NNS
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
277 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
3d567e0e
NNS
285 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
286 PCI_VENDOR_ID_LENOVO,
287 TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
288 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217 289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
3d567e0e
NNS
290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
291 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
306 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
307 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
308 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
309 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
3d567e0e
NNS
310 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
311 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
312 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
313 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
314 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
315 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
321d32a0
MC
316 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
317 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
3d567e0e
NNS
318 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
319 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
5e7ccf20 320 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6 321 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
79d49695 322 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
5001e2f6 323 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
324 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
325 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
326 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
327 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
3d567e0e
NNS
328 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
329 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
330 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
331 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
302b500b 332 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 333 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
02eca3f5 334 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
d3f677af 335 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
c86a8560
MC
336 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
337 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
338 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
13185217
HK
339 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
340 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
341 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
342 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
343 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
344 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
345 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 346 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 347 {}
1da177e4
LT
348};
349
350MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
351
50da859d 352static const struct {
1da177e4 353 const char string[ETH_GSTRING_LEN];
48fa55a0 354} ethtool_stats_keys[] = {
1da177e4
LT
355 { "rx_octets" },
356 { "rx_fragments" },
357 { "rx_ucast_packets" },
358 { "rx_mcast_packets" },
359 { "rx_bcast_packets" },
360 { "rx_fcs_errors" },
361 { "rx_align_errors" },
362 { "rx_xon_pause_rcvd" },
363 { "rx_xoff_pause_rcvd" },
364 { "rx_mac_ctrl_rcvd" },
365 { "rx_xoff_entered" },
366 { "rx_frame_too_long_errors" },
367 { "rx_jabbers" },
368 { "rx_undersize_packets" },
369 { "rx_in_length_errors" },
370 { "rx_out_length_errors" },
371 { "rx_64_or_less_octet_packets" },
372 { "rx_65_to_127_octet_packets" },
373 { "rx_128_to_255_octet_packets" },
374 { "rx_256_to_511_octet_packets" },
375 { "rx_512_to_1023_octet_packets" },
376 { "rx_1024_to_1522_octet_packets" },
377 { "rx_1523_to_2047_octet_packets" },
378 { "rx_2048_to_4095_octet_packets" },
379 { "rx_4096_to_8191_octet_packets" },
380 { "rx_8192_to_9022_octet_packets" },
381
382 { "tx_octets" },
383 { "tx_collisions" },
384
385 { "tx_xon_sent" },
386 { "tx_xoff_sent" },
387 { "tx_flow_control" },
388 { "tx_mac_errors" },
389 { "tx_single_collisions" },
390 { "tx_mult_collisions" },
391 { "tx_deferred" },
392 { "tx_excessive_collisions" },
393 { "tx_late_collisions" },
394 { "tx_collide_2times" },
395 { "tx_collide_3times" },
396 { "tx_collide_4times" },
397 { "tx_collide_5times" },
398 { "tx_collide_6times" },
399 { "tx_collide_7times" },
400 { "tx_collide_8times" },
401 { "tx_collide_9times" },
402 { "tx_collide_10times" },
403 { "tx_collide_11times" },
404 { "tx_collide_12times" },
405 { "tx_collide_13times" },
406 { "tx_collide_14times" },
407 { "tx_collide_15times" },
408 { "tx_ucast_packets" },
409 { "tx_mcast_packets" },
410 { "tx_bcast_packets" },
411 { "tx_carrier_sense_errors" },
412 { "tx_discards" },
413 { "tx_errors" },
414
415 { "dma_writeq_full" },
416 { "dma_write_prioq_full" },
417 { "rxbds_empty" },
418 { "rx_discards" },
419 { "rx_errors" },
420 { "rx_threshold_hit" },
421
422 { "dma_readq_full" },
423 { "dma_read_prioq_full" },
424 { "tx_comp_queue_full" },
425
426 { "ring_set_send_prod_index" },
427 { "ring_status_update" },
428 { "nic_irqs" },
429 { "nic_avoided_irqs" },
4452d099
MC
430 { "nic_tx_threshold_hit" },
431
432 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
433};
434
48fa55a0 435#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
93df8b8f
NNS
436#define TG3_NVRAM_TEST 0
437#define TG3_LINK_TEST 1
438#define TG3_REGISTER_TEST 2
439#define TG3_MEMORY_TEST 3
440#define TG3_MAC_LOOPB_TEST 4
441#define TG3_PHY_LOOPB_TEST 5
442#define TG3_EXT_LOOPB_TEST 6
443#define TG3_INTERRUPT_TEST 7
48fa55a0
MC
444
445
50da859d 446static const struct {
4cafd3f5 447 const char string[ETH_GSTRING_LEN];
48fa55a0 448} ethtool_test_keys[] = {
93df8b8f
NNS
449 [TG3_NVRAM_TEST] = { "nvram test (online) " },
450 [TG3_LINK_TEST] = { "link test (online) " },
451 [TG3_REGISTER_TEST] = { "register test (offline)" },
452 [TG3_MEMORY_TEST] = { "memory test (offline)" },
453 [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
454 [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
455 [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
456 [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
4cafd3f5
MC
457};
458
48fa55a0
MC
459#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
460
461
b401e9e2
MC
462static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
463{
464 writel(val, tp->regs + off);
465}
466
467static u32 tg3_read32(struct tg3 *tp, u32 off)
468{
de6f31eb 469 return readl(tp->regs + off);
b401e9e2
MC
470}
471
0d3031d9
MC
472static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
473{
474 writel(val, tp->aperegs + off);
475}
476
477static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
478{
de6f31eb 479 return readl(tp->aperegs + off);
0d3031d9
MC
480}
481
1da177e4
LT
482static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
483{
6892914f
MC
484 unsigned long flags;
485
486 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
487 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 489 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
490}
491
492static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
493{
494 writel(val, tp->regs + off);
495 readl(tp->regs + off);
1da177e4
LT
496}
497
6892914f 498static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 499{
6892914f
MC
500 unsigned long flags;
501 u32 val;
502
503 spin_lock_irqsave(&tp->indirect_lock, flags);
504 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
505 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
506 spin_unlock_irqrestore(&tp->indirect_lock, flags);
507 return val;
508}
509
510static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
511{
512 unsigned long flags;
513
514 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
515 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
516 TG3_64BIT_REG_LOW, val);
517 return;
518 }
66711e66 519 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
520 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
521 TG3_64BIT_REG_LOW, val);
522 return;
1da177e4 523 }
6892914f
MC
524
525 spin_lock_irqsave(&tp->indirect_lock, flags);
526 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
527 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
528 spin_unlock_irqrestore(&tp->indirect_lock, flags);
529
530 /* In indirect mode when disabling interrupts, we also need
531 * to clear the interrupt bit in the GRC local ctrl register.
532 */
533 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
534 (val == 0x1)) {
535 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
536 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
537 }
538}
539
540static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
541{
542 unsigned long flags;
543 u32 val;
544
545 spin_lock_irqsave(&tp->indirect_lock, flags);
546 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
547 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
548 spin_unlock_irqrestore(&tp->indirect_lock, flags);
549 return val;
550}
551
b401e9e2
MC
552/* usec_wait specifies the wait time in usec when writing to certain registers
553 * where it is unsafe to read back the register without some delay.
554 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
555 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
556 */
557static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 558{
63c3a66f 559 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
560 /* Non-posted methods */
561 tp->write32(tp, off, val);
562 else {
563 /* Posted method */
564 tg3_write32(tp, off, val);
565 if (usec_wait)
566 udelay(usec_wait);
567 tp->read32(tp, off);
568 }
569 /* Wait again after the read for the posted method to guarantee that
570 * the wait time is met.
571 */
572 if (usec_wait)
573 udelay(usec_wait);
1da177e4
LT
574}
575
09ee929c
MC
576static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
577{
578 tp->write32_mbox(tp, off, val);
7e6c63f0
HM
579 if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
580 (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
581 !tg3_flag(tp, ICH_WORKAROUND)))
6892914f 582 tp->read32_mbox(tp, off);
09ee929c
MC
583}
584
20094930 585static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
586{
587 void __iomem *mbox = tp->regs + off;
588 writel(val, mbox);
63c3a66f 589 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 590 writel(val, mbox);
7e6c63f0
HM
591 if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
592 tg3_flag(tp, FLUSH_POSTED_WRITES))
1da177e4
LT
593 readl(mbox);
594}
595
b5d3772c
MC
596static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
597{
de6f31eb 598 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
599}
600
601static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
602{
603 writel(val, tp->regs + off + GRCMBOX_BASE);
604}
605
c6cdf436 606#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 607#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
608#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
609#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
610#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 611
c6cdf436
MC
612#define tw32(reg, val) tp->write32(tp, reg, val)
613#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
614#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
615#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
616
617static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
618{
6892914f
MC
619 unsigned long flags;
620
4153577a 621 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
622 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
623 return;
624
6892914f 625 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 626 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
627 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
628 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 629
bbadf503
MC
630 /* Always leave this as zero. */
631 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
632 } else {
633 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
634 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 635
bbadf503
MC
636 /* Always leave this as zero. */
637 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
638 }
639 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
640}
641
1da177e4
LT
642static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
643{
6892914f
MC
644 unsigned long flags;
645
4153577a 646 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
647 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
648 *val = 0;
649 return;
650 }
651
6892914f 652 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 653 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
654 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
655 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 656
bbadf503
MC
657 /* Always leave this as zero. */
658 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
659 } else {
660 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
661 *val = tr32(TG3PCI_MEM_WIN_DATA);
662
663 /* Always leave this as zero. */
664 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
665 }
6892914f 666 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
667}
668
0d3031d9
MC
669static void tg3_ape_lock_init(struct tg3 *tp)
670{
671 int i;
6f5c8f83 672 u32 regbase, bit;
f92d9dc1 673
4153577a 674 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
675 regbase = TG3_APE_LOCK_GRANT;
676 else
677 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
678
679 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
680 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
681 switch (i) {
682 case TG3_APE_LOCK_PHY0:
683 case TG3_APE_LOCK_PHY1:
684 case TG3_APE_LOCK_PHY2:
685 case TG3_APE_LOCK_PHY3:
686 bit = APE_LOCK_GRANT_DRIVER;
687 break;
688 default:
689 if (!tp->pci_fn)
690 bit = APE_LOCK_GRANT_DRIVER;
691 else
692 bit = 1 << tp->pci_fn;
693 }
694 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
695 }
696
0d3031d9
MC
697}
698
699static int tg3_ape_lock(struct tg3 *tp, int locknum)
700{
701 int i, off;
702 int ret = 0;
6f5c8f83 703 u32 status, req, gnt, bit;
0d3031d9 704
63c3a66f 705 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
706 return 0;
707
708 switch (locknum) {
6f5c8f83 709 case TG3_APE_LOCK_GPIO:
4153577a 710 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 711 return 0;
33f401ae
MC
712 case TG3_APE_LOCK_GRC:
713 case TG3_APE_LOCK_MEM:
78f94dc7
MC
714 if (!tp->pci_fn)
715 bit = APE_LOCK_REQ_DRIVER;
716 else
717 bit = 1 << tp->pci_fn;
33f401ae 718 break;
8151ad57
MC
719 case TG3_APE_LOCK_PHY0:
720 case TG3_APE_LOCK_PHY1:
721 case TG3_APE_LOCK_PHY2:
722 case TG3_APE_LOCK_PHY3:
723 bit = APE_LOCK_REQ_DRIVER;
724 break;
33f401ae
MC
725 default:
726 return -EINVAL;
0d3031d9
MC
727 }
728
4153577a 729 if (tg3_asic_rev(tp) == ASIC_REV_5761) {
f92d9dc1
MC
730 req = TG3_APE_LOCK_REQ;
731 gnt = TG3_APE_LOCK_GRANT;
732 } else {
733 req = TG3_APE_PER_LOCK_REQ;
734 gnt = TG3_APE_PER_LOCK_GRANT;
735 }
736
0d3031d9
MC
737 off = 4 * locknum;
738
6f5c8f83 739 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
740
741 /* Wait for up to 1 millisecond to acquire lock. */
742 for (i = 0; i < 100; i++) {
f92d9dc1 743 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 744 if (status == bit)
0d3031d9
MC
745 break;
746 udelay(10);
747 }
748
6f5c8f83 749 if (status != bit) {
0d3031d9 750 /* Revoke the lock request. */
6f5c8f83 751 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
752 ret = -EBUSY;
753 }
754
755 return ret;
756}
757
758static void tg3_ape_unlock(struct tg3 *tp, int locknum)
759{
6f5c8f83 760 u32 gnt, bit;
0d3031d9 761
63c3a66f 762 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
763 return;
764
765 switch (locknum) {
6f5c8f83 766 case TG3_APE_LOCK_GPIO:
4153577a 767 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 768 return;
33f401ae
MC
769 case TG3_APE_LOCK_GRC:
770 case TG3_APE_LOCK_MEM:
78f94dc7
MC
771 if (!tp->pci_fn)
772 bit = APE_LOCK_GRANT_DRIVER;
773 else
774 bit = 1 << tp->pci_fn;
33f401ae 775 break;
8151ad57
MC
776 case TG3_APE_LOCK_PHY0:
777 case TG3_APE_LOCK_PHY1:
778 case TG3_APE_LOCK_PHY2:
779 case TG3_APE_LOCK_PHY3:
780 bit = APE_LOCK_GRANT_DRIVER;
781 break;
33f401ae
MC
782 default:
783 return;
0d3031d9
MC
784 }
785
4153577a 786 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
787 gnt = TG3_APE_LOCK_GRANT;
788 else
789 gnt = TG3_APE_PER_LOCK_GRANT;
790
6f5c8f83 791 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
792}
793
b65a372b 794static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
fd6d3f0e 795{
fd6d3f0e
MC
796 u32 apedata;
797
b65a372b
MC
798 while (timeout_us) {
799 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
800 return -EBUSY;
801
802 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
803 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
804 break;
805
806 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
807
808 udelay(10);
809 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
810 }
811
812 return timeout_us ? 0 : -EBUSY;
813}
814
cf8d55ae
MC
815static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
816{
817 u32 i, apedata;
818
819 for (i = 0; i < timeout_us / 10; i++) {
820 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
821
822 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
823 break;
824
825 udelay(10);
826 }
827
828 return i == timeout_us / 10;
829}
830
86449944
MC
831static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
832 u32 len)
cf8d55ae
MC
833{
834 int err;
835 u32 i, bufoff, msgoff, maxlen, apedata;
836
837 if (!tg3_flag(tp, APE_HAS_NCSI))
838 return 0;
839
840 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
841 if (apedata != APE_SEG_SIG_MAGIC)
842 return -ENODEV;
843
844 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
845 if (!(apedata & APE_FW_STATUS_READY))
846 return -EAGAIN;
847
848 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
849 TG3_APE_SHMEM_BASE;
850 msgoff = bufoff + 2 * sizeof(u32);
851 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
852
853 while (len) {
854 u32 length;
855
856 /* Cap xfer sizes to scratchpad limits. */
857 length = (len > maxlen) ? maxlen : len;
858 len -= length;
859
860 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
861 if (!(apedata & APE_FW_STATUS_READY))
862 return -EAGAIN;
863
864 /* Wait for up to 1 msec for APE to service previous event. */
865 err = tg3_ape_event_lock(tp, 1000);
866 if (err)
867 return err;
868
869 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
870 APE_EVENT_STATUS_SCRTCHPD_READ |
871 APE_EVENT_STATUS_EVENT_PENDING;
872 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
873
874 tg3_ape_write32(tp, bufoff, base_off);
875 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
876
877 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
878 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
879
880 base_off += length;
881
882 if (tg3_ape_wait_for_event(tp, 30000))
883 return -EAGAIN;
884
885 for (i = 0; length; i += 4, length -= 4) {
886 u32 val = tg3_ape_read32(tp, msgoff + i);
887 memcpy(data, &val, sizeof(u32));
888 data++;
889 }
890 }
891
892 return 0;
893}
894
b65a372b
MC
895static int tg3_ape_send_event(struct tg3 *tp, u32 event)
896{
897 int err;
898 u32 apedata;
fd6d3f0e
MC
899
900 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
901 if (apedata != APE_SEG_SIG_MAGIC)
b65a372b 902 return -EAGAIN;
fd6d3f0e
MC
903
904 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
905 if (!(apedata & APE_FW_STATUS_READY))
b65a372b 906 return -EAGAIN;
fd6d3f0e
MC
907
908 /* Wait for up to 1 millisecond for APE to service previous event. */
b65a372b
MC
909 err = tg3_ape_event_lock(tp, 1000);
910 if (err)
911 return err;
fd6d3f0e 912
b65a372b
MC
913 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
914 event | APE_EVENT_STATUS_EVENT_PENDING);
fd6d3f0e 915
b65a372b
MC
916 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
917 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
fd6d3f0e 918
b65a372b 919 return 0;
fd6d3f0e
MC
920}
921
922static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
923{
924 u32 event;
925 u32 apedata;
926
927 if (!tg3_flag(tp, ENABLE_APE))
928 return;
929
930 switch (kind) {
931 case RESET_KIND_INIT:
932 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
933 APE_HOST_SEG_SIG_MAGIC);
934 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
935 APE_HOST_SEG_LEN_MAGIC);
936 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
937 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
938 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
939 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
940 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
941 APE_HOST_BEHAV_NO_PHYLOCK);
942 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
943 TG3_APE_HOST_DRVR_STATE_START);
944
945 event = APE_EVENT_STATUS_STATE_START;
946 break;
947 case RESET_KIND_SHUTDOWN:
948 /* With the interface we are currently using,
949 * APE does not track driver state. Wiping
950 * out the HOST SEGMENT SIGNATURE forces
951 * the APE to assume OS absent status.
952 */
953 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
954
955 if (device_may_wakeup(&tp->pdev->dev) &&
956 tg3_flag(tp, WOL_ENABLE)) {
957 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
958 TG3_APE_HOST_WOL_SPEED_AUTO);
959 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
960 } else
961 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
962
963 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
964
965 event = APE_EVENT_STATUS_STATE_UNLOAD;
966 break;
967 case RESET_KIND_SUSPEND:
968 event = APE_EVENT_STATUS_STATE_SUSPEND;
969 break;
970 default:
971 return;
972 }
973
974 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
975
976 tg3_ape_send_event(tp, event);
977}
978
1da177e4
LT
979static void tg3_disable_ints(struct tg3 *tp)
980{
89aeb3bc
MC
981 int i;
982
1da177e4
LT
983 tw32(TG3PCI_MISC_HOST_CTRL,
984 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
985 for (i = 0; i < tp->irq_max; i++)
986 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
987}
988
1da177e4
LT
989static void tg3_enable_ints(struct tg3 *tp)
990{
89aeb3bc 991 int i;
89aeb3bc 992
bbe832c0
MC
993 tp->irq_sync = 0;
994 wmb();
995
1da177e4
LT
996 tw32(TG3PCI_MISC_HOST_CTRL,
997 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 998
f89f38b8 999 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
1000 for (i = 0; i < tp->irq_cnt; i++) {
1001 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 1002
898a56f8 1003 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 1004 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 1005 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 1006
f89f38b8 1007 tp->coal_now |= tnapi->coal_now;
89aeb3bc 1008 }
f19af9c2
MC
1009
1010 /* Force an initial interrupt */
63c3a66f 1011 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
1012 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1013 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1014 else
f89f38b8
MC
1015 tw32(HOSTCC_MODE, tp->coal_now);
1016
1017 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
1018}
1019
17375d25 1020static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 1021{
17375d25 1022 struct tg3 *tp = tnapi->tp;
898a56f8 1023 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
1024 unsigned int work_exists = 0;
1025
1026 /* check for phy events */
63c3a66f 1027 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
1028 if (sblk->status & SD_STATUS_LINK_CHG)
1029 work_exists = 1;
1030 }
f891ea16
MC
1031
1032 /* check for TX work to do */
1033 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1034 work_exists = 1;
1035
1036 /* check for RX work to do */
1037 if (tnapi->rx_rcb_prod_idx &&
8d9d7cfc 1038 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
1039 work_exists = 1;
1040
1041 return work_exists;
1042}
1043
17375d25 1044/* tg3_int_reenable
04237ddd
MC
1045 * similar to tg3_enable_ints, but it accurately determines whether there
1046 * is new work pending and can return without flushing the PIO write
6aa20a22 1047 * which reenables interrupts
1da177e4 1048 */
17375d25 1049static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 1050{
17375d25
MC
1051 struct tg3 *tp = tnapi->tp;
1052
898a56f8 1053 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
1054 mmiowb();
1055
fac9b83e
DM
1056 /* When doing tagged status, this work check is unnecessary.
1057 * The last_tag we write above tells the chip which piece of
1058 * work we've completed.
1059 */
63c3a66f 1060 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 1061 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 1062 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
1063}
1064
1da177e4
LT
1065static void tg3_switch_clocks(struct tg3 *tp)
1066{
f6eb9b1f 1067 u32 clock_ctrl;
1da177e4
LT
1068 u32 orig_clock_ctrl;
1069
63c3a66f 1070 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
1071 return;
1072
f6eb9b1f
MC
1073 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1074
1da177e4
LT
1075 orig_clock_ctrl = clock_ctrl;
1076 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1077 CLOCK_CTRL_CLKRUN_OENABLE |
1078 0x1f);
1079 tp->pci_clock_ctrl = clock_ctrl;
1080
63c3a66f 1081 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 1082 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
1083 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1084 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
1085 }
1086 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
1087 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1088 clock_ctrl |
1089 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1090 40);
1091 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1092 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1093 40);
1da177e4 1094 }
b401e9e2 1095 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
1096}
1097
1098#define PHY_BUSY_LOOPS 5000
1099
5c358045
HM
1100static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1101 u32 *val)
1da177e4
LT
1102{
1103 u32 frame_val;
1104 unsigned int loops;
1105 int ret;
1106
1107 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1108 tw32_f(MAC_MI_MODE,
1109 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1110 udelay(80);
1111 }
1112
8151ad57
MC
1113 tg3_ape_lock(tp, tp->phy_ape_lock);
1114
1da177e4
LT
1115 *val = 0x0;
1116
5c358045 1117 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1118 MI_COM_PHY_ADDR_MASK);
1119 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1120 MI_COM_REG_ADDR_MASK);
1121 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 1122
1da177e4
LT
1123 tw32_f(MAC_MI_COM, frame_val);
1124
1125 loops = PHY_BUSY_LOOPS;
1126 while (loops != 0) {
1127 udelay(10);
1128 frame_val = tr32(MAC_MI_COM);
1129
1130 if ((frame_val & MI_COM_BUSY) == 0) {
1131 udelay(5);
1132 frame_val = tr32(MAC_MI_COM);
1133 break;
1134 }
1135 loops -= 1;
1136 }
1137
1138 ret = -EBUSY;
1139 if (loops != 0) {
1140 *val = frame_val & MI_COM_DATA_MASK;
1141 ret = 0;
1142 }
1143
1144 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1145 tw32_f(MAC_MI_MODE, tp->mi_mode);
1146 udelay(80);
1147 }
1148
8151ad57
MC
1149 tg3_ape_unlock(tp, tp->phy_ape_lock);
1150
1da177e4
LT
1151 return ret;
1152}
1153
5c358045
HM
1154static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1155{
1156 return __tg3_readphy(tp, tp->phy_addr, reg, val);
1157}
1158
1159static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1160 u32 val)
1da177e4
LT
1161{
1162 u32 frame_val;
1163 unsigned int loops;
1164 int ret;
1165
f07e9af3 1166 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1167 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1168 return 0;
1169
1da177e4
LT
1170 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1171 tw32_f(MAC_MI_MODE,
1172 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1173 udelay(80);
1174 }
1175
8151ad57
MC
1176 tg3_ape_lock(tp, tp->phy_ape_lock);
1177
5c358045 1178 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1179 MI_COM_PHY_ADDR_MASK);
1180 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1181 MI_COM_REG_ADDR_MASK);
1182 frame_val |= (val & MI_COM_DATA_MASK);
1183 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1184
1da177e4
LT
1185 tw32_f(MAC_MI_COM, frame_val);
1186
1187 loops = PHY_BUSY_LOOPS;
1188 while (loops != 0) {
1189 udelay(10);
1190 frame_val = tr32(MAC_MI_COM);
1191 if ((frame_val & MI_COM_BUSY) == 0) {
1192 udelay(5);
1193 frame_val = tr32(MAC_MI_COM);
1194 break;
1195 }
1196 loops -= 1;
1197 }
1198
1199 ret = -EBUSY;
1200 if (loops != 0)
1201 ret = 0;
1202
1203 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1204 tw32_f(MAC_MI_MODE, tp->mi_mode);
1205 udelay(80);
1206 }
1207
8151ad57
MC
1208 tg3_ape_unlock(tp, tp->phy_ape_lock);
1209
1da177e4
LT
1210 return ret;
1211}
1212
5c358045
HM
1213static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1214{
1215 return __tg3_writephy(tp, tp->phy_addr, reg, val);
1216}
1217
b0988c15
MC
1218static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1219{
1220 int err;
1221
1222 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1223 if (err)
1224 goto done;
1225
1226 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1227 if (err)
1228 goto done;
1229
1230 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1231 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1232 if (err)
1233 goto done;
1234
1235 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1236
1237done:
1238 return err;
1239}
1240
1241static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1242{
1243 int err;
1244
1245 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1246 if (err)
1247 goto done;
1248
1249 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1250 if (err)
1251 goto done;
1252
1253 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1254 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1255 if (err)
1256 goto done;
1257
1258 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1259
1260done:
1261 return err;
1262}
1263
1264static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1265{
1266 int err;
1267
1268 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1269 if (!err)
1270 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1271
1272 return err;
1273}
1274
1275static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1276{
1277 int err;
1278
1279 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1280 if (!err)
1281 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1282
1283 return err;
1284}
1285
15ee95c3
MC
1286static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1287{
1288 int err;
1289
1290 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1291 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1292 MII_TG3_AUXCTL_SHDWSEL_MISC);
1293 if (!err)
1294 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1295
1296 return err;
1297}
1298
b4bd2929
MC
1299static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1300{
1301 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1302 set |= MII_TG3_AUXCTL_MISC_WREN;
1303
1304 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1305}
1306
daf3ec68
NNS
1307static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1308{
1309 u32 val;
1310 int err;
1d36ba45 1311
daf3ec68 1312 err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1d36ba45 1313
daf3ec68
NNS
1314 if (err)
1315 return err;
1316 if (enable)
1317
1318 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1319 else
1320 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1321
1322 err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1323 val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1324
1325 return err;
1326}
1d36ba45 1327
95e2869a
MC
1328static int tg3_bmcr_reset(struct tg3 *tp)
1329{
1330 u32 phy_control;
1331 int limit, err;
1332
1333 /* OK, reset it, and poll the BMCR_RESET bit until it
1334 * clears or we time out.
1335 */
1336 phy_control = BMCR_RESET;
1337 err = tg3_writephy(tp, MII_BMCR, phy_control);
1338 if (err != 0)
1339 return -EBUSY;
1340
1341 limit = 5000;
1342 while (limit--) {
1343 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1344 if (err != 0)
1345 return -EBUSY;
1346
1347 if ((phy_control & BMCR_RESET) == 0) {
1348 udelay(40);
1349 break;
1350 }
1351 udelay(10);
1352 }
d4675b52 1353 if (limit < 0)
95e2869a
MC
1354 return -EBUSY;
1355
1356 return 0;
1357}
1358
158d7abd
MC
1359static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1360{
3d16543d 1361 struct tg3 *tp = bp->priv;
158d7abd
MC
1362 u32 val;
1363
24bb4fb6 1364 spin_lock_bh(&tp->lock);
158d7abd
MC
1365
1366 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1367 val = -EIO;
1368
1369 spin_unlock_bh(&tp->lock);
158d7abd
MC
1370
1371 return val;
1372}
1373
1374static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1375{
3d16543d 1376 struct tg3 *tp = bp->priv;
24bb4fb6 1377 u32 ret = 0;
158d7abd 1378
24bb4fb6 1379 spin_lock_bh(&tp->lock);
158d7abd
MC
1380
1381 if (tg3_writephy(tp, reg, val))
24bb4fb6 1382 ret = -EIO;
158d7abd 1383
24bb4fb6
MC
1384 spin_unlock_bh(&tp->lock);
1385
1386 return ret;
158d7abd
MC
1387}
1388
1389static int tg3_mdio_reset(struct mii_bus *bp)
1390{
1391 return 0;
1392}
1393
9c61d6bc 1394static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1395{
1396 u32 val;
fcb389df 1397 struct phy_device *phydev;
a9daf367 1398
3f0e3ad7 1399 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1400 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1401 case PHY_ID_BCM50610:
1402 case PHY_ID_BCM50610M:
fcb389df
MC
1403 val = MAC_PHYCFG2_50610_LED_MODES;
1404 break;
6a443a0f 1405 case PHY_ID_BCMAC131:
fcb389df
MC
1406 val = MAC_PHYCFG2_AC131_LED_MODES;
1407 break;
6a443a0f 1408 case PHY_ID_RTL8211C:
fcb389df
MC
1409 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1410 break;
6a443a0f 1411 case PHY_ID_RTL8201E:
fcb389df
MC
1412 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1413 break;
1414 default:
a9daf367 1415 return;
fcb389df
MC
1416 }
1417
1418 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1419 tw32(MAC_PHYCFG2, val);
1420
1421 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1422 val &= ~(MAC_PHYCFG1_RGMII_INT |
1423 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1424 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1425 tw32(MAC_PHYCFG1, val);
1426
1427 return;
1428 }
1429
63c3a66f 1430 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1431 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1432 MAC_PHYCFG2_FMODE_MASK_MASK |
1433 MAC_PHYCFG2_GMODE_MASK_MASK |
1434 MAC_PHYCFG2_ACT_MASK_MASK |
1435 MAC_PHYCFG2_QUAL_MASK_MASK |
1436 MAC_PHYCFG2_INBAND_ENABLE;
1437
1438 tw32(MAC_PHYCFG2, val);
a9daf367 1439
bb85fbb6
MC
1440 val = tr32(MAC_PHYCFG1);
1441 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1442 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1443 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1444 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1445 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1446 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1447 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1448 }
bb85fbb6
MC
1449 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1450 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1451 tw32(MAC_PHYCFG1, val);
a9daf367 1452
a9daf367
MC
1453 val = tr32(MAC_EXT_RGMII_MODE);
1454 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1455 MAC_RGMII_MODE_RX_QUALITY |
1456 MAC_RGMII_MODE_RX_ACTIVITY |
1457 MAC_RGMII_MODE_RX_ENG_DET |
1458 MAC_RGMII_MODE_TX_ENABLE |
1459 MAC_RGMII_MODE_TX_LOWPWR |
1460 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1461 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1462 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1463 val |= MAC_RGMII_MODE_RX_INT_B |
1464 MAC_RGMII_MODE_RX_QUALITY |
1465 MAC_RGMII_MODE_RX_ACTIVITY |
1466 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1467 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1468 val |= MAC_RGMII_MODE_TX_ENABLE |
1469 MAC_RGMII_MODE_TX_LOWPWR |
1470 MAC_RGMII_MODE_TX_RESET;
1471 }
1472 tw32(MAC_EXT_RGMII_MODE, val);
1473}
1474
158d7abd
MC
1475static void tg3_mdio_start(struct tg3 *tp)
1476{
158d7abd
MC
1477 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1478 tw32_f(MAC_MI_MODE, tp->mi_mode);
1479 udelay(80);
a9daf367 1480
63c3a66f 1481 if (tg3_flag(tp, MDIOBUS_INITED) &&
4153577a 1482 tg3_asic_rev(tp) == ASIC_REV_5785)
9ea4818d
MC
1483 tg3_mdio_config_5785(tp);
1484}
1485
1486static int tg3_mdio_init(struct tg3 *tp)
1487{
1488 int i;
1489 u32 reg;
1490 struct phy_device *phydev;
1491
63c3a66f 1492 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1493 u32 is_serdes;
882e9793 1494
69f11c99 1495 tp->phy_addr = tp->pci_fn + 1;
882e9793 1496
4153577a 1497 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
d1ec96af
MC
1498 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1499 else
1500 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1501 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1502 if (is_serdes)
1503 tp->phy_addr += 7;
1504 } else
3f0e3ad7 1505 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1506
158d7abd
MC
1507 tg3_mdio_start(tp);
1508
63c3a66f 1509 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1510 return 0;
1511
298cf9be
LB
1512 tp->mdio_bus = mdiobus_alloc();
1513 if (tp->mdio_bus == NULL)
1514 return -ENOMEM;
158d7abd 1515
298cf9be
LB
1516 tp->mdio_bus->name = "tg3 mdio bus";
1517 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1518 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1519 tp->mdio_bus->priv = tp;
1520 tp->mdio_bus->parent = &tp->pdev->dev;
1521 tp->mdio_bus->read = &tg3_mdio_read;
1522 tp->mdio_bus->write = &tg3_mdio_write;
1523 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1524 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1525 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1526
1527 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1528 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1529
1530 /* The bus registration will look for all the PHYs on the mdio bus.
1531 * Unfortunately, it does not ensure the PHY is powered up before
1532 * accessing the PHY ID registers. A chip reset is the
1533 * quickest way to bring the device back to an operational state..
1534 */
1535 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1536 tg3_bmcr_reset(tp);
1537
298cf9be 1538 i = mdiobus_register(tp->mdio_bus);
a9daf367 1539 if (i) {
ab96b241 1540 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1541 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1542 return i;
1543 }
158d7abd 1544
3f0e3ad7 1545 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1546
9c61d6bc 1547 if (!phydev || !phydev->drv) {
ab96b241 1548 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1549 mdiobus_unregister(tp->mdio_bus);
1550 mdiobus_free(tp->mdio_bus);
1551 return -ENODEV;
1552 }
1553
1554 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1555 case PHY_ID_BCM57780:
321d32a0 1556 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1557 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1558 break;
6a443a0f
MC
1559 case PHY_ID_BCM50610:
1560 case PHY_ID_BCM50610M:
32e5a8d6 1561 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1562 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1563 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1564 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1565 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1566 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1567 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1568 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1569 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1570 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1571 /* fallthru */
6a443a0f 1572 case PHY_ID_RTL8211C:
fcb389df 1573 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1574 break;
6a443a0f
MC
1575 case PHY_ID_RTL8201E:
1576 case PHY_ID_BCMAC131:
a9daf367 1577 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1578 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1579 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1580 break;
1581 }
1582
63c3a66f 1583 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc 1584
4153577a 1585 if (tg3_asic_rev(tp) == ASIC_REV_5785)
9c61d6bc 1586 tg3_mdio_config_5785(tp);
a9daf367
MC
1587
1588 return 0;
158d7abd
MC
1589}
1590
1591static void tg3_mdio_fini(struct tg3 *tp)
1592{
63c3a66f
JP
1593 if (tg3_flag(tp, MDIOBUS_INITED)) {
1594 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1595 mdiobus_unregister(tp->mdio_bus);
1596 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1597 }
1598}
1599
4ba526ce
MC
1600/* tp->lock is held. */
1601static inline void tg3_generate_fw_event(struct tg3 *tp)
1602{
1603 u32 val;
1604
1605 val = tr32(GRC_RX_CPU_EVENT);
1606 val |= GRC_RX_CPU_DRIVER_EVENT;
1607 tw32_f(GRC_RX_CPU_EVENT, val);
1608
1609 tp->last_event_jiffies = jiffies;
1610}
1611
1612#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1613
95e2869a
MC
1614/* tp->lock is held. */
1615static void tg3_wait_for_event_ack(struct tg3 *tp)
1616{
1617 int i;
4ba526ce
MC
1618 unsigned int delay_cnt;
1619 long time_remain;
1620
1621 /* If enough time has passed, no wait is necessary. */
1622 time_remain = (long)(tp->last_event_jiffies + 1 +
1623 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1624 (long)jiffies;
1625 if (time_remain < 0)
1626 return;
1627
1628 /* Check if we can shorten the wait time. */
1629 delay_cnt = jiffies_to_usecs(time_remain);
1630 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1631 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1632 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1633
4ba526ce 1634 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1635 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1636 break;
4ba526ce 1637 udelay(8);
95e2869a
MC
1638 }
1639}
1640
1641/* tp->lock is held. */
b28f389d 1642static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1643{
b28f389d 1644 u32 reg, val;
95e2869a
MC
1645
1646 val = 0;
1647 if (!tg3_readphy(tp, MII_BMCR, &reg))
1648 val = reg << 16;
1649 if (!tg3_readphy(tp, MII_BMSR, &reg))
1650 val |= (reg & 0xffff);
b28f389d 1651 *data++ = val;
95e2869a
MC
1652
1653 val = 0;
1654 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1655 val = reg << 16;
1656 if (!tg3_readphy(tp, MII_LPA, &reg))
1657 val |= (reg & 0xffff);
b28f389d 1658 *data++ = val;
95e2869a
MC
1659
1660 val = 0;
f07e9af3 1661 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1662 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1663 val = reg << 16;
1664 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1665 val |= (reg & 0xffff);
1666 }
b28f389d 1667 *data++ = val;
95e2869a
MC
1668
1669 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1670 val = reg << 16;
1671 else
1672 val = 0;
b28f389d
MC
1673 *data++ = val;
1674}
1675
1676/* tp->lock is held. */
1677static void tg3_ump_link_report(struct tg3 *tp)
1678{
1679 u32 data[4];
1680
1681 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1682 return;
1683
1684 tg3_phy_gather_ump_data(tp, data);
1685
1686 tg3_wait_for_event_ack(tp);
1687
1688 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1689 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1690 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1691 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1692 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1693 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1694
4ba526ce 1695 tg3_generate_fw_event(tp);
95e2869a
MC
1696}
1697
8d5a89b3
MC
1698/* tp->lock is held. */
1699static void tg3_stop_fw(struct tg3 *tp)
1700{
1701 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1702 /* Wait for RX cpu to ACK the previous event. */
1703 tg3_wait_for_event_ack(tp);
1704
1705 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1706
1707 tg3_generate_fw_event(tp);
1708
1709 /* Wait for RX cpu to ACK this event. */
1710 tg3_wait_for_event_ack(tp);
1711 }
1712}
1713
fd6d3f0e
MC
1714/* tp->lock is held. */
1715static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1716{
1717 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1718 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1719
1720 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1721 switch (kind) {
1722 case RESET_KIND_INIT:
1723 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1724 DRV_STATE_START);
1725 break;
1726
1727 case RESET_KIND_SHUTDOWN:
1728 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1729 DRV_STATE_UNLOAD);
1730 break;
1731
1732 case RESET_KIND_SUSPEND:
1733 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1734 DRV_STATE_SUSPEND);
1735 break;
1736
1737 default:
1738 break;
1739 }
1740 }
1741
1742 if (kind == RESET_KIND_INIT ||
1743 kind == RESET_KIND_SUSPEND)
1744 tg3_ape_driver_state_change(tp, kind);
1745}
1746
1747/* tp->lock is held. */
1748static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1749{
1750 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1751 switch (kind) {
1752 case RESET_KIND_INIT:
1753 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1754 DRV_STATE_START_DONE);
1755 break;
1756
1757 case RESET_KIND_SHUTDOWN:
1758 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1759 DRV_STATE_UNLOAD_DONE);
1760 break;
1761
1762 default:
1763 break;
1764 }
1765 }
1766
1767 if (kind == RESET_KIND_SHUTDOWN)
1768 tg3_ape_driver_state_change(tp, kind);
1769}
1770
1771/* tp->lock is held. */
1772static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1773{
1774 if (tg3_flag(tp, ENABLE_ASF)) {
1775 switch (kind) {
1776 case RESET_KIND_INIT:
1777 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1778 DRV_STATE_START);
1779 break;
1780
1781 case RESET_KIND_SHUTDOWN:
1782 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1783 DRV_STATE_UNLOAD);
1784 break;
1785
1786 case RESET_KIND_SUSPEND:
1787 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1788 DRV_STATE_SUSPEND);
1789 break;
1790
1791 default:
1792 break;
1793 }
1794 }
1795}
1796
1797static int tg3_poll_fw(struct tg3 *tp)
1798{
1799 int i;
1800 u32 val;
1801
7e6c63f0
HM
1802 if (tg3_flag(tp, IS_SSB_CORE)) {
1803 /* We don't use firmware. */
1804 return 0;
1805 }
1806
4153577a 1807 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
fd6d3f0e
MC
1808 /* Wait up to 20ms for init done. */
1809 for (i = 0; i < 200; i++) {
1810 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1811 return 0;
1812 udelay(100);
1813 }
1814 return -ENODEV;
1815 }
1816
1817 /* Wait for firmware initialization to complete. */
1818 for (i = 0; i < 100000; i++) {
1819 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1820 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1821 break;
1822 udelay(10);
1823 }
1824
1825 /* Chip might not be fitted with firmware. Some Sun onboard
1826 * parts are configured like that. So don't signal the timeout
1827 * of the above loop as an error, but do report the lack of
1828 * running firmware once.
1829 */
1830 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1831 tg3_flag_set(tp, NO_FWARE_REPORTED);
1832
1833 netdev_info(tp->dev, "No firmware running\n");
1834 }
1835
4153577a 1836 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
fd6d3f0e
MC
1837 /* The 57765 A0 needs a little more
1838 * time to do some important work.
1839 */
1840 mdelay(10);
1841 }
1842
1843 return 0;
1844}
1845
95e2869a
MC
1846static void tg3_link_report(struct tg3 *tp)
1847{
1848 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1849 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1850 tg3_ump_link_report(tp);
1851 } else if (netif_msg_link(tp)) {
05dbe005
JP
1852 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1853 (tp->link_config.active_speed == SPEED_1000 ?
1854 1000 :
1855 (tp->link_config.active_speed == SPEED_100 ?
1856 100 : 10)),
1857 (tp->link_config.active_duplex == DUPLEX_FULL ?
1858 "full" : "half"));
1859
1860 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1861 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1862 "on" : "off",
1863 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1864 "on" : "off");
47007831
MC
1865
1866 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1867 netdev_info(tp->dev, "EEE is %s\n",
1868 tp->setlpicnt ? "enabled" : "disabled");
1869
95e2869a
MC
1870 tg3_ump_link_report(tp);
1871 }
1872}
1873
95e2869a
MC
1874static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1875{
1876 u16 miireg;
1877
e18ce346 1878 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1879 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1880 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1881 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1882 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1883 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1884 else
1885 miireg = 0;
1886
1887 return miireg;
1888}
1889
95e2869a
MC
1890static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1891{
1892 u8 cap = 0;
1893
f3791cdf
MC
1894 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1895 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1896 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1897 if (lcladv & ADVERTISE_1000XPAUSE)
1898 cap = FLOW_CTRL_RX;
1899 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1900 cap = FLOW_CTRL_TX;
95e2869a
MC
1901 }
1902
1903 return cap;
1904}
1905
f51f3562 1906static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1907{
b02fd9e3 1908 u8 autoneg;
f51f3562 1909 u8 flowctrl = 0;
95e2869a
MC
1910 u32 old_rx_mode = tp->rx_mode;
1911 u32 old_tx_mode = tp->tx_mode;
1912
63c3a66f 1913 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1914 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1915 else
1916 autoneg = tp->link_config.autoneg;
1917
63c3a66f 1918 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1919 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1920 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1921 else
bc02ff95 1922 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1923 } else
1924 flowctrl = tp->link_config.flowctrl;
95e2869a 1925
f51f3562 1926 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1927
e18ce346 1928 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1929 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1930 else
1931 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1932
f51f3562 1933 if (old_rx_mode != tp->rx_mode)
95e2869a 1934 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1935
e18ce346 1936 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1937 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1938 else
1939 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1940
f51f3562 1941 if (old_tx_mode != tp->tx_mode)
95e2869a 1942 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1943}
1944
b02fd9e3
MC
1945static void tg3_adjust_link(struct net_device *dev)
1946{
1947 u8 oldflowctrl, linkmesg = 0;
1948 u32 mac_mode, lcl_adv, rmt_adv;
1949 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1950 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1951
24bb4fb6 1952 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1953
1954 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1955 MAC_MODE_HALF_DUPLEX);
1956
1957 oldflowctrl = tp->link_config.active_flowctrl;
1958
1959 if (phydev->link) {
1960 lcl_adv = 0;
1961 rmt_adv = 0;
1962
1963 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1964 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748 1965 else if (phydev->speed == SPEED_1000 ||
4153577a 1966 tg3_asic_rev(tp) != ASIC_REV_5785)
b02fd9e3 1967 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1968 else
1969 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1970
1971 if (phydev->duplex == DUPLEX_HALF)
1972 mac_mode |= MAC_MODE_HALF_DUPLEX;
1973 else {
f88788f0 1974 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1975 tp->link_config.flowctrl);
1976
1977 if (phydev->pause)
1978 rmt_adv = LPA_PAUSE_CAP;
1979 if (phydev->asym_pause)
1980 rmt_adv |= LPA_PAUSE_ASYM;
1981 }
1982
1983 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1984 } else
1985 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1986
1987 if (mac_mode != tp->mac_mode) {
1988 tp->mac_mode = mac_mode;
1989 tw32_f(MAC_MODE, tp->mac_mode);
1990 udelay(40);
1991 }
1992
4153577a 1993 if (tg3_asic_rev(tp) == ASIC_REV_5785) {
fcb389df
MC
1994 if (phydev->speed == SPEED_10)
1995 tw32(MAC_MI_STAT,
1996 MAC_MI_STAT_10MBPS_MODE |
1997 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1998 else
1999 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2000 }
2001
b02fd9e3
MC
2002 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2003 tw32(MAC_TX_LENGTHS,
2004 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2005 (6 << TX_LENGTHS_IPG_SHIFT) |
2006 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2007 else
2008 tw32(MAC_TX_LENGTHS,
2009 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2010 (6 << TX_LENGTHS_IPG_SHIFT) |
2011 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2012
34655ad6 2013 if (phydev->link != tp->old_link ||
b02fd9e3
MC
2014 phydev->speed != tp->link_config.active_speed ||
2015 phydev->duplex != tp->link_config.active_duplex ||
2016 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 2017 linkmesg = 1;
b02fd9e3 2018
34655ad6 2019 tp->old_link = phydev->link;
b02fd9e3
MC
2020 tp->link_config.active_speed = phydev->speed;
2021 tp->link_config.active_duplex = phydev->duplex;
2022
24bb4fb6 2023 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
2024
2025 if (linkmesg)
2026 tg3_link_report(tp);
2027}
2028
2029static int tg3_phy_init(struct tg3 *tp)
2030{
2031 struct phy_device *phydev;
2032
f07e9af3 2033 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
2034 return 0;
2035
2036 /* Bring the PHY back to a known state. */
2037 tg3_bmcr_reset(tp);
2038
3f0e3ad7 2039 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2040
2041 /* Attach the MAC to the PHY. */
f9a8f83b
FF
2042 phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
2043 tg3_adjust_link, phydev->interface);
b02fd9e3 2044 if (IS_ERR(phydev)) {
ab96b241 2045 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
2046 return PTR_ERR(phydev);
2047 }
2048
b02fd9e3 2049 /* Mask with MAC supported features. */
9c61d6bc
MC
2050 switch (phydev->interface) {
2051 case PHY_INTERFACE_MODE_GMII:
2052 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 2053 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
2054 phydev->supported &= (PHY_GBIT_FEATURES |
2055 SUPPORTED_Pause |
2056 SUPPORTED_Asym_Pause);
2057 break;
2058 }
2059 /* fallthru */
9c61d6bc
MC
2060 case PHY_INTERFACE_MODE_MII:
2061 phydev->supported &= (PHY_BASIC_FEATURES |
2062 SUPPORTED_Pause |
2063 SUPPORTED_Asym_Pause);
2064 break;
2065 default:
3f0e3ad7 2066 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
2067 return -EINVAL;
2068 }
2069
f07e9af3 2070 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2071
2072 phydev->advertising = phydev->supported;
2073
b02fd9e3
MC
2074 return 0;
2075}
2076
2077static void tg3_phy_start(struct tg3 *tp)
2078{
2079 struct phy_device *phydev;
2080
f07e9af3 2081 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2082 return;
2083
3f0e3ad7 2084 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2085
80096068
MC
2086 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2087 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
2088 phydev->speed = tp->link_config.speed;
2089 phydev->duplex = tp->link_config.duplex;
2090 phydev->autoneg = tp->link_config.autoneg;
2091 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
2092 }
2093
2094 phy_start(phydev);
2095
2096 phy_start_aneg(phydev);
2097}
2098
2099static void tg3_phy_stop(struct tg3 *tp)
2100{
f07e9af3 2101 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2102 return;
2103
3f0e3ad7 2104 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
2105}
2106
2107static void tg3_phy_fini(struct tg3 *tp)
2108{
f07e9af3 2109 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 2110 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 2111 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2112 }
2113}
2114
941ec90f
MC
2115static int tg3_phy_set_extloopbk(struct tg3 *tp)
2116{
2117 int err;
2118 u32 val;
2119
2120 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2121 return 0;
2122
2123 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2124 /* Cannot do read-modify-write on 5401 */
2125 err = tg3_phy_auxctl_write(tp,
2126 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2127 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2128 0x4c20);
2129 goto done;
2130 }
2131
2132 err = tg3_phy_auxctl_read(tp,
2133 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2134 if (err)
2135 return err;
2136
2137 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2138 err = tg3_phy_auxctl_write(tp,
2139 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2140
2141done:
2142 return err;
2143}
2144
7f97a4bd
MC
2145static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2146{
2147 u32 phytest;
2148
2149 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2150 u32 phy;
2151
2152 tg3_writephy(tp, MII_TG3_FET_TEST,
2153 phytest | MII_TG3_FET_SHADOW_EN);
2154 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2155 if (enable)
2156 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2157 else
2158 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2159 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2160 }
2161 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2162 }
2163}
2164
6833c043
MC
2165static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2166{
2167 u32 reg;
2168
63c3a66f
JP
2169 if (!tg3_flag(tp, 5705_PLUS) ||
2170 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2171 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
2172 return;
2173
f07e9af3 2174 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
2175 tg3_phy_fet_toggle_apd(tp, enable);
2176 return;
2177 }
2178
6833c043
MC
2179 reg = MII_TG3_MISC_SHDW_WREN |
2180 MII_TG3_MISC_SHDW_SCR5_SEL |
2181 MII_TG3_MISC_SHDW_SCR5_LPED |
2182 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2183 MII_TG3_MISC_SHDW_SCR5_SDTL |
2184 MII_TG3_MISC_SHDW_SCR5_C125OE;
4153577a 2185 if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
6833c043
MC
2186 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2187
2188 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2189
2190
2191 reg = MII_TG3_MISC_SHDW_WREN |
2192 MII_TG3_MISC_SHDW_APD_SEL |
2193 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2194 if (enable)
2195 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2196
2197 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2198}
2199
9ef8ca99
MC
2200static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2201{
2202 u32 phy;
2203
63c3a66f 2204 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2205 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2206 return;
2207
f07e9af3 2208 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2209 u32 ephy;
2210
535ef6e1
MC
2211 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2212 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2213
2214 tg3_writephy(tp, MII_TG3_FET_TEST,
2215 ephy | MII_TG3_FET_SHADOW_EN);
2216 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2217 if (enable)
535ef6e1 2218 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2219 else
535ef6e1
MC
2220 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2221 tg3_writephy(tp, reg, phy);
9ef8ca99 2222 }
535ef6e1 2223 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2224 }
2225 } else {
15ee95c3
MC
2226 int ret;
2227
2228 ret = tg3_phy_auxctl_read(tp,
2229 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2230 if (!ret) {
9ef8ca99
MC
2231 if (enable)
2232 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2233 else
2234 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2235 tg3_phy_auxctl_write(tp,
2236 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2237 }
2238 }
2239}
2240
1da177e4
LT
2241static void tg3_phy_set_wirespeed(struct tg3 *tp)
2242{
15ee95c3 2243 int ret;
1da177e4
LT
2244 u32 val;
2245
f07e9af3 2246 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2247 return;
2248
15ee95c3
MC
2249 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2250 if (!ret)
b4bd2929
MC
2251 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2252 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2253}
2254
b2a5c19c
MC
2255static void tg3_phy_apply_otp(struct tg3 *tp)
2256{
2257 u32 otp, phy;
2258
2259 if (!tp->phy_otp)
2260 return;
2261
2262 otp = tp->phy_otp;
2263
daf3ec68 2264 if (tg3_phy_toggle_auxctl_smdsp(tp, true))
1d36ba45 2265 return;
b2a5c19c
MC
2266
2267 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2268 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2269 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2270
2271 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2272 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2273 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2274
2275 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2276 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2277 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2278
2279 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2280 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2281
2282 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2283 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2284
2285 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2286 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2287 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2288
daf3ec68 2289 tg3_phy_toggle_auxctl_smdsp(tp, false);
b2a5c19c
MC
2290}
2291
52b02d04
MC
2292static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2293{
2294 u32 val;
2295
2296 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2297 return;
2298
2299 tp->setlpicnt = 0;
2300
2301 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2302 current_link_up == 1 &&
a6b68dab
MC
2303 tp->link_config.active_duplex == DUPLEX_FULL &&
2304 (tp->link_config.active_speed == SPEED_100 ||
2305 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2306 u32 eeectl;
2307
2308 if (tp->link_config.active_speed == SPEED_1000)
2309 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2310 else
2311 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2312
2313 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2314
3110f5f5
MC
2315 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2316 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2317
b0c5943f
MC
2318 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2319 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2320 tp->setlpicnt = 2;
2321 }
2322
2323 if (!tp->setlpicnt) {
b715ce94 2324 if (current_link_up == 1 &&
daf3ec68 2325 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94 2326 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
daf3ec68 2327 tg3_phy_toggle_auxctl_smdsp(tp, false);
b715ce94
MC
2328 }
2329
52b02d04
MC
2330 val = tr32(TG3_CPMU_EEE_MODE);
2331 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2332 }
2333}
2334
b0c5943f
MC
2335static void tg3_phy_eee_enable(struct tg3 *tp)
2336{
2337 u32 val;
2338
2339 if (tp->link_config.active_speed == SPEED_1000 &&
4153577a
JP
2340 (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2341 tg3_asic_rev(tp) == ASIC_REV_5719 ||
55086ad9 2342 tg3_flag(tp, 57765_CLASS)) &&
daf3ec68 2343 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94
MC
2344 val = MII_TG3_DSP_TAP26_ALNOKO |
2345 MII_TG3_DSP_TAP26_RMRXSTO;
2346 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
daf3ec68 2347 tg3_phy_toggle_auxctl_smdsp(tp, false);
b0c5943f
MC
2348 }
2349
2350 val = tr32(TG3_CPMU_EEE_MODE);
2351 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2352}
2353
1da177e4
LT
2354static int tg3_wait_macro_done(struct tg3 *tp)
2355{
2356 int limit = 100;
2357
2358 while (limit--) {
2359 u32 tmp32;
2360
f08aa1a8 2361 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2362 if ((tmp32 & 0x1000) == 0)
2363 break;
2364 }
2365 }
d4675b52 2366 if (limit < 0)
1da177e4
LT
2367 return -EBUSY;
2368
2369 return 0;
2370}
2371
2372static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2373{
2374 static const u32 test_pat[4][6] = {
2375 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2376 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2377 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2378 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2379 };
2380 int chan;
2381
2382 for (chan = 0; chan < 4; chan++) {
2383 int i;
2384
2385 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2386 (chan * 0x2000) | 0x0200);
f08aa1a8 2387 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2388
2389 for (i = 0; i < 6; i++)
2390 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2391 test_pat[chan][i]);
2392
f08aa1a8 2393 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2394 if (tg3_wait_macro_done(tp)) {
2395 *resetp = 1;
2396 return -EBUSY;
2397 }
2398
2399 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2400 (chan * 0x2000) | 0x0200);
f08aa1a8 2401 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2402 if (tg3_wait_macro_done(tp)) {
2403 *resetp = 1;
2404 return -EBUSY;
2405 }
2406
f08aa1a8 2407 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2408 if (tg3_wait_macro_done(tp)) {
2409 *resetp = 1;
2410 return -EBUSY;
2411 }
2412
2413 for (i = 0; i < 6; i += 2) {
2414 u32 low, high;
2415
2416 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2417 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2418 tg3_wait_macro_done(tp)) {
2419 *resetp = 1;
2420 return -EBUSY;
2421 }
2422 low &= 0x7fff;
2423 high &= 0x000f;
2424 if (low != test_pat[chan][i] ||
2425 high != test_pat[chan][i+1]) {
2426 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2427 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2428 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2429
2430 return -EBUSY;
2431 }
2432 }
2433 }
2434
2435 return 0;
2436}
2437
2438static int tg3_phy_reset_chanpat(struct tg3 *tp)
2439{
2440 int chan;
2441
2442 for (chan = 0; chan < 4; chan++) {
2443 int i;
2444
2445 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2446 (chan * 0x2000) | 0x0200);
f08aa1a8 2447 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2448 for (i = 0; i < 6; i++)
2449 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2450 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2451 if (tg3_wait_macro_done(tp))
2452 return -EBUSY;
2453 }
2454
2455 return 0;
2456}
2457
2458static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2459{
2460 u32 reg32, phy9_orig;
2461 int retries, do_phy_reset, err;
2462
2463 retries = 10;
2464 do_phy_reset = 1;
2465 do {
2466 if (do_phy_reset) {
2467 err = tg3_bmcr_reset(tp);
2468 if (err)
2469 return err;
2470 do_phy_reset = 0;
2471 }
2472
2473 /* Disable transmitter and interrupt. */
2474 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2475 continue;
2476
2477 reg32 |= 0x3000;
2478 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2479
2480 /* Set full-duplex, 1000 mbps. */
2481 tg3_writephy(tp, MII_BMCR,
221c5637 2482 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2483
2484 /* Set to master mode. */
221c5637 2485 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2486 continue;
2487
221c5637
MC
2488 tg3_writephy(tp, MII_CTRL1000,
2489 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2490
daf3ec68 2491 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
1d36ba45
MC
2492 if (err)
2493 return err;
1da177e4
LT
2494
2495 /* Block the PHY control access. */
6ee7c0a0 2496 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2497
2498 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2499 if (!err)
2500 break;
2501 } while (--retries);
2502
2503 err = tg3_phy_reset_chanpat(tp);
2504 if (err)
2505 return err;
2506
6ee7c0a0 2507 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2508
2509 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2510 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2511
daf3ec68 2512 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2513
221c5637 2514 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2515
2516 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2517 reg32 &= ~0x3000;
2518 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2519 } else if (!err)
2520 err = -EBUSY;
2521
2522 return err;
2523}
2524
f4a46d1f
NNS
2525static void tg3_carrier_on(struct tg3 *tp)
2526{
2527 netif_carrier_on(tp->dev);
2528 tp->link_up = true;
2529}
2530
2531static void tg3_carrier_off(struct tg3 *tp)
2532{
2533 netif_carrier_off(tp->dev);
2534 tp->link_up = false;
2535}
2536
1da177e4
LT
2537/* This will reset the tigon3 PHY if there is no valid
2538 * link unless the FORCE argument is non-zero.
2539 */
2540static int tg3_phy_reset(struct tg3 *tp)
2541{
f833c4c1 2542 u32 val, cpmuctrl;
1da177e4
LT
2543 int err;
2544
4153577a 2545 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2546 val = tr32(GRC_MISC_CFG);
2547 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2548 udelay(40);
2549 }
f833c4c1
MC
2550 err = tg3_readphy(tp, MII_BMSR, &val);
2551 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2552 if (err != 0)
2553 return -EBUSY;
2554
f4a46d1f
NNS
2555 if (netif_running(tp->dev) && tp->link_up) {
2556 tg3_carrier_off(tp);
c8e1e82b
MC
2557 tg3_link_report(tp);
2558 }
2559
4153577a
JP
2560 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2561 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2562 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
2563 err = tg3_phy_reset_5703_4_5(tp);
2564 if (err)
2565 return err;
2566 goto out;
2567 }
2568
b2a5c19c 2569 cpmuctrl = 0;
4153577a
JP
2570 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2571 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
2572 cpmuctrl = tr32(TG3_CPMU_CTRL);
2573 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2574 tw32(TG3_CPMU_CTRL,
2575 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2576 }
2577
1da177e4
LT
2578 err = tg3_bmcr_reset(tp);
2579 if (err)
2580 return err;
2581
b2a5c19c 2582 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2583 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2584 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2585
2586 tw32(TG3_CPMU_CTRL, cpmuctrl);
2587 }
2588
4153577a
JP
2589 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2590 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
2591 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2592 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2593 CPMU_LSPD_1000MB_MACCLK_12_5) {
2594 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2595 udelay(40);
2596 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2597 }
2598 }
2599
63c3a66f 2600 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2601 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2602 return 0;
2603
b2a5c19c
MC
2604 tg3_phy_apply_otp(tp);
2605
f07e9af3 2606 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2607 tg3_phy_toggle_apd(tp, true);
2608 else
2609 tg3_phy_toggle_apd(tp, false);
2610
1da177e4 2611out:
1d36ba45 2612 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
daf3ec68 2613 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
6ee7c0a0
MC
2614 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2615 tg3_phydsp_write(tp, 0x000a, 0x0323);
daf3ec68 2616 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2617 }
1d36ba45 2618
f07e9af3 2619 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2620 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2621 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2622 }
1d36ba45 2623
f07e9af3 2624 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
daf3ec68 2625 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2626 tg3_phydsp_write(tp, 0x000a, 0x310b);
2627 tg3_phydsp_write(tp, 0x201f, 0x9506);
2628 tg3_phydsp_write(tp, 0x401f, 0x14e2);
daf3ec68 2629 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2630 }
f07e9af3 2631 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
daf3ec68 2632 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2633 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2634 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2635 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2636 tg3_writephy(tp, MII_TG3_TEST1,
2637 MII_TG3_TEST1_TRIM_EN | 0x4);
2638 } else
2639 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2640
daf3ec68 2641 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2642 }
c424cb24 2643 }
1d36ba45 2644
1da177e4
LT
2645 /* Set Extended packet length bit (bit 14) on all chips that */
2646 /* support jumbo frames */
79eb6904 2647 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2648 /* Cannot do read-modify-write on 5401 */
b4bd2929 2649 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2650 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2651 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2652 err = tg3_phy_auxctl_read(tp,
2653 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2654 if (!err)
b4bd2929
MC
2655 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2656 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2657 }
2658
2659 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2660 * jumbo frames transmission.
2661 */
63c3a66f 2662 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2663 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2664 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2665 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2666 }
2667
4153577a 2668 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
715116a1 2669 /* adjust output voltage */
535ef6e1 2670 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2671 }
2672
4153577a 2673 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
c65a17f4
MC
2674 tg3_phydsp_write(tp, 0xffb, 0x4000);
2675
9ef8ca99 2676 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2677 tg3_phy_set_wirespeed(tp);
2678 return 0;
2679}
2680
3a1e19d3
MC
2681#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2682#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2683#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2684 TG3_GPIO_MSG_NEED_VAUX)
2685#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2686 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2687 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2688 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2689 (TG3_GPIO_MSG_DRVR_PRES << 12))
2690
2691#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2692 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2693 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2694 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2695 (TG3_GPIO_MSG_NEED_VAUX << 12))
2696
2697static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2698{
2699 u32 status, shift;
2700
4153577a
JP
2701 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2702 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2703 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2704 else
2705 status = tr32(TG3_CPMU_DRV_STATUS);
2706
2707 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2708 status &= ~(TG3_GPIO_MSG_MASK << shift);
2709 status |= (newstat << shift);
2710
4153577a
JP
2711 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2712 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2713 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2714 else
2715 tw32(TG3_CPMU_DRV_STATUS, status);
2716
2717 return status >> TG3_APE_GPIO_MSG_SHIFT;
2718}
2719
520b2756
MC
2720static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2721{
2722 if (!tg3_flag(tp, IS_NIC))
2723 return 0;
2724
4153577a
JP
2725 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2726 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2727 tg3_asic_rev(tp) == ASIC_REV_5720) {
3a1e19d3
MC
2728 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2729 return -EIO;
520b2756 2730
3a1e19d3
MC
2731 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2732
2733 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2734 TG3_GRC_LCLCTL_PWRSW_DELAY);
2735
2736 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2737 } else {
2738 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2739 TG3_GRC_LCLCTL_PWRSW_DELAY);
2740 }
6f5c8f83 2741
520b2756
MC
2742 return 0;
2743}
2744
2745static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2746{
2747 u32 grc_local_ctrl;
2748
2749 if (!tg3_flag(tp, IS_NIC) ||
4153577a
JP
2750 tg3_asic_rev(tp) == ASIC_REV_5700 ||
2751 tg3_asic_rev(tp) == ASIC_REV_5701)
520b2756
MC
2752 return;
2753
2754 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2755
2756 tw32_wait_f(GRC_LOCAL_CTRL,
2757 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2758 TG3_GRC_LCLCTL_PWRSW_DELAY);
2759
2760 tw32_wait_f(GRC_LOCAL_CTRL,
2761 grc_local_ctrl,
2762 TG3_GRC_LCLCTL_PWRSW_DELAY);
2763
2764 tw32_wait_f(GRC_LOCAL_CTRL,
2765 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2766 TG3_GRC_LCLCTL_PWRSW_DELAY);
2767}
2768
2769static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2770{
2771 if (!tg3_flag(tp, IS_NIC))
2772 return;
2773
4153577a
JP
2774 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2775 tg3_asic_rev(tp) == ASIC_REV_5701) {
520b2756
MC
2776 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2777 (GRC_LCLCTRL_GPIO_OE0 |
2778 GRC_LCLCTRL_GPIO_OE1 |
2779 GRC_LCLCTRL_GPIO_OE2 |
2780 GRC_LCLCTRL_GPIO_OUTPUT0 |
2781 GRC_LCLCTRL_GPIO_OUTPUT1),
2782 TG3_GRC_LCLCTL_PWRSW_DELAY);
2783 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2784 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2785 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2786 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2787 GRC_LCLCTRL_GPIO_OE1 |
2788 GRC_LCLCTRL_GPIO_OE2 |
2789 GRC_LCLCTRL_GPIO_OUTPUT0 |
2790 GRC_LCLCTRL_GPIO_OUTPUT1 |
2791 tp->grc_local_ctrl;
2792 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2793 TG3_GRC_LCLCTL_PWRSW_DELAY);
2794
2795 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2796 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2797 TG3_GRC_LCLCTL_PWRSW_DELAY);
2798
2799 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2800 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2801 TG3_GRC_LCLCTL_PWRSW_DELAY);
2802 } else {
2803 u32 no_gpio2;
2804 u32 grc_local_ctrl = 0;
2805
2806 /* Workaround to prevent overdrawing Amps. */
4153577a 2807 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
520b2756
MC
2808 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2809 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2810 grc_local_ctrl,
2811 TG3_GRC_LCLCTL_PWRSW_DELAY);
2812 }
2813
2814 /* On 5753 and variants, GPIO2 cannot be used. */
2815 no_gpio2 = tp->nic_sram_data_cfg &
2816 NIC_SRAM_DATA_CFG_NO_GPIO2;
2817
2818 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2819 GRC_LCLCTRL_GPIO_OE1 |
2820 GRC_LCLCTRL_GPIO_OE2 |
2821 GRC_LCLCTRL_GPIO_OUTPUT1 |
2822 GRC_LCLCTRL_GPIO_OUTPUT2;
2823 if (no_gpio2) {
2824 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2825 GRC_LCLCTRL_GPIO_OUTPUT2);
2826 }
2827 tw32_wait_f(GRC_LOCAL_CTRL,
2828 tp->grc_local_ctrl | grc_local_ctrl,
2829 TG3_GRC_LCLCTL_PWRSW_DELAY);
2830
2831 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2832
2833 tw32_wait_f(GRC_LOCAL_CTRL,
2834 tp->grc_local_ctrl | grc_local_ctrl,
2835 TG3_GRC_LCLCTL_PWRSW_DELAY);
2836
2837 if (!no_gpio2) {
2838 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2839 tw32_wait_f(GRC_LOCAL_CTRL,
2840 tp->grc_local_ctrl | grc_local_ctrl,
2841 TG3_GRC_LCLCTL_PWRSW_DELAY);
2842 }
2843 }
3a1e19d3
MC
2844}
2845
cd0d7228 2846static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2847{
2848 u32 msg = 0;
2849
2850 /* Serialize power state transitions */
2851 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2852 return;
2853
cd0d7228 2854 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2855 msg = TG3_GPIO_MSG_NEED_VAUX;
2856
2857 msg = tg3_set_function_status(tp, msg);
2858
2859 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2860 goto done;
6f5c8f83 2861
3a1e19d3
MC
2862 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2863 tg3_pwrsrc_switch_to_vaux(tp);
2864 else
2865 tg3_pwrsrc_die_with_vmain(tp);
2866
2867done:
6f5c8f83 2868 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2869}
2870
cd0d7228 2871static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2872{
683644b7 2873 bool need_vaux = false;
1da177e4 2874
334355aa 2875 /* The GPIOs do something completely different on 57765. */
55086ad9 2876 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2877 return;
2878
4153577a
JP
2879 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2880 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2881 tg3_asic_rev(tp) == ASIC_REV_5720) {
cd0d7228
MC
2882 tg3_frob_aux_power_5717(tp, include_wol ?
2883 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2884 return;
2885 }
2886
2887 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2888 struct net_device *dev_peer;
2889
2890 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2891
bc1c7567 2892 /* remove_one() may have been run on the peer. */
683644b7
MC
2893 if (dev_peer) {
2894 struct tg3 *tp_peer = netdev_priv(dev_peer);
2895
63c3a66f 2896 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2897 return;
2898
cd0d7228 2899 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2900 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2901 need_vaux = true;
2902 }
1da177e4
LT
2903 }
2904
cd0d7228
MC
2905 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2906 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2907 need_vaux = true;
2908
520b2756
MC
2909 if (need_vaux)
2910 tg3_pwrsrc_switch_to_vaux(tp);
2911 else
2912 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2913}
2914
e8f3f6ca
MC
2915static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2916{
2917 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2918 return 1;
79eb6904 2919 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2920 if (speed != SPEED_10)
2921 return 1;
2922 } else if (speed == SPEED_10)
2923 return 1;
2924
2925 return 0;
2926}
2927
0a459aac 2928static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2929{
ce057f01
MC
2930 u32 val;
2931
f07e9af3 2932 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a 2933 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
5129724a
MC
2934 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2935 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2936
2937 sg_dig_ctrl |=
2938 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2939 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2940 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2941 }
3f7045c1 2942 return;
5129724a 2943 }
3f7045c1 2944
4153577a 2945 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2946 tg3_bmcr_reset(tp);
2947 val = tr32(GRC_MISC_CFG);
2948 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2949 udelay(40);
2950 return;
f07e9af3 2951 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2952 u32 phytest;
2953 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2954 u32 phy;
2955
2956 tg3_writephy(tp, MII_ADVERTISE, 0);
2957 tg3_writephy(tp, MII_BMCR,
2958 BMCR_ANENABLE | BMCR_ANRESTART);
2959
2960 tg3_writephy(tp, MII_TG3_FET_TEST,
2961 phytest | MII_TG3_FET_SHADOW_EN);
2962 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2963 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2964 tg3_writephy(tp,
2965 MII_TG3_FET_SHDW_AUXMODE4,
2966 phy);
2967 }
2968 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2969 }
2970 return;
0a459aac 2971 } else if (do_low_power) {
715116a1
MC
2972 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2973 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2974
b4bd2929
MC
2975 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2976 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2977 MII_TG3_AUXCTL_PCTL_VREG_11V;
2978 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2979 }
3f7045c1 2980
15c3b696
MC
2981 /* The PHY should not be powered down on some chips because
2982 * of bugs.
2983 */
4153577a
JP
2984 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2985 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2986 (tg3_asic_rev(tp) == ASIC_REV_5780 &&
085f1afc 2987 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
4153577a 2988 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
085f1afc 2989 !tp->pci_fn))
15c3b696 2990 return;
ce057f01 2991
4153577a
JP
2992 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2993 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
2994 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2995 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2996 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2997 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2998 }
2999
15c3b696
MC
3000 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
3001}
3002
ffbcfed4
MC
3003/* tp->lock is held. */
3004static int tg3_nvram_lock(struct tg3 *tp)
3005{
63c3a66f 3006 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3007 int i;
3008
3009 if (tp->nvram_lock_cnt == 0) {
3010 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3011 for (i = 0; i < 8000; i++) {
3012 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3013 break;
3014 udelay(20);
3015 }
3016 if (i == 8000) {
3017 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3018 return -ENODEV;
3019 }
3020 }
3021 tp->nvram_lock_cnt++;
3022 }
3023 return 0;
3024}
3025
3026/* tp->lock is held. */
3027static void tg3_nvram_unlock(struct tg3 *tp)
3028{
63c3a66f 3029 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3030 if (tp->nvram_lock_cnt > 0)
3031 tp->nvram_lock_cnt--;
3032 if (tp->nvram_lock_cnt == 0)
3033 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3034 }
3035}
3036
3037/* tp->lock is held. */
3038static void tg3_enable_nvram_access(struct tg3 *tp)
3039{
63c3a66f 3040 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3041 u32 nvaccess = tr32(NVRAM_ACCESS);
3042
3043 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3044 }
3045}
3046
3047/* tp->lock is held. */
3048static void tg3_disable_nvram_access(struct tg3 *tp)
3049{
63c3a66f 3050 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3051 u32 nvaccess = tr32(NVRAM_ACCESS);
3052
3053 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3054 }
3055}
3056
3057static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3058 u32 offset, u32 *val)
3059{
3060 u32 tmp;
3061 int i;
3062
3063 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3064 return -EINVAL;
3065
3066 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3067 EEPROM_ADDR_DEVID_MASK |
3068 EEPROM_ADDR_READ);
3069 tw32(GRC_EEPROM_ADDR,
3070 tmp |
3071 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3072 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3073 EEPROM_ADDR_ADDR_MASK) |
3074 EEPROM_ADDR_READ | EEPROM_ADDR_START);
3075
3076 for (i = 0; i < 1000; i++) {
3077 tmp = tr32(GRC_EEPROM_ADDR);
3078
3079 if (tmp & EEPROM_ADDR_COMPLETE)
3080 break;
3081 msleep(1);
3082 }
3083 if (!(tmp & EEPROM_ADDR_COMPLETE))
3084 return -EBUSY;
3085
62cedd11
MC
3086 tmp = tr32(GRC_EEPROM_DATA);
3087
3088 /*
3089 * The data will always be opposite the native endian
3090 * format. Perform a blind byteswap to compensate.
3091 */
3092 *val = swab32(tmp);
3093
ffbcfed4
MC
3094 return 0;
3095}
3096
3097#define NVRAM_CMD_TIMEOUT 10000
3098
3099static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3100{
3101 int i;
3102
3103 tw32(NVRAM_CMD, nvram_cmd);
3104 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
3105 udelay(10);
3106 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3107 udelay(10);
3108 break;
3109 }
3110 }
3111
3112 if (i == NVRAM_CMD_TIMEOUT)
3113 return -EBUSY;
3114
3115 return 0;
3116}
3117
3118static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3119{
63c3a66f
JP
3120 if (tg3_flag(tp, NVRAM) &&
3121 tg3_flag(tp, NVRAM_BUFFERED) &&
3122 tg3_flag(tp, FLASH) &&
3123 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3124 (tp->nvram_jedecnum == JEDEC_ATMEL))
3125
3126 addr = ((addr / tp->nvram_pagesize) <<
3127 ATMEL_AT45DB0X1B_PAGE_POS) +
3128 (addr % tp->nvram_pagesize);
3129
3130 return addr;
3131}
3132
3133static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3134{
63c3a66f
JP
3135 if (tg3_flag(tp, NVRAM) &&
3136 tg3_flag(tp, NVRAM_BUFFERED) &&
3137 tg3_flag(tp, FLASH) &&
3138 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3139 (tp->nvram_jedecnum == JEDEC_ATMEL))
3140
3141 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3142 tp->nvram_pagesize) +
3143 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3144
3145 return addr;
3146}
3147
e4f34110
MC
3148/* NOTE: Data read in from NVRAM is byteswapped according to
3149 * the byteswapping settings for all other register accesses.
3150 * tg3 devices are BE devices, so on a BE machine, the data
3151 * returned will be exactly as it is seen in NVRAM. On a LE
3152 * machine, the 32-bit value will be byteswapped.
3153 */
ffbcfed4
MC
3154static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3155{
3156 int ret;
3157
63c3a66f 3158 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
3159 return tg3_nvram_read_using_eeprom(tp, offset, val);
3160
3161 offset = tg3_nvram_phys_addr(tp, offset);
3162
3163 if (offset > NVRAM_ADDR_MSK)
3164 return -EINVAL;
3165
3166 ret = tg3_nvram_lock(tp);
3167 if (ret)
3168 return ret;
3169
3170 tg3_enable_nvram_access(tp);
3171
3172 tw32(NVRAM_ADDR, offset);
3173 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3174 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3175
3176 if (ret == 0)
e4f34110 3177 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
3178
3179 tg3_disable_nvram_access(tp);
3180
3181 tg3_nvram_unlock(tp);
3182
3183 return ret;
3184}
3185
a9dc529d
MC
3186/* Ensures NVRAM data is in bytestream format. */
3187static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
3188{
3189 u32 v;
a9dc529d 3190 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 3191 if (!res)
a9dc529d 3192 *val = cpu_to_be32(v);
ffbcfed4
MC
3193 return res;
3194}
3195
dbe9b92a
MC
3196static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3197 u32 offset, u32 len, u8 *buf)
3198{
3199 int i, j, rc = 0;
3200 u32 val;
3201
3202 for (i = 0; i < len; i += 4) {
3203 u32 addr;
3204 __be32 data;
3205
3206 addr = offset + i;
3207
3208 memcpy(&data, buf + i, 4);
3209
3210 /*
3211 * The SEEPROM interface expects the data to always be opposite
3212 * the native endian format. We accomplish this by reversing
3213 * all the operations that would have been performed on the
3214 * data from a call to tg3_nvram_read_be32().
3215 */
3216 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3217
3218 val = tr32(GRC_EEPROM_ADDR);
3219 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3220
3221 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3222 EEPROM_ADDR_READ);
3223 tw32(GRC_EEPROM_ADDR, val |
3224 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3225 (addr & EEPROM_ADDR_ADDR_MASK) |
3226 EEPROM_ADDR_START |
3227 EEPROM_ADDR_WRITE);
3228
3229 for (j = 0; j < 1000; j++) {
3230 val = tr32(GRC_EEPROM_ADDR);
3231
3232 if (val & EEPROM_ADDR_COMPLETE)
3233 break;
3234 msleep(1);
3235 }
3236 if (!(val & EEPROM_ADDR_COMPLETE)) {
3237 rc = -EBUSY;
3238 break;
3239 }
3240 }
3241
3242 return rc;
3243}
3244
3245/* offset and length are dword aligned */
3246static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3247 u8 *buf)
3248{
3249 int ret = 0;
3250 u32 pagesize = tp->nvram_pagesize;
3251 u32 pagemask = pagesize - 1;
3252 u32 nvram_cmd;
3253 u8 *tmp;
3254
3255 tmp = kmalloc(pagesize, GFP_KERNEL);
3256 if (tmp == NULL)
3257 return -ENOMEM;
3258
3259 while (len) {
3260 int j;
3261 u32 phy_addr, page_off, size;
3262
3263 phy_addr = offset & ~pagemask;
3264
3265 for (j = 0; j < pagesize; j += 4) {
3266 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3267 (__be32 *) (tmp + j));
3268 if (ret)
3269 break;
3270 }
3271 if (ret)
3272 break;
3273
3274 page_off = offset & pagemask;
3275 size = pagesize;
3276 if (len < size)
3277 size = len;
3278
3279 len -= size;
3280
3281 memcpy(tmp + page_off, buf, size);
3282
3283 offset = offset + (pagesize - page_off);
3284
3285 tg3_enable_nvram_access(tp);
3286
3287 /*
3288 * Before we can erase the flash page, we need
3289 * to issue a special "write enable" command.
3290 */
3291 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3292
3293 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3294 break;
3295
3296 /* Erase the target page */
3297 tw32(NVRAM_ADDR, phy_addr);
3298
3299 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3300 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3301
3302 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3303 break;
3304
3305 /* Issue another write enable to start the write. */
3306 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3307
3308 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3309 break;
3310
3311 for (j = 0; j < pagesize; j += 4) {
3312 __be32 data;
3313
3314 data = *((__be32 *) (tmp + j));
3315
3316 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3317
3318 tw32(NVRAM_ADDR, phy_addr + j);
3319
3320 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3321 NVRAM_CMD_WR;
3322
3323 if (j == 0)
3324 nvram_cmd |= NVRAM_CMD_FIRST;
3325 else if (j == (pagesize - 4))
3326 nvram_cmd |= NVRAM_CMD_LAST;
3327
3328 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3329 if (ret)
3330 break;
3331 }
3332 if (ret)
3333 break;
3334 }
3335
3336 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3337 tg3_nvram_exec_cmd(tp, nvram_cmd);
3338
3339 kfree(tmp);
3340
3341 return ret;
3342}
3343
3344/* offset and length are dword aligned */
3345static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3346 u8 *buf)
3347{
3348 int i, ret = 0;
3349
3350 for (i = 0; i < len; i += 4, offset += 4) {
3351 u32 page_off, phy_addr, nvram_cmd;
3352 __be32 data;
3353
3354 memcpy(&data, buf + i, 4);
3355 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3356
3357 page_off = offset % tp->nvram_pagesize;
3358
3359 phy_addr = tg3_nvram_phys_addr(tp, offset);
3360
dbe9b92a
MC
3361 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3362
3363 if (page_off == 0 || i == 0)
3364 nvram_cmd |= NVRAM_CMD_FIRST;
3365 if (page_off == (tp->nvram_pagesize - 4))
3366 nvram_cmd |= NVRAM_CMD_LAST;
3367
3368 if (i == (len - 4))
3369 nvram_cmd |= NVRAM_CMD_LAST;
3370
42278224
MC
3371 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3372 !tg3_flag(tp, FLASH) ||
3373 !tg3_flag(tp, 57765_PLUS))
3374 tw32(NVRAM_ADDR, phy_addr);
3375
4153577a 3376 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
dbe9b92a
MC
3377 !tg3_flag(tp, 5755_PLUS) &&
3378 (tp->nvram_jedecnum == JEDEC_ST) &&
3379 (nvram_cmd & NVRAM_CMD_FIRST)) {
3380 u32 cmd;
3381
3382 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3383 ret = tg3_nvram_exec_cmd(tp, cmd);
3384 if (ret)
3385 break;
3386 }
3387 if (!tg3_flag(tp, FLASH)) {
3388 /* We always do complete word writes to eeprom. */
3389 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3390 }
3391
3392 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3393 if (ret)
3394 break;
3395 }
3396 return ret;
3397}
3398
3399/* offset and length are dword aligned */
3400static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3401{
3402 int ret;
3403
3404 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3405 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3406 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3407 udelay(40);
3408 }
3409
3410 if (!tg3_flag(tp, NVRAM)) {
3411 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3412 } else {
3413 u32 grc_mode;
3414
3415 ret = tg3_nvram_lock(tp);
3416 if (ret)
3417 return ret;
3418
3419 tg3_enable_nvram_access(tp);
3420 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3421 tw32(NVRAM_WRITE1, 0x406);
3422
3423 grc_mode = tr32(GRC_MODE);
3424 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3425
3426 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3427 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3428 buf);
3429 } else {
3430 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3431 buf);
3432 }
3433
3434 grc_mode = tr32(GRC_MODE);
3435 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3436
3437 tg3_disable_nvram_access(tp);
3438 tg3_nvram_unlock(tp);
3439 }
3440
3441 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3442 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3443 udelay(40);
3444 }
3445
3446 return ret;
3447}
3448
997b4f13
MC
3449#define RX_CPU_SCRATCH_BASE 0x30000
3450#define RX_CPU_SCRATCH_SIZE 0x04000
3451#define TX_CPU_SCRATCH_BASE 0x34000
3452#define TX_CPU_SCRATCH_SIZE 0x04000
3453
3454/* tp->lock is held. */
837c45bb 3455static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
997b4f13
MC
3456{
3457 int i;
837c45bb 3458 const int iters = 10000;
997b4f13 3459
837c45bb
NS
3460 for (i = 0; i < iters; i++) {
3461 tw32(cpu_base + CPU_STATE, 0xffffffff);
3462 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3463 if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
3464 break;
3465 }
3466
3467 return (i == iters) ? -EBUSY : 0;
3468}
3469
3470/* tp->lock is held. */
3471static int tg3_rxcpu_pause(struct tg3 *tp)
3472{
3473 int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
3474
3475 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3476 tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3477 udelay(10);
3478
3479 return rc;
3480}
3481
3482/* tp->lock is held. */
3483static int tg3_txcpu_pause(struct tg3 *tp)
3484{
3485 return tg3_pause_cpu(tp, TX_CPU_BASE);
3486}
3487
3488/* tp->lock is held. */
3489static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
3490{
3491 tw32(cpu_base + CPU_STATE, 0xffffffff);
3492 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3493}
3494
3495/* tp->lock is held. */
3496static void tg3_rxcpu_resume(struct tg3 *tp)
3497{
3498 tg3_resume_cpu(tp, RX_CPU_BASE);
3499}
3500
3501/* tp->lock is held. */
3502static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
3503{
3504 int rc;
3505
3506 BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
997b4f13 3507
4153577a 3508 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
997b4f13
MC
3509 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3510
3511 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3512 return 0;
3513 }
837c45bb
NS
3514 if (cpu_base == RX_CPU_BASE) {
3515 rc = tg3_rxcpu_pause(tp);
997b4f13 3516 } else {
7e6c63f0
HM
3517 /*
3518 * There is only an Rx CPU for the 5750 derivative in the
3519 * BCM4785.
3520 */
3521 if (tg3_flag(tp, IS_SSB_CORE))
3522 return 0;
3523
837c45bb 3524 rc = tg3_txcpu_pause(tp);
997b4f13
MC
3525 }
3526
837c45bb 3527 if (rc) {
997b4f13 3528 netdev_err(tp->dev, "%s timed out, %s CPU\n",
837c45bb 3529 __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
997b4f13
MC
3530 return -ENODEV;
3531 }
3532
3533 /* Clear firmware's nvram arbitration. */
3534 if (tg3_flag(tp, NVRAM))
3535 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3536 return 0;
3537}
3538
3539struct fw_info {
3540 unsigned int fw_base;
3541 unsigned int fw_len;
3542 const __be32 *fw_data;
3543};
3544
3545/* tp->lock is held. */
3546static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3547 u32 cpu_scratch_base, int cpu_scratch_size,
3548 struct fw_info *info)
3549{
3550 int err, lock_err, i;
3551 void (*write_op)(struct tg3 *, u32, u32);
3552
3553 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3554 netdev_err(tp->dev,
3555 "%s: Trying to load TX cpu firmware which is 5705\n",
3556 __func__);
3557 return -EINVAL;
3558 }
3559
3560 if (tg3_flag(tp, 5705_PLUS))
3561 write_op = tg3_write_mem;
3562 else
3563 write_op = tg3_write_indirect_reg32;
3564
3565 /* It is possible that bootcode is still loading at this point.
3566 * Get the nvram lock first before halting the cpu.
3567 */
3568 lock_err = tg3_nvram_lock(tp);
3569 err = tg3_halt_cpu(tp, cpu_base);
3570 if (!lock_err)
3571 tg3_nvram_unlock(tp);
3572 if (err)
3573 goto out;
3574
3575 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3576 write_op(tp, cpu_scratch_base + i, 0);
3577 tw32(cpu_base + CPU_STATE, 0xffffffff);
3578 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3579 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3580 write_op(tp, (cpu_scratch_base +
3581 (info->fw_base & 0xffff) +
3582 (i * sizeof(u32))),
3583 be32_to_cpu(info->fw_data[i]));
3584
3585 err = 0;
3586
3587out:
3588 return err;
3589}
3590
3591/* tp->lock is held. */
3592static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3593{
3594 struct fw_info info;
3595 const __be32 *fw_data;
3596 int err, i;
3597
3598 fw_data = (void *)tp->fw->data;
3599
3600 /* Firmware blob starts with version numbers, followed by
3601 start address and length. We are setting complete length.
3602 length = end_address_of_bss - start_address_of_text.
3603 Remainder is the blob to be loaded contiguously
3604 from start address. */
3605
3606 info.fw_base = be32_to_cpu(fw_data[1]);
3607 info.fw_len = tp->fw->size - 12;
3608 info.fw_data = &fw_data[3];
3609
3610 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3611 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3612 &info);
3613 if (err)
3614 return err;
3615
3616 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3617 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3618 &info);
3619 if (err)
3620 return err;
3621
3622 /* Now startup only the RX cpu. */
3623 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3624 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3625
3626 for (i = 0; i < 5; i++) {
3627 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3628 break;
3629 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3630 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3631 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3632 udelay(1000);
3633 }
3634 if (i >= 5) {
3635 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3636 "should be %08x\n", __func__,
3637 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3638 return -ENODEV;
3639 }
837c45bb
NS
3640
3641 tg3_rxcpu_resume(tp);
997b4f13
MC
3642
3643 return 0;
3644}
3645
3646/* tp->lock is held. */
3647static int tg3_load_tso_firmware(struct tg3 *tp)
3648{
3649 struct fw_info info;
3650 const __be32 *fw_data;
3651 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3652 int err, i;
3653
1caf13eb 3654 if (!tg3_flag(tp, FW_TSO))
997b4f13
MC
3655 return 0;
3656
3657 fw_data = (void *)tp->fw->data;
3658
3659 /* Firmware blob starts with version numbers, followed by
3660 start address and length. We are setting complete length.
3661 length = end_address_of_bss - start_address_of_text.
3662 Remainder is the blob to be loaded contiguously
3663 from start address. */
3664
3665 info.fw_base = be32_to_cpu(fw_data[1]);
3666 cpu_scratch_size = tp->fw_len;
3667 info.fw_len = tp->fw->size - 12;
3668 info.fw_data = &fw_data[3];
3669
4153577a 3670 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
997b4f13
MC
3671 cpu_base = RX_CPU_BASE;
3672 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3673 } else {
3674 cpu_base = TX_CPU_BASE;
3675 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3676 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3677 }
3678
3679 err = tg3_load_firmware_cpu(tp, cpu_base,
3680 cpu_scratch_base, cpu_scratch_size,
3681 &info);
3682 if (err)
3683 return err;
3684
3685 /* Now startup the cpu. */
3686 tw32(cpu_base + CPU_STATE, 0xffffffff);
3687 tw32_f(cpu_base + CPU_PC, info.fw_base);
3688
3689 for (i = 0; i < 5; i++) {
3690 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3691 break;
3692 tw32(cpu_base + CPU_STATE, 0xffffffff);
3693 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3694 tw32_f(cpu_base + CPU_PC, info.fw_base);
3695 udelay(1000);
3696 }
3697 if (i >= 5) {
3698 netdev_err(tp->dev,
3699 "%s fails to set CPU PC, is %08x should be %08x\n",
3700 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3701 return -ENODEV;
3702 }
837c45bb
NS
3703
3704 tg3_resume_cpu(tp, cpu_base);
997b4f13
MC
3705 return 0;
3706}
3707
3708
3f007891
MC
3709/* tp->lock is held. */
3710static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3711{
3712 u32 addr_high, addr_low;
3713 int i;
3714
3715 addr_high = ((tp->dev->dev_addr[0] << 8) |
3716 tp->dev->dev_addr[1]);
3717 addr_low = ((tp->dev->dev_addr[2] << 24) |
3718 (tp->dev->dev_addr[3] << 16) |
3719 (tp->dev->dev_addr[4] << 8) |
3720 (tp->dev->dev_addr[5] << 0));
3721 for (i = 0; i < 4; i++) {
3722 if (i == 1 && skip_mac_1)
3723 continue;
3724 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3725 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3726 }
3727
4153577a
JP
3728 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3729 tg3_asic_rev(tp) == ASIC_REV_5704) {
3f007891
MC
3730 for (i = 0; i < 12; i++) {
3731 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3732 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3733 }
3734 }
3735
3736 addr_high = (tp->dev->dev_addr[0] +
3737 tp->dev->dev_addr[1] +
3738 tp->dev->dev_addr[2] +
3739 tp->dev->dev_addr[3] +
3740 tp->dev->dev_addr[4] +
3741 tp->dev->dev_addr[5]) &
3742 TX_BACKOFF_SEED_MASK;
3743 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3744}
3745
c866b7ea 3746static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3747{
c866b7ea
RW
3748 /*
3749 * Make sure register accesses (indirect or otherwise) will function
3750 * correctly.
1da177e4
LT
3751 */
3752 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3753 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3754}
1da177e4 3755
c866b7ea
RW
3756static int tg3_power_up(struct tg3 *tp)
3757{
bed9829f 3758 int err;
8c6bda1a 3759
bed9829f 3760 tg3_enable_register_access(tp);
1da177e4 3761
bed9829f
MC
3762 err = pci_set_power_state(tp->pdev, PCI_D0);
3763 if (!err) {
3764 /* Switch out of Vaux if it is a NIC */
3765 tg3_pwrsrc_switch_to_vmain(tp);
3766 } else {
3767 netdev_err(tp->dev, "Transition to D0 failed\n");
3768 }
1da177e4 3769
bed9829f 3770 return err;
c866b7ea 3771}
1da177e4 3772
4b409522
MC
3773static int tg3_setup_phy(struct tg3 *, int);
3774
c866b7ea
RW
3775static int tg3_power_down_prepare(struct tg3 *tp)
3776{
3777 u32 misc_host_ctrl;
3778 bool device_should_wake, do_low_power;
3779
3780 tg3_enable_register_access(tp);
5e7dfd0f
MC
3781
3782 /* Restore the CLKREQ setting. */
0f49bfbd
JL
3783 if (tg3_flag(tp, CLKREQ_BUG))
3784 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
3785 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 3786
1da177e4
LT
3787 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3788 tw32(TG3PCI_MISC_HOST_CTRL,
3789 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3790
c866b7ea 3791 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3792 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3793
63c3a66f 3794 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3795 do_low_power = false;
f07e9af3 3796 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3797 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3798 struct phy_device *phydev;
0a459aac 3799 u32 phyid, advertising;
b02fd9e3 3800
3f0e3ad7 3801 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3802
80096068 3803 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 3804
c6700ce2
MC
3805 tp->link_config.speed = phydev->speed;
3806 tp->link_config.duplex = phydev->duplex;
3807 tp->link_config.autoneg = phydev->autoneg;
3808 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
3809
3810 advertising = ADVERTISED_TP |
3811 ADVERTISED_Pause |
3812 ADVERTISED_Autoneg |
3813 ADVERTISED_10baseT_Half;
3814
63c3a66f
JP
3815 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3816 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3817 advertising |=
3818 ADVERTISED_100baseT_Half |
3819 ADVERTISED_100baseT_Full |
3820 ADVERTISED_10baseT_Full;
3821 else
3822 advertising |= ADVERTISED_10baseT_Full;
3823 }
3824
3825 phydev->advertising = advertising;
3826
3827 phy_start_aneg(phydev);
0a459aac
MC
3828
3829 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3830 if (phyid != PHY_ID_BCMAC131) {
3831 phyid &= PHY_BCM_OUI_MASK;
3832 if (phyid == PHY_BCM_OUI_1 ||
3833 phyid == PHY_BCM_OUI_2 ||
3834 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3835 do_low_power = true;
3836 }
b02fd9e3 3837 }
dd477003 3838 } else {
2023276e 3839 do_low_power = true;
0a459aac 3840
c6700ce2 3841 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 3842 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 3843
2855b9fe 3844 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
dd477003 3845 tg3_setup_phy(tp, 0);
1da177e4
LT
3846 }
3847
4153577a 3848 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
3849 u32 val;
3850
3851 val = tr32(GRC_VCPU_EXT_CTRL);
3852 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3853 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3854 int i;
3855 u32 val;
3856
3857 for (i = 0; i < 200; i++) {
3858 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3859 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3860 break;
3861 msleep(1);
3862 }
3863 }
63c3a66f 3864 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3865 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3866 WOL_DRV_STATE_SHUTDOWN |
3867 WOL_DRV_WOL |
3868 WOL_SET_MAGIC_PKT);
6921d201 3869
05ac4cb7 3870 if (device_should_wake) {
1da177e4
LT
3871 u32 mac_mode;
3872
f07e9af3 3873 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3874 if (do_low_power &&
3875 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3876 tg3_phy_auxctl_write(tp,
3877 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3878 MII_TG3_AUXCTL_PCTL_WOL_EN |
3879 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3880 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3881 udelay(40);
3882 }
1da177e4 3883
f07e9af3 3884 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3885 mac_mode = MAC_MODE_PORT_MODE_GMII;
3886 else
3887 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3888
e8f3f6ca 3889 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
4153577a 3890 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
63c3a66f 3891 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3892 SPEED_100 : SPEED_10;
3893 if (tg3_5700_link_polarity(tp, speed))
3894 mac_mode |= MAC_MODE_LINK_POLARITY;
3895 else
3896 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3897 }
1da177e4
LT
3898 } else {
3899 mac_mode = MAC_MODE_PORT_MODE_TBI;
3900 }
3901
63c3a66f 3902 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3903 tw32(MAC_LED_CTRL, tp->led_ctrl);
3904
05ac4cb7 3905 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3906 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3907 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3908 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3909
63c3a66f 3910 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3911 mac_mode |= MAC_MODE_APE_TX_EN |
3912 MAC_MODE_APE_RX_EN |
3913 MAC_MODE_TDE_ENABLE;
3bda1258 3914
1da177e4
LT
3915 tw32_f(MAC_MODE, mac_mode);
3916 udelay(100);
3917
3918 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3919 udelay(10);
3920 }
3921
63c3a66f 3922 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
4153577a
JP
3923 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
3924 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
3925 u32 base_val;
3926
3927 base_val = tp->pci_clock_ctrl;
3928 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3929 CLOCK_CTRL_TXCLK_DISABLE);
3930
b401e9e2
MC
3931 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3932 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3933 } else if (tg3_flag(tp, 5780_CLASS) ||
3934 tg3_flag(tp, CPMU_PRESENT) ||
4153577a 3935 tg3_asic_rev(tp) == ASIC_REV_5906) {
4cf78e4f 3936 /* do nothing */
63c3a66f 3937 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3938 u32 newbits1, newbits2;
3939
4153577a
JP
3940 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
3941 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
3942 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3943 CLOCK_CTRL_TXCLK_DISABLE |
3944 CLOCK_CTRL_ALTCLK);
3945 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3946 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3947 newbits1 = CLOCK_CTRL_625_CORE;
3948 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3949 } else {
3950 newbits1 = CLOCK_CTRL_ALTCLK;
3951 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3952 }
3953
b401e9e2
MC
3954 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3955 40);
1da177e4 3956
b401e9e2
MC
3957 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3958 40);
1da177e4 3959
63c3a66f 3960 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3961 u32 newbits3;
3962
4153577a
JP
3963 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
3964 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
3965 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3966 CLOCK_CTRL_TXCLK_DISABLE |
3967 CLOCK_CTRL_44MHZ_CORE);
3968 } else {
3969 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3970 }
3971
b401e9e2
MC
3972 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3973 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3974 }
3975 }
3976
63c3a66f 3977 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3978 tg3_power_down_phy(tp, do_low_power);
6921d201 3979
cd0d7228 3980 tg3_frob_aux_power(tp, true);
1da177e4
LT
3981
3982 /* Workaround for unstable PLL clock */
7e6c63f0 3983 if ((!tg3_flag(tp, IS_SSB_CORE)) &&
4153577a
JP
3984 ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
3985 (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
1da177e4
LT
3986 u32 val = tr32(0x7d00);
3987
3988 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3989 tw32(0x7d00, val);
63c3a66f 3990 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3991 int err;
3992
3993 err = tg3_nvram_lock(tp);
1da177e4 3994 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3995 if (!err)
3996 tg3_nvram_unlock(tp);
6921d201 3997 }
1da177e4
LT
3998 }
3999
bbadf503
MC
4000 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
4001
c866b7ea
RW
4002 return 0;
4003}
12dac075 4004
c866b7ea
RW
4005static void tg3_power_down(struct tg3 *tp)
4006{
4007 tg3_power_down_prepare(tp);
1da177e4 4008
63c3a66f 4009 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 4010 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
4011}
4012
1da177e4
LT
4013static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
4014{
4015 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
4016 case MII_TG3_AUX_STAT_10HALF:
4017 *speed = SPEED_10;
4018 *duplex = DUPLEX_HALF;
4019 break;
4020
4021 case MII_TG3_AUX_STAT_10FULL:
4022 *speed = SPEED_10;
4023 *duplex = DUPLEX_FULL;
4024 break;
4025
4026 case MII_TG3_AUX_STAT_100HALF:
4027 *speed = SPEED_100;
4028 *duplex = DUPLEX_HALF;
4029 break;
4030
4031 case MII_TG3_AUX_STAT_100FULL:
4032 *speed = SPEED_100;
4033 *duplex = DUPLEX_FULL;
4034 break;
4035
4036 case MII_TG3_AUX_STAT_1000HALF:
4037 *speed = SPEED_1000;
4038 *duplex = DUPLEX_HALF;
4039 break;
4040
4041 case MII_TG3_AUX_STAT_1000FULL:
4042 *speed = SPEED_1000;
4043 *duplex = DUPLEX_FULL;
4044 break;
4045
4046 default:
f07e9af3 4047 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
4048 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4049 SPEED_10;
4050 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4051 DUPLEX_HALF;
4052 break;
4053 }
e740522e
MC
4054 *speed = SPEED_UNKNOWN;
4055 *duplex = DUPLEX_UNKNOWN;
1da177e4 4056 break;
855e1111 4057 }
1da177e4
LT
4058}
4059
42b64a45 4060static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 4061{
42b64a45
MC
4062 int err = 0;
4063 u32 val, new_adv;
1da177e4 4064
42b64a45 4065 new_adv = ADVERTISE_CSMA;
202ff1c2 4066 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 4067 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 4068
42b64a45
MC
4069 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4070 if (err)
4071 goto done;
ba4d07a8 4072
4f272096
MC
4073 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4074 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 4075
4153577a
JP
4076 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4077 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
4f272096 4078 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 4079
4f272096
MC
4080 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4081 if (err)
4082 goto done;
4083 }
1da177e4 4084
42b64a45
MC
4085 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4086 goto done;
52b02d04 4087
42b64a45
MC
4088 tw32(TG3_CPMU_EEE_MODE,
4089 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 4090
daf3ec68 4091 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
42b64a45
MC
4092 if (!err) {
4093 u32 err2;
52b02d04 4094
b715ce94
MC
4095 val = 0;
4096 /* Advertise 100-BaseTX EEE ability */
4097 if (advertise & ADVERTISED_100baseT_Full)
4098 val |= MDIO_AN_EEE_ADV_100TX;
4099 /* Advertise 1000-BaseT EEE ability */
4100 if (advertise & ADVERTISED_1000baseT_Full)
4101 val |= MDIO_AN_EEE_ADV_1000T;
4102 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4103 if (err)
4104 val = 0;
4105
4153577a 4106 switch (tg3_asic_rev(tp)) {
21a00ab2
MC
4107 case ASIC_REV_5717:
4108 case ASIC_REV_57765:
55086ad9 4109 case ASIC_REV_57766:
21a00ab2 4110 case ASIC_REV_5719:
b715ce94
MC
4111 /* If we advertised any eee advertisements above... */
4112 if (val)
4113 val = MII_TG3_DSP_TAP26_ALNOKO |
4114 MII_TG3_DSP_TAP26_RMRXSTO |
4115 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 4116 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
4117 /* Fall through */
4118 case ASIC_REV_5720:
c65a17f4 4119 case ASIC_REV_5762:
be671947
MC
4120 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4121 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4122 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 4123 }
52b02d04 4124
daf3ec68 4125 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
42b64a45
MC
4126 if (!err)
4127 err = err2;
4128 }
4129
4130done:
4131 return err;
4132}
4133
4134static void tg3_phy_copper_begin(struct tg3 *tp)
4135{
d13ba512
MC
4136 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4137 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4138 u32 adv, fc;
4139
4140 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
4141 adv = ADVERTISED_10baseT_Half |
4142 ADVERTISED_10baseT_Full;
4143 if (tg3_flag(tp, WOL_SPEED_100MB))
4144 adv |= ADVERTISED_100baseT_Half |
4145 ADVERTISED_100baseT_Full;
4146
4147 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 4148 } else {
d13ba512
MC
4149 adv = tp->link_config.advertising;
4150 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4151 adv &= ~(ADVERTISED_1000baseT_Half |
4152 ADVERTISED_1000baseT_Full);
4153
4154 fc = tp->link_config.flowctrl;
52b02d04 4155 }
52b02d04 4156
d13ba512 4157 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 4158
d13ba512
MC
4159 tg3_writephy(tp, MII_BMCR,
4160 BMCR_ANENABLE | BMCR_ANRESTART);
4161 } else {
4162 int i;
1da177e4
LT
4163 u32 bmcr, orig_bmcr;
4164
4165 tp->link_config.active_speed = tp->link_config.speed;
4166 tp->link_config.active_duplex = tp->link_config.duplex;
4167
4168 bmcr = 0;
4169 switch (tp->link_config.speed) {
4170 default:
4171 case SPEED_10:
4172 break;
4173
4174 case SPEED_100:
4175 bmcr |= BMCR_SPEED100;
4176 break;
4177
4178 case SPEED_1000:
221c5637 4179 bmcr |= BMCR_SPEED1000;
1da177e4 4180 break;
855e1111 4181 }
1da177e4
LT
4182
4183 if (tp->link_config.duplex == DUPLEX_FULL)
4184 bmcr |= BMCR_FULLDPLX;
4185
4186 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4187 (bmcr != orig_bmcr)) {
4188 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4189 for (i = 0; i < 1500; i++) {
4190 u32 tmp;
4191
4192 udelay(10);
4193 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4194 tg3_readphy(tp, MII_BMSR, &tmp))
4195 continue;
4196 if (!(tmp & BMSR_LSTATUS)) {
4197 udelay(40);
4198 break;
4199 }
4200 }
4201 tg3_writephy(tp, MII_BMCR, bmcr);
4202 udelay(40);
4203 }
1da177e4
LT
4204 }
4205}
4206
4207static int tg3_init_5401phy_dsp(struct tg3 *tp)
4208{
4209 int err;
4210
4211 /* Turn off tap power management. */
4212 /* Set Extended packet length bit */
b4bd2929 4213 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 4214
6ee7c0a0
MC
4215 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4216 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4217 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4218 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4219 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
4220
4221 udelay(40);
4222
4223 return err;
4224}
4225
e2bf73e7 4226static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4227{
e2bf73e7 4228 u32 advmsk, tgtadv, advertising;
3600d918 4229
e2bf73e7
MC
4230 advertising = tp->link_config.advertising;
4231 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4232
e2bf73e7
MC
4233 advmsk = ADVERTISE_ALL;
4234 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4235 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4236 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4237 }
1da177e4 4238
e2bf73e7
MC
4239 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4240 return false;
4241
4242 if ((*lcladv & advmsk) != tgtadv)
4243 return false;
b99d2a57 4244
f07e9af3 4245 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4246 u32 tg3_ctrl;
4247
e2bf73e7 4248 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4249
221c5637 4250 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4251 return false;
1da177e4 4252
3198e07f 4253 if (tgtadv &&
4153577a
JP
4254 (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4255 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
3198e07f
MC
4256 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4257 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4258 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4259 } else {
4260 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4261 }
4262
e2bf73e7
MC
4263 if (tg3_ctrl != tgtadv)
4264 return false;
ef167e27
MC
4265 }
4266
e2bf73e7 4267 return true;
ef167e27
MC
4268}
4269
859edb26
MC
4270static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4271{
4272 u32 lpeth = 0;
4273
4274 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4275 u32 val;
4276
4277 if (tg3_readphy(tp, MII_STAT1000, &val))
4278 return false;
4279
4280 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4281 }
4282
4283 if (tg3_readphy(tp, MII_LPA, rmtadv))
4284 return false;
4285
4286 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4287 tp->link_config.rmt_adv = lpeth;
4288
4289 return true;
4290}
4291
f4a46d1f
NNS
4292static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
4293{
4294 if (curr_link_up != tp->link_up) {
4295 if (curr_link_up) {
4296 tg3_carrier_on(tp);
4297 } else {
4298 tg3_carrier_off(tp);
4299 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4300 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4301 }
4302
4303 tg3_link_report(tp);
4304 return true;
4305 }
4306
4307 return false;
4308}
4309
1da177e4
LT
4310static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
4311{
4312 int current_link_up;
f833c4c1 4313 u32 bmsr, val;
ef167e27 4314 u32 lcl_adv, rmt_adv;
1da177e4
LT
4315 u16 current_speed;
4316 u8 current_duplex;
4317 int i, err;
4318
4319 tw32(MAC_EVENT, 0);
4320
4321 tw32_f(MAC_STATUS,
4322 (MAC_STATUS_SYNC_CHANGED |
4323 MAC_STATUS_CFG_CHANGED |
4324 MAC_STATUS_MI_COMPLETION |
4325 MAC_STATUS_LNKSTATE_CHANGED));
4326 udelay(40);
4327
8ef21428
MC
4328 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4329 tw32_f(MAC_MI_MODE,
4330 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4331 udelay(80);
4332 }
1da177e4 4333
b4bd2929 4334 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4335
4336 /* Some third-party PHYs need to be reset on link going
4337 * down.
4338 */
4153577a
JP
4339 if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4340 tg3_asic_rev(tp) == ASIC_REV_5704 ||
4341 tg3_asic_rev(tp) == ASIC_REV_5705) &&
f4a46d1f 4342 tp->link_up) {
1da177e4
LT
4343 tg3_readphy(tp, MII_BMSR, &bmsr);
4344 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4345 !(bmsr & BMSR_LSTATUS))
4346 force_reset = 1;
4347 }
4348 if (force_reset)
4349 tg3_phy_reset(tp);
4350
79eb6904 4351 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4352 tg3_readphy(tp, MII_BMSR, &bmsr);
4353 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4354 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4355 bmsr = 0;
4356
4357 if (!(bmsr & BMSR_LSTATUS)) {
4358 err = tg3_init_5401phy_dsp(tp);
4359 if (err)
4360 return err;
4361
4362 tg3_readphy(tp, MII_BMSR, &bmsr);
4363 for (i = 0; i < 1000; i++) {
4364 udelay(10);
4365 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4366 (bmsr & BMSR_LSTATUS)) {
4367 udelay(40);
4368 break;
4369 }
4370 }
4371
79eb6904
MC
4372 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4373 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4374 !(bmsr & BMSR_LSTATUS) &&
4375 tp->link_config.active_speed == SPEED_1000) {
4376 err = tg3_phy_reset(tp);
4377 if (!err)
4378 err = tg3_init_5401phy_dsp(tp);
4379 if (err)
4380 return err;
4381 }
4382 }
4153577a
JP
4383 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4384 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
1da177e4
LT
4385 /* 5701 {A0,B0} CRC bug workaround */
4386 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4387 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4388 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4389 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4390 }
4391
4392 /* Clear pending interrupts... */
f833c4c1
MC
4393 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4394 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4395
f07e9af3 4396 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4397 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4398 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4399 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4400
4153577a
JP
4401 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4402 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4403 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4404 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4405 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4406 else
4407 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4408 }
4409
4410 current_link_up = 0;
e740522e
MC
4411 current_speed = SPEED_UNKNOWN;
4412 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4413 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4414 tp->link_config.rmt_adv = 0;
1da177e4 4415
f07e9af3 4416 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4417 err = tg3_phy_auxctl_read(tp,
4418 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4419 &val);
4420 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4421 tg3_phy_auxctl_write(tp,
4422 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4423 val | (1 << 10));
1da177e4
LT
4424 goto relink;
4425 }
4426 }
4427
4428 bmsr = 0;
4429 for (i = 0; i < 100; i++) {
4430 tg3_readphy(tp, MII_BMSR, &bmsr);
4431 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4432 (bmsr & BMSR_LSTATUS))
4433 break;
4434 udelay(40);
4435 }
4436
4437 if (bmsr & BMSR_LSTATUS) {
4438 u32 aux_stat, bmcr;
4439
4440 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4441 for (i = 0; i < 2000; i++) {
4442 udelay(10);
4443 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4444 aux_stat)
4445 break;
4446 }
4447
4448 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4449 &current_speed,
4450 &current_duplex);
4451
4452 bmcr = 0;
4453 for (i = 0; i < 200; i++) {
4454 tg3_readphy(tp, MII_BMCR, &bmcr);
4455 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4456 continue;
4457 if (bmcr && bmcr != 0x7fff)
4458 break;
4459 udelay(10);
4460 }
4461
ef167e27
MC
4462 lcl_adv = 0;
4463 rmt_adv = 0;
1da177e4 4464
ef167e27
MC
4465 tp->link_config.active_speed = current_speed;
4466 tp->link_config.active_duplex = current_duplex;
4467
4468 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4469 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 4470 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4471 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 4472 current_link_up = 1;
1da177e4
LT
4473 } else {
4474 if (!(bmcr & BMCR_ANENABLE) &&
4475 tp->link_config.speed == current_speed &&
ef167e27
MC
4476 tp->link_config.duplex == current_duplex &&
4477 tp->link_config.flowctrl ==
4478 tp->link_config.active_flowctrl) {
1da177e4 4479 current_link_up = 1;
1da177e4
LT
4480 }
4481 }
4482
ef167e27 4483 if (current_link_up == 1 &&
e348c5e7
MC
4484 tp->link_config.active_duplex == DUPLEX_FULL) {
4485 u32 reg, bit;
4486
4487 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4488 reg = MII_TG3_FET_GEN_STAT;
4489 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4490 } else {
4491 reg = MII_TG3_EXT_STAT;
4492 bit = MII_TG3_EXT_STAT_MDIX;
4493 }
4494
4495 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4496 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4497
ef167e27 4498 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4499 }
1da177e4
LT
4500 }
4501
1da177e4 4502relink:
80096068 4503 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4504 tg3_phy_copper_begin(tp);
4505
7e6c63f0
HM
4506 if (tg3_flag(tp, ROBOSWITCH)) {
4507 current_link_up = 1;
4508 /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4509 current_speed = SPEED_1000;
4510 current_duplex = DUPLEX_FULL;
4511 tp->link_config.active_speed = current_speed;
4512 tp->link_config.active_duplex = current_duplex;
4513 }
4514
f833c4c1 4515 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4516 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4517 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4518 current_link_up = 1;
4519 }
4520
4521 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4522 if (current_link_up == 1) {
4523 if (tp->link_config.active_speed == SPEED_100 ||
4524 tp->link_config.active_speed == SPEED_10)
4525 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4526 else
4527 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4528 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4529 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4530 else
1da177e4
LT
4531 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4532
7e6c63f0
HM
4533 /* In order for the 5750 core in BCM4785 chip to work properly
4534 * in RGMII mode, the Led Control Register must be set up.
4535 */
4536 if (tg3_flag(tp, RGMII_MODE)) {
4537 u32 led_ctrl = tr32(MAC_LED_CTRL);
4538 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
4539
4540 if (tp->link_config.active_speed == SPEED_10)
4541 led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
4542 else if (tp->link_config.active_speed == SPEED_100)
4543 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4544 LED_CTRL_100MBPS_ON);
4545 else if (tp->link_config.active_speed == SPEED_1000)
4546 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4547 LED_CTRL_1000MBPS_ON);
4548
4549 tw32(MAC_LED_CTRL, led_ctrl);
4550 udelay(40);
4551 }
4552
1da177e4
LT
4553 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4554 if (tp->link_config.active_duplex == DUPLEX_HALF)
4555 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4556
4153577a 4557 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
e8f3f6ca
MC
4558 if (current_link_up == 1 &&
4559 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4560 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4561 else
4562 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4563 }
4564
4565 /* ??? Without this setting Netgear GA302T PHY does not
4566 * ??? send/receive packets...
4567 */
79eb6904 4568 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
4153577a 4569 tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
1da177e4
LT
4570 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4571 tw32_f(MAC_MI_MODE, tp->mi_mode);
4572 udelay(80);
4573 }
4574
4575 tw32_f(MAC_MODE, tp->mac_mode);
4576 udelay(40);
4577
52b02d04
MC
4578 tg3_phy_eee_adjust(tp, current_link_up);
4579
63c3a66f 4580 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4581 /* Polled via timer. */
4582 tw32_f(MAC_EVENT, 0);
4583 } else {
4584 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4585 }
4586 udelay(40);
4587
4153577a 4588 if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
1da177e4
LT
4589 current_link_up == 1 &&
4590 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4591 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4592 udelay(120);
4593 tw32_f(MAC_STATUS,
4594 (MAC_STATUS_SYNC_CHANGED |
4595 MAC_STATUS_CFG_CHANGED));
4596 udelay(40);
4597 tg3_write_mem(tp,
4598 NIC_SRAM_FIRMWARE_MBOX,
4599 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4600 }
4601
5e7dfd0f 4602 /* Prevent send BD corruption. */
63c3a66f 4603 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4604 if (tp->link_config.active_speed == SPEED_100 ||
4605 tp->link_config.active_speed == SPEED_10)
0f49bfbd
JL
4606 pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
4607 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 4608 else
0f49bfbd
JL
4609 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
4610 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f
MC
4611 }
4612
f4a46d1f 4613 tg3_test_and_report_link_chg(tp, current_link_up);
1da177e4
LT
4614
4615 return 0;
4616}
4617
4618struct tg3_fiber_aneginfo {
4619 int state;
4620#define ANEG_STATE_UNKNOWN 0
4621#define ANEG_STATE_AN_ENABLE 1
4622#define ANEG_STATE_RESTART_INIT 2
4623#define ANEG_STATE_RESTART 3
4624#define ANEG_STATE_DISABLE_LINK_OK 4
4625#define ANEG_STATE_ABILITY_DETECT_INIT 5
4626#define ANEG_STATE_ABILITY_DETECT 6
4627#define ANEG_STATE_ACK_DETECT_INIT 7
4628#define ANEG_STATE_ACK_DETECT 8
4629#define ANEG_STATE_COMPLETE_ACK_INIT 9
4630#define ANEG_STATE_COMPLETE_ACK 10
4631#define ANEG_STATE_IDLE_DETECT_INIT 11
4632#define ANEG_STATE_IDLE_DETECT 12
4633#define ANEG_STATE_LINK_OK 13
4634#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4635#define ANEG_STATE_NEXT_PAGE_WAIT 15
4636
4637 u32 flags;
4638#define MR_AN_ENABLE 0x00000001
4639#define MR_RESTART_AN 0x00000002
4640#define MR_AN_COMPLETE 0x00000004
4641#define MR_PAGE_RX 0x00000008
4642#define MR_NP_LOADED 0x00000010
4643#define MR_TOGGLE_TX 0x00000020
4644#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4645#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4646#define MR_LP_ADV_SYM_PAUSE 0x00000100
4647#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4648#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4649#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4650#define MR_LP_ADV_NEXT_PAGE 0x00001000
4651#define MR_TOGGLE_RX 0x00002000
4652#define MR_NP_RX 0x00004000
4653
4654#define MR_LINK_OK 0x80000000
4655
4656 unsigned long link_time, cur_time;
4657
4658 u32 ability_match_cfg;
4659 int ability_match_count;
4660
4661 char ability_match, idle_match, ack_match;
4662
4663 u32 txconfig, rxconfig;
4664#define ANEG_CFG_NP 0x00000080
4665#define ANEG_CFG_ACK 0x00000040
4666#define ANEG_CFG_RF2 0x00000020
4667#define ANEG_CFG_RF1 0x00000010
4668#define ANEG_CFG_PS2 0x00000001
4669#define ANEG_CFG_PS1 0x00008000
4670#define ANEG_CFG_HD 0x00004000
4671#define ANEG_CFG_FD 0x00002000
4672#define ANEG_CFG_INVAL 0x00001f06
4673
4674};
4675#define ANEG_OK 0
4676#define ANEG_DONE 1
4677#define ANEG_TIMER_ENAB 2
4678#define ANEG_FAILED -1
4679
4680#define ANEG_STATE_SETTLE_TIME 10000
4681
4682static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4683 struct tg3_fiber_aneginfo *ap)
4684{
5be73b47 4685 u16 flowctrl;
1da177e4
LT
4686 unsigned long delta;
4687 u32 rx_cfg_reg;
4688 int ret;
4689
4690 if (ap->state == ANEG_STATE_UNKNOWN) {
4691 ap->rxconfig = 0;
4692 ap->link_time = 0;
4693 ap->cur_time = 0;
4694 ap->ability_match_cfg = 0;
4695 ap->ability_match_count = 0;
4696 ap->ability_match = 0;
4697 ap->idle_match = 0;
4698 ap->ack_match = 0;
4699 }
4700 ap->cur_time++;
4701
4702 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4703 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4704
4705 if (rx_cfg_reg != ap->ability_match_cfg) {
4706 ap->ability_match_cfg = rx_cfg_reg;
4707 ap->ability_match = 0;
4708 ap->ability_match_count = 0;
4709 } else {
4710 if (++ap->ability_match_count > 1) {
4711 ap->ability_match = 1;
4712 ap->ability_match_cfg = rx_cfg_reg;
4713 }
4714 }
4715 if (rx_cfg_reg & ANEG_CFG_ACK)
4716 ap->ack_match = 1;
4717 else
4718 ap->ack_match = 0;
4719
4720 ap->idle_match = 0;
4721 } else {
4722 ap->idle_match = 1;
4723 ap->ability_match_cfg = 0;
4724 ap->ability_match_count = 0;
4725 ap->ability_match = 0;
4726 ap->ack_match = 0;
4727
4728 rx_cfg_reg = 0;
4729 }
4730
4731 ap->rxconfig = rx_cfg_reg;
4732 ret = ANEG_OK;
4733
33f401ae 4734 switch (ap->state) {
1da177e4
LT
4735 case ANEG_STATE_UNKNOWN:
4736 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4737 ap->state = ANEG_STATE_AN_ENABLE;
4738
4739 /* fallthru */
4740 case ANEG_STATE_AN_ENABLE:
4741 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4742 if (ap->flags & MR_AN_ENABLE) {
4743 ap->link_time = 0;
4744 ap->cur_time = 0;
4745 ap->ability_match_cfg = 0;
4746 ap->ability_match_count = 0;
4747 ap->ability_match = 0;
4748 ap->idle_match = 0;
4749 ap->ack_match = 0;
4750
4751 ap->state = ANEG_STATE_RESTART_INIT;
4752 } else {
4753 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4754 }
4755 break;
4756
4757 case ANEG_STATE_RESTART_INIT:
4758 ap->link_time = ap->cur_time;
4759 ap->flags &= ~(MR_NP_LOADED);
4760 ap->txconfig = 0;
4761 tw32(MAC_TX_AUTO_NEG, 0);
4762 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4763 tw32_f(MAC_MODE, tp->mac_mode);
4764 udelay(40);
4765
4766 ret = ANEG_TIMER_ENAB;
4767 ap->state = ANEG_STATE_RESTART;
4768
4769 /* fallthru */
4770 case ANEG_STATE_RESTART:
4771 delta = ap->cur_time - ap->link_time;
859a5887 4772 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4773 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4774 else
1da177e4 4775 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4776 break;
4777
4778 case ANEG_STATE_DISABLE_LINK_OK:
4779 ret = ANEG_DONE;
4780 break;
4781
4782 case ANEG_STATE_ABILITY_DETECT_INIT:
4783 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4784 ap->txconfig = ANEG_CFG_FD;
4785 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4786 if (flowctrl & ADVERTISE_1000XPAUSE)
4787 ap->txconfig |= ANEG_CFG_PS1;
4788 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4789 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4790 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4791 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4792 tw32_f(MAC_MODE, tp->mac_mode);
4793 udelay(40);
4794
4795 ap->state = ANEG_STATE_ABILITY_DETECT;
4796 break;
4797
4798 case ANEG_STATE_ABILITY_DETECT:
859a5887 4799 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4800 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4801 break;
4802
4803 case ANEG_STATE_ACK_DETECT_INIT:
4804 ap->txconfig |= ANEG_CFG_ACK;
4805 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4806 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4807 tw32_f(MAC_MODE, tp->mac_mode);
4808 udelay(40);
4809
4810 ap->state = ANEG_STATE_ACK_DETECT;
4811
4812 /* fallthru */
4813 case ANEG_STATE_ACK_DETECT:
4814 if (ap->ack_match != 0) {
4815 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4816 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4817 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4818 } else {
4819 ap->state = ANEG_STATE_AN_ENABLE;
4820 }
4821 } else if (ap->ability_match != 0 &&
4822 ap->rxconfig == 0) {
4823 ap->state = ANEG_STATE_AN_ENABLE;
4824 }
4825 break;
4826
4827 case ANEG_STATE_COMPLETE_ACK_INIT:
4828 if (ap->rxconfig & ANEG_CFG_INVAL) {
4829 ret = ANEG_FAILED;
4830 break;
4831 }
4832 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4833 MR_LP_ADV_HALF_DUPLEX |
4834 MR_LP_ADV_SYM_PAUSE |
4835 MR_LP_ADV_ASYM_PAUSE |
4836 MR_LP_ADV_REMOTE_FAULT1 |
4837 MR_LP_ADV_REMOTE_FAULT2 |
4838 MR_LP_ADV_NEXT_PAGE |
4839 MR_TOGGLE_RX |
4840 MR_NP_RX);
4841 if (ap->rxconfig & ANEG_CFG_FD)
4842 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4843 if (ap->rxconfig & ANEG_CFG_HD)
4844 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4845 if (ap->rxconfig & ANEG_CFG_PS1)
4846 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4847 if (ap->rxconfig & ANEG_CFG_PS2)
4848 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4849 if (ap->rxconfig & ANEG_CFG_RF1)
4850 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4851 if (ap->rxconfig & ANEG_CFG_RF2)
4852 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4853 if (ap->rxconfig & ANEG_CFG_NP)
4854 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4855
4856 ap->link_time = ap->cur_time;
4857
4858 ap->flags ^= (MR_TOGGLE_TX);
4859 if (ap->rxconfig & 0x0008)
4860 ap->flags |= MR_TOGGLE_RX;
4861 if (ap->rxconfig & ANEG_CFG_NP)
4862 ap->flags |= MR_NP_RX;
4863 ap->flags |= MR_PAGE_RX;
4864
4865 ap->state = ANEG_STATE_COMPLETE_ACK;
4866 ret = ANEG_TIMER_ENAB;
4867 break;
4868
4869 case ANEG_STATE_COMPLETE_ACK:
4870 if (ap->ability_match != 0 &&
4871 ap->rxconfig == 0) {
4872 ap->state = ANEG_STATE_AN_ENABLE;
4873 break;
4874 }
4875 delta = ap->cur_time - ap->link_time;
4876 if (delta > ANEG_STATE_SETTLE_TIME) {
4877 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4878 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4879 } else {
4880 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4881 !(ap->flags & MR_NP_RX)) {
4882 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4883 } else {
4884 ret = ANEG_FAILED;
4885 }
4886 }
4887 }
4888 break;
4889
4890 case ANEG_STATE_IDLE_DETECT_INIT:
4891 ap->link_time = ap->cur_time;
4892 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4893 tw32_f(MAC_MODE, tp->mac_mode);
4894 udelay(40);
4895
4896 ap->state = ANEG_STATE_IDLE_DETECT;
4897 ret = ANEG_TIMER_ENAB;
4898 break;
4899
4900 case ANEG_STATE_IDLE_DETECT:
4901 if (ap->ability_match != 0 &&
4902 ap->rxconfig == 0) {
4903 ap->state = ANEG_STATE_AN_ENABLE;
4904 break;
4905 }
4906 delta = ap->cur_time - ap->link_time;
4907 if (delta > ANEG_STATE_SETTLE_TIME) {
4908 /* XXX another gem from the Broadcom driver :( */
4909 ap->state = ANEG_STATE_LINK_OK;
4910 }
4911 break;
4912
4913 case ANEG_STATE_LINK_OK:
4914 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4915 ret = ANEG_DONE;
4916 break;
4917
4918 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4919 /* ??? unimplemented */
4920 break;
4921
4922 case ANEG_STATE_NEXT_PAGE_WAIT:
4923 /* ??? unimplemented */
4924 break;
4925
4926 default:
4927 ret = ANEG_FAILED;
4928 break;
855e1111 4929 }
1da177e4
LT
4930
4931 return ret;
4932}
4933
5be73b47 4934static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4935{
4936 int res = 0;
4937 struct tg3_fiber_aneginfo aninfo;
4938 int status = ANEG_FAILED;
4939 unsigned int tick;
4940 u32 tmp;
4941
4942 tw32_f(MAC_TX_AUTO_NEG, 0);
4943
4944 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4945 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4946 udelay(40);
4947
4948 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4949 udelay(40);
4950
4951 memset(&aninfo, 0, sizeof(aninfo));
4952 aninfo.flags |= MR_AN_ENABLE;
4953 aninfo.state = ANEG_STATE_UNKNOWN;
4954 aninfo.cur_time = 0;
4955 tick = 0;
4956 while (++tick < 195000) {
4957 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4958 if (status == ANEG_DONE || status == ANEG_FAILED)
4959 break;
4960
4961 udelay(1);
4962 }
4963
4964 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4965 tw32_f(MAC_MODE, tp->mac_mode);
4966 udelay(40);
4967
5be73b47
MC
4968 *txflags = aninfo.txconfig;
4969 *rxflags = aninfo.flags;
1da177e4
LT
4970
4971 if (status == ANEG_DONE &&
4972 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4973 MR_LP_ADV_FULL_DUPLEX)))
4974 res = 1;
4975
4976 return res;
4977}
4978
4979static void tg3_init_bcm8002(struct tg3 *tp)
4980{
4981 u32 mac_status = tr32(MAC_STATUS);
4982 int i;
4983
4984 /* Reset when initting first time or we have a link. */
63c3a66f 4985 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4986 !(mac_status & MAC_STATUS_PCS_SYNCED))
4987 return;
4988
4989 /* Set PLL lock range. */
4990 tg3_writephy(tp, 0x16, 0x8007);
4991
4992 /* SW reset */
4993 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4994
4995 /* Wait for reset to complete. */
4996 /* XXX schedule_timeout() ... */
4997 for (i = 0; i < 500; i++)
4998 udelay(10);
4999
5000 /* Config mode; select PMA/Ch 1 regs. */
5001 tg3_writephy(tp, 0x10, 0x8411);
5002
5003 /* Enable auto-lock and comdet, select txclk for tx. */
5004 tg3_writephy(tp, 0x11, 0x0a10);
5005
5006 tg3_writephy(tp, 0x18, 0x00a0);
5007 tg3_writephy(tp, 0x16, 0x41ff);
5008
5009 /* Assert and deassert POR. */
5010 tg3_writephy(tp, 0x13, 0x0400);
5011 udelay(40);
5012 tg3_writephy(tp, 0x13, 0x0000);
5013
5014 tg3_writephy(tp, 0x11, 0x0a50);
5015 udelay(40);
5016 tg3_writephy(tp, 0x11, 0x0a10);
5017
5018 /* Wait for signal to stabilize */
5019 /* XXX schedule_timeout() ... */
5020 for (i = 0; i < 15000; i++)
5021 udelay(10);
5022
5023 /* Deselect the channel register so we can read the PHYID
5024 * later.
5025 */
5026 tg3_writephy(tp, 0x10, 0x8011);
5027}
5028
5029static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
5030{
82cd3d11 5031 u16 flowctrl;
1da177e4
LT
5032 u32 sg_dig_ctrl, sg_dig_status;
5033 u32 serdes_cfg, expected_sg_dig_ctrl;
5034 int workaround, port_a;
5035 int current_link_up;
5036
5037 serdes_cfg = 0;
5038 expected_sg_dig_ctrl = 0;
5039 workaround = 0;
5040 port_a = 1;
5041 current_link_up = 0;
5042
4153577a
JP
5043 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5044 tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
1da177e4
LT
5045 workaround = 1;
5046 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5047 port_a = 0;
5048
5049 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5050 /* preserve bits 20-23 for voltage regulator */
5051 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5052 }
5053
5054 sg_dig_ctrl = tr32(SG_DIG_CTRL);
5055
5056 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 5057 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
5058 if (workaround) {
5059 u32 val = serdes_cfg;
5060
5061 if (port_a)
5062 val |= 0xc010000;
5063 else
5064 val |= 0x4010000;
5065 tw32_f(MAC_SERDES_CFG, val);
5066 }
c98f6e3b
MC
5067
5068 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5069 }
5070 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5071 tg3_setup_flow_control(tp, 0, 0);
5072 current_link_up = 1;
5073 }
5074 goto out;
5075 }
5076
5077 /* Want auto-negotiation. */
c98f6e3b 5078 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 5079
82cd3d11
MC
5080 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5081 if (flowctrl & ADVERTISE_1000XPAUSE)
5082 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5083 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5084 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
5085
5086 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 5087 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
5088 tp->serdes_counter &&
5089 ((mac_status & (MAC_STATUS_PCS_SYNCED |
5090 MAC_STATUS_RCVD_CFG)) ==
5091 MAC_STATUS_PCS_SYNCED)) {
5092 tp->serdes_counter--;
5093 current_link_up = 1;
5094 goto out;
5095 }
5096restart_autoneg:
1da177e4
LT
5097 if (workaround)
5098 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 5099 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
5100 udelay(5);
5101 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5102
3d3ebe74 5103 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5104 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5105 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5106 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 5107 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
5108 mac_status = tr32(MAC_STATUS);
5109
c98f6e3b 5110 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 5111 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
5112 u32 local_adv = 0, remote_adv = 0;
5113
5114 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5115 local_adv |= ADVERTISE_1000XPAUSE;
5116 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5117 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 5118
c98f6e3b 5119 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 5120 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 5121 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 5122 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5123
859edb26
MC
5124 tp->link_config.rmt_adv =
5125 mii_adv_to_ethtool_adv_x(remote_adv);
5126
1da177e4
LT
5127 tg3_setup_flow_control(tp, local_adv, remote_adv);
5128 current_link_up = 1;
3d3ebe74 5129 tp->serdes_counter = 0;
f07e9af3 5130 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 5131 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
5132 if (tp->serdes_counter)
5133 tp->serdes_counter--;
1da177e4
LT
5134 else {
5135 if (workaround) {
5136 u32 val = serdes_cfg;
5137
5138 if (port_a)
5139 val |= 0xc010000;
5140 else
5141 val |= 0x4010000;
5142
5143 tw32_f(MAC_SERDES_CFG, val);
5144 }
5145
c98f6e3b 5146 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5147 udelay(40);
5148
5149 /* Link parallel detection - link is up */
5150 /* only if we have PCS_SYNC and not */
5151 /* receiving config code words */
5152 mac_status = tr32(MAC_STATUS);
5153 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5154 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5155 tg3_setup_flow_control(tp, 0, 0);
5156 current_link_up = 1;
f07e9af3
MC
5157 tp->phy_flags |=
5158 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
5159 tp->serdes_counter =
5160 SERDES_PARALLEL_DET_TIMEOUT;
5161 } else
5162 goto restart_autoneg;
1da177e4
LT
5163 }
5164 }
3d3ebe74
MC
5165 } else {
5166 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5167 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5168 }
5169
5170out:
5171 return current_link_up;
5172}
5173
5174static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
5175{
5176 int current_link_up = 0;
5177
5cf64b8a 5178 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 5179 goto out;
1da177e4
LT
5180
5181 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 5182 u32 txflags, rxflags;
1da177e4 5183 int i;
6aa20a22 5184
5be73b47
MC
5185 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5186 u32 local_adv = 0, remote_adv = 0;
1da177e4 5187
5be73b47
MC
5188 if (txflags & ANEG_CFG_PS1)
5189 local_adv |= ADVERTISE_1000XPAUSE;
5190 if (txflags & ANEG_CFG_PS2)
5191 local_adv |= ADVERTISE_1000XPSE_ASYM;
5192
5193 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5194 remote_adv |= LPA_1000XPAUSE;
5195 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5196 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5197
859edb26
MC
5198 tp->link_config.rmt_adv =
5199 mii_adv_to_ethtool_adv_x(remote_adv);
5200
1da177e4
LT
5201 tg3_setup_flow_control(tp, local_adv, remote_adv);
5202
1da177e4
LT
5203 current_link_up = 1;
5204 }
5205 for (i = 0; i < 30; i++) {
5206 udelay(20);
5207 tw32_f(MAC_STATUS,
5208 (MAC_STATUS_SYNC_CHANGED |
5209 MAC_STATUS_CFG_CHANGED));
5210 udelay(40);
5211 if ((tr32(MAC_STATUS) &
5212 (MAC_STATUS_SYNC_CHANGED |
5213 MAC_STATUS_CFG_CHANGED)) == 0)
5214 break;
5215 }
5216
5217 mac_status = tr32(MAC_STATUS);
5218 if (current_link_up == 0 &&
5219 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5220 !(mac_status & MAC_STATUS_RCVD_CFG))
5221 current_link_up = 1;
5222 } else {
5be73b47
MC
5223 tg3_setup_flow_control(tp, 0, 0);
5224
1da177e4
LT
5225 /* Forcing 1000FD link up. */
5226 current_link_up = 1;
1da177e4
LT
5227
5228 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5229 udelay(40);
e8f3f6ca
MC
5230
5231 tw32_f(MAC_MODE, tp->mac_mode);
5232 udelay(40);
1da177e4
LT
5233 }
5234
5235out:
5236 return current_link_up;
5237}
5238
5239static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
5240{
5241 u32 orig_pause_cfg;
5242 u16 orig_active_speed;
5243 u8 orig_active_duplex;
5244 u32 mac_status;
5245 int current_link_up;
5246 int i;
5247
8d018621 5248 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5249 orig_active_speed = tp->link_config.active_speed;
5250 orig_active_duplex = tp->link_config.active_duplex;
5251
63c3a66f 5252 if (!tg3_flag(tp, HW_AUTONEG) &&
f4a46d1f 5253 tp->link_up &&
63c3a66f 5254 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
5255 mac_status = tr32(MAC_STATUS);
5256 mac_status &= (MAC_STATUS_PCS_SYNCED |
5257 MAC_STATUS_SIGNAL_DET |
5258 MAC_STATUS_CFG_CHANGED |
5259 MAC_STATUS_RCVD_CFG);
5260 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5261 MAC_STATUS_SIGNAL_DET)) {
5262 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5263 MAC_STATUS_CFG_CHANGED));
5264 return 0;
5265 }
5266 }
5267
5268 tw32_f(MAC_TX_AUTO_NEG, 0);
5269
5270 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5271 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5272 tw32_f(MAC_MODE, tp->mac_mode);
5273 udelay(40);
5274
79eb6904 5275 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5276 tg3_init_bcm8002(tp);
5277
5278 /* Enable link change event even when serdes polling. */
5279 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5280 udelay(40);
5281
5282 current_link_up = 0;
859edb26 5283 tp->link_config.rmt_adv = 0;
1da177e4
LT
5284 mac_status = tr32(MAC_STATUS);
5285
63c3a66f 5286 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5287 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5288 else
5289 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5290
898a56f8 5291 tp->napi[0].hw_status->status =
1da177e4 5292 (SD_STATUS_UPDATED |
898a56f8 5293 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5294
5295 for (i = 0; i < 100; i++) {
5296 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5297 MAC_STATUS_CFG_CHANGED));
5298 udelay(5);
5299 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5300 MAC_STATUS_CFG_CHANGED |
5301 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5302 break;
5303 }
5304
5305 mac_status = tr32(MAC_STATUS);
5306 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5307 current_link_up = 0;
3d3ebe74
MC
5308 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5309 tp->serdes_counter == 0) {
1da177e4
LT
5310 tw32_f(MAC_MODE, (tp->mac_mode |
5311 MAC_MODE_SEND_CONFIGS));
5312 udelay(1);
5313 tw32_f(MAC_MODE, tp->mac_mode);
5314 }
5315 }
5316
5317 if (current_link_up == 1) {
5318 tp->link_config.active_speed = SPEED_1000;
5319 tp->link_config.active_duplex = DUPLEX_FULL;
5320 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5321 LED_CTRL_LNKLED_OVERRIDE |
5322 LED_CTRL_1000MBPS_ON));
5323 } else {
e740522e
MC
5324 tp->link_config.active_speed = SPEED_UNKNOWN;
5325 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5326 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5327 LED_CTRL_LNKLED_OVERRIDE |
5328 LED_CTRL_TRAFFIC_OVERRIDE));
5329 }
5330
f4a46d1f 5331 if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
8d018621 5332 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5333 if (orig_pause_cfg != now_pause_cfg ||
5334 orig_active_speed != tp->link_config.active_speed ||
5335 orig_active_duplex != tp->link_config.active_duplex)
5336 tg3_link_report(tp);
5337 }
5338
5339 return 0;
5340}
5341
747e8f8b
MC
5342static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
5343{
5344 int current_link_up, err = 0;
5345 u32 bmsr, bmcr;
5346 u16 current_speed;
5347 u8 current_duplex;
ef167e27 5348 u32 local_adv, remote_adv;
747e8f8b
MC
5349
5350 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5351 tw32_f(MAC_MODE, tp->mac_mode);
5352 udelay(40);
5353
5354 tw32(MAC_EVENT, 0);
5355
5356 tw32_f(MAC_STATUS,
5357 (MAC_STATUS_SYNC_CHANGED |
5358 MAC_STATUS_CFG_CHANGED |
5359 MAC_STATUS_MI_COMPLETION |
5360 MAC_STATUS_LNKSTATE_CHANGED));
5361 udelay(40);
5362
5363 if (force_reset)
5364 tg3_phy_reset(tp);
5365
5366 current_link_up = 0;
e740522e
MC
5367 current_speed = SPEED_UNKNOWN;
5368 current_duplex = DUPLEX_UNKNOWN;
859edb26 5369 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5370
5371 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5372 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5373 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5374 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5375 bmsr |= BMSR_LSTATUS;
5376 else
5377 bmsr &= ~BMSR_LSTATUS;
5378 }
747e8f8b
MC
5379
5380 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5381
5382 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5383 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5384 /* do nothing, just check for link up at the end */
5385 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5386 u32 adv, newadv;
747e8f8b
MC
5387
5388 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5389 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5390 ADVERTISE_1000XPAUSE |
5391 ADVERTISE_1000XPSE_ASYM |
5392 ADVERTISE_SLCT);
747e8f8b 5393
28011cf1 5394 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5395 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5396
28011cf1
MC
5397 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5398 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5399 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5400 tg3_writephy(tp, MII_BMCR, bmcr);
5401
5402 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5403 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5404 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5405
5406 return err;
5407 }
5408 } else {
5409 u32 new_bmcr;
5410
5411 bmcr &= ~BMCR_SPEED1000;
5412 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5413
5414 if (tp->link_config.duplex == DUPLEX_FULL)
5415 new_bmcr |= BMCR_FULLDPLX;
5416
5417 if (new_bmcr != bmcr) {
5418 /* BMCR_SPEED1000 is a reserved bit that needs
5419 * to be set on write.
5420 */
5421 new_bmcr |= BMCR_SPEED1000;
5422
5423 /* Force a linkdown */
f4a46d1f 5424 if (tp->link_up) {
747e8f8b
MC
5425 u32 adv;
5426
5427 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5428 adv &= ~(ADVERTISE_1000XFULL |
5429 ADVERTISE_1000XHALF |
5430 ADVERTISE_SLCT);
5431 tg3_writephy(tp, MII_ADVERTISE, adv);
5432 tg3_writephy(tp, MII_BMCR, bmcr |
5433 BMCR_ANRESTART |
5434 BMCR_ANENABLE);
5435 udelay(10);
f4a46d1f 5436 tg3_carrier_off(tp);
747e8f8b
MC
5437 }
5438 tg3_writephy(tp, MII_BMCR, new_bmcr);
5439 bmcr = new_bmcr;
5440 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5441 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5442 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5443 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5444 bmsr |= BMSR_LSTATUS;
5445 else
5446 bmsr &= ~BMSR_LSTATUS;
5447 }
f07e9af3 5448 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5449 }
5450 }
5451
5452 if (bmsr & BMSR_LSTATUS) {
5453 current_speed = SPEED_1000;
5454 current_link_up = 1;
5455 if (bmcr & BMCR_FULLDPLX)
5456 current_duplex = DUPLEX_FULL;
5457 else
5458 current_duplex = DUPLEX_HALF;
5459
ef167e27
MC
5460 local_adv = 0;
5461 remote_adv = 0;
5462
747e8f8b 5463 if (bmcr & BMCR_ANENABLE) {
ef167e27 5464 u32 common;
747e8f8b
MC
5465
5466 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5467 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5468 common = local_adv & remote_adv;
5469 if (common & (ADVERTISE_1000XHALF |
5470 ADVERTISE_1000XFULL)) {
5471 if (common & ADVERTISE_1000XFULL)
5472 current_duplex = DUPLEX_FULL;
5473 else
5474 current_duplex = DUPLEX_HALF;
859edb26
MC
5475
5476 tp->link_config.rmt_adv =
5477 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5478 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5479 /* Link is up via parallel detect */
859a5887 5480 } else {
747e8f8b 5481 current_link_up = 0;
859a5887 5482 }
747e8f8b
MC
5483 }
5484 }
5485
ef167e27
MC
5486 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5487 tg3_setup_flow_control(tp, local_adv, remote_adv);
5488
747e8f8b
MC
5489 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5490 if (tp->link_config.active_duplex == DUPLEX_HALF)
5491 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5492
5493 tw32_f(MAC_MODE, tp->mac_mode);
5494 udelay(40);
5495
5496 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5497
5498 tp->link_config.active_speed = current_speed;
5499 tp->link_config.active_duplex = current_duplex;
5500
f4a46d1f 5501 tg3_test_and_report_link_chg(tp, current_link_up);
747e8f8b
MC
5502 return err;
5503}
5504
5505static void tg3_serdes_parallel_detect(struct tg3 *tp)
5506{
3d3ebe74 5507 if (tp->serdes_counter) {
747e8f8b 5508 /* Give autoneg time to complete. */
3d3ebe74 5509 tp->serdes_counter--;
747e8f8b
MC
5510 return;
5511 }
c6cdf436 5512
f4a46d1f 5513 if (!tp->link_up &&
747e8f8b
MC
5514 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5515 u32 bmcr;
5516
5517 tg3_readphy(tp, MII_BMCR, &bmcr);
5518 if (bmcr & BMCR_ANENABLE) {
5519 u32 phy1, phy2;
5520
5521 /* Select shadow register 0x1f */
f08aa1a8
MC
5522 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5523 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5524
5525 /* Select expansion interrupt status register */
f08aa1a8
MC
5526 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5527 MII_TG3_DSP_EXP1_INT_STAT);
5528 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5529 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5530
5531 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5532 /* We have signal detect and not receiving
5533 * config code words, link is up by parallel
5534 * detection.
5535 */
5536
5537 bmcr &= ~BMCR_ANENABLE;
5538 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5539 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5540 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5541 }
5542 }
f4a46d1f 5543 } else if (tp->link_up &&
859a5887 5544 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5545 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5546 u32 phy2;
5547
5548 /* Select expansion interrupt status register */
f08aa1a8
MC
5549 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5550 MII_TG3_DSP_EXP1_INT_STAT);
5551 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5552 if (phy2 & 0x20) {
5553 u32 bmcr;
5554
5555 /* Config code words received, turn on autoneg. */
5556 tg3_readphy(tp, MII_BMCR, &bmcr);
5557 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5558
f07e9af3 5559 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5560
5561 }
5562 }
5563}
5564
1da177e4
LT
5565static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5566{
f2096f94 5567 u32 val;
1da177e4
LT
5568 int err;
5569
f07e9af3 5570 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5571 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5572 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5573 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5574 else
1da177e4 5575 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5576
4153577a 5577 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
f2096f94 5578 u32 scale;
aa6c91fe
MC
5579
5580 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5581 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5582 scale = 65;
5583 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5584 scale = 6;
5585 else
5586 scale = 12;
5587
5588 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5589 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5590 tw32(GRC_MISC_CFG, val);
5591 }
5592
f2096f94
MC
5593 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5594 (6 << TX_LENGTHS_IPG_SHIFT);
4153577a
JP
5595 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
5596 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
5597 val |= tr32(MAC_TX_LENGTHS) &
5598 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5599 TX_LENGTHS_CNT_DWN_VAL_MSK);
5600
1da177e4
LT
5601 if (tp->link_config.active_speed == SPEED_1000 &&
5602 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5603 tw32(MAC_TX_LENGTHS, val |
5604 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5605 else
f2096f94
MC
5606 tw32(MAC_TX_LENGTHS, val |
5607 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5608
63c3a66f 5609 if (!tg3_flag(tp, 5705_PLUS)) {
f4a46d1f 5610 if (tp->link_up) {
1da177e4 5611 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5612 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5613 } else {
5614 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5615 }
5616 }
5617
63c3a66f 5618 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5619 val = tr32(PCIE_PWR_MGMT_THRESH);
f4a46d1f 5620 if (!tp->link_up)
8ed5d97e
MC
5621 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5622 tp->pwrmgmt_thresh;
5623 else
5624 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5625 tw32(PCIE_PWR_MGMT_THRESH, val);
5626 }
5627
1da177e4
LT
5628 return err;
5629}
5630
7d41e49a
MC
5631/* tp->lock must be held */
5632static u64 tg3_refclk_read(struct tg3 *tp)
5633{
5634 u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
5635 return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
5636}
5637
be947307
MC
5638/* tp->lock must be held */
5639static void tg3_refclk_write(struct tg3 *tp, u64 newval)
5640{
5641 tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
5642 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
5643 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
5644 tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
5645}
5646
7d41e49a
MC
5647static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
5648static inline void tg3_full_unlock(struct tg3 *tp);
5649static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
5650{
5651 struct tg3 *tp = netdev_priv(dev);
5652
5653 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
5654 SOF_TIMESTAMPING_RX_SOFTWARE |
5655 SOF_TIMESTAMPING_SOFTWARE |
5656 SOF_TIMESTAMPING_TX_HARDWARE |
5657 SOF_TIMESTAMPING_RX_HARDWARE |
5658 SOF_TIMESTAMPING_RAW_HARDWARE;
5659
5660 if (tp->ptp_clock)
5661 info->phc_index = ptp_clock_index(tp->ptp_clock);
5662 else
5663 info->phc_index = -1;
5664
5665 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
5666
5667 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
5668 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
5669 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
5670 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
5671 return 0;
5672}
5673
5674static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
5675{
5676 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
5677 bool neg_adj = false;
5678 u32 correction = 0;
5679
5680 if (ppb < 0) {
5681 neg_adj = true;
5682 ppb = -ppb;
5683 }
5684
5685 /* Frequency adjustment is performed using hardware with a 24 bit
5686 * accumulator and a programmable correction value. On each clk, the
5687 * correction value gets added to the accumulator and when it
5688 * overflows, the time counter is incremented/decremented.
5689 *
5690 * So conversion from ppb to correction value is
5691 * ppb * (1 << 24) / 1000000000
5692 */
5693 correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
5694 TG3_EAV_REF_CLK_CORRECT_MASK;
5695
5696 tg3_full_lock(tp, 0);
5697
5698 if (correction)
5699 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
5700 TG3_EAV_REF_CLK_CORRECT_EN |
5701 (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
5702 else
5703 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
5704
5705 tg3_full_unlock(tp);
5706
5707 return 0;
5708}
5709
5710static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
5711{
5712 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
5713
5714 tg3_full_lock(tp, 0);
5715 tp->ptp_adjust += delta;
5716 tg3_full_unlock(tp);
5717
5718 return 0;
5719}
5720
5721static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
5722{
5723 u64 ns;
5724 u32 remainder;
5725 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
5726
5727 tg3_full_lock(tp, 0);
5728 ns = tg3_refclk_read(tp);
5729 ns += tp->ptp_adjust;
5730 tg3_full_unlock(tp);
5731
5732 ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
5733 ts->tv_nsec = remainder;
5734
5735 return 0;
5736}
5737
5738static int tg3_ptp_settime(struct ptp_clock_info *ptp,
5739 const struct timespec *ts)
5740{
5741 u64 ns;
5742 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
5743
5744 ns = timespec_to_ns(ts);
5745
5746 tg3_full_lock(tp, 0);
5747 tg3_refclk_write(tp, ns);
5748 tp->ptp_adjust = 0;
5749 tg3_full_unlock(tp);
5750
5751 return 0;
5752}
5753
5754static int tg3_ptp_enable(struct ptp_clock_info *ptp,
5755 struct ptp_clock_request *rq, int on)
5756{
5757 return -EOPNOTSUPP;
5758}
5759
5760static const struct ptp_clock_info tg3_ptp_caps = {
5761 .owner = THIS_MODULE,
5762 .name = "tg3 clock",
5763 .max_adj = 250000000,
5764 .n_alarm = 0,
5765 .n_ext_ts = 0,
5766 .n_per_out = 0,
5767 .pps = 0,
5768 .adjfreq = tg3_ptp_adjfreq,
5769 .adjtime = tg3_ptp_adjtime,
5770 .gettime = tg3_ptp_gettime,
5771 .settime = tg3_ptp_settime,
5772 .enable = tg3_ptp_enable,
5773};
5774
fb4ce8ad
MC
5775static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
5776 struct skb_shared_hwtstamps *timestamp)
5777{
5778 memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
5779 timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
5780 tp->ptp_adjust);
5781}
5782
be947307
MC
5783/* tp->lock must be held */
5784static void tg3_ptp_init(struct tg3 *tp)
5785{
5786 if (!tg3_flag(tp, PTP_CAPABLE))
5787 return;
5788
5789 /* Initialize the hardware clock to the system time. */
5790 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
5791 tp->ptp_adjust = 0;
7d41e49a 5792 tp->ptp_info = tg3_ptp_caps;
be947307
MC
5793}
5794
5795/* tp->lock must be held */
5796static void tg3_ptp_resume(struct tg3 *tp)
5797{
5798 if (!tg3_flag(tp, PTP_CAPABLE))
5799 return;
5800
5801 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
5802 tp->ptp_adjust = 0;
5803}
5804
5805static void tg3_ptp_fini(struct tg3 *tp)
5806{
5807 if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
5808 return;
5809
7d41e49a 5810 ptp_clock_unregister(tp->ptp_clock);
be947307
MC
5811 tp->ptp_clock = NULL;
5812 tp->ptp_adjust = 0;
5813}
5814
66cfd1bd
MC
5815static inline int tg3_irq_sync(struct tg3 *tp)
5816{
5817 return tp->irq_sync;
5818}
5819
97bd8e49
MC
5820static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5821{
5822 int i;
5823
5824 dst = (u32 *)((u8 *)dst + off);
5825 for (i = 0; i < len; i += sizeof(u32))
5826 *dst++ = tr32(off + i);
5827}
5828
5829static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5830{
5831 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5832 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5833 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5834 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5835 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5836 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5837 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5838 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5839 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5840 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5841 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5842 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5843 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5844 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5845 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5846 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5847 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5848 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5849 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5850
63c3a66f 5851 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5852 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5853
5854 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5855 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5856 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5857 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5858 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5859 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5860 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5861 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5862
63c3a66f 5863 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5864 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5865 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5866 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5867 }
5868
5869 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5870 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5871 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5872 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5873 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5874
63c3a66f 5875 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5876 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5877}
5878
5879static void tg3_dump_state(struct tg3 *tp)
5880{
5881 int i;
5882 u32 *regs;
5883
5884 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
b2adaca9 5885 if (!regs)
97bd8e49 5886 return;
97bd8e49 5887
63c3a66f 5888 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5889 /* Read up to but not including private PCI registers */
5890 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5891 regs[i / sizeof(u32)] = tr32(i);
5892 } else
5893 tg3_dump_legacy_regs(tp, regs);
5894
5895 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5896 if (!regs[i + 0] && !regs[i + 1] &&
5897 !regs[i + 2] && !regs[i + 3])
5898 continue;
5899
5900 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5901 i * 4,
5902 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5903 }
5904
5905 kfree(regs);
5906
5907 for (i = 0; i < tp->irq_cnt; i++) {
5908 struct tg3_napi *tnapi = &tp->napi[i];
5909
5910 /* SW status block */
5911 netdev_err(tp->dev,
5912 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5913 i,
5914 tnapi->hw_status->status,
5915 tnapi->hw_status->status_tag,
5916 tnapi->hw_status->rx_jumbo_consumer,
5917 tnapi->hw_status->rx_consumer,
5918 tnapi->hw_status->rx_mini_consumer,
5919 tnapi->hw_status->idx[0].rx_producer,
5920 tnapi->hw_status->idx[0].tx_consumer);
5921
5922 netdev_err(tp->dev,
5923 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5924 i,
5925 tnapi->last_tag, tnapi->last_irq_tag,
5926 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5927 tnapi->rx_rcb_ptr,
5928 tnapi->prodring.rx_std_prod_idx,
5929 tnapi->prodring.rx_std_cons_idx,
5930 tnapi->prodring.rx_jmb_prod_idx,
5931 tnapi->prodring.rx_jmb_cons_idx);
5932 }
5933}
5934
df3e6548
MC
5935/* This is called whenever we suspect that the system chipset is re-
5936 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5937 * is bogus tx completions. We try to recover by setting the
5938 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5939 * in the workqueue.
5940 */
5941static void tg3_tx_recover(struct tg3 *tp)
5942{
63c3a66f 5943 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5944 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5945
5129c3a3
MC
5946 netdev_warn(tp->dev,
5947 "The system may be re-ordering memory-mapped I/O "
5948 "cycles to the network device, attempting to recover. "
5949 "Please report the problem to the driver maintainer "
5950 "and include system chipset information.\n");
df3e6548
MC
5951
5952 spin_lock(&tp->lock);
63c3a66f 5953 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5954 spin_unlock(&tp->lock);
5955}
5956
f3f3f27e 5957static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5958{
f65aac16
MC
5959 /* Tell compiler to fetch tx indices from memory. */
5960 barrier();
f3f3f27e
MC
5961 return tnapi->tx_pending -
5962 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5963}
5964
1da177e4
LT
5965/* Tigon3 never reports partial packet sends. So we do not
5966 * need special logic to handle SKBs that have not had all
5967 * of their frags sent yet, like SunGEM does.
5968 */
17375d25 5969static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5970{
17375d25 5971 struct tg3 *tp = tnapi->tp;
898a56f8 5972 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5973 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5974 struct netdev_queue *txq;
5975 int index = tnapi - tp->napi;
298376d3 5976 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5977
63c3a66f 5978 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5979 index--;
5980
5981 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5982
5983 while (sw_idx != hw_idx) {
df8944cf 5984 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5985 struct sk_buff *skb = ri->skb;
df3e6548
MC
5986 int i, tx_bug = 0;
5987
5988 if (unlikely(skb == NULL)) {
5989 tg3_tx_recover(tp);
5990 return;
5991 }
1da177e4 5992
fb4ce8ad
MC
5993 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
5994 struct skb_shared_hwtstamps timestamp;
5995 u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
5996 hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
5997
5998 tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
5999
6000 skb_tstamp_tx(skb, &timestamp);
6001 }
6002
f4188d8a 6003 pci_unmap_single(tp->pdev,
4e5e4f0d 6004 dma_unmap_addr(ri, mapping),
f4188d8a
AD
6005 skb_headlen(skb),
6006 PCI_DMA_TODEVICE);
1da177e4
LT
6007
6008 ri->skb = NULL;
6009
e01ee14d
MC
6010 while (ri->fragmented) {
6011 ri->fragmented = false;
6012 sw_idx = NEXT_TX(sw_idx);
6013 ri = &tnapi->tx_buffers[sw_idx];
6014 }
6015
1da177e4
LT
6016 sw_idx = NEXT_TX(sw_idx);
6017
6018 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 6019 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
6020 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
6021 tx_bug = 1;
f4188d8a
AD
6022
6023 pci_unmap_page(tp->pdev,
4e5e4f0d 6024 dma_unmap_addr(ri, mapping),
9e903e08 6025 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 6026 PCI_DMA_TODEVICE);
e01ee14d
MC
6027
6028 while (ri->fragmented) {
6029 ri->fragmented = false;
6030 sw_idx = NEXT_TX(sw_idx);
6031 ri = &tnapi->tx_buffers[sw_idx];
6032 }
6033
1da177e4
LT
6034 sw_idx = NEXT_TX(sw_idx);
6035 }
6036
298376d3
TH
6037 pkts_compl++;
6038 bytes_compl += skb->len;
6039
f47c11ee 6040 dev_kfree_skb(skb);
df3e6548
MC
6041
6042 if (unlikely(tx_bug)) {
6043 tg3_tx_recover(tp);
6044 return;
6045 }
1da177e4
LT
6046 }
6047
5cb917bc 6048 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
298376d3 6049
f3f3f27e 6050 tnapi->tx_cons = sw_idx;
1da177e4 6051
1b2a7205
MC
6052 /* Need to make the tx_cons update visible to tg3_start_xmit()
6053 * before checking for netif_queue_stopped(). Without the
6054 * memory barrier, there is a small possibility that tg3_start_xmit()
6055 * will miss it and cause the queue to be stopped forever.
6056 */
6057 smp_mb();
6058
fe5f5787 6059 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 6060 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
6061 __netif_tx_lock(txq, smp_processor_id());
6062 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 6063 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
6064 netif_tx_wake_queue(txq);
6065 __netif_tx_unlock(txq);
51b91468 6066 }
1da177e4
LT
6067}
6068
8d4057a9
ED
6069static void tg3_frag_free(bool is_frag, void *data)
6070{
6071 if (is_frag)
6072 put_page(virt_to_head_page(data));
6073 else
6074 kfree(data);
6075}
6076
9205fd9c 6077static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 6078{
8d4057a9
ED
6079 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6080 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6081
9205fd9c 6082 if (!ri->data)
2b2cdb65
MC
6083 return;
6084
4e5e4f0d 6085 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 6086 map_sz, PCI_DMA_FROMDEVICE);
a1e8b307 6087 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
9205fd9c 6088 ri->data = NULL;
2b2cdb65
MC
6089}
6090
8d4057a9 6091
1da177e4
LT
6092/* Returns size of skb allocated or < 0 on error.
6093 *
6094 * We only need to fill in the address because the other members
6095 * of the RX descriptor are invariant, see tg3_init_rings.
6096 *
6097 * Note the purposeful assymetry of cpu vs. chip accesses. For
6098 * posting buffers we only dirty the first cache line of the RX
6099 * descriptor (containing the address). Whereas for the RX status
6100 * buffers the cpu only reads the last cacheline of the RX descriptor
6101 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6102 */
9205fd9c 6103static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
8d4057a9
ED
6104 u32 opaque_key, u32 dest_idx_unmasked,
6105 unsigned int *frag_size)
1da177e4
LT
6106{
6107 struct tg3_rx_buffer_desc *desc;
f94e290e 6108 struct ring_info *map;
9205fd9c 6109 u8 *data;
1da177e4 6110 dma_addr_t mapping;
9205fd9c 6111 int skb_size, data_size, dest_idx;
1da177e4 6112
1da177e4
LT
6113 switch (opaque_key) {
6114 case RXD_OPAQUE_RING_STD:
2c49a44d 6115 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
6116 desc = &tpr->rx_std[dest_idx];
6117 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 6118 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
6119 break;
6120
6121 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6122 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 6123 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 6124 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 6125 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
6126 break;
6127
6128 default:
6129 return -EINVAL;
855e1111 6130 }
1da177e4
LT
6131
6132 /* Do not overwrite any of the map or rp information
6133 * until we are sure we can commit to a new buffer.
6134 *
6135 * Callers depend upon this behavior and assume that
6136 * we leave everything unchanged if we fail.
6137 */
9205fd9c
ED
6138 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6139 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
a1e8b307
ED
6140 if (skb_size <= PAGE_SIZE) {
6141 data = netdev_alloc_frag(skb_size);
6142 *frag_size = skb_size;
8d4057a9
ED
6143 } else {
6144 data = kmalloc(skb_size, GFP_ATOMIC);
6145 *frag_size = 0;
6146 }
9205fd9c 6147 if (!data)
1da177e4
LT
6148 return -ENOMEM;
6149
9205fd9c
ED
6150 mapping = pci_map_single(tp->pdev,
6151 data + TG3_RX_OFFSET(tp),
6152 data_size,
1da177e4 6153 PCI_DMA_FROMDEVICE);
8d4057a9 6154 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
a1e8b307 6155 tg3_frag_free(skb_size <= PAGE_SIZE, data);
a21771dd
MC
6156 return -EIO;
6157 }
1da177e4 6158
9205fd9c 6159 map->data = data;
4e5e4f0d 6160 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 6161
1da177e4
LT
6162 desc->addr_hi = ((u64)mapping >> 32);
6163 desc->addr_lo = ((u64)mapping & 0xffffffff);
6164
9205fd9c 6165 return data_size;
1da177e4
LT
6166}
6167
6168/* We only need to move over in the address because the other
6169 * members of the RX descriptor are invariant. See notes above
9205fd9c 6170 * tg3_alloc_rx_data for full details.
1da177e4 6171 */
a3896167
MC
6172static void tg3_recycle_rx(struct tg3_napi *tnapi,
6173 struct tg3_rx_prodring_set *dpr,
6174 u32 opaque_key, int src_idx,
6175 u32 dest_idx_unmasked)
1da177e4 6176{
17375d25 6177 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6178 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6179 struct ring_info *src_map, *dest_map;
8fea32b9 6180 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 6181 int dest_idx;
1da177e4
LT
6182
6183 switch (opaque_key) {
6184 case RXD_OPAQUE_RING_STD:
2c49a44d 6185 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
6186 dest_desc = &dpr->rx_std[dest_idx];
6187 dest_map = &dpr->rx_std_buffers[dest_idx];
6188 src_desc = &spr->rx_std[src_idx];
6189 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
6190 break;
6191
6192 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6193 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
6194 dest_desc = &dpr->rx_jmb[dest_idx].std;
6195 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6196 src_desc = &spr->rx_jmb[src_idx].std;
6197 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
6198 break;
6199
6200 default:
6201 return;
855e1111 6202 }
1da177e4 6203
9205fd9c 6204 dest_map->data = src_map->data;
4e5e4f0d
FT
6205 dma_unmap_addr_set(dest_map, mapping,
6206 dma_unmap_addr(src_map, mapping));
1da177e4
LT
6207 dest_desc->addr_hi = src_desc->addr_hi;
6208 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
6209
6210 /* Ensure that the update to the skb happens after the physical
6211 * addresses have been transferred to the new BD location.
6212 */
6213 smp_wmb();
6214
9205fd9c 6215 src_map->data = NULL;
1da177e4
LT
6216}
6217
1da177e4
LT
6218/* The RX ring scheme is composed of multiple rings which post fresh
6219 * buffers to the chip, and one special ring the chip uses to report
6220 * status back to the host.
6221 *
6222 * The special ring reports the status of received packets to the
6223 * host. The chip does not write into the original descriptor the
6224 * RX buffer was obtained from. The chip simply takes the original
6225 * descriptor as provided by the host, updates the status and length
6226 * field, then writes this into the next status ring entry.
6227 *
6228 * Each ring the host uses to post buffers to the chip is described
6229 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
6230 * it is first placed into the on-chip ram. When the packet's length
6231 * is known, it walks down the TG3_BDINFO entries to select the ring.
6232 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6233 * which is within the range of the new packet's length is chosen.
6234 *
6235 * The "separate ring for rx status" scheme may sound queer, but it makes
6236 * sense from a cache coherency perspective. If only the host writes
6237 * to the buffer post rings, and only the chip writes to the rx status
6238 * rings, then cache lines never move beyond shared-modified state.
6239 * If both the host and chip were to write into the same ring, cache line
6240 * eviction could occur since both entities want it in an exclusive state.
6241 */
17375d25 6242static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 6243{
17375d25 6244 struct tg3 *tp = tnapi->tp;
f92905de 6245 u32 work_mask, rx_std_posted = 0;
4361935a 6246 u32 std_prod_idx, jmb_prod_idx;
72334482 6247 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 6248 u16 hw_idx;
1da177e4 6249 int received;
8fea32b9 6250 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 6251
8d9d7cfc 6252 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
6253 /*
6254 * We need to order the read of hw_idx and the read of
6255 * the opaque cookie.
6256 */
6257 rmb();
1da177e4
LT
6258 work_mask = 0;
6259 received = 0;
4361935a
MC
6260 std_prod_idx = tpr->rx_std_prod_idx;
6261 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 6262 while (sw_idx != hw_idx && budget > 0) {
afc081f8 6263 struct ring_info *ri;
72334482 6264 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
6265 unsigned int len;
6266 struct sk_buff *skb;
6267 dma_addr_t dma_addr;
6268 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 6269 u8 *data;
fb4ce8ad 6270 u64 tstamp = 0;
1da177e4
LT
6271
6272 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6273 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6274 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 6275 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 6276 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6277 data = ri->data;
4361935a 6278 post_ptr = &std_prod_idx;
f92905de 6279 rx_std_posted++;
1da177e4 6280 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 6281 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 6282 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6283 data = ri->data;
4361935a 6284 post_ptr = &jmb_prod_idx;
21f581a5 6285 } else
1da177e4 6286 goto next_pkt_nopost;
1da177e4
LT
6287
6288 work_mask |= opaque_key;
6289
6290 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
6291 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
6292 drop_it:
a3896167 6293 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6294 desc_idx, *post_ptr);
6295 drop_it_no_recycle:
6296 /* Other statistics kept track of by card. */
b0057c51 6297 tp->rx_dropped++;
1da177e4
LT
6298 goto next_pkt;
6299 }
6300
9205fd9c 6301 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
6302 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6303 ETH_FCS_LEN;
1da177e4 6304
fb4ce8ad
MC
6305 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6306 RXD_FLAG_PTPSTAT_PTPV1 ||
6307 (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6308 RXD_FLAG_PTPSTAT_PTPV2) {
6309 tstamp = tr32(TG3_RX_TSTAMP_LSB);
6310 tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6311 }
6312
d2757fc4 6313 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4 6314 int skb_size;
8d4057a9 6315 unsigned int frag_size;
1da177e4 6316
9205fd9c 6317 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
8d4057a9 6318 *post_ptr, &frag_size);
1da177e4
LT
6319 if (skb_size < 0)
6320 goto drop_it;
6321
287be12e 6322 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
6323 PCI_DMA_FROMDEVICE);
6324
8d4057a9 6325 skb = build_skb(data, frag_size);
9205fd9c 6326 if (!skb) {
8d4057a9 6327 tg3_frag_free(frag_size != 0, data);
9205fd9c
ED
6328 goto drop_it_no_recycle;
6329 }
6330 skb_reserve(skb, TG3_RX_OFFSET(tp));
6331 /* Ensure that the update to the data happens
61e800cf
MC
6332 * after the usage of the old DMA mapping.
6333 */
6334 smp_wmb();
6335
9205fd9c 6336 ri->data = NULL;
61e800cf 6337
1da177e4 6338 } else {
a3896167 6339 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6340 desc_idx, *post_ptr);
6341
9205fd9c
ED
6342 skb = netdev_alloc_skb(tp->dev,
6343 len + TG3_RAW_IP_ALIGN);
6344 if (skb == NULL)
1da177e4
LT
6345 goto drop_it_no_recycle;
6346
9205fd9c 6347 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 6348 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
6349 memcpy(skb->data,
6350 data + TG3_RX_OFFSET(tp),
6351 len);
1da177e4 6352 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
6353 }
6354
9205fd9c 6355 skb_put(skb, len);
fb4ce8ad
MC
6356 if (tstamp)
6357 tg3_hwclock_to_timestamp(tp, tstamp,
6358 skb_hwtstamps(skb));
6359
dc668910 6360 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
6361 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6362 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6363 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6364 skb->ip_summed = CHECKSUM_UNNECESSARY;
6365 else
bc8acf2c 6366 skb_checksum_none_assert(skb);
1da177e4
LT
6367
6368 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
6369
6370 if (len > (tp->dev->mtu + ETH_HLEN) &&
6371 skb->protocol != htons(ETH_P_8021Q)) {
6372 dev_kfree_skb(skb);
b0057c51 6373 goto drop_it_no_recycle;
f7b493e0
MC
6374 }
6375
9dc7a113 6376 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
6377 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
6378 __vlan_hwaccel_put_tag(skb,
6379 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 6380
bf933c80 6381 napi_gro_receive(&tnapi->napi, skb);
1da177e4 6382
1da177e4
LT
6383 received++;
6384 budget--;
6385
6386next_pkt:
6387 (*post_ptr)++;
f92905de
MC
6388
6389 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
6390 tpr->rx_std_prod_idx = std_prod_idx &
6391 tp->rx_std_ring_mask;
86cfe4ff
MC
6392 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6393 tpr->rx_std_prod_idx);
f92905de
MC
6394 work_mask &= ~RXD_OPAQUE_RING_STD;
6395 rx_std_posted = 0;
6396 }
1da177e4 6397next_pkt_nopost:
483ba50b 6398 sw_idx++;
7cb32cf2 6399 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
6400
6401 /* Refresh hw_idx to see if there is new work */
6402 if (sw_idx == hw_idx) {
8d9d7cfc 6403 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
6404 rmb();
6405 }
1da177e4
LT
6406 }
6407
6408 /* ACK the status ring. */
72334482
MC
6409 tnapi->rx_rcb_ptr = sw_idx;
6410 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
6411
6412 /* Refill RX ring(s). */
63c3a66f 6413 if (!tg3_flag(tp, ENABLE_RSS)) {
6541b806
MC
6414 /* Sync BD data before updating mailbox */
6415 wmb();
6416
b196c7e4 6417 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
6418 tpr->rx_std_prod_idx = std_prod_idx &
6419 tp->rx_std_ring_mask;
b196c7e4
MC
6420 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6421 tpr->rx_std_prod_idx);
6422 }
6423 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
6424 tpr->rx_jmb_prod_idx = jmb_prod_idx &
6425 tp->rx_jmb_ring_mask;
b196c7e4
MC
6426 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6427 tpr->rx_jmb_prod_idx);
6428 }
6429 mmiowb();
6430 } else if (work_mask) {
6431 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6432 * updated before the producer indices can be updated.
6433 */
6434 smp_wmb();
6435
2c49a44d
MC
6436 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6437 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 6438
7ae52890
MC
6439 if (tnapi != &tp->napi[1]) {
6440 tp->rx_refill = true;
e4af1af9 6441 napi_schedule(&tp->napi[1].napi);
7ae52890 6442 }
1da177e4 6443 }
1da177e4
LT
6444
6445 return received;
6446}
6447
35f2d7d0 6448static void tg3_poll_link(struct tg3 *tp)
1da177e4 6449{
1da177e4 6450 /* handle link change and other phy events */
63c3a66f 6451 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
6452 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
6453
1da177e4
LT
6454 if (sblk->status & SD_STATUS_LINK_CHG) {
6455 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 6456 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 6457 spin_lock(&tp->lock);
63c3a66f 6458 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
6459 tw32_f(MAC_STATUS,
6460 (MAC_STATUS_SYNC_CHANGED |
6461 MAC_STATUS_CFG_CHANGED |
6462 MAC_STATUS_MI_COMPLETION |
6463 MAC_STATUS_LNKSTATE_CHANGED));
6464 udelay(40);
6465 } else
6466 tg3_setup_phy(tp, 0);
f47c11ee 6467 spin_unlock(&tp->lock);
1da177e4
LT
6468 }
6469 }
35f2d7d0
MC
6470}
6471
f89f38b8
MC
6472static int tg3_rx_prodring_xfer(struct tg3 *tp,
6473 struct tg3_rx_prodring_set *dpr,
6474 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
6475{
6476 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 6477 int i, err = 0;
b196c7e4
MC
6478
6479 while (1) {
6480 src_prod_idx = spr->rx_std_prod_idx;
6481
6482 /* Make sure updates to the rx_std_buffers[] entries and the
6483 * standard producer index are seen in the correct order.
6484 */
6485 smp_rmb();
6486
6487 if (spr->rx_std_cons_idx == src_prod_idx)
6488 break;
6489
6490 if (spr->rx_std_cons_idx < src_prod_idx)
6491 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6492 else
2c49a44d
MC
6493 cpycnt = tp->rx_std_ring_mask + 1 -
6494 spr->rx_std_cons_idx;
b196c7e4 6495
2c49a44d
MC
6496 cpycnt = min(cpycnt,
6497 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6498
6499 si = spr->rx_std_cons_idx;
6500 di = dpr->rx_std_prod_idx;
6501
e92967bf 6502 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6503 if (dpr->rx_std_buffers[i].data) {
e92967bf 6504 cpycnt = i - di;
f89f38b8 6505 err = -ENOSPC;
e92967bf
MC
6506 break;
6507 }
6508 }
6509
6510 if (!cpycnt)
6511 break;
6512
6513 /* Ensure that updates to the rx_std_buffers ring and the
6514 * shadowed hardware producer ring from tg3_recycle_skb() are
6515 * ordered correctly WRT the skb check above.
6516 */
6517 smp_rmb();
6518
b196c7e4
MC
6519 memcpy(&dpr->rx_std_buffers[di],
6520 &spr->rx_std_buffers[si],
6521 cpycnt * sizeof(struct ring_info));
6522
6523 for (i = 0; i < cpycnt; i++, di++, si++) {
6524 struct tg3_rx_buffer_desc *sbd, *dbd;
6525 sbd = &spr->rx_std[si];
6526 dbd = &dpr->rx_std[di];
6527 dbd->addr_hi = sbd->addr_hi;
6528 dbd->addr_lo = sbd->addr_lo;
6529 }
6530
2c49a44d
MC
6531 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6532 tp->rx_std_ring_mask;
6533 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6534 tp->rx_std_ring_mask;
b196c7e4
MC
6535 }
6536
6537 while (1) {
6538 src_prod_idx = spr->rx_jmb_prod_idx;
6539
6540 /* Make sure updates to the rx_jmb_buffers[] entries and
6541 * the jumbo producer index are seen in the correct order.
6542 */
6543 smp_rmb();
6544
6545 if (spr->rx_jmb_cons_idx == src_prod_idx)
6546 break;
6547
6548 if (spr->rx_jmb_cons_idx < src_prod_idx)
6549 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6550 else
2c49a44d
MC
6551 cpycnt = tp->rx_jmb_ring_mask + 1 -
6552 spr->rx_jmb_cons_idx;
b196c7e4
MC
6553
6554 cpycnt = min(cpycnt,
2c49a44d 6555 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6556
6557 si = spr->rx_jmb_cons_idx;
6558 di = dpr->rx_jmb_prod_idx;
6559
e92967bf 6560 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6561 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6562 cpycnt = i - di;
f89f38b8 6563 err = -ENOSPC;
e92967bf
MC
6564 break;
6565 }
6566 }
6567
6568 if (!cpycnt)
6569 break;
6570
6571 /* Ensure that updates to the rx_jmb_buffers ring and the
6572 * shadowed hardware producer ring from tg3_recycle_skb() are
6573 * ordered correctly WRT the skb check above.
6574 */
6575 smp_rmb();
6576
b196c7e4
MC
6577 memcpy(&dpr->rx_jmb_buffers[di],
6578 &spr->rx_jmb_buffers[si],
6579 cpycnt * sizeof(struct ring_info));
6580
6581 for (i = 0; i < cpycnt; i++, di++, si++) {
6582 struct tg3_rx_buffer_desc *sbd, *dbd;
6583 sbd = &spr->rx_jmb[si].std;
6584 dbd = &dpr->rx_jmb[di].std;
6585 dbd->addr_hi = sbd->addr_hi;
6586 dbd->addr_lo = sbd->addr_lo;
6587 }
6588
2c49a44d
MC
6589 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6590 tp->rx_jmb_ring_mask;
6591 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6592 tp->rx_jmb_ring_mask;
b196c7e4 6593 }
f89f38b8
MC
6594
6595 return err;
b196c7e4
MC
6596}
6597
35f2d7d0
MC
6598static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6599{
6600 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6601
6602 /* run TX completion thread */
f3f3f27e 6603 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 6604 tg3_tx(tnapi);
63c3a66f 6605 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 6606 return work_done;
1da177e4
LT
6607 }
6608
f891ea16
MC
6609 if (!tnapi->rx_rcb_prod_idx)
6610 return work_done;
6611
1da177e4
LT
6612 /* run RX thread, within the bounds set by NAPI.
6613 * All RX "locking" is done by ensuring outside
bea3348e 6614 * code synchronizes with tg3->napi.poll()
1da177e4 6615 */
8d9d7cfc 6616 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 6617 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 6618
63c3a66f 6619 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 6620 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 6621 int i, err = 0;
e4af1af9
MC
6622 u32 std_prod_idx = dpr->rx_std_prod_idx;
6623 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 6624
7ae52890 6625 tp->rx_refill = false;
9102426a 6626 for (i = 1; i <= tp->rxq_cnt; i++)
f89f38b8 6627 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 6628 &tp->napi[i].prodring);
b196c7e4
MC
6629
6630 wmb();
6631
e4af1af9
MC
6632 if (std_prod_idx != dpr->rx_std_prod_idx)
6633 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6634 dpr->rx_std_prod_idx);
b196c7e4 6635
e4af1af9
MC
6636 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
6637 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6638 dpr->rx_jmb_prod_idx);
b196c7e4
MC
6639
6640 mmiowb();
f89f38b8
MC
6641
6642 if (err)
6643 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
6644 }
6645
6f535763
DM
6646 return work_done;
6647}
6648
db219973
MC
6649static inline void tg3_reset_task_schedule(struct tg3 *tp)
6650{
6651 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
6652 schedule_work(&tp->reset_task);
6653}
6654
6655static inline void tg3_reset_task_cancel(struct tg3 *tp)
6656{
6657 cancel_work_sync(&tp->reset_task);
6658 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 6659 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
6660}
6661
35f2d7d0
MC
6662static int tg3_poll_msix(struct napi_struct *napi, int budget)
6663{
6664 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6665 struct tg3 *tp = tnapi->tp;
6666 int work_done = 0;
6667 struct tg3_hw_status *sblk = tnapi->hw_status;
6668
6669 while (1) {
6670 work_done = tg3_poll_work(tnapi, work_done, budget);
6671
63c3a66f 6672 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
6673 goto tx_recovery;
6674
6675 if (unlikely(work_done >= budget))
6676 break;
6677
c6cdf436 6678 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
6679 * to tell the hw how much work has been processed,
6680 * so we must read it before checking for more work.
6681 */
6682 tnapi->last_tag = sblk->status_tag;
6683 tnapi->last_irq_tag = tnapi->last_tag;
6684 rmb();
6685
6686 /* check for RX/TX work to do */
6d40db7b
MC
6687 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
6688 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7ae52890
MC
6689
6690 /* This test here is not race free, but will reduce
6691 * the number of interrupts by looping again.
6692 */
6693 if (tnapi == &tp->napi[1] && tp->rx_refill)
6694 continue;
6695
35f2d7d0
MC
6696 napi_complete(napi);
6697 /* Reenable interrupts. */
6698 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7ae52890
MC
6699
6700 /* This test here is synchronized by napi_schedule()
6701 * and napi_complete() to close the race condition.
6702 */
6703 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
6704 tw32(HOSTCC_MODE, tp->coalesce_mode |
6705 HOSTCC_MODE_ENABLE |
6706 tnapi->coal_now);
6707 }
35f2d7d0
MC
6708 mmiowb();
6709 break;
6710 }
6711 }
6712
6713 return work_done;
6714
6715tx_recovery:
6716 /* work_done is guaranteed to be less than budget. */
6717 napi_complete(napi);
db219973 6718 tg3_reset_task_schedule(tp);
35f2d7d0
MC
6719 return work_done;
6720}
6721
e64de4e6
MC
6722static void tg3_process_error(struct tg3 *tp)
6723{
6724 u32 val;
6725 bool real_error = false;
6726
63c3a66f 6727 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
6728 return;
6729
6730 /* Check Flow Attention register */
6731 val = tr32(HOSTCC_FLOW_ATTN);
6732 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
6733 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
6734 real_error = true;
6735 }
6736
6737 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
6738 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
6739 real_error = true;
6740 }
6741
6742 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6743 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6744 real_error = true;
6745 }
6746
6747 if (!real_error)
6748 return;
6749
6750 tg3_dump_state(tp);
6751
63c3a66f 6752 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6753 tg3_reset_task_schedule(tp);
e64de4e6
MC
6754}
6755
6f535763
DM
6756static int tg3_poll(struct napi_struct *napi, int budget)
6757{
8ef0442f
MC
6758 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6759 struct tg3 *tp = tnapi->tp;
6f535763 6760 int work_done = 0;
898a56f8 6761 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6762
6763 while (1) {
e64de4e6
MC
6764 if (sblk->status & SD_STATUS_ERROR)
6765 tg3_process_error(tp);
6766
35f2d7d0
MC
6767 tg3_poll_link(tp);
6768
17375d25 6769 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6770
63c3a66f 6771 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6772 goto tx_recovery;
6773
6774 if (unlikely(work_done >= budget))
6775 break;
6776
63c3a66f 6777 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6778 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6779 * to tell the hw how much work has been processed,
6780 * so we must read it before checking for more work.
6781 */
898a56f8
MC
6782 tnapi->last_tag = sblk->status_tag;
6783 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6784 rmb();
6785 } else
6786 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6787
17375d25 6788 if (likely(!tg3_has_work(tnapi))) {
288379f0 6789 napi_complete(napi);
17375d25 6790 tg3_int_reenable(tnapi);
6f535763
DM
6791 break;
6792 }
1da177e4
LT
6793 }
6794
bea3348e 6795 return work_done;
6f535763
DM
6796
6797tx_recovery:
4fd7ab59 6798 /* work_done is guaranteed to be less than budget. */
288379f0 6799 napi_complete(napi);
db219973 6800 tg3_reset_task_schedule(tp);
4fd7ab59 6801 return work_done;
1da177e4
LT
6802}
6803
66cfd1bd
MC
6804static void tg3_napi_disable(struct tg3 *tp)
6805{
6806 int i;
6807
6808 for (i = tp->irq_cnt - 1; i >= 0; i--)
6809 napi_disable(&tp->napi[i].napi);
6810}
6811
6812static void tg3_napi_enable(struct tg3 *tp)
6813{
6814 int i;
6815
6816 for (i = 0; i < tp->irq_cnt; i++)
6817 napi_enable(&tp->napi[i].napi);
6818}
6819
6820static void tg3_napi_init(struct tg3 *tp)
6821{
6822 int i;
6823
6824 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6825 for (i = 1; i < tp->irq_cnt; i++)
6826 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6827}
6828
6829static void tg3_napi_fini(struct tg3 *tp)
6830{
6831 int i;
6832
6833 for (i = 0; i < tp->irq_cnt; i++)
6834 netif_napi_del(&tp->napi[i].napi);
6835}
6836
6837static inline void tg3_netif_stop(struct tg3 *tp)
6838{
6839 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6840 tg3_napi_disable(tp);
f4a46d1f 6841 netif_carrier_off(tp->dev);
66cfd1bd
MC
6842 netif_tx_disable(tp->dev);
6843}
6844
35763066 6845/* tp->lock must be held */
66cfd1bd
MC
6846static inline void tg3_netif_start(struct tg3 *tp)
6847{
be947307
MC
6848 tg3_ptp_resume(tp);
6849
66cfd1bd
MC
6850 /* NOTE: unconditional netif_tx_wake_all_queues is only
6851 * appropriate so long as all callers are assured to
6852 * have free tx slots (such as after tg3_init_hw)
6853 */
6854 netif_tx_wake_all_queues(tp->dev);
6855
f4a46d1f
NNS
6856 if (tp->link_up)
6857 netif_carrier_on(tp->dev);
6858
66cfd1bd
MC
6859 tg3_napi_enable(tp);
6860 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6861 tg3_enable_ints(tp);
6862}
6863
f47c11ee
DM
6864static void tg3_irq_quiesce(struct tg3 *tp)
6865{
4f125f42
MC
6866 int i;
6867
f47c11ee
DM
6868 BUG_ON(tp->irq_sync);
6869
6870 tp->irq_sync = 1;
6871 smp_mb();
6872
4f125f42
MC
6873 for (i = 0; i < tp->irq_cnt; i++)
6874 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6875}
6876
f47c11ee
DM
6877/* Fully shutdown all tg3 driver activity elsewhere in the system.
6878 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6879 * with as well. Most of the time, this is not necessary except when
6880 * shutting down the device.
6881 */
6882static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6883{
46966545 6884 spin_lock_bh(&tp->lock);
f47c11ee
DM
6885 if (irq_sync)
6886 tg3_irq_quiesce(tp);
f47c11ee
DM
6887}
6888
6889static inline void tg3_full_unlock(struct tg3 *tp)
6890{
f47c11ee
DM
6891 spin_unlock_bh(&tp->lock);
6892}
6893
fcfa0a32
MC
6894/* One-shot MSI handler - Chip automatically disables interrupt
6895 * after sending MSI so driver doesn't have to do it.
6896 */
7d12e780 6897static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6898{
09943a18
MC
6899 struct tg3_napi *tnapi = dev_id;
6900 struct tg3 *tp = tnapi->tp;
fcfa0a32 6901
898a56f8 6902 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6903 if (tnapi->rx_rcb)
6904 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6905
6906 if (likely(!tg3_irq_sync(tp)))
09943a18 6907 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6908
6909 return IRQ_HANDLED;
6910}
6911
88b06bc2
MC
6912/* MSI ISR - No need to check for interrupt sharing and no need to
6913 * flush status block and interrupt mailbox. PCI ordering rules
6914 * guarantee that MSI will arrive after the status block.
6915 */
7d12e780 6916static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6917{
09943a18
MC
6918 struct tg3_napi *tnapi = dev_id;
6919 struct tg3 *tp = tnapi->tp;
88b06bc2 6920
898a56f8 6921 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6922 if (tnapi->rx_rcb)
6923 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6924 /*
fac9b83e 6925 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6926 * chip-internal interrupt pending events.
fac9b83e 6927 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6928 * NIC to stop sending us irqs, engaging "in-intr-handler"
6929 * event coalescing.
6930 */
5b39de91 6931 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6932 if (likely(!tg3_irq_sync(tp)))
09943a18 6933 napi_schedule(&tnapi->napi);
61487480 6934
88b06bc2
MC
6935 return IRQ_RETVAL(1);
6936}
6937
7d12e780 6938static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6939{
09943a18
MC
6940 struct tg3_napi *tnapi = dev_id;
6941 struct tg3 *tp = tnapi->tp;
898a56f8 6942 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6943 unsigned int handled = 1;
6944
1da177e4
LT
6945 /* In INTx mode, it is possible for the interrupt to arrive at
6946 * the CPU before the status block posted prior to the interrupt.
6947 * Reading the PCI State register will confirm whether the
6948 * interrupt is ours and will flush the status block.
6949 */
d18edcb2 6950 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6951 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6952 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6953 handled = 0;
f47c11ee 6954 goto out;
fac9b83e 6955 }
d18edcb2
MC
6956 }
6957
6958 /*
6959 * Writing any value to intr-mbox-0 clears PCI INTA# and
6960 * chip-internal interrupt pending events.
6961 * Writing non-zero to intr-mbox-0 additional tells the
6962 * NIC to stop sending us irqs, engaging "in-intr-handler"
6963 * event coalescing.
c04cb347
MC
6964 *
6965 * Flush the mailbox to de-assert the IRQ immediately to prevent
6966 * spurious interrupts. The flush impacts performance but
6967 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6968 */
c04cb347 6969 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6970 if (tg3_irq_sync(tp))
6971 goto out;
6972 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6973 if (likely(tg3_has_work(tnapi))) {
72334482 6974 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6975 napi_schedule(&tnapi->napi);
d18edcb2
MC
6976 } else {
6977 /* No work, shared interrupt perhaps? re-enable
6978 * interrupts, and flush that PCI write
6979 */
6980 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6981 0x00000000);
fac9b83e 6982 }
f47c11ee 6983out:
fac9b83e
DM
6984 return IRQ_RETVAL(handled);
6985}
6986
7d12e780 6987static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6988{
09943a18
MC
6989 struct tg3_napi *tnapi = dev_id;
6990 struct tg3 *tp = tnapi->tp;
898a56f8 6991 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6992 unsigned int handled = 1;
6993
fac9b83e
DM
6994 /* In INTx mode, it is possible for the interrupt to arrive at
6995 * the CPU before the status block posted prior to the interrupt.
6996 * Reading the PCI State register will confirm whether the
6997 * interrupt is ours and will flush the status block.
6998 */
898a56f8 6999 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 7000 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7001 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7002 handled = 0;
f47c11ee 7003 goto out;
1da177e4 7004 }
d18edcb2
MC
7005 }
7006
7007 /*
7008 * writing any value to intr-mbox-0 clears PCI INTA# and
7009 * chip-internal interrupt pending events.
7010 * writing non-zero to intr-mbox-0 additional tells the
7011 * NIC to stop sending us irqs, engaging "in-intr-handler"
7012 * event coalescing.
c04cb347
MC
7013 *
7014 * Flush the mailbox to de-assert the IRQ immediately to prevent
7015 * spurious interrupts. The flush impacts performance but
7016 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7017 */
c04cb347 7018 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
7019
7020 /*
7021 * In a shared interrupt configuration, sometimes other devices'
7022 * interrupts will scream. We record the current status tag here
7023 * so that the above check can report that the screaming interrupts
7024 * are unhandled. Eventually they will be silenced.
7025 */
898a56f8 7026 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 7027
d18edcb2
MC
7028 if (tg3_irq_sync(tp))
7029 goto out;
624f8e50 7030
72334482 7031 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 7032
09943a18 7033 napi_schedule(&tnapi->napi);
624f8e50 7034
f47c11ee 7035out:
1da177e4
LT
7036 return IRQ_RETVAL(handled);
7037}
7038
7938109f 7039/* ISR for interrupt test */
7d12e780 7040static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 7041{
09943a18
MC
7042 struct tg3_napi *tnapi = dev_id;
7043 struct tg3 *tp = tnapi->tp;
898a56f8 7044 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 7045
f9804ddb
MC
7046 if ((sblk->status & SD_STATUS_UPDATED) ||
7047 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 7048 tg3_disable_ints(tp);
7938109f
MC
7049 return IRQ_RETVAL(1);
7050 }
7051 return IRQ_RETVAL(0);
7052}
7053
1da177e4
LT
7054#ifdef CONFIG_NET_POLL_CONTROLLER
7055static void tg3_poll_controller(struct net_device *dev)
7056{
4f125f42 7057 int i;
88b06bc2
MC
7058 struct tg3 *tp = netdev_priv(dev);
7059
9c13cb8b
NNS
7060 if (tg3_irq_sync(tp))
7061 return;
7062
4f125f42 7063 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 7064 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
7065}
7066#endif
7067
1da177e4
LT
7068static void tg3_tx_timeout(struct net_device *dev)
7069{
7070 struct tg3 *tp = netdev_priv(dev);
7071
b0408751 7072 if (netif_msg_tx_err(tp)) {
05dbe005 7073 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 7074 tg3_dump_state(tp);
b0408751 7075 }
1da177e4 7076
db219973 7077 tg3_reset_task_schedule(tp);
1da177e4
LT
7078}
7079
c58ec932
MC
7080/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7081static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7082{
7083 u32 base = (u32) mapping & 0xffffffff;
7084
807540ba 7085 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
7086}
7087
72f2afb8
MC
7088/* Test for DMA addresses > 40-bit */
7089static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7090 int len)
7091{
7092#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 7093 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 7094 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
7095 return 0;
7096#else
7097 return 0;
7098#endif
7099}
7100
d1a3b737 7101static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
7102 dma_addr_t mapping, u32 len, u32 flags,
7103 u32 mss, u32 vlan)
2ffcc981 7104{
92cd3a17
MC
7105 txbd->addr_hi = ((u64) mapping >> 32);
7106 txbd->addr_lo = ((u64) mapping & 0xffffffff);
7107 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7108 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 7109}
1da177e4 7110
84b67b27 7111static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
7112 dma_addr_t map, u32 len, u32 flags,
7113 u32 mss, u32 vlan)
7114{
7115 struct tg3 *tp = tnapi->tp;
7116 bool hwbug = false;
7117
7118 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 7119 hwbug = true;
d1a3b737
MC
7120
7121 if (tg3_4g_overflow_test(map, len))
3db1cd5c 7122 hwbug = true;
d1a3b737
MC
7123
7124 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 7125 hwbug = true;
d1a3b737 7126
a4cb428d 7127 if (tp->dma_limit) {
b9e45482 7128 u32 prvidx = *entry;
e31aa987 7129 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
7130 while (len > tp->dma_limit && *budget) {
7131 u32 frag_len = tp->dma_limit;
7132 len -= tp->dma_limit;
e31aa987 7133
b9e45482
MC
7134 /* Avoid the 8byte DMA problem */
7135 if (len <= 8) {
a4cb428d
MC
7136 len += tp->dma_limit / 2;
7137 frag_len = tp->dma_limit / 2;
e31aa987
MC
7138 }
7139
b9e45482
MC
7140 tnapi->tx_buffers[*entry].fragmented = true;
7141
7142 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7143 frag_len, tmp_flag, mss, vlan);
7144 *budget -= 1;
7145 prvidx = *entry;
7146 *entry = NEXT_TX(*entry);
7147
e31aa987
MC
7148 map += frag_len;
7149 }
7150
7151 if (len) {
7152 if (*budget) {
7153 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7154 len, flags, mss, vlan);
b9e45482 7155 *budget -= 1;
e31aa987
MC
7156 *entry = NEXT_TX(*entry);
7157 } else {
3db1cd5c 7158 hwbug = true;
b9e45482 7159 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
7160 }
7161 }
7162 } else {
84b67b27
MC
7163 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7164 len, flags, mss, vlan);
e31aa987
MC
7165 *entry = NEXT_TX(*entry);
7166 }
d1a3b737
MC
7167
7168 return hwbug;
7169}
7170
0d681b27 7171static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
7172{
7173 int i;
0d681b27 7174 struct sk_buff *skb;
df8944cf 7175 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 7176
0d681b27
MC
7177 skb = txb->skb;
7178 txb->skb = NULL;
7179
432aa7ed
MC
7180 pci_unmap_single(tnapi->tp->pdev,
7181 dma_unmap_addr(txb, mapping),
7182 skb_headlen(skb),
7183 PCI_DMA_TODEVICE);
e01ee14d
MC
7184
7185 while (txb->fragmented) {
7186 txb->fragmented = false;
7187 entry = NEXT_TX(entry);
7188 txb = &tnapi->tx_buffers[entry];
7189 }
7190
ba1142e4 7191 for (i = 0; i <= last; i++) {
9e903e08 7192 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
7193
7194 entry = NEXT_TX(entry);
7195 txb = &tnapi->tx_buffers[entry];
7196
7197 pci_unmap_page(tnapi->tp->pdev,
7198 dma_unmap_addr(txb, mapping),
9e903e08 7199 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
7200
7201 while (txb->fragmented) {
7202 txb->fragmented = false;
7203 entry = NEXT_TX(entry);
7204 txb = &tnapi->tx_buffers[entry];
7205 }
432aa7ed
MC
7206 }
7207}
7208
72f2afb8 7209/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 7210static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 7211 struct sk_buff **pskb,
84b67b27 7212 u32 *entry, u32 *budget,
92cd3a17 7213 u32 base_flags, u32 mss, u32 vlan)
1da177e4 7214{
24f4efd4 7215 struct tg3 *tp = tnapi->tp;
f7ff1987 7216 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 7217 dma_addr_t new_addr = 0;
432aa7ed 7218 int ret = 0;
1da177e4 7219
4153577a 7220 if (tg3_asic_rev(tp) != ASIC_REV_5701)
41588ba1
MC
7221 new_skb = skb_copy(skb, GFP_ATOMIC);
7222 else {
7223 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7224
7225 new_skb = skb_copy_expand(skb,
7226 skb_headroom(skb) + more_headroom,
7227 skb_tailroom(skb), GFP_ATOMIC);
7228 }
7229
1da177e4 7230 if (!new_skb) {
c58ec932
MC
7231 ret = -1;
7232 } else {
7233 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
7234 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7235 PCI_DMA_TODEVICE);
7236 /* Make sure the mapping succeeded */
7237 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 7238 dev_kfree_skb(new_skb);
c58ec932 7239 ret = -1;
c58ec932 7240 } else {
b9e45482
MC
7241 u32 save_entry = *entry;
7242
92cd3a17
MC
7243 base_flags |= TXD_FLAG_END;
7244
84b67b27
MC
7245 tnapi->tx_buffers[*entry].skb = new_skb;
7246 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
7247 mapping, new_addr);
7248
84b67b27 7249 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
7250 new_skb->len, base_flags,
7251 mss, vlan)) {
ba1142e4 7252 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
7253 dev_kfree_skb(new_skb);
7254 ret = -1;
7255 }
f4188d8a 7256 }
1da177e4
LT
7257 }
7258
7259 dev_kfree_skb(skb);
f7ff1987 7260 *pskb = new_skb;
c58ec932 7261 return ret;
1da177e4
LT
7262}
7263
2ffcc981 7264static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
7265
7266/* Use GSO to workaround a rare TSO bug that may be triggered when the
7267 * TSO header is greater than 80 bytes.
7268 */
7269static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
7270{
7271 struct sk_buff *segs, *nskb;
f3f3f27e 7272 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
7273
7274 /* Estimate the number of fragments in the worst case */
f3f3f27e 7275 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 7276 netif_stop_queue(tp->dev);
f65aac16
MC
7277
7278 /* netif_tx_stop_queue() must be done before checking
7279 * checking tx index in tg3_tx_avail() below, because in
7280 * tg3_tx(), we update tx index before checking for
7281 * netif_tx_queue_stopped().
7282 */
7283 smp_mb();
f3f3f27e 7284 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
7285 return NETDEV_TX_BUSY;
7286
7287 netif_wake_queue(tp->dev);
52c0fd83
MC
7288 }
7289
7290 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 7291 if (IS_ERR(segs))
52c0fd83
MC
7292 goto tg3_tso_bug_end;
7293
7294 do {
7295 nskb = segs;
7296 segs = segs->next;
7297 nskb->next = NULL;
2ffcc981 7298 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
7299 } while (segs);
7300
7301tg3_tso_bug_end:
7302 dev_kfree_skb(skb);
7303
7304 return NETDEV_TX_OK;
7305}
52c0fd83 7306
5a6f3074 7307/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 7308 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 7309 */
2ffcc981 7310static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
7311{
7312 struct tg3 *tp = netdev_priv(dev);
92cd3a17 7313 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 7314 u32 budget;
432aa7ed 7315 int i = -1, would_hit_hwbug;
90079ce8 7316 dma_addr_t mapping;
24f4efd4
MC
7317 struct tg3_napi *tnapi;
7318 struct netdev_queue *txq;
432aa7ed 7319 unsigned int last;
f4188d8a 7320
24f4efd4
MC
7321 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7322 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 7323 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 7324 tnapi++;
1da177e4 7325
84b67b27
MC
7326 budget = tg3_tx_avail(tnapi);
7327
00b70504 7328 /* We are running in BH disabled context with netif_tx_lock
bea3348e 7329 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
7330 * interrupt. Furthermore, IRQ processing runs lockless so we have
7331 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 7332 */
84b67b27 7333 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
7334 if (!netif_tx_queue_stopped(txq)) {
7335 netif_tx_stop_queue(txq);
1f064a87
SH
7336
7337 /* This is a hard error, log it. */
5129c3a3
MC
7338 netdev_err(dev,
7339 "BUG! Tx Ring full when queue awake!\n");
1f064a87 7340 }
1da177e4
LT
7341 return NETDEV_TX_BUSY;
7342 }
7343
f3f3f27e 7344 entry = tnapi->tx_prod;
1da177e4 7345 base_flags = 0;
84fa7933 7346 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 7347 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 7348
be98da6a
MC
7349 mss = skb_shinfo(skb)->gso_size;
7350 if (mss) {
eddc9ec5 7351 struct iphdr *iph;
34195c3d 7352 u32 tcp_opt_len, hdr_len;
1da177e4
LT
7353
7354 if (skb_header_cloned(skb) &&
48855432
ED
7355 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7356 goto drop;
1da177e4 7357
34195c3d 7358 iph = ip_hdr(skb);
ab6a5bb6 7359 tcp_opt_len = tcp_optlen(skb);
1da177e4 7360
a5a11955 7361 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 7362
a5a11955 7363 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
7364 iph->check = 0;
7365 iph->tot_len = htons(mss + hdr_len);
7366 }
7367
52c0fd83 7368 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 7369 tg3_flag(tp, TSO_BUG))
de6f31eb 7370 return tg3_tso_bug(tp, skb);
52c0fd83 7371
1da177e4
LT
7372 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7373 TXD_FLAG_CPU_POST_DMA);
7374
63c3a66f
JP
7375 if (tg3_flag(tp, HW_TSO_1) ||
7376 tg3_flag(tp, HW_TSO_2) ||
7377 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 7378 tcp_hdr(skb)->check = 0;
1da177e4 7379 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
7380 } else
7381 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
7382 iph->daddr, 0,
7383 IPPROTO_TCP,
7384 0);
1da177e4 7385
63c3a66f 7386 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
7387 mss |= (hdr_len & 0xc) << 12;
7388 if (hdr_len & 0x10)
7389 base_flags |= 0x00000010;
7390 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 7391 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 7392 mss |= hdr_len << 9;
63c3a66f 7393 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 7394 tg3_asic_rev(tp) == ASIC_REV_5705) {
eddc9ec5 7395 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7396 int tsflags;
7397
eddc9ec5 7398 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7399 mss |= (tsflags << 11);
7400 }
7401 } else {
eddc9ec5 7402 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7403 int tsflags;
7404
eddc9ec5 7405 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7406 base_flags |= tsflags << 12;
7407 }
7408 }
7409 }
bf933c80 7410
93a700a9
MC
7411 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
7412 !mss && skb->len > VLAN_ETH_FRAME_LEN)
7413 base_flags |= TXD_FLAG_JMB_PKT;
7414
92cd3a17
MC
7415 if (vlan_tx_tag_present(skb)) {
7416 base_flags |= TXD_FLAG_VLAN;
7417 vlan = vlan_tx_tag_get(skb);
7418 }
1da177e4 7419
fb4ce8ad
MC
7420 if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
7421 tg3_flag(tp, TX_TSTAMP_EN)) {
7422 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7423 base_flags |= TXD_FLAG_HWTSTAMP;
7424 }
7425
f4188d8a
AD
7426 len = skb_headlen(skb);
7427
7428 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
7429 if (pci_dma_mapping_error(tp->pdev, mapping))
7430 goto drop;
7431
90079ce8 7432
f3f3f27e 7433 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 7434 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
7435
7436 would_hit_hwbug = 0;
7437
63c3a66f 7438 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 7439 would_hit_hwbug = 1;
1da177e4 7440
84b67b27 7441 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 7442 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 7443 mss, vlan)) {
d1a3b737 7444 would_hit_hwbug = 1;
ba1142e4 7445 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
7446 u32 tmp_mss = mss;
7447
7448 if (!tg3_flag(tp, HW_TSO_1) &&
7449 !tg3_flag(tp, HW_TSO_2) &&
7450 !tg3_flag(tp, HW_TSO_3))
7451 tmp_mss = 0;
7452
c5665a53
MC
7453 /* Now loop through additional data
7454 * fragments, and queue them.
7455 */
1da177e4
LT
7456 last = skb_shinfo(skb)->nr_frags - 1;
7457 for (i = 0; i <= last; i++) {
7458 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
7459
9e903e08 7460 len = skb_frag_size(frag);
dc234d0b 7461 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 7462 len, DMA_TO_DEVICE);
1da177e4 7463
f3f3f27e 7464 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 7465 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 7466 mapping);
5d6bcdfe 7467 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 7468 goto dma_error;
1da177e4 7469
b9e45482
MC
7470 if (!budget ||
7471 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
7472 len, base_flags |
7473 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 7474 tmp_mss, vlan)) {
72f2afb8 7475 would_hit_hwbug = 1;
b9e45482
MC
7476 break;
7477 }
1da177e4
LT
7478 }
7479 }
7480
7481 if (would_hit_hwbug) {
0d681b27 7482 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
7483
7484 /* If the workaround fails due to memory/mapping
7485 * failure, silently drop this packet.
7486 */
84b67b27
MC
7487 entry = tnapi->tx_prod;
7488 budget = tg3_tx_avail(tnapi);
f7ff1987 7489 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 7490 base_flags, mss, vlan))
48855432 7491 goto drop_nofree;
1da177e4
LT
7492 }
7493
d515b450 7494 skb_tx_timestamp(skb);
5cb917bc 7495 netdev_tx_sent_queue(txq, skb->len);
d515b450 7496
6541b806
MC
7497 /* Sync BD data before updating mailbox */
7498 wmb();
7499
1da177e4 7500 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 7501 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 7502
f3f3f27e
MC
7503 tnapi->tx_prod = entry;
7504 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 7505 netif_tx_stop_queue(txq);
f65aac16
MC
7506
7507 /* netif_tx_stop_queue() must be done before checking
7508 * checking tx index in tg3_tx_avail() below, because in
7509 * tg3_tx(), we update tx index before checking for
7510 * netif_tx_queue_stopped().
7511 */
7512 smp_mb();
f3f3f27e 7513 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 7514 netif_tx_wake_queue(txq);
51b91468 7515 }
1da177e4 7516
cdd0db05 7517 mmiowb();
1da177e4 7518 return NETDEV_TX_OK;
f4188d8a
AD
7519
7520dma_error:
ba1142e4 7521 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 7522 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7523drop:
7524 dev_kfree_skb(skb);
7525drop_nofree:
7526 tp->tx_dropped++;
f4188d8a 7527 return NETDEV_TX_OK;
1da177e4
LT
7528}
7529
6e01b20b
MC
7530static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7531{
7532 if (enable) {
7533 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7534 MAC_MODE_PORT_MODE_MASK);
7535
7536 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7537
7538 if (!tg3_flag(tp, 5705_PLUS))
7539 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7540
7541 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7542 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7543 else
7544 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7545 } else {
7546 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7547
7548 if (tg3_flag(tp, 5705_PLUS) ||
7549 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
4153577a 7550 tg3_asic_rev(tp) == ASIC_REV_5700)
6e01b20b
MC
7551 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7552 }
7553
7554 tw32(MAC_MODE, tp->mac_mode);
7555 udelay(40);
7556}
7557
941ec90f 7558static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7559{
941ec90f 7560 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7561
7562 tg3_phy_toggle_apd(tp, false);
7563 tg3_phy_toggle_automdix(tp, 0);
7564
941ec90f
MC
7565 if (extlpbk && tg3_phy_set_extloopbk(tp))
7566 return -EIO;
7567
7568 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7569 switch (speed) {
7570 case SPEED_10:
7571 break;
7572 case SPEED_100:
7573 bmcr |= BMCR_SPEED100;
7574 break;
7575 case SPEED_1000:
7576 default:
7577 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7578 speed = SPEED_100;
7579 bmcr |= BMCR_SPEED100;
7580 } else {
7581 speed = SPEED_1000;
7582 bmcr |= BMCR_SPEED1000;
7583 }
7584 }
7585
941ec90f
MC
7586 if (extlpbk) {
7587 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
7588 tg3_readphy(tp, MII_CTRL1000, &val);
7589 val |= CTL1000_AS_MASTER |
7590 CTL1000_ENABLE_MASTER;
7591 tg3_writephy(tp, MII_CTRL1000, val);
7592 } else {
7593 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
7594 MII_TG3_FET_PTEST_TRIM_2;
7595 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
7596 }
7597 } else
7598 bmcr |= BMCR_LOOPBACK;
7599
5e5a7f37
MC
7600 tg3_writephy(tp, MII_BMCR, bmcr);
7601
7602 /* The write needs to be flushed for the FETs */
7603 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7604 tg3_readphy(tp, MII_BMCR, &bmcr);
7605
7606 udelay(40);
7607
7608 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a 7609 tg3_asic_rev(tp) == ASIC_REV_5785) {
941ec90f 7610 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
7611 MII_TG3_FET_PTEST_FRC_TX_LINK |
7612 MII_TG3_FET_PTEST_FRC_TX_LOCK);
7613
7614 /* The write needs to be flushed for the AC131 */
7615 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
7616 }
7617
7618 /* Reset to prevent losing 1st rx packet intermittently */
7619 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
7620 tg3_flag(tp, 5780_CLASS)) {
7621 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7622 udelay(10);
7623 tw32_f(MAC_RX_MODE, tp->rx_mode);
7624 }
7625
7626 mac_mode = tp->mac_mode &
7627 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
7628 if (speed == SPEED_1000)
7629 mac_mode |= MAC_MODE_PORT_MODE_GMII;
7630 else
7631 mac_mode |= MAC_MODE_PORT_MODE_MII;
7632
4153577a 7633 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
5e5a7f37
MC
7634 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
7635
7636 if (masked_phy_id == TG3_PHY_ID_BCM5401)
7637 mac_mode &= ~MAC_MODE_LINK_POLARITY;
7638 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
7639 mac_mode |= MAC_MODE_LINK_POLARITY;
7640
7641 tg3_writephy(tp, MII_TG3_EXT_CTRL,
7642 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
7643 }
7644
7645 tw32(MAC_MODE, mac_mode);
7646 udelay(40);
941ec90f
MC
7647
7648 return 0;
5e5a7f37
MC
7649}
7650
c8f44aff 7651static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
7652{
7653 struct tg3 *tp = netdev_priv(dev);
7654
7655 if (features & NETIF_F_LOOPBACK) {
7656 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
7657 return;
7658
06c03c02 7659 spin_lock_bh(&tp->lock);
6e01b20b 7660 tg3_mac_loopback(tp, true);
06c03c02
MB
7661 netif_carrier_on(tp->dev);
7662 spin_unlock_bh(&tp->lock);
7663 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
7664 } else {
7665 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
7666 return;
7667
06c03c02 7668 spin_lock_bh(&tp->lock);
6e01b20b 7669 tg3_mac_loopback(tp, false);
06c03c02
MB
7670 /* Force link status check */
7671 tg3_setup_phy(tp, 1);
7672 spin_unlock_bh(&tp->lock);
7673 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
7674 }
7675}
7676
c8f44aff
MM
7677static netdev_features_t tg3_fix_features(struct net_device *dev,
7678 netdev_features_t features)
dc668910
MM
7679{
7680 struct tg3 *tp = netdev_priv(dev);
7681
63c3a66f 7682 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
7683 features &= ~NETIF_F_ALL_TSO;
7684
7685 return features;
7686}
7687
c8f44aff 7688static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7689{
c8f44aff 7690 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7691
7692 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7693 tg3_set_loopback(dev, features);
7694
7695 return 0;
7696}
7697
21f581a5
MC
7698static void tg3_rx_prodring_free(struct tg3 *tp,
7699 struct tg3_rx_prodring_set *tpr)
1da177e4 7700{
1da177e4
LT
7701 int i;
7702
8fea32b9 7703 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7704 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7705 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7706 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7707 tp->rx_pkt_map_sz);
7708
63c3a66f 7709 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7710 for (i = tpr->rx_jmb_cons_idx;
7711 i != tpr->rx_jmb_prod_idx;
2c49a44d 7712 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7713 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7714 TG3_RX_JMB_MAP_SZ);
7715 }
7716 }
7717
2b2cdb65 7718 return;
b196c7e4 7719 }
1da177e4 7720
2c49a44d 7721 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7722 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7723 tp->rx_pkt_map_sz);
1da177e4 7724
63c3a66f 7725 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7726 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7727 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7728 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7729 }
7730}
7731
c6cdf436 7732/* Initialize rx rings for packet processing.
1da177e4
LT
7733 *
7734 * The chip has been shut down and the driver detached from
7735 * the networking, so no interrupts or new tx packets will
7736 * end up in the driver. tp->{tx,}lock are held and thus
7737 * we may not sleep.
7738 */
21f581a5
MC
7739static int tg3_rx_prodring_alloc(struct tg3 *tp,
7740 struct tg3_rx_prodring_set *tpr)
1da177e4 7741{
287be12e 7742 u32 i, rx_pkt_dma_sz;
1da177e4 7743
b196c7e4
MC
7744 tpr->rx_std_cons_idx = 0;
7745 tpr->rx_std_prod_idx = 0;
7746 tpr->rx_jmb_cons_idx = 0;
7747 tpr->rx_jmb_prod_idx = 0;
7748
8fea32b9 7749 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7750 memset(&tpr->rx_std_buffers[0], 0,
7751 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7752 if (tpr->rx_jmb_buffers)
2b2cdb65 7753 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7754 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7755 goto done;
7756 }
7757
1da177e4 7758 /* Zero out all descriptors. */
2c49a44d 7759 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7760
287be12e 7761 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7762 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7763 tp->dev->mtu > ETH_DATA_LEN)
7764 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7765 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7766
1da177e4
LT
7767 /* Initialize invariants of the rings, we only set this
7768 * stuff once. This works because the card does not
7769 * write into the rx buffer posting rings.
7770 */
2c49a44d 7771 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7772 struct tg3_rx_buffer_desc *rxd;
7773
21f581a5 7774 rxd = &tpr->rx_std[i];
287be12e 7775 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7776 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7777 rxd->opaque = (RXD_OPAQUE_RING_STD |
7778 (i << RXD_OPAQUE_INDEX_SHIFT));
7779 }
7780
1da177e4
LT
7781 /* Now allocate fresh SKBs for each rx ring. */
7782 for (i = 0; i < tp->rx_pending; i++) {
8d4057a9
ED
7783 unsigned int frag_size;
7784
7785 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
7786 &frag_size) < 0) {
5129c3a3
MC
7787 netdev_warn(tp->dev,
7788 "Using a smaller RX standard ring. Only "
7789 "%d out of %d buffers were allocated "
7790 "successfully\n", i, tp->rx_pending);
32d8c572 7791 if (i == 0)
cf7a7298 7792 goto initfail;
32d8c572 7793 tp->rx_pending = i;
1da177e4 7794 break;
32d8c572 7795 }
1da177e4
LT
7796 }
7797
63c3a66f 7798 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7799 goto done;
7800
2c49a44d 7801 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7802
63c3a66f 7803 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7804 goto done;
cf7a7298 7805
2c49a44d 7806 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7807 struct tg3_rx_buffer_desc *rxd;
7808
7809 rxd = &tpr->rx_jmb[i].std;
7810 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7811 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7812 RXD_FLAG_JUMBO;
7813 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7814 (i << RXD_OPAQUE_INDEX_SHIFT));
7815 }
7816
7817 for (i = 0; i < tp->rx_jumbo_pending; i++) {
8d4057a9
ED
7818 unsigned int frag_size;
7819
7820 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
7821 &frag_size) < 0) {
5129c3a3
MC
7822 netdev_warn(tp->dev,
7823 "Using a smaller RX jumbo ring. Only %d "
7824 "out of %d buffers were allocated "
7825 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7826 if (i == 0)
7827 goto initfail;
7828 tp->rx_jumbo_pending = i;
7829 break;
1da177e4
LT
7830 }
7831 }
cf7a7298
MC
7832
7833done:
32d8c572 7834 return 0;
cf7a7298
MC
7835
7836initfail:
21f581a5 7837 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7838 return -ENOMEM;
1da177e4
LT
7839}
7840
21f581a5
MC
7841static void tg3_rx_prodring_fini(struct tg3 *tp,
7842 struct tg3_rx_prodring_set *tpr)
1da177e4 7843{
21f581a5
MC
7844 kfree(tpr->rx_std_buffers);
7845 tpr->rx_std_buffers = NULL;
7846 kfree(tpr->rx_jmb_buffers);
7847 tpr->rx_jmb_buffers = NULL;
7848 if (tpr->rx_std) {
4bae65c8
MC
7849 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7850 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7851 tpr->rx_std = NULL;
1da177e4 7852 }
21f581a5 7853 if (tpr->rx_jmb) {
4bae65c8
MC
7854 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7855 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7856 tpr->rx_jmb = NULL;
1da177e4 7857 }
cf7a7298
MC
7858}
7859
21f581a5
MC
7860static int tg3_rx_prodring_init(struct tg3 *tp,
7861 struct tg3_rx_prodring_set *tpr)
cf7a7298 7862{
2c49a44d
MC
7863 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7864 GFP_KERNEL);
21f581a5 7865 if (!tpr->rx_std_buffers)
cf7a7298
MC
7866 return -ENOMEM;
7867
4bae65c8
MC
7868 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7869 TG3_RX_STD_RING_BYTES(tp),
7870 &tpr->rx_std_mapping,
7871 GFP_KERNEL);
21f581a5 7872 if (!tpr->rx_std)
cf7a7298
MC
7873 goto err_out;
7874
63c3a66f 7875 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7876 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7877 GFP_KERNEL);
7878 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7879 goto err_out;
7880
4bae65c8
MC
7881 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7882 TG3_RX_JMB_RING_BYTES(tp),
7883 &tpr->rx_jmb_mapping,
7884 GFP_KERNEL);
21f581a5 7885 if (!tpr->rx_jmb)
cf7a7298
MC
7886 goto err_out;
7887 }
7888
7889 return 0;
7890
7891err_out:
21f581a5 7892 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7893 return -ENOMEM;
7894}
7895
7896/* Free up pending packets in all rx/tx rings.
7897 *
7898 * The chip has been shut down and the driver detached from
7899 * the networking, so no interrupts or new tx packets will
7900 * end up in the driver. tp->{tx,}lock is not held and we are not
7901 * in an interrupt context and thus may sleep.
7902 */
7903static void tg3_free_rings(struct tg3 *tp)
7904{
f77a6a8e 7905 int i, j;
cf7a7298 7906
f77a6a8e
MC
7907 for (j = 0; j < tp->irq_cnt; j++) {
7908 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7909
8fea32b9 7910 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7911
0c1d0e2b
MC
7912 if (!tnapi->tx_buffers)
7913 continue;
7914
0d681b27
MC
7915 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7916 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7917
0d681b27 7918 if (!skb)
f77a6a8e 7919 continue;
cf7a7298 7920
ba1142e4
MC
7921 tg3_tx_skb_unmap(tnapi, i,
7922 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7923
7924 dev_kfree_skb_any(skb);
7925 }
5cb917bc 7926 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
2b2cdb65 7927 }
cf7a7298
MC
7928}
7929
7930/* Initialize tx/rx rings for packet processing.
7931 *
7932 * The chip has been shut down and the driver detached from
7933 * the networking, so no interrupts or new tx packets will
7934 * end up in the driver. tp->{tx,}lock are held and thus
7935 * we may not sleep.
7936 */
7937static int tg3_init_rings(struct tg3 *tp)
7938{
f77a6a8e 7939 int i;
72334482 7940
cf7a7298
MC
7941 /* Free up all the SKBs. */
7942 tg3_free_rings(tp);
7943
f77a6a8e
MC
7944 for (i = 0; i < tp->irq_cnt; i++) {
7945 struct tg3_napi *tnapi = &tp->napi[i];
7946
7947 tnapi->last_tag = 0;
7948 tnapi->last_irq_tag = 0;
7949 tnapi->hw_status->status = 0;
7950 tnapi->hw_status->status_tag = 0;
7951 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7952
f77a6a8e
MC
7953 tnapi->tx_prod = 0;
7954 tnapi->tx_cons = 0;
0c1d0e2b
MC
7955 if (tnapi->tx_ring)
7956 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7957
7958 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7959 if (tnapi->rx_rcb)
7960 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7961
8fea32b9 7962 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7963 tg3_free_rings(tp);
2b2cdb65 7964 return -ENOMEM;
e4af1af9 7965 }
f77a6a8e 7966 }
72334482 7967
2b2cdb65 7968 return 0;
cf7a7298
MC
7969}
7970
49a359e3 7971static void tg3_mem_tx_release(struct tg3 *tp)
cf7a7298 7972{
f77a6a8e 7973 int i;
898a56f8 7974
49a359e3 7975 for (i = 0; i < tp->irq_max; i++) {
f77a6a8e
MC
7976 struct tg3_napi *tnapi = &tp->napi[i];
7977
7978 if (tnapi->tx_ring) {
4bae65c8 7979 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7980 tnapi->tx_ring, tnapi->tx_desc_mapping);
7981 tnapi->tx_ring = NULL;
7982 }
7983
7984 kfree(tnapi->tx_buffers);
7985 tnapi->tx_buffers = NULL;
49a359e3
MC
7986 }
7987}
f77a6a8e 7988
49a359e3
MC
7989static int tg3_mem_tx_acquire(struct tg3 *tp)
7990{
7991 int i;
7992 struct tg3_napi *tnapi = &tp->napi[0];
7993
7994 /* If multivector TSS is enabled, vector 0 does not handle
7995 * tx interrupts. Don't allocate any resources for it.
7996 */
7997 if (tg3_flag(tp, ENABLE_TSS))
7998 tnapi++;
7999
8000 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
8001 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
8002 TG3_TX_RING_SIZE, GFP_KERNEL);
8003 if (!tnapi->tx_buffers)
8004 goto err_out;
8005
8006 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
8007 TG3_TX_RING_BYTES,
8008 &tnapi->tx_desc_mapping,
8009 GFP_KERNEL);
8010 if (!tnapi->tx_ring)
8011 goto err_out;
8012 }
8013
8014 return 0;
8015
8016err_out:
8017 tg3_mem_tx_release(tp);
8018 return -ENOMEM;
8019}
8020
8021static void tg3_mem_rx_release(struct tg3 *tp)
8022{
8023 int i;
8024
8025 for (i = 0; i < tp->irq_max; i++) {
8026 struct tg3_napi *tnapi = &tp->napi[i];
f77a6a8e 8027
8fea32b9
MC
8028 tg3_rx_prodring_fini(tp, &tnapi->prodring);
8029
49a359e3
MC
8030 if (!tnapi->rx_rcb)
8031 continue;
8032
8033 dma_free_coherent(&tp->pdev->dev,
8034 TG3_RX_RCB_RING_BYTES(tp),
8035 tnapi->rx_rcb,
8036 tnapi->rx_rcb_mapping);
8037 tnapi->rx_rcb = NULL;
8038 }
8039}
8040
8041static int tg3_mem_rx_acquire(struct tg3 *tp)
8042{
8043 unsigned int i, limit;
8044
8045 limit = tp->rxq_cnt;
8046
8047 /* If RSS is enabled, we need a (dummy) producer ring
8048 * set on vector zero. This is the true hw prodring.
8049 */
8050 if (tg3_flag(tp, ENABLE_RSS))
8051 limit++;
8052
8053 for (i = 0; i < limit; i++) {
8054 struct tg3_napi *tnapi = &tp->napi[i];
8055
8056 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8057 goto err_out;
8058
8059 /* If multivector RSS is enabled, vector 0
8060 * does not handle rx or tx interrupts.
8061 * Don't allocate any resources for it.
8062 */
8063 if (!i && tg3_flag(tp, ENABLE_RSS))
8064 continue;
8065
8066 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
8067 TG3_RX_RCB_RING_BYTES(tp),
8068 &tnapi->rx_rcb_mapping,
8069 GFP_KERNEL);
8070 if (!tnapi->rx_rcb)
8071 goto err_out;
8072
8073 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
8074 }
8075
8076 return 0;
8077
8078err_out:
8079 tg3_mem_rx_release(tp);
8080 return -ENOMEM;
8081}
8082
8083/*
8084 * Must not be invoked with interrupt sources disabled and
8085 * the hardware shutdown down.
8086 */
8087static void tg3_free_consistent(struct tg3 *tp)
8088{
8089 int i;
8090
8091 for (i = 0; i < tp->irq_cnt; i++) {
8092 struct tg3_napi *tnapi = &tp->napi[i];
8093
f77a6a8e 8094 if (tnapi->hw_status) {
4bae65c8
MC
8095 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8096 tnapi->hw_status,
8097 tnapi->status_mapping);
f77a6a8e
MC
8098 tnapi->hw_status = NULL;
8099 }
1da177e4 8100 }
f77a6a8e 8101
49a359e3
MC
8102 tg3_mem_rx_release(tp);
8103 tg3_mem_tx_release(tp);
8104
1da177e4 8105 if (tp->hw_stats) {
4bae65c8
MC
8106 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8107 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
8108 tp->hw_stats = NULL;
8109 }
8110}
8111
8112/*
8113 * Must not be invoked with interrupt sources disabled and
8114 * the hardware shutdown down. Can sleep.
8115 */
8116static int tg3_alloc_consistent(struct tg3 *tp)
8117{
f77a6a8e 8118 int i;
898a56f8 8119
4bae65c8
MC
8120 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
8121 sizeof(struct tg3_hw_stats),
8122 &tp->stats_mapping,
8123 GFP_KERNEL);
f77a6a8e 8124 if (!tp->hw_stats)
1da177e4
LT
8125 goto err_out;
8126
f77a6a8e 8127 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 8128
f77a6a8e
MC
8129 for (i = 0; i < tp->irq_cnt; i++) {
8130 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 8131 struct tg3_hw_status *sblk;
1da177e4 8132
4bae65c8
MC
8133 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
8134 TG3_HW_STATUS_SIZE,
8135 &tnapi->status_mapping,
8136 GFP_KERNEL);
f77a6a8e
MC
8137 if (!tnapi->hw_status)
8138 goto err_out;
898a56f8 8139
f77a6a8e 8140 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
8141 sblk = tnapi->hw_status;
8142
49a359e3 8143 if (tg3_flag(tp, ENABLE_RSS)) {
86449944 8144 u16 *prodptr = NULL;
8fea32b9 8145
49a359e3
MC
8146 /*
8147 * When RSS is enabled, the status block format changes
8148 * slightly. The "rx_jumbo_consumer", "reserved",
8149 * and "rx_mini_consumer" members get mapped to the
8150 * other three rx return ring producer indexes.
8151 */
8152 switch (i) {
8153 case 1:
8154 prodptr = &sblk->idx[0].rx_producer;
8155 break;
8156 case 2:
8157 prodptr = &sblk->rx_jumbo_consumer;
8158 break;
8159 case 3:
8160 prodptr = &sblk->reserved;
8161 break;
8162 case 4:
8163 prodptr = &sblk->rx_mini_consumer;
f891ea16
MC
8164 break;
8165 }
49a359e3
MC
8166 tnapi->rx_rcb_prod_idx = prodptr;
8167 } else {
8d9d7cfc 8168 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
8d9d7cfc 8169 }
f77a6a8e 8170 }
1da177e4 8171
49a359e3
MC
8172 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8173 goto err_out;
8174
1da177e4
LT
8175 return 0;
8176
8177err_out:
8178 tg3_free_consistent(tp);
8179 return -ENOMEM;
8180}
8181
8182#define MAX_WAIT_CNT 1000
8183
8184/* To stop a block, clear the enable bit and poll till it
8185 * clears. tp->lock is held.
8186 */
b3b7d6be 8187static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
8188{
8189 unsigned int i;
8190 u32 val;
8191
63c3a66f 8192 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8193 switch (ofs) {
8194 case RCVLSC_MODE:
8195 case DMAC_MODE:
8196 case MBFREE_MODE:
8197 case BUFMGR_MODE:
8198 case MEMARB_MODE:
8199 /* We can't enable/disable these bits of the
8200 * 5705/5750, just say success.
8201 */
8202 return 0;
8203
8204 default:
8205 break;
855e1111 8206 }
1da177e4
LT
8207 }
8208
8209 val = tr32(ofs);
8210 val &= ~enable_bit;
8211 tw32_f(ofs, val);
8212
8213 for (i = 0; i < MAX_WAIT_CNT; i++) {
8214 udelay(100);
8215 val = tr32(ofs);
8216 if ((val & enable_bit) == 0)
8217 break;
8218 }
8219
b3b7d6be 8220 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
8221 dev_err(&tp->pdev->dev,
8222 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8223 ofs, enable_bit);
1da177e4
LT
8224 return -ENODEV;
8225 }
8226
8227 return 0;
8228}
8229
8230/* tp->lock is held. */
b3b7d6be 8231static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
8232{
8233 int i, err;
8234
8235 tg3_disable_ints(tp);
8236
8237 tp->rx_mode &= ~RX_MODE_ENABLE;
8238 tw32_f(MAC_RX_MODE, tp->rx_mode);
8239 udelay(10);
8240
b3b7d6be
DM
8241 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8242 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8243 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8244 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8245 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8246 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
8247
8248 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8249 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8250 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8251 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8252 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8253 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8254 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
8255
8256 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8257 tw32_f(MAC_MODE, tp->mac_mode);
8258 udelay(40);
8259
8260 tp->tx_mode &= ~TX_MODE_ENABLE;
8261 tw32_f(MAC_TX_MODE, tp->tx_mode);
8262
8263 for (i = 0; i < MAX_WAIT_CNT; i++) {
8264 udelay(100);
8265 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8266 break;
8267 }
8268 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
8269 dev_err(&tp->pdev->dev,
8270 "%s timed out, TX_MODE_ENABLE will not clear "
8271 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 8272 err |= -ENODEV;
1da177e4
LT
8273 }
8274
e6de8ad1 8275 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
8276 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8277 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
8278
8279 tw32(FTQ_RESET, 0xffffffff);
8280 tw32(FTQ_RESET, 0x00000000);
8281
b3b7d6be
DM
8282 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8283 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 8284
f77a6a8e
MC
8285 for (i = 0; i < tp->irq_cnt; i++) {
8286 struct tg3_napi *tnapi = &tp->napi[i];
8287 if (tnapi->hw_status)
8288 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8289 }
1da177e4 8290
1da177e4
LT
8291 return err;
8292}
8293
ee6a99b5
MC
8294/* Save PCI command register before chip reset */
8295static void tg3_save_pci_state(struct tg3 *tp)
8296{
8a6eac90 8297 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
8298}
8299
8300/* Restore PCI state after chip reset */
8301static void tg3_restore_pci_state(struct tg3 *tp)
8302{
8303 u32 val;
8304
8305 /* Re-enable indirect register accesses. */
8306 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8307 tp->misc_host_ctrl);
8308
8309 /* Set MAX PCI retry to zero. */
8310 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
4153577a 8311 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 8312 tg3_flag(tp, PCIX_MODE))
ee6a99b5 8313 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 8314 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 8315 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 8316 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8317 PCISTATE_ALLOW_APE_SHMEM_WR |
8318 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
8319 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8320
8a6eac90 8321 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 8322
2c55a3d0
MC
8323 if (!tg3_flag(tp, PCI_EXPRESS)) {
8324 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8325 tp->pci_cacheline_sz);
8326 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8327 tp->pci_lat_timer);
114342f2 8328 }
5f5c51e3 8329
ee6a99b5 8330 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 8331 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8332 u16 pcix_cmd;
8333
8334 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8335 &pcix_cmd);
8336 pcix_cmd &= ~PCI_X_CMD_ERO;
8337 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8338 pcix_cmd);
8339 }
ee6a99b5 8340
63c3a66f 8341 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
8342
8343 /* Chip reset on 5780 will reset MSI enable bit,
8344 * so need to restore it.
8345 */
63c3a66f 8346 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
8347 u16 ctrl;
8348
8349 pci_read_config_word(tp->pdev,
8350 tp->msi_cap + PCI_MSI_FLAGS,
8351 &ctrl);
8352 pci_write_config_word(tp->pdev,
8353 tp->msi_cap + PCI_MSI_FLAGS,
8354 ctrl | PCI_MSI_FLAGS_ENABLE);
8355 val = tr32(MSGINT_MODE);
8356 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
8357 }
8358 }
8359}
8360
1da177e4
LT
8361/* tp->lock is held. */
8362static int tg3_chip_reset(struct tg3 *tp)
8363{
8364 u32 val;
1ee582d8 8365 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 8366 int i, err;
1da177e4 8367
f49639e6
DM
8368 tg3_nvram_lock(tp);
8369
77b483f1
MC
8370 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
8371
f49639e6
DM
8372 /* No matching tg3_nvram_unlock() after this because
8373 * chip reset below will undo the nvram lock.
8374 */
8375 tp->nvram_lock_cnt = 0;
1da177e4 8376
ee6a99b5
MC
8377 /* GRC_MISC_CFG core clock reset will clear the memory
8378 * enable bit in PCI register 4 and the MSI enable bit
8379 * on some chips, so we save relevant registers here.
8380 */
8381 tg3_save_pci_state(tp);
8382
4153577a 8383 if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
63c3a66f 8384 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
8385 tw32(GRC_FASTBOOT_PC, 0);
8386
1da177e4
LT
8387 /*
8388 * We must avoid the readl() that normally takes place.
8389 * It locks machines, causes machine checks, and other
8390 * fun things. So, temporarily disable the 5701
8391 * hardware workaround, while we do the reset.
8392 */
1ee582d8
MC
8393 write_op = tp->write32;
8394 if (write_op == tg3_write_flush_reg32)
8395 tp->write32 = tg3_write32;
1da177e4 8396
d18edcb2
MC
8397 /* Prevent the irq handler from reading or writing PCI registers
8398 * during chip reset when the memory enable bit in the PCI command
8399 * register may be cleared. The chip does not generate interrupt
8400 * at this time, but the irq handler may still be called due to irq
8401 * sharing or irqpoll.
8402 */
63c3a66f 8403 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
8404 for (i = 0; i < tp->irq_cnt; i++) {
8405 struct tg3_napi *tnapi = &tp->napi[i];
8406 if (tnapi->hw_status) {
8407 tnapi->hw_status->status = 0;
8408 tnapi->hw_status->status_tag = 0;
8409 }
8410 tnapi->last_tag = 0;
8411 tnapi->last_irq_tag = 0;
b8fa2f3a 8412 }
d18edcb2 8413 smp_mb();
4f125f42
MC
8414
8415 for (i = 0; i < tp->irq_cnt; i++)
8416 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 8417
4153577a 8418 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
255ca311
MC
8419 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8420 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
8421 }
8422
1da177e4
LT
8423 /* do the reset */
8424 val = GRC_MISC_CFG_CORECLK_RESET;
8425
63c3a66f 8426 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91 8427 /* Force PCIe 1.0a mode */
4153577a 8428 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 8429 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
8430 tr32(TG3_PCIE_PHY_TSTCTL) ==
8431 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
8432 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
8433
4153577a 8434 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
1da177e4
LT
8435 tw32(GRC_MISC_CFG, (1 << 29));
8436 val |= (1 << 29);
8437 }
8438 }
8439
4153577a 8440 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
8441 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
8442 tw32(GRC_VCPU_EXT_CTRL,
8443 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
8444 }
8445
f37500d3 8446 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 8447 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 8448 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 8449
1da177e4
LT
8450 tw32(GRC_MISC_CFG, val);
8451
1ee582d8
MC
8452 /* restore 5701 hardware bug workaround write method */
8453 tp->write32 = write_op;
1da177e4
LT
8454
8455 /* Unfortunately, we have to delay before the PCI read back.
8456 * Some 575X chips even will not respond to a PCI cfg access
8457 * when the reset command is given to the chip.
8458 *
8459 * How do these hardware designers expect things to work
8460 * properly if the PCI write is posted for a long period
8461 * of time? It is always necessary to have some method by
8462 * which a register read back can occur to push the write
8463 * out which does the reset.
8464 *
8465 * For most tg3 variants the trick below was working.
8466 * Ho hum...
8467 */
8468 udelay(120);
8469
8470 /* Flush PCI posted writes. The normal MMIO registers
8471 * are inaccessible at this time so this is the only
8472 * way to make this reliably (actually, this is no longer
8473 * the case, see above). I tried to use indirect
8474 * register read/write but this upset some 5701 variants.
8475 */
8476 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
8477
8478 udelay(120);
8479
0f49bfbd 8480 if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
e7126997
MC
8481 u16 val16;
8482
4153577a 8483 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
86449944 8484 int j;
1da177e4
LT
8485 u32 cfg_val;
8486
8487 /* Wait for link training to complete. */
86449944 8488 for (j = 0; j < 5000; j++)
1da177e4
LT
8489 udelay(100);
8490
8491 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
8492 pci_write_config_dword(tp->pdev, 0xc4,
8493 cfg_val | (1 << 15));
8494 }
5e7dfd0f 8495
e7126997 8496 /* Clear the "no snoop" and "relaxed ordering" bits. */
0f49bfbd 8497 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
e7126997
MC
8498 /*
8499 * Older PCIe devices only support the 128 byte
8500 * MPS setting. Enforce the restriction.
5e7dfd0f 8501 */
63c3a66f 8502 if (!tg3_flag(tp, CPMU_PRESENT))
0f49bfbd
JL
8503 val16 |= PCI_EXP_DEVCTL_PAYLOAD;
8504 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
5e7dfd0f 8505
5e7dfd0f 8506 /* Clear error status */
0f49bfbd 8507 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
5e7dfd0f
MC
8508 PCI_EXP_DEVSTA_CED |
8509 PCI_EXP_DEVSTA_NFED |
8510 PCI_EXP_DEVSTA_FED |
8511 PCI_EXP_DEVSTA_URD);
1da177e4
LT
8512 }
8513
ee6a99b5 8514 tg3_restore_pci_state(tp);
1da177e4 8515
63c3a66f
JP
8516 tg3_flag_clear(tp, CHIP_RESETTING);
8517 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 8518
ee6a99b5 8519 val = 0;
63c3a66f 8520 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 8521 val = tr32(MEMARB_MODE);
ee6a99b5 8522 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4 8523
4153577a 8524 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
1da177e4
LT
8525 tg3_stop_fw(tp);
8526 tw32(0x5000, 0x400);
8527 }
8528
7e6c63f0
HM
8529 if (tg3_flag(tp, IS_SSB_CORE)) {
8530 /*
8531 * BCM4785: In order to avoid repercussions from using
8532 * potentially defective internal ROM, stop the Rx RISC CPU,
8533 * which is not required.
8534 */
8535 tg3_stop_fw(tp);
8536 tg3_halt_cpu(tp, RX_CPU_BASE);
8537 }
8538
1da177e4
LT
8539 tw32(GRC_MODE, tp->grc_mode);
8540
4153577a 8541 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
ab0049b4 8542 val = tr32(0xc4);
1da177e4
LT
8543
8544 tw32(0xc4, val | (1 << 15));
8545 }
8546
8547 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
4153577a 8548 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4 8549 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
4153577a 8550 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
1da177e4
LT
8551 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
8552 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8553 }
8554
f07e9af3 8555 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 8556 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 8557 val = tp->mac_mode;
f07e9af3 8558 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 8559 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 8560 val = tp->mac_mode;
1da177e4 8561 } else
d2394e6b
MC
8562 val = 0;
8563
8564 tw32_f(MAC_MODE, val);
1da177e4
LT
8565 udelay(40);
8566
77b483f1
MC
8567 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
8568
7a6f4369
MC
8569 err = tg3_poll_fw(tp);
8570 if (err)
8571 return err;
1da177e4 8572
0a9140cf
MC
8573 tg3_mdio_start(tp);
8574
63c3a66f 8575 if (tg3_flag(tp, PCI_EXPRESS) &&
4153577a
JP
8576 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
8577 tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 8578 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 8579 val = tr32(0x7c00);
1da177e4
LT
8580
8581 tw32(0x7c00, val | (1 << 25));
8582 }
8583
4153577a 8584 if (tg3_asic_rev(tp) == ASIC_REV_5720) {
d78b59f5
MC
8585 val = tr32(TG3_CPMU_CLCK_ORIDE);
8586 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8587 }
8588
1da177e4 8589 /* Reprobe ASF enable state. */
63c3a66f
JP
8590 tg3_flag_clear(tp, ENABLE_ASF);
8591 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8592 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
8593 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
8594 u32 nic_cfg;
8595
8596 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
8597 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 8598 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 8599 tp->last_event_jiffies = jiffies;
63c3a66f
JP
8600 if (tg3_flag(tp, 5750_PLUS))
8601 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8602 }
8603 }
8604
8605 return 0;
8606}
8607
65ec698d
MC
8608static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
8609static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
92feeabf 8610
1da177e4 8611/* tp->lock is held. */
944d980e 8612static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
8613{
8614 int err;
8615
8616 tg3_stop_fw(tp);
8617
944d980e 8618 tg3_write_sig_pre_reset(tp, kind);
1da177e4 8619
b3b7d6be 8620 tg3_abort_hw(tp, silent);
1da177e4
LT
8621 err = tg3_chip_reset(tp);
8622
daba2a63
MC
8623 __tg3_set_mac_addr(tp, 0);
8624
944d980e
MC
8625 tg3_write_sig_legacy(tp, kind);
8626 tg3_write_sig_post_reset(tp, kind);
1da177e4 8627
92feeabf
MC
8628 if (tp->hw_stats) {
8629 /* Save the stats across chip resets... */
b4017c53 8630 tg3_get_nstats(tp, &tp->net_stats_prev);
92feeabf
MC
8631 tg3_get_estats(tp, &tp->estats_prev);
8632
8633 /* And make sure the next sample is new data */
8634 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
8635 }
8636
1da177e4
LT
8637 if (err)
8638 return err;
8639
8640 return 0;
8641}
8642
1da177e4
LT
8643static int tg3_set_mac_addr(struct net_device *dev, void *p)
8644{
8645 struct tg3 *tp = netdev_priv(dev);
8646 struct sockaddr *addr = p;
986e0aeb 8647 int err = 0, skip_mac_1 = 0;
1da177e4 8648
f9804ddb 8649 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 8650 return -EADDRNOTAVAIL;
f9804ddb 8651
1da177e4
LT
8652 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
8653
e75f7c90
MC
8654 if (!netif_running(dev))
8655 return 0;
8656
63c3a66f 8657 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 8658 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 8659
986e0aeb
MC
8660 addr0_high = tr32(MAC_ADDR_0_HIGH);
8661 addr0_low = tr32(MAC_ADDR_0_LOW);
8662 addr1_high = tr32(MAC_ADDR_1_HIGH);
8663 addr1_low = tr32(MAC_ADDR_1_LOW);
8664
8665 /* Skip MAC addr 1 if ASF is using it. */
8666 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
8667 !(addr1_high == 0 && addr1_low == 0))
8668 skip_mac_1 = 1;
58712ef9 8669 }
986e0aeb
MC
8670 spin_lock_bh(&tp->lock);
8671 __tg3_set_mac_addr(tp, skip_mac_1);
8672 spin_unlock_bh(&tp->lock);
1da177e4 8673
b9ec6c1b 8674 return err;
1da177e4
LT
8675}
8676
8677/* tp->lock is held. */
8678static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
8679 dma_addr_t mapping, u32 maxlen_flags,
8680 u32 nic_addr)
8681{
8682 tg3_write_mem(tp,
8683 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
8684 ((u64) mapping >> 32));
8685 tg3_write_mem(tp,
8686 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
8687 ((u64) mapping & 0xffffffff));
8688 tg3_write_mem(tp,
8689 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
8690 maxlen_flags);
8691
63c3a66f 8692 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8693 tg3_write_mem(tp,
8694 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
8695 nic_addr);
8696}
8697
a489b6d9
MC
8698
8699static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 8700{
a489b6d9 8701 int i = 0;
b6080e12 8702
63c3a66f 8703 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
8704 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
8705 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
8706 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
8707 } else {
8708 tw32(HOSTCC_TXCOL_TICKS, 0);
8709 tw32(HOSTCC_TXMAX_FRAMES, 0);
8710 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
a489b6d9
MC
8711
8712 for (; i < tp->txq_cnt; i++) {
8713 u32 reg;
8714
8715 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8716 tw32(reg, ec->tx_coalesce_usecs);
8717 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8718 tw32(reg, ec->tx_max_coalesced_frames);
8719 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8720 tw32(reg, ec->tx_max_coalesced_frames_irq);
8721 }
19cfaecc 8722 }
b6080e12 8723
a489b6d9
MC
8724 for (; i < tp->irq_max - 1; i++) {
8725 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8726 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8727 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8728 }
8729}
8730
8731static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
8732{
8733 int i = 0;
8734 u32 limit = tp->rxq_cnt;
8735
63c3a66f 8736 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8737 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8738 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8739 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
a489b6d9 8740 limit--;
19cfaecc 8741 } else {
b6080e12
MC
8742 tw32(HOSTCC_RXCOL_TICKS, 0);
8743 tw32(HOSTCC_RXMAX_FRAMES, 0);
8744 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8745 }
b6080e12 8746
a489b6d9 8747 for (; i < limit; i++) {
b6080e12
MC
8748 u32 reg;
8749
8750 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8751 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8752 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8753 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8754 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8755 tw32(reg, ec->rx_max_coalesced_frames_irq);
b6080e12
MC
8756 }
8757
8758 for (; i < tp->irq_max - 1; i++) {
8759 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8760 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8761 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
a489b6d9
MC
8762 }
8763}
19cfaecc 8764
a489b6d9
MC
8765static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
8766{
8767 tg3_coal_tx_init(tp, ec);
8768 tg3_coal_rx_init(tp, ec);
8769
8770 if (!tg3_flag(tp, 5705_PLUS)) {
8771 u32 val = ec->stats_block_coalesce_usecs;
8772
8773 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8774 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8775
f4a46d1f 8776 if (!tp->link_up)
a489b6d9
MC
8777 val = 0;
8778
8779 tw32(HOSTCC_STAT_COAL_TICKS, val);
b6080e12 8780 }
15f9850d 8781}
1da177e4 8782
2d31ecaf
MC
8783/* tp->lock is held. */
8784static void tg3_rings_reset(struct tg3 *tp)
8785{
8786 int i;
f77a6a8e 8787 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8788 struct tg3_napi *tnapi = &tp->napi[0];
8789
8790 /* Disable all transmit rings but the first. */
63c3a66f 8791 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8792 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8793 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8794 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
c65a17f4 8795 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 8796 tg3_asic_rev(tp) == ASIC_REV_5762)
b703df6f 8797 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8798 else
8799 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8800
8801 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8802 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8803 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8804 BDINFO_FLAGS_DISABLED);
8805
8806
8807 /* Disable all receive return rings but the first. */
63c3a66f 8808 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8809 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8810 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8811 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
4153577a
JP
8812 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
8813 tg3_asic_rev(tp) == ASIC_REV_5762 ||
55086ad9 8814 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
8815 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8816 else
8817 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8818
8819 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8820 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8821 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8822 BDINFO_FLAGS_DISABLED);
8823
8824 /* Disable interrupts */
8825 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8826 tp->napi[0].chk_msi_cnt = 0;
8827 tp->napi[0].last_rx_cons = 0;
8828 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8829
8830 /* Zero mailbox registers. */
63c3a66f 8831 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8832 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8833 tp->napi[i].tx_prod = 0;
8834 tp->napi[i].tx_cons = 0;
63c3a66f 8835 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8836 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8837 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8838 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8839 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8840 tp->napi[i].last_rx_cons = 0;
8841 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8842 }
63c3a66f 8843 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8844 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8845 } else {
8846 tp->napi[0].tx_prod = 0;
8847 tp->napi[0].tx_cons = 0;
8848 tw32_mailbox(tp->napi[0].prodmbox, 0);
8849 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8850 }
2d31ecaf
MC
8851
8852 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8853 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8854 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8855 for (i = 0; i < 16; i++)
8856 tw32_tx_mbox(mbox + i * 8, 0);
8857 }
8858
8859 txrcb = NIC_SRAM_SEND_RCB;
8860 rxrcb = NIC_SRAM_RCV_RET_RCB;
8861
8862 /* Clear status block in ram. */
8863 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8864
8865 /* Set status block DMA address */
8866 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8867 ((u64) tnapi->status_mapping >> 32));
8868 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8869 ((u64) tnapi->status_mapping & 0xffffffff));
8870
f77a6a8e
MC
8871 if (tnapi->tx_ring) {
8872 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8873 (TG3_TX_RING_SIZE <<
8874 BDINFO_FLAGS_MAXLEN_SHIFT),
8875 NIC_SRAM_TX_BUFFER_DESC);
8876 txrcb += TG3_BDINFO_SIZE;
8877 }
8878
8879 if (tnapi->rx_rcb) {
8880 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8881 (tp->rx_ret_ring_mask + 1) <<
8882 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8883 rxrcb += TG3_BDINFO_SIZE;
8884 }
8885
8886 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8887
f77a6a8e
MC
8888 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8889 u64 mapping = (u64)tnapi->status_mapping;
8890 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8891 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8892
8893 /* Clear status block in ram. */
8894 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8895
19cfaecc
MC
8896 if (tnapi->tx_ring) {
8897 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8898 (TG3_TX_RING_SIZE <<
8899 BDINFO_FLAGS_MAXLEN_SHIFT),
8900 NIC_SRAM_TX_BUFFER_DESC);
8901 txrcb += TG3_BDINFO_SIZE;
8902 }
f77a6a8e
MC
8903
8904 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8905 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8906 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8907
8908 stblk += 8;
f77a6a8e
MC
8909 rxrcb += TG3_BDINFO_SIZE;
8910 }
2d31ecaf
MC
8911}
8912
eb07a940
MC
8913static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8914{
8915 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8916
63c3a66f
JP
8917 if (!tg3_flag(tp, 5750_PLUS) ||
8918 tg3_flag(tp, 5780_CLASS) ||
4153577a
JP
8919 tg3_asic_rev(tp) == ASIC_REV_5750 ||
8920 tg3_asic_rev(tp) == ASIC_REV_5752 ||
513aa6ea 8921 tg3_flag(tp, 57765_PLUS))
eb07a940 8922 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
4153577a
JP
8923 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
8924 tg3_asic_rev(tp) == ASIC_REV_5787)
eb07a940
MC
8925 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8926 else
8927 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8928
8929 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8930 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8931
8932 val = min(nic_rep_thresh, host_rep_thresh);
8933 tw32(RCVBDI_STD_THRESH, val);
8934
63c3a66f 8935 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8936 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8937
63c3a66f 8938 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8939 return;
8940
513aa6ea 8941 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8942
8943 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8944
8945 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8946 tw32(RCVBDI_JUMBO_THRESH, val);
8947
63c3a66f 8948 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8949 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8950}
8951
ccd5ba9d
MC
8952static inline u32 calc_crc(unsigned char *buf, int len)
8953{
8954 u32 reg;
8955 u32 tmp;
8956 int j, k;
8957
8958 reg = 0xffffffff;
8959
8960 for (j = 0; j < len; j++) {
8961 reg ^= buf[j];
8962
8963 for (k = 0; k < 8; k++) {
8964 tmp = reg & 0x01;
8965
8966 reg >>= 1;
8967
8968 if (tmp)
8969 reg ^= 0xedb88320;
8970 }
8971 }
8972
8973 return ~reg;
8974}
8975
8976static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
8977{
8978 /* accept or reject all multicast frames */
8979 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
8980 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
8981 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
8982 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
8983}
8984
8985static void __tg3_set_rx_mode(struct net_device *dev)
8986{
8987 struct tg3 *tp = netdev_priv(dev);
8988 u32 rx_mode;
8989
8990 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
8991 RX_MODE_KEEP_VLAN_TAG);
8992
8993#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
8994 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
8995 * flag clear.
8996 */
8997 if (!tg3_flag(tp, ENABLE_ASF))
8998 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8999#endif
9000
9001 if (dev->flags & IFF_PROMISC) {
9002 /* Promiscuous mode. */
9003 rx_mode |= RX_MODE_PROMISC;
9004 } else if (dev->flags & IFF_ALLMULTI) {
9005 /* Accept all multicast. */
9006 tg3_set_multi(tp, 1);
9007 } else if (netdev_mc_empty(dev)) {
9008 /* Reject all multicast. */
9009 tg3_set_multi(tp, 0);
9010 } else {
9011 /* Accept one or more multicast(s). */
9012 struct netdev_hw_addr *ha;
9013 u32 mc_filter[4] = { 0, };
9014 u32 regidx;
9015 u32 bit;
9016 u32 crc;
9017
9018 netdev_for_each_mc_addr(ha, dev) {
9019 crc = calc_crc(ha->addr, ETH_ALEN);
9020 bit = ~crc & 0x7f;
9021 regidx = (bit & 0x60) >> 5;
9022 bit &= 0x1f;
9023 mc_filter[regidx] |= (1 << bit);
9024 }
9025
9026 tw32(MAC_HASH_REG_0, mc_filter[0]);
9027 tw32(MAC_HASH_REG_1, mc_filter[1]);
9028 tw32(MAC_HASH_REG_2, mc_filter[2]);
9029 tw32(MAC_HASH_REG_3, mc_filter[3]);
9030 }
9031
9032 if (rx_mode != tp->rx_mode) {
9033 tp->rx_mode = rx_mode;
9034 tw32_f(MAC_RX_MODE, rx_mode);
9035 udelay(10);
9036 }
9037}
9038
9102426a 9039static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
90415477
MC
9040{
9041 int i;
9042
9043 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
9102426a 9044 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
90415477
MC
9045}
9046
9047static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9048{
9049 int i;
9050
9051 if (!tg3_flag(tp, SUPPORT_MSIX))
9052 return;
9053
0b3ba055 9054 if (tp->rxq_cnt == 1) {
bcebcc46 9055 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
9056 return;
9057 }
9058
9059 /* Validate table against current IRQ count */
9060 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
0b3ba055 9061 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
90415477
MC
9062 break;
9063 }
9064
9065 if (i != TG3_RSS_INDIR_TBL_SIZE)
9102426a 9066 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
bcebcc46
MC
9067}
9068
90415477 9069static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9070{
9071 int i = 0;
9072 u32 reg = MAC_RSS_INDIR_TBL_0;
9073
9074 while (i < TG3_RSS_INDIR_TBL_SIZE) {
9075 u32 val = tp->rss_ind_tbl[i];
9076 i++;
9077 for (; i % 8; i++) {
9078 val <<= 4;
9079 val |= tp->rss_ind_tbl[i];
9080 }
9081 tw32(reg, val);
9082 reg += 4;
9083 }
9084}
9085
1da177e4 9086/* tp->lock is held. */
8e7a22e3 9087static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
9088{
9089 u32 val, rdmac_mode;
9090 int i, err, limit;
8fea32b9 9091 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
9092
9093 tg3_disable_ints(tp);
9094
9095 tg3_stop_fw(tp);
9096
9097 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9098
63c3a66f 9099 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 9100 tg3_abort_hw(tp, 1);
1da177e4 9101
699c0193
MC
9102 /* Enable MAC control of LPI */
9103 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
c65a17f4
MC
9104 val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
9105 TG3_CPMU_EEE_LNKIDL_UART_IDL;
4153577a 9106 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
c65a17f4
MC
9107 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
9108
9109 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
699c0193
MC
9110
9111 tw32_f(TG3_CPMU_EEE_CTRL,
9112 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
9113
a386b901
MC
9114 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
9115 TG3_CPMU_EEEMD_LPI_IN_TX |
9116 TG3_CPMU_EEEMD_LPI_IN_RX |
9117 TG3_CPMU_EEEMD_EEE_ENABLE;
9118
4153577a 9119 if (tg3_asic_rev(tp) != ASIC_REV_5717)
a386b901
MC
9120 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
9121
63c3a66f 9122 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
9123 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
9124
9125 tw32_f(TG3_CPMU_EEE_MODE, val);
9126
9127 tw32_f(TG3_CPMU_EEE_DBTMR1,
9128 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
9129 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
9130
9131 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 9132 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 9133 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
9134 }
9135
603f1173 9136 if (reset_phy)
d4d2c558
MC
9137 tg3_phy_reset(tp);
9138
1da177e4
LT
9139 err = tg3_chip_reset(tp);
9140 if (err)
9141 return err;
9142
9143 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9144
4153577a 9145 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
d30cdd28
MC
9146 val = tr32(TG3_CPMU_CTRL);
9147 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9148 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
9149
9150 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9151 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9152 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9153 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9154
9155 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9156 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9157 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9158 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9159
9160 val = tr32(TG3_CPMU_HST_ACC);
9161 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9162 val |= CPMU_HST_ACC_MACCLK_6_25;
9163 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
9164 }
9165
4153577a 9166 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
33466d93
MC
9167 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9168 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9169 PCIE_PWR_MGMT_L1_THRESH_4MS;
9170 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
9171
9172 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9173 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9174
9175 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 9176
f40386c8
MC
9177 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9178 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
9179 }
9180
63c3a66f 9181 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
9182 u32 grc_mode = tr32(GRC_MODE);
9183
9184 /* Access the lower 1K of PL PCIE block registers. */
9185 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9186 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9187
9188 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9189 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9190 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9191
9192 tw32(GRC_MODE, grc_mode);
9193 }
9194
55086ad9 9195 if (tg3_flag(tp, 57765_CLASS)) {
4153577a 9196 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
5093eedc 9197 u32 grc_mode = tr32(GRC_MODE);
cea46462 9198
5093eedc
MC
9199 /* Access the lower 1K of PL PCIE block registers. */
9200 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9201 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 9202
5093eedc
MC
9203 val = tr32(TG3_PCIE_TLDLPL_PORT +
9204 TG3_PCIE_PL_LO_PHYCTL5);
9205 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9206 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 9207
5093eedc
MC
9208 tw32(GRC_MODE, grc_mode);
9209 }
a977dbe8 9210
4153577a 9211 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
d3f677af
MC
9212 u32 grc_mode;
9213
9214 /* Fix transmit hangs */
9215 val = tr32(TG3_CPMU_PADRNG_CTL);
9216 val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9217 tw32(TG3_CPMU_PADRNG_CTL, val);
9218
9219 grc_mode = tr32(GRC_MODE);
1ff30a59
MC
9220
9221 /* Access the lower 1K of DL PCIE block registers. */
9222 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9223 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
9224
9225 val = tr32(TG3_PCIE_TLDLPL_PORT +
9226 TG3_PCIE_DL_LO_FTSMAX);
9227 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
9228 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
9229 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
9230
9231 tw32(GRC_MODE, grc_mode);
9232 }
9233
a977dbe8
MC
9234 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9235 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9236 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9237 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
9238 }
9239
1da177e4
LT
9240 /* This works around an issue with Athlon chipsets on
9241 * B3 tigon3 silicon. This bit has no effect on any
9242 * other revision. But do not set this on PCI Express
795d01c5 9243 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 9244 */
63c3a66f
JP
9245 if (!tg3_flag(tp, CPMU_PRESENT)) {
9246 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
9247 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
9248 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9249 }
1da177e4 9250
4153577a 9251 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 9252 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
9253 val = tr32(TG3PCI_PCISTATE);
9254 val |= PCISTATE_RETRY_SAME_DMA;
9255 tw32(TG3PCI_PCISTATE, val);
9256 }
9257
63c3a66f 9258 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
9259 /* Allow reads and writes to the
9260 * APE register and memory space.
9261 */
9262 val = tr32(TG3PCI_PCISTATE);
9263 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
9264 PCISTATE_ALLOW_APE_SHMEM_WR |
9265 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
9266 tw32(TG3PCI_PCISTATE, val);
9267 }
9268
4153577a 9269 if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
1da177e4
LT
9270 /* Enable some hw fixes. */
9271 val = tr32(TG3PCI_MSI_DATA);
9272 val |= (1 << 26) | (1 << 28) | (1 << 29);
9273 tw32(TG3PCI_MSI_DATA, val);
9274 }
9275
9276 /* Descriptor ring init may make accesses to the
9277 * NIC SRAM area to setup the TX descriptors, so we
9278 * can only do this after the hardware has been
9279 * successfully reset.
9280 */
32d8c572
MC
9281 err = tg3_init_rings(tp);
9282 if (err)
9283 return err;
1da177e4 9284
63c3a66f 9285 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
9286 val = tr32(TG3PCI_DMA_RW_CTRL) &
9287 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
4153577a 9288 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
1a319025 9289 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 9290 if (!tg3_flag(tp, 57765_CLASS) &&
4153577a
JP
9291 tg3_asic_rev(tp) != ASIC_REV_5717 &&
9292 tg3_asic_rev(tp) != ASIC_REV_5762)
0aebff48 9293 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c 9294 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
4153577a
JP
9295 } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
9296 tg3_asic_rev(tp) != ASIC_REV_5761) {
d30cdd28
MC
9297 /* This value is determined during the probe time DMA
9298 * engine test, tg3_test_dma.
9299 */
9300 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
9301 }
1da177e4
LT
9302
9303 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
9304 GRC_MODE_4X_NIC_SEND_RINGS |
9305 GRC_MODE_NO_TX_PHDR_CSUM |
9306 GRC_MODE_NO_RX_PHDR_CSUM);
9307 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
9308
9309 /* Pseudo-header checksum is done by hardware logic and not
9310 * the offload processers, so make the chip do the pseudo-
9311 * header checksums on receive. For transmit it is more
9312 * convenient to do the pseudo-header checksum in software
9313 * as Linux does that on transmit for us in all cases.
9314 */
9315 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4 9316
fb4ce8ad
MC
9317 val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
9318 if (tp->rxptpctl)
9319 tw32(TG3_RX_PTP_CTL,
9320 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
9321
9322 if (tg3_flag(tp, PTP_CAPABLE))
9323 val |= GRC_MODE_TIME_SYNC_ENABLE;
9324
9325 tw32(GRC_MODE, tp->grc_mode | val);
1da177e4
LT
9326
9327 /* Setup the timer prescalar register. Clock is always 66Mhz. */
9328 val = tr32(GRC_MISC_CFG);
9329 val &= ~0xff;
9330 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
9331 tw32(GRC_MISC_CFG, val);
9332
9333 /* Initialize MBUF/DESC pool. */
63c3a66f 9334 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4 9335 /* Do nothing. */
4153577a 9336 } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
1da177e4 9337 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
4153577a 9338 if (tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
9339 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
9340 else
9341 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
9342 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
9343 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 9344 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9345 int fw_len;
9346
077f849d 9347 fw_len = tp->fw_len;
1da177e4
LT
9348 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
9349 tw32(BUFMGR_MB_POOL_ADDR,
9350 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
9351 tw32(BUFMGR_MB_POOL_SIZE,
9352 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
9353 }
1da177e4 9354
0f893dc6 9355 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
9356 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9357 tp->bufmgr_config.mbuf_read_dma_low_water);
9358 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9359 tp->bufmgr_config.mbuf_mac_rx_low_water);
9360 tw32(BUFMGR_MB_HIGH_WATER,
9361 tp->bufmgr_config.mbuf_high_water);
9362 } else {
9363 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9364 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
9365 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9366 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
9367 tw32(BUFMGR_MB_HIGH_WATER,
9368 tp->bufmgr_config.mbuf_high_water_jumbo);
9369 }
9370 tw32(BUFMGR_DMA_LOW_WATER,
9371 tp->bufmgr_config.dma_low_water);
9372 tw32(BUFMGR_DMA_HIGH_WATER,
9373 tp->bufmgr_config.dma_high_water);
9374
d309a46e 9375 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
4153577a 9376 if (tg3_asic_rev(tp) == ASIC_REV_5719)
d309a46e 9377 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4153577a
JP
9378 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
9379 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9380 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
4d958473 9381 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 9382 tw32(BUFMGR_MODE, val);
1da177e4
LT
9383 for (i = 0; i < 2000; i++) {
9384 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
9385 break;
9386 udelay(10);
9387 }
9388 if (i >= 2000) {
05dbe005 9389 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
9390 return -ENODEV;
9391 }
9392
4153577a 9393 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
eb07a940 9394 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 9395
eb07a940 9396 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
9397
9398 /* Initialize TG3_BDINFO's at:
9399 * RCVDBDI_STD_BD: standard eth size rx ring
9400 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
9401 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
9402 *
9403 * like so:
9404 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
9405 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
9406 * ring attribute flags
9407 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
9408 *
9409 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
9410 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
9411 *
9412 * The size of each ring is fixed in the firmware, but the location is
9413 * configurable.
9414 */
9415 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9416 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 9417 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9418 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 9419 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
9420 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
9421 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 9422
fdb72b38 9423 /* Disable the mini ring */
63c3a66f 9424 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9425 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
9426 BDINFO_FLAGS_DISABLED);
9427
fdb72b38
MC
9428 /* Program the jumbo buffer descriptor ring control
9429 * blocks on those devices that have them.
9430 */
4153577a 9431 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
63c3a66f 9432 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 9433
63c3a66f 9434 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 9435 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9436 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 9437 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9438 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
9439 val = TG3_RX_JMB_RING_SIZE(tp) <<
9440 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 9441 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 9442 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 9443 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
c65a17f4 9444 tg3_flag(tp, 57765_CLASS) ||
4153577a 9445 tg3_asic_rev(tp) == ASIC_REV_5762)
87668d35
MC
9446 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
9447 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
9448 } else {
9449 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
9450 BDINFO_FLAGS_DISABLED);
9451 }
9452
63c3a66f 9453 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 9454 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
9455 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
9456 val |= (TG3_RX_STD_DMA_SZ << 2);
9457 } else
04380d40 9458 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 9459 } else
de9f5230 9460 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
9461
9462 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 9463
411da640 9464 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 9465 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 9466
63c3a66f
JP
9467 tpr->rx_jmb_prod_idx =
9468 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 9469 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 9470
2d31ecaf
MC
9471 tg3_rings_reset(tp);
9472
1da177e4 9473 /* Initialize MAC address and backoff seed. */
986e0aeb 9474 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
9475
9476 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
9477 tw32(MAC_RX_MTU_SIZE,
9478 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
9479
9480 /* The slot time is changed by tg3_setup_phy if we
9481 * run at gigabit with half duplex.
9482 */
f2096f94
MC
9483 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
9484 (6 << TX_LENGTHS_IPG_SHIFT) |
9485 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
9486
4153577a
JP
9487 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9488 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9489 val |= tr32(MAC_TX_LENGTHS) &
9490 (TX_LENGTHS_JMB_FRM_LEN_MSK |
9491 TX_LENGTHS_CNT_DWN_VAL_MSK);
9492
9493 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
9494
9495 /* Receive rules. */
9496 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
9497 tw32(RCVLPC_CONFIG, 0x0181);
9498
9499 /* Calculate RDMAC_MODE setting early, we need it to determine
9500 * the RCVLPC_STATE_ENABLE mask.
9501 */
9502 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
9503 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
9504 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
9505 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
9506 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 9507
4153577a 9508 if (tg3_asic_rev(tp) == ASIC_REV_5717)
0339e4e3
MC
9509 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
9510
4153577a
JP
9511 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
9512 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9513 tg3_asic_rev(tp) == ASIC_REV_57780)
d30cdd28
MC
9514 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
9515 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
9516 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
9517
4153577a
JP
9518 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
9519 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 9520 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a 9521 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
9522 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
9523 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9524 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9525 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9526 }
9527 }
9528
63c3a66f 9529 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
9530 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9531
4153577a 9532 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
d3f677af
MC
9533 tp->dma_limit = 0;
9534 if (tp->dev->mtu <= ETH_DATA_LEN) {
9535 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
9536 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
9537 }
9538 }
9539
63c3a66f
JP
9540 if (tg3_flag(tp, HW_TSO_1) ||
9541 tg3_flag(tp, HW_TSO_2) ||
9542 tg3_flag(tp, HW_TSO_3))
027455ad
MC
9543 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
9544
108a6c16 9545 if (tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
9546 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9547 tg3_asic_rev(tp) == ASIC_REV_57780)
027455ad 9548 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 9549
4153577a
JP
9550 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9551 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9552 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
9553
4153577a
JP
9554 if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
9555 tg3_asic_rev(tp) == ASIC_REV_5784 ||
9556 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9557 tg3_asic_rev(tp) == ASIC_REV_57780 ||
63c3a66f 9558 tg3_flag(tp, 57765_PLUS)) {
c65a17f4
MC
9559 u32 tgtreg;
9560
4153577a 9561 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
9562 tgtreg = TG3_RDMA_RSRVCTRL_REG2;
9563 else
9564 tgtreg = TG3_RDMA_RSRVCTRL_REG;
9565
9566 val = tr32(tgtreg);
4153577a
JP
9567 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9568 tg3_asic_rev(tp) == ASIC_REV_5762) {
b4495ed8
MC
9569 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
9570 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
9571 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
9572 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
9573 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
9574 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 9575 }
c65a17f4 9576 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
41a8a7ee
MC
9577 }
9578
4153577a
JP
9579 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
9580 tg3_asic_rev(tp) == ASIC_REV_5720 ||
9581 tg3_asic_rev(tp) == ASIC_REV_5762) {
c65a17f4
MC
9582 u32 tgtreg;
9583
4153577a 9584 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
9585 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
9586 else
9587 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
9588
9589 val = tr32(tgtreg);
9590 tw32(tgtreg, val |
d309a46e
MC
9591 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
9592 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
9593 }
9594
1da177e4 9595 /* Receive/send statistics. */
63c3a66f 9596 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
9597 val = tr32(RCVLPC_STATS_ENABLE);
9598 val &= ~RCVLPC_STATSENAB_DACK_FIX;
9599 tw32(RCVLPC_STATS_ENABLE, val);
9600 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 9601 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9602 val = tr32(RCVLPC_STATS_ENABLE);
9603 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
9604 tw32(RCVLPC_STATS_ENABLE, val);
9605 } else {
9606 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
9607 }
9608 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
9609 tw32(SNDDATAI_STATSENAB, 0xffffff);
9610 tw32(SNDDATAI_STATSCTRL,
9611 (SNDDATAI_SCTRL_ENABLE |
9612 SNDDATAI_SCTRL_FASTUPD));
9613
9614 /* Setup host coalescing engine. */
9615 tw32(HOSTCC_MODE, 0);
9616 for (i = 0; i < 2000; i++) {
9617 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
9618 break;
9619 udelay(10);
9620 }
9621
d244c892 9622 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 9623
63c3a66f 9624 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9625 /* Status/statistics block address. See tg3_timer,
9626 * the tg3_periodic_fetch_stats call there, and
9627 * tg3_get_stats to see how this works for 5705/5750 chips.
9628 */
1da177e4
LT
9629 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9630 ((u64) tp->stats_mapping >> 32));
9631 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9632 ((u64) tp->stats_mapping & 0xffffffff));
9633 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 9634
1da177e4 9635 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
9636
9637 /* Clear statistics and status block memory areas */
9638 for (i = NIC_SRAM_STATS_BLK;
9639 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
9640 i += sizeof(u32)) {
9641 tg3_write_mem(tp, i, 0);
9642 udelay(40);
9643 }
1da177e4
LT
9644 }
9645
9646 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
9647
9648 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
9649 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 9650 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9651 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
9652
f07e9af3
MC
9653 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9654 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
9655 /* reset to prevent losing 1st rx packet intermittently */
9656 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9657 udelay(10);
9658 }
9659
3bda1258 9660 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
9661 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
9662 MAC_MODE_FHDE_ENABLE;
9663 if (tg3_flag(tp, ENABLE_APE))
9664 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 9665 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 9666 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a 9667 tg3_asic_rev(tp) != ASIC_REV_5700)
e8f3f6ca 9668 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
9669 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
9670 udelay(40);
9671
314fba34 9672 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 9673 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
9674 * register to preserve the GPIO settings for LOMs. The GPIOs,
9675 * whether used as inputs or outputs, are set by boot code after
9676 * reset.
9677 */
63c3a66f 9678 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
9679 u32 gpio_mask;
9680
9d26e213
MC
9681 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
9682 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
9683 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc 9684
4153577a 9685 if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc
MC
9686 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
9687 GRC_LCLCTRL_GPIO_OUTPUT3;
9688
4153577a 9689 if (tg3_asic_rev(tp) == ASIC_REV_5755)
af36e6b6
MC
9690 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
9691
aaf84465 9692 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
9693 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
9694
9695 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 9696 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
9697 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
9698 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 9699 }
1da177e4
LT
9700 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9701 udelay(100);
9702
c3b5003b 9703 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 9704 val = tr32(MSGINT_MODE);
c3b5003b
MC
9705 val |= MSGINT_MODE_ENABLE;
9706 if (tp->irq_cnt > 1)
9707 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9708 if (!tg3_flag(tp, 1SHOT_MSI))
9709 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
9710 tw32(MSGINT_MODE, val);
9711 }
9712
63c3a66f 9713 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9714 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
9715 udelay(40);
9716 }
9717
9718 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
9719 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
9720 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
9721 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
9722 WDMAC_MODE_LNGREAD_ENAB);
9723
4153577a
JP
9724 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
9725 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 9726 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a
JP
9727 (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
9728 tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
1da177e4
LT
9729 /* nothing */
9730 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9731 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9732 val |= WDMAC_MODE_RX_ACCEL;
9733 }
9734 }
9735
d9ab5ad1 9736 /* Enable host coalescing bug fix */
63c3a66f 9737 if (tg3_flag(tp, 5755_PLUS))
f51f3562 9738 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 9739
4153577a 9740 if (tg3_asic_rev(tp) == ASIC_REV_5785)
788a035e
MC
9741 val |= WDMAC_MODE_BURST_ALL_DATA;
9742
1da177e4
LT
9743 tw32_f(WDMAC_MODE, val);
9744 udelay(40);
9745
63c3a66f 9746 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
9747 u16 pcix_cmd;
9748
9749 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9750 &pcix_cmd);
4153577a 9751 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
9974a356
MC
9752 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
9753 pcix_cmd |= PCI_X_CMD_READ_2K;
4153577a 9754 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
9974a356
MC
9755 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
9756 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9757 }
9974a356
MC
9758 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9759 pcix_cmd);
1da177e4
LT
9760 }
9761
9762 tw32_f(RDMAC_MODE, rdmac_mode);
9763 udelay(40);
9764
4153577a 9765 if (tg3_asic_rev(tp) == ASIC_REV_5719) {
091f0ea3
MC
9766 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
9767 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
9768 break;
9769 }
9770 if (i < TG3_NUM_RDMA_CHANNELS) {
9771 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
9772 val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
9773 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
9774 tg3_flag_set(tp, 5719_RDMA_BUG);
9775 }
9776 }
9777
1da177e4 9778 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 9779 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 9780 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6 9781
4153577a 9782 if (tg3_asic_rev(tp) == ASIC_REV_5761)
9936bcf6
MC
9783 tw32(SNDDATAC_MODE,
9784 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
9785 else
9786 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
9787
1da177e4
LT
9788 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
9789 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 9790 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 9791 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
9792 val |= RCVDBDI_MODE_LRG_RING_SZ;
9793 tw32(RCVDBDI_MODE, val);
1da177e4 9794 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
9795 if (tg3_flag(tp, HW_TSO_1) ||
9796 tg3_flag(tp, HW_TSO_2) ||
9797 tg3_flag(tp, HW_TSO_3))
1da177e4 9798 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 9799 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 9800 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
9801 val |= SNDBDI_MODE_MULTI_TXQ_EN;
9802 tw32(SNDBDI_MODE, val);
1da177e4
LT
9803 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
9804
4153577a 9805 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
1da177e4
LT
9806 err = tg3_load_5701_a0_firmware_fix(tp);
9807 if (err)
9808 return err;
9809 }
9810
63c3a66f 9811 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9812 err = tg3_load_tso_firmware(tp);
9813 if (err)
9814 return err;
9815 }
1da177e4
LT
9816
9817 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 9818
63c3a66f 9819 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 9820 tg3_asic_rev(tp) == ASIC_REV_5906)
b1d05210 9821 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94 9822
4153577a
JP
9823 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9824 tg3_asic_rev(tp) == ASIC_REV_5762) {
f2096f94
MC
9825 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
9826 tp->tx_mode &= ~val;
9827 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
9828 }
9829
1da177e4
LT
9830 tw32_f(MAC_TX_MODE, tp->tx_mode);
9831 udelay(100);
9832
63c3a66f 9833 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 9834 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
9835
9836 /* Setup the "secret" hash key. */
9837 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
9838 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
9839 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
9840 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
9841 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
9842 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
9843 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
9844 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
9845 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
9846 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
9847 }
9848
1da177e4 9849 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 9850 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
9851 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
9852
63c3a66f 9853 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
9854 tp->rx_mode |= RX_MODE_RSS_ENABLE |
9855 RX_MODE_RSS_ITBL_HASH_BITS_7 |
9856 RX_MODE_RSS_IPV6_HASH_EN |
9857 RX_MODE_RSS_TCP_IPV6_HASH_EN |
9858 RX_MODE_RSS_IPV4_HASH_EN |
9859 RX_MODE_RSS_TCP_IPV4_HASH_EN;
9860
1da177e4
LT
9861 tw32_f(MAC_RX_MODE, tp->rx_mode);
9862 udelay(10);
9863
1da177e4
LT
9864 tw32(MAC_LED_CTRL, tp->led_ctrl);
9865
9866 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 9867 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
9868 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9869 udelay(10);
9870 }
9871 tw32_f(MAC_RX_MODE, tp->rx_mode);
9872 udelay(10);
9873
f07e9af3 9874 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a
JP
9875 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
9876 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
9877 /* Set drive transmission level to 1.2V */
9878 /* only if the signal pre-emphasis bit is not set */
9879 val = tr32(MAC_SERDES_CFG);
9880 val &= 0xfffff000;
9881 val |= 0x880;
9882 tw32(MAC_SERDES_CFG, val);
9883 }
4153577a 9884 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
1da177e4
LT
9885 tw32(MAC_SERDES_CFG, 0x616000);
9886 }
9887
9888 /* Prevent chip from dropping frames when flow control
9889 * is enabled.
9890 */
55086ad9 9891 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
9892 val = 1;
9893 else
9894 val = 2;
9895 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4 9896
4153577a 9897 if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
f07e9af3 9898 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9899 /* Use hardware link auto-negotiation */
63c3a66f 9900 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9901 }
9902
f07e9af3 9903 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
4153577a 9904 tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
9905 u32 tmp;
9906
9907 tmp = tr32(SERDES_RX_CTRL);
9908 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9909 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9910 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9911 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9912 }
9913
63c3a66f 9914 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 9915 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 9916 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 9917
dd477003
MC
9918 err = tg3_setup_phy(tp, 0);
9919 if (err)
9920 return err;
1da177e4 9921
f07e9af3
MC
9922 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9923 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9924 u32 tmp;
9925
9926 /* Clear CRC stats. */
9927 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9928 tg3_writephy(tp, MII_TG3_TEST1,
9929 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9930 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9931 }
1da177e4
LT
9932 }
9933 }
9934
9935 __tg3_set_rx_mode(tp->dev);
9936
9937 /* Initialize receive rules. */
9938 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9939 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9940 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9941 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9942
63c3a66f 9943 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9944 limit = 8;
9945 else
9946 limit = 16;
63c3a66f 9947 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9948 limit -= 4;
9949 switch (limit) {
9950 case 16:
9951 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9952 case 15:
9953 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9954 case 14:
9955 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9956 case 13:
9957 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9958 case 12:
9959 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9960 case 11:
9961 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9962 case 10:
9963 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9964 case 9:
9965 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9966 case 8:
9967 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9968 case 7:
9969 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9970 case 6:
9971 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9972 case 5:
9973 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9974 case 4:
9975 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9976 case 3:
9977 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9978 case 2:
9979 case 1:
9980
9981 default:
9982 break;
855e1111 9983 }
1da177e4 9984
63c3a66f 9985 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9986 /* Write our heartbeat update interval to APE. */
9987 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9988 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9989
1da177e4
LT
9990 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9991
1da177e4
LT
9992 return 0;
9993}
9994
9995/* Called at device open time to get the chip ready for
9996 * packet processing. Invoked with tp->lock held.
9997 */
8e7a22e3 9998static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9999{
1da177e4
LT
10000 tg3_switch_clocks(tp);
10001
10002 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
10003
2f751b67 10004 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
10005}
10006
aed93e0b
MC
10007static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
10008{
10009 int i;
10010
10011 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
10012 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
10013
10014 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
10015 off += len;
10016
10017 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
10018 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
10019 memset(ocir, 0, TG3_OCIR_LEN);
10020 }
10021}
10022
10023/* sysfs attributes for hwmon */
10024static ssize_t tg3_show_temp(struct device *dev,
10025 struct device_attribute *devattr, char *buf)
10026{
10027 struct pci_dev *pdev = to_pci_dev(dev);
10028 struct net_device *netdev = pci_get_drvdata(pdev);
10029 struct tg3 *tp = netdev_priv(netdev);
10030 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
10031 u32 temperature;
10032
10033 spin_lock_bh(&tp->lock);
10034 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10035 sizeof(temperature));
10036 spin_unlock_bh(&tp->lock);
10037 return sprintf(buf, "%u\n", temperature);
10038}
10039
10040
10041static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
10042 TG3_TEMP_SENSOR_OFFSET);
10043static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
10044 TG3_TEMP_CAUTION_OFFSET);
10045static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
10046 TG3_TEMP_MAX_OFFSET);
10047
10048static struct attribute *tg3_attributes[] = {
10049 &sensor_dev_attr_temp1_input.dev_attr.attr,
10050 &sensor_dev_attr_temp1_crit.dev_attr.attr,
10051 &sensor_dev_attr_temp1_max.dev_attr.attr,
10052 NULL
10053};
10054
10055static const struct attribute_group tg3_group = {
10056 .attrs = tg3_attributes,
10057};
10058
aed93e0b
MC
10059static void tg3_hwmon_close(struct tg3 *tp)
10060{
aed93e0b
MC
10061 if (tp->hwmon_dev) {
10062 hwmon_device_unregister(tp->hwmon_dev);
10063 tp->hwmon_dev = NULL;
10064 sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
10065 }
aed93e0b
MC
10066}
10067
10068static void tg3_hwmon_open(struct tg3 *tp)
10069{
aed93e0b
MC
10070 int i, err;
10071 u32 size = 0;
10072 struct pci_dev *pdev = tp->pdev;
10073 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10074
10075 tg3_sd_scan_scratchpad(tp, ocirs);
10076
10077 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10078 if (!ocirs[i].src_data_length)
10079 continue;
10080
10081 size += ocirs[i].src_hdr_length;
10082 size += ocirs[i].src_data_length;
10083 }
10084
10085 if (!size)
10086 return;
10087
10088 /* Register hwmon sysfs hooks */
10089 err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
10090 if (err) {
10091 dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
10092 return;
10093 }
10094
10095 tp->hwmon_dev = hwmon_device_register(&pdev->dev);
10096 if (IS_ERR(tp->hwmon_dev)) {
10097 tp->hwmon_dev = NULL;
10098 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
10099 sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
10100 }
aed93e0b
MC
10101}
10102
10103
1da177e4
LT
10104#define TG3_STAT_ADD32(PSTAT, REG) \
10105do { u32 __val = tr32(REG); \
10106 (PSTAT)->low += __val; \
10107 if ((PSTAT)->low < __val) \
10108 (PSTAT)->high += 1; \
10109} while (0)
10110
10111static void tg3_periodic_fetch_stats(struct tg3 *tp)
10112{
10113 struct tg3_hw_stats *sp = tp->hw_stats;
10114
f4a46d1f 10115 if (!tp->link_up)
1da177e4
LT
10116 return;
10117
10118 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10119 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10120 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10121 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10122 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10123 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10124 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10125 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10126 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10127 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10128 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10129 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10130 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
091f0ea3
MC
10131 if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
10132 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10133 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10134 u32 val;
10135
10136 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10137 val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
10138 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10139 tg3_flag_clear(tp, 5719_RDMA_BUG);
10140 }
1da177e4
LT
10141
10142 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10143 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10144 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10145 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10146 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10147 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10148 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10149 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10150 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10151 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10152 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10153 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10154 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10155 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
10156
10157 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
4153577a
JP
10158 if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
10159 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10160 tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
4d958473
MC
10161 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10162 } else {
10163 u32 val = tr32(HOSTCC_FLOW_ATTN);
10164 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10165 if (val) {
10166 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10167 sp->rx_discards.low += val;
10168 if (sp->rx_discards.low < val)
10169 sp->rx_discards.high += 1;
10170 }
10171 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10172 }
463d305b 10173 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
10174}
10175
0e6cf6a9
MC
10176static void tg3_chk_missed_msi(struct tg3 *tp)
10177{
10178 u32 i;
10179
10180 for (i = 0; i < tp->irq_cnt; i++) {
10181 struct tg3_napi *tnapi = &tp->napi[i];
10182
10183 if (tg3_has_work(tnapi)) {
10184 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10185 tnapi->last_tx_cons == tnapi->tx_cons) {
10186 if (tnapi->chk_msi_cnt < 1) {
10187 tnapi->chk_msi_cnt++;
10188 return;
10189 }
7f230735 10190 tg3_msi(0, tnapi);
0e6cf6a9
MC
10191 }
10192 }
10193 tnapi->chk_msi_cnt = 0;
10194 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
10195 tnapi->last_tx_cons = tnapi->tx_cons;
10196 }
10197}
10198
1da177e4
LT
10199static void tg3_timer(unsigned long __opaque)
10200{
10201 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 10202
5b190624 10203 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
10204 goto restart_timer;
10205
f47c11ee 10206 spin_lock(&tp->lock);
1da177e4 10207
4153577a 10208 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
55086ad9 10209 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
10210 tg3_chk_missed_msi(tp);
10211
7e6c63f0
HM
10212 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
10213 /* BCM4785: Flush posted writes from GbE to host memory. */
10214 tr32(HOSTCC_MODE);
10215 }
10216
63c3a66f 10217 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
10218 /* All of this garbage is because when using non-tagged
10219 * IRQ status the mailbox/status_block protocol the chip
10220 * uses with the cpu is race prone.
10221 */
898a56f8 10222 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
10223 tw32(GRC_LOCAL_CTRL,
10224 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
10225 } else {
10226 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 10227 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 10228 }
1da177e4 10229
fac9b83e 10230 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 10231 spin_unlock(&tp->lock);
db219973 10232 tg3_reset_task_schedule(tp);
5b190624 10233 goto restart_timer;
fac9b83e 10234 }
1da177e4
LT
10235 }
10236
1da177e4
LT
10237 /* This part only runs once per second. */
10238 if (!--tp->timer_counter) {
63c3a66f 10239 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
10240 tg3_periodic_fetch_stats(tp);
10241
b0c5943f
MC
10242 if (tp->setlpicnt && !--tp->setlpicnt)
10243 tg3_phy_eee_enable(tp);
52b02d04 10244
63c3a66f 10245 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
10246 u32 mac_stat;
10247 int phy_event;
10248
10249 mac_stat = tr32(MAC_STATUS);
10250
10251 phy_event = 0;
f07e9af3 10252 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
10253 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
10254 phy_event = 1;
10255 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
10256 phy_event = 1;
10257
10258 if (phy_event)
10259 tg3_setup_phy(tp, 0);
63c3a66f 10260 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
10261 u32 mac_stat = tr32(MAC_STATUS);
10262 int need_setup = 0;
10263
f4a46d1f 10264 if (tp->link_up &&
1da177e4
LT
10265 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
10266 need_setup = 1;
10267 }
f4a46d1f 10268 if (!tp->link_up &&
1da177e4
LT
10269 (mac_stat & (MAC_STATUS_PCS_SYNCED |
10270 MAC_STATUS_SIGNAL_DET))) {
10271 need_setup = 1;
10272 }
10273 if (need_setup) {
3d3ebe74
MC
10274 if (!tp->serdes_counter) {
10275 tw32_f(MAC_MODE,
10276 (tp->mac_mode &
10277 ~MAC_MODE_PORT_MODE_MASK));
10278 udelay(40);
10279 tw32_f(MAC_MODE, tp->mac_mode);
10280 udelay(40);
10281 }
1da177e4
LT
10282 tg3_setup_phy(tp, 0);
10283 }
f07e9af3 10284 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 10285 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 10286 tg3_serdes_parallel_detect(tp);
57d8b880 10287 }
1da177e4
LT
10288
10289 tp->timer_counter = tp->timer_multiplier;
10290 }
10291
130b8e4d
MC
10292 /* Heartbeat is only sent once every 2 seconds.
10293 *
10294 * The heartbeat is to tell the ASF firmware that the host
10295 * driver is still alive. In the event that the OS crashes,
10296 * ASF needs to reset the hardware to free up the FIFO space
10297 * that may be filled with rx packets destined for the host.
10298 * If the FIFO is full, ASF will no longer function properly.
10299 *
10300 * Unintended resets have been reported on real time kernels
10301 * where the timer doesn't run on time. Netpoll will also have
10302 * same problem.
10303 *
10304 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
10305 * to check the ring condition when the heartbeat is expiring
10306 * before doing the reset. This will prevent most unintended
10307 * resets.
10308 */
1da177e4 10309 if (!--tp->asf_counter) {
63c3a66f 10310 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
10311 tg3_wait_for_event_ack(tp);
10312
bbadf503 10313 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 10314 FWCMD_NICDRV_ALIVE3);
bbadf503 10315 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
10316 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
10317 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
10318
10319 tg3_generate_fw_event(tp);
1da177e4
LT
10320 }
10321 tp->asf_counter = tp->asf_multiplier;
10322 }
10323
f47c11ee 10324 spin_unlock(&tp->lock);
1da177e4 10325
f475f163 10326restart_timer:
1da177e4
LT
10327 tp->timer.expires = jiffies + tp->timer_offset;
10328 add_timer(&tp->timer);
10329}
10330
229b1ad1 10331static void tg3_timer_init(struct tg3 *tp)
21f7638e
MC
10332{
10333 if (tg3_flag(tp, TAGGED_STATUS) &&
4153577a 10334 tg3_asic_rev(tp) != ASIC_REV_5717 &&
21f7638e
MC
10335 !tg3_flag(tp, 57765_CLASS))
10336 tp->timer_offset = HZ;
10337 else
10338 tp->timer_offset = HZ / 10;
10339
10340 BUG_ON(tp->timer_offset > HZ);
10341
10342 tp->timer_multiplier = (HZ / tp->timer_offset);
10343 tp->asf_multiplier = (HZ / tp->timer_offset) *
10344 TG3_FW_UPDATE_FREQ_SEC;
10345
10346 init_timer(&tp->timer);
10347 tp->timer.data = (unsigned long) tp;
10348 tp->timer.function = tg3_timer;
10349}
10350
10351static void tg3_timer_start(struct tg3 *tp)
10352{
10353 tp->asf_counter = tp->asf_multiplier;
10354 tp->timer_counter = tp->timer_multiplier;
10355
10356 tp->timer.expires = jiffies + tp->timer_offset;
10357 add_timer(&tp->timer);
10358}
10359
10360static void tg3_timer_stop(struct tg3 *tp)
10361{
10362 del_timer_sync(&tp->timer);
10363}
10364
10365/* Restart hardware after configuration changes, self-test, etc.
10366 * Invoked with tp->lock held.
10367 */
10368static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
10369 __releases(tp->lock)
10370 __acquires(tp->lock)
10371{
10372 int err;
10373
10374 err = tg3_init_hw(tp, reset_phy);
10375 if (err) {
10376 netdev_err(tp->dev,
10377 "Failed to re-initialize device, aborting\n");
10378 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10379 tg3_full_unlock(tp);
10380 tg3_timer_stop(tp);
10381 tp->irq_sync = 0;
10382 tg3_napi_enable(tp);
10383 dev_close(tp->dev);
10384 tg3_full_lock(tp, 0);
10385 }
10386 return err;
10387}
10388
10389static void tg3_reset_task(struct work_struct *work)
10390{
10391 struct tg3 *tp = container_of(work, struct tg3, reset_task);
10392 int err;
10393
10394 tg3_full_lock(tp, 0);
10395
10396 if (!netif_running(tp->dev)) {
10397 tg3_flag_clear(tp, RESET_TASK_PENDING);
10398 tg3_full_unlock(tp);
10399 return;
10400 }
10401
10402 tg3_full_unlock(tp);
10403
10404 tg3_phy_stop(tp);
10405
10406 tg3_netif_stop(tp);
10407
10408 tg3_full_lock(tp, 1);
10409
10410 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
10411 tp->write32_tx_mbox = tg3_write32_tx_mbox;
10412 tp->write32_rx_mbox = tg3_write_flush_reg32;
10413 tg3_flag_set(tp, MBOX_WRITE_REORDER);
10414 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
10415 }
10416
10417 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
10418 err = tg3_init_hw(tp, 1);
10419 if (err)
10420 goto out;
10421
10422 tg3_netif_start(tp);
10423
10424out:
10425 tg3_full_unlock(tp);
10426
10427 if (!err)
10428 tg3_phy_start(tp);
10429
10430 tg3_flag_clear(tp, RESET_TASK_PENDING);
10431}
10432
4f125f42 10433static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 10434{
7d12e780 10435 irq_handler_t fn;
fcfa0a32 10436 unsigned long flags;
4f125f42
MC
10437 char *name;
10438 struct tg3_napi *tnapi = &tp->napi[irq_num];
10439
10440 if (tp->irq_cnt == 1)
10441 name = tp->dev->name;
10442 else {
10443 name = &tnapi->irq_lbl[0];
10444 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
10445 name[IFNAMSIZ-1] = 0;
10446 }
fcfa0a32 10447
63c3a66f 10448 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 10449 fn = tg3_msi;
63c3a66f 10450 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 10451 fn = tg3_msi_1shot;
ab392d2d 10452 flags = 0;
fcfa0a32
MC
10453 } else {
10454 fn = tg3_interrupt;
63c3a66f 10455 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 10456 fn = tg3_interrupt_tagged;
ab392d2d 10457 flags = IRQF_SHARED;
fcfa0a32 10458 }
4f125f42
MC
10459
10460 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
10461}
10462
7938109f
MC
10463static int tg3_test_interrupt(struct tg3 *tp)
10464{
09943a18 10465 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 10466 struct net_device *dev = tp->dev;
b16250e3 10467 int err, i, intr_ok = 0;
f6eb9b1f 10468 u32 val;
7938109f 10469
d4bc3927
MC
10470 if (!netif_running(dev))
10471 return -ENODEV;
10472
7938109f
MC
10473 tg3_disable_ints(tp);
10474
4f125f42 10475 free_irq(tnapi->irq_vec, tnapi);
7938109f 10476
f6eb9b1f
MC
10477 /*
10478 * Turn off MSI one shot mode. Otherwise this test has no
10479 * observable way to know whether the interrupt was delivered.
10480 */
3aa1cdf8 10481 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
10482 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
10483 tw32(MSGINT_MODE, val);
10484 }
10485
4f125f42 10486 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 10487 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
10488 if (err)
10489 return err;
10490
898a56f8 10491 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
10492 tg3_enable_ints(tp);
10493
10494 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10495 tnapi->coal_now);
7938109f
MC
10496
10497 for (i = 0; i < 5; i++) {
b16250e3
MC
10498 u32 int_mbox, misc_host_ctrl;
10499
898a56f8 10500 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
10501 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
10502
10503 if ((int_mbox != 0) ||
10504 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
10505 intr_ok = 1;
7938109f 10506 break;
b16250e3
MC
10507 }
10508
3aa1cdf8
MC
10509 if (tg3_flag(tp, 57765_PLUS) &&
10510 tnapi->hw_status->status_tag != tnapi->last_tag)
10511 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
10512
7938109f
MC
10513 msleep(10);
10514 }
10515
10516 tg3_disable_ints(tp);
10517
4f125f42 10518 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 10519
4f125f42 10520 err = tg3_request_irq(tp, 0);
7938109f
MC
10521
10522 if (err)
10523 return err;
10524
f6eb9b1f
MC
10525 if (intr_ok) {
10526 /* Reenable MSI one shot mode. */
5b39de91 10527 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
10528 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
10529 tw32(MSGINT_MODE, val);
10530 }
7938109f 10531 return 0;
f6eb9b1f 10532 }
7938109f
MC
10533
10534 return -EIO;
10535}
10536
10537/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
10538 * successfully restored
10539 */
10540static int tg3_test_msi(struct tg3 *tp)
10541{
7938109f
MC
10542 int err;
10543 u16 pci_cmd;
10544
63c3a66f 10545 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
10546 return 0;
10547
10548 /* Turn off SERR reporting in case MSI terminates with Master
10549 * Abort.
10550 */
10551 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
10552 pci_write_config_word(tp->pdev, PCI_COMMAND,
10553 pci_cmd & ~PCI_COMMAND_SERR);
10554
10555 err = tg3_test_interrupt(tp);
10556
10557 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
10558
10559 if (!err)
10560 return 0;
10561
10562 /* other failures */
10563 if (err != -EIO)
10564 return err;
10565
10566 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
10567 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
10568 "to INTx mode. Please report this failure to the PCI "
10569 "maintainer and include system chipset information\n");
7938109f 10570
4f125f42 10571 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 10572
7938109f
MC
10573 pci_disable_msi(tp->pdev);
10574
63c3a66f 10575 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 10576 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 10577
4f125f42 10578 err = tg3_request_irq(tp, 0);
7938109f
MC
10579 if (err)
10580 return err;
10581
10582 /* Need to reset the chip because the MSI cycle may have terminated
10583 * with Master Abort.
10584 */
f47c11ee 10585 tg3_full_lock(tp, 1);
7938109f 10586
944d980e 10587 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 10588 err = tg3_init_hw(tp, 1);
7938109f 10589
f47c11ee 10590 tg3_full_unlock(tp);
7938109f
MC
10591
10592 if (err)
4f125f42 10593 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
10594
10595 return err;
10596}
10597
9e9fd12d
MC
10598static int tg3_request_firmware(struct tg3 *tp)
10599{
10600 const __be32 *fw_data;
10601
10602 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
10603 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
10604 tp->fw_needed);
9e9fd12d
MC
10605 return -ENOENT;
10606 }
10607
10608 fw_data = (void *)tp->fw->data;
10609
10610 /* Firmware blob starts with version numbers, followed by
10611 * start address and _full_ length including BSS sections
10612 * (which must be longer than the actual data, of course
10613 */
10614
10615 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
10616 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
10617 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
10618 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
10619 release_firmware(tp->fw);
10620 tp->fw = NULL;
10621 return -EINVAL;
10622 }
10623
10624 /* We no longer need firmware; we have it. */
10625 tp->fw_needed = NULL;
10626 return 0;
10627}
10628
9102426a 10629static u32 tg3_irq_count(struct tg3 *tp)
679563f4 10630{
9102426a 10631 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
679563f4 10632
9102426a 10633 if (irq_cnt > 1) {
c3b5003b
MC
10634 /* We want as many rx rings enabled as there are cpus.
10635 * In multiqueue MSI-X mode, the first MSI-X vector
10636 * only deals with link interrupts, etc, so we add
10637 * one to the number of vectors we are requesting.
10638 */
9102426a 10639 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
c3b5003b 10640 }
679563f4 10641
9102426a
MC
10642 return irq_cnt;
10643}
10644
10645static bool tg3_enable_msix(struct tg3 *tp)
10646{
10647 int i, rc;
86449944 10648 struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
9102426a 10649
0968169c
MC
10650 tp->txq_cnt = tp->txq_req;
10651 tp->rxq_cnt = tp->rxq_req;
10652 if (!tp->rxq_cnt)
10653 tp->rxq_cnt = netif_get_num_default_rss_queues();
9102426a
MC
10654 if (tp->rxq_cnt > tp->rxq_max)
10655 tp->rxq_cnt = tp->rxq_max;
cf6d6ea6
MC
10656
10657 /* Disable multiple TX rings by default. Simple round-robin hardware
10658 * scheduling of the TX rings can cause starvation of rings with
10659 * small packets when other rings have TSO or jumbo packets.
10660 */
10661 if (!tp->txq_req)
10662 tp->txq_cnt = 1;
9102426a
MC
10663
10664 tp->irq_cnt = tg3_irq_count(tp);
10665
679563f4
MC
10666 for (i = 0; i < tp->irq_max; i++) {
10667 msix_ent[i].entry = i;
10668 msix_ent[i].vector = 0;
10669 }
10670
10671 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
10672 if (rc < 0) {
10673 return false;
10674 } else if (rc != 0) {
679563f4
MC
10675 if (pci_enable_msix(tp->pdev, msix_ent, rc))
10676 return false;
05dbe005
JP
10677 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
10678 tp->irq_cnt, rc);
679563f4 10679 tp->irq_cnt = rc;
49a359e3 10680 tp->rxq_cnt = max(rc - 1, 1);
9102426a
MC
10681 if (tp->txq_cnt)
10682 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
679563f4
MC
10683 }
10684
10685 for (i = 0; i < tp->irq_max; i++)
10686 tp->napi[i].irq_vec = msix_ent[i].vector;
10687
49a359e3 10688 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
2ddaad39
BH
10689 pci_disable_msix(tp->pdev);
10690 return false;
10691 }
b92b9040 10692
9102426a
MC
10693 if (tp->irq_cnt == 1)
10694 return true;
d78b59f5 10695
9102426a
MC
10696 tg3_flag_set(tp, ENABLE_RSS);
10697
10698 if (tp->txq_cnt > 1)
10699 tg3_flag_set(tp, ENABLE_TSS);
10700
10701 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
2430b031 10702
679563f4
MC
10703 return true;
10704}
10705
07b0173c
MC
10706static void tg3_ints_init(struct tg3 *tp)
10707{
63c3a66f
JP
10708 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
10709 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
10710 /* All MSI supporting chips should support tagged
10711 * status. Assert that this is the case.
10712 */
5129c3a3
MC
10713 netdev_warn(tp->dev,
10714 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 10715 goto defcfg;
07b0173c 10716 }
4f125f42 10717
63c3a66f
JP
10718 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
10719 tg3_flag_set(tp, USING_MSIX);
10720 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
10721 tg3_flag_set(tp, USING_MSI);
679563f4 10722
63c3a66f 10723 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 10724 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 10725 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 10726 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
10727 if (!tg3_flag(tp, 1SHOT_MSI))
10728 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
10729 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
10730 }
10731defcfg:
63c3a66f 10732 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
10733 tp->irq_cnt = 1;
10734 tp->napi[0].irq_vec = tp->pdev->irq;
49a359e3
MC
10735 }
10736
10737 if (tp->irq_cnt == 1) {
10738 tp->txq_cnt = 1;
10739 tp->rxq_cnt = 1;
2ddaad39 10740 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 10741 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 10742 }
07b0173c
MC
10743}
10744
10745static void tg3_ints_fini(struct tg3 *tp)
10746{
63c3a66f 10747 if (tg3_flag(tp, USING_MSIX))
679563f4 10748 pci_disable_msix(tp->pdev);
63c3a66f 10749 else if (tg3_flag(tp, USING_MSI))
679563f4 10750 pci_disable_msi(tp->pdev);
63c3a66f
JP
10751 tg3_flag_clear(tp, USING_MSI);
10752 tg3_flag_clear(tp, USING_MSIX);
10753 tg3_flag_clear(tp, ENABLE_RSS);
10754 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
10755}
10756
be947307
MC
10757static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
10758 bool init)
1da177e4 10759{
d8f4cd38 10760 struct net_device *dev = tp->dev;
4f125f42 10761 int i, err;
1da177e4 10762
679563f4
MC
10763 /*
10764 * Setup interrupts first so we know how
10765 * many NAPI resources to allocate
10766 */
10767 tg3_ints_init(tp);
10768
90415477 10769 tg3_rss_check_indir_tbl(tp);
bcebcc46 10770
1da177e4
LT
10771 /* The placement of this call is tied
10772 * to the setup and use of Host TX descriptors.
10773 */
10774 err = tg3_alloc_consistent(tp);
10775 if (err)
679563f4 10776 goto err_out1;
88b06bc2 10777
66cfd1bd
MC
10778 tg3_napi_init(tp);
10779
fed97810 10780 tg3_napi_enable(tp);
1da177e4 10781
4f125f42
MC
10782 for (i = 0; i < tp->irq_cnt; i++) {
10783 struct tg3_napi *tnapi = &tp->napi[i];
10784 err = tg3_request_irq(tp, i);
10785 if (err) {
5bc09186
MC
10786 for (i--; i >= 0; i--) {
10787 tnapi = &tp->napi[i];
4f125f42 10788 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
10789 }
10790 goto err_out2;
4f125f42
MC
10791 }
10792 }
1da177e4 10793
f47c11ee 10794 tg3_full_lock(tp, 0);
1da177e4 10795
d8f4cd38 10796 err = tg3_init_hw(tp, reset_phy);
1da177e4 10797 if (err) {
944d980e 10798 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10799 tg3_free_rings(tp);
1da177e4
LT
10800 }
10801
f47c11ee 10802 tg3_full_unlock(tp);
1da177e4 10803
07b0173c 10804 if (err)
679563f4 10805 goto err_out3;
1da177e4 10806
d8f4cd38 10807 if (test_irq && tg3_flag(tp, USING_MSI)) {
7938109f 10808 err = tg3_test_msi(tp);
fac9b83e 10809
7938109f 10810 if (err) {
f47c11ee 10811 tg3_full_lock(tp, 0);
944d980e 10812 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 10813 tg3_free_rings(tp);
f47c11ee 10814 tg3_full_unlock(tp);
7938109f 10815
679563f4 10816 goto err_out2;
7938109f 10817 }
fcfa0a32 10818
63c3a66f 10819 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 10820 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 10821
f6eb9b1f
MC
10822 tw32(PCIE_TRANSACTION_CFG,
10823 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 10824 }
7938109f
MC
10825 }
10826
b02fd9e3
MC
10827 tg3_phy_start(tp);
10828
aed93e0b
MC
10829 tg3_hwmon_open(tp);
10830
f47c11ee 10831 tg3_full_lock(tp, 0);
1da177e4 10832
21f7638e 10833 tg3_timer_start(tp);
63c3a66f 10834 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
10835 tg3_enable_ints(tp);
10836
be947307
MC
10837 if (init)
10838 tg3_ptp_init(tp);
10839 else
10840 tg3_ptp_resume(tp);
10841
10842
f47c11ee 10843 tg3_full_unlock(tp);
1da177e4 10844
fe5f5787 10845 netif_tx_start_all_queues(dev);
1da177e4 10846
06c03c02
MB
10847 /*
10848 * Reset loopback feature if it was turned on while the device was down
10849 * make sure that it's installed properly now.
10850 */
10851 if (dev->features & NETIF_F_LOOPBACK)
10852 tg3_set_loopback(dev, dev->features);
10853
1da177e4 10854 return 0;
07b0173c 10855
679563f4 10856err_out3:
4f125f42
MC
10857 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10858 struct tg3_napi *tnapi = &tp->napi[i];
10859 free_irq(tnapi->irq_vec, tnapi);
10860 }
07b0173c 10861
679563f4 10862err_out2:
fed97810 10863 tg3_napi_disable(tp);
66cfd1bd 10864 tg3_napi_fini(tp);
07b0173c 10865 tg3_free_consistent(tp);
679563f4
MC
10866
10867err_out1:
10868 tg3_ints_fini(tp);
d8f4cd38 10869
07b0173c 10870 return err;
1da177e4
LT
10871}
10872
65138594 10873static void tg3_stop(struct tg3 *tp)
1da177e4 10874{
4f125f42 10875 int i;
1da177e4 10876
db219973 10877 tg3_reset_task_cancel(tp);
bd473da3 10878 tg3_netif_stop(tp);
1da177e4 10879
21f7638e 10880 tg3_timer_stop(tp);
1da177e4 10881
aed93e0b
MC
10882 tg3_hwmon_close(tp);
10883
24bb4fb6
MC
10884 tg3_phy_stop(tp);
10885
f47c11ee 10886 tg3_full_lock(tp, 1);
1da177e4
LT
10887
10888 tg3_disable_ints(tp);
10889
944d980e 10890 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10891 tg3_free_rings(tp);
63c3a66f 10892 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 10893
f47c11ee 10894 tg3_full_unlock(tp);
1da177e4 10895
4f125f42
MC
10896 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10897 struct tg3_napi *tnapi = &tp->napi[i];
10898 free_irq(tnapi->irq_vec, tnapi);
10899 }
07b0173c
MC
10900
10901 tg3_ints_fini(tp);
1da177e4 10902
66cfd1bd
MC
10903 tg3_napi_fini(tp);
10904
1da177e4 10905 tg3_free_consistent(tp);
65138594
MC
10906}
10907
d8f4cd38
MC
10908static int tg3_open(struct net_device *dev)
10909{
10910 struct tg3 *tp = netdev_priv(dev);
10911 int err;
10912
10913 if (tp->fw_needed) {
10914 err = tg3_request_firmware(tp);
4153577a 10915 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
d8f4cd38
MC
10916 if (err)
10917 return err;
10918 } else if (err) {
10919 netdev_warn(tp->dev, "TSO capability disabled\n");
10920 tg3_flag_clear(tp, TSO_CAPABLE);
10921 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
10922 netdev_notice(tp->dev, "TSO capability restored\n");
10923 tg3_flag_set(tp, TSO_CAPABLE);
10924 }
10925 }
10926
f4a46d1f 10927 tg3_carrier_off(tp);
d8f4cd38
MC
10928
10929 err = tg3_power_up(tp);
10930 if (err)
10931 return err;
10932
10933 tg3_full_lock(tp, 0);
10934
10935 tg3_disable_ints(tp);
10936 tg3_flag_clear(tp, INIT_COMPLETE);
10937
10938 tg3_full_unlock(tp);
10939
be947307 10940 err = tg3_start(tp, true, true, true);
d8f4cd38
MC
10941 if (err) {
10942 tg3_frob_aux_power(tp, false);
10943 pci_set_power_state(tp->pdev, PCI_D3hot);
10944 }
be947307 10945
7d41e49a
MC
10946 if (tg3_flag(tp, PTP_CAPABLE)) {
10947 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
10948 &tp->pdev->dev);
10949 if (IS_ERR(tp->ptp_clock))
10950 tp->ptp_clock = NULL;
10951 }
10952
07b0173c 10953 return err;
1da177e4
LT
10954}
10955
1da177e4
LT
10956static int tg3_close(struct net_device *dev)
10957{
10958 struct tg3 *tp = netdev_priv(dev);
10959
be947307
MC
10960 tg3_ptp_fini(tp);
10961
65138594 10962 tg3_stop(tp);
1da177e4 10963
92feeabf
MC
10964 /* Clear stats across close / open calls */
10965 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
10966 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 10967
c866b7ea 10968 tg3_power_down(tp);
bc1c7567 10969
f4a46d1f 10970 tg3_carrier_off(tp);
bc1c7567 10971
1da177e4
LT
10972 return 0;
10973}
10974
511d2224 10975static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
10976{
10977 return ((u64)val->high << 32) | ((u64)val->low);
10978}
10979
65ec698d 10980static u64 tg3_calc_crc_errors(struct tg3 *tp)
1da177e4
LT
10981{
10982 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10983
f07e9af3 10984 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a
JP
10985 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
10986 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
10987 u32 val;
10988
569a5df8
MC
10989 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
10990 tg3_writephy(tp, MII_TG3_TEST1,
10991 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10992 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
10993 } else
10994 val = 0;
1da177e4
LT
10995
10996 tp->phy_crc_errors += val;
10997
10998 return tp->phy_crc_errors;
10999 }
11000
11001 return get_stat64(&hw_stats->rx_fcs_errors);
11002}
11003
11004#define ESTAT_ADD(member) \
11005 estats->member = old_estats->member + \
511d2224 11006 get_stat64(&hw_stats->member)
1da177e4 11007
65ec698d 11008static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
1da177e4 11009{
1da177e4
LT
11010 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
11011 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11012
1da177e4
LT
11013 ESTAT_ADD(rx_octets);
11014 ESTAT_ADD(rx_fragments);
11015 ESTAT_ADD(rx_ucast_packets);
11016 ESTAT_ADD(rx_mcast_packets);
11017 ESTAT_ADD(rx_bcast_packets);
11018 ESTAT_ADD(rx_fcs_errors);
11019 ESTAT_ADD(rx_align_errors);
11020 ESTAT_ADD(rx_xon_pause_rcvd);
11021 ESTAT_ADD(rx_xoff_pause_rcvd);
11022 ESTAT_ADD(rx_mac_ctrl_rcvd);
11023 ESTAT_ADD(rx_xoff_entered);
11024 ESTAT_ADD(rx_frame_too_long_errors);
11025 ESTAT_ADD(rx_jabbers);
11026 ESTAT_ADD(rx_undersize_packets);
11027 ESTAT_ADD(rx_in_length_errors);
11028 ESTAT_ADD(rx_out_length_errors);
11029 ESTAT_ADD(rx_64_or_less_octet_packets);
11030 ESTAT_ADD(rx_65_to_127_octet_packets);
11031 ESTAT_ADD(rx_128_to_255_octet_packets);
11032 ESTAT_ADD(rx_256_to_511_octet_packets);
11033 ESTAT_ADD(rx_512_to_1023_octet_packets);
11034 ESTAT_ADD(rx_1024_to_1522_octet_packets);
11035 ESTAT_ADD(rx_1523_to_2047_octet_packets);
11036 ESTAT_ADD(rx_2048_to_4095_octet_packets);
11037 ESTAT_ADD(rx_4096_to_8191_octet_packets);
11038 ESTAT_ADD(rx_8192_to_9022_octet_packets);
11039
11040 ESTAT_ADD(tx_octets);
11041 ESTAT_ADD(tx_collisions);
11042 ESTAT_ADD(tx_xon_sent);
11043 ESTAT_ADD(tx_xoff_sent);
11044 ESTAT_ADD(tx_flow_control);
11045 ESTAT_ADD(tx_mac_errors);
11046 ESTAT_ADD(tx_single_collisions);
11047 ESTAT_ADD(tx_mult_collisions);
11048 ESTAT_ADD(tx_deferred);
11049 ESTAT_ADD(tx_excessive_collisions);
11050 ESTAT_ADD(tx_late_collisions);
11051 ESTAT_ADD(tx_collide_2times);
11052 ESTAT_ADD(tx_collide_3times);
11053 ESTAT_ADD(tx_collide_4times);
11054 ESTAT_ADD(tx_collide_5times);
11055 ESTAT_ADD(tx_collide_6times);
11056 ESTAT_ADD(tx_collide_7times);
11057 ESTAT_ADD(tx_collide_8times);
11058 ESTAT_ADD(tx_collide_9times);
11059 ESTAT_ADD(tx_collide_10times);
11060 ESTAT_ADD(tx_collide_11times);
11061 ESTAT_ADD(tx_collide_12times);
11062 ESTAT_ADD(tx_collide_13times);
11063 ESTAT_ADD(tx_collide_14times);
11064 ESTAT_ADD(tx_collide_15times);
11065 ESTAT_ADD(tx_ucast_packets);
11066 ESTAT_ADD(tx_mcast_packets);
11067 ESTAT_ADD(tx_bcast_packets);
11068 ESTAT_ADD(tx_carrier_sense_errors);
11069 ESTAT_ADD(tx_discards);
11070 ESTAT_ADD(tx_errors);
11071
11072 ESTAT_ADD(dma_writeq_full);
11073 ESTAT_ADD(dma_write_prioq_full);
11074 ESTAT_ADD(rxbds_empty);
11075 ESTAT_ADD(rx_discards);
11076 ESTAT_ADD(rx_errors);
11077 ESTAT_ADD(rx_threshold_hit);
11078
11079 ESTAT_ADD(dma_readq_full);
11080 ESTAT_ADD(dma_read_prioq_full);
11081 ESTAT_ADD(tx_comp_queue_full);
11082
11083 ESTAT_ADD(ring_set_send_prod_index);
11084 ESTAT_ADD(ring_status_update);
11085 ESTAT_ADD(nic_irqs);
11086 ESTAT_ADD(nic_avoided_irqs);
11087 ESTAT_ADD(nic_tx_threshold_hit);
11088
4452d099 11089 ESTAT_ADD(mbuf_lwm_thresh_hit);
1da177e4
LT
11090}
11091
65ec698d 11092static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
1da177e4 11093{
511d2224 11094 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
11095 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11096
1da177e4
LT
11097 stats->rx_packets = old_stats->rx_packets +
11098 get_stat64(&hw_stats->rx_ucast_packets) +
11099 get_stat64(&hw_stats->rx_mcast_packets) +
11100 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 11101
1da177e4
LT
11102 stats->tx_packets = old_stats->tx_packets +
11103 get_stat64(&hw_stats->tx_ucast_packets) +
11104 get_stat64(&hw_stats->tx_mcast_packets) +
11105 get_stat64(&hw_stats->tx_bcast_packets);
11106
11107 stats->rx_bytes = old_stats->rx_bytes +
11108 get_stat64(&hw_stats->rx_octets);
11109 stats->tx_bytes = old_stats->tx_bytes +
11110 get_stat64(&hw_stats->tx_octets);
11111
11112 stats->rx_errors = old_stats->rx_errors +
4f63b877 11113 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
11114 stats->tx_errors = old_stats->tx_errors +
11115 get_stat64(&hw_stats->tx_errors) +
11116 get_stat64(&hw_stats->tx_mac_errors) +
11117 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11118 get_stat64(&hw_stats->tx_discards);
11119
11120 stats->multicast = old_stats->multicast +
11121 get_stat64(&hw_stats->rx_mcast_packets);
11122 stats->collisions = old_stats->collisions +
11123 get_stat64(&hw_stats->tx_collisions);
11124
11125 stats->rx_length_errors = old_stats->rx_length_errors +
11126 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11127 get_stat64(&hw_stats->rx_undersize_packets);
11128
11129 stats->rx_over_errors = old_stats->rx_over_errors +
11130 get_stat64(&hw_stats->rxbds_empty);
11131 stats->rx_frame_errors = old_stats->rx_frame_errors +
11132 get_stat64(&hw_stats->rx_align_errors);
11133 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11134 get_stat64(&hw_stats->tx_discards);
11135 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11136 get_stat64(&hw_stats->tx_carrier_sense_errors);
11137
11138 stats->rx_crc_errors = old_stats->rx_crc_errors +
65ec698d 11139 tg3_calc_crc_errors(tp);
1da177e4 11140
4f63b877
JL
11141 stats->rx_missed_errors = old_stats->rx_missed_errors +
11142 get_stat64(&hw_stats->rx_discards);
11143
b0057c51 11144 stats->rx_dropped = tp->rx_dropped;
48855432 11145 stats->tx_dropped = tp->tx_dropped;
1da177e4
LT
11146}
11147
1da177e4
LT
11148static int tg3_get_regs_len(struct net_device *dev)
11149{
97bd8e49 11150 return TG3_REG_BLK_SIZE;
1da177e4
LT
11151}
11152
11153static void tg3_get_regs(struct net_device *dev,
11154 struct ethtool_regs *regs, void *_p)
11155{
1da177e4 11156 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
11157
11158 regs->version = 0;
11159
97bd8e49 11160 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 11161
80096068 11162 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11163 return;
11164
f47c11ee 11165 tg3_full_lock(tp, 0);
1da177e4 11166
97bd8e49 11167 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 11168
f47c11ee 11169 tg3_full_unlock(tp);
1da177e4
LT
11170}
11171
11172static int tg3_get_eeprom_len(struct net_device *dev)
11173{
11174 struct tg3 *tp = netdev_priv(dev);
11175
11176 return tp->nvram_size;
11177}
11178
1da177e4
LT
11179static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11180{
11181 struct tg3 *tp = netdev_priv(dev);
11182 int ret;
11183 u8 *pd;
b9fc7dc5 11184 u32 i, offset, len, b_offset, b_count;
a9dc529d 11185 __be32 val;
1da177e4 11186
63c3a66f 11187 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11188 return -EINVAL;
11189
80096068 11190 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11191 return -EAGAIN;
11192
1da177e4
LT
11193 offset = eeprom->offset;
11194 len = eeprom->len;
11195 eeprom->len = 0;
11196
11197 eeprom->magic = TG3_EEPROM_MAGIC;
11198
11199 if (offset & 3) {
11200 /* adjustments to start on required 4 byte boundary */
11201 b_offset = offset & 3;
11202 b_count = 4 - b_offset;
11203 if (b_count > len) {
11204 /* i.e. offset=1 len=2 */
11205 b_count = len;
11206 }
a9dc529d 11207 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
11208 if (ret)
11209 return ret;
be98da6a 11210 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
11211 len -= b_count;
11212 offset += b_count;
c6cdf436 11213 eeprom->len += b_count;
1da177e4
LT
11214 }
11215
25985edc 11216 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
11217 pd = &data[eeprom->len];
11218 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 11219 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
11220 if (ret) {
11221 eeprom->len += i;
11222 return ret;
11223 }
1da177e4
LT
11224 memcpy(pd + i, &val, 4);
11225 }
11226 eeprom->len += i;
11227
11228 if (len & 3) {
11229 /* read last bytes not ending on 4 byte boundary */
11230 pd = &data[eeprom->len];
11231 b_count = len & 3;
11232 b_offset = offset + len - b_count;
a9dc529d 11233 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
11234 if (ret)
11235 return ret;
b9fc7dc5 11236 memcpy(pd, &val, b_count);
1da177e4
LT
11237 eeprom->len += b_count;
11238 }
11239 return 0;
11240}
11241
1da177e4
LT
11242static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11243{
11244 struct tg3 *tp = netdev_priv(dev);
11245 int ret;
b9fc7dc5 11246 u32 offset, len, b_offset, odd_len;
1da177e4 11247 u8 *buf;
a9dc529d 11248 __be32 start, end;
1da177e4 11249
80096068 11250 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11251 return -EAGAIN;
11252
63c3a66f 11253 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 11254 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
11255 return -EINVAL;
11256
11257 offset = eeprom->offset;
11258 len = eeprom->len;
11259
11260 if ((b_offset = (offset & 3))) {
11261 /* adjustments to start on required 4 byte boundary */
a9dc529d 11262 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
11263 if (ret)
11264 return ret;
1da177e4
LT
11265 len += b_offset;
11266 offset &= ~3;
1c8594b4
MC
11267 if (len < 4)
11268 len = 4;
1da177e4
LT
11269 }
11270
11271 odd_len = 0;
1c8594b4 11272 if (len & 3) {
1da177e4
LT
11273 /* adjustments to end on required 4 byte boundary */
11274 odd_len = 1;
11275 len = (len + 3) & ~3;
a9dc529d 11276 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
11277 if (ret)
11278 return ret;
1da177e4
LT
11279 }
11280
11281 buf = data;
11282 if (b_offset || odd_len) {
11283 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 11284 if (!buf)
1da177e4
LT
11285 return -ENOMEM;
11286 if (b_offset)
11287 memcpy(buf, &start, 4);
11288 if (odd_len)
11289 memcpy(buf+len-4, &end, 4);
11290 memcpy(buf + b_offset, data, eeprom->len);
11291 }
11292
11293 ret = tg3_nvram_write_block(tp, offset, len, buf);
11294
11295 if (buf != data)
11296 kfree(buf);
11297
11298 return ret;
11299}
11300
11301static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11302{
b02fd9e3
MC
11303 struct tg3 *tp = netdev_priv(dev);
11304
63c3a66f 11305 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11306 struct phy_device *phydev;
f07e9af3 11307 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11308 return -EAGAIN;
3f0e3ad7
MC
11309 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11310 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 11311 }
6aa20a22 11312
1da177e4
LT
11313 cmd->supported = (SUPPORTED_Autoneg);
11314
f07e9af3 11315 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
11316 cmd->supported |= (SUPPORTED_1000baseT_Half |
11317 SUPPORTED_1000baseT_Full);
11318
f07e9af3 11319 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
11320 cmd->supported |= (SUPPORTED_100baseT_Half |
11321 SUPPORTED_100baseT_Full |
11322 SUPPORTED_10baseT_Half |
11323 SUPPORTED_10baseT_Full |
3bebab59 11324 SUPPORTED_TP);
ef348144
KK
11325 cmd->port = PORT_TP;
11326 } else {
1da177e4 11327 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
11328 cmd->port = PORT_FIBRE;
11329 }
6aa20a22 11330
1da177e4 11331 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
11332 if (tg3_flag(tp, PAUSE_AUTONEG)) {
11333 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
11334 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11335 cmd->advertising |= ADVERTISED_Pause;
11336 } else {
11337 cmd->advertising |= ADVERTISED_Pause |
11338 ADVERTISED_Asym_Pause;
11339 }
11340 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11341 cmd->advertising |= ADVERTISED_Asym_Pause;
11342 }
11343 }
f4a46d1f 11344 if (netif_running(dev) && tp->link_up) {
70739497 11345 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 11346 cmd->duplex = tp->link_config.active_duplex;
859edb26 11347 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
11348 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
11349 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
11350 cmd->eth_tp_mdix = ETH_TP_MDI_X;
11351 else
11352 cmd->eth_tp_mdix = ETH_TP_MDI;
11353 }
64c22182 11354 } else {
e740522e
MC
11355 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
11356 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 11357 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 11358 }
882e9793 11359 cmd->phy_address = tp->phy_addr;
7e5856bd 11360 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
11361 cmd->autoneg = tp->link_config.autoneg;
11362 cmd->maxtxpkt = 0;
11363 cmd->maxrxpkt = 0;
11364 return 0;
11365}
6aa20a22 11366
1da177e4
LT
11367static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11368{
11369 struct tg3 *tp = netdev_priv(dev);
25db0338 11370 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 11371
63c3a66f 11372 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11373 struct phy_device *phydev;
f07e9af3 11374 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11375 return -EAGAIN;
3f0e3ad7
MC
11376 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11377 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
11378 }
11379
7e5856bd
MC
11380 if (cmd->autoneg != AUTONEG_ENABLE &&
11381 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 11382 return -EINVAL;
7e5856bd
MC
11383
11384 if (cmd->autoneg == AUTONEG_DISABLE &&
11385 cmd->duplex != DUPLEX_FULL &&
11386 cmd->duplex != DUPLEX_HALF)
37ff238d 11387 return -EINVAL;
1da177e4 11388
7e5856bd
MC
11389 if (cmd->autoneg == AUTONEG_ENABLE) {
11390 u32 mask = ADVERTISED_Autoneg |
11391 ADVERTISED_Pause |
11392 ADVERTISED_Asym_Pause;
11393
f07e9af3 11394 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
11395 mask |= ADVERTISED_1000baseT_Half |
11396 ADVERTISED_1000baseT_Full;
11397
f07e9af3 11398 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
11399 mask |= ADVERTISED_100baseT_Half |
11400 ADVERTISED_100baseT_Full |
11401 ADVERTISED_10baseT_Half |
11402 ADVERTISED_10baseT_Full |
11403 ADVERTISED_TP;
11404 else
11405 mask |= ADVERTISED_FIBRE;
11406
11407 if (cmd->advertising & ~mask)
11408 return -EINVAL;
11409
11410 mask &= (ADVERTISED_1000baseT_Half |
11411 ADVERTISED_1000baseT_Full |
11412 ADVERTISED_100baseT_Half |
11413 ADVERTISED_100baseT_Full |
11414 ADVERTISED_10baseT_Half |
11415 ADVERTISED_10baseT_Full);
11416
11417 cmd->advertising &= mask;
11418 } else {
f07e9af3 11419 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 11420 if (speed != SPEED_1000)
7e5856bd
MC
11421 return -EINVAL;
11422
11423 if (cmd->duplex != DUPLEX_FULL)
11424 return -EINVAL;
11425 } else {
25db0338
DD
11426 if (speed != SPEED_100 &&
11427 speed != SPEED_10)
7e5856bd
MC
11428 return -EINVAL;
11429 }
11430 }
11431
f47c11ee 11432 tg3_full_lock(tp, 0);
1da177e4
LT
11433
11434 tp->link_config.autoneg = cmd->autoneg;
11435 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
11436 tp->link_config.advertising = (cmd->advertising |
11437 ADVERTISED_Autoneg);
e740522e
MC
11438 tp->link_config.speed = SPEED_UNKNOWN;
11439 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
11440 } else {
11441 tp->link_config.advertising = 0;
25db0338 11442 tp->link_config.speed = speed;
1da177e4 11443 tp->link_config.duplex = cmd->duplex;
b02fd9e3 11444 }
6aa20a22 11445
1da177e4
LT
11446 if (netif_running(dev))
11447 tg3_setup_phy(tp, 1);
11448
f47c11ee 11449 tg3_full_unlock(tp);
6aa20a22 11450
1da177e4
LT
11451 return 0;
11452}
6aa20a22 11453
1da177e4
LT
11454static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
11455{
11456 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11457
68aad78c
RJ
11458 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
11459 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
11460 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
11461 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 11462}
6aa20a22 11463
1da177e4
LT
11464static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11465{
11466 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11467
63c3a66f 11468 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
11469 wol->supported = WAKE_MAGIC;
11470 else
11471 wol->supported = 0;
1da177e4 11472 wol->wolopts = 0;
63c3a66f 11473 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
11474 wol->wolopts = WAKE_MAGIC;
11475 memset(&wol->sopass, 0, sizeof(wol->sopass));
11476}
6aa20a22 11477
1da177e4
LT
11478static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11479{
11480 struct tg3 *tp = netdev_priv(dev);
12dac075 11481 struct device *dp = &tp->pdev->dev;
6aa20a22 11482
1da177e4
LT
11483 if (wol->wolopts & ~WAKE_MAGIC)
11484 return -EINVAL;
11485 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 11486 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 11487 return -EINVAL;
6aa20a22 11488
f2dc0d18
RW
11489 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
11490
f47c11ee 11491 spin_lock_bh(&tp->lock);
f2dc0d18 11492 if (device_may_wakeup(dp))
63c3a66f 11493 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 11494 else
63c3a66f 11495 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 11496 spin_unlock_bh(&tp->lock);
6aa20a22 11497
1da177e4
LT
11498 return 0;
11499}
6aa20a22 11500
1da177e4
LT
11501static u32 tg3_get_msglevel(struct net_device *dev)
11502{
11503 struct tg3 *tp = netdev_priv(dev);
11504 return tp->msg_enable;
11505}
6aa20a22 11506
1da177e4
LT
11507static void tg3_set_msglevel(struct net_device *dev, u32 value)
11508{
11509 struct tg3 *tp = netdev_priv(dev);
11510 tp->msg_enable = value;
11511}
6aa20a22 11512
1da177e4
LT
11513static int tg3_nway_reset(struct net_device *dev)
11514{
11515 struct tg3 *tp = netdev_priv(dev);
1da177e4 11516 int r;
6aa20a22 11517
1da177e4
LT
11518 if (!netif_running(dev))
11519 return -EAGAIN;
11520
f07e9af3 11521 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
11522 return -EINVAL;
11523
63c3a66f 11524 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 11525 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11526 return -EAGAIN;
3f0e3ad7 11527 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
11528 } else {
11529 u32 bmcr;
11530
11531 spin_lock_bh(&tp->lock);
11532 r = -EINVAL;
11533 tg3_readphy(tp, MII_BMCR, &bmcr);
11534 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
11535 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 11536 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
11537 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
11538 BMCR_ANENABLE);
11539 r = 0;
11540 }
11541 spin_unlock_bh(&tp->lock);
1da177e4 11542 }
6aa20a22 11543
1da177e4
LT
11544 return r;
11545}
6aa20a22 11546
1da177e4
LT
11547static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
11548{
11549 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11550
2c49a44d 11551 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 11552 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 11553 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
11554 else
11555 ering->rx_jumbo_max_pending = 0;
11556
11557 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
11558
11559 ering->rx_pending = tp->rx_pending;
63c3a66f 11560 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
11561 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
11562 else
11563 ering->rx_jumbo_pending = 0;
11564
f3f3f27e 11565 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 11566}
6aa20a22 11567
1da177e4
LT
11568static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
11569{
11570 struct tg3 *tp = netdev_priv(dev);
646c9edd 11571 int i, irq_sync = 0, err = 0;
6aa20a22 11572
2c49a44d
MC
11573 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
11574 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
11575 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
11576 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 11577 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 11578 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 11579 return -EINVAL;
6aa20a22 11580
bbe832c0 11581 if (netif_running(dev)) {
b02fd9e3 11582 tg3_phy_stop(tp);
1da177e4 11583 tg3_netif_stop(tp);
bbe832c0
MC
11584 irq_sync = 1;
11585 }
1da177e4 11586
bbe832c0 11587 tg3_full_lock(tp, irq_sync);
6aa20a22 11588
1da177e4
LT
11589 tp->rx_pending = ering->rx_pending;
11590
63c3a66f 11591 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
11592 tp->rx_pending > 63)
11593 tp->rx_pending = 63;
11594 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 11595
6fd45cb8 11596 for (i = 0; i < tp->irq_max; i++)
646c9edd 11597 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
11598
11599 if (netif_running(dev)) {
944d980e 11600 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
11601 err = tg3_restart_hw(tp, 1);
11602 if (!err)
11603 tg3_netif_start(tp);
1da177e4
LT
11604 }
11605
f47c11ee 11606 tg3_full_unlock(tp);
6aa20a22 11607
b02fd9e3
MC
11608 if (irq_sync && !err)
11609 tg3_phy_start(tp);
11610
b9ec6c1b 11611 return err;
1da177e4 11612}
6aa20a22 11613
1da177e4
LT
11614static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
11615{
11616 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11617
63c3a66f 11618 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 11619
4a2db503 11620 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
11621 epause->rx_pause = 1;
11622 else
11623 epause->rx_pause = 0;
11624
4a2db503 11625 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
11626 epause->tx_pause = 1;
11627 else
11628 epause->tx_pause = 0;
1da177e4 11629}
6aa20a22 11630
1da177e4
LT
11631static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
11632{
11633 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 11634 int err = 0;
6aa20a22 11635
63c3a66f 11636 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
11637 u32 newadv;
11638 struct phy_device *phydev;
1da177e4 11639
2712168f 11640 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 11641
2712168f
MC
11642 if (!(phydev->supported & SUPPORTED_Pause) ||
11643 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 11644 (epause->rx_pause != epause->tx_pause)))
2712168f 11645 return -EINVAL;
1da177e4 11646
2712168f
MC
11647 tp->link_config.flowctrl = 0;
11648 if (epause->rx_pause) {
11649 tp->link_config.flowctrl |= FLOW_CTRL_RX;
11650
11651 if (epause->tx_pause) {
11652 tp->link_config.flowctrl |= FLOW_CTRL_TX;
11653 newadv = ADVERTISED_Pause;
b02fd9e3 11654 } else
2712168f
MC
11655 newadv = ADVERTISED_Pause |
11656 ADVERTISED_Asym_Pause;
11657 } else if (epause->tx_pause) {
11658 tp->link_config.flowctrl |= FLOW_CTRL_TX;
11659 newadv = ADVERTISED_Asym_Pause;
11660 } else
11661 newadv = 0;
11662
11663 if (epause->autoneg)
63c3a66f 11664 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 11665 else
63c3a66f 11666 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 11667
f07e9af3 11668 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
11669 u32 oldadv = phydev->advertising &
11670 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
11671 if (oldadv != newadv) {
11672 phydev->advertising &=
11673 ~(ADVERTISED_Pause |
11674 ADVERTISED_Asym_Pause);
11675 phydev->advertising |= newadv;
11676 if (phydev->autoneg) {
11677 /*
11678 * Always renegotiate the link to
11679 * inform our link partner of our
11680 * flow control settings, even if the
11681 * flow control is forced. Let
11682 * tg3_adjust_link() do the final
11683 * flow control setup.
11684 */
11685 return phy_start_aneg(phydev);
b02fd9e3 11686 }
b02fd9e3 11687 }
b02fd9e3 11688
2712168f 11689 if (!epause->autoneg)
b02fd9e3 11690 tg3_setup_flow_control(tp, 0, 0);
2712168f 11691 } else {
c6700ce2 11692 tp->link_config.advertising &=
2712168f
MC
11693 ~(ADVERTISED_Pause |
11694 ADVERTISED_Asym_Pause);
c6700ce2 11695 tp->link_config.advertising |= newadv;
b02fd9e3
MC
11696 }
11697 } else {
11698 int irq_sync = 0;
11699
11700 if (netif_running(dev)) {
11701 tg3_netif_stop(tp);
11702 irq_sync = 1;
11703 }
11704
11705 tg3_full_lock(tp, irq_sync);
11706
11707 if (epause->autoneg)
63c3a66f 11708 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 11709 else
63c3a66f 11710 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 11711 if (epause->rx_pause)
e18ce346 11712 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 11713 else
e18ce346 11714 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 11715 if (epause->tx_pause)
e18ce346 11716 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 11717 else
e18ce346 11718 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
11719
11720 if (netif_running(dev)) {
11721 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11722 err = tg3_restart_hw(tp, 1);
11723 if (!err)
11724 tg3_netif_start(tp);
11725 }
11726
11727 tg3_full_unlock(tp);
11728 }
6aa20a22 11729
b9ec6c1b 11730 return err;
1da177e4 11731}
6aa20a22 11732
de6f31eb 11733static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 11734{
b9f2c044
JG
11735 switch (sset) {
11736 case ETH_SS_TEST:
11737 return TG3_NUM_TEST;
11738 case ETH_SS_STATS:
11739 return TG3_NUM_STATS;
11740 default:
11741 return -EOPNOTSUPP;
11742 }
4cafd3f5
MC
11743}
11744
90415477
MC
11745static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
11746 u32 *rules __always_unused)
11747{
11748 struct tg3 *tp = netdev_priv(dev);
11749
11750 if (!tg3_flag(tp, SUPPORT_MSIX))
11751 return -EOPNOTSUPP;
11752
11753 switch (info->cmd) {
11754 case ETHTOOL_GRXRINGS:
11755 if (netif_running(tp->dev))
9102426a 11756 info->data = tp->rxq_cnt;
90415477
MC
11757 else {
11758 info->data = num_online_cpus();
9102426a
MC
11759 if (info->data > TG3_RSS_MAX_NUM_QS)
11760 info->data = TG3_RSS_MAX_NUM_QS;
90415477
MC
11761 }
11762
11763 /* The first interrupt vector only
11764 * handles link interrupts.
11765 */
11766 info->data -= 1;
11767 return 0;
11768
11769 default:
11770 return -EOPNOTSUPP;
11771 }
11772}
11773
11774static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
11775{
11776 u32 size = 0;
11777 struct tg3 *tp = netdev_priv(dev);
11778
11779 if (tg3_flag(tp, SUPPORT_MSIX))
11780 size = TG3_RSS_INDIR_TBL_SIZE;
11781
11782 return size;
11783}
11784
11785static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
11786{
11787 struct tg3 *tp = netdev_priv(dev);
11788 int i;
11789
11790 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
11791 indir[i] = tp->rss_ind_tbl[i];
11792
11793 return 0;
11794}
11795
11796static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
11797{
11798 struct tg3 *tp = netdev_priv(dev);
11799 size_t i;
11800
11801 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
11802 tp->rss_ind_tbl[i] = indir[i];
11803
11804 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
11805 return 0;
11806
11807 /* It is legal to write the indirection
11808 * table while the device is running.
11809 */
11810 tg3_full_lock(tp, 0);
11811 tg3_rss_write_indir_tbl(tp);
11812 tg3_full_unlock(tp);
11813
11814 return 0;
11815}
11816
0968169c
MC
11817static void tg3_get_channels(struct net_device *dev,
11818 struct ethtool_channels *channel)
11819{
11820 struct tg3 *tp = netdev_priv(dev);
11821 u32 deflt_qs = netif_get_num_default_rss_queues();
11822
11823 channel->max_rx = tp->rxq_max;
11824 channel->max_tx = tp->txq_max;
11825
11826 if (netif_running(dev)) {
11827 channel->rx_count = tp->rxq_cnt;
11828 channel->tx_count = tp->txq_cnt;
11829 } else {
11830 if (tp->rxq_req)
11831 channel->rx_count = tp->rxq_req;
11832 else
11833 channel->rx_count = min(deflt_qs, tp->rxq_max);
11834
11835 if (tp->txq_req)
11836 channel->tx_count = tp->txq_req;
11837 else
11838 channel->tx_count = min(deflt_qs, tp->txq_max);
11839 }
11840}
11841
11842static int tg3_set_channels(struct net_device *dev,
11843 struct ethtool_channels *channel)
11844{
11845 struct tg3 *tp = netdev_priv(dev);
11846
11847 if (!tg3_flag(tp, SUPPORT_MSIX))
11848 return -EOPNOTSUPP;
11849
11850 if (channel->rx_count > tp->rxq_max ||
11851 channel->tx_count > tp->txq_max)
11852 return -EINVAL;
11853
11854 tp->rxq_req = channel->rx_count;
11855 tp->txq_req = channel->tx_count;
11856
11857 if (!netif_running(dev))
11858 return 0;
11859
11860 tg3_stop(tp);
11861
f4a46d1f 11862 tg3_carrier_off(tp);
0968169c 11863
be947307 11864 tg3_start(tp, true, false, false);
0968169c
MC
11865
11866 return 0;
11867}
11868
de6f31eb 11869static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
11870{
11871 switch (stringset) {
11872 case ETH_SS_STATS:
11873 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
11874 break;
4cafd3f5
MC
11875 case ETH_SS_TEST:
11876 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
11877 break;
1da177e4
LT
11878 default:
11879 WARN_ON(1); /* we need a WARN() */
11880 break;
11881 }
11882}
11883
81b8709c 11884static int tg3_set_phys_id(struct net_device *dev,
11885 enum ethtool_phys_id_state state)
4009a93d
MC
11886{
11887 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
11888
11889 if (!netif_running(tp->dev))
11890 return -EAGAIN;
11891
81b8709c 11892 switch (state) {
11893 case ETHTOOL_ID_ACTIVE:
fce55922 11894 return 1; /* cycle on/off once per second */
4009a93d 11895
81b8709c 11896 case ETHTOOL_ID_ON:
11897 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11898 LED_CTRL_1000MBPS_ON |
11899 LED_CTRL_100MBPS_ON |
11900 LED_CTRL_10MBPS_ON |
11901 LED_CTRL_TRAFFIC_OVERRIDE |
11902 LED_CTRL_TRAFFIC_BLINK |
11903 LED_CTRL_TRAFFIC_LED);
11904 break;
6aa20a22 11905
81b8709c 11906 case ETHTOOL_ID_OFF:
11907 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11908 LED_CTRL_TRAFFIC_OVERRIDE);
11909 break;
4009a93d 11910
81b8709c 11911 case ETHTOOL_ID_INACTIVE:
11912 tw32(MAC_LED_CTRL, tp->led_ctrl);
11913 break;
4009a93d 11914 }
81b8709c 11915
4009a93d
MC
11916 return 0;
11917}
11918
de6f31eb 11919static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
11920 struct ethtool_stats *estats, u64 *tmp_stats)
11921{
11922 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 11923
b546e46f
MC
11924 if (tp->hw_stats)
11925 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
11926 else
11927 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
11928}
11929
535a490e 11930static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
11931{
11932 int i;
11933 __be32 *buf;
11934 u32 offset = 0, len = 0;
11935 u32 magic, val;
11936
63c3a66f 11937 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
11938 return NULL;
11939
11940 if (magic == TG3_EEPROM_MAGIC) {
11941 for (offset = TG3_NVM_DIR_START;
11942 offset < TG3_NVM_DIR_END;
11943 offset += TG3_NVM_DIRENT_SIZE) {
11944 if (tg3_nvram_read(tp, offset, &val))
11945 return NULL;
11946
11947 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
11948 TG3_NVM_DIRTYPE_EXTVPD)
11949 break;
11950 }
11951
11952 if (offset != TG3_NVM_DIR_END) {
11953 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
11954 if (tg3_nvram_read(tp, offset + 4, &offset))
11955 return NULL;
11956
11957 offset = tg3_nvram_logical_addr(tp, offset);
11958 }
11959 }
11960
11961 if (!offset || !len) {
11962 offset = TG3_NVM_VPD_OFF;
11963 len = TG3_NVM_VPD_LEN;
11964 }
11965
11966 buf = kmalloc(len, GFP_KERNEL);
11967 if (buf == NULL)
11968 return NULL;
11969
11970 if (magic == TG3_EEPROM_MAGIC) {
11971 for (i = 0; i < len; i += 4) {
11972 /* The data is in little-endian format in NVRAM.
11973 * Use the big-endian read routines to preserve
11974 * the byte order as it exists in NVRAM.
11975 */
11976 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
11977 goto error;
11978 }
11979 } else {
11980 u8 *ptr;
11981 ssize_t cnt;
11982 unsigned int pos = 0;
11983
11984 ptr = (u8 *)&buf[0];
11985 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
11986 cnt = pci_read_vpd(tp->pdev, pos,
11987 len - pos, ptr);
11988 if (cnt == -ETIMEDOUT || cnt == -EINTR)
11989 cnt = 0;
11990 else if (cnt < 0)
11991 goto error;
11992 }
11993 if (pos != len)
11994 goto error;
11995 }
11996
535a490e
MC
11997 *vpdlen = len;
11998
c3e94500
MC
11999 return buf;
12000
12001error:
12002 kfree(buf);
12003 return NULL;
12004}
12005
566f86ad 12006#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
12007#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
12008#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
12009#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
12010#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
12011#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 12012#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
12013#define NVRAM_SELFBOOT_HW_SIZE 0x20
12014#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
12015
12016static int tg3_test_nvram(struct tg3 *tp)
12017{
535a490e 12018 u32 csum, magic, len;
a9dc529d 12019 __be32 *buf;
ab0049b4 12020 int i, j, k, err = 0, size;
566f86ad 12021
63c3a66f 12022 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
12023 return 0;
12024
e4f34110 12025 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
12026 return -EIO;
12027
1b27777a
MC
12028 if (magic == TG3_EEPROM_MAGIC)
12029 size = NVRAM_TEST_SIZE;
b16250e3 12030 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
12031 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12032 TG3_EEPROM_SB_FORMAT_1) {
12033 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12034 case TG3_EEPROM_SB_REVISION_0:
12035 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12036 break;
12037 case TG3_EEPROM_SB_REVISION_2:
12038 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12039 break;
12040 case TG3_EEPROM_SB_REVISION_3:
12041 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12042 break;
727a6d9f
MC
12043 case TG3_EEPROM_SB_REVISION_4:
12044 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12045 break;
12046 case TG3_EEPROM_SB_REVISION_5:
12047 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12048 break;
12049 case TG3_EEPROM_SB_REVISION_6:
12050 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12051 break;
a5767dec 12052 default:
727a6d9f 12053 return -EIO;
a5767dec
MC
12054 }
12055 } else
1b27777a 12056 return 0;
b16250e3
MC
12057 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12058 size = NVRAM_SELFBOOT_HW_SIZE;
12059 else
1b27777a
MC
12060 return -EIO;
12061
12062 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
12063 if (buf == NULL)
12064 return -ENOMEM;
12065
1b27777a
MC
12066 err = -EIO;
12067 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
12068 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12069 if (err)
566f86ad 12070 break;
566f86ad 12071 }
1b27777a 12072 if (i < size)
566f86ad
MC
12073 goto out;
12074
1b27777a 12075 /* Selfboot format */
a9dc529d 12076 magic = be32_to_cpu(buf[0]);
b9fc7dc5 12077 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 12078 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
12079 u8 *buf8 = (u8 *) buf, csum8 = 0;
12080
b9fc7dc5 12081 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
12082 TG3_EEPROM_SB_REVISION_2) {
12083 /* For rev 2, the csum doesn't include the MBA. */
12084 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
12085 csum8 += buf8[i];
12086 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
12087 csum8 += buf8[i];
12088 } else {
12089 for (i = 0; i < size; i++)
12090 csum8 += buf8[i];
12091 }
1b27777a 12092
ad96b485
AB
12093 if (csum8 == 0) {
12094 err = 0;
12095 goto out;
12096 }
12097
12098 err = -EIO;
12099 goto out;
1b27777a 12100 }
566f86ad 12101
b9fc7dc5 12102 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
12103 TG3_EEPROM_MAGIC_HW) {
12104 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 12105 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 12106 u8 *buf8 = (u8 *) buf;
b16250e3
MC
12107
12108 /* Separate the parity bits and the data bytes. */
12109 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
12110 if ((i == 0) || (i == 8)) {
12111 int l;
12112 u8 msk;
12113
12114 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
12115 parity[k++] = buf8[i] & msk;
12116 i++;
859a5887 12117 } else if (i == 16) {
b16250e3
MC
12118 int l;
12119 u8 msk;
12120
12121 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
12122 parity[k++] = buf8[i] & msk;
12123 i++;
12124
12125 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
12126 parity[k++] = buf8[i] & msk;
12127 i++;
12128 }
12129 data[j++] = buf8[i];
12130 }
12131
12132 err = -EIO;
12133 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
12134 u8 hw8 = hweight8(data[i]);
12135
12136 if ((hw8 & 0x1) && parity[i])
12137 goto out;
12138 else if (!(hw8 & 0x1) && !parity[i])
12139 goto out;
12140 }
12141 err = 0;
12142 goto out;
12143 }
12144
01c3a392
MC
12145 err = -EIO;
12146
566f86ad
MC
12147 /* Bootstrap checksum at offset 0x10 */
12148 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 12149 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
12150 goto out;
12151
12152 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
12153 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 12154 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 12155 goto out;
566f86ad 12156
c3e94500
MC
12157 kfree(buf);
12158
535a490e 12159 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
12160 if (!buf)
12161 return -ENOMEM;
d4894f3e 12162
535a490e 12163 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
12164 if (i > 0) {
12165 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
12166 if (j < 0)
12167 goto out;
12168
535a490e 12169 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
12170 goto out;
12171
12172 i += PCI_VPD_LRDT_TAG_SIZE;
12173 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
12174 PCI_VPD_RO_KEYWORD_CHKSUM);
12175 if (j > 0) {
12176 u8 csum8 = 0;
12177
12178 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12179
12180 for (i = 0; i <= j; i++)
12181 csum8 += ((u8 *)buf)[i];
12182
12183 if (csum8)
12184 goto out;
12185 }
12186 }
12187
566f86ad
MC
12188 err = 0;
12189
12190out:
12191 kfree(buf);
12192 return err;
12193}
12194
ca43007a
MC
12195#define TG3_SERDES_TIMEOUT_SEC 2
12196#define TG3_COPPER_TIMEOUT_SEC 6
12197
12198static int tg3_test_link(struct tg3 *tp)
12199{
12200 int i, max;
12201
12202 if (!netif_running(tp->dev))
12203 return -ENODEV;
12204
f07e9af3 12205 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
12206 max = TG3_SERDES_TIMEOUT_SEC;
12207 else
12208 max = TG3_COPPER_TIMEOUT_SEC;
12209
12210 for (i = 0; i < max; i++) {
f4a46d1f 12211 if (tp->link_up)
ca43007a
MC
12212 return 0;
12213
12214 if (msleep_interruptible(1000))
12215 break;
12216 }
12217
12218 return -EIO;
12219}
12220
a71116d1 12221/* Only test the commonly used registers */
30ca3e37 12222static int tg3_test_registers(struct tg3 *tp)
a71116d1 12223{
b16250e3 12224 int i, is_5705, is_5750;
a71116d1
MC
12225 u32 offset, read_mask, write_mask, val, save_val, read_val;
12226 static struct {
12227 u16 offset;
12228 u16 flags;
12229#define TG3_FL_5705 0x1
12230#define TG3_FL_NOT_5705 0x2
12231#define TG3_FL_NOT_5788 0x4
b16250e3 12232#define TG3_FL_NOT_5750 0x8
a71116d1
MC
12233 u32 read_mask;
12234 u32 write_mask;
12235 } reg_tbl[] = {
12236 /* MAC Control Registers */
12237 { MAC_MODE, TG3_FL_NOT_5705,
12238 0x00000000, 0x00ef6f8c },
12239 { MAC_MODE, TG3_FL_5705,
12240 0x00000000, 0x01ef6b8c },
12241 { MAC_STATUS, TG3_FL_NOT_5705,
12242 0x03800107, 0x00000000 },
12243 { MAC_STATUS, TG3_FL_5705,
12244 0x03800100, 0x00000000 },
12245 { MAC_ADDR_0_HIGH, 0x0000,
12246 0x00000000, 0x0000ffff },
12247 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 12248 0x00000000, 0xffffffff },
a71116d1
MC
12249 { MAC_RX_MTU_SIZE, 0x0000,
12250 0x00000000, 0x0000ffff },
12251 { MAC_TX_MODE, 0x0000,
12252 0x00000000, 0x00000070 },
12253 { MAC_TX_LENGTHS, 0x0000,
12254 0x00000000, 0x00003fff },
12255 { MAC_RX_MODE, TG3_FL_NOT_5705,
12256 0x00000000, 0x000007fc },
12257 { MAC_RX_MODE, TG3_FL_5705,
12258 0x00000000, 0x000007dc },
12259 { MAC_HASH_REG_0, 0x0000,
12260 0x00000000, 0xffffffff },
12261 { MAC_HASH_REG_1, 0x0000,
12262 0x00000000, 0xffffffff },
12263 { MAC_HASH_REG_2, 0x0000,
12264 0x00000000, 0xffffffff },
12265 { MAC_HASH_REG_3, 0x0000,
12266 0x00000000, 0xffffffff },
12267
12268 /* Receive Data and Receive BD Initiator Control Registers. */
12269 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
12270 0x00000000, 0xffffffff },
12271 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
12272 0x00000000, 0xffffffff },
12273 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
12274 0x00000000, 0x00000003 },
12275 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
12276 0x00000000, 0xffffffff },
12277 { RCVDBDI_STD_BD+0, 0x0000,
12278 0x00000000, 0xffffffff },
12279 { RCVDBDI_STD_BD+4, 0x0000,
12280 0x00000000, 0xffffffff },
12281 { RCVDBDI_STD_BD+8, 0x0000,
12282 0x00000000, 0xffff0002 },
12283 { RCVDBDI_STD_BD+0xc, 0x0000,
12284 0x00000000, 0xffffffff },
6aa20a22 12285
a71116d1
MC
12286 /* Receive BD Initiator Control Registers. */
12287 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
12288 0x00000000, 0xffffffff },
12289 { RCVBDI_STD_THRESH, TG3_FL_5705,
12290 0x00000000, 0x000003ff },
12291 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
12292 0x00000000, 0xffffffff },
6aa20a22 12293
a71116d1
MC
12294 /* Host Coalescing Control Registers. */
12295 { HOSTCC_MODE, TG3_FL_NOT_5705,
12296 0x00000000, 0x00000004 },
12297 { HOSTCC_MODE, TG3_FL_5705,
12298 0x00000000, 0x000000f6 },
12299 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
12300 0x00000000, 0xffffffff },
12301 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
12302 0x00000000, 0x000003ff },
12303 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
12304 0x00000000, 0xffffffff },
12305 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
12306 0x00000000, 0x000003ff },
12307 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
12308 0x00000000, 0xffffffff },
12309 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12310 0x00000000, 0x000000ff },
12311 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
12312 0x00000000, 0xffffffff },
12313 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12314 0x00000000, 0x000000ff },
12315 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
12316 0x00000000, 0xffffffff },
12317 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
12318 0x00000000, 0xffffffff },
12319 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12320 0x00000000, 0xffffffff },
12321 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12322 0x00000000, 0x000000ff },
12323 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12324 0x00000000, 0xffffffff },
12325 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12326 0x00000000, 0x000000ff },
12327 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
12328 0x00000000, 0xffffffff },
12329 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
12330 0x00000000, 0xffffffff },
12331 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
12332 0x00000000, 0xffffffff },
12333 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
12334 0x00000000, 0xffffffff },
12335 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
12336 0x00000000, 0xffffffff },
12337 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
12338 0xffffffff, 0x00000000 },
12339 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
12340 0xffffffff, 0x00000000 },
12341
12342 /* Buffer Manager Control Registers. */
b16250e3 12343 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 12344 0x00000000, 0x007fff80 },
b16250e3 12345 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
12346 0x00000000, 0x007fffff },
12347 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
12348 0x00000000, 0x0000003f },
12349 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
12350 0x00000000, 0x000001ff },
12351 { BUFMGR_MB_HIGH_WATER, 0x0000,
12352 0x00000000, 0x000001ff },
12353 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
12354 0xffffffff, 0x00000000 },
12355 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
12356 0xffffffff, 0x00000000 },
6aa20a22 12357
a71116d1
MC
12358 /* Mailbox Registers */
12359 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
12360 0x00000000, 0x000001ff },
12361 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
12362 0x00000000, 0x000001ff },
12363 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
12364 0x00000000, 0x000007ff },
12365 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
12366 0x00000000, 0x000001ff },
12367
12368 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
12369 };
12370
b16250e3 12371 is_5705 = is_5750 = 0;
63c3a66f 12372 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 12373 is_5705 = 1;
63c3a66f 12374 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
12375 is_5750 = 1;
12376 }
a71116d1
MC
12377
12378 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
12379 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
12380 continue;
12381
12382 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
12383 continue;
12384
63c3a66f 12385 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
12386 (reg_tbl[i].flags & TG3_FL_NOT_5788))
12387 continue;
12388
b16250e3
MC
12389 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
12390 continue;
12391
a71116d1
MC
12392 offset = (u32) reg_tbl[i].offset;
12393 read_mask = reg_tbl[i].read_mask;
12394 write_mask = reg_tbl[i].write_mask;
12395
12396 /* Save the original register content */
12397 save_val = tr32(offset);
12398
12399 /* Determine the read-only value. */
12400 read_val = save_val & read_mask;
12401
12402 /* Write zero to the register, then make sure the read-only bits
12403 * are not changed and the read/write bits are all zeros.
12404 */
12405 tw32(offset, 0);
12406
12407 val = tr32(offset);
12408
12409 /* Test the read-only and read/write bits. */
12410 if (((val & read_mask) != read_val) || (val & write_mask))
12411 goto out;
12412
12413 /* Write ones to all the bits defined by RdMask and WrMask, then
12414 * make sure the read-only bits are not changed and the
12415 * read/write bits are all ones.
12416 */
12417 tw32(offset, read_mask | write_mask);
12418
12419 val = tr32(offset);
12420
12421 /* Test the read-only bits. */
12422 if ((val & read_mask) != read_val)
12423 goto out;
12424
12425 /* Test the read/write bits. */
12426 if ((val & write_mask) != write_mask)
12427 goto out;
12428
12429 tw32(offset, save_val);
12430 }
12431
12432 return 0;
12433
12434out:
9f88f29f 12435 if (netif_msg_hw(tp))
2445e461
MC
12436 netdev_err(tp->dev,
12437 "Register test failed at offset %x\n", offset);
a71116d1
MC
12438 tw32(offset, save_val);
12439 return -EIO;
12440}
12441
7942e1db
MC
12442static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
12443{
f71e1309 12444 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
12445 int i;
12446 u32 j;
12447
e9edda69 12448 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
12449 for (j = 0; j < len; j += 4) {
12450 u32 val;
12451
12452 tg3_write_mem(tp, offset + j, test_pattern[i]);
12453 tg3_read_mem(tp, offset + j, &val);
12454 if (val != test_pattern[i])
12455 return -EIO;
12456 }
12457 }
12458 return 0;
12459}
12460
12461static int tg3_test_memory(struct tg3 *tp)
12462{
12463 static struct mem_entry {
12464 u32 offset;
12465 u32 len;
12466 } mem_tbl_570x[] = {
38690194 12467 { 0x00000000, 0x00b50},
7942e1db
MC
12468 { 0x00002000, 0x1c000},
12469 { 0xffffffff, 0x00000}
12470 }, mem_tbl_5705[] = {
12471 { 0x00000100, 0x0000c},
12472 { 0x00000200, 0x00008},
7942e1db
MC
12473 { 0x00004000, 0x00800},
12474 { 0x00006000, 0x01000},
12475 { 0x00008000, 0x02000},
12476 { 0x00010000, 0x0e000},
12477 { 0xffffffff, 0x00000}
79f4d13a
MC
12478 }, mem_tbl_5755[] = {
12479 { 0x00000200, 0x00008},
12480 { 0x00004000, 0x00800},
12481 { 0x00006000, 0x00800},
12482 { 0x00008000, 0x02000},
12483 { 0x00010000, 0x0c000},
12484 { 0xffffffff, 0x00000}
b16250e3
MC
12485 }, mem_tbl_5906[] = {
12486 { 0x00000200, 0x00008},
12487 { 0x00004000, 0x00400},
12488 { 0x00006000, 0x00400},
12489 { 0x00008000, 0x01000},
12490 { 0x00010000, 0x01000},
12491 { 0xffffffff, 0x00000}
8b5a6c42
MC
12492 }, mem_tbl_5717[] = {
12493 { 0x00000200, 0x00008},
12494 { 0x00010000, 0x0a000},
12495 { 0x00020000, 0x13c00},
12496 { 0xffffffff, 0x00000}
12497 }, mem_tbl_57765[] = {
12498 { 0x00000200, 0x00008},
12499 { 0x00004000, 0x00800},
12500 { 0x00006000, 0x09800},
12501 { 0x00010000, 0x0a000},
12502 { 0xffffffff, 0x00000}
7942e1db
MC
12503 };
12504 struct mem_entry *mem_tbl;
12505 int err = 0;
12506 int i;
12507
63c3a66f 12508 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 12509 mem_tbl = mem_tbl_5717;
c65a17f4 12510 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 12511 tg3_asic_rev(tp) == ASIC_REV_5762)
8b5a6c42 12512 mem_tbl = mem_tbl_57765;
63c3a66f 12513 else if (tg3_flag(tp, 5755_PLUS))
321d32a0 12514 mem_tbl = mem_tbl_5755;
4153577a 12515 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
321d32a0 12516 mem_tbl = mem_tbl_5906;
63c3a66f 12517 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
12518 mem_tbl = mem_tbl_5705;
12519 else
7942e1db
MC
12520 mem_tbl = mem_tbl_570x;
12521
12522 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
12523 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
12524 if (err)
7942e1db
MC
12525 break;
12526 }
6aa20a22 12527
7942e1db
MC
12528 return err;
12529}
12530
bb158d69
MC
12531#define TG3_TSO_MSS 500
12532
12533#define TG3_TSO_IP_HDR_LEN 20
12534#define TG3_TSO_TCP_HDR_LEN 20
12535#define TG3_TSO_TCP_OPT_LEN 12
12536
12537static const u8 tg3_tso_header[] = {
125380x08, 0x00,
125390x45, 0x00, 0x00, 0x00,
125400x00, 0x00, 0x40, 0x00,
125410x40, 0x06, 0x00, 0x00,
125420x0a, 0x00, 0x00, 0x01,
125430x0a, 0x00, 0x00, 0x02,
125440x0d, 0x00, 0xe0, 0x00,
125450x00, 0x00, 0x01, 0x00,
125460x00, 0x00, 0x02, 0x00,
125470x80, 0x10, 0x10, 0x00,
125480x14, 0x09, 0x00, 0x00,
125490x01, 0x01, 0x08, 0x0a,
125500x11, 0x11, 0x11, 0x11,
125510x11, 0x11, 0x11, 0x11,
12552};
9f40dead 12553
28a45957 12554static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 12555{
5e5a7f37 12556 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 12557 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 12558 u32 budget;
9205fd9c
ED
12559 struct sk_buff *skb;
12560 u8 *tx_data, *rx_data;
c76949a6
MC
12561 dma_addr_t map;
12562 int num_pkts, tx_len, rx_len, i, err;
12563 struct tg3_rx_buffer_desc *desc;
898a56f8 12564 struct tg3_napi *tnapi, *rnapi;
8fea32b9 12565 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 12566
c8873405
MC
12567 tnapi = &tp->napi[0];
12568 rnapi = &tp->napi[0];
0c1d0e2b 12569 if (tp->irq_cnt > 1) {
63c3a66f 12570 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 12571 rnapi = &tp->napi[1];
63c3a66f 12572 if (tg3_flag(tp, ENABLE_TSS))
c8873405 12573 tnapi = &tp->napi[1];
0c1d0e2b 12574 }
fd2ce37f 12575 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 12576
c76949a6
MC
12577 err = -EIO;
12578
4852a861 12579 tx_len = pktsz;
a20e9c62 12580 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
12581 if (!skb)
12582 return -ENOMEM;
12583
c76949a6
MC
12584 tx_data = skb_put(skb, tx_len);
12585 memcpy(tx_data, tp->dev->dev_addr, 6);
12586 memset(tx_data + 6, 0x0, 8);
12587
4852a861 12588 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 12589
28a45957 12590 if (tso_loopback) {
bb158d69
MC
12591 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
12592
12593 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
12594 TG3_TSO_TCP_OPT_LEN;
12595
12596 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
12597 sizeof(tg3_tso_header));
12598 mss = TG3_TSO_MSS;
12599
12600 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
12601 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
12602
12603 /* Set the total length field in the IP header */
12604 iph->tot_len = htons((u16)(mss + hdr_len));
12605
12606 base_flags = (TXD_FLAG_CPU_PRE_DMA |
12607 TXD_FLAG_CPU_POST_DMA);
12608
63c3a66f
JP
12609 if (tg3_flag(tp, HW_TSO_1) ||
12610 tg3_flag(tp, HW_TSO_2) ||
12611 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
12612 struct tcphdr *th;
12613 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
12614 th = (struct tcphdr *)&tx_data[val];
12615 th->check = 0;
12616 } else
12617 base_flags |= TXD_FLAG_TCPUDP_CSUM;
12618
63c3a66f 12619 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
12620 mss |= (hdr_len & 0xc) << 12;
12621 if (hdr_len & 0x10)
12622 base_flags |= 0x00000010;
12623 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 12624 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 12625 mss |= hdr_len << 9;
63c3a66f 12626 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 12627 tg3_asic_rev(tp) == ASIC_REV_5705) {
bb158d69
MC
12628 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
12629 } else {
12630 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
12631 }
12632
12633 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
12634 } else {
12635 num_pkts = 1;
12636 data_off = ETH_HLEN;
c441b456
MC
12637
12638 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
12639 tx_len > VLAN_ETH_FRAME_LEN)
12640 base_flags |= TXD_FLAG_JMB_PKT;
bb158d69
MC
12641 }
12642
12643 for (i = data_off; i < tx_len; i++)
c76949a6
MC
12644 tx_data[i] = (u8) (i & 0xff);
12645
f4188d8a
AD
12646 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
12647 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
12648 dev_kfree_skb(skb);
12649 return -EIO;
12650 }
c76949a6 12651
0d681b27
MC
12652 val = tnapi->tx_prod;
12653 tnapi->tx_buffers[val].skb = skb;
12654 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
12655
c76949a6 12656 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 12657 rnapi->coal_now);
c76949a6
MC
12658
12659 udelay(10);
12660
898a56f8 12661 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 12662
84b67b27
MC
12663 budget = tg3_tx_avail(tnapi);
12664 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
12665 base_flags | TXD_FLAG_END, mss, 0)) {
12666 tnapi->tx_buffers[val].skb = NULL;
12667 dev_kfree_skb(skb);
12668 return -EIO;
12669 }
c76949a6 12670
f3f3f27e 12671 tnapi->tx_prod++;
c76949a6 12672
6541b806
MC
12673 /* Sync BD data before updating mailbox */
12674 wmb();
12675
f3f3f27e
MC
12676 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
12677 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
12678
12679 udelay(10);
12680
303fc921
MC
12681 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
12682 for (i = 0; i < 35; i++) {
c76949a6 12683 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 12684 coal_now);
c76949a6
MC
12685
12686 udelay(10);
12687
898a56f8
MC
12688 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
12689 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 12690 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
12691 (rx_idx == (rx_start_idx + num_pkts)))
12692 break;
12693 }
12694
ba1142e4 12695 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
12696 dev_kfree_skb(skb);
12697
f3f3f27e 12698 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
12699 goto out;
12700
12701 if (rx_idx != rx_start_idx + num_pkts)
12702 goto out;
12703
bb158d69
MC
12704 val = data_off;
12705 while (rx_idx != rx_start_idx) {
12706 desc = &rnapi->rx_rcb[rx_start_idx++];
12707 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
12708 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 12709
bb158d69
MC
12710 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
12711 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
12712 goto out;
c76949a6 12713
bb158d69
MC
12714 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
12715 - ETH_FCS_LEN;
c76949a6 12716
28a45957 12717 if (!tso_loopback) {
bb158d69
MC
12718 if (rx_len != tx_len)
12719 goto out;
4852a861 12720
bb158d69
MC
12721 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
12722 if (opaque_key != RXD_OPAQUE_RING_STD)
12723 goto out;
12724 } else {
12725 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
12726 goto out;
12727 }
12728 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
12729 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 12730 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 12731 goto out;
bb158d69 12732 }
4852a861 12733
bb158d69 12734 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 12735 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
12736 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
12737 mapping);
12738 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 12739 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
12740 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
12741 mapping);
12742 } else
12743 goto out;
c76949a6 12744
bb158d69
MC
12745 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
12746 PCI_DMA_FROMDEVICE);
c76949a6 12747
9205fd9c 12748 rx_data += TG3_RX_OFFSET(tp);
bb158d69 12749 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 12750 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
12751 goto out;
12752 }
c76949a6 12753 }
bb158d69 12754
c76949a6 12755 err = 0;
6aa20a22 12756
9205fd9c 12757 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
12758out:
12759 return err;
12760}
12761
00c266b7
MC
12762#define TG3_STD_LOOPBACK_FAILED 1
12763#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 12764#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
12765#define TG3_LOOPBACK_FAILED \
12766 (TG3_STD_LOOPBACK_FAILED | \
12767 TG3_JMB_LOOPBACK_FAILED | \
12768 TG3_TSO_LOOPBACK_FAILED)
00c266b7 12769
941ec90f 12770static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 12771{
28a45957 12772 int err = -EIO;
2215e24c 12773 u32 eee_cap;
c441b456
MC
12774 u32 jmb_pkt_sz = 9000;
12775
12776 if (tp->dma_limit)
12777 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
9f40dead 12778
ab789046
MC
12779 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
12780 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
12781
28a45957 12782 if (!netif_running(tp->dev)) {
93df8b8f
NNS
12783 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
12784 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 12785 if (do_extlpbk)
93df8b8f 12786 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
28a45957
MC
12787 goto done;
12788 }
12789
b9ec6c1b 12790 err = tg3_reset_hw(tp, 1);
ab789046 12791 if (err) {
93df8b8f
NNS
12792 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
12793 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 12794 if (do_extlpbk)
93df8b8f 12795 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
ab789046
MC
12796 goto done;
12797 }
9f40dead 12798
63c3a66f 12799 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
12800 int i;
12801
12802 /* Reroute all rx packets to the 1st queue */
12803 for (i = MAC_RSS_INDIR_TBL_0;
12804 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
12805 tw32(i, 0x0);
12806 }
12807
6e01b20b
MC
12808 /* HW errata - mac loopback fails in some cases on 5780.
12809 * Normal traffic and PHY loopback are not affected by
12810 * errata. Also, the MAC loopback test is deprecated for
12811 * all newer ASIC revisions.
12812 */
4153577a 12813 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
6e01b20b
MC
12814 !tg3_flag(tp, CPMU_PRESENT)) {
12815 tg3_mac_loopback(tp, true);
9936bcf6 12816
28a45957 12817 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 12818 data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
12819
12820 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12821 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 12822 data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
12823
12824 tg3_mac_loopback(tp, false);
12825 }
4852a861 12826
f07e9af3 12827 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 12828 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
12829 int i;
12830
941ec90f 12831 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
12832
12833 /* Wait for link */
12834 for (i = 0; i < 100; i++) {
12835 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
12836 break;
12837 mdelay(1);
12838 }
12839
28a45957 12840 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 12841 data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 12842 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957 12843 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f 12844 data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 12845 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12846 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 12847 data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 12848
941ec90f
MC
12849 if (do_extlpbk) {
12850 tg3_phy_lpbk_set(tp, 0, true);
12851
12852 /* All link indications report up, but the hardware
12853 * isn't really ready for about 20 msec. Double it
12854 * to be sure.
12855 */
12856 mdelay(40);
12857
12858 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f
NNS
12859 data[TG3_EXT_LOOPB_TEST] |=
12860 TG3_STD_LOOPBACK_FAILED;
941ec90f
MC
12861 if (tg3_flag(tp, TSO_CAPABLE) &&
12862 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f
NNS
12863 data[TG3_EXT_LOOPB_TEST] |=
12864 TG3_TSO_LOOPBACK_FAILED;
941ec90f 12865 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12866 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f
NNS
12867 data[TG3_EXT_LOOPB_TEST] |=
12868 TG3_JMB_LOOPBACK_FAILED;
941ec90f
MC
12869 }
12870
5e5a7f37
MC
12871 /* Re-enable gphy autopowerdown. */
12872 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
12873 tg3_phy_toggle_apd(tp, true);
12874 }
6833c043 12875
93df8b8f
NNS
12876 err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
12877 data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
28a45957 12878
ab789046
MC
12879done:
12880 tp->phy_flags |= eee_cap;
12881
9f40dead
MC
12882 return err;
12883}
12884
4cafd3f5
MC
12885static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
12886 u64 *data)
12887{
566f86ad 12888 struct tg3 *tp = netdev_priv(dev);
941ec90f 12889 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 12890
bed9829f
MC
12891 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
12892 tg3_power_up(tp)) {
12893 etest->flags |= ETH_TEST_FL_FAILED;
12894 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
12895 return;
12896 }
bc1c7567 12897
566f86ad
MC
12898 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
12899
12900 if (tg3_test_nvram(tp) != 0) {
12901 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 12902 data[TG3_NVRAM_TEST] = 1;
566f86ad 12903 }
941ec90f 12904 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a 12905 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 12906 data[TG3_LINK_TEST] = 1;
ca43007a 12907 }
a71116d1 12908 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 12909 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
12910
12911 if (netif_running(dev)) {
b02fd9e3 12912 tg3_phy_stop(tp);
a71116d1 12913 tg3_netif_stop(tp);
bbe832c0
MC
12914 irq_sync = 1;
12915 }
a71116d1 12916
bbe832c0 12917 tg3_full_lock(tp, irq_sync);
a71116d1 12918 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 12919 err = tg3_nvram_lock(tp);
a71116d1 12920 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 12921 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 12922 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
12923 if (!err)
12924 tg3_nvram_unlock(tp);
a71116d1 12925
f07e9af3 12926 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
12927 tg3_phy_reset(tp);
12928
a71116d1
MC
12929 if (tg3_test_registers(tp) != 0) {
12930 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 12931 data[TG3_REGISTER_TEST] = 1;
a71116d1 12932 }
28a45957 12933
7942e1db
MC
12934 if (tg3_test_memory(tp) != 0) {
12935 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 12936 data[TG3_MEMORY_TEST] = 1;
7942e1db 12937 }
28a45957 12938
941ec90f
MC
12939 if (doextlpbk)
12940 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
12941
93df8b8f 12942 if (tg3_test_loopback(tp, data, doextlpbk))
c76949a6 12943 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 12944
f47c11ee
DM
12945 tg3_full_unlock(tp);
12946
d4bc3927
MC
12947 if (tg3_test_interrupt(tp) != 0) {
12948 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 12949 data[TG3_INTERRUPT_TEST] = 1;
d4bc3927 12950 }
f47c11ee
DM
12951
12952 tg3_full_lock(tp, 0);
d4bc3927 12953
a71116d1
MC
12954 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12955 if (netif_running(dev)) {
63c3a66f 12956 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
12957 err2 = tg3_restart_hw(tp, 1);
12958 if (!err2)
b9ec6c1b 12959 tg3_netif_start(tp);
a71116d1 12960 }
f47c11ee
DM
12961
12962 tg3_full_unlock(tp);
b02fd9e3
MC
12963
12964 if (irq_sync && !err2)
12965 tg3_phy_start(tp);
a71116d1 12966 }
80096068 12967 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 12968 tg3_power_down(tp);
bc1c7567 12969
4cafd3f5
MC
12970}
12971
0a633ac2
MC
12972static int tg3_hwtstamp_ioctl(struct net_device *dev,
12973 struct ifreq *ifr, int cmd)
12974{
12975 struct tg3 *tp = netdev_priv(dev);
12976 struct hwtstamp_config stmpconf;
12977
12978 if (!tg3_flag(tp, PTP_CAPABLE))
12979 return -EINVAL;
12980
12981 if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
12982 return -EFAULT;
12983
12984 if (stmpconf.flags)
12985 return -EINVAL;
12986
12987 switch (stmpconf.tx_type) {
12988 case HWTSTAMP_TX_ON:
12989 tg3_flag_set(tp, TX_TSTAMP_EN);
12990 break;
12991 case HWTSTAMP_TX_OFF:
12992 tg3_flag_clear(tp, TX_TSTAMP_EN);
12993 break;
12994 default:
12995 return -ERANGE;
12996 }
12997
12998 switch (stmpconf.rx_filter) {
12999 case HWTSTAMP_FILTER_NONE:
13000 tp->rxptpctl = 0;
13001 break;
13002 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
13003 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13004 TG3_RX_PTP_CTL_ALL_V1_EVENTS;
13005 break;
13006 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
13007 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13008 TG3_RX_PTP_CTL_SYNC_EVNT;
13009 break;
13010 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
13011 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13012 TG3_RX_PTP_CTL_DELAY_REQ;
13013 break;
13014 case HWTSTAMP_FILTER_PTP_V2_EVENT:
13015 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13016 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13017 break;
13018 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
13019 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13020 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13021 break;
13022 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
13023 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13024 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13025 break;
13026 case HWTSTAMP_FILTER_PTP_V2_SYNC:
13027 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13028 TG3_RX_PTP_CTL_SYNC_EVNT;
13029 break;
13030 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13031 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13032 TG3_RX_PTP_CTL_SYNC_EVNT;
13033 break;
13034 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13035 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13036 TG3_RX_PTP_CTL_SYNC_EVNT;
13037 break;
13038 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13039 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13040 TG3_RX_PTP_CTL_DELAY_REQ;
13041 break;
13042 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13043 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13044 TG3_RX_PTP_CTL_DELAY_REQ;
13045 break;
13046 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13047 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13048 TG3_RX_PTP_CTL_DELAY_REQ;
13049 break;
13050 default:
13051 return -ERANGE;
13052 }
13053
13054 if (netif_running(dev) && tp->rxptpctl)
13055 tw32(TG3_RX_PTP_CTL,
13056 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13057
13058 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13059 -EFAULT : 0;
13060}
13061
1da177e4
LT
13062static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13063{
13064 struct mii_ioctl_data *data = if_mii(ifr);
13065 struct tg3 *tp = netdev_priv(dev);
13066 int err;
13067
63c3a66f 13068 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 13069 struct phy_device *phydev;
f07e9af3 13070 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 13071 return -EAGAIN;
3f0e3ad7 13072 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 13073 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
13074 }
13075
33f401ae 13076 switch (cmd) {
1da177e4 13077 case SIOCGMIIPHY:
882e9793 13078 data->phy_id = tp->phy_addr;
1da177e4
LT
13079
13080 /* fallthru */
13081 case SIOCGMIIREG: {
13082 u32 mii_regval;
13083
f07e9af3 13084 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13085 break; /* We have no PHY */
13086
34eea5ac 13087 if (!netif_running(dev))
bc1c7567
MC
13088 return -EAGAIN;
13089
f47c11ee 13090 spin_lock_bh(&tp->lock);
5c358045
HM
13091 err = __tg3_readphy(tp, data->phy_id & 0x1f,
13092 data->reg_num & 0x1f, &mii_regval);
f47c11ee 13093 spin_unlock_bh(&tp->lock);
1da177e4
LT
13094
13095 data->val_out = mii_regval;
13096
13097 return err;
13098 }
13099
13100 case SIOCSMIIREG:
f07e9af3 13101 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13102 break; /* We have no PHY */
13103
34eea5ac 13104 if (!netif_running(dev))
bc1c7567
MC
13105 return -EAGAIN;
13106
f47c11ee 13107 spin_lock_bh(&tp->lock);
5c358045
HM
13108 err = __tg3_writephy(tp, data->phy_id & 0x1f,
13109 data->reg_num & 0x1f, data->val_in);
f47c11ee 13110 spin_unlock_bh(&tp->lock);
1da177e4
LT
13111
13112 return err;
13113
0a633ac2
MC
13114 case SIOCSHWTSTAMP:
13115 return tg3_hwtstamp_ioctl(dev, ifr, cmd);
13116
1da177e4
LT
13117 default:
13118 /* do nothing */
13119 break;
13120 }
13121 return -EOPNOTSUPP;
13122}
13123
15f9850d
DM
13124static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13125{
13126 struct tg3 *tp = netdev_priv(dev);
13127
13128 memcpy(ec, &tp->coal, sizeof(*ec));
13129 return 0;
13130}
13131
d244c892
MC
13132static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13133{
13134 struct tg3 *tp = netdev_priv(dev);
13135 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
13136 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
13137
63c3a66f 13138 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
13139 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
13140 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
13141 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
13142 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
13143 }
13144
13145 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
13146 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
13147 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
13148 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
13149 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
13150 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
13151 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
13152 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
13153 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
13154 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
13155 return -EINVAL;
13156
13157 /* No rx interrupts will be generated if both are zero */
13158 if ((ec->rx_coalesce_usecs == 0) &&
13159 (ec->rx_max_coalesced_frames == 0))
13160 return -EINVAL;
13161
13162 /* No tx interrupts will be generated if both are zero */
13163 if ((ec->tx_coalesce_usecs == 0) &&
13164 (ec->tx_max_coalesced_frames == 0))
13165 return -EINVAL;
13166
13167 /* Only copy relevant parameters, ignore all others. */
13168 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
13169 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
13170 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
13171 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
13172 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
13173 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
13174 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
13175 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
13176 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
13177
13178 if (netif_running(dev)) {
13179 tg3_full_lock(tp, 0);
13180 __tg3_set_coalesce(tp, &tp->coal);
13181 tg3_full_unlock(tp);
13182 }
13183 return 0;
13184}
13185
7282d491 13186static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
13187 .get_settings = tg3_get_settings,
13188 .set_settings = tg3_set_settings,
13189 .get_drvinfo = tg3_get_drvinfo,
13190 .get_regs_len = tg3_get_regs_len,
13191 .get_regs = tg3_get_regs,
13192 .get_wol = tg3_get_wol,
13193 .set_wol = tg3_set_wol,
13194 .get_msglevel = tg3_get_msglevel,
13195 .set_msglevel = tg3_set_msglevel,
13196 .nway_reset = tg3_nway_reset,
13197 .get_link = ethtool_op_get_link,
13198 .get_eeprom_len = tg3_get_eeprom_len,
13199 .get_eeprom = tg3_get_eeprom,
13200 .set_eeprom = tg3_set_eeprom,
13201 .get_ringparam = tg3_get_ringparam,
13202 .set_ringparam = tg3_set_ringparam,
13203 .get_pauseparam = tg3_get_pauseparam,
13204 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 13205 .self_test = tg3_self_test,
1da177e4 13206 .get_strings = tg3_get_strings,
81b8709c 13207 .set_phys_id = tg3_set_phys_id,
1da177e4 13208 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 13209 .get_coalesce = tg3_get_coalesce,
d244c892 13210 .set_coalesce = tg3_set_coalesce,
b9f2c044 13211 .get_sset_count = tg3_get_sset_count,
90415477
MC
13212 .get_rxnfc = tg3_get_rxnfc,
13213 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
13214 .get_rxfh_indir = tg3_get_rxfh_indir,
13215 .set_rxfh_indir = tg3_set_rxfh_indir,
0968169c
MC
13216 .get_channels = tg3_get_channels,
13217 .set_channels = tg3_set_channels,
7d41e49a 13218 .get_ts_info = tg3_get_ts_info,
1da177e4
LT
13219};
13220
b4017c53
DM
13221static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
13222 struct rtnl_link_stats64 *stats)
13223{
13224 struct tg3 *tp = netdev_priv(dev);
13225
0f566b20
MC
13226 spin_lock_bh(&tp->lock);
13227 if (!tp->hw_stats) {
13228 spin_unlock_bh(&tp->lock);
b4017c53 13229 return &tp->net_stats_prev;
0f566b20 13230 }
b4017c53 13231
b4017c53
DM
13232 tg3_get_nstats(tp, stats);
13233 spin_unlock_bh(&tp->lock);
13234
13235 return stats;
13236}
13237
ccd5ba9d
MC
13238static void tg3_set_rx_mode(struct net_device *dev)
13239{
13240 struct tg3 *tp = netdev_priv(dev);
13241
13242 if (!netif_running(dev))
13243 return;
13244
13245 tg3_full_lock(tp, 0);
13246 __tg3_set_rx_mode(dev);
13247 tg3_full_unlock(tp);
13248}
13249
faf1627a
MC
13250static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
13251 int new_mtu)
13252{
13253 dev->mtu = new_mtu;
13254
13255 if (new_mtu > ETH_DATA_LEN) {
13256 if (tg3_flag(tp, 5780_CLASS)) {
13257 netdev_update_features(dev);
13258 tg3_flag_clear(tp, TSO_CAPABLE);
13259 } else {
13260 tg3_flag_set(tp, JUMBO_RING_ENABLE);
13261 }
13262 } else {
13263 if (tg3_flag(tp, 5780_CLASS)) {
13264 tg3_flag_set(tp, TSO_CAPABLE);
13265 netdev_update_features(dev);
13266 }
13267 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
13268 }
13269}
13270
13271static int tg3_change_mtu(struct net_device *dev, int new_mtu)
13272{
13273 struct tg3 *tp = netdev_priv(dev);
2fae5e36 13274 int err, reset_phy = 0;
faf1627a
MC
13275
13276 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
13277 return -EINVAL;
13278
13279 if (!netif_running(dev)) {
13280 /* We'll just catch it later when the
13281 * device is up'd.
13282 */
13283 tg3_set_mtu(dev, tp, new_mtu);
13284 return 0;
13285 }
13286
13287 tg3_phy_stop(tp);
13288
13289 tg3_netif_stop(tp);
13290
13291 tg3_full_lock(tp, 1);
13292
13293 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13294
13295 tg3_set_mtu(dev, tp, new_mtu);
13296
2fae5e36
MC
13297 /* Reset PHY, otherwise the read DMA engine will be in a mode that
13298 * breaks all requests to 256 bytes.
13299 */
4153577a 13300 if (tg3_asic_rev(tp) == ASIC_REV_57766)
2fae5e36
MC
13301 reset_phy = 1;
13302
13303 err = tg3_restart_hw(tp, reset_phy);
faf1627a
MC
13304
13305 if (!err)
13306 tg3_netif_start(tp);
13307
13308 tg3_full_unlock(tp);
13309
13310 if (!err)
13311 tg3_phy_start(tp);
13312
13313 return err;
13314}
13315
13316static const struct net_device_ops tg3_netdev_ops = {
13317 .ndo_open = tg3_open,
13318 .ndo_stop = tg3_close,
13319 .ndo_start_xmit = tg3_start_xmit,
13320 .ndo_get_stats64 = tg3_get_stats64,
13321 .ndo_validate_addr = eth_validate_addr,
13322 .ndo_set_rx_mode = tg3_set_rx_mode,
13323 .ndo_set_mac_address = tg3_set_mac_addr,
13324 .ndo_do_ioctl = tg3_ioctl,
13325 .ndo_tx_timeout = tg3_tx_timeout,
13326 .ndo_change_mtu = tg3_change_mtu,
13327 .ndo_fix_features = tg3_fix_features,
13328 .ndo_set_features = tg3_set_features,
13329#ifdef CONFIG_NET_POLL_CONTROLLER
13330 .ndo_poll_controller = tg3_poll_controller,
13331#endif
13332};
13333
229b1ad1 13334static void tg3_get_eeprom_size(struct tg3 *tp)
1da177e4 13335{
1b27777a 13336 u32 cursize, val, magic;
1da177e4
LT
13337
13338 tp->nvram_size = EEPROM_CHIP_SIZE;
13339
e4f34110 13340 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
13341 return;
13342
b16250e3
MC
13343 if ((magic != TG3_EEPROM_MAGIC) &&
13344 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
13345 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
13346 return;
13347
13348 /*
13349 * Size the chip by reading offsets at increasing powers of two.
13350 * When we encounter our validation signature, we know the addressing
13351 * has wrapped around, and thus have our chip size.
13352 */
1b27777a 13353 cursize = 0x10;
1da177e4
LT
13354
13355 while (cursize < tp->nvram_size) {
e4f34110 13356 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
13357 return;
13358
1820180b 13359 if (val == magic)
1da177e4
LT
13360 break;
13361
13362 cursize <<= 1;
13363 }
13364
13365 tp->nvram_size = cursize;
13366}
6aa20a22 13367
229b1ad1 13368static void tg3_get_nvram_size(struct tg3 *tp)
1da177e4
LT
13369{
13370 u32 val;
13371
63c3a66f 13372 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
13373 return;
13374
13375 /* Selfboot format */
1820180b 13376 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
13377 tg3_get_eeprom_size(tp);
13378 return;
13379 }
13380
6d348f2c 13381 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 13382 if (val != 0) {
6d348f2c
MC
13383 /* This is confusing. We want to operate on the
13384 * 16-bit value at offset 0xf2. The tg3_nvram_read()
13385 * call will read from NVRAM and byteswap the data
13386 * according to the byteswapping settings for all
13387 * other register accesses. This ensures the data we
13388 * want will always reside in the lower 16-bits.
13389 * However, the data in NVRAM is in LE format, which
13390 * means the data from the NVRAM read will always be
13391 * opposite the endianness of the CPU. The 16-bit
13392 * byteswap then brings the data to CPU endianness.
13393 */
13394 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
13395 return;
13396 }
13397 }
fd1122a2 13398 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
13399}
13400
229b1ad1 13401static void tg3_get_nvram_info(struct tg3 *tp)
1da177e4
LT
13402{
13403 u32 nvcfg1;
13404
13405 nvcfg1 = tr32(NVRAM_CFG1);
13406 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 13407 tg3_flag_set(tp, FLASH);
8590a603 13408 } else {
1da177e4
LT
13409 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13410 tw32(NVRAM_CFG1, nvcfg1);
13411 }
13412
4153577a 13413 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
63c3a66f 13414 tg3_flag(tp, 5780_CLASS)) {
1da177e4 13415 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
13416 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
13417 tp->nvram_jedecnum = JEDEC_ATMEL;
13418 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13419 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13420 break;
13421 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
13422 tp->nvram_jedecnum = JEDEC_ATMEL;
13423 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
13424 break;
13425 case FLASH_VENDOR_ATMEL_EEPROM:
13426 tp->nvram_jedecnum = JEDEC_ATMEL;
13427 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 13428 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13429 break;
13430 case FLASH_VENDOR_ST:
13431 tp->nvram_jedecnum = JEDEC_ST;
13432 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 13433 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13434 break;
13435 case FLASH_VENDOR_SAIFUN:
13436 tp->nvram_jedecnum = JEDEC_SAIFUN;
13437 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
13438 break;
13439 case FLASH_VENDOR_SST_SMALL:
13440 case FLASH_VENDOR_SST_LARGE:
13441 tp->nvram_jedecnum = JEDEC_SST;
13442 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
13443 break;
1da177e4 13444 }
8590a603 13445 } else {
1da177e4
LT
13446 tp->nvram_jedecnum = JEDEC_ATMEL;
13447 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13448 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
13449 }
13450}
13451
229b1ad1 13452static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
a1b950d5
MC
13453{
13454 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
13455 case FLASH_5752PAGE_SIZE_256:
13456 tp->nvram_pagesize = 256;
13457 break;
13458 case FLASH_5752PAGE_SIZE_512:
13459 tp->nvram_pagesize = 512;
13460 break;
13461 case FLASH_5752PAGE_SIZE_1K:
13462 tp->nvram_pagesize = 1024;
13463 break;
13464 case FLASH_5752PAGE_SIZE_2K:
13465 tp->nvram_pagesize = 2048;
13466 break;
13467 case FLASH_5752PAGE_SIZE_4K:
13468 tp->nvram_pagesize = 4096;
13469 break;
13470 case FLASH_5752PAGE_SIZE_264:
13471 tp->nvram_pagesize = 264;
13472 break;
13473 case FLASH_5752PAGE_SIZE_528:
13474 tp->nvram_pagesize = 528;
13475 break;
13476 }
13477}
13478
229b1ad1 13479static void tg3_get_5752_nvram_info(struct tg3 *tp)
361b4ac2
MC
13480{
13481 u32 nvcfg1;
13482
13483 nvcfg1 = tr32(NVRAM_CFG1);
13484
e6af301b
MC
13485 /* NVRAM protection for TPM */
13486 if (nvcfg1 & (1 << 27))
63c3a66f 13487 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 13488
361b4ac2 13489 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
13490 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
13491 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
13492 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13493 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13494 break;
13495 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13496 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13497 tg3_flag_set(tp, NVRAM_BUFFERED);
13498 tg3_flag_set(tp, FLASH);
8590a603
MC
13499 break;
13500 case FLASH_5752VENDOR_ST_M45PE10:
13501 case FLASH_5752VENDOR_ST_M45PE20:
13502 case FLASH_5752VENDOR_ST_M45PE40:
13503 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13504 tg3_flag_set(tp, NVRAM_BUFFERED);
13505 tg3_flag_set(tp, FLASH);
8590a603 13506 break;
361b4ac2
MC
13507 }
13508
63c3a66f 13509 if (tg3_flag(tp, FLASH)) {
a1b950d5 13510 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 13511 } else {
361b4ac2
MC
13512 /* For eeprom, set pagesize to maximum eeprom size */
13513 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13514
13515 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13516 tw32(NVRAM_CFG1, nvcfg1);
13517 }
13518}
13519
229b1ad1 13520static void tg3_get_5755_nvram_info(struct tg3 *tp)
d3c7b886 13521{
989a9d23 13522 u32 nvcfg1, protect = 0;
d3c7b886
MC
13523
13524 nvcfg1 = tr32(NVRAM_CFG1);
13525
13526 /* NVRAM protection for TPM */
989a9d23 13527 if (nvcfg1 & (1 << 27)) {
63c3a66f 13528 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
13529 protect = 1;
13530 }
d3c7b886 13531
989a9d23
MC
13532 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
13533 switch (nvcfg1) {
8590a603
MC
13534 case FLASH_5755VENDOR_ATMEL_FLASH_1:
13535 case FLASH_5755VENDOR_ATMEL_FLASH_2:
13536 case FLASH_5755VENDOR_ATMEL_FLASH_3:
13537 case FLASH_5755VENDOR_ATMEL_FLASH_5:
13538 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13539 tg3_flag_set(tp, NVRAM_BUFFERED);
13540 tg3_flag_set(tp, FLASH);
8590a603
MC
13541 tp->nvram_pagesize = 264;
13542 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
13543 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
13544 tp->nvram_size = (protect ? 0x3e200 :
13545 TG3_NVRAM_SIZE_512KB);
13546 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
13547 tp->nvram_size = (protect ? 0x1f200 :
13548 TG3_NVRAM_SIZE_256KB);
13549 else
13550 tp->nvram_size = (protect ? 0x1f200 :
13551 TG3_NVRAM_SIZE_128KB);
13552 break;
13553 case FLASH_5752VENDOR_ST_M45PE10:
13554 case FLASH_5752VENDOR_ST_M45PE20:
13555 case FLASH_5752VENDOR_ST_M45PE40:
13556 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13557 tg3_flag_set(tp, NVRAM_BUFFERED);
13558 tg3_flag_set(tp, FLASH);
8590a603
MC
13559 tp->nvram_pagesize = 256;
13560 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
13561 tp->nvram_size = (protect ?
13562 TG3_NVRAM_SIZE_64KB :
13563 TG3_NVRAM_SIZE_128KB);
13564 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
13565 tp->nvram_size = (protect ?
13566 TG3_NVRAM_SIZE_64KB :
13567 TG3_NVRAM_SIZE_256KB);
13568 else
13569 tp->nvram_size = (protect ?
13570 TG3_NVRAM_SIZE_128KB :
13571 TG3_NVRAM_SIZE_512KB);
13572 break;
d3c7b886
MC
13573 }
13574}
13575
229b1ad1 13576static void tg3_get_5787_nvram_info(struct tg3 *tp)
1b27777a
MC
13577{
13578 u32 nvcfg1;
13579
13580 nvcfg1 = tr32(NVRAM_CFG1);
13581
13582 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
13583 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
13584 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
13585 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
13586 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
13587 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13588 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 13589 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 13590
8590a603
MC
13591 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13592 tw32(NVRAM_CFG1, nvcfg1);
13593 break;
13594 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13595 case FLASH_5755VENDOR_ATMEL_FLASH_1:
13596 case FLASH_5755VENDOR_ATMEL_FLASH_2:
13597 case FLASH_5755VENDOR_ATMEL_FLASH_3:
13598 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13599 tg3_flag_set(tp, NVRAM_BUFFERED);
13600 tg3_flag_set(tp, FLASH);
8590a603
MC
13601 tp->nvram_pagesize = 264;
13602 break;
13603 case FLASH_5752VENDOR_ST_M45PE10:
13604 case FLASH_5752VENDOR_ST_M45PE20:
13605 case FLASH_5752VENDOR_ST_M45PE40:
13606 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13607 tg3_flag_set(tp, NVRAM_BUFFERED);
13608 tg3_flag_set(tp, FLASH);
8590a603
MC
13609 tp->nvram_pagesize = 256;
13610 break;
1b27777a
MC
13611 }
13612}
13613
229b1ad1 13614static void tg3_get_5761_nvram_info(struct tg3 *tp)
6b91fa02
MC
13615{
13616 u32 nvcfg1, protect = 0;
13617
13618 nvcfg1 = tr32(NVRAM_CFG1);
13619
13620 /* NVRAM protection for TPM */
13621 if (nvcfg1 & (1 << 27)) {
63c3a66f 13622 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
13623 protect = 1;
13624 }
13625
13626 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
13627 switch (nvcfg1) {
8590a603
MC
13628 case FLASH_5761VENDOR_ATMEL_ADB021D:
13629 case FLASH_5761VENDOR_ATMEL_ADB041D:
13630 case FLASH_5761VENDOR_ATMEL_ADB081D:
13631 case FLASH_5761VENDOR_ATMEL_ADB161D:
13632 case FLASH_5761VENDOR_ATMEL_MDB021D:
13633 case FLASH_5761VENDOR_ATMEL_MDB041D:
13634 case FLASH_5761VENDOR_ATMEL_MDB081D:
13635 case FLASH_5761VENDOR_ATMEL_MDB161D:
13636 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13637 tg3_flag_set(tp, NVRAM_BUFFERED);
13638 tg3_flag_set(tp, FLASH);
13639 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
13640 tp->nvram_pagesize = 256;
13641 break;
13642 case FLASH_5761VENDOR_ST_A_M45PE20:
13643 case FLASH_5761VENDOR_ST_A_M45PE40:
13644 case FLASH_5761VENDOR_ST_A_M45PE80:
13645 case FLASH_5761VENDOR_ST_A_M45PE16:
13646 case FLASH_5761VENDOR_ST_M_M45PE20:
13647 case FLASH_5761VENDOR_ST_M_M45PE40:
13648 case FLASH_5761VENDOR_ST_M_M45PE80:
13649 case FLASH_5761VENDOR_ST_M_M45PE16:
13650 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13651 tg3_flag_set(tp, NVRAM_BUFFERED);
13652 tg3_flag_set(tp, FLASH);
8590a603
MC
13653 tp->nvram_pagesize = 256;
13654 break;
6b91fa02
MC
13655 }
13656
13657 if (protect) {
13658 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
13659 } else {
13660 switch (nvcfg1) {
8590a603
MC
13661 case FLASH_5761VENDOR_ATMEL_ADB161D:
13662 case FLASH_5761VENDOR_ATMEL_MDB161D:
13663 case FLASH_5761VENDOR_ST_A_M45PE16:
13664 case FLASH_5761VENDOR_ST_M_M45PE16:
13665 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
13666 break;
13667 case FLASH_5761VENDOR_ATMEL_ADB081D:
13668 case FLASH_5761VENDOR_ATMEL_MDB081D:
13669 case FLASH_5761VENDOR_ST_A_M45PE80:
13670 case FLASH_5761VENDOR_ST_M_M45PE80:
13671 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
13672 break;
13673 case FLASH_5761VENDOR_ATMEL_ADB041D:
13674 case FLASH_5761VENDOR_ATMEL_MDB041D:
13675 case FLASH_5761VENDOR_ST_A_M45PE40:
13676 case FLASH_5761VENDOR_ST_M_M45PE40:
13677 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13678 break;
13679 case FLASH_5761VENDOR_ATMEL_ADB021D:
13680 case FLASH_5761VENDOR_ATMEL_MDB021D:
13681 case FLASH_5761VENDOR_ST_A_M45PE20:
13682 case FLASH_5761VENDOR_ST_M_M45PE20:
13683 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13684 break;
6b91fa02
MC
13685 }
13686 }
13687}
13688
229b1ad1 13689static void tg3_get_5906_nvram_info(struct tg3 *tp)
b5d3772c
MC
13690{
13691 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13692 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
13693 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13694}
13695
229b1ad1 13696static void tg3_get_57780_nvram_info(struct tg3 *tp)
321d32a0
MC
13697{
13698 u32 nvcfg1;
13699
13700 nvcfg1 = tr32(NVRAM_CFG1);
13701
13702 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13703 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
13704 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
13705 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13706 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
13707 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13708
13709 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13710 tw32(NVRAM_CFG1, nvcfg1);
13711 return;
13712 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13713 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
13714 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
13715 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
13716 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
13717 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
13718 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
13719 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13720 tg3_flag_set(tp, NVRAM_BUFFERED);
13721 tg3_flag_set(tp, FLASH);
321d32a0
MC
13722
13723 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13724 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13725 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
13726 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
13727 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13728 break;
13729 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
13730 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
13731 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13732 break;
13733 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
13734 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
13735 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13736 break;
13737 }
13738 break;
13739 case FLASH_5752VENDOR_ST_M45PE10:
13740 case FLASH_5752VENDOR_ST_M45PE20:
13741 case FLASH_5752VENDOR_ST_M45PE40:
13742 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13743 tg3_flag_set(tp, NVRAM_BUFFERED);
13744 tg3_flag_set(tp, FLASH);
321d32a0
MC
13745
13746 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13747 case FLASH_5752VENDOR_ST_M45PE10:
13748 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13749 break;
13750 case FLASH_5752VENDOR_ST_M45PE20:
13751 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13752 break;
13753 case FLASH_5752VENDOR_ST_M45PE40:
13754 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13755 break;
13756 }
13757 break;
13758 default:
63c3a66f 13759 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
13760 return;
13761 }
13762
a1b950d5
MC
13763 tg3_nvram_get_pagesize(tp, nvcfg1);
13764 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 13765 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
13766}
13767
13768
229b1ad1 13769static void tg3_get_5717_nvram_info(struct tg3 *tp)
a1b950d5
MC
13770{
13771 u32 nvcfg1;
13772
13773 nvcfg1 = tr32(NVRAM_CFG1);
13774
13775 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13776 case FLASH_5717VENDOR_ATMEL_EEPROM:
13777 case FLASH_5717VENDOR_MICRO_EEPROM:
13778 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13779 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
13780 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13781
13782 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13783 tw32(NVRAM_CFG1, nvcfg1);
13784 return;
13785 case FLASH_5717VENDOR_ATMEL_MDB011D:
13786 case FLASH_5717VENDOR_ATMEL_ADB011B:
13787 case FLASH_5717VENDOR_ATMEL_ADB011D:
13788 case FLASH_5717VENDOR_ATMEL_MDB021D:
13789 case FLASH_5717VENDOR_ATMEL_ADB021B:
13790 case FLASH_5717VENDOR_ATMEL_ADB021D:
13791 case FLASH_5717VENDOR_ATMEL_45USPT:
13792 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13793 tg3_flag_set(tp, NVRAM_BUFFERED);
13794 tg3_flag_set(tp, FLASH);
a1b950d5
MC
13795
13796 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13797 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
13798 /* Detect size with tg3_nvram_get_size() */
13799 break;
a1b950d5
MC
13800 case FLASH_5717VENDOR_ATMEL_ADB021B:
13801 case FLASH_5717VENDOR_ATMEL_ADB021D:
13802 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13803 break;
13804 default:
13805 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13806 break;
13807 }
321d32a0 13808 break;
a1b950d5
MC
13809 case FLASH_5717VENDOR_ST_M_M25PE10:
13810 case FLASH_5717VENDOR_ST_A_M25PE10:
13811 case FLASH_5717VENDOR_ST_M_M45PE10:
13812 case FLASH_5717VENDOR_ST_A_M45PE10:
13813 case FLASH_5717VENDOR_ST_M_M25PE20:
13814 case FLASH_5717VENDOR_ST_A_M25PE20:
13815 case FLASH_5717VENDOR_ST_M_M45PE20:
13816 case FLASH_5717VENDOR_ST_A_M45PE20:
13817 case FLASH_5717VENDOR_ST_25USPT:
13818 case FLASH_5717VENDOR_ST_45USPT:
13819 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13820 tg3_flag_set(tp, NVRAM_BUFFERED);
13821 tg3_flag_set(tp, FLASH);
a1b950d5
MC
13822
13823 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13824 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 13825 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
13826 /* Detect size with tg3_nvram_get_size() */
13827 break;
13828 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
13829 case FLASH_5717VENDOR_ST_A_M45PE20:
13830 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13831 break;
13832 default:
13833 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13834 break;
13835 }
321d32a0 13836 break;
a1b950d5 13837 default:
63c3a66f 13838 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 13839 return;
321d32a0 13840 }
a1b950d5
MC
13841
13842 tg3_nvram_get_pagesize(tp, nvcfg1);
13843 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 13844 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
13845}
13846
229b1ad1 13847static void tg3_get_5720_nvram_info(struct tg3 *tp)
9b91b5f1
MC
13848{
13849 u32 nvcfg1, nvmpinstrp;
13850
13851 nvcfg1 = tr32(NVRAM_CFG1);
13852 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
13853
4153577a 13854 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
13855 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
13856 tg3_flag_set(tp, NO_NVRAM);
13857 return;
13858 }
13859
13860 switch (nvmpinstrp) {
13861 case FLASH_5762_EEPROM_HD:
13862 nvmpinstrp = FLASH_5720_EEPROM_HD;
17e1a42f 13863 break;
c86a8560
MC
13864 case FLASH_5762_EEPROM_LD:
13865 nvmpinstrp = FLASH_5720_EEPROM_LD;
17e1a42f 13866 break;
c86a8560
MC
13867 }
13868 }
13869
9b91b5f1
MC
13870 switch (nvmpinstrp) {
13871 case FLASH_5720_EEPROM_HD:
13872 case FLASH_5720_EEPROM_LD:
13873 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13874 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
13875
13876 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13877 tw32(NVRAM_CFG1, nvcfg1);
13878 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
13879 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13880 else
13881 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
13882 return;
13883 case FLASH_5720VENDOR_M_ATMEL_DB011D:
13884 case FLASH_5720VENDOR_A_ATMEL_DB011B:
13885 case FLASH_5720VENDOR_A_ATMEL_DB011D:
13886 case FLASH_5720VENDOR_M_ATMEL_DB021D:
13887 case FLASH_5720VENDOR_A_ATMEL_DB021B:
13888 case FLASH_5720VENDOR_A_ATMEL_DB021D:
13889 case FLASH_5720VENDOR_M_ATMEL_DB041D:
13890 case FLASH_5720VENDOR_A_ATMEL_DB041B:
13891 case FLASH_5720VENDOR_A_ATMEL_DB041D:
13892 case FLASH_5720VENDOR_M_ATMEL_DB081D:
13893 case FLASH_5720VENDOR_A_ATMEL_DB081D:
13894 case FLASH_5720VENDOR_ATMEL_45USPT:
13895 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13896 tg3_flag_set(tp, NVRAM_BUFFERED);
13897 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
13898
13899 switch (nvmpinstrp) {
13900 case FLASH_5720VENDOR_M_ATMEL_DB021D:
13901 case FLASH_5720VENDOR_A_ATMEL_DB021B:
13902 case FLASH_5720VENDOR_A_ATMEL_DB021D:
13903 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13904 break;
13905 case FLASH_5720VENDOR_M_ATMEL_DB041D:
13906 case FLASH_5720VENDOR_A_ATMEL_DB041B:
13907 case FLASH_5720VENDOR_A_ATMEL_DB041D:
13908 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13909 break;
13910 case FLASH_5720VENDOR_M_ATMEL_DB081D:
13911 case FLASH_5720VENDOR_A_ATMEL_DB081D:
13912 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
13913 break;
13914 default:
4153577a 13915 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 13916 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
13917 break;
13918 }
13919 break;
13920 case FLASH_5720VENDOR_M_ST_M25PE10:
13921 case FLASH_5720VENDOR_M_ST_M45PE10:
13922 case FLASH_5720VENDOR_A_ST_M25PE10:
13923 case FLASH_5720VENDOR_A_ST_M45PE10:
13924 case FLASH_5720VENDOR_M_ST_M25PE20:
13925 case FLASH_5720VENDOR_M_ST_M45PE20:
13926 case FLASH_5720VENDOR_A_ST_M25PE20:
13927 case FLASH_5720VENDOR_A_ST_M45PE20:
13928 case FLASH_5720VENDOR_M_ST_M25PE40:
13929 case FLASH_5720VENDOR_M_ST_M45PE40:
13930 case FLASH_5720VENDOR_A_ST_M25PE40:
13931 case FLASH_5720VENDOR_A_ST_M45PE40:
13932 case FLASH_5720VENDOR_M_ST_M25PE80:
13933 case FLASH_5720VENDOR_M_ST_M45PE80:
13934 case FLASH_5720VENDOR_A_ST_M25PE80:
13935 case FLASH_5720VENDOR_A_ST_M45PE80:
13936 case FLASH_5720VENDOR_ST_25USPT:
13937 case FLASH_5720VENDOR_ST_45USPT:
13938 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13939 tg3_flag_set(tp, NVRAM_BUFFERED);
13940 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
13941
13942 switch (nvmpinstrp) {
13943 case FLASH_5720VENDOR_M_ST_M25PE20:
13944 case FLASH_5720VENDOR_M_ST_M45PE20:
13945 case FLASH_5720VENDOR_A_ST_M25PE20:
13946 case FLASH_5720VENDOR_A_ST_M45PE20:
13947 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13948 break;
13949 case FLASH_5720VENDOR_M_ST_M25PE40:
13950 case FLASH_5720VENDOR_M_ST_M45PE40:
13951 case FLASH_5720VENDOR_A_ST_M25PE40:
13952 case FLASH_5720VENDOR_A_ST_M45PE40:
13953 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13954 break;
13955 case FLASH_5720VENDOR_M_ST_M25PE80:
13956 case FLASH_5720VENDOR_M_ST_M45PE80:
13957 case FLASH_5720VENDOR_A_ST_M25PE80:
13958 case FLASH_5720VENDOR_A_ST_M45PE80:
13959 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
13960 break;
13961 default:
4153577a 13962 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 13963 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
13964 break;
13965 }
13966 break;
13967 default:
63c3a66f 13968 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
13969 return;
13970 }
13971
13972 tg3_nvram_get_pagesize(tp, nvcfg1);
13973 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 13974 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
c86a8560 13975
4153577a 13976 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
13977 u32 val;
13978
13979 if (tg3_nvram_read(tp, 0, &val))
13980 return;
13981
13982 if (val != TG3_EEPROM_MAGIC &&
13983 (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
13984 tg3_flag_set(tp, NO_NVRAM);
13985 }
9b91b5f1
MC
13986}
13987
1da177e4 13988/* Chips other than 5700/5701 use the NVRAM for fetching info. */
229b1ad1 13989static void tg3_nvram_init(struct tg3 *tp)
1da177e4 13990{
7e6c63f0
HM
13991 if (tg3_flag(tp, IS_SSB_CORE)) {
13992 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
13993 tg3_flag_clear(tp, NVRAM);
13994 tg3_flag_clear(tp, NVRAM_BUFFERED);
13995 tg3_flag_set(tp, NO_NVRAM);
13996 return;
13997 }
13998
1da177e4
LT
13999 tw32_f(GRC_EEPROM_ADDR,
14000 (EEPROM_ADDR_FSM_RESET |
14001 (EEPROM_DEFAULT_CLOCK_PERIOD <<
14002 EEPROM_ADDR_CLKPERD_SHIFT)));
14003
9d57f01c 14004 msleep(1);
1da177e4
LT
14005
14006 /* Enable seeprom accesses. */
14007 tw32_f(GRC_LOCAL_CTRL,
14008 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
14009 udelay(100);
14010
4153577a
JP
14011 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14012 tg3_asic_rev(tp) != ASIC_REV_5701) {
63c3a66f 14013 tg3_flag_set(tp, NVRAM);
1da177e4 14014
ec41c7df 14015 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
14016 netdev_warn(tp->dev,
14017 "Cannot get nvram lock, %s failed\n",
05dbe005 14018 __func__);
ec41c7df
MC
14019 return;
14020 }
e6af301b 14021 tg3_enable_nvram_access(tp);
1da177e4 14022
989a9d23
MC
14023 tp->nvram_size = 0;
14024
4153577a 14025 if (tg3_asic_rev(tp) == ASIC_REV_5752)
361b4ac2 14026 tg3_get_5752_nvram_info(tp);
4153577a 14027 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
d3c7b886 14028 tg3_get_5755_nvram_info(tp);
4153577a
JP
14029 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
14030 tg3_asic_rev(tp) == ASIC_REV_5784 ||
14031 tg3_asic_rev(tp) == ASIC_REV_5785)
1b27777a 14032 tg3_get_5787_nvram_info(tp);
4153577a 14033 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
6b91fa02 14034 tg3_get_5761_nvram_info(tp);
4153577a 14035 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 14036 tg3_get_5906_nvram_info(tp);
4153577a 14037 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 14038 tg3_flag(tp, 57765_CLASS))
321d32a0 14039 tg3_get_57780_nvram_info(tp);
4153577a
JP
14040 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14041 tg3_asic_rev(tp) == ASIC_REV_5719)
a1b950d5 14042 tg3_get_5717_nvram_info(tp);
4153577a
JP
14043 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
14044 tg3_asic_rev(tp) == ASIC_REV_5762)
9b91b5f1 14045 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
14046 else
14047 tg3_get_nvram_info(tp);
14048
989a9d23
MC
14049 if (tp->nvram_size == 0)
14050 tg3_get_nvram_size(tp);
1da177e4 14051
e6af301b 14052 tg3_disable_nvram_access(tp);
381291b7 14053 tg3_nvram_unlock(tp);
1da177e4
LT
14054
14055 } else {
63c3a66f
JP
14056 tg3_flag_clear(tp, NVRAM);
14057 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
14058
14059 tg3_get_eeprom_size(tp);
14060 }
14061}
14062
1da177e4
LT
14063struct subsys_tbl_ent {
14064 u16 subsys_vendor, subsys_devid;
14065 u32 phy_id;
14066};
14067
229b1ad1 14068static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
1da177e4 14069 /* Broadcom boards. */
24daf2b0 14070 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14071 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 14072 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14073 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 14074 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14075 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
14076 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14077 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
14078 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14079 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 14080 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14081 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14082 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14083 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
14084 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14085 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 14086 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14087 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 14088 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14089 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 14090 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14091 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
14092
14093 /* 3com boards. */
24daf2b0 14094 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14095 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 14096 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14097 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14098 { TG3PCI_SUBVENDOR_ID_3COM,
14099 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
14100 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14101 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 14102 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14103 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14104
14105 /* DELL boards. */
24daf2b0 14106 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14107 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 14108 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14109 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 14110 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14111 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 14112 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14113 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
14114
14115 /* Compaq boards. */
24daf2b0 14116 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14117 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 14118 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14119 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14120 { TG3PCI_SUBVENDOR_ID_COMPAQ,
14121 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
14122 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14123 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 14124 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14125 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14126
14127 /* IBM boards. */
24daf2b0
MC
14128 { TG3PCI_SUBVENDOR_ID_IBM,
14129 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
14130};
14131
229b1ad1 14132static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
14133{
14134 int i;
14135
14136 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
14137 if ((subsys_id_to_phy_id[i].subsys_vendor ==
14138 tp->pdev->subsystem_vendor) &&
14139 (subsys_id_to_phy_id[i].subsys_devid ==
14140 tp->pdev->subsystem_device))
14141 return &subsys_id_to_phy_id[i];
14142 }
14143 return NULL;
14144}
14145
229b1ad1 14146static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 14147{
1da177e4 14148 u32 val;
f49639e6 14149
79eb6904 14150 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
14151 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14152
a85feb8c 14153 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
14154 tg3_flag_set(tp, EEPROM_WRITE_PROT);
14155 tg3_flag_set(tp, WOL_CAP);
72b845e0 14156
4153577a 14157 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
9d26e213 14158 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
14159 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14160 tg3_flag_set(tp, IS_NIC);
9d26e213 14161 }
0527ba35
MC
14162 val = tr32(VCPU_CFGSHDW);
14163 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 14164 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 14165 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 14166 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 14167 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14168 device_set_wakeup_enable(&tp->pdev->dev, true);
14169 }
05ac4cb7 14170 goto done;
b5d3772c
MC
14171 }
14172
1da177e4
LT
14173 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
14174 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
14175 u32 nic_cfg, led_cfg;
a9daf367 14176 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 14177 int eeprom_phy_serdes = 0;
1da177e4
LT
14178
14179 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
14180 tp->nic_sram_data_cfg = nic_cfg;
14181
14182 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
14183 ver >>= NIC_SRAM_DATA_VER_SHIFT;
4153577a
JP
14184 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14185 tg3_asic_rev(tp) != ASIC_REV_5701 &&
14186 tg3_asic_rev(tp) != ASIC_REV_5703 &&
1da177e4
LT
14187 (ver > 0) && (ver < 0x100))
14188 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
14189
4153577a 14190 if (tg3_asic_rev(tp) == ASIC_REV_5785)
a9daf367
MC
14191 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
14192
1da177e4
LT
14193 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
14194 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
14195 eeprom_phy_serdes = 1;
14196
14197 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
14198 if (nic_phy_id != 0) {
14199 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
14200 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
14201
14202 eeprom_phy_id = (id1 >> 16) << 10;
14203 eeprom_phy_id |= (id2 & 0xfc00) << 16;
14204 eeprom_phy_id |= (id2 & 0x03ff) << 0;
14205 } else
14206 eeprom_phy_id = 0;
14207
7d0c41ef 14208 tp->phy_id = eeprom_phy_id;
747e8f8b 14209 if (eeprom_phy_serdes) {
63c3a66f 14210 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 14211 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 14212 else
f07e9af3 14213 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 14214 }
7d0c41ef 14215
63c3a66f 14216 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
14217 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
14218 SHASTA_EXT_LED_MODE_MASK);
cbf46853 14219 else
1da177e4
LT
14220 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
14221
14222 switch (led_cfg) {
14223 default:
14224 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
14225 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14226 break;
14227
14228 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
14229 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14230 break;
14231
14232 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
14233 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
14234
14235 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
14236 * read on some older 5700/5701 bootcode.
14237 */
4153577a
JP
14238 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
14239 tg3_asic_rev(tp) == ASIC_REV_5701)
9ba27794
MC
14240 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14241
1da177e4
LT
14242 break;
14243
14244 case SHASTA_EXT_LED_SHARED:
14245 tp->led_ctrl = LED_CTRL_MODE_SHARED;
4153577a
JP
14246 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
14247 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
1da177e4
LT
14248 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14249 LED_CTRL_MODE_PHY_2);
14250 break;
14251
14252 case SHASTA_EXT_LED_MAC:
14253 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
14254 break;
14255
14256 case SHASTA_EXT_LED_COMBO:
14257 tp->led_ctrl = LED_CTRL_MODE_COMBO;
4153577a 14258 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
1da177e4
LT
14259 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14260 LED_CTRL_MODE_PHY_2);
14261 break;
14262
855e1111 14263 }
1da177e4 14264
4153577a
JP
14265 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
14266 tg3_asic_rev(tp) == ASIC_REV_5701) &&
1da177e4
LT
14267 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
14268 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14269
4153577a 14270 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
b2a5c19c 14271 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 14272
9d26e213 14273 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 14274 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
14275 if ((tp->pdev->subsystem_vendor ==
14276 PCI_VENDOR_ID_ARIMA) &&
14277 (tp->pdev->subsystem_device == 0x205a ||
14278 tp->pdev->subsystem_device == 0x2063))
63c3a66f 14279 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 14280 } else {
63c3a66f
JP
14281 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14282 tg3_flag_set(tp, IS_NIC);
9d26e213 14283 }
1da177e4
LT
14284
14285 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
14286 tg3_flag_set(tp, ENABLE_ASF);
14287 if (tg3_flag(tp, 5750_PLUS))
14288 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 14289 }
b2b98d4a
MC
14290
14291 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
14292 tg3_flag(tp, 5750_PLUS))
14293 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 14294
f07e9af3 14295 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 14296 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 14297 tg3_flag_clear(tp, WOL_CAP);
1da177e4 14298
63c3a66f 14299 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 14300 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 14301 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14302 device_set_wakeup_enable(&tp->pdev->dev, true);
14303 }
0527ba35 14304
1da177e4 14305 if (cfg2 & (1 << 17))
f07e9af3 14306 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
14307
14308 /* serdes signal pre-emphasis in register 0x590 set by */
14309 /* bootcode if bit 18 is set */
14310 if (cfg2 & (1 << 18))
f07e9af3 14311 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 14312
63c3a66f 14313 if ((tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
14314 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
14315 tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
6833c043 14316 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 14317 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 14318
63c3a66f 14319 if (tg3_flag(tp, PCI_EXPRESS) &&
4153577a 14320 tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 14321 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
14322 u32 cfg3;
14323
14324 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
14325 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 14326 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 14327 }
a9daf367 14328
14417063 14329 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 14330 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 14331 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 14332 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 14333 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 14334 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 14335 }
05ac4cb7 14336done:
63c3a66f 14337 if (tg3_flag(tp, WOL_CAP))
43067ed8 14338 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 14339 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
14340 else
14341 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
14342}
14343
c86a8560
MC
14344static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
14345{
14346 int i, err;
14347 u32 val2, off = offset * 8;
14348
14349 err = tg3_nvram_lock(tp);
14350 if (err)
14351 return err;
14352
14353 tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
14354 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
14355 APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
14356 tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
14357 udelay(10);
14358
14359 for (i = 0; i < 100; i++) {
14360 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
14361 if (val2 & APE_OTP_STATUS_CMD_DONE) {
14362 *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
14363 break;
14364 }
14365 udelay(10);
14366 }
14367
14368 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
14369
14370 tg3_nvram_unlock(tp);
14371 if (val2 & APE_OTP_STATUS_CMD_DONE)
14372 return 0;
14373
14374 return -EBUSY;
14375}
14376
229b1ad1 14377static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
b2a5c19c
MC
14378{
14379 int i;
14380 u32 val;
14381
14382 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
14383 tw32(OTP_CTRL, cmd);
14384
14385 /* Wait for up to 1 ms for command to execute. */
14386 for (i = 0; i < 100; i++) {
14387 val = tr32(OTP_STATUS);
14388 if (val & OTP_STATUS_CMD_DONE)
14389 break;
14390 udelay(10);
14391 }
14392
14393 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
14394}
14395
14396/* Read the gphy configuration from the OTP region of the chip. The gphy
14397 * configuration is a 32-bit value that straddles the alignment boundary.
14398 * We do two 32-bit reads and then shift and merge the results.
14399 */
229b1ad1 14400static u32 tg3_read_otp_phycfg(struct tg3 *tp)
b2a5c19c
MC
14401{
14402 u32 bhalf_otp, thalf_otp;
14403
14404 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
14405
14406 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
14407 return 0;
14408
14409 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
14410
14411 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14412 return 0;
14413
14414 thalf_otp = tr32(OTP_READ_DATA);
14415
14416 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
14417
14418 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14419 return 0;
14420
14421 bhalf_otp = tr32(OTP_READ_DATA);
14422
14423 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
14424}
14425
229b1ad1 14426static void tg3_phy_init_link_config(struct tg3 *tp)
e256f8a3 14427{
202ff1c2 14428 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
14429
14430 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
14431 adv |= ADVERTISED_1000baseT_Half |
14432 ADVERTISED_1000baseT_Full;
14433
14434 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14435 adv |= ADVERTISED_100baseT_Half |
14436 ADVERTISED_100baseT_Full |
14437 ADVERTISED_10baseT_Half |
14438 ADVERTISED_10baseT_Full |
14439 ADVERTISED_TP;
14440 else
14441 adv |= ADVERTISED_FIBRE;
14442
14443 tp->link_config.advertising = adv;
e740522e
MC
14444 tp->link_config.speed = SPEED_UNKNOWN;
14445 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 14446 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
14447 tp->link_config.active_speed = SPEED_UNKNOWN;
14448 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
14449
14450 tp->old_link = -1;
e256f8a3
MC
14451}
14452
229b1ad1 14453static int tg3_phy_probe(struct tg3 *tp)
7d0c41ef
MC
14454{
14455 u32 hw_phy_id_1, hw_phy_id_2;
14456 u32 hw_phy_id, hw_phy_id_masked;
14457 int err;
1da177e4 14458
e256f8a3 14459 /* flow control autonegotiation is default behavior */
63c3a66f 14460 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
14461 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
14462
8151ad57
MC
14463 if (tg3_flag(tp, ENABLE_APE)) {
14464 switch (tp->pci_fn) {
14465 case 0:
14466 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
14467 break;
14468 case 1:
14469 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
14470 break;
14471 case 2:
14472 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
14473 break;
14474 case 3:
14475 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
14476 break;
14477 }
14478 }
14479
63c3a66f 14480 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
14481 return tg3_phy_init(tp);
14482
1da177e4 14483 /* Reading the PHY ID register can conflict with ASF
877d0310 14484 * firmware access to the PHY hardware.
1da177e4
LT
14485 */
14486 err = 0;
63c3a66f 14487 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 14488 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
14489 } else {
14490 /* Now read the physical PHY_ID from the chip and verify
14491 * that it is sane. If it doesn't look good, we fall back
14492 * to either the hard-coded table based PHY_ID and failing
14493 * that the value found in the eeprom area.
14494 */
14495 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
14496 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
14497
14498 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
14499 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
14500 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
14501
79eb6904 14502 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
14503 }
14504
79eb6904 14505 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 14506 tp->phy_id = hw_phy_id;
79eb6904 14507 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 14508 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 14509 else
f07e9af3 14510 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 14511 } else {
79eb6904 14512 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
14513 /* Do nothing, phy ID already set up in
14514 * tg3_get_eeprom_hw_cfg().
14515 */
1da177e4
LT
14516 } else {
14517 struct subsys_tbl_ent *p;
14518
14519 /* No eeprom signature? Try the hardcoded
14520 * subsys device table.
14521 */
24daf2b0 14522 p = tg3_lookup_by_subsys(tp);
7e6c63f0
HM
14523 if (p) {
14524 tp->phy_id = p->phy_id;
14525 } else if (!tg3_flag(tp, IS_SSB_CORE)) {
14526 /* For now we saw the IDs 0xbc050cd0,
14527 * 0xbc050f80 and 0xbc050c30 on devices
14528 * connected to an BCM4785 and there are
14529 * probably more. Just assume that the phy is
14530 * supported when it is connected to a SSB core
14531 * for now.
14532 */
1da177e4 14533 return -ENODEV;
7e6c63f0 14534 }
1da177e4 14535
1da177e4 14536 if (!tp->phy_id ||
79eb6904 14537 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 14538 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
14539 }
14540 }
14541
a6b68dab 14542 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
4153577a
JP
14543 (tg3_asic_rev(tp) == ASIC_REV_5719 ||
14544 tg3_asic_rev(tp) == ASIC_REV_5720 ||
14545 tg3_asic_rev(tp) == ASIC_REV_5762 ||
14546 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
14547 tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
14548 (tg3_asic_rev(tp) == ASIC_REV_57765 &&
14549 tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0)))
52b02d04
MC
14550 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
14551
e256f8a3
MC
14552 tg3_phy_init_link_config(tp);
14553
f07e9af3 14554 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
14555 !tg3_flag(tp, ENABLE_APE) &&
14556 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 14557 u32 bmsr, dummy;
1da177e4
LT
14558
14559 tg3_readphy(tp, MII_BMSR, &bmsr);
14560 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
14561 (bmsr & BMSR_LSTATUS))
14562 goto skip_phy_reset;
6aa20a22 14563
1da177e4
LT
14564 err = tg3_phy_reset(tp);
14565 if (err)
14566 return err;
14567
42b64a45 14568 tg3_phy_set_wirespeed(tp);
1da177e4 14569
e2bf73e7 14570 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
14571 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
14572 tp->link_config.flowctrl);
1da177e4
LT
14573
14574 tg3_writephy(tp, MII_BMCR,
14575 BMCR_ANENABLE | BMCR_ANRESTART);
14576 }
1da177e4
LT
14577 }
14578
14579skip_phy_reset:
79eb6904 14580 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
14581 err = tg3_init_5401phy_dsp(tp);
14582 if (err)
14583 return err;
1da177e4 14584
1da177e4
LT
14585 err = tg3_init_5401phy_dsp(tp);
14586 }
14587
1da177e4
LT
14588 return err;
14589}
14590
229b1ad1 14591static void tg3_read_vpd(struct tg3 *tp)
1da177e4 14592{
a4a8bb15 14593 u8 *vpd_data;
4181b2c8 14594 unsigned int block_end, rosize, len;
535a490e 14595 u32 vpdlen;
184b8904 14596 int j, i = 0;
a4a8bb15 14597
535a490e 14598 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
14599 if (!vpd_data)
14600 goto out_no_vpd;
1da177e4 14601
535a490e 14602 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
14603 if (i < 0)
14604 goto out_not_found;
1da177e4 14605
4181b2c8
MC
14606 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
14607 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
14608 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 14609
535a490e 14610 if (block_end > vpdlen)
4181b2c8 14611 goto out_not_found;
af2c6a4a 14612
184b8904
MC
14613 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
14614 PCI_VPD_RO_KEYWORD_MFR_ID);
14615 if (j > 0) {
14616 len = pci_vpd_info_field_size(&vpd_data[j]);
14617
14618 j += PCI_VPD_INFO_FLD_HDR_SIZE;
14619 if (j + len > block_end || len != 4 ||
14620 memcmp(&vpd_data[j], "1028", 4))
14621 goto partno;
14622
14623 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
14624 PCI_VPD_RO_KEYWORD_VENDOR0);
14625 if (j < 0)
14626 goto partno;
14627
14628 len = pci_vpd_info_field_size(&vpd_data[j]);
14629
14630 j += PCI_VPD_INFO_FLD_HDR_SIZE;
14631 if (j + len > block_end)
14632 goto partno;
14633
14634 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 14635 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
14636 }
14637
14638partno:
4181b2c8
MC
14639 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
14640 PCI_VPD_RO_KEYWORD_PARTNO);
14641 if (i < 0)
14642 goto out_not_found;
af2c6a4a 14643
4181b2c8 14644 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 14645
4181b2c8
MC
14646 i += PCI_VPD_INFO_FLD_HDR_SIZE;
14647 if (len > TG3_BPN_SIZE ||
535a490e 14648 (len + i) > vpdlen)
4181b2c8 14649 goto out_not_found;
1da177e4 14650
4181b2c8 14651 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 14652
1da177e4 14653out_not_found:
a4a8bb15 14654 kfree(vpd_data);
37a949c5 14655 if (tp->board_part_number[0])
a4a8bb15
MC
14656 return;
14657
14658out_no_vpd:
4153577a 14659 if (tg3_asic_rev(tp) == ASIC_REV_5717) {
79d49695
MC
14660 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
14661 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
37a949c5
MC
14662 strcpy(tp->board_part_number, "BCM5717");
14663 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
14664 strcpy(tp->board_part_number, "BCM5718");
14665 else
14666 goto nomatch;
4153577a 14667 } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
37a949c5
MC
14668 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
14669 strcpy(tp->board_part_number, "BCM57780");
14670 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
14671 strcpy(tp->board_part_number, "BCM57760");
14672 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
14673 strcpy(tp->board_part_number, "BCM57790");
14674 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
14675 strcpy(tp->board_part_number, "BCM57788");
14676 else
14677 goto nomatch;
4153577a 14678 } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
37a949c5
MC
14679 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
14680 strcpy(tp->board_part_number, "BCM57761");
14681 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
14682 strcpy(tp->board_part_number, "BCM57765");
14683 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
14684 strcpy(tp->board_part_number, "BCM57781");
14685 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
14686 strcpy(tp->board_part_number, "BCM57785");
14687 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
14688 strcpy(tp->board_part_number, "BCM57791");
14689 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
14690 strcpy(tp->board_part_number, "BCM57795");
14691 else
14692 goto nomatch;
4153577a 14693 } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
55086ad9
MC
14694 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
14695 strcpy(tp->board_part_number, "BCM57762");
14696 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
14697 strcpy(tp->board_part_number, "BCM57766");
14698 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
14699 strcpy(tp->board_part_number, "BCM57782");
14700 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
14701 strcpy(tp->board_part_number, "BCM57786");
14702 else
14703 goto nomatch;
4153577a 14704 } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c 14705 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
14706 } else {
14707nomatch:
b5d3772c 14708 strcpy(tp->board_part_number, "none");
37a949c5 14709 }
1da177e4
LT
14710}
14711
229b1ad1 14712static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
9c8a620e
MC
14713{
14714 u32 val;
14715
e4f34110 14716 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 14717 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 14718 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
14719 val != 0)
14720 return 0;
14721
14722 return 1;
14723}
14724
229b1ad1 14725static void tg3_read_bc_ver(struct tg3 *tp)
acd9c119 14726{
ff3a7cb2 14727 u32 val, offset, start, ver_offset;
75f9936e 14728 int i, dst_off;
ff3a7cb2 14729 bool newver = false;
acd9c119
MC
14730
14731 if (tg3_nvram_read(tp, 0xc, &offset) ||
14732 tg3_nvram_read(tp, 0x4, &start))
14733 return;
14734
14735 offset = tg3_nvram_logical_addr(tp, offset);
14736
ff3a7cb2 14737 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
14738 return;
14739
ff3a7cb2
MC
14740 if ((val & 0xfc000000) == 0x0c000000) {
14741 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
14742 return;
14743
ff3a7cb2
MC
14744 if (val == 0)
14745 newver = true;
14746 }
14747
75f9936e
MC
14748 dst_off = strlen(tp->fw_ver);
14749
ff3a7cb2 14750 if (newver) {
75f9936e
MC
14751 if (TG3_VER_SIZE - dst_off < 16 ||
14752 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
14753 return;
14754
14755 offset = offset + ver_offset - start;
14756 for (i = 0; i < 16; i += 4) {
14757 __be32 v;
14758 if (tg3_nvram_read_be32(tp, offset + i, &v))
14759 return;
14760
75f9936e 14761 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
14762 }
14763 } else {
14764 u32 major, minor;
14765
14766 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
14767 return;
14768
14769 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
14770 TG3_NVM_BCVER_MAJSFT;
14771 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
14772 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
14773 "v%d.%02d", major, minor);
acd9c119
MC
14774 }
14775}
14776
229b1ad1 14777static void tg3_read_hwsb_ver(struct tg3 *tp)
a6f6cb1c
MC
14778{
14779 u32 val, major, minor;
14780
14781 /* Use native endian representation */
14782 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
14783 return;
14784
14785 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
14786 TG3_NVM_HWSB_CFG1_MAJSFT;
14787 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
14788 TG3_NVM_HWSB_CFG1_MINSFT;
14789
14790 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
14791}
14792
229b1ad1 14793static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
dfe00d7d
MC
14794{
14795 u32 offset, major, minor, build;
14796
75f9936e 14797 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
14798
14799 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
14800 return;
14801
14802 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
14803 case TG3_EEPROM_SB_REVISION_0:
14804 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
14805 break;
14806 case TG3_EEPROM_SB_REVISION_2:
14807 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
14808 break;
14809 case TG3_EEPROM_SB_REVISION_3:
14810 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
14811 break;
a4153d40
MC
14812 case TG3_EEPROM_SB_REVISION_4:
14813 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
14814 break;
14815 case TG3_EEPROM_SB_REVISION_5:
14816 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
14817 break;
bba226ac
MC
14818 case TG3_EEPROM_SB_REVISION_6:
14819 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
14820 break;
dfe00d7d
MC
14821 default:
14822 return;
14823 }
14824
e4f34110 14825 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
14826 return;
14827
14828 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
14829 TG3_EEPROM_SB_EDH_BLD_SHFT;
14830 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
14831 TG3_EEPROM_SB_EDH_MAJ_SHFT;
14832 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
14833
14834 if (minor > 99 || build > 26)
14835 return;
14836
75f9936e
MC
14837 offset = strlen(tp->fw_ver);
14838 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
14839 " v%d.%02d", major, minor);
dfe00d7d
MC
14840
14841 if (build > 0) {
75f9936e
MC
14842 offset = strlen(tp->fw_ver);
14843 if (offset < TG3_VER_SIZE - 1)
14844 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
14845 }
14846}
14847
229b1ad1 14848static void tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
14849{
14850 u32 val, offset, start;
acd9c119 14851 int i, vlen;
9c8a620e
MC
14852
14853 for (offset = TG3_NVM_DIR_START;
14854 offset < TG3_NVM_DIR_END;
14855 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 14856 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
14857 return;
14858
9c8a620e
MC
14859 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
14860 break;
14861 }
14862
14863 if (offset == TG3_NVM_DIR_END)
14864 return;
14865
63c3a66f 14866 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 14867 start = 0x08000000;
e4f34110 14868 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
14869 return;
14870
e4f34110 14871 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 14872 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 14873 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
14874 return;
14875
14876 offset += val - start;
14877
acd9c119 14878 vlen = strlen(tp->fw_ver);
9c8a620e 14879
acd9c119
MC
14880 tp->fw_ver[vlen++] = ',';
14881 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
14882
14883 for (i = 0; i < 4; i++) {
a9dc529d
MC
14884 __be32 v;
14885 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
14886 return;
14887
b9fc7dc5 14888 offset += sizeof(v);
c4e6575c 14889
acd9c119
MC
14890 if (vlen > TG3_VER_SIZE - sizeof(v)) {
14891 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 14892 break;
c4e6575c 14893 }
9c8a620e 14894
acd9c119
MC
14895 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
14896 vlen += sizeof(v);
c4e6575c 14897 }
acd9c119
MC
14898}
14899
229b1ad1 14900static void tg3_probe_ncsi(struct tg3 *tp)
7fd76445 14901{
7fd76445 14902 u32 apedata;
7fd76445
MC
14903
14904 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
14905 if (apedata != APE_SEG_SIG_MAGIC)
14906 return;
14907
14908 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
14909 if (!(apedata & APE_FW_STATUS_READY))
14910 return;
14911
165f4d1c
MC
14912 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
14913 tg3_flag_set(tp, APE_HAS_NCSI);
14914}
14915
229b1ad1 14916static void tg3_read_dash_ver(struct tg3 *tp)
165f4d1c
MC
14917{
14918 int vlen;
14919 u32 apedata;
14920 char *fwtype;
14921
7fd76445
MC
14922 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
14923
165f4d1c 14924 if (tg3_flag(tp, APE_HAS_NCSI))
ecc79648 14925 fwtype = "NCSI";
c86a8560
MC
14926 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
14927 fwtype = "SMASH";
165f4d1c 14928 else
ecc79648
MC
14929 fwtype = "DASH";
14930
7fd76445
MC
14931 vlen = strlen(tp->fw_ver);
14932
ecc79648
MC
14933 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
14934 fwtype,
7fd76445
MC
14935 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
14936 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
14937 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
14938 (apedata & APE_FW_VERSION_BLDMSK));
14939}
14940
c86a8560
MC
14941static void tg3_read_otp_ver(struct tg3 *tp)
14942{
14943 u32 val, val2;
14944
4153577a 14945 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c86a8560
MC
14946 return;
14947
14948 if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
14949 !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
14950 TG3_OTP_MAGIC0_VALID(val)) {
14951 u64 val64 = (u64) val << 32 | val2;
14952 u32 ver = 0;
14953 int i, vlen;
14954
14955 for (i = 0; i < 7; i++) {
14956 if ((val64 & 0xff) == 0)
14957 break;
14958 ver = val64 & 0xff;
14959 val64 >>= 8;
14960 }
14961 vlen = strlen(tp->fw_ver);
14962 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
14963 }
14964}
14965
229b1ad1 14966static void tg3_read_fw_ver(struct tg3 *tp)
acd9c119
MC
14967{
14968 u32 val;
75f9936e 14969 bool vpd_vers = false;
acd9c119 14970
75f9936e
MC
14971 if (tp->fw_ver[0] != 0)
14972 vpd_vers = true;
df259d8c 14973
63c3a66f 14974 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 14975 strcat(tp->fw_ver, "sb");
c86a8560 14976 tg3_read_otp_ver(tp);
df259d8c
MC
14977 return;
14978 }
14979
acd9c119
MC
14980 if (tg3_nvram_read(tp, 0, &val))
14981 return;
14982
14983 if (val == TG3_EEPROM_MAGIC)
14984 tg3_read_bc_ver(tp);
14985 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
14986 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
14987 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
14988 tg3_read_hwsb_ver(tp);
acd9c119 14989
165f4d1c
MC
14990 if (tg3_flag(tp, ENABLE_ASF)) {
14991 if (tg3_flag(tp, ENABLE_APE)) {
14992 tg3_probe_ncsi(tp);
14993 if (!vpd_vers)
14994 tg3_read_dash_ver(tp);
14995 } else if (!vpd_vers) {
14996 tg3_read_mgmtfw_ver(tp);
14997 }
c9cab24e 14998 }
9c8a620e
MC
14999
15000 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
15001}
15002
7cb32cf2
MC
15003static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
15004{
63c3a66f 15005 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 15006 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 15007 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 15008 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 15009 else
de9f5230 15010 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
15011}
15012
4143470c 15013static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
15014 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
15015 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
15016 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
15017 { },
15018};
15019
229b1ad1 15020static struct pci_dev *tg3_find_peer(struct tg3 *tp)
16c7fa7d
MC
15021{
15022 struct pci_dev *peer;
15023 unsigned int func, devnr = tp->pdev->devfn & ~7;
15024
15025 for (func = 0; func < 8; func++) {
15026 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15027 if (peer && peer != tp->pdev)
15028 break;
15029 pci_dev_put(peer);
15030 }
15031 /* 5704 can be configured in single-port mode, set peer to
15032 * tp->pdev in that case.
15033 */
15034 if (!peer) {
15035 peer = tp->pdev;
15036 return peer;
15037 }
15038
15039 /*
15040 * We don't need to keep the refcount elevated; there's no way
15041 * to remove one half of this device without removing the other
15042 */
15043 pci_dev_put(peer);
15044
15045 return peer;
15046}
15047
229b1ad1 15048static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
42b123b1
MC
15049{
15050 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
4153577a 15051 if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
42b123b1
MC
15052 u32 reg;
15053
15054 /* All devices that use the alternate
15055 * ASIC REV location have a CPMU.
15056 */
15057 tg3_flag_set(tp, CPMU_PRESENT);
15058
15059 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 15060 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
42b123b1
MC
15061 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15062 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
15063 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
15064 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
15065 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
15066 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
42b123b1
MC
15067 reg = TG3PCI_GEN2_PRODID_ASICREV;
15068 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
15069 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
15070 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
15071 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
15072 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
15073 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
15074 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
15075 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
15076 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
15077 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15078 reg = TG3PCI_GEN15_PRODID_ASICREV;
15079 else
15080 reg = TG3PCI_PRODID_ASICREV;
15081
15082 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
15083 }
15084
15085 /* Wrong chip ID in 5752 A0. This code can be removed later
15086 * as A0 is not in production.
15087 */
4153577a 15088 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
42b123b1
MC
15089 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
15090
4153577a 15091 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
79d49695
MC
15092 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
15093
4153577a
JP
15094 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15095 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15096 tg3_asic_rev(tp) == ASIC_REV_5720)
42b123b1
MC
15097 tg3_flag_set(tp, 5717_PLUS);
15098
4153577a
JP
15099 if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
15100 tg3_asic_rev(tp) == ASIC_REV_57766)
42b123b1
MC
15101 tg3_flag_set(tp, 57765_CLASS);
15102
c65a17f4 15103 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
4153577a 15104 tg3_asic_rev(tp) == ASIC_REV_5762)
42b123b1
MC
15105 tg3_flag_set(tp, 57765_PLUS);
15106
15107 /* Intentionally exclude ASIC_REV_5906 */
4153577a
JP
15108 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15109 tg3_asic_rev(tp) == ASIC_REV_5787 ||
15110 tg3_asic_rev(tp) == ASIC_REV_5784 ||
15111 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15112 tg3_asic_rev(tp) == ASIC_REV_5785 ||
15113 tg3_asic_rev(tp) == ASIC_REV_57780 ||
42b123b1
MC
15114 tg3_flag(tp, 57765_PLUS))
15115 tg3_flag_set(tp, 5755_PLUS);
15116
4153577a
JP
15117 if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
15118 tg3_asic_rev(tp) == ASIC_REV_5714)
42b123b1
MC
15119 tg3_flag_set(tp, 5780_CLASS);
15120
4153577a
JP
15121 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
15122 tg3_asic_rev(tp) == ASIC_REV_5752 ||
15123 tg3_asic_rev(tp) == ASIC_REV_5906 ||
42b123b1
MC
15124 tg3_flag(tp, 5755_PLUS) ||
15125 tg3_flag(tp, 5780_CLASS))
15126 tg3_flag_set(tp, 5750_PLUS);
15127
4153577a 15128 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
42b123b1
MC
15129 tg3_flag(tp, 5750_PLUS))
15130 tg3_flag_set(tp, 5705_PLUS);
15131}
15132
3d567e0e
NNS
15133static bool tg3_10_100_only_device(struct tg3 *tp,
15134 const struct pci_device_id *ent)
15135{
15136 u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
15137
4153577a
JP
15138 if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
15139 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
3d567e0e
NNS
15140 (tp->phy_flags & TG3_PHYFLG_IS_FET))
15141 return true;
15142
15143 if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
4153577a 15144 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
3d567e0e
NNS
15145 if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
15146 return true;
15147 } else {
15148 return true;
15149 }
15150 }
15151
15152 return false;
15153}
15154
1dd06ae8 15155static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
1da177e4 15156{
1da177e4 15157 u32 misc_ctrl_reg;
1da177e4
LT
15158 u32 pci_state_reg, grc_misc_cfg;
15159 u32 val;
15160 u16 pci_cmd;
5e7dfd0f 15161 int err;
1da177e4 15162
1da177e4
LT
15163 /* Force memory write invalidate off. If we leave it on,
15164 * then on 5700_BX chips we have to enable a workaround.
15165 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
15166 * to match the cacheline size. The Broadcom driver have this
15167 * workaround but turns MWI off all the times so never uses
15168 * it. This seems to suggest that the workaround is insufficient.
15169 */
15170 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15171 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
15172 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15173
16821285
MC
15174 /* Important! -- Make sure register accesses are byteswapped
15175 * correctly. Also, for those chips that require it, make
15176 * sure that indirect register accesses are enabled before
15177 * the first operation.
1da177e4
LT
15178 */
15179 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15180 &misc_ctrl_reg);
16821285
MC
15181 tp->misc_host_ctrl |= (misc_ctrl_reg &
15182 MISC_HOST_CTRL_CHIPREV);
15183 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15184 tp->misc_host_ctrl);
1da177e4 15185
42b123b1 15186 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 15187
6892914f
MC
15188 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
15189 * we need to disable memory and use config. cycles
15190 * only to access all registers. The 5702/03 chips
15191 * can mistakenly decode the special cycles from the
15192 * ICH chipsets as memory write cycles, causing corruption
15193 * of register and memory space. Only certain ICH bridges
15194 * will drive special cycles with non-zero data during the
15195 * address phase which can fall within the 5703's address
15196 * range. This is not an ICH bug as the PCI spec allows
15197 * non-zero address during special cycles. However, only
15198 * these ICH bridges are known to drive non-zero addresses
15199 * during special cycles.
15200 *
15201 * Since special cycles do not cross PCI bridges, we only
15202 * enable this workaround if the 5703 is on the secondary
15203 * bus of these ICH bridges.
15204 */
4153577a
JP
15205 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
15206 (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
6892914f
MC
15207 static struct tg3_dev_id {
15208 u32 vendor;
15209 u32 device;
15210 u32 rev;
15211 } ich_chipsets[] = {
15212 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
15213 PCI_ANY_ID },
15214 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
15215 PCI_ANY_ID },
15216 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
15217 0xa },
15218 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
15219 PCI_ANY_ID },
15220 { },
15221 };
15222 struct tg3_dev_id *pci_id = &ich_chipsets[0];
15223 struct pci_dev *bridge = NULL;
15224
15225 while (pci_id->vendor != 0) {
15226 bridge = pci_get_device(pci_id->vendor, pci_id->device,
15227 bridge);
15228 if (!bridge) {
15229 pci_id++;
15230 continue;
15231 }
15232 if (pci_id->rev != PCI_ANY_ID) {
44c10138 15233 if (bridge->revision > pci_id->rev)
6892914f
MC
15234 continue;
15235 }
15236 if (bridge->subordinate &&
15237 (bridge->subordinate->number ==
15238 tp->pdev->bus->number)) {
63c3a66f 15239 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
15240 pci_dev_put(bridge);
15241 break;
15242 }
15243 }
15244 }
15245
4153577a 15246 if (tg3_asic_rev(tp) == ASIC_REV_5701) {
41588ba1
MC
15247 static struct tg3_dev_id {
15248 u32 vendor;
15249 u32 device;
15250 } bridge_chipsets[] = {
15251 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
15252 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
15253 { },
15254 };
15255 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
15256 struct pci_dev *bridge = NULL;
15257
15258 while (pci_id->vendor != 0) {
15259 bridge = pci_get_device(pci_id->vendor,
15260 pci_id->device,
15261 bridge);
15262 if (!bridge) {
15263 pci_id++;
15264 continue;
15265 }
15266 if (bridge->subordinate &&
15267 (bridge->subordinate->number <=
15268 tp->pdev->bus->number) &&
b918c62e 15269 (bridge->subordinate->busn_res.end >=
41588ba1 15270 tp->pdev->bus->number)) {
63c3a66f 15271 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
15272 pci_dev_put(bridge);
15273 break;
15274 }
15275 }
15276 }
15277
4a29cc2e
MC
15278 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
15279 * DMA addresses > 40-bit. This bridge may have other additional
15280 * 57xx devices behind it in some 4-port NIC designs for example.
15281 * Any tg3 device found behind the bridge will also need the 40-bit
15282 * DMA workaround.
15283 */
42b123b1 15284 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 15285 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 15286 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 15287 } else {
4a29cc2e
MC
15288 struct pci_dev *bridge = NULL;
15289
15290 do {
15291 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
15292 PCI_DEVICE_ID_SERVERWORKS_EPB,
15293 bridge);
15294 if (bridge && bridge->subordinate &&
15295 (bridge->subordinate->number <=
15296 tp->pdev->bus->number) &&
b918c62e 15297 (bridge->subordinate->busn_res.end >=
4a29cc2e 15298 tp->pdev->bus->number)) {
63c3a66f 15299 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
15300 pci_dev_put(bridge);
15301 break;
15302 }
15303 } while (bridge);
15304 }
4cf78e4f 15305
4153577a
JP
15306 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
15307 tg3_asic_rev(tp) == ASIC_REV_5714)
7544b097
MC
15308 tp->pdev_peer = tg3_find_peer(tp);
15309
507399f1 15310 /* Determine TSO capabilities */
4153577a 15311 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
4d163b75 15312 ; /* Do nothing. HW bug. */
63c3a66f
JP
15313 else if (tg3_flag(tp, 57765_PLUS))
15314 tg3_flag_set(tp, HW_TSO_3);
15315 else if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15316 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f
JP
15317 tg3_flag_set(tp, HW_TSO_2);
15318 else if (tg3_flag(tp, 5750_PLUS)) {
15319 tg3_flag_set(tp, HW_TSO_1);
15320 tg3_flag_set(tp, TSO_BUG);
4153577a
JP
15321 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
15322 tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
63c3a66f 15323 tg3_flag_clear(tp, TSO_BUG);
4153577a
JP
15324 } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15325 tg3_asic_rev(tp) != ASIC_REV_5701 &&
15326 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
1caf13eb
MC
15327 tg3_flag_set(tp, FW_TSO);
15328 tg3_flag_set(tp, TSO_BUG);
4153577a 15329 if (tg3_asic_rev(tp) == ASIC_REV_5705)
507399f1
MC
15330 tp->fw_needed = FIRMWARE_TG3TSO5;
15331 else
15332 tp->fw_needed = FIRMWARE_TG3TSO;
15333 }
15334
dabc5c67 15335 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
15336 if (tg3_flag(tp, HW_TSO_1) ||
15337 tg3_flag(tp, HW_TSO_2) ||
15338 tg3_flag(tp, HW_TSO_3) ||
1caf13eb 15339 tg3_flag(tp, FW_TSO)) {
cf9ecf4b
MC
15340 /* For firmware TSO, assume ASF is disabled.
15341 * We'll disable TSO later if we discover ASF
15342 * is enabled in tg3_get_eeprom_hw_cfg().
15343 */
dabc5c67 15344 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 15345 } else {
dabc5c67
MC
15346 tg3_flag_clear(tp, TSO_CAPABLE);
15347 tg3_flag_clear(tp, TSO_BUG);
15348 tp->fw_needed = NULL;
15349 }
15350
4153577a 15351 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
dabc5c67
MC
15352 tp->fw_needed = FIRMWARE_TG3;
15353
507399f1
MC
15354 tp->irq_max = 1;
15355
63c3a66f
JP
15356 if (tg3_flag(tp, 5750_PLUS)) {
15357 tg3_flag_set(tp, SUPPORT_MSI);
4153577a
JP
15358 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
15359 tg3_chip_rev(tp) == CHIPREV_5750_BX ||
15360 (tg3_asic_rev(tp) == ASIC_REV_5714 &&
15361 tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
7544b097 15362 tp->pdev_peer == tp->pdev))
63c3a66f 15363 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 15364
63c3a66f 15365 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15366 tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15367 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 15368 }
4f125f42 15369
63c3a66f
JP
15370 if (tg3_flag(tp, 57765_PLUS)) {
15371 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
15372 tp->irq_max = TG3_IRQ_MAX_VECS;
15373 }
f6eb9b1f 15374 }
0e1406dd 15375
9102426a
MC
15376 tp->txq_max = 1;
15377 tp->rxq_max = 1;
15378 if (tp->irq_max > 1) {
15379 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
15380 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
15381
4153577a
JP
15382 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15383 tg3_asic_rev(tp) == ASIC_REV_5720)
9102426a
MC
15384 tp->txq_max = tp->irq_max - 1;
15385 }
15386
b7abee6e 15387 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15388 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f 15389 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 15390
4153577a 15391 if (tg3_asic_rev(tp) == ASIC_REV_5719)
a4cb428d 15392 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 15393
4153577a
JP
15394 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15395 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15396 tg3_asic_rev(tp) == ASIC_REV_5720 ||
15397 tg3_asic_rev(tp) == ASIC_REV_5762)
63c3a66f 15398 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 15399
63c3a66f 15400 if (tg3_flag(tp, 57765_PLUS) &&
4153577a 15401 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
63c3a66f 15402 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 15403
63c3a66f
JP
15404 if (!tg3_flag(tp, 5705_PLUS) ||
15405 tg3_flag(tp, 5780_CLASS) ||
15406 tg3_flag(tp, USE_JUMBO_BDFLAG))
15407 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 15408
52f4490c
MC
15409 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
15410 &pci_state_reg);
15411
708ebb3a 15412 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
15413 u16 lnkctl;
15414
63c3a66f 15415 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 15416
0f49bfbd 15417 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
5e7dfd0f 15418 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
4153577a 15419 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15420 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 15421 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 15422 }
4153577a
JP
15423 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
15424 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15425 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
15426 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
63c3a66f 15427 tg3_flag_set(tp, CLKREQ_BUG);
4153577a 15428 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
63c3a66f 15429 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 15430 }
4153577a 15431 } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
708ebb3a
JM
15432 /* BCM5785 devices are effectively PCIe devices, and should
15433 * follow PCIe codepaths, but do not have a PCIe capabilities
15434 * section.
93a700a9 15435 */
63c3a66f
JP
15436 tg3_flag_set(tp, PCI_EXPRESS);
15437 } else if (!tg3_flag(tp, 5705_PLUS) ||
15438 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
15439 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
15440 if (!tp->pcix_cap) {
2445e461
MC
15441 dev_err(&tp->pdev->dev,
15442 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
15443 return -EIO;
15444 }
15445
15446 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 15447 tg3_flag_set(tp, PCIX_MODE);
52f4490c 15448 }
1da177e4 15449
399de50b
MC
15450 /* If we have an AMD 762 or VIA K8T800 chipset, write
15451 * reordering to the mailbox registers done by the host
15452 * controller can cause major troubles. We read back from
15453 * every mailbox register write to force the writes to be
15454 * posted to the chip in order.
15455 */
4143470c 15456 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
15457 !tg3_flag(tp, PCI_EXPRESS))
15458 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 15459
69fc4053
MC
15460 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
15461 &tp->pci_cacheline_sz);
15462 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
15463 &tp->pci_lat_timer);
4153577a 15464 if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
1da177e4
LT
15465 tp->pci_lat_timer < 64) {
15466 tp->pci_lat_timer = 64;
69fc4053
MC
15467 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
15468 tp->pci_lat_timer);
1da177e4
LT
15469 }
15470
16821285
MC
15471 /* Important! -- It is critical that the PCI-X hw workaround
15472 * situation is decided before the first MMIO register access.
15473 */
4153577a 15474 if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
52f4490c
MC
15475 /* 5700 BX chips need to have their TX producer index
15476 * mailboxes written twice to workaround a bug.
15477 */
63c3a66f 15478 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 15479
52f4490c 15480 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
15481 *
15482 * The workaround is to use indirect register accesses
15483 * for all chip writes not to mailbox registers.
15484 */
63c3a66f 15485 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 15486 u32 pm_reg;
1da177e4 15487
63c3a66f 15488 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
15489
15490 /* The chip can have it's power management PCI config
15491 * space registers clobbered due to this bug.
15492 * So explicitly force the chip into D0 here.
15493 */
9974a356
MC
15494 pci_read_config_dword(tp->pdev,
15495 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
15496 &pm_reg);
15497 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
15498 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
15499 pci_write_config_dword(tp->pdev,
15500 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
15501 pm_reg);
15502
15503 /* Also, force SERR#/PERR# in PCI command. */
15504 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15505 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
15506 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15507 }
15508 }
15509
1da177e4 15510 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 15511 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 15512 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 15513 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
15514
15515 /* Chip-specific fixup from Broadcom driver */
4153577a 15516 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
1da177e4
LT
15517 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
15518 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
15519 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
15520 }
15521
1ee582d8 15522 /* Default fast path register access methods */
20094930 15523 tp->read32 = tg3_read32;
1ee582d8 15524 tp->write32 = tg3_write32;
09ee929c 15525 tp->read32_mbox = tg3_read32;
20094930 15526 tp->write32_mbox = tg3_write32;
1ee582d8
MC
15527 tp->write32_tx_mbox = tg3_write32;
15528 tp->write32_rx_mbox = tg3_write32;
15529
15530 /* Various workaround register access methods */
63c3a66f 15531 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 15532 tp->write32 = tg3_write_indirect_reg32;
4153577a 15533 else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
63c3a66f 15534 (tg3_flag(tp, PCI_EXPRESS) &&
4153577a 15535 tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
98efd8a6
MC
15536 /*
15537 * Back to back register writes can cause problems on these
15538 * chips, the workaround is to read back all reg writes
15539 * except those to mailbox regs.
15540 *
15541 * See tg3_write_indirect_reg32().
15542 */
1ee582d8 15543 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
15544 }
15545
63c3a66f 15546 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 15547 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 15548 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
15549 tp->write32_rx_mbox = tg3_write_flush_reg32;
15550 }
20094930 15551
63c3a66f 15552 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
15553 tp->read32 = tg3_read_indirect_reg32;
15554 tp->write32 = tg3_write_indirect_reg32;
15555 tp->read32_mbox = tg3_read_indirect_mbox;
15556 tp->write32_mbox = tg3_write_indirect_mbox;
15557 tp->write32_tx_mbox = tg3_write_indirect_mbox;
15558 tp->write32_rx_mbox = tg3_write_indirect_mbox;
15559
15560 iounmap(tp->regs);
22abe310 15561 tp->regs = NULL;
6892914f
MC
15562
15563 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15564 pci_cmd &= ~PCI_COMMAND_MEMORY;
15565 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15566 }
4153577a 15567 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
15568 tp->read32_mbox = tg3_read32_mbox_5906;
15569 tp->write32_mbox = tg3_write32_mbox_5906;
15570 tp->write32_tx_mbox = tg3_write32_mbox_5906;
15571 tp->write32_rx_mbox = tg3_write32_mbox_5906;
15572 }
6892914f 15573
bbadf503 15574 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 15575 (tg3_flag(tp, PCIX_MODE) &&
4153577a
JP
15576 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15577 tg3_asic_rev(tp) == ASIC_REV_5701)))
63c3a66f 15578 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 15579
16821285
MC
15580 /* The memory arbiter has to be enabled in order for SRAM accesses
15581 * to succeed. Normally on powerup the tg3 chip firmware will make
15582 * sure it is enabled, but other entities such as system netboot
15583 * code might disable it.
15584 */
15585 val = tr32(MEMARB_MODE);
15586 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
15587
9dc5e342 15588 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
4153577a 15589 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
9dc5e342
MC
15590 tg3_flag(tp, 5780_CLASS)) {
15591 if (tg3_flag(tp, PCIX_MODE)) {
15592 pci_read_config_dword(tp->pdev,
15593 tp->pcix_cap + PCI_X_STATUS,
15594 &val);
15595 tp->pci_fn = val & 0x7;
15596 }
4153577a
JP
15597 } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15598 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15599 tg3_asic_rev(tp) == ASIC_REV_5720) {
9dc5e342 15600 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
857001f0
MC
15601 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
15602 val = tr32(TG3_CPMU_STATUS);
15603
4153577a 15604 if (tg3_asic_rev(tp) == ASIC_REV_5717)
857001f0
MC
15605 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
15606 else
9dc5e342
MC
15607 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
15608 TG3_CPMU_STATUS_FSHFT_5719;
69f11c99
MC
15609 }
15610
7e6c63f0
HM
15611 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
15612 tp->write32_tx_mbox = tg3_write_flush_reg32;
15613 tp->write32_rx_mbox = tg3_write_flush_reg32;
15614 }
15615
7d0c41ef 15616 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 15617 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
15618 * determined before calling tg3_set_power_state() so that
15619 * we know whether or not to switch out of Vaux power.
15620 * When the flag is set, it means that GPIO1 is used for eeprom
15621 * write protect and also implies that it is a LOM where GPIOs
15622 * are not used to switch power.
6aa20a22 15623 */
7d0c41ef
MC
15624 tg3_get_eeprom_hw_cfg(tp);
15625
1caf13eb 15626 if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
cf9ecf4b
MC
15627 tg3_flag_clear(tp, TSO_CAPABLE);
15628 tg3_flag_clear(tp, TSO_BUG);
15629 tp->fw_needed = NULL;
15630 }
15631
63c3a66f 15632 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
15633 /* Allow reads and writes to the
15634 * APE register and memory space.
15635 */
15636 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
15637 PCISTATE_ALLOW_APE_SHMEM_WR |
15638 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
15639 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
15640 pci_state_reg);
c9cab24e
MC
15641
15642 tg3_ape_lock_init(tp);
0d3031d9
MC
15643 }
15644
16821285
MC
15645 /* Set up tp->grc_local_ctrl before calling
15646 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
15647 * will bring 5700's external PHY out of reset.
314fba34
MC
15648 * It is also used as eeprom write protect on LOMs.
15649 */
15650 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
4153577a 15651 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
63c3a66f 15652 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
15653 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
15654 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
15655 /* Unused GPIO3 must be driven as output on 5752 because there
15656 * are no pull-up resistors on unused GPIO pins.
15657 */
4153577a 15658 else if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc 15659 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 15660
4153577a
JP
15661 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15662 tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 15663 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
15664 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
15665
8d519ab2
MC
15666 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15667 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
15668 /* Turn off the debug UART. */
15669 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 15670 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
15671 /* Keep VMain power. */
15672 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
15673 GRC_LCLCTRL_GPIO_OUTPUT0;
15674 }
15675
4153577a 15676 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c86a8560
MC
15677 tp->grc_local_ctrl |=
15678 tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
15679
16821285
MC
15680 /* Switch out of Vaux if it is a NIC */
15681 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 15682
1da177e4
LT
15683 /* Derive initial jumbo mode from MTU assigned in
15684 * ether_setup() via the alloc_etherdev() call
15685 */
63c3a66f
JP
15686 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
15687 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
15688
15689 /* Determine WakeOnLan speed to use. */
4153577a
JP
15690 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15691 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
15692 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
15693 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
63c3a66f 15694 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 15695 } else {
63c3a66f 15696 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
15697 }
15698
4153577a 15699 if (tg3_asic_rev(tp) == ASIC_REV_5906)
f07e9af3 15700 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 15701
1da177e4 15702 /* A few boards don't want Ethernet@WireSpeed phy feature */
4153577a
JP
15703 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15704 (tg3_asic_rev(tp) == ASIC_REV_5705 &&
15705 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
15706 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
15707 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
15708 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
15709 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4 15710
4153577a
JP
15711 if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
15712 tg3_chip_rev(tp) == CHIPREV_5704_AX)
f07e9af3 15713 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
4153577a 15714 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
f07e9af3 15715 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 15716
63c3a66f 15717 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 15718 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a
JP
15719 tg3_asic_rev(tp) != ASIC_REV_5785 &&
15720 tg3_asic_rev(tp) != ASIC_REV_57780 &&
63c3a66f 15721 !tg3_flag(tp, 57765_PLUS)) {
4153577a
JP
15722 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15723 tg3_asic_rev(tp) == ASIC_REV_5787 ||
15724 tg3_asic_rev(tp) == ASIC_REV_5784 ||
15725 tg3_asic_rev(tp) == ASIC_REV_5761) {
d4011ada
MC
15726 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
15727 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 15728 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 15729 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 15730 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 15731 } else
f07e9af3 15732 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 15733 }
1da177e4 15734
4153577a
JP
15735 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
15736 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
15737 tp->phy_otp = tg3_read_otp_phycfg(tp);
15738 if (tp->phy_otp == 0)
15739 tp->phy_otp = TG3_OTP_DEFAULT;
15740 }
15741
63c3a66f 15742 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
15743 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
15744 else
15745 tp->mi_mode = MAC_MI_MODE_BASE;
15746
1da177e4 15747 tp->coalesce_mode = 0;
4153577a
JP
15748 if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
15749 tg3_chip_rev(tp) != CHIPREV_5700_BX)
1da177e4
LT
15750 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
15751
4d958473 15752 /* Set these bits to enable statistics workaround. */
4153577a
JP
15753 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15754 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
15755 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
4d958473
MC
15756 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
15757 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
15758 }
15759
4153577a
JP
15760 if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
15761 tg3_asic_rev(tp) == ASIC_REV_57780)
63c3a66f 15762 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 15763
158d7abd
MC
15764 err = tg3_mdio_init(tp);
15765 if (err)
15766 return err;
1da177e4
LT
15767
15768 /* Initialize data/descriptor byte/word swapping. */
15769 val = tr32(GRC_MODE);
4153577a
JP
15770 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
15771 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
15772 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
15773 GRC_MODE_WORD_SWAP_B2HRX_DATA |
15774 GRC_MODE_B2HRX_ENABLE |
15775 GRC_MODE_HTX2B_ENABLE |
15776 GRC_MODE_HOST_STACKUP);
15777 else
15778 val &= GRC_MODE_HOST_STACKUP;
15779
1da177e4
LT
15780 tw32(GRC_MODE, val | tp->grc_mode);
15781
15782 tg3_switch_clocks(tp);
15783
15784 /* Clear this out for sanity. */
15785 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
15786
15787 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
15788 &pci_state_reg);
15789 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 15790 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
4153577a
JP
15791 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
15792 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
15793 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
15794 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
1da177e4
LT
15795 void __iomem *sram_base;
15796
15797 /* Write some dummy words into the SRAM status block
15798 * area, see if it reads back correctly. If the return
15799 * value is bad, force enable the PCIX workaround.
15800 */
15801 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
15802
15803 writel(0x00000000, sram_base);
15804 writel(0x00000000, sram_base + 4);
15805 writel(0xffffffff, sram_base + 4);
15806 if (readl(sram_base) != 0x00000000)
63c3a66f 15807 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
15808 }
15809 }
15810
15811 udelay(50);
15812 tg3_nvram_init(tp);
15813
15814 grc_misc_cfg = tr32(GRC_MISC_CFG);
15815 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
15816
4153577a 15817 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
1da177e4
LT
15818 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
15819 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 15820 tg3_flag_set(tp, IS_5788);
1da177e4 15821
63c3a66f 15822 if (!tg3_flag(tp, IS_5788) &&
4153577a 15823 tg3_asic_rev(tp) != ASIC_REV_5700)
63c3a66f
JP
15824 tg3_flag_set(tp, TAGGED_STATUS);
15825 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
15826 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
15827 HOSTCC_MODE_CLRTICK_TXBD);
15828
15829 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
15830 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15831 tp->misc_host_ctrl);
15832 }
15833
3bda1258 15834 /* Preserve the APE MAC_MODE bits */
63c3a66f 15835 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 15836 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 15837 else
6e01b20b 15838 tp->mac_mode = 0;
3bda1258 15839
3d567e0e 15840 if (tg3_10_100_only_device(tp, ent))
f07e9af3 15841 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
15842
15843 err = tg3_phy_probe(tp);
15844 if (err) {
2445e461 15845 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 15846 /* ... but do not return immediately ... */
b02fd9e3 15847 tg3_mdio_fini(tp);
1da177e4
LT
15848 }
15849
184b8904 15850 tg3_read_vpd(tp);
c4e6575c 15851 tg3_read_fw_ver(tp);
1da177e4 15852
f07e9af3
MC
15853 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
15854 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 15855 } else {
4153577a 15856 if (tg3_asic_rev(tp) == ASIC_REV_5700)
f07e9af3 15857 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 15858 else
f07e9af3 15859 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
15860 }
15861
15862 /* 5700 {AX,BX} chips have a broken status block link
15863 * change bit implementation, so we must use the
15864 * status register in those cases.
15865 */
4153577a 15866 if (tg3_asic_rev(tp) == ASIC_REV_5700)
63c3a66f 15867 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 15868 else
63c3a66f 15869 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
15870
15871 /* The led_ctrl is set during tg3_phy_probe, here we might
15872 * have to force the link status polling mechanism based
15873 * upon subsystem IDs.
15874 */
15875 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
4153577a 15876 tg3_asic_rev(tp) == ASIC_REV_5701 &&
f07e9af3
MC
15877 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
15878 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 15879 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
15880 }
15881
15882 /* For all SERDES we poll the MAC status register. */
f07e9af3 15883 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 15884 tg3_flag_set(tp, POLL_SERDES);
1da177e4 15885 else
63c3a66f 15886 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 15887
9205fd9c 15888 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 15889 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
4153577a 15890 if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
63c3a66f 15891 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 15892 tp->rx_offset = NET_SKB_PAD;
d2757fc4 15893#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 15894 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
15895#endif
15896 }
1da177e4 15897
2c49a44d
MC
15898 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
15899 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
15900 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
15901
2c49a44d 15902 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
15903
15904 /* Increment the rx prod index on the rx std ring by at most
15905 * 8 for these chips to workaround hw errata.
15906 */
4153577a
JP
15907 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
15908 tg3_asic_rev(tp) == ASIC_REV_5752 ||
15909 tg3_asic_rev(tp) == ASIC_REV_5755)
f92905de
MC
15910 tp->rx_std_max_post = 8;
15911
63c3a66f 15912 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
15913 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
15914 PCIE_PWR_MGMT_L1_THRESH_MSK;
15915
1da177e4
LT
15916 return err;
15917}
15918
49b6e95f 15919#ifdef CONFIG_SPARC
229b1ad1 15920static int tg3_get_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
15921{
15922 struct net_device *dev = tp->dev;
15923 struct pci_dev *pdev = tp->pdev;
49b6e95f 15924 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 15925 const unsigned char *addr;
49b6e95f
DM
15926 int len;
15927
15928 addr = of_get_property(dp, "local-mac-address", &len);
15929 if (addr && len == 6) {
15930 memcpy(dev->dev_addr, addr, 6);
49b6e95f 15931 return 0;
1da177e4
LT
15932 }
15933 return -ENODEV;
15934}
15935
229b1ad1 15936static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
15937{
15938 struct net_device *dev = tp->dev;
15939
15940 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
15941 return 0;
15942}
15943#endif
15944
229b1ad1 15945static int tg3_get_device_address(struct tg3 *tp)
1da177e4
LT
15946{
15947 struct net_device *dev = tp->dev;
15948 u32 hi, lo, mac_offset;
008652b3 15949 int addr_ok = 0;
7e6c63f0 15950 int err;
1da177e4 15951
49b6e95f 15952#ifdef CONFIG_SPARC
1da177e4
LT
15953 if (!tg3_get_macaddr_sparc(tp))
15954 return 0;
15955#endif
15956
7e6c63f0
HM
15957 if (tg3_flag(tp, IS_SSB_CORE)) {
15958 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
15959 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
15960 return 0;
15961 }
15962
1da177e4 15963 mac_offset = 0x7c;
4153577a 15964 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
63c3a66f 15965 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
15966 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
15967 mac_offset = 0xcc;
15968 if (tg3_nvram_lock(tp))
15969 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
15970 else
15971 tg3_nvram_unlock(tp);
63c3a66f 15972 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 15973 if (tp->pci_fn & 1)
a1b950d5 15974 mac_offset = 0xcc;
69f11c99 15975 if (tp->pci_fn > 1)
a50d0796 15976 mac_offset += 0x18c;
4153577a 15977 } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 15978 mac_offset = 0x10;
1da177e4
LT
15979
15980 /* First try to get it from MAC address mailbox. */
15981 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
15982 if ((hi >> 16) == 0x484b) {
15983 dev->dev_addr[0] = (hi >> 8) & 0xff;
15984 dev->dev_addr[1] = (hi >> 0) & 0xff;
15985
15986 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
15987 dev->dev_addr[2] = (lo >> 24) & 0xff;
15988 dev->dev_addr[3] = (lo >> 16) & 0xff;
15989 dev->dev_addr[4] = (lo >> 8) & 0xff;
15990 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 15991
008652b3
MC
15992 /* Some old bootcode may report a 0 MAC address in SRAM */
15993 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
15994 }
15995 if (!addr_ok) {
15996 /* Next, try NVRAM. */
63c3a66f 15997 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 15998 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 15999 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
16000 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
16001 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
16002 }
16003 /* Finally just fetch it out of the MAC control regs. */
16004 else {
16005 hi = tr32(MAC_ADDR_0_HIGH);
16006 lo = tr32(MAC_ADDR_0_LOW);
16007
16008 dev->dev_addr[5] = lo & 0xff;
16009 dev->dev_addr[4] = (lo >> 8) & 0xff;
16010 dev->dev_addr[3] = (lo >> 16) & 0xff;
16011 dev->dev_addr[2] = (lo >> 24) & 0xff;
16012 dev->dev_addr[1] = hi & 0xff;
16013 dev->dev_addr[0] = (hi >> 8) & 0xff;
16014 }
1da177e4
LT
16015 }
16016
16017 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 16018#ifdef CONFIG_SPARC
1da177e4
LT
16019 if (!tg3_get_default_macaddr_sparc(tp))
16020 return 0;
16021#endif
16022 return -EINVAL;
16023 }
16024 return 0;
16025}
16026
59e6b434
DM
16027#define BOUNDARY_SINGLE_CACHELINE 1
16028#define BOUNDARY_MULTI_CACHELINE 2
16029
229b1ad1 16030static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
59e6b434
DM
16031{
16032 int cacheline_size;
16033 u8 byte;
16034 int goal;
16035
16036 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
16037 if (byte == 0)
16038 cacheline_size = 1024;
16039 else
16040 cacheline_size = (int) byte * 4;
16041
16042 /* On 5703 and later chips, the boundary bits have no
16043 * effect.
16044 */
4153577a
JP
16045 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16046 tg3_asic_rev(tp) != ASIC_REV_5701 &&
63c3a66f 16047 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
16048 goto out;
16049
16050#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
16051 goal = BOUNDARY_MULTI_CACHELINE;
16052#else
16053#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
16054 goal = BOUNDARY_SINGLE_CACHELINE;
16055#else
16056 goal = 0;
16057#endif
16058#endif
16059
63c3a66f 16060 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
16061 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
16062 goto out;
16063 }
16064
59e6b434
DM
16065 if (!goal)
16066 goto out;
16067
16068 /* PCI controllers on most RISC systems tend to disconnect
16069 * when a device tries to burst across a cache-line boundary.
16070 * Therefore, letting tg3 do so just wastes PCI bandwidth.
16071 *
16072 * Unfortunately, for PCI-E there are only limited
16073 * write-side controls for this, and thus for reads
16074 * we will still get the disconnects. We'll also waste
16075 * these PCI cycles for both read and write for chips
16076 * other than 5700 and 5701 which do not implement the
16077 * boundary bits.
16078 */
63c3a66f 16079 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16080 switch (cacheline_size) {
16081 case 16:
16082 case 32:
16083 case 64:
16084 case 128:
16085 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16086 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
16087 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
16088 } else {
16089 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16090 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16091 }
16092 break;
16093
16094 case 256:
16095 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
16096 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
16097 break;
16098
16099 default:
16100 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16101 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16102 break;
855e1111 16103 }
63c3a66f 16104 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16105 switch (cacheline_size) {
16106 case 16:
16107 case 32:
16108 case 64:
16109 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16110 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16111 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
16112 break;
16113 }
16114 /* fallthrough */
16115 case 128:
16116 default:
16117 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16118 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
16119 break;
855e1111 16120 }
59e6b434
DM
16121 } else {
16122 switch (cacheline_size) {
16123 case 16:
16124 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16125 val |= (DMA_RWCTRL_READ_BNDRY_16 |
16126 DMA_RWCTRL_WRITE_BNDRY_16);
16127 break;
16128 }
16129 /* fallthrough */
16130 case 32:
16131 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16132 val |= (DMA_RWCTRL_READ_BNDRY_32 |
16133 DMA_RWCTRL_WRITE_BNDRY_32);
16134 break;
16135 }
16136 /* fallthrough */
16137 case 64:
16138 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16139 val |= (DMA_RWCTRL_READ_BNDRY_64 |
16140 DMA_RWCTRL_WRITE_BNDRY_64);
16141 break;
16142 }
16143 /* fallthrough */
16144 case 128:
16145 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16146 val |= (DMA_RWCTRL_READ_BNDRY_128 |
16147 DMA_RWCTRL_WRITE_BNDRY_128);
16148 break;
16149 }
16150 /* fallthrough */
16151 case 256:
16152 val |= (DMA_RWCTRL_READ_BNDRY_256 |
16153 DMA_RWCTRL_WRITE_BNDRY_256);
16154 break;
16155 case 512:
16156 val |= (DMA_RWCTRL_READ_BNDRY_512 |
16157 DMA_RWCTRL_WRITE_BNDRY_512);
16158 break;
16159 case 1024:
16160 default:
16161 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
16162 DMA_RWCTRL_WRITE_BNDRY_1024);
16163 break;
855e1111 16164 }
59e6b434
DM
16165 }
16166
16167out:
16168 return val;
16169}
16170
229b1ad1
BP
16171static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
16172 int size, int to_device)
1da177e4
LT
16173{
16174 struct tg3_internal_buffer_desc test_desc;
16175 u32 sram_dma_descs;
16176 int i, ret;
16177
16178 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
16179
16180 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
16181 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
16182 tw32(RDMAC_STATUS, 0);
16183 tw32(WDMAC_STATUS, 0);
16184
16185 tw32(BUFMGR_MODE, 0);
16186 tw32(FTQ_RESET, 0);
16187
16188 test_desc.addr_hi = ((u64) buf_dma) >> 32;
16189 test_desc.addr_lo = buf_dma & 0xffffffff;
16190 test_desc.nic_mbuf = 0x00002100;
16191 test_desc.len = size;
16192
16193 /*
16194 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
16195 * the *second* time the tg3 driver was getting loaded after an
16196 * initial scan.
16197 *
16198 * Broadcom tells me:
16199 * ...the DMA engine is connected to the GRC block and a DMA
16200 * reset may affect the GRC block in some unpredictable way...
16201 * The behavior of resets to individual blocks has not been tested.
16202 *
16203 * Broadcom noted the GRC reset will also reset all sub-components.
16204 */
16205 if (to_device) {
16206 test_desc.cqid_sqid = (13 << 8) | 2;
16207
16208 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
16209 udelay(40);
16210 } else {
16211 test_desc.cqid_sqid = (16 << 8) | 7;
16212
16213 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
16214 udelay(40);
16215 }
16216 test_desc.flags = 0x00000005;
16217
16218 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
16219 u32 val;
16220
16221 val = *(((u32 *)&test_desc) + i);
16222 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
16223 sram_dma_descs + (i * sizeof(u32)));
16224 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
16225 }
16226 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
16227
859a5887 16228 if (to_device)
1da177e4 16229 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 16230 else
1da177e4 16231 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
16232
16233 ret = -ENODEV;
16234 for (i = 0; i < 40; i++) {
16235 u32 val;
16236
16237 if (to_device)
16238 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
16239 else
16240 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
16241 if ((val & 0xffff) == sram_dma_descs) {
16242 ret = 0;
16243 break;
16244 }
16245
16246 udelay(100);
16247 }
16248
16249 return ret;
16250}
16251
ded7340d 16252#define TEST_BUFFER_SIZE 0x2000
1da177e4 16253
4143470c 16254static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
16255 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
16256 { },
16257};
16258
229b1ad1 16259static int tg3_test_dma(struct tg3 *tp)
1da177e4
LT
16260{
16261 dma_addr_t buf_dma;
59e6b434 16262 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 16263 int ret = 0;
1da177e4 16264
4bae65c8
MC
16265 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
16266 &buf_dma, GFP_KERNEL);
1da177e4
LT
16267 if (!buf) {
16268 ret = -ENOMEM;
16269 goto out_nofree;
16270 }
16271
16272 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
16273 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
16274
59e6b434 16275 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 16276
63c3a66f 16277 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
16278 goto out;
16279
63c3a66f 16280 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
16281 /* DMA read watermark not used on PCIE */
16282 tp->dma_rwctrl |= 0x00180000;
63c3a66f 16283 } else if (!tg3_flag(tp, PCIX_MODE)) {
4153577a
JP
16284 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
16285 tg3_asic_rev(tp) == ASIC_REV_5750)
1da177e4
LT
16286 tp->dma_rwctrl |= 0x003f0000;
16287 else
16288 tp->dma_rwctrl |= 0x003f000f;
16289 } else {
4153577a
JP
16290 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16291 tg3_asic_rev(tp) == ASIC_REV_5704) {
1da177e4 16292 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 16293 u32 read_water = 0x7;
1da177e4 16294
4a29cc2e
MC
16295 /* If the 5704 is behind the EPB bridge, we can
16296 * do the less restrictive ONE_DMA workaround for
16297 * better performance.
16298 */
63c3a66f 16299 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4153577a 16300 tg3_asic_rev(tp) == ASIC_REV_5704)
4a29cc2e
MC
16301 tp->dma_rwctrl |= 0x8000;
16302 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
16303 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
16304
4153577a 16305 if (tg3_asic_rev(tp) == ASIC_REV_5703)
49afdeb6 16306 read_water = 4;
59e6b434 16307 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
16308 tp->dma_rwctrl |=
16309 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
16310 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
16311 (1 << 23);
4153577a 16312 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
4cf78e4f
MC
16313 /* 5780 always in PCIX mode */
16314 tp->dma_rwctrl |= 0x00144000;
4153577a 16315 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
a4e2b347
MC
16316 /* 5714 always in PCIX mode */
16317 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
16318 } else {
16319 tp->dma_rwctrl |= 0x001b000f;
16320 }
16321 }
7e6c63f0
HM
16322 if (tg3_flag(tp, ONE_DMA_AT_ONCE))
16323 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
1da177e4 16324
4153577a
JP
16325 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16326 tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
16327 tp->dma_rwctrl &= 0xfffffff0;
16328
4153577a
JP
16329 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16330 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
16331 /* Remove this if it causes problems for some boards. */
16332 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
16333
16334 /* On 5700/5701 chips, we need to set this bit.
16335 * Otherwise the chip will issue cacheline transactions
16336 * to streamable DMA memory with not all the byte
16337 * enables turned on. This is an error on several
16338 * RISC PCI controllers, in particular sparc64.
16339 *
16340 * On 5703/5704 chips, this bit has been reassigned
16341 * a different meaning. In particular, it is used
16342 * on those chips to enable a PCI-X workaround.
16343 */
16344 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
16345 }
16346
16347 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16348
16349#if 0
16350 /* Unneeded, already done by tg3_get_invariants. */
16351 tg3_switch_clocks(tp);
16352#endif
16353
4153577a
JP
16354 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16355 tg3_asic_rev(tp) != ASIC_REV_5701)
1da177e4
LT
16356 goto out;
16357
59e6b434
DM
16358 /* It is best to perform DMA test with maximum write burst size
16359 * to expose the 5700/5701 write DMA bug.
16360 */
16361 saved_dma_rwctrl = tp->dma_rwctrl;
16362 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16363 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16364
1da177e4
LT
16365 while (1) {
16366 u32 *p = buf, i;
16367
16368 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
16369 p[i] = i;
16370
16371 /* Send the buffer to the chip. */
16372 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
16373 if (ret) {
2445e461
MC
16374 dev_err(&tp->pdev->dev,
16375 "%s: Buffer write failed. err = %d\n",
16376 __func__, ret);
1da177e4
LT
16377 break;
16378 }
16379
16380#if 0
16381 /* validate data reached card RAM correctly. */
16382 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16383 u32 val;
16384 tg3_read_mem(tp, 0x2100 + (i*4), &val);
16385 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
16386 dev_err(&tp->pdev->dev,
16387 "%s: Buffer corrupted on device! "
16388 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
16389 /* ret = -ENODEV here? */
16390 }
16391 p[i] = 0;
16392 }
16393#endif
16394 /* Now read it back. */
16395 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
16396 if (ret) {
5129c3a3
MC
16397 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
16398 "err = %d\n", __func__, ret);
1da177e4
LT
16399 break;
16400 }
16401
16402 /* Verify it. */
16403 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16404 if (p[i] == i)
16405 continue;
16406
59e6b434
DM
16407 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16408 DMA_RWCTRL_WRITE_BNDRY_16) {
16409 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
16410 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
16411 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16412 break;
16413 } else {
2445e461
MC
16414 dev_err(&tp->pdev->dev,
16415 "%s: Buffer corrupted on read back! "
16416 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
16417 ret = -ENODEV;
16418 goto out;
16419 }
16420 }
16421
16422 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
16423 /* Success. */
16424 ret = 0;
16425 break;
16426 }
16427 }
59e6b434
DM
16428 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16429 DMA_RWCTRL_WRITE_BNDRY_16) {
16430 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
16431 * now look for chipsets that are known to expose the
16432 * DMA bug without failing the test.
59e6b434 16433 */
4143470c 16434 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
16435 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16436 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 16437 } else {
6d1cfbab
MC
16438 /* Safe to use the calculated DMA boundary. */
16439 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 16440 }
6d1cfbab 16441
59e6b434
DM
16442 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16443 }
1da177e4
LT
16444
16445out:
4bae65c8 16446 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
16447out_nofree:
16448 return ret;
16449}
16450
229b1ad1 16451static void tg3_init_bufmgr_config(struct tg3 *tp)
1da177e4 16452{
63c3a66f 16453 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
16454 tp->bufmgr_config.mbuf_read_dma_low_water =
16455 DEFAULT_MB_RDMA_LOW_WATER_5705;
16456 tp->bufmgr_config.mbuf_mac_rx_low_water =
16457 DEFAULT_MB_MACRX_LOW_WATER_57765;
16458 tp->bufmgr_config.mbuf_high_water =
16459 DEFAULT_MB_HIGH_WATER_57765;
16460
16461 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16462 DEFAULT_MB_RDMA_LOW_WATER_5705;
16463 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16464 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
16465 tp->bufmgr_config.mbuf_high_water_jumbo =
16466 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 16467 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
16468 tp->bufmgr_config.mbuf_read_dma_low_water =
16469 DEFAULT_MB_RDMA_LOW_WATER_5705;
16470 tp->bufmgr_config.mbuf_mac_rx_low_water =
16471 DEFAULT_MB_MACRX_LOW_WATER_5705;
16472 tp->bufmgr_config.mbuf_high_water =
16473 DEFAULT_MB_HIGH_WATER_5705;
4153577a 16474 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
16475 tp->bufmgr_config.mbuf_mac_rx_low_water =
16476 DEFAULT_MB_MACRX_LOW_WATER_5906;
16477 tp->bufmgr_config.mbuf_high_water =
16478 DEFAULT_MB_HIGH_WATER_5906;
16479 }
fdfec172
MC
16480
16481 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16482 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
16483 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16484 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
16485 tp->bufmgr_config.mbuf_high_water_jumbo =
16486 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
16487 } else {
16488 tp->bufmgr_config.mbuf_read_dma_low_water =
16489 DEFAULT_MB_RDMA_LOW_WATER;
16490 tp->bufmgr_config.mbuf_mac_rx_low_water =
16491 DEFAULT_MB_MACRX_LOW_WATER;
16492 tp->bufmgr_config.mbuf_high_water =
16493 DEFAULT_MB_HIGH_WATER;
16494
16495 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16496 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
16497 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16498 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
16499 tp->bufmgr_config.mbuf_high_water_jumbo =
16500 DEFAULT_MB_HIGH_WATER_JUMBO;
16501 }
1da177e4
LT
16502
16503 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
16504 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
16505}
16506
229b1ad1 16507static char *tg3_phy_string(struct tg3 *tp)
1da177e4 16508{
79eb6904
MC
16509 switch (tp->phy_id & TG3_PHY_ID_MASK) {
16510 case TG3_PHY_ID_BCM5400: return "5400";
16511 case TG3_PHY_ID_BCM5401: return "5401";
16512 case TG3_PHY_ID_BCM5411: return "5411";
16513 case TG3_PHY_ID_BCM5701: return "5701";
16514 case TG3_PHY_ID_BCM5703: return "5703";
16515 case TG3_PHY_ID_BCM5704: return "5704";
16516 case TG3_PHY_ID_BCM5705: return "5705";
16517 case TG3_PHY_ID_BCM5750: return "5750";
16518 case TG3_PHY_ID_BCM5752: return "5752";
16519 case TG3_PHY_ID_BCM5714: return "5714";
16520 case TG3_PHY_ID_BCM5780: return "5780";
16521 case TG3_PHY_ID_BCM5755: return "5755";
16522 case TG3_PHY_ID_BCM5787: return "5787";
16523 case TG3_PHY_ID_BCM5784: return "5784";
16524 case TG3_PHY_ID_BCM5756: return "5722/5756";
16525 case TG3_PHY_ID_BCM5906: return "5906";
16526 case TG3_PHY_ID_BCM5761: return "5761";
16527 case TG3_PHY_ID_BCM5718C: return "5718C";
16528 case TG3_PHY_ID_BCM5718S: return "5718S";
16529 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 16530 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 16531 case TG3_PHY_ID_BCM5720C: return "5720C";
c65a17f4 16532 case TG3_PHY_ID_BCM5762: return "5762C";
79eb6904 16533 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
16534 case 0: return "serdes";
16535 default: return "unknown";
855e1111 16536 }
1da177e4
LT
16537}
16538
229b1ad1 16539static char *tg3_bus_string(struct tg3 *tp, char *str)
f9804ddb 16540{
63c3a66f 16541 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
16542 strcpy(str, "PCI Express");
16543 return str;
63c3a66f 16544 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
16545 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
16546
16547 strcpy(str, "PCIX:");
16548
16549 if ((clock_ctrl == 7) ||
16550 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
16551 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
16552 strcat(str, "133MHz");
16553 else if (clock_ctrl == 0)
16554 strcat(str, "33MHz");
16555 else if (clock_ctrl == 2)
16556 strcat(str, "50MHz");
16557 else if (clock_ctrl == 4)
16558 strcat(str, "66MHz");
16559 else if (clock_ctrl == 6)
16560 strcat(str, "100MHz");
f9804ddb
MC
16561 } else {
16562 strcpy(str, "PCI:");
63c3a66f 16563 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
16564 strcat(str, "66MHz");
16565 else
16566 strcat(str, "33MHz");
16567 }
63c3a66f 16568 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
16569 strcat(str, ":32-bit");
16570 else
16571 strcat(str, ":64-bit");
16572 return str;
16573}
16574
229b1ad1 16575static void tg3_init_coal(struct tg3 *tp)
15f9850d
DM
16576{
16577 struct ethtool_coalesce *ec = &tp->coal;
16578
16579 memset(ec, 0, sizeof(*ec));
16580 ec->cmd = ETHTOOL_GCOALESCE;
16581 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
16582 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
16583 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
16584 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
16585 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
16586 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
16587 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
16588 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
16589 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
16590
16591 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
16592 HOSTCC_MODE_CLRTICK_TXBD)) {
16593 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
16594 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
16595 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
16596 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
16597 }
d244c892 16598
63c3a66f 16599 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
16600 ec->rx_coalesce_usecs_irq = 0;
16601 ec->tx_coalesce_usecs_irq = 0;
16602 ec->stats_block_coalesce_usecs = 0;
16603 }
15f9850d
DM
16604}
16605
229b1ad1 16606static int tg3_init_one(struct pci_dev *pdev,
1da177e4
LT
16607 const struct pci_device_id *ent)
16608{
1da177e4
LT
16609 struct net_device *dev;
16610 struct tg3 *tp;
646c9edd
MC
16611 int i, err, pm_cap;
16612 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 16613 char str[40];
72f2afb8 16614 u64 dma_mask, persist_dma_mask;
c8f44aff 16615 netdev_features_t features = 0;
1da177e4 16616
05dbe005 16617 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
16618
16619 err = pci_enable_device(pdev);
16620 if (err) {
2445e461 16621 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
16622 return err;
16623 }
16624
1da177e4
LT
16625 err = pci_request_regions(pdev, DRV_MODULE_NAME);
16626 if (err) {
2445e461 16627 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
16628 goto err_out_disable_pdev;
16629 }
16630
16631 pci_set_master(pdev);
16632
16633 /* Find power-management capability. */
16634 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
16635 if (pm_cap == 0) {
2445e461
MC
16636 dev_err(&pdev->dev,
16637 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
16638 err = -EIO;
16639 goto err_out_free_res;
16640 }
16641
16821285
MC
16642 err = pci_set_power_state(pdev, PCI_D0);
16643 if (err) {
16644 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
16645 goto err_out_free_res;
16646 }
16647
fe5f5787 16648 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 16649 if (!dev) {
1da177e4 16650 err = -ENOMEM;
16821285 16651 goto err_out_power_down;
1da177e4
LT
16652 }
16653
1da177e4
LT
16654 SET_NETDEV_DEV(dev, &pdev->dev);
16655
1da177e4
LT
16656 tp = netdev_priv(dev);
16657 tp->pdev = pdev;
16658 tp->dev = dev;
16659 tp->pm_cap = pm_cap;
1da177e4
LT
16660 tp->rx_mode = TG3_DEF_RX_MODE;
16661 tp->tx_mode = TG3_DEF_TX_MODE;
9c13cb8b 16662 tp->irq_sync = 1;
8ef21428 16663
1da177e4
LT
16664 if (tg3_debug > 0)
16665 tp->msg_enable = tg3_debug;
16666 else
16667 tp->msg_enable = TG3_DEF_MSG_ENABLE;
16668
7e6c63f0
HM
16669 if (pdev_is_ssb_gige_core(pdev)) {
16670 tg3_flag_set(tp, IS_SSB_CORE);
16671 if (ssb_gige_must_flush_posted_writes(pdev))
16672 tg3_flag_set(tp, FLUSH_POSTED_WRITES);
16673 if (ssb_gige_one_dma_at_once(pdev))
16674 tg3_flag_set(tp, ONE_DMA_AT_ONCE);
16675 if (ssb_gige_have_roboswitch(pdev))
16676 tg3_flag_set(tp, ROBOSWITCH);
16677 if (ssb_gige_is_rgmii(pdev))
16678 tg3_flag_set(tp, RGMII_MODE);
16679 }
16680
1da177e4
LT
16681 /* The word/byte swap controls here control register access byte
16682 * swapping. DMA data byte swapping is controlled in the GRC_MODE
16683 * setting below.
16684 */
16685 tp->misc_host_ctrl =
16686 MISC_HOST_CTRL_MASK_PCI_INT |
16687 MISC_HOST_CTRL_WORD_SWAP |
16688 MISC_HOST_CTRL_INDIR_ACCESS |
16689 MISC_HOST_CTRL_PCISTATE_RW;
16690
16691 /* The NONFRM (non-frame) byte/word swap controls take effect
16692 * on descriptor entries, anything which isn't packet data.
16693 *
16694 * The StrongARM chips on the board (one for tx, one for rx)
16695 * are running in big-endian mode.
16696 */
16697 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
16698 GRC_MODE_WSWAP_NONFRM_DATA);
16699#ifdef __BIG_ENDIAN
16700 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
16701#endif
16702 spin_lock_init(&tp->lock);
1da177e4 16703 spin_lock_init(&tp->indirect_lock);
c4028958 16704 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 16705
d5fe488a 16706 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 16707 if (!tp->regs) {
ab96b241 16708 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
16709 err = -ENOMEM;
16710 goto err_out_free_dev;
16711 }
16712
c9cab24e
MC
16713 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16714 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
16715 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
16716 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
16717 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 16718 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
c9cab24e
MC
16719 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
16720 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
16721 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
16722 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
16723 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
16724 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
c9cab24e
MC
16725 tg3_flag_set(tp, ENABLE_APE);
16726 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
16727 if (!tp->aperegs) {
16728 dev_err(&pdev->dev,
16729 "Cannot map APE registers, aborting\n");
16730 err = -ENOMEM;
16731 goto err_out_iounmap;
16732 }
16733 }
16734
1da177e4
LT
16735 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
16736 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 16737
1da177e4 16738 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 16739 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 16740 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 16741 dev->irq = pdev->irq;
1da177e4 16742
3d567e0e 16743 err = tg3_get_invariants(tp, ent);
1da177e4 16744 if (err) {
ab96b241
MC
16745 dev_err(&pdev->dev,
16746 "Problem fetching invariants of chip, aborting\n");
c9cab24e 16747 goto err_out_apeunmap;
1da177e4
LT
16748 }
16749
4a29cc2e
MC
16750 /* The EPB bridge inside 5714, 5715, and 5780 and any
16751 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
16752 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
16753 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
16754 * do DMA address check in tg3_start_xmit().
16755 */
63c3a66f 16756 if (tg3_flag(tp, IS_5788))
284901a9 16757 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 16758 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 16759 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 16760#ifdef CONFIG_HIGHMEM
6a35528a 16761 dma_mask = DMA_BIT_MASK(64);
72f2afb8 16762#endif
4a29cc2e 16763 } else
6a35528a 16764 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
16765
16766 /* Configure DMA attributes. */
284901a9 16767 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
16768 err = pci_set_dma_mask(pdev, dma_mask);
16769 if (!err) {
0da0606f 16770 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
16771 err = pci_set_consistent_dma_mask(pdev,
16772 persist_dma_mask);
16773 if (err < 0) {
ab96b241
MC
16774 dev_err(&pdev->dev, "Unable to obtain 64 bit "
16775 "DMA for consistent allocations\n");
c9cab24e 16776 goto err_out_apeunmap;
72f2afb8
MC
16777 }
16778 }
16779 }
284901a9
YH
16780 if (err || dma_mask == DMA_BIT_MASK(32)) {
16781 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 16782 if (err) {
ab96b241
MC
16783 dev_err(&pdev->dev,
16784 "No usable DMA configuration, aborting\n");
c9cab24e 16785 goto err_out_apeunmap;
72f2afb8
MC
16786 }
16787 }
16788
fdfec172 16789 tg3_init_bufmgr_config(tp);
1da177e4 16790
0da0606f
MC
16791 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
16792
16793 /* 5700 B0 chips do not support checksumming correctly due
16794 * to hardware bugs.
16795 */
4153577a 16796 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
0da0606f
MC
16797 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
16798
16799 if (tg3_flag(tp, 5755_PLUS))
16800 features |= NETIF_F_IPV6_CSUM;
16801 }
16802
4e3a7aaa
MC
16803 /* TSO is on by default on chips that support hardware TSO.
16804 * Firmware TSO on older chips gives lower performance, so it
16805 * is off by default, but can be enabled using ethtool.
16806 */
63c3a66f
JP
16807 if ((tg3_flag(tp, HW_TSO_1) ||
16808 tg3_flag(tp, HW_TSO_2) ||
16809 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
16810 (features & NETIF_F_IP_CSUM))
16811 features |= NETIF_F_TSO;
63c3a66f 16812 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
16813 if (features & NETIF_F_IPV6_CSUM)
16814 features |= NETIF_F_TSO6;
63c3a66f 16815 if (tg3_flag(tp, HW_TSO_3) ||
4153577a
JP
16816 tg3_asic_rev(tp) == ASIC_REV_5761 ||
16817 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16818 tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
16819 tg3_asic_rev(tp) == ASIC_REV_5785 ||
16820 tg3_asic_rev(tp) == ASIC_REV_57780)
0da0606f 16821 features |= NETIF_F_TSO_ECN;
b0026624 16822 }
1da177e4 16823
d542fe27
MC
16824 dev->features |= features;
16825 dev->vlan_features |= features;
16826
06c03c02
MB
16827 /*
16828 * Add loopback capability only for a subset of devices that support
16829 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
16830 * loopback for the remaining devices.
16831 */
4153577a 16832 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
06c03c02
MB
16833 !tg3_flag(tp, CPMU_PRESENT))
16834 /* Add the loopback capability */
0da0606f
MC
16835 features |= NETIF_F_LOOPBACK;
16836
0da0606f 16837 dev->hw_features |= features;
06c03c02 16838
4153577a 16839 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
63c3a66f 16840 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 16841 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 16842 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
16843 tp->rx_pending = 63;
16844 }
16845
1da177e4
LT
16846 err = tg3_get_device_address(tp);
16847 if (err) {
ab96b241
MC
16848 dev_err(&pdev->dev,
16849 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 16850 goto err_out_apeunmap;
c88864df
MC
16851 }
16852
1da177e4
LT
16853 /*
16854 * Reset chip in case UNDI or EFI driver did not shutdown
16855 * DMA self test will enable WDMAC and we'll see (spurious)
16856 * pending DMA on the PCI bus at that point.
16857 */
16858 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
16859 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 16860 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 16861 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
16862 }
16863
16864 err = tg3_test_dma(tp);
16865 if (err) {
ab96b241 16866 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 16867 goto err_out_apeunmap;
1da177e4
LT
16868 }
16869
78f90dcf
MC
16870 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
16871 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
16872 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 16873 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
16874 struct tg3_napi *tnapi = &tp->napi[i];
16875
16876 tnapi->tp = tp;
16877 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
16878
16879 tnapi->int_mbox = intmbx;
93a700a9 16880 if (i <= 4)
78f90dcf
MC
16881 intmbx += 0x8;
16882 else
16883 intmbx += 0x4;
16884
16885 tnapi->consmbox = rcvmbx;
16886 tnapi->prodmbox = sndmbx;
16887
66cfd1bd 16888 if (i)
78f90dcf 16889 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 16890 else
78f90dcf 16891 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 16892
63c3a66f 16893 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
16894 break;
16895
16896 /*
16897 * If we support MSIX, we'll be using RSS. If we're using
16898 * RSS, the first vector only handles link interrupts and the
16899 * remaining vectors handle rx and tx interrupts. Reuse the
16900 * mailbox values for the next iteration. The values we setup
16901 * above are still useful for the single vectored mode.
16902 */
16903 if (!i)
16904 continue;
16905
16906 rcvmbx += 0x8;
16907
16908 if (sndmbx & 0x4)
16909 sndmbx -= 0x4;
16910 else
16911 sndmbx += 0xc;
16912 }
16913
15f9850d
DM
16914 tg3_init_coal(tp);
16915
c49a1561
MC
16916 pci_set_drvdata(pdev, dev);
16917
4153577a
JP
16918 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
16919 tg3_asic_rev(tp) == ASIC_REV_5720 ||
16920 tg3_asic_rev(tp) == ASIC_REV_5762)
fb4ce8ad
MC
16921 tg3_flag_set(tp, PTP_CAPABLE);
16922
cd0d7228
MC
16923 if (tg3_flag(tp, 5717_PLUS)) {
16924 /* Resume a low-power mode */
16925 tg3_frob_aux_power(tp, false);
16926 }
16927
21f7638e
MC
16928 tg3_timer_init(tp);
16929
402e1398
MC
16930 tg3_carrier_off(tp);
16931
1da177e4
LT
16932 err = register_netdev(dev);
16933 if (err) {
ab96b241 16934 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 16935 goto err_out_apeunmap;
1da177e4
LT
16936 }
16937
05dbe005
JP
16938 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
16939 tp->board_part_number,
4153577a 16940 tg3_chip_rev_id(tp),
05dbe005
JP
16941 tg3_bus_string(tp, str),
16942 dev->dev_addr);
1da177e4 16943
f07e9af3 16944 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
16945 struct phy_device *phydev;
16946 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
16947 netdev_info(dev,
16948 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 16949 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
16950 } else {
16951 char *ethtype;
16952
16953 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
16954 ethtype = "10/100Base-TX";
16955 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
16956 ethtype = "1000Base-SX";
16957 else
16958 ethtype = "10/100/1000Base-T";
16959
5129c3a3 16960 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
16961 "(WireSpeed[%d], EEE[%d])\n",
16962 tg3_phy_string(tp), ethtype,
16963 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
16964 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 16965 }
05dbe005
JP
16966
16967 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 16968 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 16969 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 16970 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
16971 tg3_flag(tp, ENABLE_ASF) != 0,
16972 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
16973 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
16974 tp->dma_rwctrl,
16975 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
16976 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 16977
b45aa2f6
MC
16978 pci_save_state(pdev);
16979
1da177e4
LT
16980 return 0;
16981
0d3031d9
MC
16982err_out_apeunmap:
16983 if (tp->aperegs) {
16984 iounmap(tp->aperegs);
16985 tp->aperegs = NULL;
16986 }
16987
1da177e4 16988err_out_iounmap:
6892914f
MC
16989 if (tp->regs) {
16990 iounmap(tp->regs);
22abe310 16991 tp->regs = NULL;
6892914f 16992 }
1da177e4
LT
16993
16994err_out_free_dev:
16995 free_netdev(dev);
16996
16821285
MC
16997err_out_power_down:
16998 pci_set_power_state(pdev, PCI_D3hot);
16999
1da177e4
LT
17000err_out_free_res:
17001 pci_release_regions(pdev);
17002
17003err_out_disable_pdev:
17004 pci_disable_device(pdev);
17005 pci_set_drvdata(pdev, NULL);
17006 return err;
17007}
17008
229b1ad1 17009static void tg3_remove_one(struct pci_dev *pdev)
1da177e4
LT
17010{
17011 struct net_device *dev = pci_get_drvdata(pdev);
17012
17013 if (dev) {
17014 struct tg3 *tp = netdev_priv(dev);
17015
e3c5530b 17016 release_firmware(tp->fw);
077f849d 17017
db219973 17018 tg3_reset_task_cancel(tp);
158d7abd 17019
e730c823 17020 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 17021 tg3_phy_fini(tp);
158d7abd 17022 tg3_mdio_fini(tp);
b02fd9e3 17023 }
158d7abd 17024
1da177e4 17025 unregister_netdev(dev);
0d3031d9
MC
17026 if (tp->aperegs) {
17027 iounmap(tp->aperegs);
17028 tp->aperegs = NULL;
17029 }
6892914f
MC
17030 if (tp->regs) {
17031 iounmap(tp->regs);
22abe310 17032 tp->regs = NULL;
6892914f 17033 }
1da177e4
LT
17034 free_netdev(dev);
17035 pci_release_regions(pdev);
17036 pci_disable_device(pdev);
17037 pci_set_drvdata(pdev, NULL);
17038 }
17039}
17040
aa6027ca 17041#ifdef CONFIG_PM_SLEEP
c866b7ea 17042static int tg3_suspend(struct device *device)
1da177e4 17043{
c866b7ea 17044 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17045 struct net_device *dev = pci_get_drvdata(pdev);
17046 struct tg3 *tp = netdev_priv(dev);
17047 int err;
17048
17049 if (!netif_running(dev))
17050 return 0;
17051
db219973 17052 tg3_reset_task_cancel(tp);
b02fd9e3 17053 tg3_phy_stop(tp);
1da177e4
LT
17054 tg3_netif_stop(tp);
17055
21f7638e 17056 tg3_timer_stop(tp);
1da177e4 17057
f47c11ee 17058 tg3_full_lock(tp, 1);
1da177e4 17059 tg3_disable_ints(tp);
f47c11ee 17060 tg3_full_unlock(tp);
1da177e4
LT
17061
17062 netif_device_detach(dev);
17063
f47c11ee 17064 tg3_full_lock(tp, 0);
944d980e 17065 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 17066 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 17067 tg3_full_unlock(tp);
1da177e4 17068
c866b7ea 17069 err = tg3_power_down_prepare(tp);
1da177e4 17070 if (err) {
b02fd9e3
MC
17071 int err2;
17072
f47c11ee 17073 tg3_full_lock(tp, 0);
1da177e4 17074
63c3a66f 17075 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
17076 err2 = tg3_restart_hw(tp, 1);
17077 if (err2)
b9ec6c1b 17078 goto out;
1da177e4 17079
21f7638e 17080 tg3_timer_start(tp);
1da177e4
LT
17081
17082 netif_device_attach(dev);
17083 tg3_netif_start(tp);
17084
b9ec6c1b 17085out:
f47c11ee 17086 tg3_full_unlock(tp);
b02fd9e3
MC
17087
17088 if (!err2)
17089 tg3_phy_start(tp);
1da177e4
LT
17090 }
17091
17092 return err;
17093}
17094
c866b7ea 17095static int tg3_resume(struct device *device)
1da177e4 17096{
c866b7ea 17097 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17098 struct net_device *dev = pci_get_drvdata(pdev);
17099 struct tg3 *tp = netdev_priv(dev);
17100 int err;
17101
17102 if (!netif_running(dev))
17103 return 0;
17104
1da177e4
LT
17105 netif_device_attach(dev);
17106
f47c11ee 17107 tg3_full_lock(tp, 0);
1da177e4 17108
63c3a66f 17109 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
17110 err = tg3_restart_hw(tp, 1);
17111 if (err)
17112 goto out;
1da177e4 17113
21f7638e 17114 tg3_timer_start(tp);
1da177e4 17115
1da177e4
LT
17116 tg3_netif_start(tp);
17117
b9ec6c1b 17118out:
f47c11ee 17119 tg3_full_unlock(tp);
1da177e4 17120
b02fd9e3
MC
17121 if (!err)
17122 tg3_phy_start(tp);
17123
b9ec6c1b 17124 return err;
1da177e4
LT
17125}
17126
c866b7ea 17127static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
17128#define TG3_PM_OPS (&tg3_pm_ops)
17129
17130#else
17131
17132#define TG3_PM_OPS NULL
17133
17134#endif /* CONFIG_PM_SLEEP */
c866b7ea 17135
b45aa2f6
MC
17136/**
17137 * tg3_io_error_detected - called when PCI error is detected
17138 * @pdev: Pointer to PCI device
17139 * @state: The current pci connection state
17140 *
17141 * This function is called after a PCI bus error affecting
17142 * this device has been detected.
17143 */
17144static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
17145 pci_channel_state_t state)
17146{
17147 struct net_device *netdev = pci_get_drvdata(pdev);
17148 struct tg3 *tp = netdev_priv(netdev);
17149 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
17150
17151 netdev_info(netdev, "PCI I/O error detected\n");
17152
17153 rtnl_lock();
17154
17155 if (!netif_running(netdev))
17156 goto done;
17157
17158 tg3_phy_stop(tp);
17159
17160 tg3_netif_stop(tp);
17161
21f7638e 17162 tg3_timer_stop(tp);
b45aa2f6
MC
17163
17164 /* Want to make sure that the reset task doesn't run */
db219973 17165 tg3_reset_task_cancel(tp);
b45aa2f6
MC
17166
17167 netif_device_detach(netdev);
17168
17169 /* Clean up software state, even if MMIO is blocked */
17170 tg3_full_lock(tp, 0);
17171 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
17172 tg3_full_unlock(tp);
17173
17174done:
17175 if (state == pci_channel_io_perm_failure)
17176 err = PCI_ERS_RESULT_DISCONNECT;
17177 else
17178 pci_disable_device(pdev);
17179
17180 rtnl_unlock();
17181
17182 return err;
17183}
17184
17185/**
17186 * tg3_io_slot_reset - called after the pci bus has been reset.
17187 * @pdev: Pointer to PCI device
17188 *
17189 * Restart the card from scratch, as if from a cold-boot.
17190 * At this point, the card has exprienced a hard reset,
17191 * followed by fixups by BIOS, and has its config space
17192 * set up identically to what it was at cold boot.
17193 */
17194static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
17195{
17196 struct net_device *netdev = pci_get_drvdata(pdev);
17197 struct tg3 *tp = netdev_priv(netdev);
17198 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
17199 int err;
17200
17201 rtnl_lock();
17202
17203 if (pci_enable_device(pdev)) {
17204 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
17205 goto done;
17206 }
17207
17208 pci_set_master(pdev);
17209 pci_restore_state(pdev);
17210 pci_save_state(pdev);
17211
17212 if (!netif_running(netdev)) {
17213 rc = PCI_ERS_RESULT_RECOVERED;
17214 goto done;
17215 }
17216
17217 err = tg3_power_up(tp);
bed9829f 17218 if (err)
b45aa2f6 17219 goto done;
b45aa2f6
MC
17220
17221 rc = PCI_ERS_RESULT_RECOVERED;
17222
17223done:
17224 rtnl_unlock();
17225
17226 return rc;
17227}
17228
17229/**
17230 * tg3_io_resume - called when traffic can start flowing again.
17231 * @pdev: Pointer to PCI device
17232 *
17233 * This callback is called when the error recovery driver tells
17234 * us that its OK to resume normal operation.
17235 */
17236static void tg3_io_resume(struct pci_dev *pdev)
17237{
17238 struct net_device *netdev = pci_get_drvdata(pdev);
17239 struct tg3 *tp = netdev_priv(netdev);
17240 int err;
17241
17242 rtnl_lock();
17243
17244 if (!netif_running(netdev))
17245 goto done;
17246
17247 tg3_full_lock(tp, 0);
63c3a66f 17248 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6 17249 err = tg3_restart_hw(tp, 1);
b45aa2f6 17250 if (err) {
35763066 17251 tg3_full_unlock(tp);
b45aa2f6
MC
17252 netdev_err(netdev, "Cannot restart hardware after reset.\n");
17253 goto done;
17254 }
17255
17256 netif_device_attach(netdev);
17257
21f7638e 17258 tg3_timer_start(tp);
b45aa2f6
MC
17259
17260 tg3_netif_start(tp);
17261
35763066
NNS
17262 tg3_full_unlock(tp);
17263
b45aa2f6
MC
17264 tg3_phy_start(tp);
17265
17266done:
17267 rtnl_unlock();
17268}
17269
3646f0e5 17270static const struct pci_error_handlers tg3_err_handler = {
b45aa2f6
MC
17271 .error_detected = tg3_io_error_detected,
17272 .slot_reset = tg3_io_slot_reset,
17273 .resume = tg3_io_resume
17274};
17275
1da177e4
LT
17276static struct pci_driver tg3_driver = {
17277 .name = DRV_MODULE_NAME,
17278 .id_table = tg3_pci_tbl,
17279 .probe = tg3_init_one,
229b1ad1 17280 .remove = tg3_remove_one,
b45aa2f6 17281 .err_handler = &tg3_err_handler,
aa6027ca 17282 .driver.pm = TG3_PM_OPS,
1da177e4
LT
17283};
17284
17285static int __init tg3_init(void)
17286{
29917620 17287 return pci_register_driver(&tg3_driver);
1da177e4
LT
17288}
17289
17290static void __exit tg3_cleanup(void)
17291{
17292 pci_unregister_driver(&tg3_driver);
17293}
17294
17295module_init(tg3_init);
17296module_exit(tg3_cleanup);
This page took 4.772821 seconds and 5 git commands to generate.