tg3: Eliminate tg3_halt_cpu() prototype
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
eaa36660 92#define TG3_MIN_NUM 120
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
eaa36660 95#define DRV_MODULE_RELDATE "August 18, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 138#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
139
140/* Do not place this n-ring entries value into the tp struct itself,
141 * we really want to expose these constants to GCC so that modulo et
142 * al. operations are done with shifts and masks instead of with
143 * hw multiply/modulo instructions. Another solution would be to
144 * replace things like '% foo' with '& (foo - 1)'.
145 */
1da177e4
LT
146
147#define TG3_TX_RING_SIZE 512
148#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
149
2c49a44d
MC
150#define TG3_RX_STD_RING_BYTES(tp) \
151 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
152#define TG3_RX_JMB_RING_BYTES(tp) \
153 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
154#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 155 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
156#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
157 TG3_TX_RING_SIZE)
1da177e4
LT
158#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
159
287be12e
MC
160#define TG3_DMA_BYTE_ENAB 64
161
162#define TG3_RX_STD_DMA_SZ 1536
163#define TG3_RX_JMB_DMA_SZ 9046
164
165#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
166
167#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
168#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 169
2c49a44d
MC
170#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 172
2c49a44d
MC
173#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
174 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 175
d2757fc4
MC
176/* Due to a hardware bug, the 5701 can only DMA to memory addresses
177 * that are at least dword aligned when used in PCIX mode. The driver
178 * works around this bug by double copying the packet. This workaround
179 * is built into the normal double copy length check for efficiency.
180 *
181 * However, the double copy is only necessary on those architectures
182 * where unaligned memory accesses are inefficient. For those architectures
183 * where unaligned memory accesses incur little penalty, we can reintegrate
184 * the 5701 in the normal rx path. Doing so saves a device structure
185 * dereference by hardcoding the double copy threshold in place.
186 */
187#define TG3_RX_COPY_THRESHOLD 256
188#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
189 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
190#else
191 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
192#endif
193
81389f57
MC
194#if (NET_IP_ALIGN != 0)
195#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
196#else
197#define TG3_RX_OFFSET(tp) 0
198#endif
199
1da177e4 200/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 201#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
e31aa987 202#define TG3_TX_BD_DMA_MAX 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
6f5c8f83
MC
631 for (i = 0; i < 8; i++) {
632 if (i == TG3_APE_LOCK_GPIO)
633 continue;
f92d9dc1 634 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
6f5c8f83
MC
635 }
636
637 /* Clear the correct bit of the GPIO lock too. */
638 if (!tp->pci_fn)
639 bit = APE_LOCK_GRANT_DRIVER;
640 else
641 bit = 1 << tp->pci_fn;
642
643 tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
0d3031d9
MC
644}
645
646static int tg3_ape_lock(struct tg3 *tp, int locknum)
647{
648 int i, off;
649 int ret = 0;
6f5c8f83 650 u32 status, req, gnt, bit;
0d3031d9 651
63c3a66f 652 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
653 return 0;
654
655 switch (locknum) {
6f5c8f83
MC
656 case TG3_APE_LOCK_GPIO:
657 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
658 return 0;
33f401ae
MC
659 case TG3_APE_LOCK_GRC:
660 case TG3_APE_LOCK_MEM:
661 break;
662 default:
663 return -EINVAL;
0d3031d9
MC
664 }
665
f92d9dc1
MC
666 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
667 req = TG3_APE_LOCK_REQ;
668 gnt = TG3_APE_LOCK_GRANT;
669 } else {
670 req = TG3_APE_PER_LOCK_REQ;
671 gnt = TG3_APE_PER_LOCK_GRANT;
672 }
673
0d3031d9
MC
674 off = 4 * locknum;
675
6f5c8f83
MC
676 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
677 bit = APE_LOCK_REQ_DRIVER;
678 else
679 bit = 1 << tp->pci_fn;
680
681 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
682
683 /* Wait for up to 1 millisecond to acquire lock. */
684 for (i = 0; i < 100; i++) {
f92d9dc1 685 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 686 if (status == bit)
0d3031d9
MC
687 break;
688 udelay(10);
689 }
690
6f5c8f83 691 if (status != bit) {
0d3031d9 692 /* Revoke the lock request. */
6f5c8f83 693 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
694 ret = -EBUSY;
695 }
696
697 return ret;
698}
699
700static void tg3_ape_unlock(struct tg3 *tp, int locknum)
701{
6f5c8f83 702 u32 gnt, bit;
0d3031d9 703
63c3a66f 704 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
705 return;
706
707 switch (locknum) {
6f5c8f83
MC
708 case TG3_APE_LOCK_GPIO:
709 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
710 return;
33f401ae
MC
711 case TG3_APE_LOCK_GRC:
712 case TG3_APE_LOCK_MEM:
713 break;
714 default:
715 return;
0d3031d9
MC
716 }
717
f92d9dc1
MC
718 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
719 gnt = TG3_APE_LOCK_GRANT;
720 else
721 gnt = TG3_APE_PER_LOCK_GRANT;
722
6f5c8f83
MC
723 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
724 bit = APE_LOCK_GRANT_DRIVER;
725 else
726 bit = 1 << tp->pci_fn;
727
728 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
729}
730
fd6d3f0e
MC
731static void tg3_ape_send_event(struct tg3 *tp, u32 event)
732{
733 int i;
734 u32 apedata;
735
736 /* NCSI does not support APE events */
737 if (tg3_flag(tp, APE_HAS_NCSI))
738 return;
739
740 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
741 if (apedata != APE_SEG_SIG_MAGIC)
742 return;
743
744 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
745 if (!(apedata & APE_FW_STATUS_READY))
746 return;
747
748 /* Wait for up to 1 millisecond for APE to service previous event. */
749 for (i = 0; i < 10; i++) {
750 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
751 return;
752
753 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
754
755 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
756 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
757 event | APE_EVENT_STATUS_EVENT_PENDING);
758
759 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
760
761 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
762 break;
763
764 udelay(100);
765 }
766
767 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
768 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
769}
770
771static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
772{
773 u32 event;
774 u32 apedata;
775
776 if (!tg3_flag(tp, ENABLE_APE))
777 return;
778
779 switch (kind) {
780 case RESET_KIND_INIT:
781 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
782 APE_HOST_SEG_SIG_MAGIC);
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
784 APE_HOST_SEG_LEN_MAGIC);
785 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
786 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
787 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
788 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
789 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
790 APE_HOST_BEHAV_NO_PHYLOCK);
791 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
792 TG3_APE_HOST_DRVR_STATE_START);
793
794 event = APE_EVENT_STATUS_STATE_START;
795 break;
796 case RESET_KIND_SHUTDOWN:
797 /* With the interface we are currently using,
798 * APE does not track driver state. Wiping
799 * out the HOST SEGMENT SIGNATURE forces
800 * the APE to assume OS absent status.
801 */
802 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
803
804 if (device_may_wakeup(&tp->pdev->dev) &&
805 tg3_flag(tp, WOL_ENABLE)) {
806 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
807 TG3_APE_HOST_WOL_SPEED_AUTO);
808 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
809 } else
810 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
811
812 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
813
814 event = APE_EVENT_STATUS_STATE_UNLOAD;
815 break;
816 case RESET_KIND_SUSPEND:
817 event = APE_EVENT_STATUS_STATE_SUSPEND;
818 break;
819 default:
820 return;
821 }
822
823 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
824
825 tg3_ape_send_event(tp, event);
826}
827
1da177e4
LT
828static void tg3_disable_ints(struct tg3 *tp)
829{
89aeb3bc
MC
830 int i;
831
1da177e4
LT
832 tw32(TG3PCI_MISC_HOST_CTRL,
833 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
834 for (i = 0; i < tp->irq_max; i++)
835 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
836}
837
1da177e4
LT
838static void tg3_enable_ints(struct tg3 *tp)
839{
89aeb3bc 840 int i;
89aeb3bc 841
bbe832c0
MC
842 tp->irq_sync = 0;
843 wmb();
844
1da177e4
LT
845 tw32(TG3PCI_MISC_HOST_CTRL,
846 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 847
f89f38b8 848 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
849 for (i = 0; i < tp->irq_cnt; i++) {
850 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 851
898a56f8 852 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 853 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 855
f89f38b8 856 tp->coal_now |= tnapi->coal_now;
89aeb3bc 857 }
f19af9c2
MC
858
859 /* Force an initial interrupt */
63c3a66f 860 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
861 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
862 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
863 else
f89f38b8
MC
864 tw32(HOSTCC_MODE, tp->coal_now);
865
866 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
867}
868
17375d25 869static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 870{
17375d25 871 struct tg3 *tp = tnapi->tp;
898a56f8 872 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
873 unsigned int work_exists = 0;
874
875 /* check for phy events */
63c3a66f 876 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
877 if (sblk->status & SD_STATUS_LINK_CHG)
878 work_exists = 1;
879 }
880 /* check for RX/TX work to do */
f3f3f27e 881 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 882 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
883 work_exists = 1;
884
885 return work_exists;
886}
887
17375d25 888/* tg3_int_reenable
04237ddd
MC
889 * similar to tg3_enable_ints, but it accurately determines whether there
890 * is new work pending and can return without flushing the PIO write
6aa20a22 891 * which reenables interrupts
1da177e4 892 */
17375d25 893static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 894{
17375d25
MC
895 struct tg3 *tp = tnapi->tp;
896
898a56f8 897 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
898 mmiowb();
899
fac9b83e
DM
900 /* When doing tagged status, this work check is unnecessary.
901 * The last_tag we write above tells the chip which piece of
902 * work we've completed.
903 */
63c3a66f 904 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 905 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 906 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
907}
908
1da177e4
LT
909static void tg3_switch_clocks(struct tg3 *tp)
910{
f6eb9b1f 911 u32 clock_ctrl;
1da177e4
LT
912 u32 orig_clock_ctrl;
913
63c3a66f 914 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
915 return;
916
f6eb9b1f
MC
917 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
918
1da177e4
LT
919 orig_clock_ctrl = clock_ctrl;
920 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
921 CLOCK_CTRL_CLKRUN_OENABLE |
922 0x1f);
923 tp->pci_clock_ctrl = clock_ctrl;
924
63c3a66f 925 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 926 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
927 tw32_wait_f(TG3PCI_CLOCK_CTRL,
928 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
929 }
930 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
931 tw32_wait_f(TG3PCI_CLOCK_CTRL,
932 clock_ctrl |
933 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
934 40);
935 tw32_wait_f(TG3PCI_CLOCK_CTRL,
936 clock_ctrl | (CLOCK_CTRL_ALTCLK),
937 40);
1da177e4 938 }
b401e9e2 939 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
940}
941
942#define PHY_BUSY_LOOPS 5000
943
944static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
945{
946 u32 frame_val;
947 unsigned int loops;
948 int ret;
949
950 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
951 tw32_f(MAC_MI_MODE,
952 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
953 udelay(80);
954 }
955
956 *val = 0x0;
957
882e9793 958 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
959 MI_COM_PHY_ADDR_MASK);
960 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
961 MI_COM_REG_ADDR_MASK);
962 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 963
1da177e4
LT
964 tw32_f(MAC_MI_COM, frame_val);
965
966 loops = PHY_BUSY_LOOPS;
967 while (loops != 0) {
968 udelay(10);
969 frame_val = tr32(MAC_MI_COM);
970
971 if ((frame_val & MI_COM_BUSY) == 0) {
972 udelay(5);
973 frame_val = tr32(MAC_MI_COM);
974 break;
975 }
976 loops -= 1;
977 }
978
979 ret = -EBUSY;
980 if (loops != 0) {
981 *val = frame_val & MI_COM_DATA_MASK;
982 ret = 0;
983 }
984
985 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
986 tw32_f(MAC_MI_MODE, tp->mi_mode);
987 udelay(80);
988 }
989
990 return ret;
991}
992
993static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
994{
995 u32 frame_val;
996 unsigned int loops;
997 int ret;
998
f07e9af3 999 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1000 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1001 return 0;
1002
1da177e4
LT
1003 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1004 tw32_f(MAC_MI_MODE,
1005 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1006 udelay(80);
1007 }
1008
882e9793 1009 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1010 MI_COM_PHY_ADDR_MASK);
1011 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1012 MI_COM_REG_ADDR_MASK);
1013 frame_val |= (val & MI_COM_DATA_MASK);
1014 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1015
1da177e4
LT
1016 tw32_f(MAC_MI_COM, frame_val);
1017
1018 loops = PHY_BUSY_LOOPS;
1019 while (loops != 0) {
1020 udelay(10);
1021 frame_val = tr32(MAC_MI_COM);
1022 if ((frame_val & MI_COM_BUSY) == 0) {
1023 udelay(5);
1024 frame_val = tr32(MAC_MI_COM);
1025 break;
1026 }
1027 loops -= 1;
1028 }
1029
1030 ret = -EBUSY;
1031 if (loops != 0)
1032 ret = 0;
1033
1034 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1035 tw32_f(MAC_MI_MODE, tp->mi_mode);
1036 udelay(80);
1037 }
1038
1039 return ret;
1040}
1041
b0988c15
MC
1042static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1043{
1044 int err;
1045
1046 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1047 if (err)
1048 goto done;
1049
1050 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1051 if (err)
1052 goto done;
1053
1054 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1055 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1056 if (err)
1057 goto done;
1058
1059 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1060
1061done:
1062 return err;
1063}
1064
1065static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1066{
1067 int err;
1068
1069 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1070 if (err)
1071 goto done;
1072
1073 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1074 if (err)
1075 goto done;
1076
1077 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1078 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1079 if (err)
1080 goto done;
1081
1082 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1083
1084done:
1085 return err;
1086}
1087
1088static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1089{
1090 int err;
1091
1092 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1093 if (!err)
1094 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1095
1096 return err;
1097}
1098
1099static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1100{
1101 int err;
1102
1103 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1104 if (!err)
1105 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1106
1107 return err;
1108}
1109
15ee95c3
MC
1110static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1111{
1112 int err;
1113
1114 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1115 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1116 MII_TG3_AUXCTL_SHDWSEL_MISC);
1117 if (!err)
1118 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1119
1120 return err;
1121}
1122
b4bd2929
MC
1123static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1124{
1125 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1126 set |= MII_TG3_AUXCTL_MISC_WREN;
1127
1128 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1129}
1130
1d36ba45
MC
1131#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1132 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1133 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1134 MII_TG3_AUXCTL_ACTL_TX_6DB)
1135
1136#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1137 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1138 MII_TG3_AUXCTL_ACTL_TX_6DB);
1139
95e2869a
MC
1140static int tg3_bmcr_reset(struct tg3 *tp)
1141{
1142 u32 phy_control;
1143 int limit, err;
1144
1145 /* OK, reset it, and poll the BMCR_RESET bit until it
1146 * clears or we time out.
1147 */
1148 phy_control = BMCR_RESET;
1149 err = tg3_writephy(tp, MII_BMCR, phy_control);
1150 if (err != 0)
1151 return -EBUSY;
1152
1153 limit = 5000;
1154 while (limit--) {
1155 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1156 if (err != 0)
1157 return -EBUSY;
1158
1159 if ((phy_control & BMCR_RESET) == 0) {
1160 udelay(40);
1161 break;
1162 }
1163 udelay(10);
1164 }
d4675b52 1165 if (limit < 0)
95e2869a
MC
1166 return -EBUSY;
1167
1168 return 0;
1169}
1170
158d7abd
MC
1171static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1172{
3d16543d 1173 struct tg3 *tp = bp->priv;
158d7abd
MC
1174 u32 val;
1175
24bb4fb6 1176 spin_lock_bh(&tp->lock);
158d7abd
MC
1177
1178 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1179 val = -EIO;
1180
1181 spin_unlock_bh(&tp->lock);
158d7abd
MC
1182
1183 return val;
1184}
1185
1186static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1187{
3d16543d 1188 struct tg3 *tp = bp->priv;
24bb4fb6 1189 u32 ret = 0;
158d7abd 1190
24bb4fb6 1191 spin_lock_bh(&tp->lock);
158d7abd
MC
1192
1193 if (tg3_writephy(tp, reg, val))
24bb4fb6 1194 ret = -EIO;
158d7abd 1195
24bb4fb6
MC
1196 spin_unlock_bh(&tp->lock);
1197
1198 return ret;
158d7abd
MC
1199}
1200
1201static int tg3_mdio_reset(struct mii_bus *bp)
1202{
1203 return 0;
1204}
1205
9c61d6bc 1206static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1207{
1208 u32 val;
fcb389df 1209 struct phy_device *phydev;
a9daf367 1210
3f0e3ad7 1211 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1212 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1213 case PHY_ID_BCM50610:
1214 case PHY_ID_BCM50610M:
fcb389df
MC
1215 val = MAC_PHYCFG2_50610_LED_MODES;
1216 break;
6a443a0f 1217 case PHY_ID_BCMAC131:
fcb389df
MC
1218 val = MAC_PHYCFG2_AC131_LED_MODES;
1219 break;
6a443a0f 1220 case PHY_ID_RTL8211C:
fcb389df
MC
1221 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1222 break;
6a443a0f 1223 case PHY_ID_RTL8201E:
fcb389df
MC
1224 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1225 break;
1226 default:
a9daf367 1227 return;
fcb389df
MC
1228 }
1229
1230 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1231 tw32(MAC_PHYCFG2, val);
1232
1233 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1234 val &= ~(MAC_PHYCFG1_RGMII_INT |
1235 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1236 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1237 tw32(MAC_PHYCFG1, val);
1238
1239 return;
1240 }
1241
63c3a66f 1242 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1243 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1244 MAC_PHYCFG2_FMODE_MASK_MASK |
1245 MAC_PHYCFG2_GMODE_MASK_MASK |
1246 MAC_PHYCFG2_ACT_MASK_MASK |
1247 MAC_PHYCFG2_QUAL_MASK_MASK |
1248 MAC_PHYCFG2_INBAND_ENABLE;
1249
1250 tw32(MAC_PHYCFG2, val);
a9daf367 1251
bb85fbb6
MC
1252 val = tr32(MAC_PHYCFG1);
1253 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1254 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1255 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1256 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1257 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1258 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1259 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1260 }
bb85fbb6
MC
1261 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1262 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1263 tw32(MAC_PHYCFG1, val);
a9daf367 1264
a9daf367
MC
1265 val = tr32(MAC_EXT_RGMII_MODE);
1266 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1267 MAC_RGMII_MODE_RX_QUALITY |
1268 MAC_RGMII_MODE_RX_ACTIVITY |
1269 MAC_RGMII_MODE_RX_ENG_DET |
1270 MAC_RGMII_MODE_TX_ENABLE |
1271 MAC_RGMII_MODE_TX_LOWPWR |
1272 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1273 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1274 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1275 val |= MAC_RGMII_MODE_RX_INT_B |
1276 MAC_RGMII_MODE_RX_QUALITY |
1277 MAC_RGMII_MODE_RX_ACTIVITY |
1278 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1279 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1280 val |= MAC_RGMII_MODE_TX_ENABLE |
1281 MAC_RGMII_MODE_TX_LOWPWR |
1282 MAC_RGMII_MODE_TX_RESET;
1283 }
1284 tw32(MAC_EXT_RGMII_MODE, val);
1285}
1286
158d7abd
MC
1287static void tg3_mdio_start(struct tg3 *tp)
1288{
158d7abd
MC
1289 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1290 tw32_f(MAC_MI_MODE, tp->mi_mode);
1291 udelay(80);
a9daf367 1292
63c3a66f 1293 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1294 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1295 tg3_mdio_config_5785(tp);
1296}
1297
1298static int tg3_mdio_init(struct tg3 *tp)
1299{
1300 int i;
1301 u32 reg;
1302 struct phy_device *phydev;
1303
63c3a66f 1304 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1305 u32 is_serdes;
882e9793 1306
69f11c99 1307 tp->phy_addr = tp->pci_fn + 1;
882e9793 1308
d1ec96af
MC
1309 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1310 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1311 else
1312 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1313 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1314 if (is_serdes)
1315 tp->phy_addr += 7;
1316 } else
3f0e3ad7 1317 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1318
158d7abd
MC
1319 tg3_mdio_start(tp);
1320
63c3a66f 1321 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1322 return 0;
1323
298cf9be
LB
1324 tp->mdio_bus = mdiobus_alloc();
1325 if (tp->mdio_bus == NULL)
1326 return -ENOMEM;
158d7abd 1327
298cf9be
LB
1328 tp->mdio_bus->name = "tg3 mdio bus";
1329 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1330 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1331 tp->mdio_bus->priv = tp;
1332 tp->mdio_bus->parent = &tp->pdev->dev;
1333 tp->mdio_bus->read = &tg3_mdio_read;
1334 tp->mdio_bus->write = &tg3_mdio_write;
1335 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1336 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1337 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1338
1339 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1340 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1341
1342 /* The bus registration will look for all the PHYs on the mdio bus.
1343 * Unfortunately, it does not ensure the PHY is powered up before
1344 * accessing the PHY ID registers. A chip reset is the
1345 * quickest way to bring the device back to an operational state..
1346 */
1347 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1348 tg3_bmcr_reset(tp);
1349
298cf9be 1350 i = mdiobus_register(tp->mdio_bus);
a9daf367 1351 if (i) {
ab96b241 1352 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1353 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1354 return i;
1355 }
158d7abd 1356
3f0e3ad7 1357 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1358
9c61d6bc 1359 if (!phydev || !phydev->drv) {
ab96b241 1360 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1361 mdiobus_unregister(tp->mdio_bus);
1362 mdiobus_free(tp->mdio_bus);
1363 return -ENODEV;
1364 }
1365
1366 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1367 case PHY_ID_BCM57780:
321d32a0 1368 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1369 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1370 break;
6a443a0f
MC
1371 case PHY_ID_BCM50610:
1372 case PHY_ID_BCM50610M:
32e5a8d6 1373 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1374 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1375 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1376 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1377 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1378 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1383 /* fallthru */
6a443a0f 1384 case PHY_ID_RTL8211C:
fcb389df 1385 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1386 break;
6a443a0f
MC
1387 case PHY_ID_RTL8201E:
1388 case PHY_ID_BCMAC131:
a9daf367 1389 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1390 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1391 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1392 break;
1393 }
1394
63c3a66f 1395 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1396
1397 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1398 tg3_mdio_config_5785(tp);
a9daf367
MC
1399
1400 return 0;
158d7abd
MC
1401}
1402
1403static void tg3_mdio_fini(struct tg3 *tp)
1404{
63c3a66f
JP
1405 if (tg3_flag(tp, MDIOBUS_INITED)) {
1406 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1407 mdiobus_unregister(tp->mdio_bus);
1408 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1409 }
1410}
1411
4ba526ce
MC
1412/* tp->lock is held. */
1413static inline void tg3_generate_fw_event(struct tg3 *tp)
1414{
1415 u32 val;
1416
1417 val = tr32(GRC_RX_CPU_EVENT);
1418 val |= GRC_RX_CPU_DRIVER_EVENT;
1419 tw32_f(GRC_RX_CPU_EVENT, val);
1420
1421 tp->last_event_jiffies = jiffies;
1422}
1423
1424#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1425
95e2869a
MC
1426/* tp->lock is held. */
1427static void tg3_wait_for_event_ack(struct tg3 *tp)
1428{
1429 int i;
4ba526ce
MC
1430 unsigned int delay_cnt;
1431 long time_remain;
1432
1433 /* If enough time has passed, no wait is necessary. */
1434 time_remain = (long)(tp->last_event_jiffies + 1 +
1435 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1436 (long)jiffies;
1437 if (time_remain < 0)
1438 return;
1439
1440 /* Check if we can shorten the wait time. */
1441 delay_cnt = jiffies_to_usecs(time_remain);
1442 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1443 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1444 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1445
4ba526ce 1446 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1447 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1448 break;
4ba526ce 1449 udelay(8);
95e2869a
MC
1450 }
1451}
1452
1453/* tp->lock is held. */
1454static void tg3_ump_link_report(struct tg3 *tp)
1455{
1456 u32 reg;
1457 u32 val;
1458
63c3a66f 1459 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1460 return;
1461
1462 tg3_wait_for_event_ack(tp);
1463
1464 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1467
1468 val = 0;
1469 if (!tg3_readphy(tp, MII_BMCR, &reg))
1470 val = reg << 16;
1471 if (!tg3_readphy(tp, MII_BMSR, &reg))
1472 val |= (reg & 0xffff);
1473 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1474
1475 val = 0;
1476 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1477 val = reg << 16;
1478 if (!tg3_readphy(tp, MII_LPA, &reg))
1479 val |= (reg & 0xffff);
1480 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1481
1482 val = 0;
f07e9af3 1483 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1484 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1485 val = reg << 16;
1486 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1487 val |= (reg & 0xffff);
1488 }
1489 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1490
1491 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1492 val = reg << 16;
1493 else
1494 val = 0;
1495 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1496
4ba526ce 1497 tg3_generate_fw_event(tp);
95e2869a
MC
1498}
1499
8d5a89b3
MC
1500/* tp->lock is held. */
1501static void tg3_stop_fw(struct tg3 *tp)
1502{
1503 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1504 /* Wait for RX cpu to ACK the previous event. */
1505 tg3_wait_for_event_ack(tp);
1506
1507 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1508
1509 tg3_generate_fw_event(tp);
1510
1511 /* Wait for RX cpu to ACK this event. */
1512 tg3_wait_for_event_ack(tp);
1513 }
1514}
1515
fd6d3f0e
MC
1516/* tp->lock is held. */
1517static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1518{
1519 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1520 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1521
1522 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1523 switch (kind) {
1524 case RESET_KIND_INIT:
1525 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1526 DRV_STATE_START);
1527 break;
1528
1529 case RESET_KIND_SHUTDOWN:
1530 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1531 DRV_STATE_UNLOAD);
1532 break;
1533
1534 case RESET_KIND_SUSPEND:
1535 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1536 DRV_STATE_SUSPEND);
1537 break;
1538
1539 default:
1540 break;
1541 }
1542 }
1543
1544 if (kind == RESET_KIND_INIT ||
1545 kind == RESET_KIND_SUSPEND)
1546 tg3_ape_driver_state_change(tp, kind);
1547}
1548
1549/* tp->lock is held. */
1550static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1551{
1552 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1553 switch (kind) {
1554 case RESET_KIND_INIT:
1555 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1556 DRV_STATE_START_DONE);
1557 break;
1558
1559 case RESET_KIND_SHUTDOWN:
1560 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1561 DRV_STATE_UNLOAD_DONE);
1562 break;
1563
1564 default:
1565 break;
1566 }
1567 }
1568
1569 if (kind == RESET_KIND_SHUTDOWN)
1570 tg3_ape_driver_state_change(tp, kind);
1571}
1572
1573/* tp->lock is held. */
1574static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1575{
1576 if (tg3_flag(tp, ENABLE_ASF)) {
1577 switch (kind) {
1578 case RESET_KIND_INIT:
1579 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1580 DRV_STATE_START);
1581 break;
1582
1583 case RESET_KIND_SHUTDOWN:
1584 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1585 DRV_STATE_UNLOAD);
1586 break;
1587
1588 case RESET_KIND_SUSPEND:
1589 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1590 DRV_STATE_SUSPEND);
1591 break;
1592
1593 default:
1594 break;
1595 }
1596 }
1597}
1598
1599static int tg3_poll_fw(struct tg3 *tp)
1600{
1601 int i;
1602 u32 val;
1603
1604 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1605 /* Wait up to 20ms for init done. */
1606 for (i = 0; i < 200; i++) {
1607 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1608 return 0;
1609 udelay(100);
1610 }
1611 return -ENODEV;
1612 }
1613
1614 /* Wait for firmware initialization to complete. */
1615 for (i = 0; i < 100000; i++) {
1616 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1617 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1618 break;
1619 udelay(10);
1620 }
1621
1622 /* Chip might not be fitted with firmware. Some Sun onboard
1623 * parts are configured like that. So don't signal the timeout
1624 * of the above loop as an error, but do report the lack of
1625 * running firmware once.
1626 */
1627 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1628 tg3_flag_set(tp, NO_FWARE_REPORTED);
1629
1630 netdev_info(tp->dev, "No firmware running\n");
1631 }
1632
1633 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1634 /* The 57765 A0 needs a little more
1635 * time to do some important work.
1636 */
1637 mdelay(10);
1638 }
1639
1640 return 0;
1641}
1642
95e2869a
MC
1643static void tg3_link_report(struct tg3 *tp)
1644{
1645 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1646 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1647 tg3_ump_link_report(tp);
1648 } else if (netif_msg_link(tp)) {
05dbe005
JP
1649 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1650 (tp->link_config.active_speed == SPEED_1000 ?
1651 1000 :
1652 (tp->link_config.active_speed == SPEED_100 ?
1653 100 : 10)),
1654 (tp->link_config.active_duplex == DUPLEX_FULL ?
1655 "full" : "half"));
1656
1657 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1658 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1659 "on" : "off",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1661 "on" : "off");
47007831
MC
1662
1663 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1664 netdev_info(tp->dev, "EEE is %s\n",
1665 tp->setlpicnt ? "enabled" : "disabled");
1666
95e2869a
MC
1667 tg3_ump_link_report(tp);
1668 }
1669}
1670
1671static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1672{
1673 u16 miireg;
1674
e18ce346 1675 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1676 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1677 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1678 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1679 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1680 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1681 else
1682 miireg = 0;
1683
1684 return miireg;
1685}
1686
1687static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1688{
1689 u16 miireg;
1690
e18ce346 1691 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1692 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1693 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1694 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1695 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1696 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1697 else
1698 miireg = 0;
1699
1700 return miireg;
1701}
1702
95e2869a
MC
1703static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1704{
1705 u8 cap = 0;
1706
1707 if (lcladv & ADVERTISE_1000XPAUSE) {
1708 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1709 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1710 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1711 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1712 cap = FLOW_CTRL_RX;
95e2869a
MC
1713 } else {
1714 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1715 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1716 }
1717 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1718 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1719 cap = FLOW_CTRL_TX;
95e2869a
MC
1720 }
1721
1722 return cap;
1723}
1724
f51f3562 1725static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1726{
b02fd9e3 1727 u8 autoneg;
f51f3562 1728 u8 flowctrl = 0;
95e2869a
MC
1729 u32 old_rx_mode = tp->rx_mode;
1730 u32 old_tx_mode = tp->tx_mode;
1731
63c3a66f 1732 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1733 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1734 else
1735 autoneg = tp->link_config.autoneg;
1736
63c3a66f 1737 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1738 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1739 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1740 else
bc02ff95 1741 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1742 } else
1743 flowctrl = tp->link_config.flowctrl;
95e2869a 1744
f51f3562 1745 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1746
e18ce346 1747 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1748 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1749 else
1750 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1751
f51f3562 1752 if (old_rx_mode != tp->rx_mode)
95e2869a 1753 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1754
e18ce346 1755 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1756 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1757 else
1758 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1759
f51f3562 1760 if (old_tx_mode != tp->tx_mode)
95e2869a 1761 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1762}
1763
b02fd9e3
MC
1764static void tg3_adjust_link(struct net_device *dev)
1765{
1766 u8 oldflowctrl, linkmesg = 0;
1767 u32 mac_mode, lcl_adv, rmt_adv;
1768 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1769 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1770
24bb4fb6 1771 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1772
1773 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1774 MAC_MODE_HALF_DUPLEX);
1775
1776 oldflowctrl = tp->link_config.active_flowctrl;
1777
1778 if (phydev->link) {
1779 lcl_adv = 0;
1780 rmt_adv = 0;
1781
1782 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1783 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1784 else if (phydev->speed == SPEED_1000 ||
1785 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1786 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1787 else
1788 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1789
1790 if (phydev->duplex == DUPLEX_HALF)
1791 mac_mode |= MAC_MODE_HALF_DUPLEX;
1792 else {
1793 lcl_adv = tg3_advert_flowctrl_1000T(
1794 tp->link_config.flowctrl);
1795
1796 if (phydev->pause)
1797 rmt_adv = LPA_PAUSE_CAP;
1798 if (phydev->asym_pause)
1799 rmt_adv |= LPA_PAUSE_ASYM;
1800 }
1801
1802 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1803 } else
1804 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1805
1806 if (mac_mode != tp->mac_mode) {
1807 tp->mac_mode = mac_mode;
1808 tw32_f(MAC_MODE, tp->mac_mode);
1809 udelay(40);
1810 }
1811
fcb389df
MC
1812 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1813 if (phydev->speed == SPEED_10)
1814 tw32(MAC_MI_STAT,
1815 MAC_MI_STAT_10MBPS_MODE |
1816 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1817 else
1818 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1819 }
1820
b02fd9e3
MC
1821 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1822 tw32(MAC_TX_LENGTHS,
1823 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1824 (6 << TX_LENGTHS_IPG_SHIFT) |
1825 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1826 else
1827 tw32(MAC_TX_LENGTHS,
1828 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1829 (6 << TX_LENGTHS_IPG_SHIFT) |
1830 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1831
1832 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1833 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1834 phydev->speed != tp->link_config.active_speed ||
1835 phydev->duplex != tp->link_config.active_duplex ||
1836 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1837 linkmesg = 1;
b02fd9e3
MC
1838
1839 tp->link_config.active_speed = phydev->speed;
1840 tp->link_config.active_duplex = phydev->duplex;
1841
24bb4fb6 1842 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1843
1844 if (linkmesg)
1845 tg3_link_report(tp);
1846}
1847
1848static int tg3_phy_init(struct tg3 *tp)
1849{
1850 struct phy_device *phydev;
1851
f07e9af3 1852 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1853 return 0;
1854
1855 /* Bring the PHY back to a known state. */
1856 tg3_bmcr_reset(tp);
1857
3f0e3ad7 1858 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1859
1860 /* Attach the MAC to the PHY. */
fb28ad35 1861 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1862 phydev->dev_flags, phydev->interface);
b02fd9e3 1863 if (IS_ERR(phydev)) {
ab96b241 1864 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1865 return PTR_ERR(phydev);
1866 }
1867
b02fd9e3 1868 /* Mask with MAC supported features. */
9c61d6bc
MC
1869 switch (phydev->interface) {
1870 case PHY_INTERFACE_MODE_GMII:
1871 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1872 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1873 phydev->supported &= (PHY_GBIT_FEATURES |
1874 SUPPORTED_Pause |
1875 SUPPORTED_Asym_Pause);
1876 break;
1877 }
1878 /* fallthru */
9c61d6bc
MC
1879 case PHY_INTERFACE_MODE_MII:
1880 phydev->supported &= (PHY_BASIC_FEATURES |
1881 SUPPORTED_Pause |
1882 SUPPORTED_Asym_Pause);
1883 break;
1884 default:
3f0e3ad7 1885 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1886 return -EINVAL;
1887 }
1888
f07e9af3 1889 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1890
1891 phydev->advertising = phydev->supported;
1892
b02fd9e3
MC
1893 return 0;
1894}
1895
1896static void tg3_phy_start(struct tg3 *tp)
1897{
1898 struct phy_device *phydev;
1899
f07e9af3 1900 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1901 return;
1902
3f0e3ad7 1903 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1904
80096068
MC
1905 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1906 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1907 phydev->speed = tp->link_config.orig_speed;
1908 phydev->duplex = tp->link_config.orig_duplex;
1909 phydev->autoneg = tp->link_config.orig_autoneg;
1910 phydev->advertising = tp->link_config.orig_advertising;
1911 }
1912
1913 phy_start(phydev);
1914
1915 phy_start_aneg(phydev);
1916}
1917
1918static void tg3_phy_stop(struct tg3 *tp)
1919{
f07e9af3 1920 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1921 return;
1922
3f0e3ad7 1923 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1924}
1925
1926static void tg3_phy_fini(struct tg3 *tp)
1927{
f07e9af3 1928 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1929 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1930 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1931 }
1932}
1933
941ec90f
MC
1934static int tg3_phy_set_extloopbk(struct tg3 *tp)
1935{
1936 int err;
1937 u32 val;
1938
1939 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1940 return 0;
1941
1942 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1943 /* Cannot do read-modify-write on 5401 */
1944 err = tg3_phy_auxctl_write(tp,
1945 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1946 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1947 0x4c20);
1948 goto done;
1949 }
1950
1951 err = tg3_phy_auxctl_read(tp,
1952 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1953 if (err)
1954 return err;
1955
1956 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1957 err = tg3_phy_auxctl_write(tp,
1958 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1959
1960done:
1961 return err;
1962}
1963
7f97a4bd
MC
1964static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1965{
1966 u32 phytest;
1967
1968 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1969 u32 phy;
1970
1971 tg3_writephy(tp, MII_TG3_FET_TEST,
1972 phytest | MII_TG3_FET_SHADOW_EN);
1973 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1974 if (enable)
1975 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1976 else
1977 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1978 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1979 }
1980 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1981 }
1982}
1983
6833c043
MC
1984static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1985{
1986 u32 reg;
1987
63c3a66f
JP
1988 if (!tg3_flag(tp, 5705_PLUS) ||
1989 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1990 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1991 return;
1992
f07e9af3 1993 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1994 tg3_phy_fet_toggle_apd(tp, enable);
1995 return;
1996 }
1997
6833c043
MC
1998 reg = MII_TG3_MISC_SHDW_WREN |
1999 MII_TG3_MISC_SHDW_SCR5_SEL |
2000 MII_TG3_MISC_SHDW_SCR5_LPED |
2001 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2002 MII_TG3_MISC_SHDW_SCR5_SDTL |
2003 MII_TG3_MISC_SHDW_SCR5_C125OE;
2004 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
2005 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2006
2007 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2008
2009
2010 reg = MII_TG3_MISC_SHDW_WREN |
2011 MII_TG3_MISC_SHDW_APD_SEL |
2012 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2013 if (enable)
2014 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2015
2016 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2017}
2018
9ef8ca99
MC
2019static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2020{
2021 u32 phy;
2022
63c3a66f 2023 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2024 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2025 return;
2026
f07e9af3 2027 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2028 u32 ephy;
2029
535ef6e1
MC
2030 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2031 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2032
2033 tg3_writephy(tp, MII_TG3_FET_TEST,
2034 ephy | MII_TG3_FET_SHADOW_EN);
2035 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2036 if (enable)
535ef6e1 2037 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2038 else
535ef6e1
MC
2039 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2040 tg3_writephy(tp, reg, phy);
9ef8ca99 2041 }
535ef6e1 2042 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2043 }
2044 } else {
15ee95c3
MC
2045 int ret;
2046
2047 ret = tg3_phy_auxctl_read(tp,
2048 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2049 if (!ret) {
9ef8ca99
MC
2050 if (enable)
2051 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2052 else
2053 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2054 tg3_phy_auxctl_write(tp,
2055 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2056 }
2057 }
2058}
2059
1da177e4
LT
2060static void tg3_phy_set_wirespeed(struct tg3 *tp)
2061{
15ee95c3 2062 int ret;
1da177e4
LT
2063 u32 val;
2064
f07e9af3 2065 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2066 return;
2067
15ee95c3
MC
2068 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2069 if (!ret)
b4bd2929
MC
2070 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2071 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2072}
2073
b2a5c19c
MC
2074static void tg3_phy_apply_otp(struct tg3 *tp)
2075{
2076 u32 otp, phy;
2077
2078 if (!tp->phy_otp)
2079 return;
2080
2081 otp = tp->phy_otp;
2082
1d36ba45
MC
2083 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2084 return;
b2a5c19c
MC
2085
2086 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2087 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2088 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2089
2090 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2091 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2092 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2093
2094 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2095 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2096 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2097
2098 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2099 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2100
2101 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2102 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2103
2104 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2105 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2106 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2107
1d36ba45 2108 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2109}
2110
52b02d04
MC
2111static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2112{
2113 u32 val;
2114
2115 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2116 return;
2117
2118 tp->setlpicnt = 0;
2119
2120 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2121 current_link_up == 1 &&
a6b68dab
MC
2122 tp->link_config.active_duplex == DUPLEX_FULL &&
2123 (tp->link_config.active_speed == SPEED_100 ||
2124 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2125 u32 eeectl;
2126
2127 if (tp->link_config.active_speed == SPEED_1000)
2128 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2129 else
2130 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2131
2132 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2133
3110f5f5
MC
2134 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2135 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2136
b0c5943f
MC
2137 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2138 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2139 tp->setlpicnt = 2;
2140 }
2141
2142 if (!tp->setlpicnt) {
b715ce94
MC
2143 if (current_link_up == 1 &&
2144 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2145 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2146 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2147 }
2148
52b02d04
MC
2149 val = tr32(TG3_CPMU_EEE_MODE);
2150 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2151 }
2152}
2153
b0c5943f
MC
2154static void tg3_phy_eee_enable(struct tg3 *tp)
2155{
2156 u32 val;
2157
2158 if (tp->link_config.active_speed == SPEED_1000 &&
2159 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2160 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2161 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
2162 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2163 val = MII_TG3_DSP_TAP26_ALNOKO |
2164 MII_TG3_DSP_TAP26_RMRXSTO;
2165 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2166 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2167 }
2168
2169 val = tr32(TG3_CPMU_EEE_MODE);
2170 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2171}
2172
1da177e4
LT
2173static int tg3_wait_macro_done(struct tg3 *tp)
2174{
2175 int limit = 100;
2176
2177 while (limit--) {
2178 u32 tmp32;
2179
f08aa1a8 2180 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2181 if ((tmp32 & 0x1000) == 0)
2182 break;
2183 }
2184 }
d4675b52 2185 if (limit < 0)
1da177e4
LT
2186 return -EBUSY;
2187
2188 return 0;
2189}
2190
2191static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2192{
2193 static const u32 test_pat[4][6] = {
2194 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2195 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2196 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2197 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2198 };
2199 int chan;
2200
2201 for (chan = 0; chan < 4; chan++) {
2202 int i;
2203
2204 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2205 (chan * 0x2000) | 0x0200);
f08aa1a8 2206 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2207
2208 for (i = 0; i < 6; i++)
2209 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2210 test_pat[chan][i]);
2211
f08aa1a8 2212 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2213 if (tg3_wait_macro_done(tp)) {
2214 *resetp = 1;
2215 return -EBUSY;
2216 }
2217
2218 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2219 (chan * 0x2000) | 0x0200);
f08aa1a8 2220 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2221 if (tg3_wait_macro_done(tp)) {
2222 *resetp = 1;
2223 return -EBUSY;
2224 }
2225
f08aa1a8 2226 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2227 if (tg3_wait_macro_done(tp)) {
2228 *resetp = 1;
2229 return -EBUSY;
2230 }
2231
2232 for (i = 0; i < 6; i += 2) {
2233 u32 low, high;
2234
2235 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2236 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2237 tg3_wait_macro_done(tp)) {
2238 *resetp = 1;
2239 return -EBUSY;
2240 }
2241 low &= 0x7fff;
2242 high &= 0x000f;
2243 if (low != test_pat[chan][i] ||
2244 high != test_pat[chan][i+1]) {
2245 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2246 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2247 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2248
2249 return -EBUSY;
2250 }
2251 }
2252 }
2253
2254 return 0;
2255}
2256
2257static int tg3_phy_reset_chanpat(struct tg3 *tp)
2258{
2259 int chan;
2260
2261 for (chan = 0; chan < 4; chan++) {
2262 int i;
2263
2264 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2265 (chan * 0x2000) | 0x0200);
f08aa1a8 2266 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2267 for (i = 0; i < 6; i++)
2268 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2269 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2270 if (tg3_wait_macro_done(tp))
2271 return -EBUSY;
2272 }
2273
2274 return 0;
2275}
2276
2277static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2278{
2279 u32 reg32, phy9_orig;
2280 int retries, do_phy_reset, err;
2281
2282 retries = 10;
2283 do_phy_reset = 1;
2284 do {
2285 if (do_phy_reset) {
2286 err = tg3_bmcr_reset(tp);
2287 if (err)
2288 return err;
2289 do_phy_reset = 0;
2290 }
2291
2292 /* Disable transmitter and interrupt. */
2293 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2294 continue;
2295
2296 reg32 |= 0x3000;
2297 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2298
2299 /* Set full-duplex, 1000 mbps. */
2300 tg3_writephy(tp, MII_BMCR,
221c5637 2301 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2302
2303 /* Set to master mode. */
221c5637 2304 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2305 continue;
2306
221c5637
MC
2307 tg3_writephy(tp, MII_CTRL1000,
2308 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2309
1d36ba45
MC
2310 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2311 if (err)
2312 return err;
1da177e4
LT
2313
2314 /* Block the PHY control access. */
6ee7c0a0 2315 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2316
2317 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2318 if (!err)
2319 break;
2320 } while (--retries);
2321
2322 err = tg3_phy_reset_chanpat(tp);
2323 if (err)
2324 return err;
2325
6ee7c0a0 2326 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2327
2328 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2329 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2330
1d36ba45 2331 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2332
221c5637 2333 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2334
2335 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2336 reg32 &= ~0x3000;
2337 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2338 } else if (!err)
2339 err = -EBUSY;
2340
2341 return err;
2342}
2343
2344/* This will reset the tigon3 PHY if there is no valid
2345 * link unless the FORCE argument is non-zero.
2346 */
2347static int tg3_phy_reset(struct tg3 *tp)
2348{
f833c4c1 2349 u32 val, cpmuctrl;
1da177e4
LT
2350 int err;
2351
60189ddf 2352 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2353 val = tr32(GRC_MISC_CFG);
2354 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2355 udelay(40);
2356 }
f833c4c1
MC
2357 err = tg3_readphy(tp, MII_BMSR, &val);
2358 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2359 if (err != 0)
2360 return -EBUSY;
2361
c8e1e82b
MC
2362 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2363 netif_carrier_off(tp->dev);
2364 tg3_link_report(tp);
2365 }
2366
1da177e4
LT
2367 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2368 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2369 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2370 err = tg3_phy_reset_5703_4_5(tp);
2371 if (err)
2372 return err;
2373 goto out;
2374 }
2375
b2a5c19c
MC
2376 cpmuctrl = 0;
2377 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2378 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2379 cpmuctrl = tr32(TG3_CPMU_CTRL);
2380 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2381 tw32(TG3_CPMU_CTRL,
2382 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2383 }
2384
1da177e4
LT
2385 err = tg3_bmcr_reset(tp);
2386 if (err)
2387 return err;
2388
b2a5c19c 2389 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2390 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2391 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2392
2393 tw32(TG3_CPMU_CTRL, cpmuctrl);
2394 }
2395
bcb37f6c
MC
2396 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2397 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2398 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2399 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2400 CPMU_LSPD_1000MB_MACCLK_12_5) {
2401 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2402 udelay(40);
2403 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2404 }
2405 }
2406
63c3a66f 2407 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2408 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2409 return 0;
2410
b2a5c19c
MC
2411 tg3_phy_apply_otp(tp);
2412
f07e9af3 2413 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2414 tg3_phy_toggle_apd(tp, true);
2415 else
2416 tg3_phy_toggle_apd(tp, false);
2417
1da177e4 2418out:
1d36ba45
MC
2419 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2420 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2421 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2422 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2423 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2424 }
1d36ba45 2425
f07e9af3 2426 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2427 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2428 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2429 }
1d36ba45 2430
f07e9af3 2431 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2432 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2433 tg3_phydsp_write(tp, 0x000a, 0x310b);
2434 tg3_phydsp_write(tp, 0x201f, 0x9506);
2435 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2436 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2437 }
f07e9af3 2438 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2439 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2440 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2441 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2442 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2443 tg3_writephy(tp, MII_TG3_TEST1,
2444 MII_TG3_TEST1_TRIM_EN | 0x4);
2445 } else
2446 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2447
2448 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2449 }
c424cb24 2450 }
1d36ba45 2451
1da177e4
LT
2452 /* Set Extended packet length bit (bit 14) on all chips that */
2453 /* support jumbo frames */
79eb6904 2454 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2455 /* Cannot do read-modify-write on 5401 */
b4bd2929 2456 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2457 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2458 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2459 err = tg3_phy_auxctl_read(tp,
2460 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2461 if (!err)
b4bd2929
MC
2462 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2463 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2464 }
2465
2466 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2467 * jumbo frames transmission.
2468 */
63c3a66f 2469 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2470 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2471 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2472 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2473 }
2474
715116a1 2475 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2476 /* adjust output voltage */
535ef6e1 2477 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2478 }
2479
9ef8ca99 2480 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2481 tg3_phy_set_wirespeed(tp);
2482 return 0;
2483}
2484
3a1e19d3
MC
2485#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2486#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2487#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2488 TG3_GPIO_MSG_NEED_VAUX)
2489#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2490 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2491 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2492 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2493 (TG3_GPIO_MSG_DRVR_PRES << 12))
2494
2495#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2496 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2497 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2498 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2499 (TG3_GPIO_MSG_NEED_VAUX << 12))
2500
2501static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2502{
2503 u32 status, shift;
2504
2505 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2506 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2507 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2508 else
2509 status = tr32(TG3_CPMU_DRV_STATUS);
2510
2511 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2512 status &= ~(TG3_GPIO_MSG_MASK << shift);
2513 status |= (newstat << shift);
2514
2515 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2516 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2517 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2518 else
2519 tw32(TG3_CPMU_DRV_STATUS, status);
2520
2521 return status >> TG3_APE_GPIO_MSG_SHIFT;
2522}
2523
520b2756
MC
2524static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2525{
2526 if (!tg3_flag(tp, IS_NIC))
2527 return 0;
2528
3a1e19d3
MC
2529 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2530 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2531 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2532 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2533 return -EIO;
520b2756 2534
3a1e19d3
MC
2535 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2536
2537 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2538 TG3_GRC_LCLCTL_PWRSW_DELAY);
2539
2540 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2541 } else {
2542 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2543 TG3_GRC_LCLCTL_PWRSW_DELAY);
2544 }
6f5c8f83 2545
520b2756
MC
2546 return 0;
2547}
2548
2549static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2550{
2551 u32 grc_local_ctrl;
2552
2553 if (!tg3_flag(tp, IS_NIC) ||
2554 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2555 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2556 return;
2557
2558 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2559
2560 tw32_wait_f(GRC_LOCAL_CTRL,
2561 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2562 TG3_GRC_LCLCTL_PWRSW_DELAY);
2563
2564 tw32_wait_f(GRC_LOCAL_CTRL,
2565 grc_local_ctrl,
2566 TG3_GRC_LCLCTL_PWRSW_DELAY);
2567
2568 tw32_wait_f(GRC_LOCAL_CTRL,
2569 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2570 TG3_GRC_LCLCTL_PWRSW_DELAY);
2571}
2572
2573static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2574{
2575 if (!tg3_flag(tp, IS_NIC))
2576 return;
2577
2578 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2579 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2580 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2581 (GRC_LCLCTRL_GPIO_OE0 |
2582 GRC_LCLCTRL_GPIO_OE1 |
2583 GRC_LCLCTRL_GPIO_OE2 |
2584 GRC_LCLCTRL_GPIO_OUTPUT0 |
2585 GRC_LCLCTRL_GPIO_OUTPUT1),
2586 TG3_GRC_LCLCTL_PWRSW_DELAY);
2587 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2588 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2589 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2590 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2591 GRC_LCLCTRL_GPIO_OE1 |
2592 GRC_LCLCTRL_GPIO_OE2 |
2593 GRC_LCLCTRL_GPIO_OUTPUT0 |
2594 GRC_LCLCTRL_GPIO_OUTPUT1 |
2595 tp->grc_local_ctrl;
2596 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2597 TG3_GRC_LCLCTL_PWRSW_DELAY);
2598
2599 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2600 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2601 TG3_GRC_LCLCTL_PWRSW_DELAY);
2602
2603 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2604 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2605 TG3_GRC_LCLCTL_PWRSW_DELAY);
2606 } else {
2607 u32 no_gpio2;
2608 u32 grc_local_ctrl = 0;
2609
2610 /* Workaround to prevent overdrawing Amps. */
2611 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2612 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2613 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2614 grc_local_ctrl,
2615 TG3_GRC_LCLCTL_PWRSW_DELAY);
2616 }
2617
2618 /* On 5753 and variants, GPIO2 cannot be used. */
2619 no_gpio2 = tp->nic_sram_data_cfg &
2620 NIC_SRAM_DATA_CFG_NO_GPIO2;
2621
2622 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2623 GRC_LCLCTRL_GPIO_OE1 |
2624 GRC_LCLCTRL_GPIO_OE2 |
2625 GRC_LCLCTRL_GPIO_OUTPUT1 |
2626 GRC_LCLCTRL_GPIO_OUTPUT2;
2627 if (no_gpio2) {
2628 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2629 GRC_LCLCTRL_GPIO_OUTPUT2);
2630 }
2631 tw32_wait_f(GRC_LOCAL_CTRL,
2632 tp->grc_local_ctrl | grc_local_ctrl,
2633 TG3_GRC_LCLCTL_PWRSW_DELAY);
2634
2635 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2636
2637 tw32_wait_f(GRC_LOCAL_CTRL,
2638 tp->grc_local_ctrl | grc_local_ctrl,
2639 TG3_GRC_LCLCTL_PWRSW_DELAY);
2640
2641 if (!no_gpio2) {
2642 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2643 tw32_wait_f(GRC_LOCAL_CTRL,
2644 tp->grc_local_ctrl | grc_local_ctrl,
2645 TG3_GRC_LCLCTL_PWRSW_DELAY);
2646 }
2647 }
3a1e19d3
MC
2648}
2649
cd0d7228 2650static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2651{
2652 u32 msg = 0;
2653
2654 /* Serialize power state transitions */
2655 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2656 return;
2657
cd0d7228 2658 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2659 msg = TG3_GPIO_MSG_NEED_VAUX;
2660
2661 msg = tg3_set_function_status(tp, msg);
2662
2663 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2664 goto done;
6f5c8f83 2665
3a1e19d3
MC
2666 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2667 tg3_pwrsrc_switch_to_vaux(tp);
2668 else
2669 tg3_pwrsrc_die_with_vmain(tp);
2670
2671done:
6f5c8f83 2672 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2673}
2674
cd0d7228 2675static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2676{
683644b7 2677 bool need_vaux = false;
1da177e4 2678
334355aa 2679 /* The GPIOs do something completely different on 57765. */
63c3a66f 2680 if (!tg3_flag(tp, IS_NIC) ||
334355aa 2681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2682 return;
2683
3a1e19d3
MC
2684 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2685 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2686 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2687 tg3_frob_aux_power_5717(tp, include_wol ?
2688 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2689 return;
2690 }
2691
2692 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2693 struct net_device *dev_peer;
2694
2695 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2696
bc1c7567 2697 /* remove_one() may have been run on the peer. */
683644b7
MC
2698 if (dev_peer) {
2699 struct tg3 *tp_peer = netdev_priv(dev_peer);
2700
63c3a66f 2701 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2702 return;
2703
cd0d7228 2704 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2705 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2706 need_vaux = true;
2707 }
1da177e4
LT
2708 }
2709
cd0d7228
MC
2710 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2711 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2712 need_vaux = true;
2713
520b2756
MC
2714 if (need_vaux)
2715 tg3_pwrsrc_switch_to_vaux(tp);
2716 else
2717 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2718}
2719
e8f3f6ca
MC
2720static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2721{
2722 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2723 return 1;
79eb6904 2724 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2725 if (speed != SPEED_10)
2726 return 1;
2727 } else if (speed == SPEED_10)
2728 return 1;
2729
2730 return 0;
2731}
2732
1da177e4 2733static int tg3_setup_phy(struct tg3 *, int);
1da177e4
LT
2734static int tg3_halt_cpu(struct tg3 *, u32);
2735
0a459aac 2736static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2737{
ce057f01
MC
2738 u32 val;
2739
f07e9af3 2740 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2741 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2742 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2743 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2744
2745 sg_dig_ctrl |=
2746 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2747 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2748 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2749 }
3f7045c1 2750 return;
5129724a 2751 }
3f7045c1 2752
60189ddf 2753 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2754 tg3_bmcr_reset(tp);
2755 val = tr32(GRC_MISC_CFG);
2756 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2757 udelay(40);
2758 return;
f07e9af3 2759 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2760 u32 phytest;
2761 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2762 u32 phy;
2763
2764 tg3_writephy(tp, MII_ADVERTISE, 0);
2765 tg3_writephy(tp, MII_BMCR,
2766 BMCR_ANENABLE | BMCR_ANRESTART);
2767
2768 tg3_writephy(tp, MII_TG3_FET_TEST,
2769 phytest | MII_TG3_FET_SHADOW_EN);
2770 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2771 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2772 tg3_writephy(tp,
2773 MII_TG3_FET_SHDW_AUXMODE4,
2774 phy);
2775 }
2776 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2777 }
2778 return;
0a459aac 2779 } else if (do_low_power) {
715116a1
MC
2780 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2781 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2782
b4bd2929
MC
2783 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2784 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2785 MII_TG3_AUXCTL_PCTL_VREG_11V;
2786 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2787 }
3f7045c1 2788
15c3b696
MC
2789 /* The PHY should not be powered down on some chips because
2790 * of bugs.
2791 */
2792 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2793 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2794 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2795 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2796 return;
ce057f01 2797
bcb37f6c
MC
2798 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2799 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2800 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2801 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2802 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2803 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2804 }
2805
15c3b696
MC
2806 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2807}
2808
ffbcfed4
MC
2809/* tp->lock is held. */
2810static int tg3_nvram_lock(struct tg3 *tp)
2811{
63c3a66f 2812 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2813 int i;
2814
2815 if (tp->nvram_lock_cnt == 0) {
2816 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2817 for (i = 0; i < 8000; i++) {
2818 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2819 break;
2820 udelay(20);
2821 }
2822 if (i == 8000) {
2823 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2824 return -ENODEV;
2825 }
2826 }
2827 tp->nvram_lock_cnt++;
2828 }
2829 return 0;
2830}
2831
2832/* tp->lock is held. */
2833static void tg3_nvram_unlock(struct tg3 *tp)
2834{
63c3a66f 2835 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2836 if (tp->nvram_lock_cnt > 0)
2837 tp->nvram_lock_cnt--;
2838 if (tp->nvram_lock_cnt == 0)
2839 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2840 }
2841}
2842
2843/* tp->lock is held. */
2844static void tg3_enable_nvram_access(struct tg3 *tp)
2845{
63c3a66f 2846 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2847 u32 nvaccess = tr32(NVRAM_ACCESS);
2848
2849 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2850 }
2851}
2852
2853/* tp->lock is held. */
2854static void tg3_disable_nvram_access(struct tg3 *tp)
2855{
63c3a66f 2856 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2857 u32 nvaccess = tr32(NVRAM_ACCESS);
2858
2859 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2860 }
2861}
2862
2863static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2864 u32 offset, u32 *val)
2865{
2866 u32 tmp;
2867 int i;
2868
2869 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2870 return -EINVAL;
2871
2872 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2873 EEPROM_ADDR_DEVID_MASK |
2874 EEPROM_ADDR_READ);
2875 tw32(GRC_EEPROM_ADDR,
2876 tmp |
2877 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2878 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2879 EEPROM_ADDR_ADDR_MASK) |
2880 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2881
2882 for (i = 0; i < 1000; i++) {
2883 tmp = tr32(GRC_EEPROM_ADDR);
2884
2885 if (tmp & EEPROM_ADDR_COMPLETE)
2886 break;
2887 msleep(1);
2888 }
2889 if (!(tmp & EEPROM_ADDR_COMPLETE))
2890 return -EBUSY;
2891
62cedd11
MC
2892 tmp = tr32(GRC_EEPROM_DATA);
2893
2894 /*
2895 * The data will always be opposite the native endian
2896 * format. Perform a blind byteswap to compensate.
2897 */
2898 *val = swab32(tmp);
2899
ffbcfed4
MC
2900 return 0;
2901}
2902
2903#define NVRAM_CMD_TIMEOUT 10000
2904
2905static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2906{
2907 int i;
2908
2909 tw32(NVRAM_CMD, nvram_cmd);
2910 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2911 udelay(10);
2912 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2913 udelay(10);
2914 break;
2915 }
2916 }
2917
2918 if (i == NVRAM_CMD_TIMEOUT)
2919 return -EBUSY;
2920
2921 return 0;
2922}
2923
2924static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2925{
63c3a66f
JP
2926 if (tg3_flag(tp, NVRAM) &&
2927 tg3_flag(tp, NVRAM_BUFFERED) &&
2928 tg3_flag(tp, FLASH) &&
2929 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2930 (tp->nvram_jedecnum == JEDEC_ATMEL))
2931
2932 addr = ((addr / tp->nvram_pagesize) <<
2933 ATMEL_AT45DB0X1B_PAGE_POS) +
2934 (addr % tp->nvram_pagesize);
2935
2936 return addr;
2937}
2938
2939static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2940{
63c3a66f
JP
2941 if (tg3_flag(tp, NVRAM) &&
2942 tg3_flag(tp, NVRAM_BUFFERED) &&
2943 tg3_flag(tp, FLASH) &&
2944 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2945 (tp->nvram_jedecnum == JEDEC_ATMEL))
2946
2947 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2948 tp->nvram_pagesize) +
2949 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2950
2951 return addr;
2952}
2953
e4f34110
MC
2954/* NOTE: Data read in from NVRAM is byteswapped according to
2955 * the byteswapping settings for all other register accesses.
2956 * tg3 devices are BE devices, so on a BE machine, the data
2957 * returned will be exactly as it is seen in NVRAM. On a LE
2958 * machine, the 32-bit value will be byteswapped.
2959 */
ffbcfed4
MC
2960static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2961{
2962 int ret;
2963
63c3a66f 2964 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2965 return tg3_nvram_read_using_eeprom(tp, offset, val);
2966
2967 offset = tg3_nvram_phys_addr(tp, offset);
2968
2969 if (offset > NVRAM_ADDR_MSK)
2970 return -EINVAL;
2971
2972 ret = tg3_nvram_lock(tp);
2973 if (ret)
2974 return ret;
2975
2976 tg3_enable_nvram_access(tp);
2977
2978 tw32(NVRAM_ADDR, offset);
2979 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2980 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2981
2982 if (ret == 0)
e4f34110 2983 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2984
2985 tg3_disable_nvram_access(tp);
2986
2987 tg3_nvram_unlock(tp);
2988
2989 return ret;
2990}
2991
a9dc529d
MC
2992/* Ensures NVRAM data is in bytestream format. */
2993static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2994{
2995 u32 v;
a9dc529d 2996 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2997 if (!res)
a9dc529d 2998 *val = cpu_to_be32(v);
ffbcfed4
MC
2999 return res;
3000}
3001
997b4f13
MC
3002#define RX_CPU_SCRATCH_BASE 0x30000
3003#define RX_CPU_SCRATCH_SIZE 0x04000
3004#define TX_CPU_SCRATCH_BASE 0x34000
3005#define TX_CPU_SCRATCH_SIZE 0x04000
3006
3007/* tp->lock is held. */
3008static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3009{
3010 int i;
3011
3012 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3013
3014 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3015 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3016
3017 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3018 return 0;
3019 }
3020 if (offset == RX_CPU_BASE) {
3021 for (i = 0; i < 10000; i++) {
3022 tw32(offset + CPU_STATE, 0xffffffff);
3023 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3024 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3025 break;
3026 }
3027
3028 tw32(offset + CPU_STATE, 0xffffffff);
3029 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3030 udelay(10);
3031 } else {
3032 for (i = 0; i < 10000; i++) {
3033 tw32(offset + CPU_STATE, 0xffffffff);
3034 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3035 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3036 break;
3037 }
3038 }
3039
3040 if (i >= 10000) {
3041 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3042 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3043 return -ENODEV;
3044 }
3045
3046 /* Clear firmware's nvram arbitration. */
3047 if (tg3_flag(tp, NVRAM))
3048 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3049 return 0;
3050}
3051
3052struct fw_info {
3053 unsigned int fw_base;
3054 unsigned int fw_len;
3055 const __be32 *fw_data;
3056};
3057
3058/* tp->lock is held. */
3059static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3060 u32 cpu_scratch_base, int cpu_scratch_size,
3061 struct fw_info *info)
3062{
3063 int err, lock_err, i;
3064 void (*write_op)(struct tg3 *, u32, u32);
3065
3066 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3067 netdev_err(tp->dev,
3068 "%s: Trying to load TX cpu firmware which is 5705\n",
3069 __func__);
3070 return -EINVAL;
3071 }
3072
3073 if (tg3_flag(tp, 5705_PLUS))
3074 write_op = tg3_write_mem;
3075 else
3076 write_op = tg3_write_indirect_reg32;
3077
3078 /* It is possible that bootcode is still loading at this point.
3079 * Get the nvram lock first before halting the cpu.
3080 */
3081 lock_err = tg3_nvram_lock(tp);
3082 err = tg3_halt_cpu(tp, cpu_base);
3083 if (!lock_err)
3084 tg3_nvram_unlock(tp);
3085 if (err)
3086 goto out;
3087
3088 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3089 write_op(tp, cpu_scratch_base + i, 0);
3090 tw32(cpu_base + CPU_STATE, 0xffffffff);
3091 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3092 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3093 write_op(tp, (cpu_scratch_base +
3094 (info->fw_base & 0xffff) +
3095 (i * sizeof(u32))),
3096 be32_to_cpu(info->fw_data[i]));
3097
3098 err = 0;
3099
3100out:
3101 return err;
3102}
3103
3104/* tp->lock is held. */
3105static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3106{
3107 struct fw_info info;
3108 const __be32 *fw_data;
3109 int err, i;
3110
3111 fw_data = (void *)tp->fw->data;
3112
3113 /* Firmware blob starts with version numbers, followed by
3114 start address and length. We are setting complete length.
3115 length = end_address_of_bss - start_address_of_text.
3116 Remainder is the blob to be loaded contiguously
3117 from start address. */
3118
3119 info.fw_base = be32_to_cpu(fw_data[1]);
3120 info.fw_len = tp->fw->size - 12;
3121 info.fw_data = &fw_data[3];
3122
3123 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3124 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3125 &info);
3126 if (err)
3127 return err;
3128
3129 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3130 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3131 &info);
3132 if (err)
3133 return err;
3134
3135 /* Now startup only the RX cpu. */
3136 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3137 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3138
3139 for (i = 0; i < 5; i++) {
3140 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3141 break;
3142 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3143 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3144 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3145 udelay(1000);
3146 }
3147 if (i >= 5) {
3148 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3149 "should be %08x\n", __func__,
3150 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3151 return -ENODEV;
3152 }
3153 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3154 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3155
3156 return 0;
3157}
3158
3159/* tp->lock is held. */
3160static int tg3_load_tso_firmware(struct tg3 *tp)
3161{
3162 struct fw_info info;
3163 const __be32 *fw_data;
3164 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3165 int err, i;
3166
3167 if (tg3_flag(tp, HW_TSO_1) ||
3168 tg3_flag(tp, HW_TSO_2) ||
3169 tg3_flag(tp, HW_TSO_3))
3170 return 0;
3171
3172 fw_data = (void *)tp->fw->data;
3173
3174 /* Firmware blob starts with version numbers, followed by
3175 start address and length. We are setting complete length.
3176 length = end_address_of_bss - start_address_of_text.
3177 Remainder is the blob to be loaded contiguously
3178 from start address. */
3179
3180 info.fw_base = be32_to_cpu(fw_data[1]);
3181 cpu_scratch_size = tp->fw_len;
3182 info.fw_len = tp->fw->size - 12;
3183 info.fw_data = &fw_data[3];
3184
3185 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3186 cpu_base = RX_CPU_BASE;
3187 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3188 } else {
3189 cpu_base = TX_CPU_BASE;
3190 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3191 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3192 }
3193
3194 err = tg3_load_firmware_cpu(tp, cpu_base,
3195 cpu_scratch_base, cpu_scratch_size,
3196 &info);
3197 if (err)
3198 return err;
3199
3200 /* Now startup the cpu. */
3201 tw32(cpu_base + CPU_STATE, 0xffffffff);
3202 tw32_f(cpu_base + CPU_PC, info.fw_base);
3203
3204 for (i = 0; i < 5; i++) {
3205 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3206 break;
3207 tw32(cpu_base + CPU_STATE, 0xffffffff);
3208 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3209 tw32_f(cpu_base + CPU_PC, info.fw_base);
3210 udelay(1000);
3211 }
3212 if (i >= 5) {
3213 netdev_err(tp->dev,
3214 "%s fails to set CPU PC, is %08x should be %08x\n",
3215 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3216 return -ENODEV;
3217 }
3218 tw32(cpu_base + CPU_STATE, 0xffffffff);
3219 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3220 return 0;
3221}
3222
3223
3f007891
MC
3224/* tp->lock is held. */
3225static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3226{
3227 u32 addr_high, addr_low;
3228 int i;
3229
3230 addr_high = ((tp->dev->dev_addr[0] << 8) |
3231 tp->dev->dev_addr[1]);
3232 addr_low = ((tp->dev->dev_addr[2] << 24) |
3233 (tp->dev->dev_addr[3] << 16) |
3234 (tp->dev->dev_addr[4] << 8) |
3235 (tp->dev->dev_addr[5] << 0));
3236 for (i = 0; i < 4; i++) {
3237 if (i == 1 && skip_mac_1)
3238 continue;
3239 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3240 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3241 }
3242
3243 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3244 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3245 for (i = 0; i < 12; i++) {
3246 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3247 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3248 }
3249 }
3250
3251 addr_high = (tp->dev->dev_addr[0] +
3252 tp->dev->dev_addr[1] +
3253 tp->dev->dev_addr[2] +
3254 tp->dev->dev_addr[3] +
3255 tp->dev->dev_addr[4] +
3256 tp->dev->dev_addr[5]) &
3257 TX_BACKOFF_SEED_MASK;
3258 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3259}
3260
c866b7ea 3261static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3262{
c866b7ea
RW
3263 /*
3264 * Make sure register accesses (indirect or otherwise) will function
3265 * correctly.
1da177e4
LT
3266 */
3267 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3268 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3269}
1da177e4 3270
c866b7ea
RW
3271static int tg3_power_up(struct tg3 *tp)
3272{
bed9829f 3273 int err;
8c6bda1a 3274
bed9829f 3275 tg3_enable_register_access(tp);
1da177e4 3276
bed9829f
MC
3277 err = pci_set_power_state(tp->pdev, PCI_D0);
3278 if (!err) {
3279 /* Switch out of Vaux if it is a NIC */
3280 tg3_pwrsrc_switch_to_vmain(tp);
3281 } else {
3282 netdev_err(tp->dev, "Transition to D0 failed\n");
3283 }
1da177e4 3284
bed9829f 3285 return err;
c866b7ea 3286}
1da177e4 3287
c866b7ea
RW
3288static int tg3_power_down_prepare(struct tg3 *tp)
3289{
3290 u32 misc_host_ctrl;
3291 bool device_should_wake, do_low_power;
3292
3293 tg3_enable_register_access(tp);
5e7dfd0f
MC
3294
3295 /* Restore the CLKREQ setting. */
63c3a66f 3296 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3297 u16 lnkctl;
3298
3299 pci_read_config_word(tp->pdev,
708ebb3a 3300 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3301 &lnkctl);
3302 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3303 pci_write_config_word(tp->pdev,
708ebb3a 3304 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3305 lnkctl);
3306 }
3307
1da177e4
LT
3308 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3309 tw32(TG3PCI_MISC_HOST_CTRL,
3310 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3311
c866b7ea 3312 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3313 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3314
63c3a66f 3315 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3316 do_low_power = false;
f07e9af3 3317 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3318 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3319 struct phy_device *phydev;
0a459aac 3320 u32 phyid, advertising;
b02fd9e3 3321
3f0e3ad7 3322 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3323
80096068 3324 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
3325
3326 tp->link_config.orig_speed = phydev->speed;
3327 tp->link_config.orig_duplex = phydev->duplex;
3328 tp->link_config.orig_autoneg = phydev->autoneg;
3329 tp->link_config.orig_advertising = phydev->advertising;
3330
3331 advertising = ADVERTISED_TP |
3332 ADVERTISED_Pause |
3333 ADVERTISED_Autoneg |
3334 ADVERTISED_10baseT_Half;
3335
63c3a66f
JP
3336 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3337 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3338 advertising |=
3339 ADVERTISED_100baseT_Half |
3340 ADVERTISED_100baseT_Full |
3341 ADVERTISED_10baseT_Full;
3342 else
3343 advertising |= ADVERTISED_10baseT_Full;
3344 }
3345
3346 phydev->advertising = advertising;
3347
3348 phy_start_aneg(phydev);
0a459aac
MC
3349
3350 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3351 if (phyid != PHY_ID_BCMAC131) {
3352 phyid &= PHY_BCM_OUI_MASK;
3353 if (phyid == PHY_BCM_OUI_1 ||
3354 phyid == PHY_BCM_OUI_2 ||
3355 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3356 do_low_power = true;
3357 }
b02fd9e3 3358 }
dd477003 3359 } else {
2023276e 3360 do_low_power = true;
0a459aac 3361
80096068
MC
3362 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3363 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
3364 tp->link_config.orig_speed = tp->link_config.speed;
3365 tp->link_config.orig_duplex = tp->link_config.duplex;
3366 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3367 }
1da177e4 3368
f07e9af3 3369 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
3370 tp->link_config.speed = SPEED_10;
3371 tp->link_config.duplex = DUPLEX_HALF;
3372 tp->link_config.autoneg = AUTONEG_ENABLE;
3373 tg3_setup_phy(tp, 0);
3374 }
1da177e4
LT
3375 }
3376
b5d3772c
MC
3377 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3378 u32 val;
3379
3380 val = tr32(GRC_VCPU_EXT_CTRL);
3381 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3382 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3383 int i;
3384 u32 val;
3385
3386 for (i = 0; i < 200; i++) {
3387 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3388 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3389 break;
3390 msleep(1);
3391 }
3392 }
63c3a66f 3393 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3394 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3395 WOL_DRV_STATE_SHUTDOWN |
3396 WOL_DRV_WOL |
3397 WOL_SET_MAGIC_PKT);
6921d201 3398
05ac4cb7 3399 if (device_should_wake) {
1da177e4
LT
3400 u32 mac_mode;
3401
f07e9af3 3402 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3403 if (do_low_power &&
3404 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3405 tg3_phy_auxctl_write(tp,
3406 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3407 MII_TG3_AUXCTL_PCTL_WOL_EN |
3408 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3409 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3410 udelay(40);
3411 }
1da177e4 3412
f07e9af3 3413 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3414 mac_mode = MAC_MODE_PORT_MODE_GMII;
3415 else
3416 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3417
e8f3f6ca
MC
3418 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3419 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3420 ASIC_REV_5700) {
63c3a66f 3421 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3422 SPEED_100 : SPEED_10;
3423 if (tg3_5700_link_polarity(tp, speed))
3424 mac_mode |= MAC_MODE_LINK_POLARITY;
3425 else
3426 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3427 }
1da177e4
LT
3428 } else {
3429 mac_mode = MAC_MODE_PORT_MODE_TBI;
3430 }
3431
63c3a66f 3432 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3433 tw32(MAC_LED_CTRL, tp->led_ctrl);
3434
05ac4cb7 3435 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3436 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3437 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3438 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3439
63c3a66f 3440 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3441 mac_mode |= MAC_MODE_APE_TX_EN |
3442 MAC_MODE_APE_RX_EN |
3443 MAC_MODE_TDE_ENABLE;
3bda1258 3444
1da177e4
LT
3445 tw32_f(MAC_MODE, mac_mode);
3446 udelay(100);
3447
3448 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3449 udelay(10);
3450 }
3451
63c3a66f 3452 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3453 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3454 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3455 u32 base_val;
3456
3457 base_val = tp->pci_clock_ctrl;
3458 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3459 CLOCK_CTRL_TXCLK_DISABLE);
3460
b401e9e2
MC
3461 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3462 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3463 } else if (tg3_flag(tp, 5780_CLASS) ||
3464 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3465 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3466 /* do nothing */
63c3a66f 3467 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3468 u32 newbits1, newbits2;
3469
3470 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3471 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3472 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3473 CLOCK_CTRL_TXCLK_DISABLE |
3474 CLOCK_CTRL_ALTCLK);
3475 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3476 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3477 newbits1 = CLOCK_CTRL_625_CORE;
3478 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3479 } else {
3480 newbits1 = CLOCK_CTRL_ALTCLK;
3481 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3482 }
3483
b401e9e2
MC
3484 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3485 40);
1da177e4 3486
b401e9e2
MC
3487 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3488 40);
1da177e4 3489
63c3a66f 3490 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3491 u32 newbits3;
3492
3493 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3494 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3495 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3496 CLOCK_CTRL_TXCLK_DISABLE |
3497 CLOCK_CTRL_44MHZ_CORE);
3498 } else {
3499 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3500 }
3501
b401e9e2
MC
3502 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3503 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3504 }
3505 }
3506
63c3a66f 3507 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3508 tg3_power_down_phy(tp, do_low_power);
6921d201 3509
cd0d7228 3510 tg3_frob_aux_power(tp, true);
1da177e4
LT
3511
3512 /* Workaround for unstable PLL clock */
3513 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3514 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3515 u32 val = tr32(0x7d00);
3516
3517 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3518 tw32(0x7d00, val);
63c3a66f 3519 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3520 int err;
3521
3522 err = tg3_nvram_lock(tp);
1da177e4 3523 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3524 if (!err)
3525 tg3_nvram_unlock(tp);
6921d201 3526 }
1da177e4
LT
3527 }
3528
bbadf503
MC
3529 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3530
c866b7ea
RW
3531 return 0;
3532}
12dac075 3533
c866b7ea
RW
3534static void tg3_power_down(struct tg3 *tp)
3535{
3536 tg3_power_down_prepare(tp);
1da177e4 3537
63c3a66f 3538 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3539 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3540}
3541
1da177e4
LT
3542static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3543{
3544 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3545 case MII_TG3_AUX_STAT_10HALF:
3546 *speed = SPEED_10;
3547 *duplex = DUPLEX_HALF;
3548 break;
3549
3550 case MII_TG3_AUX_STAT_10FULL:
3551 *speed = SPEED_10;
3552 *duplex = DUPLEX_FULL;
3553 break;
3554
3555 case MII_TG3_AUX_STAT_100HALF:
3556 *speed = SPEED_100;
3557 *duplex = DUPLEX_HALF;
3558 break;
3559
3560 case MII_TG3_AUX_STAT_100FULL:
3561 *speed = SPEED_100;
3562 *duplex = DUPLEX_FULL;
3563 break;
3564
3565 case MII_TG3_AUX_STAT_1000HALF:
3566 *speed = SPEED_1000;
3567 *duplex = DUPLEX_HALF;
3568 break;
3569
3570 case MII_TG3_AUX_STAT_1000FULL:
3571 *speed = SPEED_1000;
3572 *duplex = DUPLEX_FULL;
3573 break;
3574
3575 default:
f07e9af3 3576 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3577 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3578 SPEED_10;
3579 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3580 DUPLEX_HALF;
3581 break;
3582 }
1da177e4
LT
3583 *speed = SPEED_INVALID;
3584 *duplex = DUPLEX_INVALID;
3585 break;
855e1111 3586 }
1da177e4
LT
3587}
3588
42b64a45 3589static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3590{
42b64a45
MC
3591 int err = 0;
3592 u32 val, new_adv;
1da177e4 3593
42b64a45
MC
3594 new_adv = ADVERTISE_CSMA;
3595 if (advertise & ADVERTISED_10baseT_Half)
3596 new_adv |= ADVERTISE_10HALF;
3597 if (advertise & ADVERTISED_10baseT_Full)
3598 new_adv |= ADVERTISE_10FULL;
3599 if (advertise & ADVERTISED_100baseT_Half)
3600 new_adv |= ADVERTISE_100HALF;
3601 if (advertise & ADVERTISED_100baseT_Full)
3602 new_adv |= ADVERTISE_100FULL;
1da177e4 3603
42b64a45 3604 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 3605
42b64a45
MC
3606 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3607 if (err)
3608 goto done;
ba4d07a8 3609
42b64a45
MC
3610 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3611 goto done;
1da177e4 3612
42b64a45
MC
3613 new_adv = 0;
3614 if (advertise & ADVERTISED_1000baseT_Half)
221c5637 3615 new_adv |= ADVERTISE_1000HALF;
42b64a45 3616 if (advertise & ADVERTISED_1000baseT_Full)
221c5637 3617 new_adv |= ADVERTISE_1000FULL;
ba4d07a8 3618
42b64a45
MC
3619 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3620 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
221c5637 3621 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3622
221c5637 3623 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
42b64a45
MC
3624 if (err)
3625 goto done;
1da177e4 3626
42b64a45
MC
3627 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3628 goto done;
52b02d04 3629
42b64a45
MC
3630 tw32(TG3_CPMU_EEE_MODE,
3631 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3632
42b64a45
MC
3633 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3634 if (!err) {
3635 u32 err2;
52b02d04 3636
b715ce94
MC
3637 val = 0;
3638 /* Advertise 100-BaseTX EEE ability */
3639 if (advertise & ADVERTISED_100baseT_Full)
3640 val |= MDIO_AN_EEE_ADV_100TX;
3641 /* Advertise 1000-BaseT EEE ability */
3642 if (advertise & ADVERTISED_1000baseT_Full)
3643 val |= MDIO_AN_EEE_ADV_1000T;
3644 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3645 if (err)
3646 val = 0;
3647
21a00ab2
MC
3648 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3649 case ASIC_REV_5717:
3650 case ASIC_REV_57765:
21a00ab2 3651 case ASIC_REV_5719:
b715ce94
MC
3652 /* If we advertised any eee advertisements above... */
3653 if (val)
3654 val = MII_TG3_DSP_TAP26_ALNOKO |
3655 MII_TG3_DSP_TAP26_RMRXSTO |
3656 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3657 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3658 /* Fall through */
3659 case ASIC_REV_5720:
3660 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3661 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3662 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3663 }
52b02d04 3664
42b64a45
MC
3665 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3666 if (!err)
3667 err = err2;
3668 }
3669
3670done:
3671 return err;
3672}
3673
3674static void tg3_phy_copper_begin(struct tg3 *tp)
3675{
3676 u32 new_adv;
3677 int i;
3678
3679 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3680 new_adv = ADVERTISED_10baseT_Half |
3681 ADVERTISED_10baseT_Full;
3682 if (tg3_flag(tp, WOL_SPEED_100MB))
3683 new_adv |= ADVERTISED_100baseT_Half |
3684 ADVERTISED_100baseT_Full;
3685
3686 tg3_phy_autoneg_cfg(tp, new_adv,
3687 FLOW_CTRL_TX | FLOW_CTRL_RX);
3688 } else if (tp->link_config.speed == SPEED_INVALID) {
3689 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3690 tp->link_config.advertising &=
3691 ~(ADVERTISED_1000baseT_Half |
3692 ADVERTISED_1000baseT_Full);
3693
3694 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3695 tp->link_config.flowctrl);
3696 } else {
3697 /* Asking for a specific link mode. */
3698 if (tp->link_config.speed == SPEED_1000) {
3699 if (tp->link_config.duplex == DUPLEX_FULL)
3700 new_adv = ADVERTISED_1000baseT_Full;
3701 else
3702 new_adv = ADVERTISED_1000baseT_Half;
3703 } else if (tp->link_config.speed == SPEED_100) {
3704 if (tp->link_config.duplex == DUPLEX_FULL)
3705 new_adv = ADVERTISED_100baseT_Full;
3706 else
3707 new_adv = ADVERTISED_100baseT_Half;
3708 } else {
3709 if (tp->link_config.duplex == DUPLEX_FULL)
3710 new_adv = ADVERTISED_10baseT_Full;
3711 else
3712 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3713 }
52b02d04 3714
42b64a45
MC
3715 tg3_phy_autoneg_cfg(tp, new_adv,
3716 tp->link_config.flowctrl);
52b02d04
MC
3717 }
3718
1da177e4
LT
3719 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3720 tp->link_config.speed != SPEED_INVALID) {
3721 u32 bmcr, orig_bmcr;
3722
3723 tp->link_config.active_speed = tp->link_config.speed;
3724 tp->link_config.active_duplex = tp->link_config.duplex;
3725
3726 bmcr = 0;
3727 switch (tp->link_config.speed) {
3728 default:
3729 case SPEED_10:
3730 break;
3731
3732 case SPEED_100:
3733 bmcr |= BMCR_SPEED100;
3734 break;
3735
3736 case SPEED_1000:
221c5637 3737 bmcr |= BMCR_SPEED1000;
1da177e4 3738 break;
855e1111 3739 }
1da177e4
LT
3740
3741 if (tp->link_config.duplex == DUPLEX_FULL)
3742 bmcr |= BMCR_FULLDPLX;
3743
3744 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3745 (bmcr != orig_bmcr)) {
3746 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3747 for (i = 0; i < 1500; i++) {
3748 u32 tmp;
3749
3750 udelay(10);
3751 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3752 tg3_readphy(tp, MII_BMSR, &tmp))
3753 continue;
3754 if (!(tmp & BMSR_LSTATUS)) {
3755 udelay(40);
3756 break;
3757 }
3758 }
3759 tg3_writephy(tp, MII_BMCR, bmcr);
3760 udelay(40);
3761 }
3762 } else {
3763 tg3_writephy(tp, MII_BMCR,
3764 BMCR_ANENABLE | BMCR_ANRESTART);
3765 }
3766}
3767
3768static int tg3_init_5401phy_dsp(struct tg3 *tp)
3769{
3770 int err;
3771
3772 /* Turn off tap power management. */
3773 /* Set Extended packet length bit */
b4bd2929 3774 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3775
6ee7c0a0
MC
3776 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3777 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3778 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3779 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3780 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3781
3782 udelay(40);
3783
3784 return err;
3785}
3786
3600d918 3787static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3788{
3600d918
MC
3789 u32 adv_reg, all_mask = 0;
3790
3791 if (mask & ADVERTISED_10baseT_Half)
3792 all_mask |= ADVERTISE_10HALF;
3793 if (mask & ADVERTISED_10baseT_Full)
3794 all_mask |= ADVERTISE_10FULL;
3795 if (mask & ADVERTISED_100baseT_Half)
3796 all_mask |= ADVERTISE_100HALF;
3797 if (mask & ADVERTISED_100baseT_Full)
3798 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3799
3800 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3801 return 0;
3802
b99d2a57 3803 if ((adv_reg & ADVERTISE_ALL) != all_mask)
1da177e4 3804 return 0;
b99d2a57 3805
f07e9af3 3806 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3807 u32 tg3_ctrl;
3808
3600d918
MC
3809 all_mask = 0;
3810 if (mask & ADVERTISED_1000baseT_Half)
3811 all_mask |= ADVERTISE_1000HALF;
3812 if (mask & ADVERTISED_1000baseT_Full)
3813 all_mask |= ADVERTISE_1000FULL;
3814
221c5637 3815 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
1da177e4
LT
3816 return 0;
3817
b99d2a57
MC
3818 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
3819 if (tg3_ctrl != all_mask)
1da177e4
LT
3820 return 0;
3821 }
3822 return 1;
3823}
3824
ef167e27
MC
3825static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3826{
3827 u32 curadv, reqadv;
3828
3829 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3830 return 1;
3831
3832 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3833 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3834
3835 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3836 if (curadv != reqadv)
3837 return 0;
3838
63c3a66f 3839 if (tg3_flag(tp, PAUSE_AUTONEG))
ef167e27
MC
3840 tg3_readphy(tp, MII_LPA, rmtadv);
3841 } else {
3842 /* Reprogram the advertisement register, even if it
3843 * does not affect the current link. If the link
3844 * gets renegotiated in the future, we can save an
3845 * additional renegotiation cycle by advertising
3846 * it correctly in the first place.
3847 */
3848 if (curadv != reqadv) {
3849 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3850 ADVERTISE_PAUSE_ASYM);
3851 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3852 }
3853 }
3854
3855 return 1;
3856}
3857
1da177e4
LT
3858static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3859{
3860 int current_link_up;
f833c4c1 3861 u32 bmsr, val;
ef167e27 3862 u32 lcl_adv, rmt_adv;
1da177e4
LT
3863 u16 current_speed;
3864 u8 current_duplex;
3865 int i, err;
3866
3867 tw32(MAC_EVENT, 0);
3868
3869 tw32_f(MAC_STATUS,
3870 (MAC_STATUS_SYNC_CHANGED |
3871 MAC_STATUS_CFG_CHANGED |
3872 MAC_STATUS_MI_COMPLETION |
3873 MAC_STATUS_LNKSTATE_CHANGED));
3874 udelay(40);
3875
8ef21428
MC
3876 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3877 tw32_f(MAC_MI_MODE,
3878 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3879 udelay(80);
3880 }
1da177e4 3881
b4bd2929 3882 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3883
3884 /* Some third-party PHYs need to be reset on link going
3885 * down.
3886 */
3887 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3888 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3889 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3890 netif_carrier_ok(tp->dev)) {
3891 tg3_readphy(tp, MII_BMSR, &bmsr);
3892 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3893 !(bmsr & BMSR_LSTATUS))
3894 force_reset = 1;
3895 }
3896 if (force_reset)
3897 tg3_phy_reset(tp);
3898
79eb6904 3899 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3900 tg3_readphy(tp, MII_BMSR, &bmsr);
3901 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3902 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3903 bmsr = 0;
3904
3905 if (!(bmsr & BMSR_LSTATUS)) {
3906 err = tg3_init_5401phy_dsp(tp);
3907 if (err)
3908 return err;
3909
3910 tg3_readphy(tp, MII_BMSR, &bmsr);
3911 for (i = 0; i < 1000; i++) {
3912 udelay(10);
3913 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3914 (bmsr & BMSR_LSTATUS)) {
3915 udelay(40);
3916 break;
3917 }
3918 }
3919
79eb6904
MC
3920 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3921 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3922 !(bmsr & BMSR_LSTATUS) &&
3923 tp->link_config.active_speed == SPEED_1000) {
3924 err = tg3_phy_reset(tp);
3925 if (!err)
3926 err = tg3_init_5401phy_dsp(tp);
3927 if (err)
3928 return err;
3929 }
3930 }
3931 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3932 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3933 /* 5701 {A0,B0} CRC bug workaround */
3934 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3935 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3936 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3937 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3938 }
3939
3940 /* Clear pending interrupts... */
f833c4c1
MC
3941 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3942 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3943
f07e9af3 3944 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3945 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3946 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3947 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3948
3949 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3950 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3951 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3952 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3953 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3954 else
3955 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3956 }
3957
3958 current_link_up = 0;
3959 current_speed = SPEED_INVALID;
3960 current_duplex = DUPLEX_INVALID;
3961
f07e9af3 3962 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3963 err = tg3_phy_auxctl_read(tp,
3964 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3965 &val);
3966 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3967 tg3_phy_auxctl_write(tp,
3968 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3969 val | (1 << 10));
1da177e4
LT
3970 goto relink;
3971 }
3972 }
3973
3974 bmsr = 0;
3975 for (i = 0; i < 100; i++) {
3976 tg3_readphy(tp, MII_BMSR, &bmsr);
3977 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3978 (bmsr & BMSR_LSTATUS))
3979 break;
3980 udelay(40);
3981 }
3982
3983 if (bmsr & BMSR_LSTATUS) {
3984 u32 aux_stat, bmcr;
3985
3986 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3987 for (i = 0; i < 2000; i++) {
3988 udelay(10);
3989 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3990 aux_stat)
3991 break;
3992 }
3993
3994 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3995 &current_speed,
3996 &current_duplex);
3997
3998 bmcr = 0;
3999 for (i = 0; i < 200; i++) {
4000 tg3_readphy(tp, MII_BMCR, &bmcr);
4001 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4002 continue;
4003 if (bmcr && bmcr != 0x7fff)
4004 break;
4005 udelay(10);
4006 }
4007
ef167e27
MC
4008 lcl_adv = 0;
4009 rmt_adv = 0;
1da177e4 4010
ef167e27
MC
4011 tp->link_config.active_speed = current_speed;
4012 tp->link_config.active_duplex = current_duplex;
4013
4014 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4015 if ((bmcr & BMCR_ANENABLE) &&
4016 tg3_copper_is_advertising_all(tp,
4017 tp->link_config.advertising)) {
4018 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
4019 &rmt_adv))
4020 current_link_up = 1;
1da177e4
LT
4021 }
4022 } else {
4023 if (!(bmcr & BMCR_ANENABLE) &&
4024 tp->link_config.speed == current_speed &&
ef167e27
MC
4025 tp->link_config.duplex == current_duplex &&
4026 tp->link_config.flowctrl ==
4027 tp->link_config.active_flowctrl) {
1da177e4 4028 current_link_up = 1;
1da177e4
LT
4029 }
4030 }
4031
ef167e27
MC
4032 if (current_link_up == 1 &&
4033 tp->link_config.active_duplex == DUPLEX_FULL)
4034 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
4035 }
4036
1da177e4 4037relink:
80096068 4038 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4039 tg3_phy_copper_begin(tp);
4040
f833c4c1 4041 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4042 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4043 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4044 current_link_up = 1;
4045 }
4046
4047 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4048 if (current_link_up == 1) {
4049 if (tp->link_config.active_speed == SPEED_100 ||
4050 tp->link_config.active_speed == SPEED_10)
4051 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4052 else
4053 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4054 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4055 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4056 else
1da177e4
LT
4057 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4058
4059 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4060 if (tp->link_config.active_duplex == DUPLEX_HALF)
4061 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4062
1da177e4 4063 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4064 if (current_link_up == 1 &&
4065 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4066 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4067 else
4068 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4069 }
4070
4071 /* ??? Without this setting Netgear GA302T PHY does not
4072 * ??? send/receive packets...
4073 */
79eb6904 4074 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4075 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4076 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4077 tw32_f(MAC_MI_MODE, tp->mi_mode);
4078 udelay(80);
4079 }
4080
4081 tw32_f(MAC_MODE, tp->mac_mode);
4082 udelay(40);
4083
52b02d04
MC
4084 tg3_phy_eee_adjust(tp, current_link_up);
4085
63c3a66f 4086 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4087 /* Polled via timer. */
4088 tw32_f(MAC_EVENT, 0);
4089 } else {
4090 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4091 }
4092 udelay(40);
4093
4094 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4095 current_link_up == 1 &&
4096 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4097 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4098 udelay(120);
4099 tw32_f(MAC_STATUS,
4100 (MAC_STATUS_SYNC_CHANGED |
4101 MAC_STATUS_CFG_CHANGED));
4102 udelay(40);
4103 tg3_write_mem(tp,
4104 NIC_SRAM_FIRMWARE_MBOX,
4105 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4106 }
4107
5e7dfd0f 4108 /* Prevent send BD corruption. */
63c3a66f 4109 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4110 u16 oldlnkctl, newlnkctl;
4111
4112 pci_read_config_word(tp->pdev,
708ebb3a 4113 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4114 &oldlnkctl);
4115 if (tp->link_config.active_speed == SPEED_100 ||
4116 tp->link_config.active_speed == SPEED_10)
4117 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4118 else
4119 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4120 if (newlnkctl != oldlnkctl)
4121 pci_write_config_word(tp->pdev,
708ebb3a 4122 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4123 newlnkctl);
4124 }
4125
1da177e4
LT
4126 if (current_link_up != netif_carrier_ok(tp->dev)) {
4127 if (current_link_up)
4128 netif_carrier_on(tp->dev);
4129 else
4130 netif_carrier_off(tp->dev);
4131 tg3_link_report(tp);
4132 }
4133
4134 return 0;
4135}
4136
4137struct tg3_fiber_aneginfo {
4138 int state;
4139#define ANEG_STATE_UNKNOWN 0
4140#define ANEG_STATE_AN_ENABLE 1
4141#define ANEG_STATE_RESTART_INIT 2
4142#define ANEG_STATE_RESTART 3
4143#define ANEG_STATE_DISABLE_LINK_OK 4
4144#define ANEG_STATE_ABILITY_DETECT_INIT 5
4145#define ANEG_STATE_ABILITY_DETECT 6
4146#define ANEG_STATE_ACK_DETECT_INIT 7
4147#define ANEG_STATE_ACK_DETECT 8
4148#define ANEG_STATE_COMPLETE_ACK_INIT 9
4149#define ANEG_STATE_COMPLETE_ACK 10
4150#define ANEG_STATE_IDLE_DETECT_INIT 11
4151#define ANEG_STATE_IDLE_DETECT 12
4152#define ANEG_STATE_LINK_OK 13
4153#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4154#define ANEG_STATE_NEXT_PAGE_WAIT 15
4155
4156 u32 flags;
4157#define MR_AN_ENABLE 0x00000001
4158#define MR_RESTART_AN 0x00000002
4159#define MR_AN_COMPLETE 0x00000004
4160#define MR_PAGE_RX 0x00000008
4161#define MR_NP_LOADED 0x00000010
4162#define MR_TOGGLE_TX 0x00000020
4163#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4164#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4165#define MR_LP_ADV_SYM_PAUSE 0x00000100
4166#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4167#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4168#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4169#define MR_LP_ADV_NEXT_PAGE 0x00001000
4170#define MR_TOGGLE_RX 0x00002000
4171#define MR_NP_RX 0x00004000
4172
4173#define MR_LINK_OK 0x80000000
4174
4175 unsigned long link_time, cur_time;
4176
4177 u32 ability_match_cfg;
4178 int ability_match_count;
4179
4180 char ability_match, idle_match, ack_match;
4181
4182 u32 txconfig, rxconfig;
4183#define ANEG_CFG_NP 0x00000080
4184#define ANEG_CFG_ACK 0x00000040
4185#define ANEG_CFG_RF2 0x00000020
4186#define ANEG_CFG_RF1 0x00000010
4187#define ANEG_CFG_PS2 0x00000001
4188#define ANEG_CFG_PS1 0x00008000
4189#define ANEG_CFG_HD 0x00004000
4190#define ANEG_CFG_FD 0x00002000
4191#define ANEG_CFG_INVAL 0x00001f06
4192
4193};
4194#define ANEG_OK 0
4195#define ANEG_DONE 1
4196#define ANEG_TIMER_ENAB 2
4197#define ANEG_FAILED -1
4198
4199#define ANEG_STATE_SETTLE_TIME 10000
4200
4201static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4202 struct tg3_fiber_aneginfo *ap)
4203{
5be73b47 4204 u16 flowctrl;
1da177e4
LT
4205 unsigned long delta;
4206 u32 rx_cfg_reg;
4207 int ret;
4208
4209 if (ap->state == ANEG_STATE_UNKNOWN) {
4210 ap->rxconfig = 0;
4211 ap->link_time = 0;
4212 ap->cur_time = 0;
4213 ap->ability_match_cfg = 0;
4214 ap->ability_match_count = 0;
4215 ap->ability_match = 0;
4216 ap->idle_match = 0;
4217 ap->ack_match = 0;
4218 }
4219 ap->cur_time++;
4220
4221 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4222 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4223
4224 if (rx_cfg_reg != ap->ability_match_cfg) {
4225 ap->ability_match_cfg = rx_cfg_reg;
4226 ap->ability_match = 0;
4227 ap->ability_match_count = 0;
4228 } else {
4229 if (++ap->ability_match_count > 1) {
4230 ap->ability_match = 1;
4231 ap->ability_match_cfg = rx_cfg_reg;
4232 }
4233 }
4234 if (rx_cfg_reg & ANEG_CFG_ACK)
4235 ap->ack_match = 1;
4236 else
4237 ap->ack_match = 0;
4238
4239 ap->idle_match = 0;
4240 } else {
4241 ap->idle_match = 1;
4242 ap->ability_match_cfg = 0;
4243 ap->ability_match_count = 0;
4244 ap->ability_match = 0;
4245 ap->ack_match = 0;
4246
4247 rx_cfg_reg = 0;
4248 }
4249
4250 ap->rxconfig = rx_cfg_reg;
4251 ret = ANEG_OK;
4252
33f401ae 4253 switch (ap->state) {
1da177e4
LT
4254 case ANEG_STATE_UNKNOWN:
4255 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4256 ap->state = ANEG_STATE_AN_ENABLE;
4257
4258 /* fallthru */
4259 case ANEG_STATE_AN_ENABLE:
4260 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4261 if (ap->flags & MR_AN_ENABLE) {
4262 ap->link_time = 0;
4263 ap->cur_time = 0;
4264 ap->ability_match_cfg = 0;
4265 ap->ability_match_count = 0;
4266 ap->ability_match = 0;
4267 ap->idle_match = 0;
4268 ap->ack_match = 0;
4269
4270 ap->state = ANEG_STATE_RESTART_INIT;
4271 } else {
4272 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4273 }
4274 break;
4275
4276 case ANEG_STATE_RESTART_INIT:
4277 ap->link_time = ap->cur_time;
4278 ap->flags &= ~(MR_NP_LOADED);
4279 ap->txconfig = 0;
4280 tw32(MAC_TX_AUTO_NEG, 0);
4281 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4282 tw32_f(MAC_MODE, tp->mac_mode);
4283 udelay(40);
4284
4285 ret = ANEG_TIMER_ENAB;
4286 ap->state = ANEG_STATE_RESTART;
4287
4288 /* fallthru */
4289 case ANEG_STATE_RESTART:
4290 delta = ap->cur_time - ap->link_time;
859a5887 4291 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4292 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4293 else
1da177e4 4294 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4295 break;
4296
4297 case ANEG_STATE_DISABLE_LINK_OK:
4298 ret = ANEG_DONE;
4299 break;
4300
4301 case ANEG_STATE_ABILITY_DETECT_INIT:
4302 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4303 ap->txconfig = ANEG_CFG_FD;
4304 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4305 if (flowctrl & ADVERTISE_1000XPAUSE)
4306 ap->txconfig |= ANEG_CFG_PS1;
4307 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4308 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4309 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4310 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4311 tw32_f(MAC_MODE, tp->mac_mode);
4312 udelay(40);
4313
4314 ap->state = ANEG_STATE_ABILITY_DETECT;
4315 break;
4316
4317 case ANEG_STATE_ABILITY_DETECT:
859a5887 4318 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4319 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4320 break;
4321
4322 case ANEG_STATE_ACK_DETECT_INIT:
4323 ap->txconfig |= ANEG_CFG_ACK;
4324 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4325 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4326 tw32_f(MAC_MODE, tp->mac_mode);
4327 udelay(40);
4328
4329 ap->state = ANEG_STATE_ACK_DETECT;
4330
4331 /* fallthru */
4332 case ANEG_STATE_ACK_DETECT:
4333 if (ap->ack_match != 0) {
4334 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4335 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4336 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4337 } else {
4338 ap->state = ANEG_STATE_AN_ENABLE;
4339 }
4340 } else if (ap->ability_match != 0 &&
4341 ap->rxconfig == 0) {
4342 ap->state = ANEG_STATE_AN_ENABLE;
4343 }
4344 break;
4345
4346 case ANEG_STATE_COMPLETE_ACK_INIT:
4347 if (ap->rxconfig & ANEG_CFG_INVAL) {
4348 ret = ANEG_FAILED;
4349 break;
4350 }
4351 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4352 MR_LP_ADV_HALF_DUPLEX |
4353 MR_LP_ADV_SYM_PAUSE |
4354 MR_LP_ADV_ASYM_PAUSE |
4355 MR_LP_ADV_REMOTE_FAULT1 |
4356 MR_LP_ADV_REMOTE_FAULT2 |
4357 MR_LP_ADV_NEXT_PAGE |
4358 MR_TOGGLE_RX |
4359 MR_NP_RX);
4360 if (ap->rxconfig & ANEG_CFG_FD)
4361 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4362 if (ap->rxconfig & ANEG_CFG_HD)
4363 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4364 if (ap->rxconfig & ANEG_CFG_PS1)
4365 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4366 if (ap->rxconfig & ANEG_CFG_PS2)
4367 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4368 if (ap->rxconfig & ANEG_CFG_RF1)
4369 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4370 if (ap->rxconfig & ANEG_CFG_RF2)
4371 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4372 if (ap->rxconfig & ANEG_CFG_NP)
4373 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4374
4375 ap->link_time = ap->cur_time;
4376
4377 ap->flags ^= (MR_TOGGLE_TX);
4378 if (ap->rxconfig & 0x0008)
4379 ap->flags |= MR_TOGGLE_RX;
4380 if (ap->rxconfig & ANEG_CFG_NP)
4381 ap->flags |= MR_NP_RX;
4382 ap->flags |= MR_PAGE_RX;
4383
4384 ap->state = ANEG_STATE_COMPLETE_ACK;
4385 ret = ANEG_TIMER_ENAB;
4386 break;
4387
4388 case ANEG_STATE_COMPLETE_ACK:
4389 if (ap->ability_match != 0 &&
4390 ap->rxconfig == 0) {
4391 ap->state = ANEG_STATE_AN_ENABLE;
4392 break;
4393 }
4394 delta = ap->cur_time - ap->link_time;
4395 if (delta > ANEG_STATE_SETTLE_TIME) {
4396 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4397 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4398 } else {
4399 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4400 !(ap->flags & MR_NP_RX)) {
4401 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4402 } else {
4403 ret = ANEG_FAILED;
4404 }
4405 }
4406 }
4407 break;
4408
4409 case ANEG_STATE_IDLE_DETECT_INIT:
4410 ap->link_time = ap->cur_time;
4411 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4412 tw32_f(MAC_MODE, tp->mac_mode);
4413 udelay(40);
4414
4415 ap->state = ANEG_STATE_IDLE_DETECT;
4416 ret = ANEG_TIMER_ENAB;
4417 break;
4418
4419 case ANEG_STATE_IDLE_DETECT:
4420 if (ap->ability_match != 0 &&
4421 ap->rxconfig == 0) {
4422 ap->state = ANEG_STATE_AN_ENABLE;
4423 break;
4424 }
4425 delta = ap->cur_time - ap->link_time;
4426 if (delta > ANEG_STATE_SETTLE_TIME) {
4427 /* XXX another gem from the Broadcom driver :( */
4428 ap->state = ANEG_STATE_LINK_OK;
4429 }
4430 break;
4431
4432 case ANEG_STATE_LINK_OK:
4433 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4434 ret = ANEG_DONE;
4435 break;
4436
4437 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4438 /* ??? unimplemented */
4439 break;
4440
4441 case ANEG_STATE_NEXT_PAGE_WAIT:
4442 /* ??? unimplemented */
4443 break;
4444
4445 default:
4446 ret = ANEG_FAILED;
4447 break;
855e1111 4448 }
1da177e4
LT
4449
4450 return ret;
4451}
4452
5be73b47 4453static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4454{
4455 int res = 0;
4456 struct tg3_fiber_aneginfo aninfo;
4457 int status = ANEG_FAILED;
4458 unsigned int tick;
4459 u32 tmp;
4460
4461 tw32_f(MAC_TX_AUTO_NEG, 0);
4462
4463 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4464 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4465 udelay(40);
4466
4467 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4468 udelay(40);
4469
4470 memset(&aninfo, 0, sizeof(aninfo));
4471 aninfo.flags |= MR_AN_ENABLE;
4472 aninfo.state = ANEG_STATE_UNKNOWN;
4473 aninfo.cur_time = 0;
4474 tick = 0;
4475 while (++tick < 195000) {
4476 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4477 if (status == ANEG_DONE || status == ANEG_FAILED)
4478 break;
4479
4480 udelay(1);
4481 }
4482
4483 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4484 tw32_f(MAC_MODE, tp->mac_mode);
4485 udelay(40);
4486
5be73b47
MC
4487 *txflags = aninfo.txconfig;
4488 *rxflags = aninfo.flags;
1da177e4
LT
4489
4490 if (status == ANEG_DONE &&
4491 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4492 MR_LP_ADV_FULL_DUPLEX)))
4493 res = 1;
4494
4495 return res;
4496}
4497
4498static void tg3_init_bcm8002(struct tg3 *tp)
4499{
4500 u32 mac_status = tr32(MAC_STATUS);
4501 int i;
4502
4503 /* Reset when initting first time or we have a link. */
63c3a66f 4504 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4505 !(mac_status & MAC_STATUS_PCS_SYNCED))
4506 return;
4507
4508 /* Set PLL lock range. */
4509 tg3_writephy(tp, 0x16, 0x8007);
4510
4511 /* SW reset */
4512 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4513
4514 /* Wait for reset to complete. */
4515 /* XXX schedule_timeout() ... */
4516 for (i = 0; i < 500; i++)
4517 udelay(10);
4518
4519 /* Config mode; select PMA/Ch 1 regs. */
4520 tg3_writephy(tp, 0x10, 0x8411);
4521
4522 /* Enable auto-lock and comdet, select txclk for tx. */
4523 tg3_writephy(tp, 0x11, 0x0a10);
4524
4525 tg3_writephy(tp, 0x18, 0x00a0);
4526 tg3_writephy(tp, 0x16, 0x41ff);
4527
4528 /* Assert and deassert POR. */
4529 tg3_writephy(tp, 0x13, 0x0400);
4530 udelay(40);
4531 tg3_writephy(tp, 0x13, 0x0000);
4532
4533 tg3_writephy(tp, 0x11, 0x0a50);
4534 udelay(40);
4535 tg3_writephy(tp, 0x11, 0x0a10);
4536
4537 /* Wait for signal to stabilize */
4538 /* XXX schedule_timeout() ... */
4539 for (i = 0; i < 15000; i++)
4540 udelay(10);
4541
4542 /* Deselect the channel register so we can read the PHYID
4543 * later.
4544 */
4545 tg3_writephy(tp, 0x10, 0x8011);
4546}
4547
4548static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4549{
82cd3d11 4550 u16 flowctrl;
1da177e4
LT
4551 u32 sg_dig_ctrl, sg_dig_status;
4552 u32 serdes_cfg, expected_sg_dig_ctrl;
4553 int workaround, port_a;
4554 int current_link_up;
4555
4556 serdes_cfg = 0;
4557 expected_sg_dig_ctrl = 0;
4558 workaround = 0;
4559 port_a = 1;
4560 current_link_up = 0;
4561
4562 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4563 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4564 workaround = 1;
4565 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4566 port_a = 0;
4567
4568 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4569 /* preserve bits 20-23 for voltage regulator */
4570 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4571 }
4572
4573 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4574
4575 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4576 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4577 if (workaround) {
4578 u32 val = serdes_cfg;
4579
4580 if (port_a)
4581 val |= 0xc010000;
4582 else
4583 val |= 0x4010000;
4584 tw32_f(MAC_SERDES_CFG, val);
4585 }
c98f6e3b
MC
4586
4587 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4588 }
4589 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4590 tg3_setup_flow_control(tp, 0, 0);
4591 current_link_up = 1;
4592 }
4593 goto out;
4594 }
4595
4596 /* Want auto-negotiation. */
c98f6e3b 4597 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4598
82cd3d11
MC
4599 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4600 if (flowctrl & ADVERTISE_1000XPAUSE)
4601 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4602 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4603 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4604
4605 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4606 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4607 tp->serdes_counter &&
4608 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4609 MAC_STATUS_RCVD_CFG)) ==
4610 MAC_STATUS_PCS_SYNCED)) {
4611 tp->serdes_counter--;
4612 current_link_up = 1;
4613 goto out;
4614 }
4615restart_autoneg:
1da177e4
LT
4616 if (workaround)
4617 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4618 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4619 udelay(5);
4620 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4621
3d3ebe74 4622 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4623 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4624 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4625 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4626 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4627 mac_status = tr32(MAC_STATUS);
4628
c98f6e3b 4629 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4630 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4631 u32 local_adv = 0, remote_adv = 0;
4632
4633 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4634 local_adv |= ADVERTISE_1000XPAUSE;
4635 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4636 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4637
c98f6e3b 4638 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4639 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4640 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4641 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4642
4643 tg3_setup_flow_control(tp, local_adv, remote_adv);
4644 current_link_up = 1;
3d3ebe74 4645 tp->serdes_counter = 0;
f07e9af3 4646 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4647 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4648 if (tp->serdes_counter)
4649 tp->serdes_counter--;
1da177e4
LT
4650 else {
4651 if (workaround) {
4652 u32 val = serdes_cfg;
4653
4654 if (port_a)
4655 val |= 0xc010000;
4656 else
4657 val |= 0x4010000;
4658
4659 tw32_f(MAC_SERDES_CFG, val);
4660 }
4661
c98f6e3b 4662 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4663 udelay(40);
4664
4665 /* Link parallel detection - link is up */
4666 /* only if we have PCS_SYNC and not */
4667 /* receiving config code words */
4668 mac_status = tr32(MAC_STATUS);
4669 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4670 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4671 tg3_setup_flow_control(tp, 0, 0);
4672 current_link_up = 1;
f07e9af3
MC
4673 tp->phy_flags |=
4674 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4675 tp->serdes_counter =
4676 SERDES_PARALLEL_DET_TIMEOUT;
4677 } else
4678 goto restart_autoneg;
1da177e4
LT
4679 }
4680 }
3d3ebe74
MC
4681 } else {
4682 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4683 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4684 }
4685
4686out:
4687 return current_link_up;
4688}
4689
4690static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4691{
4692 int current_link_up = 0;
4693
5cf64b8a 4694 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4695 goto out;
1da177e4
LT
4696
4697 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4698 u32 txflags, rxflags;
1da177e4 4699 int i;
6aa20a22 4700
5be73b47
MC
4701 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4702 u32 local_adv = 0, remote_adv = 0;
1da177e4 4703
5be73b47
MC
4704 if (txflags & ANEG_CFG_PS1)
4705 local_adv |= ADVERTISE_1000XPAUSE;
4706 if (txflags & ANEG_CFG_PS2)
4707 local_adv |= ADVERTISE_1000XPSE_ASYM;
4708
4709 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4710 remote_adv |= LPA_1000XPAUSE;
4711 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4712 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4713
4714 tg3_setup_flow_control(tp, local_adv, remote_adv);
4715
1da177e4
LT
4716 current_link_up = 1;
4717 }
4718 for (i = 0; i < 30; i++) {
4719 udelay(20);
4720 tw32_f(MAC_STATUS,
4721 (MAC_STATUS_SYNC_CHANGED |
4722 MAC_STATUS_CFG_CHANGED));
4723 udelay(40);
4724 if ((tr32(MAC_STATUS) &
4725 (MAC_STATUS_SYNC_CHANGED |
4726 MAC_STATUS_CFG_CHANGED)) == 0)
4727 break;
4728 }
4729
4730 mac_status = tr32(MAC_STATUS);
4731 if (current_link_up == 0 &&
4732 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4733 !(mac_status & MAC_STATUS_RCVD_CFG))
4734 current_link_up = 1;
4735 } else {
5be73b47
MC
4736 tg3_setup_flow_control(tp, 0, 0);
4737
1da177e4
LT
4738 /* Forcing 1000FD link up. */
4739 current_link_up = 1;
1da177e4
LT
4740
4741 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4742 udelay(40);
e8f3f6ca
MC
4743
4744 tw32_f(MAC_MODE, tp->mac_mode);
4745 udelay(40);
1da177e4
LT
4746 }
4747
4748out:
4749 return current_link_up;
4750}
4751
4752static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4753{
4754 u32 orig_pause_cfg;
4755 u16 orig_active_speed;
4756 u8 orig_active_duplex;
4757 u32 mac_status;
4758 int current_link_up;
4759 int i;
4760
8d018621 4761 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4762 orig_active_speed = tp->link_config.active_speed;
4763 orig_active_duplex = tp->link_config.active_duplex;
4764
63c3a66f 4765 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4766 netif_carrier_ok(tp->dev) &&
63c3a66f 4767 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4768 mac_status = tr32(MAC_STATUS);
4769 mac_status &= (MAC_STATUS_PCS_SYNCED |
4770 MAC_STATUS_SIGNAL_DET |
4771 MAC_STATUS_CFG_CHANGED |
4772 MAC_STATUS_RCVD_CFG);
4773 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4774 MAC_STATUS_SIGNAL_DET)) {
4775 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4776 MAC_STATUS_CFG_CHANGED));
4777 return 0;
4778 }
4779 }
4780
4781 tw32_f(MAC_TX_AUTO_NEG, 0);
4782
4783 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4784 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4785 tw32_f(MAC_MODE, tp->mac_mode);
4786 udelay(40);
4787
79eb6904 4788 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4789 tg3_init_bcm8002(tp);
4790
4791 /* Enable link change event even when serdes polling. */
4792 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4793 udelay(40);
4794
4795 current_link_up = 0;
4796 mac_status = tr32(MAC_STATUS);
4797
63c3a66f 4798 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4799 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4800 else
4801 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4802
898a56f8 4803 tp->napi[0].hw_status->status =
1da177e4 4804 (SD_STATUS_UPDATED |
898a56f8 4805 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4806
4807 for (i = 0; i < 100; i++) {
4808 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4809 MAC_STATUS_CFG_CHANGED));
4810 udelay(5);
4811 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4812 MAC_STATUS_CFG_CHANGED |
4813 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4814 break;
4815 }
4816
4817 mac_status = tr32(MAC_STATUS);
4818 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4819 current_link_up = 0;
3d3ebe74
MC
4820 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4821 tp->serdes_counter == 0) {
1da177e4
LT
4822 tw32_f(MAC_MODE, (tp->mac_mode |
4823 MAC_MODE_SEND_CONFIGS));
4824 udelay(1);
4825 tw32_f(MAC_MODE, tp->mac_mode);
4826 }
4827 }
4828
4829 if (current_link_up == 1) {
4830 tp->link_config.active_speed = SPEED_1000;
4831 tp->link_config.active_duplex = DUPLEX_FULL;
4832 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4833 LED_CTRL_LNKLED_OVERRIDE |
4834 LED_CTRL_1000MBPS_ON));
4835 } else {
4836 tp->link_config.active_speed = SPEED_INVALID;
4837 tp->link_config.active_duplex = DUPLEX_INVALID;
4838 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4839 LED_CTRL_LNKLED_OVERRIDE |
4840 LED_CTRL_TRAFFIC_OVERRIDE));
4841 }
4842
4843 if (current_link_up != netif_carrier_ok(tp->dev)) {
4844 if (current_link_up)
4845 netif_carrier_on(tp->dev);
4846 else
4847 netif_carrier_off(tp->dev);
4848 tg3_link_report(tp);
4849 } else {
8d018621 4850 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4851 if (orig_pause_cfg != now_pause_cfg ||
4852 orig_active_speed != tp->link_config.active_speed ||
4853 orig_active_duplex != tp->link_config.active_duplex)
4854 tg3_link_report(tp);
4855 }
4856
4857 return 0;
4858}
4859
747e8f8b
MC
4860static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4861{
4862 int current_link_up, err = 0;
4863 u32 bmsr, bmcr;
4864 u16 current_speed;
4865 u8 current_duplex;
ef167e27 4866 u32 local_adv, remote_adv;
747e8f8b
MC
4867
4868 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4869 tw32_f(MAC_MODE, tp->mac_mode);
4870 udelay(40);
4871
4872 tw32(MAC_EVENT, 0);
4873
4874 tw32_f(MAC_STATUS,
4875 (MAC_STATUS_SYNC_CHANGED |
4876 MAC_STATUS_CFG_CHANGED |
4877 MAC_STATUS_MI_COMPLETION |
4878 MAC_STATUS_LNKSTATE_CHANGED));
4879 udelay(40);
4880
4881 if (force_reset)
4882 tg3_phy_reset(tp);
4883
4884 current_link_up = 0;
4885 current_speed = SPEED_INVALID;
4886 current_duplex = DUPLEX_INVALID;
4887
4888 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4889 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4890 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4891 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4892 bmsr |= BMSR_LSTATUS;
4893 else
4894 bmsr &= ~BMSR_LSTATUS;
4895 }
747e8f8b
MC
4896
4897 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4898
4899 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4900 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4901 /* do nothing, just check for link up at the end */
4902 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4903 u32 adv, new_adv;
4904
4905 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4906 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4907 ADVERTISE_1000XPAUSE |
4908 ADVERTISE_1000XPSE_ASYM |
4909 ADVERTISE_SLCT);
4910
ba4d07a8 4911 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4912
4913 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4914 new_adv |= ADVERTISE_1000XHALF;
4915 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4916 new_adv |= ADVERTISE_1000XFULL;
4917
4918 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4919 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4920 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4921 tg3_writephy(tp, MII_BMCR, bmcr);
4922
4923 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4924 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4925 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4926
4927 return err;
4928 }
4929 } else {
4930 u32 new_bmcr;
4931
4932 bmcr &= ~BMCR_SPEED1000;
4933 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4934
4935 if (tp->link_config.duplex == DUPLEX_FULL)
4936 new_bmcr |= BMCR_FULLDPLX;
4937
4938 if (new_bmcr != bmcr) {
4939 /* BMCR_SPEED1000 is a reserved bit that needs
4940 * to be set on write.
4941 */
4942 new_bmcr |= BMCR_SPEED1000;
4943
4944 /* Force a linkdown */
4945 if (netif_carrier_ok(tp->dev)) {
4946 u32 adv;
4947
4948 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4949 adv &= ~(ADVERTISE_1000XFULL |
4950 ADVERTISE_1000XHALF |
4951 ADVERTISE_SLCT);
4952 tg3_writephy(tp, MII_ADVERTISE, adv);
4953 tg3_writephy(tp, MII_BMCR, bmcr |
4954 BMCR_ANRESTART |
4955 BMCR_ANENABLE);
4956 udelay(10);
4957 netif_carrier_off(tp->dev);
4958 }
4959 tg3_writephy(tp, MII_BMCR, new_bmcr);
4960 bmcr = new_bmcr;
4961 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4962 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4963 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4964 ASIC_REV_5714) {
4965 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4966 bmsr |= BMSR_LSTATUS;
4967 else
4968 bmsr &= ~BMSR_LSTATUS;
4969 }
f07e9af3 4970 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4971 }
4972 }
4973
4974 if (bmsr & BMSR_LSTATUS) {
4975 current_speed = SPEED_1000;
4976 current_link_up = 1;
4977 if (bmcr & BMCR_FULLDPLX)
4978 current_duplex = DUPLEX_FULL;
4979 else
4980 current_duplex = DUPLEX_HALF;
4981
ef167e27
MC
4982 local_adv = 0;
4983 remote_adv = 0;
4984
747e8f8b 4985 if (bmcr & BMCR_ANENABLE) {
ef167e27 4986 u32 common;
747e8f8b
MC
4987
4988 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4989 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4990 common = local_adv & remote_adv;
4991 if (common & (ADVERTISE_1000XHALF |
4992 ADVERTISE_1000XFULL)) {
4993 if (common & ADVERTISE_1000XFULL)
4994 current_duplex = DUPLEX_FULL;
4995 else
4996 current_duplex = DUPLEX_HALF;
63c3a66f 4997 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4998 /* Link is up via parallel detect */
859a5887 4999 } else {
747e8f8b 5000 current_link_up = 0;
859a5887 5001 }
747e8f8b
MC
5002 }
5003 }
5004
ef167e27
MC
5005 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5006 tg3_setup_flow_control(tp, local_adv, remote_adv);
5007
747e8f8b
MC
5008 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5009 if (tp->link_config.active_duplex == DUPLEX_HALF)
5010 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5011
5012 tw32_f(MAC_MODE, tp->mac_mode);
5013 udelay(40);
5014
5015 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5016
5017 tp->link_config.active_speed = current_speed;
5018 tp->link_config.active_duplex = current_duplex;
5019
5020 if (current_link_up != netif_carrier_ok(tp->dev)) {
5021 if (current_link_up)
5022 netif_carrier_on(tp->dev);
5023 else {
5024 netif_carrier_off(tp->dev);
f07e9af3 5025 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5026 }
5027 tg3_link_report(tp);
5028 }
5029 return err;
5030}
5031
5032static void tg3_serdes_parallel_detect(struct tg3 *tp)
5033{
3d3ebe74 5034 if (tp->serdes_counter) {
747e8f8b 5035 /* Give autoneg time to complete. */
3d3ebe74 5036 tp->serdes_counter--;
747e8f8b
MC
5037 return;
5038 }
c6cdf436 5039
747e8f8b
MC
5040 if (!netif_carrier_ok(tp->dev) &&
5041 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5042 u32 bmcr;
5043
5044 tg3_readphy(tp, MII_BMCR, &bmcr);
5045 if (bmcr & BMCR_ANENABLE) {
5046 u32 phy1, phy2;
5047
5048 /* Select shadow register 0x1f */
f08aa1a8
MC
5049 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5050 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5051
5052 /* Select expansion interrupt status register */
f08aa1a8
MC
5053 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5054 MII_TG3_DSP_EXP1_INT_STAT);
5055 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5056 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5057
5058 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5059 /* We have signal detect and not receiving
5060 * config code words, link is up by parallel
5061 * detection.
5062 */
5063
5064 bmcr &= ~BMCR_ANENABLE;
5065 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5066 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5067 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5068 }
5069 }
859a5887
MC
5070 } else if (netif_carrier_ok(tp->dev) &&
5071 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5072 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5073 u32 phy2;
5074
5075 /* Select expansion interrupt status register */
f08aa1a8
MC
5076 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5077 MII_TG3_DSP_EXP1_INT_STAT);
5078 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5079 if (phy2 & 0x20) {
5080 u32 bmcr;
5081
5082 /* Config code words received, turn on autoneg. */
5083 tg3_readphy(tp, MII_BMCR, &bmcr);
5084 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5085
f07e9af3 5086 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5087
5088 }
5089 }
5090}
5091
1da177e4
LT
5092static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5093{
f2096f94 5094 u32 val;
1da177e4
LT
5095 int err;
5096
f07e9af3 5097 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5098 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5099 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5100 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5101 else
1da177e4 5102 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5103
bcb37f6c 5104 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5105 u32 scale;
aa6c91fe
MC
5106
5107 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5108 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5109 scale = 65;
5110 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5111 scale = 6;
5112 else
5113 scale = 12;
5114
5115 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5116 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5117 tw32(GRC_MISC_CFG, val);
5118 }
5119
f2096f94
MC
5120 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5121 (6 << TX_LENGTHS_IPG_SHIFT);
5122 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5123 val |= tr32(MAC_TX_LENGTHS) &
5124 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5125 TX_LENGTHS_CNT_DWN_VAL_MSK);
5126
1da177e4
LT
5127 if (tp->link_config.active_speed == SPEED_1000 &&
5128 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5129 tw32(MAC_TX_LENGTHS, val |
5130 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5131 else
f2096f94
MC
5132 tw32(MAC_TX_LENGTHS, val |
5133 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5134
63c3a66f 5135 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5136 if (netif_carrier_ok(tp->dev)) {
5137 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5138 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5139 } else {
5140 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5141 }
5142 }
5143
63c3a66f 5144 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5145 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5146 if (!netif_carrier_ok(tp->dev))
5147 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5148 tp->pwrmgmt_thresh;
5149 else
5150 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5151 tw32(PCIE_PWR_MGMT_THRESH, val);
5152 }
5153
1da177e4
LT
5154 return err;
5155}
5156
66cfd1bd
MC
5157static inline int tg3_irq_sync(struct tg3 *tp)
5158{
5159 return tp->irq_sync;
5160}
5161
97bd8e49
MC
5162static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5163{
5164 int i;
5165
5166 dst = (u32 *)((u8 *)dst + off);
5167 for (i = 0; i < len; i += sizeof(u32))
5168 *dst++ = tr32(off + i);
5169}
5170
5171static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5172{
5173 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5174 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5175 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5176 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5177 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5178 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5179 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5180 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5181 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5182 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5183 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5184 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5185 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5186 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5187 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5188 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5189 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5190 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5191 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5192
63c3a66f 5193 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5194 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5195
5196 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5197 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5198 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5199 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5200 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5201 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5202 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5203 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5204
63c3a66f 5205 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5206 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5207 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5208 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5209 }
5210
5211 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5212 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5213 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5214 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5215 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5216
63c3a66f 5217 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5218 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5219}
5220
5221static void tg3_dump_state(struct tg3 *tp)
5222{
5223 int i;
5224 u32 *regs;
5225
5226 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5227 if (!regs) {
5228 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5229 return;
5230 }
5231
63c3a66f 5232 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5233 /* Read up to but not including private PCI registers */
5234 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5235 regs[i / sizeof(u32)] = tr32(i);
5236 } else
5237 tg3_dump_legacy_regs(tp, regs);
5238
5239 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5240 if (!regs[i + 0] && !regs[i + 1] &&
5241 !regs[i + 2] && !regs[i + 3])
5242 continue;
5243
5244 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5245 i * 4,
5246 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5247 }
5248
5249 kfree(regs);
5250
5251 for (i = 0; i < tp->irq_cnt; i++) {
5252 struct tg3_napi *tnapi = &tp->napi[i];
5253
5254 /* SW status block */
5255 netdev_err(tp->dev,
5256 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5257 i,
5258 tnapi->hw_status->status,
5259 tnapi->hw_status->status_tag,
5260 tnapi->hw_status->rx_jumbo_consumer,
5261 tnapi->hw_status->rx_consumer,
5262 tnapi->hw_status->rx_mini_consumer,
5263 tnapi->hw_status->idx[0].rx_producer,
5264 tnapi->hw_status->idx[0].tx_consumer);
5265
5266 netdev_err(tp->dev,
5267 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5268 i,
5269 tnapi->last_tag, tnapi->last_irq_tag,
5270 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5271 tnapi->rx_rcb_ptr,
5272 tnapi->prodring.rx_std_prod_idx,
5273 tnapi->prodring.rx_std_cons_idx,
5274 tnapi->prodring.rx_jmb_prod_idx,
5275 tnapi->prodring.rx_jmb_cons_idx);
5276 }
5277}
5278
df3e6548
MC
5279/* This is called whenever we suspect that the system chipset is re-
5280 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5281 * is bogus tx completions. We try to recover by setting the
5282 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5283 * in the workqueue.
5284 */
5285static void tg3_tx_recover(struct tg3 *tp)
5286{
63c3a66f 5287 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5288 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5289
5129c3a3
MC
5290 netdev_warn(tp->dev,
5291 "The system may be re-ordering memory-mapped I/O "
5292 "cycles to the network device, attempting to recover. "
5293 "Please report the problem to the driver maintainer "
5294 "and include system chipset information.\n");
df3e6548
MC
5295
5296 spin_lock(&tp->lock);
63c3a66f 5297 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5298 spin_unlock(&tp->lock);
5299}
5300
f3f3f27e 5301static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5302{
f65aac16
MC
5303 /* Tell compiler to fetch tx indices from memory. */
5304 barrier();
f3f3f27e
MC
5305 return tnapi->tx_pending -
5306 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5307}
5308
1da177e4
LT
5309/* Tigon3 never reports partial packet sends. So we do not
5310 * need special logic to handle SKBs that have not had all
5311 * of their frags sent yet, like SunGEM does.
5312 */
17375d25 5313static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5314{
17375d25 5315 struct tg3 *tp = tnapi->tp;
898a56f8 5316 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5317 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5318 struct netdev_queue *txq;
5319 int index = tnapi - tp->napi;
5320
63c3a66f 5321 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5322 index--;
5323
5324 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5325
5326 while (sw_idx != hw_idx) {
df8944cf 5327 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5328 struct sk_buff *skb = ri->skb;
df3e6548
MC
5329 int i, tx_bug = 0;
5330
5331 if (unlikely(skb == NULL)) {
5332 tg3_tx_recover(tp);
5333 return;
5334 }
1da177e4 5335
f4188d8a 5336 pci_unmap_single(tp->pdev,
4e5e4f0d 5337 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5338 skb_headlen(skb),
5339 PCI_DMA_TODEVICE);
1da177e4
LT
5340
5341 ri->skb = NULL;
5342
e01ee14d
MC
5343 while (ri->fragmented) {
5344 ri->fragmented = false;
5345 sw_idx = NEXT_TX(sw_idx);
5346 ri = &tnapi->tx_buffers[sw_idx];
5347 }
5348
1da177e4
LT
5349 sw_idx = NEXT_TX(sw_idx);
5350
5351 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5352 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5353 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5354 tx_bug = 1;
f4188d8a
AD
5355
5356 pci_unmap_page(tp->pdev,
4e5e4f0d 5357 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5358 skb_shinfo(skb)->frags[i].size,
5359 PCI_DMA_TODEVICE);
e01ee14d
MC
5360
5361 while (ri->fragmented) {
5362 ri->fragmented = false;
5363 sw_idx = NEXT_TX(sw_idx);
5364 ri = &tnapi->tx_buffers[sw_idx];
5365 }
5366
1da177e4
LT
5367 sw_idx = NEXT_TX(sw_idx);
5368 }
5369
f47c11ee 5370 dev_kfree_skb(skb);
df3e6548
MC
5371
5372 if (unlikely(tx_bug)) {
5373 tg3_tx_recover(tp);
5374 return;
5375 }
1da177e4
LT
5376 }
5377
f3f3f27e 5378 tnapi->tx_cons = sw_idx;
1da177e4 5379
1b2a7205
MC
5380 /* Need to make the tx_cons update visible to tg3_start_xmit()
5381 * before checking for netif_queue_stopped(). Without the
5382 * memory barrier, there is a small possibility that tg3_start_xmit()
5383 * will miss it and cause the queue to be stopped forever.
5384 */
5385 smp_mb();
5386
fe5f5787 5387 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5388 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5389 __netif_tx_lock(txq, smp_processor_id());
5390 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5391 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5392 netif_tx_wake_queue(txq);
5393 __netif_tx_unlock(txq);
51b91468 5394 }
1da177e4
LT
5395}
5396
2b2cdb65
MC
5397static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
5398{
5399 if (!ri->skb)
5400 return;
5401
4e5e4f0d 5402 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
5403 map_sz, PCI_DMA_FROMDEVICE);
5404 dev_kfree_skb_any(ri->skb);
5405 ri->skb = NULL;
5406}
5407
1da177e4
LT
5408/* Returns size of skb allocated or < 0 on error.
5409 *
5410 * We only need to fill in the address because the other members
5411 * of the RX descriptor are invariant, see tg3_init_rings.
5412 *
5413 * Note the purposeful assymetry of cpu vs. chip accesses. For
5414 * posting buffers we only dirty the first cache line of the RX
5415 * descriptor (containing the address). Whereas for the RX status
5416 * buffers the cpu only reads the last cacheline of the RX descriptor
5417 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5418 */
86b21e59 5419static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5420 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5421{
5422 struct tg3_rx_buffer_desc *desc;
f94e290e 5423 struct ring_info *map;
1da177e4
LT
5424 struct sk_buff *skb;
5425 dma_addr_t mapping;
5426 int skb_size, dest_idx;
5427
1da177e4
LT
5428 switch (opaque_key) {
5429 case RXD_OPAQUE_RING_STD:
2c49a44d 5430 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5431 desc = &tpr->rx_std[dest_idx];
5432 map = &tpr->rx_std_buffers[dest_idx];
287be12e 5433 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
5434 break;
5435
5436 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5437 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5438 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5439 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 5440 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5441 break;
5442
5443 default:
5444 return -EINVAL;
855e1111 5445 }
1da177e4
LT
5446
5447 /* Do not overwrite any of the map or rp information
5448 * until we are sure we can commit to a new buffer.
5449 *
5450 * Callers depend upon this behavior and assume that
5451 * we leave everything unchanged if we fail.
5452 */
81389f57 5453 skb = netdev_alloc_skb(tp->dev, skb_size + TG3_RX_OFFSET(tp));
1da177e4
LT
5454 if (skb == NULL)
5455 return -ENOMEM;
5456
81389f57 5457 skb_reserve(skb, TG3_RX_OFFSET(tp));
1da177e4 5458
287be12e 5459 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 5460 PCI_DMA_FROMDEVICE);
a21771dd
MC
5461 if (pci_dma_mapping_error(tp->pdev, mapping)) {
5462 dev_kfree_skb(skb);
5463 return -EIO;
5464 }
1da177e4
LT
5465
5466 map->skb = skb;
4e5e4f0d 5467 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5468
1da177e4
LT
5469 desc->addr_hi = ((u64)mapping >> 32);
5470 desc->addr_lo = ((u64)mapping & 0xffffffff);
5471
5472 return skb_size;
5473}
5474
5475/* We only need to move over in the address because the other
5476 * members of the RX descriptor are invariant. See notes above
5477 * tg3_alloc_rx_skb for full details.
5478 */
a3896167
MC
5479static void tg3_recycle_rx(struct tg3_napi *tnapi,
5480 struct tg3_rx_prodring_set *dpr,
5481 u32 opaque_key, int src_idx,
5482 u32 dest_idx_unmasked)
1da177e4 5483{
17375d25 5484 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5485 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5486 struct ring_info *src_map, *dest_map;
8fea32b9 5487 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5488 int dest_idx;
1da177e4
LT
5489
5490 switch (opaque_key) {
5491 case RXD_OPAQUE_RING_STD:
2c49a44d 5492 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5493 dest_desc = &dpr->rx_std[dest_idx];
5494 dest_map = &dpr->rx_std_buffers[dest_idx];
5495 src_desc = &spr->rx_std[src_idx];
5496 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5497 break;
5498
5499 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5500 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5501 dest_desc = &dpr->rx_jmb[dest_idx].std;
5502 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5503 src_desc = &spr->rx_jmb[src_idx].std;
5504 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5505 break;
5506
5507 default:
5508 return;
855e1111 5509 }
1da177e4
LT
5510
5511 dest_map->skb = src_map->skb;
4e5e4f0d
FT
5512 dma_unmap_addr_set(dest_map, mapping,
5513 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5514 dest_desc->addr_hi = src_desc->addr_hi;
5515 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5516
5517 /* Ensure that the update to the skb happens after the physical
5518 * addresses have been transferred to the new BD location.
5519 */
5520 smp_wmb();
5521
1da177e4
LT
5522 src_map->skb = NULL;
5523}
5524
1da177e4
LT
5525/* The RX ring scheme is composed of multiple rings which post fresh
5526 * buffers to the chip, and one special ring the chip uses to report
5527 * status back to the host.
5528 *
5529 * The special ring reports the status of received packets to the
5530 * host. The chip does not write into the original descriptor the
5531 * RX buffer was obtained from. The chip simply takes the original
5532 * descriptor as provided by the host, updates the status and length
5533 * field, then writes this into the next status ring entry.
5534 *
5535 * Each ring the host uses to post buffers to the chip is described
5536 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5537 * it is first placed into the on-chip ram. When the packet's length
5538 * is known, it walks down the TG3_BDINFO entries to select the ring.
5539 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5540 * which is within the range of the new packet's length is chosen.
5541 *
5542 * The "separate ring for rx status" scheme may sound queer, but it makes
5543 * sense from a cache coherency perspective. If only the host writes
5544 * to the buffer post rings, and only the chip writes to the rx status
5545 * rings, then cache lines never move beyond shared-modified state.
5546 * If both the host and chip were to write into the same ring, cache line
5547 * eviction could occur since both entities want it in an exclusive state.
5548 */
17375d25 5549static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5550{
17375d25 5551 struct tg3 *tp = tnapi->tp;
f92905de 5552 u32 work_mask, rx_std_posted = 0;
4361935a 5553 u32 std_prod_idx, jmb_prod_idx;
72334482 5554 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5555 u16 hw_idx;
1da177e4 5556 int received;
8fea32b9 5557 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5558
8d9d7cfc 5559 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5560 /*
5561 * We need to order the read of hw_idx and the read of
5562 * the opaque cookie.
5563 */
5564 rmb();
1da177e4
LT
5565 work_mask = 0;
5566 received = 0;
4361935a
MC
5567 std_prod_idx = tpr->rx_std_prod_idx;
5568 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5569 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5570 struct ring_info *ri;
72334482 5571 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5572 unsigned int len;
5573 struct sk_buff *skb;
5574 dma_addr_t dma_addr;
5575 u32 opaque_key, desc_idx, *post_ptr;
5576
5577 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5578 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5579 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5580 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5581 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 5582 skb = ri->skb;
4361935a 5583 post_ptr = &std_prod_idx;
f92905de 5584 rx_std_posted++;
1da177e4 5585 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5586 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5587 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 5588 skb = ri->skb;
4361935a 5589 post_ptr = &jmb_prod_idx;
21f581a5 5590 } else
1da177e4 5591 goto next_pkt_nopost;
1da177e4
LT
5592
5593 work_mask |= opaque_key;
5594
5595 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5596 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5597 drop_it:
a3896167 5598 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5599 desc_idx, *post_ptr);
5600 drop_it_no_recycle:
5601 /* Other statistics kept track of by card. */
b0057c51 5602 tp->rx_dropped++;
1da177e4
LT
5603 goto next_pkt;
5604 }
5605
ad829268
MC
5606 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5607 ETH_FCS_LEN;
1da177e4 5608
d2757fc4 5609 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5610 int skb_size;
5611
86b21e59 5612 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 5613 *post_ptr);
1da177e4
LT
5614 if (skb_size < 0)
5615 goto drop_it;
5616
287be12e 5617 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5618 PCI_DMA_FROMDEVICE);
5619
61e800cf
MC
5620 /* Ensure that the update to the skb happens
5621 * after the usage of the old DMA mapping.
5622 */
5623 smp_wmb();
5624
5625 ri->skb = NULL;
5626
1da177e4
LT
5627 skb_put(skb, len);
5628 } else {
5629 struct sk_buff *copy_skb;
5630
a3896167 5631 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5632 desc_idx, *post_ptr);
5633
bf933c80 5634 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 5635 TG3_RAW_IP_ALIGN);
1da177e4
LT
5636 if (copy_skb == NULL)
5637 goto drop_it_no_recycle;
5638
bf933c80 5639 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
5640 skb_put(copy_skb, len);
5641 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 5642 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
5643 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
5644
5645 /* We'll reuse the original ring buffer. */
5646 skb = copy_skb;
5647 }
5648
dc668910 5649 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5650 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5651 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5652 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5653 skb->ip_summed = CHECKSUM_UNNECESSARY;
5654 else
bc8acf2c 5655 skb_checksum_none_assert(skb);
1da177e4
LT
5656
5657 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5658
5659 if (len > (tp->dev->mtu + ETH_HLEN) &&
5660 skb->protocol != htons(ETH_P_8021Q)) {
5661 dev_kfree_skb(skb);
b0057c51 5662 goto drop_it_no_recycle;
f7b493e0
MC
5663 }
5664
9dc7a113 5665 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5666 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5667 __vlan_hwaccel_put_tag(skb,
5668 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5669
bf933c80 5670 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5671
1da177e4
LT
5672 received++;
5673 budget--;
5674
5675next_pkt:
5676 (*post_ptr)++;
f92905de
MC
5677
5678 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5679 tpr->rx_std_prod_idx = std_prod_idx &
5680 tp->rx_std_ring_mask;
86cfe4ff
MC
5681 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5682 tpr->rx_std_prod_idx);
f92905de
MC
5683 work_mask &= ~RXD_OPAQUE_RING_STD;
5684 rx_std_posted = 0;
5685 }
1da177e4 5686next_pkt_nopost:
483ba50b 5687 sw_idx++;
7cb32cf2 5688 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5689
5690 /* Refresh hw_idx to see if there is new work */
5691 if (sw_idx == hw_idx) {
8d9d7cfc 5692 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5693 rmb();
5694 }
1da177e4
LT
5695 }
5696
5697 /* ACK the status ring. */
72334482
MC
5698 tnapi->rx_rcb_ptr = sw_idx;
5699 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5700
5701 /* Refill RX ring(s). */
63c3a66f 5702 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5703 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5704 tpr->rx_std_prod_idx = std_prod_idx &
5705 tp->rx_std_ring_mask;
b196c7e4
MC
5706 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5707 tpr->rx_std_prod_idx);
5708 }
5709 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5710 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5711 tp->rx_jmb_ring_mask;
b196c7e4
MC
5712 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5713 tpr->rx_jmb_prod_idx);
5714 }
5715 mmiowb();
5716 } else if (work_mask) {
5717 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5718 * updated before the producer indices can be updated.
5719 */
5720 smp_wmb();
5721
2c49a44d
MC
5722 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5723 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5724
e4af1af9
MC
5725 if (tnapi != &tp->napi[1])
5726 napi_schedule(&tp->napi[1].napi);
1da177e4 5727 }
1da177e4
LT
5728
5729 return received;
5730}
5731
35f2d7d0 5732static void tg3_poll_link(struct tg3 *tp)
1da177e4 5733{
1da177e4 5734 /* handle link change and other phy events */
63c3a66f 5735 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5736 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5737
1da177e4
LT
5738 if (sblk->status & SD_STATUS_LINK_CHG) {
5739 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5740 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5741 spin_lock(&tp->lock);
63c3a66f 5742 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5743 tw32_f(MAC_STATUS,
5744 (MAC_STATUS_SYNC_CHANGED |
5745 MAC_STATUS_CFG_CHANGED |
5746 MAC_STATUS_MI_COMPLETION |
5747 MAC_STATUS_LNKSTATE_CHANGED));
5748 udelay(40);
5749 } else
5750 tg3_setup_phy(tp, 0);
f47c11ee 5751 spin_unlock(&tp->lock);
1da177e4
LT
5752 }
5753 }
35f2d7d0
MC
5754}
5755
f89f38b8
MC
5756static int tg3_rx_prodring_xfer(struct tg3 *tp,
5757 struct tg3_rx_prodring_set *dpr,
5758 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5759{
5760 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5761 int i, err = 0;
b196c7e4
MC
5762
5763 while (1) {
5764 src_prod_idx = spr->rx_std_prod_idx;
5765
5766 /* Make sure updates to the rx_std_buffers[] entries and the
5767 * standard producer index are seen in the correct order.
5768 */
5769 smp_rmb();
5770
5771 if (spr->rx_std_cons_idx == src_prod_idx)
5772 break;
5773
5774 if (spr->rx_std_cons_idx < src_prod_idx)
5775 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5776 else
2c49a44d
MC
5777 cpycnt = tp->rx_std_ring_mask + 1 -
5778 spr->rx_std_cons_idx;
b196c7e4 5779
2c49a44d
MC
5780 cpycnt = min(cpycnt,
5781 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5782
5783 si = spr->rx_std_cons_idx;
5784 di = dpr->rx_std_prod_idx;
5785
e92967bf
MC
5786 for (i = di; i < di + cpycnt; i++) {
5787 if (dpr->rx_std_buffers[i].skb) {
5788 cpycnt = i - di;
f89f38b8 5789 err = -ENOSPC;
e92967bf
MC
5790 break;
5791 }
5792 }
5793
5794 if (!cpycnt)
5795 break;
5796
5797 /* Ensure that updates to the rx_std_buffers ring and the
5798 * shadowed hardware producer ring from tg3_recycle_skb() are
5799 * ordered correctly WRT the skb check above.
5800 */
5801 smp_rmb();
5802
b196c7e4
MC
5803 memcpy(&dpr->rx_std_buffers[di],
5804 &spr->rx_std_buffers[si],
5805 cpycnt * sizeof(struct ring_info));
5806
5807 for (i = 0; i < cpycnt; i++, di++, si++) {
5808 struct tg3_rx_buffer_desc *sbd, *dbd;
5809 sbd = &spr->rx_std[si];
5810 dbd = &dpr->rx_std[di];
5811 dbd->addr_hi = sbd->addr_hi;
5812 dbd->addr_lo = sbd->addr_lo;
5813 }
5814
2c49a44d
MC
5815 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5816 tp->rx_std_ring_mask;
5817 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5818 tp->rx_std_ring_mask;
b196c7e4
MC
5819 }
5820
5821 while (1) {
5822 src_prod_idx = spr->rx_jmb_prod_idx;
5823
5824 /* Make sure updates to the rx_jmb_buffers[] entries and
5825 * the jumbo producer index are seen in the correct order.
5826 */
5827 smp_rmb();
5828
5829 if (spr->rx_jmb_cons_idx == src_prod_idx)
5830 break;
5831
5832 if (spr->rx_jmb_cons_idx < src_prod_idx)
5833 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5834 else
2c49a44d
MC
5835 cpycnt = tp->rx_jmb_ring_mask + 1 -
5836 spr->rx_jmb_cons_idx;
b196c7e4
MC
5837
5838 cpycnt = min(cpycnt,
2c49a44d 5839 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5840
5841 si = spr->rx_jmb_cons_idx;
5842 di = dpr->rx_jmb_prod_idx;
5843
e92967bf
MC
5844 for (i = di; i < di + cpycnt; i++) {
5845 if (dpr->rx_jmb_buffers[i].skb) {
5846 cpycnt = i - di;
f89f38b8 5847 err = -ENOSPC;
e92967bf
MC
5848 break;
5849 }
5850 }
5851
5852 if (!cpycnt)
5853 break;
5854
5855 /* Ensure that updates to the rx_jmb_buffers ring and the
5856 * shadowed hardware producer ring from tg3_recycle_skb() are
5857 * ordered correctly WRT the skb check above.
5858 */
5859 smp_rmb();
5860
b196c7e4
MC
5861 memcpy(&dpr->rx_jmb_buffers[di],
5862 &spr->rx_jmb_buffers[si],
5863 cpycnt * sizeof(struct ring_info));
5864
5865 for (i = 0; i < cpycnt; i++, di++, si++) {
5866 struct tg3_rx_buffer_desc *sbd, *dbd;
5867 sbd = &spr->rx_jmb[si].std;
5868 dbd = &dpr->rx_jmb[di].std;
5869 dbd->addr_hi = sbd->addr_hi;
5870 dbd->addr_lo = sbd->addr_lo;
5871 }
5872
2c49a44d
MC
5873 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5874 tp->rx_jmb_ring_mask;
5875 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5876 tp->rx_jmb_ring_mask;
b196c7e4 5877 }
f89f38b8
MC
5878
5879 return err;
b196c7e4
MC
5880}
5881
35f2d7d0
MC
5882static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5883{
5884 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5885
5886 /* run TX completion thread */
f3f3f27e 5887 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5888 tg3_tx(tnapi);
63c3a66f 5889 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5890 return work_done;
1da177e4
LT
5891 }
5892
1da177e4
LT
5893 /* run RX thread, within the bounds set by NAPI.
5894 * All RX "locking" is done by ensuring outside
bea3348e 5895 * code synchronizes with tg3->napi.poll()
1da177e4 5896 */
8d9d7cfc 5897 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5898 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5899
63c3a66f 5900 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5901 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5902 int i, err = 0;
e4af1af9
MC
5903 u32 std_prod_idx = dpr->rx_std_prod_idx;
5904 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5905
e4af1af9 5906 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5907 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5908 &tp->napi[i].prodring);
b196c7e4
MC
5909
5910 wmb();
5911
e4af1af9
MC
5912 if (std_prod_idx != dpr->rx_std_prod_idx)
5913 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5914 dpr->rx_std_prod_idx);
b196c7e4 5915
e4af1af9
MC
5916 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5917 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5918 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5919
5920 mmiowb();
f89f38b8
MC
5921
5922 if (err)
5923 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5924 }
5925
6f535763
DM
5926 return work_done;
5927}
5928
35f2d7d0
MC
5929static int tg3_poll_msix(struct napi_struct *napi, int budget)
5930{
5931 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5932 struct tg3 *tp = tnapi->tp;
5933 int work_done = 0;
5934 struct tg3_hw_status *sblk = tnapi->hw_status;
5935
5936 while (1) {
5937 work_done = tg3_poll_work(tnapi, work_done, budget);
5938
63c3a66f 5939 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5940 goto tx_recovery;
5941
5942 if (unlikely(work_done >= budget))
5943 break;
5944
c6cdf436 5945 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5946 * to tell the hw how much work has been processed,
5947 * so we must read it before checking for more work.
5948 */
5949 tnapi->last_tag = sblk->status_tag;
5950 tnapi->last_irq_tag = tnapi->last_tag;
5951 rmb();
5952
5953 /* check for RX/TX work to do */
6d40db7b
MC
5954 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5955 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5956 napi_complete(napi);
5957 /* Reenable interrupts. */
5958 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5959 mmiowb();
5960 break;
5961 }
5962 }
5963
5964 return work_done;
5965
5966tx_recovery:
5967 /* work_done is guaranteed to be less than budget. */
5968 napi_complete(napi);
5969 schedule_work(&tp->reset_task);
5970 return work_done;
5971}
5972
e64de4e6
MC
5973static void tg3_process_error(struct tg3 *tp)
5974{
5975 u32 val;
5976 bool real_error = false;
5977
63c3a66f 5978 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5979 return;
5980
5981 /* Check Flow Attention register */
5982 val = tr32(HOSTCC_FLOW_ATTN);
5983 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5984 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5985 real_error = true;
5986 }
5987
5988 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5989 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5990 real_error = true;
5991 }
5992
5993 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5994 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5995 real_error = true;
5996 }
5997
5998 if (!real_error)
5999 return;
6000
6001 tg3_dump_state(tp);
6002
63c3a66f 6003 tg3_flag_set(tp, ERROR_PROCESSED);
e64de4e6
MC
6004 schedule_work(&tp->reset_task);
6005}
6006
6f535763
DM
6007static int tg3_poll(struct napi_struct *napi, int budget)
6008{
8ef0442f
MC
6009 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6010 struct tg3 *tp = tnapi->tp;
6f535763 6011 int work_done = 0;
898a56f8 6012 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6013
6014 while (1) {
e64de4e6
MC
6015 if (sblk->status & SD_STATUS_ERROR)
6016 tg3_process_error(tp);
6017
35f2d7d0
MC
6018 tg3_poll_link(tp);
6019
17375d25 6020 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6021
63c3a66f 6022 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6023 goto tx_recovery;
6024
6025 if (unlikely(work_done >= budget))
6026 break;
6027
63c3a66f 6028 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6029 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6030 * to tell the hw how much work has been processed,
6031 * so we must read it before checking for more work.
6032 */
898a56f8
MC
6033 tnapi->last_tag = sblk->status_tag;
6034 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6035 rmb();
6036 } else
6037 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6038
17375d25 6039 if (likely(!tg3_has_work(tnapi))) {
288379f0 6040 napi_complete(napi);
17375d25 6041 tg3_int_reenable(tnapi);
6f535763
DM
6042 break;
6043 }
1da177e4
LT
6044 }
6045
bea3348e 6046 return work_done;
6f535763
DM
6047
6048tx_recovery:
4fd7ab59 6049 /* work_done is guaranteed to be less than budget. */
288379f0 6050 napi_complete(napi);
6f535763 6051 schedule_work(&tp->reset_task);
4fd7ab59 6052 return work_done;
1da177e4
LT
6053}
6054
66cfd1bd
MC
6055static void tg3_napi_disable(struct tg3 *tp)
6056{
6057 int i;
6058
6059 for (i = tp->irq_cnt - 1; i >= 0; i--)
6060 napi_disable(&tp->napi[i].napi);
6061}
6062
6063static void tg3_napi_enable(struct tg3 *tp)
6064{
6065 int i;
6066
6067 for (i = 0; i < tp->irq_cnt; i++)
6068 napi_enable(&tp->napi[i].napi);
6069}
6070
6071static void tg3_napi_init(struct tg3 *tp)
6072{
6073 int i;
6074
6075 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6076 for (i = 1; i < tp->irq_cnt; i++)
6077 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6078}
6079
6080static void tg3_napi_fini(struct tg3 *tp)
6081{
6082 int i;
6083
6084 for (i = 0; i < tp->irq_cnt; i++)
6085 netif_napi_del(&tp->napi[i].napi);
6086}
6087
6088static inline void tg3_netif_stop(struct tg3 *tp)
6089{
6090 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6091 tg3_napi_disable(tp);
6092 netif_tx_disable(tp->dev);
6093}
6094
6095static inline void tg3_netif_start(struct tg3 *tp)
6096{
6097 /* NOTE: unconditional netif_tx_wake_all_queues is only
6098 * appropriate so long as all callers are assured to
6099 * have free tx slots (such as after tg3_init_hw)
6100 */
6101 netif_tx_wake_all_queues(tp->dev);
6102
6103 tg3_napi_enable(tp);
6104 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6105 tg3_enable_ints(tp);
6106}
6107
f47c11ee
DM
6108static void tg3_irq_quiesce(struct tg3 *tp)
6109{
4f125f42
MC
6110 int i;
6111
f47c11ee
DM
6112 BUG_ON(tp->irq_sync);
6113
6114 tp->irq_sync = 1;
6115 smp_mb();
6116
4f125f42
MC
6117 for (i = 0; i < tp->irq_cnt; i++)
6118 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6119}
6120
f47c11ee
DM
6121/* Fully shutdown all tg3 driver activity elsewhere in the system.
6122 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6123 * with as well. Most of the time, this is not necessary except when
6124 * shutting down the device.
6125 */
6126static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6127{
46966545 6128 spin_lock_bh(&tp->lock);
f47c11ee
DM
6129 if (irq_sync)
6130 tg3_irq_quiesce(tp);
f47c11ee
DM
6131}
6132
6133static inline void tg3_full_unlock(struct tg3 *tp)
6134{
f47c11ee
DM
6135 spin_unlock_bh(&tp->lock);
6136}
6137
fcfa0a32
MC
6138/* One-shot MSI handler - Chip automatically disables interrupt
6139 * after sending MSI so driver doesn't have to do it.
6140 */
7d12e780 6141static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6142{
09943a18
MC
6143 struct tg3_napi *tnapi = dev_id;
6144 struct tg3 *tp = tnapi->tp;
fcfa0a32 6145
898a56f8 6146 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6147 if (tnapi->rx_rcb)
6148 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6149
6150 if (likely(!tg3_irq_sync(tp)))
09943a18 6151 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6152
6153 return IRQ_HANDLED;
6154}
6155
88b06bc2
MC
6156/* MSI ISR - No need to check for interrupt sharing and no need to
6157 * flush status block and interrupt mailbox. PCI ordering rules
6158 * guarantee that MSI will arrive after the status block.
6159 */
7d12e780 6160static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6161{
09943a18
MC
6162 struct tg3_napi *tnapi = dev_id;
6163 struct tg3 *tp = tnapi->tp;
88b06bc2 6164
898a56f8 6165 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6166 if (tnapi->rx_rcb)
6167 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6168 /*
fac9b83e 6169 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6170 * chip-internal interrupt pending events.
fac9b83e 6171 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6172 * NIC to stop sending us irqs, engaging "in-intr-handler"
6173 * event coalescing.
6174 */
5b39de91 6175 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6176 if (likely(!tg3_irq_sync(tp)))
09943a18 6177 napi_schedule(&tnapi->napi);
61487480 6178
88b06bc2
MC
6179 return IRQ_RETVAL(1);
6180}
6181
7d12e780 6182static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6183{
09943a18
MC
6184 struct tg3_napi *tnapi = dev_id;
6185 struct tg3 *tp = tnapi->tp;
898a56f8 6186 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6187 unsigned int handled = 1;
6188
1da177e4
LT
6189 /* In INTx mode, it is possible for the interrupt to arrive at
6190 * the CPU before the status block posted prior to the interrupt.
6191 * Reading the PCI State register will confirm whether the
6192 * interrupt is ours and will flush the status block.
6193 */
d18edcb2 6194 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6195 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6196 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6197 handled = 0;
f47c11ee 6198 goto out;
fac9b83e 6199 }
d18edcb2
MC
6200 }
6201
6202 /*
6203 * Writing any value to intr-mbox-0 clears PCI INTA# and
6204 * chip-internal interrupt pending events.
6205 * Writing non-zero to intr-mbox-0 additional tells the
6206 * NIC to stop sending us irqs, engaging "in-intr-handler"
6207 * event coalescing.
c04cb347
MC
6208 *
6209 * Flush the mailbox to de-assert the IRQ immediately to prevent
6210 * spurious interrupts. The flush impacts performance but
6211 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6212 */
c04cb347 6213 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6214 if (tg3_irq_sync(tp))
6215 goto out;
6216 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6217 if (likely(tg3_has_work(tnapi))) {
72334482 6218 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6219 napi_schedule(&tnapi->napi);
d18edcb2
MC
6220 } else {
6221 /* No work, shared interrupt perhaps? re-enable
6222 * interrupts, and flush that PCI write
6223 */
6224 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6225 0x00000000);
fac9b83e 6226 }
f47c11ee 6227out:
fac9b83e
DM
6228 return IRQ_RETVAL(handled);
6229}
6230
7d12e780 6231static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6232{
09943a18
MC
6233 struct tg3_napi *tnapi = dev_id;
6234 struct tg3 *tp = tnapi->tp;
898a56f8 6235 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6236 unsigned int handled = 1;
6237
fac9b83e
DM
6238 /* In INTx mode, it is possible for the interrupt to arrive at
6239 * the CPU before the status block posted prior to the interrupt.
6240 * Reading the PCI State register will confirm whether the
6241 * interrupt is ours and will flush the status block.
6242 */
898a56f8 6243 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6244 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6245 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6246 handled = 0;
f47c11ee 6247 goto out;
1da177e4 6248 }
d18edcb2
MC
6249 }
6250
6251 /*
6252 * writing any value to intr-mbox-0 clears PCI INTA# and
6253 * chip-internal interrupt pending events.
6254 * writing non-zero to intr-mbox-0 additional tells the
6255 * NIC to stop sending us irqs, engaging "in-intr-handler"
6256 * event coalescing.
c04cb347
MC
6257 *
6258 * Flush the mailbox to de-assert the IRQ immediately to prevent
6259 * spurious interrupts. The flush impacts performance but
6260 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6261 */
c04cb347 6262 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6263
6264 /*
6265 * In a shared interrupt configuration, sometimes other devices'
6266 * interrupts will scream. We record the current status tag here
6267 * so that the above check can report that the screaming interrupts
6268 * are unhandled. Eventually they will be silenced.
6269 */
898a56f8 6270 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6271
d18edcb2
MC
6272 if (tg3_irq_sync(tp))
6273 goto out;
624f8e50 6274
72334482 6275 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6276
09943a18 6277 napi_schedule(&tnapi->napi);
624f8e50 6278
f47c11ee 6279out:
1da177e4
LT
6280 return IRQ_RETVAL(handled);
6281}
6282
7938109f 6283/* ISR for interrupt test */
7d12e780 6284static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6285{
09943a18
MC
6286 struct tg3_napi *tnapi = dev_id;
6287 struct tg3 *tp = tnapi->tp;
898a56f8 6288 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6289
f9804ddb
MC
6290 if ((sblk->status & SD_STATUS_UPDATED) ||
6291 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6292 tg3_disable_ints(tp);
7938109f
MC
6293 return IRQ_RETVAL(1);
6294 }
6295 return IRQ_RETVAL(0);
6296}
6297
8e7a22e3 6298static int tg3_init_hw(struct tg3 *, int);
944d980e 6299static int tg3_halt(struct tg3 *, int, int);
1da177e4 6300
b9ec6c1b
MC
6301/* Restart hardware after configuration changes, self-test, etc.
6302 * Invoked with tp->lock held.
6303 */
6304static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
6305 __releases(tp->lock)
6306 __acquires(tp->lock)
b9ec6c1b
MC
6307{
6308 int err;
6309
6310 err = tg3_init_hw(tp, reset_phy);
6311 if (err) {
5129c3a3
MC
6312 netdev_err(tp->dev,
6313 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
6314 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6315 tg3_full_unlock(tp);
6316 del_timer_sync(&tp->timer);
6317 tp->irq_sync = 0;
fed97810 6318 tg3_napi_enable(tp);
b9ec6c1b
MC
6319 dev_close(tp->dev);
6320 tg3_full_lock(tp, 0);
6321 }
6322 return err;
6323}
6324
1da177e4
LT
6325#ifdef CONFIG_NET_POLL_CONTROLLER
6326static void tg3_poll_controller(struct net_device *dev)
6327{
4f125f42 6328 int i;
88b06bc2
MC
6329 struct tg3 *tp = netdev_priv(dev);
6330
4f125f42 6331 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6332 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6333}
6334#endif
6335
c4028958 6336static void tg3_reset_task(struct work_struct *work)
1da177e4 6337{
c4028958 6338 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 6339 int err;
1da177e4
LT
6340 unsigned int restart_timer;
6341
7faa006f 6342 tg3_full_lock(tp, 0);
7faa006f
MC
6343
6344 if (!netif_running(tp->dev)) {
7faa006f
MC
6345 tg3_full_unlock(tp);
6346 return;
6347 }
6348
6349 tg3_full_unlock(tp);
6350
b02fd9e3
MC
6351 tg3_phy_stop(tp);
6352
1da177e4
LT
6353 tg3_netif_stop(tp);
6354
f47c11ee 6355 tg3_full_lock(tp, 1);
1da177e4 6356
63c3a66f
JP
6357 restart_timer = tg3_flag(tp, RESTART_TIMER);
6358 tg3_flag_clear(tp, RESTART_TIMER);
1da177e4 6359
63c3a66f 6360 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
6361 tp->write32_tx_mbox = tg3_write32_tx_mbox;
6362 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
6363 tg3_flag_set(tp, MBOX_WRITE_REORDER);
6364 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6365 }
6366
944d980e 6367 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
6368 err = tg3_init_hw(tp, 1);
6369 if (err)
b9ec6c1b 6370 goto out;
1da177e4
LT
6371
6372 tg3_netif_start(tp);
6373
1da177e4
LT
6374 if (restart_timer)
6375 mod_timer(&tp->timer, jiffies + 1);
7faa006f 6376
b9ec6c1b 6377out:
7faa006f 6378 tg3_full_unlock(tp);
b02fd9e3
MC
6379
6380 if (!err)
6381 tg3_phy_start(tp);
1da177e4
LT
6382}
6383
6384static void tg3_tx_timeout(struct net_device *dev)
6385{
6386 struct tg3 *tp = netdev_priv(dev);
6387
b0408751 6388 if (netif_msg_tx_err(tp)) {
05dbe005 6389 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6390 tg3_dump_state(tp);
b0408751 6391 }
1da177e4
LT
6392
6393 schedule_work(&tp->reset_task);
6394}
6395
c58ec932
MC
6396/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6397static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6398{
6399 u32 base = (u32) mapping & 0xffffffff;
6400
807540ba 6401 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6402}
6403
72f2afb8
MC
6404/* Test for DMA addresses > 40-bit */
6405static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6406 int len)
6407{
6408#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6409 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6410 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6411 return 0;
6412#else
6413 return 0;
6414#endif
6415}
6416
d1a3b737 6417static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6418 dma_addr_t mapping, u32 len, u32 flags,
6419 u32 mss, u32 vlan)
2ffcc981 6420{
92cd3a17
MC
6421 txbd->addr_hi = ((u64) mapping >> 32);
6422 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6423 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6424 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6425}
1da177e4 6426
84b67b27 6427static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6428 dma_addr_t map, u32 len, u32 flags,
6429 u32 mss, u32 vlan)
6430{
6431 struct tg3 *tp = tnapi->tp;
6432 bool hwbug = false;
6433
6434 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
6435 hwbug = 1;
6436
6437 if (tg3_4g_overflow_test(map, len))
6438 hwbug = 1;
6439
6440 if (tg3_40bit_overflow_test(tp, map, len))
6441 hwbug = 1;
6442
e31aa987
MC
6443 if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
6444 u32 tmp_flag = flags & ~TXD_FLAG_END;
6445 while (len > TG3_TX_BD_DMA_MAX) {
6446 u32 frag_len = TG3_TX_BD_DMA_MAX;
6447 len -= TG3_TX_BD_DMA_MAX;
6448
6449 if (len) {
6450 tnapi->tx_buffers[*entry].fragmented = true;
6451 /* Avoid the 8byte DMA problem */
6452 if (len <= 8) {
6453 len += TG3_TX_BD_DMA_MAX / 2;
6454 frag_len = TG3_TX_BD_DMA_MAX / 2;
6455 }
6456 } else
6457 tmp_flag = flags;
6458
6459 if (*budget) {
6460 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6461 frag_len, tmp_flag, mss, vlan);
6462 (*budget)--;
6463 *entry = NEXT_TX(*entry);
6464 } else {
6465 hwbug = 1;
6466 break;
6467 }
6468
6469 map += frag_len;
6470 }
6471
6472 if (len) {
6473 if (*budget) {
6474 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6475 len, flags, mss, vlan);
6476 (*budget)--;
6477 *entry = NEXT_TX(*entry);
6478 } else {
6479 hwbug = 1;
6480 }
6481 }
6482 } else {
84b67b27
MC
6483 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6484 len, flags, mss, vlan);
e31aa987
MC
6485 *entry = NEXT_TX(*entry);
6486 }
d1a3b737
MC
6487
6488 return hwbug;
6489}
6490
0d681b27 6491static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6492{
6493 int i;
0d681b27 6494 struct sk_buff *skb;
df8944cf 6495 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6496
0d681b27
MC
6497 skb = txb->skb;
6498 txb->skb = NULL;
6499
432aa7ed
MC
6500 pci_unmap_single(tnapi->tp->pdev,
6501 dma_unmap_addr(txb, mapping),
6502 skb_headlen(skb),
6503 PCI_DMA_TODEVICE);
e01ee14d
MC
6504
6505 while (txb->fragmented) {
6506 txb->fragmented = false;
6507 entry = NEXT_TX(entry);
6508 txb = &tnapi->tx_buffers[entry];
6509 }
6510
9a2e0fb0 6511 for (i = 0; i < last; i++) {
432aa7ed
MC
6512 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6513
6514 entry = NEXT_TX(entry);
6515 txb = &tnapi->tx_buffers[entry];
6516
6517 pci_unmap_page(tnapi->tp->pdev,
6518 dma_unmap_addr(txb, mapping),
6519 frag->size, PCI_DMA_TODEVICE);
e01ee14d
MC
6520
6521 while (txb->fragmented) {
6522 txb->fragmented = false;
6523 entry = NEXT_TX(entry);
6524 txb = &tnapi->tx_buffers[entry];
6525 }
432aa7ed
MC
6526 }
6527}
6528
72f2afb8 6529/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6530static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
432aa7ed 6531 struct sk_buff *skb,
84b67b27 6532 u32 *entry, u32 *budget,
92cd3a17 6533 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6534{
24f4efd4 6535 struct tg3 *tp = tnapi->tp;
41588ba1 6536 struct sk_buff *new_skb;
c58ec932 6537 dma_addr_t new_addr = 0;
432aa7ed 6538 int ret = 0;
1da177e4 6539
41588ba1
MC
6540 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6541 new_skb = skb_copy(skb, GFP_ATOMIC);
6542 else {
6543 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6544
6545 new_skb = skb_copy_expand(skb,
6546 skb_headroom(skb) + more_headroom,
6547 skb_tailroom(skb), GFP_ATOMIC);
6548 }
6549
1da177e4 6550 if (!new_skb) {
c58ec932
MC
6551 ret = -1;
6552 } else {
6553 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6554 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6555 PCI_DMA_TODEVICE);
6556 /* Make sure the mapping succeeded */
6557 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6558 dev_kfree_skb(new_skb);
c58ec932 6559 ret = -1;
c58ec932 6560 } else {
92cd3a17
MC
6561 base_flags |= TXD_FLAG_END;
6562
84b67b27
MC
6563 tnapi->tx_buffers[*entry].skb = new_skb;
6564 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6565 mapping, new_addr);
6566
84b67b27 6567 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6568 new_skb->len, base_flags,
6569 mss, vlan)) {
84b67b27 6570 tg3_tx_skb_unmap(tnapi, *entry, 0);
d1a3b737
MC
6571 dev_kfree_skb(new_skb);
6572 ret = -1;
6573 }
f4188d8a 6574 }
1da177e4
LT
6575 }
6576
6577 dev_kfree_skb(skb);
6578
c58ec932 6579 return ret;
1da177e4
LT
6580}
6581
2ffcc981 6582static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6583
6584/* Use GSO to workaround a rare TSO bug that may be triggered when the
6585 * TSO header is greater than 80 bytes.
6586 */
6587static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6588{
6589 struct sk_buff *segs, *nskb;
f3f3f27e 6590 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6591
6592 /* Estimate the number of fragments in the worst case */
f3f3f27e 6593 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6594 netif_stop_queue(tp->dev);
f65aac16
MC
6595
6596 /* netif_tx_stop_queue() must be done before checking
6597 * checking tx index in tg3_tx_avail() below, because in
6598 * tg3_tx(), we update tx index before checking for
6599 * netif_tx_queue_stopped().
6600 */
6601 smp_mb();
f3f3f27e 6602 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6603 return NETDEV_TX_BUSY;
6604
6605 netif_wake_queue(tp->dev);
52c0fd83
MC
6606 }
6607
6608 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6609 if (IS_ERR(segs))
52c0fd83
MC
6610 goto tg3_tso_bug_end;
6611
6612 do {
6613 nskb = segs;
6614 segs = segs->next;
6615 nskb->next = NULL;
2ffcc981 6616 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6617 } while (segs);
6618
6619tg3_tso_bug_end:
6620 dev_kfree_skb(skb);
6621
6622 return NETDEV_TX_OK;
6623}
52c0fd83 6624
5a6f3074 6625/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6626 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6627 */
2ffcc981 6628static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6629{
6630 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6631 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6632 u32 budget;
432aa7ed 6633 int i = -1, would_hit_hwbug;
90079ce8 6634 dma_addr_t mapping;
24f4efd4
MC
6635 struct tg3_napi *tnapi;
6636 struct netdev_queue *txq;
432aa7ed 6637 unsigned int last;
f4188d8a 6638
24f4efd4
MC
6639 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6640 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6641 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6642 tnapi++;
1da177e4 6643
84b67b27
MC
6644 budget = tg3_tx_avail(tnapi);
6645
00b70504 6646 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6647 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6648 * interrupt. Furthermore, IRQ processing runs lockless so we have
6649 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6650 */
84b67b27 6651 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6652 if (!netif_tx_queue_stopped(txq)) {
6653 netif_tx_stop_queue(txq);
1f064a87
SH
6654
6655 /* This is a hard error, log it. */
5129c3a3
MC
6656 netdev_err(dev,
6657 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6658 }
1da177e4
LT
6659 return NETDEV_TX_BUSY;
6660 }
6661
f3f3f27e 6662 entry = tnapi->tx_prod;
1da177e4 6663 base_flags = 0;
84fa7933 6664 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6665 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6666
be98da6a
MC
6667 mss = skb_shinfo(skb)->gso_size;
6668 if (mss) {
eddc9ec5 6669 struct iphdr *iph;
34195c3d 6670 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6671
6672 if (skb_header_cloned(skb) &&
6673 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6674 dev_kfree_skb(skb);
6675 goto out_unlock;
6676 }
6677
34195c3d 6678 iph = ip_hdr(skb);
ab6a5bb6 6679 tcp_opt_len = tcp_optlen(skb);
1da177e4 6680
02e96080 6681 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6682 hdr_len = skb_headlen(skb) - ETH_HLEN;
6683 } else {
6684 u32 ip_tcp_len;
6685
6686 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6687 hdr_len = ip_tcp_len + tcp_opt_len;
6688
6689 iph->check = 0;
6690 iph->tot_len = htons(mss + hdr_len);
6691 }
6692
52c0fd83 6693 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6694 tg3_flag(tp, TSO_BUG))
de6f31eb 6695 return tg3_tso_bug(tp, skb);
52c0fd83 6696
1da177e4
LT
6697 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6698 TXD_FLAG_CPU_POST_DMA);
6699
63c3a66f
JP
6700 if (tg3_flag(tp, HW_TSO_1) ||
6701 tg3_flag(tp, HW_TSO_2) ||
6702 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6703 tcp_hdr(skb)->check = 0;
1da177e4 6704 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6705 } else
6706 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6707 iph->daddr, 0,
6708 IPPROTO_TCP,
6709 0);
1da177e4 6710
63c3a66f 6711 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6712 mss |= (hdr_len & 0xc) << 12;
6713 if (hdr_len & 0x10)
6714 base_flags |= 0x00000010;
6715 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6716 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6717 mss |= hdr_len << 9;
63c3a66f 6718 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6719 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6720 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6721 int tsflags;
6722
eddc9ec5 6723 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6724 mss |= (tsflags << 11);
6725 }
6726 } else {
eddc9ec5 6727 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6728 int tsflags;
6729
eddc9ec5 6730 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6731 base_flags |= tsflags << 12;
6732 }
6733 }
6734 }
bf933c80 6735
92cd3a17
MC
6736#ifdef BCM_KERNEL_SUPPORTS_8021Q
6737 if (vlan_tx_tag_present(skb)) {
6738 base_flags |= TXD_FLAG_VLAN;
6739 vlan = vlan_tx_tag_get(skb);
6740 }
6741#endif
1da177e4 6742
63c3a66f 6743 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
8fc2f995 6744 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
6745 base_flags |= TXD_FLAG_JMB_PKT;
6746
f4188d8a
AD
6747 len = skb_headlen(skb);
6748
6749 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6750 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
6751 dev_kfree_skb(skb);
6752 goto out_unlock;
6753 }
6754
f3f3f27e 6755 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6756 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6757
6758 would_hit_hwbug = 0;
6759
63c3a66f 6760 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6761 would_hit_hwbug = 1;
1da177e4 6762
84b67b27 6763 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737
MC
6764 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
6765 mss, vlan))
6766 would_hit_hwbug = 1;
1da177e4 6767
1da177e4
LT
6768 /* Now loop through additional data fragments, and queue them. */
6769 if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6770 u32 tmp_mss = mss;
6771
6772 if (!tg3_flag(tp, HW_TSO_1) &&
6773 !tg3_flag(tp, HW_TSO_2) &&
6774 !tg3_flag(tp, HW_TSO_3))
6775 tmp_mss = 0;
6776
1da177e4
LT
6777 last = skb_shinfo(skb)->nr_frags - 1;
6778 for (i = 0; i <= last; i++) {
6779 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6780
6781 len = frag->size;
dc234d0b
IC
6782 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
6783 len, PCI_DMA_TODEVICE);
1da177e4 6784
f3f3f27e 6785 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6786 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6787 mapping);
6788 if (pci_dma_mapping_error(tp->pdev, mapping))
6789 goto dma_error;
1da177e4 6790
84b67b27
MC
6791 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
6792 len, base_flags |
6793 ((i == last) ? TXD_FLAG_END : 0),
d1a3b737 6794 tmp_mss, vlan))
72f2afb8 6795 would_hit_hwbug = 1;
1da177e4
LT
6796 }
6797 }
6798
6799 if (would_hit_hwbug) {
0d681b27 6800 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6801
6802 /* If the workaround fails due to memory/mapping
6803 * failure, silently drop this packet.
6804 */
84b67b27
MC
6805 entry = tnapi->tx_prod;
6806 budget = tg3_tx_avail(tnapi);
6807 if (tigon3_dma_hwbug_workaround(tnapi, skb, &entry, &budget,
6808 base_flags, mss, vlan))
1da177e4 6809 goto out_unlock;
1da177e4
LT
6810 }
6811
d515b450
RC
6812 skb_tx_timestamp(skb);
6813
1da177e4 6814 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6815 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6816
f3f3f27e
MC
6817 tnapi->tx_prod = entry;
6818 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6819 netif_tx_stop_queue(txq);
f65aac16
MC
6820
6821 /* netif_tx_stop_queue() must be done before checking
6822 * checking tx index in tg3_tx_avail() below, because in
6823 * tg3_tx(), we update tx index before checking for
6824 * netif_tx_queue_stopped().
6825 */
6826 smp_mb();
f3f3f27e 6827 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6828 netif_tx_wake_queue(txq);
51b91468 6829 }
1da177e4
LT
6830
6831out_unlock:
cdd0db05 6832 mmiowb();
1da177e4
LT
6833
6834 return NETDEV_TX_OK;
f4188d8a
AD
6835
6836dma_error:
0d681b27 6837 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
f4188d8a 6838 dev_kfree_skb(skb);
432aa7ed 6839 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
f4188d8a 6840 return NETDEV_TX_OK;
1da177e4
LT
6841}
6842
6e01b20b
MC
6843static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6844{
6845 if (enable) {
6846 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6847 MAC_MODE_PORT_MODE_MASK);
6848
6849 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6850
6851 if (!tg3_flag(tp, 5705_PLUS))
6852 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6853
6854 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6855 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6856 else
6857 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6858 } else {
6859 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6860
6861 if (tg3_flag(tp, 5705_PLUS) ||
6862 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6863 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6864 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6865 }
6866
6867 tw32(MAC_MODE, tp->mac_mode);
6868 udelay(40);
6869}
6870
941ec90f 6871static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 6872{
941ec90f 6873 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
6874
6875 tg3_phy_toggle_apd(tp, false);
6876 tg3_phy_toggle_automdix(tp, 0);
6877
941ec90f
MC
6878 if (extlpbk && tg3_phy_set_extloopbk(tp))
6879 return -EIO;
6880
6881 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
6882 switch (speed) {
6883 case SPEED_10:
6884 break;
6885 case SPEED_100:
6886 bmcr |= BMCR_SPEED100;
6887 break;
6888 case SPEED_1000:
6889 default:
6890 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6891 speed = SPEED_100;
6892 bmcr |= BMCR_SPEED100;
6893 } else {
6894 speed = SPEED_1000;
6895 bmcr |= BMCR_SPEED1000;
6896 }
6897 }
6898
941ec90f
MC
6899 if (extlpbk) {
6900 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6901 tg3_readphy(tp, MII_CTRL1000, &val);
6902 val |= CTL1000_AS_MASTER |
6903 CTL1000_ENABLE_MASTER;
6904 tg3_writephy(tp, MII_CTRL1000, val);
6905 } else {
6906 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6907 MII_TG3_FET_PTEST_TRIM_2;
6908 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6909 }
6910 } else
6911 bmcr |= BMCR_LOOPBACK;
6912
5e5a7f37
MC
6913 tg3_writephy(tp, MII_BMCR, bmcr);
6914
6915 /* The write needs to be flushed for the FETs */
6916 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6917 tg3_readphy(tp, MII_BMCR, &bmcr);
6918
6919 udelay(40);
6920
6921 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6922 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 6923 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
6924 MII_TG3_FET_PTEST_FRC_TX_LINK |
6925 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6926
6927 /* The write needs to be flushed for the AC131 */
6928 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6929 }
6930
6931 /* Reset to prevent losing 1st rx packet intermittently */
6932 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6933 tg3_flag(tp, 5780_CLASS)) {
6934 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6935 udelay(10);
6936 tw32_f(MAC_RX_MODE, tp->rx_mode);
6937 }
6938
6939 mac_mode = tp->mac_mode &
6940 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6941 if (speed == SPEED_1000)
6942 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6943 else
6944 mac_mode |= MAC_MODE_PORT_MODE_MII;
6945
6946 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6947 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6948
6949 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6950 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6951 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6952 mac_mode |= MAC_MODE_LINK_POLARITY;
6953
6954 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6955 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6956 }
6957
6958 tw32(MAC_MODE, mac_mode);
6959 udelay(40);
941ec90f
MC
6960
6961 return 0;
5e5a7f37
MC
6962}
6963
06c03c02
MB
6964static void tg3_set_loopback(struct net_device *dev, u32 features)
6965{
6966 struct tg3 *tp = netdev_priv(dev);
6967
6968 if (features & NETIF_F_LOOPBACK) {
6969 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6970 return;
6971
06c03c02 6972 spin_lock_bh(&tp->lock);
6e01b20b 6973 tg3_mac_loopback(tp, true);
06c03c02
MB
6974 netif_carrier_on(tp->dev);
6975 spin_unlock_bh(&tp->lock);
6976 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6977 } else {
6978 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6979 return;
6980
06c03c02 6981 spin_lock_bh(&tp->lock);
6e01b20b 6982 tg3_mac_loopback(tp, false);
06c03c02
MB
6983 /* Force link status check */
6984 tg3_setup_phy(tp, 1);
6985 spin_unlock_bh(&tp->lock);
6986 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6987 }
6988}
6989
dc668910
MM
6990static u32 tg3_fix_features(struct net_device *dev, u32 features)
6991{
6992 struct tg3 *tp = netdev_priv(dev);
6993
63c3a66f 6994 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6995 features &= ~NETIF_F_ALL_TSO;
6996
6997 return features;
6998}
6999
06c03c02
MB
7000static int tg3_set_features(struct net_device *dev, u32 features)
7001{
7002 u32 changed = dev->features ^ features;
7003
7004 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7005 tg3_set_loopback(dev, features);
7006
7007 return 0;
7008}
7009
1da177e4
LT
7010static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
7011 int new_mtu)
7012{
7013 dev->mtu = new_mtu;
7014
ef7f5ec0 7015 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 7016 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 7017 netdev_update_features(dev);
63c3a66f 7018 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 7019 } else {
63c3a66f 7020 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 7021 }
ef7f5ec0 7022 } else {
63c3a66f
JP
7023 if (tg3_flag(tp, 5780_CLASS)) {
7024 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
7025 netdev_update_features(dev);
7026 }
63c3a66f 7027 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 7028 }
1da177e4
LT
7029}
7030
7031static int tg3_change_mtu(struct net_device *dev, int new_mtu)
7032{
7033 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 7034 int err;
1da177e4
LT
7035
7036 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
7037 return -EINVAL;
7038
7039 if (!netif_running(dev)) {
7040 /* We'll just catch it later when the
7041 * device is up'd.
7042 */
7043 tg3_set_mtu(dev, tp, new_mtu);
7044 return 0;
7045 }
7046
b02fd9e3
MC
7047 tg3_phy_stop(tp);
7048
1da177e4 7049 tg3_netif_stop(tp);
f47c11ee
DM
7050
7051 tg3_full_lock(tp, 1);
1da177e4 7052
944d980e 7053 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
7054
7055 tg3_set_mtu(dev, tp, new_mtu);
7056
b9ec6c1b 7057 err = tg3_restart_hw(tp, 0);
1da177e4 7058
b9ec6c1b
MC
7059 if (!err)
7060 tg3_netif_start(tp);
1da177e4 7061
f47c11ee 7062 tg3_full_unlock(tp);
1da177e4 7063
b02fd9e3
MC
7064 if (!err)
7065 tg3_phy_start(tp);
7066
b9ec6c1b 7067 return err;
1da177e4
LT
7068}
7069
21f581a5
MC
7070static void tg3_rx_prodring_free(struct tg3 *tp,
7071 struct tg3_rx_prodring_set *tpr)
1da177e4 7072{
1da177e4
LT
7073 int i;
7074
8fea32b9 7075 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7076 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7077 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
7078 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
7079 tp->rx_pkt_map_sz);
7080
63c3a66f 7081 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7082 for (i = tpr->rx_jmb_cons_idx;
7083 i != tpr->rx_jmb_prod_idx;
2c49a44d 7084 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
7085 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
7086 TG3_RX_JMB_MAP_SZ);
7087 }
7088 }
7089
2b2cdb65 7090 return;
b196c7e4 7091 }
1da177e4 7092
2c49a44d 7093 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
7094 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
7095 tp->rx_pkt_map_sz);
1da177e4 7096
63c3a66f 7097 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7098 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
7099 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
7100 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7101 }
7102}
7103
c6cdf436 7104/* Initialize rx rings for packet processing.
1da177e4
LT
7105 *
7106 * The chip has been shut down and the driver detached from
7107 * the networking, so no interrupts or new tx packets will
7108 * end up in the driver. tp->{tx,}lock are held and thus
7109 * we may not sleep.
7110 */
21f581a5
MC
7111static int tg3_rx_prodring_alloc(struct tg3 *tp,
7112 struct tg3_rx_prodring_set *tpr)
1da177e4 7113{
287be12e 7114 u32 i, rx_pkt_dma_sz;
1da177e4 7115
b196c7e4
MC
7116 tpr->rx_std_cons_idx = 0;
7117 tpr->rx_std_prod_idx = 0;
7118 tpr->rx_jmb_cons_idx = 0;
7119 tpr->rx_jmb_prod_idx = 0;
7120
8fea32b9 7121 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7122 memset(&tpr->rx_std_buffers[0], 0,
7123 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7124 if (tpr->rx_jmb_buffers)
2b2cdb65 7125 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7126 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7127 goto done;
7128 }
7129
1da177e4 7130 /* Zero out all descriptors. */
2c49a44d 7131 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7132
287be12e 7133 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7134 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7135 tp->dev->mtu > ETH_DATA_LEN)
7136 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7137 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7138
1da177e4
LT
7139 /* Initialize invariants of the rings, we only set this
7140 * stuff once. This works because the card does not
7141 * write into the rx buffer posting rings.
7142 */
2c49a44d 7143 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7144 struct tg3_rx_buffer_desc *rxd;
7145
21f581a5 7146 rxd = &tpr->rx_std[i];
287be12e 7147 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7148 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7149 rxd->opaque = (RXD_OPAQUE_RING_STD |
7150 (i << RXD_OPAQUE_INDEX_SHIFT));
7151 }
7152
1da177e4
LT
7153 /* Now allocate fresh SKBs for each rx ring. */
7154 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 7155 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7156 netdev_warn(tp->dev,
7157 "Using a smaller RX standard ring. Only "
7158 "%d out of %d buffers were allocated "
7159 "successfully\n", i, tp->rx_pending);
32d8c572 7160 if (i == 0)
cf7a7298 7161 goto initfail;
32d8c572 7162 tp->rx_pending = i;
1da177e4 7163 break;
32d8c572 7164 }
1da177e4
LT
7165 }
7166
63c3a66f 7167 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7168 goto done;
7169
2c49a44d 7170 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7171
63c3a66f 7172 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7173 goto done;
cf7a7298 7174
2c49a44d 7175 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7176 struct tg3_rx_buffer_desc *rxd;
7177
7178 rxd = &tpr->rx_jmb[i].std;
7179 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7180 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7181 RXD_FLAG_JUMBO;
7182 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7183 (i << RXD_OPAQUE_INDEX_SHIFT));
7184 }
7185
7186 for (i = 0; i < tp->rx_jumbo_pending; i++) {
7187 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7188 netdev_warn(tp->dev,
7189 "Using a smaller RX jumbo ring. Only %d "
7190 "out of %d buffers were allocated "
7191 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7192 if (i == 0)
7193 goto initfail;
7194 tp->rx_jumbo_pending = i;
7195 break;
1da177e4
LT
7196 }
7197 }
cf7a7298
MC
7198
7199done:
32d8c572 7200 return 0;
cf7a7298
MC
7201
7202initfail:
21f581a5 7203 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7204 return -ENOMEM;
1da177e4
LT
7205}
7206
21f581a5
MC
7207static void tg3_rx_prodring_fini(struct tg3 *tp,
7208 struct tg3_rx_prodring_set *tpr)
1da177e4 7209{
21f581a5
MC
7210 kfree(tpr->rx_std_buffers);
7211 tpr->rx_std_buffers = NULL;
7212 kfree(tpr->rx_jmb_buffers);
7213 tpr->rx_jmb_buffers = NULL;
7214 if (tpr->rx_std) {
4bae65c8
MC
7215 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7216 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7217 tpr->rx_std = NULL;
1da177e4 7218 }
21f581a5 7219 if (tpr->rx_jmb) {
4bae65c8
MC
7220 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7221 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7222 tpr->rx_jmb = NULL;
1da177e4 7223 }
cf7a7298
MC
7224}
7225
21f581a5
MC
7226static int tg3_rx_prodring_init(struct tg3 *tp,
7227 struct tg3_rx_prodring_set *tpr)
cf7a7298 7228{
2c49a44d
MC
7229 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7230 GFP_KERNEL);
21f581a5 7231 if (!tpr->rx_std_buffers)
cf7a7298
MC
7232 return -ENOMEM;
7233
4bae65c8
MC
7234 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7235 TG3_RX_STD_RING_BYTES(tp),
7236 &tpr->rx_std_mapping,
7237 GFP_KERNEL);
21f581a5 7238 if (!tpr->rx_std)
cf7a7298
MC
7239 goto err_out;
7240
63c3a66f 7241 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7242 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7243 GFP_KERNEL);
7244 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7245 goto err_out;
7246
4bae65c8
MC
7247 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7248 TG3_RX_JMB_RING_BYTES(tp),
7249 &tpr->rx_jmb_mapping,
7250 GFP_KERNEL);
21f581a5 7251 if (!tpr->rx_jmb)
cf7a7298
MC
7252 goto err_out;
7253 }
7254
7255 return 0;
7256
7257err_out:
21f581a5 7258 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7259 return -ENOMEM;
7260}
7261
7262/* Free up pending packets in all rx/tx rings.
7263 *
7264 * The chip has been shut down and the driver detached from
7265 * the networking, so no interrupts or new tx packets will
7266 * end up in the driver. tp->{tx,}lock is not held and we are not
7267 * in an interrupt context and thus may sleep.
7268 */
7269static void tg3_free_rings(struct tg3 *tp)
7270{
f77a6a8e 7271 int i, j;
cf7a7298 7272
f77a6a8e
MC
7273 for (j = 0; j < tp->irq_cnt; j++) {
7274 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7275
8fea32b9 7276 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7277
0c1d0e2b
MC
7278 if (!tnapi->tx_buffers)
7279 continue;
7280
0d681b27
MC
7281 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7282 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7283
0d681b27 7284 if (!skb)
f77a6a8e 7285 continue;
cf7a7298 7286
0d681b27 7287 tg3_tx_skb_unmap(tnapi, i, skb_shinfo(skb)->nr_frags);
f77a6a8e
MC
7288
7289 dev_kfree_skb_any(skb);
7290 }
2b2cdb65 7291 }
cf7a7298
MC
7292}
7293
7294/* Initialize tx/rx rings for packet processing.
7295 *
7296 * The chip has been shut down and the driver detached from
7297 * the networking, so no interrupts or new tx packets will
7298 * end up in the driver. tp->{tx,}lock are held and thus
7299 * we may not sleep.
7300 */
7301static int tg3_init_rings(struct tg3 *tp)
7302{
f77a6a8e 7303 int i;
72334482 7304
cf7a7298
MC
7305 /* Free up all the SKBs. */
7306 tg3_free_rings(tp);
7307
f77a6a8e
MC
7308 for (i = 0; i < tp->irq_cnt; i++) {
7309 struct tg3_napi *tnapi = &tp->napi[i];
7310
7311 tnapi->last_tag = 0;
7312 tnapi->last_irq_tag = 0;
7313 tnapi->hw_status->status = 0;
7314 tnapi->hw_status->status_tag = 0;
7315 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7316
f77a6a8e
MC
7317 tnapi->tx_prod = 0;
7318 tnapi->tx_cons = 0;
0c1d0e2b
MC
7319 if (tnapi->tx_ring)
7320 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7321
7322 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7323 if (tnapi->rx_rcb)
7324 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7325
8fea32b9 7326 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7327 tg3_free_rings(tp);
2b2cdb65 7328 return -ENOMEM;
e4af1af9 7329 }
f77a6a8e 7330 }
72334482 7331
2b2cdb65 7332 return 0;
cf7a7298
MC
7333}
7334
7335/*
7336 * Must not be invoked with interrupt sources disabled and
7337 * the hardware shutdown down.
7338 */
7339static void tg3_free_consistent(struct tg3 *tp)
7340{
f77a6a8e 7341 int i;
898a56f8 7342
f77a6a8e
MC
7343 for (i = 0; i < tp->irq_cnt; i++) {
7344 struct tg3_napi *tnapi = &tp->napi[i];
7345
7346 if (tnapi->tx_ring) {
4bae65c8 7347 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7348 tnapi->tx_ring, tnapi->tx_desc_mapping);
7349 tnapi->tx_ring = NULL;
7350 }
7351
7352 kfree(tnapi->tx_buffers);
7353 tnapi->tx_buffers = NULL;
7354
7355 if (tnapi->rx_rcb) {
4bae65c8
MC
7356 dma_free_coherent(&tp->pdev->dev,
7357 TG3_RX_RCB_RING_BYTES(tp),
7358 tnapi->rx_rcb,
7359 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7360 tnapi->rx_rcb = NULL;
7361 }
7362
8fea32b9
MC
7363 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7364
f77a6a8e 7365 if (tnapi->hw_status) {
4bae65c8
MC
7366 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7367 tnapi->hw_status,
7368 tnapi->status_mapping);
f77a6a8e
MC
7369 tnapi->hw_status = NULL;
7370 }
1da177e4 7371 }
f77a6a8e 7372
1da177e4 7373 if (tp->hw_stats) {
4bae65c8
MC
7374 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7375 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7376 tp->hw_stats = NULL;
7377 }
7378}
7379
7380/*
7381 * Must not be invoked with interrupt sources disabled and
7382 * the hardware shutdown down. Can sleep.
7383 */
7384static int tg3_alloc_consistent(struct tg3 *tp)
7385{
f77a6a8e 7386 int i;
898a56f8 7387
4bae65c8
MC
7388 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7389 sizeof(struct tg3_hw_stats),
7390 &tp->stats_mapping,
7391 GFP_KERNEL);
f77a6a8e 7392 if (!tp->hw_stats)
1da177e4
LT
7393 goto err_out;
7394
f77a6a8e 7395 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7396
f77a6a8e
MC
7397 for (i = 0; i < tp->irq_cnt; i++) {
7398 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7399 struct tg3_hw_status *sblk;
1da177e4 7400
4bae65c8
MC
7401 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7402 TG3_HW_STATUS_SIZE,
7403 &tnapi->status_mapping,
7404 GFP_KERNEL);
f77a6a8e
MC
7405 if (!tnapi->hw_status)
7406 goto err_out;
898a56f8 7407
f77a6a8e 7408 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7409 sblk = tnapi->hw_status;
7410
8fea32b9
MC
7411 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7412 goto err_out;
7413
19cfaecc
MC
7414 /* If multivector TSS is enabled, vector 0 does not handle
7415 * tx interrupts. Don't allocate any resources for it.
7416 */
63c3a66f
JP
7417 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7418 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7419 tnapi->tx_buffers = kzalloc(
7420 sizeof(struct tg3_tx_ring_info) *
7421 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7422 if (!tnapi->tx_buffers)
7423 goto err_out;
7424
4bae65c8
MC
7425 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7426 TG3_TX_RING_BYTES,
7427 &tnapi->tx_desc_mapping,
7428 GFP_KERNEL);
19cfaecc
MC
7429 if (!tnapi->tx_ring)
7430 goto err_out;
7431 }
7432
8d9d7cfc
MC
7433 /*
7434 * When RSS is enabled, the status block format changes
7435 * slightly. The "rx_jumbo_consumer", "reserved",
7436 * and "rx_mini_consumer" members get mapped to the
7437 * other three rx return ring producer indexes.
7438 */
7439 switch (i) {
7440 default:
7441 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7442 break;
7443 case 2:
7444 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7445 break;
7446 case 3:
7447 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7448 break;
7449 case 4:
7450 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7451 break;
7452 }
72334482 7453
0c1d0e2b
MC
7454 /*
7455 * If multivector RSS is enabled, vector 0 does not handle
7456 * rx or tx interrupts. Don't allocate any resources for it.
7457 */
63c3a66f 7458 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7459 continue;
7460
4bae65c8
MC
7461 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7462 TG3_RX_RCB_RING_BYTES(tp),
7463 &tnapi->rx_rcb_mapping,
7464 GFP_KERNEL);
f77a6a8e
MC
7465 if (!tnapi->rx_rcb)
7466 goto err_out;
72334482 7467
f77a6a8e 7468 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7469 }
1da177e4
LT
7470
7471 return 0;
7472
7473err_out:
7474 tg3_free_consistent(tp);
7475 return -ENOMEM;
7476}
7477
7478#define MAX_WAIT_CNT 1000
7479
7480/* To stop a block, clear the enable bit and poll till it
7481 * clears. tp->lock is held.
7482 */
b3b7d6be 7483static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7484{
7485 unsigned int i;
7486 u32 val;
7487
63c3a66f 7488 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7489 switch (ofs) {
7490 case RCVLSC_MODE:
7491 case DMAC_MODE:
7492 case MBFREE_MODE:
7493 case BUFMGR_MODE:
7494 case MEMARB_MODE:
7495 /* We can't enable/disable these bits of the
7496 * 5705/5750, just say success.
7497 */
7498 return 0;
7499
7500 default:
7501 break;
855e1111 7502 }
1da177e4
LT
7503 }
7504
7505 val = tr32(ofs);
7506 val &= ~enable_bit;
7507 tw32_f(ofs, val);
7508
7509 for (i = 0; i < MAX_WAIT_CNT; i++) {
7510 udelay(100);
7511 val = tr32(ofs);
7512 if ((val & enable_bit) == 0)
7513 break;
7514 }
7515
b3b7d6be 7516 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7517 dev_err(&tp->pdev->dev,
7518 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7519 ofs, enable_bit);
1da177e4
LT
7520 return -ENODEV;
7521 }
7522
7523 return 0;
7524}
7525
7526/* tp->lock is held. */
b3b7d6be 7527static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7528{
7529 int i, err;
7530
7531 tg3_disable_ints(tp);
7532
7533 tp->rx_mode &= ~RX_MODE_ENABLE;
7534 tw32_f(MAC_RX_MODE, tp->rx_mode);
7535 udelay(10);
7536
b3b7d6be
DM
7537 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7538 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7539 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7540 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7541 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7542 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7543
7544 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7545 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7546 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7547 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7548 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7549 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7550 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7551
7552 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7553 tw32_f(MAC_MODE, tp->mac_mode);
7554 udelay(40);
7555
7556 tp->tx_mode &= ~TX_MODE_ENABLE;
7557 tw32_f(MAC_TX_MODE, tp->tx_mode);
7558
7559 for (i = 0; i < MAX_WAIT_CNT; i++) {
7560 udelay(100);
7561 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7562 break;
7563 }
7564 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7565 dev_err(&tp->pdev->dev,
7566 "%s timed out, TX_MODE_ENABLE will not clear "
7567 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7568 err |= -ENODEV;
1da177e4
LT
7569 }
7570
e6de8ad1 7571 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7572 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7573 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7574
7575 tw32(FTQ_RESET, 0xffffffff);
7576 tw32(FTQ_RESET, 0x00000000);
7577
b3b7d6be
DM
7578 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7579 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7580
f77a6a8e
MC
7581 for (i = 0; i < tp->irq_cnt; i++) {
7582 struct tg3_napi *tnapi = &tp->napi[i];
7583 if (tnapi->hw_status)
7584 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7585 }
1da177e4
LT
7586 if (tp->hw_stats)
7587 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7588
1da177e4
LT
7589 return err;
7590}
7591
ee6a99b5
MC
7592/* Save PCI command register before chip reset */
7593static void tg3_save_pci_state(struct tg3 *tp)
7594{
8a6eac90 7595 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7596}
7597
7598/* Restore PCI state after chip reset */
7599static void tg3_restore_pci_state(struct tg3 *tp)
7600{
7601 u32 val;
7602
7603 /* Re-enable indirect register accesses. */
7604 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7605 tp->misc_host_ctrl);
7606
7607 /* Set MAX PCI retry to zero. */
7608 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7609 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7610 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7611 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7612 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7613 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7614 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7615 PCISTATE_ALLOW_APE_SHMEM_WR |
7616 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7617 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7618
8a6eac90 7619 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7620
fcb389df 7621 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
63c3a66f 7622 if (tg3_flag(tp, PCI_EXPRESS))
cf79003d 7623 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
7624 else {
7625 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7626 tp->pci_cacheline_sz);
7627 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7628 tp->pci_lat_timer);
7629 }
114342f2 7630 }
5f5c51e3 7631
ee6a99b5 7632 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7633 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7634 u16 pcix_cmd;
7635
7636 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7637 &pcix_cmd);
7638 pcix_cmd &= ~PCI_X_CMD_ERO;
7639 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7640 pcix_cmd);
7641 }
ee6a99b5 7642
63c3a66f 7643 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7644
7645 /* Chip reset on 5780 will reset MSI enable bit,
7646 * so need to restore it.
7647 */
63c3a66f 7648 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7649 u16 ctrl;
7650
7651 pci_read_config_word(tp->pdev,
7652 tp->msi_cap + PCI_MSI_FLAGS,
7653 &ctrl);
7654 pci_write_config_word(tp->pdev,
7655 tp->msi_cap + PCI_MSI_FLAGS,
7656 ctrl | PCI_MSI_FLAGS_ENABLE);
7657 val = tr32(MSGINT_MODE);
7658 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7659 }
7660 }
7661}
7662
1da177e4
LT
7663/* tp->lock is held. */
7664static int tg3_chip_reset(struct tg3 *tp)
7665{
7666 u32 val;
1ee582d8 7667 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7668 int i, err;
1da177e4 7669
f49639e6
DM
7670 tg3_nvram_lock(tp);
7671
77b483f1
MC
7672 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7673
f49639e6
DM
7674 /* No matching tg3_nvram_unlock() after this because
7675 * chip reset below will undo the nvram lock.
7676 */
7677 tp->nvram_lock_cnt = 0;
1da177e4 7678
ee6a99b5
MC
7679 /* GRC_MISC_CFG core clock reset will clear the memory
7680 * enable bit in PCI register 4 and the MSI enable bit
7681 * on some chips, so we save relevant registers here.
7682 */
7683 tg3_save_pci_state(tp);
7684
d9ab5ad1 7685 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7686 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7687 tw32(GRC_FASTBOOT_PC, 0);
7688
1da177e4
LT
7689 /*
7690 * We must avoid the readl() that normally takes place.
7691 * It locks machines, causes machine checks, and other
7692 * fun things. So, temporarily disable the 5701
7693 * hardware workaround, while we do the reset.
7694 */
1ee582d8
MC
7695 write_op = tp->write32;
7696 if (write_op == tg3_write_flush_reg32)
7697 tp->write32 = tg3_write32;
1da177e4 7698
d18edcb2
MC
7699 /* Prevent the irq handler from reading or writing PCI registers
7700 * during chip reset when the memory enable bit in the PCI command
7701 * register may be cleared. The chip does not generate interrupt
7702 * at this time, but the irq handler may still be called due to irq
7703 * sharing or irqpoll.
7704 */
63c3a66f 7705 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7706 for (i = 0; i < tp->irq_cnt; i++) {
7707 struct tg3_napi *tnapi = &tp->napi[i];
7708 if (tnapi->hw_status) {
7709 tnapi->hw_status->status = 0;
7710 tnapi->hw_status->status_tag = 0;
7711 }
7712 tnapi->last_tag = 0;
7713 tnapi->last_irq_tag = 0;
b8fa2f3a 7714 }
d18edcb2 7715 smp_mb();
4f125f42
MC
7716
7717 for (i = 0; i < tp->irq_cnt; i++)
7718 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7719
255ca311
MC
7720 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7721 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7722 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7723 }
7724
1da177e4
LT
7725 /* do the reset */
7726 val = GRC_MISC_CFG_CORECLK_RESET;
7727
63c3a66f 7728 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7729 /* Force PCIe 1.0a mode */
7730 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7731 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7732 tr32(TG3_PCIE_PHY_TSTCTL) ==
7733 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7734 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7735
1da177e4
LT
7736 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7737 tw32(GRC_MISC_CFG, (1 << 29));
7738 val |= (1 << 29);
7739 }
7740 }
7741
b5d3772c
MC
7742 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7743 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7744 tw32(GRC_VCPU_EXT_CTRL,
7745 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7746 }
7747
f37500d3 7748 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7749 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7750 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7751
1da177e4
LT
7752 tw32(GRC_MISC_CFG, val);
7753
1ee582d8
MC
7754 /* restore 5701 hardware bug workaround write method */
7755 tp->write32 = write_op;
1da177e4
LT
7756
7757 /* Unfortunately, we have to delay before the PCI read back.
7758 * Some 575X chips even will not respond to a PCI cfg access
7759 * when the reset command is given to the chip.
7760 *
7761 * How do these hardware designers expect things to work
7762 * properly if the PCI write is posted for a long period
7763 * of time? It is always necessary to have some method by
7764 * which a register read back can occur to push the write
7765 * out which does the reset.
7766 *
7767 * For most tg3 variants the trick below was working.
7768 * Ho hum...
7769 */
7770 udelay(120);
7771
7772 /* Flush PCI posted writes. The normal MMIO registers
7773 * are inaccessible at this time so this is the only
7774 * way to make this reliably (actually, this is no longer
7775 * the case, see above). I tried to use indirect
7776 * register read/write but this upset some 5701 variants.
7777 */
7778 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7779
7780 udelay(120);
7781
708ebb3a 7782 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7783 u16 val16;
7784
1da177e4
LT
7785 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7786 int i;
7787 u32 cfg_val;
7788
7789 /* Wait for link training to complete. */
7790 for (i = 0; i < 5000; i++)
7791 udelay(100);
7792
7793 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7794 pci_write_config_dword(tp->pdev, 0xc4,
7795 cfg_val | (1 << 15));
7796 }
5e7dfd0f 7797
e7126997
MC
7798 /* Clear the "no snoop" and "relaxed ordering" bits. */
7799 pci_read_config_word(tp->pdev,
708ebb3a 7800 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7801 &val16);
7802 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7803 PCI_EXP_DEVCTL_NOSNOOP_EN);
7804 /*
7805 * Older PCIe devices only support the 128 byte
7806 * MPS setting. Enforce the restriction.
5e7dfd0f 7807 */
63c3a66f 7808 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7809 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7810 pci_write_config_word(tp->pdev,
708ebb3a 7811 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7812 val16);
5e7dfd0f 7813
cf79003d 7814 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7815
7816 /* Clear error status */
7817 pci_write_config_word(tp->pdev,
708ebb3a 7818 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7819 PCI_EXP_DEVSTA_CED |
7820 PCI_EXP_DEVSTA_NFED |
7821 PCI_EXP_DEVSTA_FED |
7822 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7823 }
7824
ee6a99b5 7825 tg3_restore_pci_state(tp);
1da177e4 7826
63c3a66f
JP
7827 tg3_flag_clear(tp, CHIP_RESETTING);
7828 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7829
ee6a99b5 7830 val = 0;
63c3a66f 7831 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7832 val = tr32(MEMARB_MODE);
ee6a99b5 7833 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7834
7835 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7836 tg3_stop_fw(tp);
7837 tw32(0x5000, 0x400);
7838 }
7839
7840 tw32(GRC_MODE, tp->grc_mode);
7841
7842 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7843 val = tr32(0xc4);
1da177e4
LT
7844
7845 tw32(0xc4, val | (1 << 15));
7846 }
7847
7848 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7849 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7850 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7851 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7852 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7853 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7854 }
7855
f07e9af3 7856 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7857 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7858 val = tp->mac_mode;
f07e9af3 7859 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7860 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7861 val = tp->mac_mode;
1da177e4 7862 } else
d2394e6b
MC
7863 val = 0;
7864
7865 tw32_f(MAC_MODE, val);
1da177e4
LT
7866 udelay(40);
7867
77b483f1
MC
7868 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7869
7a6f4369
MC
7870 err = tg3_poll_fw(tp);
7871 if (err)
7872 return err;
1da177e4 7873
0a9140cf
MC
7874 tg3_mdio_start(tp);
7875
63c3a66f 7876 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7877 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7878 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7879 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7880 val = tr32(0x7c00);
1da177e4
LT
7881
7882 tw32(0x7c00, val | (1 << 25));
7883 }
7884
d78b59f5
MC
7885 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7886 val = tr32(TG3_CPMU_CLCK_ORIDE);
7887 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7888 }
7889
1da177e4 7890 /* Reprobe ASF enable state. */
63c3a66f
JP
7891 tg3_flag_clear(tp, ENABLE_ASF);
7892 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7893 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7894 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7895 u32 nic_cfg;
7896
7897 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7898 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7899 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7900 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7901 if (tg3_flag(tp, 5750_PLUS))
7902 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7903 }
7904 }
7905
7906 return 0;
7907}
7908
1da177e4 7909/* tp->lock is held. */
944d980e 7910static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7911{
7912 int err;
7913
7914 tg3_stop_fw(tp);
7915
944d980e 7916 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7917
b3b7d6be 7918 tg3_abort_hw(tp, silent);
1da177e4
LT
7919 err = tg3_chip_reset(tp);
7920
daba2a63
MC
7921 __tg3_set_mac_addr(tp, 0);
7922
944d980e
MC
7923 tg3_write_sig_legacy(tp, kind);
7924 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7925
7926 if (err)
7927 return err;
7928
7929 return 0;
7930}
7931
1da177e4
LT
7932static int tg3_set_mac_addr(struct net_device *dev, void *p)
7933{
7934 struct tg3 *tp = netdev_priv(dev);
7935 struct sockaddr *addr = p;
986e0aeb 7936 int err = 0, skip_mac_1 = 0;
1da177e4 7937
f9804ddb
MC
7938 if (!is_valid_ether_addr(addr->sa_data))
7939 return -EINVAL;
7940
1da177e4
LT
7941 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7942
e75f7c90
MC
7943 if (!netif_running(dev))
7944 return 0;
7945
63c3a66f 7946 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7947 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7948
986e0aeb
MC
7949 addr0_high = tr32(MAC_ADDR_0_HIGH);
7950 addr0_low = tr32(MAC_ADDR_0_LOW);
7951 addr1_high = tr32(MAC_ADDR_1_HIGH);
7952 addr1_low = tr32(MAC_ADDR_1_LOW);
7953
7954 /* Skip MAC addr 1 if ASF is using it. */
7955 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7956 !(addr1_high == 0 && addr1_low == 0))
7957 skip_mac_1 = 1;
58712ef9 7958 }
986e0aeb
MC
7959 spin_lock_bh(&tp->lock);
7960 __tg3_set_mac_addr(tp, skip_mac_1);
7961 spin_unlock_bh(&tp->lock);
1da177e4 7962
b9ec6c1b 7963 return err;
1da177e4
LT
7964}
7965
7966/* tp->lock is held. */
7967static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7968 dma_addr_t mapping, u32 maxlen_flags,
7969 u32 nic_addr)
7970{
7971 tg3_write_mem(tp,
7972 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7973 ((u64) mapping >> 32));
7974 tg3_write_mem(tp,
7975 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7976 ((u64) mapping & 0xffffffff));
7977 tg3_write_mem(tp,
7978 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7979 maxlen_flags);
7980
63c3a66f 7981 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7982 tg3_write_mem(tp,
7983 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7984 nic_addr);
7985}
7986
7987static void __tg3_set_rx_mode(struct net_device *);
d244c892 7988static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7989{
b6080e12
MC
7990 int i;
7991
63c3a66f 7992 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7993 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7994 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7995 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7996 } else {
7997 tw32(HOSTCC_TXCOL_TICKS, 0);
7998 tw32(HOSTCC_TXMAX_FRAMES, 0);
7999 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 8000 }
b6080e12 8001
63c3a66f 8002 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8003 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8004 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8005 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8006 } else {
b6080e12
MC
8007 tw32(HOSTCC_RXCOL_TICKS, 0);
8008 tw32(HOSTCC_RXMAX_FRAMES, 0);
8009 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8010 }
b6080e12 8011
63c3a66f 8012 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8013 u32 val = ec->stats_block_coalesce_usecs;
8014
b6080e12
MC
8015 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8016 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8017
15f9850d
DM
8018 if (!netif_carrier_ok(tp->dev))
8019 val = 0;
8020
8021 tw32(HOSTCC_STAT_COAL_TICKS, val);
8022 }
b6080e12
MC
8023
8024 for (i = 0; i < tp->irq_cnt - 1; i++) {
8025 u32 reg;
8026
8027 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8028 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8029 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8030 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8031 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8032 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8033
63c3a66f 8034 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8035 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8036 tw32(reg, ec->tx_coalesce_usecs);
8037 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8038 tw32(reg, ec->tx_max_coalesced_frames);
8039 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8040 tw32(reg, ec->tx_max_coalesced_frames_irq);
8041 }
b6080e12
MC
8042 }
8043
8044 for (; i < tp->irq_max - 1; i++) {
8045 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8046 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8047 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8048
63c3a66f 8049 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8050 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8051 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8052 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8053 }
b6080e12 8054 }
15f9850d 8055}
1da177e4 8056
2d31ecaf
MC
8057/* tp->lock is held. */
8058static void tg3_rings_reset(struct tg3 *tp)
8059{
8060 int i;
f77a6a8e 8061 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8062 struct tg3_napi *tnapi = &tp->napi[0];
8063
8064 /* Disable all transmit rings but the first. */
63c3a66f 8065 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8066 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8067 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8068 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
8069 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8070 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8071 else
8072 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8073
8074 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8075 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8076 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8077 BDINFO_FLAGS_DISABLED);
8078
8079
8080 /* Disable all receive return rings but the first. */
63c3a66f 8081 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8082 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8083 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8084 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
8085 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
8087 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8088 else
8089 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8090
8091 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8092 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8093 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8094 BDINFO_FLAGS_DISABLED);
8095
8096 /* Disable interrupts */
8097 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8098 tp->napi[0].chk_msi_cnt = 0;
8099 tp->napi[0].last_rx_cons = 0;
8100 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8101
8102 /* Zero mailbox registers. */
63c3a66f 8103 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8104 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8105 tp->napi[i].tx_prod = 0;
8106 tp->napi[i].tx_cons = 0;
63c3a66f 8107 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8108 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8109 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8110 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8111 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8112 tp->napi[i].last_rx_cons = 0;
8113 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8114 }
63c3a66f 8115 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8116 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8117 } else {
8118 tp->napi[0].tx_prod = 0;
8119 tp->napi[0].tx_cons = 0;
8120 tw32_mailbox(tp->napi[0].prodmbox, 0);
8121 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8122 }
2d31ecaf
MC
8123
8124 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8125 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8126 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8127 for (i = 0; i < 16; i++)
8128 tw32_tx_mbox(mbox + i * 8, 0);
8129 }
8130
8131 txrcb = NIC_SRAM_SEND_RCB;
8132 rxrcb = NIC_SRAM_RCV_RET_RCB;
8133
8134 /* Clear status block in ram. */
8135 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8136
8137 /* Set status block DMA address */
8138 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8139 ((u64) tnapi->status_mapping >> 32));
8140 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8141 ((u64) tnapi->status_mapping & 0xffffffff));
8142
f77a6a8e
MC
8143 if (tnapi->tx_ring) {
8144 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8145 (TG3_TX_RING_SIZE <<
8146 BDINFO_FLAGS_MAXLEN_SHIFT),
8147 NIC_SRAM_TX_BUFFER_DESC);
8148 txrcb += TG3_BDINFO_SIZE;
8149 }
8150
8151 if (tnapi->rx_rcb) {
8152 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8153 (tp->rx_ret_ring_mask + 1) <<
8154 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8155 rxrcb += TG3_BDINFO_SIZE;
8156 }
8157
8158 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8159
f77a6a8e
MC
8160 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8161 u64 mapping = (u64)tnapi->status_mapping;
8162 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8163 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8164
8165 /* Clear status block in ram. */
8166 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8167
19cfaecc
MC
8168 if (tnapi->tx_ring) {
8169 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8170 (TG3_TX_RING_SIZE <<
8171 BDINFO_FLAGS_MAXLEN_SHIFT),
8172 NIC_SRAM_TX_BUFFER_DESC);
8173 txrcb += TG3_BDINFO_SIZE;
8174 }
f77a6a8e
MC
8175
8176 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8177 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8178 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8179
8180 stblk += 8;
f77a6a8e
MC
8181 rxrcb += TG3_BDINFO_SIZE;
8182 }
2d31ecaf
MC
8183}
8184
eb07a940
MC
8185static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8186{
8187 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8188
63c3a66f
JP
8189 if (!tg3_flag(tp, 5750_PLUS) ||
8190 tg3_flag(tp, 5780_CLASS) ||
eb07a940
MC
8191 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
8192 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8193 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8194 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8195 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8196 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8197 else
8198 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8199
8200 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8201 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8202
8203 val = min(nic_rep_thresh, host_rep_thresh);
8204 tw32(RCVBDI_STD_THRESH, val);
8205
63c3a66f 8206 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8207 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8208
63c3a66f 8209 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8210 return;
8211
63c3a66f 8212 if (!tg3_flag(tp, 5705_PLUS))
eb07a940
MC
8213 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
8214 else
8215 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8216
8217 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8218
8219 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8220 tw32(RCVBDI_JUMBO_THRESH, val);
8221
63c3a66f 8222 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8223 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8224}
8225
1da177e4 8226/* tp->lock is held. */
8e7a22e3 8227static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8228{
8229 u32 val, rdmac_mode;
8230 int i, err, limit;
8fea32b9 8231 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8232
8233 tg3_disable_ints(tp);
8234
8235 tg3_stop_fw(tp);
8236
8237 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8238
63c3a66f 8239 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8240 tg3_abort_hw(tp, 1);
1da177e4 8241
699c0193
MC
8242 /* Enable MAC control of LPI */
8243 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8244 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8245 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8246 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8247
8248 tw32_f(TG3_CPMU_EEE_CTRL,
8249 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8250
a386b901
MC
8251 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8252 TG3_CPMU_EEEMD_LPI_IN_TX |
8253 TG3_CPMU_EEEMD_LPI_IN_RX |
8254 TG3_CPMU_EEEMD_EEE_ENABLE;
8255
8256 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8257 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8258
63c3a66f 8259 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8260 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8261
8262 tw32_f(TG3_CPMU_EEE_MODE, val);
8263
8264 tw32_f(TG3_CPMU_EEE_DBTMR1,
8265 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8266 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8267
8268 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8269 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8270 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8271 }
8272
603f1173 8273 if (reset_phy)
d4d2c558
MC
8274 tg3_phy_reset(tp);
8275
1da177e4
LT
8276 err = tg3_chip_reset(tp);
8277 if (err)
8278 return err;
8279
8280 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8281
bcb37f6c 8282 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8283 val = tr32(TG3_CPMU_CTRL);
8284 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8285 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8286
8287 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8288 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8289 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8290 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8291
8292 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8293 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8294 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8295 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8296
8297 val = tr32(TG3_CPMU_HST_ACC);
8298 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8299 val |= CPMU_HST_ACC_MACCLK_6_25;
8300 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8301 }
8302
33466d93
MC
8303 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8304 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8305 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8306 PCIE_PWR_MGMT_L1_THRESH_4MS;
8307 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8308
8309 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8310 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8311
8312 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8313
f40386c8
MC
8314 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8315 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8316 }
8317
63c3a66f 8318 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8319 u32 grc_mode = tr32(GRC_MODE);
8320
8321 /* Access the lower 1K of PL PCIE block registers. */
8322 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8323 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8324
8325 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8326 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8327 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8328
8329 tw32(GRC_MODE, grc_mode);
8330 }
8331
5093eedc
MC
8332 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8333 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8334 u32 grc_mode = tr32(GRC_MODE);
cea46462 8335
5093eedc
MC
8336 /* Access the lower 1K of PL PCIE block registers. */
8337 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8338 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8339
5093eedc
MC
8340 val = tr32(TG3_PCIE_TLDLPL_PORT +
8341 TG3_PCIE_PL_LO_PHYCTL5);
8342 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8343 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8344
5093eedc
MC
8345 tw32(GRC_MODE, grc_mode);
8346 }
a977dbe8 8347
1ff30a59
MC
8348 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8349 u32 grc_mode = tr32(GRC_MODE);
8350
8351 /* Access the lower 1K of DL PCIE block registers. */
8352 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8353 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8354
8355 val = tr32(TG3_PCIE_TLDLPL_PORT +
8356 TG3_PCIE_DL_LO_FTSMAX);
8357 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8358 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8359 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8360
8361 tw32(GRC_MODE, grc_mode);
8362 }
8363
a977dbe8
MC
8364 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8365 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8366 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8367 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8368 }
8369
1da177e4
LT
8370 /* This works around an issue with Athlon chipsets on
8371 * B3 tigon3 silicon. This bit has no effect on any
8372 * other revision. But do not set this on PCI Express
795d01c5 8373 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8374 */
63c3a66f
JP
8375 if (!tg3_flag(tp, CPMU_PRESENT)) {
8376 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8377 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8378 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8379 }
1da177e4
LT
8380
8381 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8382 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8383 val = tr32(TG3PCI_PCISTATE);
8384 val |= PCISTATE_RETRY_SAME_DMA;
8385 tw32(TG3PCI_PCISTATE, val);
8386 }
8387
63c3a66f 8388 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8389 /* Allow reads and writes to the
8390 * APE register and memory space.
8391 */
8392 val = tr32(TG3PCI_PCISTATE);
8393 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8394 PCISTATE_ALLOW_APE_SHMEM_WR |
8395 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8396 tw32(TG3PCI_PCISTATE, val);
8397 }
8398
1da177e4
LT
8399 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8400 /* Enable some hw fixes. */
8401 val = tr32(TG3PCI_MSI_DATA);
8402 val |= (1 << 26) | (1 << 28) | (1 << 29);
8403 tw32(TG3PCI_MSI_DATA, val);
8404 }
8405
8406 /* Descriptor ring init may make accesses to the
8407 * NIC SRAM area to setup the TX descriptors, so we
8408 * can only do this after the hardware has been
8409 * successfully reset.
8410 */
32d8c572
MC
8411 err = tg3_init_rings(tp);
8412 if (err)
8413 return err;
1da177e4 8414
63c3a66f 8415 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8416 val = tr32(TG3PCI_DMA_RW_CTRL) &
8417 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8418 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8419 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8420 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8421 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8422 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8423 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8424 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8425 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8426 /* This value is determined during the probe time DMA
8427 * engine test, tg3_test_dma.
8428 */
8429 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8430 }
1da177e4
LT
8431
8432 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8433 GRC_MODE_4X_NIC_SEND_RINGS |
8434 GRC_MODE_NO_TX_PHDR_CSUM |
8435 GRC_MODE_NO_RX_PHDR_CSUM);
8436 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8437
8438 /* Pseudo-header checksum is done by hardware logic and not
8439 * the offload processers, so make the chip do the pseudo-
8440 * header checksums on receive. For transmit it is more
8441 * convenient to do the pseudo-header checksum in software
8442 * as Linux does that on transmit for us in all cases.
8443 */
8444 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8445
8446 tw32(GRC_MODE,
8447 tp->grc_mode |
8448 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8449
8450 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8451 val = tr32(GRC_MISC_CFG);
8452 val &= ~0xff;
8453 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8454 tw32(GRC_MISC_CFG, val);
8455
8456 /* Initialize MBUF/DESC pool. */
63c3a66f 8457 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8458 /* Do nothing. */
8459 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8460 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8461 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8462 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8463 else
8464 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8465 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8466 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8467 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8468 int fw_len;
8469
077f849d 8470 fw_len = tp->fw_len;
1da177e4
LT
8471 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8472 tw32(BUFMGR_MB_POOL_ADDR,
8473 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8474 tw32(BUFMGR_MB_POOL_SIZE,
8475 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8476 }
1da177e4 8477
0f893dc6 8478 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8479 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8480 tp->bufmgr_config.mbuf_read_dma_low_water);
8481 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8482 tp->bufmgr_config.mbuf_mac_rx_low_water);
8483 tw32(BUFMGR_MB_HIGH_WATER,
8484 tp->bufmgr_config.mbuf_high_water);
8485 } else {
8486 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8487 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8488 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8489 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8490 tw32(BUFMGR_MB_HIGH_WATER,
8491 tp->bufmgr_config.mbuf_high_water_jumbo);
8492 }
8493 tw32(BUFMGR_DMA_LOW_WATER,
8494 tp->bufmgr_config.dma_low_water);
8495 tw32(BUFMGR_DMA_HIGH_WATER,
8496 tp->bufmgr_config.dma_high_water);
8497
d309a46e
MC
8498 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8499 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8500 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8501 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8502 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8503 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8504 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8505 tw32(BUFMGR_MODE, val);
1da177e4
LT
8506 for (i = 0; i < 2000; i++) {
8507 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8508 break;
8509 udelay(10);
8510 }
8511 if (i >= 2000) {
05dbe005 8512 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8513 return -ENODEV;
8514 }
8515
eb07a940
MC
8516 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8517 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8518
eb07a940 8519 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8520
8521 /* Initialize TG3_BDINFO's at:
8522 * RCVDBDI_STD_BD: standard eth size rx ring
8523 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8524 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8525 *
8526 * like so:
8527 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8528 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8529 * ring attribute flags
8530 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8531 *
8532 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8533 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8534 *
8535 * The size of each ring is fixed in the firmware, but the location is
8536 * configurable.
8537 */
8538 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8539 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8540 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8541 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8542 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8543 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8544 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8545
fdb72b38 8546 /* Disable the mini ring */
63c3a66f 8547 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8548 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8549 BDINFO_FLAGS_DISABLED);
8550
fdb72b38
MC
8551 /* Program the jumbo buffer descriptor ring control
8552 * blocks on those devices that have them.
8553 */
a0512944 8554 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8555 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8556
63c3a66f 8557 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8558 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8559 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8560 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8561 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8562 val = TG3_RX_JMB_RING_SIZE(tp) <<
8563 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8564 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8565 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8566 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8567 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8568 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8569 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8570 } else {
8571 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8572 BDINFO_FLAGS_DISABLED);
8573 }
8574
63c3a66f 8575 if (tg3_flag(tp, 57765_PLUS)) {
7cb32cf2 8576 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8577 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8578 else
de9f5230 8579 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8580 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8581 val |= (TG3_RX_STD_DMA_SZ << 2);
8582 } else
04380d40 8583 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8584 } else
de9f5230 8585 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8586
8587 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8588
411da640 8589 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8590 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8591
63c3a66f
JP
8592 tpr->rx_jmb_prod_idx =
8593 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8594 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8595
2d31ecaf
MC
8596 tg3_rings_reset(tp);
8597
1da177e4 8598 /* Initialize MAC address and backoff seed. */
986e0aeb 8599 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8600
8601 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8602 tw32(MAC_RX_MTU_SIZE,
8603 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8604
8605 /* The slot time is changed by tg3_setup_phy if we
8606 * run at gigabit with half duplex.
8607 */
f2096f94
MC
8608 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8609 (6 << TX_LENGTHS_IPG_SHIFT) |
8610 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8611
8612 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8613 val |= tr32(MAC_TX_LENGTHS) &
8614 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8615 TX_LENGTHS_CNT_DWN_VAL_MSK);
8616
8617 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8618
8619 /* Receive rules. */
8620 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8621 tw32(RCVLPC_CONFIG, 0x0181);
8622
8623 /* Calculate RDMAC_MODE setting early, we need it to determine
8624 * the RCVLPC_STATE_ENABLE mask.
8625 */
8626 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8627 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8628 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8629 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8630 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8631
deabaac8 8632 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8633 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8634
57e6983c 8635 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8636 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8637 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8638 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8639 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8640 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8641
c5908939
MC
8642 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8643 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8644 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8645 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8646 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8647 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8648 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8649 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8650 }
8651 }
8652
63c3a66f 8653 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8654 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8655
63c3a66f
JP
8656 if (tg3_flag(tp, HW_TSO_1) ||
8657 tg3_flag(tp, HW_TSO_2) ||
8658 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8659 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8660
108a6c16 8661 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8662 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8663 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8664 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8665
f2096f94
MC
8666 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8667 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8668
41a8a7ee
MC
8669 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8670 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8671 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8672 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8673 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8674 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8676 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8677 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8678 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8679 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8680 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8681 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8682 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8683 }
41a8a7ee
MC
8684 tw32(TG3_RDMA_RSRVCTRL_REG,
8685 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8686 }
8687
d78b59f5
MC
8688 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8689 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8690 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8691 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8692 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8693 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8694 }
8695
1da177e4 8696 /* Receive/send statistics. */
63c3a66f 8697 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8698 val = tr32(RCVLPC_STATS_ENABLE);
8699 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8700 tw32(RCVLPC_STATS_ENABLE, val);
8701 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8702 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8703 val = tr32(RCVLPC_STATS_ENABLE);
8704 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8705 tw32(RCVLPC_STATS_ENABLE, val);
8706 } else {
8707 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8708 }
8709 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8710 tw32(SNDDATAI_STATSENAB, 0xffffff);
8711 tw32(SNDDATAI_STATSCTRL,
8712 (SNDDATAI_SCTRL_ENABLE |
8713 SNDDATAI_SCTRL_FASTUPD));
8714
8715 /* Setup host coalescing engine. */
8716 tw32(HOSTCC_MODE, 0);
8717 for (i = 0; i < 2000; i++) {
8718 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8719 break;
8720 udelay(10);
8721 }
8722
d244c892 8723 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8724
63c3a66f 8725 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8726 /* Status/statistics block address. See tg3_timer,
8727 * the tg3_periodic_fetch_stats call there, and
8728 * tg3_get_stats to see how this works for 5705/5750 chips.
8729 */
1da177e4
LT
8730 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8731 ((u64) tp->stats_mapping >> 32));
8732 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8733 ((u64) tp->stats_mapping & 0xffffffff));
8734 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8735
1da177e4 8736 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8737
8738 /* Clear statistics and status block memory areas */
8739 for (i = NIC_SRAM_STATS_BLK;
8740 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8741 i += sizeof(u32)) {
8742 tg3_write_mem(tp, i, 0);
8743 udelay(40);
8744 }
1da177e4
LT
8745 }
8746
8747 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8748
8749 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8750 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8751 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8752 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8753
f07e9af3
MC
8754 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8755 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8756 /* reset to prevent losing 1st rx packet intermittently */
8757 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8758 udelay(10);
8759 }
8760
3bda1258 8761 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8762 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8763 MAC_MODE_FHDE_ENABLE;
8764 if (tg3_flag(tp, ENABLE_APE))
8765 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8766 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8767 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8768 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8769 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8770 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8771 udelay(40);
8772
314fba34 8773 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8774 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8775 * register to preserve the GPIO settings for LOMs. The GPIOs,
8776 * whether used as inputs or outputs, are set by boot code after
8777 * reset.
8778 */
63c3a66f 8779 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8780 u32 gpio_mask;
8781
9d26e213
MC
8782 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8783 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8784 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8785
8786 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8787 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8788 GRC_LCLCTRL_GPIO_OUTPUT3;
8789
af36e6b6
MC
8790 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8791 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8792
aaf84465 8793 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8794 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8795
8796 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8797 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8798 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8799 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8800 }
1da177e4
LT
8801 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8802 udelay(100);
8803
63c3a66f 8804 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8805 val = tr32(MSGINT_MODE);
8806 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
5b39de91
MC
8807 if (!tg3_flag(tp, 1SHOT_MSI))
8808 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
8809 tw32(MSGINT_MODE, val);
8810 }
8811
63c3a66f 8812 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8813 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8814 udelay(40);
8815 }
8816
8817 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8818 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8819 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8820 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8821 WDMAC_MODE_LNGREAD_ENAB);
8822
c5908939
MC
8823 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8824 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8825 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8826 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8827 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8828 /* nothing */
8829 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8830 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8831 val |= WDMAC_MODE_RX_ACCEL;
8832 }
8833 }
8834
d9ab5ad1 8835 /* Enable host coalescing bug fix */
63c3a66f 8836 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8837 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8838
788a035e
MC
8839 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8840 val |= WDMAC_MODE_BURST_ALL_DATA;
8841
1da177e4
LT
8842 tw32_f(WDMAC_MODE, val);
8843 udelay(40);
8844
63c3a66f 8845 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8846 u16 pcix_cmd;
8847
8848 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8849 &pcix_cmd);
1da177e4 8850 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8851 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8852 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8853 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8854 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8855 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8856 }
9974a356
MC
8857 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8858 pcix_cmd);
1da177e4
LT
8859 }
8860
8861 tw32_f(RDMAC_MODE, rdmac_mode);
8862 udelay(40);
8863
8864 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8865 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8866 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8867
8868 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8869 tw32(SNDDATAC_MODE,
8870 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8871 else
8872 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8873
1da177e4
LT
8874 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8875 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8876 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8877 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8878 val |= RCVDBDI_MODE_LRG_RING_SZ;
8879 tw32(RCVDBDI_MODE, val);
1da177e4 8880 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8881 if (tg3_flag(tp, HW_TSO_1) ||
8882 tg3_flag(tp, HW_TSO_2) ||
8883 tg3_flag(tp, HW_TSO_3))
1da177e4 8884 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8885 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8886 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8887 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8888 tw32(SNDBDI_MODE, val);
1da177e4
LT
8889 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8890
8891 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8892 err = tg3_load_5701_a0_firmware_fix(tp);
8893 if (err)
8894 return err;
8895 }
8896
63c3a66f 8897 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8898 err = tg3_load_tso_firmware(tp);
8899 if (err)
8900 return err;
8901 }
1da177e4
LT
8902
8903 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8904
63c3a66f 8905 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8906 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8907 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8908
8909 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8910 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8911 tp->tx_mode &= ~val;
8912 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8913 }
8914
1da177e4
LT
8915 tw32_f(MAC_TX_MODE, tp->tx_mode);
8916 udelay(100);
8917
63c3a66f 8918 if (tg3_flag(tp, ENABLE_RSS)) {
9d53fa12 8919 int i = 0;
baf8a94a 8920 u32 reg = MAC_RSS_INDIR_TBL_0;
baf8a94a 8921
9d53fa12
MC
8922 if (tp->irq_cnt == 2) {
8923 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8924 tw32(reg, 0x0);
8925 reg += 4;
8926 }
8927 } else {
8928 u32 val;
baf8a94a 8929
9d53fa12
MC
8930 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8931 val = i % (tp->irq_cnt - 1);
8932 i++;
8933 for (; i % 8; i++) {
8934 val <<= 4;
8935 val |= (i % (tp->irq_cnt - 1));
8936 }
baf8a94a
MC
8937 tw32(reg, val);
8938 reg += 4;
8939 }
8940 }
8941
8942 /* Setup the "secret" hash key. */
8943 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8944 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8945 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8946 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8947 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8948 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8949 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8950 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8951 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8952 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8953 }
8954
1da177e4 8955 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8956 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8957 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8958
63c3a66f 8959 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8960 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8961 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8962 RX_MODE_RSS_IPV6_HASH_EN |
8963 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8964 RX_MODE_RSS_IPV4_HASH_EN |
8965 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8966
1da177e4
LT
8967 tw32_f(MAC_RX_MODE, tp->rx_mode);
8968 udelay(10);
8969
1da177e4
LT
8970 tw32(MAC_LED_CTRL, tp->led_ctrl);
8971
8972 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8973 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8974 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8975 udelay(10);
8976 }
8977 tw32_f(MAC_RX_MODE, tp->rx_mode);
8978 udelay(10);
8979
f07e9af3 8980 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8981 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8982 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8983 /* Set drive transmission level to 1.2V */
8984 /* only if the signal pre-emphasis bit is not set */
8985 val = tr32(MAC_SERDES_CFG);
8986 val &= 0xfffff000;
8987 val |= 0x880;
8988 tw32(MAC_SERDES_CFG, val);
8989 }
8990 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8991 tw32(MAC_SERDES_CFG, 0x616000);
8992 }
8993
8994 /* Prevent chip from dropping frames when flow control
8995 * is enabled.
8996 */
666bc831
MC
8997 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8998 val = 1;
8999 else
9000 val = 2;
9001 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
9002
9003 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 9004 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9005 /* Use hardware link auto-negotiation */
63c3a66f 9006 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9007 }
9008
f07e9af3 9009 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9010 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9011 u32 tmp;
9012
9013 tmp = tr32(SERDES_RX_CTRL);
9014 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9015 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9016 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9017 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9018 }
9019
63c3a66f 9020 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
9021 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9022 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
9023 tp->link_config.speed = tp->link_config.orig_speed;
9024 tp->link_config.duplex = tp->link_config.orig_duplex;
9025 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9026 }
1da177e4 9027
dd477003
MC
9028 err = tg3_setup_phy(tp, 0);
9029 if (err)
9030 return err;
1da177e4 9031
f07e9af3
MC
9032 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9033 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9034 u32 tmp;
9035
9036 /* Clear CRC stats. */
9037 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9038 tg3_writephy(tp, MII_TG3_TEST1,
9039 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9040 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9041 }
1da177e4
LT
9042 }
9043 }
9044
9045 __tg3_set_rx_mode(tp->dev);
9046
9047 /* Initialize receive rules. */
9048 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9049 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9050 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9051 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9052
63c3a66f 9053 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9054 limit = 8;
9055 else
9056 limit = 16;
63c3a66f 9057 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9058 limit -= 4;
9059 switch (limit) {
9060 case 16:
9061 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9062 case 15:
9063 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9064 case 14:
9065 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9066 case 13:
9067 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9068 case 12:
9069 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9070 case 11:
9071 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9072 case 10:
9073 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9074 case 9:
9075 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9076 case 8:
9077 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9078 case 7:
9079 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9080 case 6:
9081 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9082 case 5:
9083 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9084 case 4:
9085 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9086 case 3:
9087 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9088 case 2:
9089 case 1:
9090
9091 default:
9092 break;
855e1111 9093 }
1da177e4 9094
63c3a66f 9095 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9096 /* Write our heartbeat update interval to APE. */
9097 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9098 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9099
1da177e4
LT
9100 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9101
1da177e4
LT
9102 return 0;
9103}
9104
9105/* Called at device open time to get the chip ready for
9106 * packet processing. Invoked with tp->lock held.
9107 */
8e7a22e3 9108static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9109{
1da177e4
LT
9110 tg3_switch_clocks(tp);
9111
9112 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9113
2f751b67 9114 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9115}
9116
9117#define TG3_STAT_ADD32(PSTAT, REG) \
9118do { u32 __val = tr32(REG); \
9119 (PSTAT)->low += __val; \
9120 if ((PSTAT)->low < __val) \
9121 (PSTAT)->high += 1; \
9122} while (0)
9123
9124static void tg3_periodic_fetch_stats(struct tg3 *tp)
9125{
9126 struct tg3_hw_stats *sp = tp->hw_stats;
9127
9128 if (!netif_carrier_ok(tp->dev))
9129 return;
9130
9131 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9132 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9133 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9134 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9135 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9136 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9137 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9138 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9139 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9140 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9141 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9142 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9143 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9144
9145 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9146 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9147 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9148 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9149 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9150 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9151 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9152 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9153 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9154 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9155 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9156 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9157 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9158 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9159
9160 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9161 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9162 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9163 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9164 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9165 } else {
9166 u32 val = tr32(HOSTCC_FLOW_ATTN);
9167 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9168 if (val) {
9169 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9170 sp->rx_discards.low += val;
9171 if (sp->rx_discards.low < val)
9172 sp->rx_discards.high += 1;
9173 }
9174 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9175 }
463d305b 9176 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9177}
9178
0e6cf6a9
MC
9179static void tg3_chk_missed_msi(struct tg3 *tp)
9180{
9181 u32 i;
9182
9183 for (i = 0; i < tp->irq_cnt; i++) {
9184 struct tg3_napi *tnapi = &tp->napi[i];
9185
9186 if (tg3_has_work(tnapi)) {
9187 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9188 tnapi->last_tx_cons == tnapi->tx_cons) {
9189 if (tnapi->chk_msi_cnt < 1) {
9190 tnapi->chk_msi_cnt++;
9191 return;
9192 }
7f230735 9193 tg3_msi(0, tnapi);
0e6cf6a9
MC
9194 }
9195 }
9196 tnapi->chk_msi_cnt = 0;
9197 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9198 tnapi->last_tx_cons = tnapi->tx_cons;
9199 }
9200}
9201
1da177e4
LT
9202static void tg3_timer(unsigned long __opaque)
9203{
9204 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9205
f475f163
MC
9206 if (tp->irq_sync)
9207 goto restart_timer;
9208
f47c11ee 9209 spin_lock(&tp->lock);
1da177e4 9210
0e6cf6a9
MC
9211 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9212 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9213 tg3_chk_missed_msi(tp);
9214
63c3a66f 9215 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9216 /* All of this garbage is because when using non-tagged
9217 * IRQ status the mailbox/status_block protocol the chip
9218 * uses with the cpu is race prone.
9219 */
898a56f8 9220 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9221 tw32(GRC_LOCAL_CTRL,
9222 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9223 } else {
9224 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9225 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9226 }
1da177e4 9227
fac9b83e 9228 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
63c3a66f 9229 tg3_flag_set(tp, RESTART_TIMER);
f47c11ee 9230 spin_unlock(&tp->lock);
fac9b83e
DM
9231 schedule_work(&tp->reset_task);
9232 return;
9233 }
1da177e4
LT
9234 }
9235
1da177e4
LT
9236 /* This part only runs once per second. */
9237 if (!--tp->timer_counter) {
63c3a66f 9238 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9239 tg3_periodic_fetch_stats(tp);
9240
b0c5943f
MC
9241 if (tp->setlpicnt && !--tp->setlpicnt)
9242 tg3_phy_eee_enable(tp);
52b02d04 9243
63c3a66f 9244 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9245 u32 mac_stat;
9246 int phy_event;
9247
9248 mac_stat = tr32(MAC_STATUS);
9249
9250 phy_event = 0;
f07e9af3 9251 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9252 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9253 phy_event = 1;
9254 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9255 phy_event = 1;
9256
9257 if (phy_event)
9258 tg3_setup_phy(tp, 0);
63c3a66f 9259 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9260 u32 mac_stat = tr32(MAC_STATUS);
9261 int need_setup = 0;
9262
9263 if (netif_carrier_ok(tp->dev) &&
9264 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9265 need_setup = 1;
9266 }
be98da6a 9267 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9268 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9269 MAC_STATUS_SIGNAL_DET))) {
9270 need_setup = 1;
9271 }
9272 if (need_setup) {
3d3ebe74
MC
9273 if (!tp->serdes_counter) {
9274 tw32_f(MAC_MODE,
9275 (tp->mac_mode &
9276 ~MAC_MODE_PORT_MODE_MASK));
9277 udelay(40);
9278 tw32_f(MAC_MODE, tp->mac_mode);
9279 udelay(40);
9280 }
1da177e4
LT
9281 tg3_setup_phy(tp, 0);
9282 }
f07e9af3 9283 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9284 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9285 tg3_serdes_parallel_detect(tp);
57d8b880 9286 }
1da177e4
LT
9287
9288 tp->timer_counter = tp->timer_multiplier;
9289 }
9290
130b8e4d
MC
9291 /* Heartbeat is only sent once every 2 seconds.
9292 *
9293 * The heartbeat is to tell the ASF firmware that the host
9294 * driver is still alive. In the event that the OS crashes,
9295 * ASF needs to reset the hardware to free up the FIFO space
9296 * that may be filled with rx packets destined for the host.
9297 * If the FIFO is full, ASF will no longer function properly.
9298 *
9299 * Unintended resets have been reported on real time kernels
9300 * where the timer doesn't run on time. Netpoll will also have
9301 * same problem.
9302 *
9303 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9304 * to check the ring condition when the heartbeat is expiring
9305 * before doing the reset. This will prevent most unintended
9306 * resets.
9307 */
1da177e4 9308 if (!--tp->asf_counter) {
63c3a66f 9309 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9310 tg3_wait_for_event_ack(tp);
9311
bbadf503 9312 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9313 FWCMD_NICDRV_ALIVE3);
bbadf503 9314 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9315 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9316 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9317
9318 tg3_generate_fw_event(tp);
1da177e4
LT
9319 }
9320 tp->asf_counter = tp->asf_multiplier;
9321 }
9322
f47c11ee 9323 spin_unlock(&tp->lock);
1da177e4 9324
f475f163 9325restart_timer:
1da177e4
LT
9326 tp->timer.expires = jiffies + tp->timer_offset;
9327 add_timer(&tp->timer);
9328}
9329
4f125f42 9330static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9331{
7d12e780 9332 irq_handler_t fn;
fcfa0a32 9333 unsigned long flags;
4f125f42
MC
9334 char *name;
9335 struct tg3_napi *tnapi = &tp->napi[irq_num];
9336
9337 if (tp->irq_cnt == 1)
9338 name = tp->dev->name;
9339 else {
9340 name = &tnapi->irq_lbl[0];
9341 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9342 name[IFNAMSIZ-1] = 0;
9343 }
fcfa0a32 9344
63c3a66f 9345 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9346 fn = tg3_msi;
63c3a66f 9347 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9348 fn = tg3_msi_1shot;
ab392d2d 9349 flags = 0;
fcfa0a32
MC
9350 } else {
9351 fn = tg3_interrupt;
63c3a66f 9352 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9353 fn = tg3_interrupt_tagged;
ab392d2d 9354 flags = IRQF_SHARED;
fcfa0a32 9355 }
4f125f42
MC
9356
9357 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9358}
9359
7938109f
MC
9360static int tg3_test_interrupt(struct tg3 *tp)
9361{
09943a18 9362 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9363 struct net_device *dev = tp->dev;
b16250e3 9364 int err, i, intr_ok = 0;
f6eb9b1f 9365 u32 val;
7938109f 9366
d4bc3927
MC
9367 if (!netif_running(dev))
9368 return -ENODEV;
9369
7938109f
MC
9370 tg3_disable_ints(tp);
9371
4f125f42 9372 free_irq(tnapi->irq_vec, tnapi);
7938109f 9373
f6eb9b1f
MC
9374 /*
9375 * Turn off MSI one shot mode. Otherwise this test has no
9376 * observable way to know whether the interrupt was delivered.
9377 */
3aa1cdf8 9378 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9379 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9380 tw32(MSGINT_MODE, val);
9381 }
9382
4f125f42 9383 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9384 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9385 if (err)
9386 return err;
9387
898a56f8 9388 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9389 tg3_enable_ints(tp);
9390
9391 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9392 tnapi->coal_now);
7938109f
MC
9393
9394 for (i = 0; i < 5; i++) {
b16250e3
MC
9395 u32 int_mbox, misc_host_ctrl;
9396
898a56f8 9397 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9398 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9399
9400 if ((int_mbox != 0) ||
9401 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9402 intr_ok = 1;
7938109f 9403 break;
b16250e3
MC
9404 }
9405
3aa1cdf8
MC
9406 if (tg3_flag(tp, 57765_PLUS) &&
9407 tnapi->hw_status->status_tag != tnapi->last_tag)
9408 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9409
7938109f
MC
9410 msleep(10);
9411 }
9412
9413 tg3_disable_ints(tp);
9414
4f125f42 9415 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9416
4f125f42 9417 err = tg3_request_irq(tp, 0);
7938109f
MC
9418
9419 if (err)
9420 return err;
9421
f6eb9b1f
MC
9422 if (intr_ok) {
9423 /* Reenable MSI one shot mode. */
5b39de91 9424 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9425 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9426 tw32(MSGINT_MODE, val);
9427 }
7938109f 9428 return 0;
f6eb9b1f 9429 }
7938109f
MC
9430
9431 return -EIO;
9432}
9433
9434/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9435 * successfully restored
9436 */
9437static int tg3_test_msi(struct tg3 *tp)
9438{
7938109f
MC
9439 int err;
9440 u16 pci_cmd;
9441
63c3a66f 9442 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9443 return 0;
9444
9445 /* Turn off SERR reporting in case MSI terminates with Master
9446 * Abort.
9447 */
9448 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9449 pci_write_config_word(tp->pdev, PCI_COMMAND,
9450 pci_cmd & ~PCI_COMMAND_SERR);
9451
9452 err = tg3_test_interrupt(tp);
9453
9454 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9455
9456 if (!err)
9457 return 0;
9458
9459 /* other failures */
9460 if (err != -EIO)
9461 return err;
9462
9463 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9464 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9465 "to INTx mode. Please report this failure to the PCI "
9466 "maintainer and include system chipset information\n");
7938109f 9467
4f125f42 9468 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9469
7938109f
MC
9470 pci_disable_msi(tp->pdev);
9471
63c3a66f 9472 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9473 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9474
4f125f42 9475 err = tg3_request_irq(tp, 0);
7938109f
MC
9476 if (err)
9477 return err;
9478
9479 /* Need to reset the chip because the MSI cycle may have terminated
9480 * with Master Abort.
9481 */
f47c11ee 9482 tg3_full_lock(tp, 1);
7938109f 9483
944d980e 9484 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9485 err = tg3_init_hw(tp, 1);
7938109f 9486
f47c11ee 9487 tg3_full_unlock(tp);
7938109f
MC
9488
9489 if (err)
4f125f42 9490 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9491
9492 return err;
9493}
9494
9e9fd12d
MC
9495static int tg3_request_firmware(struct tg3 *tp)
9496{
9497 const __be32 *fw_data;
9498
9499 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9500 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9501 tp->fw_needed);
9e9fd12d
MC
9502 return -ENOENT;
9503 }
9504
9505 fw_data = (void *)tp->fw->data;
9506
9507 /* Firmware blob starts with version numbers, followed by
9508 * start address and _full_ length including BSS sections
9509 * (which must be longer than the actual data, of course
9510 */
9511
9512 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9513 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9514 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9515 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9516 release_firmware(tp->fw);
9517 tp->fw = NULL;
9518 return -EINVAL;
9519 }
9520
9521 /* We no longer need firmware; we have it. */
9522 tp->fw_needed = NULL;
9523 return 0;
9524}
9525
679563f4
MC
9526static bool tg3_enable_msix(struct tg3 *tp)
9527{
9528 int i, rc, cpus = num_online_cpus();
9529 struct msix_entry msix_ent[tp->irq_max];
9530
9531 if (cpus == 1)
9532 /* Just fallback to the simpler MSI mode. */
9533 return false;
9534
9535 /*
9536 * We want as many rx rings enabled as there are cpus.
9537 * The first MSIX vector only deals with link interrupts, etc,
9538 * so we add one to the number of vectors we are requesting.
9539 */
9540 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9541
9542 for (i = 0; i < tp->irq_max; i++) {
9543 msix_ent[i].entry = i;
9544 msix_ent[i].vector = 0;
9545 }
9546
9547 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9548 if (rc < 0) {
9549 return false;
9550 } else if (rc != 0) {
679563f4
MC
9551 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9552 return false;
05dbe005
JP
9553 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9554 tp->irq_cnt, rc);
679563f4
MC
9555 tp->irq_cnt = rc;
9556 }
9557
9558 for (i = 0; i < tp->irq_max; i++)
9559 tp->napi[i].irq_vec = msix_ent[i].vector;
9560
2ddaad39
BH
9561 netif_set_real_num_tx_queues(tp->dev, 1);
9562 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9563 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9564 pci_disable_msix(tp->pdev);
9565 return false;
9566 }
b92b9040
MC
9567
9568 if (tp->irq_cnt > 1) {
63c3a66f 9569 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9570
9571 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9572 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9573 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9574 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9575 }
9576 }
2430b031 9577
679563f4
MC
9578 return true;
9579}
9580
07b0173c
MC
9581static void tg3_ints_init(struct tg3 *tp)
9582{
63c3a66f
JP
9583 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9584 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9585 /* All MSI supporting chips should support tagged
9586 * status. Assert that this is the case.
9587 */
5129c3a3
MC
9588 netdev_warn(tp->dev,
9589 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9590 goto defcfg;
07b0173c 9591 }
4f125f42 9592
63c3a66f
JP
9593 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9594 tg3_flag_set(tp, USING_MSIX);
9595 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9596 tg3_flag_set(tp, USING_MSI);
679563f4 9597
63c3a66f 9598 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9599 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9600 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9601 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9602 if (!tg3_flag(tp, 1SHOT_MSI))
9603 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9604 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9605 }
9606defcfg:
63c3a66f 9607 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9608 tp->irq_cnt = 1;
9609 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9610 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9611 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9612 }
07b0173c
MC
9613}
9614
9615static void tg3_ints_fini(struct tg3 *tp)
9616{
63c3a66f 9617 if (tg3_flag(tp, USING_MSIX))
679563f4 9618 pci_disable_msix(tp->pdev);
63c3a66f 9619 else if (tg3_flag(tp, USING_MSI))
679563f4 9620 pci_disable_msi(tp->pdev);
63c3a66f
JP
9621 tg3_flag_clear(tp, USING_MSI);
9622 tg3_flag_clear(tp, USING_MSIX);
9623 tg3_flag_clear(tp, ENABLE_RSS);
9624 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9625}
9626
1da177e4
LT
9627static int tg3_open(struct net_device *dev)
9628{
9629 struct tg3 *tp = netdev_priv(dev);
4f125f42 9630 int i, err;
1da177e4 9631
9e9fd12d
MC
9632 if (tp->fw_needed) {
9633 err = tg3_request_firmware(tp);
9634 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9635 if (err)
9636 return err;
9637 } else if (err) {
05dbe005 9638 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9639 tg3_flag_clear(tp, TSO_CAPABLE);
9640 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9641 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9642 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9643 }
9644 }
9645
c49a1561
MC
9646 netif_carrier_off(tp->dev);
9647
c866b7ea 9648 err = tg3_power_up(tp);
2f751b67 9649 if (err)
bc1c7567 9650 return err;
2f751b67
MC
9651
9652 tg3_full_lock(tp, 0);
bc1c7567 9653
1da177e4 9654 tg3_disable_ints(tp);
63c3a66f 9655 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9656
f47c11ee 9657 tg3_full_unlock(tp);
1da177e4 9658
679563f4
MC
9659 /*
9660 * Setup interrupts first so we know how
9661 * many NAPI resources to allocate
9662 */
9663 tg3_ints_init(tp);
9664
1da177e4
LT
9665 /* The placement of this call is tied
9666 * to the setup and use of Host TX descriptors.
9667 */
9668 err = tg3_alloc_consistent(tp);
9669 if (err)
679563f4 9670 goto err_out1;
88b06bc2 9671
66cfd1bd
MC
9672 tg3_napi_init(tp);
9673
fed97810 9674 tg3_napi_enable(tp);
1da177e4 9675
4f125f42
MC
9676 for (i = 0; i < tp->irq_cnt; i++) {
9677 struct tg3_napi *tnapi = &tp->napi[i];
9678 err = tg3_request_irq(tp, i);
9679 if (err) {
9680 for (i--; i >= 0; i--)
9681 free_irq(tnapi->irq_vec, tnapi);
9682 break;
9683 }
9684 }
1da177e4 9685
07b0173c 9686 if (err)
679563f4 9687 goto err_out2;
bea3348e 9688
f47c11ee 9689 tg3_full_lock(tp, 0);
1da177e4 9690
8e7a22e3 9691 err = tg3_init_hw(tp, 1);
1da177e4 9692 if (err) {
944d980e 9693 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9694 tg3_free_rings(tp);
9695 } else {
0e6cf6a9
MC
9696 if (tg3_flag(tp, TAGGED_STATUS) &&
9697 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9698 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
fac9b83e
DM
9699 tp->timer_offset = HZ;
9700 else
9701 tp->timer_offset = HZ / 10;
9702
9703 BUG_ON(tp->timer_offset > HZ);
9704 tp->timer_counter = tp->timer_multiplier =
9705 (HZ / tp->timer_offset);
9706 tp->asf_counter = tp->asf_multiplier =
28fbef78 9707 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9708
9709 init_timer(&tp->timer);
9710 tp->timer.expires = jiffies + tp->timer_offset;
9711 tp->timer.data = (unsigned long) tp;
9712 tp->timer.function = tg3_timer;
1da177e4
LT
9713 }
9714
f47c11ee 9715 tg3_full_unlock(tp);
1da177e4 9716
07b0173c 9717 if (err)
679563f4 9718 goto err_out3;
1da177e4 9719
63c3a66f 9720 if (tg3_flag(tp, USING_MSI)) {
7938109f 9721 err = tg3_test_msi(tp);
fac9b83e 9722
7938109f 9723 if (err) {
f47c11ee 9724 tg3_full_lock(tp, 0);
944d980e 9725 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9726 tg3_free_rings(tp);
f47c11ee 9727 tg3_full_unlock(tp);
7938109f 9728
679563f4 9729 goto err_out2;
7938109f 9730 }
fcfa0a32 9731
63c3a66f 9732 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9733 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9734
f6eb9b1f
MC
9735 tw32(PCIE_TRANSACTION_CFG,
9736 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9737 }
7938109f
MC
9738 }
9739
b02fd9e3
MC
9740 tg3_phy_start(tp);
9741
f47c11ee 9742 tg3_full_lock(tp, 0);
1da177e4 9743
7938109f 9744 add_timer(&tp->timer);
63c3a66f 9745 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9746 tg3_enable_ints(tp);
9747
f47c11ee 9748 tg3_full_unlock(tp);
1da177e4 9749
fe5f5787 9750 netif_tx_start_all_queues(dev);
1da177e4 9751
06c03c02
MB
9752 /*
9753 * Reset loopback feature if it was turned on while the device was down
9754 * make sure that it's installed properly now.
9755 */
9756 if (dev->features & NETIF_F_LOOPBACK)
9757 tg3_set_loopback(dev, dev->features);
9758
1da177e4 9759 return 0;
07b0173c 9760
679563f4 9761err_out3:
4f125f42
MC
9762 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9763 struct tg3_napi *tnapi = &tp->napi[i];
9764 free_irq(tnapi->irq_vec, tnapi);
9765 }
07b0173c 9766
679563f4 9767err_out2:
fed97810 9768 tg3_napi_disable(tp);
66cfd1bd 9769 tg3_napi_fini(tp);
07b0173c 9770 tg3_free_consistent(tp);
679563f4
MC
9771
9772err_out1:
9773 tg3_ints_fini(tp);
cd0d7228
MC
9774 tg3_frob_aux_power(tp, false);
9775 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9776 return err;
1da177e4
LT
9777}
9778
511d2224
ED
9779static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9780 struct rtnl_link_stats64 *);
1da177e4
LT
9781static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9782
9783static int tg3_close(struct net_device *dev)
9784{
4f125f42 9785 int i;
1da177e4
LT
9786 struct tg3 *tp = netdev_priv(dev);
9787
fed97810 9788 tg3_napi_disable(tp);
28e53bdd 9789 cancel_work_sync(&tp->reset_task);
7faa006f 9790
fe5f5787 9791 netif_tx_stop_all_queues(dev);
1da177e4
LT
9792
9793 del_timer_sync(&tp->timer);
9794
24bb4fb6
MC
9795 tg3_phy_stop(tp);
9796
f47c11ee 9797 tg3_full_lock(tp, 1);
1da177e4
LT
9798
9799 tg3_disable_ints(tp);
9800
944d980e 9801 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9802 tg3_free_rings(tp);
63c3a66f 9803 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9804
f47c11ee 9805 tg3_full_unlock(tp);
1da177e4 9806
4f125f42
MC
9807 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9808 struct tg3_napi *tnapi = &tp->napi[i];
9809 free_irq(tnapi->irq_vec, tnapi);
9810 }
07b0173c
MC
9811
9812 tg3_ints_fini(tp);
1da177e4 9813
511d2224
ED
9814 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9815
1da177e4
LT
9816 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9817 sizeof(tp->estats_prev));
9818
66cfd1bd
MC
9819 tg3_napi_fini(tp);
9820
1da177e4
LT
9821 tg3_free_consistent(tp);
9822
c866b7ea 9823 tg3_power_down(tp);
bc1c7567
MC
9824
9825 netif_carrier_off(tp->dev);
9826
1da177e4
LT
9827 return 0;
9828}
9829
511d2224 9830static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9831{
9832 return ((u64)val->high << 32) | ((u64)val->low);
9833}
9834
511d2224 9835static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9836{
9837 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9838
f07e9af3 9839 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9840 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9841 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9842 u32 val;
9843
f47c11ee 9844 spin_lock_bh(&tp->lock);
569a5df8
MC
9845 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9846 tg3_writephy(tp, MII_TG3_TEST1,
9847 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9848 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9849 } else
9850 val = 0;
f47c11ee 9851 spin_unlock_bh(&tp->lock);
1da177e4
LT
9852
9853 tp->phy_crc_errors += val;
9854
9855 return tp->phy_crc_errors;
9856 }
9857
9858 return get_stat64(&hw_stats->rx_fcs_errors);
9859}
9860
9861#define ESTAT_ADD(member) \
9862 estats->member = old_estats->member + \
511d2224 9863 get_stat64(&hw_stats->member)
1da177e4
LT
9864
9865static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9866{
9867 struct tg3_ethtool_stats *estats = &tp->estats;
9868 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9869 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9870
9871 if (!hw_stats)
9872 return old_estats;
9873
9874 ESTAT_ADD(rx_octets);
9875 ESTAT_ADD(rx_fragments);
9876 ESTAT_ADD(rx_ucast_packets);
9877 ESTAT_ADD(rx_mcast_packets);
9878 ESTAT_ADD(rx_bcast_packets);
9879 ESTAT_ADD(rx_fcs_errors);
9880 ESTAT_ADD(rx_align_errors);
9881 ESTAT_ADD(rx_xon_pause_rcvd);
9882 ESTAT_ADD(rx_xoff_pause_rcvd);
9883 ESTAT_ADD(rx_mac_ctrl_rcvd);
9884 ESTAT_ADD(rx_xoff_entered);
9885 ESTAT_ADD(rx_frame_too_long_errors);
9886 ESTAT_ADD(rx_jabbers);
9887 ESTAT_ADD(rx_undersize_packets);
9888 ESTAT_ADD(rx_in_length_errors);
9889 ESTAT_ADD(rx_out_length_errors);
9890 ESTAT_ADD(rx_64_or_less_octet_packets);
9891 ESTAT_ADD(rx_65_to_127_octet_packets);
9892 ESTAT_ADD(rx_128_to_255_octet_packets);
9893 ESTAT_ADD(rx_256_to_511_octet_packets);
9894 ESTAT_ADD(rx_512_to_1023_octet_packets);
9895 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9896 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9897 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9898 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9899 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9900
9901 ESTAT_ADD(tx_octets);
9902 ESTAT_ADD(tx_collisions);
9903 ESTAT_ADD(tx_xon_sent);
9904 ESTAT_ADD(tx_xoff_sent);
9905 ESTAT_ADD(tx_flow_control);
9906 ESTAT_ADD(tx_mac_errors);
9907 ESTAT_ADD(tx_single_collisions);
9908 ESTAT_ADD(tx_mult_collisions);
9909 ESTAT_ADD(tx_deferred);
9910 ESTAT_ADD(tx_excessive_collisions);
9911 ESTAT_ADD(tx_late_collisions);
9912 ESTAT_ADD(tx_collide_2times);
9913 ESTAT_ADD(tx_collide_3times);
9914 ESTAT_ADD(tx_collide_4times);
9915 ESTAT_ADD(tx_collide_5times);
9916 ESTAT_ADD(tx_collide_6times);
9917 ESTAT_ADD(tx_collide_7times);
9918 ESTAT_ADD(tx_collide_8times);
9919 ESTAT_ADD(tx_collide_9times);
9920 ESTAT_ADD(tx_collide_10times);
9921 ESTAT_ADD(tx_collide_11times);
9922 ESTAT_ADD(tx_collide_12times);
9923 ESTAT_ADD(tx_collide_13times);
9924 ESTAT_ADD(tx_collide_14times);
9925 ESTAT_ADD(tx_collide_15times);
9926 ESTAT_ADD(tx_ucast_packets);
9927 ESTAT_ADD(tx_mcast_packets);
9928 ESTAT_ADD(tx_bcast_packets);
9929 ESTAT_ADD(tx_carrier_sense_errors);
9930 ESTAT_ADD(tx_discards);
9931 ESTAT_ADD(tx_errors);
9932
9933 ESTAT_ADD(dma_writeq_full);
9934 ESTAT_ADD(dma_write_prioq_full);
9935 ESTAT_ADD(rxbds_empty);
9936 ESTAT_ADD(rx_discards);
9937 ESTAT_ADD(rx_errors);
9938 ESTAT_ADD(rx_threshold_hit);
9939
9940 ESTAT_ADD(dma_readq_full);
9941 ESTAT_ADD(dma_read_prioq_full);
9942 ESTAT_ADD(tx_comp_queue_full);
9943
9944 ESTAT_ADD(ring_set_send_prod_index);
9945 ESTAT_ADD(ring_status_update);
9946 ESTAT_ADD(nic_irqs);
9947 ESTAT_ADD(nic_avoided_irqs);
9948 ESTAT_ADD(nic_tx_threshold_hit);
9949
4452d099
MC
9950 ESTAT_ADD(mbuf_lwm_thresh_hit);
9951
1da177e4
LT
9952 return estats;
9953}
9954
511d2224
ED
9955static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9956 struct rtnl_link_stats64 *stats)
1da177e4
LT
9957{
9958 struct tg3 *tp = netdev_priv(dev);
511d2224 9959 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9960 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9961
9962 if (!hw_stats)
9963 return old_stats;
9964
9965 stats->rx_packets = old_stats->rx_packets +
9966 get_stat64(&hw_stats->rx_ucast_packets) +
9967 get_stat64(&hw_stats->rx_mcast_packets) +
9968 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9969
1da177e4
LT
9970 stats->tx_packets = old_stats->tx_packets +
9971 get_stat64(&hw_stats->tx_ucast_packets) +
9972 get_stat64(&hw_stats->tx_mcast_packets) +
9973 get_stat64(&hw_stats->tx_bcast_packets);
9974
9975 stats->rx_bytes = old_stats->rx_bytes +
9976 get_stat64(&hw_stats->rx_octets);
9977 stats->tx_bytes = old_stats->tx_bytes +
9978 get_stat64(&hw_stats->tx_octets);
9979
9980 stats->rx_errors = old_stats->rx_errors +
4f63b877 9981 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9982 stats->tx_errors = old_stats->tx_errors +
9983 get_stat64(&hw_stats->tx_errors) +
9984 get_stat64(&hw_stats->tx_mac_errors) +
9985 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9986 get_stat64(&hw_stats->tx_discards);
9987
9988 stats->multicast = old_stats->multicast +
9989 get_stat64(&hw_stats->rx_mcast_packets);
9990 stats->collisions = old_stats->collisions +
9991 get_stat64(&hw_stats->tx_collisions);
9992
9993 stats->rx_length_errors = old_stats->rx_length_errors +
9994 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9995 get_stat64(&hw_stats->rx_undersize_packets);
9996
9997 stats->rx_over_errors = old_stats->rx_over_errors +
9998 get_stat64(&hw_stats->rxbds_empty);
9999 stats->rx_frame_errors = old_stats->rx_frame_errors +
10000 get_stat64(&hw_stats->rx_align_errors);
10001 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
10002 get_stat64(&hw_stats->tx_discards);
10003 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
10004 get_stat64(&hw_stats->tx_carrier_sense_errors);
10005
10006 stats->rx_crc_errors = old_stats->rx_crc_errors +
10007 calc_crc_errors(tp);
10008
4f63b877
JL
10009 stats->rx_missed_errors = old_stats->rx_missed_errors +
10010 get_stat64(&hw_stats->rx_discards);
10011
b0057c51
ED
10012 stats->rx_dropped = tp->rx_dropped;
10013
1da177e4
LT
10014 return stats;
10015}
10016
10017static inline u32 calc_crc(unsigned char *buf, int len)
10018{
10019 u32 reg;
10020 u32 tmp;
10021 int j, k;
10022
10023 reg = 0xffffffff;
10024
10025 for (j = 0; j < len; j++) {
10026 reg ^= buf[j];
10027
10028 for (k = 0; k < 8; k++) {
10029 tmp = reg & 0x01;
10030
10031 reg >>= 1;
10032
859a5887 10033 if (tmp)
1da177e4 10034 reg ^= 0xedb88320;
1da177e4
LT
10035 }
10036 }
10037
10038 return ~reg;
10039}
10040
10041static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
10042{
10043 /* accept or reject all multicast frames */
10044 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
10045 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
10046 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10047 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10048}
10049
10050static void __tg3_set_rx_mode(struct net_device *dev)
10051{
10052 struct tg3 *tp = netdev_priv(dev);
10053 u32 rx_mode;
10054
10055 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10056 RX_MODE_KEEP_VLAN_TAG);
10057
bf933c80 10058#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
10059 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10060 * flag clear.
10061 */
63c3a66f 10062 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10063 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10064#endif
10065
10066 if (dev->flags & IFF_PROMISC) {
10067 /* Promiscuous mode. */
10068 rx_mode |= RX_MODE_PROMISC;
10069 } else if (dev->flags & IFF_ALLMULTI) {
10070 /* Accept all multicast. */
de6f31eb 10071 tg3_set_multi(tp, 1);
4cd24eaf 10072 } else if (netdev_mc_empty(dev)) {
1da177e4 10073 /* Reject all multicast. */
de6f31eb 10074 tg3_set_multi(tp, 0);
1da177e4
LT
10075 } else {
10076 /* Accept one or more multicast(s). */
22bedad3 10077 struct netdev_hw_addr *ha;
1da177e4
LT
10078 u32 mc_filter[4] = { 0, };
10079 u32 regidx;
10080 u32 bit;
10081 u32 crc;
10082
22bedad3
JP
10083 netdev_for_each_mc_addr(ha, dev) {
10084 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
10085 bit = ~crc & 0x7f;
10086 regidx = (bit & 0x60) >> 5;
10087 bit &= 0x1f;
10088 mc_filter[regidx] |= (1 << bit);
10089 }
10090
10091 tw32(MAC_HASH_REG_0, mc_filter[0]);
10092 tw32(MAC_HASH_REG_1, mc_filter[1]);
10093 tw32(MAC_HASH_REG_2, mc_filter[2]);
10094 tw32(MAC_HASH_REG_3, mc_filter[3]);
10095 }
10096
10097 if (rx_mode != tp->rx_mode) {
10098 tp->rx_mode = rx_mode;
10099 tw32_f(MAC_RX_MODE, rx_mode);
10100 udelay(10);
10101 }
10102}
10103
10104static void tg3_set_rx_mode(struct net_device *dev)
10105{
10106 struct tg3 *tp = netdev_priv(dev);
10107
e75f7c90
MC
10108 if (!netif_running(dev))
10109 return;
10110
f47c11ee 10111 tg3_full_lock(tp, 0);
1da177e4 10112 __tg3_set_rx_mode(dev);
f47c11ee 10113 tg3_full_unlock(tp);
1da177e4
LT
10114}
10115
1da177e4
LT
10116static int tg3_get_regs_len(struct net_device *dev)
10117{
97bd8e49 10118 return TG3_REG_BLK_SIZE;
1da177e4
LT
10119}
10120
10121static void tg3_get_regs(struct net_device *dev,
10122 struct ethtool_regs *regs, void *_p)
10123{
1da177e4 10124 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10125
10126 regs->version = 0;
10127
97bd8e49 10128 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10129
80096068 10130 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10131 return;
10132
f47c11ee 10133 tg3_full_lock(tp, 0);
1da177e4 10134
97bd8e49 10135 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10136
f47c11ee 10137 tg3_full_unlock(tp);
1da177e4
LT
10138}
10139
10140static int tg3_get_eeprom_len(struct net_device *dev)
10141{
10142 struct tg3 *tp = netdev_priv(dev);
10143
10144 return tp->nvram_size;
10145}
10146
1da177e4
LT
10147static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10148{
10149 struct tg3 *tp = netdev_priv(dev);
10150 int ret;
10151 u8 *pd;
b9fc7dc5 10152 u32 i, offset, len, b_offset, b_count;
a9dc529d 10153 __be32 val;
1da177e4 10154
63c3a66f 10155 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10156 return -EINVAL;
10157
80096068 10158 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10159 return -EAGAIN;
10160
1da177e4
LT
10161 offset = eeprom->offset;
10162 len = eeprom->len;
10163 eeprom->len = 0;
10164
10165 eeprom->magic = TG3_EEPROM_MAGIC;
10166
10167 if (offset & 3) {
10168 /* adjustments to start on required 4 byte boundary */
10169 b_offset = offset & 3;
10170 b_count = 4 - b_offset;
10171 if (b_count > len) {
10172 /* i.e. offset=1 len=2 */
10173 b_count = len;
10174 }
a9dc529d 10175 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10176 if (ret)
10177 return ret;
be98da6a 10178 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10179 len -= b_count;
10180 offset += b_count;
c6cdf436 10181 eeprom->len += b_count;
1da177e4
LT
10182 }
10183
25985edc 10184 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10185 pd = &data[eeprom->len];
10186 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10187 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10188 if (ret) {
10189 eeprom->len += i;
10190 return ret;
10191 }
1da177e4
LT
10192 memcpy(pd + i, &val, 4);
10193 }
10194 eeprom->len += i;
10195
10196 if (len & 3) {
10197 /* read last bytes not ending on 4 byte boundary */
10198 pd = &data[eeprom->len];
10199 b_count = len & 3;
10200 b_offset = offset + len - b_count;
a9dc529d 10201 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10202 if (ret)
10203 return ret;
b9fc7dc5 10204 memcpy(pd, &val, b_count);
1da177e4
LT
10205 eeprom->len += b_count;
10206 }
10207 return 0;
10208}
10209
6aa20a22 10210static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
10211
10212static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10213{
10214 struct tg3 *tp = netdev_priv(dev);
10215 int ret;
b9fc7dc5 10216 u32 offset, len, b_offset, odd_len;
1da177e4 10217 u8 *buf;
a9dc529d 10218 __be32 start, end;
1da177e4 10219
80096068 10220 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10221 return -EAGAIN;
10222
63c3a66f 10223 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10224 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10225 return -EINVAL;
10226
10227 offset = eeprom->offset;
10228 len = eeprom->len;
10229
10230 if ((b_offset = (offset & 3))) {
10231 /* adjustments to start on required 4 byte boundary */
a9dc529d 10232 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10233 if (ret)
10234 return ret;
1da177e4
LT
10235 len += b_offset;
10236 offset &= ~3;
1c8594b4
MC
10237 if (len < 4)
10238 len = 4;
1da177e4
LT
10239 }
10240
10241 odd_len = 0;
1c8594b4 10242 if (len & 3) {
1da177e4
LT
10243 /* adjustments to end on required 4 byte boundary */
10244 odd_len = 1;
10245 len = (len + 3) & ~3;
a9dc529d 10246 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10247 if (ret)
10248 return ret;
1da177e4
LT
10249 }
10250
10251 buf = data;
10252 if (b_offset || odd_len) {
10253 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10254 if (!buf)
1da177e4
LT
10255 return -ENOMEM;
10256 if (b_offset)
10257 memcpy(buf, &start, 4);
10258 if (odd_len)
10259 memcpy(buf+len-4, &end, 4);
10260 memcpy(buf + b_offset, data, eeprom->len);
10261 }
10262
10263 ret = tg3_nvram_write_block(tp, offset, len, buf);
10264
10265 if (buf != data)
10266 kfree(buf);
10267
10268 return ret;
10269}
10270
10271static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10272{
b02fd9e3
MC
10273 struct tg3 *tp = netdev_priv(dev);
10274
63c3a66f 10275 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10276 struct phy_device *phydev;
f07e9af3 10277 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10278 return -EAGAIN;
3f0e3ad7
MC
10279 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10280 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10281 }
6aa20a22 10282
1da177e4
LT
10283 cmd->supported = (SUPPORTED_Autoneg);
10284
f07e9af3 10285 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10286 cmd->supported |= (SUPPORTED_1000baseT_Half |
10287 SUPPORTED_1000baseT_Full);
10288
f07e9af3 10289 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10290 cmd->supported |= (SUPPORTED_100baseT_Half |
10291 SUPPORTED_100baseT_Full |
10292 SUPPORTED_10baseT_Half |
10293 SUPPORTED_10baseT_Full |
3bebab59 10294 SUPPORTED_TP);
ef348144
KK
10295 cmd->port = PORT_TP;
10296 } else {
1da177e4 10297 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10298 cmd->port = PORT_FIBRE;
10299 }
6aa20a22 10300
1da177e4 10301 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10302 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10303 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10304 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10305 cmd->advertising |= ADVERTISED_Pause;
10306 } else {
10307 cmd->advertising |= ADVERTISED_Pause |
10308 ADVERTISED_Asym_Pause;
10309 }
10310 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10311 cmd->advertising |= ADVERTISED_Asym_Pause;
10312 }
10313 }
1da177e4 10314 if (netif_running(dev)) {
70739497 10315 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10316 cmd->duplex = tp->link_config.active_duplex;
64c22182 10317 } else {
70739497 10318 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10319 cmd->duplex = DUPLEX_INVALID;
1da177e4 10320 }
882e9793 10321 cmd->phy_address = tp->phy_addr;
7e5856bd 10322 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10323 cmd->autoneg = tp->link_config.autoneg;
10324 cmd->maxtxpkt = 0;
10325 cmd->maxrxpkt = 0;
10326 return 0;
10327}
6aa20a22 10328
1da177e4
LT
10329static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10330{
10331 struct tg3 *tp = netdev_priv(dev);
25db0338 10332 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10333
63c3a66f 10334 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10335 struct phy_device *phydev;
f07e9af3 10336 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10337 return -EAGAIN;
3f0e3ad7
MC
10338 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10339 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10340 }
10341
7e5856bd
MC
10342 if (cmd->autoneg != AUTONEG_ENABLE &&
10343 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10344 return -EINVAL;
7e5856bd
MC
10345
10346 if (cmd->autoneg == AUTONEG_DISABLE &&
10347 cmd->duplex != DUPLEX_FULL &&
10348 cmd->duplex != DUPLEX_HALF)
37ff238d 10349 return -EINVAL;
1da177e4 10350
7e5856bd
MC
10351 if (cmd->autoneg == AUTONEG_ENABLE) {
10352 u32 mask = ADVERTISED_Autoneg |
10353 ADVERTISED_Pause |
10354 ADVERTISED_Asym_Pause;
10355
f07e9af3 10356 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10357 mask |= ADVERTISED_1000baseT_Half |
10358 ADVERTISED_1000baseT_Full;
10359
f07e9af3 10360 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10361 mask |= ADVERTISED_100baseT_Half |
10362 ADVERTISED_100baseT_Full |
10363 ADVERTISED_10baseT_Half |
10364 ADVERTISED_10baseT_Full |
10365 ADVERTISED_TP;
10366 else
10367 mask |= ADVERTISED_FIBRE;
10368
10369 if (cmd->advertising & ~mask)
10370 return -EINVAL;
10371
10372 mask &= (ADVERTISED_1000baseT_Half |
10373 ADVERTISED_1000baseT_Full |
10374 ADVERTISED_100baseT_Half |
10375 ADVERTISED_100baseT_Full |
10376 ADVERTISED_10baseT_Half |
10377 ADVERTISED_10baseT_Full);
10378
10379 cmd->advertising &= mask;
10380 } else {
f07e9af3 10381 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10382 if (speed != SPEED_1000)
7e5856bd
MC
10383 return -EINVAL;
10384
10385 if (cmd->duplex != DUPLEX_FULL)
10386 return -EINVAL;
10387 } else {
25db0338
DD
10388 if (speed != SPEED_100 &&
10389 speed != SPEED_10)
7e5856bd
MC
10390 return -EINVAL;
10391 }
10392 }
10393
f47c11ee 10394 tg3_full_lock(tp, 0);
1da177e4
LT
10395
10396 tp->link_config.autoneg = cmd->autoneg;
10397 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10398 tp->link_config.advertising = (cmd->advertising |
10399 ADVERTISED_Autoneg);
1da177e4
LT
10400 tp->link_config.speed = SPEED_INVALID;
10401 tp->link_config.duplex = DUPLEX_INVALID;
10402 } else {
10403 tp->link_config.advertising = 0;
25db0338 10404 tp->link_config.speed = speed;
1da177e4 10405 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10406 }
6aa20a22 10407
24fcad6b
MC
10408 tp->link_config.orig_speed = tp->link_config.speed;
10409 tp->link_config.orig_duplex = tp->link_config.duplex;
10410 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10411
1da177e4
LT
10412 if (netif_running(dev))
10413 tg3_setup_phy(tp, 1);
10414
f47c11ee 10415 tg3_full_unlock(tp);
6aa20a22 10416
1da177e4
LT
10417 return 0;
10418}
6aa20a22 10419
1da177e4
LT
10420static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10421{
10422 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10423
1da177e4
LT
10424 strcpy(info->driver, DRV_MODULE_NAME);
10425 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 10426 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
10427 strcpy(info->bus_info, pci_name(tp->pdev));
10428}
6aa20a22 10429
1da177e4
LT
10430static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10431{
10432 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10433
63c3a66f 10434 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10435 wol->supported = WAKE_MAGIC;
10436 else
10437 wol->supported = 0;
1da177e4 10438 wol->wolopts = 0;
63c3a66f 10439 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10440 wol->wolopts = WAKE_MAGIC;
10441 memset(&wol->sopass, 0, sizeof(wol->sopass));
10442}
6aa20a22 10443
1da177e4
LT
10444static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10445{
10446 struct tg3 *tp = netdev_priv(dev);
12dac075 10447 struct device *dp = &tp->pdev->dev;
6aa20a22 10448
1da177e4
LT
10449 if (wol->wolopts & ~WAKE_MAGIC)
10450 return -EINVAL;
10451 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10452 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10453 return -EINVAL;
6aa20a22 10454
f2dc0d18
RW
10455 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10456
f47c11ee 10457 spin_lock_bh(&tp->lock);
f2dc0d18 10458 if (device_may_wakeup(dp))
63c3a66f 10459 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10460 else
63c3a66f 10461 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10462 spin_unlock_bh(&tp->lock);
6aa20a22 10463
1da177e4
LT
10464 return 0;
10465}
6aa20a22 10466
1da177e4
LT
10467static u32 tg3_get_msglevel(struct net_device *dev)
10468{
10469 struct tg3 *tp = netdev_priv(dev);
10470 return tp->msg_enable;
10471}
6aa20a22 10472
1da177e4
LT
10473static void tg3_set_msglevel(struct net_device *dev, u32 value)
10474{
10475 struct tg3 *tp = netdev_priv(dev);
10476 tp->msg_enable = value;
10477}
6aa20a22 10478
1da177e4
LT
10479static int tg3_nway_reset(struct net_device *dev)
10480{
10481 struct tg3 *tp = netdev_priv(dev);
1da177e4 10482 int r;
6aa20a22 10483
1da177e4
LT
10484 if (!netif_running(dev))
10485 return -EAGAIN;
10486
f07e9af3 10487 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10488 return -EINVAL;
10489
63c3a66f 10490 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10491 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10492 return -EAGAIN;
3f0e3ad7 10493 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10494 } else {
10495 u32 bmcr;
10496
10497 spin_lock_bh(&tp->lock);
10498 r = -EINVAL;
10499 tg3_readphy(tp, MII_BMCR, &bmcr);
10500 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10501 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10502 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10503 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10504 BMCR_ANENABLE);
10505 r = 0;
10506 }
10507 spin_unlock_bh(&tp->lock);
1da177e4 10508 }
6aa20a22 10509
1da177e4
LT
10510 return r;
10511}
6aa20a22 10512
1da177e4
LT
10513static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10514{
10515 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10516
2c49a44d 10517 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10518 ering->rx_mini_max_pending = 0;
63c3a66f 10519 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10520 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10521 else
10522 ering->rx_jumbo_max_pending = 0;
10523
10524 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10525
10526 ering->rx_pending = tp->rx_pending;
10527 ering->rx_mini_pending = 0;
63c3a66f 10528 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10529 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10530 else
10531 ering->rx_jumbo_pending = 0;
10532
f3f3f27e 10533 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10534}
6aa20a22 10535
1da177e4
LT
10536static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10537{
10538 struct tg3 *tp = netdev_priv(dev);
646c9edd 10539 int i, irq_sync = 0, err = 0;
6aa20a22 10540
2c49a44d
MC
10541 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10542 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10543 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10544 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10545 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10546 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10547 return -EINVAL;
6aa20a22 10548
bbe832c0 10549 if (netif_running(dev)) {
b02fd9e3 10550 tg3_phy_stop(tp);
1da177e4 10551 tg3_netif_stop(tp);
bbe832c0
MC
10552 irq_sync = 1;
10553 }
1da177e4 10554
bbe832c0 10555 tg3_full_lock(tp, irq_sync);
6aa20a22 10556
1da177e4
LT
10557 tp->rx_pending = ering->rx_pending;
10558
63c3a66f 10559 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10560 tp->rx_pending > 63)
10561 tp->rx_pending = 63;
10562 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10563
6fd45cb8 10564 for (i = 0; i < tp->irq_max; i++)
646c9edd 10565 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10566
10567 if (netif_running(dev)) {
944d980e 10568 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10569 err = tg3_restart_hw(tp, 1);
10570 if (!err)
10571 tg3_netif_start(tp);
1da177e4
LT
10572 }
10573
f47c11ee 10574 tg3_full_unlock(tp);
6aa20a22 10575
b02fd9e3
MC
10576 if (irq_sync && !err)
10577 tg3_phy_start(tp);
10578
b9ec6c1b 10579 return err;
1da177e4 10580}
6aa20a22 10581
1da177e4
LT
10582static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10583{
10584 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10585
63c3a66f 10586 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10587
e18ce346 10588 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10589 epause->rx_pause = 1;
10590 else
10591 epause->rx_pause = 0;
10592
e18ce346 10593 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10594 epause->tx_pause = 1;
10595 else
10596 epause->tx_pause = 0;
1da177e4 10597}
6aa20a22 10598
1da177e4
LT
10599static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10600{
10601 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10602 int err = 0;
6aa20a22 10603
63c3a66f 10604 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10605 u32 newadv;
10606 struct phy_device *phydev;
1da177e4 10607
2712168f 10608 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10609
2712168f
MC
10610 if (!(phydev->supported & SUPPORTED_Pause) ||
10611 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10612 (epause->rx_pause != epause->tx_pause)))
2712168f 10613 return -EINVAL;
1da177e4 10614
2712168f
MC
10615 tp->link_config.flowctrl = 0;
10616 if (epause->rx_pause) {
10617 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10618
10619 if (epause->tx_pause) {
10620 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10621 newadv = ADVERTISED_Pause;
b02fd9e3 10622 } else
2712168f
MC
10623 newadv = ADVERTISED_Pause |
10624 ADVERTISED_Asym_Pause;
10625 } else if (epause->tx_pause) {
10626 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10627 newadv = ADVERTISED_Asym_Pause;
10628 } else
10629 newadv = 0;
10630
10631 if (epause->autoneg)
63c3a66f 10632 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10633 else
63c3a66f 10634 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10635
f07e9af3 10636 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10637 u32 oldadv = phydev->advertising &
10638 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10639 if (oldadv != newadv) {
10640 phydev->advertising &=
10641 ~(ADVERTISED_Pause |
10642 ADVERTISED_Asym_Pause);
10643 phydev->advertising |= newadv;
10644 if (phydev->autoneg) {
10645 /*
10646 * Always renegotiate the link to
10647 * inform our link partner of our
10648 * flow control settings, even if the
10649 * flow control is forced. Let
10650 * tg3_adjust_link() do the final
10651 * flow control setup.
10652 */
10653 return phy_start_aneg(phydev);
b02fd9e3 10654 }
b02fd9e3 10655 }
b02fd9e3 10656
2712168f 10657 if (!epause->autoneg)
b02fd9e3 10658 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10659 } else {
10660 tp->link_config.orig_advertising &=
10661 ~(ADVERTISED_Pause |
10662 ADVERTISED_Asym_Pause);
10663 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10664 }
10665 } else {
10666 int irq_sync = 0;
10667
10668 if (netif_running(dev)) {
10669 tg3_netif_stop(tp);
10670 irq_sync = 1;
10671 }
10672
10673 tg3_full_lock(tp, irq_sync);
10674
10675 if (epause->autoneg)
63c3a66f 10676 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10677 else
63c3a66f 10678 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10679 if (epause->rx_pause)
e18ce346 10680 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10681 else
e18ce346 10682 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10683 if (epause->tx_pause)
e18ce346 10684 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10685 else
e18ce346 10686 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10687
10688 if (netif_running(dev)) {
10689 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10690 err = tg3_restart_hw(tp, 1);
10691 if (!err)
10692 tg3_netif_start(tp);
10693 }
10694
10695 tg3_full_unlock(tp);
10696 }
6aa20a22 10697
b9ec6c1b 10698 return err;
1da177e4 10699}
6aa20a22 10700
de6f31eb 10701static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10702{
b9f2c044
JG
10703 switch (sset) {
10704 case ETH_SS_TEST:
10705 return TG3_NUM_TEST;
10706 case ETH_SS_STATS:
10707 return TG3_NUM_STATS;
10708 default:
10709 return -EOPNOTSUPP;
10710 }
4cafd3f5
MC
10711}
10712
de6f31eb 10713static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10714{
10715 switch (stringset) {
10716 case ETH_SS_STATS:
10717 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10718 break;
4cafd3f5
MC
10719 case ETH_SS_TEST:
10720 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10721 break;
1da177e4
LT
10722 default:
10723 WARN_ON(1); /* we need a WARN() */
10724 break;
10725 }
10726}
10727
81b8709c 10728static int tg3_set_phys_id(struct net_device *dev,
10729 enum ethtool_phys_id_state state)
4009a93d
MC
10730{
10731 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10732
10733 if (!netif_running(tp->dev))
10734 return -EAGAIN;
10735
81b8709c 10736 switch (state) {
10737 case ETHTOOL_ID_ACTIVE:
fce55922 10738 return 1; /* cycle on/off once per second */
4009a93d 10739
81b8709c 10740 case ETHTOOL_ID_ON:
10741 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10742 LED_CTRL_1000MBPS_ON |
10743 LED_CTRL_100MBPS_ON |
10744 LED_CTRL_10MBPS_ON |
10745 LED_CTRL_TRAFFIC_OVERRIDE |
10746 LED_CTRL_TRAFFIC_BLINK |
10747 LED_CTRL_TRAFFIC_LED);
10748 break;
6aa20a22 10749
81b8709c 10750 case ETHTOOL_ID_OFF:
10751 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10752 LED_CTRL_TRAFFIC_OVERRIDE);
10753 break;
4009a93d 10754
81b8709c 10755 case ETHTOOL_ID_INACTIVE:
10756 tw32(MAC_LED_CTRL, tp->led_ctrl);
10757 break;
4009a93d 10758 }
81b8709c 10759
4009a93d
MC
10760 return 0;
10761}
10762
de6f31eb 10763static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10764 struct ethtool_stats *estats, u64 *tmp_stats)
10765{
10766 struct tg3 *tp = netdev_priv(dev);
10767 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10768}
10769
535a490e 10770static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
10771{
10772 int i;
10773 __be32 *buf;
10774 u32 offset = 0, len = 0;
10775 u32 magic, val;
10776
63c3a66f 10777 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10778 return NULL;
10779
10780 if (magic == TG3_EEPROM_MAGIC) {
10781 for (offset = TG3_NVM_DIR_START;
10782 offset < TG3_NVM_DIR_END;
10783 offset += TG3_NVM_DIRENT_SIZE) {
10784 if (tg3_nvram_read(tp, offset, &val))
10785 return NULL;
10786
10787 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10788 TG3_NVM_DIRTYPE_EXTVPD)
10789 break;
10790 }
10791
10792 if (offset != TG3_NVM_DIR_END) {
10793 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10794 if (tg3_nvram_read(tp, offset + 4, &offset))
10795 return NULL;
10796
10797 offset = tg3_nvram_logical_addr(tp, offset);
10798 }
10799 }
10800
10801 if (!offset || !len) {
10802 offset = TG3_NVM_VPD_OFF;
10803 len = TG3_NVM_VPD_LEN;
10804 }
10805
10806 buf = kmalloc(len, GFP_KERNEL);
10807 if (buf == NULL)
10808 return NULL;
10809
10810 if (magic == TG3_EEPROM_MAGIC) {
10811 for (i = 0; i < len; i += 4) {
10812 /* The data is in little-endian format in NVRAM.
10813 * Use the big-endian read routines to preserve
10814 * the byte order as it exists in NVRAM.
10815 */
10816 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10817 goto error;
10818 }
10819 } else {
10820 u8 *ptr;
10821 ssize_t cnt;
10822 unsigned int pos = 0;
10823
10824 ptr = (u8 *)&buf[0];
10825 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10826 cnt = pci_read_vpd(tp->pdev, pos,
10827 len - pos, ptr);
10828 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10829 cnt = 0;
10830 else if (cnt < 0)
10831 goto error;
10832 }
10833 if (pos != len)
10834 goto error;
10835 }
10836
535a490e
MC
10837 *vpdlen = len;
10838
c3e94500
MC
10839 return buf;
10840
10841error:
10842 kfree(buf);
10843 return NULL;
10844}
10845
566f86ad 10846#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10847#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10848#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10849#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10850#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10851#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 10852#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
10853#define NVRAM_SELFBOOT_HW_SIZE 0x20
10854#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10855
10856static int tg3_test_nvram(struct tg3 *tp)
10857{
535a490e 10858 u32 csum, magic, len;
a9dc529d 10859 __be32 *buf;
ab0049b4 10860 int i, j, k, err = 0, size;
566f86ad 10861
63c3a66f 10862 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10863 return 0;
10864
e4f34110 10865 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10866 return -EIO;
10867
1b27777a
MC
10868 if (magic == TG3_EEPROM_MAGIC)
10869 size = NVRAM_TEST_SIZE;
b16250e3 10870 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10871 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10872 TG3_EEPROM_SB_FORMAT_1) {
10873 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10874 case TG3_EEPROM_SB_REVISION_0:
10875 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10876 break;
10877 case TG3_EEPROM_SB_REVISION_2:
10878 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10879 break;
10880 case TG3_EEPROM_SB_REVISION_3:
10881 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10882 break;
727a6d9f
MC
10883 case TG3_EEPROM_SB_REVISION_4:
10884 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10885 break;
10886 case TG3_EEPROM_SB_REVISION_5:
10887 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10888 break;
10889 case TG3_EEPROM_SB_REVISION_6:
10890 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10891 break;
a5767dec 10892 default:
727a6d9f 10893 return -EIO;
a5767dec
MC
10894 }
10895 } else
1b27777a 10896 return 0;
b16250e3
MC
10897 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10898 size = NVRAM_SELFBOOT_HW_SIZE;
10899 else
1b27777a
MC
10900 return -EIO;
10901
10902 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10903 if (buf == NULL)
10904 return -ENOMEM;
10905
1b27777a
MC
10906 err = -EIO;
10907 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10908 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10909 if (err)
566f86ad 10910 break;
566f86ad 10911 }
1b27777a 10912 if (i < size)
566f86ad
MC
10913 goto out;
10914
1b27777a 10915 /* Selfboot format */
a9dc529d 10916 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10917 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10918 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10919 u8 *buf8 = (u8 *) buf, csum8 = 0;
10920
b9fc7dc5 10921 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10922 TG3_EEPROM_SB_REVISION_2) {
10923 /* For rev 2, the csum doesn't include the MBA. */
10924 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10925 csum8 += buf8[i];
10926 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10927 csum8 += buf8[i];
10928 } else {
10929 for (i = 0; i < size; i++)
10930 csum8 += buf8[i];
10931 }
1b27777a 10932
ad96b485
AB
10933 if (csum8 == 0) {
10934 err = 0;
10935 goto out;
10936 }
10937
10938 err = -EIO;
10939 goto out;
1b27777a 10940 }
566f86ad 10941
b9fc7dc5 10942 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10943 TG3_EEPROM_MAGIC_HW) {
10944 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10945 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10946 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10947
10948 /* Separate the parity bits and the data bytes. */
10949 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10950 if ((i == 0) || (i == 8)) {
10951 int l;
10952 u8 msk;
10953
10954 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10955 parity[k++] = buf8[i] & msk;
10956 i++;
859a5887 10957 } else if (i == 16) {
b16250e3
MC
10958 int l;
10959 u8 msk;
10960
10961 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10962 parity[k++] = buf8[i] & msk;
10963 i++;
10964
10965 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10966 parity[k++] = buf8[i] & msk;
10967 i++;
10968 }
10969 data[j++] = buf8[i];
10970 }
10971
10972 err = -EIO;
10973 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10974 u8 hw8 = hweight8(data[i]);
10975
10976 if ((hw8 & 0x1) && parity[i])
10977 goto out;
10978 else if (!(hw8 & 0x1) && !parity[i])
10979 goto out;
10980 }
10981 err = 0;
10982 goto out;
10983 }
10984
01c3a392
MC
10985 err = -EIO;
10986
566f86ad
MC
10987 /* Bootstrap checksum at offset 0x10 */
10988 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10989 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10990 goto out;
10991
10992 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10993 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10994 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10995 goto out;
566f86ad 10996
c3e94500
MC
10997 kfree(buf);
10998
535a490e 10999 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
11000 if (!buf)
11001 return -ENOMEM;
d4894f3e 11002
535a490e 11003 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11004 if (i > 0) {
11005 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11006 if (j < 0)
11007 goto out;
11008
535a490e 11009 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11010 goto out;
11011
11012 i += PCI_VPD_LRDT_TAG_SIZE;
11013 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11014 PCI_VPD_RO_KEYWORD_CHKSUM);
11015 if (j > 0) {
11016 u8 csum8 = 0;
11017
11018 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11019
11020 for (i = 0; i <= j; i++)
11021 csum8 += ((u8 *)buf)[i];
11022
11023 if (csum8)
11024 goto out;
11025 }
11026 }
11027
566f86ad
MC
11028 err = 0;
11029
11030out:
11031 kfree(buf);
11032 return err;
11033}
11034
ca43007a
MC
11035#define TG3_SERDES_TIMEOUT_SEC 2
11036#define TG3_COPPER_TIMEOUT_SEC 6
11037
11038static int tg3_test_link(struct tg3 *tp)
11039{
11040 int i, max;
11041
11042 if (!netif_running(tp->dev))
11043 return -ENODEV;
11044
f07e9af3 11045 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11046 max = TG3_SERDES_TIMEOUT_SEC;
11047 else
11048 max = TG3_COPPER_TIMEOUT_SEC;
11049
11050 for (i = 0; i < max; i++) {
11051 if (netif_carrier_ok(tp->dev))
11052 return 0;
11053
11054 if (msleep_interruptible(1000))
11055 break;
11056 }
11057
11058 return -EIO;
11059}
11060
a71116d1 11061/* Only test the commonly used registers */
30ca3e37 11062static int tg3_test_registers(struct tg3 *tp)
a71116d1 11063{
b16250e3 11064 int i, is_5705, is_5750;
a71116d1
MC
11065 u32 offset, read_mask, write_mask, val, save_val, read_val;
11066 static struct {
11067 u16 offset;
11068 u16 flags;
11069#define TG3_FL_5705 0x1
11070#define TG3_FL_NOT_5705 0x2
11071#define TG3_FL_NOT_5788 0x4
b16250e3 11072#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11073 u32 read_mask;
11074 u32 write_mask;
11075 } reg_tbl[] = {
11076 /* MAC Control Registers */
11077 { MAC_MODE, TG3_FL_NOT_5705,
11078 0x00000000, 0x00ef6f8c },
11079 { MAC_MODE, TG3_FL_5705,
11080 0x00000000, 0x01ef6b8c },
11081 { MAC_STATUS, TG3_FL_NOT_5705,
11082 0x03800107, 0x00000000 },
11083 { MAC_STATUS, TG3_FL_5705,
11084 0x03800100, 0x00000000 },
11085 { MAC_ADDR_0_HIGH, 0x0000,
11086 0x00000000, 0x0000ffff },
11087 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11088 0x00000000, 0xffffffff },
a71116d1
MC
11089 { MAC_RX_MTU_SIZE, 0x0000,
11090 0x00000000, 0x0000ffff },
11091 { MAC_TX_MODE, 0x0000,
11092 0x00000000, 0x00000070 },
11093 { MAC_TX_LENGTHS, 0x0000,
11094 0x00000000, 0x00003fff },
11095 { MAC_RX_MODE, TG3_FL_NOT_5705,
11096 0x00000000, 0x000007fc },
11097 { MAC_RX_MODE, TG3_FL_5705,
11098 0x00000000, 0x000007dc },
11099 { MAC_HASH_REG_0, 0x0000,
11100 0x00000000, 0xffffffff },
11101 { MAC_HASH_REG_1, 0x0000,
11102 0x00000000, 0xffffffff },
11103 { MAC_HASH_REG_2, 0x0000,
11104 0x00000000, 0xffffffff },
11105 { MAC_HASH_REG_3, 0x0000,
11106 0x00000000, 0xffffffff },
11107
11108 /* Receive Data and Receive BD Initiator Control Registers. */
11109 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11110 0x00000000, 0xffffffff },
11111 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11112 0x00000000, 0xffffffff },
11113 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11114 0x00000000, 0x00000003 },
11115 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11116 0x00000000, 0xffffffff },
11117 { RCVDBDI_STD_BD+0, 0x0000,
11118 0x00000000, 0xffffffff },
11119 { RCVDBDI_STD_BD+4, 0x0000,
11120 0x00000000, 0xffffffff },
11121 { RCVDBDI_STD_BD+8, 0x0000,
11122 0x00000000, 0xffff0002 },
11123 { RCVDBDI_STD_BD+0xc, 0x0000,
11124 0x00000000, 0xffffffff },
6aa20a22 11125
a71116d1
MC
11126 /* Receive BD Initiator Control Registers. */
11127 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11128 0x00000000, 0xffffffff },
11129 { RCVBDI_STD_THRESH, TG3_FL_5705,
11130 0x00000000, 0x000003ff },
11131 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11132 0x00000000, 0xffffffff },
6aa20a22 11133
a71116d1
MC
11134 /* Host Coalescing Control Registers. */
11135 { HOSTCC_MODE, TG3_FL_NOT_5705,
11136 0x00000000, 0x00000004 },
11137 { HOSTCC_MODE, TG3_FL_5705,
11138 0x00000000, 0x000000f6 },
11139 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11140 0x00000000, 0xffffffff },
11141 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11142 0x00000000, 0x000003ff },
11143 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11144 0x00000000, 0xffffffff },
11145 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11146 0x00000000, 0x000003ff },
11147 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11148 0x00000000, 0xffffffff },
11149 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11150 0x00000000, 0x000000ff },
11151 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11152 0x00000000, 0xffffffff },
11153 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11154 0x00000000, 0x000000ff },
11155 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11156 0x00000000, 0xffffffff },
11157 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11158 0x00000000, 0xffffffff },
11159 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11160 0x00000000, 0xffffffff },
11161 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11162 0x00000000, 0x000000ff },
11163 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11164 0x00000000, 0xffffffff },
11165 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11166 0x00000000, 0x000000ff },
11167 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11168 0x00000000, 0xffffffff },
11169 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11170 0x00000000, 0xffffffff },
11171 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11172 0x00000000, 0xffffffff },
11173 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11174 0x00000000, 0xffffffff },
11175 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11176 0x00000000, 0xffffffff },
11177 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11178 0xffffffff, 0x00000000 },
11179 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11180 0xffffffff, 0x00000000 },
11181
11182 /* Buffer Manager Control Registers. */
b16250e3 11183 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11184 0x00000000, 0x007fff80 },
b16250e3 11185 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11186 0x00000000, 0x007fffff },
11187 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11188 0x00000000, 0x0000003f },
11189 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11190 0x00000000, 0x000001ff },
11191 { BUFMGR_MB_HIGH_WATER, 0x0000,
11192 0x00000000, 0x000001ff },
11193 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11194 0xffffffff, 0x00000000 },
11195 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11196 0xffffffff, 0x00000000 },
6aa20a22 11197
a71116d1
MC
11198 /* Mailbox Registers */
11199 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11200 0x00000000, 0x000001ff },
11201 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11202 0x00000000, 0x000001ff },
11203 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11204 0x00000000, 0x000007ff },
11205 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11206 0x00000000, 0x000001ff },
11207
11208 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11209 };
11210
b16250e3 11211 is_5705 = is_5750 = 0;
63c3a66f 11212 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11213 is_5705 = 1;
63c3a66f 11214 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11215 is_5750 = 1;
11216 }
a71116d1
MC
11217
11218 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11219 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11220 continue;
11221
11222 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11223 continue;
11224
63c3a66f 11225 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11226 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11227 continue;
11228
b16250e3
MC
11229 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11230 continue;
11231
a71116d1
MC
11232 offset = (u32) reg_tbl[i].offset;
11233 read_mask = reg_tbl[i].read_mask;
11234 write_mask = reg_tbl[i].write_mask;
11235
11236 /* Save the original register content */
11237 save_val = tr32(offset);
11238
11239 /* Determine the read-only value. */
11240 read_val = save_val & read_mask;
11241
11242 /* Write zero to the register, then make sure the read-only bits
11243 * are not changed and the read/write bits are all zeros.
11244 */
11245 tw32(offset, 0);
11246
11247 val = tr32(offset);
11248
11249 /* Test the read-only and read/write bits. */
11250 if (((val & read_mask) != read_val) || (val & write_mask))
11251 goto out;
11252
11253 /* Write ones to all the bits defined by RdMask and WrMask, then
11254 * make sure the read-only bits are not changed and the
11255 * read/write bits are all ones.
11256 */
11257 tw32(offset, read_mask | write_mask);
11258
11259 val = tr32(offset);
11260
11261 /* Test the read-only bits. */
11262 if ((val & read_mask) != read_val)
11263 goto out;
11264
11265 /* Test the read/write bits. */
11266 if ((val & write_mask) != write_mask)
11267 goto out;
11268
11269 tw32(offset, save_val);
11270 }
11271
11272 return 0;
11273
11274out:
9f88f29f 11275 if (netif_msg_hw(tp))
2445e461
MC
11276 netdev_err(tp->dev,
11277 "Register test failed at offset %x\n", offset);
a71116d1
MC
11278 tw32(offset, save_val);
11279 return -EIO;
11280}
11281
7942e1db
MC
11282static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11283{
f71e1309 11284 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11285 int i;
11286 u32 j;
11287
e9edda69 11288 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11289 for (j = 0; j < len; j += 4) {
11290 u32 val;
11291
11292 tg3_write_mem(tp, offset + j, test_pattern[i]);
11293 tg3_read_mem(tp, offset + j, &val);
11294 if (val != test_pattern[i])
11295 return -EIO;
11296 }
11297 }
11298 return 0;
11299}
11300
11301static int tg3_test_memory(struct tg3 *tp)
11302{
11303 static struct mem_entry {
11304 u32 offset;
11305 u32 len;
11306 } mem_tbl_570x[] = {
38690194 11307 { 0x00000000, 0x00b50},
7942e1db
MC
11308 { 0x00002000, 0x1c000},
11309 { 0xffffffff, 0x00000}
11310 }, mem_tbl_5705[] = {
11311 { 0x00000100, 0x0000c},
11312 { 0x00000200, 0x00008},
7942e1db
MC
11313 { 0x00004000, 0x00800},
11314 { 0x00006000, 0x01000},
11315 { 0x00008000, 0x02000},
11316 { 0x00010000, 0x0e000},
11317 { 0xffffffff, 0x00000}
79f4d13a
MC
11318 }, mem_tbl_5755[] = {
11319 { 0x00000200, 0x00008},
11320 { 0x00004000, 0x00800},
11321 { 0x00006000, 0x00800},
11322 { 0x00008000, 0x02000},
11323 { 0x00010000, 0x0c000},
11324 { 0xffffffff, 0x00000}
b16250e3
MC
11325 }, mem_tbl_5906[] = {
11326 { 0x00000200, 0x00008},
11327 { 0x00004000, 0x00400},
11328 { 0x00006000, 0x00400},
11329 { 0x00008000, 0x01000},
11330 { 0x00010000, 0x01000},
11331 { 0xffffffff, 0x00000}
8b5a6c42
MC
11332 }, mem_tbl_5717[] = {
11333 { 0x00000200, 0x00008},
11334 { 0x00010000, 0x0a000},
11335 { 0x00020000, 0x13c00},
11336 { 0xffffffff, 0x00000}
11337 }, mem_tbl_57765[] = {
11338 { 0x00000200, 0x00008},
11339 { 0x00004000, 0x00800},
11340 { 0x00006000, 0x09800},
11341 { 0x00010000, 0x0a000},
11342 { 0xffffffff, 0x00000}
7942e1db
MC
11343 };
11344 struct mem_entry *mem_tbl;
11345 int err = 0;
11346 int i;
11347
63c3a66f 11348 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
11349 mem_tbl = mem_tbl_5717;
11350 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11351 mem_tbl = mem_tbl_57765;
63c3a66f 11352 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11353 mem_tbl = mem_tbl_5755;
11354 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11355 mem_tbl = mem_tbl_5906;
63c3a66f 11356 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11357 mem_tbl = mem_tbl_5705;
11358 else
7942e1db
MC
11359 mem_tbl = mem_tbl_570x;
11360
11361 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11362 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11363 if (err)
7942e1db
MC
11364 break;
11365 }
6aa20a22 11366
7942e1db
MC
11367 return err;
11368}
11369
bb158d69
MC
11370#define TG3_TSO_MSS 500
11371
11372#define TG3_TSO_IP_HDR_LEN 20
11373#define TG3_TSO_TCP_HDR_LEN 20
11374#define TG3_TSO_TCP_OPT_LEN 12
11375
11376static const u8 tg3_tso_header[] = {
113770x08, 0x00,
113780x45, 0x00, 0x00, 0x00,
113790x00, 0x00, 0x40, 0x00,
113800x40, 0x06, 0x00, 0x00,
113810x0a, 0x00, 0x00, 0x01,
113820x0a, 0x00, 0x00, 0x02,
113830x0d, 0x00, 0xe0, 0x00,
113840x00, 0x00, 0x01, 0x00,
113850x00, 0x00, 0x02, 0x00,
113860x80, 0x10, 0x10, 0x00,
113870x14, 0x09, 0x00, 0x00,
113880x01, 0x01, 0x08, 0x0a,
113890x11, 0x11, 0x11, 0x11,
113900x11, 0x11, 0x11, 0x11,
11391};
9f40dead 11392
28a45957 11393static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11394{
5e5a7f37 11395 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11396 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11397 u32 budget;
c76949a6
MC
11398 struct sk_buff *skb, *rx_skb;
11399 u8 *tx_data;
11400 dma_addr_t map;
11401 int num_pkts, tx_len, rx_len, i, err;
11402 struct tg3_rx_buffer_desc *desc;
898a56f8 11403 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11404 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11405
c8873405
MC
11406 tnapi = &tp->napi[0];
11407 rnapi = &tp->napi[0];
0c1d0e2b 11408 if (tp->irq_cnt > 1) {
63c3a66f 11409 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11410 rnapi = &tp->napi[1];
63c3a66f 11411 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11412 tnapi = &tp->napi[1];
0c1d0e2b 11413 }
fd2ce37f 11414 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11415
c76949a6
MC
11416 err = -EIO;
11417
4852a861 11418 tx_len = pktsz;
a20e9c62 11419 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11420 if (!skb)
11421 return -ENOMEM;
11422
c76949a6
MC
11423 tx_data = skb_put(skb, tx_len);
11424 memcpy(tx_data, tp->dev->dev_addr, 6);
11425 memset(tx_data + 6, 0x0, 8);
11426
4852a861 11427 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11428
28a45957 11429 if (tso_loopback) {
bb158d69
MC
11430 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11431
11432 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11433 TG3_TSO_TCP_OPT_LEN;
11434
11435 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11436 sizeof(tg3_tso_header));
11437 mss = TG3_TSO_MSS;
11438
11439 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11440 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11441
11442 /* Set the total length field in the IP header */
11443 iph->tot_len = htons((u16)(mss + hdr_len));
11444
11445 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11446 TXD_FLAG_CPU_POST_DMA);
11447
63c3a66f
JP
11448 if (tg3_flag(tp, HW_TSO_1) ||
11449 tg3_flag(tp, HW_TSO_2) ||
11450 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11451 struct tcphdr *th;
11452 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11453 th = (struct tcphdr *)&tx_data[val];
11454 th->check = 0;
11455 } else
11456 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11457
63c3a66f 11458 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11459 mss |= (hdr_len & 0xc) << 12;
11460 if (hdr_len & 0x10)
11461 base_flags |= 0x00000010;
11462 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11463 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11464 mss |= hdr_len << 9;
63c3a66f 11465 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11466 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11467 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11468 } else {
11469 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11470 }
11471
11472 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11473 } else {
11474 num_pkts = 1;
11475 data_off = ETH_HLEN;
11476 }
11477
11478 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11479 tx_data[i] = (u8) (i & 0xff);
11480
f4188d8a
AD
11481 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11482 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11483 dev_kfree_skb(skb);
11484 return -EIO;
11485 }
c76949a6 11486
0d681b27
MC
11487 val = tnapi->tx_prod;
11488 tnapi->tx_buffers[val].skb = skb;
11489 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11490
c76949a6 11491 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11492 rnapi->coal_now);
c76949a6
MC
11493
11494 udelay(10);
11495
898a56f8 11496 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11497
84b67b27
MC
11498 budget = tg3_tx_avail(tnapi);
11499 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11500 base_flags | TXD_FLAG_END, mss, 0)) {
11501 tnapi->tx_buffers[val].skb = NULL;
11502 dev_kfree_skb(skb);
11503 return -EIO;
11504 }
c76949a6 11505
f3f3f27e 11506 tnapi->tx_prod++;
c76949a6 11507
f3f3f27e
MC
11508 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11509 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11510
11511 udelay(10);
11512
303fc921
MC
11513 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11514 for (i = 0; i < 35; i++) {
c76949a6 11515 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11516 coal_now);
c76949a6
MC
11517
11518 udelay(10);
11519
898a56f8
MC
11520 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11521 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11522 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11523 (rx_idx == (rx_start_idx + num_pkts)))
11524 break;
11525 }
11526
0d681b27 11527 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, 0);
c76949a6
MC
11528 dev_kfree_skb(skb);
11529
f3f3f27e 11530 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11531 goto out;
11532
11533 if (rx_idx != rx_start_idx + num_pkts)
11534 goto out;
11535
bb158d69
MC
11536 val = data_off;
11537 while (rx_idx != rx_start_idx) {
11538 desc = &rnapi->rx_rcb[rx_start_idx++];
11539 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11540 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11541
bb158d69
MC
11542 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11543 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11544 goto out;
c76949a6 11545
bb158d69
MC
11546 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11547 - ETH_FCS_LEN;
c76949a6 11548
28a45957 11549 if (!tso_loopback) {
bb158d69
MC
11550 if (rx_len != tx_len)
11551 goto out;
4852a861 11552
bb158d69
MC
11553 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11554 if (opaque_key != RXD_OPAQUE_RING_STD)
11555 goto out;
11556 } else {
11557 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11558 goto out;
11559 }
11560 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11561 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11562 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11563 goto out;
bb158d69 11564 }
4852a861 11565
bb158d69
MC
11566 if (opaque_key == RXD_OPAQUE_RING_STD) {
11567 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11568 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11569 mapping);
11570 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11571 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11572 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11573 mapping);
11574 } else
11575 goto out;
c76949a6 11576
bb158d69
MC
11577 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11578 PCI_DMA_FROMDEVICE);
c76949a6 11579
bb158d69
MC
11580 for (i = data_off; i < rx_len; i++, val++) {
11581 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11582 goto out;
11583 }
c76949a6 11584 }
bb158d69 11585
c76949a6 11586 err = 0;
6aa20a22 11587
c76949a6
MC
11588 /* tg3_free_rings will unmap and free the rx_skb */
11589out:
11590 return err;
11591}
11592
00c266b7
MC
11593#define TG3_STD_LOOPBACK_FAILED 1
11594#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11595#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11596#define TG3_LOOPBACK_FAILED \
11597 (TG3_STD_LOOPBACK_FAILED | \
11598 TG3_JMB_LOOPBACK_FAILED | \
11599 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11600
941ec90f 11601static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11602{
28a45957 11603 int err = -EIO;
2215e24c 11604 u32 eee_cap;
9f40dead 11605
ab789046
MC
11606 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11607 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11608
28a45957
MC
11609 if (!netif_running(tp->dev)) {
11610 data[0] = TG3_LOOPBACK_FAILED;
11611 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11612 if (do_extlpbk)
11613 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11614 goto done;
11615 }
11616
b9ec6c1b 11617 err = tg3_reset_hw(tp, 1);
ab789046 11618 if (err) {
28a45957
MC
11619 data[0] = TG3_LOOPBACK_FAILED;
11620 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11621 if (do_extlpbk)
11622 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11623 goto done;
11624 }
9f40dead 11625
63c3a66f 11626 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11627 int i;
11628
11629 /* Reroute all rx packets to the 1st queue */
11630 for (i = MAC_RSS_INDIR_TBL_0;
11631 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11632 tw32(i, 0x0);
11633 }
11634
6e01b20b
MC
11635 /* HW errata - mac loopback fails in some cases on 5780.
11636 * Normal traffic and PHY loopback are not affected by
11637 * errata. Also, the MAC loopback test is deprecated for
11638 * all newer ASIC revisions.
11639 */
11640 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11641 !tg3_flag(tp, CPMU_PRESENT)) {
11642 tg3_mac_loopback(tp, true);
9936bcf6 11643
28a45957
MC
11644 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11645 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11646
11647 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11648 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11649 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11650
11651 tg3_mac_loopback(tp, false);
11652 }
4852a861 11653
f07e9af3 11654 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11655 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11656 int i;
11657
941ec90f 11658 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11659
11660 /* Wait for link */
11661 for (i = 0; i < 100; i++) {
11662 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11663 break;
11664 mdelay(1);
11665 }
11666
28a45957
MC
11667 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11668 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11669 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11670 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11671 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11672 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11673 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11674 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11675
941ec90f
MC
11676 if (do_extlpbk) {
11677 tg3_phy_lpbk_set(tp, 0, true);
11678
11679 /* All link indications report up, but the hardware
11680 * isn't really ready for about 20 msec. Double it
11681 * to be sure.
11682 */
11683 mdelay(40);
11684
11685 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11686 data[2] |= TG3_STD_LOOPBACK_FAILED;
11687 if (tg3_flag(tp, TSO_CAPABLE) &&
11688 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11689 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11690 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11691 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11692 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11693 }
11694
5e5a7f37
MC
11695 /* Re-enable gphy autopowerdown. */
11696 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11697 tg3_phy_toggle_apd(tp, true);
11698 }
6833c043 11699
941ec90f 11700 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11701
ab789046
MC
11702done:
11703 tp->phy_flags |= eee_cap;
11704
9f40dead
MC
11705 return err;
11706}
11707
4cafd3f5
MC
11708static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11709 u64 *data)
11710{
566f86ad 11711 struct tg3 *tp = netdev_priv(dev);
941ec90f 11712 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11713
bed9829f
MC
11714 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11715 tg3_power_up(tp)) {
11716 etest->flags |= ETH_TEST_FL_FAILED;
11717 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11718 return;
11719 }
bc1c7567 11720
566f86ad
MC
11721 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11722
11723 if (tg3_test_nvram(tp) != 0) {
11724 etest->flags |= ETH_TEST_FL_FAILED;
11725 data[0] = 1;
11726 }
941ec90f 11727 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11728 etest->flags |= ETH_TEST_FL_FAILED;
11729 data[1] = 1;
11730 }
a71116d1 11731 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11732 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11733
11734 if (netif_running(dev)) {
b02fd9e3 11735 tg3_phy_stop(tp);
a71116d1 11736 tg3_netif_stop(tp);
bbe832c0
MC
11737 irq_sync = 1;
11738 }
a71116d1 11739
bbe832c0 11740 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11741
11742 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11743 err = tg3_nvram_lock(tp);
a71116d1 11744 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11745 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11746 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11747 if (!err)
11748 tg3_nvram_unlock(tp);
a71116d1 11749
f07e9af3 11750 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11751 tg3_phy_reset(tp);
11752
a71116d1
MC
11753 if (tg3_test_registers(tp) != 0) {
11754 etest->flags |= ETH_TEST_FL_FAILED;
11755 data[2] = 1;
11756 }
28a45957 11757
7942e1db
MC
11758 if (tg3_test_memory(tp) != 0) {
11759 etest->flags |= ETH_TEST_FL_FAILED;
11760 data[3] = 1;
11761 }
28a45957 11762
941ec90f
MC
11763 if (doextlpbk)
11764 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11765
11766 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 11767 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11768
f47c11ee
DM
11769 tg3_full_unlock(tp);
11770
d4bc3927
MC
11771 if (tg3_test_interrupt(tp) != 0) {
11772 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 11773 data[7] = 1;
d4bc3927 11774 }
f47c11ee
DM
11775
11776 tg3_full_lock(tp, 0);
d4bc3927 11777
a71116d1
MC
11778 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11779 if (netif_running(dev)) {
63c3a66f 11780 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11781 err2 = tg3_restart_hw(tp, 1);
11782 if (!err2)
b9ec6c1b 11783 tg3_netif_start(tp);
a71116d1 11784 }
f47c11ee
DM
11785
11786 tg3_full_unlock(tp);
b02fd9e3
MC
11787
11788 if (irq_sync && !err2)
11789 tg3_phy_start(tp);
a71116d1 11790 }
80096068 11791 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11792 tg3_power_down(tp);
bc1c7567 11793
4cafd3f5
MC
11794}
11795
1da177e4
LT
11796static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11797{
11798 struct mii_ioctl_data *data = if_mii(ifr);
11799 struct tg3 *tp = netdev_priv(dev);
11800 int err;
11801
63c3a66f 11802 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11803 struct phy_device *phydev;
f07e9af3 11804 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11805 return -EAGAIN;
3f0e3ad7 11806 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11807 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11808 }
11809
33f401ae 11810 switch (cmd) {
1da177e4 11811 case SIOCGMIIPHY:
882e9793 11812 data->phy_id = tp->phy_addr;
1da177e4
LT
11813
11814 /* fallthru */
11815 case SIOCGMIIREG: {
11816 u32 mii_regval;
11817
f07e9af3 11818 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11819 break; /* We have no PHY */
11820
34eea5ac 11821 if (!netif_running(dev))
bc1c7567
MC
11822 return -EAGAIN;
11823
f47c11ee 11824 spin_lock_bh(&tp->lock);
1da177e4 11825 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11826 spin_unlock_bh(&tp->lock);
1da177e4
LT
11827
11828 data->val_out = mii_regval;
11829
11830 return err;
11831 }
11832
11833 case SIOCSMIIREG:
f07e9af3 11834 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11835 break; /* We have no PHY */
11836
34eea5ac 11837 if (!netif_running(dev))
bc1c7567
MC
11838 return -EAGAIN;
11839
f47c11ee 11840 spin_lock_bh(&tp->lock);
1da177e4 11841 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11842 spin_unlock_bh(&tp->lock);
1da177e4
LT
11843
11844 return err;
11845
11846 default:
11847 /* do nothing */
11848 break;
11849 }
11850 return -EOPNOTSUPP;
11851}
11852
15f9850d
DM
11853static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11854{
11855 struct tg3 *tp = netdev_priv(dev);
11856
11857 memcpy(ec, &tp->coal, sizeof(*ec));
11858 return 0;
11859}
11860
d244c892
MC
11861static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11862{
11863 struct tg3 *tp = netdev_priv(dev);
11864 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11865 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11866
63c3a66f 11867 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11868 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11869 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11870 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11871 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11872 }
11873
11874 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11875 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11876 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11877 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11878 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11879 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11880 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11881 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11882 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11883 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11884 return -EINVAL;
11885
11886 /* No rx interrupts will be generated if both are zero */
11887 if ((ec->rx_coalesce_usecs == 0) &&
11888 (ec->rx_max_coalesced_frames == 0))
11889 return -EINVAL;
11890
11891 /* No tx interrupts will be generated if both are zero */
11892 if ((ec->tx_coalesce_usecs == 0) &&
11893 (ec->tx_max_coalesced_frames == 0))
11894 return -EINVAL;
11895
11896 /* Only copy relevant parameters, ignore all others. */
11897 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11898 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11899 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11900 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11901 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11902 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11903 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11904 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11905 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11906
11907 if (netif_running(dev)) {
11908 tg3_full_lock(tp, 0);
11909 __tg3_set_coalesce(tp, &tp->coal);
11910 tg3_full_unlock(tp);
11911 }
11912 return 0;
11913}
11914
7282d491 11915static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11916 .get_settings = tg3_get_settings,
11917 .set_settings = tg3_set_settings,
11918 .get_drvinfo = tg3_get_drvinfo,
11919 .get_regs_len = tg3_get_regs_len,
11920 .get_regs = tg3_get_regs,
11921 .get_wol = tg3_get_wol,
11922 .set_wol = tg3_set_wol,
11923 .get_msglevel = tg3_get_msglevel,
11924 .set_msglevel = tg3_set_msglevel,
11925 .nway_reset = tg3_nway_reset,
11926 .get_link = ethtool_op_get_link,
11927 .get_eeprom_len = tg3_get_eeprom_len,
11928 .get_eeprom = tg3_get_eeprom,
11929 .set_eeprom = tg3_set_eeprom,
11930 .get_ringparam = tg3_get_ringparam,
11931 .set_ringparam = tg3_set_ringparam,
11932 .get_pauseparam = tg3_get_pauseparam,
11933 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11934 .self_test = tg3_self_test,
1da177e4 11935 .get_strings = tg3_get_strings,
81b8709c 11936 .set_phys_id = tg3_set_phys_id,
1da177e4 11937 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11938 .get_coalesce = tg3_get_coalesce,
d244c892 11939 .set_coalesce = tg3_set_coalesce,
b9f2c044 11940 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11941};
11942
11943static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11944{
1b27777a 11945 u32 cursize, val, magic;
1da177e4
LT
11946
11947 tp->nvram_size = EEPROM_CHIP_SIZE;
11948
e4f34110 11949 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11950 return;
11951
b16250e3
MC
11952 if ((magic != TG3_EEPROM_MAGIC) &&
11953 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11954 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11955 return;
11956
11957 /*
11958 * Size the chip by reading offsets at increasing powers of two.
11959 * When we encounter our validation signature, we know the addressing
11960 * has wrapped around, and thus have our chip size.
11961 */
1b27777a 11962 cursize = 0x10;
1da177e4
LT
11963
11964 while (cursize < tp->nvram_size) {
e4f34110 11965 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11966 return;
11967
1820180b 11968 if (val == magic)
1da177e4
LT
11969 break;
11970
11971 cursize <<= 1;
11972 }
11973
11974 tp->nvram_size = cursize;
11975}
6aa20a22 11976
1da177e4
LT
11977static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11978{
11979 u32 val;
11980
63c3a66f 11981 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11982 return;
11983
11984 /* Selfboot format */
1820180b 11985 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11986 tg3_get_eeprom_size(tp);
11987 return;
11988 }
11989
6d348f2c 11990 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11991 if (val != 0) {
6d348f2c
MC
11992 /* This is confusing. We want to operate on the
11993 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11994 * call will read from NVRAM and byteswap the data
11995 * according to the byteswapping settings for all
11996 * other register accesses. This ensures the data we
11997 * want will always reside in the lower 16-bits.
11998 * However, the data in NVRAM is in LE format, which
11999 * means the data from the NVRAM read will always be
12000 * opposite the endianness of the CPU. The 16-bit
12001 * byteswap then brings the data to CPU endianness.
12002 */
12003 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12004 return;
12005 }
12006 }
fd1122a2 12007 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12008}
12009
12010static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12011{
12012 u32 nvcfg1;
12013
12014 nvcfg1 = tr32(NVRAM_CFG1);
12015 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12016 tg3_flag_set(tp, FLASH);
8590a603 12017 } else {
1da177e4
LT
12018 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12019 tw32(NVRAM_CFG1, nvcfg1);
12020 }
12021
6ff6f81d 12022 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12023 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12024 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12025 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12026 tp->nvram_jedecnum = JEDEC_ATMEL;
12027 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12028 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12029 break;
12030 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12031 tp->nvram_jedecnum = JEDEC_ATMEL;
12032 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12033 break;
12034 case FLASH_VENDOR_ATMEL_EEPROM:
12035 tp->nvram_jedecnum = JEDEC_ATMEL;
12036 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12037 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12038 break;
12039 case FLASH_VENDOR_ST:
12040 tp->nvram_jedecnum = JEDEC_ST;
12041 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12042 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12043 break;
12044 case FLASH_VENDOR_SAIFUN:
12045 tp->nvram_jedecnum = JEDEC_SAIFUN;
12046 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12047 break;
12048 case FLASH_VENDOR_SST_SMALL:
12049 case FLASH_VENDOR_SST_LARGE:
12050 tp->nvram_jedecnum = JEDEC_SST;
12051 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12052 break;
1da177e4 12053 }
8590a603 12054 } else {
1da177e4
LT
12055 tp->nvram_jedecnum = JEDEC_ATMEL;
12056 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12057 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12058 }
12059}
12060
a1b950d5
MC
12061static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12062{
12063 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12064 case FLASH_5752PAGE_SIZE_256:
12065 tp->nvram_pagesize = 256;
12066 break;
12067 case FLASH_5752PAGE_SIZE_512:
12068 tp->nvram_pagesize = 512;
12069 break;
12070 case FLASH_5752PAGE_SIZE_1K:
12071 tp->nvram_pagesize = 1024;
12072 break;
12073 case FLASH_5752PAGE_SIZE_2K:
12074 tp->nvram_pagesize = 2048;
12075 break;
12076 case FLASH_5752PAGE_SIZE_4K:
12077 tp->nvram_pagesize = 4096;
12078 break;
12079 case FLASH_5752PAGE_SIZE_264:
12080 tp->nvram_pagesize = 264;
12081 break;
12082 case FLASH_5752PAGE_SIZE_528:
12083 tp->nvram_pagesize = 528;
12084 break;
12085 }
12086}
12087
361b4ac2
MC
12088static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12089{
12090 u32 nvcfg1;
12091
12092 nvcfg1 = tr32(NVRAM_CFG1);
12093
e6af301b
MC
12094 /* NVRAM protection for TPM */
12095 if (nvcfg1 & (1 << 27))
63c3a66f 12096 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12097
361b4ac2 12098 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12099 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12100 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12101 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12102 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12103 break;
12104 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12105 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12106 tg3_flag_set(tp, NVRAM_BUFFERED);
12107 tg3_flag_set(tp, FLASH);
8590a603
MC
12108 break;
12109 case FLASH_5752VENDOR_ST_M45PE10:
12110 case FLASH_5752VENDOR_ST_M45PE20:
12111 case FLASH_5752VENDOR_ST_M45PE40:
12112 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12113 tg3_flag_set(tp, NVRAM_BUFFERED);
12114 tg3_flag_set(tp, FLASH);
8590a603 12115 break;
361b4ac2
MC
12116 }
12117
63c3a66f 12118 if (tg3_flag(tp, FLASH)) {
a1b950d5 12119 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12120 } else {
361b4ac2
MC
12121 /* For eeprom, set pagesize to maximum eeprom size */
12122 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12123
12124 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12125 tw32(NVRAM_CFG1, nvcfg1);
12126 }
12127}
12128
d3c7b886
MC
12129static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12130{
989a9d23 12131 u32 nvcfg1, protect = 0;
d3c7b886
MC
12132
12133 nvcfg1 = tr32(NVRAM_CFG1);
12134
12135 /* NVRAM protection for TPM */
989a9d23 12136 if (nvcfg1 & (1 << 27)) {
63c3a66f 12137 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12138 protect = 1;
12139 }
d3c7b886 12140
989a9d23
MC
12141 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12142 switch (nvcfg1) {
8590a603
MC
12143 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12144 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12145 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12146 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12147 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12148 tg3_flag_set(tp, NVRAM_BUFFERED);
12149 tg3_flag_set(tp, FLASH);
8590a603
MC
12150 tp->nvram_pagesize = 264;
12151 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12152 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12153 tp->nvram_size = (protect ? 0x3e200 :
12154 TG3_NVRAM_SIZE_512KB);
12155 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12156 tp->nvram_size = (protect ? 0x1f200 :
12157 TG3_NVRAM_SIZE_256KB);
12158 else
12159 tp->nvram_size = (protect ? 0x1f200 :
12160 TG3_NVRAM_SIZE_128KB);
12161 break;
12162 case FLASH_5752VENDOR_ST_M45PE10:
12163 case FLASH_5752VENDOR_ST_M45PE20:
12164 case FLASH_5752VENDOR_ST_M45PE40:
12165 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12166 tg3_flag_set(tp, NVRAM_BUFFERED);
12167 tg3_flag_set(tp, FLASH);
8590a603
MC
12168 tp->nvram_pagesize = 256;
12169 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12170 tp->nvram_size = (protect ?
12171 TG3_NVRAM_SIZE_64KB :
12172 TG3_NVRAM_SIZE_128KB);
12173 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12174 tp->nvram_size = (protect ?
12175 TG3_NVRAM_SIZE_64KB :
12176 TG3_NVRAM_SIZE_256KB);
12177 else
12178 tp->nvram_size = (protect ?
12179 TG3_NVRAM_SIZE_128KB :
12180 TG3_NVRAM_SIZE_512KB);
12181 break;
d3c7b886
MC
12182 }
12183}
12184
1b27777a
MC
12185static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12186{
12187 u32 nvcfg1;
12188
12189 nvcfg1 = tr32(NVRAM_CFG1);
12190
12191 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12192 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12193 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12194 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12195 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12196 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12197 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12198 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12199
8590a603
MC
12200 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12201 tw32(NVRAM_CFG1, nvcfg1);
12202 break;
12203 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12204 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12205 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12206 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12207 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12208 tg3_flag_set(tp, NVRAM_BUFFERED);
12209 tg3_flag_set(tp, FLASH);
8590a603
MC
12210 tp->nvram_pagesize = 264;
12211 break;
12212 case FLASH_5752VENDOR_ST_M45PE10:
12213 case FLASH_5752VENDOR_ST_M45PE20:
12214 case FLASH_5752VENDOR_ST_M45PE40:
12215 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12216 tg3_flag_set(tp, NVRAM_BUFFERED);
12217 tg3_flag_set(tp, FLASH);
8590a603
MC
12218 tp->nvram_pagesize = 256;
12219 break;
1b27777a
MC
12220 }
12221}
12222
6b91fa02
MC
12223static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12224{
12225 u32 nvcfg1, protect = 0;
12226
12227 nvcfg1 = tr32(NVRAM_CFG1);
12228
12229 /* NVRAM protection for TPM */
12230 if (nvcfg1 & (1 << 27)) {
63c3a66f 12231 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12232 protect = 1;
12233 }
12234
12235 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12236 switch (nvcfg1) {
8590a603
MC
12237 case FLASH_5761VENDOR_ATMEL_ADB021D:
12238 case FLASH_5761VENDOR_ATMEL_ADB041D:
12239 case FLASH_5761VENDOR_ATMEL_ADB081D:
12240 case FLASH_5761VENDOR_ATMEL_ADB161D:
12241 case FLASH_5761VENDOR_ATMEL_MDB021D:
12242 case FLASH_5761VENDOR_ATMEL_MDB041D:
12243 case FLASH_5761VENDOR_ATMEL_MDB081D:
12244 case FLASH_5761VENDOR_ATMEL_MDB161D:
12245 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12246 tg3_flag_set(tp, NVRAM_BUFFERED);
12247 tg3_flag_set(tp, FLASH);
12248 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12249 tp->nvram_pagesize = 256;
12250 break;
12251 case FLASH_5761VENDOR_ST_A_M45PE20:
12252 case FLASH_5761VENDOR_ST_A_M45PE40:
12253 case FLASH_5761VENDOR_ST_A_M45PE80:
12254 case FLASH_5761VENDOR_ST_A_M45PE16:
12255 case FLASH_5761VENDOR_ST_M_M45PE20:
12256 case FLASH_5761VENDOR_ST_M_M45PE40:
12257 case FLASH_5761VENDOR_ST_M_M45PE80:
12258 case FLASH_5761VENDOR_ST_M_M45PE16:
12259 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12260 tg3_flag_set(tp, NVRAM_BUFFERED);
12261 tg3_flag_set(tp, FLASH);
8590a603
MC
12262 tp->nvram_pagesize = 256;
12263 break;
6b91fa02
MC
12264 }
12265
12266 if (protect) {
12267 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12268 } else {
12269 switch (nvcfg1) {
8590a603
MC
12270 case FLASH_5761VENDOR_ATMEL_ADB161D:
12271 case FLASH_5761VENDOR_ATMEL_MDB161D:
12272 case FLASH_5761VENDOR_ST_A_M45PE16:
12273 case FLASH_5761VENDOR_ST_M_M45PE16:
12274 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12275 break;
12276 case FLASH_5761VENDOR_ATMEL_ADB081D:
12277 case FLASH_5761VENDOR_ATMEL_MDB081D:
12278 case FLASH_5761VENDOR_ST_A_M45PE80:
12279 case FLASH_5761VENDOR_ST_M_M45PE80:
12280 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12281 break;
12282 case FLASH_5761VENDOR_ATMEL_ADB041D:
12283 case FLASH_5761VENDOR_ATMEL_MDB041D:
12284 case FLASH_5761VENDOR_ST_A_M45PE40:
12285 case FLASH_5761VENDOR_ST_M_M45PE40:
12286 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12287 break;
12288 case FLASH_5761VENDOR_ATMEL_ADB021D:
12289 case FLASH_5761VENDOR_ATMEL_MDB021D:
12290 case FLASH_5761VENDOR_ST_A_M45PE20:
12291 case FLASH_5761VENDOR_ST_M_M45PE20:
12292 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12293 break;
6b91fa02
MC
12294 }
12295 }
12296}
12297
b5d3772c
MC
12298static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12299{
12300 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12301 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12302 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12303}
12304
321d32a0
MC
12305static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12306{
12307 u32 nvcfg1;
12308
12309 nvcfg1 = tr32(NVRAM_CFG1);
12310
12311 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12312 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12313 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12314 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12315 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12316 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12317
12318 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12319 tw32(NVRAM_CFG1, nvcfg1);
12320 return;
12321 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12322 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12323 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12324 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12325 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12326 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12327 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12328 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12329 tg3_flag_set(tp, NVRAM_BUFFERED);
12330 tg3_flag_set(tp, FLASH);
321d32a0
MC
12331
12332 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12333 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12334 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12335 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12336 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12337 break;
12338 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12339 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12340 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12341 break;
12342 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12343 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12344 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12345 break;
12346 }
12347 break;
12348 case FLASH_5752VENDOR_ST_M45PE10:
12349 case FLASH_5752VENDOR_ST_M45PE20:
12350 case FLASH_5752VENDOR_ST_M45PE40:
12351 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12352 tg3_flag_set(tp, NVRAM_BUFFERED);
12353 tg3_flag_set(tp, FLASH);
321d32a0
MC
12354
12355 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12356 case FLASH_5752VENDOR_ST_M45PE10:
12357 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12358 break;
12359 case FLASH_5752VENDOR_ST_M45PE20:
12360 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12361 break;
12362 case FLASH_5752VENDOR_ST_M45PE40:
12363 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12364 break;
12365 }
12366 break;
12367 default:
63c3a66f 12368 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12369 return;
12370 }
12371
a1b950d5
MC
12372 tg3_nvram_get_pagesize(tp, nvcfg1);
12373 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12374 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12375}
12376
12377
12378static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12379{
12380 u32 nvcfg1;
12381
12382 nvcfg1 = tr32(NVRAM_CFG1);
12383
12384 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12385 case FLASH_5717VENDOR_ATMEL_EEPROM:
12386 case FLASH_5717VENDOR_MICRO_EEPROM:
12387 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12388 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12389 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12390
12391 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12392 tw32(NVRAM_CFG1, nvcfg1);
12393 return;
12394 case FLASH_5717VENDOR_ATMEL_MDB011D:
12395 case FLASH_5717VENDOR_ATMEL_ADB011B:
12396 case FLASH_5717VENDOR_ATMEL_ADB011D:
12397 case FLASH_5717VENDOR_ATMEL_MDB021D:
12398 case FLASH_5717VENDOR_ATMEL_ADB021B:
12399 case FLASH_5717VENDOR_ATMEL_ADB021D:
12400 case FLASH_5717VENDOR_ATMEL_45USPT:
12401 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12402 tg3_flag_set(tp, NVRAM_BUFFERED);
12403 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12404
12405 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12406 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12407 /* Detect size with tg3_nvram_get_size() */
12408 break;
a1b950d5
MC
12409 case FLASH_5717VENDOR_ATMEL_ADB021B:
12410 case FLASH_5717VENDOR_ATMEL_ADB021D:
12411 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12412 break;
12413 default:
12414 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12415 break;
12416 }
321d32a0 12417 break;
a1b950d5
MC
12418 case FLASH_5717VENDOR_ST_M_M25PE10:
12419 case FLASH_5717VENDOR_ST_A_M25PE10:
12420 case FLASH_5717VENDOR_ST_M_M45PE10:
12421 case FLASH_5717VENDOR_ST_A_M45PE10:
12422 case FLASH_5717VENDOR_ST_M_M25PE20:
12423 case FLASH_5717VENDOR_ST_A_M25PE20:
12424 case FLASH_5717VENDOR_ST_M_M45PE20:
12425 case FLASH_5717VENDOR_ST_A_M45PE20:
12426 case FLASH_5717VENDOR_ST_25USPT:
12427 case FLASH_5717VENDOR_ST_45USPT:
12428 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12429 tg3_flag_set(tp, NVRAM_BUFFERED);
12430 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12431
12432 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12433 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12434 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12435 /* Detect size with tg3_nvram_get_size() */
12436 break;
12437 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12438 case FLASH_5717VENDOR_ST_A_M45PE20:
12439 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12440 break;
12441 default:
12442 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12443 break;
12444 }
321d32a0 12445 break;
a1b950d5 12446 default:
63c3a66f 12447 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12448 return;
321d32a0 12449 }
a1b950d5
MC
12450
12451 tg3_nvram_get_pagesize(tp, nvcfg1);
12452 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12453 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12454}
12455
9b91b5f1
MC
12456static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12457{
12458 u32 nvcfg1, nvmpinstrp;
12459
12460 nvcfg1 = tr32(NVRAM_CFG1);
12461 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12462
12463 switch (nvmpinstrp) {
12464 case FLASH_5720_EEPROM_HD:
12465 case FLASH_5720_EEPROM_LD:
12466 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12467 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12468
12469 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12470 tw32(NVRAM_CFG1, nvcfg1);
12471 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12472 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12473 else
12474 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12475 return;
12476 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12477 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12478 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12479 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12480 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12481 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12482 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12483 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12484 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12485 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12486 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12487 case FLASH_5720VENDOR_ATMEL_45USPT:
12488 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12489 tg3_flag_set(tp, NVRAM_BUFFERED);
12490 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12491
12492 switch (nvmpinstrp) {
12493 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12494 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12495 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12496 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12497 break;
12498 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12499 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12500 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12501 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12502 break;
12503 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12504 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12505 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12506 break;
12507 default:
12508 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12509 break;
12510 }
12511 break;
12512 case FLASH_5720VENDOR_M_ST_M25PE10:
12513 case FLASH_5720VENDOR_M_ST_M45PE10:
12514 case FLASH_5720VENDOR_A_ST_M25PE10:
12515 case FLASH_5720VENDOR_A_ST_M45PE10:
12516 case FLASH_5720VENDOR_M_ST_M25PE20:
12517 case FLASH_5720VENDOR_M_ST_M45PE20:
12518 case FLASH_5720VENDOR_A_ST_M25PE20:
12519 case FLASH_5720VENDOR_A_ST_M45PE20:
12520 case FLASH_5720VENDOR_M_ST_M25PE40:
12521 case FLASH_5720VENDOR_M_ST_M45PE40:
12522 case FLASH_5720VENDOR_A_ST_M25PE40:
12523 case FLASH_5720VENDOR_A_ST_M45PE40:
12524 case FLASH_5720VENDOR_M_ST_M25PE80:
12525 case FLASH_5720VENDOR_M_ST_M45PE80:
12526 case FLASH_5720VENDOR_A_ST_M25PE80:
12527 case FLASH_5720VENDOR_A_ST_M45PE80:
12528 case FLASH_5720VENDOR_ST_25USPT:
12529 case FLASH_5720VENDOR_ST_45USPT:
12530 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12531 tg3_flag_set(tp, NVRAM_BUFFERED);
12532 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12533
12534 switch (nvmpinstrp) {
12535 case FLASH_5720VENDOR_M_ST_M25PE20:
12536 case FLASH_5720VENDOR_M_ST_M45PE20:
12537 case FLASH_5720VENDOR_A_ST_M25PE20:
12538 case FLASH_5720VENDOR_A_ST_M45PE20:
12539 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12540 break;
12541 case FLASH_5720VENDOR_M_ST_M25PE40:
12542 case FLASH_5720VENDOR_M_ST_M45PE40:
12543 case FLASH_5720VENDOR_A_ST_M25PE40:
12544 case FLASH_5720VENDOR_A_ST_M45PE40:
12545 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12546 break;
12547 case FLASH_5720VENDOR_M_ST_M25PE80:
12548 case FLASH_5720VENDOR_M_ST_M45PE80:
12549 case FLASH_5720VENDOR_A_ST_M25PE80:
12550 case FLASH_5720VENDOR_A_ST_M45PE80:
12551 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12552 break;
12553 default:
12554 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12555 break;
12556 }
12557 break;
12558 default:
63c3a66f 12559 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12560 return;
12561 }
12562
12563 tg3_nvram_get_pagesize(tp, nvcfg1);
12564 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12565 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12566}
12567
1da177e4
LT
12568/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12569static void __devinit tg3_nvram_init(struct tg3 *tp)
12570{
1da177e4
LT
12571 tw32_f(GRC_EEPROM_ADDR,
12572 (EEPROM_ADDR_FSM_RESET |
12573 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12574 EEPROM_ADDR_CLKPERD_SHIFT)));
12575
9d57f01c 12576 msleep(1);
1da177e4
LT
12577
12578 /* Enable seeprom accesses. */
12579 tw32_f(GRC_LOCAL_CTRL,
12580 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12581 udelay(100);
12582
12583 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12584 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12585 tg3_flag_set(tp, NVRAM);
1da177e4 12586
ec41c7df 12587 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12588 netdev_warn(tp->dev,
12589 "Cannot get nvram lock, %s failed\n",
05dbe005 12590 __func__);
ec41c7df
MC
12591 return;
12592 }
e6af301b 12593 tg3_enable_nvram_access(tp);
1da177e4 12594
989a9d23
MC
12595 tp->nvram_size = 0;
12596
361b4ac2
MC
12597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12598 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12599 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12600 tg3_get_5755_nvram_info(tp);
d30cdd28 12601 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12602 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12603 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12604 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12605 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12606 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12607 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12608 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12609 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12610 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12611 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12612 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12613 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12614 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12615 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12616 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12617 else
12618 tg3_get_nvram_info(tp);
12619
989a9d23
MC
12620 if (tp->nvram_size == 0)
12621 tg3_get_nvram_size(tp);
1da177e4 12622
e6af301b 12623 tg3_disable_nvram_access(tp);
381291b7 12624 tg3_nvram_unlock(tp);
1da177e4
LT
12625
12626 } else {
63c3a66f
JP
12627 tg3_flag_clear(tp, NVRAM);
12628 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12629
12630 tg3_get_eeprom_size(tp);
12631 }
12632}
12633
1da177e4
LT
12634static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12635 u32 offset, u32 len, u8 *buf)
12636{
12637 int i, j, rc = 0;
12638 u32 val;
12639
12640 for (i = 0; i < len; i += 4) {
b9fc7dc5 12641 u32 addr;
a9dc529d 12642 __be32 data;
1da177e4
LT
12643
12644 addr = offset + i;
12645
12646 memcpy(&data, buf + i, 4);
12647
62cedd11
MC
12648 /*
12649 * The SEEPROM interface expects the data to always be opposite
12650 * the native endian format. We accomplish this by reversing
12651 * all the operations that would have been performed on the
12652 * data from a call to tg3_nvram_read_be32().
12653 */
12654 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12655
12656 val = tr32(GRC_EEPROM_ADDR);
12657 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12658
12659 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12660 EEPROM_ADDR_READ);
12661 tw32(GRC_EEPROM_ADDR, val |
12662 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12663 (addr & EEPROM_ADDR_ADDR_MASK) |
12664 EEPROM_ADDR_START |
12665 EEPROM_ADDR_WRITE);
6aa20a22 12666
9d57f01c 12667 for (j = 0; j < 1000; j++) {
1da177e4
LT
12668 val = tr32(GRC_EEPROM_ADDR);
12669
12670 if (val & EEPROM_ADDR_COMPLETE)
12671 break;
9d57f01c 12672 msleep(1);
1da177e4
LT
12673 }
12674 if (!(val & EEPROM_ADDR_COMPLETE)) {
12675 rc = -EBUSY;
12676 break;
12677 }
12678 }
12679
12680 return rc;
12681}
12682
12683/* offset and length are dword aligned */
12684static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12685 u8 *buf)
12686{
12687 int ret = 0;
12688 u32 pagesize = tp->nvram_pagesize;
12689 u32 pagemask = pagesize - 1;
12690 u32 nvram_cmd;
12691 u8 *tmp;
12692
12693 tmp = kmalloc(pagesize, GFP_KERNEL);
12694 if (tmp == NULL)
12695 return -ENOMEM;
12696
12697 while (len) {
12698 int j;
e6af301b 12699 u32 phy_addr, page_off, size;
1da177e4
LT
12700
12701 phy_addr = offset & ~pagemask;
6aa20a22 12702
1da177e4 12703 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12704 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12705 (__be32 *) (tmp + j));
12706 if (ret)
1da177e4
LT
12707 break;
12708 }
12709 if (ret)
12710 break;
12711
c6cdf436 12712 page_off = offset & pagemask;
1da177e4
LT
12713 size = pagesize;
12714 if (len < size)
12715 size = len;
12716
12717 len -= size;
12718
12719 memcpy(tmp + page_off, buf, size);
12720
12721 offset = offset + (pagesize - page_off);
12722
e6af301b 12723 tg3_enable_nvram_access(tp);
1da177e4
LT
12724
12725 /*
12726 * Before we can erase the flash page, we need
12727 * to issue a special "write enable" command.
12728 */
12729 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12730
12731 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12732 break;
12733
12734 /* Erase the target page */
12735 tw32(NVRAM_ADDR, phy_addr);
12736
12737 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12738 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12739
c6cdf436 12740 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12741 break;
12742
12743 /* Issue another write enable to start the write. */
12744 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12745
12746 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12747 break;
12748
12749 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12750 __be32 data;
1da177e4 12751
b9fc7dc5 12752 data = *((__be32 *) (tmp + j));
a9dc529d 12753
b9fc7dc5 12754 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12755
12756 tw32(NVRAM_ADDR, phy_addr + j);
12757
12758 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12759 NVRAM_CMD_WR;
12760
12761 if (j == 0)
12762 nvram_cmd |= NVRAM_CMD_FIRST;
12763 else if (j == (pagesize - 4))
12764 nvram_cmd |= NVRAM_CMD_LAST;
12765
12766 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12767 break;
12768 }
12769 if (ret)
12770 break;
12771 }
12772
12773 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12774 tg3_nvram_exec_cmd(tp, nvram_cmd);
12775
12776 kfree(tmp);
12777
12778 return ret;
12779}
12780
12781/* offset and length are dword aligned */
12782static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12783 u8 *buf)
12784{
12785 int i, ret = 0;
12786
12787 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12788 u32 page_off, phy_addr, nvram_cmd;
12789 __be32 data;
1da177e4
LT
12790
12791 memcpy(&data, buf + i, 4);
b9fc7dc5 12792 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12793
c6cdf436 12794 page_off = offset % tp->nvram_pagesize;
1da177e4 12795
1820180b 12796 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12797
12798 tw32(NVRAM_ADDR, phy_addr);
12799
12800 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12801
c6cdf436 12802 if (page_off == 0 || i == 0)
1da177e4 12803 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12804 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12805 nvram_cmd |= NVRAM_CMD_LAST;
12806
12807 if (i == (len - 4))
12808 nvram_cmd |= NVRAM_CMD_LAST;
12809
321d32a0 12810 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12811 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12812 (tp->nvram_jedecnum == JEDEC_ST) &&
12813 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12814
12815 if ((ret = tg3_nvram_exec_cmd(tp,
12816 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12817 NVRAM_CMD_DONE)))
12818
12819 break;
12820 }
63c3a66f 12821 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12822 /* We always do complete word writes to eeprom. */
12823 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12824 }
12825
12826 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12827 break;
12828 }
12829 return ret;
12830}
12831
12832/* offset and length are dword aligned */
12833static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12834{
12835 int ret;
12836
63c3a66f 12837 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12838 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12839 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12840 udelay(40);
12841 }
12842
63c3a66f 12843 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12844 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12845 } else {
1da177e4
LT
12846 u32 grc_mode;
12847
ec41c7df
MC
12848 ret = tg3_nvram_lock(tp);
12849 if (ret)
12850 return ret;
1da177e4 12851
e6af301b 12852 tg3_enable_nvram_access(tp);
63c3a66f 12853 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12854 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12855
12856 grc_mode = tr32(GRC_MODE);
12857 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12858
63c3a66f 12859 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12860 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12861 buf);
859a5887 12862 } else {
1da177e4
LT
12863 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12864 buf);
12865 }
12866
12867 grc_mode = tr32(GRC_MODE);
12868 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12869
e6af301b 12870 tg3_disable_nvram_access(tp);
1da177e4
LT
12871 tg3_nvram_unlock(tp);
12872 }
12873
63c3a66f 12874 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12875 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12876 udelay(40);
12877 }
12878
12879 return ret;
12880}
12881
12882struct subsys_tbl_ent {
12883 u16 subsys_vendor, subsys_devid;
12884 u32 phy_id;
12885};
12886
24daf2b0 12887static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12888 /* Broadcom boards. */
24daf2b0 12889 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12890 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12891 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12892 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12893 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12894 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12895 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12896 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12897 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12898 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12899 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12900 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12901 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12902 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12903 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12904 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12905 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12906 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12907 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12908 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12909 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12910 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12911
12912 /* 3com boards. */
24daf2b0 12913 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12914 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12915 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12916 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12917 { TG3PCI_SUBVENDOR_ID_3COM,
12918 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12919 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12920 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12921 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12922 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12923
12924 /* DELL boards. */
24daf2b0 12925 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12926 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12927 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12928 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12929 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12930 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12931 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12932 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12933
12934 /* Compaq boards. */
24daf2b0 12935 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12936 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12937 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12938 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12939 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12940 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12941 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12942 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12943 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12944 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12945
12946 /* IBM boards. */
24daf2b0
MC
12947 { TG3PCI_SUBVENDOR_ID_IBM,
12948 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12949};
12950
24daf2b0 12951static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12952{
12953 int i;
12954
12955 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12956 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12957 tp->pdev->subsystem_vendor) &&
12958 (subsys_id_to_phy_id[i].subsys_devid ==
12959 tp->pdev->subsystem_device))
12960 return &subsys_id_to_phy_id[i];
12961 }
12962 return NULL;
12963}
12964
7d0c41ef 12965static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12966{
1da177e4 12967 u32 val;
f49639e6 12968
79eb6904 12969 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12970 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12971
a85feb8c 12972 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12973 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12974 tg3_flag_set(tp, WOL_CAP);
72b845e0 12975
b5d3772c 12976 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12977 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12978 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12979 tg3_flag_set(tp, IS_NIC);
9d26e213 12980 }
0527ba35
MC
12981 val = tr32(VCPU_CFGSHDW);
12982 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12983 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12984 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12985 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12986 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12987 device_set_wakeup_enable(&tp->pdev->dev, true);
12988 }
05ac4cb7 12989 goto done;
b5d3772c
MC
12990 }
12991
1da177e4
LT
12992 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12993 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12994 u32 nic_cfg, led_cfg;
a9daf367 12995 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12996 int eeprom_phy_serdes = 0;
1da177e4
LT
12997
12998 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12999 tp->nic_sram_data_cfg = nic_cfg;
13000
13001 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13002 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13003 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13004 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13005 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13006 (ver > 0) && (ver < 0x100))
13007 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13008
a9daf367
MC
13009 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13010 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13011
1da177e4
LT
13012 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13013 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13014 eeprom_phy_serdes = 1;
13015
13016 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13017 if (nic_phy_id != 0) {
13018 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13019 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13020
13021 eeprom_phy_id = (id1 >> 16) << 10;
13022 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13023 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13024 } else
13025 eeprom_phy_id = 0;
13026
7d0c41ef 13027 tp->phy_id = eeprom_phy_id;
747e8f8b 13028 if (eeprom_phy_serdes) {
63c3a66f 13029 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13030 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13031 else
f07e9af3 13032 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13033 }
7d0c41ef 13034
63c3a66f 13035 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13036 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13037 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13038 else
1da177e4
LT
13039 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13040
13041 switch (led_cfg) {
13042 default:
13043 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13044 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13045 break;
13046
13047 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13048 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13049 break;
13050
13051 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13052 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13053
13054 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13055 * read on some older 5700/5701 bootcode.
13056 */
13057 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13058 ASIC_REV_5700 ||
13059 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13060 ASIC_REV_5701)
13061 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13062
1da177e4
LT
13063 break;
13064
13065 case SHASTA_EXT_LED_SHARED:
13066 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13067 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13068 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13069 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13070 LED_CTRL_MODE_PHY_2);
13071 break;
13072
13073 case SHASTA_EXT_LED_MAC:
13074 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13075 break;
13076
13077 case SHASTA_EXT_LED_COMBO:
13078 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13079 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13080 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13081 LED_CTRL_MODE_PHY_2);
13082 break;
13083
855e1111 13084 }
1da177e4
LT
13085
13086 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13088 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13089 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13090
b2a5c19c
MC
13091 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13092 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13093
9d26e213 13094 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13095 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13096 if ((tp->pdev->subsystem_vendor ==
13097 PCI_VENDOR_ID_ARIMA) &&
13098 (tp->pdev->subsystem_device == 0x205a ||
13099 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13100 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13101 } else {
63c3a66f
JP
13102 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13103 tg3_flag_set(tp, IS_NIC);
9d26e213 13104 }
1da177e4
LT
13105
13106 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13107 tg3_flag_set(tp, ENABLE_ASF);
13108 if (tg3_flag(tp, 5750_PLUS))
13109 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13110 }
b2b98d4a
MC
13111
13112 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13113 tg3_flag(tp, 5750_PLUS))
13114 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13115
f07e9af3 13116 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13117 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13118 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13119
63c3a66f 13120 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13121 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13122 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13123 device_set_wakeup_enable(&tp->pdev->dev, true);
13124 }
0527ba35 13125
1da177e4 13126 if (cfg2 & (1 << 17))
f07e9af3 13127 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13128
13129 /* serdes signal pre-emphasis in register 0x590 set by */
13130 /* bootcode if bit 18 is set */
13131 if (cfg2 & (1 << 18))
f07e9af3 13132 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13133
63c3a66f
JP
13134 if ((tg3_flag(tp, 57765_PLUS) ||
13135 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13136 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13137 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13138 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13139
63c3a66f 13140 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13141 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13142 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13143 u32 cfg3;
13144
13145 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13146 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13147 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13148 }
a9daf367 13149
14417063 13150 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13151 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13152 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13153 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13154 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13155 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13156 }
05ac4cb7 13157done:
63c3a66f 13158 if (tg3_flag(tp, WOL_CAP))
43067ed8 13159 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13160 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13161 else
13162 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13163}
13164
b2a5c19c
MC
13165static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13166{
13167 int i;
13168 u32 val;
13169
13170 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13171 tw32(OTP_CTRL, cmd);
13172
13173 /* Wait for up to 1 ms for command to execute. */
13174 for (i = 0; i < 100; i++) {
13175 val = tr32(OTP_STATUS);
13176 if (val & OTP_STATUS_CMD_DONE)
13177 break;
13178 udelay(10);
13179 }
13180
13181 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13182}
13183
13184/* Read the gphy configuration from the OTP region of the chip. The gphy
13185 * configuration is a 32-bit value that straddles the alignment boundary.
13186 * We do two 32-bit reads and then shift and merge the results.
13187 */
13188static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13189{
13190 u32 bhalf_otp, thalf_otp;
13191
13192 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13193
13194 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13195 return 0;
13196
13197 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13198
13199 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13200 return 0;
13201
13202 thalf_otp = tr32(OTP_READ_DATA);
13203
13204 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13205
13206 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13207 return 0;
13208
13209 bhalf_otp = tr32(OTP_READ_DATA);
13210
13211 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13212}
13213
e256f8a3
MC
13214static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13215{
13216 u32 adv = ADVERTISED_Autoneg |
13217 ADVERTISED_Pause;
13218
13219 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13220 adv |= ADVERTISED_1000baseT_Half |
13221 ADVERTISED_1000baseT_Full;
13222
13223 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13224 adv |= ADVERTISED_100baseT_Half |
13225 ADVERTISED_100baseT_Full |
13226 ADVERTISED_10baseT_Half |
13227 ADVERTISED_10baseT_Full |
13228 ADVERTISED_TP;
13229 else
13230 adv |= ADVERTISED_FIBRE;
13231
13232 tp->link_config.advertising = adv;
13233 tp->link_config.speed = SPEED_INVALID;
13234 tp->link_config.duplex = DUPLEX_INVALID;
13235 tp->link_config.autoneg = AUTONEG_ENABLE;
13236 tp->link_config.active_speed = SPEED_INVALID;
13237 tp->link_config.active_duplex = DUPLEX_INVALID;
13238 tp->link_config.orig_speed = SPEED_INVALID;
13239 tp->link_config.orig_duplex = DUPLEX_INVALID;
13240 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13241}
13242
7d0c41ef
MC
13243static int __devinit tg3_phy_probe(struct tg3 *tp)
13244{
13245 u32 hw_phy_id_1, hw_phy_id_2;
13246 u32 hw_phy_id, hw_phy_id_masked;
13247 int err;
1da177e4 13248
e256f8a3 13249 /* flow control autonegotiation is default behavior */
63c3a66f 13250 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13251 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13252
63c3a66f 13253 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13254 return tg3_phy_init(tp);
13255
1da177e4 13256 /* Reading the PHY ID register can conflict with ASF
877d0310 13257 * firmware access to the PHY hardware.
1da177e4
LT
13258 */
13259 err = 0;
63c3a66f 13260 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13261 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13262 } else {
13263 /* Now read the physical PHY_ID from the chip and verify
13264 * that it is sane. If it doesn't look good, we fall back
13265 * to either the hard-coded table based PHY_ID and failing
13266 * that the value found in the eeprom area.
13267 */
13268 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13269 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13270
13271 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13272 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13273 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13274
79eb6904 13275 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13276 }
13277
79eb6904 13278 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13279 tp->phy_id = hw_phy_id;
79eb6904 13280 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13281 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13282 else
f07e9af3 13283 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13284 } else {
79eb6904 13285 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13286 /* Do nothing, phy ID already set up in
13287 * tg3_get_eeprom_hw_cfg().
13288 */
1da177e4
LT
13289 } else {
13290 struct subsys_tbl_ent *p;
13291
13292 /* No eeprom signature? Try the hardcoded
13293 * subsys device table.
13294 */
24daf2b0 13295 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13296 if (!p)
13297 return -ENODEV;
13298
13299 tp->phy_id = p->phy_id;
13300 if (!tp->phy_id ||
79eb6904 13301 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13302 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13303 }
13304 }
13305
a6b68dab 13306 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13307 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13308 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13309 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13310 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13311 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13312 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13313 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13314
e256f8a3
MC
13315 tg3_phy_init_link_config(tp);
13316
f07e9af3 13317 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13318 !tg3_flag(tp, ENABLE_APE) &&
13319 !tg3_flag(tp, ENABLE_ASF)) {
42b64a45 13320 u32 bmsr, mask;
1da177e4
LT
13321
13322 tg3_readphy(tp, MII_BMSR, &bmsr);
13323 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13324 (bmsr & BMSR_LSTATUS))
13325 goto skip_phy_reset;
6aa20a22 13326
1da177e4
LT
13327 err = tg3_phy_reset(tp);
13328 if (err)
13329 return err;
13330
42b64a45 13331 tg3_phy_set_wirespeed(tp);
1da177e4 13332
3600d918
MC
13333 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13334 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13335 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13336 if (!tg3_copper_is_advertising_all(tp, mask)) {
42b64a45
MC
13337 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13338 tp->link_config.flowctrl);
1da177e4
LT
13339
13340 tg3_writephy(tp, MII_BMCR,
13341 BMCR_ANENABLE | BMCR_ANRESTART);
13342 }
1da177e4
LT
13343 }
13344
13345skip_phy_reset:
79eb6904 13346 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13347 err = tg3_init_5401phy_dsp(tp);
13348 if (err)
13349 return err;
1da177e4 13350
1da177e4
LT
13351 err = tg3_init_5401phy_dsp(tp);
13352 }
13353
1da177e4
LT
13354 return err;
13355}
13356
184b8904 13357static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13358{
a4a8bb15 13359 u8 *vpd_data;
4181b2c8 13360 unsigned int block_end, rosize, len;
535a490e 13361 u32 vpdlen;
184b8904 13362 int j, i = 0;
a4a8bb15 13363
535a490e 13364 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13365 if (!vpd_data)
13366 goto out_no_vpd;
1da177e4 13367
535a490e 13368 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13369 if (i < 0)
13370 goto out_not_found;
1da177e4 13371
4181b2c8
MC
13372 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13373 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13374 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13375
535a490e 13376 if (block_end > vpdlen)
4181b2c8 13377 goto out_not_found;
af2c6a4a 13378
184b8904
MC
13379 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13380 PCI_VPD_RO_KEYWORD_MFR_ID);
13381 if (j > 0) {
13382 len = pci_vpd_info_field_size(&vpd_data[j]);
13383
13384 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13385 if (j + len > block_end || len != 4 ||
13386 memcmp(&vpd_data[j], "1028", 4))
13387 goto partno;
13388
13389 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13390 PCI_VPD_RO_KEYWORD_VENDOR0);
13391 if (j < 0)
13392 goto partno;
13393
13394 len = pci_vpd_info_field_size(&vpd_data[j]);
13395
13396 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13397 if (j + len > block_end)
13398 goto partno;
13399
13400 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13401 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13402 }
13403
13404partno:
4181b2c8
MC
13405 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13406 PCI_VPD_RO_KEYWORD_PARTNO);
13407 if (i < 0)
13408 goto out_not_found;
af2c6a4a 13409
4181b2c8 13410 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13411
4181b2c8
MC
13412 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13413 if (len > TG3_BPN_SIZE ||
535a490e 13414 (len + i) > vpdlen)
4181b2c8 13415 goto out_not_found;
1da177e4 13416
4181b2c8 13417 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13418
1da177e4 13419out_not_found:
a4a8bb15 13420 kfree(vpd_data);
37a949c5 13421 if (tp->board_part_number[0])
a4a8bb15
MC
13422 return;
13423
13424out_no_vpd:
37a949c5
MC
13425 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13426 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13427 strcpy(tp->board_part_number, "BCM5717");
13428 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13429 strcpy(tp->board_part_number, "BCM5718");
13430 else
13431 goto nomatch;
13432 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13433 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13434 strcpy(tp->board_part_number, "BCM57780");
13435 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13436 strcpy(tp->board_part_number, "BCM57760");
13437 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13438 strcpy(tp->board_part_number, "BCM57790");
13439 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13440 strcpy(tp->board_part_number, "BCM57788");
13441 else
13442 goto nomatch;
13443 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13444 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13445 strcpy(tp->board_part_number, "BCM57761");
13446 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13447 strcpy(tp->board_part_number, "BCM57765");
13448 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13449 strcpy(tp->board_part_number, "BCM57781");
13450 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13451 strcpy(tp->board_part_number, "BCM57785");
13452 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13453 strcpy(tp->board_part_number, "BCM57791");
13454 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13455 strcpy(tp->board_part_number, "BCM57795");
13456 else
13457 goto nomatch;
13458 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13459 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13460 } else {
13461nomatch:
b5d3772c 13462 strcpy(tp->board_part_number, "none");
37a949c5 13463 }
1da177e4
LT
13464}
13465
9c8a620e
MC
13466static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13467{
13468 u32 val;
13469
e4f34110 13470 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13471 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13472 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13473 val != 0)
13474 return 0;
13475
13476 return 1;
13477}
13478
acd9c119
MC
13479static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13480{
ff3a7cb2 13481 u32 val, offset, start, ver_offset;
75f9936e 13482 int i, dst_off;
ff3a7cb2 13483 bool newver = false;
acd9c119
MC
13484
13485 if (tg3_nvram_read(tp, 0xc, &offset) ||
13486 tg3_nvram_read(tp, 0x4, &start))
13487 return;
13488
13489 offset = tg3_nvram_logical_addr(tp, offset);
13490
ff3a7cb2 13491 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13492 return;
13493
ff3a7cb2
MC
13494 if ((val & 0xfc000000) == 0x0c000000) {
13495 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13496 return;
13497
ff3a7cb2
MC
13498 if (val == 0)
13499 newver = true;
13500 }
13501
75f9936e
MC
13502 dst_off = strlen(tp->fw_ver);
13503
ff3a7cb2 13504 if (newver) {
75f9936e
MC
13505 if (TG3_VER_SIZE - dst_off < 16 ||
13506 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13507 return;
13508
13509 offset = offset + ver_offset - start;
13510 for (i = 0; i < 16; i += 4) {
13511 __be32 v;
13512 if (tg3_nvram_read_be32(tp, offset + i, &v))
13513 return;
13514
75f9936e 13515 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13516 }
13517 } else {
13518 u32 major, minor;
13519
13520 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13521 return;
13522
13523 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13524 TG3_NVM_BCVER_MAJSFT;
13525 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13526 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13527 "v%d.%02d", major, minor);
acd9c119
MC
13528 }
13529}
13530
a6f6cb1c
MC
13531static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13532{
13533 u32 val, major, minor;
13534
13535 /* Use native endian representation */
13536 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13537 return;
13538
13539 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13540 TG3_NVM_HWSB_CFG1_MAJSFT;
13541 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13542 TG3_NVM_HWSB_CFG1_MINSFT;
13543
13544 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13545}
13546
dfe00d7d
MC
13547static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13548{
13549 u32 offset, major, minor, build;
13550
75f9936e 13551 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13552
13553 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13554 return;
13555
13556 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13557 case TG3_EEPROM_SB_REVISION_0:
13558 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13559 break;
13560 case TG3_EEPROM_SB_REVISION_2:
13561 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13562 break;
13563 case TG3_EEPROM_SB_REVISION_3:
13564 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13565 break;
a4153d40
MC
13566 case TG3_EEPROM_SB_REVISION_4:
13567 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13568 break;
13569 case TG3_EEPROM_SB_REVISION_5:
13570 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13571 break;
bba226ac
MC
13572 case TG3_EEPROM_SB_REVISION_6:
13573 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13574 break;
dfe00d7d
MC
13575 default:
13576 return;
13577 }
13578
e4f34110 13579 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13580 return;
13581
13582 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13583 TG3_EEPROM_SB_EDH_BLD_SHFT;
13584 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13585 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13586 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13587
13588 if (minor > 99 || build > 26)
13589 return;
13590
75f9936e
MC
13591 offset = strlen(tp->fw_ver);
13592 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13593 " v%d.%02d", major, minor);
dfe00d7d
MC
13594
13595 if (build > 0) {
75f9936e
MC
13596 offset = strlen(tp->fw_ver);
13597 if (offset < TG3_VER_SIZE - 1)
13598 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13599 }
13600}
13601
acd9c119 13602static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13603{
13604 u32 val, offset, start;
acd9c119 13605 int i, vlen;
9c8a620e
MC
13606
13607 for (offset = TG3_NVM_DIR_START;
13608 offset < TG3_NVM_DIR_END;
13609 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13610 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13611 return;
13612
9c8a620e
MC
13613 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13614 break;
13615 }
13616
13617 if (offset == TG3_NVM_DIR_END)
13618 return;
13619
63c3a66f 13620 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13621 start = 0x08000000;
e4f34110 13622 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13623 return;
13624
e4f34110 13625 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13626 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13627 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13628 return;
13629
13630 offset += val - start;
13631
acd9c119 13632 vlen = strlen(tp->fw_ver);
9c8a620e 13633
acd9c119
MC
13634 tp->fw_ver[vlen++] = ',';
13635 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13636
13637 for (i = 0; i < 4; i++) {
a9dc529d
MC
13638 __be32 v;
13639 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13640 return;
13641
b9fc7dc5 13642 offset += sizeof(v);
c4e6575c 13643
acd9c119
MC
13644 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13645 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13646 break;
c4e6575c 13647 }
9c8a620e 13648
acd9c119
MC
13649 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13650 vlen += sizeof(v);
c4e6575c 13651 }
acd9c119
MC
13652}
13653
7fd76445
MC
13654static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13655{
13656 int vlen;
13657 u32 apedata;
ecc79648 13658 char *fwtype;
7fd76445 13659
63c3a66f 13660 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13661 return;
13662
13663 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13664 if (apedata != APE_SEG_SIG_MAGIC)
13665 return;
13666
13667 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13668 if (!(apedata & APE_FW_STATUS_READY))
13669 return;
13670
13671 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13672
dc6d0744 13673 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13674 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13675 fwtype = "NCSI";
dc6d0744 13676 } else {
ecc79648 13677 fwtype = "DASH";
dc6d0744 13678 }
ecc79648 13679
7fd76445
MC
13680 vlen = strlen(tp->fw_ver);
13681
ecc79648
MC
13682 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13683 fwtype,
7fd76445
MC
13684 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13685 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13686 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13687 (apedata & APE_FW_VERSION_BLDMSK));
13688}
13689
acd9c119
MC
13690static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13691{
13692 u32 val;
75f9936e 13693 bool vpd_vers = false;
acd9c119 13694
75f9936e
MC
13695 if (tp->fw_ver[0] != 0)
13696 vpd_vers = true;
df259d8c 13697
63c3a66f 13698 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13699 strcat(tp->fw_ver, "sb");
df259d8c
MC
13700 return;
13701 }
13702
acd9c119
MC
13703 if (tg3_nvram_read(tp, 0, &val))
13704 return;
13705
13706 if (val == TG3_EEPROM_MAGIC)
13707 tg3_read_bc_ver(tp);
13708 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13709 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13710 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13711 tg3_read_hwsb_ver(tp);
acd9c119
MC
13712 else
13713 return;
13714
c9cab24e 13715 if (vpd_vers)
75f9936e 13716 goto done;
acd9c119 13717
c9cab24e
MC
13718 if (tg3_flag(tp, ENABLE_APE)) {
13719 if (tg3_flag(tp, ENABLE_ASF))
13720 tg3_read_dash_ver(tp);
13721 } else if (tg3_flag(tp, ENABLE_ASF)) {
13722 tg3_read_mgmtfw_ver(tp);
13723 }
9c8a620e 13724
75f9936e 13725done:
9c8a620e 13726 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13727}
13728
7544b097
MC
13729static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13730
7cb32cf2
MC
13731static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13732{
63c3a66f 13733 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13734 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13735 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13736 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13737 else
de9f5230 13738 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13739}
13740
4143470c 13741static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13742 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13743 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13744 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13745 { },
13746};
13747
1da177e4
LT
13748static int __devinit tg3_get_invariants(struct tg3 *tp)
13749{
1da177e4 13750 u32 misc_ctrl_reg;
1da177e4
LT
13751 u32 pci_state_reg, grc_misc_cfg;
13752 u32 val;
13753 u16 pci_cmd;
5e7dfd0f 13754 int err;
1da177e4 13755
1da177e4
LT
13756 /* Force memory write invalidate off. If we leave it on,
13757 * then on 5700_BX chips we have to enable a workaround.
13758 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13759 * to match the cacheline size. The Broadcom driver have this
13760 * workaround but turns MWI off all the times so never uses
13761 * it. This seems to suggest that the workaround is insufficient.
13762 */
13763 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13764 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13765 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13766
16821285
MC
13767 /* Important! -- Make sure register accesses are byteswapped
13768 * correctly. Also, for those chips that require it, make
13769 * sure that indirect register accesses are enabled before
13770 * the first operation.
1da177e4
LT
13771 */
13772 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13773 &misc_ctrl_reg);
16821285
MC
13774 tp->misc_host_ctrl |= (misc_ctrl_reg &
13775 MISC_HOST_CTRL_CHIPREV);
13776 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13777 tp->misc_host_ctrl);
1da177e4
LT
13778
13779 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13780 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13781 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13782 u32 prod_id_asic_rev;
13783
5001e2f6
MC
13784 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13785 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13786 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13787 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13788 pci_read_config_dword(tp->pdev,
13789 TG3PCI_GEN2_PRODID_ASICREV,
13790 &prod_id_asic_rev);
b703df6f
MC
13791 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13792 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13793 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13794 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13795 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13796 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13797 pci_read_config_dword(tp->pdev,
13798 TG3PCI_GEN15_PRODID_ASICREV,
13799 &prod_id_asic_rev);
f6eb9b1f
MC
13800 else
13801 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13802 &prod_id_asic_rev);
13803
321d32a0 13804 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13805 }
1da177e4 13806
ff645bec
MC
13807 /* Wrong chip ID in 5752 A0. This code can be removed later
13808 * as A0 is not in production.
13809 */
13810 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13811 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13812
6892914f
MC
13813 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13814 * we need to disable memory and use config. cycles
13815 * only to access all registers. The 5702/03 chips
13816 * can mistakenly decode the special cycles from the
13817 * ICH chipsets as memory write cycles, causing corruption
13818 * of register and memory space. Only certain ICH bridges
13819 * will drive special cycles with non-zero data during the
13820 * address phase which can fall within the 5703's address
13821 * range. This is not an ICH bug as the PCI spec allows
13822 * non-zero address during special cycles. However, only
13823 * these ICH bridges are known to drive non-zero addresses
13824 * during special cycles.
13825 *
13826 * Since special cycles do not cross PCI bridges, we only
13827 * enable this workaround if the 5703 is on the secondary
13828 * bus of these ICH bridges.
13829 */
13830 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13831 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13832 static struct tg3_dev_id {
13833 u32 vendor;
13834 u32 device;
13835 u32 rev;
13836 } ich_chipsets[] = {
13837 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13838 PCI_ANY_ID },
13839 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13840 PCI_ANY_ID },
13841 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13842 0xa },
13843 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13844 PCI_ANY_ID },
13845 { },
13846 };
13847 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13848 struct pci_dev *bridge = NULL;
13849
13850 while (pci_id->vendor != 0) {
13851 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13852 bridge);
13853 if (!bridge) {
13854 pci_id++;
13855 continue;
13856 }
13857 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13858 if (bridge->revision > pci_id->rev)
6892914f
MC
13859 continue;
13860 }
13861 if (bridge->subordinate &&
13862 (bridge->subordinate->number ==
13863 tp->pdev->bus->number)) {
63c3a66f 13864 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13865 pci_dev_put(bridge);
13866 break;
13867 }
13868 }
13869 }
13870
6ff6f81d 13871 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13872 static struct tg3_dev_id {
13873 u32 vendor;
13874 u32 device;
13875 } bridge_chipsets[] = {
13876 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13877 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13878 { },
13879 };
13880 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13881 struct pci_dev *bridge = NULL;
13882
13883 while (pci_id->vendor != 0) {
13884 bridge = pci_get_device(pci_id->vendor,
13885 pci_id->device,
13886 bridge);
13887 if (!bridge) {
13888 pci_id++;
13889 continue;
13890 }
13891 if (bridge->subordinate &&
13892 (bridge->subordinate->number <=
13893 tp->pdev->bus->number) &&
13894 (bridge->subordinate->subordinate >=
13895 tp->pdev->bus->number)) {
63c3a66f 13896 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13897 pci_dev_put(bridge);
13898 break;
13899 }
13900 }
13901 }
13902
4a29cc2e
MC
13903 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13904 * DMA addresses > 40-bit. This bridge may have other additional
13905 * 57xx devices behind it in some 4-port NIC designs for example.
13906 * Any tg3 device found behind the bridge will also need the 40-bit
13907 * DMA workaround.
13908 */
a4e2b347
MC
13909 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13910 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13911 tg3_flag_set(tp, 5780_CLASS);
13912 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13913 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13914 } else {
4a29cc2e
MC
13915 struct pci_dev *bridge = NULL;
13916
13917 do {
13918 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13919 PCI_DEVICE_ID_SERVERWORKS_EPB,
13920 bridge);
13921 if (bridge && bridge->subordinate &&
13922 (bridge->subordinate->number <=
13923 tp->pdev->bus->number) &&
13924 (bridge->subordinate->subordinate >=
13925 tp->pdev->bus->number)) {
63c3a66f 13926 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13927 pci_dev_put(bridge);
13928 break;
13929 }
13930 } while (bridge);
13931 }
4cf78e4f 13932
f6eb9b1f 13933 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 13934 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
13935 tp->pdev_peer = tg3_find_peer(tp);
13936
c885e824 13937 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13938 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13939 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13940 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13941
13942 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13943 tg3_flag(tp, 5717_PLUS))
13944 tg3_flag_set(tp, 57765_PLUS);
c885e824 13945
321d32a0
MC
13946 /* Intentionally exclude ASIC_REV_5906 */
13947 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13948 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13949 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13950 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13951 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13952 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13953 tg3_flag(tp, 57765_PLUS))
13954 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13955
13956 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13957 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13958 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13959 tg3_flag(tp, 5755_PLUS) ||
13960 tg3_flag(tp, 5780_CLASS))
13961 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13962
6ff6f81d 13963 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13964 tg3_flag(tp, 5750_PLUS))
13965 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13966
507399f1 13967 /* Determine TSO capabilities */
a0512944 13968 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 13969 ; /* Do nothing. HW bug. */
63c3a66f
JP
13970 else if (tg3_flag(tp, 57765_PLUS))
13971 tg3_flag_set(tp, HW_TSO_3);
13972 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13973 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13974 tg3_flag_set(tp, HW_TSO_2);
13975 else if (tg3_flag(tp, 5750_PLUS)) {
13976 tg3_flag_set(tp, HW_TSO_1);
13977 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13978 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13979 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13980 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13981 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13982 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13983 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13984 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13985 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13986 tp->fw_needed = FIRMWARE_TG3TSO5;
13987 else
13988 tp->fw_needed = FIRMWARE_TG3TSO;
13989 }
13990
dabc5c67 13991 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
13992 if (tg3_flag(tp, HW_TSO_1) ||
13993 tg3_flag(tp, HW_TSO_2) ||
13994 tg3_flag(tp, HW_TSO_3) ||
dabc5c67
MC
13995 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13996 tg3_flag_set(tp, TSO_CAPABLE);
13997 else {
13998 tg3_flag_clear(tp, TSO_CAPABLE);
13999 tg3_flag_clear(tp, TSO_BUG);
14000 tp->fw_needed = NULL;
14001 }
14002
14003 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14004 tp->fw_needed = FIRMWARE_TG3;
14005
507399f1
MC
14006 tp->irq_max = 1;
14007
63c3a66f
JP
14008 if (tg3_flag(tp, 5750_PLUS)) {
14009 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14010 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14011 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14012 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14013 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14014 tp->pdev_peer == tp->pdev))
63c3a66f 14015 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14016
63c3a66f 14017 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14018 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14019 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14020 }
4f125f42 14021
63c3a66f
JP
14022 if (tg3_flag(tp, 57765_PLUS)) {
14023 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
14024 tp->irq_max = TG3_IRQ_MAX_VECS;
14025 }
f6eb9b1f 14026 }
0e1406dd 14027
2ffcc981 14028 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14029 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14030
e31aa987
MC
14031 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
14032 tg3_flag_set(tp, 4K_FIFO_LIMIT);
14033
63c3a66f
JP
14034 if (tg3_flag(tp, 5717_PLUS))
14035 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14036
63c3a66f 14037 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14038 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14039 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14040
63c3a66f
JP
14041 if (!tg3_flag(tp, 5705_PLUS) ||
14042 tg3_flag(tp, 5780_CLASS) ||
14043 tg3_flag(tp, USE_JUMBO_BDFLAG))
14044 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14045
52f4490c
MC
14046 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14047 &pci_state_reg);
14048
708ebb3a 14049 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14050 u16 lnkctl;
14051
63c3a66f 14052 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14053
cf79003d 14054 tp->pcie_readrq = 4096;
d78b59f5
MC
14055 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14056 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 14057 tp->pcie_readrq = 2048;
cf79003d
MC
14058
14059 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 14060
5e7dfd0f 14061 pci_read_config_word(tp->pdev,
708ebb3a 14062 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14063 &lnkctl);
14064 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14065 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14066 ASIC_REV_5906) {
63c3a66f 14067 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14068 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14069 }
5e7dfd0f 14070 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14071 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14072 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14073 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14074 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14075 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14076 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14077 }
52f4490c 14078 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14079 /* BCM5785 devices are effectively PCIe devices, and should
14080 * follow PCIe codepaths, but do not have a PCIe capabilities
14081 * section.
14082 */
63c3a66f
JP
14083 tg3_flag_set(tp, PCI_EXPRESS);
14084 } else if (!tg3_flag(tp, 5705_PLUS) ||
14085 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14086 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14087 if (!tp->pcix_cap) {
2445e461
MC
14088 dev_err(&tp->pdev->dev,
14089 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14090 return -EIO;
14091 }
14092
14093 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14094 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14095 }
1da177e4 14096
399de50b
MC
14097 /* If we have an AMD 762 or VIA K8T800 chipset, write
14098 * reordering to the mailbox registers done by the host
14099 * controller can cause major troubles. We read back from
14100 * every mailbox register write to force the writes to be
14101 * posted to the chip in order.
14102 */
4143470c 14103 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14104 !tg3_flag(tp, PCI_EXPRESS))
14105 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14106
69fc4053
MC
14107 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14108 &tp->pci_cacheline_sz);
14109 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14110 &tp->pci_lat_timer);
1da177e4
LT
14111 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14112 tp->pci_lat_timer < 64) {
14113 tp->pci_lat_timer = 64;
69fc4053
MC
14114 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14115 tp->pci_lat_timer);
1da177e4
LT
14116 }
14117
16821285
MC
14118 /* Important! -- It is critical that the PCI-X hw workaround
14119 * situation is decided before the first MMIO register access.
14120 */
52f4490c
MC
14121 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14122 /* 5700 BX chips need to have their TX producer index
14123 * mailboxes written twice to workaround a bug.
14124 */
63c3a66f 14125 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14126
52f4490c 14127 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14128 *
14129 * The workaround is to use indirect register accesses
14130 * for all chip writes not to mailbox registers.
14131 */
63c3a66f 14132 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14133 u32 pm_reg;
1da177e4 14134
63c3a66f 14135 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14136
14137 /* The chip can have it's power management PCI config
14138 * space registers clobbered due to this bug.
14139 * So explicitly force the chip into D0 here.
14140 */
9974a356
MC
14141 pci_read_config_dword(tp->pdev,
14142 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14143 &pm_reg);
14144 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14145 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14146 pci_write_config_dword(tp->pdev,
14147 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14148 pm_reg);
14149
14150 /* Also, force SERR#/PERR# in PCI command. */
14151 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14152 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14153 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14154 }
14155 }
14156
1da177e4 14157 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14158 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14159 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14160 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14161
14162 /* Chip-specific fixup from Broadcom driver */
14163 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14164 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14165 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14166 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14167 }
14168
1ee582d8 14169 /* Default fast path register access methods */
20094930 14170 tp->read32 = tg3_read32;
1ee582d8 14171 tp->write32 = tg3_write32;
09ee929c 14172 tp->read32_mbox = tg3_read32;
20094930 14173 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14174 tp->write32_tx_mbox = tg3_write32;
14175 tp->write32_rx_mbox = tg3_write32;
14176
14177 /* Various workaround register access methods */
63c3a66f 14178 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14179 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14180 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14181 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14182 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14183 /*
14184 * Back to back register writes can cause problems on these
14185 * chips, the workaround is to read back all reg writes
14186 * except those to mailbox regs.
14187 *
14188 * See tg3_write_indirect_reg32().
14189 */
1ee582d8 14190 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14191 }
14192
63c3a66f 14193 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14194 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14195 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14196 tp->write32_rx_mbox = tg3_write_flush_reg32;
14197 }
20094930 14198
63c3a66f 14199 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14200 tp->read32 = tg3_read_indirect_reg32;
14201 tp->write32 = tg3_write_indirect_reg32;
14202 tp->read32_mbox = tg3_read_indirect_mbox;
14203 tp->write32_mbox = tg3_write_indirect_mbox;
14204 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14205 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14206
14207 iounmap(tp->regs);
22abe310 14208 tp->regs = NULL;
6892914f
MC
14209
14210 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14211 pci_cmd &= ~PCI_COMMAND_MEMORY;
14212 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14213 }
b5d3772c
MC
14214 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14215 tp->read32_mbox = tg3_read32_mbox_5906;
14216 tp->write32_mbox = tg3_write32_mbox_5906;
14217 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14218 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14219 }
6892914f 14220
bbadf503 14221 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14222 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14223 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14224 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14225 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14226
16821285
MC
14227 /* The memory arbiter has to be enabled in order for SRAM accesses
14228 * to succeed. Normally on powerup the tg3 chip firmware will make
14229 * sure it is enabled, but other entities such as system netboot
14230 * code might disable it.
14231 */
14232 val = tr32(MEMARB_MODE);
14233 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14234
69f11c99
MC
14235 if (tg3_flag(tp, PCIX_MODE)) {
14236 pci_read_config_dword(tp->pdev,
14237 tp->pcix_cap + PCI_X_STATUS, &val);
14238 tp->pci_fn = val & 0x7;
14239 } else {
14240 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14241 }
14242
7d0c41ef 14243 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14244 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14245 * determined before calling tg3_set_power_state() so that
14246 * we know whether or not to switch out of Vaux power.
14247 * When the flag is set, it means that GPIO1 is used for eeprom
14248 * write protect and also implies that it is a LOM where GPIOs
14249 * are not used to switch power.
6aa20a22 14250 */
7d0c41ef
MC
14251 tg3_get_eeprom_hw_cfg(tp);
14252
63c3a66f 14253 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14254 /* Allow reads and writes to the
14255 * APE register and memory space.
14256 */
14257 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14258 PCISTATE_ALLOW_APE_SHMEM_WR |
14259 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14260 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14261 pci_state_reg);
c9cab24e
MC
14262
14263 tg3_ape_lock_init(tp);
0d3031d9
MC
14264 }
14265
9936bcf6 14266 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14267 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14268 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14269 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14270 tg3_flag(tp, 57765_PLUS))
14271 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14272
16821285
MC
14273 /* Set up tp->grc_local_ctrl before calling
14274 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14275 * will bring 5700's external PHY out of reset.
314fba34
MC
14276 * It is also used as eeprom write protect on LOMs.
14277 */
14278 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14279 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14280 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14281 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14282 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14283 /* Unused GPIO3 must be driven as output on 5752 because there
14284 * are no pull-up resistors on unused GPIO pins.
14285 */
14286 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14287 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14288
321d32a0 14289 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
14290 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14291 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
14292 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14293
8d519ab2
MC
14294 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14295 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14296 /* Turn off the debug UART. */
14297 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14298 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14299 /* Keep VMain power. */
14300 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14301 GRC_LCLCTRL_GPIO_OUTPUT0;
14302 }
14303
16821285
MC
14304 /* Switch out of Vaux if it is a NIC */
14305 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14306
1da177e4
LT
14307 /* Derive initial jumbo mode from MTU assigned in
14308 * ether_setup() via the alloc_etherdev() call
14309 */
63c3a66f
JP
14310 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14311 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14312
14313 /* Determine WakeOnLan speed to use. */
14314 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14315 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14316 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14317 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14318 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14319 } else {
63c3a66f 14320 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14321 }
14322
7f97a4bd 14323 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14324 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14325
1da177e4 14326 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14327 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14328 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14329 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14330 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14331 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14332 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14333 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14334
14335 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14336 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14337 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14338 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14339 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14340
63c3a66f 14341 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14342 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14343 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14344 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14345 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14346 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14347 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14348 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14349 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14350 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14351 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14352 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14353 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14354 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14355 } else
f07e9af3 14356 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14357 }
1da177e4 14358
b2a5c19c
MC
14359 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14360 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14361 tp->phy_otp = tg3_read_otp_phycfg(tp);
14362 if (tp->phy_otp == 0)
14363 tp->phy_otp = TG3_OTP_DEFAULT;
14364 }
14365
63c3a66f 14366 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14367 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14368 else
14369 tp->mi_mode = MAC_MI_MODE_BASE;
14370
1da177e4 14371 tp->coalesce_mode = 0;
1da177e4
LT
14372 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14373 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14374 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14375
4d958473
MC
14376 /* Set these bits to enable statistics workaround. */
14377 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14378 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14379 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14380 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14381 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14382 }
14383
321d32a0
MC
14384 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14385 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14386 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14387
158d7abd
MC
14388 err = tg3_mdio_init(tp);
14389 if (err)
14390 return err;
1da177e4
LT
14391
14392 /* Initialize data/descriptor byte/word swapping. */
14393 val = tr32(GRC_MODE);
f2096f94
MC
14394 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14395 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14396 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14397 GRC_MODE_B2HRX_ENABLE |
14398 GRC_MODE_HTX2B_ENABLE |
14399 GRC_MODE_HOST_STACKUP);
14400 else
14401 val &= GRC_MODE_HOST_STACKUP;
14402
1da177e4
LT
14403 tw32(GRC_MODE, val | tp->grc_mode);
14404
14405 tg3_switch_clocks(tp);
14406
14407 /* Clear this out for sanity. */
14408 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14409
14410 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14411 &pci_state_reg);
14412 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14413 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14414 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14415
14416 if (chiprevid == CHIPREV_ID_5701_A0 ||
14417 chiprevid == CHIPREV_ID_5701_B0 ||
14418 chiprevid == CHIPREV_ID_5701_B2 ||
14419 chiprevid == CHIPREV_ID_5701_B5) {
14420 void __iomem *sram_base;
14421
14422 /* Write some dummy words into the SRAM status block
14423 * area, see if it reads back correctly. If the return
14424 * value is bad, force enable the PCIX workaround.
14425 */
14426 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14427
14428 writel(0x00000000, sram_base);
14429 writel(0x00000000, sram_base + 4);
14430 writel(0xffffffff, sram_base + 4);
14431 if (readl(sram_base) != 0x00000000)
63c3a66f 14432 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14433 }
14434 }
14435
14436 udelay(50);
14437 tg3_nvram_init(tp);
14438
14439 grc_misc_cfg = tr32(GRC_MISC_CFG);
14440 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14441
1da177e4
LT
14442 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14443 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14444 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14445 tg3_flag_set(tp, IS_5788);
1da177e4 14446
63c3a66f 14447 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14448 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14449 tg3_flag_set(tp, TAGGED_STATUS);
14450 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14451 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14452 HOSTCC_MODE_CLRTICK_TXBD);
14453
14454 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14455 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14456 tp->misc_host_ctrl);
14457 }
14458
3bda1258 14459 /* Preserve the APE MAC_MODE bits */
63c3a66f 14460 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14461 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14462 else
6e01b20b 14463 tp->mac_mode = 0;
3bda1258 14464
1da177e4
LT
14465 /* these are limited to 10/100 only */
14466 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14467 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14468 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14469 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14470 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14471 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14472 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14473 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14474 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14475 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14476 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14477 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14478 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14479 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14480 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14481 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14482
14483 err = tg3_phy_probe(tp);
14484 if (err) {
2445e461 14485 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14486 /* ... but do not return immediately ... */
b02fd9e3 14487 tg3_mdio_fini(tp);
1da177e4
LT
14488 }
14489
184b8904 14490 tg3_read_vpd(tp);
c4e6575c 14491 tg3_read_fw_ver(tp);
1da177e4 14492
f07e9af3
MC
14493 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14494 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14495 } else {
14496 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14497 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14498 else
f07e9af3 14499 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14500 }
14501
14502 /* 5700 {AX,BX} chips have a broken status block link
14503 * change bit implementation, so we must use the
14504 * status register in those cases.
14505 */
14506 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14507 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14508 else
63c3a66f 14509 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14510
14511 /* The led_ctrl is set during tg3_phy_probe, here we might
14512 * have to force the link status polling mechanism based
14513 * upon subsystem IDs.
14514 */
14515 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14516 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14517 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14518 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14519 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14520 }
14521
14522 /* For all SERDES we poll the MAC status register. */
f07e9af3 14523 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14524 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14525 else
63c3a66f 14526 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14527
bf933c80 14528 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 14529 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14530 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14531 tg3_flag(tp, PCIX_MODE)) {
bf933c80 14532 tp->rx_offset = 0;
d2757fc4 14533#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14534 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14535#endif
14536 }
1da177e4 14537
2c49a44d
MC
14538 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14539 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14540 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14541
2c49a44d 14542 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14543
14544 /* Increment the rx prod index on the rx std ring by at most
14545 * 8 for these chips to workaround hw errata.
14546 */
14547 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14548 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14549 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14550 tp->rx_std_max_post = 8;
14551
63c3a66f 14552 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14553 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14554 PCIE_PWR_MGMT_L1_THRESH_MSK;
14555
1da177e4
LT
14556 return err;
14557}
14558
49b6e95f 14559#ifdef CONFIG_SPARC
1da177e4
LT
14560static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14561{
14562 struct net_device *dev = tp->dev;
14563 struct pci_dev *pdev = tp->pdev;
49b6e95f 14564 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14565 const unsigned char *addr;
49b6e95f
DM
14566 int len;
14567
14568 addr = of_get_property(dp, "local-mac-address", &len);
14569 if (addr && len == 6) {
14570 memcpy(dev->dev_addr, addr, 6);
14571 memcpy(dev->perm_addr, dev->dev_addr, 6);
14572 return 0;
1da177e4
LT
14573 }
14574 return -ENODEV;
14575}
14576
14577static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14578{
14579 struct net_device *dev = tp->dev;
14580
14581 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14582 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14583 return 0;
14584}
14585#endif
14586
14587static int __devinit tg3_get_device_address(struct tg3 *tp)
14588{
14589 struct net_device *dev = tp->dev;
14590 u32 hi, lo, mac_offset;
008652b3 14591 int addr_ok = 0;
1da177e4 14592
49b6e95f 14593#ifdef CONFIG_SPARC
1da177e4
LT
14594 if (!tg3_get_macaddr_sparc(tp))
14595 return 0;
14596#endif
14597
14598 mac_offset = 0x7c;
6ff6f81d 14599 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14600 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14601 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14602 mac_offset = 0xcc;
14603 if (tg3_nvram_lock(tp))
14604 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14605 else
14606 tg3_nvram_unlock(tp);
63c3a66f 14607 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14608 if (tp->pci_fn & 1)
a1b950d5 14609 mac_offset = 0xcc;
69f11c99 14610 if (tp->pci_fn > 1)
a50d0796 14611 mac_offset += 0x18c;
a1b950d5 14612 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14613 mac_offset = 0x10;
1da177e4
LT
14614
14615 /* First try to get it from MAC address mailbox. */
14616 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14617 if ((hi >> 16) == 0x484b) {
14618 dev->dev_addr[0] = (hi >> 8) & 0xff;
14619 dev->dev_addr[1] = (hi >> 0) & 0xff;
14620
14621 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14622 dev->dev_addr[2] = (lo >> 24) & 0xff;
14623 dev->dev_addr[3] = (lo >> 16) & 0xff;
14624 dev->dev_addr[4] = (lo >> 8) & 0xff;
14625 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14626
008652b3
MC
14627 /* Some old bootcode may report a 0 MAC address in SRAM */
14628 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14629 }
14630 if (!addr_ok) {
14631 /* Next, try NVRAM. */
63c3a66f 14632 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14633 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14634 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14635 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14636 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14637 }
14638 /* Finally just fetch it out of the MAC control regs. */
14639 else {
14640 hi = tr32(MAC_ADDR_0_HIGH);
14641 lo = tr32(MAC_ADDR_0_LOW);
14642
14643 dev->dev_addr[5] = lo & 0xff;
14644 dev->dev_addr[4] = (lo >> 8) & 0xff;
14645 dev->dev_addr[3] = (lo >> 16) & 0xff;
14646 dev->dev_addr[2] = (lo >> 24) & 0xff;
14647 dev->dev_addr[1] = hi & 0xff;
14648 dev->dev_addr[0] = (hi >> 8) & 0xff;
14649 }
1da177e4
LT
14650 }
14651
14652 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14653#ifdef CONFIG_SPARC
1da177e4
LT
14654 if (!tg3_get_default_macaddr_sparc(tp))
14655 return 0;
14656#endif
14657 return -EINVAL;
14658 }
2ff43697 14659 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14660 return 0;
14661}
14662
59e6b434
DM
14663#define BOUNDARY_SINGLE_CACHELINE 1
14664#define BOUNDARY_MULTI_CACHELINE 2
14665
14666static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14667{
14668 int cacheline_size;
14669 u8 byte;
14670 int goal;
14671
14672 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14673 if (byte == 0)
14674 cacheline_size = 1024;
14675 else
14676 cacheline_size = (int) byte * 4;
14677
14678 /* On 5703 and later chips, the boundary bits have no
14679 * effect.
14680 */
14681 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14682 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14683 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14684 goto out;
14685
14686#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14687 goal = BOUNDARY_MULTI_CACHELINE;
14688#else
14689#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14690 goal = BOUNDARY_SINGLE_CACHELINE;
14691#else
14692 goal = 0;
14693#endif
14694#endif
14695
63c3a66f 14696 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14697 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14698 goto out;
14699 }
14700
59e6b434
DM
14701 if (!goal)
14702 goto out;
14703
14704 /* PCI controllers on most RISC systems tend to disconnect
14705 * when a device tries to burst across a cache-line boundary.
14706 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14707 *
14708 * Unfortunately, for PCI-E there are only limited
14709 * write-side controls for this, and thus for reads
14710 * we will still get the disconnects. We'll also waste
14711 * these PCI cycles for both read and write for chips
14712 * other than 5700 and 5701 which do not implement the
14713 * boundary bits.
14714 */
63c3a66f 14715 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14716 switch (cacheline_size) {
14717 case 16:
14718 case 32:
14719 case 64:
14720 case 128:
14721 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14722 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14723 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14724 } else {
14725 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14726 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14727 }
14728 break;
14729
14730 case 256:
14731 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14732 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14733 break;
14734
14735 default:
14736 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14737 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14738 break;
855e1111 14739 }
63c3a66f 14740 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14741 switch (cacheline_size) {
14742 case 16:
14743 case 32:
14744 case 64:
14745 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14746 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14747 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14748 break;
14749 }
14750 /* fallthrough */
14751 case 128:
14752 default:
14753 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14754 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14755 break;
855e1111 14756 }
59e6b434
DM
14757 } else {
14758 switch (cacheline_size) {
14759 case 16:
14760 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14761 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14762 DMA_RWCTRL_WRITE_BNDRY_16);
14763 break;
14764 }
14765 /* fallthrough */
14766 case 32:
14767 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14768 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14769 DMA_RWCTRL_WRITE_BNDRY_32);
14770 break;
14771 }
14772 /* fallthrough */
14773 case 64:
14774 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14775 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14776 DMA_RWCTRL_WRITE_BNDRY_64);
14777 break;
14778 }
14779 /* fallthrough */
14780 case 128:
14781 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14782 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14783 DMA_RWCTRL_WRITE_BNDRY_128);
14784 break;
14785 }
14786 /* fallthrough */
14787 case 256:
14788 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14789 DMA_RWCTRL_WRITE_BNDRY_256);
14790 break;
14791 case 512:
14792 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14793 DMA_RWCTRL_WRITE_BNDRY_512);
14794 break;
14795 case 1024:
14796 default:
14797 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14798 DMA_RWCTRL_WRITE_BNDRY_1024);
14799 break;
855e1111 14800 }
59e6b434
DM
14801 }
14802
14803out:
14804 return val;
14805}
14806
1da177e4
LT
14807static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14808{
14809 struct tg3_internal_buffer_desc test_desc;
14810 u32 sram_dma_descs;
14811 int i, ret;
14812
14813 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14814
14815 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14816 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14817 tw32(RDMAC_STATUS, 0);
14818 tw32(WDMAC_STATUS, 0);
14819
14820 tw32(BUFMGR_MODE, 0);
14821 tw32(FTQ_RESET, 0);
14822
14823 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14824 test_desc.addr_lo = buf_dma & 0xffffffff;
14825 test_desc.nic_mbuf = 0x00002100;
14826 test_desc.len = size;
14827
14828 /*
14829 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14830 * the *second* time the tg3 driver was getting loaded after an
14831 * initial scan.
14832 *
14833 * Broadcom tells me:
14834 * ...the DMA engine is connected to the GRC block and a DMA
14835 * reset may affect the GRC block in some unpredictable way...
14836 * The behavior of resets to individual blocks has not been tested.
14837 *
14838 * Broadcom noted the GRC reset will also reset all sub-components.
14839 */
14840 if (to_device) {
14841 test_desc.cqid_sqid = (13 << 8) | 2;
14842
14843 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14844 udelay(40);
14845 } else {
14846 test_desc.cqid_sqid = (16 << 8) | 7;
14847
14848 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14849 udelay(40);
14850 }
14851 test_desc.flags = 0x00000005;
14852
14853 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14854 u32 val;
14855
14856 val = *(((u32 *)&test_desc) + i);
14857 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14858 sram_dma_descs + (i * sizeof(u32)));
14859 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14860 }
14861 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14862
859a5887 14863 if (to_device)
1da177e4 14864 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14865 else
1da177e4 14866 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14867
14868 ret = -ENODEV;
14869 for (i = 0; i < 40; i++) {
14870 u32 val;
14871
14872 if (to_device)
14873 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14874 else
14875 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14876 if ((val & 0xffff) == sram_dma_descs) {
14877 ret = 0;
14878 break;
14879 }
14880
14881 udelay(100);
14882 }
14883
14884 return ret;
14885}
14886
ded7340d 14887#define TEST_BUFFER_SIZE 0x2000
1da177e4 14888
4143470c 14889static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14890 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14891 { },
14892};
14893
1da177e4
LT
14894static int __devinit tg3_test_dma(struct tg3 *tp)
14895{
14896 dma_addr_t buf_dma;
59e6b434 14897 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14898 int ret = 0;
1da177e4 14899
4bae65c8
MC
14900 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14901 &buf_dma, GFP_KERNEL);
1da177e4
LT
14902 if (!buf) {
14903 ret = -ENOMEM;
14904 goto out_nofree;
14905 }
14906
14907 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14908 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14909
59e6b434 14910 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14911
63c3a66f 14912 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14913 goto out;
14914
63c3a66f 14915 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14916 /* DMA read watermark not used on PCIE */
14917 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14918 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14919 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14920 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14921 tp->dma_rwctrl |= 0x003f0000;
14922 else
14923 tp->dma_rwctrl |= 0x003f000f;
14924 } else {
14925 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14926 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14927 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14928 u32 read_water = 0x7;
1da177e4 14929
4a29cc2e
MC
14930 /* If the 5704 is behind the EPB bridge, we can
14931 * do the less restrictive ONE_DMA workaround for
14932 * better performance.
14933 */
63c3a66f 14934 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14935 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14936 tp->dma_rwctrl |= 0x8000;
14937 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14938 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14939
49afdeb6
MC
14940 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14941 read_water = 4;
59e6b434 14942 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14943 tp->dma_rwctrl |=
14944 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14945 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14946 (1 << 23);
4cf78e4f
MC
14947 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14948 /* 5780 always in PCIX mode */
14949 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14950 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14951 /* 5714 always in PCIX mode */
14952 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14953 } else {
14954 tp->dma_rwctrl |= 0x001b000f;
14955 }
14956 }
14957
14958 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14959 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14960 tp->dma_rwctrl &= 0xfffffff0;
14961
14962 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14963 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14964 /* Remove this if it causes problems for some boards. */
14965 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14966
14967 /* On 5700/5701 chips, we need to set this bit.
14968 * Otherwise the chip will issue cacheline transactions
14969 * to streamable DMA memory with not all the byte
14970 * enables turned on. This is an error on several
14971 * RISC PCI controllers, in particular sparc64.
14972 *
14973 * On 5703/5704 chips, this bit has been reassigned
14974 * a different meaning. In particular, it is used
14975 * on those chips to enable a PCI-X workaround.
14976 */
14977 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14978 }
14979
14980 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14981
14982#if 0
14983 /* Unneeded, already done by tg3_get_invariants. */
14984 tg3_switch_clocks(tp);
14985#endif
14986
1da177e4
LT
14987 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14988 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14989 goto out;
14990
59e6b434
DM
14991 /* It is best to perform DMA test with maximum write burst size
14992 * to expose the 5700/5701 write DMA bug.
14993 */
14994 saved_dma_rwctrl = tp->dma_rwctrl;
14995 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14996 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14997
1da177e4
LT
14998 while (1) {
14999 u32 *p = buf, i;
15000
15001 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15002 p[i] = i;
15003
15004 /* Send the buffer to the chip. */
15005 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15006 if (ret) {
2445e461
MC
15007 dev_err(&tp->pdev->dev,
15008 "%s: Buffer write failed. err = %d\n",
15009 __func__, ret);
1da177e4
LT
15010 break;
15011 }
15012
15013#if 0
15014 /* validate data reached card RAM correctly. */
15015 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15016 u32 val;
15017 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15018 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15019 dev_err(&tp->pdev->dev,
15020 "%s: Buffer corrupted on device! "
15021 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15022 /* ret = -ENODEV here? */
15023 }
15024 p[i] = 0;
15025 }
15026#endif
15027 /* Now read it back. */
15028 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15029 if (ret) {
5129c3a3
MC
15030 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15031 "err = %d\n", __func__, ret);
1da177e4
LT
15032 break;
15033 }
15034
15035 /* Verify it. */
15036 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15037 if (p[i] == i)
15038 continue;
15039
59e6b434
DM
15040 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15041 DMA_RWCTRL_WRITE_BNDRY_16) {
15042 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15043 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15044 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15045 break;
15046 } else {
2445e461
MC
15047 dev_err(&tp->pdev->dev,
15048 "%s: Buffer corrupted on read back! "
15049 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15050 ret = -ENODEV;
15051 goto out;
15052 }
15053 }
15054
15055 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15056 /* Success. */
15057 ret = 0;
15058 break;
15059 }
15060 }
59e6b434
DM
15061 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15062 DMA_RWCTRL_WRITE_BNDRY_16) {
15063 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15064 * now look for chipsets that are known to expose the
15065 * DMA bug without failing the test.
59e6b434 15066 */
4143470c 15067 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15068 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15069 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15070 } else {
6d1cfbab
MC
15071 /* Safe to use the calculated DMA boundary. */
15072 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15073 }
6d1cfbab 15074
59e6b434
DM
15075 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15076 }
1da177e4
LT
15077
15078out:
4bae65c8 15079 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15080out_nofree:
15081 return ret;
15082}
15083
1da177e4
LT
15084static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15085{
63c3a66f 15086 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15087 tp->bufmgr_config.mbuf_read_dma_low_water =
15088 DEFAULT_MB_RDMA_LOW_WATER_5705;
15089 tp->bufmgr_config.mbuf_mac_rx_low_water =
15090 DEFAULT_MB_MACRX_LOW_WATER_57765;
15091 tp->bufmgr_config.mbuf_high_water =
15092 DEFAULT_MB_HIGH_WATER_57765;
15093
15094 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15095 DEFAULT_MB_RDMA_LOW_WATER_5705;
15096 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15097 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15098 tp->bufmgr_config.mbuf_high_water_jumbo =
15099 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15100 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15101 tp->bufmgr_config.mbuf_read_dma_low_water =
15102 DEFAULT_MB_RDMA_LOW_WATER_5705;
15103 tp->bufmgr_config.mbuf_mac_rx_low_water =
15104 DEFAULT_MB_MACRX_LOW_WATER_5705;
15105 tp->bufmgr_config.mbuf_high_water =
15106 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15108 tp->bufmgr_config.mbuf_mac_rx_low_water =
15109 DEFAULT_MB_MACRX_LOW_WATER_5906;
15110 tp->bufmgr_config.mbuf_high_water =
15111 DEFAULT_MB_HIGH_WATER_5906;
15112 }
fdfec172
MC
15113
15114 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15115 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15116 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15117 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15118 tp->bufmgr_config.mbuf_high_water_jumbo =
15119 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15120 } else {
15121 tp->bufmgr_config.mbuf_read_dma_low_water =
15122 DEFAULT_MB_RDMA_LOW_WATER;
15123 tp->bufmgr_config.mbuf_mac_rx_low_water =
15124 DEFAULT_MB_MACRX_LOW_WATER;
15125 tp->bufmgr_config.mbuf_high_water =
15126 DEFAULT_MB_HIGH_WATER;
15127
15128 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15129 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15130 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15131 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15132 tp->bufmgr_config.mbuf_high_water_jumbo =
15133 DEFAULT_MB_HIGH_WATER_JUMBO;
15134 }
1da177e4
LT
15135
15136 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15137 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15138}
15139
15140static char * __devinit tg3_phy_string(struct tg3 *tp)
15141{
79eb6904
MC
15142 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15143 case TG3_PHY_ID_BCM5400: return "5400";
15144 case TG3_PHY_ID_BCM5401: return "5401";
15145 case TG3_PHY_ID_BCM5411: return "5411";
15146 case TG3_PHY_ID_BCM5701: return "5701";
15147 case TG3_PHY_ID_BCM5703: return "5703";
15148 case TG3_PHY_ID_BCM5704: return "5704";
15149 case TG3_PHY_ID_BCM5705: return "5705";
15150 case TG3_PHY_ID_BCM5750: return "5750";
15151 case TG3_PHY_ID_BCM5752: return "5752";
15152 case TG3_PHY_ID_BCM5714: return "5714";
15153 case TG3_PHY_ID_BCM5780: return "5780";
15154 case TG3_PHY_ID_BCM5755: return "5755";
15155 case TG3_PHY_ID_BCM5787: return "5787";
15156 case TG3_PHY_ID_BCM5784: return "5784";
15157 case TG3_PHY_ID_BCM5756: return "5722/5756";
15158 case TG3_PHY_ID_BCM5906: return "5906";
15159 case TG3_PHY_ID_BCM5761: return "5761";
15160 case TG3_PHY_ID_BCM5718C: return "5718C";
15161 case TG3_PHY_ID_BCM5718S: return "5718S";
15162 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15163 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15164 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15165 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15166 case 0: return "serdes";
15167 default: return "unknown";
855e1111 15168 }
1da177e4
LT
15169}
15170
f9804ddb
MC
15171static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15172{
63c3a66f 15173 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15174 strcpy(str, "PCI Express");
15175 return str;
63c3a66f 15176 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15177 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15178
15179 strcpy(str, "PCIX:");
15180
15181 if ((clock_ctrl == 7) ||
15182 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15183 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15184 strcat(str, "133MHz");
15185 else if (clock_ctrl == 0)
15186 strcat(str, "33MHz");
15187 else if (clock_ctrl == 2)
15188 strcat(str, "50MHz");
15189 else if (clock_ctrl == 4)
15190 strcat(str, "66MHz");
15191 else if (clock_ctrl == 6)
15192 strcat(str, "100MHz");
f9804ddb
MC
15193 } else {
15194 strcpy(str, "PCI:");
63c3a66f 15195 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15196 strcat(str, "66MHz");
15197 else
15198 strcat(str, "33MHz");
15199 }
63c3a66f 15200 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15201 strcat(str, ":32-bit");
15202 else
15203 strcat(str, ":64-bit");
15204 return str;
15205}
15206
8c2dc7e1 15207static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15208{
15209 struct pci_dev *peer;
15210 unsigned int func, devnr = tp->pdev->devfn & ~7;
15211
15212 for (func = 0; func < 8; func++) {
15213 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15214 if (peer && peer != tp->pdev)
15215 break;
15216 pci_dev_put(peer);
15217 }
16fe9d74
MC
15218 /* 5704 can be configured in single-port mode, set peer to
15219 * tp->pdev in that case.
15220 */
15221 if (!peer) {
15222 peer = tp->pdev;
15223 return peer;
15224 }
1da177e4
LT
15225
15226 /*
15227 * We don't need to keep the refcount elevated; there's no way
15228 * to remove one half of this device without removing the other
15229 */
15230 pci_dev_put(peer);
15231
15232 return peer;
15233}
15234
15f9850d
DM
15235static void __devinit tg3_init_coal(struct tg3 *tp)
15236{
15237 struct ethtool_coalesce *ec = &tp->coal;
15238
15239 memset(ec, 0, sizeof(*ec));
15240 ec->cmd = ETHTOOL_GCOALESCE;
15241 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15242 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15243 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15244 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15245 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15246 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15247 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15248 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15249 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15250
15251 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15252 HOSTCC_MODE_CLRTICK_TXBD)) {
15253 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15254 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15255 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15256 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15257 }
d244c892 15258
63c3a66f 15259 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15260 ec->rx_coalesce_usecs_irq = 0;
15261 ec->tx_coalesce_usecs_irq = 0;
15262 ec->stats_block_coalesce_usecs = 0;
15263 }
15f9850d
DM
15264}
15265
7c7d64b8
SH
15266static const struct net_device_ops tg3_netdev_ops = {
15267 .ndo_open = tg3_open,
15268 .ndo_stop = tg3_close,
00829823 15269 .ndo_start_xmit = tg3_start_xmit,
511d2224 15270 .ndo_get_stats64 = tg3_get_stats64,
00829823 15271 .ndo_validate_addr = eth_validate_addr,
afc4b13d 15272 .ndo_set_rx_mode = tg3_set_rx_mode,
00829823
SH
15273 .ndo_set_mac_address = tg3_set_mac_addr,
15274 .ndo_do_ioctl = tg3_ioctl,
15275 .ndo_tx_timeout = tg3_tx_timeout,
15276 .ndo_change_mtu = tg3_change_mtu,
dc668910 15277 .ndo_fix_features = tg3_fix_features,
06c03c02 15278 .ndo_set_features = tg3_set_features,
00829823
SH
15279#ifdef CONFIG_NET_POLL_CONTROLLER
15280 .ndo_poll_controller = tg3_poll_controller,
15281#endif
15282};
15283
1da177e4
LT
15284static int __devinit tg3_init_one(struct pci_dev *pdev,
15285 const struct pci_device_id *ent)
15286{
1da177e4
LT
15287 struct net_device *dev;
15288 struct tg3 *tp;
646c9edd
MC
15289 int i, err, pm_cap;
15290 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15291 char str[40];
72f2afb8 15292 u64 dma_mask, persist_dma_mask;
0da0606f 15293 u32 features = 0;
1da177e4 15294
05dbe005 15295 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15296
15297 err = pci_enable_device(pdev);
15298 if (err) {
2445e461 15299 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15300 return err;
15301 }
15302
1da177e4
LT
15303 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15304 if (err) {
2445e461 15305 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15306 goto err_out_disable_pdev;
15307 }
15308
15309 pci_set_master(pdev);
15310
15311 /* Find power-management capability. */
15312 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15313 if (pm_cap == 0) {
2445e461
MC
15314 dev_err(&pdev->dev,
15315 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15316 err = -EIO;
15317 goto err_out_free_res;
15318 }
15319
16821285
MC
15320 err = pci_set_power_state(pdev, PCI_D0);
15321 if (err) {
15322 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15323 goto err_out_free_res;
15324 }
15325
fe5f5787 15326 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15327 if (!dev) {
2445e461 15328 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4 15329 err = -ENOMEM;
16821285 15330 goto err_out_power_down;
1da177e4
LT
15331 }
15332
1da177e4
LT
15333 SET_NETDEV_DEV(dev, &pdev->dev);
15334
1da177e4
LT
15335 tp = netdev_priv(dev);
15336 tp->pdev = pdev;
15337 tp->dev = dev;
15338 tp->pm_cap = pm_cap;
1da177e4
LT
15339 tp->rx_mode = TG3_DEF_RX_MODE;
15340 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15341
1da177e4
LT
15342 if (tg3_debug > 0)
15343 tp->msg_enable = tg3_debug;
15344 else
15345 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15346
15347 /* The word/byte swap controls here control register access byte
15348 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15349 * setting below.
15350 */
15351 tp->misc_host_ctrl =
15352 MISC_HOST_CTRL_MASK_PCI_INT |
15353 MISC_HOST_CTRL_WORD_SWAP |
15354 MISC_HOST_CTRL_INDIR_ACCESS |
15355 MISC_HOST_CTRL_PCISTATE_RW;
15356
15357 /* The NONFRM (non-frame) byte/word swap controls take effect
15358 * on descriptor entries, anything which isn't packet data.
15359 *
15360 * The StrongARM chips on the board (one for tx, one for rx)
15361 * are running in big-endian mode.
15362 */
15363 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15364 GRC_MODE_WSWAP_NONFRM_DATA);
15365#ifdef __BIG_ENDIAN
15366 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15367#endif
15368 spin_lock_init(&tp->lock);
1da177e4 15369 spin_lock_init(&tp->indirect_lock);
c4028958 15370 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15371
d5fe488a 15372 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15373 if (!tp->regs) {
ab96b241 15374 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15375 err = -ENOMEM;
15376 goto err_out_free_dev;
15377 }
15378
c9cab24e
MC
15379 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15380 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15381 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15382 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15383 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15384 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15385 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15386 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15387 tg3_flag_set(tp, ENABLE_APE);
15388 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15389 if (!tp->aperegs) {
15390 dev_err(&pdev->dev,
15391 "Cannot map APE registers, aborting\n");
15392 err = -ENOMEM;
15393 goto err_out_iounmap;
15394 }
15395 }
15396
1da177e4
LT
15397 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15398 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15399
1da177e4 15400 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15401 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15402 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15403 dev->irq = pdev->irq;
1da177e4
LT
15404
15405 err = tg3_get_invariants(tp);
15406 if (err) {
ab96b241
MC
15407 dev_err(&pdev->dev,
15408 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15409 goto err_out_apeunmap;
1da177e4
LT
15410 }
15411
4a29cc2e
MC
15412 /* The EPB bridge inside 5714, 5715, and 5780 and any
15413 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15414 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15415 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15416 * do DMA address check in tg3_start_xmit().
15417 */
63c3a66f 15418 if (tg3_flag(tp, IS_5788))
284901a9 15419 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15420 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15421 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15422#ifdef CONFIG_HIGHMEM
6a35528a 15423 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15424#endif
4a29cc2e 15425 } else
6a35528a 15426 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15427
15428 /* Configure DMA attributes. */
284901a9 15429 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15430 err = pci_set_dma_mask(pdev, dma_mask);
15431 if (!err) {
0da0606f 15432 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15433 err = pci_set_consistent_dma_mask(pdev,
15434 persist_dma_mask);
15435 if (err < 0) {
ab96b241
MC
15436 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15437 "DMA for consistent allocations\n");
c9cab24e 15438 goto err_out_apeunmap;
72f2afb8
MC
15439 }
15440 }
15441 }
284901a9
YH
15442 if (err || dma_mask == DMA_BIT_MASK(32)) {
15443 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15444 if (err) {
ab96b241
MC
15445 dev_err(&pdev->dev,
15446 "No usable DMA configuration, aborting\n");
c9cab24e 15447 goto err_out_apeunmap;
72f2afb8
MC
15448 }
15449 }
15450
fdfec172 15451 tg3_init_bufmgr_config(tp);
1da177e4 15452
0da0606f
MC
15453 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15454
15455 /* 5700 B0 chips do not support checksumming correctly due
15456 * to hardware bugs.
15457 */
15458 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15459 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15460
15461 if (tg3_flag(tp, 5755_PLUS))
15462 features |= NETIF_F_IPV6_CSUM;
15463 }
15464
4e3a7aaa
MC
15465 /* TSO is on by default on chips that support hardware TSO.
15466 * Firmware TSO on older chips gives lower performance, so it
15467 * is off by default, but can be enabled using ethtool.
15468 */
63c3a66f
JP
15469 if ((tg3_flag(tp, HW_TSO_1) ||
15470 tg3_flag(tp, HW_TSO_2) ||
15471 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15472 (features & NETIF_F_IP_CSUM))
15473 features |= NETIF_F_TSO;
63c3a66f 15474 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15475 if (features & NETIF_F_IPV6_CSUM)
15476 features |= NETIF_F_TSO6;
63c3a66f 15477 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15478 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15479 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15480 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15481 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15482 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15483 features |= NETIF_F_TSO_ECN;
b0026624 15484 }
1da177e4 15485
d542fe27
MC
15486 dev->features |= features;
15487 dev->vlan_features |= features;
15488
06c03c02
MB
15489 /*
15490 * Add loopback capability only for a subset of devices that support
15491 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15492 * loopback for the remaining devices.
15493 */
15494 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15495 !tg3_flag(tp, CPMU_PRESENT))
15496 /* Add the loopback capability */
0da0606f
MC
15497 features |= NETIF_F_LOOPBACK;
15498
0da0606f 15499 dev->hw_features |= features;
06c03c02 15500
1da177e4 15501 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15502 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15503 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15504 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15505 tp->rx_pending = 63;
15506 }
15507
1da177e4
LT
15508 err = tg3_get_device_address(tp);
15509 if (err) {
ab96b241
MC
15510 dev_err(&pdev->dev,
15511 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15512 goto err_out_apeunmap;
c88864df
MC
15513 }
15514
1da177e4
LT
15515 /*
15516 * Reset chip in case UNDI or EFI driver did not shutdown
15517 * DMA self test will enable WDMAC and we'll see (spurious)
15518 * pending DMA on the PCI bus at that point.
15519 */
15520 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15521 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15522 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15523 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15524 }
15525
15526 err = tg3_test_dma(tp);
15527 if (err) {
ab96b241 15528 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15529 goto err_out_apeunmap;
1da177e4
LT
15530 }
15531
78f90dcf
MC
15532 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15533 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15534 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15535 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15536 struct tg3_napi *tnapi = &tp->napi[i];
15537
15538 tnapi->tp = tp;
15539 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15540
15541 tnapi->int_mbox = intmbx;
15542 if (i < 4)
15543 intmbx += 0x8;
15544 else
15545 intmbx += 0x4;
15546
15547 tnapi->consmbox = rcvmbx;
15548 tnapi->prodmbox = sndmbx;
15549
66cfd1bd 15550 if (i)
78f90dcf 15551 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15552 else
78f90dcf 15553 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15554
63c3a66f 15555 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15556 break;
15557
15558 /*
15559 * If we support MSIX, we'll be using RSS. If we're using
15560 * RSS, the first vector only handles link interrupts and the
15561 * remaining vectors handle rx and tx interrupts. Reuse the
15562 * mailbox values for the next iteration. The values we setup
15563 * above are still useful for the single vectored mode.
15564 */
15565 if (!i)
15566 continue;
15567
15568 rcvmbx += 0x8;
15569
15570 if (sndmbx & 0x4)
15571 sndmbx -= 0x4;
15572 else
15573 sndmbx += 0xc;
15574 }
15575
15f9850d
DM
15576 tg3_init_coal(tp);
15577
c49a1561
MC
15578 pci_set_drvdata(pdev, dev);
15579
cd0d7228
MC
15580 if (tg3_flag(tp, 5717_PLUS)) {
15581 /* Resume a low-power mode */
15582 tg3_frob_aux_power(tp, false);
15583 }
15584
1da177e4
LT
15585 err = register_netdev(dev);
15586 if (err) {
ab96b241 15587 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15588 goto err_out_apeunmap;
1da177e4
LT
15589 }
15590
05dbe005
JP
15591 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15592 tp->board_part_number,
15593 tp->pci_chip_rev_id,
15594 tg3_bus_string(tp, str),
15595 dev->dev_addr);
1da177e4 15596
f07e9af3 15597 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15598 struct phy_device *phydev;
15599 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15600 netdev_info(dev,
15601 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15602 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15603 } else {
15604 char *ethtype;
15605
15606 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15607 ethtype = "10/100Base-TX";
15608 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15609 ethtype = "1000Base-SX";
15610 else
15611 ethtype = "10/100/1000Base-T";
15612
5129c3a3 15613 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15614 "(WireSpeed[%d], EEE[%d])\n",
15615 tg3_phy_string(tp), ethtype,
15616 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15617 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15618 }
05dbe005
JP
15619
15620 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15621 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15622 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15623 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15624 tg3_flag(tp, ENABLE_ASF) != 0,
15625 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15626 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15627 tp->dma_rwctrl,
15628 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15629 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15630
b45aa2f6
MC
15631 pci_save_state(pdev);
15632
1da177e4
LT
15633 return 0;
15634
0d3031d9
MC
15635err_out_apeunmap:
15636 if (tp->aperegs) {
15637 iounmap(tp->aperegs);
15638 tp->aperegs = NULL;
15639 }
15640
1da177e4 15641err_out_iounmap:
6892914f
MC
15642 if (tp->regs) {
15643 iounmap(tp->regs);
22abe310 15644 tp->regs = NULL;
6892914f 15645 }
1da177e4
LT
15646
15647err_out_free_dev:
15648 free_netdev(dev);
15649
16821285
MC
15650err_out_power_down:
15651 pci_set_power_state(pdev, PCI_D3hot);
15652
1da177e4
LT
15653err_out_free_res:
15654 pci_release_regions(pdev);
15655
15656err_out_disable_pdev:
15657 pci_disable_device(pdev);
15658 pci_set_drvdata(pdev, NULL);
15659 return err;
15660}
15661
15662static void __devexit tg3_remove_one(struct pci_dev *pdev)
15663{
15664 struct net_device *dev = pci_get_drvdata(pdev);
15665
15666 if (dev) {
15667 struct tg3 *tp = netdev_priv(dev);
15668
077f849d
JSR
15669 if (tp->fw)
15670 release_firmware(tp->fw);
15671
23f333a2 15672 cancel_work_sync(&tp->reset_task);
158d7abd 15673
63c3a66f 15674 if (!tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15675 tg3_phy_fini(tp);
158d7abd 15676 tg3_mdio_fini(tp);
b02fd9e3 15677 }
158d7abd 15678
1da177e4 15679 unregister_netdev(dev);
0d3031d9
MC
15680 if (tp->aperegs) {
15681 iounmap(tp->aperegs);
15682 tp->aperegs = NULL;
15683 }
6892914f
MC
15684 if (tp->regs) {
15685 iounmap(tp->regs);
22abe310 15686 tp->regs = NULL;
6892914f 15687 }
1da177e4
LT
15688 free_netdev(dev);
15689 pci_release_regions(pdev);
15690 pci_disable_device(pdev);
15691 pci_set_drvdata(pdev, NULL);
15692 }
15693}
15694
aa6027ca 15695#ifdef CONFIG_PM_SLEEP
c866b7ea 15696static int tg3_suspend(struct device *device)
1da177e4 15697{
c866b7ea 15698 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15699 struct net_device *dev = pci_get_drvdata(pdev);
15700 struct tg3 *tp = netdev_priv(dev);
15701 int err;
15702
15703 if (!netif_running(dev))
15704 return 0;
15705
23f333a2 15706 flush_work_sync(&tp->reset_task);
b02fd9e3 15707 tg3_phy_stop(tp);
1da177e4
LT
15708 tg3_netif_stop(tp);
15709
15710 del_timer_sync(&tp->timer);
15711
f47c11ee 15712 tg3_full_lock(tp, 1);
1da177e4 15713 tg3_disable_ints(tp);
f47c11ee 15714 tg3_full_unlock(tp);
1da177e4
LT
15715
15716 netif_device_detach(dev);
15717
f47c11ee 15718 tg3_full_lock(tp, 0);
944d980e 15719 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15720 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15721 tg3_full_unlock(tp);
1da177e4 15722
c866b7ea 15723 err = tg3_power_down_prepare(tp);
1da177e4 15724 if (err) {
b02fd9e3
MC
15725 int err2;
15726
f47c11ee 15727 tg3_full_lock(tp, 0);
1da177e4 15728
63c3a66f 15729 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15730 err2 = tg3_restart_hw(tp, 1);
15731 if (err2)
b9ec6c1b 15732 goto out;
1da177e4
LT
15733
15734 tp->timer.expires = jiffies + tp->timer_offset;
15735 add_timer(&tp->timer);
15736
15737 netif_device_attach(dev);
15738 tg3_netif_start(tp);
15739
b9ec6c1b 15740out:
f47c11ee 15741 tg3_full_unlock(tp);
b02fd9e3
MC
15742
15743 if (!err2)
15744 tg3_phy_start(tp);
1da177e4
LT
15745 }
15746
15747 return err;
15748}
15749
c866b7ea 15750static int tg3_resume(struct device *device)
1da177e4 15751{
c866b7ea 15752 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15753 struct net_device *dev = pci_get_drvdata(pdev);
15754 struct tg3 *tp = netdev_priv(dev);
15755 int err;
15756
15757 if (!netif_running(dev))
15758 return 0;
15759
1da177e4
LT
15760 netif_device_attach(dev);
15761
f47c11ee 15762 tg3_full_lock(tp, 0);
1da177e4 15763
63c3a66f 15764 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15765 err = tg3_restart_hw(tp, 1);
15766 if (err)
15767 goto out;
1da177e4
LT
15768
15769 tp->timer.expires = jiffies + tp->timer_offset;
15770 add_timer(&tp->timer);
15771
1da177e4
LT
15772 tg3_netif_start(tp);
15773
b9ec6c1b 15774out:
f47c11ee 15775 tg3_full_unlock(tp);
1da177e4 15776
b02fd9e3
MC
15777 if (!err)
15778 tg3_phy_start(tp);
15779
b9ec6c1b 15780 return err;
1da177e4
LT
15781}
15782
c866b7ea 15783static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15784#define TG3_PM_OPS (&tg3_pm_ops)
15785
15786#else
15787
15788#define TG3_PM_OPS NULL
15789
15790#endif /* CONFIG_PM_SLEEP */
c866b7ea 15791
b45aa2f6
MC
15792/**
15793 * tg3_io_error_detected - called when PCI error is detected
15794 * @pdev: Pointer to PCI device
15795 * @state: The current pci connection state
15796 *
15797 * This function is called after a PCI bus error affecting
15798 * this device has been detected.
15799 */
15800static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15801 pci_channel_state_t state)
15802{
15803 struct net_device *netdev = pci_get_drvdata(pdev);
15804 struct tg3 *tp = netdev_priv(netdev);
15805 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15806
15807 netdev_info(netdev, "PCI I/O error detected\n");
15808
15809 rtnl_lock();
15810
15811 if (!netif_running(netdev))
15812 goto done;
15813
15814 tg3_phy_stop(tp);
15815
15816 tg3_netif_stop(tp);
15817
15818 del_timer_sync(&tp->timer);
63c3a66f 15819 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15820
15821 /* Want to make sure that the reset task doesn't run */
15822 cancel_work_sync(&tp->reset_task);
63c3a66f
JP
15823 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
15824 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15825
15826 netif_device_detach(netdev);
15827
15828 /* Clean up software state, even if MMIO is blocked */
15829 tg3_full_lock(tp, 0);
15830 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15831 tg3_full_unlock(tp);
15832
15833done:
15834 if (state == pci_channel_io_perm_failure)
15835 err = PCI_ERS_RESULT_DISCONNECT;
15836 else
15837 pci_disable_device(pdev);
15838
15839 rtnl_unlock();
15840
15841 return err;
15842}
15843
15844/**
15845 * tg3_io_slot_reset - called after the pci bus has been reset.
15846 * @pdev: Pointer to PCI device
15847 *
15848 * Restart the card from scratch, as if from a cold-boot.
15849 * At this point, the card has exprienced a hard reset,
15850 * followed by fixups by BIOS, and has its config space
15851 * set up identically to what it was at cold boot.
15852 */
15853static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15854{
15855 struct net_device *netdev = pci_get_drvdata(pdev);
15856 struct tg3 *tp = netdev_priv(netdev);
15857 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15858 int err;
15859
15860 rtnl_lock();
15861
15862 if (pci_enable_device(pdev)) {
15863 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15864 goto done;
15865 }
15866
15867 pci_set_master(pdev);
15868 pci_restore_state(pdev);
15869 pci_save_state(pdev);
15870
15871 if (!netif_running(netdev)) {
15872 rc = PCI_ERS_RESULT_RECOVERED;
15873 goto done;
15874 }
15875
15876 err = tg3_power_up(tp);
bed9829f 15877 if (err)
b45aa2f6 15878 goto done;
b45aa2f6
MC
15879
15880 rc = PCI_ERS_RESULT_RECOVERED;
15881
15882done:
15883 rtnl_unlock();
15884
15885 return rc;
15886}
15887
15888/**
15889 * tg3_io_resume - called when traffic can start flowing again.
15890 * @pdev: Pointer to PCI device
15891 *
15892 * This callback is called when the error recovery driver tells
15893 * us that its OK to resume normal operation.
15894 */
15895static void tg3_io_resume(struct pci_dev *pdev)
15896{
15897 struct net_device *netdev = pci_get_drvdata(pdev);
15898 struct tg3 *tp = netdev_priv(netdev);
15899 int err;
15900
15901 rtnl_lock();
15902
15903 if (!netif_running(netdev))
15904 goto done;
15905
15906 tg3_full_lock(tp, 0);
63c3a66f 15907 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15908 err = tg3_restart_hw(tp, 1);
15909 tg3_full_unlock(tp);
15910 if (err) {
15911 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15912 goto done;
15913 }
15914
15915 netif_device_attach(netdev);
15916
15917 tp->timer.expires = jiffies + tp->timer_offset;
15918 add_timer(&tp->timer);
15919
15920 tg3_netif_start(tp);
15921
15922 tg3_phy_start(tp);
15923
15924done:
15925 rtnl_unlock();
15926}
15927
15928static struct pci_error_handlers tg3_err_handler = {
15929 .error_detected = tg3_io_error_detected,
15930 .slot_reset = tg3_io_slot_reset,
15931 .resume = tg3_io_resume
15932};
15933
1da177e4
LT
15934static struct pci_driver tg3_driver = {
15935 .name = DRV_MODULE_NAME,
15936 .id_table = tg3_pci_tbl,
15937 .probe = tg3_init_one,
15938 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15939 .err_handler = &tg3_err_handler,
aa6027ca 15940 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15941};
15942
15943static int __init tg3_init(void)
15944{
29917620 15945 return pci_register_driver(&tg3_driver);
1da177e4
LT
15946}
15947
15948static void __exit tg3_cleanup(void)
15949{
15950 pci_unregister_driver(&tg3_driver);
15951}
15952
15953module_init(tg3_init);
15954module_exit(tg3_cleanup);
This page took 7.349704 seconds and 5 git commands to generate.