tg3: Add ethtool_eee struct and tg3_setup_eee()
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b681b65d 7 * Copyright (C) 2005-2013 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
7e6c63f0 47#include <linux/ssb/ssb_driver_gige.h>
aed93e0b
MC
48#include <linux/hwmon.h>
49#include <linux/hwmon-sysfs.h>
1da177e4
LT
50
51#include <net/checksum.h>
c9bdd4b5 52#include <net/ip.h>
1da177e4 53
27fd9de8 54#include <linux/io.h>
1da177e4 55#include <asm/byteorder.h>
27fd9de8 56#include <linux/uaccess.h>
1da177e4 57
be947307
MC
58#include <uapi/linux/net_tstamp.h>
59#include <linux/ptp_clock_kernel.h>
60
49b6e95f 61#ifdef CONFIG_SPARC
1da177e4 62#include <asm/idprom.h>
49b6e95f 63#include <asm/prom.h>
1da177e4
LT
64#endif
65
63532394
MC
66#define BAR_0 0
67#define BAR_2 2
68
1da177e4
LT
69#include "tg3.h"
70
63c3a66f
JP
71/* Functions & macros to verify TG3_FLAGS types */
72
73static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 return test_bit(flag, bits);
76}
77
78static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 set_bit(flag, bits);
81}
82
83static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
84{
85 clear_bit(flag, bits);
86}
87
88#define tg3_flag(tp, flag) \
89 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
90#define tg3_flag_set(tp, flag) \
91 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
92#define tg3_flag_clear(tp, flag) \
93 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
94
1da177e4 95#define DRV_MODULE_NAME "tg3"
6867c843 96#define TG3_MAJ_NUM 3
7a28fdeb 97#define TG3_MIN_NUM 131
6867c843
MC
98#define DRV_MODULE_VERSION \
99 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
7a28fdeb 100#define DRV_MODULE_RELDATE "April 09, 2013"
1da177e4 101
fd6d3f0e
MC
102#define RESET_KIND_SHUTDOWN 0
103#define RESET_KIND_INIT 1
104#define RESET_KIND_SUSPEND 2
105
1da177e4
LT
106#define TG3_DEF_RX_MODE 0
107#define TG3_DEF_TX_MODE 0
108#define TG3_DEF_MSG_ENABLE \
109 (NETIF_MSG_DRV | \
110 NETIF_MSG_PROBE | \
111 NETIF_MSG_LINK | \
112 NETIF_MSG_TIMER | \
113 NETIF_MSG_IFDOWN | \
114 NETIF_MSG_IFUP | \
115 NETIF_MSG_RX_ERR | \
116 NETIF_MSG_TX_ERR)
117
520b2756
MC
118#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
119
1da177e4
LT
120/* length of time before we decide the hardware is borked,
121 * and dev->tx_timeout() should be called to fix the problem
122 */
63c3a66f 123
1da177e4
LT
124#define TG3_TX_TIMEOUT (5 * HZ)
125
126/* hardware minimum and maximum for a single frame's data payload */
127#define TG3_MIN_MTU 60
128#define TG3_MAX_MTU(tp) \
63c3a66f 129 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
130
131/* These numbers seem to be hard coded in the NIC firmware somehow.
132 * You can't change the ring sizes, but you can change where you place
133 * them in the NIC onboard memory.
134 */
7cb32cf2 135#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 136 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 137 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 138#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 139#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 140 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 141 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
142#define TG3_DEF_RX_JUMBO_RING_PENDING 100
143
144/* Do not place this n-ring entries value into the tp struct itself,
145 * we really want to expose these constants to GCC so that modulo et
146 * al. operations are done with shifts and masks instead of with
147 * hw multiply/modulo instructions. Another solution would be to
148 * replace things like '% foo' with '& (foo - 1)'.
149 */
1da177e4
LT
150
151#define TG3_TX_RING_SIZE 512
152#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
153
2c49a44d
MC
154#define TG3_RX_STD_RING_BYTES(tp) \
155 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
156#define TG3_RX_JMB_RING_BYTES(tp) \
157 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
158#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 159 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
160#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
161 TG3_TX_RING_SIZE)
1da177e4
LT
162#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
163
287be12e
MC
164#define TG3_DMA_BYTE_ENAB 64
165
166#define TG3_RX_STD_DMA_SZ 1536
167#define TG3_RX_JMB_DMA_SZ 9046
168
169#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
170
171#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
172#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 173
2c49a44d
MC
174#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
175 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 176
2c49a44d
MC
177#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
178 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 179
d2757fc4
MC
180/* Due to a hardware bug, the 5701 can only DMA to memory addresses
181 * that are at least dword aligned when used in PCIX mode. The driver
182 * works around this bug by double copying the packet. This workaround
183 * is built into the normal double copy length check for efficiency.
184 *
185 * However, the double copy is only necessary on those architectures
186 * where unaligned memory accesses are inefficient. For those architectures
187 * where unaligned memory accesses incur little penalty, we can reintegrate
188 * the 5701 in the normal rx path. Doing so saves a device structure
189 * dereference by hardcoding the double copy threshold in place.
190 */
191#define TG3_RX_COPY_THRESHOLD 256
192#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
193 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
194#else
195 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
196#endif
197
81389f57
MC
198#if (NET_IP_ALIGN != 0)
199#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
200#else
9205fd9c 201#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
202#endif
203
1da177e4 204/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 205#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 206#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 207#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 208
ad829268
MC
209#define TG3_RAW_IP_ALIGN 2
210
c6cdf436 211#define TG3_FW_UPDATE_TIMEOUT_SEC 5
21f7638e 212#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
c6cdf436 213
077f849d 214#define FIRMWARE_TG3 "tigon/tg3.bin"
c4dab506 215#define FIRMWARE_TG357766 "tigon/tg357766.bin"
077f849d
JSR
216#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
217#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
218
229b1ad1 219static char version[] =
05dbe005 220 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
221
222MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
223MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
224MODULE_LICENSE("GPL");
225MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
226MODULE_FIRMWARE(FIRMWARE_TG3);
227MODULE_FIRMWARE(FIRMWARE_TG3TSO);
228MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
229
1da177e4
LT
230static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
231module_param(tg3_debug, int, 0);
232MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
233
3d567e0e
NNS
234#define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
235#define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
236
a3aa1884 237static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
3d567e0e
NNS
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
257 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
258 TG3_DRV_DATA_FLAG_5705_10_100},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
260 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
261 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
3d567e0e
NNS
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
264 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
265 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
7e6c63f0 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
13185217 269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217 270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
3d567e0e
NNS
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
272 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
3d567e0e
NNS
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
278 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
3d567e0e
NNS
286 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
287 PCI_VENDOR_ID_LENOVO,
288 TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
289 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
3d567e0e
NNS
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
292 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
306 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
307 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
308 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
309 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
310 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
3d567e0e
NNS
311 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
312 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
313 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
314 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
315 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
316 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
321d32a0
MC
317 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
318 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
3d567e0e
NNS
319 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
320 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
5e7ccf20 321 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6 322 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
79d49695 323 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
5001e2f6 324 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
325 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
326 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
327 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
328 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
3d567e0e
NNS
329 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
330 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
331 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
332 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
302b500b 333 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 334 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
02eca3f5 335 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
d3f677af 336 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
c86a8560
MC
337 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
338 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
339 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
13185217
HK
340 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
341 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
342 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
343 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
344 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
345 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
346 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 347 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 348 {}
1da177e4
LT
349};
350
351MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
352
50da859d 353static const struct {
1da177e4 354 const char string[ETH_GSTRING_LEN];
48fa55a0 355} ethtool_stats_keys[] = {
1da177e4
LT
356 { "rx_octets" },
357 { "rx_fragments" },
358 { "rx_ucast_packets" },
359 { "rx_mcast_packets" },
360 { "rx_bcast_packets" },
361 { "rx_fcs_errors" },
362 { "rx_align_errors" },
363 { "rx_xon_pause_rcvd" },
364 { "rx_xoff_pause_rcvd" },
365 { "rx_mac_ctrl_rcvd" },
366 { "rx_xoff_entered" },
367 { "rx_frame_too_long_errors" },
368 { "rx_jabbers" },
369 { "rx_undersize_packets" },
370 { "rx_in_length_errors" },
371 { "rx_out_length_errors" },
372 { "rx_64_or_less_octet_packets" },
373 { "rx_65_to_127_octet_packets" },
374 { "rx_128_to_255_octet_packets" },
375 { "rx_256_to_511_octet_packets" },
376 { "rx_512_to_1023_octet_packets" },
377 { "rx_1024_to_1522_octet_packets" },
378 { "rx_1523_to_2047_octet_packets" },
379 { "rx_2048_to_4095_octet_packets" },
380 { "rx_4096_to_8191_octet_packets" },
381 { "rx_8192_to_9022_octet_packets" },
382
383 { "tx_octets" },
384 { "tx_collisions" },
385
386 { "tx_xon_sent" },
387 { "tx_xoff_sent" },
388 { "tx_flow_control" },
389 { "tx_mac_errors" },
390 { "tx_single_collisions" },
391 { "tx_mult_collisions" },
392 { "tx_deferred" },
393 { "tx_excessive_collisions" },
394 { "tx_late_collisions" },
395 { "tx_collide_2times" },
396 { "tx_collide_3times" },
397 { "tx_collide_4times" },
398 { "tx_collide_5times" },
399 { "tx_collide_6times" },
400 { "tx_collide_7times" },
401 { "tx_collide_8times" },
402 { "tx_collide_9times" },
403 { "tx_collide_10times" },
404 { "tx_collide_11times" },
405 { "tx_collide_12times" },
406 { "tx_collide_13times" },
407 { "tx_collide_14times" },
408 { "tx_collide_15times" },
409 { "tx_ucast_packets" },
410 { "tx_mcast_packets" },
411 { "tx_bcast_packets" },
412 { "tx_carrier_sense_errors" },
413 { "tx_discards" },
414 { "tx_errors" },
415
416 { "dma_writeq_full" },
417 { "dma_write_prioq_full" },
418 { "rxbds_empty" },
419 { "rx_discards" },
420 { "rx_errors" },
421 { "rx_threshold_hit" },
422
423 { "dma_readq_full" },
424 { "dma_read_prioq_full" },
425 { "tx_comp_queue_full" },
426
427 { "ring_set_send_prod_index" },
428 { "ring_status_update" },
429 { "nic_irqs" },
430 { "nic_avoided_irqs" },
4452d099
MC
431 { "nic_tx_threshold_hit" },
432
433 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
434};
435
48fa55a0 436#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
93df8b8f
NNS
437#define TG3_NVRAM_TEST 0
438#define TG3_LINK_TEST 1
439#define TG3_REGISTER_TEST 2
440#define TG3_MEMORY_TEST 3
441#define TG3_MAC_LOOPB_TEST 4
442#define TG3_PHY_LOOPB_TEST 5
443#define TG3_EXT_LOOPB_TEST 6
444#define TG3_INTERRUPT_TEST 7
48fa55a0
MC
445
446
50da859d 447static const struct {
4cafd3f5 448 const char string[ETH_GSTRING_LEN];
48fa55a0 449} ethtool_test_keys[] = {
93df8b8f
NNS
450 [TG3_NVRAM_TEST] = { "nvram test (online) " },
451 [TG3_LINK_TEST] = { "link test (online) " },
452 [TG3_REGISTER_TEST] = { "register test (offline)" },
453 [TG3_MEMORY_TEST] = { "memory test (offline)" },
454 [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
455 [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
456 [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
457 [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
4cafd3f5
MC
458};
459
48fa55a0
MC
460#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
461
462
b401e9e2
MC
463static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
464{
465 writel(val, tp->regs + off);
466}
467
468static u32 tg3_read32(struct tg3 *tp, u32 off)
469{
de6f31eb 470 return readl(tp->regs + off);
b401e9e2
MC
471}
472
0d3031d9
MC
473static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
474{
475 writel(val, tp->aperegs + off);
476}
477
478static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
479{
de6f31eb 480 return readl(tp->aperegs + off);
0d3031d9
MC
481}
482
1da177e4
LT
483static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
484{
6892914f
MC
485 unsigned long flags;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
489 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
491}
492
493static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
494{
495 writel(val, tp->regs + off);
496 readl(tp->regs + off);
1da177e4
LT
497}
498
6892914f 499static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 500{
6892914f
MC
501 unsigned long flags;
502 u32 val;
503
504 spin_lock_irqsave(&tp->indirect_lock, flags);
505 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
506 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
507 spin_unlock_irqrestore(&tp->indirect_lock, flags);
508 return val;
509}
510
511static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
512{
513 unsigned long flags;
514
515 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
516 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
517 TG3_64BIT_REG_LOW, val);
518 return;
519 }
66711e66 520 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
521 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
522 TG3_64BIT_REG_LOW, val);
523 return;
1da177e4 524 }
6892914f
MC
525
526 spin_lock_irqsave(&tp->indirect_lock, flags);
527 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
528 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
529 spin_unlock_irqrestore(&tp->indirect_lock, flags);
530
531 /* In indirect mode when disabling interrupts, we also need
532 * to clear the interrupt bit in the GRC local ctrl register.
533 */
534 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
535 (val == 0x1)) {
536 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
537 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
538 }
539}
540
541static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
542{
543 unsigned long flags;
544 u32 val;
545
546 spin_lock_irqsave(&tp->indirect_lock, flags);
547 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
548 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
549 spin_unlock_irqrestore(&tp->indirect_lock, flags);
550 return val;
551}
552
b401e9e2
MC
553/* usec_wait specifies the wait time in usec when writing to certain registers
554 * where it is unsafe to read back the register without some delay.
555 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
556 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
557 */
558static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 559{
63c3a66f 560 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
561 /* Non-posted methods */
562 tp->write32(tp, off, val);
563 else {
564 /* Posted method */
565 tg3_write32(tp, off, val);
566 if (usec_wait)
567 udelay(usec_wait);
568 tp->read32(tp, off);
569 }
570 /* Wait again after the read for the posted method to guarantee that
571 * the wait time is met.
572 */
573 if (usec_wait)
574 udelay(usec_wait);
1da177e4
LT
575}
576
09ee929c
MC
577static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
578{
579 tp->write32_mbox(tp, off, val);
7e6c63f0
HM
580 if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
581 (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
582 !tg3_flag(tp, ICH_WORKAROUND)))
6892914f 583 tp->read32_mbox(tp, off);
09ee929c
MC
584}
585
20094930 586static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
587{
588 void __iomem *mbox = tp->regs + off;
589 writel(val, mbox);
63c3a66f 590 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 591 writel(val, mbox);
7e6c63f0
HM
592 if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
593 tg3_flag(tp, FLUSH_POSTED_WRITES))
1da177e4
LT
594 readl(mbox);
595}
596
b5d3772c
MC
597static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
598{
de6f31eb 599 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
600}
601
602static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
603{
604 writel(val, tp->regs + off + GRCMBOX_BASE);
605}
606
c6cdf436 607#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 608#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
609#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
610#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
611#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 612
c6cdf436
MC
613#define tw32(reg, val) tp->write32(tp, reg, val)
614#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
615#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
616#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
617
618static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
619{
6892914f
MC
620 unsigned long flags;
621
4153577a 622 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
623 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
624 return;
625
6892914f 626 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 627 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
628 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
629 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 630
bbadf503
MC
631 /* Always leave this as zero. */
632 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
633 } else {
634 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
635 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 636
bbadf503
MC
637 /* Always leave this as zero. */
638 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
639 }
640 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
641}
642
1da177e4
LT
643static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
644{
6892914f
MC
645 unsigned long flags;
646
4153577a 647 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
648 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
649 *val = 0;
650 return;
651 }
652
6892914f 653 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 654 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
655 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
656 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 657
bbadf503
MC
658 /* Always leave this as zero. */
659 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
660 } else {
661 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
662 *val = tr32(TG3PCI_MEM_WIN_DATA);
663
664 /* Always leave this as zero. */
665 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
666 }
6892914f 667 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
668}
669
0d3031d9
MC
670static void tg3_ape_lock_init(struct tg3 *tp)
671{
672 int i;
6f5c8f83 673 u32 regbase, bit;
f92d9dc1 674
4153577a 675 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
676 regbase = TG3_APE_LOCK_GRANT;
677 else
678 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
679
680 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
681 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
682 switch (i) {
683 case TG3_APE_LOCK_PHY0:
684 case TG3_APE_LOCK_PHY1:
685 case TG3_APE_LOCK_PHY2:
686 case TG3_APE_LOCK_PHY3:
687 bit = APE_LOCK_GRANT_DRIVER;
688 break;
689 default:
690 if (!tp->pci_fn)
691 bit = APE_LOCK_GRANT_DRIVER;
692 else
693 bit = 1 << tp->pci_fn;
694 }
695 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
696 }
697
0d3031d9
MC
698}
699
700static int tg3_ape_lock(struct tg3 *tp, int locknum)
701{
702 int i, off;
703 int ret = 0;
6f5c8f83 704 u32 status, req, gnt, bit;
0d3031d9 705
63c3a66f 706 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
707 return 0;
708
709 switch (locknum) {
6f5c8f83 710 case TG3_APE_LOCK_GPIO:
4153577a 711 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 712 return 0;
33f401ae
MC
713 case TG3_APE_LOCK_GRC:
714 case TG3_APE_LOCK_MEM:
78f94dc7
MC
715 if (!tp->pci_fn)
716 bit = APE_LOCK_REQ_DRIVER;
717 else
718 bit = 1 << tp->pci_fn;
33f401ae 719 break;
8151ad57
MC
720 case TG3_APE_LOCK_PHY0:
721 case TG3_APE_LOCK_PHY1:
722 case TG3_APE_LOCK_PHY2:
723 case TG3_APE_LOCK_PHY3:
724 bit = APE_LOCK_REQ_DRIVER;
725 break;
33f401ae
MC
726 default:
727 return -EINVAL;
0d3031d9
MC
728 }
729
4153577a 730 if (tg3_asic_rev(tp) == ASIC_REV_5761) {
f92d9dc1
MC
731 req = TG3_APE_LOCK_REQ;
732 gnt = TG3_APE_LOCK_GRANT;
733 } else {
734 req = TG3_APE_PER_LOCK_REQ;
735 gnt = TG3_APE_PER_LOCK_GRANT;
736 }
737
0d3031d9
MC
738 off = 4 * locknum;
739
6f5c8f83 740 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
741
742 /* Wait for up to 1 millisecond to acquire lock. */
743 for (i = 0; i < 100; i++) {
f92d9dc1 744 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 745 if (status == bit)
0d3031d9
MC
746 break;
747 udelay(10);
748 }
749
6f5c8f83 750 if (status != bit) {
0d3031d9 751 /* Revoke the lock request. */
6f5c8f83 752 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
753 ret = -EBUSY;
754 }
755
756 return ret;
757}
758
759static void tg3_ape_unlock(struct tg3 *tp, int locknum)
760{
6f5c8f83 761 u32 gnt, bit;
0d3031d9 762
63c3a66f 763 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
764 return;
765
766 switch (locknum) {
6f5c8f83 767 case TG3_APE_LOCK_GPIO:
4153577a 768 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 769 return;
33f401ae
MC
770 case TG3_APE_LOCK_GRC:
771 case TG3_APE_LOCK_MEM:
78f94dc7
MC
772 if (!tp->pci_fn)
773 bit = APE_LOCK_GRANT_DRIVER;
774 else
775 bit = 1 << tp->pci_fn;
33f401ae 776 break;
8151ad57
MC
777 case TG3_APE_LOCK_PHY0:
778 case TG3_APE_LOCK_PHY1:
779 case TG3_APE_LOCK_PHY2:
780 case TG3_APE_LOCK_PHY3:
781 bit = APE_LOCK_GRANT_DRIVER;
782 break;
33f401ae
MC
783 default:
784 return;
0d3031d9
MC
785 }
786
4153577a 787 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
788 gnt = TG3_APE_LOCK_GRANT;
789 else
790 gnt = TG3_APE_PER_LOCK_GRANT;
791
6f5c8f83 792 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
793}
794
b65a372b 795static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
fd6d3f0e 796{
fd6d3f0e
MC
797 u32 apedata;
798
b65a372b
MC
799 while (timeout_us) {
800 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
801 return -EBUSY;
802
803 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
804 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
805 break;
806
807 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
808
809 udelay(10);
810 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
811 }
812
813 return timeout_us ? 0 : -EBUSY;
814}
815
cf8d55ae
MC
816static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
817{
818 u32 i, apedata;
819
820 for (i = 0; i < timeout_us / 10; i++) {
821 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
822
823 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
824 break;
825
826 udelay(10);
827 }
828
829 return i == timeout_us / 10;
830}
831
86449944
MC
832static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
833 u32 len)
cf8d55ae
MC
834{
835 int err;
836 u32 i, bufoff, msgoff, maxlen, apedata;
837
838 if (!tg3_flag(tp, APE_HAS_NCSI))
839 return 0;
840
841 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
842 if (apedata != APE_SEG_SIG_MAGIC)
843 return -ENODEV;
844
845 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
846 if (!(apedata & APE_FW_STATUS_READY))
847 return -EAGAIN;
848
849 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
850 TG3_APE_SHMEM_BASE;
851 msgoff = bufoff + 2 * sizeof(u32);
852 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
853
854 while (len) {
855 u32 length;
856
857 /* Cap xfer sizes to scratchpad limits. */
858 length = (len > maxlen) ? maxlen : len;
859 len -= length;
860
861 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
862 if (!(apedata & APE_FW_STATUS_READY))
863 return -EAGAIN;
864
865 /* Wait for up to 1 msec for APE to service previous event. */
866 err = tg3_ape_event_lock(tp, 1000);
867 if (err)
868 return err;
869
870 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
871 APE_EVENT_STATUS_SCRTCHPD_READ |
872 APE_EVENT_STATUS_EVENT_PENDING;
873 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
874
875 tg3_ape_write32(tp, bufoff, base_off);
876 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
877
878 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
879 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
880
881 base_off += length;
882
883 if (tg3_ape_wait_for_event(tp, 30000))
884 return -EAGAIN;
885
886 for (i = 0; length; i += 4, length -= 4) {
887 u32 val = tg3_ape_read32(tp, msgoff + i);
888 memcpy(data, &val, sizeof(u32));
889 data++;
890 }
891 }
892
893 return 0;
894}
895
b65a372b
MC
896static int tg3_ape_send_event(struct tg3 *tp, u32 event)
897{
898 int err;
899 u32 apedata;
fd6d3f0e
MC
900
901 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
902 if (apedata != APE_SEG_SIG_MAGIC)
b65a372b 903 return -EAGAIN;
fd6d3f0e
MC
904
905 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
906 if (!(apedata & APE_FW_STATUS_READY))
b65a372b 907 return -EAGAIN;
fd6d3f0e
MC
908
909 /* Wait for up to 1 millisecond for APE to service previous event. */
b65a372b
MC
910 err = tg3_ape_event_lock(tp, 1000);
911 if (err)
912 return err;
fd6d3f0e 913
b65a372b
MC
914 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
915 event | APE_EVENT_STATUS_EVENT_PENDING);
fd6d3f0e 916
b65a372b
MC
917 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
918 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
fd6d3f0e 919
b65a372b 920 return 0;
fd6d3f0e
MC
921}
922
923static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
924{
925 u32 event;
926 u32 apedata;
927
928 if (!tg3_flag(tp, ENABLE_APE))
929 return;
930
931 switch (kind) {
932 case RESET_KIND_INIT:
933 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
934 APE_HOST_SEG_SIG_MAGIC);
935 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
936 APE_HOST_SEG_LEN_MAGIC);
937 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
938 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
939 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
940 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
941 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
942 APE_HOST_BEHAV_NO_PHYLOCK);
943 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
944 TG3_APE_HOST_DRVR_STATE_START);
945
946 event = APE_EVENT_STATUS_STATE_START;
947 break;
948 case RESET_KIND_SHUTDOWN:
949 /* With the interface we are currently using,
950 * APE does not track driver state. Wiping
951 * out the HOST SEGMENT SIGNATURE forces
952 * the APE to assume OS absent status.
953 */
954 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
955
956 if (device_may_wakeup(&tp->pdev->dev) &&
957 tg3_flag(tp, WOL_ENABLE)) {
958 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
959 TG3_APE_HOST_WOL_SPEED_AUTO);
960 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
961 } else
962 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
963
964 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
965
966 event = APE_EVENT_STATUS_STATE_UNLOAD;
967 break;
968 case RESET_KIND_SUSPEND:
969 event = APE_EVENT_STATUS_STATE_SUSPEND;
970 break;
971 default:
972 return;
973 }
974
975 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
976
977 tg3_ape_send_event(tp, event);
978}
979
1da177e4
LT
980static void tg3_disable_ints(struct tg3 *tp)
981{
89aeb3bc
MC
982 int i;
983
1da177e4
LT
984 tw32(TG3PCI_MISC_HOST_CTRL,
985 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
986 for (i = 0; i < tp->irq_max; i++)
987 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
988}
989
1da177e4
LT
990static void tg3_enable_ints(struct tg3 *tp)
991{
89aeb3bc 992 int i;
89aeb3bc 993
bbe832c0
MC
994 tp->irq_sync = 0;
995 wmb();
996
1da177e4
LT
997 tw32(TG3PCI_MISC_HOST_CTRL,
998 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 999
f89f38b8 1000 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
1001 for (i = 0; i < tp->irq_cnt; i++) {
1002 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 1003
898a56f8 1004 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 1005 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 1006 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 1007
f89f38b8 1008 tp->coal_now |= tnapi->coal_now;
89aeb3bc 1009 }
f19af9c2
MC
1010
1011 /* Force an initial interrupt */
63c3a66f 1012 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
1013 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1014 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1015 else
f89f38b8
MC
1016 tw32(HOSTCC_MODE, tp->coal_now);
1017
1018 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
1019}
1020
17375d25 1021static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 1022{
17375d25 1023 struct tg3 *tp = tnapi->tp;
898a56f8 1024 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
1025 unsigned int work_exists = 0;
1026
1027 /* check for phy events */
63c3a66f 1028 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
1029 if (sblk->status & SD_STATUS_LINK_CHG)
1030 work_exists = 1;
1031 }
f891ea16
MC
1032
1033 /* check for TX work to do */
1034 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1035 work_exists = 1;
1036
1037 /* check for RX work to do */
1038 if (tnapi->rx_rcb_prod_idx &&
8d9d7cfc 1039 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
1040 work_exists = 1;
1041
1042 return work_exists;
1043}
1044
17375d25 1045/* tg3_int_reenable
04237ddd
MC
1046 * similar to tg3_enable_ints, but it accurately determines whether there
1047 * is new work pending and can return without flushing the PIO write
6aa20a22 1048 * which reenables interrupts
1da177e4 1049 */
17375d25 1050static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 1051{
17375d25
MC
1052 struct tg3 *tp = tnapi->tp;
1053
898a56f8 1054 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
1055 mmiowb();
1056
fac9b83e
DM
1057 /* When doing tagged status, this work check is unnecessary.
1058 * The last_tag we write above tells the chip which piece of
1059 * work we've completed.
1060 */
63c3a66f 1061 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 1062 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 1063 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
1064}
1065
1da177e4
LT
1066static void tg3_switch_clocks(struct tg3 *tp)
1067{
f6eb9b1f 1068 u32 clock_ctrl;
1da177e4
LT
1069 u32 orig_clock_ctrl;
1070
63c3a66f 1071 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
1072 return;
1073
f6eb9b1f
MC
1074 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1075
1da177e4
LT
1076 orig_clock_ctrl = clock_ctrl;
1077 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1078 CLOCK_CTRL_CLKRUN_OENABLE |
1079 0x1f);
1080 tp->pci_clock_ctrl = clock_ctrl;
1081
63c3a66f 1082 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 1083 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
1084 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1085 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
1086 }
1087 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
1088 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1089 clock_ctrl |
1090 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1091 40);
1092 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1093 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1094 40);
1da177e4 1095 }
b401e9e2 1096 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
1097}
1098
1099#define PHY_BUSY_LOOPS 5000
1100
5c358045
HM
1101static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1102 u32 *val)
1da177e4
LT
1103{
1104 u32 frame_val;
1105 unsigned int loops;
1106 int ret;
1107
1108 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1109 tw32_f(MAC_MI_MODE,
1110 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1111 udelay(80);
1112 }
1113
8151ad57
MC
1114 tg3_ape_lock(tp, tp->phy_ape_lock);
1115
1da177e4
LT
1116 *val = 0x0;
1117
5c358045 1118 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1119 MI_COM_PHY_ADDR_MASK);
1120 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1121 MI_COM_REG_ADDR_MASK);
1122 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 1123
1da177e4
LT
1124 tw32_f(MAC_MI_COM, frame_val);
1125
1126 loops = PHY_BUSY_LOOPS;
1127 while (loops != 0) {
1128 udelay(10);
1129 frame_val = tr32(MAC_MI_COM);
1130
1131 if ((frame_val & MI_COM_BUSY) == 0) {
1132 udelay(5);
1133 frame_val = tr32(MAC_MI_COM);
1134 break;
1135 }
1136 loops -= 1;
1137 }
1138
1139 ret = -EBUSY;
1140 if (loops != 0) {
1141 *val = frame_val & MI_COM_DATA_MASK;
1142 ret = 0;
1143 }
1144
1145 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1146 tw32_f(MAC_MI_MODE, tp->mi_mode);
1147 udelay(80);
1148 }
1149
8151ad57
MC
1150 tg3_ape_unlock(tp, tp->phy_ape_lock);
1151
1da177e4
LT
1152 return ret;
1153}
1154
5c358045
HM
1155static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1156{
1157 return __tg3_readphy(tp, tp->phy_addr, reg, val);
1158}
1159
1160static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1161 u32 val)
1da177e4
LT
1162{
1163 u32 frame_val;
1164 unsigned int loops;
1165 int ret;
1166
f07e9af3 1167 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1168 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1169 return 0;
1170
1da177e4
LT
1171 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1172 tw32_f(MAC_MI_MODE,
1173 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1174 udelay(80);
1175 }
1176
8151ad57
MC
1177 tg3_ape_lock(tp, tp->phy_ape_lock);
1178
5c358045 1179 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1180 MI_COM_PHY_ADDR_MASK);
1181 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1182 MI_COM_REG_ADDR_MASK);
1183 frame_val |= (val & MI_COM_DATA_MASK);
1184 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1185
1da177e4
LT
1186 tw32_f(MAC_MI_COM, frame_val);
1187
1188 loops = PHY_BUSY_LOOPS;
1189 while (loops != 0) {
1190 udelay(10);
1191 frame_val = tr32(MAC_MI_COM);
1192 if ((frame_val & MI_COM_BUSY) == 0) {
1193 udelay(5);
1194 frame_val = tr32(MAC_MI_COM);
1195 break;
1196 }
1197 loops -= 1;
1198 }
1199
1200 ret = -EBUSY;
1201 if (loops != 0)
1202 ret = 0;
1203
1204 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1205 tw32_f(MAC_MI_MODE, tp->mi_mode);
1206 udelay(80);
1207 }
1208
8151ad57
MC
1209 tg3_ape_unlock(tp, tp->phy_ape_lock);
1210
1da177e4
LT
1211 return ret;
1212}
1213
5c358045
HM
1214static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1215{
1216 return __tg3_writephy(tp, tp->phy_addr, reg, val);
1217}
1218
b0988c15
MC
1219static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1220{
1221 int err;
1222
1223 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1224 if (err)
1225 goto done;
1226
1227 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1228 if (err)
1229 goto done;
1230
1231 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1232 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1233 if (err)
1234 goto done;
1235
1236 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1237
1238done:
1239 return err;
1240}
1241
1242static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1243{
1244 int err;
1245
1246 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1247 if (err)
1248 goto done;
1249
1250 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1251 if (err)
1252 goto done;
1253
1254 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1255 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1256 if (err)
1257 goto done;
1258
1259 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1260
1261done:
1262 return err;
1263}
1264
1265static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1266{
1267 int err;
1268
1269 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1270 if (!err)
1271 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1272
1273 return err;
1274}
1275
1276static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1277{
1278 int err;
1279
1280 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1281 if (!err)
1282 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1283
1284 return err;
1285}
1286
15ee95c3
MC
1287static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1288{
1289 int err;
1290
1291 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1292 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1293 MII_TG3_AUXCTL_SHDWSEL_MISC);
1294 if (!err)
1295 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1296
1297 return err;
1298}
1299
b4bd2929
MC
1300static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1301{
1302 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1303 set |= MII_TG3_AUXCTL_MISC_WREN;
1304
1305 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1306}
1307
daf3ec68
NNS
1308static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1309{
1310 u32 val;
1311 int err;
1d36ba45 1312
daf3ec68 1313 err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1d36ba45 1314
daf3ec68
NNS
1315 if (err)
1316 return err;
1317 if (enable)
1318
1319 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1320 else
1321 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1322
1323 err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1324 val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1325
1326 return err;
1327}
1d36ba45 1328
95e2869a
MC
1329static int tg3_bmcr_reset(struct tg3 *tp)
1330{
1331 u32 phy_control;
1332 int limit, err;
1333
1334 /* OK, reset it, and poll the BMCR_RESET bit until it
1335 * clears or we time out.
1336 */
1337 phy_control = BMCR_RESET;
1338 err = tg3_writephy(tp, MII_BMCR, phy_control);
1339 if (err != 0)
1340 return -EBUSY;
1341
1342 limit = 5000;
1343 while (limit--) {
1344 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1345 if (err != 0)
1346 return -EBUSY;
1347
1348 if ((phy_control & BMCR_RESET) == 0) {
1349 udelay(40);
1350 break;
1351 }
1352 udelay(10);
1353 }
d4675b52 1354 if (limit < 0)
95e2869a
MC
1355 return -EBUSY;
1356
1357 return 0;
1358}
1359
158d7abd
MC
1360static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1361{
3d16543d 1362 struct tg3 *tp = bp->priv;
158d7abd
MC
1363 u32 val;
1364
24bb4fb6 1365 spin_lock_bh(&tp->lock);
158d7abd
MC
1366
1367 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1368 val = -EIO;
1369
1370 spin_unlock_bh(&tp->lock);
158d7abd
MC
1371
1372 return val;
1373}
1374
1375static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1376{
3d16543d 1377 struct tg3 *tp = bp->priv;
24bb4fb6 1378 u32 ret = 0;
158d7abd 1379
24bb4fb6 1380 spin_lock_bh(&tp->lock);
158d7abd
MC
1381
1382 if (tg3_writephy(tp, reg, val))
24bb4fb6 1383 ret = -EIO;
158d7abd 1384
24bb4fb6
MC
1385 spin_unlock_bh(&tp->lock);
1386
1387 return ret;
158d7abd
MC
1388}
1389
1390static int tg3_mdio_reset(struct mii_bus *bp)
1391{
1392 return 0;
1393}
1394
9c61d6bc 1395static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1396{
1397 u32 val;
fcb389df 1398 struct phy_device *phydev;
a9daf367 1399
3f0e3ad7 1400 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1401 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1402 case PHY_ID_BCM50610:
1403 case PHY_ID_BCM50610M:
fcb389df
MC
1404 val = MAC_PHYCFG2_50610_LED_MODES;
1405 break;
6a443a0f 1406 case PHY_ID_BCMAC131:
fcb389df
MC
1407 val = MAC_PHYCFG2_AC131_LED_MODES;
1408 break;
6a443a0f 1409 case PHY_ID_RTL8211C:
fcb389df
MC
1410 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1411 break;
6a443a0f 1412 case PHY_ID_RTL8201E:
fcb389df
MC
1413 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1414 break;
1415 default:
a9daf367 1416 return;
fcb389df
MC
1417 }
1418
1419 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1420 tw32(MAC_PHYCFG2, val);
1421
1422 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1423 val &= ~(MAC_PHYCFG1_RGMII_INT |
1424 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1425 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1426 tw32(MAC_PHYCFG1, val);
1427
1428 return;
1429 }
1430
63c3a66f 1431 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1432 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1433 MAC_PHYCFG2_FMODE_MASK_MASK |
1434 MAC_PHYCFG2_GMODE_MASK_MASK |
1435 MAC_PHYCFG2_ACT_MASK_MASK |
1436 MAC_PHYCFG2_QUAL_MASK_MASK |
1437 MAC_PHYCFG2_INBAND_ENABLE;
1438
1439 tw32(MAC_PHYCFG2, val);
a9daf367 1440
bb85fbb6
MC
1441 val = tr32(MAC_PHYCFG1);
1442 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1443 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1444 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1445 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1446 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1447 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1448 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1449 }
bb85fbb6
MC
1450 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1451 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1452 tw32(MAC_PHYCFG1, val);
a9daf367 1453
a9daf367
MC
1454 val = tr32(MAC_EXT_RGMII_MODE);
1455 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1456 MAC_RGMII_MODE_RX_QUALITY |
1457 MAC_RGMII_MODE_RX_ACTIVITY |
1458 MAC_RGMII_MODE_RX_ENG_DET |
1459 MAC_RGMII_MODE_TX_ENABLE |
1460 MAC_RGMII_MODE_TX_LOWPWR |
1461 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1462 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1463 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1464 val |= MAC_RGMII_MODE_RX_INT_B |
1465 MAC_RGMII_MODE_RX_QUALITY |
1466 MAC_RGMII_MODE_RX_ACTIVITY |
1467 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1468 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1469 val |= MAC_RGMII_MODE_TX_ENABLE |
1470 MAC_RGMII_MODE_TX_LOWPWR |
1471 MAC_RGMII_MODE_TX_RESET;
1472 }
1473 tw32(MAC_EXT_RGMII_MODE, val);
1474}
1475
158d7abd
MC
1476static void tg3_mdio_start(struct tg3 *tp)
1477{
158d7abd
MC
1478 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1479 tw32_f(MAC_MI_MODE, tp->mi_mode);
1480 udelay(80);
a9daf367 1481
63c3a66f 1482 if (tg3_flag(tp, MDIOBUS_INITED) &&
4153577a 1483 tg3_asic_rev(tp) == ASIC_REV_5785)
9ea4818d
MC
1484 tg3_mdio_config_5785(tp);
1485}
1486
1487static int tg3_mdio_init(struct tg3 *tp)
1488{
1489 int i;
1490 u32 reg;
1491 struct phy_device *phydev;
1492
63c3a66f 1493 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1494 u32 is_serdes;
882e9793 1495
69f11c99 1496 tp->phy_addr = tp->pci_fn + 1;
882e9793 1497
4153577a 1498 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
d1ec96af
MC
1499 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1500 else
1501 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1502 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1503 if (is_serdes)
1504 tp->phy_addr += 7;
1505 } else
3f0e3ad7 1506 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1507
158d7abd
MC
1508 tg3_mdio_start(tp);
1509
63c3a66f 1510 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1511 return 0;
1512
298cf9be
LB
1513 tp->mdio_bus = mdiobus_alloc();
1514 if (tp->mdio_bus == NULL)
1515 return -ENOMEM;
158d7abd 1516
298cf9be
LB
1517 tp->mdio_bus->name = "tg3 mdio bus";
1518 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1519 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1520 tp->mdio_bus->priv = tp;
1521 tp->mdio_bus->parent = &tp->pdev->dev;
1522 tp->mdio_bus->read = &tg3_mdio_read;
1523 tp->mdio_bus->write = &tg3_mdio_write;
1524 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1525 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1526 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1527
1528 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1529 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1530
1531 /* The bus registration will look for all the PHYs on the mdio bus.
1532 * Unfortunately, it does not ensure the PHY is powered up before
1533 * accessing the PHY ID registers. A chip reset is the
1534 * quickest way to bring the device back to an operational state..
1535 */
1536 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1537 tg3_bmcr_reset(tp);
1538
298cf9be 1539 i = mdiobus_register(tp->mdio_bus);
a9daf367 1540 if (i) {
ab96b241 1541 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1542 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1543 return i;
1544 }
158d7abd 1545
3f0e3ad7 1546 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1547
9c61d6bc 1548 if (!phydev || !phydev->drv) {
ab96b241 1549 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1550 mdiobus_unregister(tp->mdio_bus);
1551 mdiobus_free(tp->mdio_bus);
1552 return -ENODEV;
1553 }
1554
1555 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1556 case PHY_ID_BCM57780:
321d32a0 1557 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1558 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1559 break;
6a443a0f
MC
1560 case PHY_ID_BCM50610:
1561 case PHY_ID_BCM50610M:
32e5a8d6 1562 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1563 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1564 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1565 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1566 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1567 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1568 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1569 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1570 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1571 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1572 /* fallthru */
6a443a0f 1573 case PHY_ID_RTL8211C:
fcb389df 1574 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1575 break;
6a443a0f
MC
1576 case PHY_ID_RTL8201E:
1577 case PHY_ID_BCMAC131:
a9daf367 1578 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1579 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1580 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1581 break;
1582 }
1583
63c3a66f 1584 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc 1585
4153577a 1586 if (tg3_asic_rev(tp) == ASIC_REV_5785)
9c61d6bc 1587 tg3_mdio_config_5785(tp);
a9daf367
MC
1588
1589 return 0;
158d7abd
MC
1590}
1591
1592static void tg3_mdio_fini(struct tg3 *tp)
1593{
63c3a66f
JP
1594 if (tg3_flag(tp, MDIOBUS_INITED)) {
1595 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1596 mdiobus_unregister(tp->mdio_bus);
1597 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1598 }
1599}
1600
4ba526ce
MC
1601/* tp->lock is held. */
1602static inline void tg3_generate_fw_event(struct tg3 *tp)
1603{
1604 u32 val;
1605
1606 val = tr32(GRC_RX_CPU_EVENT);
1607 val |= GRC_RX_CPU_DRIVER_EVENT;
1608 tw32_f(GRC_RX_CPU_EVENT, val);
1609
1610 tp->last_event_jiffies = jiffies;
1611}
1612
1613#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1614
95e2869a
MC
1615/* tp->lock is held. */
1616static void tg3_wait_for_event_ack(struct tg3 *tp)
1617{
1618 int i;
4ba526ce
MC
1619 unsigned int delay_cnt;
1620 long time_remain;
1621
1622 /* If enough time has passed, no wait is necessary. */
1623 time_remain = (long)(tp->last_event_jiffies + 1 +
1624 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1625 (long)jiffies;
1626 if (time_remain < 0)
1627 return;
1628
1629 /* Check if we can shorten the wait time. */
1630 delay_cnt = jiffies_to_usecs(time_remain);
1631 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1632 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1633 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1634
4ba526ce 1635 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1636 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1637 break;
4ba526ce 1638 udelay(8);
95e2869a
MC
1639 }
1640}
1641
1642/* tp->lock is held. */
b28f389d 1643static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1644{
b28f389d 1645 u32 reg, val;
95e2869a
MC
1646
1647 val = 0;
1648 if (!tg3_readphy(tp, MII_BMCR, &reg))
1649 val = reg << 16;
1650 if (!tg3_readphy(tp, MII_BMSR, &reg))
1651 val |= (reg & 0xffff);
b28f389d 1652 *data++ = val;
95e2869a
MC
1653
1654 val = 0;
1655 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1656 val = reg << 16;
1657 if (!tg3_readphy(tp, MII_LPA, &reg))
1658 val |= (reg & 0xffff);
b28f389d 1659 *data++ = val;
95e2869a
MC
1660
1661 val = 0;
f07e9af3 1662 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1663 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1664 val = reg << 16;
1665 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1666 val |= (reg & 0xffff);
1667 }
b28f389d 1668 *data++ = val;
95e2869a
MC
1669
1670 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1671 val = reg << 16;
1672 else
1673 val = 0;
b28f389d
MC
1674 *data++ = val;
1675}
1676
1677/* tp->lock is held. */
1678static void tg3_ump_link_report(struct tg3 *tp)
1679{
1680 u32 data[4];
1681
1682 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1683 return;
1684
1685 tg3_phy_gather_ump_data(tp, data);
1686
1687 tg3_wait_for_event_ack(tp);
1688
1689 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1690 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1691 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1692 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1693 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1694 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1695
4ba526ce 1696 tg3_generate_fw_event(tp);
95e2869a
MC
1697}
1698
8d5a89b3
MC
1699/* tp->lock is held. */
1700static void tg3_stop_fw(struct tg3 *tp)
1701{
1702 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1703 /* Wait for RX cpu to ACK the previous event. */
1704 tg3_wait_for_event_ack(tp);
1705
1706 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1707
1708 tg3_generate_fw_event(tp);
1709
1710 /* Wait for RX cpu to ACK this event. */
1711 tg3_wait_for_event_ack(tp);
1712 }
1713}
1714
fd6d3f0e
MC
1715/* tp->lock is held. */
1716static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1717{
1718 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1719 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1720
1721 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1722 switch (kind) {
1723 case RESET_KIND_INIT:
1724 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1725 DRV_STATE_START);
1726 break;
1727
1728 case RESET_KIND_SHUTDOWN:
1729 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1730 DRV_STATE_UNLOAD);
1731 break;
1732
1733 case RESET_KIND_SUSPEND:
1734 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1735 DRV_STATE_SUSPEND);
1736 break;
1737
1738 default:
1739 break;
1740 }
1741 }
1742
1743 if (kind == RESET_KIND_INIT ||
1744 kind == RESET_KIND_SUSPEND)
1745 tg3_ape_driver_state_change(tp, kind);
1746}
1747
1748/* tp->lock is held. */
1749static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1750{
1751 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1752 switch (kind) {
1753 case RESET_KIND_INIT:
1754 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1755 DRV_STATE_START_DONE);
1756 break;
1757
1758 case RESET_KIND_SHUTDOWN:
1759 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1760 DRV_STATE_UNLOAD_DONE);
1761 break;
1762
1763 default:
1764 break;
1765 }
1766 }
1767
1768 if (kind == RESET_KIND_SHUTDOWN)
1769 tg3_ape_driver_state_change(tp, kind);
1770}
1771
1772/* tp->lock is held. */
1773static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1774{
1775 if (tg3_flag(tp, ENABLE_ASF)) {
1776 switch (kind) {
1777 case RESET_KIND_INIT:
1778 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1779 DRV_STATE_START);
1780 break;
1781
1782 case RESET_KIND_SHUTDOWN:
1783 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1784 DRV_STATE_UNLOAD);
1785 break;
1786
1787 case RESET_KIND_SUSPEND:
1788 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1789 DRV_STATE_SUSPEND);
1790 break;
1791
1792 default:
1793 break;
1794 }
1795 }
1796}
1797
1798static int tg3_poll_fw(struct tg3 *tp)
1799{
1800 int i;
1801 u32 val;
1802
7e6c63f0
HM
1803 if (tg3_flag(tp, IS_SSB_CORE)) {
1804 /* We don't use firmware. */
1805 return 0;
1806 }
1807
4153577a 1808 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
fd6d3f0e
MC
1809 /* Wait up to 20ms for init done. */
1810 for (i = 0; i < 200; i++) {
1811 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1812 return 0;
1813 udelay(100);
1814 }
1815 return -ENODEV;
1816 }
1817
1818 /* Wait for firmware initialization to complete. */
1819 for (i = 0; i < 100000; i++) {
1820 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1821 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1822 break;
1823 udelay(10);
1824 }
1825
1826 /* Chip might not be fitted with firmware. Some Sun onboard
1827 * parts are configured like that. So don't signal the timeout
1828 * of the above loop as an error, but do report the lack of
1829 * running firmware once.
1830 */
1831 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1832 tg3_flag_set(tp, NO_FWARE_REPORTED);
1833
1834 netdev_info(tp->dev, "No firmware running\n");
1835 }
1836
4153577a 1837 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
fd6d3f0e
MC
1838 /* The 57765 A0 needs a little more
1839 * time to do some important work.
1840 */
1841 mdelay(10);
1842 }
1843
1844 return 0;
1845}
1846
95e2869a
MC
1847static void tg3_link_report(struct tg3 *tp)
1848{
1849 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1850 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1851 tg3_ump_link_report(tp);
1852 } else if (netif_msg_link(tp)) {
05dbe005
JP
1853 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1854 (tp->link_config.active_speed == SPEED_1000 ?
1855 1000 :
1856 (tp->link_config.active_speed == SPEED_100 ?
1857 100 : 10)),
1858 (tp->link_config.active_duplex == DUPLEX_FULL ?
1859 "full" : "half"));
1860
1861 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1862 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1863 "on" : "off",
1864 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1865 "on" : "off");
47007831
MC
1866
1867 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1868 netdev_info(tp->dev, "EEE is %s\n",
1869 tp->setlpicnt ? "enabled" : "disabled");
1870
95e2869a
MC
1871 tg3_ump_link_report(tp);
1872 }
84421b99
NS
1873
1874 tp->link_up = netif_carrier_ok(tp->dev);
95e2869a
MC
1875}
1876
fdad8de4
NS
1877static u32 tg3_decode_flowctrl_1000T(u32 adv)
1878{
1879 u32 flowctrl = 0;
1880
1881 if (adv & ADVERTISE_PAUSE_CAP) {
1882 flowctrl |= FLOW_CTRL_RX;
1883 if (!(adv & ADVERTISE_PAUSE_ASYM))
1884 flowctrl |= FLOW_CTRL_TX;
1885 } else if (adv & ADVERTISE_PAUSE_ASYM)
1886 flowctrl |= FLOW_CTRL_TX;
1887
1888 return flowctrl;
1889}
1890
95e2869a
MC
1891static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1892{
1893 u16 miireg;
1894
e18ce346 1895 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1896 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1897 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1898 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1899 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1900 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1901 else
1902 miireg = 0;
1903
1904 return miireg;
1905}
1906
fdad8de4
NS
1907static u32 tg3_decode_flowctrl_1000X(u32 adv)
1908{
1909 u32 flowctrl = 0;
1910
1911 if (adv & ADVERTISE_1000XPAUSE) {
1912 flowctrl |= FLOW_CTRL_RX;
1913 if (!(adv & ADVERTISE_1000XPSE_ASYM))
1914 flowctrl |= FLOW_CTRL_TX;
1915 } else if (adv & ADVERTISE_1000XPSE_ASYM)
1916 flowctrl |= FLOW_CTRL_TX;
1917
1918 return flowctrl;
1919}
1920
95e2869a
MC
1921static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1922{
1923 u8 cap = 0;
1924
f3791cdf
MC
1925 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1926 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1927 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1928 if (lcladv & ADVERTISE_1000XPAUSE)
1929 cap = FLOW_CTRL_RX;
1930 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1931 cap = FLOW_CTRL_TX;
95e2869a
MC
1932 }
1933
1934 return cap;
1935}
1936
f51f3562 1937static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1938{
b02fd9e3 1939 u8 autoneg;
f51f3562 1940 u8 flowctrl = 0;
95e2869a
MC
1941 u32 old_rx_mode = tp->rx_mode;
1942 u32 old_tx_mode = tp->tx_mode;
1943
63c3a66f 1944 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1945 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1946 else
1947 autoneg = tp->link_config.autoneg;
1948
63c3a66f 1949 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1950 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1951 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1952 else
bc02ff95 1953 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1954 } else
1955 flowctrl = tp->link_config.flowctrl;
95e2869a 1956
f51f3562 1957 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1958
e18ce346 1959 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1960 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1961 else
1962 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1963
f51f3562 1964 if (old_rx_mode != tp->rx_mode)
95e2869a 1965 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1966
e18ce346 1967 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1968 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1969 else
1970 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1971
f51f3562 1972 if (old_tx_mode != tp->tx_mode)
95e2869a 1973 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1974}
1975
b02fd9e3
MC
1976static void tg3_adjust_link(struct net_device *dev)
1977{
1978 u8 oldflowctrl, linkmesg = 0;
1979 u32 mac_mode, lcl_adv, rmt_adv;
1980 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1981 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1982
24bb4fb6 1983 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1984
1985 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1986 MAC_MODE_HALF_DUPLEX);
1987
1988 oldflowctrl = tp->link_config.active_flowctrl;
1989
1990 if (phydev->link) {
1991 lcl_adv = 0;
1992 rmt_adv = 0;
1993
1994 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1995 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748 1996 else if (phydev->speed == SPEED_1000 ||
4153577a 1997 tg3_asic_rev(tp) != ASIC_REV_5785)
b02fd9e3 1998 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1999 else
2000 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
2001
2002 if (phydev->duplex == DUPLEX_HALF)
2003 mac_mode |= MAC_MODE_HALF_DUPLEX;
2004 else {
f88788f0 2005 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
2006 tp->link_config.flowctrl);
2007
2008 if (phydev->pause)
2009 rmt_adv = LPA_PAUSE_CAP;
2010 if (phydev->asym_pause)
2011 rmt_adv |= LPA_PAUSE_ASYM;
2012 }
2013
2014 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
2015 } else
2016 mac_mode |= MAC_MODE_PORT_MODE_GMII;
2017
2018 if (mac_mode != tp->mac_mode) {
2019 tp->mac_mode = mac_mode;
2020 tw32_f(MAC_MODE, tp->mac_mode);
2021 udelay(40);
2022 }
2023
4153577a 2024 if (tg3_asic_rev(tp) == ASIC_REV_5785) {
fcb389df
MC
2025 if (phydev->speed == SPEED_10)
2026 tw32(MAC_MI_STAT,
2027 MAC_MI_STAT_10MBPS_MODE |
2028 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2029 else
2030 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2031 }
2032
b02fd9e3
MC
2033 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2034 tw32(MAC_TX_LENGTHS,
2035 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2036 (6 << TX_LENGTHS_IPG_SHIFT) |
2037 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2038 else
2039 tw32(MAC_TX_LENGTHS,
2040 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2041 (6 << TX_LENGTHS_IPG_SHIFT) |
2042 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2043
34655ad6 2044 if (phydev->link != tp->old_link ||
b02fd9e3
MC
2045 phydev->speed != tp->link_config.active_speed ||
2046 phydev->duplex != tp->link_config.active_duplex ||
2047 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 2048 linkmesg = 1;
b02fd9e3 2049
34655ad6 2050 tp->old_link = phydev->link;
b02fd9e3
MC
2051 tp->link_config.active_speed = phydev->speed;
2052 tp->link_config.active_duplex = phydev->duplex;
2053
24bb4fb6 2054 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
2055
2056 if (linkmesg)
2057 tg3_link_report(tp);
2058}
2059
2060static int tg3_phy_init(struct tg3 *tp)
2061{
2062 struct phy_device *phydev;
2063
f07e9af3 2064 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
2065 return 0;
2066
2067 /* Bring the PHY back to a known state. */
2068 tg3_bmcr_reset(tp);
2069
3f0e3ad7 2070 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2071
2072 /* Attach the MAC to the PHY. */
f9a8f83b
FF
2073 phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
2074 tg3_adjust_link, phydev->interface);
b02fd9e3 2075 if (IS_ERR(phydev)) {
ab96b241 2076 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
2077 return PTR_ERR(phydev);
2078 }
2079
b02fd9e3 2080 /* Mask with MAC supported features. */
9c61d6bc
MC
2081 switch (phydev->interface) {
2082 case PHY_INTERFACE_MODE_GMII:
2083 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 2084 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
2085 phydev->supported &= (PHY_GBIT_FEATURES |
2086 SUPPORTED_Pause |
2087 SUPPORTED_Asym_Pause);
2088 break;
2089 }
2090 /* fallthru */
9c61d6bc
MC
2091 case PHY_INTERFACE_MODE_MII:
2092 phydev->supported &= (PHY_BASIC_FEATURES |
2093 SUPPORTED_Pause |
2094 SUPPORTED_Asym_Pause);
2095 break;
2096 default:
3f0e3ad7 2097 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
2098 return -EINVAL;
2099 }
2100
f07e9af3 2101 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2102
2103 phydev->advertising = phydev->supported;
2104
b02fd9e3
MC
2105 return 0;
2106}
2107
2108static void tg3_phy_start(struct tg3 *tp)
2109{
2110 struct phy_device *phydev;
2111
f07e9af3 2112 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2113 return;
2114
3f0e3ad7 2115 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2116
80096068
MC
2117 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2118 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
2119 phydev->speed = tp->link_config.speed;
2120 phydev->duplex = tp->link_config.duplex;
2121 phydev->autoneg = tp->link_config.autoneg;
2122 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
2123 }
2124
2125 phy_start(phydev);
2126
2127 phy_start_aneg(phydev);
2128}
2129
2130static void tg3_phy_stop(struct tg3 *tp)
2131{
f07e9af3 2132 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2133 return;
2134
3f0e3ad7 2135 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
2136}
2137
2138static void tg3_phy_fini(struct tg3 *tp)
2139{
f07e9af3 2140 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 2141 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 2142 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2143 }
2144}
2145
941ec90f
MC
2146static int tg3_phy_set_extloopbk(struct tg3 *tp)
2147{
2148 int err;
2149 u32 val;
2150
2151 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2152 return 0;
2153
2154 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2155 /* Cannot do read-modify-write on 5401 */
2156 err = tg3_phy_auxctl_write(tp,
2157 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2158 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2159 0x4c20);
2160 goto done;
2161 }
2162
2163 err = tg3_phy_auxctl_read(tp,
2164 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2165 if (err)
2166 return err;
2167
2168 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2169 err = tg3_phy_auxctl_write(tp,
2170 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2171
2172done:
2173 return err;
2174}
2175
7f97a4bd
MC
2176static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2177{
2178 u32 phytest;
2179
2180 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2181 u32 phy;
2182
2183 tg3_writephy(tp, MII_TG3_FET_TEST,
2184 phytest | MII_TG3_FET_SHADOW_EN);
2185 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2186 if (enable)
2187 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2188 else
2189 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2190 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2191 }
2192 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2193 }
2194}
2195
6833c043
MC
2196static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2197{
2198 u32 reg;
2199
63c3a66f
JP
2200 if (!tg3_flag(tp, 5705_PLUS) ||
2201 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2202 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
2203 return;
2204
f07e9af3 2205 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
2206 tg3_phy_fet_toggle_apd(tp, enable);
2207 return;
2208 }
2209
6833c043
MC
2210 reg = MII_TG3_MISC_SHDW_WREN |
2211 MII_TG3_MISC_SHDW_SCR5_SEL |
2212 MII_TG3_MISC_SHDW_SCR5_LPED |
2213 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2214 MII_TG3_MISC_SHDW_SCR5_SDTL |
2215 MII_TG3_MISC_SHDW_SCR5_C125OE;
4153577a 2216 if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
6833c043
MC
2217 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2218
2219 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2220
2221
2222 reg = MII_TG3_MISC_SHDW_WREN |
2223 MII_TG3_MISC_SHDW_APD_SEL |
2224 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2225 if (enable)
2226 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2227
2228 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2229}
2230
953c96e0 2231static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
9ef8ca99
MC
2232{
2233 u32 phy;
2234
63c3a66f 2235 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2236 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2237 return;
2238
f07e9af3 2239 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2240 u32 ephy;
2241
535ef6e1
MC
2242 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2243 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2244
2245 tg3_writephy(tp, MII_TG3_FET_TEST,
2246 ephy | MII_TG3_FET_SHADOW_EN);
2247 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2248 if (enable)
535ef6e1 2249 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2250 else
535ef6e1
MC
2251 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2252 tg3_writephy(tp, reg, phy);
9ef8ca99 2253 }
535ef6e1 2254 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2255 }
2256 } else {
15ee95c3
MC
2257 int ret;
2258
2259 ret = tg3_phy_auxctl_read(tp,
2260 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2261 if (!ret) {
9ef8ca99
MC
2262 if (enable)
2263 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2264 else
2265 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2266 tg3_phy_auxctl_write(tp,
2267 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2268 }
2269 }
2270}
2271
1da177e4
LT
2272static void tg3_phy_set_wirespeed(struct tg3 *tp)
2273{
15ee95c3 2274 int ret;
1da177e4
LT
2275 u32 val;
2276
f07e9af3 2277 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2278 return;
2279
15ee95c3
MC
2280 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2281 if (!ret)
b4bd2929
MC
2282 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2283 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2284}
2285
b2a5c19c
MC
2286static void tg3_phy_apply_otp(struct tg3 *tp)
2287{
2288 u32 otp, phy;
2289
2290 if (!tp->phy_otp)
2291 return;
2292
2293 otp = tp->phy_otp;
2294
daf3ec68 2295 if (tg3_phy_toggle_auxctl_smdsp(tp, true))
1d36ba45 2296 return;
b2a5c19c
MC
2297
2298 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2299 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2300 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2301
2302 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2303 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2304 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2305
2306 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2307 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2308 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2309
2310 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2311 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2312
2313 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2314 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2315
2316 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2317 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2318 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2319
daf3ec68 2320 tg3_phy_toggle_auxctl_smdsp(tp, false);
b2a5c19c
MC
2321}
2322
953c96e0 2323static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
52b02d04
MC
2324{
2325 u32 val;
2326
2327 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2328 return;
2329
2330 tp->setlpicnt = 0;
2331
2332 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
953c96e0 2333 current_link_up &&
a6b68dab
MC
2334 tp->link_config.active_duplex == DUPLEX_FULL &&
2335 (tp->link_config.active_speed == SPEED_100 ||
2336 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2337 u32 eeectl;
2338
2339 if (tp->link_config.active_speed == SPEED_1000)
2340 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2341 else
2342 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2343
2344 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2345
3110f5f5
MC
2346 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2347 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2348
b0c5943f
MC
2349 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2350 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2351 tp->setlpicnt = 2;
2352 }
2353
2354 if (!tp->setlpicnt) {
953c96e0 2355 if (current_link_up &&
daf3ec68 2356 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94 2357 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
daf3ec68 2358 tg3_phy_toggle_auxctl_smdsp(tp, false);
b715ce94
MC
2359 }
2360
52b02d04
MC
2361 val = tr32(TG3_CPMU_EEE_MODE);
2362 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2363 }
2364}
2365
b0c5943f
MC
2366static void tg3_phy_eee_enable(struct tg3 *tp)
2367{
2368 u32 val;
2369
2370 if (tp->link_config.active_speed == SPEED_1000 &&
4153577a
JP
2371 (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2372 tg3_asic_rev(tp) == ASIC_REV_5719 ||
55086ad9 2373 tg3_flag(tp, 57765_CLASS)) &&
daf3ec68 2374 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94
MC
2375 val = MII_TG3_DSP_TAP26_ALNOKO |
2376 MII_TG3_DSP_TAP26_RMRXSTO;
2377 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
daf3ec68 2378 tg3_phy_toggle_auxctl_smdsp(tp, false);
b0c5943f
MC
2379 }
2380
2381 val = tr32(TG3_CPMU_EEE_MODE);
2382 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2383}
2384
1da177e4
LT
2385static int tg3_wait_macro_done(struct tg3 *tp)
2386{
2387 int limit = 100;
2388
2389 while (limit--) {
2390 u32 tmp32;
2391
f08aa1a8 2392 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2393 if ((tmp32 & 0x1000) == 0)
2394 break;
2395 }
2396 }
d4675b52 2397 if (limit < 0)
1da177e4
LT
2398 return -EBUSY;
2399
2400 return 0;
2401}
2402
2403static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2404{
2405 static const u32 test_pat[4][6] = {
2406 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2407 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2408 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2409 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2410 };
2411 int chan;
2412
2413 for (chan = 0; chan < 4; chan++) {
2414 int i;
2415
2416 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2417 (chan * 0x2000) | 0x0200);
f08aa1a8 2418 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2419
2420 for (i = 0; i < 6; i++)
2421 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2422 test_pat[chan][i]);
2423
f08aa1a8 2424 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2425 if (tg3_wait_macro_done(tp)) {
2426 *resetp = 1;
2427 return -EBUSY;
2428 }
2429
2430 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2431 (chan * 0x2000) | 0x0200);
f08aa1a8 2432 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2433 if (tg3_wait_macro_done(tp)) {
2434 *resetp = 1;
2435 return -EBUSY;
2436 }
2437
f08aa1a8 2438 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2439 if (tg3_wait_macro_done(tp)) {
2440 *resetp = 1;
2441 return -EBUSY;
2442 }
2443
2444 for (i = 0; i < 6; i += 2) {
2445 u32 low, high;
2446
2447 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2448 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2449 tg3_wait_macro_done(tp)) {
2450 *resetp = 1;
2451 return -EBUSY;
2452 }
2453 low &= 0x7fff;
2454 high &= 0x000f;
2455 if (low != test_pat[chan][i] ||
2456 high != test_pat[chan][i+1]) {
2457 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2458 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2459 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2460
2461 return -EBUSY;
2462 }
2463 }
2464 }
2465
2466 return 0;
2467}
2468
2469static int tg3_phy_reset_chanpat(struct tg3 *tp)
2470{
2471 int chan;
2472
2473 for (chan = 0; chan < 4; chan++) {
2474 int i;
2475
2476 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2477 (chan * 0x2000) | 0x0200);
f08aa1a8 2478 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2479 for (i = 0; i < 6; i++)
2480 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2481 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2482 if (tg3_wait_macro_done(tp))
2483 return -EBUSY;
2484 }
2485
2486 return 0;
2487}
2488
2489static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2490{
2491 u32 reg32, phy9_orig;
2492 int retries, do_phy_reset, err;
2493
2494 retries = 10;
2495 do_phy_reset = 1;
2496 do {
2497 if (do_phy_reset) {
2498 err = tg3_bmcr_reset(tp);
2499 if (err)
2500 return err;
2501 do_phy_reset = 0;
2502 }
2503
2504 /* Disable transmitter and interrupt. */
2505 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2506 continue;
2507
2508 reg32 |= 0x3000;
2509 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2510
2511 /* Set full-duplex, 1000 mbps. */
2512 tg3_writephy(tp, MII_BMCR,
221c5637 2513 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2514
2515 /* Set to master mode. */
221c5637 2516 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2517 continue;
2518
221c5637
MC
2519 tg3_writephy(tp, MII_CTRL1000,
2520 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2521
daf3ec68 2522 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
1d36ba45
MC
2523 if (err)
2524 return err;
1da177e4
LT
2525
2526 /* Block the PHY control access. */
6ee7c0a0 2527 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2528
2529 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2530 if (!err)
2531 break;
2532 } while (--retries);
2533
2534 err = tg3_phy_reset_chanpat(tp);
2535 if (err)
2536 return err;
2537
6ee7c0a0 2538 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2539
2540 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2541 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2542
daf3ec68 2543 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2544
221c5637 2545 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2546
2547 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2548 reg32 &= ~0x3000;
2549 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2550 } else if (!err)
2551 err = -EBUSY;
2552
2553 return err;
2554}
2555
f4a46d1f
NNS
2556static void tg3_carrier_off(struct tg3 *tp)
2557{
2558 netif_carrier_off(tp->dev);
2559 tp->link_up = false;
2560}
2561
ce20f161
NS
2562static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
2563{
2564 if (tg3_flag(tp, ENABLE_ASF))
2565 netdev_warn(tp->dev,
2566 "Management side-band traffic will be interrupted during phy settings change\n");
2567}
2568
1da177e4
LT
2569/* This will reset the tigon3 PHY if there is no valid
2570 * link unless the FORCE argument is non-zero.
2571 */
2572static int tg3_phy_reset(struct tg3 *tp)
2573{
f833c4c1 2574 u32 val, cpmuctrl;
1da177e4
LT
2575 int err;
2576
4153577a 2577 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2578 val = tr32(GRC_MISC_CFG);
2579 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2580 udelay(40);
2581 }
f833c4c1
MC
2582 err = tg3_readphy(tp, MII_BMSR, &val);
2583 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2584 if (err != 0)
2585 return -EBUSY;
2586
f4a46d1f 2587 if (netif_running(tp->dev) && tp->link_up) {
84421b99 2588 netif_carrier_off(tp->dev);
c8e1e82b
MC
2589 tg3_link_report(tp);
2590 }
2591
4153577a
JP
2592 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2593 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2594 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
2595 err = tg3_phy_reset_5703_4_5(tp);
2596 if (err)
2597 return err;
2598 goto out;
2599 }
2600
b2a5c19c 2601 cpmuctrl = 0;
4153577a
JP
2602 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2603 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
2604 cpmuctrl = tr32(TG3_CPMU_CTRL);
2605 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2606 tw32(TG3_CPMU_CTRL,
2607 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2608 }
2609
1da177e4
LT
2610 err = tg3_bmcr_reset(tp);
2611 if (err)
2612 return err;
2613
b2a5c19c 2614 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2615 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2616 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2617
2618 tw32(TG3_CPMU_CTRL, cpmuctrl);
2619 }
2620
4153577a
JP
2621 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2622 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
2623 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2624 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2625 CPMU_LSPD_1000MB_MACCLK_12_5) {
2626 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2627 udelay(40);
2628 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2629 }
2630 }
2631
63c3a66f 2632 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2633 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2634 return 0;
2635
b2a5c19c
MC
2636 tg3_phy_apply_otp(tp);
2637
f07e9af3 2638 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2639 tg3_phy_toggle_apd(tp, true);
2640 else
2641 tg3_phy_toggle_apd(tp, false);
2642
1da177e4 2643out:
1d36ba45 2644 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
daf3ec68 2645 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
6ee7c0a0
MC
2646 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2647 tg3_phydsp_write(tp, 0x000a, 0x0323);
daf3ec68 2648 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2649 }
1d36ba45 2650
f07e9af3 2651 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2652 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2653 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2654 }
1d36ba45 2655
f07e9af3 2656 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
daf3ec68 2657 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2658 tg3_phydsp_write(tp, 0x000a, 0x310b);
2659 tg3_phydsp_write(tp, 0x201f, 0x9506);
2660 tg3_phydsp_write(tp, 0x401f, 0x14e2);
daf3ec68 2661 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2662 }
f07e9af3 2663 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
daf3ec68 2664 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2665 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2666 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2667 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2668 tg3_writephy(tp, MII_TG3_TEST1,
2669 MII_TG3_TEST1_TRIM_EN | 0x4);
2670 } else
2671 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2672
daf3ec68 2673 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2674 }
c424cb24 2675 }
1d36ba45 2676
1da177e4
LT
2677 /* Set Extended packet length bit (bit 14) on all chips that */
2678 /* support jumbo frames */
79eb6904 2679 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2680 /* Cannot do read-modify-write on 5401 */
b4bd2929 2681 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2682 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2683 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2684 err = tg3_phy_auxctl_read(tp,
2685 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2686 if (!err)
b4bd2929
MC
2687 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2688 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2689 }
2690
2691 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2692 * jumbo frames transmission.
2693 */
63c3a66f 2694 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2695 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2696 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2697 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2698 }
2699
4153577a 2700 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
715116a1 2701 /* adjust output voltage */
535ef6e1 2702 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2703 }
2704
4153577a 2705 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
c65a17f4
MC
2706 tg3_phydsp_write(tp, 0xffb, 0x4000);
2707
953c96e0 2708 tg3_phy_toggle_automdix(tp, true);
1da177e4
LT
2709 tg3_phy_set_wirespeed(tp);
2710 return 0;
2711}
2712
3a1e19d3
MC
2713#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2714#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2715#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2716 TG3_GPIO_MSG_NEED_VAUX)
2717#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2718 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2719 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2720 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2721 (TG3_GPIO_MSG_DRVR_PRES << 12))
2722
2723#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2724 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2725 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2726 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2727 (TG3_GPIO_MSG_NEED_VAUX << 12))
2728
2729static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2730{
2731 u32 status, shift;
2732
4153577a
JP
2733 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2734 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2735 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2736 else
2737 status = tr32(TG3_CPMU_DRV_STATUS);
2738
2739 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2740 status &= ~(TG3_GPIO_MSG_MASK << shift);
2741 status |= (newstat << shift);
2742
4153577a
JP
2743 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2744 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2745 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2746 else
2747 tw32(TG3_CPMU_DRV_STATUS, status);
2748
2749 return status >> TG3_APE_GPIO_MSG_SHIFT;
2750}
2751
520b2756
MC
2752static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2753{
2754 if (!tg3_flag(tp, IS_NIC))
2755 return 0;
2756
4153577a
JP
2757 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2758 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2759 tg3_asic_rev(tp) == ASIC_REV_5720) {
3a1e19d3
MC
2760 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2761 return -EIO;
520b2756 2762
3a1e19d3
MC
2763 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2764
2765 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2766 TG3_GRC_LCLCTL_PWRSW_DELAY);
2767
2768 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2769 } else {
2770 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2771 TG3_GRC_LCLCTL_PWRSW_DELAY);
2772 }
6f5c8f83 2773
520b2756
MC
2774 return 0;
2775}
2776
2777static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2778{
2779 u32 grc_local_ctrl;
2780
2781 if (!tg3_flag(tp, IS_NIC) ||
4153577a
JP
2782 tg3_asic_rev(tp) == ASIC_REV_5700 ||
2783 tg3_asic_rev(tp) == ASIC_REV_5701)
520b2756
MC
2784 return;
2785
2786 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2787
2788 tw32_wait_f(GRC_LOCAL_CTRL,
2789 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2790 TG3_GRC_LCLCTL_PWRSW_DELAY);
2791
2792 tw32_wait_f(GRC_LOCAL_CTRL,
2793 grc_local_ctrl,
2794 TG3_GRC_LCLCTL_PWRSW_DELAY);
2795
2796 tw32_wait_f(GRC_LOCAL_CTRL,
2797 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2798 TG3_GRC_LCLCTL_PWRSW_DELAY);
2799}
2800
2801static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2802{
2803 if (!tg3_flag(tp, IS_NIC))
2804 return;
2805
4153577a
JP
2806 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2807 tg3_asic_rev(tp) == ASIC_REV_5701) {
520b2756
MC
2808 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2809 (GRC_LCLCTRL_GPIO_OE0 |
2810 GRC_LCLCTRL_GPIO_OE1 |
2811 GRC_LCLCTRL_GPIO_OE2 |
2812 GRC_LCLCTRL_GPIO_OUTPUT0 |
2813 GRC_LCLCTRL_GPIO_OUTPUT1),
2814 TG3_GRC_LCLCTL_PWRSW_DELAY);
2815 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2816 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2817 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2818 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2819 GRC_LCLCTRL_GPIO_OE1 |
2820 GRC_LCLCTRL_GPIO_OE2 |
2821 GRC_LCLCTRL_GPIO_OUTPUT0 |
2822 GRC_LCLCTRL_GPIO_OUTPUT1 |
2823 tp->grc_local_ctrl;
2824 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2825 TG3_GRC_LCLCTL_PWRSW_DELAY);
2826
2827 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2828 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2829 TG3_GRC_LCLCTL_PWRSW_DELAY);
2830
2831 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2832 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2833 TG3_GRC_LCLCTL_PWRSW_DELAY);
2834 } else {
2835 u32 no_gpio2;
2836 u32 grc_local_ctrl = 0;
2837
2838 /* Workaround to prevent overdrawing Amps. */
4153577a 2839 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
520b2756
MC
2840 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2841 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2842 grc_local_ctrl,
2843 TG3_GRC_LCLCTL_PWRSW_DELAY);
2844 }
2845
2846 /* On 5753 and variants, GPIO2 cannot be used. */
2847 no_gpio2 = tp->nic_sram_data_cfg &
2848 NIC_SRAM_DATA_CFG_NO_GPIO2;
2849
2850 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2851 GRC_LCLCTRL_GPIO_OE1 |
2852 GRC_LCLCTRL_GPIO_OE2 |
2853 GRC_LCLCTRL_GPIO_OUTPUT1 |
2854 GRC_LCLCTRL_GPIO_OUTPUT2;
2855 if (no_gpio2) {
2856 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2857 GRC_LCLCTRL_GPIO_OUTPUT2);
2858 }
2859 tw32_wait_f(GRC_LOCAL_CTRL,
2860 tp->grc_local_ctrl | grc_local_ctrl,
2861 TG3_GRC_LCLCTL_PWRSW_DELAY);
2862
2863 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2864
2865 tw32_wait_f(GRC_LOCAL_CTRL,
2866 tp->grc_local_ctrl | grc_local_ctrl,
2867 TG3_GRC_LCLCTL_PWRSW_DELAY);
2868
2869 if (!no_gpio2) {
2870 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2871 tw32_wait_f(GRC_LOCAL_CTRL,
2872 tp->grc_local_ctrl | grc_local_ctrl,
2873 TG3_GRC_LCLCTL_PWRSW_DELAY);
2874 }
2875 }
3a1e19d3
MC
2876}
2877
cd0d7228 2878static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2879{
2880 u32 msg = 0;
2881
2882 /* Serialize power state transitions */
2883 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2884 return;
2885
cd0d7228 2886 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2887 msg = TG3_GPIO_MSG_NEED_VAUX;
2888
2889 msg = tg3_set_function_status(tp, msg);
2890
2891 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2892 goto done;
6f5c8f83 2893
3a1e19d3
MC
2894 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2895 tg3_pwrsrc_switch_to_vaux(tp);
2896 else
2897 tg3_pwrsrc_die_with_vmain(tp);
2898
2899done:
6f5c8f83 2900 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2901}
2902
cd0d7228 2903static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2904{
683644b7 2905 bool need_vaux = false;
1da177e4 2906
334355aa 2907 /* The GPIOs do something completely different on 57765. */
55086ad9 2908 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2909 return;
2910
4153577a
JP
2911 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2912 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2913 tg3_asic_rev(tp) == ASIC_REV_5720) {
cd0d7228
MC
2914 tg3_frob_aux_power_5717(tp, include_wol ?
2915 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2916 return;
2917 }
2918
2919 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2920 struct net_device *dev_peer;
2921
2922 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2923
bc1c7567 2924 /* remove_one() may have been run on the peer. */
683644b7
MC
2925 if (dev_peer) {
2926 struct tg3 *tp_peer = netdev_priv(dev_peer);
2927
63c3a66f 2928 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2929 return;
2930
cd0d7228 2931 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2932 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2933 need_vaux = true;
2934 }
1da177e4
LT
2935 }
2936
cd0d7228
MC
2937 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2938 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2939 need_vaux = true;
2940
520b2756
MC
2941 if (need_vaux)
2942 tg3_pwrsrc_switch_to_vaux(tp);
2943 else
2944 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2945}
2946
e8f3f6ca
MC
2947static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2948{
2949 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2950 return 1;
79eb6904 2951 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2952 if (speed != SPEED_10)
2953 return 1;
2954 } else if (speed == SPEED_10)
2955 return 1;
2956
2957 return 0;
2958}
2959
0a459aac 2960static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2961{
ce057f01
MC
2962 u32 val;
2963
942d1af0
NS
2964 if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
2965 return;
2966
f07e9af3 2967 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a 2968 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
5129724a
MC
2969 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2970 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2971
2972 sg_dig_ctrl |=
2973 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2974 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2975 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2976 }
3f7045c1 2977 return;
5129724a 2978 }
3f7045c1 2979
4153577a 2980 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2981 tg3_bmcr_reset(tp);
2982 val = tr32(GRC_MISC_CFG);
2983 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2984 udelay(40);
2985 return;
f07e9af3 2986 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2987 u32 phytest;
2988 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2989 u32 phy;
2990
2991 tg3_writephy(tp, MII_ADVERTISE, 0);
2992 tg3_writephy(tp, MII_BMCR,
2993 BMCR_ANENABLE | BMCR_ANRESTART);
2994
2995 tg3_writephy(tp, MII_TG3_FET_TEST,
2996 phytest | MII_TG3_FET_SHADOW_EN);
2997 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2998 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2999 tg3_writephy(tp,
3000 MII_TG3_FET_SHDW_AUXMODE4,
3001 phy);
3002 }
3003 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
3004 }
3005 return;
0a459aac 3006 } else if (do_low_power) {
715116a1
MC
3007 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3008 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 3009
b4bd2929
MC
3010 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3011 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
3012 MII_TG3_AUXCTL_PCTL_VREG_11V;
3013 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 3014 }
3f7045c1 3015
15c3b696
MC
3016 /* The PHY should not be powered down on some chips because
3017 * of bugs.
3018 */
4153577a
JP
3019 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
3020 tg3_asic_rev(tp) == ASIC_REV_5704 ||
3021 (tg3_asic_rev(tp) == ASIC_REV_5780 &&
085f1afc 3022 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
4153577a 3023 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
085f1afc 3024 !tp->pci_fn))
15c3b696 3025 return;
ce057f01 3026
4153577a
JP
3027 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
3028 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
3029 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
3030 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
3031 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
3032 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
3033 }
3034
15c3b696
MC
3035 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
3036}
3037
ffbcfed4
MC
3038/* tp->lock is held. */
3039static int tg3_nvram_lock(struct tg3 *tp)
3040{
63c3a66f 3041 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3042 int i;
3043
3044 if (tp->nvram_lock_cnt == 0) {
3045 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3046 for (i = 0; i < 8000; i++) {
3047 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3048 break;
3049 udelay(20);
3050 }
3051 if (i == 8000) {
3052 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3053 return -ENODEV;
3054 }
3055 }
3056 tp->nvram_lock_cnt++;
3057 }
3058 return 0;
3059}
3060
3061/* tp->lock is held. */
3062static void tg3_nvram_unlock(struct tg3 *tp)
3063{
63c3a66f 3064 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3065 if (tp->nvram_lock_cnt > 0)
3066 tp->nvram_lock_cnt--;
3067 if (tp->nvram_lock_cnt == 0)
3068 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3069 }
3070}
3071
3072/* tp->lock is held. */
3073static void tg3_enable_nvram_access(struct tg3 *tp)
3074{
63c3a66f 3075 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3076 u32 nvaccess = tr32(NVRAM_ACCESS);
3077
3078 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3079 }
3080}
3081
3082/* tp->lock is held. */
3083static void tg3_disable_nvram_access(struct tg3 *tp)
3084{
63c3a66f 3085 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3086 u32 nvaccess = tr32(NVRAM_ACCESS);
3087
3088 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3089 }
3090}
3091
3092static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3093 u32 offset, u32 *val)
3094{
3095 u32 tmp;
3096 int i;
3097
3098 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3099 return -EINVAL;
3100
3101 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3102 EEPROM_ADDR_DEVID_MASK |
3103 EEPROM_ADDR_READ);
3104 tw32(GRC_EEPROM_ADDR,
3105 tmp |
3106 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3107 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3108 EEPROM_ADDR_ADDR_MASK) |
3109 EEPROM_ADDR_READ | EEPROM_ADDR_START);
3110
3111 for (i = 0; i < 1000; i++) {
3112 tmp = tr32(GRC_EEPROM_ADDR);
3113
3114 if (tmp & EEPROM_ADDR_COMPLETE)
3115 break;
3116 msleep(1);
3117 }
3118 if (!(tmp & EEPROM_ADDR_COMPLETE))
3119 return -EBUSY;
3120
62cedd11
MC
3121 tmp = tr32(GRC_EEPROM_DATA);
3122
3123 /*
3124 * The data will always be opposite the native endian
3125 * format. Perform a blind byteswap to compensate.
3126 */
3127 *val = swab32(tmp);
3128
ffbcfed4
MC
3129 return 0;
3130}
3131
3132#define NVRAM_CMD_TIMEOUT 10000
3133
3134static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3135{
3136 int i;
3137
3138 tw32(NVRAM_CMD, nvram_cmd);
3139 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
3140 udelay(10);
3141 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3142 udelay(10);
3143 break;
3144 }
3145 }
3146
3147 if (i == NVRAM_CMD_TIMEOUT)
3148 return -EBUSY;
3149
3150 return 0;
3151}
3152
3153static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3154{
63c3a66f
JP
3155 if (tg3_flag(tp, NVRAM) &&
3156 tg3_flag(tp, NVRAM_BUFFERED) &&
3157 tg3_flag(tp, FLASH) &&
3158 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3159 (tp->nvram_jedecnum == JEDEC_ATMEL))
3160
3161 addr = ((addr / tp->nvram_pagesize) <<
3162 ATMEL_AT45DB0X1B_PAGE_POS) +
3163 (addr % tp->nvram_pagesize);
3164
3165 return addr;
3166}
3167
3168static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3169{
63c3a66f
JP
3170 if (tg3_flag(tp, NVRAM) &&
3171 tg3_flag(tp, NVRAM_BUFFERED) &&
3172 tg3_flag(tp, FLASH) &&
3173 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3174 (tp->nvram_jedecnum == JEDEC_ATMEL))
3175
3176 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3177 tp->nvram_pagesize) +
3178 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3179
3180 return addr;
3181}
3182
e4f34110
MC
3183/* NOTE: Data read in from NVRAM is byteswapped according to
3184 * the byteswapping settings for all other register accesses.
3185 * tg3 devices are BE devices, so on a BE machine, the data
3186 * returned will be exactly as it is seen in NVRAM. On a LE
3187 * machine, the 32-bit value will be byteswapped.
3188 */
ffbcfed4
MC
3189static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3190{
3191 int ret;
3192
63c3a66f 3193 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
3194 return tg3_nvram_read_using_eeprom(tp, offset, val);
3195
3196 offset = tg3_nvram_phys_addr(tp, offset);
3197
3198 if (offset > NVRAM_ADDR_MSK)
3199 return -EINVAL;
3200
3201 ret = tg3_nvram_lock(tp);
3202 if (ret)
3203 return ret;
3204
3205 tg3_enable_nvram_access(tp);
3206
3207 tw32(NVRAM_ADDR, offset);
3208 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3209 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3210
3211 if (ret == 0)
e4f34110 3212 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
3213
3214 tg3_disable_nvram_access(tp);
3215
3216 tg3_nvram_unlock(tp);
3217
3218 return ret;
3219}
3220
a9dc529d
MC
3221/* Ensures NVRAM data is in bytestream format. */
3222static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
3223{
3224 u32 v;
a9dc529d 3225 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 3226 if (!res)
a9dc529d 3227 *val = cpu_to_be32(v);
ffbcfed4
MC
3228 return res;
3229}
3230
dbe9b92a
MC
3231static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3232 u32 offset, u32 len, u8 *buf)
3233{
3234 int i, j, rc = 0;
3235 u32 val;
3236
3237 for (i = 0; i < len; i += 4) {
3238 u32 addr;
3239 __be32 data;
3240
3241 addr = offset + i;
3242
3243 memcpy(&data, buf + i, 4);
3244
3245 /*
3246 * The SEEPROM interface expects the data to always be opposite
3247 * the native endian format. We accomplish this by reversing
3248 * all the operations that would have been performed on the
3249 * data from a call to tg3_nvram_read_be32().
3250 */
3251 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3252
3253 val = tr32(GRC_EEPROM_ADDR);
3254 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3255
3256 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3257 EEPROM_ADDR_READ);
3258 tw32(GRC_EEPROM_ADDR, val |
3259 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3260 (addr & EEPROM_ADDR_ADDR_MASK) |
3261 EEPROM_ADDR_START |
3262 EEPROM_ADDR_WRITE);
3263
3264 for (j = 0; j < 1000; j++) {
3265 val = tr32(GRC_EEPROM_ADDR);
3266
3267 if (val & EEPROM_ADDR_COMPLETE)
3268 break;
3269 msleep(1);
3270 }
3271 if (!(val & EEPROM_ADDR_COMPLETE)) {
3272 rc = -EBUSY;
3273 break;
3274 }
3275 }
3276
3277 return rc;
3278}
3279
3280/* offset and length are dword aligned */
3281static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3282 u8 *buf)
3283{
3284 int ret = 0;
3285 u32 pagesize = tp->nvram_pagesize;
3286 u32 pagemask = pagesize - 1;
3287 u32 nvram_cmd;
3288 u8 *tmp;
3289
3290 tmp = kmalloc(pagesize, GFP_KERNEL);
3291 if (tmp == NULL)
3292 return -ENOMEM;
3293
3294 while (len) {
3295 int j;
3296 u32 phy_addr, page_off, size;
3297
3298 phy_addr = offset & ~pagemask;
3299
3300 for (j = 0; j < pagesize; j += 4) {
3301 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3302 (__be32 *) (tmp + j));
3303 if (ret)
3304 break;
3305 }
3306 if (ret)
3307 break;
3308
3309 page_off = offset & pagemask;
3310 size = pagesize;
3311 if (len < size)
3312 size = len;
3313
3314 len -= size;
3315
3316 memcpy(tmp + page_off, buf, size);
3317
3318 offset = offset + (pagesize - page_off);
3319
3320 tg3_enable_nvram_access(tp);
3321
3322 /*
3323 * Before we can erase the flash page, we need
3324 * to issue a special "write enable" command.
3325 */
3326 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3327
3328 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3329 break;
3330
3331 /* Erase the target page */
3332 tw32(NVRAM_ADDR, phy_addr);
3333
3334 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3335 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3336
3337 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3338 break;
3339
3340 /* Issue another write enable to start the write. */
3341 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3342
3343 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3344 break;
3345
3346 for (j = 0; j < pagesize; j += 4) {
3347 __be32 data;
3348
3349 data = *((__be32 *) (tmp + j));
3350
3351 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3352
3353 tw32(NVRAM_ADDR, phy_addr + j);
3354
3355 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3356 NVRAM_CMD_WR;
3357
3358 if (j == 0)
3359 nvram_cmd |= NVRAM_CMD_FIRST;
3360 else if (j == (pagesize - 4))
3361 nvram_cmd |= NVRAM_CMD_LAST;
3362
3363 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3364 if (ret)
3365 break;
3366 }
3367 if (ret)
3368 break;
3369 }
3370
3371 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3372 tg3_nvram_exec_cmd(tp, nvram_cmd);
3373
3374 kfree(tmp);
3375
3376 return ret;
3377}
3378
3379/* offset and length are dword aligned */
3380static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3381 u8 *buf)
3382{
3383 int i, ret = 0;
3384
3385 for (i = 0; i < len; i += 4, offset += 4) {
3386 u32 page_off, phy_addr, nvram_cmd;
3387 __be32 data;
3388
3389 memcpy(&data, buf + i, 4);
3390 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3391
3392 page_off = offset % tp->nvram_pagesize;
3393
3394 phy_addr = tg3_nvram_phys_addr(tp, offset);
3395
dbe9b92a
MC
3396 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3397
3398 if (page_off == 0 || i == 0)
3399 nvram_cmd |= NVRAM_CMD_FIRST;
3400 if (page_off == (tp->nvram_pagesize - 4))
3401 nvram_cmd |= NVRAM_CMD_LAST;
3402
3403 if (i == (len - 4))
3404 nvram_cmd |= NVRAM_CMD_LAST;
3405
42278224
MC
3406 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3407 !tg3_flag(tp, FLASH) ||
3408 !tg3_flag(tp, 57765_PLUS))
3409 tw32(NVRAM_ADDR, phy_addr);
3410
4153577a 3411 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
dbe9b92a
MC
3412 !tg3_flag(tp, 5755_PLUS) &&
3413 (tp->nvram_jedecnum == JEDEC_ST) &&
3414 (nvram_cmd & NVRAM_CMD_FIRST)) {
3415 u32 cmd;
3416
3417 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3418 ret = tg3_nvram_exec_cmd(tp, cmd);
3419 if (ret)
3420 break;
3421 }
3422 if (!tg3_flag(tp, FLASH)) {
3423 /* We always do complete word writes to eeprom. */
3424 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3425 }
3426
3427 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3428 if (ret)
3429 break;
3430 }
3431 return ret;
3432}
3433
3434/* offset and length are dword aligned */
3435static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3436{
3437 int ret;
3438
3439 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3440 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3441 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3442 udelay(40);
3443 }
3444
3445 if (!tg3_flag(tp, NVRAM)) {
3446 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3447 } else {
3448 u32 grc_mode;
3449
3450 ret = tg3_nvram_lock(tp);
3451 if (ret)
3452 return ret;
3453
3454 tg3_enable_nvram_access(tp);
3455 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3456 tw32(NVRAM_WRITE1, 0x406);
3457
3458 grc_mode = tr32(GRC_MODE);
3459 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3460
3461 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3462 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3463 buf);
3464 } else {
3465 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3466 buf);
3467 }
3468
3469 grc_mode = tr32(GRC_MODE);
3470 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3471
3472 tg3_disable_nvram_access(tp);
3473 tg3_nvram_unlock(tp);
3474 }
3475
3476 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3477 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3478 udelay(40);
3479 }
3480
3481 return ret;
3482}
3483
997b4f13
MC
3484#define RX_CPU_SCRATCH_BASE 0x30000
3485#define RX_CPU_SCRATCH_SIZE 0x04000
3486#define TX_CPU_SCRATCH_BASE 0x34000
3487#define TX_CPU_SCRATCH_SIZE 0x04000
3488
3489/* tp->lock is held. */
837c45bb 3490static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
997b4f13
MC
3491{
3492 int i;
837c45bb 3493 const int iters = 10000;
997b4f13 3494
837c45bb
NS
3495 for (i = 0; i < iters; i++) {
3496 tw32(cpu_base + CPU_STATE, 0xffffffff);
3497 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3498 if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
3499 break;
3500 }
3501
3502 return (i == iters) ? -EBUSY : 0;
3503}
3504
3505/* tp->lock is held. */
3506static int tg3_rxcpu_pause(struct tg3 *tp)
3507{
3508 int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
3509
3510 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3511 tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3512 udelay(10);
3513
3514 return rc;
3515}
3516
3517/* tp->lock is held. */
3518static int tg3_txcpu_pause(struct tg3 *tp)
3519{
3520 return tg3_pause_cpu(tp, TX_CPU_BASE);
3521}
3522
3523/* tp->lock is held. */
3524static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
3525{
3526 tw32(cpu_base + CPU_STATE, 0xffffffff);
3527 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3528}
3529
3530/* tp->lock is held. */
3531static void tg3_rxcpu_resume(struct tg3 *tp)
3532{
3533 tg3_resume_cpu(tp, RX_CPU_BASE);
3534}
3535
3536/* tp->lock is held. */
3537static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
3538{
3539 int rc;
3540
3541 BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
997b4f13 3542
4153577a 3543 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
997b4f13
MC
3544 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3545
3546 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3547 return 0;
3548 }
837c45bb
NS
3549 if (cpu_base == RX_CPU_BASE) {
3550 rc = tg3_rxcpu_pause(tp);
997b4f13 3551 } else {
7e6c63f0
HM
3552 /*
3553 * There is only an Rx CPU for the 5750 derivative in the
3554 * BCM4785.
3555 */
3556 if (tg3_flag(tp, IS_SSB_CORE))
3557 return 0;
3558
837c45bb 3559 rc = tg3_txcpu_pause(tp);
997b4f13
MC
3560 }
3561
837c45bb 3562 if (rc) {
997b4f13 3563 netdev_err(tp->dev, "%s timed out, %s CPU\n",
837c45bb 3564 __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
997b4f13
MC
3565 return -ENODEV;
3566 }
3567
3568 /* Clear firmware's nvram arbitration. */
3569 if (tg3_flag(tp, NVRAM))
3570 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3571 return 0;
3572}
3573
31f11a95
NS
3574static int tg3_fw_data_len(struct tg3 *tp,
3575 const struct tg3_firmware_hdr *fw_hdr)
3576{
3577 int fw_len;
3578
3579 /* Non fragmented firmware have one firmware header followed by a
3580 * contiguous chunk of data to be written. The length field in that
3581 * header is not the length of data to be written but the complete
3582 * length of the bss. The data length is determined based on
3583 * tp->fw->size minus headers.
3584 *
3585 * Fragmented firmware have a main header followed by multiple
3586 * fragments. Each fragment is identical to non fragmented firmware
3587 * with a firmware header followed by a contiguous chunk of data. In
3588 * the main header, the length field is unused and set to 0xffffffff.
3589 * In each fragment header the length is the entire size of that
3590 * fragment i.e. fragment data + header length. Data length is
3591 * therefore length field in the header minus TG3_FW_HDR_LEN.
3592 */
3593 if (tp->fw_len == 0xffffffff)
3594 fw_len = be32_to_cpu(fw_hdr->len);
3595 else
3596 fw_len = tp->fw->size;
3597
3598 return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
3599}
3600
997b4f13
MC
3601/* tp->lock is held. */
3602static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3603 u32 cpu_scratch_base, int cpu_scratch_size,
77997ea3 3604 const struct tg3_firmware_hdr *fw_hdr)
997b4f13 3605{
c4dab506 3606 int err, i;
997b4f13 3607 void (*write_op)(struct tg3 *, u32, u32);
31f11a95 3608 int total_len = tp->fw->size;
997b4f13
MC
3609
3610 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3611 netdev_err(tp->dev,
3612 "%s: Trying to load TX cpu firmware which is 5705\n",
3613 __func__);
3614 return -EINVAL;
3615 }
3616
c4dab506 3617 if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
997b4f13
MC
3618 write_op = tg3_write_mem;
3619 else
3620 write_op = tg3_write_indirect_reg32;
3621
c4dab506
NS
3622 if (tg3_asic_rev(tp) != ASIC_REV_57766) {
3623 /* It is possible that bootcode is still loading at this point.
3624 * Get the nvram lock first before halting the cpu.
3625 */
3626 int lock_err = tg3_nvram_lock(tp);
3627 err = tg3_halt_cpu(tp, cpu_base);
3628 if (!lock_err)
3629 tg3_nvram_unlock(tp);
3630 if (err)
3631 goto out;
997b4f13 3632
c4dab506
NS
3633 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3634 write_op(tp, cpu_scratch_base + i, 0);
3635 tw32(cpu_base + CPU_STATE, 0xffffffff);
3636 tw32(cpu_base + CPU_MODE,
3637 tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
3638 } else {
3639 /* Subtract additional main header for fragmented firmware and
3640 * advance to the first fragment
3641 */
3642 total_len -= TG3_FW_HDR_LEN;
3643 fw_hdr++;
3644 }
77997ea3 3645
31f11a95
NS
3646 do {
3647 u32 *fw_data = (u32 *)(fw_hdr + 1);
3648 for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
3649 write_op(tp, cpu_scratch_base +
3650 (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
3651 (i * sizeof(u32)),
3652 be32_to_cpu(fw_data[i]));
3653
3654 total_len -= be32_to_cpu(fw_hdr->len);
3655
3656 /* Advance to next fragment */
3657 fw_hdr = (struct tg3_firmware_hdr *)
3658 ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
3659 } while (total_len > 0);
997b4f13
MC
3660
3661 err = 0;
3662
3663out:
3664 return err;
3665}
3666
f4bffb28
NS
3667/* tp->lock is held. */
3668static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
3669{
3670 int i;
3671 const int iters = 5;
3672
3673 tw32(cpu_base + CPU_STATE, 0xffffffff);
3674 tw32_f(cpu_base + CPU_PC, pc);
3675
3676 for (i = 0; i < iters; i++) {
3677 if (tr32(cpu_base + CPU_PC) == pc)
3678 break;
3679 tw32(cpu_base + CPU_STATE, 0xffffffff);
3680 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3681 tw32_f(cpu_base + CPU_PC, pc);
3682 udelay(1000);
3683 }
3684
3685 return (i == iters) ? -EBUSY : 0;
3686}
3687
997b4f13
MC
3688/* tp->lock is held. */
3689static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3690{
77997ea3 3691 const struct tg3_firmware_hdr *fw_hdr;
f4bffb28 3692 int err;
997b4f13 3693
77997ea3 3694 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3695
3696 /* Firmware blob starts with version numbers, followed by
3697 start address and length. We are setting complete length.
3698 length = end_address_of_bss - start_address_of_text.
3699 Remainder is the blob to be loaded contiguously
3700 from start address. */
3701
997b4f13
MC
3702 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3703 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
77997ea3 3704 fw_hdr);
997b4f13
MC
3705 if (err)
3706 return err;
3707
3708 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3709 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
77997ea3 3710 fw_hdr);
997b4f13
MC
3711 if (err)
3712 return err;
3713
3714 /* Now startup only the RX cpu. */
77997ea3
NS
3715 err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
3716 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3717 if (err) {
997b4f13
MC
3718 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3719 "should be %08x\n", __func__,
77997ea3
NS
3720 tr32(RX_CPU_BASE + CPU_PC),
3721 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3722 return -ENODEV;
3723 }
837c45bb
NS
3724
3725 tg3_rxcpu_resume(tp);
997b4f13
MC
3726
3727 return 0;
3728}
3729
c4dab506
NS
3730static int tg3_validate_rxcpu_state(struct tg3 *tp)
3731{
3732 const int iters = 1000;
3733 int i;
3734 u32 val;
3735
3736 /* Wait for boot code to complete initialization and enter service
3737 * loop. It is then safe to download service patches
3738 */
3739 for (i = 0; i < iters; i++) {
3740 if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
3741 break;
3742
3743 udelay(10);
3744 }
3745
3746 if (i == iters) {
3747 netdev_err(tp->dev, "Boot code not ready for service patches\n");
3748 return -EBUSY;
3749 }
3750
3751 val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
3752 if (val & 0xff) {
3753 netdev_warn(tp->dev,
3754 "Other patches exist. Not downloading EEE patch\n");
3755 return -EEXIST;
3756 }
3757
3758 return 0;
3759}
3760
3761/* tp->lock is held. */
3762static void tg3_load_57766_firmware(struct tg3 *tp)
3763{
3764 struct tg3_firmware_hdr *fw_hdr;
3765
3766 if (!tg3_flag(tp, NO_NVRAM))
3767 return;
3768
3769 if (tg3_validate_rxcpu_state(tp))
3770 return;
3771
3772 if (!tp->fw)
3773 return;
3774
3775 /* This firmware blob has a different format than older firmware
3776 * releases as given below. The main difference is we have fragmented
3777 * data to be written to non-contiguous locations.
3778 *
3779 * In the beginning we have a firmware header identical to other
3780 * firmware which consists of version, base addr and length. The length
3781 * here is unused and set to 0xffffffff.
3782 *
3783 * This is followed by a series of firmware fragments which are
3784 * individually identical to previous firmware. i.e. they have the
3785 * firmware header and followed by data for that fragment. The version
3786 * field of the individual fragment header is unused.
3787 */
3788
3789 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3790 if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
3791 return;
3792
3793 if (tg3_rxcpu_pause(tp))
3794 return;
3795
3796 /* tg3_load_firmware_cpu() will always succeed for the 57766 */
3797 tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
3798
3799 tg3_rxcpu_resume(tp);
3800}
3801
997b4f13
MC
3802/* tp->lock is held. */
3803static int tg3_load_tso_firmware(struct tg3 *tp)
3804{
77997ea3 3805 const struct tg3_firmware_hdr *fw_hdr;
997b4f13 3806 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
f4bffb28 3807 int err;
997b4f13 3808
1caf13eb 3809 if (!tg3_flag(tp, FW_TSO))
997b4f13
MC
3810 return 0;
3811
77997ea3 3812 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3813
3814 /* Firmware blob starts with version numbers, followed by
3815 start address and length. We are setting complete length.
3816 length = end_address_of_bss - start_address_of_text.
3817 Remainder is the blob to be loaded contiguously
3818 from start address. */
3819
997b4f13 3820 cpu_scratch_size = tp->fw_len;
997b4f13 3821
4153577a 3822 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
997b4f13
MC
3823 cpu_base = RX_CPU_BASE;
3824 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3825 } else {
3826 cpu_base = TX_CPU_BASE;
3827 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3828 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3829 }
3830
3831 err = tg3_load_firmware_cpu(tp, cpu_base,
3832 cpu_scratch_base, cpu_scratch_size,
77997ea3 3833 fw_hdr);
997b4f13
MC
3834 if (err)
3835 return err;
3836
3837 /* Now startup the cpu. */
77997ea3
NS
3838 err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
3839 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3840 if (err) {
997b4f13
MC
3841 netdev_err(tp->dev,
3842 "%s fails to set CPU PC, is %08x should be %08x\n",
77997ea3
NS
3843 __func__, tr32(cpu_base + CPU_PC),
3844 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3845 return -ENODEV;
3846 }
837c45bb
NS
3847
3848 tg3_resume_cpu(tp, cpu_base);
997b4f13
MC
3849 return 0;
3850}
3851
3852
3f007891 3853/* tp->lock is held. */
953c96e0 3854static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
3f007891
MC
3855{
3856 u32 addr_high, addr_low;
3857 int i;
3858
3859 addr_high = ((tp->dev->dev_addr[0] << 8) |
3860 tp->dev->dev_addr[1]);
3861 addr_low = ((tp->dev->dev_addr[2] << 24) |
3862 (tp->dev->dev_addr[3] << 16) |
3863 (tp->dev->dev_addr[4] << 8) |
3864 (tp->dev->dev_addr[5] << 0));
3865 for (i = 0; i < 4; i++) {
3866 if (i == 1 && skip_mac_1)
3867 continue;
3868 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3869 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3870 }
3871
4153577a
JP
3872 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3873 tg3_asic_rev(tp) == ASIC_REV_5704) {
3f007891
MC
3874 for (i = 0; i < 12; i++) {
3875 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3876 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3877 }
3878 }
3879
3880 addr_high = (tp->dev->dev_addr[0] +
3881 tp->dev->dev_addr[1] +
3882 tp->dev->dev_addr[2] +
3883 tp->dev->dev_addr[3] +
3884 tp->dev->dev_addr[4] +
3885 tp->dev->dev_addr[5]) &
3886 TX_BACKOFF_SEED_MASK;
3887 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3888}
3889
c866b7ea 3890static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3891{
c866b7ea
RW
3892 /*
3893 * Make sure register accesses (indirect or otherwise) will function
3894 * correctly.
1da177e4
LT
3895 */
3896 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3897 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3898}
1da177e4 3899
c866b7ea
RW
3900static int tg3_power_up(struct tg3 *tp)
3901{
bed9829f 3902 int err;
8c6bda1a 3903
bed9829f 3904 tg3_enable_register_access(tp);
1da177e4 3905
bed9829f
MC
3906 err = pci_set_power_state(tp->pdev, PCI_D0);
3907 if (!err) {
3908 /* Switch out of Vaux if it is a NIC */
3909 tg3_pwrsrc_switch_to_vmain(tp);
3910 } else {
3911 netdev_err(tp->dev, "Transition to D0 failed\n");
3912 }
1da177e4 3913
bed9829f 3914 return err;
c866b7ea 3915}
1da177e4 3916
953c96e0 3917static int tg3_setup_phy(struct tg3 *, bool);
4b409522 3918
c866b7ea
RW
3919static int tg3_power_down_prepare(struct tg3 *tp)
3920{
3921 u32 misc_host_ctrl;
3922 bool device_should_wake, do_low_power;
3923
3924 tg3_enable_register_access(tp);
5e7dfd0f
MC
3925
3926 /* Restore the CLKREQ setting. */
0f49bfbd
JL
3927 if (tg3_flag(tp, CLKREQ_BUG))
3928 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
3929 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 3930
1da177e4
LT
3931 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3932 tw32(TG3PCI_MISC_HOST_CTRL,
3933 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3934
c866b7ea 3935 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3936 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3937
63c3a66f 3938 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3939 do_low_power = false;
f07e9af3 3940 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3941 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3942 struct phy_device *phydev;
0a459aac 3943 u32 phyid, advertising;
b02fd9e3 3944
3f0e3ad7 3945 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3946
80096068 3947 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 3948
c6700ce2
MC
3949 tp->link_config.speed = phydev->speed;
3950 tp->link_config.duplex = phydev->duplex;
3951 tp->link_config.autoneg = phydev->autoneg;
3952 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
3953
3954 advertising = ADVERTISED_TP |
3955 ADVERTISED_Pause |
3956 ADVERTISED_Autoneg |
3957 ADVERTISED_10baseT_Half;
3958
63c3a66f
JP
3959 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3960 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3961 advertising |=
3962 ADVERTISED_100baseT_Half |
3963 ADVERTISED_100baseT_Full |
3964 ADVERTISED_10baseT_Full;
3965 else
3966 advertising |= ADVERTISED_10baseT_Full;
3967 }
3968
3969 phydev->advertising = advertising;
3970
3971 phy_start_aneg(phydev);
0a459aac
MC
3972
3973 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3974 if (phyid != PHY_ID_BCMAC131) {
3975 phyid &= PHY_BCM_OUI_MASK;
3976 if (phyid == PHY_BCM_OUI_1 ||
3977 phyid == PHY_BCM_OUI_2 ||
3978 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3979 do_low_power = true;
3980 }
b02fd9e3 3981 }
dd477003 3982 } else {
2023276e 3983 do_low_power = true;
0a459aac 3984
c6700ce2 3985 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 3986 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 3987
2855b9fe 3988 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
953c96e0 3989 tg3_setup_phy(tp, false);
1da177e4
LT
3990 }
3991
4153577a 3992 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
3993 u32 val;
3994
3995 val = tr32(GRC_VCPU_EXT_CTRL);
3996 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3997 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3998 int i;
3999 u32 val;
4000
4001 for (i = 0; i < 200; i++) {
4002 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
4003 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
4004 break;
4005 msleep(1);
4006 }
4007 }
63c3a66f 4008 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
4009 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
4010 WOL_DRV_STATE_SHUTDOWN |
4011 WOL_DRV_WOL |
4012 WOL_SET_MAGIC_PKT);
6921d201 4013
05ac4cb7 4014 if (device_should_wake) {
1da177e4
LT
4015 u32 mac_mode;
4016
f07e9af3 4017 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
4018 if (do_low_power &&
4019 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
4020 tg3_phy_auxctl_write(tp,
4021 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
4022 MII_TG3_AUXCTL_PCTL_WOL_EN |
4023 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
4024 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
4025 udelay(40);
4026 }
1da177e4 4027
f07e9af3 4028 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1 4029 mac_mode = MAC_MODE_PORT_MODE_GMII;
942d1af0
NS
4030 else if (tp->phy_flags &
4031 TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
4032 if (tp->link_config.active_speed == SPEED_1000)
4033 mac_mode = MAC_MODE_PORT_MODE_GMII;
4034 else
4035 mac_mode = MAC_MODE_PORT_MODE_MII;
4036 } else
3f7045c1 4037 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 4038
e8f3f6ca 4039 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
4153577a 4040 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
63c3a66f 4041 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
4042 SPEED_100 : SPEED_10;
4043 if (tg3_5700_link_polarity(tp, speed))
4044 mac_mode |= MAC_MODE_LINK_POLARITY;
4045 else
4046 mac_mode &= ~MAC_MODE_LINK_POLARITY;
4047 }
1da177e4
LT
4048 } else {
4049 mac_mode = MAC_MODE_PORT_MODE_TBI;
4050 }
4051
63c3a66f 4052 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
4053 tw32(MAC_LED_CTRL, tp->led_ctrl);
4054
05ac4cb7 4055 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
4056 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
4057 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 4058 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 4059
63c3a66f 4060 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
4061 mac_mode |= MAC_MODE_APE_TX_EN |
4062 MAC_MODE_APE_RX_EN |
4063 MAC_MODE_TDE_ENABLE;
3bda1258 4064
1da177e4
LT
4065 tw32_f(MAC_MODE, mac_mode);
4066 udelay(100);
4067
4068 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
4069 udelay(10);
4070 }
4071
63c3a66f 4072 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
4153577a
JP
4073 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4074 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
4075 u32 base_val;
4076
4077 base_val = tp->pci_clock_ctrl;
4078 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
4079 CLOCK_CTRL_TXCLK_DISABLE);
4080
b401e9e2
MC
4081 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
4082 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
4083 } else if (tg3_flag(tp, 5780_CLASS) ||
4084 tg3_flag(tp, CPMU_PRESENT) ||
4153577a 4085 tg3_asic_rev(tp) == ASIC_REV_5906) {
4cf78e4f 4086 /* do nothing */
63c3a66f 4087 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
4088 u32 newbits1, newbits2;
4089
4153577a
JP
4090 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4091 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4092 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
4093 CLOCK_CTRL_TXCLK_DISABLE |
4094 CLOCK_CTRL_ALTCLK);
4095 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 4096 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4097 newbits1 = CLOCK_CTRL_625_CORE;
4098 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
4099 } else {
4100 newbits1 = CLOCK_CTRL_ALTCLK;
4101 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4102 }
4103
b401e9e2
MC
4104 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
4105 40);
1da177e4 4106
b401e9e2
MC
4107 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
4108 40);
1da177e4 4109
63c3a66f 4110 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4111 u32 newbits3;
4112
4153577a
JP
4113 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4114 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4115 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
4116 CLOCK_CTRL_TXCLK_DISABLE |
4117 CLOCK_CTRL_44MHZ_CORE);
4118 } else {
4119 newbits3 = CLOCK_CTRL_44MHZ_CORE;
4120 }
4121
b401e9e2
MC
4122 tw32_wait_f(TG3PCI_CLOCK_CTRL,
4123 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
4124 }
4125 }
4126
63c3a66f 4127 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 4128 tg3_power_down_phy(tp, do_low_power);
6921d201 4129
cd0d7228 4130 tg3_frob_aux_power(tp, true);
1da177e4
LT
4131
4132 /* Workaround for unstable PLL clock */
7e6c63f0 4133 if ((!tg3_flag(tp, IS_SSB_CORE)) &&
4153577a
JP
4134 ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
4135 (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
1da177e4
LT
4136 u32 val = tr32(0x7d00);
4137
4138 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
4139 tw32(0x7d00, val);
63c3a66f 4140 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
4141 int err;
4142
4143 err = tg3_nvram_lock(tp);
1da177e4 4144 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
4145 if (!err)
4146 tg3_nvram_unlock(tp);
6921d201 4147 }
1da177e4
LT
4148 }
4149
bbadf503
MC
4150 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
4151
c866b7ea
RW
4152 return 0;
4153}
12dac075 4154
c866b7ea
RW
4155static void tg3_power_down(struct tg3 *tp)
4156{
4157 tg3_power_down_prepare(tp);
1da177e4 4158
63c3a66f 4159 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 4160 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
4161}
4162
1da177e4
LT
4163static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
4164{
4165 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
4166 case MII_TG3_AUX_STAT_10HALF:
4167 *speed = SPEED_10;
4168 *duplex = DUPLEX_HALF;
4169 break;
4170
4171 case MII_TG3_AUX_STAT_10FULL:
4172 *speed = SPEED_10;
4173 *duplex = DUPLEX_FULL;
4174 break;
4175
4176 case MII_TG3_AUX_STAT_100HALF:
4177 *speed = SPEED_100;
4178 *duplex = DUPLEX_HALF;
4179 break;
4180
4181 case MII_TG3_AUX_STAT_100FULL:
4182 *speed = SPEED_100;
4183 *duplex = DUPLEX_FULL;
4184 break;
4185
4186 case MII_TG3_AUX_STAT_1000HALF:
4187 *speed = SPEED_1000;
4188 *duplex = DUPLEX_HALF;
4189 break;
4190
4191 case MII_TG3_AUX_STAT_1000FULL:
4192 *speed = SPEED_1000;
4193 *duplex = DUPLEX_FULL;
4194 break;
4195
4196 default:
f07e9af3 4197 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
4198 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4199 SPEED_10;
4200 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4201 DUPLEX_HALF;
4202 break;
4203 }
e740522e
MC
4204 *speed = SPEED_UNKNOWN;
4205 *duplex = DUPLEX_UNKNOWN;
1da177e4 4206 break;
855e1111 4207 }
1da177e4
LT
4208}
4209
42b64a45 4210static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 4211{
42b64a45
MC
4212 int err = 0;
4213 u32 val, new_adv;
1da177e4 4214
42b64a45 4215 new_adv = ADVERTISE_CSMA;
202ff1c2 4216 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 4217 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 4218
42b64a45
MC
4219 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4220 if (err)
4221 goto done;
ba4d07a8 4222
4f272096
MC
4223 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4224 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 4225
4153577a
JP
4226 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4227 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
4f272096 4228 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 4229
4f272096
MC
4230 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4231 if (err)
4232 goto done;
4233 }
1da177e4 4234
42b64a45
MC
4235 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4236 goto done;
52b02d04 4237
42b64a45
MC
4238 tw32(TG3_CPMU_EEE_MODE,
4239 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 4240
daf3ec68 4241 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
42b64a45
MC
4242 if (!err) {
4243 u32 err2;
52b02d04 4244
b715ce94
MC
4245 val = 0;
4246 /* Advertise 100-BaseTX EEE ability */
4247 if (advertise & ADVERTISED_100baseT_Full)
4248 val |= MDIO_AN_EEE_ADV_100TX;
4249 /* Advertise 1000-BaseT EEE ability */
4250 if (advertise & ADVERTISED_1000baseT_Full)
4251 val |= MDIO_AN_EEE_ADV_1000T;
9e2ecbeb
NS
4252
4253 if (!tp->eee.eee_enabled) {
4254 val = 0;
4255 tp->eee.advertised = 0;
4256 } else {
4257 tp->eee.advertised = advertise &
4258 (ADVERTISED_100baseT_Full |
4259 ADVERTISED_1000baseT_Full);
4260 }
4261
b715ce94
MC
4262 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4263 if (err)
4264 val = 0;
4265
4153577a 4266 switch (tg3_asic_rev(tp)) {
21a00ab2
MC
4267 case ASIC_REV_5717:
4268 case ASIC_REV_57765:
55086ad9 4269 case ASIC_REV_57766:
21a00ab2 4270 case ASIC_REV_5719:
b715ce94
MC
4271 /* If we advertised any eee advertisements above... */
4272 if (val)
4273 val = MII_TG3_DSP_TAP26_ALNOKO |
4274 MII_TG3_DSP_TAP26_RMRXSTO |
4275 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 4276 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
4277 /* Fall through */
4278 case ASIC_REV_5720:
c65a17f4 4279 case ASIC_REV_5762:
be671947
MC
4280 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4281 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4282 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 4283 }
52b02d04 4284
daf3ec68 4285 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
42b64a45
MC
4286 if (!err)
4287 err = err2;
4288 }
4289
4290done:
4291 return err;
4292}
4293
4294static void tg3_phy_copper_begin(struct tg3 *tp)
4295{
d13ba512
MC
4296 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4297 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4298 u32 adv, fc;
4299
942d1af0
NS
4300 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4301 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
d13ba512
MC
4302 adv = ADVERTISED_10baseT_Half |
4303 ADVERTISED_10baseT_Full;
4304 if (tg3_flag(tp, WOL_SPEED_100MB))
4305 adv |= ADVERTISED_100baseT_Half |
4306 ADVERTISED_100baseT_Full;
942d1af0
NS
4307 if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK)
4308 adv |= ADVERTISED_1000baseT_Half |
4309 ADVERTISED_1000baseT_Full;
d13ba512
MC
4310
4311 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 4312 } else {
d13ba512
MC
4313 adv = tp->link_config.advertising;
4314 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4315 adv &= ~(ADVERTISED_1000baseT_Half |
4316 ADVERTISED_1000baseT_Full);
4317
4318 fc = tp->link_config.flowctrl;
52b02d04 4319 }
52b02d04 4320
d13ba512 4321 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 4322
942d1af0
NS
4323 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4324 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
4325 /* Normally during power down we want to autonegotiate
4326 * the lowest possible speed for WOL. However, to avoid
4327 * link flap, we leave it untouched.
4328 */
4329 return;
4330 }
4331
d13ba512
MC
4332 tg3_writephy(tp, MII_BMCR,
4333 BMCR_ANENABLE | BMCR_ANRESTART);
4334 } else {
4335 int i;
1da177e4
LT
4336 u32 bmcr, orig_bmcr;
4337
4338 tp->link_config.active_speed = tp->link_config.speed;
4339 tp->link_config.active_duplex = tp->link_config.duplex;
4340
7c6cdead
NS
4341 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
4342 /* With autoneg disabled, 5715 only links up when the
4343 * advertisement register has the configured speed
4344 * enabled.
4345 */
4346 tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
4347 }
4348
1da177e4
LT
4349 bmcr = 0;
4350 switch (tp->link_config.speed) {
4351 default:
4352 case SPEED_10:
4353 break;
4354
4355 case SPEED_100:
4356 bmcr |= BMCR_SPEED100;
4357 break;
4358
4359 case SPEED_1000:
221c5637 4360 bmcr |= BMCR_SPEED1000;
1da177e4 4361 break;
855e1111 4362 }
1da177e4
LT
4363
4364 if (tp->link_config.duplex == DUPLEX_FULL)
4365 bmcr |= BMCR_FULLDPLX;
4366
4367 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4368 (bmcr != orig_bmcr)) {
4369 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4370 for (i = 0; i < 1500; i++) {
4371 u32 tmp;
4372
4373 udelay(10);
4374 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4375 tg3_readphy(tp, MII_BMSR, &tmp))
4376 continue;
4377 if (!(tmp & BMSR_LSTATUS)) {
4378 udelay(40);
4379 break;
4380 }
4381 }
4382 tg3_writephy(tp, MII_BMCR, bmcr);
4383 udelay(40);
4384 }
1da177e4
LT
4385 }
4386}
4387
fdad8de4
NS
4388static int tg3_phy_pull_config(struct tg3 *tp)
4389{
4390 int err;
4391 u32 val;
4392
4393 err = tg3_readphy(tp, MII_BMCR, &val);
4394 if (err)
4395 goto done;
4396
4397 if (!(val & BMCR_ANENABLE)) {
4398 tp->link_config.autoneg = AUTONEG_DISABLE;
4399 tp->link_config.advertising = 0;
4400 tg3_flag_clear(tp, PAUSE_AUTONEG);
4401
4402 err = -EIO;
4403
4404 switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
4405 case 0:
4406 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4407 goto done;
4408
4409 tp->link_config.speed = SPEED_10;
4410 break;
4411 case BMCR_SPEED100:
4412 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4413 goto done;
4414
4415 tp->link_config.speed = SPEED_100;
4416 break;
4417 case BMCR_SPEED1000:
4418 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4419 tp->link_config.speed = SPEED_1000;
4420 break;
4421 }
4422 /* Fall through */
4423 default:
4424 goto done;
4425 }
4426
4427 if (val & BMCR_FULLDPLX)
4428 tp->link_config.duplex = DUPLEX_FULL;
4429 else
4430 tp->link_config.duplex = DUPLEX_HALF;
4431
4432 tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
4433
4434 err = 0;
4435 goto done;
4436 }
4437
4438 tp->link_config.autoneg = AUTONEG_ENABLE;
4439 tp->link_config.advertising = ADVERTISED_Autoneg;
4440 tg3_flag_set(tp, PAUSE_AUTONEG);
4441
4442 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4443 u32 adv;
4444
4445 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4446 if (err)
4447 goto done;
4448
4449 adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
4450 tp->link_config.advertising |= adv | ADVERTISED_TP;
4451
4452 tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
4453 } else {
4454 tp->link_config.advertising |= ADVERTISED_FIBRE;
4455 }
4456
4457 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4458 u32 adv;
4459
4460 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4461 err = tg3_readphy(tp, MII_CTRL1000, &val);
4462 if (err)
4463 goto done;
4464
4465 adv = mii_ctrl1000_to_ethtool_adv_t(val);
4466 } else {
4467 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4468 if (err)
4469 goto done;
4470
4471 adv = tg3_decode_flowctrl_1000X(val);
4472 tp->link_config.flowctrl = adv;
4473
4474 val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
4475 adv = mii_adv_to_ethtool_adv_x(val);
4476 }
4477
4478 tp->link_config.advertising |= adv;
4479 }
4480
4481done:
4482 return err;
4483}
4484
1da177e4
LT
4485static int tg3_init_5401phy_dsp(struct tg3 *tp)
4486{
4487 int err;
4488
4489 /* Turn off tap power management. */
4490 /* Set Extended packet length bit */
b4bd2929 4491 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 4492
6ee7c0a0
MC
4493 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4494 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4495 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4496 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4497 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
4498
4499 udelay(40);
4500
4501 return err;
4502}
4503
ed1ff5c3
NS
4504static bool tg3_phy_eee_config_ok(struct tg3 *tp)
4505{
4506 u32 val;
4507 u32 tgtadv = 0;
4508 u32 advertising = tp->link_config.advertising;
4509
4510 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4511 return true;
4512
4513 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
4514 return false;
4515
4516 val &= (MDIO_AN_EEE_ADV_100TX | MDIO_AN_EEE_ADV_1000T);
4517
4518
4519 if (advertising & ADVERTISED_100baseT_Full)
4520 tgtadv |= MDIO_AN_EEE_ADV_100TX;
4521 if (advertising & ADVERTISED_1000baseT_Full)
4522 tgtadv |= MDIO_AN_EEE_ADV_1000T;
4523
4524 if (val != tgtadv)
4525 return false;
4526
4527 return true;
4528}
4529
e2bf73e7 4530static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4531{
e2bf73e7 4532 u32 advmsk, tgtadv, advertising;
3600d918 4533
e2bf73e7
MC
4534 advertising = tp->link_config.advertising;
4535 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4536
e2bf73e7
MC
4537 advmsk = ADVERTISE_ALL;
4538 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4539 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4540 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4541 }
1da177e4 4542
e2bf73e7
MC
4543 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4544 return false;
4545
4546 if ((*lcladv & advmsk) != tgtadv)
4547 return false;
b99d2a57 4548
f07e9af3 4549 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4550 u32 tg3_ctrl;
4551
e2bf73e7 4552 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4553
221c5637 4554 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4555 return false;
1da177e4 4556
3198e07f 4557 if (tgtadv &&
4153577a
JP
4558 (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4559 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
3198e07f
MC
4560 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4561 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4562 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4563 } else {
4564 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4565 }
4566
e2bf73e7
MC
4567 if (tg3_ctrl != tgtadv)
4568 return false;
ef167e27
MC
4569 }
4570
e2bf73e7 4571 return true;
ef167e27
MC
4572}
4573
859edb26
MC
4574static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4575{
4576 u32 lpeth = 0;
4577
4578 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4579 u32 val;
4580
4581 if (tg3_readphy(tp, MII_STAT1000, &val))
4582 return false;
4583
4584 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4585 }
4586
4587 if (tg3_readphy(tp, MII_LPA, rmtadv))
4588 return false;
4589
4590 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4591 tp->link_config.rmt_adv = lpeth;
4592
4593 return true;
4594}
4595
953c96e0 4596static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
f4a46d1f
NNS
4597{
4598 if (curr_link_up != tp->link_up) {
4599 if (curr_link_up) {
84421b99 4600 netif_carrier_on(tp->dev);
f4a46d1f 4601 } else {
84421b99 4602 netif_carrier_off(tp->dev);
f4a46d1f
NNS
4603 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4604 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4605 }
4606
4607 tg3_link_report(tp);
4608 return true;
4609 }
4610
4611 return false;
4612}
4613
3310e248
MC
4614static void tg3_clear_mac_status(struct tg3 *tp)
4615{
4616 tw32(MAC_EVENT, 0);
4617
4618 tw32_f(MAC_STATUS,
4619 MAC_STATUS_SYNC_CHANGED |
4620 MAC_STATUS_CFG_CHANGED |
4621 MAC_STATUS_MI_COMPLETION |
4622 MAC_STATUS_LNKSTATE_CHANGED);
4623 udelay(40);
4624}
4625
9e2ecbeb
NS
4626static void tg3_setup_eee(struct tg3 *tp)
4627{
4628 u32 val;
4629
4630 val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
4631 TG3_CPMU_EEE_LNKIDL_UART_IDL;
4632 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
4633 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
4634
4635 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
4636
4637 tw32_f(TG3_CPMU_EEE_CTRL,
4638 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
4639
4640 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
4641 (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
4642 TG3_CPMU_EEEMD_LPI_IN_RX |
4643 TG3_CPMU_EEEMD_EEE_ENABLE;
4644
4645 if (tg3_asic_rev(tp) != ASIC_REV_5717)
4646 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
4647
4648 if (tg3_flag(tp, ENABLE_APE))
4649 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
4650
4651 tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
4652
4653 tw32_f(TG3_CPMU_EEE_DBTMR1,
4654 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
4655 (tp->eee.tx_lpi_timer & 0xffff));
4656
4657 tw32_f(TG3_CPMU_EEE_DBTMR2,
4658 TG3_CPMU_DBTMR2_APE_TX_2047US |
4659 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
4660}
4661
953c96e0 4662static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
1da177e4 4663{
953c96e0 4664 bool current_link_up;
f833c4c1 4665 u32 bmsr, val;
ef167e27 4666 u32 lcl_adv, rmt_adv;
1da177e4
LT
4667 u16 current_speed;
4668 u8 current_duplex;
4669 int i, err;
4670
3310e248 4671 tg3_clear_mac_status(tp);
1da177e4 4672
8ef21428
MC
4673 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4674 tw32_f(MAC_MI_MODE,
4675 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4676 udelay(80);
4677 }
1da177e4 4678
b4bd2929 4679 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4680
4681 /* Some third-party PHYs need to be reset on link going
4682 * down.
4683 */
4153577a
JP
4684 if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4685 tg3_asic_rev(tp) == ASIC_REV_5704 ||
4686 tg3_asic_rev(tp) == ASIC_REV_5705) &&
f4a46d1f 4687 tp->link_up) {
1da177e4
LT
4688 tg3_readphy(tp, MII_BMSR, &bmsr);
4689 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4690 !(bmsr & BMSR_LSTATUS))
953c96e0 4691 force_reset = true;
1da177e4
LT
4692 }
4693 if (force_reset)
4694 tg3_phy_reset(tp);
4695
79eb6904 4696 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4697 tg3_readphy(tp, MII_BMSR, &bmsr);
4698 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4699 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4700 bmsr = 0;
4701
4702 if (!(bmsr & BMSR_LSTATUS)) {
4703 err = tg3_init_5401phy_dsp(tp);
4704 if (err)
4705 return err;
4706
4707 tg3_readphy(tp, MII_BMSR, &bmsr);
4708 for (i = 0; i < 1000; i++) {
4709 udelay(10);
4710 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4711 (bmsr & BMSR_LSTATUS)) {
4712 udelay(40);
4713 break;
4714 }
4715 }
4716
79eb6904
MC
4717 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4718 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4719 !(bmsr & BMSR_LSTATUS) &&
4720 tp->link_config.active_speed == SPEED_1000) {
4721 err = tg3_phy_reset(tp);
4722 if (!err)
4723 err = tg3_init_5401phy_dsp(tp);
4724 if (err)
4725 return err;
4726 }
4727 }
4153577a
JP
4728 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4729 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
1da177e4
LT
4730 /* 5701 {A0,B0} CRC bug workaround */
4731 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4732 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4733 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4734 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4735 }
4736
4737 /* Clear pending interrupts... */
f833c4c1
MC
4738 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4739 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4740
f07e9af3 4741 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4742 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4743 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4744 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4745
4153577a
JP
4746 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4747 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4748 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4749 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4750 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4751 else
4752 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4753 }
4754
953c96e0 4755 current_link_up = false;
e740522e
MC
4756 current_speed = SPEED_UNKNOWN;
4757 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4758 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4759 tp->link_config.rmt_adv = 0;
1da177e4 4760
f07e9af3 4761 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4762 err = tg3_phy_auxctl_read(tp,
4763 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4764 &val);
4765 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4766 tg3_phy_auxctl_write(tp,
4767 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4768 val | (1 << 10));
1da177e4
LT
4769 goto relink;
4770 }
4771 }
4772
4773 bmsr = 0;
4774 for (i = 0; i < 100; i++) {
4775 tg3_readphy(tp, MII_BMSR, &bmsr);
4776 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4777 (bmsr & BMSR_LSTATUS))
4778 break;
4779 udelay(40);
4780 }
4781
4782 if (bmsr & BMSR_LSTATUS) {
4783 u32 aux_stat, bmcr;
4784
4785 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4786 for (i = 0; i < 2000; i++) {
4787 udelay(10);
4788 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4789 aux_stat)
4790 break;
4791 }
4792
4793 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4794 &current_speed,
4795 &current_duplex);
4796
4797 bmcr = 0;
4798 for (i = 0; i < 200; i++) {
4799 tg3_readphy(tp, MII_BMCR, &bmcr);
4800 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4801 continue;
4802 if (bmcr && bmcr != 0x7fff)
4803 break;
4804 udelay(10);
4805 }
4806
ef167e27
MC
4807 lcl_adv = 0;
4808 rmt_adv = 0;
1da177e4 4809
ef167e27
MC
4810 tp->link_config.active_speed = current_speed;
4811 tp->link_config.active_duplex = current_duplex;
4812
4813 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
ed1ff5c3
NS
4814 bool eee_config_ok = tg3_phy_eee_config_ok(tp);
4815
ef167e27 4816 if ((bmcr & BMCR_ANENABLE) &&
ed1ff5c3 4817 eee_config_ok &&
e2bf73e7 4818 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4819 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
953c96e0 4820 current_link_up = true;
ed1ff5c3
NS
4821
4822 /* EEE settings changes take effect only after a phy
4823 * reset. If we have skipped a reset due to Link Flap
4824 * Avoidance being enabled, do it now.
4825 */
4826 if (!eee_config_ok &&
4827 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
4828 !force_reset)
4829 tg3_phy_reset(tp);
1da177e4
LT
4830 } else {
4831 if (!(bmcr & BMCR_ANENABLE) &&
4832 tp->link_config.speed == current_speed &&
f0fcd7a9 4833 tp->link_config.duplex == current_duplex) {
953c96e0 4834 current_link_up = true;
1da177e4
LT
4835 }
4836 }
4837
953c96e0 4838 if (current_link_up &&
e348c5e7
MC
4839 tp->link_config.active_duplex == DUPLEX_FULL) {
4840 u32 reg, bit;
4841
4842 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4843 reg = MII_TG3_FET_GEN_STAT;
4844 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4845 } else {
4846 reg = MII_TG3_EXT_STAT;
4847 bit = MII_TG3_EXT_STAT_MDIX;
4848 }
4849
4850 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4851 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4852
ef167e27 4853 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4854 }
1da177e4
LT
4855 }
4856
1da177e4 4857relink:
953c96e0 4858 if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4859 tg3_phy_copper_begin(tp);
4860
7e6c63f0 4861 if (tg3_flag(tp, ROBOSWITCH)) {
953c96e0 4862 current_link_up = true;
7e6c63f0
HM
4863 /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4864 current_speed = SPEED_1000;
4865 current_duplex = DUPLEX_FULL;
4866 tp->link_config.active_speed = current_speed;
4867 tp->link_config.active_duplex = current_duplex;
4868 }
4869
f833c4c1 4870 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4871 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4872 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
953c96e0 4873 current_link_up = true;
1da177e4
LT
4874 }
4875
4876 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
953c96e0 4877 if (current_link_up) {
1da177e4
LT
4878 if (tp->link_config.active_speed == SPEED_100 ||
4879 tp->link_config.active_speed == SPEED_10)
4880 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4881 else
4882 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4883 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4884 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4885 else
1da177e4
LT
4886 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4887
7e6c63f0
HM
4888 /* In order for the 5750 core in BCM4785 chip to work properly
4889 * in RGMII mode, the Led Control Register must be set up.
4890 */
4891 if (tg3_flag(tp, RGMII_MODE)) {
4892 u32 led_ctrl = tr32(MAC_LED_CTRL);
4893 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
4894
4895 if (tp->link_config.active_speed == SPEED_10)
4896 led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
4897 else if (tp->link_config.active_speed == SPEED_100)
4898 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4899 LED_CTRL_100MBPS_ON);
4900 else if (tp->link_config.active_speed == SPEED_1000)
4901 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4902 LED_CTRL_1000MBPS_ON);
4903
4904 tw32(MAC_LED_CTRL, led_ctrl);
4905 udelay(40);
4906 }
4907
1da177e4
LT
4908 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4909 if (tp->link_config.active_duplex == DUPLEX_HALF)
4910 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4911
4153577a 4912 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
953c96e0 4913 if (current_link_up &&
e8f3f6ca 4914 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4915 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4916 else
4917 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4918 }
4919
4920 /* ??? Without this setting Netgear GA302T PHY does not
4921 * ??? send/receive packets...
4922 */
79eb6904 4923 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
4153577a 4924 tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
1da177e4
LT
4925 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4926 tw32_f(MAC_MI_MODE, tp->mi_mode);
4927 udelay(80);
4928 }
4929
4930 tw32_f(MAC_MODE, tp->mac_mode);
4931 udelay(40);
4932
52b02d04
MC
4933 tg3_phy_eee_adjust(tp, current_link_up);
4934
63c3a66f 4935 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4936 /* Polled via timer. */
4937 tw32_f(MAC_EVENT, 0);
4938 } else {
4939 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4940 }
4941 udelay(40);
4942
4153577a 4943 if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
953c96e0 4944 current_link_up &&
1da177e4 4945 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4946 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4947 udelay(120);
4948 tw32_f(MAC_STATUS,
4949 (MAC_STATUS_SYNC_CHANGED |
4950 MAC_STATUS_CFG_CHANGED));
4951 udelay(40);
4952 tg3_write_mem(tp,
4953 NIC_SRAM_FIRMWARE_MBOX,
4954 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4955 }
4956
5e7dfd0f 4957 /* Prevent send BD corruption. */
63c3a66f 4958 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4959 if (tp->link_config.active_speed == SPEED_100 ||
4960 tp->link_config.active_speed == SPEED_10)
0f49bfbd
JL
4961 pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
4962 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 4963 else
0f49bfbd
JL
4964 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
4965 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f
MC
4966 }
4967
f4a46d1f 4968 tg3_test_and_report_link_chg(tp, current_link_up);
1da177e4
LT
4969
4970 return 0;
4971}
4972
4973struct tg3_fiber_aneginfo {
4974 int state;
4975#define ANEG_STATE_UNKNOWN 0
4976#define ANEG_STATE_AN_ENABLE 1
4977#define ANEG_STATE_RESTART_INIT 2
4978#define ANEG_STATE_RESTART 3
4979#define ANEG_STATE_DISABLE_LINK_OK 4
4980#define ANEG_STATE_ABILITY_DETECT_INIT 5
4981#define ANEG_STATE_ABILITY_DETECT 6
4982#define ANEG_STATE_ACK_DETECT_INIT 7
4983#define ANEG_STATE_ACK_DETECT 8
4984#define ANEG_STATE_COMPLETE_ACK_INIT 9
4985#define ANEG_STATE_COMPLETE_ACK 10
4986#define ANEG_STATE_IDLE_DETECT_INIT 11
4987#define ANEG_STATE_IDLE_DETECT 12
4988#define ANEG_STATE_LINK_OK 13
4989#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4990#define ANEG_STATE_NEXT_PAGE_WAIT 15
4991
4992 u32 flags;
4993#define MR_AN_ENABLE 0x00000001
4994#define MR_RESTART_AN 0x00000002
4995#define MR_AN_COMPLETE 0x00000004
4996#define MR_PAGE_RX 0x00000008
4997#define MR_NP_LOADED 0x00000010
4998#define MR_TOGGLE_TX 0x00000020
4999#define MR_LP_ADV_FULL_DUPLEX 0x00000040
5000#define MR_LP_ADV_HALF_DUPLEX 0x00000080
5001#define MR_LP_ADV_SYM_PAUSE 0x00000100
5002#define MR_LP_ADV_ASYM_PAUSE 0x00000200
5003#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
5004#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
5005#define MR_LP_ADV_NEXT_PAGE 0x00001000
5006#define MR_TOGGLE_RX 0x00002000
5007#define MR_NP_RX 0x00004000
5008
5009#define MR_LINK_OK 0x80000000
5010
5011 unsigned long link_time, cur_time;
5012
5013 u32 ability_match_cfg;
5014 int ability_match_count;
5015
5016 char ability_match, idle_match, ack_match;
5017
5018 u32 txconfig, rxconfig;
5019#define ANEG_CFG_NP 0x00000080
5020#define ANEG_CFG_ACK 0x00000040
5021#define ANEG_CFG_RF2 0x00000020
5022#define ANEG_CFG_RF1 0x00000010
5023#define ANEG_CFG_PS2 0x00000001
5024#define ANEG_CFG_PS1 0x00008000
5025#define ANEG_CFG_HD 0x00004000
5026#define ANEG_CFG_FD 0x00002000
5027#define ANEG_CFG_INVAL 0x00001f06
5028
5029};
5030#define ANEG_OK 0
5031#define ANEG_DONE 1
5032#define ANEG_TIMER_ENAB 2
5033#define ANEG_FAILED -1
5034
5035#define ANEG_STATE_SETTLE_TIME 10000
5036
5037static int tg3_fiber_aneg_smachine(struct tg3 *tp,
5038 struct tg3_fiber_aneginfo *ap)
5039{
5be73b47 5040 u16 flowctrl;
1da177e4
LT
5041 unsigned long delta;
5042 u32 rx_cfg_reg;
5043 int ret;
5044
5045 if (ap->state == ANEG_STATE_UNKNOWN) {
5046 ap->rxconfig = 0;
5047 ap->link_time = 0;
5048 ap->cur_time = 0;
5049 ap->ability_match_cfg = 0;
5050 ap->ability_match_count = 0;
5051 ap->ability_match = 0;
5052 ap->idle_match = 0;
5053 ap->ack_match = 0;
5054 }
5055 ap->cur_time++;
5056
5057 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
5058 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
5059
5060 if (rx_cfg_reg != ap->ability_match_cfg) {
5061 ap->ability_match_cfg = rx_cfg_reg;
5062 ap->ability_match = 0;
5063 ap->ability_match_count = 0;
5064 } else {
5065 if (++ap->ability_match_count > 1) {
5066 ap->ability_match = 1;
5067 ap->ability_match_cfg = rx_cfg_reg;
5068 }
5069 }
5070 if (rx_cfg_reg & ANEG_CFG_ACK)
5071 ap->ack_match = 1;
5072 else
5073 ap->ack_match = 0;
5074
5075 ap->idle_match = 0;
5076 } else {
5077 ap->idle_match = 1;
5078 ap->ability_match_cfg = 0;
5079 ap->ability_match_count = 0;
5080 ap->ability_match = 0;
5081 ap->ack_match = 0;
5082
5083 rx_cfg_reg = 0;
5084 }
5085
5086 ap->rxconfig = rx_cfg_reg;
5087 ret = ANEG_OK;
5088
33f401ae 5089 switch (ap->state) {
1da177e4
LT
5090 case ANEG_STATE_UNKNOWN:
5091 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
5092 ap->state = ANEG_STATE_AN_ENABLE;
5093
5094 /* fallthru */
5095 case ANEG_STATE_AN_ENABLE:
5096 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
5097 if (ap->flags & MR_AN_ENABLE) {
5098 ap->link_time = 0;
5099 ap->cur_time = 0;
5100 ap->ability_match_cfg = 0;
5101 ap->ability_match_count = 0;
5102 ap->ability_match = 0;
5103 ap->idle_match = 0;
5104 ap->ack_match = 0;
5105
5106 ap->state = ANEG_STATE_RESTART_INIT;
5107 } else {
5108 ap->state = ANEG_STATE_DISABLE_LINK_OK;
5109 }
5110 break;
5111
5112 case ANEG_STATE_RESTART_INIT:
5113 ap->link_time = ap->cur_time;
5114 ap->flags &= ~(MR_NP_LOADED);
5115 ap->txconfig = 0;
5116 tw32(MAC_TX_AUTO_NEG, 0);
5117 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5118 tw32_f(MAC_MODE, tp->mac_mode);
5119 udelay(40);
5120
5121 ret = ANEG_TIMER_ENAB;
5122 ap->state = ANEG_STATE_RESTART;
5123
5124 /* fallthru */
5125 case ANEG_STATE_RESTART:
5126 delta = ap->cur_time - ap->link_time;
859a5887 5127 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 5128 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 5129 else
1da177e4 5130 ret = ANEG_TIMER_ENAB;
1da177e4
LT
5131 break;
5132
5133 case ANEG_STATE_DISABLE_LINK_OK:
5134 ret = ANEG_DONE;
5135 break;
5136
5137 case ANEG_STATE_ABILITY_DETECT_INIT:
5138 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
5139 ap->txconfig = ANEG_CFG_FD;
5140 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5141 if (flowctrl & ADVERTISE_1000XPAUSE)
5142 ap->txconfig |= ANEG_CFG_PS1;
5143 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5144 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
5145 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5146 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5147 tw32_f(MAC_MODE, tp->mac_mode);
5148 udelay(40);
5149
5150 ap->state = ANEG_STATE_ABILITY_DETECT;
5151 break;
5152
5153 case ANEG_STATE_ABILITY_DETECT:
859a5887 5154 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 5155 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
5156 break;
5157
5158 case ANEG_STATE_ACK_DETECT_INIT:
5159 ap->txconfig |= ANEG_CFG_ACK;
5160 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5161 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5162 tw32_f(MAC_MODE, tp->mac_mode);
5163 udelay(40);
5164
5165 ap->state = ANEG_STATE_ACK_DETECT;
5166
5167 /* fallthru */
5168 case ANEG_STATE_ACK_DETECT:
5169 if (ap->ack_match != 0) {
5170 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
5171 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
5172 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
5173 } else {
5174 ap->state = ANEG_STATE_AN_ENABLE;
5175 }
5176 } else if (ap->ability_match != 0 &&
5177 ap->rxconfig == 0) {
5178 ap->state = ANEG_STATE_AN_ENABLE;
5179 }
5180 break;
5181
5182 case ANEG_STATE_COMPLETE_ACK_INIT:
5183 if (ap->rxconfig & ANEG_CFG_INVAL) {
5184 ret = ANEG_FAILED;
5185 break;
5186 }
5187 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
5188 MR_LP_ADV_HALF_DUPLEX |
5189 MR_LP_ADV_SYM_PAUSE |
5190 MR_LP_ADV_ASYM_PAUSE |
5191 MR_LP_ADV_REMOTE_FAULT1 |
5192 MR_LP_ADV_REMOTE_FAULT2 |
5193 MR_LP_ADV_NEXT_PAGE |
5194 MR_TOGGLE_RX |
5195 MR_NP_RX);
5196 if (ap->rxconfig & ANEG_CFG_FD)
5197 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
5198 if (ap->rxconfig & ANEG_CFG_HD)
5199 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
5200 if (ap->rxconfig & ANEG_CFG_PS1)
5201 ap->flags |= MR_LP_ADV_SYM_PAUSE;
5202 if (ap->rxconfig & ANEG_CFG_PS2)
5203 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
5204 if (ap->rxconfig & ANEG_CFG_RF1)
5205 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
5206 if (ap->rxconfig & ANEG_CFG_RF2)
5207 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
5208 if (ap->rxconfig & ANEG_CFG_NP)
5209 ap->flags |= MR_LP_ADV_NEXT_PAGE;
5210
5211 ap->link_time = ap->cur_time;
5212
5213 ap->flags ^= (MR_TOGGLE_TX);
5214 if (ap->rxconfig & 0x0008)
5215 ap->flags |= MR_TOGGLE_RX;
5216 if (ap->rxconfig & ANEG_CFG_NP)
5217 ap->flags |= MR_NP_RX;
5218 ap->flags |= MR_PAGE_RX;
5219
5220 ap->state = ANEG_STATE_COMPLETE_ACK;
5221 ret = ANEG_TIMER_ENAB;
5222 break;
5223
5224 case ANEG_STATE_COMPLETE_ACK:
5225 if (ap->ability_match != 0 &&
5226 ap->rxconfig == 0) {
5227 ap->state = ANEG_STATE_AN_ENABLE;
5228 break;
5229 }
5230 delta = ap->cur_time - ap->link_time;
5231 if (delta > ANEG_STATE_SETTLE_TIME) {
5232 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
5233 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5234 } else {
5235 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
5236 !(ap->flags & MR_NP_RX)) {
5237 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5238 } else {
5239 ret = ANEG_FAILED;
5240 }
5241 }
5242 }
5243 break;
5244
5245 case ANEG_STATE_IDLE_DETECT_INIT:
5246 ap->link_time = ap->cur_time;
5247 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5248 tw32_f(MAC_MODE, tp->mac_mode);
5249 udelay(40);
5250
5251 ap->state = ANEG_STATE_IDLE_DETECT;
5252 ret = ANEG_TIMER_ENAB;
5253 break;
5254
5255 case ANEG_STATE_IDLE_DETECT:
5256 if (ap->ability_match != 0 &&
5257 ap->rxconfig == 0) {
5258 ap->state = ANEG_STATE_AN_ENABLE;
5259 break;
5260 }
5261 delta = ap->cur_time - ap->link_time;
5262 if (delta > ANEG_STATE_SETTLE_TIME) {
5263 /* XXX another gem from the Broadcom driver :( */
5264 ap->state = ANEG_STATE_LINK_OK;
5265 }
5266 break;
5267
5268 case ANEG_STATE_LINK_OK:
5269 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
5270 ret = ANEG_DONE;
5271 break;
5272
5273 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
5274 /* ??? unimplemented */
5275 break;
5276
5277 case ANEG_STATE_NEXT_PAGE_WAIT:
5278 /* ??? unimplemented */
5279 break;
5280
5281 default:
5282 ret = ANEG_FAILED;
5283 break;
855e1111 5284 }
1da177e4
LT
5285
5286 return ret;
5287}
5288
5be73b47 5289static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
5290{
5291 int res = 0;
5292 struct tg3_fiber_aneginfo aninfo;
5293 int status = ANEG_FAILED;
5294 unsigned int tick;
5295 u32 tmp;
5296
5297 tw32_f(MAC_TX_AUTO_NEG, 0);
5298
5299 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
5300 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
5301 udelay(40);
5302
5303 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
5304 udelay(40);
5305
5306 memset(&aninfo, 0, sizeof(aninfo));
5307 aninfo.flags |= MR_AN_ENABLE;
5308 aninfo.state = ANEG_STATE_UNKNOWN;
5309 aninfo.cur_time = 0;
5310 tick = 0;
5311 while (++tick < 195000) {
5312 status = tg3_fiber_aneg_smachine(tp, &aninfo);
5313 if (status == ANEG_DONE || status == ANEG_FAILED)
5314 break;
5315
5316 udelay(1);
5317 }
5318
5319 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5320 tw32_f(MAC_MODE, tp->mac_mode);
5321 udelay(40);
5322
5be73b47
MC
5323 *txflags = aninfo.txconfig;
5324 *rxflags = aninfo.flags;
1da177e4
LT
5325
5326 if (status == ANEG_DONE &&
5327 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
5328 MR_LP_ADV_FULL_DUPLEX)))
5329 res = 1;
5330
5331 return res;
5332}
5333
5334static void tg3_init_bcm8002(struct tg3 *tp)
5335{
5336 u32 mac_status = tr32(MAC_STATUS);
5337 int i;
5338
5339 /* Reset when initting first time or we have a link. */
63c3a66f 5340 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
5341 !(mac_status & MAC_STATUS_PCS_SYNCED))
5342 return;
5343
5344 /* Set PLL lock range. */
5345 tg3_writephy(tp, 0x16, 0x8007);
5346
5347 /* SW reset */
5348 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
5349
5350 /* Wait for reset to complete. */
5351 /* XXX schedule_timeout() ... */
5352 for (i = 0; i < 500; i++)
5353 udelay(10);
5354
5355 /* Config mode; select PMA/Ch 1 regs. */
5356 tg3_writephy(tp, 0x10, 0x8411);
5357
5358 /* Enable auto-lock and comdet, select txclk for tx. */
5359 tg3_writephy(tp, 0x11, 0x0a10);
5360
5361 tg3_writephy(tp, 0x18, 0x00a0);
5362 tg3_writephy(tp, 0x16, 0x41ff);
5363
5364 /* Assert and deassert POR. */
5365 tg3_writephy(tp, 0x13, 0x0400);
5366 udelay(40);
5367 tg3_writephy(tp, 0x13, 0x0000);
5368
5369 tg3_writephy(tp, 0x11, 0x0a50);
5370 udelay(40);
5371 tg3_writephy(tp, 0x11, 0x0a10);
5372
5373 /* Wait for signal to stabilize */
5374 /* XXX schedule_timeout() ... */
5375 for (i = 0; i < 15000; i++)
5376 udelay(10);
5377
5378 /* Deselect the channel register so we can read the PHYID
5379 * later.
5380 */
5381 tg3_writephy(tp, 0x10, 0x8011);
5382}
5383
953c96e0 5384static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
1da177e4 5385{
82cd3d11 5386 u16 flowctrl;
953c96e0 5387 bool current_link_up;
1da177e4
LT
5388 u32 sg_dig_ctrl, sg_dig_status;
5389 u32 serdes_cfg, expected_sg_dig_ctrl;
5390 int workaround, port_a;
1da177e4
LT
5391
5392 serdes_cfg = 0;
5393 expected_sg_dig_ctrl = 0;
5394 workaround = 0;
5395 port_a = 1;
953c96e0 5396 current_link_up = false;
1da177e4 5397
4153577a
JP
5398 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5399 tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
1da177e4
LT
5400 workaround = 1;
5401 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5402 port_a = 0;
5403
5404 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5405 /* preserve bits 20-23 for voltage regulator */
5406 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5407 }
5408
5409 sg_dig_ctrl = tr32(SG_DIG_CTRL);
5410
5411 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 5412 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
5413 if (workaround) {
5414 u32 val = serdes_cfg;
5415
5416 if (port_a)
5417 val |= 0xc010000;
5418 else
5419 val |= 0x4010000;
5420 tw32_f(MAC_SERDES_CFG, val);
5421 }
c98f6e3b
MC
5422
5423 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5424 }
5425 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5426 tg3_setup_flow_control(tp, 0, 0);
953c96e0 5427 current_link_up = true;
1da177e4
LT
5428 }
5429 goto out;
5430 }
5431
5432 /* Want auto-negotiation. */
c98f6e3b 5433 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 5434
82cd3d11
MC
5435 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5436 if (flowctrl & ADVERTISE_1000XPAUSE)
5437 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5438 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5439 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
5440
5441 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 5442 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
5443 tp->serdes_counter &&
5444 ((mac_status & (MAC_STATUS_PCS_SYNCED |
5445 MAC_STATUS_RCVD_CFG)) ==
5446 MAC_STATUS_PCS_SYNCED)) {
5447 tp->serdes_counter--;
953c96e0 5448 current_link_up = true;
3d3ebe74
MC
5449 goto out;
5450 }
5451restart_autoneg:
1da177e4
LT
5452 if (workaround)
5453 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 5454 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
5455 udelay(5);
5456 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5457
3d3ebe74 5458 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5459 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5460 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5461 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 5462 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
5463 mac_status = tr32(MAC_STATUS);
5464
c98f6e3b 5465 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 5466 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
5467 u32 local_adv = 0, remote_adv = 0;
5468
5469 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5470 local_adv |= ADVERTISE_1000XPAUSE;
5471 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5472 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 5473
c98f6e3b 5474 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 5475 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 5476 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 5477 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5478
859edb26
MC
5479 tp->link_config.rmt_adv =
5480 mii_adv_to_ethtool_adv_x(remote_adv);
5481
1da177e4 5482 tg3_setup_flow_control(tp, local_adv, remote_adv);
953c96e0 5483 current_link_up = true;
3d3ebe74 5484 tp->serdes_counter = 0;
f07e9af3 5485 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 5486 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
5487 if (tp->serdes_counter)
5488 tp->serdes_counter--;
1da177e4
LT
5489 else {
5490 if (workaround) {
5491 u32 val = serdes_cfg;
5492
5493 if (port_a)
5494 val |= 0xc010000;
5495 else
5496 val |= 0x4010000;
5497
5498 tw32_f(MAC_SERDES_CFG, val);
5499 }
5500
c98f6e3b 5501 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5502 udelay(40);
5503
5504 /* Link parallel detection - link is up */
5505 /* only if we have PCS_SYNC and not */
5506 /* receiving config code words */
5507 mac_status = tr32(MAC_STATUS);
5508 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5509 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5510 tg3_setup_flow_control(tp, 0, 0);
953c96e0 5511 current_link_up = true;
f07e9af3
MC
5512 tp->phy_flags |=
5513 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
5514 tp->serdes_counter =
5515 SERDES_PARALLEL_DET_TIMEOUT;
5516 } else
5517 goto restart_autoneg;
1da177e4
LT
5518 }
5519 }
3d3ebe74
MC
5520 } else {
5521 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5522 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5523 }
5524
5525out:
5526 return current_link_up;
5527}
5528
953c96e0 5529static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
1da177e4 5530{
953c96e0 5531 bool current_link_up = false;
1da177e4 5532
5cf64b8a 5533 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 5534 goto out;
1da177e4
LT
5535
5536 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 5537 u32 txflags, rxflags;
1da177e4 5538 int i;
6aa20a22 5539
5be73b47
MC
5540 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5541 u32 local_adv = 0, remote_adv = 0;
1da177e4 5542
5be73b47
MC
5543 if (txflags & ANEG_CFG_PS1)
5544 local_adv |= ADVERTISE_1000XPAUSE;
5545 if (txflags & ANEG_CFG_PS2)
5546 local_adv |= ADVERTISE_1000XPSE_ASYM;
5547
5548 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5549 remote_adv |= LPA_1000XPAUSE;
5550 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5551 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5552
859edb26
MC
5553 tp->link_config.rmt_adv =
5554 mii_adv_to_ethtool_adv_x(remote_adv);
5555
1da177e4
LT
5556 tg3_setup_flow_control(tp, local_adv, remote_adv);
5557
953c96e0 5558 current_link_up = true;
1da177e4
LT
5559 }
5560 for (i = 0; i < 30; i++) {
5561 udelay(20);
5562 tw32_f(MAC_STATUS,
5563 (MAC_STATUS_SYNC_CHANGED |
5564 MAC_STATUS_CFG_CHANGED));
5565 udelay(40);
5566 if ((tr32(MAC_STATUS) &
5567 (MAC_STATUS_SYNC_CHANGED |
5568 MAC_STATUS_CFG_CHANGED)) == 0)
5569 break;
5570 }
5571
5572 mac_status = tr32(MAC_STATUS);
953c96e0 5573 if (!current_link_up &&
1da177e4
LT
5574 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5575 !(mac_status & MAC_STATUS_RCVD_CFG))
953c96e0 5576 current_link_up = true;
1da177e4 5577 } else {
5be73b47
MC
5578 tg3_setup_flow_control(tp, 0, 0);
5579
1da177e4 5580 /* Forcing 1000FD link up. */
953c96e0 5581 current_link_up = true;
1da177e4
LT
5582
5583 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5584 udelay(40);
e8f3f6ca
MC
5585
5586 tw32_f(MAC_MODE, tp->mac_mode);
5587 udelay(40);
1da177e4
LT
5588 }
5589
5590out:
5591 return current_link_up;
5592}
5593
953c96e0 5594static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
1da177e4
LT
5595{
5596 u32 orig_pause_cfg;
5597 u16 orig_active_speed;
5598 u8 orig_active_duplex;
5599 u32 mac_status;
953c96e0 5600 bool current_link_up;
1da177e4
LT
5601 int i;
5602
8d018621 5603 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5604 orig_active_speed = tp->link_config.active_speed;
5605 orig_active_duplex = tp->link_config.active_duplex;
5606
63c3a66f 5607 if (!tg3_flag(tp, HW_AUTONEG) &&
f4a46d1f 5608 tp->link_up &&
63c3a66f 5609 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
5610 mac_status = tr32(MAC_STATUS);
5611 mac_status &= (MAC_STATUS_PCS_SYNCED |
5612 MAC_STATUS_SIGNAL_DET |
5613 MAC_STATUS_CFG_CHANGED |
5614 MAC_STATUS_RCVD_CFG);
5615 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5616 MAC_STATUS_SIGNAL_DET)) {
5617 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5618 MAC_STATUS_CFG_CHANGED));
5619 return 0;
5620 }
5621 }
5622
5623 tw32_f(MAC_TX_AUTO_NEG, 0);
5624
5625 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5626 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5627 tw32_f(MAC_MODE, tp->mac_mode);
5628 udelay(40);
5629
79eb6904 5630 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5631 tg3_init_bcm8002(tp);
5632
5633 /* Enable link change event even when serdes polling. */
5634 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5635 udelay(40);
5636
953c96e0 5637 current_link_up = false;
859edb26 5638 tp->link_config.rmt_adv = 0;
1da177e4
LT
5639 mac_status = tr32(MAC_STATUS);
5640
63c3a66f 5641 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5642 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5643 else
5644 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5645
898a56f8 5646 tp->napi[0].hw_status->status =
1da177e4 5647 (SD_STATUS_UPDATED |
898a56f8 5648 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5649
5650 for (i = 0; i < 100; i++) {
5651 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5652 MAC_STATUS_CFG_CHANGED));
5653 udelay(5);
5654 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5655 MAC_STATUS_CFG_CHANGED |
5656 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5657 break;
5658 }
5659
5660 mac_status = tr32(MAC_STATUS);
5661 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
953c96e0 5662 current_link_up = false;
3d3ebe74
MC
5663 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5664 tp->serdes_counter == 0) {
1da177e4
LT
5665 tw32_f(MAC_MODE, (tp->mac_mode |
5666 MAC_MODE_SEND_CONFIGS));
5667 udelay(1);
5668 tw32_f(MAC_MODE, tp->mac_mode);
5669 }
5670 }
5671
953c96e0 5672 if (current_link_up) {
1da177e4
LT
5673 tp->link_config.active_speed = SPEED_1000;
5674 tp->link_config.active_duplex = DUPLEX_FULL;
5675 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5676 LED_CTRL_LNKLED_OVERRIDE |
5677 LED_CTRL_1000MBPS_ON));
5678 } else {
e740522e
MC
5679 tp->link_config.active_speed = SPEED_UNKNOWN;
5680 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5681 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5682 LED_CTRL_LNKLED_OVERRIDE |
5683 LED_CTRL_TRAFFIC_OVERRIDE));
5684 }
5685
f4a46d1f 5686 if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
8d018621 5687 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5688 if (orig_pause_cfg != now_pause_cfg ||
5689 orig_active_speed != tp->link_config.active_speed ||
5690 orig_active_duplex != tp->link_config.active_duplex)
5691 tg3_link_report(tp);
5692 }
5693
5694 return 0;
5695}
5696
953c96e0 5697static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
747e8f8b 5698{
953c96e0 5699 int err = 0;
747e8f8b 5700 u32 bmsr, bmcr;
85730a63
MC
5701 u16 current_speed = SPEED_UNKNOWN;
5702 u8 current_duplex = DUPLEX_UNKNOWN;
953c96e0 5703 bool current_link_up = false;
85730a63
MC
5704 u32 local_adv, remote_adv, sgsr;
5705
5706 if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
5707 tg3_asic_rev(tp) == ASIC_REV_5720) &&
5708 !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
5709 (sgsr & SERDES_TG3_SGMII_MODE)) {
5710
5711 if (force_reset)
5712 tg3_phy_reset(tp);
5713
5714 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
5715
5716 if (!(sgsr & SERDES_TG3_LINK_UP)) {
5717 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5718 } else {
953c96e0 5719 current_link_up = true;
85730a63
MC
5720 if (sgsr & SERDES_TG3_SPEED_1000) {
5721 current_speed = SPEED_1000;
5722 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5723 } else if (sgsr & SERDES_TG3_SPEED_100) {
5724 current_speed = SPEED_100;
5725 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5726 } else {
5727 current_speed = SPEED_10;
5728 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5729 }
5730
5731 if (sgsr & SERDES_TG3_FULL_DUPLEX)
5732 current_duplex = DUPLEX_FULL;
5733 else
5734 current_duplex = DUPLEX_HALF;
5735 }
5736
5737 tw32_f(MAC_MODE, tp->mac_mode);
5738 udelay(40);
5739
5740 tg3_clear_mac_status(tp);
5741
5742 goto fiber_setup_done;
5743 }
747e8f8b
MC
5744
5745 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5746 tw32_f(MAC_MODE, tp->mac_mode);
5747 udelay(40);
5748
3310e248 5749 tg3_clear_mac_status(tp);
747e8f8b
MC
5750
5751 if (force_reset)
5752 tg3_phy_reset(tp);
5753
859edb26 5754 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5755
5756 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5757 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5758 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5759 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5760 bmsr |= BMSR_LSTATUS;
5761 else
5762 bmsr &= ~BMSR_LSTATUS;
5763 }
747e8f8b
MC
5764
5765 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5766
5767 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5768 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5769 /* do nothing, just check for link up at the end */
5770 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5771 u32 adv, newadv;
747e8f8b
MC
5772
5773 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5774 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5775 ADVERTISE_1000XPAUSE |
5776 ADVERTISE_1000XPSE_ASYM |
5777 ADVERTISE_SLCT);
747e8f8b 5778
28011cf1 5779 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5780 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5781
28011cf1
MC
5782 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5783 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5784 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5785 tg3_writephy(tp, MII_BMCR, bmcr);
5786
5787 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5788 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5789 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5790
5791 return err;
5792 }
5793 } else {
5794 u32 new_bmcr;
5795
5796 bmcr &= ~BMCR_SPEED1000;
5797 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5798
5799 if (tp->link_config.duplex == DUPLEX_FULL)
5800 new_bmcr |= BMCR_FULLDPLX;
5801
5802 if (new_bmcr != bmcr) {
5803 /* BMCR_SPEED1000 is a reserved bit that needs
5804 * to be set on write.
5805 */
5806 new_bmcr |= BMCR_SPEED1000;
5807
5808 /* Force a linkdown */
f4a46d1f 5809 if (tp->link_up) {
747e8f8b
MC
5810 u32 adv;
5811
5812 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5813 adv &= ~(ADVERTISE_1000XFULL |
5814 ADVERTISE_1000XHALF |
5815 ADVERTISE_SLCT);
5816 tg3_writephy(tp, MII_ADVERTISE, adv);
5817 tg3_writephy(tp, MII_BMCR, bmcr |
5818 BMCR_ANRESTART |
5819 BMCR_ANENABLE);
5820 udelay(10);
f4a46d1f 5821 tg3_carrier_off(tp);
747e8f8b
MC
5822 }
5823 tg3_writephy(tp, MII_BMCR, new_bmcr);
5824 bmcr = new_bmcr;
5825 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5826 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5827 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5828 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5829 bmsr |= BMSR_LSTATUS;
5830 else
5831 bmsr &= ~BMSR_LSTATUS;
5832 }
f07e9af3 5833 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5834 }
5835 }
5836
5837 if (bmsr & BMSR_LSTATUS) {
5838 current_speed = SPEED_1000;
953c96e0 5839 current_link_up = true;
747e8f8b
MC
5840 if (bmcr & BMCR_FULLDPLX)
5841 current_duplex = DUPLEX_FULL;
5842 else
5843 current_duplex = DUPLEX_HALF;
5844
ef167e27
MC
5845 local_adv = 0;
5846 remote_adv = 0;
5847
747e8f8b 5848 if (bmcr & BMCR_ANENABLE) {
ef167e27 5849 u32 common;
747e8f8b
MC
5850
5851 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5852 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5853 common = local_adv & remote_adv;
5854 if (common & (ADVERTISE_1000XHALF |
5855 ADVERTISE_1000XFULL)) {
5856 if (common & ADVERTISE_1000XFULL)
5857 current_duplex = DUPLEX_FULL;
5858 else
5859 current_duplex = DUPLEX_HALF;
859edb26
MC
5860
5861 tp->link_config.rmt_adv =
5862 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5863 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5864 /* Link is up via parallel detect */
859a5887 5865 } else {
953c96e0 5866 current_link_up = false;
859a5887 5867 }
747e8f8b
MC
5868 }
5869 }
5870
85730a63 5871fiber_setup_done:
953c96e0 5872 if (current_link_up && current_duplex == DUPLEX_FULL)
ef167e27
MC
5873 tg3_setup_flow_control(tp, local_adv, remote_adv);
5874
747e8f8b
MC
5875 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5876 if (tp->link_config.active_duplex == DUPLEX_HALF)
5877 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5878
5879 tw32_f(MAC_MODE, tp->mac_mode);
5880 udelay(40);
5881
5882 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5883
5884 tp->link_config.active_speed = current_speed;
5885 tp->link_config.active_duplex = current_duplex;
5886
f4a46d1f 5887 tg3_test_and_report_link_chg(tp, current_link_up);
747e8f8b
MC
5888 return err;
5889}
5890
5891static void tg3_serdes_parallel_detect(struct tg3 *tp)
5892{
3d3ebe74 5893 if (tp->serdes_counter) {
747e8f8b 5894 /* Give autoneg time to complete. */
3d3ebe74 5895 tp->serdes_counter--;
747e8f8b
MC
5896 return;
5897 }
c6cdf436 5898
f4a46d1f 5899 if (!tp->link_up &&
747e8f8b
MC
5900 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5901 u32 bmcr;
5902
5903 tg3_readphy(tp, MII_BMCR, &bmcr);
5904 if (bmcr & BMCR_ANENABLE) {
5905 u32 phy1, phy2;
5906
5907 /* Select shadow register 0x1f */
f08aa1a8
MC
5908 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5909 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5910
5911 /* Select expansion interrupt status register */
f08aa1a8
MC
5912 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5913 MII_TG3_DSP_EXP1_INT_STAT);
5914 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5915 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5916
5917 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5918 /* We have signal detect and not receiving
5919 * config code words, link is up by parallel
5920 * detection.
5921 */
5922
5923 bmcr &= ~BMCR_ANENABLE;
5924 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5925 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5926 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5927 }
5928 }
f4a46d1f 5929 } else if (tp->link_up &&
859a5887 5930 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5931 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5932 u32 phy2;
5933
5934 /* Select expansion interrupt status register */
f08aa1a8
MC
5935 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5936 MII_TG3_DSP_EXP1_INT_STAT);
5937 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5938 if (phy2 & 0x20) {
5939 u32 bmcr;
5940
5941 /* Config code words received, turn on autoneg. */
5942 tg3_readphy(tp, MII_BMCR, &bmcr);
5943 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5944
f07e9af3 5945 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5946
5947 }
5948 }
5949}
5950
953c96e0 5951static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
1da177e4 5952{
f2096f94 5953 u32 val;
1da177e4
LT
5954 int err;
5955
f07e9af3 5956 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5957 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5958 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5959 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5960 else
1da177e4 5961 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5962
4153577a 5963 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
f2096f94 5964 u32 scale;
aa6c91fe
MC
5965
5966 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5967 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5968 scale = 65;
5969 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5970 scale = 6;
5971 else
5972 scale = 12;
5973
5974 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5975 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5976 tw32(GRC_MISC_CFG, val);
5977 }
5978
f2096f94
MC
5979 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5980 (6 << TX_LENGTHS_IPG_SHIFT);
4153577a
JP
5981 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
5982 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
5983 val |= tr32(MAC_TX_LENGTHS) &
5984 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5985 TX_LENGTHS_CNT_DWN_VAL_MSK);
5986
1da177e4
LT
5987 if (tp->link_config.active_speed == SPEED_1000 &&
5988 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5989 tw32(MAC_TX_LENGTHS, val |
5990 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5991 else
f2096f94
MC
5992 tw32(MAC_TX_LENGTHS, val |
5993 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5994
63c3a66f 5995 if (!tg3_flag(tp, 5705_PLUS)) {
f4a46d1f 5996 if (tp->link_up) {
1da177e4 5997 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5998 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5999 } else {
6000 tw32(HOSTCC_STAT_COAL_TICKS, 0);
6001 }
6002 }
6003
63c3a66f 6004 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 6005 val = tr32(PCIE_PWR_MGMT_THRESH);
f4a46d1f 6006 if (!tp->link_up)
8ed5d97e
MC
6007 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
6008 tp->pwrmgmt_thresh;
6009 else
6010 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
6011 tw32(PCIE_PWR_MGMT_THRESH, val);
6012 }
6013
1da177e4
LT
6014 return err;
6015}
6016
7d41e49a
MC
6017/* tp->lock must be held */
6018static u64 tg3_refclk_read(struct tg3 *tp)
6019{
6020 u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
6021 return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
6022}
6023
be947307
MC
6024/* tp->lock must be held */
6025static void tg3_refclk_write(struct tg3 *tp, u64 newval)
6026{
6027 tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
6028 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
6029 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
6030 tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
6031}
6032
7d41e49a
MC
6033static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
6034static inline void tg3_full_unlock(struct tg3 *tp);
6035static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
6036{
6037 struct tg3 *tp = netdev_priv(dev);
6038
6039 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
6040 SOF_TIMESTAMPING_RX_SOFTWARE |
f233a976
FL
6041 SOF_TIMESTAMPING_SOFTWARE;
6042
6043 if (tg3_flag(tp, PTP_CAPABLE)) {
32e19272 6044 info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
f233a976
FL
6045 SOF_TIMESTAMPING_RX_HARDWARE |
6046 SOF_TIMESTAMPING_RAW_HARDWARE;
6047 }
7d41e49a
MC
6048
6049 if (tp->ptp_clock)
6050 info->phc_index = ptp_clock_index(tp->ptp_clock);
6051 else
6052 info->phc_index = -1;
6053
6054 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
6055
6056 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
6057 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
6058 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
6059 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
6060 return 0;
6061}
6062
6063static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
6064{
6065 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6066 bool neg_adj = false;
6067 u32 correction = 0;
6068
6069 if (ppb < 0) {
6070 neg_adj = true;
6071 ppb = -ppb;
6072 }
6073
6074 /* Frequency adjustment is performed using hardware with a 24 bit
6075 * accumulator and a programmable correction value. On each clk, the
6076 * correction value gets added to the accumulator and when it
6077 * overflows, the time counter is incremented/decremented.
6078 *
6079 * So conversion from ppb to correction value is
6080 * ppb * (1 << 24) / 1000000000
6081 */
6082 correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
6083 TG3_EAV_REF_CLK_CORRECT_MASK;
6084
6085 tg3_full_lock(tp, 0);
6086
6087 if (correction)
6088 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
6089 TG3_EAV_REF_CLK_CORRECT_EN |
6090 (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
6091 else
6092 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
6093
6094 tg3_full_unlock(tp);
6095
6096 return 0;
6097}
6098
6099static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
6100{
6101 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6102
6103 tg3_full_lock(tp, 0);
6104 tp->ptp_adjust += delta;
6105 tg3_full_unlock(tp);
6106
6107 return 0;
6108}
6109
6110static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
6111{
6112 u64 ns;
6113 u32 remainder;
6114 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6115
6116 tg3_full_lock(tp, 0);
6117 ns = tg3_refclk_read(tp);
6118 ns += tp->ptp_adjust;
6119 tg3_full_unlock(tp);
6120
6121 ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
6122 ts->tv_nsec = remainder;
6123
6124 return 0;
6125}
6126
6127static int tg3_ptp_settime(struct ptp_clock_info *ptp,
6128 const struct timespec *ts)
6129{
6130 u64 ns;
6131 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6132
6133 ns = timespec_to_ns(ts);
6134
6135 tg3_full_lock(tp, 0);
6136 tg3_refclk_write(tp, ns);
6137 tp->ptp_adjust = 0;
6138 tg3_full_unlock(tp);
6139
6140 return 0;
6141}
6142
6143static int tg3_ptp_enable(struct ptp_clock_info *ptp,
6144 struct ptp_clock_request *rq, int on)
6145{
6146 return -EOPNOTSUPP;
6147}
6148
6149static const struct ptp_clock_info tg3_ptp_caps = {
6150 .owner = THIS_MODULE,
6151 .name = "tg3 clock",
6152 .max_adj = 250000000,
6153 .n_alarm = 0,
6154 .n_ext_ts = 0,
6155 .n_per_out = 0,
6156 .pps = 0,
6157 .adjfreq = tg3_ptp_adjfreq,
6158 .adjtime = tg3_ptp_adjtime,
6159 .gettime = tg3_ptp_gettime,
6160 .settime = tg3_ptp_settime,
6161 .enable = tg3_ptp_enable,
6162};
6163
fb4ce8ad
MC
6164static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
6165 struct skb_shared_hwtstamps *timestamp)
6166{
6167 memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
6168 timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
6169 tp->ptp_adjust);
6170}
6171
be947307
MC
6172/* tp->lock must be held */
6173static void tg3_ptp_init(struct tg3 *tp)
6174{
6175 if (!tg3_flag(tp, PTP_CAPABLE))
6176 return;
6177
6178 /* Initialize the hardware clock to the system time. */
6179 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
6180 tp->ptp_adjust = 0;
7d41e49a 6181 tp->ptp_info = tg3_ptp_caps;
be947307
MC
6182}
6183
6184/* tp->lock must be held */
6185static void tg3_ptp_resume(struct tg3 *tp)
6186{
6187 if (!tg3_flag(tp, PTP_CAPABLE))
6188 return;
6189
6190 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
6191 tp->ptp_adjust = 0;
6192}
6193
6194static void tg3_ptp_fini(struct tg3 *tp)
6195{
6196 if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
6197 return;
6198
7d41e49a 6199 ptp_clock_unregister(tp->ptp_clock);
be947307
MC
6200 tp->ptp_clock = NULL;
6201 tp->ptp_adjust = 0;
6202}
6203
66cfd1bd
MC
6204static inline int tg3_irq_sync(struct tg3 *tp)
6205{
6206 return tp->irq_sync;
6207}
6208
97bd8e49
MC
6209static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
6210{
6211 int i;
6212
6213 dst = (u32 *)((u8 *)dst + off);
6214 for (i = 0; i < len; i += sizeof(u32))
6215 *dst++ = tr32(off + i);
6216}
6217
6218static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
6219{
6220 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
6221 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
6222 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
6223 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
6224 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
6225 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
6226 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
6227 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
6228 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
6229 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
6230 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
6231 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
6232 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
6233 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
6234 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
6235 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
6236 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
6237 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
6238 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
6239
63c3a66f 6240 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
6241 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
6242
6243 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
6244 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
6245 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
6246 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
6247 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
6248 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
6249 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
6250 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
6251
63c3a66f 6252 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
6253 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
6254 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
6255 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
6256 }
6257
6258 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
6259 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
6260 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
6261 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
6262 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
6263
63c3a66f 6264 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
6265 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
6266}
6267
6268static void tg3_dump_state(struct tg3 *tp)
6269{
6270 int i;
6271 u32 *regs;
6272
6273 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
b2adaca9 6274 if (!regs)
97bd8e49 6275 return;
97bd8e49 6276
63c3a66f 6277 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
6278 /* Read up to but not including private PCI registers */
6279 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
6280 regs[i / sizeof(u32)] = tr32(i);
6281 } else
6282 tg3_dump_legacy_regs(tp, regs);
6283
6284 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
6285 if (!regs[i + 0] && !regs[i + 1] &&
6286 !regs[i + 2] && !regs[i + 3])
6287 continue;
6288
6289 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
6290 i * 4,
6291 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
6292 }
6293
6294 kfree(regs);
6295
6296 for (i = 0; i < tp->irq_cnt; i++) {
6297 struct tg3_napi *tnapi = &tp->napi[i];
6298
6299 /* SW status block */
6300 netdev_err(tp->dev,
6301 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
6302 i,
6303 tnapi->hw_status->status,
6304 tnapi->hw_status->status_tag,
6305 tnapi->hw_status->rx_jumbo_consumer,
6306 tnapi->hw_status->rx_consumer,
6307 tnapi->hw_status->rx_mini_consumer,
6308 tnapi->hw_status->idx[0].rx_producer,
6309 tnapi->hw_status->idx[0].tx_consumer);
6310
6311 netdev_err(tp->dev,
6312 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
6313 i,
6314 tnapi->last_tag, tnapi->last_irq_tag,
6315 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
6316 tnapi->rx_rcb_ptr,
6317 tnapi->prodring.rx_std_prod_idx,
6318 tnapi->prodring.rx_std_cons_idx,
6319 tnapi->prodring.rx_jmb_prod_idx,
6320 tnapi->prodring.rx_jmb_cons_idx);
6321 }
6322}
6323
df3e6548
MC
6324/* This is called whenever we suspect that the system chipset is re-
6325 * ordering the sequence of MMIO to the tx send mailbox. The symptom
6326 * is bogus tx completions. We try to recover by setting the
6327 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
6328 * in the workqueue.
6329 */
6330static void tg3_tx_recover(struct tg3 *tp)
6331{
63c3a66f 6332 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
6333 tp->write32_tx_mbox == tg3_write_indirect_mbox);
6334
5129c3a3
MC
6335 netdev_warn(tp->dev,
6336 "The system may be re-ordering memory-mapped I/O "
6337 "cycles to the network device, attempting to recover. "
6338 "Please report the problem to the driver maintainer "
6339 "and include system chipset information.\n");
df3e6548
MC
6340
6341 spin_lock(&tp->lock);
63c3a66f 6342 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6343 spin_unlock(&tp->lock);
6344}
6345
f3f3f27e 6346static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 6347{
f65aac16
MC
6348 /* Tell compiler to fetch tx indices from memory. */
6349 barrier();
f3f3f27e
MC
6350 return tnapi->tx_pending -
6351 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
6352}
6353
1da177e4
LT
6354/* Tigon3 never reports partial packet sends. So we do not
6355 * need special logic to handle SKBs that have not had all
6356 * of their frags sent yet, like SunGEM does.
6357 */
17375d25 6358static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 6359{
17375d25 6360 struct tg3 *tp = tnapi->tp;
898a56f8 6361 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 6362 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
6363 struct netdev_queue *txq;
6364 int index = tnapi - tp->napi;
298376d3 6365 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 6366
63c3a66f 6367 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
6368 index--;
6369
6370 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
6371
6372 while (sw_idx != hw_idx) {
df8944cf 6373 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 6374 struct sk_buff *skb = ri->skb;
df3e6548
MC
6375 int i, tx_bug = 0;
6376
6377 if (unlikely(skb == NULL)) {
6378 tg3_tx_recover(tp);
6379 return;
6380 }
1da177e4 6381
fb4ce8ad
MC
6382 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
6383 struct skb_shared_hwtstamps timestamp;
6384 u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
6385 hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
6386
6387 tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
6388
6389 skb_tstamp_tx(skb, &timestamp);
6390 }
6391
f4188d8a 6392 pci_unmap_single(tp->pdev,
4e5e4f0d 6393 dma_unmap_addr(ri, mapping),
f4188d8a
AD
6394 skb_headlen(skb),
6395 PCI_DMA_TODEVICE);
1da177e4
LT
6396
6397 ri->skb = NULL;
6398
e01ee14d
MC
6399 while (ri->fragmented) {
6400 ri->fragmented = false;
6401 sw_idx = NEXT_TX(sw_idx);
6402 ri = &tnapi->tx_buffers[sw_idx];
6403 }
6404
1da177e4
LT
6405 sw_idx = NEXT_TX(sw_idx);
6406
6407 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 6408 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
6409 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
6410 tx_bug = 1;
f4188d8a
AD
6411
6412 pci_unmap_page(tp->pdev,
4e5e4f0d 6413 dma_unmap_addr(ri, mapping),
9e903e08 6414 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 6415 PCI_DMA_TODEVICE);
e01ee14d
MC
6416
6417 while (ri->fragmented) {
6418 ri->fragmented = false;
6419 sw_idx = NEXT_TX(sw_idx);
6420 ri = &tnapi->tx_buffers[sw_idx];
6421 }
6422
1da177e4
LT
6423 sw_idx = NEXT_TX(sw_idx);
6424 }
6425
298376d3
TH
6426 pkts_compl++;
6427 bytes_compl += skb->len;
6428
f47c11ee 6429 dev_kfree_skb(skb);
df3e6548
MC
6430
6431 if (unlikely(tx_bug)) {
6432 tg3_tx_recover(tp);
6433 return;
6434 }
1da177e4
LT
6435 }
6436
5cb917bc 6437 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
298376d3 6438
f3f3f27e 6439 tnapi->tx_cons = sw_idx;
1da177e4 6440
1b2a7205
MC
6441 /* Need to make the tx_cons update visible to tg3_start_xmit()
6442 * before checking for netif_queue_stopped(). Without the
6443 * memory barrier, there is a small possibility that tg3_start_xmit()
6444 * will miss it and cause the queue to be stopped forever.
6445 */
6446 smp_mb();
6447
fe5f5787 6448 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 6449 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
6450 __netif_tx_lock(txq, smp_processor_id());
6451 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 6452 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
6453 netif_tx_wake_queue(txq);
6454 __netif_tx_unlock(txq);
51b91468 6455 }
1da177e4
LT
6456}
6457
8d4057a9
ED
6458static void tg3_frag_free(bool is_frag, void *data)
6459{
6460 if (is_frag)
6461 put_page(virt_to_head_page(data));
6462 else
6463 kfree(data);
6464}
6465
9205fd9c 6466static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 6467{
8d4057a9
ED
6468 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6469 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6470
9205fd9c 6471 if (!ri->data)
2b2cdb65
MC
6472 return;
6473
4e5e4f0d 6474 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 6475 map_sz, PCI_DMA_FROMDEVICE);
a1e8b307 6476 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
9205fd9c 6477 ri->data = NULL;
2b2cdb65
MC
6478}
6479
8d4057a9 6480
1da177e4
LT
6481/* Returns size of skb allocated or < 0 on error.
6482 *
6483 * We only need to fill in the address because the other members
6484 * of the RX descriptor are invariant, see tg3_init_rings.
6485 *
6486 * Note the purposeful assymetry of cpu vs. chip accesses. For
6487 * posting buffers we only dirty the first cache line of the RX
6488 * descriptor (containing the address). Whereas for the RX status
6489 * buffers the cpu only reads the last cacheline of the RX descriptor
6490 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6491 */
9205fd9c 6492static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
8d4057a9
ED
6493 u32 opaque_key, u32 dest_idx_unmasked,
6494 unsigned int *frag_size)
1da177e4
LT
6495{
6496 struct tg3_rx_buffer_desc *desc;
f94e290e 6497 struct ring_info *map;
9205fd9c 6498 u8 *data;
1da177e4 6499 dma_addr_t mapping;
9205fd9c 6500 int skb_size, data_size, dest_idx;
1da177e4 6501
1da177e4
LT
6502 switch (opaque_key) {
6503 case RXD_OPAQUE_RING_STD:
2c49a44d 6504 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
6505 desc = &tpr->rx_std[dest_idx];
6506 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 6507 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
6508 break;
6509
6510 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6511 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 6512 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 6513 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 6514 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
6515 break;
6516
6517 default:
6518 return -EINVAL;
855e1111 6519 }
1da177e4
LT
6520
6521 /* Do not overwrite any of the map or rp information
6522 * until we are sure we can commit to a new buffer.
6523 *
6524 * Callers depend upon this behavior and assume that
6525 * we leave everything unchanged if we fail.
6526 */
9205fd9c
ED
6527 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6528 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
a1e8b307
ED
6529 if (skb_size <= PAGE_SIZE) {
6530 data = netdev_alloc_frag(skb_size);
6531 *frag_size = skb_size;
8d4057a9
ED
6532 } else {
6533 data = kmalloc(skb_size, GFP_ATOMIC);
6534 *frag_size = 0;
6535 }
9205fd9c 6536 if (!data)
1da177e4
LT
6537 return -ENOMEM;
6538
9205fd9c
ED
6539 mapping = pci_map_single(tp->pdev,
6540 data + TG3_RX_OFFSET(tp),
6541 data_size,
1da177e4 6542 PCI_DMA_FROMDEVICE);
8d4057a9 6543 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
a1e8b307 6544 tg3_frag_free(skb_size <= PAGE_SIZE, data);
a21771dd
MC
6545 return -EIO;
6546 }
1da177e4 6547
9205fd9c 6548 map->data = data;
4e5e4f0d 6549 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 6550
1da177e4
LT
6551 desc->addr_hi = ((u64)mapping >> 32);
6552 desc->addr_lo = ((u64)mapping & 0xffffffff);
6553
9205fd9c 6554 return data_size;
1da177e4
LT
6555}
6556
6557/* We only need to move over in the address because the other
6558 * members of the RX descriptor are invariant. See notes above
9205fd9c 6559 * tg3_alloc_rx_data for full details.
1da177e4 6560 */
a3896167
MC
6561static void tg3_recycle_rx(struct tg3_napi *tnapi,
6562 struct tg3_rx_prodring_set *dpr,
6563 u32 opaque_key, int src_idx,
6564 u32 dest_idx_unmasked)
1da177e4 6565{
17375d25 6566 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6567 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6568 struct ring_info *src_map, *dest_map;
8fea32b9 6569 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 6570 int dest_idx;
1da177e4
LT
6571
6572 switch (opaque_key) {
6573 case RXD_OPAQUE_RING_STD:
2c49a44d 6574 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
6575 dest_desc = &dpr->rx_std[dest_idx];
6576 dest_map = &dpr->rx_std_buffers[dest_idx];
6577 src_desc = &spr->rx_std[src_idx];
6578 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
6579 break;
6580
6581 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6582 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
6583 dest_desc = &dpr->rx_jmb[dest_idx].std;
6584 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6585 src_desc = &spr->rx_jmb[src_idx].std;
6586 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
6587 break;
6588
6589 default:
6590 return;
855e1111 6591 }
1da177e4 6592
9205fd9c 6593 dest_map->data = src_map->data;
4e5e4f0d
FT
6594 dma_unmap_addr_set(dest_map, mapping,
6595 dma_unmap_addr(src_map, mapping));
1da177e4
LT
6596 dest_desc->addr_hi = src_desc->addr_hi;
6597 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
6598
6599 /* Ensure that the update to the skb happens after the physical
6600 * addresses have been transferred to the new BD location.
6601 */
6602 smp_wmb();
6603
9205fd9c 6604 src_map->data = NULL;
1da177e4
LT
6605}
6606
1da177e4
LT
6607/* The RX ring scheme is composed of multiple rings which post fresh
6608 * buffers to the chip, and one special ring the chip uses to report
6609 * status back to the host.
6610 *
6611 * The special ring reports the status of received packets to the
6612 * host. The chip does not write into the original descriptor the
6613 * RX buffer was obtained from. The chip simply takes the original
6614 * descriptor as provided by the host, updates the status and length
6615 * field, then writes this into the next status ring entry.
6616 *
6617 * Each ring the host uses to post buffers to the chip is described
6618 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
6619 * it is first placed into the on-chip ram. When the packet's length
6620 * is known, it walks down the TG3_BDINFO entries to select the ring.
6621 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6622 * which is within the range of the new packet's length is chosen.
6623 *
6624 * The "separate ring for rx status" scheme may sound queer, but it makes
6625 * sense from a cache coherency perspective. If only the host writes
6626 * to the buffer post rings, and only the chip writes to the rx status
6627 * rings, then cache lines never move beyond shared-modified state.
6628 * If both the host and chip were to write into the same ring, cache line
6629 * eviction could occur since both entities want it in an exclusive state.
6630 */
17375d25 6631static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 6632{
17375d25 6633 struct tg3 *tp = tnapi->tp;
f92905de 6634 u32 work_mask, rx_std_posted = 0;
4361935a 6635 u32 std_prod_idx, jmb_prod_idx;
72334482 6636 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 6637 u16 hw_idx;
1da177e4 6638 int received;
8fea32b9 6639 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 6640
8d9d7cfc 6641 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
6642 /*
6643 * We need to order the read of hw_idx and the read of
6644 * the opaque cookie.
6645 */
6646 rmb();
1da177e4
LT
6647 work_mask = 0;
6648 received = 0;
4361935a
MC
6649 std_prod_idx = tpr->rx_std_prod_idx;
6650 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 6651 while (sw_idx != hw_idx && budget > 0) {
afc081f8 6652 struct ring_info *ri;
72334482 6653 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
6654 unsigned int len;
6655 struct sk_buff *skb;
6656 dma_addr_t dma_addr;
6657 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 6658 u8 *data;
fb4ce8ad 6659 u64 tstamp = 0;
1da177e4
LT
6660
6661 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6662 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6663 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 6664 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 6665 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6666 data = ri->data;
4361935a 6667 post_ptr = &std_prod_idx;
f92905de 6668 rx_std_posted++;
1da177e4 6669 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 6670 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 6671 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6672 data = ri->data;
4361935a 6673 post_ptr = &jmb_prod_idx;
21f581a5 6674 } else
1da177e4 6675 goto next_pkt_nopost;
1da177e4
LT
6676
6677 work_mask |= opaque_key;
6678
6679 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
6680 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
6681 drop_it:
a3896167 6682 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6683 desc_idx, *post_ptr);
6684 drop_it_no_recycle:
6685 /* Other statistics kept track of by card. */
b0057c51 6686 tp->rx_dropped++;
1da177e4
LT
6687 goto next_pkt;
6688 }
6689
9205fd9c 6690 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
6691 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6692 ETH_FCS_LEN;
1da177e4 6693
fb4ce8ad
MC
6694 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6695 RXD_FLAG_PTPSTAT_PTPV1 ||
6696 (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6697 RXD_FLAG_PTPSTAT_PTPV2) {
6698 tstamp = tr32(TG3_RX_TSTAMP_LSB);
6699 tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6700 }
6701
d2757fc4 6702 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4 6703 int skb_size;
8d4057a9 6704 unsigned int frag_size;
1da177e4 6705
9205fd9c 6706 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
8d4057a9 6707 *post_ptr, &frag_size);
1da177e4
LT
6708 if (skb_size < 0)
6709 goto drop_it;
6710
287be12e 6711 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
6712 PCI_DMA_FROMDEVICE);
6713
8d4057a9 6714 skb = build_skb(data, frag_size);
9205fd9c 6715 if (!skb) {
8d4057a9 6716 tg3_frag_free(frag_size != 0, data);
9205fd9c
ED
6717 goto drop_it_no_recycle;
6718 }
6719 skb_reserve(skb, TG3_RX_OFFSET(tp));
6720 /* Ensure that the update to the data happens
61e800cf
MC
6721 * after the usage of the old DMA mapping.
6722 */
6723 smp_wmb();
6724
9205fd9c 6725 ri->data = NULL;
61e800cf 6726
1da177e4 6727 } else {
a3896167 6728 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6729 desc_idx, *post_ptr);
6730
9205fd9c
ED
6731 skb = netdev_alloc_skb(tp->dev,
6732 len + TG3_RAW_IP_ALIGN);
6733 if (skb == NULL)
1da177e4
LT
6734 goto drop_it_no_recycle;
6735
9205fd9c 6736 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 6737 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
6738 memcpy(skb->data,
6739 data + TG3_RX_OFFSET(tp),
6740 len);
1da177e4 6741 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
6742 }
6743
9205fd9c 6744 skb_put(skb, len);
fb4ce8ad
MC
6745 if (tstamp)
6746 tg3_hwclock_to_timestamp(tp, tstamp,
6747 skb_hwtstamps(skb));
6748
dc668910 6749 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
6750 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6751 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6752 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6753 skb->ip_summed = CHECKSUM_UNNECESSARY;
6754 else
bc8acf2c 6755 skb_checksum_none_assert(skb);
1da177e4
LT
6756
6757 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
6758
6759 if (len > (tp->dev->mtu + ETH_HLEN) &&
6760 skb->protocol != htons(ETH_P_8021Q)) {
6761 dev_kfree_skb(skb);
b0057c51 6762 goto drop_it_no_recycle;
f7b493e0
MC
6763 }
6764
9dc7a113 6765 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80 6766 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
86a9bad3 6767 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
bf933c80 6768 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 6769
bf933c80 6770 napi_gro_receive(&tnapi->napi, skb);
1da177e4 6771
1da177e4
LT
6772 received++;
6773 budget--;
6774
6775next_pkt:
6776 (*post_ptr)++;
f92905de
MC
6777
6778 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
6779 tpr->rx_std_prod_idx = std_prod_idx &
6780 tp->rx_std_ring_mask;
86cfe4ff
MC
6781 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6782 tpr->rx_std_prod_idx);
f92905de
MC
6783 work_mask &= ~RXD_OPAQUE_RING_STD;
6784 rx_std_posted = 0;
6785 }
1da177e4 6786next_pkt_nopost:
483ba50b 6787 sw_idx++;
7cb32cf2 6788 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
6789
6790 /* Refresh hw_idx to see if there is new work */
6791 if (sw_idx == hw_idx) {
8d9d7cfc 6792 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
6793 rmb();
6794 }
1da177e4
LT
6795 }
6796
6797 /* ACK the status ring. */
72334482
MC
6798 tnapi->rx_rcb_ptr = sw_idx;
6799 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
6800
6801 /* Refill RX ring(s). */
63c3a66f 6802 if (!tg3_flag(tp, ENABLE_RSS)) {
6541b806
MC
6803 /* Sync BD data before updating mailbox */
6804 wmb();
6805
b196c7e4 6806 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
6807 tpr->rx_std_prod_idx = std_prod_idx &
6808 tp->rx_std_ring_mask;
b196c7e4
MC
6809 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6810 tpr->rx_std_prod_idx);
6811 }
6812 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
6813 tpr->rx_jmb_prod_idx = jmb_prod_idx &
6814 tp->rx_jmb_ring_mask;
b196c7e4
MC
6815 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6816 tpr->rx_jmb_prod_idx);
6817 }
6818 mmiowb();
6819 } else if (work_mask) {
6820 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6821 * updated before the producer indices can be updated.
6822 */
6823 smp_wmb();
6824
2c49a44d
MC
6825 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6826 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 6827
7ae52890
MC
6828 if (tnapi != &tp->napi[1]) {
6829 tp->rx_refill = true;
e4af1af9 6830 napi_schedule(&tp->napi[1].napi);
7ae52890 6831 }
1da177e4 6832 }
1da177e4
LT
6833
6834 return received;
6835}
6836
35f2d7d0 6837static void tg3_poll_link(struct tg3 *tp)
1da177e4 6838{
1da177e4 6839 /* handle link change and other phy events */
63c3a66f 6840 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
6841 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
6842
1da177e4
LT
6843 if (sblk->status & SD_STATUS_LINK_CHG) {
6844 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 6845 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 6846 spin_lock(&tp->lock);
63c3a66f 6847 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
6848 tw32_f(MAC_STATUS,
6849 (MAC_STATUS_SYNC_CHANGED |
6850 MAC_STATUS_CFG_CHANGED |
6851 MAC_STATUS_MI_COMPLETION |
6852 MAC_STATUS_LNKSTATE_CHANGED));
6853 udelay(40);
6854 } else
953c96e0 6855 tg3_setup_phy(tp, false);
f47c11ee 6856 spin_unlock(&tp->lock);
1da177e4
LT
6857 }
6858 }
35f2d7d0
MC
6859}
6860
f89f38b8
MC
6861static int tg3_rx_prodring_xfer(struct tg3 *tp,
6862 struct tg3_rx_prodring_set *dpr,
6863 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
6864{
6865 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 6866 int i, err = 0;
b196c7e4
MC
6867
6868 while (1) {
6869 src_prod_idx = spr->rx_std_prod_idx;
6870
6871 /* Make sure updates to the rx_std_buffers[] entries and the
6872 * standard producer index are seen in the correct order.
6873 */
6874 smp_rmb();
6875
6876 if (spr->rx_std_cons_idx == src_prod_idx)
6877 break;
6878
6879 if (spr->rx_std_cons_idx < src_prod_idx)
6880 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6881 else
2c49a44d
MC
6882 cpycnt = tp->rx_std_ring_mask + 1 -
6883 spr->rx_std_cons_idx;
b196c7e4 6884
2c49a44d
MC
6885 cpycnt = min(cpycnt,
6886 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6887
6888 si = spr->rx_std_cons_idx;
6889 di = dpr->rx_std_prod_idx;
6890
e92967bf 6891 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6892 if (dpr->rx_std_buffers[i].data) {
e92967bf 6893 cpycnt = i - di;
f89f38b8 6894 err = -ENOSPC;
e92967bf
MC
6895 break;
6896 }
6897 }
6898
6899 if (!cpycnt)
6900 break;
6901
6902 /* Ensure that updates to the rx_std_buffers ring and the
6903 * shadowed hardware producer ring from tg3_recycle_skb() are
6904 * ordered correctly WRT the skb check above.
6905 */
6906 smp_rmb();
6907
b196c7e4
MC
6908 memcpy(&dpr->rx_std_buffers[di],
6909 &spr->rx_std_buffers[si],
6910 cpycnt * sizeof(struct ring_info));
6911
6912 for (i = 0; i < cpycnt; i++, di++, si++) {
6913 struct tg3_rx_buffer_desc *sbd, *dbd;
6914 sbd = &spr->rx_std[si];
6915 dbd = &dpr->rx_std[di];
6916 dbd->addr_hi = sbd->addr_hi;
6917 dbd->addr_lo = sbd->addr_lo;
6918 }
6919
2c49a44d
MC
6920 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6921 tp->rx_std_ring_mask;
6922 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6923 tp->rx_std_ring_mask;
b196c7e4
MC
6924 }
6925
6926 while (1) {
6927 src_prod_idx = spr->rx_jmb_prod_idx;
6928
6929 /* Make sure updates to the rx_jmb_buffers[] entries and
6930 * the jumbo producer index are seen in the correct order.
6931 */
6932 smp_rmb();
6933
6934 if (spr->rx_jmb_cons_idx == src_prod_idx)
6935 break;
6936
6937 if (spr->rx_jmb_cons_idx < src_prod_idx)
6938 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6939 else
2c49a44d
MC
6940 cpycnt = tp->rx_jmb_ring_mask + 1 -
6941 spr->rx_jmb_cons_idx;
b196c7e4
MC
6942
6943 cpycnt = min(cpycnt,
2c49a44d 6944 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6945
6946 si = spr->rx_jmb_cons_idx;
6947 di = dpr->rx_jmb_prod_idx;
6948
e92967bf 6949 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6950 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6951 cpycnt = i - di;
f89f38b8 6952 err = -ENOSPC;
e92967bf
MC
6953 break;
6954 }
6955 }
6956
6957 if (!cpycnt)
6958 break;
6959
6960 /* Ensure that updates to the rx_jmb_buffers ring and the
6961 * shadowed hardware producer ring from tg3_recycle_skb() are
6962 * ordered correctly WRT the skb check above.
6963 */
6964 smp_rmb();
6965
b196c7e4
MC
6966 memcpy(&dpr->rx_jmb_buffers[di],
6967 &spr->rx_jmb_buffers[si],
6968 cpycnt * sizeof(struct ring_info));
6969
6970 for (i = 0; i < cpycnt; i++, di++, si++) {
6971 struct tg3_rx_buffer_desc *sbd, *dbd;
6972 sbd = &spr->rx_jmb[si].std;
6973 dbd = &dpr->rx_jmb[di].std;
6974 dbd->addr_hi = sbd->addr_hi;
6975 dbd->addr_lo = sbd->addr_lo;
6976 }
6977
2c49a44d
MC
6978 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6979 tp->rx_jmb_ring_mask;
6980 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6981 tp->rx_jmb_ring_mask;
b196c7e4 6982 }
f89f38b8
MC
6983
6984 return err;
b196c7e4
MC
6985}
6986
35f2d7d0
MC
6987static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6988{
6989 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6990
6991 /* run TX completion thread */
f3f3f27e 6992 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 6993 tg3_tx(tnapi);
63c3a66f 6994 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 6995 return work_done;
1da177e4
LT
6996 }
6997
f891ea16
MC
6998 if (!tnapi->rx_rcb_prod_idx)
6999 return work_done;
7000
1da177e4
LT
7001 /* run RX thread, within the bounds set by NAPI.
7002 * All RX "locking" is done by ensuring outside
bea3348e 7003 * code synchronizes with tg3->napi.poll()
1da177e4 7004 */
8d9d7cfc 7005 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 7006 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 7007
63c3a66f 7008 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 7009 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 7010 int i, err = 0;
e4af1af9
MC
7011 u32 std_prod_idx = dpr->rx_std_prod_idx;
7012 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 7013
7ae52890 7014 tp->rx_refill = false;
9102426a 7015 for (i = 1; i <= tp->rxq_cnt; i++)
f89f38b8 7016 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 7017 &tp->napi[i].prodring);
b196c7e4
MC
7018
7019 wmb();
7020
e4af1af9
MC
7021 if (std_prod_idx != dpr->rx_std_prod_idx)
7022 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
7023 dpr->rx_std_prod_idx);
b196c7e4 7024
e4af1af9
MC
7025 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
7026 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
7027 dpr->rx_jmb_prod_idx);
b196c7e4
MC
7028
7029 mmiowb();
f89f38b8
MC
7030
7031 if (err)
7032 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
7033 }
7034
6f535763
DM
7035 return work_done;
7036}
7037
db219973
MC
7038static inline void tg3_reset_task_schedule(struct tg3 *tp)
7039{
7040 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
7041 schedule_work(&tp->reset_task);
7042}
7043
7044static inline void tg3_reset_task_cancel(struct tg3 *tp)
7045{
7046 cancel_work_sync(&tp->reset_task);
7047 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 7048 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
7049}
7050
35f2d7d0
MC
7051static int tg3_poll_msix(struct napi_struct *napi, int budget)
7052{
7053 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7054 struct tg3 *tp = tnapi->tp;
7055 int work_done = 0;
7056 struct tg3_hw_status *sblk = tnapi->hw_status;
7057
7058 while (1) {
7059 work_done = tg3_poll_work(tnapi, work_done, budget);
7060
63c3a66f 7061 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
7062 goto tx_recovery;
7063
7064 if (unlikely(work_done >= budget))
7065 break;
7066
c6cdf436 7067 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
7068 * to tell the hw how much work has been processed,
7069 * so we must read it before checking for more work.
7070 */
7071 tnapi->last_tag = sblk->status_tag;
7072 tnapi->last_irq_tag = tnapi->last_tag;
7073 rmb();
7074
7075 /* check for RX/TX work to do */
6d40db7b
MC
7076 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
7077 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7ae52890
MC
7078
7079 /* This test here is not race free, but will reduce
7080 * the number of interrupts by looping again.
7081 */
7082 if (tnapi == &tp->napi[1] && tp->rx_refill)
7083 continue;
7084
35f2d7d0
MC
7085 napi_complete(napi);
7086 /* Reenable interrupts. */
7087 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7ae52890
MC
7088
7089 /* This test here is synchronized by napi_schedule()
7090 * and napi_complete() to close the race condition.
7091 */
7092 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
7093 tw32(HOSTCC_MODE, tp->coalesce_mode |
7094 HOSTCC_MODE_ENABLE |
7095 tnapi->coal_now);
7096 }
35f2d7d0
MC
7097 mmiowb();
7098 break;
7099 }
7100 }
7101
7102 return work_done;
7103
7104tx_recovery:
7105 /* work_done is guaranteed to be less than budget. */
7106 napi_complete(napi);
db219973 7107 tg3_reset_task_schedule(tp);
35f2d7d0
MC
7108 return work_done;
7109}
7110
e64de4e6
MC
7111static void tg3_process_error(struct tg3 *tp)
7112{
7113 u32 val;
7114 bool real_error = false;
7115
63c3a66f 7116 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
7117 return;
7118
7119 /* Check Flow Attention register */
7120 val = tr32(HOSTCC_FLOW_ATTN);
7121 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
7122 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
7123 real_error = true;
7124 }
7125
7126 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
7127 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
7128 real_error = true;
7129 }
7130
7131 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
7132 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
7133 real_error = true;
7134 }
7135
7136 if (!real_error)
7137 return;
7138
7139 tg3_dump_state(tp);
7140
63c3a66f 7141 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 7142 tg3_reset_task_schedule(tp);
e64de4e6
MC
7143}
7144
6f535763
DM
7145static int tg3_poll(struct napi_struct *napi, int budget)
7146{
8ef0442f
MC
7147 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7148 struct tg3 *tp = tnapi->tp;
6f535763 7149 int work_done = 0;
898a56f8 7150 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
7151
7152 while (1) {
e64de4e6
MC
7153 if (sblk->status & SD_STATUS_ERROR)
7154 tg3_process_error(tp);
7155
35f2d7d0
MC
7156 tg3_poll_link(tp);
7157
17375d25 7158 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 7159
63c3a66f 7160 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
7161 goto tx_recovery;
7162
7163 if (unlikely(work_done >= budget))
7164 break;
7165
63c3a66f 7166 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 7167 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
7168 * to tell the hw how much work has been processed,
7169 * so we must read it before checking for more work.
7170 */
898a56f8
MC
7171 tnapi->last_tag = sblk->status_tag;
7172 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
7173 rmb();
7174 } else
7175 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 7176
17375d25 7177 if (likely(!tg3_has_work(tnapi))) {
288379f0 7178 napi_complete(napi);
17375d25 7179 tg3_int_reenable(tnapi);
6f535763
DM
7180 break;
7181 }
1da177e4
LT
7182 }
7183
bea3348e 7184 return work_done;
6f535763
DM
7185
7186tx_recovery:
4fd7ab59 7187 /* work_done is guaranteed to be less than budget. */
288379f0 7188 napi_complete(napi);
db219973 7189 tg3_reset_task_schedule(tp);
4fd7ab59 7190 return work_done;
1da177e4
LT
7191}
7192
66cfd1bd
MC
7193static void tg3_napi_disable(struct tg3 *tp)
7194{
7195 int i;
7196
7197 for (i = tp->irq_cnt - 1; i >= 0; i--)
7198 napi_disable(&tp->napi[i].napi);
7199}
7200
7201static void tg3_napi_enable(struct tg3 *tp)
7202{
7203 int i;
7204
7205 for (i = 0; i < tp->irq_cnt; i++)
7206 napi_enable(&tp->napi[i].napi);
7207}
7208
7209static void tg3_napi_init(struct tg3 *tp)
7210{
7211 int i;
7212
7213 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
7214 for (i = 1; i < tp->irq_cnt; i++)
7215 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
7216}
7217
7218static void tg3_napi_fini(struct tg3 *tp)
7219{
7220 int i;
7221
7222 for (i = 0; i < tp->irq_cnt; i++)
7223 netif_napi_del(&tp->napi[i].napi);
7224}
7225
7226static inline void tg3_netif_stop(struct tg3 *tp)
7227{
7228 tp->dev->trans_start = jiffies; /* prevent tx timeout */
7229 tg3_napi_disable(tp);
f4a46d1f 7230 netif_carrier_off(tp->dev);
66cfd1bd
MC
7231 netif_tx_disable(tp->dev);
7232}
7233
35763066 7234/* tp->lock must be held */
66cfd1bd
MC
7235static inline void tg3_netif_start(struct tg3 *tp)
7236{
be947307
MC
7237 tg3_ptp_resume(tp);
7238
66cfd1bd
MC
7239 /* NOTE: unconditional netif_tx_wake_all_queues is only
7240 * appropriate so long as all callers are assured to
7241 * have free tx slots (such as after tg3_init_hw)
7242 */
7243 netif_tx_wake_all_queues(tp->dev);
7244
f4a46d1f
NNS
7245 if (tp->link_up)
7246 netif_carrier_on(tp->dev);
7247
66cfd1bd
MC
7248 tg3_napi_enable(tp);
7249 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
7250 tg3_enable_ints(tp);
7251}
7252
f47c11ee
DM
7253static void tg3_irq_quiesce(struct tg3 *tp)
7254{
4f125f42
MC
7255 int i;
7256
f47c11ee
DM
7257 BUG_ON(tp->irq_sync);
7258
7259 tp->irq_sync = 1;
7260 smp_mb();
7261
4f125f42
MC
7262 for (i = 0; i < tp->irq_cnt; i++)
7263 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
7264}
7265
f47c11ee
DM
7266/* Fully shutdown all tg3 driver activity elsewhere in the system.
7267 * If irq_sync is non-zero, then the IRQ handler must be synchronized
7268 * with as well. Most of the time, this is not necessary except when
7269 * shutting down the device.
7270 */
7271static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
7272{
46966545 7273 spin_lock_bh(&tp->lock);
f47c11ee
DM
7274 if (irq_sync)
7275 tg3_irq_quiesce(tp);
f47c11ee
DM
7276}
7277
7278static inline void tg3_full_unlock(struct tg3 *tp)
7279{
f47c11ee
DM
7280 spin_unlock_bh(&tp->lock);
7281}
7282
fcfa0a32
MC
7283/* One-shot MSI handler - Chip automatically disables interrupt
7284 * after sending MSI so driver doesn't have to do it.
7285 */
7d12e780 7286static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 7287{
09943a18
MC
7288 struct tg3_napi *tnapi = dev_id;
7289 struct tg3 *tp = tnapi->tp;
fcfa0a32 7290
898a56f8 7291 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7292 if (tnapi->rx_rcb)
7293 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
7294
7295 if (likely(!tg3_irq_sync(tp)))
09943a18 7296 napi_schedule(&tnapi->napi);
fcfa0a32
MC
7297
7298 return IRQ_HANDLED;
7299}
7300
88b06bc2
MC
7301/* MSI ISR - No need to check for interrupt sharing and no need to
7302 * flush status block and interrupt mailbox. PCI ordering rules
7303 * guarantee that MSI will arrive after the status block.
7304 */
7d12e780 7305static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 7306{
09943a18
MC
7307 struct tg3_napi *tnapi = dev_id;
7308 struct tg3 *tp = tnapi->tp;
88b06bc2 7309
898a56f8 7310 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7311 if (tnapi->rx_rcb)
7312 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 7313 /*
fac9b83e 7314 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 7315 * chip-internal interrupt pending events.
fac9b83e 7316 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
7317 * NIC to stop sending us irqs, engaging "in-intr-handler"
7318 * event coalescing.
7319 */
5b39de91 7320 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 7321 if (likely(!tg3_irq_sync(tp)))
09943a18 7322 napi_schedule(&tnapi->napi);
61487480 7323
88b06bc2
MC
7324 return IRQ_RETVAL(1);
7325}
7326
7d12e780 7327static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 7328{
09943a18
MC
7329 struct tg3_napi *tnapi = dev_id;
7330 struct tg3 *tp = tnapi->tp;
898a56f8 7331 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
7332 unsigned int handled = 1;
7333
1da177e4
LT
7334 /* In INTx mode, it is possible for the interrupt to arrive at
7335 * the CPU before the status block posted prior to the interrupt.
7336 * Reading the PCI State register will confirm whether the
7337 * interrupt is ours and will flush the status block.
7338 */
d18edcb2 7339 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 7340 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7341 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7342 handled = 0;
f47c11ee 7343 goto out;
fac9b83e 7344 }
d18edcb2
MC
7345 }
7346
7347 /*
7348 * Writing any value to intr-mbox-0 clears PCI INTA# and
7349 * chip-internal interrupt pending events.
7350 * Writing non-zero to intr-mbox-0 additional tells the
7351 * NIC to stop sending us irqs, engaging "in-intr-handler"
7352 * event coalescing.
c04cb347
MC
7353 *
7354 * Flush the mailbox to de-assert the IRQ immediately to prevent
7355 * spurious interrupts. The flush impacts performance but
7356 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7357 */
c04cb347 7358 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
7359 if (tg3_irq_sync(tp))
7360 goto out;
7361 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 7362 if (likely(tg3_has_work(tnapi))) {
72334482 7363 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 7364 napi_schedule(&tnapi->napi);
d18edcb2
MC
7365 } else {
7366 /* No work, shared interrupt perhaps? re-enable
7367 * interrupts, and flush that PCI write
7368 */
7369 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
7370 0x00000000);
fac9b83e 7371 }
f47c11ee 7372out:
fac9b83e
DM
7373 return IRQ_RETVAL(handled);
7374}
7375
7d12e780 7376static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 7377{
09943a18
MC
7378 struct tg3_napi *tnapi = dev_id;
7379 struct tg3 *tp = tnapi->tp;
898a56f8 7380 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
7381 unsigned int handled = 1;
7382
fac9b83e
DM
7383 /* In INTx mode, it is possible for the interrupt to arrive at
7384 * the CPU before the status block posted prior to the interrupt.
7385 * Reading the PCI State register will confirm whether the
7386 * interrupt is ours and will flush the status block.
7387 */
898a56f8 7388 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 7389 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7390 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7391 handled = 0;
f47c11ee 7392 goto out;
1da177e4 7393 }
d18edcb2
MC
7394 }
7395
7396 /*
7397 * writing any value to intr-mbox-0 clears PCI INTA# and
7398 * chip-internal interrupt pending events.
7399 * writing non-zero to intr-mbox-0 additional tells the
7400 * NIC to stop sending us irqs, engaging "in-intr-handler"
7401 * event coalescing.
c04cb347
MC
7402 *
7403 * Flush the mailbox to de-assert the IRQ immediately to prevent
7404 * spurious interrupts. The flush impacts performance but
7405 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7406 */
c04cb347 7407 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
7408
7409 /*
7410 * In a shared interrupt configuration, sometimes other devices'
7411 * interrupts will scream. We record the current status tag here
7412 * so that the above check can report that the screaming interrupts
7413 * are unhandled. Eventually they will be silenced.
7414 */
898a56f8 7415 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 7416
d18edcb2
MC
7417 if (tg3_irq_sync(tp))
7418 goto out;
624f8e50 7419
72334482 7420 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 7421
09943a18 7422 napi_schedule(&tnapi->napi);
624f8e50 7423
f47c11ee 7424out:
1da177e4
LT
7425 return IRQ_RETVAL(handled);
7426}
7427
7938109f 7428/* ISR for interrupt test */
7d12e780 7429static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 7430{
09943a18
MC
7431 struct tg3_napi *tnapi = dev_id;
7432 struct tg3 *tp = tnapi->tp;
898a56f8 7433 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 7434
f9804ddb
MC
7435 if ((sblk->status & SD_STATUS_UPDATED) ||
7436 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 7437 tg3_disable_ints(tp);
7938109f
MC
7438 return IRQ_RETVAL(1);
7439 }
7440 return IRQ_RETVAL(0);
7441}
7442
1da177e4
LT
7443#ifdef CONFIG_NET_POLL_CONTROLLER
7444static void tg3_poll_controller(struct net_device *dev)
7445{
4f125f42 7446 int i;
88b06bc2
MC
7447 struct tg3 *tp = netdev_priv(dev);
7448
9c13cb8b
NNS
7449 if (tg3_irq_sync(tp))
7450 return;
7451
4f125f42 7452 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 7453 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
7454}
7455#endif
7456
1da177e4
LT
7457static void tg3_tx_timeout(struct net_device *dev)
7458{
7459 struct tg3 *tp = netdev_priv(dev);
7460
b0408751 7461 if (netif_msg_tx_err(tp)) {
05dbe005 7462 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 7463 tg3_dump_state(tp);
b0408751 7464 }
1da177e4 7465
db219973 7466 tg3_reset_task_schedule(tp);
1da177e4
LT
7467}
7468
c58ec932
MC
7469/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7470static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7471{
7472 u32 base = (u32) mapping & 0xffffffff;
7473
807540ba 7474 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
7475}
7476
72f2afb8
MC
7477/* Test for DMA addresses > 40-bit */
7478static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7479 int len)
7480{
7481#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 7482 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 7483 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
7484 return 0;
7485#else
7486 return 0;
7487#endif
7488}
7489
d1a3b737 7490static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
7491 dma_addr_t mapping, u32 len, u32 flags,
7492 u32 mss, u32 vlan)
2ffcc981 7493{
92cd3a17
MC
7494 txbd->addr_hi = ((u64) mapping >> 32);
7495 txbd->addr_lo = ((u64) mapping & 0xffffffff);
7496 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7497 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 7498}
1da177e4 7499
84b67b27 7500static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
7501 dma_addr_t map, u32 len, u32 flags,
7502 u32 mss, u32 vlan)
7503{
7504 struct tg3 *tp = tnapi->tp;
7505 bool hwbug = false;
7506
7507 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 7508 hwbug = true;
d1a3b737
MC
7509
7510 if (tg3_4g_overflow_test(map, len))
3db1cd5c 7511 hwbug = true;
d1a3b737
MC
7512
7513 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 7514 hwbug = true;
d1a3b737 7515
a4cb428d 7516 if (tp->dma_limit) {
b9e45482 7517 u32 prvidx = *entry;
e31aa987 7518 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
7519 while (len > tp->dma_limit && *budget) {
7520 u32 frag_len = tp->dma_limit;
7521 len -= tp->dma_limit;
e31aa987 7522
b9e45482
MC
7523 /* Avoid the 8byte DMA problem */
7524 if (len <= 8) {
a4cb428d
MC
7525 len += tp->dma_limit / 2;
7526 frag_len = tp->dma_limit / 2;
e31aa987
MC
7527 }
7528
b9e45482
MC
7529 tnapi->tx_buffers[*entry].fragmented = true;
7530
7531 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7532 frag_len, tmp_flag, mss, vlan);
7533 *budget -= 1;
7534 prvidx = *entry;
7535 *entry = NEXT_TX(*entry);
7536
e31aa987
MC
7537 map += frag_len;
7538 }
7539
7540 if (len) {
7541 if (*budget) {
7542 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7543 len, flags, mss, vlan);
b9e45482 7544 *budget -= 1;
e31aa987
MC
7545 *entry = NEXT_TX(*entry);
7546 } else {
3db1cd5c 7547 hwbug = true;
b9e45482 7548 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
7549 }
7550 }
7551 } else {
84b67b27
MC
7552 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7553 len, flags, mss, vlan);
e31aa987
MC
7554 *entry = NEXT_TX(*entry);
7555 }
d1a3b737
MC
7556
7557 return hwbug;
7558}
7559
0d681b27 7560static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
7561{
7562 int i;
0d681b27 7563 struct sk_buff *skb;
df8944cf 7564 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 7565
0d681b27
MC
7566 skb = txb->skb;
7567 txb->skb = NULL;
7568
432aa7ed
MC
7569 pci_unmap_single(tnapi->tp->pdev,
7570 dma_unmap_addr(txb, mapping),
7571 skb_headlen(skb),
7572 PCI_DMA_TODEVICE);
e01ee14d
MC
7573
7574 while (txb->fragmented) {
7575 txb->fragmented = false;
7576 entry = NEXT_TX(entry);
7577 txb = &tnapi->tx_buffers[entry];
7578 }
7579
ba1142e4 7580 for (i = 0; i <= last; i++) {
9e903e08 7581 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
7582
7583 entry = NEXT_TX(entry);
7584 txb = &tnapi->tx_buffers[entry];
7585
7586 pci_unmap_page(tnapi->tp->pdev,
7587 dma_unmap_addr(txb, mapping),
9e903e08 7588 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
7589
7590 while (txb->fragmented) {
7591 txb->fragmented = false;
7592 entry = NEXT_TX(entry);
7593 txb = &tnapi->tx_buffers[entry];
7594 }
432aa7ed
MC
7595 }
7596}
7597
72f2afb8 7598/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 7599static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 7600 struct sk_buff **pskb,
84b67b27 7601 u32 *entry, u32 *budget,
92cd3a17 7602 u32 base_flags, u32 mss, u32 vlan)
1da177e4 7603{
24f4efd4 7604 struct tg3 *tp = tnapi->tp;
f7ff1987 7605 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 7606 dma_addr_t new_addr = 0;
432aa7ed 7607 int ret = 0;
1da177e4 7608
4153577a 7609 if (tg3_asic_rev(tp) != ASIC_REV_5701)
41588ba1
MC
7610 new_skb = skb_copy(skb, GFP_ATOMIC);
7611 else {
7612 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7613
7614 new_skb = skb_copy_expand(skb,
7615 skb_headroom(skb) + more_headroom,
7616 skb_tailroom(skb), GFP_ATOMIC);
7617 }
7618
1da177e4 7619 if (!new_skb) {
c58ec932
MC
7620 ret = -1;
7621 } else {
7622 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
7623 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7624 PCI_DMA_TODEVICE);
7625 /* Make sure the mapping succeeded */
7626 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 7627 dev_kfree_skb(new_skb);
c58ec932 7628 ret = -1;
c58ec932 7629 } else {
b9e45482
MC
7630 u32 save_entry = *entry;
7631
92cd3a17
MC
7632 base_flags |= TXD_FLAG_END;
7633
84b67b27
MC
7634 tnapi->tx_buffers[*entry].skb = new_skb;
7635 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
7636 mapping, new_addr);
7637
84b67b27 7638 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
7639 new_skb->len, base_flags,
7640 mss, vlan)) {
ba1142e4 7641 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
7642 dev_kfree_skb(new_skb);
7643 ret = -1;
7644 }
f4188d8a 7645 }
1da177e4
LT
7646 }
7647
7648 dev_kfree_skb(skb);
f7ff1987 7649 *pskb = new_skb;
c58ec932 7650 return ret;
1da177e4
LT
7651}
7652
2ffcc981 7653static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
7654
7655/* Use GSO to workaround a rare TSO bug that may be triggered when the
7656 * TSO header is greater than 80 bytes.
7657 */
7658static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
7659{
7660 struct sk_buff *segs, *nskb;
f3f3f27e 7661 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
7662
7663 /* Estimate the number of fragments in the worst case */
f3f3f27e 7664 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 7665 netif_stop_queue(tp->dev);
f65aac16
MC
7666
7667 /* netif_tx_stop_queue() must be done before checking
7668 * checking tx index in tg3_tx_avail() below, because in
7669 * tg3_tx(), we update tx index before checking for
7670 * netif_tx_queue_stopped().
7671 */
7672 smp_mb();
f3f3f27e 7673 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
7674 return NETDEV_TX_BUSY;
7675
7676 netif_wake_queue(tp->dev);
52c0fd83
MC
7677 }
7678
7679 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 7680 if (IS_ERR(segs))
52c0fd83
MC
7681 goto tg3_tso_bug_end;
7682
7683 do {
7684 nskb = segs;
7685 segs = segs->next;
7686 nskb->next = NULL;
2ffcc981 7687 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
7688 } while (segs);
7689
7690tg3_tso_bug_end:
7691 dev_kfree_skb(skb);
7692
7693 return NETDEV_TX_OK;
7694}
52c0fd83 7695
5a6f3074 7696/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 7697 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 7698 */
2ffcc981 7699static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
7700{
7701 struct tg3 *tp = netdev_priv(dev);
92cd3a17 7702 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 7703 u32 budget;
432aa7ed 7704 int i = -1, would_hit_hwbug;
90079ce8 7705 dma_addr_t mapping;
24f4efd4
MC
7706 struct tg3_napi *tnapi;
7707 struct netdev_queue *txq;
432aa7ed 7708 unsigned int last;
f4188d8a 7709
24f4efd4
MC
7710 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7711 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 7712 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 7713 tnapi++;
1da177e4 7714
84b67b27
MC
7715 budget = tg3_tx_avail(tnapi);
7716
00b70504 7717 /* We are running in BH disabled context with netif_tx_lock
bea3348e 7718 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
7719 * interrupt. Furthermore, IRQ processing runs lockless so we have
7720 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 7721 */
84b67b27 7722 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
7723 if (!netif_tx_queue_stopped(txq)) {
7724 netif_tx_stop_queue(txq);
1f064a87
SH
7725
7726 /* This is a hard error, log it. */
5129c3a3
MC
7727 netdev_err(dev,
7728 "BUG! Tx Ring full when queue awake!\n");
1f064a87 7729 }
1da177e4
LT
7730 return NETDEV_TX_BUSY;
7731 }
7732
f3f3f27e 7733 entry = tnapi->tx_prod;
1da177e4 7734 base_flags = 0;
84fa7933 7735 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 7736 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 7737
be98da6a
MC
7738 mss = skb_shinfo(skb)->gso_size;
7739 if (mss) {
eddc9ec5 7740 struct iphdr *iph;
34195c3d 7741 u32 tcp_opt_len, hdr_len;
1da177e4
LT
7742
7743 if (skb_header_cloned(skb) &&
48855432
ED
7744 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7745 goto drop;
1da177e4 7746
34195c3d 7747 iph = ip_hdr(skb);
ab6a5bb6 7748 tcp_opt_len = tcp_optlen(skb);
1da177e4 7749
a5a11955 7750 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 7751
a5a11955 7752 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
7753 iph->check = 0;
7754 iph->tot_len = htons(mss + hdr_len);
7755 }
7756
52c0fd83 7757 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 7758 tg3_flag(tp, TSO_BUG))
de6f31eb 7759 return tg3_tso_bug(tp, skb);
52c0fd83 7760
1da177e4
LT
7761 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7762 TXD_FLAG_CPU_POST_DMA);
7763
63c3a66f
JP
7764 if (tg3_flag(tp, HW_TSO_1) ||
7765 tg3_flag(tp, HW_TSO_2) ||
7766 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 7767 tcp_hdr(skb)->check = 0;
1da177e4 7768 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
7769 } else
7770 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
7771 iph->daddr, 0,
7772 IPPROTO_TCP,
7773 0);
1da177e4 7774
63c3a66f 7775 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
7776 mss |= (hdr_len & 0xc) << 12;
7777 if (hdr_len & 0x10)
7778 base_flags |= 0x00000010;
7779 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 7780 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 7781 mss |= hdr_len << 9;
63c3a66f 7782 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 7783 tg3_asic_rev(tp) == ASIC_REV_5705) {
eddc9ec5 7784 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7785 int tsflags;
7786
eddc9ec5 7787 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7788 mss |= (tsflags << 11);
7789 }
7790 } else {
eddc9ec5 7791 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7792 int tsflags;
7793
eddc9ec5 7794 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7795 base_flags |= tsflags << 12;
7796 }
7797 }
7798 }
bf933c80 7799
93a700a9
MC
7800 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
7801 !mss && skb->len > VLAN_ETH_FRAME_LEN)
7802 base_flags |= TXD_FLAG_JMB_PKT;
7803
92cd3a17
MC
7804 if (vlan_tx_tag_present(skb)) {
7805 base_flags |= TXD_FLAG_VLAN;
7806 vlan = vlan_tx_tag_get(skb);
7807 }
1da177e4 7808
fb4ce8ad
MC
7809 if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
7810 tg3_flag(tp, TX_TSTAMP_EN)) {
7811 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7812 base_flags |= TXD_FLAG_HWTSTAMP;
7813 }
7814
f4188d8a
AD
7815 len = skb_headlen(skb);
7816
7817 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
7818 if (pci_dma_mapping_error(tp->pdev, mapping))
7819 goto drop;
7820
90079ce8 7821
f3f3f27e 7822 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 7823 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
7824
7825 would_hit_hwbug = 0;
7826
63c3a66f 7827 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 7828 would_hit_hwbug = 1;
1da177e4 7829
84b67b27 7830 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 7831 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 7832 mss, vlan)) {
d1a3b737 7833 would_hit_hwbug = 1;
ba1142e4 7834 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
7835 u32 tmp_mss = mss;
7836
7837 if (!tg3_flag(tp, HW_TSO_1) &&
7838 !tg3_flag(tp, HW_TSO_2) &&
7839 !tg3_flag(tp, HW_TSO_3))
7840 tmp_mss = 0;
7841
c5665a53
MC
7842 /* Now loop through additional data
7843 * fragments, and queue them.
7844 */
1da177e4
LT
7845 last = skb_shinfo(skb)->nr_frags - 1;
7846 for (i = 0; i <= last; i++) {
7847 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
7848
9e903e08 7849 len = skb_frag_size(frag);
dc234d0b 7850 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 7851 len, DMA_TO_DEVICE);
1da177e4 7852
f3f3f27e 7853 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 7854 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 7855 mapping);
5d6bcdfe 7856 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 7857 goto dma_error;
1da177e4 7858
b9e45482
MC
7859 if (!budget ||
7860 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
7861 len, base_flags |
7862 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 7863 tmp_mss, vlan)) {
72f2afb8 7864 would_hit_hwbug = 1;
b9e45482
MC
7865 break;
7866 }
1da177e4
LT
7867 }
7868 }
7869
7870 if (would_hit_hwbug) {
0d681b27 7871 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
7872
7873 /* If the workaround fails due to memory/mapping
7874 * failure, silently drop this packet.
7875 */
84b67b27
MC
7876 entry = tnapi->tx_prod;
7877 budget = tg3_tx_avail(tnapi);
f7ff1987 7878 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 7879 base_flags, mss, vlan))
48855432 7880 goto drop_nofree;
1da177e4
LT
7881 }
7882
d515b450 7883 skb_tx_timestamp(skb);
5cb917bc 7884 netdev_tx_sent_queue(txq, skb->len);
d515b450 7885
6541b806
MC
7886 /* Sync BD data before updating mailbox */
7887 wmb();
7888
1da177e4 7889 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 7890 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 7891
f3f3f27e
MC
7892 tnapi->tx_prod = entry;
7893 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 7894 netif_tx_stop_queue(txq);
f65aac16
MC
7895
7896 /* netif_tx_stop_queue() must be done before checking
7897 * checking tx index in tg3_tx_avail() below, because in
7898 * tg3_tx(), we update tx index before checking for
7899 * netif_tx_queue_stopped().
7900 */
7901 smp_mb();
f3f3f27e 7902 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 7903 netif_tx_wake_queue(txq);
51b91468 7904 }
1da177e4 7905
cdd0db05 7906 mmiowb();
1da177e4 7907 return NETDEV_TX_OK;
f4188d8a
AD
7908
7909dma_error:
ba1142e4 7910 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 7911 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7912drop:
7913 dev_kfree_skb(skb);
7914drop_nofree:
7915 tp->tx_dropped++;
f4188d8a 7916 return NETDEV_TX_OK;
1da177e4
LT
7917}
7918
6e01b20b
MC
7919static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7920{
7921 if (enable) {
7922 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7923 MAC_MODE_PORT_MODE_MASK);
7924
7925 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7926
7927 if (!tg3_flag(tp, 5705_PLUS))
7928 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7929
7930 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7931 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7932 else
7933 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7934 } else {
7935 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7936
7937 if (tg3_flag(tp, 5705_PLUS) ||
7938 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
4153577a 7939 tg3_asic_rev(tp) == ASIC_REV_5700)
6e01b20b
MC
7940 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7941 }
7942
7943 tw32(MAC_MODE, tp->mac_mode);
7944 udelay(40);
7945}
7946
941ec90f 7947static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7948{
941ec90f 7949 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7950
7951 tg3_phy_toggle_apd(tp, false);
953c96e0 7952 tg3_phy_toggle_automdix(tp, false);
5e5a7f37 7953
941ec90f
MC
7954 if (extlpbk && tg3_phy_set_extloopbk(tp))
7955 return -EIO;
7956
7957 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7958 switch (speed) {
7959 case SPEED_10:
7960 break;
7961 case SPEED_100:
7962 bmcr |= BMCR_SPEED100;
7963 break;
7964 case SPEED_1000:
7965 default:
7966 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7967 speed = SPEED_100;
7968 bmcr |= BMCR_SPEED100;
7969 } else {
7970 speed = SPEED_1000;
7971 bmcr |= BMCR_SPEED1000;
7972 }
7973 }
7974
941ec90f
MC
7975 if (extlpbk) {
7976 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
7977 tg3_readphy(tp, MII_CTRL1000, &val);
7978 val |= CTL1000_AS_MASTER |
7979 CTL1000_ENABLE_MASTER;
7980 tg3_writephy(tp, MII_CTRL1000, val);
7981 } else {
7982 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
7983 MII_TG3_FET_PTEST_TRIM_2;
7984 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
7985 }
7986 } else
7987 bmcr |= BMCR_LOOPBACK;
7988
5e5a7f37
MC
7989 tg3_writephy(tp, MII_BMCR, bmcr);
7990
7991 /* The write needs to be flushed for the FETs */
7992 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7993 tg3_readphy(tp, MII_BMCR, &bmcr);
7994
7995 udelay(40);
7996
7997 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a 7998 tg3_asic_rev(tp) == ASIC_REV_5785) {
941ec90f 7999 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
8000 MII_TG3_FET_PTEST_FRC_TX_LINK |
8001 MII_TG3_FET_PTEST_FRC_TX_LOCK);
8002
8003 /* The write needs to be flushed for the AC131 */
8004 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
8005 }
8006
8007 /* Reset to prevent losing 1st rx packet intermittently */
8008 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
8009 tg3_flag(tp, 5780_CLASS)) {
8010 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8011 udelay(10);
8012 tw32_f(MAC_RX_MODE, tp->rx_mode);
8013 }
8014
8015 mac_mode = tp->mac_mode &
8016 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
8017 if (speed == SPEED_1000)
8018 mac_mode |= MAC_MODE_PORT_MODE_GMII;
8019 else
8020 mac_mode |= MAC_MODE_PORT_MODE_MII;
8021
4153577a 8022 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
5e5a7f37
MC
8023 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
8024
8025 if (masked_phy_id == TG3_PHY_ID_BCM5401)
8026 mac_mode &= ~MAC_MODE_LINK_POLARITY;
8027 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
8028 mac_mode |= MAC_MODE_LINK_POLARITY;
8029
8030 tg3_writephy(tp, MII_TG3_EXT_CTRL,
8031 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
8032 }
8033
8034 tw32(MAC_MODE, mac_mode);
8035 udelay(40);
941ec90f
MC
8036
8037 return 0;
5e5a7f37
MC
8038}
8039
c8f44aff 8040static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
8041{
8042 struct tg3 *tp = netdev_priv(dev);
8043
8044 if (features & NETIF_F_LOOPBACK) {
8045 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
8046 return;
8047
06c03c02 8048 spin_lock_bh(&tp->lock);
6e01b20b 8049 tg3_mac_loopback(tp, true);
06c03c02
MB
8050 netif_carrier_on(tp->dev);
8051 spin_unlock_bh(&tp->lock);
8052 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
8053 } else {
8054 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
8055 return;
8056
06c03c02 8057 spin_lock_bh(&tp->lock);
6e01b20b 8058 tg3_mac_loopback(tp, false);
06c03c02 8059 /* Force link status check */
953c96e0 8060 tg3_setup_phy(tp, true);
06c03c02
MB
8061 spin_unlock_bh(&tp->lock);
8062 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
8063 }
8064}
8065
c8f44aff
MM
8066static netdev_features_t tg3_fix_features(struct net_device *dev,
8067 netdev_features_t features)
dc668910
MM
8068{
8069 struct tg3 *tp = netdev_priv(dev);
8070
63c3a66f 8071 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
8072 features &= ~NETIF_F_ALL_TSO;
8073
8074 return features;
8075}
8076
c8f44aff 8077static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 8078{
c8f44aff 8079 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
8080
8081 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
8082 tg3_set_loopback(dev, features);
8083
8084 return 0;
8085}
8086
21f581a5
MC
8087static void tg3_rx_prodring_free(struct tg3 *tp,
8088 struct tg3_rx_prodring_set *tpr)
1da177e4 8089{
1da177e4
LT
8090 int i;
8091
8fea32b9 8092 if (tpr != &tp->napi[0].prodring) {
b196c7e4 8093 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 8094 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 8095 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
8096 tp->rx_pkt_map_sz);
8097
63c3a66f 8098 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
8099 for (i = tpr->rx_jmb_cons_idx;
8100 i != tpr->rx_jmb_prod_idx;
2c49a44d 8101 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 8102 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
8103 TG3_RX_JMB_MAP_SZ);
8104 }
8105 }
8106
2b2cdb65 8107 return;
b196c7e4 8108 }
1da177e4 8109
2c49a44d 8110 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 8111 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 8112 tp->rx_pkt_map_sz);
1da177e4 8113
63c3a66f 8114 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8115 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 8116 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 8117 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
8118 }
8119}
8120
c6cdf436 8121/* Initialize rx rings for packet processing.
1da177e4
LT
8122 *
8123 * The chip has been shut down and the driver detached from
8124 * the networking, so no interrupts or new tx packets will
8125 * end up in the driver. tp->{tx,}lock are held and thus
8126 * we may not sleep.
8127 */
21f581a5
MC
8128static int tg3_rx_prodring_alloc(struct tg3 *tp,
8129 struct tg3_rx_prodring_set *tpr)
1da177e4 8130{
287be12e 8131 u32 i, rx_pkt_dma_sz;
1da177e4 8132
b196c7e4
MC
8133 tpr->rx_std_cons_idx = 0;
8134 tpr->rx_std_prod_idx = 0;
8135 tpr->rx_jmb_cons_idx = 0;
8136 tpr->rx_jmb_prod_idx = 0;
8137
8fea32b9 8138 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
8139 memset(&tpr->rx_std_buffers[0], 0,
8140 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 8141 if (tpr->rx_jmb_buffers)
2b2cdb65 8142 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 8143 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
8144 goto done;
8145 }
8146
1da177e4 8147 /* Zero out all descriptors. */
2c49a44d 8148 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 8149
287be12e 8150 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 8151 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
8152 tp->dev->mtu > ETH_DATA_LEN)
8153 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
8154 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 8155
1da177e4
LT
8156 /* Initialize invariants of the rings, we only set this
8157 * stuff once. This works because the card does not
8158 * write into the rx buffer posting rings.
8159 */
2c49a44d 8160 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
8161 struct tg3_rx_buffer_desc *rxd;
8162
21f581a5 8163 rxd = &tpr->rx_std[i];
287be12e 8164 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
8165 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
8166 rxd->opaque = (RXD_OPAQUE_RING_STD |
8167 (i << RXD_OPAQUE_INDEX_SHIFT));
8168 }
8169
1da177e4
LT
8170 /* Now allocate fresh SKBs for each rx ring. */
8171 for (i = 0; i < tp->rx_pending; i++) {
8d4057a9
ED
8172 unsigned int frag_size;
8173
8174 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
8175 &frag_size) < 0) {
5129c3a3
MC
8176 netdev_warn(tp->dev,
8177 "Using a smaller RX standard ring. Only "
8178 "%d out of %d buffers were allocated "
8179 "successfully\n", i, tp->rx_pending);
32d8c572 8180 if (i == 0)
cf7a7298 8181 goto initfail;
32d8c572 8182 tp->rx_pending = i;
1da177e4 8183 break;
32d8c572 8184 }
1da177e4
LT
8185 }
8186
63c3a66f 8187 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
8188 goto done;
8189
2c49a44d 8190 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 8191
63c3a66f 8192 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 8193 goto done;
cf7a7298 8194
2c49a44d 8195 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
8196 struct tg3_rx_buffer_desc *rxd;
8197
8198 rxd = &tpr->rx_jmb[i].std;
8199 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
8200 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
8201 RXD_FLAG_JUMBO;
8202 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
8203 (i << RXD_OPAQUE_INDEX_SHIFT));
8204 }
8205
8206 for (i = 0; i < tp->rx_jumbo_pending; i++) {
8d4057a9
ED
8207 unsigned int frag_size;
8208
8209 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
8210 &frag_size) < 0) {
5129c3a3
MC
8211 netdev_warn(tp->dev,
8212 "Using a smaller RX jumbo ring. Only %d "
8213 "out of %d buffers were allocated "
8214 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
8215 if (i == 0)
8216 goto initfail;
8217 tp->rx_jumbo_pending = i;
8218 break;
1da177e4
LT
8219 }
8220 }
cf7a7298
MC
8221
8222done:
32d8c572 8223 return 0;
cf7a7298
MC
8224
8225initfail:
21f581a5 8226 tg3_rx_prodring_free(tp, tpr);
cf7a7298 8227 return -ENOMEM;
1da177e4
LT
8228}
8229
21f581a5
MC
8230static void tg3_rx_prodring_fini(struct tg3 *tp,
8231 struct tg3_rx_prodring_set *tpr)
1da177e4 8232{
21f581a5
MC
8233 kfree(tpr->rx_std_buffers);
8234 tpr->rx_std_buffers = NULL;
8235 kfree(tpr->rx_jmb_buffers);
8236 tpr->rx_jmb_buffers = NULL;
8237 if (tpr->rx_std) {
4bae65c8
MC
8238 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
8239 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 8240 tpr->rx_std = NULL;
1da177e4 8241 }
21f581a5 8242 if (tpr->rx_jmb) {
4bae65c8
MC
8243 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
8244 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 8245 tpr->rx_jmb = NULL;
1da177e4 8246 }
cf7a7298
MC
8247}
8248
21f581a5
MC
8249static int tg3_rx_prodring_init(struct tg3 *tp,
8250 struct tg3_rx_prodring_set *tpr)
cf7a7298 8251{
2c49a44d
MC
8252 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
8253 GFP_KERNEL);
21f581a5 8254 if (!tpr->rx_std_buffers)
cf7a7298
MC
8255 return -ENOMEM;
8256
4bae65c8
MC
8257 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
8258 TG3_RX_STD_RING_BYTES(tp),
8259 &tpr->rx_std_mapping,
8260 GFP_KERNEL);
21f581a5 8261 if (!tpr->rx_std)
cf7a7298
MC
8262 goto err_out;
8263
63c3a66f 8264 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8265 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
8266 GFP_KERNEL);
8267 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
8268 goto err_out;
8269
4bae65c8
MC
8270 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
8271 TG3_RX_JMB_RING_BYTES(tp),
8272 &tpr->rx_jmb_mapping,
8273 GFP_KERNEL);
21f581a5 8274 if (!tpr->rx_jmb)
cf7a7298
MC
8275 goto err_out;
8276 }
8277
8278 return 0;
8279
8280err_out:
21f581a5 8281 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
8282 return -ENOMEM;
8283}
8284
8285/* Free up pending packets in all rx/tx rings.
8286 *
8287 * The chip has been shut down and the driver detached from
8288 * the networking, so no interrupts or new tx packets will
8289 * end up in the driver. tp->{tx,}lock is not held and we are not
8290 * in an interrupt context and thus may sleep.
8291 */
8292static void tg3_free_rings(struct tg3 *tp)
8293{
f77a6a8e 8294 int i, j;
cf7a7298 8295
f77a6a8e
MC
8296 for (j = 0; j < tp->irq_cnt; j++) {
8297 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 8298
8fea32b9 8299 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 8300
0c1d0e2b
MC
8301 if (!tnapi->tx_buffers)
8302 continue;
8303
0d681b27
MC
8304 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
8305 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 8306
0d681b27 8307 if (!skb)
f77a6a8e 8308 continue;
cf7a7298 8309
ba1142e4
MC
8310 tg3_tx_skb_unmap(tnapi, i,
8311 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
8312
8313 dev_kfree_skb_any(skb);
8314 }
5cb917bc 8315 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
2b2cdb65 8316 }
cf7a7298
MC
8317}
8318
8319/* Initialize tx/rx rings for packet processing.
8320 *
8321 * The chip has been shut down and the driver detached from
8322 * the networking, so no interrupts or new tx packets will
8323 * end up in the driver. tp->{tx,}lock are held and thus
8324 * we may not sleep.
8325 */
8326static int tg3_init_rings(struct tg3 *tp)
8327{
f77a6a8e 8328 int i;
72334482 8329
cf7a7298
MC
8330 /* Free up all the SKBs. */
8331 tg3_free_rings(tp);
8332
f77a6a8e
MC
8333 for (i = 0; i < tp->irq_cnt; i++) {
8334 struct tg3_napi *tnapi = &tp->napi[i];
8335
8336 tnapi->last_tag = 0;
8337 tnapi->last_irq_tag = 0;
8338 tnapi->hw_status->status = 0;
8339 tnapi->hw_status->status_tag = 0;
8340 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 8341
f77a6a8e
MC
8342 tnapi->tx_prod = 0;
8343 tnapi->tx_cons = 0;
0c1d0e2b
MC
8344 if (tnapi->tx_ring)
8345 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
8346
8347 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
8348 if (tnapi->rx_rcb)
8349 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 8350
8fea32b9 8351 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 8352 tg3_free_rings(tp);
2b2cdb65 8353 return -ENOMEM;
e4af1af9 8354 }
f77a6a8e 8355 }
72334482 8356
2b2cdb65 8357 return 0;
cf7a7298
MC
8358}
8359
49a359e3 8360static void tg3_mem_tx_release(struct tg3 *tp)
cf7a7298 8361{
f77a6a8e 8362 int i;
898a56f8 8363
49a359e3 8364 for (i = 0; i < tp->irq_max; i++) {
f77a6a8e
MC
8365 struct tg3_napi *tnapi = &tp->napi[i];
8366
8367 if (tnapi->tx_ring) {
4bae65c8 8368 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
8369 tnapi->tx_ring, tnapi->tx_desc_mapping);
8370 tnapi->tx_ring = NULL;
8371 }
8372
8373 kfree(tnapi->tx_buffers);
8374 tnapi->tx_buffers = NULL;
49a359e3
MC
8375 }
8376}
f77a6a8e 8377
49a359e3
MC
8378static int tg3_mem_tx_acquire(struct tg3 *tp)
8379{
8380 int i;
8381 struct tg3_napi *tnapi = &tp->napi[0];
8382
8383 /* If multivector TSS is enabled, vector 0 does not handle
8384 * tx interrupts. Don't allocate any resources for it.
8385 */
8386 if (tg3_flag(tp, ENABLE_TSS))
8387 tnapi++;
8388
8389 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
8390 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
8391 TG3_TX_RING_SIZE, GFP_KERNEL);
8392 if (!tnapi->tx_buffers)
8393 goto err_out;
8394
8395 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
8396 TG3_TX_RING_BYTES,
8397 &tnapi->tx_desc_mapping,
8398 GFP_KERNEL);
8399 if (!tnapi->tx_ring)
8400 goto err_out;
8401 }
8402
8403 return 0;
8404
8405err_out:
8406 tg3_mem_tx_release(tp);
8407 return -ENOMEM;
8408}
8409
8410static void tg3_mem_rx_release(struct tg3 *tp)
8411{
8412 int i;
8413
8414 for (i = 0; i < tp->irq_max; i++) {
8415 struct tg3_napi *tnapi = &tp->napi[i];
f77a6a8e 8416
8fea32b9
MC
8417 tg3_rx_prodring_fini(tp, &tnapi->prodring);
8418
49a359e3
MC
8419 if (!tnapi->rx_rcb)
8420 continue;
8421
8422 dma_free_coherent(&tp->pdev->dev,
8423 TG3_RX_RCB_RING_BYTES(tp),
8424 tnapi->rx_rcb,
8425 tnapi->rx_rcb_mapping);
8426 tnapi->rx_rcb = NULL;
8427 }
8428}
8429
8430static int tg3_mem_rx_acquire(struct tg3 *tp)
8431{
8432 unsigned int i, limit;
8433
8434 limit = tp->rxq_cnt;
8435
8436 /* If RSS is enabled, we need a (dummy) producer ring
8437 * set on vector zero. This is the true hw prodring.
8438 */
8439 if (tg3_flag(tp, ENABLE_RSS))
8440 limit++;
8441
8442 for (i = 0; i < limit; i++) {
8443 struct tg3_napi *tnapi = &tp->napi[i];
8444
8445 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8446 goto err_out;
8447
8448 /* If multivector RSS is enabled, vector 0
8449 * does not handle rx or tx interrupts.
8450 * Don't allocate any resources for it.
8451 */
8452 if (!i && tg3_flag(tp, ENABLE_RSS))
8453 continue;
8454
8455 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
8456 TG3_RX_RCB_RING_BYTES(tp),
8457 &tnapi->rx_rcb_mapping,
1f9061d2 8458 GFP_KERNEL | __GFP_ZERO);
49a359e3
MC
8459 if (!tnapi->rx_rcb)
8460 goto err_out;
49a359e3
MC
8461 }
8462
8463 return 0;
8464
8465err_out:
8466 tg3_mem_rx_release(tp);
8467 return -ENOMEM;
8468}
8469
8470/*
8471 * Must not be invoked with interrupt sources disabled and
8472 * the hardware shutdown down.
8473 */
8474static void tg3_free_consistent(struct tg3 *tp)
8475{
8476 int i;
8477
8478 for (i = 0; i < tp->irq_cnt; i++) {
8479 struct tg3_napi *tnapi = &tp->napi[i];
8480
f77a6a8e 8481 if (tnapi->hw_status) {
4bae65c8
MC
8482 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8483 tnapi->hw_status,
8484 tnapi->status_mapping);
f77a6a8e
MC
8485 tnapi->hw_status = NULL;
8486 }
1da177e4 8487 }
f77a6a8e 8488
49a359e3
MC
8489 tg3_mem_rx_release(tp);
8490 tg3_mem_tx_release(tp);
8491
1da177e4 8492 if (tp->hw_stats) {
4bae65c8
MC
8493 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8494 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
8495 tp->hw_stats = NULL;
8496 }
8497}
8498
8499/*
8500 * Must not be invoked with interrupt sources disabled and
8501 * the hardware shutdown down. Can sleep.
8502 */
8503static int tg3_alloc_consistent(struct tg3 *tp)
8504{
f77a6a8e 8505 int i;
898a56f8 8506
4bae65c8
MC
8507 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
8508 sizeof(struct tg3_hw_stats),
8509 &tp->stats_mapping,
1f9061d2 8510 GFP_KERNEL | __GFP_ZERO);
f77a6a8e 8511 if (!tp->hw_stats)
1da177e4
LT
8512 goto err_out;
8513
f77a6a8e
MC
8514 for (i = 0; i < tp->irq_cnt; i++) {
8515 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 8516 struct tg3_hw_status *sblk;
1da177e4 8517
4bae65c8
MC
8518 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
8519 TG3_HW_STATUS_SIZE,
8520 &tnapi->status_mapping,
1f9061d2 8521 GFP_KERNEL | __GFP_ZERO);
f77a6a8e
MC
8522 if (!tnapi->hw_status)
8523 goto err_out;
898a56f8 8524
8d9d7cfc
MC
8525 sblk = tnapi->hw_status;
8526
49a359e3 8527 if (tg3_flag(tp, ENABLE_RSS)) {
86449944 8528 u16 *prodptr = NULL;
8fea32b9 8529
49a359e3
MC
8530 /*
8531 * When RSS is enabled, the status block format changes
8532 * slightly. The "rx_jumbo_consumer", "reserved",
8533 * and "rx_mini_consumer" members get mapped to the
8534 * other three rx return ring producer indexes.
8535 */
8536 switch (i) {
8537 case 1:
8538 prodptr = &sblk->idx[0].rx_producer;
8539 break;
8540 case 2:
8541 prodptr = &sblk->rx_jumbo_consumer;
8542 break;
8543 case 3:
8544 prodptr = &sblk->reserved;
8545 break;
8546 case 4:
8547 prodptr = &sblk->rx_mini_consumer;
f891ea16
MC
8548 break;
8549 }
49a359e3
MC
8550 tnapi->rx_rcb_prod_idx = prodptr;
8551 } else {
8d9d7cfc 8552 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
8d9d7cfc 8553 }
f77a6a8e 8554 }
1da177e4 8555
49a359e3
MC
8556 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8557 goto err_out;
8558
1da177e4
LT
8559 return 0;
8560
8561err_out:
8562 tg3_free_consistent(tp);
8563 return -ENOMEM;
8564}
8565
8566#define MAX_WAIT_CNT 1000
8567
8568/* To stop a block, clear the enable bit and poll till it
8569 * clears. tp->lock is held.
8570 */
953c96e0 8571static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
1da177e4
LT
8572{
8573 unsigned int i;
8574 u32 val;
8575
63c3a66f 8576 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8577 switch (ofs) {
8578 case RCVLSC_MODE:
8579 case DMAC_MODE:
8580 case MBFREE_MODE:
8581 case BUFMGR_MODE:
8582 case MEMARB_MODE:
8583 /* We can't enable/disable these bits of the
8584 * 5705/5750, just say success.
8585 */
8586 return 0;
8587
8588 default:
8589 break;
855e1111 8590 }
1da177e4
LT
8591 }
8592
8593 val = tr32(ofs);
8594 val &= ~enable_bit;
8595 tw32_f(ofs, val);
8596
8597 for (i = 0; i < MAX_WAIT_CNT; i++) {
8598 udelay(100);
8599 val = tr32(ofs);
8600 if ((val & enable_bit) == 0)
8601 break;
8602 }
8603
b3b7d6be 8604 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
8605 dev_err(&tp->pdev->dev,
8606 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8607 ofs, enable_bit);
1da177e4
LT
8608 return -ENODEV;
8609 }
8610
8611 return 0;
8612}
8613
8614/* tp->lock is held. */
953c96e0 8615static int tg3_abort_hw(struct tg3 *tp, bool silent)
1da177e4
LT
8616{
8617 int i, err;
8618
8619 tg3_disable_ints(tp);
8620
8621 tp->rx_mode &= ~RX_MODE_ENABLE;
8622 tw32_f(MAC_RX_MODE, tp->rx_mode);
8623 udelay(10);
8624
b3b7d6be
DM
8625 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8626 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8627 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8628 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8629 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8630 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
8631
8632 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8633 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8634 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8635 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8636 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8637 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8638 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
8639
8640 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8641 tw32_f(MAC_MODE, tp->mac_mode);
8642 udelay(40);
8643
8644 tp->tx_mode &= ~TX_MODE_ENABLE;
8645 tw32_f(MAC_TX_MODE, tp->tx_mode);
8646
8647 for (i = 0; i < MAX_WAIT_CNT; i++) {
8648 udelay(100);
8649 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8650 break;
8651 }
8652 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
8653 dev_err(&tp->pdev->dev,
8654 "%s timed out, TX_MODE_ENABLE will not clear "
8655 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 8656 err |= -ENODEV;
1da177e4
LT
8657 }
8658
e6de8ad1 8659 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
8660 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8661 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
8662
8663 tw32(FTQ_RESET, 0xffffffff);
8664 tw32(FTQ_RESET, 0x00000000);
8665
b3b7d6be
DM
8666 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8667 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 8668
f77a6a8e
MC
8669 for (i = 0; i < tp->irq_cnt; i++) {
8670 struct tg3_napi *tnapi = &tp->napi[i];
8671 if (tnapi->hw_status)
8672 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8673 }
1da177e4 8674
1da177e4
LT
8675 return err;
8676}
8677
ee6a99b5
MC
8678/* Save PCI command register before chip reset */
8679static void tg3_save_pci_state(struct tg3 *tp)
8680{
8a6eac90 8681 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
8682}
8683
8684/* Restore PCI state after chip reset */
8685static void tg3_restore_pci_state(struct tg3 *tp)
8686{
8687 u32 val;
8688
8689 /* Re-enable indirect register accesses. */
8690 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8691 tp->misc_host_ctrl);
8692
8693 /* Set MAX PCI retry to zero. */
8694 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
4153577a 8695 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 8696 tg3_flag(tp, PCIX_MODE))
ee6a99b5 8697 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 8698 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 8699 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 8700 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8701 PCISTATE_ALLOW_APE_SHMEM_WR |
8702 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
8703 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8704
8a6eac90 8705 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 8706
2c55a3d0
MC
8707 if (!tg3_flag(tp, PCI_EXPRESS)) {
8708 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8709 tp->pci_cacheline_sz);
8710 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8711 tp->pci_lat_timer);
114342f2 8712 }
5f5c51e3 8713
ee6a99b5 8714 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 8715 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8716 u16 pcix_cmd;
8717
8718 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8719 &pcix_cmd);
8720 pcix_cmd &= ~PCI_X_CMD_ERO;
8721 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8722 pcix_cmd);
8723 }
ee6a99b5 8724
63c3a66f 8725 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
8726
8727 /* Chip reset on 5780 will reset MSI enable bit,
8728 * so need to restore it.
8729 */
63c3a66f 8730 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
8731 u16 ctrl;
8732
8733 pci_read_config_word(tp->pdev,
8734 tp->msi_cap + PCI_MSI_FLAGS,
8735 &ctrl);
8736 pci_write_config_word(tp->pdev,
8737 tp->msi_cap + PCI_MSI_FLAGS,
8738 ctrl | PCI_MSI_FLAGS_ENABLE);
8739 val = tr32(MSGINT_MODE);
8740 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
8741 }
8742 }
8743}
8744
1da177e4
LT
8745/* tp->lock is held. */
8746static int tg3_chip_reset(struct tg3 *tp)
8747{
8748 u32 val;
1ee582d8 8749 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 8750 int i, err;
1da177e4 8751
f49639e6
DM
8752 tg3_nvram_lock(tp);
8753
77b483f1
MC
8754 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
8755
f49639e6
DM
8756 /* No matching tg3_nvram_unlock() after this because
8757 * chip reset below will undo the nvram lock.
8758 */
8759 tp->nvram_lock_cnt = 0;
1da177e4 8760
ee6a99b5
MC
8761 /* GRC_MISC_CFG core clock reset will clear the memory
8762 * enable bit in PCI register 4 and the MSI enable bit
8763 * on some chips, so we save relevant registers here.
8764 */
8765 tg3_save_pci_state(tp);
8766
4153577a 8767 if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
63c3a66f 8768 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
8769 tw32(GRC_FASTBOOT_PC, 0);
8770
1da177e4
LT
8771 /*
8772 * We must avoid the readl() that normally takes place.
8773 * It locks machines, causes machine checks, and other
8774 * fun things. So, temporarily disable the 5701
8775 * hardware workaround, while we do the reset.
8776 */
1ee582d8
MC
8777 write_op = tp->write32;
8778 if (write_op == tg3_write_flush_reg32)
8779 tp->write32 = tg3_write32;
1da177e4 8780
d18edcb2
MC
8781 /* Prevent the irq handler from reading or writing PCI registers
8782 * during chip reset when the memory enable bit in the PCI command
8783 * register may be cleared. The chip does not generate interrupt
8784 * at this time, but the irq handler may still be called due to irq
8785 * sharing or irqpoll.
8786 */
63c3a66f 8787 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
8788 for (i = 0; i < tp->irq_cnt; i++) {
8789 struct tg3_napi *tnapi = &tp->napi[i];
8790 if (tnapi->hw_status) {
8791 tnapi->hw_status->status = 0;
8792 tnapi->hw_status->status_tag = 0;
8793 }
8794 tnapi->last_tag = 0;
8795 tnapi->last_irq_tag = 0;
b8fa2f3a 8796 }
d18edcb2 8797 smp_mb();
4f125f42
MC
8798
8799 for (i = 0; i < tp->irq_cnt; i++)
8800 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 8801
4153577a 8802 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
255ca311
MC
8803 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8804 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
8805 }
8806
1da177e4
LT
8807 /* do the reset */
8808 val = GRC_MISC_CFG_CORECLK_RESET;
8809
63c3a66f 8810 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91 8811 /* Force PCIe 1.0a mode */
4153577a 8812 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 8813 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
8814 tr32(TG3_PCIE_PHY_TSTCTL) ==
8815 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
8816 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
8817
4153577a 8818 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
1da177e4
LT
8819 tw32(GRC_MISC_CFG, (1 << 29));
8820 val |= (1 << 29);
8821 }
8822 }
8823
4153577a 8824 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
8825 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
8826 tw32(GRC_VCPU_EXT_CTRL,
8827 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
8828 }
8829
f37500d3 8830 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 8831 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 8832 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 8833
1da177e4
LT
8834 tw32(GRC_MISC_CFG, val);
8835
1ee582d8
MC
8836 /* restore 5701 hardware bug workaround write method */
8837 tp->write32 = write_op;
1da177e4
LT
8838
8839 /* Unfortunately, we have to delay before the PCI read back.
8840 * Some 575X chips even will not respond to a PCI cfg access
8841 * when the reset command is given to the chip.
8842 *
8843 * How do these hardware designers expect things to work
8844 * properly if the PCI write is posted for a long period
8845 * of time? It is always necessary to have some method by
8846 * which a register read back can occur to push the write
8847 * out which does the reset.
8848 *
8849 * For most tg3 variants the trick below was working.
8850 * Ho hum...
8851 */
8852 udelay(120);
8853
8854 /* Flush PCI posted writes. The normal MMIO registers
8855 * are inaccessible at this time so this is the only
8856 * way to make this reliably (actually, this is no longer
8857 * the case, see above). I tried to use indirect
8858 * register read/write but this upset some 5701 variants.
8859 */
8860 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
8861
8862 udelay(120);
8863
0f49bfbd 8864 if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
e7126997
MC
8865 u16 val16;
8866
4153577a 8867 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
86449944 8868 int j;
1da177e4
LT
8869 u32 cfg_val;
8870
8871 /* Wait for link training to complete. */
86449944 8872 for (j = 0; j < 5000; j++)
1da177e4
LT
8873 udelay(100);
8874
8875 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
8876 pci_write_config_dword(tp->pdev, 0xc4,
8877 cfg_val | (1 << 15));
8878 }
5e7dfd0f 8879
e7126997 8880 /* Clear the "no snoop" and "relaxed ordering" bits. */
0f49bfbd 8881 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
e7126997
MC
8882 /*
8883 * Older PCIe devices only support the 128 byte
8884 * MPS setting. Enforce the restriction.
5e7dfd0f 8885 */
63c3a66f 8886 if (!tg3_flag(tp, CPMU_PRESENT))
0f49bfbd
JL
8887 val16 |= PCI_EXP_DEVCTL_PAYLOAD;
8888 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
5e7dfd0f 8889
5e7dfd0f 8890 /* Clear error status */
0f49bfbd 8891 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
5e7dfd0f
MC
8892 PCI_EXP_DEVSTA_CED |
8893 PCI_EXP_DEVSTA_NFED |
8894 PCI_EXP_DEVSTA_FED |
8895 PCI_EXP_DEVSTA_URD);
1da177e4
LT
8896 }
8897
ee6a99b5 8898 tg3_restore_pci_state(tp);
1da177e4 8899
63c3a66f
JP
8900 tg3_flag_clear(tp, CHIP_RESETTING);
8901 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 8902
ee6a99b5 8903 val = 0;
63c3a66f 8904 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 8905 val = tr32(MEMARB_MODE);
ee6a99b5 8906 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4 8907
4153577a 8908 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
1da177e4
LT
8909 tg3_stop_fw(tp);
8910 tw32(0x5000, 0x400);
8911 }
8912
7e6c63f0
HM
8913 if (tg3_flag(tp, IS_SSB_CORE)) {
8914 /*
8915 * BCM4785: In order to avoid repercussions from using
8916 * potentially defective internal ROM, stop the Rx RISC CPU,
8917 * which is not required.
8918 */
8919 tg3_stop_fw(tp);
8920 tg3_halt_cpu(tp, RX_CPU_BASE);
8921 }
8922
1da177e4
LT
8923 tw32(GRC_MODE, tp->grc_mode);
8924
4153577a 8925 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
ab0049b4 8926 val = tr32(0xc4);
1da177e4
LT
8927
8928 tw32(0xc4, val | (1 << 15));
8929 }
8930
8931 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
4153577a 8932 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4 8933 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
4153577a 8934 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
1da177e4
LT
8935 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
8936 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8937 }
8938
f07e9af3 8939 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 8940 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 8941 val = tp->mac_mode;
f07e9af3 8942 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 8943 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 8944 val = tp->mac_mode;
1da177e4 8945 } else
d2394e6b
MC
8946 val = 0;
8947
8948 tw32_f(MAC_MODE, val);
1da177e4
LT
8949 udelay(40);
8950
77b483f1
MC
8951 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
8952
7a6f4369
MC
8953 err = tg3_poll_fw(tp);
8954 if (err)
8955 return err;
1da177e4 8956
0a9140cf
MC
8957 tg3_mdio_start(tp);
8958
63c3a66f 8959 if (tg3_flag(tp, PCI_EXPRESS) &&
4153577a
JP
8960 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
8961 tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 8962 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 8963 val = tr32(0x7c00);
1da177e4
LT
8964
8965 tw32(0x7c00, val | (1 << 25));
8966 }
8967
4153577a 8968 if (tg3_asic_rev(tp) == ASIC_REV_5720) {
d78b59f5
MC
8969 val = tr32(TG3_CPMU_CLCK_ORIDE);
8970 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8971 }
8972
1da177e4 8973 /* Reprobe ASF enable state. */
63c3a66f 8974 tg3_flag_clear(tp, ENABLE_ASF);
942d1af0
NS
8975 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
8976 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
8977
63c3a66f 8978 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8979 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
8980 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
8981 u32 nic_cfg;
8982
8983 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
8984 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 8985 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 8986 tp->last_event_jiffies = jiffies;
63c3a66f
JP
8987 if (tg3_flag(tp, 5750_PLUS))
8988 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
942d1af0
NS
8989
8990 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
8991 if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
8992 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
8993 if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
8994 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
1da177e4
LT
8995 }
8996 }
8997
8998 return 0;
8999}
9000
65ec698d
MC
9001static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
9002static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
92feeabf 9003
1da177e4 9004/* tp->lock is held. */
953c96e0 9005static int tg3_halt(struct tg3 *tp, int kind, bool silent)
1da177e4
LT
9006{
9007 int err;
9008
9009 tg3_stop_fw(tp);
9010
944d980e 9011 tg3_write_sig_pre_reset(tp, kind);
1da177e4 9012
b3b7d6be 9013 tg3_abort_hw(tp, silent);
1da177e4
LT
9014 err = tg3_chip_reset(tp);
9015
953c96e0 9016 __tg3_set_mac_addr(tp, false);
daba2a63 9017
944d980e
MC
9018 tg3_write_sig_legacy(tp, kind);
9019 tg3_write_sig_post_reset(tp, kind);
1da177e4 9020
92feeabf
MC
9021 if (tp->hw_stats) {
9022 /* Save the stats across chip resets... */
b4017c53 9023 tg3_get_nstats(tp, &tp->net_stats_prev);
92feeabf
MC
9024 tg3_get_estats(tp, &tp->estats_prev);
9025
9026 /* And make sure the next sample is new data */
9027 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
9028 }
9029
1da177e4
LT
9030 if (err)
9031 return err;
9032
9033 return 0;
9034}
9035
1da177e4
LT
9036static int tg3_set_mac_addr(struct net_device *dev, void *p)
9037{
9038 struct tg3 *tp = netdev_priv(dev);
9039 struct sockaddr *addr = p;
953c96e0
JP
9040 int err = 0;
9041 bool skip_mac_1 = false;
1da177e4 9042
f9804ddb 9043 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 9044 return -EADDRNOTAVAIL;
f9804ddb 9045
1da177e4
LT
9046 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
9047
e75f7c90
MC
9048 if (!netif_running(dev))
9049 return 0;
9050
63c3a66f 9051 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 9052 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 9053
986e0aeb
MC
9054 addr0_high = tr32(MAC_ADDR_0_HIGH);
9055 addr0_low = tr32(MAC_ADDR_0_LOW);
9056 addr1_high = tr32(MAC_ADDR_1_HIGH);
9057 addr1_low = tr32(MAC_ADDR_1_LOW);
9058
9059 /* Skip MAC addr 1 if ASF is using it. */
9060 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
9061 !(addr1_high == 0 && addr1_low == 0))
953c96e0 9062 skip_mac_1 = true;
58712ef9 9063 }
986e0aeb
MC
9064 spin_lock_bh(&tp->lock);
9065 __tg3_set_mac_addr(tp, skip_mac_1);
9066 spin_unlock_bh(&tp->lock);
1da177e4 9067
b9ec6c1b 9068 return err;
1da177e4
LT
9069}
9070
9071/* tp->lock is held. */
9072static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
9073 dma_addr_t mapping, u32 maxlen_flags,
9074 u32 nic_addr)
9075{
9076 tg3_write_mem(tp,
9077 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
9078 ((u64) mapping >> 32));
9079 tg3_write_mem(tp,
9080 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
9081 ((u64) mapping & 0xffffffff));
9082 tg3_write_mem(tp,
9083 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
9084 maxlen_flags);
9085
63c3a66f 9086 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9087 tg3_write_mem(tp,
9088 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
9089 nic_addr);
9090}
9091
a489b6d9
MC
9092
9093static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 9094{
a489b6d9 9095 int i = 0;
b6080e12 9096
63c3a66f 9097 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
9098 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
9099 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
9100 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
9101 } else {
9102 tw32(HOSTCC_TXCOL_TICKS, 0);
9103 tw32(HOSTCC_TXMAX_FRAMES, 0);
9104 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
a489b6d9
MC
9105
9106 for (; i < tp->txq_cnt; i++) {
9107 u32 reg;
9108
9109 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
9110 tw32(reg, ec->tx_coalesce_usecs);
9111 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
9112 tw32(reg, ec->tx_max_coalesced_frames);
9113 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
9114 tw32(reg, ec->tx_max_coalesced_frames_irq);
9115 }
19cfaecc 9116 }
b6080e12 9117
a489b6d9
MC
9118 for (; i < tp->irq_max - 1; i++) {
9119 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
9120 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
9121 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9122 }
9123}
9124
9125static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
9126{
9127 int i = 0;
9128 u32 limit = tp->rxq_cnt;
9129
63c3a66f 9130 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
9131 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
9132 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
9133 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
a489b6d9 9134 limit--;
19cfaecc 9135 } else {
b6080e12
MC
9136 tw32(HOSTCC_RXCOL_TICKS, 0);
9137 tw32(HOSTCC_RXMAX_FRAMES, 0);
9138 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 9139 }
b6080e12 9140
a489b6d9 9141 for (; i < limit; i++) {
b6080e12
MC
9142 u32 reg;
9143
9144 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
9145 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
9146 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
9147 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
9148 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
9149 tw32(reg, ec->rx_max_coalesced_frames_irq);
b6080e12
MC
9150 }
9151
9152 for (; i < tp->irq_max - 1; i++) {
9153 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 9154 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 9155 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
a489b6d9
MC
9156 }
9157}
19cfaecc 9158
a489b6d9
MC
9159static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
9160{
9161 tg3_coal_tx_init(tp, ec);
9162 tg3_coal_rx_init(tp, ec);
9163
9164 if (!tg3_flag(tp, 5705_PLUS)) {
9165 u32 val = ec->stats_block_coalesce_usecs;
9166
9167 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
9168 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
9169
f4a46d1f 9170 if (!tp->link_up)
a489b6d9
MC
9171 val = 0;
9172
9173 tw32(HOSTCC_STAT_COAL_TICKS, val);
b6080e12 9174 }
15f9850d 9175}
1da177e4 9176
2d31ecaf
MC
9177/* tp->lock is held. */
9178static void tg3_rings_reset(struct tg3 *tp)
9179{
9180 int i;
f77a6a8e 9181 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
9182 struct tg3_napi *tnapi = &tp->napi[0];
9183
9184 /* Disable all transmit rings but the first. */
63c3a66f 9185 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 9186 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 9187 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 9188 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
c65a17f4 9189 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 9190 tg3_asic_rev(tp) == ASIC_REV_5762)
b703df6f 9191 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
9192 else
9193 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9194
9195 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9196 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
9197 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
9198 BDINFO_FLAGS_DISABLED);
9199
9200
9201 /* Disable all receive return rings but the first. */
63c3a66f 9202 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 9203 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 9204 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 9205 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
4153577a
JP
9206 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9207 tg3_asic_rev(tp) == ASIC_REV_5762 ||
55086ad9 9208 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
9209 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
9210 else
9211 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9212
9213 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9214 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
9215 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
9216 BDINFO_FLAGS_DISABLED);
9217
9218 /* Disable interrupts */
9219 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
9220 tp->napi[0].chk_msi_cnt = 0;
9221 tp->napi[0].last_rx_cons = 0;
9222 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
9223
9224 /* Zero mailbox registers. */
63c3a66f 9225 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 9226 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
9227 tp->napi[i].tx_prod = 0;
9228 tp->napi[i].tx_cons = 0;
63c3a66f 9229 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 9230 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
9231 tw32_rx_mbox(tp->napi[i].consmbox, 0);
9232 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 9233 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
9234 tp->napi[i].last_rx_cons = 0;
9235 tp->napi[i].last_tx_cons = 0;
f77a6a8e 9236 }
63c3a66f 9237 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 9238 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
9239 } else {
9240 tp->napi[0].tx_prod = 0;
9241 tp->napi[0].tx_cons = 0;
9242 tw32_mailbox(tp->napi[0].prodmbox, 0);
9243 tw32_rx_mbox(tp->napi[0].consmbox, 0);
9244 }
2d31ecaf
MC
9245
9246 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 9247 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
9248 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
9249 for (i = 0; i < 16; i++)
9250 tw32_tx_mbox(mbox + i * 8, 0);
9251 }
9252
9253 txrcb = NIC_SRAM_SEND_RCB;
9254 rxrcb = NIC_SRAM_RCV_RET_RCB;
9255
9256 /* Clear status block in ram. */
9257 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9258
9259 /* Set status block DMA address */
9260 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9261 ((u64) tnapi->status_mapping >> 32));
9262 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9263 ((u64) tnapi->status_mapping & 0xffffffff));
9264
f77a6a8e
MC
9265 if (tnapi->tx_ring) {
9266 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9267 (TG3_TX_RING_SIZE <<
9268 BDINFO_FLAGS_MAXLEN_SHIFT),
9269 NIC_SRAM_TX_BUFFER_DESC);
9270 txrcb += TG3_BDINFO_SIZE;
9271 }
9272
9273 if (tnapi->rx_rcb) {
9274 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
9275 (tp->rx_ret_ring_mask + 1) <<
9276 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
9277 rxrcb += TG3_BDINFO_SIZE;
9278 }
9279
9280 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 9281
f77a6a8e
MC
9282 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
9283 u64 mapping = (u64)tnapi->status_mapping;
9284 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
9285 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
9286
9287 /* Clear status block in ram. */
9288 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9289
19cfaecc
MC
9290 if (tnapi->tx_ring) {
9291 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9292 (TG3_TX_RING_SIZE <<
9293 BDINFO_FLAGS_MAXLEN_SHIFT),
9294 NIC_SRAM_TX_BUFFER_DESC);
9295 txrcb += TG3_BDINFO_SIZE;
9296 }
f77a6a8e
MC
9297
9298 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 9299 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
9300 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
9301
9302 stblk += 8;
f77a6a8e
MC
9303 rxrcb += TG3_BDINFO_SIZE;
9304 }
2d31ecaf
MC
9305}
9306
eb07a940
MC
9307static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
9308{
9309 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
9310
63c3a66f
JP
9311 if (!tg3_flag(tp, 5750_PLUS) ||
9312 tg3_flag(tp, 5780_CLASS) ||
4153577a
JP
9313 tg3_asic_rev(tp) == ASIC_REV_5750 ||
9314 tg3_asic_rev(tp) == ASIC_REV_5752 ||
513aa6ea 9315 tg3_flag(tp, 57765_PLUS))
eb07a940 9316 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
4153577a
JP
9317 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9318 tg3_asic_rev(tp) == ASIC_REV_5787)
eb07a940
MC
9319 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
9320 else
9321 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
9322
9323 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
9324 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
9325
9326 val = min(nic_rep_thresh, host_rep_thresh);
9327 tw32(RCVBDI_STD_THRESH, val);
9328
63c3a66f 9329 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9330 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
9331
63c3a66f 9332 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
9333 return;
9334
513aa6ea 9335 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
9336
9337 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
9338
9339 val = min(bdcache_maxcnt / 2, host_rep_thresh);
9340 tw32(RCVBDI_JUMBO_THRESH, val);
9341
63c3a66f 9342 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9343 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
9344}
9345
ccd5ba9d
MC
9346static inline u32 calc_crc(unsigned char *buf, int len)
9347{
9348 u32 reg;
9349 u32 tmp;
9350 int j, k;
9351
9352 reg = 0xffffffff;
9353
9354 for (j = 0; j < len; j++) {
9355 reg ^= buf[j];
9356
9357 for (k = 0; k < 8; k++) {
9358 tmp = reg & 0x01;
9359
9360 reg >>= 1;
9361
9362 if (tmp)
9363 reg ^= 0xedb88320;
9364 }
9365 }
9366
9367 return ~reg;
9368}
9369
9370static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9371{
9372 /* accept or reject all multicast frames */
9373 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9374 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9375 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9376 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9377}
9378
9379static void __tg3_set_rx_mode(struct net_device *dev)
9380{
9381 struct tg3 *tp = netdev_priv(dev);
9382 u32 rx_mode;
9383
9384 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9385 RX_MODE_KEEP_VLAN_TAG);
9386
9387#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
9388 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9389 * flag clear.
9390 */
9391 if (!tg3_flag(tp, ENABLE_ASF))
9392 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9393#endif
9394
9395 if (dev->flags & IFF_PROMISC) {
9396 /* Promiscuous mode. */
9397 rx_mode |= RX_MODE_PROMISC;
9398 } else if (dev->flags & IFF_ALLMULTI) {
9399 /* Accept all multicast. */
9400 tg3_set_multi(tp, 1);
9401 } else if (netdev_mc_empty(dev)) {
9402 /* Reject all multicast. */
9403 tg3_set_multi(tp, 0);
9404 } else {
9405 /* Accept one or more multicast(s). */
9406 struct netdev_hw_addr *ha;
9407 u32 mc_filter[4] = { 0, };
9408 u32 regidx;
9409 u32 bit;
9410 u32 crc;
9411
9412 netdev_for_each_mc_addr(ha, dev) {
9413 crc = calc_crc(ha->addr, ETH_ALEN);
9414 bit = ~crc & 0x7f;
9415 regidx = (bit & 0x60) >> 5;
9416 bit &= 0x1f;
9417 mc_filter[regidx] |= (1 << bit);
9418 }
9419
9420 tw32(MAC_HASH_REG_0, mc_filter[0]);
9421 tw32(MAC_HASH_REG_1, mc_filter[1]);
9422 tw32(MAC_HASH_REG_2, mc_filter[2]);
9423 tw32(MAC_HASH_REG_3, mc_filter[3]);
9424 }
9425
9426 if (rx_mode != tp->rx_mode) {
9427 tp->rx_mode = rx_mode;
9428 tw32_f(MAC_RX_MODE, rx_mode);
9429 udelay(10);
9430 }
9431}
9432
9102426a 9433static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
90415477
MC
9434{
9435 int i;
9436
9437 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
9102426a 9438 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
90415477
MC
9439}
9440
9441static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9442{
9443 int i;
9444
9445 if (!tg3_flag(tp, SUPPORT_MSIX))
9446 return;
9447
0b3ba055 9448 if (tp->rxq_cnt == 1) {
bcebcc46 9449 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
9450 return;
9451 }
9452
9453 /* Validate table against current IRQ count */
9454 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
0b3ba055 9455 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
90415477
MC
9456 break;
9457 }
9458
9459 if (i != TG3_RSS_INDIR_TBL_SIZE)
9102426a 9460 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
bcebcc46
MC
9461}
9462
90415477 9463static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9464{
9465 int i = 0;
9466 u32 reg = MAC_RSS_INDIR_TBL_0;
9467
9468 while (i < TG3_RSS_INDIR_TBL_SIZE) {
9469 u32 val = tp->rss_ind_tbl[i];
9470 i++;
9471 for (; i % 8; i++) {
9472 val <<= 4;
9473 val |= tp->rss_ind_tbl[i];
9474 }
9475 tw32(reg, val);
9476 reg += 4;
9477 }
9478}
9479
1da177e4 9480/* tp->lock is held. */
953c96e0 9481static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
1da177e4
LT
9482{
9483 u32 val, rdmac_mode;
9484 int i, err, limit;
8fea32b9 9485 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
9486
9487 tg3_disable_ints(tp);
9488
9489 tg3_stop_fw(tp);
9490
9491 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9492
63c3a66f 9493 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 9494 tg3_abort_hw(tp, 1);
1da177e4 9495
699c0193 9496 /* Enable MAC control of LPI */
9e2ecbeb
NS
9497 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
9498 tg3_setup_eee(tp);
699c0193 9499
fdad8de4
NS
9500 if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
9501 !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
9502 tg3_phy_pull_config(tp);
9503 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
9504 }
9505
603f1173 9506 if (reset_phy)
d4d2c558
MC
9507 tg3_phy_reset(tp);
9508
1da177e4
LT
9509 err = tg3_chip_reset(tp);
9510 if (err)
9511 return err;
9512
9513 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9514
4153577a 9515 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
d30cdd28
MC
9516 val = tr32(TG3_CPMU_CTRL);
9517 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9518 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
9519
9520 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9521 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9522 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9523 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9524
9525 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9526 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9527 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9528 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9529
9530 val = tr32(TG3_CPMU_HST_ACC);
9531 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9532 val |= CPMU_HST_ACC_MACCLK_6_25;
9533 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
9534 }
9535
4153577a 9536 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
33466d93
MC
9537 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9538 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9539 PCIE_PWR_MGMT_L1_THRESH_4MS;
9540 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
9541
9542 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9543 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9544
9545 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 9546
f40386c8
MC
9547 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9548 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
9549 }
9550
63c3a66f 9551 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
9552 u32 grc_mode = tr32(GRC_MODE);
9553
9554 /* Access the lower 1K of PL PCIE block registers. */
9555 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9556 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9557
9558 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9559 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9560 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9561
9562 tw32(GRC_MODE, grc_mode);
9563 }
9564
55086ad9 9565 if (tg3_flag(tp, 57765_CLASS)) {
4153577a 9566 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
5093eedc 9567 u32 grc_mode = tr32(GRC_MODE);
cea46462 9568
5093eedc
MC
9569 /* Access the lower 1K of PL PCIE block registers. */
9570 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9571 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 9572
5093eedc
MC
9573 val = tr32(TG3_PCIE_TLDLPL_PORT +
9574 TG3_PCIE_PL_LO_PHYCTL5);
9575 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9576 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 9577
5093eedc
MC
9578 tw32(GRC_MODE, grc_mode);
9579 }
a977dbe8 9580
4153577a 9581 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
d3f677af
MC
9582 u32 grc_mode;
9583
9584 /* Fix transmit hangs */
9585 val = tr32(TG3_CPMU_PADRNG_CTL);
9586 val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9587 tw32(TG3_CPMU_PADRNG_CTL, val);
9588
9589 grc_mode = tr32(GRC_MODE);
1ff30a59
MC
9590
9591 /* Access the lower 1K of DL PCIE block registers. */
9592 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9593 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
9594
9595 val = tr32(TG3_PCIE_TLDLPL_PORT +
9596 TG3_PCIE_DL_LO_FTSMAX);
9597 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
9598 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
9599 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
9600
9601 tw32(GRC_MODE, grc_mode);
9602 }
9603
a977dbe8
MC
9604 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9605 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9606 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9607 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
9608 }
9609
1da177e4
LT
9610 /* This works around an issue with Athlon chipsets on
9611 * B3 tigon3 silicon. This bit has no effect on any
9612 * other revision. But do not set this on PCI Express
795d01c5 9613 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 9614 */
63c3a66f
JP
9615 if (!tg3_flag(tp, CPMU_PRESENT)) {
9616 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
9617 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
9618 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9619 }
1da177e4 9620
4153577a 9621 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 9622 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
9623 val = tr32(TG3PCI_PCISTATE);
9624 val |= PCISTATE_RETRY_SAME_DMA;
9625 tw32(TG3PCI_PCISTATE, val);
9626 }
9627
63c3a66f 9628 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
9629 /* Allow reads and writes to the
9630 * APE register and memory space.
9631 */
9632 val = tr32(TG3PCI_PCISTATE);
9633 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
9634 PCISTATE_ALLOW_APE_SHMEM_WR |
9635 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
9636 tw32(TG3PCI_PCISTATE, val);
9637 }
9638
4153577a 9639 if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
1da177e4
LT
9640 /* Enable some hw fixes. */
9641 val = tr32(TG3PCI_MSI_DATA);
9642 val |= (1 << 26) | (1 << 28) | (1 << 29);
9643 tw32(TG3PCI_MSI_DATA, val);
9644 }
9645
9646 /* Descriptor ring init may make accesses to the
9647 * NIC SRAM area to setup the TX descriptors, so we
9648 * can only do this after the hardware has been
9649 * successfully reset.
9650 */
32d8c572
MC
9651 err = tg3_init_rings(tp);
9652 if (err)
9653 return err;
1da177e4 9654
63c3a66f 9655 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
9656 val = tr32(TG3PCI_DMA_RW_CTRL) &
9657 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
4153577a 9658 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
1a319025 9659 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 9660 if (!tg3_flag(tp, 57765_CLASS) &&
4153577a
JP
9661 tg3_asic_rev(tp) != ASIC_REV_5717 &&
9662 tg3_asic_rev(tp) != ASIC_REV_5762)
0aebff48 9663 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c 9664 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
4153577a
JP
9665 } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
9666 tg3_asic_rev(tp) != ASIC_REV_5761) {
d30cdd28
MC
9667 /* This value is determined during the probe time DMA
9668 * engine test, tg3_test_dma.
9669 */
9670 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
9671 }
1da177e4
LT
9672
9673 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
9674 GRC_MODE_4X_NIC_SEND_RINGS |
9675 GRC_MODE_NO_TX_PHDR_CSUM |
9676 GRC_MODE_NO_RX_PHDR_CSUM);
9677 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
9678
9679 /* Pseudo-header checksum is done by hardware logic and not
9680 * the offload processers, so make the chip do the pseudo-
9681 * header checksums on receive. For transmit it is more
9682 * convenient to do the pseudo-header checksum in software
9683 * as Linux does that on transmit for us in all cases.
9684 */
9685 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4 9686
fb4ce8ad
MC
9687 val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
9688 if (tp->rxptpctl)
9689 tw32(TG3_RX_PTP_CTL,
9690 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
9691
9692 if (tg3_flag(tp, PTP_CAPABLE))
9693 val |= GRC_MODE_TIME_SYNC_ENABLE;
9694
9695 tw32(GRC_MODE, tp->grc_mode | val);
1da177e4
LT
9696
9697 /* Setup the timer prescalar register. Clock is always 66Mhz. */
9698 val = tr32(GRC_MISC_CFG);
9699 val &= ~0xff;
9700 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
9701 tw32(GRC_MISC_CFG, val);
9702
9703 /* Initialize MBUF/DESC pool. */
63c3a66f 9704 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4 9705 /* Do nothing. */
4153577a 9706 } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
1da177e4 9707 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
4153577a 9708 if (tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
9709 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
9710 else
9711 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
9712 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
9713 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 9714 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9715 int fw_len;
9716
077f849d 9717 fw_len = tp->fw_len;
1da177e4
LT
9718 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
9719 tw32(BUFMGR_MB_POOL_ADDR,
9720 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
9721 tw32(BUFMGR_MB_POOL_SIZE,
9722 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
9723 }
1da177e4 9724
0f893dc6 9725 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
9726 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9727 tp->bufmgr_config.mbuf_read_dma_low_water);
9728 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9729 tp->bufmgr_config.mbuf_mac_rx_low_water);
9730 tw32(BUFMGR_MB_HIGH_WATER,
9731 tp->bufmgr_config.mbuf_high_water);
9732 } else {
9733 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9734 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
9735 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9736 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
9737 tw32(BUFMGR_MB_HIGH_WATER,
9738 tp->bufmgr_config.mbuf_high_water_jumbo);
9739 }
9740 tw32(BUFMGR_DMA_LOW_WATER,
9741 tp->bufmgr_config.dma_low_water);
9742 tw32(BUFMGR_DMA_HIGH_WATER,
9743 tp->bufmgr_config.dma_high_water);
9744
d309a46e 9745 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
4153577a 9746 if (tg3_asic_rev(tp) == ASIC_REV_5719)
d309a46e 9747 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4153577a
JP
9748 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
9749 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9750 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
4d958473 9751 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 9752 tw32(BUFMGR_MODE, val);
1da177e4
LT
9753 for (i = 0; i < 2000; i++) {
9754 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
9755 break;
9756 udelay(10);
9757 }
9758 if (i >= 2000) {
05dbe005 9759 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
9760 return -ENODEV;
9761 }
9762
4153577a 9763 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
eb07a940 9764 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 9765
eb07a940 9766 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
9767
9768 /* Initialize TG3_BDINFO's at:
9769 * RCVDBDI_STD_BD: standard eth size rx ring
9770 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
9771 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
9772 *
9773 * like so:
9774 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
9775 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
9776 * ring attribute flags
9777 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
9778 *
9779 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
9780 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
9781 *
9782 * The size of each ring is fixed in the firmware, but the location is
9783 * configurable.
9784 */
9785 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9786 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 9787 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9788 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 9789 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
9790 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
9791 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 9792
fdb72b38 9793 /* Disable the mini ring */
63c3a66f 9794 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9795 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
9796 BDINFO_FLAGS_DISABLED);
9797
fdb72b38
MC
9798 /* Program the jumbo buffer descriptor ring control
9799 * blocks on those devices that have them.
9800 */
4153577a 9801 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
63c3a66f 9802 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 9803
63c3a66f 9804 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 9805 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9806 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 9807 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9808 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
9809 val = TG3_RX_JMB_RING_SIZE(tp) <<
9810 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 9811 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 9812 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 9813 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
c65a17f4 9814 tg3_flag(tp, 57765_CLASS) ||
4153577a 9815 tg3_asic_rev(tp) == ASIC_REV_5762)
87668d35
MC
9816 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
9817 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
9818 } else {
9819 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
9820 BDINFO_FLAGS_DISABLED);
9821 }
9822
63c3a66f 9823 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 9824 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
9825 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
9826 val |= (TG3_RX_STD_DMA_SZ << 2);
9827 } else
04380d40 9828 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 9829 } else
de9f5230 9830 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
9831
9832 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 9833
411da640 9834 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 9835 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 9836
63c3a66f
JP
9837 tpr->rx_jmb_prod_idx =
9838 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 9839 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 9840
2d31ecaf
MC
9841 tg3_rings_reset(tp);
9842
1da177e4 9843 /* Initialize MAC address and backoff seed. */
953c96e0 9844 __tg3_set_mac_addr(tp, false);
1da177e4
LT
9845
9846 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
9847 tw32(MAC_RX_MTU_SIZE,
9848 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
9849
9850 /* The slot time is changed by tg3_setup_phy if we
9851 * run at gigabit with half duplex.
9852 */
f2096f94
MC
9853 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
9854 (6 << TX_LENGTHS_IPG_SHIFT) |
9855 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
9856
4153577a
JP
9857 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9858 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9859 val |= tr32(MAC_TX_LENGTHS) &
9860 (TX_LENGTHS_JMB_FRM_LEN_MSK |
9861 TX_LENGTHS_CNT_DWN_VAL_MSK);
9862
9863 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
9864
9865 /* Receive rules. */
9866 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
9867 tw32(RCVLPC_CONFIG, 0x0181);
9868
9869 /* Calculate RDMAC_MODE setting early, we need it to determine
9870 * the RCVLPC_STATE_ENABLE mask.
9871 */
9872 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
9873 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
9874 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
9875 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
9876 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 9877
4153577a 9878 if (tg3_asic_rev(tp) == ASIC_REV_5717)
0339e4e3
MC
9879 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
9880
4153577a
JP
9881 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
9882 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9883 tg3_asic_rev(tp) == ASIC_REV_57780)
d30cdd28
MC
9884 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
9885 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
9886 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
9887
4153577a
JP
9888 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
9889 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 9890 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a 9891 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
9892 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
9893 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9894 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9895 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9896 }
9897 }
9898
63c3a66f 9899 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
9900 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9901
4153577a 9902 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
d3f677af
MC
9903 tp->dma_limit = 0;
9904 if (tp->dev->mtu <= ETH_DATA_LEN) {
9905 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
9906 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
9907 }
9908 }
9909
63c3a66f
JP
9910 if (tg3_flag(tp, HW_TSO_1) ||
9911 tg3_flag(tp, HW_TSO_2) ||
9912 tg3_flag(tp, HW_TSO_3))
027455ad
MC
9913 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
9914
108a6c16 9915 if (tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
9916 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9917 tg3_asic_rev(tp) == ASIC_REV_57780)
027455ad 9918 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 9919
4153577a
JP
9920 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9921 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9922 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
9923
4153577a
JP
9924 if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
9925 tg3_asic_rev(tp) == ASIC_REV_5784 ||
9926 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9927 tg3_asic_rev(tp) == ASIC_REV_57780 ||
63c3a66f 9928 tg3_flag(tp, 57765_PLUS)) {
c65a17f4
MC
9929 u32 tgtreg;
9930
4153577a 9931 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
9932 tgtreg = TG3_RDMA_RSRVCTRL_REG2;
9933 else
9934 tgtreg = TG3_RDMA_RSRVCTRL_REG;
9935
9936 val = tr32(tgtreg);
4153577a
JP
9937 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9938 tg3_asic_rev(tp) == ASIC_REV_5762) {
b4495ed8
MC
9939 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
9940 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
9941 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
9942 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
9943 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
9944 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 9945 }
c65a17f4 9946 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
41a8a7ee
MC
9947 }
9948
4153577a
JP
9949 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
9950 tg3_asic_rev(tp) == ASIC_REV_5720 ||
9951 tg3_asic_rev(tp) == ASIC_REV_5762) {
c65a17f4
MC
9952 u32 tgtreg;
9953
4153577a 9954 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
9955 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
9956 else
9957 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
9958
9959 val = tr32(tgtreg);
9960 tw32(tgtreg, val |
d309a46e
MC
9961 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
9962 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
9963 }
9964
1da177e4 9965 /* Receive/send statistics. */
63c3a66f 9966 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
9967 val = tr32(RCVLPC_STATS_ENABLE);
9968 val &= ~RCVLPC_STATSENAB_DACK_FIX;
9969 tw32(RCVLPC_STATS_ENABLE, val);
9970 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 9971 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9972 val = tr32(RCVLPC_STATS_ENABLE);
9973 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
9974 tw32(RCVLPC_STATS_ENABLE, val);
9975 } else {
9976 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
9977 }
9978 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
9979 tw32(SNDDATAI_STATSENAB, 0xffffff);
9980 tw32(SNDDATAI_STATSCTRL,
9981 (SNDDATAI_SCTRL_ENABLE |
9982 SNDDATAI_SCTRL_FASTUPD));
9983
9984 /* Setup host coalescing engine. */
9985 tw32(HOSTCC_MODE, 0);
9986 for (i = 0; i < 2000; i++) {
9987 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
9988 break;
9989 udelay(10);
9990 }
9991
d244c892 9992 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 9993
63c3a66f 9994 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9995 /* Status/statistics block address. See tg3_timer,
9996 * the tg3_periodic_fetch_stats call there, and
9997 * tg3_get_stats to see how this works for 5705/5750 chips.
9998 */
1da177e4
LT
9999 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
10000 ((u64) tp->stats_mapping >> 32));
10001 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
10002 ((u64) tp->stats_mapping & 0xffffffff));
10003 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 10004
1da177e4 10005 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
10006
10007 /* Clear statistics and status block memory areas */
10008 for (i = NIC_SRAM_STATS_BLK;
10009 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
10010 i += sizeof(u32)) {
10011 tg3_write_mem(tp, i, 0);
10012 udelay(40);
10013 }
1da177e4
LT
10014 }
10015
10016 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
10017
10018 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
10019 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 10020 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
10021 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
10022
f07e9af3
MC
10023 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
10024 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
10025 /* reset to prevent losing 1st rx packet intermittently */
10026 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10027 udelay(10);
10028 }
10029
3bda1258 10030 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
10031 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
10032 MAC_MODE_FHDE_ENABLE;
10033 if (tg3_flag(tp, ENABLE_APE))
10034 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 10035 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 10036 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a 10037 tg3_asic_rev(tp) != ASIC_REV_5700)
e8f3f6ca 10038 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
10039 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
10040 udelay(40);
10041
314fba34 10042 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 10043 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
10044 * register to preserve the GPIO settings for LOMs. The GPIOs,
10045 * whether used as inputs or outputs, are set by boot code after
10046 * reset.
10047 */
63c3a66f 10048 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
10049 u32 gpio_mask;
10050
9d26e213
MC
10051 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
10052 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
10053 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc 10054
4153577a 10055 if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc
MC
10056 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
10057 GRC_LCLCTRL_GPIO_OUTPUT3;
10058
4153577a 10059 if (tg3_asic_rev(tp) == ASIC_REV_5755)
af36e6b6
MC
10060 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
10061
aaf84465 10062 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
10063 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
10064
10065 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 10066 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
10067 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
10068 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 10069 }
1da177e4
LT
10070 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10071 udelay(100);
10072
c3b5003b 10073 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 10074 val = tr32(MSGINT_MODE);
c3b5003b
MC
10075 val |= MSGINT_MODE_ENABLE;
10076 if (tp->irq_cnt > 1)
10077 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
10078 if (!tg3_flag(tp, 1SHOT_MSI))
10079 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
10080 tw32(MSGINT_MODE, val);
10081 }
10082
63c3a66f 10083 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
10084 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
10085 udelay(40);
10086 }
10087
10088 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
10089 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
10090 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
10091 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
10092 WDMAC_MODE_LNGREAD_ENAB);
10093
4153577a
JP
10094 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10095 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 10096 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a
JP
10097 (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
10098 tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
1da177e4
LT
10099 /* nothing */
10100 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 10101 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
10102 val |= WDMAC_MODE_RX_ACCEL;
10103 }
10104 }
10105
d9ab5ad1 10106 /* Enable host coalescing bug fix */
63c3a66f 10107 if (tg3_flag(tp, 5755_PLUS))
f51f3562 10108 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 10109
4153577a 10110 if (tg3_asic_rev(tp) == ASIC_REV_5785)
788a035e
MC
10111 val |= WDMAC_MODE_BURST_ALL_DATA;
10112
1da177e4
LT
10113 tw32_f(WDMAC_MODE, val);
10114 udelay(40);
10115
63c3a66f 10116 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
10117 u16 pcix_cmd;
10118
10119 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10120 &pcix_cmd);
4153577a 10121 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
9974a356
MC
10122 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
10123 pcix_cmd |= PCI_X_CMD_READ_2K;
4153577a 10124 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
9974a356
MC
10125 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
10126 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 10127 }
9974a356
MC
10128 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10129 pcix_cmd);
1da177e4
LT
10130 }
10131
10132 tw32_f(RDMAC_MODE, rdmac_mode);
10133 udelay(40);
10134
4153577a 10135 if (tg3_asic_rev(tp) == ASIC_REV_5719) {
091f0ea3
MC
10136 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
10137 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
10138 break;
10139 }
10140 if (i < TG3_NUM_RDMA_CHANNELS) {
10141 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10142 val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
10143 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10144 tg3_flag_set(tp, 5719_RDMA_BUG);
10145 }
10146 }
10147
1da177e4 10148 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 10149 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 10150 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6 10151
4153577a 10152 if (tg3_asic_rev(tp) == ASIC_REV_5761)
9936bcf6
MC
10153 tw32(SNDDATAC_MODE,
10154 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
10155 else
10156 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
10157
1da177e4
LT
10158 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
10159 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 10160 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 10161 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
10162 val |= RCVDBDI_MODE_LRG_RING_SZ;
10163 tw32(RCVDBDI_MODE, val);
1da177e4 10164 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
10165 if (tg3_flag(tp, HW_TSO_1) ||
10166 tg3_flag(tp, HW_TSO_2) ||
10167 tg3_flag(tp, HW_TSO_3))
1da177e4 10168 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 10169 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 10170 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
10171 val |= SNDBDI_MODE_MULTI_TXQ_EN;
10172 tw32(SNDBDI_MODE, val);
1da177e4
LT
10173 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
10174
4153577a 10175 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
1da177e4
LT
10176 err = tg3_load_5701_a0_firmware_fix(tp);
10177 if (err)
10178 return err;
10179 }
10180
c4dab506
NS
10181 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
10182 /* Ignore any errors for the firmware download. If download
10183 * fails, the device will operate with EEE disabled
10184 */
10185 tg3_load_57766_firmware(tp);
10186 }
10187
63c3a66f 10188 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
10189 err = tg3_load_tso_firmware(tp);
10190 if (err)
10191 return err;
10192 }
1da177e4
LT
10193
10194 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 10195
63c3a66f 10196 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 10197 tg3_asic_rev(tp) == ASIC_REV_5906)
b1d05210 10198 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94 10199
4153577a
JP
10200 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10201 tg3_asic_rev(tp) == ASIC_REV_5762) {
f2096f94
MC
10202 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
10203 tp->tx_mode &= ~val;
10204 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
10205 }
10206
1da177e4
LT
10207 tw32_f(MAC_TX_MODE, tp->tx_mode);
10208 udelay(100);
10209
63c3a66f 10210 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 10211 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
10212
10213 /* Setup the "secret" hash key. */
10214 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
10215 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
10216 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
10217 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
10218 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
10219 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
10220 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
10221 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
10222 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
10223 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
10224 }
10225
1da177e4 10226 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 10227 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
10228 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
10229
63c3a66f 10230 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
10231 tp->rx_mode |= RX_MODE_RSS_ENABLE |
10232 RX_MODE_RSS_ITBL_HASH_BITS_7 |
10233 RX_MODE_RSS_IPV6_HASH_EN |
10234 RX_MODE_RSS_TCP_IPV6_HASH_EN |
10235 RX_MODE_RSS_IPV4_HASH_EN |
10236 RX_MODE_RSS_TCP_IPV4_HASH_EN;
10237
1da177e4
LT
10238 tw32_f(MAC_RX_MODE, tp->rx_mode);
10239 udelay(10);
10240
1da177e4
LT
10241 tw32(MAC_LED_CTRL, tp->led_ctrl);
10242
10243 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 10244 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
10245 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10246 udelay(10);
10247 }
10248 tw32_f(MAC_RX_MODE, tp->rx_mode);
10249 udelay(10);
10250
f07e9af3 10251 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a
JP
10252 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
10253 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
10254 /* Set drive transmission level to 1.2V */
10255 /* only if the signal pre-emphasis bit is not set */
10256 val = tr32(MAC_SERDES_CFG);
10257 val &= 0xfffff000;
10258 val |= 0x880;
10259 tw32(MAC_SERDES_CFG, val);
10260 }
4153577a 10261 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
1da177e4
LT
10262 tw32(MAC_SERDES_CFG, 0x616000);
10263 }
10264
10265 /* Prevent chip from dropping frames when flow control
10266 * is enabled.
10267 */
55086ad9 10268 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
10269 val = 1;
10270 else
10271 val = 2;
10272 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4 10273
4153577a 10274 if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
f07e9af3 10275 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 10276 /* Use hardware link auto-negotiation */
63c3a66f 10277 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
10278 }
10279
f07e9af3 10280 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
4153577a 10281 tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
10282 u32 tmp;
10283
10284 tmp = tr32(SERDES_RX_CTRL);
10285 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
10286 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
10287 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
10288 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10289 }
10290
63c3a66f 10291 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 10292 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 10293 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 10294
953c96e0 10295 err = tg3_setup_phy(tp, false);
dd477003
MC
10296 if (err)
10297 return err;
1da177e4 10298
f07e9af3
MC
10299 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10300 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
10301 u32 tmp;
10302
10303 /* Clear CRC stats. */
10304 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
10305 tg3_writephy(tp, MII_TG3_TEST1,
10306 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10307 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 10308 }
1da177e4
LT
10309 }
10310 }
10311
10312 __tg3_set_rx_mode(tp->dev);
10313
10314 /* Initialize receive rules. */
10315 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
10316 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
10317 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
10318 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
10319
63c3a66f 10320 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
10321 limit = 8;
10322 else
10323 limit = 16;
63c3a66f 10324 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10325 limit -= 4;
10326 switch (limit) {
10327 case 16:
10328 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
10329 case 15:
10330 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
10331 case 14:
10332 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
10333 case 13:
10334 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
10335 case 12:
10336 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
10337 case 11:
10338 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
10339 case 10:
10340 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
10341 case 9:
10342 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
10343 case 8:
10344 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
10345 case 7:
10346 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
10347 case 6:
10348 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
10349 case 5:
10350 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
10351 case 4:
10352 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
10353 case 3:
10354 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
10355 case 2:
10356 case 1:
10357
10358 default:
10359 break;
855e1111 10360 }
1da177e4 10361
63c3a66f 10362 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
10363 /* Write our heartbeat update interval to APE. */
10364 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
10365 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 10366
1da177e4
LT
10367 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
10368
1da177e4
LT
10369 return 0;
10370}
10371
10372/* Called at device open time to get the chip ready for
10373 * packet processing. Invoked with tp->lock held.
10374 */
953c96e0 10375static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
1da177e4 10376{
1da177e4
LT
10377 tg3_switch_clocks(tp);
10378
10379 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
10380
2f751b67 10381 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
10382}
10383
aed93e0b
MC
10384static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
10385{
10386 int i;
10387
10388 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
10389 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
10390
10391 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
10392 off += len;
10393
10394 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
10395 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
10396 memset(ocir, 0, TG3_OCIR_LEN);
10397 }
10398}
10399
10400/* sysfs attributes for hwmon */
10401static ssize_t tg3_show_temp(struct device *dev,
10402 struct device_attribute *devattr, char *buf)
10403{
10404 struct pci_dev *pdev = to_pci_dev(dev);
10405 struct net_device *netdev = pci_get_drvdata(pdev);
10406 struct tg3 *tp = netdev_priv(netdev);
10407 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
10408 u32 temperature;
10409
10410 spin_lock_bh(&tp->lock);
10411 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10412 sizeof(temperature));
10413 spin_unlock_bh(&tp->lock);
10414 return sprintf(buf, "%u\n", temperature);
10415}
10416
10417
10418static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
10419 TG3_TEMP_SENSOR_OFFSET);
10420static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
10421 TG3_TEMP_CAUTION_OFFSET);
10422static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
10423 TG3_TEMP_MAX_OFFSET);
10424
10425static struct attribute *tg3_attributes[] = {
10426 &sensor_dev_attr_temp1_input.dev_attr.attr,
10427 &sensor_dev_attr_temp1_crit.dev_attr.attr,
10428 &sensor_dev_attr_temp1_max.dev_attr.attr,
10429 NULL
10430};
10431
10432static const struct attribute_group tg3_group = {
10433 .attrs = tg3_attributes,
10434};
10435
aed93e0b
MC
10436static void tg3_hwmon_close(struct tg3 *tp)
10437{
aed93e0b
MC
10438 if (tp->hwmon_dev) {
10439 hwmon_device_unregister(tp->hwmon_dev);
10440 tp->hwmon_dev = NULL;
10441 sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
10442 }
aed93e0b
MC
10443}
10444
10445static void tg3_hwmon_open(struct tg3 *tp)
10446{
aed93e0b
MC
10447 int i, err;
10448 u32 size = 0;
10449 struct pci_dev *pdev = tp->pdev;
10450 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10451
10452 tg3_sd_scan_scratchpad(tp, ocirs);
10453
10454 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10455 if (!ocirs[i].src_data_length)
10456 continue;
10457
10458 size += ocirs[i].src_hdr_length;
10459 size += ocirs[i].src_data_length;
10460 }
10461
10462 if (!size)
10463 return;
10464
10465 /* Register hwmon sysfs hooks */
10466 err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
10467 if (err) {
10468 dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
10469 return;
10470 }
10471
10472 tp->hwmon_dev = hwmon_device_register(&pdev->dev);
10473 if (IS_ERR(tp->hwmon_dev)) {
10474 tp->hwmon_dev = NULL;
10475 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
10476 sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
10477 }
aed93e0b
MC
10478}
10479
10480
1da177e4
LT
10481#define TG3_STAT_ADD32(PSTAT, REG) \
10482do { u32 __val = tr32(REG); \
10483 (PSTAT)->low += __val; \
10484 if ((PSTAT)->low < __val) \
10485 (PSTAT)->high += 1; \
10486} while (0)
10487
10488static void tg3_periodic_fetch_stats(struct tg3 *tp)
10489{
10490 struct tg3_hw_stats *sp = tp->hw_stats;
10491
f4a46d1f 10492 if (!tp->link_up)
1da177e4
LT
10493 return;
10494
10495 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10496 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10497 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10498 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10499 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10500 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10501 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10502 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10503 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10504 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10505 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10506 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10507 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
091f0ea3
MC
10508 if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
10509 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10510 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10511 u32 val;
10512
10513 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10514 val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
10515 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10516 tg3_flag_clear(tp, 5719_RDMA_BUG);
10517 }
1da177e4
LT
10518
10519 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10520 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10521 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10522 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10523 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10524 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10525 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10526 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10527 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10528 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10529 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10530 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10531 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10532 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
10533
10534 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
4153577a
JP
10535 if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
10536 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10537 tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
4d958473
MC
10538 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10539 } else {
10540 u32 val = tr32(HOSTCC_FLOW_ATTN);
10541 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10542 if (val) {
10543 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10544 sp->rx_discards.low += val;
10545 if (sp->rx_discards.low < val)
10546 sp->rx_discards.high += 1;
10547 }
10548 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10549 }
463d305b 10550 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
10551}
10552
0e6cf6a9
MC
10553static void tg3_chk_missed_msi(struct tg3 *tp)
10554{
10555 u32 i;
10556
10557 for (i = 0; i < tp->irq_cnt; i++) {
10558 struct tg3_napi *tnapi = &tp->napi[i];
10559
10560 if (tg3_has_work(tnapi)) {
10561 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10562 tnapi->last_tx_cons == tnapi->tx_cons) {
10563 if (tnapi->chk_msi_cnt < 1) {
10564 tnapi->chk_msi_cnt++;
10565 return;
10566 }
7f230735 10567 tg3_msi(0, tnapi);
0e6cf6a9
MC
10568 }
10569 }
10570 tnapi->chk_msi_cnt = 0;
10571 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
10572 tnapi->last_tx_cons = tnapi->tx_cons;
10573 }
10574}
10575
1da177e4
LT
10576static void tg3_timer(unsigned long __opaque)
10577{
10578 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 10579
5b190624 10580 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
10581 goto restart_timer;
10582
f47c11ee 10583 spin_lock(&tp->lock);
1da177e4 10584
4153577a 10585 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
55086ad9 10586 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
10587 tg3_chk_missed_msi(tp);
10588
7e6c63f0
HM
10589 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
10590 /* BCM4785: Flush posted writes from GbE to host memory. */
10591 tr32(HOSTCC_MODE);
10592 }
10593
63c3a66f 10594 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
10595 /* All of this garbage is because when using non-tagged
10596 * IRQ status the mailbox/status_block protocol the chip
10597 * uses with the cpu is race prone.
10598 */
898a56f8 10599 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
10600 tw32(GRC_LOCAL_CTRL,
10601 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
10602 } else {
10603 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 10604 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 10605 }
1da177e4 10606
fac9b83e 10607 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 10608 spin_unlock(&tp->lock);
db219973 10609 tg3_reset_task_schedule(tp);
5b190624 10610 goto restart_timer;
fac9b83e 10611 }
1da177e4
LT
10612 }
10613
1da177e4
LT
10614 /* This part only runs once per second. */
10615 if (!--tp->timer_counter) {
63c3a66f 10616 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
10617 tg3_periodic_fetch_stats(tp);
10618
b0c5943f
MC
10619 if (tp->setlpicnt && !--tp->setlpicnt)
10620 tg3_phy_eee_enable(tp);
52b02d04 10621
63c3a66f 10622 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
10623 u32 mac_stat;
10624 int phy_event;
10625
10626 mac_stat = tr32(MAC_STATUS);
10627
10628 phy_event = 0;
f07e9af3 10629 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
10630 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
10631 phy_event = 1;
10632 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
10633 phy_event = 1;
10634
10635 if (phy_event)
953c96e0 10636 tg3_setup_phy(tp, false);
63c3a66f 10637 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
10638 u32 mac_stat = tr32(MAC_STATUS);
10639 int need_setup = 0;
10640
f4a46d1f 10641 if (tp->link_up &&
1da177e4
LT
10642 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
10643 need_setup = 1;
10644 }
f4a46d1f 10645 if (!tp->link_up &&
1da177e4
LT
10646 (mac_stat & (MAC_STATUS_PCS_SYNCED |
10647 MAC_STATUS_SIGNAL_DET))) {
10648 need_setup = 1;
10649 }
10650 if (need_setup) {
3d3ebe74
MC
10651 if (!tp->serdes_counter) {
10652 tw32_f(MAC_MODE,
10653 (tp->mac_mode &
10654 ~MAC_MODE_PORT_MODE_MASK));
10655 udelay(40);
10656 tw32_f(MAC_MODE, tp->mac_mode);
10657 udelay(40);
10658 }
953c96e0 10659 tg3_setup_phy(tp, false);
1da177e4 10660 }
f07e9af3 10661 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 10662 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 10663 tg3_serdes_parallel_detect(tp);
57d8b880 10664 }
1da177e4
LT
10665
10666 tp->timer_counter = tp->timer_multiplier;
10667 }
10668
130b8e4d
MC
10669 /* Heartbeat is only sent once every 2 seconds.
10670 *
10671 * The heartbeat is to tell the ASF firmware that the host
10672 * driver is still alive. In the event that the OS crashes,
10673 * ASF needs to reset the hardware to free up the FIFO space
10674 * that may be filled with rx packets destined for the host.
10675 * If the FIFO is full, ASF will no longer function properly.
10676 *
10677 * Unintended resets have been reported on real time kernels
10678 * where the timer doesn't run on time. Netpoll will also have
10679 * same problem.
10680 *
10681 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
10682 * to check the ring condition when the heartbeat is expiring
10683 * before doing the reset. This will prevent most unintended
10684 * resets.
10685 */
1da177e4 10686 if (!--tp->asf_counter) {
63c3a66f 10687 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
10688 tg3_wait_for_event_ack(tp);
10689
bbadf503 10690 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 10691 FWCMD_NICDRV_ALIVE3);
bbadf503 10692 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
10693 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
10694 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
10695
10696 tg3_generate_fw_event(tp);
1da177e4
LT
10697 }
10698 tp->asf_counter = tp->asf_multiplier;
10699 }
10700
f47c11ee 10701 spin_unlock(&tp->lock);
1da177e4 10702
f475f163 10703restart_timer:
1da177e4
LT
10704 tp->timer.expires = jiffies + tp->timer_offset;
10705 add_timer(&tp->timer);
10706}
10707
229b1ad1 10708static void tg3_timer_init(struct tg3 *tp)
21f7638e
MC
10709{
10710 if (tg3_flag(tp, TAGGED_STATUS) &&
4153577a 10711 tg3_asic_rev(tp) != ASIC_REV_5717 &&
21f7638e
MC
10712 !tg3_flag(tp, 57765_CLASS))
10713 tp->timer_offset = HZ;
10714 else
10715 tp->timer_offset = HZ / 10;
10716
10717 BUG_ON(tp->timer_offset > HZ);
10718
10719 tp->timer_multiplier = (HZ / tp->timer_offset);
10720 tp->asf_multiplier = (HZ / tp->timer_offset) *
10721 TG3_FW_UPDATE_FREQ_SEC;
10722
10723 init_timer(&tp->timer);
10724 tp->timer.data = (unsigned long) tp;
10725 tp->timer.function = tg3_timer;
10726}
10727
10728static void tg3_timer_start(struct tg3 *tp)
10729{
10730 tp->asf_counter = tp->asf_multiplier;
10731 tp->timer_counter = tp->timer_multiplier;
10732
10733 tp->timer.expires = jiffies + tp->timer_offset;
10734 add_timer(&tp->timer);
10735}
10736
10737static void tg3_timer_stop(struct tg3 *tp)
10738{
10739 del_timer_sync(&tp->timer);
10740}
10741
10742/* Restart hardware after configuration changes, self-test, etc.
10743 * Invoked with tp->lock held.
10744 */
953c96e0 10745static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
21f7638e
MC
10746 __releases(tp->lock)
10747 __acquires(tp->lock)
10748{
10749 int err;
10750
10751 err = tg3_init_hw(tp, reset_phy);
10752 if (err) {
10753 netdev_err(tp->dev,
10754 "Failed to re-initialize device, aborting\n");
10755 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10756 tg3_full_unlock(tp);
10757 tg3_timer_stop(tp);
10758 tp->irq_sync = 0;
10759 tg3_napi_enable(tp);
10760 dev_close(tp->dev);
10761 tg3_full_lock(tp, 0);
10762 }
10763 return err;
10764}
10765
10766static void tg3_reset_task(struct work_struct *work)
10767{
10768 struct tg3 *tp = container_of(work, struct tg3, reset_task);
10769 int err;
10770
10771 tg3_full_lock(tp, 0);
10772
10773 if (!netif_running(tp->dev)) {
10774 tg3_flag_clear(tp, RESET_TASK_PENDING);
10775 tg3_full_unlock(tp);
10776 return;
10777 }
10778
10779 tg3_full_unlock(tp);
10780
10781 tg3_phy_stop(tp);
10782
10783 tg3_netif_stop(tp);
10784
10785 tg3_full_lock(tp, 1);
10786
10787 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
10788 tp->write32_tx_mbox = tg3_write32_tx_mbox;
10789 tp->write32_rx_mbox = tg3_write_flush_reg32;
10790 tg3_flag_set(tp, MBOX_WRITE_REORDER);
10791 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
10792 }
10793
10794 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
953c96e0 10795 err = tg3_init_hw(tp, true);
21f7638e
MC
10796 if (err)
10797 goto out;
10798
10799 tg3_netif_start(tp);
10800
10801out:
10802 tg3_full_unlock(tp);
10803
10804 if (!err)
10805 tg3_phy_start(tp);
10806
10807 tg3_flag_clear(tp, RESET_TASK_PENDING);
10808}
10809
4f125f42 10810static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 10811{
7d12e780 10812 irq_handler_t fn;
fcfa0a32 10813 unsigned long flags;
4f125f42
MC
10814 char *name;
10815 struct tg3_napi *tnapi = &tp->napi[irq_num];
10816
10817 if (tp->irq_cnt == 1)
10818 name = tp->dev->name;
10819 else {
10820 name = &tnapi->irq_lbl[0];
10821 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
10822 name[IFNAMSIZ-1] = 0;
10823 }
fcfa0a32 10824
63c3a66f 10825 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 10826 fn = tg3_msi;
63c3a66f 10827 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 10828 fn = tg3_msi_1shot;
ab392d2d 10829 flags = 0;
fcfa0a32
MC
10830 } else {
10831 fn = tg3_interrupt;
63c3a66f 10832 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 10833 fn = tg3_interrupt_tagged;
ab392d2d 10834 flags = IRQF_SHARED;
fcfa0a32 10835 }
4f125f42
MC
10836
10837 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
10838}
10839
7938109f
MC
10840static int tg3_test_interrupt(struct tg3 *tp)
10841{
09943a18 10842 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 10843 struct net_device *dev = tp->dev;
b16250e3 10844 int err, i, intr_ok = 0;
f6eb9b1f 10845 u32 val;
7938109f 10846
d4bc3927
MC
10847 if (!netif_running(dev))
10848 return -ENODEV;
10849
7938109f
MC
10850 tg3_disable_ints(tp);
10851
4f125f42 10852 free_irq(tnapi->irq_vec, tnapi);
7938109f 10853
f6eb9b1f
MC
10854 /*
10855 * Turn off MSI one shot mode. Otherwise this test has no
10856 * observable way to know whether the interrupt was delivered.
10857 */
3aa1cdf8 10858 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
10859 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
10860 tw32(MSGINT_MODE, val);
10861 }
10862
4f125f42 10863 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 10864 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
10865 if (err)
10866 return err;
10867
898a56f8 10868 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
10869 tg3_enable_ints(tp);
10870
10871 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10872 tnapi->coal_now);
7938109f
MC
10873
10874 for (i = 0; i < 5; i++) {
b16250e3
MC
10875 u32 int_mbox, misc_host_ctrl;
10876
898a56f8 10877 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
10878 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
10879
10880 if ((int_mbox != 0) ||
10881 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
10882 intr_ok = 1;
7938109f 10883 break;
b16250e3
MC
10884 }
10885
3aa1cdf8
MC
10886 if (tg3_flag(tp, 57765_PLUS) &&
10887 tnapi->hw_status->status_tag != tnapi->last_tag)
10888 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
10889
7938109f
MC
10890 msleep(10);
10891 }
10892
10893 tg3_disable_ints(tp);
10894
4f125f42 10895 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 10896
4f125f42 10897 err = tg3_request_irq(tp, 0);
7938109f
MC
10898
10899 if (err)
10900 return err;
10901
f6eb9b1f
MC
10902 if (intr_ok) {
10903 /* Reenable MSI one shot mode. */
5b39de91 10904 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
10905 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
10906 tw32(MSGINT_MODE, val);
10907 }
7938109f 10908 return 0;
f6eb9b1f 10909 }
7938109f
MC
10910
10911 return -EIO;
10912}
10913
10914/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
10915 * successfully restored
10916 */
10917static int tg3_test_msi(struct tg3 *tp)
10918{
7938109f
MC
10919 int err;
10920 u16 pci_cmd;
10921
63c3a66f 10922 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
10923 return 0;
10924
10925 /* Turn off SERR reporting in case MSI terminates with Master
10926 * Abort.
10927 */
10928 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
10929 pci_write_config_word(tp->pdev, PCI_COMMAND,
10930 pci_cmd & ~PCI_COMMAND_SERR);
10931
10932 err = tg3_test_interrupt(tp);
10933
10934 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
10935
10936 if (!err)
10937 return 0;
10938
10939 /* other failures */
10940 if (err != -EIO)
10941 return err;
10942
10943 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
10944 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
10945 "to INTx mode. Please report this failure to the PCI "
10946 "maintainer and include system chipset information\n");
7938109f 10947
4f125f42 10948 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 10949
7938109f
MC
10950 pci_disable_msi(tp->pdev);
10951
63c3a66f 10952 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 10953 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 10954
4f125f42 10955 err = tg3_request_irq(tp, 0);
7938109f
MC
10956 if (err)
10957 return err;
10958
10959 /* Need to reset the chip because the MSI cycle may have terminated
10960 * with Master Abort.
10961 */
f47c11ee 10962 tg3_full_lock(tp, 1);
7938109f 10963
944d980e 10964 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 10965 err = tg3_init_hw(tp, true);
7938109f 10966
f47c11ee 10967 tg3_full_unlock(tp);
7938109f
MC
10968
10969 if (err)
4f125f42 10970 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
10971
10972 return err;
10973}
10974
9e9fd12d
MC
10975static int tg3_request_firmware(struct tg3 *tp)
10976{
77997ea3 10977 const struct tg3_firmware_hdr *fw_hdr;
9e9fd12d
MC
10978
10979 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
10980 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
10981 tp->fw_needed);
9e9fd12d
MC
10982 return -ENOENT;
10983 }
10984
77997ea3 10985 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
9e9fd12d
MC
10986
10987 /* Firmware blob starts with version numbers, followed by
10988 * start address and _full_ length including BSS sections
10989 * (which must be longer than the actual data, of course
10990 */
10991
77997ea3
NS
10992 tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
10993 if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
05dbe005
JP
10994 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
10995 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
10996 release_firmware(tp->fw);
10997 tp->fw = NULL;
10998 return -EINVAL;
10999 }
11000
11001 /* We no longer need firmware; we have it. */
11002 tp->fw_needed = NULL;
11003 return 0;
11004}
11005
9102426a 11006static u32 tg3_irq_count(struct tg3 *tp)
679563f4 11007{
9102426a 11008 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
679563f4 11009
9102426a 11010 if (irq_cnt > 1) {
c3b5003b
MC
11011 /* We want as many rx rings enabled as there are cpus.
11012 * In multiqueue MSI-X mode, the first MSI-X vector
11013 * only deals with link interrupts, etc, so we add
11014 * one to the number of vectors we are requesting.
11015 */
9102426a 11016 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
c3b5003b 11017 }
679563f4 11018
9102426a
MC
11019 return irq_cnt;
11020}
11021
11022static bool tg3_enable_msix(struct tg3 *tp)
11023{
11024 int i, rc;
86449944 11025 struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
9102426a 11026
0968169c
MC
11027 tp->txq_cnt = tp->txq_req;
11028 tp->rxq_cnt = tp->rxq_req;
11029 if (!tp->rxq_cnt)
11030 tp->rxq_cnt = netif_get_num_default_rss_queues();
9102426a
MC
11031 if (tp->rxq_cnt > tp->rxq_max)
11032 tp->rxq_cnt = tp->rxq_max;
cf6d6ea6
MC
11033
11034 /* Disable multiple TX rings by default. Simple round-robin hardware
11035 * scheduling of the TX rings can cause starvation of rings with
11036 * small packets when other rings have TSO or jumbo packets.
11037 */
11038 if (!tp->txq_req)
11039 tp->txq_cnt = 1;
9102426a
MC
11040
11041 tp->irq_cnt = tg3_irq_count(tp);
11042
679563f4
MC
11043 for (i = 0; i < tp->irq_max; i++) {
11044 msix_ent[i].entry = i;
11045 msix_ent[i].vector = 0;
11046 }
11047
11048 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
11049 if (rc < 0) {
11050 return false;
11051 } else if (rc != 0) {
679563f4
MC
11052 if (pci_enable_msix(tp->pdev, msix_ent, rc))
11053 return false;
05dbe005
JP
11054 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
11055 tp->irq_cnt, rc);
679563f4 11056 tp->irq_cnt = rc;
49a359e3 11057 tp->rxq_cnt = max(rc - 1, 1);
9102426a
MC
11058 if (tp->txq_cnt)
11059 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
679563f4
MC
11060 }
11061
11062 for (i = 0; i < tp->irq_max; i++)
11063 tp->napi[i].irq_vec = msix_ent[i].vector;
11064
49a359e3 11065 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
2ddaad39
BH
11066 pci_disable_msix(tp->pdev);
11067 return false;
11068 }
b92b9040 11069
9102426a
MC
11070 if (tp->irq_cnt == 1)
11071 return true;
d78b59f5 11072
9102426a
MC
11073 tg3_flag_set(tp, ENABLE_RSS);
11074
11075 if (tp->txq_cnt > 1)
11076 tg3_flag_set(tp, ENABLE_TSS);
11077
11078 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
2430b031 11079
679563f4
MC
11080 return true;
11081}
11082
07b0173c
MC
11083static void tg3_ints_init(struct tg3 *tp)
11084{
63c3a66f
JP
11085 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
11086 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
11087 /* All MSI supporting chips should support tagged
11088 * status. Assert that this is the case.
11089 */
5129c3a3
MC
11090 netdev_warn(tp->dev,
11091 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 11092 goto defcfg;
07b0173c 11093 }
4f125f42 11094
63c3a66f
JP
11095 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
11096 tg3_flag_set(tp, USING_MSIX);
11097 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
11098 tg3_flag_set(tp, USING_MSI);
679563f4 11099
63c3a66f 11100 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 11101 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 11102 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 11103 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
11104 if (!tg3_flag(tp, 1SHOT_MSI))
11105 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
11106 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
11107 }
11108defcfg:
63c3a66f 11109 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
11110 tp->irq_cnt = 1;
11111 tp->napi[0].irq_vec = tp->pdev->irq;
49a359e3
MC
11112 }
11113
11114 if (tp->irq_cnt == 1) {
11115 tp->txq_cnt = 1;
11116 tp->rxq_cnt = 1;
2ddaad39 11117 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 11118 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 11119 }
07b0173c
MC
11120}
11121
11122static void tg3_ints_fini(struct tg3 *tp)
11123{
63c3a66f 11124 if (tg3_flag(tp, USING_MSIX))
679563f4 11125 pci_disable_msix(tp->pdev);
63c3a66f 11126 else if (tg3_flag(tp, USING_MSI))
679563f4 11127 pci_disable_msi(tp->pdev);
63c3a66f
JP
11128 tg3_flag_clear(tp, USING_MSI);
11129 tg3_flag_clear(tp, USING_MSIX);
11130 tg3_flag_clear(tp, ENABLE_RSS);
11131 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
11132}
11133
be947307
MC
11134static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
11135 bool init)
1da177e4 11136{
d8f4cd38 11137 struct net_device *dev = tp->dev;
4f125f42 11138 int i, err;
1da177e4 11139
679563f4
MC
11140 /*
11141 * Setup interrupts first so we know how
11142 * many NAPI resources to allocate
11143 */
11144 tg3_ints_init(tp);
11145
90415477 11146 tg3_rss_check_indir_tbl(tp);
bcebcc46 11147
1da177e4
LT
11148 /* The placement of this call is tied
11149 * to the setup and use of Host TX descriptors.
11150 */
11151 err = tg3_alloc_consistent(tp);
11152 if (err)
679563f4 11153 goto err_out1;
88b06bc2 11154
66cfd1bd
MC
11155 tg3_napi_init(tp);
11156
fed97810 11157 tg3_napi_enable(tp);
1da177e4 11158
4f125f42
MC
11159 for (i = 0; i < tp->irq_cnt; i++) {
11160 struct tg3_napi *tnapi = &tp->napi[i];
11161 err = tg3_request_irq(tp, i);
11162 if (err) {
5bc09186
MC
11163 for (i--; i >= 0; i--) {
11164 tnapi = &tp->napi[i];
4f125f42 11165 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
11166 }
11167 goto err_out2;
4f125f42
MC
11168 }
11169 }
1da177e4 11170
f47c11ee 11171 tg3_full_lock(tp, 0);
1da177e4 11172
d8f4cd38 11173 err = tg3_init_hw(tp, reset_phy);
1da177e4 11174 if (err) {
944d980e 11175 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11176 tg3_free_rings(tp);
1da177e4
LT
11177 }
11178
f47c11ee 11179 tg3_full_unlock(tp);
1da177e4 11180
07b0173c 11181 if (err)
679563f4 11182 goto err_out3;
1da177e4 11183
d8f4cd38 11184 if (test_irq && tg3_flag(tp, USING_MSI)) {
7938109f 11185 err = tg3_test_msi(tp);
fac9b83e 11186
7938109f 11187 if (err) {
f47c11ee 11188 tg3_full_lock(tp, 0);
944d980e 11189 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 11190 tg3_free_rings(tp);
f47c11ee 11191 tg3_full_unlock(tp);
7938109f 11192
679563f4 11193 goto err_out2;
7938109f 11194 }
fcfa0a32 11195
63c3a66f 11196 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 11197 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 11198
f6eb9b1f
MC
11199 tw32(PCIE_TRANSACTION_CFG,
11200 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 11201 }
7938109f
MC
11202 }
11203
b02fd9e3
MC
11204 tg3_phy_start(tp);
11205
aed93e0b
MC
11206 tg3_hwmon_open(tp);
11207
f47c11ee 11208 tg3_full_lock(tp, 0);
1da177e4 11209
21f7638e 11210 tg3_timer_start(tp);
63c3a66f 11211 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
11212 tg3_enable_ints(tp);
11213
be947307
MC
11214 if (init)
11215 tg3_ptp_init(tp);
11216 else
11217 tg3_ptp_resume(tp);
11218
11219
f47c11ee 11220 tg3_full_unlock(tp);
1da177e4 11221
fe5f5787 11222 netif_tx_start_all_queues(dev);
1da177e4 11223
06c03c02
MB
11224 /*
11225 * Reset loopback feature if it was turned on while the device was down
11226 * make sure that it's installed properly now.
11227 */
11228 if (dev->features & NETIF_F_LOOPBACK)
11229 tg3_set_loopback(dev, dev->features);
11230
1da177e4 11231 return 0;
07b0173c 11232
679563f4 11233err_out3:
4f125f42
MC
11234 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11235 struct tg3_napi *tnapi = &tp->napi[i];
11236 free_irq(tnapi->irq_vec, tnapi);
11237 }
07b0173c 11238
679563f4 11239err_out2:
fed97810 11240 tg3_napi_disable(tp);
66cfd1bd 11241 tg3_napi_fini(tp);
07b0173c 11242 tg3_free_consistent(tp);
679563f4
MC
11243
11244err_out1:
11245 tg3_ints_fini(tp);
d8f4cd38 11246
07b0173c 11247 return err;
1da177e4
LT
11248}
11249
65138594 11250static void tg3_stop(struct tg3 *tp)
1da177e4 11251{
4f125f42 11252 int i;
1da177e4 11253
db219973 11254 tg3_reset_task_cancel(tp);
bd473da3 11255 tg3_netif_stop(tp);
1da177e4 11256
21f7638e 11257 tg3_timer_stop(tp);
1da177e4 11258
aed93e0b
MC
11259 tg3_hwmon_close(tp);
11260
24bb4fb6
MC
11261 tg3_phy_stop(tp);
11262
f47c11ee 11263 tg3_full_lock(tp, 1);
1da177e4
LT
11264
11265 tg3_disable_ints(tp);
11266
944d980e 11267 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11268 tg3_free_rings(tp);
63c3a66f 11269 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 11270
f47c11ee 11271 tg3_full_unlock(tp);
1da177e4 11272
4f125f42
MC
11273 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11274 struct tg3_napi *tnapi = &tp->napi[i];
11275 free_irq(tnapi->irq_vec, tnapi);
11276 }
07b0173c
MC
11277
11278 tg3_ints_fini(tp);
1da177e4 11279
66cfd1bd
MC
11280 tg3_napi_fini(tp);
11281
1da177e4 11282 tg3_free_consistent(tp);
65138594
MC
11283}
11284
d8f4cd38
MC
11285static int tg3_open(struct net_device *dev)
11286{
11287 struct tg3 *tp = netdev_priv(dev);
11288 int err;
11289
11290 if (tp->fw_needed) {
11291 err = tg3_request_firmware(tp);
c4dab506
NS
11292 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
11293 if (err) {
11294 netdev_warn(tp->dev, "EEE capability disabled\n");
11295 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11296 } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
11297 netdev_warn(tp->dev, "EEE capability restored\n");
11298 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
11299 }
11300 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
d8f4cd38
MC
11301 if (err)
11302 return err;
11303 } else if (err) {
11304 netdev_warn(tp->dev, "TSO capability disabled\n");
11305 tg3_flag_clear(tp, TSO_CAPABLE);
11306 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
11307 netdev_notice(tp->dev, "TSO capability restored\n");
11308 tg3_flag_set(tp, TSO_CAPABLE);
11309 }
11310 }
11311
f4a46d1f 11312 tg3_carrier_off(tp);
d8f4cd38
MC
11313
11314 err = tg3_power_up(tp);
11315 if (err)
11316 return err;
11317
11318 tg3_full_lock(tp, 0);
11319
11320 tg3_disable_ints(tp);
11321 tg3_flag_clear(tp, INIT_COMPLETE);
11322
11323 tg3_full_unlock(tp);
11324
942d1af0
NS
11325 err = tg3_start(tp,
11326 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
11327 true, true);
d8f4cd38
MC
11328 if (err) {
11329 tg3_frob_aux_power(tp, false);
11330 pci_set_power_state(tp->pdev, PCI_D3hot);
11331 }
be947307 11332
7d41e49a
MC
11333 if (tg3_flag(tp, PTP_CAPABLE)) {
11334 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
11335 &tp->pdev->dev);
11336 if (IS_ERR(tp->ptp_clock))
11337 tp->ptp_clock = NULL;
11338 }
11339
07b0173c 11340 return err;
1da177e4
LT
11341}
11342
1da177e4
LT
11343static int tg3_close(struct net_device *dev)
11344{
11345 struct tg3 *tp = netdev_priv(dev);
11346
be947307
MC
11347 tg3_ptp_fini(tp);
11348
65138594 11349 tg3_stop(tp);
1da177e4 11350
92feeabf
MC
11351 /* Clear stats across close / open calls */
11352 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
11353 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 11354
c866b7ea 11355 tg3_power_down(tp);
bc1c7567 11356
f4a46d1f 11357 tg3_carrier_off(tp);
bc1c7567 11358
1da177e4
LT
11359 return 0;
11360}
11361
511d2224 11362static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
11363{
11364 return ((u64)val->high << 32) | ((u64)val->low);
11365}
11366
65ec698d 11367static u64 tg3_calc_crc_errors(struct tg3 *tp)
1da177e4
LT
11368{
11369 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11370
f07e9af3 11371 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a
JP
11372 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
11373 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
11374 u32 val;
11375
569a5df8
MC
11376 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
11377 tg3_writephy(tp, MII_TG3_TEST1,
11378 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 11379 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
11380 } else
11381 val = 0;
1da177e4
LT
11382
11383 tp->phy_crc_errors += val;
11384
11385 return tp->phy_crc_errors;
11386 }
11387
11388 return get_stat64(&hw_stats->rx_fcs_errors);
11389}
11390
11391#define ESTAT_ADD(member) \
11392 estats->member = old_estats->member + \
511d2224 11393 get_stat64(&hw_stats->member)
1da177e4 11394
65ec698d 11395static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
1da177e4 11396{
1da177e4
LT
11397 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
11398 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11399
1da177e4
LT
11400 ESTAT_ADD(rx_octets);
11401 ESTAT_ADD(rx_fragments);
11402 ESTAT_ADD(rx_ucast_packets);
11403 ESTAT_ADD(rx_mcast_packets);
11404 ESTAT_ADD(rx_bcast_packets);
11405 ESTAT_ADD(rx_fcs_errors);
11406 ESTAT_ADD(rx_align_errors);
11407 ESTAT_ADD(rx_xon_pause_rcvd);
11408 ESTAT_ADD(rx_xoff_pause_rcvd);
11409 ESTAT_ADD(rx_mac_ctrl_rcvd);
11410 ESTAT_ADD(rx_xoff_entered);
11411 ESTAT_ADD(rx_frame_too_long_errors);
11412 ESTAT_ADD(rx_jabbers);
11413 ESTAT_ADD(rx_undersize_packets);
11414 ESTAT_ADD(rx_in_length_errors);
11415 ESTAT_ADD(rx_out_length_errors);
11416 ESTAT_ADD(rx_64_or_less_octet_packets);
11417 ESTAT_ADD(rx_65_to_127_octet_packets);
11418 ESTAT_ADD(rx_128_to_255_octet_packets);
11419 ESTAT_ADD(rx_256_to_511_octet_packets);
11420 ESTAT_ADD(rx_512_to_1023_octet_packets);
11421 ESTAT_ADD(rx_1024_to_1522_octet_packets);
11422 ESTAT_ADD(rx_1523_to_2047_octet_packets);
11423 ESTAT_ADD(rx_2048_to_4095_octet_packets);
11424 ESTAT_ADD(rx_4096_to_8191_octet_packets);
11425 ESTAT_ADD(rx_8192_to_9022_octet_packets);
11426
11427 ESTAT_ADD(tx_octets);
11428 ESTAT_ADD(tx_collisions);
11429 ESTAT_ADD(tx_xon_sent);
11430 ESTAT_ADD(tx_xoff_sent);
11431 ESTAT_ADD(tx_flow_control);
11432 ESTAT_ADD(tx_mac_errors);
11433 ESTAT_ADD(tx_single_collisions);
11434 ESTAT_ADD(tx_mult_collisions);
11435 ESTAT_ADD(tx_deferred);
11436 ESTAT_ADD(tx_excessive_collisions);
11437 ESTAT_ADD(tx_late_collisions);
11438 ESTAT_ADD(tx_collide_2times);
11439 ESTAT_ADD(tx_collide_3times);
11440 ESTAT_ADD(tx_collide_4times);
11441 ESTAT_ADD(tx_collide_5times);
11442 ESTAT_ADD(tx_collide_6times);
11443 ESTAT_ADD(tx_collide_7times);
11444 ESTAT_ADD(tx_collide_8times);
11445 ESTAT_ADD(tx_collide_9times);
11446 ESTAT_ADD(tx_collide_10times);
11447 ESTAT_ADD(tx_collide_11times);
11448 ESTAT_ADD(tx_collide_12times);
11449 ESTAT_ADD(tx_collide_13times);
11450 ESTAT_ADD(tx_collide_14times);
11451 ESTAT_ADD(tx_collide_15times);
11452 ESTAT_ADD(tx_ucast_packets);
11453 ESTAT_ADD(tx_mcast_packets);
11454 ESTAT_ADD(tx_bcast_packets);
11455 ESTAT_ADD(tx_carrier_sense_errors);
11456 ESTAT_ADD(tx_discards);
11457 ESTAT_ADD(tx_errors);
11458
11459 ESTAT_ADD(dma_writeq_full);
11460 ESTAT_ADD(dma_write_prioq_full);
11461 ESTAT_ADD(rxbds_empty);
11462 ESTAT_ADD(rx_discards);
11463 ESTAT_ADD(rx_errors);
11464 ESTAT_ADD(rx_threshold_hit);
11465
11466 ESTAT_ADD(dma_readq_full);
11467 ESTAT_ADD(dma_read_prioq_full);
11468 ESTAT_ADD(tx_comp_queue_full);
11469
11470 ESTAT_ADD(ring_set_send_prod_index);
11471 ESTAT_ADD(ring_status_update);
11472 ESTAT_ADD(nic_irqs);
11473 ESTAT_ADD(nic_avoided_irqs);
11474 ESTAT_ADD(nic_tx_threshold_hit);
11475
4452d099 11476 ESTAT_ADD(mbuf_lwm_thresh_hit);
1da177e4
LT
11477}
11478
65ec698d 11479static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
1da177e4 11480{
511d2224 11481 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
11482 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11483
1da177e4
LT
11484 stats->rx_packets = old_stats->rx_packets +
11485 get_stat64(&hw_stats->rx_ucast_packets) +
11486 get_stat64(&hw_stats->rx_mcast_packets) +
11487 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 11488
1da177e4
LT
11489 stats->tx_packets = old_stats->tx_packets +
11490 get_stat64(&hw_stats->tx_ucast_packets) +
11491 get_stat64(&hw_stats->tx_mcast_packets) +
11492 get_stat64(&hw_stats->tx_bcast_packets);
11493
11494 stats->rx_bytes = old_stats->rx_bytes +
11495 get_stat64(&hw_stats->rx_octets);
11496 stats->tx_bytes = old_stats->tx_bytes +
11497 get_stat64(&hw_stats->tx_octets);
11498
11499 stats->rx_errors = old_stats->rx_errors +
4f63b877 11500 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
11501 stats->tx_errors = old_stats->tx_errors +
11502 get_stat64(&hw_stats->tx_errors) +
11503 get_stat64(&hw_stats->tx_mac_errors) +
11504 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11505 get_stat64(&hw_stats->tx_discards);
11506
11507 stats->multicast = old_stats->multicast +
11508 get_stat64(&hw_stats->rx_mcast_packets);
11509 stats->collisions = old_stats->collisions +
11510 get_stat64(&hw_stats->tx_collisions);
11511
11512 stats->rx_length_errors = old_stats->rx_length_errors +
11513 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11514 get_stat64(&hw_stats->rx_undersize_packets);
11515
11516 stats->rx_over_errors = old_stats->rx_over_errors +
11517 get_stat64(&hw_stats->rxbds_empty);
11518 stats->rx_frame_errors = old_stats->rx_frame_errors +
11519 get_stat64(&hw_stats->rx_align_errors);
11520 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11521 get_stat64(&hw_stats->tx_discards);
11522 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11523 get_stat64(&hw_stats->tx_carrier_sense_errors);
11524
11525 stats->rx_crc_errors = old_stats->rx_crc_errors +
65ec698d 11526 tg3_calc_crc_errors(tp);
1da177e4 11527
4f63b877
JL
11528 stats->rx_missed_errors = old_stats->rx_missed_errors +
11529 get_stat64(&hw_stats->rx_discards);
11530
b0057c51 11531 stats->rx_dropped = tp->rx_dropped;
48855432 11532 stats->tx_dropped = tp->tx_dropped;
1da177e4
LT
11533}
11534
1da177e4
LT
11535static int tg3_get_regs_len(struct net_device *dev)
11536{
97bd8e49 11537 return TG3_REG_BLK_SIZE;
1da177e4
LT
11538}
11539
11540static void tg3_get_regs(struct net_device *dev,
11541 struct ethtool_regs *regs, void *_p)
11542{
1da177e4 11543 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
11544
11545 regs->version = 0;
11546
97bd8e49 11547 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 11548
80096068 11549 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11550 return;
11551
f47c11ee 11552 tg3_full_lock(tp, 0);
1da177e4 11553
97bd8e49 11554 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 11555
f47c11ee 11556 tg3_full_unlock(tp);
1da177e4
LT
11557}
11558
11559static int tg3_get_eeprom_len(struct net_device *dev)
11560{
11561 struct tg3 *tp = netdev_priv(dev);
11562
11563 return tp->nvram_size;
11564}
11565
1da177e4
LT
11566static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11567{
11568 struct tg3 *tp = netdev_priv(dev);
11569 int ret;
11570 u8 *pd;
b9fc7dc5 11571 u32 i, offset, len, b_offset, b_count;
a9dc529d 11572 __be32 val;
1da177e4 11573
63c3a66f 11574 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11575 return -EINVAL;
11576
80096068 11577 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11578 return -EAGAIN;
11579
1da177e4
LT
11580 offset = eeprom->offset;
11581 len = eeprom->len;
11582 eeprom->len = 0;
11583
11584 eeprom->magic = TG3_EEPROM_MAGIC;
11585
11586 if (offset & 3) {
11587 /* adjustments to start on required 4 byte boundary */
11588 b_offset = offset & 3;
11589 b_count = 4 - b_offset;
11590 if (b_count > len) {
11591 /* i.e. offset=1 len=2 */
11592 b_count = len;
11593 }
a9dc529d 11594 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
11595 if (ret)
11596 return ret;
be98da6a 11597 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
11598 len -= b_count;
11599 offset += b_count;
c6cdf436 11600 eeprom->len += b_count;
1da177e4
LT
11601 }
11602
25985edc 11603 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
11604 pd = &data[eeprom->len];
11605 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 11606 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
11607 if (ret) {
11608 eeprom->len += i;
11609 return ret;
11610 }
1da177e4
LT
11611 memcpy(pd + i, &val, 4);
11612 }
11613 eeprom->len += i;
11614
11615 if (len & 3) {
11616 /* read last bytes not ending on 4 byte boundary */
11617 pd = &data[eeprom->len];
11618 b_count = len & 3;
11619 b_offset = offset + len - b_count;
a9dc529d 11620 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
11621 if (ret)
11622 return ret;
b9fc7dc5 11623 memcpy(pd, &val, b_count);
1da177e4
LT
11624 eeprom->len += b_count;
11625 }
11626 return 0;
11627}
11628
1da177e4
LT
11629static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11630{
11631 struct tg3 *tp = netdev_priv(dev);
11632 int ret;
b9fc7dc5 11633 u32 offset, len, b_offset, odd_len;
1da177e4 11634 u8 *buf;
a9dc529d 11635 __be32 start, end;
1da177e4 11636
80096068 11637 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11638 return -EAGAIN;
11639
63c3a66f 11640 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 11641 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
11642 return -EINVAL;
11643
11644 offset = eeprom->offset;
11645 len = eeprom->len;
11646
11647 if ((b_offset = (offset & 3))) {
11648 /* adjustments to start on required 4 byte boundary */
a9dc529d 11649 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
11650 if (ret)
11651 return ret;
1da177e4
LT
11652 len += b_offset;
11653 offset &= ~3;
1c8594b4
MC
11654 if (len < 4)
11655 len = 4;
1da177e4
LT
11656 }
11657
11658 odd_len = 0;
1c8594b4 11659 if (len & 3) {
1da177e4
LT
11660 /* adjustments to end on required 4 byte boundary */
11661 odd_len = 1;
11662 len = (len + 3) & ~3;
a9dc529d 11663 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
11664 if (ret)
11665 return ret;
1da177e4
LT
11666 }
11667
11668 buf = data;
11669 if (b_offset || odd_len) {
11670 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 11671 if (!buf)
1da177e4
LT
11672 return -ENOMEM;
11673 if (b_offset)
11674 memcpy(buf, &start, 4);
11675 if (odd_len)
11676 memcpy(buf+len-4, &end, 4);
11677 memcpy(buf + b_offset, data, eeprom->len);
11678 }
11679
11680 ret = tg3_nvram_write_block(tp, offset, len, buf);
11681
11682 if (buf != data)
11683 kfree(buf);
11684
11685 return ret;
11686}
11687
11688static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11689{
b02fd9e3
MC
11690 struct tg3 *tp = netdev_priv(dev);
11691
63c3a66f 11692 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11693 struct phy_device *phydev;
f07e9af3 11694 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11695 return -EAGAIN;
3f0e3ad7
MC
11696 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11697 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 11698 }
6aa20a22 11699
1da177e4
LT
11700 cmd->supported = (SUPPORTED_Autoneg);
11701
f07e9af3 11702 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
11703 cmd->supported |= (SUPPORTED_1000baseT_Half |
11704 SUPPORTED_1000baseT_Full);
11705
f07e9af3 11706 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
11707 cmd->supported |= (SUPPORTED_100baseT_Half |
11708 SUPPORTED_100baseT_Full |
11709 SUPPORTED_10baseT_Half |
11710 SUPPORTED_10baseT_Full |
3bebab59 11711 SUPPORTED_TP);
ef348144
KK
11712 cmd->port = PORT_TP;
11713 } else {
1da177e4 11714 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
11715 cmd->port = PORT_FIBRE;
11716 }
6aa20a22 11717
1da177e4 11718 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
11719 if (tg3_flag(tp, PAUSE_AUTONEG)) {
11720 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
11721 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11722 cmd->advertising |= ADVERTISED_Pause;
11723 } else {
11724 cmd->advertising |= ADVERTISED_Pause |
11725 ADVERTISED_Asym_Pause;
11726 }
11727 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11728 cmd->advertising |= ADVERTISED_Asym_Pause;
11729 }
11730 }
f4a46d1f 11731 if (netif_running(dev) && tp->link_up) {
70739497 11732 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 11733 cmd->duplex = tp->link_config.active_duplex;
859edb26 11734 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
11735 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
11736 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
11737 cmd->eth_tp_mdix = ETH_TP_MDI_X;
11738 else
11739 cmd->eth_tp_mdix = ETH_TP_MDI;
11740 }
64c22182 11741 } else {
e740522e
MC
11742 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
11743 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 11744 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 11745 }
882e9793 11746 cmd->phy_address = tp->phy_addr;
7e5856bd 11747 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
11748 cmd->autoneg = tp->link_config.autoneg;
11749 cmd->maxtxpkt = 0;
11750 cmd->maxrxpkt = 0;
11751 return 0;
11752}
6aa20a22 11753
1da177e4
LT
11754static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11755{
11756 struct tg3 *tp = netdev_priv(dev);
25db0338 11757 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 11758
63c3a66f 11759 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11760 struct phy_device *phydev;
f07e9af3 11761 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11762 return -EAGAIN;
3f0e3ad7
MC
11763 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11764 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
11765 }
11766
7e5856bd
MC
11767 if (cmd->autoneg != AUTONEG_ENABLE &&
11768 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 11769 return -EINVAL;
7e5856bd
MC
11770
11771 if (cmd->autoneg == AUTONEG_DISABLE &&
11772 cmd->duplex != DUPLEX_FULL &&
11773 cmd->duplex != DUPLEX_HALF)
37ff238d 11774 return -EINVAL;
1da177e4 11775
7e5856bd
MC
11776 if (cmd->autoneg == AUTONEG_ENABLE) {
11777 u32 mask = ADVERTISED_Autoneg |
11778 ADVERTISED_Pause |
11779 ADVERTISED_Asym_Pause;
11780
f07e9af3 11781 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
11782 mask |= ADVERTISED_1000baseT_Half |
11783 ADVERTISED_1000baseT_Full;
11784
f07e9af3 11785 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
11786 mask |= ADVERTISED_100baseT_Half |
11787 ADVERTISED_100baseT_Full |
11788 ADVERTISED_10baseT_Half |
11789 ADVERTISED_10baseT_Full |
11790 ADVERTISED_TP;
11791 else
11792 mask |= ADVERTISED_FIBRE;
11793
11794 if (cmd->advertising & ~mask)
11795 return -EINVAL;
11796
11797 mask &= (ADVERTISED_1000baseT_Half |
11798 ADVERTISED_1000baseT_Full |
11799 ADVERTISED_100baseT_Half |
11800 ADVERTISED_100baseT_Full |
11801 ADVERTISED_10baseT_Half |
11802 ADVERTISED_10baseT_Full);
11803
11804 cmd->advertising &= mask;
11805 } else {
f07e9af3 11806 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 11807 if (speed != SPEED_1000)
7e5856bd
MC
11808 return -EINVAL;
11809
11810 if (cmd->duplex != DUPLEX_FULL)
11811 return -EINVAL;
11812 } else {
25db0338
DD
11813 if (speed != SPEED_100 &&
11814 speed != SPEED_10)
7e5856bd
MC
11815 return -EINVAL;
11816 }
11817 }
11818
f47c11ee 11819 tg3_full_lock(tp, 0);
1da177e4
LT
11820
11821 tp->link_config.autoneg = cmd->autoneg;
11822 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
11823 tp->link_config.advertising = (cmd->advertising |
11824 ADVERTISED_Autoneg);
e740522e
MC
11825 tp->link_config.speed = SPEED_UNKNOWN;
11826 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
11827 } else {
11828 tp->link_config.advertising = 0;
25db0338 11829 tp->link_config.speed = speed;
1da177e4 11830 tp->link_config.duplex = cmd->duplex;
b02fd9e3 11831 }
6aa20a22 11832
fdad8de4
NS
11833 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
11834
ce20f161
NS
11835 tg3_warn_mgmt_link_flap(tp);
11836
1da177e4 11837 if (netif_running(dev))
953c96e0 11838 tg3_setup_phy(tp, true);
1da177e4 11839
f47c11ee 11840 tg3_full_unlock(tp);
6aa20a22 11841
1da177e4
LT
11842 return 0;
11843}
6aa20a22 11844
1da177e4
LT
11845static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
11846{
11847 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11848
68aad78c
RJ
11849 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
11850 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
11851 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
11852 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 11853}
6aa20a22 11854
1da177e4
LT
11855static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11856{
11857 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11858
63c3a66f 11859 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
11860 wol->supported = WAKE_MAGIC;
11861 else
11862 wol->supported = 0;
1da177e4 11863 wol->wolopts = 0;
63c3a66f 11864 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
11865 wol->wolopts = WAKE_MAGIC;
11866 memset(&wol->sopass, 0, sizeof(wol->sopass));
11867}
6aa20a22 11868
1da177e4
LT
11869static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11870{
11871 struct tg3 *tp = netdev_priv(dev);
12dac075 11872 struct device *dp = &tp->pdev->dev;
6aa20a22 11873
1da177e4
LT
11874 if (wol->wolopts & ~WAKE_MAGIC)
11875 return -EINVAL;
11876 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 11877 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 11878 return -EINVAL;
6aa20a22 11879
f2dc0d18
RW
11880 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
11881
f47c11ee 11882 spin_lock_bh(&tp->lock);
f2dc0d18 11883 if (device_may_wakeup(dp))
63c3a66f 11884 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 11885 else
63c3a66f 11886 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 11887 spin_unlock_bh(&tp->lock);
6aa20a22 11888
1da177e4
LT
11889 return 0;
11890}
6aa20a22 11891
1da177e4
LT
11892static u32 tg3_get_msglevel(struct net_device *dev)
11893{
11894 struct tg3 *tp = netdev_priv(dev);
11895 return tp->msg_enable;
11896}
6aa20a22 11897
1da177e4
LT
11898static void tg3_set_msglevel(struct net_device *dev, u32 value)
11899{
11900 struct tg3 *tp = netdev_priv(dev);
11901 tp->msg_enable = value;
11902}
6aa20a22 11903
1da177e4
LT
11904static int tg3_nway_reset(struct net_device *dev)
11905{
11906 struct tg3 *tp = netdev_priv(dev);
1da177e4 11907 int r;
6aa20a22 11908
1da177e4
LT
11909 if (!netif_running(dev))
11910 return -EAGAIN;
11911
f07e9af3 11912 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
11913 return -EINVAL;
11914
ce20f161
NS
11915 tg3_warn_mgmt_link_flap(tp);
11916
63c3a66f 11917 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 11918 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11919 return -EAGAIN;
3f0e3ad7 11920 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
11921 } else {
11922 u32 bmcr;
11923
11924 spin_lock_bh(&tp->lock);
11925 r = -EINVAL;
11926 tg3_readphy(tp, MII_BMCR, &bmcr);
11927 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
11928 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 11929 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
11930 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
11931 BMCR_ANENABLE);
11932 r = 0;
11933 }
11934 spin_unlock_bh(&tp->lock);
1da177e4 11935 }
6aa20a22 11936
1da177e4
LT
11937 return r;
11938}
6aa20a22 11939
1da177e4
LT
11940static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
11941{
11942 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11943
2c49a44d 11944 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 11945 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 11946 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
11947 else
11948 ering->rx_jumbo_max_pending = 0;
11949
11950 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
11951
11952 ering->rx_pending = tp->rx_pending;
63c3a66f 11953 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
11954 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
11955 else
11956 ering->rx_jumbo_pending = 0;
11957
f3f3f27e 11958 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 11959}
6aa20a22 11960
1da177e4
LT
11961static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
11962{
11963 struct tg3 *tp = netdev_priv(dev);
646c9edd 11964 int i, irq_sync = 0, err = 0;
6aa20a22 11965
2c49a44d
MC
11966 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
11967 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
11968 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
11969 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 11970 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 11971 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 11972 return -EINVAL;
6aa20a22 11973
bbe832c0 11974 if (netif_running(dev)) {
b02fd9e3 11975 tg3_phy_stop(tp);
1da177e4 11976 tg3_netif_stop(tp);
bbe832c0
MC
11977 irq_sync = 1;
11978 }
1da177e4 11979
bbe832c0 11980 tg3_full_lock(tp, irq_sync);
6aa20a22 11981
1da177e4
LT
11982 tp->rx_pending = ering->rx_pending;
11983
63c3a66f 11984 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
11985 tp->rx_pending > 63)
11986 tp->rx_pending = 63;
11987 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 11988
6fd45cb8 11989 for (i = 0; i < tp->irq_max; i++)
646c9edd 11990 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
11991
11992 if (netif_running(dev)) {
944d980e 11993 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 11994 err = tg3_restart_hw(tp, false);
b9ec6c1b
MC
11995 if (!err)
11996 tg3_netif_start(tp);
1da177e4
LT
11997 }
11998
f47c11ee 11999 tg3_full_unlock(tp);
6aa20a22 12000
b02fd9e3
MC
12001 if (irq_sync && !err)
12002 tg3_phy_start(tp);
12003
b9ec6c1b 12004 return err;
1da177e4 12005}
6aa20a22 12006
1da177e4
LT
12007static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12008{
12009 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12010
63c3a66f 12011 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 12012
4a2db503 12013 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
12014 epause->rx_pause = 1;
12015 else
12016 epause->rx_pause = 0;
12017
4a2db503 12018 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
12019 epause->tx_pause = 1;
12020 else
12021 epause->tx_pause = 0;
1da177e4 12022}
6aa20a22 12023
1da177e4
LT
12024static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12025{
12026 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 12027 int err = 0;
6aa20a22 12028
ce20f161
NS
12029 if (tp->link_config.autoneg == AUTONEG_ENABLE)
12030 tg3_warn_mgmt_link_flap(tp);
12031
63c3a66f 12032 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
12033 u32 newadv;
12034 struct phy_device *phydev;
1da177e4 12035
2712168f 12036 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 12037
2712168f
MC
12038 if (!(phydev->supported & SUPPORTED_Pause) ||
12039 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 12040 (epause->rx_pause != epause->tx_pause)))
2712168f 12041 return -EINVAL;
1da177e4 12042
2712168f
MC
12043 tp->link_config.flowctrl = 0;
12044 if (epause->rx_pause) {
12045 tp->link_config.flowctrl |= FLOW_CTRL_RX;
12046
12047 if (epause->tx_pause) {
12048 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12049 newadv = ADVERTISED_Pause;
b02fd9e3 12050 } else
2712168f
MC
12051 newadv = ADVERTISED_Pause |
12052 ADVERTISED_Asym_Pause;
12053 } else if (epause->tx_pause) {
12054 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12055 newadv = ADVERTISED_Asym_Pause;
12056 } else
12057 newadv = 0;
12058
12059 if (epause->autoneg)
63c3a66f 12060 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 12061 else
63c3a66f 12062 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 12063
f07e9af3 12064 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
12065 u32 oldadv = phydev->advertising &
12066 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
12067 if (oldadv != newadv) {
12068 phydev->advertising &=
12069 ~(ADVERTISED_Pause |
12070 ADVERTISED_Asym_Pause);
12071 phydev->advertising |= newadv;
12072 if (phydev->autoneg) {
12073 /*
12074 * Always renegotiate the link to
12075 * inform our link partner of our
12076 * flow control settings, even if the
12077 * flow control is forced. Let
12078 * tg3_adjust_link() do the final
12079 * flow control setup.
12080 */
12081 return phy_start_aneg(phydev);
b02fd9e3 12082 }
b02fd9e3 12083 }
b02fd9e3 12084
2712168f 12085 if (!epause->autoneg)
b02fd9e3 12086 tg3_setup_flow_control(tp, 0, 0);
2712168f 12087 } else {
c6700ce2 12088 tp->link_config.advertising &=
2712168f
MC
12089 ~(ADVERTISED_Pause |
12090 ADVERTISED_Asym_Pause);
c6700ce2 12091 tp->link_config.advertising |= newadv;
b02fd9e3
MC
12092 }
12093 } else {
12094 int irq_sync = 0;
12095
12096 if (netif_running(dev)) {
12097 tg3_netif_stop(tp);
12098 irq_sync = 1;
12099 }
12100
12101 tg3_full_lock(tp, irq_sync);
12102
12103 if (epause->autoneg)
63c3a66f 12104 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 12105 else
63c3a66f 12106 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 12107 if (epause->rx_pause)
e18ce346 12108 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 12109 else
e18ce346 12110 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 12111 if (epause->tx_pause)
e18ce346 12112 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 12113 else
e18ce346 12114 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
12115
12116 if (netif_running(dev)) {
12117 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 12118 err = tg3_restart_hw(tp, false);
b02fd9e3
MC
12119 if (!err)
12120 tg3_netif_start(tp);
12121 }
12122
12123 tg3_full_unlock(tp);
12124 }
6aa20a22 12125
fdad8de4
NS
12126 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12127
b9ec6c1b 12128 return err;
1da177e4 12129}
6aa20a22 12130
de6f31eb 12131static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 12132{
b9f2c044
JG
12133 switch (sset) {
12134 case ETH_SS_TEST:
12135 return TG3_NUM_TEST;
12136 case ETH_SS_STATS:
12137 return TG3_NUM_STATS;
12138 default:
12139 return -EOPNOTSUPP;
12140 }
4cafd3f5
MC
12141}
12142
90415477
MC
12143static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
12144 u32 *rules __always_unused)
12145{
12146 struct tg3 *tp = netdev_priv(dev);
12147
12148 if (!tg3_flag(tp, SUPPORT_MSIX))
12149 return -EOPNOTSUPP;
12150
12151 switch (info->cmd) {
12152 case ETHTOOL_GRXRINGS:
12153 if (netif_running(tp->dev))
9102426a 12154 info->data = tp->rxq_cnt;
90415477
MC
12155 else {
12156 info->data = num_online_cpus();
9102426a
MC
12157 if (info->data > TG3_RSS_MAX_NUM_QS)
12158 info->data = TG3_RSS_MAX_NUM_QS;
90415477
MC
12159 }
12160
12161 /* The first interrupt vector only
12162 * handles link interrupts.
12163 */
12164 info->data -= 1;
12165 return 0;
12166
12167 default:
12168 return -EOPNOTSUPP;
12169 }
12170}
12171
12172static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
12173{
12174 u32 size = 0;
12175 struct tg3 *tp = netdev_priv(dev);
12176
12177 if (tg3_flag(tp, SUPPORT_MSIX))
12178 size = TG3_RSS_INDIR_TBL_SIZE;
12179
12180 return size;
12181}
12182
12183static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
12184{
12185 struct tg3 *tp = netdev_priv(dev);
12186 int i;
12187
12188 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12189 indir[i] = tp->rss_ind_tbl[i];
12190
12191 return 0;
12192}
12193
12194static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
12195{
12196 struct tg3 *tp = netdev_priv(dev);
12197 size_t i;
12198
12199 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12200 tp->rss_ind_tbl[i] = indir[i];
12201
12202 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
12203 return 0;
12204
12205 /* It is legal to write the indirection
12206 * table while the device is running.
12207 */
12208 tg3_full_lock(tp, 0);
12209 tg3_rss_write_indir_tbl(tp);
12210 tg3_full_unlock(tp);
12211
12212 return 0;
12213}
12214
0968169c
MC
12215static void tg3_get_channels(struct net_device *dev,
12216 struct ethtool_channels *channel)
12217{
12218 struct tg3 *tp = netdev_priv(dev);
12219 u32 deflt_qs = netif_get_num_default_rss_queues();
12220
12221 channel->max_rx = tp->rxq_max;
12222 channel->max_tx = tp->txq_max;
12223
12224 if (netif_running(dev)) {
12225 channel->rx_count = tp->rxq_cnt;
12226 channel->tx_count = tp->txq_cnt;
12227 } else {
12228 if (tp->rxq_req)
12229 channel->rx_count = tp->rxq_req;
12230 else
12231 channel->rx_count = min(deflt_qs, tp->rxq_max);
12232
12233 if (tp->txq_req)
12234 channel->tx_count = tp->txq_req;
12235 else
12236 channel->tx_count = min(deflt_qs, tp->txq_max);
12237 }
12238}
12239
12240static int tg3_set_channels(struct net_device *dev,
12241 struct ethtool_channels *channel)
12242{
12243 struct tg3 *tp = netdev_priv(dev);
12244
12245 if (!tg3_flag(tp, SUPPORT_MSIX))
12246 return -EOPNOTSUPP;
12247
12248 if (channel->rx_count > tp->rxq_max ||
12249 channel->tx_count > tp->txq_max)
12250 return -EINVAL;
12251
12252 tp->rxq_req = channel->rx_count;
12253 tp->txq_req = channel->tx_count;
12254
12255 if (!netif_running(dev))
12256 return 0;
12257
12258 tg3_stop(tp);
12259
f4a46d1f 12260 tg3_carrier_off(tp);
0968169c 12261
be947307 12262 tg3_start(tp, true, false, false);
0968169c
MC
12263
12264 return 0;
12265}
12266
de6f31eb 12267static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
12268{
12269 switch (stringset) {
12270 case ETH_SS_STATS:
12271 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
12272 break;
4cafd3f5
MC
12273 case ETH_SS_TEST:
12274 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
12275 break;
1da177e4
LT
12276 default:
12277 WARN_ON(1); /* we need a WARN() */
12278 break;
12279 }
12280}
12281
81b8709c 12282static int tg3_set_phys_id(struct net_device *dev,
12283 enum ethtool_phys_id_state state)
4009a93d
MC
12284{
12285 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
12286
12287 if (!netif_running(tp->dev))
12288 return -EAGAIN;
12289
81b8709c 12290 switch (state) {
12291 case ETHTOOL_ID_ACTIVE:
fce55922 12292 return 1; /* cycle on/off once per second */
4009a93d 12293
81b8709c 12294 case ETHTOOL_ID_ON:
12295 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12296 LED_CTRL_1000MBPS_ON |
12297 LED_CTRL_100MBPS_ON |
12298 LED_CTRL_10MBPS_ON |
12299 LED_CTRL_TRAFFIC_OVERRIDE |
12300 LED_CTRL_TRAFFIC_BLINK |
12301 LED_CTRL_TRAFFIC_LED);
12302 break;
6aa20a22 12303
81b8709c 12304 case ETHTOOL_ID_OFF:
12305 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12306 LED_CTRL_TRAFFIC_OVERRIDE);
12307 break;
4009a93d 12308
81b8709c 12309 case ETHTOOL_ID_INACTIVE:
12310 tw32(MAC_LED_CTRL, tp->led_ctrl);
12311 break;
4009a93d 12312 }
81b8709c 12313
4009a93d
MC
12314 return 0;
12315}
12316
de6f31eb 12317static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
12318 struct ethtool_stats *estats, u64 *tmp_stats)
12319{
12320 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 12321
b546e46f
MC
12322 if (tp->hw_stats)
12323 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
12324 else
12325 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
12326}
12327
535a490e 12328static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
12329{
12330 int i;
12331 __be32 *buf;
12332 u32 offset = 0, len = 0;
12333 u32 magic, val;
12334
63c3a66f 12335 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
12336 return NULL;
12337
12338 if (magic == TG3_EEPROM_MAGIC) {
12339 for (offset = TG3_NVM_DIR_START;
12340 offset < TG3_NVM_DIR_END;
12341 offset += TG3_NVM_DIRENT_SIZE) {
12342 if (tg3_nvram_read(tp, offset, &val))
12343 return NULL;
12344
12345 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
12346 TG3_NVM_DIRTYPE_EXTVPD)
12347 break;
12348 }
12349
12350 if (offset != TG3_NVM_DIR_END) {
12351 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
12352 if (tg3_nvram_read(tp, offset + 4, &offset))
12353 return NULL;
12354
12355 offset = tg3_nvram_logical_addr(tp, offset);
12356 }
12357 }
12358
12359 if (!offset || !len) {
12360 offset = TG3_NVM_VPD_OFF;
12361 len = TG3_NVM_VPD_LEN;
12362 }
12363
12364 buf = kmalloc(len, GFP_KERNEL);
12365 if (buf == NULL)
12366 return NULL;
12367
12368 if (magic == TG3_EEPROM_MAGIC) {
12369 for (i = 0; i < len; i += 4) {
12370 /* The data is in little-endian format in NVRAM.
12371 * Use the big-endian read routines to preserve
12372 * the byte order as it exists in NVRAM.
12373 */
12374 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
12375 goto error;
12376 }
12377 } else {
12378 u8 *ptr;
12379 ssize_t cnt;
12380 unsigned int pos = 0;
12381
12382 ptr = (u8 *)&buf[0];
12383 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
12384 cnt = pci_read_vpd(tp->pdev, pos,
12385 len - pos, ptr);
12386 if (cnt == -ETIMEDOUT || cnt == -EINTR)
12387 cnt = 0;
12388 else if (cnt < 0)
12389 goto error;
12390 }
12391 if (pos != len)
12392 goto error;
12393 }
12394
535a490e
MC
12395 *vpdlen = len;
12396
c3e94500
MC
12397 return buf;
12398
12399error:
12400 kfree(buf);
12401 return NULL;
12402}
12403
566f86ad 12404#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
12405#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
12406#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
12407#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
12408#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
12409#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 12410#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
12411#define NVRAM_SELFBOOT_HW_SIZE 0x20
12412#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
12413
12414static int tg3_test_nvram(struct tg3 *tp)
12415{
535a490e 12416 u32 csum, magic, len;
a9dc529d 12417 __be32 *buf;
ab0049b4 12418 int i, j, k, err = 0, size;
566f86ad 12419
63c3a66f 12420 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
12421 return 0;
12422
e4f34110 12423 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
12424 return -EIO;
12425
1b27777a
MC
12426 if (magic == TG3_EEPROM_MAGIC)
12427 size = NVRAM_TEST_SIZE;
b16250e3 12428 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
12429 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12430 TG3_EEPROM_SB_FORMAT_1) {
12431 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12432 case TG3_EEPROM_SB_REVISION_0:
12433 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12434 break;
12435 case TG3_EEPROM_SB_REVISION_2:
12436 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12437 break;
12438 case TG3_EEPROM_SB_REVISION_3:
12439 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12440 break;
727a6d9f
MC
12441 case TG3_EEPROM_SB_REVISION_4:
12442 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12443 break;
12444 case TG3_EEPROM_SB_REVISION_5:
12445 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12446 break;
12447 case TG3_EEPROM_SB_REVISION_6:
12448 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12449 break;
a5767dec 12450 default:
727a6d9f 12451 return -EIO;
a5767dec
MC
12452 }
12453 } else
1b27777a 12454 return 0;
b16250e3
MC
12455 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12456 size = NVRAM_SELFBOOT_HW_SIZE;
12457 else
1b27777a
MC
12458 return -EIO;
12459
12460 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
12461 if (buf == NULL)
12462 return -ENOMEM;
12463
1b27777a
MC
12464 err = -EIO;
12465 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
12466 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12467 if (err)
566f86ad 12468 break;
566f86ad 12469 }
1b27777a 12470 if (i < size)
566f86ad
MC
12471 goto out;
12472
1b27777a 12473 /* Selfboot format */
a9dc529d 12474 magic = be32_to_cpu(buf[0]);
b9fc7dc5 12475 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 12476 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
12477 u8 *buf8 = (u8 *) buf, csum8 = 0;
12478
b9fc7dc5 12479 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
12480 TG3_EEPROM_SB_REVISION_2) {
12481 /* For rev 2, the csum doesn't include the MBA. */
12482 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
12483 csum8 += buf8[i];
12484 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
12485 csum8 += buf8[i];
12486 } else {
12487 for (i = 0; i < size; i++)
12488 csum8 += buf8[i];
12489 }
1b27777a 12490
ad96b485
AB
12491 if (csum8 == 0) {
12492 err = 0;
12493 goto out;
12494 }
12495
12496 err = -EIO;
12497 goto out;
1b27777a 12498 }
566f86ad 12499
b9fc7dc5 12500 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
12501 TG3_EEPROM_MAGIC_HW) {
12502 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 12503 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 12504 u8 *buf8 = (u8 *) buf;
b16250e3
MC
12505
12506 /* Separate the parity bits and the data bytes. */
12507 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
12508 if ((i == 0) || (i == 8)) {
12509 int l;
12510 u8 msk;
12511
12512 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
12513 parity[k++] = buf8[i] & msk;
12514 i++;
859a5887 12515 } else if (i == 16) {
b16250e3
MC
12516 int l;
12517 u8 msk;
12518
12519 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
12520 parity[k++] = buf8[i] & msk;
12521 i++;
12522
12523 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
12524 parity[k++] = buf8[i] & msk;
12525 i++;
12526 }
12527 data[j++] = buf8[i];
12528 }
12529
12530 err = -EIO;
12531 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
12532 u8 hw8 = hweight8(data[i]);
12533
12534 if ((hw8 & 0x1) && parity[i])
12535 goto out;
12536 else if (!(hw8 & 0x1) && !parity[i])
12537 goto out;
12538 }
12539 err = 0;
12540 goto out;
12541 }
12542
01c3a392
MC
12543 err = -EIO;
12544
566f86ad
MC
12545 /* Bootstrap checksum at offset 0x10 */
12546 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 12547 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
12548 goto out;
12549
12550 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
12551 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 12552 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 12553 goto out;
566f86ad 12554
c3e94500
MC
12555 kfree(buf);
12556
535a490e 12557 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
12558 if (!buf)
12559 return -ENOMEM;
d4894f3e 12560
535a490e 12561 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
12562 if (i > 0) {
12563 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
12564 if (j < 0)
12565 goto out;
12566
535a490e 12567 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
12568 goto out;
12569
12570 i += PCI_VPD_LRDT_TAG_SIZE;
12571 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
12572 PCI_VPD_RO_KEYWORD_CHKSUM);
12573 if (j > 0) {
12574 u8 csum8 = 0;
12575
12576 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12577
12578 for (i = 0; i <= j; i++)
12579 csum8 += ((u8 *)buf)[i];
12580
12581 if (csum8)
12582 goto out;
12583 }
12584 }
12585
566f86ad
MC
12586 err = 0;
12587
12588out:
12589 kfree(buf);
12590 return err;
12591}
12592
ca43007a
MC
12593#define TG3_SERDES_TIMEOUT_SEC 2
12594#define TG3_COPPER_TIMEOUT_SEC 6
12595
12596static int tg3_test_link(struct tg3 *tp)
12597{
12598 int i, max;
12599
12600 if (!netif_running(tp->dev))
12601 return -ENODEV;
12602
f07e9af3 12603 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
12604 max = TG3_SERDES_TIMEOUT_SEC;
12605 else
12606 max = TG3_COPPER_TIMEOUT_SEC;
12607
12608 for (i = 0; i < max; i++) {
f4a46d1f 12609 if (tp->link_up)
ca43007a
MC
12610 return 0;
12611
12612 if (msleep_interruptible(1000))
12613 break;
12614 }
12615
12616 return -EIO;
12617}
12618
a71116d1 12619/* Only test the commonly used registers */
30ca3e37 12620static int tg3_test_registers(struct tg3 *tp)
a71116d1 12621{
b16250e3 12622 int i, is_5705, is_5750;
a71116d1
MC
12623 u32 offset, read_mask, write_mask, val, save_val, read_val;
12624 static struct {
12625 u16 offset;
12626 u16 flags;
12627#define TG3_FL_5705 0x1
12628#define TG3_FL_NOT_5705 0x2
12629#define TG3_FL_NOT_5788 0x4
b16250e3 12630#define TG3_FL_NOT_5750 0x8
a71116d1
MC
12631 u32 read_mask;
12632 u32 write_mask;
12633 } reg_tbl[] = {
12634 /* MAC Control Registers */
12635 { MAC_MODE, TG3_FL_NOT_5705,
12636 0x00000000, 0x00ef6f8c },
12637 { MAC_MODE, TG3_FL_5705,
12638 0x00000000, 0x01ef6b8c },
12639 { MAC_STATUS, TG3_FL_NOT_5705,
12640 0x03800107, 0x00000000 },
12641 { MAC_STATUS, TG3_FL_5705,
12642 0x03800100, 0x00000000 },
12643 { MAC_ADDR_0_HIGH, 0x0000,
12644 0x00000000, 0x0000ffff },
12645 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 12646 0x00000000, 0xffffffff },
a71116d1
MC
12647 { MAC_RX_MTU_SIZE, 0x0000,
12648 0x00000000, 0x0000ffff },
12649 { MAC_TX_MODE, 0x0000,
12650 0x00000000, 0x00000070 },
12651 { MAC_TX_LENGTHS, 0x0000,
12652 0x00000000, 0x00003fff },
12653 { MAC_RX_MODE, TG3_FL_NOT_5705,
12654 0x00000000, 0x000007fc },
12655 { MAC_RX_MODE, TG3_FL_5705,
12656 0x00000000, 0x000007dc },
12657 { MAC_HASH_REG_0, 0x0000,
12658 0x00000000, 0xffffffff },
12659 { MAC_HASH_REG_1, 0x0000,
12660 0x00000000, 0xffffffff },
12661 { MAC_HASH_REG_2, 0x0000,
12662 0x00000000, 0xffffffff },
12663 { MAC_HASH_REG_3, 0x0000,
12664 0x00000000, 0xffffffff },
12665
12666 /* Receive Data and Receive BD Initiator Control Registers. */
12667 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
12668 0x00000000, 0xffffffff },
12669 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
12670 0x00000000, 0xffffffff },
12671 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
12672 0x00000000, 0x00000003 },
12673 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
12674 0x00000000, 0xffffffff },
12675 { RCVDBDI_STD_BD+0, 0x0000,
12676 0x00000000, 0xffffffff },
12677 { RCVDBDI_STD_BD+4, 0x0000,
12678 0x00000000, 0xffffffff },
12679 { RCVDBDI_STD_BD+8, 0x0000,
12680 0x00000000, 0xffff0002 },
12681 { RCVDBDI_STD_BD+0xc, 0x0000,
12682 0x00000000, 0xffffffff },
6aa20a22 12683
a71116d1
MC
12684 /* Receive BD Initiator Control Registers. */
12685 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
12686 0x00000000, 0xffffffff },
12687 { RCVBDI_STD_THRESH, TG3_FL_5705,
12688 0x00000000, 0x000003ff },
12689 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
12690 0x00000000, 0xffffffff },
6aa20a22 12691
a71116d1
MC
12692 /* Host Coalescing Control Registers. */
12693 { HOSTCC_MODE, TG3_FL_NOT_5705,
12694 0x00000000, 0x00000004 },
12695 { HOSTCC_MODE, TG3_FL_5705,
12696 0x00000000, 0x000000f6 },
12697 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
12698 0x00000000, 0xffffffff },
12699 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
12700 0x00000000, 0x000003ff },
12701 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
12702 0x00000000, 0xffffffff },
12703 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
12704 0x00000000, 0x000003ff },
12705 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
12706 0x00000000, 0xffffffff },
12707 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12708 0x00000000, 0x000000ff },
12709 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
12710 0x00000000, 0xffffffff },
12711 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12712 0x00000000, 0x000000ff },
12713 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
12714 0x00000000, 0xffffffff },
12715 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
12716 0x00000000, 0xffffffff },
12717 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12718 0x00000000, 0xffffffff },
12719 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12720 0x00000000, 0x000000ff },
12721 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12722 0x00000000, 0xffffffff },
12723 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12724 0x00000000, 0x000000ff },
12725 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
12726 0x00000000, 0xffffffff },
12727 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
12728 0x00000000, 0xffffffff },
12729 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
12730 0x00000000, 0xffffffff },
12731 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
12732 0x00000000, 0xffffffff },
12733 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
12734 0x00000000, 0xffffffff },
12735 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
12736 0xffffffff, 0x00000000 },
12737 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
12738 0xffffffff, 0x00000000 },
12739
12740 /* Buffer Manager Control Registers. */
b16250e3 12741 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 12742 0x00000000, 0x007fff80 },
b16250e3 12743 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
12744 0x00000000, 0x007fffff },
12745 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
12746 0x00000000, 0x0000003f },
12747 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
12748 0x00000000, 0x000001ff },
12749 { BUFMGR_MB_HIGH_WATER, 0x0000,
12750 0x00000000, 0x000001ff },
12751 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
12752 0xffffffff, 0x00000000 },
12753 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
12754 0xffffffff, 0x00000000 },
6aa20a22 12755
a71116d1
MC
12756 /* Mailbox Registers */
12757 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
12758 0x00000000, 0x000001ff },
12759 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
12760 0x00000000, 0x000001ff },
12761 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
12762 0x00000000, 0x000007ff },
12763 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
12764 0x00000000, 0x000001ff },
12765
12766 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
12767 };
12768
b16250e3 12769 is_5705 = is_5750 = 0;
63c3a66f 12770 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 12771 is_5705 = 1;
63c3a66f 12772 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
12773 is_5750 = 1;
12774 }
a71116d1
MC
12775
12776 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
12777 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
12778 continue;
12779
12780 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
12781 continue;
12782
63c3a66f 12783 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
12784 (reg_tbl[i].flags & TG3_FL_NOT_5788))
12785 continue;
12786
b16250e3
MC
12787 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
12788 continue;
12789
a71116d1
MC
12790 offset = (u32) reg_tbl[i].offset;
12791 read_mask = reg_tbl[i].read_mask;
12792 write_mask = reg_tbl[i].write_mask;
12793
12794 /* Save the original register content */
12795 save_val = tr32(offset);
12796
12797 /* Determine the read-only value. */
12798 read_val = save_val & read_mask;
12799
12800 /* Write zero to the register, then make sure the read-only bits
12801 * are not changed and the read/write bits are all zeros.
12802 */
12803 tw32(offset, 0);
12804
12805 val = tr32(offset);
12806
12807 /* Test the read-only and read/write bits. */
12808 if (((val & read_mask) != read_val) || (val & write_mask))
12809 goto out;
12810
12811 /* Write ones to all the bits defined by RdMask and WrMask, then
12812 * make sure the read-only bits are not changed and the
12813 * read/write bits are all ones.
12814 */
12815 tw32(offset, read_mask | write_mask);
12816
12817 val = tr32(offset);
12818
12819 /* Test the read-only bits. */
12820 if ((val & read_mask) != read_val)
12821 goto out;
12822
12823 /* Test the read/write bits. */
12824 if ((val & write_mask) != write_mask)
12825 goto out;
12826
12827 tw32(offset, save_val);
12828 }
12829
12830 return 0;
12831
12832out:
9f88f29f 12833 if (netif_msg_hw(tp))
2445e461
MC
12834 netdev_err(tp->dev,
12835 "Register test failed at offset %x\n", offset);
a71116d1
MC
12836 tw32(offset, save_val);
12837 return -EIO;
12838}
12839
7942e1db
MC
12840static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
12841{
f71e1309 12842 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
12843 int i;
12844 u32 j;
12845
e9edda69 12846 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
12847 for (j = 0; j < len; j += 4) {
12848 u32 val;
12849
12850 tg3_write_mem(tp, offset + j, test_pattern[i]);
12851 tg3_read_mem(tp, offset + j, &val);
12852 if (val != test_pattern[i])
12853 return -EIO;
12854 }
12855 }
12856 return 0;
12857}
12858
12859static int tg3_test_memory(struct tg3 *tp)
12860{
12861 static struct mem_entry {
12862 u32 offset;
12863 u32 len;
12864 } mem_tbl_570x[] = {
38690194 12865 { 0x00000000, 0x00b50},
7942e1db
MC
12866 { 0x00002000, 0x1c000},
12867 { 0xffffffff, 0x00000}
12868 }, mem_tbl_5705[] = {
12869 { 0x00000100, 0x0000c},
12870 { 0x00000200, 0x00008},
7942e1db
MC
12871 { 0x00004000, 0x00800},
12872 { 0x00006000, 0x01000},
12873 { 0x00008000, 0x02000},
12874 { 0x00010000, 0x0e000},
12875 { 0xffffffff, 0x00000}
79f4d13a
MC
12876 }, mem_tbl_5755[] = {
12877 { 0x00000200, 0x00008},
12878 { 0x00004000, 0x00800},
12879 { 0x00006000, 0x00800},
12880 { 0x00008000, 0x02000},
12881 { 0x00010000, 0x0c000},
12882 { 0xffffffff, 0x00000}
b16250e3
MC
12883 }, mem_tbl_5906[] = {
12884 { 0x00000200, 0x00008},
12885 { 0x00004000, 0x00400},
12886 { 0x00006000, 0x00400},
12887 { 0x00008000, 0x01000},
12888 { 0x00010000, 0x01000},
12889 { 0xffffffff, 0x00000}
8b5a6c42
MC
12890 }, mem_tbl_5717[] = {
12891 { 0x00000200, 0x00008},
12892 { 0x00010000, 0x0a000},
12893 { 0x00020000, 0x13c00},
12894 { 0xffffffff, 0x00000}
12895 }, mem_tbl_57765[] = {
12896 { 0x00000200, 0x00008},
12897 { 0x00004000, 0x00800},
12898 { 0x00006000, 0x09800},
12899 { 0x00010000, 0x0a000},
12900 { 0xffffffff, 0x00000}
7942e1db
MC
12901 };
12902 struct mem_entry *mem_tbl;
12903 int err = 0;
12904 int i;
12905
63c3a66f 12906 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 12907 mem_tbl = mem_tbl_5717;
c65a17f4 12908 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 12909 tg3_asic_rev(tp) == ASIC_REV_5762)
8b5a6c42 12910 mem_tbl = mem_tbl_57765;
63c3a66f 12911 else if (tg3_flag(tp, 5755_PLUS))
321d32a0 12912 mem_tbl = mem_tbl_5755;
4153577a 12913 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
321d32a0 12914 mem_tbl = mem_tbl_5906;
63c3a66f 12915 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
12916 mem_tbl = mem_tbl_5705;
12917 else
7942e1db
MC
12918 mem_tbl = mem_tbl_570x;
12919
12920 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
12921 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
12922 if (err)
7942e1db
MC
12923 break;
12924 }
6aa20a22 12925
7942e1db
MC
12926 return err;
12927}
12928
bb158d69
MC
12929#define TG3_TSO_MSS 500
12930
12931#define TG3_TSO_IP_HDR_LEN 20
12932#define TG3_TSO_TCP_HDR_LEN 20
12933#define TG3_TSO_TCP_OPT_LEN 12
12934
12935static const u8 tg3_tso_header[] = {
129360x08, 0x00,
129370x45, 0x00, 0x00, 0x00,
129380x00, 0x00, 0x40, 0x00,
129390x40, 0x06, 0x00, 0x00,
129400x0a, 0x00, 0x00, 0x01,
129410x0a, 0x00, 0x00, 0x02,
129420x0d, 0x00, 0xe0, 0x00,
129430x00, 0x00, 0x01, 0x00,
129440x00, 0x00, 0x02, 0x00,
129450x80, 0x10, 0x10, 0x00,
129460x14, 0x09, 0x00, 0x00,
129470x01, 0x01, 0x08, 0x0a,
129480x11, 0x11, 0x11, 0x11,
129490x11, 0x11, 0x11, 0x11,
12950};
9f40dead 12951
28a45957 12952static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 12953{
5e5a7f37 12954 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 12955 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 12956 u32 budget;
9205fd9c
ED
12957 struct sk_buff *skb;
12958 u8 *tx_data, *rx_data;
c76949a6
MC
12959 dma_addr_t map;
12960 int num_pkts, tx_len, rx_len, i, err;
12961 struct tg3_rx_buffer_desc *desc;
898a56f8 12962 struct tg3_napi *tnapi, *rnapi;
8fea32b9 12963 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 12964
c8873405
MC
12965 tnapi = &tp->napi[0];
12966 rnapi = &tp->napi[0];
0c1d0e2b 12967 if (tp->irq_cnt > 1) {
63c3a66f 12968 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 12969 rnapi = &tp->napi[1];
63c3a66f 12970 if (tg3_flag(tp, ENABLE_TSS))
c8873405 12971 tnapi = &tp->napi[1];
0c1d0e2b 12972 }
fd2ce37f 12973 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 12974
c76949a6
MC
12975 err = -EIO;
12976
4852a861 12977 tx_len = pktsz;
a20e9c62 12978 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
12979 if (!skb)
12980 return -ENOMEM;
12981
c76949a6
MC
12982 tx_data = skb_put(skb, tx_len);
12983 memcpy(tx_data, tp->dev->dev_addr, 6);
12984 memset(tx_data + 6, 0x0, 8);
12985
4852a861 12986 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 12987
28a45957 12988 if (tso_loopback) {
bb158d69
MC
12989 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
12990
12991 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
12992 TG3_TSO_TCP_OPT_LEN;
12993
12994 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
12995 sizeof(tg3_tso_header));
12996 mss = TG3_TSO_MSS;
12997
12998 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
12999 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
13000
13001 /* Set the total length field in the IP header */
13002 iph->tot_len = htons((u16)(mss + hdr_len));
13003
13004 base_flags = (TXD_FLAG_CPU_PRE_DMA |
13005 TXD_FLAG_CPU_POST_DMA);
13006
63c3a66f
JP
13007 if (tg3_flag(tp, HW_TSO_1) ||
13008 tg3_flag(tp, HW_TSO_2) ||
13009 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
13010 struct tcphdr *th;
13011 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
13012 th = (struct tcphdr *)&tx_data[val];
13013 th->check = 0;
13014 } else
13015 base_flags |= TXD_FLAG_TCPUDP_CSUM;
13016
63c3a66f 13017 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
13018 mss |= (hdr_len & 0xc) << 12;
13019 if (hdr_len & 0x10)
13020 base_flags |= 0x00000010;
13021 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 13022 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 13023 mss |= hdr_len << 9;
63c3a66f 13024 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 13025 tg3_asic_rev(tp) == ASIC_REV_5705) {
bb158d69
MC
13026 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
13027 } else {
13028 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
13029 }
13030
13031 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
13032 } else {
13033 num_pkts = 1;
13034 data_off = ETH_HLEN;
c441b456
MC
13035
13036 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
13037 tx_len > VLAN_ETH_FRAME_LEN)
13038 base_flags |= TXD_FLAG_JMB_PKT;
bb158d69
MC
13039 }
13040
13041 for (i = data_off; i < tx_len; i++)
c76949a6
MC
13042 tx_data[i] = (u8) (i & 0xff);
13043
f4188d8a
AD
13044 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
13045 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
13046 dev_kfree_skb(skb);
13047 return -EIO;
13048 }
c76949a6 13049
0d681b27
MC
13050 val = tnapi->tx_prod;
13051 tnapi->tx_buffers[val].skb = skb;
13052 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
13053
c76949a6 13054 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13055 rnapi->coal_now);
c76949a6
MC
13056
13057 udelay(10);
13058
898a56f8 13059 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 13060
84b67b27
MC
13061 budget = tg3_tx_avail(tnapi);
13062 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
13063 base_flags | TXD_FLAG_END, mss, 0)) {
13064 tnapi->tx_buffers[val].skb = NULL;
13065 dev_kfree_skb(skb);
13066 return -EIO;
13067 }
c76949a6 13068
f3f3f27e 13069 tnapi->tx_prod++;
c76949a6 13070
6541b806
MC
13071 /* Sync BD data before updating mailbox */
13072 wmb();
13073
f3f3f27e
MC
13074 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
13075 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
13076
13077 udelay(10);
13078
303fc921
MC
13079 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
13080 for (i = 0; i < 35; i++) {
c76949a6 13081 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13082 coal_now);
c76949a6
MC
13083
13084 udelay(10);
13085
898a56f8
MC
13086 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
13087 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 13088 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
13089 (rx_idx == (rx_start_idx + num_pkts)))
13090 break;
13091 }
13092
ba1142e4 13093 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
13094 dev_kfree_skb(skb);
13095
f3f3f27e 13096 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
13097 goto out;
13098
13099 if (rx_idx != rx_start_idx + num_pkts)
13100 goto out;
13101
bb158d69
MC
13102 val = data_off;
13103 while (rx_idx != rx_start_idx) {
13104 desc = &rnapi->rx_rcb[rx_start_idx++];
13105 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
13106 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 13107
bb158d69
MC
13108 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
13109 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
13110 goto out;
c76949a6 13111
bb158d69
MC
13112 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
13113 - ETH_FCS_LEN;
c76949a6 13114
28a45957 13115 if (!tso_loopback) {
bb158d69
MC
13116 if (rx_len != tx_len)
13117 goto out;
4852a861 13118
bb158d69
MC
13119 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
13120 if (opaque_key != RXD_OPAQUE_RING_STD)
13121 goto out;
13122 } else {
13123 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
13124 goto out;
13125 }
13126 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
13127 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 13128 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 13129 goto out;
bb158d69 13130 }
4852a861 13131
bb158d69 13132 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 13133 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
13134 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
13135 mapping);
13136 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 13137 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
13138 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
13139 mapping);
13140 } else
13141 goto out;
c76949a6 13142
bb158d69
MC
13143 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
13144 PCI_DMA_FROMDEVICE);
c76949a6 13145
9205fd9c 13146 rx_data += TG3_RX_OFFSET(tp);
bb158d69 13147 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 13148 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
13149 goto out;
13150 }
c76949a6 13151 }
bb158d69 13152
c76949a6 13153 err = 0;
6aa20a22 13154
9205fd9c 13155 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
13156out:
13157 return err;
13158}
13159
00c266b7
MC
13160#define TG3_STD_LOOPBACK_FAILED 1
13161#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 13162#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
13163#define TG3_LOOPBACK_FAILED \
13164 (TG3_STD_LOOPBACK_FAILED | \
13165 TG3_JMB_LOOPBACK_FAILED | \
13166 TG3_TSO_LOOPBACK_FAILED)
00c266b7 13167
941ec90f 13168static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 13169{
28a45957 13170 int err = -EIO;
2215e24c 13171 u32 eee_cap;
c441b456
MC
13172 u32 jmb_pkt_sz = 9000;
13173
13174 if (tp->dma_limit)
13175 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
9f40dead 13176
ab789046
MC
13177 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
13178 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
13179
28a45957 13180 if (!netif_running(tp->dev)) {
93df8b8f
NNS
13181 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13182 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13183 if (do_extlpbk)
93df8b8f 13184 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
28a45957
MC
13185 goto done;
13186 }
13187
953c96e0 13188 err = tg3_reset_hw(tp, true);
ab789046 13189 if (err) {
93df8b8f
NNS
13190 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13191 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13192 if (do_extlpbk)
93df8b8f 13193 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
ab789046
MC
13194 goto done;
13195 }
9f40dead 13196
63c3a66f 13197 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
13198 int i;
13199
13200 /* Reroute all rx packets to the 1st queue */
13201 for (i = MAC_RSS_INDIR_TBL_0;
13202 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
13203 tw32(i, 0x0);
13204 }
13205
6e01b20b
MC
13206 /* HW errata - mac loopback fails in some cases on 5780.
13207 * Normal traffic and PHY loopback are not affected by
13208 * errata. Also, the MAC loopback test is deprecated for
13209 * all newer ASIC revisions.
13210 */
4153577a 13211 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
6e01b20b
MC
13212 !tg3_flag(tp, CPMU_PRESENT)) {
13213 tg3_mac_loopback(tp, true);
9936bcf6 13214
28a45957 13215 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13216 data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
13217
13218 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13219 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13220 data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
13221
13222 tg3_mac_loopback(tp, false);
13223 }
4852a861 13224
f07e9af3 13225 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 13226 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
13227 int i;
13228
941ec90f 13229 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
13230
13231 /* Wait for link */
13232 for (i = 0; i < 100; i++) {
13233 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
13234 break;
13235 mdelay(1);
13236 }
13237
28a45957 13238 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13239 data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 13240 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957 13241 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f 13242 data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 13243 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13244 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13245 data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 13246
941ec90f
MC
13247 if (do_extlpbk) {
13248 tg3_phy_lpbk_set(tp, 0, true);
13249
13250 /* All link indications report up, but the hardware
13251 * isn't really ready for about 20 msec. Double it
13252 * to be sure.
13253 */
13254 mdelay(40);
13255
13256 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f
NNS
13257 data[TG3_EXT_LOOPB_TEST] |=
13258 TG3_STD_LOOPBACK_FAILED;
941ec90f
MC
13259 if (tg3_flag(tp, TSO_CAPABLE) &&
13260 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f
NNS
13261 data[TG3_EXT_LOOPB_TEST] |=
13262 TG3_TSO_LOOPBACK_FAILED;
941ec90f 13263 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13264 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f
NNS
13265 data[TG3_EXT_LOOPB_TEST] |=
13266 TG3_JMB_LOOPBACK_FAILED;
941ec90f
MC
13267 }
13268
5e5a7f37
MC
13269 /* Re-enable gphy autopowerdown. */
13270 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
13271 tg3_phy_toggle_apd(tp, true);
13272 }
6833c043 13273
93df8b8f
NNS
13274 err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
13275 data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
28a45957 13276
ab789046
MC
13277done:
13278 tp->phy_flags |= eee_cap;
13279
9f40dead
MC
13280 return err;
13281}
13282
4cafd3f5
MC
13283static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
13284 u64 *data)
13285{
566f86ad 13286 struct tg3 *tp = netdev_priv(dev);
941ec90f 13287 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 13288
bed9829f
MC
13289 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
13290 tg3_power_up(tp)) {
13291 etest->flags |= ETH_TEST_FL_FAILED;
13292 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
13293 return;
13294 }
bc1c7567 13295
566f86ad
MC
13296 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
13297
13298 if (tg3_test_nvram(tp) != 0) {
13299 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13300 data[TG3_NVRAM_TEST] = 1;
566f86ad 13301 }
941ec90f 13302 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a 13303 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13304 data[TG3_LINK_TEST] = 1;
ca43007a 13305 }
a71116d1 13306 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 13307 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
13308
13309 if (netif_running(dev)) {
b02fd9e3 13310 tg3_phy_stop(tp);
a71116d1 13311 tg3_netif_stop(tp);
bbe832c0
MC
13312 irq_sync = 1;
13313 }
a71116d1 13314
bbe832c0 13315 tg3_full_lock(tp, irq_sync);
a71116d1 13316 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 13317 err = tg3_nvram_lock(tp);
a71116d1 13318 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 13319 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 13320 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
13321 if (!err)
13322 tg3_nvram_unlock(tp);
a71116d1 13323
f07e9af3 13324 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
13325 tg3_phy_reset(tp);
13326
a71116d1
MC
13327 if (tg3_test_registers(tp) != 0) {
13328 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13329 data[TG3_REGISTER_TEST] = 1;
a71116d1 13330 }
28a45957 13331
7942e1db
MC
13332 if (tg3_test_memory(tp) != 0) {
13333 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13334 data[TG3_MEMORY_TEST] = 1;
7942e1db 13335 }
28a45957 13336
941ec90f
MC
13337 if (doextlpbk)
13338 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
13339
93df8b8f 13340 if (tg3_test_loopback(tp, data, doextlpbk))
c76949a6 13341 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 13342
f47c11ee
DM
13343 tg3_full_unlock(tp);
13344
d4bc3927
MC
13345 if (tg3_test_interrupt(tp) != 0) {
13346 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13347 data[TG3_INTERRUPT_TEST] = 1;
d4bc3927 13348 }
f47c11ee
DM
13349
13350 tg3_full_lock(tp, 0);
d4bc3927 13351
a71116d1
MC
13352 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13353 if (netif_running(dev)) {
63c3a66f 13354 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 13355 err2 = tg3_restart_hw(tp, true);
b02fd9e3 13356 if (!err2)
b9ec6c1b 13357 tg3_netif_start(tp);
a71116d1 13358 }
f47c11ee
DM
13359
13360 tg3_full_unlock(tp);
b02fd9e3
MC
13361
13362 if (irq_sync && !err2)
13363 tg3_phy_start(tp);
a71116d1 13364 }
80096068 13365 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 13366 tg3_power_down(tp);
bc1c7567 13367
4cafd3f5
MC
13368}
13369
0a633ac2
MC
13370static int tg3_hwtstamp_ioctl(struct net_device *dev,
13371 struct ifreq *ifr, int cmd)
13372{
13373 struct tg3 *tp = netdev_priv(dev);
13374 struct hwtstamp_config stmpconf;
13375
13376 if (!tg3_flag(tp, PTP_CAPABLE))
13377 return -EINVAL;
13378
13379 if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
13380 return -EFAULT;
13381
13382 if (stmpconf.flags)
13383 return -EINVAL;
13384
13385 switch (stmpconf.tx_type) {
13386 case HWTSTAMP_TX_ON:
13387 tg3_flag_set(tp, TX_TSTAMP_EN);
13388 break;
13389 case HWTSTAMP_TX_OFF:
13390 tg3_flag_clear(tp, TX_TSTAMP_EN);
13391 break;
13392 default:
13393 return -ERANGE;
13394 }
13395
13396 switch (stmpconf.rx_filter) {
13397 case HWTSTAMP_FILTER_NONE:
13398 tp->rxptpctl = 0;
13399 break;
13400 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
13401 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13402 TG3_RX_PTP_CTL_ALL_V1_EVENTS;
13403 break;
13404 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
13405 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13406 TG3_RX_PTP_CTL_SYNC_EVNT;
13407 break;
13408 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
13409 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13410 TG3_RX_PTP_CTL_DELAY_REQ;
13411 break;
13412 case HWTSTAMP_FILTER_PTP_V2_EVENT:
13413 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13414 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13415 break;
13416 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
13417 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13418 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13419 break;
13420 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
13421 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13422 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13423 break;
13424 case HWTSTAMP_FILTER_PTP_V2_SYNC:
13425 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13426 TG3_RX_PTP_CTL_SYNC_EVNT;
13427 break;
13428 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13429 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13430 TG3_RX_PTP_CTL_SYNC_EVNT;
13431 break;
13432 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13433 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13434 TG3_RX_PTP_CTL_SYNC_EVNT;
13435 break;
13436 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13437 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13438 TG3_RX_PTP_CTL_DELAY_REQ;
13439 break;
13440 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13441 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13442 TG3_RX_PTP_CTL_DELAY_REQ;
13443 break;
13444 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13445 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13446 TG3_RX_PTP_CTL_DELAY_REQ;
13447 break;
13448 default:
13449 return -ERANGE;
13450 }
13451
13452 if (netif_running(dev) && tp->rxptpctl)
13453 tw32(TG3_RX_PTP_CTL,
13454 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13455
13456 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13457 -EFAULT : 0;
13458}
13459
1da177e4
LT
13460static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13461{
13462 struct mii_ioctl_data *data = if_mii(ifr);
13463 struct tg3 *tp = netdev_priv(dev);
13464 int err;
13465
63c3a66f 13466 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 13467 struct phy_device *phydev;
f07e9af3 13468 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 13469 return -EAGAIN;
3f0e3ad7 13470 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 13471 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
13472 }
13473
33f401ae 13474 switch (cmd) {
1da177e4 13475 case SIOCGMIIPHY:
882e9793 13476 data->phy_id = tp->phy_addr;
1da177e4
LT
13477
13478 /* fallthru */
13479 case SIOCGMIIREG: {
13480 u32 mii_regval;
13481
f07e9af3 13482 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13483 break; /* We have no PHY */
13484
34eea5ac 13485 if (!netif_running(dev))
bc1c7567
MC
13486 return -EAGAIN;
13487
f47c11ee 13488 spin_lock_bh(&tp->lock);
5c358045
HM
13489 err = __tg3_readphy(tp, data->phy_id & 0x1f,
13490 data->reg_num & 0x1f, &mii_regval);
f47c11ee 13491 spin_unlock_bh(&tp->lock);
1da177e4
LT
13492
13493 data->val_out = mii_regval;
13494
13495 return err;
13496 }
13497
13498 case SIOCSMIIREG:
f07e9af3 13499 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13500 break; /* We have no PHY */
13501
34eea5ac 13502 if (!netif_running(dev))
bc1c7567
MC
13503 return -EAGAIN;
13504
f47c11ee 13505 spin_lock_bh(&tp->lock);
5c358045
HM
13506 err = __tg3_writephy(tp, data->phy_id & 0x1f,
13507 data->reg_num & 0x1f, data->val_in);
f47c11ee 13508 spin_unlock_bh(&tp->lock);
1da177e4
LT
13509
13510 return err;
13511
0a633ac2
MC
13512 case SIOCSHWTSTAMP:
13513 return tg3_hwtstamp_ioctl(dev, ifr, cmd);
13514
1da177e4
LT
13515 default:
13516 /* do nothing */
13517 break;
13518 }
13519 return -EOPNOTSUPP;
13520}
13521
15f9850d
DM
13522static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13523{
13524 struct tg3 *tp = netdev_priv(dev);
13525
13526 memcpy(ec, &tp->coal, sizeof(*ec));
13527 return 0;
13528}
13529
d244c892
MC
13530static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13531{
13532 struct tg3 *tp = netdev_priv(dev);
13533 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
13534 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
13535
63c3a66f 13536 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
13537 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
13538 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
13539 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
13540 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
13541 }
13542
13543 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
13544 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
13545 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
13546 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
13547 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
13548 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
13549 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
13550 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
13551 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
13552 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
13553 return -EINVAL;
13554
13555 /* No rx interrupts will be generated if both are zero */
13556 if ((ec->rx_coalesce_usecs == 0) &&
13557 (ec->rx_max_coalesced_frames == 0))
13558 return -EINVAL;
13559
13560 /* No tx interrupts will be generated if both are zero */
13561 if ((ec->tx_coalesce_usecs == 0) &&
13562 (ec->tx_max_coalesced_frames == 0))
13563 return -EINVAL;
13564
13565 /* Only copy relevant parameters, ignore all others. */
13566 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
13567 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
13568 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
13569 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
13570 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
13571 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
13572 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
13573 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
13574 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
13575
13576 if (netif_running(dev)) {
13577 tg3_full_lock(tp, 0);
13578 __tg3_set_coalesce(tp, &tp->coal);
13579 tg3_full_unlock(tp);
13580 }
13581 return 0;
13582}
13583
7282d491 13584static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
13585 .get_settings = tg3_get_settings,
13586 .set_settings = tg3_set_settings,
13587 .get_drvinfo = tg3_get_drvinfo,
13588 .get_regs_len = tg3_get_regs_len,
13589 .get_regs = tg3_get_regs,
13590 .get_wol = tg3_get_wol,
13591 .set_wol = tg3_set_wol,
13592 .get_msglevel = tg3_get_msglevel,
13593 .set_msglevel = tg3_set_msglevel,
13594 .nway_reset = tg3_nway_reset,
13595 .get_link = ethtool_op_get_link,
13596 .get_eeprom_len = tg3_get_eeprom_len,
13597 .get_eeprom = tg3_get_eeprom,
13598 .set_eeprom = tg3_set_eeprom,
13599 .get_ringparam = tg3_get_ringparam,
13600 .set_ringparam = tg3_set_ringparam,
13601 .get_pauseparam = tg3_get_pauseparam,
13602 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 13603 .self_test = tg3_self_test,
1da177e4 13604 .get_strings = tg3_get_strings,
81b8709c 13605 .set_phys_id = tg3_set_phys_id,
1da177e4 13606 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 13607 .get_coalesce = tg3_get_coalesce,
d244c892 13608 .set_coalesce = tg3_set_coalesce,
b9f2c044 13609 .get_sset_count = tg3_get_sset_count,
90415477
MC
13610 .get_rxnfc = tg3_get_rxnfc,
13611 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
13612 .get_rxfh_indir = tg3_get_rxfh_indir,
13613 .set_rxfh_indir = tg3_set_rxfh_indir,
0968169c
MC
13614 .get_channels = tg3_get_channels,
13615 .set_channels = tg3_set_channels,
7d41e49a 13616 .get_ts_info = tg3_get_ts_info,
1da177e4
LT
13617};
13618
b4017c53
DM
13619static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
13620 struct rtnl_link_stats64 *stats)
13621{
13622 struct tg3 *tp = netdev_priv(dev);
13623
0f566b20
MC
13624 spin_lock_bh(&tp->lock);
13625 if (!tp->hw_stats) {
13626 spin_unlock_bh(&tp->lock);
b4017c53 13627 return &tp->net_stats_prev;
0f566b20 13628 }
b4017c53 13629
b4017c53
DM
13630 tg3_get_nstats(tp, stats);
13631 spin_unlock_bh(&tp->lock);
13632
13633 return stats;
13634}
13635
ccd5ba9d
MC
13636static void tg3_set_rx_mode(struct net_device *dev)
13637{
13638 struct tg3 *tp = netdev_priv(dev);
13639
13640 if (!netif_running(dev))
13641 return;
13642
13643 tg3_full_lock(tp, 0);
13644 __tg3_set_rx_mode(dev);
13645 tg3_full_unlock(tp);
13646}
13647
faf1627a
MC
13648static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
13649 int new_mtu)
13650{
13651 dev->mtu = new_mtu;
13652
13653 if (new_mtu > ETH_DATA_LEN) {
13654 if (tg3_flag(tp, 5780_CLASS)) {
13655 netdev_update_features(dev);
13656 tg3_flag_clear(tp, TSO_CAPABLE);
13657 } else {
13658 tg3_flag_set(tp, JUMBO_RING_ENABLE);
13659 }
13660 } else {
13661 if (tg3_flag(tp, 5780_CLASS)) {
13662 tg3_flag_set(tp, TSO_CAPABLE);
13663 netdev_update_features(dev);
13664 }
13665 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
13666 }
13667}
13668
13669static int tg3_change_mtu(struct net_device *dev, int new_mtu)
13670{
13671 struct tg3 *tp = netdev_priv(dev);
953c96e0
JP
13672 int err;
13673 bool reset_phy = false;
faf1627a
MC
13674
13675 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
13676 return -EINVAL;
13677
13678 if (!netif_running(dev)) {
13679 /* We'll just catch it later when the
13680 * device is up'd.
13681 */
13682 tg3_set_mtu(dev, tp, new_mtu);
13683 return 0;
13684 }
13685
13686 tg3_phy_stop(tp);
13687
13688 tg3_netif_stop(tp);
13689
13690 tg3_full_lock(tp, 1);
13691
13692 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13693
13694 tg3_set_mtu(dev, tp, new_mtu);
13695
2fae5e36
MC
13696 /* Reset PHY, otherwise the read DMA engine will be in a mode that
13697 * breaks all requests to 256 bytes.
13698 */
4153577a 13699 if (tg3_asic_rev(tp) == ASIC_REV_57766)
953c96e0 13700 reset_phy = true;
2fae5e36
MC
13701
13702 err = tg3_restart_hw(tp, reset_phy);
faf1627a
MC
13703
13704 if (!err)
13705 tg3_netif_start(tp);
13706
13707 tg3_full_unlock(tp);
13708
13709 if (!err)
13710 tg3_phy_start(tp);
13711
13712 return err;
13713}
13714
13715static const struct net_device_ops tg3_netdev_ops = {
13716 .ndo_open = tg3_open,
13717 .ndo_stop = tg3_close,
13718 .ndo_start_xmit = tg3_start_xmit,
13719 .ndo_get_stats64 = tg3_get_stats64,
13720 .ndo_validate_addr = eth_validate_addr,
13721 .ndo_set_rx_mode = tg3_set_rx_mode,
13722 .ndo_set_mac_address = tg3_set_mac_addr,
13723 .ndo_do_ioctl = tg3_ioctl,
13724 .ndo_tx_timeout = tg3_tx_timeout,
13725 .ndo_change_mtu = tg3_change_mtu,
13726 .ndo_fix_features = tg3_fix_features,
13727 .ndo_set_features = tg3_set_features,
13728#ifdef CONFIG_NET_POLL_CONTROLLER
13729 .ndo_poll_controller = tg3_poll_controller,
13730#endif
13731};
13732
229b1ad1 13733static void tg3_get_eeprom_size(struct tg3 *tp)
1da177e4 13734{
1b27777a 13735 u32 cursize, val, magic;
1da177e4
LT
13736
13737 tp->nvram_size = EEPROM_CHIP_SIZE;
13738
e4f34110 13739 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
13740 return;
13741
b16250e3
MC
13742 if ((magic != TG3_EEPROM_MAGIC) &&
13743 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
13744 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
13745 return;
13746
13747 /*
13748 * Size the chip by reading offsets at increasing powers of two.
13749 * When we encounter our validation signature, we know the addressing
13750 * has wrapped around, and thus have our chip size.
13751 */
1b27777a 13752 cursize = 0x10;
1da177e4
LT
13753
13754 while (cursize < tp->nvram_size) {
e4f34110 13755 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
13756 return;
13757
1820180b 13758 if (val == magic)
1da177e4
LT
13759 break;
13760
13761 cursize <<= 1;
13762 }
13763
13764 tp->nvram_size = cursize;
13765}
6aa20a22 13766
229b1ad1 13767static void tg3_get_nvram_size(struct tg3 *tp)
1da177e4
LT
13768{
13769 u32 val;
13770
63c3a66f 13771 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
13772 return;
13773
13774 /* Selfboot format */
1820180b 13775 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
13776 tg3_get_eeprom_size(tp);
13777 return;
13778 }
13779
6d348f2c 13780 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 13781 if (val != 0) {
6d348f2c
MC
13782 /* This is confusing. We want to operate on the
13783 * 16-bit value at offset 0xf2. The tg3_nvram_read()
13784 * call will read from NVRAM and byteswap the data
13785 * according to the byteswapping settings for all
13786 * other register accesses. This ensures the data we
13787 * want will always reside in the lower 16-bits.
13788 * However, the data in NVRAM is in LE format, which
13789 * means the data from the NVRAM read will always be
13790 * opposite the endianness of the CPU. The 16-bit
13791 * byteswap then brings the data to CPU endianness.
13792 */
13793 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
13794 return;
13795 }
13796 }
fd1122a2 13797 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
13798}
13799
229b1ad1 13800static void tg3_get_nvram_info(struct tg3 *tp)
1da177e4
LT
13801{
13802 u32 nvcfg1;
13803
13804 nvcfg1 = tr32(NVRAM_CFG1);
13805 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 13806 tg3_flag_set(tp, FLASH);
8590a603 13807 } else {
1da177e4
LT
13808 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13809 tw32(NVRAM_CFG1, nvcfg1);
13810 }
13811
4153577a 13812 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
63c3a66f 13813 tg3_flag(tp, 5780_CLASS)) {
1da177e4 13814 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
13815 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
13816 tp->nvram_jedecnum = JEDEC_ATMEL;
13817 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13818 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13819 break;
13820 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
13821 tp->nvram_jedecnum = JEDEC_ATMEL;
13822 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
13823 break;
13824 case FLASH_VENDOR_ATMEL_EEPROM:
13825 tp->nvram_jedecnum = JEDEC_ATMEL;
13826 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 13827 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13828 break;
13829 case FLASH_VENDOR_ST:
13830 tp->nvram_jedecnum = JEDEC_ST;
13831 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 13832 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13833 break;
13834 case FLASH_VENDOR_SAIFUN:
13835 tp->nvram_jedecnum = JEDEC_SAIFUN;
13836 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
13837 break;
13838 case FLASH_VENDOR_SST_SMALL:
13839 case FLASH_VENDOR_SST_LARGE:
13840 tp->nvram_jedecnum = JEDEC_SST;
13841 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
13842 break;
1da177e4 13843 }
8590a603 13844 } else {
1da177e4
LT
13845 tp->nvram_jedecnum = JEDEC_ATMEL;
13846 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13847 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
13848 }
13849}
13850
229b1ad1 13851static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
a1b950d5
MC
13852{
13853 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
13854 case FLASH_5752PAGE_SIZE_256:
13855 tp->nvram_pagesize = 256;
13856 break;
13857 case FLASH_5752PAGE_SIZE_512:
13858 tp->nvram_pagesize = 512;
13859 break;
13860 case FLASH_5752PAGE_SIZE_1K:
13861 tp->nvram_pagesize = 1024;
13862 break;
13863 case FLASH_5752PAGE_SIZE_2K:
13864 tp->nvram_pagesize = 2048;
13865 break;
13866 case FLASH_5752PAGE_SIZE_4K:
13867 tp->nvram_pagesize = 4096;
13868 break;
13869 case FLASH_5752PAGE_SIZE_264:
13870 tp->nvram_pagesize = 264;
13871 break;
13872 case FLASH_5752PAGE_SIZE_528:
13873 tp->nvram_pagesize = 528;
13874 break;
13875 }
13876}
13877
229b1ad1 13878static void tg3_get_5752_nvram_info(struct tg3 *tp)
361b4ac2
MC
13879{
13880 u32 nvcfg1;
13881
13882 nvcfg1 = tr32(NVRAM_CFG1);
13883
e6af301b
MC
13884 /* NVRAM protection for TPM */
13885 if (nvcfg1 & (1 << 27))
63c3a66f 13886 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 13887
361b4ac2 13888 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
13889 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
13890 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
13891 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13892 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13893 break;
13894 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13895 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13896 tg3_flag_set(tp, NVRAM_BUFFERED);
13897 tg3_flag_set(tp, FLASH);
8590a603
MC
13898 break;
13899 case FLASH_5752VENDOR_ST_M45PE10:
13900 case FLASH_5752VENDOR_ST_M45PE20:
13901 case FLASH_5752VENDOR_ST_M45PE40:
13902 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13903 tg3_flag_set(tp, NVRAM_BUFFERED);
13904 tg3_flag_set(tp, FLASH);
8590a603 13905 break;
361b4ac2
MC
13906 }
13907
63c3a66f 13908 if (tg3_flag(tp, FLASH)) {
a1b950d5 13909 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 13910 } else {
361b4ac2
MC
13911 /* For eeprom, set pagesize to maximum eeprom size */
13912 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13913
13914 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13915 tw32(NVRAM_CFG1, nvcfg1);
13916 }
13917}
13918
229b1ad1 13919static void tg3_get_5755_nvram_info(struct tg3 *tp)
d3c7b886 13920{
989a9d23 13921 u32 nvcfg1, protect = 0;
d3c7b886
MC
13922
13923 nvcfg1 = tr32(NVRAM_CFG1);
13924
13925 /* NVRAM protection for TPM */
989a9d23 13926 if (nvcfg1 & (1 << 27)) {
63c3a66f 13927 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
13928 protect = 1;
13929 }
d3c7b886 13930
989a9d23
MC
13931 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
13932 switch (nvcfg1) {
8590a603
MC
13933 case FLASH_5755VENDOR_ATMEL_FLASH_1:
13934 case FLASH_5755VENDOR_ATMEL_FLASH_2:
13935 case FLASH_5755VENDOR_ATMEL_FLASH_3:
13936 case FLASH_5755VENDOR_ATMEL_FLASH_5:
13937 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13938 tg3_flag_set(tp, NVRAM_BUFFERED);
13939 tg3_flag_set(tp, FLASH);
8590a603
MC
13940 tp->nvram_pagesize = 264;
13941 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
13942 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
13943 tp->nvram_size = (protect ? 0x3e200 :
13944 TG3_NVRAM_SIZE_512KB);
13945 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
13946 tp->nvram_size = (protect ? 0x1f200 :
13947 TG3_NVRAM_SIZE_256KB);
13948 else
13949 tp->nvram_size = (protect ? 0x1f200 :
13950 TG3_NVRAM_SIZE_128KB);
13951 break;
13952 case FLASH_5752VENDOR_ST_M45PE10:
13953 case FLASH_5752VENDOR_ST_M45PE20:
13954 case FLASH_5752VENDOR_ST_M45PE40:
13955 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13956 tg3_flag_set(tp, NVRAM_BUFFERED);
13957 tg3_flag_set(tp, FLASH);
8590a603
MC
13958 tp->nvram_pagesize = 256;
13959 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
13960 tp->nvram_size = (protect ?
13961 TG3_NVRAM_SIZE_64KB :
13962 TG3_NVRAM_SIZE_128KB);
13963 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
13964 tp->nvram_size = (protect ?
13965 TG3_NVRAM_SIZE_64KB :
13966 TG3_NVRAM_SIZE_256KB);
13967 else
13968 tp->nvram_size = (protect ?
13969 TG3_NVRAM_SIZE_128KB :
13970 TG3_NVRAM_SIZE_512KB);
13971 break;
d3c7b886
MC
13972 }
13973}
13974
229b1ad1 13975static void tg3_get_5787_nvram_info(struct tg3 *tp)
1b27777a
MC
13976{
13977 u32 nvcfg1;
13978
13979 nvcfg1 = tr32(NVRAM_CFG1);
13980
13981 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
13982 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
13983 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
13984 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
13985 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
13986 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13987 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 13988 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 13989
8590a603
MC
13990 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13991 tw32(NVRAM_CFG1, nvcfg1);
13992 break;
13993 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13994 case FLASH_5755VENDOR_ATMEL_FLASH_1:
13995 case FLASH_5755VENDOR_ATMEL_FLASH_2:
13996 case FLASH_5755VENDOR_ATMEL_FLASH_3:
13997 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13998 tg3_flag_set(tp, NVRAM_BUFFERED);
13999 tg3_flag_set(tp, FLASH);
8590a603
MC
14000 tp->nvram_pagesize = 264;
14001 break;
14002 case FLASH_5752VENDOR_ST_M45PE10:
14003 case FLASH_5752VENDOR_ST_M45PE20:
14004 case FLASH_5752VENDOR_ST_M45PE40:
14005 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14006 tg3_flag_set(tp, NVRAM_BUFFERED);
14007 tg3_flag_set(tp, FLASH);
8590a603
MC
14008 tp->nvram_pagesize = 256;
14009 break;
1b27777a
MC
14010 }
14011}
14012
229b1ad1 14013static void tg3_get_5761_nvram_info(struct tg3 *tp)
6b91fa02
MC
14014{
14015 u32 nvcfg1, protect = 0;
14016
14017 nvcfg1 = tr32(NVRAM_CFG1);
14018
14019 /* NVRAM protection for TPM */
14020 if (nvcfg1 & (1 << 27)) {
63c3a66f 14021 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
14022 protect = 1;
14023 }
14024
14025 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14026 switch (nvcfg1) {
8590a603
MC
14027 case FLASH_5761VENDOR_ATMEL_ADB021D:
14028 case FLASH_5761VENDOR_ATMEL_ADB041D:
14029 case FLASH_5761VENDOR_ATMEL_ADB081D:
14030 case FLASH_5761VENDOR_ATMEL_ADB161D:
14031 case FLASH_5761VENDOR_ATMEL_MDB021D:
14032 case FLASH_5761VENDOR_ATMEL_MDB041D:
14033 case FLASH_5761VENDOR_ATMEL_MDB081D:
14034 case FLASH_5761VENDOR_ATMEL_MDB161D:
14035 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14036 tg3_flag_set(tp, NVRAM_BUFFERED);
14037 tg3_flag_set(tp, FLASH);
14038 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
14039 tp->nvram_pagesize = 256;
14040 break;
14041 case FLASH_5761VENDOR_ST_A_M45PE20:
14042 case FLASH_5761VENDOR_ST_A_M45PE40:
14043 case FLASH_5761VENDOR_ST_A_M45PE80:
14044 case FLASH_5761VENDOR_ST_A_M45PE16:
14045 case FLASH_5761VENDOR_ST_M_M45PE20:
14046 case FLASH_5761VENDOR_ST_M_M45PE40:
14047 case FLASH_5761VENDOR_ST_M_M45PE80:
14048 case FLASH_5761VENDOR_ST_M_M45PE16:
14049 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14050 tg3_flag_set(tp, NVRAM_BUFFERED);
14051 tg3_flag_set(tp, FLASH);
8590a603
MC
14052 tp->nvram_pagesize = 256;
14053 break;
6b91fa02
MC
14054 }
14055
14056 if (protect) {
14057 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
14058 } else {
14059 switch (nvcfg1) {
8590a603
MC
14060 case FLASH_5761VENDOR_ATMEL_ADB161D:
14061 case FLASH_5761VENDOR_ATMEL_MDB161D:
14062 case FLASH_5761VENDOR_ST_A_M45PE16:
14063 case FLASH_5761VENDOR_ST_M_M45PE16:
14064 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
14065 break;
14066 case FLASH_5761VENDOR_ATMEL_ADB081D:
14067 case FLASH_5761VENDOR_ATMEL_MDB081D:
14068 case FLASH_5761VENDOR_ST_A_M45PE80:
14069 case FLASH_5761VENDOR_ST_M_M45PE80:
14070 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14071 break;
14072 case FLASH_5761VENDOR_ATMEL_ADB041D:
14073 case FLASH_5761VENDOR_ATMEL_MDB041D:
14074 case FLASH_5761VENDOR_ST_A_M45PE40:
14075 case FLASH_5761VENDOR_ST_M_M45PE40:
14076 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14077 break;
14078 case FLASH_5761VENDOR_ATMEL_ADB021D:
14079 case FLASH_5761VENDOR_ATMEL_MDB021D:
14080 case FLASH_5761VENDOR_ST_A_M45PE20:
14081 case FLASH_5761VENDOR_ST_M_M45PE20:
14082 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14083 break;
6b91fa02
MC
14084 }
14085 }
14086}
14087
229b1ad1 14088static void tg3_get_5906_nvram_info(struct tg3 *tp)
b5d3772c
MC
14089{
14090 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14091 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
14092 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14093}
14094
229b1ad1 14095static void tg3_get_57780_nvram_info(struct tg3 *tp)
321d32a0
MC
14096{
14097 u32 nvcfg1;
14098
14099 nvcfg1 = tr32(NVRAM_CFG1);
14100
14101 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14102 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14103 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14104 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14105 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
14106 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14107
14108 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14109 tw32(NVRAM_CFG1, nvcfg1);
14110 return;
14111 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14112 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14113 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14114 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14115 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14116 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14117 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14118 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14119 tg3_flag_set(tp, NVRAM_BUFFERED);
14120 tg3_flag_set(tp, FLASH);
321d32a0
MC
14121
14122 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14123 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14124 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14125 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14126 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14127 break;
14128 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14129 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14130 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14131 break;
14132 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14133 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14134 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14135 break;
14136 }
14137 break;
14138 case FLASH_5752VENDOR_ST_M45PE10:
14139 case FLASH_5752VENDOR_ST_M45PE20:
14140 case FLASH_5752VENDOR_ST_M45PE40:
14141 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14142 tg3_flag_set(tp, NVRAM_BUFFERED);
14143 tg3_flag_set(tp, FLASH);
321d32a0
MC
14144
14145 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14146 case FLASH_5752VENDOR_ST_M45PE10:
14147 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14148 break;
14149 case FLASH_5752VENDOR_ST_M45PE20:
14150 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14151 break;
14152 case FLASH_5752VENDOR_ST_M45PE40:
14153 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14154 break;
14155 }
14156 break;
14157 default:
63c3a66f 14158 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
14159 return;
14160 }
14161
a1b950d5
MC
14162 tg3_nvram_get_pagesize(tp, nvcfg1);
14163 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14164 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
14165}
14166
14167
229b1ad1 14168static void tg3_get_5717_nvram_info(struct tg3 *tp)
a1b950d5
MC
14169{
14170 u32 nvcfg1;
14171
14172 nvcfg1 = tr32(NVRAM_CFG1);
14173
14174 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14175 case FLASH_5717VENDOR_ATMEL_EEPROM:
14176 case FLASH_5717VENDOR_MICRO_EEPROM:
14177 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14178 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
14179 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14180
14181 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14182 tw32(NVRAM_CFG1, nvcfg1);
14183 return;
14184 case FLASH_5717VENDOR_ATMEL_MDB011D:
14185 case FLASH_5717VENDOR_ATMEL_ADB011B:
14186 case FLASH_5717VENDOR_ATMEL_ADB011D:
14187 case FLASH_5717VENDOR_ATMEL_MDB021D:
14188 case FLASH_5717VENDOR_ATMEL_ADB021B:
14189 case FLASH_5717VENDOR_ATMEL_ADB021D:
14190 case FLASH_5717VENDOR_ATMEL_45USPT:
14191 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14192 tg3_flag_set(tp, NVRAM_BUFFERED);
14193 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14194
14195 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14196 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
14197 /* Detect size with tg3_nvram_get_size() */
14198 break;
a1b950d5
MC
14199 case FLASH_5717VENDOR_ATMEL_ADB021B:
14200 case FLASH_5717VENDOR_ATMEL_ADB021D:
14201 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14202 break;
14203 default:
14204 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14205 break;
14206 }
321d32a0 14207 break;
a1b950d5
MC
14208 case FLASH_5717VENDOR_ST_M_M25PE10:
14209 case FLASH_5717VENDOR_ST_A_M25PE10:
14210 case FLASH_5717VENDOR_ST_M_M45PE10:
14211 case FLASH_5717VENDOR_ST_A_M45PE10:
14212 case FLASH_5717VENDOR_ST_M_M25PE20:
14213 case FLASH_5717VENDOR_ST_A_M25PE20:
14214 case FLASH_5717VENDOR_ST_M_M45PE20:
14215 case FLASH_5717VENDOR_ST_A_M45PE20:
14216 case FLASH_5717VENDOR_ST_25USPT:
14217 case FLASH_5717VENDOR_ST_45USPT:
14218 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14219 tg3_flag_set(tp, NVRAM_BUFFERED);
14220 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14221
14222 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14223 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 14224 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
14225 /* Detect size with tg3_nvram_get_size() */
14226 break;
14227 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
14228 case FLASH_5717VENDOR_ST_A_M45PE20:
14229 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14230 break;
14231 default:
14232 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14233 break;
14234 }
321d32a0 14235 break;
a1b950d5 14236 default:
63c3a66f 14237 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 14238 return;
321d32a0 14239 }
a1b950d5
MC
14240
14241 tg3_nvram_get_pagesize(tp, nvcfg1);
14242 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14243 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
14244}
14245
229b1ad1 14246static void tg3_get_5720_nvram_info(struct tg3 *tp)
9b91b5f1
MC
14247{
14248 u32 nvcfg1, nvmpinstrp;
14249
14250 nvcfg1 = tr32(NVRAM_CFG1);
14251 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
14252
4153577a 14253 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14254 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
14255 tg3_flag_set(tp, NO_NVRAM);
14256 return;
14257 }
14258
14259 switch (nvmpinstrp) {
14260 case FLASH_5762_EEPROM_HD:
14261 nvmpinstrp = FLASH_5720_EEPROM_HD;
17e1a42f 14262 break;
c86a8560
MC
14263 case FLASH_5762_EEPROM_LD:
14264 nvmpinstrp = FLASH_5720_EEPROM_LD;
17e1a42f 14265 break;
f6334bb8
MC
14266 case FLASH_5720VENDOR_M_ST_M45PE20:
14267 /* This pinstrap supports multiple sizes, so force it
14268 * to read the actual size from location 0xf0.
14269 */
14270 nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
14271 break;
c86a8560
MC
14272 }
14273 }
14274
9b91b5f1
MC
14275 switch (nvmpinstrp) {
14276 case FLASH_5720_EEPROM_HD:
14277 case FLASH_5720_EEPROM_LD:
14278 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14279 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
14280
14281 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14282 tw32(NVRAM_CFG1, nvcfg1);
14283 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
14284 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14285 else
14286 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
14287 return;
14288 case FLASH_5720VENDOR_M_ATMEL_DB011D:
14289 case FLASH_5720VENDOR_A_ATMEL_DB011B:
14290 case FLASH_5720VENDOR_A_ATMEL_DB011D:
14291 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14292 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14293 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14294 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14295 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14296 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14297 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14298 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14299 case FLASH_5720VENDOR_ATMEL_45USPT:
14300 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14301 tg3_flag_set(tp, NVRAM_BUFFERED);
14302 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14303
14304 switch (nvmpinstrp) {
14305 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14306 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14307 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14308 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14309 break;
14310 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14311 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14312 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14313 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14314 break;
14315 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14316 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14317 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14318 break;
14319 default:
4153577a 14320 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14321 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14322 break;
14323 }
14324 break;
14325 case FLASH_5720VENDOR_M_ST_M25PE10:
14326 case FLASH_5720VENDOR_M_ST_M45PE10:
14327 case FLASH_5720VENDOR_A_ST_M25PE10:
14328 case FLASH_5720VENDOR_A_ST_M45PE10:
14329 case FLASH_5720VENDOR_M_ST_M25PE20:
14330 case FLASH_5720VENDOR_M_ST_M45PE20:
14331 case FLASH_5720VENDOR_A_ST_M25PE20:
14332 case FLASH_5720VENDOR_A_ST_M45PE20:
14333 case FLASH_5720VENDOR_M_ST_M25PE40:
14334 case FLASH_5720VENDOR_M_ST_M45PE40:
14335 case FLASH_5720VENDOR_A_ST_M25PE40:
14336 case FLASH_5720VENDOR_A_ST_M45PE40:
14337 case FLASH_5720VENDOR_M_ST_M25PE80:
14338 case FLASH_5720VENDOR_M_ST_M45PE80:
14339 case FLASH_5720VENDOR_A_ST_M25PE80:
14340 case FLASH_5720VENDOR_A_ST_M45PE80:
14341 case FLASH_5720VENDOR_ST_25USPT:
14342 case FLASH_5720VENDOR_ST_45USPT:
14343 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14344 tg3_flag_set(tp, NVRAM_BUFFERED);
14345 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14346
14347 switch (nvmpinstrp) {
14348 case FLASH_5720VENDOR_M_ST_M25PE20:
14349 case FLASH_5720VENDOR_M_ST_M45PE20:
14350 case FLASH_5720VENDOR_A_ST_M25PE20:
14351 case FLASH_5720VENDOR_A_ST_M45PE20:
14352 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14353 break;
14354 case FLASH_5720VENDOR_M_ST_M25PE40:
14355 case FLASH_5720VENDOR_M_ST_M45PE40:
14356 case FLASH_5720VENDOR_A_ST_M25PE40:
14357 case FLASH_5720VENDOR_A_ST_M45PE40:
14358 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14359 break;
14360 case FLASH_5720VENDOR_M_ST_M25PE80:
14361 case FLASH_5720VENDOR_M_ST_M45PE80:
14362 case FLASH_5720VENDOR_A_ST_M25PE80:
14363 case FLASH_5720VENDOR_A_ST_M45PE80:
14364 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14365 break;
14366 default:
4153577a 14367 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14368 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14369 break;
14370 }
14371 break;
14372 default:
63c3a66f 14373 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
14374 return;
14375 }
14376
14377 tg3_nvram_get_pagesize(tp, nvcfg1);
14378 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14379 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
c86a8560 14380
4153577a 14381 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14382 u32 val;
14383
14384 if (tg3_nvram_read(tp, 0, &val))
14385 return;
14386
14387 if (val != TG3_EEPROM_MAGIC &&
14388 (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
14389 tg3_flag_set(tp, NO_NVRAM);
14390 }
9b91b5f1
MC
14391}
14392
1da177e4 14393/* Chips other than 5700/5701 use the NVRAM for fetching info. */
229b1ad1 14394static void tg3_nvram_init(struct tg3 *tp)
1da177e4 14395{
7e6c63f0
HM
14396 if (tg3_flag(tp, IS_SSB_CORE)) {
14397 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
14398 tg3_flag_clear(tp, NVRAM);
14399 tg3_flag_clear(tp, NVRAM_BUFFERED);
14400 tg3_flag_set(tp, NO_NVRAM);
14401 return;
14402 }
14403
1da177e4
LT
14404 tw32_f(GRC_EEPROM_ADDR,
14405 (EEPROM_ADDR_FSM_RESET |
14406 (EEPROM_DEFAULT_CLOCK_PERIOD <<
14407 EEPROM_ADDR_CLKPERD_SHIFT)));
14408
9d57f01c 14409 msleep(1);
1da177e4
LT
14410
14411 /* Enable seeprom accesses. */
14412 tw32_f(GRC_LOCAL_CTRL,
14413 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
14414 udelay(100);
14415
4153577a
JP
14416 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14417 tg3_asic_rev(tp) != ASIC_REV_5701) {
63c3a66f 14418 tg3_flag_set(tp, NVRAM);
1da177e4 14419
ec41c7df 14420 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
14421 netdev_warn(tp->dev,
14422 "Cannot get nvram lock, %s failed\n",
05dbe005 14423 __func__);
ec41c7df
MC
14424 return;
14425 }
e6af301b 14426 tg3_enable_nvram_access(tp);
1da177e4 14427
989a9d23
MC
14428 tp->nvram_size = 0;
14429
4153577a 14430 if (tg3_asic_rev(tp) == ASIC_REV_5752)
361b4ac2 14431 tg3_get_5752_nvram_info(tp);
4153577a 14432 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
d3c7b886 14433 tg3_get_5755_nvram_info(tp);
4153577a
JP
14434 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
14435 tg3_asic_rev(tp) == ASIC_REV_5784 ||
14436 tg3_asic_rev(tp) == ASIC_REV_5785)
1b27777a 14437 tg3_get_5787_nvram_info(tp);
4153577a 14438 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
6b91fa02 14439 tg3_get_5761_nvram_info(tp);
4153577a 14440 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 14441 tg3_get_5906_nvram_info(tp);
4153577a 14442 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 14443 tg3_flag(tp, 57765_CLASS))
321d32a0 14444 tg3_get_57780_nvram_info(tp);
4153577a
JP
14445 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14446 tg3_asic_rev(tp) == ASIC_REV_5719)
a1b950d5 14447 tg3_get_5717_nvram_info(tp);
4153577a
JP
14448 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
14449 tg3_asic_rev(tp) == ASIC_REV_5762)
9b91b5f1 14450 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
14451 else
14452 tg3_get_nvram_info(tp);
14453
989a9d23
MC
14454 if (tp->nvram_size == 0)
14455 tg3_get_nvram_size(tp);
1da177e4 14456
e6af301b 14457 tg3_disable_nvram_access(tp);
381291b7 14458 tg3_nvram_unlock(tp);
1da177e4
LT
14459
14460 } else {
63c3a66f
JP
14461 tg3_flag_clear(tp, NVRAM);
14462 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
14463
14464 tg3_get_eeprom_size(tp);
14465 }
14466}
14467
1da177e4
LT
14468struct subsys_tbl_ent {
14469 u16 subsys_vendor, subsys_devid;
14470 u32 phy_id;
14471};
14472
229b1ad1 14473static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
1da177e4 14474 /* Broadcom boards. */
24daf2b0 14475 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14476 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 14477 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14478 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 14479 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14480 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
14481 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14482 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
14483 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14484 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 14485 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14486 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14487 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14488 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
14489 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14490 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 14491 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14492 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 14493 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14494 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 14495 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14496 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
14497
14498 /* 3com boards. */
24daf2b0 14499 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14500 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 14501 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14502 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14503 { TG3PCI_SUBVENDOR_ID_3COM,
14504 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
14505 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14506 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 14507 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14508 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14509
14510 /* DELL boards. */
24daf2b0 14511 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14512 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 14513 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14514 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 14515 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14516 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 14517 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14518 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
14519
14520 /* Compaq boards. */
24daf2b0 14521 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14522 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 14523 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14524 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14525 { TG3PCI_SUBVENDOR_ID_COMPAQ,
14526 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
14527 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14528 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 14529 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14530 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14531
14532 /* IBM boards. */
24daf2b0
MC
14533 { TG3PCI_SUBVENDOR_ID_IBM,
14534 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
14535};
14536
229b1ad1 14537static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
14538{
14539 int i;
14540
14541 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
14542 if ((subsys_id_to_phy_id[i].subsys_vendor ==
14543 tp->pdev->subsystem_vendor) &&
14544 (subsys_id_to_phy_id[i].subsys_devid ==
14545 tp->pdev->subsystem_device))
14546 return &subsys_id_to_phy_id[i];
14547 }
14548 return NULL;
14549}
14550
229b1ad1 14551static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 14552{
1da177e4 14553 u32 val;
f49639e6 14554
79eb6904 14555 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
14556 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14557
a85feb8c 14558 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
14559 tg3_flag_set(tp, EEPROM_WRITE_PROT);
14560 tg3_flag_set(tp, WOL_CAP);
72b845e0 14561
4153577a 14562 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
9d26e213 14563 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
14564 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14565 tg3_flag_set(tp, IS_NIC);
9d26e213 14566 }
0527ba35
MC
14567 val = tr32(VCPU_CFGSHDW);
14568 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 14569 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 14570 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 14571 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 14572 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14573 device_set_wakeup_enable(&tp->pdev->dev, true);
14574 }
05ac4cb7 14575 goto done;
b5d3772c
MC
14576 }
14577
1da177e4
LT
14578 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
14579 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
14580 u32 nic_cfg, led_cfg;
a9daf367 14581 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 14582 int eeprom_phy_serdes = 0;
1da177e4
LT
14583
14584 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
14585 tp->nic_sram_data_cfg = nic_cfg;
14586
14587 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
14588 ver >>= NIC_SRAM_DATA_VER_SHIFT;
4153577a
JP
14589 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14590 tg3_asic_rev(tp) != ASIC_REV_5701 &&
14591 tg3_asic_rev(tp) != ASIC_REV_5703 &&
1da177e4
LT
14592 (ver > 0) && (ver < 0x100))
14593 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
14594
4153577a 14595 if (tg3_asic_rev(tp) == ASIC_REV_5785)
a9daf367
MC
14596 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
14597
1da177e4
LT
14598 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
14599 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
14600 eeprom_phy_serdes = 1;
14601
14602 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
14603 if (nic_phy_id != 0) {
14604 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
14605 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
14606
14607 eeprom_phy_id = (id1 >> 16) << 10;
14608 eeprom_phy_id |= (id2 & 0xfc00) << 16;
14609 eeprom_phy_id |= (id2 & 0x03ff) << 0;
14610 } else
14611 eeprom_phy_id = 0;
14612
7d0c41ef 14613 tp->phy_id = eeprom_phy_id;
747e8f8b 14614 if (eeprom_phy_serdes) {
63c3a66f 14615 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 14616 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 14617 else
f07e9af3 14618 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 14619 }
7d0c41ef 14620
63c3a66f 14621 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
14622 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
14623 SHASTA_EXT_LED_MODE_MASK);
cbf46853 14624 else
1da177e4
LT
14625 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
14626
14627 switch (led_cfg) {
14628 default:
14629 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
14630 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14631 break;
14632
14633 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
14634 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14635 break;
14636
14637 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
14638 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
14639
14640 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
14641 * read on some older 5700/5701 bootcode.
14642 */
4153577a
JP
14643 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
14644 tg3_asic_rev(tp) == ASIC_REV_5701)
9ba27794
MC
14645 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14646
1da177e4
LT
14647 break;
14648
14649 case SHASTA_EXT_LED_SHARED:
14650 tp->led_ctrl = LED_CTRL_MODE_SHARED;
4153577a
JP
14651 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
14652 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
1da177e4
LT
14653 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14654 LED_CTRL_MODE_PHY_2);
14655 break;
14656
14657 case SHASTA_EXT_LED_MAC:
14658 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
14659 break;
14660
14661 case SHASTA_EXT_LED_COMBO:
14662 tp->led_ctrl = LED_CTRL_MODE_COMBO;
4153577a 14663 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
1da177e4
LT
14664 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14665 LED_CTRL_MODE_PHY_2);
14666 break;
14667
855e1111 14668 }
1da177e4 14669
4153577a
JP
14670 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
14671 tg3_asic_rev(tp) == ASIC_REV_5701) &&
1da177e4
LT
14672 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
14673 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14674
4153577a 14675 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
b2a5c19c 14676 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 14677
9d26e213 14678 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 14679 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
14680 if ((tp->pdev->subsystem_vendor ==
14681 PCI_VENDOR_ID_ARIMA) &&
14682 (tp->pdev->subsystem_device == 0x205a ||
14683 tp->pdev->subsystem_device == 0x2063))
63c3a66f 14684 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 14685 } else {
63c3a66f
JP
14686 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14687 tg3_flag_set(tp, IS_NIC);
9d26e213 14688 }
1da177e4
LT
14689
14690 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
14691 tg3_flag_set(tp, ENABLE_ASF);
14692 if (tg3_flag(tp, 5750_PLUS))
14693 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 14694 }
b2b98d4a
MC
14695
14696 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
14697 tg3_flag(tp, 5750_PLUS))
14698 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 14699
f07e9af3 14700 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 14701 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 14702 tg3_flag_clear(tp, WOL_CAP);
1da177e4 14703
63c3a66f 14704 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 14705 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 14706 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14707 device_set_wakeup_enable(&tp->pdev->dev, true);
14708 }
0527ba35 14709
1da177e4 14710 if (cfg2 & (1 << 17))
f07e9af3 14711 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
14712
14713 /* serdes signal pre-emphasis in register 0x590 set by */
14714 /* bootcode if bit 18 is set */
14715 if (cfg2 & (1 << 18))
f07e9af3 14716 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 14717
63c3a66f 14718 if ((tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
14719 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
14720 tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
6833c043 14721 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 14722 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 14723
942d1af0 14724 if (tg3_flag(tp, PCI_EXPRESS)) {
8ed5d97e
MC
14725 u32 cfg3;
14726
14727 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
942d1af0
NS
14728 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
14729 !tg3_flag(tp, 57765_PLUS) &&
14730 (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
63c3a66f 14731 tg3_flag_set(tp, ASPM_WORKAROUND);
942d1af0
NS
14732 if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
14733 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
14734 if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
14735 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
8ed5d97e 14736 }
a9daf367 14737
14417063 14738 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 14739 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 14740 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 14741 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 14742 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 14743 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 14744 }
05ac4cb7 14745done:
63c3a66f 14746 if (tg3_flag(tp, WOL_CAP))
43067ed8 14747 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 14748 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
14749 else
14750 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
14751}
14752
c86a8560
MC
14753static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
14754{
14755 int i, err;
14756 u32 val2, off = offset * 8;
14757
14758 err = tg3_nvram_lock(tp);
14759 if (err)
14760 return err;
14761
14762 tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
14763 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
14764 APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
14765 tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
14766 udelay(10);
14767
14768 for (i = 0; i < 100; i++) {
14769 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
14770 if (val2 & APE_OTP_STATUS_CMD_DONE) {
14771 *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
14772 break;
14773 }
14774 udelay(10);
14775 }
14776
14777 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
14778
14779 tg3_nvram_unlock(tp);
14780 if (val2 & APE_OTP_STATUS_CMD_DONE)
14781 return 0;
14782
14783 return -EBUSY;
14784}
14785
229b1ad1 14786static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
b2a5c19c
MC
14787{
14788 int i;
14789 u32 val;
14790
14791 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
14792 tw32(OTP_CTRL, cmd);
14793
14794 /* Wait for up to 1 ms for command to execute. */
14795 for (i = 0; i < 100; i++) {
14796 val = tr32(OTP_STATUS);
14797 if (val & OTP_STATUS_CMD_DONE)
14798 break;
14799 udelay(10);
14800 }
14801
14802 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
14803}
14804
14805/* Read the gphy configuration from the OTP region of the chip. The gphy
14806 * configuration is a 32-bit value that straddles the alignment boundary.
14807 * We do two 32-bit reads and then shift and merge the results.
14808 */
229b1ad1 14809static u32 tg3_read_otp_phycfg(struct tg3 *tp)
b2a5c19c
MC
14810{
14811 u32 bhalf_otp, thalf_otp;
14812
14813 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
14814
14815 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
14816 return 0;
14817
14818 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
14819
14820 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14821 return 0;
14822
14823 thalf_otp = tr32(OTP_READ_DATA);
14824
14825 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
14826
14827 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14828 return 0;
14829
14830 bhalf_otp = tr32(OTP_READ_DATA);
14831
14832 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
14833}
14834
229b1ad1 14835static void tg3_phy_init_link_config(struct tg3 *tp)
e256f8a3 14836{
202ff1c2 14837 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
14838
14839 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
14840 adv |= ADVERTISED_1000baseT_Half |
14841 ADVERTISED_1000baseT_Full;
14842
14843 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14844 adv |= ADVERTISED_100baseT_Half |
14845 ADVERTISED_100baseT_Full |
14846 ADVERTISED_10baseT_Half |
14847 ADVERTISED_10baseT_Full |
14848 ADVERTISED_TP;
14849 else
14850 adv |= ADVERTISED_FIBRE;
14851
14852 tp->link_config.advertising = adv;
e740522e
MC
14853 tp->link_config.speed = SPEED_UNKNOWN;
14854 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 14855 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
14856 tp->link_config.active_speed = SPEED_UNKNOWN;
14857 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
14858
14859 tp->old_link = -1;
e256f8a3
MC
14860}
14861
229b1ad1 14862static int tg3_phy_probe(struct tg3 *tp)
7d0c41ef
MC
14863{
14864 u32 hw_phy_id_1, hw_phy_id_2;
14865 u32 hw_phy_id, hw_phy_id_masked;
14866 int err;
1da177e4 14867
e256f8a3 14868 /* flow control autonegotiation is default behavior */
63c3a66f 14869 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
14870 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
14871
8151ad57
MC
14872 if (tg3_flag(tp, ENABLE_APE)) {
14873 switch (tp->pci_fn) {
14874 case 0:
14875 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
14876 break;
14877 case 1:
14878 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
14879 break;
14880 case 2:
14881 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
14882 break;
14883 case 3:
14884 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
14885 break;
14886 }
14887 }
14888
942d1af0
NS
14889 if (!tg3_flag(tp, ENABLE_ASF) &&
14890 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
14891 !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
14892 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
14893 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
14894
63c3a66f 14895 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
14896 return tg3_phy_init(tp);
14897
1da177e4 14898 /* Reading the PHY ID register can conflict with ASF
877d0310 14899 * firmware access to the PHY hardware.
1da177e4
LT
14900 */
14901 err = 0;
63c3a66f 14902 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 14903 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
14904 } else {
14905 /* Now read the physical PHY_ID from the chip and verify
14906 * that it is sane. If it doesn't look good, we fall back
14907 * to either the hard-coded table based PHY_ID and failing
14908 * that the value found in the eeprom area.
14909 */
14910 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
14911 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
14912
14913 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
14914 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
14915 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
14916
79eb6904 14917 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
14918 }
14919
79eb6904 14920 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 14921 tp->phy_id = hw_phy_id;
79eb6904 14922 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 14923 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 14924 else
f07e9af3 14925 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 14926 } else {
79eb6904 14927 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
14928 /* Do nothing, phy ID already set up in
14929 * tg3_get_eeprom_hw_cfg().
14930 */
1da177e4
LT
14931 } else {
14932 struct subsys_tbl_ent *p;
14933
14934 /* No eeprom signature? Try the hardcoded
14935 * subsys device table.
14936 */
24daf2b0 14937 p = tg3_lookup_by_subsys(tp);
7e6c63f0
HM
14938 if (p) {
14939 tp->phy_id = p->phy_id;
14940 } else if (!tg3_flag(tp, IS_SSB_CORE)) {
14941 /* For now we saw the IDs 0xbc050cd0,
14942 * 0xbc050f80 and 0xbc050c30 on devices
14943 * connected to an BCM4785 and there are
14944 * probably more. Just assume that the phy is
14945 * supported when it is connected to a SSB core
14946 * for now.
14947 */
1da177e4 14948 return -ENODEV;
7e6c63f0 14949 }
1da177e4 14950
1da177e4 14951 if (!tp->phy_id ||
79eb6904 14952 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 14953 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
14954 }
14955 }
14956
a6b68dab 14957 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
4153577a
JP
14958 (tg3_asic_rev(tp) == ASIC_REV_5719 ||
14959 tg3_asic_rev(tp) == ASIC_REV_5720 ||
c4dab506 14960 tg3_asic_rev(tp) == ASIC_REV_57766 ||
4153577a
JP
14961 tg3_asic_rev(tp) == ASIC_REV_5762 ||
14962 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
14963 tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
14964 (tg3_asic_rev(tp) == ASIC_REV_57765 &&
9e2ecbeb 14965 tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
52b02d04
MC
14966 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
14967
9e2ecbeb
NS
14968 tp->eee.supported = SUPPORTED_100baseT_Full |
14969 SUPPORTED_1000baseT_Full;
14970 tp->eee.advertised = ADVERTISED_100baseT_Full |
14971 ADVERTISED_1000baseT_Full;
14972 tp->eee.eee_enabled = 1;
14973 tp->eee.tx_lpi_enabled = 1;
14974 tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
14975 }
14976
e256f8a3
MC
14977 tg3_phy_init_link_config(tp);
14978
942d1af0
NS
14979 if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
14980 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
14981 !tg3_flag(tp, ENABLE_APE) &&
14982 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 14983 u32 bmsr, dummy;
1da177e4
LT
14984
14985 tg3_readphy(tp, MII_BMSR, &bmsr);
14986 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
14987 (bmsr & BMSR_LSTATUS))
14988 goto skip_phy_reset;
6aa20a22 14989
1da177e4
LT
14990 err = tg3_phy_reset(tp);
14991 if (err)
14992 return err;
14993
42b64a45 14994 tg3_phy_set_wirespeed(tp);
1da177e4 14995
e2bf73e7 14996 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
14997 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
14998 tp->link_config.flowctrl);
1da177e4
LT
14999
15000 tg3_writephy(tp, MII_BMCR,
15001 BMCR_ANENABLE | BMCR_ANRESTART);
15002 }
1da177e4
LT
15003 }
15004
15005skip_phy_reset:
79eb6904 15006 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
15007 err = tg3_init_5401phy_dsp(tp);
15008 if (err)
15009 return err;
1da177e4 15010
1da177e4
LT
15011 err = tg3_init_5401phy_dsp(tp);
15012 }
15013
1da177e4
LT
15014 return err;
15015}
15016
229b1ad1 15017static void tg3_read_vpd(struct tg3 *tp)
1da177e4 15018{
a4a8bb15 15019 u8 *vpd_data;
4181b2c8 15020 unsigned int block_end, rosize, len;
535a490e 15021 u32 vpdlen;
184b8904 15022 int j, i = 0;
a4a8bb15 15023
535a490e 15024 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
15025 if (!vpd_data)
15026 goto out_no_vpd;
1da177e4 15027
535a490e 15028 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
15029 if (i < 0)
15030 goto out_not_found;
1da177e4 15031
4181b2c8
MC
15032 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
15033 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
15034 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 15035
535a490e 15036 if (block_end > vpdlen)
4181b2c8 15037 goto out_not_found;
af2c6a4a 15038
184b8904
MC
15039 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15040 PCI_VPD_RO_KEYWORD_MFR_ID);
15041 if (j > 0) {
15042 len = pci_vpd_info_field_size(&vpd_data[j]);
15043
15044 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15045 if (j + len > block_end || len != 4 ||
15046 memcmp(&vpd_data[j], "1028", 4))
15047 goto partno;
15048
15049 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15050 PCI_VPD_RO_KEYWORD_VENDOR0);
15051 if (j < 0)
15052 goto partno;
15053
15054 len = pci_vpd_info_field_size(&vpd_data[j]);
15055
15056 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15057 if (j + len > block_end)
15058 goto partno;
15059
715230a4
KC
15060 if (len >= sizeof(tp->fw_ver))
15061 len = sizeof(tp->fw_ver) - 1;
15062 memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
15063 snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
15064 &vpd_data[j]);
184b8904
MC
15065 }
15066
15067partno:
4181b2c8
MC
15068 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15069 PCI_VPD_RO_KEYWORD_PARTNO);
15070 if (i < 0)
15071 goto out_not_found;
af2c6a4a 15072
4181b2c8 15073 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 15074
4181b2c8
MC
15075 i += PCI_VPD_INFO_FLD_HDR_SIZE;
15076 if (len > TG3_BPN_SIZE ||
535a490e 15077 (len + i) > vpdlen)
4181b2c8 15078 goto out_not_found;
1da177e4 15079
4181b2c8 15080 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 15081
1da177e4 15082out_not_found:
a4a8bb15 15083 kfree(vpd_data);
37a949c5 15084 if (tp->board_part_number[0])
a4a8bb15
MC
15085 return;
15086
15087out_no_vpd:
4153577a 15088 if (tg3_asic_rev(tp) == ASIC_REV_5717) {
79d49695
MC
15089 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15090 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
37a949c5
MC
15091 strcpy(tp->board_part_number, "BCM5717");
15092 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
15093 strcpy(tp->board_part_number, "BCM5718");
15094 else
15095 goto nomatch;
4153577a 15096 } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
37a949c5
MC
15097 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
15098 strcpy(tp->board_part_number, "BCM57780");
15099 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
15100 strcpy(tp->board_part_number, "BCM57760");
15101 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
15102 strcpy(tp->board_part_number, "BCM57790");
15103 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
15104 strcpy(tp->board_part_number, "BCM57788");
15105 else
15106 goto nomatch;
4153577a 15107 } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
37a949c5
MC
15108 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
15109 strcpy(tp->board_part_number, "BCM57761");
15110 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
15111 strcpy(tp->board_part_number, "BCM57765");
15112 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
15113 strcpy(tp->board_part_number, "BCM57781");
15114 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
15115 strcpy(tp->board_part_number, "BCM57785");
15116 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
15117 strcpy(tp->board_part_number, "BCM57791");
15118 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
15119 strcpy(tp->board_part_number, "BCM57795");
15120 else
15121 goto nomatch;
4153577a 15122 } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
55086ad9
MC
15123 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
15124 strcpy(tp->board_part_number, "BCM57762");
15125 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
15126 strcpy(tp->board_part_number, "BCM57766");
15127 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
15128 strcpy(tp->board_part_number, "BCM57782");
15129 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15130 strcpy(tp->board_part_number, "BCM57786");
15131 else
15132 goto nomatch;
4153577a 15133 } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c 15134 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
15135 } else {
15136nomatch:
b5d3772c 15137 strcpy(tp->board_part_number, "none");
37a949c5 15138 }
1da177e4
LT
15139}
15140
229b1ad1 15141static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
9c8a620e
MC
15142{
15143 u32 val;
15144
e4f34110 15145 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 15146 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 15147 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
15148 val != 0)
15149 return 0;
15150
15151 return 1;
15152}
15153
229b1ad1 15154static void tg3_read_bc_ver(struct tg3 *tp)
acd9c119 15155{
ff3a7cb2 15156 u32 val, offset, start, ver_offset;
75f9936e 15157 int i, dst_off;
ff3a7cb2 15158 bool newver = false;
acd9c119
MC
15159
15160 if (tg3_nvram_read(tp, 0xc, &offset) ||
15161 tg3_nvram_read(tp, 0x4, &start))
15162 return;
15163
15164 offset = tg3_nvram_logical_addr(tp, offset);
15165
ff3a7cb2 15166 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
15167 return;
15168
ff3a7cb2
MC
15169 if ((val & 0xfc000000) == 0x0c000000) {
15170 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
15171 return;
15172
ff3a7cb2
MC
15173 if (val == 0)
15174 newver = true;
15175 }
15176
75f9936e
MC
15177 dst_off = strlen(tp->fw_ver);
15178
ff3a7cb2 15179 if (newver) {
75f9936e
MC
15180 if (TG3_VER_SIZE - dst_off < 16 ||
15181 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
15182 return;
15183
15184 offset = offset + ver_offset - start;
15185 for (i = 0; i < 16; i += 4) {
15186 __be32 v;
15187 if (tg3_nvram_read_be32(tp, offset + i, &v))
15188 return;
15189
75f9936e 15190 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
15191 }
15192 } else {
15193 u32 major, minor;
15194
15195 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
15196 return;
15197
15198 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
15199 TG3_NVM_BCVER_MAJSFT;
15200 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
15201 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
15202 "v%d.%02d", major, minor);
acd9c119
MC
15203 }
15204}
15205
229b1ad1 15206static void tg3_read_hwsb_ver(struct tg3 *tp)
a6f6cb1c
MC
15207{
15208 u32 val, major, minor;
15209
15210 /* Use native endian representation */
15211 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
15212 return;
15213
15214 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
15215 TG3_NVM_HWSB_CFG1_MAJSFT;
15216 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
15217 TG3_NVM_HWSB_CFG1_MINSFT;
15218
15219 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
15220}
15221
229b1ad1 15222static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
dfe00d7d
MC
15223{
15224 u32 offset, major, minor, build;
15225
75f9936e 15226 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
15227
15228 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
15229 return;
15230
15231 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
15232 case TG3_EEPROM_SB_REVISION_0:
15233 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
15234 break;
15235 case TG3_EEPROM_SB_REVISION_2:
15236 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
15237 break;
15238 case TG3_EEPROM_SB_REVISION_3:
15239 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
15240 break;
a4153d40
MC
15241 case TG3_EEPROM_SB_REVISION_4:
15242 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
15243 break;
15244 case TG3_EEPROM_SB_REVISION_5:
15245 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
15246 break;
bba226ac
MC
15247 case TG3_EEPROM_SB_REVISION_6:
15248 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
15249 break;
dfe00d7d
MC
15250 default:
15251 return;
15252 }
15253
e4f34110 15254 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
15255 return;
15256
15257 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
15258 TG3_EEPROM_SB_EDH_BLD_SHFT;
15259 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
15260 TG3_EEPROM_SB_EDH_MAJ_SHFT;
15261 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
15262
15263 if (minor > 99 || build > 26)
15264 return;
15265
75f9936e
MC
15266 offset = strlen(tp->fw_ver);
15267 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
15268 " v%d.%02d", major, minor);
dfe00d7d
MC
15269
15270 if (build > 0) {
75f9936e
MC
15271 offset = strlen(tp->fw_ver);
15272 if (offset < TG3_VER_SIZE - 1)
15273 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
15274 }
15275}
15276
229b1ad1 15277static void tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
15278{
15279 u32 val, offset, start;
acd9c119 15280 int i, vlen;
9c8a620e
MC
15281
15282 for (offset = TG3_NVM_DIR_START;
15283 offset < TG3_NVM_DIR_END;
15284 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 15285 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
15286 return;
15287
9c8a620e
MC
15288 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
15289 break;
15290 }
15291
15292 if (offset == TG3_NVM_DIR_END)
15293 return;
15294
63c3a66f 15295 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 15296 start = 0x08000000;
e4f34110 15297 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
15298 return;
15299
e4f34110 15300 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 15301 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 15302 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
15303 return;
15304
15305 offset += val - start;
15306
acd9c119 15307 vlen = strlen(tp->fw_ver);
9c8a620e 15308
acd9c119
MC
15309 tp->fw_ver[vlen++] = ',';
15310 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
15311
15312 for (i = 0; i < 4; i++) {
a9dc529d
MC
15313 __be32 v;
15314 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
15315 return;
15316
b9fc7dc5 15317 offset += sizeof(v);
c4e6575c 15318
acd9c119
MC
15319 if (vlen > TG3_VER_SIZE - sizeof(v)) {
15320 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 15321 break;
c4e6575c 15322 }
9c8a620e 15323
acd9c119
MC
15324 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
15325 vlen += sizeof(v);
c4e6575c 15326 }
acd9c119
MC
15327}
15328
229b1ad1 15329static void tg3_probe_ncsi(struct tg3 *tp)
7fd76445 15330{
7fd76445 15331 u32 apedata;
7fd76445
MC
15332
15333 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
15334 if (apedata != APE_SEG_SIG_MAGIC)
15335 return;
15336
15337 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
15338 if (!(apedata & APE_FW_STATUS_READY))
15339 return;
15340
165f4d1c
MC
15341 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
15342 tg3_flag_set(tp, APE_HAS_NCSI);
15343}
15344
229b1ad1 15345static void tg3_read_dash_ver(struct tg3 *tp)
165f4d1c
MC
15346{
15347 int vlen;
15348 u32 apedata;
15349 char *fwtype;
15350
7fd76445
MC
15351 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
15352
165f4d1c 15353 if (tg3_flag(tp, APE_HAS_NCSI))
ecc79648 15354 fwtype = "NCSI";
c86a8560
MC
15355 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
15356 fwtype = "SMASH";
165f4d1c 15357 else
ecc79648
MC
15358 fwtype = "DASH";
15359
7fd76445
MC
15360 vlen = strlen(tp->fw_ver);
15361
ecc79648
MC
15362 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
15363 fwtype,
7fd76445
MC
15364 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
15365 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
15366 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
15367 (apedata & APE_FW_VERSION_BLDMSK));
15368}
15369
c86a8560
MC
15370static void tg3_read_otp_ver(struct tg3 *tp)
15371{
15372 u32 val, val2;
15373
4153577a 15374 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c86a8560
MC
15375 return;
15376
15377 if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
15378 !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
15379 TG3_OTP_MAGIC0_VALID(val)) {
15380 u64 val64 = (u64) val << 32 | val2;
15381 u32 ver = 0;
15382 int i, vlen;
15383
15384 for (i = 0; i < 7; i++) {
15385 if ((val64 & 0xff) == 0)
15386 break;
15387 ver = val64 & 0xff;
15388 val64 >>= 8;
15389 }
15390 vlen = strlen(tp->fw_ver);
15391 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
15392 }
15393}
15394
229b1ad1 15395static void tg3_read_fw_ver(struct tg3 *tp)
acd9c119
MC
15396{
15397 u32 val;
75f9936e 15398 bool vpd_vers = false;
acd9c119 15399
75f9936e
MC
15400 if (tp->fw_ver[0] != 0)
15401 vpd_vers = true;
df259d8c 15402
63c3a66f 15403 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 15404 strcat(tp->fw_ver, "sb");
c86a8560 15405 tg3_read_otp_ver(tp);
df259d8c
MC
15406 return;
15407 }
15408
acd9c119
MC
15409 if (tg3_nvram_read(tp, 0, &val))
15410 return;
15411
15412 if (val == TG3_EEPROM_MAGIC)
15413 tg3_read_bc_ver(tp);
15414 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
15415 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
15416 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
15417 tg3_read_hwsb_ver(tp);
acd9c119 15418
165f4d1c
MC
15419 if (tg3_flag(tp, ENABLE_ASF)) {
15420 if (tg3_flag(tp, ENABLE_APE)) {
15421 tg3_probe_ncsi(tp);
15422 if (!vpd_vers)
15423 tg3_read_dash_ver(tp);
15424 } else if (!vpd_vers) {
15425 tg3_read_mgmtfw_ver(tp);
15426 }
c9cab24e 15427 }
9c8a620e
MC
15428
15429 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
15430}
15431
7cb32cf2
MC
15432static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
15433{
63c3a66f 15434 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 15435 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 15436 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 15437 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 15438 else
de9f5230 15439 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
15440}
15441
4143470c 15442static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
15443 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
15444 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
15445 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
15446 { },
15447};
15448
229b1ad1 15449static struct pci_dev *tg3_find_peer(struct tg3 *tp)
16c7fa7d
MC
15450{
15451 struct pci_dev *peer;
15452 unsigned int func, devnr = tp->pdev->devfn & ~7;
15453
15454 for (func = 0; func < 8; func++) {
15455 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15456 if (peer && peer != tp->pdev)
15457 break;
15458 pci_dev_put(peer);
15459 }
15460 /* 5704 can be configured in single-port mode, set peer to
15461 * tp->pdev in that case.
15462 */
15463 if (!peer) {
15464 peer = tp->pdev;
15465 return peer;
15466 }
15467
15468 /*
15469 * We don't need to keep the refcount elevated; there's no way
15470 * to remove one half of this device without removing the other
15471 */
15472 pci_dev_put(peer);
15473
15474 return peer;
15475}
15476
229b1ad1 15477static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
42b123b1
MC
15478{
15479 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
4153577a 15480 if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
42b123b1
MC
15481 u32 reg;
15482
15483 /* All devices that use the alternate
15484 * ASIC REV location have a CPMU.
15485 */
15486 tg3_flag_set(tp, CPMU_PRESENT);
15487
15488 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 15489 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
42b123b1
MC
15490 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15491 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
15492 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
15493 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
15494 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
15495 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
42b123b1
MC
15496 reg = TG3PCI_GEN2_PRODID_ASICREV;
15497 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
15498 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
15499 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
15500 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
15501 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
15502 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
15503 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
15504 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
15505 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
15506 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15507 reg = TG3PCI_GEN15_PRODID_ASICREV;
15508 else
15509 reg = TG3PCI_PRODID_ASICREV;
15510
15511 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
15512 }
15513
15514 /* Wrong chip ID in 5752 A0. This code can be removed later
15515 * as A0 is not in production.
15516 */
4153577a 15517 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
42b123b1
MC
15518 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
15519
4153577a 15520 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
79d49695
MC
15521 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
15522
4153577a
JP
15523 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15524 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15525 tg3_asic_rev(tp) == ASIC_REV_5720)
42b123b1
MC
15526 tg3_flag_set(tp, 5717_PLUS);
15527
4153577a
JP
15528 if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
15529 tg3_asic_rev(tp) == ASIC_REV_57766)
42b123b1
MC
15530 tg3_flag_set(tp, 57765_CLASS);
15531
c65a17f4 15532 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
4153577a 15533 tg3_asic_rev(tp) == ASIC_REV_5762)
42b123b1
MC
15534 tg3_flag_set(tp, 57765_PLUS);
15535
15536 /* Intentionally exclude ASIC_REV_5906 */
4153577a
JP
15537 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15538 tg3_asic_rev(tp) == ASIC_REV_5787 ||
15539 tg3_asic_rev(tp) == ASIC_REV_5784 ||
15540 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15541 tg3_asic_rev(tp) == ASIC_REV_5785 ||
15542 tg3_asic_rev(tp) == ASIC_REV_57780 ||
42b123b1
MC
15543 tg3_flag(tp, 57765_PLUS))
15544 tg3_flag_set(tp, 5755_PLUS);
15545
4153577a
JP
15546 if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
15547 tg3_asic_rev(tp) == ASIC_REV_5714)
42b123b1
MC
15548 tg3_flag_set(tp, 5780_CLASS);
15549
4153577a
JP
15550 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
15551 tg3_asic_rev(tp) == ASIC_REV_5752 ||
15552 tg3_asic_rev(tp) == ASIC_REV_5906 ||
42b123b1
MC
15553 tg3_flag(tp, 5755_PLUS) ||
15554 tg3_flag(tp, 5780_CLASS))
15555 tg3_flag_set(tp, 5750_PLUS);
15556
4153577a 15557 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
42b123b1
MC
15558 tg3_flag(tp, 5750_PLUS))
15559 tg3_flag_set(tp, 5705_PLUS);
15560}
15561
3d567e0e
NNS
15562static bool tg3_10_100_only_device(struct tg3 *tp,
15563 const struct pci_device_id *ent)
15564{
15565 u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
15566
4153577a
JP
15567 if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
15568 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
3d567e0e
NNS
15569 (tp->phy_flags & TG3_PHYFLG_IS_FET))
15570 return true;
15571
15572 if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
4153577a 15573 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
3d567e0e
NNS
15574 if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
15575 return true;
15576 } else {
15577 return true;
15578 }
15579 }
15580
15581 return false;
15582}
15583
1dd06ae8 15584static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
1da177e4 15585{
1da177e4 15586 u32 misc_ctrl_reg;
1da177e4
LT
15587 u32 pci_state_reg, grc_misc_cfg;
15588 u32 val;
15589 u16 pci_cmd;
5e7dfd0f 15590 int err;
1da177e4 15591
1da177e4
LT
15592 /* Force memory write invalidate off. If we leave it on,
15593 * then on 5700_BX chips we have to enable a workaround.
15594 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
15595 * to match the cacheline size. The Broadcom driver have this
15596 * workaround but turns MWI off all the times so never uses
15597 * it. This seems to suggest that the workaround is insufficient.
15598 */
15599 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15600 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
15601 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15602
16821285
MC
15603 /* Important! -- Make sure register accesses are byteswapped
15604 * correctly. Also, for those chips that require it, make
15605 * sure that indirect register accesses are enabled before
15606 * the first operation.
1da177e4
LT
15607 */
15608 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15609 &misc_ctrl_reg);
16821285
MC
15610 tp->misc_host_ctrl |= (misc_ctrl_reg &
15611 MISC_HOST_CTRL_CHIPREV);
15612 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15613 tp->misc_host_ctrl);
1da177e4 15614
42b123b1 15615 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 15616
6892914f
MC
15617 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
15618 * we need to disable memory and use config. cycles
15619 * only to access all registers. The 5702/03 chips
15620 * can mistakenly decode the special cycles from the
15621 * ICH chipsets as memory write cycles, causing corruption
15622 * of register and memory space. Only certain ICH bridges
15623 * will drive special cycles with non-zero data during the
15624 * address phase which can fall within the 5703's address
15625 * range. This is not an ICH bug as the PCI spec allows
15626 * non-zero address during special cycles. However, only
15627 * these ICH bridges are known to drive non-zero addresses
15628 * during special cycles.
15629 *
15630 * Since special cycles do not cross PCI bridges, we only
15631 * enable this workaround if the 5703 is on the secondary
15632 * bus of these ICH bridges.
15633 */
4153577a
JP
15634 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
15635 (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
6892914f
MC
15636 static struct tg3_dev_id {
15637 u32 vendor;
15638 u32 device;
15639 u32 rev;
15640 } ich_chipsets[] = {
15641 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
15642 PCI_ANY_ID },
15643 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
15644 PCI_ANY_ID },
15645 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
15646 0xa },
15647 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
15648 PCI_ANY_ID },
15649 { },
15650 };
15651 struct tg3_dev_id *pci_id = &ich_chipsets[0];
15652 struct pci_dev *bridge = NULL;
15653
15654 while (pci_id->vendor != 0) {
15655 bridge = pci_get_device(pci_id->vendor, pci_id->device,
15656 bridge);
15657 if (!bridge) {
15658 pci_id++;
15659 continue;
15660 }
15661 if (pci_id->rev != PCI_ANY_ID) {
44c10138 15662 if (bridge->revision > pci_id->rev)
6892914f
MC
15663 continue;
15664 }
15665 if (bridge->subordinate &&
15666 (bridge->subordinate->number ==
15667 tp->pdev->bus->number)) {
63c3a66f 15668 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
15669 pci_dev_put(bridge);
15670 break;
15671 }
15672 }
15673 }
15674
4153577a 15675 if (tg3_asic_rev(tp) == ASIC_REV_5701) {
41588ba1
MC
15676 static struct tg3_dev_id {
15677 u32 vendor;
15678 u32 device;
15679 } bridge_chipsets[] = {
15680 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
15681 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
15682 { },
15683 };
15684 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
15685 struct pci_dev *bridge = NULL;
15686
15687 while (pci_id->vendor != 0) {
15688 bridge = pci_get_device(pci_id->vendor,
15689 pci_id->device,
15690 bridge);
15691 if (!bridge) {
15692 pci_id++;
15693 continue;
15694 }
15695 if (bridge->subordinate &&
15696 (bridge->subordinate->number <=
15697 tp->pdev->bus->number) &&
b918c62e 15698 (bridge->subordinate->busn_res.end >=
41588ba1 15699 tp->pdev->bus->number)) {
63c3a66f 15700 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
15701 pci_dev_put(bridge);
15702 break;
15703 }
15704 }
15705 }
15706
4a29cc2e
MC
15707 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
15708 * DMA addresses > 40-bit. This bridge may have other additional
15709 * 57xx devices behind it in some 4-port NIC designs for example.
15710 * Any tg3 device found behind the bridge will also need the 40-bit
15711 * DMA workaround.
15712 */
42b123b1 15713 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 15714 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 15715 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 15716 } else {
4a29cc2e
MC
15717 struct pci_dev *bridge = NULL;
15718
15719 do {
15720 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
15721 PCI_DEVICE_ID_SERVERWORKS_EPB,
15722 bridge);
15723 if (bridge && bridge->subordinate &&
15724 (bridge->subordinate->number <=
15725 tp->pdev->bus->number) &&
b918c62e 15726 (bridge->subordinate->busn_res.end >=
4a29cc2e 15727 tp->pdev->bus->number)) {
63c3a66f 15728 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
15729 pci_dev_put(bridge);
15730 break;
15731 }
15732 } while (bridge);
15733 }
4cf78e4f 15734
4153577a
JP
15735 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
15736 tg3_asic_rev(tp) == ASIC_REV_5714)
7544b097
MC
15737 tp->pdev_peer = tg3_find_peer(tp);
15738
507399f1 15739 /* Determine TSO capabilities */
4153577a 15740 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
4d163b75 15741 ; /* Do nothing. HW bug. */
63c3a66f
JP
15742 else if (tg3_flag(tp, 57765_PLUS))
15743 tg3_flag_set(tp, HW_TSO_3);
15744 else if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15745 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f
JP
15746 tg3_flag_set(tp, HW_TSO_2);
15747 else if (tg3_flag(tp, 5750_PLUS)) {
15748 tg3_flag_set(tp, HW_TSO_1);
15749 tg3_flag_set(tp, TSO_BUG);
4153577a
JP
15750 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
15751 tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
63c3a66f 15752 tg3_flag_clear(tp, TSO_BUG);
4153577a
JP
15753 } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15754 tg3_asic_rev(tp) != ASIC_REV_5701 &&
15755 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
1caf13eb
MC
15756 tg3_flag_set(tp, FW_TSO);
15757 tg3_flag_set(tp, TSO_BUG);
4153577a 15758 if (tg3_asic_rev(tp) == ASIC_REV_5705)
507399f1
MC
15759 tp->fw_needed = FIRMWARE_TG3TSO5;
15760 else
15761 tp->fw_needed = FIRMWARE_TG3TSO;
15762 }
15763
dabc5c67 15764 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
15765 if (tg3_flag(tp, HW_TSO_1) ||
15766 tg3_flag(tp, HW_TSO_2) ||
15767 tg3_flag(tp, HW_TSO_3) ||
1caf13eb 15768 tg3_flag(tp, FW_TSO)) {
cf9ecf4b
MC
15769 /* For firmware TSO, assume ASF is disabled.
15770 * We'll disable TSO later if we discover ASF
15771 * is enabled in tg3_get_eeprom_hw_cfg().
15772 */
dabc5c67 15773 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 15774 } else {
dabc5c67
MC
15775 tg3_flag_clear(tp, TSO_CAPABLE);
15776 tg3_flag_clear(tp, TSO_BUG);
15777 tp->fw_needed = NULL;
15778 }
15779
4153577a 15780 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
dabc5c67
MC
15781 tp->fw_needed = FIRMWARE_TG3;
15782
c4dab506
NS
15783 if (tg3_asic_rev(tp) == ASIC_REV_57766)
15784 tp->fw_needed = FIRMWARE_TG357766;
15785
507399f1
MC
15786 tp->irq_max = 1;
15787
63c3a66f
JP
15788 if (tg3_flag(tp, 5750_PLUS)) {
15789 tg3_flag_set(tp, SUPPORT_MSI);
4153577a
JP
15790 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
15791 tg3_chip_rev(tp) == CHIPREV_5750_BX ||
15792 (tg3_asic_rev(tp) == ASIC_REV_5714 &&
15793 tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
7544b097 15794 tp->pdev_peer == tp->pdev))
63c3a66f 15795 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 15796
63c3a66f 15797 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15798 tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15799 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 15800 }
4f125f42 15801
63c3a66f
JP
15802 if (tg3_flag(tp, 57765_PLUS)) {
15803 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
15804 tp->irq_max = TG3_IRQ_MAX_VECS;
15805 }
f6eb9b1f 15806 }
0e1406dd 15807
9102426a
MC
15808 tp->txq_max = 1;
15809 tp->rxq_max = 1;
15810 if (tp->irq_max > 1) {
15811 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
15812 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
15813
4153577a
JP
15814 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15815 tg3_asic_rev(tp) == ASIC_REV_5720)
9102426a
MC
15816 tp->txq_max = tp->irq_max - 1;
15817 }
15818
b7abee6e 15819 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15820 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f 15821 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 15822
4153577a 15823 if (tg3_asic_rev(tp) == ASIC_REV_5719)
a4cb428d 15824 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 15825
4153577a
JP
15826 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15827 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15828 tg3_asic_rev(tp) == ASIC_REV_5720 ||
15829 tg3_asic_rev(tp) == ASIC_REV_5762)
63c3a66f 15830 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 15831
63c3a66f 15832 if (tg3_flag(tp, 57765_PLUS) &&
4153577a 15833 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
63c3a66f 15834 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 15835
63c3a66f
JP
15836 if (!tg3_flag(tp, 5705_PLUS) ||
15837 tg3_flag(tp, 5780_CLASS) ||
15838 tg3_flag(tp, USE_JUMBO_BDFLAG))
15839 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 15840
52f4490c
MC
15841 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
15842 &pci_state_reg);
15843
708ebb3a 15844 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
15845 u16 lnkctl;
15846
63c3a66f 15847 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 15848
0f49bfbd 15849 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
5e7dfd0f 15850 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
4153577a 15851 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15852 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 15853 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 15854 }
4153577a
JP
15855 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
15856 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15857 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
15858 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
63c3a66f 15859 tg3_flag_set(tp, CLKREQ_BUG);
4153577a 15860 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
63c3a66f 15861 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 15862 }
4153577a 15863 } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
708ebb3a
JM
15864 /* BCM5785 devices are effectively PCIe devices, and should
15865 * follow PCIe codepaths, but do not have a PCIe capabilities
15866 * section.
93a700a9 15867 */
63c3a66f
JP
15868 tg3_flag_set(tp, PCI_EXPRESS);
15869 } else if (!tg3_flag(tp, 5705_PLUS) ||
15870 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
15871 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
15872 if (!tp->pcix_cap) {
2445e461
MC
15873 dev_err(&tp->pdev->dev,
15874 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
15875 return -EIO;
15876 }
15877
15878 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 15879 tg3_flag_set(tp, PCIX_MODE);
52f4490c 15880 }
1da177e4 15881
399de50b
MC
15882 /* If we have an AMD 762 or VIA K8T800 chipset, write
15883 * reordering to the mailbox registers done by the host
15884 * controller can cause major troubles. We read back from
15885 * every mailbox register write to force the writes to be
15886 * posted to the chip in order.
15887 */
4143470c 15888 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
15889 !tg3_flag(tp, PCI_EXPRESS))
15890 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 15891
69fc4053
MC
15892 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
15893 &tp->pci_cacheline_sz);
15894 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
15895 &tp->pci_lat_timer);
4153577a 15896 if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
1da177e4
LT
15897 tp->pci_lat_timer < 64) {
15898 tp->pci_lat_timer = 64;
69fc4053
MC
15899 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
15900 tp->pci_lat_timer);
1da177e4
LT
15901 }
15902
16821285
MC
15903 /* Important! -- It is critical that the PCI-X hw workaround
15904 * situation is decided before the first MMIO register access.
15905 */
4153577a 15906 if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
52f4490c
MC
15907 /* 5700 BX chips need to have their TX producer index
15908 * mailboxes written twice to workaround a bug.
15909 */
63c3a66f 15910 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 15911
52f4490c 15912 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
15913 *
15914 * The workaround is to use indirect register accesses
15915 * for all chip writes not to mailbox registers.
15916 */
63c3a66f 15917 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 15918 u32 pm_reg;
1da177e4 15919
63c3a66f 15920 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
15921
15922 /* The chip can have it's power management PCI config
15923 * space registers clobbered due to this bug.
15924 * So explicitly force the chip into D0 here.
15925 */
9974a356
MC
15926 pci_read_config_dword(tp->pdev,
15927 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
15928 &pm_reg);
15929 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
15930 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
15931 pci_write_config_dword(tp->pdev,
15932 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
15933 pm_reg);
15934
15935 /* Also, force SERR#/PERR# in PCI command. */
15936 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15937 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
15938 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15939 }
15940 }
15941
1da177e4 15942 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 15943 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 15944 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 15945 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
15946
15947 /* Chip-specific fixup from Broadcom driver */
4153577a 15948 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
1da177e4
LT
15949 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
15950 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
15951 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
15952 }
15953
1ee582d8 15954 /* Default fast path register access methods */
20094930 15955 tp->read32 = tg3_read32;
1ee582d8 15956 tp->write32 = tg3_write32;
09ee929c 15957 tp->read32_mbox = tg3_read32;
20094930 15958 tp->write32_mbox = tg3_write32;
1ee582d8
MC
15959 tp->write32_tx_mbox = tg3_write32;
15960 tp->write32_rx_mbox = tg3_write32;
15961
15962 /* Various workaround register access methods */
63c3a66f 15963 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 15964 tp->write32 = tg3_write_indirect_reg32;
4153577a 15965 else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
63c3a66f 15966 (tg3_flag(tp, PCI_EXPRESS) &&
4153577a 15967 tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
98efd8a6
MC
15968 /*
15969 * Back to back register writes can cause problems on these
15970 * chips, the workaround is to read back all reg writes
15971 * except those to mailbox regs.
15972 *
15973 * See tg3_write_indirect_reg32().
15974 */
1ee582d8 15975 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
15976 }
15977
63c3a66f 15978 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 15979 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 15980 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
15981 tp->write32_rx_mbox = tg3_write_flush_reg32;
15982 }
20094930 15983
63c3a66f 15984 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
15985 tp->read32 = tg3_read_indirect_reg32;
15986 tp->write32 = tg3_write_indirect_reg32;
15987 tp->read32_mbox = tg3_read_indirect_mbox;
15988 tp->write32_mbox = tg3_write_indirect_mbox;
15989 tp->write32_tx_mbox = tg3_write_indirect_mbox;
15990 tp->write32_rx_mbox = tg3_write_indirect_mbox;
15991
15992 iounmap(tp->regs);
22abe310 15993 tp->regs = NULL;
6892914f
MC
15994
15995 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15996 pci_cmd &= ~PCI_COMMAND_MEMORY;
15997 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15998 }
4153577a 15999 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
16000 tp->read32_mbox = tg3_read32_mbox_5906;
16001 tp->write32_mbox = tg3_write32_mbox_5906;
16002 tp->write32_tx_mbox = tg3_write32_mbox_5906;
16003 tp->write32_rx_mbox = tg3_write32_mbox_5906;
16004 }
6892914f 16005
bbadf503 16006 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 16007 (tg3_flag(tp, PCIX_MODE) &&
4153577a
JP
16008 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16009 tg3_asic_rev(tp) == ASIC_REV_5701)))
63c3a66f 16010 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 16011
16821285
MC
16012 /* The memory arbiter has to be enabled in order for SRAM accesses
16013 * to succeed. Normally on powerup the tg3 chip firmware will make
16014 * sure it is enabled, but other entities such as system netboot
16015 * code might disable it.
16016 */
16017 val = tr32(MEMARB_MODE);
16018 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
16019
9dc5e342 16020 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
4153577a 16021 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
9dc5e342
MC
16022 tg3_flag(tp, 5780_CLASS)) {
16023 if (tg3_flag(tp, PCIX_MODE)) {
16024 pci_read_config_dword(tp->pdev,
16025 tp->pcix_cap + PCI_X_STATUS,
16026 &val);
16027 tp->pci_fn = val & 0x7;
16028 }
4153577a
JP
16029 } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16030 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16031 tg3_asic_rev(tp) == ASIC_REV_5720) {
9dc5e342 16032 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
857001f0
MC
16033 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
16034 val = tr32(TG3_CPMU_STATUS);
16035
4153577a 16036 if (tg3_asic_rev(tp) == ASIC_REV_5717)
857001f0
MC
16037 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
16038 else
9dc5e342
MC
16039 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
16040 TG3_CPMU_STATUS_FSHFT_5719;
69f11c99
MC
16041 }
16042
7e6c63f0
HM
16043 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
16044 tp->write32_tx_mbox = tg3_write_flush_reg32;
16045 tp->write32_rx_mbox = tg3_write_flush_reg32;
16046 }
16047
7d0c41ef 16048 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 16049 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
16050 * determined before calling tg3_set_power_state() so that
16051 * we know whether or not to switch out of Vaux power.
16052 * When the flag is set, it means that GPIO1 is used for eeprom
16053 * write protect and also implies that it is a LOM where GPIOs
16054 * are not used to switch power.
6aa20a22 16055 */
7d0c41ef
MC
16056 tg3_get_eeprom_hw_cfg(tp);
16057
1caf13eb 16058 if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
cf9ecf4b
MC
16059 tg3_flag_clear(tp, TSO_CAPABLE);
16060 tg3_flag_clear(tp, TSO_BUG);
16061 tp->fw_needed = NULL;
16062 }
16063
63c3a66f 16064 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
16065 /* Allow reads and writes to the
16066 * APE register and memory space.
16067 */
16068 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
16069 PCISTATE_ALLOW_APE_SHMEM_WR |
16070 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
16071 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
16072 pci_state_reg);
c9cab24e
MC
16073
16074 tg3_ape_lock_init(tp);
0d3031d9
MC
16075 }
16076
16821285
MC
16077 /* Set up tp->grc_local_ctrl before calling
16078 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
16079 * will bring 5700's external PHY out of reset.
314fba34
MC
16080 * It is also used as eeprom write protect on LOMs.
16081 */
16082 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
4153577a 16083 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
63c3a66f 16084 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
16085 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
16086 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
16087 /* Unused GPIO3 must be driven as output on 5752 because there
16088 * are no pull-up resistors on unused GPIO pins.
16089 */
4153577a 16090 else if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc 16091 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 16092
4153577a
JP
16093 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16094 tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 16095 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
16096 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
16097
8d519ab2
MC
16098 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16099 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
16100 /* Turn off the debug UART. */
16101 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 16102 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
16103 /* Keep VMain power. */
16104 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
16105 GRC_LCLCTRL_GPIO_OUTPUT0;
16106 }
16107
4153577a 16108 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c86a8560
MC
16109 tp->grc_local_ctrl |=
16110 tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
16111
16821285
MC
16112 /* Switch out of Vaux if it is a NIC */
16113 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 16114
1da177e4
LT
16115 /* Derive initial jumbo mode from MTU assigned in
16116 * ether_setup() via the alloc_etherdev() call
16117 */
63c3a66f
JP
16118 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
16119 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
16120
16121 /* Determine WakeOnLan speed to use. */
4153577a
JP
16122 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16123 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16124 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16125 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
63c3a66f 16126 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 16127 } else {
63c3a66f 16128 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
16129 }
16130
4153577a 16131 if (tg3_asic_rev(tp) == ASIC_REV_5906)
f07e9af3 16132 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 16133
1da177e4 16134 /* A few boards don't want Ethernet@WireSpeed phy feature */
4153577a
JP
16135 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16136 (tg3_asic_rev(tp) == ASIC_REV_5705 &&
16137 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
16138 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
16139 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
16140 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
16141 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4 16142
4153577a
JP
16143 if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
16144 tg3_chip_rev(tp) == CHIPREV_5704_AX)
f07e9af3 16145 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
4153577a 16146 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
f07e9af3 16147 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 16148
63c3a66f 16149 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 16150 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a
JP
16151 tg3_asic_rev(tp) != ASIC_REV_5785 &&
16152 tg3_asic_rev(tp) != ASIC_REV_57780 &&
63c3a66f 16153 !tg3_flag(tp, 57765_PLUS)) {
4153577a
JP
16154 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16155 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16156 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16157 tg3_asic_rev(tp) == ASIC_REV_5761) {
d4011ada
MC
16158 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
16159 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 16160 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 16161 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 16162 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 16163 } else
f07e9af3 16164 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 16165 }
1da177e4 16166
4153577a
JP
16167 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16168 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
16169 tp->phy_otp = tg3_read_otp_phycfg(tp);
16170 if (tp->phy_otp == 0)
16171 tp->phy_otp = TG3_OTP_DEFAULT;
16172 }
16173
63c3a66f 16174 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
16175 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
16176 else
16177 tp->mi_mode = MAC_MI_MODE_BASE;
16178
1da177e4 16179 tp->coalesce_mode = 0;
4153577a
JP
16180 if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
16181 tg3_chip_rev(tp) != CHIPREV_5700_BX)
1da177e4
LT
16182 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
16183
4d958473 16184 /* Set these bits to enable statistics workaround. */
4153577a
JP
16185 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16186 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
16187 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
4d958473
MC
16188 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
16189 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
16190 }
16191
4153577a
JP
16192 if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
16193 tg3_asic_rev(tp) == ASIC_REV_57780)
63c3a66f 16194 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 16195
158d7abd
MC
16196 err = tg3_mdio_init(tp);
16197 if (err)
16198 return err;
1da177e4
LT
16199
16200 /* Initialize data/descriptor byte/word swapping. */
16201 val = tr32(GRC_MODE);
4153577a
JP
16202 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
16203 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
16204 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
16205 GRC_MODE_WORD_SWAP_B2HRX_DATA |
16206 GRC_MODE_B2HRX_ENABLE |
16207 GRC_MODE_HTX2B_ENABLE |
16208 GRC_MODE_HOST_STACKUP);
16209 else
16210 val &= GRC_MODE_HOST_STACKUP;
16211
1da177e4
LT
16212 tw32(GRC_MODE, val | tp->grc_mode);
16213
16214 tg3_switch_clocks(tp);
16215
16216 /* Clear this out for sanity. */
16217 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
16218
16219 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16220 &pci_state_reg);
16221 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 16222 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
4153577a
JP
16223 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16224 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16225 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
16226 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
1da177e4
LT
16227 void __iomem *sram_base;
16228
16229 /* Write some dummy words into the SRAM status block
16230 * area, see if it reads back correctly. If the return
16231 * value is bad, force enable the PCIX workaround.
16232 */
16233 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
16234
16235 writel(0x00000000, sram_base);
16236 writel(0x00000000, sram_base + 4);
16237 writel(0xffffffff, sram_base + 4);
16238 if (readl(sram_base) != 0x00000000)
63c3a66f 16239 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
16240 }
16241 }
16242
16243 udelay(50);
16244 tg3_nvram_init(tp);
16245
c4dab506
NS
16246 /* If the device has an NVRAM, no need to load patch firmware */
16247 if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
16248 !tg3_flag(tp, NO_NVRAM))
16249 tp->fw_needed = NULL;
16250
1da177e4
LT
16251 grc_misc_cfg = tr32(GRC_MISC_CFG);
16252 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
16253
4153577a 16254 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
1da177e4
LT
16255 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
16256 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 16257 tg3_flag_set(tp, IS_5788);
1da177e4 16258
63c3a66f 16259 if (!tg3_flag(tp, IS_5788) &&
4153577a 16260 tg3_asic_rev(tp) != ASIC_REV_5700)
63c3a66f
JP
16261 tg3_flag_set(tp, TAGGED_STATUS);
16262 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
16263 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
16264 HOSTCC_MODE_CLRTICK_TXBD);
16265
16266 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
16267 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16268 tp->misc_host_ctrl);
16269 }
16270
3bda1258 16271 /* Preserve the APE MAC_MODE bits */
63c3a66f 16272 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 16273 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 16274 else
6e01b20b 16275 tp->mac_mode = 0;
3bda1258 16276
3d567e0e 16277 if (tg3_10_100_only_device(tp, ent))
f07e9af3 16278 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
16279
16280 err = tg3_phy_probe(tp);
16281 if (err) {
2445e461 16282 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 16283 /* ... but do not return immediately ... */
b02fd9e3 16284 tg3_mdio_fini(tp);
1da177e4
LT
16285 }
16286
184b8904 16287 tg3_read_vpd(tp);
c4e6575c 16288 tg3_read_fw_ver(tp);
1da177e4 16289
f07e9af3
MC
16290 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
16291 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16292 } else {
4153577a 16293 if (tg3_asic_rev(tp) == ASIC_REV_5700)
f07e9af3 16294 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16295 else
f07e9af3 16296 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
16297 }
16298
16299 /* 5700 {AX,BX} chips have a broken status block link
16300 * change bit implementation, so we must use the
16301 * status register in those cases.
16302 */
4153577a 16303 if (tg3_asic_rev(tp) == ASIC_REV_5700)
63c3a66f 16304 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 16305 else
63c3a66f 16306 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
16307
16308 /* The led_ctrl is set during tg3_phy_probe, here we might
16309 * have to force the link status polling mechanism based
16310 * upon subsystem IDs.
16311 */
16312 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
4153577a 16313 tg3_asic_rev(tp) == ASIC_REV_5701 &&
f07e9af3
MC
16314 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
16315 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 16316 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
16317 }
16318
16319 /* For all SERDES we poll the MAC status register. */
f07e9af3 16320 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 16321 tg3_flag_set(tp, POLL_SERDES);
1da177e4 16322 else
63c3a66f 16323 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 16324
9205fd9c 16325 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 16326 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
4153577a 16327 if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
63c3a66f 16328 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 16329 tp->rx_offset = NET_SKB_PAD;
d2757fc4 16330#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 16331 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
16332#endif
16333 }
1da177e4 16334
2c49a44d
MC
16335 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
16336 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
16337 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
16338
2c49a44d 16339 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
16340
16341 /* Increment the rx prod index on the rx std ring by at most
16342 * 8 for these chips to workaround hw errata.
16343 */
4153577a
JP
16344 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16345 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16346 tg3_asic_rev(tp) == ASIC_REV_5755)
f92905de
MC
16347 tp->rx_std_max_post = 8;
16348
63c3a66f 16349 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
16350 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
16351 PCIE_PWR_MGMT_L1_THRESH_MSK;
16352
1da177e4
LT
16353 return err;
16354}
16355
49b6e95f 16356#ifdef CONFIG_SPARC
229b1ad1 16357static int tg3_get_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16358{
16359 struct net_device *dev = tp->dev;
16360 struct pci_dev *pdev = tp->pdev;
49b6e95f 16361 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 16362 const unsigned char *addr;
49b6e95f
DM
16363 int len;
16364
16365 addr = of_get_property(dp, "local-mac-address", &len);
16366 if (addr && len == 6) {
16367 memcpy(dev->dev_addr, addr, 6);
49b6e95f 16368 return 0;
1da177e4
LT
16369 }
16370 return -ENODEV;
16371}
16372
229b1ad1 16373static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16374{
16375 struct net_device *dev = tp->dev;
16376
16377 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
16378 return 0;
16379}
16380#endif
16381
229b1ad1 16382static int tg3_get_device_address(struct tg3 *tp)
1da177e4
LT
16383{
16384 struct net_device *dev = tp->dev;
16385 u32 hi, lo, mac_offset;
008652b3 16386 int addr_ok = 0;
7e6c63f0 16387 int err;
1da177e4 16388
49b6e95f 16389#ifdef CONFIG_SPARC
1da177e4
LT
16390 if (!tg3_get_macaddr_sparc(tp))
16391 return 0;
16392#endif
16393
7e6c63f0
HM
16394 if (tg3_flag(tp, IS_SSB_CORE)) {
16395 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
16396 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
16397 return 0;
16398 }
16399
1da177e4 16400 mac_offset = 0x7c;
4153577a 16401 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
63c3a66f 16402 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
16403 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
16404 mac_offset = 0xcc;
16405 if (tg3_nvram_lock(tp))
16406 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
16407 else
16408 tg3_nvram_unlock(tp);
63c3a66f 16409 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 16410 if (tp->pci_fn & 1)
a1b950d5 16411 mac_offset = 0xcc;
69f11c99 16412 if (tp->pci_fn > 1)
a50d0796 16413 mac_offset += 0x18c;
4153577a 16414 } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 16415 mac_offset = 0x10;
1da177e4
LT
16416
16417 /* First try to get it from MAC address mailbox. */
16418 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
16419 if ((hi >> 16) == 0x484b) {
16420 dev->dev_addr[0] = (hi >> 8) & 0xff;
16421 dev->dev_addr[1] = (hi >> 0) & 0xff;
16422
16423 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
16424 dev->dev_addr[2] = (lo >> 24) & 0xff;
16425 dev->dev_addr[3] = (lo >> 16) & 0xff;
16426 dev->dev_addr[4] = (lo >> 8) & 0xff;
16427 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 16428
008652b3
MC
16429 /* Some old bootcode may report a 0 MAC address in SRAM */
16430 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
16431 }
16432 if (!addr_ok) {
16433 /* Next, try NVRAM. */
63c3a66f 16434 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 16435 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 16436 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
16437 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
16438 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
16439 }
16440 /* Finally just fetch it out of the MAC control regs. */
16441 else {
16442 hi = tr32(MAC_ADDR_0_HIGH);
16443 lo = tr32(MAC_ADDR_0_LOW);
16444
16445 dev->dev_addr[5] = lo & 0xff;
16446 dev->dev_addr[4] = (lo >> 8) & 0xff;
16447 dev->dev_addr[3] = (lo >> 16) & 0xff;
16448 dev->dev_addr[2] = (lo >> 24) & 0xff;
16449 dev->dev_addr[1] = hi & 0xff;
16450 dev->dev_addr[0] = (hi >> 8) & 0xff;
16451 }
1da177e4
LT
16452 }
16453
16454 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 16455#ifdef CONFIG_SPARC
1da177e4
LT
16456 if (!tg3_get_default_macaddr_sparc(tp))
16457 return 0;
16458#endif
16459 return -EINVAL;
16460 }
16461 return 0;
16462}
16463
59e6b434
DM
16464#define BOUNDARY_SINGLE_CACHELINE 1
16465#define BOUNDARY_MULTI_CACHELINE 2
16466
229b1ad1 16467static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
59e6b434
DM
16468{
16469 int cacheline_size;
16470 u8 byte;
16471 int goal;
16472
16473 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
16474 if (byte == 0)
16475 cacheline_size = 1024;
16476 else
16477 cacheline_size = (int) byte * 4;
16478
16479 /* On 5703 and later chips, the boundary bits have no
16480 * effect.
16481 */
4153577a
JP
16482 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16483 tg3_asic_rev(tp) != ASIC_REV_5701 &&
63c3a66f 16484 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
16485 goto out;
16486
16487#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
16488 goal = BOUNDARY_MULTI_CACHELINE;
16489#else
16490#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
16491 goal = BOUNDARY_SINGLE_CACHELINE;
16492#else
16493 goal = 0;
16494#endif
16495#endif
16496
63c3a66f 16497 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
16498 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
16499 goto out;
16500 }
16501
59e6b434
DM
16502 if (!goal)
16503 goto out;
16504
16505 /* PCI controllers on most RISC systems tend to disconnect
16506 * when a device tries to burst across a cache-line boundary.
16507 * Therefore, letting tg3 do so just wastes PCI bandwidth.
16508 *
16509 * Unfortunately, for PCI-E there are only limited
16510 * write-side controls for this, and thus for reads
16511 * we will still get the disconnects. We'll also waste
16512 * these PCI cycles for both read and write for chips
16513 * other than 5700 and 5701 which do not implement the
16514 * boundary bits.
16515 */
63c3a66f 16516 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16517 switch (cacheline_size) {
16518 case 16:
16519 case 32:
16520 case 64:
16521 case 128:
16522 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16523 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
16524 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
16525 } else {
16526 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16527 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16528 }
16529 break;
16530
16531 case 256:
16532 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
16533 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
16534 break;
16535
16536 default:
16537 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16538 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16539 break;
855e1111 16540 }
63c3a66f 16541 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16542 switch (cacheline_size) {
16543 case 16:
16544 case 32:
16545 case 64:
16546 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16547 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16548 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
16549 break;
16550 }
16551 /* fallthrough */
16552 case 128:
16553 default:
16554 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16555 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
16556 break;
855e1111 16557 }
59e6b434
DM
16558 } else {
16559 switch (cacheline_size) {
16560 case 16:
16561 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16562 val |= (DMA_RWCTRL_READ_BNDRY_16 |
16563 DMA_RWCTRL_WRITE_BNDRY_16);
16564 break;
16565 }
16566 /* fallthrough */
16567 case 32:
16568 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16569 val |= (DMA_RWCTRL_READ_BNDRY_32 |
16570 DMA_RWCTRL_WRITE_BNDRY_32);
16571 break;
16572 }
16573 /* fallthrough */
16574 case 64:
16575 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16576 val |= (DMA_RWCTRL_READ_BNDRY_64 |
16577 DMA_RWCTRL_WRITE_BNDRY_64);
16578 break;
16579 }
16580 /* fallthrough */
16581 case 128:
16582 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16583 val |= (DMA_RWCTRL_READ_BNDRY_128 |
16584 DMA_RWCTRL_WRITE_BNDRY_128);
16585 break;
16586 }
16587 /* fallthrough */
16588 case 256:
16589 val |= (DMA_RWCTRL_READ_BNDRY_256 |
16590 DMA_RWCTRL_WRITE_BNDRY_256);
16591 break;
16592 case 512:
16593 val |= (DMA_RWCTRL_READ_BNDRY_512 |
16594 DMA_RWCTRL_WRITE_BNDRY_512);
16595 break;
16596 case 1024:
16597 default:
16598 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
16599 DMA_RWCTRL_WRITE_BNDRY_1024);
16600 break;
855e1111 16601 }
59e6b434
DM
16602 }
16603
16604out:
16605 return val;
16606}
16607
229b1ad1 16608static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
953c96e0 16609 int size, bool to_device)
1da177e4
LT
16610{
16611 struct tg3_internal_buffer_desc test_desc;
16612 u32 sram_dma_descs;
16613 int i, ret;
16614
16615 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
16616
16617 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
16618 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
16619 tw32(RDMAC_STATUS, 0);
16620 tw32(WDMAC_STATUS, 0);
16621
16622 tw32(BUFMGR_MODE, 0);
16623 tw32(FTQ_RESET, 0);
16624
16625 test_desc.addr_hi = ((u64) buf_dma) >> 32;
16626 test_desc.addr_lo = buf_dma & 0xffffffff;
16627 test_desc.nic_mbuf = 0x00002100;
16628 test_desc.len = size;
16629
16630 /*
16631 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
16632 * the *second* time the tg3 driver was getting loaded after an
16633 * initial scan.
16634 *
16635 * Broadcom tells me:
16636 * ...the DMA engine is connected to the GRC block and a DMA
16637 * reset may affect the GRC block in some unpredictable way...
16638 * The behavior of resets to individual blocks has not been tested.
16639 *
16640 * Broadcom noted the GRC reset will also reset all sub-components.
16641 */
16642 if (to_device) {
16643 test_desc.cqid_sqid = (13 << 8) | 2;
16644
16645 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
16646 udelay(40);
16647 } else {
16648 test_desc.cqid_sqid = (16 << 8) | 7;
16649
16650 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
16651 udelay(40);
16652 }
16653 test_desc.flags = 0x00000005;
16654
16655 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
16656 u32 val;
16657
16658 val = *(((u32 *)&test_desc) + i);
16659 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
16660 sram_dma_descs + (i * sizeof(u32)));
16661 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
16662 }
16663 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
16664
859a5887 16665 if (to_device)
1da177e4 16666 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 16667 else
1da177e4 16668 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
16669
16670 ret = -ENODEV;
16671 for (i = 0; i < 40; i++) {
16672 u32 val;
16673
16674 if (to_device)
16675 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
16676 else
16677 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
16678 if ((val & 0xffff) == sram_dma_descs) {
16679 ret = 0;
16680 break;
16681 }
16682
16683 udelay(100);
16684 }
16685
16686 return ret;
16687}
16688
ded7340d 16689#define TEST_BUFFER_SIZE 0x2000
1da177e4 16690
4143470c 16691static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
16692 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
16693 { },
16694};
16695
229b1ad1 16696static int tg3_test_dma(struct tg3 *tp)
1da177e4
LT
16697{
16698 dma_addr_t buf_dma;
59e6b434 16699 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 16700 int ret = 0;
1da177e4 16701
4bae65c8
MC
16702 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
16703 &buf_dma, GFP_KERNEL);
1da177e4
LT
16704 if (!buf) {
16705 ret = -ENOMEM;
16706 goto out_nofree;
16707 }
16708
16709 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
16710 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
16711
59e6b434 16712 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 16713
63c3a66f 16714 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
16715 goto out;
16716
63c3a66f 16717 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
16718 /* DMA read watermark not used on PCIE */
16719 tp->dma_rwctrl |= 0x00180000;
63c3a66f 16720 } else if (!tg3_flag(tp, PCIX_MODE)) {
4153577a
JP
16721 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
16722 tg3_asic_rev(tp) == ASIC_REV_5750)
1da177e4
LT
16723 tp->dma_rwctrl |= 0x003f0000;
16724 else
16725 tp->dma_rwctrl |= 0x003f000f;
16726 } else {
4153577a
JP
16727 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16728 tg3_asic_rev(tp) == ASIC_REV_5704) {
1da177e4 16729 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 16730 u32 read_water = 0x7;
1da177e4 16731
4a29cc2e
MC
16732 /* If the 5704 is behind the EPB bridge, we can
16733 * do the less restrictive ONE_DMA workaround for
16734 * better performance.
16735 */
63c3a66f 16736 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4153577a 16737 tg3_asic_rev(tp) == ASIC_REV_5704)
4a29cc2e
MC
16738 tp->dma_rwctrl |= 0x8000;
16739 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
16740 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
16741
4153577a 16742 if (tg3_asic_rev(tp) == ASIC_REV_5703)
49afdeb6 16743 read_water = 4;
59e6b434 16744 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
16745 tp->dma_rwctrl |=
16746 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
16747 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
16748 (1 << 23);
4153577a 16749 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
4cf78e4f
MC
16750 /* 5780 always in PCIX mode */
16751 tp->dma_rwctrl |= 0x00144000;
4153577a 16752 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
a4e2b347
MC
16753 /* 5714 always in PCIX mode */
16754 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
16755 } else {
16756 tp->dma_rwctrl |= 0x001b000f;
16757 }
16758 }
7e6c63f0
HM
16759 if (tg3_flag(tp, ONE_DMA_AT_ONCE))
16760 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
1da177e4 16761
4153577a
JP
16762 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16763 tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
16764 tp->dma_rwctrl &= 0xfffffff0;
16765
4153577a
JP
16766 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16767 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
16768 /* Remove this if it causes problems for some boards. */
16769 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
16770
16771 /* On 5700/5701 chips, we need to set this bit.
16772 * Otherwise the chip will issue cacheline transactions
16773 * to streamable DMA memory with not all the byte
16774 * enables turned on. This is an error on several
16775 * RISC PCI controllers, in particular sparc64.
16776 *
16777 * On 5703/5704 chips, this bit has been reassigned
16778 * a different meaning. In particular, it is used
16779 * on those chips to enable a PCI-X workaround.
16780 */
16781 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
16782 }
16783
16784 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16785
16786#if 0
16787 /* Unneeded, already done by tg3_get_invariants. */
16788 tg3_switch_clocks(tp);
16789#endif
16790
4153577a
JP
16791 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16792 tg3_asic_rev(tp) != ASIC_REV_5701)
1da177e4
LT
16793 goto out;
16794
59e6b434
DM
16795 /* It is best to perform DMA test with maximum write burst size
16796 * to expose the 5700/5701 write DMA bug.
16797 */
16798 saved_dma_rwctrl = tp->dma_rwctrl;
16799 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16800 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16801
1da177e4
LT
16802 while (1) {
16803 u32 *p = buf, i;
16804
16805 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
16806 p[i] = i;
16807
16808 /* Send the buffer to the chip. */
953c96e0 16809 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
1da177e4 16810 if (ret) {
2445e461
MC
16811 dev_err(&tp->pdev->dev,
16812 "%s: Buffer write failed. err = %d\n",
16813 __func__, ret);
1da177e4
LT
16814 break;
16815 }
16816
16817#if 0
16818 /* validate data reached card RAM correctly. */
16819 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16820 u32 val;
16821 tg3_read_mem(tp, 0x2100 + (i*4), &val);
16822 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
16823 dev_err(&tp->pdev->dev,
16824 "%s: Buffer corrupted on device! "
16825 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
16826 /* ret = -ENODEV here? */
16827 }
16828 p[i] = 0;
16829 }
16830#endif
16831 /* Now read it back. */
953c96e0 16832 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
1da177e4 16833 if (ret) {
5129c3a3
MC
16834 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
16835 "err = %d\n", __func__, ret);
1da177e4
LT
16836 break;
16837 }
16838
16839 /* Verify it. */
16840 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16841 if (p[i] == i)
16842 continue;
16843
59e6b434
DM
16844 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16845 DMA_RWCTRL_WRITE_BNDRY_16) {
16846 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
16847 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
16848 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16849 break;
16850 } else {
2445e461
MC
16851 dev_err(&tp->pdev->dev,
16852 "%s: Buffer corrupted on read back! "
16853 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
16854 ret = -ENODEV;
16855 goto out;
16856 }
16857 }
16858
16859 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
16860 /* Success. */
16861 ret = 0;
16862 break;
16863 }
16864 }
59e6b434
DM
16865 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16866 DMA_RWCTRL_WRITE_BNDRY_16) {
16867 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
16868 * now look for chipsets that are known to expose the
16869 * DMA bug without failing the test.
59e6b434 16870 */
4143470c 16871 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
16872 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16873 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 16874 } else {
6d1cfbab
MC
16875 /* Safe to use the calculated DMA boundary. */
16876 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 16877 }
6d1cfbab 16878
59e6b434
DM
16879 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16880 }
1da177e4
LT
16881
16882out:
4bae65c8 16883 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
16884out_nofree:
16885 return ret;
16886}
16887
229b1ad1 16888static void tg3_init_bufmgr_config(struct tg3 *tp)
1da177e4 16889{
63c3a66f 16890 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
16891 tp->bufmgr_config.mbuf_read_dma_low_water =
16892 DEFAULT_MB_RDMA_LOW_WATER_5705;
16893 tp->bufmgr_config.mbuf_mac_rx_low_water =
16894 DEFAULT_MB_MACRX_LOW_WATER_57765;
16895 tp->bufmgr_config.mbuf_high_water =
16896 DEFAULT_MB_HIGH_WATER_57765;
16897
16898 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16899 DEFAULT_MB_RDMA_LOW_WATER_5705;
16900 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16901 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
16902 tp->bufmgr_config.mbuf_high_water_jumbo =
16903 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 16904 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
16905 tp->bufmgr_config.mbuf_read_dma_low_water =
16906 DEFAULT_MB_RDMA_LOW_WATER_5705;
16907 tp->bufmgr_config.mbuf_mac_rx_low_water =
16908 DEFAULT_MB_MACRX_LOW_WATER_5705;
16909 tp->bufmgr_config.mbuf_high_water =
16910 DEFAULT_MB_HIGH_WATER_5705;
4153577a 16911 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
16912 tp->bufmgr_config.mbuf_mac_rx_low_water =
16913 DEFAULT_MB_MACRX_LOW_WATER_5906;
16914 tp->bufmgr_config.mbuf_high_water =
16915 DEFAULT_MB_HIGH_WATER_5906;
16916 }
fdfec172
MC
16917
16918 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16919 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
16920 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16921 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
16922 tp->bufmgr_config.mbuf_high_water_jumbo =
16923 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
16924 } else {
16925 tp->bufmgr_config.mbuf_read_dma_low_water =
16926 DEFAULT_MB_RDMA_LOW_WATER;
16927 tp->bufmgr_config.mbuf_mac_rx_low_water =
16928 DEFAULT_MB_MACRX_LOW_WATER;
16929 tp->bufmgr_config.mbuf_high_water =
16930 DEFAULT_MB_HIGH_WATER;
16931
16932 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16933 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
16934 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16935 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
16936 tp->bufmgr_config.mbuf_high_water_jumbo =
16937 DEFAULT_MB_HIGH_WATER_JUMBO;
16938 }
1da177e4
LT
16939
16940 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
16941 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
16942}
16943
229b1ad1 16944static char *tg3_phy_string(struct tg3 *tp)
1da177e4 16945{
79eb6904
MC
16946 switch (tp->phy_id & TG3_PHY_ID_MASK) {
16947 case TG3_PHY_ID_BCM5400: return "5400";
16948 case TG3_PHY_ID_BCM5401: return "5401";
16949 case TG3_PHY_ID_BCM5411: return "5411";
16950 case TG3_PHY_ID_BCM5701: return "5701";
16951 case TG3_PHY_ID_BCM5703: return "5703";
16952 case TG3_PHY_ID_BCM5704: return "5704";
16953 case TG3_PHY_ID_BCM5705: return "5705";
16954 case TG3_PHY_ID_BCM5750: return "5750";
16955 case TG3_PHY_ID_BCM5752: return "5752";
16956 case TG3_PHY_ID_BCM5714: return "5714";
16957 case TG3_PHY_ID_BCM5780: return "5780";
16958 case TG3_PHY_ID_BCM5755: return "5755";
16959 case TG3_PHY_ID_BCM5787: return "5787";
16960 case TG3_PHY_ID_BCM5784: return "5784";
16961 case TG3_PHY_ID_BCM5756: return "5722/5756";
16962 case TG3_PHY_ID_BCM5906: return "5906";
16963 case TG3_PHY_ID_BCM5761: return "5761";
16964 case TG3_PHY_ID_BCM5718C: return "5718C";
16965 case TG3_PHY_ID_BCM5718S: return "5718S";
16966 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 16967 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 16968 case TG3_PHY_ID_BCM5720C: return "5720C";
c65a17f4 16969 case TG3_PHY_ID_BCM5762: return "5762C";
79eb6904 16970 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
16971 case 0: return "serdes";
16972 default: return "unknown";
855e1111 16973 }
1da177e4
LT
16974}
16975
229b1ad1 16976static char *tg3_bus_string(struct tg3 *tp, char *str)
f9804ddb 16977{
63c3a66f 16978 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
16979 strcpy(str, "PCI Express");
16980 return str;
63c3a66f 16981 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
16982 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
16983
16984 strcpy(str, "PCIX:");
16985
16986 if ((clock_ctrl == 7) ||
16987 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
16988 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
16989 strcat(str, "133MHz");
16990 else if (clock_ctrl == 0)
16991 strcat(str, "33MHz");
16992 else if (clock_ctrl == 2)
16993 strcat(str, "50MHz");
16994 else if (clock_ctrl == 4)
16995 strcat(str, "66MHz");
16996 else if (clock_ctrl == 6)
16997 strcat(str, "100MHz");
f9804ddb
MC
16998 } else {
16999 strcpy(str, "PCI:");
63c3a66f 17000 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
17001 strcat(str, "66MHz");
17002 else
17003 strcat(str, "33MHz");
17004 }
63c3a66f 17005 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
17006 strcat(str, ":32-bit");
17007 else
17008 strcat(str, ":64-bit");
17009 return str;
17010}
17011
229b1ad1 17012static void tg3_init_coal(struct tg3 *tp)
15f9850d
DM
17013{
17014 struct ethtool_coalesce *ec = &tp->coal;
17015
17016 memset(ec, 0, sizeof(*ec));
17017 ec->cmd = ETHTOOL_GCOALESCE;
17018 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
17019 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
17020 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
17021 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
17022 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
17023 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
17024 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
17025 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
17026 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
17027
17028 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
17029 HOSTCC_MODE_CLRTICK_TXBD)) {
17030 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
17031 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
17032 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
17033 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
17034 }
d244c892 17035
63c3a66f 17036 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
17037 ec->rx_coalesce_usecs_irq = 0;
17038 ec->tx_coalesce_usecs_irq = 0;
17039 ec->stats_block_coalesce_usecs = 0;
17040 }
15f9850d
DM
17041}
17042
229b1ad1 17043static int tg3_init_one(struct pci_dev *pdev,
1da177e4
LT
17044 const struct pci_device_id *ent)
17045{
1da177e4
LT
17046 struct net_device *dev;
17047 struct tg3 *tp;
646c9edd
MC
17048 int i, err, pm_cap;
17049 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 17050 char str[40];
72f2afb8 17051 u64 dma_mask, persist_dma_mask;
c8f44aff 17052 netdev_features_t features = 0;
1da177e4 17053
05dbe005 17054 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
17055
17056 err = pci_enable_device(pdev);
17057 if (err) {
2445e461 17058 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
17059 return err;
17060 }
17061
1da177e4
LT
17062 err = pci_request_regions(pdev, DRV_MODULE_NAME);
17063 if (err) {
2445e461 17064 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
17065 goto err_out_disable_pdev;
17066 }
17067
17068 pci_set_master(pdev);
17069
17070 /* Find power-management capability. */
17071 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
17072 if (pm_cap == 0) {
2445e461
MC
17073 dev_err(&pdev->dev,
17074 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
17075 err = -EIO;
17076 goto err_out_free_res;
17077 }
17078
16821285
MC
17079 err = pci_set_power_state(pdev, PCI_D0);
17080 if (err) {
17081 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
17082 goto err_out_free_res;
17083 }
17084
fe5f5787 17085 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 17086 if (!dev) {
1da177e4 17087 err = -ENOMEM;
16821285 17088 goto err_out_power_down;
1da177e4
LT
17089 }
17090
1da177e4
LT
17091 SET_NETDEV_DEV(dev, &pdev->dev);
17092
1da177e4
LT
17093 tp = netdev_priv(dev);
17094 tp->pdev = pdev;
17095 tp->dev = dev;
17096 tp->pm_cap = pm_cap;
1da177e4
LT
17097 tp->rx_mode = TG3_DEF_RX_MODE;
17098 tp->tx_mode = TG3_DEF_TX_MODE;
9c13cb8b 17099 tp->irq_sync = 1;
8ef21428 17100
1da177e4
LT
17101 if (tg3_debug > 0)
17102 tp->msg_enable = tg3_debug;
17103 else
17104 tp->msg_enable = TG3_DEF_MSG_ENABLE;
17105
7e6c63f0
HM
17106 if (pdev_is_ssb_gige_core(pdev)) {
17107 tg3_flag_set(tp, IS_SSB_CORE);
17108 if (ssb_gige_must_flush_posted_writes(pdev))
17109 tg3_flag_set(tp, FLUSH_POSTED_WRITES);
17110 if (ssb_gige_one_dma_at_once(pdev))
17111 tg3_flag_set(tp, ONE_DMA_AT_ONCE);
17112 if (ssb_gige_have_roboswitch(pdev))
17113 tg3_flag_set(tp, ROBOSWITCH);
17114 if (ssb_gige_is_rgmii(pdev))
17115 tg3_flag_set(tp, RGMII_MODE);
17116 }
17117
1da177e4
LT
17118 /* The word/byte swap controls here control register access byte
17119 * swapping. DMA data byte swapping is controlled in the GRC_MODE
17120 * setting below.
17121 */
17122 tp->misc_host_ctrl =
17123 MISC_HOST_CTRL_MASK_PCI_INT |
17124 MISC_HOST_CTRL_WORD_SWAP |
17125 MISC_HOST_CTRL_INDIR_ACCESS |
17126 MISC_HOST_CTRL_PCISTATE_RW;
17127
17128 /* The NONFRM (non-frame) byte/word swap controls take effect
17129 * on descriptor entries, anything which isn't packet data.
17130 *
17131 * The StrongARM chips on the board (one for tx, one for rx)
17132 * are running in big-endian mode.
17133 */
17134 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
17135 GRC_MODE_WSWAP_NONFRM_DATA);
17136#ifdef __BIG_ENDIAN
17137 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
17138#endif
17139 spin_lock_init(&tp->lock);
1da177e4 17140 spin_lock_init(&tp->indirect_lock);
c4028958 17141 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 17142
d5fe488a 17143 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 17144 if (!tp->regs) {
ab96b241 17145 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
17146 err = -ENOMEM;
17147 goto err_out_free_dev;
17148 }
17149
c9cab24e
MC
17150 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
17151 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
17152 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
17153 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
17154 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 17155 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
c9cab24e
MC
17156 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
17157 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
17158 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
17159 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
17160 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
17161 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
c9cab24e
MC
17162 tg3_flag_set(tp, ENABLE_APE);
17163 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
17164 if (!tp->aperegs) {
17165 dev_err(&pdev->dev,
17166 "Cannot map APE registers, aborting\n");
17167 err = -ENOMEM;
17168 goto err_out_iounmap;
17169 }
17170 }
17171
1da177e4
LT
17172 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
17173 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 17174
1da177e4 17175 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 17176 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 17177 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 17178 dev->irq = pdev->irq;
1da177e4 17179
3d567e0e 17180 err = tg3_get_invariants(tp, ent);
1da177e4 17181 if (err) {
ab96b241
MC
17182 dev_err(&pdev->dev,
17183 "Problem fetching invariants of chip, aborting\n");
c9cab24e 17184 goto err_out_apeunmap;
1da177e4
LT
17185 }
17186
4a29cc2e
MC
17187 /* The EPB bridge inside 5714, 5715, and 5780 and any
17188 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
17189 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
17190 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
17191 * do DMA address check in tg3_start_xmit().
17192 */
63c3a66f 17193 if (tg3_flag(tp, IS_5788))
284901a9 17194 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 17195 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 17196 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 17197#ifdef CONFIG_HIGHMEM
6a35528a 17198 dma_mask = DMA_BIT_MASK(64);
72f2afb8 17199#endif
4a29cc2e 17200 } else
6a35528a 17201 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
17202
17203 /* Configure DMA attributes. */
284901a9 17204 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
17205 err = pci_set_dma_mask(pdev, dma_mask);
17206 if (!err) {
0da0606f 17207 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
17208 err = pci_set_consistent_dma_mask(pdev,
17209 persist_dma_mask);
17210 if (err < 0) {
ab96b241
MC
17211 dev_err(&pdev->dev, "Unable to obtain 64 bit "
17212 "DMA for consistent allocations\n");
c9cab24e 17213 goto err_out_apeunmap;
72f2afb8
MC
17214 }
17215 }
17216 }
284901a9
YH
17217 if (err || dma_mask == DMA_BIT_MASK(32)) {
17218 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 17219 if (err) {
ab96b241
MC
17220 dev_err(&pdev->dev,
17221 "No usable DMA configuration, aborting\n");
c9cab24e 17222 goto err_out_apeunmap;
72f2afb8
MC
17223 }
17224 }
17225
fdfec172 17226 tg3_init_bufmgr_config(tp);
1da177e4 17227
f646968f 17228 features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
0da0606f
MC
17229
17230 /* 5700 B0 chips do not support checksumming correctly due
17231 * to hardware bugs.
17232 */
4153577a 17233 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
0da0606f
MC
17234 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
17235
17236 if (tg3_flag(tp, 5755_PLUS))
17237 features |= NETIF_F_IPV6_CSUM;
17238 }
17239
4e3a7aaa
MC
17240 /* TSO is on by default on chips that support hardware TSO.
17241 * Firmware TSO on older chips gives lower performance, so it
17242 * is off by default, but can be enabled using ethtool.
17243 */
63c3a66f
JP
17244 if ((tg3_flag(tp, HW_TSO_1) ||
17245 tg3_flag(tp, HW_TSO_2) ||
17246 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
17247 (features & NETIF_F_IP_CSUM))
17248 features |= NETIF_F_TSO;
63c3a66f 17249 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
17250 if (features & NETIF_F_IPV6_CSUM)
17251 features |= NETIF_F_TSO6;
63c3a66f 17252 if (tg3_flag(tp, HW_TSO_3) ||
4153577a
JP
17253 tg3_asic_rev(tp) == ASIC_REV_5761 ||
17254 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
17255 tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
17256 tg3_asic_rev(tp) == ASIC_REV_5785 ||
17257 tg3_asic_rev(tp) == ASIC_REV_57780)
0da0606f 17258 features |= NETIF_F_TSO_ECN;
b0026624 17259 }
1da177e4 17260
d542fe27
MC
17261 dev->features |= features;
17262 dev->vlan_features |= features;
17263
06c03c02
MB
17264 /*
17265 * Add loopback capability only for a subset of devices that support
17266 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
17267 * loopback for the remaining devices.
17268 */
4153577a 17269 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
06c03c02
MB
17270 !tg3_flag(tp, CPMU_PRESENT))
17271 /* Add the loopback capability */
0da0606f
MC
17272 features |= NETIF_F_LOOPBACK;
17273
0da0606f 17274 dev->hw_features |= features;
06c03c02 17275
4153577a 17276 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
63c3a66f 17277 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 17278 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 17279 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
17280 tp->rx_pending = 63;
17281 }
17282
1da177e4
LT
17283 err = tg3_get_device_address(tp);
17284 if (err) {
ab96b241
MC
17285 dev_err(&pdev->dev,
17286 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 17287 goto err_out_apeunmap;
c88864df
MC
17288 }
17289
1da177e4
LT
17290 /*
17291 * Reset chip in case UNDI or EFI driver did not shutdown
17292 * DMA self test will enable WDMAC and we'll see (spurious)
17293 * pending DMA on the PCI bus at that point.
17294 */
17295 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
17296 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 17297 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 17298 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
17299 }
17300
17301 err = tg3_test_dma(tp);
17302 if (err) {
ab96b241 17303 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 17304 goto err_out_apeunmap;
1da177e4
LT
17305 }
17306
78f90dcf
MC
17307 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
17308 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
17309 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 17310 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
17311 struct tg3_napi *tnapi = &tp->napi[i];
17312
17313 tnapi->tp = tp;
17314 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
17315
17316 tnapi->int_mbox = intmbx;
93a700a9 17317 if (i <= 4)
78f90dcf
MC
17318 intmbx += 0x8;
17319 else
17320 intmbx += 0x4;
17321
17322 tnapi->consmbox = rcvmbx;
17323 tnapi->prodmbox = sndmbx;
17324
66cfd1bd 17325 if (i)
78f90dcf 17326 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 17327 else
78f90dcf 17328 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 17329
63c3a66f 17330 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
17331 break;
17332
17333 /*
17334 * If we support MSIX, we'll be using RSS. If we're using
17335 * RSS, the first vector only handles link interrupts and the
17336 * remaining vectors handle rx and tx interrupts. Reuse the
17337 * mailbox values for the next iteration. The values we setup
17338 * above are still useful for the single vectored mode.
17339 */
17340 if (!i)
17341 continue;
17342
17343 rcvmbx += 0x8;
17344
17345 if (sndmbx & 0x4)
17346 sndmbx -= 0x4;
17347 else
17348 sndmbx += 0xc;
17349 }
17350
15f9850d
DM
17351 tg3_init_coal(tp);
17352
c49a1561
MC
17353 pci_set_drvdata(pdev, dev);
17354
4153577a
JP
17355 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
17356 tg3_asic_rev(tp) == ASIC_REV_5720 ||
17357 tg3_asic_rev(tp) == ASIC_REV_5762)
fb4ce8ad
MC
17358 tg3_flag_set(tp, PTP_CAPABLE);
17359
cd0d7228
MC
17360 if (tg3_flag(tp, 5717_PLUS)) {
17361 /* Resume a low-power mode */
17362 tg3_frob_aux_power(tp, false);
17363 }
17364
21f7638e
MC
17365 tg3_timer_init(tp);
17366
402e1398
MC
17367 tg3_carrier_off(tp);
17368
1da177e4
LT
17369 err = register_netdev(dev);
17370 if (err) {
ab96b241 17371 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 17372 goto err_out_apeunmap;
1da177e4
LT
17373 }
17374
05dbe005
JP
17375 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
17376 tp->board_part_number,
4153577a 17377 tg3_chip_rev_id(tp),
05dbe005
JP
17378 tg3_bus_string(tp, str),
17379 dev->dev_addr);
1da177e4 17380
f07e9af3 17381 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
17382 struct phy_device *phydev;
17383 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
17384 netdev_info(dev,
17385 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 17386 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
17387 } else {
17388 char *ethtype;
17389
17390 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
17391 ethtype = "10/100Base-TX";
17392 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
17393 ethtype = "1000Base-SX";
17394 else
17395 ethtype = "10/100/1000Base-T";
17396
5129c3a3 17397 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
17398 "(WireSpeed[%d], EEE[%d])\n",
17399 tg3_phy_string(tp), ethtype,
17400 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
17401 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 17402 }
05dbe005
JP
17403
17404 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 17405 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 17406 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 17407 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
17408 tg3_flag(tp, ENABLE_ASF) != 0,
17409 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
17410 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
17411 tp->dma_rwctrl,
17412 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
17413 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 17414
b45aa2f6
MC
17415 pci_save_state(pdev);
17416
1da177e4
LT
17417 return 0;
17418
0d3031d9
MC
17419err_out_apeunmap:
17420 if (tp->aperegs) {
17421 iounmap(tp->aperegs);
17422 tp->aperegs = NULL;
17423 }
17424
1da177e4 17425err_out_iounmap:
6892914f
MC
17426 if (tp->regs) {
17427 iounmap(tp->regs);
22abe310 17428 tp->regs = NULL;
6892914f 17429 }
1da177e4
LT
17430
17431err_out_free_dev:
17432 free_netdev(dev);
17433
16821285
MC
17434err_out_power_down:
17435 pci_set_power_state(pdev, PCI_D3hot);
17436
1da177e4
LT
17437err_out_free_res:
17438 pci_release_regions(pdev);
17439
17440err_out_disable_pdev:
17441 pci_disable_device(pdev);
17442 pci_set_drvdata(pdev, NULL);
17443 return err;
17444}
17445
229b1ad1 17446static void tg3_remove_one(struct pci_dev *pdev)
1da177e4
LT
17447{
17448 struct net_device *dev = pci_get_drvdata(pdev);
17449
17450 if (dev) {
17451 struct tg3 *tp = netdev_priv(dev);
17452
e3c5530b 17453 release_firmware(tp->fw);
077f849d 17454
db219973 17455 tg3_reset_task_cancel(tp);
158d7abd 17456
e730c823 17457 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 17458 tg3_phy_fini(tp);
158d7abd 17459 tg3_mdio_fini(tp);
b02fd9e3 17460 }
158d7abd 17461
1da177e4 17462 unregister_netdev(dev);
0d3031d9
MC
17463 if (tp->aperegs) {
17464 iounmap(tp->aperegs);
17465 tp->aperegs = NULL;
17466 }
6892914f
MC
17467 if (tp->regs) {
17468 iounmap(tp->regs);
22abe310 17469 tp->regs = NULL;
6892914f 17470 }
1da177e4
LT
17471 free_netdev(dev);
17472 pci_release_regions(pdev);
17473 pci_disable_device(pdev);
17474 pci_set_drvdata(pdev, NULL);
17475 }
17476}
17477
aa6027ca 17478#ifdef CONFIG_PM_SLEEP
c866b7ea 17479static int tg3_suspend(struct device *device)
1da177e4 17480{
c866b7ea 17481 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17482 struct net_device *dev = pci_get_drvdata(pdev);
17483 struct tg3 *tp = netdev_priv(dev);
17484 int err;
17485
17486 if (!netif_running(dev))
17487 return 0;
17488
db219973 17489 tg3_reset_task_cancel(tp);
b02fd9e3 17490 tg3_phy_stop(tp);
1da177e4
LT
17491 tg3_netif_stop(tp);
17492
21f7638e 17493 tg3_timer_stop(tp);
1da177e4 17494
f47c11ee 17495 tg3_full_lock(tp, 1);
1da177e4 17496 tg3_disable_ints(tp);
f47c11ee 17497 tg3_full_unlock(tp);
1da177e4
LT
17498
17499 netif_device_detach(dev);
17500
f47c11ee 17501 tg3_full_lock(tp, 0);
944d980e 17502 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 17503 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 17504 tg3_full_unlock(tp);
1da177e4 17505
c866b7ea 17506 err = tg3_power_down_prepare(tp);
1da177e4 17507 if (err) {
b02fd9e3
MC
17508 int err2;
17509
f47c11ee 17510 tg3_full_lock(tp, 0);
1da177e4 17511
63c3a66f 17512 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 17513 err2 = tg3_restart_hw(tp, true);
b02fd9e3 17514 if (err2)
b9ec6c1b 17515 goto out;
1da177e4 17516
21f7638e 17517 tg3_timer_start(tp);
1da177e4
LT
17518
17519 netif_device_attach(dev);
17520 tg3_netif_start(tp);
17521
b9ec6c1b 17522out:
f47c11ee 17523 tg3_full_unlock(tp);
b02fd9e3
MC
17524
17525 if (!err2)
17526 tg3_phy_start(tp);
1da177e4
LT
17527 }
17528
17529 return err;
17530}
17531
c866b7ea 17532static int tg3_resume(struct device *device)
1da177e4 17533{
c866b7ea 17534 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17535 struct net_device *dev = pci_get_drvdata(pdev);
17536 struct tg3 *tp = netdev_priv(dev);
17537 int err;
17538
17539 if (!netif_running(dev))
17540 return 0;
17541
1da177e4
LT
17542 netif_device_attach(dev);
17543
f47c11ee 17544 tg3_full_lock(tp, 0);
1da177e4 17545
63c3a66f 17546 tg3_flag_set(tp, INIT_COMPLETE);
942d1af0
NS
17547 err = tg3_restart_hw(tp,
17548 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
b9ec6c1b
MC
17549 if (err)
17550 goto out;
1da177e4 17551
21f7638e 17552 tg3_timer_start(tp);
1da177e4 17553
1da177e4
LT
17554 tg3_netif_start(tp);
17555
b9ec6c1b 17556out:
f47c11ee 17557 tg3_full_unlock(tp);
1da177e4 17558
b02fd9e3
MC
17559 if (!err)
17560 tg3_phy_start(tp);
17561
b9ec6c1b 17562 return err;
1da177e4 17563}
42df36a6 17564#endif /* CONFIG_PM_SLEEP */
1da177e4 17565
c866b7ea
RW
17566static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
17567
b45aa2f6
MC
17568/**
17569 * tg3_io_error_detected - called when PCI error is detected
17570 * @pdev: Pointer to PCI device
17571 * @state: The current pci connection state
17572 *
17573 * This function is called after a PCI bus error affecting
17574 * this device has been detected.
17575 */
17576static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
17577 pci_channel_state_t state)
17578{
17579 struct net_device *netdev = pci_get_drvdata(pdev);
17580 struct tg3 *tp = netdev_priv(netdev);
17581 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
17582
17583 netdev_info(netdev, "PCI I/O error detected\n");
17584
17585 rtnl_lock();
17586
17587 if (!netif_running(netdev))
17588 goto done;
17589
17590 tg3_phy_stop(tp);
17591
17592 tg3_netif_stop(tp);
17593
21f7638e 17594 tg3_timer_stop(tp);
b45aa2f6
MC
17595
17596 /* Want to make sure that the reset task doesn't run */
db219973 17597 tg3_reset_task_cancel(tp);
b45aa2f6
MC
17598
17599 netif_device_detach(netdev);
17600
17601 /* Clean up software state, even if MMIO is blocked */
17602 tg3_full_lock(tp, 0);
17603 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
17604 tg3_full_unlock(tp);
17605
17606done:
17607 if (state == pci_channel_io_perm_failure)
17608 err = PCI_ERS_RESULT_DISCONNECT;
17609 else
17610 pci_disable_device(pdev);
17611
17612 rtnl_unlock();
17613
17614 return err;
17615}
17616
17617/**
17618 * tg3_io_slot_reset - called after the pci bus has been reset.
17619 * @pdev: Pointer to PCI device
17620 *
17621 * Restart the card from scratch, as if from a cold-boot.
17622 * At this point, the card has exprienced a hard reset,
17623 * followed by fixups by BIOS, and has its config space
17624 * set up identically to what it was at cold boot.
17625 */
17626static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
17627{
17628 struct net_device *netdev = pci_get_drvdata(pdev);
17629 struct tg3 *tp = netdev_priv(netdev);
17630 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
17631 int err;
17632
17633 rtnl_lock();
17634
17635 if (pci_enable_device(pdev)) {
17636 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
17637 goto done;
17638 }
17639
17640 pci_set_master(pdev);
17641 pci_restore_state(pdev);
17642 pci_save_state(pdev);
17643
17644 if (!netif_running(netdev)) {
17645 rc = PCI_ERS_RESULT_RECOVERED;
17646 goto done;
17647 }
17648
17649 err = tg3_power_up(tp);
bed9829f 17650 if (err)
b45aa2f6 17651 goto done;
b45aa2f6
MC
17652
17653 rc = PCI_ERS_RESULT_RECOVERED;
17654
17655done:
17656 rtnl_unlock();
17657
17658 return rc;
17659}
17660
17661/**
17662 * tg3_io_resume - called when traffic can start flowing again.
17663 * @pdev: Pointer to PCI device
17664 *
17665 * This callback is called when the error recovery driver tells
17666 * us that its OK to resume normal operation.
17667 */
17668static void tg3_io_resume(struct pci_dev *pdev)
17669{
17670 struct net_device *netdev = pci_get_drvdata(pdev);
17671 struct tg3 *tp = netdev_priv(netdev);
17672 int err;
17673
17674 rtnl_lock();
17675
17676 if (!netif_running(netdev))
17677 goto done;
17678
17679 tg3_full_lock(tp, 0);
63c3a66f 17680 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 17681 err = tg3_restart_hw(tp, true);
b45aa2f6 17682 if (err) {
35763066 17683 tg3_full_unlock(tp);
b45aa2f6
MC
17684 netdev_err(netdev, "Cannot restart hardware after reset.\n");
17685 goto done;
17686 }
17687
17688 netif_device_attach(netdev);
17689
21f7638e 17690 tg3_timer_start(tp);
b45aa2f6
MC
17691
17692 tg3_netif_start(tp);
17693
35763066
NNS
17694 tg3_full_unlock(tp);
17695
b45aa2f6
MC
17696 tg3_phy_start(tp);
17697
17698done:
17699 rtnl_unlock();
17700}
17701
3646f0e5 17702static const struct pci_error_handlers tg3_err_handler = {
b45aa2f6
MC
17703 .error_detected = tg3_io_error_detected,
17704 .slot_reset = tg3_io_slot_reset,
17705 .resume = tg3_io_resume
17706};
17707
1da177e4
LT
17708static struct pci_driver tg3_driver = {
17709 .name = DRV_MODULE_NAME,
17710 .id_table = tg3_pci_tbl,
17711 .probe = tg3_init_one,
229b1ad1 17712 .remove = tg3_remove_one,
b45aa2f6 17713 .err_handler = &tg3_err_handler,
42df36a6 17714 .driver.pm = &tg3_pm_ops,
1da177e4
LT
17715};
17716
17717static int __init tg3_init(void)
17718{
29917620 17719 return pci_register_driver(&tg3_driver);
1da177e4
LT
17720}
17721
17722static void __exit tg3_cleanup(void)
17723{
17724 pci_unregister_driver(&tg3_driver);
17725}
17726
17727module_init(tg3_init);
17728module_exit(tg3_cleanup);
This page took 3.431048 seconds and 5 git commands to generate.