sch_sfb: use skb_flow_dissect()
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
5ae7fa06 92#define TG3_MIN_NUM 121
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
5ae7fa06 95#define DRV_MODULE_RELDATE "November 2, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 138#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
139
140/* Do not place this n-ring entries value into the tp struct itself,
141 * we really want to expose these constants to GCC so that modulo et
142 * al. operations are done with shifts and masks instead of with
143 * hw multiply/modulo instructions. Another solution would be to
144 * replace things like '% foo' with '& (foo - 1)'.
145 */
1da177e4
LT
146
147#define TG3_TX_RING_SIZE 512
148#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
149
2c49a44d
MC
150#define TG3_RX_STD_RING_BYTES(tp) \
151 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
152#define TG3_RX_JMB_RING_BYTES(tp) \
153 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
154#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 155 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
156#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
157 TG3_TX_RING_SIZE)
1da177e4
LT
158#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
159
287be12e
MC
160#define TG3_DMA_BYTE_ENAB 64
161
162#define TG3_RX_STD_DMA_SZ 1536
163#define TG3_RX_JMB_DMA_SZ 9046
164
165#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
166
167#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
168#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 169
2c49a44d
MC
170#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 172
2c49a44d
MC
173#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
174 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 175
d2757fc4
MC
176/* Due to a hardware bug, the 5701 can only DMA to memory addresses
177 * that are at least dword aligned when used in PCIX mode. The driver
178 * works around this bug by double copying the packet. This workaround
179 * is built into the normal double copy length check for efficiency.
180 *
181 * However, the double copy is only necessary on those architectures
182 * where unaligned memory accesses are inefficient. For those architectures
183 * where unaligned memory accesses incur little penalty, we can reintegrate
184 * the 5701 in the normal rx path. Doing so saves a device structure
185 * dereference by hardcoding the double copy threshold in place.
186 */
187#define TG3_RX_COPY_THRESHOLD 256
188#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
189 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
190#else
191 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
192#endif
193
81389f57
MC
194#if (NET_IP_ALIGN != 0)
195#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
196#else
9205fd9c 197#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
198#endif
199
1da177e4 200/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 201#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
e31aa987 202#define TG3_TX_BD_DMA_MAX 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
646 }
647
0d3031d9
MC
648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
6f5c8f83 654 u32 status, req, gnt, bit;
0d3031d9 655
63c3a66f 656 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
657 return 0;
658
659 switch (locknum) {
6f5c8f83
MC
660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
33f401ae
MC
663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
78f94dc7
MC
665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
33f401ae
MC
669 break;
670 default:
671 return -EINVAL;
0d3031d9
MC
672 }
673
f92d9dc1
MC
674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
0d3031d9
MC
682 off = 4 * locknum;
683
6f5c8f83 684 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
f92d9dc1 688 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 689 if (status == bit)
0d3031d9
MC
690 break;
691 udelay(10);
692 }
693
6f5c8f83 694 if (status != bit) {
0d3031d9 695 /* Revoke the lock request. */
6f5c8f83 696 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
6f5c8f83 705 u32 gnt, bit;
0d3031d9 706
63c3a66f 707 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
708 return;
709
710 switch (locknum) {
6f5c8f83
MC
711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
33f401ae
MC
714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
78f94dc7
MC
716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
33f401ae
MC
720 break;
721 default:
722 return;
0d3031d9
MC
723 }
724
f92d9dc1
MC
725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
6f5c8f83 730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
731}
732
fd6d3f0e
MC
733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
1da177e4
LT
830static void tg3_disable_ints(struct tg3 *tp)
831{
89aeb3bc
MC
832 int i;
833
1da177e4
LT
834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
838}
839
1da177e4
LT
840static void tg3_enable_ints(struct tg3 *tp)
841{
89aeb3bc 842 int i;
89aeb3bc 843
bbe832c0
MC
844 tp->irq_sync = 0;
845 wmb();
846
1da177e4
LT
847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 849
f89f38b8 850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 853
898a56f8 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 855 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 857
f89f38b8 858 tp->coal_now |= tnapi->coal_now;
89aeb3bc 859 }
f19af9c2
MC
860
861 /* Force an initial interrupt */
63c3a66f 862 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
f89f38b8
MC
866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
869}
870
17375d25 871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 872{
17375d25 873 struct tg3 *tp = tnapi->tp;
898a56f8 874 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
875 unsigned int work_exists = 0;
876
877 /* check for phy events */
63c3a66f 878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
f3f3f27e 883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
885 work_exists = 1;
886
887 return work_exists;
888}
889
17375d25 890/* tg3_int_reenable
04237ddd
MC
891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
6aa20a22 893 * which reenables interrupts
1da177e4 894 */
17375d25 895static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 896{
17375d25
MC
897 struct tg3 *tp = tnapi->tp;
898
898a56f8 899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
900 mmiowb();
901
fac9b83e
DM
902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
63c3a66f 906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 907 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
909}
910
1da177e4
LT
911static void tg3_switch_clocks(struct tg3 *tp)
912{
f6eb9b1f 913 u32 clock_ctrl;
1da177e4
LT
914 u32 orig_clock_ctrl;
915
63c3a66f 916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
917 return;
918
f6eb9b1f
MC
919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
1da177e4
LT
921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
63c3a66f 927 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
1da177e4 940 }
b401e9e2 941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
882e9793 960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 965
1da177e4
LT
966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
f07e9af3 1001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1003 return 0;
1004
1da177e4
LT
1005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
882e9793 1011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1017
1da177e4
LT
1018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
b0988c15
MC
1044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
15ee95c3
MC
1112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
b4bd2929
MC
1125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
1d36ba45
MC
1133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
95e2869a
MC
1142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
d4675b52 1167 if (limit < 0)
95e2869a
MC
1168 return -EBUSY;
1169
1170 return 0;
1171}
1172
158d7abd
MC
1173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
3d16543d 1175 struct tg3 *tp = bp->priv;
158d7abd
MC
1176 u32 val;
1177
24bb4fb6 1178 spin_lock_bh(&tp->lock);
158d7abd
MC
1179
1180 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
158d7abd
MC
1184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
3d16543d 1190 struct tg3 *tp = bp->priv;
24bb4fb6 1191 u32 ret = 0;
158d7abd 1192
24bb4fb6 1193 spin_lock_bh(&tp->lock);
158d7abd
MC
1194
1195 if (tg3_writephy(tp, reg, val))
24bb4fb6 1196 ret = -EIO;
158d7abd 1197
24bb4fb6
MC
1198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
158d7abd
MC
1201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
9c61d6bc 1208static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1209{
1210 u32 val;
fcb389df 1211 struct phy_device *phydev;
a9daf367 1212
3f0e3ad7 1213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
fcb389df
MC
1217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
6a443a0f 1219 case PHY_ID_BCMAC131:
fcb389df
MC
1220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
6a443a0f 1222 case PHY_ID_RTL8211C:
fcb389df
MC
1223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
6a443a0f 1225 case PHY_ID_RTL8201E:
fcb389df
MC
1226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
a9daf367 1229 return;
fcb389df
MC
1230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
63c3a66f 1244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
a9daf367 1253
bb85fbb6
MC
1254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
bb85fbb6
MC
1263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
a9daf367 1266
a9daf367
MC
1267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
158d7abd
MC
1289static void tg3_mdio_start(struct tg3 *tp)
1290{
158d7abd
MC
1291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
a9daf367 1294
63c3a66f 1295 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
63c3a66f 1306 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1307 u32 is_serdes;
882e9793 1308
69f11c99 1309 tp->phy_addr = tp->pci_fn + 1;
882e9793 1310
d1ec96af
MC
1311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
3f0e3ad7 1319 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1320
158d7abd
MC
1321 tg3_mdio_start(tp);
1322
63c3a66f 1323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1324 return 0;
1325
298cf9be
LB
1326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
158d7abd 1329
298cf9be
LB
1330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1339 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1342 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
298cf9be 1352 i = mdiobus_register(tp->mdio_bus);
a9daf367 1353 if (i) {
ab96b241 1354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1355 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1356 return i;
1357 }
158d7abd 1358
3f0e3ad7 1359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1360
9c61d6bc 1361 if (!phydev || !phydev->drv) {
ab96b241 1362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1369 case PHY_ID_BCM57780:
321d32a0 1370 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1372 break;
6a443a0f
MC
1373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
32e5a8d6 1375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1376 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1385 /* fallthru */
6a443a0f 1386 case PHY_ID_RTL8211C:
fcb389df 1387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1388 break;
6a443a0f
MC
1389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
a9daf367 1391 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1394 break;
1395 }
1396
63c3a66f 1397 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
a9daf367
MC
1401
1402 return 0;
158d7abd
MC
1403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
63c3a66f
JP
1407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1411 }
1412}
1413
4ba526ce
MC
1414/* tp->lock is held. */
1415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
95e2869a
MC
1428/* tp->lock is held. */
1429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
4ba526ce
MC
1432 unsigned int delay_cnt;
1433 long time_remain;
1434
1435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1447
4ba526ce 1448 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
4ba526ce 1451 udelay(8);
95e2869a
MC
1452 }
1453}
1454
1455/* tp->lock is held. */
1456static void tg3_ump_link_report(struct tg3 *tp)
1457{
1458 u32 reg;
1459 u32 val;
1460
63c3a66f 1461 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1462 return;
1463
1464 tg3_wait_for_event_ack(tp);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1467
1468 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1469
1470 val = 0;
1471 if (!tg3_readphy(tp, MII_BMCR, &reg))
1472 val = reg << 16;
1473 if (!tg3_readphy(tp, MII_BMSR, &reg))
1474 val |= (reg & 0xffff);
1475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1476
1477 val = 0;
1478 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1479 val = reg << 16;
1480 if (!tg3_readphy(tp, MII_LPA, &reg))
1481 val |= (reg & 0xffff);
1482 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1483
1484 val = 0;
f07e9af3 1485 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1486 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1487 val = reg << 16;
1488 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1489 val |= (reg & 0xffff);
1490 }
1491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1492
1493 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1494 val = reg << 16;
1495 else
1496 val = 0;
1497 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1498
4ba526ce 1499 tg3_generate_fw_event(tp);
95e2869a
MC
1500}
1501
8d5a89b3
MC
1502/* tp->lock is held. */
1503static void tg3_stop_fw(struct tg3 *tp)
1504{
1505 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1506 /* Wait for RX cpu to ACK the previous event. */
1507 tg3_wait_for_event_ack(tp);
1508
1509 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1510
1511 tg3_generate_fw_event(tp);
1512
1513 /* Wait for RX cpu to ACK this event. */
1514 tg3_wait_for_event_ack(tp);
1515 }
1516}
1517
fd6d3f0e
MC
1518/* tp->lock is held. */
1519static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1520{
1521 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1522 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1523
1524 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1525 switch (kind) {
1526 case RESET_KIND_INIT:
1527 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1528 DRV_STATE_START);
1529 break;
1530
1531 case RESET_KIND_SHUTDOWN:
1532 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1533 DRV_STATE_UNLOAD);
1534 break;
1535
1536 case RESET_KIND_SUSPEND:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_SUSPEND);
1539 break;
1540
1541 default:
1542 break;
1543 }
1544 }
1545
1546 if (kind == RESET_KIND_INIT ||
1547 kind == RESET_KIND_SUSPEND)
1548 tg3_ape_driver_state_change(tp, kind);
1549}
1550
1551/* tp->lock is held. */
1552static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1553{
1554 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1555 switch (kind) {
1556 case RESET_KIND_INIT:
1557 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1558 DRV_STATE_START_DONE);
1559 break;
1560
1561 case RESET_KIND_SHUTDOWN:
1562 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1563 DRV_STATE_UNLOAD_DONE);
1564 break;
1565
1566 default:
1567 break;
1568 }
1569 }
1570
1571 if (kind == RESET_KIND_SHUTDOWN)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ENABLE_ASF)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD);
1588 break;
1589
1590 case RESET_KIND_SUSPEND:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_SUSPEND);
1593 break;
1594
1595 default:
1596 break;
1597 }
1598 }
1599}
1600
1601static int tg3_poll_fw(struct tg3 *tp)
1602{
1603 int i;
1604 u32 val;
1605
1606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1607 /* Wait up to 20ms for init done. */
1608 for (i = 0; i < 200; i++) {
1609 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1610 return 0;
1611 udelay(100);
1612 }
1613 return -ENODEV;
1614 }
1615
1616 /* Wait for firmware initialization to complete. */
1617 for (i = 0; i < 100000; i++) {
1618 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1620 break;
1621 udelay(10);
1622 }
1623
1624 /* Chip might not be fitted with firmware. Some Sun onboard
1625 * parts are configured like that. So don't signal the timeout
1626 * of the above loop as an error, but do report the lack of
1627 * running firmware once.
1628 */
1629 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1630 tg3_flag_set(tp, NO_FWARE_REPORTED);
1631
1632 netdev_info(tp->dev, "No firmware running\n");
1633 }
1634
1635 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1636 /* The 57765 A0 needs a little more
1637 * time to do some important work.
1638 */
1639 mdelay(10);
1640 }
1641
1642 return 0;
1643}
1644
95e2869a
MC
1645static void tg3_link_report(struct tg3 *tp)
1646{
1647 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1648 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1649 tg3_ump_link_report(tp);
1650 } else if (netif_msg_link(tp)) {
05dbe005
JP
1651 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1652 (tp->link_config.active_speed == SPEED_1000 ?
1653 1000 :
1654 (tp->link_config.active_speed == SPEED_100 ?
1655 100 : 10)),
1656 (tp->link_config.active_duplex == DUPLEX_FULL ?
1657 "full" : "half"));
1658
1659 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1661 "on" : "off",
1662 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1663 "on" : "off");
47007831
MC
1664
1665 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1666 netdev_info(tp->dev, "EEE is %s\n",
1667 tp->setlpicnt ? "enabled" : "disabled");
1668
95e2869a
MC
1669 tg3_ump_link_report(tp);
1670 }
1671}
1672
1673static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1674{
1675 u16 miireg;
1676
e18ce346 1677 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1678 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1679 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1680 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1681 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1682 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1683 else
1684 miireg = 0;
1685
1686 return miireg;
1687}
1688
1689static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1690{
1691 u16 miireg;
1692
e18ce346 1693 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1694 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1695 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1696 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1697 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1698 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1699 else
1700 miireg = 0;
1701
1702 return miireg;
1703}
1704
95e2869a
MC
1705static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1706{
1707 u8 cap = 0;
1708
f3791cdf
MC
1709 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1710 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1711 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1712 if (lcladv & ADVERTISE_1000XPAUSE)
1713 cap = FLOW_CTRL_RX;
1714 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1715 cap = FLOW_CTRL_TX;
95e2869a
MC
1716 }
1717
1718 return cap;
1719}
1720
f51f3562 1721static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1722{
b02fd9e3 1723 u8 autoneg;
f51f3562 1724 u8 flowctrl = 0;
95e2869a
MC
1725 u32 old_rx_mode = tp->rx_mode;
1726 u32 old_tx_mode = tp->tx_mode;
1727
63c3a66f 1728 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1729 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1730 else
1731 autoneg = tp->link_config.autoneg;
1732
63c3a66f 1733 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1734 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1735 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1736 else
bc02ff95 1737 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1738 } else
1739 flowctrl = tp->link_config.flowctrl;
95e2869a 1740
f51f3562 1741 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1742
e18ce346 1743 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1744 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1745 else
1746 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1747
f51f3562 1748 if (old_rx_mode != tp->rx_mode)
95e2869a 1749 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1750
e18ce346 1751 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1752 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1753 else
1754 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1755
f51f3562 1756 if (old_tx_mode != tp->tx_mode)
95e2869a 1757 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1758}
1759
b02fd9e3
MC
1760static void tg3_adjust_link(struct net_device *dev)
1761{
1762 u8 oldflowctrl, linkmesg = 0;
1763 u32 mac_mode, lcl_adv, rmt_adv;
1764 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1765 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1766
24bb4fb6 1767 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1768
1769 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1770 MAC_MODE_HALF_DUPLEX);
1771
1772 oldflowctrl = tp->link_config.active_flowctrl;
1773
1774 if (phydev->link) {
1775 lcl_adv = 0;
1776 rmt_adv = 0;
1777
1778 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1779 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1780 else if (phydev->speed == SPEED_1000 ||
1781 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1782 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1783 else
1784 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1785
1786 if (phydev->duplex == DUPLEX_HALF)
1787 mac_mode |= MAC_MODE_HALF_DUPLEX;
1788 else {
1789 lcl_adv = tg3_advert_flowctrl_1000T(
1790 tp->link_config.flowctrl);
1791
1792 if (phydev->pause)
1793 rmt_adv = LPA_PAUSE_CAP;
1794 if (phydev->asym_pause)
1795 rmt_adv |= LPA_PAUSE_ASYM;
1796 }
1797
1798 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1799 } else
1800 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1801
1802 if (mac_mode != tp->mac_mode) {
1803 tp->mac_mode = mac_mode;
1804 tw32_f(MAC_MODE, tp->mac_mode);
1805 udelay(40);
1806 }
1807
fcb389df
MC
1808 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1809 if (phydev->speed == SPEED_10)
1810 tw32(MAC_MI_STAT,
1811 MAC_MI_STAT_10MBPS_MODE |
1812 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1813 else
1814 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1815 }
1816
b02fd9e3
MC
1817 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1818 tw32(MAC_TX_LENGTHS,
1819 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1820 (6 << TX_LENGTHS_IPG_SHIFT) |
1821 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1822 else
1823 tw32(MAC_TX_LENGTHS,
1824 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1825 (6 << TX_LENGTHS_IPG_SHIFT) |
1826 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1827
1828 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1829 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1830 phydev->speed != tp->link_config.active_speed ||
1831 phydev->duplex != tp->link_config.active_duplex ||
1832 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1833 linkmesg = 1;
b02fd9e3
MC
1834
1835 tp->link_config.active_speed = phydev->speed;
1836 tp->link_config.active_duplex = phydev->duplex;
1837
24bb4fb6 1838 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1839
1840 if (linkmesg)
1841 tg3_link_report(tp);
1842}
1843
1844static int tg3_phy_init(struct tg3 *tp)
1845{
1846 struct phy_device *phydev;
1847
f07e9af3 1848 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1849 return 0;
1850
1851 /* Bring the PHY back to a known state. */
1852 tg3_bmcr_reset(tp);
1853
3f0e3ad7 1854 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1855
1856 /* Attach the MAC to the PHY. */
fb28ad35 1857 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1858 phydev->dev_flags, phydev->interface);
b02fd9e3 1859 if (IS_ERR(phydev)) {
ab96b241 1860 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1861 return PTR_ERR(phydev);
1862 }
1863
b02fd9e3 1864 /* Mask with MAC supported features. */
9c61d6bc
MC
1865 switch (phydev->interface) {
1866 case PHY_INTERFACE_MODE_GMII:
1867 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1868 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1869 phydev->supported &= (PHY_GBIT_FEATURES |
1870 SUPPORTED_Pause |
1871 SUPPORTED_Asym_Pause);
1872 break;
1873 }
1874 /* fallthru */
9c61d6bc
MC
1875 case PHY_INTERFACE_MODE_MII:
1876 phydev->supported &= (PHY_BASIC_FEATURES |
1877 SUPPORTED_Pause |
1878 SUPPORTED_Asym_Pause);
1879 break;
1880 default:
3f0e3ad7 1881 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1882 return -EINVAL;
1883 }
1884
f07e9af3 1885 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1886
1887 phydev->advertising = phydev->supported;
1888
b02fd9e3
MC
1889 return 0;
1890}
1891
1892static void tg3_phy_start(struct tg3 *tp)
1893{
1894 struct phy_device *phydev;
1895
f07e9af3 1896 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1897 return;
1898
3f0e3ad7 1899 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1900
80096068
MC
1901 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1902 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1903 phydev->speed = tp->link_config.orig_speed;
1904 phydev->duplex = tp->link_config.orig_duplex;
1905 phydev->autoneg = tp->link_config.orig_autoneg;
1906 phydev->advertising = tp->link_config.orig_advertising;
1907 }
1908
1909 phy_start(phydev);
1910
1911 phy_start_aneg(phydev);
1912}
1913
1914static void tg3_phy_stop(struct tg3 *tp)
1915{
f07e9af3 1916 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1917 return;
1918
3f0e3ad7 1919 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1920}
1921
1922static void tg3_phy_fini(struct tg3 *tp)
1923{
f07e9af3 1924 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1925 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1926 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1927 }
1928}
1929
941ec90f
MC
1930static int tg3_phy_set_extloopbk(struct tg3 *tp)
1931{
1932 int err;
1933 u32 val;
1934
1935 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1936 return 0;
1937
1938 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1939 /* Cannot do read-modify-write on 5401 */
1940 err = tg3_phy_auxctl_write(tp,
1941 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1942 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1943 0x4c20);
1944 goto done;
1945 }
1946
1947 err = tg3_phy_auxctl_read(tp,
1948 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1949 if (err)
1950 return err;
1951
1952 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1953 err = tg3_phy_auxctl_write(tp,
1954 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1955
1956done:
1957 return err;
1958}
1959
7f97a4bd
MC
1960static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1961{
1962 u32 phytest;
1963
1964 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1965 u32 phy;
1966
1967 tg3_writephy(tp, MII_TG3_FET_TEST,
1968 phytest | MII_TG3_FET_SHADOW_EN);
1969 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1970 if (enable)
1971 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1972 else
1973 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1974 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1975 }
1976 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1977 }
1978}
1979
6833c043
MC
1980static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1981{
1982 u32 reg;
1983
63c3a66f
JP
1984 if (!tg3_flag(tp, 5705_PLUS) ||
1985 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1986 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1987 return;
1988
f07e9af3 1989 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1990 tg3_phy_fet_toggle_apd(tp, enable);
1991 return;
1992 }
1993
6833c043
MC
1994 reg = MII_TG3_MISC_SHDW_WREN |
1995 MII_TG3_MISC_SHDW_SCR5_SEL |
1996 MII_TG3_MISC_SHDW_SCR5_LPED |
1997 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1998 MII_TG3_MISC_SHDW_SCR5_SDTL |
1999 MII_TG3_MISC_SHDW_SCR5_C125OE;
2000 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
2001 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2002
2003 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2004
2005
2006 reg = MII_TG3_MISC_SHDW_WREN |
2007 MII_TG3_MISC_SHDW_APD_SEL |
2008 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2009 if (enable)
2010 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2011
2012 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2013}
2014
9ef8ca99
MC
2015static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2016{
2017 u32 phy;
2018
63c3a66f 2019 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2020 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2021 return;
2022
f07e9af3 2023 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2024 u32 ephy;
2025
535ef6e1
MC
2026 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2027 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2028
2029 tg3_writephy(tp, MII_TG3_FET_TEST,
2030 ephy | MII_TG3_FET_SHADOW_EN);
2031 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2032 if (enable)
535ef6e1 2033 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2034 else
535ef6e1
MC
2035 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2036 tg3_writephy(tp, reg, phy);
9ef8ca99 2037 }
535ef6e1 2038 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2039 }
2040 } else {
15ee95c3
MC
2041 int ret;
2042
2043 ret = tg3_phy_auxctl_read(tp,
2044 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2045 if (!ret) {
9ef8ca99
MC
2046 if (enable)
2047 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2048 else
2049 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2050 tg3_phy_auxctl_write(tp,
2051 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2052 }
2053 }
2054}
2055
1da177e4
LT
2056static void tg3_phy_set_wirespeed(struct tg3 *tp)
2057{
15ee95c3 2058 int ret;
1da177e4
LT
2059 u32 val;
2060
f07e9af3 2061 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2062 return;
2063
15ee95c3
MC
2064 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2065 if (!ret)
b4bd2929
MC
2066 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2067 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2068}
2069
b2a5c19c
MC
2070static void tg3_phy_apply_otp(struct tg3 *tp)
2071{
2072 u32 otp, phy;
2073
2074 if (!tp->phy_otp)
2075 return;
2076
2077 otp = tp->phy_otp;
2078
1d36ba45
MC
2079 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2080 return;
b2a5c19c
MC
2081
2082 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2083 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2084 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2085
2086 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2087 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2088 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2089
2090 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2091 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2092 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2093
2094 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2095 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2096
2097 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2098 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2099
2100 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2101 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2102 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2103
1d36ba45 2104 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2105}
2106
52b02d04
MC
2107static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2108{
2109 u32 val;
2110
2111 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2112 return;
2113
2114 tp->setlpicnt = 0;
2115
2116 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2117 current_link_up == 1 &&
a6b68dab
MC
2118 tp->link_config.active_duplex == DUPLEX_FULL &&
2119 (tp->link_config.active_speed == SPEED_100 ||
2120 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2121 u32 eeectl;
2122
2123 if (tp->link_config.active_speed == SPEED_1000)
2124 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2125 else
2126 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2127
2128 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2129
3110f5f5
MC
2130 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2131 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2132
b0c5943f
MC
2133 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2134 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2135 tp->setlpicnt = 2;
2136 }
2137
2138 if (!tp->setlpicnt) {
b715ce94
MC
2139 if (current_link_up == 1 &&
2140 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2141 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2142 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2143 }
2144
52b02d04
MC
2145 val = tr32(TG3_CPMU_EEE_MODE);
2146 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2147 }
2148}
2149
b0c5943f
MC
2150static void tg3_phy_eee_enable(struct tg3 *tp)
2151{
2152 u32 val;
2153
2154 if (tp->link_config.active_speed == SPEED_1000 &&
2155 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2156 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2157 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
2158 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2159 val = MII_TG3_DSP_TAP26_ALNOKO |
2160 MII_TG3_DSP_TAP26_RMRXSTO;
2161 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2162 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2163 }
2164
2165 val = tr32(TG3_CPMU_EEE_MODE);
2166 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2167}
2168
1da177e4
LT
2169static int tg3_wait_macro_done(struct tg3 *tp)
2170{
2171 int limit = 100;
2172
2173 while (limit--) {
2174 u32 tmp32;
2175
f08aa1a8 2176 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2177 if ((tmp32 & 0x1000) == 0)
2178 break;
2179 }
2180 }
d4675b52 2181 if (limit < 0)
1da177e4
LT
2182 return -EBUSY;
2183
2184 return 0;
2185}
2186
2187static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2188{
2189 static const u32 test_pat[4][6] = {
2190 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2191 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2192 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2193 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2194 };
2195 int chan;
2196
2197 for (chan = 0; chan < 4; chan++) {
2198 int i;
2199
2200 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2201 (chan * 0x2000) | 0x0200);
f08aa1a8 2202 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2203
2204 for (i = 0; i < 6; i++)
2205 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2206 test_pat[chan][i]);
2207
f08aa1a8 2208 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2209 if (tg3_wait_macro_done(tp)) {
2210 *resetp = 1;
2211 return -EBUSY;
2212 }
2213
2214 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2215 (chan * 0x2000) | 0x0200);
f08aa1a8 2216 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2217 if (tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221
f08aa1a8 2222 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2223 if (tg3_wait_macro_done(tp)) {
2224 *resetp = 1;
2225 return -EBUSY;
2226 }
2227
2228 for (i = 0; i < 6; i += 2) {
2229 u32 low, high;
2230
2231 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2232 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2233 tg3_wait_macro_done(tp)) {
2234 *resetp = 1;
2235 return -EBUSY;
2236 }
2237 low &= 0x7fff;
2238 high &= 0x000f;
2239 if (low != test_pat[chan][i] ||
2240 high != test_pat[chan][i+1]) {
2241 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2242 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2243 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2244
2245 return -EBUSY;
2246 }
2247 }
2248 }
2249
2250 return 0;
2251}
2252
2253static int tg3_phy_reset_chanpat(struct tg3 *tp)
2254{
2255 int chan;
2256
2257 for (chan = 0; chan < 4; chan++) {
2258 int i;
2259
2260 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2261 (chan * 0x2000) | 0x0200);
f08aa1a8 2262 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2263 for (i = 0; i < 6; i++)
2264 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2265 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2266 if (tg3_wait_macro_done(tp))
2267 return -EBUSY;
2268 }
2269
2270 return 0;
2271}
2272
2273static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2274{
2275 u32 reg32, phy9_orig;
2276 int retries, do_phy_reset, err;
2277
2278 retries = 10;
2279 do_phy_reset = 1;
2280 do {
2281 if (do_phy_reset) {
2282 err = tg3_bmcr_reset(tp);
2283 if (err)
2284 return err;
2285 do_phy_reset = 0;
2286 }
2287
2288 /* Disable transmitter and interrupt. */
2289 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2290 continue;
2291
2292 reg32 |= 0x3000;
2293 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2294
2295 /* Set full-duplex, 1000 mbps. */
2296 tg3_writephy(tp, MII_BMCR,
221c5637 2297 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2298
2299 /* Set to master mode. */
221c5637 2300 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2301 continue;
2302
221c5637
MC
2303 tg3_writephy(tp, MII_CTRL1000,
2304 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2305
1d36ba45
MC
2306 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2307 if (err)
2308 return err;
1da177e4
LT
2309
2310 /* Block the PHY control access. */
6ee7c0a0 2311 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2312
2313 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2314 if (!err)
2315 break;
2316 } while (--retries);
2317
2318 err = tg3_phy_reset_chanpat(tp);
2319 if (err)
2320 return err;
2321
6ee7c0a0 2322 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2323
2324 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2325 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2326
1d36ba45 2327 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2328
221c5637 2329 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2330
2331 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2332 reg32 &= ~0x3000;
2333 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2334 } else if (!err)
2335 err = -EBUSY;
2336
2337 return err;
2338}
2339
2340/* This will reset the tigon3 PHY if there is no valid
2341 * link unless the FORCE argument is non-zero.
2342 */
2343static int tg3_phy_reset(struct tg3 *tp)
2344{
f833c4c1 2345 u32 val, cpmuctrl;
1da177e4
LT
2346 int err;
2347
60189ddf 2348 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2349 val = tr32(GRC_MISC_CFG);
2350 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2351 udelay(40);
2352 }
f833c4c1
MC
2353 err = tg3_readphy(tp, MII_BMSR, &val);
2354 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2355 if (err != 0)
2356 return -EBUSY;
2357
c8e1e82b
MC
2358 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2359 netif_carrier_off(tp->dev);
2360 tg3_link_report(tp);
2361 }
2362
1da177e4
LT
2363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2364 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2365 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2366 err = tg3_phy_reset_5703_4_5(tp);
2367 if (err)
2368 return err;
2369 goto out;
2370 }
2371
b2a5c19c
MC
2372 cpmuctrl = 0;
2373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2374 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2375 cpmuctrl = tr32(TG3_CPMU_CTRL);
2376 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2377 tw32(TG3_CPMU_CTRL,
2378 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2379 }
2380
1da177e4
LT
2381 err = tg3_bmcr_reset(tp);
2382 if (err)
2383 return err;
2384
b2a5c19c 2385 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2386 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2387 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2388
2389 tw32(TG3_CPMU_CTRL, cpmuctrl);
2390 }
2391
bcb37f6c
MC
2392 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2393 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2394 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2395 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2396 CPMU_LSPD_1000MB_MACCLK_12_5) {
2397 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2398 udelay(40);
2399 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2400 }
2401 }
2402
63c3a66f 2403 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2404 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2405 return 0;
2406
b2a5c19c
MC
2407 tg3_phy_apply_otp(tp);
2408
f07e9af3 2409 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2410 tg3_phy_toggle_apd(tp, true);
2411 else
2412 tg3_phy_toggle_apd(tp, false);
2413
1da177e4 2414out:
1d36ba45
MC
2415 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2416 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2417 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2418 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2419 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2420 }
1d36ba45 2421
f07e9af3 2422 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2423 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2424 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2425 }
1d36ba45 2426
f07e9af3 2427 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2428 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2429 tg3_phydsp_write(tp, 0x000a, 0x310b);
2430 tg3_phydsp_write(tp, 0x201f, 0x9506);
2431 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2432 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2433 }
f07e9af3 2434 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2435 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2436 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2437 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2438 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2439 tg3_writephy(tp, MII_TG3_TEST1,
2440 MII_TG3_TEST1_TRIM_EN | 0x4);
2441 } else
2442 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2443
2444 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2445 }
c424cb24 2446 }
1d36ba45 2447
1da177e4
LT
2448 /* Set Extended packet length bit (bit 14) on all chips that */
2449 /* support jumbo frames */
79eb6904 2450 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2451 /* Cannot do read-modify-write on 5401 */
b4bd2929 2452 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2453 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2454 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2455 err = tg3_phy_auxctl_read(tp,
2456 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2457 if (!err)
b4bd2929
MC
2458 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2459 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2460 }
2461
2462 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2463 * jumbo frames transmission.
2464 */
63c3a66f 2465 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2466 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2467 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2468 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2469 }
2470
715116a1 2471 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2472 /* adjust output voltage */
535ef6e1 2473 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2474 }
2475
9ef8ca99 2476 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2477 tg3_phy_set_wirespeed(tp);
2478 return 0;
2479}
2480
3a1e19d3
MC
2481#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2482#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2483#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2484 TG3_GPIO_MSG_NEED_VAUX)
2485#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2486 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2487 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2488 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2489 (TG3_GPIO_MSG_DRVR_PRES << 12))
2490
2491#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2492 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2493 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2494 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2495 (TG3_GPIO_MSG_NEED_VAUX << 12))
2496
2497static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2498{
2499 u32 status, shift;
2500
2501 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2502 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2503 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2504 else
2505 status = tr32(TG3_CPMU_DRV_STATUS);
2506
2507 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2508 status &= ~(TG3_GPIO_MSG_MASK << shift);
2509 status |= (newstat << shift);
2510
2511 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2512 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2513 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2514 else
2515 tw32(TG3_CPMU_DRV_STATUS, status);
2516
2517 return status >> TG3_APE_GPIO_MSG_SHIFT;
2518}
2519
520b2756
MC
2520static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2521{
2522 if (!tg3_flag(tp, IS_NIC))
2523 return 0;
2524
3a1e19d3
MC
2525 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2526 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2527 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2528 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2529 return -EIO;
520b2756 2530
3a1e19d3
MC
2531 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2532
2533 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2534 TG3_GRC_LCLCTL_PWRSW_DELAY);
2535
2536 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2537 } else {
2538 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2539 TG3_GRC_LCLCTL_PWRSW_DELAY);
2540 }
6f5c8f83 2541
520b2756
MC
2542 return 0;
2543}
2544
2545static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2546{
2547 u32 grc_local_ctrl;
2548
2549 if (!tg3_flag(tp, IS_NIC) ||
2550 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2551 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2552 return;
2553
2554 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2555
2556 tw32_wait_f(GRC_LOCAL_CTRL,
2557 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2558 TG3_GRC_LCLCTL_PWRSW_DELAY);
2559
2560 tw32_wait_f(GRC_LOCAL_CTRL,
2561 grc_local_ctrl,
2562 TG3_GRC_LCLCTL_PWRSW_DELAY);
2563
2564 tw32_wait_f(GRC_LOCAL_CTRL,
2565 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2566 TG3_GRC_LCLCTL_PWRSW_DELAY);
2567}
2568
2569static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2570{
2571 if (!tg3_flag(tp, IS_NIC))
2572 return;
2573
2574 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2575 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2576 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2577 (GRC_LCLCTRL_GPIO_OE0 |
2578 GRC_LCLCTRL_GPIO_OE1 |
2579 GRC_LCLCTRL_GPIO_OE2 |
2580 GRC_LCLCTRL_GPIO_OUTPUT0 |
2581 GRC_LCLCTRL_GPIO_OUTPUT1),
2582 TG3_GRC_LCLCTL_PWRSW_DELAY);
2583 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2584 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2585 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2586 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2587 GRC_LCLCTRL_GPIO_OE1 |
2588 GRC_LCLCTRL_GPIO_OE2 |
2589 GRC_LCLCTRL_GPIO_OUTPUT0 |
2590 GRC_LCLCTRL_GPIO_OUTPUT1 |
2591 tp->grc_local_ctrl;
2592 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2593 TG3_GRC_LCLCTL_PWRSW_DELAY);
2594
2595 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2596 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2597 TG3_GRC_LCLCTL_PWRSW_DELAY);
2598
2599 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2600 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2601 TG3_GRC_LCLCTL_PWRSW_DELAY);
2602 } else {
2603 u32 no_gpio2;
2604 u32 grc_local_ctrl = 0;
2605
2606 /* Workaround to prevent overdrawing Amps. */
2607 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2608 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2609 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2610 grc_local_ctrl,
2611 TG3_GRC_LCLCTL_PWRSW_DELAY);
2612 }
2613
2614 /* On 5753 and variants, GPIO2 cannot be used. */
2615 no_gpio2 = tp->nic_sram_data_cfg &
2616 NIC_SRAM_DATA_CFG_NO_GPIO2;
2617
2618 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2619 GRC_LCLCTRL_GPIO_OE1 |
2620 GRC_LCLCTRL_GPIO_OE2 |
2621 GRC_LCLCTRL_GPIO_OUTPUT1 |
2622 GRC_LCLCTRL_GPIO_OUTPUT2;
2623 if (no_gpio2) {
2624 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2625 GRC_LCLCTRL_GPIO_OUTPUT2);
2626 }
2627 tw32_wait_f(GRC_LOCAL_CTRL,
2628 tp->grc_local_ctrl | grc_local_ctrl,
2629 TG3_GRC_LCLCTL_PWRSW_DELAY);
2630
2631 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2632
2633 tw32_wait_f(GRC_LOCAL_CTRL,
2634 tp->grc_local_ctrl | grc_local_ctrl,
2635 TG3_GRC_LCLCTL_PWRSW_DELAY);
2636
2637 if (!no_gpio2) {
2638 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2639 tw32_wait_f(GRC_LOCAL_CTRL,
2640 tp->grc_local_ctrl | grc_local_ctrl,
2641 TG3_GRC_LCLCTL_PWRSW_DELAY);
2642 }
2643 }
3a1e19d3
MC
2644}
2645
cd0d7228 2646static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2647{
2648 u32 msg = 0;
2649
2650 /* Serialize power state transitions */
2651 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2652 return;
2653
cd0d7228 2654 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2655 msg = TG3_GPIO_MSG_NEED_VAUX;
2656
2657 msg = tg3_set_function_status(tp, msg);
2658
2659 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2660 goto done;
6f5c8f83 2661
3a1e19d3
MC
2662 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2663 tg3_pwrsrc_switch_to_vaux(tp);
2664 else
2665 tg3_pwrsrc_die_with_vmain(tp);
2666
2667done:
6f5c8f83 2668 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2669}
2670
cd0d7228 2671static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2672{
683644b7 2673 bool need_vaux = false;
1da177e4 2674
334355aa 2675 /* The GPIOs do something completely different on 57765. */
63c3a66f 2676 if (!tg3_flag(tp, IS_NIC) ||
334355aa 2677 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2678 return;
2679
3a1e19d3
MC
2680 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2682 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2683 tg3_frob_aux_power_5717(tp, include_wol ?
2684 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2685 return;
2686 }
2687
2688 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2689 struct net_device *dev_peer;
2690
2691 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2692
bc1c7567 2693 /* remove_one() may have been run on the peer. */
683644b7
MC
2694 if (dev_peer) {
2695 struct tg3 *tp_peer = netdev_priv(dev_peer);
2696
63c3a66f 2697 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2698 return;
2699
cd0d7228 2700 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2701 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2702 need_vaux = true;
2703 }
1da177e4
LT
2704 }
2705
cd0d7228
MC
2706 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2707 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2708 need_vaux = true;
2709
520b2756
MC
2710 if (need_vaux)
2711 tg3_pwrsrc_switch_to_vaux(tp);
2712 else
2713 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2714}
2715
e8f3f6ca
MC
2716static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2717{
2718 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2719 return 1;
79eb6904 2720 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2721 if (speed != SPEED_10)
2722 return 1;
2723 } else if (speed == SPEED_10)
2724 return 1;
2725
2726 return 0;
2727}
2728
1da177e4 2729static int tg3_setup_phy(struct tg3 *, int);
1da177e4
LT
2730static int tg3_halt_cpu(struct tg3 *, u32);
2731
0a459aac 2732static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2733{
ce057f01
MC
2734 u32 val;
2735
f07e9af3 2736 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2737 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2738 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2739 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2740
2741 sg_dig_ctrl |=
2742 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2743 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2744 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2745 }
3f7045c1 2746 return;
5129724a 2747 }
3f7045c1 2748
60189ddf 2749 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2750 tg3_bmcr_reset(tp);
2751 val = tr32(GRC_MISC_CFG);
2752 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2753 udelay(40);
2754 return;
f07e9af3 2755 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2756 u32 phytest;
2757 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2758 u32 phy;
2759
2760 tg3_writephy(tp, MII_ADVERTISE, 0);
2761 tg3_writephy(tp, MII_BMCR,
2762 BMCR_ANENABLE | BMCR_ANRESTART);
2763
2764 tg3_writephy(tp, MII_TG3_FET_TEST,
2765 phytest | MII_TG3_FET_SHADOW_EN);
2766 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2767 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2768 tg3_writephy(tp,
2769 MII_TG3_FET_SHDW_AUXMODE4,
2770 phy);
2771 }
2772 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2773 }
2774 return;
0a459aac 2775 } else if (do_low_power) {
715116a1
MC
2776 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2777 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2778
b4bd2929
MC
2779 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2780 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2781 MII_TG3_AUXCTL_PCTL_VREG_11V;
2782 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2783 }
3f7045c1 2784
15c3b696
MC
2785 /* The PHY should not be powered down on some chips because
2786 * of bugs.
2787 */
2788 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2789 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2790 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2791 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2792 return;
ce057f01 2793
bcb37f6c
MC
2794 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2795 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2796 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2797 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2798 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2799 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2800 }
2801
15c3b696
MC
2802 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2803}
2804
ffbcfed4
MC
2805/* tp->lock is held. */
2806static int tg3_nvram_lock(struct tg3 *tp)
2807{
63c3a66f 2808 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2809 int i;
2810
2811 if (tp->nvram_lock_cnt == 0) {
2812 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2813 for (i = 0; i < 8000; i++) {
2814 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2815 break;
2816 udelay(20);
2817 }
2818 if (i == 8000) {
2819 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2820 return -ENODEV;
2821 }
2822 }
2823 tp->nvram_lock_cnt++;
2824 }
2825 return 0;
2826}
2827
2828/* tp->lock is held. */
2829static void tg3_nvram_unlock(struct tg3 *tp)
2830{
63c3a66f 2831 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2832 if (tp->nvram_lock_cnt > 0)
2833 tp->nvram_lock_cnt--;
2834 if (tp->nvram_lock_cnt == 0)
2835 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2836 }
2837}
2838
2839/* tp->lock is held. */
2840static void tg3_enable_nvram_access(struct tg3 *tp)
2841{
63c3a66f 2842 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2843 u32 nvaccess = tr32(NVRAM_ACCESS);
2844
2845 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2846 }
2847}
2848
2849/* tp->lock is held. */
2850static void tg3_disable_nvram_access(struct tg3 *tp)
2851{
63c3a66f 2852 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2853 u32 nvaccess = tr32(NVRAM_ACCESS);
2854
2855 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2856 }
2857}
2858
2859static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2860 u32 offset, u32 *val)
2861{
2862 u32 tmp;
2863 int i;
2864
2865 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2866 return -EINVAL;
2867
2868 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2869 EEPROM_ADDR_DEVID_MASK |
2870 EEPROM_ADDR_READ);
2871 tw32(GRC_EEPROM_ADDR,
2872 tmp |
2873 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2874 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2875 EEPROM_ADDR_ADDR_MASK) |
2876 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2877
2878 for (i = 0; i < 1000; i++) {
2879 tmp = tr32(GRC_EEPROM_ADDR);
2880
2881 if (tmp & EEPROM_ADDR_COMPLETE)
2882 break;
2883 msleep(1);
2884 }
2885 if (!(tmp & EEPROM_ADDR_COMPLETE))
2886 return -EBUSY;
2887
62cedd11
MC
2888 tmp = tr32(GRC_EEPROM_DATA);
2889
2890 /*
2891 * The data will always be opposite the native endian
2892 * format. Perform a blind byteswap to compensate.
2893 */
2894 *val = swab32(tmp);
2895
ffbcfed4
MC
2896 return 0;
2897}
2898
2899#define NVRAM_CMD_TIMEOUT 10000
2900
2901static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2902{
2903 int i;
2904
2905 tw32(NVRAM_CMD, nvram_cmd);
2906 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2907 udelay(10);
2908 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2909 udelay(10);
2910 break;
2911 }
2912 }
2913
2914 if (i == NVRAM_CMD_TIMEOUT)
2915 return -EBUSY;
2916
2917 return 0;
2918}
2919
2920static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2921{
63c3a66f
JP
2922 if (tg3_flag(tp, NVRAM) &&
2923 tg3_flag(tp, NVRAM_BUFFERED) &&
2924 tg3_flag(tp, FLASH) &&
2925 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2926 (tp->nvram_jedecnum == JEDEC_ATMEL))
2927
2928 addr = ((addr / tp->nvram_pagesize) <<
2929 ATMEL_AT45DB0X1B_PAGE_POS) +
2930 (addr % tp->nvram_pagesize);
2931
2932 return addr;
2933}
2934
2935static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2936{
63c3a66f
JP
2937 if (tg3_flag(tp, NVRAM) &&
2938 tg3_flag(tp, NVRAM_BUFFERED) &&
2939 tg3_flag(tp, FLASH) &&
2940 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2941 (tp->nvram_jedecnum == JEDEC_ATMEL))
2942
2943 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2944 tp->nvram_pagesize) +
2945 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2946
2947 return addr;
2948}
2949
e4f34110
MC
2950/* NOTE: Data read in from NVRAM is byteswapped according to
2951 * the byteswapping settings for all other register accesses.
2952 * tg3 devices are BE devices, so on a BE machine, the data
2953 * returned will be exactly as it is seen in NVRAM. On a LE
2954 * machine, the 32-bit value will be byteswapped.
2955 */
ffbcfed4
MC
2956static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2957{
2958 int ret;
2959
63c3a66f 2960 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2961 return tg3_nvram_read_using_eeprom(tp, offset, val);
2962
2963 offset = tg3_nvram_phys_addr(tp, offset);
2964
2965 if (offset > NVRAM_ADDR_MSK)
2966 return -EINVAL;
2967
2968 ret = tg3_nvram_lock(tp);
2969 if (ret)
2970 return ret;
2971
2972 tg3_enable_nvram_access(tp);
2973
2974 tw32(NVRAM_ADDR, offset);
2975 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2976 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2977
2978 if (ret == 0)
e4f34110 2979 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2980
2981 tg3_disable_nvram_access(tp);
2982
2983 tg3_nvram_unlock(tp);
2984
2985 return ret;
2986}
2987
a9dc529d
MC
2988/* Ensures NVRAM data is in bytestream format. */
2989static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2990{
2991 u32 v;
a9dc529d 2992 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2993 if (!res)
a9dc529d 2994 *val = cpu_to_be32(v);
ffbcfed4
MC
2995 return res;
2996}
2997
997b4f13
MC
2998#define RX_CPU_SCRATCH_BASE 0x30000
2999#define RX_CPU_SCRATCH_SIZE 0x04000
3000#define TX_CPU_SCRATCH_BASE 0x34000
3001#define TX_CPU_SCRATCH_SIZE 0x04000
3002
3003/* tp->lock is held. */
3004static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3005{
3006 int i;
3007
3008 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3009
3010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3011 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3012
3013 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3014 return 0;
3015 }
3016 if (offset == RX_CPU_BASE) {
3017 for (i = 0; i < 10000; i++) {
3018 tw32(offset + CPU_STATE, 0xffffffff);
3019 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3020 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3021 break;
3022 }
3023
3024 tw32(offset + CPU_STATE, 0xffffffff);
3025 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3026 udelay(10);
3027 } else {
3028 for (i = 0; i < 10000; i++) {
3029 tw32(offset + CPU_STATE, 0xffffffff);
3030 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3031 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3032 break;
3033 }
3034 }
3035
3036 if (i >= 10000) {
3037 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3038 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3039 return -ENODEV;
3040 }
3041
3042 /* Clear firmware's nvram arbitration. */
3043 if (tg3_flag(tp, NVRAM))
3044 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3045 return 0;
3046}
3047
3048struct fw_info {
3049 unsigned int fw_base;
3050 unsigned int fw_len;
3051 const __be32 *fw_data;
3052};
3053
3054/* tp->lock is held. */
3055static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3056 u32 cpu_scratch_base, int cpu_scratch_size,
3057 struct fw_info *info)
3058{
3059 int err, lock_err, i;
3060 void (*write_op)(struct tg3 *, u32, u32);
3061
3062 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3063 netdev_err(tp->dev,
3064 "%s: Trying to load TX cpu firmware which is 5705\n",
3065 __func__);
3066 return -EINVAL;
3067 }
3068
3069 if (tg3_flag(tp, 5705_PLUS))
3070 write_op = tg3_write_mem;
3071 else
3072 write_op = tg3_write_indirect_reg32;
3073
3074 /* It is possible that bootcode is still loading at this point.
3075 * Get the nvram lock first before halting the cpu.
3076 */
3077 lock_err = tg3_nvram_lock(tp);
3078 err = tg3_halt_cpu(tp, cpu_base);
3079 if (!lock_err)
3080 tg3_nvram_unlock(tp);
3081 if (err)
3082 goto out;
3083
3084 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3085 write_op(tp, cpu_scratch_base + i, 0);
3086 tw32(cpu_base + CPU_STATE, 0xffffffff);
3087 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3088 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3089 write_op(tp, (cpu_scratch_base +
3090 (info->fw_base & 0xffff) +
3091 (i * sizeof(u32))),
3092 be32_to_cpu(info->fw_data[i]));
3093
3094 err = 0;
3095
3096out:
3097 return err;
3098}
3099
3100/* tp->lock is held. */
3101static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3102{
3103 struct fw_info info;
3104 const __be32 *fw_data;
3105 int err, i;
3106
3107 fw_data = (void *)tp->fw->data;
3108
3109 /* Firmware blob starts with version numbers, followed by
3110 start address and length. We are setting complete length.
3111 length = end_address_of_bss - start_address_of_text.
3112 Remainder is the blob to be loaded contiguously
3113 from start address. */
3114
3115 info.fw_base = be32_to_cpu(fw_data[1]);
3116 info.fw_len = tp->fw->size - 12;
3117 info.fw_data = &fw_data[3];
3118
3119 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3120 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3121 &info);
3122 if (err)
3123 return err;
3124
3125 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3126 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3127 &info);
3128 if (err)
3129 return err;
3130
3131 /* Now startup only the RX cpu. */
3132 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3133 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3134
3135 for (i = 0; i < 5; i++) {
3136 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3137 break;
3138 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3139 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3140 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3141 udelay(1000);
3142 }
3143 if (i >= 5) {
3144 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3145 "should be %08x\n", __func__,
3146 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3147 return -ENODEV;
3148 }
3149 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3150 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3151
3152 return 0;
3153}
3154
3155/* tp->lock is held. */
3156static int tg3_load_tso_firmware(struct tg3 *tp)
3157{
3158 struct fw_info info;
3159 const __be32 *fw_data;
3160 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3161 int err, i;
3162
3163 if (tg3_flag(tp, HW_TSO_1) ||
3164 tg3_flag(tp, HW_TSO_2) ||
3165 tg3_flag(tp, HW_TSO_3))
3166 return 0;
3167
3168 fw_data = (void *)tp->fw->data;
3169
3170 /* Firmware blob starts with version numbers, followed by
3171 start address and length. We are setting complete length.
3172 length = end_address_of_bss - start_address_of_text.
3173 Remainder is the blob to be loaded contiguously
3174 from start address. */
3175
3176 info.fw_base = be32_to_cpu(fw_data[1]);
3177 cpu_scratch_size = tp->fw_len;
3178 info.fw_len = tp->fw->size - 12;
3179 info.fw_data = &fw_data[3];
3180
3181 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3182 cpu_base = RX_CPU_BASE;
3183 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3184 } else {
3185 cpu_base = TX_CPU_BASE;
3186 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3187 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3188 }
3189
3190 err = tg3_load_firmware_cpu(tp, cpu_base,
3191 cpu_scratch_base, cpu_scratch_size,
3192 &info);
3193 if (err)
3194 return err;
3195
3196 /* Now startup the cpu. */
3197 tw32(cpu_base + CPU_STATE, 0xffffffff);
3198 tw32_f(cpu_base + CPU_PC, info.fw_base);
3199
3200 for (i = 0; i < 5; i++) {
3201 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3202 break;
3203 tw32(cpu_base + CPU_STATE, 0xffffffff);
3204 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3205 tw32_f(cpu_base + CPU_PC, info.fw_base);
3206 udelay(1000);
3207 }
3208 if (i >= 5) {
3209 netdev_err(tp->dev,
3210 "%s fails to set CPU PC, is %08x should be %08x\n",
3211 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3212 return -ENODEV;
3213 }
3214 tw32(cpu_base + CPU_STATE, 0xffffffff);
3215 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3216 return 0;
3217}
3218
3219
3f007891
MC
3220/* tp->lock is held. */
3221static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3222{
3223 u32 addr_high, addr_low;
3224 int i;
3225
3226 addr_high = ((tp->dev->dev_addr[0] << 8) |
3227 tp->dev->dev_addr[1]);
3228 addr_low = ((tp->dev->dev_addr[2] << 24) |
3229 (tp->dev->dev_addr[3] << 16) |
3230 (tp->dev->dev_addr[4] << 8) |
3231 (tp->dev->dev_addr[5] << 0));
3232 for (i = 0; i < 4; i++) {
3233 if (i == 1 && skip_mac_1)
3234 continue;
3235 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3236 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3237 }
3238
3239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3240 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3241 for (i = 0; i < 12; i++) {
3242 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3243 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3244 }
3245 }
3246
3247 addr_high = (tp->dev->dev_addr[0] +
3248 tp->dev->dev_addr[1] +
3249 tp->dev->dev_addr[2] +
3250 tp->dev->dev_addr[3] +
3251 tp->dev->dev_addr[4] +
3252 tp->dev->dev_addr[5]) &
3253 TX_BACKOFF_SEED_MASK;
3254 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3255}
3256
c866b7ea 3257static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3258{
c866b7ea
RW
3259 /*
3260 * Make sure register accesses (indirect or otherwise) will function
3261 * correctly.
1da177e4
LT
3262 */
3263 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3264 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3265}
1da177e4 3266
c866b7ea
RW
3267static int tg3_power_up(struct tg3 *tp)
3268{
bed9829f 3269 int err;
8c6bda1a 3270
bed9829f 3271 tg3_enable_register_access(tp);
1da177e4 3272
bed9829f
MC
3273 err = pci_set_power_state(tp->pdev, PCI_D0);
3274 if (!err) {
3275 /* Switch out of Vaux if it is a NIC */
3276 tg3_pwrsrc_switch_to_vmain(tp);
3277 } else {
3278 netdev_err(tp->dev, "Transition to D0 failed\n");
3279 }
1da177e4 3280
bed9829f 3281 return err;
c866b7ea 3282}
1da177e4 3283
c866b7ea
RW
3284static int tg3_power_down_prepare(struct tg3 *tp)
3285{
3286 u32 misc_host_ctrl;
3287 bool device_should_wake, do_low_power;
3288
3289 tg3_enable_register_access(tp);
5e7dfd0f
MC
3290
3291 /* Restore the CLKREQ setting. */
63c3a66f 3292 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3293 u16 lnkctl;
3294
3295 pci_read_config_word(tp->pdev,
708ebb3a 3296 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3297 &lnkctl);
3298 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3299 pci_write_config_word(tp->pdev,
708ebb3a 3300 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3301 lnkctl);
3302 }
3303
1da177e4
LT
3304 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3305 tw32(TG3PCI_MISC_HOST_CTRL,
3306 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3307
c866b7ea 3308 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3309 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3310
63c3a66f 3311 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3312 do_low_power = false;
f07e9af3 3313 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3314 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3315 struct phy_device *phydev;
0a459aac 3316 u32 phyid, advertising;
b02fd9e3 3317
3f0e3ad7 3318 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3319
80096068 3320 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
3321
3322 tp->link_config.orig_speed = phydev->speed;
3323 tp->link_config.orig_duplex = phydev->duplex;
3324 tp->link_config.orig_autoneg = phydev->autoneg;
3325 tp->link_config.orig_advertising = phydev->advertising;
3326
3327 advertising = ADVERTISED_TP |
3328 ADVERTISED_Pause |
3329 ADVERTISED_Autoneg |
3330 ADVERTISED_10baseT_Half;
3331
63c3a66f
JP
3332 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3333 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3334 advertising |=
3335 ADVERTISED_100baseT_Half |
3336 ADVERTISED_100baseT_Full |
3337 ADVERTISED_10baseT_Full;
3338 else
3339 advertising |= ADVERTISED_10baseT_Full;
3340 }
3341
3342 phydev->advertising = advertising;
3343
3344 phy_start_aneg(phydev);
0a459aac
MC
3345
3346 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3347 if (phyid != PHY_ID_BCMAC131) {
3348 phyid &= PHY_BCM_OUI_MASK;
3349 if (phyid == PHY_BCM_OUI_1 ||
3350 phyid == PHY_BCM_OUI_2 ||
3351 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3352 do_low_power = true;
3353 }
b02fd9e3 3354 }
dd477003 3355 } else {
2023276e 3356 do_low_power = true;
0a459aac 3357
80096068
MC
3358 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3359 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
3360 tp->link_config.orig_speed = tp->link_config.speed;
3361 tp->link_config.orig_duplex = tp->link_config.duplex;
3362 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3363 }
1da177e4 3364
f07e9af3 3365 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
3366 tp->link_config.speed = SPEED_10;
3367 tp->link_config.duplex = DUPLEX_HALF;
3368 tp->link_config.autoneg = AUTONEG_ENABLE;
3369 tg3_setup_phy(tp, 0);
3370 }
1da177e4
LT
3371 }
3372
b5d3772c
MC
3373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3374 u32 val;
3375
3376 val = tr32(GRC_VCPU_EXT_CTRL);
3377 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3378 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3379 int i;
3380 u32 val;
3381
3382 for (i = 0; i < 200; i++) {
3383 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3384 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3385 break;
3386 msleep(1);
3387 }
3388 }
63c3a66f 3389 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3390 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3391 WOL_DRV_STATE_SHUTDOWN |
3392 WOL_DRV_WOL |
3393 WOL_SET_MAGIC_PKT);
6921d201 3394
05ac4cb7 3395 if (device_should_wake) {
1da177e4
LT
3396 u32 mac_mode;
3397
f07e9af3 3398 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3399 if (do_low_power &&
3400 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3401 tg3_phy_auxctl_write(tp,
3402 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3403 MII_TG3_AUXCTL_PCTL_WOL_EN |
3404 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3405 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3406 udelay(40);
3407 }
1da177e4 3408
f07e9af3 3409 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3410 mac_mode = MAC_MODE_PORT_MODE_GMII;
3411 else
3412 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3413
e8f3f6ca
MC
3414 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3415 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3416 ASIC_REV_5700) {
63c3a66f 3417 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3418 SPEED_100 : SPEED_10;
3419 if (tg3_5700_link_polarity(tp, speed))
3420 mac_mode |= MAC_MODE_LINK_POLARITY;
3421 else
3422 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3423 }
1da177e4
LT
3424 } else {
3425 mac_mode = MAC_MODE_PORT_MODE_TBI;
3426 }
3427
63c3a66f 3428 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3429 tw32(MAC_LED_CTRL, tp->led_ctrl);
3430
05ac4cb7 3431 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3432 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3433 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3434 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3435
63c3a66f 3436 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3437 mac_mode |= MAC_MODE_APE_TX_EN |
3438 MAC_MODE_APE_RX_EN |
3439 MAC_MODE_TDE_ENABLE;
3bda1258 3440
1da177e4
LT
3441 tw32_f(MAC_MODE, mac_mode);
3442 udelay(100);
3443
3444 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3445 udelay(10);
3446 }
3447
63c3a66f 3448 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3449 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3451 u32 base_val;
3452
3453 base_val = tp->pci_clock_ctrl;
3454 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3455 CLOCK_CTRL_TXCLK_DISABLE);
3456
b401e9e2
MC
3457 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3458 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3459 } else if (tg3_flag(tp, 5780_CLASS) ||
3460 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3461 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3462 /* do nothing */
63c3a66f 3463 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3464 u32 newbits1, newbits2;
3465
3466 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3467 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3468 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3469 CLOCK_CTRL_TXCLK_DISABLE |
3470 CLOCK_CTRL_ALTCLK);
3471 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3472 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3473 newbits1 = CLOCK_CTRL_625_CORE;
3474 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3475 } else {
3476 newbits1 = CLOCK_CTRL_ALTCLK;
3477 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3478 }
3479
b401e9e2
MC
3480 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3481 40);
1da177e4 3482
b401e9e2
MC
3483 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3484 40);
1da177e4 3485
63c3a66f 3486 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3487 u32 newbits3;
3488
3489 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3490 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3491 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3492 CLOCK_CTRL_TXCLK_DISABLE |
3493 CLOCK_CTRL_44MHZ_CORE);
3494 } else {
3495 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3496 }
3497
b401e9e2
MC
3498 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3499 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3500 }
3501 }
3502
63c3a66f 3503 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3504 tg3_power_down_phy(tp, do_low_power);
6921d201 3505
cd0d7228 3506 tg3_frob_aux_power(tp, true);
1da177e4
LT
3507
3508 /* Workaround for unstable PLL clock */
3509 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3510 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3511 u32 val = tr32(0x7d00);
3512
3513 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3514 tw32(0x7d00, val);
63c3a66f 3515 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3516 int err;
3517
3518 err = tg3_nvram_lock(tp);
1da177e4 3519 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3520 if (!err)
3521 tg3_nvram_unlock(tp);
6921d201 3522 }
1da177e4
LT
3523 }
3524
bbadf503
MC
3525 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3526
c866b7ea
RW
3527 return 0;
3528}
12dac075 3529
c866b7ea
RW
3530static void tg3_power_down(struct tg3 *tp)
3531{
3532 tg3_power_down_prepare(tp);
1da177e4 3533
63c3a66f 3534 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3535 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3536}
3537
1da177e4
LT
3538static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3539{
3540 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3541 case MII_TG3_AUX_STAT_10HALF:
3542 *speed = SPEED_10;
3543 *duplex = DUPLEX_HALF;
3544 break;
3545
3546 case MII_TG3_AUX_STAT_10FULL:
3547 *speed = SPEED_10;
3548 *duplex = DUPLEX_FULL;
3549 break;
3550
3551 case MII_TG3_AUX_STAT_100HALF:
3552 *speed = SPEED_100;
3553 *duplex = DUPLEX_HALF;
3554 break;
3555
3556 case MII_TG3_AUX_STAT_100FULL:
3557 *speed = SPEED_100;
3558 *duplex = DUPLEX_FULL;
3559 break;
3560
3561 case MII_TG3_AUX_STAT_1000HALF:
3562 *speed = SPEED_1000;
3563 *duplex = DUPLEX_HALF;
3564 break;
3565
3566 case MII_TG3_AUX_STAT_1000FULL:
3567 *speed = SPEED_1000;
3568 *duplex = DUPLEX_FULL;
3569 break;
3570
3571 default:
f07e9af3 3572 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3573 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3574 SPEED_10;
3575 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3576 DUPLEX_HALF;
3577 break;
3578 }
1da177e4
LT
3579 *speed = SPEED_INVALID;
3580 *duplex = DUPLEX_INVALID;
3581 break;
855e1111 3582 }
1da177e4
LT
3583}
3584
42b64a45 3585static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3586{
42b64a45
MC
3587 int err = 0;
3588 u32 val, new_adv;
1da177e4 3589
42b64a45 3590 new_adv = ADVERTISE_CSMA;
202ff1c2 3591 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
42b64a45 3592 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 3593
42b64a45
MC
3594 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3595 if (err)
3596 goto done;
ba4d07a8 3597
42b64a45
MC
3598 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3599 goto done;
1da177e4 3600
37f07023 3601 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3602
42b64a45
MC
3603 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3604 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
221c5637 3605 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3606
221c5637 3607 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
42b64a45
MC
3608 if (err)
3609 goto done;
1da177e4 3610
42b64a45
MC
3611 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3612 goto done;
52b02d04 3613
42b64a45
MC
3614 tw32(TG3_CPMU_EEE_MODE,
3615 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3616
42b64a45
MC
3617 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3618 if (!err) {
3619 u32 err2;
52b02d04 3620
b715ce94
MC
3621 val = 0;
3622 /* Advertise 100-BaseTX EEE ability */
3623 if (advertise & ADVERTISED_100baseT_Full)
3624 val |= MDIO_AN_EEE_ADV_100TX;
3625 /* Advertise 1000-BaseT EEE ability */
3626 if (advertise & ADVERTISED_1000baseT_Full)
3627 val |= MDIO_AN_EEE_ADV_1000T;
3628 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3629 if (err)
3630 val = 0;
3631
21a00ab2
MC
3632 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3633 case ASIC_REV_5717:
3634 case ASIC_REV_57765:
21a00ab2 3635 case ASIC_REV_5719:
b715ce94
MC
3636 /* If we advertised any eee advertisements above... */
3637 if (val)
3638 val = MII_TG3_DSP_TAP26_ALNOKO |
3639 MII_TG3_DSP_TAP26_RMRXSTO |
3640 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3641 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3642 /* Fall through */
3643 case ASIC_REV_5720:
3644 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3645 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3646 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3647 }
52b02d04 3648
42b64a45
MC
3649 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3650 if (!err)
3651 err = err2;
3652 }
3653
3654done:
3655 return err;
3656}
3657
3658static void tg3_phy_copper_begin(struct tg3 *tp)
3659{
3660 u32 new_adv;
3661 int i;
3662
3663 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3664 new_adv = ADVERTISED_10baseT_Half |
3665 ADVERTISED_10baseT_Full;
3666 if (tg3_flag(tp, WOL_SPEED_100MB))
3667 new_adv |= ADVERTISED_100baseT_Half |
3668 ADVERTISED_100baseT_Full;
3669
3670 tg3_phy_autoneg_cfg(tp, new_adv,
3671 FLOW_CTRL_TX | FLOW_CTRL_RX);
3672 } else if (tp->link_config.speed == SPEED_INVALID) {
3673 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3674 tp->link_config.advertising &=
3675 ~(ADVERTISED_1000baseT_Half |
3676 ADVERTISED_1000baseT_Full);
3677
3678 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3679 tp->link_config.flowctrl);
3680 } else {
3681 /* Asking for a specific link mode. */
3682 if (tp->link_config.speed == SPEED_1000) {
3683 if (tp->link_config.duplex == DUPLEX_FULL)
3684 new_adv = ADVERTISED_1000baseT_Full;
3685 else
3686 new_adv = ADVERTISED_1000baseT_Half;
3687 } else if (tp->link_config.speed == SPEED_100) {
3688 if (tp->link_config.duplex == DUPLEX_FULL)
3689 new_adv = ADVERTISED_100baseT_Full;
3690 else
3691 new_adv = ADVERTISED_100baseT_Half;
3692 } else {
3693 if (tp->link_config.duplex == DUPLEX_FULL)
3694 new_adv = ADVERTISED_10baseT_Full;
3695 else
3696 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3697 }
52b02d04 3698
42b64a45
MC
3699 tg3_phy_autoneg_cfg(tp, new_adv,
3700 tp->link_config.flowctrl);
52b02d04
MC
3701 }
3702
1da177e4
LT
3703 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3704 tp->link_config.speed != SPEED_INVALID) {
3705 u32 bmcr, orig_bmcr;
3706
3707 tp->link_config.active_speed = tp->link_config.speed;
3708 tp->link_config.active_duplex = tp->link_config.duplex;
3709
3710 bmcr = 0;
3711 switch (tp->link_config.speed) {
3712 default:
3713 case SPEED_10:
3714 break;
3715
3716 case SPEED_100:
3717 bmcr |= BMCR_SPEED100;
3718 break;
3719
3720 case SPEED_1000:
221c5637 3721 bmcr |= BMCR_SPEED1000;
1da177e4 3722 break;
855e1111 3723 }
1da177e4
LT
3724
3725 if (tp->link_config.duplex == DUPLEX_FULL)
3726 bmcr |= BMCR_FULLDPLX;
3727
3728 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3729 (bmcr != orig_bmcr)) {
3730 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3731 for (i = 0; i < 1500; i++) {
3732 u32 tmp;
3733
3734 udelay(10);
3735 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3736 tg3_readphy(tp, MII_BMSR, &tmp))
3737 continue;
3738 if (!(tmp & BMSR_LSTATUS)) {
3739 udelay(40);
3740 break;
3741 }
3742 }
3743 tg3_writephy(tp, MII_BMCR, bmcr);
3744 udelay(40);
3745 }
3746 } else {
3747 tg3_writephy(tp, MII_BMCR,
3748 BMCR_ANENABLE | BMCR_ANRESTART);
3749 }
3750}
3751
3752static int tg3_init_5401phy_dsp(struct tg3 *tp)
3753{
3754 int err;
3755
3756 /* Turn off tap power management. */
3757 /* Set Extended packet length bit */
b4bd2929 3758 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3759
6ee7c0a0
MC
3760 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3761 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3762 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3763 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3764 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3765
3766 udelay(40);
3767
3768 return err;
3769}
3770
3600d918 3771static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3772{
3600d918
MC
3773 u32 adv_reg, all_mask = 0;
3774
202ff1c2 3775 all_mask = ethtool_adv_to_mii_adv_t(mask) & ADVERTISE_ALL;
1da177e4
LT
3776
3777 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3778 return 0;
3779
b99d2a57 3780 if ((adv_reg & ADVERTISE_ALL) != all_mask)
1da177e4 3781 return 0;
b99d2a57 3782
f07e9af3 3783 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3784 u32 tg3_ctrl;
3785
37f07023 3786 all_mask = ethtool_adv_to_mii_ctrl1000_t(mask);
3600d918 3787
221c5637 3788 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
1da177e4
LT
3789 return 0;
3790
b99d2a57
MC
3791 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
3792 if (tg3_ctrl != all_mask)
1da177e4
LT
3793 return 0;
3794 }
93a700a9 3795
1da177e4
LT
3796 return 1;
3797}
3798
ef167e27
MC
3799static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3800{
3801 u32 curadv, reqadv;
3802
3803 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3804 return 1;
3805
3806 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3807 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3808
3809 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3810 if (curadv != reqadv)
3811 return 0;
3812
63c3a66f 3813 if (tg3_flag(tp, PAUSE_AUTONEG))
ef167e27
MC
3814 tg3_readphy(tp, MII_LPA, rmtadv);
3815 } else {
3816 /* Reprogram the advertisement register, even if it
3817 * does not affect the current link. If the link
3818 * gets renegotiated in the future, we can save an
3819 * additional renegotiation cycle by advertising
3820 * it correctly in the first place.
3821 */
3822 if (curadv != reqadv) {
3823 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3824 ADVERTISE_PAUSE_ASYM);
3825 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3826 }
3827 }
3828
3829 return 1;
3830}
3831
1da177e4
LT
3832static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3833{
3834 int current_link_up;
f833c4c1 3835 u32 bmsr, val;
ef167e27 3836 u32 lcl_adv, rmt_adv;
1da177e4
LT
3837 u16 current_speed;
3838 u8 current_duplex;
3839 int i, err;
3840
3841 tw32(MAC_EVENT, 0);
3842
3843 tw32_f(MAC_STATUS,
3844 (MAC_STATUS_SYNC_CHANGED |
3845 MAC_STATUS_CFG_CHANGED |
3846 MAC_STATUS_MI_COMPLETION |
3847 MAC_STATUS_LNKSTATE_CHANGED));
3848 udelay(40);
3849
8ef21428
MC
3850 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3851 tw32_f(MAC_MI_MODE,
3852 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3853 udelay(80);
3854 }
1da177e4 3855
b4bd2929 3856 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3857
3858 /* Some third-party PHYs need to be reset on link going
3859 * down.
3860 */
3861 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3862 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3863 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3864 netif_carrier_ok(tp->dev)) {
3865 tg3_readphy(tp, MII_BMSR, &bmsr);
3866 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3867 !(bmsr & BMSR_LSTATUS))
3868 force_reset = 1;
3869 }
3870 if (force_reset)
3871 tg3_phy_reset(tp);
3872
79eb6904 3873 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3874 tg3_readphy(tp, MII_BMSR, &bmsr);
3875 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3876 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3877 bmsr = 0;
3878
3879 if (!(bmsr & BMSR_LSTATUS)) {
3880 err = tg3_init_5401phy_dsp(tp);
3881 if (err)
3882 return err;
3883
3884 tg3_readphy(tp, MII_BMSR, &bmsr);
3885 for (i = 0; i < 1000; i++) {
3886 udelay(10);
3887 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3888 (bmsr & BMSR_LSTATUS)) {
3889 udelay(40);
3890 break;
3891 }
3892 }
3893
79eb6904
MC
3894 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3895 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3896 !(bmsr & BMSR_LSTATUS) &&
3897 tp->link_config.active_speed == SPEED_1000) {
3898 err = tg3_phy_reset(tp);
3899 if (!err)
3900 err = tg3_init_5401phy_dsp(tp);
3901 if (err)
3902 return err;
3903 }
3904 }
3905 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3906 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3907 /* 5701 {A0,B0} CRC bug workaround */
3908 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3909 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3910 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3911 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3912 }
3913
3914 /* Clear pending interrupts... */
f833c4c1
MC
3915 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3916 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3917
f07e9af3 3918 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3919 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3920 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3921 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3922
3923 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3924 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3925 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3926 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3927 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3928 else
3929 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3930 }
3931
3932 current_link_up = 0;
3933 current_speed = SPEED_INVALID;
3934 current_duplex = DUPLEX_INVALID;
e348c5e7 3935 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
1da177e4 3936
f07e9af3 3937 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3938 err = tg3_phy_auxctl_read(tp,
3939 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3940 &val);
3941 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3942 tg3_phy_auxctl_write(tp,
3943 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3944 val | (1 << 10));
1da177e4
LT
3945 goto relink;
3946 }
3947 }
3948
3949 bmsr = 0;
3950 for (i = 0; i < 100; i++) {
3951 tg3_readphy(tp, MII_BMSR, &bmsr);
3952 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3953 (bmsr & BMSR_LSTATUS))
3954 break;
3955 udelay(40);
3956 }
3957
3958 if (bmsr & BMSR_LSTATUS) {
3959 u32 aux_stat, bmcr;
3960
3961 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3962 for (i = 0; i < 2000; i++) {
3963 udelay(10);
3964 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3965 aux_stat)
3966 break;
3967 }
3968
3969 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3970 &current_speed,
3971 &current_duplex);
3972
3973 bmcr = 0;
3974 for (i = 0; i < 200; i++) {
3975 tg3_readphy(tp, MII_BMCR, &bmcr);
3976 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3977 continue;
3978 if (bmcr && bmcr != 0x7fff)
3979 break;
3980 udelay(10);
3981 }
3982
ef167e27
MC
3983 lcl_adv = 0;
3984 rmt_adv = 0;
1da177e4 3985
ef167e27
MC
3986 tp->link_config.active_speed = current_speed;
3987 tp->link_config.active_duplex = current_duplex;
3988
3989 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3990 if ((bmcr & BMCR_ANENABLE) &&
3991 tg3_copper_is_advertising_all(tp,
3992 tp->link_config.advertising)) {
3993 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3994 &rmt_adv))
3995 current_link_up = 1;
1da177e4
LT
3996 }
3997 } else {
3998 if (!(bmcr & BMCR_ANENABLE) &&
3999 tp->link_config.speed == current_speed &&
ef167e27
MC
4000 tp->link_config.duplex == current_duplex &&
4001 tp->link_config.flowctrl ==
4002 tp->link_config.active_flowctrl) {
1da177e4 4003 current_link_up = 1;
1da177e4
LT
4004 }
4005 }
4006
ef167e27 4007 if (current_link_up == 1 &&
e348c5e7
MC
4008 tp->link_config.active_duplex == DUPLEX_FULL) {
4009 u32 reg, bit;
4010
4011 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4012 reg = MII_TG3_FET_GEN_STAT;
4013 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4014 } else {
4015 reg = MII_TG3_EXT_STAT;
4016 bit = MII_TG3_EXT_STAT_MDIX;
4017 }
4018
4019 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4020 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4021
ef167e27 4022 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4023 }
1da177e4
LT
4024 }
4025
1da177e4 4026relink:
80096068 4027 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4028 tg3_phy_copper_begin(tp);
4029
f833c4c1 4030 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4031 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4032 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4033 current_link_up = 1;
4034 }
4035
4036 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4037 if (current_link_up == 1) {
4038 if (tp->link_config.active_speed == SPEED_100 ||
4039 tp->link_config.active_speed == SPEED_10)
4040 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4041 else
4042 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4043 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4044 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4045 else
1da177e4
LT
4046 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4047
4048 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4049 if (tp->link_config.active_duplex == DUPLEX_HALF)
4050 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4051
1da177e4 4052 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4053 if (current_link_up == 1 &&
4054 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4055 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4056 else
4057 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4058 }
4059
4060 /* ??? Without this setting Netgear GA302T PHY does not
4061 * ??? send/receive packets...
4062 */
79eb6904 4063 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4064 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4065 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4066 tw32_f(MAC_MI_MODE, tp->mi_mode);
4067 udelay(80);
4068 }
4069
4070 tw32_f(MAC_MODE, tp->mac_mode);
4071 udelay(40);
4072
52b02d04
MC
4073 tg3_phy_eee_adjust(tp, current_link_up);
4074
63c3a66f 4075 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4076 /* Polled via timer. */
4077 tw32_f(MAC_EVENT, 0);
4078 } else {
4079 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4080 }
4081 udelay(40);
4082
4083 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4084 current_link_up == 1 &&
4085 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4086 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4087 udelay(120);
4088 tw32_f(MAC_STATUS,
4089 (MAC_STATUS_SYNC_CHANGED |
4090 MAC_STATUS_CFG_CHANGED));
4091 udelay(40);
4092 tg3_write_mem(tp,
4093 NIC_SRAM_FIRMWARE_MBOX,
4094 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4095 }
4096
5e7dfd0f 4097 /* Prevent send BD corruption. */
63c3a66f 4098 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4099 u16 oldlnkctl, newlnkctl;
4100
4101 pci_read_config_word(tp->pdev,
708ebb3a 4102 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4103 &oldlnkctl);
4104 if (tp->link_config.active_speed == SPEED_100 ||
4105 tp->link_config.active_speed == SPEED_10)
4106 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4107 else
4108 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4109 if (newlnkctl != oldlnkctl)
4110 pci_write_config_word(tp->pdev,
93a700a9
MC
4111 pci_pcie_cap(tp->pdev) +
4112 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4113 }
4114
1da177e4
LT
4115 if (current_link_up != netif_carrier_ok(tp->dev)) {
4116 if (current_link_up)
4117 netif_carrier_on(tp->dev);
4118 else
4119 netif_carrier_off(tp->dev);
4120 tg3_link_report(tp);
4121 }
4122
4123 return 0;
4124}
4125
4126struct tg3_fiber_aneginfo {
4127 int state;
4128#define ANEG_STATE_UNKNOWN 0
4129#define ANEG_STATE_AN_ENABLE 1
4130#define ANEG_STATE_RESTART_INIT 2
4131#define ANEG_STATE_RESTART 3
4132#define ANEG_STATE_DISABLE_LINK_OK 4
4133#define ANEG_STATE_ABILITY_DETECT_INIT 5
4134#define ANEG_STATE_ABILITY_DETECT 6
4135#define ANEG_STATE_ACK_DETECT_INIT 7
4136#define ANEG_STATE_ACK_DETECT 8
4137#define ANEG_STATE_COMPLETE_ACK_INIT 9
4138#define ANEG_STATE_COMPLETE_ACK 10
4139#define ANEG_STATE_IDLE_DETECT_INIT 11
4140#define ANEG_STATE_IDLE_DETECT 12
4141#define ANEG_STATE_LINK_OK 13
4142#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4143#define ANEG_STATE_NEXT_PAGE_WAIT 15
4144
4145 u32 flags;
4146#define MR_AN_ENABLE 0x00000001
4147#define MR_RESTART_AN 0x00000002
4148#define MR_AN_COMPLETE 0x00000004
4149#define MR_PAGE_RX 0x00000008
4150#define MR_NP_LOADED 0x00000010
4151#define MR_TOGGLE_TX 0x00000020
4152#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4153#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4154#define MR_LP_ADV_SYM_PAUSE 0x00000100
4155#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4156#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4157#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4158#define MR_LP_ADV_NEXT_PAGE 0x00001000
4159#define MR_TOGGLE_RX 0x00002000
4160#define MR_NP_RX 0x00004000
4161
4162#define MR_LINK_OK 0x80000000
4163
4164 unsigned long link_time, cur_time;
4165
4166 u32 ability_match_cfg;
4167 int ability_match_count;
4168
4169 char ability_match, idle_match, ack_match;
4170
4171 u32 txconfig, rxconfig;
4172#define ANEG_CFG_NP 0x00000080
4173#define ANEG_CFG_ACK 0x00000040
4174#define ANEG_CFG_RF2 0x00000020
4175#define ANEG_CFG_RF1 0x00000010
4176#define ANEG_CFG_PS2 0x00000001
4177#define ANEG_CFG_PS1 0x00008000
4178#define ANEG_CFG_HD 0x00004000
4179#define ANEG_CFG_FD 0x00002000
4180#define ANEG_CFG_INVAL 0x00001f06
4181
4182};
4183#define ANEG_OK 0
4184#define ANEG_DONE 1
4185#define ANEG_TIMER_ENAB 2
4186#define ANEG_FAILED -1
4187
4188#define ANEG_STATE_SETTLE_TIME 10000
4189
4190static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4191 struct tg3_fiber_aneginfo *ap)
4192{
5be73b47 4193 u16 flowctrl;
1da177e4
LT
4194 unsigned long delta;
4195 u32 rx_cfg_reg;
4196 int ret;
4197
4198 if (ap->state == ANEG_STATE_UNKNOWN) {
4199 ap->rxconfig = 0;
4200 ap->link_time = 0;
4201 ap->cur_time = 0;
4202 ap->ability_match_cfg = 0;
4203 ap->ability_match_count = 0;
4204 ap->ability_match = 0;
4205 ap->idle_match = 0;
4206 ap->ack_match = 0;
4207 }
4208 ap->cur_time++;
4209
4210 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4211 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4212
4213 if (rx_cfg_reg != ap->ability_match_cfg) {
4214 ap->ability_match_cfg = rx_cfg_reg;
4215 ap->ability_match = 0;
4216 ap->ability_match_count = 0;
4217 } else {
4218 if (++ap->ability_match_count > 1) {
4219 ap->ability_match = 1;
4220 ap->ability_match_cfg = rx_cfg_reg;
4221 }
4222 }
4223 if (rx_cfg_reg & ANEG_CFG_ACK)
4224 ap->ack_match = 1;
4225 else
4226 ap->ack_match = 0;
4227
4228 ap->idle_match = 0;
4229 } else {
4230 ap->idle_match = 1;
4231 ap->ability_match_cfg = 0;
4232 ap->ability_match_count = 0;
4233 ap->ability_match = 0;
4234 ap->ack_match = 0;
4235
4236 rx_cfg_reg = 0;
4237 }
4238
4239 ap->rxconfig = rx_cfg_reg;
4240 ret = ANEG_OK;
4241
33f401ae 4242 switch (ap->state) {
1da177e4
LT
4243 case ANEG_STATE_UNKNOWN:
4244 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4245 ap->state = ANEG_STATE_AN_ENABLE;
4246
4247 /* fallthru */
4248 case ANEG_STATE_AN_ENABLE:
4249 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4250 if (ap->flags & MR_AN_ENABLE) {
4251 ap->link_time = 0;
4252 ap->cur_time = 0;
4253 ap->ability_match_cfg = 0;
4254 ap->ability_match_count = 0;
4255 ap->ability_match = 0;
4256 ap->idle_match = 0;
4257 ap->ack_match = 0;
4258
4259 ap->state = ANEG_STATE_RESTART_INIT;
4260 } else {
4261 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4262 }
4263 break;
4264
4265 case ANEG_STATE_RESTART_INIT:
4266 ap->link_time = ap->cur_time;
4267 ap->flags &= ~(MR_NP_LOADED);
4268 ap->txconfig = 0;
4269 tw32(MAC_TX_AUTO_NEG, 0);
4270 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4271 tw32_f(MAC_MODE, tp->mac_mode);
4272 udelay(40);
4273
4274 ret = ANEG_TIMER_ENAB;
4275 ap->state = ANEG_STATE_RESTART;
4276
4277 /* fallthru */
4278 case ANEG_STATE_RESTART:
4279 delta = ap->cur_time - ap->link_time;
859a5887 4280 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4281 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4282 else
1da177e4 4283 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4284 break;
4285
4286 case ANEG_STATE_DISABLE_LINK_OK:
4287 ret = ANEG_DONE;
4288 break;
4289
4290 case ANEG_STATE_ABILITY_DETECT_INIT:
4291 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4292 ap->txconfig = ANEG_CFG_FD;
4293 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4294 if (flowctrl & ADVERTISE_1000XPAUSE)
4295 ap->txconfig |= ANEG_CFG_PS1;
4296 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4297 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4298 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4299 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4300 tw32_f(MAC_MODE, tp->mac_mode);
4301 udelay(40);
4302
4303 ap->state = ANEG_STATE_ABILITY_DETECT;
4304 break;
4305
4306 case ANEG_STATE_ABILITY_DETECT:
859a5887 4307 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4308 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4309 break;
4310
4311 case ANEG_STATE_ACK_DETECT_INIT:
4312 ap->txconfig |= ANEG_CFG_ACK;
4313 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4314 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4315 tw32_f(MAC_MODE, tp->mac_mode);
4316 udelay(40);
4317
4318 ap->state = ANEG_STATE_ACK_DETECT;
4319
4320 /* fallthru */
4321 case ANEG_STATE_ACK_DETECT:
4322 if (ap->ack_match != 0) {
4323 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4324 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4325 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4326 } else {
4327 ap->state = ANEG_STATE_AN_ENABLE;
4328 }
4329 } else if (ap->ability_match != 0 &&
4330 ap->rxconfig == 0) {
4331 ap->state = ANEG_STATE_AN_ENABLE;
4332 }
4333 break;
4334
4335 case ANEG_STATE_COMPLETE_ACK_INIT:
4336 if (ap->rxconfig & ANEG_CFG_INVAL) {
4337 ret = ANEG_FAILED;
4338 break;
4339 }
4340 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4341 MR_LP_ADV_HALF_DUPLEX |
4342 MR_LP_ADV_SYM_PAUSE |
4343 MR_LP_ADV_ASYM_PAUSE |
4344 MR_LP_ADV_REMOTE_FAULT1 |
4345 MR_LP_ADV_REMOTE_FAULT2 |
4346 MR_LP_ADV_NEXT_PAGE |
4347 MR_TOGGLE_RX |
4348 MR_NP_RX);
4349 if (ap->rxconfig & ANEG_CFG_FD)
4350 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4351 if (ap->rxconfig & ANEG_CFG_HD)
4352 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4353 if (ap->rxconfig & ANEG_CFG_PS1)
4354 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4355 if (ap->rxconfig & ANEG_CFG_PS2)
4356 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4357 if (ap->rxconfig & ANEG_CFG_RF1)
4358 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4359 if (ap->rxconfig & ANEG_CFG_RF2)
4360 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4361 if (ap->rxconfig & ANEG_CFG_NP)
4362 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4363
4364 ap->link_time = ap->cur_time;
4365
4366 ap->flags ^= (MR_TOGGLE_TX);
4367 if (ap->rxconfig & 0x0008)
4368 ap->flags |= MR_TOGGLE_RX;
4369 if (ap->rxconfig & ANEG_CFG_NP)
4370 ap->flags |= MR_NP_RX;
4371 ap->flags |= MR_PAGE_RX;
4372
4373 ap->state = ANEG_STATE_COMPLETE_ACK;
4374 ret = ANEG_TIMER_ENAB;
4375 break;
4376
4377 case ANEG_STATE_COMPLETE_ACK:
4378 if (ap->ability_match != 0 &&
4379 ap->rxconfig == 0) {
4380 ap->state = ANEG_STATE_AN_ENABLE;
4381 break;
4382 }
4383 delta = ap->cur_time - ap->link_time;
4384 if (delta > ANEG_STATE_SETTLE_TIME) {
4385 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4386 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4387 } else {
4388 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4389 !(ap->flags & MR_NP_RX)) {
4390 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4391 } else {
4392 ret = ANEG_FAILED;
4393 }
4394 }
4395 }
4396 break;
4397
4398 case ANEG_STATE_IDLE_DETECT_INIT:
4399 ap->link_time = ap->cur_time;
4400 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4401 tw32_f(MAC_MODE, tp->mac_mode);
4402 udelay(40);
4403
4404 ap->state = ANEG_STATE_IDLE_DETECT;
4405 ret = ANEG_TIMER_ENAB;
4406 break;
4407
4408 case ANEG_STATE_IDLE_DETECT:
4409 if (ap->ability_match != 0 &&
4410 ap->rxconfig == 0) {
4411 ap->state = ANEG_STATE_AN_ENABLE;
4412 break;
4413 }
4414 delta = ap->cur_time - ap->link_time;
4415 if (delta > ANEG_STATE_SETTLE_TIME) {
4416 /* XXX another gem from the Broadcom driver :( */
4417 ap->state = ANEG_STATE_LINK_OK;
4418 }
4419 break;
4420
4421 case ANEG_STATE_LINK_OK:
4422 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4423 ret = ANEG_DONE;
4424 break;
4425
4426 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4427 /* ??? unimplemented */
4428 break;
4429
4430 case ANEG_STATE_NEXT_PAGE_WAIT:
4431 /* ??? unimplemented */
4432 break;
4433
4434 default:
4435 ret = ANEG_FAILED;
4436 break;
855e1111 4437 }
1da177e4
LT
4438
4439 return ret;
4440}
4441
5be73b47 4442static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4443{
4444 int res = 0;
4445 struct tg3_fiber_aneginfo aninfo;
4446 int status = ANEG_FAILED;
4447 unsigned int tick;
4448 u32 tmp;
4449
4450 tw32_f(MAC_TX_AUTO_NEG, 0);
4451
4452 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4453 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4454 udelay(40);
4455
4456 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4457 udelay(40);
4458
4459 memset(&aninfo, 0, sizeof(aninfo));
4460 aninfo.flags |= MR_AN_ENABLE;
4461 aninfo.state = ANEG_STATE_UNKNOWN;
4462 aninfo.cur_time = 0;
4463 tick = 0;
4464 while (++tick < 195000) {
4465 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4466 if (status == ANEG_DONE || status == ANEG_FAILED)
4467 break;
4468
4469 udelay(1);
4470 }
4471
4472 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4473 tw32_f(MAC_MODE, tp->mac_mode);
4474 udelay(40);
4475
5be73b47
MC
4476 *txflags = aninfo.txconfig;
4477 *rxflags = aninfo.flags;
1da177e4
LT
4478
4479 if (status == ANEG_DONE &&
4480 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4481 MR_LP_ADV_FULL_DUPLEX)))
4482 res = 1;
4483
4484 return res;
4485}
4486
4487static void tg3_init_bcm8002(struct tg3 *tp)
4488{
4489 u32 mac_status = tr32(MAC_STATUS);
4490 int i;
4491
4492 /* Reset when initting first time or we have a link. */
63c3a66f 4493 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4494 !(mac_status & MAC_STATUS_PCS_SYNCED))
4495 return;
4496
4497 /* Set PLL lock range. */
4498 tg3_writephy(tp, 0x16, 0x8007);
4499
4500 /* SW reset */
4501 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4502
4503 /* Wait for reset to complete. */
4504 /* XXX schedule_timeout() ... */
4505 for (i = 0; i < 500; i++)
4506 udelay(10);
4507
4508 /* Config mode; select PMA/Ch 1 regs. */
4509 tg3_writephy(tp, 0x10, 0x8411);
4510
4511 /* Enable auto-lock and comdet, select txclk for tx. */
4512 tg3_writephy(tp, 0x11, 0x0a10);
4513
4514 tg3_writephy(tp, 0x18, 0x00a0);
4515 tg3_writephy(tp, 0x16, 0x41ff);
4516
4517 /* Assert and deassert POR. */
4518 tg3_writephy(tp, 0x13, 0x0400);
4519 udelay(40);
4520 tg3_writephy(tp, 0x13, 0x0000);
4521
4522 tg3_writephy(tp, 0x11, 0x0a50);
4523 udelay(40);
4524 tg3_writephy(tp, 0x11, 0x0a10);
4525
4526 /* Wait for signal to stabilize */
4527 /* XXX schedule_timeout() ... */
4528 for (i = 0; i < 15000; i++)
4529 udelay(10);
4530
4531 /* Deselect the channel register so we can read the PHYID
4532 * later.
4533 */
4534 tg3_writephy(tp, 0x10, 0x8011);
4535}
4536
4537static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4538{
82cd3d11 4539 u16 flowctrl;
1da177e4
LT
4540 u32 sg_dig_ctrl, sg_dig_status;
4541 u32 serdes_cfg, expected_sg_dig_ctrl;
4542 int workaround, port_a;
4543 int current_link_up;
4544
4545 serdes_cfg = 0;
4546 expected_sg_dig_ctrl = 0;
4547 workaround = 0;
4548 port_a = 1;
4549 current_link_up = 0;
4550
4551 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4552 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4553 workaround = 1;
4554 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4555 port_a = 0;
4556
4557 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4558 /* preserve bits 20-23 for voltage regulator */
4559 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4560 }
4561
4562 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4563
4564 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4565 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4566 if (workaround) {
4567 u32 val = serdes_cfg;
4568
4569 if (port_a)
4570 val |= 0xc010000;
4571 else
4572 val |= 0x4010000;
4573 tw32_f(MAC_SERDES_CFG, val);
4574 }
c98f6e3b
MC
4575
4576 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4577 }
4578 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4579 tg3_setup_flow_control(tp, 0, 0);
4580 current_link_up = 1;
4581 }
4582 goto out;
4583 }
4584
4585 /* Want auto-negotiation. */
c98f6e3b 4586 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4587
82cd3d11
MC
4588 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4589 if (flowctrl & ADVERTISE_1000XPAUSE)
4590 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4591 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4592 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4593
4594 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4595 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4596 tp->serdes_counter &&
4597 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4598 MAC_STATUS_RCVD_CFG)) ==
4599 MAC_STATUS_PCS_SYNCED)) {
4600 tp->serdes_counter--;
4601 current_link_up = 1;
4602 goto out;
4603 }
4604restart_autoneg:
1da177e4
LT
4605 if (workaround)
4606 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4607 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4608 udelay(5);
4609 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4610
3d3ebe74 4611 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4612 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4613 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4614 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4615 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4616 mac_status = tr32(MAC_STATUS);
4617
c98f6e3b 4618 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4619 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4620 u32 local_adv = 0, remote_adv = 0;
4621
4622 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4623 local_adv |= ADVERTISE_1000XPAUSE;
4624 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4625 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4626
c98f6e3b 4627 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4628 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4629 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4630 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4631
4632 tg3_setup_flow_control(tp, local_adv, remote_adv);
4633 current_link_up = 1;
3d3ebe74 4634 tp->serdes_counter = 0;
f07e9af3 4635 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4636 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4637 if (tp->serdes_counter)
4638 tp->serdes_counter--;
1da177e4
LT
4639 else {
4640 if (workaround) {
4641 u32 val = serdes_cfg;
4642
4643 if (port_a)
4644 val |= 0xc010000;
4645 else
4646 val |= 0x4010000;
4647
4648 tw32_f(MAC_SERDES_CFG, val);
4649 }
4650
c98f6e3b 4651 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4652 udelay(40);
4653
4654 /* Link parallel detection - link is up */
4655 /* only if we have PCS_SYNC and not */
4656 /* receiving config code words */
4657 mac_status = tr32(MAC_STATUS);
4658 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4659 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4660 tg3_setup_flow_control(tp, 0, 0);
4661 current_link_up = 1;
f07e9af3
MC
4662 tp->phy_flags |=
4663 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4664 tp->serdes_counter =
4665 SERDES_PARALLEL_DET_TIMEOUT;
4666 } else
4667 goto restart_autoneg;
1da177e4
LT
4668 }
4669 }
3d3ebe74
MC
4670 } else {
4671 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4672 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4673 }
4674
4675out:
4676 return current_link_up;
4677}
4678
4679static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4680{
4681 int current_link_up = 0;
4682
5cf64b8a 4683 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4684 goto out;
1da177e4
LT
4685
4686 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4687 u32 txflags, rxflags;
1da177e4 4688 int i;
6aa20a22 4689
5be73b47
MC
4690 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4691 u32 local_adv = 0, remote_adv = 0;
1da177e4 4692
5be73b47
MC
4693 if (txflags & ANEG_CFG_PS1)
4694 local_adv |= ADVERTISE_1000XPAUSE;
4695 if (txflags & ANEG_CFG_PS2)
4696 local_adv |= ADVERTISE_1000XPSE_ASYM;
4697
4698 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4699 remote_adv |= LPA_1000XPAUSE;
4700 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4701 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4702
4703 tg3_setup_flow_control(tp, local_adv, remote_adv);
4704
1da177e4
LT
4705 current_link_up = 1;
4706 }
4707 for (i = 0; i < 30; i++) {
4708 udelay(20);
4709 tw32_f(MAC_STATUS,
4710 (MAC_STATUS_SYNC_CHANGED |
4711 MAC_STATUS_CFG_CHANGED));
4712 udelay(40);
4713 if ((tr32(MAC_STATUS) &
4714 (MAC_STATUS_SYNC_CHANGED |
4715 MAC_STATUS_CFG_CHANGED)) == 0)
4716 break;
4717 }
4718
4719 mac_status = tr32(MAC_STATUS);
4720 if (current_link_up == 0 &&
4721 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4722 !(mac_status & MAC_STATUS_RCVD_CFG))
4723 current_link_up = 1;
4724 } else {
5be73b47
MC
4725 tg3_setup_flow_control(tp, 0, 0);
4726
1da177e4
LT
4727 /* Forcing 1000FD link up. */
4728 current_link_up = 1;
1da177e4
LT
4729
4730 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4731 udelay(40);
e8f3f6ca
MC
4732
4733 tw32_f(MAC_MODE, tp->mac_mode);
4734 udelay(40);
1da177e4
LT
4735 }
4736
4737out:
4738 return current_link_up;
4739}
4740
4741static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4742{
4743 u32 orig_pause_cfg;
4744 u16 orig_active_speed;
4745 u8 orig_active_duplex;
4746 u32 mac_status;
4747 int current_link_up;
4748 int i;
4749
8d018621 4750 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4751 orig_active_speed = tp->link_config.active_speed;
4752 orig_active_duplex = tp->link_config.active_duplex;
4753
63c3a66f 4754 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4755 netif_carrier_ok(tp->dev) &&
63c3a66f 4756 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4757 mac_status = tr32(MAC_STATUS);
4758 mac_status &= (MAC_STATUS_PCS_SYNCED |
4759 MAC_STATUS_SIGNAL_DET |
4760 MAC_STATUS_CFG_CHANGED |
4761 MAC_STATUS_RCVD_CFG);
4762 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4763 MAC_STATUS_SIGNAL_DET)) {
4764 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4765 MAC_STATUS_CFG_CHANGED));
4766 return 0;
4767 }
4768 }
4769
4770 tw32_f(MAC_TX_AUTO_NEG, 0);
4771
4772 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4773 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4774 tw32_f(MAC_MODE, tp->mac_mode);
4775 udelay(40);
4776
79eb6904 4777 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4778 tg3_init_bcm8002(tp);
4779
4780 /* Enable link change event even when serdes polling. */
4781 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4782 udelay(40);
4783
4784 current_link_up = 0;
4785 mac_status = tr32(MAC_STATUS);
4786
63c3a66f 4787 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4788 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4789 else
4790 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4791
898a56f8 4792 tp->napi[0].hw_status->status =
1da177e4 4793 (SD_STATUS_UPDATED |
898a56f8 4794 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4795
4796 for (i = 0; i < 100; i++) {
4797 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4798 MAC_STATUS_CFG_CHANGED));
4799 udelay(5);
4800 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4801 MAC_STATUS_CFG_CHANGED |
4802 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4803 break;
4804 }
4805
4806 mac_status = tr32(MAC_STATUS);
4807 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4808 current_link_up = 0;
3d3ebe74
MC
4809 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4810 tp->serdes_counter == 0) {
1da177e4
LT
4811 tw32_f(MAC_MODE, (tp->mac_mode |
4812 MAC_MODE_SEND_CONFIGS));
4813 udelay(1);
4814 tw32_f(MAC_MODE, tp->mac_mode);
4815 }
4816 }
4817
4818 if (current_link_up == 1) {
4819 tp->link_config.active_speed = SPEED_1000;
4820 tp->link_config.active_duplex = DUPLEX_FULL;
4821 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4822 LED_CTRL_LNKLED_OVERRIDE |
4823 LED_CTRL_1000MBPS_ON));
4824 } else {
4825 tp->link_config.active_speed = SPEED_INVALID;
4826 tp->link_config.active_duplex = DUPLEX_INVALID;
4827 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4828 LED_CTRL_LNKLED_OVERRIDE |
4829 LED_CTRL_TRAFFIC_OVERRIDE));
4830 }
4831
4832 if (current_link_up != netif_carrier_ok(tp->dev)) {
4833 if (current_link_up)
4834 netif_carrier_on(tp->dev);
4835 else
4836 netif_carrier_off(tp->dev);
4837 tg3_link_report(tp);
4838 } else {
8d018621 4839 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4840 if (orig_pause_cfg != now_pause_cfg ||
4841 orig_active_speed != tp->link_config.active_speed ||
4842 orig_active_duplex != tp->link_config.active_duplex)
4843 tg3_link_report(tp);
4844 }
4845
4846 return 0;
4847}
4848
747e8f8b
MC
4849static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4850{
4851 int current_link_up, err = 0;
4852 u32 bmsr, bmcr;
4853 u16 current_speed;
4854 u8 current_duplex;
ef167e27 4855 u32 local_adv, remote_adv;
747e8f8b
MC
4856
4857 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4858 tw32_f(MAC_MODE, tp->mac_mode);
4859 udelay(40);
4860
4861 tw32(MAC_EVENT, 0);
4862
4863 tw32_f(MAC_STATUS,
4864 (MAC_STATUS_SYNC_CHANGED |
4865 MAC_STATUS_CFG_CHANGED |
4866 MAC_STATUS_MI_COMPLETION |
4867 MAC_STATUS_LNKSTATE_CHANGED));
4868 udelay(40);
4869
4870 if (force_reset)
4871 tg3_phy_reset(tp);
4872
4873 current_link_up = 0;
4874 current_speed = SPEED_INVALID;
4875 current_duplex = DUPLEX_INVALID;
4876
4877 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4878 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4880 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4881 bmsr |= BMSR_LSTATUS;
4882 else
4883 bmsr &= ~BMSR_LSTATUS;
4884 }
747e8f8b
MC
4885
4886 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4887
4888 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4889 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4890 /* do nothing, just check for link up at the end */
4891 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 4892 u32 adv, newadv;
747e8f8b
MC
4893
4894 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
4895 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4896 ADVERTISE_1000XPAUSE |
4897 ADVERTISE_1000XPSE_ASYM |
4898 ADVERTISE_SLCT);
747e8f8b 4899
28011cf1 4900 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 4901 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 4902
28011cf1
MC
4903 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
4904 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
4905 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4906 tg3_writephy(tp, MII_BMCR, bmcr);
4907
4908 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4909 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4910 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4911
4912 return err;
4913 }
4914 } else {
4915 u32 new_bmcr;
4916
4917 bmcr &= ~BMCR_SPEED1000;
4918 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4919
4920 if (tp->link_config.duplex == DUPLEX_FULL)
4921 new_bmcr |= BMCR_FULLDPLX;
4922
4923 if (new_bmcr != bmcr) {
4924 /* BMCR_SPEED1000 is a reserved bit that needs
4925 * to be set on write.
4926 */
4927 new_bmcr |= BMCR_SPEED1000;
4928
4929 /* Force a linkdown */
4930 if (netif_carrier_ok(tp->dev)) {
4931 u32 adv;
4932
4933 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4934 adv &= ~(ADVERTISE_1000XFULL |
4935 ADVERTISE_1000XHALF |
4936 ADVERTISE_SLCT);
4937 tg3_writephy(tp, MII_ADVERTISE, adv);
4938 tg3_writephy(tp, MII_BMCR, bmcr |
4939 BMCR_ANRESTART |
4940 BMCR_ANENABLE);
4941 udelay(10);
4942 netif_carrier_off(tp->dev);
4943 }
4944 tg3_writephy(tp, MII_BMCR, new_bmcr);
4945 bmcr = new_bmcr;
4946 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4947 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4948 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4949 ASIC_REV_5714) {
4950 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4951 bmsr |= BMSR_LSTATUS;
4952 else
4953 bmsr &= ~BMSR_LSTATUS;
4954 }
f07e9af3 4955 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4956 }
4957 }
4958
4959 if (bmsr & BMSR_LSTATUS) {
4960 current_speed = SPEED_1000;
4961 current_link_up = 1;
4962 if (bmcr & BMCR_FULLDPLX)
4963 current_duplex = DUPLEX_FULL;
4964 else
4965 current_duplex = DUPLEX_HALF;
4966
ef167e27
MC
4967 local_adv = 0;
4968 remote_adv = 0;
4969
747e8f8b 4970 if (bmcr & BMCR_ANENABLE) {
ef167e27 4971 u32 common;
747e8f8b
MC
4972
4973 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4974 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4975 common = local_adv & remote_adv;
4976 if (common & (ADVERTISE_1000XHALF |
4977 ADVERTISE_1000XFULL)) {
4978 if (common & ADVERTISE_1000XFULL)
4979 current_duplex = DUPLEX_FULL;
4980 else
4981 current_duplex = DUPLEX_HALF;
63c3a66f 4982 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4983 /* Link is up via parallel detect */
859a5887 4984 } else {
747e8f8b 4985 current_link_up = 0;
859a5887 4986 }
747e8f8b
MC
4987 }
4988 }
4989
ef167e27
MC
4990 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4991 tg3_setup_flow_control(tp, local_adv, remote_adv);
4992
747e8f8b
MC
4993 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4994 if (tp->link_config.active_duplex == DUPLEX_HALF)
4995 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4996
4997 tw32_f(MAC_MODE, tp->mac_mode);
4998 udelay(40);
4999
5000 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5001
5002 tp->link_config.active_speed = current_speed;
5003 tp->link_config.active_duplex = current_duplex;
5004
5005 if (current_link_up != netif_carrier_ok(tp->dev)) {
5006 if (current_link_up)
5007 netif_carrier_on(tp->dev);
5008 else {
5009 netif_carrier_off(tp->dev);
f07e9af3 5010 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5011 }
5012 tg3_link_report(tp);
5013 }
5014 return err;
5015}
5016
5017static void tg3_serdes_parallel_detect(struct tg3 *tp)
5018{
3d3ebe74 5019 if (tp->serdes_counter) {
747e8f8b 5020 /* Give autoneg time to complete. */
3d3ebe74 5021 tp->serdes_counter--;
747e8f8b
MC
5022 return;
5023 }
c6cdf436 5024
747e8f8b
MC
5025 if (!netif_carrier_ok(tp->dev) &&
5026 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5027 u32 bmcr;
5028
5029 tg3_readphy(tp, MII_BMCR, &bmcr);
5030 if (bmcr & BMCR_ANENABLE) {
5031 u32 phy1, phy2;
5032
5033 /* Select shadow register 0x1f */
f08aa1a8
MC
5034 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5035 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5036
5037 /* Select expansion interrupt status register */
f08aa1a8
MC
5038 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5039 MII_TG3_DSP_EXP1_INT_STAT);
5040 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5041 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5042
5043 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5044 /* We have signal detect and not receiving
5045 * config code words, link is up by parallel
5046 * detection.
5047 */
5048
5049 bmcr &= ~BMCR_ANENABLE;
5050 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5051 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5052 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5053 }
5054 }
859a5887
MC
5055 } else if (netif_carrier_ok(tp->dev) &&
5056 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5057 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5058 u32 phy2;
5059
5060 /* Select expansion interrupt status register */
f08aa1a8
MC
5061 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5062 MII_TG3_DSP_EXP1_INT_STAT);
5063 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5064 if (phy2 & 0x20) {
5065 u32 bmcr;
5066
5067 /* Config code words received, turn on autoneg. */
5068 tg3_readphy(tp, MII_BMCR, &bmcr);
5069 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5070
f07e9af3 5071 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5072
5073 }
5074 }
5075}
5076
1da177e4
LT
5077static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5078{
f2096f94 5079 u32 val;
1da177e4
LT
5080 int err;
5081
f07e9af3 5082 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5083 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5084 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5085 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5086 else
1da177e4 5087 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5088
bcb37f6c 5089 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5090 u32 scale;
aa6c91fe
MC
5091
5092 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5093 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5094 scale = 65;
5095 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5096 scale = 6;
5097 else
5098 scale = 12;
5099
5100 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5101 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5102 tw32(GRC_MISC_CFG, val);
5103 }
5104
f2096f94
MC
5105 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5106 (6 << TX_LENGTHS_IPG_SHIFT);
5107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5108 val |= tr32(MAC_TX_LENGTHS) &
5109 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5110 TX_LENGTHS_CNT_DWN_VAL_MSK);
5111
1da177e4
LT
5112 if (tp->link_config.active_speed == SPEED_1000 &&
5113 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5114 tw32(MAC_TX_LENGTHS, val |
5115 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5116 else
f2096f94
MC
5117 tw32(MAC_TX_LENGTHS, val |
5118 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5119
63c3a66f 5120 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5121 if (netif_carrier_ok(tp->dev)) {
5122 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5123 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5124 } else {
5125 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5126 }
5127 }
5128
63c3a66f 5129 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5130 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5131 if (!netif_carrier_ok(tp->dev))
5132 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5133 tp->pwrmgmt_thresh;
5134 else
5135 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5136 tw32(PCIE_PWR_MGMT_THRESH, val);
5137 }
5138
1da177e4
LT
5139 return err;
5140}
5141
66cfd1bd
MC
5142static inline int tg3_irq_sync(struct tg3 *tp)
5143{
5144 return tp->irq_sync;
5145}
5146
97bd8e49
MC
5147static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5148{
5149 int i;
5150
5151 dst = (u32 *)((u8 *)dst + off);
5152 for (i = 0; i < len; i += sizeof(u32))
5153 *dst++ = tr32(off + i);
5154}
5155
5156static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5157{
5158 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5159 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5160 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5161 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5162 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5163 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5164 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5165 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5166 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5167 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5168 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5169 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5170 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5171 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5172 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5173 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5174 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5175 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5176 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5177
63c3a66f 5178 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5179 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5180
5181 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5182 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5183 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5184 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5185 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5186 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5187 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5188 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5189
63c3a66f 5190 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5191 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5192 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5193 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5194 }
5195
5196 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5197 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5198 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5199 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5200 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5201
63c3a66f 5202 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5203 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5204}
5205
5206static void tg3_dump_state(struct tg3 *tp)
5207{
5208 int i;
5209 u32 *regs;
5210
5211 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5212 if (!regs) {
5213 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5214 return;
5215 }
5216
63c3a66f 5217 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5218 /* Read up to but not including private PCI registers */
5219 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5220 regs[i / sizeof(u32)] = tr32(i);
5221 } else
5222 tg3_dump_legacy_regs(tp, regs);
5223
5224 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5225 if (!regs[i + 0] && !regs[i + 1] &&
5226 !regs[i + 2] && !regs[i + 3])
5227 continue;
5228
5229 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5230 i * 4,
5231 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5232 }
5233
5234 kfree(regs);
5235
5236 for (i = 0; i < tp->irq_cnt; i++) {
5237 struct tg3_napi *tnapi = &tp->napi[i];
5238
5239 /* SW status block */
5240 netdev_err(tp->dev,
5241 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5242 i,
5243 tnapi->hw_status->status,
5244 tnapi->hw_status->status_tag,
5245 tnapi->hw_status->rx_jumbo_consumer,
5246 tnapi->hw_status->rx_consumer,
5247 tnapi->hw_status->rx_mini_consumer,
5248 tnapi->hw_status->idx[0].rx_producer,
5249 tnapi->hw_status->idx[0].tx_consumer);
5250
5251 netdev_err(tp->dev,
5252 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5253 i,
5254 tnapi->last_tag, tnapi->last_irq_tag,
5255 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5256 tnapi->rx_rcb_ptr,
5257 tnapi->prodring.rx_std_prod_idx,
5258 tnapi->prodring.rx_std_cons_idx,
5259 tnapi->prodring.rx_jmb_prod_idx,
5260 tnapi->prodring.rx_jmb_cons_idx);
5261 }
5262}
5263
df3e6548
MC
5264/* This is called whenever we suspect that the system chipset is re-
5265 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5266 * is bogus tx completions. We try to recover by setting the
5267 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5268 * in the workqueue.
5269 */
5270static void tg3_tx_recover(struct tg3 *tp)
5271{
63c3a66f 5272 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5273 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5274
5129c3a3
MC
5275 netdev_warn(tp->dev,
5276 "The system may be re-ordering memory-mapped I/O "
5277 "cycles to the network device, attempting to recover. "
5278 "Please report the problem to the driver maintainer "
5279 "and include system chipset information.\n");
df3e6548
MC
5280
5281 spin_lock(&tp->lock);
63c3a66f 5282 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5283 spin_unlock(&tp->lock);
5284}
5285
f3f3f27e 5286static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5287{
f65aac16
MC
5288 /* Tell compiler to fetch tx indices from memory. */
5289 barrier();
f3f3f27e
MC
5290 return tnapi->tx_pending -
5291 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5292}
5293
1da177e4
LT
5294/* Tigon3 never reports partial packet sends. So we do not
5295 * need special logic to handle SKBs that have not had all
5296 * of their frags sent yet, like SunGEM does.
5297 */
17375d25 5298static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5299{
17375d25 5300 struct tg3 *tp = tnapi->tp;
898a56f8 5301 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5302 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5303 struct netdev_queue *txq;
5304 int index = tnapi - tp->napi;
5305
63c3a66f 5306 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5307 index--;
5308
5309 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5310
5311 while (sw_idx != hw_idx) {
df8944cf 5312 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5313 struct sk_buff *skb = ri->skb;
df3e6548
MC
5314 int i, tx_bug = 0;
5315
5316 if (unlikely(skb == NULL)) {
5317 tg3_tx_recover(tp);
5318 return;
5319 }
1da177e4 5320
f4188d8a 5321 pci_unmap_single(tp->pdev,
4e5e4f0d 5322 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5323 skb_headlen(skb),
5324 PCI_DMA_TODEVICE);
1da177e4
LT
5325
5326 ri->skb = NULL;
5327
e01ee14d
MC
5328 while (ri->fragmented) {
5329 ri->fragmented = false;
5330 sw_idx = NEXT_TX(sw_idx);
5331 ri = &tnapi->tx_buffers[sw_idx];
5332 }
5333
1da177e4
LT
5334 sw_idx = NEXT_TX(sw_idx);
5335
5336 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5337 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5338 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5339 tx_bug = 1;
f4188d8a
AD
5340
5341 pci_unmap_page(tp->pdev,
4e5e4f0d 5342 dma_unmap_addr(ri, mapping),
9e903e08 5343 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5344 PCI_DMA_TODEVICE);
e01ee14d
MC
5345
5346 while (ri->fragmented) {
5347 ri->fragmented = false;
5348 sw_idx = NEXT_TX(sw_idx);
5349 ri = &tnapi->tx_buffers[sw_idx];
5350 }
5351
1da177e4
LT
5352 sw_idx = NEXT_TX(sw_idx);
5353 }
5354
f47c11ee 5355 dev_kfree_skb(skb);
df3e6548
MC
5356
5357 if (unlikely(tx_bug)) {
5358 tg3_tx_recover(tp);
5359 return;
5360 }
1da177e4
LT
5361 }
5362
f3f3f27e 5363 tnapi->tx_cons = sw_idx;
1da177e4 5364
1b2a7205
MC
5365 /* Need to make the tx_cons update visible to tg3_start_xmit()
5366 * before checking for netif_queue_stopped(). Without the
5367 * memory barrier, there is a small possibility that tg3_start_xmit()
5368 * will miss it and cause the queue to be stopped forever.
5369 */
5370 smp_mb();
5371
fe5f5787 5372 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5373 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5374 __netif_tx_lock(txq, smp_processor_id());
5375 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5376 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5377 netif_tx_wake_queue(txq);
5378 __netif_tx_unlock(txq);
51b91468 5379 }
1da177e4
LT
5380}
5381
9205fd9c 5382static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5383{
9205fd9c 5384 if (!ri->data)
2b2cdb65
MC
5385 return;
5386
4e5e4f0d 5387 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5388 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5389 kfree(ri->data);
5390 ri->data = NULL;
2b2cdb65
MC
5391}
5392
1da177e4
LT
5393/* Returns size of skb allocated or < 0 on error.
5394 *
5395 * We only need to fill in the address because the other members
5396 * of the RX descriptor are invariant, see tg3_init_rings.
5397 *
5398 * Note the purposeful assymetry of cpu vs. chip accesses. For
5399 * posting buffers we only dirty the first cache line of the RX
5400 * descriptor (containing the address). Whereas for the RX status
5401 * buffers the cpu only reads the last cacheline of the RX descriptor
5402 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5403 */
9205fd9c 5404static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5405 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5406{
5407 struct tg3_rx_buffer_desc *desc;
f94e290e 5408 struct ring_info *map;
9205fd9c 5409 u8 *data;
1da177e4 5410 dma_addr_t mapping;
9205fd9c 5411 int skb_size, data_size, dest_idx;
1da177e4 5412
1da177e4
LT
5413 switch (opaque_key) {
5414 case RXD_OPAQUE_RING_STD:
2c49a44d 5415 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5416 desc = &tpr->rx_std[dest_idx];
5417 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5418 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5419 break;
5420
5421 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5422 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5423 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5424 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5425 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5426 break;
5427
5428 default:
5429 return -EINVAL;
855e1111 5430 }
1da177e4
LT
5431
5432 /* Do not overwrite any of the map or rp information
5433 * until we are sure we can commit to a new buffer.
5434 *
5435 * Callers depend upon this behavior and assume that
5436 * we leave everything unchanged if we fail.
5437 */
9205fd9c
ED
5438 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5439 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5440 data = kmalloc(skb_size, GFP_ATOMIC);
5441 if (!data)
1da177e4
LT
5442 return -ENOMEM;
5443
9205fd9c
ED
5444 mapping = pci_map_single(tp->pdev,
5445 data + TG3_RX_OFFSET(tp),
5446 data_size,
1da177e4 5447 PCI_DMA_FROMDEVICE);
a21771dd 5448 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5449 kfree(data);
a21771dd
MC
5450 return -EIO;
5451 }
1da177e4 5452
9205fd9c 5453 map->data = data;
4e5e4f0d 5454 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5455
1da177e4
LT
5456 desc->addr_hi = ((u64)mapping >> 32);
5457 desc->addr_lo = ((u64)mapping & 0xffffffff);
5458
9205fd9c 5459 return data_size;
1da177e4
LT
5460}
5461
5462/* We only need to move over in the address because the other
5463 * members of the RX descriptor are invariant. See notes above
9205fd9c 5464 * tg3_alloc_rx_data for full details.
1da177e4 5465 */
a3896167
MC
5466static void tg3_recycle_rx(struct tg3_napi *tnapi,
5467 struct tg3_rx_prodring_set *dpr,
5468 u32 opaque_key, int src_idx,
5469 u32 dest_idx_unmasked)
1da177e4 5470{
17375d25 5471 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5472 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5473 struct ring_info *src_map, *dest_map;
8fea32b9 5474 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5475 int dest_idx;
1da177e4
LT
5476
5477 switch (opaque_key) {
5478 case RXD_OPAQUE_RING_STD:
2c49a44d 5479 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5480 dest_desc = &dpr->rx_std[dest_idx];
5481 dest_map = &dpr->rx_std_buffers[dest_idx];
5482 src_desc = &spr->rx_std[src_idx];
5483 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5484 break;
5485
5486 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5487 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5488 dest_desc = &dpr->rx_jmb[dest_idx].std;
5489 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5490 src_desc = &spr->rx_jmb[src_idx].std;
5491 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5492 break;
5493
5494 default:
5495 return;
855e1111 5496 }
1da177e4 5497
9205fd9c 5498 dest_map->data = src_map->data;
4e5e4f0d
FT
5499 dma_unmap_addr_set(dest_map, mapping,
5500 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5501 dest_desc->addr_hi = src_desc->addr_hi;
5502 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5503
5504 /* Ensure that the update to the skb happens after the physical
5505 * addresses have been transferred to the new BD location.
5506 */
5507 smp_wmb();
5508
9205fd9c 5509 src_map->data = NULL;
1da177e4
LT
5510}
5511
1da177e4
LT
5512/* The RX ring scheme is composed of multiple rings which post fresh
5513 * buffers to the chip, and one special ring the chip uses to report
5514 * status back to the host.
5515 *
5516 * The special ring reports the status of received packets to the
5517 * host. The chip does not write into the original descriptor the
5518 * RX buffer was obtained from. The chip simply takes the original
5519 * descriptor as provided by the host, updates the status and length
5520 * field, then writes this into the next status ring entry.
5521 *
5522 * Each ring the host uses to post buffers to the chip is described
5523 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5524 * it is first placed into the on-chip ram. When the packet's length
5525 * is known, it walks down the TG3_BDINFO entries to select the ring.
5526 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5527 * which is within the range of the new packet's length is chosen.
5528 *
5529 * The "separate ring for rx status" scheme may sound queer, but it makes
5530 * sense from a cache coherency perspective. If only the host writes
5531 * to the buffer post rings, and only the chip writes to the rx status
5532 * rings, then cache lines never move beyond shared-modified state.
5533 * If both the host and chip were to write into the same ring, cache line
5534 * eviction could occur since both entities want it in an exclusive state.
5535 */
17375d25 5536static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5537{
17375d25 5538 struct tg3 *tp = tnapi->tp;
f92905de 5539 u32 work_mask, rx_std_posted = 0;
4361935a 5540 u32 std_prod_idx, jmb_prod_idx;
72334482 5541 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5542 u16 hw_idx;
1da177e4 5543 int received;
8fea32b9 5544 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5545
8d9d7cfc 5546 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5547 /*
5548 * We need to order the read of hw_idx and the read of
5549 * the opaque cookie.
5550 */
5551 rmb();
1da177e4
LT
5552 work_mask = 0;
5553 received = 0;
4361935a
MC
5554 std_prod_idx = tpr->rx_std_prod_idx;
5555 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5556 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5557 struct ring_info *ri;
72334482 5558 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5559 unsigned int len;
5560 struct sk_buff *skb;
5561 dma_addr_t dma_addr;
5562 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5563 u8 *data;
1da177e4
LT
5564
5565 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5566 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5567 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5568 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5569 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5570 data = ri->data;
4361935a 5571 post_ptr = &std_prod_idx;
f92905de 5572 rx_std_posted++;
1da177e4 5573 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5574 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5575 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5576 data = ri->data;
4361935a 5577 post_ptr = &jmb_prod_idx;
21f581a5 5578 } else
1da177e4 5579 goto next_pkt_nopost;
1da177e4
LT
5580
5581 work_mask |= opaque_key;
5582
5583 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5584 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5585 drop_it:
a3896167 5586 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5587 desc_idx, *post_ptr);
5588 drop_it_no_recycle:
5589 /* Other statistics kept track of by card. */
b0057c51 5590 tp->rx_dropped++;
1da177e4
LT
5591 goto next_pkt;
5592 }
5593
9205fd9c 5594 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5595 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5596 ETH_FCS_LEN;
1da177e4 5597
d2757fc4 5598 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5599 int skb_size;
5600
9205fd9c 5601 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5602 *post_ptr);
1da177e4
LT
5603 if (skb_size < 0)
5604 goto drop_it;
5605
287be12e 5606 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5607 PCI_DMA_FROMDEVICE);
5608
9205fd9c
ED
5609 skb = build_skb(data);
5610 if (!skb) {
5611 kfree(data);
5612 goto drop_it_no_recycle;
5613 }
5614 skb_reserve(skb, TG3_RX_OFFSET(tp));
5615 /* Ensure that the update to the data happens
61e800cf
MC
5616 * after the usage of the old DMA mapping.
5617 */
5618 smp_wmb();
5619
9205fd9c 5620 ri->data = NULL;
61e800cf 5621
1da177e4 5622 } else {
a3896167 5623 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5624 desc_idx, *post_ptr);
5625
9205fd9c
ED
5626 skb = netdev_alloc_skb(tp->dev,
5627 len + TG3_RAW_IP_ALIGN);
5628 if (skb == NULL)
1da177e4
LT
5629 goto drop_it_no_recycle;
5630
9205fd9c 5631 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5632 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5633 memcpy(skb->data,
5634 data + TG3_RX_OFFSET(tp),
5635 len);
1da177e4 5636 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5637 }
5638
9205fd9c 5639 skb_put(skb, len);
dc668910 5640 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5641 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5642 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5643 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5644 skb->ip_summed = CHECKSUM_UNNECESSARY;
5645 else
bc8acf2c 5646 skb_checksum_none_assert(skb);
1da177e4
LT
5647
5648 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5649
5650 if (len > (tp->dev->mtu + ETH_HLEN) &&
5651 skb->protocol != htons(ETH_P_8021Q)) {
5652 dev_kfree_skb(skb);
b0057c51 5653 goto drop_it_no_recycle;
f7b493e0
MC
5654 }
5655
9dc7a113 5656 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5657 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5658 __vlan_hwaccel_put_tag(skb,
5659 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5660
bf933c80 5661 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5662
1da177e4
LT
5663 received++;
5664 budget--;
5665
5666next_pkt:
5667 (*post_ptr)++;
f92905de
MC
5668
5669 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5670 tpr->rx_std_prod_idx = std_prod_idx &
5671 tp->rx_std_ring_mask;
86cfe4ff
MC
5672 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5673 tpr->rx_std_prod_idx);
f92905de
MC
5674 work_mask &= ~RXD_OPAQUE_RING_STD;
5675 rx_std_posted = 0;
5676 }
1da177e4 5677next_pkt_nopost:
483ba50b 5678 sw_idx++;
7cb32cf2 5679 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5680
5681 /* Refresh hw_idx to see if there is new work */
5682 if (sw_idx == hw_idx) {
8d9d7cfc 5683 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5684 rmb();
5685 }
1da177e4
LT
5686 }
5687
5688 /* ACK the status ring. */
72334482
MC
5689 tnapi->rx_rcb_ptr = sw_idx;
5690 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5691
5692 /* Refill RX ring(s). */
63c3a66f 5693 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5694 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5695 tpr->rx_std_prod_idx = std_prod_idx &
5696 tp->rx_std_ring_mask;
b196c7e4
MC
5697 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5698 tpr->rx_std_prod_idx);
5699 }
5700 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5701 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5702 tp->rx_jmb_ring_mask;
b196c7e4
MC
5703 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5704 tpr->rx_jmb_prod_idx);
5705 }
5706 mmiowb();
5707 } else if (work_mask) {
5708 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5709 * updated before the producer indices can be updated.
5710 */
5711 smp_wmb();
5712
2c49a44d
MC
5713 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5714 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5715
e4af1af9
MC
5716 if (tnapi != &tp->napi[1])
5717 napi_schedule(&tp->napi[1].napi);
1da177e4 5718 }
1da177e4
LT
5719
5720 return received;
5721}
5722
35f2d7d0 5723static void tg3_poll_link(struct tg3 *tp)
1da177e4 5724{
1da177e4 5725 /* handle link change and other phy events */
63c3a66f 5726 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5727 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5728
1da177e4
LT
5729 if (sblk->status & SD_STATUS_LINK_CHG) {
5730 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5731 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5732 spin_lock(&tp->lock);
63c3a66f 5733 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5734 tw32_f(MAC_STATUS,
5735 (MAC_STATUS_SYNC_CHANGED |
5736 MAC_STATUS_CFG_CHANGED |
5737 MAC_STATUS_MI_COMPLETION |
5738 MAC_STATUS_LNKSTATE_CHANGED));
5739 udelay(40);
5740 } else
5741 tg3_setup_phy(tp, 0);
f47c11ee 5742 spin_unlock(&tp->lock);
1da177e4
LT
5743 }
5744 }
35f2d7d0
MC
5745}
5746
f89f38b8
MC
5747static int tg3_rx_prodring_xfer(struct tg3 *tp,
5748 struct tg3_rx_prodring_set *dpr,
5749 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5750{
5751 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5752 int i, err = 0;
b196c7e4
MC
5753
5754 while (1) {
5755 src_prod_idx = spr->rx_std_prod_idx;
5756
5757 /* Make sure updates to the rx_std_buffers[] entries and the
5758 * standard producer index are seen in the correct order.
5759 */
5760 smp_rmb();
5761
5762 if (spr->rx_std_cons_idx == src_prod_idx)
5763 break;
5764
5765 if (spr->rx_std_cons_idx < src_prod_idx)
5766 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5767 else
2c49a44d
MC
5768 cpycnt = tp->rx_std_ring_mask + 1 -
5769 spr->rx_std_cons_idx;
b196c7e4 5770
2c49a44d
MC
5771 cpycnt = min(cpycnt,
5772 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5773
5774 si = spr->rx_std_cons_idx;
5775 di = dpr->rx_std_prod_idx;
5776
e92967bf 5777 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5778 if (dpr->rx_std_buffers[i].data) {
e92967bf 5779 cpycnt = i - di;
f89f38b8 5780 err = -ENOSPC;
e92967bf
MC
5781 break;
5782 }
5783 }
5784
5785 if (!cpycnt)
5786 break;
5787
5788 /* Ensure that updates to the rx_std_buffers ring and the
5789 * shadowed hardware producer ring from tg3_recycle_skb() are
5790 * ordered correctly WRT the skb check above.
5791 */
5792 smp_rmb();
5793
b196c7e4
MC
5794 memcpy(&dpr->rx_std_buffers[di],
5795 &spr->rx_std_buffers[si],
5796 cpycnt * sizeof(struct ring_info));
5797
5798 for (i = 0; i < cpycnt; i++, di++, si++) {
5799 struct tg3_rx_buffer_desc *sbd, *dbd;
5800 sbd = &spr->rx_std[si];
5801 dbd = &dpr->rx_std[di];
5802 dbd->addr_hi = sbd->addr_hi;
5803 dbd->addr_lo = sbd->addr_lo;
5804 }
5805
2c49a44d
MC
5806 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5807 tp->rx_std_ring_mask;
5808 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5809 tp->rx_std_ring_mask;
b196c7e4
MC
5810 }
5811
5812 while (1) {
5813 src_prod_idx = spr->rx_jmb_prod_idx;
5814
5815 /* Make sure updates to the rx_jmb_buffers[] entries and
5816 * the jumbo producer index are seen in the correct order.
5817 */
5818 smp_rmb();
5819
5820 if (spr->rx_jmb_cons_idx == src_prod_idx)
5821 break;
5822
5823 if (spr->rx_jmb_cons_idx < src_prod_idx)
5824 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5825 else
2c49a44d
MC
5826 cpycnt = tp->rx_jmb_ring_mask + 1 -
5827 spr->rx_jmb_cons_idx;
b196c7e4
MC
5828
5829 cpycnt = min(cpycnt,
2c49a44d 5830 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5831
5832 si = spr->rx_jmb_cons_idx;
5833 di = dpr->rx_jmb_prod_idx;
5834
e92967bf 5835 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5836 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 5837 cpycnt = i - di;
f89f38b8 5838 err = -ENOSPC;
e92967bf
MC
5839 break;
5840 }
5841 }
5842
5843 if (!cpycnt)
5844 break;
5845
5846 /* Ensure that updates to the rx_jmb_buffers ring and the
5847 * shadowed hardware producer ring from tg3_recycle_skb() are
5848 * ordered correctly WRT the skb check above.
5849 */
5850 smp_rmb();
5851
b196c7e4
MC
5852 memcpy(&dpr->rx_jmb_buffers[di],
5853 &spr->rx_jmb_buffers[si],
5854 cpycnt * sizeof(struct ring_info));
5855
5856 for (i = 0; i < cpycnt; i++, di++, si++) {
5857 struct tg3_rx_buffer_desc *sbd, *dbd;
5858 sbd = &spr->rx_jmb[si].std;
5859 dbd = &dpr->rx_jmb[di].std;
5860 dbd->addr_hi = sbd->addr_hi;
5861 dbd->addr_lo = sbd->addr_lo;
5862 }
5863
2c49a44d
MC
5864 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5865 tp->rx_jmb_ring_mask;
5866 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5867 tp->rx_jmb_ring_mask;
b196c7e4 5868 }
f89f38b8
MC
5869
5870 return err;
b196c7e4
MC
5871}
5872
35f2d7d0
MC
5873static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5874{
5875 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5876
5877 /* run TX completion thread */
f3f3f27e 5878 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5879 tg3_tx(tnapi);
63c3a66f 5880 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5881 return work_done;
1da177e4
LT
5882 }
5883
1da177e4
LT
5884 /* run RX thread, within the bounds set by NAPI.
5885 * All RX "locking" is done by ensuring outside
bea3348e 5886 * code synchronizes with tg3->napi.poll()
1da177e4 5887 */
8d9d7cfc 5888 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5889 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5890
63c3a66f 5891 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5892 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5893 int i, err = 0;
e4af1af9
MC
5894 u32 std_prod_idx = dpr->rx_std_prod_idx;
5895 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5896
e4af1af9 5897 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5898 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5899 &tp->napi[i].prodring);
b196c7e4
MC
5900
5901 wmb();
5902
e4af1af9
MC
5903 if (std_prod_idx != dpr->rx_std_prod_idx)
5904 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5905 dpr->rx_std_prod_idx);
b196c7e4 5906
e4af1af9
MC
5907 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5908 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5909 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5910
5911 mmiowb();
f89f38b8
MC
5912
5913 if (err)
5914 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5915 }
5916
6f535763
DM
5917 return work_done;
5918}
5919
db219973
MC
5920static inline void tg3_reset_task_schedule(struct tg3 *tp)
5921{
5922 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
5923 schedule_work(&tp->reset_task);
5924}
5925
5926static inline void tg3_reset_task_cancel(struct tg3 *tp)
5927{
5928 cancel_work_sync(&tp->reset_task);
5929 tg3_flag_clear(tp, RESET_TASK_PENDING);
5930}
5931
35f2d7d0
MC
5932static int tg3_poll_msix(struct napi_struct *napi, int budget)
5933{
5934 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5935 struct tg3 *tp = tnapi->tp;
5936 int work_done = 0;
5937 struct tg3_hw_status *sblk = tnapi->hw_status;
5938
5939 while (1) {
5940 work_done = tg3_poll_work(tnapi, work_done, budget);
5941
63c3a66f 5942 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5943 goto tx_recovery;
5944
5945 if (unlikely(work_done >= budget))
5946 break;
5947
c6cdf436 5948 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5949 * to tell the hw how much work has been processed,
5950 * so we must read it before checking for more work.
5951 */
5952 tnapi->last_tag = sblk->status_tag;
5953 tnapi->last_irq_tag = tnapi->last_tag;
5954 rmb();
5955
5956 /* check for RX/TX work to do */
6d40db7b
MC
5957 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5958 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5959 napi_complete(napi);
5960 /* Reenable interrupts. */
5961 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5962 mmiowb();
5963 break;
5964 }
5965 }
5966
5967 return work_done;
5968
5969tx_recovery:
5970 /* work_done is guaranteed to be less than budget. */
5971 napi_complete(napi);
db219973 5972 tg3_reset_task_schedule(tp);
35f2d7d0
MC
5973 return work_done;
5974}
5975
e64de4e6
MC
5976static void tg3_process_error(struct tg3 *tp)
5977{
5978 u32 val;
5979 bool real_error = false;
5980
63c3a66f 5981 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5982 return;
5983
5984 /* Check Flow Attention register */
5985 val = tr32(HOSTCC_FLOW_ATTN);
5986 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5987 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5988 real_error = true;
5989 }
5990
5991 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5992 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5993 real_error = true;
5994 }
5995
5996 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5997 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5998 real_error = true;
5999 }
6000
6001 if (!real_error)
6002 return;
6003
6004 tg3_dump_state(tp);
6005
63c3a66f 6006 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6007 tg3_reset_task_schedule(tp);
e64de4e6
MC
6008}
6009
6f535763
DM
6010static int tg3_poll(struct napi_struct *napi, int budget)
6011{
8ef0442f
MC
6012 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6013 struct tg3 *tp = tnapi->tp;
6f535763 6014 int work_done = 0;
898a56f8 6015 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6016
6017 while (1) {
e64de4e6
MC
6018 if (sblk->status & SD_STATUS_ERROR)
6019 tg3_process_error(tp);
6020
35f2d7d0
MC
6021 tg3_poll_link(tp);
6022
17375d25 6023 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6024
63c3a66f 6025 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6026 goto tx_recovery;
6027
6028 if (unlikely(work_done >= budget))
6029 break;
6030
63c3a66f 6031 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6032 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6033 * to tell the hw how much work has been processed,
6034 * so we must read it before checking for more work.
6035 */
898a56f8
MC
6036 tnapi->last_tag = sblk->status_tag;
6037 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6038 rmb();
6039 } else
6040 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6041
17375d25 6042 if (likely(!tg3_has_work(tnapi))) {
288379f0 6043 napi_complete(napi);
17375d25 6044 tg3_int_reenable(tnapi);
6f535763
DM
6045 break;
6046 }
1da177e4
LT
6047 }
6048
bea3348e 6049 return work_done;
6f535763
DM
6050
6051tx_recovery:
4fd7ab59 6052 /* work_done is guaranteed to be less than budget. */
288379f0 6053 napi_complete(napi);
db219973 6054 tg3_reset_task_schedule(tp);
4fd7ab59 6055 return work_done;
1da177e4
LT
6056}
6057
66cfd1bd
MC
6058static void tg3_napi_disable(struct tg3 *tp)
6059{
6060 int i;
6061
6062 for (i = tp->irq_cnt - 1; i >= 0; i--)
6063 napi_disable(&tp->napi[i].napi);
6064}
6065
6066static void tg3_napi_enable(struct tg3 *tp)
6067{
6068 int i;
6069
6070 for (i = 0; i < tp->irq_cnt; i++)
6071 napi_enable(&tp->napi[i].napi);
6072}
6073
6074static void tg3_napi_init(struct tg3 *tp)
6075{
6076 int i;
6077
6078 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6079 for (i = 1; i < tp->irq_cnt; i++)
6080 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6081}
6082
6083static void tg3_napi_fini(struct tg3 *tp)
6084{
6085 int i;
6086
6087 for (i = 0; i < tp->irq_cnt; i++)
6088 netif_napi_del(&tp->napi[i].napi);
6089}
6090
6091static inline void tg3_netif_stop(struct tg3 *tp)
6092{
6093 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6094 tg3_napi_disable(tp);
6095 netif_tx_disable(tp->dev);
6096}
6097
6098static inline void tg3_netif_start(struct tg3 *tp)
6099{
6100 /* NOTE: unconditional netif_tx_wake_all_queues is only
6101 * appropriate so long as all callers are assured to
6102 * have free tx slots (such as after tg3_init_hw)
6103 */
6104 netif_tx_wake_all_queues(tp->dev);
6105
6106 tg3_napi_enable(tp);
6107 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6108 tg3_enable_ints(tp);
6109}
6110
f47c11ee
DM
6111static void tg3_irq_quiesce(struct tg3 *tp)
6112{
4f125f42
MC
6113 int i;
6114
f47c11ee
DM
6115 BUG_ON(tp->irq_sync);
6116
6117 tp->irq_sync = 1;
6118 smp_mb();
6119
4f125f42
MC
6120 for (i = 0; i < tp->irq_cnt; i++)
6121 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6122}
6123
f47c11ee
DM
6124/* Fully shutdown all tg3 driver activity elsewhere in the system.
6125 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6126 * with as well. Most of the time, this is not necessary except when
6127 * shutting down the device.
6128 */
6129static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6130{
46966545 6131 spin_lock_bh(&tp->lock);
f47c11ee
DM
6132 if (irq_sync)
6133 tg3_irq_quiesce(tp);
f47c11ee
DM
6134}
6135
6136static inline void tg3_full_unlock(struct tg3 *tp)
6137{
f47c11ee
DM
6138 spin_unlock_bh(&tp->lock);
6139}
6140
fcfa0a32
MC
6141/* One-shot MSI handler - Chip automatically disables interrupt
6142 * after sending MSI so driver doesn't have to do it.
6143 */
7d12e780 6144static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6145{
09943a18
MC
6146 struct tg3_napi *tnapi = dev_id;
6147 struct tg3 *tp = tnapi->tp;
fcfa0a32 6148
898a56f8 6149 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6150 if (tnapi->rx_rcb)
6151 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6152
6153 if (likely(!tg3_irq_sync(tp)))
09943a18 6154 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6155
6156 return IRQ_HANDLED;
6157}
6158
88b06bc2
MC
6159/* MSI ISR - No need to check for interrupt sharing and no need to
6160 * flush status block and interrupt mailbox. PCI ordering rules
6161 * guarantee that MSI will arrive after the status block.
6162 */
7d12e780 6163static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6164{
09943a18
MC
6165 struct tg3_napi *tnapi = dev_id;
6166 struct tg3 *tp = tnapi->tp;
88b06bc2 6167
898a56f8 6168 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6169 if (tnapi->rx_rcb)
6170 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6171 /*
fac9b83e 6172 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6173 * chip-internal interrupt pending events.
fac9b83e 6174 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6175 * NIC to stop sending us irqs, engaging "in-intr-handler"
6176 * event coalescing.
6177 */
5b39de91 6178 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6179 if (likely(!tg3_irq_sync(tp)))
09943a18 6180 napi_schedule(&tnapi->napi);
61487480 6181
88b06bc2
MC
6182 return IRQ_RETVAL(1);
6183}
6184
7d12e780 6185static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6186{
09943a18
MC
6187 struct tg3_napi *tnapi = dev_id;
6188 struct tg3 *tp = tnapi->tp;
898a56f8 6189 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6190 unsigned int handled = 1;
6191
1da177e4
LT
6192 /* In INTx mode, it is possible for the interrupt to arrive at
6193 * the CPU before the status block posted prior to the interrupt.
6194 * Reading the PCI State register will confirm whether the
6195 * interrupt is ours and will flush the status block.
6196 */
d18edcb2 6197 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6198 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6199 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6200 handled = 0;
f47c11ee 6201 goto out;
fac9b83e 6202 }
d18edcb2
MC
6203 }
6204
6205 /*
6206 * Writing any value to intr-mbox-0 clears PCI INTA# and
6207 * chip-internal interrupt pending events.
6208 * Writing non-zero to intr-mbox-0 additional tells the
6209 * NIC to stop sending us irqs, engaging "in-intr-handler"
6210 * event coalescing.
c04cb347
MC
6211 *
6212 * Flush the mailbox to de-assert the IRQ immediately to prevent
6213 * spurious interrupts. The flush impacts performance but
6214 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6215 */
c04cb347 6216 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6217 if (tg3_irq_sync(tp))
6218 goto out;
6219 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6220 if (likely(tg3_has_work(tnapi))) {
72334482 6221 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6222 napi_schedule(&tnapi->napi);
d18edcb2
MC
6223 } else {
6224 /* No work, shared interrupt perhaps? re-enable
6225 * interrupts, and flush that PCI write
6226 */
6227 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6228 0x00000000);
fac9b83e 6229 }
f47c11ee 6230out:
fac9b83e
DM
6231 return IRQ_RETVAL(handled);
6232}
6233
7d12e780 6234static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6235{
09943a18
MC
6236 struct tg3_napi *tnapi = dev_id;
6237 struct tg3 *tp = tnapi->tp;
898a56f8 6238 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6239 unsigned int handled = 1;
6240
fac9b83e
DM
6241 /* In INTx mode, it is possible for the interrupt to arrive at
6242 * the CPU before the status block posted prior to the interrupt.
6243 * Reading the PCI State register will confirm whether the
6244 * interrupt is ours and will flush the status block.
6245 */
898a56f8 6246 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6247 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6248 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6249 handled = 0;
f47c11ee 6250 goto out;
1da177e4 6251 }
d18edcb2
MC
6252 }
6253
6254 /*
6255 * writing any value to intr-mbox-0 clears PCI INTA# and
6256 * chip-internal interrupt pending events.
6257 * writing non-zero to intr-mbox-0 additional tells the
6258 * NIC to stop sending us irqs, engaging "in-intr-handler"
6259 * event coalescing.
c04cb347
MC
6260 *
6261 * Flush the mailbox to de-assert the IRQ immediately to prevent
6262 * spurious interrupts. The flush impacts performance but
6263 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6264 */
c04cb347 6265 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6266
6267 /*
6268 * In a shared interrupt configuration, sometimes other devices'
6269 * interrupts will scream. We record the current status tag here
6270 * so that the above check can report that the screaming interrupts
6271 * are unhandled. Eventually they will be silenced.
6272 */
898a56f8 6273 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6274
d18edcb2
MC
6275 if (tg3_irq_sync(tp))
6276 goto out;
624f8e50 6277
72334482 6278 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6279
09943a18 6280 napi_schedule(&tnapi->napi);
624f8e50 6281
f47c11ee 6282out:
1da177e4
LT
6283 return IRQ_RETVAL(handled);
6284}
6285
7938109f 6286/* ISR for interrupt test */
7d12e780 6287static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6288{
09943a18
MC
6289 struct tg3_napi *tnapi = dev_id;
6290 struct tg3 *tp = tnapi->tp;
898a56f8 6291 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6292
f9804ddb
MC
6293 if ((sblk->status & SD_STATUS_UPDATED) ||
6294 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6295 tg3_disable_ints(tp);
7938109f
MC
6296 return IRQ_RETVAL(1);
6297 }
6298 return IRQ_RETVAL(0);
6299}
6300
8e7a22e3 6301static int tg3_init_hw(struct tg3 *, int);
944d980e 6302static int tg3_halt(struct tg3 *, int, int);
1da177e4 6303
b9ec6c1b
MC
6304/* Restart hardware after configuration changes, self-test, etc.
6305 * Invoked with tp->lock held.
6306 */
6307static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
6308 __releases(tp->lock)
6309 __acquires(tp->lock)
b9ec6c1b
MC
6310{
6311 int err;
6312
6313 err = tg3_init_hw(tp, reset_phy);
6314 if (err) {
5129c3a3
MC
6315 netdev_err(tp->dev,
6316 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
6317 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6318 tg3_full_unlock(tp);
6319 del_timer_sync(&tp->timer);
6320 tp->irq_sync = 0;
fed97810 6321 tg3_napi_enable(tp);
b9ec6c1b
MC
6322 dev_close(tp->dev);
6323 tg3_full_lock(tp, 0);
6324 }
6325 return err;
6326}
6327
1da177e4
LT
6328#ifdef CONFIG_NET_POLL_CONTROLLER
6329static void tg3_poll_controller(struct net_device *dev)
6330{
4f125f42 6331 int i;
88b06bc2
MC
6332 struct tg3 *tp = netdev_priv(dev);
6333
4f125f42 6334 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6335 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6336}
6337#endif
6338
c4028958 6339static void tg3_reset_task(struct work_struct *work)
1da177e4 6340{
c4028958 6341 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 6342 int err;
1da177e4 6343
7faa006f 6344 tg3_full_lock(tp, 0);
7faa006f
MC
6345
6346 if (!netif_running(tp->dev)) {
db219973 6347 tg3_flag_clear(tp, RESET_TASK_PENDING);
7faa006f
MC
6348 tg3_full_unlock(tp);
6349 return;
6350 }
6351
6352 tg3_full_unlock(tp);
6353
b02fd9e3
MC
6354 tg3_phy_stop(tp);
6355
1da177e4
LT
6356 tg3_netif_stop(tp);
6357
f47c11ee 6358 tg3_full_lock(tp, 1);
1da177e4 6359
63c3a66f 6360 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
6361 tp->write32_tx_mbox = tg3_write32_tx_mbox;
6362 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
6363 tg3_flag_set(tp, MBOX_WRITE_REORDER);
6364 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6365 }
6366
944d980e 6367 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
6368 err = tg3_init_hw(tp, 1);
6369 if (err)
b9ec6c1b 6370 goto out;
1da177e4
LT
6371
6372 tg3_netif_start(tp);
6373
b9ec6c1b 6374out:
7faa006f 6375 tg3_full_unlock(tp);
b02fd9e3
MC
6376
6377 if (!err)
6378 tg3_phy_start(tp);
db219973
MC
6379
6380 tg3_flag_clear(tp, RESET_TASK_PENDING);
1da177e4
LT
6381}
6382
6383static void tg3_tx_timeout(struct net_device *dev)
6384{
6385 struct tg3 *tp = netdev_priv(dev);
6386
b0408751 6387 if (netif_msg_tx_err(tp)) {
05dbe005 6388 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6389 tg3_dump_state(tp);
b0408751 6390 }
1da177e4 6391
db219973 6392 tg3_reset_task_schedule(tp);
1da177e4
LT
6393}
6394
c58ec932
MC
6395/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6396static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6397{
6398 u32 base = (u32) mapping & 0xffffffff;
6399
807540ba 6400 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6401}
6402
72f2afb8
MC
6403/* Test for DMA addresses > 40-bit */
6404static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6405 int len)
6406{
6407#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6408 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6409 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6410 return 0;
6411#else
6412 return 0;
6413#endif
6414}
6415
d1a3b737 6416static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6417 dma_addr_t mapping, u32 len, u32 flags,
6418 u32 mss, u32 vlan)
2ffcc981 6419{
92cd3a17
MC
6420 txbd->addr_hi = ((u64) mapping >> 32);
6421 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6422 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6423 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6424}
1da177e4 6425
84b67b27 6426static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6427 dma_addr_t map, u32 len, u32 flags,
6428 u32 mss, u32 vlan)
6429{
6430 struct tg3 *tp = tnapi->tp;
6431 bool hwbug = false;
6432
6433 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
6434 hwbug = 1;
6435
6436 if (tg3_4g_overflow_test(map, len))
6437 hwbug = 1;
6438
6439 if (tg3_40bit_overflow_test(tp, map, len))
6440 hwbug = 1;
6441
e31aa987 6442 if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
b9e45482 6443 u32 prvidx = *entry;
e31aa987 6444 u32 tmp_flag = flags & ~TXD_FLAG_END;
b9e45482 6445 while (len > TG3_TX_BD_DMA_MAX && *budget) {
e31aa987
MC
6446 u32 frag_len = TG3_TX_BD_DMA_MAX;
6447 len -= TG3_TX_BD_DMA_MAX;
6448
b9e45482
MC
6449 /* Avoid the 8byte DMA problem */
6450 if (len <= 8) {
6451 len += TG3_TX_BD_DMA_MAX / 2;
6452 frag_len = TG3_TX_BD_DMA_MAX / 2;
e31aa987
MC
6453 }
6454
b9e45482
MC
6455 tnapi->tx_buffers[*entry].fragmented = true;
6456
6457 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6458 frag_len, tmp_flag, mss, vlan);
6459 *budget -= 1;
6460 prvidx = *entry;
6461 *entry = NEXT_TX(*entry);
6462
e31aa987
MC
6463 map += frag_len;
6464 }
6465
6466 if (len) {
6467 if (*budget) {
6468 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6469 len, flags, mss, vlan);
b9e45482 6470 *budget -= 1;
e31aa987
MC
6471 *entry = NEXT_TX(*entry);
6472 } else {
6473 hwbug = 1;
b9e45482 6474 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6475 }
6476 }
6477 } else {
84b67b27
MC
6478 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6479 len, flags, mss, vlan);
e31aa987
MC
6480 *entry = NEXT_TX(*entry);
6481 }
d1a3b737
MC
6482
6483 return hwbug;
6484}
6485
0d681b27 6486static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6487{
6488 int i;
0d681b27 6489 struct sk_buff *skb;
df8944cf 6490 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6491
0d681b27
MC
6492 skb = txb->skb;
6493 txb->skb = NULL;
6494
432aa7ed
MC
6495 pci_unmap_single(tnapi->tp->pdev,
6496 dma_unmap_addr(txb, mapping),
6497 skb_headlen(skb),
6498 PCI_DMA_TODEVICE);
e01ee14d
MC
6499
6500 while (txb->fragmented) {
6501 txb->fragmented = false;
6502 entry = NEXT_TX(entry);
6503 txb = &tnapi->tx_buffers[entry];
6504 }
6505
ba1142e4 6506 for (i = 0; i <= last; i++) {
9e903e08 6507 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6508
6509 entry = NEXT_TX(entry);
6510 txb = &tnapi->tx_buffers[entry];
6511
6512 pci_unmap_page(tnapi->tp->pdev,
6513 dma_unmap_addr(txb, mapping),
9e903e08 6514 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6515
6516 while (txb->fragmented) {
6517 txb->fragmented = false;
6518 entry = NEXT_TX(entry);
6519 txb = &tnapi->tx_buffers[entry];
6520 }
432aa7ed
MC
6521 }
6522}
6523
72f2afb8 6524/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6525static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6526 struct sk_buff **pskb,
84b67b27 6527 u32 *entry, u32 *budget,
92cd3a17 6528 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6529{
24f4efd4 6530 struct tg3 *tp = tnapi->tp;
f7ff1987 6531 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6532 dma_addr_t new_addr = 0;
432aa7ed 6533 int ret = 0;
1da177e4 6534
41588ba1
MC
6535 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6536 new_skb = skb_copy(skb, GFP_ATOMIC);
6537 else {
6538 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6539
6540 new_skb = skb_copy_expand(skb,
6541 skb_headroom(skb) + more_headroom,
6542 skb_tailroom(skb), GFP_ATOMIC);
6543 }
6544
1da177e4 6545 if (!new_skb) {
c58ec932
MC
6546 ret = -1;
6547 } else {
6548 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6549 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6550 PCI_DMA_TODEVICE);
6551 /* Make sure the mapping succeeded */
6552 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6553 dev_kfree_skb(new_skb);
c58ec932 6554 ret = -1;
c58ec932 6555 } else {
b9e45482
MC
6556 u32 save_entry = *entry;
6557
92cd3a17
MC
6558 base_flags |= TXD_FLAG_END;
6559
84b67b27
MC
6560 tnapi->tx_buffers[*entry].skb = new_skb;
6561 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6562 mapping, new_addr);
6563
84b67b27 6564 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6565 new_skb->len, base_flags,
6566 mss, vlan)) {
ba1142e4 6567 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6568 dev_kfree_skb(new_skb);
6569 ret = -1;
6570 }
f4188d8a 6571 }
1da177e4
LT
6572 }
6573
6574 dev_kfree_skb(skb);
f7ff1987 6575 *pskb = new_skb;
c58ec932 6576 return ret;
1da177e4
LT
6577}
6578
2ffcc981 6579static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6580
6581/* Use GSO to workaround a rare TSO bug that may be triggered when the
6582 * TSO header is greater than 80 bytes.
6583 */
6584static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6585{
6586 struct sk_buff *segs, *nskb;
f3f3f27e 6587 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6588
6589 /* Estimate the number of fragments in the worst case */
f3f3f27e 6590 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6591 netif_stop_queue(tp->dev);
f65aac16
MC
6592
6593 /* netif_tx_stop_queue() must be done before checking
6594 * checking tx index in tg3_tx_avail() below, because in
6595 * tg3_tx(), we update tx index before checking for
6596 * netif_tx_queue_stopped().
6597 */
6598 smp_mb();
f3f3f27e 6599 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6600 return NETDEV_TX_BUSY;
6601
6602 netif_wake_queue(tp->dev);
52c0fd83
MC
6603 }
6604
6605 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6606 if (IS_ERR(segs))
52c0fd83
MC
6607 goto tg3_tso_bug_end;
6608
6609 do {
6610 nskb = segs;
6611 segs = segs->next;
6612 nskb->next = NULL;
2ffcc981 6613 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6614 } while (segs);
6615
6616tg3_tso_bug_end:
6617 dev_kfree_skb(skb);
6618
6619 return NETDEV_TX_OK;
6620}
52c0fd83 6621
5a6f3074 6622/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6623 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6624 */
2ffcc981 6625static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6626{
6627 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6628 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6629 u32 budget;
432aa7ed 6630 int i = -1, would_hit_hwbug;
90079ce8 6631 dma_addr_t mapping;
24f4efd4
MC
6632 struct tg3_napi *tnapi;
6633 struct netdev_queue *txq;
432aa7ed 6634 unsigned int last;
f4188d8a 6635
24f4efd4
MC
6636 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6637 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6638 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6639 tnapi++;
1da177e4 6640
84b67b27
MC
6641 budget = tg3_tx_avail(tnapi);
6642
00b70504 6643 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6644 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6645 * interrupt. Furthermore, IRQ processing runs lockless so we have
6646 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6647 */
84b67b27 6648 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6649 if (!netif_tx_queue_stopped(txq)) {
6650 netif_tx_stop_queue(txq);
1f064a87
SH
6651
6652 /* This is a hard error, log it. */
5129c3a3
MC
6653 netdev_err(dev,
6654 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6655 }
1da177e4
LT
6656 return NETDEV_TX_BUSY;
6657 }
6658
f3f3f27e 6659 entry = tnapi->tx_prod;
1da177e4 6660 base_flags = 0;
84fa7933 6661 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6662 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6663
be98da6a
MC
6664 mss = skb_shinfo(skb)->gso_size;
6665 if (mss) {
eddc9ec5 6666 struct iphdr *iph;
34195c3d 6667 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6668
6669 if (skb_header_cloned(skb) &&
48855432
ED
6670 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6671 goto drop;
1da177e4 6672
34195c3d 6673 iph = ip_hdr(skb);
ab6a5bb6 6674 tcp_opt_len = tcp_optlen(skb);
1da177e4 6675
02e96080 6676 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6677 hdr_len = skb_headlen(skb) - ETH_HLEN;
6678 } else {
6679 u32 ip_tcp_len;
6680
6681 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6682 hdr_len = ip_tcp_len + tcp_opt_len;
6683
6684 iph->check = 0;
6685 iph->tot_len = htons(mss + hdr_len);
6686 }
6687
52c0fd83 6688 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6689 tg3_flag(tp, TSO_BUG))
de6f31eb 6690 return tg3_tso_bug(tp, skb);
52c0fd83 6691
1da177e4
LT
6692 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6693 TXD_FLAG_CPU_POST_DMA);
6694
63c3a66f
JP
6695 if (tg3_flag(tp, HW_TSO_1) ||
6696 tg3_flag(tp, HW_TSO_2) ||
6697 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6698 tcp_hdr(skb)->check = 0;
1da177e4 6699 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6700 } else
6701 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6702 iph->daddr, 0,
6703 IPPROTO_TCP,
6704 0);
1da177e4 6705
63c3a66f 6706 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6707 mss |= (hdr_len & 0xc) << 12;
6708 if (hdr_len & 0x10)
6709 base_flags |= 0x00000010;
6710 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6711 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6712 mss |= hdr_len << 9;
63c3a66f 6713 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6714 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6715 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6716 int tsflags;
6717
eddc9ec5 6718 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6719 mss |= (tsflags << 11);
6720 }
6721 } else {
eddc9ec5 6722 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6723 int tsflags;
6724
eddc9ec5 6725 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6726 base_flags |= tsflags << 12;
6727 }
6728 }
6729 }
bf933c80 6730
93a700a9
MC
6731 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6732 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6733 base_flags |= TXD_FLAG_JMB_PKT;
6734
92cd3a17
MC
6735 if (vlan_tx_tag_present(skb)) {
6736 base_flags |= TXD_FLAG_VLAN;
6737 vlan = vlan_tx_tag_get(skb);
6738 }
1da177e4 6739
f4188d8a
AD
6740 len = skb_headlen(skb);
6741
6742 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6743 if (pci_dma_mapping_error(tp->pdev, mapping))
6744 goto drop;
6745
90079ce8 6746
f3f3f27e 6747 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6748 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6749
6750 would_hit_hwbug = 0;
6751
63c3a66f 6752 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6753 would_hit_hwbug = 1;
1da177e4 6754
84b67b27 6755 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6756 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6757 mss, vlan)) {
d1a3b737 6758 would_hit_hwbug = 1;
1da177e4 6759 /* Now loop through additional data fragments, and queue them. */
ba1142e4 6760 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6761 u32 tmp_mss = mss;
6762
6763 if (!tg3_flag(tp, HW_TSO_1) &&
6764 !tg3_flag(tp, HW_TSO_2) &&
6765 !tg3_flag(tp, HW_TSO_3))
6766 tmp_mss = 0;
6767
1da177e4
LT
6768 last = skb_shinfo(skb)->nr_frags - 1;
6769 for (i = 0; i <= last; i++) {
6770 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6771
9e903e08 6772 len = skb_frag_size(frag);
dc234d0b 6773 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6774 len, DMA_TO_DEVICE);
1da177e4 6775
f3f3f27e 6776 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6777 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6778 mapping);
5d6bcdfe 6779 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6780 goto dma_error;
1da177e4 6781
b9e45482
MC
6782 if (!budget ||
6783 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6784 len, base_flags |
6785 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6786 tmp_mss, vlan)) {
72f2afb8 6787 would_hit_hwbug = 1;
b9e45482
MC
6788 break;
6789 }
1da177e4
LT
6790 }
6791 }
6792
6793 if (would_hit_hwbug) {
0d681b27 6794 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6795
6796 /* If the workaround fails due to memory/mapping
6797 * failure, silently drop this packet.
6798 */
84b67b27
MC
6799 entry = tnapi->tx_prod;
6800 budget = tg3_tx_avail(tnapi);
f7ff1987 6801 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6802 base_flags, mss, vlan))
48855432 6803 goto drop_nofree;
1da177e4
LT
6804 }
6805
d515b450
RC
6806 skb_tx_timestamp(skb);
6807
1da177e4 6808 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6809 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6810
f3f3f27e
MC
6811 tnapi->tx_prod = entry;
6812 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6813 netif_tx_stop_queue(txq);
f65aac16
MC
6814
6815 /* netif_tx_stop_queue() must be done before checking
6816 * checking tx index in tg3_tx_avail() below, because in
6817 * tg3_tx(), we update tx index before checking for
6818 * netif_tx_queue_stopped().
6819 */
6820 smp_mb();
f3f3f27e 6821 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6822 netif_tx_wake_queue(txq);
51b91468 6823 }
1da177e4 6824
cdd0db05 6825 mmiowb();
1da177e4 6826 return NETDEV_TX_OK;
f4188d8a
AD
6827
6828dma_error:
ba1142e4 6829 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 6830 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
6831drop:
6832 dev_kfree_skb(skb);
6833drop_nofree:
6834 tp->tx_dropped++;
f4188d8a 6835 return NETDEV_TX_OK;
1da177e4
LT
6836}
6837
6e01b20b
MC
6838static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6839{
6840 if (enable) {
6841 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6842 MAC_MODE_PORT_MODE_MASK);
6843
6844 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6845
6846 if (!tg3_flag(tp, 5705_PLUS))
6847 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6848
6849 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6850 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6851 else
6852 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6853 } else {
6854 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6855
6856 if (tg3_flag(tp, 5705_PLUS) ||
6857 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6858 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6859 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6860 }
6861
6862 tw32(MAC_MODE, tp->mac_mode);
6863 udelay(40);
6864}
6865
941ec90f 6866static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 6867{
941ec90f 6868 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
6869
6870 tg3_phy_toggle_apd(tp, false);
6871 tg3_phy_toggle_automdix(tp, 0);
6872
941ec90f
MC
6873 if (extlpbk && tg3_phy_set_extloopbk(tp))
6874 return -EIO;
6875
6876 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
6877 switch (speed) {
6878 case SPEED_10:
6879 break;
6880 case SPEED_100:
6881 bmcr |= BMCR_SPEED100;
6882 break;
6883 case SPEED_1000:
6884 default:
6885 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6886 speed = SPEED_100;
6887 bmcr |= BMCR_SPEED100;
6888 } else {
6889 speed = SPEED_1000;
6890 bmcr |= BMCR_SPEED1000;
6891 }
6892 }
6893
941ec90f
MC
6894 if (extlpbk) {
6895 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6896 tg3_readphy(tp, MII_CTRL1000, &val);
6897 val |= CTL1000_AS_MASTER |
6898 CTL1000_ENABLE_MASTER;
6899 tg3_writephy(tp, MII_CTRL1000, val);
6900 } else {
6901 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6902 MII_TG3_FET_PTEST_TRIM_2;
6903 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6904 }
6905 } else
6906 bmcr |= BMCR_LOOPBACK;
6907
5e5a7f37
MC
6908 tg3_writephy(tp, MII_BMCR, bmcr);
6909
6910 /* The write needs to be flushed for the FETs */
6911 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6912 tg3_readphy(tp, MII_BMCR, &bmcr);
6913
6914 udelay(40);
6915
6916 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6917 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 6918 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
6919 MII_TG3_FET_PTEST_FRC_TX_LINK |
6920 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6921
6922 /* The write needs to be flushed for the AC131 */
6923 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6924 }
6925
6926 /* Reset to prevent losing 1st rx packet intermittently */
6927 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6928 tg3_flag(tp, 5780_CLASS)) {
6929 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6930 udelay(10);
6931 tw32_f(MAC_RX_MODE, tp->rx_mode);
6932 }
6933
6934 mac_mode = tp->mac_mode &
6935 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6936 if (speed == SPEED_1000)
6937 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6938 else
6939 mac_mode |= MAC_MODE_PORT_MODE_MII;
6940
6941 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6942 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6943
6944 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6945 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6946 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6947 mac_mode |= MAC_MODE_LINK_POLARITY;
6948
6949 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6950 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6951 }
6952
6953 tw32(MAC_MODE, mac_mode);
6954 udelay(40);
941ec90f
MC
6955
6956 return 0;
5e5a7f37
MC
6957}
6958
c8f44aff 6959static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
6960{
6961 struct tg3 *tp = netdev_priv(dev);
6962
6963 if (features & NETIF_F_LOOPBACK) {
6964 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6965 return;
6966
06c03c02 6967 spin_lock_bh(&tp->lock);
6e01b20b 6968 tg3_mac_loopback(tp, true);
06c03c02
MB
6969 netif_carrier_on(tp->dev);
6970 spin_unlock_bh(&tp->lock);
6971 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6972 } else {
6973 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6974 return;
6975
06c03c02 6976 spin_lock_bh(&tp->lock);
6e01b20b 6977 tg3_mac_loopback(tp, false);
06c03c02
MB
6978 /* Force link status check */
6979 tg3_setup_phy(tp, 1);
6980 spin_unlock_bh(&tp->lock);
6981 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6982 }
6983}
6984
c8f44aff
MM
6985static netdev_features_t tg3_fix_features(struct net_device *dev,
6986 netdev_features_t features)
dc668910
MM
6987{
6988 struct tg3 *tp = netdev_priv(dev);
6989
63c3a66f 6990 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6991 features &= ~NETIF_F_ALL_TSO;
6992
6993 return features;
6994}
6995
c8f44aff 6996static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 6997{
c8f44aff 6998 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
6999
7000 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7001 tg3_set_loopback(dev, features);
7002
7003 return 0;
7004}
7005
1da177e4
LT
7006static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
7007 int new_mtu)
7008{
7009 dev->mtu = new_mtu;
7010
ef7f5ec0 7011 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 7012 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 7013 netdev_update_features(dev);
63c3a66f 7014 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 7015 } else {
63c3a66f 7016 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 7017 }
ef7f5ec0 7018 } else {
63c3a66f
JP
7019 if (tg3_flag(tp, 5780_CLASS)) {
7020 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
7021 netdev_update_features(dev);
7022 }
63c3a66f 7023 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 7024 }
1da177e4
LT
7025}
7026
7027static int tg3_change_mtu(struct net_device *dev, int new_mtu)
7028{
7029 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 7030 int err;
1da177e4
LT
7031
7032 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
7033 return -EINVAL;
7034
7035 if (!netif_running(dev)) {
7036 /* We'll just catch it later when the
7037 * device is up'd.
7038 */
7039 tg3_set_mtu(dev, tp, new_mtu);
7040 return 0;
7041 }
7042
b02fd9e3
MC
7043 tg3_phy_stop(tp);
7044
1da177e4 7045 tg3_netif_stop(tp);
f47c11ee
DM
7046
7047 tg3_full_lock(tp, 1);
1da177e4 7048
944d980e 7049 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
7050
7051 tg3_set_mtu(dev, tp, new_mtu);
7052
b9ec6c1b 7053 err = tg3_restart_hw(tp, 0);
1da177e4 7054
b9ec6c1b
MC
7055 if (!err)
7056 tg3_netif_start(tp);
1da177e4 7057
f47c11ee 7058 tg3_full_unlock(tp);
1da177e4 7059
b02fd9e3
MC
7060 if (!err)
7061 tg3_phy_start(tp);
7062
b9ec6c1b 7063 return err;
1da177e4
LT
7064}
7065
21f581a5
MC
7066static void tg3_rx_prodring_free(struct tg3 *tp,
7067 struct tg3_rx_prodring_set *tpr)
1da177e4 7068{
1da177e4
LT
7069 int i;
7070
8fea32b9 7071 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7072 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7073 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7074 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7075 tp->rx_pkt_map_sz);
7076
63c3a66f 7077 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7078 for (i = tpr->rx_jmb_cons_idx;
7079 i != tpr->rx_jmb_prod_idx;
2c49a44d 7080 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7081 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7082 TG3_RX_JMB_MAP_SZ);
7083 }
7084 }
7085
2b2cdb65 7086 return;
b196c7e4 7087 }
1da177e4 7088
2c49a44d 7089 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7090 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7091 tp->rx_pkt_map_sz);
1da177e4 7092
63c3a66f 7093 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7094 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7095 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7096 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7097 }
7098}
7099
c6cdf436 7100/* Initialize rx rings for packet processing.
1da177e4
LT
7101 *
7102 * The chip has been shut down and the driver detached from
7103 * the networking, so no interrupts or new tx packets will
7104 * end up in the driver. tp->{tx,}lock are held and thus
7105 * we may not sleep.
7106 */
21f581a5
MC
7107static int tg3_rx_prodring_alloc(struct tg3 *tp,
7108 struct tg3_rx_prodring_set *tpr)
1da177e4 7109{
287be12e 7110 u32 i, rx_pkt_dma_sz;
1da177e4 7111
b196c7e4
MC
7112 tpr->rx_std_cons_idx = 0;
7113 tpr->rx_std_prod_idx = 0;
7114 tpr->rx_jmb_cons_idx = 0;
7115 tpr->rx_jmb_prod_idx = 0;
7116
8fea32b9 7117 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7118 memset(&tpr->rx_std_buffers[0], 0,
7119 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7120 if (tpr->rx_jmb_buffers)
2b2cdb65 7121 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7122 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7123 goto done;
7124 }
7125
1da177e4 7126 /* Zero out all descriptors. */
2c49a44d 7127 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7128
287be12e 7129 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7130 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7131 tp->dev->mtu > ETH_DATA_LEN)
7132 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7133 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7134
1da177e4
LT
7135 /* Initialize invariants of the rings, we only set this
7136 * stuff once. This works because the card does not
7137 * write into the rx buffer posting rings.
7138 */
2c49a44d 7139 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7140 struct tg3_rx_buffer_desc *rxd;
7141
21f581a5 7142 rxd = &tpr->rx_std[i];
287be12e 7143 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7144 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7145 rxd->opaque = (RXD_OPAQUE_RING_STD |
7146 (i << RXD_OPAQUE_INDEX_SHIFT));
7147 }
7148
1da177e4
LT
7149 /* Now allocate fresh SKBs for each rx ring. */
7150 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7151 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7152 netdev_warn(tp->dev,
7153 "Using a smaller RX standard ring. Only "
7154 "%d out of %d buffers were allocated "
7155 "successfully\n", i, tp->rx_pending);
32d8c572 7156 if (i == 0)
cf7a7298 7157 goto initfail;
32d8c572 7158 tp->rx_pending = i;
1da177e4 7159 break;
32d8c572 7160 }
1da177e4
LT
7161 }
7162
63c3a66f 7163 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7164 goto done;
7165
2c49a44d 7166 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7167
63c3a66f 7168 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7169 goto done;
cf7a7298 7170
2c49a44d 7171 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7172 struct tg3_rx_buffer_desc *rxd;
7173
7174 rxd = &tpr->rx_jmb[i].std;
7175 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7176 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7177 RXD_FLAG_JUMBO;
7178 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7179 (i << RXD_OPAQUE_INDEX_SHIFT));
7180 }
7181
7182 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7183 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7184 netdev_warn(tp->dev,
7185 "Using a smaller RX jumbo ring. Only %d "
7186 "out of %d buffers were allocated "
7187 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7188 if (i == 0)
7189 goto initfail;
7190 tp->rx_jumbo_pending = i;
7191 break;
1da177e4
LT
7192 }
7193 }
cf7a7298
MC
7194
7195done:
32d8c572 7196 return 0;
cf7a7298
MC
7197
7198initfail:
21f581a5 7199 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7200 return -ENOMEM;
1da177e4
LT
7201}
7202
21f581a5
MC
7203static void tg3_rx_prodring_fini(struct tg3 *tp,
7204 struct tg3_rx_prodring_set *tpr)
1da177e4 7205{
21f581a5
MC
7206 kfree(tpr->rx_std_buffers);
7207 tpr->rx_std_buffers = NULL;
7208 kfree(tpr->rx_jmb_buffers);
7209 tpr->rx_jmb_buffers = NULL;
7210 if (tpr->rx_std) {
4bae65c8
MC
7211 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7212 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7213 tpr->rx_std = NULL;
1da177e4 7214 }
21f581a5 7215 if (tpr->rx_jmb) {
4bae65c8
MC
7216 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7217 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7218 tpr->rx_jmb = NULL;
1da177e4 7219 }
cf7a7298
MC
7220}
7221
21f581a5
MC
7222static int tg3_rx_prodring_init(struct tg3 *tp,
7223 struct tg3_rx_prodring_set *tpr)
cf7a7298 7224{
2c49a44d
MC
7225 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7226 GFP_KERNEL);
21f581a5 7227 if (!tpr->rx_std_buffers)
cf7a7298
MC
7228 return -ENOMEM;
7229
4bae65c8
MC
7230 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7231 TG3_RX_STD_RING_BYTES(tp),
7232 &tpr->rx_std_mapping,
7233 GFP_KERNEL);
21f581a5 7234 if (!tpr->rx_std)
cf7a7298
MC
7235 goto err_out;
7236
63c3a66f 7237 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7238 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7239 GFP_KERNEL);
7240 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7241 goto err_out;
7242
4bae65c8
MC
7243 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7244 TG3_RX_JMB_RING_BYTES(tp),
7245 &tpr->rx_jmb_mapping,
7246 GFP_KERNEL);
21f581a5 7247 if (!tpr->rx_jmb)
cf7a7298
MC
7248 goto err_out;
7249 }
7250
7251 return 0;
7252
7253err_out:
21f581a5 7254 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7255 return -ENOMEM;
7256}
7257
7258/* Free up pending packets in all rx/tx rings.
7259 *
7260 * The chip has been shut down and the driver detached from
7261 * the networking, so no interrupts or new tx packets will
7262 * end up in the driver. tp->{tx,}lock is not held and we are not
7263 * in an interrupt context and thus may sleep.
7264 */
7265static void tg3_free_rings(struct tg3 *tp)
7266{
f77a6a8e 7267 int i, j;
cf7a7298 7268
f77a6a8e
MC
7269 for (j = 0; j < tp->irq_cnt; j++) {
7270 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7271
8fea32b9 7272 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7273
0c1d0e2b
MC
7274 if (!tnapi->tx_buffers)
7275 continue;
7276
0d681b27
MC
7277 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7278 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7279
0d681b27 7280 if (!skb)
f77a6a8e 7281 continue;
cf7a7298 7282
ba1142e4
MC
7283 tg3_tx_skb_unmap(tnapi, i,
7284 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7285
7286 dev_kfree_skb_any(skb);
7287 }
2b2cdb65 7288 }
cf7a7298
MC
7289}
7290
7291/* Initialize tx/rx rings for packet processing.
7292 *
7293 * The chip has been shut down and the driver detached from
7294 * the networking, so no interrupts or new tx packets will
7295 * end up in the driver. tp->{tx,}lock are held and thus
7296 * we may not sleep.
7297 */
7298static int tg3_init_rings(struct tg3 *tp)
7299{
f77a6a8e 7300 int i;
72334482 7301
cf7a7298
MC
7302 /* Free up all the SKBs. */
7303 tg3_free_rings(tp);
7304
f77a6a8e
MC
7305 for (i = 0; i < tp->irq_cnt; i++) {
7306 struct tg3_napi *tnapi = &tp->napi[i];
7307
7308 tnapi->last_tag = 0;
7309 tnapi->last_irq_tag = 0;
7310 tnapi->hw_status->status = 0;
7311 tnapi->hw_status->status_tag = 0;
7312 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7313
f77a6a8e
MC
7314 tnapi->tx_prod = 0;
7315 tnapi->tx_cons = 0;
0c1d0e2b
MC
7316 if (tnapi->tx_ring)
7317 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7318
7319 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7320 if (tnapi->rx_rcb)
7321 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7322
8fea32b9 7323 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7324 tg3_free_rings(tp);
2b2cdb65 7325 return -ENOMEM;
e4af1af9 7326 }
f77a6a8e 7327 }
72334482 7328
2b2cdb65 7329 return 0;
cf7a7298
MC
7330}
7331
7332/*
7333 * Must not be invoked with interrupt sources disabled and
7334 * the hardware shutdown down.
7335 */
7336static void tg3_free_consistent(struct tg3 *tp)
7337{
f77a6a8e 7338 int i;
898a56f8 7339
f77a6a8e
MC
7340 for (i = 0; i < tp->irq_cnt; i++) {
7341 struct tg3_napi *tnapi = &tp->napi[i];
7342
7343 if (tnapi->tx_ring) {
4bae65c8 7344 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7345 tnapi->tx_ring, tnapi->tx_desc_mapping);
7346 tnapi->tx_ring = NULL;
7347 }
7348
7349 kfree(tnapi->tx_buffers);
7350 tnapi->tx_buffers = NULL;
7351
7352 if (tnapi->rx_rcb) {
4bae65c8
MC
7353 dma_free_coherent(&tp->pdev->dev,
7354 TG3_RX_RCB_RING_BYTES(tp),
7355 tnapi->rx_rcb,
7356 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7357 tnapi->rx_rcb = NULL;
7358 }
7359
8fea32b9
MC
7360 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7361
f77a6a8e 7362 if (tnapi->hw_status) {
4bae65c8
MC
7363 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7364 tnapi->hw_status,
7365 tnapi->status_mapping);
f77a6a8e
MC
7366 tnapi->hw_status = NULL;
7367 }
1da177e4 7368 }
f77a6a8e 7369
1da177e4 7370 if (tp->hw_stats) {
4bae65c8
MC
7371 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7372 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7373 tp->hw_stats = NULL;
7374 }
7375}
7376
7377/*
7378 * Must not be invoked with interrupt sources disabled and
7379 * the hardware shutdown down. Can sleep.
7380 */
7381static int tg3_alloc_consistent(struct tg3 *tp)
7382{
f77a6a8e 7383 int i;
898a56f8 7384
4bae65c8
MC
7385 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7386 sizeof(struct tg3_hw_stats),
7387 &tp->stats_mapping,
7388 GFP_KERNEL);
f77a6a8e 7389 if (!tp->hw_stats)
1da177e4
LT
7390 goto err_out;
7391
f77a6a8e 7392 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7393
f77a6a8e
MC
7394 for (i = 0; i < tp->irq_cnt; i++) {
7395 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7396 struct tg3_hw_status *sblk;
1da177e4 7397
4bae65c8
MC
7398 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7399 TG3_HW_STATUS_SIZE,
7400 &tnapi->status_mapping,
7401 GFP_KERNEL);
f77a6a8e
MC
7402 if (!tnapi->hw_status)
7403 goto err_out;
898a56f8 7404
f77a6a8e 7405 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7406 sblk = tnapi->hw_status;
7407
8fea32b9
MC
7408 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7409 goto err_out;
7410
19cfaecc
MC
7411 /* If multivector TSS is enabled, vector 0 does not handle
7412 * tx interrupts. Don't allocate any resources for it.
7413 */
63c3a66f
JP
7414 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7415 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7416 tnapi->tx_buffers = kzalloc(
7417 sizeof(struct tg3_tx_ring_info) *
7418 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7419 if (!tnapi->tx_buffers)
7420 goto err_out;
7421
4bae65c8
MC
7422 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7423 TG3_TX_RING_BYTES,
7424 &tnapi->tx_desc_mapping,
7425 GFP_KERNEL);
19cfaecc
MC
7426 if (!tnapi->tx_ring)
7427 goto err_out;
7428 }
7429
8d9d7cfc
MC
7430 /*
7431 * When RSS is enabled, the status block format changes
7432 * slightly. The "rx_jumbo_consumer", "reserved",
7433 * and "rx_mini_consumer" members get mapped to the
7434 * other three rx return ring producer indexes.
7435 */
7436 switch (i) {
7437 default:
7438 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7439 break;
7440 case 2:
7441 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7442 break;
7443 case 3:
7444 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7445 break;
7446 case 4:
7447 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7448 break;
7449 }
72334482 7450
0c1d0e2b
MC
7451 /*
7452 * If multivector RSS is enabled, vector 0 does not handle
7453 * rx or tx interrupts. Don't allocate any resources for it.
7454 */
63c3a66f 7455 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7456 continue;
7457
4bae65c8
MC
7458 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7459 TG3_RX_RCB_RING_BYTES(tp),
7460 &tnapi->rx_rcb_mapping,
7461 GFP_KERNEL);
f77a6a8e
MC
7462 if (!tnapi->rx_rcb)
7463 goto err_out;
72334482 7464
f77a6a8e 7465 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7466 }
1da177e4
LT
7467
7468 return 0;
7469
7470err_out:
7471 tg3_free_consistent(tp);
7472 return -ENOMEM;
7473}
7474
7475#define MAX_WAIT_CNT 1000
7476
7477/* To stop a block, clear the enable bit and poll till it
7478 * clears. tp->lock is held.
7479 */
b3b7d6be 7480static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7481{
7482 unsigned int i;
7483 u32 val;
7484
63c3a66f 7485 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7486 switch (ofs) {
7487 case RCVLSC_MODE:
7488 case DMAC_MODE:
7489 case MBFREE_MODE:
7490 case BUFMGR_MODE:
7491 case MEMARB_MODE:
7492 /* We can't enable/disable these bits of the
7493 * 5705/5750, just say success.
7494 */
7495 return 0;
7496
7497 default:
7498 break;
855e1111 7499 }
1da177e4
LT
7500 }
7501
7502 val = tr32(ofs);
7503 val &= ~enable_bit;
7504 tw32_f(ofs, val);
7505
7506 for (i = 0; i < MAX_WAIT_CNT; i++) {
7507 udelay(100);
7508 val = tr32(ofs);
7509 if ((val & enable_bit) == 0)
7510 break;
7511 }
7512
b3b7d6be 7513 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7514 dev_err(&tp->pdev->dev,
7515 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7516 ofs, enable_bit);
1da177e4
LT
7517 return -ENODEV;
7518 }
7519
7520 return 0;
7521}
7522
7523/* tp->lock is held. */
b3b7d6be 7524static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7525{
7526 int i, err;
7527
7528 tg3_disable_ints(tp);
7529
7530 tp->rx_mode &= ~RX_MODE_ENABLE;
7531 tw32_f(MAC_RX_MODE, tp->rx_mode);
7532 udelay(10);
7533
b3b7d6be
DM
7534 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7535 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7536 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7537 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7538 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7539 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7540
7541 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7542 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7543 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7544 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7545 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7546 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7547 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7548
7549 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7550 tw32_f(MAC_MODE, tp->mac_mode);
7551 udelay(40);
7552
7553 tp->tx_mode &= ~TX_MODE_ENABLE;
7554 tw32_f(MAC_TX_MODE, tp->tx_mode);
7555
7556 for (i = 0; i < MAX_WAIT_CNT; i++) {
7557 udelay(100);
7558 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7559 break;
7560 }
7561 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7562 dev_err(&tp->pdev->dev,
7563 "%s timed out, TX_MODE_ENABLE will not clear "
7564 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7565 err |= -ENODEV;
1da177e4
LT
7566 }
7567
e6de8ad1 7568 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7569 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7570 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7571
7572 tw32(FTQ_RESET, 0xffffffff);
7573 tw32(FTQ_RESET, 0x00000000);
7574
b3b7d6be
DM
7575 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7576 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7577
f77a6a8e
MC
7578 for (i = 0; i < tp->irq_cnt; i++) {
7579 struct tg3_napi *tnapi = &tp->napi[i];
7580 if (tnapi->hw_status)
7581 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7582 }
1da177e4
LT
7583 if (tp->hw_stats)
7584 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7585
1da177e4
LT
7586 return err;
7587}
7588
ee6a99b5
MC
7589/* Save PCI command register before chip reset */
7590static void tg3_save_pci_state(struct tg3 *tp)
7591{
8a6eac90 7592 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7593}
7594
7595/* Restore PCI state after chip reset */
7596static void tg3_restore_pci_state(struct tg3 *tp)
7597{
7598 u32 val;
7599
7600 /* Re-enable indirect register accesses. */
7601 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7602 tp->misc_host_ctrl);
7603
7604 /* Set MAX PCI retry to zero. */
7605 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7606 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7607 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7608 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7609 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7610 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7611 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7612 PCISTATE_ALLOW_APE_SHMEM_WR |
7613 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7614 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7615
8a6eac90 7616 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7617
fcb389df 7618 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
63c3a66f 7619 if (tg3_flag(tp, PCI_EXPRESS))
cf79003d 7620 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
7621 else {
7622 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7623 tp->pci_cacheline_sz);
7624 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7625 tp->pci_lat_timer);
7626 }
114342f2 7627 }
5f5c51e3 7628
ee6a99b5 7629 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7630 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7631 u16 pcix_cmd;
7632
7633 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7634 &pcix_cmd);
7635 pcix_cmd &= ~PCI_X_CMD_ERO;
7636 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7637 pcix_cmd);
7638 }
ee6a99b5 7639
63c3a66f 7640 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7641
7642 /* Chip reset on 5780 will reset MSI enable bit,
7643 * so need to restore it.
7644 */
63c3a66f 7645 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7646 u16 ctrl;
7647
7648 pci_read_config_word(tp->pdev,
7649 tp->msi_cap + PCI_MSI_FLAGS,
7650 &ctrl);
7651 pci_write_config_word(tp->pdev,
7652 tp->msi_cap + PCI_MSI_FLAGS,
7653 ctrl | PCI_MSI_FLAGS_ENABLE);
7654 val = tr32(MSGINT_MODE);
7655 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7656 }
7657 }
7658}
7659
1da177e4
LT
7660/* tp->lock is held. */
7661static int tg3_chip_reset(struct tg3 *tp)
7662{
7663 u32 val;
1ee582d8 7664 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7665 int i, err;
1da177e4 7666
f49639e6
DM
7667 tg3_nvram_lock(tp);
7668
77b483f1
MC
7669 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7670
f49639e6
DM
7671 /* No matching tg3_nvram_unlock() after this because
7672 * chip reset below will undo the nvram lock.
7673 */
7674 tp->nvram_lock_cnt = 0;
1da177e4 7675
ee6a99b5
MC
7676 /* GRC_MISC_CFG core clock reset will clear the memory
7677 * enable bit in PCI register 4 and the MSI enable bit
7678 * on some chips, so we save relevant registers here.
7679 */
7680 tg3_save_pci_state(tp);
7681
d9ab5ad1 7682 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7683 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7684 tw32(GRC_FASTBOOT_PC, 0);
7685
1da177e4
LT
7686 /*
7687 * We must avoid the readl() that normally takes place.
7688 * It locks machines, causes machine checks, and other
7689 * fun things. So, temporarily disable the 5701
7690 * hardware workaround, while we do the reset.
7691 */
1ee582d8
MC
7692 write_op = tp->write32;
7693 if (write_op == tg3_write_flush_reg32)
7694 tp->write32 = tg3_write32;
1da177e4 7695
d18edcb2
MC
7696 /* Prevent the irq handler from reading or writing PCI registers
7697 * during chip reset when the memory enable bit in the PCI command
7698 * register may be cleared. The chip does not generate interrupt
7699 * at this time, but the irq handler may still be called due to irq
7700 * sharing or irqpoll.
7701 */
63c3a66f 7702 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7703 for (i = 0; i < tp->irq_cnt; i++) {
7704 struct tg3_napi *tnapi = &tp->napi[i];
7705 if (tnapi->hw_status) {
7706 tnapi->hw_status->status = 0;
7707 tnapi->hw_status->status_tag = 0;
7708 }
7709 tnapi->last_tag = 0;
7710 tnapi->last_irq_tag = 0;
b8fa2f3a 7711 }
d18edcb2 7712 smp_mb();
4f125f42
MC
7713
7714 for (i = 0; i < tp->irq_cnt; i++)
7715 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7716
255ca311
MC
7717 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7718 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7719 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7720 }
7721
1da177e4
LT
7722 /* do the reset */
7723 val = GRC_MISC_CFG_CORECLK_RESET;
7724
63c3a66f 7725 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7726 /* Force PCIe 1.0a mode */
7727 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7728 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7729 tr32(TG3_PCIE_PHY_TSTCTL) ==
7730 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7731 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7732
1da177e4
LT
7733 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7734 tw32(GRC_MISC_CFG, (1 << 29));
7735 val |= (1 << 29);
7736 }
7737 }
7738
b5d3772c
MC
7739 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7740 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7741 tw32(GRC_VCPU_EXT_CTRL,
7742 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7743 }
7744
f37500d3 7745 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7746 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7747 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7748
1da177e4
LT
7749 tw32(GRC_MISC_CFG, val);
7750
1ee582d8
MC
7751 /* restore 5701 hardware bug workaround write method */
7752 tp->write32 = write_op;
1da177e4
LT
7753
7754 /* Unfortunately, we have to delay before the PCI read back.
7755 * Some 575X chips even will not respond to a PCI cfg access
7756 * when the reset command is given to the chip.
7757 *
7758 * How do these hardware designers expect things to work
7759 * properly if the PCI write is posted for a long period
7760 * of time? It is always necessary to have some method by
7761 * which a register read back can occur to push the write
7762 * out which does the reset.
7763 *
7764 * For most tg3 variants the trick below was working.
7765 * Ho hum...
7766 */
7767 udelay(120);
7768
7769 /* Flush PCI posted writes. The normal MMIO registers
7770 * are inaccessible at this time so this is the only
7771 * way to make this reliably (actually, this is no longer
7772 * the case, see above). I tried to use indirect
7773 * register read/write but this upset some 5701 variants.
7774 */
7775 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7776
7777 udelay(120);
7778
708ebb3a 7779 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7780 u16 val16;
7781
1da177e4
LT
7782 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7783 int i;
7784 u32 cfg_val;
7785
7786 /* Wait for link training to complete. */
7787 for (i = 0; i < 5000; i++)
7788 udelay(100);
7789
7790 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7791 pci_write_config_dword(tp->pdev, 0xc4,
7792 cfg_val | (1 << 15));
7793 }
5e7dfd0f 7794
e7126997
MC
7795 /* Clear the "no snoop" and "relaxed ordering" bits. */
7796 pci_read_config_word(tp->pdev,
708ebb3a 7797 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7798 &val16);
7799 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7800 PCI_EXP_DEVCTL_NOSNOOP_EN);
7801 /*
7802 * Older PCIe devices only support the 128 byte
7803 * MPS setting. Enforce the restriction.
5e7dfd0f 7804 */
63c3a66f 7805 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7806 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7807 pci_write_config_word(tp->pdev,
708ebb3a 7808 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7809 val16);
5e7dfd0f 7810
cf79003d 7811 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7812
7813 /* Clear error status */
7814 pci_write_config_word(tp->pdev,
708ebb3a 7815 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7816 PCI_EXP_DEVSTA_CED |
7817 PCI_EXP_DEVSTA_NFED |
7818 PCI_EXP_DEVSTA_FED |
7819 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7820 }
7821
ee6a99b5 7822 tg3_restore_pci_state(tp);
1da177e4 7823
63c3a66f
JP
7824 tg3_flag_clear(tp, CHIP_RESETTING);
7825 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7826
ee6a99b5 7827 val = 0;
63c3a66f 7828 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7829 val = tr32(MEMARB_MODE);
ee6a99b5 7830 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7831
7832 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7833 tg3_stop_fw(tp);
7834 tw32(0x5000, 0x400);
7835 }
7836
7837 tw32(GRC_MODE, tp->grc_mode);
7838
7839 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7840 val = tr32(0xc4);
1da177e4
LT
7841
7842 tw32(0xc4, val | (1 << 15));
7843 }
7844
7845 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7846 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7847 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7848 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7849 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7850 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7851 }
7852
f07e9af3 7853 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7854 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7855 val = tp->mac_mode;
f07e9af3 7856 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7857 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7858 val = tp->mac_mode;
1da177e4 7859 } else
d2394e6b
MC
7860 val = 0;
7861
7862 tw32_f(MAC_MODE, val);
1da177e4
LT
7863 udelay(40);
7864
77b483f1
MC
7865 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7866
7a6f4369
MC
7867 err = tg3_poll_fw(tp);
7868 if (err)
7869 return err;
1da177e4 7870
0a9140cf
MC
7871 tg3_mdio_start(tp);
7872
63c3a66f 7873 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7874 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7875 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7876 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7877 val = tr32(0x7c00);
1da177e4
LT
7878
7879 tw32(0x7c00, val | (1 << 25));
7880 }
7881
d78b59f5
MC
7882 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7883 val = tr32(TG3_CPMU_CLCK_ORIDE);
7884 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7885 }
7886
1da177e4 7887 /* Reprobe ASF enable state. */
63c3a66f
JP
7888 tg3_flag_clear(tp, ENABLE_ASF);
7889 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7890 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7891 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7892 u32 nic_cfg;
7893
7894 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7895 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7896 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7897 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7898 if (tg3_flag(tp, 5750_PLUS))
7899 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7900 }
7901 }
7902
7903 return 0;
7904}
7905
1da177e4 7906/* tp->lock is held. */
944d980e 7907static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7908{
7909 int err;
7910
7911 tg3_stop_fw(tp);
7912
944d980e 7913 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7914
b3b7d6be 7915 tg3_abort_hw(tp, silent);
1da177e4
LT
7916 err = tg3_chip_reset(tp);
7917
daba2a63
MC
7918 __tg3_set_mac_addr(tp, 0);
7919
944d980e
MC
7920 tg3_write_sig_legacy(tp, kind);
7921 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7922
7923 if (err)
7924 return err;
7925
7926 return 0;
7927}
7928
1da177e4
LT
7929static int tg3_set_mac_addr(struct net_device *dev, void *p)
7930{
7931 struct tg3 *tp = netdev_priv(dev);
7932 struct sockaddr *addr = p;
986e0aeb 7933 int err = 0, skip_mac_1 = 0;
1da177e4 7934
f9804ddb
MC
7935 if (!is_valid_ether_addr(addr->sa_data))
7936 return -EINVAL;
7937
1da177e4
LT
7938 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7939
e75f7c90
MC
7940 if (!netif_running(dev))
7941 return 0;
7942
63c3a66f 7943 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7944 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7945
986e0aeb
MC
7946 addr0_high = tr32(MAC_ADDR_0_HIGH);
7947 addr0_low = tr32(MAC_ADDR_0_LOW);
7948 addr1_high = tr32(MAC_ADDR_1_HIGH);
7949 addr1_low = tr32(MAC_ADDR_1_LOW);
7950
7951 /* Skip MAC addr 1 if ASF is using it. */
7952 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7953 !(addr1_high == 0 && addr1_low == 0))
7954 skip_mac_1 = 1;
58712ef9 7955 }
986e0aeb
MC
7956 spin_lock_bh(&tp->lock);
7957 __tg3_set_mac_addr(tp, skip_mac_1);
7958 spin_unlock_bh(&tp->lock);
1da177e4 7959
b9ec6c1b 7960 return err;
1da177e4
LT
7961}
7962
7963/* tp->lock is held. */
7964static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7965 dma_addr_t mapping, u32 maxlen_flags,
7966 u32 nic_addr)
7967{
7968 tg3_write_mem(tp,
7969 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7970 ((u64) mapping >> 32));
7971 tg3_write_mem(tp,
7972 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7973 ((u64) mapping & 0xffffffff));
7974 tg3_write_mem(tp,
7975 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7976 maxlen_flags);
7977
63c3a66f 7978 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7979 tg3_write_mem(tp,
7980 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7981 nic_addr);
7982}
7983
7984static void __tg3_set_rx_mode(struct net_device *);
d244c892 7985static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7986{
b6080e12
MC
7987 int i;
7988
63c3a66f 7989 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7990 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7991 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7992 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7993 } else {
7994 tw32(HOSTCC_TXCOL_TICKS, 0);
7995 tw32(HOSTCC_TXMAX_FRAMES, 0);
7996 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7997 }
b6080e12 7998
63c3a66f 7999 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8000 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8001 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8002 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8003 } else {
b6080e12
MC
8004 tw32(HOSTCC_RXCOL_TICKS, 0);
8005 tw32(HOSTCC_RXMAX_FRAMES, 0);
8006 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8007 }
b6080e12 8008
63c3a66f 8009 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8010 u32 val = ec->stats_block_coalesce_usecs;
8011
b6080e12
MC
8012 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8013 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8014
15f9850d
DM
8015 if (!netif_carrier_ok(tp->dev))
8016 val = 0;
8017
8018 tw32(HOSTCC_STAT_COAL_TICKS, val);
8019 }
b6080e12
MC
8020
8021 for (i = 0; i < tp->irq_cnt - 1; i++) {
8022 u32 reg;
8023
8024 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8025 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8026 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8027 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8028 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8029 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8030
63c3a66f 8031 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8032 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8033 tw32(reg, ec->tx_coalesce_usecs);
8034 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8035 tw32(reg, ec->tx_max_coalesced_frames);
8036 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8037 tw32(reg, ec->tx_max_coalesced_frames_irq);
8038 }
b6080e12
MC
8039 }
8040
8041 for (; i < tp->irq_max - 1; i++) {
8042 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8043 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8044 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8045
63c3a66f 8046 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8047 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8048 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8049 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8050 }
b6080e12 8051 }
15f9850d 8052}
1da177e4 8053
2d31ecaf
MC
8054/* tp->lock is held. */
8055static void tg3_rings_reset(struct tg3 *tp)
8056{
8057 int i;
f77a6a8e 8058 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8059 struct tg3_napi *tnapi = &tp->napi[0];
8060
8061 /* Disable all transmit rings but the first. */
63c3a66f 8062 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8063 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8064 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8065 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
8066 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8067 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8068 else
8069 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8070
8071 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8072 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8073 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8074 BDINFO_FLAGS_DISABLED);
8075
8076
8077 /* Disable all receive return rings but the first. */
63c3a66f 8078 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8079 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8080 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8081 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
8082 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8083 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
8084 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8085 else
8086 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8087
8088 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8089 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8090 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8091 BDINFO_FLAGS_DISABLED);
8092
8093 /* Disable interrupts */
8094 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8095 tp->napi[0].chk_msi_cnt = 0;
8096 tp->napi[0].last_rx_cons = 0;
8097 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8098
8099 /* Zero mailbox registers. */
63c3a66f 8100 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8101 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8102 tp->napi[i].tx_prod = 0;
8103 tp->napi[i].tx_cons = 0;
63c3a66f 8104 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8105 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8106 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8107 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8108 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8109 tp->napi[i].last_rx_cons = 0;
8110 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8111 }
63c3a66f 8112 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8113 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8114 } else {
8115 tp->napi[0].tx_prod = 0;
8116 tp->napi[0].tx_cons = 0;
8117 tw32_mailbox(tp->napi[0].prodmbox, 0);
8118 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8119 }
2d31ecaf
MC
8120
8121 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8122 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8123 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8124 for (i = 0; i < 16; i++)
8125 tw32_tx_mbox(mbox + i * 8, 0);
8126 }
8127
8128 txrcb = NIC_SRAM_SEND_RCB;
8129 rxrcb = NIC_SRAM_RCV_RET_RCB;
8130
8131 /* Clear status block in ram. */
8132 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8133
8134 /* Set status block DMA address */
8135 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8136 ((u64) tnapi->status_mapping >> 32));
8137 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8138 ((u64) tnapi->status_mapping & 0xffffffff));
8139
f77a6a8e
MC
8140 if (tnapi->tx_ring) {
8141 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8142 (TG3_TX_RING_SIZE <<
8143 BDINFO_FLAGS_MAXLEN_SHIFT),
8144 NIC_SRAM_TX_BUFFER_DESC);
8145 txrcb += TG3_BDINFO_SIZE;
8146 }
8147
8148 if (tnapi->rx_rcb) {
8149 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8150 (tp->rx_ret_ring_mask + 1) <<
8151 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8152 rxrcb += TG3_BDINFO_SIZE;
8153 }
8154
8155 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8156
f77a6a8e
MC
8157 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8158 u64 mapping = (u64)tnapi->status_mapping;
8159 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8160 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8161
8162 /* Clear status block in ram. */
8163 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8164
19cfaecc
MC
8165 if (tnapi->tx_ring) {
8166 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8167 (TG3_TX_RING_SIZE <<
8168 BDINFO_FLAGS_MAXLEN_SHIFT),
8169 NIC_SRAM_TX_BUFFER_DESC);
8170 txrcb += TG3_BDINFO_SIZE;
8171 }
f77a6a8e
MC
8172
8173 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8174 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8175 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8176
8177 stblk += 8;
f77a6a8e
MC
8178 rxrcb += TG3_BDINFO_SIZE;
8179 }
2d31ecaf
MC
8180}
8181
eb07a940
MC
8182static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8183{
8184 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8185
63c3a66f
JP
8186 if (!tg3_flag(tp, 5750_PLUS) ||
8187 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8188 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8189 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8190 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8191 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8192 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8193 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8194 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8195 else
8196 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8197
8198 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8199 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8200
8201 val = min(nic_rep_thresh, host_rep_thresh);
8202 tw32(RCVBDI_STD_THRESH, val);
8203
63c3a66f 8204 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8205 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8206
63c3a66f 8207 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8208 return;
8209
513aa6ea 8210 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8211
8212 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8213
8214 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8215 tw32(RCVBDI_JUMBO_THRESH, val);
8216
63c3a66f 8217 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8218 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8219}
8220
1da177e4 8221/* tp->lock is held. */
8e7a22e3 8222static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8223{
8224 u32 val, rdmac_mode;
8225 int i, err, limit;
8fea32b9 8226 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8227
8228 tg3_disable_ints(tp);
8229
8230 tg3_stop_fw(tp);
8231
8232 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8233
63c3a66f 8234 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8235 tg3_abort_hw(tp, 1);
1da177e4 8236
699c0193
MC
8237 /* Enable MAC control of LPI */
8238 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8239 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8240 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8241 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8242
8243 tw32_f(TG3_CPMU_EEE_CTRL,
8244 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8245
a386b901
MC
8246 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8247 TG3_CPMU_EEEMD_LPI_IN_TX |
8248 TG3_CPMU_EEEMD_LPI_IN_RX |
8249 TG3_CPMU_EEEMD_EEE_ENABLE;
8250
8251 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8252 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8253
63c3a66f 8254 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8255 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8256
8257 tw32_f(TG3_CPMU_EEE_MODE, val);
8258
8259 tw32_f(TG3_CPMU_EEE_DBTMR1,
8260 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8261 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8262
8263 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8264 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8265 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8266 }
8267
603f1173 8268 if (reset_phy)
d4d2c558
MC
8269 tg3_phy_reset(tp);
8270
1da177e4
LT
8271 err = tg3_chip_reset(tp);
8272 if (err)
8273 return err;
8274
8275 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8276
bcb37f6c 8277 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8278 val = tr32(TG3_CPMU_CTRL);
8279 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8280 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8281
8282 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8283 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8284 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8285 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8286
8287 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8288 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8289 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8290 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8291
8292 val = tr32(TG3_CPMU_HST_ACC);
8293 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8294 val |= CPMU_HST_ACC_MACCLK_6_25;
8295 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8296 }
8297
33466d93
MC
8298 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8299 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8300 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8301 PCIE_PWR_MGMT_L1_THRESH_4MS;
8302 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8303
8304 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8305 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8306
8307 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8308
f40386c8
MC
8309 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8310 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8311 }
8312
63c3a66f 8313 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8314 u32 grc_mode = tr32(GRC_MODE);
8315
8316 /* Access the lower 1K of PL PCIE block registers. */
8317 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8318 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8319
8320 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8321 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8322 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8323
8324 tw32(GRC_MODE, grc_mode);
8325 }
8326
5093eedc
MC
8327 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8328 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8329 u32 grc_mode = tr32(GRC_MODE);
cea46462 8330
5093eedc
MC
8331 /* Access the lower 1K of PL PCIE block registers. */
8332 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8333 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8334
5093eedc
MC
8335 val = tr32(TG3_PCIE_TLDLPL_PORT +
8336 TG3_PCIE_PL_LO_PHYCTL5);
8337 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8338 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8339
5093eedc
MC
8340 tw32(GRC_MODE, grc_mode);
8341 }
a977dbe8 8342
1ff30a59
MC
8343 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8344 u32 grc_mode = tr32(GRC_MODE);
8345
8346 /* Access the lower 1K of DL PCIE block registers. */
8347 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8348 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8349
8350 val = tr32(TG3_PCIE_TLDLPL_PORT +
8351 TG3_PCIE_DL_LO_FTSMAX);
8352 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8353 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8354 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8355
8356 tw32(GRC_MODE, grc_mode);
8357 }
8358
a977dbe8
MC
8359 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8360 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8361 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8362 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8363 }
8364
1da177e4
LT
8365 /* This works around an issue with Athlon chipsets on
8366 * B3 tigon3 silicon. This bit has no effect on any
8367 * other revision. But do not set this on PCI Express
795d01c5 8368 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8369 */
63c3a66f
JP
8370 if (!tg3_flag(tp, CPMU_PRESENT)) {
8371 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8372 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8373 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8374 }
1da177e4
LT
8375
8376 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8377 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8378 val = tr32(TG3PCI_PCISTATE);
8379 val |= PCISTATE_RETRY_SAME_DMA;
8380 tw32(TG3PCI_PCISTATE, val);
8381 }
8382
63c3a66f 8383 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8384 /* Allow reads and writes to the
8385 * APE register and memory space.
8386 */
8387 val = tr32(TG3PCI_PCISTATE);
8388 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8389 PCISTATE_ALLOW_APE_SHMEM_WR |
8390 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8391 tw32(TG3PCI_PCISTATE, val);
8392 }
8393
1da177e4
LT
8394 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8395 /* Enable some hw fixes. */
8396 val = tr32(TG3PCI_MSI_DATA);
8397 val |= (1 << 26) | (1 << 28) | (1 << 29);
8398 tw32(TG3PCI_MSI_DATA, val);
8399 }
8400
8401 /* Descriptor ring init may make accesses to the
8402 * NIC SRAM area to setup the TX descriptors, so we
8403 * can only do this after the hardware has been
8404 * successfully reset.
8405 */
32d8c572
MC
8406 err = tg3_init_rings(tp);
8407 if (err)
8408 return err;
1da177e4 8409
63c3a66f 8410 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8411 val = tr32(TG3PCI_DMA_RW_CTRL) &
8412 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8413 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8414 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8415 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8416 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8417 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8418 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8419 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8420 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8421 /* This value is determined during the probe time DMA
8422 * engine test, tg3_test_dma.
8423 */
8424 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8425 }
1da177e4
LT
8426
8427 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8428 GRC_MODE_4X_NIC_SEND_RINGS |
8429 GRC_MODE_NO_TX_PHDR_CSUM |
8430 GRC_MODE_NO_RX_PHDR_CSUM);
8431 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8432
8433 /* Pseudo-header checksum is done by hardware logic and not
8434 * the offload processers, so make the chip do the pseudo-
8435 * header checksums on receive. For transmit it is more
8436 * convenient to do the pseudo-header checksum in software
8437 * as Linux does that on transmit for us in all cases.
8438 */
8439 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8440
8441 tw32(GRC_MODE,
8442 tp->grc_mode |
8443 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8444
8445 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8446 val = tr32(GRC_MISC_CFG);
8447 val &= ~0xff;
8448 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8449 tw32(GRC_MISC_CFG, val);
8450
8451 /* Initialize MBUF/DESC pool. */
63c3a66f 8452 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8453 /* Do nothing. */
8454 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8455 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8456 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8457 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8458 else
8459 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8460 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8461 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8462 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8463 int fw_len;
8464
077f849d 8465 fw_len = tp->fw_len;
1da177e4
LT
8466 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8467 tw32(BUFMGR_MB_POOL_ADDR,
8468 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8469 tw32(BUFMGR_MB_POOL_SIZE,
8470 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8471 }
1da177e4 8472
0f893dc6 8473 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8474 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8475 tp->bufmgr_config.mbuf_read_dma_low_water);
8476 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8477 tp->bufmgr_config.mbuf_mac_rx_low_water);
8478 tw32(BUFMGR_MB_HIGH_WATER,
8479 tp->bufmgr_config.mbuf_high_water);
8480 } else {
8481 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8482 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8483 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8484 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8485 tw32(BUFMGR_MB_HIGH_WATER,
8486 tp->bufmgr_config.mbuf_high_water_jumbo);
8487 }
8488 tw32(BUFMGR_DMA_LOW_WATER,
8489 tp->bufmgr_config.dma_low_water);
8490 tw32(BUFMGR_DMA_HIGH_WATER,
8491 tp->bufmgr_config.dma_high_water);
8492
d309a46e
MC
8493 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8494 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8495 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8496 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8497 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8498 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8499 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8500 tw32(BUFMGR_MODE, val);
1da177e4
LT
8501 for (i = 0; i < 2000; i++) {
8502 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8503 break;
8504 udelay(10);
8505 }
8506 if (i >= 2000) {
05dbe005 8507 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8508 return -ENODEV;
8509 }
8510
eb07a940
MC
8511 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8512 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8513
eb07a940 8514 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8515
8516 /* Initialize TG3_BDINFO's at:
8517 * RCVDBDI_STD_BD: standard eth size rx ring
8518 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8519 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8520 *
8521 * like so:
8522 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8523 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8524 * ring attribute flags
8525 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8526 *
8527 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8528 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8529 *
8530 * The size of each ring is fixed in the firmware, but the location is
8531 * configurable.
8532 */
8533 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8534 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8535 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8536 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8537 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8538 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8539 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8540
fdb72b38 8541 /* Disable the mini ring */
63c3a66f 8542 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8543 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8544 BDINFO_FLAGS_DISABLED);
8545
fdb72b38
MC
8546 /* Program the jumbo buffer descriptor ring control
8547 * blocks on those devices that have them.
8548 */
a0512944 8549 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8550 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8551
63c3a66f 8552 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8553 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8554 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8555 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8556 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8557 val = TG3_RX_JMB_RING_SIZE(tp) <<
8558 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8559 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8560 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8561 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8562 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8563 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8564 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8565 } else {
8566 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8567 BDINFO_FLAGS_DISABLED);
8568 }
8569
63c3a66f 8570 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8571 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8572 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8573 val |= (TG3_RX_STD_DMA_SZ << 2);
8574 } else
04380d40 8575 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8576 } else
de9f5230 8577 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8578
8579 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8580
411da640 8581 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8582 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8583
63c3a66f
JP
8584 tpr->rx_jmb_prod_idx =
8585 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8586 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8587
2d31ecaf
MC
8588 tg3_rings_reset(tp);
8589
1da177e4 8590 /* Initialize MAC address and backoff seed. */
986e0aeb 8591 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8592
8593 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8594 tw32(MAC_RX_MTU_SIZE,
8595 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8596
8597 /* The slot time is changed by tg3_setup_phy if we
8598 * run at gigabit with half duplex.
8599 */
f2096f94
MC
8600 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8601 (6 << TX_LENGTHS_IPG_SHIFT) |
8602 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8603
8604 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8605 val |= tr32(MAC_TX_LENGTHS) &
8606 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8607 TX_LENGTHS_CNT_DWN_VAL_MSK);
8608
8609 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8610
8611 /* Receive rules. */
8612 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8613 tw32(RCVLPC_CONFIG, 0x0181);
8614
8615 /* Calculate RDMAC_MODE setting early, we need it to determine
8616 * the RCVLPC_STATE_ENABLE mask.
8617 */
8618 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8619 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8620 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8621 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8622 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8623
deabaac8 8624 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8625 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8626
57e6983c 8627 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8628 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8629 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8630 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8631 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8632 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8633
c5908939
MC
8634 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8635 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8636 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8637 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8638 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8639 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8640 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8641 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8642 }
8643 }
8644
63c3a66f 8645 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8646 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8647
63c3a66f
JP
8648 if (tg3_flag(tp, HW_TSO_1) ||
8649 tg3_flag(tp, HW_TSO_2) ||
8650 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8651 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8652
108a6c16 8653 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8654 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8655 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8656 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8657
f2096f94
MC
8658 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8659 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8660
41a8a7ee
MC
8661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8662 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8663 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8664 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8665 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8666 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8667 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8668 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8669 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8670 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8671 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8672 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8673 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8674 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8675 }
41a8a7ee
MC
8676 tw32(TG3_RDMA_RSRVCTRL_REG,
8677 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8678 }
8679
d78b59f5
MC
8680 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8682 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8683 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8684 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8685 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8686 }
8687
1da177e4 8688 /* Receive/send statistics. */
63c3a66f 8689 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8690 val = tr32(RCVLPC_STATS_ENABLE);
8691 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8692 tw32(RCVLPC_STATS_ENABLE, val);
8693 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8694 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8695 val = tr32(RCVLPC_STATS_ENABLE);
8696 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8697 tw32(RCVLPC_STATS_ENABLE, val);
8698 } else {
8699 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8700 }
8701 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8702 tw32(SNDDATAI_STATSENAB, 0xffffff);
8703 tw32(SNDDATAI_STATSCTRL,
8704 (SNDDATAI_SCTRL_ENABLE |
8705 SNDDATAI_SCTRL_FASTUPD));
8706
8707 /* Setup host coalescing engine. */
8708 tw32(HOSTCC_MODE, 0);
8709 for (i = 0; i < 2000; i++) {
8710 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8711 break;
8712 udelay(10);
8713 }
8714
d244c892 8715 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8716
63c3a66f 8717 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8718 /* Status/statistics block address. See tg3_timer,
8719 * the tg3_periodic_fetch_stats call there, and
8720 * tg3_get_stats to see how this works for 5705/5750 chips.
8721 */
1da177e4
LT
8722 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8723 ((u64) tp->stats_mapping >> 32));
8724 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8725 ((u64) tp->stats_mapping & 0xffffffff));
8726 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8727
1da177e4 8728 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8729
8730 /* Clear statistics and status block memory areas */
8731 for (i = NIC_SRAM_STATS_BLK;
8732 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8733 i += sizeof(u32)) {
8734 tg3_write_mem(tp, i, 0);
8735 udelay(40);
8736 }
1da177e4
LT
8737 }
8738
8739 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8740
8741 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8742 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8743 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8744 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8745
f07e9af3
MC
8746 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8747 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8748 /* reset to prevent losing 1st rx packet intermittently */
8749 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8750 udelay(10);
8751 }
8752
3bda1258 8753 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8754 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8755 MAC_MODE_FHDE_ENABLE;
8756 if (tg3_flag(tp, ENABLE_APE))
8757 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8758 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8759 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8760 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8761 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8762 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8763 udelay(40);
8764
314fba34 8765 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8766 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8767 * register to preserve the GPIO settings for LOMs. The GPIOs,
8768 * whether used as inputs or outputs, are set by boot code after
8769 * reset.
8770 */
63c3a66f 8771 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8772 u32 gpio_mask;
8773
9d26e213
MC
8774 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8775 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8776 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8777
8778 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8779 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8780 GRC_LCLCTRL_GPIO_OUTPUT3;
8781
af36e6b6
MC
8782 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8783 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8784
aaf84465 8785 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8786 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8787
8788 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8789 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8790 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8791 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8792 }
1da177e4
LT
8793 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8794 udelay(100);
8795
63c3a66f 8796 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8797 val = tr32(MSGINT_MODE);
8798 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
5b39de91
MC
8799 if (!tg3_flag(tp, 1SHOT_MSI))
8800 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
8801 tw32(MSGINT_MODE, val);
8802 }
8803
63c3a66f 8804 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8805 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8806 udelay(40);
8807 }
8808
8809 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8810 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8811 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8812 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8813 WDMAC_MODE_LNGREAD_ENAB);
8814
c5908939
MC
8815 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8816 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8817 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8818 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8819 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8820 /* nothing */
8821 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8822 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8823 val |= WDMAC_MODE_RX_ACCEL;
8824 }
8825 }
8826
d9ab5ad1 8827 /* Enable host coalescing bug fix */
63c3a66f 8828 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8829 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8830
788a035e
MC
8831 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8832 val |= WDMAC_MODE_BURST_ALL_DATA;
8833
1da177e4
LT
8834 tw32_f(WDMAC_MODE, val);
8835 udelay(40);
8836
63c3a66f 8837 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8838 u16 pcix_cmd;
8839
8840 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8841 &pcix_cmd);
1da177e4 8842 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8843 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8844 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8845 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8846 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8847 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8848 }
9974a356
MC
8849 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8850 pcix_cmd);
1da177e4
LT
8851 }
8852
8853 tw32_f(RDMAC_MODE, rdmac_mode);
8854 udelay(40);
8855
8856 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8857 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8858 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8859
8860 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8861 tw32(SNDDATAC_MODE,
8862 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8863 else
8864 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8865
1da177e4
LT
8866 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8867 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8868 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8869 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8870 val |= RCVDBDI_MODE_LRG_RING_SZ;
8871 tw32(RCVDBDI_MODE, val);
1da177e4 8872 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8873 if (tg3_flag(tp, HW_TSO_1) ||
8874 tg3_flag(tp, HW_TSO_2) ||
8875 tg3_flag(tp, HW_TSO_3))
1da177e4 8876 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8877 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8878 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8879 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8880 tw32(SNDBDI_MODE, val);
1da177e4
LT
8881 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8882
8883 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8884 err = tg3_load_5701_a0_firmware_fix(tp);
8885 if (err)
8886 return err;
8887 }
8888
63c3a66f 8889 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8890 err = tg3_load_tso_firmware(tp);
8891 if (err)
8892 return err;
8893 }
1da177e4
LT
8894
8895 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8896
63c3a66f 8897 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8898 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8899 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8900
8901 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8902 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8903 tp->tx_mode &= ~val;
8904 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8905 }
8906
1da177e4
LT
8907 tw32_f(MAC_TX_MODE, tp->tx_mode);
8908 udelay(100);
8909
63c3a66f 8910 if (tg3_flag(tp, ENABLE_RSS)) {
9d53fa12 8911 int i = 0;
baf8a94a 8912 u32 reg = MAC_RSS_INDIR_TBL_0;
baf8a94a 8913
9d53fa12
MC
8914 if (tp->irq_cnt == 2) {
8915 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8916 tw32(reg, 0x0);
8917 reg += 4;
8918 }
8919 } else {
8920 u32 val;
baf8a94a 8921
9d53fa12
MC
8922 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8923 val = i % (tp->irq_cnt - 1);
8924 i++;
8925 for (; i % 8; i++) {
8926 val <<= 4;
8927 val |= (i % (tp->irq_cnt - 1));
8928 }
baf8a94a
MC
8929 tw32(reg, val);
8930 reg += 4;
8931 }
8932 }
8933
8934 /* Setup the "secret" hash key. */
8935 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8936 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8937 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8938 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8939 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8940 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8941 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8942 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8943 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8944 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8945 }
8946
1da177e4 8947 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8948 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8949 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8950
63c3a66f 8951 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8952 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8953 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8954 RX_MODE_RSS_IPV6_HASH_EN |
8955 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8956 RX_MODE_RSS_IPV4_HASH_EN |
8957 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8958
1da177e4
LT
8959 tw32_f(MAC_RX_MODE, tp->rx_mode);
8960 udelay(10);
8961
1da177e4
LT
8962 tw32(MAC_LED_CTRL, tp->led_ctrl);
8963
8964 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8965 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8966 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8967 udelay(10);
8968 }
8969 tw32_f(MAC_RX_MODE, tp->rx_mode);
8970 udelay(10);
8971
f07e9af3 8972 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8973 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8974 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8975 /* Set drive transmission level to 1.2V */
8976 /* only if the signal pre-emphasis bit is not set */
8977 val = tr32(MAC_SERDES_CFG);
8978 val &= 0xfffff000;
8979 val |= 0x880;
8980 tw32(MAC_SERDES_CFG, val);
8981 }
8982 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8983 tw32(MAC_SERDES_CFG, 0x616000);
8984 }
8985
8986 /* Prevent chip from dropping frames when flow control
8987 * is enabled.
8988 */
666bc831
MC
8989 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8990 val = 1;
8991 else
8992 val = 2;
8993 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8994
8995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8996 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 8997 /* Use hardware link auto-negotiation */
63c3a66f 8998 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
8999 }
9000
f07e9af3 9001 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9002 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9003 u32 tmp;
9004
9005 tmp = tr32(SERDES_RX_CTRL);
9006 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9007 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9008 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9009 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9010 }
9011
63c3a66f 9012 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
9013 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9014 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
9015 tp->link_config.speed = tp->link_config.orig_speed;
9016 tp->link_config.duplex = tp->link_config.orig_duplex;
9017 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9018 }
1da177e4 9019
dd477003
MC
9020 err = tg3_setup_phy(tp, 0);
9021 if (err)
9022 return err;
1da177e4 9023
f07e9af3
MC
9024 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9025 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9026 u32 tmp;
9027
9028 /* Clear CRC stats. */
9029 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9030 tg3_writephy(tp, MII_TG3_TEST1,
9031 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9032 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9033 }
1da177e4
LT
9034 }
9035 }
9036
9037 __tg3_set_rx_mode(tp->dev);
9038
9039 /* Initialize receive rules. */
9040 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9041 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9042 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9043 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9044
63c3a66f 9045 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9046 limit = 8;
9047 else
9048 limit = 16;
63c3a66f 9049 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9050 limit -= 4;
9051 switch (limit) {
9052 case 16:
9053 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9054 case 15:
9055 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9056 case 14:
9057 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9058 case 13:
9059 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9060 case 12:
9061 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9062 case 11:
9063 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9064 case 10:
9065 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9066 case 9:
9067 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9068 case 8:
9069 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9070 case 7:
9071 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9072 case 6:
9073 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9074 case 5:
9075 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9076 case 4:
9077 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9078 case 3:
9079 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9080 case 2:
9081 case 1:
9082
9083 default:
9084 break;
855e1111 9085 }
1da177e4 9086
63c3a66f 9087 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9088 /* Write our heartbeat update interval to APE. */
9089 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9090 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9091
1da177e4
LT
9092 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9093
1da177e4
LT
9094 return 0;
9095}
9096
9097/* Called at device open time to get the chip ready for
9098 * packet processing. Invoked with tp->lock held.
9099 */
8e7a22e3 9100static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9101{
1da177e4
LT
9102 tg3_switch_clocks(tp);
9103
9104 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9105
2f751b67 9106 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9107}
9108
9109#define TG3_STAT_ADD32(PSTAT, REG) \
9110do { u32 __val = tr32(REG); \
9111 (PSTAT)->low += __val; \
9112 if ((PSTAT)->low < __val) \
9113 (PSTAT)->high += 1; \
9114} while (0)
9115
9116static void tg3_periodic_fetch_stats(struct tg3 *tp)
9117{
9118 struct tg3_hw_stats *sp = tp->hw_stats;
9119
9120 if (!netif_carrier_ok(tp->dev))
9121 return;
9122
9123 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9124 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9125 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9126 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9127 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9128 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9129 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9130 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9131 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9132 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9133 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9134 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9135 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9136
9137 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9138 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9139 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9140 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9141 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9142 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9143 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9144 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9145 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9146 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9147 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9148 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9149 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9150 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9151
9152 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9153 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9154 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9155 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9156 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9157 } else {
9158 u32 val = tr32(HOSTCC_FLOW_ATTN);
9159 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9160 if (val) {
9161 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9162 sp->rx_discards.low += val;
9163 if (sp->rx_discards.low < val)
9164 sp->rx_discards.high += 1;
9165 }
9166 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9167 }
463d305b 9168 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9169}
9170
0e6cf6a9
MC
9171static void tg3_chk_missed_msi(struct tg3 *tp)
9172{
9173 u32 i;
9174
9175 for (i = 0; i < tp->irq_cnt; i++) {
9176 struct tg3_napi *tnapi = &tp->napi[i];
9177
9178 if (tg3_has_work(tnapi)) {
9179 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9180 tnapi->last_tx_cons == tnapi->tx_cons) {
9181 if (tnapi->chk_msi_cnt < 1) {
9182 tnapi->chk_msi_cnt++;
9183 return;
9184 }
7f230735 9185 tg3_msi(0, tnapi);
0e6cf6a9
MC
9186 }
9187 }
9188 tnapi->chk_msi_cnt = 0;
9189 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9190 tnapi->last_tx_cons = tnapi->tx_cons;
9191 }
9192}
9193
1da177e4
LT
9194static void tg3_timer(unsigned long __opaque)
9195{
9196 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9197
5b190624 9198 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9199 goto restart_timer;
9200
f47c11ee 9201 spin_lock(&tp->lock);
1da177e4 9202
0e6cf6a9
MC
9203 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9204 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9205 tg3_chk_missed_msi(tp);
9206
63c3a66f 9207 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9208 /* All of this garbage is because when using non-tagged
9209 * IRQ status the mailbox/status_block protocol the chip
9210 * uses with the cpu is race prone.
9211 */
898a56f8 9212 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9213 tw32(GRC_LOCAL_CTRL,
9214 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9215 } else {
9216 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9217 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9218 }
1da177e4 9219
fac9b83e 9220 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9221 spin_unlock(&tp->lock);
db219973 9222 tg3_reset_task_schedule(tp);
5b190624 9223 goto restart_timer;
fac9b83e 9224 }
1da177e4
LT
9225 }
9226
1da177e4
LT
9227 /* This part only runs once per second. */
9228 if (!--tp->timer_counter) {
63c3a66f 9229 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9230 tg3_periodic_fetch_stats(tp);
9231
b0c5943f
MC
9232 if (tp->setlpicnt && !--tp->setlpicnt)
9233 tg3_phy_eee_enable(tp);
52b02d04 9234
63c3a66f 9235 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9236 u32 mac_stat;
9237 int phy_event;
9238
9239 mac_stat = tr32(MAC_STATUS);
9240
9241 phy_event = 0;
f07e9af3 9242 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9243 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9244 phy_event = 1;
9245 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9246 phy_event = 1;
9247
9248 if (phy_event)
9249 tg3_setup_phy(tp, 0);
63c3a66f 9250 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9251 u32 mac_stat = tr32(MAC_STATUS);
9252 int need_setup = 0;
9253
9254 if (netif_carrier_ok(tp->dev) &&
9255 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9256 need_setup = 1;
9257 }
be98da6a 9258 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9259 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9260 MAC_STATUS_SIGNAL_DET))) {
9261 need_setup = 1;
9262 }
9263 if (need_setup) {
3d3ebe74
MC
9264 if (!tp->serdes_counter) {
9265 tw32_f(MAC_MODE,
9266 (tp->mac_mode &
9267 ~MAC_MODE_PORT_MODE_MASK));
9268 udelay(40);
9269 tw32_f(MAC_MODE, tp->mac_mode);
9270 udelay(40);
9271 }
1da177e4
LT
9272 tg3_setup_phy(tp, 0);
9273 }
f07e9af3 9274 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9275 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9276 tg3_serdes_parallel_detect(tp);
57d8b880 9277 }
1da177e4
LT
9278
9279 tp->timer_counter = tp->timer_multiplier;
9280 }
9281
130b8e4d
MC
9282 /* Heartbeat is only sent once every 2 seconds.
9283 *
9284 * The heartbeat is to tell the ASF firmware that the host
9285 * driver is still alive. In the event that the OS crashes,
9286 * ASF needs to reset the hardware to free up the FIFO space
9287 * that may be filled with rx packets destined for the host.
9288 * If the FIFO is full, ASF will no longer function properly.
9289 *
9290 * Unintended resets have been reported on real time kernels
9291 * where the timer doesn't run on time. Netpoll will also have
9292 * same problem.
9293 *
9294 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9295 * to check the ring condition when the heartbeat is expiring
9296 * before doing the reset. This will prevent most unintended
9297 * resets.
9298 */
1da177e4 9299 if (!--tp->asf_counter) {
63c3a66f 9300 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9301 tg3_wait_for_event_ack(tp);
9302
bbadf503 9303 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9304 FWCMD_NICDRV_ALIVE3);
bbadf503 9305 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9306 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9307 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9308
9309 tg3_generate_fw_event(tp);
1da177e4
LT
9310 }
9311 tp->asf_counter = tp->asf_multiplier;
9312 }
9313
f47c11ee 9314 spin_unlock(&tp->lock);
1da177e4 9315
f475f163 9316restart_timer:
1da177e4
LT
9317 tp->timer.expires = jiffies + tp->timer_offset;
9318 add_timer(&tp->timer);
9319}
9320
4f125f42 9321static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9322{
7d12e780 9323 irq_handler_t fn;
fcfa0a32 9324 unsigned long flags;
4f125f42
MC
9325 char *name;
9326 struct tg3_napi *tnapi = &tp->napi[irq_num];
9327
9328 if (tp->irq_cnt == 1)
9329 name = tp->dev->name;
9330 else {
9331 name = &tnapi->irq_lbl[0];
9332 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9333 name[IFNAMSIZ-1] = 0;
9334 }
fcfa0a32 9335
63c3a66f 9336 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9337 fn = tg3_msi;
63c3a66f 9338 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9339 fn = tg3_msi_1shot;
ab392d2d 9340 flags = 0;
fcfa0a32
MC
9341 } else {
9342 fn = tg3_interrupt;
63c3a66f 9343 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9344 fn = tg3_interrupt_tagged;
ab392d2d 9345 flags = IRQF_SHARED;
fcfa0a32 9346 }
4f125f42
MC
9347
9348 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9349}
9350
7938109f
MC
9351static int tg3_test_interrupt(struct tg3 *tp)
9352{
09943a18 9353 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9354 struct net_device *dev = tp->dev;
b16250e3 9355 int err, i, intr_ok = 0;
f6eb9b1f 9356 u32 val;
7938109f 9357
d4bc3927
MC
9358 if (!netif_running(dev))
9359 return -ENODEV;
9360
7938109f
MC
9361 tg3_disable_ints(tp);
9362
4f125f42 9363 free_irq(tnapi->irq_vec, tnapi);
7938109f 9364
f6eb9b1f
MC
9365 /*
9366 * Turn off MSI one shot mode. Otherwise this test has no
9367 * observable way to know whether the interrupt was delivered.
9368 */
3aa1cdf8 9369 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9370 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9371 tw32(MSGINT_MODE, val);
9372 }
9373
4f125f42 9374 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9375 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9376 if (err)
9377 return err;
9378
898a56f8 9379 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9380 tg3_enable_ints(tp);
9381
9382 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9383 tnapi->coal_now);
7938109f
MC
9384
9385 for (i = 0; i < 5; i++) {
b16250e3
MC
9386 u32 int_mbox, misc_host_ctrl;
9387
898a56f8 9388 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9389 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9390
9391 if ((int_mbox != 0) ||
9392 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9393 intr_ok = 1;
7938109f 9394 break;
b16250e3
MC
9395 }
9396
3aa1cdf8
MC
9397 if (tg3_flag(tp, 57765_PLUS) &&
9398 tnapi->hw_status->status_tag != tnapi->last_tag)
9399 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9400
7938109f
MC
9401 msleep(10);
9402 }
9403
9404 tg3_disable_ints(tp);
9405
4f125f42 9406 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9407
4f125f42 9408 err = tg3_request_irq(tp, 0);
7938109f
MC
9409
9410 if (err)
9411 return err;
9412
f6eb9b1f
MC
9413 if (intr_ok) {
9414 /* Reenable MSI one shot mode. */
5b39de91 9415 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9416 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9417 tw32(MSGINT_MODE, val);
9418 }
7938109f 9419 return 0;
f6eb9b1f 9420 }
7938109f
MC
9421
9422 return -EIO;
9423}
9424
9425/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9426 * successfully restored
9427 */
9428static int tg3_test_msi(struct tg3 *tp)
9429{
7938109f
MC
9430 int err;
9431 u16 pci_cmd;
9432
63c3a66f 9433 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9434 return 0;
9435
9436 /* Turn off SERR reporting in case MSI terminates with Master
9437 * Abort.
9438 */
9439 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9440 pci_write_config_word(tp->pdev, PCI_COMMAND,
9441 pci_cmd & ~PCI_COMMAND_SERR);
9442
9443 err = tg3_test_interrupt(tp);
9444
9445 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9446
9447 if (!err)
9448 return 0;
9449
9450 /* other failures */
9451 if (err != -EIO)
9452 return err;
9453
9454 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9455 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9456 "to INTx mode. Please report this failure to the PCI "
9457 "maintainer and include system chipset information\n");
7938109f 9458
4f125f42 9459 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9460
7938109f
MC
9461 pci_disable_msi(tp->pdev);
9462
63c3a66f 9463 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9464 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9465
4f125f42 9466 err = tg3_request_irq(tp, 0);
7938109f
MC
9467 if (err)
9468 return err;
9469
9470 /* Need to reset the chip because the MSI cycle may have terminated
9471 * with Master Abort.
9472 */
f47c11ee 9473 tg3_full_lock(tp, 1);
7938109f 9474
944d980e 9475 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9476 err = tg3_init_hw(tp, 1);
7938109f 9477
f47c11ee 9478 tg3_full_unlock(tp);
7938109f
MC
9479
9480 if (err)
4f125f42 9481 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9482
9483 return err;
9484}
9485
9e9fd12d
MC
9486static int tg3_request_firmware(struct tg3 *tp)
9487{
9488 const __be32 *fw_data;
9489
9490 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9491 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9492 tp->fw_needed);
9e9fd12d
MC
9493 return -ENOENT;
9494 }
9495
9496 fw_data = (void *)tp->fw->data;
9497
9498 /* Firmware blob starts with version numbers, followed by
9499 * start address and _full_ length including BSS sections
9500 * (which must be longer than the actual data, of course
9501 */
9502
9503 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9504 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9505 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9506 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9507 release_firmware(tp->fw);
9508 tp->fw = NULL;
9509 return -EINVAL;
9510 }
9511
9512 /* We no longer need firmware; we have it. */
9513 tp->fw_needed = NULL;
9514 return 0;
9515}
9516
679563f4
MC
9517static bool tg3_enable_msix(struct tg3 *tp)
9518{
9519 int i, rc, cpus = num_online_cpus();
9520 struct msix_entry msix_ent[tp->irq_max];
9521
9522 if (cpus == 1)
9523 /* Just fallback to the simpler MSI mode. */
9524 return false;
9525
9526 /*
9527 * We want as many rx rings enabled as there are cpus.
9528 * The first MSIX vector only deals with link interrupts, etc,
9529 * so we add one to the number of vectors we are requesting.
9530 */
9531 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9532
9533 for (i = 0; i < tp->irq_max; i++) {
9534 msix_ent[i].entry = i;
9535 msix_ent[i].vector = 0;
9536 }
9537
9538 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9539 if (rc < 0) {
9540 return false;
9541 } else if (rc != 0) {
679563f4
MC
9542 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9543 return false;
05dbe005
JP
9544 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9545 tp->irq_cnt, rc);
679563f4
MC
9546 tp->irq_cnt = rc;
9547 }
9548
9549 for (i = 0; i < tp->irq_max; i++)
9550 tp->napi[i].irq_vec = msix_ent[i].vector;
9551
2ddaad39
BH
9552 netif_set_real_num_tx_queues(tp->dev, 1);
9553 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9554 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9555 pci_disable_msix(tp->pdev);
9556 return false;
9557 }
b92b9040
MC
9558
9559 if (tp->irq_cnt > 1) {
63c3a66f 9560 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9561
9562 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9563 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9564 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9565 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9566 }
9567 }
2430b031 9568
679563f4
MC
9569 return true;
9570}
9571
07b0173c
MC
9572static void tg3_ints_init(struct tg3 *tp)
9573{
63c3a66f
JP
9574 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9575 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9576 /* All MSI supporting chips should support tagged
9577 * status. Assert that this is the case.
9578 */
5129c3a3
MC
9579 netdev_warn(tp->dev,
9580 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9581 goto defcfg;
07b0173c 9582 }
4f125f42 9583
63c3a66f
JP
9584 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9585 tg3_flag_set(tp, USING_MSIX);
9586 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9587 tg3_flag_set(tp, USING_MSI);
679563f4 9588
63c3a66f 9589 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9590 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9591 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9592 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9593 if (!tg3_flag(tp, 1SHOT_MSI))
9594 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9595 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9596 }
9597defcfg:
63c3a66f 9598 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9599 tp->irq_cnt = 1;
9600 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9601 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9602 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9603 }
07b0173c
MC
9604}
9605
9606static void tg3_ints_fini(struct tg3 *tp)
9607{
63c3a66f 9608 if (tg3_flag(tp, USING_MSIX))
679563f4 9609 pci_disable_msix(tp->pdev);
63c3a66f 9610 else if (tg3_flag(tp, USING_MSI))
679563f4 9611 pci_disable_msi(tp->pdev);
63c3a66f
JP
9612 tg3_flag_clear(tp, USING_MSI);
9613 tg3_flag_clear(tp, USING_MSIX);
9614 tg3_flag_clear(tp, ENABLE_RSS);
9615 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9616}
9617
1da177e4
LT
9618static int tg3_open(struct net_device *dev)
9619{
9620 struct tg3 *tp = netdev_priv(dev);
4f125f42 9621 int i, err;
1da177e4 9622
9e9fd12d
MC
9623 if (tp->fw_needed) {
9624 err = tg3_request_firmware(tp);
9625 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9626 if (err)
9627 return err;
9628 } else if (err) {
05dbe005 9629 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9630 tg3_flag_clear(tp, TSO_CAPABLE);
9631 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9632 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9633 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9634 }
9635 }
9636
c49a1561
MC
9637 netif_carrier_off(tp->dev);
9638
c866b7ea 9639 err = tg3_power_up(tp);
2f751b67 9640 if (err)
bc1c7567 9641 return err;
2f751b67
MC
9642
9643 tg3_full_lock(tp, 0);
bc1c7567 9644
1da177e4 9645 tg3_disable_ints(tp);
63c3a66f 9646 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9647
f47c11ee 9648 tg3_full_unlock(tp);
1da177e4 9649
679563f4
MC
9650 /*
9651 * Setup interrupts first so we know how
9652 * many NAPI resources to allocate
9653 */
9654 tg3_ints_init(tp);
9655
1da177e4
LT
9656 /* The placement of this call is tied
9657 * to the setup and use of Host TX descriptors.
9658 */
9659 err = tg3_alloc_consistent(tp);
9660 if (err)
679563f4 9661 goto err_out1;
88b06bc2 9662
66cfd1bd
MC
9663 tg3_napi_init(tp);
9664
fed97810 9665 tg3_napi_enable(tp);
1da177e4 9666
4f125f42
MC
9667 for (i = 0; i < tp->irq_cnt; i++) {
9668 struct tg3_napi *tnapi = &tp->napi[i];
9669 err = tg3_request_irq(tp, i);
9670 if (err) {
5bc09186
MC
9671 for (i--; i >= 0; i--) {
9672 tnapi = &tp->napi[i];
4f125f42 9673 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
9674 }
9675 goto err_out2;
4f125f42
MC
9676 }
9677 }
1da177e4 9678
f47c11ee 9679 tg3_full_lock(tp, 0);
1da177e4 9680
8e7a22e3 9681 err = tg3_init_hw(tp, 1);
1da177e4 9682 if (err) {
944d980e 9683 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9684 tg3_free_rings(tp);
9685 } else {
0e6cf6a9
MC
9686 if (tg3_flag(tp, TAGGED_STATUS) &&
9687 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9688 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
fac9b83e
DM
9689 tp->timer_offset = HZ;
9690 else
9691 tp->timer_offset = HZ / 10;
9692
9693 BUG_ON(tp->timer_offset > HZ);
9694 tp->timer_counter = tp->timer_multiplier =
9695 (HZ / tp->timer_offset);
9696 tp->asf_counter = tp->asf_multiplier =
28fbef78 9697 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9698
9699 init_timer(&tp->timer);
9700 tp->timer.expires = jiffies + tp->timer_offset;
9701 tp->timer.data = (unsigned long) tp;
9702 tp->timer.function = tg3_timer;
1da177e4
LT
9703 }
9704
f47c11ee 9705 tg3_full_unlock(tp);
1da177e4 9706
07b0173c 9707 if (err)
679563f4 9708 goto err_out3;
1da177e4 9709
63c3a66f 9710 if (tg3_flag(tp, USING_MSI)) {
7938109f 9711 err = tg3_test_msi(tp);
fac9b83e 9712
7938109f 9713 if (err) {
f47c11ee 9714 tg3_full_lock(tp, 0);
944d980e 9715 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9716 tg3_free_rings(tp);
f47c11ee 9717 tg3_full_unlock(tp);
7938109f 9718
679563f4 9719 goto err_out2;
7938109f 9720 }
fcfa0a32 9721
63c3a66f 9722 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9723 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9724
f6eb9b1f
MC
9725 tw32(PCIE_TRANSACTION_CFG,
9726 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9727 }
7938109f
MC
9728 }
9729
b02fd9e3
MC
9730 tg3_phy_start(tp);
9731
f47c11ee 9732 tg3_full_lock(tp, 0);
1da177e4 9733
7938109f 9734 add_timer(&tp->timer);
63c3a66f 9735 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9736 tg3_enable_ints(tp);
9737
f47c11ee 9738 tg3_full_unlock(tp);
1da177e4 9739
fe5f5787 9740 netif_tx_start_all_queues(dev);
1da177e4 9741
06c03c02
MB
9742 /*
9743 * Reset loopback feature if it was turned on while the device was down
9744 * make sure that it's installed properly now.
9745 */
9746 if (dev->features & NETIF_F_LOOPBACK)
9747 tg3_set_loopback(dev, dev->features);
9748
1da177e4 9749 return 0;
07b0173c 9750
679563f4 9751err_out3:
4f125f42
MC
9752 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9753 struct tg3_napi *tnapi = &tp->napi[i];
9754 free_irq(tnapi->irq_vec, tnapi);
9755 }
07b0173c 9756
679563f4 9757err_out2:
fed97810 9758 tg3_napi_disable(tp);
66cfd1bd 9759 tg3_napi_fini(tp);
07b0173c 9760 tg3_free_consistent(tp);
679563f4
MC
9761
9762err_out1:
9763 tg3_ints_fini(tp);
cd0d7228
MC
9764 tg3_frob_aux_power(tp, false);
9765 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9766 return err;
1da177e4
LT
9767}
9768
511d2224
ED
9769static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9770 struct rtnl_link_stats64 *);
1da177e4
LT
9771static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9772
9773static int tg3_close(struct net_device *dev)
9774{
4f125f42 9775 int i;
1da177e4
LT
9776 struct tg3 *tp = netdev_priv(dev);
9777
fed97810 9778 tg3_napi_disable(tp);
db219973 9779 tg3_reset_task_cancel(tp);
7faa006f 9780
fe5f5787 9781 netif_tx_stop_all_queues(dev);
1da177e4
LT
9782
9783 del_timer_sync(&tp->timer);
9784
24bb4fb6
MC
9785 tg3_phy_stop(tp);
9786
f47c11ee 9787 tg3_full_lock(tp, 1);
1da177e4
LT
9788
9789 tg3_disable_ints(tp);
9790
944d980e 9791 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9792 tg3_free_rings(tp);
63c3a66f 9793 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9794
f47c11ee 9795 tg3_full_unlock(tp);
1da177e4 9796
4f125f42
MC
9797 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9798 struct tg3_napi *tnapi = &tp->napi[i];
9799 free_irq(tnapi->irq_vec, tnapi);
9800 }
07b0173c
MC
9801
9802 tg3_ints_fini(tp);
1da177e4 9803
511d2224
ED
9804 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9805
1da177e4
LT
9806 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9807 sizeof(tp->estats_prev));
9808
66cfd1bd
MC
9809 tg3_napi_fini(tp);
9810
1da177e4
LT
9811 tg3_free_consistent(tp);
9812
c866b7ea 9813 tg3_power_down(tp);
bc1c7567
MC
9814
9815 netif_carrier_off(tp->dev);
9816
1da177e4
LT
9817 return 0;
9818}
9819
511d2224 9820static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9821{
9822 return ((u64)val->high << 32) | ((u64)val->low);
9823}
9824
511d2224 9825static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9826{
9827 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9828
f07e9af3 9829 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9830 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9831 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9832 u32 val;
9833
f47c11ee 9834 spin_lock_bh(&tp->lock);
569a5df8
MC
9835 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9836 tg3_writephy(tp, MII_TG3_TEST1,
9837 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9838 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9839 } else
9840 val = 0;
f47c11ee 9841 spin_unlock_bh(&tp->lock);
1da177e4
LT
9842
9843 tp->phy_crc_errors += val;
9844
9845 return tp->phy_crc_errors;
9846 }
9847
9848 return get_stat64(&hw_stats->rx_fcs_errors);
9849}
9850
9851#define ESTAT_ADD(member) \
9852 estats->member = old_estats->member + \
511d2224 9853 get_stat64(&hw_stats->member)
1da177e4
LT
9854
9855static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9856{
9857 struct tg3_ethtool_stats *estats = &tp->estats;
9858 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9859 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9860
9861 if (!hw_stats)
9862 return old_estats;
9863
9864 ESTAT_ADD(rx_octets);
9865 ESTAT_ADD(rx_fragments);
9866 ESTAT_ADD(rx_ucast_packets);
9867 ESTAT_ADD(rx_mcast_packets);
9868 ESTAT_ADD(rx_bcast_packets);
9869 ESTAT_ADD(rx_fcs_errors);
9870 ESTAT_ADD(rx_align_errors);
9871 ESTAT_ADD(rx_xon_pause_rcvd);
9872 ESTAT_ADD(rx_xoff_pause_rcvd);
9873 ESTAT_ADD(rx_mac_ctrl_rcvd);
9874 ESTAT_ADD(rx_xoff_entered);
9875 ESTAT_ADD(rx_frame_too_long_errors);
9876 ESTAT_ADD(rx_jabbers);
9877 ESTAT_ADD(rx_undersize_packets);
9878 ESTAT_ADD(rx_in_length_errors);
9879 ESTAT_ADD(rx_out_length_errors);
9880 ESTAT_ADD(rx_64_or_less_octet_packets);
9881 ESTAT_ADD(rx_65_to_127_octet_packets);
9882 ESTAT_ADD(rx_128_to_255_octet_packets);
9883 ESTAT_ADD(rx_256_to_511_octet_packets);
9884 ESTAT_ADD(rx_512_to_1023_octet_packets);
9885 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9886 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9887 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9888 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9889 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9890
9891 ESTAT_ADD(tx_octets);
9892 ESTAT_ADD(tx_collisions);
9893 ESTAT_ADD(tx_xon_sent);
9894 ESTAT_ADD(tx_xoff_sent);
9895 ESTAT_ADD(tx_flow_control);
9896 ESTAT_ADD(tx_mac_errors);
9897 ESTAT_ADD(tx_single_collisions);
9898 ESTAT_ADD(tx_mult_collisions);
9899 ESTAT_ADD(tx_deferred);
9900 ESTAT_ADD(tx_excessive_collisions);
9901 ESTAT_ADD(tx_late_collisions);
9902 ESTAT_ADD(tx_collide_2times);
9903 ESTAT_ADD(tx_collide_3times);
9904 ESTAT_ADD(tx_collide_4times);
9905 ESTAT_ADD(tx_collide_5times);
9906 ESTAT_ADD(tx_collide_6times);
9907 ESTAT_ADD(tx_collide_7times);
9908 ESTAT_ADD(tx_collide_8times);
9909 ESTAT_ADD(tx_collide_9times);
9910 ESTAT_ADD(tx_collide_10times);
9911 ESTAT_ADD(tx_collide_11times);
9912 ESTAT_ADD(tx_collide_12times);
9913 ESTAT_ADD(tx_collide_13times);
9914 ESTAT_ADD(tx_collide_14times);
9915 ESTAT_ADD(tx_collide_15times);
9916 ESTAT_ADD(tx_ucast_packets);
9917 ESTAT_ADD(tx_mcast_packets);
9918 ESTAT_ADD(tx_bcast_packets);
9919 ESTAT_ADD(tx_carrier_sense_errors);
9920 ESTAT_ADD(tx_discards);
9921 ESTAT_ADD(tx_errors);
9922
9923 ESTAT_ADD(dma_writeq_full);
9924 ESTAT_ADD(dma_write_prioq_full);
9925 ESTAT_ADD(rxbds_empty);
9926 ESTAT_ADD(rx_discards);
9927 ESTAT_ADD(rx_errors);
9928 ESTAT_ADD(rx_threshold_hit);
9929
9930 ESTAT_ADD(dma_readq_full);
9931 ESTAT_ADD(dma_read_prioq_full);
9932 ESTAT_ADD(tx_comp_queue_full);
9933
9934 ESTAT_ADD(ring_set_send_prod_index);
9935 ESTAT_ADD(ring_status_update);
9936 ESTAT_ADD(nic_irqs);
9937 ESTAT_ADD(nic_avoided_irqs);
9938 ESTAT_ADD(nic_tx_threshold_hit);
9939
4452d099
MC
9940 ESTAT_ADD(mbuf_lwm_thresh_hit);
9941
1da177e4
LT
9942 return estats;
9943}
9944
511d2224
ED
9945static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9946 struct rtnl_link_stats64 *stats)
1da177e4
LT
9947{
9948 struct tg3 *tp = netdev_priv(dev);
511d2224 9949 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9950 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9951
9952 if (!hw_stats)
9953 return old_stats;
9954
9955 stats->rx_packets = old_stats->rx_packets +
9956 get_stat64(&hw_stats->rx_ucast_packets) +
9957 get_stat64(&hw_stats->rx_mcast_packets) +
9958 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9959
1da177e4
LT
9960 stats->tx_packets = old_stats->tx_packets +
9961 get_stat64(&hw_stats->tx_ucast_packets) +
9962 get_stat64(&hw_stats->tx_mcast_packets) +
9963 get_stat64(&hw_stats->tx_bcast_packets);
9964
9965 stats->rx_bytes = old_stats->rx_bytes +
9966 get_stat64(&hw_stats->rx_octets);
9967 stats->tx_bytes = old_stats->tx_bytes +
9968 get_stat64(&hw_stats->tx_octets);
9969
9970 stats->rx_errors = old_stats->rx_errors +
4f63b877 9971 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9972 stats->tx_errors = old_stats->tx_errors +
9973 get_stat64(&hw_stats->tx_errors) +
9974 get_stat64(&hw_stats->tx_mac_errors) +
9975 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9976 get_stat64(&hw_stats->tx_discards);
9977
9978 stats->multicast = old_stats->multicast +
9979 get_stat64(&hw_stats->rx_mcast_packets);
9980 stats->collisions = old_stats->collisions +
9981 get_stat64(&hw_stats->tx_collisions);
9982
9983 stats->rx_length_errors = old_stats->rx_length_errors +
9984 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9985 get_stat64(&hw_stats->rx_undersize_packets);
9986
9987 stats->rx_over_errors = old_stats->rx_over_errors +
9988 get_stat64(&hw_stats->rxbds_empty);
9989 stats->rx_frame_errors = old_stats->rx_frame_errors +
9990 get_stat64(&hw_stats->rx_align_errors);
9991 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9992 get_stat64(&hw_stats->tx_discards);
9993 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9994 get_stat64(&hw_stats->tx_carrier_sense_errors);
9995
9996 stats->rx_crc_errors = old_stats->rx_crc_errors +
9997 calc_crc_errors(tp);
9998
4f63b877
JL
9999 stats->rx_missed_errors = old_stats->rx_missed_errors +
10000 get_stat64(&hw_stats->rx_discards);
10001
b0057c51 10002 stats->rx_dropped = tp->rx_dropped;
48855432 10003 stats->tx_dropped = tp->tx_dropped;
b0057c51 10004
1da177e4
LT
10005 return stats;
10006}
10007
10008static inline u32 calc_crc(unsigned char *buf, int len)
10009{
10010 u32 reg;
10011 u32 tmp;
10012 int j, k;
10013
10014 reg = 0xffffffff;
10015
10016 for (j = 0; j < len; j++) {
10017 reg ^= buf[j];
10018
10019 for (k = 0; k < 8; k++) {
10020 tmp = reg & 0x01;
10021
10022 reg >>= 1;
10023
859a5887 10024 if (tmp)
1da177e4 10025 reg ^= 0xedb88320;
1da177e4
LT
10026 }
10027 }
10028
10029 return ~reg;
10030}
10031
10032static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
10033{
10034 /* accept or reject all multicast frames */
10035 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
10036 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
10037 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10038 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10039}
10040
10041static void __tg3_set_rx_mode(struct net_device *dev)
10042{
10043 struct tg3 *tp = netdev_priv(dev);
10044 u32 rx_mode;
10045
10046 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10047 RX_MODE_KEEP_VLAN_TAG);
10048
bf933c80 10049#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
10050 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10051 * flag clear.
10052 */
63c3a66f 10053 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10054 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10055#endif
10056
10057 if (dev->flags & IFF_PROMISC) {
10058 /* Promiscuous mode. */
10059 rx_mode |= RX_MODE_PROMISC;
10060 } else if (dev->flags & IFF_ALLMULTI) {
10061 /* Accept all multicast. */
de6f31eb 10062 tg3_set_multi(tp, 1);
4cd24eaf 10063 } else if (netdev_mc_empty(dev)) {
1da177e4 10064 /* Reject all multicast. */
de6f31eb 10065 tg3_set_multi(tp, 0);
1da177e4
LT
10066 } else {
10067 /* Accept one or more multicast(s). */
22bedad3 10068 struct netdev_hw_addr *ha;
1da177e4
LT
10069 u32 mc_filter[4] = { 0, };
10070 u32 regidx;
10071 u32 bit;
10072 u32 crc;
10073
22bedad3
JP
10074 netdev_for_each_mc_addr(ha, dev) {
10075 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
10076 bit = ~crc & 0x7f;
10077 regidx = (bit & 0x60) >> 5;
10078 bit &= 0x1f;
10079 mc_filter[regidx] |= (1 << bit);
10080 }
10081
10082 tw32(MAC_HASH_REG_0, mc_filter[0]);
10083 tw32(MAC_HASH_REG_1, mc_filter[1]);
10084 tw32(MAC_HASH_REG_2, mc_filter[2]);
10085 tw32(MAC_HASH_REG_3, mc_filter[3]);
10086 }
10087
10088 if (rx_mode != tp->rx_mode) {
10089 tp->rx_mode = rx_mode;
10090 tw32_f(MAC_RX_MODE, rx_mode);
10091 udelay(10);
10092 }
10093}
10094
10095static void tg3_set_rx_mode(struct net_device *dev)
10096{
10097 struct tg3 *tp = netdev_priv(dev);
10098
e75f7c90
MC
10099 if (!netif_running(dev))
10100 return;
10101
f47c11ee 10102 tg3_full_lock(tp, 0);
1da177e4 10103 __tg3_set_rx_mode(dev);
f47c11ee 10104 tg3_full_unlock(tp);
1da177e4
LT
10105}
10106
1da177e4
LT
10107static int tg3_get_regs_len(struct net_device *dev)
10108{
97bd8e49 10109 return TG3_REG_BLK_SIZE;
1da177e4
LT
10110}
10111
10112static void tg3_get_regs(struct net_device *dev,
10113 struct ethtool_regs *regs, void *_p)
10114{
1da177e4 10115 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10116
10117 regs->version = 0;
10118
97bd8e49 10119 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10120
80096068 10121 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10122 return;
10123
f47c11ee 10124 tg3_full_lock(tp, 0);
1da177e4 10125
97bd8e49 10126 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10127
f47c11ee 10128 tg3_full_unlock(tp);
1da177e4
LT
10129}
10130
10131static int tg3_get_eeprom_len(struct net_device *dev)
10132{
10133 struct tg3 *tp = netdev_priv(dev);
10134
10135 return tp->nvram_size;
10136}
10137
1da177e4
LT
10138static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10139{
10140 struct tg3 *tp = netdev_priv(dev);
10141 int ret;
10142 u8 *pd;
b9fc7dc5 10143 u32 i, offset, len, b_offset, b_count;
a9dc529d 10144 __be32 val;
1da177e4 10145
63c3a66f 10146 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10147 return -EINVAL;
10148
80096068 10149 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10150 return -EAGAIN;
10151
1da177e4
LT
10152 offset = eeprom->offset;
10153 len = eeprom->len;
10154 eeprom->len = 0;
10155
10156 eeprom->magic = TG3_EEPROM_MAGIC;
10157
10158 if (offset & 3) {
10159 /* adjustments to start on required 4 byte boundary */
10160 b_offset = offset & 3;
10161 b_count = 4 - b_offset;
10162 if (b_count > len) {
10163 /* i.e. offset=1 len=2 */
10164 b_count = len;
10165 }
a9dc529d 10166 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10167 if (ret)
10168 return ret;
be98da6a 10169 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10170 len -= b_count;
10171 offset += b_count;
c6cdf436 10172 eeprom->len += b_count;
1da177e4
LT
10173 }
10174
25985edc 10175 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10176 pd = &data[eeprom->len];
10177 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10178 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10179 if (ret) {
10180 eeprom->len += i;
10181 return ret;
10182 }
1da177e4
LT
10183 memcpy(pd + i, &val, 4);
10184 }
10185 eeprom->len += i;
10186
10187 if (len & 3) {
10188 /* read last bytes not ending on 4 byte boundary */
10189 pd = &data[eeprom->len];
10190 b_count = len & 3;
10191 b_offset = offset + len - b_count;
a9dc529d 10192 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10193 if (ret)
10194 return ret;
b9fc7dc5 10195 memcpy(pd, &val, b_count);
1da177e4
LT
10196 eeprom->len += b_count;
10197 }
10198 return 0;
10199}
10200
6aa20a22 10201static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
10202
10203static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10204{
10205 struct tg3 *tp = netdev_priv(dev);
10206 int ret;
b9fc7dc5 10207 u32 offset, len, b_offset, odd_len;
1da177e4 10208 u8 *buf;
a9dc529d 10209 __be32 start, end;
1da177e4 10210
80096068 10211 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10212 return -EAGAIN;
10213
63c3a66f 10214 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10215 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10216 return -EINVAL;
10217
10218 offset = eeprom->offset;
10219 len = eeprom->len;
10220
10221 if ((b_offset = (offset & 3))) {
10222 /* adjustments to start on required 4 byte boundary */
a9dc529d 10223 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10224 if (ret)
10225 return ret;
1da177e4
LT
10226 len += b_offset;
10227 offset &= ~3;
1c8594b4
MC
10228 if (len < 4)
10229 len = 4;
1da177e4
LT
10230 }
10231
10232 odd_len = 0;
1c8594b4 10233 if (len & 3) {
1da177e4
LT
10234 /* adjustments to end on required 4 byte boundary */
10235 odd_len = 1;
10236 len = (len + 3) & ~3;
a9dc529d 10237 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10238 if (ret)
10239 return ret;
1da177e4
LT
10240 }
10241
10242 buf = data;
10243 if (b_offset || odd_len) {
10244 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10245 if (!buf)
1da177e4
LT
10246 return -ENOMEM;
10247 if (b_offset)
10248 memcpy(buf, &start, 4);
10249 if (odd_len)
10250 memcpy(buf+len-4, &end, 4);
10251 memcpy(buf + b_offset, data, eeprom->len);
10252 }
10253
10254 ret = tg3_nvram_write_block(tp, offset, len, buf);
10255
10256 if (buf != data)
10257 kfree(buf);
10258
10259 return ret;
10260}
10261
10262static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10263{
b02fd9e3
MC
10264 struct tg3 *tp = netdev_priv(dev);
10265
63c3a66f 10266 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10267 struct phy_device *phydev;
f07e9af3 10268 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10269 return -EAGAIN;
3f0e3ad7
MC
10270 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10271 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10272 }
6aa20a22 10273
1da177e4
LT
10274 cmd->supported = (SUPPORTED_Autoneg);
10275
f07e9af3 10276 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10277 cmd->supported |= (SUPPORTED_1000baseT_Half |
10278 SUPPORTED_1000baseT_Full);
10279
f07e9af3 10280 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10281 cmd->supported |= (SUPPORTED_100baseT_Half |
10282 SUPPORTED_100baseT_Full |
10283 SUPPORTED_10baseT_Half |
10284 SUPPORTED_10baseT_Full |
3bebab59 10285 SUPPORTED_TP);
ef348144
KK
10286 cmd->port = PORT_TP;
10287 } else {
1da177e4 10288 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10289 cmd->port = PORT_FIBRE;
10290 }
6aa20a22 10291
1da177e4 10292 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10293 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10294 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10295 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10296 cmd->advertising |= ADVERTISED_Pause;
10297 } else {
10298 cmd->advertising |= ADVERTISED_Pause |
10299 ADVERTISED_Asym_Pause;
10300 }
10301 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10302 cmd->advertising |= ADVERTISED_Asym_Pause;
10303 }
10304 }
1da177e4 10305 if (netif_running(dev)) {
70739497 10306 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10307 cmd->duplex = tp->link_config.active_duplex;
e348c5e7
MC
10308 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10309 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10310 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10311 else
10312 cmd->eth_tp_mdix = ETH_TP_MDI;
10313 }
64c22182 10314 } else {
70739497 10315 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10316 cmd->duplex = DUPLEX_INVALID;
e348c5e7 10317 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10318 }
882e9793 10319 cmd->phy_address = tp->phy_addr;
7e5856bd 10320 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10321 cmd->autoneg = tp->link_config.autoneg;
10322 cmd->maxtxpkt = 0;
10323 cmd->maxrxpkt = 0;
10324 return 0;
10325}
6aa20a22 10326
1da177e4
LT
10327static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10328{
10329 struct tg3 *tp = netdev_priv(dev);
25db0338 10330 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10331
63c3a66f 10332 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10333 struct phy_device *phydev;
f07e9af3 10334 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10335 return -EAGAIN;
3f0e3ad7
MC
10336 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10337 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10338 }
10339
7e5856bd
MC
10340 if (cmd->autoneg != AUTONEG_ENABLE &&
10341 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10342 return -EINVAL;
7e5856bd
MC
10343
10344 if (cmd->autoneg == AUTONEG_DISABLE &&
10345 cmd->duplex != DUPLEX_FULL &&
10346 cmd->duplex != DUPLEX_HALF)
37ff238d 10347 return -EINVAL;
1da177e4 10348
7e5856bd
MC
10349 if (cmd->autoneg == AUTONEG_ENABLE) {
10350 u32 mask = ADVERTISED_Autoneg |
10351 ADVERTISED_Pause |
10352 ADVERTISED_Asym_Pause;
10353
f07e9af3 10354 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10355 mask |= ADVERTISED_1000baseT_Half |
10356 ADVERTISED_1000baseT_Full;
10357
f07e9af3 10358 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10359 mask |= ADVERTISED_100baseT_Half |
10360 ADVERTISED_100baseT_Full |
10361 ADVERTISED_10baseT_Half |
10362 ADVERTISED_10baseT_Full |
10363 ADVERTISED_TP;
10364 else
10365 mask |= ADVERTISED_FIBRE;
10366
10367 if (cmd->advertising & ~mask)
10368 return -EINVAL;
10369
10370 mask &= (ADVERTISED_1000baseT_Half |
10371 ADVERTISED_1000baseT_Full |
10372 ADVERTISED_100baseT_Half |
10373 ADVERTISED_100baseT_Full |
10374 ADVERTISED_10baseT_Half |
10375 ADVERTISED_10baseT_Full);
10376
10377 cmd->advertising &= mask;
10378 } else {
f07e9af3 10379 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10380 if (speed != SPEED_1000)
7e5856bd
MC
10381 return -EINVAL;
10382
10383 if (cmd->duplex != DUPLEX_FULL)
10384 return -EINVAL;
10385 } else {
25db0338
DD
10386 if (speed != SPEED_100 &&
10387 speed != SPEED_10)
7e5856bd
MC
10388 return -EINVAL;
10389 }
10390 }
10391
f47c11ee 10392 tg3_full_lock(tp, 0);
1da177e4
LT
10393
10394 tp->link_config.autoneg = cmd->autoneg;
10395 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10396 tp->link_config.advertising = (cmd->advertising |
10397 ADVERTISED_Autoneg);
1da177e4
LT
10398 tp->link_config.speed = SPEED_INVALID;
10399 tp->link_config.duplex = DUPLEX_INVALID;
10400 } else {
10401 tp->link_config.advertising = 0;
25db0338 10402 tp->link_config.speed = speed;
1da177e4 10403 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10404 }
6aa20a22 10405
24fcad6b
MC
10406 tp->link_config.orig_speed = tp->link_config.speed;
10407 tp->link_config.orig_duplex = tp->link_config.duplex;
10408 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10409
1da177e4
LT
10410 if (netif_running(dev))
10411 tg3_setup_phy(tp, 1);
10412
f47c11ee 10413 tg3_full_unlock(tp);
6aa20a22 10414
1da177e4
LT
10415 return 0;
10416}
6aa20a22 10417
1da177e4
LT
10418static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10419{
10420 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10421
68aad78c
RJ
10422 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10423 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10424 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10425 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10426}
6aa20a22 10427
1da177e4
LT
10428static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10429{
10430 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10431
63c3a66f 10432 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10433 wol->supported = WAKE_MAGIC;
10434 else
10435 wol->supported = 0;
1da177e4 10436 wol->wolopts = 0;
63c3a66f 10437 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10438 wol->wolopts = WAKE_MAGIC;
10439 memset(&wol->sopass, 0, sizeof(wol->sopass));
10440}
6aa20a22 10441
1da177e4
LT
10442static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10443{
10444 struct tg3 *tp = netdev_priv(dev);
12dac075 10445 struct device *dp = &tp->pdev->dev;
6aa20a22 10446
1da177e4
LT
10447 if (wol->wolopts & ~WAKE_MAGIC)
10448 return -EINVAL;
10449 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10450 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10451 return -EINVAL;
6aa20a22 10452
f2dc0d18
RW
10453 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10454
f47c11ee 10455 spin_lock_bh(&tp->lock);
f2dc0d18 10456 if (device_may_wakeup(dp))
63c3a66f 10457 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10458 else
63c3a66f 10459 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10460 spin_unlock_bh(&tp->lock);
6aa20a22 10461
1da177e4
LT
10462 return 0;
10463}
6aa20a22 10464
1da177e4
LT
10465static u32 tg3_get_msglevel(struct net_device *dev)
10466{
10467 struct tg3 *tp = netdev_priv(dev);
10468 return tp->msg_enable;
10469}
6aa20a22 10470
1da177e4
LT
10471static void tg3_set_msglevel(struct net_device *dev, u32 value)
10472{
10473 struct tg3 *tp = netdev_priv(dev);
10474 tp->msg_enable = value;
10475}
6aa20a22 10476
1da177e4
LT
10477static int tg3_nway_reset(struct net_device *dev)
10478{
10479 struct tg3 *tp = netdev_priv(dev);
1da177e4 10480 int r;
6aa20a22 10481
1da177e4
LT
10482 if (!netif_running(dev))
10483 return -EAGAIN;
10484
f07e9af3 10485 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10486 return -EINVAL;
10487
63c3a66f 10488 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10489 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10490 return -EAGAIN;
3f0e3ad7 10491 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10492 } else {
10493 u32 bmcr;
10494
10495 spin_lock_bh(&tp->lock);
10496 r = -EINVAL;
10497 tg3_readphy(tp, MII_BMCR, &bmcr);
10498 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10499 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10500 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10501 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10502 BMCR_ANENABLE);
10503 r = 0;
10504 }
10505 spin_unlock_bh(&tp->lock);
1da177e4 10506 }
6aa20a22 10507
1da177e4
LT
10508 return r;
10509}
6aa20a22 10510
1da177e4
LT
10511static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10512{
10513 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10514
2c49a44d 10515 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10516 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10517 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10518 else
10519 ering->rx_jumbo_max_pending = 0;
10520
10521 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10522
10523 ering->rx_pending = tp->rx_pending;
63c3a66f 10524 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10525 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10526 else
10527 ering->rx_jumbo_pending = 0;
10528
f3f3f27e 10529 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10530}
6aa20a22 10531
1da177e4
LT
10532static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10533{
10534 struct tg3 *tp = netdev_priv(dev);
646c9edd 10535 int i, irq_sync = 0, err = 0;
6aa20a22 10536
2c49a44d
MC
10537 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10538 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10539 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10540 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10541 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10542 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10543 return -EINVAL;
6aa20a22 10544
bbe832c0 10545 if (netif_running(dev)) {
b02fd9e3 10546 tg3_phy_stop(tp);
1da177e4 10547 tg3_netif_stop(tp);
bbe832c0
MC
10548 irq_sync = 1;
10549 }
1da177e4 10550
bbe832c0 10551 tg3_full_lock(tp, irq_sync);
6aa20a22 10552
1da177e4
LT
10553 tp->rx_pending = ering->rx_pending;
10554
63c3a66f 10555 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10556 tp->rx_pending > 63)
10557 tp->rx_pending = 63;
10558 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10559
6fd45cb8 10560 for (i = 0; i < tp->irq_max; i++)
646c9edd 10561 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10562
10563 if (netif_running(dev)) {
944d980e 10564 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10565 err = tg3_restart_hw(tp, 1);
10566 if (!err)
10567 tg3_netif_start(tp);
1da177e4
LT
10568 }
10569
f47c11ee 10570 tg3_full_unlock(tp);
6aa20a22 10571
b02fd9e3
MC
10572 if (irq_sync && !err)
10573 tg3_phy_start(tp);
10574
b9ec6c1b 10575 return err;
1da177e4 10576}
6aa20a22 10577
1da177e4
LT
10578static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10579{
10580 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10581
63c3a66f 10582 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10583
e18ce346 10584 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10585 epause->rx_pause = 1;
10586 else
10587 epause->rx_pause = 0;
10588
e18ce346 10589 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10590 epause->tx_pause = 1;
10591 else
10592 epause->tx_pause = 0;
1da177e4 10593}
6aa20a22 10594
1da177e4
LT
10595static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10596{
10597 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10598 int err = 0;
6aa20a22 10599
63c3a66f 10600 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10601 u32 newadv;
10602 struct phy_device *phydev;
1da177e4 10603
2712168f 10604 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10605
2712168f
MC
10606 if (!(phydev->supported & SUPPORTED_Pause) ||
10607 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10608 (epause->rx_pause != epause->tx_pause)))
2712168f 10609 return -EINVAL;
1da177e4 10610
2712168f
MC
10611 tp->link_config.flowctrl = 0;
10612 if (epause->rx_pause) {
10613 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10614
10615 if (epause->tx_pause) {
10616 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10617 newadv = ADVERTISED_Pause;
b02fd9e3 10618 } else
2712168f
MC
10619 newadv = ADVERTISED_Pause |
10620 ADVERTISED_Asym_Pause;
10621 } else if (epause->tx_pause) {
10622 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10623 newadv = ADVERTISED_Asym_Pause;
10624 } else
10625 newadv = 0;
10626
10627 if (epause->autoneg)
63c3a66f 10628 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10629 else
63c3a66f 10630 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10631
f07e9af3 10632 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10633 u32 oldadv = phydev->advertising &
10634 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10635 if (oldadv != newadv) {
10636 phydev->advertising &=
10637 ~(ADVERTISED_Pause |
10638 ADVERTISED_Asym_Pause);
10639 phydev->advertising |= newadv;
10640 if (phydev->autoneg) {
10641 /*
10642 * Always renegotiate the link to
10643 * inform our link partner of our
10644 * flow control settings, even if the
10645 * flow control is forced. Let
10646 * tg3_adjust_link() do the final
10647 * flow control setup.
10648 */
10649 return phy_start_aneg(phydev);
b02fd9e3 10650 }
b02fd9e3 10651 }
b02fd9e3 10652
2712168f 10653 if (!epause->autoneg)
b02fd9e3 10654 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10655 } else {
10656 tp->link_config.orig_advertising &=
10657 ~(ADVERTISED_Pause |
10658 ADVERTISED_Asym_Pause);
10659 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10660 }
10661 } else {
10662 int irq_sync = 0;
10663
10664 if (netif_running(dev)) {
10665 tg3_netif_stop(tp);
10666 irq_sync = 1;
10667 }
10668
10669 tg3_full_lock(tp, irq_sync);
10670
10671 if (epause->autoneg)
63c3a66f 10672 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10673 else
63c3a66f 10674 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10675 if (epause->rx_pause)
e18ce346 10676 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10677 else
e18ce346 10678 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10679 if (epause->tx_pause)
e18ce346 10680 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10681 else
e18ce346 10682 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10683
10684 if (netif_running(dev)) {
10685 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10686 err = tg3_restart_hw(tp, 1);
10687 if (!err)
10688 tg3_netif_start(tp);
10689 }
10690
10691 tg3_full_unlock(tp);
10692 }
6aa20a22 10693
b9ec6c1b 10694 return err;
1da177e4 10695}
6aa20a22 10696
de6f31eb 10697static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10698{
b9f2c044
JG
10699 switch (sset) {
10700 case ETH_SS_TEST:
10701 return TG3_NUM_TEST;
10702 case ETH_SS_STATS:
10703 return TG3_NUM_STATS;
10704 default:
10705 return -EOPNOTSUPP;
10706 }
4cafd3f5
MC
10707}
10708
de6f31eb 10709static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10710{
10711 switch (stringset) {
10712 case ETH_SS_STATS:
10713 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10714 break;
4cafd3f5
MC
10715 case ETH_SS_TEST:
10716 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10717 break;
1da177e4
LT
10718 default:
10719 WARN_ON(1); /* we need a WARN() */
10720 break;
10721 }
10722}
10723
81b8709c 10724static int tg3_set_phys_id(struct net_device *dev,
10725 enum ethtool_phys_id_state state)
4009a93d
MC
10726{
10727 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10728
10729 if (!netif_running(tp->dev))
10730 return -EAGAIN;
10731
81b8709c 10732 switch (state) {
10733 case ETHTOOL_ID_ACTIVE:
fce55922 10734 return 1; /* cycle on/off once per second */
4009a93d 10735
81b8709c 10736 case ETHTOOL_ID_ON:
10737 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10738 LED_CTRL_1000MBPS_ON |
10739 LED_CTRL_100MBPS_ON |
10740 LED_CTRL_10MBPS_ON |
10741 LED_CTRL_TRAFFIC_OVERRIDE |
10742 LED_CTRL_TRAFFIC_BLINK |
10743 LED_CTRL_TRAFFIC_LED);
10744 break;
6aa20a22 10745
81b8709c 10746 case ETHTOOL_ID_OFF:
10747 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10748 LED_CTRL_TRAFFIC_OVERRIDE);
10749 break;
4009a93d 10750
81b8709c 10751 case ETHTOOL_ID_INACTIVE:
10752 tw32(MAC_LED_CTRL, tp->led_ctrl);
10753 break;
4009a93d 10754 }
81b8709c 10755
4009a93d
MC
10756 return 0;
10757}
10758
de6f31eb 10759static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10760 struct ethtool_stats *estats, u64 *tmp_stats)
10761{
10762 struct tg3 *tp = netdev_priv(dev);
10763 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10764}
10765
535a490e 10766static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
10767{
10768 int i;
10769 __be32 *buf;
10770 u32 offset = 0, len = 0;
10771 u32 magic, val;
10772
63c3a66f 10773 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10774 return NULL;
10775
10776 if (magic == TG3_EEPROM_MAGIC) {
10777 for (offset = TG3_NVM_DIR_START;
10778 offset < TG3_NVM_DIR_END;
10779 offset += TG3_NVM_DIRENT_SIZE) {
10780 if (tg3_nvram_read(tp, offset, &val))
10781 return NULL;
10782
10783 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10784 TG3_NVM_DIRTYPE_EXTVPD)
10785 break;
10786 }
10787
10788 if (offset != TG3_NVM_DIR_END) {
10789 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10790 if (tg3_nvram_read(tp, offset + 4, &offset))
10791 return NULL;
10792
10793 offset = tg3_nvram_logical_addr(tp, offset);
10794 }
10795 }
10796
10797 if (!offset || !len) {
10798 offset = TG3_NVM_VPD_OFF;
10799 len = TG3_NVM_VPD_LEN;
10800 }
10801
10802 buf = kmalloc(len, GFP_KERNEL);
10803 if (buf == NULL)
10804 return NULL;
10805
10806 if (magic == TG3_EEPROM_MAGIC) {
10807 for (i = 0; i < len; i += 4) {
10808 /* The data is in little-endian format in NVRAM.
10809 * Use the big-endian read routines to preserve
10810 * the byte order as it exists in NVRAM.
10811 */
10812 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10813 goto error;
10814 }
10815 } else {
10816 u8 *ptr;
10817 ssize_t cnt;
10818 unsigned int pos = 0;
10819
10820 ptr = (u8 *)&buf[0];
10821 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10822 cnt = pci_read_vpd(tp->pdev, pos,
10823 len - pos, ptr);
10824 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10825 cnt = 0;
10826 else if (cnt < 0)
10827 goto error;
10828 }
10829 if (pos != len)
10830 goto error;
10831 }
10832
535a490e
MC
10833 *vpdlen = len;
10834
c3e94500
MC
10835 return buf;
10836
10837error:
10838 kfree(buf);
10839 return NULL;
10840}
10841
566f86ad 10842#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10843#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10844#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10845#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10846#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10847#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 10848#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
10849#define NVRAM_SELFBOOT_HW_SIZE 0x20
10850#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10851
10852static int tg3_test_nvram(struct tg3 *tp)
10853{
535a490e 10854 u32 csum, magic, len;
a9dc529d 10855 __be32 *buf;
ab0049b4 10856 int i, j, k, err = 0, size;
566f86ad 10857
63c3a66f 10858 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10859 return 0;
10860
e4f34110 10861 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10862 return -EIO;
10863
1b27777a
MC
10864 if (magic == TG3_EEPROM_MAGIC)
10865 size = NVRAM_TEST_SIZE;
b16250e3 10866 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10867 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10868 TG3_EEPROM_SB_FORMAT_1) {
10869 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10870 case TG3_EEPROM_SB_REVISION_0:
10871 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10872 break;
10873 case TG3_EEPROM_SB_REVISION_2:
10874 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10875 break;
10876 case TG3_EEPROM_SB_REVISION_3:
10877 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10878 break;
727a6d9f
MC
10879 case TG3_EEPROM_SB_REVISION_4:
10880 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10881 break;
10882 case TG3_EEPROM_SB_REVISION_5:
10883 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10884 break;
10885 case TG3_EEPROM_SB_REVISION_6:
10886 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10887 break;
a5767dec 10888 default:
727a6d9f 10889 return -EIO;
a5767dec
MC
10890 }
10891 } else
1b27777a 10892 return 0;
b16250e3
MC
10893 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10894 size = NVRAM_SELFBOOT_HW_SIZE;
10895 else
1b27777a
MC
10896 return -EIO;
10897
10898 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10899 if (buf == NULL)
10900 return -ENOMEM;
10901
1b27777a
MC
10902 err = -EIO;
10903 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10904 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10905 if (err)
566f86ad 10906 break;
566f86ad 10907 }
1b27777a 10908 if (i < size)
566f86ad
MC
10909 goto out;
10910
1b27777a 10911 /* Selfboot format */
a9dc529d 10912 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10913 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10914 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10915 u8 *buf8 = (u8 *) buf, csum8 = 0;
10916
b9fc7dc5 10917 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10918 TG3_EEPROM_SB_REVISION_2) {
10919 /* For rev 2, the csum doesn't include the MBA. */
10920 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10921 csum8 += buf8[i];
10922 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10923 csum8 += buf8[i];
10924 } else {
10925 for (i = 0; i < size; i++)
10926 csum8 += buf8[i];
10927 }
1b27777a 10928
ad96b485
AB
10929 if (csum8 == 0) {
10930 err = 0;
10931 goto out;
10932 }
10933
10934 err = -EIO;
10935 goto out;
1b27777a 10936 }
566f86ad 10937
b9fc7dc5 10938 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10939 TG3_EEPROM_MAGIC_HW) {
10940 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10941 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10942 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10943
10944 /* Separate the parity bits and the data bytes. */
10945 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10946 if ((i == 0) || (i == 8)) {
10947 int l;
10948 u8 msk;
10949
10950 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10951 parity[k++] = buf8[i] & msk;
10952 i++;
859a5887 10953 } else if (i == 16) {
b16250e3
MC
10954 int l;
10955 u8 msk;
10956
10957 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10958 parity[k++] = buf8[i] & msk;
10959 i++;
10960
10961 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10962 parity[k++] = buf8[i] & msk;
10963 i++;
10964 }
10965 data[j++] = buf8[i];
10966 }
10967
10968 err = -EIO;
10969 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10970 u8 hw8 = hweight8(data[i]);
10971
10972 if ((hw8 & 0x1) && parity[i])
10973 goto out;
10974 else if (!(hw8 & 0x1) && !parity[i])
10975 goto out;
10976 }
10977 err = 0;
10978 goto out;
10979 }
10980
01c3a392
MC
10981 err = -EIO;
10982
566f86ad
MC
10983 /* Bootstrap checksum at offset 0x10 */
10984 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10985 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10986 goto out;
10987
10988 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10989 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10990 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10991 goto out;
566f86ad 10992
c3e94500
MC
10993 kfree(buf);
10994
535a490e 10995 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
10996 if (!buf)
10997 return -ENOMEM;
d4894f3e 10998
535a490e 10999 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11000 if (i > 0) {
11001 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11002 if (j < 0)
11003 goto out;
11004
535a490e 11005 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11006 goto out;
11007
11008 i += PCI_VPD_LRDT_TAG_SIZE;
11009 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11010 PCI_VPD_RO_KEYWORD_CHKSUM);
11011 if (j > 0) {
11012 u8 csum8 = 0;
11013
11014 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11015
11016 for (i = 0; i <= j; i++)
11017 csum8 += ((u8 *)buf)[i];
11018
11019 if (csum8)
11020 goto out;
11021 }
11022 }
11023
566f86ad
MC
11024 err = 0;
11025
11026out:
11027 kfree(buf);
11028 return err;
11029}
11030
ca43007a
MC
11031#define TG3_SERDES_TIMEOUT_SEC 2
11032#define TG3_COPPER_TIMEOUT_SEC 6
11033
11034static int tg3_test_link(struct tg3 *tp)
11035{
11036 int i, max;
11037
11038 if (!netif_running(tp->dev))
11039 return -ENODEV;
11040
f07e9af3 11041 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11042 max = TG3_SERDES_TIMEOUT_SEC;
11043 else
11044 max = TG3_COPPER_TIMEOUT_SEC;
11045
11046 for (i = 0; i < max; i++) {
11047 if (netif_carrier_ok(tp->dev))
11048 return 0;
11049
11050 if (msleep_interruptible(1000))
11051 break;
11052 }
11053
11054 return -EIO;
11055}
11056
a71116d1 11057/* Only test the commonly used registers */
30ca3e37 11058static int tg3_test_registers(struct tg3 *tp)
a71116d1 11059{
b16250e3 11060 int i, is_5705, is_5750;
a71116d1
MC
11061 u32 offset, read_mask, write_mask, val, save_val, read_val;
11062 static struct {
11063 u16 offset;
11064 u16 flags;
11065#define TG3_FL_5705 0x1
11066#define TG3_FL_NOT_5705 0x2
11067#define TG3_FL_NOT_5788 0x4
b16250e3 11068#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11069 u32 read_mask;
11070 u32 write_mask;
11071 } reg_tbl[] = {
11072 /* MAC Control Registers */
11073 { MAC_MODE, TG3_FL_NOT_5705,
11074 0x00000000, 0x00ef6f8c },
11075 { MAC_MODE, TG3_FL_5705,
11076 0x00000000, 0x01ef6b8c },
11077 { MAC_STATUS, TG3_FL_NOT_5705,
11078 0x03800107, 0x00000000 },
11079 { MAC_STATUS, TG3_FL_5705,
11080 0x03800100, 0x00000000 },
11081 { MAC_ADDR_0_HIGH, 0x0000,
11082 0x00000000, 0x0000ffff },
11083 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11084 0x00000000, 0xffffffff },
a71116d1
MC
11085 { MAC_RX_MTU_SIZE, 0x0000,
11086 0x00000000, 0x0000ffff },
11087 { MAC_TX_MODE, 0x0000,
11088 0x00000000, 0x00000070 },
11089 { MAC_TX_LENGTHS, 0x0000,
11090 0x00000000, 0x00003fff },
11091 { MAC_RX_MODE, TG3_FL_NOT_5705,
11092 0x00000000, 0x000007fc },
11093 { MAC_RX_MODE, TG3_FL_5705,
11094 0x00000000, 0x000007dc },
11095 { MAC_HASH_REG_0, 0x0000,
11096 0x00000000, 0xffffffff },
11097 { MAC_HASH_REG_1, 0x0000,
11098 0x00000000, 0xffffffff },
11099 { MAC_HASH_REG_2, 0x0000,
11100 0x00000000, 0xffffffff },
11101 { MAC_HASH_REG_3, 0x0000,
11102 0x00000000, 0xffffffff },
11103
11104 /* Receive Data and Receive BD Initiator Control Registers. */
11105 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11106 0x00000000, 0xffffffff },
11107 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11108 0x00000000, 0xffffffff },
11109 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11110 0x00000000, 0x00000003 },
11111 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11112 0x00000000, 0xffffffff },
11113 { RCVDBDI_STD_BD+0, 0x0000,
11114 0x00000000, 0xffffffff },
11115 { RCVDBDI_STD_BD+4, 0x0000,
11116 0x00000000, 0xffffffff },
11117 { RCVDBDI_STD_BD+8, 0x0000,
11118 0x00000000, 0xffff0002 },
11119 { RCVDBDI_STD_BD+0xc, 0x0000,
11120 0x00000000, 0xffffffff },
6aa20a22 11121
a71116d1
MC
11122 /* Receive BD Initiator Control Registers. */
11123 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11124 0x00000000, 0xffffffff },
11125 { RCVBDI_STD_THRESH, TG3_FL_5705,
11126 0x00000000, 0x000003ff },
11127 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11128 0x00000000, 0xffffffff },
6aa20a22 11129
a71116d1
MC
11130 /* Host Coalescing Control Registers. */
11131 { HOSTCC_MODE, TG3_FL_NOT_5705,
11132 0x00000000, 0x00000004 },
11133 { HOSTCC_MODE, TG3_FL_5705,
11134 0x00000000, 0x000000f6 },
11135 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11136 0x00000000, 0xffffffff },
11137 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11138 0x00000000, 0x000003ff },
11139 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11140 0x00000000, 0xffffffff },
11141 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11142 0x00000000, 0x000003ff },
11143 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11144 0x00000000, 0xffffffff },
11145 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11146 0x00000000, 0x000000ff },
11147 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11148 0x00000000, 0xffffffff },
11149 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11150 0x00000000, 0x000000ff },
11151 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11152 0x00000000, 0xffffffff },
11153 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11154 0x00000000, 0xffffffff },
11155 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11156 0x00000000, 0xffffffff },
11157 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11158 0x00000000, 0x000000ff },
11159 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11160 0x00000000, 0xffffffff },
11161 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11162 0x00000000, 0x000000ff },
11163 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11164 0x00000000, 0xffffffff },
11165 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11166 0x00000000, 0xffffffff },
11167 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11168 0x00000000, 0xffffffff },
11169 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11170 0x00000000, 0xffffffff },
11171 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11172 0x00000000, 0xffffffff },
11173 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11174 0xffffffff, 0x00000000 },
11175 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11176 0xffffffff, 0x00000000 },
11177
11178 /* Buffer Manager Control Registers. */
b16250e3 11179 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11180 0x00000000, 0x007fff80 },
b16250e3 11181 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11182 0x00000000, 0x007fffff },
11183 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11184 0x00000000, 0x0000003f },
11185 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11186 0x00000000, 0x000001ff },
11187 { BUFMGR_MB_HIGH_WATER, 0x0000,
11188 0x00000000, 0x000001ff },
11189 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11190 0xffffffff, 0x00000000 },
11191 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11192 0xffffffff, 0x00000000 },
6aa20a22 11193
a71116d1
MC
11194 /* Mailbox Registers */
11195 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11196 0x00000000, 0x000001ff },
11197 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11198 0x00000000, 0x000001ff },
11199 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11200 0x00000000, 0x000007ff },
11201 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11202 0x00000000, 0x000001ff },
11203
11204 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11205 };
11206
b16250e3 11207 is_5705 = is_5750 = 0;
63c3a66f 11208 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11209 is_5705 = 1;
63c3a66f 11210 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11211 is_5750 = 1;
11212 }
a71116d1
MC
11213
11214 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11215 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11216 continue;
11217
11218 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11219 continue;
11220
63c3a66f 11221 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11222 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11223 continue;
11224
b16250e3
MC
11225 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11226 continue;
11227
a71116d1
MC
11228 offset = (u32) reg_tbl[i].offset;
11229 read_mask = reg_tbl[i].read_mask;
11230 write_mask = reg_tbl[i].write_mask;
11231
11232 /* Save the original register content */
11233 save_val = tr32(offset);
11234
11235 /* Determine the read-only value. */
11236 read_val = save_val & read_mask;
11237
11238 /* Write zero to the register, then make sure the read-only bits
11239 * are not changed and the read/write bits are all zeros.
11240 */
11241 tw32(offset, 0);
11242
11243 val = tr32(offset);
11244
11245 /* Test the read-only and read/write bits. */
11246 if (((val & read_mask) != read_val) || (val & write_mask))
11247 goto out;
11248
11249 /* Write ones to all the bits defined by RdMask and WrMask, then
11250 * make sure the read-only bits are not changed and the
11251 * read/write bits are all ones.
11252 */
11253 tw32(offset, read_mask | write_mask);
11254
11255 val = tr32(offset);
11256
11257 /* Test the read-only bits. */
11258 if ((val & read_mask) != read_val)
11259 goto out;
11260
11261 /* Test the read/write bits. */
11262 if ((val & write_mask) != write_mask)
11263 goto out;
11264
11265 tw32(offset, save_val);
11266 }
11267
11268 return 0;
11269
11270out:
9f88f29f 11271 if (netif_msg_hw(tp))
2445e461
MC
11272 netdev_err(tp->dev,
11273 "Register test failed at offset %x\n", offset);
a71116d1
MC
11274 tw32(offset, save_val);
11275 return -EIO;
11276}
11277
7942e1db
MC
11278static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11279{
f71e1309 11280 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11281 int i;
11282 u32 j;
11283
e9edda69 11284 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11285 for (j = 0; j < len; j += 4) {
11286 u32 val;
11287
11288 tg3_write_mem(tp, offset + j, test_pattern[i]);
11289 tg3_read_mem(tp, offset + j, &val);
11290 if (val != test_pattern[i])
11291 return -EIO;
11292 }
11293 }
11294 return 0;
11295}
11296
11297static int tg3_test_memory(struct tg3 *tp)
11298{
11299 static struct mem_entry {
11300 u32 offset;
11301 u32 len;
11302 } mem_tbl_570x[] = {
38690194 11303 { 0x00000000, 0x00b50},
7942e1db
MC
11304 { 0x00002000, 0x1c000},
11305 { 0xffffffff, 0x00000}
11306 }, mem_tbl_5705[] = {
11307 { 0x00000100, 0x0000c},
11308 { 0x00000200, 0x00008},
7942e1db
MC
11309 { 0x00004000, 0x00800},
11310 { 0x00006000, 0x01000},
11311 { 0x00008000, 0x02000},
11312 { 0x00010000, 0x0e000},
11313 { 0xffffffff, 0x00000}
79f4d13a
MC
11314 }, mem_tbl_5755[] = {
11315 { 0x00000200, 0x00008},
11316 { 0x00004000, 0x00800},
11317 { 0x00006000, 0x00800},
11318 { 0x00008000, 0x02000},
11319 { 0x00010000, 0x0c000},
11320 { 0xffffffff, 0x00000}
b16250e3
MC
11321 }, mem_tbl_5906[] = {
11322 { 0x00000200, 0x00008},
11323 { 0x00004000, 0x00400},
11324 { 0x00006000, 0x00400},
11325 { 0x00008000, 0x01000},
11326 { 0x00010000, 0x01000},
11327 { 0xffffffff, 0x00000}
8b5a6c42
MC
11328 }, mem_tbl_5717[] = {
11329 { 0x00000200, 0x00008},
11330 { 0x00010000, 0x0a000},
11331 { 0x00020000, 0x13c00},
11332 { 0xffffffff, 0x00000}
11333 }, mem_tbl_57765[] = {
11334 { 0x00000200, 0x00008},
11335 { 0x00004000, 0x00800},
11336 { 0x00006000, 0x09800},
11337 { 0x00010000, 0x0a000},
11338 { 0xffffffff, 0x00000}
7942e1db
MC
11339 };
11340 struct mem_entry *mem_tbl;
11341 int err = 0;
11342 int i;
11343
63c3a66f 11344 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
11345 mem_tbl = mem_tbl_5717;
11346 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11347 mem_tbl = mem_tbl_57765;
63c3a66f 11348 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11349 mem_tbl = mem_tbl_5755;
11350 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11351 mem_tbl = mem_tbl_5906;
63c3a66f 11352 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11353 mem_tbl = mem_tbl_5705;
11354 else
7942e1db
MC
11355 mem_tbl = mem_tbl_570x;
11356
11357 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11358 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11359 if (err)
7942e1db
MC
11360 break;
11361 }
6aa20a22 11362
7942e1db
MC
11363 return err;
11364}
11365
bb158d69
MC
11366#define TG3_TSO_MSS 500
11367
11368#define TG3_TSO_IP_HDR_LEN 20
11369#define TG3_TSO_TCP_HDR_LEN 20
11370#define TG3_TSO_TCP_OPT_LEN 12
11371
11372static const u8 tg3_tso_header[] = {
113730x08, 0x00,
113740x45, 0x00, 0x00, 0x00,
113750x00, 0x00, 0x40, 0x00,
113760x40, 0x06, 0x00, 0x00,
113770x0a, 0x00, 0x00, 0x01,
113780x0a, 0x00, 0x00, 0x02,
113790x0d, 0x00, 0xe0, 0x00,
113800x00, 0x00, 0x01, 0x00,
113810x00, 0x00, 0x02, 0x00,
113820x80, 0x10, 0x10, 0x00,
113830x14, 0x09, 0x00, 0x00,
113840x01, 0x01, 0x08, 0x0a,
113850x11, 0x11, 0x11, 0x11,
113860x11, 0x11, 0x11, 0x11,
11387};
9f40dead 11388
28a45957 11389static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11390{
5e5a7f37 11391 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11392 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11393 u32 budget;
9205fd9c
ED
11394 struct sk_buff *skb;
11395 u8 *tx_data, *rx_data;
c76949a6
MC
11396 dma_addr_t map;
11397 int num_pkts, tx_len, rx_len, i, err;
11398 struct tg3_rx_buffer_desc *desc;
898a56f8 11399 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11400 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11401
c8873405
MC
11402 tnapi = &tp->napi[0];
11403 rnapi = &tp->napi[0];
0c1d0e2b 11404 if (tp->irq_cnt > 1) {
63c3a66f 11405 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11406 rnapi = &tp->napi[1];
63c3a66f 11407 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11408 tnapi = &tp->napi[1];
0c1d0e2b 11409 }
fd2ce37f 11410 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11411
c76949a6
MC
11412 err = -EIO;
11413
4852a861 11414 tx_len = pktsz;
a20e9c62 11415 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11416 if (!skb)
11417 return -ENOMEM;
11418
c76949a6
MC
11419 tx_data = skb_put(skb, tx_len);
11420 memcpy(tx_data, tp->dev->dev_addr, 6);
11421 memset(tx_data + 6, 0x0, 8);
11422
4852a861 11423 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11424
28a45957 11425 if (tso_loopback) {
bb158d69
MC
11426 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11427
11428 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11429 TG3_TSO_TCP_OPT_LEN;
11430
11431 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11432 sizeof(tg3_tso_header));
11433 mss = TG3_TSO_MSS;
11434
11435 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11436 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11437
11438 /* Set the total length field in the IP header */
11439 iph->tot_len = htons((u16)(mss + hdr_len));
11440
11441 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11442 TXD_FLAG_CPU_POST_DMA);
11443
63c3a66f
JP
11444 if (tg3_flag(tp, HW_TSO_1) ||
11445 tg3_flag(tp, HW_TSO_2) ||
11446 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11447 struct tcphdr *th;
11448 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11449 th = (struct tcphdr *)&tx_data[val];
11450 th->check = 0;
11451 } else
11452 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11453
63c3a66f 11454 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11455 mss |= (hdr_len & 0xc) << 12;
11456 if (hdr_len & 0x10)
11457 base_flags |= 0x00000010;
11458 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11459 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11460 mss |= hdr_len << 9;
63c3a66f 11461 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11462 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11463 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11464 } else {
11465 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11466 }
11467
11468 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11469 } else {
11470 num_pkts = 1;
11471 data_off = ETH_HLEN;
11472 }
11473
11474 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11475 tx_data[i] = (u8) (i & 0xff);
11476
f4188d8a
AD
11477 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11478 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11479 dev_kfree_skb(skb);
11480 return -EIO;
11481 }
c76949a6 11482
0d681b27
MC
11483 val = tnapi->tx_prod;
11484 tnapi->tx_buffers[val].skb = skb;
11485 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11486
c76949a6 11487 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11488 rnapi->coal_now);
c76949a6
MC
11489
11490 udelay(10);
11491
898a56f8 11492 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11493
84b67b27
MC
11494 budget = tg3_tx_avail(tnapi);
11495 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11496 base_flags | TXD_FLAG_END, mss, 0)) {
11497 tnapi->tx_buffers[val].skb = NULL;
11498 dev_kfree_skb(skb);
11499 return -EIO;
11500 }
c76949a6 11501
f3f3f27e 11502 tnapi->tx_prod++;
c76949a6 11503
f3f3f27e
MC
11504 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11505 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11506
11507 udelay(10);
11508
303fc921
MC
11509 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11510 for (i = 0; i < 35; i++) {
c76949a6 11511 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11512 coal_now);
c76949a6
MC
11513
11514 udelay(10);
11515
898a56f8
MC
11516 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11517 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11518 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11519 (rx_idx == (rx_start_idx + num_pkts)))
11520 break;
11521 }
11522
ba1142e4 11523 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11524 dev_kfree_skb(skb);
11525
f3f3f27e 11526 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11527 goto out;
11528
11529 if (rx_idx != rx_start_idx + num_pkts)
11530 goto out;
11531
bb158d69
MC
11532 val = data_off;
11533 while (rx_idx != rx_start_idx) {
11534 desc = &rnapi->rx_rcb[rx_start_idx++];
11535 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11536 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11537
bb158d69
MC
11538 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11539 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11540 goto out;
c76949a6 11541
bb158d69
MC
11542 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11543 - ETH_FCS_LEN;
c76949a6 11544
28a45957 11545 if (!tso_loopback) {
bb158d69
MC
11546 if (rx_len != tx_len)
11547 goto out;
4852a861 11548
bb158d69
MC
11549 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11550 if (opaque_key != RXD_OPAQUE_RING_STD)
11551 goto out;
11552 } else {
11553 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11554 goto out;
11555 }
11556 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11557 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11558 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11559 goto out;
bb158d69 11560 }
4852a861 11561
bb158d69 11562 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11563 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11564 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11565 mapping);
11566 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11567 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11568 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11569 mapping);
11570 } else
11571 goto out;
c76949a6 11572
bb158d69
MC
11573 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11574 PCI_DMA_FROMDEVICE);
c76949a6 11575
9205fd9c 11576 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11577 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11578 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11579 goto out;
11580 }
c76949a6 11581 }
bb158d69 11582
c76949a6 11583 err = 0;
6aa20a22 11584
9205fd9c 11585 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11586out:
11587 return err;
11588}
11589
00c266b7
MC
11590#define TG3_STD_LOOPBACK_FAILED 1
11591#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11592#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11593#define TG3_LOOPBACK_FAILED \
11594 (TG3_STD_LOOPBACK_FAILED | \
11595 TG3_JMB_LOOPBACK_FAILED | \
11596 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11597
941ec90f 11598static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11599{
28a45957 11600 int err = -EIO;
2215e24c 11601 u32 eee_cap;
9f40dead 11602
ab789046
MC
11603 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11604 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11605
28a45957
MC
11606 if (!netif_running(tp->dev)) {
11607 data[0] = TG3_LOOPBACK_FAILED;
11608 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11609 if (do_extlpbk)
11610 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11611 goto done;
11612 }
11613
b9ec6c1b 11614 err = tg3_reset_hw(tp, 1);
ab789046 11615 if (err) {
28a45957
MC
11616 data[0] = TG3_LOOPBACK_FAILED;
11617 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11618 if (do_extlpbk)
11619 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11620 goto done;
11621 }
9f40dead 11622
63c3a66f 11623 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11624 int i;
11625
11626 /* Reroute all rx packets to the 1st queue */
11627 for (i = MAC_RSS_INDIR_TBL_0;
11628 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11629 tw32(i, 0x0);
11630 }
11631
6e01b20b
MC
11632 /* HW errata - mac loopback fails in some cases on 5780.
11633 * Normal traffic and PHY loopback are not affected by
11634 * errata. Also, the MAC loopback test is deprecated for
11635 * all newer ASIC revisions.
11636 */
11637 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11638 !tg3_flag(tp, CPMU_PRESENT)) {
11639 tg3_mac_loopback(tp, true);
9936bcf6 11640
28a45957
MC
11641 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11642 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11643
11644 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11645 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11646 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11647
11648 tg3_mac_loopback(tp, false);
11649 }
4852a861 11650
f07e9af3 11651 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11652 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11653 int i;
11654
941ec90f 11655 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11656
11657 /* Wait for link */
11658 for (i = 0; i < 100; i++) {
11659 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11660 break;
11661 mdelay(1);
11662 }
11663
28a45957
MC
11664 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11665 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11666 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11667 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11668 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11669 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11670 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11671 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11672
941ec90f
MC
11673 if (do_extlpbk) {
11674 tg3_phy_lpbk_set(tp, 0, true);
11675
11676 /* All link indications report up, but the hardware
11677 * isn't really ready for about 20 msec. Double it
11678 * to be sure.
11679 */
11680 mdelay(40);
11681
11682 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11683 data[2] |= TG3_STD_LOOPBACK_FAILED;
11684 if (tg3_flag(tp, TSO_CAPABLE) &&
11685 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11686 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11687 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11688 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11689 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11690 }
11691
5e5a7f37
MC
11692 /* Re-enable gphy autopowerdown. */
11693 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11694 tg3_phy_toggle_apd(tp, true);
11695 }
6833c043 11696
941ec90f 11697 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11698
ab789046
MC
11699done:
11700 tp->phy_flags |= eee_cap;
11701
9f40dead
MC
11702 return err;
11703}
11704
4cafd3f5
MC
11705static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11706 u64 *data)
11707{
566f86ad 11708 struct tg3 *tp = netdev_priv(dev);
941ec90f 11709 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11710
bed9829f
MC
11711 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11712 tg3_power_up(tp)) {
11713 etest->flags |= ETH_TEST_FL_FAILED;
11714 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11715 return;
11716 }
bc1c7567 11717
566f86ad
MC
11718 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11719
11720 if (tg3_test_nvram(tp) != 0) {
11721 etest->flags |= ETH_TEST_FL_FAILED;
11722 data[0] = 1;
11723 }
941ec90f 11724 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11725 etest->flags |= ETH_TEST_FL_FAILED;
11726 data[1] = 1;
11727 }
a71116d1 11728 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11729 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11730
11731 if (netif_running(dev)) {
b02fd9e3 11732 tg3_phy_stop(tp);
a71116d1 11733 tg3_netif_stop(tp);
bbe832c0
MC
11734 irq_sync = 1;
11735 }
a71116d1 11736
bbe832c0 11737 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11738
11739 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11740 err = tg3_nvram_lock(tp);
a71116d1 11741 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11742 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11743 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11744 if (!err)
11745 tg3_nvram_unlock(tp);
a71116d1 11746
f07e9af3 11747 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11748 tg3_phy_reset(tp);
11749
a71116d1
MC
11750 if (tg3_test_registers(tp) != 0) {
11751 etest->flags |= ETH_TEST_FL_FAILED;
11752 data[2] = 1;
11753 }
28a45957 11754
7942e1db
MC
11755 if (tg3_test_memory(tp) != 0) {
11756 etest->flags |= ETH_TEST_FL_FAILED;
11757 data[3] = 1;
11758 }
28a45957 11759
941ec90f
MC
11760 if (doextlpbk)
11761 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11762
11763 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 11764 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11765
f47c11ee
DM
11766 tg3_full_unlock(tp);
11767
d4bc3927
MC
11768 if (tg3_test_interrupt(tp) != 0) {
11769 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 11770 data[7] = 1;
d4bc3927 11771 }
f47c11ee
DM
11772
11773 tg3_full_lock(tp, 0);
d4bc3927 11774
a71116d1
MC
11775 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11776 if (netif_running(dev)) {
63c3a66f 11777 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11778 err2 = tg3_restart_hw(tp, 1);
11779 if (!err2)
b9ec6c1b 11780 tg3_netif_start(tp);
a71116d1 11781 }
f47c11ee
DM
11782
11783 tg3_full_unlock(tp);
b02fd9e3
MC
11784
11785 if (irq_sync && !err2)
11786 tg3_phy_start(tp);
a71116d1 11787 }
80096068 11788 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11789 tg3_power_down(tp);
bc1c7567 11790
4cafd3f5
MC
11791}
11792
1da177e4
LT
11793static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11794{
11795 struct mii_ioctl_data *data = if_mii(ifr);
11796 struct tg3 *tp = netdev_priv(dev);
11797 int err;
11798
63c3a66f 11799 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11800 struct phy_device *phydev;
f07e9af3 11801 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11802 return -EAGAIN;
3f0e3ad7 11803 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11804 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11805 }
11806
33f401ae 11807 switch (cmd) {
1da177e4 11808 case SIOCGMIIPHY:
882e9793 11809 data->phy_id = tp->phy_addr;
1da177e4
LT
11810
11811 /* fallthru */
11812 case SIOCGMIIREG: {
11813 u32 mii_regval;
11814
f07e9af3 11815 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11816 break; /* We have no PHY */
11817
34eea5ac 11818 if (!netif_running(dev))
bc1c7567
MC
11819 return -EAGAIN;
11820
f47c11ee 11821 spin_lock_bh(&tp->lock);
1da177e4 11822 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11823 spin_unlock_bh(&tp->lock);
1da177e4
LT
11824
11825 data->val_out = mii_regval;
11826
11827 return err;
11828 }
11829
11830 case SIOCSMIIREG:
f07e9af3 11831 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11832 break; /* We have no PHY */
11833
34eea5ac 11834 if (!netif_running(dev))
bc1c7567
MC
11835 return -EAGAIN;
11836
f47c11ee 11837 spin_lock_bh(&tp->lock);
1da177e4 11838 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11839 spin_unlock_bh(&tp->lock);
1da177e4
LT
11840
11841 return err;
11842
11843 default:
11844 /* do nothing */
11845 break;
11846 }
11847 return -EOPNOTSUPP;
11848}
11849
15f9850d
DM
11850static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11851{
11852 struct tg3 *tp = netdev_priv(dev);
11853
11854 memcpy(ec, &tp->coal, sizeof(*ec));
11855 return 0;
11856}
11857
d244c892
MC
11858static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11859{
11860 struct tg3 *tp = netdev_priv(dev);
11861 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11862 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11863
63c3a66f 11864 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11865 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11866 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11867 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11868 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11869 }
11870
11871 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11872 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11873 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11874 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11875 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11876 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11877 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11878 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11879 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11880 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11881 return -EINVAL;
11882
11883 /* No rx interrupts will be generated if both are zero */
11884 if ((ec->rx_coalesce_usecs == 0) &&
11885 (ec->rx_max_coalesced_frames == 0))
11886 return -EINVAL;
11887
11888 /* No tx interrupts will be generated if both are zero */
11889 if ((ec->tx_coalesce_usecs == 0) &&
11890 (ec->tx_max_coalesced_frames == 0))
11891 return -EINVAL;
11892
11893 /* Only copy relevant parameters, ignore all others. */
11894 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11895 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11896 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11897 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11898 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11899 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11900 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11901 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11902 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11903
11904 if (netif_running(dev)) {
11905 tg3_full_lock(tp, 0);
11906 __tg3_set_coalesce(tp, &tp->coal);
11907 tg3_full_unlock(tp);
11908 }
11909 return 0;
11910}
11911
7282d491 11912static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11913 .get_settings = tg3_get_settings,
11914 .set_settings = tg3_set_settings,
11915 .get_drvinfo = tg3_get_drvinfo,
11916 .get_regs_len = tg3_get_regs_len,
11917 .get_regs = tg3_get_regs,
11918 .get_wol = tg3_get_wol,
11919 .set_wol = tg3_set_wol,
11920 .get_msglevel = tg3_get_msglevel,
11921 .set_msglevel = tg3_set_msglevel,
11922 .nway_reset = tg3_nway_reset,
11923 .get_link = ethtool_op_get_link,
11924 .get_eeprom_len = tg3_get_eeprom_len,
11925 .get_eeprom = tg3_get_eeprom,
11926 .set_eeprom = tg3_set_eeprom,
11927 .get_ringparam = tg3_get_ringparam,
11928 .set_ringparam = tg3_set_ringparam,
11929 .get_pauseparam = tg3_get_pauseparam,
11930 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11931 .self_test = tg3_self_test,
1da177e4 11932 .get_strings = tg3_get_strings,
81b8709c 11933 .set_phys_id = tg3_set_phys_id,
1da177e4 11934 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11935 .get_coalesce = tg3_get_coalesce,
d244c892 11936 .set_coalesce = tg3_set_coalesce,
b9f2c044 11937 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11938};
11939
11940static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11941{
1b27777a 11942 u32 cursize, val, magic;
1da177e4
LT
11943
11944 tp->nvram_size = EEPROM_CHIP_SIZE;
11945
e4f34110 11946 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11947 return;
11948
b16250e3
MC
11949 if ((magic != TG3_EEPROM_MAGIC) &&
11950 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11951 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11952 return;
11953
11954 /*
11955 * Size the chip by reading offsets at increasing powers of two.
11956 * When we encounter our validation signature, we know the addressing
11957 * has wrapped around, and thus have our chip size.
11958 */
1b27777a 11959 cursize = 0x10;
1da177e4
LT
11960
11961 while (cursize < tp->nvram_size) {
e4f34110 11962 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11963 return;
11964
1820180b 11965 if (val == magic)
1da177e4
LT
11966 break;
11967
11968 cursize <<= 1;
11969 }
11970
11971 tp->nvram_size = cursize;
11972}
6aa20a22 11973
1da177e4
LT
11974static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11975{
11976 u32 val;
11977
63c3a66f 11978 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11979 return;
11980
11981 /* Selfboot format */
1820180b 11982 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11983 tg3_get_eeprom_size(tp);
11984 return;
11985 }
11986
6d348f2c 11987 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11988 if (val != 0) {
6d348f2c
MC
11989 /* This is confusing. We want to operate on the
11990 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11991 * call will read from NVRAM and byteswap the data
11992 * according to the byteswapping settings for all
11993 * other register accesses. This ensures the data we
11994 * want will always reside in the lower 16-bits.
11995 * However, the data in NVRAM is in LE format, which
11996 * means the data from the NVRAM read will always be
11997 * opposite the endianness of the CPU. The 16-bit
11998 * byteswap then brings the data to CPU endianness.
11999 */
12000 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12001 return;
12002 }
12003 }
fd1122a2 12004 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12005}
12006
12007static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12008{
12009 u32 nvcfg1;
12010
12011 nvcfg1 = tr32(NVRAM_CFG1);
12012 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12013 tg3_flag_set(tp, FLASH);
8590a603 12014 } else {
1da177e4
LT
12015 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12016 tw32(NVRAM_CFG1, nvcfg1);
12017 }
12018
6ff6f81d 12019 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12020 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12021 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12022 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12023 tp->nvram_jedecnum = JEDEC_ATMEL;
12024 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12025 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12026 break;
12027 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12028 tp->nvram_jedecnum = JEDEC_ATMEL;
12029 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12030 break;
12031 case FLASH_VENDOR_ATMEL_EEPROM:
12032 tp->nvram_jedecnum = JEDEC_ATMEL;
12033 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12034 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12035 break;
12036 case FLASH_VENDOR_ST:
12037 tp->nvram_jedecnum = JEDEC_ST;
12038 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12039 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12040 break;
12041 case FLASH_VENDOR_SAIFUN:
12042 tp->nvram_jedecnum = JEDEC_SAIFUN;
12043 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12044 break;
12045 case FLASH_VENDOR_SST_SMALL:
12046 case FLASH_VENDOR_SST_LARGE:
12047 tp->nvram_jedecnum = JEDEC_SST;
12048 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12049 break;
1da177e4 12050 }
8590a603 12051 } else {
1da177e4
LT
12052 tp->nvram_jedecnum = JEDEC_ATMEL;
12053 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12054 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12055 }
12056}
12057
a1b950d5
MC
12058static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12059{
12060 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12061 case FLASH_5752PAGE_SIZE_256:
12062 tp->nvram_pagesize = 256;
12063 break;
12064 case FLASH_5752PAGE_SIZE_512:
12065 tp->nvram_pagesize = 512;
12066 break;
12067 case FLASH_5752PAGE_SIZE_1K:
12068 tp->nvram_pagesize = 1024;
12069 break;
12070 case FLASH_5752PAGE_SIZE_2K:
12071 tp->nvram_pagesize = 2048;
12072 break;
12073 case FLASH_5752PAGE_SIZE_4K:
12074 tp->nvram_pagesize = 4096;
12075 break;
12076 case FLASH_5752PAGE_SIZE_264:
12077 tp->nvram_pagesize = 264;
12078 break;
12079 case FLASH_5752PAGE_SIZE_528:
12080 tp->nvram_pagesize = 528;
12081 break;
12082 }
12083}
12084
361b4ac2
MC
12085static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12086{
12087 u32 nvcfg1;
12088
12089 nvcfg1 = tr32(NVRAM_CFG1);
12090
e6af301b
MC
12091 /* NVRAM protection for TPM */
12092 if (nvcfg1 & (1 << 27))
63c3a66f 12093 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12094
361b4ac2 12095 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12096 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12097 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12098 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12099 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12100 break;
12101 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12102 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12103 tg3_flag_set(tp, NVRAM_BUFFERED);
12104 tg3_flag_set(tp, FLASH);
8590a603
MC
12105 break;
12106 case FLASH_5752VENDOR_ST_M45PE10:
12107 case FLASH_5752VENDOR_ST_M45PE20:
12108 case FLASH_5752VENDOR_ST_M45PE40:
12109 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12110 tg3_flag_set(tp, NVRAM_BUFFERED);
12111 tg3_flag_set(tp, FLASH);
8590a603 12112 break;
361b4ac2
MC
12113 }
12114
63c3a66f 12115 if (tg3_flag(tp, FLASH)) {
a1b950d5 12116 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12117 } else {
361b4ac2
MC
12118 /* For eeprom, set pagesize to maximum eeprom size */
12119 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12120
12121 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12122 tw32(NVRAM_CFG1, nvcfg1);
12123 }
12124}
12125
d3c7b886
MC
12126static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12127{
989a9d23 12128 u32 nvcfg1, protect = 0;
d3c7b886
MC
12129
12130 nvcfg1 = tr32(NVRAM_CFG1);
12131
12132 /* NVRAM protection for TPM */
989a9d23 12133 if (nvcfg1 & (1 << 27)) {
63c3a66f 12134 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12135 protect = 1;
12136 }
d3c7b886 12137
989a9d23
MC
12138 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12139 switch (nvcfg1) {
8590a603
MC
12140 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12141 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12142 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12143 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12144 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12145 tg3_flag_set(tp, NVRAM_BUFFERED);
12146 tg3_flag_set(tp, FLASH);
8590a603
MC
12147 tp->nvram_pagesize = 264;
12148 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12149 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12150 tp->nvram_size = (protect ? 0x3e200 :
12151 TG3_NVRAM_SIZE_512KB);
12152 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12153 tp->nvram_size = (protect ? 0x1f200 :
12154 TG3_NVRAM_SIZE_256KB);
12155 else
12156 tp->nvram_size = (protect ? 0x1f200 :
12157 TG3_NVRAM_SIZE_128KB);
12158 break;
12159 case FLASH_5752VENDOR_ST_M45PE10:
12160 case FLASH_5752VENDOR_ST_M45PE20:
12161 case FLASH_5752VENDOR_ST_M45PE40:
12162 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12163 tg3_flag_set(tp, NVRAM_BUFFERED);
12164 tg3_flag_set(tp, FLASH);
8590a603
MC
12165 tp->nvram_pagesize = 256;
12166 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12167 tp->nvram_size = (protect ?
12168 TG3_NVRAM_SIZE_64KB :
12169 TG3_NVRAM_SIZE_128KB);
12170 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12171 tp->nvram_size = (protect ?
12172 TG3_NVRAM_SIZE_64KB :
12173 TG3_NVRAM_SIZE_256KB);
12174 else
12175 tp->nvram_size = (protect ?
12176 TG3_NVRAM_SIZE_128KB :
12177 TG3_NVRAM_SIZE_512KB);
12178 break;
d3c7b886
MC
12179 }
12180}
12181
1b27777a
MC
12182static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12183{
12184 u32 nvcfg1;
12185
12186 nvcfg1 = tr32(NVRAM_CFG1);
12187
12188 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12189 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12190 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12191 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12192 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12193 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12194 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12195 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12196
8590a603
MC
12197 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12198 tw32(NVRAM_CFG1, nvcfg1);
12199 break;
12200 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12201 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12202 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12203 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12204 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12205 tg3_flag_set(tp, NVRAM_BUFFERED);
12206 tg3_flag_set(tp, FLASH);
8590a603
MC
12207 tp->nvram_pagesize = 264;
12208 break;
12209 case FLASH_5752VENDOR_ST_M45PE10:
12210 case FLASH_5752VENDOR_ST_M45PE20:
12211 case FLASH_5752VENDOR_ST_M45PE40:
12212 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12213 tg3_flag_set(tp, NVRAM_BUFFERED);
12214 tg3_flag_set(tp, FLASH);
8590a603
MC
12215 tp->nvram_pagesize = 256;
12216 break;
1b27777a
MC
12217 }
12218}
12219
6b91fa02
MC
12220static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12221{
12222 u32 nvcfg1, protect = 0;
12223
12224 nvcfg1 = tr32(NVRAM_CFG1);
12225
12226 /* NVRAM protection for TPM */
12227 if (nvcfg1 & (1 << 27)) {
63c3a66f 12228 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12229 protect = 1;
12230 }
12231
12232 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12233 switch (nvcfg1) {
8590a603
MC
12234 case FLASH_5761VENDOR_ATMEL_ADB021D:
12235 case FLASH_5761VENDOR_ATMEL_ADB041D:
12236 case FLASH_5761VENDOR_ATMEL_ADB081D:
12237 case FLASH_5761VENDOR_ATMEL_ADB161D:
12238 case FLASH_5761VENDOR_ATMEL_MDB021D:
12239 case FLASH_5761VENDOR_ATMEL_MDB041D:
12240 case FLASH_5761VENDOR_ATMEL_MDB081D:
12241 case FLASH_5761VENDOR_ATMEL_MDB161D:
12242 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12243 tg3_flag_set(tp, NVRAM_BUFFERED);
12244 tg3_flag_set(tp, FLASH);
12245 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12246 tp->nvram_pagesize = 256;
12247 break;
12248 case FLASH_5761VENDOR_ST_A_M45PE20:
12249 case FLASH_5761VENDOR_ST_A_M45PE40:
12250 case FLASH_5761VENDOR_ST_A_M45PE80:
12251 case FLASH_5761VENDOR_ST_A_M45PE16:
12252 case FLASH_5761VENDOR_ST_M_M45PE20:
12253 case FLASH_5761VENDOR_ST_M_M45PE40:
12254 case FLASH_5761VENDOR_ST_M_M45PE80:
12255 case FLASH_5761VENDOR_ST_M_M45PE16:
12256 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12257 tg3_flag_set(tp, NVRAM_BUFFERED);
12258 tg3_flag_set(tp, FLASH);
8590a603
MC
12259 tp->nvram_pagesize = 256;
12260 break;
6b91fa02
MC
12261 }
12262
12263 if (protect) {
12264 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12265 } else {
12266 switch (nvcfg1) {
8590a603
MC
12267 case FLASH_5761VENDOR_ATMEL_ADB161D:
12268 case FLASH_5761VENDOR_ATMEL_MDB161D:
12269 case FLASH_5761VENDOR_ST_A_M45PE16:
12270 case FLASH_5761VENDOR_ST_M_M45PE16:
12271 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12272 break;
12273 case FLASH_5761VENDOR_ATMEL_ADB081D:
12274 case FLASH_5761VENDOR_ATMEL_MDB081D:
12275 case FLASH_5761VENDOR_ST_A_M45PE80:
12276 case FLASH_5761VENDOR_ST_M_M45PE80:
12277 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12278 break;
12279 case FLASH_5761VENDOR_ATMEL_ADB041D:
12280 case FLASH_5761VENDOR_ATMEL_MDB041D:
12281 case FLASH_5761VENDOR_ST_A_M45PE40:
12282 case FLASH_5761VENDOR_ST_M_M45PE40:
12283 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12284 break;
12285 case FLASH_5761VENDOR_ATMEL_ADB021D:
12286 case FLASH_5761VENDOR_ATMEL_MDB021D:
12287 case FLASH_5761VENDOR_ST_A_M45PE20:
12288 case FLASH_5761VENDOR_ST_M_M45PE20:
12289 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12290 break;
6b91fa02
MC
12291 }
12292 }
12293}
12294
b5d3772c
MC
12295static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12296{
12297 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12298 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12299 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12300}
12301
321d32a0
MC
12302static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12303{
12304 u32 nvcfg1;
12305
12306 nvcfg1 = tr32(NVRAM_CFG1);
12307
12308 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12309 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12310 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12311 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12312 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12313 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12314
12315 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12316 tw32(NVRAM_CFG1, nvcfg1);
12317 return;
12318 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12319 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12320 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12321 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12322 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12323 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12324 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12325 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12326 tg3_flag_set(tp, NVRAM_BUFFERED);
12327 tg3_flag_set(tp, FLASH);
321d32a0
MC
12328
12329 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12330 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12331 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12332 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12333 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12334 break;
12335 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12336 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12337 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12338 break;
12339 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12340 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12341 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12342 break;
12343 }
12344 break;
12345 case FLASH_5752VENDOR_ST_M45PE10:
12346 case FLASH_5752VENDOR_ST_M45PE20:
12347 case FLASH_5752VENDOR_ST_M45PE40:
12348 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12349 tg3_flag_set(tp, NVRAM_BUFFERED);
12350 tg3_flag_set(tp, FLASH);
321d32a0
MC
12351
12352 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12353 case FLASH_5752VENDOR_ST_M45PE10:
12354 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12355 break;
12356 case FLASH_5752VENDOR_ST_M45PE20:
12357 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12358 break;
12359 case FLASH_5752VENDOR_ST_M45PE40:
12360 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12361 break;
12362 }
12363 break;
12364 default:
63c3a66f 12365 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12366 return;
12367 }
12368
a1b950d5
MC
12369 tg3_nvram_get_pagesize(tp, nvcfg1);
12370 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12371 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12372}
12373
12374
12375static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12376{
12377 u32 nvcfg1;
12378
12379 nvcfg1 = tr32(NVRAM_CFG1);
12380
12381 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12382 case FLASH_5717VENDOR_ATMEL_EEPROM:
12383 case FLASH_5717VENDOR_MICRO_EEPROM:
12384 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12385 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12386 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12387
12388 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12389 tw32(NVRAM_CFG1, nvcfg1);
12390 return;
12391 case FLASH_5717VENDOR_ATMEL_MDB011D:
12392 case FLASH_5717VENDOR_ATMEL_ADB011B:
12393 case FLASH_5717VENDOR_ATMEL_ADB011D:
12394 case FLASH_5717VENDOR_ATMEL_MDB021D:
12395 case FLASH_5717VENDOR_ATMEL_ADB021B:
12396 case FLASH_5717VENDOR_ATMEL_ADB021D:
12397 case FLASH_5717VENDOR_ATMEL_45USPT:
12398 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12399 tg3_flag_set(tp, NVRAM_BUFFERED);
12400 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12401
12402 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12403 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12404 /* Detect size with tg3_nvram_get_size() */
12405 break;
a1b950d5
MC
12406 case FLASH_5717VENDOR_ATMEL_ADB021B:
12407 case FLASH_5717VENDOR_ATMEL_ADB021D:
12408 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12409 break;
12410 default:
12411 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12412 break;
12413 }
321d32a0 12414 break;
a1b950d5
MC
12415 case FLASH_5717VENDOR_ST_M_M25PE10:
12416 case FLASH_5717VENDOR_ST_A_M25PE10:
12417 case FLASH_5717VENDOR_ST_M_M45PE10:
12418 case FLASH_5717VENDOR_ST_A_M45PE10:
12419 case FLASH_5717VENDOR_ST_M_M25PE20:
12420 case FLASH_5717VENDOR_ST_A_M25PE20:
12421 case FLASH_5717VENDOR_ST_M_M45PE20:
12422 case FLASH_5717VENDOR_ST_A_M45PE20:
12423 case FLASH_5717VENDOR_ST_25USPT:
12424 case FLASH_5717VENDOR_ST_45USPT:
12425 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12426 tg3_flag_set(tp, NVRAM_BUFFERED);
12427 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12428
12429 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12430 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12431 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12432 /* Detect size with tg3_nvram_get_size() */
12433 break;
12434 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12435 case FLASH_5717VENDOR_ST_A_M45PE20:
12436 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12437 break;
12438 default:
12439 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12440 break;
12441 }
321d32a0 12442 break;
a1b950d5 12443 default:
63c3a66f 12444 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12445 return;
321d32a0 12446 }
a1b950d5
MC
12447
12448 tg3_nvram_get_pagesize(tp, nvcfg1);
12449 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12450 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12451}
12452
9b91b5f1
MC
12453static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12454{
12455 u32 nvcfg1, nvmpinstrp;
12456
12457 nvcfg1 = tr32(NVRAM_CFG1);
12458 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12459
12460 switch (nvmpinstrp) {
12461 case FLASH_5720_EEPROM_HD:
12462 case FLASH_5720_EEPROM_LD:
12463 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12464 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12465
12466 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12467 tw32(NVRAM_CFG1, nvcfg1);
12468 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12469 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12470 else
12471 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12472 return;
12473 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12474 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12475 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12476 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12477 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12478 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12479 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12480 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12481 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12482 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12483 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12484 case FLASH_5720VENDOR_ATMEL_45USPT:
12485 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12486 tg3_flag_set(tp, NVRAM_BUFFERED);
12487 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12488
12489 switch (nvmpinstrp) {
12490 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12491 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12492 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12493 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12494 break;
12495 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12496 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12497 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12498 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12499 break;
12500 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12501 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12502 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12503 break;
12504 default:
12505 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12506 break;
12507 }
12508 break;
12509 case FLASH_5720VENDOR_M_ST_M25PE10:
12510 case FLASH_5720VENDOR_M_ST_M45PE10:
12511 case FLASH_5720VENDOR_A_ST_M25PE10:
12512 case FLASH_5720VENDOR_A_ST_M45PE10:
12513 case FLASH_5720VENDOR_M_ST_M25PE20:
12514 case FLASH_5720VENDOR_M_ST_M45PE20:
12515 case FLASH_5720VENDOR_A_ST_M25PE20:
12516 case FLASH_5720VENDOR_A_ST_M45PE20:
12517 case FLASH_5720VENDOR_M_ST_M25PE40:
12518 case FLASH_5720VENDOR_M_ST_M45PE40:
12519 case FLASH_5720VENDOR_A_ST_M25PE40:
12520 case FLASH_5720VENDOR_A_ST_M45PE40:
12521 case FLASH_5720VENDOR_M_ST_M25PE80:
12522 case FLASH_5720VENDOR_M_ST_M45PE80:
12523 case FLASH_5720VENDOR_A_ST_M25PE80:
12524 case FLASH_5720VENDOR_A_ST_M45PE80:
12525 case FLASH_5720VENDOR_ST_25USPT:
12526 case FLASH_5720VENDOR_ST_45USPT:
12527 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12528 tg3_flag_set(tp, NVRAM_BUFFERED);
12529 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12530
12531 switch (nvmpinstrp) {
12532 case FLASH_5720VENDOR_M_ST_M25PE20:
12533 case FLASH_5720VENDOR_M_ST_M45PE20:
12534 case FLASH_5720VENDOR_A_ST_M25PE20:
12535 case FLASH_5720VENDOR_A_ST_M45PE20:
12536 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12537 break;
12538 case FLASH_5720VENDOR_M_ST_M25PE40:
12539 case FLASH_5720VENDOR_M_ST_M45PE40:
12540 case FLASH_5720VENDOR_A_ST_M25PE40:
12541 case FLASH_5720VENDOR_A_ST_M45PE40:
12542 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12543 break;
12544 case FLASH_5720VENDOR_M_ST_M25PE80:
12545 case FLASH_5720VENDOR_M_ST_M45PE80:
12546 case FLASH_5720VENDOR_A_ST_M25PE80:
12547 case FLASH_5720VENDOR_A_ST_M45PE80:
12548 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12549 break;
12550 default:
12551 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12552 break;
12553 }
12554 break;
12555 default:
63c3a66f 12556 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12557 return;
12558 }
12559
12560 tg3_nvram_get_pagesize(tp, nvcfg1);
12561 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12562 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12563}
12564
1da177e4
LT
12565/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12566static void __devinit tg3_nvram_init(struct tg3 *tp)
12567{
1da177e4
LT
12568 tw32_f(GRC_EEPROM_ADDR,
12569 (EEPROM_ADDR_FSM_RESET |
12570 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12571 EEPROM_ADDR_CLKPERD_SHIFT)));
12572
9d57f01c 12573 msleep(1);
1da177e4
LT
12574
12575 /* Enable seeprom accesses. */
12576 tw32_f(GRC_LOCAL_CTRL,
12577 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12578 udelay(100);
12579
12580 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12581 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12582 tg3_flag_set(tp, NVRAM);
1da177e4 12583
ec41c7df 12584 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12585 netdev_warn(tp->dev,
12586 "Cannot get nvram lock, %s failed\n",
05dbe005 12587 __func__);
ec41c7df
MC
12588 return;
12589 }
e6af301b 12590 tg3_enable_nvram_access(tp);
1da177e4 12591
989a9d23
MC
12592 tp->nvram_size = 0;
12593
361b4ac2
MC
12594 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12595 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12596 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12597 tg3_get_5755_nvram_info(tp);
d30cdd28 12598 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12599 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12600 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12601 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12602 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12603 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12604 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12605 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12606 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12607 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12608 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12609 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12610 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12611 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12612 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12613 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12614 else
12615 tg3_get_nvram_info(tp);
12616
989a9d23
MC
12617 if (tp->nvram_size == 0)
12618 tg3_get_nvram_size(tp);
1da177e4 12619
e6af301b 12620 tg3_disable_nvram_access(tp);
381291b7 12621 tg3_nvram_unlock(tp);
1da177e4
LT
12622
12623 } else {
63c3a66f
JP
12624 tg3_flag_clear(tp, NVRAM);
12625 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12626
12627 tg3_get_eeprom_size(tp);
12628 }
12629}
12630
1da177e4
LT
12631static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12632 u32 offset, u32 len, u8 *buf)
12633{
12634 int i, j, rc = 0;
12635 u32 val;
12636
12637 for (i = 0; i < len; i += 4) {
b9fc7dc5 12638 u32 addr;
a9dc529d 12639 __be32 data;
1da177e4
LT
12640
12641 addr = offset + i;
12642
12643 memcpy(&data, buf + i, 4);
12644
62cedd11
MC
12645 /*
12646 * The SEEPROM interface expects the data to always be opposite
12647 * the native endian format. We accomplish this by reversing
12648 * all the operations that would have been performed on the
12649 * data from a call to tg3_nvram_read_be32().
12650 */
12651 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12652
12653 val = tr32(GRC_EEPROM_ADDR);
12654 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12655
12656 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12657 EEPROM_ADDR_READ);
12658 tw32(GRC_EEPROM_ADDR, val |
12659 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12660 (addr & EEPROM_ADDR_ADDR_MASK) |
12661 EEPROM_ADDR_START |
12662 EEPROM_ADDR_WRITE);
6aa20a22 12663
9d57f01c 12664 for (j = 0; j < 1000; j++) {
1da177e4
LT
12665 val = tr32(GRC_EEPROM_ADDR);
12666
12667 if (val & EEPROM_ADDR_COMPLETE)
12668 break;
9d57f01c 12669 msleep(1);
1da177e4
LT
12670 }
12671 if (!(val & EEPROM_ADDR_COMPLETE)) {
12672 rc = -EBUSY;
12673 break;
12674 }
12675 }
12676
12677 return rc;
12678}
12679
12680/* offset and length are dword aligned */
12681static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12682 u8 *buf)
12683{
12684 int ret = 0;
12685 u32 pagesize = tp->nvram_pagesize;
12686 u32 pagemask = pagesize - 1;
12687 u32 nvram_cmd;
12688 u8 *tmp;
12689
12690 tmp = kmalloc(pagesize, GFP_KERNEL);
12691 if (tmp == NULL)
12692 return -ENOMEM;
12693
12694 while (len) {
12695 int j;
e6af301b 12696 u32 phy_addr, page_off, size;
1da177e4
LT
12697
12698 phy_addr = offset & ~pagemask;
6aa20a22 12699
1da177e4 12700 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12701 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12702 (__be32 *) (tmp + j));
12703 if (ret)
1da177e4
LT
12704 break;
12705 }
12706 if (ret)
12707 break;
12708
c6cdf436 12709 page_off = offset & pagemask;
1da177e4
LT
12710 size = pagesize;
12711 if (len < size)
12712 size = len;
12713
12714 len -= size;
12715
12716 memcpy(tmp + page_off, buf, size);
12717
12718 offset = offset + (pagesize - page_off);
12719
e6af301b 12720 tg3_enable_nvram_access(tp);
1da177e4
LT
12721
12722 /*
12723 * Before we can erase the flash page, we need
12724 * to issue a special "write enable" command.
12725 */
12726 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12727
12728 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12729 break;
12730
12731 /* Erase the target page */
12732 tw32(NVRAM_ADDR, phy_addr);
12733
12734 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12735 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12736
c6cdf436 12737 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12738 break;
12739
12740 /* Issue another write enable to start the write. */
12741 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12742
12743 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12744 break;
12745
12746 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12747 __be32 data;
1da177e4 12748
b9fc7dc5 12749 data = *((__be32 *) (tmp + j));
a9dc529d 12750
b9fc7dc5 12751 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12752
12753 tw32(NVRAM_ADDR, phy_addr + j);
12754
12755 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12756 NVRAM_CMD_WR;
12757
12758 if (j == 0)
12759 nvram_cmd |= NVRAM_CMD_FIRST;
12760 else if (j == (pagesize - 4))
12761 nvram_cmd |= NVRAM_CMD_LAST;
12762
12763 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12764 break;
12765 }
12766 if (ret)
12767 break;
12768 }
12769
12770 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12771 tg3_nvram_exec_cmd(tp, nvram_cmd);
12772
12773 kfree(tmp);
12774
12775 return ret;
12776}
12777
12778/* offset and length are dword aligned */
12779static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12780 u8 *buf)
12781{
12782 int i, ret = 0;
12783
12784 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12785 u32 page_off, phy_addr, nvram_cmd;
12786 __be32 data;
1da177e4
LT
12787
12788 memcpy(&data, buf + i, 4);
b9fc7dc5 12789 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12790
c6cdf436 12791 page_off = offset % tp->nvram_pagesize;
1da177e4 12792
1820180b 12793 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12794
12795 tw32(NVRAM_ADDR, phy_addr);
12796
12797 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12798
c6cdf436 12799 if (page_off == 0 || i == 0)
1da177e4 12800 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12801 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12802 nvram_cmd |= NVRAM_CMD_LAST;
12803
12804 if (i == (len - 4))
12805 nvram_cmd |= NVRAM_CMD_LAST;
12806
321d32a0 12807 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12808 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12809 (tp->nvram_jedecnum == JEDEC_ST) &&
12810 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12811
12812 if ((ret = tg3_nvram_exec_cmd(tp,
12813 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12814 NVRAM_CMD_DONE)))
12815
12816 break;
12817 }
63c3a66f 12818 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12819 /* We always do complete word writes to eeprom. */
12820 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12821 }
12822
12823 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12824 break;
12825 }
12826 return ret;
12827}
12828
12829/* offset and length are dword aligned */
12830static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12831{
12832 int ret;
12833
63c3a66f 12834 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12835 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12836 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12837 udelay(40);
12838 }
12839
63c3a66f 12840 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12841 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12842 } else {
1da177e4
LT
12843 u32 grc_mode;
12844
ec41c7df
MC
12845 ret = tg3_nvram_lock(tp);
12846 if (ret)
12847 return ret;
1da177e4 12848
e6af301b 12849 tg3_enable_nvram_access(tp);
63c3a66f 12850 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12851 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12852
12853 grc_mode = tr32(GRC_MODE);
12854 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12855
63c3a66f 12856 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12857 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12858 buf);
859a5887 12859 } else {
1da177e4
LT
12860 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12861 buf);
12862 }
12863
12864 grc_mode = tr32(GRC_MODE);
12865 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12866
e6af301b 12867 tg3_disable_nvram_access(tp);
1da177e4
LT
12868 tg3_nvram_unlock(tp);
12869 }
12870
63c3a66f 12871 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12872 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12873 udelay(40);
12874 }
12875
12876 return ret;
12877}
12878
12879struct subsys_tbl_ent {
12880 u16 subsys_vendor, subsys_devid;
12881 u32 phy_id;
12882};
12883
24daf2b0 12884static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12885 /* Broadcom boards. */
24daf2b0 12886 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12887 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12888 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12889 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12890 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12891 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12892 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12893 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12894 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12895 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12896 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12897 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12898 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12899 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12900 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12901 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12902 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12903 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12904 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12905 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12906 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12907 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12908
12909 /* 3com boards. */
24daf2b0 12910 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12911 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12912 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12913 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12914 { TG3PCI_SUBVENDOR_ID_3COM,
12915 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12916 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12917 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12918 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12919 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12920
12921 /* DELL boards. */
24daf2b0 12922 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12923 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12924 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12925 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12926 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12927 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12928 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12929 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12930
12931 /* Compaq boards. */
24daf2b0 12932 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12933 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12934 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12935 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12936 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12937 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12938 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12939 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12940 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12941 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12942
12943 /* IBM boards. */
24daf2b0
MC
12944 { TG3PCI_SUBVENDOR_ID_IBM,
12945 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12946};
12947
24daf2b0 12948static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12949{
12950 int i;
12951
12952 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12953 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12954 tp->pdev->subsystem_vendor) &&
12955 (subsys_id_to_phy_id[i].subsys_devid ==
12956 tp->pdev->subsystem_device))
12957 return &subsys_id_to_phy_id[i];
12958 }
12959 return NULL;
12960}
12961
7d0c41ef 12962static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12963{
1da177e4 12964 u32 val;
f49639e6 12965
79eb6904 12966 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12967 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12968
a85feb8c 12969 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12970 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12971 tg3_flag_set(tp, WOL_CAP);
72b845e0 12972
b5d3772c 12973 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12974 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12975 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12976 tg3_flag_set(tp, IS_NIC);
9d26e213 12977 }
0527ba35
MC
12978 val = tr32(VCPU_CFGSHDW);
12979 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12980 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12981 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12982 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12983 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12984 device_set_wakeup_enable(&tp->pdev->dev, true);
12985 }
05ac4cb7 12986 goto done;
b5d3772c
MC
12987 }
12988
1da177e4
LT
12989 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12990 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12991 u32 nic_cfg, led_cfg;
a9daf367 12992 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12993 int eeprom_phy_serdes = 0;
1da177e4
LT
12994
12995 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12996 tp->nic_sram_data_cfg = nic_cfg;
12997
12998 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12999 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13000 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13001 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13002 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13003 (ver > 0) && (ver < 0x100))
13004 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13005
a9daf367
MC
13006 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13007 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13008
1da177e4
LT
13009 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13010 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13011 eeprom_phy_serdes = 1;
13012
13013 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13014 if (nic_phy_id != 0) {
13015 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13016 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13017
13018 eeprom_phy_id = (id1 >> 16) << 10;
13019 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13020 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13021 } else
13022 eeprom_phy_id = 0;
13023
7d0c41ef 13024 tp->phy_id = eeprom_phy_id;
747e8f8b 13025 if (eeprom_phy_serdes) {
63c3a66f 13026 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13027 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13028 else
f07e9af3 13029 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13030 }
7d0c41ef 13031
63c3a66f 13032 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13033 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13034 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13035 else
1da177e4
LT
13036 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13037
13038 switch (led_cfg) {
13039 default:
13040 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13041 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13042 break;
13043
13044 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13045 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13046 break;
13047
13048 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13049 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13050
13051 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13052 * read on some older 5700/5701 bootcode.
13053 */
13054 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13055 ASIC_REV_5700 ||
13056 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13057 ASIC_REV_5701)
13058 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13059
1da177e4
LT
13060 break;
13061
13062 case SHASTA_EXT_LED_SHARED:
13063 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13064 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13065 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13066 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13067 LED_CTRL_MODE_PHY_2);
13068 break;
13069
13070 case SHASTA_EXT_LED_MAC:
13071 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13072 break;
13073
13074 case SHASTA_EXT_LED_COMBO:
13075 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13076 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13077 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13078 LED_CTRL_MODE_PHY_2);
13079 break;
13080
855e1111 13081 }
1da177e4
LT
13082
13083 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13084 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13085 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13086 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13087
b2a5c19c
MC
13088 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13089 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13090
9d26e213 13091 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13092 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13093 if ((tp->pdev->subsystem_vendor ==
13094 PCI_VENDOR_ID_ARIMA) &&
13095 (tp->pdev->subsystem_device == 0x205a ||
13096 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13097 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13098 } else {
63c3a66f
JP
13099 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13100 tg3_flag_set(tp, IS_NIC);
9d26e213 13101 }
1da177e4
LT
13102
13103 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13104 tg3_flag_set(tp, ENABLE_ASF);
13105 if (tg3_flag(tp, 5750_PLUS))
13106 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13107 }
b2b98d4a
MC
13108
13109 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13110 tg3_flag(tp, 5750_PLUS))
13111 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13112
f07e9af3 13113 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13114 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13115 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13116
63c3a66f 13117 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13118 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13119 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13120 device_set_wakeup_enable(&tp->pdev->dev, true);
13121 }
0527ba35 13122
1da177e4 13123 if (cfg2 & (1 << 17))
f07e9af3 13124 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13125
13126 /* serdes signal pre-emphasis in register 0x590 set by */
13127 /* bootcode if bit 18 is set */
13128 if (cfg2 & (1 << 18))
f07e9af3 13129 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13130
63c3a66f
JP
13131 if ((tg3_flag(tp, 57765_PLUS) ||
13132 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13133 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13134 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13135 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13136
63c3a66f 13137 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13138 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13139 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13140 u32 cfg3;
13141
13142 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13143 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13144 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13145 }
a9daf367 13146
14417063 13147 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13148 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13149 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13150 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13151 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13152 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13153 }
05ac4cb7 13154done:
63c3a66f 13155 if (tg3_flag(tp, WOL_CAP))
43067ed8 13156 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13157 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13158 else
13159 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13160}
13161
b2a5c19c
MC
13162static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13163{
13164 int i;
13165 u32 val;
13166
13167 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13168 tw32(OTP_CTRL, cmd);
13169
13170 /* Wait for up to 1 ms for command to execute. */
13171 for (i = 0; i < 100; i++) {
13172 val = tr32(OTP_STATUS);
13173 if (val & OTP_STATUS_CMD_DONE)
13174 break;
13175 udelay(10);
13176 }
13177
13178 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13179}
13180
13181/* Read the gphy configuration from the OTP region of the chip. The gphy
13182 * configuration is a 32-bit value that straddles the alignment boundary.
13183 * We do two 32-bit reads and then shift and merge the results.
13184 */
13185static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13186{
13187 u32 bhalf_otp, thalf_otp;
13188
13189 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13190
13191 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13192 return 0;
13193
13194 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13195
13196 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13197 return 0;
13198
13199 thalf_otp = tr32(OTP_READ_DATA);
13200
13201 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13202
13203 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13204 return 0;
13205
13206 bhalf_otp = tr32(OTP_READ_DATA);
13207
13208 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13209}
13210
e256f8a3
MC
13211static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13212{
202ff1c2 13213 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13214
13215 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13216 adv |= ADVERTISED_1000baseT_Half |
13217 ADVERTISED_1000baseT_Full;
13218
13219 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13220 adv |= ADVERTISED_100baseT_Half |
13221 ADVERTISED_100baseT_Full |
13222 ADVERTISED_10baseT_Half |
13223 ADVERTISED_10baseT_Full |
13224 ADVERTISED_TP;
13225 else
13226 adv |= ADVERTISED_FIBRE;
13227
13228 tp->link_config.advertising = adv;
13229 tp->link_config.speed = SPEED_INVALID;
13230 tp->link_config.duplex = DUPLEX_INVALID;
13231 tp->link_config.autoneg = AUTONEG_ENABLE;
13232 tp->link_config.active_speed = SPEED_INVALID;
13233 tp->link_config.active_duplex = DUPLEX_INVALID;
13234 tp->link_config.orig_speed = SPEED_INVALID;
13235 tp->link_config.orig_duplex = DUPLEX_INVALID;
13236 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13237}
13238
7d0c41ef
MC
13239static int __devinit tg3_phy_probe(struct tg3 *tp)
13240{
13241 u32 hw_phy_id_1, hw_phy_id_2;
13242 u32 hw_phy_id, hw_phy_id_masked;
13243 int err;
1da177e4 13244
e256f8a3 13245 /* flow control autonegotiation is default behavior */
63c3a66f 13246 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13247 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13248
63c3a66f 13249 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13250 return tg3_phy_init(tp);
13251
1da177e4 13252 /* Reading the PHY ID register can conflict with ASF
877d0310 13253 * firmware access to the PHY hardware.
1da177e4
LT
13254 */
13255 err = 0;
63c3a66f 13256 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13257 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13258 } else {
13259 /* Now read the physical PHY_ID from the chip and verify
13260 * that it is sane. If it doesn't look good, we fall back
13261 * to either the hard-coded table based PHY_ID and failing
13262 * that the value found in the eeprom area.
13263 */
13264 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13265 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13266
13267 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13268 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13269 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13270
79eb6904 13271 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13272 }
13273
79eb6904 13274 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13275 tp->phy_id = hw_phy_id;
79eb6904 13276 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13277 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13278 else
f07e9af3 13279 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13280 } else {
79eb6904 13281 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13282 /* Do nothing, phy ID already set up in
13283 * tg3_get_eeprom_hw_cfg().
13284 */
1da177e4
LT
13285 } else {
13286 struct subsys_tbl_ent *p;
13287
13288 /* No eeprom signature? Try the hardcoded
13289 * subsys device table.
13290 */
24daf2b0 13291 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13292 if (!p)
13293 return -ENODEV;
13294
13295 tp->phy_id = p->phy_id;
13296 if (!tp->phy_id ||
79eb6904 13297 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13298 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13299 }
13300 }
13301
a6b68dab 13302 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13303 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13304 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13305 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13306 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13307 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13308 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13309 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13310
e256f8a3
MC
13311 tg3_phy_init_link_config(tp);
13312
f07e9af3 13313 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13314 !tg3_flag(tp, ENABLE_APE) &&
13315 !tg3_flag(tp, ENABLE_ASF)) {
42b64a45 13316 u32 bmsr, mask;
1da177e4
LT
13317
13318 tg3_readphy(tp, MII_BMSR, &bmsr);
13319 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13320 (bmsr & BMSR_LSTATUS))
13321 goto skip_phy_reset;
6aa20a22 13322
1da177e4
LT
13323 err = tg3_phy_reset(tp);
13324 if (err)
13325 return err;
13326
42b64a45 13327 tg3_phy_set_wirespeed(tp);
1da177e4 13328
3600d918
MC
13329 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13330 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13331 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13332 if (!tg3_copper_is_advertising_all(tp, mask)) {
42b64a45
MC
13333 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13334 tp->link_config.flowctrl);
1da177e4
LT
13335
13336 tg3_writephy(tp, MII_BMCR,
13337 BMCR_ANENABLE | BMCR_ANRESTART);
13338 }
1da177e4
LT
13339 }
13340
13341skip_phy_reset:
79eb6904 13342 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13343 err = tg3_init_5401phy_dsp(tp);
13344 if (err)
13345 return err;
1da177e4 13346
1da177e4
LT
13347 err = tg3_init_5401phy_dsp(tp);
13348 }
13349
1da177e4
LT
13350 return err;
13351}
13352
184b8904 13353static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13354{
a4a8bb15 13355 u8 *vpd_data;
4181b2c8 13356 unsigned int block_end, rosize, len;
535a490e 13357 u32 vpdlen;
184b8904 13358 int j, i = 0;
a4a8bb15 13359
535a490e 13360 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13361 if (!vpd_data)
13362 goto out_no_vpd;
1da177e4 13363
535a490e 13364 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13365 if (i < 0)
13366 goto out_not_found;
1da177e4 13367
4181b2c8
MC
13368 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13369 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13370 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13371
535a490e 13372 if (block_end > vpdlen)
4181b2c8 13373 goto out_not_found;
af2c6a4a 13374
184b8904
MC
13375 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13376 PCI_VPD_RO_KEYWORD_MFR_ID);
13377 if (j > 0) {
13378 len = pci_vpd_info_field_size(&vpd_data[j]);
13379
13380 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13381 if (j + len > block_end || len != 4 ||
13382 memcmp(&vpd_data[j], "1028", 4))
13383 goto partno;
13384
13385 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13386 PCI_VPD_RO_KEYWORD_VENDOR0);
13387 if (j < 0)
13388 goto partno;
13389
13390 len = pci_vpd_info_field_size(&vpd_data[j]);
13391
13392 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13393 if (j + len > block_end)
13394 goto partno;
13395
13396 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13397 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13398 }
13399
13400partno:
4181b2c8
MC
13401 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13402 PCI_VPD_RO_KEYWORD_PARTNO);
13403 if (i < 0)
13404 goto out_not_found;
af2c6a4a 13405
4181b2c8 13406 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13407
4181b2c8
MC
13408 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13409 if (len > TG3_BPN_SIZE ||
535a490e 13410 (len + i) > vpdlen)
4181b2c8 13411 goto out_not_found;
1da177e4 13412
4181b2c8 13413 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13414
1da177e4 13415out_not_found:
a4a8bb15 13416 kfree(vpd_data);
37a949c5 13417 if (tp->board_part_number[0])
a4a8bb15
MC
13418 return;
13419
13420out_no_vpd:
37a949c5
MC
13421 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13422 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13423 strcpy(tp->board_part_number, "BCM5717");
13424 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13425 strcpy(tp->board_part_number, "BCM5718");
13426 else
13427 goto nomatch;
13428 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13429 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13430 strcpy(tp->board_part_number, "BCM57780");
13431 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13432 strcpy(tp->board_part_number, "BCM57760");
13433 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13434 strcpy(tp->board_part_number, "BCM57790");
13435 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13436 strcpy(tp->board_part_number, "BCM57788");
13437 else
13438 goto nomatch;
13439 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13440 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13441 strcpy(tp->board_part_number, "BCM57761");
13442 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13443 strcpy(tp->board_part_number, "BCM57765");
13444 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13445 strcpy(tp->board_part_number, "BCM57781");
13446 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13447 strcpy(tp->board_part_number, "BCM57785");
13448 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13449 strcpy(tp->board_part_number, "BCM57791");
13450 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13451 strcpy(tp->board_part_number, "BCM57795");
13452 else
13453 goto nomatch;
13454 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13455 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13456 } else {
13457nomatch:
b5d3772c 13458 strcpy(tp->board_part_number, "none");
37a949c5 13459 }
1da177e4
LT
13460}
13461
9c8a620e
MC
13462static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13463{
13464 u32 val;
13465
e4f34110 13466 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13467 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13468 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13469 val != 0)
13470 return 0;
13471
13472 return 1;
13473}
13474
acd9c119
MC
13475static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13476{
ff3a7cb2 13477 u32 val, offset, start, ver_offset;
75f9936e 13478 int i, dst_off;
ff3a7cb2 13479 bool newver = false;
acd9c119
MC
13480
13481 if (tg3_nvram_read(tp, 0xc, &offset) ||
13482 tg3_nvram_read(tp, 0x4, &start))
13483 return;
13484
13485 offset = tg3_nvram_logical_addr(tp, offset);
13486
ff3a7cb2 13487 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13488 return;
13489
ff3a7cb2
MC
13490 if ((val & 0xfc000000) == 0x0c000000) {
13491 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13492 return;
13493
ff3a7cb2
MC
13494 if (val == 0)
13495 newver = true;
13496 }
13497
75f9936e
MC
13498 dst_off = strlen(tp->fw_ver);
13499
ff3a7cb2 13500 if (newver) {
75f9936e
MC
13501 if (TG3_VER_SIZE - dst_off < 16 ||
13502 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13503 return;
13504
13505 offset = offset + ver_offset - start;
13506 for (i = 0; i < 16; i += 4) {
13507 __be32 v;
13508 if (tg3_nvram_read_be32(tp, offset + i, &v))
13509 return;
13510
75f9936e 13511 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13512 }
13513 } else {
13514 u32 major, minor;
13515
13516 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13517 return;
13518
13519 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13520 TG3_NVM_BCVER_MAJSFT;
13521 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13522 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13523 "v%d.%02d", major, minor);
acd9c119
MC
13524 }
13525}
13526
a6f6cb1c
MC
13527static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13528{
13529 u32 val, major, minor;
13530
13531 /* Use native endian representation */
13532 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13533 return;
13534
13535 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13536 TG3_NVM_HWSB_CFG1_MAJSFT;
13537 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13538 TG3_NVM_HWSB_CFG1_MINSFT;
13539
13540 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13541}
13542
dfe00d7d
MC
13543static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13544{
13545 u32 offset, major, minor, build;
13546
75f9936e 13547 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13548
13549 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13550 return;
13551
13552 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13553 case TG3_EEPROM_SB_REVISION_0:
13554 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13555 break;
13556 case TG3_EEPROM_SB_REVISION_2:
13557 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13558 break;
13559 case TG3_EEPROM_SB_REVISION_3:
13560 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13561 break;
a4153d40
MC
13562 case TG3_EEPROM_SB_REVISION_4:
13563 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13564 break;
13565 case TG3_EEPROM_SB_REVISION_5:
13566 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13567 break;
bba226ac
MC
13568 case TG3_EEPROM_SB_REVISION_6:
13569 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13570 break;
dfe00d7d
MC
13571 default:
13572 return;
13573 }
13574
e4f34110 13575 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13576 return;
13577
13578 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13579 TG3_EEPROM_SB_EDH_BLD_SHFT;
13580 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13581 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13582 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13583
13584 if (minor > 99 || build > 26)
13585 return;
13586
75f9936e
MC
13587 offset = strlen(tp->fw_ver);
13588 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13589 " v%d.%02d", major, minor);
dfe00d7d
MC
13590
13591 if (build > 0) {
75f9936e
MC
13592 offset = strlen(tp->fw_ver);
13593 if (offset < TG3_VER_SIZE - 1)
13594 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13595 }
13596}
13597
acd9c119 13598static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13599{
13600 u32 val, offset, start;
acd9c119 13601 int i, vlen;
9c8a620e
MC
13602
13603 for (offset = TG3_NVM_DIR_START;
13604 offset < TG3_NVM_DIR_END;
13605 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13606 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13607 return;
13608
9c8a620e
MC
13609 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13610 break;
13611 }
13612
13613 if (offset == TG3_NVM_DIR_END)
13614 return;
13615
63c3a66f 13616 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13617 start = 0x08000000;
e4f34110 13618 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13619 return;
13620
e4f34110 13621 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13622 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13623 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13624 return;
13625
13626 offset += val - start;
13627
acd9c119 13628 vlen = strlen(tp->fw_ver);
9c8a620e 13629
acd9c119
MC
13630 tp->fw_ver[vlen++] = ',';
13631 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13632
13633 for (i = 0; i < 4; i++) {
a9dc529d
MC
13634 __be32 v;
13635 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13636 return;
13637
b9fc7dc5 13638 offset += sizeof(v);
c4e6575c 13639
acd9c119
MC
13640 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13641 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13642 break;
c4e6575c 13643 }
9c8a620e 13644
acd9c119
MC
13645 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13646 vlen += sizeof(v);
c4e6575c 13647 }
acd9c119
MC
13648}
13649
7fd76445
MC
13650static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13651{
13652 int vlen;
13653 u32 apedata;
ecc79648 13654 char *fwtype;
7fd76445 13655
63c3a66f 13656 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13657 return;
13658
13659 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13660 if (apedata != APE_SEG_SIG_MAGIC)
13661 return;
13662
13663 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13664 if (!(apedata & APE_FW_STATUS_READY))
13665 return;
13666
13667 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13668
dc6d0744 13669 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13670 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13671 fwtype = "NCSI";
dc6d0744 13672 } else {
ecc79648 13673 fwtype = "DASH";
dc6d0744 13674 }
ecc79648 13675
7fd76445
MC
13676 vlen = strlen(tp->fw_ver);
13677
ecc79648
MC
13678 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13679 fwtype,
7fd76445
MC
13680 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13681 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13682 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13683 (apedata & APE_FW_VERSION_BLDMSK));
13684}
13685
acd9c119
MC
13686static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13687{
13688 u32 val;
75f9936e 13689 bool vpd_vers = false;
acd9c119 13690
75f9936e
MC
13691 if (tp->fw_ver[0] != 0)
13692 vpd_vers = true;
df259d8c 13693
63c3a66f 13694 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13695 strcat(tp->fw_ver, "sb");
df259d8c
MC
13696 return;
13697 }
13698
acd9c119
MC
13699 if (tg3_nvram_read(tp, 0, &val))
13700 return;
13701
13702 if (val == TG3_EEPROM_MAGIC)
13703 tg3_read_bc_ver(tp);
13704 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13705 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13706 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13707 tg3_read_hwsb_ver(tp);
acd9c119
MC
13708 else
13709 return;
13710
c9cab24e 13711 if (vpd_vers)
75f9936e 13712 goto done;
acd9c119 13713
c9cab24e
MC
13714 if (tg3_flag(tp, ENABLE_APE)) {
13715 if (tg3_flag(tp, ENABLE_ASF))
13716 tg3_read_dash_ver(tp);
13717 } else if (tg3_flag(tp, ENABLE_ASF)) {
13718 tg3_read_mgmtfw_ver(tp);
13719 }
9c8a620e 13720
75f9936e 13721done:
9c8a620e 13722 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13723}
13724
7544b097
MC
13725static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13726
7cb32cf2
MC
13727static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13728{
63c3a66f 13729 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13730 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13731 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13732 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13733 else
de9f5230 13734 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13735}
13736
4143470c 13737static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13738 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13739 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13740 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13741 { },
13742};
13743
1da177e4
LT
13744static int __devinit tg3_get_invariants(struct tg3 *tp)
13745{
1da177e4 13746 u32 misc_ctrl_reg;
1da177e4
LT
13747 u32 pci_state_reg, grc_misc_cfg;
13748 u32 val;
13749 u16 pci_cmd;
5e7dfd0f 13750 int err;
1da177e4 13751
1da177e4
LT
13752 /* Force memory write invalidate off. If we leave it on,
13753 * then on 5700_BX chips we have to enable a workaround.
13754 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13755 * to match the cacheline size. The Broadcom driver have this
13756 * workaround but turns MWI off all the times so never uses
13757 * it. This seems to suggest that the workaround is insufficient.
13758 */
13759 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13760 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13761 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13762
16821285
MC
13763 /* Important! -- Make sure register accesses are byteswapped
13764 * correctly. Also, for those chips that require it, make
13765 * sure that indirect register accesses are enabled before
13766 * the first operation.
1da177e4
LT
13767 */
13768 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13769 &misc_ctrl_reg);
16821285
MC
13770 tp->misc_host_ctrl |= (misc_ctrl_reg &
13771 MISC_HOST_CTRL_CHIPREV);
13772 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13773 tp->misc_host_ctrl);
1da177e4
LT
13774
13775 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13776 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13777 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13778 u32 prod_id_asic_rev;
13779
5001e2f6
MC
13780 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13781 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13782 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13783 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13784 pci_read_config_dword(tp->pdev,
13785 TG3PCI_GEN2_PRODID_ASICREV,
13786 &prod_id_asic_rev);
b703df6f
MC
13787 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13788 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13789 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13790 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13791 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13792 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13793 pci_read_config_dword(tp->pdev,
13794 TG3PCI_GEN15_PRODID_ASICREV,
13795 &prod_id_asic_rev);
f6eb9b1f
MC
13796 else
13797 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13798 &prod_id_asic_rev);
13799
321d32a0 13800 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13801 }
1da177e4 13802
ff645bec
MC
13803 /* Wrong chip ID in 5752 A0. This code can be removed later
13804 * as A0 is not in production.
13805 */
13806 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13807 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13808
6892914f
MC
13809 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13810 * we need to disable memory and use config. cycles
13811 * only to access all registers. The 5702/03 chips
13812 * can mistakenly decode the special cycles from the
13813 * ICH chipsets as memory write cycles, causing corruption
13814 * of register and memory space. Only certain ICH bridges
13815 * will drive special cycles with non-zero data during the
13816 * address phase which can fall within the 5703's address
13817 * range. This is not an ICH bug as the PCI spec allows
13818 * non-zero address during special cycles. However, only
13819 * these ICH bridges are known to drive non-zero addresses
13820 * during special cycles.
13821 *
13822 * Since special cycles do not cross PCI bridges, we only
13823 * enable this workaround if the 5703 is on the secondary
13824 * bus of these ICH bridges.
13825 */
13826 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13827 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13828 static struct tg3_dev_id {
13829 u32 vendor;
13830 u32 device;
13831 u32 rev;
13832 } ich_chipsets[] = {
13833 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13834 PCI_ANY_ID },
13835 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13836 PCI_ANY_ID },
13837 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13838 0xa },
13839 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13840 PCI_ANY_ID },
13841 { },
13842 };
13843 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13844 struct pci_dev *bridge = NULL;
13845
13846 while (pci_id->vendor != 0) {
13847 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13848 bridge);
13849 if (!bridge) {
13850 pci_id++;
13851 continue;
13852 }
13853 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13854 if (bridge->revision > pci_id->rev)
6892914f
MC
13855 continue;
13856 }
13857 if (bridge->subordinate &&
13858 (bridge->subordinate->number ==
13859 tp->pdev->bus->number)) {
63c3a66f 13860 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13861 pci_dev_put(bridge);
13862 break;
13863 }
13864 }
13865 }
13866
6ff6f81d 13867 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13868 static struct tg3_dev_id {
13869 u32 vendor;
13870 u32 device;
13871 } bridge_chipsets[] = {
13872 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13873 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13874 { },
13875 };
13876 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13877 struct pci_dev *bridge = NULL;
13878
13879 while (pci_id->vendor != 0) {
13880 bridge = pci_get_device(pci_id->vendor,
13881 pci_id->device,
13882 bridge);
13883 if (!bridge) {
13884 pci_id++;
13885 continue;
13886 }
13887 if (bridge->subordinate &&
13888 (bridge->subordinate->number <=
13889 tp->pdev->bus->number) &&
13890 (bridge->subordinate->subordinate >=
13891 tp->pdev->bus->number)) {
63c3a66f 13892 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13893 pci_dev_put(bridge);
13894 break;
13895 }
13896 }
13897 }
13898
4a29cc2e
MC
13899 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13900 * DMA addresses > 40-bit. This bridge may have other additional
13901 * 57xx devices behind it in some 4-port NIC designs for example.
13902 * Any tg3 device found behind the bridge will also need the 40-bit
13903 * DMA workaround.
13904 */
a4e2b347
MC
13905 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13906 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13907 tg3_flag_set(tp, 5780_CLASS);
13908 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13909 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13910 } else {
4a29cc2e
MC
13911 struct pci_dev *bridge = NULL;
13912
13913 do {
13914 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13915 PCI_DEVICE_ID_SERVERWORKS_EPB,
13916 bridge);
13917 if (bridge && bridge->subordinate &&
13918 (bridge->subordinate->number <=
13919 tp->pdev->bus->number) &&
13920 (bridge->subordinate->subordinate >=
13921 tp->pdev->bus->number)) {
63c3a66f 13922 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13923 pci_dev_put(bridge);
13924 break;
13925 }
13926 } while (bridge);
13927 }
4cf78e4f 13928
f6eb9b1f 13929 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 13930 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
13931 tp->pdev_peer = tg3_find_peer(tp);
13932
c885e824 13933 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13934 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13935 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13936 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13937
13938 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13939 tg3_flag(tp, 5717_PLUS))
13940 tg3_flag_set(tp, 57765_PLUS);
c885e824 13941
321d32a0
MC
13942 /* Intentionally exclude ASIC_REV_5906 */
13943 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13944 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13945 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13946 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13947 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13948 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13949 tg3_flag(tp, 57765_PLUS))
13950 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13951
13952 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13953 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13954 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13955 tg3_flag(tp, 5755_PLUS) ||
13956 tg3_flag(tp, 5780_CLASS))
13957 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13958
6ff6f81d 13959 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13960 tg3_flag(tp, 5750_PLUS))
13961 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13962
507399f1 13963 /* Determine TSO capabilities */
a0512944 13964 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 13965 ; /* Do nothing. HW bug. */
63c3a66f
JP
13966 else if (tg3_flag(tp, 57765_PLUS))
13967 tg3_flag_set(tp, HW_TSO_3);
13968 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13969 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13970 tg3_flag_set(tp, HW_TSO_2);
13971 else if (tg3_flag(tp, 5750_PLUS)) {
13972 tg3_flag_set(tp, HW_TSO_1);
13973 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13974 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13975 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13976 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13977 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13978 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13979 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13980 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13981 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13982 tp->fw_needed = FIRMWARE_TG3TSO5;
13983 else
13984 tp->fw_needed = FIRMWARE_TG3TSO;
13985 }
13986
dabc5c67 13987 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
13988 if (tg3_flag(tp, HW_TSO_1) ||
13989 tg3_flag(tp, HW_TSO_2) ||
13990 tg3_flag(tp, HW_TSO_3) ||
dabc5c67
MC
13991 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13992 tg3_flag_set(tp, TSO_CAPABLE);
13993 else {
13994 tg3_flag_clear(tp, TSO_CAPABLE);
13995 tg3_flag_clear(tp, TSO_BUG);
13996 tp->fw_needed = NULL;
13997 }
13998
13999 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14000 tp->fw_needed = FIRMWARE_TG3;
14001
507399f1
MC
14002 tp->irq_max = 1;
14003
63c3a66f
JP
14004 if (tg3_flag(tp, 5750_PLUS)) {
14005 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14006 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14007 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14008 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14009 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14010 tp->pdev_peer == tp->pdev))
63c3a66f 14011 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14012
63c3a66f 14013 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14014 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14015 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14016 }
4f125f42 14017
63c3a66f
JP
14018 if (tg3_flag(tp, 57765_PLUS)) {
14019 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
14020 tp->irq_max = TG3_IRQ_MAX_VECS;
14021 }
f6eb9b1f 14022 }
0e1406dd 14023
2ffcc981 14024 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14025 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14026
e31aa987
MC
14027 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
14028 tg3_flag_set(tp, 4K_FIFO_LIMIT);
14029
fa6b2aae
MC
14030 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14031 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14032 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14033 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14034
63c3a66f 14035 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14036 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14037 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14038
63c3a66f
JP
14039 if (!tg3_flag(tp, 5705_PLUS) ||
14040 tg3_flag(tp, 5780_CLASS) ||
14041 tg3_flag(tp, USE_JUMBO_BDFLAG))
14042 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14043
52f4490c
MC
14044 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14045 &pci_state_reg);
14046
708ebb3a 14047 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14048 u16 lnkctl;
14049
63c3a66f 14050 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14051
cf79003d 14052 tp->pcie_readrq = 4096;
d78b59f5
MC
14053 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14054 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 14055 tp->pcie_readrq = 2048;
cf79003d
MC
14056
14057 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 14058
5e7dfd0f 14059 pci_read_config_word(tp->pdev,
708ebb3a 14060 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14061 &lnkctl);
14062 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14063 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14064 ASIC_REV_5906) {
63c3a66f 14065 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14066 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14067 }
5e7dfd0f 14068 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14069 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14070 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14071 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14072 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14073 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14074 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14075 }
52f4490c 14076 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14077 /* BCM5785 devices are effectively PCIe devices, and should
14078 * follow PCIe codepaths, but do not have a PCIe capabilities
14079 * section.
93a700a9 14080 */
63c3a66f
JP
14081 tg3_flag_set(tp, PCI_EXPRESS);
14082 } else if (!tg3_flag(tp, 5705_PLUS) ||
14083 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14084 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14085 if (!tp->pcix_cap) {
2445e461
MC
14086 dev_err(&tp->pdev->dev,
14087 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14088 return -EIO;
14089 }
14090
14091 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14092 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14093 }
1da177e4 14094
399de50b
MC
14095 /* If we have an AMD 762 or VIA K8T800 chipset, write
14096 * reordering to the mailbox registers done by the host
14097 * controller can cause major troubles. We read back from
14098 * every mailbox register write to force the writes to be
14099 * posted to the chip in order.
14100 */
4143470c 14101 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14102 !tg3_flag(tp, PCI_EXPRESS))
14103 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14104
69fc4053
MC
14105 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14106 &tp->pci_cacheline_sz);
14107 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14108 &tp->pci_lat_timer);
1da177e4
LT
14109 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14110 tp->pci_lat_timer < 64) {
14111 tp->pci_lat_timer = 64;
69fc4053
MC
14112 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14113 tp->pci_lat_timer);
1da177e4
LT
14114 }
14115
16821285
MC
14116 /* Important! -- It is critical that the PCI-X hw workaround
14117 * situation is decided before the first MMIO register access.
14118 */
52f4490c
MC
14119 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14120 /* 5700 BX chips need to have their TX producer index
14121 * mailboxes written twice to workaround a bug.
14122 */
63c3a66f 14123 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14124
52f4490c 14125 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14126 *
14127 * The workaround is to use indirect register accesses
14128 * for all chip writes not to mailbox registers.
14129 */
63c3a66f 14130 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14131 u32 pm_reg;
1da177e4 14132
63c3a66f 14133 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14134
14135 /* The chip can have it's power management PCI config
14136 * space registers clobbered due to this bug.
14137 * So explicitly force the chip into D0 here.
14138 */
9974a356
MC
14139 pci_read_config_dword(tp->pdev,
14140 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14141 &pm_reg);
14142 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14143 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14144 pci_write_config_dword(tp->pdev,
14145 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14146 pm_reg);
14147
14148 /* Also, force SERR#/PERR# in PCI command. */
14149 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14150 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14151 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14152 }
14153 }
14154
1da177e4 14155 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14156 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14157 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14158 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14159
14160 /* Chip-specific fixup from Broadcom driver */
14161 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14162 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14163 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14164 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14165 }
14166
1ee582d8 14167 /* Default fast path register access methods */
20094930 14168 tp->read32 = tg3_read32;
1ee582d8 14169 tp->write32 = tg3_write32;
09ee929c 14170 tp->read32_mbox = tg3_read32;
20094930 14171 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14172 tp->write32_tx_mbox = tg3_write32;
14173 tp->write32_rx_mbox = tg3_write32;
14174
14175 /* Various workaround register access methods */
63c3a66f 14176 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14177 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14178 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14179 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14180 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14181 /*
14182 * Back to back register writes can cause problems on these
14183 * chips, the workaround is to read back all reg writes
14184 * except those to mailbox regs.
14185 *
14186 * See tg3_write_indirect_reg32().
14187 */
1ee582d8 14188 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14189 }
14190
63c3a66f 14191 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14192 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14193 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14194 tp->write32_rx_mbox = tg3_write_flush_reg32;
14195 }
20094930 14196
63c3a66f 14197 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14198 tp->read32 = tg3_read_indirect_reg32;
14199 tp->write32 = tg3_write_indirect_reg32;
14200 tp->read32_mbox = tg3_read_indirect_mbox;
14201 tp->write32_mbox = tg3_write_indirect_mbox;
14202 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14203 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14204
14205 iounmap(tp->regs);
22abe310 14206 tp->regs = NULL;
6892914f
MC
14207
14208 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14209 pci_cmd &= ~PCI_COMMAND_MEMORY;
14210 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14211 }
b5d3772c
MC
14212 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14213 tp->read32_mbox = tg3_read32_mbox_5906;
14214 tp->write32_mbox = tg3_write32_mbox_5906;
14215 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14216 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14217 }
6892914f 14218
bbadf503 14219 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14220 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14221 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14222 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14223 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14224
16821285
MC
14225 /* The memory arbiter has to be enabled in order for SRAM accesses
14226 * to succeed. Normally on powerup the tg3 chip firmware will make
14227 * sure it is enabled, but other entities such as system netboot
14228 * code might disable it.
14229 */
14230 val = tr32(MEMARB_MODE);
14231 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14232
9dc5e342
MC
14233 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14234 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14235 tg3_flag(tp, 5780_CLASS)) {
14236 if (tg3_flag(tp, PCIX_MODE)) {
14237 pci_read_config_dword(tp->pdev,
14238 tp->pcix_cap + PCI_X_STATUS,
14239 &val);
14240 tp->pci_fn = val & 0x7;
14241 }
14242 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14243 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14244 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14245 NIC_SRAM_CPMUSTAT_SIG) {
14246 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14247 tp->pci_fn = tp->pci_fn ? 1 : 0;
14248 }
14249 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14250 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14251 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14252 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14253 NIC_SRAM_CPMUSTAT_SIG) {
14254 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14255 TG3_CPMU_STATUS_FSHFT_5719;
14256 }
69f11c99
MC
14257 }
14258
7d0c41ef 14259 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14260 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14261 * determined before calling tg3_set_power_state() so that
14262 * we know whether or not to switch out of Vaux power.
14263 * When the flag is set, it means that GPIO1 is used for eeprom
14264 * write protect and also implies that it is a LOM where GPIOs
14265 * are not used to switch power.
6aa20a22 14266 */
7d0c41ef
MC
14267 tg3_get_eeprom_hw_cfg(tp);
14268
63c3a66f 14269 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14270 /* Allow reads and writes to the
14271 * APE register and memory space.
14272 */
14273 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14274 PCISTATE_ALLOW_APE_SHMEM_WR |
14275 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14276 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14277 pci_state_reg);
c9cab24e
MC
14278
14279 tg3_ape_lock_init(tp);
0d3031d9
MC
14280 }
14281
9936bcf6 14282 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14283 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14284 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14285 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14286 tg3_flag(tp, 57765_PLUS))
14287 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14288
16821285
MC
14289 /* Set up tp->grc_local_ctrl before calling
14290 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14291 * will bring 5700's external PHY out of reset.
314fba34
MC
14292 * It is also used as eeprom write protect on LOMs.
14293 */
14294 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14295 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14296 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14297 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14298 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14299 /* Unused GPIO3 must be driven as output on 5752 because there
14300 * are no pull-up resistors on unused GPIO pins.
14301 */
14302 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14303 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14304
321d32a0 14305 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
14306 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14307 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
14308 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14309
8d519ab2
MC
14310 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14311 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14312 /* Turn off the debug UART. */
14313 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14314 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14315 /* Keep VMain power. */
14316 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14317 GRC_LCLCTRL_GPIO_OUTPUT0;
14318 }
14319
16821285
MC
14320 /* Switch out of Vaux if it is a NIC */
14321 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14322
1da177e4
LT
14323 /* Derive initial jumbo mode from MTU assigned in
14324 * ether_setup() via the alloc_etherdev() call
14325 */
63c3a66f
JP
14326 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14327 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14328
14329 /* Determine WakeOnLan speed to use. */
14330 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14331 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14332 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14333 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14334 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14335 } else {
63c3a66f 14336 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14337 }
14338
7f97a4bd 14339 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14340 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14341
1da177e4 14342 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14343 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14344 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14345 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14346 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14347 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14348 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14349 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14350
14351 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14352 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14353 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14354 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14355 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14356
63c3a66f 14357 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14358 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14359 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14360 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14361 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14362 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14363 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14364 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14365 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14366 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14367 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14368 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14369 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14370 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14371 } else
f07e9af3 14372 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14373 }
1da177e4 14374
b2a5c19c
MC
14375 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14376 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14377 tp->phy_otp = tg3_read_otp_phycfg(tp);
14378 if (tp->phy_otp == 0)
14379 tp->phy_otp = TG3_OTP_DEFAULT;
14380 }
14381
63c3a66f 14382 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14383 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14384 else
14385 tp->mi_mode = MAC_MI_MODE_BASE;
14386
1da177e4 14387 tp->coalesce_mode = 0;
1da177e4
LT
14388 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14389 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14390 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14391
4d958473
MC
14392 /* Set these bits to enable statistics workaround. */
14393 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14394 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14395 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14396 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14397 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14398 }
14399
321d32a0
MC
14400 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14401 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14402 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14403
158d7abd
MC
14404 err = tg3_mdio_init(tp);
14405 if (err)
14406 return err;
1da177e4
LT
14407
14408 /* Initialize data/descriptor byte/word swapping. */
14409 val = tr32(GRC_MODE);
f2096f94
MC
14410 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14411 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14412 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14413 GRC_MODE_B2HRX_ENABLE |
14414 GRC_MODE_HTX2B_ENABLE |
14415 GRC_MODE_HOST_STACKUP);
14416 else
14417 val &= GRC_MODE_HOST_STACKUP;
14418
1da177e4
LT
14419 tw32(GRC_MODE, val | tp->grc_mode);
14420
14421 tg3_switch_clocks(tp);
14422
14423 /* Clear this out for sanity. */
14424 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14425
14426 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14427 &pci_state_reg);
14428 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14429 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14430 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14431
14432 if (chiprevid == CHIPREV_ID_5701_A0 ||
14433 chiprevid == CHIPREV_ID_5701_B0 ||
14434 chiprevid == CHIPREV_ID_5701_B2 ||
14435 chiprevid == CHIPREV_ID_5701_B5) {
14436 void __iomem *sram_base;
14437
14438 /* Write some dummy words into the SRAM status block
14439 * area, see if it reads back correctly. If the return
14440 * value is bad, force enable the PCIX workaround.
14441 */
14442 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14443
14444 writel(0x00000000, sram_base);
14445 writel(0x00000000, sram_base + 4);
14446 writel(0xffffffff, sram_base + 4);
14447 if (readl(sram_base) != 0x00000000)
63c3a66f 14448 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14449 }
14450 }
14451
14452 udelay(50);
14453 tg3_nvram_init(tp);
14454
14455 grc_misc_cfg = tr32(GRC_MISC_CFG);
14456 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14457
1da177e4
LT
14458 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14459 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14460 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14461 tg3_flag_set(tp, IS_5788);
1da177e4 14462
63c3a66f 14463 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14464 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14465 tg3_flag_set(tp, TAGGED_STATUS);
14466 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14467 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14468 HOSTCC_MODE_CLRTICK_TXBD);
14469
14470 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14471 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14472 tp->misc_host_ctrl);
14473 }
14474
3bda1258 14475 /* Preserve the APE MAC_MODE bits */
63c3a66f 14476 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14477 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14478 else
6e01b20b 14479 tp->mac_mode = 0;
3bda1258 14480
1da177e4
LT
14481 /* these are limited to 10/100 only */
14482 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14483 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14484 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14485 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14486 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14487 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14488 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14489 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14490 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14491 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14492 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14493 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14494 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14495 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14496 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14497 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14498
14499 err = tg3_phy_probe(tp);
14500 if (err) {
2445e461 14501 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14502 /* ... but do not return immediately ... */
b02fd9e3 14503 tg3_mdio_fini(tp);
1da177e4
LT
14504 }
14505
184b8904 14506 tg3_read_vpd(tp);
c4e6575c 14507 tg3_read_fw_ver(tp);
1da177e4 14508
f07e9af3
MC
14509 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14510 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14511 } else {
14512 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14513 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14514 else
f07e9af3 14515 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14516 }
14517
14518 /* 5700 {AX,BX} chips have a broken status block link
14519 * change bit implementation, so we must use the
14520 * status register in those cases.
14521 */
14522 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14523 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14524 else
63c3a66f 14525 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14526
14527 /* The led_ctrl is set during tg3_phy_probe, here we might
14528 * have to force the link status polling mechanism based
14529 * upon subsystem IDs.
14530 */
14531 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14532 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14533 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14534 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14535 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14536 }
14537
14538 /* For all SERDES we poll the MAC status register. */
f07e9af3 14539 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14540 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14541 else
63c3a66f 14542 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14543
9205fd9c 14544 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14545 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14546 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14547 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14548 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14549#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14550 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14551#endif
14552 }
1da177e4 14553
2c49a44d
MC
14554 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14555 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14556 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14557
2c49a44d 14558 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14559
14560 /* Increment the rx prod index on the rx std ring by at most
14561 * 8 for these chips to workaround hw errata.
14562 */
14563 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14564 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14565 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14566 tp->rx_std_max_post = 8;
14567
63c3a66f 14568 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14569 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14570 PCIE_PWR_MGMT_L1_THRESH_MSK;
14571
1da177e4
LT
14572 return err;
14573}
14574
49b6e95f 14575#ifdef CONFIG_SPARC
1da177e4
LT
14576static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14577{
14578 struct net_device *dev = tp->dev;
14579 struct pci_dev *pdev = tp->pdev;
49b6e95f 14580 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14581 const unsigned char *addr;
49b6e95f
DM
14582 int len;
14583
14584 addr = of_get_property(dp, "local-mac-address", &len);
14585 if (addr && len == 6) {
14586 memcpy(dev->dev_addr, addr, 6);
14587 memcpy(dev->perm_addr, dev->dev_addr, 6);
14588 return 0;
1da177e4
LT
14589 }
14590 return -ENODEV;
14591}
14592
14593static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14594{
14595 struct net_device *dev = tp->dev;
14596
14597 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14598 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14599 return 0;
14600}
14601#endif
14602
14603static int __devinit tg3_get_device_address(struct tg3 *tp)
14604{
14605 struct net_device *dev = tp->dev;
14606 u32 hi, lo, mac_offset;
008652b3 14607 int addr_ok = 0;
1da177e4 14608
49b6e95f 14609#ifdef CONFIG_SPARC
1da177e4
LT
14610 if (!tg3_get_macaddr_sparc(tp))
14611 return 0;
14612#endif
14613
14614 mac_offset = 0x7c;
6ff6f81d 14615 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14616 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14617 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14618 mac_offset = 0xcc;
14619 if (tg3_nvram_lock(tp))
14620 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14621 else
14622 tg3_nvram_unlock(tp);
63c3a66f 14623 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14624 if (tp->pci_fn & 1)
a1b950d5 14625 mac_offset = 0xcc;
69f11c99 14626 if (tp->pci_fn > 1)
a50d0796 14627 mac_offset += 0x18c;
a1b950d5 14628 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14629 mac_offset = 0x10;
1da177e4
LT
14630
14631 /* First try to get it from MAC address mailbox. */
14632 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14633 if ((hi >> 16) == 0x484b) {
14634 dev->dev_addr[0] = (hi >> 8) & 0xff;
14635 dev->dev_addr[1] = (hi >> 0) & 0xff;
14636
14637 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14638 dev->dev_addr[2] = (lo >> 24) & 0xff;
14639 dev->dev_addr[3] = (lo >> 16) & 0xff;
14640 dev->dev_addr[4] = (lo >> 8) & 0xff;
14641 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14642
008652b3
MC
14643 /* Some old bootcode may report a 0 MAC address in SRAM */
14644 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14645 }
14646 if (!addr_ok) {
14647 /* Next, try NVRAM. */
63c3a66f 14648 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14649 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14650 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14651 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14652 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14653 }
14654 /* Finally just fetch it out of the MAC control regs. */
14655 else {
14656 hi = tr32(MAC_ADDR_0_HIGH);
14657 lo = tr32(MAC_ADDR_0_LOW);
14658
14659 dev->dev_addr[5] = lo & 0xff;
14660 dev->dev_addr[4] = (lo >> 8) & 0xff;
14661 dev->dev_addr[3] = (lo >> 16) & 0xff;
14662 dev->dev_addr[2] = (lo >> 24) & 0xff;
14663 dev->dev_addr[1] = hi & 0xff;
14664 dev->dev_addr[0] = (hi >> 8) & 0xff;
14665 }
1da177e4
LT
14666 }
14667
14668 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14669#ifdef CONFIG_SPARC
1da177e4
LT
14670 if (!tg3_get_default_macaddr_sparc(tp))
14671 return 0;
14672#endif
14673 return -EINVAL;
14674 }
2ff43697 14675 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14676 return 0;
14677}
14678
59e6b434
DM
14679#define BOUNDARY_SINGLE_CACHELINE 1
14680#define BOUNDARY_MULTI_CACHELINE 2
14681
14682static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14683{
14684 int cacheline_size;
14685 u8 byte;
14686 int goal;
14687
14688 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14689 if (byte == 0)
14690 cacheline_size = 1024;
14691 else
14692 cacheline_size = (int) byte * 4;
14693
14694 /* On 5703 and later chips, the boundary bits have no
14695 * effect.
14696 */
14697 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14698 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14699 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14700 goto out;
14701
14702#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14703 goal = BOUNDARY_MULTI_CACHELINE;
14704#else
14705#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14706 goal = BOUNDARY_SINGLE_CACHELINE;
14707#else
14708 goal = 0;
14709#endif
14710#endif
14711
63c3a66f 14712 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14713 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14714 goto out;
14715 }
14716
59e6b434
DM
14717 if (!goal)
14718 goto out;
14719
14720 /* PCI controllers on most RISC systems tend to disconnect
14721 * when a device tries to burst across a cache-line boundary.
14722 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14723 *
14724 * Unfortunately, for PCI-E there are only limited
14725 * write-side controls for this, and thus for reads
14726 * we will still get the disconnects. We'll also waste
14727 * these PCI cycles for both read and write for chips
14728 * other than 5700 and 5701 which do not implement the
14729 * boundary bits.
14730 */
63c3a66f 14731 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14732 switch (cacheline_size) {
14733 case 16:
14734 case 32:
14735 case 64:
14736 case 128:
14737 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14738 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14739 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14740 } else {
14741 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14742 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14743 }
14744 break;
14745
14746 case 256:
14747 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14748 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14749 break;
14750
14751 default:
14752 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14753 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14754 break;
855e1111 14755 }
63c3a66f 14756 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14757 switch (cacheline_size) {
14758 case 16:
14759 case 32:
14760 case 64:
14761 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14762 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14763 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14764 break;
14765 }
14766 /* fallthrough */
14767 case 128:
14768 default:
14769 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14770 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14771 break;
855e1111 14772 }
59e6b434
DM
14773 } else {
14774 switch (cacheline_size) {
14775 case 16:
14776 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14777 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14778 DMA_RWCTRL_WRITE_BNDRY_16);
14779 break;
14780 }
14781 /* fallthrough */
14782 case 32:
14783 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14784 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14785 DMA_RWCTRL_WRITE_BNDRY_32);
14786 break;
14787 }
14788 /* fallthrough */
14789 case 64:
14790 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14791 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14792 DMA_RWCTRL_WRITE_BNDRY_64);
14793 break;
14794 }
14795 /* fallthrough */
14796 case 128:
14797 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14798 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14799 DMA_RWCTRL_WRITE_BNDRY_128);
14800 break;
14801 }
14802 /* fallthrough */
14803 case 256:
14804 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14805 DMA_RWCTRL_WRITE_BNDRY_256);
14806 break;
14807 case 512:
14808 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14809 DMA_RWCTRL_WRITE_BNDRY_512);
14810 break;
14811 case 1024:
14812 default:
14813 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14814 DMA_RWCTRL_WRITE_BNDRY_1024);
14815 break;
855e1111 14816 }
59e6b434
DM
14817 }
14818
14819out:
14820 return val;
14821}
14822
1da177e4
LT
14823static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14824{
14825 struct tg3_internal_buffer_desc test_desc;
14826 u32 sram_dma_descs;
14827 int i, ret;
14828
14829 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14830
14831 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14832 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14833 tw32(RDMAC_STATUS, 0);
14834 tw32(WDMAC_STATUS, 0);
14835
14836 tw32(BUFMGR_MODE, 0);
14837 tw32(FTQ_RESET, 0);
14838
14839 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14840 test_desc.addr_lo = buf_dma & 0xffffffff;
14841 test_desc.nic_mbuf = 0x00002100;
14842 test_desc.len = size;
14843
14844 /*
14845 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14846 * the *second* time the tg3 driver was getting loaded after an
14847 * initial scan.
14848 *
14849 * Broadcom tells me:
14850 * ...the DMA engine is connected to the GRC block and a DMA
14851 * reset may affect the GRC block in some unpredictable way...
14852 * The behavior of resets to individual blocks has not been tested.
14853 *
14854 * Broadcom noted the GRC reset will also reset all sub-components.
14855 */
14856 if (to_device) {
14857 test_desc.cqid_sqid = (13 << 8) | 2;
14858
14859 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14860 udelay(40);
14861 } else {
14862 test_desc.cqid_sqid = (16 << 8) | 7;
14863
14864 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14865 udelay(40);
14866 }
14867 test_desc.flags = 0x00000005;
14868
14869 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14870 u32 val;
14871
14872 val = *(((u32 *)&test_desc) + i);
14873 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14874 sram_dma_descs + (i * sizeof(u32)));
14875 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14876 }
14877 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14878
859a5887 14879 if (to_device)
1da177e4 14880 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14881 else
1da177e4 14882 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14883
14884 ret = -ENODEV;
14885 for (i = 0; i < 40; i++) {
14886 u32 val;
14887
14888 if (to_device)
14889 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14890 else
14891 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14892 if ((val & 0xffff) == sram_dma_descs) {
14893 ret = 0;
14894 break;
14895 }
14896
14897 udelay(100);
14898 }
14899
14900 return ret;
14901}
14902
ded7340d 14903#define TEST_BUFFER_SIZE 0x2000
1da177e4 14904
4143470c 14905static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14906 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14907 { },
14908};
14909
1da177e4
LT
14910static int __devinit tg3_test_dma(struct tg3 *tp)
14911{
14912 dma_addr_t buf_dma;
59e6b434 14913 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14914 int ret = 0;
1da177e4 14915
4bae65c8
MC
14916 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14917 &buf_dma, GFP_KERNEL);
1da177e4
LT
14918 if (!buf) {
14919 ret = -ENOMEM;
14920 goto out_nofree;
14921 }
14922
14923 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14924 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14925
59e6b434 14926 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14927
63c3a66f 14928 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14929 goto out;
14930
63c3a66f 14931 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14932 /* DMA read watermark not used on PCIE */
14933 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14934 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14935 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14936 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14937 tp->dma_rwctrl |= 0x003f0000;
14938 else
14939 tp->dma_rwctrl |= 0x003f000f;
14940 } else {
14941 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14942 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14943 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14944 u32 read_water = 0x7;
1da177e4 14945
4a29cc2e
MC
14946 /* If the 5704 is behind the EPB bridge, we can
14947 * do the less restrictive ONE_DMA workaround for
14948 * better performance.
14949 */
63c3a66f 14950 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14951 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14952 tp->dma_rwctrl |= 0x8000;
14953 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14954 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14955
49afdeb6
MC
14956 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14957 read_water = 4;
59e6b434 14958 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14959 tp->dma_rwctrl |=
14960 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14961 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14962 (1 << 23);
4cf78e4f
MC
14963 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14964 /* 5780 always in PCIX mode */
14965 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14966 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14967 /* 5714 always in PCIX mode */
14968 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14969 } else {
14970 tp->dma_rwctrl |= 0x001b000f;
14971 }
14972 }
14973
14974 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14975 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14976 tp->dma_rwctrl &= 0xfffffff0;
14977
14978 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14979 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14980 /* Remove this if it causes problems for some boards. */
14981 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14982
14983 /* On 5700/5701 chips, we need to set this bit.
14984 * Otherwise the chip will issue cacheline transactions
14985 * to streamable DMA memory with not all the byte
14986 * enables turned on. This is an error on several
14987 * RISC PCI controllers, in particular sparc64.
14988 *
14989 * On 5703/5704 chips, this bit has been reassigned
14990 * a different meaning. In particular, it is used
14991 * on those chips to enable a PCI-X workaround.
14992 */
14993 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14994 }
14995
14996 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14997
14998#if 0
14999 /* Unneeded, already done by tg3_get_invariants. */
15000 tg3_switch_clocks(tp);
15001#endif
15002
1da177e4
LT
15003 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15004 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15005 goto out;
15006
59e6b434
DM
15007 /* It is best to perform DMA test with maximum write burst size
15008 * to expose the 5700/5701 write DMA bug.
15009 */
15010 saved_dma_rwctrl = tp->dma_rwctrl;
15011 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15012 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15013
1da177e4
LT
15014 while (1) {
15015 u32 *p = buf, i;
15016
15017 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15018 p[i] = i;
15019
15020 /* Send the buffer to the chip. */
15021 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15022 if (ret) {
2445e461
MC
15023 dev_err(&tp->pdev->dev,
15024 "%s: Buffer write failed. err = %d\n",
15025 __func__, ret);
1da177e4
LT
15026 break;
15027 }
15028
15029#if 0
15030 /* validate data reached card RAM correctly. */
15031 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15032 u32 val;
15033 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15034 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15035 dev_err(&tp->pdev->dev,
15036 "%s: Buffer corrupted on device! "
15037 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15038 /* ret = -ENODEV here? */
15039 }
15040 p[i] = 0;
15041 }
15042#endif
15043 /* Now read it back. */
15044 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15045 if (ret) {
5129c3a3
MC
15046 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15047 "err = %d\n", __func__, ret);
1da177e4
LT
15048 break;
15049 }
15050
15051 /* Verify it. */
15052 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15053 if (p[i] == i)
15054 continue;
15055
59e6b434
DM
15056 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15057 DMA_RWCTRL_WRITE_BNDRY_16) {
15058 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15059 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15060 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15061 break;
15062 } else {
2445e461
MC
15063 dev_err(&tp->pdev->dev,
15064 "%s: Buffer corrupted on read back! "
15065 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15066 ret = -ENODEV;
15067 goto out;
15068 }
15069 }
15070
15071 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15072 /* Success. */
15073 ret = 0;
15074 break;
15075 }
15076 }
59e6b434
DM
15077 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15078 DMA_RWCTRL_WRITE_BNDRY_16) {
15079 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15080 * now look for chipsets that are known to expose the
15081 * DMA bug without failing the test.
59e6b434 15082 */
4143470c 15083 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15084 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15085 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15086 } else {
6d1cfbab
MC
15087 /* Safe to use the calculated DMA boundary. */
15088 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15089 }
6d1cfbab 15090
59e6b434
DM
15091 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15092 }
1da177e4
LT
15093
15094out:
4bae65c8 15095 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15096out_nofree:
15097 return ret;
15098}
15099
1da177e4
LT
15100static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15101{
63c3a66f 15102 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15103 tp->bufmgr_config.mbuf_read_dma_low_water =
15104 DEFAULT_MB_RDMA_LOW_WATER_5705;
15105 tp->bufmgr_config.mbuf_mac_rx_low_water =
15106 DEFAULT_MB_MACRX_LOW_WATER_57765;
15107 tp->bufmgr_config.mbuf_high_water =
15108 DEFAULT_MB_HIGH_WATER_57765;
15109
15110 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15111 DEFAULT_MB_RDMA_LOW_WATER_5705;
15112 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15113 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15114 tp->bufmgr_config.mbuf_high_water_jumbo =
15115 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15116 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15117 tp->bufmgr_config.mbuf_read_dma_low_water =
15118 DEFAULT_MB_RDMA_LOW_WATER_5705;
15119 tp->bufmgr_config.mbuf_mac_rx_low_water =
15120 DEFAULT_MB_MACRX_LOW_WATER_5705;
15121 tp->bufmgr_config.mbuf_high_water =
15122 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15123 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15124 tp->bufmgr_config.mbuf_mac_rx_low_water =
15125 DEFAULT_MB_MACRX_LOW_WATER_5906;
15126 tp->bufmgr_config.mbuf_high_water =
15127 DEFAULT_MB_HIGH_WATER_5906;
15128 }
fdfec172
MC
15129
15130 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15131 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15132 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15133 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15134 tp->bufmgr_config.mbuf_high_water_jumbo =
15135 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15136 } else {
15137 tp->bufmgr_config.mbuf_read_dma_low_water =
15138 DEFAULT_MB_RDMA_LOW_WATER;
15139 tp->bufmgr_config.mbuf_mac_rx_low_water =
15140 DEFAULT_MB_MACRX_LOW_WATER;
15141 tp->bufmgr_config.mbuf_high_water =
15142 DEFAULT_MB_HIGH_WATER;
15143
15144 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15145 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15146 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15147 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15148 tp->bufmgr_config.mbuf_high_water_jumbo =
15149 DEFAULT_MB_HIGH_WATER_JUMBO;
15150 }
1da177e4
LT
15151
15152 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15153 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15154}
15155
15156static char * __devinit tg3_phy_string(struct tg3 *tp)
15157{
79eb6904
MC
15158 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15159 case TG3_PHY_ID_BCM5400: return "5400";
15160 case TG3_PHY_ID_BCM5401: return "5401";
15161 case TG3_PHY_ID_BCM5411: return "5411";
15162 case TG3_PHY_ID_BCM5701: return "5701";
15163 case TG3_PHY_ID_BCM5703: return "5703";
15164 case TG3_PHY_ID_BCM5704: return "5704";
15165 case TG3_PHY_ID_BCM5705: return "5705";
15166 case TG3_PHY_ID_BCM5750: return "5750";
15167 case TG3_PHY_ID_BCM5752: return "5752";
15168 case TG3_PHY_ID_BCM5714: return "5714";
15169 case TG3_PHY_ID_BCM5780: return "5780";
15170 case TG3_PHY_ID_BCM5755: return "5755";
15171 case TG3_PHY_ID_BCM5787: return "5787";
15172 case TG3_PHY_ID_BCM5784: return "5784";
15173 case TG3_PHY_ID_BCM5756: return "5722/5756";
15174 case TG3_PHY_ID_BCM5906: return "5906";
15175 case TG3_PHY_ID_BCM5761: return "5761";
15176 case TG3_PHY_ID_BCM5718C: return "5718C";
15177 case TG3_PHY_ID_BCM5718S: return "5718S";
15178 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15179 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15180 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15181 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15182 case 0: return "serdes";
15183 default: return "unknown";
855e1111 15184 }
1da177e4
LT
15185}
15186
f9804ddb
MC
15187static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15188{
63c3a66f 15189 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15190 strcpy(str, "PCI Express");
15191 return str;
63c3a66f 15192 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15193 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15194
15195 strcpy(str, "PCIX:");
15196
15197 if ((clock_ctrl == 7) ||
15198 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15199 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15200 strcat(str, "133MHz");
15201 else if (clock_ctrl == 0)
15202 strcat(str, "33MHz");
15203 else if (clock_ctrl == 2)
15204 strcat(str, "50MHz");
15205 else if (clock_ctrl == 4)
15206 strcat(str, "66MHz");
15207 else if (clock_ctrl == 6)
15208 strcat(str, "100MHz");
f9804ddb
MC
15209 } else {
15210 strcpy(str, "PCI:");
63c3a66f 15211 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15212 strcat(str, "66MHz");
15213 else
15214 strcat(str, "33MHz");
15215 }
63c3a66f 15216 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15217 strcat(str, ":32-bit");
15218 else
15219 strcat(str, ":64-bit");
15220 return str;
15221}
15222
8c2dc7e1 15223static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15224{
15225 struct pci_dev *peer;
15226 unsigned int func, devnr = tp->pdev->devfn & ~7;
15227
15228 for (func = 0; func < 8; func++) {
15229 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15230 if (peer && peer != tp->pdev)
15231 break;
15232 pci_dev_put(peer);
15233 }
16fe9d74
MC
15234 /* 5704 can be configured in single-port mode, set peer to
15235 * tp->pdev in that case.
15236 */
15237 if (!peer) {
15238 peer = tp->pdev;
15239 return peer;
15240 }
1da177e4
LT
15241
15242 /*
15243 * We don't need to keep the refcount elevated; there's no way
15244 * to remove one half of this device without removing the other
15245 */
15246 pci_dev_put(peer);
15247
15248 return peer;
15249}
15250
15f9850d
DM
15251static void __devinit tg3_init_coal(struct tg3 *tp)
15252{
15253 struct ethtool_coalesce *ec = &tp->coal;
15254
15255 memset(ec, 0, sizeof(*ec));
15256 ec->cmd = ETHTOOL_GCOALESCE;
15257 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15258 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15259 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15260 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15261 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15262 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15263 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15264 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15265 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15266
15267 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15268 HOSTCC_MODE_CLRTICK_TXBD)) {
15269 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15270 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15271 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15272 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15273 }
d244c892 15274
63c3a66f 15275 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15276 ec->rx_coalesce_usecs_irq = 0;
15277 ec->tx_coalesce_usecs_irq = 0;
15278 ec->stats_block_coalesce_usecs = 0;
15279 }
15f9850d
DM
15280}
15281
7c7d64b8
SH
15282static const struct net_device_ops tg3_netdev_ops = {
15283 .ndo_open = tg3_open,
15284 .ndo_stop = tg3_close,
00829823 15285 .ndo_start_xmit = tg3_start_xmit,
511d2224 15286 .ndo_get_stats64 = tg3_get_stats64,
00829823 15287 .ndo_validate_addr = eth_validate_addr,
afc4b13d 15288 .ndo_set_rx_mode = tg3_set_rx_mode,
00829823
SH
15289 .ndo_set_mac_address = tg3_set_mac_addr,
15290 .ndo_do_ioctl = tg3_ioctl,
15291 .ndo_tx_timeout = tg3_tx_timeout,
15292 .ndo_change_mtu = tg3_change_mtu,
dc668910 15293 .ndo_fix_features = tg3_fix_features,
06c03c02 15294 .ndo_set_features = tg3_set_features,
00829823
SH
15295#ifdef CONFIG_NET_POLL_CONTROLLER
15296 .ndo_poll_controller = tg3_poll_controller,
15297#endif
15298};
15299
1da177e4
LT
15300static int __devinit tg3_init_one(struct pci_dev *pdev,
15301 const struct pci_device_id *ent)
15302{
1da177e4
LT
15303 struct net_device *dev;
15304 struct tg3 *tp;
646c9edd
MC
15305 int i, err, pm_cap;
15306 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15307 char str[40];
72f2afb8 15308 u64 dma_mask, persist_dma_mask;
c8f44aff 15309 netdev_features_t features = 0;
1da177e4 15310
05dbe005 15311 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15312
15313 err = pci_enable_device(pdev);
15314 if (err) {
2445e461 15315 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15316 return err;
15317 }
15318
1da177e4
LT
15319 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15320 if (err) {
2445e461 15321 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15322 goto err_out_disable_pdev;
15323 }
15324
15325 pci_set_master(pdev);
15326
15327 /* Find power-management capability. */
15328 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15329 if (pm_cap == 0) {
2445e461
MC
15330 dev_err(&pdev->dev,
15331 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15332 err = -EIO;
15333 goto err_out_free_res;
15334 }
15335
16821285
MC
15336 err = pci_set_power_state(pdev, PCI_D0);
15337 if (err) {
15338 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15339 goto err_out_free_res;
15340 }
15341
fe5f5787 15342 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15343 if (!dev) {
2445e461 15344 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4 15345 err = -ENOMEM;
16821285 15346 goto err_out_power_down;
1da177e4
LT
15347 }
15348
1da177e4
LT
15349 SET_NETDEV_DEV(dev, &pdev->dev);
15350
1da177e4
LT
15351 tp = netdev_priv(dev);
15352 tp->pdev = pdev;
15353 tp->dev = dev;
15354 tp->pm_cap = pm_cap;
1da177e4
LT
15355 tp->rx_mode = TG3_DEF_RX_MODE;
15356 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15357
1da177e4
LT
15358 if (tg3_debug > 0)
15359 tp->msg_enable = tg3_debug;
15360 else
15361 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15362
15363 /* The word/byte swap controls here control register access byte
15364 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15365 * setting below.
15366 */
15367 tp->misc_host_ctrl =
15368 MISC_HOST_CTRL_MASK_PCI_INT |
15369 MISC_HOST_CTRL_WORD_SWAP |
15370 MISC_HOST_CTRL_INDIR_ACCESS |
15371 MISC_HOST_CTRL_PCISTATE_RW;
15372
15373 /* The NONFRM (non-frame) byte/word swap controls take effect
15374 * on descriptor entries, anything which isn't packet data.
15375 *
15376 * The StrongARM chips on the board (one for tx, one for rx)
15377 * are running in big-endian mode.
15378 */
15379 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15380 GRC_MODE_WSWAP_NONFRM_DATA);
15381#ifdef __BIG_ENDIAN
15382 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15383#endif
15384 spin_lock_init(&tp->lock);
1da177e4 15385 spin_lock_init(&tp->indirect_lock);
c4028958 15386 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15387
d5fe488a 15388 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15389 if (!tp->regs) {
ab96b241 15390 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15391 err = -ENOMEM;
15392 goto err_out_free_dev;
15393 }
15394
c9cab24e
MC
15395 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15396 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15397 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15398 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15399 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15400 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15401 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15402 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15403 tg3_flag_set(tp, ENABLE_APE);
15404 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15405 if (!tp->aperegs) {
15406 dev_err(&pdev->dev,
15407 "Cannot map APE registers, aborting\n");
15408 err = -ENOMEM;
15409 goto err_out_iounmap;
15410 }
15411 }
15412
1da177e4
LT
15413 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15414 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15415
1da177e4 15416 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15417 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15418 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15419 dev->irq = pdev->irq;
1da177e4
LT
15420
15421 err = tg3_get_invariants(tp);
15422 if (err) {
ab96b241
MC
15423 dev_err(&pdev->dev,
15424 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15425 goto err_out_apeunmap;
1da177e4
LT
15426 }
15427
4a29cc2e
MC
15428 /* The EPB bridge inside 5714, 5715, and 5780 and any
15429 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15430 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15431 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15432 * do DMA address check in tg3_start_xmit().
15433 */
63c3a66f 15434 if (tg3_flag(tp, IS_5788))
284901a9 15435 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15436 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15437 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15438#ifdef CONFIG_HIGHMEM
6a35528a 15439 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15440#endif
4a29cc2e 15441 } else
6a35528a 15442 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15443
15444 /* Configure DMA attributes. */
284901a9 15445 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15446 err = pci_set_dma_mask(pdev, dma_mask);
15447 if (!err) {
0da0606f 15448 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15449 err = pci_set_consistent_dma_mask(pdev,
15450 persist_dma_mask);
15451 if (err < 0) {
ab96b241
MC
15452 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15453 "DMA for consistent allocations\n");
c9cab24e 15454 goto err_out_apeunmap;
72f2afb8
MC
15455 }
15456 }
15457 }
284901a9
YH
15458 if (err || dma_mask == DMA_BIT_MASK(32)) {
15459 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15460 if (err) {
ab96b241
MC
15461 dev_err(&pdev->dev,
15462 "No usable DMA configuration, aborting\n");
c9cab24e 15463 goto err_out_apeunmap;
72f2afb8
MC
15464 }
15465 }
15466
fdfec172 15467 tg3_init_bufmgr_config(tp);
1da177e4 15468
0da0606f
MC
15469 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15470
15471 /* 5700 B0 chips do not support checksumming correctly due
15472 * to hardware bugs.
15473 */
15474 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15475 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15476
15477 if (tg3_flag(tp, 5755_PLUS))
15478 features |= NETIF_F_IPV6_CSUM;
15479 }
15480
4e3a7aaa
MC
15481 /* TSO is on by default on chips that support hardware TSO.
15482 * Firmware TSO on older chips gives lower performance, so it
15483 * is off by default, but can be enabled using ethtool.
15484 */
63c3a66f
JP
15485 if ((tg3_flag(tp, HW_TSO_1) ||
15486 tg3_flag(tp, HW_TSO_2) ||
15487 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15488 (features & NETIF_F_IP_CSUM))
15489 features |= NETIF_F_TSO;
63c3a66f 15490 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15491 if (features & NETIF_F_IPV6_CSUM)
15492 features |= NETIF_F_TSO6;
63c3a66f 15493 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15494 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15495 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15496 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15497 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15498 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15499 features |= NETIF_F_TSO_ECN;
b0026624 15500 }
1da177e4 15501
d542fe27
MC
15502 dev->features |= features;
15503 dev->vlan_features |= features;
15504
06c03c02
MB
15505 /*
15506 * Add loopback capability only for a subset of devices that support
15507 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15508 * loopback for the remaining devices.
15509 */
15510 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15511 !tg3_flag(tp, CPMU_PRESENT))
15512 /* Add the loopback capability */
0da0606f
MC
15513 features |= NETIF_F_LOOPBACK;
15514
0da0606f 15515 dev->hw_features |= features;
06c03c02 15516
1da177e4 15517 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15518 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15519 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15520 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15521 tp->rx_pending = 63;
15522 }
15523
1da177e4
LT
15524 err = tg3_get_device_address(tp);
15525 if (err) {
ab96b241
MC
15526 dev_err(&pdev->dev,
15527 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15528 goto err_out_apeunmap;
c88864df
MC
15529 }
15530
1da177e4
LT
15531 /*
15532 * Reset chip in case UNDI or EFI driver did not shutdown
15533 * DMA self test will enable WDMAC and we'll see (spurious)
15534 * pending DMA on the PCI bus at that point.
15535 */
15536 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15537 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15538 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15539 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15540 }
15541
15542 err = tg3_test_dma(tp);
15543 if (err) {
ab96b241 15544 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15545 goto err_out_apeunmap;
1da177e4
LT
15546 }
15547
78f90dcf
MC
15548 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15549 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15550 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15551 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15552 struct tg3_napi *tnapi = &tp->napi[i];
15553
15554 tnapi->tp = tp;
15555 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15556
15557 tnapi->int_mbox = intmbx;
93a700a9 15558 if (i <= 4)
78f90dcf
MC
15559 intmbx += 0x8;
15560 else
15561 intmbx += 0x4;
15562
15563 tnapi->consmbox = rcvmbx;
15564 tnapi->prodmbox = sndmbx;
15565
66cfd1bd 15566 if (i)
78f90dcf 15567 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15568 else
78f90dcf 15569 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15570
63c3a66f 15571 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15572 break;
15573
15574 /*
15575 * If we support MSIX, we'll be using RSS. If we're using
15576 * RSS, the first vector only handles link interrupts and the
15577 * remaining vectors handle rx and tx interrupts. Reuse the
15578 * mailbox values for the next iteration. The values we setup
15579 * above are still useful for the single vectored mode.
15580 */
15581 if (!i)
15582 continue;
15583
15584 rcvmbx += 0x8;
15585
15586 if (sndmbx & 0x4)
15587 sndmbx -= 0x4;
15588 else
15589 sndmbx += 0xc;
15590 }
15591
15f9850d
DM
15592 tg3_init_coal(tp);
15593
c49a1561
MC
15594 pci_set_drvdata(pdev, dev);
15595
cd0d7228
MC
15596 if (tg3_flag(tp, 5717_PLUS)) {
15597 /* Resume a low-power mode */
15598 tg3_frob_aux_power(tp, false);
15599 }
15600
1da177e4
LT
15601 err = register_netdev(dev);
15602 if (err) {
ab96b241 15603 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15604 goto err_out_apeunmap;
1da177e4
LT
15605 }
15606
05dbe005
JP
15607 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15608 tp->board_part_number,
15609 tp->pci_chip_rev_id,
15610 tg3_bus_string(tp, str),
15611 dev->dev_addr);
1da177e4 15612
f07e9af3 15613 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15614 struct phy_device *phydev;
15615 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15616 netdev_info(dev,
15617 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15618 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15619 } else {
15620 char *ethtype;
15621
15622 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15623 ethtype = "10/100Base-TX";
15624 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15625 ethtype = "1000Base-SX";
15626 else
15627 ethtype = "10/100/1000Base-T";
15628
5129c3a3 15629 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15630 "(WireSpeed[%d], EEE[%d])\n",
15631 tg3_phy_string(tp), ethtype,
15632 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15633 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15634 }
05dbe005
JP
15635
15636 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15637 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15638 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15639 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15640 tg3_flag(tp, ENABLE_ASF) != 0,
15641 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15642 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15643 tp->dma_rwctrl,
15644 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15645 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15646
b45aa2f6
MC
15647 pci_save_state(pdev);
15648
1da177e4
LT
15649 return 0;
15650
0d3031d9
MC
15651err_out_apeunmap:
15652 if (tp->aperegs) {
15653 iounmap(tp->aperegs);
15654 tp->aperegs = NULL;
15655 }
15656
1da177e4 15657err_out_iounmap:
6892914f
MC
15658 if (tp->regs) {
15659 iounmap(tp->regs);
22abe310 15660 tp->regs = NULL;
6892914f 15661 }
1da177e4
LT
15662
15663err_out_free_dev:
15664 free_netdev(dev);
15665
16821285
MC
15666err_out_power_down:
15667 pci_set_power_state(pdev, PCI_D3hot);
15668
1da177e4
LT
15669err_out_free_res:
15670 pci_release_regions(pdev);
15671
15672err_out_disable_pdev:
15673 pci_disable_device(pdev);
15674 pci_set_drvdata(pdev, NULL);
15675 return err;
15676}
15677
15678static void __devexit tg3_remove_one(struct pci_dev *pdev)
15679{
15680 struct net_device *dev = pci_get_drvdata(pdev);
15681
15682 if (dev) {
15683 struct tg3 *tp = netdev_priv(dev);
15684
077f849d
JSR
15685 if (tp->fw)
15686 release_firmware(tp->fw);
15687
db219973 15688 tg3_reset_task_cancel(tp);
158d7abd 15689
e730c823 15690 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15691 tg3_phy_fini(tp);
158d7abd 15692 tg3_mdio_fini(tp);
b02fd9e3 15693 }
158d7abd 15694
1da177e4 15695 unregister_netdev(dev);
0d3031d9
MC
15696 if (tp->aperegs) {
15697 iounmap(tp->aperegs);
15698 tp->aperegs = NULL;
15699 }
6892914f
MC
15700 if (tp->regs) {
15701 iounmap(tp->regs);
22abe310 15702 tp->regs = NULL;
6892914f 15703 }
1da177e4
LT
15704 free_netdev(dev);
15705 pci_release_regions(pdev);
15706 pci_disable_device(pdev);
15707 pci_set_drvdata(pdev, NULL);
15708 }
15709}
15710
aa6027ca 15711#ifdef CONFIG_PM_SLEEP
c866b7ea 15712static int tg3_suspend(struct device *device)
1da177e4 15713{
c866b7ea 15714 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15715 struct net_device *dev = pci_get_drvdata(pdev);
15716 struct tg3 *tp = netdev_priv(dev);
15717 int err;
15718
15719 if (!netif_running(dev))
15720 return 0;
15721
db219973 15722 tg3_reset_task_cancel(tp);
b02fd9e3 15723 tg3_phy_stop(tp);
1da177e4
LT
15724 tg3_netif_stop(tp);
15725
15726 del_timer_sync(&tp->timer);
15727
f47c11ee 15728 tg3_full_lock(tp, 1);
1da177e4 15729 tg3_disable_ints(tp);
f47c11ee 15730 tg3_full_unlock(tp);
1da177e4
LT
15731
15732 netif_device_detach(dev);
15733
f47c11ee 15734 tg3_full_lock(tp, 0);
944d980e 15735 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15736 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15737 tg3_full_unlock(tp);
1da177e4 15738
c866b7ea 15739 err = tg3_power_down_prepare(tp);
1da177e4 15740 if (err) {
b02fd9e3
MC
15741 int err2;
15742
f47c11ee 15743 tg3_full_lock(tp, 0);
1da177e4 15744
63c3a66f 15745 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15746 err2 = tg3_restart_hw(tp, 1);
15747 if (err2)
b9ec6c1b 15748 goto out;
1da177e4
LT
15749
15750 tp->timer.expires = jiffies + tp->timer_offset;
15751 add_timer(&tp->timer);
15752
15753 netif_device_attach(dev);
15754 tg3_netif_start(tp);
15755
b9ec6c1b 15756out:
f47c11ee 15757 tg3_full_unlock(tp);
b02fd9e3
MC
15758
15759 if (!err2)
15760 tg3_phy_start(tp);
1da177e4
LT
15761 }
15762
15763 return err;
15764}
15765
c866b7ea 15766static int tg3_resume(struct device *device)
1da177e4 15767{
c866b7ea 15768 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15769 struct net_device *dev = pci_get_drvdata(pdev);
15770 struct tg3 *tp = netdev_priv(dev);
15771 int err;
15772
15773 if (!netif_running(dev))
15774 return 0;
15775
1da177e4
LT
15776 netif_device_attach(dev);
15777
f47c11ee 15778 tg3_full_lock(tp, 0);
1da177e4 15779
63c3a66f 15780 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15781 err = tg3_restart_hw(tp, 1);
15782 if (err)
15783 goto out;
1da177e4
LT
15784
15785 tp->timer.expires = jiffies + tp->timer_offset;
15786 add_timer(&tp->timer);
15787
1da177e4
LT
15788 tg3_netif_start(tp);
15789
b9ec6c1b 15790out:
f47c11ee 15791 tg3_full_unlock(tp);
1da177e4 15792
b02fd9e3
MC
15793 if (!err)
15794 tg3_phy_start(tp);
15795
b9ec6c1b 15796 return err;
1da177e4
LT
15797}
15798
c866b7ea 15799static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15800#define TG3_PM_OPS (&tg3_pm_ops)
15801
15802#else
15803
15804#define TG3_PM_OPS NULL
15805
15806#endif /* CONFIG_PM_SLEEP */
c866b7ea 15807
b45aa2f6
MC
15808/**
15809 * tg3_io_error_detected - called when PCI error is detected
15810 * @pdev: Pointer to PCI device
15811 * @state: The current pci connection state
15812 *
15813 * This function is called after a PCI bus error affecting
15814 * this device has been detected.
15815 */
15816static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15817 pci_channel_state_t state)
15818{
15819 struct net_device *netdev = pci_get_drvdata(pdev);
15820 struct tg3 *tp = netdev_priv(netdev);
15821 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15822
15823 netdev_info(netdev, "PCI I/O error detected\n");
15824
15825 rtnl_lock();
15826
15827 if (!netif_running(netdev))
15828 goto done;
15829
15830 tg3_phy_stop(tp);
15831
15832 tg3_netif_stop(tp);
15833
15834 del_timer_sync(&tp->timer);
b45aa2f6
MC
15835
15836 /* Want to make sure that the reset task doesn't run */
db219973 15837 tg3_reset_task_cancel(tp);
63c3a66f 15838 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
b45aa2f6
MC
15839
15840 netif_device_detach(netdev);
15841
15842 /* Clean up software state, even if MMIO is blocked */
15843 tg3_full_lock(tp, 0);
15844 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15845 tg3_full_unlock(tp);
15846
15847done:
15848 if (state == pci_channel_io_perm_failure)
15849 err = PCI_ERS_RESULT_DISCONNECT;
15850 else
15851 pci_disable_device(pdev);
15852
15853 rtnl_unlock();
15854
15855 return err;
15856}
15857
15858/**
15859 * tg3_io_slot_reset - called after the pci bus has been reset.
15860 * @pdev: Pointer to PCI device
15861 *
15862 * Restart the card from scratch, as if from a cold-boot.
15863 * At this point, the card has exprienced a hard reset,
15864 * followed by fixups by BIOS, and has its config space
15865 * set up identically to what it was at cold boot.
15866 */
15867static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15868{
15869 struct net_device *netdev = pci_get_drvdata(pdev);
15870 struct tg3 *tp = netdev_priv(netdev);
15871 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15872 int err;
15873
15874 rtnl_lock();
15875
15876 if (pci_enable_device(pdev)) {
15877 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15878 goto done;
15879 }
15880
15881 pci_set_master(pdev);
15882 pci_restore_state(pdev);
15883 pci_save_state(pdev);
15884
15885 if (!netif_running(netdev)) {
15886 rc = PCI_ERS_RESULT_RECOVERED;
15887 goto done;
15888 }
15889
15890 err = tg3_power_up(tp);
bed9829f 15891 if (err)
b45aa2f6 15892 goto done;
b45aa2f6
MC
15893
15894 rc = PCI_ERS_RESULT_RECOVERED;
15895
15896done:
15897 rtnl_unlock();
15898
15899 return rc;
15900}
15901
15902/**
15903 * tg3_io_resume - called when traffic can start flowing again.
15904 * @pdev: Pointer to PCI device
15905 *
15906 * This callback is called when the error recovery driver tells
15907 * us that its OK to resume normal operation.
15908 */
15909static void tg3_io_resume(struct pci_dev *pdev)
15910{
15911 struct net_device *netdev = pci_get_drvdata(pdev);
15912 struct tg3 *tp = netdev_priv(netdev);
15913 int err;
15914
15915 rtnl_lock();
15916
15917 if (!netif_running(netdev))
15918 goto done;
15919
15920 tg3_full_lock(tp, 0);
63c3a66f 15921 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15922 err = tg3_restart_hw(tp, 1);
15923 tg3_full_unlock(tp);
15924 if (err) {
15925 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15926 goto done;
15927 }
15928
15929 netif_device_attach(netdev);
15930
15931 tp->timer.expires = jiffies + tp->timer_offset;
15932 add_timer(&tp->timer);
15933
15934 tg3_netif_start(tp);
15935
15936 tg3_phy_start(tp);
15937
15938done:
15939 rtnl_unlock();
15940}
15941
15942static struct pci_error_handlers tg3_err_handler = {
15943 .error_detected = tg3_io_error_detected,
15944 .slot_reset = tg3_io_slot_reset,
15945 .resume = tg3_io_resume
15946};
15947
1da177e4
LT
15948static struct pci_driver tg3_driver = {
15949 .name = DRV_MODULE_NAME,
15950 .id_table = tg3_pci_tbl,
15951 .probe = tg3_init_one,
15952 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15953 .err_handler = &tg3_err_handler,
aa6027ca 15954 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15955};
15956
15957static int __init tg3_init(void)
15958{
29917620 15959 return pci_register_driver(&tg3_driver);
1da177e4
LT
15960}
15961
15962static void __exit tg3_cleanup(void)
15963{
15964 pci_unregister_driver(&tg3_driver);
15965}
15966
15967module_init(tg3_init);
15968module_exit(tg3_cleanup);
This page took 3.573962 seconds and 5 git commands to generate.