MII: fix Kconfig dependencies for MII
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
eaa36660 92#define TG3_MIN_NUM 120
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
eaa36660 95#define DRV_MODULE_RELDATE "August 18, 2011"
1da177e4 96
1da177e4
LT
97#define TG3_DEF_RX_MODE 0
98#define TG3_DEF_TX_MODE 0
99#define TG3_DEF_MSG_ENABLE \
100 (NETIF_MSG_DRV | \
101 NETIF_MSG_PROBE | \
102 NETIF_MSG_LINK | \
103 NETIF_MSG_TIMER | \
104 NETIF_MSG_IFDOWN | \
105 NETIF_MSG_IFUP | \
106 NETIF_MSG_RX_ERR | \
107 NETIF_MSG_TX_ERR)
108
520b2756
MC
109#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
110
1da177e4
LT
111/* length of time before we decide the hardware is borked,
112 * and dev->tx_timeout() should be called to fix the problem
113 */
63c3a66f 114
1da177e4
LT
115#define TG3_TX_TIMEOUT (5 * HZ)
116
117/* hardware minimum and maximum for a single frame's data payload */
118#define TG3_MIN_MTU 60
119#define TG3_MAX_MTU(tp) \
63c3a66f 120 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
121
122/* These numbers seem to be hard coded in the NIC firmware somehow.
123 * You can't change the ring sizes, but you can change where you place
124 * them in the NIC onboard memory.
125 */
7cb32cf2 126#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 127 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 128 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 129#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 130#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 134#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
135
136/* Do not place this n-ring entries value into the tp struct itself,
137 * we really want to expose these constants to GCC so that modulo et
138 * al. operations are done with shifts and masks instead of with
139 * hw multiply/modulo instructions. Another solution would be to
140 * replace things like '% foo' with '& (foo - 1)'.
141 */
1da177e4
LT
142
143#define TG3_TX_RING_SIZE 512
144#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
145
2c49a44d
MC
146#define TG3_RX_STD_RING_BYTES(tp) \
147 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
148#define TG3_RX_JMB_RING_BYTES(tp) \
149 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
150#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 151 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
152#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
153 TG3_TX_RING_SIZE)
1da177e4
LT
154#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
155
287be12e
MC
156#define TG3_DMA_BYTE_ENAB 64
157
158#define TG3_RX_STD_DMA_SZ 1536
159#define TG3_RX_JMB_DMA_SZ 9046
160
161#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
162
163#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
164#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 165
2c49a44d
MC
166#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
167 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 168
2c49a44d
MC
169#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
170 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 171
d2757fc4
MC
172/* Due to a hardware bug, the 5701 can only DMA to memory addresses
173 * that are at least dword aligned when used in PCIX mode. The driver
174 * works around this bug by double copying the packet. This workaround
175 * is built into the normal double copy length check for efficiency.
176 *
177 * However, the double copy is only necessary on those architectures
178 * where unaligned memory accesses are inefficient. For those architectures
179 * where unaligned memory accesses incur little penalty, we can reintegrate
180 * the 5701 in the normal rx path. Doing so saves a device structure
181 * dereference by hardcoding the double copy threshold in place.
182 */
183#define TG3_RX_COPY_THRESHOLD 256
184#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
185 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
186#else
187 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
188#endif
189
1da177e4 190/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 191#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
e31aa987 192#define TG3_TX_BD_DMA_MAX 4096
1da177e4 193
ad829268
MC
194#define TG3_RAW_IP_ALIGN 2
195
c6cdf436
MC
196#define TG3_FW_UPDATE_TIMEOUT_SEC 5
197
077f849d
JSR
198#define FIRMWARE_TG3 "tigon/tg3.bin"
199#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
200#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
201
1da177e4 202static char version[] __devinitdata =
05dbe005 203 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
204
205MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
206MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
207MODULE_LICENSE("GPL");
208MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
209MODULE_FIRMWARE(FIRMWARE_TG3);
210MODULE_FIRMWARE(FIRMWARE_TG3TSO);
211MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
212
1da177e4
LT
213static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
214module_param(tg3_debug, int, 0);
215MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
216
a3aa1884 217static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
291 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
292 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
293 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
294 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
295 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
296 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
297 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 298 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 299 {}
1da177e4
LT
300};
301
302MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
303
50da859d 304static const struct {
1da177e4 305 const char string[ETH_GSTRING_LEN];
48fa55a0 306} ethtool_stats_keys[] = {
1da177e4
LT
307 { "rx_octets" },
308 { "rx_fragments" },
309 { "rx_ucast_packets" },
310 { "rx_mcast_packets" },
311 { "rx_bcast_packets" },
312 { "rx_fcs_errors" },
313 { "rx_align_errors" },
314 { "rx_xon_pause_rcvd" },
315 { "rx_xoff_pause_rcvd" },
316 { "rx_mac_ctrl_rcvd" },
317 { "rx_xoff_entered" },
318 { "rx_frame_too_long_errors" },
319 { "rx_jabbers" },
320 { "rx_undersize_packets" },
321 { "rx_in_length_errors" },
322 { "rx_out_length_errors" },
323 { "rx_64_or_less_octet_packets" },
324 { "rx_65_to_127_octet_packets" },
325 { "rx_128_to_255_octet_packets" },
326 { "rx_256_to_511_octet_packets" },
327 { "rx_512_to_1023_octet_packets" },
328 { "rx_1024_to_1522_octet_packets" },
329 { "rx_1523_to_2047_octet_packets" },
330 { "rx_2048_to_4095_octet_packets" },
331 { "rx_4096_to_8191_octet_packets" },
332 { "rx_8192_to_9022_octet_packets" },
333
334 { "tx_octets" },
335 { "tx_collisions" },
336
337 { "tx_xon_sent" },
338 { "tx_xoff_sent" },
339 { "tx_flow_control" },
340 { "tx_mac_errors" },
341 { "tx_single_collisions" },
342 { "tx_mult_collisions" },
343 { "tx_deferred" },
344 { "tx_excessive_collisions" },
345 { "tx_late_collisions" },
346 { "tx_collide_2times" },
347 { "tx_collide_3times" },
348 { "tx_collide_4times" },
349 { "tx_collide_5times" },
350 { "tx_collide_6times" },
351 { "tx_collide_7times" },
352 { "tx_collide_8times" },
353 { "tx_collide_9times" },
354 { "tx_collide_10times" },
355 { "tx_collide_11times" },
356 { "tx_collide_12times" },
357 { "tx_collide_13times" },
358 { "tx_collide_14times" },
359 { "tx_collide_15times" },
360 { "tx_ucast_packets" },
361 { "tx_mcast_packets" },
362 { "tx_bcast_packets" },
363 { "tx_carrier_sense_errors" },
364 { "tx_discards" },
365 { "tx_errors" },
366
367 { "dma_writeq_full" },
368 { "dma_write_prioq_full" },
369 { "rxbds_empty" },
370 { "rx_discards" },
371 { "rx_errors" },
372 { "rx_threshold_hit" },
373
374 { "dma_readq_full" },
375 { "dma_read_prioq_full" },
376 { "tx_comp_queue_full" },
377
378 { "ring_set_send_prod_index" },
379 { "ring_status_update" },
380 { "nic_irqs" },
381 { "nic_avoided_irqs" },
4452d099
MC
382 { "nic_tx_threshold_hit" },
383
384 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
385};
386
48fa55a0
MC
387#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
388
389
50da859d 390static const struct {
4cafd3f5 391 const char string[ETH_GSTRING_LEN];
48fa55a0 392} ethtool_test_keys[] = {
28a45957
MC
393 { "nvram test (online) " },
394 { "link test (online) " },
395 { "register test (offline)" },
396 { "memory test (offline)" },
397 { "mac loopback test (offline)" },
398 { "phy loopback test (offline)" },
941ec90f 399 { "ext loopback test (offline)" },
28a45957 400 { "interrupt test (offline)" },
4cafd3f5
MC
401};
402
48fa55a0
MC
403#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
404
405
b401e9e2
MC
406static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
407{
408 writel(val, tp->regs + off);
409}
410
411static u32 tg3_read32(struct tg3 *tp, u32 off)
412{
de6f31eb 413 return readl(tp->regs + off);
b401e9e2
MC
414}
415
0d3031d9
MC
416static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->aperegs + off);
419}
420
421static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->aperegs + off);
0d3031d9
MC
424}
425
1da177e4
LT
426static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
427{
6892914f
MC
428 unsigned long flags;
429
430 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
431 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
432 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 433 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
434}
435
436static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
437{
438 writel(val, tp->regs + off);
439 readl(tp->regs + off);
1da177e4
LT
440}
441
6892914f 442static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 443{
6892914f
MC
444 unsigned long flags;
445 u32 val;
446
447 spin_lock_irqsave(&tp->indirect_lock, flags);
448 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
449 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
450 spin_unlock_irqrestore(&tp->indirect_lock, flags);
451 return val;
452}
453
454static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
455{
456 unsigned long flags;
457
458 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
459 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
460 TG3_64BIT_REG_LOW, val);
461 return;
462 }
66711e66 463 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
464 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
465 TG3_64BIT_REG_LOW, val);
466 return;
1da177e4 467 }
6892914f
MC
468
469 spin_lock_irqsave(&tp->indirect_lock, flags);
470 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
471 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
472 spin_unlock_irqrestore(&tp->indirect_lock, flags);
473
474 /* In indirect mode when disabling interrupts, we also need
475 * to clear the interrupt bit in the GRC local ctrl register.
476 */
477 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
478 (val == 0x1)) {
479 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
480 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
481 }
482}
483
484static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
485{
486 unsigned long flags;
487 u32 val;
488
489 spin_lock_irqsave(&tp->indirect_lock, flags);
490 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
491 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
492 spin_unlock_irqrestore(&tp->indirect_lock, flags);
493 return val;
494}
495
b401e9e2
MC
496/* usec_wait specifies the wait time in usec when writing to certain registers
497 * where it is unsafe to read back the register without some delay.
498 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
499 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
500 */
501static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 502{
63c3a66f 503 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
504 /* Non-posted methods */
505 tp->write32(tp, off, val);
506 else {
507 /* Posted method */
508 tg3_write32(tp, off, val);
509 if (usec_wait)
510 udelay(usec_wait);
511 tp->read32(tp, off);
512 }
513 /* Wait again after the read for the posted method to guarantee that
514 * the wait time is met.
515 */
516 if (usec_wait)
517 udelay(usec_wait);
1da177e4
LT
518}
519
09ee929c
MC
520static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
521{
522 tp->write32_mbox(tp, off, val);
63c3a66f 523 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 524 tp->read32_mbox(tp, off);
09ee929c
MC
525}
526
20094930 527static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
528{
529 void __iomem *mbox = tp->regs + off;
530 writel(val, mbox);
63c3a66f 531 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 532 writel(val, mbox);
63c3a66f 533 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
534 readl(mbox);
535}
536
b5d3772c
MC
537static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
538{
de6f31eb 539 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
540}
541
542static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
543{
544 writel(val, tp->regs + off + GRCMBOX_BASE);
545}
546
c6cdf436 547#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 548#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
549#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
550#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
551#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 552
c6cdf436
MC
553#define tw32(reg, val) tp->write32(tp, reg, val)
554#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
555#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
556#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
557
558static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
559{
6892914f
MC
560 unsigned long flags;
561
6ff6f81d 562 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
563 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
564 return;
565
6892914f 566 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 567 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
568 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
569 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 570
bbadf503
MC
571 /* Always leave this as zero. */
572 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
573 } else {
574 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
575 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 576
bbadf503
MC
577 /* Always leave this as zero. */
578 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
579 }
580 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
581}
582
1da177e4
LT
583static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
584{
6892914f
MC
585 unsigned long flags;
586
6ff6f81d 587 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
588 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
589 *val = 0;
590 return;
591 }
592
6892914f 593 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 594 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
595 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
596 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 597
bbadf503
MC
598 /* Always leave this as zero. */
599 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
600 } else {
601 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
602 *val = tr32(TG3PCI_MEM_WIN_DATA);
603
604 /* Always leave this as zero. */
605 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
606 }
6892914f 607 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
608}
609
0d3031d9
MC
610static void tg3_ape_lock_init(struct tg3 *tp)
611{
612 int i;
6f5c8f83 613 u32 regbase, bit;
f92d9dc1
MC
614
615 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
616 regbase = TG3_APE_LOCK_GRANT;
617 else
618 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
619
620 /* Make sure the driver hasn't any stale locks. */
6f5c8f83
MC
621 for (i = 0; i < 8; i++) {
622 if (i == TG3_APE_LOCK_GPIO)
623 continue;
f92d9dc1 624 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
6f5c8f83
MC
625 }
626
627 /* Clear the correct bit of the GPIO lock too. */
628 if (!tp->pci_fn)
629 bit = APE_LOCK_GRANT_DRIVER;
630 else
631 bit = 1 << tp->pci_fn;
632
633 tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
0d3031d9
MC
634}
635
636static int tg3_ape_lock(struct tg3 *tp, int locknum)
637{
638 int i, off;
639 int ret = 0;
6f5c8f83 640 u32 status, req, gnt, bit;
0d3031d9 641
63c3a66f 642 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
643 return 0;
644
645 switch (locknum) {
6f5c8f83
MC
646 case TG3_APE_LOCK_GPIO:
647 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
648 return 0;
33f401ae
MC
649 case TG3_APE_LOCK_GRC:
650 case TG3_APE_LOCK_MEM:
651 break;
652 default:
653 return -EINVAL;
0d3031d9
MC
654 }
655
f92d9dc1
MC
656 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
657 req = TG3_APE_LOCK_REQ;
658 gnt = TG3_APE_LOCK_GRANT;
659 } else {
660 req = TG3_APE_PER_LOCK_REQ;
661 gnt = TG3_APE_PER_LOCK_GRANT;
662 }
663
0d3031d9
MC
664 off = 4 * locknum;
665
6f5c8f83
MC
666 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
667 bit = APE_LOCK_REQ_DRIVER;
668 else
669 bit = 1 << tp->pci_fn;
670
671 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
672
673 /* Wait for up to 1 millisecond to acquire lock. */
674 for (i = 0; i < 100; i++) {
f92d9dc1 675 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 676 if (status == bit)
0d3031d9
MC
677 break;
678 udelay(10);
679 }
680
6f5c8f83 681 if (status != bit) {
0d3031d9 682 /* Revoke the lock request. */
6f5c8f83 683 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
684 ret = -EBUSY;
685 }
686
687 return ret;
688}
689
690static void tg3_ape_unlock(struct tg3 *tp, int locknum)
691{
6f5c8f83 692 u32 gnt, bit;
0d3031d9 693
63c3a66f 694 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
695 return;
696
697 switch (locknum) {
6f5c8f83
MC
698 case TG3_APE_LOCK_GPIO:
699 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
700 return;
33f401ae
MC
701 case TG3_APE_LOCK_GRC:
702 case TG3_APE_LOCK_MEM:
703 break;
704 default:
705 return;
0d3031d9
MC
706 }
707
f92d9dc1
MC
708 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
709 gnt = TG3_APE_LOCK_GRANT;
710 else
711 gnt = TG3_APE_PER_LOCK_GRANT;
712
6f5c8f83
MC
713 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
714 bit = APE_LOCK_GRANT_DRIVER;
715 else
716 bit = 1 << tp->pci_fn;
717
718 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
719}
720
1da177e4
LT
721static void tg3_disable_ints(struct tg3 *tp)
722{
89aeb3bc
MC
723 int i;
724
1da177e4
LT
725 tw32(TG3PCI_MISC_HOST_CTRL,
726 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
727 for (i = 0; i < tp->irq_max; i++)
728 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
729}
730
1da177e4
LT
731static void tg3_enable_ints(struct tg3 *tp)
732{
89aeb3bc 733 int i;
89aeb3bc 734
bbe832c0
MC
735 tp->irq_sync = 0;
736 wmb();
737
1da177e4
LT
738 tw32(TG3PCI_MISC_HOST_CTRL,
739 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 740
f89f38b8 741 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
742 for (i = 0; i < tp->irq_cnt; i++) {
743 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 744
898a56f8 745 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 746 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 747 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 748
f89f38b8 749 tp->coal_now |= tnapi->coal_now;
89aeb3bc 750 }
f19af9c2
MC
751
752 /* Force an initial interrupt */
63c3a66f 753 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
754 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
755 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
756 else
f89f38b8
MC
757 tw32(HOSTCC_MODE, tp->coal_now);
758
759 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
760}
761
17375d25 762static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 763{
17375d25 764 struct tg3 *tp = tnapi->tp;
898a56f8 765 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
766 unsigned int work_exists = 0;
767
768 /* check for phy events */
63c3a66f 769 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
770 if (sblk->status & SD_STATUS_LINK_CHG)
771 work_exists = 1;
772 }
773 /* check for RX/TX work to do */
f3f3f27e 774 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 775 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
776 work_exists = 1;
777
778 return work_exists;
779}
780
17375d25 781/* tg3_int_reenable
04237ddd
MC
782 * similar to tg3_enable_ints, but it accurately determines whether there
783 * is new work pending and can return without flushing the PIO write
6aa20a22 784 * which reenables interrupts
1da177e4 785 */
17375d25 786static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 787{
17375d25
MC
788 struct tg3 *tp = tnapi->tp;
789
898a56f8 790 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
791 mmiowb();
792
fac9b83e
DM
793 /* When doing tagged status, this work check is unnecessary.
794 * The last_tag we write above tells the chip which piece of
795 * work we've completed.
796 */
63c3a66f 797 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 798 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 799 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
800}
801
1da177e4
LT
802static void tg3_switch_clocks(struct tg3 *tp)
803{
f6eb9b1f 804 u32 clock_ctrl;
1da177e4
LT
805 u32 orig_clock_ctrl;
806
63c3a66f 807 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
808 return;
809
f6eb9b1f
MC
810 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
811
1da177e4
LT
812 orig_clock_ctrl = clock_ctrl;
813 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
814 CLOCK_CTRL_CLKRUN_OENABLE |
815 0x1f);
816 tp->pci_clock_ctrl = clock_ctrl;
817
63c3a66f 818 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 819 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
820 tw32_wait_f(TG3PCI_CLOCK_CTRL,
821 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
822 }
823 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
824 tw32_wait_f(TG3PCI_CLOCK_CTRL,
825 clock_ctrl |
826 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
827 40);
828 tw32_wait_f(TG3PCI_CLOCK_CTRL,
829 clock_ctrl | (CLOCK_CTRL_ALTCLK),
830 40);
1da177e4 831 }
b401e9e2 832 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
833}
834
835#define PHY_BUSY_LOOPS 5000
836
837static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
838{
839 u32 frame_val;
840 unsigned int loops;
841 int ret;
842
843 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
844 tw32_f(MAC_MI_MODE,
845 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
846 udelay(80);
847 }
848
849 *val = 0x0;
850
882e9793 851 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
852 MI_COM_PHY_ADDR_MASK);
853 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
854 MI_COM_REG_ADDR_MASK);
855 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 856
1da177e4
LT
857 tw32_f(MAC_MI_COM, frame_val);
858
859 loops = PHY_BUSY_LOOPS;
860 while (loops != 0) {
861 udelay(10);
862 frame_val = tr32(MAC_MI_COM);
863
864 if ((frame_val & MI_COM_BUSY) == 0) {
865 udelay(5);
866 frame_val = tr32(MAC_MI_COM);
867 break;
868 }
869 loops -= 1;
870 }
871
872 ret = -EBUSY;
873 if (loops != 0) {
874 *val = frame_val & MI_COM_DATA_MASK;
875 ret = 0;
876 }
877
878 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
879 tw32_f(MAC_MI_MODE, tp->mi_mode);
880 udelay(80);
881 }
882
883 return ret;
884}
885
886static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
887{
888 u32 frame_val;
889 unsigned int loops;
890 int ret;
891
f07e9af3 892 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 893 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
894 return 0;
895
1da177e4
LT
896 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
897 tw32_f(MAC_MI_MODE,
898 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
899 udelay(80);
900 }
901
882e9793 902 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
903 MI_COM_PHY_ADDR_MASK);
904 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
905 MI_COM_REG_ADDR_MASK);
906 frame_val |= (val & MI_COM_DATA_MASK);
907 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 908
1da177e4
LT
909 tw32_f(MAC_MI_COM, frame_val);
910
911 loops = PHY_BUSY_LOOPS;
912 while (loops != 0) {
913 udelay(10);
914 frame_val = tr32(MAC_MI_COM);
915 if ((frame_val & MI_COM_BUSY) == 0) {
916 udelay(5);
917 frame_val = tr32(MAC_MI_COM);
918 break;
919 }
920 loops -= 1;
921 }
922
923 ret = -EBUSY;
924 if (loops != 0)
925 ret = 0;
926
927 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
928 tw32_f(MAC_MI_MODE, tp->mi_mode);
929 udelay(80);
930 }
931
932 return ret;
933}
934
b0988c15
MC
935static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
936{
937 int err;
938
939 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
940 if (err)
941 goto done;
942
943 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
944 if (err)
945 goto done;
946
947 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
948 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
949 if (err)
950 goto done;
951
952 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
953
954done:
955 return err;
956}
957
958static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
959{
960 int err;
961
962 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
963 if (err)
964 goto done;
965
966 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
967 if (err)
968 goto done;
969
970 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
971 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
972 if (err)
973 goto done;
974
975 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
976
977done:
978 return err;
979}
980
981static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
982{
983 int err;
984
985 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
986 if (!err)
987 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
988
989 return err;
990}
991
992static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
993{
994 int err;
995
996 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
997 if (!err)
998 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
999
1000 return err;
1001}
1002
15ee95c3
MC
1003static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1004{
1005 int err;
1006
1007 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1008 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1009 MII_TG3_AUXCTL_SHDWSEL_MISC);
1010 if (!err)
1011 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1012
1013 return err;
1014}
1015
b4bd2929
MC
1016static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1017{
1018 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1019 set |= MII_TG3_AUXCTL_MISC_WREN;
1020
1021 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1022}
1023
1d36ba45
MC
1024#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1025 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1026 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1027 MII_TG3_AUXCTL_ACTL_TX_6DB)
1028
1029#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1030 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1031 MII_TG3_AUXCTL_ACTL_TX_6DB);
1032
95e2869a
MC
1033static int tg3_bmcr_reset(struct tg3 *tp)
1034{
1035 u32 phy_control;
1036 int limit, err;
1037
1038 /* OK, reset it, and poll the BMCR_RESET bit until it
1039 * clears or we time out.
1040 */
1041 phy_control = BMCR_RESET;
1042 err = tg3_writephy(tp, MII_BMCR, phy_control);
1043 if (err != 0)
1044 return -EBUSY;
1045
1046 limit = 5000;
1047 while (limit--) {
1048 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1049 if (err != 0)
1050 return -EBUSY;
1051
1052 if ((phy_control & BMCR_RESET) == 0) {
1053 udelay(40);
1054 break;
1055 }
1056 udelay(10);
1057 }
d4675b52 1058 if (limit < 0)
95e2869a
MC
1059 return -EBUSY;
1060
1061 return 0;
1062}
1063
158d7abd
MC
1064static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1065{
3d16543d 1066 struct tg3 *tp = bp->priv;
158d7abd
MC
1067 u32 val;
1068
24bb4fb6 1069 spin_lock_bh(&tp->lock);
158d7abd
MC
1070
1071 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1072 val = -EIO;
1073
1074 spin_unlock_bh(&tp->lock);
158d7abd
MC
1075
1076 return val;
1077}
1078
1079static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1080{
3d16543d 1081 struct tg3 *tp = bp->priv;
24bb4fb6 1082 u32 ret = 0;
158d7abd 1083
24bb4fb6 1084 spin_lock_bh(&tp->lock);
158d7abd
MC
1085
1086 if (tg3_writephy(tp, reg, val))
24bb4fb6 1087 ret = -EIO;
158d7abd 1088
24bb4fb6
MC
1089 spin_unlock_bh(&tp->lock);
1090
1091 return ret;
158d7abd
MC
1092}
1093
1094static int tg3_mdio_reset(struct mii_bus *bp)
1095{
1096 return 0;
1097}
1098
9c61d6bc 1099static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1100{
1101 u32 val;
fcb389df 1102 struct phy_device *phydev;
a9daf367 1103
3f0e3ad7 1104 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1105 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1106 case PHY_ID_BCM50610:
1107 case PHY_ID_BCM50610M:
fcb389df
MC
1108 val = MAC_PHYCFG2_50610_LED_MODES;
1109 break;
6a443a0f 1110 case PHY_ID_BCMAC131:
fcb389df
MC
1111 val = MAC_PHYCFG2_AC131_LED_MODES;
1112 break;
6a443a0f 1113 case PHY_ID_RTL8211C:
fcb389df
MC
1114 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1115 break;
6a443a0f 1116 case PHY_ID_RTL8201E:
fcb389df
MC
1117 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1118 break;
1119 default:
a9daf367 1120 return;
fcb389df
MC
1121 }
1122
1123 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1124 tw32(MAC_PHYCFG2, val);
1125
1126 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1127 val &= ~(MAC_PHYCFG1_RGMII_INT |
1128 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1129 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1130 tw32(MAC_PHYCFG1, val);
1131
1132 return;
1133 }
1134
63c3a66f 1135 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1136 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1137 MAC_PHYCFG2_FMODE_MASK_MASK |
1138 MAC_PHYCFG2_GMODE_MASK_MASK |
1139 MAC_PHYCFG2_ACT_MASK_MASK |
1140 MAC_PHYCFG2_QUAL_MASK_MASK |
1141 MAC_PHYCFG2_INBAND_ENABLE;
1142
1143 tw32(MAC_PHYCFG2, val);
a9daf367 1144
bb85fbb6
MC
1145 val = tr32(MAC_PHYCFG1);
1146 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1147 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1148 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1149 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1150 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1151 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1152 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1153 }
bb85fbb6
MC
1154 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1155 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1156 tw32(MAC_PHYCFG1, val);
a9daf367 1157
a9daf367
MC
1158 val = tr32(MAC_EXT_RGMII_MODE);
1159 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1160 MAC_RGMII_MODE_RX_QUALITY |
1161 MAC_RGMII_MODE_RX_ACTIVITY |
1162 MAC_RGMII_MODE_RX_ENG_DET |
1163 MAC_RGMII_MODE_TX_ENABLE |
1164 MAC_RGMII_MODE_TX_LOWPWR |
1165 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1166 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1167 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1168 val |= MAC_RGMII_MODE_RX_INT_B |
1169 MAC_RGMII_MODE_RX_QUALITY |
1170 MAC_RGMII_MODE_RX_ACTIVITY |
1171 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1172 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1173 val |= MAC_RGMII_MODE_TX_ENABLE |
1174 MAC_RGMII_MODE_TX_LOWPWR |
1175 MAC_RGMII_MODE_TX_RESET;
1176 }
1177 tw32(MAC_EXT_RGMII_MODE, val);
1178}
1179
158d7abd
MC
1180static void tg3_mdio_start(struct tg3 *tp)
1181{
158d7abd
MC
1182 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1183 tw32_f(MAC_MI_MODE, tp->mi_mode);
1184 udelay(80);
a9daf367 1185
63c3a66f 1186 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1187 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1188 tg3_mdio_config_5785(tp);
1189}
1190
1191static int tg3_mdio_init(struct tg3 *tp)
1192{
1193 int i;
1194 u32 reg;
1195 struct phy_device *phydev;
1196
63c3a66f 1197 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1198 u32 is_serdes;
882e9793 1199
69f11c99 1200 tp->phy_addr = tp->pci_fn + 1;
882e9793 1201
d1ec96af
MC
1202 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1203 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1204 else
1205 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1206 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1207 if (is_serdes)
1208 tp->phy_addr += 7;
1209 } else
3f0e3ad7 1210 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1211
158d7abd
MC
1212 tg3_mdio_start(tp);
1213
63c3a66f 1214 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1215 return 0;
1216
298cf9be
LB
1217 tp->mdio_bus = mdiobus_alloc();
1218 if (tp->mdio_bus == NULL)
1219 return -ENOMEM;
158d7abd 1220
298cf9be
LB
1221 tp->mdio_bus->name = "tg3 mdio bus";
1222 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1223 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1224 tp->mdio_bus->priv = tp;
1225 tp->mdio_bus->parent = &tp->pdev->dev;
1226 tp->mdio_bus->read = &tg3_mdio_read;
1227 tp->mdio_bus->write = &tg3_mdio_write;
1228 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1229 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1230 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1231
1232 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1233 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1234
1235 /* The bus registration will look for all the PHYs on the mdio bus.
1236 * Unfortunately, it does not ensure the PHY is powered up before
1237 * accessing the PHY ID registers. A chip reset is the
1238 * quickest way to bring the device back to an operational state..
1239 */
1240 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1241 tg3_bmcr_reset(tp);
1242
298cf9be 1243 i = mdiobus_register(tp->mdio_bus);
a9daf367 1244 if (i) {
ab96b241 1245 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1246 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1247 return i;
1248 }
158d7abd 1249
3f0e3ad7 1250 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1251
9c61d6bc 1252 if (!phydev || !phydev->drv) {
ab96b241 1253 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1254 mdiobus_unregister(tp->mdio_bus);
1255 mdiobus_free(tp->mdio_bus);
1256 return -ENODEV;
1257 }
1258
1259 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1260 case PHY_ID_BCM57780:
321d32a0 1261 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1262 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1263 break;
6a443a0f
MC
1264 case PHY_ID_BCM50610:
1265 case PHY_ID_BCM50610M:
32e5a8d6 1266 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1267 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1268 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1269 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1270 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1271 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1272 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1273 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1274 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1275 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1276 /* fallthru */
6a443a0f 1277 case PHY_ID_RTL8211C:
fcb389df 1278 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1279 break;
6a443a0f
MC
1280 case PHY_ID_RTL8201E:
1281 case PHY_ID_BCMAC131:
a9daf367 1282 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1283 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1284 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1285 break;
1286 }
1287
63c3a66f 1288 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1289
1290 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1291 tg3_mdio_config_5785(tp);
a9daf367
MC
1292
1293 return 0;
158d7abd
MC
1294}
1295
1296static void tg3_mdio_fini(struct tg3 *tp)
1297{
63c3a66f
JP
1298 if (tg3_flag(tp, MDIOBUS_INITED)) {
1299 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1300 mdiobus_unregister(tp->mdio_bus);
1301 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1302 }
1303}
1304
4ba526ce
MC
1305/* tp->lock is held. */
1306static inline void tg3_generate_fw_event(struct tg3 *tp)
1307{
1308 u32 val;
1309
1310 val = tr32(GRC_RX_CPU_EVENT);
1311 val |= GRC_RX_CPU_DRIVER_EVENT;
1312 tw32_f(GRC_RX_CPU_EVENT, val);
1313
1314 tp->last_event_jiffies = jiffies;
1315}
1316
1317#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1318
95e2869a
MC
1319/* tp->lock is held. */
1320static void tg3_wait_for_event_ack(struct tg3 *tp)
1321{
1322 int i;
4ba526ce
MC
1323 unsigned int delay_cnt;
1324 long time_remain;
1325
1326 /* If enough time has passed, no wait is necessary. */
1327 time_remain = (long)(tp->last_event_jiffies + 1 +
1328 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1329 (long)jiffies;
1330 if (time_remain < 0)
1331 return;
1332
1333 /* Check if we can shorten the wait time. */
1334 delay_cnt = jiffies_to_usecs(time_remain);
1335 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1336 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1337 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1338
4ba526ce 1339 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1340 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1341 break;
4ba526ce 1342 udelay(8);
95e2869a
MC
1343 }
1344}
1345
1346/* tp->lock is held. */
1347static void tg3_ump_link_report(struct tg3 *tp)
1348{
1349 u32 reg;
1350 u32 val;
1351
63c3a66f 1352 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1353 return;
1354
1355 tg3_wait_for_event_ack(tp);
1356
1357 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1358
1359 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1360
1361 val = 0;
1362 if (!tg3_readphy(tp, MII_BMCR, &reg))
1363 val = reg << 16;
1364 if (!tg3_readphy(tp, MII_BMSR, &reg))
1365 val |= (reg & 0xffff);
1366 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1367
1368 val = 0;
1369 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1370 val = reg << 16;
1371 if (!tg3_readphy(tp, MII_LPA, &reg))
1372 val |= (reg & 0xffff);
1373 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1374
1375 val = 0;
f07e9af3 1376 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1377 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1378 val = reg << 16;
1379 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1380 val |= (reg & 0xffff);
1381 }
1382 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1383
1384 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1385 val = reg << 16;
1386 else
1387 val = 0;
1388 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1389
4ba526ce 1390 tg3_generate_fw_event(tp);
95e2869a
MC
1391}
1392
1393static void tg3_link_report(struct tg3 *tp)
1394{
1395 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1396 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1397 tg3_ump_link_report(tp);
1398 } else if (netif_msg_link(tp)) {
05dbe005
JP
1399 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1400 (tp->link_config.active_speed == SPEED_1000 ?
1401 1000 :
1402 (tp->link_config.active_speed == SPEED_100 ?
1403 100 : 10)),
1404 (tp->link_config.active_duplex == DUPLEX_FULL ?
1405 "full" : "half"));
1406
1407 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1408 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1409 "on" : "off",
1410 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1411 "on" : "off");
47007831
MC
1412
1413 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1414 netdev_info(tp->dev, "EEE is %s\n",
1415 tp->setlpicnt ? "enabled" : "disabled");
1416
95e2869a
MC
1417 tg3_ump_link_report(tp);
1418 }
1419}
1420
1421static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1422{
1423 u16 miireg;
1424
e18ce346 1425 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1426 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1427 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1428 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1429 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1430 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1431 else
1432 miireg = 0;
1433
1434 return miireg;
1435}
1436
1437static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1438{
1439 u16 miireg;
1440
e18ce346 1441 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1442 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1443 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1444 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1445 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1446 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1447 else
1448 miireg = 0;
1449
1450 return miireg;
1451}
1452
95e2869a
MC
1453static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1454{
1455 u8 cap = 0;
1456
1457 if (lcladv & ADVERTISE_1000XPAUSE) {
1458 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1459 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1460 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1461 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1462 cap = FLOW_CTRL_RX;
95e2869a
MC
1463 } else {
1464 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1465 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1466 }
1467 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1468 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1469 cap = FLOW_CTRL_TX;
95e2869a
MC
1470 }
1471
1472 return cap;
1473}
1474
f51f3562 1475static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1476{
b02fd9e3 1477 u8 autoneg;
f51f3562 1478 u8 flowctrl = 0;
95e2869a
MC
1479 u32 old_rx_mode = tp->rx_mode;
1480 u32 old_tx_mode = tp->tx_mode;
1481
63c3a66f 1482 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1483 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1484 else
1485 autoneg = tp->link_config.autoneg;
1486
63c3a66f 1487 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1488 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1489 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1490 else
bc02ff95 1491 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1492 } else
1493 flowctrl = tp->link_config.flowctrl;
95e2869a 1494
f51f3562 1495 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1496
e18ce346 1497 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1498 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1499 else
1500 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1501
f51f3562 1502 if (old_rx_mode != tp->rx_mode)
95e2869a 1503 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1504
e18ce346 1505 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1506 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1507 else
1508 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1509
f51f3562 1510 if (old_tx_mode != tp->tx_mode)
95e2869a 1511 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1512}
1513
b02fd9e3
MC
1514static void tg3_adjust_link(struct net_device *dev)
1515{
1516 u8 oldflowctrl, linkmesg = 0;
1517 u32 mac_mode, lcl_adv, rmt_adv;
1518 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1519 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1520
24bb4fb6 1521 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1522
1523 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1524 MAC_MODE_HALF_DUPLEX);
1525
1526 oldflowctrl = tp->link_config.active_flowctrl;
1527
1528 if (phydev->link) {
1529 lcl_adv = 0;
1530 rmt_adv = 0;
1531
1532 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1533 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1534 else if (phydev->speed == SPEED_1000 ||
1535 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1536 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1537 else
1538 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1539
1540 if (phydev->duplex == DUPLEX_HALF)
1541 mac_mode |= MAC_MODE_HALF_DUPLEX;
1542 else {
1543 lcl_adv = tg3_advert_flowctrl_1000T(
1544 tp->link_config.flowctrl);
1545
1546 if (phydev->pause)
1547 rmt_adv = LPA_PAUSE_CAP;
1548 if (phydev->asym_pause)
1549 rmt_adv |= LPA_PAUSE_ASYM;
1550 }
1551
1552 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1553 } else
1554 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1555
1556 if (mac_mode != tp->mac_mode) {
1557 tp->mac_mode = mac_mode;
1558 tw32_f(MAC_MODE, tp->mac_mode);
1559 udelay(40);
1560 }
1561
fcb389df
MC
1562 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1563 if (phydev->speed == SPEED_10)
1564 tw32(MAC_MI_STAT,
1565 MAC_MI_STAT_10MBPS_MODE |
1566 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1567 else
1568 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1569 }
1570
b02fd9e3
MC
1571 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1572 tw32(MAC_TX_LENGTHS,
1573 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1574 (6 << TX_LENGTHS_IPG_SHIFT) |
1575 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1576 else
1577 tw32(MAC_TX_LENGTHS,
1578 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1579 (6 << TX_LENGTHS_IPG_SHIFT) |
1580 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1581
1582 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1583 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1584 phydev->speed != tp->link_config.active_speed ||
1585 phydev->duplex != tp->link_config.active_duplex ||
1586 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1587 linkmesg = 1;
b02fd9e3
MC
1588
1589 tp->link_config.active_speed = phydev->speed;
1590 tp->link_config.active_duplex = phydev->duplex;
1591
24bb4fb6 1592 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1593
1594 if (linkmesg)
1595 tg3_link_report(tp);
1596}
1597
1598static int tg3_phy_init(struct tg3 *tp)
1599{
1600 struct phy_device *phydev;
1601
f07e9af3 1602 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1603 return 0;
1604
1605 /* Bring the PHY back to a known state. */
1606 tg3_bmcr_reset(tp);
1607
3f0e3ad7 1608 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1609
1610 /* Attach the MAC to the PHY. */
fb28ad35 1611 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1612 phydev->dev_flags, phydev->interface);
b02fd9e3 1613 if (IS_ERR(phydev)) {
ab96b241 1614 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1615 return PTR_ERR(phydev);
1616 }
1617
b02fd9e3 1618 /* Mask with MAC supported features. */
9c61d6bc
MC
1619 switch (phydev->interface) {
1620 case PHY_INTERFACE_MODE_GMII:
1621 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1622 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1623 phydev->supported &= (PHY_GBIT_FEATURES |
1624 SUPPORTED_Pause |
1625 SUPPORTED_Asym_Pause);
1626 break;
1627 }
1628 /* fallthru */
9c61d6bc
MC
1629 case PHY_INTERFACE_MODE_MII:
1630 phydev->supported &= (PHY_BASIC_FEATURES |
1631 SUPPORTED_Pause |
1632 SUPPORTED_Asym_Pause);
1633 break;
1634 default:
3f0e3ad7 1635 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1636 return -EINVAL;
1637 }
1638
f07e9af3 1639 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1640
1641 phydev->advertising = phydev->supported;
1642
b02fd9e3
MC
1643 return 0;
1644}
1645
1646static void tg3_phy_start(struct tg3 *tp)
1647{
1648 struct phy_device *phydev;
1649
f07e9af3 1650 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1651 return;
1652
3f0e3ad7 1653 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1654
80096068
MC
1655 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1656 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1657 phydev->speed = tp->link_config.orig_speed;
1658 phydev->duplex = tp->link_config.orig_duplex;
1659 phydev->autoneg = tp->link_config.orig_autoneg;
1660 phydev->advertising = tp->link_config.orig_advertising;
1661 }
1662
1663 phy_start(phydev);
1664
1665 phy_start_aneg(phydev);
1666}
1667
1668static void tg3_phy_stop(struct tg3 *tp)
1669{
f07e9af3 1670 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1671 return;
1672
3f0e3ad7 1673 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1674}
1675
1676static void tg3_phy_fini(struct tg3 *tp)
1677{
f07e9af3 1678 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1679 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1680 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1681 }
1682}
1683
941ec90f
MC
1684static int tg3_phy_set_extloopbk(struct tg3 *tp)
1685{
1686 int err;
1687 u32 val;
1688
1689 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1690 return 0;
1691
1692 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1693 /* Cannot do read-modify-write on 5401 */
1694 err = tg3_phy_auxctl_write(tp,
1695 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1696 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1697 0x4c20);
1698 goto done;
1699 }
1700
1701 err = tg3_phy_auxctl_read(tp,
1702 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1703 if (err)
1704 return err;
1705
1706 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1707 err = tg3_phy_auxctl_write(tp,
1708 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1709
1710done:
1711 return err;
1712}
1713
7f97a4bd
MC
1714static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1715{
1716 u32 phytest;
1717
1718 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1719 u32 phy;
1720
1721 tg3_writephy(tp, MII_TG3_FET_TEST,
1722 phytest | MII_TG3_FET_SHADOW_EN);
1723 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1724 if (enable)
1725 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1726 else
1727 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1728 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1729 }
1730 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1731 }
1732}
1733
6833c043
MC
1734static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1735{
1736 u32 reg;
1737
63c3a66f
JP
1738 if (!tg3_flag(tp, 5705_PLUS) ||
1739 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1740 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1741 return;
1742
f07e9af3 1743 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1744 tg3_phy_fet_toggle_apd(tp, enable);
1745 return;
1746 }
1747
6833c043
MC
1748 reg = MII_TG3_MISC_SHDW_WREN |
1749 MII_TG3_MISC_SHDW_SCR5_SEL |
1750 MII_TG3_MISC_SHDW_SCR5_LPED |
1751 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1752 MII_TG3_MISC_SHDW_SCR5_SDTL |
1753 MII_TG3_MISC_SHDW_SCR5_C125OE;
1754 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1755 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1756
1757 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1758
1759
1760 reg = MII_TG3_MISC_SHDW_WREN |
1761 MII_TG3_MISC_SHDW_APD_SEL |
1762 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1763 if (enable)
1764 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1765
1766 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1767}
1768
9ef8ca99
MC
1769static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1770{
1771 u32 phy;
1772
63c3a66f 1773 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 1774 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1775 return;
1776
f07e9af3 1777 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1778 u32 ephy;
1779
535ef6e1
MC
1780 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1781 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1782
1783 tg3_writephy(tp, MII_TG3_FET_TEST,
1784 ephy | MII_TG3_FET_SHADOW_EN);
1785 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1786 if (enable)
535ef6e1 1787 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1788 else
535ef6e1
MC
1789 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1790 tg3_writephy(tp, reg, phy);
9ef8ca99 1791 }
535ef6e1 1792 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1793 }
1794 } else {
15ee95c3
MC
1795 int ret;
1796
1797 ret = tg3_phy_auxctl_read(tp,
1798 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
1799 if (!ret) {
9ef8ca99
MC
1800 if (enable)
1801 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1802 else
1803 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
1804 tg3_phy_auxctl_write(tp,
1805 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
1806 }
1807 }
1808}
1809
1da177e4
LT
1810static void tg3_phy_set_wirespeed(struct tg3 *tp)
1811{
15ee95c3 1812 int ret;
1da177e4
LT
1813 u32 val;
1814
f07e9af3 1815 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1816 return;
1817
15ee95c3
MC
1818 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
1819 if (!ret)
b4bd2929
MC
1820 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
1821 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
1822}
1823
b2a5c19c
MC
1824static void tg3_phy_apply_otp(struct tg3 *tp)
1825{
1826 u32 otp, phy;
1827
1828 if (!tp->phy_otp)
1829 return;
1830
1831 otp = tp->phy_otp;
1832
1d36ba45
MC
1833 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
1834 return;
b2a5c19c
MC
1835
1836 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1837 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1838 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1839
1840 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1841 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1842 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1843
1844 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1845 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1846 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1847
1848 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1849 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1850
1851 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1852 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1853
1854 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1855 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1856 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1857
1d36ba45 1858 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
1859}
1860
52b02d04
MC
1861static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1862{
1863 u32 val;
1864
1865 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1866 return;
1867
1868 tp->setlpicnt = 0;
1869
1870 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1871 current_link_up == 1 &&
a6b68dab
MC
1872 tp->link_config.active_duplex == DUPLEX_FULL &&
1873 (tp->link_config.active_speed == SPEED_100 ||
1874 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
1875 u32 eeectl;
1876
1877 if (tp->link_config.active_speed == SPEED_1000)
1878 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1879 else
1880 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1881
1882 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1883
3110f5f5
MC
1884 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1885 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 1886
b0c5943f
MC
1887 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1888 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
1889 tp->setlpicnt = 2;
1890 }
1891
1892 if (!tp->setlpicnt) {
b715ce94
MC
1893 if (current_link_up == 1 &&
1894 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
1895 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1896 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1897 }
1898
52b02d04
MC
1899 val = tr32(TG3_CPMU_EEE_MODE);
1900 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1901 }
1902}
1903
b0c5943f
MC
1904static void tg3_phy_eee_enable(struct tg3 *tp)
1905{
1906 u32 val;
1907
1908 if (tp->link_config.active_speed == SPEED_1000 &&
1909 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1910 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
1911 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
1912 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
1913 val = MII_TG3_DSP_TAP26_ALNOKO |
1914 MII_TG3_DSP_TAP26_RMRXSTO;
1915 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
1916 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1917 }
1918
1919 val = tr32(TG3_CPMU_EEE_MODE);
1920 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
1921}
1922
1da177e4
LT
1923static int tg3_wait_macro_done(struct tg3 *tp)
1924{
1925 int limit = 100;
1926
1927 while (limit--) {
1928 u32 tmp32;
1929
f08aa1a8 1930 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1931 if ((tmp32 & 0x1000) == 0)
1932 break;
1933 }
1934 }
d4675b52 1935 if (limit < 0)
1da177e4
LT
1936 return -EBUSY;
1937
1938 return 0;
1939}
1940
1941static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1942{
1943 static const u32 test_pat[4][6] = {
1944 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1945 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1946 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1947 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1948 };
1949 int chan;
1950
1951 for (chan = 0; chan < 4; chan++) {
1952 int i;
1953
1954 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1955 (chan * 0x2000) | 0x0200);
f08aa1a8 1956 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1957
1958 for (i = 0; i < 6; i++)
1959 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1960 test_pat[chan][i]);
1961
f08aa1a8 1962 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1963 if (tg3_wait_macro_done(tp)) {
1964 *resetp = 1;
1965 return -EBUSY;
1966 }
1967
1968 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1969 (chan * 0x2000) | 0x0200);
f08aa1a8 1970 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1971 if (tg3_wait_macro_done(tp)) {
1972 *resetp = 1;
1973 return -EBUSY;
1974 }
1975
f08aa1a8 1976 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1977 if (tg3_wait_macro_done(tp)) {
1978 *resetp = 1;
1979 return -EBUSY;
1980 }
1981
1982 for (i = 0; i < 6; i += 2) {
1983 u32 low, high;
1984
1985 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1986 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1987 tg3_wait_macro_done(tp)) {
1988 *resetp = 1;
1989 return -EBUSY;
1990 }
1991 low &= 0x7fff;
1992 high &= 0x000f;
1993 if (low != test_pat[chan][i] ||
1994 high != test_pat[chan][i+1]) {
1995 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1996 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1997 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1998
1999 return -EBUSY;
2000 }
2001 }
2002 }
2003
2004 return 0;
2005}
2006
2007static int tg3_phy_reset_chanpat(struct tg3 *tp)
2008{
2009 int chan;
2010
2011 for (chan = 0; chan < 4; chan++) {
2012 int i;
2013
2014 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2015 (chan * 0x2000) | 0x0200);
f08aa1a8 2016 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2017 for (i = 0; i < 6; i++)
2018 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2019 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2020 if (tg3_wait_macro_done(tp))
2021 return -EBUSY;
2022 }
2023
2024 return 0;
2025}
2026
2027static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2028{
2029 u32 reg32, phy9_orig;
2030 int retries, do_phy_reset, err;
2031
2032 retries = 10;
2033 do_phy_reset = 1;
2034 do {
2035 if (do_phy_reset) {
2036 err = tg3_bmcr_reset(tp);
2037 if (err)
2038 return err;
2039 do_phy_reset = 0;
2040 }
2041
2042 /* Disable transmitter and interrupt. */
2043 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2044 continue;
2045
2046 reg32 |= 0x3000;
2047 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2048
2049 /* Set full-duplex, 1000 mbps. */
2050 tg3_writephy(tp, MII_BMCR,
221c5637 2051 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2052
2053 /* Set to master mode. */
221c5637 2054 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2055 continue;
2056
221c5637
MC
2057 tg3_writephy(tp, MII_CTRL1000,
2058 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2059
1d36ba45
MC
2060 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2061 if (err)
2062 return err;
1da177e4
LT
2063
2064 /* Block the PHY control access. */
6ee7c0a0 2065 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2066
2067 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2068 if (!err)
2069 break;
2070 } while (--retries);
2071
2072 err = tg3_phy_reset_chanpat(tp);
2073 if (err)
2074 return err;
2075
6ee7c0a0 2076 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2077
2078 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2079 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2080
1d36ba45 2081 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2082
221c5637 2083 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2084
2085 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2086 reg32 &= ~0x3000;
2087 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2088 } else if (!err)
2089 err = -EBUSY;
2090
2091 return err;
2092}
2093
2094/* This will reset the tigon3 PHY if there is no valid
2095 * link unless the FORCE argument is non-zero.
2096 */
2097static int tg3_phy_reset(struct tg3 *tp)
2098{
f833c4c1 2099 u32 val, cpmuctrl;
1da177e4
LT
2100 int err;
2101
60189ddf 2102 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2103 val = tr32(GRC_MISC_CFG);
2104 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2105 udelay(40);
2106 }
f833c4c1
MC
2107 err = tg3_readphy(tp, MII_BMSR, &val);
2108 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2109 if (err != 0)
2110 return -EBUSY;
2111
c8e1e82b
MC
2112 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2113 netif_carrier_off(tp->dev);
2114 tg3_link_report(tp);
2115 }
2116
1da177e4
LT
2117 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2118 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2119 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2120 err = tg3_phy_reset_5703_4_5(tp);
2121 if (err)
2122 return err;
2123 goto out;
2124 }
2125
b2a5c19c
MC
2126 cpmuctrl = 0;
2127 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2128 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2129 cpmuctrl = tr32(TG3_CPMU_CTRL);
2130 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2131 tw32(TG3_CPMU_CTRL,
2132 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2133 }
2134
1da177e4
LT
2135 err = tg3_bmcr_reset(tp);
2136 if (err)
2137 return err;
2138
b2a5c19c 2139 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2140 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2141 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2142
2143 tw32(TG3_CPMU_CTRL, cpmuctrl);
2144 }
2145
bcb37f6c
MC
2146 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2147 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2148 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2149 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2150 CPMU_LSPD_1000MB_MACCLK_12_5) {
2151 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2152 udelay(40);
2153 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2154 }
2155 }
2156
63c3a66f 2157 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2158 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2159 return 0;
2160
b2a5c19c
MC
2161 tg3_phy_apply_otp(tp);
2162
f07e9af3 2163 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2164 tg3_phy_toggle_apd(tp, true);
2165 else
2166 tg3_phy_toggle_apd(tp, false);
2167
1da177e4 2168out:
1d36ba45
MC
2169 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2170 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2171 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2172 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2173 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2174 }
1d36ba45 2175
f07e9af3 2176 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2177 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2178 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2179 }
1d36ba45 2180
f07e9af3 2181 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2182 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2183 tg3_phydsp_write(tp, 0x000a, 0x310b);
2184 tg3_phydsp_write(tp, 0x201f, 0x9506);
2185 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2186 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2187 }
f07e9af3 2188 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2189 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2190 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2191 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2192 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2193 tg3_writephy(tp, MII_TG3_TEST1,
2194 MII_TG3_TEST1_TRIM_EN | 0x4);
2195 } else
2196 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2197
2198 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2199 }
c424cb24 2200 }
1d36ba45 2201
1da177e4
LT
2202 /* Set Extended packet length bit (bit 14) on all chips that */
2203 /* support jumbo frames */
79eb6904 2204 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2205 /* Cannot do read-modify-write on 5401 */
b4bd2929 2206 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2207 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2208 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2209 err = tg3_phy_auxctl_read(tp,
2210 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2211 if (!err)
b4bd2929
MC
2212 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2213 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2214 }
2215
2216 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2217 * jumbo frames transmission.
2218 */
63c3a66f 2219 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2220 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2221 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2222 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2223 }
2224
715116a1 2225 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2226 /* adjust output voltage */
535ef6e1 2227 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2228 }
2229
9ef8ca99 2230 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2231 tg3_phy_set_wirespeed(tp);
2232 return 0;
2233}
2234
3a1e19d3
MC
2235#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2236#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2237#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2238 TG3_GPIO_MSG_NEED_VAUX)
2239#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2240 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2241 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2242 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2243 (TG3_GPIO_MSG_DRVR_PRES << 12))
2244
2245#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2246 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2247 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2248 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2249 (TG3_GPIO_MSG_NEED_VAUX << 12))
2250
2251static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2252{
2253 u32 status, shift;
2254
2255 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2256 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2257 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2258 else
2259 status = tr32(TG3_CPMU_DRV_STATUS);
2260
2261 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2262 status &= ~(TG3_GPIO_MSG_MASK << shift);
2263 status |= (newstat << shift);
2264
2265 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2266 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2267 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2268 else
2269 tw32(TG3_CPMU_DRV_STATUS, status);
2270
2271 return status >> TG3_APE_GPIO_MSG_SHIFT;
2272}
2273
520b2756
MC
2274static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2275{
2276 if (!tg3_flag(tp, IS_NIC))
2277 return 0;
2278
3a1e19d3
MC
2279 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2280 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2281 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2282 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2283 return -EIO;
520b2756 2284
3a1e19d3
MC
2285 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2286
2287 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2288 TG3_GRC_LCLCTL_PWRSW_DELAY);
2289
2290 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2291 } else {
2292 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2293 TG3_GRC_LCLCTL_PWRSW_DELAY);
2294 }
6f5c8f83 2295
520b2756
MC
2296 return 0;
2297}
2298
2299static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2300{
2301 u32 grc_local_ctrl;
2302
2303 if (!tg3_flag(tp, IS_NIC) ||
2304 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2305 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2306 return;
2307
2308 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2309
2310 tw32_wait_f(GRC_LOCAL_CTRL,
2311 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2312 TG3_GRC_LCLCTL_PWRSW_DELAY);
2313
2314 tw32_wait_f(GRC_LOCAL_CTRL,
2315 grc_local_ctrl,
2316 TG3_GRC_LCLCTL_PWRSW_DELAY);
2317
2318 tw32_wait_f(GRC_LOCAL_CTRL,
2319 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2320 TG3_GRC_LCLCTL_PWRSW_DELAY);
2321}
2322
2323static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2324{
2325 if (!tg3_flag(tp, IS_NIC))
2326 return;
2327
2328 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2329 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2330 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2331 (GRC_LCLCTRL_GPIO_OE0 |
2332 GRC_LCLCTRL_GPIO_OE1 |
2333 GRC_LCLCTRL_GPIO_OE2 |
2334 GRC_LCLCTRL_GPIO_OUTPUT0 |
2335 GRC_LCLCTRL_GPIO_OUTPUT1),
2336 TG3_GRC_LCLCTL_PWRSW_DELAY);
2337 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2338 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2339 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2340 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2341 GRC_LCLCTRL_GPIO_OE1 |
2342 GRC_LCLCTRL_GPIO_OE2 |
2343 GRC_LCLCTRL_GPIO_OUTPUT0 |
2344 GRC_LCLCTRL_GPIO_OUTPUT1 |
2345 tp->grc_local_ctrl;
2346 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2347 TG3_GRC_LCLCTL_PWRSW_DELAY);
2348
2349 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2350 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2351 TG3_GRC_LCLCTL_PWRSW_DELAY);
2352
2353 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2354 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2355 TG3_GRC_LCLCTL_PWRSW_DELAY);
2356 } else {
2357 u32 no_gpio2;
2358 u32 grc_local_ctrl = 0;
2359
2360 /* Workaround to prevent overdrawing Amps. */
2361 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2362 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2363 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2364 grc_local_ctrl,
2365 TG3_GRC_LCLCTL_PWRSW_DELAY);
2366 }
2367
2368 /* On 5753 and variants, GPIO2 cannot be used. */
2369 no_gpio2 = tp->nic_sram_data_cfg &
2370 NIC_SRAM_DATA_CFG_NO_GPIO2;
2371
2372 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2373 GRC_LCLCTRL_GPIO_OE1 |
2374 GRC_LCLCTRL_GPIO_OE2 |
2375 GRC_LCLCTRL_GPIO_OUTPUT1 |
2376 GRC_LCLCTRL_GPIO_OUTPUT2;
2377 if (no_gpio2) {
2378 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2379 GRC_LCLCTRL_GPIO_OUTPUT2);
2380 }
2381 tw32_wait_f(GRC_LOCAL_CTRL,
2382 tp->grc_local_ctrl | grc_local_ctrl,
2383 TG3_GRC_LCLCTL_PWRSW_DELAY);
2384
2385 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2386
2387 tw32_wait_f(GRC_LOCAL_CTRL,
2388 tp->grc_local_ctrl | grc_local_ctrl,
2389 TG3_GRC_LCLCTL_PWRSW_DELAY);
2390
2391 if (!no_gpio2) {
2392 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2393 tw32_wait_f(GRC_LOCAL_CTRL,
2394 tp->grc_local_ctrl | grc_local_ctrl,
2395 TG3_GRC_LCLCTL_PWRSW_DELAY);
2396 }
2397 }
3a1e19d3
MC
2398}
2399
cd0d7228 2400static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2401{
2402 u32 msg = 0;
2403
2404 /* Serialize power state transitions */
2405 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2406 return;
2407
cd0d7228 2408 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2409 msg = TG3_GPIO_MSG_NEED_VAUX;
2410
2411 msg = tg3_set_function_status(tp, msg);
2412
2413 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2414 goto done;
6f5c8f83 2415
3a1e19d3
MC
2416 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2417 tg3_pwrsrc_switch_to_vaux(tp);
2418 else
2419 tg3_pwrsrc_die_with_vmain(tp);
2420
2421done:
6f5c8f83 2422 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2423}
2424
cd0d7228 2425static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2426{
683644b7 2427 bool need_vaux = false;
1da177e4 2428
334355aa 2429 /* The GPIOs do something completely different on 57765. */
63c3a66f 2430 if (!tg3_flag(tp, IS_NIC) ||
334355aa 2431 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2432 return;
2433
3a1e19d3
MC
2434 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2435 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2436 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2437 tg3_frob_aux_power_5717(tp, include_wol ?
2438 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2439 return;
2440 }
2441
2442 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2443 struct net_device *dev_peer;
2444
2445 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2446
bc1c7567 2447 /* remove_one() may have been run on the peer. */
683644b7
MC
2448 if (dev_peer) {
2449 struct tg3 *tp_peer = netdev_priv(dev_peer);
2450
63c3a66f 2451 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2452 return;
2453
cd0d7228 2454 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2455 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2456 need_vaux = true;
2457 }
1da177e4
LT
2458 }
2459
cd0d7228
MC
2460 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2461 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2462 need_vaux = true;
2463
520b2756
MC
2464 if (need_vaux)
2465 tg3_pwrsrc_switch_to_vaux(tp);
2466 else
2467 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2468}
2469
e8f3f6ca
MC
2470static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2471{
2472 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2473 return 1;
79eb6904 2474 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2475 if (speed != SPEED_10)
2476 return 1;
2477 } else if (speed == SPEED_10)
2478 return 1;
2479
2480 return 0;
2481}
2482
1da177e4
LT
2483static int tg3_setup_phy(struct tg3 *, int);
2484
2485#define RESET_KIND_SHUTDOWN 0
2486#define RESET_KIND_INIT 1
2487#define RESET_KIND_SUSPEND 2
2488
2489static void tg3_write_sig_post_reset(struct tg3 *, int);
2490static int tg3_halt_cpu(struct tg3 *, u32);
2491
0a459aac 2492static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2493{
ce057f01
MC
2494 u32 val;
2495
f07e9af3 2496 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2497 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2498 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2499 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2500
2501 sg_dig_ctrl |=
2502 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2503 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2504 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2505 }
3f7045c1 2506 return;
5129724a 2507 }
3f7045c1 2508
60189ddf 2509 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2510 tg3_bmcr_reset(tp);
2511 val = tr32(GRC_MISC_CFG);
2512 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2513 udelay(40);
2514 return;
f07e9af3 2515 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2516 u32 phytest;
2517 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2518 u32 phy;
2519
2520 tg3_writephy(tp, MII_ADVERTISE, 0);
2521 tg3_writephy(tp, MII_BMCR,
2522 BMCR_ANENABLE | BMCR_ANRESTART);
2523
2524 tg3_writephy(tp, MII_TG3_FET_TEST,
2525 phytest | MII_TG3_FET_SHADOW_EN);
2526 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2527 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2528 tg3_writephy(tp,
2529 MII_TG3_FET_SHDW_AUXMODE4,
2530 phy);
2531 }
2532 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2533 }
2534 return;
0a459aac 2535 } else if (do_low_power) {
715116a1
MC
2536 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2537 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2538
b4bd2929
MC
2539 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2540 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2541 MII_TG3_AUXCTL_PCTL_VREG_11V;
2542 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2543 }
3f7045c1 2544
15c3b696
MC
2545 /* The PHY should not be powered down on some chips because
2546 * of bugs.
2547 */
2548 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2549 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2550 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2551 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2552 return;
ce057f01 2553
bcb37f6c
MC
2554 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2555 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2556 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2557 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2558 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2559 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2560 }
2561
15c3b696
MC
2562 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2563}
2564
ffbcfed4
MC
2565/* tp->lock is held. */
2566static int tg3_nvram_lock(struct tg3 *tp)
2567{
63c3a66f 2568 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2569 int i;
2570
2571 if (tp->nvram_lock_cnt == 0) {
2572 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2573 for (i = 0; i < 8000; i++) {
2574 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2575 break;
2576 udelay(20);
2577 }
2578 if (i == 8000) {
2579 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2580 return -ENODEV;
2581 }
2582 }
2583 tp->nvram_lock_cnt++;
2584 }
2585 return 0;
2586}
2587
2588/* tp->lock is held. */
2589static void tg3_nvram_unlock(struct tg3 *tp)
2590{
63c3a66f 2591 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2592 if (tp->nvram_lock_cnt > 0)
2593 tp->nvram_lock_cnt--;
2594 if (tp->nvram_lock_cnt == 0)
2595 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2596 }
2597}
2598
2599/* tp->lock is held. */
2600static void tg3_enable_nvram_access(struct tg3 *tp)
2601{
63c3a66f 2602 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2603 u32 nvaccess = tr32(NVRAM_ACCESS);
2604
2605 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2606 }
2607}
2608
2609/* tp->lock is held. */
2610static void tg3_disable_nvram_access(struct tg3 *tp)
2611{
63c3a66f 2612 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2613 u32 nvaccess = tr32(NVRAM_ACCESS);
2614
2615 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2616 }
2617}
2618
2619static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2620 u32 offset, u32 *val)
2621{
2622 u32 tmp;
2623 int i;
2624
2625 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2626 return -EINVAL;
2627
2628 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2629 EEPROM_ADDR_DEVID_MASK |
2630 EEPROM_ADDR_READ);
2631 tw32(GRC_EEPROM_ADDR,
2632 tmp |
2633 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2634 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2635 EEPROM_ADDR_ADDR_MASK) |
2636 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2637
2638 for (i = 0; i < 1000; i++) {
2639 tmp = tr32(GRC_EEPROM_ADDR);
2640
2641 if (tmp & EEPROM_ADDR_COMPLETE)
2642 break;
2643 msleep(1);
2644 }
2645 if (!(tmp & EEPROM_ADDR_COMPLETE))
2646 return -EBUSY;
2647
62cedd11
MC
2648 tmp = tr32(GRC_EEPROM_DATA);
2649
2650 /*
2651 * The data will always be opposite the native endian
2652 * format. Perform a blind byteswap to compensate.
2653 */
2654 *val = swab32(tmp);
2655
ffbcfed4
MC
2656 return 0;
2657}
2658
2659#define NVRAM_CMD_TIMEOUT 10000
2660
2661static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2662{
2663 int i;
2664
2665 tw32(NVRAM_CMD, nvram_cmd);
2666 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2667 udelay(10);
2668 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2669 udelay(10);
2670 break;
2671 }
2672 }
2673
2674 if (i == NVRAM_CMD_TIMEOUT)
2675 return -EBUSY;
2676
2677 return 0;
2678}
2679
2680static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2681{
63c3a66f
JP
2682 if (tg3_flag(tp, NVRAM) &&
2683 tg3_flag(tp, NVRAM_BUFFERED) &&
2684 tg3_flag(tp, FLASH) &&
2685 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2686 (tp->nvram_jedecnum == JEDEC_ATMEL))
2687
2688 addr = ((addr / tp->nvram_pagesize) <<
2689 ATMEL_AT45DB0X1B_PAGE_POS) +
2690 (addr % tp->nvram_pagesize);
2691
2692 return addr;
2693}
2694
2695static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2696{
63c3a66f
JP
2697 if (tg3_flag(tp, NVRAM) &&
2698 tg3_flag(tp, NVRAM_BUFFERED) &&
2699 tg3_flag(tp, FLASH) &&
2700 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2701 (tp->nvram_jedecnum == JEDEC_ATMEL))
2702
2703 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2704 tp->nvram_pagesize) +
2705 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2706
2707 return addr;
2708}
2709
e4f34110
MC
2710/* NOTE: Data read in from NVRAM is byteswapped according to
2711 * the byteswapping settings for all other register accesses.
2712 * tg3 devices are BE devices, so on a BE machine, the data
2713 * returned will be exactly as it is seen in NVRAM. On a LE
2714 * machine, the 32-bit value will be byteswapped.
2715 */
ffbcfed4
MC
2716static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2717{
2718 int ret;
2719
63c3a66f 2720 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2721 return tg3_nvram_read_using_eeprom(tp, offset, val);
2722
2723 offset = tg3_nvram_phys_addr(tp, offset);
2724
2725 if (offset > NVRAM_ADDR_MSK)
2726 return -EINVAL;
2727
2728 ret = tg3_nvram_lock(tp);
2729 if (ret)
2730 return ret;
2731
2732 tg3_enable_nvram_access(tp);
2733
2734 tw32(NVRAM_ADDR, offset);
2735 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2736 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2737
2738 if (ret == 0)
e4f34110 2739 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2740
2741 tg3_disable_nvram_access(tp);
2742
2743 tg3_nvram_unlock(tp);
2744
2745 return ret;
2746}
2747
a9dc529d
MC
2748/* Ensures NVRAM data is in bytestream format. */
2749static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2750{
2751 u32 v;
a9dc529d 2752 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2753 if (!res)
a9dc529d 2754 *val = cpu_to_be32(v);
ffbcfed4
MC
2755 return res;
2756}
2757
3f007891
MC
2758/* tp->lock is held. */
2759static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2760{
2761 u32 addr_high, addr_low;
2762 int i;
2763
2764 addr_high = ((tp->dev->dev_addr[0] << 8) |
2765 tp->dev->dev_addr[1]);
2766 addr_low = ((tp->dev->dev_addr[2] << 24) |
2767 (tp->dev->dev_addr[3] << 16) |
2768 (tp->dev->dev_addr[4] << 8) |
2769 (tp->dev->dev_addr[5] << 0));
2770 for (i = 0; i < 4; i++) {
2771 if (i == 1 && skip_mac_1)
2772 continue;
2773 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2774 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2775 }
2776
2777 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2778 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2779 for (i = 0; i < 12; i++) {
2780 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2781 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2782 }
2783 }
2784
2785 addr_high = (tp->dev->dev_addr[0] +
2786 tp->dev->dev_addr[1] +
2787 tp->dev->dev_addr[2] +
2788 tp->dev->dev_addr[3] +
2789 tp->dev->dev_addr[4] +
2790 tp->dev->dev_addr[5]) &
2791 TX_BACKOFF_SEED_MASK;
2792 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2793}
2794
c866b7ea 2795static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 2796{
c866b7ea
RW
2797 /*
2798 * Make sure register accesses (indirect or otherwise) will function
2799 * correctly.
1da177e4
LT
2800 */
2801 pci_write_config_dword(tp->pdev,
c866b7ea
RW
2802 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2803}
1da177e4 2804
c866b7ea
RW
2805static int tg3_power_up(struct tg3 *tp)
2806{
bed9829f 2807 int err;
8c6bda1a 2808
bed9829f 2809 tg3_enable_register_access(tp);
1da177e4 2810
bed9829f
MC
2811 err = pci_set_power_state(tp->pdev, PCI_D0);
2812 if (!err) {
2813 /* Switch out of Vaux if it is a NIC */
2814 tg3_pwrsrc_switch_to_vmain(tp);
2815 } else {
2816 netdev_err(tp->dev, "Transition to D0 failed\n");
2817 }
1da177e4 2818
bed9829f 2819 return err;
c866b7ea 2820}
1da177e4 2821
c866b7ea
RW
2822static int tg3_power_down_prepare(struct tg3 *tp)
2823{
2824 u32 misc_host_ctrl;
2825 bool device_should_wake, do_low_power;
2826
2827 tg3_enable_register_access(tp);
5e7dfd0f
MC
2828
2829 /* Restore the CLKREQ setting. */
63c3a66f 2830 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
2831 u16 lnkctl;
2832
2833 pci_read_config_word(tp->pdev,
708ebb3a 2834 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
2835 &lnkctl);
2836 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2837 pci_write_config_word(tp->pdev,
708ebb3a 2838 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
2839 lnkctl);
2840 }
2841
1da177e4
LT
2842 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2843 tw32(TG3PCI_MISC_HOST_CTRL,
2844 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2845
c866b7ea 2846 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 2847 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 2848
63c3a66f 2849 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 2850 do_low_power = false;
f07e9af3 2851 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2852 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2853 struct phy_device *phydev;
0a459aac 2854 u32 phyid, advertising;
b02fd9e3 2855
3f0e3ad7 2856 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2857
80096068 2858 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2859
2860 tp->link_config.orig_speed = phydev->speed;
2861 tp->link_config.orig_duplex = phydev->duplex;
2862 tp->link_config.orig_autoneg = phydev->autoneg;
2863 tp->link_config.orig_advertising = phydev->advertising;
2864
2865 advertising = ADVERTISED_TP |
2866 ADVERTISED_Pause |
2867 ADVERTISED_Autoneg |
2868 ADVERTISED_10baseT_Half;
2869
63c3a66f
JP
2870 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
2871 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
2872 advertising |=
2873 ADVERTISED_100baseT_Half |
2874 ADVERTISED_100baseT_Full |
2875 ADVERTISED_10baseT_Full;
2876 else
2877 advertising |= ADVERTISED_10baseT_Full;
2878 }
2879
2880 phydev->advertising = advertising;
2881
2882 phy_start_aneg(phydev);
0a459aac
MC
2883
2884 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2885 if (phyid != PHY_ID_BCMAC131) {
2886 phyid &= PHY_BCM_OUI_MASK;
2887 if (phyid == PHY_BCM_OUI_1 ||
2888 phyid == PHY_BCM_OUI_2 ||
2889 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2890 do_low_power = true;
2891 }
b02fd9e3 2892 }
dd477003 2893 } else {
2023276e 2894 do_low_power = true;
0a459aac 2895
80096068
MC
2896 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2897 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2898 tp->link_config.orig_speed = tp->link_config.speed;
2899 tp->link_config.orig_duplex = tp->link_config.duplex;
2900 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2901 }
1da177e4 2902
f07e9af3 2903 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2904 tp->link_config.speed = SPEED_10;
2905 tp->link_config.duplex = DUPLEX_HALF;
2906 tp->link_config.autoneg = AUTONEG_ENABLE;
2907 tg3_setup_phy(tp, 0);
2908 }
1da177e4
LT
2909 }
2910
b5d3772c
MC
2911 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2912 u32 val;
2913
2914 val = tr32(GRC_VCPU_EXT_CTRL);
2915 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 2916 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
2917 int i;
2918 u32 val;
2919
2920 for (i = 0; i < 200; i++) {
2921 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2922 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2923 break;
2924 msleep(1);
2925 }
2926 }
63c3a66f 2927 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
2928 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2929 WOL_DRV_STATE_SHUTDOWN |
2930 WOL_DRV_WOL |
2931 WOL_SET_MAGIC_PKT);
6921d201 2932
05ac4cb7 2933 if (device_should_wake) {
1da177e4
LT
2934 u32 mac_mode;
2935
f07e9af3 2936 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
2937 if (do_low_power &&
2938 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
2939 tg3_phy_auxctl_write(tp,
2940 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
2941 MII_TG3_AUXCTL_PCTL_WOL_EN |
2942 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2943 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
2944 udelay(40);
2945 }
1da177e4 2946
f07e9af3 2947 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2948 mac_mode = MAC_MODE_PORT_MODE_GMII;
2949 else
2950 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2951
e8f3f6ca
MC
2952 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2953 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2954 ASIC_REV_5700) {
63c3a66f 2955 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
2956 SPEED_100 : SPEED_10;
2957 if (tg3_5700_link_polarity(tp, speed))
2958 mac_mode |= MAC_MODE_LINK_POLARITY;
2959 else
2960 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2961 }
1da177e4
LT
2962 } else {
2963 mac_mode = MAC_MODE_PORT_MODE_TBI;
2964 }
2965
63c3a66f 2966 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
2967 tw32(MAC_LED_CTRL, tp->led_ctrl);
2968
05ac4cb7 2969 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
2970 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
2971 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 2972 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2973
63c3a66f 2974 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
2975 mac_mode |= MAC_MODE_APE_TX_EN |
2976 MAC_MODE_APE_RX_EN |
2977 MAC_MODE_TDE_ENABLE;
3bda1258 2978
1da177e4
LT
2979 tw32_f(MAC_MODE, mac_mode);
2980 udelay(100);
2981
2982 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2983 udelay(10);
2984 }
2985
63c3a66f 2986 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
2987 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2988 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2989 u32 base_val;
2990
2991 base_val = tp->pci_clock_ctrl;
2992 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2993 CLOCK_CTRL_TXCLK_DISABLE);
2994
b401e9e2
MC
2995 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2996 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
2997 } else if (tg3_flag(tp, 5780_CLASS) ||
2998 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 2999 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3000 /* do nothing */
63c3a66f 3001 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3002 u32 newbits1, newbits2;
3003
3004 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3005 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3006 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3007 CLOCK_CTRL_TXCLK_DISABLE |
3008 CLOCK_CTRL_ALTCLK);
3009 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3010 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3011 newbits1 = CLOCK_CTRL_625_CORE;
3012 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3013 } else {
3014 newbits1 = CLOCK_CTRL_ALTCLK;
3015 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3016 }
3017
b401e9e2
MC
3018 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3019 40);
1da177e4 3020
b401e9e2
MC
3021 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3022 40);
1da177e4 3023
63c3a66f 3024 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3025 u32 newbits3;
3026
3027 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3028 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3029 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3030 CLOCK_CTRL_TXCLK_DISABLE |
3031 CLOCK_CTRL_44MHZ_CORE);
3032 } else {
3033 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3034 }
3035
b401e9e2
MC
3036 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3037 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3038 }
3039 }
3040
63c3a66f 3041 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3042 tg3_power_down_phy(tp, do_low_power);
6921d201 3043
cd0d7228 3044 tg3_frob_aux_power(tp, true);
1da177e4
LT
3045
3046 /* Workaround for unstable PLL clock */
3047 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3048 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3049 u32 val = tr32(0x7d00);
3050
3051 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3052 tw32(0x7d00, val);
63c3a66f 3053 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3054 int err;
3055
3056 err = tg3_nvram_lock(tp);
1da177e4 3057 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3058 if (!err)
3059 tg3_nvram_unlock(tp);
6921d201 3060 }
1da177e4
LT
3061 }
3062
bbadf503
MC
3063 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3064
c866b7ea
RW
3065 return 0;
3066}
12dac075 3067
c866b7ea
RW
3068static void tg3_power_down(struct tg3 *tp)
3069{
3070 tg3_power_down_prepare(tp);
1da177e4 3071
63c3a66f 3072 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3073 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3074}
3075
1da177e4
LT
3076static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3077{
3078 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3079 case MII_TG3_AUX_STAT_10HALF:
3080 *speed = SPEED_10;
3081 *duplex = DUPLEX_HALF;
3082 break;
3083
3084 case MII_TG3_AUX_STAT_10FULL:
3085 *speed = SPEED_10;
3086 *duplex = DUPLEX_FULL;
3087 break;
3088
3089 case MII_TG3_AUX_STAT_100HALF:
3090 *speed = SPEED_100;
3091 *duplex = DUPLEX_HALF;
3092 break;
3093
3094 case MII_TG3_AUX_STAT_100FULL:
3095 *speed = SPEED_100;
3096 *duplex = DUPLEX_FULL;
3097 break;
3098
3099 case MII_TG3_AUX_STAT_1000HALF:
3100 *speed = SPEED_1000;
3101 *duplex = DUPLEX_HALF;
3102 break;
3103
3104 case MII_TG3_AUX_STAT_1000FULL:
3105 *speed = SPEED_1000;
3106 *duplex = DUPLEX_FULL;
3107 break;
3108
3109 default:
f07e9af3 3110 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3111 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3112 SPEED_10;
3113 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3114 DUPLEX_HALF;
3115 break;
3116 }
1da177e4
LT
3117 *speed = SPEED_INVALID;
3118 *duplex = DUPLEX_INVALID;
3119 break;
855e1111 3120 }
1da177e4
LT
3121}
3122
42b64a45 3123static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3124{
42b64a45
MC
3125 int err = 0;
3126 u32 val, new_adv;
1da177e4 3127
42b64a45
MC
3128 new_adv = ADVERTISE_CSMA;
3129 if (advertise & ADVERTISED_10baseT_Half)
3130 new_adv |= ADVERTISE_10HALF;
3131 if (advertise & ADVERTISED_10baseT_Full)
3132 new_adv |= ADVERTISE_10FULL;
3133 if (advertise & ADVERTISED_100baseT_Half)
3134 new_adv |= ADVERTISE_100HALF;
3135 if (advertise & ADVERTISED_100baseT_Full)
3136 new_adv |= ADVERTISE_100FULL;
1da177e4 3137
42b64a45 3138 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 3139
42b64a45
MC
3140 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3141 if (err)
3142 goto done;
ba4d07a8 3143
42b64a45
MC
3144 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3145 goto done;
1da177e4 3146
42b64a45
MC
3147 new_adv = 0;
3148 if (advertise & ADVERTISED_1000baseT_Half)
221c5637 3149 new_adv |= ADVERTISE_1000HALF;
42b64a45 3150 if (advertise & ADVERTISED_1000baseT_Full)
221c5637 3151 new_adv |= ADVERTISE_1000FULL;
ba4d07a8 3152
42b64a45
MC
3153 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3154 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
221c5637 3155 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3156
221c5637 3157 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
42b64a45
MC
3158 if (err)
3159 goto done;
1da177e4 3160
42b64a45
MC
3161 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3162 goto done;
52b02d04 3163
42b64a45
MC
3164 tw32(TG3_CPMU_EEE_MODE,
3165 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3166
42b64a45
MC
3167 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3168 if (!err) {
3169 u32 err2;
52b02d04 3170
b715ce94
MC
3171 val = 0;
3172 /* Advertise 100-BaseTX EEE ability */
3173 if (advertise & ADVERTISED_100baseT_Full)
3174 val |= MDIO_AN_EEE_ADV_100TX;
3175 /* Advertise 1000-BaseT EEE ability */
3176 if (advertise & ADVERTISED_1000baseT_Full)
3177 val |= MDIO_AN_EEE_ADV_1000T;
3178 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3179 if (err)
3180 val = 0;
3181
21a00ab2
MC
3182 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3183 case ASIC_REV_5717:
3184 case ASIC_REV_57765:
21a00ab2 3185 case ASIC_REV_5719:
b715ce94
MC
3186 /* If we advertised any eee advertisements above... */
3187 if (val)
3188 val = MII_TG3_DSP_TAP26_ALNOKO |
3189 MII_TG3_DSP_TAP26_RMRXSTO |
3190 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3191 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3192 /* Fall through */
3193 case ASIC_REV_5720:
3194 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3195 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3196 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3197 }
52b02d04 3198
42b64a45
MC
3199 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3200 if (!err)
3201 err = err2;
3202 }
3203
3204done:
3205 return err;
3206}
3207
3208static void tg3_phy_copper_begin(struct tg3 *tp)
3209{
3210 u32 new_adv;
3211 int i;
3212
3213 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3214 new_adv = ADVERTISED_10baseT_Half |
3215 ADVERTISED_10baseT_Full;
3216 if (tg3_flag(tp, WOL_SPEED_100MB))
3217 new_adv |= ADVERTISED_100baseT_Half |
3218 ADVERTISED_100baseT_Full;
3219
3220 tg3_phy_autoneg_cfg(tp, new_adv,
3221 FLOW_CTRL_TX | FLOW_CTRL_RX);
3222 } else if (tp->link_config.speed == SPEED_INVALID) {
3223 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3224 tp->link_config.advertising &=
3225 ~(ADVERTISED_1000baseT_Half |
3226 ADVERTISED_1000baseT_Full);
3227
3228 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3229 tp->link_config.flowctrl);
3230 } else {
3231 /* Asking for a specific link mode. */
3232 if (tp->link_config.speed == SPEED_1000) {
3233 if (tp->link_config.duplex == DUPLEX_FULL)
3234 new_adv = ADVERTISED_1000baseT_Full;
3235 else
3236 new_adv = ADVERTISED_1000baseT_Half;
3237 } else if (tp->link_config.speed == SPEED_100) {
3238 if (tp->link_config.duplex == DUPLEX_FULL)
3239 new_adv = ADVERTISED_100baseT_Full;
3240 else
3241 new_adv = ADVERTISED_100baseT_Half;
3242 } else {
3243 if (tp->link_config.duplex == DUPLEX_FULL)
3244 new_adv = ADVERTISED_10baseT_Full;
3245 else
3246 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3247 }
52b02d04 3248
42b64a45
MC
3249 tg3_phy_autoneg_cfg(tp, new_adv,
3250 tp->link_config.flowctrl);
52b02d04
MC
3251 }
3252
1da177e4
LT
3253 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3254 tp->link_config.speed != SPEED_INVALID) {
3255 u32 bmcr, orig_bmcr;
3256
3257 tp->link_config.active_speed = tp->link_config.speed;
3258 tp->link_config.active_duplex = tp->link_config.duplex;
3259
3260 bmcr = 0;
3261 switch (tp->link_config.speed) {
3262 default:
3263 case SPEED_10:
3264 break;
3265
3266 case SPEED_100:
3267 bmcr |= BMCR_SPEED100;
3268 break;
3269
3270 case SPEED_1000:
221c5637 3271 bmcr |= BMCR_SPEED1000;
1da177e4 3272 break;
855e1111 3273 }
1da177e4
LT
3274
3275 if (tp->link_config.duplex == DUPLEX_FULL)
3276 bmcr |= BMCR_FULLDPLX;
3277
3278 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3279 (bmcr != orig_bmcr)) {
3280 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3281 for (i = 0; i < 1500; i++) {
3282 u32 tmp;
3283
3284 udelay(10);
3285 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3286 tg3_readphy(tp, MII_BMSR, &tmp))
3287 continue;
3288 if (!(tmp & BMSR_LSTATUS)) {
3289 udelay(40);
3290 break;
3291 }
3292 }
3293 tg3_writephy(tp, MII_BMCR, bmcr);
3294 udelay(40);
3295 }
3296 } else {
3297 tg3_writephy(tp, MII_BMCR,
3298 BMCR_ANENABLE | BMCR_ANRESTART);
3299 }
3300}
3301
3302static int tg3_init_5401phy_dsp(struct tg3 *tp)
3303{
3304 int err;
3305
3306 /* Turn off tap power management. */
3307 /* Set Extended packet length bit */
b4bd2929 3308 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3309
6ee7c0a0
MC
3310 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3311 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3312 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3313 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3314 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3315
3316 udelay(40);
3317
3318 return err;
3319}
3320
3600d918 3321static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3322{
3600d918
MC
3323 u32 adv_reg, all_mask = 0;
3324
3325 if (mask & ADVERTISED_10baseT_Half)
3326 all_mask |= ADVERTISE_10HALF;
3327 if (mask & ADVERTISED_10baseT_Full)
3328 all_mask |= ADVERTISE_10FULL;
3329 if (mask & ADVERTISED_100baseT_Half)
3330 all_mask |= ADVERTISE_100HALF;
3331 if (mask & ADVERTISED_100baseT_Full)
3332 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3333
3334 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3335 return 0;
3336
1da177e4
LT
3337 if ((adv_reg & all_mask) != all_mask)
3338 return 0;
f07e9af3 3339 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3340 u32 tg3_ctrl;
3341
3600d918
MC
3342 all_mask = 0;
3343 if (mask & ADVERTISED_1000baseT_Half)
3344 all_mask |= ADVERTISE_1000HALF;
3345 if (mask & ADVERTISED_1000baseT_Full)
3346 all_mask |= ADVERTISE_1000FULL;
3347
221c5637 3348 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
1da177e4
LT
3349 return 0;
3350
1da177e4
LT
3351 if ((tg3_ctrl & all_mask) != all_mask)
3352 return 0;
3353 }
3354 return 1;
3355}
3356
ef167e27
MC
3357static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3358{
3359 u32 curadv, reqadv;
3360
3361 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3362 return 1;
3363
3364 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3365 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3366
3367 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3368 if (curadv != reqadv)
3369 return 0;
3370
63c3a66f 3371 if (tg3_flag(tp, PAUSE_AUTONEG))
ef167e27
MC
3372 tg3_readphy(tp, MII_LPA, rmtadv);
3373 } else {
3374 /* Reprogram the advertisement register, even if it
3375 * does not affect the current link. If the link
3376 * gets renegotiated in the future, we can save an
3377 * additional renegotiation cycle by advertising
3378 * it correctly in the first place.
3379 */
3380 if (curadv != reqadv) {
3381 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3382 ADVERTISE_PAUSE_ASYM);
3383 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3384 }
3385 }
3386
3387 return 1;
3388}
3389
1da177e4
LT
3390static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3391{
3392 int current_link_up;
f833c4c1 3393 u32 bmsr, val;
ef167e27 3394 u32 lcl_adv, rmt_adv;
1da177e4
LT
3395 u16 current_speed;
3396 u8 current_duplex;
3397 int i, err;
3398
3399 tw32(MAC_EVENT, 0);
3400
3401 tw32_f(MAC_STATUS,
3402 (MAC_STATUS_SYNC_CHANGED |
3403 MAC_STATUS_CFG_CHANGED |
3404 MAC_STATUS_MI_COMPLETION |
3405 MAC_STATUS_LNKSTATE_CHANGED));
3406 udelay(40);
3407
8ef21428
MC
3408 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3409 tw32_f(MAC_MI_MODE,
3410 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3411 udelay(80);
3412 }
1da177e4 3413
b4bd2929 3414 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3415
3416 /* Some third-party PHYs need to be reset on link going
3417 * down.
3418 */
3419 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3420 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3421 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3422 netif_carrier_ok(tp->dev)) {
3423 tg3_readphy(tp, MII_BMSR, &bmsr);
3424 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3425 !(bmsr & BMSR_LSTATUS))
3426 force_reset = 1;
3427 }
3428 if (force_reset)
3429 tg3_phy_reset(tp);
3430
79eb6904 3431 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3432 tg3_readphy(tp, MII_BMSR, &bmsr);
3433 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3434 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3435 bmsr = 0;
3436
3437 if (!(bmsr & BMSR_LSTATUS)) {
3438 err = tg3_init_5401phy_dsp(tp);
3439 if (err)
3440 return err;
3441
3442 tg3_readphy(tp, MII_BMSR, &bmsr);
3443 for (i = 0; i < 1000; i++) {
3444 udelay(10);
3445 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3446 (bmsr & BMSR_LSTATUS)) {
3447 udelay(40);
3448 break;
3449 }
3450 }
3451
79eb6904
MC
3452 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3453 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3454 !(bmsr & BMSR_LSTATUS) &&
3455 tp->link_config.active_speed == SPEED_1000) {
3456 err = tg3_phy_reset(tp);
3457 if (!err)
3458 err = tg3_init_5401phy_dsp(tp);
3459 if (err)
3460 return err;
3461 }
3462 }
3463 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3464 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3465 /* 5701 {A0,B0} CRC bug workaround */
3466 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3467 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3468 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3469 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3470 }
3471
3472 /* Clear pending interrupts... */
f833c4c1
MC
3473 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3474 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3475
f07e9af3 3476 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3477 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3478 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3479 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3480
3481 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3482 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3483 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3484 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3485 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3486 else
3487 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3488 }
3489
3490 current_link_up = 0;
3491 current_speed = SPEED_INVALID;
3492 current_duplex = DUPLEX_INVALID;
3493
f07e9af3 3494 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3495 err = tg3_phy_auxctl_read(tp,
3496 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3497 &val);
3498 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3499 tg3_phy_auxctl_write(tp,
3500 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3501 val | (1 << 10));
1da177e4
LT
3502 goto relink;
3503 }
3504 }
3505
3506 bmsr = 0;
3507 for (i = 0; i < 100; i++) {
3508 tg3_readphy(tp, MII_BMSR, &bmsr);
3509 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3510 (bmsr & BMSR_LSTATUS))
3511 break;
3512 udelay(40);
3513 }
3514
3515 if (bmsr & BMSR_LSTATUS) {
3516 u32 aux_stat, bmcr;
3517
3518 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3519 for (i = 0; i < 2000; i++) {
3520 udelay(10);
3521 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3522 aux_stat)
3523 break;
3524 }
3525
3526 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3527 &current_speed,
3528 &current_duplex);
3529
3530 bmcr = 0;
3531 for (i = 0; i < 200; i++) {
3532 tg3_readphy(tp, MII_BMCR, &bmcr);
3533 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3534 continue;
3535 if (bmcr && bmcr != 0x7fff)
3536 break;
3537 udelay(10);
3538 }
3539
ef167e27
MC
3540 lcl_adv = 0;
3541 rmt_adv = 0;
1da177e4 3542
ef167e27
MC
3543 tp->link_config.active_speed = current_speed;
3544 tp->link_config.active_duplex = current_duplex;
3545
3546 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3547 if ((bmcr & BMCR_ANENABLE) &&
3548 tg3_copper_is_advertising_all(tp,
3549 tp->link_config.advertising)) {
3550 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3551 &rmt_adv))
3552 current_link_up = 1;
1da177e4
LT
3553 }
3554 } else {
3555 if (!(bmcr & BMCR_ANENABLE) &&
3556 tp->link_config.speed == current_speed &&
ef167e27
MC
3557 tp->link_config.duplex == current_duplex &&
3558 tp->link_config.flowctrl ==
3559 tp->link_config.active_flowctrl) {
1da177e4 3560 current_link_up = 1;
1da177e4
LT
3561 }
3562 }
3563
ef167e27
MC
3564 if (current_link_up == 1 &&
3565 tp->link_config.active_duplex == DUPLEX_FULL)
3566 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3567 }
3568
1da177e4 3569relink:
80096068 3570 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3571 tg3_phy_copper_begin(tp);
3572
f833c4c1 3573 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
3574 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
3575 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
3576 current_link_up = 1;
3577 }
3578
3579 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3580 if (current_link_up == 1) {
3581 if (tp->link_config.active_speed == SPEED_100 ||
3582 tp->link_config.active_speed == SPEED_10)
3583 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3584 else
3585 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3586 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3587 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3588 else
1da177e4
LT
3589 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3590
3591 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3592 if (tp->link_config.active_duplex == DUPLEX_HALF)
3593 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3594
1da177e4 3595 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3596 if (current_link_up == 1 &&
3597 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3598 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3599 else
3600 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3601 }
3602
3603 /* ??? Without this setting Netgear GA302T PHY does not
3604 * ??? send/receive packets...
3605 */
79eb6904 3606 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3607 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3608 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3609 tw32_f(MAC_MI_MODE, tp->mi_mode);
3610 udelay(80);
3611 }
3612
3613 tw32_f(MAC_MODE, tp->mac_mode);
3614 udelay(40);
3615
52b02d04
MC
3616 tg3_phy_eee_adjust(tp, current_link_up);
3617
63c3a66f 3618 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
3619 /* Polled via timer. */
3620 tw32_f(MAC_EVENT, 0);
3621 } else {
3622 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3623 }
3624 udelay(40);
3625
3626 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3627 current_link_up == 1 &&
3628 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 3629 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
3630 udelay(120);
3631 tw32_f(MAC_STATUS,
3632 (MAC_STATUS_SYNC_CHANGED |
3633 MAC_STATUS_CFG_CHANGED));
3634 udelay(40);
3635 tg3_write_mem(tp,
3636 NIC_SRAM_FIRMWARE_MBOX,
3637 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3638 }
3639
5e7dfd0f 3640 /* Prevent send BD corruption. */
63c3a66f 3641 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3642 u16 oldlnkctl, newlnkctl;
3643
3644 pci_read_config_word(tp->pdev,
708ebb3a 3645 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3646 &oldlnkctl);
3647 if (tp->link_config.active_speed == SPEED_100 ||
3648 tp->link_config.active_speed == SPEED_10)
3649 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3650 else
3651 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3652 if (newlnkctl != oldlnkctl)
3653 pci_write_config_word(tp->pdev,
708ebb3a 3654 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3655 newlnkctl);
3656 }
3657
1da177e4
LT
3658 if (current_link_up != netif_carrier_ok(tp->dev)) {
3659 if (current_link_up)
3660 netif_carrier_on(tp->dev);
3661 else
3662 netif_carrier_off(tp->dev);
3663 tg3_link_report(tp);
3664 }
3665
3666 return 0;
3667}
3668
3669struct tg3_fiber_aneginfo {
3670 int state;
3671#define ANEG_STATE_UNKNOWN 0
3672#define ANEG_STATE_AN_ENABLE 1
3673#define ANEG_STATE_RESTART_INIT 2
3674#define ANEG_STATE_RESTART 3
3675#define ANEG_STATE_DISABLE_LINK_OK 4
3676#define ANEG_STATE_ABILITY_DETECT_INIT 5
3677#define ANEG_STATE_ABILITY_DETECT 6
3678#define ANEG_STATE_ACK_DETECT_INIT 7
3679#define ANEG_STATE_ACK_DETECT 8
3680#define ANEG_STATE_COMPLETE_ACK_INIT 9
3681#define ANEG_STATE_COMPLETE_ACK 10
3682#define ANEG_STATE_IDLE_DETECT_INIT 11
3683#define ANEG_STATE_IDLE_DETECT 12
3684#define ANEG_STATE_LINK_OK 13
3685#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3686#define ANEG_STATE_NEXT_PAGE_WAIT 15
3687
3688 u32 flags;
3689#define MR_AN_ENABLE 0x00000001
3690#define MR_RESTART_AN 0x00000002
3691#define MR_AN_COMPLETE 0x00000004
3692#define MR_PAGE_RX 0x00000008
3693#define MR_NP_LOADED 0x00000010
3694#define MR_TOGGLE_TX 0x00000020
3695#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3696#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3697#define MR_LP_ADV_SYM_PAUSE 0x00000100
3698#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3699#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3700#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3701#define MR_LP_ADV_NEXT_PAGE 0x00001000
3702#define MR_TOGGLE_RX 0x00002000
3703#define MR_NP_RX 0x00004000
3704
3705#define MR_LINK_OK 0x80000000
3706
3707 unsigned long link_time, cur_time;
3708
3709 u32 ability_match_cfg;
3710 int ability_match_count;
3711
3712 char ability_match, idle_match, ack_match;
3713
3714 u32 txconfig, rxconfig;
3715#define ANEG_CFG_NP 0x00000080
3716#define ANEG_CFG_ACK 0x00000040
3717#define ANEG_CFG_RF2 0x00000020
3718#define ANEG_CFG_RF1 0x00000010
3719#define ANEG_CFG_PS2 0x00000001
3720#define ANEG_CFG_PS1 0x00008000
3721#define ANEG_CFG_HD 0x00004000
3722#define ANEG_CFG_FD 0x00002000
3723#define ANEG_CFG_INVAL 0x00001f06
3724
3725};
3726#define ANEG_OK 0
3727#define ANEG_DONE 1
3728#define ANEG_TIMER_ENAB 2
3729#define ANEG_FAILED -1
3730
3731#define ANEG_STATE_SETTLE_TIME 10000
3732
3733static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3734 struct tg3_fiber_aneginfo *ap)
3735{
5be73b47 3736 u16 flowctrl;
1da177e4
LT
3737 unsigned long delta;
3738 u32 rx_cfg_reg;
3739 int ret;
3740
3741 if (ap->state == ANEG_STATE_UNKNOWN) {
3742 ap->rxconfig = 0;
3743 ap->link_time = 0;
3744 ap->cur_time = 0;
3745 ap->ability_match_cfg = 0;
3746 ap->ability_match_count = 0;
3747 ap->ability_match = 0;
3748 ap->idle_match = 0;
3749 ap->ack_match = 0;
3750 }
3751 ap->cur_time++;
3752
3753 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3754 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3755
3756 if (rx_cfg_reg != ap->ability_match_cfg) {
3757 ap->ability_match_cfg = rx_cfg_reg;
3758 ap->ability_match = 0;
3759 ap->ability_match_count = 0;
3760 } else {
3761 if (++ap->ability_match_count > 1) {
3762 ap->ability_match = 1;
3763 ap->ability_match_cfg = rx_cfg_reg;
3764 }
3765 }
3766 if (rx_cfg_reg & ANEG_CFG_ACK)
3767 ap->ack_match = 1;
3768 else
3769 ap->ack_match = 0;
3770
3771 ap->idle_match = 0;
3772 } else {
3773 ap->idle_match = 1;
3774 ap->ability_match_cfg = 0;
3775 ap->ability_match_count = 0;
3776 ap->ability_match = 0;
3777 ap->ack_match = 0;
3778
3779 rx_cfg_reg = 0;
3780 }
3781
3782 ap->rxconfig = rx_cfg_reg;
3783 ret = ANEG_OK;
3784
33f401ae 3785 switch (ap->state) {
1da177e4
LT
3786 case ANEG_STATE_UNKNOWN:
3787 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3788 ap->state = ANEG_STATE_AN_ENABLE;
3789
3790 /* fallthru */
3791 case ANEG_STATE_AN_ENABLE:
3792 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3793 if (ap->flags & MR_AN_ENABLE) {
3794 ap->link_time = 0;
3795 ap->cur_time = 0;
3796 ap->ability_match_cfg = 0;
3797 ap->ability_match_count = 0;
3798 ap->ability_match = 0;
3799 ap->idle_match = 0;
3800 ap->ack_match = 0;
3801
3802 ap->state = ANEG_STATE_RESTART_INIT;
3803 } else {
3804 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3805 }
3806 break;
3807
3808 case ANEG_STATE_RESTART_INIT:
3809 ap->link_time = ap->cur_time;
3810 ap->flags &= ~(MR_NP_LOADED);
3811 ap->txconfig = 0;
3812 tw32(MAC_TX_AUTO_NEG, 0);
3813 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3814 tw32_f(MAC_MODE, tp->mac_mode);
3815 udelay(40);
3816
3817 ret = ANEG_TIMER_ENAB;
3818 ap->state = ANEG_STATE_RESTART;
3819
3820 /* fallthru */
3821 case ANEG_STATE_RESTART:
3822 delta = ap->cur_time - ap->link_time;
859a5887 3823 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3824 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3825 else
1da177e4 3826 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3827 break;
3828
3829 case ANEG_STATE_DISABLE_LINK_OK:
3830 ret = ANEG_DONE;
3831 break;
3832
3833 case ANEG_STATE_ABILITY_DETECT_INIT:
3834 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3835 ap->txconfig = ANEG_CFG_FD;
3836 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3837 if (flowctrl & ADVERTISE_1000XPAUSE)
3838 ap->txconfig |= ANEG_CFG_PS1;
3839 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3840 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3841 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3842 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3843 tw32_f(MAC_MODE, tp->mac_mode);
3844 udelay(40);
3845
3846 ap->state = ANEG_STATE_ABILITY_DETECT;
3847 break;
3848
3849 case ANEG_STATE_ABILITY_DETECT:
859a5887 3850 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3851 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3852 break;
3853
3854 case ANEG_STATE_ACK_DETECT_INIT:
3855 ap->txconfig |= ANEG_CFG_ACK;
3856 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3857 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3858 tw32_f(MAC_MODE, tp->mac_mode);
3859 udelay(40);
3860
3861 ap->state = ANEG_STATE_ACK_DETECT;
3862
3863 /* fallthru */
3864 case ANEG_STATE_ACK_DETECT:
3865 if (ap->ack_match != 0) {
3866 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3867 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3868 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3869 } else {
3870 ap->state = ANEG_STATE_AN_ENABLE;
3871 }
3872 } else if (ap->ability_match != 0 &&
3873 ap->rxconfig == 0) {
3874 ap->state = ANEG_STATE_AN_ENABLE;
3875 }
3876 break;
3877
3878 case ANEG_STATE_COMPLETE_ACK_INIT:
3879 if (ap->rxconfig & ANEG_CFG_INVAL) {
3880 ret = ANEG_FAILED;
3881 break;
3882 }
3883 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3884 MR_LP_ADV_HALF_DUPLEX |
3885 MR_LP_ADV_SYM_PAUSE |
3886 MR_LP_ADV_ASYM_PAUSE |
3887 MR_LP_ADV_REMOTE_FAULT1 |
3888 MR_LP_ADV_REMOTE_FAULT2 |
3889 MR_LP_ADV_NEXT_PAGE |
3890 MR_TOGGLE_RX |
3891 MR_NP_RX);
3892 if (ap->rxconfig & ANEG_CFG_FD)
3893 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3894 if (ap->rxconfig & ANEG_CFG_HD)
3895 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3896 if (ap->rxconfig & ANEG_CFG_PS1)
3897 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3898 if (ap->rxconfig & ANEG_CFG_PS2)
3899 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3900 if (ap->rxconfig & ANEG_CFG_RF1)
3901 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3902 if (ap->rxconfig & ANEG_CFG_RF2)
3903 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3904 if (ap->rxconfig & ANEG_CFG_NP)
3905 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3906
3907 ap->link_time = ap->cur_time;
3908
3909 ap->flags ^= (MR_TOGGLE_TX);
3910 if (ap->rxconfig & 0x0008)
3911 ap->flags |= MR_TOGGLE_RX;
3912 if (ap->rxconfig & ANEG_CFG_NP)
3913 ap->flags |= MR_NP_RX;
3914 ap->flags |= MR_PAGE_RX;
3915
3916 ap->state = ANEG_STATE_COMPLETE_ACK;
3917 ret = ANEG_TIMER_ENAB;
3918 break;
3919
3920 case ANEG_STATE_COMPLETE_ACK:
3921 if (ap->ability_match != 0 &&
3922 ap->rxconfig == 0) {
3923 ap->state = ANEG_STATE_AN_ENABLE;
3924 break;
3925 }
3926 delta = ap->cur_time - ap->link_time;
3927 if (delta > ANEG_STATE_SETTLE_TIME) {
3928 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3929 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3930 } else {
3931 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3932 !(ap->flags & MR_NP_RX)) {
3933 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3934 } else {
3935 ret = ANEG_FAILED;
3936 }
3937 }
3938 }
3939 break;
3940
3941 case ANEG_STATE_IDLE_DETECT_INIT:
3942 ap->link_time = ap->cur_time;
3943 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3944 tw32_f(MAC_MODE, tp->mac_mode);
3945 udelay(40);
3946
3947 ap->state = ANEG_STATE_IDLE_DETECT;
3948 ret = ANEG_TIMER_ENAB;
3949 break;
3950
3951 case ANEG_STATE_IDLE_DETECT:
3952 if (ap->ability_match != 0 &&
3953 ap->rxconfig == 0) {
3954 ap->state = ANEG_STATE_AN_ENABLE;
3955 break;
3956 }
3957 delta = ap->cur_time - ap->link_time;
3958 if (delta > ANEG_STATE_SETTLE_TIME) {
3959 /* XXX another gem from the Broadcom driver :( */
3960 ap->state = ANEG_STATE_LINK_OK;
3961 }
3962 break;
3963
3964 case ANEG_STATE_LINK_OK:
3965 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3966 ret = ANEG_DONE;
3967 break;
3968
3969 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3970 /* ??? unimplemented */
3971 break;
3972
3973 case ANEG_STATE_NEXT_PAGE_WAIT:
3974 /* ??? unimplemented */
3975 break;
3976
3977 default:
3978 ret = ANEG_FAILED;
3979 break;
855e1111 3980 }
1da177e4
LT
3981
3982 return ret;
3983}
3984
5be73b47 3985static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3986{
3987 int res = 0;
3988 struct tg3_fiber_aneginfo aninfo;
3989 int status = ANEG_FAILED;
3990 unsigned int tick;
3991 u32 tmp;
3992
3993 tw32_f(MAC_TX_AUTO_NEG, 0);
3994
3995 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3996 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3997 udelay(40);
3998
3999 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4000 udelay(40);
4001
4002 memset(&aninfo, 0, sizeof(aninfo));
4003 aninfo.flags |= MR_AN_ENABLE;
4004 aninfo.state = ANEG_STATE_UNKNOWN;
4005 aninfo.cur_time = 0;
4006 tick = 0;
4007 while (++tick < 195000) {
4008 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4009 if (status == ANEG_DONE || status == ANEG_FAILED)
4010 break;
4011
4012 udelay(1);
4013 }
4014
4015 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4016 tw32_f(MAC_MODE, tp->mac_mode);
4017 udelay(40);
4018
5be73b47
MC
4019 *txflags = aninfo.txconfig;
4020 *rxflags = aninfo.flags;
1da177e4
LT
4021
4022 if (status == ANEG_DONE &&
4023 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4024 MR_LP_ADV_FULL_DUPLEX)))
4025 res = 1;
4026
4027 return res;
4028}
4029
4030static void tg3_init_bcm8002(struct tg3 *tp)
4031{
4032 u32 mac_status = tr32(MAC_STATUS);
4033 int i;
4034
4035 /* Reset when initting first time or we have a link. */
63c3a66f 4036 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4037 !(mac_status & MAC_STATUS_PCS_SYNCED))
4038 return;
4039
4040 /* Set PLL lock range. */
4041 tg3_writephy(tp, 0x16, 0x8007);
4042
4043 /* SW reset */
4044 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4045
4046 /* Wait for reset to complete. */
4047 /* XXX schedule_timeout() ... */
4048 for (i = 0; i < 500; i++)
4049 udelay(10);
4050
4051 /* Config mode; select PMA/Ch 1 regs. */
4052 tg3_writephy(tp, 0x10, 0x8411);
4053
4054 /* Enable auto-lock and comdet, select txclk for tx. */
4055 tg3_writephy(tp, 0x11, 0x0a10);
4056
4057 tg3_writephy(tp, 0x18, 0x00a0);
4058 tg3_writephy(tp, 0x16, 0x41ff);
4059
4060 /* Assert and deassert POR. */
4061 tg3_writephy(tp, 0x13, 0x0400);
4062 udelay(40);
4063 tg3_writephy(tp, 0x13, 0x0000);
4064
4065 tg3_writephy(tp, 0x11, 0x0a50);
4066 udelay(40);
4067 tg3_writephy(tp, 0x11, 0x0a10);
4068
4069 /* Wait for signal to stabilize */
4070 /* XXX schedule_timeout() ... */
4071 for (i = 0; i < 15000; i++)
4072 udelay(10);
4073
4074 /* Deselect the channel register so we can read the PHYID
4075 * later.
4076 */
4077 tg3_writephy(tp, 0x10, 0x8011);
4078}
4079
4080static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4081{
82cd3d11 4082 u16 flowctrl;
1da177e4
LT
4083 u32 sg_dig_ctrl, sg_dig_status;
4084 u32 serdes_cfg, expected_sg_dig_ctrl;
4085 int workaround, port_a;
4086 int current_link_up;
4087
4088 serdes_cfg = 0;
4089 expected_sg_dig_ctrl = 0;
4090 workaround = 0;
4091 port_a = 1;
4092 current_link_up = 0;
4093
4094 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4095 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4096 workaround = 1;
4097 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4098 port_a = 0;
4099
4100 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4101 /* preserve bits 20-23 for voltage regulator */
4102 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4103 }
4104
4105 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4106
4107 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4108 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4109 if (workaround) {
4110 u32 val = serdes_cfg;
4111
4112 if (port_a)
4113 val |= 0xc010000;
4114 else
4115 val |= 0x4010000;
4116 tw32_f(MAC_SERDES_CFG, val);
4117 }
c98f6e3b
MC
4118
4119 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4120 }
4121 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4122 tg3_setup_flow_control(tp, 0, 0);
4123 current_link_up = 1;
4124 }
4125 goto out;
4126 }
4127
4128 /* Want auto-negotiation. */
c98f6e3b 4129 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4130
82cd3d11
MC
4131 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4132 if (flowctrl & ADVERTISE_1000XPAUSE)
4133 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4134 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4135 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4136
4137 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4138 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4139 tp->serdes_counter &&
4140 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4141 MAC_STATUS_RCVD_CFG)) ==
4142 MAC_STATUS_PCS_SYNCED)) {
4143 tp->serdes_counter--;
4144 current_link_up = 1;
4145 goto out;
4146 }
4147restart_autoneg:
1da177e4
LT
4148 if (workaround)
4149 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4150 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4151 udelay(5);
4152 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4153
3d3ebe74 4154 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4155 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4156 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4157 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4158 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4159 mac_status = tr32(MAC_STATUS);
4160
c98f6e3b 4161 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4162 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4163 u32 local_adv = 0, remote_adv = 0;
4164
4165 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4166 local_adv |= ADVERTISE_1000XPAUSE;
4167 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4168 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4169
c98f6e3b 4170 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4171 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4172 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4173 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4174
4175 tg3_setup_flow_control(tp, local_adv, remote_adv);
4176 current_link_up = 1;
3d3ebe74 4177 tp->serdes_counter = 0;
f07e9af3 4178 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4179 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4180 if (tp->serdes_counter)
4181 tp->serdes_counter--;
1da177e4
LT
4182 else {
4183 if (workaround) {
4184 u32 val = serdes_cfg;
4185
4186 if (port_a)
4187 val |= 0xc010000;
4188 else
4189 val |= 0x4010000;
4190
4191 tw32_f(MAC_SERDES_CFG, val);
4192 }
4193
c98f6e3b 4194 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4195 udelay(40);
4196
4197 /* Link parallel detection - link is up */
4198 /* only if we have PCS_SYNC and not */
4199 /* receiving config code words */
4200 mac_status = tr32(MAC_STATUS);
4201 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4202 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4203 tg3_setup_flow_control(tp, 0, 0);
4204 current_link_up = 1;
f07e9af3
MC
4205 tp->phy_flags |=
4206 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4207 tp->serdes_counter =
4208 SERDES_PARALLEL_DET_TIMEOUT;
4209 } else
4210 goto restart_autoneg;
1da177e4
LT
4211 }
4212 }
3d3ebe74
MC
4213 } else {
4214 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4215 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4216 }
4217
4218out:
4219 return current_link_up;
4220}
4221
4222static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4223{
4224 int current_link_up = 0;
4225
5cf64b8a 4226 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4227 goto out;
1da177e4
LT
4228
4229 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4230 u32 txflags, rxflags;
1da177e4 4231 int i;
6aa20a22 4232
5be73b47
MC
4233 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4234 u32 local_adv = 0, remote_adv = 0;
1da177e4 4235
5be73b47
MC
4236 if (txflags & ANEG_CFG_PS1)
4237 local_adv |= ADVERTISE_1000XPAUSE;
4238 if (txflags & ANEG_CFG_PS2)
4239 local_adv |= ADVERTISE_1000XPSE_ASYM;
4240
4241 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4242 remote_adv |= LPA_1000XPAUSE;
4243 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4244 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4245
4246 tg3_setup_flow_control(tp, local_adv, remote_adv);
4247
1da177e4
LT
4248 current_link_up = 1;
4249 }
4250 for (i = 0; i < 30; i++) {
4251 udelay(20);
4252 tw32_f(MAC_STATUS,
4253 (MAC_STATUS_SYNC_CHANGED |
4254 MAC_STATUS_CFG_CHANGED));
4255 udelay(40);
4256 if ((tr32(MAC_STATUS) &
4257 (MAC_STATUS_SYNC_CHANGED |
4258 MAC_STATUS_CFG_CHANGED)) == 0)
4259 break;
4260 }
4261
4262 mac_status = tr32(MAC_STATUS);
4263 if (current_link_up == 0 &&
4264 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4265 !(mac_status & MAC_STATUS_RCVD_CFG))
4266 current_link_up = 1;
4267 } else {
5be73b47
MC
4268 tg3_setup_flow_control(tp, 0, 0);
4269
1da177e4
LT
4270 /* Forcing 1000FD link up. */
4271 current_link_up = 1;
1da177e4
LT
4272
4273 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4274 udelay(40);
e8f3f6ca
MC
4275
4276 tw32_f(MAC_MODE, tp->mac_mode);
4277 udelay(40);
1da177e4
LT
4278 }
4279
4280out:
4281 return current_link_up;
4282}
4283
4284static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4285{
4286 u32 orig_pause_cfg;
4287 u16 orig_active_speed;
4288 u8 orig_active_duplex;
4289 u32 mac_status;
4290 int current_link_up;
4291 int i;
4292
8d018621 4293 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4294 orig_active_speed = tp->link_config.active_speed;
4295 orig_active_duplex = tp->link_config.active_duplex;
4296
63c3a66f 4297 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4298 netif_carrier_ok(tp->dev) &&
63c3a66f 4299 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4300 mac_status = tr32(MAC_STATUS);
4301 mac_status &= (MAC_STATUS_PCS_SYNCED |
4302 MAC_STATUS_SIGNAL_DET |
4303 MAC_STATUS_CFG_CHANGED |
4304 MAC_STATUS_RCVD_CFG);
4305 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4306 MAC_STATUS_SIGNAL_DET)) {
4307 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4308 MAC_STATUS_CFG_CHANGED));
4309 return 0;
4310 }
4311 }
4312
4313 tw32_f(MAC_TX_AUTO_NEG, 0);
4314
4315 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4316 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4317 tw32_f(MAC_MODE, tp->mac_mode);
4318 udelay(40);
4319
79eb6904 4320 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4321 tg3_init_bcm8002(tp);
4322
4323 /* Enable link change event even when serdes polling. */
4324 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4325 udelay(40);
4326
4327 current_link_up = 0;
4328 mac_status = tr32(MAC_STATUS);
4329
63c3a66f 4330 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4331 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4332 else
4333 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4334
898a56f8 4335 tp->napi[0].hw_status->status =
1da177e4 4336 (SD_STATUS_UPDATED |
898a56f8 4337 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4338
4339 for (i = 0; i < 100; i++) {
4340 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4341 MAC_STATUS_CFG_CHANGED));
4342 udelay(5);
4343 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4344 MAC_STATUS_CFG_CHANGED |
4345 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4346 break;
4347 }
4348
4349 mac_status = tr32(MAC_STATUS);
4350 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4351 current_link_up = 0;
3d3ebe74
MC
4352 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4353 tp->serdes_counter == 0) {
1da177e4
LT
4354 tw32_f(MAC_MODE, (tp->mac_mode |
4355 MAC_MODE_SEND_CONFIGS));
4356 udelay(1);
4357 tw32_f(MAC_MODE, tp->mac_mode);
4358 }
4359 }
4360
4361 if (current_link_up == 1) {
4362 tp->link_config.active_speed = SPEED_1000;
4363 tp->link_config.active_duplex = DUPLEX_FULL;
4364 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4365 LED_CTRL_LNKLED_OVERRIDE |
4366 LED_CTRL_1000MBPS_ON));
4367 } else {
4368 tp->link_config.active_speed = SPEED_INVALID;
4369 tp->link_config.active_duplex = DUPLEX_INVALID;
4370 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4371 LED_CTRL_LNKLED_OVERRIDE |
4372 LED_CTRL_TRAFFIC_OVERRIDE));
4373 }
4374
4375 if (current_link_up != netif_carrier_ok(tp->dev)) {
4376 if (current_link_up)
4377 netif_carrier_on(tp->dev);
4378 else
4379 netif_carrier_off(tp->dev);
4380 tg3_link_report(tp);
4381 } else {
8d018621 4382 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4383 if (orig_pause_cfg != now_pause_cfg ||
4384 orig_active_speed != tp->link_config.active_speed ||
4385 orig_active_duplex != tp->link_config.active_duplex)
4386 tg3_link_report(tp);
4387 }
4388
4389 return 0;
4390}
4391
747e8f8b
MC
4392static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4393{
4394 int current_link_up, err = 0;
4395 u32 bmsr, bmcr;
4396 u16 current_speed;
4397 u8 current_duplex;
ef167e27 4398 u32 local_adv, remote_adv;
747e8f8b
MC
4399
4400 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4401 tw32_f(MAC_MODE, tp->mac_mode);
4402 udelay(40);
4403
4404 tw32(MAC_EVENT, 0);
4405
4406 tw32_f(MAC_STATUS,
4407 (MAC_STATUS_SYNC_CHANGED |
4408 MAC_STATUS_CFG_CHANGED |
4409 MAC_STATUS_MI_COMPLETION |
4410 MAC_STATUS_LNKSTATE_CHANGED));
4411 udelay(40);
4412
4413 if (force_reset)
4414 tg3_phy_reset(tp);
4415
4416 current_link_up = 0;
4417 current_speed = SPEED_INVALID;
4418 current_duplex = DUPLEX_INVALID;
4419
4420 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4421 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4422 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4423 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4424 bmsr |= BMSR_LSTATUS;
4425 else
4426 bmsr &= ~BMSR_LSTATUS;
4427 }
747e8f8b
MC
4428
4429 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4430
4431 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4432 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4433 /* do nothing, just check for link up at the end */
4434 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4435 u32 adv, new_adv;
4436
4437 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4438 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4439 ADVERTISE_1000XPAUSE |
4440 ADVERTISE_1000XPSE_ASYM |
4441 ADVERTISE_SLCT);
4442
ba4d07a8 4443 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4444
4445 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4446 new_adv |= ADVERTISE_1000XHALF;
4447 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4448 new_adv |= ADVERTISE_1000XFULL;
4449
4450 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4451 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4452 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4453 tg3_writephy(tp, MII_BMCR, bmcr);
4454
4455 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4456 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4457 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4458
4459 return err;
4460 }
4461 } else {
4462 u32 new_bmcr;
4463
4464 bmcr &= ~BMCR_SPEED1000;
4465 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4466
4467 if (tp->link_config.duplex == DUPLEX_FULL)
4468 new_bmcr |= BMCR_FULLDPLX;
4469
4470 if (new_bmcr != bmcr) {
4471 /* BMCR_SPEED1000 is a reserved bit that needs
4472 * to be set on write.
4473 */
4474 new_bmcr |= BMCR_SPEED1000;
4475
4476 /* Force a linkdown */
4477 if (netif_carrier_ok(tp->dev)) {
4478 u32 adv;
4479
4480 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4481 adv &= ~(ADVERTISE_1000XFULL |
4482 ADVERTISE_1000XHALF |
4483 ADVERTISE_SLCT);
4484 tg3_writephy(tp, MII_ADVERTISE, adv);
4485 tg3_writephy(tp, MII_BMCR, bmcr |
4486 BMCR_ANRESTART |
4487 BMCR_ANENABLE);
4488 udelay(10);
4489 netif_carrier_off(tp->dev);
4490 }
4491 tg3_writephy(tp, MII_BMCR, new_bmcr);
4492 bmcr = new_bmcr;
4493 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4494 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4495 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4496 ASIC_REV_5714) {
4497 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4498 bmsr |= BMSR_LSTATUS;
4499 else
4500 bmsr &= ~BMSR_LSTATUS;
4501 }
f07e9af3 4502 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4503 }
4504 }
4505
4506 if (bmsr & BMSR_LSTATUS) {
4507 current_speed = SPEED_1000;
4508 current_link_up = 1;
4509 if (bmcr & BMCR_FULLDPLX)
4510 current_duplex = DUPLEX_FULL;
4511 else
4512 current_duplex = DUPLEX_HALF;
4513
ef167e27
MC
4514 local_adv = 0;
4515 remote_adv = 0;
4516
747e8f8b 4517 if (bmcr & BMCR_ANENABLE) {
ef167e27 4518 u32 common;
747e8f8b
MC
4519
4520 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4521 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4522 common = local_adv & remote_adv;
4523 if (common & (ADVERTISE_1000XHALF |
4524 ADVERTISE_1000XFULL)) {
4525 if (common & ADVERTISE_1000XFULL)
4526 current_duplex = DUPLEX_FULL;
4527 else
4528 current_duplex = DUPLEX_HALF;
63c3a66f 4529 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4530 /* Link is up via parallel detect */
859a5887 4531 } else {
747e8f8b 4532 current_link_up = 0;
859a5887 4533 }
747e8f8b
MC
4534 }
4535 }
4536
ef167e27
MC
4537 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4538 tg3_setup_flow_control(tp, local_adv, remote_adv);
4539
747e8f8b
MC
4540 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4541 if (tp->link_config.active_duplex == DUPLEX_HALF)
4542 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4543
4544 tw32_f(MAC_MODE, tp->mac_mode);
4545 udelay(40);
4546
4547 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4548
4549 tp->link_config.active_speed = current_speed;
4550 tp->link_config.active_duplex = current_duplex;
4551
4552 if (current_link_up != netif_carrier_ok(tp->dev)) {
4553 if (current_link_up)
4554 netif_carrier_on(tp->dev);
4555 else {
4556 netif_carrier_off(tp->dev);
f07e9af3 4557 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4558 }
4559 tg3_link_report(tp);
4560 }
4561 return err;
4562}
4563
4564static void tg3_serdes_parallel_detect(struct tg3 *tp)
4565{
3d3ebe74 4566 if (tp->serdes_counter) {
747e8f8b 4567 /* Give autoneg time to complete. */
3d3ebe74 4568 tp->serdes_counter--;
747e8f8b
MC
4569 return;
4570 }
c6cdf436 4571
747e8f8b
MC
4572 if (!netif_carrier_ok(tp->dev) &&
4573 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4574 u32 bmcr;
4575
4576 tg3_readphy(tp, MII_BMCR, &bmcr);
4577 if (bmcr & BMCR_ANENABLE) {
4578 u32 phy1, phy2;
4579
4580 /* Select shadow register 0x1f */
f08aa1a8
MC
4581 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4582 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4583
4584 /* Select expansion interrupt status register */
f08aa1a8
MC
4585 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4586 MII_TG3_DSP_EXP1_INT_STAT);
4587 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4588 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4589
4590 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4591 /* We have signal detect and not receiving
4592 * config code words, link is up by parallel
4593 * detection.
4594 */
4595
4596 bmcr &= ~BMCR_ANENABLE;
4597 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4598 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4599 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4600 }
4601 }
859a5887
MC
4602 } else if (netif_carrier_ok(tp->dev) &&
4603 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4604 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4605 u32 phy2;
4606
4607 /* Select expansion interrupt status register */
f08aa1a8
MC
4608 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4609 MII_TG3_DSP_EXP1_INT_STAT);
4610 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4611 if (phy2 & 0x20) {
4612 u32 bmcr;
4613
4614 /* Config code words received, turn on autoneg. */
4615 tg3_readphy(tp, MII_BMCR, &bmcr);
4616 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4617
f07e9af3 4618 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4619
4620 }
4621 }
4622}
4623
1da177e4
LT
4624static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4625{
f2096f94 4626 u32 val;
1da177e4
LT
4627 int err;
4628
f07e9af3 4629 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4630 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4631 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4632 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4633 else
1da177e4 4634 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4635
bcb37f6c 4636 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 4637 u32 scale;
aa6c91fe
MC
4638
4639 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4640 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4641 scale = 65;
4642 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4643 scale = 6;
4644 else
4645 scale = 12;
4646
4647 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4648 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4649 tw32(GRC_MISC_CFG, val);
4650 }
4651
f2096f94
MC
4652 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4653 (6 << TX_LENGTHS_IPG_SHIFT);
4654 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4655 val |= tr32(MAC_TX_LENGTHS) &
4656 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4657 TX_LENGTHS_CNT_DWN_VAL_MSK);
4658
1da177e4
LT
4659 if (tp->link_config.active_speed == SPEED_1000 &&
4660 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
4661 tw32(MAC_TX_LENGTHS, val |
4662 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4663 else
f2096f94
MC
4664 tw32(MAC_TX_LENGTHS, val |
4665 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4666
63c3a66f 4667 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4668 if (netif_carrier_ok(tp->dev)) {
4669 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4670 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4671 } else {
4672 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4673 }
4674 }
4675
63c3a66f 4676 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 4677 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
4678 if (!netif_carrier_ok(tp->dev))
4679 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4680 tp->pwrmgmt_thresh;
4681 else
4682 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4683 tw32(PCIE_PWR_MGMT_THRESH, val);
4684 }
4685
1da177e4
LT
4686 return err;
4687}
4688
66cfd1bd
MC
4689static inline int tg3_irq_sync(struct tg3 *tp)
4690{
4691 return tp->irq_sync;
4692}
4693
97bd8e49
MC
4694static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4695{
4696 int i;
4697
4698 dst = (u32 *)((u8 *)dst + off);
4699 for (i = 0; i < len; i += sizeof(u32))
4700 *dst++ = tr32(off + i);
4701}
4702
4703static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4704{
4705 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4706 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4707 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4708 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4709 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4710 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4711 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4712 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4713 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4714 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4715 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4716 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4717 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4718 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4719 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4720 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4721 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4722 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4723 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4724
63c3a66f 4725 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
4726 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4727
4728 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4729 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4730 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4731 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4732 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4733 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4734 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4735 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4736
63c3a66f 4737 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
4738 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4739 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4740 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4741 }
4742
4743 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4744 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4745 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4746 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4747 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4748
63c3a66f 4749 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
4750 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4751}
4752
4753static void tg3_dump_state(struct tg3 *tp)
4754{
4755 int i;
4756 u32 *regs;
4757
4758 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4759 if (!regs) {
4760 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4761 return;
4762 }
4763
63c3a66f 4764 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
4765 /* Read up to but not including private PCI registers */
4766 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4767 regs[i / sizeof(u32)] = tr32(i);
4768 } else
4769 tg3_dump_legacy_regs(tp, regs);
4770
4771 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4772 if (!regs[i + 0] && !regs[i + 1] &&
4773 !regs[i + 2] && !regs[i + 3])
4774 continue;
4775
4776 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4777 i * 4,
4778 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4779 }
4780
4781 kfree(regs);
4782
4783 for (i = 0; i < tp->irq_cnt; i++) {
4784 struct tg3_napi *tnapi = &tp->napi[i];
4785
4786 /* SW status block */
4787 netdev_err(tp->dev,
4788 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4789 i,
4790 tnapi->hw_status->status,
4791 tnapi->hw_status->status_tag,
4792 tnapi->hw_status->rx_jumbo_consumer,
4793 tnapi->hw_status->rx_consumer,
4794 tnapi->hw_status->rx_mini_consumer,
4795 tnapi->hw_status->idx[0].rx_producer,
4796 tnapi->hw_status->idx[0].tx_consumer);
4797
4798 netdev_err(tp->dev,
4799 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4800 i,
4801 tnapi->last_tag, tnapi->last_irq_tag,
4802 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4803 tnapi->rx_rcb_ptr,
4804 tnapi->prodring.rx_std_prod_idx,
4805 tnapi->prodring.rx_std_cons_idx,
4806 tnapi->prodring.rx_jmb_prod_idx,
4807 tnapi->prodring.rx_jmb_cons_idx);
4808 }
4809}
4810
df3e6548
MC
4811/* This is called whenever we suspect that the system chipset is re-
4812 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4813 * is bogus tx completions. We try to recover by setting the
4814 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4815 * in the workqueue.
4816 */
4817static void tg3_tx_recover(struct tg3 *tp)
4818{
63c3a66f 4819 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
4820 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4821
5129c3a3
MC
4822 netdev_warn(tp->dev,
4823 "The system may be re-ordering memory-mapped I/O "
4824 "cycles to the network device, attempting to recover. "
4825 "Please report the problem to the driver maintainer "
4826 "and include system chipset information.\n");
df3e6548
MC
4827
4828 spin_lock(&tp->lock);
63c3a66f 4829 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
4830 spin_unlock(&tp->lock);
4831}
4832
f3f3f27e 4833static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4834{
f65aac16
MC
4835 /* Tell compiler to fetch tx indices from memory. */
4836 barrier();
f3f3f27e
MC
4837 return tnapi->tx_pending -
4838 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4839}
4840
1da177e4
LT
4841/* Tigon3 never reports partial packet sends. So we do not
4842 * need special logic to handle SKBs that have not had all
4843 * of their frags sent yet, like SunGEM does.
4844 */
17375d25 4845static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4846{
17375d25 4847 struct tg3 *tp = tnapi->tp;
898a56f8 4848 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4849 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4850 struct netdev_queue *txq;
4851 int index = tnapi - tp->napi;
4852
63c3a66f 4853 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
4854 index--;
4855
4856 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4857
4858 while (sw_idx != hw_idx) {
df8944cf 4859 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4860 struct sk_buff *skb = ri->skb;
df3e6548
MC
4861 int i, tx_bug = 0;
4862
4863 if (unlikely(skb == NULL)) {
4864 tg3_tx_recover(tp);
4865 return;
4866 }
1da177e4 4867
f4188d8a 4868 pci_unmap_single(tp->pdev,
4e5e4f0d 4869 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4870 skb_headlen(skb),
4871 PCI_DMA_TODEVICE);
1da177e4
LT
4872
4873 ri->skb = NULL;
4874
e01ee14d
MC
4875 while (ri->fragmented) {
4876 ri->fragmented = false;
4877 sw_idx = NEXT_TX(sw_idx);
4878 ri = &tnapi->tx_buffers[sw_idx];
4879 }
4880
1da177e4
LT
4881 sw_idx = NEXT_TX(sw_idx);
4882
4883 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4884 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4885 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4886 tx_bug = 1;
f4188d8a
AD
4887
4888 pci_unmap_page(tp->pdev,
4e5e4f0d 4889 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4890 skb_shinfo(skb)->frags[i].size,
4891 PCI_DMA_TODEVICE);
e01ee14d
MC
4892
4893 while (ri->fragmented) {
4894 ri->fragmented = false;
4895 sw_idx = NEXT_TX(sw_idx);
4896 ri = &tnapi->tx_buffers[sw_idx];
4897 }
4898
1da177e4
LT
4899 sw_idx = NEXT_TX(sw_idx);
4900 }
4901
f47c11ee 4902 dev_kfree_skb(skb);
df3e6548
MC
4903
4904 if (unlikely(tx_bug)) {
4905 tg3_tx_recover(tp);
4906 return;
4907 }
1da177e4
LT
4908 }
4909
f3f3f27e 4910 tnapi->tx_cons = sw_idx;
1da177e4 4911
1b2a7205
MC
4912 /* Need to make the tx_cons update visible to tg3_start_xmit()
4913 * before checking for netif_queue_stopped(). Without the
4914 * memory barrier, there is a small possibility that tg3_start_xmit()
4915 * will miss it and cause the queue to be stopped forever.
4916 */
4917 smp_mb();
4918
fe5f5787 4919 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4920 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4921 __netif_tx_lock(txq, smp_processor_id());
4922 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4923 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4924 netif_tx_wake_queue(txq);
4925 __netif_tx_unlock(txq);
51b91468 4926 }
1da177e4
LT
4927}
4928
2b2cdb65
MC
4929static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4930{
4931 if (!ri->skb)
4932 return;
4933
4e5e4f0d 4934 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4935 map_sz, PCI_DMA_FROMDEVICE);
4936 dev_kfree_skb_any(ri->skb);
4937 ri->skb = NULL;
4938}
4939
1da177e4
LT
4940/* Returns size of skb allocated or < 0 on error.
4941 *
4942 * We only need to fill in the address because the other members
4943 * of the RX descriptor are invariant, see tg3_init_rings.
4944 *
4945 * Note the purposeful assymetry of cpu vs. chip accesses. For
4946 * posting buffers we only dirty the first cache line of the RX
4947 * descriptor (containing the address). Whereas for the RX status
4948 * buffers the cpu only reads the last cacheline of the RX descriptor
4949 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4950 */
86b21e59 4951static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4952 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4953{
4954 struct tg3_rx_buffer_desc *desc;
f94e290e 4955 struct ring_info *map;
1da177e4
LT
4956 struct sk_buff *skb;
4957 dma_addr_t mapping;
4958 int skb_size, dest_idx;
4959
1da177e4
LT
4960 switch (opaque_key) {
4961 case RXD_OPAQUE_RING_STD:
2c49a44d 4962 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4963 desc = &tpr->rx_std[dest_idx];
4964 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4965 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4966 break;
4967
4968 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4969 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4970 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4971 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4972 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4973 break;
4974
4975 default:
4976 return -EINVAL;
855e1111 4977 }
1da177e4
LT
4978
4979 /* Do not overwrite any of the map or rp information
4980 * until we are sure we can commit to a new buffer.
4981 *
4982 * Callers depend upon this behavior and assume that
4983 * we leave everything unchanged if we fail.
4984 */
287be12e 4985 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4986 if (skb == NULL)
4987 return -ENOMEM;
4988
1da177e4
LT
4989 skb_reserve(skb, tp->rx_offset);
4990
287be12e 4991 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4992 PCI_DMA_FROMDEVICE);
a21771dd
MC
4993 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4994 dev_kfree_skb(skb);
4995 return -EIO;
4996 }
1da177e4
LT
4997
4998 map->skb = skb;
4e5e4f0d 4999 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5000
1da177e4
LT
5001 desc->addr_hi = ((u64)mapping >> 32);
5002 desc->addr_lo = ((u64)mapping & 0xffffffff);
5003
5004 return skb_size;
5005}
5006
5007/* We only need to move over in the address because the other
5008 * members of the RX descriptor are invariant. See notes above
5009 * tg3_alloc_rx_skb for full details.
5010 */
a3896167
MC
5011static void tg3_recycle_rx(struct tg3_napi *tnapi,
5012 struct tg3_rx_prodring_set *dpr,
5013 u32 opaque_key, int src_idx,
5014 u32 dest_idx_unmasked)
1da177e4 5015{
17375d25 5016 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5017 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5018 struct ring_info *src_map, *dest_map;
8fea32b9 5019 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5020 int dest_idx;
1da177e4
LT
5021
5022 switch (opaque_key) {
5023 case RXD_OPAQUE_RING_STD:
2c49a44d 5024 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5025 dest_desc = &dpr->rx_std[dest_idx];
5026 dest_map = &dpr->rx_std_buffers[dest_idx];
5027 src_desc = &spr->rx_std[src_idx];
5028 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5029 break;
5030
5031 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5032 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5033 dest_desc = &dpr->rx_jmb[dest_idx].std;
5034 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5035 src_desc = &spr->rx_jmb[src_idx].std;
5036 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5037 break;
5038
5039 default:
5040 return;
855e1111 5041 }
1da177e4
LT
5042
5043 dest_map->skb = src_map->skb;
4e5e4f0d
FT
5044 dma_unmap_addr_set(dest_map, mapping,
5045 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5046 dest_desc->addr_hi = src_desc->addr_hi;
5047 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5048
5049 /* Ensure that the update to the skb happens after the physical
5050 * addresses have been transferred to the new BD location.
5051 */
5052 smp_wmb();
5053
1da177e4
LT
5054 src_map->skb = NULL;
5055}
5056
1da177e4
LT
5057/* The RX ring scheme is composed of multiple rings which post fresh
5058 * buffers to the chip, and one special ring the chip uses to report
5059 * status back to the host.
5060 *
5061 * The special ring reports the status of received packets to the
5062 * host. The chip does not write into the original descriptor the
5063 * RX buffer was obtained from. The chip simply takes the original
5064 * descriptor as provided by the host, updates the status and length
5065 * field, then writes this into the next status ring entry.
5066 *
5067 * Each ring the host uses to post buffers to the chip is described
5068 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5069 * it is first placed into the on-chip ram. When the packet's length
5070 * is known, it walks down the TG3_BDINFO entries to select the ring.
5071 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5072 * which is within the range of the new packet's length is chosen.
5073 *
5074 * The "separate ring for rx status" scheme may sound queer, but it makes
5075 * sense from a cache coherency perspective. If only the host writes
5076 * to the buffer post rings, and only the chip writes to the rx status
5077 * rings, then cache lines never move beyond shared-modified state.
5078 * If both the host and chip were to write into the same ring, cache line
5079 * eviction could occur since both entities want it in an exclusive state.
5080 */
17375d25 5081static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5082{
17375d25 5083 struct tg3 *tp = tnapi->tp;
f92905de 5084 u32 work_mask, rx_std_posted = 0;
4361935a 5085 u32 std_prod_idx, jmb_prod_idx;
72334482 5086 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5087 u16 hw_idx;
1da177e4 5088 int received;
8fea32b9 5089 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5090
8d9d7cfc 5091 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5092 /*
5093 * We need to order the read of hw_idx and the read of
5094 * the opaque cookie.
5095 */
5096 rmb();
1da177e4
LT
5097 work_mask = 0;
5098 received = 0;
4361935a
MC
5099 std_prod_idx = tpr->rx_std_prod_idx;
5100 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5101 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5102 struct ring_info *ri;
72334482 5103 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5104 unsigned int len;
5105 struct sk_buff *skb;
5106 dma_addr_t dma_addr;
5107 u32 opaque_key, desc_idx, *post_ptr;
5108
5109 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5110 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5111 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5112 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5113 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 5114 skb = ri->skb;
4361935a 5115 post_ptr = &std_prod_idx;
f92905de 5116 rx_std_posted++;
1da177e4 5117 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5118 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5119 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 5120 skb = ri->skb;
4361935a 5121 post_ptr = &jmb_prod_idx;
21f581a5 5122 } else
1da177e4 5123 goto next_pkt_nopost;
1da177e4
LT
5124
5125 work_mask |= opaque_key;
5126
5127 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5128 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5129 drop_it:
a3896167 5130 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5131 desc_idx, *post_ptr);
5132 drop_it_no_recycle:
5133 /* Other statistics kept track of by card. */
b0057c51 5134 tp->rx_dropped++;
1da177e4
LT
5135 goto next_pkt;
5136 }
5137
ad829268
MC
5138 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5139 ETH_FCS_LEN;
1da177e4 5140
d2757fc4 5141 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5142 int skb_size;
5143
86b21e59 5144 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 5145 *post_ptr);
1da177e4
LT
5146 if (skb_size < 0)
5147 goto drop_it;
5148
287be12e 5149 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5150 PCI_DMA_FROMDEVICE);
5151
61e800cf
MC
5152 /* Ensure that the update to the skb happens
5153 * after the usage of the old DMA mapping.
5154 */
5155 smp_wmb();
5156
5157 ri->skb = NULL;
5158
1da177e4
LT
5159 skb_put(skb, len);
5160 } else {
5161 struct sk_buff *copy_skb;
5162
a3896167 5163 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5164 desc_idx, *post_ptr);
5165
bf933c80 5166 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 5167 TG3_RAW_IP_ALIGN);
1da177e4
LT
5168 if (copy_skb == NULL)
5169 goto drop_it_no_recycle;
5170
bf933c80 5171 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
5172 skb_put(copy_skb, len);
5173 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 5174 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
5175 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
5176
5177 /* We'll reuse the original ring buffer. */
5178 skb = copy_skb;
5179 }
5180
dc668910 5181 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5182 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5183 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5184 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5185 skb->ip_summed = CHECKSUM_UNNECESSARY;
5186 else
bc8acf2c 5187 skb_checksum_none_assert(skb);
1da177e4
LT
5188
5189 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5190
5191 if (len > (tp->dev->mtu + ETH_HLEN) &&
5192 skb->protocol != htons(ETH_P_8021Q)) {
5193 dev_kfree_skb(skb);
b0057c51 5194 goto drop_it_no_recycle;
f7b493e0
MC
5195 }
5196
9dc7a113 5197 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5198 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5199 __vlan_hwaccel_put_tag(skb,
5200 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5201
bf933c80 5202 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5203
1da177e4
LT
5204 received++;
5205 budget--;
5206
5207next_pkt:
5208 (*post_ptr)++;
f92905de
MC
5209
5210 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5211 tpr->rx_std_prod_idx = std_prod_idx &
5212 tp->rx_std_ring_mask;
86cfe4ff
MC
5213 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5214 tpr->rx_std_prod_idx);
f92905de
MC
5215 work_mask &= ~RXD_OPAQUE_RING_STD;
5216 rx_std_posted = 0;
5217 }
1da177e4 5218next_pkt_nopost:
483ba50b 5219 sw_idx++;
7cb32cf2 5220 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5221
5222 /* Refresh hw_idx to see if there is new work */
5223 if (sw_idx == hw_idx) {
8d9d7cfc 5224 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5225 rmb();
5226 }
1da177e4
LT
5227 }
5228
5229 /* ACK the status ring. */
72334482
MC
5230 tnapi->rx_rcb_ptr = sw_idx;
5231 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5232
5233 /* Refill RX ring(s). */
63c3a66f 5234 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5235 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5236 tpr->rx_std_prod_idx = std_prod_idx &
5237 tp->rx_std_ring_mask;
b196c7e4
MC
5238 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5239 tpr->rx_std_prod_idx);
5240 }
5241 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5242 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5243 tp->rx_jmb_ring_mask;
b196c7e4
MC
5244 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5245 tpr->rx_jmb_prod_idx);
5246 }
5247 mmiowb();
5248 } else if (work_mask) {
5249 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5250 * updated before the producer indices can be updated.
5251 */
5252 smp_wmb();
5253
2c49a44d
MC
5254 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5255 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5256
e4af1af9
MC
5257 if (tnapi != &tp->napi[1])
5258 napi_schedule(&tp->napi[1].napi);
1da177e4 5259 }
1da177e4
LT
5260
5261 return received;
5262}
5263
35f2d7d0 5264static void tg3_poll_link(struct tg3 *tp)
1da177e4 5265{
1da177e4 5266 /* handle link change and other phy events */
63c3a66f 5267 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5268 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5269
1da177e4
LT
5270 if (sblk->status & SD_STATUS_LINK_CHG) {
5271 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5272 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5273 spin_lock(&tp->lock);
63c3a66f 5274 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5275 tw32_f(MAC_STATUS,
5276 (MAC_STATUS_SYNC_CHANGED |
5277 MAC_STATUS_CFG_CHANGED |
5278 MAC_STATUS_MI_COMPLETION |
5279 MAC_STATUS_LNKSTATE_CHANGED));
5280 udelay(40);
5281 } else
5282 tg3_setup_phy(tp, 0);
f47c11ee 5283 spin_unlock(&tp->lock);
1da177e4
LT
5284 }
5285 }
35f2d7d0
MC
5286}
5287
f89f38b8
MC
5288static int tg3_rx_prodring_xfer(struct tg3 *tp,
5289 struct tg3_rx_prodring_set *dpr,
5290 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5291{
5292 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5293 int i, err = 0;
b196c7e4
MC
5294
5295 while (1) {
5296 src_prod_idx = spr->rx_std_prod_idx;
5297
5298 /* Make sure updates to the rx_std_buffers[] entries and the
5299 * standard producer index are seen in the correct order.
5300 */
5301 smp_rmb();
5302
5303 if (spr->rx_std_cons_idx == src_prod_idx)
5304 break;
5305
5306 if (spr->rx_std_cons_idx < src_prod_idx)
5307 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5308 else
2c49a44d
MC
5309 cpycnt = tp->rx_std_ring_mask + 1 -
5310 spr->rx_std_cons_idx;
b196c7e4 5311
2c49a44d
MC
5312 cpycnt = min(cpycnt,
5313 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5314
5315 si = spr->rx_std_cons_idx;
5316 di = dpr->rx_std_prod_idx;
5317
e92967bf
MC
5318 for (i = di; i < di + cpycnt; i++) {
5319 if (dpr->rx_std_buffers[i].skb) {
5320 cpycnt = i - di;
f89f38b8 5321 err = -ENOSPC;
e92967bf
MC
5322 break;
5323 }
5324 }
5325
5326 if (!cpycnt)
5327 break;
5328
5329 /* Ensure that updates to the rx_std_buffers ring and the
5330 * shadowed hardware producer ring from tg3_recycle_skb() are
5331 * ordered correctly WRT the skb check above.
5332 */
5333 smp_rmb();
5334
b196c7e4
MC
5335 memcpy(&dpr->rx_std_buffers[di],
5336 &spr->rx_std_buffers[si],
5337 cpycnt * sizeof(struct ring_info));
5338
5339 for (i = 0; i < cpycnt; i++, di++, si++) {
5340 struct tg3_rx_buffer_desc *sbd, *dbd;
5341 sbd = &spr->rx_std[si];
5342 dbd = &dpr->rx_std[di];
5343 dbd->addr_hi = sbd->addr_hi;
5344 dbd->addr_lo = sbd->addr_lo;
5345 }
5346
2c49a44d
MC
5347 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5348 tp->rx_std_ring_mask;
5349 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5350 tp->rx_std_ring_mask;
b196c7e4
MC
5351 }
5352
5353 while (1) {
5354 src_prod_idx = spr->rx_jmb_prod_idx;
5355
5356 /* Make sure updates to the rx_jmb_buffers[] entries and
5357 * the jumbo producer index are seen in the correct order.
5358 */
5359 smp_rmb();
5360
5361 if (spr->rx_jmb_cons_idx == src_prod_idx)
5362 break;
5363
5364 if (spr->rx_jmb_cons_idx < src_prod_idx)
5365 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5366 else
2c49a44d
MC
5367 cpycnt = tp->rx_jmb_ring_mask + 1 -
5368 spr->rx_jmb_cons_idx;
b196c7e4
MC
5369
5370 cpycnt = min(cpycnt,
2c49a44d 5371 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5372
5373 si = spr->rx_jmb_cons_idx;
5374 di = dpr->rx_jmb_prod_idx;
5375
e92967bf
MC
5376 for (i = di; i < di + cpycnt; i++) {
5377 if (dpr->rx_jmb_buffers[i].skb) {
5378 cpycnt = i - di;
f89f38b8 5379 err = -ENOSPC;
e92967bf
MC
5380 break;
5381 }
5382 }
5383
5384 if (!cpycnt)
5385 break;
5386
5387 /* Ensure that updates to the rx_jmb_buffers ring and the
5388 * shadowed hardware producer ring from tg3_recycle_skb() are
5389 * ordered correctly WRT the skb check above.
5390 */
5391 smp_rmb();
5392
b196c7e4
MC
5393 memcpy(&dpr->rx_jmb_buffers[di],
5394 &spr->rx_jmb_buffers[si],
5395 cpycnt * sizeof(struct ring_info));
5396
5397 for (i = 0; i < cpycnt; i++, di++, si++) {
5398 struct tg3_rx_buffer_desc *sbd, *dbd;
5399 sbd = &spr->rx_jmb[si].std;
5400 dbd = &dpr->rx_jmb[di].std;
5401 dbd->addr_hi = sbd->addr_hi;
5402 dbd->addr_lo = sbd->addr_lo;
5403 }
5404
2c49a44d
MC
5405 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5406 tp->rx_jmb_ring_mask;
5407 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5408 tp->rx_jmb_ring_mask;
b196c7e4 5409 }
f89f38b8
MC
5410
5411 return err;
b196c7e4
MC
5412}
5413
35f2d7d0
MC
5414static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5415{
5416 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5417
5418 /* run TX completion thread */
f3f3f27e 5419 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5420 tg3_tx(tnapi);
63c3a66f 5421 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5422 return work_done;
1da177e4
LT
5423 }
5424
1da177e4
LT
5425 /* run RX thread, within the bounds set by NAPI.
5426 * All RX "locking" is done by ensuring outside
bea3348e 5427 * code synchronizes with tg3->napi.poll()
1da177e4 5428 */
8d9d7cfc 5429 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5430 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5431
63c3a66f 5432 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5433 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5434 int i, err = 0;
e4af1af9
MC
5435 u32 std_prod_idx = dpr->rx_std_prod_idx;
5436 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5437
e4af1af9 5438 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5439 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5440 &tp->napi[i].prodring);
b196c7e4
MC
5441
5442 wmb();
5443
e4af1af9
MC
5444 if (std_prod_idx != dpr->rx_std_prod_idx)
5445 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5446 dpr->rx_std_prod_idx);
b196c7e4 5447
e4af1af9
MC
5448 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5449 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5450 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5451
5452 mmiowb();
f89f38b8
MC
5453
5454 if (err)
5455 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5456 }
5457
6f535763
DM
5458 return work_done;
5459}
5460
35f2d7d0
MC
5461static int tg3_poll_msix(struct napi_struct *napi, int budget)
5462{
5463 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5464 struct tg3 *tp = tnapi->tp;
5465 int work_done = 0;
5466 struct tg3_hw_status *sblk = tnapi->hw_status;
5467
5468 while (1) {
5469 work_done = tg3_poll_work(tnapi, work_done, budget);
5470
63c3a66f 5471 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5472 goto tx_recovery;
5473
5474 if (unlikely(work_done >= budget))
5475 break;
5476
c6cdf436 5477 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5478 * to tell the hw how much work has been processed,
5479 * so we must read it before checking for more work.
5480 */
5481 tnapi->last_tag = sblk->status_tag;
5482 tnapi->last_irq_tag = tnapi->last_tag;
5483 rmb();
5484
5485 /* check for RX/TX work to do */
6d40db7b
MC
5486 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5487 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5488 napi_complete(napi);
5489 /* Reenable interrupts. */
5490 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5491 mmiowb();
5492 break;
5493 }
5494 }
5495
5496 return work_done;
5497
5498tx_recovery:
5499 /* work_done is guaranteed to be less than budget. */
5500 napi_complete(napi);
5501 schedule_work(&tp->reset_task);
5502 return work_done;
5503}
5504
e64de4e6
MC
5505static void tg3_process_error(struct tg3 *tp)
5506{
5507 u32 val;
5508 bool real_error = false;
5509
63c3a66f 5510 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5511 return;
5512
5513 /* Check Flow Attention register */
5514 val = tr32(HOSTCC_FLOW_ATTN);
5515 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5516 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5517 real_error = true;
5518 }
5519
5520 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5521 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5522 real_error = true;
5523 }
5524
5525 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5526 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5527 real_error = true;
5528 }
5529
5530 if (!real_error)
5531 return;
5532
5533 tg3_dump_state(tp);
5534
63c3a66f 5535 tg3_flag_set(tp, ERROR_PROCESSED);
e64de4e6
MC
5536 schedule_work(&tp->reset_task);
5537}
5538
6f535763
DM
5539static int tg3_poll(struct napi_struct *napi, int budget)
5540{
8ef0442f
MC
5541 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5542 struct tg3 *tp = tnapi->tp;
6f535763 5543 int work_done = 0;
898a56f8 5544 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5545
5546 while (1) {
e64de4e6
MC
5547 if (sblk->status & SD_STATUS_ERROR)
5548 tg3_process_error(tp);
5549
35f2d7d0
MC
5550 tg3_poll_link(tp);
5551
17375d25 5552 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 5553
63c3a66f 5554 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
5555 goto tx_recovery;
5556
5557 if (unlikely(work_done >= budget))
5558 break;
5559
63c3a66f 5560 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 5561 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5562 * to tell the hw how much work has been processed,
5563 * so we must read it before checking for more work.
5564 */
898a56f8
MC
5565 tnapi->last_tag = sblk->status_tag;
5566 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5567 rmb();
5568 } else
5569 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5570
17375d25 5571 if (likely(!tg3_has_work(tnapi))) {
288379f0 5572 napi_complete(napi);
17375d25 5573 tg3_int_reenable(tnapi);
6f535763
DM
5574 break;
5575 }
1da177e4
LT
5576 }
5577
bea3348e 5578 return work_done;
6f535763
DM
5579
5580tx_recovery:
4fd7ab59 5581 /* work_done is guaranteed to be less than budget. */
288379f0 5582 napi_complete(napi);
6f535763 5583 schedule_work(&tp->reset_task);
4fd7ab59 5584 return work_done;
1da177e4
LT
5585}
5586
66cfd1bd
MC
5587static void tg3_napi_disable(struct tg3 *tp)
5588{
5589 int i;
5590
5591 for (i = tp->irq_cnt - 1; i >= 0; i--)
5592 napi_disable(&tp->napi[i].napi);
5593}
5594
5595static void tg3_napi_enable(struct tg3 *tp)
5596{
5597 int i;
5598
5599 for (i = 0; i < tp->irq_cnt; i++)
5600 napi_enable(&tp->napi[i].napi);
5601}
5602
5603static void tg3_napi_init(struct tg3 *tp)
5604{
5605 int i;
5606
5607 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5608 for (i = 1; i < tp->irq_cnt; i++)
5609 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5610}
5611
5612static void tg3_napi_fini(struct tg3 *tp)
5613{
5614 int i;
5615
5616 for (i = 0; i < tp->irq_cnt; i++)
5617 netif_napi_del(&tp->napi[i].napi);
5618}
5619
5620static inline void tg3_netif_stop(struct tg3 *tp)
5621{
5622 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5623 tg3_napi_disable(tp);
5624 netif_tx_disable(tp->dev);
5625}
5626
5627static inline void tg3_netif_start(struct tg3 *tp)
5628{
5629 /* NOTE: unconditional netif_tx_wake_all_queues is only
5630 * appropriate so long as all callers are assured to
5631 * have free tx slots (such as after tg3_init_hw)
5632 */
5633 netif_tx_wake_all_queues(tp->dev);
5634
5635 tg3_napi_enable(tp);
5636 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5637 tg3_enable_ints(tp);
5638}
5639
f47c11ee
DM
5640static void tg3_irq_quiesce(struct tg3 *tp)
5641{
4f125f42
MC
5642 int i;
5643
f47c11ee
DM
5644 BUG_ON(tp->irq_sync);
5645
5646 tp->irq_sync = 1;
5647 smp_mb();
5648
4f125f42
MC
5649 for (i = 0; i < tp->irq_cnt; i++)
5650 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5651}
5652
f47c11ee
DM
5653/* Fully shutdown all tg3 driver activity elsewhere in the system.
5654 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5655 * with as well. Most of the time, this is not necessary except when
5656 * shutting down the device.
5657 */
5658static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5659{
46966545 5660 spin_lock_bh(&tp->lock);
f47c11ee
DM
5661 if (irq_sync)
5662 tg3_irq_quiesce(tp);
f47c11ee
DM
5663}
5664
5665static inline void tg3_full_unlock(struct tg3 *tp)
5666{
f47c11ee
DM
5667 spin_unlock_bh(&tp->lock);
5668}
5669
fcfa0a32
MC
5670/* One-shot MSI handler - Chip automatically disables interrupt
5671 * after sending MSI so driver doesn't have to do it.
5672 */
7d12e780 5673static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5674{
09943a18
MC
5675 struct tg3_napi *tnapi = dev_id;
5676 struct tg3 *tp = tnapi->tp;
fcfa0a32 5677
898a56f8 5678 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5679 if (tnapi->rx_rcb)
5680 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5681
5682 if (likely(!tg3_irq_sync(tp)))
09943a18 5683 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5684
5685 return IRQ_HANDLED;
5686}
5687
88b06bc2
MC
5688/* MSI ISR - No need to check for interrupt sharing and no need to
5689 * flush status block and interrupt mailbox. PCI ordering rules
5690 * guarantee that MSI will arrive after the status block.
5691 */
7d12e780 5692static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5693{
09943a18
MC
5694 struct tg3_napi *tnapi = dev_id;
5695 struct tg3 *tp = tnapi->tp;
88b06bc2 5696
898a56f8 5697 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5698 if (tnapi->rx_rcb)
5699 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5700 /*
fac9b83e 5701 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5702 * chip-internal interrupt pending events.
fac9b83e 5703 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5704 * NIC to stop sending us irqs, engaging "in-intr-handler"
5705 * event coalescing.
5706 */
5707 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5708 if (likely(!tg3_irq_sync(tp)))
09943a18 5709 napi_schedule(&tnapi->napi);
61487480 5710
88b06bc2
MC
5711 return IRQ_RETVAL(1);
5712}
5713
7d12e780 5714static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5715{
09943a18
MC
5716 struct tg3_napi *tnapi = dev_id;
5717 struct tg3 *tp = tnapi->tp;
898a56f8 5718 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5719 unsigned int handled = 1;
5720
1da177e4
LT
5721 /* In INTx mode, it is possible for the interrupt to arrive at
5722 * the CPU before the status block posted prior to the interrupt.
5723 * Reading the PCI State register will confirm whether the
5724 * interrupt is ours and will flush the status block.
5725 */
d18edcb2 5726 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 5727 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
5728 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5729 handled = 0;
f47c11ee 5730 goto out;
fac9b83e 5731 }
d18edcb2
MC
5732 }
5733
5734 /*
5735 * Writing any value to intr-mbox-0 clears PCI INTA# and
5736 * chip-internal interrupt pending events.
5737 * Writing non-zero to intr-mbox-0 additional tells the
5738 * NIC to stop sending us irqs, engaging "in-intr-handler"
5739 * event coalescing.
c04cb347
MC
5740 *
5741 * Flush the mailbox to de-assert the IRQ immediately to prevent
5742 * spurious interrupts. The flush impacts performance but
5743 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5744 */
c04cb347 5745 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5746 if (tg3_irq_sync(tp))
5747 goto out;
5748 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5749 if (likely(tg3_has_work(tnapi))) {
72334482 5750 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5751 napi_schedule(&tnapi->napi);
d18edcb2
MC
5752 } else {
5753 /* No work, shared interrupt perhaps? re-enable
5754 * interrupts, and flush that PCI write
5755 */
5756 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5757 0x00000000);
fac9b83e 5758 }
f47c11ee 5759out:
fac9b83e
DM
5760 return IRQ_RETVAL(handled);
5761}
5762
7d12e780 5763static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5764{
09943a18
MC
5765 struct tg3_napi *tnapi = dev_id;
5766 struct tg3 *tp = tnapi->tp;
898a56f8 5767 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5768 unsigned int handled = 1;
5769
fac9b83e
DM
5770 /* In INTx mode, it is possible for the interrupt to arrive at
5771 * the CPU before the status block posted prior to the interrupt.
5772 * Reading the PCI State register will confirm whether the
5773 * interrupt is ours and will flush the status block.
5774 */
898a56f8 5775 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 5776 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
5777 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5778 handled = 0;
f47c11ee 5779 goto out;
1da177e4 5780 }
d18edcb2
MC
5781 }
5782
5783 /*
5784 * writing any value to intr-mbox-0 clears PCI INTA# and
5785 * chip-internal interrupt pending events.
5786 * writing non-zero to intr-mbox-0 additional tells the
5787 * NIC to stop sending us irqs, engaging "in-intr-handler"
5788 * event coalescing.
c04cb347
MC
5789 *
5790 * Flush the mailbox to de-assert the IRQ immediately to prevent
5791 * spurious interrupts. The flush impacts performance but
5792 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5793 */
c04cb347 5794 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5795
5796 /*
5797 * In a shared interrupt configuration, sometimes other devices'
5798 * interrupts will scream. We record the current status tag here
5799 * so that the above check can report that the screaming interrupts
5800 * are unhandled. Eventually they will be silenced.
5801 */
898a56f8 5802 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5803
d18edcb2
MC
5804 if (tg3_irq_sync(tp))
5805 goto out;
624f8e50 5806
72334482 5807 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5808
09943a18 5809 napi_schedule(&tnapi->napi);
624f8e50 5810
f47c11ee 5811out:
1da177e4
LT
5812 return IRQ_RETVAL(handled);
5813}
5814
7938109f 5815/* ISR for interrupt test */
7d12e780 5816static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5817{
09943a18
MC
5818 struct tg3_napi *tnapi = dev_id;
5819 struct tg3 *tp = tnapi->tp;
898a56f8 5820 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5821
f9804ddb
MC
5822 if ((sblk->status & SD_STATUS_UPDATED) ||
5823 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5824 tg3_disable_ints(tp);
7938109f
MC
5825 return IRQ_RETVAL(1);
5826 }
5827 return IRQ_RETVAL(0);
5828}
5829
8e7a22e3 5830static int tg3_init_hw(struct tg3 *, int);
944d980e 5831static int tg3_halt(struct tg3 *, int, int);
1da177e4 5832
b9ec6c1b
MC
5833/* Restart hardware after configuration changes, self-test, etc.
5834 * Invoked with tp->lock held.
5835 */
5836static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5837 __releases(tp->lock)
5838 __acquires(tp->lock)
b9ec6c1b
MC
5839{
5840 int err;
5841
5842 err = tg3_init_hw(tp, reset_phy);
5843 if (err) {
5129c3a3
MC
5844 netdev_err(tp->dev,
5845 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5846 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5847 tg3_full_unlock(tp);
5848 del_timer_sync(&tp->timer);
5849 tp->irq_sync = 0;
fed97810 5850 tg3_napi_enable(tp);
b9ec6c1b
MC
5851 dev_close(tp->dev);
5852 tg3_full_lock(tp, 0);
5853 }
5854 return err;
5855}
5856
1da177e4
LT
5857#ifdef CONFIG_NET_POLL_CONTROLLER
5858static void tg3_poll_controller(struct net_device *dev)
5859{
4f125f42 5860 int i;
88b06bc2
MC
5861 struct tg3 *tp = netdev_priv(dev);
5862
4f125f42 5863 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5864 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5865}
5866#endif
5867
c4028958 5868static void tg3_reset_task(struct work_struct *work)
1da177e4 5869{
c4028958 5870 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5871 int err;
1da177e4
LT
5872 unsigned int restart_timer;
5873
7faa006f 5874 tg3_full_lock(tp, 0);
7faa006f
MC
5875
5876 if (!netif_running(tp->dev)) {
7faa006f
MC
5877 tg3_full_unlock(tp);
5878 return;
5879 }
5880
5881 tg3_full_unlock(tp);
5882
b02fd9e3
MC
5883 tg3_phy_stop(tp);
5884
1da177e4
LT
5885 tg3_netif_stop(tp);
5886
f47c11ee 5887 tg3_full_lock(tp, 1);
1da177e4 5888
63c3a66f
JP
5889 restart_timer = tg3_flag(tp, RESTART_TIMER);
5890 tg3_flag_clear(tp, RESTART_TIMER);
1da177e4 5891
63c3a66f 5892 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
5893 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5894 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
5895 tg3_flag_set(tp, MBOX_WRITE_REORDER);
5896 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5897 }
5898
944d980e 5899 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5900 err = tg3_init_hw(tp, 1);
5901 if (err)
b9ec6c1b 5902 goto out;
1da177e4
LT
5903
5904 tg3_netif_start(tp);
5905
1da177e4
LT
5906 if (restart_timer)
5907 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5908
b9ec6c1b 5909out:
7faa006f 5910 tg3_full_unlock(tp);
b02fd9e3
MC
5911
5912 if (!err)
5913 tg3_phy_start(tp);
1da177e4
LT
5914}
5915
5916static void tg3_tx_timeout(struct net_device *dev)
5917{
5918 struct tg3 *tp = netdev_priv(dev);
5919
b0408751 5920 if (netif_msg_tx_err(tp)) {
05dbe005 5921 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 5922 tg3_dump_state(tp);
b0408751 5923 }
1da177e4
LT
5924
5925 schedule_work(&tp->reset_task);
5926}
5927
c58ec932
MC
5928/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5929static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5930{
5931 u32 base = (u32) mapping & 0xffffffff;
5932
807540ba 5933 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5934}
5935
72f2afb8
MC
5936/* Test for DMA addresses > 40-bit */
5937static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5938 int len)
5939{
5940#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 5941 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 5942 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5943 return 0;
5944#else
5945 return 0;
5946#endif
5947}
5948
d1a3b737 5949static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
5950 dma_addr_t mapping, u32 len, u32 flags,
5951 u32 mss, u32 vlan)
2ffcc981 5952{
92cd3a17
MC
5953 txbd->addr_hi = ((u64) mapping >> 32);
5954 txbd->addr_lo = ((u64) mapping & 0xffffffff);
5955 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
5956 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 5957}
1da177e4 5958
84b67b27 5959static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
5960 dma_addr_t map, u32 len, u32 flags,
5961 u32 mss, u32 vlan)
5962{
5963 struct tg3 *tp = tnapi->tp;
5964 bool hwbug = false;
5965
5966 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
5967 hwbug = 1;
5968
5969 if (tg3_4g_overflow_test(map, len))
5970 hwbug = 1;
5971
5972 if (tg3_40bit_overflow_test(tp, map, len))
5973 hwbug = 1;
5974
e31aa987
MC
5975 if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
5976 u32 tmp_flag = flags & ~TXD_FLAG_END;
5977 while (len > TG3_TX_BD_DMA_MAX) {
5978 u32 frag_len = TG3_TX_BD_DMA_MAX;
5979 len -= TG3_TX_BD_DMA_MAX;
5980
5981 if (len) {
5982 tnapi->tx_buffers[*entry].fragmented = true;
5983 /* Avoid the 8byte DMA problem */
5984 if (len <= 8) {
5985 len += TG3_TX_BD_DMA_MAX / 2;
5986 frag_len = TG3_TX_BD_DMA_MAX / 2;
5987 }
5988 } else
5989 tmp_flag = flags;
5990
5991 if (*budget) {
5992 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
5993 frag_len, tmp_flag, mss, vlan);
5994 (*budget)--;
5995 *entry = NEXT_TX(*entry);
5996 } else {
5997 hwbug = 1;
5998 break;
5999 }
6000
6001 map += frag_len;
6002 }
6003
6004 if (len) {
6005 if (*budget) {
6006 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6007 len, flags, mss, vlan);
6008 (*budget)--;
6009 *entry = NEXT_TX(*entry);
6010 } else {
6011 hwbug = 1;
6012 }
6013 }
6014 } else {
84b67b27
MC
6015 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6016 len, flags, mss, vlan);
e31aa987
MC
6017 *entry = NEXT_TX(*entry);
6018 }
d1a3b737
MC
6019
6020 return hwbug;
6021}
6022
0d681b27 6023static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6024{
6025 int i;
0d681b27 6026 struct sk_buff *skb;
df8944cf 6027 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6028
0d681b27
MC
6029 skb = txb->skb;
6030 txb->skb = NULL;
6031
432aa7ed
MC
6032 pci_unmap_single(tnapi->tp->pdev,
6033 dma_unmap_addr(txb, mapping),
6034 skb_headlen(skb),
6035 PCI_DMA_TODEVICE);
e01ee14d
MC
6036
6037 while (txb->fragmented) {
6038 txb->fragmented = false;
6039 entry = NEXT_TX(entry);
6040 txb = &tnapi->tx_buffers[entry];
6041 }
6042
9a2e0fb0 6043 for (i = 0; i < last; i++) {
432aa7ed
MC
6044 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6045
6046 entry = NEXT_TX(entry);
6047 txb = &tnapi->tx_buffers[entry];
6048
6049 pci_unmap_page(tnapi->tp->pdev,
6050 dma_unmap_addr(txb, mapping),
6051 frag->size, PCI_DMA_TODEVICE);
e01ee14d
MC
6052
6053 while (txb->fragmented) {
6054 txb->fragmented = false;
6055 entry = NEXT_TX(entry);
6056 txb = &tnapi->tx_buffers[entry];
6057 }
432aa7ed
MC
6058 }
6059}
6060
72f2afb8 6061/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6062static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
432aa7ed 6063 struct sk_buff *skb,
84b67b27 6064 u32 *entry, u32 *budget,
92cd3a17 6065 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6066{
24f4efd4 6067 struct tg3 *tp = tnapi->tp;
41588ba1 6068 struct sk_buff *new_skb;
c58ec932 6069 dma_addr_t new_addr = 0;
432aa7ed 6070 int ret = 0;
1da177e4 6071
41588ba1
MC
6072 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6073 new_skb = skb_copy(skb, GFP_ATOMIC);
6074 else {
6075 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6076
6077 new_skb = skb_copy_expand(skb,
6078 skb_headroom(skb) + more_headroom,
6079 skb_tailroom(skb), GFP_ATOMIC);
6080 }
6081
1da177e4 6082 if (!new_skb) {
c58ec932
MC
6083 ret = -1;
6084 } else {
6085 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6086 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6087 PCI_DMA_TODEVICE);
6088 /* Make sure the mapping succeeded */
6089 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6090 dev_kfree_skb(new_skb);
c58ec932 6091 ret = -1;
c58ec932 6092 } else {
92cd3a17
MC
6093 base_flags |= TXD_FLAG_END;
6094
84b67b27
MC
6095 tnapi->tx_buffers[*entry].skb = new_skb;
6096 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6097 mapping, new_addr);
6098
84b67b27 6099 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6100 new_skb->len, base_flags,
6101 mss, vlan)) {
84b67b27 6102 tg3_tx_skb_unmap(tnapi, *entry, 0);
d1a3b737
MC
6103 dev_kfree_skb(new_skb);
6104 ret = -1;
6105 }
f4188d8a 6106 }
1da177e4
LT
6107 }
6108
6109 dev_kfree_skb(skb);
6110
c58ec932 6111 return ret;
1da177e4
LT
6112}
6113
2ffcc981 6114static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6115
6116/* Use GSO to workaround a rare TSO bug that may be triggered when the
6117 * TSO header is greater than 80 bytes.
6118 */
6119static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6120{
6121 struct sk_buff *segs, *nskb;
f3f3f27e 6122 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6123
6124 /* Estimate the number of fragments in the worst case */
f3f3f27e 6125 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6126 netif_stop_queue(tp->dev);
f65aac16
MC
6127
6128 /* netif_tx_stop_queue() must be done before checking
6129 * checking tx index in tg3_tx_avail() below, because in
6130 * tg3_tx(), we update tx index before checking for
6131 * netif_tx_queue_stopped().
6132 */
6133 smp_mb();
f3f3f27e 6134 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6135 return NETDEV_TX_BUSY;
6136
6137 netif_wake_queue(tp->dev);
52c0fd83
MC
6138 }
6139
6140 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6141 if (IS_ERR(segs))
52c0fd83
MC
6142 goto tg3_tso_bug_end;
6143
6144 do {
6145 nskb = segs;
6146 segs = segs->next;
6147 nskb->next = NULL;
2ffcc981 6148 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6149 } while (segs);
6150
6151tg3_tso_bug_end:
6152 dev_kfree_skb(skb);
6153
6154 return NETDEV_TX_OK;
6155}
52c0fd83 6156
5a6f3074 6157/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6158 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6159 */
2ffcc981 6160static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6161{
6162 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6163 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6164 u32 budget;
432aa7ed 6165 int i = -1, would_hit_hwbug;
90079ce8 6166 dma_addr_t mapping;
24f4efd4
MC
6167 struct tg3_napi *tnapi;
6168 struct netdev_queue *txq;
432aa7ed 6169 unsigned int last;
f4188d8a 6170
24f4efd4
MC
6171 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6172 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6173 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6174 tnapi++;
1da177e4 6175
84b67b27
MC
6176 budget = tg3_tx_avail(tnapi);
6177
00b70504 6178 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6179 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6180 * interrupt. Furthermore, IRQ processing runs lockless so we have
6181 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6182 */
84b67b27 6183 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6184 if (!netif_tx_queue_stopped(txq)) {
6185 netif_tx_stop_queue(txq);
1f064a87
SH
6186
6187 /* This is a hard error, log it. */
5129c3a3
MC
6188 netdev_err(dev,
6189 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6190 }
1da177e4
LT
6191 return NETDEV_TX_BUSY;
6192 }
6193
f3f3f27e 6194 entry = tnapi->tx_prod;
1da177e4 6195 base_flags = 0;
84fa7933 6196 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6197 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6198
be98da6a
MC
6199 mss = skb_shinfo(skb)->gso_size;
6200 if (mss) {
eddc9ec5 6201 struct iphdr *iph;
34195c3d 6202 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6203
6204 if (skb_header_cloned(skb) &&
6205 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6206 dev_kfree_skb(skb);
6207 goto out_unlock;
6208 }
6209
34195c3d 6210 iph = ip_hdr(skb);
ab6a5bb6 6211 tcp_opt_len = tcp_optlen(skb);
1da177e4 6212
02e96080 6213 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6214 hdr_len = skb_headlen(skb) - ETH_HLEN;
6215 } else {
6216 u32 ip_tcp_len;
6217
6218 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6219 hdr_len = ip_tcp_len + tcp_opt_len;
6220
6221 iph->check = 0;
6222 iph->tot_len = htons(mss + hdr_len);
6223 }
6224
52c0fd83 6225 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6226 tg3_flag(tp, TSO_BUG))
de6f31eb 6227 return tg3_tso_bug(tp, skb);
52c0fd83 6228
1da177e4
LT
6229 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6230 TXD_FLAG_CPU_POST_DMA);
6231
63c3a66f
JP
6232 if (tg3_flag(tp, HW_TSO_1) ||
6233 tg3_flag(tp, HW_TSO_2) ||
6234 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6235 tcp_hdr(skb)->check = 0;
1da177e4 6236 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6237 } else
6238 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6239 iph->daddr, 0,
6240 IPPROTO_TCP,
6241 0);
1da177e4 6242
63c3a66f 6243 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6244 mss |= (hdr_len & 0xc) << 12;
6245 if (hdr_len & 0x10)
6246 base_flags |= 0x00000010;
6247 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6248 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6249 mss |= hdr_len << 9;
63c3a66f 6250 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6251 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6252 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6253 int tsflags;
6254
eddc9ec5 6255 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6256 mss |= (tsflags << 11);
6257 }
6258 } else {
eddc9ec5 6259 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6260 int tsflags;
6261
eddc9ec5 6262 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6263 base_flags |= tsflags << 12;
6264 }
6265 }
6266 }
bf933c80 6267
92cd3a17
MC
6268#ifdef BCM_KERNEL_SUPPORTS_8021Q
6269 if (vlan_tx_tag_present(skb)) {
6270 base_flags |= TXD_FLAG_VLAN;
6271 vlan = vlan_tx_tag_get(skb);
6272 }
6273#endif
1da177e4 6274
63c3a66f 6275 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
8fc2f995 6276 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
6277 base_flags |= TXD_FLAG_JMB_PKT;
6278
f4188d8a
AD
6279 len = skb_headlen(skb);
6280
6281 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6282 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
6283 dev_kfree_skb(skb);
6284 goto out_unlock;
6285 }
6286
f3f3f27e 6287 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6288 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6289
6290 would_hit_hwbug = 0;
6291
63c3a66f 6292 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6293 would_hit_hwbug = 1;
1da177e4 6294
84b67b27 6295 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737
MC
6296 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
6297 mss, vlan))
6298 would_hit_hwbug = 1;
1da177e4 6299
1da177e4
LT
6300 /* Now loop through additional data fragments, and queue them. */
6301 if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6302 u32 tmp_mss = mss;
6303
6304 if (!tg3_flag(tp, HW_TSO_1) &&
6305 !tg3_flag(tp, HW_TSO_2) &&
6306 !tg3_flag(tp, HW_TSO_3))
6307 tmp_mss = 0;
6308
1da177e4
LT
6309 last = skb_shinfo(skb)->nr_frags - 1;
6310 for (i = 0; i <= last; i++) {
6311 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6312
6313 len = frag->size;
dc234d0b
IC
6314 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
6315 len, PCI_DMA_TODEVICE);
1da177e4 6316
f3f3f27e 6317 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6318 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6319 mapping);
6320 if (pci_dma_mapping_error(tp->pdev, mapping))
6321 goto dma_error;
1da177e4 6322
84b67b27
MC
6323 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
6324 len, base_flags |
6325 ((i == last) ? TXD_FLAG_END : 0),
d1a3b737 6326 tmp_mss, vlan))
72f2afb8 6327 would_hit_hwbug = 1;
1da177e4
LT
6328 }
6329 }
6330
6331 if (would_hit_hwbug) {
0d681b27 6332 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6333
6334 /* If the workaround fails due to memory/mapping
6335 * failure, silently drop this packet.
6336 */
84b67b27
MC
6337 entry = tnapi->tx_prod;
6338 budget = tg3_tx_avail(tnapi);
6339 if (tigon3_dma_hwbug_workaround(tnapi, skb, &entry, &budget,
6340 base_flags, mss, vlan))
1da177e4 6341 goto out_unlock;
1da177e4
LT
6342 }
6343
d515b450
RC
6344 skb_tx_timestamp(skb);
6345
1da177e4 6346 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6347 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6348
f3f3f27e
MC
6349 tnapi->tx_prod = entry;
6350 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6351 netif_tx_stop_queue(txq);
f65aac16
MC
6352
6353 /* netif_tx_stop_queue() must be done before checking
6354 * checking tx index in tg3_tx_avail() below, because in
6355 * tg3_tx(), we update tx index before checking for
6356 * netif_tx_queue_stopped().
6357 */
6358 smp_mb();
f3f3f27e 6359 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6360 netif_tx_wake_queue(txq);
51b91468 6361 }
1da177e4
LT
6362
6363out_unlock:
cdd0db05 6364 mmiowb();
1da177e4
LT
6365
6366 return NETDEV_TX_OK;
f4188d8a
AD
6367
6368dma_error:
0d681b27 6369 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
f4188d8a 6370 dev_kfree_skb(skb);
432aa7ed 6371 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
f4188d8a 6372 return NETDEV_TX_OK;
1da177e4
LT
6373}
6374
6e01b20b
MC
6375static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6376{
6377 if (enable) {
6378 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6379 MAC_MODE_PORT_MODE_MASK);
6380
6381 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6382
6383 if (!tg3_flag(tp, 5705_PLUS))
6384 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6385
6386 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6387 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6388 else
6389 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6390 } else {
6391 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6392
6393 if (tg3_flag(tp, 5705_PLUS) ||
6394 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6395 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6396 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6397 }
6398
6399 tw32(MAC_MODE, tp->mac_mode);
6400 udelay(40);
6401}
6402
941ec90f 6403static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 6404{
941ec90f 6405 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
6406
6407 tg3_phy_toggle_apd(tp, false);
6408 tg3_phy_toggle_automdix(tp, 0);
6409
941ec90f
MC
6410 if (extlpbk && tg3_phy_set_extloopbk(tp))
6411 return -EIO;
6412
6413 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
6414 switch (speed) {
6415 case SPEED_10:
6416 break;
6417 case SPEED_100:
6418 bmcr |= BMCR_SPEED100;
6419 break;
6420 case SPEED_1000:
6421 default:
6422 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6423 speed = SPEED_100;
6424 bmcr |= BMCR_SPEED100;
6425 } else {
6426 speed = SPEED_1000;
6427 bmcr |= BMCR_SPEED1000;
6428 }
6429 }
6430
941ec90f
MC
6431 if (extlpbk) {
6432 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6433 tg3_readphy(tp, MII_CTRL1000, &val);
6434 val |= CTL1000_AS_MASTER |
6435 CTL1000_ENABLE_MASTER;
6436 tg3_writephy(tp, MII_CTRL1000, val);
6437 } else {
6438 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6439 MII_TG3_FET_PTEST_TRIM_2;
6440 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6441 }
6442 } else
6443 bmcr |= BMCR_LOOPBACK;
6444
5e5a7f37
MC
6445 tg3_writephy(tp, MII_BMCR, bmcr);
6446
6447 /* The write needs to be flushed for the FETs */
6448 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6449 tg3_readphy(tp, MII_BMCR, &bmcr);
6450
6451 udelay(40);
6452
6453 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6454 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 6455 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
6456 MII_TG3_FET_PTEST_FRC_TX_LINK |
6457 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6458
6459 /* The write needs to be flushed for the AC131 */
6460 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6461 }
6462
6463 /* Reset to prevent losing 1st rx packet intermittently */
6464 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6465 tg3_flag(tp, 5780_CLASS)) {
6466 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6467 udelay(10);
6468 tw32_f(MAC_RX_MODE, tp->rx_mode);
6469 }
6470
6471 mac_mode = tp->mac_mode &
6472 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6473 if (speed == SPEED_1000)
6474 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6475 else
6476 mac_mode |= MAC_MODE_PORT_MODE_MII;
6477
6478 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6479 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6480
6481 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6482 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6483 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6484 mac_mode |= MAC_MODE_LINK_POLARITY;
6485
6486 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6487 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6488 }
6489
6490 tw32(MAC_MODE, mac_mode);
6491 udelay(40);
941ec90f
MC
6492
6493 return 0;
5e5a7f37
MC
6494}
6495
06c03c02
MB
6496static void tg3_set_loopback(struct net_device *dev, u32 features)
6497{
6498 struct tg3 *tp = netdev_priv(dev);
6499
6500 if (features & NETIF_F_LOOPBACK) {
6501 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6502 return;
6503
06c03c02 6504 spin_lock_bh(&tp->lock);
6e01b20b 6505 tg3_mac_loopback(tp, true);
06c03c02
MB
6506 netif_carrier_on(tp->dev);
6507 spin_unlock_bh(&tp->lock);
6508 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6509 } else {
6510 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6511 return;
6512
06c03c02 6513 spin_lock_bh(&tp->lock);
6e01b20b 6514 tg3_mac_loopback(tp, false);
06c03c02
MB
6515 /* Force link status check */
6516 tg3_setup_phy(tp, 1);
6517 spin_unlock_bh(&tp->lock);
6518 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6519 }
6520}
6521
dc668910
MM
6522static u32 tg3_fix_features(struct net_device *dev, u32 features)
6523{
6524 struct tg3 *tp = netdev_priv(dev);
6525
63c3a66f 6526 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6527 features &= ~NETIF_F_ALL_TSO;
6528
6529 return features;
6530}
6531
06c03c02
MB
6532static int tg3_set_features(struct net_device *dev, u32 features)
6533{
6534 u32 changed = dev->features ^ features;
6535
6536 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6537 tg3_set_loopback(dev, features);
6538
6539 return 0;
6540}
6541
1da177e4
LT
6542static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6543 int new_mtu)
6544{
6545 dev->mtu = new_mtu;
6546
ef7f5ec0 6547 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 6548 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 6549 netdev_update_features(dev);
63c3a66f 6550 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 6551 } else {
63c3a66f 6552 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 6553 }
ef7f5ec0 6554 } else {
63c3a66f
JP
6555 if (tg3_flag(tp, 5780_CLASS)) {
6556 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
6557 netdev_update_features(dev);
6558 }
63c3a66f 6559 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 6560 }
1da177e4
LT
6561}
6562
6563static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6564{
6565 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6566 int err;
1da177e4
LT
6567
6568 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6569 return -EINVAL;
6570
6571 if (!netif_running(dev)) {
6572 /* We'll just catch it later when the
6573 * device is up'd.
6574 */
6575 tg3_set_mtu(dev, tp, new_mtu);
6576 return 0;
6577 }
6578
b02fd9e3
MC
6579 tg3_phy_stop(tp);
6580
1da177e4 6581 tg3_netif_stop(tp);
f47c11ee
DM
6582
6583 tg3_full_lock(tp, 1);
1da177e4 6584
944d980e 6585 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6586
6587 tg3_set_mtu(dev, tp, new_mtu);
6588
b9ec6c1b 6589 err = tg3_restart_hw(tp, 0);
1da177e4 6590
b9ec6c1b
MC
6591 if (!err)
6592 tg3_netif_start(tp);
1da177e4 6593
f47c11ee 6594 tg3_full_unlock(tp);
1da177e4 6595
b02fd9e3
MC
6596 if (!err)
6597 tg3_phy_start(tp);
6598
b9ec6c1b 6599 return err;
1da177e4
LT
6600}
6601
21f581a5
MC
6602static void tg3_rx_prodring_free(struct tg3 *tp,
6603 struct tg3_rx_prodring_set *tpr)
1da177e4 6604{
1da177e4
LT
6605 int i;
6606
8fea32b9 6607 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6608 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6609 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6610 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6611 tp->rx_pkt_map_sz);
6612
63c3a66f 6613 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
6614 for (i = tpr->rx_jmb_cons_idx;
6615 i != tpr->rx_jmb_prod_idx;
2c49a44d 6616 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6617 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6618 TG3_RX_JMB_MAP_SZ);
6619 }
6620 }
6621
2b2cdb65 6622 return;
b196c7e4 6623 }
1da177e4 6624
2c49a44d 6625 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6626 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6627 tp->rx_pkt_map_sz);
1da177e4 6628
63c3a66f 6629 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 6630 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6631 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6632 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6633 }
6634}
6635
c6cdf436 6636/* Initialize rx rings for packet processing.
1da177e4
LT
6637 *
6638 * The chip has been shut down and the driver detached from
6639 * the networking, so no interrupts or new tx packets will
6640 * end up in the driver. tp->{tx,}lock are held and thus
6641 * we may not sleep.
6642 */
21f581a5
MC
6643static int tg3_rx_prodring_alloc(struct tg3 *tp,
6644 struct tg3_rx_prodring_set *tpr)
1da177e4 6645{
287be12e 6646 u32 i, rx_pkt_dma_sz;
1da177e4 6647
b196c7e4
MC
6648 tpr->rx_std_cons_idx = 0;
6649 tpr->rx_std_prod_idx = 0;
6650 tpr->rx_jmb_cons_idx = 0;
6651 tpr->rx_jmb_prod_idx = 0;
6652
8fea32b9 6653 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6654 memset(&tpr->rx_std_buffers[0], 0,
6655 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6656 if (tpr->rx_jmb_buffers)
2b2cdb65 6657 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6658 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6659 goto done;
6660 }
6661
1da177e4 6662 /* Zero out all descriptors. */
2c49a44d 6663 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6664
287be12e 6665 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 6666 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
6667 tp->dev->mtu > ETH_DATA_LEN)
6668 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6669 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6670
1da177e4
LT
6671 /* Initialize invariants of the rings, we only set this
6672 * stuff once. This works because the card does not
6673 * write into the rx buffer posting rings.
6674 */
2c49a44d 6675 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6676 struct tg3_rx_buffer_desc *rxd;
6677
21f581a5 6678 rxd = &tpr->rx_std[i];
287be12e 6679 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6680 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6681 rxd->opaque = (RXD_OPAQUE_RING_STD |
6682 (i << RXD_OPAQUE_INDEX_SHIFT));
6683 }
6684
1da177e4
LT
6685 /* Now allocate fresh SKBs for each rx ring. */
6686 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6687 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6688 netdev_warn(tp->dev,
6689 "Using a smaller RX standard ring. Only "
6690 "%d out of %d buffers were allocated "
6691 "successfully\n", i, tp->rx_pending);
32d8c572 6692 if (i == 0)
cf7a7298 6693 goto initfail;
32d8c572 6694 tp->rx_pending = i;
1da177e4 6695 break;
32d8c572 6696 }
1da177e4
LT
6697 }
6698
63c3a66f 6699 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
6700 goto done;
6701
2c49a44d 6702 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6703
63c3a66f 6704 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 6705 goto done;
cf7a7298 6706
2c49a44d 6707 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6708 struct tg3_rx_buffer_desc *rxd;
6709
6710 rxd = &tpr->rx_jmb[i].std;
6711 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6712 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6713 RXD_FLAG_JUMBO;
6714 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6715 (i << RXD_OPAQUE_INDEX_SHIFT));
6716 }
6717
6718 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6719 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6720 netdev_warn(tp->dev,
6721 "Using a smaller RX jumbo ring. Only %d "
6722 "out of %d buffers were allocated "
6723 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6724 if (i == 0)
6725 goto initfail;
6726 tp->rx_jumbo_pending = i;
6727 break;
1da177e4
LT
6728 }
6729 }
cf7a7298
MC
6730
6731done:
32d8c572 6732 return 0;
cf7a7298
MC
6733
6734initfail:
21f581a5 6735 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6736 return -ENOMEM;
1da177e4
LT
6737}
6738
21f581a5
MC
6739static void tg3_rx_prodring_fini(struct tg3 *tp,
6740 struct tg3_rx_prodring_set *tpr)
1da177e4 6741{
21f581a5
MC
6742 kfree(tpr->rx_std_buffers);
6743 tpr->rx_std_buffers = NULL;
6744 kfree(tpr->rx_jmb_buffers);
6745 tpr->rx_jmb_buffers = NULL;
6746 if (tpr->rx_std) {
4bae65c8
MC
6747 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6748 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6749 tpr->rx_std = NULL;
1da177e4 6750 }
21f581a5 6751 if (tpr->rx_jmb) {
4bae65c8
MC
6752 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6753 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6754 tpr->rx_jmb = NULL;
1da177e4 6755 }
cf7a7298
MC
6756}
6757
21f581a5
MC
6758static int tg3_rx_prodring_init(struct tg3 *tp,
6759 struct tg3_rx_prodring_set *tpr)
cf7a7298 6760{
2c49a44d
MC
6761 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6762 GFP_KERNEL);
21f581a5 6763 if (!tpr->rx_std_buffers)
cf7a7298
MC
6764 return -ENOMEM;
6765
4bae65c8
MC
6766 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6767 TG3_RX_STD_RING_BYTES(tp),
6768 &tpr->rx_std_mapping,
6769 GFP_KERNEL);
21f581a5 6770 if (!tpr->rx_std)
cf7a7298
MC
6771 goto err_out;
6772
63c3a66f 6773 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 6774 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6775 GFP_KERNEL);
6776 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6777 goto err_out;
6778
4bae65c8
MC
6779 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6780 TG3_RX_JMB_RING_BYTES(tp),
6781 &tpr->rx_jmb_mapping,
6782 GFP_KERNEL);
21f581a5 6783 if (!tpr->rx_jmb)
cf7a7298
MC
6784 goto err_out;
6785 }
6786
6787 return 0;
6788
6789err_out:
21f581a5 6790 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6791 return -ENOMEM;
6792}
6793
6794/* Free up pending packets in all rx/tx rings.
6795 *
6796 * The chip has been shut down and the driver detached from
6797 * the networking, so no interrupts or new tx packets will
6798 * end up in the driver. tp->{tx,}lock is not held and we are not
6799 * in an interrupt context and thus may sleep.
6800 */
6801static void tg3_free_rings(struct tg3 *tp)
6802{
f77a6a8e 6803 int i, j;
cf7a7298 6804
f77a6a8e
MC
6805 for (j = 0; j < tp->irq_cnt; j++) {
6806 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6807
8fea32b9 6808 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6809
0c1d0e2b
MC
6810 if (!tnapi->tx_buffers)
6811 continue;
6812
0d681b27
MC
6813 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
6814 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 6815
0d681b27 6816 if (!skb)
f77a6a8e 6817 continue;
cf7a7298 6818
0d681b27 6819 tg3_tx_skb_unmap(tnapi, i, skb_shinfo(skb)->nr_frags);
f77a6a8e
MC
6820
6821 dev_kfree_skb_any(skb);
6822 }
2b2cdb65 6823 }
cf7a7298
MC
6824}
6825
6826/* Initialize tx/rx rings for packet processing.
6827 *
6828 * The chip has been shut down and the driver detached from
6829 * the networking, so no interrupts or new tx packets will
6830 * end up in the driver. tp->{tx,}lock are held and thus
6831 * we may not sleep.
6832 */
6833static int tg3_init_rings(struct tg3 *tp)
6834{
f77a6a8e 6835 int i;
72334482 6836
cf7a7298
MC
6837 /* Free up all the SKBs. */
6838 tg3_free_rings(tp);
6839
f77a6a8e
MC
6840 for (i = 0; i < tp->irq_cnt; i++) {
6841 struct tg3_napi *tnapi = &tp->napi[i];
6842
6843 tnapi->last_tag = 0;
6844 tnapi->last_irq_tag = 0;
6845 tnapi->hw_status->status = 0;
6846 tnapi->hw_status->status_tag = 0;
6847 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6848
f77a6a8e
MC
6849 tnapi->tx_prod = 0;
6850 tnapi->tx_cons = 0;
0c1d0e2b
MC
6851 if (tnapi->tx_ring)
6852 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6853
6854 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6855 if (tnapi->rx_rcb)
6856 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6857
8fea32b9 6858 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6859 tg3_free_rings(tp);
2b2cdb65 6860 return -ENOMEM;
e4af1af9 6861 }
f77a6a8e 6862 }
72334482 6863
2b2cdb65 6864 return 0;
cf7a7298
MC
6865}
6866
6867/*
6868 * Must not be invoked with interrupt sources disabled and
6869 * the hardware shutdown down.
6870 */
6871static void tg3_free_consistent(struct tg3 *tp)
6872{
f77a6a8e 6873 int i;
898a56f8 6874
f77a6a8e
MC
6875 for (i = 0; i < tp->irq_cnt; i++) {
6876 struct tg3_napi *tnapi = &tp->napi[i];
6877
6878 if (tnapi->tx_ring) {
4bae65c8 6879 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6880 tnapi->tx_ring, tnapi->tx_desc_mapping);
6881 tnapi->tx_ring = NULL;
6882 }
6883
6884 kfree(tnapi->tx_buffers);
6885 tnapi->tx_buffers = NULL;
6886
6887 if (tnapi->rx_rcb) {
4bae65c8
MC
6888 dma_free_coherent(&tp->pdev->dev,
6889 TG3_RX_RCB_RING_BYTES(tp),
6890 tnapi->rx_rcb,
6891 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6892 tnapi->rx_rcb = NULL;
6893 }
6894
8fea32b9
MC
6895 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6896
f77a6a8e 6897 if (tnapi->hw_status) {
4bae65c8
MC
6898 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6899 tnapi->hw_status,
6900 tnapi->status_mapping);
f77a6a8e
MC
6901 tnapi->hw_status = NULL;
6902 }
1da177e4 6903 }
f77a6a8e 6904
1da177e4 6905 if (tp->hw_stats) {
4bae65c8
MC
6906 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6907 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6908 tp->hw_stats = NULL;
6909 }
6910}
6911
6912/*
6913 * Must not be invoked with interrupt sources disabled and
6914 * the hardware shutdown down. Can sleep.
6915 */
6916static int tg3_alloc_consistent(struct tg3 *tp)
6917{
f77a6a8e 6918 int i;
898a56f8 6919
4bae65c8
MC
6920 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6921 sizeof(struct tg3_hw_stats),
6922 &tp->stats_mapping,
6923 GFP_KERNEL);
f77a6a8e 6924 if (!tp->hw_stats)
1da177e4
LT
6925 goto err_out;
6926
f77a6a8e 6927 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6928
f77a6a8e
MC
6929 for (i = 0; i < tp->irq_cnt; i++) {
6930 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6931 struct tg3_hw_status *sblk;
1da177e4 6932
4bae65c8
MC
6933 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6934 TG3_HW_STATUS_SIZE,
6935 &tnapi->status_mapping,
6936 GFP_KERNEL);
f77a6a8e
MC
6937 if (!tnapi->hw_status)
6938 goto err_out;
898a56f8 6939
f77a6a8e 6940 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6941 sblk = tnapi->hw_status;
6942
8fea32b9
MC
6943 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6944 goto err_out;
6945
19cfaecc
MC
6946 /* If multivector TSS is enabled, vector 0 does not handle
6947 * tx interrupts. Don't allocate any resources for it.
6948 */
63c3a66f
JP
6949 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
6950 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
6951 tnapi->tx_buffers = kzalloc(
6952 sizeof(struct tg3_tx_ring_info) *
6953 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
6954 if (!tnapi->tx_buffers)
6955 goto err_out;
6956
4bae65c8
MC
6957 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6958 TG3_TX_RING_BYTES,
6959 &tnapi->tx_desc_mapping,
6960 GFP_KERNEL);
19cfaecc
MC
6961 if (!tnapi->tx_ring)
6962 goto err_out;
6963 }
6964
8d9d7cfc
MC
6965 /*
6966 * When RSS is enabled, the status block format changes
6967 * slightly. The "rx_jumbo_consumer", "reserved",
6968 * and "rx_mini_consumer" members get mapped to the
6969 * other three rx return ring producer indexes.
6970 */
6971 switch (i) {
6972 default:
6973 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6974 break;
6975 case 2:
6976 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6977 break;
6978 case 3:
6979 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6980 break;
6981 case 4:
6982 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6983 break;
6984 }
72334482 6985
0c1d0e2b
MC
6986 /*
6987 * If multivector RSS is enabled, vector 0 does not handle
6988 * rx or tx interrupts. Don't allocate any resources for it.
6989 */
63c3a66f 6990 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
6991 continue;
6992
4bae65c8
MC
6993 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6994 TG3_RX_RCB_RING_BYTES(tp),
6995 &tnapi->rx_rcb_mapping,
6996 GFP_KERNEL);
f77a6a8e
MC
6997 if (!tnapi->rx_rcb)
6998 goto err_out;
72334482 6999
f77a6a8e 7000 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7001 }
1da177e4
LT
7002
7003 return 0;
7004
7005err_out:
7006 tg3_free_consistent(tp);
7007 return -ENOMEM;
7008}
7009
7010#define MAX_WAIT_CNT 1000
7011
7012/* To stop a block, clear the enable bit and poll till it
7013 * clears. tp->lock is held.
7014 */
b3b7d6be 7015static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7016{
7017 unsigned int i;
7018 u32 val;
7019
63c3a66f 7020 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7021 switch (ofs) {
7022 case RCVLSC_MODE:
7023 case DMAC_MODE:
7024 case MBFREE_MODE:
7025 case BUFMGR_MODE:
7026 case MEMARB_MODE:
7027 /* We can't enable/disable these bits of the
7028 * 5705/5750, just say success.
7029 */
7030 return 0;
7031
7032 default:
7033 break;
855e1111 7034 }
1da177e4
LT
7035 }
7036
7037 val = tr32(ofs);
7038 val &= ~enable_bit;
7039 tw32_f(ofs, val);
7040
7041 for (i = 0; i < MAX_WAIT_CNT; i++) {
7042 udelay(100);
7043 val = tr32(ofs);
7044 if ((val & enable_bit) == 0)
7045 break;
7046 }
7047
b3b7d6be 7048 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7049 dev_err(&tp->pdev->dev,
7050 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7051 ofs, enable_bit);
1da177e4
LT
7052 return -ENODEV;
7053 }
7054
7055 return 0;
7056}
7057
7058/* tp->lock is held. */
b3b7d6be 7059static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7060{
7061 int i, err;
7062
7063 tg3_disable_ints(tp);
7064
7065 tp->rx_mode &= ~RX_MODE_ENABLE;
7066 tw32_f(MAC_RX_MODE, tp->rx_mode);
7067 udelay(10);
7068
b3b7d6be
DM
7069 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7070 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7071 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7072 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7073 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7074 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7075
7076 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7077 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7078 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7079 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7080 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7081 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7082 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7083
7084 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7085 tw32_f(MAC_MODE, tp->mac_mode);
7086 udelay(40);
7087
7088 tp->tx_mode &= ~TX_MODE_ENABLE;
7089 tw32_f(MAC_TX_MODE, tp->tx_mode);
7090
7091 for (i = 0; i < MAX_WAIT_CNT; i++) {
7092 udelay(100);
7093 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7094 break;
7095 }
7096 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7097 dev_err(&tp->pdev->dev,
7098 "%s timed out, TX_MODE_ENABLE will not clear "
7099 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7100 err |= -ENODEV;
1da177e4
LT
7101 }
7102
e6de8ad1 7103 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7104 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7105 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7106
7107 tw32(FTQ_RESET, 0xffffffff);
7108 tw32(FTQ_RESET, 0x00000000);
7109
b3b7d6be
DM
7110 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7111 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7112
f77a6a8e
MC
7113 for (i = 0; i < tp->irq_cnt; i++) {
7114 struct tg3_napi *tnapi = &tp->napi[i];
7115 if (tnapi->hw_status)
7116 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7117 }
1da177e4
LT
7118 if (tp->hw_stats)
7119 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7120
1da177e4
LT
7121 return err;
7122}
7123
0d3031d9
MC
7124static void tg3_ape_send_event(struct tg3 *tp, u32 event)
7125{
7126 int i;
7127 u32 apedata;
7128
dc6d0744 7129 /* NCSI does not support APE events */
63c3a66f 7130 if (tg3_flag(tp, APE_HAS_NCSI))
dc6d0744
MC
7131 return;
7132
0d3031d9
MC
7133 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
7134 if (apedata != APE_SEG_SIG_MAGIC)
7135 return;
7136
7137 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 7138 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
7139 return;
7140
7141 /* Wait for up to 1 millisecond for APE to service previous event. */
7142 for (i = 0; i < 10; i++) {
7143 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
7144 return;
7145
7146 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
7147
7148 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
7149 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
7150 event | APE_EVENT_STATUS_EVENT_PENDING);
7151
7152 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
7153
7154 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
7155 break;
7156
7157 udelay(100);
7158 }
7159
7160 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
7161 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
7162}
7163
7164static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
7165{
7166 u32 event;
7167 u32 apedata;
7168
63c3a66f 7169 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
7170 return;
7171
7172 switch (kind) {
33f401ae
MC
7173 case RESET_KIND_INIT:
7174 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
7175 APE_HOST_SEG_SIG_MAGIC);
7176 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
7177 APE_HOST_SEG_LEN_MAGIC);
7178 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
7179 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
7180 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 7181 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
7182 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
7183 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
7184 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
7185 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
7186
7187 event = APE_EVENT_STATUS_STATE_START;
7188 break;
7189 case RESET_KIND_SHUTDOWN:
7190 /* With the interface we are currently using,
7191 * APE does not track driver state. Wiping
7192 * out the HOST SEGMENT SIGNATURE forces
7193 * the APE to assume OS absent status.
7194 */
7195 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 7196
dc6d0744 7197 if (device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 7198 tg3_flag(tp, WOL_ENABLE)) {
dc6d0744
MC
7199 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
7200 TG3_APE_HOST_WOL_SPEED_AUTO);
7201 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
7202 } else
7203 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
7204
7205 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
7206
33f401ae
MC
7207 event = APE_EVENT_STATUS_STATE_UNLOAD;
7208 break;
7209 case RESET_KIND_SUSPEND:
7210 event = APE_EVENT_STATUS_STATE_SUSPEND;
7211 break;
7212 default:
7213 return;
0d3031d9
MC
7214 }
7215
7216 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
7217
7218 tg3_ape_send_event(tp, event);
7219}
7220
1da177e4
LT
7221/* tp->lock is held. */
7222static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
7223{
f49639e6
DM
7224 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
7225 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4 7226
63c3a66f 7227 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1da177e4
LT
7228 switch (kind) {
7229 case RESET_KIND_INIT:
7230 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7231 DRV_STATE_START);
7232 break;
7233
7234 case RESET_KIND_SHUTDOWN:
7235 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7236 DRV_STATE_UNLOAD);
7237 break;
7238
7239 case RESET_KIND_SUSPEND:
7240 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7241 DRV_STATE_SUSPEND);
7242 break;
7243
7244 default:
7245 break;
855e1111 7246 }
1da177e4 7247 }
0d3031d9
MC
7248
7249 if (kind == RESET_KIND_INIT ||
7250 kind == RESET_KIND_SUSPEND)
7251 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7252}
7253
7254/* tp->lock is held. */
7255static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
7256{
63c3a66f 7257 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1da177e4
LT
7258 switch (kind) {
7259 case RESET_KIND_INIT:
7260 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7261 DRV_STATE_START_DONE);
7262 break;
7263
7264 case RESET_KIND_SHUTDOWN:
7265 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7266 DRV_STATE_UNLOAD_DONE);
7267 break;
7268
7269 default:
7270 break;
855e1111 7271 }
1da177e4 7272 }
0d3031d9
MC
7273
7274 if (kind == RESET_KIND_SHUTDOWN)
7275 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7276}
7277
7278/* tp->lock is held. */
7279static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
7280{
63c3a66f 7281 if (tg3_flag(tp, ENABLE_ASF)) {
1da177e4
LT
7282 switch (kind) {
7283 case RESET_KIND_INIT:
7284 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7285 DRV_STATE_START);
7286 break;
7287
7288 case RESET_KIND_SHUTDOWN:
7289 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7290 DRV_STATE_UNLOAD);
7291 break;
7292
7293 case RESET_KIND_SUSPEND:
7294 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7295 DRV_STATE_SUSPEND);
7296 break;
7297
7298 default:
7299 break;
855e1111 7300 }
1da177e4
LT
7301 }
7302}
7303
7a6f4369
MC
7304static int tg3_poll_fw(struct tg3 *tp)
7305{
7306 int i;
7307 u32 val;
7308
b5d3772c 7309 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
7310 /* Wait up to 20ms for init done. */
7311 for (i = 0; i < 200; i++) {
b5d3772c
MC
7312 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
7313 return 0;
0ccead18 7314 udelay(100);
b5d3772c
MC
7315 }
7316 return -ENODEV;
7317 }
7318
7a6f4369
MC
7319 /* Wait for firmware initialization to complete. */
7320 for (i = 0; i < 100000; i++) {
7321 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
7322 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
7323 break;
7324 udelay(10);
7325 }
7326
7327 /* Chip might not be fitted with firmware. Some Sun onboard
7328 * parts are configured like that. So don't signal the timeout
7329 * of the above loop as an error, but do report the lack of
7330 * running firmware once.
7331 */
63c3a66f
JP
7332 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
7333 tg3_flag_set(tp, NO_FWARE_REPORTED);
7a6f4369 7334
05dbe005 7335 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
7336 }
7337
6b10c165
MC
7338 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7339 /* The 57765 A0 needs a little more
7340 * time to do some important work.
7341 */
7342 mdelay(10);
7343 }
7344
7a6f4369
MC
7345 return 0;
7346}
7347
ee6a99b5
MC
7348/* Save PCI command register before chip reset */
7349static void tg3_save_pci_state(struct tg3 *tp)
7350{
8a6eac90 7351 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7352}
7353
7354/* Restore PCI state after chip reset */
7355static void tg3_restore_pci_state(struct tg3 *tp)
7356{
7357 u32 val;
7358
7359 /* Re-enable indirect register accesses. */
7360 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7361 tp->misc_host_ctrl);
7362
7363 /* Set MAX PCI retry to zero. */
7364 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7365 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7366 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7367 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7368 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7369 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7370 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7371 PCISTATE_ALLOW_APE_SHMEM_WR |
7372 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7373 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7374
8a6eac90 7375 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7376
fcb389df 7377 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
63c3a66f 7378 if (tg3_flag(tp, PCI_EXPRESS))
cf79003d 7379 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
7380 else {
7381 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7382 tp->pci_cacheline_sz);
7383 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7384 tp->pci_lat_timer);
7385 }
114342f2 7386 }
5f5c51e3 7387
ee6a99b5 7388 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7389 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7390 u16 pcix_cmd;
7391
7392 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7393 &pcix_cmd);
7394 pcix_cmd &= ~PCI_X_CMD_ERO;
7395 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7396 pcix_cmd);
7397 }
ee6a99b5 7398
63c3a66f 7399 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7400
7401 /* Chip reset on 5780 will reset MSI enable bit,
7402 * so need to restore it.
7403 */
63c3a66f 7404 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7405 u16 ctrl;
7406
7407 pci_read_config_word(tp->pdev,
7408 tp->msi_cap + PCI_MSI_FLAGS,
7409 &ctrl);
7410 pci_write_config_word(tp->pdev,
7411 tp->msi_cap + PCI_MSI_FLAGS,
7412 ctrl | PCI_MSI_FLAGS_ENABLE);
7413 val = tr32(MSGINT_MODE);
7414 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7415 }
7416 }
7417}
7418
1da177e4
LT
7419static void tg3_stop_fw(struct tg3 *);
7420
7421/* tp->lock is held. */
7422static int tg3_chip_reset(struct tg3 *tp)
7423{
7424 u32 val;
1ee582d8 7425 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7426 int i, err;
1da177e4 7427
f49639e6
DM
7428 tg3_nvram_lock(tp);
7429
77b483f1
MC
7430 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7431
f49639e6
DM
7432 /* No matching tg3_nvram_unlock() after this because
7433 * chip reset below will undo the nvram lock.
7434 */
7435 tp->nvram_lock_cnt = 0;
1da177e4 7436
ee6a99b5
MC
7437 /* GRC_MISC_CFG core clock reset will clear the memory
7438 * enable bit in PCI register 4 and the MSI enable bit
7439 * on some chips, so we save relevant registers here.
7440 */
7441 tg3_save_pci_state(tp);
7442
d9ab5ad1 7443 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7444 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7445 tw32(GRC_FASTBOOT_PC, 0);
7446
1da177e4
LT
7447 /*
7448 * We must avoid the readl() that normally takes place.
7449 * It locks machines, causes machine checks, and other
7450 * fun things. So, temporarily disable the 5701
7451 * hardware workaround, while we do the reset.
7452 */
1ee582d8
MC
7453 write_op = tp->write32;
7454 if (write_op == tg3_write_flush_reg32)
7455 tp->write32 = tg3_write32;
1da177e4 7456
d18edcb2
MC
7457 /* Prevent the irq handler from reading or writing PCI registers
7458 * during chip reset when the memory enable bit in the PCI command
7459 * register may be cleared. The chip does not generate interrupt
7460 * at this time, but the irq handler may still be called due to irq
7461 * sharing or irqpoll.
7462 */
63c3a66f 7463 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7464 for (i = 0; i < tp->irq_cnt; i++) {
7465 struct tg3_napi *tnapi = &tp->napi[i];
7466 if (tnapi->hw_status) {
7467 tnapi->hw_status->status = 0;
7468 tnapi->hw_status->status_tag = 0;
7469 }
7470 tnapi->last_tag = 0;
7471 tnapi->last_irq_tag = 0;
b8fa2f3a 7472 }
d18edcb2 7473 smp_mb();
4f125f42
MC
7474
7475 for (i = 0; i < tp->irq_cnt; i++)
7476 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7477
255ca311
MC
7478 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7479 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7480 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7481 }
7482
1da177e4
LT
7483 /* do the reset */
7484 val = GRC_MISC_CFG_CORECLK_RESET;
7485
63c3a66f 7486 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7487 /* Force PCIe 1.0a mode */
7488 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7489 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7490 tr32(TG3_PCIE_PHY_TSTCTL) ==
7491 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7492 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7493
1da177e4
LT
7494 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7495 tw32(GRC_MISC_CFG, (1 << 29));
7496 val |= (1 << 29);
7497 }
7498 }
7499
b5d3772c
MC
7500 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7501 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7502 tw32(GRC_VCPU_EXT_CTRL,
7503 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7504 }
7505
f37500d3 7506 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7507 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7508 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7509
1da177e4
LT
7510 tw32(GRC_MISC_CFG, val);
7511
1ee582d8
MC
7512 /* restore 5701 hardware bug workaround write method */
7513 tp->write32 = write_op;
1da177e4
LT
7514
7515 /* Unfortunately, we have to delay before the PCI read back.
7516 * Some 575X chips even will not respond to a PCI cfg access
7517 * when the reset command is given to the chip.
7518 *
7519 * How do these hardware designers expect things to work
7520 * properly if the PCI write is posted for a long period
7521 * of time? It is always necessary to have some method by
7522 * which a register read back can occur to push the write
7523 * out which does the reset.
7524 *
7525 * For most tg3 variants the trick below was working.
7526 * Ho hum...
7527 */
7528 udelay(120);
7529
7530 /* Flush PCI posted writes. The normal MMIO registers
7531 * are inaccessible at this time so this is the only
7532 * way to make this reliably (actually, this is no longer
7533 * the case, see above). I tried to use indirect
7534 * register read/write but this upset some 5701 variants.
7535 */
7536 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7537
7538 udelay(120);
7539
708ebb3a 7540 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7541 u16 val16;
7542
1da177e4
LT
7543 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7544 int i;
7545 u32 cfg_val;
7546
7547 /* Wait for link training to complete. */
7548 for (i = 0; i < 5000; i++)
7549 udelay(100);
7550
7551 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7552 pci_write_config_dword(tp->pdev, 0xc4,
7553 cfg_val | (1 << 15));
7554 }
5e7dfd0f 7555
e7126997
MC
7556 /* Clear the "no snoop" and "relaxed ordering" bits. */
7557 pci_read_config_word(tp->pdev,
708ebb3a 7558 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7559 &val16);
7560 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7561 PCI_EXP_DEVCTL_NOSNOOP_EN);
7562 /*
7563 * Older PCIe devices only support the 128 byte
7564 * MPS setting. Enforce the restriction.
5e7dfd0f 7565 */
63c3a66f 7566 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7567 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7568 pci_write_config_word(tp->pdev,
708ebb3a 7569 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7570 val16);
5e7dfd0f 7571
cf79003d 7572 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7573
7574 /* Clear error status */
7575 pci_write_config_word(tp->pdev,
708ebb3a 7576 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7577 PCI_EXP_DEVSTA_CED |
7578 PCI_EXP_DEVSTA_NFED |
7579 PCI_EXP_DEVSTA_FED |
7580 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7581 }
7582
ee6a99b5 7583 tg3_restore_pci_state(tp);
1da177e4 7584
63c3a66f
JP
7585 tg3_flag_clear(tp, CHIP_RESETTING);
7586 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7587
ee6a99b5 7588 val = 0;
63c3a66f 7589 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7590 val = tr32(MEMARB_MODE);
ee6a99b5 7591 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7592
7593 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7594 tg3_stop_fw(tp);
7595 tw32(0x5000, 0x400);
7596 }
7597
7598 tw32(GRC_MODE, tp->grc_mode);
7599
7600 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7601 val = tr32(0xc4);
1da177e4
LT
7602
7603 tw32(0xc4, val | (1 << 15));
7604 }
7605
7606 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7607 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7608 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7609 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7610 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7611 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7612 }
7613
f07e9af3 7614 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7615 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7616 val = tp->mac_mode;
f07e9af3 7617 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7618 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7619 val = tp->mac_mode;
1da177e4 7620 } else
d2394e6b
MC
7621 val = 0;
7622
7623 tw32_f(MAC_MODE, val);
1da177e4
LT
7624 udelay(40);
7625
77b483f1
MC
7626 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7627
7a6f4369
MC
7628 err = tg3_poll_fw(tp);
7629 if (err)
7630 return err;
1da177e4 7631
0a9140cf
MC
7632 tg3_mdio_start(tp);
7633
63c3a66f 7634 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7635 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7636 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7637 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7638 val = tr32(0x7c00);
1da177e4
LT
7639
7640 tw32(0x7c00, val | (1 << 25));
7641 }
7642
d78b59f5
MC
7643 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7644 val = tr32(TG3_CPMU_CLCK_ORIDE);
7645 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7646 }
7647
1da177e4 7648 /* Reprobe ASF enable state. */
63c3a66f
JP
7649 tg3_flag_clear(tp, ENABLE_ASF);
7650 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7651 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7652 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7653 u32 nic_cfg;
7654
7655 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7656 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7657 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7658 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7659 if (tg3_flag(tp, 5750_PLUS))
7660 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7661 }
7662 }
7663
7664 return 0;
7665}
7666
7667/* tp->lock is held. */
7668static void tg3_stop_fw(struct tg3 *tp)
7669{
63c3a66f 7670 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
7671 /* Wait for RX cpu to ACK the previous event. */
7672 tg3_wait_for_event_ack(tp);
1da177e4
LT
7673
7674 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7675
7676 tg3_generate_fw_event(tp);
1da177e4 7677
7c5026aa
MC
7678 /* Wait for RX cpu to ACK this event. */
7679 tg3_wait_for_event_ack(tp);
1da177e4
LT
7680 }
7681}
7682
7683/* tp->lock is held. */
944d980e 7684static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7685{
7686 int err;
7687
7688 tg3_stop_fw(tp);
7689
944d980e 7690 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7691
b3b7d6be 7692 tg3_abort_hw(tp, silent);
1da177e4
LT
7693 err = tg3_chip_reset(tp);
7694
daba2a63
MC
7695 __tg3_set_mac_addr(tp, 0);
7696
944d980e
MC
7697 tg3_write_sig_legacy(tp, kind);
7698 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7699
7700 if (err)
7701 return err;
7702
7703 return 0;
7704}
7705
1da177e4
LT
7706#define RX_CPU_SCRATCH_BASE 0x30000
7707#define RX_CPU_SCRATCH_SIZE 0x04000
7708#define TX_CPU_SCRATCH_BASE 0x34000
7709#define TX_CPU_SCRATCH_SIZE 0x04000
7710
7711/* tp->lock is held. */
7712static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7713{
7714 int i;
7715
63c3a66f 7716 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
1da177e4 7717
b5d3772c
MC
7718 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7719 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7720
7721 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7722 return 0;
7723 }
1da177e4
LT
7724 if (offset == RX_CPU_BASE) {
7725 for (i = 0; i < 10000; i++) {
7726 tw32(offset + CPU_STATE, 0xffffffff);
7727 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7728 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7729 break;
7730 }
7731
7732 tw32(offset + CPU_STATE, 0xffffffff);
7733 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7734 udelay(10);
7735 } else {
7736 for (i = 0; i < 10000; i++) {
7737 tw32(offset + CPU_STATE, 0xffffffff);
7738 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7739 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7740 break;
7741 }
7742 }
7743
7744 if (i >= 10000) {
05dbe005
JP
7745 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7746 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7747 return -ENODEV;
7748 }
ec41c7df
MC
7749
7750 /* Clear firmware's nvram arbitration. */
63c3a66f 7751 if (tg3_flag(tp, NVRAM))
ec41c7df 7752 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7753 return 0;
7754}
7755
7756struct fw_info {
077f849d
JSR
7757 unsigned int fw_base;
7758 unsigned int fw_len;
7759 const __be32 *fw_data;
1da177e4
LT
7760};
7761
7762/* tp->lock is held. */
7763static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7764 int cpu_scratch_size, struct fw_info *info)
7765{
ec41c7df 7766 int err, lock_err, i;
1da177e4
LT
7767 void (*write_op)(struct tg3 *, u32, u32);
7768
63c3a66f 7769 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
5129c3a3
MC
7770 netdev_err(tp->dev,
7771 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7772 __func__);
1da177e4
LT
7773 return -EINVAL;
7774 }
7775
63c3a66f 7776 if (tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7777 write_op = tg3_write_mem;
7778 else
7779 write_op = tg3_write_indirect_reg32;
7780
1b628151
MC
7781 /* It is possible that bootcode is still loading at this point.
7782 * Get the nvram lock first before halting the cpu.
7783 */
ec41c7df 7784 lock_err = tg3_nvram_lock(tp);
1da177e4 7785 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7786 if (!lock_err)
7787 tg3_nvram_unlock(tp);
1da177e4
LT
7788 if (err)
7789 goto out;
7790
7791 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7792 write_op(tp, cpu_scratch_base + i, 0);
7793 tw32(cpu_base + CPU_STATE, 0xffffffff);
7794 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7795 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7796 write_op(tp, (cpu_scratch_base +
077f849d 7797 (info->fw_base & 0xffff) +
1da177e4 7798 (i * sizeof(u32))),
077f849d 7799 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7800
7801 err = 0;
7802
7803out:
1da177e4
LT
7804 return err;
7805}
7806
7807/* tp->lock is held. */
7808static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7809{
7810 struct fw_info info;
077f849d 7811 const __be32 *fw_data;
1da177e4
LT
7812 int err, i;
7813
077f849d
JSR
7814 fw_data = (void *)tp->fw->data;
7815
7816 /* Firmware blob starts with version numbers, followed by
7817 start address and length. We are setting complete length.
7818 length = end_address_of_bss - start_address_of_text.
7819 Remainder is the blob to be loaded contiguously
7820 from start address. */
7821
7822 info.fw_base = be32_to_cpu(fw_data[1]);
7823 info.fw_len = tp->fw->size - 12;
7824 info.fw_data = &fw_data[3];
1da177e4
LT
7825
7826 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7827 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7828 &info);
7829 if (err)
7830 return err;
7831
7832 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7833 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7834 &info);
7835 if (err)
7836 return err;
7837
7838 /* Now startup only the RX cpu. */
7839 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7840 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7841
7842 for (i = 0; i < 5; i++) {
077f849d 7843 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7844 break;
7845 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7846 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7847 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7848 udelay(1000);
7849 }
7850 if (i >= 5) {
5129c3a3
MC
7851 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7852 "should be %08x\n", __func__,
05dbe005 7853 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7854 return -ENODEV;
7855 }
7856 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7857 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7858
7859 return 0;
7860}
7861
1da177e4
LT
7862/* tp->lock is held. */
7863static int tg3_load_tso_firmware(struct tg3 *tp)
7864{
7865 struct fw_info info;
077f849d 7866 const __be32 *fw_data;
1da177e4
LT
7867 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7868 int err, i;
7869
63c3a66f
JP
7870 if (tg3_flag(tp, HW_TSO_1) ||
7871 tg3_flag(tp, HW_TSO_2) ||
7872 tg3_flag(tp, HW_TSO_3))
1da177e4
LT
7873 return 0;
7874
077f849d
JSR
7875 fw_data = (void *)tp->fw->data;
7876
7877 /* Firmware blob starts with version numbers, followed by
7878 start address and length. We are setting complete length.
7879 length = end_address_of_bss - start_address_of_text.
7880 Remainder is the blob to be loaded contiguously
7881 from start address. */
7882
7883 info.fw_base = be32_to_cpu(fw_data[1]);
7884 cpu_scratch_size = tp->fw_len;
7885 info.fw_len = tp->fw->size - 12;
7886 info.fw_data = &fw_data[3];
7887
1da177e4 7888 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7889 cpu_base = RX_CPU_BASE;
7890 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7891 } else {
1da177e4
LT
7892 cpu_base = TX_CPU_BASE;
7893 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7894 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7895 }
7896
7897 err = tg3_load_firmware_cpu(tp, cpu_base,
7898 cpu_scratch_base, cpu_scratch_size,
7899 &info);
7900 if (err)
7901 return err;
7902
7903 /* Now startup the cpu. */
7904 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7905 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7906
7907 for (i = 0; i < 5; i++) {
077f849d 7908 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7909 break;
7910 tw32(cpu_base + CPU_STATE, 0xffffffff);
7911 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7912 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7913 udelay(1000);
7914 }
7915 if (i >= 5) {
5129c3a3
MC
7916 netdev_err(tp->dev,
7917 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7918 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7919 return -ENODEV;
7920 }
7921 tw32(cpu_base + CPU_STATE, 0xffffffff);
7922 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7923 return 0;
7924}
7925
1da177e4 7926
1da177e4
LT
7927static int tg3_set_mac_addr(struct net_device *dev, void *p)
7928{
7929 struct tg3 *tp = netdev_priv(dev);
7930 struct sockaddr *addr = p;
986e0aeb 7931 int err = 0, skip_mac_1 = 0;
1da177e4 7932
f9804ddb
MC
7933 if (!is_valid_ether_addr(addr->sa_data))
7934 return -EINVAL;
7935
1da177e4
LT
7936 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7937
e75f7c90
MC
7938 if (!netif_running(dev))
7939 return 0;
7940
63c3a66f 7941 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7942 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7943
986e0aeb
MC
7944 addr0_high = tr32(MAC_ADDR_0_HIGH);
7945 addr0_low = tr32(MAC_ADDR_0_LOW);
7946 addr1_high = tr32(MAC_ADDR_1_HIGH);
7947 addr1_low = tr32(MAC_ADDR_1_LOW);
7948
7949 /* Skip MAC addr 1 if ASF is using it. */
7950 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7951 !(addr1_high == 0 && addr1_low == 0))
7952 skip_mac_1 = 1;
58712ef9 7953 }
986e0aeb
MC
7954 spin_lock_bh(&tp->lock);
7955 __tg3_set_mac_addr(tp, skip_mac_1);
7956 spin_unlock_bh(&tp->lock);
1da177e4 7957
b9ec6c1b 7958 return err;
1da177e4
LT
7959}
7960
7961/* tp->lock is held. */
7962static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7963 dma_addr_t mapping, u32 maxlen_flags,
7964 u32 nic_addr)
7965{
7966 tg3_write_mem(tp,
7967 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7968 ((u64) mapping >> 32));
7969 tg3_write_mem(tp,
7970 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7971 ((u64) mapping & 0xffffffff));
7972 tg3_write_mem(tp,
7973 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7974 maxlen_flags);
7975
63c3a66f 7976 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7977 tg3_write_mem(tp,
7978 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7979 nic_addr);
7980}
7981
7982static void __tg3_set_rx_mode(struct net_device *);
d244c892 7983static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7984{
b6080e12
MC
7985 int i;
7986
63c3a66f 7987 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7988 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7989 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7990 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7991 } else {
7992 tw32(HOSTCC_TXCOL_TICKS, 0);
7993 tw32(HOSTCC_TXMAX_FRAMES, 0);
7994 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7995 }
b6080e12 7996
63c3a66f 7997 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
7998 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7999 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8000 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8001 } else {
b6080e12
MC
8002 tw32(HOSTCC_RXCOL_TICKS, 0);
8003 tw32(HOSTCC_RXMAX_FRAMES, 0);
8004 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8005 }
b6080e12 8006
63c3a66f 8007 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8008 u32 val = ec->stats_block_coalesce_usecs;
8009
b6080e12
MC
8010 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8011 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8012
15f9850d
DM
8013 if (!netif_carrier_ok(tp->dev))
8014 val = 0;
8015
8016 tw32(HOSTCC_STAT_COAL_TICKS, val);
8017 }
b6080e12
MC
8018
8019 for (i = 0; i < tp->irq_cnt - 1; i++) {
8020 u32 reg;
8021
8022 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8023 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8024 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8025 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8026 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8027 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8028
63c3a66f 8029 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8030 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8031 tw32(reg, ec->tx_coalesce_usecs);
8032 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8033 tw32(reg, ec->tx_max_coalesced_frames);
8034 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8035 tw32(reg, ec->tx_max_coalesced_frames_irq);
8036 }
b6080e12
MC
8037 }
8038
8039 for (; i < tp->irq_max - 1; i++) {
8040 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8041 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8042 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8043
63c3a66f 8044 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8045 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8046 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8047 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8048 }
b6080e12 8049 }
15f9850d 8050}
1da177e4 8051
2d31ecaf
MC
8052/* tp->lock is held. */
8053static void tg3_rings_reset(struct tg3 *tp)
8054{
8055 int i;
f77a6a8e 8056 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8057 struct tg3_napi *tnapi = &tp->napi[0];
8058
8059 /* Disable all transmit rings but the first. */
63c3a66f 8060 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8061 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8062 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8063 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
8064 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8065 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8066 else
8067 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8068
8069 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8070 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8071 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8072 BDINFO_FLAGS_DISABLED);
8073
8074
8075 /* Disable all receive return rings but the first. */
63c3a66f 8076 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8077 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8078 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8079 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
8080 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8081 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
8082 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8083 else
8084 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8085
8086 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8087 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8088 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8089 BDINFO_FLAGS_DISABLED);
8090
8091 /* Disable interrupts */
8092 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8093 tp->napi[0].chk_msi_cnt = 0;
8094 tp->napi[0].last_rx_cons = 0;
8095 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8096
8097 /* Zero mailbox registers. */
63c3a66f 8098 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8099 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8100 tp->napi[i].tx_prod = 0;
8101 tp->napi[i].tx_cons = 0;
63c3a66f 8102 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8103 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8104 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8105 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
0e6cf6a9
MC
8106 tp->napi[0].chk_msi_cnt = 0;
8107 tp->napi[i].last_rx_cons = 0;
8108 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8109 }
63c3a66f 8110 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8111 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8112 } else {
8113 tp->napi[0].tx_prod = 0;
8114 tp->napi[0].tx_cons = 0;
8115 tw32_mailbox(tp->napi[0].prodmbox, 0);
8116 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8117 }
2d31ecaf
MC
8118
8119 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8120 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8121 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8122 for (i = 0; i < 16; i++)
8123 tw32_tx_mbox(mbox + i * 8, 0);
8124 }
8125
8126 txrcb = NIC_SRAM_SEND_RCB;
8127 rxrcb = NIC_SRAM_RCV_RET_RCB;
8128
8129 /* Clear status block in ram. */
8130 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8131
8132 /* Set status block DMA address */
8133 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8134 ((u64) tnapi->status_mapping >> 32));
8135 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8136 ((u64) tnapi->status_mapping & 0xffffffff));
8137
f77a6a8e
MC
8138 if (tnapi->tx_ring) {
8139 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8140 (TG3_TX_RING_SIZE <<
8141 BDINFO_FLAGS_MAXLEN_SHIFT),
8142 NIC_SRAM_TX_BUFFER_DESC);
8143 txrcb += TG3_BDINFO_SIZE;
8144 }
8145
8146 if (tnapi->rx_rcb) {
8147 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8148 (tp->rx_ret_ring_mask + 1) <<
8149 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8150 rxrcb += TG3_BDINFO_SIZE;
8151 }
8152
8153 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8154
f77a6a8e
MC
8155 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8156 u64 mapping = (u64)tnapi->status_mapping;
8157 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8158 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8159
8160 /* Clear status block in ram. */
8161 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8162
19cfaecc
MC
8163 if (tnapi->tx_ring) {
8164 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8165 (TG3_TX_RING_SIZE <<
8166 BDINFO_FLAGS_MAXLEN_SHIFT),
8167 NIC_SRAM_TX_BUFFER_DESC);
8168 txrcb += TG3_BDINFO_SIZE;
8169 }
f77a6a8e
MC
8170
8171 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8172 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8173 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8174
8175 stblk += 8;
f77a6a8e
MC
8176 rxrcb += TG3_BDINFO_SIZE;
8177 }
2d31ecaf
MC
8178}
8179
eb07a940
MC
8180static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8181{
8182 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8183
63c3a66f
JP
8184 if (!tg3_flag(tp, 5750_PLUS) ||
8185 tg3_flag(tp, 5780_CLASS) ||
eb07a940
MC
8186 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
8187 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8188 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8189 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8190 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8191 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8192 else
8193 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8194
8195 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8196 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8197
8198 val = min(nic_rep_thresh, host_rep_thresh);
8199 tw32(RCVBDI_STD_THRESH, val);
8200
63c3a66f 8201 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8202 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8203
63c3a66f 8204 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8205 return;
8206
63c3a66f 8207 if (!tg3_flag(tp, 5705_PLUS))
eb07a940
MC
8208 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
8209 else
8210 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8211
8212 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8213
8214 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8215 tw32(RCVBDI_JUMBO_THRESH, val);
8216
63c3a66f 8217 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8218 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8219}
8220
1da177e4 8221/* tp->lock is held. */
8e7a22e3 8222static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8223{
8224 u32 val, rdmac_mode;
8225 int i, err, limit;
8fea32b9 8226 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8227
8228 tg3_disable_ints(tp);
8229
8230 tg3_stop_fw(tp);
8231
8232 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8233
63c3a66f 8234 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8235 tg3_abort_hw(tp, 1);
1da177e4 8236
699c0193
MC
8237 /* Enable MAC control of LPI */
8238 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8239 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8240 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8241 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8242
8243 tw32_f(TG3_CPMU_EEE_CTRL,
8244 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8245
a386b901
MC
8246 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8247 TG3_CPMU_EEEMD_LPI_IN_TX |
8248 TG3_CPMU_EEEMD_LPI_IN_RX |
8249 TG3_CPMU_EEEMD_EEE_ENABLE;
8250
8251 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8252 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8253
63c3a66f 8254 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8255 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8256
8257 tw32_f(TG3_CPMU_EEE_MODE, val);
8258
8259 tw32_f(TG3_CPMU_EEE_DBTMR1,
8260 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8261 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8262
8263 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8264 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8265 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8266 }
8267
603f1173 8268 if (reset_phy)
d4d2c558
MC
8269 tg3_phy_reset(tp);
8270
1da177e4
LT
8271 err = tg3_chip_reset(tp);
8272 if (err)
8273 return err;
8274
8275 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8276
bcb37f6c 8277 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8278 val = tr32(TG3_CPMU_CTRL);
8279 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8280 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8281
8282 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8283 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8284 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8285 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8286
8287 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8288 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8289 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8290 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8291
8292 val = tr32(TG3_CPMU_HST_ACC);
8293 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8294 val |= CPMU_HST_ACC_MACCLK_6_25;
8295 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8296 }
8297
33466d93
MC
8298 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8299 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8300 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8301 PCIE_PWR_MGMT_L1_THRESH_4MS;
8302 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8303
8304 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8305 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8306
8307 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8308
f40386c8
MC
8309 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8310 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8311 }
8312
63c3a66f 8313 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8314 u32 grc_mode = tr32(GRC_MODE);
8315
8316 /* Access the lower 1K of PL PCIE block registers. */
8317 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8318 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8319
8320 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8321 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8322 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8323
8324 tw32(GRC_MODE, grc_mode);
8325 }
8326
5093eedc
MC
8327 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8328 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8329 u32 grc_mode = tr32(GRC_MODE);
cea46462 8330
5093eedc
MC
8331 /* Access the lower 1K of PL PCIE block registers. */
8332 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8333 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8334
5093eedc
MC
8335 val = tr32(TG3_PCIE_TLDLPL_PORT +
8336 TG3_PCIE_PL_LO_PHYCTL5);
8337 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8338 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8339
5093eedc
MC
8340 tw32(GRC_MODE, grc_mode);
8341 }
a977dbe8 8342
1ff30a59
MC
8343 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8344 u32 grc_mode = tr32(GRC_MODE);
8345
8346 /* Access the lower 1K of DL PCIE block registers. */
8347 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8348 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8349
8350 val = tr32(TG3_PCIE_TLDLPL_PORT +
8351 TG3_PCIE_DL_LO_FTSMAX);
8352 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8353 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8354 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8355
8356 tw32(GRC_MODE, grc_mode);
8357 }
8358
a977dbe8
MC
8359 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8360 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8361 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8362 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8363 }
8364
1da177e4
LT
8365 /* This works around an issue with Athlon chipsets on
8366 * B3 tigon3 silicon. This bit has no effect on any
8367 * other revision. But do not set this on PCI Express
795d01c5 8368 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8369 */
63c3a66f
JP
8370 if (!tg3_flag(tp, CPMU_PRESENT)) {
8371 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8372 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8373 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8374 }
1da177e4
LT
8375
8376 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8377 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8378 val = tr32(TG3PCI_PCISTATE);
8379 val |= PCISTATE_RETRY_SAME_DMA;
8380 tw32(TG3PCI_PCISTATE, val);
8381 }
8382
63c3a66f 8383 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8384 /* Allow reads and writes to the
8385 * APE register and memory space.
8386 */
8387 val = tr32(TG3PCI_PCISTATE);
8388 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8389 PCISTATE_ALLOW_APE_SHMEM_WR |
8390 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8391 tw32(TG3PCI_PCISTATE, val);
8392 }
8393
1da177e4
LT
8394 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8395 /* Enable some hw fixes. */
8396 val = tr32(TG3PCI_MSI_DATA);
8397 val |= (1 << 26) | (1 << 28) | (1 << 29);
8398 tw32(TG3PCI_MSI_DATA, val);
8399 }
8400
8401 /* Descriptor ring init may make accesses to the
8402 * NIC SRAM area to setup the TX descriptors, so we
8403 * can only do this after the hardware has been
8404 * successfully reset.
8405 */
32d8c572
MC
8406 err = tg3_init_rings(tp);
8407 if (err)
8408 return err;
1da177e4 8409
63c3a66f 8410 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8411 val = tr32(TG3PCI_DMA_RW_CTRL) &
8412 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8413 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8414 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8415 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8416 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8417 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8418 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8419 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8420 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8421 /* This value is determined during the probe time DMA
8422 * engine test, tg3_test_dma.
8423 */
8424 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8425 }
1da177e4
LT
8426
8427 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8428 GRC_MODE_4X_NIC_SEND_RINGS |
8429 GRC_MODE_NO_TX_PHDR_CSUM |
8430 GRC_MODE_NO_RX_PHDR_CSUM);
8431 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8432
8433 /* Pseudo-header checksum is done by hardware logic and not
8434 * the offload processers, so make the chip do the pseudo-
8435 * header checksums on receive. For transmit it is more
8436 * convenient to do the pseudo-header checksum in software
8437 * as Linux does that on transmit for us in all cases.
8438 */
8439 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8440
8441 tw32(GRC_MODE,
8442 tp->grc_mode |
8443 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8444
8445 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8446 val = tr32(GRC_MISC_CFG);
8447 val &= ~0xff;
8448 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8449 tw32(GRC_MISC_CFG, val);
8450
8451 /* Initialize MBUF/DESC pool. */
63c3a66f 8452 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8453 /* Do nothing. */
8454 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8455 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8456 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8457 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8458 else
8459 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8460 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8461 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8462 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8463 int fw_len;
8464
077f849d 8465 fw_len = tp->fw_len;
1da177e4
LT
8466 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8467 tw32(BUFMGR_MB_POOL_ADDR,
8468 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8469 tw32(BUFMGR_MB_POOL_SIZE,
8470 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8471 }
1da177e4 8472
0f893dc6 8473 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8474 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8475 tp->bufmgr_config.mbuf_read_dma_low_water);
8476 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8477 tp->bufmgr_config.mbuf_mac_rx_low_water);
8478 tw32(BUFMGR_MB_HIGH_WATER,
8479 tp->bufmgr_config.mbuf_high_water);
8480 } else {
8481 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8482 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8483 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8484 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8485 tw32(BUFMGR_MB_HIGH_WATER,
8486 tp->bufmgr_config.mbuf_high_water_jumbo);
8487 }
8488 tw32(BUFMGR_DMA_LOW_WATER,
8489 tp->bufmgr_config.dma_low_water);
8490 tw32(BUFMGR_DMA_HIGH_WATER,
8491 tp->bufmgr_config.dma_high_water);
8492
d309a46e
MC
8493 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8494 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8495 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8496 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8497 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8498 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8499 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8500 tw32(BUFMGR_MODE, val);
1da177e4
LT
8501 for (i = 0; i < 2000; i++) {
8502 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8503 break;
8504 udelay(10);
8505 }
8506 if (i >= 2000) {
05dbe005 8507 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8508 return -ENODEV;
8509 }
8510
eb07a940
MC
8511 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8512 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8513
eb07a940 8514 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8515
8516 /* Initialize TG3_BDINFO's at:
8517 * RCVDBDI_STD_BD: standard eth size rx ring
8518 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8519 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8520 *
8521 * like so:
8522 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8523 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8524 * ring attribute flags
8525 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8526 *
8527 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8528 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8529 *
8530 * The size of each ring is fixed in the firmware, but the location is
8531 * configurable.
8532 */
8533 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8534 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8535 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8536 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8537 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8538 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8539 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8540
fdb72b38 8541 /* Disable the mini ring */
63c3a66f 8542 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8543 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8544 BDINFO_FLAGS_DISABLED);
8545
fdb72b38
MC
8546 /* Program the jumbo buffer descriptor ring control
8547 * blocks on those devices that have them.
8548 */
a0512944 8549 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8550 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8551
63c3a66f 8552 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8553 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8554 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8555 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8556 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8557 val = TG3_RX_JMB_RING_SIZE(tp) <<
8558 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8559 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8560 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8561 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8562 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8563 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8564 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8565 } else {
8566 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8567 BDINFO_FLAGS_DISABLED);
8568 }
8569
63c3a66f 8570 if (tg3_flag(tp, 57765_PLUS)) {
7cb32cf2 8571 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8572 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8573 else
de9f5230 8574 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8575 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8576 val |= (TG3_RX_STD_DMA_SZ << 2);
8577 } else
04380d40 8578 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8579 } else
de9f5230 8580 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8581
8582 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8583
411da640 8584 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8585 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8586
63c3a66f
JP
8587 tpr->rx_jmb_prod_idx =
8588 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8589 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8590
2d31ecaf
MC
8591 tg3_rings_reset(tp);
8592
1da177e4 8593 /* Initialize MAC address and backoff seed. */
986e0aeb 8594 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8595
8596 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8597 tw32(MAC_RX_MTU_SIZE,
8598 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8599
8600 /* The slot time is changed by tg3_setup_phy if we
8601 * run at gigabit with half duplex.
8602 */
f2096f94
MC
8603 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8604 (6 << TX_LENGTHS_IPG_SHIFT) |
8605 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8606
8607 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8608 val |= tr32(MAC_TX_LENGTHS) &
8609 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8610 TX_LENGTHS_CNT_DWN_VAL_MSK);
8611
8612 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8613
8614 /* Receive rules. */
8615 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8616 tw32(RCVLPC_CONFIG, 0x0181);
8617
8618 /* Calculate RDMAC_MODE setting early, we need it to determine
8619 * the RCVLPC_STATE_ENABLE mask.
8620 */
8621 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8622 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8623 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8624 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8625 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8626
deabaac8 8627 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8628 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8629
57e6983c 8630 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8631 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8632 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8633 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8634 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8635 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8636
c5908939
MC
8637 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8638 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8639 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8640 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8641 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8642 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8643 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8644 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8645 }
8646 }
8647
63c3a66f 8648 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8649 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8650
63c3a66f
JP
8651 if (tg3_flag(tp, HW_TSO_1) ||
8652 tg3_flag(tp, HW_TSO_2) ||
8653 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8654 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8655
108a6c16 8656 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8657 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8658 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8659 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8660
f2096f94
MC
8661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8662 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8663
41a8a7ee
MC
8664 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8665 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8666 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8667 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8668 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8669 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8670 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8671 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8672 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8673 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8674 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8675 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8676 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8677 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8678 }
41a8a7ee
MC
8679 tw32(TG3_RDMA_RSRVCTRL_REG,
8680 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8681 }
8682
d78b59f5
MC
8683 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8684 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8685 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8686 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8687 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8688 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8689 }
8690
1da177e4 8691 /* Receive/send statistics. */
63c3a66f 8692 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8693 val = tr32(RCVLPC_STATS_ENABLE);
8694 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8695 tw32(RCVLPC_STATS_ENABLE, val);
8696 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8697 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8698 val = tr32(RCVLPC_STATS_ENABLE);
8699 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8700 tw32(RCVLPC_STATS_ENABLE, val);
8701 } else {
8702 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8703 }
8704 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8705 tw32(SNDDATAI_STATSENAB, 0xffffff);
8706 tw32(SNDDATAI_STATSCTRL,
8707 (SNDDATAI_SCTRL_ENABLE |
8708 SNDDATAI_SCTRL_FASTUPD));
8709
8710 /* Setup host coalescing engine. */
8711 tw32(HOSTCC_MODE, 0);
8712 for (i = 0; i < 2000; i++) {
8713 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8714 break;
8715 udelay(10);
8716 }
8717
d244c892 8718 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8719
63c3a66f 8720 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8721 /* Status/statistics block address. See tg3_timer,
8722 * the tg3_periodic_fetch_stats call there, and
8723 * tg3_get_stats to see how this works for 5705/5750 chips.
8724 */
1da177e4
LT
8725 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8726 ((u64) tp->stats_mapping >> 32));
8727 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8728 ((u64) tp->stats_mapping & 0xffffffff));
8729 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8730
1da177e4 8731 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8732
8733 /* Clear statistics and status block memory areas */
8734 for (i = NIC_SRAM_STATS_BLK;
8735 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8736 i += sizeof(u32)) {
8737 tg3_write_mem(tp, i, 0);
8738 udelay(40);
8739 }
1da177e4
LT
8740 }
8741
8742 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8743
8744 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8745 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8746 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8747 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8748
f07e9af3
MC
8749 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8750 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8751 /* reset to prevent losing 1st rx packet intermittently */
8752 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8753 udelay(10);
8754 }
8755
3bda1258 8756 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8757 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8758 MAC_MODE_FHDE_ENABLE;
8759 if (tg3_flag(tp, ENABLE_APE))
8760 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8761 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8762 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8763 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8764 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8765 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8766 udelay(40);
8767
314fba34 8768 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8769 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8770 * register to preserve the GPIO settings for LOMs. The GPIOs,
8771 * whether used as inputs or outputs, are set by boot code after
8772 * reset.
8773 */
63c3a66f 8774 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8775 u32 gpio_mask;
8776
9d26e213
MC
8777 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8778 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8779 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8780
8781 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8782 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8783 GRC_LCLCTRL_GPIO_OUTPUT3;
8784
af36e6b6
MC
8785 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8786 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8787
aaf84465 8788 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8789 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8790
8791 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8792 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8793 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8794 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8795 }
1da177e4
LT
8796 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8797 udelay(100);
8798
63c3a66f 8799 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8800 val = tr32(MSGINT_MODE);
8801 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8802 tw32(MSGINT_MODE, val);
8803 }
8804
63c3a66f 8805 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8806 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8807 udelay(40);
8808 }
8809
8810 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8811 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8812 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8813 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8814 WDMAC_MODE_LNGREAD_ENAB);
8815
c5908939
MC
8816 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8817 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8818 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8819 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8820 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8821 /* nothing */
8822 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8823 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8824 val |= WDMAC_MODE_RX_ACCEL;
8825 }
8826 }
8827
d9ab5ad1 8828 /* Enable host coalescing bug fix */
63c3a66f 8829 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8830 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8831
788a035e
MC
8832 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8833 val |= WDMAC_MODE_BURST_ALL_DATA;
8834
1da177e4
LT
8835 tw32_f(WDMAC_MODE, val);
8836 udelay(40);
8837
63c3a66f 8838 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8839 u16 pcix_cmd;
8840
8841 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8842 &pcix_cmd);
1da177e4 8843 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8844 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8845 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8846 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8847 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8848 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8849 }
9974a356
MC
8850 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8851 pcix_cmd);
1da177e4
LT
8852 }
8853
8854 tw32_f(RDMAC_MODE, rdmac_mode);
8855 udelay(40);
8856
8857 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8858 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8859 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8860
8861 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8862 tw32(SNDDATAC_MODE,
8863 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8864 else
8865 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8866
1da177e4
LT
8867 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8868 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8869 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8870 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8871 val |= RCVDBDI_MODE_LRG_RING_SZ;
8872 tw32(RCVDBDI_MODE, val);
1da177e4 8873 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8874 if (tg3_flag(tp, HW_TSO_1) ||
8875 tg3_flag(tp, HW_TSO_2) ||
8876 tg3_flag(tp, HW_TSO_3))
1da177e4 8877 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8878 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8879 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8880 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8881 tw32(SNDBDI_MODE, val);
1da177e4
LT
8882 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8883
8884 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8885 err = tg3_load_5701_a0_firmware_fix(tp);
8886 if (err)
8887 return err;
8888 }
8889
63c3a66f 8890 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8891 err = tg3_load_tso_firmware(tp);
8892 if (err)
8893 return err;
8894 }
1da177e4
LT
8895
8896 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8897
63c3a66f 8898 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8899 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8900 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8901
8902 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8903 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8904 tp->tx_mode &= ~val;
8905 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8906 }
8907
1da177e4
LT
8908 tw32_f(MAC_TX_MODE, tp->tx_mode);
8909 udelay(100);
8910
63c3a66f 8911 if (tg3_flag(tp, ENABLE_RSS)) {
9d53fa12 8912 int i = 0;
baf8a94a 8913 u32 reg = MAC_RSS_INDIR_TBL_0;
baf8a94a 8914
9d53fa12
MC
8915 if (tp->irq_cnt == 2) {
8916 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8917 tw32(reg, 0x0);
8918 reg += 4;
8919 }
8920 } else {
8921 u32 val;
baf8a94a 8922
9d53fa12
MC
8923 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8924 val = i % (tp->irq_cnt - 1);
8925 i++;
8926 for (; i % 8; i++) {
8927 val <<= 4;
8928 val |= (i % (tp->irq_cnt - 1));
8929 }
baf8a94a
MC
8930 tw32(reg, val);
8931 reg += 4;
8932 }
8933 }
8934
8935 /* Setup the "secret" hash key. */
8936 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8937 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8938 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8939 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8940 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8941 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8942 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8943 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8944 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8945 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8946 }
8947
1da177e4 8948 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8949 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8950 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8951
63c3a66f 8952 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8953 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8954 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8955 RX_MODE_RSS_IPV6_HASH_EN |
8956 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8957 RX_MODE_RSS_IPV4_HASH_EN |
8958 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8959
1da177e4
LT
8960 tw32_f(MAC_RX_MODE, tp->rx_mode);
8961 udelay(10);
8962
1da177e4
LT
8963 tw32(MAC_LED_CTRL, tp->led_ctrl);
8964
8965 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8966 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8967 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8968 udelay(10);
8969 }
8970 tw32_f(MAC_RX_MODE, tp->rx_mode);
8971 udelay(10);
8972
f07e9af3 8973 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8974 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8975 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8976 /* Set drive transmission level to 1.2V */
8977 /* only if the signal pre-emphasis bit is not set */
8978 val = tr32(MAC_SERDES_CFG);
8979 val &= 0xfffff000;
8980 val |= 0x880;
8981 tw32(MAC_SERDES_CFG, val);
8982 }
8983 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8984 tw32(MAC_SERDES_CFG, 0x616000);
8985 }
8986
8987 /* Prevent chip from dropping frames when flow control
8988 * is enabled.
8989 */
666bc831
MC
8990 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8991 val = 1;
8992 else
8993 val = 2;
8994 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8995
8996 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8997 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 8998 /* Use hardware link auto-negotiation */
63c3a66f 8999 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9000 }
9001
f07e9af3 9002 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9003 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9004 u32 tmp;
9005
9006 tmp = tr32(SERDES_RX_CTRL);
9007 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9008 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9009 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9010 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9011 }
9012
63c3a66f 9013 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
9014 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9015 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
9016 tp->link_config.speed = tp->link_config.orig_speed;
9017 tp->link_config.duplex = tp->link_config.orig_duplex;
9018 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9019 }
1da177e4 9020
dd477003
MC
9021 err = tg3_setup_phy(tp, 0);
9022 if (err)
9023 return err;
1da177e4 9024
f07e9af3
MC
9025 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9026 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9027 u32 tmp;
9028
9029 /* Clear CRC stats. */
9030 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9031 tg3_writephy(tp, MII_TG3_TEST1,
9032 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9033 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9034 }
1da177e4
LT
9035 }
9036 }
9037
9038 __tg3_set_rx_mode(tp->dev);
9039
9040 /* Initialize receive rules. */
9041 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9042 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9043 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9044 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9045
63c3a66f 9046 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9047 limit = 8;
9048 else
9049 limit = 16;
63c3a66f 9050 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9051 limit -= 4;
9052 switch (limit) {
9053 case 16:
9054 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9055 case 15:
9056 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9057 case 14:
9058 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9059 case 13:
9060 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9061 case 12:
9062 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9063 case 11:
9064 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9065 case 10:
9066 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9067 case 9:
9068 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9069 case 8:
9070 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9071 case 7:
9072 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9073 case 6:
9074 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9075 case 5:
9076 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9077 case 4:
9078 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9079 case 3:
9080 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9081 case 2:
9082 case 1:
9083
9084 default:
9085 break;
855e1111 9086 }
1da177e4 9087
63c3a66f 9088 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9089 /* Write our heartbeat update interval to APE. */
9090 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9091 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9092
1da177e4
LT
9093 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9094
1da177e4
LT
9095 return 0;
9096}
9097
9098/* Called at device open time to get the chip ready for
9099 * packet processing. Invoked with tp->lock held.
9100 */
8e7a22e3 9101static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9102{
1da177e4
LT
9103 tg3_switch_clocks(tp);
9104
9105 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9106
2f751b67 9107 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9108}
9109
9110#define TG3_STAT_ADD32(PSTAT, REG) \
9111do { u32 __val = tr32(REG); \
9112 (PSTAT)->low += __val; \
9113 if ((PSTAT)->low < __val) \
9114 (PSTAT)->high += 1; \
9115} while (0)
9116
9117static void tg3_periodic_fetch_stats(struct tg3 *tp)
9118{
9119 struct tg3_hw_stats *sp = tp->hw_stats;
9120
9121 if (!netif_carrier_ok(tp->dev))
9122 return;
9123
9124 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9125 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9126 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9127 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9128 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9129 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9130 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9131 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9132 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9133 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9134 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9135 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9136 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9137
9138 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9139 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9140 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9141 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9142 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9143 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9144 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9145 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9146 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9147 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9148 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9149 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9150 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9151 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9152
9153 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9154 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9155 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9156 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9157 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9158 } else {
9159 u32 val = tr32(HOSTCC_FLOW_ATTN);
9160 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9161 if (val) {
9162 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9163 sp->rx_discards.low += val;
9164 if (sp->rx_discards.low < val)
9165 sp->rx_discards.high += 1;
9166 }
9167 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9168 }
463d305b 9169 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9170}
9171
0e6cf6a9
MC
9172static void tg3_chk_missed_msi(struct tg3 *tp)
9173{
9174 u32 i;
9175
9176 for (i = 0; i < tp->irq_cnt; i++) {
9177 struct tg3_napi *tnapi = &tp->napi[i];
9178
9179 if (tg3_has_work(tnapi)) {
9180 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9181 tnapi->last_tx_cons == tnapi->tx_cons) {
9182 if (tnapi->chk_msi_cnt < 1) {
9183 tnapi->chk_msi_cnt++;
9184 return;
9185 }
9186 tw32_mailbox(tnapi->int_mbox,
9187 tnapi->last_tag << 24);
9188 }
9189 }
9190 tnapi->chk_msi_cnt = 0;
9191 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9192 tnapi->last_tx_cons = tnapi->tx_cons;
9193 }
9194}
9195
1da177e4
LT
9196static void tg3_timer(unsigned long __opaque)
9197{
9198 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9199
f475f163
MC
9200 if (tp->irq_sync)
9201 goto restart_timer;
9202
f47c11ee 9203 spin_lock(&tp->lock);
1da177e4 9204
0e6cf6a9
MC
9205 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9206 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9207 tg3_chk_missed_msi(tp);
9208
63c3a66f 9209 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9210 /* All of this garbage is because when using non-tagged
9211 * IRQ status the mailbox/status_block protocol the chip
9212 * uses with the cpu is race prone.
9213 */
898a56f8 9214 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9215 tw32(GRC_LOCAL_CTRL,
9216 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9217 } else {
9218 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9219 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9220 }
1da177e4 9221
fac9b83e 9222 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
63c3a66f 9223 tg3_flag_set(tp, RESTART_TIMER);
f47c11ee 9224 spin_unlock(&tp->lock);
fac9b83e
DM
9225 schedule_work(&tp->reset_task);
9226 return;
9227 }
1da177e4
LT
9228 }
9229
1da177e4
LT
9230 /* This part only runs once per second. */
9231 if (!--tp->timer_counter) {
63c3a66f 9232 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9233 tg3_periodic_fetch_stats(tp);
9234
b0c5943f
MC
9235 if (tp->setlpicnt && !--tp->setlpicnt)
9236 tg3_phy_eee_enable(tp);
52b02d04 9237
63c3a66f 9238 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9239 u32 mac_stat;
9240 int phy_event;
9241
9242 mac_stat = tr32(MAC_STATUS);
9243
9244 phy_event = 0;
f07e9af3 9245 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9246 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9247 phy_event = 1;
9248 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9249 phy_event = 1;
9250
9251 if (phy_event)
9252 tg3_setup_phy(tp, 0);
63c3a66f 9253 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9254 u32 mac_stat = tr32(MAC_STATUS);
9255 int need_setup = 0;
9256
9257 if (netif_carrier_ok(tp->dev) &&
9258 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9259 need_setup = 1;
9260 }
be98da6a 9261 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9262 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9263 MAC_STATUS_SIGNAL_DET))) {
9264 need_setup = 1;
9265 }
9266 if (need_setup) {
3d3ebe74
MC
9267 if (!tp->serdes_counter) {
9268 tw32_f(MAC_MODE,
9269 (tp->mac_mode &
9270 ~MAC_MODE_PORT_MODE_MASK));
9271 udelay(40);
9272 tw32_f(MAC_MODE, tp->mac_mode);
9273 udelay(40);
9274 }
1da177e4
LT
9275 tg3_setup_phy(tp, 0);
9276 }
f07e9af3 9277 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9278 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9279 tg3_serdes_parallel_detect(tp);
57d8b880 9280 }
1da177e4
LT
9281
9282 tp->timer_counter = tp->timer_multiplier;
9283 }
9284
130b8e4d
MC
9285 /* Heartbeat is only sent once every 2 seconds.
9286 *
9287 * The heartbeat is to tell the ASF firmware that the host
9288 * driver is still alive. In the event that the OS crashes,
9289 * ASF needs to reset the hardware to free up the FIFO space
9290 * that may be filled with rx packets destined for the host.
9291 * If the FIFO is full, ASF will no longer function properly.
9292 *
9293 * Unintended resets have been reported on real time kernels
9294 * where the timer doesn't run on time. Netpoll will also have
9295 * same problem.
9296 *
9297 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9298 * to check the ring condition when the heartbeat is expiring
9299 * before doing the reset. This will prevent most unintended
9300 * resets.
9301 */
1da177e4 9302 if (!--tp->asf_counter) {
63c3a66f 9303 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9304 tg3_wait_for_event_ack(tp);
9305
bbadf503 9306 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9307 FWCMD_NICDRV_ALIVE3);
bbadf503 9308 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9309 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9310 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9311
9312 tg3_generate_fw_event(tp);
1da177e4
LT
9313 }
9314 tp->asf_counter = tp->asf_multiplier;
9315 }
9316
f47c11ee 9317 spin_unlock(&tp->lock);
1da177e4 9318
f475f163 9319restart_timer:
1da177e4
LT
9320 tp->timer.expires = jiffies + tp->timer_offset;
9321 add_timer(&tp->timer);
9322}
9323
4f125f42 9324static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9325{
7d12e780 9326 irq_handler_t fn;
fcfa0a32 9327 unsigned long flags;
4f125f42
MC
9328 char *name;
9329 struct tg3_napi *tnapi = &tp->napi[irq_num];
9330
9331 if (tp->irq_cnt == 1)
9332 name = tp->dev->name;
9333 else {
9334 name = &tnapi->irq_lbl[0];
9335 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9336 name[IFNAMSIZ-1] = 0;
9337 }
fcfa0a32 9338
63c3a66f 9339 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9340 fn = tg3_msi;
63c3a66f 9341 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9342 fn = tg3_msi_1shot;
ab392d2d 9343 flags = 0;
fcfa0a32
MC
9344 } else {
9345 fn = tg3_interrupt;
63c3a66f 9346 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9347 fn = tg3_interrupt_tagged;
ab392d2d 9348 flags = IRQF_SHARED;
fcfa0a32 9349 }
4f125f42
MC
9350
9351 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9352}
9353
7938109f
MC
9354static int tg3_test_interrupt(struct tg3 *tp)
9355{
09943a18 9356 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9357 struct net_device *dev = tp->dev;
b16250e3 9358 int err, i, intr_ok = 0;
f6eb9b1f 9359 u32 val;
7938109f 9360
d4bc3927
MC
9361 if (!netif_running(dev))
9362 return -ENODEV;
9363
7938109f
MC
9364 tg3_disable_ints(tp);
9365
4f125f42 9366 free_irq(tnapi->irq_vec, tnapi);
7938109f 9367
f6eb9b1f
MC
9368 /*
9369 * Turn off MSI one shot mode. Otherwise this test has no
9370 * observable way to know whether the interrupt was delivered.
9371 */
3aa1cdf8 9372 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9373 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9374 tw32(MSGINT_MODE, val);
9375 }
9376
4f125f42 9377 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9378 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9379 if (err)
9380 return err;
9381
898a56f8 9382 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9383 tg3_enable_ints(tp);
9384
9385 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9386 tnapi->coal_now);
7938109f
MC
9387
9388 for (i = 0; i < 5; i++) {
b16250e3
MC
9389 u32 int_mbox, misc_host_ctrl;
9390
898a56f8 9391 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9392 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9393
9394 if ((int_mbox != 0) ||
9395 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9396 intr_ok = 1;
7938109f 9397 break;
b16250e3
MC
9398 }
9399
3aa1cdf8
MC
9400 if (tg3_flag(tp, 57765_PLUS) &&
9401 tnapi->hw_status->status_tag != tnapi->last_tag)
9402 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9403
7938109f
MC
9404 msleep(10);
9405 }
9406
9407 tg3_disable_ints(tp);
9408
4f125f42 9409 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9410
4f125f42 9411 err = tg3_request_irq(tp, 0);
7938109f
MC
9412
9413 if (err)
9414 return err;
9415
f6eb9b1f
MC
9416 if (intr_ok) {
9417 /* Reenable MSI one shot mode. */
3aa1cdf8 9418 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9419 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9420 tw32(MSGINT_MODE, val);
9421 }
7938109f 9422 return 0;
f6eb9b1f 9423 }
7938109f
MC
9424
9425 return -EIO;
9426}
9427
9428/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9429 * successfully restored
9430 */
9431static int tg3_test_msi(struct tg3 *tp)
9432{
7938109f
MC
9433 int err;
9434 u16 pci_cmd;
9435
63c3a66f 9436 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9437 return 0;
9438
9439 /* Turn off SERR reporting in case MSI terminates with Master
9440 * Abort.
9441 */
9442 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9443 pci_write_config_word(tp->pdev, PCI_COMMAND,
9444 pci_cmd & ~PCI_COMMAND_SERR);
9445
9446 err = tg3_test_interrupt(tp);
9447
9448 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9449
9450 if (!err)
9451 return 0;
9452
9453 /* other failures */
9454 if (err != -EIO)
9455 return err;
9456
9457 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9458 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9459 "to INTx mode. Please report this failure to the PCI "
9460 "maintainer and include system chipset information\n");
7938109f 9461
4f125f42 9462 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9463
7938109f
MC
9464 pci_disable_msi(tp->pdev);
9465
63c3a66f 9466 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9467 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9468
4f125f42 9469 err = tg3_request_irq(tp, 0);
7938109f
MC
9470 if (err)
9471 return err;
9472
9473 /* Need to reset the chip because the MSI cycle may have terminated
9474 * with Master Abort.
9475 */
f47c11ee 9476 tg3_full_lock(tp, 1);
7938109f 9477
944d980e 9478 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9479 err = tg3_init_hw(tp, 1);
7938109f 9480
f47c11ee 9481 tg3_full_unlock(tp);
7938109f
MC
9482
9483 if (err)
4f125f42 9484 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9485
9486 return err;
9487}
9488
9e9fd12d
MC
9489static int tg3_request_firmware(struct tg3 *tp)
9490{
9491 const __be32 *fw_data;
9492
9493 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9494 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9495 tp->fw_needed);
9e9fd12d
MC
9496 return -ENOENT;
9497 }
9498
9499 fw_data = (void *)tp->fw->data;
9500
9501 /* Firmware blob starts with version numbers, followed by
9502 * start address and _full_ length including BSS sections
9503 * (which must be longer than the actual data, of course
9504 */
9505
9506 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9507 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9508 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9509 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9510 release_firmware(tp->fw);
9511 tp->fw = NULL;
9512 return -EINVAL;
9513 }
9514
9515 /* We no longer need firmware; we have it. */
9516 tp->fw_needed = NULL;
9517 return 0;
9518}
9519
679563f4
MC
9520static bool tg3_enable_msix(struct tg3 *tp)
9521{
9522 int i, rc, cpus = num_online_cpus();
9523 struct msix_entry msix_ent[tp->irq_max];
9524
9525 if (cpus == 1)
9526 /* Just fallback to the simpler MSI mode. */
9527 return false;
9528
9529 /*
9530 * We want as many rx rings enabled as there are cpus.
9531 * The first MSIX vector only deals with link interrupts, etc,
9532 * so we add one to the number of vectors we are requesting.
9533 */
9534 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9535
9536 for (i = 0; i < tp->irq_max; i++) {
9537 msix_ent[i].entry = i;
9538 msix_ent[i].vector = 0;
9539 }
9540
9541 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9542 if (rc < 0) {
9543 return false;
9544 } else if (rc != 0) {
679563f4
MC
9545 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9546 return false;
05dbe005
JP
9547 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9548 tp->irq_cnt, rc);
679563f4
MC
9549 tp->irq_cnt = rc;
9550 }
9551
9552 for (i = 0; i < tp->irq_max; i++)
9553 tp->napi[i].irq_vec = msix_ent[i].vector;
9554
2ddaad39
BH
9555 netif_set_real_num_tx_queues(tp->dev, 1);
9556 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9557 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9558 pci_disable_msix(tp->pdev);
9559 return false;
9560 }
b92b9040
MC
9561
9562 if (tp->irq_cnt > 1) {
63c3a66f 9563 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9564
9565 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9566 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9567 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9568 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9569 }
9570 }
2430b031 9571
679563f4
MC
9572 return true;
9573}
9574
07b0173c
MC
9575static void tg3_ints_init(struct tg3 *tp)
9576{
63c3a66f
JP
9577 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9578 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9579 /* All MSI supporting chips should support tagged
9580 * status. Assert that this is the case.
9581 */
5129c3a3
MC
9582 netdev_warn(tp->dev,
9583 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9584 goto defcfg;
07b0173c 9585 }
4f125f42 9586
63c3a66f
JP
9587 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9588 tg3_flag_set(tp, USING_MSIX);
9589 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9590 tg3_flag_set(tp, USING_MSI);
679563f4 9591
63c3a66f 9592 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9593 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9594 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9595 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9596 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9597 }
9598defcfg:
63c3a66f 9599 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9600 tp->irq_cnt = 1;
9601 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9602 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9603 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9604 }
07b0173c
MC
9605}
9606
9607static void tg3_ints_fini(struct tg3 *tp)
9608{
63c3a66f 9609 if (tg3_flag(tp, USING_MSIX))
679563f4 9610 pci_disable_msix(tp->pdev);
63c3a66f 9611 else if (tg3_flag(tp, USING_MSI))
679563f4 9612 pci_disable_msi(tp->pdev);
63c3a66f
JP
9613 tg3_flag_clear(tp, USING_MSI);
9614 tg3_flag_clear(tp, USING_MSIX);
9615 tg3_flag_clear(tp, ENABLE_RSS);
9616 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9617}
9618
1da177e4
LT
9619static int tg3_open(struct net_device *dev)
9620{
9621 struct tg3 *tp = netdev_priv(dev);
4f125f42 9622 int i, err;
1da177e4 9623
9e9fd12d
MC
9624 if (tp->fw_needed) {
9625 err = tg3_request_firmware(tp);
9626 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9627 if (err)
9628 return err;
9629 } else if (err) {
05dbe005 9630 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9631 tg3_flag_clear(tp, TSO_CAPABLE);
9632 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9633 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9634 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9635 }
9636 }
9637
c49a1561
MC
9638 netif_carrier_off(tp->dev);
9639
c866b7ea 9640 err = tg3_power_up(tp);
2f751b67 9641 if (err)
bc1c7567 9642 return err;
2f751b67
MC
9643
9644 tg3_full_lock(tp, 0);
bc1c7567 9645
1da177e4 9646 tg3_disable_ints(tp);
63c3a66f 9647 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9648
f47c11ee 9649 tg3_full_unlock(tp);
1da177e4 9650
679563f4
MC
9651 /*
9652 * Setup interrupts first so we know how
9653 * many NAPI resources to allocate
9654 */
9655 tg3_ints_init(tp);
9656
1da177e4
LT
9657 /* The placement of this call is tied
9658 * to the setup and use of Host TX descriptors.
9659 */
9660 err = tg3_alloc_consistent(tp);
9661 if (err)
679563f4 9662 goto err_out1;
88b06bc2 9663
66cfd1bd
MC
9664 tg3_napi_init(tp);
9665
fed97810 9666 tg3_napi_enable(tp);
1da177e4 9667
4f125f42
MC
9668 for (i = 0; i < tp->irq_cnt; i++) {
9669 struct tg3_napi *tnapi = &tp->napi[i];
9670 err = tg3_request_irq(tp, i);
9671 if (err) {
9672 for (i--; i >= 0; i--)
9673 free_irq(tnapi->irq_vec, tnapi);
9674 break;
9675 }
9676 }
1da177e4 9677
07b0173c 9678 if (err)
679563f4 9679 goto err_out2;
bea3348e 9680
f47c11ee 9681 tg3_full_lock(tp, 0);
1da177e4 9682
8e7a22e3 9683 err = tg3_init_hw(tp, 1);
1da177e4 9684 if (err) {
944d980e 9685 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9686 tg3_free_rings(tp);
9687 } else {
0e6cf6a9
MC
9688 if (tg3_flag(tp, TAGGED_STATUS) &&
9689 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9690 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
fac9b83e
DM
9691 tp->timer_offset = HZ;
9692 else
9693 tp->timer_offset = HZ / 10;
9694
9695 BUG_ON(tp->timer_offset > HZ);
9696 tp->timer_counter = tp->timer_multiplier =
9697 (HZ / tp->timer_offset);
9698 tp->asf_counter = tp->asf_multiplier =
28fbef78 9699 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9700
9701 init_timer(&tp->timer);
9702 tp->timer.expires = jiffies + tp->timer_offset;
9703 tp->timer.data = (unsigned long) tp;
9704 tp->timer.function = tg3_timer;
1da177e4
LT
9705 }
9706
f47c11ee 9707 tg3_full_unlock(tp);
1da177e4 9708
07b0173c 9709 if (err)
679563f4 9710 goto err_out3;
1da177e4 9711
63c3a66f 9712 if (tg3_flag(tp, USING_MSI)) {
7938109f 9713 err = tg3_test_msi(tp);
fac9b83e 9714
7938109f 9715 if (err) {
f47c11ee 9716 tg3_full_lock(tp, 0);
944d980e 9717 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9718 tg3_free_rings(tp);
f47c11ee 9719 tg3_full_unlock(tp);
7938109f 9720
679563f4 9721 goto err_out2;
7938109f 9722 }
fcfa0a32 9723
63c3a66f 9724 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9725 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9726
f6eb9b1f
MC
9727 tw32(PCIE_TRANSACTION_CFG,
9728 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9729 }
7938109f
MC
9730 }
9731
b02fd9e3
MC
9732 tg3_phy_start(tp);
9733
f47c11ee 9734 tg3_full_lock(tp, 0);
1da177e4 9735
7938109f 9736 add_timer(&tp->timer);
63c3a66f 9737 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9738 tg3_enable_ints(tp);
9739
f47c11ee 9740 tg3_full_unlock(tp);
1da177e4 9741
fe5f5787 9742 netif_tx_start_all_queues(dev);
1da177e4 9743
06c03c02
MB
9744 /*
9745 * Reset loopback feature if it was turned on while the device was down
9746 * make sure that it's installed properly now.
9747 */
9748 if (dev->features & NETIF_F_LOOPBACK)
9749 tg3_set_loopback(dev, dev->features);
9750
1da177e4 9751 return 0;
07b0173c 9752
679563f4 9753err_out3:
4f125f42
MC
9754 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9755 struct tg3_napi *tnapi = &tp->napi[i];
9756 free_irq(tnapi->irq_vec, tnapi);
9757 }
07b0173c 9758
679563f4 9759err_out2:
fed97810 9760 tg3_napi_disable(tp);
66cfd1bd 9761 tg3_napi_fini(tp);
07b0173c 9762 tg3_free_consistent(tp);
679563f4
MC
9763
9764err_out1:
9765 tg3_ints_fini(tp);
cd0d7228
MC
9766 tg3_frob_aux_power(tp, false);
9767 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9768 return err;
1da177e4
LT
9769}
9770
511d2224
ED
9771static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9772 struct rtnl_link_stats64 *);
1da177e4
LT
9773static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9774
9775static int tg3_close(struct net_device *dev)
9776{
4f125f42 9777 int i;
1da177e4
LT
9778 struct tg3 *tp = netdev_priv(dev);
9779
fed97810 9780 tg3_napi_disable(tp);
28e53bdd 9781 cancel_work_sync(&tp->reset_task);
7faa006f 9782
fe5f5787 9783 netif_tx_stop_all_queues(dev);
1da177e4
LT
9784
9785 del_timer_sync(&tp->timer);
9786
24bb4fb6
MC
9787 tg3_phy_stop(tp);
9788
f47c11ee 9789 tg3_full_lock(tp, 1);
1da177e4
LT
9790
9791 tg3_disable_ints(tp);
9792
944d980e 9793 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9794 tg3_free_rings(tp);
63c3a66f 9795 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9796
f47c11ee 9797 tg3_full_unlock(tp);
1da177e4 9798
4f125f42
MC
9799 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9800 struct tg3_napi *tnapi = &tp->napi[i];
9801 free_irq(tnapi->irq_vec, tnapi);
9802 }
07b0173c
MC
9803
9804 tg3_ints_fini(tp);
1da177e4 9805
511d2224
ED
9806 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9807
1da177e4
LT
9808 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9809 sizeof(tp->estats_prev));
9810
66cfd1bd
MC
9811 tg3_napi_fini(tp);
9812
1da177e4
LT
9813 tg3_free_consistent(tp);
9814
c866b7ea 9815 tg3_power_down(tp);
bc1c7567
MC
9816
9817 netif_carrier_off(tp->dev);
9818
1da177e4
LT
9819 return 0;
9820}
9821
511d2224 9822static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9823{
9824 return ((u64)val->high << 32) | ((u64)val->low);
9825}
9826
511d2224 9827static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9828{
9829 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9830
f07e9af3 9831 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9832 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9833 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9834 u32 val;
9835
f47c11ee 9836 spin_lock_bh(&tp->lock);
569a5df8
MC
9837 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9838 tg3_writephy(tp, MII_TG3_TEST1,
9839 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9840 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9841 } else
9842 val = 0;
f47c11ee 9843 spin_unlock_bh(&tp->lock);
1da177e4
LT
9844
9845 tp->phy_crc_errors += val;
9846
9847 return tp->phy_crc_errors;
9848 }
9849
9850 return get_stat64(&hw_stats->rx_fcs_errors);
9851}
9852
9853#define ESTAT_ADD(member) \
9854 estats->member = old_estats->member + \
511d2224 9855 get_stat64(&hw_stats->member)
1da177e4
LT
9856
9857static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9858{
9859 struct tg3_ethtool_stats *estats = &tp->estats;
9860 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9861 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9862
9863 if (!hw_stats)
9864 return old_estats;
9865
9866 ESTAT_ADD(rx_octets);
9867 ESTAT_ADD(rx_fragments);
9868 ESTAT_ADD(rx_ucast_packets);
9869 ESTAT_ADD(rx_mcast_packets);
9870 ESTAT_ADD(rx_bcast_packets);
9871 ESTAT_ADD(rx_fcs_errors);
9872 ESTAT_ADD(rx_align_errors);
9873 ESTAT_ADD(rx_xon_pause_rcvd);
9874 ESTAT_ADD(rx_xoff_pause_rcvd);
9875 ESTAT_ADD(rx_mac_ctrl_rcvd);
9876 ESTAT_ADD(rx_xoff_entered);
9877 ESTAT_ADD(rx_frame_too_long_errors);
9878 ESTAT_ADD(rx_jabbers);
9879 ESTAT_ADD(rx_undersize_packets);
9880 ESTAT_ADD(rx_in_length_errors);
9881 ESTAT_ADD(rx_out_length_errors);
9882 ESTAT_ADD(rx_64_or_less_octet_packets);
9883 ESTAT_ADD(rx_65_to_127_octet_packets);
9884 ESTAT_ADD(rx_128_to_255_octet_packets);
9885 ESTAT_ADD(rx_256_to_511_octet_packets);
9886 ESTAT_ADD(rx_512_to_1023_octet_packets);
9887 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9888 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9889 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9890 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9891 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9892
9893 ESTAT_ADD(tx_octets);
9894 ESTAT_ADD(tx_collisions);
9895 ESTAT_ADD(tx_xon_sent);
9896 ESTAT_ADD(tx_xoff_sent);
9897 ESTAT_ADD(tx_flow_control);
9898 ESTAT_ADD(tx_mac_errors);
9899 ESTAT_ADD(tx_single_collisions);
9900 ESTAT_ADD(tx_mult_collisions);
9901 ESTAT_ADD(tx_deferred);
9902 ESTAT_ADD(tx_excessive_collisions);
9903 ESTAT_ADD(tx_late_collisions);
9904 ESTAT_ADD(tx_collide_2times);
9905 ESTAT_ADD(tx_collide_3times);
9906 ESTAT_ADD(tx_collide_4times);
9907 ESTAT_ADD(tx_collide_5times);
9908 ESTAT_ADD(tx_collide_6times);
9909 ESTAT_ADD(tx_collide_7times);
9910 ESTAT_ADD(tx_collide_8times);
9911 ESTAT_ADD(tx_collide_9times);
9912 ESTAT_ADD(tx_collide_10times);
9913 ESTAT_ADD(tx_collide_11times);
9914 ESTAT_ADD(tx_collide_12times);
9915 ESTAT_ADD(tx_collide_13times);
9916 ESTAT_ADD(tx_collide_14times);
9917 ESTAT_ADD(tx_collide_15times);
9918 ESTAT_ADD(tx_ucast_packets);
9919 ESTAT_ADD(tx_mcast_packets);
9920 ESTAT_ADD(tx_bcast_packets);
9921 ESTAT_ADD(tx_carrier_sense_errors);
9922 ESTAT_ADD(tx_discards);
9923 ESTAT_ADD(tx_errors);
9924
9925 ESTAT_ADD(dma_writeq_full);
9926 ESTAT_ADD(dma_write_prioq_full);
9927 ESTAT_ADD(rxbds_empty);
9928 ESTAT_ADD(rx_discards);
9929 ESTAT_ADD(rx_errors);
9930 ESTAT_ADD(rx_threshold_hit);
9931
9932 ESTAT_ADD(dma_readq_full);
9933 ESTAT_ADD(dma_read_prioq_full);
9934 ESTAT_ADD(tx_comp_queue_full);
9935
9936 ESTAT_ADD(ring_set_send_prod_index);
9937 ESTAT_ADD(ring_status_update);
9938 ESTAT_ADD(nic_irqs);
9939 ESTAT_ADD(nic_avoided_irqs);
9940 ESTAT_ADD(nic_tx_threshold_hit);
9941
4452d099
MC
9942 ESTAT_ADD(mbuf_lwm_thresh_hit);
9943
1da177e4
LT
9944 return estats;
9945}
9946
511d2224
ED
9947static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9948 struct rtnl_link_stats64 *stats)
1da177e4
LT
9949{
9950 struct tg3 *tp = netdev_priv(dev);
511d2224 9951 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9952 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9953
9954 if (!hw_stats)
9955 return old_stats;
9956
9957 stats->rx_packets = old_stats->rx_packets +
9958 get_stat64(&hw_stats->rx_ucast_packets) +
9959 get_stat64(&hw_stats->rx_mcast_packets) +
9960 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9961
1da177e4
LT
9962 stats->tx_packets = old_stats->tx_packets +
9963 get_stat64(&hw_stats->tx_ucast_packets) +
9964 get_stat64(&hw_stats->tx_mcast_packets) +
9965 get_stat64(&hw_stats->tx_bcast_packets);
9966
9967 stats->rx_bytes = old_stats->rx_bytes +
9968 get_stat64(&hw_stats->rx_octets);
9969 stats->tx_bytes = old_stats->tx_bytes +
9970 get_stat64(&hw_stats->tx_octets);
9971
9972 stats->rx_errors = old_stats->rx_errors +
4f63b877 9973 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9974 stats->tx_errors = old_stats->tx_errors +
9975 get_stat64(&hw_stats->tx_errors) +
9976 get_stat64(&hw_stats->tx_mac_errors) +
9977 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9978 get_stat64(&hw_stats->tx_discards);
9979
9980 stats->multicast = old_stats->multicast +
9981 get_stat64(&hw_stats->rx_mcast_packets);
9982 stats->collisions = old_stats->collisions +
9983 get_stat64(&hw_stats->tx_collisions);
9984
9985 stats->rx_length_errors = old_stats->rx_length_errors +
9986 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9987 get_stat64(&hw_stats->rx_undersize_packets);
9988
9989 stats->rx_over_errors = old_stats->rx_over_errors +
9990 get_stat64(&hw_stats->rxbds_empty);
9991 stats->rx_frame_errors = old_stats->rx_frame_errors +
9992 get_stat64(&hw_stats->rx_align_errors);
9993 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9994 get_stat64(&hw_stats->tx_discards);
9995 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9996 get_stat64(&hw_stats->tx_carrier_sense_errors);
9997
9998 stats->rx_crc_errors = old_stats->rx_crc_errors +
9999 calc_crc_errors(tp);
10000
4f63b877
JL
10001 stats->rx_missed_errors = old_stats->rx_missed_errors +
10002 get_stat64(&hw_stats->rx_discards);
10003
b0057c51
ED
10004 stats->rx_dropped = tp->rx_dropped;
10005
1da177e4
LT
10006 return stats;
10007}
10008
10009static inline u32 calc_crc(unsigned char *buf, int len)
10010{
10011 u32 reg;
10012 u32 tmp;
10013 int j, k;
10014
10015 reg = 0xffffffff;
10016
10017 for (j = 0; j < len; j++) {
10018 reg ^= buf[j];
10019
10020 for (k = 0; k < 8; k++) {
10021 tmp = reg & 0x01;
10022
10023 reg >>= 1;
10024
859a5887 10025 if (tmp)
1da177e4 10026 reg ^= 0xedb88320;
1da177e4
LT
10027 }
10028 }
10029
10030 return ~reg;
10031}
10032
10033static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
10034{
10035 /* accept or reject all multicast frames */
10036 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
10037 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
10038 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10039 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10040}
10041
10042static void __tg3_set_rx_mode(struct net_device *dev)
10043{
10044 struct tg3 *tp = netdev_priv(dev);
10045 u32 rx_mode;
10046
10047 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10048 RX_MODE_KEEP_VLAN_TAG);
10049
bf933c80 10050#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
10051 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10052 * flag clear.
10053 */
63c3a66f 10054 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10055 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10056#endif
10057
10058 if (dev->flags & IFF_PROMISC) {
10059 /* Promiscuous mode. */
10060 rx_mode |= RX_MODE_PROMISC;
10061 } else if (dev->flags & IFF_ALLMULTI) {
10062 /* Accept all multicast. */
de6f31eb 10063 tg3_set_multi(tp, 1);
4cd24eaf 10064 } else if (netdev_mc_empty(dev)) {
1da177e4 10065 /* Reject all multicast. */
de6f31eb 10066 tg3_set_multi(tp, 0);
1da177e4
LT
10067 } else {
10068 /* Accept one or more multicast(s). */
22bedad3 10069 struct netdev_hw_addr *ha;
1da177e4
LT
10070 u32 mc_filter[4] = { 0, };
10071 u32 regidx;
10072 u32 bit;
10073 u32 crc;
10074
22bedad3
JP
10075 netdev_for_each_mc_addr(ha, dev) {
10076 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
10077 bit = ~crc & 0x7f;
10078 regidx = (bit & 0x60) >> 5;
10079 bit &= 0x1f;
10080 mc_filter[regidx] |= (1 << bit);
10081 }
10082
10083 tw32(MAC_HASH_REG_0, mc_filter[0]);
10084 tw32(MAC_HASH_REG_1, mc_filter[1]);
10085 tw32(MAC_HASH_REG_2, mc_filter[2]);
10086 tw32(MAC_HASH_REG_3, mc_filter[3]);
10087 }
10088
10089 if (rx_mode != tp->rx_mode) {
10090 tp->rx_mode = rx_mode;
10091 tw32_f(MAC_RX_MODE, rx_mode);
10092 udelay(10);
10093 }
10094}
10095
10096static void tg3_set_rx_mode(struct net_device *dev)
10097{
10098 struct tg3 *tp = netdev_priv(dev);
10099
e75f7c90
MC
10100 if (!netif_running(dev))
10101 return;
10102
f47c11ee 10103 tg3_full_lock(tp, 0);
1da177e4 10104 __tg3_set_rx_mode(dev);
f47c11ee 10105 tg3_full_unlock(tp);
1da177e4
LT
10106}
10107
1da177e4
LT
10108static int tg3_get_regs_len(struct net_device *dev)
10109{
97bd8e49 10110 return TG3_REG_BLK_SIZE;
1da177e4
LT
10111}
10112
10113static void tg3_get_regs(struct net_device *dev,
10114 struct ethtool_regs *regs, void *_p)
10115{
1da177e4 10116 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10117
10118 regs->version = 0;
10119
97bd8e49 10120 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10121
80096068 10122 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10123 return;
10124
f47c11ee 10125 tg3_full_lock(tp, 0);
1da177e4 10126
97bd8e49 10127 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10128
f47c11ee 10129 tg3_full_unlock(tp);
1da177e4
LT
10130}
10131
10132static int tg3_get_eeprom_len(struct net_device *dev)
10133{
10134 struct tg3 *tp = netdev_priv(dev);
10135
10136 return tp->nvram_size;
10137}
10138
1da177e4
LT
10139static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10140{
10141 struct tg3 *tp = netdev_priv(dev);
10142 int ret;
10143 u8 *pd;
b9fc7dc5 10144 u32 i, offset, len, b_offset, b_count;
a9dc529d 10145 __be32 val;
1da177e4 10146
63c3a66f 10147 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10148 return -EINVAL;
10149
80096068 10150 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10151 return -EAGAIN;
10152
1da177e4
LT
10153 offset = eeprom->offset;
10154 len = eeprom->len;
10155 eeprom->len = 0;
10156
10157 eeprom->magic = TG3_EEPROM_MAGIC;
10158
10159 if (offset & 3) {
10160 /* adjustments to start on required 4 byte boundary */
10161 b_offset = offset & 3;
10162 b_count = 4 - b_offset;
10163 if (b_count > len) {
10164 /* i.e. offset=1 len=2 */
10165 b_count = len;
10166 }
a9dc529d 10167 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10168 if (ret)
10169 return ret;
be98da6a 10170 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10171 len -= b_count;
10172 offset += b_count;
c6cdf436 10173 eeprom->len += b_count;
1da177e4
LT
10174 }
10175
25985edc 10176 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10177 pd = &data[eeprom->len];
10178 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10179 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10180 if (ret) {
10181 eeprom->len += i;
10182 return ret;
10183 }
1da177e4
LT
10184 memcpy(pd + i, &val, 4);
10185 }
10186 eeprom->len += i;
10187
10188 if (len & 3) {
10189 /* read last bytes not ending on 4 byte boundary */
10190 pd = &data[eeprom->len];
10191 b_count = len & 3;
10192 b_offset = offset + len - b_count;
a9dc529d 10193 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10194 if (ret)
10195 return ret;
b9fc7dc5 10196 memcpy(pd, &val, b_count);
1da177e4
LT
10197 eeprom->len += b_count;
10198 }
10199 return 0;
10200}
10201
6aa20a22 10202static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
10203
10204static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10205{
10206 struct tg3 *tp = netdev_priv(dev);
10207 int ret;
b9fc7dc5 10208 u32 offset, len, b_offset, odd_len;
1da177e4 10209 u8 *buf;
a9dc529d 10210 __be32 start, end;
1da177e4 10211
80096068 10212 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10213 return -EAGAIN;
10214
63c3a66f 10215 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10216 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10217 return -EINVAL;
10218
10219 offset = eeprom->offset;
10220 len = eeprom->len;
10221
10222 if ((b_offset = (offset & 3))) {
10223 /* adjustments to start on required 4 byte boundary */
a9dc529d 10224 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10225 if (ret)
10226 return ret;
1da177e4
LT
10227 len += b_offset;
10228 offset &= ~3;
1c8594b4
MC
10229 if (len < 4)
10230 len = 4;
1da177e4
LT
10231 }
10232
10233 odd_len = 0;
1c8594b4 10234 if (len & 3) {
1da177e4
LT
10235 /* adjustments to end on required 4 byte boundary */
10236 odd_len = 1;
10237 len = (len + 3) & ~3;
a9dc529d 10238 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10239 if (ret)
10240 return ret;
1da177e4
LT
10241 }
10242
10243 buf = data;
10244 if (b_offset || odd_len) {
10245 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10246 if (!buf)
1da177e4
LT
10247 return -ENOMEM;
10248 if (b_offset)
10249 memcpy(buf, &start, 4);
10250 if (odd_len)
10251 memcpy(buf+len-4, &end, 4);
10252 memcpy(buf + b_offset, data, eeprom->len);
10253 }
10254
10255 ret = tg3_nvram_write_block(tp, offset, len, buf);
10256
10257 if (buf != data)
10258 kfree(buf);
10259
10260 return ret;
10261}
10262
10263static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10264{
b02fd9e3
MC
10265 struct tg3 *tp = netdev_priv(dev);
10266
63c3a66f 10267 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10268 struct phy_device *phydev;
f07e9af3 10269 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10270 return -EAGAIN;
3f0e3ad7
MC
10271 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10272 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10273 }
6aa20a22 10274
1da177e4
LT
10275 cmd->supported = (SUPPORTED_Autoneg);
10276
f07e9af3 10277 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10278 cmd->supported |= (SUPPORTED_1000baseT_Half |
10279 SUPPORTED_1000baseT_Full);
10280
f07e9af3 10281 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10282 cmd->supported |= (SUPPORTED_100baseT_Half |
10283 SUPPORTED_100baseT_Full |
10284 SUPPORTED_10baseT_Half |
10285 SUPPORTED_10baseT_Full |
3bebab59 10286 SUPPORTED_TP);
ef348144
KK
10287 cmd->port = PORT_TP;
10288 } else {
1da177e4 10289 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10290 cmd->port = PORT_FIBRE;
10291 }
6aa20a22 10292
1da177e4 10293 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10294 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10295 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10296 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10297 cmd->advertising |= ADVERTISED_Pause;
10298 } else {
10299 cmd->advertising |= ADVERTISED_Pause |
10300 ADVERTISED_Asym_Pause;
10301 }
10302 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10303 cmd->advertising |= ADVERTISED_Asym_Pause;
10304 }
10305 }
1da177e4 10306 if (netif_running(dev)) {
70739497 10307 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10308 cmd->duplex = tp->link_config.active_duplex;
64c22182 10309 } else {
70739497 10310 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10311 cmd->duplex = DUPLEX_INVALID;
1da177e4 10312 }
882e9793 10313 cmd->phy_address = tp->phy_addr;
7e5856bd 10314 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10315 cmd->autoneg = tp->link_config.autoneg;
10316 cmd->maxtxpkt = 0;
10317 cmd->maxrxpkt = 0;
10318 return 0;
10319}
6aa20a22 10320
1da177e4
LT
10321static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10322{
10323 struct tg3 *tp = netdev_priv(dev);
25db0338 10324 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10325
63c3a66f 10326 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10327 struct phy_device *phydev;
f07e9af3 10328 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10329 return -EAGAIN;
3f0e3ad7
MC
10330 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10331 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10332 }
10333
7e5856bd
MC
10334 if (cmd->autoneg != AUTONEG_ENABLE &&
10335 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10336 return -EINVAL;
7e5856bd
MC
10337
10338 if (cmd->autoneg == AUTONEG_DISABLE &&
10339 cmd->duplex != DUPLEX_FULL &&
10340 cmd->duplex != DUPLEX_HALF)
37ff238d 10341 return -EINVAL;
1da177e4 10342
7e5856bd
MC
10343 if (cmd->autoneg == AUTONEG_ENABLE) {
10344 u32 mask = ADVERTISED_Autoneg |
10345 ADVERTISED_Pause |
10346 ADVERTISED_Asym_Pause;
10347
f07e9af3 10348 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10349 mask |= ADVERTISED_1000baseT_Half |
10350 ADVERTISED_1000baseT_Full;
10351
f07e9af3 10352 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10353 mask |= ADVERTISED_100baseT_Half |
10354 ADVERTISED_100baseT_Full |
10355 ADVERTISED_10baseT_Half |
10356 ADVERTISED_10baseT_Full |
10357 ADVERTISED_TP;
10358 else
10359 mask |= ADVERTISED_FIBRE;
10360
10361 if (cmd->advertising & ~mask)
10362 return -EINVAL;
10363
10364 mask &= (ADVERTISED_1000baseT_Half |
10365 ADVERTISED_1000baseT_Full |
10366 ADVERTISED_100baseT_Half |
10367 ADVERTISED_100baseT_Full |
10368 ADVERTISED_10baseT_Half |
10369 ADVERTISED_10baseT_Full);
10370
10371 cmd->advertising &= mask;
10372 } else {
f07e9af3 10373 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10374 if (speed != SPEED_1000)
7e5856bd
MC
10375 return -EINVAL;
10376
10377 if (cmd->duplex != DUPLEX_FULL)
10378 return -EINVAL;
10379 } else {
25db0338
DD
10380 if (speed != SPEED_100 &&
10381 speed != SPEED_10)
7e5856bd
MC
10382 return -EINVAL;
10383 }
10384 }
10385
f47c11ee 10386 tg3_full_lock(tp, 0);
1da177e4
LT
10387
10388 tp->link_config.autoneg = cmd->autoneg;
10389 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10390 tp->link_config.advertising = (cmd->advertising |
10391 ADVERTISED_Autoneg);
1da177e4
LT
10392 tp->link_config.speed = SPEED_INVALID;
10393 tp->link_config.duplex = DUPLEX_INVALID;
10394 } else {
10395 tp->link_config.advertising = 0;
25db0338 10396 tp->link_config.speed = speed;
1da177e4 10397 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10398 }
6aa20a22 10399
24fcad6b
MC
10400 tp->link_config.orig_speed = tp->link_config.speed;
10401 tp->link_config.orig_duplex = tp->link_config.duplex;
10402 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10403
1da177e4
LT
10404 if (netif_running(dev))
10405 tg3_setup_phy(tp, 1);
10406
f47c11ee 10407 tg3_full_unlock(tp);
6aa20a22 10408
1da177e4
LT
10409 return 0;
10410}
6aa20a22 10411
1da177e4
LT
10412static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10413{
10414 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10415
1da177e4
LT
10416 strcpy(info->driver, DRV_MODULE_NAME);
10417 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 10418 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
10419 strcpy(info->bus_info, pci_name(tp->pdev));
10420}
6aa20a22 10421
1da177e4
LT
10422static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10423{
10424 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10425
63c3a66f 10426 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10427 wol->supported = WAKE_MAGIC;
10428 else
10429 wol->supported = 0;
1da177e4 10430 wol->wolopts = 0;
63c3a66f 10431 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10432 wol->wolopts = WAKE_MAGIC;
10433 memset(&wol->sopass, 0, sizeof(wol->sopass));
10434}
6aa20a22 10435
1da177e4
LT
10436static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10437{
10438 struct tg3 *tp = netdev_priv(dev);
12dac075 10439 struct device *dp = &tp->pdev->dev;
6aa20a22 10440
1da177e4
LT
10441 if (wol->wolopts & ~WAKE_MAGIC)
10442 return -EINVAL;
10443 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10444 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10445 return -EINVAL;
6aa20a22 10446
f2dc0d18
RW
10447 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10448
f47c11ee 10449 spin_lock_bh(&tp->lock);
f2dc0d18 10450 if (device_may_wakeup(dp))
63c3a66f 10451 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10452 else
63c3a66f 10453 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10454 spin_unlock_bh(&tp->lock);
6aa20a22 10455
1da177e4
LT
10456 return 0;
10457}
6aa20a22 10458
1da177e4
LT
10459static u32 tg3_get_msglevel(struct net_device *dev)
10460{
10461 struct tg3 *tp = netdev_priv(dev);
10462 return tp->msg_enable;
10463}
6aa20a22 10464
1da177e4
LT
10465static void tg3_set_msglevel(struct net_device *dev, u32 value)
10466{
10467 struct tg3 *tp = netdev_priv(dev);
10468 tp->msg_enable = value;
10469}
6aa20a22 10470
1da177e4
LT
10471static int tg3_nway_reset(struct net_device *dev)
10472{
10473 struct tg3 *tp = netdev_priv(dev);
1da177e4 10474 int r;
6aa20a22 10475
1da177e4
LT
10476 if (!netif_running(dev))
10477 return -EAGAIN;
10478
f07e9af3 10479 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10480 return -EINVAL;
10481
63c3a66f 10482 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10483 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10484 return -EAGAIN;
3f0e3ad7 10485 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10486 } else {
10487 u32 bmcr;
10488
10489 spin_lock_bh(&tp->lock);
10490 r = -EINVAL;
10491 tg3_readphy(tp, MII_BMCR, &bmcr);
10492 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10493 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10494 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10495 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10496 BMCR_ANENABLE);
10497 r = 0;
10498 }
10499 spin_unlock_bh(&tp->lock);
1da177e4 10500 }
6aa20a22 10501
1da177e4
LT
10502 return r;
10503}
6aa20a22 10504
1da177e4
LT
10505static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10506{
10507 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10508
2c49a44d 10509 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10510 ering->rx_mini_max_pending = 0;
63c3a66f 10511 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10512 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10513 else
10514 ering->rx_jumbo_max_pending = 0;
10515
10516 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10517
10518 ering->rx_pending = tp->rx_pending;
10519 ering->rx_mini_pending = 0;
63c3a66f 10520 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10521 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10522 else
10523 ering->rx_jumbo_pending = 0;
10524
f3f3f27e 10525 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10526}
6aa20a22 10527
1da177e4
LT
10528static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10529{
10530 struct tg3 *tp = netdev_priv(dev);
646c9edd 10531 int i, irq_sync = 0, err = 0;
6aa20a22 10532
2c49a44d
MC
10533 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10534 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10535 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10536 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10537 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10538 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10539 return -EINVAL;
6aa20a22 10540
bbe832c0 10541 if (netif_running(dev)) {
b02fd9e3 10542 tg3_phy_stop(tp);
1da177e4 10543 tg3_netif_stop(tp);
bbe832c0
MC
10544 irq_sync = 1;
10545 }
1da177e4 10546
bbe832c0 10547 tg3_full_lock(tp, irq_sync);
6aa20a22 10548
1da177e4
LT
10549 tp->rx_pending = ering->rx_pending;
10550
63c3a66f 10551 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10552 tp->rx_pending > 63)
10553 tp->rx_pending = 63;
10554 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10555
6fd45cb8 10556 for (i = 0; i < tp->irq_max; i++)
646c9edd 10557 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10558
10559 if (netif_running(dev)) {
944d980e 10560 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10561 err = tg3_restart_hw(tp, 1);
10562 if (!err)
10563 tg3_netif_start(tp);
1da177e4
LT
10564 }
10565
f47c11ee 10566 tg3_full_unlock(tp);
6aa20a22 10567
b02fd9e3
MC
10568 if (irq_sync && !err)
10569 tg3_phy_start(tp);
10570
b9ec6c1b 10571 return err;
1da177e4 10572}
6aa20a22 10573
1da177e4
LT
10574static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10575{
10576 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10577
63c3a66f 10578 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10579
e18ce346 10580 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10581 epause->rx_pause = 1;
10582 else
10583 epause->rx_pause = 0;
10584
e18ce346 10585 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10586 epause->tx_pause = 1;
10587 else
10588 epause->tx_pause = 0;
1da177e4 10589}
6aa20a22 10590
1da177e4
LT
10591static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10592{
10593 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10594 int err = 0;
6aa20a22 10595
63c3a66f 10596 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10597 u32 newadv;
10598 struct phy_device *phydev;
1da177e4 10599
2712168f 10600 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10601
2712168f
MC
10602 if (!(phydev->supported & SUPPORTED_Pause) ||
10603 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10604 (epause->rx_pause != epause->tx_pause)))
2712168f 10605 return -EINVAL;
1da177e4 10606
2712168f
MC
10607 tp->link_config.flowctrl = 0;
10608 if (epause->rx_pause) {
10609 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10610
10611 if (epause->tx_pause) {
10612 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10613 newadv = ADVERTISED_Pause;
b02fd9e3 10614 } else
2712168f
MC
10615 newadv = ADVERTISED_Pause |
10616 ADVERTISED_Asym_Pause;
10617 } else if (epause->tx_pause) {
10618 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10619 newadv = ADVERTISED_Asym_Pause;
10620 } else
10621 newadv = 0;
10622
10623 if (epause->autoneg)
63c3a66f 10624 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10625 else
63c3a66f 10626 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10627
f07e9af3 10628 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10629 u32 oldadv = phydev->advertising &
10630 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10631 if (oldadv != newadv) {
10632 phydev->advertising &=
10633 ~(ADVERTISED_Pause |
10634 ADVERTISED_Asym_Pause);
10635 phydev->advertising |= newadv;
10636 if (phydev->autoneg) {
10637 /*
10638 * Always renegotiate the link to
10639 * inform our link partner of our
10640 * flow control settings, even if the
10641 * flow control is forced. Let
10642 * tg3_adjust_link() do the final
10643 * flow control setup.
10644 */
10645 return phy_start_aneg(phydev);
b02fd9e3 10646 }
b02fd9e3 10647 }
b02fd9e3 10648
2712168f 10649 if (!epause->autoneg)
b02fd9e3 10650 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10651 } else {
10652 tp->link_config.orig_advertising &=
10653 ~(ADVERTISED_Pause |
10654 ADVERTISED_Asym_Pause);
10655 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10656 }
10657 } else {
10658 int irq_sync = 0;
10659
10660 if (netif_running(dev)) {
10661 tg3_netif_stop(tp);
10662 irq_sync = 1;
10663 }
10664
10665 tg3_full_lock(tp, irq_sync);
10666
10667 if (epause->autoneg)
63c3a66f 10668 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10669 else
63c3a66f 10670 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10671 if (epause->rx_pause)
e18ce346 10672 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10673 else
e18ce346 10674 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10675 if (epause->tx_pause)
e18ce346 10676 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10677 else
e18ce346 10678 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10679
10680 if (netif_running(dev)) {
10681 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10682 err = tg3_restart_hw(tp, 1);
10683 if (!err)
10684 tg3_netif_start(tp);
10685 }
10686
10687 tg3_full_unlock(tp);
10688 }
6aa20a22 10689
b9ec6c1b 10690 return err;
1da177e4 10691}
6aa20a22 10692
de6f31eb 10693static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10694{
b9f2c044
JG
10695 switch (sset) {
10696 case ETH_SS_TEST:
10697 return TG3_NUM_TEST;
10698 case ETH_SS_STATS:
10699 return TG3_NUM_STATS;
10700 default:
10701 return -EOPNOTSUPP;
10702 }
4cafd3f5
MC
10703}
10704
de6f31eb 10705static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10706{
10707 switch (stringset) {
10708 case ETH_SS_STATS:
10709 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10710 break;
4cafd3f5
MC
10711 case ETH_SS_TEST:
10712 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10713 break;
1da177e4
LT
10714 default:
10715 WARN_ON(1); /* we need a WARN() */
10716 break;
10717 }
10718}
10719
81b8709c 10720static int tg3_set_phys_id(struct net_device *dev,
10721 enum ethtool_phys_id_state state)
4009a93d
MC
10722{
10723 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10724
10725 if (!netif_running(tp->dev))
10726 return -EAGAIN;
10727
81b8709c 10728 switch (state) {
10729 case ETHTOOL_ID_ACTIVE:
fce55922 10730 return 1; /* cycle on/off once per second */
4009a93d 10731
81b8709c 10732 case ETHTOOL_ID_ON:
10733 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10734 LED_CTRL_1000MBPS_ON |
10735 LED_CTRL_100MBPS_ON |
10736 LED_CTRL_10MBPS_ON |
10737 LED_CTRL_TRAFFIC_OVERRIDE |
10738 LED_CTRL_TRAFFIC_BLINK |
10739 LED_CTRL_TRAFFIC_LED);
10740 break;
6aa20a22 10741
81b8709c 10742 case ETHTOOL_ID_OFF:
10743 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10744 LED_CTRL_TRAFFIC_OVERRIDE);
10745 break;
4009a93d 10746
81b8709c 10747 case ETHTOOL_ID_INACTIVE:
10748 tw32(MAC_LED_CTRL, tp->led_ctrl);
10749 break;
4009a93d 10750 }
81b8709c 10751
4009a93d
MC
10752 return 0;
10753}
10754
de6f31eb 10755static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10756 struct ethtool_stats *estats, u64 *tmp_stats)
10757{
10758 struct tg3 *tp = netdev_priv(dev);
10759 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10760}
10761
535a490e 10762static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
10763{
10764 int i;
10765 __be32 *buf;
10766 u32 offset = 0, len = 0;
10767 u32 magic, val;
10768
63c3a66f 10769 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10770 return NULL;
10771
10772 if (magic == TG3_EEPROM_MAGIC) {
10773 for (offset = TG3_NVM_DIR_START;
10774 offset < TG3_NVM_DIR_END;
10775 offset += TG3_NVM_DIRENT_SIZE) {
10776 if (tg3_nvram_read(tp, offset, &val))
10777 return NULL;
10778
10779 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10780 TG3_NVM_DIRTYPE_EXTVPD)
10781 break;
10782 }
10783
10784 if (offset != TG3_NVM_DIR_END) {
10785 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10786 if (tg3_nvram_read(tp, offset + 4, &offset))
10787 return NULL;
10788
10789 offset = tg3_nvram_logical_addr(tp, offset);
10790 }
10791 }
10792
10793 if (!offset || !len) {
10794 offset = TG3_NVM_VPD_OFF;
10795 len = TG3_NVM_VPD_LEN;
10796 }
10797
10798 buf = kmalloc(len, GFP_KERNEL);
10799 if (buf == NULL)
10800 return NULL;
10801
10802 if (magic == TG3_EEPROM_MAGIC) {
10803 for (i = 0; i < len; i += 4) {
10804 /* The data is in little-endian format in NVRAM.
10805 * Use the big-endian read routines to preserve
10806 * the byte order as it exists in NVRAM.
10807 */
10808 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10809 goto error;
10810 }
10811 } else {
10812 u8 *ptr;
10813 ssize_t cnt;
10814 unsigned int pos = 0;
10815
10816 ptr = (u8 *)&buf[0];
10817 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10818 cnt = pci_read_vpd(tp->pdev, pos,
10819 len - pos, ptr);
10820 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10821 cnt = 0;
10822 else if (cnt < 0)
10823 goto error;
10824 }
10825 if (pos != len)
10826 goto error;
10827 }
10828
535a490e
MC
10829 *vpdlen = len;
10830
c3e94500
MC
10831 return buf;
10832
10833error:
10834 kfree(buf);
10835 return NULL;
10836}
10837
566f86ad 10838#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10839#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10840#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10841#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10842#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10843#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 10844#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
10845#define NVRAM_SELFBOOT_HW_SIZE 0x20
10846#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10847
10848static int tg3_test_nvram(struct tg3 *tp)
10849{
535a490e 10850 u32 csum, magic, len;
a9dc529d 10851 __be32 *buf;
ab0049b4 10852 int i, j, k, err = 0, size;
566f86ad 10853
63c3a66f 10854 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10855 return 0;
10856
e4f34110 10857 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10858 return -EIO;
10859
1b27777a
MC
10860 if (magic == TG3_EEPROM_MAGIC)
10861 size = NVRAM_TEST_SIZE;
b16250e3 10862 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10863 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10864 TG3_EEPROM_SB_FORMAT_1) {
10865 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10866 case TG3_EEPROM_SB_REVISION_0:
10867 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10868 break;
10869 case TG3_EEPROM_SB_REVISION_2:
10870 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10871 break;
10872 case TG3_EEPROM_SB_REVISION_3:
10873 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10874 break;
727a6d9f
MC
10875 case TG3_EEPROM_SB_REVISION_4:
10876 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10877 break;
10878 case TG3_EEPROM_SB_REVISION_5:
10879 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10880 break;
10881 case TG3_EEPROM_SB_REVISION_6:
10882 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10883 break;
a5767dec 10884 default:
727a6d9f 10885 return -EIO;
a5767dec
MC
10886 }
10887 } else
1b27777a 10888 return 0;
b16250e3
MC
10889 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10890 size = NVRAM_SELFBOOT_HW_SIZE;
10891 else
1b27777a
MC
10892 return -EIO;
10893
10894 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10895 if (buf == NULL)
10896 return -ENOMEM;
10897
1b27777a
MC
10898 err = -EIO;
10899 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10900 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10901 if (err)
566f86ad 10902 break;
566f86ad 10903 }
1b27777a 10904 if (i < size)
566f86ad
MC
10905 goto out;
10906
1b27777a 10907 /* Selfboot format */
a9dc529d 10908 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10909 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10910 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10911 u8 *buf8 = (u8 *) buf, csum8 = 0;
10912
b9fc7dc5 10913 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10914 TG3_EEPROM_SB_REVISION_2) {
10915 /* For rev 2, the csum doesn't include the MBA. */
10916 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10917 csum8 += buf8[i];
10918 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10919 csum8 += buf8[i];
10920 } else {
10921 for (i = 0; i < size; i++)
10922 csum8 += buf8[i];
10923 }
1b27777a 10924
ad96b485
AB
10925 if (csum8 == 0) {
10926 err = 0;
10927 goto out;
10928 }
10929
10930 err = -EIO;
10931 goto out;
1b27777a 10932 }
566f86ad 10933
b9fc7dc5 10934 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10935 TG3_EEPROM_MAGIC_HW) {
10936 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10937 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10938 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10939
10940 /* Separate the parity bits and the data bytes. */
10941 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10942 if ((i == 0) || (i == 8)) {
10943 int l;
10944 u8 msk;
10945
10946 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10947 parity[k++] = buf8[i] & msk;
10948 i++;
859a5887 10949 } else if (i == 16) {
b16250e3
MC
10950 int l;
10951 u8 msk;
10952
10953 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10954 parity[k++] = buf8[i] & msk;
10955 i++;
10956
10957 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10958 parity[k++] = buf8[i] & msk;
10959 i++;
10960 }
10961 data[j++] = buf8[i];
10962 }
10963
10964 err = -EIO;
10965 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10966 u8 hw8 = hweight8(data[i]);
10967
10968 if ((hw8 & 0x1) && parity[i])
10969 goto out;
10970 else if (!(hw8 & 0x1) && !parity[i])
10971 goto out;
10972 }
10973 err = 0;
10974 goto out;
10975 }
10976
01c3a392
MC
10977 err = -EIO;
10978
566f86ad
MC
10979 /* Bootstrap checksum at offset 0x10 */
10980 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10981 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10982 goto out;
10983
10984 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10985 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10986 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10987 goto out;
566f86ad 10988
c3e94500
MC
10989 kfree(buf);
10990
535a490e 10991 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
10992 if (!buf)
10993 return -ENOMEM;
d4894f3e 10994
535a490e 10995 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
10996 if (i > 0) {
10997 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10998 if (j < 0)
10999 goto out;
11000
535a490e 11001 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11002 goto out;
11003
11004 i += PCI_VPD_LRDT_TAG_SIZE;
11005 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11006 PCI_VPD_RO_KEYWORD_CHKSUM);
11007 if (j > 0) {
11008 u8 csum8 = 0;
11009
11010 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11011
11012 for (i = 0; i <= j; i++)
11013 csum8 += ((u8 *)buf)[i];
11014
11015 if (csum8)
11016 goto out;
11017 }
11018 }
11019
566f86ad
MC
11020 err = 0;
11021
11022out:
11023 kfree(buf);
11024 return err;
11025}
11026
ca43007a
MC
11027#define TG3_SERDES_TIMEOUT_SEC 2
11028#define TG3_COPPER_TIMEOUT_SEC 6
11029
11030static int tg3_test_link(struct tg3 *tp)
11031{
11032 int i, max;
11033
11034 if (!netif_running(tp->dev))
11035 return -ENODEV;
11036
f07e9af3 11037 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11038 max = TG3_SERDES_TIMEOUT_SEC;
11039 else
11040 max = TG3_COPPER_TIMEOUT_SEC;
11041
11042 for (i = 0; i < max; i++) {
11043 if (netif_carrier_ok(tp->dev))
11044 return 0;
11045
11046 if (msleep_interruptible(1000))
11047 break;
11048 }
11049
11050 return -EIO;
11051}
11052
a71116d1 11053/* Only test the commonly used registers */
30ca3e37 11054static int tg3_test_registers(struct tg3 *tp)
a71116d1 11055{
b16250e3 11056 int i, is_5705, is_5750;
a71116d1
MC
11057 u32 offset, read_mask, write_mask, val, save_val, read_val;
11058 static struct {
11059 u16 offset;
11060 u16 flags;
11061#define TG3_FL_5705 0x1
11062#define TG3_FL_NOT_5705 0x2
11063#define TG3_FL_NOT_5788 0x4
b16250e3 11064#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11065 u32 read_mask;
11066 u32 write_mask;
11067 } reg_tbl[] = {
11068 /* MAC Control Registers */
11069 { MAC_MODE, TG3_FL_NOT_5705,
11070 0x00000000, 0x00ef6f8c },
11071 { MAC_MODE, TG3_FL_5705,
11072 0x00000000, 0x01ef6b8c },
11073 { MAC_STATUS, TG3_FL_NOT_5705,
11074 0x03800107, 0x00000000 },
11075 { MAC_STATUS, TG3_FL_5705,
11076 0x03800100, 0x00000000 },
11077 { MAC_ADDR_0_HIGH, 0x0000,
11078 0x00000000, 0x0000ffff },
11079 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11080 0x00000000, 0xffffffff },
a71116d1
MC
11081 { MAC_RX_MTU_SIZE, 0x0000,
11082 0x00000000, 0x0000ffff },
11083 { MAC_TX_MODE, 0x0000,
11084 0x00000000, 0x00000070 },
11085 { MAC_TX_LENGTHS, 0x0000,
11086 0x00000000, 0x00003fff },
11087 { MAC_RX_MODE, TG3_FL_NOT_5705,
11088 0x00000000, 0x000007fc },
11089 { MAC_RX_MODE, TG3_FL_5705,
11090 0x00000000, 0x000007dc },
11091 { MAC_HASH_REG_0, 0x0000,
11092 0x00000000, 0xffffffff },
11093 { MAC_HASH_REG_1, 0x0000,
11094 0x00000000, 0xffffffff },
11095 { MAC_HASH_REG_2, 0x0000,
11096 0x00000000, 0xffffffff },
11097 { MAC_HASH_REG_3, 0x0000,
11098 0x00000000, 0xffffffff },
11099
11100 /* Receive Data and Receive BD Initiator Control Registers. */
11101 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11102 0x00000000, 0xffffffff },
11103 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11104 0x00000000, 0xffffffff },
11105 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11106 0x00000000, 0x00000003 },
11107 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11108 0x00000000, 0xffffffff },
11109 { RCVDBDI_STD_BD+0, 0x0000,
11110 0x00000000, 0xffffffff },
11111 { RCVDBDI_STD_BD+4, 0x0000,
11112 0x00000000, 0xffffffff },
11113 { RCVDBDI_STD_BD+8, 0x0000,
11114 0x00000000, 0xffff0002 },
11115 { RCVDBDI_STD_BD+0xc, 0x0000,
11116 0x00000000, 0xffffffff },
6aa20a22 11117
a71116d1
MC
11118 /* Receive BD Initiator Control Registers. */
11119 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11120 0x00000000, 0xffffffff },
11121 { RCVBDI_STD_THRESH, TG3_FL_5705,
11122 0x00000000, 0x000003ff },
11123 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11124 0x00000000, 0xffffffff },
6aa20a22 11125
a71116d1
MC
11126 /* Host Coalescing Control Registers. */
11127 { HOSTCC_MODE, TG3_FL_NOT_5705,
11128 0x00000000, 0x00000004 },
11129 { HOSTCC_MODE, TG3_FL_5705,
11130 0x00000000, 0x000000f6 },
11131 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11132 0x00000000, 0xffffffff },
11133 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11134 0x00000000, 0x000003ff },
11135 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11136 0x00000000, 0xffffffff },
11137 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11138 0x00000000, 0x000003ff },
11139 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11140 0x00000000, 0xffffffff },
11141 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11142 0x00000000, 0x000000ff },
11143 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11144 0x00000000, 0xffffffff },
11145 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11146 0x00000000, 0x000000ff },
11147 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11148 0x00000000, 0xffffffff },
11149 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11150 0x00000000, 0xffffffff },
11151 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11152 0x00000000, 0xffffffff },
11153 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11154 0x00000000, 0x000000ff },
11155 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11156 0x00000000, 0xffffffff },
11157 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11158 0x00000000, 0x000000ff },
11159 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11160 0x00000000, 0xffffffff },
11161 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11162 0x00000000, 0xffffffff },
11163 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11164 0x00000000, 0xffffffff },
11165 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11166 0x00000000, 0xffffffff },
11167 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11168 0x00000000, 0xffffffff },
11169 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11170 0xffffffff, 0x00000000 },
11171 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11172 0xffffffff, 0x00000000 },
11173
11174 /* Buffer Manager Control Registers. */
b16250e3 11175 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11176 0x00000000, 0x007fff80 },
b16250e3 11177 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11178 0x00000000, 0x007fffff },
11179 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11180 0x00000000, 0x0000003f },
11181 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11182 0x00000000, 0x000001ff },
11183 { BUFMGR_MB_HIGH_WATER, 0x0000,
11184 0x00000000, 0x000001ff },
11185 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11186 0xffffffff, 0x00000000 },
11187 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11188 0xffffffff, 0x00000000 },
6aa20a22 11189
a71116d1
MC
11190 /* Mailbox Registers */
11191 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11192 0x00000000, 0x000001ff },
11193 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11194 0x00000000, 0x000001ff },
11195 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11196 0x00000000, 0x000007ff },
11197 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11198 0x00000000, 0x000001ff },
11199
11200 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11201 };
11202
b16250e3 11203 is_5705 = is_5750 = 0;
63c3a66f 11204 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11205 is_5705 = 1;
63c3a66f 11206 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11207 is_5750 = 1;
11208 }
a71116d1
MC
11209
11210 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11211 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11212 continue;
11213
11214 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11215 continue;
11216
63c3a66f 11217 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11218 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11219 continue;
11220
b16250e3
MC
11221 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11222 continue;
11223
a71116d1
MC
11224 offset = (u32) reg_tbl[i].offset;
11225 read_mask = reg_tbl[i].read_mask;
11226 write_mask = reg_tbl[i].write_mask;
11227
11228 /* Save the original register content */
11229 save_val = tr32(offset);
11230
11231 /* Determine the read-only value. */
11232 read_val = save_val & read_mask;
11233
11234 /* Write zero to the register, then make sure the read-only bits
11235 * are not changed and the read/write bits are all zeros.
11236 */
11237 tw32(offset, 0);
11238
11239 val = tr32(offset);
11240
11241 /* Test the read-only and read/write bits. */
11242 if (((val & read_mask) != read_val) || (val & write_mask))
11243 goto out;
11244
11245 /* Write ones to all the bits defined by RdMask and WrMask, then
11246 * make sure the read-only bits are not changed and the
11247 * read/write bits are all ones.
11248 */
11249 tw32(offset, read_mask | write_mask);
11250
11251 val = tr32(offset);
11252
11253 /* Test the read-only bits. */
11254 if ((val & read_mask) != read_val)
11255 goto out;
11256
11257 /* Test the read/write bits. */
11258 if ((val & write_mask) != write_mask)
11259 goto out;
11260
11261 tw32(offset, save_val);
11262 }
11263
11264 return 0;
11265
11266out:
9f88f29f 11267 if (netif_msg_hw(tp))
2445e461
MC
11268 netdev_err(tp->dev,
11269 "Register test failed at offset %x\n", offset);
a71116d1
MC
11270 tw32(offset, save_val);
11271 return -EIO;
11272}
11273
7942e1db
MC
11274static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11275{
f71e1309 11276 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11277 int i;
11278 u32 j;
11279
e9edda69 11280 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11281 for (j = 0; j < len; j += 4) {
11282 u32 val;
11283
11284 tg3_write_mem(tp, offset + j, test_pattern[i]);
11285 tg3_read_mem(tp, offset + j, &val);
11286 if (val != test_pattern[i])
11287 return -EIO;
11288 }
11289 }
11290 return 0;
11291}
11292
11293static int tg3_test_memory(struct tg3 *tp)
11294{
11295 static struct mem_entry {
11296 u32 offset;
11297 u32 len;
11298 } mem_tbl_570x[] = {
38690194 11299 { 0x00000000, 0x00b50},
7942e1db
MC
11300 { 0x00002000, 0x1c000},
11301 { 0xffffffff, 0x00000}
11302 }, mem_tbl_5705[] = {
11303 { 0x00000100, 0x0000c},
11304 { 0x00000200, 0x00008},
7942e1db
MC
11305 { 0x00004000, 0x00800},
11306 { 0x00006000, 0x01000},
11307 { 0x00008000, 0x02000},
11308 { 0x00010000, 0x0e000},
11309 { 0xffffffff, 0x00000}
79f4d13a
MC
11310 }, mem_tbl_5755[] = {
11311 { 0x00000200, 0x00008},
11312 { 0x00004000, 0x00800},
11313 { 0x00006000, 0x00800},
11314 { 0x00008000, 0x02000},
11315 { 0x00010000, 0x0c000},
11316 { 0xffffffff, 0x00000}
b16250e3
MC
11317 }, mem_tbl_5906[] = {
11318 { 0x00000200, 0x00008},
11319 { 0x00004000, 0x00400},
11320 { 0x00006000, 0x00400},
11321 { 0x00008000, 0x01000},
11322 { 0x00010000, 0x01000},
11323 { 0xffffffff, 0x00000}
8b5a6c42
MC
11324 }, mem_tbl_5717[] = {
11325 { 0x00000200, 0x00008},
11326 { 0x00010000, 0x0a000},
11327 { 0x00020000, 0x13c00},
11328 { 0xffffffff, 0x00000}
11329 }, mem_tbl_57765[] = {
11330 { 0x00000200, 0x00008},
11331 { 0x00004000, 0x00800},
11332 { 0x00006000, 0x09800},
11333 { 0x00010000, 0x0a000},
11334 { 0xffffffff, 0x00000}
7942e1db
MC
11335 };
11336 struct mem_entry *mem_tbl;
11337 int err = 0;
11338 int i;
11339
63c3a66f 11340 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
11341 mem_tbl = mem_tbl_5717;
11342 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11343 mem_tbl = mem_tbl_57765;
63c3a66f 11344 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11345 mem_tbl = mem_tbl_5755;
11346 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11347 mem_tbl = mem_tbl_5906;
63c3a66f 11348 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11349 mem_tbl = mem_tbl_5705;
11350 else
7942e1db
MC
11351 mem_tbl = mem_tbl_570x;
11352
11353 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11354 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11355 if (err)
7942e1db
MC
11356 break;
11357 }
6aa20a22 11358
7942e1db
MC
11359 return err;
11360}
11361
bb158d69
MC
11362#define TG3_TSO_MSS 500
11363
11364#define TG3_TSO_IP_HDR_LEN 20
11365#define TG3_TSO_TCP_HDR_LEN 20
11366#define TG3_TSO_TCP_OPT_LEN 12
11367
11368static const u8 tg3_tso_header[] = {
113690x08, 0x00,
113700x45, 0x00, 0x00, 0x00,
113710x00, 0x00, 0x40, 0x00,
113720x40, 0x06, 0x00, 0x00,
113730x0a, 0x00, 0x00, 0x01,
113740x0a, 0x00, 0x00, 0x02,
113750x0d, 0x00, 0xe0, 0x00,
113760x00, 0x00, 0x01, 0x00,
113770x00, 0x00, 0x02, 0x00,
113780x80, 0x10, 0x10, 0x00,
113790x14, 0x09, 0x00, 0x00,
113800x01, 0x01, 0x08, 0x0a,
113810x11, 0x11, 0x11, 0x11,
113820x11, 0x11, 0x11, 0x11,
11383};
9f40dead 11384
28a45957 11385static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11386{
5e5a7f37 11387 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11388 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11389 u32 budget;
c76949a6
MC
11390 struct sk_buff *skb, *rx_skb;
11391 u8 *tx_data;
11392 dma_addr_t map;
11393 int num_pkts, tx_len, rx_len, i, err;
11394 struct tg3_rx_buffer_desc *desc;
898a56f8 11395 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11396 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11397
c8873405
MC
11398 tnapi = &tp->napi[0];
11399 rnapi = &tp->napi[0];
0c1d0e2b 11400 if (tp->irq_cnt > 1) {
63c3a66f 11401 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11402 rnapi = &tp->napi[1];
63c3a66f 11403 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11404 tnapi = &tp->napi[1];
0c1d0e2b 11405 }
fd2ce37f 11406 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11407
c76949a6
MC
11408 err = -EIO;
11409
4852a861 11410 tx_len = pktsz;
a20e9c62 11411 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11412 if (!skb)
11413 return -ENOMEM;
11414
c76949a6
MC
11415 tx_data = skb_put(skb, tx_len);
11416 memcpy(tx_data, tp->dev->dev_addr, 6);
11417 memset(tx_data + 6, 0x0, 8);
11418
4852a861 11419 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11420
28a45957 11421 if (tso_loopback) {
bb158d69
MC
11422 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11423
11424 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11425 TG3_TSO_TCP_OPT_LEN;
11426
11427 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11428 sizeof(tg3_tso_header));
11429 mss = TG3_TSO_MSS;
11430
11431 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11432 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11433
11434 /* Set the total length field in the IP header */
11435 iph->tot_len = htons((u16)(mss + hdr_len));
11436
11437 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11438 TXD_FLAG_CPU_POST_DMA);
11439
63c3a66f
JP
11440 if (tg3_flag(tp, HW_TSO_1) ||
11441 tg3_flag(tp, HW_TSO_2) ||
11442 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11443 struct tcphdr *th;
11444 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11445 th = (struct tcphdr *)&tx_data[val];
11446 th->check = 0;
11447 } else
11448 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11449
63c3a66f 11450 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11451 mss |= (hdr_len & 0xc) << 12;
11452 if (hdr_len & 0x10)
11453 base_flags |= 0x00000010;
11454 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11455 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11456 mss |= hdr_len << 9;
63c3a66f 11457 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11458 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11459 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11460 } else {
11461 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11462 }
11463
11464 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11465 } else {
11466 num_pkts = 1;
11467 data_off = ETH_HLEN;
11468 }
11469
11470 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11471 tx_data[i] = (u8) (i & 0xff);
11472
f4188d8a
AD
11473 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11474 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11475 dev_kfree_skb(skb);
11476 return -EIO;
11477 }
c76949a6 11478
0d681b27
MC
11479 val = tnapi->tx_prod;
11480 tnapi->tx_buffers[val].skb = skb;
11481 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11482
c76949a6 11483 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11484 rnapi->coal_now);
c76949a6
MC
11485
11486 udelay(10);
11487
898a56f8 11488 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11489
84b67b27
MC
11490 budget = tg3_tx_avail(tnapi);
11491 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11492 base_flags | TXD_FLAG_END, mss, 0)) {
11493 tnapi->tx_buffers[val].skb = NULL;
11494 dev_kfree_skb(skb);
11495 return -EIO;
11496 }
c76949a6 11497
f3f3f27e 11498 tnapi->tx_prod++;
c76949a6 11499
f3f3f27e
MC
11500 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11501 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11502
11503 udelay(10);
11504
303fc921
MC
11505 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11506 for (i = 0; i < 35; i++) {
c76949a6 11507 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11508 coal_now);
c76949a6
MC
11509
11510 udelay(10);
11511
898a56f8
MC
11512 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11513 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11514 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11515 (rx_idx == (rx_start_idx + num_pkts)))
11516 break;
11517 }
11518
0d681b27 11519 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, 0);
c76949a6
MC
11520 dev_kfree_skb(skb);
11521
f3f3f27e 11522 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11523 goto out;
11524
11525 if (rx_idx != rx_start_idx + num_pkts)
11526 goto out;
11527
bb158d69
MC
11528 val = data_off;
11529 while (rx_idx != rx_start_idx) {
11530 desc = &rnapi->rx_rcb[rx_start_idx++];
11531 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11532 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11533
bb158d69
MC
11534 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11535 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11536 goto out;
c76949a6 11537
bb158d69
MC
11538 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11539 - ETH_FCS_LEN;
c76949a6 11540
28a45957 11541 if (!tso_loopback) {
bb158d69
MC
11542 if (rx_len != tx_len)
11543 goto out;
4852a861 11544
bb158d69
MC
11545 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11546 if (opaque_key != RXD_OPAQUE_RING_STD)
11547 goto out;
11548 } else {
11549 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11550 goto out;
11551 }
11552 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11553 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11554 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11555 goto out;
bb158d69 11556 }
4852a861 11557
bb158d69
MC
11558 if (opaque_key == RXD_OPAQUE_RING_STD) {
11559 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11560 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11561 mapping);
11562 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11563 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11564 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11565 mapping);
11566 } else
11567 goto out;
c76949a6 11568
bb158d69
MC
11569 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11570 PCI_DMA_FROMDEVICE);
c76949a6 11571
bb158d69
MC
11572 for (i = data_off; i < rx_len; i++, val++) {
11573 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11574 goto out;
11575 }
c76949a6 11576 }
bb158d69 11577
c76949a6 11578 err = 0;
6aa20a22 11579
c76949a6
MC
11580 /* tg3_free_rings will unmap and free the rx_skb */
11581out:
11582 return err;
11583}
11584
00c266b7
MC
11585#define TG3_STD_LOOPBACK_FAILED 1
11586#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11587#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11588#define TG3_LOOPBACK_FAILED \
11589 (TG3_STD_LOOPBACK_FAILED | \
11590 TG3_JMB_LOOPBACK_FAILED | \
11591 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11592
941ec90f 11593static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11594{
28a45957 11595 int err = -EIO;
2215e24c 11596 u32 eee_cap;
9f40dead 11597
ab789046
MC
11598 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11599 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11600
28a45957
MC
11601 if (!netif_running(tp->dev)) {
11602 data[0] = TG3_LOOPBACK_FAILED;
11603 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11604 if (do_extlpbk)
11605 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11606 goto done;
11607 }
11608
b9ec6c1b 11609 err = tg3_reset_hw(tp, 1);
ab789046 11610 if (err) {
28a45957
MC
11611 data[0] = TG3_LOOPBACK_FAILED;
11612 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11613 if (do_extlpbk)
11614 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11615 goto done;
11616 }
9f40dead 11617
63c3a66f 11618 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11619 int i;
11620
11621 /* Reroute all rx packets to the 1st queue */
11622 for (i = MAC_RSS_INDIR_TBL_0;
11623 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11624 tw32(i, 0x0);
11625 }
11626
6e01b20b
MC
11627 /* HW errata - mac loopback fails in some cases on 5780.
11628 * Normal traffic and PHY loopback are not affected by
11629 * errata. Also, the MAC loopback test is deprecated for
11630 * all newer ASIC revisions.
11631 */
11632 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11633 !tg3_flag(tp, CPMU_PRESENT)) {
11634 tg3_mac_loopback(tp, true);
9936bcf6 11635
28a45957
MC
11636 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11637 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11638
11639 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11640 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11641 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11642
11643 tg3_mac_loopback(tp, false);
11644 }
4852a861 11645
f07e9af3 11646 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11647 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11648 int i;
11649
941ec90f 11650 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11651
11652 /* Wait for link */
11653 for (i = 0; i < 100; i++) {
11654 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11655 break;
11656 mdelay(1);
11657 }
11658
28a45957
MC
11659 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11660 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11661 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11662 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11663 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11664 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11665 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11666 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11667
941ec90f
MC
11668 if (do_extlpbk) {
11669 tg3_phy_lpbk_set(tp, 0, true);
11670
11671 /* All link indications report up, but the hardware
11672 * isn't really ready for about 20 msec. Double it
11673 * to be sure.
11674 */
11675 mdelay(40);
11676
11677 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11678 data[2] |= TG3_STD_LOOPBACK_FAILED;
11679 if (tg3_flag(tp, TSO_CAPABLE) &&
11680 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11681 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11682 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11683 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11684 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11685 }
11686
5e5a7f37
MC
11687 /* Re-enable gphy autopowerdown. */
11688 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11689 tg3_phy_toggle_apd(tp, true);
11690 }
6833c043 11691
941ec90f 11692 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11693
ab789046
MC
11694done:
11695 tp->phy_flags |= eee_cap;
11696
9f40dead
MC
11697 return err;
11698}
11699
4cafd3f5
MC
11700static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11701 u64 *data)
11702{
566f86ad 11703 struct tg3 *tp = netdev_priv(dev);
941ec90f 11704 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11705
bed9829f
MC
11706 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11707 tg3_power_up(tp)) {
11708 etest->flags |= ETH_TEST_FL_FAILED;
11709 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11710 return;
11711 }
bc1c7567 11712
566f86ad
MC
11713 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11714
11715 if (tg3_test_nvram(tp) != 0) {
11716 etest->flags |= ETH_TEST_FL_FAILED;
11717 data[0] = 1;
11718 }
941ec90f 11719 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11720 etest->flags |= ETH_TEST_FL_FAILED;
11721 data[1] = 1;
11722 }
a71116d1 11723 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11724 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11725
11726 if (netif_running(dev)) {
b02fd9e3 11727 tg3_phy_stop(tp);
a71116d1 11728 tg3_netif_stop(tp);
bbe832c0
MC
11729 irq_sync = 1;
11730 }
a71116d1 11731
bbe832c0 11732 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11733
11734 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11735 err = tg3_nvram_lock(tp);
a71116d1 11736 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11737 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11738 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11739 if (!err)
11740 tg3_nvram_unlock(tp);
a71116d1 11741
f07e9af3 11742 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11743 tg3_phy_reset(tp);
11744
a71116d1
MC
11745 if (tg3_test_registers(tp) != 0) {
11746 etest->flags |= ETH_TEST_FL_FAILED;
11747 data[2] = 1;
11748 }
28a45957 11749
7942e1db
MC
11750 if (tg3_test_memory(tp) != 0) {
11751 etest->flags |= ETH_TEST_FL_FAILED;
11752 data[3] = 1;
11753 }
28a45957 11754
941ec90f
MC
11755 if (doextlpbk)
11756 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11757
11758 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 11759 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11760
f47c11ee
DM
11761 tg3_full_unlock(tp);
11762
d4bc3927
MC
11763 if (tg3_test_interrupt(tp) != 0) {
11764 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 11765 data[7] = 1;
d4bc3927 11766 }
f47c11ee
DM
11767
11768 tg3_full_lock(tp, 0);
d4bc3927 11769
a71116d1
MC
11770 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11771 if (netif_running(dev)) {
63c3a66f 11772 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11773 err2 = tg3_restart_hw(tp, 1);
11774 if (!err2)
b9ec6c1b 11775 tg3_netif_start(tp);
a71116d1 11776 }
f47c11ee
DM
11777
11778 tg3_full_unlock(tp);
b02fd9e3
MC
11779
11780 if (irq_sync && !err2)
11781 tg3_phy_start(tp);
a71116d1 11782 }
80096068 11783 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11784 tg3_power_down(tp);
bc1c7567 11785
4cafd3f5
MC
11786}
11787
1da177e4
LT
11788static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11789{
11790 struct mii_ioctl_data *data = if_mii(ifr);
11791 struct tg3 *tp = netdev_priv(dev);
11792 int err;
11793
63c3a66f 11794 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11795 struct phy_device *phydev;
f07e9af3 11796 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11797 return -EAGAIN;
3f0e3ad7 11798 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11799 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11800 }
11801
33f401ae 11802 switch (cmd) {
1da177e4 11803 case SIOCGMIIPHY:
882e9793 11804 data->phy_id = tp->phy_addr;
1da177e4
LT
11805
11806 /* fallthru */
11807 case SIOCGMIIREG: {
11808 u32 mii_regval;
11809
f07e9af3 11810 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11811 break; /* We have no PHY */
11812
34eea5ac 11813 if (!netif_running(dev))
bc1c7567
MC
11814 return -EAGAIN;
11815
f47c11ee 11816 spin_lock_bh(&tp->lock);
1da177e4 11817 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11818 spin_unlock_bh(&tp->lock);
1da177e4
LT
11819
11820 data->val_out = mii_regval;
11821
11822 return err;
11823 }
11824
11825 case SIOCSMIIREG:
f07e9af3 11826 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11827 break; /* We have no PHY */
11828
34eea5ac 11829 if (!netif_running(dev))
bc1c7567
MC
11830 return -EAGAIN;
11831
f47c11ee 11832 spin_lock_bh(&tp->lock);
1da177e4 11833 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11834 spin_unlock_bh(&tp->lock);
1da177e4
LT
11835
11836 return err;
11837
11838 default:
11839 /* do nothing */
11840 break;
11841 }
11842 return -EOPNOTSUPP;
11843}
11844
15f9850d
DM
11845static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11846{
11847 struct tg3 *tp = netdev_priv(dev);
11848
11849 memcpy(ec, &tp->coal, sizeof(*ec));
11850 return 0;
11851}
11852
d244c892
MC
11853static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11854{
11855 struct tg3 *tp = netdev_priv(dev);
11856 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11857 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11858
63c3a66f 11859 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11860 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11861 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11862 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11863 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11864 }
11865
11866 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11867 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11868 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11869 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11870 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11871 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11872 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11873 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11874 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11875 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11876 return -EINVAL;
11877
11878 /* No rx interrupts will be generated if both are zero */
11879 if ((ec->rx_coalesce_usecs == 0) &&
11880 (ec->rx_max_coalesced_frames == 0))
11881 return -EINVAL;
11882
11883 /* No tx interrupts will be generated if both are zero */
11884 if ((ec->tx_coalesce_usecs == 0) &&
11885 (ec->tx_max_coalesced_frames == 0))
11886 return -EINVAL;
11887
11888 /* Only copy relevant parameters, ignore all others. */
11889 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11890 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11891 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11892 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11893 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11894 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11895 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11896 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11897 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11898
11899 if (netif_running(dev)) {
11900 tg3_full_lock(tp, 0);
11901 __tg3_set_coalesce(tp, &tp->coal);
11902 tg3_full_unlock(tp);
11903 }
11904 return 0;
11905}
11906
7282d491 11907static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11908 .get_settings = tg3_get_settings,
11909 .set_settings = tg3_set_settings,
11910 .get_drvinfo = tg3_get_drvinfo,
11911 .get_regs_len = tg3_get_regs_len,
11912 .get_regs = tg3_get_regs,
11913 .get_wol = tg3_get_wol,
11914 .set_wol = tg3_set_wol,
11915 .get_msglevel = tg3_get_msglevel,
11916 .set_msglevel = tg3_set_msglevel,
11917 .nway_reset = tg3_nway_reset,
11918 .get_link = ethtool_op_get_link,
11919 .get_eeprom_len = tg3_get_eeprom_len,
11920 .get_eeprom = tg3_get_eeprom,
11921 .set_eeprom = tg3_set_eeprom,
11922 .get_ringparam = tg3_get_ringparam,
11923 .set_ringparam = tg3_set_ringparam,
11924 .get_pauseparam = tg3_get_pauseparam,
11925 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11926 .self_test = tg3_self_test,
1da177e4 11927 .get_strings = tg3_get_strings,
81b8709c 11928 .set_phys_id = tg3_set_phys_id,
1da177e4 11929 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11930 .get_coalesce = tg3_get_coalesce,
d244c892 11931 .set_coalesce = tg3_set_coalesce,
b9f2c044 11932 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11933};
11934
11935static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11936{
1b27777a 11937 u32 cursize, val, magic;
1da177e4
LT
11938
11939 tp->nvram_size = EEPROM_CHIP_SIZE;
11940
e4f34110 11941 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11942 return;
11943
b16250e3
MC
11944 if ((magic != TG3_EEPROM_MAGIC) &&
11945 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11946 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11947 return;
11948
11949 /*
11950 * Size the chip by reading offsets at increasing powers of two.
11951 * When we encounter our validation signature, we know the addressing
11952 * has wrapped around, and thus have our chip size.
11953 */
1b27777a 11954 cursize = 0x10;
1da177e4
LT
11955
11956 while (cursize < tp->nvram_size) {
e4f34110 11957 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11958 return;
11959
1820180b 11960 if (val == magic)
1da177e4
LT
11961 break;
11962
11963 cursize <<= 1;
11964 }
11965
11966 tp->nvram_size = cursize;
11967}
6aa20a22 11968
1da177e4
LT
11969static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11970{
11971 u32 val;
11972
63c3a66f 11973 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11974 return;
11975
11976 /* Selfboot format */
1820180b 11977 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11978 tg3_get_eeprom_size(tp);
11979 return;
11980 }
11981
6d348f2c 11982 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11983 if (val != 0) {
6d348f2c
MC
11984 /* This is confusing. We want to operate on the
11985 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11986 * call will read from NVRAM and byteswap the data
11987 * according to the byteswapping settings for all
11988 * other register accesses. This ensures the data we
11989 * want will always reside in the lower 16-bits.
11990 * However, the data in NVRAM is in LE format, which
11991 * means the data from the NVRAM read will always be
11992 * opposite the endianness of the CPU. The 16-bit
11993 * byteswap then brings the data to CPU endianness.
11994 */
11995 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11996 return;
11997 }
11998 }
fd1122a2 11999 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12000}
12001
12002static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12003{
12004 u32 nvcfg1;
12005
12006 nvcfg1 = tr32(NVRAM_CFG1);
12007 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12008 tg3_flag_set(tp, FLASH);
8590a603 12009 } else {
1da177e4
LT
12010 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12011 tw32(NVRAM_CFG1, nvcfg1);
12012 }
12013
6ff6f81d 12014 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12015 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12016 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12017 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12018 tp->nvram_jedecnum = JEDEC_ATMEL;
12019 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12020 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12021 break;
12022 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12023 tp->nvram_jedecnum = JEDEC_ATMEL;
12024 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12025 break;
12026 case FLASH_VENDOR_ATMEL_EEPROM:
12027 tp->nvram_jedecnum = JEDEC_ATMEL;
12028 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12029 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12030 break;
12031 case FLASH_VENDOR_ST:
12032 tp->nvram_jedecnum = JEDEC_ST;
12033 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12034 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12035 break;
12036 case FLASH_VENDOR_SAIFUN:
12037 tp->nvram_jedecnum = JEDEC_SAIFUN;
12038 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12039 break;
12040 case FLASH_VENDOR_SST_SMALL:
12041 case FLASH_VENDOR_SST_LARGE:
12042 tp->nvram_jedecnum = JEDEC_SST;
12043 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12044 break;
1da177e4 12045 }
8590a603 12046 } else {
1da177e4
LT
12047 tp->nvram_jedecnum = JEDEC_ATMEL;
12048 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12049 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12050 }
12051}
12052
a1b950d5
MC
12053static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12054{
12055 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12056 case FLASH_5752PAGE_SIZE_256:
12057 tp->nvram_pagesize = 256;
12058 break;
12059 case FLASH_5752PAGE_SIZE_512:
12060 tp->nvram_pagesize = 512;
12061 break;
12062 case FLASH_5752PAGE_SIZE_1K:
12063 tp->nvram_pagesize = 1024;
12064 break;
12065 case FLASH_5752PAGE_SIZE_2K:
12066 tp->nvram_pagesize = 2048;
12067 break;
12068 case FLASH_5752PAGE_SIZE_4K:
12069 tp->nvram_pagesize = 4096;
12070 break;
12071 case FLASH_5752PAGE_SIZE_264:
12072 tp->nvram_pagesize = 264;
12073 break;
12074 case FLASH_5752PAGE_SIZE_528:
12075 tp->nvram_pagesize = 528;
12076 break;
12077 }
12078}
12079
361b4ac2
MC
12080static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12081{
12082 u32 nvcfg1;
12083
12084 nvcfg1 = tr32(NVRAM_CFG1);
12085
e6af301b
MC
12086 /* NVRAM protection for TPM */
12087 if (nvcfg1 & (1 << 27))
63c3a66f 12088 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12089
361b4ac2 12090 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12091 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12092 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12093 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12094 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12095 break;
12096 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12097 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12098 tg3_flag_set(tp, NVRAM_BUFFERED);
12099 tg3_flag_set(tp, FLASH);
8590a603
MC
12100 break;
12101 case FLASH_5752VENDOR_ST_M45PE10:
12102 case FLASH_5752VENDOR_ST_M45PE20:
12103 case FLASH_5752VENDOR_ST_M45PE40:
12104 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12105 tg3_flag_set(tp, NVRAM_BUFFERED);
12106 tg3_flag_set(tp, FLASH);
8590a603 12107 break;
361b4ac2
MC
12108 }
12109
63c3a66f 12110 if (tg3_flag(tp, FLASH)) {
a1b950d5 12111 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12112 } else {
361b4ac2
MC
12113 /* For eeprom, set pagesize to maximum eeprom size */
12114 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12115
12116 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12117 tw32(NVRAM_CFG1, nvcfg1);
12118 }
12119}
12120
d3c7b886
MC
12121static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12122{
989a9d23 12123 u32 nvcfg1, protect = 0;
d3c7b886
MC
12124
12125 nvcfg1 = tr32(NVRAM_CFG1);
12126
12127 /* NVRAM protection for TPM */
989a9d23 12128 if (nvcfg1 & (1 << 27)) {
63c3a66f 12129 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12130 protect = 1;
12131 }
d3c7b886 12132
989a9d23
MC
12133 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12134 switch (nvcfg1) {
8590a603
MC
12135 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12136 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12137 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12138 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12139 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12140 tg3_flag_set(tp, NVRAM_BUFFERED);
12141 tg3_flag_set(tp, FLASH);
8590a603
MC
12142 tp->nvram_pagesize = 264;
12143 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12144 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12145 tp->nvram_size = (protect ? 0x3e200 :
12146 TG3_NVRAM_SIZE_512KB);
12147 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12148 tp->nvram_size = (protect ? 0x1f200 :
12149 TG3_NVRAM_SIZE_256KB);
12150 else
12151 tp->nvram_size = (protect ? 0x1f200 :
12152 TG3_NVRAM_SIZE_128KB);
12153 break;
12154 case FLASH_5752VENDOR_ST_M45PE10:
12155 case FLASH_5752VENDOR_ST_M45PE20:
12156 case FLASH_5752VENDOR_ST_M45PE40:
12157 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12158 tg3_flag_set(tp, NVRAM_BUFFERED);
12159 tg3_flag_set(tp, FLASH);
8590a603
MC
12160 tp->nvram_pagesize = 256;
12161 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12162 tp->nvram_size = (protect ?
12163 TG3_NVRAM_SIZE_64KB :
12164 TG3_NVRAM_SIZE_128KB);
12165 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12166 tp->nvram_size = (protect ?
12167 TG3_NVRAM_SIZE_64KB :
12168 TG3_NVRAM_SIZE_256KB);
12169 else
12170 tp->nvram_size = (protect ?
12171 TG3_NVRAM_SIZE_128KB :
12172 TG3_NVRAM_SIZE_512KB);
12173 break;
d3c7b886
MC
12174 }
12175}
12176
1b27777a
MC
12177static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12178{
12179 u32 nvcfg1;
12180
12181 nvcfg1 = tr32(NVRAM_CFG1);
12182
12183 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12184 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12185 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12186 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12187 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12188 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12189 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12190 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12191
8590a603
MC
12192 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12193 tw32(NVRAM_CFG1, nvcfg1);
12194 break;
12195 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12196 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12197 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12198 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12199 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12200 tg3_flag_set(tp, NVRAM_BUFFERED);
12201 tg3_flag_set(tp, FLASH);
8590a603
MC
12202 tp->nvram_pagesize = 264;
12203 break;
12204 case FLASH_5752VENDOR_ST_M45PE10:
12205 case FLASH_5752VENDOR_ST_M45PE20:
12206 case FLASH_5752VENDOR_ST_M45PE40:
12207 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12208 tg3_flag_set(tp, NVRAM_BUFFERED);
12209 tg3_flag_set(tp, FLASH);
8590a603
MC
12210 tp->nvram_pagesize = 256;
12211 break;
1b27777a
MC
12212 }
12213}
12214
6b91fa02
MC
12215static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12216{
12217 u32 nvcfg1, protect = 0;
12218
12219 nvcfg1 = tr32(NVRAM_CFG1);
12220
12221 /* NVRAM protection for TPM */
12222 if (nvcfg1 & (1 << 27)) {
63c3a66f 12223 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12224 protect = 1;
12225 }
12226
12227 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12228 switch (nvcfg1) {
8590a603
MC
12229 case FLASH_5761VENDOR_ATMEL_ADB021D:
12230 case FLASH_5761VENDOR_ATMEL_ADB041D:
12231 case FLASH_5761VENDOR_ATMEL_ADB081D:
12232 case FLASH_5761VENDOR_ATMEL_ADB161D:
12233 case FLASH_5761VENDOR_ATMEL_MDB021D:
12234 case FLASH_5761VENDOR_ATMEL_MDB041D:
12235 case FLASH_5761VENDOR_ATMEL_MDB081D:
12236 case FLASH_5761VENDOR_ATMEL_MDB161D:
12237 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12238 tg3_flag_set(tp, NVRAM_BUFFERED);
12239 tg3_flag_set(tp, FLASH);
12240 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12241 tp->nvram_pagesize = 256;
12242 break;
12243 case FLASH_5761VENDOR_ST_A_M45PE20:
12244 case FLASH_5761VENDOR_ST_A_M45PE40:
12245 case FLASH_5761VENDOR_ST_A_M45PE80:
12246 case FLASH_5761VENDOR_ST_A_M45PE16:
12247 case FLASH_5761VENDOR_ST_M_M45PE20:
12248 case FLASH_5761VENDOR_ST_M_M45PE40:
12249 case FLASH_5761VENDOR_ST_M_M45PE80:
12250 case FLASH_5761VENDOR_ST_M_M45PE16:
12251 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12252 tg3_flag_set(tp, NVRAM_BUFFERED);
12253 tg3_flag_set(tp, FLASH);
8590a603
MC
12254 tp->nvram_pagesize = 256;
12255 break;
6b91fa02
MC
12256 }
12257
12258 if (protect) {
12259 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12260 } else {
12261 switch (nvcfg1) {
8590a603
MC
12262 case FLASH_5761VENDOR_ATMEL_ADB161D:
12263 case FLASH_5761VENDOR_ATMEL_MDB161D:
12264 case FLASH_5761VENDOR_ST_A_M45PE16:
12265 case FLASH_5761VENDOR_ST_M_M45PE16:
12266 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12267 break;
12268 case FLASH_5761VENDOR_ATMEL_ADB081D:
12269 case FLASH_5761VENDOR_ATMEL_MDB081D:
12270 case FLASH_5761VENDOR_ST_A_M45PE80:
12271 case FLASH_5761VENDOR_ST_M_M45PE80:
12272 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12273 break;
12274 case FLASH_5761VENDOR_ATMEL_ADB041D:
12275 case FLASH_5761VENDOR_ATMEL_MDB041D:
12276 case FLASH_5761VENDOR_ST_A_M45PE40:
12277 case FLASH_5761VENDOR_ST_M_M45PE40:
12278 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12279 break;
12280 case FLASH_5761VENDOR_ATMEL_ADB021D:
12281 case FLASH_5761VENDOR_ATMEL_MDB021D:
12282 case FLASH_5761VENDOR_ST_A_M45PE20:
12283 case FLASH_5761VENDOR_ST_M_M45PE20:
12284 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12285 break;
6b91fa02
MC
12286 }
12287 }
12288}
12289
b5d3772c
MC
12290static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12291{
12292 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12293 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12294 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12295}
12296
321d32a0
MC
12297static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12298{
12299 u32 nvcfg1;
12300
12301 nvcfg1 = tr32(NVRAM_CFG1);
12302
12303 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12304 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12305 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12306 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12307 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12308 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12309
12310 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12311 tw32(NVRAM_CFG1, nvcfg1);
12312 return;
12313 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12314 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12315 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12316 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12317 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12318 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12319 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12320 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12321 tg3_flag_set(tp, NVRAM_BUFFERED);
12322 tg3_flag_set(tp, FLASH);
321d32a0
MC
12323
12324 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12325 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12326 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12327 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12328 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12329 break;
12330 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12331 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12332 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12333 break;
12334 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12335 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12336 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12337 break;
12338 }
12339 break;
12340 case FLASH_5752VENDOR_ST_M45PE10:
12341 case FLASH_5752VENDOR_ST_M45PE20:
12342 case FLASH_5752VENDOR_ST_M45PE40:
12343 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12344 tg3_flag_set(tp, NVRAM_BUFFERED);
12345 tg3_flag_set(tp, FLASH);
321d32a0
MC
12346
12347 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12348 case FLASH_5752VENDOR_ST_M45PE10:
12349 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12350 break;
12351 case FLASH_5752VENDOR_ST_M45PE20:
12352 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12353 break;
12354 case FLASH_5752VENDOR_ST_M45PE40:
12355 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12356 break;
12357 }
12358 break;
12359 default:
63c3a66f 12360 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12361 return;
12362 }
12363
a1b950d5
MC
12364 tg3_nvram_get_pagesize(tp, nvcfg1);
12365 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12366 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12367}
12368
12369
12370static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12371{
12372 u32 nvcfg1;
12373
12374 nvcfg1 = tr32(NVRAM_CFG1);
12375
12376 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12377 case FLASH_5717VENDOR_ATMEL_EEPROM:
12378 case FLASH_5717VENDOR_MICRO_EEPROM:
12379 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12380 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12381 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12382
12383 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12384 tw32(NVRAM_CFG1, nvcfg1);
12385 return;
12386 case FLASH_5717VENDOR_ATMEL_MDB011D:
12387 case FLASH_5717VENDOR_ATMEL_ADB011B:
12388 case FLASH_5717VENDOR_ATMEL_ADB011D:
12389 case FLASH_5717VENDOR_ATMEL_MDB021D:
12390 case FLASH_5717VENDOR_ATMEL_ADB021B:
12391 case FLASH_5717VENDOR_ATMEL_ADB021D:
12392 case FLASH_5717VENDOR_ATMEL_45USPT:
12393 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12394 tg3_flag_set(tp, NVRAM_BUFFERED);
12395 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12396
12397 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12398 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12399 /* Detect size with tg3_nvram_get_size() */
12400 break;
a1b950d5
MC
12401 case FLASH_5717VENDOR_ATMEL_ADB021B:
12402 case FLASH_5717VENDOR_ATMEL_ADB021D:
12403 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12404 break;
12405 default:
12406 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12407 break;
12408 }
321d32a0 12409 break;
a1b950d5
MC
12410 case FLASH_5717VENDOR_ST_M_M25PE10:
12411 case FLASH_5717VENDOR_ST_A_M25PE10:
12412 case FLASH_5717VENDOR_ST_M_M45PE10:
12413 case FLASH_5717VENDOR_ST_A_M45PE10:
12414 case FLASH_5717VENDOR_ST_M_M25PE20:
12415 case FLASH_5717VENDOR_ST_A_M25PE20:
12416 case FLASH_5717VENDOR_ST_M_M45PE20:
12417 case FLASH_5717VENDOR_ST_A_M45PE20:
12418 case FLASH_5717VENDOR_ST_25USPT:
12419 case FLASH_5717VENDOR_ST_45USPT:
12420 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12421 tg3_flag_set(tp, NVRAM_BUFFERED);
12422 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12423
12424 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12425 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12426 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12427 /* Detect size with tg3_nvram_get_size() */
12428 break;
12429 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12430 case FLASH_5717VENDOR_ST_A_M45PE20:
12431 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12432 break;
12433 default:
12434 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12435 break;
12436 }
321d32a0 12437 break;
a1b950d5 12438 default:
63c3a66f 12439 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12440 return;
321d32a0 12441 }
a1b950d5
MC
12442
12443 tg3_nvram_get_pagesize(tp, nvcfg1);
12444 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12445 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12446}
12447
9b91b5f1
MC
12448static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12449{
12450 u32 nvcfg1, nvmpinstrp;
12451
12452 nvcfg1 = tr32(NVRAM_CFG1);
12453 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12454
12455 switch (nvmpinstrp) {
12456 case FLASH_5720_EEPROM_HD:
12457 case FLASH_5720_EEPROM_LD:
12458 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12459 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12460
12461 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12462 tw32(NVRAM_CFG1, nvcfg1);
12463 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12464 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12465 else
12466 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12467 return;
12468 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12469 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12470 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12471 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12472 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12473 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12474 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12475 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12476 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12477 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12478 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12479 case FLASH_5720VENDOR_ATMEL_45USPT:
12480 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12481 tg3_flag_set(tp, NVRAM_BUFFERED);
12482 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12483
12484 switch (nvmpinstrp) {
12485 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12486 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12487 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12488 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12489 break;
12490 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12491 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12492 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12493 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12494 break;
12495 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12496 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12497 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12498 break;
12499 default:
12500 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12501 break;
12502 }
12503 break;
12504 case FLASH_5720VENDOR_M_ST_M25PE10:
12505 case FLASH_5720VENDOR_M_ST_M45PE10:
12506 case FLASH_5720VENDOR_A_ST_M25PE10:
12507 case FLASH_5720VENDOR_A_ST_M45PE10:
12508 case FLASH_5720VENDOR_M_ST_M25PE20:
12509 case FLASH_5720VENDOR_M_ST_M45PE20:
12510 case FLASH_5720VENDOR_A_ST_M25PE20:
12511 case FLASH_5720VENDOR_A_ST_M45PE20:
12512 case FLASH_5720VENDOR_M_ST_M25PE40:
12513 case FLASH_5720VENDOR_M_ST_M45PE40:
12514 case FLASH_5720VENDOR_A_ST_M25PE40:
12515 case FLASH_5720VENDOR_A_ST_M45PE40:
12516 case FLASH_5720VENDOR_M_ST_M25PE80:
12517 case FLASH_5720VENDOR_M_ST_M45PE80:
12518 case FLASH_5720VENDOR_A_ST_M25PE80:
12519 case FLASH_5720VENDOR_A_ST_M45PE80:
12520 case FLASH_5720VENDOR_ST_25USPT:
12521 case FLASH_5720VENDOR_ST_45USPT:
12522 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12523 tg3_flag_set(tp, NVRAM_BUFFERED);
12524 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12525
12526 switch (nvmpinstrp) {
12527 case FLASH_5720VENDOR_M_ST_M25PE20:
12528 case FLASH_5720VENDOR_M_ST_M45PE20:
12529 case FLASH_5720VENDOR_A_ST_M25PE20:
12530 case FLASH_5720VENDOR_A_ST_M45PE20:
12531 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12532 break;
12533 case FLASH_5720VENDOR_M_ST_M25PE40:
12534 case FLASH_5720VENDOR_M_ST_M45PE40:
12535 case FLASH_5720VENDOR_A_ST_M25PE40:
12536 case FLASH_5720VENDOR_A_ST_M45PE40:
12537 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12538 break;
12539 case FLASH_5720VENDOR_M_ST_M25PE80:
12540 case FLASH_5720VENDOR_M_ST_M45PE80:
12541 case FLASH_5720VENDOR_A_ST_M25PE80:
12542 case FLASH_5720VENDOR_A_ST_M45PE80:
12543 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12544 break;
12545 default:
12546 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12547 break;
12548 }
12549 break;
12550 default:
63c3a66f 12551 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12552 return;
12553 }
12554
12555 tg3_nvram_get_pagesize(tp, nvcfg1);
12556 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12557 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12558}
12559
1da177e4
LT
12560/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12561static void __devinit tg3_nvram_init(struct tg3 *tp)
12562{
1da177e4
LT
12563 tw32_f(GRC_EEPROM_ADDR,
12564 (EEPROM_ADDR_FSM_RESET |
12565 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12566 EEPROM_ADDR_CLKPERD_SHIFT)));
12567
9d57f01c 12568 msleep(1);
1da177e4
LT
12569
12570 /* Enable seeprom accesses. */
12571 tw32_f(GRC_LOCAL_CTRL,
12572 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12573 udelay(100);
12574
12575 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12576 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12577 tg3_flag_set(tp, NVRAM);
1da177e4 12578
ec41c7df 12579 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12580 netdev_warn(tp->dev,
12581 "Cannot get nvram lock, %s failed\n",
05dbe005 12582 __func__);
ec41c7df
MC
12583 return;
12584 }
e6af301b 12585 tg3_enable_nvram_access(tp);
1da177e4 12586
989a9d23
MC
12587 tp->nvram_size = 0;
12588
361b4ac2
MC
12589 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12590 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12591 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12592 tg3_get_5755_nvram_info(tp);
d30cdd28 12593 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12594 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12595 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12596 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12597 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12598 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12599 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12600 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12601 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12602 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12603 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12604 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12605 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12606 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12607 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12608 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12609 else
12610 tg3_get_nvram_info(tp);
12611
989a9d23
MC
12612 if (tp->nvram_size == 0)
12613 tg3_get_nvram_size(tp);
1da177e4 12614
e6af301b 12615 tg3_disable_nvram_access(tp);
381291b7 12616 tg3_nvram_unlock(tp);
1da177e4
LT
12617
12618 } else {
63c3a66f
JP
12619 tg3_flag_clear(tp, NVRAM);
12620 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12621
12622 tg3_get_eeprom_size(tp);
12623 }
12624}
12625
1da177e4
LT
12626static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12627 u32 offset, u32 len, u8 *buf)
12628{
12629 int i, j, rc = 0;
12630 u32 val;
12631
12632 for (i = 0; i < len; i += 4) {
b9fc7dc5 12633 u32 addr;
a9dc529d 12634 __be32 data;
1da177e4
LT
12635
12636 addr = offset + i;
12637
12638 memcpy(&data, buf + i, 4);
12639
62cedd11
MC
12640 /*
12641 * The SEEPROM interface expects the data to always be opposite
12642 * the native endian format. We accomplish this by reversing
12643 * all the operations that would have been performed on the
12644 * data from a call to tg3_nvram_read_be32().
12645 */
12646 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12647
12648 val = tr32(GRC_EEPROM_ADDR);
12649 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12650
12651 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12652 EEPROM_ADDR_READ);
12653 tw32(GRC_EEPROM_ADDR, val |
12654 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12655 (addr & EEPROM_ADDR_ADDR_MASK) |
12656 EEPROM_ADDR_START |
12657 EEPROM_ADDR_WRITE);
6aa20a22 12658
9d57f01c 12659 for (j = 0; j < 1000; j++) {
1da177e4
LT
12660 val = tr32(GRC_EEPROM_ADDR);
12661
12662 if (val & EEPROM_ADDR_COMPLETE)
12663 break;
9d57f01c 12664 msleep(1);
1da177e4
LT
12665 }
12666 if (!(val & EEPROM_ADDR_COMPLETE)) {
12667 rc = -EBUSY;
12668 break;
12669 }
12670 }
12671
12672 return rc;
12673}
12674
12675/* offset and length are dword aligned */
12676static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12677 u8 *buf)
12678{
12679 int ret = 0;
12680 u32 pagesize = tp->nvram_pagesize;
12681 u32 pagemask = pagesize - 1;
12682 u32 nvram_cmd;
12683 u8 *tmp;
12684
12685 tmp = kmalloc(pagesize, GFP_KERNEL);
12686 if (tmp == NULL)
12687 return -ENOMEM;
12688
12689 while (len) {
12690 int j;
e6af301b 12691 u32 phy_addr, page_off, size;
1da177e4
LT
12692
12693 phy_addr = offset & ~pagemask;
6aa20a22 12694
1da177e4 12695 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12696 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12697 (__be32 *) (tmp + j));
12698 if (ret)
1da177e4
LT
12699 break;
12700 }
12701 if (ret)
12702 break;
12703
c6cdf436 12704 page_off = offset & pagemask;
1da177e4
LT
12705 size = pagesize;
12706 if (len < size)
12707 size = len;
12708
12709 len -= size;
12710
12711 memcpy(tmp + page_off, buf, size);
12712
12713 offset = offset + (pagesize - page_off);
12714
e6af301b 12715 tg3_enable_nvram_access(tp);
1da177e4
LT
12716
12717 /*
12718 * Before we can erase the flash page, we need
12719 * to issue a special "write enable" command.
12720 */
12721 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12722
12723 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12724 break;
12725
12726 /* Erase the target page */
12727 tw32(NVRAM_ADDR, phy_addr);
12728
12729 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12730 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12731
c6cdf436 12732 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12733 break;
12734
12735 /* Issue another write enable to start the write. */
12736 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12737
12738 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12739 break;
12740
12741 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12742 __be32 data;
1da177e4 12743
b9fc7dc5 12744 data = *((__be32 *) (tmp + j));
a9dc529d 12745
b9fc7dc5 12746 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12747
12748 tw32(NVRAM_ADDR, phy_addr + j);
12749
12750 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12751 NVRAM_CMD_WR;
12752
12753 if (j == 0)
12754 nvram_cmd |= NVRAM_CMD_FIRST;
12755 else if (j == (pagesize - 4))
12756 nvram_cmd |= NVRAM_CMD_LAST;
12757
12758 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12759 break;
12760 }
12761 if (ret)
12762 break;
12763 }
12764
12765 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12766 tg3_nvram_exec_cmd(tp, nvram_cmd);
12767
12768 kfree(tmp);
12769
12770 return ret;
12771}
12772
12773/* offset and length are dword aligned */
12774static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12775 u8 *buf)
12776{
12777 int i, ret = 0;
12778
12779 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12780 u32 page_off, phy_addr, nvram_cmd;
12781 __be32 data;
1da177e4
LT
12782
12783 memcpy(&data, buf + i, 4);
b9fc7dc5 12784 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12785
c6cdf436 12786 page_off = offset % tp->nvram_pagesize;
1da177e4 12787
1820180b 12788 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12789
12790 tw32(NVRAM_ADDR, phy_addr);
12791
12792 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12793
c6cdf436 12794 if (page_off == 0 || i == 0)
1da177e4 12795 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12796 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12797 nvram_cmd |= NVRAM_CMD_LAST;
12798
12799 if (i == (len - 4))
12800 nvram_cmd |= NVRAM_CMD_LAST;
12801
321d32a0 12802 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12803 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12804 (tp->nvram_jedecnum == JEDEC_ST) &&
12805 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12806
12807 if ((ret = tg3_nvram_exec_cmd(tp,
12808 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12809 NVRAM_CMD_DONE)))
12810
12811 break;
12812 }
63c3a66f 12813 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12814 /* We always do complete word writes to eeprom. */
12815 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12816 }
12817
12818 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12819 break;
12820 }
12821 return ret;
12822}
12823
12824/* offset and length are dword aligned */
12825static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12826{
12827 int ret;
12828
63c3a66f 12829 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12830 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12831 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12832 udelay(40);
12833 }
12834
63c3a66f 12835 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12836 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12837 } else {
1da177e4
LT
12838 u32 grc_mode;
12839
ec41c7df
MC
12840 ret = tg3_nvram_lock(tp);
12841 if (ret)
12842 return ret;
1da177e4 12843
e6af301b 12844 tg3_enable_nvram_access(tp);
63c3a66f 12845 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12846 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12847
12848 grc_mode = tr32(GRC_MODE);
12849 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12850
63c3a66f 12851 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12852 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12853 buf);
859a5887 12854 } else {
1da177e4
LT
12855 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12856 buf);
12857 }
12858
12859 grc_mode = tr32(GRC_MODE);
12860 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12861
e6af301b 12862 tg3_disable_nvram_access(tp);
1da177e4
LT
12863 tg3_nvram_unlock(tp);
12864 }
12865
63c3a66f 12866 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12867 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12868 udelay(40);
12869 }
12870
12871 return ret;
12872}
12873
12874struct subsys_tbl_ent {
12875 u16 subsys_vendor, subsys_devid;
12876 u32 phy_id;
12877};
12878
24daf2b0 12879static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12880 /* Broadcom boards. */
24daf2b0 12881 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12882 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12883 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12884 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12885 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12886 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12887 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12888 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12889 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12890 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12891 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12892 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12893 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12894 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12895 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12896 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12897 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12898 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12899 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12900 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12901 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12902 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12903
12904 /* 3com boards. */
24daf2b0 12905 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12906 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12907 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12908 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12909 { TG3PCI_SUBVENDOR_ID_3COM,
12910 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12911 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12912 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12913 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12914 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12915
12916 /* DELL boards. */
24daf2b0 12917 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12918 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12919 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12920 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12921 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12922 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12923 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12924 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12925
12926 /* Compaq boards. */
24daf2b0 12927 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12928 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12929 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12930 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12931 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12932 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12933 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12934 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12935 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12936 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12937
12938 /* IBM boards. */
24daf2b0
MC
12939 { TG3PCI_SUBVENDOR_ID_IBM,
12940 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12941};
12942
24daf2b0 12943static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12944{
12945 int i;
12946
12947 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12948 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12949 tp->pdev->subsystem_vendor) &&
12950 (subsys_id_to_phy_id[i].subsys_devid ==
12951 tp->pdev->subsystem_device))
12952 return &subsys_id_to_phy_id[i];
12953 }
12954 return NULL;
12955}
12956
7d0c41ef 12957static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12958{
1da177e4 12959 u32 val;
f49639e6 12960
79eb6904 12961 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12962 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12963
a85feb8c 12964 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12965 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12966 tg3_flag_set(tp, WOL_CAP);
72b845e0 12967
b5d3772c 12968 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12969 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12970 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12971 tg3_flag_set(tp, IS_NIC);
9d26e213 12972 }
0527ba35
MC
12973 val = tr32(VCPU_CFGSHDW);
12974 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12975 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12976 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12977 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12978 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12979 device_set_wakeup_enable(&tp->pdev->dev, true);
12980 }
05ac4cb7 12981 goto done;
b5d3772c
MC
12982 }
12983
1da177e4
LT
12984 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12985 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12986 u32 nic_cfg, led_cfg;
a9daf367 12987 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12988 int eeprom_phy_serdes = 0;
1da177e4
LT
12989
12990 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12991 tp->nic_sram_data_cfg = nic_cfg;
12992
12993 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12994 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
12995 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12996 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12997 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
12998 (ver > 0) && (ver < 0x100))
12999 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13000
a9daf367
MC
13001 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13002 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13003
1da177e4
LT
13004 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13005 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13006 eeprom_phy_serdes = 1;
13007
13008 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13009 if (nic_phy_id != 0) {
13010 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13011 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13012
13013 eeprom_phy_id = (id1 >> 16) << 10;
13014 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13015 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13016 } else
13017 eeprom_phy_id = 0;
13018
7d0c41ef 13019 tp->phy_id = eeprom_phy_id;
747e8f8b 13020 if (eeprom_phy_serdes) {
63c3a66f 13021 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13022 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13023 else
f07e9af3 13024 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13025 }
7d0c41ef 13026
63c3a66f 13027 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13028 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13029 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13030 else
1da177e4
LT
13031 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13032
13033 switch (led_cfg) {
13034 default:
13035 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13036 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13037 break;
13038
13039 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13040 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13041 break;
13042
13043 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13044 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13045
13046 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13047 * read on some older 5700/5701 bootcode.
13048 */
13049 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13050 ASIC_REV_5700 ||
13051 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13052 ASIC_REV_5701)
13053 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13054
1da177e4
LT
13055 break;
13056
13057 case SHASTA_EXT_LED_SHARED:
13058 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13059 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13060 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13061 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13062 LED_CTRL_MODE_PHY_2);
13063 break;
13064
13065 case SHASTA_EXT_LED_MAC:
13066 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13067 break;
13068
13069 case SHASTA_EXT_LED_COMBO:
13070 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13071 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13072 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13073 LED_CTRL_MODE_PHY_2);
13074 break;
13075
855e1111 13076 }
1da177e4
LT
13077
13078 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13079 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13080 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13081 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13082
b2a5c19c
MC
13083 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13084 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13085
9d26e213 13086 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13087 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13088 if ((tp->pdev->subsystem_vendor ==
13089 PCI_VENDOR_ID_ARIMA) &&
13090 (tp->pdev->subsystem_device == 0x205a ||
13091 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13092 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13093 } else {
63c3a66f
JP
13094 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13095 tg3_flag_set(tp, IS_NIC);
9d26e213 13096 }
1da177e4
LT
13097
13098 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13099 tg3_flag_set(tp, ENABLE_ASF);
13100 if (tg3_flag(tp, 5750_PLUS))
13101 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13102 }
b2b98d4a
MC
13103
13104 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13105 tg3_flag(tp, 5750_PLUS))
13106 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13107
f07e9af3 13108 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13109 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13110 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13111
63c3a66f 13112 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13113 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13114 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13115 device_set_wakeup_enable(&tp->pdev->dev, true);
13116 }
0527ba35 13117
1da177e4 13118 if (cfg2 & (1 << 17))
f07e9af3 13119 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13120
13121 /* serdes signal pre-emphasis in register 0x590 set by */
13122 /* bootcode if bit 18 is set */
13123 if (cfg2 & (1 << 18))
f07e9af3 13124 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13125
63c3a66f
JP
13126 if ((tg3_flag(tp, 57765_PLUS) ||
13127 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13128 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13129 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13130 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13131
63c3a66f 13132 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13133 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13134 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13135 u32 cfg3;
13136
13137 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13138 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13139 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13140 }
a9daf367 13141
14417063 13142 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13143 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13144 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13145 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13146 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13147 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13148 }
05ac4cb7 13149done:
63c3a66f 13150 if (tg3_flag(tp, WOL_CAP))
43067ed8 13151 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13152 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13153 else
13154 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13155}
13156
b2a5c19c
MC
13157static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13158{
13159 int i;
13160 u32 val;
13161
13162 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13163 tw32(OTP_CTRL, cmd);
13164
13165 /* Wait for up to 1 ms for command to execute. */
13166 for (i = 0; i < 100; i++) {
13167 val = tr32(OTP_STATUS);
13168 if (val & OTP_STATUS_CMD_DONE)
13169 break;
13170 udelay(10);
13171 }
13172
13173 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13174}
13175
13176/* Read the gphy configuration from the OTP region of the chip. The gphy
13177 * configuration is a 32-bit value that straddles the alignment boundary.
13178 * We do two 32-bit reads and then shift and merge the results.
13179 */
13180static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13181{
13182 u32 bhalf_otp, thalf_otp;
13183
13184 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13185
13186 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13187 return 0;
13188
13189 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13190
13191 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13192 return 0;
13193
13194 thalf_otp = tr32(OTP_READ_DATA);
13195
13196 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13197
13198 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13199 return 0;
13200
13201 bhalf_otp = tr32(OTP_READ_DATA);
13202
13203 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13204}
13205
e256f8a3
MC
13206static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13207{
13208 u32 adv = ADVERTISED_Autoneg |
13209 ADVERTISED_Pause;
13210
13211 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13212 adv |= ADVERTISED_1000baseT_Half |
13213 ADVERTISED_1000baseT_Full;
13214
13215 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13216 adv |= ADVERTISED_100baseT_Half |
13217 ADVERTISED_100baseT_Full |
13218 ADVERTISED_10baseT_Half |
13219 ADVERTISED_10baseT_Full |
13220 ADVERTISED_TP;
13221 else
13222 adv |= ADVERTISED_FIBRE;
13223
13224 tp->link_config.advertising = adv;
13225 tp->link_config.speed = SPEED_INVALID;
13226 tp->link_config.duplex = DUPLEX_INVALID;
13227 tp->link_config.autoneg = AUTONEG_ENABLE;
13228 tp->link_config.active_speed = SPEED_INVALID;
13229 tp->link_config.active_duplex = DUPLEX_INVALID;
13230 tp->link_config.orig_speed = SPEED_INVALID;
13231 tp->link_config.orig_duplex = DUPLEX_INVALID;
13232 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13233}
13234
7d0c41ef
MC
13235static int __devinit tg3_phy_probe(struct tg3 *tp)
13236{
13237 u32 hw_phy_id_1, hw_phy_id_2;
13238 u32 hw_phy_id, hw_phy_id_masked;
13239 int err;
1da177e4 13240
e256f8a3 13241 /* flow control autonegotiation is default behavior */
63c3a66f 13242 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13243 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13244
63c3a66f 13245 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13246 return tg3_phy_init(tp);
13247
1da177e4 13248 /* Reading the PHY ID register can conflict with ASF
877d0310 13249 * firmware access to the PHY hardware.
1da177e4
LT
13250 */
13251 err = 0;
63c3a66f 13252 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13253 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13254 } else {
13255 /* Now read the physical PHY_ID from the chip and verify
13256 * that it is sane. If it doesn't look good, we fall back
13257 * to either the hard-coded table based PHY_ID and failing
13258 * that the value found in the eeprom area.
13259 */
13260 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13261 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13262
13263 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13264 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13265 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13266
79eb6904 13267 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13268 }
13269
79eb6904 13270 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13271 tp->phy_id = hw_phy_id;
79eb6904 13272 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13273 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13274 else
f07e9af3 13275 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13276 } else {
79eb6904 13277 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13278 /* Do nothing, phy ID already set up in
13279 * tg3_get_eeprom_hw_cfg().
13280 */
1da177e4
LT
13281 } else {
13282 struct subsys_tbl_ent *p;
13283
13284 /* No eeprom signature? Try the hardcoded
13285 * subsys device table.
13286 */
24daf2b0 13287 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13288 if (!p)
13289 return -ENODEV;
13290
13291 tp->phy_id = p->phy_id;
13292 if (!tp->phy_id ||
79eb6904 13293 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13294 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13295 }
13296 }
13297
a6b68dab 13298 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13299 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13300 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13301 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13302 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13303 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13304 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13305 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13306
e256f8a3
MC
13307 tg3_phy_init_link_config(tp);
13308
f07e9af3 13309 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13310 !tg3_flag(tp, ENABLE_APE) &&
13311 !tg3_flag(tp, ENABLE_ASF)) {
42b64a45 13312 u32 bmsr, mask;
1da177e4
LT
13313
13314 tg3_readphy(tp, MII_BMSR, &bmsr);
13315 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13316 (bmsr & BMSR_LSTATUS))
13317 goto skip_phy_reset;
6aa20a22 13318
1da177e4
LT
13319 err = tg3_phy_reset(tp);
13320 if (err)
13321 return err;
13322
42b64a45 13323 tg3_phy_set_wirespeed(tp);
1da177e4 13324
3600d918
MC
13325 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13326 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13327 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13328 if (!tg3_copper_is_advertising_all(tp, mask)) {
42b64a45
MC
13329 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13330 tp->link_config.flowctrl);
1da177e4
LT
13331
13332 tg3_writephy(tp, MII_BMCR,
13333 BMCR_ANENABLE | BMCR_ANRESTART);
13334 }
1da177e4
LT
13335 }
13336
13337skip_phy_reset:
79eb6904 13338 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13339 err = tg3_init_5401phy_dsp(tp);
13340 if (err)
13341 return err;
1da177e4 13342
1da177e4
LT
13343 err = tg3_init_5401phy_dsp(tp);
13344 }
13345
1da177e4
LT
13346 return err;
13347}
13348
184b8904 13349static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13350{
a4a8bb15 13351 u8 *vpd_data;
4181b2c8 13352 unsigned int block_end, rosize, len;
535a490e 13353 u32 vpdlen;
184b8904 13354 int j, i = 0;
a4a8bb15 13355
535a490e 13356 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13357 if (!vpd_data)
13358 goto out_no_vpd;
1da177e4 13359
535a490e 13360 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13361 if (i < 0)
13362 goto out_not_found;
1da177e4 13363
4181b2c8
MC
13364 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13365 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13366 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13367
535a490e 13368 if (block_end > vpdlen)
4181b2c8 13369 goto out_not_found;
af2c6a4a 13370
184b8904
MC
13371 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13372 PCI_VPD_RO_KEYWORD_MFR_ID);
13373 if (j > 0) {
13374 len = pci_vpd_info_field_size(&vpd_data[j]);
13375
13376 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13377 if (j + len > block_end || len != 4 ||
13378 memcmp(&vpd_data[j], "1028", 4))
13379 goto partno;
13380
13381 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13382 PCI_VPD_RO_KEYWORD_VENDOR0);
13383 if (j < 0)
13384 goto partno;
13385
13386 len = pci_vpd_info_field_size(&vpd_data[j]);
13387
13388 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13389 if (j + len > block_end)
13390 goto partno;
13391
13392 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13393 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13394 }
13395
13396partno:
4181b2c8
MC
13397 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13398 PCI_VPD_RO_KEYWORD_PARTNO);
13399 if (i < 0)
13400 goto out_not_found;
af2c6a4a 13401
4181b2c8 13402 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13403
4181b2c8
MC
13404 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13405 if (len > TG3_BPN_SIZE ||
535a490e 13406 (len + i) > vpdlen)
4181b2c8 13407 goto out_not_found;
1da177e4 13408
4181b2c8 13409 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13410
1da177e4 13411out_not_found:
a4a8bb15 13412 kfree(vpd_data);
37a949c5 13413 if (tp->board_part_number[0])
a4a8bb15
MC
13414 return;
13415
13416out_no_vpd:
37a949c5
MC
13417 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13418 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13419 strcpy(tp->board_part_number, "BCM5717");
13420 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13421 strcpy(tp->board_part_number, "BCM5718");
13422 else
13423 goto nomatch;
13424 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13425 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13426 strcpy(tp->board_part_number, "BCM57780");
13427 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13428 strcpy(tp->board_part_number, "BCM57760");
13429 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13430 strcpy(tp->board_part_number, "BCM57790");
13431 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13432 strcpy(tp->board_part_number, "BCM57788");
13433 else
13434 goto nomatch;
13435 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13436 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13437 strcpy(tp->board_part_number, "BCM57761");
13438 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13439 strcpy(tp->board_part_number, "BCM57765");
13440 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13441 strcpy(tp->board_part_number, "BCM57781");
13442 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13443 strcpy(tp->board_part_number, "BCM57785");
13444 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13445 strcpy(tp->board_part_number, "BCM57791");
13446 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13447 strcpy(tp->board_part_number, "BCM57795");
13448 else
13449 goto nomatch;
13450 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13451 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13452 } else {
13453nomatch:
b5d3772c 13454 strcpy(tp->board_part_number, "none");
37a949c5 13455 }
1da177e4
LT
13456}
13457
9c8a620e
MC
13458static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13459{
13460 u32 val;
13461
e4f34110 13462 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13463 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13464 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13465 val != 0)
13466 return 0;
13467
13468 return 1;
13469}
13470
acd9c119
MC
13471static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13472{
ff3a7cb2 13473 u32 val, offset, start, ver_offset;
75f9936e 13474 int i, dst_off;
ff3a7cb2 13475 bool newver = false;
acd9c119
MC
13476
13477 if (tg3_nvram_read(tp, 0xc, &offset) ||
13478 tg3_nvram_read(tp, 0x4, &start))
13479 return;
13480
13481 offset = tg3_nvram_logical_addr(tp, offset);
13482
ff3a7cb2 13483 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13484 return;
13485
ff3a7cb2
MC
13486 if ((val & 0xfc000000) == 0x0c000000) {
13487 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13488 return;
13489
ff3a7cb2
MC
13490 if (val == 0)
13491 newver = true;
13492 }
13493
75f9936e
MC
13494 dst_off = strlen(tp->fw_ver);
13495
ff3a7cb2 13496 if (newver) {
75f9936e
MC
13497 if (TG3_VER_SIZE - dst_off < 16 ||
13498 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13499 return;
13500
13501 offset = offset + ver_offset - start;
13502 for (i = 0; i < 16; i += 4) {
13503 __be32 v;
13504 if (tg3_nvram_read_be32(tp, offset + i, &v))
13505 return;
13506
75f9936e 13507 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13508 }
13509 } else {
13510 u32 major, minor;
13511
13512 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13513 return;
13514
13515 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13516 TG3_NVM_BCVER_MAJSFT;
13517 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13518 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13519 "v%d.%02d", major, minor);
acd9c119
MC
13520 }
13521}
13522
a6f6cb1c
MC
13523static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13524{
13525 u32 val, major, minor;
13526
13527 /* Use native endian representation */
13528 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13529 return;
13530
13531 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13532 TG3_NVM_HWSB_CFG1_MAJSFT;
13533 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13534 TG3_NVM_HWSB_CFG1_MINSFT;
13535
13536 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13537}
13538
dfe00d7d
MC
13539static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13540{
13541 u32 offset, major, minor, build;
13542
75f9936e 13543 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13544
13545 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13546 return;
13547
13548 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13549 case TG3_EEPROM_SB_REVISION_0:
13550 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13551 break;
13552 case TG3_EEPROM_SB_REVISION_2:
13553 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13554 break;
13555 case TG3_EEPROM_SB_REVISION_3:
13556 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13557 break;
a4153d40
MC
13558 case TG3_EEPROM_SB_REVISION_4:
13559 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13560 break;
13561 case TG3_EEPROM_SB_REVISION_5:
13562 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13563 break;
bba226ac
MC
13564 case TG3_EEPROM_SB_REVISION_6:
13565 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13566 break;
dfe00d7d
MC
13567 default:
13568 return;
13569 }
13570
e4f34110 13571 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13572 return;
13573
13574 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13575 TG3_EEPROM_SB_EDH_BLD_SHFT;
13576 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13577 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13578 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13579
13580 if (minor > 99 || build > 26)
13581 return;
13582
75f9936e
MC
13583 offset = strlen(tp->fw_ver);
13584 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13585 " v%d.%02d", major, minor);
dfe00d7d
MC
13586
13587 if (build > 0) {
75f9936e
MC
13588 offset = strlen(tp->fw_ver);
13589 if (offset < TG3_VER_SIZE - 1)
13590 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13591 }
13592}
13593
acd9c119 13594static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13595{
13596 u32 val, offset, start;
acd9c119 13597 int i, vlen;
9c8a620e
MC
13598
13599 for (offset = TG3_NVM_DIR_START;
13600 offset < TG3_NVM_DIR_END;
13601 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13602 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13603 return;
13604
9c8a620e
MC
13605 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13606 break;
13607 }
13608
13609 if (offset == TG3_NVM_DIR_END)
13610 return;
13611
63c3a66f 13612 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13613 start = 0x08000000;
e4f34110 13614 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13615 return;
13616
e4f34110 13617 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13618 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13619 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13620 return;
13621
13622 offset += val - start;
13623
acd9c119 13624 vlen = strlen(tp->fw_ver);
9c8a620e 13625
acd9c119
MC
13626 tp->fw_ver[vlen++] = ',';
13627 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13628
13629 for (i = 0; i < 4; i++) {
a9dc529d
MC
13630 __be32 v;
13631 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13632 return;
13633
b9fc7dc5 13634 offset += sizeof(v);
c4e6575c 13635
acd9c119
MC
13636 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13637 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13638 break;
c4e6575c 13639 }
9c8a620e 13640
acd9c119
MC
13641 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13642 vlen += sizeof(v);
c4e6575c 13643 }
acd9c119
MC
13644}
13645
7fd76445
MC
13646static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13647{
13648 int vlen;
13649 u32 apedata;
ecc79648 13650 char *fwtype;
7fd76445 13651
63c3a66f 13652 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13653 return;
13654
13655 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13656 if (apedata != APE_SEG_SIG_MAGIC)
13657 return;
13658
13659 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13660 if (!(apedata & APE_FW_STATUS_READY))
13661 return;
13662
13663 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13664
dc6d0744 13665 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13666 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13667 fwtype = "NCSI";
dc6d0744 13668 } else {
ecc79648 13669 fwtype = "DASH";
dc6d0744 13670 }
ecc79648 13671
7fd76445
MC
13672 vlen = strlen(tp->fw_ver);
13673
ecc79648
MC
13674 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13675 fwtype,
7fd76445
MC
13676 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13677 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13678 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13679 (apedata & APE_FW_VERSION_BLDMSK));
13680}
13681
acd9c119
MC
13682static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13683{
13684 u32 val;
75f9936e 13685 bool vpd_vers = false;
acd9c119 13686
75f9936e
MC
13687 if (tp->fw_ver[0] != 0)
13688 vpd_vers = true;
df259d8c 13689
63c3a66f 13690 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13691 strcat(tp->fw_ver, "sb");
df259d8c
MC
13692 return;
13693 }
13694
acd9c119
MC
13695 if (tg3_nvram_read(tp, 0, &val))
13696 return;
13697
13698 if (val == TG3_EEPROM_MAGIC)
13699 tg3_read_bc_ver(tp);
13700 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13701 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13702 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13703 tg3_read_hwsb_ver(tp);
acd9c119
MC
13704 else
13705 return;
13706
c9cab24e 13707 if (vpd_vers)
75f9936e 13708 goto done;
acd9c119 13709
c9cab24e
MC
13710 if (tg3_flag(tp, ENABLE_APE)) {
13711 if (tg3_flag(tp, ENABLE_ASF))
13712 tg3_read_dash_ver(tp);
13713 } else if (tg3_flag(tp, ENABLE_ASF)) {
13714 tg3_read_mgmtfw_ver(tp);
13715 }
9c8a620e 13716
75f9936e 13717done:
9c8a620e 13718 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13719}
13720
7544b097
MC
13721static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13722
7cb32cf2
MC
13723static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13724{
63c3a66f 13725 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13726 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13727 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13728 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13729 else
de9f5230 13730 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13731}
13732
4143470c 13733static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13734 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13735 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13736 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13737 { },
13738};
13739
1da177e4
LT
13740static int __devinit tg3_get_invariants(struct tg3 *tp)
13741{
1da177e4 13742 u32 misc_ctrl_reg;
1da177e4
LT
13743 u32 pci_state_reg, grc_misc_cfg;
13744 u32 val;
13745 u16 pci_cmd;
5e7dfd0f 13746 int err;
1da177e4 13747
1da177e4
LT
13748 /* Force memory write invalidate off. If we leave it on,
13749 * then on 5700_BX chips we have to enable a workaround.
13750 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13751 * to match the cacheline size. The Broadcom driver have this
13752 * workaround but turns MWI off all the times so never uses
13753 * it. This seems to suggest that the workaround is insufficient.
13754 */
13755 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13756 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13757 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13758
16821285
MC
13759 /* Important! -- Make sure register accesses are byteswapped
13760 * correctly. Also, for those chips that require it, make
13761 * sure that indirect register accesses are enabled before
13762 * the first operation.
1da177e4
LT
13763 */
13764 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13765 &misc_ctrl_reg);
16821285
MC
13766 tp->misc_host_ctrl |= (misc_ctrl_reg &
13767 MISC_HOST_CTRL_CHIPREV);
13768 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13769 tp->misc_host_ctrl);
1da177e4
LT
13770
13771 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13772 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13773 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13774 u32 prod_id_asic_rev;
13775
5001e2f6
MC
13776 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13777 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13778 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13779 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13780 pci_read_config_dword(tp->pdev,
13781 TG3PCI_GEN2_PRODID_ASICREV,
13782 &prod_id_asic_rev);
b703df6f
MC
13783 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13784 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13785 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13786 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13787 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13788 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13789 pci_read_config_dword(tp->pdev,
13790 TG3PCI_GEN15_PRODID_ASICREV,
13791 &prod_id_asic_rev);
f6eb9b1f
MC
13792 else
13793 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13794 &prod_id_asic_rev);
13795
321d32a0 13796 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13797 }
1da177e4 13798
ff645bec
MC
13799 /* Wrong chip ID in 5752 A0. This code can be removed later
13800 * as A0 is not in production.
13801 */
13802 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13803 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13804
6892914f
MC
13805 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13806 * we need to disable memory and use config. cycles
13807 * only to access all registers. The 5702/03 chips
13808 * can mistakenly decode the special cycles from the
13809 * ICH chipsets as memory write cycles, causing corruption
13810 * of register and memory space. Only certain ICH bridges
13811 * will drive special cycles with non-zero data during the
13812 * address phase which can fall within the 5703's address
13813 * range. This is not an ICH bug as the PCI spec allows
13814 * non-zero address during special cycles. However, only
13815 * these ICH bridges are known to drive non-zero addresses
13816 * during special cycles.
13817 *
13818 * Since special cycles do not cross PCI bridges, we only
13819 * enable this workaround if the 5703 is on the secondary
13820 * bus of these ICH bridges.
13821 */
13822 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13823 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13824 static struct tg3_dev_id {
13825 u32 vendor;
13826 u32 device;
13827 u32 rev;
13828 } ich_chipsets[] = {
13829 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13830 PCI_ANY_ID },
13831 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13832 PCI_ANY_ID },
13833 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13834 0xa },
13835 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13836 PCI_ANY_ID },
13837 { },
13838 };
13839 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13840 struct pci_dev *bridge = NULL;
13841
13842 while (pci_id->vendor != 0) {
13843 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13844 bridge);
13845 if (!bridge) {
13846 pci_id++;
13847 continue;
13848 }
13849 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13850 if (bridge->revision > pci_id->rev)
6892914f
MC
13851 continue;
13852 }
13853 if (bridge->subordinate &&
13854 (bridge->subordinate->number ==
13855 tp->pdev->bus->number)) {
63c3a66f 13856 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13857 pci_dev_put(bridge);
13858 break;
13859 }
13860 }
13861 }
13862
6ff6f81d 13863 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13864 static struct tg3_dev_id {
13865 u32 vendor;
13866 u32 device;
13867 } bridge_chipsets[] = {
13868 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13869 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13870 { },
13871 };
13872 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13873 struct pci_dev *bridge = NULL;
13874
13875 while (pci_id->vendor != 0) {
13876 bridge = pci_get_device(pci_id->vendor,
13877 pci_id->device,
13878 bridge);
13879 if (!bridge) {
13880 pci_id++;
13881 continue;
13882 }
13883 if (bridge->subordinate &&
13884 (bridge->subordinate->number <=
13885 tp->pdev->bus->number) &&
13886 (bridge->subordinate->subordinate >=
13887 tp->pdev->bus->number)) {
63c3a66f 13888 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13889 pci_dev_put(bridge);
13890 break;
13891 }
13892 }
13893 }
13894
4a29cc2e
MC
13895 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13896 * DMA addresses > 40-bit. This bridge may have other additional
13897 * 57xx devices behind it in some 4-port NIC designs for example.
13898 * Any tg3 device found behind the bridge will also need the 40-bit
13899 * DMA workaround.
13900 */
a4e2b347
MC
13901 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13902 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13903 tg3_flag_set(tp, 5780_CLASS);
13904 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13905 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13906 } else {
4a29cc2e
MC
13907 struct pci_dev *bridge = NULL;
13908
13909 do {
13910 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13911 PCI_DEVICE_ID_SERVERWORKS_EPB,
13912 bridge);
13913 if (bridge && bridge->subordinate &&
13914 (bridge->subordinate->number <=
13915 tp->pdev->bus->number) &&
13916 (bridge->subordinate->subordinate >=
13917 tp->pdev->bus->number)) {
63c3a66f 13918 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13919 pci_dev_put(bridge);
13920 break;
13921 }
13922 } while (bridge);
13923 }
4cf78e4f 13924
f6eb9b1f 13925 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 13926 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
13927 tp->pdev_peer = tg3_find_peer(tp);
13928
c885e824 13929 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13930 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13931 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13932 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13933
13934 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13935 tg3_flag(tp, 5717_PLUS))
13936 tg3_flag_set(tp, 57765_PLUS);
c885e824 13937
321d32a0
MC
13938 /* Intentionally exclude ASIC_REV_5906 */
13939 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13940 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13941 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13942 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13943 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13944 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13945 tg3_flag(tp, 57765_PLUS))
13946 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13947
13948 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13949 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13950 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13951 tg3_flag(tp, 5755_PLUS) ||
13952 tg3_flag(tp, 5780_CLASS))
13953 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13954
6ff6f81d 13955 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13956 tg3_flag(tp, 5750_PLUS))
13957 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13958
507399f1 13959 /* Determine TSO capabilities */
a0512944 13960 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 13961 ; /* Do nothing. HW bug. */
63c3a66f
JP
13962 else if (tg3_flag(tp, 57765_PLUS))
13963 tg3_flag_set(tp, HW_TSO_3);
13964 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13965 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13966 tg3_flag_set(tp, HW_TSO_2);
13967 else if (tg3_flag(tp, 5750_PLUS)) {
13968 tg3_flag_set(tp, HW_TSO_1);
13969 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13970 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13971 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13972 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13973 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13974 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13975 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13976 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13977 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13978 tp->fw_needed = FIRMWARE_TG3TSO5;
13979 else
13980 tp->fw_needed = FIRMWARE_TG3TSO;
13981 }
13982
dabc5c67 13983 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
13984 if (tg3_flag(tp, HW_TSO_1) ||
13985 tg3_flag(tp, HW_TSO_2) ||
13986 tg3_flag(tp, HW_TSO_3) ||
dabc5c67
MC
13987 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13988 tg3_flag_set(tp, TSO_CAPABLE);
13989 else {
13990 tg3_flag_clear(tp, TSO_CAPABLE);
13991 tg3_flag_clear(tp, TSO_BUG);
13992 tp->fw_needed = NULL;
13993 }
13994
13995 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13996 tp->fw_needed = FIRMWARE_TG3;
13997
507399f1
MC
13998 tp->irq_max = 1;
13999
63c3a66f
JP
14000 if (tg3_flag(tp, 5750_PLUS)) {
14001 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14002 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14003 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14004 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14005 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14006 tp->pdev_peer == tp->pdev))
63c3a66f 14007 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14008
63c3a66f 14009 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14010 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14011 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14012 }
4f125f42 14013
63c3a66f
JP
14014 if (tg3_flag(tp, 57765_PLUS)) {
14015 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
14016 tp->irq_max = TG3_IRQ_MAX_VECS;
14017 }
f6eb9b1f 14018 }
0e1406dd 14019
2ffcc981 14020 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14021 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14022
e31aa987
MC
14023 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
14024 tg3_flag_set(tp, 4K_FIFO_LIMIT);
14025
63c3a66f
JP
14026 if (tg3_flag(tp, 5717_PLUS))
14027 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14028
63c3a66f 14029 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14030 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14031 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14032
63c3a66f
JP
14033 if (!tg3_flag(tp, 5705_PLUS) ||
14034 tg3_flag(tp, 5780_CLASS) ||
14035 tg3_flag(tp, USE_JUMBO_BDFLAG))
14036 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14037
52f4490c
MC
14038 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14039 &pci_state_reg);
14040
708ebb3a 14041 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14042 u16 lnkctl;
14043
63c3a66f 14044 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14045
cf79003d 14046 tp->pcie_readrq = 4096;
d78b59f5
MC
14047 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14048 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 14049 tp->pcie_readrq = 2048;
cf79003d
MC
14050
14051 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 14052
5e7dfd0f 14053 pci_read_config_word(tp->pdev,
708ebb3a 14054 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14055 &lnkctl);
14056 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14057 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14058 ASIC_REV_5906) {
63c3a66f 14059 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14060 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14061 }
5e7dfd0f 14062 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14063 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14064 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14065 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14066 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14067 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14068 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14069 }
52f4490c 14070 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14071 /* BCM5785 devices are effectively PCIe devices, and should
14072 * follow PCIe codepaths, but do not have a PCIe capabilities
14073 * section.
14074 */
63c3a66f
JP
14075 tg3_flag_set(tp, PCI_EXPRESS);
14076 } else if (!tg3_flag(tp, 5705_PLUS) ||
14077 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14078 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14079 if (!tp->pcix_cap) {
2445e461
MC
14080 dev_err(&tp->pdev->dev,
14081 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14082 return -EIO;
14083 }
14084
14085 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14086 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14087 }
1da177e4 14088
399de50b
MC
14089 /* If we have an AMD 762 or VIA K8T800 chipset, write
14090 * reordering to the mailbox registers done by the host
14091 * controller can cause major troubles. We read back from
14092 * every mailbox register write to force the writes to be
14093 * posted to the chip in order.
14094 */
4143470c 14095 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14096 !tg3_flag(tp, PCI_EXPRESS))
14097 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14098
69fc4053
MC
14099 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14100 &tp->pci_cacheline_sz);
14101 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14102 &tp->pci_lat_timer);
1da177e4
LT
14103 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14104 tp->pci_lat_timer < 64) {
14105 tp->pci_lat_timer = 64;
69fc4053
MC
14106 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14107 tp->pci_lat_timer);
1da177e4
LT
14108 }
14109
16821285
MC
14110 /* Important! -- It is critical that the PCI-X hw workaround
14111 * situation is decided before the first MMIO register access.
14112 */
52f4490c
MC
14113 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14114 /* 5700 BX chips need to have their TX producer index
14115 * mailboxes written twice to workaround a bug.
14116 */
63c3a66f 14117 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14118
52f4490c 14119 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14120 *
14121 * The workaround is to use indirect register accesses
14122 * for all chip writes not to mailbox registers.
14123 */
63c3a66f 14124 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14125 u32 pm_reg;
1da177e4 14126
63c3a66f 14127 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14128
14129 /* The chip can have it's power management PCI config
14130 * space registers clobbered due to this bug.
14131 * So explicitly force the chip into D0 here.
14132 */
9974a356
MC
14133 pci_read_config_dword(tp->pdev,
14134 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14135 &pm_reg);
14136 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14137 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14138 pci_write_config_dword(tp->pdev,
14139 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14140 pm_reg);
14141
14142 /* Also, force SERR#/PERR# in PCI command. */
14143 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14144 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14145 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14146 }
14147 }
14148
1da177e4 14149 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14150 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14151 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14152 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14153
14154 /* Chip-specific fixup from Broadcom driver */
14155 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14156 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14157 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14158 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14159 }
14160
1ee582d8 14161 /* Default fast path register access methods */
20094930 14162 tp->read32 = tg3_read32;
1ee582d8 14163 tp->write32 = tg3_write32;
09ee929c 14164 tp->read32_mbox = tg3_read32;
20094930 14165 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14166 tp->write32_tx_mbox = tg3_write32;
14167 tp->write32_rx_mbox = tg3_write32;
14168
14169 /* Various workaround register access methods */
63c3a66f 14170 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14171 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14172 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14173 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14174 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14175 /*
14176 * Back to back register writes can cause problems on these
14177 * chips, the workaround is to read back all reg writes
14178 * except those to mailbox regs.
14179 *
14180 * See tg3_write_indirect_reg32().
14181 */
1ee582d8 14182 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14183 }
14184
63c3a66f 14185 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14186 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14187 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14188 tp->write32_rx_mbox = tg3_write_flush_reg32;
14189 }
20094930 14190
63c3a66f 14191 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14192 tp->read32 = tg3_read_indirect_reg32;
14193 tp->write32 = tg3_write_indirect_reg32;
14194 tp->read32_mbox = tg3_read_indirect_mbox;
14195 tp->write32_mbox = tg3_write_indirect_mbox;
14196 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14197 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14198
14199 iounmap(tp->regs);
22abe310 14200 tp->regs = NULL;
6892914f
MC
14201
14202 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14203 pci_cmd &= ~PCI_COMMAND_MEMORY;
14204 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14205 }
b5d3772c
MC
14206 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14207 tp->read32_mbox = tg3_read32_mbox_5906;
14208 tp->write32_mbox = tg3_write32_mbox_5906;
14209 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14210 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14211 }
6892914f 14212
bbadf503 14213 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14214 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14215 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14216 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14217 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14218
16821285
MC
14219 /* The memory arbiter has to be enabled in order for SRAM accesses
14220 * to succeed. Normally on powerup the tg3 chip firmware will make
14221 * sure it is enabled, but other entities such as system netboot
14222 * code might disable it.
14223 */
14224 val = tr32(MEMARB_MODE);
14225 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14226
69f11c99
MC
14227 if (tg3_flag(tp, PCIX_MODE)) {
14228 pci_read_config_dword(tp->pdev,
14229 tp->pcix_cap + PCI_X_STATUS, &val);
14230 tp->pci_fn = val & 0x7;
14231 } else {
14232 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14233 }
14234
7d0c41ef 14235 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14236 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14237 * determined before calling tg3_set_power_state() so that
14238 * we know whether or not to switch out of Vaux power.
14239 * When the flag is set, it means that GPIO1 is used for eeprom
14240 * write protect and also implies that it is a LOM where GPIOs
14241 * are not used to switch power.
6aa20a22 14242 */
7d0c41ef
MC
14243 tg3_get_eeprom_hw_cfg(tp);
14244
63c3a66f 14245 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14246 /* Allow reads and writes to the
14247 * APE register and memory space.
14248 */
14249 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14250 PCISTATE_ALLOW_APE_SHMEM_WR |
14251 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14252 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14253 pci_state_reg);
c9cab24e
MC
14254
14255 tg3_ape_lock_init(tp);
0d3031d9
MC
14256 }
14257
9936bcf6 14258 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14259 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14260 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14261 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14262 tg3_flag(tp, 57765_PLUS))
14263 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14264
16821285
MC
14265 /* Set up tp->grc_local_ctrl before calling
14266 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14267 * will bring 5700's external PHY out of reset.
314fba34
MC
14268 * It is also used as eeprom write protect on LOMs.
14269 */
14270 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14271 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14272 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14273 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14274 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14275 /* Unused GPIO3 must be driven as output on 5752 because there
14276 * are no pull-up resistors on unused GPIO pins.
14277 */
14278 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14279 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14280
321d32a0 14281 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
14282 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14283 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
14284 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14285
8d519ab2
MC
14286 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14287 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14288 /* Turn off the debug UART. */
14289 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14290 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14291 /* Keep VMain power. */
14292 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14293 GRC_LCLCTRL_GPIO_OUTPUT0;
14294 }
14295
16821285
MC
14296 /* Switch out of Vaux if it is a NIC */
14297 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14298
1da177e4
LT
14299 /* Derive initial jumbo mode from MTU assigned in
14300 * ether_setup() via the alloc_etherdev() call
14301 */
63c3a66f
JP
14302 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14303 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14304
14305 /* Determine WakeOnLan speed to use. */
14306 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14307 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14308 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14309 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14310 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14311 } else {
63c3a66f 14312 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14313 }
14314
7f97a4bd 14315 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14316 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14317
1da177e4 14318 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14319 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14320 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14321 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14322 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14323 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14324 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14325 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14326
14327 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14328 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14329 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14330 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14331 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14332
63c3a66f 14333 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14334 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14335 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14336 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14337 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14338 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14339 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14340 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14341 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14342 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14343 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14344 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14345 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14346 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14347 } else
f07e9af3 14348 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14349 }
1da177e4 14350
b2a5c19c
MC
14351 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14352 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14353 tp->phy_otp = tg3_read_otp_phycfg(tp);
14354 if (tp->phy_otp == 0)
14355 tp->phy_otp = TG3_OTP_DEFAULT;
14356 }
14357
63c3a66f 14358 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14359 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14360 else
14361 tp->mi_mode = MAC_MI_MODE_BASE;
14362
1da177e4 14363 tp->coalesce_mode = 0;
1da177e4
LT
14364 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14365 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14366 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14367
4d958473
MC
14368 /* Set these bits to enable statistics workaround. */
14369 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14370 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14371 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14372 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14373 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14374 }
14375
321d32a0
MC
14376 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14377 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14378 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14379
158d7abd
MC
14380 err = tg3_mdio_init(tp);
14381 if (err)
14382 return err;
1da177e4
LT
14383
14384 /* Initialize data/descriptor byte/word swapping. */
14385 val = tr32(GRC_MODE);
f2096f94
MC
14386 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14387 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14388 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14389 GRC_MODE_B2HRX_ENABLE |
14390 GRC_MODE_HTX2B_ENABLE |
14391 GRC_MODE_HOST_STACKUP);
14392 else
14393 val &= GRC_MODE_HOST_STACKUP;
14394
1da177e4
LT
14395 tw32(GRC_MODE, val | tp->grc_mode);
14396
14397 tg3_switch_clocks(tp);
14398
14399 /* Clear this out for sanity. */
14400 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14401
14402 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14403 &pci_state_reg);
14404 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14405 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14406 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14407
14408 if (chiprevid == CHIPREV_ID_5701_A0 ||
14409 chiprevid == CHIPREV_ID_5701_B0 ||
14410 chiprevid == CHIPREV_ID_5701_B2 ||
14411 chiprevid == CHIPREV_ID_5701_B5) {
14412 void __iomem *sram_base;
14413
14414 /* Write some dummy words into the SRAM status block
14415 * area, see if it reads back correctly. If the return
14416 * value is bad, force enable the PCIX workaround.
14417 */
14418 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14419
14420 writel(0x00000000, sram_base);
14421 writel(0x00000000, sram_base + 4);
14422 writel(0xffffffff, sram_base + 4);
14423 if (readl(sram_base) != 0x00000000)
63c3a66f 14424 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14425 }
14426 }
14427
14428 udelay(50);
14429 tg3_nvram_init(tp);
14430
14431 grc_misc_cfg = tr32(GRC_MISC_CFG);
14432 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14433
1da177e4
LT
14434 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14435 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14436 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14437 tg3_flag_set(tp, IS_5788);
1da177e4 14438
63c3a66f 14439 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14440 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14441 tg3_flag_set(tp, TAGGED_STATUS);
14442 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14443 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14444 HOSTCC_MODE_CLRTICK_TXBD);
14445
14446 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14447 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14448 tp->misc_host_ctrl);
14449 }
14450
3bda1258 14451 /* Preserve the APE MAC_MODE bits */
63c3a66f 14452 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14453 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14454 else
6e01b20b 14455 tp->mac_mode = 0;
3bda1258 14456
1da177e4
LT
14457 /* these are limited to 10/100 only */
14458 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14459 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14460 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14461 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14462 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14463 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14464 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14465 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14466 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14467 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14468 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14469 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14470 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14471 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14472 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14473 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14474
14475 err = tg3_phy_probe(tp);
14476 if (err) {
2445e461 14477 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14478 /* ... but do not return immediately ... */
b02fd9e3 14479 tg3_mdio_fini(tp);
1da177e4
LT
14480 }
14481
184b8904 14482 tg3_read_vpd(tp);
c4e6575c 14483 tg3_read_fw_ver(tp);
1da177e4 14484
f07e9af3
MC
14485 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14486 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14487 } else {
14488 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14489 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14490 else
f07e9af3 14491 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14492 }
14493
14494 /* 5700 {AX,BX} chips have a broken status block link
14495 * change bit implementation, so we must use the
14496 * status register in those cases.
14497 */
14498 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14499 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14500 else
63c3a66f 14501 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14502
14503 /* The led_ctrl is set during tg3_phy_probe, here we might
14504 * have to force the link status polling mechanism based
14505 * upon subsystem IDs.
14506 */
14507 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14508 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14509 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14510 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14511 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14512 }
14513
14514 /* For all SERDES we poll the MAC status register. */
f07e9af3 14515 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14516 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14517 else
63c3a66f 14518 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14519
bf933c80 14520 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 14521 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14522 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14523 tg3_flag(tp, PCIX_MODE)) {
bf933c80 14524 tp->rx_offset = 0;
d2757fc4 14525#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14526 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14527#endif
14528 }
1da177e4 14529
2c49a44d
MC
14530 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14531 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14532 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14533
2c49a44d 14534 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14535
14536 /* Increment the rx prod index on the rx std ring by at most
14537 * 8 for these chips to workaround hw errata.
14538 */
14539 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14540 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14541 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14542 tp->rx_std_max_post = 8;
14543
63c3a66f 14544 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14545 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14546 PCIE_PWR_MGMT_L1_THRESH_MSK;
14547
1da177e4
LT
14548 return err;
14549}
14550
49b6e95f 14551#ifdef CONFIG_SPARC
1da177e4
LT
14552static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14553{
14554 struct net_device *dev = tp->dev;
14555 struct pci_dev *pdev = tp->pdev;
49b6e95f 14556 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14557 const unsigned char *addr;
49b6e95f
DM
14558 int len;
14559
14560 addr = of_get_property(dp, "local-mac-address", &len);
14561 if (addr && len == 6) {
14562 memcpy(dev->dev_addr, addr, 6);
14563 memcpy(dev->perm_addr, dev->dev_addr, 6);
14564 return 0;
1da177e4
LT
14565 }
14566 return -ENODEV;
14567}
14568
14569static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14570{
14571 struct net_device *dev = tp->dev;
14572
14573 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14574 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14575 return 0;
14576}
14577#endif
14578
14579static int __devinit tg3_get_device_address(struct tg3 *tp)
14580{
14581 struct net_device *dev = tp->dev;
14582 u32 hi, lo, mac_offset;
008652b3 14583 int addr_ok = 0;
1da177e4 14584
49b6e95f 14585#ifdef CONFIG_SPARC
1da177e4
LT
14586 if (!tg3_get_macaddr_sparc(tp))
14587 return 0;
14588#endif
14589
14590 mac_offset = 0x7c;
6ff6f81d 14591 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14592 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14593 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14594 mac_offset = 0xcc;
14595 if (tg3_nvram_lock(tp))
14596 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14597 else
14598 tg3_nvram_unlock(tp);
63c3a66f 14599 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14600 if (tp->pci_fn & 1)
a1b950d5 14601 mac_offset = 0xcc;
69f11c99 14602 if (tp->pci_fn > 1)
a50d0796 14603 mac_offset += 0x18c;
a1b950d5 14604 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14605 mac_offset = 0x10;
1da177e4
LT
14606
14607 /* First try to get it from MAC address mailbox. */
14608 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14609 if ((hi >> 16) == 0x484b) {
14610 dev->dev_addr[0] = (hi >> 8) & 0xff;
14611 dev->dev_addr[1] = (hi >> 0) & 0xff;
14612
14613 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14614 dev->dev_addr[2] = (lo >> 24) & 0xff;
14615 dev->dev_addr[3] = (lo >> 16) & 0xff;
14616 dev->dev_addr[4] = (lo >> 8) & 0xff;
14617 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14618
008652b3
MC
14619 /* Some old bootcode may report a 0 MAC address in SRAM */
14620 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14621 }
14622 if (!addr_ok) {
14623 /* Next, try NVRAM. */
63c3a66f 14624 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14625 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14626 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14627 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14628 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14629 }
14630 /* Finally just fetch it out of the MAC control regs. */
14631 else {
14632 hi = tr32(MAC_ADDR_0_HIGH);
14633 lo = tr32(MAC_ADDR_0_LOW);
14634
14635 dev->dev_addr[5] = lo & 0xff;
14636 dev->dev_addr[4] = (lo >> 8) & 0xff;
14637 dev->dev_addr[3] = (lo >> 16) & 0xff;
14638 dev->dev_addr[2] = (lo >> 24) & 0xff;
14639 dev->dev_addr[1] = hi & 0xff;
14640 dev->dev_addr[0] = (hi >> 8) & 0xff;
14641 }
1da177e4
LT
14642 }
14643
14644 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14645#ifdef CONFIG_SPARC
1da177e4
LT
14646 if (!tg3_get_default_macaddr_sparc(tp))
14647 return 0;
14648#endif
14649 return -EINVAL;
14650 }
2ff43697 14651 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14652 return 0;
14653}
14654
59e6b434
DM
14655#define BOUNDARY_SINGLE_CACHELINE 1
14656#define BOUNDARY_MULTI_CACHELINE 2
14657
14658static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14659{
14660 int cacheline_size;
14661 u8 byte;
14662 int goal;
14663
14664 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14665 if (byte == 0)
14666 cacheline_size = 1024;
14667 else
14668 cacheline_size = (int) byte * 4;
14669
14670 /* On 5703 and later chips, the boundary bits have no
14671 * effect.
14672 */
14673 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14674 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14675 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14676 goto out;
14677
14678#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14679 goal = BOUNDARY_MULTI_CACHELINE;
14680#else
14681#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14682 goal = BOUNDARY_SINGLE_CACHELINE;
14683#else
14684 goal = 0;
14685#endif
14686#endif
14687
63c3a66f 14688 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14689 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14690 goto out;
14691 }
14692
59e6b434
DM
14693 if (!goal)
14694 goto out;
14695
14696 /* PCI controllers on most RISC systems tend to disconnect
14697 * when a device tries to burst across a cache-line boundary.
14698 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14699 *
14700 * Unfortunately, for PCI-E there are only limited
14701 * write-side controls for this, and thus for reads
14702 * we will still get the disconnects. We'll also waste
14703 * these PCI cycles for both read and write for chips
14704 * other than 5700 and 5701 which do not implement the
14705 * boundary bits.
14706 */
63c3a66f 14707 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14708 switch (cacheline_size) {
14709 case 16:
14710 case 32:
14711 case 64:
14712 case 128:
14713 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14714 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14715 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14716 } else {
14717 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14718 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14719 }
14720 break;
14721
14722 case 256:
14723 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14724 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14725 break;
14726
14727 default:
14728 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14729 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14730 break;
855e1111 14731 }
63c3a66f 14732 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14733 switch (cacheline_size) {
14734 case 16:
14735 case 32:
14736 case 64:
14737 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14738 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14739 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14740 break;
14741 }
14742 /* fallthrough */
14743 case 128:
14744 default:
14745 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14746 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14747 break;
855e1111 14748 }
59e6b434
DM
14749 } else {
14750 switch (cacheline_size) {
14751 case 16:
14752 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14753 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14754 DMA_RWCTRL_WRITE_BNDRY_16);
14755 break;
14756 }
14757 /* fallthrough */
14758 case 32:
14759 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14760 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14761 DMA_RWCTRL_WRITE_BNDRY_32);
14762 break;
14763 }
14764 /* fallthrough */
14765 case 64:
14766 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14767 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14768 DMA_RWCTRL_WRITE_BNDRY_64);
14769 break;
14770 }
14771 /* fallthrough */
14772 case 128:
14773 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14774 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14775 DMA_RWCTRL_WRITE_BNDRY_128);
14776 break;
14777 }
14778 /* fallthrough */
14779 case 256:
14780 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14781 DMA_RWCTRL_WRITE_BNDRY_256);
14782 break;
14783 case 512:
14784 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14785 DMA_RWCTRL_WRITE_BNDRY_512);
14786 break;
14787 case 1024:
14788 default:
14789 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14790 DMA_RWCTRL_WRITE_BNDRY_1024);
14791 break;
855e1111 14792 }
59e6b434
DM
14793 }
14794
14795out:
14796 return val;
14797}
14798
1da177e4
LT
14799static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14800{
14801 struct tg3_internal_buffer_desc test_desc;
14802 u32 sram_dma_descs;
14803 int i, ret;
14804
14805 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14806
14807 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14808 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14809 tw32(RDMAC_STATUS, 0);
14810 tw32(WDMAC_STATUS, 0);
14811
14812 tw32(BUFMGR_MODE, 0);
14813 tw32(FTQ_RESET, 0);
14814
14815 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14816 test_desc.addr_lo = buf_dma & 0xffffffff;
14817 test_desc.nic_mbuf = 0x00002100;
14818 test_desc.len = size;
14819
14820 /*
14821 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14822 * the *second* time the tg3 driver was getting loaded after an
14823 * initial scan.
14824 *
14825 * Broadcom tells me:
14826 * ...the DMA engine is connected to the GRC block and a DMA
14827 * reset may affect the GRC block in some unpredictable way...
14828 * The behavior of resets to individual blocks has not been tested.
14829 *
14830 * Broadcom noted the GRC reset will also reset all sub-components.
14831 */
14832 if (to_device) {
14833 test_desc.cqid_sqid = (13 << 8) | 2;
14834
14835 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14836 udelay(40);
14837 } else {
14838 test_desc.cqid_sqid = (16 << 8) | 7;
14839
14840 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14841 udelay(40);
14842 }
14843 test_desc.flags = 0x00000005;
14844
14845 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14846 u32 val;
14847
14848 val = *(((u32 *)&test_desc) + i);
14849 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14850 sram_dma_descs + (i * sizeof(u32)));
14851 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14852 }
14853 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14854
859a5887 14855 if (to_device)
1da177e4 14856 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14857 else
1da177e4 14858 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14859
14860 ret = -ENODEV;
14861 for (i = 0; i < 40; i++) {
14862 u32 val;
14863
14864 if (to_device)
14865 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14866 else
14867 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14868 if ((val & 0xffff) == sram_dma_descs) {
14869 ret = 0;
14870 break;
14871 }
14872
14873 udelay(100);
14874 }
14875
14876 return ret;
14877}
14878
ded7340d 14879#define TEST_BUFFER_SIZE 0x2000
1da177e4 14880
4143470c 14881static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14882 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14883 { },
14884};
14885
1da177e4
LT
14886static int __devinit tg3_test_dma(struct tg3 *tp)
14887{
14888 dma_addr_t buf_dma;
59e6b434 14889 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14890 int ret = 0;
1da177e4 14891
4bae65c8
MC
14892 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14893 &buf_dma, GFP_KERNEL);
1da177e4
LT
14894 if (!buf) {
14895 ret = -ENOMEM;
14896 goto out_nofree;
14897 }
14898
14899 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14900 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14901
59e6b434 14902 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14903
63c3a66f 14904 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14905 goto out;
14906
63c3a66f 14907 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14908 /* DMA read watermark not used on PCIE */
14909 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14910 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14911 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14912 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14913 tp->dma_rwctrl |= 0x003f0000;
14914 else
14915 tp->dma_rwctrl |= 0x003f000f;
14916 } else {
14917 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14918 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14919 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14920 u32 read_water = 0x7;
1da177e4 14921
4a29cc2e
MC
14922 /* If the 5704 is behind the EPB bridge, we can
14923 * do the less restrictive ONE_DMA workaround for
14924 * better performance.
14925 */
63c3a66f 14926 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14927 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14928 tp->dma_rwctrl |= 0x8000;
14929 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14930 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14931
49afdeb6
MC
14932 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14933 read_water = 4;
59e6b434 14934 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14935 tp->dma_rwctrl |=
14936 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14937 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14938 (1 << 23);
4cf78e4f
MC
14939 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14940 /* 5780 always in PCIX mode */
14941 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14942 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14943 /* 5714 always in PCIX mode */
14944 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14945 } else {
14946 tp->dma_rwctrl |= 0x001b000f;
14947 }
14948 }
14949
14950 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14951 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14952 tp->dma_rwctrl &= 0xfffffff0;
14953
14954 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14955 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14956 /* Remove this if it causes problems for some boards. */
14957 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14958
14959 /* On 5700/5701 chips, we need to set this bit.
14960 * Otherwise the chip will issue cacheline transactions
14961 * to streamable DMA memory with not all the byte
14962 * enables turned on. This is an error on several
14963 * RISC PCI controllers, in particular sparc64.
14964 *
14965 * On 5703/5704 chips, this bit has been reassigned
14966 * a different meaning. In particular, it is used
14967 * on those chips to enable a PCI-X workaround.
14968 */
14969 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14970 }
14971
14972 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14973
14974#if 0
14975 /* Unneeded, already done by tg3_get_invariants. */
14976 tg3_switch_clocks(tp);
14977#endif
14978
1da177e4
LT
14979 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14980 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14981 goto out;
14982
59e6b434
DM
14983 /* It is best to perform DMA test with maximum write burst size
14984 * to expose the 5700/5701 write DMA bug.
14985 */
14986 saved_dma_rwctrl = tp->dma_rwctrl;
14987 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14988 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14989
1da177e4
LT
14990 while (1) {
14991 u32 *p = buf, i;
14992
14993 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14994 p[i] = i;
14995
14996 /* Send the buffer to the chip. */
14997 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14998 if (ret) {
2445e461
MC
14999 dev_err(&tp->pdev->dev,
15000 "%s: Buffer write failed. err = %d\n",
15001 __func__, ret);
1da177e4
LT
15002 break;
15003 }
15004
15005#if 0
15006 /* validate data reached card RAM correctly. */
15007 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15008 u32 val;
15009 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15010 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15011 dev_err(&tp->pdev->dev,
15012 "%s: Buffer corrupted on device! "
15013 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15014 /* ret = -ENODEV here? */
15015 }
15016 p[i] = 0;
15017 }
15018#endif
15019 /* Now read it back. */
15020 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15021 if (ret) {
5129c3a3
MC
15022 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15023 "err = %d\n", __func__, ret);
1da177e4
LT
15024 break;
15025 }
15026
15027 /* Verify it. */
15028 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15029 if (p[i] == i)
15030 continue;
15031
59e6b434
DM
15032 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15033 DMA_RWCTRL_WRITE_BNDRY_16) {
15034 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15035 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15036 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15037 break;
15038 } else {
2445e461
MC
15039 dev_err(&tp->pdev->dev,
15040 "%s: Buffer corrupted on read back! "
15041 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15042 ret = -ENODEV;
15043 goto out;
15044 }
15045 }
15046
15047 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15048 /* Success. */
15049 ret = 0;
15050 break;
15051 }
15052 }
59e6b434
DM
15053 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15054 DMA_RWCTRL_WRITE_BNDRY_16) {
15055 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15056 * now look for chipsets that are known to expose the
15057 * DMA bug without failing the test.
59e6b434 15058 */
4143470c 15059 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15060 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15061 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15062 } else {
6d1cfbab
MC
15063 /* Safe to use the calculated DMA boundary. */
15064 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15065 }
6d1cfbab 15066
59e6b434
DM
15067 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15068 }
1da177e4
LT
15069
15070out:
4bae65c8 15071 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15072out_nofree:
15073 return ret;
15074}
15075
1da177e4
LT
15076static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15077{
63c3a66f 15078 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15079 tp->bufmgr_config.mbuf_read_dma_low_water =
15080 DEFAULT_MB_RDMA_LOW_WATER_5705;
15081 tp->bufmgr_config.mbuf_mac_rx_low_water =
15082 DEFAULT_MB_MACRX_LOW_WATER_57765;
15083 tp->bufmgr_config.mbuf_high_water =
15084 DEFAULT_MB_HIGH_WATER_57765;
15085
15086 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15087 DEFAULT_MB_RDMA_LOW_WATER_5705;
15088 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15089 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15090 tp->bufmgr_config.mbuf_high_water_jumbo =
15091 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15092 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15093 tp->bufmgr_config.mbuf_read_dma_low_water =
15094 DEFAULT_MB_RDMA_LOW_WATER_5705;
15095 tp->bufmgr_config.mbuf_mac_rx_low_water =
15096 DEFAULT_MB_MACRX_LOW_WATER_5705;
15097 tp->bufmgr_config.mbuf_high_water =
15098 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15099 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15100 tp->bufmgr_config.mbuf_mac_rx_low_water =
15101 DEFAULT_MB_MACRX_LOW_WATER_5906;
15102 tp->bufmgr_config.mbuf_high_water =
15103 DEFAULT_MB_HIGH_WATER_5906;
15104 }
fdfec172
MC
15105
15106 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15107 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15108 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15109 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15110 tp->bufmgr_config.mbuf_high_water_jumbo =
15111 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15112 } else {
15113 tp->bufmgr_config.mbuf_read_dma_low_water =
15114 DEFAULT_MB_RDMA_LOW_WATER;
15115 tp->bufmgr_config.mbuf_mac_rx_low_water =
15116 DEFAULT_MB_MACRX_LOW_WATER;
15117 tp->bufmgr_config.mbuf_high_water =
15118 DEFAULT_MB_HIGH_WATER;
15119
15120 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15121 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15122 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15123 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15124 tp->bufmgr_config.mbuf_high_water_jumbo =
15125 DEFAULT_MB_HIGH_WATER_JUMBO;
15126 }
1da177e4
LT
15127
15128 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15129 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15130}
15131
15132static char * __devinit tg3_phy_string(struct tg3 *tp)
15133{
79eb6904
MC
15134 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15135 case TG3_PHY_ID_BCM5400: return "5400";
15136 case TG3_PHY_ID_BCM5401: return "5401";
15137 case TG3_PHY_ID_BCM5411: return "5411";
15138 case TG3_PHY_ID_BCM5701: return "5701";
15139 case TG3_PHY_ID_BCM5703: return "5703";
15140 case TG3_PHY_ID_BCM5704: return "5704";
15141 case TG3_PHY_ID_BCM5705: return "5705";
15142 case TG3_PHY_ID_BCM5750: return "5750";
15143 case TG3_PHY_ID_BCM5752: return "5752";
15144 case TG3_PHY_ID_BCM5714: return "5714";
15145 case TG3_PHY_ID_BCM5780: return "5780";
15146 case TG3_PHY_ID_BCM5755: return "5755";
15147 case TG3_PHY_ID_BCM5787: return "5787";
15148 case TG3_PHY_ID_BCM5784: return "5784";
15149 case TG3_PHY_ID_BCM5756: return "5722/5756";
15150 case TG3_PHY_ID_BCM5906: return "5906";
15151 case TG3_PHY_ID_BCM5761: return "5761";
15152 case TG3_PHY_ID_BCM5718C: return "5718C";
15153 case TG3_PHY_ID_BCM5718S: return "5718S";
15154 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15155 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15156 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15157 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15158 case 0: return "serdes";
15159 default: return "unknown";
855e1111 15160 }
1da177e4
LT
15161}
15162
f9804ddb
MC
15163static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15164{
63c3a66f 15165 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15166 strcpy(str, "PCI Express");
15167 return str;
63c3a66f 15168 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15169 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15170
15171 strcpy(str, "PCIX:");
15172
15173 if ((clock_ctrl == 7) ||
15174 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15175 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15176 strcat(str, "133MHz");
15177 else if (clock_ctrl == 0)
15178 strcat(str, "33MHz");
15179 else if (clock_ctrl == 2)
15180 strcat(str, "50MHz");
15181 else if (clock_ctrl == 4)
15182 strcat(str, "66MHz");
15183 else if (clock_ctrl == 6)
15184 strcat(str, "100MHz");
f9804ddb
MC
15185 } else {
15186 strcpy(str, "PCI:");
63c3a66f 15187 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15188 strcat(str, "66MHz");
15189 else
15190 strcat(str, "33MHz");
15191 }
63c3a66f 15192 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15193 strcat(str, ":32-bit");
15194 else
15195 strcat(str, ":64-bit");
15196 return str;
15197}
15198
8c2dc7e1 15199static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15200{
15201 struct pci_dev *peer;
15202 unsigned int func, devnr = tp->pdev->devfn & ~7;
15203
15204 for (func = 0; func < 8; func++) {
15205 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15206 if (peer && peer != tp->pdev)
15207 break;
15208 pci_dev_put(peer);
15209 }
16fe9d74
MC
15210 /* 5704 can be configured in single-port mode, set peer to
15211 * tp->pdev in that case.
15212 */
15213 if (!peer) {
15214 peer = tp->pdev;
15215 return peer;
15216 }
1da177e4
LT
15217
15218 /*
15219 * We don't need to keep the refcount elevated; there's no way
15220 * to remove one half of this device without removing the other
15221 */
15222 pci_dev_put(peer);
15223
15224 return peer;
15225}
15226
15f9850d
DM
15227static void __devinit tg3_init_coal(struct tg3 *tp)
15228{
15229 struct ethtool_coalesce *ec = &tp->coal;
15230
15231 memset(ec, 0, sizeof(*ec));
15232 ec->cmd = ETHTOOL_GCOALESCE;
15233 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15234 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15235 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15236 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15237 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15238 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15239 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15240 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15241 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15242
15243 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15244 HOSTCC_MODE_CLRTICK_TXBD)) {
15245 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15246 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15247 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15248 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15249 }
d244c892 15250
63c3a66f 15251 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15252 ec->rx_coalesce_usecs_irq = 0;
15253 ec->tx_coalesce_usecs_irq = 0;
15254 ec->stats_block_coalesce_usecs = 0;
15255 }
15f9850d
DM
15256}
15257
7c7d64b8
SH
15258static const struct net_device_ops tg3_netdev_ops = {
15259 .ndo_open = tg3_open,
15260 .ndo_stop = tg3_close,
00829823 15261 .ndo_start_xmit = tg3_start_xmit,
511d2224 15262 .ndo_get_stats64 = tg3_get_stats64,
00829823 15263 .ndo_validate_addr = eth_validate_addr,
afc4b13d 15264 .ndo_set_rx_mode = tg3_set_rx_mode,
00829823
SH
15265 .ndo_set_mac_address = tg3_set_mac_addr,
15266 .ndo_do_ioctl = tg3_ioctl,
15267 .ndo_tx_timeout = tg3_tx_timeout,
15268 .ndo_change_mtu = tg3_change_mtu,
dc668910 15269 .ndo_fix_features = tg3_fix_features,
06c03c02 15270 .ndo_set_features = tg3_set_features,
00829823
SH
15271#ifdef CONFIG_NET_POLL_CONTROLLER
15272 .ndo_poll_controller = tg3_poll_controller,
15273#endif
15274};
15275
1da177e4
LT
15276static int __devinit tg3_init_one(struct pci_dev *pdev,
15277 const struct pci_device_id *ent)
15278{
1da177e4
LT
15279 struct net_device *dev;
15280 struct tg3 *tp;
646c9edd
MC
15281 int i, err, pm_cap;
15282 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15283 char str[40];
72f2afb8 15284 u64 dma_mask, persist_dma_mask;
0da0606f 15285 u32 features = 0;
1da177e4 15286
05dbe005 15287 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15288
15289 err = pci_enable_device(pdev);
15290 if (err) {
2445e461 15291 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15292 return err;
15293 }
15294
1da177e4
LT
15295 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15296 if (err) {
2445e461 15297 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15298 goto err_out_disable_pdev;
15299 }
15300
15301 pci_set_master(pdev);
15302
15303 /* Find power-management capability. */
15304 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15305 if (pm_cap == 0) {
2445e461
MC
15306 dev_err(&pdev->dev,
15307 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15308 err = -EIO;
15309 goto err_out_free_res;
15310 }
15311
16821285
MC
15312 err = pci_set_power_state(pdev, PCI_D0);
15313 if (err) {
15314 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15315 goto err_out_free_res;
15316 }
15317
fe5f5787 15318 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15319 if (!dev) {
2445e461 15320 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4 15321 err = -ENOMEM;
16821285 15322 goto err_out_power_down;
1da177e4
LT
15323 }
15324
1da177e4
LT
15325 SET_NETDEV_DEV(dev, &pdev->dev);
15326
1da177e4
LT
15327 tp = netdev_priv(dev);
15328 tp->pdev = pdev;
15329 tp->dev = dev;
15330 tp->pm_cap = pm_cap;
1da177e4
LT
15331 tp->rx_mode = TG3_DEF_RX_MODE;
15332 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15333
1da177e4
LT
15334 if (tg3_debug > 0)
15335 tp->msg_enable = tg3_debug;
15336 else
15337 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15338
15339 /* The word/byte swap controls here control register access byte
15340 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15341 * setting below.
15342 */
15343 tp->misc_host_ctrl =
15344 MISC_HOST_CTRL_MASK_PCI_INT |
15345 MISC_HOST_CTRL_WORD_SWAP |
15346 MISC_HOST_CTRL_INDIR_ACCESS |
15347 MISC_HOST_CTRL_PCISTATE_RW;
15348
15349 /* The NONFRM (non-frame) byte/word swap controls take effect
15350 * on descriptor entries, anything which isn't packet data.
15351 *
15352 * The StrongARM chips on the board (one for tx, one for rx)
15353 * are running in big-endian mode.
15354 */
15355 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15356 GRC_MODE_WSWAP_NONFRM_DATA);
15357#ifdef __BIG_ENDIAN
15358 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15359#endif
15360 spin_lock_init(&tp->lock);
1da177e4 15361 spin_lock_init(&tp->indirect_lock);
c4028958 15362 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15363
d5fe488a 15364 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15365 if (!tp->regs) {
ab96b241 15366 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15367 err = -ENOMEM;
15368 goto err_out_free_dev;
15369 }
15370
c9cab24e
MC
15371 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15372 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15373 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15374 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15375 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15376 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15377 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15378 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15379 tg3_flag_set(tp, ENABLE_APE);
15380 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15381 if (!tp->aperegs) {
15382 dev_err(&pdev->dev,
15383 "Cannot map APE registers, aborting\n");
15384 err = -ENOMEM;
15385 goto err_out_iounmap;
15386 }
15387 }
15388
1da177e4
LT
15389 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15390 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15391
1da177e4 15392 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15393 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15394 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15395 dev->irq = pdev->irq;
1da177e4
LT
15396
15397 err = tg3_get_invariants(tp);
15398 if (err) {
ab96b241
MC
15399 dev_err(&pdev->dev,
15400 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15401 goto err_out_apeunmap;
1da177e4
LT
15402 }
15403
4a29cc2e
MC
15404 /* The EPB bridge inside 5714, 5715, and 5780 and any
15405 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15406 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15407 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15408 * do DMA address check in tg3_start_xmit().
15409 */
63c3a66f 15410 if (tg3_flag(tp, IS_5788))
284901a9 15411 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15412 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15413 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15414#ifdef CONFIG_HIGHMEM
6a35528a 15415 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15416#endif
4a29cc2e 15417 } else
6a35528a 15418 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15419
15420 /* Configure DMA attributes. */
284901a9 15421 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15422 err = pci_set_dma_mask(pdev, dma_mask);
15423 if (!err) {
0da0606f 15424 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15425 err = pci_set_consistent_dma_mask(pdev,
15426 persist_dma_mask);
15427 if (err < 0) {
ab96b241
MC
15428 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15429 "DMA for consistent allocations\n");
c9cab24e 15430 goto err_out_apeunmap;
72f2afb8
MC
15431 }
15432 }
15433 }
284901a9
YH
15434 if (err || dma_mask == DMA_BIT_MASK(32)) {
15435 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15436 if (err) {
ab96b241
MC
15437 dev_err(&pdev->dev,
15438 "No usable DMA configuration, aborting\n");
c9cab24e 15439 goto err_out_apeunmap;
72f2afb8
MC
15440 }
15441 }
15442
fdfec172 15443 tg3_init_bufmgr_config(tp);
1da177e4 15444
0da0606f
MC
15445 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15446
15447 /* 5700 B0 chips do not support checksumming correctly due
15448 * to hardware bugs.
15449 */
15450 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15451 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15452
15453 if (tg3_flag(tp, 5755_PLUS))
15454 features |= NETIF_F_IPV6_CSUM;
15455 }
15456
4e3a7aaa
MC
15457 /* TSO is on by default on chips that support hardware TSO.
15458 * Firmware TSO on older chips gives lower performance, so it
15459 * is off by default, but can be enabled using ethtool.
15460 */
63c3a66f
JP
15461 if ((tg3_flag(tp, HW_TSO_1) ||
15462 tg3_flag(tp, HW_TSO_2) ||
15463 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15464 (features & NETIF_F_IP_CSUM))
15465 features |= NETIF_F_TSO;
63c3a66f 15466 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15467 if (features & NETIF_F_IPV6_CSUM)
15468 features |= NETIF_F_TSO6;
63c3a66f 15469 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15470 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15471 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15472 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15473 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15474 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15475 features |= NETIF_F_TSO_ECN;
b0026624 15476 }
1da177e4 15477
d542fe27
MC
15478 dev->features |= features;
15479 dev->vlan_features |= features;
15480
06c03c02
MB
15481 /*
15482 * Add loopback capability only for a subset of devices that support
15483 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15484 * loopback for the remaining devices.
15485 */
15486 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15487 !tg3_flag(tp, CPMU_PRESENT))
15488 /* Add the loopback capability */
0da0606f
MC
15489 features |= NETIF_F_LOOPBACK;
15490
0da0606f 15491 dev->hw_features |= features;
06c03c02 15492
1da177e4 15493 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15494 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15495 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15496 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15497 tp->rx_pending = 63;
15498 }
15499
1da177e4
LT
15500 err = tg3_get_device_address(tp);
15501 if (err) {
ab96b241
MC
15502 dev_err(&pdev->dev,
15503 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15504 goto err_out_apeunmap;
c88864df
MC
15505 }
15506
1da177e4
LT
15507 /*
15508 * Reset chip in case UNDI or EFI driver did not shutdown
15509 * DMA self test will enable WDMAC and we'll see (spurious)
15510 * pending DMA on the PCI bus at that point.
15511 */
15512 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15513 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15514 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15515 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15516 }
15517
15518 err = tg3_test_dma(tp);
15519 if (err) {
ab96b241 15520 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15521 goto err_out_apeunmap;
1da177e4
LT
15522 }
15523
78f90dcf
MC
15524 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15525 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15526 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15527 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15528 struct tg3_napi *tnapi = &tp->napi[i];
15529
15530 tnapi->tp = tp;
15531 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15532
15533 tnapi->int_mbox = intmbx;
15534 if (i < 4)
15535 intmbx += 0x8;
15536 else
15537 intmbx += 0x4;
15538
15539 tnapi->consmbox = rcvmbx;
15540 tnapi->prodmbox = sndmbx;
15541
66cfd1bd 15542 if (i)
78f90dcf 15543 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15544 else
78f90dcf 15545 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15546
63c3a66f 15547 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15548 break;
15549
15550 /*
15551 * If we support MSIX, we'll be using RSS. If we're using
15552 * RSS, the first vector only handles link interrupts and the
15553 * remaining vectors handle rx and tx interrupts. Reuse the
15554 * mailbox values for the next iteration. The values we setup
15555 * above are still useful for the single vectored mode.
15556 */
15557 if (!i)
15558 continue;
15559
15560 rcvmbx += 0x8;
15561
15562 if (sndmbx & 0x4)
15563 sndmbx -= 0x4;
15564 else
15565 sndmbx += 0xc;
15566 }
15567
15f9850d
DM
15568 tg3_init_coal(tp);
15569
c49a1561
MC
15570 pci_set_drvdata(pdev, dev);
15571
cd0d7228
MC
15572 if (tg3_flag(tp, 5717_PLUS)) {
15573 /* Resume a low-power mode */
15574 tg3_frob_aux_power(tp, false);
15575 }
15576
1da177e4
LT
15577 err = register_netdev(dev);
15578 if (err) {
ab96b241 15579 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15580 goto err_out_apeunmap;
1da177e4
LT
15581 }
15582
05dbe005
JP
15583 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15584 tp->board_part_number,
15585 tp->pci_chip_rev_id,
15586 tg3_bus_string(tp, str),
15587 dev->dev_addr);
1da177e4 15588
f07e9af3 15589 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15590 struct phy_device *phydev;
15591 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15592 netdev_info(dev,
15593 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15594 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15595 } else {
15596 char *ethtype;
15597
15598 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15599 ethtype = "10/100Base-TX";
15600 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15601 ethtype = "1000Base-SX";
15602 else
15603 ethtype = "10/100/1000Base-T";
15604
5129c3a3 15605 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15606 "(WireSpeed[%d], EEE[%d])\n",
15607 tg3_phy_string(tp), ethtype,
15608 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15609 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15610 }
05dbe005
JP
15611
15612 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15613 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15614 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15615 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15616 tg3_flag(tp, ENABLE_ASF) != 0,
15617 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15618 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15619 tp->dma_rwctrl,
15620 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15621 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15622
b45aa2f6
MC
15623 pci_save_state(pdev);
15624
1da177e4
LT
15625 return 0;
15626
0d3031d9
MC
15627err_out_apeunmap:
15628 if (tp->aperegs) {
15629 iounmap(tp->aperegs);
15630 tp->aperegs = NULL;
15631 }
15632
1da177e4 15633err_out_iounmap:
6892914f
MC
15634 if (tp->regs) {
15635 iounmap(tp->regs);
22abe310 15636 tp->regs = NULL;
6892914f 15637 }
1da177e4
LT
15638
15639err_out_free_dev:
15640 free_netdev(dev);
15641
16821285
MC
15642err_out_power_down:
15643 pci_set_power_state(pdev, PCI_D3hot);
15644
1da177e4
LT
15645err_out_free_res:
15646 pci_release_regions(pdev);
15647
15648err_out_disable_pdev:
15649 pci_disable_device(pdev);
15650 pci_set_drvdata(pdev, NULL);
15651 return err;
15652}
15653
15654static void __devexit tg3_remove_one(struct pci_dev *pdev)
15655{
15656 struct net_device *dev = pci_get_drvdata(pdev);
15657
15658 if (dev) {
15659 struct tg3 *tp = netdev_priv(dev);
15660
077f849d
JSR
15661 if (tp->fw)
15662 release_firmware(tp->fw);
15663
23f333a2 15664 cancel_work_sync(&tp->reset_task);
158d7abd 15665
63c3a66f 15666 if (!tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15667 tg3_phy_fini(tp);
158d7abd 15668 tg3_mdio_fini(tp);
b02fd9e3 15669 }
158d7abd 15670
1da177e4 15671 unregister_netdev(dev);
0d3031d9
MC
15672 if (tp->aperegs) {
15673 iounmap(tp->aperegs);
15674 tp->aperegs = NULL;
15675 }
6892914f
MC
15676 if (tp->regs) {
15677 iounmap(tp->regs);
22abe310 15678 tp->regs = NULL;
6892914f 15679 }
1da177e4
LT
15680 free_netdev(dev);
15681 pci_release_regions(pdev);
15682 pci_disable_device(pdev);
15683 pci_set_drvdata(pdev, NULL);
15684 }
15685}
15686
aa6027ca 15687#ifdef CONFIG_PM_SLEEP
c866b7ea 15688static int tg3_suspend(struct device *device)
1da177e4 15689{
c866b7ea 15690 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15691 struct net_device *dev = pci_get_drvdata(pdev);
15692 struct tg3 *tp = netdev_priv(dev);
15693 int err;
15694
15695 if (!netif_running(dev))
15696 return 0;
15697
23f333a2 15698 flush_work_sync(&tp->reset_task);
b02fd9e3 15699 tg3_phy_stop(tp);
1da177e4
LT
15700 tg3_netif_stop(tp);
15701
15702 del_timer_sync(&tp->timer);
15703
f47c11ee 15704 tg3_full_lock(tp, 1);
1da177e4 15705 tg3_disable_ints(tp);
f47c11ee 15706 tg3_full_unlock(tp);
1da177e4
LT
15707
15708 netif_device_detach(dev);
15709
f47c11ee 15710 tg3_full_lock(tp, 0);
944d980e 15711 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15712 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15713 tg3_full_unlock(tp);
1da177e4 15714
c866b7ea 15715 err = tg3_power_down_prepare(tp);
1da177e4 15716 if (err) {
b02fd9e3
MC
15717 int err2;
15718
f47c11ee 15719 tg3_full_lock(tp, 0);
1da177e4 15720
63c3a66f 15721 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15722 err2 = tg3_restart_hw(tp, 1);
15723 if (err2)
b9ec6c1b 15724 goto out;
1da177e4
LT
15725
15726 tp->timer.expires = jiffies + tp->timer_offset;
15727 add_timer(&tp->timer);
15728
15729 netif_device_attach(dev);
15730 tg3_netif_start(tp);
15731
b9ec6c1b 15732out:
f47c11ee 15733 tg3_full_unlock(tp);
b02fd9e3
MC
15734
15735 if (!err2)
15736 tg3_phy_start(tp);
1da177e4
LT
15737 }
15738
15739 return err;
15740}
15741
c866b7ea 15742static int tg3_resume(struct device *device)
1da177e4 15743{
c866b7ea 15744 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15745 struct net_device *dev = pci_get_drvdata(pdev);
15746 struct tg3 *tp = netdev_priv(dev);
15747 int err;
15748
15749 if (!netif_running(dev))
15750 return 0;
15751
1da177e4
LT
15752 netif_device_attach(dev);
15753
f47c11ee 15754 tg3_full_lock(tp, 0);
1da177e4 15755
63c3a66f 15756 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15757 err = tg3_restart_hw(tp, 1);
15758 if (err)
15759 goto out;
1da177e4
LT
15760
15761 tp->timer.expires = jiffies + tp->timer_offset;
15762 add_timer(&tp->timer);
15763
1da177e4
LT
15764 tg3_netif_start(tp);
15765
b9ec6c1b 15766out:
f47c11ee 15767 tg3_full_unlock(tp);
1da177e4 15768
b02fd9e3
MC
15769 if (!err)
15770 tg3_phy_start(tp);
15771
b9ec6c1b 15772 return err;
1da177e4
LT
15773}
15774
c866b7ea 15775static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15776#define TG3_PM_OPS (&tg3_pm_ops)
15777
15778#else
15779
15780#define TG3_PM_OPS NULL
15781
15782#endif /* CONFIG_PM_SLEEP */
c866b7ea 15783
b45aa2f6
MC
15784/**
15785 * tg3_io_error_detected - called when PCI error is detected
15786 * @pdev: Pointer to PCI device
15787 * @state: The current pci connection state
15788 *
15789 * This function is called after a PCI bus error affecting
15790 * this device has been detected.
15791 */
15792static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15793 pci_channel_state_t state)
15794{
15795 struct net_device *netdev = pci_get_drvdata(pdev);
15796 struct tg3 *tp = netdev_priv(netdev);
15797 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15798
15799 netdev_info(netdev, "PCI I/O error detected\n");
15800
15801 rtnl_lock();
15802
15803 if (!netif_running(netdev))
15804 goto done;
15805
15806 tg3_phy_stop(tp);
15807
15808 tg3_netif_stop(tp);
15809
15810 del_timer_sync(&tp->timer);
63c3a66f 15811 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15812
15813 /* Want to make sure that the reset task doesn't run */
15814 cancel_work_sync(&tp->reset_task);
63c3a66f
JP
15815 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
15816 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15817
15818 netif_device_detach(netdev);
15819
15820 /* Clean up software state, even if MMIO is blocked */
15821 tg3_full_lock(tp, 0);
15822 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15823 tg3_full_unlock(tp);
15824
15825done:
15826 if (state == pci_channel_io_perm_failure)
15827 err = PCI_ERS_RESULT_DISCONNECT;
15828 else
15829 pci_disable_device(pdev);
15830
15831 rtnl_unlock();
15832
15833 return err;
15834}
15835
15836/**
15837 * tg3_io_slot_reset - called after the pci bus has been reset.
15838 * @pdev: Pointer to PCI device
15839 *
15840 * Restart the card from scratch, as if from a cold-boot.
15841 * At this point, the card has exprienced a hard reset,
15842 * followed by fixups by BIOS, and has its config space
15843 * set up identically to what it was at cold boot.
15844 */
15845static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15846{
15847 struct net_device *netdev = pci_get_drvdata(pdev);
15848 struct tg3 *tp = netdev_priv(netdev);
15849 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15850 int err;
15851
15852 rtnl_lock();
15853
15854 if (pci_enable_device(pdev)) {
15855 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15856 goto done;
15857 }
15858
15859 pci_set_master(pdev);
15860 pci_restore_state(pdev);
15861 pci_save_state(pdev);
15862
15863 if (!netif_running(netdev)) {
15864 rc = PCI_ERS_RESULT_RECOVERED;
15865 goto done;
15866 }
15867
15868 err = tg3_power_up(tp);
bed9829f 15869 if (err)
b45aa2f6 15870 goto done;
b45aa2f6
MC
15871
15872 rc = PCI_ERS_RESULT_RECOVERED;
15873
15874done:
15875 rtnl_unlock();
15876
15877 return rc;
15878}
15879
15880/**
15881 * tg3_io_resume - called when traffic can start flowing again.
15882 * @pdev: Pointer to PCI device
15883 *
15884 * This callback is called when the error recovery driver tells
15885 * us that its OK to resume normal operation.
15886 */
15887static void tg3_io_resume(struct pci_dev *pdev)
15888{
15889 struct net_device *netdev = pci_get_drvdata(pdev);
15890 struct tg3 *tp = netdev_priv(netdev);
15891 int err;
15892
15893 rtnl_lock();
15894
15895 if (!netif_running(netdev))
15896 goto done;
15897
15898 tg3_full_lock(tp, 0);
63c3a66f 15899 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15900 err = tg3_restart_hw(tp, 1);
15901 tg3_full_unlock(tp);
15902 if (err) {
15903 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15904 goto done;
15905 }
15906
15907 netif_device_attach(netdev);
15908
15909 tp->timer.expires = jiffies + tp->timer_offset;
15910 add_timer(&tp->timer);
15911
15912 tg3_netif_start(tp);
15913
15914 tg3_phy_start(tp);
15915
15916done:
15917 rtnl_unlock();
15918}
15919
15920static struct pci_error_handlers tg3_err_handler = {
15921 .error_detected = tg3_io_error_detected,
15922 .slot_reset = tg3_io_slot_reset,
15923 .resume = tg3_io_resume
15924};
15925
1da177e4
LT
15926static struct pci_driver tg3_driver = {
15927 .name = DRV_MODULE_NAME,
15928 .id_table = tg3_pci_tbl,
15929 .probe = tg3_init_one,
15930 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15931 .err_handler = &tg3_err_handler,
aa6027ca 15932 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15933};
15934
15935static int __init tg3_init(void)
15936{
29917620 15937 return pci_register_driver(&tg3_driver);
1da177e4
LT
15938}
15939
15940static void __exit tg3_cleanup(void)
15941{
15942 pci_unregister_driver(&tg3_driver);
15943}
15944
15945module_init(tg3_init);
15946module_exit(tg3_cleanup);
This page took 3.004832 seconds and 5 git commands to generate.