forcedeth: Support for byte queue limits
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
5ae7fa06 92#define TG3_MIN_NUM 121
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
5ae7fa06 95#define DRV_MODULE_RELDATE "November 2, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 138#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
139
140/* Do not place this n-ring entries value into the tp struct itself,
141 * we really want to expose these constants to GCC so that modulo et
142 * al. operations are done with shifts and masks instead of with
143 * hw multiply/modulo instructions. Another solution would be to
144 * replace things like '% foo' with '& (foo - 1)'.
145 */
1da177e4
LT
146
147#define TG3_TX_RING_SIZE 512
148#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
149
2c49a44d
MC
150#define TG3_RX_STD_RING_BYTES(tp) \
151 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
152#define TG3_RX_JMB_RING_BYTES(tp) \
153 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
154#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 155 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
156#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
157 TG3_TX_RING_SIZE)
1da177e4
LT
158#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
159
287be12e
MC
160#define TG3_DMA_BYTE_ENAB 64
161
162#define TG3_RX_STD_DMA_SZ 1536
163#define TG3_RX_JMB_DMA_SZ 9046
164
165#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
166
167#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
168#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 169
2c49a44d
MC
170#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 172
2c49a44d
MC
173#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
174 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 175
d2757fc4
MC
176/* Due to a hardware bug, the 5701 can only DMA to memory addresses
177 * that are at least dword aligned when used in PCIX mode. The driver
178 * works around this bug by double copying the packet. This workaround
179 * is built into the normal double copy length check for efficiency.
180 *
181 * However, the double copy is only necessary on those architectures
182 * where unaligned memory accesses are inefficient. For those architectures
183 * where unaligned memory accesses incur little penalty, we can reintegrate
184 * the 5701 in the normal rx path. Doing so saves a device structure
185 * dereference by hardcoding the double copy threshold in place.
186 */
187#define TG3_RX_COPY_THRESHOLD 256
188#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
189 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
190#else
191 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
192#endif
193
81389f57
MC
194#if (NET_IP_ALIGN != 0)
195#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
196#else
9205fd9c 197#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
198#endif
199
1da177e4 200/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 201#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
e31aa987 202#define TG3_TX_BD_DMA_MAX 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
646 }
647
0d3031d9
MC
648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
6f5c8f83 654 u32 status, req, gnt, bit;
0d3031d9 655
63c3a66f 656 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
657 return 0;
658
659 switch (locknum) {
6f5c8f83
MC
660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
33f401ae
MC
663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
78f94dc7
MC
665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
33f401ae
MC
669 break;
670 default:
671 return -EINVAL;
0d3031d9
MC
672 }
673
f92d9dc1
MC
674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
0d3031d9
MC
682 off = 4 * locknum;
683
6f5c8f83 684 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
f92d9dc1 688 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 689 if (status == bit)
0d3031d9
MC
690 break;
691 udelay(10);
692 }
693
6f5c8f83 694 if (status != bit) {
0d3031d9 695 /* Revoke the lock request. */
6f5c8f83 696 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
6f5c8f83 705 u32 gnt, bit;
0d3031d9 706
63c3a66f 707 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
708 return;
709
710 switch (locknum) {
6f5c8f83
MC
711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
33f401ae
MC
714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
78f94dc7
MC
716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
33f401ae
MC
720 break;
721 default:
722 return;
0d3031d9
MC
723 }
724
f92d9dc1
MC
725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
6f5c8f83 730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
731}
732
fd6d3f0e
MC
733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
1da177e4
LT
830static void tg3_disable_ints(struct tg3 *tp)
831{
89aeb3bc
MC
832 int i;
833
1da177e4
LT
834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
838}
839
1da177e4
LT
840static void tg3_enable_ints(struct tg3 *tp)
841{
89aeb3bc 842 int i;
89aeb3bc 843
bbe832c0
MC
844 tp->irq_sync = 0;
845 wmb();
846
1da177e4
LT
847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 849
f89f38b8 850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 853
898a56f8 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 855 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 857
f89f38b8 858 tp->coal_now |= tnapi->coal_now;
89aeb3bc 859 }
f19af9c2
MC
860
861 /* Force an initial interrupt */
63c3a66f 862 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
f89f38b8
MC
866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
869}
870
17375d25 871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 872{
17375d25 873 struct tg3 *tp = tnapi->tp;
898a56f8 874 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
875 unsigned int work_exists = 0;
876
877 /* check for phy events */
63c3a66f 878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
f3f3f27e 883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
885 work_exists = 1;
886
887 return work_exists;
888}
889
17375d25 890/* tg3_int_reenable
04237ddd
MC
891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
6aa20a22 893 * which reenables interrupts
1da177e4 894 */
17375d25 895static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 896{
17375d25
MC
897 struct tg3 *tp = tnapi->tp;
898
898a56f8 899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
900 mmiowb();
901
fac9b83e
DM
902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
63c3a66f 906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 907 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
909}
910
1da177e4
LT
911static void tg3_switch_clocks(struct tg3 *tp)
912{
f6eb9b1f 913 u32 clock_ctrl;
1da177e4
LT
914 u32 orig_clock_ctrl;
915
63c3a66f 916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
917 return;
918
f6eb9b1f
MC
919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
1da177e4
LT
921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
63c3a66f 927 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
1da177e4 940 }
b401e9e2 941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
882e9793 960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 965
1da177e4
LT
966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
f07e9af3 1001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1003 return 0;
1004
1da177e4
LT
1005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
882e9793 1011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1017
1da177e4
LT
1018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
b0988c15
MC
1044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
15ee95c3
MC
1112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
b4bd2929
MC
1125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
1d36ba45
MC
1133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
95e2869a
MC
1142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
d4675b52 1167 if (limit < 0)
95e2869a
MC
1168 return -EBUSY;
1169
1170 return 0;
1171}
1172
158d7abd
MC
1173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
3d16543d 1175 struct tg3 *tp = bp->priv;
158d7abd
MC
1176 u32 val;
1177
24bb4fb6 1178 spin_lock_bh(&tp->lock);
158d7abd
MC
1179
1180 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
158d7abd
MC
1184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
3d16543d 1190 struct tg3 *tp = bp->priv;
24bb4fb6 1191 u32 ret = 0;
158d7abd 1192
24bb4fb6 1193 spin_lock_bh(&tp->lock);
158d7abd
MC
1194
1195 if (tg3_writephy(tp, reg, val))
24bb4fb6 1196 ret = -EIO;
158d7abd 1197
24bb4fb6
MC
1198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
158d7abd
MC
1201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
9c61d6bc 1208static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1209{
1210 u32 val;
fcb389df 1211 struct phy_device *phydev;
a9daf367 1212
3f0e3ad7 1213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
fcb389df
MC
1217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
6a443a0f 1219 case PHY_ID_BCMAC131:
fcb389df
MC
1220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
6a443a0f 1222 case PHY_ID_RTL8211C:
fcb389df
MC
1223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
6a443a0f 1225 case PHY_ID_RTL8201E:
fcb389df
MC
1226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
a9daf367 1229 return;
fcb389df
MC
1230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
63c3a66f 1244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
a9daf367 1253
bb85fbb6
MC
1254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
bb85fbb6
MC
1263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
a9daf367 1266
a9daf367
MC
1267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
158d7abd
MC
1289static void tg3_mdio_start(struct tg3 *tp)
1290{
158d7abd
MC
1291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
a9daf367 1294
63c3a66f 1295 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
63c3a66f 1306 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1307 u32 is_serdes;
882e9793 1308
69f11c99 1309 tp->phy_addr = tp->pci_fn + 1;
882e9793 1310
d1ec96af
MC
1311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
3f0e3ad7 1319 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1320
158d7abd
MC
1321 tg3_mdio_start(tp);
1322
63c3a66f 1323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1324 return 0;
1325
298cf9be
LB
1326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
158d7abd 1329
298cf9be
LB
1330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1339 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1342 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
298cf9be 1352 i = mdiobus_register(tp->mdio_bus);
a9daf367 1353 if (i) {
ab96b241 1354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1355 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1356 return i;
1357 }
158d7abd 1358
3f0e3ad7 1359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1360
9c61d6bc 1361 if (!phydev || !phydev->drv) {
ab96b241 1362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1369 case PHY_ID_BCM57780:
321d32a0 1370 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1372 break;
6a443a0f
MC
1373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
32e5a8d6 1375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1376 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1385 /* fallthru */
6a443a0f 1386 case PHY_ID_RTL8211C:
fcb389df 1387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1388 break;
6a443a0f
MC
1389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
a9daf367 1391 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1394 break;
1395 }
1396
63c3a66f 1397 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
a9daf367
MC
1401
1402 return 0;
158d7abd
MC
1403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
63c3a66f
JP
1407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1411 }
1412}
1413
4ba526ce
MC
1414/* tp->lock is held. */
1415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
95e2869a
MC
1428/* tp->lock is held. */
1429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
4ba526ce
MC
1432 unsigned int delay_cnt;
1433 long time_remain;
1434
1435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1447
4ba526ce 1448 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
4ba526ce 1451 udelay(8);
95e2869a
MC
1452 }
1453}
1454
1455/* tp->lock is held. */
1456static void tg3_ump_link_report(struct tg3 *tp)
1457{
1458 u32 reg;
1459 u32 val;
1460
63c3a66f 1461 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1462 return;
1463
1464 tg3_wait_for_event_ack(tp);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1467
1468 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1469
1470 val = 0;
1471 if (!tg3_readphy(tp, MII_BMCR, &reg))
1472 val = reg << 16;
1473 if (!tg3_readphy(tp, MII_BMSR, &reg))
1474 val |= (reg & 0xffff);
1475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1476
1477 val = 0;
1478 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1479 val = reg << 16;
1480 if (!tg3_readphy(tp, MII_LPA, &reg))
1481 val |= (reg & 0xffff);
1482 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1483
1484 val = 0;
f07e9af3 1485 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1486 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1487 val = reg << 16;
1488 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1489 val |= (reg & 0xffff);
1490 }
1491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1492
1493 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1494 val = reg << 16;
1495 else
1496 val = 0;
1497 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1498
4ba526ce 1499 tg3_generate_fw_event(tp);
95e2869a
MC
1500}
1501
8d5a89b3
MC
1502/* tp->lock is held. */
1503static void tg3_stop_fw(struct tg3 *tp)
1504{
1505 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1506 /* Wait for RX cpu to ACK the previous event. */
1507 tg3_wait_for_event_ack(tp);
1508
1509 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1510
1511 tg3_generate_fw_event(tp);
1512
1513 /* Wait for RX cpu to ACK this event. */
1514 tg3_wait_for_event_ack(tp);
1515 }
1516}
1517
fd6d3f0e
MC
1518/* tp->lock is held. */
1519static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1520{
1521 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1522 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1523
1524 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1525 switch (kind) {
1526 case RESET_KIND_INIT:
1527 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1528 DRV_STATE_START);
1529 break;
1530
1531 case RESET_KIND_SHUTDOWN:
1532 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1533 DRV_STATE_UNLOAD);
1534 break;
1535
1536 case RESET_KIND_SUSPEND:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_SUSPEND);
1539 break;
1540
1541 default:
1542 break;
1543 }
1544 }
1545
1546 if (kind == RESET_KIND_INIT ||
1547 kind == RESET_KIND_SUSPEND)
1548 tg3_ape_driver_state_change(tp, kind);
1549}
1550
1551/* tp->lock is held. */
1552static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1553{
1554 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1555 switch (kind) {
1556 case RESET_KIND_INIT:
1557 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1558 DRV_STATE_START_DONE);
1559 break;
1560
1561 case RESET_KIND_SHUTDOWN:
1562 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1563 DRV_STATE_UNLOAD_DONE);
1564 break;
1565
1566 default:
1567 break;
1568 }
1569 }
1570
1571 if (kind == RESET_KIND_SHUTDOWN)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ENABLE_ASF)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD);
1588 break;
1589
1590 case RESET_KIND_SUSPEND:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_SUSPEND);
1593 break;
1594
1595 default:
1596 break;
1597 }
1598 }
1599}
1600
1601static int tg3_poll_fw(struct tg3 *tp)
1602{
1603 int i;
1604 u32 val;
1605
1606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1607 /* Wait up to 20ms for init done. */
1608 for (i = 0; i < 200; i++) {
1609 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1610 return 0;
1611 udelay(100);
1612 }
1613 return -ENODEV;
1614 }
1615
1616 /* Wait for firmware initialization to complete. */
1617 for (i = 0; i < 100000; i++) {
1618 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1620 break;
1621 udelay(10);
1622 }
1623
1624 /* Chip might not be fitted with firmware. Some Sun onboard
1625 * parts are configured like that. So don't signal the timeout
1626 * of the above loop as an error, but do report the lack of
1627 * running firmware once.
1628 */
1629 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1630 tg3_flag_set(tp, NO_FWARE_REPORTED);
1631
1632 netdev_info(tp->dev, "No firmware running\n");
1633 }
1634
1635 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1636 /* The 57765 A0 needs a little more
1637 * time to do some important work.
1638 */
1639 mdelay(10);
1640 }
1641
1642 return 0;
1643}
1644
95e2869a
MC
1645static void tg3_link_report(struct tg3 *tp)
1646{
1647 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1648 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1649 tg3_ump_link_report(tp);
1650 } else if (netif_msg_link(tp)) {
05dbe005
JP
1651 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1652 (tp->link_config.active_speed == SPEED_1000 ?
1653 1000 :
1654 (tp->link_config.active_speed == SPEED_100 ?
1655 100 : 10)),
1656 (tp->link_config.active_duplex == DUPLEX_FULL ?
1657 "full" : "half"));
1658
1659 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1661 "on" : "off",
1662 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1663 "on" : "off");
47007831
MC
1664
1665 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1666 netdev_info(tp->dev, "EEE is %s\n",
1667 tp->setlpicnt ? "enabled" : "disabled");
1668
95e2869a
MC
1669 tg3_ump_link_report(tp);
1670 }
1671}
1672
1673static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1674{
1675 u16 miireg;
1676
e18ce346 1677 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1678 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1679 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1680 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1681 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1682 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1683 else
1684 miireg = 0;
1685
1686 return miireg;
1687}
1688
1689static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1690{
1691 u16 miireg;
1692
e18ce346 1693 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1694 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1695 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1696 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1697 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1698 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1699 else
1700 miireg = 0;
1701
1702 return miireg;
1703}
1704
95e2869a
MC
1705static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1706{
1707 u8 cap = 0;
1708
f3791cdf
MC
1709 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1710 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1711 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1712 if (lcladv & ADVERTISE_1000XPAUSE)
1713 cap = FLOW_CTRL_RX;
1714 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1715 cap = FLOW_CTRL_TX;
95e2869a
MC
1716 }
1717
1718 return cap;
1719}
1720
f51f3562 1721static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1722{
b02fd9e3 1723 u8 autoneg;
f51f3562 1724 u8 flowctrl = 0;
95e2869a
MC
1725 u32 old_rx_mode = tp->rx_mode;
1726 u32 old_tx_mode = tp->tx_mode;
1727
63c3a66f 1728 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1729 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1730 else
1731 autoneg = tp->link_config.autoneg;
1732
63c3a66f 1733 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1734 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1735 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1736 else
bc02ff95 1737 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1738 } else
1739 flowctrl = tp->link_config.flowctrl;
95e2869a 1740
f51f3562 1741 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1742
e18ce346 1743 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1744 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1745 else
1746 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1747
f51f3562 1748 if (old_rx_mode != tp->rx_mode)
95e2869a 1749 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1750
e18ce346 1751 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1752 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1753 else
1754 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1755
f51f3562 1756 if (old_tx_mode != tp->tx_mode)
95e2869a 1757 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1758}
1759
b02fd9e3
MC
1760static void tg3_adjust_link(struct net_device *dev)
1761{
1762 u8 oldflowctrl, linkmesg = 0;
1763 u32 mac_mode, lcl_adv, rmt_adv;
1764 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1765 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1766
24bb4fb6 1767 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1768
1769 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1770 MAC_MODE_HALF_DUPLEX);
1771
1772 oldflowctrl = tp->link_config.active_flowctrl;
1773
1774 if (phydev->link) {
1775 lcl_adv = 0;
1776 rmt_adv = 0;
1777
1778 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1779 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1780 else if (phydev->speed == SPEED_1000 ||
1781 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1782 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1783 else
1784 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1785
1786 if (phydev->duplex == DUPLEX_HALF)
1787 mac_mode |= MAC_MODE_HALF_DUPLEX;
1788 else {
1789 lcl_adv = tg3_advert_flowctrl_1000T(
1790 tp->link_config.flowctrl);
1791
1792 if (phydev->pause)
1793 rmt_adv = LPA_PAUSE_CAP;
1794 if (phydev->asym_pause)
1795 rmt_adv |= LPA_PAUSE_ASYM;
1796 }
1797
1798 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1799 } else
1800 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1801
1802 if (mac_mode != tp->mac_mode) {
1803 tp->mac_mode = mac_mode;
1804 tw32_f(MAC_MODE, tp->mac_mode);
1805 udelay(40);
1806 }
1807
fcb389df
MC
1808 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1809 if (phydev->speed == SPEED_10)
1810 tw32(MAC_MI_STAT,
1811 MAC_MI_STAT_10MBPS_MODE |
1812 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1813 else
1814 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1815 }
1816
b02fd9e3
MC
1817 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1818 tw32(MAC_TX_LENGTHS,
1819 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1820 (6 << TX_LENGTHS_IPG_SHIFT) |
1821 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1822 else
1823 tw32(MAC_TX_LENGTHS,
1824 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1825 (6 << TX_LENGTHS_IPG_SHIFT) |
1826 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1827
1828 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1829 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1830 phydev->speed != tp->link_config.active_speed ||
1831 phydev->duplex != tp->link_config.active_duplex ||
1832 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1833 linkmesg = 1;
b02fd9e3
MC
1834
1835 tp->link_config.active_speed = phydev->speed;
1836 tp->link_config.active_duplex = phydev->duplex;
1837
24bb4fb6 1838 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1839
1840 if (linkmesg)
1841 tg3_link_report(tp);
1842}
1843
1844static int tg3_phy_init(struct tg3 *tp)
1845{
1846 struct phy_device *phydev;
1847
f07e9af3 1848 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1849 return 0;
1850
1851 /* Bring the PHY back to a known state. */
1852 tg3_bmcr_reset(tp);
1853
3f0e3ad7 1854 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1855
1856 /* Attach the MAC to the PHY. */
fb28ad35 1857 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1858 phydev->dev_flags, phydev->interface);
b02fd9e3 1859 if (IS_ERR(phydev)) {
ab96b241 1860 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1861 return PTR_ERR(phydev);
1862 }
1863
b02fd9e3 1864 /* Mask with MAC supported features. */
9c61d6bc
MC
1865 switch (phydev->interface) {
1866 case PHY_INTERFACE_MODE_GMII:
1867 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1868 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1869 phydev->supported &= (PHY_GBIT_FEATURES |
1870 SUPPORTED_Pause |
1871 SUPPORTED_Asym_Pause);
1872 break;
1873 }
1874 /* fallthru */
9c61d6bc
MC
1875 case PHY_INTERFACE_MODE_MII:
1876 phydev->supported &= (PHY_BASIC_FEATURES |
1877 SUPPORTED_Pause |
1878 SUPPORTED_Asym_Pause);
1879 break;
1880 default:
3f0e3ad7 1881 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1882 return -EINVAL;
1883 }
1884
f07e9af3 1885 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1886
1887 phydev->advertising = phydev->supported;
1888
b02fd9e3
MC
1889 return 0;
1890}
1891
1892static void tg3_phy_start(struct tg3 *tp)
1893{
1894 struct phy_device *phydev;
1895
f07e9af3 1896 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1897 return;
1898
3f0e3ad7 1899 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1900
80096068
MC
1901 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1902 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1903 phydev->speed = tp->link_config.orig_speed;
1904 phydev->duplex = tp->link_config.orig_duplex;
1905 phydev->autoneg = tp->link_config.orig_autoneg;
1906 phydev->advertising = tp->link_config.orig_advertising;
1907 }
1908
1909 phy_start(phydev);
1910
1911 phy_start_aneg(phydev);
1912}
1913
1914static void tg3_phy_stop(struct tg3 *tp)
1915{
f07e9af3 1916 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1917 return;
1918
3f0e3ad7 1919 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1920}
1921
1922static void tg3_phy_fini(struct tg3 *tp)
1923{
f07e9af3 1924 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1925 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1926 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1927 }
1928}
1929
941ec90f
MC
1930static int tg3_phy_set_extloopbk(struct tg3 *tp)
1931{
1932 int err;
1933 u32 val;
1934
1935 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1936 return 0;
1937
1938 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1939 /* Cannot do read-modify-write on 5401 */
1940 err = tg3_phy_auxctl_write(tp,
1941 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1942 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1943 0x4c20);
1944 goto done;
1945 }
1946
1947 err = tg3_phy_auxctl_read(tp,
1948 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1949 if (err)
1950 return err;
1951
1952 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1953 err = tg3_phy_auxctl_write(tp,
1954 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1955
1956done:
1957 return err;
1958}
1959
7f97a4bd
MC
1960static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1961{
1962 u32 phytest;
1963
1964 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1965 u32 phy;
1966
1967 tg3_writephy(tp, MII_TG3_FET_TEST,
1968 phytest | MII_TG3_FET_SHADOW_EN);
1969 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1970 if (enable)
1971 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1972 else
1973 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1974 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1975 }
1976 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1977 }
1978}
1979
6833c043
MC
1980static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1981{
1982 u32 reg;
1983
63c3a66f
JP
1984 if (!tg3_flag(tp, 5705_PLUS) ||
1985 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1986 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1987 return;
1988
f07e9af3 1989 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1990 tg3_phy_fet_toggle_apd(tp, enable);
1991 return;
1992 }
1993
6833c043
MC
1994 reg = MII_TG3_MISC_SHDW_WREN |
1995 MII_TG3_MISC_SHDW_SCR5_SEL |
1996 MII_TG3_MISC_SHDW_SCR5_LPED |
1997 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1998 MII_TG3_MISC_SHDW_SCR5_SDTL |
1999 MII_TG3_MISC_SHDW_SCR5_C125OE;
2000 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
2001 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2002
2003 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2004
2005
2006 reg = MII_TG3_MISC_SHDW_WREN |
2007 MII_TG3_MISC_SHDW_APD_SEL |
2008 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2009 if (enable)
2010 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2011
2012 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2013}
2014
9ef8ca99
MC
2015static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2016{
2017 u32 phy;
2018
63c3a66f 2019 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2020 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2021 return;
2022
f07e9af3 2023 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2024 u32 ephy;
2025
535ef6e1
MC
2026 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2027 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2028
2029 tg3_writephy(tp, MII_TG3_FET_TEST,
2030 ephy | MII_TG3_FET_SHADOW_EN);
2031 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2032 if (enable)
535ef6e1 2033 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2034 else
535ef6e1
MC
2035 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2036 tg3_writephy(tp, reg, phy);
9ef8ca99 2037 }
535ef6e1 2038 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2039 }
2040 } else {
15ee95c3
MC
2041 int ret;
2042
2043 ret = tg3_phy_auxctl_read(tp,
2044 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2045 if (!ret) {
9ef8ca99
MC
2046 if (enable)
2047 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2048 else
2049 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2050 tg3_phy_auxctl_write(tp,
2051 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2052 }
2053 }
2054}
2055
1da177e4
LT
2056static void tg3_phy_set_wirespeed(struct tg3 *tp)
2057{
15ee95c3 2058 int ret;
1da177e4
LT
2059 u32 val;
2060
f07e9af3 2061 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2062 return;
2063
15ee95c3
MC
2064 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2065 if (!ret)
b4bd2929
MC
2066 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2067 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2068}
2069
b2a5c19c
MC
2070static void tg3_phy_apply_otp(struct tg3 *tp)
2071{
2072 u32 otp, phy;
2073
2074 if (!tp->phy_otp)
2075 return;
2076
2077 otp = tp->phy_otp;
2078
1d36ba45
MC
2079 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2080 return;
b2a5c19c
MC
2081
2082 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2083 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2084 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2085
2086 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2087 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2088 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2089
2090 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2091 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2092 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2093
2094 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2095 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2096
2097 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2098 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2099
2100 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2101 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2102 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2103
1d36ba45 2104 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2105}
2106
52b02d04
MC
2107static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2108{
2109 u32 val;
2110
2111 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2112 return;
2113
2114 tp->setlpicnt = 0;
2115
2116 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2117 current_link_up == 1 &&
a6b68dab
MC
2118 tp->link_config.active_duplex == DUPLEX_FULL &&
2119 (tp->link_config.active_speed == SPEED_100 ||
2120 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2121 u32 eeectl;
2122
2123 if (tp->link_config.active_speed == SPEED_1000)
2124 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2125 else
2126 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2127
2128 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2129
3110f5f5
MC
2130 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2131 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2132
b0c5943f
MC
2133 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2134 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2135 tp->setlpicnt = 2;
2136 }
2137
2138 if (!tp->setlpicnt) {
b715ce94
MC
2139 if (current_link_up == 1 &&
2140 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2141 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2142 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2143 }
2144
52b02d04
MC
2145 val = tr32(TG3_CPMU_EEE_MODE);
2146 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2147 }
2148}
2149
b0c5943f
MC
2150static void tg3_phy_eee_enable(struct tg3 *tp)
2151{
2152 u32 val;
2153
2154 if (tp->link_config.active_speed == SPEED_1000 &&
2155 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2156 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2157 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
2158 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2159 val = MII_TG3_DSP_TAP26_ALNOKO |
2160 MII_TG3_DSP_TAP26_RMRXSTO;
2161 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2162 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2163 }
2164
2165 val = tr32(TG3_CPMU_EEE_MODE);
2166 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2167}
2168
1da177e4
LT
2169static int tg3_wait_macro_done(struct tg3 *tp)
2170{
2171 int limit = 100;
2172
2173 while (limit--) {
2174 u32 tmp32;
2175
f08aa1a8 2176 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2177 if ((tmp32 & 0x1000) == 0)
2178 break;
2179 }
2180 }
d4675b52 2181 if (limit < 0)
1da177e4
LT
2182 return -EBUSY;
2183
2184 return 0;
2185}
2186
2187static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2188{
2189 static const u32 test_pat[4][6] = {
2190 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2191 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2192 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2193 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2194 };
2195 int chan;
2196
2197 for (chan = 0; chan < 4; chan++) {
2198 int i;
2199
2200 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2201 (chan * 0x2000) | 0x0200);
f08aa1a8 2202 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2203
2204 for (i = 0; i < 6; i++)
2205 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2206 test_pat[chan][i]);
2207
f08aa1a8 2208 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2209 if (tg3_wait_macro_done(tp)) {
2210 *resetp = 1;
2211 return -EBUSY;
2212 }
2213
2214 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2215 (chan * 0x2000) | 0x0200);
f08aa1a8 2216 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2217 if (tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221
f08aa1a8 2222 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2223 if (tg3_wait_macro_done(tp)) {
2224 *resetp = 1;
2225 return -EBUSY;
2226 }
2227
2228 for (i = 0; i < 6; i += 2) {
2229 u32 low, high;
2230
2231 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2232 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2233 tg3_wait_macro_done(tp)) {
2234 *resetp = 1;
2235 return -EBUSY;
2236 }
2237 low &= 0x7fff;
2238 high &= 0x000f;
2239 if (low != test_pat[chan][i] ||
2240 high != test_pat[chan][i+1]) {
2241 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2242 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2243 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2244
2245 return -EBUSY;
2246 }
2247 }
2248 }
2249
2250 return 0;
2251}
2252
2253static int tg3_phy_reset_chanpat(struct tg3 *tp)
2254{
2255 int chan;
2256
2257 for (chan = 0; chan < 4; chan++) {
2258 int i;
2259
2260 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2261 (chan * 0x2000) | 0x0200);
f08aa1a8 2262 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2263 for (i = 0; i < 6; i++)
2264 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2265 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2266 if (tg3_wait_macro_done(tp))
2267 return -EBUSY;
2268 }
2269
2270 return 0;
2271}
2272
2273static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2274{
2275 u32 reg32, phy9_orig;
2276 int retries, do_phy_reset, err;
2277
2278 retries = 10;
2279 do_phy_reset = 1;
2280 do {
2281 if (do_phy_reset) {
2282 err = tg3_bmcr_reset(tp);
2283 if (err)
2284 return err;
2285 do_phy_reset = 0;
2286 }
2287
2288 /* Disable transmitter and interrupt. */
2289 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2290 continue;
2291
2292 reg32 |= 0x3000;
2293 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2294
2295 /* Set full-duplex, 1000 mbps. */
2296 tg3_writephy(tp, MII_BMCR,
221c5637 2297 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2298
2299 /* Set to master mode. */
221c5637 2300 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2301 continue;
2302
221c5637
MC
2303 tg3_writephy(tp, MII_CTRL1000,
2304 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2305
1d36ba45
MC
2306 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2307 if (err)
2308 return err;
1da177e4
LT
2309
2310 /* Block the PHY control access. */
6ee7c0a0 2311 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2312
2313 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2314 if (!err)
2315 break;
2316 } while (--retries);
2317
2318 err = tg3_phy_reset_chanpat(tp);
2319 if (err)
2320 return err;
2321
6ee7c0a0 2322 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2323
2324 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2325 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2326
1d36ba45 2327 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2328
221c5637 2329 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2330
2331 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2332 reg32 &= ~0x3000;
2333 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2334 } else if (!err)
2335 err = -EBUSY;
2336
2337 return err;
2338}
2339
2340/* This will reset the tigon3 PHY if there is no valid
2341 * link unless the FORCE argument is non-zero.
2342 */
2343static int tg3_phy_reset(struct tg3 *tp)
2344{
f833c4c1 2345 u32 val, cpmuctrl;
1da177e4
LT
2346 int err;
2347
60189ddf 2348 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2349 val = tr32(GRC_MISC_CFG);
2350 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2351 udelay(40);
2352 }
f833c4c1
MC
2353 err = tg3_readphy(tp, MII_BMSR, &val);
2354 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2355 if (err != 0)
2356 return -EBUSY;
2357
c8e1e82b
MC
2358 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2359 netif_carrier_off(tp->dev);
2360 tg3_link_report(tp);
2361 }
2362
1da177e4
LT
2363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2364 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2365 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2366 err = tg3_phy_reset_5703_4_5(tp);
2367 if (err)
2368 return err;
2369 goto out;
2370 }
2371
b2a5c19c
MC
2372 cpmuctrl = 0;
2373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2374 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2375 cpmuctrl = tr32(TG3_CPMU_CTRL);
2376 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2377 tw32(TG3_CPMU_CTRL,
2378 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2379 }
2380
1da177e4
LT
2381 err = tg3_bmcr_reset(tp);
2382 if (err)
2383 return err;
2384
b2a5c19c 2385 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2386 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2387 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2388
2389 tw32(TG3_CPMU_CTRL, cpmuctrl);
2390 }
2391
bcb37f6c
MC
2392 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2393 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2394 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2395 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2396 CPMU_LSPD_1000MB_MACCLK_12_5) {
2397 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2398 udelay(40);
2399 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2400 }
2401 }
2402
63c3a66f 2403 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2404 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2405 return 0;
2406
b2a5c19c
MC
2407 tg3_phy_apply_otp(tp);
2408
f07e9af3 2409 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2410 tg3_phy_toggle_apd(tp, true);
2411 else
2412 tg3_phy_toggle_apd(tp, false);
2413
1da177e4 2414out:
1d36ba45
MC
2415 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2416 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2417 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2418 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2419 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2420 }
1d36ba45 2421
f07e9af3 2422 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2423 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2424 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2425 }
1d36ba45 2426
f07e9af3 2427 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2428 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2429 tg3_phydsp_write(tp, 0x000a, 0x310b);
2430 tg3_phydsp_write(tp, 0x201f, 0x9506);
2431 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2432 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2433 }
f07e9af3 2434 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2435 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2436 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2437 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2438 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2439 tg3_writephy(tp, MII_TG3_TEST1,
2440 MII_TG3_TEST1_TRIM_EN | 0x4);
2441 } else
2442 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2443
2444 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2445 }
c424cb24 2446 }
1d36ba45 2447
1da177e4
LT
2448 /* Set Extended packet length bit (bit 14) on all chips that */
2449 /* support jumbo frames */
79eb6904 2450 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2451 /* Cannot do read-modify-write on 5401 */
b4bd2929 2452 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2453 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2454 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2455 err = tg3_phy_auxctl_read(tp,
2456 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2457 if (!err)
b4bd2929
MC
2458 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2459 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2460 }
2461
2462 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2463 * jumbo frames transmission.
2464 */
63c3a66f 2465 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2466 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2467 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2468 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2469 }
2470
715116a1 2471 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2472 /* adjust output voltage */
535ef6e1 2473 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2474 }
2475
9ef8ca99 2476 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2477 tg3_phy_set_wirespeed(tp);
2478 return 0;
2479}
2480
3a1e19d3
MC
2481#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2482#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2483#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2484 TG3_GPIO_MSG_NEED_VAUX)
2485#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2486 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2487 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2488 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2489 (TG3_GPIO_MSG_DRVR_PRES << 12))
2490
2491#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2492 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2493 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2494 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2495 (TG3_GPIO_MSG_NEED_VAUX << 12))
2496
2497static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2498{
2499 u32 status, shift;
2500
2501 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2502 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2503 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2504 else
2505 status = tr32(TG3_CPMU_DRV_STATUS);
2506
2507 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2508 status &= ~(TG3_GPIO_MSG_MASK << shift);
2509 status |= (newstat << shift);
2510
2511 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2512 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2513 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2514 else
2515 tw32(TG3_CPMU_DRV_STATUS, status);
2516
2517 return status >> TG3_APE_GPIO_MSG_SHIFT;
2518}
2519
520b2756
MC
2520static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2521{
2522 if (!tg3_flag(tp, IS_NIC))
2523 return 0;
2524
3a1e19d3
MC
2525 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2526 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2527 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2528 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2529 return -EIO;
520b2756 2530
3a1e19d3
MC
2531 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2532
2533 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2534 TG3_GRC_LCLCTL_PWRSW_DELAY);
2535
2536 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2537 } else {
2538 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2539 TG3_GRC_LCLCTL_PWRSW_DELAY);
2540 }
6f5c8f83 2541
520b2756
MC
2542 return 0;
2543}
2544
2545static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2546{
2547 u32 grc_local_ctrl;
2548
2549 if (!tg3_flag(tp, IS_NIC) ||
2550 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2551 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2552 return;
2553
2554 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2555
2556 tw32_wait_f(GRC_LOCAL_CTRL,
2557 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2558 TG3_GRC_LCLCTL_PWRSW_DELAY);
2559
2560 tw32_wait_f(GRC_LOCAL_CTRL,
2561 grc_local_ctrl,
2562 TG3_GRC_LCLCTL_PWRSW_DELAY);
2563
2564 tw32_wait_f(GRC_LOCAL_CTRL,
2565 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2566 TG3_GRC_LCLCTL_PWRSW_DELAY);
2567}
2568
2569static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2570{
2571 if (!tg3_flag(tp, IS_NIC))
2572 return;
2573
2574 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2575 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2576 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2577 (GRC_LCLCTRL_GPIO_OE0 |
2578 GRC_LCLCTRL_GPIO_OE1 |
2579 GRC_LCLCTRL_GPIO_OE2 |
2580 GRC_LCLCTRL_GPIO_OUTPUT0 |
2581 GRC_LCLCTRL_GPIO_OUTPUT1),
2582 TG3_GRC_LCLCTL_PWRSW_DELAY);
2583 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2584 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2585 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2586 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2587 GRC_LCLCTRL_GPIO_OE1 |
2588 GRC_LCLCTRL_GPIO_OE2 |
2589 GRC_LCLCTRL_GPIO_OUTPUT0 |
2590 GRC_LCLCTRL_GPIO_OUTPUT1 |
2591 tp->grc_local_ctrl;
2592 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2593 TG3_GRC_LCLCTL_PWRSW_DELAY);
2594
2595 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2596 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2597 TG3_GRC_LCLCTL_PWRSW_DELAY);
2598
2599 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2600 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2601 TG3_GRC_LCLCTL_PWRSW_DELAY);
2602 } else {
2603 u32 no_gpio2;
2604 u32 grc_local_ctrl = 0;
2605
2606 /* Workaround to prevent overdrawing Amps. */
2607 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2608 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2609 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2610 grc_local_ctrl,
2611 TG3_GRC_LCLCTL_PWRSW_DELAY);
2612 }
2613
2614 /* On 5753 and variants, GPIO2 cannot be used. */
2615 no_gpio2 = tp->nic_sram_data_cfg &
2616 NIC_SRAM_DATA_CFG_NO_GPIO2;
2617
2618 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2619 GRC_LCLCTRL_GPIO_OE1 |
2620 GRC_LCLCTRL_GPIO_OE2 |
2621 GRC_LCLCTRL_GPIO_OUTPUT1 |
2622 GRC_LCLCTRL_GPIO_OUTPUT2;
2623 if (no_gpio2) {
2624 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2625 GRC_LCLCTRL_GPIO_OUTPUT2);
2626 }
2627 tw32_wait_f(GRC_LOCAL_CTRL,
2628 tp->grc_local_ctrl | grc_local_ctrl,
2629 TG3_GRC_LCLCTL_PWRSW_DELAY);
2630
2631 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2632
2633 tw32_wait_f(GRC_LOCAL_CTRL,
2634 tp->grc_local_ctrl | grc_local_ctrl,
2635 TG3_GRC_LCLCTL_PWRSW_DELAY);
2636
2637 if (!no_gpio2) {
2638 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2639 tw32_wait_f(GRC_LOCAL_CTRL,
2640 tp->grc_local_ctrl | grc_local_ctrl,
2641 TG3_GRC_LCLCTL_PWRSW_DELAY);
2642 }
2643 }
3a1e19d3
MC
2644}
2645
cd0d7228 2646static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2647{
2648 u32 msg = 0;
2649
2650 /* Serialize power state transitions */
2651 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2652 return;
2653
cd0d7228 2654 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2655 msg = TG3_GPIO_MSG_NEED_VAUX;
2656
2657 msg = tg3_set_function_status(tp, msg);
2658
2659 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2660 goto done;
6f5c8f83 2661
3a1e19d3
MC
2662 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2663 tg3_pwrsrc_switch_to_vaux(tp);
2664 else
2665 tg3_pwrsrc_die_with_vmain(tp);
2666
2667done:
6f5c8f83 2668 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2669}
2670
cd0d7228 2671static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2672{
683644b7 2673 bool need_vaux = false;
1da177e4 2674
334355aa 2675 /* The GPIOs do something completely different on 57765. */
63c3a66f 2676 if (!tg3_flag(tp, IS_NIC) ||
334355aa 2677 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2678 return;
2679
3a1e19d3
MC
2680 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2682 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2683 tg3_frob_aux_power_5717(tp, include_wol ?
2684 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2685 return;
2686 }
2687
2688 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2689 struct net_device *dev_peer;
2690
2691 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2692
bc1c7567 2693 /* remove_one() may have been run on the peer. */
683644b7
MC
2694 if (dev_peer) {
2695 struct tg3 *tp_peer = netdev_priv(dev_peer);
2696
63c3a66f 2697 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2698 return;
2699
cd0d7228 2700 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2701 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2702 need_vaux = true;
2703 }
1da177e4
LT
2704 }
2705
cd0d7228
MC
2706 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2707 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2708 need_vaux = true;
2709
520b2756
MC
2710 if (need_vaux)
2711 tg3_pwrsrc_switch_to_vaux(tp);
2712 else
2713 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2714}
2715
e8f3f6ca
MC
2716static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2717{
2718 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2719 return 1;
79eb6904 2720 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2721 if (speed != SPEED_10)
2722 return 1;
2723 } else if (speed == SPEED_10)
2724 return 1;
2725
2726 return 0;
2727}
2728
1da177e4 2729static int tg3_setup_phy(struct tg3 *, int);
1da177e4
LT
2730static int tg3_halt_cpu(struct tg3 *, u32);
2731
0a459aac 2732static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2733{
ce057f01
MC
2734 u32 val;
2735
f07e9af3 2736 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2737 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2738 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2739 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2740
2741 sg_dig_ctrl |=
2742 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2743 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2744 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2745 }
3f7045c1 2746 return;
5129724a 2747 }
3f7045c1 2748
60189ddf 2749 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2750 tg3_bmcr_reset(tp);
2751 val = tr32(GRC_MISC_CFG);
2752 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2753 udelay(40);
2754 return;
f07e9af3 2755 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2756 u32 phytest;
2757 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2758 u32 phy;
2759
2760 tg3_writephy(tp, MII_ADVERTISE, 0);
2761 tg3_writephy(tp, MII_BMCR,
2762 BMCR_ANENABLE | BMCR_ANRESTART);
2763
2764 tg3_writephy(tp, MII_TG3_FET_TEST,
2765 phytest | MII_TG3_FET_SHADOW_EN);
2766 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2767 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2768 tg3_writephy(tp,
2769 MII_TG3_FET_SHDW_AUXMODE4,
2770 phy);
2771 }
2772 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2773 }
2774 return;
0a459aac 2775 } else if (do_low_power) {
715116a1
MC
2776 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2777 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2778
b4bd2929
MC
2779 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2780 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2781 MII_TG3_AUXCTL_PCTL_VREG_11V;
2782 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2783 }
3f7045c1 2784
15c3b696
MC
2785 /* The PHY should not be powered down on some chips because
2786 * of bugs.
2787 */
2788 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2789 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2790 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2791 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2792 return;
ce057f01 2793
bcb37f6c
MC
2794 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2795 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2796 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2797 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2798 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2799 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2800 }
2801
15c3b696
MC
2802 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2803}
2804
ffbcfed4
MC
2805/* tp->lock is held. */
2806static int tg3_nvram_lock(struct tg3 *tp)
2807{
63c3a66f 2808 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2809 int i;
2810
2811 if (tp->nvram_lock_cnt == 0) {
2812 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2813 for (i = 0; i < 8000; i++) {
2814 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2815 break;
2816 udelay(20);
2817 }
2818 if (i == 8000) {
2819 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2820 return -ENODEV;
2821 }
2822 }
2823 tp->nvram_lock_cnt++;
2824 }
2825 return 0;
2826}
2827
2828/* tp->lock is held. */
2829static void tg3_nvram_unlock(struct tg3 *tp)
2830{
63c3a66f 2831 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2832 if (tp->nvram_lock_cnt > 0)
2833 tp->nvram_lock_cnt--;
2834 if (tp->nvram_lock_cnt == 0)
2835 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2836 }
2837}
2838
2839/* tp->lock is held. */
2840static void tg3_enable_nvram_access(struct tg3 *tp)
2841{
63c3a66f 2842 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2843 u32 nvaccess = tr32(NVRAM_ACCESS);
2844
2845 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2846 }
2847}
2848
2849/* tp->lock is held. */
2850static void tg3_disable_nvram_access(struct tg3 *tp)
2851{
63c3a66f 2852 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2853 u32 nvaccess = tr32(NVRAM_ACCESS);
2854
2855 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2856 }
2857}
2858
2859static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2860 u32 offset, u32 *val)
2861{
2862 u32 tmp;
2863 int i;
2864
2865 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2866 return -EINVAL;
2867
2868 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2869 EEPROM_ADDR_DEVID_MASK |
2870 EEPROM_ADDR_READ);
2871 tw32(GRC_EEPROM_ADDR,
2872 tmp |
2873 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2874 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2875 EEPROM_ADDR_ADDR_MASK) |
2876 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2877
2878 for (i = 0; i < 1000; i++) {
2879 tmp = tr32(GRC_EEPROM_ADDR);
2880
2881 if (tmp & EEPROM_ADDR_COMPLETE)
2882 break;
2883 msleep(1);
2884 }
2885 if (!(tmp & EEPROM_ADDR_COMPLETE))
2886 return -EBUSY;
2887
62cedd11
MC
2888 tmp = tr32(GRC_EEPROM_DATA);
2889
2890 /*
2891 * The data will always be opposite the native endian
2892 * format. Perform a blind byteswap to compensate.
2893 */
2894 *val = swab32(tmp);
2895
ffbcfed4
MC
2896 return 0;
2897}
2898
2899#define NVRAM_CMD_TIMEOUT 10000
2900
2901static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2902{
2903 int i;
2904
2905 tw32(NVRAM_CMD, nvram_cmd);
2906 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2907 udelay(10);
2908 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2909 udelay(10);
2910 break;
2911 }
2912 }
2913
2914 if (i == NVRAM_CMD_TIMEOUT)
2915 return -EBUSY;
2916
2917 return 0;
2918}
2919
2920static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2921{
63c3a66f
JP
2922 if (tg3_flag(tp, NVRAM) &&
2923 tg3_flag(tp, NVRAM_BUFFERED) &&
2924 tg3_flag(tp, FLASH) &&
2925 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2926 (tp->nvram_jedecnum == JEDEC_ATMEL))
2927
2928 addr = ((addr / tp->nvram_pagesize) <<
2929 ATMEL_AT45DB0X1B_PAGE_POS) +
2930 (addr % tp->nvram_pagesize);
2931
2932 return addr;
2933}
2934
2935static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2936{
63c3a66f
JP
2937 if (tg3_flag(tp, NVRAM) &&
2938 tg3_flag(tp, NVRAM_BUFFERED) &&
2939 tg3_flag(tp, FLASH) &&
2940 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2941 (tp->nvram_jedecnum == JEDEC_ATMEL))
2942
2943 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2944 tp->nvram_pagesize) +
2945 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2946
2947 return addr;
2948}
2949
e4f34110
MC
2950/* NOTE: Data read in from NVRAM is byteswapped according to
2951 * the byteswapping settings for all other register accesses.
2952 * tg3 devices are BE devices, so on a BE machine, the data
2953 * returned will be exactly as it is seen in NVRAM. On a LE
2954 * machine, the 32-bit value will be byteswapped.
2955 */
ffbcfed4
MC
2956static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2957{
2958 int ret;
2959
63c3a66f 2960 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2961 return tg3_nvram_read_using_eeprom(tp, offset, val);
2962
2963 offset = tg3_nvram_phys_addr(tp, offset);
2964
2965 if (offset > NVRAM_ADDR_MSK)
2966 return -EINVAL;
2967
2968 ret = tg3_nvram_lock(tp);
2969 if (ret)
2970 return ret;
2971
2972 tg3_enable_nvram_access(tp);
2973
2974 tw32(NVRAM_ADDR, offset);
2975 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2976 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2977
2978 if (ret == 0)
e4f34110 2979 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2980
2981 tg3_disable_nvram_access(tp);
2982
2983 tg3_nvram_unlock(tp);
2984
2985 return ret;
2986}
2987
a9dc529d
MC
2988/* Ensures NVRAM data is in bytestream format. */
2989static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2990{
2991 u32 v;
a9dc529d 2992 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2993 if (!res)
a9dc529d 2994 *val = cpu_to_be32(v);
ffbcfed4
MC
2995 return res;
2996}
2997
997b4f13
MC
2998#define RX_CPU_SCRATCH_BASE 0x30000
2999#define RX_CPU_SCRATCH_SIZE 0x04000
3000#define TX_CPU_SCRATCH_BASE 0x34000
3001#define TX_CPU_SCRATCH_SIZE 0x04000
3002
3003/* tp->lock is held. */
3004static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3005{
3006 int i;
3007
3008 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3009
3010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3011 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3012
3013 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3014 return 0;
3015 }
3016 if (offset == RX_CPU_BASE) {
3017 for (i = 0; i < 10000; i++) {
3018 tw32(offset + CPU_STATE, 0xffffffff);
3019 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3020 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3021 break;
3022 }
3023
3024 tw32(offset + CPU_STATE, 0xffffffff);
3025 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3026 udelay(10);
3027 } else {
3028 for (i = 0; i < 10000; i++) {
3029 tw32(offset + CPU_STATE, 0xffffffff);
3030 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3031 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3032 break;
3033 }
3034 }
3035
3036 if (i >= 10000) {
3037 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3038 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3039 return -ENODEV;
3040 }
3041
3042 /* Clear firmware's nvram arbitration. */
3043 if (tg3_flag(tp, NVRAM))
3044 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3045 return 0;
3046}
3047
3048struct fw_info {
3049 unsigned int fw_base;
3050 unsigned int fw_len;
3051 const __be32 *fw_data;
3052};
3053
3054/* tp->lock is held. */
3055static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3056 u32 cpu_scratch_base, int cpu_scratch_size,
3057 struct fw_info *info)
3058{
3059 int err, lock_err, i;
3060 void (*write_op)(struct tg3 *, u32, u32);
3061
3062 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3063 netdev_err(tp->dev,
3064 "%s: Trying to load TX cpu firmware which is 5705\n",
3065 __func__);
3066 return -EINVAL;
3067 }
3068
3069 if (tg3_flag(tp, 5705_PLUS))
3070 write_op = tg3_write_mem;
3071 else
3072 write_op = tg3_write_indirect_reg32;
3073
3074 /* It is possible that bootcode is still loading at this point.
3075 * Get the nvram lock first before halting the cpu.
3076 */
3077 lock_err = tg3_nvram_lock(tp);
3078 err = tg3_halt_cpu(tp, cpu_base);
3079 if (!lock_err)
3080 tg3_nvram_unlock(tp);
3081 if (err)
3082 goto out;
3083
3084 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3085 write_op(tp, cpu_scratch_base + i, 0);
3086 tw32(cpu_base + CPU_STATE, 0xffffffff);
3087 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3088 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3089 write_op(tp, (cpu_scratch_base +
3090 (info->fw_base & 0xffff) +
3091 (i * sizeof(u32))),
3092 be32_to_cpu(info->fw_data[i]));
3093
3094 err = 0;
3095
3096out:
3097 return err;
3098}
3099
3100/* tp->lock is held. */
3101static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3102{
3103 struct fw_info info;
3104 const __be32 *fw_data;
3105 int err, i;
3106
3107 fw_data = (void *)tp->fw->data;
3108
3109 /* Firmware blob starts with version numbers, followed by
3110 start address and length. We are setting complete length.
3111 length = end_address_of_bss - start_address_of_text.
3112 Remainder is the blob to be loaded contiguously
3113 from start address. */
3114
3115 info.fw_base = be32_to_cpu(fw_data[1]);
3116 info.fw_len = tp->fw->size - 12;
3117 info.fw_data = &fw_data[3];
3118
3119 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3120 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3121 &info);
3122 if (err)
3123 return err;
3124
3125 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3126 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3127 &info);
3128 if (err)
3129 return err;
3130
3131 /* Now startup only the RX cpu. */
3132 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3133 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3134
3135 for (i = 0; i < 5; i++) {
3136 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3137 break;
3138 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3139 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3140 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3141 udelay(1000);
3142 }
3143 if (i >= 5) {
3144 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3145 "should be %08x\n", __func__,
3146 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3147 return -ENODEV;
3148 }
3149 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3150 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3151
3152 return 0;
3153}
3154
3155/* tp->lock is held. */
3156static int tg3_load_tso_firmware(struct tg3 *tp)
3157{
3158 struct fw_info info;
3159 const __be32 *fw_data;
3160 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3161 int err, i;
3162
3163 if (tg3_flag(tp, HW_TSO_1) ||
3164 tg3_flag(tp, HW_TSO_2) ||
3165 tg3_flag(tp, HW_TSO_3))
3166 return 0;
3167
3168 fw_data = (void *)tp->fw->data;
3169
3170 /* Firmware blob starts with version numbers, followed by
3171 start address and length. We are setting complete length.
3172 length = end_address_of_bss - start_address_of_text.
3173 Remainder is the blob to be loaded contiguously
3174 from start address. */
3175
3176 info.fw_base = be32_to_cpu(fw_data[1]);
3177 cpu_scratch_size = tp->fw_len;
3178 info.fw_len = tp->fw->size - 12;
3179 info.fw_data = &fw_data[3];
3180
3181 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3182 cpu_base = RX_CPU_BASE;
3183 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3184 } else {
3185 cpu_base = TX_CPU_BASE;
3186 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3187 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3188 }
3189
3190 err = tg3_load_firmware_cpu(tp, cpu_base,
3191 cpu_scratch_base, cpu_scratch_size,
3192 &info);
3193 if (err)
3194 return err;
3195
3196 /* Now startup the cpu. */
3197 tw32(cpu_base + CPU_STATE, 0xffffffff);
3198 tw32_f(cpu_base + CPU_PC, info.fw_base);
3199
3200 for (i = 0; i < 5; i++) {
3201 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3202 break;
3203 tw32(cpu_base + CPU_STATE, 0xffffffff);
3204 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3205 tw32_f(cpu_base + CPU_PC, info.fw_base);
3206 udelay(1000);
3207 }
3208 if (i >= 5) {
3209 netdev_err(tp->dev,
3210 "%s fails to set CPU PC, is %08x should be %08x\n",
3211 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3212 return -ENODEV;
3213 }
3214 tw32(cpu_base + CPU_STATE, 0xffffffff);
3215 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3216 return 0;
3217}
3218
3219
3f007891
MC
3220/* tp->lock is held. */
3221static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3222{
3223 u32 addr_high, addr_low;
3224 int i;
3225
3226 addr_high = ((tp->dev->dev_addr[0] << 8) |
3227 tp->dev->dev_addr[1]);
3228 addr_low = ((tp->dev->dev_addr[2] << 24) |
3229 (tp->dev->dev_addr[3] << 16) |
3230 (tp->dev->dev_addr[4] << 8) |
3231 (tp->dev->dev_addr[5] << 0));
3232 for (i = 0; i < 4; i++) {
3233 if (i == 1 && skip_mac_1)
3234 continue;
3235 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3236 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3237 }
3238
3239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3240 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3241 for (i = 0; i < 12; i++) {
3242 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3243 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3244 }
3245 }
3246
3247 addr_high = (tp->dev->dev_addr[0] +
3248 tp->dev->dev_addr[1] +
3249 tp->dev->dev_addr[2] +
3250 tp->dev->dev_addr[3] +
3251 tp->dev->dev_addr[4] +
3252 tp->dev->dev_addr[5]) &
3253 TX_BACKOFF_SEED_MASK;
3254 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3255}
3256
c866b7ea 3257static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3258{
c866b7ea
RW
3259 /*
3260 * Make sure register accesses (indirect or otherwise) will function
3261 * correctly.
1da177e4
LT
3262 */
3263 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3264 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3265}
1da177e4 3266
c866b7ea
RW
3267static int tg3_power_up(struct tg3 *tp)
3268{
bed9829f 3269 int err;
8c6bda1a 3270
bed9829f 3271 tg3_enable_register_access(tp);
1da177e4 3272
bed9829f
MC
3273 err = pci_set_power_state(tp->pdev, PCI_D0);
3274 if (!err) {
3275 /* Switch out of Vaux if it is a NIC */
3276 tg3_pwrsrc_switch_to_vmain(tp);
3277 } else {
3278 netdev_err(tp->dev, "Transition to D0 failed\n");
3279 }
1da177e4 3280
bed9829f 3281 return err;
c866b7ea 3282}
1da177e4 3283
c866b7ea
RW
3284static int tg3_power_down_prepare(struct tg3 *tp)
3285{
3286 u32 misc_host_ctrl;
3287 bool device_should_wake, do_low_power;
3288
3289 tg3_enable_register_access(tp);
5e7dfd0f
MC
3290
3291 /* Restore the CLKREQ setting. */
63c3a66f 3292 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3293 u16 lnkctl;
3294
3295 pci_read_config_word(tp->pdev,
708ebb3a 3296 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3297 &lnkctl);
3298 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3299 pci_write_config_word(tp->pdev,
708ebb3a 3300 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3301 lnkctl);
3302 }
3303
1da177e4
LT
3304 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3305 tw32(TG3PCI_MISC_HOST_CTRL,
3306 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3307
c866b7ea 3308 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3309 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3310
63c3a66f 3311 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3312 do_low_power = false;
f07e9af3 3313 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3314 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3315 struct phy_device *phydev;
0a459aac 3316 u32 phyid, advertising;
b02fd9e3 3317
3f0e3ad7 3318 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3319
80096068 3320 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
3321
3322 tp->link_config.orig_speed = phydev->speed;
3323 tp->link_config.orig_duplex = phydev->duplex;
3324 tp->link_config.orig_autoneg = phydev->autoneg;
3325 tp->link_config.orig_advertising = phydev->advertising;
3326
3327 advertising = ADVERTISED_TP |
3328 ADVERTISED_Pause |
3329 ADVERTISED_Autoneg |
3330 ADVERTISED_10baseT_Half;
3331
63c3a66f
JP
3332 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3333 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3334 advertising |=
3335 ADVERTISED_100baseT_Half |
3336 ADVERTISED_100baseT_Full |
3337 ADVERTISED_10baseT_Full;
3338 else
3339 advertising |= ADVERTISED_10baseT_Full;
3340 }
3341
3342 phydev->advertising = advertising;
3343
3344 phy_start_aneg(phydev);
0a459aac
MC
3345
3346 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3347 if (phyid != PHY_ID_BCMAC131) {
3348 phyid &= PHY_BCM_OUI_MASK;
3349 if (phyid == PHY_BCM_OUI_1 ||
3350 phyid == PHY_BCM_OUI_2 ||
3351 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3352 do_low_power = true;
3353 }
b02fd9e3 3354 }
dd477003 3355 } else {
2023276e 3356 do_low_power = true;
0a459aac 3357
80096068
MC
3358 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3359 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
3360 tp->link_config.orig_speed = tp->link_config.speed;
3361 tp->link_config.orig_duplex = tp->link_config.duplex;
3362 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3363 }
1da177e4 3364
f07e9af3 3365 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
3366 tp->link_config.speed = SPEED_10;
3367 tp->link_config.duplex = DUPLEX_HALF;
3368 tp->link_config.autoneg = AUTONEG_ENABLE;
3369 tg3_setup_phy(tp, 0);
3370 }
1da177e4
LT
3371 }
3372
b5d3772c
MC
3373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3374 u32 val;
3375
3376 val = tr32(GRC_VCPU_EXT_CTRL);
3377 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3378 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3379 int i;
3380 u32 val;
3381
3382 for (i = 0; i < 200; i++) {
3383 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3384 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3385 break;
3386 msleep(1);
3387 }
3388 }
63c3a66f 3389 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3390 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3391 WOL_DRV_STATE_SHUTDOWN |
3392 WOL_DRV_WOL |
3393 WOL_SET_MAGIC_PKT);
6921d201 3394
05ac4cb7 3395 if (device_should_wake) {
1da177e4
LT
3396 u32 mac_mode;
3397
f07e9af3 3398 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3399 if (do_low_power &&
3400 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3401 tg3_phy_auxctl_write(tp,
3402 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3403 MII_TG3_AUXCTL_PCTL_WOL_EN |
3404 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3405 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3406 udelay(40);
3407 }
1da177e4 3408
f07e9af3 3409 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3410 mac_mode = MAC_MODE_PORT_MODE_GMII;
3411 else
3412 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3413
e8f3f6ca
MC
3414 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3415 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3416 ASIC_REV_5700) {
63c3a66f 3417 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3418 SPEED_100 : SPEED_10;
3419 if (tg3_5700_link_polarity(tp, speed))
3420 mac_mode |= MAC_MODE_LINK_POLARITY;
3421 else
3422 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3423 }
1da177e4
LT
3424 } else {
3425 mac_mode = MAC_MODE_PORT_MODE_TBI;
3426 }
3427
63c3a66f 3428 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3429 tw32(MAC_LED_CTRL, tp->led_ctrl);
3430
05ac4cb7 3431 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3432 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3433 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3434 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3435
63c3a66f 3436 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3437 mac_mode |= MAC_MODE_APE_TX_EN |
3438 MAC_MODE_APE_RX_EN |
3439 MAC_MODE_TDE_ENABLE;
3bda1258 3440
1da177e4
LT
3441 tw32_f(MAC_MODE, mac_mode);
3442 udelay(100);
3443
3444 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3445 udelay(10);
3446 }
3447
63c3a66f 3448 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3449 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3451 u32 base_val;
3452
3453 base_val = tp->pci_clock_ctrl;
3454 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3455 CLOCK_CTRL_TXCLK_DISABLE);
3456
b401e9e2
MC
3457 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3458 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3459 } else if (tg3_flag(tp, 5780_CLASS) ||
3460 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3461 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3462 /* do nothing */
63c3a66f 3463 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3464 u32 newbits1, newbits2;
3465
3466 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3467 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3468 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3469 CLOCK_CTRL_TXCLK_DISABLE |
3470 CLOCK_CTRL_ALTCLK);
3471 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3472 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3473 newbits1 = CLOCK_CTRL_625_CORE;
3474 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3475 } else {
3476 newbits1 = CLOCK_CTRL_ALTCLK;
3477 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3478 }
3479
b401e9e2
MC
3480 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3481 40);
1da177e4 3482
b401e9e2
MC
3483 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3484 40);
1da177e4 3485
63c3a66f 3486 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3487 u32 newbits3;
3488
3489 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3490 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3491 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3492 CLOCK_CTRL_TXCLK_DISABLE |
3493 CLOCK_CTRL_44MHZ_CORE);
3494 } else {
3495 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3496 }
3497
b401e9e2
MC
3498 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3499 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3500 }
3501 }
3502
63c3a66f 3503 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3504 tg3_power_down_phy(tp, do_low_power);
6921d201 3505
cd0d7228 3506 tg3_frob_aux_power(tp, true);
1da177e4
LT
3507
3508 /* Workaround for unstable PLL clock */
3509 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3510 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3511 u32 val = tr32(0x7d00);
3512
3513 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3514 tw32(0x7d00, val);
63c3a66f 3515 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3516 int err;
3517
3518 err = tg3_nvram_lock(tp);
1da177e4 3519 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3520 if (!err)
3521 tg3_nvram_unlock(tp);
6921d201 3522 }
1da177e4
LT
3523 }
3524
bbadf503
MC
3525 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3526
c866b7ea
RW
3527 return 0;
3528}
12dac075 3529
c866b7ea
RW
3530static void tg3_power_down(struct tg3 *tp)
3531{
3532 tg3_power_down_prepare(tp);
1da177e4 3533
63c3a66f 3534 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3535 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3536}
3537
1da177e4
LT
3538static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3539{
3540 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3541 case MII_TG3_AUX_STAT_10HALF:
3542 *speed = SPEED_10;
3543 *duplex = DUPLEX_HALF;
3544 break;
3545
3546 case MII_TG3_AUX_STAT_10FULL:
3547 *speed = SPEED_10;
3548 *duplex = DUPLEX_FULL;
3549 break;
3550
3551 case MII_TG3_AUX_STAT_100HALF:
3552 *speed = SPEED_100;
3553 *duplex = DUPLEX_HALF;
3554 break;
3555
3556 case MII_TG3_AUX_STAT_100FULL:
3557 *speed = SPEED_100;
3558 *duplex = DUPLEX_FULL;
3559 break;
3560
3561 case MII_TG3_AUX_STAT_1000HALF:
3562 *speed = SPEED_1000;
3563 *duplex = DUPLEX_HALF;
3564 break;
3565
3566 case MII_TG3_AUX_STAT_1000FULL:
3567 *speed = SPEED_1000;
3568 *duplex = DUPLEX_FULL;
3569 break;
3570
3571 default:
f07e9af3 3572 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3573 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3574 SPEED_10;
3575 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3576 DUPLEX_HALF;
3577 break;
3578 }
1da177e4
LT
3579 *speed = SPEED_INVALID;
3580 *duplex = DUPLEX_INVALID;
3581 break;
855e1111 3582 }
1da177e4
LT
3583}
3584
42b64a45 3585static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3586{
42b64a45
MC
3587 int err = 0;
3588 u32 val, new_adv;
1da177e4 3589
42b64a45 3590 new_adv = ADVERTISE_CSMA;
202ff1c2 3591 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
42b64a45 3592 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 3593
42b64a45
MC
3594 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3595 if (err)
3596 goto done;
ba4d07a8 3597
42b64a45
MC
3598 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3599 goto done;
1da177e4 3600
37f07023 3601 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3602
42b64a45
MC
3603 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3604 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
221c5637 3605 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3606
221c5637 3607 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
42b64a45
MC
3608 if (err)
3609 goto done;
1da177e4 3610
42b64a45
MC
3611 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3612 goto done;
52b02d04 3613
42b64a45
MC
3614 tw32(TG3_CPMU_EEE_MODE,
3615 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3616
42b64a45
MC
3617 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3618 if (!err) {
3619 u32 err2;
52b02d04 3620
b715ce94
MC
3621 val = 0;
3622 /* Advertise 100-BaseTX EEE ability */
3623 if (advertise & ADVERTISED_100baseT_Full)
3624 val |= MDIO_AN_EEE_ADV_100TX;
3625 /* Advertise 1000-BaseT EEE ability */
3626 if (advertise & ADVERTISED_1000baseT_Full)
3627 val |= MDIO_AN_EEE_ADV_1000T;
3628 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3629 if (err)
3630 val = 0;
3631
21a00ab2
MC
3632 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3633 case ASIC_REV_5717:
3634 case ASIC_REV_57765:
21a00ab2 3635 case ASIC_REV_5719:
b715ce94
MC
3636 /* If we advertised any eee advertisements above... */
3637 if (val)
3638 val = MII_TG3_DSP_TAP26_ALNOKO |
3639 MII_TG3_DSP_TAP26_RMRXSTO |
3640 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3641 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3642 /* Fall through */
3643 case ASIC_REV_5720:
3644 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3645 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3646 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3647 }
52b02d04 3648
42b64a45
MC
3649 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3650 if (!err)
3651 err = err2;
3652 }
3653
3654done:
3655 return err;
3656}
3657
3658static void tg3_phy_copper_begin(struct tg3 *tp)
3659{
3660 u32 new_adv;
3661 int i;
3662
3663 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3664 new_adv = ADVERTISED_10baseT_Half |
3665 ADVERTISED_10baseT_Full;
3666 if (tg3_flag(tp, WOL_SPEED_100MB))
3667 new_adv |= ADVERTISED_100baseT_Half |
3668 ADVERTISED_100baseT_Full;
3669
3670 tg3_phy_autoneg_cfg(tp, new_adv,
3671 FLOW_CTRL_TX | FLOW_CTRL_RX);
3672 } else if (tp->link_config.speed == SPEED_INVALID) {
3673 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3674 tp->link_config.advertising &=
3675 ~(ADVERTISED_1000baseT_Half |
3676 ADVERTISED_1000baseT_Full);
3677
3678 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3679 tp->link_config.flowctrl);
3680 } else {
3681 /* Asking for a specific link mode. */
3682 if (tp->link_config.speed == SPEED_1000) {
3683 if (tp->link_config.duplex == DUPLEX_FULL)
3684 new_adv = ADVERTISED_1000baseT_Full;
3685 else
3686 new_adv = ADVERTISED_1000baseT_Half;
3687 } else if (tp->link_config.speed == SPEED_100) {
3688 if (tp->link_config.duplex == DUPLEX_FULL)
3689 new_adv = ADVERTISED_100baseT_Full;
3690 else
3691 new_adv = ADVERTISED_100baseT_Half;
3692 } else {
3693 if (tp->link_config.duplex == DUPLEX_FULL)
3694 new_adv = ADVERTISED_10baseT_Full;
3695 else
3696 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3697 }
52b02d04 3698
42b64a45
MC
3699 tg3_phy_autoneg_cfg(tp, new_adv,
3700 tp->link_config.flowctrl);
52b02d04
MC
3701 }
3702
1da177e4
LT
3703 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3704 tp->link_config.speed != SPEED_INVALID) {
3705 u32 bmcr, orig_bmcr;
3706
3707 tp->link_config.active_speed = tp->link_config.speed;
3708 tp->link_config.active_duplex = tp->link_config.duplex;
3709
3710 bmcr = 0;
3711 switch (tp->link_config.speed) {
3712 default:
3713 case SPEED_10:
3714 break;
3715
3716 case SPEED_100:
3717 bmcr |= BMCR_SPEED100;
3718 break;
3719
3720 case SPEED_1000:
221c5637 3721 bmcr |= BMCR_SPEED1000;
1da177e4 3722 break;
855e1111 3723 }
1da177e4
LT
3724
3725 if (tp->link_config.duplex == DUPLEX_FULL)
3726 bmcr |= BMCR_FULLDPLX;
3727
3728 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3729 (bmcr != orig_bmcr)) {
3730 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3731 for (i = 0; i < 1500; i++) {
3732 u32 tmp;
3733
3734 udelay(10);
3735 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3736 tg3_readphy(tp, MII_BMSR, &tmp))
3737 continue;
3738 if (!(tmp & BMSR_LSTATUS)) {
3739 udelay(40);
3740 break;
3741 }
3742 }
3743 tg3_writephy(tp, MII_BMCR, bmcr);
3744 udelay(40);
3745 }
3746 } else {
3747 tg3_writephy(tp, MII_BMCR,
3748 BMCR_ANENABLE | BMCR_ANRESTART);
3749 }
3750}
3751
3752static int tg3_init_5401phy_dsp(struct tg3 *tp)
3753{
3754 int err;
3755
3756 /* Turn off tap power management. */
3757 /* Set Extended packet length bit */
b4bd2929 3758 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3759
6ee7c0a0
MC
3760 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3761 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3762 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3763 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3764 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3765
3766 udelay(40);
3767
3768 return err;
3769}
3770
3600d918 3771static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3772{
3600d918
MC
3773 u32 adv_reg, all_mask = 0;
3774
202ff1c2 3775 all_mask = ethtool_adv_to_mii_adv_t(mask) & ADVERTISE_ALL;
1da177e4
LT
3776
3777 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3778 return 0;
3779
b99d2a57 3780 if ((adv_reg & ADVERTISE_ALL) != all_mask)
1da177e4 3781 return 0;
b99d2a57 3782
f07e9af3 3783 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3784 u32 tg3_ctrl;
3785
37f07023 3786 all_mask = ethtool_adv_to_mii_ctrl1000_t(mask);
3600d918 3787
221c5637 3788 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
1da177e4
LT
3789 return 0;
3790
b99d2a57
MC
3791 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
3792 if (tg3_ctrl != all_mask)
1da177e4
LT
3793 return 0;
3794 }
93a700a9 3795
1da177e4
LT
3796 return 1;
3797}
3798
ef167e27
MC
3799static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3800{
3801 u32 curadv, reqadv;
3802
3803 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3804 return 1;
3805
3806 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3807 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3808
3809 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3810 if (curadv != reqadv)
3811 return 0;
3812
63c3a66f 3813 if (tg3_flag(tp, PAUSE_AUTONEG))
ef167e27
MC
3814 tg3_readphy(tp, MII_LPA, rmtadv);
3815 } else {
3816 /* Reprogram the advertisement register, even if it
3817 * does not affect the current link. If the link
3818 * gets renegotiated in the future, we can save an
3819 * additional renegotiation cycle by advertising
3820 * it correctly in the first place.
3821 */
3822 if (curadv != reqadv) {
3823 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3824 ADVERTISE_PAUSE_ASYM);
3825 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3826 }
3827 }
3828
3829 return 1;
3830}
3831
1da177e4
LT
3832static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3833{
3834 int current_link_up;
f833c4c1 3835 u32 bmsr, val;
ef167e27 3836 u32 lcl_adv, rmt_adv;
1da177e4
LT
3837 u16 current_speed;
3838 u8 current_duplex;
3839 int i, err;
3840
3841 tw32(MAC_EVENT, 0);
3842
3843 tw32_f(MAC_STATUS,
3844 (MAC_STATUS_SYNC_CHANGED |
3845 MAC_STATUS_CFG_CHANGED |
3846 MAC_STATUS_MI_COMPLETION |
3847 MAC_STATUS_LNKSTATE_CHANGED));
3848 udelay(40);
3849
8ef21428
MC
3850 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3851 tw32_f(MAC_MI_MODE,
3852 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3853 udelay(80);
3854 }
1da177e4 3855
b4bd2929 3856 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3857
3858 /* Some third-party PHYs need to be reset on link going
3859 * down.
3860 */
3861 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3862 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3863 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3864 netif_carrier_ok(tp->dev)) {
3865 tg3_readphy(tp, MII_BMSR, &bmsr);
3866 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3867 !(bmsr & BMSR_LSTATUS))
3868 force_reset = 1;
3869 }
3870 if (force_reset)
3871 tg3_phy_reset(tp);
3872
79eb6904 3873 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3874 tg3_readphy(tp, MII_BMSR, &bmsr);
3875 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3876 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3877 bmsr = 0;
3878
3879 if (!(bmsr & BMSR_LSTATUS)) {
3880 err = tg3_init_5401phy_dsp(tp);
3881 if (err)
3882 return err;
3883
3884 tg3_readphy(tp, MII_BMSR, &bmsr);
3885 for (i = 0; i < 1000; i++) {
3886 udelay(10);
3887 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3888 (bmsr & BMSR_LSTATUS)) {
3889 udelay(40);
3890 break;
3891 }
3892 }
3893
79eb6904
MC
3894 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3895 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3896 !(bmsr & BMSR_LSTATUS) &&
3897 tp->link_config.active_speed == SPEED_1000) {
3898 err = tg3_phy_reset(tp);
3899 if (!err)
3900 err = tg3_init_5401phy_dsp(tp);
3901 if (err)
3902 return err;
3903 }
3904 }
3905 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3906 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3907 /* 5701 {A0,B0} CRC bug workaround */
3908 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3909 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3910 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3911 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3912 }
3913
3914 /* Clear pending interrupts... */
f833c4c1
MC
3915 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3916 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3917
f07e9af3 3918 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3919 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3920 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3921 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3922
3923 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3924 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3925 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3926 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3927 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3928 else
3929 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3930 }
3931
3932 current_link_up = 0;
3933 current_speed = SPEED_INVALID;
3934 current_duplex = DUPLEX_INVALID;
e348c5e7 3935 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
1da177e4 3936
f07e9af3 3937 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3938 err = tg3_phy_auxctl_read(tp,
3939 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3940 &val);
3941 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3942 tg3_phy_auxctl_write(tp,
3943 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3944 val | (1 << 10));
1da177e4
LT
3945 goto relink;
3946 }
3947 }
3948
3949 bmsr = 0;
3950 for (i = 0; i < 100; i++) {
3951 tg3_readphy(tp, MII_BMSR, &bmsr);
3952 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3953 (bmsr & BMSR_LSTATUS))
3954 break;
3955 udelay(40);
3956 }
3957
3958 if (bmsr & BMSR_LSTATUS) {
3959 u32 aux_stat, bmcr;
3960
3961 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3962 for (i = 0; i < 2000; i++) {
3963 udelay(10);
3964 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3965 aux_stat)
3966 break;
3967 }
3968
3969 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3970 &current_speed,
3971 &current_duplex);
3972
3973 bmcr = 0;
3974 for (i = 0; i < 200; i++) {
3975 tg3_readphy(tp, MII_BMCR, &bmcr);
3976 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3977 continue;
3978 if (bmcr && bmcr != 0x7fff)
3979 break;
3980 udelay(10);
3981 }
3982
ef167e27
MC
3983 lcl_adv = 0;
3984 rmt_adv = 0;
1da177e4 3985
ef167e27
MC
3986 tp->link_config.active_speed = current_speed;
3987 tp->link_config.active_duplex = current_duplex;
3988
3989 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3990 if ((bmcr & BMCR_ANENABLE) &&
3991 tg3_copper_is_advertising_all(tp,
3992 tp->link_config.advertising)) {
3993 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3994 &rmt_adv))
3995 current_link_up = 1;
1da177e4
LT
3996 }
3997 } else {
3998 if (!(bmcr & BMCR_ANENABLE) &&
3999 tp->link_config.speed == current_speed &&
ef167e27
MC
4000 tp->link_config.duplex == current_duplex &&
4001 tp->link_config.flowctrl ==
4002 tp->link_config.active_flowctrl) {
1da177e4 4003 current_link_up = 1;
1da177e4
LT
4004 }
4005 }
4006
ef167e27 4007 if (current_link_up == 1 &&
e348c5e7
MC
4008 tp->link_config.active_duplex == DUPLEX_FULL) {
4009 u32 reg, bit;
4010
4011 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4012 reg = MII_TG3_FET_GEN_STAT;
4013 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4014 } else {
4015 reg = MII_TG3_EXT_STAT;
4016 bit = MII_TG3_EXT_STAT_MDIX;
4017 }
4018
4019 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4020 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4021
ef167e27 4022 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4023 }
1da177e4
LT
4024 }
4025
1da177e4 4026relink:
80096068 4027 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4028 tg3_phy_copper_begin(tp);
4029
f833c4c1 4030 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4031 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4032 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4033 current_link_up = 1;
4034 }
4035
4036 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4037 if (current_link_up == 1) {
4038 if (tp->link_config.active_speed == SPEED_100 ||
4039 tp->link_config.active_speed == SPEED_10)
4040 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4041 else
4042 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4043 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4044 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4045 else
1da177e4
LT
4046 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4047
4048 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4049 if (tp->link_config.active_duplex == DUPLEX_HALF)
4050 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4051
1da177e4 4052 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4053 if (current_link_up == 1 &&
4054 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4055 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4056 else
4057 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4058 }
4059
4060 /* ??? Without this setting Netgear GA302T PHY does not
4061 * ??? send/receive packets...
4062 */
79eb6904 4063 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4064 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4065 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4066 tw32_f(MAC_MI_MODE, tp->mi_mode);
4067 udelay(80);
4068 }
4069
4070 tw32_f(MAC_MODE, tp->mac_mode);
4071 udelay(40);
4072
52b02d04
MC
4073 tg3_phy_eee_adjust(tp, current_link_up);
4074
63c3a66f 4075 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4076 /* Polled via timer. */
4077 tw32_f(MAC_EVENT, 0);
4078 } else {
4079 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4080 }
4081 udelay(40);
4082
4083 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4084 current_link_up == 1 &&
4085 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4086 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4087 udelay(120);
4088 tw32_f(MAC_STATUS,
4089 (MAC_STATUS_SYNC_CHANGED |
4090 MAC_STATUS_CFG_CHANGED));
4091 udelay(40);
4092 tg3_write_mem(tp,
4093 NIC_SRAM_FIRMWARE_MBOX,
4094 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4095 }
4096
5e7dfd0f 4097 /* Prevent send BD corruption. */
63c3a66f 4098 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4099 u16 oldlnkctl, newlnkctl;
4100
4101 pci_read_config_word(tp->pdev,
708ebb3a 4102 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4103 &oldlnkctl);
4104 if (tp->link_config.active_speed == SPEED_100 ||
4105 tp->link_config.active_speed == SPEED_10)
4106 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4107 else
4108 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4109 if (newlnkctl != oldlnkctl)
4110 pci_write_config_word(tp->pdev,
93a700a9
MC
4111 pci_pcie_cap(tp->pdev) +
4112 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4113 }
4114
1da177e4
LT
4115 if (current_link_up != netif_carrier_ok(tp->dev)) {
4116 if (current_link_up)
4117 netif_carrier_on(tp->dev);
4118 else
4119 netif_carrier_off(tp->dev);
4120 tg3_link_report(tp);
4121 }
4122
4123 return 0;
4124}
4125
4126struct tg3_fiber_aneginfo {
4127 int state;
4128#define ANEG_STATE_UNKNOWN 0
4129#define ANEG_STATE_AN_ENABLE 1
4130#define ANEG_STATE_RESTART_INIT 2
4131#define ANEG_STATE_RESTART 3
4132#define ANEG_STATE_DISABLE_LINK_OK 4
4133#define ANEG_STATE_ABILITY_DETECT_INIT 5
4134#define ANEG_STATE_ABILITY_DETECT 6
4135#define ANEG_STATE_ACK_DETECT_INIT 7
4136#define ANEG_STATE_ACK_DETECT 8
4137#define ANEG_STATE_COMPLETE_ACK_INIT 9
4138#define ANEG_STATE_COMPLETE_ACK 10
4139#define ANEG_STATE_IDLE_DETECT_INIT 11
4140#define ANEG_STATE_IDLE_DETECT 12
4141#define ANEG_STATE_LINK_OK 13
4142#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4143#define ANEG_STATE_NEXT_PAGE_WAIT 15
4144
4145 u32 flags;
4146#define MR_AN_ENABLE 0x00000001
4147#define MR_RESTART_AN 0x00000002
4148#define MR_AN_COMPLETE 0x00000004
4149#define MR_PAGE_RX 0x00000008
4150#define MR_NP_LOADED 0x00000010
4151#define MR_TOGGLE_TX 0x00000020
4152#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4153#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4154#define MR_LP_ADV_SYM_PAUSE 0x00000100
4155#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4156#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4157#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4158#define MR_LP_ADV_NEXT_PAGE 0x00001000
4159#define MR_TOGGLE_RX 0x00002000
4160#define MR_NP_RX 0x00004000
4161
4162#define MR_LINK_OK 0x80000000
4163
4164 unsigned long link_time, cur_time;
4165
4166 u32 ability_match_cfg;
4167 int ability_match_count;
4168
4169 char ability_match, idle_match, ack_match;
4170
4171 u32 txconfig, rxconfig;
4172#define ANEG_CFG_NP 0x00000080
4173#define ANEG_CFG_ACK 0x00000040
4174#define ANEG_CFG_RF2 0x00000020
4175#define ANEG_CFG_RF1 0x00000010
4176#define ANEG_CFG_PS2 0x00000001
4177#define ANEG_CFG_PS1 0x00008000
4178#define ANEG_CFG_HD 0x00004000
4179#define ANEG_CFG_FD 0x00002000
4180#define ANEG_CFG_INVAL 0x00001f06
4181
4182};
4183#define ANEG_OK 0
4184#define ANEG_DONE 1
4185#define ANEG_TIMER_ENAB 2
4186#define ANEG_FAILED -1
4187
4188#define ANEG_STATE_SETTLE_TIME 10000
4189
4190static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4191 struct tg3_fiber_aneginfo *ap)
4192{
5be73b47 4193 u16 flowctrl;
1da177e4
LT
4194 unsigned long delta;
4195 u32 rx_cfg_reg;
4196 int ret;
4197
4198 if (ap->state == ANEG_STATE_UNKNOWN) {
4199 ap->rxconfig = 0;
4200 ap->link_time = 0;
4201 ap->cur_time = 0;
4202 ap->ability_match_cfg = 0;
4203 ap->ability_match_count = 0;
4204 ap->ability_match = 0;
4205 ap->idle_match = 0;
4206 ap->ack_match = 0;
4207 }
4208 ap->cur_time++;
4209
4210 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4211 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4212
4213 if (rx_cfg_reg != ap->ability_match_cfg) {
4214 ap->ability_match_cfg = rx_cfg_reg;
4215 ap->ability_match = 0;
4216 ap->ability_match_count = 0;
4217 } else {
4218 if (++ap->ability_match_count > 1) {
4219 ap->ability_match = 1;
4220 ap->ability_match_cfg = rx_cfg_reg;
4221 }
4222 }
4223 if (rx_cfg_reg & ANEG_CFG_ACK)
4224 ap->ack_match = 1;
4225 else
4226 ap->ack_match = 0;
4227
4228 ap->idle_match = 0;
4229 } else {
4230 ap->idle_match = 1;
4231 ap->ability_match_cfg = 0;
4232 ap->ability_match_count = 0;
4233 ap->ability_match = 0;
4234 ap->ack_match = 0;
4235
4236 rx_cfg_reg = 0;
4237 }
4238
4239 ap->rxconfig = rx_cfg_reg;
4240 ret = ANEG_OK;
4241
33f401ae 4242 switch (ap->state) {
1da177e4
LT
4243 case ANEG_STATE_UNKNOWN:
4244 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4245 ap->state = ANEG_STATE_AN_ENABLE;
4246
4247 /* fallthru */
4248 case ANEG_STATE_AN_ENABLE:
4249 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4250 if (ap->flags & MR_AN_ENABLE) {
4251 ap->link_time = 0;
4252 ap->cur_time = 0;
4253 ap->ability_match_cfg = 0;
4254 ap->ability_match_count = 0;
4255 ap->ability_match = 0;
4256 ap->idle_match = 0;
4257 ap->ack_match = 0;
4258
4259 ap->state = ANEG_STATE_RESTART_INIT;
4260 } else {
4261 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4262 }
4263 break;
4264
4265 case ANEG_STATE_RESTART_INIT:
4266 ap->link_time = ap->cur_time;
4267 ap->flags &= ~(MR_NP_LOADED);
4268 ap->txconfig = 0;
4269 tw32(MAC_TX_AUTO_NEG, 0);
4270 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4271 tw32_f(MAC_MODE, tp->mac_mode);
4272 udelay(40);
4273
4274 ret = ANEG_TIMER_ENAB;
4275 ap->state = ANEG_STATE_RESTART;
4276
4277 /* fallthru */
4278 case ANEG_STATE_RESTART:
4279 delta = ap->cur_time - ap->link_time;
859a5887 4280 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4281 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4282 else
1da177e4 4283 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4284 break;
4285
4286 case ANEG_STATE_DISABLE_LINK_OK:
4287 ret = ANEG_DONE;
4288 break;
4289
4290 case ANEG_STATE_ABILITY_DETECT_INIT:
4291 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4292 ap->txconfig = ANEG_CFG_FD;
4293 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4294 if (flowctrl & ADVERTISE_1000XPAUSE)
4295 ap->txconfig |= ANEG_CFG_PS1;
4296 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4297 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4298 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4299 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4300 tw32_f(MAC_MODE, tp->mac_mode);
4301 udelay(40);
4302
4303 ap->state = ANEG_STATE_ABILITY_DETECT;
4304 break;
4305
4306 case ANEG_STATE_ABILITY_DETECT:
859a5887 4307 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4308 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4309 break;
4310
4311 case ANEG_STATE_ACK_DETECT_INIT:
4312 ap->txconfig |= ANEG_CFG_ACK;
4313 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4314 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4315 tw32_f(MAC_MODE, tp->mac_mode);
4316 udelay(40);
4317
4318 ap->state = ANEG_STATE_ACK_DETECT;
4319
4320 /* fallthru */
4321 case ANEG_STATE_ACK_DETECT:
4322 if (ap->ack_match != 0) {
4323 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4324 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4325 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4326 } else {
4327 ap->state = ANEG_STATE_AN_ENABLE;
4328 }
4329 } else if (ap->ability_match != 0 &&
4330 ap->rxconfig == 0) {
4331 ap->state = ANEG_STATE_AN_ENABLE;
4332 }
4333 break;
4334
4335 case ANEG_STATE_COMPLETE_ACK_INIT:
4336 if (ap->rxconfig & ANEG_CFG_INVAL) {
4337 ret = ANEG_FAILED;
4338 break;
4339 }
4340 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4341 MR_LP_ADV_HALF_DUPLEX |
4342 MR_LP_ADV_SYM_PAUSE |
4343 MR_LP_ADV_ASYM_PAUSE |
4344 MR_LP_ADV_REMOTE_FAULT1 |
4345 MR_LP_ADV_REMOTE_FAULT2 |
4346 MR_LP_ADV_NEXT_PAGE |
4347 MR_TOGGLE_RX |
4348 MR_NP_RX);
4349 if (ap->rxconfig & ANEG_CFG_FD)
4350 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4351 if (ap->rxconfig & ANEG_CFG_HD)
4352 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4353 if (ap->rxconfig & ANEG_CFG_PS1)
4354 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4355 if (ap->rxconfig & ANEG_CFG_PS2)
4356 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4357 if (ap->rxconfig & ANEG_CFG_RF1)
4358 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4359 if (ap->rxconfig & ANEG_CFG_RF2)
4360 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4361 if (ap->rxconfig & ANEG_CFG_NP)
4362 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4363
4364 ap->link_time = ap->cur_time;
4365
4366 ap->flags ^= (MR_TOGGLE_TX);
4367 if (ap->rxconfig & 0x0008)
4368 ap->flags |= MR_TOGGLE_RX;
4369 if (ap->rxconfig & ANEG_CFG_NP)
4370 ap->flags |= MR_NP_RX;
4371 ap->flags |= MR_PAGE_RX;
4372
4373 ap->state = ANEG_STATE_COMPLETE_ACK;
4374 ret = ANEG_TIMER_ENAB;
4375 break;
4376
4377 case ANEG_STATE_COMPLETE_ACK:
4378 if (ap->ability_match != 0 &&
4379 ap->rxconfig == 0) {
4380 ap->state = ANEG_STATE_AN_ENABLE;
4381 break;
4382 }
4383 delta = ap->cur_time - ap->link_time;
4384 if (delta > ANEG_STATE_SETTLE_TIME) {
4385 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4386 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4387 } else {
4388 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4389 !(ap->flags & MR_NP_RX)) {
4390 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4391 } else {
4392 ret = ANEG_FAILED;
4393 }
4394 }
4395 }
4396 break;
4397
4398 case ANEG_STATE_IDLE_DETECT_INIT:
4399 ap->link_time = ap->cur_time;
4400 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4401 tw32_f(MAC_MODE, tp->mac_mode);
4402 udelay(40);
4403
4404 ap->state = ANEG_STATE_IDLE_DETECT;
4405 ret = ANEG_TIMER_ENAB;
4406 break;
4407
4408 case ANEG_STATE_IDLE_DETECT:
4409 if (ap->ability_match != 0 &&
4410 ap->rxconfig == 0) {
4411 ap->state = ANEG_STATE_AN_ENABLE;
4412 break;
4413 }
4414 delta = ap->cur_time - ap->link_time;
4415 if (delta > ANEG_STATE_SETTLE_TIME) {
4416 /* XXX another gem from the Broadcom driver :( */
4417 ap->state = ANEG_STATE_LINK_OK;
4418 }
4419 break;
4420
4421 case ANEG_STATE_LINK_OK:
4422 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4423 ret = ANEG_DONE;
4424 break;
4425
4426 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4427 /* ??? unimplemented */
4428 break;
4429
4430 case ANEG_STATE_NEXT_PAGE_WAIT:
4431 /* ??? unimplemented */
4432 break;
4433
4434 default:
4435 ret = ANEG_FAILED;
4436 break;
855e1111 4437 }
1da177e4
LT
4438
4439 return ret;
4440}
4441
5be73b47 4442static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4443{
4444 int res = 0;
4445 struct tg3_fiber_aneginfo aninfo;
4446 int status = ANEG_FAILED;
4447 unsigned int tick;
4448 u32 tmp;
4449
4450 tw32_f(MAC_TX_AUTO_NEG, 0);
4451
4452 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4453 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4454 udelay(40);
4455
4456 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4457 udelay(40);
4458
4459 memset(&aninfo, 0, sizeof(aninfo));
4460 aninfo.flags |= MR_AN_ENABLE;
4461 aninfo.state = ANEG_STATE_UNKNOWN;
4462 aninfo.cur_time = 0;
4463 tick = 0;
4464 while (++tick < 195000) {
4465 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4466 if (status == ANEG_DONE || status == ANEG_FAILED)
4467 break;
4468
4469 udelay(1);
4470 }
4471
4472 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4473 tw32_f(MAC_MODE, tp->mac_mode);
4474 udelay(40);
4475
5be73b47
MC
4476 *txflags = aninfo.txconfig;
4477 *rxflags = aninfo.flags;
1da177e4
LT
4478
4479 if (status == ANEG_DONE &&
4480 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4481 MR_LP_ADV_FULL_DUPLEX)))
4482 res = 1;
4483
4484 return res;
4485}
4486
4487static void tg3_init_bcm8002(struct tg3 *tp)
4488{
4489 u32 mac_status = tr32(MAC_STATUS);
4490 int i;
4491
4492 /* Reset when initting first time or we have a link. */
63c3a66f 4493 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4494 !(mac_status & MAC_STATUS_PCS_SYNCED))
4495 return;
4496
4497 /* Set PLL lock range. */
4498 tg3_writephy(tp, 0x16, 0x8007);
4499
4500 /* SW reset */
4501 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4502
4503 /* Wait for reset to complete. */
4504 /* XXX schedule_timeout() ... */
4505 for (i = 0; i < 500; i++)
4506 udelay(10);
4507
4508 /* Config mode; select PMA/Ch 1 regs. */
4509 tg3_writephy(tp, 0x10, 0x8411);
4510
4511 /* Enable auto-lock and comdet, select txclk for tx. */
4512 tg3_writephy(tp, 0x11, 0x0a10);
4513
4514 tg3_writephy(tp, 0x18, 0x00a0);
4515 tg3_writephy(tp, 0x16, 0x41ff);
4516
4517 /* Assert and deassert POR. */
4518 tg3_writephy(tp, 0x13, 0x0400);
4519 udelay(40);
4520 tg3_writephy(tp, 0x13, 0x0000);
4521
4522 tg3_writephy(tp, 0x11, 0x0a50);
4523 udelay(40);
4524 tg3_writephy(tp, 0x11, 0x0a10);
4525
4526 /* Wait for signal to stabilize */
4527 /* XXX schedule_timeout() ... */
4528 for (i = 0; i < 15000; i++)
4529 udelay(10);
4530
4531 /* Deselect the channel register so we can read the PHYID
4532 * later.
4533 */
4534 tg3_writephy(tp, 0x10, 0x8011);
4535}
4536
4537static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4538{
82cd3d11 4539 u16 flowctrl;
1da177e4
LT
4540 u32 sg_dig_ctrl, sg_dig_status;
4541 u32 serdes_cfg, expected_sg_dig_ctrl;
4542 int workaround, port_a;
4543 int current_link_up;
4544
4545 serdes_cfg = 0;
4546 expected_sg_dig_ctrl = 0;
4547 workaround = 0;
4548 port_a = 1;
4549 current_link_up = 0;
4550
4551 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4552 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4553 workaround = 1;
4554 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4555 port_a = 0;
4556
4557 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4558 /* preserve bits 20-23 for voltage regulator */
4559 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4560 }
4561
4562 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4563
4564 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4565 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4566 if (workaround) {
4567 u32 val = serdes_cfg;
4568
4569 if (port_a)
4570 val |= 0xc010000;
4571 else
4572 val |= 0x4010000;
4573 tw32_f(MAC_SERDES_CFG, val);
4574 }
c98f6e3b
MC
4575
4576 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4577 }
4578 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4579 tg3_setup_flow_control(tp, 0, 0);
4580 current_link_up = 1;
4581 }
4582 goto out;
4583 }
4584
4585 /* Want auto-negotiation. */
c98f6e3b 4586 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4587
82cd3d11
MC
4588 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4589 if (flowctrl & ADVERTISE_1000XPAUSE)
4590 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4591 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4592 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4593
4594 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4595 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4596 tp->serdes_counter &&
4597 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4598 MAC_STATUS_RCVD_CFG)) ==
4599 MAC_STATUS_PCS_SYNCED)) {
4600 tp->serdes_counter--;
4601 current_link_up = 1;
4602 goto out;
4603 }
4604restart_autoneg:
1da177e4
LT
4605 if (workaround)
4606 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4607 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4608 udelay(5);
4609 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4610
3d3ebe74 4611 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4612 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4613 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4614 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4615 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4616 mac_status = tr32(MAC_STATUS);
4617
c98f6e3b 4618 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4619 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4620 u32 local_adv = 0, remote_adv = 0;
4621
4622 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4623 local_adv |= ADVERTISE_1000XPAUSE;
4624 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4625 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4626
c98f6e3b 4627 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4628 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4629 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4630 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4631
4632 tg3_setup_flow_control(tp, local_adv, remote_adv);
4633 current_link_up = 1;
3d3ebe74 4634 tp->serdes_counter = 0;
f07e9af3 4635 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4636 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4637 if (tp->serdes_counter)
4638 tp->serdes_counter--;
1da177e4
LT
4639 else {
4640 if (workaround) {
4641 u32 val = serdes_cfg;
4642
4643 if (port_a)
4644 val |= 0xc010000;
4645 else
4646 val |= 0x4010000;
4647
4648 tw32_f(MAC_SERDES_CFG, val);
4649 }
4650
c98f6e3b 4651 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4652 udelay(40);
4653
4654 /* Link parallel detection - link is up */
4655 /* only if we have PCS_SYNC and not */
4656 /* receiving config code words */
4657 mac_status = tr32(MAC_STATUS);
4658 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4659 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4660 tg3_setup_flow_control(tp, 0, 0);
4661 current_link_up = 1;
f07e9af3
MC
4662 tp->phy_flags |=
4663 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4664 tp->serdes_counter =
4665 SERDES_PARALLEL_DET_TIMEOUT;
4666 } else
4667 goto restart_autoneg;
1da177e4
LT
4668 }
4669 }
3d3ebe74
MC
4670 } else {
4671 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4672 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4673 }
4674
4675out:
4676 return current_link_up;
4677}
4678
4679static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4680{
4681 int current_link_up = 0;
4682
5cf64b8a 4683 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4684 goto out;
1da177e4
LT
4685
4686 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4687 u32 txflags, rxflags;
1da177e4 4688 int i;
6aa20a22 4689
5be73b47
MC
4690 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4691 u32 local_adv = 0, remote_adv = 0;
1da177e4 4692
5be73b47
MC
4693 if (txflags & ANEG_CFG_PS1)
4694 local_adv |= ADVERTISE_1000XPAUSE;
4695 if (txflags & ANEG_CFG_PS2)
4696 local_adv |= ADVERTISE_1000XPSE_ASYM;
4697
4698 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4699 remote_adv |= LPA_1000XPAUSE;
4700 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4701 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4702
4703 tg3_setup_flow_control(tp, local_adv, remote_adv);
4704
1da177e4
LT
4705 current_link_up = 1;
4706 }
4707 for (i = 0; i < 30; i++) {
4708 udelay(20);
4709 tw32_f(MAC_STATUS,
4710 (MAC_STATUS_SYNC_CHANGED |
4711 MAC_STATUS_CFG_CHANGED));
4712 udelay(40);
4713 if ((tr32(MAC_STATUS) &
4714 (MAC_STATUS_SYNC_CHANGED |
4715 MAC_STATUS_CFG_CHANGED)) == 0)
4716 break;
4717 }
4718
4719 mac_status = tr32(MAC_STATUS);
4720 if (current_link_up == 0 &&
4721 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4722 !(mac_status & MAC_STATUS_RCVD_CFG))
4723 current_link_up = 1;
4724 } else {
5be73b47
MC
4725 tg3_setup_flow_control(tp, 0, 0);
4726
1da177e4
LT
4727 /* Forcing 1000FD link up. */
4728 current_link_up = 1;
1da177e4
LT
4729
4730 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4731 udelay(40);
e8f3f6ca
MC
4732
4733 tw32_f(MAC_MODE, tp->mac_mode);
4734 udelay(40);
1da177e4
LT
4735 }
4736
4737out:
4738 return current_link_up;
4739}
4740
4741static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4742{
4743 u32 orig_pause_cfg;
4744 u16 orig_active_speed;
4745 u8 orig_active_duplex;
4746 u32 mac_status;
4747 int current_link_up;
4748 int i;
4749
8d018621 4750 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4751 orig_active_speed = tp->link_config.active_speed;
4752 orig_active_duplex = tp->link_config.active_duplex;
4753
63c3a66f 4754 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4755 netif_carrier_ok(tp->dev) &&
63c3a66f 4756 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4757 mac_status = tr32(MAC_STATUS);
4758 mac_status &= (MAC_STATUS_PCS_SYNCED |
4759 MAC_STATUS_SIGNAL_DET |
4760 MAC_STATUS_CFG_CHANGED |
4761 MAC_STATUS_RCVD_CFG);
4762 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4763 MAC_STATUS_SIGNAL_DET)) {
4764 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4765 MAC_STATUS_CFG_CHANGED));
4766 return 0;
4767 }
4768 }
4769
4770 tw32_f(MAC_TX_AUTO_NEG, 0);
4771
4772 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4773 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4774 tw32_f(MAC_MODE, tp->mac_mode);
4775 udelay(40);
4776
79eb6904 4777 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4778 tg3_init_bcm8002(tp);
4779
4780 /* Enable link change event even when serdes polling. */
4781 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4782 udelay(40);
4783
4784 current_link_up = 0;
4785 mac_status = tr32(MAC_STATUS);
4786
63c3a66f 4787 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4788 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4789 else
4790 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4791
898a56f8 4792 tp->napi[0].hw_status->status =
1da177e4 4793 (SD_STATUS_UPDATED |
898a56f8 4794 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4795
4796 for (i = 0; i < 100; i++) {
4797 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4798 MAC_STATUS_CFG_CHANGED));
4799 udelay(5);
4800 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4801 MAC_STATUS_CFG_CHANGED |
4802 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4803 break;
4804 }
4805
4806 mac_status = tr32(MAC_STATUS);
4807 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4808 current_link_up = 0;
3d3ebe74
MC
4809 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4810 tp->serdes_counter == 0) {
1da177e4
LT
4811 tw32_f(MAC_MODE, (tp->mac_mode |
4812 MAC_MODE_SEND_CONFIGS));
4813 udelay(1);
4814 tw32_f(MAC_MODE, tp->mac_mode);
4815 }
4816 }
4817
4818 if (current_link_up == 1) {
4819 tp->link_config.active_speed = SPEED_1000;
4820 tp->link_config.active_duplex = DUPLEX_FULL;
4821 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4822 LED_CTRL_LNKLED_OVERRIDE |
4823 LED_CTRL_1000MBPS_ON));
4824 } else {
4825 tp->link_config.active_speed = SPEED_INVALID;
4826 tp->link_config.active_duplex = DUPLEX_INVALID;
4827 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4828 LED_CTRL_LNKLED_OVERRIDE |
4829 LED_CTRL_TRAFFIC_OVERRIDE));
4830 }
4831
4832 if (current_link_up != netif_carrier_ok(tp->dev)) {
4833 if (current_link_up)
4834 netif_carrier_on(tp->dev);
4835 else
4836 netif_carrier_off(tp->dev);
4837 tg3_link_report(tp);
4838 } else {
8d018621 4839 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4840 if (orig_pause_cfg != now_pause_cfg ||
4841 orig_active_speed != tp->link_config.active_speed ||
4842 orig_active_duplex != tp->link_config.active_duplex)
4843 tg3_link_report(tp);
4844 }
4845
4846 return 0;
4847}
4848
747e8f8b
MC
4849static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4850{
4851 int current_link_up, err = 0;
4852 u32 bmsr, bmcr;
4853 u16 current_speed;
4854 u8 current_duplex;
ef167e27 4855 u32 local_adv, remote_adv;
747e8f8b
MC
4856
4857 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4858 tw32_f(MAC_MODE, tp->mac_mode);
4859 udelay(40);
4860
4861 tw32(MAC_EVENT, 0);
4862
4863 tw32_f(MAC_STATUS,
4864 (MAC_STATUS_SYNC_CHANGED |
4865 MAC_STATUS_CFG_CHANGED |
4866 MAC_STATUS_MI_COMPLETION |
4867 MAC_STATUS_LNKSTATE_CHANGED));
4868 udelay(40);
4869
4870 if (force_reset)
4871 tg3_phy_reset(tp);
4872
4873 current_link_up = 0;
4874 current_speed = SPEED_INVALID;
4875 current_duplex = DUPLEX_INVALID;
4876
4877 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4878 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4880 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4881 bmsr |= BMSR_LSTATUS;
4882 else
4883 bmsr &= ~BMSR_LSTATUS;
4884 }
747e8f8b
MC
4885
4886 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4887
4888 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4889 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4890 /* do nothing, just check for link up at the end */
4891 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 4892 u32 adv, newadv;
747e8f8b
MC
4893
4894 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
4895 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4896 ADVERTISE_1000XPAUSE |
4897 ADVERTISE_1000XPSE_ASYM |
4898 ADVERTISE_SLCT);
747e8f8b 4899
28011cf1 4900 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 4901 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 4902
28011cf1
MC
4903 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
4904 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
4905 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4906 tg3_writephy(tp, MII_BMCR, bmcr);
4907
4908 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4909 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4910 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4911
4912 return err;
4913 }
4914 } else {
4915 u32 new_bmcr;
4916
4917 bmcr &= ~BMCR_SPEED1000;
4918 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4919
4920 if (tp->link_config.duplex == DUPLEX_FULL)
4921 new_bmcr |= BMCR_FULLDPLX;
4922
4923 if (new_bmcr != bmcr) {
4924 /* BMCR_SPEED1000 is a reserved bit that needs
4925 * to be set on write.
4926 */
4927 new_bmcr |= BMCR_SPEED1000;
4928
4929 /* Force a linkdown */
4930 if (netif_carrier_ok(tp->dev)) {
4931 u32 adv;
4932
4933 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4934 adv &= ~(ADVERTISE_1000XFULL |
4935 ADVERTISE_1000XHALF |
4936 ADVERTISE_SLCT);
4937 tg3_writephy(tp, MII_ADVERTISE, adv);
4938 tg3_writephy(tp, MII_BMCR, bmcr |
4939 BMCR_ANRESTART |
4940 BMCR_ANENABLE);
4941 udelay(10);
4942 netif_carrier_off(tp->dev);
4943 }
4944 tg3_writephy(tp, MII_BMCR, new_bmcr);
4945 bmcr = new_bmcr;
4946 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4947 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4948 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4949 ASIC_REV_5714) {
4950 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4951 bmsr |= BMSR_LSTATUS;
4952 else
4953 bmsr &= ~BMSR_LSTATUS;
4954 }
f07e9af3 4955 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4956 }
4957 }
4958
4959 if (bmsr & BMSR_LSTATUS) {
4960 current_speed = SPEED_1000;
4961 current_link_up = 1;
4962 if (bmcr & BMCR_FULLDPLX)
4963 current_duplex = DUPLEX_FULL;
4964 else
4965 current_duplex = DUPLEX_HALF;
4966
ef167e27
MC
4967 local_adv = 0;
4968 remote_adv = 0;
4969
747e8f8b 4970 if (bmcr & BMCR_ANENABLE) {
ef167e27 4971 u32 common;
747e8f8b
MC
4972
4973 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4974 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4975 common = local_adv & remote_adv;
4976 if (common & (ADVERTISE_1000XHALF |
4977 ADVERTISE_1000XFULL)) {
4978 if (common & ADVERTISE_1000XFULL)
4979 current_duplex = DUPLEX_FULL;
4980 else
4981 current_duplex = DUPLEX_HALF;
63c3a66f 4982 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4983 /* Link is up via parallel detect */
859a5887 4984 } else {
747e8f8b 4985 current_link_up = 0;
859a5887 4986 }
747e8f8b
MC
4987 }
4988 }
4989
ef167e27
MC
4990 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4991 tg3_setup_flow_control(tp, local_adv, remote_adv);
4992
747e8f8b
MC
4993 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4994 if (tp->link_config.active_duplex == DUPLEX_HALF)
4995 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4996
4997 tw32_f(MAC_MODE, tp->mac_mode);
4998 udelay(40);
4999
5000 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5001
5002 tp->link_config.active_speed = current_speed;
5003 tp->link_config.active_duplex = current_duplex;
5004
5005 if (current_link_up != netif_carrier_ok(tp->dev)) {
5006 if (current_link_up)
5007 netif_carrier_on(tp->dev);
5008 else {
5009 netif_carrier_off(tp->dev);
f07e9af3 5010 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5011 }
5012 tg3_link_report(tp);
5013 }
5014 return err;
5015}
5016
5017static void tg3_serdes_parallel_detect(struct tg3 *tp)
5018{
3d3ebe74 5019 if (tp->serdes_counter) {
747e8f8b 5020 /* Give autoneg time to complete. */
3d3ebe74 5021 tp->serdes_counter--;
747e8f8b
MC
5022 return;
5023 }
c6cdf436 5024
747e8f8b
MC
5025 if (!netif_carrier_ok(tp->dev) &&
5026 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5027 u32 bmcr;
5028
5029 tg3_readphy(tp, MII_BMCR, &bmcr);
5030 if (bmcr & BMCR_ANENABLE) {
5031 u32 phy1, phy2;
5032
5033 /* Select shadow register 0x1f */
f08aa1a8
MC
5034 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5035 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5036
5037 /* Select expansion interrupt status register */
f08aa1a8
MC
5038 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5039 MII_TG3_DSP_EXP1_INT_STAT);
5040 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5041 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5042
5043 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5044 /* We have signal detect and not receiving
5045 * config code words, link is up by parallel
5046 * detection.
5047 */
5048
5049 bmcr &= ~BMCR_ANENABLE;
5050 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5051 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5052 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5053 }
5054 }
859a5887
MC
5055 } else if (netif_carrier_ok(tp->dev) &&
5056 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5057 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5058 u32 phy2;
5059
5060 /* Select expansion interrupt status register */
f08aa1a8
MC
5061 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5062 MII_TG3_DSP_EXP1_INT_STAT);
5063 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5064 if (phy2 & 0x20) {
5065 u32 bmcr;
5066
5067 /* Config code words received, turn on autoneg. */
5068 tg3_readphy(tp, MII_BMCR, &bmcr);
5069 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5070
f07e9af3 5071 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5072
5073 }
5074 }
5075}
5076
1da177e4
LT
5077static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5078{
f2096f94 5079 u32 val;
1da177e4
LT
5080 int err;
5081
f07e9af3 5082 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5083 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5084 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5085 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5086 else
1da177e4 5087 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5088
bcb37f6c 5089 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5090 u32 scale;
aa6c91fe
MC
5091
5092 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5093 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5094 scale = 65;
5095 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5096 scale = 6;
5097 else
5098 scale = 12;
5099
5100 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5101 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5102 tw32(GRC_MISC_CFG, val);
5103 }
5104
f2096f94
MC
5105 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5106 (6 << TX_LENGTHS_IPG_SHIFT);
5107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5108 val |= tr32(MAC_TX_LENGTHS) &
5109 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5110 TX_LENGTHS_CNT_DWN_VAL_MSK);
5111
1da177e4
LT
5112 if (tp->link_config.active_speed == SPEED_1000 &&
5113 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5114 tw32(MAC_TX_LENGTHS, val |
5115 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5116 else
f2096f94
MC
5117 tw32(MAC_TX_LENGTHS, val |
5118 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5119
63c3a66f 5120 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5121 if (netif_carrier_ok(tp->dev)) {
5122 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5123 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5124 } else {
5125 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5126 }
5127 }
5128
63c3a66f 5129 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5130 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5131 if (!netif_carrier_ok(tp->dev))
5132 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5133 tp->pwrmgmt_thresh;
5134 else
5135 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5136 tw32(PCIE_PWR_MGMT_THRESH, val);
5137 }
5138
1da177e4
LT
5139 return err;
5140}
5141
66cfd1bd
MC
5142static inline int tg3_irq_sync(struct tg3 *tp)
5143{
5144 return tp->irq_sync;
5145}
5146
97bd8e49
MC
5147static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5148{
5149 int i;
5150
5151 dst = (u32 *)((u8 *)dst + off);
5152 for (i = 0; i < len; i += sizeof(u32))
5153 *dst++ = tr32(off + i);
5154}
5155
5156static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5157{
5158 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5159 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5160 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5161 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5162 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5163 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5164 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5165 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5166 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5167 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5168 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5169 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5170 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5171 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5172 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5173 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5174 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5175 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5176 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5177
63c3a66f 5178 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5179 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5180
5181 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5182 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5183 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5184 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5185 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5186 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5187 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5188 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5189
63c3a66f 5190 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5191 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5192 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5193 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5194 }
5195
5196 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5197 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5198 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5199 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5200 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5201
63c3a66f 5202 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5203 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5204}
5205
5206static void tg3_dump_state(struct tg3 *tp)
5207{
5208 int i;
5209 u32 *regs;
5210
5211 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5212 if (!regs) {
5213 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5214 return;
5215 }
5216
63c3a66f 5217 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5218 /* Read up to but not including private PCI registers */
5219 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5220 regs[i / sizeof(u32)] = tr32(i);
5221 } else
5222 tg3_dump_legacy_regs(tp, regs);
5223
5224 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5225 if (!regs[i + 0] && !regs[i + 1] &&
5226 !regs[i + 2] && !regs[i + 3])
5227 continue;
5228
5229 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5230 i * 4,
5231 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5232 }
5233
5234 kfree(regs);
5235
5236 for (i = 0; i < tp->irq_cnt; i++) {
5237 struct tg3_napi *tnapi = &tp->napi[i];
5238
5239 /* SW status block */
5240 netdev_err(tp->dev,
5241 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5242 i,
5243 tnapi->hw_status->status,
5244 tnapi->hw_status->status_tag,
5245 tnapi->hw_status->rx_jumbo_consumer,
5246 tnapi->hw_status->rx_consumer,
5247 tnapi->hw_status->rx_mini_consumer,
5248 tnapi->hw_status->idx[0].rx_producer,
5249 tnapi->hw_status->idx[0].tx_consumer);
5250
5251 netdev_err(tp->dev,
5252 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5253 i,
5254 tnapi->last_tag, tnapi->last_irq_tag,
5255 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5256 tnapi->rx_rcb_ptr,
5257 tnapi->prodring.rx_std_prod_idx,
5258 tnapi->prodring.rx_std_cons_idx,
5259 tnapi->prodring.rx_jmb_prod_idx,
5260 tnapi->prodring.rx_jmb_cons_idx);
5261 }
5262}
5263
df3e6548
MC
5264/* This is called whenever we suspect that the system chipset is re-
5265 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5266 * is bogus tx completions. We try to recover by setting the
5267 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5268 * in the workqueue.
5269 */
5270static void tg3_tx_recover(struct tg3 *tp)
5271{
63c3a66f 5272 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5273 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5274
5129c3a3
MC
5275 netdev_warn(tp->dev,
5276 "The system may be re-ordering memory-mapped I/O "
5277 "cycles to the network device, attempting to recover. "
5278 "Please report the problem to the driver maintainer "
5279 "and include system chipset information.\n");
df3e6548
MC
5280
5281 spin_lock(&tp->lock);
63c3a66f 5282 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5283 spin_unlock(&tp->lock);
5284}
5285
f3f3f27e 5286static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5287{
f65aac16
MC
5288 /* Tell compiler to fetch tx indices from memory. */
5289 barrier();
f3f3f27e
MC
5290 return tnapi->tx_pending -
5291 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5292}
5293
1da177e4
LT
5294/* Tigon3 never reports partial packet sends. So we do not
5295 * need special logic to handle SKBs that have not had all
5296 * of their frags sent yet, like SunGEM does.
5297 */
17375d25 5298static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5299{
17375d25 5300 struct tg3 *tp = tnapi->tp;
898a56f8 5301 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5302 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5303 struct netdev_queue *txq;
5304 int index = tnapi - tp->napi;
5305
63c3a66f 5306 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5307 index--;
5308
5309 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5310
5311 while (sw_idx != hw_idx) {
df8944cf 5312 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5313 struct sk_buff *skb = ri->skb;
df3e6548
MC
5314 int i, tx_bug = 0;
5315
5316 if (unlikely(skb == NULL)) {
5317 tg3_tx_recover(tp);
5318 return;
5319 }
1da177e4 5320
f4188d8a 5321 pci_unmap_single(tp->pdev,
4e5e4f0d 5322 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5323 skb_headlen(skb),
5324 PCI_DMA_TODEVICE);
1da177e4
LT
5325
5326 ri->skb = NULL;
5327
e01ee14d
MC
5328 while (ri->fragmented) {
5329 ri->fragmented = false;
5330 sw_idx = NEXT_TX(sw_idx);
5331 ri = &tnapi->tx_buffers[sw_idx];
5332 }
5333
1da177e4
LT
5334 sw_idx = NEXT_TX(sw_idx);
5335
5336 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5337 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5338 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5339 tx_bug = 1;
f4188d8a
AD
5340
5341 pci_unmap_page(tp->pdev,
4e5e4f0d 5342 dma_unmap_addr(ri, mapping),
9e903e08 5343 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5344 PCI_DMA_TODEVICE);
e01ee14d
MC
5345
5346 while (ri->fragmented) {
5347 ri->fragmented = false;
5348 sw_idx = NEXT_TX(sw_idx);
5349 ri = &tnapi->tx_buffers[sw_idx];
5350 }
5351
1da177e4
LT
5352 sw_idx = NEXT_TX(sw_idx);
5353 }
5354
f47c11ee 5355 dev_kfree_skb(skb);
df3e6548
MC
5356
5357 if (unlikely(tx_bug)) {
5358 tg3_tx_recover(tp);
5359 return;
5360 }
1da177e4
LT
5361 }
5362
f3f3f27e 5363 tnapi->tx_cons = sw_idx;
1da177e4 5364
1b2a7205
MC
5365 /* Need to make the tx_cons update visible to tg3_start_xmit()
5366 * before checking for netif_queue_stopped(). Without the
5367 * memory barrier, there is a small possibility that tg3_start_xmit()
5368 * will miss it and cause the queue to be stopped forever.
5369 */
5370 smp_mb();
5371
fe5f5787 5372 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5373 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5374 __netif_tx_lock(txq, smp_processor_id());
5375 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5376 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5377 netif_tx_wake_queue(txq);
5378 __netif_tx_unlock(txq);
51b91468 5379 }
1da177e4
LT
5380}
5381
9205fd9c 5382static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5383{
9205fd9c 5384 if (!ri->data)
2b2cdb65
MC
5385 return;
5386
4e5e4f0d 5387 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5388 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5389 kfree(ri->data);
5390 ri->data = NULL;
2b2cdb65
MC
5391}
5392
1da177e4
LT
5393/* Returns size of skb allocated or < 0 on error.
5394 *
5395 * We only need to fill in the address because the other members
5396 * of the RX descriptor are invariant, see tg3_init_rings.
5397 *
5398 * Note the purposeful assymetry of cpu vs. chip accesses. For
5399 * posting buffers we only dirty the first cache line of the RX
5400 * descriptor (containing the address). Whereas for the RX status
5401 * buffers the cpu only reads the last cacheline of the RX descriptor
5402 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5403 */
9205fd9c 5404static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5405 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5406{
5407 struct tg3_rx_buffer_desc *desc;
f94e290e 5408 struct ring_info *map;
9205fd9c 5409 u8 *data;
1da177e4 5410 dma_addr_t mapping;
9205fd9c 5411 int skb_size, data_size, dest_idx;
1da177e4 5412
1da177e4
LT
5413 switch (opaque_key) {
5414 case RXD_OPAQUE_RING_STD:
2c49a44d 5415 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5416 desc = &tpr->rx_std[dest_idx];
5417 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5418 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5419 break;
5420
5421 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5422 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5423 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5424 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5425 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5426 break;
5427
5428 default:
5429 return -EINVAL;
855e1111 5430 }
1da177e4
LT
5431
5432 /* Do not overwrite any of the map or rp information
5433 * until we are sure we can commit to a new buffer.
5434 *
5435 * Callers depend upon this behavior and assume that
5436 * we leave everything unchanged if we fail.
5437 */
9205fd9c
ED
5438 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5439 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5440 data = kmalloc(skb_size, GFP_ATOMIC);
5441 if (!data)
1da177e4
LT
5442 return -ENOMEM;
5443
9205fd9c
ED
5444 mapping = pci_map_single(tp->pdev,
5445 data + TG3_RX_OFFSET(tp),
5446 data_size,
1da177e4 5447 PCI_DMA_FROMDEVICE);
a21771dd 5448 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5449 kfree(data);
a21771dd
MC
5450 return -EIO;
5451 }
1da177e4 5452
9205fd9c 5453 map->data = data;
4e5e4f0d 5454 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5455
1da177e4
LT
5456 desc->addr_hi = ((u64)mapping >> 32);
5457 desc->addr_lo = ((u64)mapping & 0xffffffff);
5458
9205fd9c 5459 return data_size;
1da177e4
LT
5460}
5461
5462/* We only need to move over in the address because the other
5463 * members of the RX descriptor are invariant. See notes above
9205fd9c 5464 * tg3_alloc_rx_data for full details.
1da177e4 5465 */
a3896167
MC
5466static void tg3_recycle_rx(struct tg3_napi *tnapi,
5467 struct tg3_rx_prodring_set *dpr,
5468 u32 opaque_key, int src_idx,
5469 u32 dest_idx_unmasked)
1da177e4 5470{
17375d25 5471 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5472 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5473 struct ring_info *src_map, *dest_map;
8fea32b9 5474 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5475 int dest_idx;
1da177e4
LT
5476
5477 switch (opaque_key) {
5478 case RXD_OPAQUE_RING_STD:
2c49a44d 5479 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5480 dest_desc = &dpr->rx_std[dest_idx];
5481 dest_map = &dpr->rx_std_buffers[dest_idx];
5482 src_desc = &spr->rx_std[src_idx];
5483 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5484 break;
5485
5486 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5487 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5488 dest_desc = &dpr->rx_jmb[dest_idx].std;
5489 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5490 src_desc = &spr->rx_jmb[src_idx].std;
5491 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5492 break;
5493
5494 default:
5495 return;
855e1111 5496 }
1da177e4 5497
9205fd9c 5498 dest_map->data = src_map->data;
4e5e4f0d
FT
5499 dma_unmap_addr_set(dest_map, mapping,
5500 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5501 dest_desc->addr_hi = src_desc->addr_hi;
5502 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5503
5504 /* Ensure that the update to the skb happens after the physical
5505 * addresses have been transferred to the new BD location.
5506 */
5507 smp_wmb();
5508
9205fd9c 5509 src_map->data = NULL;
1da177e4
LT
5510}
5511
1da177e4
LT
5512/* The RX ring scheme is composed of multiple rings which post fresh
5513 * buffers to the chip, and one special ring the chip uses to report
5514 * status back to the host.
5515 *
5516 * The special ring reports the status of received packets to the
5517 * host. The chip does not write into the original descriptor the
5518 * RX buffer was obtained from. The chip simply takes the original
5519 * descriptor as provided by the host, updates the status and length
5520 * field, then writes this into the next status ring entry.
5521 *
5522 * Each ring the host uses to post buffers to the chip is described
5523 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5524 * it is first placed into the on-chip ram. When the packet's length
5525 * is known, it walks down the TG3_BDINFO entries to select the ring.
5526 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5527 * which is within the range of the new packet's length is chosen.
5528 *
5529 * The "separate ring for rx status" scheme may sound queer, but it makes
5530 * sense from a cache coherency perspective. If only the host writes
5531 * to the buffer post rings, and only the chip writes to the rx status
5532 * rings, then cache lines never move beyond shared-modified state.
5533 * If both the host and chip were to write into the same ring, cache line
5534 * eviction could occur since both entities want it in an exclusive state.
5535 */
17375d25 5536static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5537{
17375d25 5538 struct tg3 *tp = tnapi->tp;
f92905de 5539 u32 work_mask, rx_std_posted = 0;
4361935a 5540 u32 std_prod_idx, jmb_prod_idx;
72334482 5541 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5542 u16 hw_idx;
1da177e4 5543 int received;
8fea32b9 5544 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5545
8d9d7cfc 5546 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5547 /*
5548 * We need to order the read of hw_idx and the read of
5549 * the opaque cookie.
5550 */
5551 rmb();
1da177e4
LT
5552 work_mask = 0;
5553 received = 0;
4361935a
MC
5554 std_prod_idx = tpr->rx_std_prod_idx;
5555 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5556 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5557 struct ring_info *ri;
72334482 5558 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5559 unsigned int len;
5560 struct sk_buff *skb;
5561 dma_addr_t dma_addr;
5562 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5563 u8 *data;
1da177e4
LT
5564
5565 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5566 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5567 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5568 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5569 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5570 data = ri->data;
4361935a 5571 post_ptr = &std_prod_idx;
f92905de 5572 rx_std_posted++;
1da177e4 5573 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5574 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5575 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5576 data = ri->data;
4361935a 5577 post_ptr = &jmb_prod_idx;
21f581a5 5578 } else
1da177e4 5579 goto next_pkt_nopost;
1da177e4
LT
5580
5581 work_mask |= opaque_key;
5582
5583 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5584 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5585 drop_it:
a3896167 5586 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5587 desc_idx, *post_ptr);
5588 drop_it_no_recycle:
5589 /* Other statistics kept track of by card. */
b0057c51 5590 tp->rx_dropped++;
1da177e4
LT
5591 goto next_pkt;
5592 }
5593
9205fd9c 5594 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5595 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5596 ETH_FCS_LEN;
1da177e4 5597
d2757fc4 5598 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5599 int skb_size;
5600
9205fd9c 5601 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5602 *post_ptr);
1da177e4
LT
5603 if (skb_size < 0)
5604 goto drop_it;
5605
287be12e 5606 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5607 PCI_DMA_FROMDEVICE);
5608
9205fd9c
ED
5609 skb = build_skb(data);
5610 if (!skb) {
5611 kfree(data);
5612 goto drop_it_no_recycle;
5613 }
5614 skb_reserve(skb, TG3_RX_OFFSET(tp));
5615 /* Ensure that the update to the data happens
61e800cf
MC
5616 * after the usage of the old DMA mapping.
5617 */
5618 smp_wmb();
5619
9205fd9c 5620 ri->data = NULL;
61e800cf 5621
1da177e4 5622 } else {
a3896167 5623 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5624 desc_idx, *post_ptr);
5625
9205fd9c
ED
5626 skb = netdev_alloc_skb(tp->dev,
5627 len + TG3_RAW_IP_ALIGN);
5628 if (skb == NULL)
1da177e4
LT
5629 goto drop_it_no_recycle;
5630
9205fd9c 5631 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5632 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5633 memcpy(skb->data,
5634 data + TG3_RX_OFFSET(tp),
5635 len);
1da177e4 5636 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5637 }
5638
9205fd9c 5639 skb_put(skb, len);
dc668910 5640 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5641 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5642 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5643 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5644 skb->ip_summed = CHECKSUM_UNNECESSARY;
5645 else
bc8acf2c 5646 skb_checksum_none_assert(skb);
1da177e4
LT
5647
5648 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5649
5650 if (len > (tp->dev->mtu + ETH_HLEN) &&
5651 skb->protocol != htons(ETH_P_8021Q)) {
5652 dev_kfree_skb(skb);
b0057c51 5653 goto drop_it_no_recycle;
f7b493e0
MC
5654 }
5655
9dc7a113 5656 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5657 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5658 __vlan_hwaccel_put_tag(skb,
5659 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5660
bf933c80 5661 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5662
1da177e4
LT
5663 received++;
5664 budget--;
5665
5666next_pkt:
5667 (*post_ptr)++;
f92905de
MC
5668
5669 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5670 tpr->rx_std_prod_idx = std_prod_idx &
5671 tp->rx_std_ring_mask;
86cfe4ff
MC
5672 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5673 tpr->rx_std_prod_idx);
f92905de
MC
5674 work_mask &= ~RXD_OPAQUE_RING_STD;
5675 rx_std_posted = 0;
5676 }
1da177e4 5677next_pkt_nopost:
483ba50b 5678 sw_idx++;
7cb32cf2 5679 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5680
5681 /* Refresh hw_idx to see if there is new work */
5682 if (sw_idx == hw_idx) {
8d9d7cfc 5683 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5684 rmb();
5685 }
1da177e4
LT
5686 }
5687
5688 /* ACK the status ring. */
72334482
MC
5689 tnapi->rx_rcb_ptr = sw_idx;
5690 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5691
5692 /* Refill RX ring(s). */
63c3a66f 5693 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5694 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5695 tpr->rx_std_prod_idx = std_prod_idx &
5696 tp->rx_std_ring_mask;
b196c7e4
MC
5697 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5698 tpr->rx_std_prod_idx);
5699 }
5700 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5701 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5702 tp->rx_jmb_ring_mask;
b196c7e4
MC
5703 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5704 tpr->rx_jmb_prod_idx);
5705 }
5706 mmiowb();
5707 } else if (work_mask) {
5708 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5709 * updated before the producer indices can be updated.
5710 */
5711 smp_wmb();
5712
2c49a44d
MC
5713 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5714 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5715
e4af1af9
MC
5716 if (tnapi != &tp->napi[1])
5717 napi_schedule(&tp->napi[1].napi);
1da177e4 5718 }
1da177e4
LT
5719
5720 return received;
5721}
5722
35f2d7d0 5723static void tg3_poll_link(struct tg3 *tp)
1da177e4 5724{
1da177e4 5725 /* handle link change and other phy events */
63c3a66f 5726 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5727 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5728
1da177e4
LT
5729 if (sblk->status & SD_STATUS_LINK_CHG) {
5730 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5731 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5732 spin_lock(&tp->lock);
63c3a66f 5733 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5734 tw32_f(MAC_STATUS,
5735 (MAC_STATUS_SYNC_CHANGED |
5736 MAC_STATUS_CFG_CHANGED |
5737 MAC_STATUS_MI_COMPLETION |
5738 MAC_STATUS_LNKSTATE_CHANGED));
5739 udelay(40);
5740 } else
5741 tg3_setup_phy(tp, 0);
f47c11ee 5742 spin_unlock(&tp->lock);
1da177e4
LT
5743 }
5744 }
35f2d7d0
MC
5745}
5746
f89f38b8
MC
5747static int tg3_rx_prodring_xfer(struct tg3 *tp,
5748 struct tg3_rx_prodring_set *dpr,
5749 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5750{
5751 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5752 int i, err = 0;
b196c7e4
MC
5753
5754 while (1) {
5755 src_prod_idx = spr->rx_std_prod_idx;
5756
5757 /* Make sure updates to the rx_std_buffers[] entries and the
5758 * standard producer index are seen in the correct order.
5759 */
5760 smp_rmb();
5761
5762 if (spr->rx_std_cons_idx == src_prod_idx)
5763 break;
5764
5765 if (spr->rx_std_cons_idx < src_prod_idx)
5766 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5767 else
2c49a44d
MC
5768 cpycnt = tp->rx_std_ring_mask + 1 -
5769 spr->rx_std_cons_idx;
b196c7e4 5770
2c49a44d
MC
5771 cpycnt = min(cpycnt,
5772 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5773
5774 si = spr->rx_std_cons_idx;
5775 di = dpr->rx_std_prod_idx;
5776
e92967bf 5777 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5778 if (dpr->rx_std_buffers[i].data) {
e92967bf 5779 cpycnt = i - di;
f89f38b8 5780 err = -ENOSPC;
e92967bf
MC
5781 break;
5782 }
5783 }
5784
5785 if (!cpycnt)
5786 break;
5787
5788 /* Ensure that updates to the rx_std_buffers ring and the
5789 * shadowed hardware producer ring from tg3_recycle_skb() are
5790 * ordered correctly WRT the skb check above.
5791 */
5792 smp_rmb();
5793
b196c7e4
MC
5794 memcpy(&dpr->rx_std_buffers[di],
5795 &spr->rx_std_buffers[si],
5796 cpycnt * sizeof(struct ring_info));
5797
5798 for (i = 0; i < cpycnt; i++, di++, si++) {
5799 struct tg3_rx_buffer_desc *sbd, *dbd;
5800 sbd = &spr->rx_std[si];
5801 dbd = &dpr->rx_std[di];
5802 dbd->addr_hi = sbd->addr_hi;
5803 dbd->addr_lo = sbd->addr_lo;
5804 }
5805
2c49a44d
MC
5806 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5807 tp->rx_std_ring_mask;
5808 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5809 tp->rx_std_ring_mask;
b196c7e4
MC
5810 }
5811
5812 while (1) {
5813 src_prod_idx = spr->rx_jmb_prod_idx;
5814
5815 /* Make sure updates to the rx_jmb_buffers[] entries and
5816 * the jumbo producer index are seen in the correct order.
5817 */
5818 smp_rmb();
5819
5820 if (spr->rx_jmb_cons_idx == src_prod_idx)
5821 break;
5822
5823 if (spr->rx_jmb_cons_idx < src_prod_idx)
5824 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5825 else
2c49a44d
MC
5826 cpycnt = tp->rx_jmb_ring_mask + 1 -
5827 spr->rx_jmb_cons_idx;
b196c7e4
MC
5828
5829 cpycnt = min(cpycnt,
2c49a44d 5830 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5831
5832 si = spr->rx_jmb_cons_idx;
5833 di = dpr->rx_jmb_prod_idx;
5834
e92967bf 5835 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5836 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 5837 cpycnt = i - di;
f89f38b8 5838 err = -ENOSPC;
e92967bf
MC
5839 break;
5840 }
5841 }
5842
5843 if (!cpycnt)
5844 break;
5845
5846 /* Ensure that updates to the rx_jmb_buffers ring and the
5847 * shadowed hardware producer ring from tg3_recycle_skb() are
5848 * ordered correctly WRT the skb check above.
5849 */
5850 smp_rmb();
5851
b196c7e4
MC
5852 memcpy(&dpr->rx_jmb_buffers[di],
5853 &spr->rx_jmb_buffers[si],
5854 cpycnt * sizeof(struct ring_info));
5855
5856 for (i = 0; i < cpycnt; i++, di++, si++) {
5857 struct tg3_rx_buffer_desc *sbd, *dbd;
5858 sbd = &spr->rx_jmb[si].std;
5859 dbd = &dpr->rx_jmb[di].std;
5860 dbd->addr_hi = sbd->addr_hi;
5861 dbd->addr_lo = sbd->addr_lo;
5862 }
5863
2c49a44d
MC
5864 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5865 tp->rx_jmb_ring_mask;
5866 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5867 tp->rx_jmb_ring_mask;
b196c7e4 5868 }
f89f38b8
MC
5869
5870 return err;
b196c7e4
MC
5871}
5872
35f2d7d0
MC
5873static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5874{
5875 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5876
5877 /* run TX completion thread */
f3f3f27e 5878 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5879 tg3_tx(tnapi);
63c3a66f 5880 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5881 return work_done;
1da177e4
LT
5882 }
5883
1da177e4
LT
5884 /* run RX thread, within the bounds set by NAPI.
5885 * All RX "locking" is done by ensuring outside
bea3348e 5886 * code synchronizes with tg3->napi.poll()
1da177e4 5887 */
8d9d7cfc 5888 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5889 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5890
63c3a66f 5891 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5892 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5893 int i, err = 0;
e4af1af9
MC
5894 u32 std_prod_idx = dpr->rx_std_prod_idx;
5895 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5896
e4af1af9 5897 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5898 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5899 &tp->napi[i].prodring);
b196c7e4
MC
5900
5901 wmb();
5902
e4af1af9
MC
5903 if (std_prod_idx != dpr->rx_std_prod_idx)
5904 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5905 dpr->rx_std_prod_idx);
b196c7e4 5906
e4af1af9
MC
5907 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5908 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5909 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5910
5911 mmiowb();
f89f38b8
MC
5912
5913 if (err)
5914 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5915 }
5916
6f535763
DM
5917 return work_done;
5918}
5919
db219973
MC
5920static inline void tg3_reset_task_schedule(struct tg3 *tp)
5921{
5922 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
5923 schedule_work(&tp->reset_task);
5924}
5925
5926static inline void tg3_reset_task_cancel(struct tg3 *tp)
5927{
5928 cancel_work_sync(&tp->reset_task);
5929 tg3_flag_clear(tp, RESET_TASK_PENDING);
5930}
5931
35f2d7d0
MC
5932static int tg3_poll_msix(struct napi_struct *napi, int budget)
5933{
5934 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5935 struct tg3 *tp = tnapi->tp;
5936 int work_done = 0;
5937 struct tg3_hw_status *sblk = tnapi->hw_status;
5938
5939 while (1) {
5940 work_done = tg3_poll_work(tnapi, work_done, budget);
5941
63c3a66f 5942 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5943 goto tx_recovery;
5944
5945 if (unlikely(work_done >= budget))
5946 break;
5947
c6cdf436 5948 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5949 * to tell the hw how much work has been processed,
5950 * so we must read it before checking for more work.
5951 */
5952 tnapi->last_tag = sblk->status_tag;
5953 tnapi->last_irq_tag = tnapi->last_tag;
5954 rmb();
5955
5956 /* check for RX/TX work to do */
6d40db7b
MC
5957 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5958 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5959 napi_complete(napi);
5960 /* Reenable interrupts. */
5961 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5962 mmiowb();
5963 break;
5964 }
5965 }
5966
5967 return work_done;
5968
5969tx_recovery:
5970 /* work_done is guaranteed to be less than budget. */
5971 napi_complete(napi);
db219973 5972 tg3_reset_task_schedule(tp);
35f2d7d0
MC
5973 return work_done;
5974}
5975
e64de4e6
MC
5976static void tg3_process_error(struct tg3 *tp)
5977{
5978 u32 val;
5979 bool real_error = false;
5980
63c3a66f 5981 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5982 return;
5983
5984 /* Check Flow Attention register */
5985 val = tr32(HOSTCC_FLOW_ATTN);
5986 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5987 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5988 real_error = true;
5989 }
5990
5991 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5992 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5993 real_error = true;
5994 }
5995
5996 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5997 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5998 real_error = true;
5999 }
6000
6001 if (!real_error)
6002 return;
6003
6004 tg3_dump_state(tp);
6005
63c3a66f 6006 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6007 tg3_reset_task_schedule(tp);
e64de4e6
MC
6008}
6009
6f535763
DM
6010static int tg3_poll(struct napi_struct *napi, int budget)
6011{
8ef0442f
MC
6012 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6013 struct tg3 *tp = tnapi->tp;
6f535763 6014 int work_done = 0;
898a56f8 6015 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6016
6017 while (1) {
e64de4e6
MC
6018 if (sblk->status & SD_STATUS_ERROR)
6019 tg3_process_error(tp);
6020
35f2d7d0
MC
6021 tg3_poll_link(tp);
6022
17375d25 6023 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6024
63c3a66f 6025 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6026 goto tx_recovery;
6027
6028 if (unlikely(work_done >= budget))
6029 break;
6030
63c3a66f 6031 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6032 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6033 * to tell the hw how much work has been processed,
6034 * so we must read it before checking for more work.
6035 */
898a56f8
MC
6036 tnapi->last_tag = sblk->status_tag;
6037 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6038 rmb();
6039 } else
6040 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6041
17375d25 6042 if (likely(!tg3_has_work(tnapi))) {
288379f0 6043 napi_complete(napi);
17375d25 6044 tg3_int_reenable(tnapi);
6f535763
DM
6045 break;
6046 }
1da177e4
LT
6047 }
6048
bea3348e 6049 return work_done;
6f535763
DM
6050
6051tx_recovery:
4fd7ab59 6052 /* work_done is guaranteed to be less than budget. */
288379f0 6053 napi_complete(napi);
db219973 6054 tg3_reset_task_schedule(tp);
4fd7ab59 6055 return work_done;
1da177e4
LT
6056}
6057
66cfd1bd
MC
6058static void tg3_napi_disable(struct tg3 *tp)
6059{
6060 int i;
6061
6062 for (i = tp->irq_cnt - 1; i >= 0; i--)
6063 napi_disable(&tp->napi[i].napi);
6064}
6065
6066static void tg3_napi_enable(struct tg3 *tp)
6067{
6068 int i;
6069
6070 for (i = 0; i < tp->irq_cnt; i++)
6071 napi_enable(&tp->napi[i].napi);
6072}
6073
6074static void tg3_napi_init(struct tg3 *tp)
6075{
6076 int i;
6077
6078 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6079 for (i = 1; i < tp->irq_cnt; i++)
6080 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6081}
6082
6083static void tg3_napi_fini(struct tg3 *tp)
6084{
6085 int i;
6086
6087 for (i = 0; i < tp->irq_cnt; i++)
6088 netif_napi_del(&tp->napi[i].napi);
6089}
6090
6091static inline void tg3_netif_stop(struct tg3 *tp)
6092{
6093 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6094 tg3_napi_disable(tp);
6095 netif_tx_disable(tp->dev);
6096}
6097
6098static inline void tg3_netif_start(struct tg3 *tp)
6099{
6100 /* NOTE: unconditional netif_tx_wake_all_queues is only
6101 * appropriate so long as all callers are assured to
6102 * have free tx slots (such as after tg3_init_hw)
6103 */
6104 netif_tx_wake_all_queues(tp->dev);
6105
6106 tg3_napi_enable(tp);
6107 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6108 tg3_enable_ints(tp);
6109}
6110
f47c11ee
DM
6111static void tg3_irq_quiesce(struct tg3 *tp)
6112{
4f125f42
MC
6113 int i;
6114
f47c11ee
DM
6115 BUG_ON(tp->irq_sync);
6116
6117 tp->irq_sync = 1;
6118 smp_mb();
6119
4f125f42
MC
6120 for (i = 0; i < tp->irq_cnt; i++)
6121 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6122}
6123
f47c11ee
DM
6124/* Fully shutdown all tg3 driver activity elsewhere in the system.
6125 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6126 * with as well. Most of the time, this is not necessary except when
6127 * shutting down the device.
6128 */
6129static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6130{
46966545 6131 spin_lock_bh(&tp->lock);
f47c11ee
DM
6132 if (irq_sync)
6133 tg3_irq_quiesce(tp);
f47c11ee
DM
6134}
6135
6136static inline void tg3_full_unlock(struct tg3 *tp)
6137{
f47c11ee
DM
6138 spin_unlock_bh(&tp->lock);
6139}
6140
fcfa0a32
MC
6141/* One-shot MSI handler - Chip automatically disables interrupt
6142 * after sending MSI so driver doesn't have to do it.
6143 */
7d12e780 6144static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6145{
09943a18
MC
6146 struct tg3_napi *tnapi = dev_id;
6147 struct tg3 *tp = tnapi->tp;
fcfa0a32 6148
898a56f8 6149 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6150 if (tnapi->rx_rcb)
6151 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6152
6153 if (likely(!tg3_irq_sync(tp)))
09943a18 6154 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6155
6156 return IRQ_HANDLED;
6157}
6158
88b06bc2
MC
6159/* MSI ISR - No need to check for interrupt sharing and no need to
6160 * flush status block and interrupt mailbox. PCI ordering rules
6161 * guarantee that MSI will arrive after the status block.
6162 */
7d12e780 6163static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6164{
09943a18
MC
6165 struct tg3_napi *tnapi = dev_id;
6166 struct tg3 *tp = tnapi->tp;
88b06bc2 6167
898a56f8 6168 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6169 if (tnapi->rx_rcb)
6170 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6171 /*
fac9b83e 6172 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6173 * chip-internal interrupt pending events.
fac9b83e 6174 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6175 * NIC to stop sending us irqs, engaging "in-intr-handler"
6176 * event coalescing.
6177 */
5b39de91 6178 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6179 if (likely(!tg3_irq_sync(tp)))
09943a18 6180 napi_schedule(&tnapi->napi);
61487480 6181
88b06bc2
MC
6182 return IRQ_RETVAL(1);
6183}
6184
7d12e780 6185static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6186{
09943a18
MC
6187 struct tg3_napi *tnapi = dev_id;
6188 struct tg3 *tp = tnapi->tp;
898a56f8 6189 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6190 unsigned int handled = 1;
6191
1da177e4
LT
6192 /* In INTx mode, it is possible for the interrupt to arrive at
6193 * the CPU before the status block posted prior to the interrupt.
6194 * Reading the PCI State register will confirm whether the
6195 * interrupt is ours and will flush the status block.
6196 */
d18edcb2 6197 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6198 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6199 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6200 handled = 0;
f47c11ee 6201 goto out;
fac9b83e 6202 }
d18edcb2
MC
6203 }
6204
6205 /*
6206 * Writing any value to intr-mbox-0 clears PCI INTA# and
6207 * chip-internal interrupt pending events.
6208 * Writing non-zero to intr-mbox-0 additional tells the
6209 * NIC to stop sending us irqs, engaging "in-intr-handler"
6210 * event coalescing.
c04cb347
MC
6211 *
6212 * Flush the mailbox to de-assert the IRQ immediately to prevent
6213 * spurious interrupts. The flush impacts performance but
6214 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6215 */
c04cb347 6216 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6217 if (tg3_irq_sync(tp))
6218 goto out;
6219 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6220 if (likely(tg3_has_work(tnapi))) {
72334482 6221 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6222 napi_schedule(&tnapi->napi);
d18edcb2
MC
6223 } else {
6224 /* No work, shared interrupt perhaps? re-enable
6225 * interrupts, and flush that PCI write
6226 */
6227 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6228 0x00000000);
fac9b83e 6229 }
f47c11ee 6230out:
fac9b83e
DM
6231 return IRQ_RETVAL(handled);
6232}
6233
7d12e780 6234static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6235{
09943a18
MC
6236 struct tg3_napi *tnapi = dev_id;
6237 struct tg3 *tp = tnapi->tp;
898a56f8 6238 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6239 unsigned int handled = 1;
6240
fac9b83e
DM
6241 /* In INTx mode, it is possible for the interrupt to arrive at
6242 * the CPU before the status block posted prior to the interrupt.
6243 * Reading the PCI State register will confirm whether the
6244 * interrupt is ours and will flush the status block.
6245 */
898a56f8 6246 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6247 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6248 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6249 handled = 0;
f47c11ee 6250 goto out;
1da177e4 6251 }
d18edcb2
MC
6252 }
6253
6254 /*
6255 * writing any value to intr-mbox-0 clears PCI INTA# and
6256 * chip-internal interrupt pending events.
6257 * writing non-zero to intr-mbox-0 additional tells the
6258 * NIC to stop sending us irqs, engaging "in-intr-handler"
6259 * event coalescing.
c04cb347
MC
6260 *
6261 * Flush the mailbox to de-assert the IRQ immediately to prevent
6262 * spurious interrupts. The flush impacts performance but
6263 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6264 */
c04cb347 6265 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6266
6267 /*
6268 * In a shared interrupt configuration, sometimes other devices'
6269 * interrupts will scream. We record the current status tag here
6270 * so that the above check can report that the screaming interrupts
6271 * are unhandled. Eventually they will be silenced.
6272 */
898a56f8 6273 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6274
d18edcb2
MC
6275 if (tg3_irq_sync(tp))
6276 goto out;
624f8e50 6277
72334482 6278 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6279
09943a18 6280 napi_schedule(&tnapi->napi);
624f8e50 6281
f47c11ee 6282out:
1da177e4
LT
6283 return IRQ_RETVAL(handled);
6284}
6285
7938109f 6286/* ISR for interrupt test */
7d12e780 6287static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6288{
09943a18
MC
6289 struct tg3_napi *tnapi = dev_id;
6290 struct tg3 *tp = tnapi->tp;
898a56f8 6291 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6292
f9804ddb
MC
6293 if ((sblk->status & SD_STATUS_UPDATED) ||
6294 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6295 tg3_disable_ints(tp);
7938109f
MC
6296 return IRQ_RETVAL(1);
6297 }
6298 return IRQ_RETVAL(0);
6299}
6300
8e7a22e3 6301static int tg3_init_hw(struct tg3 *, int);
944d980e 6302static int tg3_halt(struct tg3 *, int, int);
1da177e4 6303
b9ec6c1b
MC
6304/* Restart hardware after configuration changes, self-test, etc.
6305 * Invoked with tp->lock held.
6306 */
6307static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
6308 __releases(tp->lock)
6309 __acquires(tp->lock)
b9ec6c1b
MC
6310{
6311 int err;
6312
6313 err = tg3_init_hw(tp, reset_phy);
6314 if (err) {
5129c3a3
MC
6315 netdev_err(tp->dev,
6316 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
6317 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6318 tg3_full_unlock(tp);
6319 del_timer_sync(&tp->timer);
6320 tp->irq_sync = 0;
fed97810 6321 tg3_napi_enable(tp);
b9ec6c1b
MC
6322 dev_close(tp->dev);
6323 tg3_full_lock(tp, 0);
6324 }
6325 return err;
6326}
6327
1da177e4
LT
6328#ifdef CONFIG_NET_POLL_CONTROLLER
6329static void tg3_poll_controller(struct net_device *dev)
6330{
4f125f42 6331 int i;
88b06bc2
MC
6332 struct tg3 *tp = netdev_priv(dev);
6333
4f125f42 6334 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6335 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6336}
6337#endif
6338
c4028958 6339static void tg3_reset_task(struct work_struct *work)
1da177e4 6340{
c4028958 6341 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 6342 int err;
1da177e4 6343
7faa006f 6344 tg3_full_lock(tp, 0);
7faa006f
MC
6345
6346 if (!netif_running(tp->dev)) {
db219973 6347 tg3_flag_clear(tp, RESET_TASK_PENDING);
7faa006f
MC
6348 tg3_full_unlock(tp);
6349 return;
6350 }
6351
6352 tg3_full_unlock(tp);
6353
b02fd9e3
MC
6354 tg3_phy_stop(tp);
6355
1da177e4
LT
6356 tg3_netif_stop(tp);
6357
f47c11ee 6358 tg3_full_lock(tp, 1);
1da177e4 6359
63c3a66f 6360 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
6361 tp->write32_tx_mbox = tg3_write32_tx_mbox;
6362 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
6363 tg3_flag_set(tp, MBOX_WRITE_REORDER);
6364 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6365 }
6366
944d980e 6367 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
6368 err = tg3_init_hw(tp, 1);
6369 if (err)
b9ec6c1b 6370 goto out;
1da177e4
LT
6371
6372 tg3_netif_start(tp);
6373
b9ec6c1b 6374out:
7faa006f 6375 tg3_full_unlock(tp);
b02fd9e3
MC
6376
6377 if (!err)
6378 tg3_phy_start(tp);
db219973
MC
6379
6380 tg3_flag_clear(tp, RESET_TASK_PENDING);
1da177e4
LT
6381}
6382
6383static void tg3_tx_timeout(struct net_device *dev)
6384{
6385 struct tg3 *tp = netdev_priv(dev);
6386
b0408751 6387 if (netif_msg_tx_err(tp)) {
05dbe005 6388 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6389 tg3_dump_state(tp);
b0408751 6390 }
1da177e4 6391
db219973 6392 tg3_reset_task_schedule(tp);
1da177e4
LT
6393}
6394
c58ec932
MC
6395/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6396static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6397{
6398 u32 base = (u32) mapping & 0xffffffff;
6399
807540ba 6400 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6401}
6402
72f2afb8
MC
6403/* Test for DMA addresses > 40-bit */
6404static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6405 int len)
6406{
6407#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6408 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6409 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6410 return 0;
6411#else
6412 return 0;
6413#endif
6414}
6415
d1a3b737 6416static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6417 dma_addr_t mapping, u32 len, u32 flags,
6418 u32 mss, u32 vlan)
2ffcc981 6419{
92cd3a17
MC
6420 txbd->addr_hi = ((u64) mapping >> 32);
6421 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6422 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6423 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6424}
1da177e4 6425
84b67b27 6426static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6427 dma_addr_t map, u32 len, u32 flags,
6428 u32 mss, u32 vlan)
6429{
6430 struct tg3 *tp = tnapi->tp;
6431 bool hwbug = false;
6432
6433 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
6434 hwbug = 1;
6435
6436 if (tg3_4g_overflow_test(map, len))
6437 hwbug = 1;
6438
6439 if (tg3_40bit_overflow_test(tp, map, len))
6440 hwbug = 1;
6441
e31aa987 6442 if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
b9e45482 6443 u32 prvidx = *entry;
e31aa987 6444 u32 tmp_flag = flags & ~TXD_FLAG_END;
b9e45482 6445 while (len > TG3_TX_BD_DMA_MAX && *budget) {
e31aa987
MC
6446 u32 frag_len = TG3_TX_BD_DMA_MAX;
6447 len -= TG3_TX_BD_DMA_MAX;
6448
b9e45482
MC
6449 /* Avoid the 8byte DMA problem */
6450 if (len <= 8) {
6451 len += TG3_TX_BD_DMA_MAX / 2;
6452 frag_len = TG3_TX_BD_DMA_MAX / 2;
e31aa987
MC
6453 }
6454
b9e45482
MC
6455 tnapi->tx_buffers[*entry].fragmented = true;
6456
6457 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6458 frag_len, tmp_flag, mss, vlan);
6459 *budget -= 1;
6460 prvidx = *entry;
6461 *entry = NEXT_TX(*entry);
6462
e31aa987
MC
6463 map += frag_len;
6464 }
6465
6466 if (len) {
6467 if (*budget) {
6468 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6469 len, flags, mss, vlan);
b9e45482 6470 *budget -= 1;
e31aa987
MC
6471 *entry = NEXT_TX(*entry);
6472 } else {
6473 hwbug = 1;
b9e45482 6474 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6475 }
6476 }
6477 } else {
84b67b27
MC
6478 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6479 len, flags, mss, vlan);
e31aa987
MC
6480 *entry = NEXT_TX(*entry);
6481 }
d1a3b737
MC
6482
6483 return hwbug;
6484}
6485
0d681b27 6486static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6487{
6488 int i;
0d681b27 6489 struct sk_buff *skb;
df8944cf 6490 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6491
0d681b27
MC
6492 skb = txb->skb;
6493 txb->skb = NULL;
6494
432aa7ed
MC
6495 pci_unmap_single(tnapi->tp->pdev,
6496 dma_unmap_addr(txb, mapping),
6497 skb_headlen(skb),
6498 PCI_DMA_TODEVICE);
e01ee14d
MC
6499
6500 while (txb->fragmented) {
6501 txb->fragmented = false;
6502 entry = NEXT_TX(entry);
6503 txb = &tnapi->tx_buffers[entry];
6504 }
6505
ba1142e4 6506 for (i = 0; i <= last; i++) {
9e903e08 6507 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6508
6509 entry = NEXT_TX(entry);
6510 txb = &tnapi->tx_buffers[entry];
6511
6512 pci_unmap_page(tnapi->tp->pdev,
6513 dma_unmap_addr(txb, mapping),
9e903e08 6514 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6515
6516 while (txb->fragmented) {
6517 txb->fragmented = false;
6518 entry = NEXT_TX(entry);
6519 txb = &tnapi->tx_buffers[entry];
6520 }
432aa7ed
MC
6521 }
6522}
6523
72f2afb8 6524/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6525static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6526 struct sk_buff **pskb,
84b67b27 6527 u32 *entry, u32 *budget,
92cd3a17 6528 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6529{
24f4efd4 6530 struct tg3 *tp = tnapi->tp;
f7ff1987 6531 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6532 dma_addr_t new_addr = 0;
432aa7ed 6533 int ret = 0;
1da177e4 6534
41588ba1
MC
6535 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6536 new_skb = skb_copy(skb, GFP_ATOMIC);
6537 else {
6538 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6539
6540 new_skb = skb_copy_expand(skb,
6541 skb_headroom(skb) + more_headroom,
6542 skb_tailroom(skb), GFP_ATOMIC);
6543 }
6544
1da177e4 6545 if (!new_skb) {
c58ec932
MC
6546 ret = -1;
6547 } else {
6548 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6549 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6550 PCI_DMA_TODEVICE);
6551 /* Make sure the mapping succeeded */
6552 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6553 dev_kfree_skb(new_skb);
c58ec932 6554 ret = -1;
c58ec932 6555 } else {
b9e45482
MC
6556 u32 save_entry = *entry;
6557
92cd3a17
MC
6558 base_flags |= TXD_FLAG_END;
6559
84b67b27
MC
6560 tnapi->tx_buffers[*entry].skb = new_skb;
6561 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6562 mapping, new_addr);
6563
84b67b27 6564 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6565 new_skb->len, base_flags,
6566 mss, vlan)) {
ba1142e4 6567 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6568 dev_kfree_skb(new_skb);
6569 ret = -1;
6570 }
f4188d8a 6571 }
1da177e4
LT
6572 }
6573
6574 dev_kfree_skb(skb);
f7ff1987 6575 *pskb = new_skb;
c58ec932 6576 return ret;
1da177e4
LT
6577}
6578
2ffcc981 6579static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6580
6581/* Use GSO to workaround a rare TSO bug that may be triggered when the
6582 * TSO header is greater than 80 bytes.
6583 */
6584static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6585{
6586 struct sk_buff *segs, *nskb;
f3f3f27e 6587 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6588
6589 /* Estimate the number of fragments in the worst case */
f3f3f27e 6590 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6591 netif_stop_queue(tp->dev);
f65aac16
MC
6592
6593 /* netif_tx_stop_queue() must be done before checking
6594 * checking tx index in tg3_tx_avail() below, because in
6595 * tg3_tx(), we update tx index before checking for
6596 * netif_tx_queue_stopped().
6597 */
6598 smp_mb();
f3f3f27e 6599 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6600 return NETDEV_TX_BUSY;
6601
6602 netif_wake_queue(tp->dev);
52c0fd83
MC
6603 }
6604
6605 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6606 if (IS_ERR(segs))
52c0fd83
MC
6607 goto tg3_tso_bug_end;
6608
6609 do {
6610 nskb = segs;
6611 segs = segs->next;
6612 nskb->next = NULL;
2ffcc981 6613 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6614 } while (segs);
6615
6616tg3_tso_bug_end:
6617 dev_kfree_skb(skb);
6618
6619 return NETDEV_TX_OK;
6620}
52c0fd83 6621
5a6f3074 6622/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6623 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6624 */
2ffcc981 6625static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6626{
6627 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6628 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6629 u32 budget;
432aa7ed 6630 int i = -1, would_hit_hwbug;
90079ce8 6631 dma_addr_t mapping;
24f4efd4
MC
6632 struct tg3_napi *tnapi;
6633 struct netdev_queue *txq;
432aa7ed 6634 unsigned int last;
f4188d8a 6635
24f4efd4
MC
6636 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6637 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6638 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6639 tnapi++;
1da177e4 6640
84b67b27
MC
6641 budget = tg3_tx_avail(tnapi);
6642
00b70504 6643 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6644 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6645 * interrupt. Furthermore, IRQ processing runs lockless so we have
6646 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6647 */
84b67b27 6648 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6649 if (!netif_tx_queue_stopped(txq)) {
6650 netif_tx_stop_queue(txq);
1f064a87
SH
6651
6652 /* This is a hard error, log it. */
5129c3a3
MC
6653 netdev_err(dev,
6654 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6655 }
1da177e4
LT
6656 return NETDEV_TX_BUSY;
6657 }
6658
f3f3f27e 6659 entry = tnapi->tx_prod;
1da177e4 6660 base_flags = 0;
84fa7933 6661 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6662 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6663
be98da6a
MC
6664 mss = skb_shinfo(skb)->gso_size;
6665 if (mss) {
eddc9ec5 6666 struct iphdr *iph;
34195c3d 6667 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6668
6669 if (skb_header_cloned(skb) &&
48855432
ED
6670 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6671 goto drop;
1da177e4 6672
34195c3d 6673 iph = ip_hdr(skb);
ab6a5bb6 6674 tcp_opt_len = tcp_optlen(skb);
1da177e4 6675
02e96080 6676 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6677 hdr_len = skb_headlen(skb) - ETH_HLEN;
6678 } else {
6679 u32 ip_tcp_len;
6680
6681 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6682 hdr_len = ip_tcp_len + tcp_opt_len;
6683
6684 iph->check = 0;
6685 iph->tot_len = htons(mss + hdr_len);
6686 }
6687
52c0fd83 6688 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6689 tg3_flag(tp, TSO_BUG))
de6f31eb 6690 return tg3_tso_bug(tp, skb);
52c0fd83 6691
1da177e4
LT
6692 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6693 TXD_FLAG_CPU_POST_DMA);
6694
63c3a66f
JP
6695 if (tg3_flag(tp, HW_TSO_1) ||
6696 tg3_flag(tp, HW_TSO_2) ||
6697 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6698 tcp_hdr(skb)->check = 0;
1da177e4 6699 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6700 } else
6701 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6702 iph->daddr, 0,
6703 IPPROTO_TCP,
6704 0);
1da177e4 6705
63c3a66f 6706 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6707 mss |= (hdr_len & 0xc) << 12;
6708 if (hdr_len & 0x10)
6709 base_flags |= 0x00000010;
6710 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6711 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6712 mss |= hdr_len << 9;
63c3a66f 6713 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6714 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6715 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6716 int tsflags;
6717
eddc9ec5 6718 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6719 mss |= (tsflags << 11);
6720 }
6721 } else {
eddc9ec5 6722 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6723 int tsflags;
6724
eddc9ec5 6725 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6726 base_flags |= tsflags << 12;
6727 }
6728 }
6729 }
bf933c80 6730
93a700a9
MC
6731 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6732 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6733 base_flags |= TXD_FLAG_JMB_PKT;
6734
92cd3a17
MC
6735 if (vlan_tx_tag_present(skb)) {
6736 base_flags |= TXD_FLAG_VLAN;
6737 vlan = vlan_tx_tag_get(skb);
6738 }
1da177e4 6739
f4188d8a
AD
6740 len = skb_headlen(skb);
6741
6742 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6743 if (pci_dma_mapping_error(tp->pdev, mapping))
6744 goto drop;
6745
90079ce8 6746
f3f3f27e 6747 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6748 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6749
6750 would_hit_hwbug = 0;
6751
63c3a66f 6752 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6753 would_hit_hwbug = 1;
1da177e4 6754
84b67b27 6755 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6756 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6757 mss, vlan)) {
d1a3b737 6758 would_hit_hwbug = 1;
1da177e4 6759 /* Now loop through additional data fragments, and queue them. */
ba1142e4 6760 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6761 u32 tmp_mss = mss;
6762
6763 if (!tg3_flag(tp, HW_TSO_1) &&
6764 !tg3_flag(tp, HW_TSO_2) &&
6765 !tg3_flag(tp, HW_TSO_3))
6766 tmp_mss = 0;
6767
1da177e4
LT
6768 last = skb_shinfo(skb)->nr_frags - 1;
6769 for (i = 0; i <= last; i++) {
6770 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6771
9e903e08 6772 len = skb_frag_size(frag);
dc234d0b 6773 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6774 len, DMA_TO_DEVICE);
1da177e4 6775
f3f3f27e 6776 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6777 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6778 mapping);
5d6bcdfe 6779 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6780 goto dma_error;
1da177e4 6781
b9e45482
MC
6782 if (!budget ||
6783 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6784 len, base_flags |
6785 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6786 tmp_mss, vlan)) {
72f2afb8 6787 would_hit_hwbug = 1;
b9e45482
MC
6788 break;
6789 }
1da177e4
LT
6790 }
6791 }
6792
6793 if (would_hit_hwbug) {
0d681b27 6794 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6795
6796 /* If the workaround fails due to memory/mapping
6797 * failure, silently drop this packet.
6798 */
84b67b27
MC
6799 entry = tnapi->tx_prod;
6800 budget = tg3_tx_avail(tnapi);
f7ff1987 6801 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6802 base_flags, mss, vlan))
48855432 6803 goto drop_nofree;
1da177e4
LT
6804 }
6805
d515b450
RC
6806 skb_tx_timestamp(skb);
6807
1da177e4 6808 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6809 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6810
f3f3f27e
MC
6811 tnapi->tx_prod = entry;
6812 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6813 netif_tx_stop_queue(txq);
f65aac16
MC
6814
6815 /* netif_tx_stop_queue() must be done before checking
6816 * checking tx index in tg3_tx_avail() below, because in
6817 * tg3_tx(), we update tx index before checking for
6818 * netif_tx_queue_stopped().
6819 */
6820 smp_mb();
f3f3f27e 6821 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6822 netif_tx_wake_queue(txq);
51b91468 6823 }
1da177e4 6824
cdd0db05 6825 mmiowb();
1da177e4 6826 return NETDEV_TX_OK;
f4188d8a
AD
6827
6828dma_error:
ba1142e4 6829 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 6830 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
6831drop:
6832 dev_kfree_skb(skb);
6833drop_nofree:
6834 tp->tx_dropped++;
f4188d8a 6835 return NETDEV_TX_OK;
1da177e4
LT
6836}
6837
6e01b20b
MC
6838static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6839{
6840 if (enable) {
6841 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6842 MAC_MODE_PORT_MODE_MASK);
6843
6844 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6845
6846 if (!tg3_flag(tp, 5705_PLUS))
6847 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6848
6849 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6850 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6851 else
6852 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6853 } else {
6854 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6855
6856 if (tg3_flag(tp, 5705_PLUS) ||
6857 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6858 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6859 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6860 }
6861
6862 tw32(MAC_MODE, tp->mac_mode);
6863 udelay(40);
6864}
6865
941ec90f 6866static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 6867{
941ec90f 6868 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
6869
6870 tg3_phy_toggle_apd(tp, false);
6871 tg3_phy_toggle_automdix(tp, 0);
6872
941ec90f
MC
6873 if (extlpbk && tg3_phy_set_extloopbk(tp))
6874 return -EIO;
6875
6876 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
6877 switch (speed) {
6878 case SPEED_10:
6879 break;
6880 case SPEED_100:
6881 bmcr |= BMCR_SPEED100;
6882 break;
6883 case SPEED_1000:
6884 default:
6885 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6886 speed = SPEED_100;
6887 bmcr |= BMCR_SPEED100;
6888 } else {
6889 speed = SPEED_1000;
6890 bmcr |= BMCR_SPEED1000;
6891 }
6892 }
6893
941ec90f
MC
6894 if (extlpbk) {
6895 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6896 tg3_readphy(tp, MII_CTRL1000, &val);
6897 val |= CTL1000_AS_MASTER |
6898 CTL1000_ENABLE_MASTER;
6899 tg3_writephy(tp, MII_CTRL1000, val);
6900 } else {
6901 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6902 MII_TG3_FET_PTEST_TRIM_2;
6903 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6904 }
6905 } else
6906 bmcr |= BMCR_LOOPBACK;
6907
5e5a7f37
MC
6908 tg3_writephy(tp, MII_BMCR, bmcr);
6909
6910 /* The write needs to be flushed for the FETs */
6911 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6912 tg3_readphy(tp, MII_BMCR, &bmcr);
6913
6914 udelay(40);
6915
6916 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6917 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 6918 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
6919 MII_TG3_FET_PTEST_FRC_TX_LINK |
6920 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6921
6922 /* The write needs to be flushed for the AC131 */
6923 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6924 }
6925
6926 /* Reset to prevent losing 1st rx packet intermittently */
6927 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6928 tg3_flag(tp, 5780_CLASS)) {
6929 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6930 udelay(10);
6931 tw32_f(MAC_RX_MODE, tp->rx_mode);
6932 }
6933
6934 mac_mode = tp->mac_mode &
6935 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6936 if (speed == SPEED_1000)
6937 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6938 else
6939 mac_mode |= MAC_MODE_PORT_MODE_MII;
6940
6941 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6942 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6943
6944 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6945 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6946 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6947 mac_mode |= MAC_MODE_LINK_POLARITY;
6948
6949 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6950 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6951 }
6952
6953 tw32(MAC_MODE, mac_mode);
6954 udelay(40);
941ec90f
MC
6955
6956 return 0;
5e5a7f37
MC
6957}
6958
c8f44aff 6959static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
6960{
6961 struct tg3 *tp = netdev_priv(dev);
6962
6963 if (features & NETIF_F_LOOPBACK) {
6964 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6965 return;
6966
06c03c02 6967 spin_lock_bh(&tp->lock);
6e01b20b 6968 tg3_mac_loopback(tp, true);
06c03c02
MB
6969 netif_carrier_on(tp->dev);
6970 spin_unlock_bh(&tp->lock);
6971 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6972 } else {
6973 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6974 return;
6975
06c03c02 6976 spin_lock_bh(&tp->lock);
6e01b20b 6977 tg3_mac_loopback(tp, false);
06c03c02
MB
6978 /* Force link status check */
6979 tg3_setup_phy(tp, 1);
6980 spin_unlock_bh(&tp->lock);
6981 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6982 }
6983}
6984
c8f44aff
MM
6985static netdev_features_t tg3_fix_features(struct net_device *dev,
6986 netdev_features_t features)
dc668910
MM
6987{
6988 struct tg3 *tp = netdev_priv(dev);
6989
63c3a66f 6990 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6991 features &= ~NETIF_F_ALL_TSO;
6992
6993 return features;
6994}
6995
c8f44aff 6996static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 6997{
c8f44aff 6998 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
6999
7000 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7001 tg3_set_loopback(dev, features);
7002
7003 return 0;
7004}
7005
1da177e4
LT
7006static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
7007 int new_mtu)
7008{
7009 dev->mtu = new_mtu;
7010
ef7f5ec0 7011 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 7012 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 7013 netdev_update_features(dev);
63c3a66f 7014 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 7015 } else {
63c3a66f 7016 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 7017 }
ef7f5ec0 7018 } else {
63c3a66f
JP
7019 if (tg3_flag(tp, 5780_CLASS)) {
7020 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
7021 netdev_update_features(dev);
7022 }
63c3a66f 7023 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 7024 }
1da177e4
LT
7025}
7026
7027static int tg3_change_mtu(struct net_device *dev, int new_mtu)
7028{
7029 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 7030 int err;
1da177e4
LT
7031
7032 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
7033 return -EINVAL;
7034
7035 if (!netif_running(dev)) {
7036 /* We'll just catch it later when the
7037 * device is up'd.
7038 */
7039 tg3_set_mtu(dev, tp, new_mtu);
7040 return 0;
7041 }
7042
b02fd9e3
MC
7043 tg3_phy_stop(tp);
7044
1da177e4 7045 tg3_netif_stop(tp);
f47c11ee
DM
7046
7047 tg3_full_lock(tp, 1);
1da177e4 7048
944d980e 7049 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
7050
7051 tg3_set_mtu(dev, tp, new_mtu);
7052
b9ec6c1b 7053 err = tg3_restart_hw(tp, 0);
1da177e4 7054
b9ec6c1b
MC
7055 if (!err)
7056 tg3_netif_start(tp);
1da177e4 7057
f47c11ee 7058 tg3_full_unlock(tp);
1da177e4 7059
b02fd9e3
MC
7060 if (!err)
7061 tg3_phy_start(tp);
7062
b9ec6c1b 7063 return err;
1da177e4
LT
7064}
7065
21f581a5
MC
7066static void tg3_rx_prodring_free(struct tg3 *tp,
7067 struct tg3_rx_prodring_set *tpr)
1da177e4 7068{
1da177e4
LT
7069 int i;
7070
8fea32b9 7071 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7072 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7073 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7074 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7075 tp->rx_pkt_map_sz);
7076
63c3a66f 7077 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7078 for (i = tpr->rx_jmb_cons_idx;
7079 i != tpr->rx_jmb_prod_idx;
2c49a44d 7080 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7081 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7082 TG3_RX_JMB_MAP_SZ);
7083 }
7084 }
7085
2b2cdb65 7086 return;
b196c7e4 7087 }
1da177e4 7088
2c49a44d 7089 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7090 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7091 tp->rx_pkt_map_sz);
1da177e4 7092
63c3a66f 7093 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7094 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7095 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7096 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7097 }
7098}
7099
c6cdf436 7100/* Initialize rx rings for packet processing.
1da177e4
LT
7101 *
7102 * The chip has been shut down and the driver detached from
7103 * the networking, so no interrupts or new tx packets will
7104 * end up in the driver. tp->{tx,}lock are held and thus
7105 * we may not sleep.
7106 */
21f581a5
MC
7107static int tg3_rx_prodring_alloc(struct tg3 *tp,
7108 struct tg3_rx_prodring_set *tpr)
1da177e4 7109{
287be12e 7110 u32 i, rx_pkt_dma_sz;
1da177e4 7111
b196c7e4
MC
7112 tpr->rx_std_cons_idx = 0;
7113 tpr->rx_std_prod_idx = 0;
7114 tpr->rx_jmb_cons_idx = 0;
7115 tpr->rx_jmb_prod_idx = 0;
7116
8fea32b9 7117 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7118 memset(&tpr->rx_std_buffers[0], 0,
7119 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7120 if (tpr->rx_jmb_buffers)
2b2cdb65 7121 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7122 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7123 goto done;
7124 }
7125
1da177e4 7126 /* Zero out all descriptors. */
2c49a44d 7127 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7128
287be12e 7129 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7130 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7131 tp->dev->mtu > ETH_DATA_LEN)
7132 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7133 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7134
1da177e4
LT
7135 /* Initialize invariants of the rings, we only set this
7136 * stuff once. This works because the card does not
7137 * write into the rx buffer posting rings.
7138 */
2c49a44d 7139 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7140 struct tg3_rx_buffer_desc *rxd;
7141
21f581a5 7142 rxd = &tpr->rx_std[i];
287be12e 7143 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7144 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7145 rxd->opaque = (RXD_OPAQUE_RING_STD |
7146 (i << RXD_OPAQUE_INDEX_SHIFT));
7147 }
7148
1da177e4
LT
7149 /* Now allocate fresh SKBs for each rx ring. */
7150 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7151 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7152 netdev_warn(tp->dev,
7153 "Using a smaller RX standard ring. Only "
7154 "%d out of %d buffers were allocated "
7155 "successfully\n", i, tp->rx_pending);
32d8c572 7156 if (i == 0)
cf7a7298 7157 goto initfail;
32d8c572 7158 tp->rx_pending = i;
1da177e4 7159 break;
32d8c572 7160 }
1da177e4
LT
7161 }
7162
63c3a66f 7163 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7164 goto done;
7165
2c49a44d 7166 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7167
63c3a66f 7168 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7169 goto done;
cf7a7298 7170
2c49a44d 7171 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7172 struct tg3_rx_buffer_desc *rxd;
7173
7174 rxd = &tpr->rx_jmb[i].std;
7175 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7176 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7177 RXD_FLAG_JUMBO;
7178 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7179 (i << RXD_OPAQUE_INDEX_SHIFT));
7180 }
7181
7182 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7183 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7184 netdev_warn(tp->dev,
7185 "Using a smaller RX jumbo ring. Only %d "
7186 "out of %d buffers were allocated "
7187 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7188 if (i == 0)
7189 goto initfail;
7190 tp->rx_jumbo_pending = i;
7191 break;
1da177e4
LT
7192 }
7193 }
cf7a7298
MC
7194
7195done:
32d8c572 7196 return 0;
cf7a7298
MC
7197
7198initfail:
21f581a5 7199 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7200 return -ENOMEM;
1da177e4
LT
7201}
7202
21f581a5
MC
7203static void tg3_rx_prodring_fini(struct tg3 *tp,
7204 struct tg3_rx_prodring_set *tpr)
1da177e4 7205{
21f581a5
MC
7206 kfree(tpr->rx_std_buffers);
7207 tpr->rx_std_buffers = NULL;
7208 kfree(tpr->rx_jmb_buffers);
7209 tpr->rx_jmb_buffers = NULL;
7210 if (tpr->rx_std) {
4bae65c8
MC
7211 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7212 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7213 tpr->rx_std = NULL;
1da177e4 7214 }
21f581a5 7215 if (tpr->rx_jmb) {
4bae65c8
MC
7216 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7217 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7218 tpr->rx_jmb = NULL;
1da177e4 7219 }
cf7a7298
MC
7220}
7221
21f581a5
MC
7222static int tg3_rx_prodring_init(struct tg3 *tp,
7223 struct tg3_rx_prodring_set *tpr)
cf7a7298 7224{
2c49a44d
MC
7225 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7226 GFP_KERNEL);
21f581a5 7227 if (!tpr->rx_std_buffers)
cf7a7298
MC
7228 return -ENOMEM;
7229
4bae65c8
MC
7230 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7231 TG3_RX_STD_RING_BYTES(tp),
7232 &tpr->rx_std_mapping,
7233 GFP_KERNEL);
21f581a5 7234 if (!tpr->rx_std)
cf7a7298
MC
7235 goto err_out;
7236
63c3a66f 7237 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7238 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7239 GFP_KERNEL);
7240 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7241 goto err_out;
7242
4bae65c8
MC
7243 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7244 TG3_RX_JMB_RING_BYTES(tp),
7245 &tpr->rx_jmb_mapping,
7246 GFP_KERNEL);
21f581a5 7247 if (!tpr->rx_jmb)
cf7a7298
MC
7248 goto err_out;
7249 }
7250
7251 return 0;
7252
7253err_out:
21f581a5 7254 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7255 return -ENOMEM;
7256}
7257
7258/* Free up pending packets in all rx/tx rings.
7259 *
7260 * The chip has been shut down and the driver detached from
7261 * the networking, so no interrupts or new tx packets will
7262 * end up in the driver. tp->{tx,}lock is not held and we are not
7263 * in an interrupt context and thus may sleep.
7264 */
7265static void tg3_free_rings(struct tg3 *tp)
7266{
f77a6a8e 7267 int i, j;
cf7a7298 7268
f77a6a8e
MC
7269 for (j = 0; j < tp->irq_cnt; j++) {
7270 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7271
8fea32b9 7272 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7273
0c1d0e2b
MC
7274 if (!tnapi->tx_buffers)
7275 continue;
7276
0d681b27
MC
7277 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7278 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7279
0d681b27 7280 if (!skb)
f77a6a8e 7281 continue;
cf7a7298 7282
ba1142e4
MC
7283 tg3_tx_skb_unmap(tnapi, i,
7284 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7285
7286 dev_kfree_skb_any(skb);
7287 }
2b2cdb65 7288 }
cf7a7298
MC
7289}
7290
7291/* Initialize tx/rx rings for packet processing.
7292 *
7293 * The chip has been shut down and the driver detached from
7294 * the networking, so no interrupts or new tx packets will
7295 * end up in the driver. tp->{tx,}lock are held and thus
7296 * we may not sleep.
7297 */
7298static int tg3_init_rings(struct tg3 *tp)
7299{
f77a6a8e 7300 int i;
72334482 7301
cf7a7298
MC
7302 /* Free up all the SKBs. */
7303 tg3_free_rings(tp);
7304
f77a6a8e
MC
7305 for (i = 0; i < tp->irq_cnt; i++) {
7306 struct tg3_napi *tnapi = &tp->napi[i];
7307
7308 tnapi->last_tag = 0;
7309 tnapi->last_irq_tag = 0;
7310 tnapi->hw_status->status = 0;
7311 tnapi->hw_status->status_tag = 0;
7312 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7313
f77a6a8e
MC
7314 tnapi->tx_prod = 0;
7315 tnapi->tx_cons = 0;
0c1d0e2b
MC
7316 if (tnapi->tx_ring)
7317 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7318
7319 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7320 if (tnapi->rx_rcb)
7321 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7322
8fea32b9 7323 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7324 tg3_free_rings(tp);
2b2cdb65 7325 return -ENOMEM;
e4af1af9 7326 }
f77a6a8e 7327 }
72334482 7328
2b2cdb65 7329 return 0;
cf7a7298
MC
7330}
7331
7332/*
7333 * Must not be invoked with interrupt sources disabled and
7334 * the hardware shutdown down.
7335 */
7336static void tg3_free_consistent(struct tg3 *tp)
7337{
f77a6a8e 7338 int i;
898a56f8 7339
f77a6a8e
MC
7340 for (i = 0; i < tp->irq_cnt; i++) {
7341 struct tg3_napi *tnapi = &tp->napi[i];
7342
7343 if (tnapi->tx_ring) {
4bae65c8 7344 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7345 tnapi->tx_ring, tnapi->tx_desc_mapping);
7346 tnapi->tx_ring = NULL;
7347 }
7348
7349 kfree(tnapi->tx_buffers);
7350 tnapi->tx_buffers = NULL;
7351
7352 if (tnapi->rx_rcb) {
4bae65c8
MC
7353 dma_free_coherent(&tp->pdev->dev,
7354 TG3_RX_RCB_RING_BYTES(tp),
7355 tnapi->rx_rcb,
7356 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7357 tnapi->rx_rcb = NULL;
7358 }
7359
8fea32b9
MC
7360 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7361
f77a6a8e 7362 if (tnapi->hw_status) {
4bae65c8
MC
7363 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7364 tnapi->hw_status,
7365 tnapi->status_mapping);
f77a6a8e
MC
7366 tnapi->hw_status = NULL;
7367 }
1da177e4 7368 }
f77a6a8e 7369
1da177e4 7370 if (tp->hw_stats) {
4bae65c8
MC
7371 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7372 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7373 tp->hw_stats = NULL;
7374 }
7375}
7376
7377/*
7378 * Must not be invoked with interrupt sources disabled and
7379 * the hardware shutdown down. Can sleep.
7380 */
7381static int tg3_alloc_consistent(struct tg3 *tp)
7382{
f77a6a8e 7383 int i;
898a56f8 7384
4bae65c8
MC
7385 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7386 sizeof(struct tg3_hw_stats),
7387 &tp->stats_mapping,
7388 GFP_KERNEL);
f77a6a8e 7389 if (!tp->hw_stats)
1da177e4
LT
7390 goto err_out;
7391
f77a6a8e 7392 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7393
f77a6a8e
MC
7394 for (i = 0; i < tp->irq_cnt; i++) {
7395 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7396 struct tg3_hw_status *sblk;
1da177e4 7397
4bae65c8
MC
7398 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7399 TG3_HW_STATUS_SIZE,
7400 &tnapi->status_mapping,
7401 GFP_KERNEL);
f77a6a8e
MC
7402 if (!tnapi->hw_status)
7403 goto err_out;
898a56f8 7404
f77a6a8e 7405 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7406 sblk = tnapi->hw_status;
7407
8fea32b9
MC
7408 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7409 goto err_out;
7410
19cfaecc
MC
7411 /* If multivector TSS is enabled, vector 0 does not handle
7412 * tx interrupts. Don't allocate any resources for it.
7413 */
63c3a66f
JP
7414 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7415 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7416 tnapi->tx_buffers = kzalloc(
7417 sizeof(struct tg3_tx_ring_info) *
7418 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7419 if (!tnapi->tx_buffers)
7420 goto err_out;
7421
4bae65c8
MC
7422 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7423 TG3_TX_RING_BYTES,
7424 &tnapi->tx_desc_mapping,
7425 GFP_KERNEL);
19cfaecc
MC
7426 if (!tnapi->tx_ring)
7427 goto err_out;
7428 }
7429
8d9d7cfc
MC
7430 /*
7431 * When RSS is enabled, the status block format changes
7432 * slightly. The "rx_jumbo_consumer", "reserved",
7433 * and "rx_mini_consumer" members get mapped to the
7434 * other three rx return ring producer indexes.
7435 */
7436 switch (i) {
7437 default:
7438 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7439 break;
7440 case 2:
7441 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7442 break;
7443 case 3:
7444 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7445 break;
7446 case 4:
7447 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7448 break;
7449 }
72334482 7450
0c1d0e2b
MC
7451 /*
7452 * If multivector RSS is enabled, vector 0 does not handle
7453 * rx or tx interrupts. Don't allocate any resources for it.
7454 */
63c3a66f 7455 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7456 continue;
7457
4bae65c8
MC
7458 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7459 TG3_RX_RCB_RING_BYTES(tp),
7460 &tnapi->rx_rcb_mapping,
7461 GFP_KERNEL);
f77a6a8e
MC
7462 if (!tnapi->rx_rcb)
7463 goto err_out;
72334482 7464
f77a6a8e 7465 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7466 }
1da177e4
LT
7467
7468 return 0;
7469
7470err_out:
7471 tg3_free_consistent(tp);
7472 return -ENOMEM;
7473}
7474
7475#define MAX_WAIT_CNT 1000
7476
7477/* To stop a block, clear the enable bit and poll till it
7478 * clears. tp->lock is held.
7479 */
b3b7d6be 7480static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7481{
7482 unsigned int i;
7483 u32 val;
7484
63c3a66f 7485 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7486 switch (ofs) {
7487 case RCVLSC_MODE:
7488 case DMAC_MODE:
7489 case MBFREE_MODE:
7490 case BUFMGR_MODE:
7491 case MEMARB_MODE:
7492 /* We can't enable/disable these bits of the
7493 * 5705/5750, just say success.
7494 */
7495 return 0;
7496
7497 default:
7498 break;
855e1111 7499 }
1da177e4
LT
7500 }
7501
7502 val = tr32(ofs);
7503 val &= ~enable_bit;
7504 tw32_f(ofs, val);
7505
7506 for (i = 0; i < MAX_WAIT_CNT; i++) {
7507 udelay(100);
7508 val = tr32(ofs);
7509 if ((val & enable_bit) == 0)
7510 break;
7511 }
7512
b3b7d6be 7513 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7514 dev_err(&tp->pdev->dev,
7515 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7516 ofs, enable_bit);
1da177e4
LT
7517 return -ENODEV;
7518 }
7519
7520 return 0;
7521}
7522
7523/* tp->lock is held. */
b3b7d6be 7524static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7525{
7526 int i, err;
7527
7528 tg3_disable_ints(tp);
7529
7530 tp->rx_mode &= ~RX_MODE_ENABLE;
7531 tw32_f(MAC_RX_MODE, tp->rx_mode);
7532 udelay(10);
7533
b3b7d6be
DM
7534 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7535 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7536 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7537 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7538 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7539 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7540
7541 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7542 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7543 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7544 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7545 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7546 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7547 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7548
7549 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7550 tw32_f(MAC_MODE, tp->mac_mode);
7551 udelay(40);
7552
7553 tp->tx_mode &= ~TX_MODE_ENABLE;
7554 tw32_f(MAC_TX_MODE, tp->tx_mode);
7555
7556 for (i = 0; i < MAX_WAIT_CNT; i++) {
7557 udelay(100);
7558 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7559 break;
7560 }
7561 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7562 dev_err(&tp->pdev->dev,
7563 "%s timed out, TX_MODE_ENABLE will not clear "
7564 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7565 err |= -ENODEV;
1da177e4
LT
7566 }
7567
e6de8ad1 7568 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7569 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7570 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7571
7572 tw32(FTQ_RESET, 0xffffffff);
7573 tw32(FTQ_RESET, 0x00000000);
7574
b3b7d6be
DM
7575 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7576 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7577
f77a6a8e
MC
7578 for (i = 0; i < tp->irq_cnt; i++) {
7579 struct tg3_napi *tnapi = &tp->napi[i];
7580 if (tnapi->hw_status)
7581 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7582 }
1da177e4
LT
7583 if (tp->hw_stats)
7584 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7585
1da177e4
LT
7586 return err;
7587}
7588
ee6a99b5
MC
7589/* Save PCI command register before chip reset */
7590static void tg3_save_pci_state(struct tg3 *tp)
7591{
8a6eac90 7592 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7593}
7594
7595/* Restore PCI state after chip reset */
7596static void tg3_restore_pci_state(struct tg3 *tp)
7597{
7598 u32 val;
7599
7600 /* Re-enable indirect register accesses. */
7601 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7602 tp->misc_host_ctrl);
7603
7604 /* Set MAX PCI retry to zero. */
7605 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7606 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7607 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7608 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7609 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7610 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7611 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7612 PCISTATE_ALLOW_APE_SHMEM_WR |
7613 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7614 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7615
8a6eac90 7616 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7617
2c55a3d0
MC
7618 if (!tg3_flag(tp, PCI_EXPRESS)) {
7619 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7620 tp->pci_cacheline_sz);
7621 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7622 tp->pci_lat_timer);
114342f2 7623 }
5f5c51e3 7624
ee6a99b5 7625 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7626 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7627 u16 pcix_cmd;
7628
7629 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7630 &pcix_cmd);
7631 pcix_cmd &= ~PCI_X_CMD_ERO;
7632 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7633 pcix_cmd);
7634 }
ee6a99b5 7635
63c3a66f 7636 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7637
7638 /* Chip reset on 5780 will reset MSI enable bit,
7639 * so need to restore it.
7640 */
63c3a66f 7641 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7642 u16 ctrl;
7643
7644 pci_read_config_word(tp->pdev,
7645 tp->msi_cap + PCI_MSI_FLAGS,
7646 &ctrl);
7647 pci_write_config_word(tp->pdev,
7648 tp->msi_cap + PCI_MSI_FLAGS,
7649 ctrl | PCI_MSI_FLAGS_ENABLE);
7650 val = tr32(MSGINT_MODE);
7651 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7652 }
7653 }
7654}
7655
1da177e4
LT
7656/* tp->lock is held. */
7657static int tg3_chip_reset(struct tg3 *tp)
7658{
7659 u32 val;
1ee582d8 7660 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7661 int i, err;
1da177e4 7662
f49639e6
DM
7663 tg3_nvram_lock(tp);
7664
77b483f1
MC
7665 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7666
f49639e6
DM
7667 /* No matching tg3_nvram_unlock() after this because
7668 * chip reset below will undo the nvram lock.
7669 */
7670 tp->nvram_lock_cnt = 0;
1da177e4 7671
ee6a99b5
MC
7672 /* GRC_MISC_CFG core clock reset will clear the memory
7673 * enable bit in PCI register 4 and the MSI enable bit
7674 * on some chips, so we save relevant registers here.
7675 */
7676 tg3_save_pci_state(tp);
7677
d9ab5ad1 7678 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7679 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7680 tw32(GRC_FASTBOOT_PC, 0);
7681
1da177e4
LT
7682 /*
7683 * We must avoid the readl() that normally takes place.
7684 * It locks machines, causes machine checks, and other
7685 * fun things. So, temporarily disable the 5701
7686 * hardware workaround, while we do the reset.
7687 */
1ee582d8
MC
7688 write_op = tp->write32;
7689 if (write_op == tg3_write_flush_reg32)
7690 tp->write32 = tg3_write32;
1da177e4 7691
d18edcb2
MC
7692 /* Prevent the irq handler from reading or writing PCI registers
7693 * during chip reset when the memory enable bit in the PCI command
7694 * register may be cleared. The chip does not generate interrupt
7695 * at this time, but the irq handler may still be called due to irq
7696 * sharing or irqpoll.
7697 */
63c3a66f 7698 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7699 for (i = 0; i < tp->irq_cnt; i++) {
7700 struct tg3_napi *tnapi = &tp->napi[i];
7701 if (tnapi->hw_status) {
7702 tnapi->hw_status->status = 0;
7703 tnapi->hw_status->status_tag = 0;
7704 }
7705 tnapi->last_tag = 0;
7706 tnapi->last_irq_tag = 0;
b8fa2f3a 7707 }
d18edcb2 7708 smp_mb();
4f125f42
MC
7709
7710 for (i = 0; i < tp->irq_cnt; i++)
7711 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7712
255ca311
MC
7713 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7714 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7715 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7716 }
7717
1da177e4
LT
7718 /* do the reset */
7719 val = GRC_MISC_CFG_CORECLK_RESET;
7720
63c3a66f 7721 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7722 /* Force PCIe 1.0a mode */
7723 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7724 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7725 tr32(TG3_PCIE_PHY_TSTCTL) ==
7726 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7727 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7728
1da177e4
LT
7729 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7730 tw32(GRC_MISC_CFG, (1 << 29));
7731 val |= (1 << 29);
7732 }
7733 }
7734
b5d3772c
MC
7735 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7736 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7737 tw32(GRC_VCPU_EXT_CTRL,
7738 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7739 }
7740
f37500d3 7741 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7742 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7743 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7744
1da177e4
LT
7745 tw32(GRC_MISC_CFG, val);
7746
1ee582d8
MC
7747 /* restore 5701 hardware bug workaround write method */
7748 tp->write32 = write_op;
1da177e4
LT
7749
7750 /* Unfortunately, we have to delay before the PCI read back.
7751 * Some 575X chips even will not respond to a PCI cfg access
7752 * when the reset command is given to the chip.
7753 *
7754 * How do these hardware designers expect things to work
7755 * properly if the PCI write is posted for a long period
7756 * of time? It is always necessary to have some method by
7757 * which a register read back can occur to push the write
7758 * out which does the reset.
7759 *
7760 * For most tg3 variants the trick below was working.
7761 * Ho hum...
7762 */
7763 udelay(120);
7764
7765 /* Flush PCI posted writes. The normal MMIO registers
7766 * are inaccessible at this time so this is the only
7767 * way to make this reliably (actually, this is no longer
7768 * the case, see above). I tried to use indirect
7769 * register read/write but this upset some 5701 variants.
7770 */
7771 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7772
7773 udelay(120);
7774
708ebb3a 7775 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7776 u16 val16;
7777
1da177e4
LT
7778 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7779 int i;
7780 u32 cfg_val;
7781
7782 /* Wait for link training to complete. */
7783 for (i = 0; i < 5000; i++)
7784 udelay(100);
7785
7786 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7787 pci_write_config_dword(tp->pdev, 0xc4,
7788 cfg_val | (1 << 15));
7789 }
5e7dfd0f 7790
e7126997
MC
7791 /* Clear the "no snoop" and "relaxed ordering" bits. */
7792 pci_read_config_word(tp->pdev,
708ebb3a 7793 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7794 &val16);
7795 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7796 PCI_EXP_DEVCTL_NOSNOOP_EN);
7797 /*
7798 * Older PCIe devices only support the 128 byte
7799 * MPS setting. Enforce the restriction.
5e7dfd0f 7800 */
63c3a66f 7801 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7802 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7803 pci_write_config_word(tp->pdev,
708ebb3a 7804 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7805 val16);
5e7dfd0f 7806
5e7dfd0f
MC
7807 /* Clear error status */
7808 pci_write_config_word(tp->pdev,
708ebb3a 7809 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7810 PCI_EXP_DEVSTA_CED |
7811 PCI_EXP_DEVSTA_NFED |
7812 PCI_EXP_DEVSTA_FED |
7813 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7814 }
7815
ee6a99b5 7816 tg3_restore_pci_state(tp);
1da177e4 7817
63c3a66f
JP
7818 tg3_flag_clear(tp, CHIP_RESETTING);
7819 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7820
ee6a99b5 7821 val = 0;
63c3a66f 7822 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7823 val = tr32(MEMARB_MODE);
ee6a99b5 7824 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7825
7826 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7827 tg3_stop_fw(tp);
7828 tw32(0x5000, 0x400);
7829 }
7830
7831 tw32(GRC_MODE, tp->grc_mode);
7832
7833 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7834 val = tr32(0xc4);
1da177e4
LT
7835
7836 tw32(0xc4, val | (1 << 15));
7837 }
7838
7839 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7840 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7841 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7842 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7843 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7844 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7845 }
7846
f07e9af3 7847 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7848 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7849 val = tp->mac_mode;
f07e9af3 7850 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7851 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7852 val = tp->mac_mode;
1da177e4 7853 } else
d2394e6b
MC
7854 val = 0;
7855
7856 tw32_f(MAC_MODE, val);
1da177e4
LT
7857 udelay(40);
7858
77b483f1
MC
7859 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7860
7a6f4369
MC
7861 err = tg3_poll_fw(tp);
7862 if (err)
7863 return err;
1da177e4 7864
0a9140cf
MC
7865 tg3_mdio_start(tp);
7866
63c3a66f 7867 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7868 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7869 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7870 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7871 val = tr32(0x7c00);
1da177e4
LT
7872
7873 tw32(0x7c00, val | (1 << 25));
7874 }
7875
d78b59f5
MC
7876 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7877 val = tr32(TG3_CPMU_CLCK_ORIDE);
7878 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7879 }
7880
1da177e4 7881 /* Reprobe ASF enable state. */
63c3a66f
JP
7882 tg3_flag_clear(tp, ENABLE_ASF);
7883 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7884 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7885 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7886 u32 nic_cfg;
7887
7888 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7889 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7890 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7891 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7892 if (tg3_flag(tp, 5750_PLUS))
7893 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7894 }
7895 }
7896
7897 return 0;
7898}
7899
1da177e4 7900/* tp->lock is held. */
944d980e 7901static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7902{
7903 int err;
7904
7905 tg3_stop_fw(tp);
7906
944d980e 7907 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7908
b3b7d6be 7909 tg3_abort_hw(tp, silent);
1da177e4
LT
7910 err = tg3_chip_reset(tp);
7911
daba2a63
MC
7912 __tg3_set_mac_addr(tp, 0);
7913
944d980e
MC
7914 tg3_write_sig_legacy(tp, kind);
7915 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7916
7917 if (err)
7918 return err;
7919
7920 return 0;
7921}
7922
1da177e4
LT
7923static int tg3_set_mac_addr(struct net_device *dev, void *p)
7924{
7925 struct tg3 *tp = netdev_priv(dev);
7926 struct sockaddr *addr = p;
986e0aeb 7927 int err = 0, skip_mac_1 = 0;
1da177e4 7928
f9804ddb
MC
7929 if (!is_valid_ether_addr(addr->sa_data))
7930 return -EINVAL;
7931
1da177e4
LT
7932 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7933
e75f7c90
MC
7934 if (!netif_running(dev))
7935 return 0;
7936
63c3a66f 7937 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7938 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7939
986e0aeb
MC
7940 addr0_high = tr32(MAC_ADDR_0_HIGH);
7941 addr0_low = tr32(MAC_ADDR_0_LOW);
7942 addr1_high = tr32(MAC_ADDR_1_HIGH);
7943 addr1_low = tr32(MAC_ADDR_1_LOW);
7944
7945 /* Skip MAC addr 1 if ASF is using it. */
7946 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7947 !(addr1_high == 0 && addr1_low == 0))
7948 skip_mac_1 = 1;
58712ef9 7949 }
986e0aeb
MC
7950 spin_lock_bh(&tp->lock);
7951 __tg3_set_mac_addr(tp, skip_mac_1);
7952 spin_unlock_bh(&tp->lock);
1da177e4 7953
b9ec6c1b 7954 return err;
1da177e4
LT
7955}
7956
7957/* tp->lock is held. */
7958static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7959 dma_addr_t mapping, u32 maxlen_flags,
7960 u32 nic_addr)
7961{
7962 tg3_write_mem(tp,
7963 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7964 ((u64) mapping >> 32));
7965 tg3_write_mem(tp,
7966 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7967 ((u64) mapping & 0xffffffff));
7968 tg3_write_mem(tp,
7969 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7970 maxlen_flags);
7971
63c3a66f 7972 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7973 tg3_write_mem(tp,
7974 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7975 nic_addr);
7976}
7977
7978static void __tg3_set_rx_mode(struct net_device *);
d244c892 7979static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7980{
b6080e12
MC
7981 int i;
7982
63c3a66f 7983 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7984 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7985 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7986 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7987 } else {
7988 tw32(HOSTCC_TXCOL_TICKS, 0);
7989 tw32(HOSTCC_TXMAX_FRAMES, 0);
7990 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7991 }
b6080e12 7992
63c3a66f 7993 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
7994 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7995 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7996 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7997 } else {
b6080e12
MC
7998 tw32(HOSTCC_RXCOL_TICKS, 0);
7999 tw32(HOSTCC_RXMAX_FRAMES, 0);
8000 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8001 }
b6080e12 8002
63c3a66f 8003 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8004 u32 val = ec->stats_block_coalesce_usecs;
8005
b6080e12
MC
8006 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8007 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8008
15f9850d
DM
8009 if (!netif_carrier_ok(tp->dev))
8010 val = 0;
8011
8012 tw32(HOSTCC_STAT_COAL_TICKS, val);
8013 }
b6080e12
MC
8014
8015 for (i = 0; i < tp->irq_cnt - 1; i++) {
8016 u32 reg;
8017
8018 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8019 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8020 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8021 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8022 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8023 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8024
63c3a66f 8025 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8026 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8027 tw32(reg, ec->tx_coalesce_usecs);
8028 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8029 tw32(reg, ec->tx_max_coalesced_frames);
8030 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8031 tw32(reg, ec->tx_max_coalesced_frames_irq);
8032 }
b6080e12
MC
8033 }
8034
8035 for (; i < tp->irq_max - 1; i++) {
8036 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8037 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8038 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8039
63c3a66f 8040 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8041 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8042 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8043 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8044 }
b6080e12 8045 }
15f9850d 8046}
1da177e4 8047
2d31ecaf
MC
8048/* tp->lock is held. */
8049static void tg3_rings_reset(struct tg3 *tp)
8050{
8051 int i;
f77a6a8e 8052 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8053 struct tg3_napi *tnapi = &tp->napi[0];
8054
8055 /* Disable all transmit rings but the first. */
63c3a66f 8056 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8057 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8058 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8059 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
8060 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8061 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8062 else
8063 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8064
8065 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8066 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8067 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8068 BDINFO_FLAGS_DISABLED);
8069
8070
8071 /* Disable all receive return rings but the first. */
63c3a66f 8072 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8073 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8074 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8075 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
8076 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8077 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
8078 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8079 else
8080 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8081
8082 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8083 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8084 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8085 BDINFO_FLAGS_DISABLED);
8086
8087 /* Disable interrupts */
8088 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8089 tp->napi[0].chk_msi_cnt = 0;
8090 tp->napi[0].last_rx_cons = 0;
8091 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8092
8093 /* Zero mailbox registers. */
63c3a66f 8094 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8095 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8096 tp->napi[i].tx_prod = 0;
8097 tp->napi[i].tx_cons = 0;
63c3a66f 8098 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8099 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8100 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8101 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8102 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8103 tp->napi[i].last_rx_cons = 0;
8104 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8105 }
63c3a66f 8106 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8107 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8108 } else {
8109 tp->napi[0].tx_prod = 0;
8110 tp->napi[0].tx_cons = 0;
8111 tw32_mailbox(tp->napi[0].prodmbox, 0);
8112 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8113 }
2d31ecaf
MC
8114
8115 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8116 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8117 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8118 for (i = 0; i < 16; i++)
8119 tw32_tx_mbox(mbox + i * 8, 0);
8120 }
8121
8122 txrcb = NIC_SRAM_SEND_RCB;
8123 rxrcb = NIC_SRAM_RCV_RET_RCB;
8124
8125 /* Clear status block in ram. */
8126 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8127
8128 /* Set status block DMA address */
8129 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8130 ((u64) tnapi->status_mapping >> 32));
8131 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8132 ((u64) tnapi->status_mapping & 0xffffffff));
8133
f77a6a8e
MC
8134 if (tnapi->tx_ring) {
8135 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8136 (TG3_TX_RING_SIZE <<
8137 BDINFO_FLAGS_MAXLEN_SHIFT),
8138 NIC_SRAM_TX_BUFFER_DESC);
8139 txrcb += TG3_BDINFO_SIZE;
8140 }
8141
8142 if (tnapi->rx_rcb) {
8143 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8144 (tp->rx_ret_ring_mask + 1) <<
8145 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8146 rxrcb += TG3_BDINFO_SIZE;
8147 }
8148
8149 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8150
f77a6a8e
MC
8151 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8152 u64 mapping = (u64)tnapi->status_mapping;
8153 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8154 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8155
8156 /* Clear status block in ram. */
8157 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8158
19cfaecc
MC
8159 if (tnapi->tx_ring) {
8160 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8161 (TG3_TX_RING_SIZE <<
8162 BDINFO_FLAGS_MAXLEN_SHIFT),
8163 NIC_SRAM_TX_BUFFER_DESC);
8164 txrcb += TG3_BDINFO_SIZE;
8165 }
f77a6a8e
MC
8166
8167 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8168 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8169 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8170
8171 stblk += 8;
f77a6a8e
MC
8172 rxrcb += TG3_BDINFO_SIZE;
8173 }
2d31ecaf
MC
8174}
8175
eb07a940
MC
8176static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8177{
8178 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8179
63c3a66f
JP
8180 if (!tg3_flag(tp, 5750_PLUS) ||
8181 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8182 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8183 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8184 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8185 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8186 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8187 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8188 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8189 else
8190 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8191
8192 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8193 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8194
8195 val = min(nic_rep_thresh, host_rep_thresh);
8196 tw32(RCVBDI_STD_THRESH, val);
8197
63c3a66f 8198 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8199 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8200
63c3a66f 8201 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8202 return;
8203
513aa6ea 8204 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8205
8206 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8207
8208 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8209 tw32(RCVBDI_JUMBO_THRESH, val);
8210
63c3a66f 8211 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8212 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8213}
8214
1da177e4 8215/* tp->lock is held. */
8e7a22e3 8216static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8217{
8218 u32 val, rdmac_mode;
8219 int i, err, limit;
8fea32b9 8220 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8221
8222 tg3_disable_ints(tp);
8223
8224 tg3_stop_fw(tp);
8225
8226 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8227
63c3a66f 8228 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8229 tg3_abort_hw(tp, 1);
1da177e4 8230
699c0193
MC
8231 /* Enable MAC control of LPI */
8232 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8233 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8234 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8235 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8236
8237 tw32_f(TG3_CPMU_EEE_CTRL,
8238 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8239
a386b901
MC
8240 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8241 TG3_CPMU_EEEMD_LPI_IN_TX |
8242 TG3_CPMU_EEEMD_LPI_IN_RX |
8243 TG3_CPMU_EEEMD_EEE_ENABLE;
8244
8245 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8246 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8247
63c3a66f 8248 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8249 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8250
8251 tw32_f(TG3_CPMU_EEE_MODE, val);
8252
8253 tw32_f(TG3_CPMU_EEE_DBTMR1,
8254 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8255 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8256
8257 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8258 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8259 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8260 }
8261
603f1173 8262 if (reset_phy)
d4d2c558
MC
8263 tg3_phy_reset(tp);
8264
1da177e4
LT
8265 err = tg3_chip_reset(tp);
8266 if (err)
8267 return err;
8268
8269 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8270
bcb37f6c 8271 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8272 val = tr32(TG3_CPMU_CTRL);
8273 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8274 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8275
8276 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8277 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8278 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8279 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8280
8281 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8282 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8283 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8284 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8285
8286 val = tr32(TG3_CPMU_HST_ACC);
8287 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8288 val |= CPMU_HST_ACC_MACCLK_6_25;
8289 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8290 }
8291
33466d93
MC
8292 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8293 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8294 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8295 PCIE_PWR_MGMT_L1_THRESH_4MS;
8296 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8297
8298 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8299 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8300
8301 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8302
f40386c8
MC
8303 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8304 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8305 }
8306
63c3a66f 8307 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8308 u32 grc_mode = tr32(GRC_MODE);
8309
8310 /* Access the lower 1K of PL PCIE block registers. */
8311 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8312 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8313
8314 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8315 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8316 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8317
8318 tw32(GRC_MODE, grc_mode);
8319 }
8320
5093eedc
MC
8321 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8322 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8323 u32 grc_mode = tr32(GRC_MODE);
cea46462 8324
5093eedc
MC
8325 /* Access the lower 1K of PL PCIE block registers. */
8326 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8327 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8328
5093eedc
MC
8329 val = tr32(TG3_PCIE_TLDLPL_PORT +
8330 TG3_PCIE_PL_LO_PHYCTL5);
8331 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8332 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8333
5093eedc
MC
8334 tw32(GRC_MODE, grc_mode);
8335 }
a977dbe8 8336
1ff30a59
MC
8337 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8338 u32 grc_mode = tr32(GRC_MODE);
8339
8340 /* Access the lower 1K of DL PCIE block registers. */
8341 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8342 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8343
8344 val = tr32(TG3_PCIE_TLDLPL_PORT +
8345 TG3_PCIE_DL_LO_FTSMAX);
8346 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8347 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8348 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8349
8350 tw32(GRC_MODE, grc_mode);
8351 }
8352
a977dbe8
MC
8353 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8354 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8355 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8356 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8357 }
8358
1da177e4
LT
8359 /* This works around an issue with Athlon chipsets on
8360 * B3 tigon3 silicon. This bit has no effect on any
8361 * other revision. But do not set this on PCI Express
795d01c5 8362 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8363 */
63c3a66f
JP
8364 if (!tg3_flag(tp, CPMU_PRESENT)) {
8365 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8366 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8367 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8368 }
1da177e4
LT
8369
8370 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8371 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8372 val = tr32(TG3PCI_PCISTATE);
8373 val |= PCISTATE_RETRY_SAME_DMA;
8374 tw32(TG3PCI_PCISTATE, val);
8375 }
8376
63c3a66f 8377 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8378 /* Allow reads and writes to the
8379 * APE register and memory space.
8380 */
8381 val = tr32(TG3PCI_PCISTATE);
8382 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8383 PCISTATE_ALLOW_APE_SHMEM_WR |
8384 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8385 tw32(TG3PCI_PCISTATE, val);
8386 }
8387
1da177e4
LT
8388 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8389 /* Enable some hw fixes. */
8390 val = tr32(TG3PCI_MSI_DATA);
8391 val |= (1 << 26) | (1 << 28) | (1 << 29);
8392 tw32(TG3PCI_MSI_DATA, val);
8393 }
8394
8395 /* Descriptor ring init may make accesses to the
8396 * NIC SRAM area to setup the TX descriptors, so we
8397 * can only do this after the hardware has been
8398 * successfully reset.
8399 */
32d8c572
MC
8400 err = tg3_init_rings(tp);
8401 if (err)
8402 return err;
1da177e4 8403
63c3a66f 8404 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8405 val = tr32(TG3PCI_DMA_RW_CTRL) &
8406 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8407 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8408 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8409 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8410 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8411 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8412 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8413 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8414 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8415 /* This value is determined during the probe time DMA
8416 * engine test, tg3_test_dma.
8417 */
8418 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8419 }
1da177e4
LT
8420
8421 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8422 GRC_MODE_4X_NIC_SEND_RINGS |
8423 GRC_MODE_NO_TX_PHDR_CSUM |
8424 GRC_MODE_NO_RX_PHDR_CSUM);
8425 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8426
8427 /* Pseudo-header checksum is done by hardware logic and not
8428 * the offload processers, so make the chip do the pseudo-
8429 * header checksums on receive. For transmit it is more
8430 * convenient to do the pseudo-header checksum in software
8431 * as Linux does that on transmit for us in all cases.
8432 */
8433 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8434
8435 tw32(GRC_MODE,
8436 tp->grc_mode |
8437 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8438
8439 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8440 val = tr32(GRC_MISC_CFG);
8441 val &= ~0xff;
8442 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8443 tw32(GRC_MISC_CFG, val);
8444
8445 /* Initialize MBUF/DESC pool. */
63c3a66f 8446 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8447 /* Do nothing. */
8448 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8449 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8450 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8451 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8452 else
8453 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8454 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8455 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8456 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8457 int fw_len;
8458
077f849d 8459 fw_len = tp->fw_len;
1da177e4
LT
8460 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8461 tw32(BUFMGR_MB_POOL_ADDR,
8462 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8463 tw32(BUFMGR_MB_POOL_SIZE,
8464 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8465 }
1da177e4 8466
0f893dc6 8467 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8468 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8469 tp->bufmgr_config.mbuf_read_dma_low_water);
8470 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8471 tp->bufmgr_config.mbuf_mac_rx_low_water);
8472 tw32(BUFMGR_MB_HIGH_WATER,
8473 tp->bufmgr_config.mbuf_high_water);
8474 } else {
8475 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8476 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8477 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8478 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8479 tw32(BUFMGR_MB_HIGH_WATER,
8480 tp->bufmgr_config.mbuf_high_water_jumbo);
8481 }
8482 tw32(BUFMGR_DMA_LOW_WATER,
8483 tp->bufmgr_config.dma_low_water);
8484 tw32(BUFMGR_DMA_HIGH_WATER,
8485 tp->bufmgr_config.dma_high_water);
8486
d309a46e
MC
8487 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8488 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8489 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8490 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8491 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8492 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8493 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8494 tw32(BUFMGR_MODE, val);
1da177e4
LT
8495 for (i = 0; i < 2000; i++) {
8496 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8497 break;
8498 udelay(10);
8499 }
8500 if (i >= 2000) {
05dbe005 8501 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8502 return -ENODEV;
8503 }
8504
eb07a940
MC
8505 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8506 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8507
eb07a940 8508 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8509
8510 /* Initialize TG3_BDINFO's at:
8511 * RCVDBDI_STD_BD: standard eth size rx ring
8512 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8513 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8514 *
8515 * like so:
8516 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8517 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8518 * ring attribute flags
8519 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8520 *
8521 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8522 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8523 *
8524 * The size of each ring is fixed in the firmware, but the location is
8525 * configurable.
8526 */
8527 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8528 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8529 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8530 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8531 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8532 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8533 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8534
fdb72b38 8535 /* Disable the mini ring */
63c3a66f 8536 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8537 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8538 BDINFO_FLAGS_DISABLED);
8539
fdb72b38
MC
8540 /* Program the jumbo buffer descriptor ring control
8541 * blocks on those devices that have them.
8542 */
a0512944 8543 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8544 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8545
63c3a66f 8546 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8547 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8548 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8549 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8550 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8551 val = TG3_RX_JMB_RING_SIZE(tp) <<
8552 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8553 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8554 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8555 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8556 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8557 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8558 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8559 } else {
8560 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8561 BDINFO_FLAGS_DISABLED);
8562 }
8563
63c3a66f 8564 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8565 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8566 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8567 val |= (TG3_RX_STD_DMA_SZ << 2);
8568 } else
04380d40 8569 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8570 } else
de9f5230 8571 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8572
8573 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8574
411da640 8575 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8576 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8577
63c3a66f
JP
8578 tpr->rx_jmb_prod_idx =
8579 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8580 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8581
2d31ecaf
MC
8582 tg3_rings_reset(tp);
8583
1da177e4 8584 /* Initialize MAC address and backoff seed. */
986e0aeb 8585 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8586
8587 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8588 tw32(MAC_RX_MTU_SIZE,
8589 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8590
8591 /* The slot time is changed by tg3_setup_phy if we
8592 * run at gigabit with half duplex.
8593 */
f2096f94
MC
8594 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8595 (6 << TX_LENGTHS_IPG_SHIFT) |
8596 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8597
8598 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8599 val |= tr32(MAC_TX_LENGTHS) &
8600 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8601 TX_LENGTHS_CNT_DWN_VAL_MSK);
8602
8603 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8604
8605 /* Receive rules. */
8606 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8607 tw32(RCVLPC_CONFIG, 0x0181);
8608
8609 /* Calculate RDMAC_MODE setting early, we need it to determine
8610 * the RCVLPC_STATE_ENABLE mask.
8611 */
8612 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8613 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8614 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8615 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8616 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8617
deabaac8 8618 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8619 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8620
57e6983c 8621 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8622 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8623 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8624 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8625 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8626 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8627
c5908939
MC
8628 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8629 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8630 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8631 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8632 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8633 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8634 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8635 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8636 }
8637 }
8638
63c3a66f 8639 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8640 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8641
63c3a66f
JP
8642 if (tg3_flag(tp, HW_TSO_1) ||
8643 tg3_flag(tp, HW_TSO_2) ||
8644 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8645 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8646
108a6c16 8647 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8648 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8649 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8650 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8651
f2096f94
MC
8652 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8653 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8654
41a8a7ee
MC
8655 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8656 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8657 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8658 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8659 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8660 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8662 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8663 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8664 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8665 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8666 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8667 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8668 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8669 }
41a8a7ee
MC
8670 tw32(TG3_RDMA_RSRVCTRL_REG,
8671 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8672 }
8673
d78b59f5
MC
8674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8675 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8676 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8677 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8678 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8679 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8680 }
8681
1da177e4 8682 /* Receive/send statistics. */
63c3a66f 8683 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8684 val = tr32(RCVLPC_STATS_ENABLE);
8685 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8686 tw32(RCVLPC_STATS_ENABLE, val);
8687 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8688 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8689 val = tr32(RCVLPC_STATS_ENABLE);
8690 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8691 tw32(RCVLPC_STATS_ENABLE, val);
8692 } else {
8693 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8694 }
8695 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8696 tw32(SNDDATAI_STATSENAB, 0xffffff);
8697 tw32(SNDDATAI_STATSCTRL,
8698 (SNDDATAI_SCTRL_ENABLE |
8699 SNDDATAI_SCTRL_FASTUPD));
8700
8701 /* Setup host coalescing engine. */
8702 tw32(HOSTCC_MODE, 0);
8703 for (i = 0; i < 2000; i++) {
8704 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8705 break;
8706 udelay(10);
8707 }
8708
d244c892 8709 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8710
63c3a66f 8711 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8712 /* Status/statistics block address. See tg3_timer,
8713 * the tg3_periodic_fetch_stats call there, and
8714 * tg3_get_stats to see how this works for 5705/5750 chips.
8715 */
1da177e4
LT
8716 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8717 ((u64) tp->stats_mapping >> 32));
8718 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8719 ((u64) tp->stats_mapping & 0xffffffff));
8720 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8721
1da177e4 8722 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8723
8724 /* Clear statistics and status block memory areas */
8725 for (i = NIC_SRAM_STATS_BLK;
8726 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8727 i += sizeof(u32)) {
8728 tg3_write_mem(tp, i, 0);
8729 udelay(40);
8730 }
1da177e4
LT
8731 }
8732
8733 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8734
8735 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8736 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8737 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8738 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8739
f07e9af3
MC
8740 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8741 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8742 /* reset to prevent losing 1st rx packet intermittently */
8743 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8744 udelay(10);
8745 }
8746
3bda1258 8747 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8748 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8749 MAC_MODE_FHDE_ENABLE;
8750 if (tg3_flag(tp, ENABLE_APE))
8751 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8752 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8753 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8754 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8755 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8756 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8757 udelay(40);
8758
314fba34 8759 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8760 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8761 * register to preserve the GPIO settings for LOMs. The GPIOs,
8762 * whether used as inputs or outputs, are set by boot code after
8763 * reset.
8764 */
63c3a66f 8765 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8766 u32 gpio_mask;
8767
9d26e213
MC
8768 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8769 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8770 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8771
8772 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8773 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8774 GRC_LCLCTRL_GPIO_OUTPUT3;
8775
af36e6b6
MC
8776 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8777 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8778
aaf84465 8779 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8780 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8781
8782 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8783 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8784 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8785 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8786 }
1da177e4
LT
8787 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8788 udelay(100);
8789
63c3a66f 8790 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8791 val = tr32(MSGINT_MODE);
8792 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
5b39de91
MC
8793 if (!tg3_flag(tp, 1SHOT_MSI))
8794 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
8795 tw32(MSGINT_MODE, val);
8796 }
8797
63c3a66f 8798 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8799 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8800 udelay(40);
8801 }
8802
8803 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8804 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8805 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8806 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8807 WDMAC_MODE_LNGREAD_ENAB);
8808
c5908939
MC
8809 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8810 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8811 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8812 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8813 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8814 /* nothing */
8815 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8816 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8817 val |= WDMAC_MODE_RX_ACCEL;
8818 }
8819 }
8820
d9ab5ad1 8821 /* Enable host coalescing bug fix */
63c3a66f 8822 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8823 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8824
788a035e
MC
8825 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8826 val |= WDMAC_MODE_BURST_ALL_DATA;
8827
1da177e4
LT
8828 tw32_f(WDMAC_MODE, val);
8829 udelay(40);
8830
63c3a66f 8831 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8832 u16 pcix_cmd;
8833
8834 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8835 &pcix_cmd);
1da177e4 8836 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8837 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8838 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8839 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8840 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8841 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8842 }
9974a356
MC
8843 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8844 pcix_cmd);
1da177e4
LT
8845 }
8846
8847 tw32_f(RDMAC_MODE, rdmac_mode);
8848 udelay(40);
8849
8850 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8851 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8852 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8853
8854 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8855 tw32(SNDDATAC_MODE,
8856 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8857 else
8858 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8859
1da177e4
LT
8860 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8861 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8862 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8863 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8864 val |= RCVDBDI_MODE_LRG_RING_SZ;
8865 tw32(RCVDBDI_MODE, val);
1da177e4 8866 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8867 if (tg3_flag(tp, HW_TSO_1) ||
8868 tg3_flag(tp, HW_TSO_2) ||
8869 tg3_flag(tp, HW_TSO_3))
1da177e4 8870 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8871 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8872 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8873 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8874 tw32(SNDBDI_MODE, val);
1da177e4
LT
8875 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8876
8877 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8878 err = tg3_load_5701_a0_firmware_fix(tp);
8879 if (err)
8880 return err;
8881 }
8882
63c3a66f 8883 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8884 err = tg3_load_tso_firmware(tp);
8885 if (err)
8886 return err;
8887 }
1da177e4
LT
8888
8889 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8890
63c3a66f 8891 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8892 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8893 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8894
8895 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8896 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8897 tp->tx_mode &= ~val;
8898 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8899 }
8900
1da177e4
LT
8901 tw32_f(MAC_TX_MODE, tp->tx_mode);
8902 udelay(100);
8903
63c3a66f 8904 if (tg3_flag(tp, ENABLE_RSS)) {
9d53fa12 8905 int i = 0;
baf8a94a 8906 u32 reg = MAC_RSS_INDIR_TBL_0;
baf8a94a 8907
9d53fa12
MC
8908 if (tp->irq_cnt == 2) {
8909 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8910 tw32(reg, 0x0);
8911 reg += 4;
8912 }
8913 } else {
8914 u32 val;
baf8a94a 8915
9d53fa12
MC
8916 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8917 val = i % (tp->irq_cnt - 1);
8918 i++;
8919 for (; i % 8; i++) {
8920 val <<= 4;
8921 val |= (i % (tp->irq_cnt - 1));
8922 }
baf8a94a
MC
8923 tw32(reg, val);
8924 reg += 4;
8925 }
8926 }
8927
8928 /* Setup the "secret" hash key. */
8929 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8930 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8931 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8932 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8933 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8934 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8935 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8936 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8937 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8938 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8939 }
8940
1da177e4 8941 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8942 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8943 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8944
63c3a66f 8945 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8946 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8947 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8948 RX_MODE_RSS_IPV6_HASH_EN |
8949 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8950 RX_MODE_RSS_IPV4_HASH_EN |
8951 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8952
1da177e4
LT
8953 tw32_f(MAC_RX_MODE, tp->rx_mode);
8954 udelay(10);
8955
1da177e4
LT
8956 tw32(MAC_LED_CTRL, tp->led_ctrl);
8957
8958 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8959 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8960 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8961 udelay(10);
8962 }
8963 tw32_f(MAC_RX_MODE, tp->rx_mode);
8964 udelay(10);
8965
f07e9af3 8966 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8967 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8968 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8969 /* Set drive transmission level to 1.2V */
8970 /* only if the signal pre-emphasis bit is not set */
8971 val = tr32(MAC_SERDES_CFG);
8972 val &= 0xfffff000;
8973 val |= 0x880;
8974 tw32(MAC_SERDES_CFG, val);
8975 }
8976 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8977 tw32(MAC_SERDES_CFG, 0x616000);
8978 }
8979
8980 /* Prevent chip from dropping frames when flow control
8981 * is enabled.
8982 */
666bc831
MC
8983 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8984 val = 1;
8985 else
8986 val = 2;
8987 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8988
8989 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8990 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 8991 /* Use hardware link auto-negotiation */
63c3a66f 8992 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
8993 }
8994
f07e9af3 8995 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 8996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
8997 u32 tmp;
8998
8999 tmp = tr32(SERDES_RX_CTRL);
9000 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9001 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9002 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9003 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9004 }
9005
63c3a66f 9006 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
9007 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9008 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
9009 tp->link_config.speed = tp->link_config.orig_speed;
9010 tp->link_config.duplex = tp->link_config.orig_duplex;
9011 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9012 }
1da177e4 9013
dd477003
MC
9014 err = tg3_setup_phy(tp, 0);
9015 if (err)
9016 return err;
1da177e4 9017
f07e9af3
MC
9018 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9019 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9020 u32 tmp;
9021
9022 /* Clear CRC stats. */
9023 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9024 tg3_writephy(tp, MII_TG3_TEST1,
9025 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9026 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9027 }
1da177e4
LT
9028 }
9029 }
9030
9031 __tg3_set_rx_mode(tp->dev);
9032
9033 /* Initialize receive rules. */
9034 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9035 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9036 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9037 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9038
63c3a66f 9039 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9040 limit = 8;
9041 else
9042 limit = 16;
63c3a66f 9043 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9044 limit -= 4;
9045 switch (limit) {
9046 case 16:
9047 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9048 case 15:
9049 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9050 case 14:
9051 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9052 case 13:
9053 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9054 case 12:
9055 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9056 case 11:
9057 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9058 case 10:
9059 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9060 case 9:
9061 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9062 case 8:
9063 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9064 case 7:
9065 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9066 case 6:
9067 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9068 case 5:
9069 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9070 case 4:
9071 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9072 case 3:
9073 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9074 case 2:
9075 case 1:
9076
9077 default:
9078 break;
855e1111 9079 }
1da177e4 9080
63c3a66f 9081 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9082 /* Write our heartbeat update interval to APE. */
9083 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9084 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9085
1da177e4
LT
9086 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9087
1da177e4
LT
9088 return 0;
9089}
9090
9091/* Called at device open time to get the chip ready for
9092 * packet processing. Invoked with tp->lock held.
9093 */
8e7a22e3 9094static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9095{
1da177e4
LT
9096 tg3_switch_clocks(tp);
9097
9098 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9099
2f751b67 9100 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9101}
9102
9103#define TG3_STAT_ADD32(PSTAT, REG) \
9104do { u32 __val = tr32(REG); \
9105 (PSTAT)->low += __val; \
9106 if ((PSTAT)->low < __val) \
9107 (PSTAT)->high += 1; \
9108} while (0)
9109
9110static void tg3_periodic_fetch_stats(struct tg3 *tp)
9111{
9112 struct tg3_hw_stats *sp = tp->hw_stats;
9113
9114 if (!netif_carrier_ok(tp->dev))
9115 return;
9116
9117 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9118 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9119 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9120 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9121 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9122 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9123 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9124 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9125 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9126 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9127 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9128 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9129 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9130
9131 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9132 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9133 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9134 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9135 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9136 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9137 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9138 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9139 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9140 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9141 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9142 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9143 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9144 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9145
9146 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9147 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9148 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9149 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9150 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9151 } else {
9152 u32 val = tr32(HOSTCC_FLOW_ATTN);
9153 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9154 if (val) {
9155 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9156 sp->rx_discards.low += val;
9157 if (sp->rx_discards.low < val)
9158 sp->rx_discards.high += 1;
9159 }
9160 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9161 }
463d305b 9162 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9163}
9164
0e6cf6a9
MC
9165static void tg3_chk_missed_msi(struct tg3 *tp)
9166{
9167 u32 i;
9168
9169 for (i = 0; i < tp->irq_cnt; i++) {
9170 struct tg3_napi *tnapi = &tp->napi[i];
9171
9172 if (tg3_has_work(tnapi)) {
9173 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9174 tnapi->last_tx_cons == tnapi->tx_cons) {
9175 if (tnapi->chk_msi_cnt < 1) {
9176 tnapi->chk_msi_cnt++;
9177 return;
9178 }
7f230735 9179 tg3_msi(0, tnapi);
0e6cf6a9
MC
9180 }
9181 }
9182 tnapi->chk_msi_cnt = 0;
9183 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9184 tnapi->last_tx_cons = tnapi->tx_cons;
9185 }
9186}
9187
1da177e4
LT
9188static void tg3_timer(unsigned long __opaque)
9189{
9190 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9191
5b190624 9192 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9193 goto restart_timer;
9194
f47c11ee 9195 spin_lock(&tp->lock);
1da177e4 9196
0e6cf6a9
MC
9197 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9198 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9199 tg3_chk_missed_msi(tp);
9200
63c3a66f 9201 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9202 /* All of this garbage is because when using non-tagged
9203 * IRQ status the mailbox/status_block protocol the chip
9204 * uses with the cpu is race prone.
9205 */
898a56f8 9206 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9207 tw32(GRC_LOCAL_CTRL,
9208 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9209 } else {
9210 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9211 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9212 }
1da177e4 9213
fac9b83e 9214 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9215 spin_unlock(&tp->lock);
db219973 9216 tg3_reset_task_schedule(tp);
5b190624 9217 goto restart_timer;
fac9b83e 9218 }
1da177e4
LT
9219 }
9220
1da177e4
LT
9221 /* This part only runs once per second. */
9222 if (!--tp->timer_counter) {
63c3a66f 9223 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9224 tg3_periodic_fetch_stats(tp);
9225
b0c5943f
MC
9226 if (tp->setlpicnt && !--tp->setlpicnt)
9227 tg3_phy_eee_enable(tp);
52b02d04 9228
63c3a66f 9229 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9230 u32 mac_stat;
9231 int phy_event;
9232
9233 mac_stat = tr32(MAC_STATUS);
9234
9235 phy_event = 0;
f07e9af3 9236 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9237 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9238 phy_event = 1;
9239 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9240 phy_event = 1;
9241
9242 if (phy_event)
9243 tg3_setup_phy(tp, 0);
63c3a66f 9244 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9245 u32 mac_stat = tr32(MAC_STATUS);
9246 int need_setup = 0;
9247
9248 if (netif_carrier_ok(tp->dev) &&
9249 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9250 need_setup = 1;
9251 }
be98da6a 9252 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9253 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9254 MAC_STATUS_SIGNAL_DET))) {
9255 need_setup = 1;
9256 }
9257 if (need_setup) {
3d3ebe74
MC
9258 if (!tp->serdes_counter) {
9259 tw32_f(MAC_MODE,
9260 (tp->mac_mode &
9261 ~MAC_MODE_PORT_MODE_MASK));
9262 udelay(40);
9263 tw32_f(MAC_MODE, tp->mac_mode);
9264 udelay(40);
9265 }
1da177e4
LT
9266 tg3_setup_phy(tp, 0);
9267 }
f07e9af3 9268 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9269 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9270 tg3_serdes_parallel_detect(tp);
57d8b880 9271 }
1da177e4
LT
9272
9273 tp->timer_counter = tp->timer_multiplier;
9274 }
9275
130b8e4d
MC
9276 /* Heartbeat is only sent once every 2 seconds.
9277 *
9278 * The heartbeat is to tell the ASF firmware that the host
9279 * driver is still alive. In the event that the OS crashes,
9280 * ASF needs to reset the hardware to free up the FIFO space
9281 * that may be filled with rx packets destined for the host.
9282 * If the FIFO is full, ASF will no longer function properly.
9283 *
9284 * Unintended resets have been reported on real time kernels
9285 * where the timer doesn't run on time. Netpoll will also have
9286 * same problem.
9287 *
9288 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9289 * to check the ring condition when the heartbeat is expiring
9290 * before doing the reset. This will prevent most unintended
9291 * resets.
9292 */
1da177e4 9293 if (!--tp->asf_counter) {
63c3a66f 9294 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9295 tg3_wait_for_event_ack(tp);
9296
bbadf503 9297 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9298 FWCMD_NICDRV_ALIVE3);
bbadf503 9299 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9300 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9301 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9302
9303 tg3_generate_fw_event(tp);
1da177e4
LT
9304 }
9305 tp->asf_counter = tp->asf_multiplier;
9306 }
9307
f47c11ee 9308 spin_unlock(&tp->lock);
1da177e4 9309
f475f163 9310restart_timer:
1da177e4
LT
9311 tp->timer.expires = jiffies + tp->timer_offset;
9312 add_timer(&tp->timer);
9313}
9314
4f125f42 9315static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9316{
7d12e780 9317 irq_handler_t fn;
fcfa0a32 9318 unsigned long flags;
4f125f42
MC
9319 char *name;
9320 struct tg3_napi *tnapi = &tp->napi[irq_num];
9321
9322 if (tp->irq_cnt == 1)
9323 name = tp->dev->name;
9324 else {
9325 name = &tnapi->irq_lbl[0];
9326 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9327 name[IFNAMSIZ-1] = 0;
9328 }
fcfa0a32 9329
63c3a66f 9330 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9331 fn = tg3_msi;
63c3a66f 9332 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9333 fn = tg3_msi_1shot;
ab392d2d 9334 flags = 0;
fcfa0a32
MC
9335 } else {
9336 fn = tg3_interrupt;
63c3a66f 9337 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9338 fn = tg3_interrupt_tagged;
ab392d2d 9339 flags = IRQF_SHARED;
fcfa0a32 9340 }
4f125f42
MC
9341
9342 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9343}
9344
7938109f
MC
9345static int tg3_test_interrupt(struct tg3 *tp)
9346{
09943a18 9347 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9348 struct net_device *dev = tp->dev;
b16250e3 9349 int err, i, intr_ok = 0;
f6eb9b1f 9350 u32 val;
7938109f 9351
d4bc3927
MC
9352 if (!netif_running(dev))
9353 return -ENODEV;
9354
7938109f
MC
9355 tg3_disable_ints(tp);
9356
4f125f42 9357 free_irq(tnapi->irq_vec, tnapi);
7938109f 9358
f6eb9b1f
MC
9359 /*
9360 * Turn off MSI one shot mode. Otherwise this test has no
9361 * observable way to know whether the interrupt was delivered.
9362 */
3aa1cdf8 9363 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9364 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9365 tw32(MSGINT_MODE, val);
9366 }
9367
4f125f42 9368 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9369 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9370 if (err)
9371 return err;
9372
898a56f8 9373 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9374 tg3_enable_ints(tp);
9375
9376 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9377 tnapi->coal_now);
7938109f
MC
9378
9379 for (i = 0; i < 5; i++) {
b16250e3
MC
9380 u32 int_mbox, misc_host_ctrl;
9381
898a56f8 9382 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9383 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9384
9385 if ((int_mbox != 0) ||
9386 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9387 intr_ok = 1;
7938109f 9388 break;
b16250e3
MC
9389 }
9390
3aa1cdf8
MC
9391 if (tg3_flag(tp, 57765_PLUS) &&
9392 tnapi->hw_status->status_tag != tnapi->last_tag)
9393 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9394
7938109f
MC
9395 msleep(10);
9396 }
9397
9398 tg3_disable_ints(tp);
9399
4f125f42 9400 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9401
4f125f42 9402 err = tg3_request_irq(tp, 0);
7938109f
MC
9403
9404 if (err)
9405 return err;
9406
f6eb9b1f
MC
9407 if (intr_ok) {
9408 /* Reenable MSI one shot mode. */
5b39de91 9409 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9410 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9411 tw32(MSGINT_MODE, val);
9412 }
7938109f 9413 return 0;
f6eb9b1f 9414 }
7938109f
MC
9415
9416 return -EIO;
9417}
9418
9419/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9420 * successfully restored
9421 */
9422static int tg3_test_msi(struct tg3 *tp)
9423{
7938109f
MC
9424 int err;
9425 u16 pci_cmd;
9426
63c3a66f 9427 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9428 return 0;
9429
9430 /* Turn off SERR reporting in case MSI terminates with Master
9431 * Abort.
9432 */
9433 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9434 pci_write_config_word(tp->pdev, PCI_COMMAND,
9435 pci_cmd & ~PCI_COMMAND_SERR);
9436
9437 err = tg3_test_interrupt(tp);
9438
9439 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9440
9441 if (!err)
9442 return 0;
9443
9444 /* other failures */
9445 if (err != -EIO)
9446 return err;
9447
9448 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9449 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9450 "to INTx mode. Please report this failure to the PCI "
9451 "maintainer and include system chipset information\n");
7938109f 9452
4f125f42 9453 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9454
7938109f
MC
9455 pci_disable_msi(tp->pdev);
9456
63c3a66f 9457 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9458 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9459
4f125f42 9460 err = tg3_request_irq(tp, 0);
7938109f
MC
9461 if (err)
9462 return err;
9463
9464 /* Need to reset the chip because the MSI cycle may have terminated
9465 * with Master Abort.
9466 */
f47c11ee 9467 tg3_full_lock(tp, 1);
7938109f 9468
944d980e 9469 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9470 err = tg3_init_hw(tp, 1);
7938109f 9471
f47c11ee 9472 tg3_full_unlock(tp);
7938109f
MC
9473
9474 if (err)
4f125f42 9475 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9476
9477 return err;
9478}
9479
9e9fd12d
MC
9480static int tg3_request_firmware(struct tg3 *tp)
9481{
9482 const __be32 *fw_data;
9483
9484 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9485 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9486 tp->fw_needed);
9e9fd12d
MC
9487 return -ENOENT;
9488 }
9489
9490 fw_data = (void *)tp->fw->data;
9491
9492 /* Firmware blob starts with version numbers, followed by
9493 * start address and _full_ length including BSS sections
9494 * (which must be longer than the actual data, of course
9495 */
9496
9497 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9498 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9499 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9500 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9501 release_firmware(tp->fw);
9502 tp->fw = NULL;
9503 return -EINVAL;
9504 }
9505
9506 /* We no longer need firmware; we have it. */
9507 tp->fw_needed = NULL;
9508 return 0;
9509}
9510
679563f4
MC
9511static bool tg3_enable_msix(struct tg3 *tp)
9512{
9513 int i, rc, cpus = num_online_cpus();
9514 struct msix_entry msix_ent[tp->irq_max];
9515
9516 if (cpus == 1)
9517 /* Just fallback to the simpler MSI mode. */
9518 return false;
9519
9520 /*
9521 * We want as many rx rings enabled as there are cpus.
9522 * The first MSIX vector only deals with link interrupts, etc,
9523 * so we add one to the number of vectors we are requesting.
9524 */
9525 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9526
9527 for (i = 0; i < tp->irq_max; i++) {
9528 msix_ent[i].entry = i;
9529 msix_ent[i].vector = 0;
9530 }
9531
9532 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9533 if (rc < 0) {
9534 return false;
9535 } else if (rc != 0) {
679563f4
MC
9536 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9537 return false;
05dbe005
JP
9538 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9539 tp->irq_cnt, rc);
679563f4
MC
9540 tp->irq_cnt = rc;
9541 }
9542
9543 for (i = 0; i < tp->irq_max; i++)
9544 tp->napi[i].irq_vec = msix_ent[i].vector;
9545
2ddaad39
BH
9546 netif_set_real_num_tx_queues(tp->dev, 1);
9547 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9548 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9549 pci_disable_msix(tp->pdev);
9550 return false;
9551 }
b92b9040
MC
9552
9553 if (tp->irq_cnt > 1) {
63c3a66f 9554 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9555
9556 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9557 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9558 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9559 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9560 }
9561 }
2430b031 9562
679563f4
MC
9563 return true;
9564}
9565
07b0173c
MC
9566static void tg3_ints_init(struct tg3 *tp)
9567{
63c3a66f
JP
9568 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9569 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9570 /* All MSI supporting chips should support tagged
9571 * status. Assert that this is the case.
9572 */
5129c3a3
MC
9573 netdev_warn(tp->dev,
9574 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9575 goto defcfg;
07b0173c 9576 }
4f125f42 9577
63c3a66f
JP
9578 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9579 tg3_flag_set(tp, USING_MSIX);
9580 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9581 tg3_flag_set(tp, USING_MSI);
679563f4 9582
63c3a66f 9583 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9584 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9585 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9586 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9587 if (!tg3_flag(tp, 1SHOT_MSI))
9588 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9589 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9590 }
9591defcfg:
63c3a66f 9592 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9593 tp->irq_cnt = 1;
9594 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9595 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9596 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9597 }
07b0173c
MC
9598}
9599
9600static void tg3_ints_fini(struct tg3 *tp)
9601{
63c3a66f 9602 if (tg3_flag(tp, USING_MSIX))
679563f4 9603 pci_disable_msix(tp->pdev);
63c3a66f 9604 else if (tg3_flag(tp, USING_MSI))
679563f4 9605 pci_disable_msi(tp->pdev);
63c3a66f
JP
9606 tg3_flag_clear(tp, USING_MSI);
9607 tg3_flag_clear(tp, USING_MSIX);
9608 tg3_flag_clear(tp, ENABLE_RSS);
9609 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9610}
9611
1da177e4
LT
9612static int tg3_open(struct net_device *dev)
9613{
9614 struct tg3 *tp = netdev_priv(dev);
4f125f42 9615 int i, err;
1da177e4 9616
9e9fd12d
MC
9617 if (tp->fw_needed) {
9618 err = tg3_request_firmware(tp);
9619 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9620 if (err)
9621 return err;
9622 } else if (err) {
05dbe005 9623 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9624 tg3_flag_clear(tp, TSO_CAPABLE);
9625 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9626 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9627 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9628 }
9629 }
9630
c49a1561
MC
9631 netif_carrier_off(tp->dev);
9632
c866b7ea 9633 err = tg3_power_up(tp);
2f751b67 9634 if (err)
bc1c7567 9635 return err;
2f751b67
MC
9636
9637 tg3_full_lock(tp, 0);
bc1c7567 9638
1da177e4 9639 tg3_disable_ints(tp);
63c3a66f 9640 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9641
f47c11ee 9642 tg3_full_unlock(tp);
1da177e4 9643
679563f4
MC
9644 /*
9645 * Setup interrupts first so we know how
9646 * many NAPI resources to allocate
9647 */
9648 tg3_ints_init(tp);
9649
1da177e4
LT
9650 /* The placement of this call is tied
9651 * to the setup and use of Host TX descriptors.
9652 */
9653 err = tg3_alloc_consistent(tp);
9654 if (err)
679563f4 9655 goto err_out1;
88b06bc2 9656
66cfd1bd
MC
9657 tg3_napi_init(tp);
9658
fed97810 9659 tg3_napi_enable(tp);
1da177e4 9660
4f125f42
MC
9661 for (i = 0; i < tp->irq_cnt; i++) {
9662 struct tg3_napi *tnapi = &tp->napi[i];
9663 err = tg3_request_irq(tp, i);
9664 if (err) {
5bc09186
MC
9665 for (i--; i >= 0; i--) {
9666 tnapi = &tp->napi[i];
4f125f42 9667 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
9668 }
9669 goto err_out2;
4f125f42
MC
9670 }
9671 }
1da177e4 9672
f47c11ee 9673 tg3_full_lock(tp, 0);
1da177e4 9674
8e7a22e3 9675 err = tg3_init_hw(tp, 1);
1da177e4 9676 if (err) {
944d980e 9677 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9678 tg3_free_rings(tp);
9679 } else {
0e6cf6a9
MC
9680 if (tg3_flag(tp, TAGGED_STATUS) &&
9681 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9682 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
fac9b83e
DM
9683 tp->timer_offset = HZ;
9684 else
9685 tp->timer_offset = HZ / 10;
9686
9687 BUG_ON(tp->timer_offset > HZ);
9688 tp->timer_counter = tp->timer_multiplier =
9689 (HZ / tp->timer_offset);
9690 tp->asf_counter = tp->asf_multiplier =
28fbef78 9691 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9692
9693 init_timer(&tp->timer);
9694 tp->timer.expires = jiffies + tp->timer_offset;
9695 tp->timer.data = (unsigned long) tp;
9696 tp->timer.function = tg3_timer;
1da177e4
LT
9697 }
9698
f47c11ee 9699 tg3_full_unlock(tp);
1da177e4 9700
07b0173c 9701 if (err)
679563f4 9702 goto err_out3;
1da177e4 9703
63c3a66f 9704 if (tg3_flag(tp, USING_MSI)) {
7938109f 9705 err = tg3_test_msi(tp);
fac9b83e 9706
7938109f 9707 if (err) {
f47c11ee 9708 tg3_full_lock(tp, 0);
944d980e 9709 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9710 tg3_free_rings(tp);
f47c11ee 9711 tg3_full_unlock(tp);
7938109f 9712
679563f4 9713 goto err_out2;
7938109f 9714 }
fcfa0a32 9715
63c3a66f 9716 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9717 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9718
f6eb9b1f
MC
9719 tw32(PCIE_TRANSACTION_CFG,
9720 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9721 }
7938109f
MC
9722 }
9723
b02fd9e3
MC
9724 tg3_phy_start(tp);
9725
f47c11ee 9726 tg3_full_lock(tp, 0);
1da177e4 9727
7938109f 9728 add_timer(&tp->timer);
63c3a66f 9729 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9730 tg3_enable_ints(tp);
9731
f47c11ee 9732 tg3_full_unlock(tp);
1da177e4 9733
fe5f5787 9734 netif_tx_start_all_queues(dev);
1da177e4 9735
06c03c02
MB
9736 /*
9737 * Reset loopback feature if it was turned on while the device was down
9738 * make sure that it's installed properly now.
9739 */
9740 if (dev->features & NETIF_F_LOOPBACK)
9741 tg3_set_loopback(dev, dev->features);
9742
1da177e4 9743 return 0;
07b0173c 9744
679563f4 9745err_out3:
4f125f42
MC
9746 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9747 struct tg3_napi *tnapi = &tp->napi[i];
9748 free_irq(tnapi->irq_vec, tnapi);
9749 }
07b0173c 9750
679563f4 9751err_out2:
fed97810 9752 tg3_napi_disable(tp);
66cfd1bd 9753 tg3_napi_fini(tp);
07b0173c 9754 tg3_free_consistent(tp);
679563f4
MC
9755
9756err_out1:
9757 tg3_ints_fini(tp);
cd0d7228
MC
9758 tg3_frob_aux_power(tp, false);
9759 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9760 return err;
1da177e4
LT
9761}
9762
511d2224
ED
9763static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9764 struct rtnl_link_stats64 *);
1da177e4
LT
9765static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9766
9767static int tg3_close(struct net_device *dev)
9768{
4f125f42 9769 int i;
1da177e4
LT
9770 struct tg3 *tp = netdev_priv(dev);
9771
fed97810 9772 tg3_napi_disable(tp);
db219973 9773 tg3_reset_task_cancel(tp);
7faa006f 9774
fe5f5787 9775 netif_tx_stop_all_queues(dev);
1da177e4
LT
9776
9777 del_timer_sync(&tp->timer);
9778
24bb4fb6
MC
9779 tg3_phy_stop(tp);
9780
f47c11ee 9781 tg3_full_lock(tp, 1);
1da177e4
LT
9782
9783 tg3_disable_ints(tp);
9784
944d980e 9785 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9786 tg3_free_rings(tp);
63c3a66f 9787 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9788
f47c11ee 9789 tg3_full_unlock(tp);
1da177e4 9790
4f125f42
MC
9791 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9792 struct tg3_napi *tnapi = &tp->napi[i];
9793 free_irq(tnapi->irq_vec, tnapi);
9794 }
07b0173c
MC
9795
9796 tg3_ints_fini(tp);
1da177e4 9797
511d2224
ED
9798 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9799
1da177e4
LT
9800 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9801 sizeof(tp->estats_prev));
9802
66cfd1bd
MC
9803 tg3_napi_fini(tp);
9804
1da177e4
LT
9805 tg3_free_consistent(tp);
9806
c866b7ea 9807 tg3_power_down(tp);
bc1c7567
MC
9808
9809 netif_carrier_off(tp->dev);
9810
1da177e4
LT
9811 return 0;
9812}
9813
511d2224 9814static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9815{
9816 return ((u64)val->high << 32) | ((u64)val->low);
9817}
9818
511d2224 9819static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9820{
9821 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9822
f07e9af3 9823 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9824 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9825 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9826 u32 val;
9827
f47c11ee 9828 spin_lock_bh(&tp->lock);
569a5df8
MC
9829 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9830 tg3_writephy(tp, MII_TG3_TEST1,
9831 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9832 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9833 } else
9834 val = 0;
f47c11ee 9835 spin_unlock_bh(&tp->lock);
1da177e4
LT
9836
9837 tp->phy_crc_errors += val;
9838
9839 return tp->phy_crc_errors;
9840 }
9841
9842 return get_stat64(&hw_stats->rx_fcs_errors);
9843}
9844
9845#define ESTAT_ADD(member) \
9846 estats->member = old_estats->member + \
511d2224 9847 get_stat64(&hw_stats->member)
1da177e4
LT
9848
9849static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9850{
9851 struct tg3_ethtool_stats *estats = &tp->estats;
9852 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9853 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9854
9855 if (!hw_stats)
9856 return old_estats;
9857
9858 ESTAT_ADD(rx_octets);
9859 ESTAT_ADD(rx_fragments);
9860 ESTAT_ADD(rx_ucast_packets);
9861 ESTAT_ADD(rx_mcast_packets);
9862 ESTAT_ADD(rx_bcast_packets);
9863 ESTAT_ADD(rx_fcs_errors);
9864 ESTAT_ADD(rx_align_errors);
9865 ESTAT_ADD(rx_xon_pause_rcvd);
9866 ESTAT_ADD(rx_xoff_pause_rcvd);
9867 ESTAT_ADD(rx_mac_ctrl_rcvd);
9868 ESTAT_ADD(rx_xoff_entered);
9869 ESTAT_ADD(rx_frame_too_long_errors);
9870 ESTAT_ADD(rx_jabbers);
9871 ESTAT_ADD(rx_undersize_packets);
9872 ESTAT_ADD(rx_in_length_errors);
9873 ESTAT_ADD(rx_out_length_errors);
9874 ESTAT_ADD(rx_64_or_less_octet_packets);
9875 ESTAT_ADD(rx_65_to_127_octet_packets);
9876 ESTAT_ADD(rx_128_to_255_octet_packets);
9877 ESTAT_ADD(rx_256_to_511_octet_packets);
9878 ESTAT_ADD(rx_512_to_1023_octet_packets);
9879 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9880 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9881 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9882 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9883 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9884
9885 ESTAT_ADD(tx_octets);
9886 ESTAT_ADD(tx_collisions);
9887 ESTAT_ADD(tx_xon_sent);
9888 ESTAT_ADD(tx_xoff_sent);
9889 ESTAT_ADD(tx_flow_control);
9890 ESTAT_ADD(tx_mac_errors);
9891 ESTAT_ADD(tx_single_collisions);
9892 ESTAT_ADD(tx_mult_collisions);
9893 ESTAT_ADD(tx_deferred);
9894 ESTAT_ADD(tx_excessive_collisions);
9895 ESTAT_ADD(tx_late_collisions);
9896 ESTAT_ADD(tx_collide_2times);
9897 ESTAT_ADD(tx_collide_3times);
9898 ESTAT_ADD(tx_collide_4times);
9899 ESTAT_ADD(tx_collide_5times);
9900 ESTAT_ADD(tx_collide_6times);
9901 ESTAT_ADD(tx_collide_7times);
9902 ESTAT_ADD(tx_collide_8times);
9903 ESTAT_ADD(tx_collide_9times);
9904 ESTAT_ADD(tx_collide_10times);
9905 ESTAT_ADD(tx_collide_11times);
9906 ESTAT_ADD(tx_collide_12times);
9907 ESTAT_ADD(tx_collide_13times);
9908 ESTAT_ADD(tx_collide_14times);
9909 ESTAT_ADD(tx_collide_15times);
9910 ESTAT_ADD(tx_ucast_packets);
9911 ESTAT_ADD(tx_mcast_packets);
9912 ESTAT_ADD(tx_bcast_packets);
9913 ESTAT_ADD(tx_carrier_sense_errors);
9914 ESTAT_ADD(tx_discards);
9915 ESTAT_ADD(tx_errors);
9916
9917 ESTAT_ADD(dma_writeq_full);
9918 ESTAT_ADD(dma_write_prioq_full);
9919 ESTAT_ADD(rxbds_empty);
9920 ESTAT_ADD(rx_discards);
9921 ESTAT_ADD(rx_errors);
9922 ESTAT_ADD(rx_threshold_hit);
9923
9924 ESTAT_ADD(dma_readq_full);
9925 ESTAT_ADD(dma_read_prioq_full);
9926 ESTAT_ADD(tx_comp_queue_full);
9927
9928 ESTAT_ADD(ring_set_send_prod_index);
9929 ESTAT_ADD(ring_status_update);
9930 ESTAT_ADD(nic_irqs);
9931 ESTAT_ADD(nic_avoided_irqs);
9932 ESTAT_ADD(nic_tx_threshold_hit);
9933
4452d099
MC
9934 ESTAT_ADD(mbuf_lwm_thresh_hit);
9935
1da177e4
LT
9936 return estats;
9937}
9938
511d2224
ED
9939static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9940 struct rtnl_link_stats64 *stats)
1da177e4
LT
9941{
9942 struct tg3 *tp = netdev_priv(dev);
511d2224 9943 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9944 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9945
9946 if (!hw_stats)
9947 return old_stats;
9948
9949 stats->rx_packets = old_stats->rx_packets +
9950 get_stat64(&hw_stats->rx_ucast_packets) +
9951 get_stat64(&hw_stats->rx_mcast_packets) +
9952 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9953
1da177e4
LT
9954 stats->tx_packets = old_stats->tx_packets +
9955 get_stat64(&hw_stats->tx_ucast_packets) +
9956 get_stat64(&hw_stats->tx_mcast_packets) +
9957 get_stat64(&hw_stats->tx_bcast_packets);
9958
9959 stats->rx_bytes = old_stats->rx_bytes +
9960 get_stat64(&hw_stats->rx_octets);
9961 stats->tx_bytes = old_stats->tx_bytes +
9962 get_stat64(&hw_stats->tx_octets);
9963
9964 stats->rx_errors = old_stats->rx_errors +
4f63b877 9965 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9966 stats->tx_errors = old_stats->tx_errors +
9967 get_stat64(&hw_stats->tx_errors) +
9968 get_stat64(&hw_stats->tx_mac_errors) +
9969 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9970 get_stat64(&hw_stats->tx_discards);
9971
9972 stats->multicast = old_stats->multicast +
9973 get_stat64(&hw_stats->rx_mcast_packets);
9974 stats->collisions = old_stats->collisions +
9975 get_stat64(&hw_stats->tx_collisions);
9976
9977 stats->rx_length_errors = old_stats->rx_length_errors +
9978 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9979 get_stat64(&hw_stats->rx_undersize_packets);
9980
9981 stats->rx_over_errors = old_stats->rx_over_errors +
9982 get_stat64(&hw_stats->rxbds_empty);
9983 stats->rx_frame_errors = old_stats->rx_frame_errors +
9984 get_stat64(&hw_stats->rx_align_errors);
9985 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9986 get_stat64(&hw_stats->tx_discards);
9987 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9988 get_stat64(&hw_stats->tx_carrier_sense_errors);
9989
9990 stats->rx_crc_errors = old_stats->rx_crc_errors +
9991 calc_crc_errors(tp);
9992
4f63b877
JL
9993 stats->rx_missed_errors = old_stats->rx_missed_errors +
9994 get_stat64(&hw_stats->rx_discards);
9995
b0057c51 9996 stats->rx_dropped = tp->rx_dropped;
48855432 9997 stats->tx_dropped = tp->tx_dropped;
b0057c51 9998
1da177e4
LT
9999 return stats;
10000}
10001
10002static inline u32 calc_crc(unsigned char *buf, int len)
10003{
10004 u32 reg;
10005 u32 tmp;
10006 int j, k;
10007
10008 reg = 0xffffffff;
10009
10010 for (j = 0; j < len; j++) {
10011 reg ^= buf[j];
10012
10013 for (k = 0; k < 8; k++) {
10014 tmp = reg & 0x01;
10015
10016 reg >>= 1;
10017
859a5887 10018 if (tmp)
1da177e4 10019 reg ^= 0xedb88320;
1da177e4
LT
10020 }
10021 }
10022
10023 return ~reg;
10024}
10025
10026static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
10027{
10028 /* accept or reject all multicast frames */
10029 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
10030 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
10031 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10032 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10033}
10034
10035static void __tg3_set_rx_mode(struct net_device *dev)
10036{
10037 struct tg3 *tp = netdev_priv(dev);
10038 u32 rx_mode;
10039
10040 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10041 RX_MODE_KEEP_VLAN_TAG);
10042
bf933c80 10043#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
10044 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10045 * flag clear.
10046 */
63c3a66f 10047 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10048 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10049#endif
10050
10051 if (dev->flags & IFF_PROMISC) {
10052 /* Promiscuous mode. */
10053 rx_mode |= RX_MODE_PROMISC;
10054 } else if (dev->flags & IFF_ALLMULTI) {
10055 /* Accept all multicast. */
de6f31eb 10056 tg3_set_multi(tp, 1);
4cd24eaf 10057 } else if (netdev_mc_empty(dev)) {
1da177e4 10058 /* Reject all multicast. */
de6f31eb 10059 tg3_set_multi(tp, 0);
1da177e4
LT
10060 } else {
10061 /* Accept one or more multicast(s). */
22bedad3 10062 struct netdev_hw_addr *ha;
1da177e4
LT
10063 u32 mc_filter[4] = { 0, };
10064 u32 regidx;
10065 u32 bit;
10066 u32 crc;
10067
22bedad3
JP
10068 netdev_for_each_mc_addr(ha, dev) {
10069 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
10070 bit = ~crc & 0x7f;
10071 regidx = (bit & 0x60) >> 5;
10072 bit &= 0x1f;
10073 mc_filter[regidx] |= (1 << bit);
10074 }
10075
10076 tw32(MAC_HASH_REG_0, mc_filter[0]);
10077 tw32(MAC_HASH_REG_1, mc_filter[1]);
10078 tw32(MAC_HASH_REG_2, mc_filter[2]);
10079 tw32(MAC_HASH_REG_3, mc_filter[3]);
10080 }
10081
10082 if (rx_mode != tp->rx_mode) {
10083 tp->rx_mode = rx_mode;
10084 tw32_f(MAC_RX_MODE, rx_mode);
10085 udelay(10);
10086 }
10087}
10088
10089static void tg3_set_rx_mode(struct net_device *dev)
10090{
10091 struct tg3 *tp = netdev_priv(dev);
10092
e75f7c90
MC
10093 if (!netif_running(dev))
10094 return;
10095
f47c11ee 10096 tg3_full_lock(tp, 0);
1da177e4 10097 __tg3_set_rx_mode(dev);
f47c11ee 10098 tg3_full_unlock(tp);
1da177e4
LT
10099}
10100
1da177e4
LT
10101static int tg3_get_regs_len(struct net_device *dev)
10102{
97bd8e49 10103 return TG3_REG_BLK_SIZE;
1da177e4
LT
10104}
10105
10106static void tg3_get_regs(struct net_device *dev,
10107 struct ethtool_regs *regs, void *_p)
10108{
1da177e4 10109 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10110
10111 regs->version = 0;
10112
97bd8e49 10113 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10114
80096068 10115 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10116 return;
10117
f47c11ee 10118 tg3_full_lock(tp, 0);
1da177e4 10119
97bd8e49 10120 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10121
f47c11ee 10122 tg3_full_unlock(tp);
1da177e4
LT
10123}
10124
10125static int tg3_get_eeprom_len(struct net_device *dev)
10126{
10127 struct tg3 *tp = netdev_priv(dev);
10128
10129 return tp->nvram_size;
10130}
10131
1da177e4
LT
10132static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10133{
10134 struct tg3 *tp = netdev_priv(dev);
10135 int ret;
10136 u8 *pd;
b9fc7dc5 10137 u32 i, offset, len, b_offset, b_count;
a9dc529d 10138 __be32 val;
1da177e4 10139
63c3a66f 10140 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10141 return -EINVAL;
10142
80096068 10143 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10144 return -EAGAIN;
10145
1da177e4
LT
10146 offset = eeprom->offset;
10147 len = eeprom->len;
10148 eeprom->len = 0;
10149
10150 eeprom->magic = TG3_EEPROM_MAGIC;
10151
10152 if (offset & 3) {
10153 /* adjustments to start on required 4 byte boundary */
10154 b_offset = offset & 3;
10155 b_count = 4 - b_offset;
10156 if (b_count > len) {
10157 /* i.e. offset=1 len=2 */
10158 b_count = len;
10159 }
a9dc529d 10160 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10161 if (ret)
10162 return ret;
be98da6a 10163 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10164 len -= b_count;
10165 offset += b_count;
c6cdf436 10166 eeprom->len += b_count;
1da177e4
LT
10167 }
10168
25985edc 10169 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10170 pd = &data[eeprom->len];
10171 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10172 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10173 if (ret) {
10174 eeprom->len += i;
10175 return ret;
10176 }
1da177e4
LT
10177 memcpy(pd + i, &val, 4);
10178 }
10179 eeprom->len += i;
10180
10181 if (len & 3) {
10182 /* read last bytes not ending on 4 byte boundary */
10183 pd = &data[eeprom->len];
10184 b_count = len & 3;
10185 b_offset = offset + len - b_count;
a9dc529d 10186 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10187 if (ret)
10188 return ret;
b9fc7dc5 10189 memcpy(pd, &val, b_count);
1da177e4
LT
10190 eeprom->len += b_count;
10191 }
10192 return 0;
10193}
10194
6aa20a22 10195static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
10196
10197static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10198{
10199 struct tg3 *tp = netdev_priv(dev);
10200 int ret;
b9fc7dc5 10201 u32 offset, len, b_offset, odd_len;
1da177e4 10202 u8 *buf;
a9dc529d 10203 __be32 start, end;
1da177e4 10204
80096068 10205 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10206 return -EAGAIN;
10207
63c3a66f 10208 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10209 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10210 return -EINVAL;
10211
10212 offset = eeprom->offset;
10213 len = eeprom->len;
10214
10215 if ((b_offset = (offset & 3))) {
10216 /* adjustments to start on required 4 byte boundary */
a9dc529d 10217 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10218 if (ret)
10219 return ret;
1da177e4
LT
10220 len += b_offset;
10221 offset &= ~3;
1c8594b4
MC
10222 if (len < 4)
10223 len = 4;
1da177e4
LT
10224 }
10225
10226 odd_len = 0;
1c8594b4 10227 if (len & 3) {
1da177e4
LT
10228 /* adjustments to end on required 4 byte boundary */
10229 odd_len = 1;
10230 len = (len + 3) & ~3;
a9dc529d 10231 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10232 if (ret)
10233 return ret;
1da177e4
LT
10234 }
10235
10236 buf = data;
10237 if (b_offset || odd_len) {
10238 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10239 if (!buf)
1da177e4
LT
10240 return -ENOMEM;
10241 if (b_offset)
10242 memcpy(buf, &start, 4);
10243 if (odd_len)
10244 memcpy(buf+len-4, &end, 4);
10245 memcpy(buf + b_offset, data, eeprom->len);
10246 }
10247
10248 ret = tg3_nvram_write_block(tp, offset, len, buf);
10249
10250 if (buf != data)
10251 kfree(buf);
10252
10253 return ret;
10254}
10255
10256static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10257{
b02fd9e3
MC
10258 struct tg3 *tp = netdev_priv(dev);
10259
63c3a66f 10260 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10261 struct phy_device *phydev;
f07e9af3 10262 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10263 return -EAGAIN;
3f0e3ad7
MC
10264 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10265 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10266 }
6aa20a22 10267
1da177e4
LT
10268 cmd->supported = (SUPPORTED_Autoneg);
10269
f07e9af3 10270 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10271 cmd->supported |= (SUPPORTED_1000baseT_Half |
10272 SUPPORTED_1000baseT_Full);
10273
f07e9af3 10274 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10275 cmd->supported |= (SUPPORTED_100baseT_Half |
10276 SUPPORTED_100baseT_Full |
10277 SUPPORTED_10baseT_Half |
10278 SUPPORTED_10baseT_Full |
3bebab59 10279 SUPPORTED_TP);
ef348144
KK
10280 cmd->port = PORT_TP;
10281 } else {
1da177e4 10282 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10283 cmd->port = PORT_FIBRE;
10284 }
6aa20a22 10285
1da177e4 10286 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10287 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10288 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10289 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10290 cmd->advertising |= ADVERTISED_Pause;
10291 } else {
10292 cmd->advertising |= ADVERTISED_Pause |
10293 ADVERTISED_Asym_Pause;
10294 }
10295 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10296 cmd->advertising |= ADVERTISED_Asym_Pause;
10297 }
10298 }
1da177e4 10299 if (netif_running(dev)) {
70739497 10300 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10301 cmd->duplex = tp->link_config.active_duplex;
e348c5e7
MC
10302 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10303 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10304 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10305 else
10306 cmd->eth_tp_mdix = ETH_TP_MDI;
10307 }
64c22182 10308 } else {
70739497 10309 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10310 cmd->duplex = DUPLEX_INVALID;
e348c5e7 10311 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10312 }
882e9793 10313 cmd->phy_address = tp->phy_addr;
7e5856bd 10314 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10315 cmd->autoneg = tp->link_config.autoneg;
10316 cmd->maxtxpkt = 0;
10317 cmd->maxrxpkt = 0;
10318 return 0;
10319}
6aa20a22 10320
1da177e4
LT
10321static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10322{
10323 struct tg3 *tp = netdev_priv(dev);
25db0338 10324 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10325
63c3a66f 10326 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10327 struct phy_device *phydev;
f07e9af3 10328 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10329 return -EAGAIN;
3f0e3ad7
MC
10330 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10331 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10332 }
10333
7e5856bd
MC
10334 if (cmd->autoneg != AUTONEG_ENABLE &&
10335 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10336 return -EINVAL;
7e5856bd
MC
10337
10338 if (cmd->autoneg == AUTONEG_DISABLE &&
10339 cmd->duplex != DUPLEX_FULL &&
10340 cmd->duplex != DUPLEX_HALF)
37ff238d 10341 return -EINVAL;
1da177e4 10342
7e5856bd
MC
10343 if (cmd->autoneg == AUTONEG_ENABLE) {
10344 u32 mask = ADVERTISED_Autoneg |
10345 ADVERTISED_Pause |
10346 ADVERTISED_Asym_Pause;
10347
f07e9af3 10348 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10349 mask |= ADVERTISED_1000baseT_Half |
10350 ADVERTISED_1000baseT_Full;
10351
f07e9af3 10352 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10353 mask |= ADVERTISED_100baseT_Half |
10354 ADVERTISED_100baseT_Full |
10355 ADVERTISED_10baseT_Half |
10356 ADVERTISED_10baseT_Full |
10357 ADVERTISED_TP;
10358 else
10359 mask |= ADVERTISED_FIBRE;
10360
10361 if (cmd->advertising & ~mask)
10362 return -EINVAL;
10363
10364 mask &= (ADVERTISED_1000baseT_Half |
10365 ADVERTISED_1000baseT_Full |
10366 ADVERTISED_100baseT_Half |
10367 ADVERTISED_100baseT_Full |
10368 ADVERTISED_10baseT_Half |
10369 ADVERTISED_10baseT_Full);
10370
10371 cmd->advertising &= mask;
10372 } else {
f07e9af3 10373 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10374 if (speed != SPEED_1000)
7e5856bd
MC
10375 return -EINVAL;
10376
10377 if (cmd->duplex != DUPLEX_FULL)
10378 return -EINVAL;
10379 } else {
25db0338
DD
10380 if (speed != SPEED_100 &&
10381 speed != SPEED_10)
7e5856bd
MC
10382 return -EINVAL;
10383 }
10384 }
10385
f47c11ee 10386 tg3_full_lock(tp, 0);
1da177e4
LT
10387
10388 tp->link_config.autoneg = cmd->autoneg;
10389 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10390 tp->link_config.advertising = (cmd->advertising |
10391 ADVERTISED_Autoneg);
1da177e4
LT
10392 tp->link_config.speed = SPEED_INVALID;
10393 tp->link_config.duplex = DUPLEX_INVALID;
10394 } else {
10395 tp->link_config.advertising = 0;
25db0338 10396 tp->link_config.speed = speed;
1da177e4 10397 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10398 }
6aa20a22 10399
24fcad6b
MC
10400 tp->link_config.orig_speed = tp->link_config.speed;
10401 tp->link_config.orig_duplex = tp->link_config.duplex;
10402 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10403
1da177e4
LT
10404 if (netif_running(dev))
10405 tg3_setup_phy(tp, 1);
10406
f47c11ee 10407 tg3_full_unlock(tp);
6aa20a22 10408
1da177e4
LT
10409 return 0;
10410}
6aa20a22 10411
1da177e4
LT
10412static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10413{
10414 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10415
68aad78c
RJ
10416 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10417 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10418 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10419 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10420}
6aa20a22 10421
1da177e4
LT
10422static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10423{
10424 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10425
63c3a66f 10426 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10427 wol->supported = WAKE_MAGIC;
10428 else
10429 wol->supported = 0;
1da177e4 10430 wol->wolopts = 0;
63c3a66f 10431 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10432 wol->wolopts = WAKE_MAGIC;
10433 memset(&wol->sopass, 0, sizeof(wol->sopass));
10434}
6aa20a22 10435
1da177e4
LT
10436static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10437{
10438 struct tg3 *tp = netdev_priv(dev);
12dac075 10439 struct device *dp = &tp->pdev->dev;
6aa20a22 10440
1da177e4
LT
10441 if (wol->wolopts & ~WAKE_MAGIC)
10442 return -EINVAL;
10443 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10444 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10445 return -EINVAL;
6aa20a22 10446
f2dc0d18
RW
10447 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10448
f47c11ee 10449 spin_lock_bh(&tp->lock);
f2dc0d18 10450 if (device_may_wakeup(dp))
63c3a66f 10451 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10452 else
63c3a66f 10453 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10454 spin_unlock_bh(&tp->lock);
6aa20a22 10455
1da177e4
LT
10456 return 0;
10457}
6aa20a22 10458
1da177e4
LT
10459static u32 tg3_get_msglevel(struct net_device *dev)
10460{
10461 struct tg3 *tp = netdev_priv(dev);
10462 return tp->msg_enable;
10463}
6aa20a22 10464
1da177e4
LT
10465static void tg3_set_msglevel(struct net_device *dev, u32 value)
10466{
10467 struct tg3 *tp = netdev_priv(dev);
10468 tp->msg_enable = value;
10469}
6aa20a22 10470
1da177e4
LT
10471static int tg3_nway_reset(struct net_device *dev)
10472{
10473 struct tg3 *tp = netdev_priv(dev);
1da177e4 10474 int r;
6aa20a22 10475
1da177e4
LT
10476 if (!netif_running(dev))
10477 return -EAGAIN;
10478
f07e9af3 10479 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10480 return -EINVAL;
10481
63c3a66f 10482 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10483 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10484 return -EAGAIN;
3f0e3ad7 10485 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10486 } else {
10487 u32 bmcr;
10488
10489 spin_lock_bh(&tp->lock);
10490 r = -EINVAL;
10491 tg3_readphy(tp, MII_BMCR, &bmcr);
10492 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10493 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10494 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10495 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10496 BMCR_ANENABLE);
10497 r = 0;
10498 }
10499 spin_unlock_bh(&tp->lock);
1da177e4 10500 }
6aa20a22 10501
1da177e4
LT
10502 return r;
10503}
6aa20a22 10504
1da177e4
LT
10505static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10506{
10507 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10508
2c49a44d 10509 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10510 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10511 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10512 else
10513 ering->rx_jumbo_max_pending = 0;
10514
10515 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10516
10517 ering->rx_pending = tp->rx_pending;
63c3a66f 10518 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10519 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10520 else
10521 ering->rx_jumbo_pending = 0;
10522
f3f3f27e 10523 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10524}
6aa20a22 10525
1da177e4
LT
10526static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10527{
10528 struct tg3 *tp = netdev_priv(dev);
646c9edd 10529 int i, irq_sync = 0, err = 0;
6aa20a22 10530
2c49a44d
MC
10531 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10532 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10533 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10534 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10535 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10536 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10537 return -EINVAL;
6aa20a22 10538
bbe832c0 10539 if (netif_running(dev)) {
b02fd9e3 10540 tg3_phy_stop(tp);
1da177e4 10541 tg3_netif_stop(tp);
bbe832c0
MC
10542 irq_sync = 1;
10543 }
1da177e4 10544
bbe832c0 10545 tg3_full_lock(tp, irq_sync);
6aa20a22 10546
1da177e4
LT
10547 tp->rx_pending = ering->rx_pending;
10548
63c3a66f 10549 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10550 tp->rx_pending > 63)
10551 tp->rx_pending = 63;
10552 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10553
6fd45cb8 10554 for (i = 0; i < tp->irq_max; i++)
646c9edd 10555 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10556
10557 if (netif_running(dev)) {
944d980e 10558 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10559 err = tg3_restart_hw(tp, 1);
10560 if (!err)
10561 tg3_netif_start(tp);
1da177e4
LT
10562 }
10563
f47c11ee 10564 tg3_full_unlock(tp);
6aa20a22 10565
b02fd9e3
MC
10566 if (irq_sync && !err)
10567 tg3_phy_start(tp);
10568
b9ec6c1b 10569 return err;
1da177e4 10570}
6aa20a22 10571
1da177e4
LT
10572static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10573{
10574 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10575
63c3a66f 10576 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10577
e18ce346 10578 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10579 epause->rx_pause = 1;
10580 else
10581 epause->rx_pause = 0;
10582
e18ce346 10583 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10584 epause->tx_pause = 1;
10585 else
10586 epause->tx_pause = 0;
1da177e4 10587}
6aa20a22 10588
1da177e4
LT
10589static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10590{
10591 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10592 int err = 0;
6aa20a22 10593
63c3a66f 10594 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10595 u32 newadv;
10596 struct phy_device *phydev;
1da177e4 10597
2712168f 10598 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10599
2712168f
MC
10600 if (!(phydev->supported & SUPPORTED_Pause) ||
10601 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10602 (epause->rx_pause != epause->tx_pause)))
2712168f 10603 return -EINVAL;
1da177e4 10604
2712168f
MC
10605 tp->link_config.flowctrl = 0;
10606 if (epause->rx_pause) {
10607 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10608
10609 if (epause->tx_pause) {
10610 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10611 newadv = ADVERTISED_Pause;
b02fd9e3 10612 } else
2712168f
MC
10613 newadv = ADVERTISED_Pause |
10614 ADVERTISED_Asym_Pause;
10615 } else if (epause->tx_pause) {
10616 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10617 newadv = ADVERTISED_Asym_Pause;
10618 } else
10619 newadv = 0;
10620
10621 if (epause->autoneg)
63c3a66f 10622 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10623 else
63c3a66f 10624 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10625
f07e9af3 10626 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10627 u32 oldadv = phydev->advertising &
10628 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10629 if (oldadv != newadv) {
10630 phydev->advertising &=
10631 ~(ADVERTISED_Pause |
10632 ADVERTISED_Asym_Pause);
10633 phydev->advertising |= newadv;
10634 if (phydev->autoneg) {
10635 /*
10636 * Always renegotiate the link to
10637 * inform our link partner of our
10638 * flow control settings, even if the
10639 * flow control is forced. Let
10640 * tg3_adjust_link() do the final
10641 * flow control setup.
10642 */
10643 return phy_start_aneg(phydev);
b02fd9e3 10644 }
b02fd9e3 10645 }
b02fd9e3 10646
2712168f 10647 if (!epause->autoneg)
b02fd9e3 10648 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10649 } else {
10650 tp->link_config.orig_advertising &=
10651 ~(ADVERTISED_Pause |
10652 ADVERTISED_Asym_Pause);
10653 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10654 }
10655 } else {
10656 int irq_sync = 0;
10657
10658 if (netif_running(dev)) {
10659 tg3_netif_stop(tp);
10660 irq_sync = 1;
10661 }
10662
10663 tg3_full_lock(tp, irq_sync);
10664
10665 if (epause->autoneg)
63c3a66f 10666 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10667 else
63c3a66f 10668 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10669 if (epause->rx_pause)
e18ce346 10670 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10671 else
e18ce346 10672 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10673 if (epause->tx_pause)
e18ce346 10674 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10675 else
e18ce346 10676 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10677
10678 if (netif_running(dev)) {
10679 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10680 err = tg3_restart_hw(tp, 1);
10681 if (!err)
10682 tg3_netif_start(tp);
10683 }
10684
10685 tg3_full_unlock(tp);
10686 }
6aa20a22 10687
b9ec6c1b 10688 return err;
1da177e4 10689}
6aa20a22 10690
de6f31eb 10691static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10692{
b9f2c044
JG
10693 switch (sset) {
10694 case ETH_SS_TEST:
10695 return TG3_NUM_TEST;
10696 case ETH_SS_STATS:
10697 return TG3_NUM_STATS;
10698 default:
10699 return -EOPNOTSUPP;
10700 }
4cafd3f5
MC
10701}
10702
de6f31eb 10703static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10704{
10705 switch (stringset) {
10706 case ETH_SS_STATS:
10707 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10708 break;
4cafd3f5
MC
10709 case ETH_SS_TEST:
10710 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10711 break;
1da177e4
LT
10712 default:
10713 WARN_ON(1); /* we need a WARN() */
10714 break;
10715 }
10716}
10717
81b8709c 10718static int tg3_set_phys_id(struct net_device *dev,
10719 enum ethtool_phys_id_state state)
4009a93d
MC
10720{
10721 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10722
10723 if (!netif_running(tp->dev))
10724 return -EAGAIN;
10725
81b8709c 10726 switch (state) {
10727 case ETHTOOL_ID_ACTIVE:
fce55922 10728 return 1; /* cycle on/off once per second */
4009a93d 10729
81b8709c 10730 case ETHTOOL_ID_ON:
10731 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10732 LED_CTRL_1000MBPS_ON |
10733 LED_CTRL_100MBPS_ON |
10734 LED_CTRL_10MBPS_ON |
10735 LED_CTRL_TRAFFIC_OVERRIDE |
10736 LED_CTRL_TRAFFIC_BLINK |
10737 LED_CTRL_TRAFFIC_LED);
10738 break;
6aa20a22 10739
81b8709c 10740 case ETHTOOL_ID_OFF:
10741 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10742 LED_CTRL_TRAFFIC_OVERRIDE);
10743 break;
4009a93d 10744
81b8709c 10745 case ETHTOOL_ID_INACTIVE:
10746 tw32(MAC_LED_CTRL, tp->led_ctrl);
10747 break;
4009a93d 10748 }
81b8709c 10749
4009a93d
MC
10750 return 0;
10751}
10752
de6f31eb 10753static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10754 struct ethtool_stats *estats, u64 *tmp_stats)
10755{
10756 struct tg3 *tp = netdev_priv(dev);
10757 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10758}
10759
535a490e 10760static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
10761{
10762 int i;
10763 __be32 *buf;
10764 u32 offset = 0, len = 0;
10765 u32 magic, val;
10766
63c3a66f 10767 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10768 return NULL;
10769
10770 if (magic == TG3_EEPROM_MAGIC) {
10771 for (offset = TG3_NVM_DIR_START;
10772 offset < TG3_NVM_DIR_END;
10773 offset += TG3_NVM_DIRENT_SIZE) {
10774 if (tg3_nvram_read(tp, offset, &val))
10775 return NULL;
10776
10777 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10778 TG3_NVM_DIRTYPE_EXTVPD)
10779 break;
10780 }
10781
10782 if (offset != TG3_NVM_DIR_END) {
10783 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10784 if (tg3_nvram_read(tp, offset + 4, &offset))
10785 return NULL;
10786
10787 offset = tg3_nvram_logical_addr(tp, offset);
10788 }
10789 }
10790
10791 if (!offset || !len) {
10792 offset = TG3_NVM_VPD_OFF;
10793 len = TG3_NVM_VPD_LEN;
10794 }
10795
10796 buf = kmalloc(len, GFP_KERNEL);
10797 if (buf == NULL)
10798 return NULL;
10799
10800 if (magic == TG3_EEPROM_MAGIC) {
10801 for (i = 0; i < len; i += 4) {
10802 /* The data is in little-endian format in NVRAM.
10803 * Use the big-endian read routines to preserve
10804 * the byte order as it exists in NVRAM.
10805 */
10806 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10807 goto error;
10808 }
10809 } else {
10810 u8 *ptr;
10811 ssize_t cnt;
10812 unsigned int pos = 0;
10813
10814 ptr = (u8 *)&buf[0];
10815 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10816 cnt = pci_read_vpd(tp->pdev, pos,
10817 len - pos, ptr);
10818 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10819 cnt = 0;
10820 else if (cnt < 0)
10821 goto error;
10822 }
10823 if (pos != len)
10824 goto error;
10825 }
10826
535a490e
MC
10827 *vpdlen = len;
10828
c3e94500
MC
10829 return buf;
10830
10831error:
10832 kfree(buf);
10833 return NULL;
10834}
10835
566f86ad 10836#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10837#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10838#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10839#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10840#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10841#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 10842#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
10843#define NVRAM_SELFBOOT_HW_SIZE 0x20
10844#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10845
10846static int tg3_test_nvram(struct tg3 *tp)
10847{
535a490e 10848 u32 csum, magic, len;
a9dc529d 10849 __be32 *buf;
ab0049b4 10850 int i, j, k, err = 0, size;
566f86ad 10851
63c3a66f 10852 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10853 return 0;
10854
e4f34110 10855 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10856 return -EIO;
10857
1b27777a
MC
10858 if (magic == TG3_EEPROM_MAGIC)
10859 size = NVRAM_TEST_SIZE;
b16250e3 10860 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10861 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10862 TG3_EEPROM_SB_FORMAT_1) {
10863 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10864 case TG3_EEPROM_SB_REVISION_0:
10865 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10866 break;
10867 case TG3_EEPROM_SB_REVISION_2:
10868 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10869 break;
10870 case TG3_EEPROM_SB_REVISION_3:
10871 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10872 break;
727a6d9f
MC
10873 case TG3_EEPROM_SB_REVISION_4:
10874 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10875 break;
10876 case TG3_EEPROM_SB_REVISION_5:
10877 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10878 break;
10879 case TG3_EEPROM_SB_REVISION_6:
10880 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10881 break;
a5767dec 10882 default:
727a6d9f 10883 return -EIO;
a5767dec
MC
10884 }
10885 } else
1b27777a 10886 return 0;
b16250e3
MC
10887 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10888 size = NVRAM_SELFBOOT_HW_SIZE;
10889 else
1b27777a
MC
10890 return -EIO;
10891
10892 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10893 if (buf == NULL)
10894 return -ENOMEM;
10895
1b27777a
MC
10896 err = -EIO;
10897 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10898 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10899 if (err)
566f86ad 10900 break;
566f86ad 10901 }
1b27777a 10902 if (i < size)
566f86ad
MC
10903 goto out;
10904
1b27777a 10905 /* Selfboot format */
a9dc529d 10906 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10907 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10908 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10909 u8 *buf8 = (u8 *) buf, csum8 = 0;
10910
b9fc7dc5 10911 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10912 TG3_EEPROM_SB_REVISION_2) {
10913 /* For rev 2, the csum doesn't include the MBA. */
10914 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10915 csum8 += buf8[i];
10916 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10917 csum8 += buf8[i];
10918 } else {
10919 for (i = 0; i < size; i++)
10920 csum8 += buf8[i];
10921 }
1b27777a 10922
ad96b485
AB
10923 if (csum8 == 0) {
10924 err = 0;
10925 goto out;
10926 }
10927
10928 err = -EIO;
10929 goto out;
1b27777a 10930 }
566f86ad 10931
b9fc7dc5 10932 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10933 TG3_EEPROM_MAGIC_HW) {
10934 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10935 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10936 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10937
10938 /* Separate the parity bits and the data bytes. */
10939 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10940 if ((i == 0) || (i == 8)) {
10941 int l;
10942 u8 msk;
10943
10944 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10945 parity[k++] = buf8[i] & msk;
10946 i++;
859a5887 10947 } else if (i == 16) {
b16250e3
MC
10948 int l;
10949 u8 msk;
10950
10951 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10952 parity[k++] = buf8[i] & msk;
10953 i++;
10954
10955 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10956 parity[k++] = buf8[i] & msk;
10957 i++;
10958 }
10959 data[j++] = buf8[i];
10960 }
10961
10962 err = -EIO;
10963 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10964 u8 hw8 = hweight8(data[i]);
10965
10966 if ((hw8 & 0x1) && parity[i])
10967 goto out;
10968 else if (!(hw8 & 0x1) && !parity[i])
10969 goto out;
10970 }
10971 err = 0;
10972 goto out;
10973 }
10974
01c3a392
MC
10975 err = -EIO;
10976
566f86ad
MC
10977 /* Bootstrap checksum at offset 0x10 */
10978 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10979 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10980 goto out;
10981
10982 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10983 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10984 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10985 goto out;
566f86ad 10986
c3e94500
MC
10987 kfree(buf);
10988
535a490e 10989 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
10990 if (!buf)
10991 return -ENOMEM;
d4894f3e 10992
535a490e 10993 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
10994 if (i > 0) {
10995 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10996 if (j < 0)
10997 goto out;
10998
535a490e 10999 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11000 goto out;
11001
11002 i += PCI_VPD_LRDT_TAG_SIZE;
11003 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11004 PCI_VPD_RO_KEYWORD_CHKSUM);
11005 if (j > 0) {
11006 u8 csum8 = 0;
11007
11008 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11009
11010 for (i = 0; i <= j; i++)
11011 csum8 += ((u8 *)buf)[i];
11012
11013 if (csum8)
11014 goto out;
11015 }
11016 }
11017
566f86ad
MC
11018 err = 0;
11019
11020out:
11021 kfree(buf);
11022 return err;
11023}
11024
ca43007a
MC
11025#define TG3_SERDES_TIMEOUT_SEC 2
11026#define TG3_COPPER_TIMEOUT_SEC 6
11027
11028static int tg3_test_link(struct tg3 *tp)
11029{
11030 int i, max;
11031
11032 if (!netif_running(tp->dev))
11033 return -ENODEV;
11034
f07e9af3 11035 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11036 max = TG3_SERDES_TIMEOUT_SEC;
11037 else
11038 max = TG3_COPPER_TIMEOUT_SEC;
11039
11040 for (i = 0; i < max; i++) {
11041 if (netif_carrier_ok(tp->dev))
11042 return 0;
11043
11044 if (msleep_interruptible(1000))
11045 break;
11046 }
11047
11048 return -EIO;
11049}
11050
a71116d1 11051/* Only test the commonly used registers */
30ca3e37 11052static int tg3_test_registers(struct tg3 *tp)
a71116d1 11053{
b16250e3 11054 int i, is_5705, is_5750;
a71116d1
MC
11055 u32 offset, read_mask, write_mask, val, save_val, read_val;
11056 static struct {
11057 u16 offset;
11058 u16 flags;
11059#define TG3_FL_5705 0x1
11060#define TG3_FL_NOT_5705 0x2
11061#define TG3_FL_NOT_5788 0x4
b16250e3 11062#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11063 u32 read_mask;
11064 u32 write_mask;
11065 } reg_tbl[] = {
11066 /* MAC Control Registers */
11067 { MAC_MODE, TG3_FL_NOT_5705,
11068 0x00000000, 0x00ef6f8c },
11069 { MAC_MODE, TG3_FL_5705,
11070 0x00000000, 0x01ef6b8c },
11071 { MAC_STATUS, TG3_FL_NOT_5705,
11072 0x03800107, 0x00000000 },
11073 { MAC_STATUS, TG3_FL_5705,
11074 0x03800100, 0x00000000 },
11075 { MAC_ADDR_0_HIGH, 0x0000,
11076 0x00000000, 0x0000ffff },
11077 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11078 0x00000000, 0xffffffff },
a71116d1
MC
11079 { MAC_RX_MTU_SIZE, 0x0000,
11080 0x00000000, 0x0000ffff },
11081 { MAC_TX_MODE, 0x0000,
11082 0x00000000, 0x00000070 },
11083 { MAC_TX_LENGTHS, 0x0000,
11084 0x00000000, 0x00003fff },
11085 { MAC_RX_MODE, TG3_FL_NOT_5705,
11086 0x00000000, 0x000007fc },
11087 { MAC_RX_MODE, TG3_FL_5705,
11088 0x00000000, 0x000007dc },
11089 { MAC_HASH_REG_0, 0x0000,
11090 0x00000000, 0xffffffff },
11091 { MAC_HASH_REG_1, 0x0000,
11092 0x00000000, 0xffffffff },
11093 { MAC_HASH_REG_2, 0x0000,
11094 0x00000000, 0xffffffff },
11095 { MAC_HASH_REG_3, 0x0000,
11096 0x00000000, 0xffffffff },
11097
11098 /* Receive Data and Receive BD Initiator Control Registers. */
11099 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11100 0x00000000, 0xffffffff },
11101 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11102 0x00000000, 0xffffffff },
11103 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11104 0x00000000, 0x00000003 },
11105 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11106 0x00000000, 0xffffffff },
11107 { RCVDBDI_STD_BD+0, 0x0000,
11108 0x00000000, 0xffffffff },
11109 { RCVDBDI_STD_BD+4, 0x0000,
11110 0x00000000, 0xffffffff },
11111 { RCVDBDI_STD_BD+8, 0x0000,
11112 0x00000000, 0xffff0002 },
11113 { RCVDBDI_STD_BD+0xc, 0x0000,
11114 0x00000000, 0xffffffff },
6aa20a22 11115
a71116d1
MC
11116 /* Receive BD Initiator Control Registers. */
11117 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11118 0x00000000, 0xffffffff },
11119 { RCVBDI_STD_THRESH, TG3_FL_5705,
11120 0x00000000, 0x000003ff },
11121 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11122 0x00000000, 0xffffffff },
6aa20a22 11123
a71116d1
MC
11124 /* Host Coalescing Control Registers. */
11125 { HOSTCC_MODE, TG3_FL_NOT_5705,
11126 0x00000000, 0x00000004 },
11127 { HOSTCC_MODE, TG3_FL_5705,
11128 0x00000000, 0x000000f6 },
11129 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11130 0x00000000, 0xffffffff },
11131 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11132 0x00000000, 0x000003ff },
11133 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11134 0x00000000, 0xffffffff },
11135 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11136 0x00000000, 0x000003ff },
11137 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11138 0x00000000, 0xffffffff },
11139 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11140 0x00000000, 0x000000ff },
11141 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11142 0x00000000, 0xffffffff },
11143 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11144 0x00000000, 0x000000ff },
11145 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11146 0x00000000, 0xffffffff },
11147 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11148 0x00000000, 0xffffffff },
11149 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11150 0x00000000, 0xffffffff },
11151 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11152 0x00000000, 0x000000ff },
11153 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11154 0x00000000, 0xffffffff },
11155 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11156 0x00000000, 0x000000ff },
11157 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11158 0x00000000, 0xffffffff },
11159 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11160 0x00000000, 0xffffffff },
11161 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11162 0x00000000, 0xffffffff },
11163 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11164 0x00000000, 0xffffffff },
11165 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11166 0x00000000, 0xffffffff },
11167 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11168 0xffffffff, 0x00000000 },
11169 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11170 0xffffffff, 0x00000000 },
11171
11172 /* Buffer Manager Control Registers. */
b16250e3 11173 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11174 0x00000000, 0x007fff80 },
b16250e3 11175 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11176 0x00000000, 0x007fffff },
11177 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11178 0x00000000, 0x0000003f },
11179 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11180 0x00000000, 0x000001ff },
11181 { BUFMGR_MB_HIGH_WATER, 0x0000,
11182 0x00000000, 0x000001ff },
11183 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11184 0xffffffff, 0x00000000 },
11185 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11186 0xffffffff, 0x00000000 },
6aa20a22 11187
a71116d1
MC
11188 /* Mailbox Registers */
11189 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11190 0x00000000, 0x000001ff },
11191 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11192 0x00000000, 0x000001ff },
11193 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11194 0x00000000, 0x000007ff },
11195 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11196 0x00000000, 0x000001ff },
11197
11198 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11199 };
11200
b16250e3 11201 is_5705 = is_5750 = 0;
63c3a66f 11202 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11203 is_5705 = 1;
63c3a66f 11204 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11205 is_5750 = 1;
11206 }
a71116d1
MC
11207
11208 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11209 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11210 continue;
11211
11212 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11213 continue;
11214
63c3a66f 11215 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11216 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11217 continue;
11218
b16250e3
MC
11219 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11220 continue;
11221
a71116d1
MC
11222 offset = (u32) reg_tbl[i].offset;
11223 read_mask = reg_tbl[i].read_mask;
11224 write_mask = reg_tbl[i].write_mask;
11225
11226 /* Save the original register content */
11227 save_val = tr32(offset);
11228
11229 /* Determine the read-only value. */
11230 read_val = save_val & read_mask;
11231
11232 /* Write zero to the register, then make sure the read-only bits
11233 * are not changed and the read/write bits are all zeros.
11234 */
11235 tw32(offset, 0);
11236
11237 val = tr32(offset);
11238
11239 /* Test the read-only and read/write bits. */
11240 if (((val & read_mask) != read_val) || (val & write_mask))
11241 goto out;
11242
11243 /* Write ones to all the bits defined by RdMask and WrMask, then
11244 * make sure the read-only bits are not changed and the
11245 * read/write bits are all ones.
11246 */
11247 tw32(offset, read_mask | write_mask);
11248
11249 val = tr32(offset);
11250
11251 /* Test the read-only bits. */
11252 if ((val & read_mask) != read_val)
11253 goto out;
11254
11255 /* Test the read/write bits. */
11256 if ((val & write_mask) != write_mask)
11257 goto out;
11258
11259 tw32(offset, save_val);
11260 }
11261
11262 return 0;
11263
11264out:
9f88f29f 11265 if (netif_msg_hw(tp))
2445e461
MC
11266 netdev_err(tp->dev,
11267 "Register test failed at offset %x\n", offset);
a71116d1
MC
11268 tw32(offset, save_val);
11269 return -EIO;
11270}
11271
7942e1db
MC
11272static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11273{
f71e1309 11274 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11275 int i;
11276 u32 j;
11277
e9edda69 11278 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11279 for (j = 0; j < len; j += 4) {
11280 u32 val;
11281
11282 tg3_write_mem(tp, offset + j, test_pattern[i]);
11283 tg3_read_mem(tp, offset + j, &val);
11284 if (val != test_pattern[i])
11285 return -EIO;
11286 }
11287 }
11288 return 0;
11289}
11290
11291static int tg3_test_memory(struct tg3 *tp)
11292{
11293 static struct mem_entry {
11294 u32 offset;
11295 u32 len;
11296 } mem_tbl_570x[] = {
38690194 11297 { 0x00000000, 0x00b50},
7942e1db
MC
11298 { 0x00002000, 0x1c000},
11299 { 0xffffffff, 0x00000}
11300 }, mem_tbl_5705[] = {
11301 { 0x00000100, 0x0000c},
11302 { 0x00000200, 0x00008},
7942e1db
MC
11303 { 0x00004000, 0x00800},
11304 { 0x00006000, 0x01000},
11305 { 0x00008000, 0x02000},
11306 { 0x00010000, 0x0e000},
11307 { 0xffffffff, 0x00000}
79f4d13a
MC
11308 }, mem_tbl_5755[] = {
11309 { 0x00000200, 0x00008},
11310 { 0x00004000, 0x00800},
11311 { 0x00006000, 0x00800},
11312 { 0x00008000, 0x02000},
11313 { 0x00010000, 0x0c000},
11314 { 0xffffffff, 0x00000}
b16250e3
MC
11315 }, mem_tbl_5906[] = {
11316 { 0x00000200, 0x00008},
11317 { 0x00004000, 0x00400},
11318 { 0x00006000, 0x00400},
11319 { 0x00008000, 0x01000},
11320 { 0x00010000, 0x01000},
11321 { 0xffffffff, 0x00000}
8b5a6c42
MC
11322 }, mem_tbl_5717[] = {
11323 { 0x00000200, 0x00008},
11324 { 0x00010000, 0x0a000},
11325 { 0x00020000, 0x13c00},
11326 { 0xffffffff, 0x00000}
11327 }, mem_tbl_57765[] = {
11328 { 0x00000200, 0x00008},
11329 { 0x00004000, 0x00800},
11330 { 0x00006000, 0x09800},
11331 { 0x00010000, 0x0a000},
11332 { 0xffffffff, 0x00000}
7942e1db
MC
11333 };
11334 struct mem_entry *mem_tbl;
11335 int err = 0;
11336 int i;
11337
63c3a66f 11338 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
11339 mem_tbl = mem_tbl_5717;
11340 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11341 mem_tbl = mem_tbl_57765;
63c3a66f 11342 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11343 mem_tbl = mem_tbl_5755;
11344 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11345 mem_tbl = mem_tbl_5906;
63c3a66f 11346 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11347 mem_tbl = mem_tbl_5705;
11348 else
7942e1db
MC
11349 mem_tbl = mem_tbl_570x;
11350
11351 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11352 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11353 if (err)
7942e1db
MC
11354 break;
11355 }
6aa20a22 11356
7942e1db
MC
11357 return err;
11358}
11359
bb158d69
MC
11360#define TG3_TSO_MSS 500
11361
11362#define TG3_TSO_IP_HDR_LEN 20
11363#define TG3_TSO_TCP_HDR_LEN 20
11364#define TG3_TSO_TCP_OPT_LEN 12
11365
11366static const u8 tg3_tso_header[] = {
113670x08, 0x00,
113680x45, 0x00, 0x00, 0x00,
113690x00, 0x00, 0x40, 0x00,
113700x40, 0x06, 0x00, 0x00,
113710x0a, 0x00, 0x00, 0x01,
113720x0a, 0x00, 0x00, 0x02,
113730x0d, 0x00, 0xe0, 0x00,
113740x00, 0x00, 0x01, 0x00,
113750x00, 0x00, 0x02, 0x00,
113760x80, 0x10, 0x10, 0x00,
113770x14, 0x09, 0x00, 0x00,
113780x01, 0x01, 0x08, 0x0a,
113790x11, 0x11, 0x11, 0x11,
113800x11, 0x11, 0x11, 0x11,
11381};
9f40dead 11382
28a45957 11383static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11384{
5e5a7f37 11385 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11386 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11387 u32 budget;
9205fd9c
ED
11388 struct sk_buff *skb;
11389 u8 *tx_data, *rx_data;
c76949a6
MC
11390 dma_addr_t map;
11391 int num_pkts, tx_len, rx_len, i, err;
11392 struct tg3_rx_buffer_desc *desc;
898a56f8 11393 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11394 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11395
c8873405
MC
11396 tnapi = &tp->napi[0];
11397 rnapi = &tp->napi[0];
0c1d0e2b 11398 if (tp->irq_cnt > 1) {
63c3a66f 11399 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11400 rnapi = &tp->napi[1];
63c3a66f 11401 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11402 tnapi = &tp->napi[1];
0c1d0e2b 11403 }
fd2ce37f 11404 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11405
c76949a6
MC
11406 err = -EIO;
11407
4852a861 11408 tx_len = pktsz;
a20e9c62 11409 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11410 if (!skb)
11411 return -ENOMEM;
11412
c76949a6
MC
11413 tx_data = skb_put(skb, tx_len);
11414 memcpy(tx_data, tp->dev->dev_addr, 6);
11415 memset(tx_data + 6, 0x0, 8);
11416
4852a861 11417 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11418
28a45957 11419 if (tso_loopback) {
bb158d69
MC
11420 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11421
11422 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11423 TG3_TSO_TCP_OPT_LEN;
11424
11425 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11426 sizeof(tg3_tso_header));
11427 mss = TG3_TSO_MSS;
11428
11429 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11430 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11431
11432 /* Set the total length field in the IP header */
11433 iph->tot_len = htons((u16)(mss + hdr_len));
11434
11435 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11436 TXD_FLAG_CPU_POST_DMA);
11437
63c3a66f
JP
11438 if (tg3_flag(tp, HW_TSO_1) ||
11439 tg3_flag(tp, HW_TSO_2) ||
11440 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11441 struct tcphdr *th;
11442 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11443 th = (struct tcphdr *)&tx_data[val];
11444 th->check = 0;
11445 } else
11446 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11447
63c3a66f 11448 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11449 mss |= (hdr_len & 0xc) << 12;
11450 if (hdr_len & 0x10)
11451 base_flags |= 0x00000010;
11452 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11453 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11454 mss |= hdr_len << 9;
63c3a66f 11455 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11456 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11457 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11458 } else {
11459 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11460 }
11461
11462 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11463 } else {
11464 num_pkts = 1;
11465 data_off = ETH_HLEN;
11466 }
11467
11468 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11469 tx_data[i] = (u8) (i & 0xff);
11470
f4188d8a
AD
11471 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11472 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11473 dev_kfree_skb(skb);
11474 return -EIO;
11475 }
c76949a6 11476
0d681b27
MC
11477 val = tnapi->tx_prod;
11478 tnapi->tx_buffers[val].skb = skb;
11479 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11480
c76949a6 11481 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11482 rnapi->coal_now);
c76949a6
MC
11483
11484 udelay(10);
11485
898a56f8 11486 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11487
84b67b27
MC
11488 budget = tg3_tx_avail(tnapi);
11489 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11490 base_flags | TXD_FLAG_END, mss, 0)) {
11491 tnapi->tx_buffers[val].skb = NULL;
11492 dev_kfree_skb(skb);
11493 return -EIO;
11494 }
c76949a6 11495
f3f3f27e 11496 tnapi->tx_prod++;
c76949a6 11497
f3f3f27e
MC
11498 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11499 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11500
11501 udelay(10);
11502
303fc921
MC
11503 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11504 for (i = 0; i < 35; i++) {
c76949a6 11505 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11506 coal_now);
c76949a6
MC
11507
11508 udelay(10);
11509
898a56f8
MC
11510 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11511 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11512 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11513 (rx_idx == (rx_start_idx + num_pkts)))
11514 break;
11515 }
11516
ba1142e4 11517 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11518 dev_kfree_skb(skb);
11519
f3f3f27e 11520 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11521 goto out;
11522
11523 if (rx_idx != rx_start_idx + num_pkts)
11524 goto out;
11525
bb158d69
MC
11526 val = data_off;
11527 while (rx_idx != rx_start_idx) {
11528 desc = &rnapi->rx_rcb[rx_start_idx++];
11529 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11530 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11531
bb158d69
MC
11532 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11533 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11534 goto out;
c76949a6 11535
bb158d69
MC
11536 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11537 - ETH_FCS_LEN;
c76949a6 11538
28a45957 11539 if (!tso_loopback) {
bb158d69
MC
11540 if (rx_len != tx_len)
11541 goto out;
4852a861 11542
bb158d69
MC
11543 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11544 if (opaque_key != RXD_OPAQUE_RING_STD)
11545 goto out;
11546 } else {
11547 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11548 goto out;
11549 }
11550 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11551 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11552 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11553 goto out;
bb158d69 11554 }
4852a861 11555
bb158d69 11556 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11557 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11558 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11559 mapping);
11560 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11561 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11562 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11563 mapping);
11564 } else
11565 goto out;
c76949a6 11566
bb158d69
MC
11567 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11568 PCI_DMA_FROMDEVICE);
c76949a6 11569
9205fd9c 11570 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11571 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11572 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11573 goto out;
11574 }
c76949a6 11575 }
bb158d69 11576
c76949a6 11577 err = 0;
6aa20a22 11578
9205fd9c 11579 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11580out:
11581 return err;
11582}
11583
00c266b7
MC
11584#define TG3_STD_LOOPBACK_FAILED 1
11585#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11586#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11587#define TG3_LOOPBACK_FAILED \
11588 (TG3_STD_LOOPBACK_FAILED | \
11589 TG3_JMB_LOOPBACK_FAILED | \
11590 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11591
941ec90f 11592static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11593{
28a45957 11594 int err = -EIO;
2215e24c 11595 u32 eee_cap;
9f40dead 11596
ab789046
MC
11597 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11598 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11599
28a45957
MC
11600 if (!netif_running(tp->dev)) {
11601 data[0] = TG3_LOOPBACK_FAILED;
11602 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11603 if (do_extlpbk)
11604 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11605 goto done;
11606 }
11607
b9ec6c1b 11608 err = tg3_reset_hw(tp, 1);
ab789046 11609 if (err) {
28a45957
MC
11610 data[0] = TG3_LOOPBACK_FAILED;
11611 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11612 if (do_extlpbk)
11613 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11614 goto done;
11615 }
9f40dead 11616
63c3a66f 11617 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11618 int i;
11619
11620 /* Reroute all rx packets to the 1st queue */
11621 for (i = MAC_RSS_INDIR_TBL_0;
11622 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11623 tw32(i, 0x0);
11624 }
11625
6e01b20b
MC
11626 /* HW errata - mac loopback fails in some cases on 5780.
11627 * Normal traffic and PHY loopback are not affected by
11628 * errata. Also, the MAC loopback test is deprecated for
11629 * all newer ASIC revisions.
11630 */
11631 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11632 !tg3_flag(tp, CPMU_PRESENT)) {
11633 tg3_mac_loopback(tp, true);
9936bcf6 11634
28a45957
MC
11635 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11636 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11637
11638 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11639 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11640 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11641
11642 tg3_mac_loopback(tp, false);
11643 }
4852a861 11644
f07e9af3 11645 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11646 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11647 int i;
11648
941ec90f 11649 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11650
11651 /* Wait for link */
11652 for (i = 0; i < 100; i++) {
11653 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11654 break;
11655 mdelay(1);
11656 }
11657
28a45957
MC
11658 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11659 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11660 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11661 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11662 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11663 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11664 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11665 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11666
941ec90f
MC
11667 if (do_extlpbk) {
11668 tg3_phy_lpbk_set(tp, 0, true);
11669
11670 /* All link indications report up, but the hardware
11671 * isn't really ready for about 20 msec. Double it
11672 * to be sure.
11673 */
11674 mdelay(40);
11675
11676 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11677 data[2] |= TG3_STD_LOOPBACK_FAILED;
11678 if (tg3_flag(tp, TSO_CAPABLE) &&
11679 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11680 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11681 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11682 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11683 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11684 }
11685
5e5a7f37
MC
11686 /* Re-enable gphy autopowerdown. */
11687 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11688 tg3_phy_toggle_apd(tp, true);
11689 }
6833c043 11690
941ec90f 11691 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11692
ab789046
MC
11693done:
11694 tp->phy_flags |= eee_cap;
11695
9f40dead
MC
11696 return err;
11697}
11698
4cafd3f5
MC
11699static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11700 u64 *data)
11701{
566f86ad 11702 struct tg3 *tp = netdev_priv(dev);
941ec90f 11703 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11704
bed9829f
MC
11705 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11706 tg3_power_up(tp)) {
11707 etest->flags |= ETH_TEST_FL_FAILED;
11708 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11709 return;
11710 }
bc1c7567 11711
566f86ad
MC
11712 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11713
11714 if (tg3_test_nvram(tp) != 0) {
11715 etest->flags |= ETH_TEST_FL_FAILED;
11716 data[0] = 1;
11717 }
941ec90f 11718 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11719 etest->flags |= ETH_TEST_FL_FAILED;
11720 data[1] = 1;
11721 }
a71116d1 11722 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11723 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11724
11725 if (netif_running(dev)) {
b02fd9e3 11726 tg3_phy_stop(tp);
a71116d1 11727 tg3_netif_stop(tp);
bbe832c0
MC
11728 irq_sync = 1;
11729 }
a71116d1 11730
bbe832c0 11731 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11732
11733 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11734 err = tg3_nvram_lock(tp);
a71116d1 11735 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11736 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11737 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11738 if (!err)
11739 tg3_nvram_unlock(tp);
a71116d1 11740
f07e9af3 11741 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11742 tg3_phy_reset(tp);
11743
a71116d1
MC
11744 if (tg3_test_registers(tp) != 0) {
11745 etest->flags |= ETH_TEST_FL_FAILED;
11746 data[2] = 1;
11747 }
28a45957 11748
7942e1db
MC
11749 if (tg3_test_memory(tp) != 0) {
11750 etest->flags |= ETH_TEST_FL_FAILED;
11751 data[3] = 1;
11752 }
28a45957 11753
941ec90f
MC
11754 if (doextlpbk)
11755 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11756
11757 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 11758 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11759
f47c11ee
DM
11760 tg3_full_unlock(tp);
11761
d4bc3927
MC
11762 if (tg3_test_interrupt(tp) != 0) {
11763 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 11764 data[7] = 1;
d4bc3927 11765 }
f47c11ee
DM
11766
11767 tg3_full_lock(tp, 0);
d4bc3927 11768
a71116d1
MC
11769 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11770 if (netif_running(dev)) {
63c3a66f 11771 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11772 err2 = tg3_restart_hw(tp, 1);
11773 if (!err2)
b9ec6c1b 11774 tg3_netif_start(tp);
a71116d1 11775 }
f47c11ee
DM
11776
11777 tg3_full_unlock(tp);
b02fd9e3
MC
11778
11779 if (irq_sync && !err2)
11780 tg3_phy_start(tp);
a71116d1 11781 }
80096068 11782 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11783 tg3_power_down(tp);
bc1c7567 11784
4cafd3f5
MC
11785}
11786
1da177e4
LT
11787static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11788{
11789 struct mii_ioctl_data *data = if_mii(ifr);
11790 struct tg3 *tp = netdev_priv(dev);
11791 int err;
11792
63c3a66f 11793 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11794 struct phy_device *phydev;
f07e9af3 11795 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11796 return -EAGAIN;
3f0e3ad7 11797 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11798 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11799 }
11800
33f401ae 11801 switch (cmd) {
1da177e4 11802 case SIOCGMIIPHY:
882e9793 11803 data->phy_id = tp->phy_addr;
1da177e4
LT
11804
11805 /* fallthru */
11806 case SIOCGMIIREG: {
11807 u32 mii_regval;
11808
f07e9af3 11809 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11810 break; /* We have no PHY */
11811
34eea5ac 11812 if (!netif_running(dev))
bc1c7567
MC
11813 return -EAGAIN;
11814
f47c11ee 11815 spin_lock_bh(&tp->lock);
1da177e4 11816 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11817 spin_unlock_bh(&tp->lock);
1da177e4
LT
11818
11819 data->val_out = mii_regval;
11820
11821 return err;
11822 }
11823
11824 case SIOCSMIIREG:
f07e9af3 11825 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11826 break; /* We have no PHY */
11827
34eea5ac 11828 if (!netif_running(dev))
bc1c7567
MC
11829 return -EAGAIN;
11830
f47c11ee 11831 spin_lock_bh(&tp->lock);
1da177e4 11832 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11833 spin_unlock_bh(&tp->lock);
1da177e4
LT
11834
11835 return err;
11836
11837 default:
11838 /* do nothing */
11839 break;
11840 }
11841 return -EOPNOTSUPP;
11842}
11843
15f9850d
DM
11844static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11845{
11846 struct tg3 *tp = netdev_priv(dev);
11847
11848 memcpy(ec, &tp->coal, sizeof(*ec));
11849 return 0;
11850}
11851
d244c892
MC
11852static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11853{
11854 struct tg3 *tp = netdev_priv(dev);
11855 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11856 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11857
63c3a66f 11858 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11859 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11860 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11861 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11862 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11863 }
11864
11865 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11866 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11867 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11868 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11869 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11870 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11871 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11872 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11873 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11874 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11875 return -EINVAL;
11876
11877 /* No rx interrupts will be generated if both are zero */
11878 if ((ec->rx_coalesce_usecs == 0) &&
11879 (ec->rx_max_coalesced_frames == 0))
11880 return -EINVAL;
11881
11882 /* No tx interrupts will be generated if both are zero */
11883 if ((ec->tx_coalesce_usecs == 0) &&
11884 (ec->tx_max_coalesced_frames == 0))
11885 return -EINVAL;
11886
11887 /* Only copy relevant parameters, ignore all others. */
11888 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11889 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11890 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11891 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11892 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11893 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11894 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11895 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11896 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11897
11898 if (netif_running(dev)) {
11899 tg3_full_lock(tp, 0);
11900 __tg3_set_coalesce(tp, &tp->coal);
11901 tg3_full_unlock(tp);
11902 }
11903 return 0;
11904}
11905
7282d491 11906static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11907 .get_settings = tg3_get_settings,
11908 .set_settings = tg3_set_settings,
11909 .get_drvinfo = tg3_get_drvinfo,
11910 .get_regs_len = tg3_get_regs_len,
11911 .get_regs = tg3_get_regs,
11912 .get_wol = tg3_get_wol,
11913 .set_wol = tg3_set_wol,
11914 .get_msglevel = tg3_get_msglevel,
11915 .set_msglevel = tg3_set_msglevel,
11916 .nway_reset = tg3_nway_reset,
11917 .get_link = ethtool_op_get_link,
11918 .get_eeprom_len = tg3_get_eeprom_len,
11919 .get_eeprom = tg3_get_eeprom,
11920 .set_eeprom = tg3_set_eeprom,
11921 .get_ringparam = tg3_get_ringparam,
11922 .set_ringparam = tg3_set_ringparam,
11923 .get_pauseparam = tg3_get_pauseparam,
11924 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11925 .self_test = tg3_self_test,
1da177e4 11926 .get_strings = tg3_get_strings,
81b8709c 11927 .set_phys_id = tg3_set_phys_id,
1da177e4 11928 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11929 .get_coalesce = tg3_get_coalesce,
d244c892 11930 .set_coalesce = tg3_set_coalesce,
b9f2c044 11931 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11932};
11933
11934static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11935{
1b27777a 11936 u32 cursize, val, magic;
1da177e4
LT
11937
11938 tp->nvram_size = EEPROM_CHIP_SIZE;
11939
e4f34110 11940 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11941 return;
11942
b16250e3
MC
11943 if ((magic != TG3_EEPROM_MAGIC) &&
11944 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11945 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11946 return;
11947
11948 /*
11949 * Size the chip by reading offsets at increasing powers of two.
11950 * When we encounter our validation signature, we know the addressing
11951 * has wrapped around, and thus have our chip size.
11952 */
1b27777a 11953 cursize = 0x10;
1da177e4
LT
11954
11955 while (cursize < tp->nvram_size) {
e4f34110 11956 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11957 return;
11958
1820180b 11959 if (val == magic)
1da177e4
LT
11960 break;
11961
11962 cursize <<= 1;
11963 }
11964
11965 tp->nvram_size = cursize;
11966}
6aa20a22 11967
1da177e4
LT
11968static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11969{
11970 u32 val;
11971
63c3a66f 11972 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11973 return;
11974
11975 /* Selfboot format */
1820180b 11976 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11977 tg3_get_eeprom_size(tp);
11978 return;
11979 }
11980
6d348f2c 11981 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11982 if (val != 0) {
6d348f2c
MC
11983 /* This is confusing. We want to operate on the
11984 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11985 * call will read from NVRAM and byteswap the data
11986 * according to the byteswapping settings for all
11987 * other register accesses. This ensures the data we
11988 * want will always reside in the lower 16-bits.
11989 * However, the data in NVRAM is in LE format, which
11990 * means the data from the NVRAM read will always be
11991 * opposite the endianness of the CPU. The 16-bit
11992 * byteswap then brings the data to CPU endianness.
11993 */
11994 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11995 return;
11996 }
11997 }
fd1122a2 11998 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11999}
12000
12001static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12002{
12003 u32 nvcfg1;
12004
12005 nvcfg1 = tr32(NVRAM_CFG1);
12006 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12007 tg3_flag_set(tp, FLASH);
8590a603 12008 } else {
1da177e4
LT
12009 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12010 tw32(NVRAM_CFG1, nvcfg1);
12011 }
12012
6ff6f81d 12013 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12014 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12015 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12016 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12017 tp->nvram_jedecnum = JEDEC_ATMEL;
12018 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12019 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12020 break;
12021 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12022 tp->nvram_jedecnum = JEDEC_ATMEL;
12023 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12024 break;
12025 case FLASH_VENDOR_ATMEL_EEPROM:
12026 tp->nvram_jedecnum = JEDEC_ATMEL;
12027 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12028 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12029 break;
12030 case FLASH_VENDOR_ST:
12031 tp->nvram_jedecnum = JEDEC_ST;
12032 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12033 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12034 break;
12035 case FLASH_VENDOR_SAIFUN:
12036 tp->nvram_jedecnum = JEDEC_SAIFUN;
12037 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12038 break;
12039 case FLASH_VENDOR_SST_SMALL:
12040 case FLASH_VENDOR_SST_LARGE:
12041 tp->nvram_jedecnum = JEDEC_SST;
12042 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12043 break;
1da177e4 12044 }
8590a603 12045 } else {
1da177e4
LT
12046 tp->nvram_jedecnum = JEDEC_ATMEL;
12047 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12048 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12049 }
12050}
12051
a1b950d5
MC
12052static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12053{
12054 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12055 case FLASH_5752PAGE_SIZE_256:
12056 tp->nvram_pagesize = 256;
12057 break;
12058 case FLASH_5752PAGE_SIZE_512:
12059 tp->nvram_pagesize = 512;
12060 break;
12061 case FLASH_5752PAGE_SIZE_1K:
12062 tp->nvram_pagesize = 1024;
12063 break;
12064 case FLASH_5752PAGE_SIZE_2K:
12065 tp->nvram_pagesize = 2048;
12066 break;
12067 case FLASH_5752PAGE_SIZE_4K:
12068 tp->nvram_pagesize = 4096;
12069 break;
12070 case FLASH_5752PAGE_SIZE_264:
12071 tp->nvram_pagesize = 264;
12072 break;
12073 case FLASH_5752PAGE_SIZE_528:
12074 tp->nvram_pagesize = 528;
12075 break;
12076 }
12077}
12078
361b4ac2
MC
12079static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12080{
12081 u32 nvcfg1;
12082
12083 nvcfg1 = tr32(NVRAM_CFG1);
12084
e6af301b
MC
12085 /* NVRAM protection for TPM */
12086 if (nvcfg1 & (1 << 27))
63c3a66f 12087 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12088
361b4ac2 12089 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12090 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12091 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12092 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12093 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12094 break;
12095 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12096 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12097 tg3_flag_set(tp, NVRAM_BUFFERED);
12098 tg3_flag_set(tp, FLASH);
8590a603
MC
12099 break;
12100 case FLASH_5752VENDOR_ST_M45PE10:
12101 case FLASH_5752VENDOR_ST_M45PE20:
12102 case FLASH_5752VENDOR_ST_M45PE40:
12103 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12104 tg3_flag_set(tp, NVRAM_BUFFERED);
12105 tg3_flag_set(tp, FLASH);
8590a603 12106 break;
361b4ac2
MC
12107 }
12108
63c3a66f 12109 if (tg3_flag(tp, FLASH)) {
a1b950d5 12110 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12111 } else {
361b4ac2
MC
12112 /* For eeprom, set pagesize to maximum eeprom size */
12113 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12114
12115 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12116 tw32(NVRAM_CFG1, nvcfg1);
12117 }
12118}
12119
d3c7b886
MC
12120static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12121{
989a9d23 12122 u32 nvcfg1, protect = 0;
d3c7b886
MC
12123
12124 nvcfg1 = tr32(NVRAM_CFG1);
12125
12126 /* NVRAM protection for TPM */
989a9d23 12127 if (nvcfg1 & (1 << 27)) {
63c3a66f 12128 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12129 protect = 1;
12130 }
d3c7b886 12131
989a9d23
MC
12132 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12133 switch (nvcfg1) {
8590a603
MC
12134 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12135 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12136 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12137 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12138 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12139 tg3_flag_set(tp, NVRAM_BUFFERED);
12140 tg3_flag_set(tp, FLASH);
8590a603
MC
12141 tp->nvram_pagesize = 264;
12142 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12143 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12144 tp->nvram_size = (protect ? 0x3e200 :
12145 TG3_NVRAM_SIZE_512KB);
12146 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12147 tp->nvram_size = (protect ? 0x1f200 :
12148 TG3_NVRAM_SIZE_256KB);
12149 else
12150 tp->nvram_size = (protect ? 0x1f200 :
12151 TG3_NVRAM_SIZE_128KB);
12152 break;
12153 case FLASH_5752VENDOR_ST_M45PE10:
12154 case FLASH_5752VENDOR_ST_M45PE20:
12155 case FLASH_5752VENDOR_ST_M45PE40:
12156 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12157 tg3_flag_set(tp, NVRAM_BUFFERED);
12158 tg3_flag_set(tp, FLASH);
8590a603
MC
12159 tp->nvram_pagesize = 256;
12160 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12161 tp->nvram_size = (protect ?
12162 TG3_NVRAM_SIZE_64KB :
12163 TG3_NVRAM_SIZE_128KB);
12164 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12165 tp->nvram_size = (protect ?
12166 TG3_NVRAM_SIZE_64KB :
12167 TG3_NVRAM_SIZE_256KB);
12168 else
12169 tp->nvram_size = (protect ?
12170 TG3_NVRAM_SIZE_128KB :
12171 TG3_NVRAM_SIZE_512KB);
12172 break;
d3c7b886
MC
12173 }
12174}
12175
1b27777a
MC
12176static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12177{
12178 u32 nvcfg1;
12179
12180 nvcfg1 = tr32(NVRAM_CFG1);
12181
12182 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12183 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12184 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12185 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12186 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12187 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12188 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12189 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12190
8590a603
MC
12191 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12192 tw32(NVRAM_CFG1, nvcfg1);
12193 break;
12194 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12195 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12196 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12197 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12198 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12199 tg3_flag_set(tp, NVRAM_BUFFERED);
12200 tg3_flag_set(tp, FLASH);
8590a603
MC
12201 tp->nvram_pagesize = 264;
12202 break;
12203 case FLASH_5752VENDOR_ST_M45PE10:
12204 case FLASH_5752VENDOR_ST_M45PE20:
12205 case FLASH_5752VENDOR_ST_M45PE40:
12206 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12207 tg3_flag_set(tp, NVRAM_BUFFERED);
12208 tg3_flag_set(tp, FLASH);
8590a603
MC
12209 tp->nvram_pagesize = 256;
12210 break;
1b27777a
MC
12211 }
12212}
12213
6b91fa02
MC
12214static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12215{
12216 u32 nvcfg1, protect = 0;
12217
12218 nvcfg1 = tr32(NVRAM_CFG1);
12219
12220 /* NVRAM protection for TPM */
12221 if (nvcfg1 & (1 << 27)) {
63c3a66f 12222 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12223 protect = 1;
12224 }
12225
12226 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12227 switch (nvcfg1) {
8590a603
MC
12228 case FLASH_5761VENDOR_ATMEL_ADB021D:
12229 case FLASH_5761VENDOR_ATMEL_ADB041D:
12230 case FLASH_5761VENDOR_ATMEL_ADB081D:
12231 case FLASH_5761VENDOR_ATMEL_ADB161D:
12232 case FLASH_5761VENDOR_ATMEL_MDB021D:
12233 case FLASH_5761VENDOR_ATMEL_MDB041D:
12234 case FLASH_5761VENDOR_ATMEL_MDB081D:
12235 case FLASH_5761VENDOR_ATMEL_MDB161D:
12236 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12237 tg3_flag_set(tp, NVRAM_BUFFERED);
12238 tg3_flag_set(tp, FLASH);
12239 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12240 tp->nvram_pagesize = 256;
12241 break;
12242 case FLASH_5761VENDOR_ST_A_M45PE20:
12243 case FLASH_5761VENDOR_ST_A_M45PE40:
12244 case FLASH_5761VENDOR_ST_A_M45PE80:
12245 case FLASH_5761VENDOR_ST_A_M45PE16:
12246 case FLASH_5761VENDOR_ST_M_M45PE20:
12247 case FLASH_5761VENDOR_ST_M_M45PE40:
12248 case FLASH_5761VENDOR_ST_M_M45PE80:
12249 case FLASH_5761VENDOR_ST_M_M45PE16:
12250 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12251 tg3_flag_set(tp, NVRAM_BUFFERED);
12252 tg3_flag_set(tp, FLASH);
8590a603
MC
12253 tp->nvram_pagesize = 256;
12254 break;
6b91fa02
MC
12255 }
12256
12257 if (protect) {
12258 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12259 } else {
12260 switch (nvcfg1) {
8590a603
MC
12261 case FLASH_5761VENDOR_ATMEL_ADB161D:
12262 case FLASH_5761VENDOR_ATMEL_MDB161D:
12263 case FLASH_5761VENDOR_ST_A_M45PE16:
12264 case FLASH_5761VENDOR_ST_M_M45PE16:
12265 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12266 break;
12267 case FLASH_5761VENDOR_ATMEL_ADB081D:
12268 case FLASH_5761VENDOR_ATMEL_MDB081D:
12269 case FLASH_5761VENDOR_ST_A_M45PE80:
12270 case FLASH_5761VENDOR_ST_M_M45PE80:
12271 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12272 break;
12273 case FLASH_5761VENDOR_ATMEL_ADB041D:
12274 case FLASH_5761VENDOR_ATMEL_MDB041D:
12275 case FLASH_5761VENDOR_ST_A_M45PE40:
12276 case FLASH_5761VENDOR_ST_M_M45PE40:
12277 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12278 break;
12279 case FLASH_5761VENDOR_ATMEL_ADB021D:
12280 case FLASH_5761VENDOR_ATMEL_MDB021D:
12281 case FLASH_5761VENDOR_ST_A_M45PE20:
12282 case FLASH_5761VENDOR_ST_M_M45PE20:
12283 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12284 break;
6b91fa02
MC
12285 }
12286 }
12287}
12288
b5d3772c
MC
12289static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12290{
12291 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12292 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12293 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12294}
12295
321d32a0
MC
12296static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12297{
12298 u32 nvcfg1;
12299
12300 nvcfg1 = tr32(NVRAM_CFG1);
12301
12302 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12303 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12304 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12305 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12306 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12307 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12308
12309 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12310 tw32(NVRAM_CFG1, nvcfg1);
12311 return;
12312 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12313 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12314 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12315 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12316 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12317 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12318 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12319 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12320 tg3_flag_set(tp, NVRAM_BUFFERED);
12321 tg3_flag_set(tp, FLASH);
321d32a0
MC
12322
12323 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12324 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12325 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12326 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12327 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12328 break;
12329 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12330 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12331 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12332 break;
12333 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12334 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12335 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12336 break;
12337 }
12338 break;
12339 case FLASH_5752VENDOR_ST_M45PE10:
12340 case FLASH_5752VENDOR_ST_M45PE20:
12341 case FLASH_5752VENDOR_ST_M45PE40:
12342 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12343 tg3_flag_set(tp, NVRAM_BUFFERED);
12344 tg3_flag_set(tp, FLASH);
321d32a0
MC
12345
12346 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12347 case FLASH_5752VENDOR_ST_M45PE10:
12348 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12349 break;
12350 case FLASH_5752VENDOR_ST_M45PE20:
12351 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12352 break;
12353 case FLASH_5752VENDOR_ST_M45PE40:
12354 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12355 break;
12356 }
12357 break;
12358 default:
63c3a66f 12359 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12360 return;
12361 }
12362
a1b950d5
MC
12363 tg3_nvram_get_pagesize(tp, nvcfg1);
12364 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12365 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12366}
12367
12368
12369static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12370{
12371 u32 nvcfg1;
12372
12373 nvcfg1 = tr32(NVRAM_CFG1);
12374
12375 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12376 case FLASH_5717VENDOR_ATMEL_EEPROM:
12377 case FLASH_5717VENDOR_MICRO_EEPROM:
12378 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12379 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12380 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12381
12382 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12383 tw32(NVRAM_CFG1, nvcfg1);
12384 return;
12385 case FLASH_5717VENDOR_ATMEL_MDB011D:
12386 case FLASH_5717VENDOR_ATMEL_ADB011B:
12387 case FLASH_5717VENDOR_ATMEL_ADB011D:
12388 case FLASH_5717VENDOR_ATMEL_MDB021D:
12389 case FLASH_5717VENDOR_ATMEL_ADB021B:
12390 case FLASH_5717VENDOR_ATMEL_ADB021D:
12391 case FLASH_5717VENDOR_ATMEL_45USPT:
12392 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12393 tg3_flag_set(tp, NVRAM_BUFFERED);
12394 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12395
12396 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12397 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12398 /* Detect size with tg3_nvram_get_size() */
12399 break;
a1b950d5
MC
12400 case FLASH_5717VENDOR_ATMEL_ADB021B:
12401 case FLASH_5717VENDOR_ATMEL_ADB021D:
12402 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12403 break;
12404 default:
12405 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12406 break;
12407 }
321d32a0 12408 break;
a1b950d5
MC
12409 case FLASH_5717VENDOR_ST_M_M25PE10:
12410 case FLASH_5717VENDOR_ST_A_M25PE10:
12411 case FLASH_5717VENDOR_ST_M_M45PE10:
12412 case FLASH_5717VENDOR_ST_A_M45PE10:
12413 case FLASH_5717VENDOR_ST_M_M25PE20:
12414 case FLASH_5717VENDOR_ST_A_M25PE20:
12415 case FLASH_5717VENDOR_ST_M_M45PE20:
12416 case FLASH_5717VENDOR_ST_A_M45PE20:
12417 case FLASH_5717VENDOR_ST_25USPT:
12418 case FLASH_5717VENDOR_ST_45USPT:
12419 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12420 tg3_flag_set(tp, NVRAM_BUFFERED);
12421 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12422
12423 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12424 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12425 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12426 /* Detect size with tg3_nvram_get_size() */
12427 break;
12428 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12429 case FLASH_5717VENDOR_ST_A_M45PE20:
12430 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12431 break;
12432 default:
12433 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12434 break;
12435 }
321d32a0 12436 break;
a1b950d5 12437 default:
63c3a66f 12438 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12439 return;
321d32a0 12440 }
a1b950d5
MC
12441
12442 tg3_nvram_get_pagesize(tp, nvcfg1);
12443 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12444 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12445}
12446
9b91b5f1
MC
12447static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12448{
12449 u32 nvcfg1, nvmpinstrp;
12450
12451 nvcfg1 = tr32(NVRAM_CFG1);
12452 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12453
12454 switch (nvmpinstrp) {
12455 case FLASH_5720_EEPROM_HD:
12456 case FLASH_5720_EEPROM_LD:
12457 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12458 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12459
12460 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12461 tw32(NVRAM_CFG1, nvcfg1);
12462 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12463 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12464 else
12465 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12466 return;
12467 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12468 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12469 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12470 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12471 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12472 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12473 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12474 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12475 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12476 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12477 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12478 case FLASH_5720VENDOR_ATMEL_45USPT:
12479 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12480 tg3_flag_set(tp, NVRAM_BUFFERED);
12481 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12482
12483 switch (nvmpinstrp) {
12484 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12485 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12486 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12487 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12488 break;
12489 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12490 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12491 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12492 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12493 break;
12494 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12495 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12496 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12497 break;
12498 default:
12499 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12500 break;
12501 }
12502 break;
12503 case FLASH_5720VENDOR_M_ST_M25PE10:
12504 case FLASH_5720VENDOR_M_ST_M45PE10:
12505 case FLASH_5720VENDOR_A_ST_M25PE10:
12506 case FLASH_5720VENDOR_A_ST_M45PE10:
12507 case FLASH_5720VENDOR_M_ST_M25PE20:
12508 case FLASH_5720VENDOR_M_ST_M45PE20:
12509 case FLASH_5720VENDOR_A_ST_M25PE20:
12510 case FLASH_5720VENDOR_A_ST_M45PE20:
12511 case FLASH_5720VENDOR_M_ST_M25PE40:
12512 case FLASH_5720VENDOR_M_ST_M45PE40:
12513 case FLASH_5720VENDOR_A_ST_M25PE40:
12514 case FLASH_5720VENDOR_A_ST_M45PE40:
12515 case FLASH_5720VENDOR_M_ST_M25PE80:
12516 case FLASH_5720VENDOR_M_ST_M45PE80:
12517 case FLASH_5720VENDOR_A_ST_M25PE80:
12518 case FLASH_5720VENDOR_A_ST_M45PE80:
12519 case FLASH_5720VENDOR_ST_25USPT:
12520 case FLASH_5720VENDOR_ST_45USPT:
12521 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12522 tg3_flag_set(tp, NVRAM_BUFFERED);
12523 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12524
12525 switch (nvmpinstrp) {
12526 case FLASH_5720VENDOR_M_ST_M25PE20:
12527 case FLASH_5720VENDOR_M_ST_M45PE20:
12528 case FLASH_5720VENDOR_A_ST_M25PE20:
12529 case FLASH_5720VENDOR_A_ST_M45PE20:
12530 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12531 break;
12532 case FLASH_5720VENDOR_M_ST_M25PE40:
12533 case FLASH_5720VENDOR_M_ST_M45PE40:
12534 case FLASH_5720VENDOR_A_ST_M25PE40:
12535 case FLASH_5720VENDOR_A_ST_M45PE40:
12536 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12537 break;
12538 case FLASH_5720VENDOR_M_ST_M25PE80:
12539 case FLASH_5720VENDOR_M_ST_M45PE80:
12540 case FLASH_5720VENDOR_A_ST_M25PE80:
12541 case FLASH_5720VENDOR_A_ST_M45PE80:
12542 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12543 break;
12544 default:
12545 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12546 break;
12547 }
12548 break;
12549 default:
63c3a66f 12550 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12551 return;
12552 }
12553
12554 tg3_nvram_get_pagesize(tp, nvcfg1);
12555 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12556 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12557}
12558
1da177e4
LT
12559/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12560static void __devinit tg3_nvram_init(struct tg3 *tp)
12561{
1da177e4
LT
12562 tw32_f(GRC_EEPROM_ADDR,
12563 (EEPROM_ADDR_FSM_RESET |
12564 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12565 EEPROM_ADDR_CLKPERD_SHIFT)));
12566
9d57f01c 12567 msleep(1);
1da177e4
LT
12568
12569 /* Enable seeprom accesses. */
12570 tw32_f(GRC_LOCAL_CTRL,
12571 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12572 udelay(100);
12573
12574 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12575 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12576 tg3_flag_set(tp, NVRAM);
1da177e4 12577
ec41c7df 12578 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12579 netdev_warn(tp->dev,
12580 "Cannot get nvram lock, %s failed\n",
05dbe005 12581 __func__);
ec41c7df
MC
12582 return;
12583 }
e6af301b 12584 tg3_enable_nvram_access(tp);
1da177e4 12585
989a9d23
MC
12586 tp->nvram_size = 0;
12587
361b4ac2
MC
12588 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12589 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12590 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12591 tg3_get_5755_nvram_info(tp);
d30cdd28 12592 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12593 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12594 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12595 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12596 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12597 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12598 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12599 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12600 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12601 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12602 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12603 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12604 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12605 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12606 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12607 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12608 else
12609 tg3_get_nvram_info(tp);
12610
989a9d23
MC
12611 if (tp->nvram_size == 0)
12612 tg3_get_nvram_size(tp);
1da177e4 12613
e6af301b 12614 tg3_disable_nvram_access(tp);
381291b7 12615 tg3_nvram_unlock(tp);
1da177e4
LT
12616
12617 } else {
63c3a66f
JP
12618 tg3_flag_clear(tp, NVRAM);
12619 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12620
12621 tg3_get_eeprom_size(tp);
12622 }
12623}
12624
1da177e4
LT
12625static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12626 u32 offset, u32 len, u8 *buf)
12627{
12628 int i, j, rc = 0;
12629 u32 val;
12630
12631 for (i = 0; i < len; i += 4) {
b9fc7dc5 12632 u32 addr;
a9dc529d 12633 __be32 data;
1da177e4
LT
12634
12635 addr = offset + i;
12636
12637 memcpy(&data, buf + i, 4);
12638
62cedd11
MC
12639 /*
12640 * The SEEPROM interface expects the data to always be opposite
12641 * the native endian format. We accomplish this by reversing
12642 * all the operations that would have been performed on the
12643 * data from a call to tg3_nvram_read_be32().
12644 */
12645 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12646
12647 val = tr32(GRC_EEPROM_ADDR);
12648 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12649
12650 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12651 EEPROM_ADDR_READ);
12652 tw32(GRC_EEPROM_ADDR, val |
12653 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12654 (addr & EEPROM_ADDR_ADDR_MASK) |
12655 EEPROM_ADDR_START |
12656 EEPROM_ADDR_WRITE);
6aa20a22 12657
9d57f01c 12658 for (j = 0; j < 1000; j++) {
1da177e4
LT
12659 val = tr32(GRC_EEPROM_ADDR);
12660
12661 if (val & EEPROM_ADDR_COMPLETE)
12662 break;
9d57f01c 12663 msleep(1);
1da177e4
LT
12664 }
12665 if (!(val & EEPROM_ADDR_COMPLETE)) {
12666 rc = -EBUSY;
12667 break;
12668 }
12669 }
12670
12671 return rc;
12672}
12673
12674/* offset and length are dword aligned */
12675static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12676 u8 *buf)
12677{
12678 int ret = 0;
12679 u32 pagesize = tp->nvram_pagesize;
12680 u32 pagemask = pagesize - 1;
12681 u32 nvram_cmd;
12682 u8 *tmp;
12683
12684 tmp = kmalloc(pagesize, GFP_KERNEL);
12685 if (tmp == NULL)
12686 return -ENOMEM;
12687
12688 while (len) {
12689 int j;
e6af301b 12690 u32 phy_addr, page_off, size;
1da177e4
LT
12691
12692 phy_addr = offset & ~pagemask;
6aa20a22 12693
1da177e4 12694 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12695 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12696 (__be32 *) (tmp + j));
12697 if (ret)
1da177e4
LT
12698 break;
12699 }
12700 if (ret)
12701 break;
12702
c6cdf436 12703 page_off = offset & pagemask;
1da177e4
LT
12704 size = pagesize;
12705 if (len < size)
12706 size = len;
12707
12708 len -= size;
12709
12710 memcpy(tmp + page_off, buf, size);
12711
12712 offset = offset + (pagesize - page_off);
12713
e6af301b 12714 tg3_enable_nvram_access(tp);
1da177e4
LT
12715
12716 /*
12717 * Before we can erase the flash page, we need
12718 * to issue a special "write enable" command.
12719 */
12720 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12721
12722 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12723 break;
12724
12725 /* Erase the target page */
12726 tw32(NVRAM_ADDR, phy_addr);
12727
12728 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12729 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12730
c6cdf436 12731 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12732 break;
12733
12734 /* Issue another write enable to start the write. */
12735 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12736
12737 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12738 break;
12739
12740 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12741 __be32 data;
1da177e4 12742
b9fc7dc5 12743 data = *((__be32 *) (tmp + j));
a9dc529d 12744
b9fc7dc5 12745 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12746
12747 tw32(NVRAM_ADDR, phy_addr + j);
12748
12749 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12750 NVRAM_CMD_WR;
12751
12752 if (j == 0)
12753 nvram_cmd |= NVRAM_CMD_FIRST;
12754 else if (j == (pagesize - 4))
12755 nvram_cmd |= NVRAM_CMD_LAST;
12756
12757 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12758 break;
12759 }
12760 if (ret)
12761 break;
12762 }
12763
12764 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12765 tg3_nvram_exec_cmd(tp, nvram_cmd);
12766
12767 kfree(tmp);
12768
12769 return ret;
12770}
12771
12772/* offset and length are dword aligned */
12773static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12774 u8 *buf)
12775{
12776 int i, ret = 0;
12777
12778 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12779 u32 page_off, phy_addr, nvram_cmd;
12780 __be32 data;
1da177e4
LT
12781
12782 memcpy(&data, buf + i, 4);
b9fc7dc5 12783 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12784
c6cdf436 12785 page_off = offset % tp->nvram_pagesize;
1da177e4 12786
1820180b 12787 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12788
12789 tw32(NVRAM_ADDR, phy_addr);
12790
12791 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12792
c6cdf436 12793 if (page_off == 0 || i == 0)
1da177e4 12794 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12795 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12796 nvram_cmd |= NVRAM_CMD_LAST;
12797
12798 if (i == (len - 4))
12799 nvram_cmd |= NVRAM_CMD_LAST;
12800
321d32a0 12801 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12802 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12803 (tp->nvram_jedecnum == JEDEC_ST) &&
12804 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12805
12806 if ((ret = tg3_nvram_exec_cmd(tp,
12807 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12808 NVRAM_CMD_DONE)))
12809
12810 break;
12811 }
63c3a66f 12812 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12813 /* We always do complete word writes to eeprom. */
12814 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12815 }
12816
12817 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12818 break;
12819 }
12820 return ret;
12821}
12822
12823/* offset and length are dword aligned */
12824static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12825{
12826 int ret;
12827
63c3a66f 12828 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12829 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12830 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12831 udelay(40);
12832 }
12833
63c3a66f 12834 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12835 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12836 } else {
1da177e4
LT
12837 u32 grc_mode;
12838
ec41c7df
MC
12839 ret = tg3_nvram_lock(tp);
12840 if (ret)
12841 return ret;
1da177e4 12842
e6af301b 12843 tg3_enable_nvram_access(tp);
63c3a66f 12844 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12845 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12846
12847 grc_mode = tr32(GRC_MODE);
12848 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12849
63c3a66f 12850 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12851 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12852 buf);
859a5887 12853 } else {
1da177e4
LT
12854 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12855 buf);
12856 }
12857
12858 grc_mode = tr32(GRC_MODE);
12859 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12860
e6af301b 12861 tg3_disable_nvram_access(tp);
1da177e4
LT
12862 tg3_nvram_unlock(tp);
12863 }
12864
63c3a66f 12865 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12866 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12867 udelay(40);
12868 }
12869
12870 return ret;
12871}
12872
12873struct subsys_tbl_ent {
12874 u16 subsys_vendor, subsys_devid;
12875 u32 phy_id;
12876};
12877
24daf2b0 12878static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12879 /* Broadcom boards. */
24daf2b0 12880 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12881 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12882 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12883 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12884 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12885 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12886 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12887 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12888 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12889 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12890 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12891 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12892 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12893 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12894 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12895 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12896 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12897 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12898 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12899 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12900 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12901 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12902
12903 /* 3com boards. */
24daf2b0 12904 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12905 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12906 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12907 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12908 { TG3PCI_SUBVENDOR_ID_3COM,
12909 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12910 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12911 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12912 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12913 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12914
12915 /* DELL boards. */
24daf2b0 12916 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12917 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12918 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12919 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12920 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12921 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12922 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12923 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12924
12925 /* Compaq boards. */
24daf2b0 12926 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12927 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12928 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12929 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12930 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12931 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12932 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12933 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12934 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12935 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12936
12937 /* IBM boards. */
24daf2b0
MC
12938 { TG3PCI_SUBVENDOR_ID_IBM,
12939 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12940};
12941
24daf2b0 12942static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12943{
12944 int i;
12945
12946 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12947 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12948 tp->pdev->subsystem_vendor) &&
12949 (subsys_id_to_phy_id[i].subsys_devid ==
12950 tp->pdev->subsystem_device))
12951 return &subsys_id_to_phy_id[i];
12952 }
12953 return NULL;
12954}
12955
7d0c41ef 12956static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12957{
1da177e4 12958 u32 val;
f49639e6 12959
79eb6904 12960 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12961 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12962
a85feb8c 12963 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12964 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12965 tg3_flag_set(tp, WOL_CAP);
72b845e0 12966
b5d3772c 12967 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12968 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12969 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12970 tg3_flag_set(tp, IS_NIC);
9d26e213 12971 }
0527ba35
MC
12972 val = tr32(VCPU_CFGSHDW);
12973 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12974 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12975 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12976 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12977 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12978 device_set_wakeup_enable(&tp->pdev->dev, true);
12979 }
05ac4cb7 12980 goto done;
b5d3772c
MC
12981 }
12982
1da177e4
LT
12983 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12984 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12985 u32 nic_cfg, led_cfg;
a9daf367 12986 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12987 int eeprom_phy_serdes = 0;
1da177e4
LT
12988
12989 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12990 tp->nic_sram_data_cfg = nic_cfg;
12991
12992 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12993 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
12994 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12995 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12996 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
12997 (ver > 0) && (ver < 0x100))
12998 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12999
a9daf367
MC
13000 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13001 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13002
1da177e4
LT
13003 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13004 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13005 eeprom_phy_serdes = 1;
13006
13007 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13008 if (nic_phy_id != 0) {
13009 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13010 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13011
13012 eeprom_phy_id = (id1 >> 16) << 10;
13013 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13014 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13015 } else
13016 eeprom_phy_id = 0;
13017
7d0c41ef 13018 tp->phy_id = eeprom_phy_id;
747e8f8b 13019 if (eeprom_phy_serdes) {
63c3a66f 13020 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13021 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13022 else
f07e9af3 13023 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13024 }
7d0c41ef 13025
63c3a66f 13026 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13027 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13028 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13029 else
1da177e4
LT
13030 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13031
13032 switch (led_cfg) {
13033 default:
13034 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13035 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13036 break;
13037
13038 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13039 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13040 break;
13041
13042 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13043 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13044
13045 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13046 * read on some older 5700/5701 bootcode.
13047 */
13048 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13049 ASIC_REV_5700 ||
13050 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13051 ASIC_REV_5701)
13052 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13053
1da177e4
LT
13054 break;
13055
13056 case SHASTA_EXT_LED_SHARED:
13057 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13058 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13059 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13060 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13061 LED_CTRL_MODE_PHY_2);
13062 break;
13063
13064 case SHASTA_EXT_LED_MAC:
13065 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13066 break;
13067
13068 case SHASTA_EXT_LED_COMBO:
13069 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13070 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13071 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13072 LED_CTRL_MODE_PHY_2);
13073 break;
13074
855e1111 13075 }
1da177e4
LT
13076
13077 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13078 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13079 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13080 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13081
b2a5c19c
MC
13082 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13083 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13084
9d26e213 13085 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13086 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13087 if ((tp->pdev->subsystem_vendor ==
13088 PCI_VENDOR_ID_ARIMA) &&
13089 (tp->pdev->subsystem_device == 0x205a ||
13090 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13091 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13092 } else {
63c3a66f
JP
13093 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13094 tg3_flag_set(tp, IS_NIC);
9d26e213 13095 }
1da177e4
LT
13096
13097 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13098 tg3_flag_set(tp, ENABLE_ASF);
13099 if (tg3_flag(tp, 5750_PLUS))
13100 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13101 }
b2b98d4a
MC
13102
13103 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13104 tg3_flag(tp, 5750_PLUS))
13105 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13106
f07e9af3 13107 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13108 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13109 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13110
63c3a66f 13111 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13112 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13113 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13114 device_set_wakeup_enable(&tp->pdev->dev, true);
13115 }
0527ba35 13116
1da177e4 13117 if (cfg2 & (1 << 17))
f07e9af3 13118 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13119
13120 /* serdes signal pre-emphasis in register 0x590 set by */
13121 /* bootcode if bit 18 is set */
13122 if (cfg2 & (1 << 18))
f07e9af3 13123 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13124
63c3a66f
JP
13125 if ((tg3_flag(tp, 57765_PLUS) ||
13126 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13127 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13128 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13129 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13130
63c3a66f 13131 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13132 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13133 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13134 u32 cfg3;
13135
13136 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13137 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13138 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13139 }
a9daf367 13140
14417063 13141 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13142 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13143 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13144 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13145 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13146 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13147 }
05ac4cb7 13148done:
63c3a66f 13149 if (tg3_flag(tp, WOL_CAP))
43067ed8 13150 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13151 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13152 else
13153 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13154}
13155
b2a5c19c
MC
13156static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13157{
13158 int i;
13159 u32 val;
13160
13161 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13162 tw32(OTP_CTRL, cmd);
13163
13164 /* Wait for up to 1 ms for command to execute. */
13165 for (i = 0; i < 100; i++) {
13166 val = tr32(OTP_STATUS);
13167 if (val & OTP_STATUS_CMD_DONE)
13168 break;
13169 udelay(10);
13170 }
13171
13172 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13173}
13174
13175/* Read the gphy configuration from the OTP region of the chip. The gphy
13176 * configuration is a 32-bit value that straddles the alignment boundary.
13177 * We do two 32-bit reads and then shift and merge the results.
13178 */
13179static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13180{
13181 u32 bhalf_otp, thalf_otp;
13182
13183 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13184
13185 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13186 return 0;
13187
13188 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13189
13190 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13191 return 0;
13192
13193 thalf_otp = tr32(OTP_READ_DATA);
13194
13195 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13196
13197 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13198 return 0;
13199
13200 bhalf_otp = tr32(OTP_READ_DATA);
13201
13202 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13203}
13204
e256f8a3
MC
13205static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13206{
202ff1c2 13207 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13208
13209 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13210 adv |= ADVERTISED_1000baseT_Half |
13211 ADVERTISED_1000baseT_Full;
13212
13213 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13214 adv |= ADVERTISED_100baseT_Half |
13215 ADVERTISED_100baseT_Full |
13216 ADVERTISED_10baseT_Half |
13217 ADVERTISED_10baseT_Full |
13218 ADVERTISED_TP;
13219 else
13220 adv |= ADVERTISED_FIBRE;
13221
13222 tp->link_config.advertising = adv;
13223 tp->link_config.speed = SPEED_INVALID;
13224 tp->link_config.duplex = DUPLEX_INVALID;
13225 tp->link_config.autoneg = AUTONEG_ENABLE;
13226 tp->link_config.active_speed = SPEED_INVALID;
13227 tp->link_config.active_duplex = DUPLEX_INVALID;
13228 tp->link_config.orig_speed = SPEED_INVALID;
13229 tp->link_config.orig_duplex = DUPLEX_INVALID;
13230 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13231}
13232
7d0c41ef
MC
13233static int __devinit tg3_phy_probe(struct tg3 *tp)
13234{
13235 u32 hw_phy_id_1, hw_phy_id_2;
13236 u32 hw_phy_id, hw_phy_id_masked;
13237 int err;
1da177e4 13238
e256f8a3 13239 /* flow control autonegotiation is default behavior */
63c3a66f 13240 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13241 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13242
63c3a66f 13243 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13244 return tg3_phy_init(tp);
13245
1da177e4 13246 /* Reading the PHY ID register can conflict with ASF
877d0310 13247 * firmware access to the PHY hardware.
1da177e4
LT
13248 */
13249 err = 0;
63c3a66f 13250 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13251 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13252 } else {
13253 /* Now read the physical PHY_ID from the chip and verify
13254 * that it is sane. If it doesn't look good, we fall back
13255 * to either the hard-coded table based PHY_ID and failing
13256 * that the value found in the eeprom area.
13257 */
13258 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13259 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13260
13261 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13262 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13263 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13264
79eb6904 13265 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13266 }
13267
79eb6904 13268 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13269 tp->phy_id = hw_phy_id;
79eb6904 13270 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13271 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13272 else
f07e9af3 13273 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13274 } else {
79eb6904 13275 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13276 /* Do nothing, phy ID already set up in
13277 * tg3_get_eeprom_hw_cfg().
13278 */
1da177e4
LT
13279 } else {
13280 struct subsys_tbl_ent *p;
13281
13282 /* No eeprom signature? Try the hardcoded
13283 * subsys device table.
13284 */
24daf2b0 13285 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13286 if (!p)
13287 return -ENODEV;
13288
13289 tp->phy_id = p->phy_id;
13290 if (!tp->phy_id ||
79eb6904 13291 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13292 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13293 }
13294 }
13295
a6b68dab 13296 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13297 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13298 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13299 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13300 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13301 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13302 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13303 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13304
e256f8a3
MC
13305 tg3_phy_init_link_config(tp);
13306
f07e9af3 13307 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13308 !tg3_flag(tp, ENABLE_APE) &&
13309 !tg3_flag(tp, ENABLE_ASF)) {
42b64a45 13310 u32 bmsr, mask;
1da177e4
LT
13311
13312 tg3_readphy(tp, MII_BMSR, &bmsr);
13313 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13314 (bmsr & BMSR_LSTATUS))
13315 goto skip_phy_reset;
6aa20a22 13316
1da177e4
LT
13317 err = tg3_phy_reset(tp);
13318 if (err)
13319 return err;
13320
42b64a45 13321 tg3_phy_set_wirespeed(tp);
1da177e4 13322
3600d918
MC
13323 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13324 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13325 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13326 if (!tg3_copper_is_advertising_all(tp, mask)) {
42b64a45
MC
13327 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13328 tp->link_config.flowctrl);
1da177e4
LT
13329
13330 tg3_writephy(tp, MII_BMCR,
13331 BMCR_ANENABLE | BMCR_ANRESTART);
13332 }
1da177e4
LT
13333 }
13334
13335skip_phy_reset:
79eb6904 13336 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13337 err = tg3_init_5401phy_dsp(tp);
13338 if (err)
13339 return err;
1da177e4 13340
1da177e4
LT
13341 err = tg3_init_5401phy_dsp(tp);
13342 }
13343
1da177e4
LT
13344 return err;
13345}
13346
184b8904 13347static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13348{
a4a8bb15 13349 u8 *vpd_data;
4181b2c8 13350 unsigned int block_end, rosize, len;
535a490e 13351 u32 vpdlen;
184b8904 13352 int j, i = 0;
a4a8bb15 13353
535a490e 13354 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13355 if (!vpd_data)
13356 goto out_no_vpd;
1da177e4 13357
535a490e 13358 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13359 if (i < 0)
13360 goto out_not_found;
1da177e4 13361
4181b2c8
MC
13362 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13363 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13364 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13365
535a490e 13366 if (block_end > vpdlen)
4181b2c8 13367 goto out_not_found;
af2c6a4a 13368
184b8904
MC
13369 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13370 PCI_VPD_RO_KEYWORD_MFR_ID);
13371 if (j > 0) {
13372 len = pci_vpd_info_field_size(&vpd_data[j]);
13373
13374 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13375 if (j + len > block_end || len != 4 ||
13376 memcmp(&vpd_data[j], "1028", 4))
13377 goto partno;
13378
13379 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13380 PCI_VPD_RO_KEYWORD_VENDOR0);
13381 if (j < 0)
13382 goto partno;
13383
13384 len = pci_vpd_info_field_size(&vpd_data[j]);
13385
13386 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13387 if (j + len > block_end)
13388 goto partno;
13389
13390 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13391 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13392 }
13393
13394partno:
4181b2c8
MC
13395 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13396 PCI_VPD_RO_KEYWORD_PARTNO);
13397 if (i < 0)
13398 goto out_not_found;
af2c6a4a 13399
4181b2c8 13400 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13401
4181b2c8
MC
13402 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13403 if (len > TG3_BPN_SIZE ||
535a490e 13404 (len + i) > vpdlen)
4181b2c8 13405 goto out_not_found;
1da177e4 13406
4181b2c8 13407 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13408
1da177e4 13409out_not_found:
a4a8bb15 13410 kfree(vpd_data);
37a949c5 13411 if (tp->board_part_number[0])
a4a8bb15
MC
13412 return;
13413
13414out_no_vpd:
37a949c5
MC
13415 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13416 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13417 strcpy(tp->board_part_number, "BCM5717");
13418 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13419 strcpy(tp->board_part_number, "BCM5718");
13420 else
13421 goto nomatch;
13422 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13423 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13424 strcpy(tp->board_part_number, "BCM57780");
13425 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13426 strcpy(tp->board_part_number, "BCM57760");
13427 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13428 strcpy(tp->board_part_number, "BCM57790");
13429 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13430 strcpy(tp->board_part_number, "BCM57788");
13431 else
13432 goto nomatch;
13433 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13434 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13435 strcpy(tp->board_part_number, "BCM57761");
13436 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13437 strcpy(tp->board_part_number, "BCM57765");
13438 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13439 strcpy(tp->board_part_number, "BCM57781");
13440 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13441 strcpy(tp->board_part_number, "BCM57785");
13442 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13443 strcpy(tp->board_part_number, "BCM57791");
13444 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13445 strcpy(tp->board_part_number, "BCM57795");
13446 else
13447 goto nomatch;
13448 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13449 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13450 } else {
13451nomatch:
b5d3772c 13452 strcpy(tp->board_part_number, "none");
37a949c5 13453 }
1da177e4
LT
13454}
13455
9c8a620e
MC
13456static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13457{
13458 u32 val;
13459
e4f34110 13460 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13461 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13462 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13463 val != 0)
13464 return 0;
13465
13466 return 1;
13467}
13468
acd9c119
MC
13469static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13470{
ff3a7cb2 13471 u32 val, offset, start, ver_offset;
75f9936e 13472 int i, dst_off;
ff3a7cb2 13473 bool newver = false;
acd9c119
MC
13474
13475 if (tg3_nvram_read(tp, 0xc, &offset) ||
13476 tg3_nvram_read(tp, 0x4, &start))
13477 return;
13478
13479 offset = tg3_nvram_logical_addr(tp, offset);
13480
ff3a7cb2 13481 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13482 return;
13483
ff3a7cb2
MC
13484 if ((val & 0xfc000000) == 0x0c000000) {
13485 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13486 return;
13487
ff3a7cb2
MC
13488 if (val == 0)
13489 newver = true;
13490 }
13491
75f9936e
MC
13492 dst_off = strlen(tp->fw_ver);
13493
ff3a7cb2 13494 if (newver) {
75f9936e
MC
13495 if (TG3_VER_SIZE - dst_off < 16 ||
13496 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13497 return;
13498
13499 offset = offset + ver_offset - start;
13500 for (i = 0; i < 16; i += 4) {
13501 __be32 v;
13502 if (tg3_nvram_read_be32(tp, offset + i, &v))
13503 return;
13504
75f9936e 13505 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13506 }
13507 } else {
13508 u32 major, minor;
13509
13510 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13511 return;
13512
13513 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13514 TG3_NVM_BCVER_MAJSFT;
13515 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13516 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13517 "v%d.%02d", major, minor);
acd9c119
MC
13518 }
13519}
13520
a6f6cb1c
MC
13521static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13522{
13523 u32 val, major, minor;
13524
13525 /* Use native endian representation */
13526 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13527 return;
13528
13529 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13530 TG3_NVM_HWSB_CFG1_MAJSFT;
13531 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13532 TG3_NVM_HWSB_CFG1_MINSFT;
13533
13534 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13535}
13536
dfe00d7d
MC
13537static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13538{
13539 u32 offset, major, minor, build;
13540
75f9936e 13541 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13542
13543 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13544 return;
13545
13546 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13547 case TG3_EEPROM_SB_REVISION_0:
13548 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13549 break;
13550 case TG3_EEPROM_SB_REVISION_2:
13551 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13552 break;
13553 case TG3_EEPROM_SB_REVISION_3:
13554 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13555 break;
a4153d40
MC
13556 case TG3_EEPROM_SB_REVISION_4:
13557 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13558 break;
13559 case TG3_EEPROM_SB_REVISION_5:
13560 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13561 break;
bba226ac
MC
13562 case TG3_EEPROM_SB_REVISION_6:
13563 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13564 break;
dfe00d7d
MC
13565 default:
13566 return;
13567 }
13568
e4f34110 13569 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13570 return;
13571
13572 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13573 TG3_EEPROM_SB_EDH_BLD_SHFT;
13574 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13575 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13576 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13577
13578 if (minor > 99 || build > 26)
13579 return;
13580
75f9936e
MC
13581 offset = strlen(tp->fw_ver);
13582 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13583 " v%d.%02d", major, minor);
dfe00d7d
MC
13584
13585 if (build > 0) {
75f9936e
MC
13586 offset = strlen(tp->fw_ver);
13587 if (offset < TG3_VER_SIZE - 1)
13588 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13589 }
13590}
13591
acd9c119 13592static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13593{
13594 u32 val, offset, start;
acd9c119 13595 int i, vlen;
9c8a620e
MC
13596
13597 for (offset = TG3_NVM_DIR_START;
13598 offset < TG3_NVM_DIR_END;
13599 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13600 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13601 return;
13602
9c8a620e
MC
13603 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13604 break;
13605 }
13606
13607 if (offset == TG3_NVM_DIR_END)
13608 return;
13609
63c3a66f 13610 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13611 start = 0x08000000;
e4f34110 13612 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13613 return;
13614
e4f34110 13615 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13616 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13617 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13618 return;
13619
13620 offset += val - start;
13621
acd9c119 13622 vlen = strlen(tp->fw_ver);
9c8a620e 13623
acd9c119
MC
13624 tp->fw_ver[vlen++] = ',';
13625 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13626
13627 for (i = 0; i < 4; i++) {
a9dc529d
MC
13628 __be32 v;
13629 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13630 return;
13631
b9fc7dc5 13632 offset += sizeof(v);
c4e6575c 13633
acd9c119
MC
13634 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13635 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13636 break;
c4e6575c 13637 }
9c8a620e 13638
acd9c119
MC
13639 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13640 vlen += sizeof(v);
c4e6575c 13641 }
acd9c119
MC
13642}
13643
7fd76445
MC
13644static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13645{
13646 int vlen;
13647 u32 apedata;
ecc79648 13648 char *fwtype;
7fd76445 13649
63c3a66f 13650 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13651 return;
13652
13653 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13654 if (apedata != APE_SEG_SIG_MAGIC)
13655 return;
13656
13657 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13658 if (!(apedata & APE_FW_STATUS_READY))
13659 return;
13660
13661 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13662
dc6d0744 13663 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13664 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13665 fwtype = "NCSI";
dc6d0744 13666 } else {
ecc79648 13667 fwtype = "DASH";
dc6d0744 13668 }
ecc79648 13669
7fd76445
MC
13670 vlen = strlen(tp->fw_ver);
13671
ecc79648
MC
13672 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13673 fwtype,
7fd76445
MC
13674 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13675 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13676 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13677 (apedata & APE_FW_VERSION_BLDMSK));
13678}
13679
acd9c119
MC
13680static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13681{
13682 u32 val;
75f9936e 13683 bool vpd_vers = false;
acd9c119 13684
75f9936e
MC
13685 if (tp->fw_ver[0] != 0)
13686 vpd_vers = true;
df259d8c 13687
63c3a66f 13688 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13689 strcat(tp->fw_ver, "sb");
df259d8c
MC
13690 return;
13691 }
13692
acd9c119
MC
13693 if (tg3_nvram_read(tp, 0, &val))
13694 return;
13695
13696 if (val == TG3_EEPROM_MAGIC)
13697 tg3_read_bc_ver(tp);
13698 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13699 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13700 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13701 tg3_read_hwsb_ver(tp);
acd9c119
MC
13702 else
13703 return;
13704
c9cab24e 13705 if (vpd_vers)
75f9936e 13706 goto done;
acd9c119 13707
c9cab24e
MC
13708 if (tg3_flag(tp, ENABLE_APE)) {
13709 if (tg3_flag(tp, ENABLE_ASF))
13710 tg3_read_dash_ver(tp);
13711 } else if (tg3_flag(tp, ENABLE_ASF)) {
13712 tg3_read_mgmtfw_ver(tp);
13713 }
9c8a620e 13714
75f9936e 13715done:
9c8a620e 13716 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13717}
13718
7544b097
MC
13719static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13720
7cb32cf2
MC
13721static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13722{
63c3a66f 13723 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13724 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13725 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13726 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13727 else
de9f5230 13728 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13729}
13730
4143470c 13731static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13732 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13733 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13734 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13735 { },
13736};
13737
1da177e4
LT
13738static int __devinit tg3_get_invariants(struct tg3 *tp)
13739{
1da177e4 13740 u32 misc_ctrl_reg;
1da177e4
LT
13741 u32 pci_state_reg, grc_misc_cfg;
13742 u32 val;
13743 u16 pci_cmd;
5e7dfd0f 13744 int err;
1da177e4 13745
1da177e4
LT
13746 /* Force memory write invalidate off. If we leave it on,
13747 * then on 5700_BX chips we have to enable a workaround.
13748 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13749 * to match the cacheline size. The Broadcom driver have this
13750 * workaround but turns MWI off all the times so never uses
13751 * it. This seems to suggest that the workaround is insufficient.
13752 */
13753 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13754 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13755 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13756
16821285
MC
13757 /* Important! -- Make sure register accesses are byteswapped
13758 * correctly. Also, for those chips that require it, make
13759 * sure that indirect register accesses are enabled before
13760 * the first operation.
1da177e4
LT
13761 */
13762 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13763 &misc_ctrl_reg);
16821285
MC
13764 tp->misc_host_ctrl |= (misc_ctrl_reg &
13765 MISC_HOST_CTRL_CHIPREV);
13766 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13767 tp->misc_host_ctrl);
1da177e4
LT
13768
13769 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13770 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13771 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13772 u32 prod_id_asic_rev;
13773
5001e2f6
MC
13774 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13775 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13776 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13777 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13778 pci_read_config_dword(tp->pdev,
13779 TG3PCI_GEN2_PRODID_ASICREV,
13780 &prod_id_asic_rev);
b703df6f
MC
13781 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13782 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13783 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13784 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13785 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13786 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13787 pci_read_config_dword(tp->pdev,
13788 TG3PCI_GEN15_PRODID_ASICREV,
13789 &prod_id_asic_rev);
f6eb9b1f
MC
13790 else
13791 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13792 &prod_id_asic_rev);
13793
321d32a0 13794 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13795 }
1da177e4 13796
ff645bec
MC
13797 /* Wrong chip ID in 5752 A0. This code can be removed later
13798 * as A0 is not in production.
13799 */
13800 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13801 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13802
6892914f
MC
13803 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13804 * we need to disable memory and use config. cycles
13805 * only to access all registers. The 5702/03 chips
13806 * can mistakenly decode the special cycles from the
13807 * ICH chipsets as memory write cycles, causing corruption
13808 * of register and memory space. Only certain ICH bridges
13809 * will drive special cycles with non-zero data during the
13810 * address phase which can fall within the 5703's address
13811 * range. This is not an ICH bug as the PCI spec allows
13812 * non-zero address during special cycles. However, only
13813 * these ICH bridges are known to drive non-zero addresses
13814 * during special cycles.
13815 *
13816 * Since special cycles do not cross PCI bridges, we only
13817 * enable this workaround if the 5703 is on the secondary
13818 * bus of these ICH bridges.
13819 */
13820 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13821 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13822 static struct tg3_dev_id {
13823 u32 vendor;
13824 u32 device;
13825 u32 rev;
13826 } ich_chipsets[] = {
13827 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13828 PCI_ANY_ID },
13829 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13830 PCI_ANY_ID },
13831 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13832 0xa },
13833 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13834 PCI_ANY_ID },
13835 { },
13836 };
13837 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13838 struct pci_dev *bridge = NULL;
13839
13840 while (pci_id->vendor != 0) {
13841 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13842 bridge);
13843 if (!bridge) {
13844 pci_id++;
13845 continue;
13846 }
13847 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13848 if (bridge->revision > pci_id->rev)
6892914f
MC
13849 continue;
13850 }
13851 if (bridge->subordinate &&
13852 (bridge->subordinate->number ==
13853 tp->pdev->bus->number)) {
63c3a66f 13854 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13855 pci_dev_put(bridge);
13856 break;
13857 }
13858 }
13859 }
13860
6ff6f81d 13861 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13862 static struct tg3_dev_id {
13863 u32 vendor;
13864 u32 device;
13865 } bridge_chipsets[] = {
13866 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13867 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13868 { },
13869 };
13870 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13871 struct pci_dev *bridge = NULL;
13872
13873 while (pci_id->vendor != 0) {
13874 bridge = pci_get_device(pci_id->vendor,
13875 pci_id->device,
13876 bridge);
13877 if (!bridge) {
13878 pci_id++;
13879 continue;
13880 }
13881 if (bridge->subordinate &&
13882 (bridge->subordinate->number <=
13883 tp->pdev->bus->number) &&
13884 (bridge->subordinate->subordinate >=
13885 tp->pdev->bus->number)) {
63c3a66f 13886 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13887 pci_dev_put(bridge);
13888 break;
13889 }
13890 }
13891 }
13892
4a29cc2e
MC
13893 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13894 * DMA addresses > 40-bit. This bridge may have other additional
13895 * 57xx devices behind it in some 4-port NIC designs for example.
13896 * Any tg3 device found behind the bridge will also need the 40-bit
13897 * DMA workaround.
13898 */
a4e2b347
MC
13899 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13900 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13901 tg3_flag_set(tp, 5780_CLASS);
13902 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13903 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13904 } else {
4a29cc2e
MC
13905 struct pci_dev *bridge = NULL;
13906
13907 do {
13908 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13909 PCI_DEVICE_ID_SERVERWORKS_EPB,
13910 bridge);
13911 if (bridge && bridge->subordinate &&
13912 (bridge->subordinate->number <=
13913 tp->pdev->bus->number) &&
13914 (bridge->subordinate->subordinate >=
13915 tp->pdev->bus->number)) {
63c3a66f 13916 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13917 pci_dev_put(bridge);
13918 break;
13919 }
13920 } while (bridge);
13921 }
4cf78e4f 13922
f6eb9b1f 13923 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 13924 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
13925 tp->pdev_peer = tg3_find_peer(tp);
13926
c885e824 13927 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13928 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13929 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13930 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13931
13932 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13933 tg3_flag(tp, 5717_PLUS))
13934 tg3_flag_set(tp, 57765_PLUS);
c885e824 13935
321d32a0
MC
13936 /* Intentionally exclude ASIC_REV_5906 */
13937 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13938 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13939 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13940 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13941 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13942 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13943 tg3_flag(tp, 57765_PLUS))
13944 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13945
13946 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13947 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13948 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13949 tg3_flag(tp, 5755_PLUS) ||
13950 tg3_flag(tp, 5780_CLASS))
13951 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13952
6ff6f81d 13953 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13954 tg3_flag(tp, 5750_PLUS))
13955 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13956
507399f1 13957 /* Determine TSO capabilities */
a0512944 13958 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 13959 ; /* Do nothing. HW bug. */
63c3a66f
JP
13960 else if (tg3_flag(tp, 57765_PLUS))
13961 tg3_flag_set(tp, HW_TSO_3);
13962 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13963 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13964 tg3_flag_set(tp, HW_TSO_2);
13965 else if (tg3_flag(tp, 5750_PLUS)) {
13966 tg3_flag_set(tp, HW_TSO_1);
13967 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13968 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13969 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13970 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13971 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13972 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13973 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13974 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13975 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13976 tp->fw_needed = FIRMWARE_TG3TSO5;
13977 else
13978 tp->fw_needed = FIRMWARE_TG3TSO;
13979 }
13980
dabc5c67 13981 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
13982 if (tg3_flag(tp, HW_TSO_1) ||
13983 tg3_flag(tp, HW_TSO_2) ||
13984 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
13985 tp->fw_needed) {
13986 /* For firmware TSO, assume ASF is disabled.
13987 * We'll disable TSO later if we discover ASF
13988 * is enabled in tg3_get_eeprom_hw_cfg().
13989 */
dabc5c67 13990 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 13991 } else {
dabc5c67
MC
13992 tg3_flag_clear(tp, TSO_CAPABLE);
13993 tg3_flag_clear(tp, TSO_BUG);
13994 tp->fw_needed = NULL;
13995 }
13996
13997 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13998 tp->fw_needed = FIRMWARE_TG3;
13999
507399f1
MC
14000 tp->irq_max = 1;
14001
63c3a66f
JP
14002 if (tg3_flag(tp, 5750_PLUS)) {
14003 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14004 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14005 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14006 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14007 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14008 tp->pdev_peer == tp->pdev))
63c3a66f 14009 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14010
63c3a66f 14011 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14012 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14013 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14014 }
4f125f42 14015
63c3a66f
JP
14016 if (tg3_flag(tp, 57765_PLUS)) {
14017 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
14018 tp->irq_max = TG3_IRQ_MAX_VECS;
14019 }
f6eb9b1f 14020 }
0e1406dd 14021
2ffcc981 14022 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14023 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14024
e31aa987
MC
14025 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
14026 tg3_flag_set(tp, 4K_FIFO_LIMIT);
14027
fa6b2aae
MC
14028 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14029 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14030 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14031 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14032
63c3a66f 14033 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14034 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14035 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14036
63c3a66f
JP
14037 if (!tg3_flag(tp, 5705_PLUS) ||
14038 tg3_flag(tp, 5780_CLASS) ||
14039 tg3_flag(tp, USE_JUMBO_BDFLAG))
14040 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14041
52f4490c
MC
14042 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14043 &pci_state_reg);
14044
708ebb3a 14045 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14046 u16 lnkctl;
14047
63c3a66f 14048 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14049
2c55a3d0
MC
14050 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14051 int readrq = pcie_get_readrq(tp->pdev);
14052 if (readrq > 2048)
14053 pcie_set_readrq(tp->pdev, 2048);
14054 }
5f5c51e3 14055
5e7dfd0f 14056 pci_read_config_word(tp->pdev,
708ebb3a 14057 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14058 &lnkctl);
14059 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14060 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14061 ASIC_REV_5906) {
63c3a66f 14062 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14063 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14064 }
5e7dfd0f 14065 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14066 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14067 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14068 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14069 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14070 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14071 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14072 }
52f4490c 14073 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14074 /* BCM5785 devices are effectively PCIe devices, and should
14075 * follow PCIe codepaths, but do not have a PCIe capabilities
14076 * section.
93a700a9 14077 */
63c3a66f
JP
14078 tg3_flag_set(tp, PCI_EXPRESS);
14079 } else if (!tg3_flag(tp, 5705_PLUS) ||
14080 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14081 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14082 if (!tp->pcix_cap) {
2445e461
MC
14083 dev_err(&tp->pdev->dev,
14084 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14085 return -EIO;
14086 }
14087
14088 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14089 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14090 }
1da177e4 14091
399de50b
MC
14092 /* If we have an AMD 762 or VIA K8T800 chipset, write
14093 * reordering to the mailbox registers done by the host
14094 * controller can cause major troubles. We read back from
14095 * every mailbox register write to force the writes to be
14096 * posted to the chip in order.
14097 */
4143470c 14098 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14099 !tg3_flag(tp, PCI_EXPRESS))
14100 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14101
69fc4053
MC
14102 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14103 &tp->pci_cacheline_sz);
14104 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14105 &tp->pci_lat_timer);
1da177e4
LT
14106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14107 tp->pci_lat_timer < 64) {
14108 tp->pci_lat_timer = 64;
69fc4053
MC
14109 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14110 tp->pci_lat_timer);
1da177e4
LT
14111 }
14112
16821285
MC
14113 /* Important! -- It is critical that the PCI-X hw workaround
14114 * situation is decided before the first MMIO register access.
14115 */
52f4490c
MC
14116 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14117 /* 5700 BX chips need to have their TX producer index
14118 * mailboxes written twice to workaround a bug.
14119 */
63c3a66f 14120 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14121
52f4490c 14122 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14123 *
14124 * The workaround is to use indirect register accesses
14125 * for all chip writes not to mailbox registers.
14126 */
63c3a66f 14127 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14128 u32 pm_reg;
1da177e4 14129
63c3a66f 14130 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14131
14132 /* The chip can have it's power management PCI config
14133 * space registers clobbered due to this bug.
14134 * So explicitly force the chip into D0 here.
14135 */
9974a356
MC
14136 pci_read_config_dword(tp->pdev,
14137 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14138 &pm_reg);
14139 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14140 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14141 pci_write_config_dword(tp->pdev,
14142 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14143 pm_reg);
14144
14145 /* Also, force SERR#/PERR# in PCI command. */
14146 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14147 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14148 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14149 }
14150 }
14151
1da177e4 14152 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14153 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14154 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14155 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14156
14157 /* Chip-specific fixup from Broadcom driver */
14158 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14159 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14160 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14161 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14162 }
14163
1ee582d8 14164 /* Default fast path register access methods */
20094930 14165 tp->read32 = tg3_read32;
1ee582d8 14166 tp->write32 = tg3_write32;
09ee929c 14167 tp->read32_mbox = tg3_read32;
20094930 14168 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14169 tp->write32_tx_mbox = tg3_write32;
14170 tp->write32_rx_mbox = tg3_write32;
14171
14172 /* Various workaround register access methods */
63c3a66f 14173 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14174 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14175 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14176 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14177 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14178 /*
14179 * Back to back register writes can cause problems on these
14180 * chips, the workaround is to read back all reg writes
14181 * except those to mailbox regs.
14182 *
14183 * See tg3_write_indirect_reg32().
14184 */
1ee582d8 14185 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14186 }
14187
63c3a66f 14188 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14189 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14190 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14191 tp->write32_rx_mbox = tg3_write_flush_reg32;
14192 }
20094930 14193
63c3a66f 14194 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14195 tp->read32 = tg3_read_indirect_reg32;
14196 tp->write32 = tg3_write_indirect_reg32;
14197 tp->read32_mbox = tg3_read_indirect_mbox;
14198 tp->write32_mbox = tg3_write_indirect_mbox;
14199 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14200 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14201
14202 iounmap(tp->regs);
22abe310 14203 tp->regs = NULL;
6892914f
MC
14204
14205 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14206 pci_cmd &= ~PCI_COMMAND_MEMORY;
14207 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14208 }
b5d3772c
MC
14209 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14210 tp->read32_mbox = tg3_read32_mbox_5906;
14211 tp->write32_mbox = tg3_write32_mbox_5906;
14212 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14213 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14214 }
6892914f 14215
bbadf503 14216 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14217 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14218 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14219 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14220 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14221
16821285
MC
14222 /* The memory arbiter has to be enabled in order for SRAM accesses
14223 * to succeed. Normally on powerup the tg3 chip firmware will make
14224 * sure it is enabled, but other entities such as system netboot
14225 * code might disable it.
14226 */
14227 val = tr32(MEMARB_MODE);
14228 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14229
9dc5e342
MC
14230 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14231 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14232 tg3_flag(tp, 5780_CLASS)) {
14233 if (tg3_flag(tp, PCIX_MODE)) {
14234 pci_read_config_dword(tp->pdev,
14235 tp->pcix_cap + PCI_X_STATUS,
14236 &val);
14237 tp->pci_fn = val & 0x7;
14238 }
14239 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14240 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14241 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14242 NIC_SRAM_CPMUSTAT_SIG) {
14243 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14244 tp->pci_fn = tp->pci_fn ? 1 : 0;
14245 }
14246 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14247 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14248 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14249 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14250 NIC_SRAM_CPMUSTAT_SIG) {
14251 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14252 TG3_CPMU_STATUS_FSHFT_5719;
14253 }
69f11c99
MC
14254 }
14255
7d0c41ef 14256 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14257 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14258 * determined before calling tg3_set_power_state() so that
14259 * we know whether or not to switch out of Vaux power.
14260 * When the flag is set, it means that GPIO1 is used for eeprom
14261 * write protect and also implies that it is a LOM where GPIOs
14262 * are not used to switch power.
6aa20a22 14263 */
7d0c41ef
MC
14264 tg3_get_eeprom_hw_cfg(tp);
14265
cf9ecf4b
MC
14266 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14267 tg3_flag_clear(tp, TSO_CAPABLE);
14268 tg3_flag_clear(tp, TSO_BUG);
14269 tp->fw_needed = NULL;
14270 }
14271
63c3a66f 14272 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14273 /* Allow reads and writes to the
14274 * APE register and memory space.
14275 */
14276 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14277 PCISTATE_ALLOW_APE_SHMEM_WR |
14278 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14279 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14280 pci_state_reg);
c9cab24e
MC
14281
14282 tg3_ape_lock_init(tp);
0d3031d9
MC
14283 }
14284
9936bcf6 14285 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14286 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14287 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14288 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14289 tg3_flag(tp, 57765_PLUS))
14290 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14291
16821285
MC
14292 /* Set up tp->grc_local_ctrl before calling
14293 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14294 * will bring 5700's external PHY out of reset.
314fba34
MC
14295 * It is also used as eeprom write protect on LOMs.
14296 */
14297 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14298 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14299 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14300 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14301 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14302 /* Unused GPIO3 must be driven as output on 5752 because there
14303 * are no pull-up resistors on unused GPIO pins.
14304 */
14305 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14306 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14307
321d32a0 14308 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
14309 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14310 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
14311 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14312
8d519ab2
MC
14313 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14314 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14315 /* Turn off the debug UART. */
14316 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14317 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14318 /* Keep VMain power. */
14319 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14320 GRC_LCLCTRL_GPIO_OUTPUT0;
14321 }
14322
16821285
MC
14323 /* Switch out of Vaux if it is a NIC */
14324 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14325
1da177e4
LT
14326 /* Derive initial jumbo mode from MTU assigned in
14327 * ether_setup() via the alloc_etherdev() call
14328 */
63c3a66f
JP
14329 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14330 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14331
14332 /* Determine WakeOnLan speed to use. */
14333 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14334 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14335 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14336 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14337 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14338 } else {
63c3a66f 14339 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14340 }
14341
7f97a4bd 14342 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14343 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14344
1da177e4 14345 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14346 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14347 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14348 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14349 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14350 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14351 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14352 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14353
14354 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14355 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14356 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14357 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14358 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14359
63c3a66f 14360 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14361 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14362 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14363 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14364 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14365 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14366 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14367 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14368 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14369 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14370 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14371 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14372 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14373 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14374 } else
f07e9af3 14375 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14376 }
1da177e4 14377
b2a5c19c
MC
14378 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14379 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14380 tp->phy_otp = tg3_read_otp_phycfg(tp);
14381 if (tp->phy_otp == 0)
14382 tp->phy_otp = TG3_OTP_DEFAULT;
14383 }
14384
63c3a66f 14385 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14386 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14387 else
14388 tp->mi_mode = MAC_MI_MODE_BASE;
14389
1da177e4 14390 tp->coalesce_mode = 0;
1da177e4
LT
14391 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14392 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14393 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14394
4d958473
MC
14395 /* Set these bits to enable statistics workaround. */
14396 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14397 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14398 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14399 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14400 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14401 }
14402
321d32a0
MC
14403 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14404 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14405 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14406
158d7abd
MC
14407 err = tg3_mdio_init(tp);
14408 if (err)
14409 return err;
1da177e4
LT
14410
14411 /* Initialize data/descriptor byte/word swapping. */
14412 val = tr32(GRC_MODE);
f2096f94
MC
14413 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14414 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14415 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14416 GRC_MODE_B2HRX_ENABLE |
14417 GRC_MODE_HTX2B_ENABLE |
14418 GRC_MODE_HOST_STACKUP);
14419 else
14420 val &= GRC_MODE_HOST_STACKUP;
14421
1da177e4
LT
14422 tw32(GRC_MODE, val | tp->grc_mode);
14423
14424 tg3_switch_clocks(tp);
14425
14426 /* Clear this out for sanity. */
14427 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14428
14429 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14430 &pci_state_reg);
14431 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14432 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14433 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14434
14435 if (chiprevid == CHIPREV_ID_5701_A0 ||
14436 chiprevid == CHIPREV_ID_5701_B0 ||
14437 chiprevid == CHIPREV_ID_5701_B2 ||
14438 chiprevid == CHIPREV_ID_5701_B5) {
14439 void __iomem *sram_base;
14440
14441 /* Write some dummy words into the SRAM status block
14442 * area, see if it reads back correctly. If the return
14443 * value is bad, force enable the PCIX workaround.
14444 */
14445 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14446
14447 writel(0x00000000, sram_base);
14448 writel(0x00000000, sram_base + 4);
14449 writel(0xffffffff, sram_base + 4);
14450 if (readl(sram_base) != 0x00000000)
63c3a66f 14451 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14452 }
14453 }
14454
14455 udelay(50);
14456 tg3_nvram_init(tp);
14457
14458 grc_misc_cfg = tr32(GRC_MISC_CFG);
14459 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14460
1da177e4
LT
14461 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14462 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14463 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14464 tg3_flag_set(tp, IS_5788);
1da177e4 14465
63c3a66f 14466 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14467 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14468 tg3_flag_set(tp, TAGGED_STATUS);
14469 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14470 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14471 HOSTCC_MODE_CLRTICK_TXBD);
14472
14473 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14474 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14475 tp->misc_host_ctrl);
14476 }
14477
3bda1258 14478 /* Preserve the APE MAC_MODE bits */
63c3a66f 14479 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14480 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14481 else
6e01b20b 14482 tp->mac_mode = 0;
3bda1258 14483
1da177e4
LT
14484 /* these are limited to 10/100 only */
14485 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14486 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14487 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14488 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14489 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14490 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14491 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14492 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14493 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14494 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14495 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14496 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14497 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14498 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14499 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14500 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14501
14502 err = tg3_phy_probe(tp);
14503 if (err) {
2445e461 14504 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14505 /* ... but do not return immediately ... */
b02fd9e3 14506 tg3_mdio_fini(tp);
1da177e4
LT
14507 }
14508
184b8904 14509 tg3_read_vpd(tp);
c4e6575c 14510 tg3_read_fw_ver(tp);
1da177e4 14511
f07e9af3
MC
14512 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14513 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14514 } else {
14515 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14516 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14517 else
f07e9af3 14518 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14519 }
14520
14521 /* 5700 {AX,BX} chips have a broken status block link
14522 * change bit implementation, so we must use the
14523 * status register in those cases.
14524 */
14525 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14526 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14527 else
63c3a66f 14528 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14529
14530 /* The led_ctrl is set during tg3_phy_probe, here we might
14531 * have to force the link status polling mechanism based
14532 * upon subsystem IDs.
14533 */
14534 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14535 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14536 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14537 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14538 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14539 }
14540
14541 /* For all SERDES we poll the MAC status register. */
f07e9af3 14542 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14543 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14544 else
63c3a66f 14545 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14546
9205fd9c 14547 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14548 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14549 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14550 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14551 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14552#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14553 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14554#endif
14555 }
1da177e4 14556
2c49a44d
MC
14557 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14558 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14559 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14560
2c49a44d 14561 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14562
14563 /* Increment the rx prod index on the rx std ring by at most
14564 * 8 for these chips to workaround hw errata.
14565 */
14566 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14567 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14568 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14569 tp->rx_std_max_post = 8;
14570
63c3a66f 14571 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14572 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14573 PCIE_PWR_MGMT_L1_THRESH_MSK;
14574
1da177e4
LT
14575 return err;
14576}
14577
49b6e95f 14578#ifdef CONFIG_SPARC
1da177e4
LT
14579static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14580{
14581 struct net_device *dev = tp->dev;
14582 struct pci_dev *pdev = tp->pdev;
49b6e95f 14583 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14584 const unsigned char *addr;
49b6e95f
DM
14585 int len;
14586
14587 addr = of_get_property(dp, "local-mac-address", &len);
14588 if (addr && len == 6) {
14589 memcpy(dev->dev_addr, addr, 6);
14590 memcpy(dev->perm_addr, dev->dev_addr, 6);
14591 return 0;
1da177e4
LT
14592 }
14593 return -ENODEV;
14594}
14595
14596static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14597{
14598 struct net_device *dev = tp->dev;
14599
14600 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14601 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14602 return 0;
14603}
14604#endif
14605
14606static int __devinit tg3_get_device_address(struct tg3 *tp)
14607{
14608 struct net_device *dev = tp->dev;
14609 u32 hi, lo, mac_offset;
008652b3 14610 int addr_ok = 0;
1da177e4 14611
49b6e95f 14612#ifdef CONFIG_SPARC
1da177e4
LT
14613 if (!tg3_get_macaddr_sparc(tp))
14614 return 0;
14615#endif
14616
14617 mac_offset = 0x7c;
6ff6f81d 14618 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14619 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14620 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14621 mac_offset = 0xcc;
14622 if (tg3_nvram_lock(tp))
14623 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14624 else
14625 tg3_nvram_unlock(tp);
63c3a66f 14626 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14627 if (tp->pci_fn & 1)
a1b950d5 14628 mac_offset = 0xcc;
69f11c99 14629 if (tp->pci_fn > 1)
a50d0796 14630 mac_offset += 0x18c;
a1b950d5 14631 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14632 mac_offset = 0x10;
1da177e4
LT
14633
14634 /* First try to get it from MAC address mailbox. */
14635 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14636 if ((hi >> 16) == 0x484b) {
14637 dev->dev_addr[0] = (hi >> 8) & 0xff;
14638 dev->dev_addr[1] = (hi >> 0) & 0xff;
14639
14640 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14641 dev->dev_addr[2] = (lo >> 24) & 0xff;
14642 dev->dev_addr[3] = (lo >> 16) & 0xff;
14643 dev->dev_addr[4] = (lo >> 8) & 0xff;
14644 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14645
008652b3
MC
14646 /* Some old bootcode may report a 0 MAC address in SRAM */
14647 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14648 }
14649 if (!addr_ok) {
14650 /* Next, try NVRAM. */
63c3a66f 14651 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14652 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14653 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14654 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14655 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14656 }
14657 /* Finally just fetch it out of the MAC control regs. */
14658 else {
14659 hi = tr32(MAC_ADDR_0_HIGH);
14660 lo = tr32(MAC_ADDR_0_LOW);
14661
14662 dev->dev_addr[5] = lo & 0xff;
14663 dev->dev_addr[4] = (lo >> 8) & 0xff;
14664 dev->dev_addr[3] = (lo >> 16) & 0xff;
14665 dev->dev_addr[2] = (lo >> 24) & 0xff;
14666 dev->dev_addr[1] = hi & 0xff;
14667 dev->dev_addr[0] = (hi >> 8) & 0xff;
14668 }
1da177e4
LT
14669 }
14670
14671 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14672#ifdef CONFIG_SPARC
1da177e4
LT
14673 if (!tg3_get_default_macaddr_sparc(tp))
14674 return 0;
14675#endif
14676 return -EINVAL;
14677 }
2ff43697 14678 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14679 return 0;
14680}
14681
59e6b434
DM
14682#define BOUNDARY_SINGLE_CACHELINE 1
14683#define BOUNDARY_MULTI_CACHELINE 2
14684
14685static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14686{
14687 int cacheline_size;
14688 u8 byte;
14689 int goal;
14690
14691 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14692 if (byte == 0)
14693 cacheline_size = 1024;
14694 else
14695 cacheline_size = (int) byte * 4;
14696
14697 /* On 5703 and later chips, the boundary bits have no
14698 * effect.
14699 */
14700 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14701 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14702 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14703 goto out;
14704
14705#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14706 goal = BOUNDARY_MULTI_CACHELINE;
14707#else
14708#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14709 goal = BOUNDARY_SINGLE_CACHELINE;
14710#else
14711 goal = 0;
14712#endif
14713#endif
14714
63c3a66f 14715 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14716 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14717 goto out;
14718 }
14719
59e6b434
DM
14720 if (!goal)
14721 goto out;
14722
14723 /* PCI controllers on most RISC systems tend to disconnect
14724 * when a device tries to burst across a cache-line boundary.
14725 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14726 *
14727 * Unfortunately, for PCI-E there are only limited
14728 * write-side controls for this, and thus for reads
14729 * we will still get the disconnects. We'll also waste
14730 * these PCI cycles for both read and write for chips
14731 * other than 5700 and 5701 which do not implement the
14732 * boundary bits.
14733 */
63c3a66f 14734 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14735 switch (cacheline_size) {
14736 case 16:
14737 case 32:
14738 case 64:
14739 case 128:
14740 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14741 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14742 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14743 } else {
14744 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14745 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14746 }
14747 break;
14748
14749 case 256:
14750 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14751 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14752 break;
14753
14754 default:
14755 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14756 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14757 break;
855e1111 14758 }
63c3a66f 14759 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14760 switch (cacheline_size) {
14761 case 16:
14762 case 32:
14763 case 64:
14764 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14765 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14766 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14767 break;
14768 }
14769 /* fallthrough */
14770 case 128:
14771 default:
14772 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14773 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14774 break;
855e1111 14775 }
59e6b434
DM
14776 } else {
14777 switch (cacheline_size) {
14778 case 16:
14779 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14780 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14781 DMA_RWCTRL_WRITE_BNDRY_16);
14782 break;
14783 }
14784 /* fallthrough */
14785 case 32:
14786 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14787 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14788 DMA_RWCTRL_WRITE_BNDRY_32);
14789 break;
14790 }
14791 /* fallthrough */
14792 case 64:
14793 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14794 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14795 DMA_RWCTRL_WRITE_BNDRY_64);
14796 break;
14797 }
14798 /* fallthrough */
14799 case 128:
14800 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14801 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14802 DMA_RWCTRL_WRITE_BNDRY_128);
14803 break;
14804 }
14805 /* fallthrough */
14806 case 256:
14807 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14808 DMA_RWCTRL_WRITE_BNDRY_256);
14809 break;
14810 case 512:
14811 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14812 DMA_RWCTRL_WRITE_BNDRY_512);
14813 break;
14814 case 1024:
14815 default:
14816 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14817 DMA_RWCTRL_WRITE_BNDRY_1024);
14818 break;
855e1111 14819 }
59e6b434
DM
14820 }
14821
14822out:
14823 return val;
14824}
14825
1da177e4
LT
14826static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14827{
14828 struct tg3_internal_buffer_desc test_desc;
14829 u32 sram_dma_descs;
14830 int i, ret;
14831
14832 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14833
14834 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14835 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14836 tw32(RDMAC_STATUS, 0);
14837 tw32(WDMAC_STATUS, 0);
14838
14839 tw32(BUFMGR_MODE, 0);
14840 tw32(FTQ_RESET, 0);
14841
14842 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14843 test_desc.addr_lo = buf_dma & 0xffffffff;
14844 test_desc.nic_mbuf = 0x00002100;
14845 test_desc.len = size;
14846
14847 /*
14848 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14849 * the *second* time the tg3 driver was getting loaded after an
14850 * initial scan.
14851 *
14852 * Broadcom tells me:
14853 * ...the DMA engine is connected to the GRC block and a DMA
14854 * reset may affect the GRC block in some unpredictable way...
14855 * The behavior of resets to individual blocks has not been tested.
14856 *
14857 * Broadcom noted the GRC reset will also reset all sub-components.
14858 */
14859 if (to_device) {
14860 test_desc.cqid_sqid = (13 << 8) | 2;
14861
14862 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14863 udelay(40);
14864 } else {
14865 test_desc.cqid_sqid = (16 << 8) | 7;
14866
14867 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14868 udelay(40);
14869 }
14870 test_desc.flags = 0x00000005;
14871
14872 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14873 u32 val;
14874
14875 val = *(((u32 *)&test_desc) + i);
14876 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14877 sram_dma_descs + (i * sizeof(u32)));
14878 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14879 }
14880 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14881
859a5887 14882 if (to_device)
1da177e4 14883 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14884 else
1da177e4 14885 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14886
14887 ret = -ENODEV;
14888 for (i = 0; i < 40; i++) {
14889 u32 val;
14890
14891 if (to_device)
14892 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14893 else
14894 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14895 if ((val & 0xffff) == sram_dma_descs) {
14896 ret = 0;
14897 break;
14898 }
14899
14900 udelay(100);
14901 }
14902
14903 return ret;
14904}
14905
ded7340d 14906#define TEST_BUFFER_SIZE 0x2000
1da177e4 14907
4143470c 14908static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14909 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14910 { },
14911};
14912
1da177e4
LT
14913static int __devinit tg3_test_dma(struct tg3 *tp)
14914{
14915 dma_addr_t buf_dma;
59e6b434 14916 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14917 int ret = 0;
1da177e4 14918
4bae65c8
MC
14919 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14920 &buf_dma, GFP_KERNEL);
1da177e4
LT
14921 if (!buf) {
14922 ret = -ENOMEM;
14923 goto out_nofree;
14924 }
14925
14926 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14927 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14928
59e6b434 14929 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14930
63c3a66f 14931 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14932 goto out;
14933
63c3a66f 14934 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14935 /* DMA read watermark not used on PCIE */
14936 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14937 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14938 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14939 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14940 tp->dma_rwctrl |= 0x003f0000;
14941 else
14942 tp->dma_rwctrl |= 0x003f000f;
14943 } else {
14944 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14945 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14946 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14947 u32 read_water = 0x7;
1da177e4 14948
4a29cc2e
MC
14949 /* If the 5704 is behind the EPB bridge, we can
14950 * do the less restrictive ONE_DMA workaround for
14951 * better performance.
14952 */
63c3a66f 14953 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14954 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14955 tp->dma_rwctrl |= 0x8000;
14956 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14957 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14958
49afdeb6
MC
14959 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14960 read_water = 4;
59e6b434 14961 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14962 tp->dma_rwctrl |=
14963 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14964 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14965 (1 << 23);
4cf78e4f
MC
14966 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14967 /* 5780 always in PCIX mode */
14968 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14969 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14970 /* 5714 always in PCIX mode */
14971 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14972 } else {
14973 tp->dma_rwctrl |= 0x001b000f;
14974 }
14975 }
14976
14977 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14978 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14979 tp->dma_rwctrl &= 0xfffffff0;
14980
14981 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14982 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14983 /* Remove this if it causes problems for some boards. */
14984 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14985
14986 /* On 5700/5701 chips, we need to set this bit.
14987 * Otherwise the chip will issue cacheline transactions
14988 * to streamable DMA memory with not all the byte
14989 * enables turned on. This is an error on several
14990 * RISC PCI controllers, in particular sparc64.
14991 *
14992 * On 5703/5704 chips, this bit has been reassigned
14993 * a different meaning. In particular, it is used
14994 * on those chips to enable a PCI-X workaround.
14995 */
14996 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14997 }
14998
14999 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15000
15001#if 0
15002 /* Unneeded, already done by tg3_get_invariants. */
15003 tg3_switch_clocks(tp);
15004#endif
15005
1da177e4
LT
15006 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15007 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15008 goto out;
15009
59e6b434
DM
15010 /* It is best to perform DMA test with maximum write burst size
15011 * to expose the 5700/5701 write DMA bug.
15012 */
15013 saved_dma_rwctrl = tp->dma_rwctrl;
15014 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15015 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15016
1da177e4
LT
15017 while (1) {
15018 u32 *p = buf, i;
15019
15020 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15021 p[i] = i;
15022
15023 /* Send the buffer to the chip. */
15024 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15025 if (ret) {
2445e461
MC
15026 dev_err(&tp->pdev->dev,
15027 "%s: Buffer write failed. err = %d\n",
15028 __func__, ret);
1da177e4
LT
15029 break;
15030 }
15031
15032#if 0
15033 /* validate data reached card RAM correctly. */
15034 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15035 u32 val;
15036 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15037 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15038 dev_err(&tp->pdev->dev,
15039 "%s: Buffer corrupted on device! "
15040 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15041 /* ret = -ENODEV here? */
15042 }
15043 p[i] = 0;
15044 }
15045#endif
15046 /* Now read it back. */
15047 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15048 if (ret) {
5129c3a3
MC
15049 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15050 "err = %d\n", __func__, ret);
1da177e4
LT
15051 break;
15052 }
15053
15054 /* Verify it. */
15055 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15056 if (p[i] == i)
15057 continue;
15058
59e6b434
DM
15059 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15060 DMA_RWCTRL_WRITE_BNDRY_16) {
15061 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15062 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15063 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15064 break;
15065 } else {
2445e461
MC
15066 dev_err(&tp->pdev->dev,
15067 "%s: Buffer corrupted on read back! "
15068 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15069 ret = -ENODEV;
15070 goto out;
15071 }
15072 }
15073
15074 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15075 /* Success. */
15076 ret = 0;
15077 break;
15078 }
15079 }
59e6b434
DM
15080 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15081 DMA_RWCTRL_WRITE_BNDRY_16) {
15082 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15083 * now look for chipsets that are known to expose the
15084 * DMA bug without failing the test.
59e6b434 15085 */
4143470c 15086 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15087 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15088 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15089 } else {
6d1cfbab
MC
15090 /* Safe to use the calculated DMA boundary. */
15091 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15092 }
6d1cfbab 15093
59e6b434
DM
15094 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15095 }
1da177e4
LT
15096
15097out:
4bae65c8 15098 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15099out_nofree:
15100 return ret;
15101}
15102
1da177e4
LT
15103static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15104{
63c3a66f 15105 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15106 tp->bufmgr_config.mbuf_read_dma_low_water =
15107 DEFAULT_MB_RDMA_LOW_WATER_5705;
15108 tp->bufmgr_config.mbuf_mac_rx_low_water =
15109 DEFAULT_MB_MACRX_LOW_WATER_57765;
15110 tp->bufmgr_config.mbuf_high_water =
15111 DEFAULT_MB_HIGH_WATER_57765;
15112
15113 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15114 DEFAULT_MB_RDMA_LOW_WATER_5705;
15115 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15116 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15117 tp->bufmgr_config.mbuf_high_water_jumbo =
15118 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15119 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15120 tp->bufmgr_config.mbuf_read_dma_low_water =
15121 DEFAULT_MB_RDMA_LOW_WATER_5705;
15122 tp->bufmgr_config.mbuf_mac_rx_low_water =
15123 DEFAULT_MB_MACRX_LOW_WATER_5705;
15124 tp->bufmgr_config.mbuf_high_water =
15125 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15126 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15127 tp->bufmgr_config.mbuf_mac_rx_low_water =
15128 DEFAULT_MB_MACRX_LOW_WATER_5906;
15129 tp->bufmgr_config.mbuf_high_water =
15130 DEFAULT_MB_HIGH_WATER_5906;
15131 }
fdfec172
MC
15132
15133 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15134 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15135 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15136 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15137 tp->bufmgr_config.mbuf_high_water_jumbo =
15138 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15139 } else {
15140 tp->bufmgr_config.mbuf_read_dma_low_water =
15141 DEFAULT_MB_RDMA_LOW_WATER;
15142 tp->bufmgr_config.mbuf_mac_rx_low_water =
15143 DEFAULT_MB_MACRX_LOW_WATER;
15144 tp->bufmgr_config.mbuf_high_water =
15145 DEFAULT_MB_HIGH_WATER;
15146
15147 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15148 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15149 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15150 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15151 tp->bufmgr_config.mbuf_high_water_jumbo =
15152 DEFAULT_MB_HIGH_WATER_JUMBO;
15153 }
1da177e4
LT
15154
15155 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15156 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15157}
15158
15159static char * __devinit tg3_phy_string(struct tg3 *tp)
15160{
79eb6904
MC
15161 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15162 case TG3_PHY_ID_BCM5400: return "5400";
15163 case TG3_PHY_ID_BCM5401: return "5401";
15164 case TG3_PHY_ID_BCM5411: return "5411";
15165 case TG3_PHY_ID_BCM5701: return "5701";
15166 case TG3_PHY_ID_BCM5703: return "5703";
15167 case TG3_PHY_ID_BCM5704: return "5704";
15168 case TG3_PHY_ID_BCM5705: return "5705";
15169 case TG3_PHY_ID_BCM5750: return "5750";
15170 case TG3_PHY_ID_BCM5752: return "5752";
15171 case TG3_PHY_ID_BCM5714: return "5714";
15172 case TG3_PHY_ID_BCM5780: return "5780";
15173 case TG3_PHY_ID_BCM5755: return "5755";
15174 case TG3_PHY_ID_BCM5787: return "5787";
15175 case TG3_PHY_ID_BCM5784: return "5784";
15176 case TG3_PHY_ID_BCM5756: return "5722/5756";
15177 case TG3_PHY_ID_BCM5906: return "5906";
15178 case TG3_PHY_ID_BCM5761: return "5761";
15179 case TG3_PHY_ID_BCM5718C: return "5718C";
15180 case TG3_PHY_ID_BCM5718S: return "5718S";
15181 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15182 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15183 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15184 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15185 case 0: return "serdes";
15186 default: return "unknown";
855e1111 15187 }
1da177e4
LT
15188}
15189
f9804ddb
MC
15190static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15191{
63c3a66f 15192 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15193 strcpy(str, "PCI Express");
15194 return str;
63c3a66f 15195 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15196 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15197
15198 strcpy(str, "PCIX:");
15199
15200 if ((clock_ctrl == 7) ||
15201 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15202 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15203 strcat(str, "133MHz");
15204 else if (clock_ctrl == 0)
15205 strcat(str, "33MHz");
15206 else if (clock_ctrl == 2)
15207 strcat(str, "50MHz");
15208 else if (clock_ctrl == 4)
15209 strcat(str, "66MHz");
15210 else if (clock_ctrl == 6)
15211 strcat(str, "100MHz");
f9804ddb
MC
15212 } else {
15213 strcpy(str, "PCI:");
63c3a66f 15214 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15215 strcat(str, "66MHz");
15216 else
15217 strcat(str, "33MHz");
15218 }
63c3a66f 15219 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15220 strcat(str, ":32-bit");
15221 else
15222 strcat(str, ":64-bit");
15223 return str;
15224}
15225
8c2dc7e1 15226static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15227{
15228 struct pci_dev *peer;
15229 unsigned int func, devnr = tp->pdev->devfn & ~7;
15230
15231 for (func = 0; func < 8; func++) {
15232 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15233 if (peer && peer != tp->pdev)
15234 break;
15235 pci_dev_put(peer);
15236 }
16fe9d74
MC
15237 /* 5704 can be configured in single-port mode, set peer to
15238 * tp->pdev in that case.
15239 */
15240 if (!peer) {
15241 peer = tp->pdev;
15242 return peer;
15243 }
1da177e4
LT
15244
15245 /*
15246 * We don't need to keep the refcount elevated; there's no way
15247 * to remove one half of this device without removing the other
15248 */
15249 pci_dev_put(peer);
15250
15251 return peer;
15252}
15253
15f9850d
DM
15254static void __devinit tg3_init_coal(struct tg3 *tp)
15255{
15256 struct ethtool_coalesce *ec = &tp->coal;
15257
15258 memset(ec, 0, sizeof(*ec));
15259 ec->cmd = ETHTOOL_GCOALESCE;
15260 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15261 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15262 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15263 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15264 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15265 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15266 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15267 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15268 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15269
15270 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15271 HOSTCC_MODE_CLRTICK_TXBD)) {
15272 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15273 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15274 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15275 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15276 }
d244c892 15277
63c3a66f 15278 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15279 ec->rx_coalesce_usecs_irq = 0;
15280 ec->tx_coalesce_usecs_irq = 0;
15281 ec->stats_block_coalesce_usecs = 0;
15282 }
15f9850d
DM
15283}
15284
7c7d64b8
SH
15285static const struct net_device_ops tg3_netdev_ops = {
15286 .ndo_open = tg3_open,
15287 .ndo_stop = tg3_close,
00829823 15288 .ndo_start_xmit = tg3_start_xmit,
511d2224 15289 .ndo_get_stats64 = tg3_get_stats64,
00829823 15290 .ndo_validate_addr = eth_validate_addr,
afc4b13d 15291 .ndo_set_rx_mode = tg3_set_rx_mode,
00829823
SH
15292 .ndo_set_mac_address = tg3_set_mac_addr,
15293 .ndo_do_ioctl = tg3_ioctl,
15294 .ndo_tx_timeout = tg3_tx_timeout,
15295 .ndo_change_mtu = tg3_change_mtu,
dc668910 15296 .ndo_fix_features = tg3_fix_features,
06c03c02 15297 .ndo_set_features = tg3_set_features,
00829823
SH
15298#ifdef CONFIG_NET_POLL_CONTROLLER
15299 .ndo_poll_controller = tg3_poll_controller,
15300#endif
15301};
15302
1da177e4
LT
15303static int __devinit tg3_init_one(struct pci_dev *pdev,
15304 const struct pci_device_id *ent)
15305{
1da177e4
LT
15306 struct net_device *dev;
15307 struct tg3 *tp;
646c9edd
MC
15308 int i, err, pm_cap;
15309 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15310 char str[40];
72f2afb8 15311 u64 dma_mask, persist_dma_mask;
c8f44aff 15312 netdev_features_t features = 0;
1da177e4 15313
05dbe005 15314 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15315
15316 err = pci_enable_device(pdev);
15317 if (err) {
2445e461 15318 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15319 return err;
15320 }
15321
1da177e4
LT
15322 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15323 if (err) {
2445e461 15324 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15325 goto err_out_disable_pdev;
15326 }
15327
15328 pci_set_master(pdev);
15329
15330 /* Find power-management capability. */
15331 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15332 if (pm_cap == 0) {
2445e461
MC
15333 dev_err(&pdev->dev,
15334 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15335 err = -EIO;
15336 goto err_out_free_res;
15337 }
15338
16821285
MC
15339 err = pci_set_power_state(pdev, PCI_D0);
15340 if (err) {
15341 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15342 goto err_out_free_res;
15343 }
15344
fe5f5787 15345 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15346 if (!dev) {
2445e461 15347 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4 15348 err = -ENOMEM;
16821285 15349 goto err_out_power_down;
1da177e4
LT
15350 }
15351
1da177e4
LT
15352 SET_NETDEV_DEV(dev, &pdev->dev);
15353
1da177e4
LT
15354 tp = netdev_priv(dev);
15355 tp->pdev = pdev;
15356 tp->dev = dev;
15357 tp->pm_cap = pm_cap;
1da177e4
LT
15358 tp->rx_mode = TG3_DEF_RX_MODE;
15359 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15360
1da177e4
LT
15361 if (tg3_debug > 0)
15362 tp->msg_enable = tg3_debug;
15363 else
15364 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15365
15366 /* The word/byte swap controls here control register access byte
15367 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15368 * setting below.
15369 */
15370 tp->misc_host_ctrl =
15371 MISC_HOST_CTRL_MASK_PCI_INT |
15372 MISC_HOST_CTRL_WORD_SWAP |
15373 MISC_HOST_CTRL_INDIR_ACCESS |
15374 MISC_HOST_CTRL_PCISTATE_RW;
15375
15376 /* The NONFRM (non-frame) byte/word swap controls take effect
15377 * on descriptor entries, anything which isn't packet data.
15378 *
15379 * The StrongARM chips on the board (one for tx, one for rx)
15380 * are running in big-endian mode.
15381 */
15382 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15383 GRC_MODE_WSWAP_NONFRM_DATA);
15384#ifdef __BIG_ENDIAN
15385 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15386#endif
15387 spin_lock_init(&tp->lock);
1da177e4 15388 spin_lock_init(&tp->indirect_lock);
c4028958 15389 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15390
d5fe488a 15391 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15392 if (!tp->regs) {
ab96b241 15393 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15394 err = -ENOMEM;
15395 goto err_out_free_dev;
15396 }
15397
c9cab24e
MC
15398 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15399 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15400 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15401 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15402 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15403 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15404 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15405 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15406 tg3_flag_set(tp, ENABLE_APE);
15407 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15408 if (!tp->aperegs) {
15409 dev_err(&pdev->dev,
15410 "Cannot map APE registers, aborting\n");
15411 err = -ENOMEM;
15412 goto err_out_iounmap;
15413 }
15414 }
15415
1da177e4
LT
15416 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15417 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15418
1da177e4 15419 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15420 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15421 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15422 dev->irq = pdev->irq;
1da177e4
LT
15423
15424 err = tg3_get_invariants(tp);
15425 if (err) {
ab96b241
MC
15426 dev_err(&pdev->dev,
15427 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15428 goto err_out_apeunmap;
1da177e4
LT
15429 }
15430
4a29cc2e
MC
15431 /* The EPB bridge inside 5714, 5715, and 5780 and any
15432 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15433 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15434 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15435 * do DMA address check in tg3_start_xmit().
15436 */
63c3a66f 15437 if (tg3_flag(tp, IS_5788))
284901a9 15438 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15439 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15440 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15441#ifdef CONFIG_HIGHMEM
6a35528a 15442 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15443#endif
4a29cc2e 15444 } else
6a35528a 15445 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15446
15447 /* Configure DMA attributes. */
284901a9 15448 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15449 err = pci_set_dma_mask(pdev, dma_mask);
15450 if (!err) {
0da0606f 15451 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15452 err = pci_set_consistent_dma_mask(pdev,
15453 persist_dma_mask);
15454 if (err < 0) {
ab96b241
MC
15455 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15456 "DMA for consistent allocations\n");
c9cab24e 15457 goto err_out_apeunmap;
72f2afb8
MC
15458 }
15459 }
15460 }
284901a9
YH
15461 if (err || dma_mask == DMA_BIT_MASK(32)) {
15462 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15463 if (err) {
ab96b241
MC
15464 dev_err(&pdev->dev,
15465 "No usable DMA configuration, aborting\n");
c9cab24e 15466 goto err_out_apeunmap;
72f2afb8
MC
15467 }
15468 }
15469
fdfec172 15470 tg3_init_bufmgr_config(tp);
1da177e4 15471
0da0606f
MC
15472 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15473
15474 /* 5700 B0 chips do not support checksumming correctly due
15475 * to hardware bugs.
15476 */
15477 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15478 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15479
15480 if (tg3_flag(tp, 5755_PLUS))
15481 features |= NETIF_F_IPV6_CSUM;
15482 }
15483
4e3a7aaa
MC
15484 /* TSO is on by default on chips that support hardware TSO.
15485 * Firmware TSO on older chips gives lower performance, so it
15486 * is off by default, but can be enabled using ethtool.
15487 */
63c3a66f
JP
15488 if ((tg3_flag(tp, HW_TSO_1) ||
15489 tg3_flag(tp, HW_TSO_2) ||
15490 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15491 (features & NETIF_F_IP_CSUM))
15492 features |= NETIF_F_TSO;
63c3a66f 15493 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15494 if (features & NETIF_F_IPV6_CSUM)
15495 features |= NETIF_F_TSO6;
63c3a66f 15496 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15497 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15498 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15499 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15500 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15501 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15502 features |= NETIF_F_TSO_ECN;
b0026624 15503 }
1da177e4 15504
d542fe27
MC
15505 dev->features |= features;
15506 dev->vlan_features |= features;
15507
06c03c02
MB
15508 /*
15509 * Add loopback capability only for a subset of devices that support
15510 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15511 * loopback for the remaining devices.
15512 */
15513 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15514 !tg3_flag(tp, CPMU_PRESENT))
15515 /* Add the loopback capability */
0da0606f
MC
15516 features |= NETIF_F_LOOPBACK;
15517
0da0606f 15518 dev->hw_features |= features;
06c03c02 15519
1da177e4 15520 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15521 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15522 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15523 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15524 tp->rx_pending = 63;
15525 }
15526
1da177e4
LT
15527 err = tg3_get_device_address(tp);
15528 if (err) {
ab96b241
MC
15529 dev_err(&pdev->dev,
15530 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15531 goto err_out_apeunmap;
c88864df
MC
15532 }
15533
1da177e4
LT
15534 /*
15535 * Reset chip in case UNDI or EFI driver did not shutdown
15536 * DMA self test will enable WDMAC and we'll see (spurious)
15537 * pending DMA on the PCI bus at that point.
15538 */
15539 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15540 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15541 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15542 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15543 }
15544
15545 err = tg3_test_dma(tp);
15546 if (err) {
ab96b241 15547 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15548 goto err_out_apeunmap;
1da177e4
LT
15549 }
15550
78f90dcf
MC
15551 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15552 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15553 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15554 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15555 struct tg3_napi *tnapi = &tp->napi[i];
15556
15557 tnapi->tp = tp;
15558 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15559
15560 tnapi->int_mbox = intmbx;
93a700a9 15561 if (i <= 4)
78f90dcf
MC
15562 intmbx += 0x8;
15563 else
15564 intmbx += 0x4;
15565
15566 tnapi->consmbox = rcvmbx;
15567 tnapi->prodmbox = sndmbx;
15568
66cfd1bd 15569 if (i)
78f90dcf 15570 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15571 else
78f90dcf 15572 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15573
63c3a66f 15574 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15575 break;
15576
15577 /*
15578 * If we support MSIX, we'll be using RSS. If we're using
15579 * RSS, the first vector only handles link interrupts and the
15580 * remaining vectors handle rx and tx interrupts. Reuse the
15581 * mailbox values for the next iteration. The values we setup
15582 * above are still useful for the single vectored mode.
15583 */
15584 if (!i)
15585 continue;
15586
15587 rcvmbx += 0x8;
15588
15589 if (sndmbx & 0x4)
15590 sndmbx -= 0x4;
15591 else
15592 sndmbx += 0xc;
15593 }
15594
15f9850d
DM
15595 tg3_init_coal(tp);
15596
c49a1561
MC
15597 pci_set_drvdata(pdev, dev);
15598
cd0d7228
MC
15599 if (tg3_flag(tp, 5717_PLUS)) {
15600 /* Resume a low-power mode */
15601 tg3_frob_aux_power(tp, false);
15602 }
15603
1da177e4
LT
15604 err = register_netdev(dev);
15605 if (err) {
ab96b241 15606 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15607 goto err_out_apeunmap;
1da177e4
LT
15608 }
15609
05dbe005
JP
15610 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15611 tp->board_part_number,
15612 tp->pci_chip_rev_id,
15613 tg3_bus_string(tp, str),
15614 dev->dev_addr);
1da177e4 15615
f07e9af3 15616 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15617 struct phy_device *phydev;
15618 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15619 netdev_info(dev,
15620 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15621 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15622 } else {
15623 char *ethtype;
15624
15625 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15626 ethtype = "10/100Base-TX";
15627 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15628 ethtype = "1000Base-SX";
15629 else
15630 ethtype = "10/100/1000Base-T";
15631
5129c3a3 15632 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15633 "(WireSpeed[%d], EEE[%d])\n",
15634 tg3_phy_string(tp), ethtype,
15635 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15636 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15637 }
05dbe005
JP
15638
15639 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15640 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15641 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15642 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15643 tg3_flag(tp, ENABLE_ASF) != 0,
15644 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15645 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15646 tp->dma_rwctrl,
15647 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15648 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15649
b45aa2f6
MC
15650 pci_save_state(pdev);
15651
1da177e4
LT
15652 return 0;
15653
0d3031d9
MC
15654err_out_apeunmap:
15655 if (tp->aperegs) {
15656 iounmap(tp->aperegs);
15657 tp->aperegs = NULL;
15658 }
15659
1da177e4 15660err_out_iounmap:
6892914f
MC
15661 if (tp->regs) {
15662 iounmap(tp->regs);
22abe310 15663 tp->regs = NULL;
6892914f 15664 }
1da177e4
LT
15665
15666err_out_free_dev:
15667 free_netdev(dev);
15668
16821285
MC
15669err_out_power_down:
15670 pci_set_power_state(pdev, PCI_D3hot);
15671
1da177e4
LT
15672err_out_free_res:
15673 pci_release_regions(pdev);
15674
15675err_out_disable_pdev:
15676 pci_disable_device(pdev);
15677 pci_set_drvdata(pdev, NULL);
15678 return err;
15679}
15680
15681static void __devexit tg3_remove_one(struct pci_dev *pdev)
15682{
15683 struct net_device *dev = pci_get_drvdata(pdev);
15684
15685 if (dev) {
15686 struct tg3 *tp = netdev_priv(dev);
15687
077f849d
JSR
15688 if (tp->fw)
15689 release_firmware(tp->fw);
15690
db219973 15691 tg3_reset_task_cancel(tp);
158d7abd 15692
e730c823 15693 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15694 tg3_phy_fini(tp);
158d7abd 15695 tg3_mdio_fini(tp);
b02fd9e3 15696 }
158d7abd 15697
1da177e4 15698 unregister_netdev(dev);
0d3031d9
MC
15699 if (tp->aperegs) {
15700 iounmap(tp->aperegs);
15701 tp->aperegs = NULL;
15702 }
6892914f
MC
15703 if (tp->regs) {
15704 iounmap(tp->regs);
22abe310 15705 tp->regs = NULL;
6892914f 15706 }
1da177e4
LT
15707 free_netdev(dev);
15708 pci_release_regions(pdev);
15709 pci_disable_device(pdev);
15710 pci_set_drvdata(pdev, NULL);
15711 }
15712}
15713
aa6027ca 15714#ifdef CONFIG_PM_SLEEP
c866b7ea 15715static int tg3_suspend(struct device *device)
1da177e4 15716{
c866b7ea 15717 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15718 struct net_device *dev = pci_get_drvdata(pdev);
15719 struct tg3 *tp = netdev_priv(dev);
15720 int err;
15721
15722 if (!netif_running(dev))
15723 return 0;
15724
db219973 15725 tg3_reset_task_cancel(tp);
b02fd9e3 15726 tg3_phy_stop(tp);
1da177e4
LT
15727 tg3_netif_stop(tp);
15728
15729 del_timer_sync(&tp->timer);
15730
f47c11ee 15731 tg3_full_lock(tp, 1);
1da177e4 15732 tg3_disable_ints(tp);
f47c11ee 15733 tg3_full_unlock(tp);
1da177e4
LT
15734
15735 netif_device_detach(dev);
15736
f47c11ee 15737 tg3_full_lock(tp, 0);
944d980e 15738 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15739 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15740 tg3_full_unlock(tp);
1da177e4 15741
c866b7ea 15742 err = tg3_power_down_prepare(tp);
1da177e4 15743 if (err) {
b02fd9e3
MC
15744 int err2;
15745
f47c11ee 15746 tg3_full_lock(tp, 0);
1da177e4 15747
63c3a66f 15748 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15749 err2 = tg3_restart_hw(tp, 1);
15750 if (err2)
b9ec6c1b 15751 goto out;
1da177e4
LT
15752
15753 tp->timer.expires = jiffies + tp->timer_offset;
15754 add_timer(&tp->timer);
15755
15756 netif_device_attach(dev);
15757 tg3_netif_start(tp);
15758
b9ec6c1b 15759out:
f47c11ee 15760 tg3_full_unlock(tp);
b02fd9e3
MC
15761
15762 if (!err2)
15763 tg3_phy_start(tp);
1da177e4
LT
15764 }
15765
15766 return err;
15767}
15768
c866b7ea 15769static int tg3_resume(struct device *device)
1da177e4 15770{
c866b7ea 15771 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15772 struct net_device *dev = pci_get_drvdata(pdev);
15773 struct tg3 *tp = netdev_priv(dev);
15774 int err;
15775
15776 if (!netif_running(dev))
15777 return 0;
15778
1da177e4
LT
15779 netif_device_attach(dev);
15780
f47c11ee 15781 tg3_full_lock(tp, 0);
1da177e4 15782
63c3a66f 15783 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15784 err = tg3_restart_hw(tp, 1);
15785 if (err)
15786 goto out;
1da177e4
LT
15787
15788 tp->timer.expires = jiffies + tp->timer_offset;
15789 add_timer(&tp->timer);
15790
1da177e4
LT
15791 tg3_netif_start(tp);
15792
b9ec6c1b 15793out:
f47c11ee 15794 tg3_full_unlock(tp);
1da177e4 15795
b02fd9e3
MC
15796 if (!err)
15797 tg3_phy_start(tp);
15798
b9ec6c1b 15799 return err;
1da177e4
LT
15800}
15801
c866b7ea 15802static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15803#define TG3_PM_OPS (&tg3_pm_ops)
15804
15805#else
15806
15807#define TG3_PM_OPS NULL
15808
15809#endif /* CONFIG_PM_SLEEP */
c866b7ea 15810
b45aa2f6
MC
15811/**
15812 * tg3_io_error_detected - called when PCI error is detected
15813 * @pdev: Pointer to PCI device
15814 * @state: The current pci connection state
15815 *
15816 * This function is called after a PCI bus error affecting
15817 * this device has been detected.
15818 */
15819static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15820 pci_channel_state_t state)
15821{
15822 struct net_device *netdev = pci_get_drvdata(pdev);
15823 struct tg3 *tp = netdev_priv(netdev);
15824 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15825
15826 netdev_info(netdev, "PCI I/O error detected\n");
15827
15828 rtnl_lock();
15829
15830 if (!netif_running(netdev))
15831 goto done;
15832
15833 tg3_phy_stop(tp);
15834
15835 tg3_netif_stop(tp);
15836
15837 del_timer_sync(&tp->timer);
b45aa2f6
MC
15838
15839 /* Want to make sure that the reset task doesn't run */
db219973 15840 tg3_reset_task_cancel(tp);
63c3a66f 15841 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
b45aa2f6
MC
15842
15843 netif_device_detach(netdev);
15844
15845 /* Clean up software state, even if MMIO is blocked */
15846 tg3_full_lock(tp, 0);
15847 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15848 tg3_full_unlock(tp);
15849
15850done:
15851 if (state == pci_channel_io_perm_failure)
15852 err = PCI_ERS_RESULT_DISCONNECT;
15853 else
15854 pci_disable_device(pdev);
15855
15856 rtnl_unlock();
15857
15858 return err;
15859}
15860
15861/**
15862 * tg3_io_slot_reset - called after the pci bus has been reset.
15863 * @pdev: Pointer to PCI device
15864 *
15865 * Restart the card from scratch, as if from a cold-boot.
15866 * At this point, the card has exprienced a hard reset,
15867 * followed by fixups by BIOS, and has its config space
15868 * set up identically to what it was at cold boot.
15869 */
15870static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15871{
15872 struct net_device *netdev = pci_get_drvdata(pdev);
15873 struct tg3 *tp = netdev_priv(netdev);
15874 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15875 int err;
15876
15877 rtnl_lock();
15878
15879 if (pci_enable_device(pdev)) {
15880 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15881 goto done;
15882 }
15883
15884 pci_set_master(pdev);
15885 pci_restore_state(pdev);
15886 pci_save_state(pdev);
15887
15888 if (!netif_running(netdev)) {
15889 rc = PCI_ERS_RESULT_RECOVERED;
15890 goto done;
15891 }
15892
15893 err = tg3_power_up(tp);
bed9829f 15894 if (err)
b45aa2f6 15895 goto done;
b45aa2f6
MC
15896
15897 rc = PCI_ERS_RESULT_RECOVERED;
15898
15899done:
15900 rtnl_unlock();
15901
15902 return rc;
15903}
15904
15905/**
15906 * tg3_io_resume - called when traffic can start flowing again.
15907 * @pdev: Pointer to PCI device
15908 *
15909 * This callback is called when the error recovery driver tells
15910 * us that its OK to resume normal operation.
15911 */
15912static void tg3_io_resume(struct pci_dev *pdev)
15913{
15914 struct net_device *netdev = pci_get_drvdata(pdev);
15915 struct tg3 *tp = netdev_priv(netdev);
15916 int err;
15917
15918 rtnl_lock();
15919
15920 if (!netif_running(netdev))
15921 goto done;
15922
15923 tg3_full_lock(tp, 0);
63c3a66f 15924 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15925 err = tg3_restart_hw(tp, 1);
15926 tg3_full_unlock(tp);
15927 if (err) {
15928 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15929 goto done;
15930 }
15931
15932 netif_device_attach(netdev);
15933
15934 tp->timer.expires = jiffies + tp->timer_offset;
15935 add_timer(&tp->timer);
15936
15937 tg3_netif_start(tp);
15938
15939 tg3_phy_start(tp);
15940
15941done:
15942 rtnl_unlock();
15943}
15944
15945static struct pci_error_handlers tg3_err_handler = {
15946 .error_detected = tg3_io_error_detected,
15947 .slot_reset = tg3_io_slot_reset,
15948 .resume = tg3_io_resume
15949};
15950
1da177e4
LT
15951static struct pci_driver tg3_driver = {
15952 .name = DRV_MODULE_NAME,
15953 .id_table = tg3_pci_tbl,
15954 .probe = tg3_init_one,
15955 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15956 .err_handler = &tg3_err_handler,
aa6027ca 15957 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15958};
15959
15960static int __init tg3_init(void)
15961{
29917620 15962 return pci_register_driver(&tg3_driver);
1da177e4
LT
15963}
15964
15965static void __exit tg3_cleanup(void)
15966{
15967 pci_unregister_driver(&tg3_driver);
15968}
15969
15970module_init(tg3_init);
15971module_exit(tg3_cleanup);
This page took 3.036811 seconds and 5 git commands to generate.