tg3: Clear RECOVERY_PENDING with reset_task_cancel
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
9e056c03 7 * Copyright (C) 2005-2012 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
efab79c5 92#define TG3_MIN_NUM 122
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
efab79c5 95#define DRV_MODULE_RELDATE "December 7, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
138
139/* Do not place this n-ring entries value into the tp struct itself,
140 * we really want to expose these constants to GCC so that modulo et
141 * al. operations are done with shifts and masks instead of with
142 * hw multiply/modulo instructions. Another solution would be to
143 * replace things like '% foo' with '& (foo - 1)'.
144 */
1da177e4
LT
145
146#define TG3_TX_RING_SIZE 512
147#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
148
2c49a44d
MC
149#define TG3_RX_STD_RING_BYTES(tp) \
150 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
151#define TG3_RX_JMB_RING_BYTES(tp) \
152 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
153#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 154 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
155#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
156 TG3_TX_RING_SIZE)
1da177e4
LT
157#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
158
287be12e
MC
159#define TG3_DMA_BYTE_ENAB 64
160
161#define TG3_RX_STD_DMA_SZ 1536
162#define TG3_RX_JMB_DMA_SZ 9046
163
164#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
165
166#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
167#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 168
2c49a44d
MC
169#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
170 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 171
2c49a44d
MC
172#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
173 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 174
d2757fc4
MC
175/* Due to a hardware bug, the 5701 can only DMA to memory addresses
176 * that are at least dword aligned when used in PCIX mode. The driver
177 * works around this bug by double copying the packet. This workaround
178 * is built into the normal double copy length check for efficiency.
179 *
180 * However, the double copy is only necessary on those architectures
181 * where unaligned memory accesses are inefficient. For those architectures
182 * where unaligned memory accesses incur little penalty, we can reintegrate
183 * the 5701 in the normal rx path. Doing so saves a device structure
184 * dereference by hardcoding the double copy threshold in place.
185 */
186#define TG3_RX_COPY_THRESHOLD 256
187#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
188 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
189#else
190 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
191#endif
192
81389f57
MC
193#if (NET_IP_ALIGN != 0)
194#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
195#else
9205fd9c 196#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
197#endif
198
1da177e4 199/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 200#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 201#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 202#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
646 }
647
0d3031d9
MC
648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
6f5c8f83 654 u32 status, req, gnt, bit;
0d3031d9 655
63c3a66f 656 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
657 return 0;
658
659 switch (locknum) {
6f5c8f83
MC
660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
33f401ae
MC
663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
78f94dc7
MC
665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
33f401ae
MC
669 break;
670 default:
671 return -EINVAL;
0d3031d9
MC
672 }
673
f92d9dc1
MC
674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
0d3031d9
MC
682 off = 4 * locknum;
683
6f5c8f83 684 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
f92d9dc1 688 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 689 if (status == bit)
0d3031d9
MC
690 break;
691 udelay(10);
692 }
693
6f5c8f83 694 if (status != bit) {
0d3031d9 695 /* Revoke the lock request. */
6f5c8f83 696 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
6f5c8f83 705 u32 gnt, bit;
0d3031d9 706
63c3a66f 707 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
708 return;
709
710 switch (locknum) {
6f5c8f83
MC
711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
33f401ae
MC
714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
78f94dc7
MC
716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
33f401ae
MC
720 break;
721 default:
722 return;
0d3031d9
MC
723 }
724
f92d9dc1
MC
725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
6f5c8f83 730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
731}
732
fd6d3f0e
MC
733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
1da177e4
LT
830static void tg3_disable_ints(struct tg3 *tp)
831{
89aeb3bc
MC
832 int i;
833
1da177e4
LT
834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
838}
839
1da177e4
LT
840static void tg3_enable_ints(struct tg3 *tp)
841{
89aeb3bc 842 int i;
89aeb3bc 843
bbe832c0
MC
844 tp->irq_sync = 0;
845 wmb();
846
1da177e4
LT
847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 849
f89f38b8 850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 853
898a56f8 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 855 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 857
f89f38b8 858 tp->coal_now |= tnapi->coal_now;
89aeb3bc 859 }
f19af9c2
MC
860
861 /* Force an initial interrupt */
63c3a66f 862 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
f89f38b8
MC
866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
869}
870
17375d25 871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 872{
17375d25 873 struct tg3 *tp = tnapi->tp;
898a56f8 874 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
875 unsigned int work_exists = 0;
876
877 /* check for phy events */
63c3a66f 878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
f3f3f27e 883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
885 work_exists = 1;
886
887 return work_exists;
888}
889
17375d25 890/* tg3_int_reenable
04237ddd
MC
891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
6aa20a22 893 * which reenables interrupts
1da177e4 894 */
17375d25 895static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 896{
17375d25
MC
897 struct tg3 *tp = tnapi->tp;
898
898a56f8 899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
900 mmiowb();
901
fac9b83e
DM
902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
63c3a66f 906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 907 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
909}
910
1da177e4
LT
911static void tg3_switch_clocks(struct tg3 *tp)
912{
f6eb9b1f 913 u32 clock_ctrl;
1da177e4
LT
914 u32 orig_clock_ctrl;
915
63c3a66f 916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
917 return;
918
f6eb9b1f
MC
919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
1da177e4
LT
921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
63c3a66f 927 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
1da177e4 940 }
b401e9e2 941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
882e9793 960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 965
1da177e4
LT
966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
f07e9af3 1001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1003 return 0;
1004
1da177e4
LT
1005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
882e9793 1011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1017
1da177e4
LT
1018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
b0988c15
MC
1044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
15ee95c3
MC
1112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
b4bd2929
MC
1125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
1d36ba45
MC
1133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
95e2869a
MC
1142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
d4675b52 1167 if (limit < 0)
95e2869a
MC
1168 return -EBUSY;
1169
1170 return 0;
1171}
1172
158d7abd
MC
1173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
3d16543d 1175 struct tg3 *tp = bp->priv;
158d7abd
MC
1176 u32 val;
1177
24bb4fb6 1178 spin_lock_bh(&tp->lock);
158d7abd
MC
1179
1180 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
158d7abd
MC
1184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
3d16543d 1190 struct tg3 *tp = bp->priv;
24bb4fb6 1191 u32 ret = 0;
158d7abd 1192
24bb4fb6 1193 spin_lock_bh(&tp->lock);
158d7abd
MC
1194
1195 if (tg3_writephy(tp, reg, val))
24bb4fb6 1196 ret = -EIO;
158d7abd 1197
24bb4fb6
MC
1198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
158d7abd
MC
1201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
9c61d6bc 1208static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1209{
1210 u32 val;
fcb389df 1211 struct phy_device *phydev;
a9daf367 1212
3f0e3ad7 1213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
fcb389df
MC
1217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
6a443a0f 1219 case PHY_ID_BCMAC131:
fcb389df
MC
1220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
6a443a0f 1222 case PHY_ID_RTL8211C:
fcb389df
MC
1223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
6a443a0f 1225 case PHY_ID_RTL8201E:
fcb389df
MC
1226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
a9daf367 1229 return;
fcb389df
MC
1230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
63c3a66f 1244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
a9daf367 1253
bb85fbb6
MC
1254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
bb85fbb6
MC
1263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
a9daf367 1266
a9daf367
MC
1267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
158d7abd
MC
1289static void tg3_mdio_start(struct tg3 *tp)
1290{
158d7abd
MC
1291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
a9daf367 1294
63c3a66f 1295 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
63c3a66f 1306 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1307 u32 is_serdes;
882e9793 1308
69f11c99 1309 tp->phy_addr = tp->pci_fn + 1;
882e9793 1310
d1ec96af
MC
1311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
3f0e3ad7 1319 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1320
158d7abd
MC
1321 tg3_mdio_start(tp);
1322
63c3a66f 1323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1324 return 0;
1325
298cf9be
LB
1326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
158d7abd 1329
298cf9be
LB
1330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1339 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1342 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
298cf9be 1352 i = mdiobus_register(tp->mdio_bus);
a9daf367 1353 if (i) {
ab96b241 1354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1355 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1356 return i;
1357 }
158d7abd 1358
3f0e3ad7 1359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1360
9c61d6bc 1361 if (!phydev || !phydev->drv) {
ab96b241 1362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1369 case PHY_ID_BCM57780:
321d32a0 1370 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1372 break;
6a443a0f
MC
1373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
32e5a8d6 1375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1376 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1385 /* fallthru */
6a443a0f 1386 case PHY_ID_RTL8211C:
fcb389df 1387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1388 break;
6a443a0f
MC
1389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
a9daf367 1391 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1394 break;
1395 }
1396
63c3a66f 1397 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
a9daf367
MC
1401
1402 return 0;
158d7abd
MC
1403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
63c3a66f
JP
1407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1411 }
1412}
1413
4ba526ce
MC
1414/* tp->lock is held. */
1415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
95e2869a
MC
1428/* tp->lock is held. */
1429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
4ba526ce
MC
1432 unsigned int delay_cnt;
1433 long time_remain;
1434
1435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1447
4ba526ce 1448 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
4ba526ce 1451 udelay(8);
95e2869a
MC
1452 }
1453}
1454
1455/* tp->lock is held. */
b28f389d 1456static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1457{
b28f389d 1458 u32 reg, val;
95e2869a
MC
1459
1460 val = 0;
1461 if (!tg3_readphy(tp, MII_BMCR, &reg))
1462 val = reg << 16;
1463 if (!tg3_readphy(tp, MII_BMSR, &reg))
1464 val |= (reg & 0xffff);
b28f389d 1465 *data++ = val;
95e2869a
MC
1466
1467 val = 0;
1468 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1469 val = reg << 16;
1470 if (!tg3_readphy(tp, MII_LPA, &reg))
1471 val |= (reg & 0xffff);
b28f389d 1472 *data++ = val;
95e2869a
MC
1473
1474 val = 0;
f07e9af3 1475 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1476 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1477 val = reg << 16;
1478 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1479 val |= (reg & 0xffff);
1480 }
b28f389d 1481 *data++ = val;
95e2869a
MC
1482
1483 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1484 val = reg << 16;
1485 else
1486 val = 0;
b28f389d
MC
1487 *data++ = val;
1488}
1489
1490/* tp->lock is held. */
1491static void tg3_ump_link_report(struct tg3 *tp)
1492{
1493 u32 data[4];
1494
1495 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1496 return;
1497
1498 tg3_phy_gather_ump_data(tp, data);
1499
1500 tg3_wait_for_event_ack(tp);
1501
1502 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1503 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1504 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1505 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1506 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1507 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1508
4ba526ce 1509 tg3_generate_fw_event(tp);
95e2869a
MC
1510}
1511
8d5a89b3
MC
1512/* tp->lock is held. */
1513static void tg3_stop_fw(struct tg3 *tp)
1514{
1515 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1516 /* Wait for RX cpu to ACK the previous event. */
1517 tg3_wait_for_event_ack(tp);
1518
1519 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1520
1521 tg3_generate_fw_event(tp);
1522
1523 /* Wait for RX cpu to ACK this event. */
1524 tg3_wait_for_event_ack(tp);
1525 }
1526}
1527
fd6d3f0e
MC
1528/* tp->lock is held. */
1529static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1530{
1531 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1532 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1533
1534 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1535 switch (kind) {
1536 case RESET_KIND_INIT:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_START);
1539 break;
1540
1541 case RESET_KIND_SHUTDOWN:
1542 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1543 DRV_STATE_UNLOAD);
1544 break;
1545
1546 case RESET_KIND_SUSPEND:
1547 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1548 DRV_STATE_SUSPEND);
1549 break;
1550
1551 default:
1552 break;
1553 }
1554 }
1555
1556 if (kind == RESET_KIND_INIT ||
1557 kind == RESET_KIND_SUSPEND)
1558 tg3_ape_driver_state_change(tp, kind);
1559}
1560
1561/* tp->lock is held. */
1562static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1563{
1564 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1565 switch (kind) {
1566 case RESET_KIND_INIT:
1567 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1568 DRV_STATE_START_DONE);
1569 break;
1570
1571 case RESET_KIND_SHUTDOWN:
1572 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1573 DRV_STATE_UNLOAD_DONE);
1574 break;
1575
1576 default:
1577 break;
1578 }
1579 }
1580
1581 if (kind == RESET_KIND_SHUTDOWN)
1582 tg3_ape_driver_state_change(tp, kind);
1583}
1584
1585/* tp->lock is held. */
1586static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1587{
1588 if (tg3_flag(tp, ENABLE_ASF)) {
1589 switch (kind) {
1590 case RESET_KIND_INIT:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_START);
1593 break;
1594
1595 case RESET_KIND_SHUTDOWN:
1596 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1597 DRV_STATE_UNLOAD);
1598 break;
1599
1600 case RESET_KIND_SUSPEND:
1601 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1602 DRV_STATE_SUSPEND);
1603 break;
1604
1605 default:
1606 break;
1607 }
1608 }
1609}
1610
1611static int tg3_poll_fw(struct tg3 *tp)
1612{
1613 int i;
1614 u32 val;
1615
1616 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1617 /* Wait up to 20ms for init done. */
1618 for (i = 0; i < 200; i++) {
1619 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1620 return 0;
1621 udelay(100);
1622 }
1623 return -ENODEV;
1624 }
1625
1626 /* Wait for firmware initialization to complete. */
1627 for (i = 0; i < 100000; i++) {
1628 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1629 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1630 break;
1631 udelay(10);
1632 }
1633
1634 /* Chip might not be fitted with firmware. Some Sun onboard
1635 * parts are configured like that. So don't signal the timeout
1636 * of the above loop as an error, but do report the lack of
1637 * running firmware once.
1638 */
1639 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1640 tg3_flag_set(tp, NO_FWARE_REPORTED);
1641
1642 netdev_info(tp->dev, "No firmware running\n");
1643 }
1644
1645 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1646 /* The 57765 A0 needs a little more
1647 * time to do some important work.
1648 */
1649 mdelay(10);
1650 }
1651
1652 return 0;
1653}
1654
95e2869a
MC
1655static void tg3_link_report(struct tg3 *tp)
1656{
1657 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1658 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1659 tg3_ump_link_report(tp);
1660 } else if (netif_msg_link(tp)) {
05dbe005
JP
1661 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1662 (tp->link_config.active_speed == SPEED_1000 ?
1663 1000 :
1664 (tp->link_config.active_speed == SPEED_100 ?
1665 100 : 10)),
1666 (tp->link_config.active_duplex == DUPLEX_FULL ?
1667 "full" : "half"));
1668
1669 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1670 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1671 "on" : "off",
1672 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1673 "on" : "off");
47007831
MC
1674
1675 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1676 netdev_info(tp->dev, "EEE is %s\n",
1677 tp->setlpicnt ? "enabled" : "disabled");
1678
95e2869a
MC
1679 tg3_ump_link_report(tp);
1680 }
1681}
1682
95e2869a
MC
1683static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1684{
1685 u16 miireg;
1686
e18ce346 1687 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1688 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1689 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1690 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1691 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1692 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1693 else
1694 miireg = 0;
1695
1696 return miireg;
1697}
1698
95e2869a
MC
1699static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1700{
1701 u8 cap = 0;
1702
f3791cdf
MC
1703 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1704 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1705 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1706 if (lcladv & ADVERTISE_1000XPAUSE)
1707 cap = FLOW_CTRL_RX;
1708 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1709 cap = FLOW_CTRL_TX;
95e2869a
MC
1710 }
1711
1712 return cap;
1713}
1714
f51f3562 1715static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1716{
b02fd9e3 1717 u8 autoneg;
f51f3562 1718 u8 flowctrl = 0;
95e2869a
MC
1719 u32 old_rx_mode = tp->rx_mode;
1720 u32 old_tx_mode = tp->tx_mode;
1721
63c3a66f 1722 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1723 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1724 else
1725 autoneg = tp->link_config.autoneg;
1726
63c3a66f 1727 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1728 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1729 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1730 else
bc02ff95 1731 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1732 } else
1733 flowctrl = tp->link_config.flowctrl;
95e2869a 1734
f51f3562 1735 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1736
e18ce346 1737 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1738 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1739 else
1740 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1741
f51f3562 1742 if (old_rx_mode != tp->rx_mode)
95e2869a 1743 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1744
e18ce346 1745 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1746 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1747 else
1748 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1749
f51f3562 1750 if (old_tx_mode != tp->tx_mode)
95e2869a 1751 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1752}
1753
b02fd9e3
MC
1754static void tg3_adjust_link(struct net_device *dev)
1755{
1756 u8 oldflowctrl, linkmesg = 0;
1757 u32 mac_mode, lcl_adv, rmt_adv;
1758 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1759 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1760
24bb4fb6 1761 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1762
1763 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1764 MAC_MODE_HALF_DUPLEX);
1765
1766 oldflowctrl = tp->link_config.active_flowctrl;
1767
1768 if (phydev->link) {
1769 lcl_adv = 0;
1770 rmt_adv = 0;
1771
1772 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1773 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1774 else if (phydev->speed == SPEED_1000 ||
1775 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1776 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1777 else
1778 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1779
1780 if (phydev->duplex == DUPLEX_HALF)
1781 mac_mode |= MAC_MODE_HALF_DUPLEX;
1782 else {
f88788f0 1783 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1784 tp->link_config.flowctrl);
1785
1786 if (phydev->pause)
1787 rmt_adv = LPA_PAUSE_CAP;
1788 if (phydev->asym_pause)
1789 rmt_adv |= LPA_PAUSE_ASYM;
1790 }
1791
1792 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1793 } else
1794 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1795
1796 if (mac_mode != tp->mac_mode) {
1797 tp->mac_mode = mac_mode;
1798 tw32_f(MAC_MODE, tp->mac_mode);
1799 udelay(40);
1800 }
1801
fcb389df
MC
1802 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1803 if (phydev->speed == SPEED_10)
1804 tw32(MAC_MI_STAT,
1805 MAC_MI_STAT_10MBPS_MODE |
1806 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1807 else
1808 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1809 }
1810
b02fd9e3
MC
1811 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1812 tw32(MAC_TX_LENGTHS,
1813 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1814 (6 << TX_LENGTHS_IPG_SHIFT) |
1815 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1816 else
1817 tw32(MAC_TX_LENGTHS,
1818 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1819 (6 << TX_LENGTHS_IPG_SHIFT) |
1820 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1821
34655ad6 1822 if (phydev->link != tp->old_link ||
b02fd9e3
MC
1823 phydev->speed != tp->link_config.active_speed ||
1824 phydev->duplex != tp->link_config.active_duplex ||
1825 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1826 linkmesg = 1;
b02fd9e3 1827
34655ad6 1828 tp->old_link = phydev->link;
b02fd9e3
MC
1829 tp->link_config.active_speed = phydev->speed;
1830 tp->link_config.active_duplex = phydev->duplex;
1831
24bb4fb6 1832 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1833
1834 if (linkmesg)
1835 tg3_link_report(tp);
1836}
1837
1838static int tg3_phy_init(struct tg3 *tp)
1839{
1840 struct phy_device *phydev;
1841
f07e9af3 1842 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1843 return 0;
1844
1845 /* Bring the PHY back to a known state. */
1846 tg3_bmcr_reset(tp);
1847
3f0e3ad7 1848 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1849
1850 /* Attach the MAC to the PHY. */
fb28ad35 1851 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1852 phydev->dev_flags, phydev->interface);
b02fd9e3 1853 if (IS_ERR(phydev)) {
ab96b241 1854 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1855 return PTR_ERR(phydev);
1856 }
1857
b02fd9e3 1858 /* Mask with MAC supported features. */
9c61d6bc
MC
1859 switch (phydev->interface) {
1860 case PHY_INTERFACE_MODE_GMII:
1861 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1862 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1863 phydev->supported &= (PHY_GBIT_FEATURES |
1864 SUPPORTED_Pause |
1865 SUPPORTED_Asym_Pause);
1866 break;
1867 }
1868 /* fallthru */
9c61d6bc
MC
1869 case PHY_INTERFACE_MODE_MII:
1870 phydev->supported &= (PHY_BASIC_FEATURES |
1871 SUPPORTED_Pause |
1872 SUPPORTED_Asym_Pause);
1873 break;
1874 default:
3f0e3ad7 1875 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1876 return -EINVAL;
1877 }
1878
f07e9af3 1879 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1880
1881 phydev->advertising = phydev->supported;
1882
b02fd9e3
MC
1883 return 0;
1884}
1885
1886static void tg3_phy_start(struct tg3 *tp)
1887{
1888 struct phy_device *phydev;
1889
f07e9af3 1890 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1891 return;
1892
3f0e3ad7 1893 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1894
80096068
MC
1895 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1896 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
1897 phydev->speed = tp->link_config.speed;
1898 phydev->duplex = tp->link_config.duplex;
1899 phydev->autoneg = tp->link_config.autoneg;
1900 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
1901 }
1902
1903 phy_start(phydev);
1904
1905 phy_start_aneg(phydev);
1906}
1907
1908static void tg3_phy_stop(struct tg3 *tp)
1909{
f07e9af3 1910 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1911 return;
1912
3f0e3ad7 1913 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1914}
1915
1916static void tg3_phy_fini(struct tg3 *tp)
1917{
f07e9af3 1918 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1919 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1920 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1921 }
1922}
1923
941ec90f
MC
1924static int tg3_phy_set_extloopbk(struct tg3 *tp)
1925{
1926 int err;
1927 u32 val;
1928
1929 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1930 return 0;
1931
1932 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1933 /* Cannot do read-modify-write on 5401 */
1934 err = tg3_phy_auxctl_write(tp,
1935 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1936 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1937 0x4c20);
1938 goto done;
1939 }
1940
1941 err = tg3_phy_auxctl_read(tp,
1942 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1943 if (err)
1944 return err;
1945
1946 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1947 err = tg3_phy_auxctl_write(tp,
1948 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1949
1950done:
1951 return err;
1952}
1953
7f97a4bd
MC
1954static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1955{
1956 u32 phytest;
1957
1958 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1959 u32 phy;
1960
1961 tg3_writephy(tp, MII_TG3_FET_TEST,
1962 phytest | MII_TG3_FET_SHADOW_EN);
1963 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1964 if (enable)
1965 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1966 else
1967 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1968 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1969 }
1970 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1971 }
1972}
1973
6833c043
MC
1974static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1975{
1976 u32 reg;
1977
63c3a66f
JP
1978 if (!tg3_flag(tp, 5705_PLUS) ||
1979 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1980 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1981 return;
1982
f07e9af3 1983 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1984 tg3_phy_fet_toggle_apd(tp, enable);
1985 return;
1986 }
1987
6833c043
MC
1988 reg = MII_TG3_MISC_SHDW_WREN |
1989 MII_TG3_MISC_SHDW_SCR5_SEL |
1990 MII_TG3_MISC_SHDW_SCR5_LPED |
1991 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1992 MII_TG3_MISC_SHDW_SCR5_SDTL |
1993 MII_TG3_MISC_SHDW_SCR5_C125OE;
1994 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1995 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1996
1997 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1998
1999
2000 reg = MII_TG3_MISC_SHDW_WREN |
2001 MII_TG3_MISC_SHDW_APD_SEL |
2002 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2003 if (enable)
2004 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2005
2006 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2007}
2008
9ef8ca99
MC
2009static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2010{
2011 u32 phy;
2012
63c3a66f 2013 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2014 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2015 return;
2016
f07e9af3 2017 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2018 u32 ephy;
2019
535ef6e1
MC
2020 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2021 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2022
2023 tg3_writephy(tp, MII_TG3_FET_TEST,
2024 ephy | MII_TG3_FET_SHADOW_EN);
2025 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2026 if (enable)
535ef6e1 2027 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2028 else
535ef6e1
MC
2029 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2030 tg3_writephy(tp, reg, phy);
9ef8ca99 2031 }
535ef6e1 2032 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2033 }
2034 } else {
15ee95c3
MC
2035 int ret;
2036
2037 ret = tg3_phy_auxctl_read(tp,
2038 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2039 if (!ret) {
9ef8ca99
MC
2040 if (enable)
2041 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2042 else
2043 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2044 tg3_phy_auxctl_write(tp,
2045 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2046 }
2047 }
2048}
2049
1da177e4
LT
2050static void tg3_phy_set_wirespeed(struct tg3 *tp)
2051{
15ee95c3 2052 int ret;
1da177e4
LT
2053 u32 val;
2054
f07e9af3 2055 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2056 return;
2057
15ee95c3
MC
2058 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2059 if (!ret)
b4bd2929
MC
2060 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2061 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2062}
2063
b2a5c19c
MC
2064static void tg3_phy_apply_otp(struct tg3 *tp)
2065{
2066 u32 otp, phy;
2067
2068 if (!tp->phy_otp)
2069 return;
2070
2071 otp = tp->phy_otp;
2072
1d36ba45
MC
2073 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2074 return;
b2a5c19c
MC
2075
2076 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2077 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2078 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2079
2080 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2081 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2082 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2083
2084 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2085 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2086 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2087
2088 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2089 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2090
2091 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2092 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2093
2094 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2095 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2096 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2097
1d36ba45 2098 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2099}
2100
52b02d04
MC
2101static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2102{
2103 u32 val;
2104
2105 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2106 return;
2107
2108 tp->setlpicnt = 0;
2109
2110 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2111 current_link_up == 1 &&
a6b68dab
MC
2112 tp->link_config.active_duplex == DUPLEX_FULL &&
2113 (tp->link_config.active_speed == SPEED_100 ||
2114 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2115 u32 eeectl;
2116
2117 if (tp->link_config.active_speed == SPEED_1000)
2118 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2119 else
2120 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2121
2122 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2123
3110f5f5
MC
2124 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2125 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2126
b0c5943f
MC
2127 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2128 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2129 tp->setlpicnt = 2;
2130 }
2131
2132 if (!tp->setlpicnt) {
b715ce94
MC
2133 if (current_link_up == 1 &&
2134 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2135 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2136 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2137 }
2138
52b02d04
MC
2139 val = tr32(TG3_CPMU_EEE_MODE);
2140 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2141 }
2142}
2143
b0c5943f
MC
2144static void tg3_phy_eee_enable(struct tg3 *tp)
2145{
2146 u32 val;
2147
2148 if (tp->link_config.active_speed == SPEED_1000 &&
2149 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2150 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
55086ad9 2151 tg3_flag(tp, 57765_CLASS)) &&
b0c5943f 2152 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2153 val = MII_TG3_DSP_TAP26_ALNOKO |
2154 MII_TG3_DSP_TAP26_RMRXSTO;
2155 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2156 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2157 }
2158
2159 val = tr32(TG3_CPMU_EEE_MODE);
2160 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2161}
2162
1da177e4
LT
2163static int tg3_wait_macro_done(struct tg3 *tp)
2164{
2165 int limit = 100;
2166
2167 while (limit--) {
2168 u32 tmp32;
2169
f08aa1a8 2170 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2171 if ((tmp32 & 0x1000) == 0)
2172 break;
2173 }
2174 }
d4675b52 2175 if (limit < 0)
1da177e4
LT
2176 return -EBUSY;
2177
2178 return 0;
2179}
2180
2181static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2182{
2183 static const u32 test_pat[4][6] = {
2184 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2185 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2186 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2187 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2188 };
2189 int chan;
2190
2191 for (chan = 0; chan < 4; chan++) {
2192 int i;
2193
2194 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2195 (chan * 0x2000) | 0x0200);
f08aa1a8 2196 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2197
2198 for (i = 0; i < 6; i++)
2199 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2200 test_pat[chan][i]);
2201
f08aa1a8 2202 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2203 if (tg3_wait_macro_done(tp)) {
2204 *resetp = 1;
2205 return -EBUSY;
2206 }
2207
2208 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2209 (chan * 0x2000) | 0x0200);
f08aa1a8 2210 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2211 if (tg3_wait_macro_done(tp)) {
2212 *resetp = 1;
2213 return -EBUSY;
2214 }
2215
f08aa1a8 2216 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2217 if (tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221
2222 for (i = 0; i < 6; i += 2) {
2223 u32 low, high;
2224
2225 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2226 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2227 tg3_wait_macro_done(tp)) {
2228 *resetp = 1;
2229 return -EBUSY;
2230 }
2231 low &= 0x7fff;
2232 high &= 0x000f;
2233 if (low != test_pat[chan][i] ||
2234 high != test_pat[chan][i+1]) {
2235 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2236 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2237 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2238
2239 return -EBUSY;
2240 }
2241 }
2242 }
2243
2244 return 0;
2245}
2246
2247static int tg3_phy_reset_chanpat(struct tg3 *tp)
2248{
2249 int chan;
2250
2251 for (chan = 0; chan < 4; chan++) {
2252 int i;
2253
2254 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2255 (chan * 0x2000) | 0x0200);
f08aa1a8 2256 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2257 for (i = 0; i < 6; i++)
2258 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2259 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2260 if (tg3_wait_macro_done(tp))
2261 return -EBUSY;
2262 }
2263
2264 return 0;
2265}
2266
2267static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2268{
2269 u32 reg32, phy9_orig;
2270 int retries, do_phy_reset, err;
2271
2272 retries = 10;
2273 do_phy_reset = 1;
2274 do {
2275 if (do_phy_reset) {
2276 err = tg3_bmcr_reset(tp);
2277 if (err)
2278 return err;
2279 do_phy_reset = 0;
2280 }
2281
2282 /* Disable transmitter and interrupt. */
2283 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2284 continue;
2285
2286 reg32 |= 0x3000;
2287 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2288
2289 /* Set full-duplex, 1000 mbps. */
2290 tg3_writephy(tp, MII_BMCR,
221c5637 2291 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2292
2293 /* Set to master mode. */
221c5637 2294 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2295 continue;
2296
221c5637
MC
2297 tg3_writephy(tp, MII_CTRL1000,
2298 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2299
1d36ba45
MC
2300 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2301 if (err)
2302 return err;
1da177e4
LT
2303
2304 /* Block the PHY control access. */
6ee7c0a0 2305 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2306
2307 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2308 if (!err)
2309 break;
2310 } while (--retries);
2311
2312 err = tg3_phy_reset_chanpat(tp);
2313 if (err)
2314 return err;
2315
6ee7c0a0 2316 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2317
2318 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2319 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2320
1d36ba45 2321 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2322
221c5637 2323 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2324
2325 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2326 reg32 &= ~0x3000;
2327 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2328 } else if (!err)
2329 err = -EBUSY;
2330
2331 return err;
2332}
2333
2334/* This will reset the tigon3 PHY if there is no valid
2335 * link unless the FORCE argument is non-zero.
2336 */
2337static int tg3_phy_reset(struct tg3 *tp)
2338{
f833c4c1 2339 u32 val, cpmuctrl;
1da177e4
LT
2340 int err;
2341
60189ddf 2342 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2343 val = tr32(GRC_MISC_CFG);
2344 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2345 udelay(40);
2346 }
f833c4c1
MC
2347 err = tg3_readphy(tp, MII_BMSR, &val);
2348 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2349 if (err != 0)
2350 return -EBUSY;
2351
c8e1e82b
MC
2352 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2353 netif_carrier_off(tp->dev);
2354 tg3_link_report(tp);
2355 }
2356
1da177e4
LT
2357 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2358 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2359 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2360 err = tg3_phy_reset_5703_4_5(tp);
2361 if (err)
2362 return err;
2363 goto out;
2364 }
2365
b2a5c19c
MC
2366 cpmuctrl = 0;
2367 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2368 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2369 cpmuctrl = tr32(TG3_CPMU_CTRL);
2370 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2371 tw32(TG3_CPMU_CTRL,
2372 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2373 }
2374
1da177e4
LT
2375 err = tg3_bmcr_reset(tp);
2376 if (err)
2377 return err;
2378
b2a5c19c 2379 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2380 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2381 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2382
2383 tw32(TG3_CPMU_CTRL, cpmuctrl);
2384 }
2385
bcb37f6c
MC
2386 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2387 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2388 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2389 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2390 CPMU_LSPD_1000MB_MACCLK_12_5) {
2391 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2392 udelay(40);
2393 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2394 }
2395 }
2396
63c3a66f 2397 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2398 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2399 return 0;
2400
b2a5c19c
MC
2401 tg3_phy_apply_otp(tp);
2402
f07e9af3 2403 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2404 tg3_phy_toggle_apd(tp, true);
2405 else
2406 tg3_phy_toggle_apd(tp, false);
2407
1da177e4 2408out:
1d36ba45
MC
2409 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2410 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2411 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2412 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2413 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2414 }
1d36ba45 2415
f07e9af3 2416 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2417 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2418 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2419 }
1d36ba45 2420
f07e9af3 2421 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2422 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2423 tg3_phydsp_write(tp, 0x000a, 0x310b);
2424 tg3_phydsp_write(tp, 0x201f, 0x9506);
2425 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2426 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2427 }
f07e9af3 2428 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2429 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2430 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2431 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2432 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2433 tg3_writephy(tp, MII_TG3_TEST1,
2434 MII_TG3_TEST1_TRIM_EN | 0x4);
2435 } else
2436 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2437
2438 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2439 }
c424cb24 2440 }
1d36ba45 2441
1da177e4
LT
2442 /* Set Extended packet length bit (bit 14) on all chips that */
2443 /* support jumbo frames */
79eb6904 2444 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2445 /* Cannot do read-modify-write on 5401 */
b4bd2929 2446 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2447 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2448 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2449 err = tg3_phy_auxctl_read(tp,
2450 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2451 if (!err)
b4bd2929
MC
2452 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2453 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2454 }
2455
2456 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2457 * jumbo frames transmission.
2458 */
63c3a66f 2459 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2460 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2461 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2462 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2463 }
2464
715116a1 2465 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2466 /* adjust output voltage */
535ef6e1 2467 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2468 }
2469
9ef8ca99 2470 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2471 tg3_phy_set_wirespeed(tp);
2472 return 0;
2473}
2474
3a1e19d3
MC
2475#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2476#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2477#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2478 TG3_GPIO_MSG_NEED_VAUX)
2479#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2480 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2481 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2482 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2483 (TG3_GPIO_MSG_DRVR_PRES << 12))
2484
2485#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2486 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2487 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2488 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2489 (TG3_GPIO_MSG_NEED_VAUX << 12))
2490
2491static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2492{
2493 u32 status, shift;
2494
2495 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2496 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2497 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2498 else
2499 status = tr32(TG3_CPMU_DRV_STATUS);
2500
2501 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2502 status &= ~(TG3_GPIO_MSG_MASK << shift);
2503 status |= (newstat << shift);
2504
2505 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2506 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2507 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2508 else
2509 tw32(TG3_CPMU_DRV_STATUS, status);
2510
2511 return status >> TG3_APE_GPIO_MSG_SHIFT;
2512}
2513
520b2756
MC
2514static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2515{
2516 if (!tg3_flag(tp, IS_NIC))
2517 return 0;
2518
3a1e19d3
MC
2519 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2520 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2521 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2522 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2523 return -EIO;
520b2756 2524
3a1e19d3
MC
2525 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2526
2527 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2528 TG3_GRC_LCLCTL_PWRSW_DELAY);
2529
2530 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2531 } else {
2532 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2533 TG3_GRC_LCLCTL_PWRSW_DELAY);
2534 }
6f5c8f83 2535
520b2756
MC
2536 return 0;
2537}
2538
2539static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2540{
2541 u32 grc_local_ctrl;
2542
2543 if (!tg3_flag(tp, IS_NIC) ||
2544 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2545 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2546 return;
2547
2548 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2549
2550 tw32_wait_f(GRC_LOCAL_CTRL,
2551 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2552 TG3_GRC_LCLCTL_PWRSW_DELAY);
2553
2554 tw32_wait_f(GRC_LOCAL_CTRL,
2555 grc_local_ctrl,
2556 TG3_GRC_LCLCTL_PWRSW_DELAY);
2557
2558 tw32_wait_f(GRC_LOCAL_CTRL,
2559 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2560 TG3_GRC_LCLCTL_PWRSW_DELAY);
2561}
2562
2563static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2564{
2565 if (!tg3_flag(tp, IS_NIC))
2566 return;
2567
2568 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2569 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2570 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2571 (GRC_LCLCTRL_GPIO_OE0 |
2572 GRC_LCLCTRL_GPIO_OE1 |
2573 GRC_LCLCTRL_GPIO_OE2 |
2574 GRC_LCLCTRL_GPIO_OUTPUT0 |
2575 GRC_LCLCTRL_GPIO_OUTPUT1),
2576 TG3_GRC_LCLCTL_PWRSW_DELAY);
2577 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2578 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2579 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2580 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2581 GRC_LCLCTRL_GPIO_OE1 |
2582 GRC_LCLCTRL_GPIO_OE2 |
2583 GRC_LCLCTRL_GPIO_OUTPUT0 |
2584 GRC_LCLCTRL_GPIO_OUTPUT1 |
2585 tp->grc_local_ctrl;
2586 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2587 TG3_GRC_LCLCTL_PWRSW_DELAY);
2588
2589 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2590 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2591 TG3_GRC_LCLCTL_PWRSW_DELAY);
2592
2593 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2594 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2595 TG3_GRC_LCLCTL_PWRSW_DELAY);
2596 } else {
2597 u32 no_gpio2;
2598 u32 grc_local_ctrl = 0;
2599
2600 /* Workaround to prevent overdrawing Amps. */
2601 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2602 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2603 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2604 grc_local_ctrl,
2605 TG3_GRC_LCLCTL_PWRSW_DELAY);
2606 }
2607
2608 /* On 5753 and variants, GPIO2 cannot be used. */
2609 no_gpio2 = tp->nic_sram_data_cfg &
2610 NIC_SRAM_DATA_CFG_NO_GPIO2;
2611
2612 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2613 GRC_LCLCTRL_GPIO_OE1 |
2614 GRC_LCLCTRL_GPIO_OE2 |
2615 GRC_LCLCTRL_GPIO_OUTPUT1 |
2616 GRC_LCLCTRL_GPIO_OUTPUT2;
2617 if (no_gpio2) {
2618 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2619 GRC_LCLCTRL_GPIO_OUTPUT2);
2620 }
2621 tw32_wait_f(GRC_LOCAL_CTRL,
2622 tp->grc_local_ctrl | grc_local_ctrl,
2623 TG3_GRC_LCLCTL_PWRSW_DELAY);
2624
2625 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2626
2627 tw32_wait_f(GRC_LOCAL_CTRL,
2628 tp->grc_local_ctrl | grc_local_ctrl,
2629 TG3_GRC_LCLCTL_PWRSW_DELAY);
2630
2631 if (!no_gpio2) {
2632 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2633 tw32_wait_f(GRC_LOCAL_CTRL,
2634 tp->grc_local_ctrl | grc_local_ctrl,
2635 TG3_GRC_LCLCTL_PWRSW_DELAY);
2636 }
2637 }
3a1e19d3
MC
2638}
2639
cd0d7228 2640static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2641{
2642 u32 msg = 0;
2643
2644 /* Serialize power state transitions */
2645 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2646 return;
2647
cd0d7228 2648 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2649 msg = TG3_GPIO_MSG_NEED_VAUX;
2650
2651 msg = tg3_set_function_status(tp, msg);
2652
2653 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2654 goto done;
6f5c8f83 2655
3a1e19d3
MC
2656 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2657 tg3_pwrsrc_switch_to_vaux(tp);
2658 else
2659 tg3_pwrsrc_die_with_vmain(tp);
2660
2661done:
6f5c8f83 2662 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2663}
2664
cd0d7228 2665static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2666{
683644b7 2667 bool need_vaux = false;
1da177e4 2668
334355aa 2669 /* The GPIOs do something completely different on 57765. */
55086ad9 2670 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2671 return;
2672
3a1e19d3
MC
2673 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2674 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2675 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2676 tg3_frob_aux_power_5717(tp, include_wol ?
2677 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2678 return;
2679 }
2680
2681 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2682 struct net_device *dev_peer;
2683
2684 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2685
bc1c7567 2686 /* remove_one() may have been run on the peer. */
683644b7
MC
2687 if (dev_peer) {
2688 struct tg3 *tp_peer = netdev_priv(dev_peer);
2689
63c3a66f 2690 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2691 return;
2692
cd0d7228 2693 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2694 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2695 need_vaux = true;
2696 }
1da177e4
LT
2697 }
2698
cd0d7228
MC
2699 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2700 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2701 need_vaux = true;
2702
520b2756
MC
2703 if (need_vaux)
2704 tg3_pwrsrc_switch_to_vaux(tp);
2705 else
2706 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2707}
2708
e8f3f6ca
MC
2709static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2710{
2711 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2712 return 1;
79eb6904 2713 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2714 if (speed != SPEED_10)
2715 return 1;
2716 } else if (speed == SPEED_10)
2717 return 1;
2718
2719 return 0;
2720}
2721
0a459aac 2722static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2723{
ce057f01
MC
2724 u32 val;
2725
f07e9af3 2726 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2727 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2728 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2729 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2730
2731 sg_dig_ctrl |=
2732 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2733 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2734 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2735 }
3f7045c1 2736 return;
5129724a 2737 }
3f7045c1 2738
60189ddf 2739 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2740 tg3_bmcr_reset(tp);
2741 val = tr32(GRC_MISC_CFG);
2742 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2743 udelay(40);
2744 return;
f07e9af3 2745 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2746 u32 phytest;
2747 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2748 u32 phy;
2749
2750 tg3_writephy(tp, MII_ADVERTISE, 0);
2751 tg3_writephy(tp, MII_BMCR,
2752 BMCR_ANENABLE | BMCR_ANRESTART);
2753
2754 tg3_writephy(tp, MII_TG3_FET_TEST,
2755 phytest | MII_TG3_FET_SHADOW_EN);
2756 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2757 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2758 tg3_writephy(tp,
2759 MII_TG3_FET_SHDW_AUXMODE4,
2760 phy);
2761 }
2762 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2763 }
2764 return;
0a459aac 2765 } else if (do_low_power) {
715116a1
MC
2766 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2767 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2768
b4bd2929
MC
2769 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2770 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2771 MII_TG3_AUXCTL_PCTL_VREG_11V;
2772 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2773 }
3f7045c1 2774
15c3b696
MC
2775 /* The PHY should not be powered down on some chips because
2776 * of bugs.
2777 */
2778 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2779 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2780 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2781 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2782 return;
ce057f01 2783
bcb37f6c
MC
2784 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2785 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2786 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2787 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2788 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2789 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2790 }
2791
15c3b696
MC
2792 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2793}
2794
ffbcfed4
MC
2795/* tp->lock is held. */
2796static int tg3_nvram_lock(struct tg3 *tp)
2797{
63c3a66f 2798 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2799 int i;
2800
2801 if (tp->nvram_lock_cnt == 0) {
2802 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2803 for (i = 0; i < 8000; i++) {
2804 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2805 break;
2806 udelay(20);
2807 }
2808 if (i == 8000) {
2809 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2810 return -ENODEV;
2811 }
2812 }
2813 tp->nvram_lock_cnt++;
2814 }
2815 return 0;
2816}
2817
2818/* tp->lock is held. */
2819static void tg3_nvram_unlock(struct tg3 *tp)
2820{
63c3a66f 2821 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2822 if (tp->nvram_lock_cnt > 0)
2823 tp->nvram_lock_cnt--;
2824 if (tp->nvram_lock_cnt == 0)
2825 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2826 }
2827}
2828
2829/* tp->lock is held. */
2830static void tg3_enable_nvram_access(struct tg3 *tp)
2831{
63c3a66f 2832 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2833 u32 nvaccess = tr32(NVRAM_ACCESS);
2834
2835 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2836 }
2837}
2838
2839/* tp->lock is held. */
2840static void tg3_disable_nvram_access(struct tg3 *tp)
2841{
63c3a66f 2842 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2843 u32 nvaccess = tr32(NVRAM_ACCESS);
2844
2845 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2846 }
2847}
2848
2849static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2850 u32 offset, u32 *val)
2851{
2852 u32 tmp;
2853 int i;
2854
2855 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2856 return -EINVAL;
2857
2858 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2859 EEPROM_ADDR_DEVID_MASK |
2860 EEPROM_ADDR_READ);
2861 tw32(GRC_EEPROM_ADDR,
2862 tmp |
2863 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2864 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2865 EEPROM_ADDR_ADDR_MASK) |
2866 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2867
2868 for (i = 0; i < 1000; i++) {
2869 tmp = tr32(GRC_EEPROM_ADDR);
2870
2871 if (tmp & EEPROM_ADDR_COMPLETE)
2872 break;
2873 msleep(1);
2874 }
2875 if (!(tmp & EEPROM_ADDR_COMPLETE))
2876 return -EBUSY;
2877
62cedd11
MC
2878 tmp = tr32(GRC_EEPROM_DATA);
2879
2880 /*
2881 * The data will always be opposite the native endian
2882 * format. Perform a blind byteswap to compensate.
2883 */
2884 *val = swab32(tmp);
2885
ffbcfed4
MC
2886 return 0;
2887}
2888
2889#define NVRAM_CMD_TIMEOUT 10000
2890
2891static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2892{
2893 int i;
2894
2895 tw32(NVRAM_CMD, nvram_cmd);
2896 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2897 udelay(10);
2898 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2899 udelay(10);
2900 break;
2901 }
2902 }
2903
2904 if (i == NVRAM_CMD_TIMEOUT)
2905 return -EBUSY;
2906
2907 return 0;
2908}
2909
2910static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2911{
63c3a66f
JP
2912 if (tg3_flag(tp, NVRAM) &&
2913 tg3_flag(tp, NVRAM_BUFFERED) &&
2914 tg3_flag(tp, FLASH) &&
2915 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2916 (tp->nvram_jedecnum == JEDEC_ATMEL))
2917
2918 addr = ((addr / tp->nvram_pagesize) <<
2919 ATMEL_AT45DB0X1B_PAGE_POS) +
2920 (addr % tp->nvram_pagesize);
2921
2922 return addr;
2923}
2924
2925static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2926{
63c3a66f
JP
2927 if (tg3_flag(tp, NVRAM) &&
2928 tg3_flag(tp, NVRAM_BUFFERED) &&
2929 tg3_flag(tp, FLASH) &&
2930 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2931 (tp->nvram_jedecnum == JEDEC_ATMEL))
2932
2933 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2934 tp->nvram_pagesize) +
2935 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2936
2937 return addr;
2938}
2939
e4f34110
MC
2940/* NOTE: Data read in from NVRAM is byteswapped according to
2941 * the byteswapping settings for all other register accesses.
2942 * tg3 devices are BE devices, so on a BE machine, the data
2943 * returned will be exactly as it is seen in NVRAM. On a LE
2944 * machine, the 32-bit value will be byteswapped.
2945 */
ffbcfed4
MC
2946static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2947{
2948 int ret;
2949
63c3a66f 2950 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2951 return tg3_nvram_read_using_eeprom(tp, offset, val);
2952
2953 offset = tg3_nvram_phys_addr(tp, offset);
2954
2955 if (offset > NVRAM_ADDR_MSK)
2956 return -EINVAL;
2957
2958 ret = tg3_nvram_lock(tp);
2959 if (ret)
2960 return ret;
2961
2962 tg3_enable_nvram_access(tp);
2963
2964 tw32(NVRAM_ADDR, offset);
2965 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2966 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2967
2968 if (ret == 0)
e4f34110 2969 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2970
2971 tg3_disable_nvram_access(tp);
2972
2973 tg3_nvram_unlock(tp);
2974
2975 return ret;
2976}
2977
a9dc529d
MC
2978/* Ensures NVRAM data is in bytestream format. */
2979static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2980{
2981 u32 v;
a9dc529d 2982 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2983 if (!res)
a9dc529d 2984 *val = cpu_to_be32(v);
ffbcfed4
MC
2985 return res;
2986}
2987
dbe9b92a
MC
2988static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
2989 u32 offset, u32 len, u8 *buf)
2990{
2991 int i, j, rc = 0;
2992 u32 val;
2993
2994 for (i = 0; i < len; i += 4) {
2995 u32 addr;
2996 __be32 data;
2997
2998 addr = offset + i;
2999
3000 memcpy(&data, buf + i, 4);
3001
3002 /*
3003 * The SEEPROM interface expects the data to always be opposite
3004 * the native endian format. We accomplish this by reversing
3005 * all the operations that would have been performed on the
3006 * data from a call to tg3_nvram_read_be32().
3007 */
3008 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3009
3010 val = tr32(GRC_EEPROM_ADDR);
3011 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3012
3013 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3014 EEPROM_ADDR_READ);
3015 tw32(GRC_EEPROM_ADDR, val |
3016 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3017 (addr & EEPROM_ADDR_ADDR_MASK) |
3018 EEPROM_ADDR_START |
3019 EEPROM_ADDR_WRITE);
3020
3021 for (j = 0; j < 1000; j++) {
3022 val = tr32(GRC_EEPROM_ADDR);
3023
3024 if (val & EEPROM_ADDR_COMPLETE)
3025 break;
3026 msleep(1);
3027 }
3028 if (!(val & EEPROM_ADDR_COMPLETE)) {
3029 rc = -EBUSY;
3030 break;
3031 }
3032 }
3033
3034 return rc;
3035}
3036
3037/* offset and length are dword aligned */
3038static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3039 u8 *buf)
3040{
3041 int ret = 0;
3042 u32 pagesize = tp->nvram_pagesize;
3043 u32 pagemask = pagesize - 1;
3044 u32 nvram_cmd;
3045 u8 *tmp;
3046
3047 tmp = kmalloc(pagesize, GFP_KERNEL);
3048 if (tmp == NULL)
3049 return -ENOMEM;
3050
3051 while (len) {
3052 int j;
3053 u32 phy_addr, page_off, size;
3054
3055 phy_addr = offset & ~pagemask;
3056
3057 for (j = 0; j < pagesize; j += 4) {
3058 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3059 (__be32 *) (tmp + j));
3060 if (ret)
3061 break;
3062 }
3063 if (ret)
3064 break;
3065
3066 page_off = offset & pagemask;
3067 size = pagesize;
3068 if (len < size)
3069 size = len;
3070
3071 len -= size;
3072
3073 memcpy(tmp + page_off, buf, size);
3074
3075 offset = offset + (pagesize - page_off);
3076
3077 tg3_enable_nvram_access(tp);
3078
3079 /*
3080 * Before we can erase the flash page, we need
3081 * to issue a special "write enable" command.
3082 */
3083 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3084
3085 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3086 break;
3087
3088 /* Erase the target page */
3089 tw32(NVRAM_ADDR, phy_addr);
3090
3091 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3092 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3093
3094 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3095 break;
3096
3097 /* Issue another write enable to start the write. */
3098 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3099
3100 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3101 break;
3102
3103 for (j = 0; j < pagesize; j += 4) {
3104 __be32 data;
3105
3106 data = *((__be32 *) (tmp + j));
3107
3108 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3109
3110 tw32(NVRAM_ADDR, phy_addr + j);
3111
3112 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3113 NVRAM_CMD_WR;
3114
3115 if (j == 0)
3116 nvram_cmd |= NVRAM_CMD_FIRST;
3117 else if (j == (pagesize - 4))
3118 nvram_cmd |= NVRAM_CMD_LAST;
3119
3120 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3121 if (ret)
3122 break;
3123 }
3124 if (ret)
3125 break;
3126 }
3127
3128 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3129 tg3_nvram_exec_cmd(tp, nvram_cmd);
3130
3131 kfree(tmp);
3132
3133 return ret;
3134}
3135
3136/* offset and length are dword aligned */
3137static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3138 u8 *buf)
3139{
3140 int i, ret = 0;
3141
3142 for (i = 0; i < len; i += 4, offset += 4) {
3143 u32 page_off, phy_addr, nvram_cmd;
3144 __be32 data;
3145
3146 memcpy(&data, buf + i, 4);
3147 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3148
3149 page_off = offset % tp->nvram_pagesize;
3150
3151 phy_addr = tg3_nvram_phys_addr(tp, offset);
3152
dbe9b92a
MC
3153 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3154
3155 if (page_off == 0 || i == 0)
3156 nvram_cmd |= NVRAM_CMD_FIRST;
3157 if (page_off == (tp->nvram_pagesize - 4))
3158 nvram_cmd |= NVRAM_CMD_LAST;
3159
3160 if (i == (len - 4))
3161 nvram_cmd |= NVRAM_CMD_LAST;
3162
42278224
MC
3163 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3164 !tg3_flag(tp, FLASH) ||
3165 !tg3_flag(tp, 57765_PLUS))
3166 tw32(NVRAM_ADDR, phy_addr);
3167
dbe9b92a
MC
3168 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
3169 !tg3_flag(tp, 5755_PLUS) &&
3170 (tp->nvram_jedecnum == JEDEC_ST) &&
3171 (nvram_cmd & NVRAM_CMD_FIRST)) {
3172 u32 cmd;
3173
3174 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3175 ret = tg3_nvram_exec_cmd(tp, cmd);
3176 if (ret)
3177 break;
3178 }
3179 if (!tg3_flag(tp, FLASH)) {
3180 /* We always do complete word writes to eeprom. */
3181 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3182 }
3183
3184 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3185 if (ret)
3186 break;
3187 }
3188 return ret;
3189}
3190
3191/* offset and length are dword aligned */
3192static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3193{
3194 int ret;
3195
3196 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3197 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3198 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3199 udelay(40);
3200 }
3201
3202 if (!tg3_flag(tp, NVRAM)) {
3203 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3204 } else {
3205 u32 grc_mode;
3206
3207 ret = tg3_nvram_lock(tp);
3208 if (ret)
3209 return ret;
3210
3211 tg3_enable_nvram_access(tp);
3212 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3213 tw32(NVRAM_WRITE1, 0x406);
3214
3215 grc_mode = tr32(GRC_MODE);
3216 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3217
3218 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3219 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3220 buf);
3221 } else {
3222 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3223 buf);
3224 }
3225
3226 grc_mode = tr32(GRC_MODE);
3227 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3228
3229 tg3_disable_nvram_access(tp);
3230 tg3_nvram_unlock(tp);
3231 }
3232
3233 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3234 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3235 udelay(40);
3236 }
3237
3238 return ret;
3239}
3240
997b4f13
MC
3241#define RX_CPU_SCRATCH_BASE 0x30000
3242#define RX_CPU_SCRATCH_SIZE 0x04000
3243#define TX_CPU_SCRATCH_BASE 0x34000
3244#define TX_CPU_SCRATCH_SIZE 0x04000
3245
3246/* tp->lock is held. */
3247static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3248{
3249 int i;
3250
3251 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3252
3253 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3254 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3255
3256 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3257 return 0;
3258 }
3259 if (offset == RX_CPU_BASE) {
3260 for (i = 0; i < 10000; i++) {
3261 tw32(offset + CPU_STATE, 0xffffffff);
3262 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3263 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3264 break;
3265 }
3266
3267 tw32(offset + CPU_STATE, 0xffffffff);
3268 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3269 udelay(10);
3270 } else {
3271 for (i = 0; i < 10000; i++) {
3272 tw32(offset + CPU_STATE, 0xffffffff);
3273 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3274 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3275 break;
3276 }
3277 }
3278
3279 if (i >= 10000) {
3280 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3281 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3282 return -ENODEV;
3283 }
3284
3285 /* Clear firmware's nvram arbitration. */
3286 if (tg3_flag(tp, NVRAM))
3287 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3288 return 0;
3289}
3290
3291struct fw_info {
3292 unsigned int fw_base;
3293 unsigned int fw_len;
3294 const __be32 *fw_data;
3295};
3296
3297/* tp->lock is held. */
3298static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3299 u32 cpu_scratch_base, int cpu_scratch_size,
3300 struct fw_info *info)
3301{
3302 int err, lock_err, i;
3303 void (*write_op)(struct tg3 *, u32, u32);
3304
3305 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3306 netdev_err(tp->dev,
3307 "%s: Trying to load TX cpu firmware which is 5705\n",
3308 __func__);
3309 return -EINVAL;
3310 }
3311
3312 if (tg3_flag(tp, 5705_PLUS))
3313 write_op = tg3_write_mem;
3314 else
3315 write_op = tg3_write_indirect_reg32;
3316
3317 /* It is possible that bootcode is still loading at this point.
3318 * Get the nvram lock first before halting the cpu.
3319 */
3320 lock_err = tg3_nvram_lock(tp);
3321 err = tg3_halt_cpu(tp, cpu_base);
3322 if (!lock_err)
3323 tg3_nvram_unlock(tp);
3324 if (err)
3325 goto out;
3326
3327 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3328 write_op(tp, cpu_scratch_base + i, 0);
3329 tw32(cpu_base + CPU_STATE, 0xffffffff);
3330 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3331 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3332 write_op(tp, (cpu_scratch_base +
3333 (info->fw_base & 0xffff) +
3334 (i * sizeof(u32))),
3335 be32_to_cpu(info->fw_data[i]));
3336
3337 err = 0;
3338
3339out:
3340 return err;
3341}
3342
3343/* tp->lock is held. */
3344static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3345{
3346 struct fw_info info;
3347 const __be32 *fw_data;
3348 int err, i;
3349
3350 fw_data = (void *)tp->fw->data;
3351
3352 /* Firmware blob starts with version numbers, followed by
3353 start address and length. We are setting complete length.
3354 length = end_address_of_bss - start_address_of_text.
3355 Remainder is the blob to be loaded contiguously
3356 from start address. */
3357
3358 info.fw_base = be32_to_cpu(fw_data[1]);
3359 info.fw_len = tp->fw->size - 12;
3360 info.fw_data = &fw_data[3];
3361
3362 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3363 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3364 &info);
3365 if (err)
3366 return err;
3367
3368 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3369 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3370 &info);
3371 if (err)
3372 return err;
3373
3374 /* Now startup only the RX cpu. */
3375 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3376 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3377
3378 for (i = 0; i < 5; i++) {
3379 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3380 break;
3381 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3382 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3383 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3384 udelay(1000);
3385 }
3386 if (i >= 5) {
3387 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3388 "should be %08x\n", __func__,
3389 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3390 return -ENODEV;
3391 }
3392 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3393 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3394
3395 return 0;
3396}
3397
3398/* tp->lock is held. */
3399static int tg3_load_tso_firmware(struct tg3 *tp)
3400{
3401 struct fw_info info;
3402 const __be32 *fw_data;
3403 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3404 int err, i;
3405
3406 if (tg3_flag(tp, HW_TSO_1) ||
3407 tg3_flag(tp, HW_TSO_2) ||
3408 tg3_flag(tp, HW_TSO_3))
3409 return 0;
3410
3411 fw_data = (void *)tp->fw->data;
3412
3413 /* Firmware blob starts with version numbers, followed by
3414 start address and length. We are setting complete length.
3415 length = end_address_of_bss - start_address_of_text.
3416 Remainder is the blob to be loaded contiguously
3417 from start address. */
3418
3419 info.fw_base = be32_to_cpu(fw_data[1]);
3420 cpu_scratch_size = tp->fw_len;
3421 info.fw_len = tp->fw->size - 12;
3422 info.fw_data = &fw_data[3];
3423
3424 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3425 cpu_base = RX_CPU_BASE;
3426 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3427 } else {
3428 cpu_base = TX_CPU_BASE;
3429 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3430 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3431 }
3432
3433 err = tg3_load_firmware_cpu(tp, cpu_base,
3434 cpu_scratch_base, cpu_scratch_size,
3435 &info);
3436 if (err)
3437 return err;
3438
3439 /* Now startup the cpu. */
3440 tw32(cpu_base + CPU_STATE, 0xffffffff);
3441 tw32_f(cpu_base + CPU_PC, info.fw_base);
3442
3443 for (i = 0; i < 5; i++) {
3444 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3445 break;
3446 tw32(cpu_base + CPU_STATE, 0xffffffff);
3447 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3448 tw32_f(cpu_base + CPU_PC, info.fw_base);
3449 udelay(1000);
3450 }
3451 if (i >= 5) {
3452 netdev_err(tp->dev,
3453 "%s fails to set CPU PC, is %08x should be %08x\n",
3454 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3455 return -ENODEV;
3456 }
3457 tw32(cpu_base + CPU_STATE, 0xffffffff);
3458 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3459 return 0;
3460}
3461
3462
3f007891
MC
3463/* tp->lock is held. */
3464static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3465{
3466 u32 addr_high, addr_low;
3467 int i;
3468
3469 addr_high = ((tp->dev->dev_addr[0] << 8) |
3470 tp->dev->dev_addr[1]);
3471 addr_low = ((tp->dev->dev_addr[2] << 24) |
3472 (tp->dev->dev_addr[3] << 16) |
3473 (tp->dev->dev_addr[4] << 8) |
3474 (tp->dev->dev_addr[5] << 0));
3475 for (i = 0; i < 4; i++) {
3476 if (i == 1 && skip_mac_1)
3477 continue;
3478 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3479 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3480 }
3481
3482 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3483 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3484 for (i = 0; i < 12; i++) {
3485 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3486 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3487 }
3488 }
3489
3490 addr_high = (tp->dev->dev_addr[0] +
3491 tp->dev->dev_addr[1] +
3492 tp->dev->dev_addr[2] +
3493 tp->dev->dev_addr[3] +
3494 tp->dev->dev_addr[4] +
3495 tp->dev->dev_addr[5]) &
3496 TX_BACKOFF_SEED_MASK;
3497 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3498}
3499
c866b7ea 3500static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3501{
c866b7ea
RW
3502 /*
3503 * Make sure register accesses (indirect or otherwise) will function
3504 * correctly.
1da177e4
LT
3505 */
3506 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3507 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3508}
1da177e4 3509
c866b7ea
RW
3510static int tg3_power_up(struct tg3 *tp)
3511{
bed9829f 3512 int err;
8c6bda1a 3513
bed9829f 3514 tg3_enable_register_access(tp);
1da177e4 3515
bed9829f
MC
3516 err = pci_set_power_state(tp->pdev, PCI_D0);
3517 if (!err) {
3518 /* Switch out of Vaux if it is a NIC */
3519 tg3_pwrsrc_switch_to_vmain(tp);
3520 } else {
3521 netdev_err(tp->dev, "Transition to D0 failed\n");
3522 }
1da177e4 3523
bed9829f 3524 return err;
c866b7ea 3525}
1da177e4 3526
4b409522
MC
3527static int tg3_setup_phy(struct tg3 *, int);
3528
c866b7ea
RW
3529static int tg3_power_down_prepare(struct tg3 *tp)
3530{
3531 u32 misc_host_ctrl;
3532 bool device_should_wake, do_low_power;
3533
3534 tg3_enable_register_access(tp);
5e7dfd0f
MC
3535
3536 /* Restore the CLKREQ setting. */
63c3a66f 3537 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3538 u16 lnkctl;
3539
3540 pci_read_config_word(tp->pdev,
708ebb3a 3541 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3542 &lnkctl);
3543 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3544 pci_write_config_word(tp->pdev,
708ebb3a 3545 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3546 lnkctl);
3547 }
3548
1da177e4
LT
3549 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3550 tw32(TG3PCI_MISC_HOST_CTRL,
3551 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3552
c866b7ea 3553 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3554 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3555
63c3a66f 3556 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3557 do_low_power = false;
f07e9af3 3558 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3559 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3560 struct phy_device *phydev;
0a459aac 3561 u32 phyid, advertising;
b02fd9e3 3562
3f0e3ad7 3563 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3564
80096068 3565 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 3566
c6700ce2
MC
3567 tp->link_config.speed = phydev->speed;
3568 tp->link_config.duplex = phydev->duplex;
3569 tp->link_config.autoneg = phydev->autoneg;
3570 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
3571
3572 advertising = ADVERTISED_TP |
3573 ADVERTISED_Pause |
3574 ADVERTISED_Autoneg |
3575 ADVERTISED_10baseT_Half;
3576
63c3a66f
JP
3577 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3578 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3579 advertising |=
3580 ADVERTISED_100baseT_Half |
3581 ADVERTISED_100baseT_Full |
3582 ADVERTISED_10baseT_Full;
3583 else
3584 advertising |= ADVERTISED_10baseT_Full;
3585 }
3586
3587 phydev->advertising = advertising;
3588
3589 phy_start_aneg(phydev);
0a459aac
MC
3590
3591 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3592 if (phyid != PHY_ID_BCMAC131) {
3593 phyid &= PHY_BCM_OUI_MASK;
3594 if (phyid == PHY_BCM_OUI_1 ||
3595 phyid == PHY_BCM_OUI_2 ||
3596 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3597 do_low_power = true;
3598 }
b02fd9e3 3599 }
dd477003 3600 } else {
2023276e 3601 do_low_power = true;
0a459aac 3602
c6700ce2 3603 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 3604 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 3605
2855b9fe 3606 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
dd477003 3607 tg3_setup_phy(tp, 0);
1da177e4
LT
3608 }
3609
b5d3772c
MC
3610 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3611 u32 val;
3612
3613 val = tr32(GRC_VCPU_EXT_CTRL);
3614 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3615 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3616 int i;
3617 u32 val;
3618
3619 for (i = 0; i < 200; i++) {
3620 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3621 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3622 break;
3623 msleep(1);
3624 }
3625 }
63c3a66f 3626 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3627 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3628 WOL_DRV_STATE_SHUTDOWN |
3629 WOL_DRV_WOL |
3630 WOL_SET_MAGIC_PKT);
6921d201 3631
05ac4cb7 3632 if (device_should_wake) {
1da177e4
LT
3633 u32 mac_mode;
3634
f07e9af3 3635 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3636 if (do_low_power &&
3637 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3638 tg3_phy_auxctl_write(tp,
3639 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3640 MII_TG3_AUXCTL_PCTL_WOL_EN |
3641 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3642 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3643 udelay(40);
3644 }
1da177e4 3645
f07e9af3 3646 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3647 mac_mode = MAC_MODE_PORT_MODE_GMII;
3648 else
3649 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3650
e8f3f6ca
MC
3651 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3652 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3653 ASIC_REV_5700) {
63c3a66f 3654 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3655 SPEED_100 : SPEED_10;
3656 if (tg3_5700_link_polarity(tp, speed))
3657 mac_mode |= MAC_MODE_LINK_POLARITY;
3658 else
3659 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3660 }
1da177e4
LT
3661 } else {
3662 mac_mode = MAC_MODE_PORT_MODE_TBI;
3663 }
3664
63c3a66f 3665 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3666 tw32(MAC_LED_CTRL, tp->led_ctrl);
3667
05ac4cb7 3668 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3669 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3670 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3671 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3672
63c3a66f 3673 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3674 mac_mode |= MAC_MODE_APE_TX_EN |
3675 MAC_MODE_APE_RX_EN |
3676 MAC_MODE_TDE_ENABLE;
3bda1258 3677
1da177e4
LT
3678 tw32_f(MAC_MODE, mac_mode);
3679 udelay(100);
3680
3681 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3682 udelay(10);
3683 }
3684
63c3a66f 3685 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3686 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3687 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3688 u32 base_val;
3689
3690 base_val = tp->pci_clock_ctrl;
3691 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3692 CLOCK_CTRL_TXCLK_DISABLE);
3693
b401e9e2
MC
3694 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3695 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3696 } else if (tg3_flag(tp, 5780_CLASS) ||
3697 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3698 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3699 /* do nothing */
63c3a66f 3700 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3701 u32 newbits1, newbits2;
3702
3703 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3704 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3705 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3706 CLOCK_CTRL_TXCLK_DISABLE |
3707 CLOCK_CTRL_ALTCLK);
3708 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3709 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3710 newbits1 = CLOCK_CTRL_625_CORE;
3711 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3712 } else {
3713 newbits1 = CLOCK_CTRL_ALTCLK;
3714 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3715 }
3716
b401e9e2
MC
3717 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3718 40);
1da177e4 3719
b401e9e2
MC
3720 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3721 40);
1da177e4 3722
63c3a66f 3723 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3724 u32 newbits3;
3725
3726 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3727 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3728 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3729 CLOCK_CTRL_TXCLK_DISABLE |
3730 CLOCK_CTRL_44MHZ_CORE);
3731 } else {
3732 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3733 }
3734
b401e9e2
MC
3735 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3736 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3737 }
3738 }
3739
63c3a66f 3740 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3741 tg3_power_down_phy(tp, do_low_power);
6921d201 3742
cd0d7228 3743 tg3_frob_aux_power(tp, true);
1da177e4
LT
3744
3745 /* Workaround for unstable PLL clock */
3746 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3747 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3748 u32 val = tr32(0x7d00);
3749
3750 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3751 tw32(0x7d00, val);
63c3a66f 3752 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3753 int err;
3754
3755 err = tg3_nvram_lock(tp);
1da177e4 3756 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3757 if (!err)
3758 tg3_nvram_unlock(tp);
6921d201 3759 }
1da177e4
LT
3760 }
3761
bbadf503
MC
3762 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3763
c866b7ea
RW
3764 return 0;
3765}
12dac075 3766
c866b7ea
RW
3767static void tg3_power_down(struct tg3 *tp)
3768{
3769 tg3_power_down_prepare(tp);
1da177e4 3770
63c3a66f 3771 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3772 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3773}
3774
1da177e4
LT
3775static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3776{
3777 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3778 case MII_TG3_AUX_STAT_10HALF:
3779 *speed = SPEED_10;
3780 *duplex = DUPLEX_HALF;
3781 break;
3782
3783 case MII_TG3_AUX_STAT_10FULL:
3784 *speed = SPEED_10;
3785 *duplex = DUPLEX_FULL;
3786 break;
3787
3788 case MII_TG3_AUX_STAT_100HALF:
3789 *speed = SPEED_100;
3790 *duplex = DUPLEX_HALF;
3791 break;
3792
3793 case MII_TG3_AUX_STAT_100FULL:
3794 *speed = SPEED_100;
3795 *duplex = DUPLEX_FULL;
3796 break;
3797
3798 case MII_TG3_AUX_STAT_1000HALF:
3799 *speed = SPEED_1000;
3800 *duplex = DUPLEX_HALF;
3801 break;
3802
3803 case MII_TG3_AUX_STAT_1000FULL:
3804 *speed = SPEED_1000;
3805 *duplex = DUPLEX_FULL;
3806 break;
3807
3808 default:
f07e9af3 3809 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3810 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3811 SPEED_10;
3812 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3813 DUPLEX_HALF;
3814 break;
3815 }
e740522e
MC
3816 *speed = SPEED_UNKNOWN;
3817 *duplex = DUPLEX_UNKNOWN;
1da177e4 3818 break;
855e1111 3819 }
1da177e4
LT
3820}
3821
42b64a45 3822static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3823{
42b64a45
MC
3824 int err = 0;
3825 u32 val, new_adv;
1da177e4 3826
42b64a45 3827 new_adv = ADVERTISE_CSMA;
202ff1c2 3828 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 3829 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 3830
42b64a45
MC
3831 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3832 if (err)
3833 goto done;
ba4d07a8 3834
4f272096
MC
3835 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3836 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3837
4f272096
MC
3838 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3839 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
3840 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3841
4f272096
MC
3842 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
3843 if (err)
3844 goto done;
3845 }
1da177e4 3846
42b64a45
MC
3847 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3848 goto done;
52b02d04 3849
42b64a45
MC
3850 tw32(TG3_CPMU_EEE_MODE,
3851 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3852
42b64a45
MC
3853 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3854 if (!err) {
3855 u32 err2;
52b02d04 3856
b715ce94
MC
3857 val = 0;
3858 /* Advertise 100-BaseTX EEE ability */
3859 if (advertise & ADVERTISED_100baseT_Full)
3860 val |= MDIO_AN_EEE_ADV_100TX;
3861 /* Advertise 1000-BaseT EEE ability */
3862 if (advertise & ADVERTISED_1000baseT_Full)
3863 val |= MDIO_AN_EEE_ADV_1000T;
3864 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3865 if (err)
3866 val = 0;
3867
21a00ab2
MC
3868 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3869 case ASIC_REV_5717:
3870 case ASIC_REV_57765:
55086ad9 3871 case ASIC_REV_57766:
21a00ab2 3872 case ASIC_REV_5719:
b715ce94
MC
3873 /* If we advertised any eee advertisements above... */
3874 if (val)
3875 val = MII_TG3_DSP_TAP26_ALNOKO |
3876 MII_TG3_DSP_TAP26_RMRXSTO |
3877 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3878 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3879 /* Fall through */
3880 case ASIC_REV_5720:
3881 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3882 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3883 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3884 }
52b02d04 3885
42b64a45
MC
3886 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3887 if (!err)
3888 err = err2;
3889 }
3890
3891done:
3892 return err;
3893}
3894
3895static void tg3_phy_copper_begin(struct tg3 *tp)
3896{
d13ba512
MC
3897 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
3898 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3899 u32 adv, fc;
3900
3901 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3902 adv = ADVERTISED_10baseT_Half |
3903 ADVERTISED_10baseT_Full;
3904 if (tg3_flag(tp, WOL_SPEED_100MB))
3905 adv |= ADVERTISED_100baseT_Half |
3906 ADVERTISED_100baseT_Full;
3907
3908 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 3909 } else {
d13ba512
MC
3910 adv = tp->link_config.advertising;
3911 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3912 adv &= ~(ADVERTISED_1000baseT_Half |
3913 ADVERTISED_1000baseT_Full);
3914
3915 fc = tp->link_config.flowctrl;
52b02d04 3916 }
52b02d04 3917
d13ba512 3918 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 3919
d13ba512
MC
3920 tg3_writephy(tp, MII_BMCR,
3921 BMCR_ANENABLE | BMCR_ANRESTART);
3922 } else {
3923 int i;
1da177e4
LT
3924 u32 bmcr, orig_bmcr;
3925
3926 tp->link_config.active_speed = tp->link_config.speed;
3927 tp->link_config.active_duplex = tp->link_config.duplex;
3928
3929 bmcr = 0;
3930 switch (tp->link_config.speed) {
3931 default:
3932 case SPEED_10:
3933 break;
3934
3935 case SPEED_100:
3936 bmcr |= BMCR_SPEED100;
3937 break;
3938
3939 case SPEED_1000:
221c5637 3940 bmcr |= BMCR_SPEED1000;
1da177e4 3941 break;
855e1111 3942 }
1da177e4
LT
3943
3944 if (tp->link_config.duplex == DUPLEX_FULL)
3945 bmcr |= BMCR_FULLDPLX;
3946
3947 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3948 (bmcr != orig_bmcr)) {
3949 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3950 for (i = 0; i < 1500; i++) {
3951 u32 tmp;
3952
3953 udelay(10);
3954 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3955 tg3_readphy(tp, MII_BMSR, &tmp))
3956 continue;
3957 if (!(tmp & BMSR_LSTATUS)) {
3958 udelay(40);
3959 break;
3960 }
3961 }
3962 tg3_writephy(tp, MII_BMCR, bmcr);
3963 udelay(40);
3964 }
1da177e4
LT
3965 }
3966}
3967
3968static int tg3_init_5401phy_dsp(struct tg3 *tp)
3969{
3970 int err;
3971
3972 /* Turn off tap power management. */
3973 /* Set Extended packet length bit */
b4bd2929 3974 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3975
6ee7c0a0
MC
3976 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3977 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3978 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3979 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3980 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3981
3982 udelay(40);
3983
3984 return err;
3985}
3986
e2bf73e7 3987static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 3988{
e2bf73e7 3989 u32 advmsk, tgtadv, advertising;
3600d918 3990
e2bf73e7
MC
3991 advertising = tp->link_config.advertising;
3992 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 3993
e2bf73e7
MC
3994 advmsk = ADVERTISE_ALL;
3995 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 3996 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
3997 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3998 }
1da177e4 3999
e2bf73e7
MC
4000 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4001 return false;
4002
4003 if ((*lcladv & advmsk) != tgtadv)
4004 return false;
b99d2a57 4005
f07e9af3 4006 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4007 u32 tg3_ctrl;
4008
e2bf73e7 4009 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4010
221c5637 4011 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4012 return false;
1da177e4 4013
3198e07f
MC
4014 if (tgtadv &&
4015 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4016 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
4017 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4018 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4019 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4020 } else {
4021 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4022 }
4023
e2bf73e7
MC
4024 if (tg3_ctrl != tgtadv)
4025 return false;
ef167e27
MC
4026 }
4027
e2bf73e7 4028 return true;
ef167e27
MC
4029}
4030
859edb26
MC
4031static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4032{
4033 u32 lpeth = 0;
4034
4035 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4036 u32 val;
4037
4038 if (tg3_readphy(tp, MII_STAT1000, &val))
4039 return false;
4040
4041 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4042 }
4043
4044 if (tg3_readphy(tp, MII_LPA, rmtadv))
4045 return false;
4046
4047 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4048 tp->link_config.rmt_adv = lpeth;
4049
4050 return true;
4051}
4052
1da177e4
LT
4053static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
4054{
4055 int current_link_up;
f833c4c1 4056 u32 bmsr, val;
ef167e27 4057 u32 lcl_adv, rmt_adv;
1da177e4
LT
4058 u16 current_speed;
4059 u8 current_duplex;
4060 int i, err;
4061
4062 tw32(MAC_EVENT, 0);
4063
4064 tw32_f(MAC_STATUS,
4065 (MAC_STATUS_SYNC_CHANGED |
4066 MAC_STATUS_CFG_CHANGED |
4067 MAC_STATUS_MI_COMPLETION |
4068 MAC_STATUS_LNKSTATE_CHANGED));
4069 udelay(40);
4070
8ef21428
MC
4071 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4072 tw32_f(MAC_MI_MODE,
4073 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4074 udelay(80);
4075 }
1da177e4 4076
b4bd2929 4077 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4078
4079 /* Some third-party PHYs need to be reset on link going
4080 * down.
4081 */
4082 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
4083 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
4084 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
4085 netif_carrier_ok(tp->dev)) {
4086 tg3_readphy(tp, MII_BMSR, &bmsr);
4087 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4088 !(bmsr & BMSR_LSTATUS))
4089 force_reset = 1;
4090 }
4091 if (force_reset)
4092 tg3_phy_reset(tp);
4093
79eb6904 4094 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4095 tg3_readphy(tp, MII_BMSR, &bmsr);
4096 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4097 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4098 bmsr = 0;
4099
4100 if (!(bmsr & BMSR_LSTATUS)) {
4101 err = tg3_init_5401phy_dsp(tp);
4102 if (err)
4103 return err;
4104
4105 tg3_readphy(tp, MII_BMSR, &bmsr);
4106 for (i = 0; i < 1000; i++) {
4107 udelay(10);
4108 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4109 (bmsr & BMSR_LSTATUS)) {
4110 udelay(40);
4111 break;
4112 }
4113 }
4114
79eb6904
MC
4115 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4116 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4117 !(bmsr & BMSR_LSTATUS) &&
4118 tp->link_config.active_speed == SPEED_1000) {
4119 err = tg3_phy_reset(tp);
4120 if (!err)
4121 err = tg3_init_5401phy_dsp(tp);
4122 if (err)
4123 return err;
4124 }
4125 }
4126 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4127 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
4128 /* 5701 {A0,B0} CRC bug workaround */
4129 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4130 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4131 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4132 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4133 }
4134
4135 /* Clear pending interrupts... */
f833c4c1
MC
4136 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4137 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4138
f07e9af3 4139 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4140 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4141 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4142 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4143
4144 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
4145 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
4146 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4147 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4148 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4149 else
4150 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4151 }
4152
4153 current_link_up = 0;
e740522e
MC
4154 current_speed = SPEED_UNKNOWN;
4155 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4156 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4157 tp->link_config.rmt_adv = 0;
1da177e4 4158
f07e9af3 4159 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4160 err = tg3_phy_auxctl_read(tp,
4161 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4162 &val);
4163 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4164 tg3_phy_auxctl_write(tp,
4165 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4166 val | (1 << 10));
1da177e4
LT
4167 goto relink;
4168 }
4169 }
4170
4171 bmsr = 0;
4172 for (i = 0; i < 100; i++) {
4173 tg3_readphy(tp, MII_BMSR, &bmsr);
4174 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4175 (bmsr & BMSR_LSTATUS))
4176 break;
4177 udelay(40);
4178 }
4179
4180 if (bmsr & BMSR_LSTATUS) {
4181 u32 aux_stat, bmcr;
4182
4183 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4184 for (i = 0; i < 2000; i++) {
4185 udelay(10);
4186 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4187 aux_stat)
4188 break;
4189 }
4190
4191 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4192 &current_speed,
4193 &current_duplex);
4194
4195 bmcr = 0;
4196 for (i = 0; i < 200; i++) {
4197 tg3_readphy(tp, MII_BMCR, &bmcr);
4198 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4199 continue;
4200 if (bmcr && bmcr != 0x7fff)
4201 break;
4202 udelay(10);
4203 }
4204
ef167e27
MC
4205 lcl_adv = 0;
4206 rmt_adv = 0;
1da177e4 4207
ef167e27
MC
4208 tp->link_config.active_speed = current_speed;
4209 tp->link_config.active_duplex = current_duplex;
4210
4211 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4212 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 4213 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4214 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 4215 current_link_up = 1;
1da177e4
LT
4216 } else {
4217 if (!(bmcr & BMCR_ANENABLE) &&
4218 tp->link_config.speed == current_speed &&
ef167e27
MC
4219 tp->link_config.duplex == current_duplex &&
4220 tp->link_config.flowctrl ==
4221 tp->link_config.active_flowctrl) {
1da177e4 4222 current_link_up = 1;
1da177e4
LT
4223 }
4224 }
4225
ef167e27 4226 if (current_link_up == 1 &&
e348c5e7
MC
4227 tp->link_config.active_duplex == DUPLEX_FULL) {
4228 u32 reg, bit;
4229
4230 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4231 reg = MII_TG3_FET_GEN_STAT;
4232 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4233 } else {
4234 reg = MII_TG3_EXT_STAT;
4235 bit = MII_TG3_EXT_STAT_MDIX;
4236 }
4237
4238 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4239 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4240
ef167e27 4241 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4242 }
1da177e4
LT
4243 }
4244
1da177e4 4245relink:
80096068 4246 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4247 tg3_phy_copper_begin(tp);
4248
f833c4c1 4249 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4250 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4251 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4252 current_link_up = 1;
4253 }
4254
4255 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4256 if (current_link_up == 1) {
4257 if (tp->link_config.active_speed == SPEED_100 ||
4258 tp->link_config.active_speed == SPEED_10)
4259 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4260 else
4261 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4262 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4263 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4264 else
1da177e4
LT
4265 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4266
4267 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4268 if (tp->link_config.active_duplex == DUPLEX_HALF)
4269 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4270
1da177e4 4271 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4272 if (current_link_up == 1 &&
4273 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4274 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4275 else
4276 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4277 }
4278
4279 /* ??? Without this setting Netgear GA302T PHY does not
4280 * ??? send/receive packets...
4281 */
79eb6904 4282 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4283 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4284 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4285 tw32_f(MAC_MI_MODE, tp->mi_mode);
4286 udelay(80);
4287 }
4288
4289 tw32_f(MAC_MODE, tp->mac_mode);
4290 udelay(40);
4291
52b02d04
MC
4292 tg3_phy_eee_adjust(tp, current_link_up);
4293
63c3a66f 4294 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4295 /* Polled via timer. */
4296 tw32_f(MAC_EVENT, 0);
4297 } else {
4298 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4299 }
4300 udelay(40);
4301
4302 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4303 current_link_up == 1 &&
4304 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4305 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4306 udelay(120);
4307 tw32_f(MAC_STATUS,
4308 (MAC_STATUS_SYNC_CHANGED |
4309 MAC_STATUS_CFG_CHANGED));
4310 udelay(40);
4311 tg3_write_mem(tp,
4312 NIC_SRAM_FIRMWARE_MBOX,
4313 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4314 }
4315
5e7dfd0f 4316 /* Prevent send BD corruption. */
63c3a66f 4317 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4318 u16 oldlnkctl, newlnkctl;
4319
4320 pci_read_config_word(tp->pdev,
708ebb3a 4321 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4322 &oldlnkctl);
4323 if (tp->link_config.active_speed == SPEED_100 ||
4324 tp->link_config.active_speed == SPEED_10)
4325 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4326 else
4327 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4328 if (newlnkctl != oldlnkctl)
4329 pci_write_config_word(tp->pdev,
93a700a9
MC
4330 pci_pcie_cap(tp->pdev) +
4331 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4332 }
4333
1da177e4
LT
4334 if (current_link_up != netif_carrier_ok(tp->dev)) {
4335 if (current_link_up)
4336 netif_carrier_on(tp->dev);
4337 else
4338 netif_carrier_off(tp->dev);
4339 tg3_link_report(tp);
4340 }
4341
4342 return 0;
4343}
4344
4345struct tg3_fiber_aneginfo {
4346 int state;
4347#define ANEG_STATE_UNKNOWN 0
4348#define ANEG_STATE_AN_ENABLE 1
4349#define ANEG_STATE_RESTART_INIT 2
4350#define ANEG_STATE_RESTART 3
4351#define ANEG_STATE_DISABLE_LINK_OK 4
4352#define ANEG_STATE_ABILITY_DETECT_INIT 5
4353#define ANEG_STATE_ABILITY_DETECT 6
4354#define ANEG_STATE_ACK_DETECT_INIT 7
4355#define ANEG_STATE_ACK_DETECT 8
4356#define ANEG_STATE_COMPLETE_ACK_INIT 9
4357#define ANEG_STATE_COMPLETE_ACK 10
4358#define ANEG_STATE_IDLE_DETECT_INIT 11
4359#define ANEG_STATE_IDLE_DETECT 12
4360#define ANEG_STATE_LINK_OK 13
4361#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4362#define ANEG_STATE_NEXT_PAGE_WAIT 15
4363
4364 u32 flags;
4365#define MR_AN_ENABLE 0x00000001
4366#define MR_RESTART_AN 0x00000002
4367#define MR_AN_COMPLETE 0x00000004
4368#define MR_PAGE_RX 0x00000008
4369#define MR_NP_LOADED 0x00000010
4370#define MR_TOGGLE_TX 0x00000020
4371#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4372#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4373#define MR_LP_ADV_SYM_PAUSE 0x00000100
4374#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4375#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4376#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4377#define MR_LP_ADV_NEXT_PAGE 0x00001000
4378#define MR_TOGGLE_RX 0x00002000
4379#define MR_NP_RX 0x00004000
4380
4381#define MR_LINK_OK 0x80000000
4382
4383 unsigned long link_time, cur_time;
4384
4385 u32 ability_match_cfg;
4386 int ability_match_count;
4387
4388 char ability_match, idle_match, ack_match;
4389
4390 u32 txconfig, rxconfig;
4391#define ANEG_CFG_NP 0x00000080
4392#define ANEG_CFG_ACK 0x00000040
4393#define ANEG_CFG_RF2 0x00000020
4394#define ANEG_CFG_RF1 0x00000010
4395#define ANEG_CFG_PS2 0x00000001
4396#define ANEG_CFG_PS1 0x00008000
4397#define ANEG_CFG_HD 0x00004000
4398#define ANEG_CFG_FD 0x00002000
4399#define ANEG_CFG_INVAL 0x00001f06
4400
4401};
4402#define ANEG_OK 0
4403#define ANEG_DONE 1
4404#define ANEG_TIMER_ENAB 2
4405#define ANEG_FAILED -1
4406
4407#define ANEG_STATE_SETTLE_TIME 10000
4408
4409static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4410 struct tg3_fiber_aneginfo *ap)
4411{
5be73b47 4412 u16 flowctrl;
1da177e4
LT
4413 unsigned long delta;
4414 u32 rx_cfg_reg;
4415 int ret;
4416
4417 if (ap->state == ANEG_STATE_UNKNOWN) {
4418 ap->rxconfig = 0;
4419 ap->link_time = 0;
4420 ap->cur_time = 0;
4421 ap->ability_match_cfg = 0;
4422 ap->ability_match_count = 0;
4423 ap->ability_match = 0;
4424 ap->idle_match = 0;
4425 ap->ack_match = 0;
4426 }
4427 ap->cur_time++;
4428
4429 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4430 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4431
4432 if (rx_cfg_reg != ap->ability_match_cfg) {
4433 ap->ability_match_cfg = rx_cfg_reg;
4434 ap->ability_match = 0;
4435 ap->ability_match_count = 0;
4436 } else {
4437 if (++ap->ability_match_count > 1) {
4438 ap->ability_match = 1;
4439 ap->ability_match_cfg = rx_cfg_reg;
4440 }
4441 }
4442 if (rx_cfg_reg & ANEG_CFG_ACK)
4443 ap->ack_match = 1;
4444 else
4445 ap->ack_match = 0;
4446
4447 ap->idle_match = 0;
4448 } else {
4449 ap->idle_match = 1;
4450 ap->ability_match_cfg = 0;
4451 ap->ability_match_count = 0;
4452 ap->ability_match = 0;
4453 ap->ack_match = 0;
4454
4455 rx_cfg_reg = 0;
4456 }
4457
4458 ap->rxconfig = rx_cfg_reg;
4459 ret = ANEG_OK;
4460
33f401ae 4461 switch (ap->state) {
1da177e4
LT
4462 case ANEG_STATE_UNKNOWN:
4463 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4464 ap->state = ANEG_STATE_AN_ENABLE;
4465
4466 /* fallthru */
4467 case ANEG_STATE_AN_ENABLE:
4468 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4469 if (ap->flags & MR_AN_ENABLE) {
4470 ap->link_time = 0;
4471 ap->cur_time = 0;
4472 ap->ability_match_cfg = 0;
4473 ap->ability_match_count = 0;
4474 ap->ability_match = 0;
4475 ap->idle_match = 0;
4476 ap->ack_match = 0;
4477
4478 ap->state = ANEG_STATE_RESTART_INIT;
4479 } else {
4480 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4481 }
4482 break;
4483
4484 case ANEG_STATE_RESTART_INIT:
4485 ap->link_time = ap->cur_time;
4486 ap->flags &= ~(MR_NP_LOADED);
4487 ap->txconfig = 0;
4488 tw32(MAC_TX_AUTO_NEG, 0);
4489 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4490 tw32_f(MAC_MODE, tp->mac_mode);
4491 udelay(40);
4492
4493 ret = ANEG_TIMER_ENAB;
4494 ap->state = ANEG_STATE_RESTART;
4495
4496 /* fallthru */
4497 case ANEG_STATE_RESTART:
4498 delta = ap->cur_time - ap->link_time;
859a5887 4499 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4500 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4501 else
1da177e4 4502 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4503 break;
4504
4505 case ANEG_STATE_DISABLE_LINK_OK:
4506 ret = ANEG_DONE;
4507 break;
4508
4509 case ANEG_STATE_ABILITY_DETECT_INIT:
4510 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4511 ap->txconfig = ANEG_CFG_FD;
4512 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4513 if (flowctrl & ADVERTISE_1000XPAUSE)
4514 ap->txconfig |= ANEG_CFG_PS1;
4515 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4516 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4517 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4518 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4519 tw32_f(MAC_MODE, tp->mac_mode);
4520 udelay(40);
4521
4522 ap->state = ANEG_STATE_ABILITY_DETECT;
4523 break;
4524
4525 case ANEG_STATE_ABILITY_DETECT:
859a5887 4526 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4527 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4528 break;
4529
4530 case ANEG_STATE_ACK_DETECT_INIT:
4531 ap->txconfig |= ANEG_CFG_ACK;
4532 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4533 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4534 tw32_f(MAC_MODE, tp->mac_mode);
4535 udelay(40);
4536
4537 ap->state = ANEG_STATE_ACK_DETECT;
4538
4539 /* fallthru */
4540 case ANEG_STATE_ACK_DETECT:
4541 if (ap->ack_match != 0) {
4542 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4543 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4544 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4545 } else {
4546 ap->state = ANEG_STATE_AN_ENABLE;
4547 }
4548 } else if (ap->ability_match != 0 &&
4549 ap->rxconfig == 0) {
4550 ap->state = ANEG_STATE_AN_ENABLE;
4551 }
4552 break;
4553
4554 case ANEG_STATE_COMPLETE_ACK_INIT:
4555 if (ap->rxconfig & ANEG_CFG_INVAL) {
4556 ret = ANEG_FAILED;
4557 break;
4558 }
4559 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4560 MR_LP_ADV_HALF_DUPLEX |
4561 MR_LP_ADV_SYM_PAUSE |
4562 MR_LP_ADV_ASYM_PAUSE |
4563 MR_LP_ADV_REMOTE_FAULT1 |
4564 MR_LP_ADV_REMOTE_FAULT2 |
4565 MR_LP_ADV_NEXT_PAGE |
4566 MR_TOGGLE_RX |
4567 MR_NP_RX);
4568 if (ap->rxconfig & ANEG_CFG_FD)
4569 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4570 if (ap->rxconfig & ANEG_CFG_HD)
4571 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4572 if (ap->rxconfig & ANEG_CFG_PS1)
4573 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4574 if (ap->rxconfig & ANEG_CFG_PS2)
4575 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4576 if (ap->rxconfig & ANEG_CFG_RF1)
4577 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4578 if (ap->rxconfig & ANEG_CFG_RF2)
4579 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4580 if (ap->rxconfig & ANEG_CFG_NP)
4581 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4582
4583 ap->link_time = ap->cur_time;
4584
4585 ap->flags ^= (MR_TOGGLE_TX);
4586 if (ap->rxconfig & 0x0008)
4587 ap->flags |= MR_TOGGLE_RX;
4588 if (ap->rxconfig & ANEG_CFG_NP)
4589 ap->flags |= MR_NP_RX;
4590 ap->flags |= MR_PAGE_RX;
4591
4592 ap->state = ANEG_STATE_COMPLETE_ACK;
4593 ret = ANEG_TIMER_ENAB;
4594 break;
4595
4596 case ANEG_STATE_COMPLETE_ACK:
4597 if (ap->ability_match != 0 &&
4598 ap->rxconfig == 0) {
4599 ap->state = ANEG_STATE_AN_ENABLE;
4600 break;
4601 }
4602 delta = ap->cur_time - ap->link_time;
4603 if (delta > ANEG_STATE_SETTLE_TIME) {
4604 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4605 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4606 } else {
4607 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4608 !(ap->flags & MR_NP_RX)) {
4609 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4610 } else {
4611 ret = ANEG_FAILED;
4612 }
4613 }
4614 }
4615 break;
4616
4617 case ANEG_STATE_IDLE_DETECT_INIT:
4618 ap->link_time = ap->cur_time;
4619 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4620 tw32_f(MAC_MODE, tp->mac_mode);
4621 udelay(40);
4622
4623 ap->state = ANEG_STATE_IDLE_DETECT;
4624 ret = ANEG_TIMER_ENAB;
4625 break;
4626
4627 case ANEG_STATE_IDLE_DETECT:
4628 if (ap->ability_match != 0 &&
4629 ap->rxconfig == 0) {
4630 ap->state = ANEG_STATE_AN_ENABLE;
4631 break;
4632 }
4633 delta = ap->cur_time - ap->link_time;
4634 if (delta > ANEG_STATE_SETTLE_TIME) {
4635 /* XXX another gem from the Broadcom driver :( */
4636 ap->state = ANEG_STATE_LINK_OK;
4637 }
4638 break;
4639
4640 case ANEG_STATE_LINK_OK:
4641 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4642 ret = ANEG_DONE;
4643 break;
4644
4645 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4646 /* ??? unimplemented */
4647 break;
4648
4649 case ANEG_STATE_NEXT_PAGE_WAIT:
4650 /* ??? unimplemented */
4651 break;
4652
4653 default:
4654 ret = ANEG_FAILED;
4655 break;
855e1111 4656 }
1da177e4
LT
4657
4658 return ret;
4659}
4660
5be73b47 4661static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4662{
4663 int res = 0;
4664 struct tg3_fiber_aneginfo aninfo;
4665 int status = ANEG_FAILED;
4666 unsigned int tick;
4667 u32 tmp;
4668
4669 tw32_f(MAC_TX_AUTO_NEG, 0);
4670
4671 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4672 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4673 udelay(40);
4674
4675 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4676 udelay(40);
4677
4678 memset(&aninfo, 0, sizeof(aninfo));
4679 aninfo.flags |= MR_AN_ENABLE;
4680 aninfo.state = ANEG_STATE_UNKNOWN;
4681 aninfo.cur_time = 0;
4682 tick = 0;
4683 while (++tick < 195000) {
4684 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4685 if (status == ANEG_DONE || status == ANEG_FAILED)
4686 break;
4687
4688 udelay(1);
4689 }
4690
4691 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4692 tw32_f(MAC_MODE, tp->mac_mode);
4693 udelay(40);
4694
5be73b47
MC
4695 *txflags = aninfo.txconfig;
4696 *rxflags = aninfo.flags;
1da177e4
LT
4697
4698 if (status == ANEG_DONE &&
4699 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4700 MR_LP_ADV_FULL_DUPLEX)))
4701 res = 1;
4702
4703 return res;
4704}
4705
4706static void tg3_init_bcm8002(struct tg3 *tp)
4707{
4708 u32 mac_status = tr32(MAC_STATUS);
4709 int i;
4710
4711 /* Reset when initting first time or we have a link. */
63c3a66f 4712 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4713 !(mac_status & MAC_STATUS_PCS_SYNCED))
4714 return;
4715
4716 /* Set PLL lock range. */
4717 tg3_writephy(tp, 0x16, 0x8007);
4718
4719 /* SW reset */
4720 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4721
4722 /* Wait for reset to complete. */
4723 /* XXX schedule_timeout() ... */
4724 for (i = 0; i < 500; i++)
4725 udelay(10);
4726
4727 /* Config mode; select PMA/Ch 1 regs. */
4728 tg3_writephy(tp, 0x10, 0x8411);
4729
4730 /* Enable auto-lock and comdet, select txclk for tx. */
4731 tg3_writephy(tp, 0x11, 0x0a10);
4732
4733 tg3_writephy(tp, 0x18, 0x00a0);
4734 tg3_writephy(tp, 0x16, 0x41ff);
4735
4736 /* Assert and deassert POR. */
4737 tg3_writephy(tp, 0x13, 0x0400);
4738 udelay(40);
4739 tg3_writephy(tp, 0x13, 0x0000);
4740
4741 tg3_writephy(tp, 0x11, 0x0a50);
4742 udelay(40);
4743 tg3_writephy(tp, 0x11, 0x0a10);
4744
4745 /* Wait for signal to stabilize */
4746 /* XXX schedule_timeout() ... */
4747 for (i = 0; i < 15000; i++)
4748 udelay(10);
4749
4750 /* Deselect the channel register so we can read the PHYID
4751 * later.
4752 */
4753 tg3_writephy(tp, 0x10, 0x8011);
4754}
4755
4756static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4757{
82cd3d11 4758 u16 flowctrl;
1da177e4
LT
4759 u32 sg_dig_ctrl, sg_dig_status;
4760 u32 serdes_cfg, expected_sg_dig_ctrl;
4761 int workaround, port_a;
4762 int current_link_up;
4763
4764 serdes_cfg = 0;
4765 expected_sg_dig_ctrl = 0;
4766 workaround = 0;
4767 port_a = 1;
4768 current_link_up = 0;
4769
4770 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4771 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4772 workaround = 1;
4773 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4774 port_a = 0;
4775
4776 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4777 /* preserve bits 20-23 for voltage regulator */
4778 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4779 }
4780
4781 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4782
4783 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4784 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4785 if (workaround) {
4786 u32 val = serdes_cfg;
4787
4788 if (port_a)
4789 val |= 0xc010000;
4790 else
4791 val |= 0x4010000;
4792 tw32_f(MAC_SERDES_CFG, val);
4793 }
c98f6e3b
MC
4794
4795 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4796 }
4797 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4798 tg3_setup_flow_control(tp, 0, 0);
4799 current_link_up = 1;
4800 }
4801 goto out;
4802 }
4803
4804 /* Want auto-negotiation. */
c98f6e3b 4805 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4806
82cd3d11
MC
4807 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4808 if (flowctrl & ADVERTISE_1000XPAUSE)
4809 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4810 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4811 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4812
4813 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4814 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4815 tp->serdes_counter &&
4816 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4817 MAC_STATUS_RCVD_CFG)) ==
4818 MAC_STATUS_PCS_SYNCED)) {
4819 tp->serdes_counter--;
4820 current_link_up = 1;
4821 goto out;
4822 }
4823restart_autoneg:
1da177e4
LT
4824 if (workaround)
4825 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4826 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4827 udelay(5);
4828 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4829
3d3ebe74 4830 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4831 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4832 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4833 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4834 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4835 mac_status = tr32(MAC_STATUS);
4836
c98f6e3b 4837 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4838 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4839 u32 local_adv = 0, remote_adv = 0;
4840
4841 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4842 local_adv |= ADVERTISE_1000XPAUSE;
4843 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4844 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4845
c98f6e3b 4846 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4847 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4848 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4849 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4850
859edb26
MC
4851 tp->link_config.rmt_adv =
4852 mii_adv_to_ethtool_adv_x(remote_adv);
4853
1da177e4
LT
4854 tg3_setup_flow_control(tp, local_adv, remote_adv);
4855 current_link_up = 1;
3d3ebe74 4856 tp->serdes_counter = 0;
f07e9af3 4857 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4858 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4859 if (tp->serdes_counter)
4860 tp->serdes_counter--;
1da177e4
LT
4861 else {
4862 if (workaround) {
4863 u32 val = serdes_cfg;
4864
4865 if (port_a)
4866 val |= 0xc010000;
4867 else
4868 val |= 0x4010000;
4869
4870 tw32_f(MAC_SERDES_CFG, val);
4871 }
4872
c98f6e3b 4873 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4874 udelay(40);
4875
4876 /* Link parallel detection - link is up */
4877 /* only if we have PCS_SYNC and not */
4878 /* receiving config code words */
4879 mac_status = tr32(MAC_STATUS);
4880 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4881 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4882 tg3_setup_flow_control(tp, 0, 0);
4883 current_link_up = 1;
f07e9af3
MC
4884 tp->phy_flags |=
4885 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4886 tp->serdes_counter =
4887 SERDES_PARALLEL_DET_TIMEOUT;
4888 } else
4889 goto restart_autoneg;
1da177e4
LT
4890 }
4891 }
3d3ebe74
MC
4892 } else {
4893 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4894 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4895 }
4896
4897out:
4898 return current_link_up;
4899}
4900
4901static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4902{
4903 int current_link_up = 0;
4904
5cf64b8a 4905 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4906 goto out;
1da177e4
LT
4907
4908 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4909 u32 txflags, rxflags;
1da177e4 4910 int i;
6aa20a22 4911
5be73b47
MC
4912 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4913 u32 local_adv = 0, remote_adv = 0;
1da177e4 4914
5be73b47
MC
4915 if (txflags & ANEG_CFG_PS1)
4916 local_adv |= ADVERTISE_1000XPAUSE;
4917 if (txflags & ANEG_CFG_PS2)
4918 local_adv |= ADVERTISE_1000XPSE_ASYM;
4919
4920 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4921 remote_adv |= LPA_1000XPAUSE;
4922 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4923 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4924
859edb26
MC
4925 tp->link_config.rmt_adv =
4926 mii_adv_to_ethtool_adv_x(remote_adv);
4927
1da177e4
LT
4928 tg3_setup_flow_control(tp, local_adv, remote_adv);
4929
1da177e4
LT
4930 current_link_up = 1;
4931 }
4932 for (i = 0; i < 30; i++) {
4933 udelay(20);
4934 tw32_f(MAC_STATUS,
4935 (MAC_STATUS_SYNC_CHANGED |
4936 MAC_STATUS_CFG_CHANGED));
4937 udelay(40);
4938 if ((tr32(MAC_STATUS) &
4939 (MAC_STATUS_SYNC_CHANGED |
4940 MAC_STATUS_CFG_CHANGED)) == 0)
4941 break;
4942 }
4943
4944 mac_status = tr32(MAC_STATUS);
4945 if (current_link_up == 0 &&
4946 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4947 !(mac_status & MAC_STATUS_RCVD_CFG))
4948 current_link_up = 1;
4949 } else {
5be73b47
MC
4950 tg3_setup_flow_control(tp, 0, 0);
4951
1da177e4
LT
4952 /* Forcing 1000FD link up. */
4953 current_link_up = 1;
1da177e4
LT
4954
4955 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4956 udelay(40);
e8f3f6ca
MC
4957
4958 tw32_f(MAC_MODE, tp->mac_mode);
4959 udelay(40);
1da177e4
LT
4960 }
4961
4962out:
4963 return current_link_up;
4964}
4965
4966static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4967{
4968 u32 orig_pause_cfg;
4969 u16 orig_active_speed;
4970 u8 orig_active_duplex;
4971 u32 mac_status;
4972 int current_link_up;
4973 int i;
4974
8d018621 4975 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4976 orig_active_speed = tp->link_config.active_speed;
4977 orig_active_duplex = tp->link_config.active_duplex;
4978
63c3a66f 4979 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4980 netif_carrier_ok(tp->dev) &&
63c3a66f 4981 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4982 mac_status = tr32(MAC_STATUS);
4983 mac_status &= (MAC_STATUS_PCS_SYNCED |
4984 MAC_STATUS_SIGNAL_DET |
4985 MAC_STATUS_CFG_CHANGED |
4986 MAC_STATUS_RCVD_CFG);
4987 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4988 MAC_STATUS_SIGNAL_DET)) {
4989 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4990 MAC_STATUS_CFG_CHANGED));
4991 return 0;
4992 }
4993 }
4994
4995 tw32_f(MAC_TX_AUTO_NEG, 0);
4996
4997 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4998 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4999 tw32_f(MAC_MODE, tp->mac_mode);
5000 udelay(40);
5001
79eb6904 5002 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5003 tg3_init_bcm8002(tp);
5004
5005 /* Enable link change event even when serdes polling. */
5006 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5007 udelay(40);
5008
5009 current_link_up = 0;
859edb26 5010 tp->link_config.rmt_adv = 0;
1da177e4
LT
5011 mac_status = tr32(MAC_STATUS);
5012
63c3a66f 5013 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5014 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5015 else
5016 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5017
898a56f8 5018 tp->napi[0].hw_status->status =
1da177e4 5019 (SD_STATUS_UPDATED |
898a56f8 5020 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5021
5022 for (i = 0; i < 100; i++) {
5023 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5024 MAC_STATUS_CFG_CHANGED));
5025 udelay(5);
5026 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5027 MAC_STATUS_CFG_CHANGED |
5028 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5029 break;
5030 }
5031
5032 mac_status = tr32(MAC_STATUS);
5033 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5034 current_link_up = 0;
3d3ebe74
MC
5035 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5036 tp->serdes_counter == 0) {
1da177e4
LT
5037 tw32_f(MAC_MODE, (tp->mac_mode |
5038 MAC_MODE_SEND_CONFIGS));
5039 udelay(1);
5040 tw32_f(MAC_MODE, tp->mac_mode);
5041 }
5042 }
5043
5044 if (current_link_up == 1) {
5045 tp->link_config.active_speed = SPEED_1000;
5046 tp->link_config.active_duplex = DUPLEX_FULL;
5047 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5048 LED_CTRL_LNKLED_OVERRIDE |
5049 LED_CTRL_1000MBPS_ON));
5050 } else {
e740522e
MC
5051 tp->link_config.active_speed = SPEED_UNKNOWN;
5052 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5053 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5054 LED_CTRL_LNKLED_OVERRIDE |
5055 LED_CTRL_TRAFFIC_OVERRIDE));
5056 }
5057
5058 if (current_link_up != netif_carrier_ok(tp->dev)) {
5059 if (current_link_up)
5060 netif_carrier_on(tp->dev);
5061 else
5062 netif_carrier_off(tp->dev);
5063 tg3_link_report(tp);
5064 } else {
8d018621 5065 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5066 if (orig_pause_cfg != now_pause_cfg ||
5067 orig_active_speed != tp->link_config.active_speed ||
5068 orig_active_duplex != tp->link_config.active_duplex)
5069 tg3_link_report(tp);
5070 }
5071
5072 return 0;
5073}
5074
747e8f8b
MC
5075static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
5076{
5077 int current_link_up, err = 0;
5078 u32 bmsr, bmcr;
5079 u16 current_speed;
5080 u8 current_duplex;
ef167e27 5081 u32 local_adv, remote_adv;
747e8f8b
MC
5082
5083 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5084 tw32_f(MAC_MODE, tp->mac_mode);
5085 udelay(40);
5086
5087 tw32(MAC_EVENT, 0);
5088
5089 tw32_f(MAC_STATUS,
5090 (MAC_STATUS_SYNC_CHANGED |
5091 MAC_STATUS_CFG_CHANGED |
5092 MAC_STATUS_MI_COMPLETION |
5093 MAC_STATUS_LNKSTATE_CHANGED));
5094 udelay(40);
5095
5096 if (force_reset)
5097 tg3_phy_reset(tp);
5098
5099 current_link_up = 0;
e740522e
MC
5100 current_speed = SPEED_UNKNOWN;
5101 current_duplex = DUPLEX_UNKNOWN;
859edb26 5102 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5103
5104 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5105 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
5107 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5108 bmsr |= BMSR_LSTATUS;
5109 else
5110 bmsr &= ~BMSR_LSTATUS;
5111 }
747e8f8b
MC
5112
5113 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5114
5115 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5116 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5117 /* do nothing, just check for link up at the end */
5118 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5119 u32 adv, newadv;
747e8f8b
MC
5120
5121 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5122 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5123 ADVERTISE_1000XPAUSE |
5124 ADVERTISE_1000XPSE_ASYM |
5125 ADVERTISE_SLCT);
747e8f8b 5126
28011cf1 5127 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5128 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5129
28011cf1
MC
5130 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5131 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5132 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5133 tg3_writephy(tp, MII_BMCR, bmcr);
5134
5135 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5136 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5137 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5138
5139 return err;
5140 }
5141 } else {
5142 u32 new_bmcr;
5143
5144 bmcr &= ~BMCR_SPEED1000;
5145 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5146
5147 if (tp->link_config.duplex == DUPLEX_FULL)
5148 new_bmcr |= BMCR_FULLDPLX;
5149
5150 if (new_bmcr != bmcr) {
5151 /* BMCR_SPEED1000 is a reserved bit that needs
5152 * to be set on write.
5153 */
5154 new_bmcr |= BMCR_SPEED1000;
5155
5156 /* Force a linkdown */
5157 if (netif_carrier_ok(tp->dev)) {
5158 u32 adv;
5159
5160 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5161 adv &= ~(ADVERTISE_1000XFULL |
5162 ADVERTISE_1000XHALF |
5163 ADVERTISE_SLCT);
5164 tg3_writephy(tp, MII_ADVERTISE, adv);
5165 tg3_writephy(tp, MII_BMCR, bmcr |
5166 BMCR_ANRESTART |
5167 BMCR_ANENABLE);
5168 udelay(10);
5169 netif_carrier_off(tp->dev);
5170 }
5171 tg3_writephy(tp, MII_BMCR, new_bmcr);
5172 bmcr = new_bmcr;
5173 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5174 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5175 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
5176 ASIC_REV_5714) {
5177 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5178 bmsr |= BMSR_LSTATUS;
5179 else
5180 bmsr &= ~BMSR_LSTATUS;
5181 }
f07e9af3 5182 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5183 }
5184 }
5185
5186 if (bmsr & BMSR_LSTATUS) {
5187 current_speed = SPEED_1000;
5188 current_link_up = 1;
5189 if (bmcr & BMCR_FULLDPLX)
5190 current_duplex = DUPLEX_FULL;
5191 else
5192 current_duplex = DUPLEX_HALF;
5193
ef167e27
MC
5194 local_adv = 0;
5195 remote_adv = 0;
5196
747e8f8b 5197 if (bmcr & BMCR_ANENABLE) {
ef167e27 5198 u32 common;
747e8f8b
MC
5199
5200 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5201 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5202 common = local_adv & remote_adv;
5203 if (common & (ADVERTISE_1000XHALF |
5204 ADVERTISE_1000XFULL)) {
5205 if (common & ADVERTISE_1000XFULL)
5206 current_duplex = DUPLEX_FULL;
5207 else
5208 current_duplex = DUPLEX_HALF;
859edb26
MC
5209
5210 tp->link_config.rmt_adv =
5211 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5212 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5213 /* Link is up via parallel detect */
859a5887 5214 } else {
747e8f8b 5215 current_link_up = 0;
859a5887 5216 }
747e8f8b
MC
5217 }
5218 }
5219
ef167e27
MC
5220 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5221 tg3_setup_flow_control(tp, local_adv, remote_adv);
5222
747e8f8b
MC
5223 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5224 if (tp->link_config.active_duplex == DUPLEX_HALF)
5225 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5226
5227 tw32_f(MAC_MODE, tp->mac_mode);
5228 udelay(40);
5229
5230 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5231
5232 tp->link_config.active_speed = current_speed;
5233 tp->link_config.active_duplex = current_duplex;
5234
5235 if (current_link_up != netif_carrier_ok(tp->dev)) {
5236 if (current_link_up)
5237 netif_carrier_on(tp->dev);
5238 else {
5239 netif_carrier_off(tp->dev);
f07e9af3 5240 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5241 }
5242 tg3_link_report(tp);
5243 }
5244 return err;
5245}
5246
5247static void tg3_serdes_parallel_detect(struct tg3 *tp)
5248{
3d3ebe74 5249 if (tp->serdes_counter) {
747e8f8b 5250 /* Give autoneg time to complete. */
3d3ebe74 5251 tp->serdes_counter--;
747e8f8b
MC
5252 return;
5253 }
c6cdf436 5254
747e8f8b
MC
5255 if (!netif_carrier_ok(tp->dev) &&
5256 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5257 u32 bmcr;
5258
5259 tg3_readphy(tp, MII_BMCR, &bmcr);
5260 if (bmcr & BMCR_ANENABLE) {
5261 u32 phy1, phy2;
5262
5263 /* Select shadow register 0x1f */
f08aa1a8
MC
5264 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5265 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5266
5267 /* Select expansion interrupt status register */
f08aa1a8
MC
5268 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5269 MII_TG3_DSP_EXP1_INT_STAT);
5270 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5271 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5272
5273 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5274 /* We have signal detect and not receiving
5275 * config code words, link is up by parallel
5276 * detection.
5277 */
5278
5279 bmcr &= ~BMCR_ANENABLE;
5280 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5281 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5282 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5283 }
5284 }
859a5887
MC
5285 } else if (netif_carrier_ok(tp->dev) &&
5286 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5287 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5288 u32 phy2;
5289
5290 /* Select expansion interrupt status register */
f08aa1a8
MC
5291 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5292 MII_TG3_DSP_EXP1_INT_STAT);
5293 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5294 if (phy2 & 0x20) {
5295 u32 bmcr;
5296
5297 /* Config code words received, turn on autoneg. */
5298 tg3_readphy(tp, MII_BMCR, &bmcr);
5299 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5300
f07e9af3 5301 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5302
5303 }
5304 }
5305}
5306
1da177e4
LT
5307static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5308{
f2096f94 5309 u32 val;
1da177e4
LT
5310 int err;
5311
f07e9af3 5312 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5313 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5314 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5315 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5316 else
1da177e4 5317 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5318
bcb37f6c 5319 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5320 u32 scale;
aa6c91fe
MC
5321
5322 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5323 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5324 scale = 65;
5325 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5326 scale = 6;
5327 else
5328 scale = 12;
5329
5330 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5331 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5332 tw32(GRC_MISC_CFG, val);
5333 }
5334
f2096f94
MC
5335 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5336 (6 << TX_LENGTHS_IPG_SHIFT);
5337 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5338 val |= tr32(MAC_TX_LENGTHS) &
5339 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5340 TX_LENGTHS_CNT_DWN_VAL_MSK);
5341
1da177e4
LT
5342 if (tp->link_config.active_speed == SPEED_1000 &&
5343 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5344 tw32(MAC_TX_LENGTHS, val |
5345 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5346 else
f2096f94
MC
5347 tw32(MAC_TX_LENGTHS, val |
5348 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5349
63c3a66f 5350 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5351 if (netif_carrier_ok(tp->dev)) {
5352 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5353 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5354 } else {
5355 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5356 }
5357 }
5358
63c3a66f 5359 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5360 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5361 if (!netif_carrier_ok(tp->dev))
5362 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5363 tp->pwrmgmt_thresh;
5364 else
5365 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5366 tw32(PCIE_PWR_MGMT_THRESH, val);
5367 }
5368
1da177e4
LT
5369 return err;
5370}
5371
66cfd1bd
MC
5372static inline int tg3_irq_sync(struct tg3 *tp)
5373{
5374 return tp->irq_sync;
5375}
5376
97bd8e49
MC
5377static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5378{
5379 int i;
5380
5381 dst = (u32 *)((u8 *)dst + off);
5382 for (i = 0; i < len; i += sizeof(u32))
5383 *dst++ = tr32(off + i);
5384}
5385
5386static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5387{
5388 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5389 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5390 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5391 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5392 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5393 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5394 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5395 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5396 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5397 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5398 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5399 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5400 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5401 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5402 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5403 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5404 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5405 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5406 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5407
63c3a66f 5408 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5409 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5410
5411 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5412 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5413 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5414 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5415 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5416 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5417 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5418 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5419
63c3a66f 5420 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5421 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5422 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5423 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5424 }
5425
5426 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5427 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5428 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5429 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5430 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5431
63c3a66f 5432 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5433 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5434}
5435
5436static void tg3_dump_state(struct tg3 *tp)
5437{
5438 int i;
5439 u32 *regs;
5440
5441 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5442 if (!regs) {
5443 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5444 return;
5445 }
5446
63c3a66f 5447 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5448 /* Read up to but not including private PCI registers */
5449 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5450 regs[i / sizeof(u32)] = tr32(i);
5451 } else
5452 tg3_dump_legacy_regs(tp, regs);
5453
5454 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5455 if (!regs[i + 0] && !regs[i + 1] &&
5456 !regs[i + 2] && !regs[i + 3])
5457 continue;
5458
5459 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5460 i * 4,
5461 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5462 }
5463
5464 kfree(regs);
5465
5466 for (i = 0; i < tp->irq_cnt; i++) {
5467 struct tg3_napi *tnapi = &tp->napi[i];
5468
5469 /* SW status block */
5470 netdev_err(tp->dev,
5471 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5472 i,
5473 tnapi->hw_status->status,
5474 tnapi->hw_status->status_tag,
5475 tnapi->hw_status->rx_jumbo_consumer,
5476 tnapi->hw_status->rx_consumer,
5477 tnapi->hw_status->rx_mini_consumer,
5478 tnapi->hw_status->idx[0].rx_producer,
5479 tnapi->hw_status->idx[0].tx_consumer);
5480
5481 netdev_err(tp->dev,
5482 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5483 i,
5484 tnapi->last_tag, tnapi->last_irq_tag,
5485 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5486 tnapi->rx_rcb_ptr,
5487 tnapi->prodring.rx_std_prod_idx,
5488 tnapi->prodring.rx_std_cons_idx,
5489 tnapi->prodring.rx_jmb_prod_idx,
5490 tnapi->prodring.rx_jmb_cons_idx);
5491 }
5492}
5493
df3e6548
MC
5494/* This is called whenever we suspect that the system chipset is re-
5495 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5496 * is bogus tx completions. We try to recover by setting the
5497 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5498 * in the workqueue.
5499 */
5500static void tg3_tx_recover(struct tg3 *tp)
5501{
63c3a66f 5502 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5503 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5504
5129c3a3
MC
5505 netdev_warn(tp->dev,
5506 "The system may be re-ordering memory-mapped I/O "
5507 "cycles to the network device, attempting to recover. "
5508 "Please report the problem to the driver maintainer "
5509 "and include system chipset information.\n");
df3e6548
MC
5510
5511 spin_lock(&tp->lock);
63c3a66f 5512 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5513 spin_unlock(&tp->lock);
5514}
5515
f3f3f27e 5516static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5517{
f65aac16
MC
5518 /* Tell compiler to fetch tx indices from memory. */
5519 barrier();
f3f3f27e
MC
5520 return tnapi->tx_pending -
5521 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5522}
5523
1da177e4
LT
5524/* Tigon3 never reports partial packet sends. So we do not
5525 * need special logic to handle SKBs that have not had all
5526 * of their frags sent yet, like SunGEM does.
5527 */
17375d25 5528static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5529{
17375d25 5530 struct tg3 *tp = tnapi->tp;
898a56f8 5531 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5532 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5533 struct netdev_queue *txq;
5534 int index = tnapi - tp->napi;
298376d3 5535 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5536
63c3a66f 5537 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5538 index--;
5539
5540 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5541
5542 while (sw_idx != hw_idx) {
df8944cf 5543 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5544 struct sk_buff *skb = ri->skb;
df3e6548
MC
5545 int i, tx_bug = 0;
5546
5547 if (unlikely(skb == NULL)) {
5548 tg3_tx_recover(tp);
5549 return;
5550 }
1da177e4 5551
f4188d8a 5552 pci_unmap_single(tp->pdev,
4e5e4f0d 5553 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5554 skb_headlen(skb),
5555 PCI_DMA_TODEVICE);
1da177e4
LT
5556
5557 ri->skb = NULL;
5558
e01ee14d
MC
5559 while (ri->fragmented) {
5560 ri->fragmented = false;
5561 sw_idx = NEXT_TX(sw_idx);
5562 ri = &tnapi->tx_buffers[sw_idx];
5563 }
5564
1da177e4
LT
5565 sw_idx = NEXT_TX(sw_idx);
5566
5567 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5568 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5569 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5570 tx_bug = 1;
f4188d8a
AD
5571
5572 pci_unmap_page(tp->pdev,
4e5e4f0d 5573 dma_unmap_addr(ri, mapping),
9e903e08 5574 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5575 PCI_DMA_TODEVICE);
e01ee14d
MC
5576
5577 while (ri->fragmented) {
5578 ri->fragmented = false;
5579 sw_idx = NEXT_TX(sw_idx);
5580 ri = &tnapi->tx_buffers[sw_idx];
5581 }
5582
1da177e4
LT
5583 sw_idx = NEXT_TX(sw_idx);
5584 }
5585
298376d3
TH
5586 pkts_compl++;
5587 bytes_compl += skb->len;
5588
f47c11ee 5589 dev_kfree_skb(skb);
df3e6548
MC
5590
5591 if (unlikely(tx_bug)) {
5592 tg3_tx_recover(tp);
5593 return;
5594 }
1da177e4
LT
5595 }
5596
298376d3
TH
5597 netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);
5598
f3f3f27e 5599 tnapi->tx_cons = sw_idx;
1da177e4 5600
1b2a7205
MC
5601 /* Need to make the tx_cons update visible to tg3_start_xmit()
5602 * before checking for netif_queue_stopped(). Without the
5603 * memory barrier, there is a small possibility that tg3_start_xmit()
5604 * will miss it and cause the queue to be stopped forever.
5605 */
5606 smp_mb();
5607
fe5f5787 5608 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5609 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5610 __netif_tx_lock(txq, smp_processor_id());
5611 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5612 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5613 netif_tx_wake_queue(txq);
5614 __netif_tx_unlock(txq);
51b91468 5615 }
1da177e4
LT
5616}
5617
9205fd9c 5618static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5619{
9205fd9c 5620 if (!ri->data)
2b2cdb65
MC
5621 return;
5622
4e5e4f0d 5623 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5624 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5625 kfree(ri->data);
5626 ri->data = NULL;
2b2cdb65
MC
5627}
5628
1da177e4
LT
5629/* Returns size of skb allocated or < 0 on error.
5630 *
5631 * We only need to fill in the address because the other members
5632 * of the RX descriptor are invariant, see tg3_init_rings.
5633 *
5634 * Note the purposeful assymetry of cpu vs. chip accesses. For
5635 * posting buffers we only dirty the first cache line of the RX
5636 * descriptor (containing the address). Whereas for the RX status
5637 * buffers the cpu only reads the last cacheline of the RX descriptor
5638 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5639 */
9205fd9c 5640static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5641 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5642{
5643 struct tg3_rx_buffer_desc *desc;
f94e290e 5644 struct ring_info *map;
9205fd9c 5645 u8 *data;
1da177e4 5646 dma_addr_t mapping;
9205fd9c 5647 int skb_size, data_size, dest_idx;
1da177e4 5648
1da177e4
LT
5649 switch (opaque_key) {
5650 case RXD_OPAQUE_RING_STD:
2c49a44d 5651 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5652 desc = &tpr->rx_std[dest_idx];
5653 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5654 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5655 break;
5656
5657 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5658 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5659 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5660 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5661 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5662 break;
5663
5664 default:
5665 return -EINVAL;
855e1111 5666 }
1da177e4
LT
5667
5668 /* Do not overwrite any of the map or rp information
5669 * until we are sure we can commit to a new buffer.
5670 *
5671 * Callers depend upon this behavior and assume that
5672 * we leave everything unchanged if we fail.
5673 */
9205fd9c
ED
5674 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5675 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5676 data = kmalloc(skb_size, GFP_ATOMIC);
5677 if (!data)
1da177e4
LT
5678 return -ENOMEM;
5679
9205fd9c
ED
5680 mapping = pci_map_single(tp->pdev,
5681 data + TG3_RX_OFFSET(tp),
5682 data_size,
1da177e4 5683 PCI_DMA_FROMDEVICE);
a21771dd 5684 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5685 kfree(data);
a21771dd
MC
5686 return -EIO;
5687 }
1da177e4 5688
9205fd9c 5689 map->data = data;
4e5e4f0d 5690 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5691
1da177e4
LT
5692 desc->addr_hi = ((u64)mapping >> 32);
5693 desc->addr_lo = ((u64)mapping & 0xffffffff);
5694
9205fd9c 5695 return data_size;
1da177e4
LT
5696}
5697
5698/* We only need to move over in the address because the other
5699 * members of the RX descriptor are invariant. See notes above
9205fd9c 5700 * tg3_alloc_rx_data for full details.
1da177e4 5701 */
a3896167
MC
5702static void tg3_recycle_rx(struct tg3_napi *tnapi,
5703 struct tg3_rx_prodring_set *dpr,
5704 u32 opaque_key, int src_idx,
5705 u32 dest_idx_unmasked)
1da177e4 5706{
17375d25 5707 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5708 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5709 struct ring_info *src_map, *dest_map;
8fea32b9 5710 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5711 int dest_idx;
1da177e4
LT
5712
5713 switch (opaque_key) {
5714 case RXD_OPAQUE_RING_STD:
2c49a44d 5715 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5716 dest_desc = &dpr->rx_std[dest_idx];
5717 dest_map = &dpr->rx_std_buffers[dest_idx];
5718 src_desc = &spr->rx_std[src_idx];
5719 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5720 break;
5721
5722 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5723 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5724 dest_desc = &dpr->rx_jmb[dest_idx].std;
5725 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5726 src_desc = &spr->rx_jmb[src_idx].std;
5727 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5728 break;
5729
5730 default:
5731 return;
855e1111 5732 }
1da177e4 5733
9205fd9c 5734 dest_map->data = src_map->data;
4e5e4f0d
FT
5735 dma_unmap_addr_set(dest_map, mapping,
5736 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5737 dest_desc->addr_hi = src_desc->addr_hi;
5738 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5739
5740 /* Ensure that the update to the skb happens after the physical
5741 * addresses have been transferred to the new BD location.
5742 */
5743 smp_wmb();
5744
9205fd9c 5745 src_map->data = NULL;
1da177e4
LT
5746}
5747
1da177e4
LT
5748/* The RX ring scheme is composed of multiple rings which post fresh
5749 * buffers to the chip, and one special ring the chip uses to report
5750 * status back to the host.
5751 *
5752 * The special ring reports the status of received packets to the
5753 * host. The chip does not write into the original descriptor the
5754 * RX buffer was obtained from. The chip simply takes the original
5755 * descriptor as provided by the host, updates the status and length
5756 * field, then writes this into the next status ring entry.
5757 *
5758 * Each ring the host uses to post buffers to the chip is described
5759 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5760 * it is first placed into the on-chip ram. When the packet's length
5761 * is known, it walks down the TG3_BDINFO entries to select the ring.
5762 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5763 * which is within the range of the new packet's length is chosen.
5764 *
5765 * The "separate ring for rx status" scheme may sound queer, but it makes
5766 * sense from a cache coherency perspective. If only the host writes
5767 * to the buffer post rings, and only the chip writes to the rx status
5768 * rings, then cache lines never move beyond shared-modified state.
5769 * If both the host and chip were to write into the same ring, cache line
5770 * eviction could occur since both entities want it in an exclusive state.
5771 */
17375d25 5772static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5773{
17375d25 5774 struct tg3 *tp = tnapi->tp;
f92905de 5775 u32 work_mask, rx_std_posted = 0;
4361935a 5776 u32 std_prod_idx, jmb_prod_idx;
72334482 5777 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5778 u16 hw_idx;
1da177e4 5779 int received;
8fea32b9 5780 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5781
8d9d7cfc 5782 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5783 /*
5784 * We need to order the read of hw_idx and the read of
5785 * the opaque cookie.
5786 */
5787 rmb();
1da177e4
LT
5788 work_mask = 0;
5789 received = 0;
4361935a
MC
5790 std_prod_idx = tpr->rx_std_prod_idx;
5791 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5792 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5793 struct ring_info *ri;
72334482 5794 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5795 unsigned int len;
5796 struct sk_buff *skb;
5797 dma_addr_t dma_addr;
5798 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5799 u8 *data;
1da177e4
LT
5800
5801 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5802 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5803 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5804 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5805 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5806 data = ri->data;
4361935a 5807 post_ptr = &std_prod_idx;
f92905de 5808 rx_std_posted++;
1da177e4 5809 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5810 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5811 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5812 data = ri->data;
4361935a 5813 post_ptr = &jmb_prod_idx;
21f581a5 5814 } else
1da177e4 5815 goto next_pkt_nopost;
1da177e4
LT
5816
5817 work_mask |= opaque_key;
5818
5819 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5820 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5821 drop_it:
a3896167 5822 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5823 desc_idx, *post_ptr);
5824 drop_it_no_recycle:
5825 /* Other statistics kept track of by card. */
b0057c51 5826 tp->rx_dropped++;
1da177e4
LT
5827 goto next_pkt;
5828 }
5829
9205fd9c 5830 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5831 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5832 ETH_FCS_LEN;
1da177e4 5833
d2757fc4 5834 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5835 int skb_size;
5836
9205fd9c 5837 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5838 *post_ptr);
1da177e4
LT
5839 if (skb_size < 0)
5840 goto drop_it;
5841
287be12e 5842 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5843 PCI_DMA_FROMDEVICE);
5844
9205fd9c
ED
5845 skb = build_skb(data);
5846 if (!skb) {
5847 kfree(data);
5848 goto drop_it_no_recycle;
5849 }
5850 skb_reserve(skb, TG3_RX_OFFSET(tp));
5851 /* Ensure that the update to the data happens
61e800cf
MC
5852 * after the usage of the old DMA mapping.
5853 */
5854 smp_wmb();
5855
9205fd9c 5856 ri->data = NULL;
61e800cf 5857
1da177e4 5858 } else {
a3896167 5859 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5860 desc_idx, *post_ptr);
5861
9205fd9c
ED
5862 skb = netdev_alloc_skb(tp->dev,
5863 len + TG3_RAW_IP_ALIGN);
5864 if (skb == NULL)
1da177e4
LT
5865 goto drop_it_no_recycle;
5866
9205fd9c 5867 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5868 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5869 memcpy(skb->data,
5870 data + TG3_RX_OFFSET(tp),
5871 len);
1da177e4 5872 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5873 }
5874
9205fd9c 5875 skb_put(skb, len);
dc668910 5876 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5877 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5878 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5879 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5880 skb->ip_summed = CHECKSUM_UNNECESSARY;
5881 else
bc8acf2c 5882 skb_checksum_none_assert(skb);
1da177e4
LT
5883
5884 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5885
5886 if (len > (tp->dev->mtu + ETH_HLEN) &&
5887 skb->protocol != htons(ETH_P_8021Q)) {
5888 dev_kfree_skb(skb);
b0057c51 5889 goto drop_it_no_recycle;
f7b493e0
MC
5890 }
5891
9dc7a113 5892 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5893 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5894 __vlan_hwaccel_put_tag(skb,
5895 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5896
bf933c80 5897 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5898
1da177e4
LT
5899 received++;
5900 budget--;
5901
5902next_pkt:
5903 (*post_ptr)++;
f92905de
MC
5904
5905 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5906 tpr->rx_std_prod_idx = std_prod_idx &
5907 tp->rx_std_ring_mask;
86cfe4ff
MC
5908 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5909 tpr->rx_std_prod_idx);
f92905de
MC
5910 work_mask &= ~RXD_OPAQUE_RING_STD;
5911 rx_std_posted = 0;
5912 }
1da177e4 5913next_pkt_nopost:
483ba50b 5914 sw_idx++;
7cb32cf2 5915 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5916
5917 /* Refresh hw_idx to see if there is new work */
5918 if (sw_idx == hw_idx) {
8d9d7cfc 5919 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5920 rmb();
5921 }
1da177e4
LT
5922 }
5923
5924 /* ACK the status ring. */
72334482
MC
5925 tnapi->rx_rcb_ptr = sw_idx;
5926 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5927
5928 /* Refill RX ring(s). */
63c3a66f 5929 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5930 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5931 tpr->rx_std_prod_idx = std_prod_idx &
5932 tp->rx_std_ring_mask;
b196c7e4
MC
5933 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5934 tpr->rx_std_prod_idx);
5935 }
5936 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5937 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5938 tp->rx_jmb_ring_mask;
b196c7e4
MC
5939 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5940 tpr->rx_jmb_prod_idx);
5941 }
5942 mmiowb();
5943 } else if (work_mask) {
5944 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5945 * updated before the producer indices can be updated.
5946 */
5947 smp_wmb();
5948
2c49a44d
MC
5949 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5950 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5951
e4af1af9
MC
5952 if (tnapi != &tp->napi[1])
5953 napi_schedule(&tp->napi[1].napi);
1da177e4 5954 }
1da177e4
LT
5955
5956 return received;
5957}
5958
35f2d7d0 5959static void tg3_poll_link(struct tg3 *tp)
1da177e4 5960{
1da177e4 5961 /* handle link change and other phy events */
63c3a66f 5962 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5963 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5964
1da177e4
LT
5965 if (sblk->status & SD_STATUS_LINK_CHG) {
5966 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5967 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5968 spin_lock(&tp->lock);
63c3a66f 5969 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5970 tw32_f(MAC_STATUS,
5971 (MAC_STATUS_SYNC_CHANGED |
5972 MAC_STATUS_CFG_CHANGED |
5973 MAC_STATUS_MI_COMPLETION |
5974 MAC_STATUS_LNKSTATE_CHANGED));
5975 udelay(40);
5976 } else
5977 tg3_setup_phy(tp, 0);
f47c11ee 5978 spin_unlock(&tp->lock);
1da177e4
LT
5979 }
5980 }
35f2d7d0
MC
5981}
5982
f89f38b8
MC
5983static int tg3_rx_prodring_xfer(struct tg3 *tp,
5984 struct tg3_rx_prodring_set *dpr,
5985 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5986{
5987 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5988 int i, err = 0;
b196c7e4
MC
5989
5990 while (1) {
5991 src_prod_idx = spr->rx_std_prod_idx;
5992
5993 /* Make sure updates to the rx_std_buffers[] entries and the
5994 * standard producer index are seen in the correct order.
5995 */
5996 smp_rmb();
5997
5998 if (spr->rx_std_cons_idx == src_prod_idx)
5999 break;
6000
6001 if (spr->rx_std_cons_idx < src_prod_idx)
6002 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6003 else
2c49a44d
MC
6004 cpycnt = tp->rx_std_ring_mask + 1 -
6005 spr->rx_std_cons_idx;
b196c7e4 6006
2c49a44d
MC
6007 cpycnt = min(cpycnt,
6008 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6009
6010 si = spr->rx_std_cons_idx;
6011 di = dpr->rx_std_prod_idx;
6012
e92967bf 6013 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6014 if (dpr->rx_std_buffers[i].data) {
e92967bf 6015 cpycnt = i - di;
f89f38b8 6016 err = -ENOSPC;
e92967bf
MC
6017 break;
6018 }
6019 }
6020
6021 if (!cpycnt)
6022 break;
6023
6024 /* Ensure that updates to the rx_std_buffers ring and the
6025 * shadowed hardware producer ring from tg3_recycle_skb() are
6026 * ordered correctly WRT the skb check above.
6027 */
6028 smp_rmb();
6029
b196c7e4
MC
6030 memcpy(&dpr->rx_std_buffers[di],
6031 &spr->rx_std_buffers[si],
6032 cpycnt * sizeof(struct ring_info));
6033
6034 for (i = 0; i < cpycnt; i++, di++, si++) {
6035 struct tg3_rx_buffer_desc *sbd, *dbd;
6036 sbd = &spr->rx_std[si];
6037 dbd = &dpr->rx_std[di];
6038 dbd->addr_hi = sbd->addr_hi;
6039 dbd->addr_lo = sbd->addr_lo;
6040 }
6041
2c49a44d
MC
6042 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6043 tp->rx_std_ring_mask;
6044 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6045 tp->rx_std_ring_mask;
b196c7e4
MC
6046 }
6047
6048 while (1) {
6049 src_prod_idx = spr->rx_jmb_prod_idx;
6050
6051 /* Make sure updates to the rx_jmb_buffers[] entries and
6052 * the jumbo producer index are seen in the correct order.
6053 */
6054 smp_rmb();
6055
6056 if (spr->rx_jmb_cons_idx == src_prod_idx)
6057 break;
6058
6059 if (spr->rx_jmb_cons_idx < src_prod_idx)
6060 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6061 else
2c49a44d
MC
6062 cpycnt = tp->rx_jmb_ring_mask + 1 -
6063 spr->rx_jmb_cons_idx;
b196c7e4
MC
6064
6065 cpycnt = min(cpycnt,
2c49a44d 6066 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6067
6068 si = spr->rx_jmb_cons_idx;
6069 di = dpr->rx_jmb_prod_idx;
6070
e92967bf 6071 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6072 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6073 cpycnt = i - di;
f89f38b8 6074 err = -ENOSPC;
e92967bf
MC
6075 break;
6076 }
6077 }
6078
6079 if (!cpycnt)
6080 break;
6081
6082 /* Ensure that updates to the rx_jmb_buffers ring and the
6083 * shadowed hardware producer ring from tg3_recycle_skb() are
6084 * ordered correctly WRT the skb check above.
6085 */
6086 smp_rmb();
6087
b196c7e4
MC
6088 memcpy(&dpr->rx_jmb_buffers[di],
6089 &spr->rx_jmb_buffers[si],
6090 cpycnt * sizeof(struct ring_info));
6091
6092 for (i = 0; i < cpycnt; i++, di++, si++) {
6093 struct tg3_rx_buffer_desc *sbd, *dbd;
6094 sbd = &spr->rx_jmb[si].std;
6095 dbd = &dpr->rx_jmb[di].std;
6096 dbd->addr_hi = sbd->addr_hi;
6097 dbd->addr_lo = sbd->addr_lo;
6098 }
6099
2c49a44d
MC
6100 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6101 tp->rx_jmb_ring_mask;
6102 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6103 tp->rx_jmb_ring_mask;
b196c7e4 6104 }
f89f38b8
MC
6105
6106 return err;
b196c7e4
MC
6107}
6108
35f2d7d0
MC
6109static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6110{
6111 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6112
6113 /* run TX completion thread */
f3f3f27e 6114 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 6115 tg3_tx(tnapi);
63c3a66f 6116 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 6117 return work_done;
1da177e4
LT
6118 }
6119
1da177e4
LT
6120 /* run RX thread, within the bounds set by NAPI.
6121 * All RX "locking" is done by ensuring outside
bea3348e 6122 * code synchronizes with tg3->napi.poll()
1da177e4 6123 */
8d9d7cfc 6124 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 6125 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 6126
63c3a66f 6127 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 6128 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 6129 int i, err = 0;
e4af1af9
MC
6130 u32 std_prod_idx = dpr->rx_std_prod_idx;
6131 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 6132
e4af1af9 6133 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 6134 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 6135 &tp->napi[i].prodring);
b196c7e4
MC
6136
6137 wmb();
6138
e4af1af9
MC
6139 if (std_prod_idx != dpr->rx_std_prod_idx)
6140 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6141 dpr->rx_std_prod_idx);
b196c7e4 6142
e4af1af9
MC
6143 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
6144 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6145 dpr->rx_jmb_prod_idx);
b196c7e4
MC
6146
6147 mmiowb();
f89f38b8
MC
6148
6149 if (err)
6150 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
6151 }
6152
6f535763
DM
6153 return work_done;
6154}
6155
db219973
MC
6156static inline void tg3_reset_task_schedule(struct tg3 *tp)
6157{
6158 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
6159 schedule_work(&tp->reset_task);
6160}
6161
6162static inline void tg3_reset_task_cancel(struct tg3 *tp)
6163{
6164 cancel_work_sync(&tp->reset_task);
6165 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 6166 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
6167}
6168
35f2d7d0
MC
6169static int tg3_poll_msix(struct napi_struct *napi, int budget)
6170{
6171 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6172 struct tg3 *tp = tnapi->tp;
6173 int work_done = 0;
6174 struct tg3_hw_status *sblk = tnapi->hw_status;
6175
6176 while (1) {
6177 work_done = tg3_poll_work(tnapi, work_done, budget);
6178
63c3a66f 6179 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
6180 goto tx_recovery;
6181
6182 if (unlikely(work_done >= budget))
6183 break;
6184
c6cdf436 6185 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
6186 * to tell the hw how much work has been processed,
6187 * so we must read it before checking for more work.
6188 */
6189 tnapi->last_tag = sblk->status_tag;
6190 tnapi->last_irq_tag = tnapi->last_tag;
6191 rmb();
6192
6193 /* check for RX/TX work to do */
6d40db7b
MC
6194 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
6195 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
6196 napi_complete(napi);
6197 /* Reenable interrupts. */
6198 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
6199 mmiowb();
6200 break;
6201 }
6202 }
6203
6204 return work_done;
6205
6206tx_recovery:
6207 /* work_done is guaranteed to be less than budget. */
6208 napi_complete(napi);
db219973 6209 tg3_reset_task_schedule(tp);
35f2d7d0
MC
6210 return work_done;
6211}
6212
e64de4e6
MC
6213static void tg3_process_error(struct tg3 *tp)
6214{
6215 u32 val;
6216 bool real_error = false;
6217
63c3a66f 6218 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
6219 return;
6220
6221 /* Check Flow Attention register */
6222 val = tr32(HOSTCC_FLOW_ATTN);
6223 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
6224 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
6225 real_error = true;
6226 }
6227
6228 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
6229 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
6230 real_error = true;
6231 }
6232
6233 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6234 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6235 real_error = true;
6236 }
6237
6238 if (!real_error)
6239 return;
6240
6241 tg3_dump_state(tp);
6242
63c3a66f 6243 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6244 tg3_reset_task_schedule(tp);
e64de4e6
MC
6245}
6246
6f535763
DM
6247static int tg3_poll(struct napi_struct *napi, int budget)
6248{
8ef0442f
MC
6249 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6250 struct tg3 *tp = tnapi->tp;
6f535763 6251 int work_done = 0;
898a56f8 6252 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6253
6254 while (1) {
e64de4e6
MC
6255 if (sblk->status & SD_STATUS_ERROR)
6256 tg3_process_error(tp);
6257
35f2d7d0
MC
6258 tg3_poll_link(tp);
6259
17375d25 6260 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6261
63c3a66f 6262 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6263 goto tx_recovery;
6264
6265 if (unlikely(work_done >= budget))
6266 break;
6267
63c3a66f 6268 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6269 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6270 * to tell the hw how much work has been processed,
6271 * so we must read it before checking for more work.
6272 */
898a56f8
MC
6273 tnapi->last_tag = sblk->status_tag;
6274 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6275 rmb();
6276 } else
6277 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6278
17375d25 6279 if (likely(!tg3_has_work(tnapi))) {
288379f0 6280 napi_complete(napi);
17375d25 6281 tg3_int_reenable(tnapi);
6f535763
DM
6282 break;
6283 }
1da177e4
LT
6284 }
6285
bea3348e 6286 return work_done;
6f535763
DM
6287
6288tx_recovery:
4fd7ab59 6289 /* work_done is guaranteed to be less than budget. */
288379f0 6290 napi_complete(napi);
db219973 6291 tg3_reset_task_schedule(tp);
4fd7ab59 6292 return work_done;
1da177e4
LT
6293}
6294
66cfd1bd
MC
6295static void tg3_napi_disable(struct tg3 *tp)
6296{
6297 int i;
6298
6299 for (i = tp->irq_cnt - 1; i >= 0; i--)
6300 napi_disable(&tp->napi[i].napi);
6301}
6302
6303static void tg3_napi_enable(struct tg3 *tp)
6304{
6305 int i;
6306
6307 for (i = 0; i < tp->irq_cnt; i++)
6308 napi_enable(&tp->napi[i].napi);
6309}
6310
6311static void tg3_napi_init(struct tg3 *tp)
6312{
6313 int i;
6314
6315 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6316 for (i = 1; i < tp->irq_cnt; i++)
6317 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6318}
6319
6320static void tg3_napi_fini(struct tg3 *tp)
6321{
6322 int i;
6323
6324 for (i = 0; i < tp->irq_cnt; i++)
6325 netif_napi_del(&tp->napi[i].napi);
6326}
6327
6328static inline void tg3_netif_stop(struct tg3 *tp)
6329{
6330 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6331 tg3_napi_disable(tp);
6332 netif_tx_disable(tp->dev);
6333}
6334
6335static inline void tg3_netif_start(struct tg3 *tp)
6336{
6337 /* NOTE: unconditional netif_tx_wake_all_queues is only
6338 * appropriate so long as all callers are assured to
6339 * have free tx slots (such as after tg3_init_hw)
6340 */
6341 netif_tx_wake_all_queues(tp->dev);
6342
6343 tg3_napi_enable(tp);
6344 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6345 tg3_enable_ints(tp);
6346}
6347
f47c11ee
DM
6348static void tg3_irq_quiesce(struct tg3 *tp)
6349{
4f125f42
MC
6350 int i;
6351
f47c11ee
DM
6352 BUG_ON(tp->irq_sync);
6353
6354 tp->irq_sync = 1;
6355 smp_mb();
6356
4f125f42
MC
6357 for (i = 0; i < tp->irq_cnt; i++)
6358 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6359}
6360
f47c11ee
DM
6361/* Fully shutdown all tg3 driver activity elsewhere in the system.
6362 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6363 * with as well. Most of the time, this is not necessary except when
6364 * shutting down the device.
6365 */
6366static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6367{
46966545 6368 spin_lock_bh(&tp->lock);
f47c11ee
DM
6369 if (irq_sync)
6370 tg3_irq_quiesce(tp);
f47c11ee
DM
6371}
6372
6373static inline void tg3_full_unlock(struct tg3 *tp)
6374{
f47c11ee
DM
6375 spin_unlock_bh(&tp->lock);
6376}
6377
fcfa0a32
MC
6378/* One-shot MSI handler - Chip automatically disables interrupt
6379 * after sending MSI so driver doesn't have to do it.
6380 */
7d12e780 6381static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6382{
09943a18
MC
6383 struct tg3_napi *tnapi = dev_id;
6384 struct tg3 *tp = tnapi->tp;
fcfa0a32 6385
898a56f8 6386 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6387 if (tnapi->rx_rcb)
6388 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6389
6390 if (likely(!tg3_irq_sync(tp)))
09943a18 6391 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6392
6393 return IRQ_HANDLED;
6394}
6395
88b06bc2
MC
6396/* MSI ISR - No need to check for interrupt sharing and no need to
6397 * flush status block and interrupt mailbox. PCI ordering rules
6398 * guarantee that MSI will arrive after the status block.
6399 */
7d12e780 6400static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6401{
09943a18
MC
6402 struct tg3_napi *tnapi = dev_id;
6403 struct tg3 *tp = tnapi->tp;
88b06bc2 6404
898a56f8 6405 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6406 if (tnapi->rx_rcb)
6407 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6408 /*
fac9b83e 6409 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6410 * chip-internal interrupt pending events.
fac9b83e 6411 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6412 * NIC to stop sending us irqs, engaging "in-intr-handler"
6413 * event coalescing.
6414 */
5b39de91 6415 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6416 if (likely(!tg3_irq_sync(tp)))
09943a18 6417 napi_schedule(&tnapi->napi);
61487480 6418
88b06bc2
MC
6419 return IRQ_RETVAL(1);
6420}
6421
7d12e780 6422static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6423{
09943a18
MC
6424 struct tg3_napi *tnapi = dev_id;
6425 struct tg3 *tp = tnapi->tp;
898a56f8 6426 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6427 unsigned int handled = 1;
6428
1da177e4
LT
6429 /* In INTx mode, it is possible for the interrupt to arrive at
6430 * the CPU before the status block posted prior to the interrupt.
6431 * Reading the PCI State register will confirm whether the
6432 * interrupt is ours and will flush the status block.
6433 */
d18edcb2 6434 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6435 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6436 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6437 handled = 0;
f47c11ee 6438 goto out;
fac9b83e 6439 }
d18edcb2
MC
6440 }
6441
6442 /*
6443 * Writing any value to intr-mbox-0 clears PCI INTA# and
6444 * chip-internal interrupt pending events.
6445 * Writing non-zero to intr-mbox-0 additional tells the
6446 * NIC to stop sending us irqs, engaging "in-intr-handler"
6447 * event coalescing.
c04cb347
MC
6448 *
6449 * Flush the mailbox to de-assert the IRQ immediately to prevent
6450 * spurious interrupts. The flush impacts performance but
6451 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6452 */
c04cb347 6453 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6454 if (tg3_irq_sync(tp))
6455 goto out;
6456 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6457 if (likely(tg3_has_work(tnapi))) {
72334482 6458 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6459 napi_schedule(&tnapi->napi);
d18edcb2
MC
6460 } else {
6461 /* No work, shared interrupt perhaps? re-enable
6462 * interrupts, and flush that PCI write
6463 */
6464 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6465 0x00000000);
fac9b83e 6466 }
f47c11ee 6467out:
fac9b83e
DM
6468 return IRQ_RETVAL(handled);
6469}
6470
7d12e780 6471static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6472{
09943a18
MC
6473 struct tg3_napi *tnapi = dev_id;
6474 struct tg3 *tp = tnapi->tp;
898a56f8 6475 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6476 unsigned int handled = 1;
6477
fac9b83e
DM
6478 /* In INTx mode, it is possible for the interrupt to arrive at
6479 * the CPU before the status block posted prior to the interrupt.
6480 * Reading the PCI State register will confirm whether the
6481 * interrupt is ours and will flush the status block.
6482 */
898a56f8 6483 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6484 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6485 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6486 handled = 0;
f47c11ee 6487 goto out;
1da177e4 6488 }
d18edcb2
MC
6489 }
6490
6491 /*
6492 * writing any value to intr-mbox-0 clears PCI INTA# and
6493 * chip-internal interrupt pending events.
6494 * writing non-zero to intr-mbox-0 additional tells the
6495 * NIC to stop sending us irqs, engaging "in-intr-handler"
6496 * event coalescing.
c04cb347
MC
6497 *
6498 * Flush the mailbox to de-assert the IRQ immediately to prevent
6499 * spurious interrupts. The flush impacts performance but
6500 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6501 */
c04cb347 6502 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6503
6504 /*
6505 * In a shared interrupt configuration, sometimes other devices'
6506 * interrupts will scream. We record the current status tag here
6507 * so that the above check can report that the screaming interrupts
6508 * are unhandled. Eventually they will be silenced.
6509 */
898a56f8 6510 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6511
d18edcb2
MC
6512 if (tg3_irq_sync(tp))
6513 goto out;
624f8e50 6514
72334482 6515 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6516
09943a18 6517 napi_schedule(&tnapi->napi);
624f8e50 6518
f47c11ee 6519out:
1da177e4
LT
6520 return IRQ_RETVAL(handled);
6521}
6522
7938109f 6523/* ISR for interrupt test */
7d12e780 6524static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6525{
09943a18
MC
6526 struct tg3_napi *tnapi = dev_id;
6527 struct tg3 *tp = tnapi->tp;
898a56f8 6528 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6529
f9804ddb
MC
6530 if ((sblk->status & SD_STATUS_UPDATED) ||
6531 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6532 tg3_disable_ints(tp);
7938109f
MC
6533 return IRQ_RETVAL(1);
6534 }
6535 return IRQ_RETVAL(0);
6536}
6537
1da177e4
LT
6538#ifdef CONFIG_NET_POLL_CONTROLLER
6539static void tg3_poll_controller(struct net_device *dev)
6540{
4f125f42 6541 int i;
88b06bc2
MC
6542 struct tg3 *tp = netdev_priv(dev);
6543
4f125f42 6544 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6545 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6546}
6547#endif
6548
1da177e4
LT
6549static void tg3_tx_timeout(struct net_device *dev)
6550{
6551 struct tg3 *tp = netdev_priv(dev);
6552
b0408751 6553 if (netif_msg_tx_err(tp)) {
05dbe005 6554 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6555 tg3_dump_state(tp);
b0408751 6556 }
1da177e4 6557
db219973 6558 tg3_reset_task_schedule(tp);
1da177e4
LT
6559}
6560
c58ec932
MC
6561/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6562static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6563{
6564 u32 base = (u32) mapping & 0xffffffff;
6565
807540ba 6566 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6567}
6568
72f2afb8
MC
6569/* Test for DMA addresses > 40-bit */
6570static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6571 int len)
6572{
6573#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6574 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6575 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6576 return 0;
6577#else
6578 return 0;
6579#endif
6580}
6581
d1a3b737 6582static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6583 dma_addr_t mapping, u32 len, u32 flags,
6584 u32 mss, u32 vlan)
2ffcc981 6585{
92cd3a17
MC
6586 txbd->addr_hi = ((u64) mapping >> 32);
6587 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6588 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6589 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6590}
1da177e4 6591
84b67b27 6592static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6593 dma_addr_t map, u32 len, u32 flags,
6594 u32 mss, u32 vlan)
6595{
6596 struct tg3 *tp = tnapi->tp;
6597 bool hwbug = false;
6598
6599 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 6600 hwbug = true;
d1a3b737
MC
6601
6602 if (tg3_4g_overflow_test(map, len))
3db1cd5c 6603 hwbug = true;
d1a3b737
MC
6604
6605 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 6606 hwbug = true;
d1a3b737 6607
a4cb428d 6608 if (tp->dma_limit) {
b9e45482 6609 u32 prvidx = *entry;
e31aa987 6610 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
6611 while (len > tp->dma_limit && *budget) {
6612 u32 frag_len = tp->dma_limit;
6613 len -= tp->dma_limit;
e31aa987 6614
b9e45482
MC
6615 /* Avoid the 8byte DMA problem */
6616 if (len <= 8) {
a4cb428d
MC
6617 len += tp->dma_limit / 2;
6618 frag_len = tp->dma_limit / 2;
e31aa987
MC
6619 }
6620
b9e45482
MC
6621 tnapi->tx_buffers[*entry].fragmented = true;
6622
6623 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6624 frag_len, tmp_flag, mss, vlan);
6625 *budget -= 1;
6626 prvidx = *entry;
6627 *entry = NEXT_TX(*entry);
6628
e31aa987
MC
6629 map += frag_len;
6630 }
6631
6632 if (len) {
6633 if (*budget) {
6634 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6635 len, flags, mss, vlan);
b9e45482 6636 *budget -= 1;
e31aa987
MC
6637 *entry = NEXT_TX(*entry);
6638 } else {
3db1cd5c 6639 hwbug = true;
b9e45482 6640 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6641 }
6642 }
6643 } else {
84b67b27
MC
6644 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6645 len, flags, mss, vlan);
e31aa987
MC
6646 *entry = NEXT_TX(*entry);
6647 }
d1a3b737
MC
6648
6649 return hwbug;
6650}
6651
0d681b27 6652static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6653{
6654 int i;
0d681b27 6655 struct sk_buff *skb;
df8944cf 6656 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6657
0d681b27
MC
6658 skb = txb->skb;
6659 txb->skb = NULL;
6660
432aa7ed
MC
6661 pci_unmap_single(tnapi->tp->pdev,
6662 dma_unmap_addr(txb, mapping),
6663 skb_headlen(skb),
6664 PCI_DMA_TODEVICE);
e01ee14d
MC
6665
6666 while (txb->fragmented) {
6667 txb->fragmented = false;
6668 entry = NEXT_TX(entry);
6669 txb = &tnapi->tx_buffers[entry];
6670 }
6671
ba1142e4 6672 for (i = 0; i <= last; i++) {
9e903e08 6673 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6674
6675 entry = NEXT_TX(entry);
6676 txb = &tnapi->tx_buffers[entry];
6677
6678 pci_unmap_page(tnapi->tp->pdev,
6679 dma_unmap_addr(txb, mapping),
9e903e08 6680 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6681
6682 while (txb->fragmented) {
6683 txb->fragmented = false;
6684 entry = NEXT_TX(entry);
6685 txb = &tnapi->tx_buffers[entry];
6686 }
432aa7ed
MC
6687 }
6688}
6689
72f2afb8 6690/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6691static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6692 struct sk_buff **pskb,
84b67b27 6693 u32 *entry, u32 *budget,
92cd3a17 6694 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6695{
24f4efd4 6696 struct tg3 *tp = tnapi->tp;
f7ff1987 6697 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6698 dma_addr_t new_addr = 0;
432aa7ed 6699 int ret = 0;
1da177e4 6700
41588ba1
MC
6701 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6702 new_skb = skb_copy(skb, GFP_ATOMIC);
6703 else {
6704 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6705
6706 new_skb = skb_copy_expand(skb,
6707 skb_headroom(skb) + more_headroom,
6708 skb_tailroom(skb), GFP_ATOMIC);
6709 }
6710
1da177e4 6711 if (!new_skb) {
c58ec932
MC
6712 ret = -1;
6713 } else {
6714 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6715 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6716 PCI_DMA_TODEVICE);
6717 /* Make sure the mapping succeeded */
6718 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6719 dev_kfree_skb(new_skb);
c58ec932 6720 ret = -1;
c58ec932 6721 } else {
b9e45482
MC
6722 u32 save_entry = *entry;
6723
92cd3a17
MC
6724 base_flags |= TXD_FLAG_END;
6725
84b67b27
MC
6726 tnapi->tx_buffers[*entry].skb = new_skb;
6727 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6728 mapping, new_addr);
6729
84b67b27 6730 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6731 new_skb->len, base_flags,
6732 mss, vlan)) {
ba1142e4 6733 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6734 dev_kfree_skb(new_skb);
6735 ret = -1;
6736 }
f4188d8a 6737 }
1da177e4
LT
6738 }
6739
6740 dev_kfree_skb(skb);
f7ff1987 6741 *pskb = new_skb;
c58ec932 6742 return ret;
1da177e4
LT
6743}
6744
2ffcc981 6745static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6746
6747/* Use GSO to workaround a rare TSO bug that may be triggered when the
6748 * TSO header is greater than 80 bytes.
6749 */
6750static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6751{
6752 struct sk_buff *segs, *nskb;
f3f3f27e 6753 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6754
6755 /* Estimate the number of fragments in the worst case */
f3f3f27e 6756 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6757 netif_stop_queue(tp->dev);
f65aac16
MC
6758
6759 /* netif_tx_stop_queue() must be done before checking
6760 * checking tx index in tg3_tx_avail() below, because in
6761 * tg3_tx(), we update tx index before checking for
6762 * netif_tx_queue_stopped().
6763 */
6764 smp_mb();
f3f3f27e 6765 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6766 return NETDEV_TX_BUSY;
6767
6768 netif_wake_queue(tp->dev);
52c0fd83
MC
6769 }
6770
6771 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6772 if (IS_ERR(segs))
52c0fd83
MC
6773 goto tg3_tso_bug_end;
6774
6775 do {
6776 nskb = segs;
6777 segs = segs->next;
6778 nskb->next = NULL;
2ffcc981 6779 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6780 } while (segs);
6781
6782tg3_tso_bug_end:
6783 dev_kfree_skb(skb);
6784
6785 return NETDEV_TX_OK;
6786}
52c0fd83 6787
5a6f3074 6788/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6789 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6790 */
2ffcc981 6791static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6792{
6793 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6794 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6795 u32 budget;
432aa7ed 6796 int i = -1, would_hit_hwbug;
90079ce8 6797 dma_addr_t mapping;
24f4efd4
MC
6798 struct tg3_napi *tnapi;
6799 struct netdev_queue *txq;
432aa7ed 6800 unsigned int last;
f4188d8a 6801
24f4efd4
MC
6802 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6803 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6804 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6805 tnapi++;
1da177e4 6806
84b67b27
MC
6807 budget = tg3_tx_avail(tnapi);
6808
00b70504 6809 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6810 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6811 * interrupt. Furthermore, IRQ processing runs lockless so we have
6812 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6813 */
84b67b27 6814 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6815 if (!netif_tx_queue_stopped(txq)) {
6816 netif_tx_stop_queue(txq);
1f064a87
SH
6817
6818 /* This is a hard error, log it. */
5129c3a3
MC
6819 netdev_err(dev,
6820 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6821 }
1da177e4
LT
6822 return NETDEV_TX_BUSY;
6823 }
6824
f3f3f27e 6825 entry = tnapi->tx_prod;
1da177e4 6826 base_flags = 0;
84fa7933 6827 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6828 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6829
be98da6a
MC
6830 mss = skb_shinfo(skb)->gso_size;
6831 if (mss) {
eddc9ec5 6832 struct iphdr *iph;
34195c3d 6833 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6834
6835 if (skb_header_cloned(skb) &&
48855432
ED
6836 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6837 goto drop;
1da177e4 6838
34195c3d 6839 iph = ip_hdr(skb);
ab6a5bb6 6840 tcp_opt_len = tcp_optlen(skb);
1da177e4 6841
a5a11955 6842 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 6843
a5a11955 6844 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
6845 iph->check = 0;
6846 iph->tot_len = htons(mss + hdr_len);
6847 }
6848
52c0fd83 6849 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6850 tg3_flag(tp, TSO_BUG))
de6f31eb 6851 return tg3_tso_bug(tp, skb);
52c0fd83 6852
1da177e4
LT
6853 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6854 TXD_FLAG_CPU_POST_DMA);
6855
63c3a66f
JP
6856 if (tg3_flag(tp, HW_TSO_1) ||
6857 tg3_flag(tp, HW_TSO_2) ||
6858 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6859 tcp_hdr(skb)->check = 0;
1da177e4 6860 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6861 } else
6862 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6863 iph->daddr, 0,
6864 IPPROTO_TCP,
6865 0);
1da177e4 6866
63c3a66f 6867 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6868 mss |= (hdr_len & 0xc) << 12;
6869 if (hdr_len & 0x10)
6870 base_flags |= 0x00000010;
6871 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6872 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6873 mss |= hdr_len << 9;
63c3a66f 6874 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6875 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6876 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6877 int tsflags;
6878
eddc9ec5 6879 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6880 mss |= (tsflags << 11);
6881 }
6882 } else {
eddc9ec5 6883 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6884 int tsflags;
6885
eddc9ec5 6886 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6887 base_flags |= tsflags << 12;
6888 }
6889 }
6890 }
bf933c80 6891
93a700a9
MC
6892 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6893 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6894 base_flags |= TXD_FLAG_JMB_PKT;
6895
92cd3a17
MC
6896 if (vlan_tx_tag_present(skb)) {
6897 base_flags |= TXD_FLAG_VLAN;
6898 vlan = vlan_tx_tag_get(skb);
6899 }
1da177e4 6900
f4188d8a
AD
6901 len = skb_headlen(skb);
6902
6903 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6904 if (pci_dma_mapping_error(tp->pdev, mapping))
6905 goto drop;
6906
90079ce8 6907
f3f3f27e 6908 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6909 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6910
6911 would_hit_hwbug = 0;
6912
63c3a66f 6913 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6914 would_hit_hwbug = 1;
1da177e4 6915
84b67b27 6916 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6917 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6918 mss, vlan)) {
d1a3b737 6919 would_hit_hwbug = 1;
ba1142e4 6920 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6921 u32 tmp_mss = mss;
6922
6923 if (!tg3_flag(tp, HW_TSO_1) &&
6924 !tg3_flag(tp, HW_TSO_2) &&
6925 !tg3_flag(tp, HW_TSO_3))
6926 tmp_mss = 0;
6927
c5665a53
MC
6928 /* Now loop through additional data
6929 * fragments, and queue them.
6930 */
1da177e4
LT
6931 last = skb_shinfo(skb)->nr_frags - 1;
6932 for (i = 0; i <= last; i++) {
6933 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6934
9e903e08 6935 len = skb_frag_size(frag);
dc234d0b 6936 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6937 len, DMA_TO_DEVICE);
1da177e4 6938
f3f3f27e 6939 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6940 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6941 mapping);
5d6bcdfe 6942 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6943 goto dma_error;
1da177e4 6944
b9e45482
MC
6945 if (!budget ||
6946 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6947 len, base_flags |
6948 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6949 tmp_mss, vlan)) {
72f2afb8 6950 would_hit_hwbug = 1;
b9e45482
MC
6951 break;
6952 }
1da177e4
LT
6953 }
6954 }
6955
6956 if (would_hit_hwbug) {
0d681b27 6957 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6958
6959 /* If the workaround fails due to memory/mapping
6960 * failure, silently drop this packet.
6961 */
84b67b27
MC
6962 entry = tnapi->tx_prod;
6963 budget = tg3_tx_avail(tnapi);
f7ff1987 6964 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6965 base_flags, mss, vlan))
48855432 6966 goto drop_nofree;
1da177e4
LT
6967 }
6968
d515b450 6969 skb_tx_timestamp(skb);
298376d3 6970 netdev_sent_queue(tp->dev, skb->len);
d515b450 6971
1da177e4 6972 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6973 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6974
f3f3f27e
MC
6975 tnapi->tx_prod = entry;
6976 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6977 netif_tx_stop_queue(txq);
f65aac16
MC
6978
6979 /* netif_tx_stop_queue() must be done before checking
6980 * checking tx index in tg3_tx_avail() below, because in
6981 * tg3_tx(), we update tx index before checking for
6982 * netif_tx_queue_stopped().
6983 */
6984 smp_mb();
f3f3f27e 6985 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6986 netif_tx_wake_queue(txq);
51b91468 6987 }
1da177e4 6988
cdd0db05 6989 mmiowb();
1da177e4 6990 return NETDEV_TX_OK;
f4188d8a
AD
6991
6992dma_error:
ba1142e4 6993 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 6994 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
6995drop:
6996 dev_kfree_skb(skb);
6997drop_nofree:
6998 tp->tx_dropped++;
f4188d8a 6999 return NETDEV_TX_OK;
1da177e4
LT
7000}
7001
6e01b20b
MC
7002static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7003{
7004 if (enable) {
7005 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7006 MAC_MODE_PORT_MODE_MASK);
7007
7008 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7009
7010 if (!tg3_flag(tp, 5705_PLUS))
7011 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7012
7013 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7014 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7015 else
7016 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7017 } else {
7018 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7019
7020 if (tg3_flag(tp, 5705_PLUS) ||
7021 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
7022 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
7023 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7024 }
7025
7026 tw32(MAC_MODE, tp->mac_mode);
7027 udelay(40);
7028}
7029
941ec90f 7030static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7031{
941ec90f 7032 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7033
7034 tg3_phy_toggle_apd(tp, false);
7035 tg3_phy_toggle_automdix(tp, 0);
7036
941ec90f
MC
7037 if (extlpbk && tg3_phy_set_extloopbk(tp))
7038 return -EIO;
7039
7040 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7041 switch (speed) {
7042 case SPEED_10:
7043 break;
7044 case SPEED_100:
7045 bmcr |= BMCR_SPEED100;
7046 break;
7047 case SPEED_1000:
7048 default:
7049 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7050 speed = SPEED_100;
7051 bmcr |= BMCR_SPEED100;
7052 } else {
7053 speed = SPEED_1000;
7054 bmcr |= BMCR_SPEED1000;
7055 }
7056 }
7057
941ec90f
MC
7058 if (extlpbk) {
7059 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
7060 tg3_readphy(tp, MII_CTRL1000, &val);
7061 val |= CTL1000_AS_MASTER |
7062 CTL1000_ENABLE_MASTER;
7063 tg3_writephy(tp, MII_CTRL1000, val);
7064 } else {
7065 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
7066 MII_TG3_FET_PTEST_TRIM_2;
7067 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
7068 }
7069 } else
7070 bmcr |= BMCR_LOOPBACK;
7071
5e5a7f37
MC
7072 tg3_writephy(tp, MII_BMCR, bmcr);
7073
7074 /* The write needs to be flushed for the FETs */
7075 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7076 tg3_readphy(tp, MII_BMCR, &bmcr);
7077
7078 udelay(40);
7079
7080 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
7081 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 7082 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
7083 MII_TG3_FET_PTEST_FRC_TX_LINK |
7084 MII_TG3_FET_PTEST_FRC_TX_LOCK);
7085
7086 /* The write needs to be flushed for the AC131 */
7087 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
7088 }
7089
7090 /* Reset to prevent losing 1st rx packet intermittently */
7091 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
7092 tg3_flag(tp, 5780_CLASS)) {
7093 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7094 udelay(10);
7095 tw32_f(MAC_RX_MODE, tp->rx_mode);
7096 }
7097
7098 mac_mode = tp->mac_mode &
7099 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
7100 if (speed == SPEED_1000)
7101 mac_mode |= MAC_MODE_PORT_MODE_GMII;
7102 else
7103 mac_mode |= MAC_MODE_PORT_MODE_MII;
7104
7105 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
7106 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
7107
7108 if (masked_phy_id == TG3_PHY_ID_BCM5401)
7109 mac_mode &= ~MAC_MODE_LINK_POLARITY;
7110 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
7111 mac_mode |= MAC_MODE_LINK_POLARITY;
7112
7113 tg3_writephy(tp, MII_TG3_EXT_CTRL,
7114 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
7115 }
7116
7117 tw32(MAC_MODE, mac_mode);
7118 udelay(40);
941ec90f
MC
7119
7120 return 0;
5e5a7f37
MC
7121}
7122
c8f44aff 7123static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
7124{
7125 struct tg3 *tp = netdev_priv(dev);
7126
7127 if (features & NETIF_F_LOOPBACK) {
7128 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
7129 return;
7130
06c03c02 7131 spin_lock_bh(&tp->lock);
6e01b20b 7132 tg3_mac_loopback(tp, true);
06c03c02
MB
7133 netif_carrier_on(tp->dev);
7134 spin_unlock_bh(&tp->lock);
7135 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
7136 } else {
7137 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
7138 return;
7139
06c03c02 7140 spin_lock_bh(&tp->lock);
6e01b20b 7141 tg3_mac_loopback(tp, false);
06c03c02
MB
7142 /* Force link status check */
7143 tg3_setup_phy(tp, 1);
7144 spin_unlock_bh(&tp->lock);
7145 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
7146 }
7147}
7148
c8f44aff
MM
7149static netdev_features_t tg3_fix_features(struct net_device *dev,
7150 netdev_features_t features)
dc668910
MM
7151{
7152 struct tg3 *tp = netdev_priv(dev);
7153
63c3a66f 7154 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
7155 features &= ~NETIF_F_ALL_TSO;
7156
7157 return features;
7158}
7159
c8f44aff 7160static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7161{
c8f44aff 7162 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7163
7164 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7165 tg3_set_loopback(dev, features);
7166
7167 return 0;
7168}
7169
21f581a5
MC
7170static void tg3_rx_prodring_free(struct tg3 *tp,
7171 struct tg3_rx_prodring_set *tpr)
1da177e4 7172{
1da177e4
LT
7173 int i;
7174
8fea32b9 7175 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7176 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7177 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7178 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7179 tp->rx_pkt_map_sz);
7180
63c3a66f 7181 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7182 for (i = tpr->rx_jmb_cons_idx;
7183 i != tpr->rx_jmb_prod_idx;
2c49a44d 7184 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7185 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7186 TG3_RX_JMB_MAP_SZ);
7187 }
7188 }
7189
2b2cdb65 7190 return;
b196c7e4 7191 }
1da177e4 7192
2c49a44d 7193 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7194 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7195 tp->rx_pkt_map_sz);
1da177e4 7196
63c3a66f 7197 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7198 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7199 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7200 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7201 }
7202}
7203
c6cdf436 7204/* Initialize rx rings for packet processing.
1da177e4
LT
7205 *
7206 * The chip has been shut down and the driver detached from
7207 * the networking, so no interrupts or new tx packets will
7208 * end up in the driver. tp->{tx,}lock are held and thus
7209 * we may not sleep.
7210 */
21f581a5
MC
7211static int tg3_rx_prodring_alloc(struct tg3 *tp,
7212 struct tg3_rx_prodring_set *tpr)
1da177e4 7213{
287be12e 7214 u32 i, rx_pkt_dma_sz;
1da177e4 7215
b196c7e4
MC
7216 tpr->rx_std_cons_idx = 0;
7217 tpr->rx_std_prod_idx = 0;
7218 tpr->rx_jmb_cons_idx = 0;
7219 tpr->rx_jmb_prod_idx = 0;
7220
8fea32b9 7221 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7222 memset(&tpr->rx_std_buffers[0], 0,
7223 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7224 if (tpr->rx_jmb_buffers)
2b2cdb65 7225 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7226 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7227 goto done;
7228 }
7229
1da177e4 7230 /* Zero out all descriptors. */
2c49a44d 7231 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7232
287be12e 7233 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7234 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7235 tp->dev->mtu > ETH_DATA_LEN)
7236 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7237 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7238
1da177e4
LT
7239 /* Initialize invariants of the rings, we only set this
7240 * stuff once. This works because the card does not
7241 * write into the rx buffer posting rings.
7242 */
2c49a44d 7243 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7244 struct tg3_rx_buffer_desc *rxd;
7245
21f581a5 7246 rxd = &tpr->rx_std[i];
287be12e 7247 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7248 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7249 rxd->opaque = (RXD_OPAQUE_RING_STD |
7250 (i << RXD_OPAQUE_INDEX_SHIFT));
7251 }
7252
1da177e4
LT
7253 /* Now allocate fresh SKBs for each rx ring. */
7254 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7255 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7256 netdev_warn(tp->dev,
7257 "Using a smaller RX standard ring. Only "
7258 "%d out of %d buffers were allocated "
7259 "successfully\n", i, tp->rx_pending);
32d8c572 7260 if (i == 0)
cf7a7298 7261 goto initfail;
32d8c572 7262 tp->rx_pending = i;
1da177e4 7263 break;
32d8c572 7264 }
1da177e4
LT
7265 }
7266
63c3a66f 7267 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7268 goto done;
7269
2c49a44d 7270 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7271
63c3a66f 7272 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7273 goto done;
cf7a7298 7274
2c49a44d 7275 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7276 struct tg3_rx_buffer_desc *rxd;
7277
7278 rxd = &tpr->rx_jmb[i].std;
7279 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7280 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7281 RXD_FLAG_JUMBO;
7282 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7283 (i << RXD_OPAQUE_INDEX_SHIFT));
7284 }
7285
7286 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7287 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7288 netdev_warn(tp->dev,
7289 "Using a smaller RX jumbo ring. Only %d "
7290 "out of %d buffers were allocated "
7291 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7292 if (i == 0)
7293 goto initfail;
7294 tp->rx_jumbo_pending = i;
7295 break;
1da177e4
LT
7296 }
7297 }
cf7a7298
MC
7298
7299done:
32d8c572 7300 return 0;
cf7a7298
MC
7301
7302initfail:
21f581a5 7303 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7304 return -ENOMEM;
1da177e4
LT
7305}
7306
21f581a5
MC
7307static void tg3_rx_prodring_fini(struct tg3 *tp,
7308 struct tg3_rx_prodring_set *tpr)
1da177e4 7309{
21f581a5
MC
7310 kfree(tpr->rx_std_buffers);
7311 tpr->rx_std_buffers = NULL;
7312 kfree(tpr->rx_jmb_buffers);
7313 tpr->rx_jmb_buffers = NULL;
7314 if (tpr->rx_std) {
4bae65c8
MC
7315 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7316 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7317 tpr->rx_std = NULL;
1da177e4 7318 }
21f581a5 7319 if (tpr->rx_jmb) {
4bae65c8
MC
7320 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7321 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7322 tpr->rx_jmb = NULL;
1da177e4 7323 }
cf7a7298
MC
7324}
7325
21f581a5
MC
7326static int tg3_rx_prodring_init(struct tg3 *tp,
7327 struct tg3_rx_prodring_set *tpr)
cf7a7298 7328{
2c49a44d
MC
7329 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7330 GFP_KERNEL);
21f581a5 7331 if (!tpr->rx_std_buffers)
cf7a7298
MC
7332 return -ENOMEM;
7333
4bae65c8
MC
7334 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7335 TG3_RX_STD_RING_BYTES(tp),
7336 &tpr->rx_std_mapping,
7337 GFP_KERNEL);
21f581a5 7338 if (!tpr->rx_std)
cf7a7298
MC
7339 goto err_out;
7340
63c3a66f 7341 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7342 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7343 GFP_KERNEL);
7344 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7345 goto err_out;
7346
4bae65c8
MC
7347 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7348 TG3_RX_JMB_RING_BYTES(tp),
7349 &tpr->rx_jmb_mapping,
7350 GFP_KERNEL);
21f581a5 7351 if (!tpr->rx_jmb)
cf7a7298
MC
7352 goto err_out;
7353 }
7354
7355 return 0;
7356
7357err_out:
21f581a5 7358 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7359 return -ENOMEM;
7360}
7361
7362/* Free up pending packets in all rx/tx rings.
7363 *
7364 * The chip has been shut down and the driver detached from
7365 * the networking, so no interrupts or new tx packets will
7366 * end up in the driver. tp->{tx,}lock is not held and we are not
7367 * in an interrupt context and thus may sleep.
7368 */
7369static void tg3_free_rings(struct tg3 *tp)
7370{
f77a6a8e 7371 int i, j;
cf7a7298 7372
f77a6a8e
MC
7373 for (j = 0; j < tp->irq_cnt; j++) {
7374 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7375
8fea32b9 7376 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7377
0c1d0e2b
MC
7378 if (!tnapi->tx_buffers)
7379 continue;
7380
0d681b27
MC
7381 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7382 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7383
0d681b27 7384 if (!skb)
f77a6a8e 7385 continue;
cf7a7298 7386
ba1142e4
MC
7387 tg3_tx_skb_unmap(tnapi, i,
7388 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7389
7390 dev_kfree_skb_any(skb);
7391 }
2b2cdb65 7392 }
298376d3 7393 netdev_reset_queue(tp->dev);
cf7a7298
MC
7394}
7395
7396/* Initialize tx/rx rings for packet processing.
7397 *
7398 * The chip has been shut down and the driver detached from
7399 * the networking, so no interrupts or new tx packets will
7400 * end up in the driver. tp->{tx,}lock are held and thus
7401 * we may not sleep.
7402 */
7403static int tg3_init_rings(struct tg3 *tp)
7404{
f77a6a8e 7405 int i;
72334482 7406
cf7a7298
MC
7407 /* Free up all the SKBs. */
7408 tg3_free_rings(tp);
7409
f77a6a8e
MC
7410 for (i = 0; i < tp->irq_cnt; i++) {
7411 struct tg3_napi *tnapi = &tp->napi[i];
7412
7413 tnapi->last_tag = 0;
7414 tnapi->last_irq_tag = 0;
7415 tnapi->hw_status->status = 0;
7416 tnapi->hw_status->status_tag = 0;
7417 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7418
f77a6a8e
MC
7419 tnapi->tx_prod = 0;
7420 tnapi->tx_cons = 0;
0c1d0e2b
MC
7421 if (tnapi->tx_ring)
7422 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7423
7424 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7425 if (tnapi->rx_rcb)
7426 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7427
8fea32b9 7428 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7429 tg3_free_rings(tp);
2b2cdb65 7430 return -ENOMEM;
e4af1af9 7431 }
f77a6a8e 7432 }
72334482 7433
2b2cdb65 7434 return 0;
cf7a7298
MC
7435}
7436
7437/*
7438 * Must not be invoked with interrupt sources disabled and
7439 * the hardware shutdown down.
7440 */
7441static void tg3_free_consistent(struct tg3 *tp)
7442{
f77a6a8e 7443 int i;
898a56f8 7444
f77a6a8e
MC
7445 for (i = 0; i < tp->irq_cnt; i++) {
7446 struct tg3_napi *tnapi = &tp->napi[i];
7447
7448 if (tnapi->tx_ring) {
4bae65c8 7449 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7450 tnapi->tx_ring, tnapi->tx_desc_mapping);
7451 tnapi->tx_ring = NULL;
7452 }
7453
7454 kfree(tnapi->tx_buffers);
7455 tnapi->tx_buffers = NULL;
7456
7457 if (tnapi->rx_rcb) {
4bae65c8
MC
7458 dma_free_coherent(&tp->pdev->dev,
7459 TG3_RX_RCB_RING_BYTES(tp),
7460 tnapi->rx_rcb,
7461 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7462 tnapi->rx_rcb = NULL;
7463 }
7464
8fea32b9
MC
7465 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7466
f77a6a8e 7467 if (tnapi->hw_status) {
4bae65c8
MC
7468 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7469 tnapi->hw_status,
7470 tnapi->status_mapping);
f77a6a8e
MC
7471 tnapi->hw_status = NULL;
7472 }
1da177e4 7473 }
f77a6a8e 7474
1da177e4 7475 if (tp->hw_stats) {
4bae65c8
MC
7476 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7477 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7478 tp->hw_stats = NULL;
7479 }
7480}
7481
7482/*
7483 * Must not be invoked with interrupt sources disabled and
7484 * the hardware shutdown down. Can sleep.
7485 */
7486static int tg3_alloc_consistent(struct tg3 *tp)
7487{
f77a6a8e 7488 int i;
898a56f8 7489
4bae65c8
MC
7490 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7491 sizeof(struct tg3_hw_stats),
7492 &tp->stats_mapping,
7493 GFP_KERNEL);
f77a6a8e 7494 if (!tp->hw_stats)
1da177e4
LT
7495 goto err_out;
7496
f77a6a8e 7497 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7498
f77a6a8e
MC
7499 for (i = 0; i < tp->irq_cnt; i++) {
7500 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7501 struct tg3_hw_status *sblk;
1da177e4 7502
4bae65c8
MC
7503 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7504 TG3_HW_STATUS_SIZE,
7505 &tnapi->status_mapping,
7506 GFP_KERNEL);
f77a6a8e
MC
7507 if (!tnapi->hw_status)
7508 goto err_out;
898a56f8 7509
f77a6a8e 7510 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7511 sblk = tnapi->hw_status;
7512
8fea32b9
MC
7513 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7514 goto err_out;
7515
19cfaecc
MC
7516 /* If multivector TSS is enabled, vector 0 does not handle
7517 * tx interrupts. Don't allocate any resources for it.
7518 */
63c3a66f
JP
7519 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7520 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7521 tnapi->tx_buffers = kzalloc(
7522 sizeof(struct tg3_tx_ring_info) *
7523 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7524 if (!tnapi->tx_buffers)
7525 goto err_out;
7526
4bae65c8
MC
7527 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7528 TG3_TX_RING_BYTES,
7529 &tnapi->tx_desc_mapping,
7530 GFP_KERNEL);
19cfaecc
MC
7531 if (!tnapi->tx_ring)
7532 goto err_out;
7533 }
7534
8d9d7cfc
MC
7535 /*
7536 * When RSS is enabled, the status block format changes
7537 * slightly. The "rx_jumbo_consumer", "reserved",
7538 * and "rx_mini_consumer" members get mapped to the
7539 * other three rx return ring producer indexes.
7540 */
7541 switch (i) {
7542 default:
7543 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7544 break;
7545 case 2:
7546 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7547 break;
7548 case 3:
7549 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7550 break;
7551 case 4:
7552 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7553 break;
7554 }
72334482 7555
0c1d0e2b
MC
7556 /*
7557 * If multivector RSS is enabled, vector 0 does not handle
7558 * rx or tx interrupts. Don't allocate any resources for it.
7559 */
63c3a66f 7560 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7561 continue;
7562
4bae65c8
MC
7563 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7564 TG3_RX_RCB_RING_BYTES(tp),
7565 &tnapi->rx_rcb_mapping,
7566 GFP_KERNEL);
f77a6a8e
MC
7567 if (!tnapi->rx_rcb)
7568 goto err_out;
72334482 7569
f77a6a8e 7570 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7571 }
1da177e4
LT
7572
7573 return 0;
7574
7575err_out:
7576 tg3_free_consistent(tp);
7577 return -ENOMEM;
7578}
7579
7580#define MAX_WAIT_CNT 1000
7581
7582/* To stop a block, clear the enable bit and poll till it
7583 * clears. tp->lock is held.
7584 */
b3b7d6be 7585static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7586{
7587 unsigned int i;
7588 u32 val;
7589
63c3a66f 7590 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7591 switch (ofs) {
7592 case RCVLSC_MODE:
7593 case DMAC_MODE:
7594 case MBFREE_MODE:
7595 case BUFMGR_MODE:
7596 case MEMARB_MODE:
7597 /* We can't enable/disable these bits of the
7598 * 5705/5750, just say success.
7599 */
7600 return 0;
7601
7602 default:
7603 break;
855e1111 7604 }
1da177e4
LT
7605 }
7606
7607 val = tr32(ofs);
7608 val &= ~enable_bit;
7609 tw32_f(ofs, val);
7610
7611 for (i = 0; i < MAX_WAIT_CNT; i++) {
7612 udelay(100);
7613 val = tr32(ofs);
7614 if ((val & enable_bit) == 0)
7615 break;
7616 }
7617
b3b7d6be 7618 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7619 dev_err(&tp->pdev->dev,
7620 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7621 ofs, enable_bit);
1da177e4
LT
7622 return -ENODEV;
7623 }
7624
7625 return 0;
7626}
7627
7628/* tp->lock is held. */
b3b7d6be 7629static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7630{
7631 int i, err;
7632
7633 tg3_disable_ints(tp);
7634
7635 tp->rx_mode &= ~RX_MODE_ENABLE;
7636 tw32_f(MAC_RX_MODE, tp->rx_mode);
7637 udelay(10);
7638
b3b7d6be
DM
7639 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7640 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7641 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7642 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7643 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7644 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7645
7646 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7647 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7648 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7649 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7650 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7651 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7652 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7653
7654 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7655 tw32_f(MAC_MODE, tp->mac_mode);
7656 udelay(40);
7657
7658 tp->tx_mode &= ~TX_MODE_ENABLE;
7659 tw32_f(MAC_TX_MODE, tp->tx_mode);
7660
7661 for (i = 0; i < MAX_WAIT_CNT; i++) {
7662 udelay(100);
7663 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7664 break;
7665 }
7666 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7667 dev_err(&tp->pdev->dev,
7668 "%s timed out, TX_MODE_ENABLE will not clear "
7669 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7670 err |= -ENODEV;
1da177e4
LT
7671 }
7672
e6de8ad1 7673 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7674 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7675 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7676
7677 tw32(FTQ_RESET, 0xffffffff);
7678 tw32(FTQ_RESET, 0x00000000);
7679
b3b7d6be
DM
7680 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7681 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7682
f77a6a8e
MC
7683 for (i = 0; i < tp->irq_cnt; i++) {
7684 struct tg3_napi *tnapi = &tp->napi[i];
7685 if (tnapi->hw_status)
7686 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7687 }
1da177e4 7688
1da177e4
LT
7689 return err;
7690}
7691
ee6a99b5
MC
7692/* Save PCI command register before chip reset */
7693static void tg3_save_pci_state(struct tg3 *tp)
7694{
8a6eac90 7695 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7696}
7697
7698/* Restore PCI state after chip reset */
7699static void tg3_restore_pci_state(struct tg3 *tp)
7700{
7701 u32 val;
7702
7703 /* Re-enable indirect register accesses. */
7704 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7705 tp->misc_host_ctrl);
7706
7707 /* Set MAX PCI retry to zero. */
7708 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7709 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7710 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7711 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7712 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7713 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7714 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7715 PCISTATE_ALLOW_APE_SHMEM_WR |
7716 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7717 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7718
8a6eac90 7719 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7720
2c55a3d0
MC
7721 if (!tg3_flag(tp, PCI_EXPRESS)) {
7722 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7723 tp->pci_cacheline_sz);
7724 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7725 tp->pci_lat_timer);
114342f2 7726 }
5f5c51e3 7727
ee6a99b5 7728 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7729 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7730 u16 pcix_cmd;
7731
7732 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7733 &pcix_cmd);
7734 pcix_cmd &= ~PCI_X_CMD_ERO;
7735 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7736 pcix_cmd);
7737 }
ee6a99b5 7738
63c3a66f 7739 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7740
7741 /* Chip reset on 5780 will reset MSI enable bit,
7742 * so need to restore it.
7743 */
63c3a66f 7744 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7745 u16 ctrl;
7746
7747 pci_read_config_word(tp->pdev,
7748 tp->msi_cap + PCI_MSI_FLAGS,
7749 &ctrl);
7750 pci_write_config_word(tp->pdev,
7751 tp->msi_cap + PCI_MSI_FLAGS,
7752 ctrl | PCI_MSI_FLAGS_ENABLE);
7753 val = tr32(MSGINT_MODE);
7754 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7755 }
7756 }
7757}
7758
1da177e4
LT
7759/* tp->lock is held. */
7760static int tg3_chip_reset(struct tg3 *tp)
7761{
7762 u32 val;
1ee582d8 7763 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7764 int i, err;
1da177e4 7765
f49639e6
DM
7766 tg3_nvram_lock(tp);
7767
77b483f1
MC
7768 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7769
f49639e6
DM
7770 /* No matching tg3_nvram_unlock() after this because
7771 * chip reset below will undo the nvram lock.
7772 */
7773 tp->nvram_lock_cnt = 0;
1da177e4 7774
ee6a99b5
MC
7775 /* GRC_MISC_CFG core clock reset will clear the memory
7776 * enable bit in PCI register 4 and the MSI enable bit
7777 * on some chips, so we save relevant registers here.
7778 */
7779 tg3_save_pci_state(tp);
7780
d9ab5ad1 7781 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7782 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7783 tw32(GRC_FASTBOOT_PC, 0);
7784
1da177e4
LT
7785 /*
7786 * We must avoid the readl() that normally takes place.
7787 * It locks machines, causes machine checks, and other
7788 * fun things. So, temporarily disable the 5701
7789 * hardware workaround, while we do the reset.
7790 */
1ee582d8
MC
7791 write_op = tp->write32;
7792 if (write_op == tg3_write_flush_reg32)
7793 tp->write32 = tg3_write32;
1da177e4 7794
d18edcb2
MC
7795 /* Prevent the irq handler from reading or writing PCI registers
7796 * during chip reset when the memory enable bit in the PCI command
7797 * register may be cleared. The chip does not generate interrupt
7798 * at this time, but the irq handler may still be called due to irq
7799 * sharing or irqpoll.
7800 */
63c3a66f 7801 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7802 for (i = 0; i < tp->irq_cnt; i++) {
7803 struct tg3_napi *tnapi = &tp->napi[i];
7804 if (tnapi->hw_status) {
7805 tnapi->hw_status->status = 0;
7806 tnapi->hw_status->status_tag = 0;
7807 }
7808 tnapi->last_tag = 0;
7809 tnapi->last_irq_tag = 0;
b8fa2f3a 7810 }
d18edcb2 7811 smp_mb();
4f125f42
MC
7812
7813 for (i = 0; i < tp->irq_cnt; i++)
7814 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7815
255ca311
MC
7816 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7817 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7818 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7819 }
7820
1da177e4
LT
7821 /* do the reset */
7822 val = GRC_MISC_CFG_CORECLK_RESET;
7823
63c3a66f 7824 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7825 /* Force PCIe 1.0a mode */
7826 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7827 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7828 tr32(TG3_PCIE_PHY_TSTCTL) ==
7829 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7830 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7831
1da177e4
LT
7832 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7833 tw32(GRC_MISC_CFG, (1 << 29));
7834 val |= (1 << 29);
7835 }
7836 }
7837
b5d3772c
MC
7838 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7839 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7840 tw32(GRC_VCPU_EXT_CTRL,
7841 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7842 }
7843
f37500d3 7844 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7845 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7846 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7847
1da177e4
LT
7848 tw32(GRC_MISC_CFG, val);
7849
1ee582d8
MC
7850 /* restore 5701 hardware bug workaround write method */
7851 tp->write32 = write_op;
1da177e4
LT
7852
7853 /* Unfortunately, we have to delay before the PCI read back.
7854 * Some 575X chips even will not respond to a PCI cfg access
7855 * when the reset command is given to the chip.
7856 *
7857 * How do these hardware designers expect things to work
7858 * properly if the PCI write is posted for a long period
7859 * of time? It is always necessary to have some method by
7860 * which a register read back can occur to push the write
7861 * out which does the reset.
7862 *
7863 * For most tg3 variants the trick below was working.
7864 * Ho hum...
7865 */
7866 udelay(120);
7867
7868 /* Flush PCI posted writes. The normal MMIO registers
7869 * are inaccessible at this time so this is the only
7870 * way to make this reliably (actually, this is no longer
7871 * the case, see above). I tried to use indirect
7872 * register read/write but this upset some 5701 variants.
7873 */
7874 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7875
7876 udelay(120);
7877
708ebb3a 7878 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7879 u16 val16;
7880
1da177e4
LT
7881 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7882 int i;
7883 u32 cfg_val;
7884
7885 /* Wait for link training to complete. */
7886 for (i = 0; i < 5000; i++)
7887 udelay(100);
7888
7889 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7890 pci_write_config_dword(tp->pdev, 0xc4,
7891 cfg_val | (1 << 15));
7892 }
5e7dfd0f 7893
e7126997
MC
7894 /* Clear the "no snoop" and "relaxed ordering" bits. */
7895 pci_read_config_word(tp->pdev,
708ebb3a 7896 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7897 &val16);
7898 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7899 PCI_EXP_DEVCTL_NOSNOOP_EN);
7900 /*
7901 * Older PCIe devices only support the 128 byte
7902 * MPS setting. Enforce the restriction.
5e7dfd0f 7903 */
63c3a66f 7904 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7905 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7906 pci_write_config_word(tp->pdev,
708ebb3a 7907 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7908 val16);
5e7dfd0f 7909
5e7dfd0f
MC
7910 /* Clear error status */
7911 pci_write_config_word(tp->pdev,
708ebb3a 7912 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7913 PCI_EXP_DEVSTA_CED |
7914 PCI_EXP_DEVSTA_NFED |
7915 PCI_EXP_DEVSTA_FED |
7916 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7917 }
7918
ee6a99b5 7919 tg3_restore_pci_state(tp);
1da177e4 7920
63c3a66f
JP
7921 tg3_flag_clear(tp, CHIP_RESETTING);
7922 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7923
ee6a99b5 7924 val = 0;
63c3a66f 7925 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7926 val = tr32(MEMARB_MODE);
ee6a99b5 7927 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7928
7929 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7930 tg3_stop_fw(tp);
7931 tw32(0x5000, 0x400);
7932 }
7933
7934 tw32(GRC_MODE, tp->grc_mode);
7935
7936 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7937 val = tr32(0xc4);
1da177e4
LT
7938
7939 tw32(0xc4, val | (1 << 15));
7940 }
7941
7942 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7943 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7944 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7945 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7946 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7947 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7948 }
7949
f07e9af3 7950 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7951 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7952 val = tp->mac_mode;
f07e9af3 7953 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7954 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7955 val = tp->mac_mode;
1da177e4 7956 } else
d2394e6b
MC
7957 val = 0;
7958
7959 tw32_f(MAC_MODE, val);
1da177e4
LT
7960 udelay(40);
7961
77b483f1
MC
7962 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7963
7a6f4369
MC
7964 err = tg3_poll_fw(tp);
7965 if (err)
7966 return err;
1da177e4 7967
0a9140cf
MC
7968 tg3_mdio_start(tp);
7969
63c3a66f 7970 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7971 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7972 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7973 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7974 val = tr32(0x7c00);
1da177e4
LT
7975
7976 tw32(0x7c00, val | (1 << 25));
7977 }
7978
d78b59f5
MC
7979 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7980 val = tr32(TG3_CPMU_CLCK_ORIDE);
7981 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7982 }
7983
1da177e4 7984 /* Reprobe ASF enable state. */
63c3a66f
JP
7985 tg3_flag_clear(tp, ENABLE_ASF);
7986 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7987 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7988 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7989 u32 nic_cfg;
7990
7991 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7992 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7993 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7994 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7995 if (tg3_flag(tp, 5750_PLUS))
7996 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7997 }
7998 }
7999
8000 return 0;
8001}
8002
92feeabf
MC
8003static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
8004 struct rtnl_link_stats64 *);
8005static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *,
8006 struct tg3_ethtool_stats *);
8007
1da177e4 8008/* tp->lock is held. */
944d980e 8009static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
8010{
8011 int err;
8012
8013 tg3_stop_fw(tp);
8014
944d980e 8015 tg3_write_sig_pre_reset(tp, kind);
1da177e4 8016
b3b7d6be 8017 tg3_abort_hw(tp, silent);
1da177e4
LT
8018 err = tg3_chip_reset(tp);
8019
daba2a63
MC
8020 __tg3_set_mac_addr(tp, 0);
8021
944d980e
MC
8022 tg3_write_sig_legacy(tp, kind);
8023 tg3_write_sig_post_reset(tp, kind);
1da177e4 8024
92feeabf
MC
8025 if (tp->hw_stats) {
8026 /* Save the stats across chip resets... */
8027 tg3_get_stats64(tp->dev, &tp->net_stats_prev),
8028 tg3_get_estats(tp, &tp->estats_prev);
8029
8030 /* And make sure the next sample is new data */
8031 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
8032 }
8033
1da177e4
LT
8034 if (err)
8035 return err;
8036
8037 return 0;
8038}
8039
1da177e4
LT
8040static int tg3_set_mac_addr(struct net_device *dev, void *p)
8041{
8042 struct tg3 *tp = netdev_priv(dev);
8043 struct sockaddr *addr = p;
986e0aeb 8044 int err = 0, skip_mac_1 = 0;
1da177e4 8045
f9804ddb
MC
8046 if (!is_valid_ether_addr(addr->sa_data))
8047 return -EINVAL;
8048
1da177e4
LT
8049 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
8050
e75f7c90
MC
8051 if (!netif_running(dev))
8052 return 0;
8053
63c3a66f 8054 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 8055 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 8056
986e0aeb
MC
8057 addr0_high = tr32(MAC_ADDR_0_HIGH);
8058 addr0_low = tr32(MAC_ADDR_0_LOW);
8059 addr1_high = tr32(MAC_ADDR_1_HIGH);
8060 addr1_low = tr32(MAC_ADDR_1_LOW);
8061
8062 /* Skip MAC addr 1 if ASF is using it. */
8063 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
8064 !(addr1_high == 0 && addr1_low == 0))
8065 skip_mac_1 = 1;
58712ef9 8066 }
986e0aeb
MC
8067 spin_lock_bh(&tp->lock);
8068 __tg3_set_mac_addr(tp, skip_mac_1);
8069 spin_unlock_bh(&tp->lock);
1da177e4 8070
b9ec6c1b 8071 return err;
1da177e4
LT
8072}
8073
8074/* tp->lock is held. */
8075static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
8076 dma_addr_t mapping, u32 maxlen_flags,
8077 u32 nic_addr)
8078{
8079 tg3_write_mem(tp,
8080 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
8081 ((u64) mapping >> 32));
8082 tg3_write_mem(tp,
8083 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
8084 ((u64) mapping & 0xffffffff));
8085 tg3_write_mem(tp,
8086 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
8087 maxlen_flags);
8088
63c3a66f 8089 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8090 tg3_write_mem(tp,
8091 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
8092 nic_addr);
8093}
8094
d244c892 8095static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 8096{
b6080e12
MC
8097 int i;
8098
63c3a66f 8099 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
8100 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
8101 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
8102 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
8103 } else {
8104 tw32(HOSTCC_TXCOL_TICKS, 0);
8105 tw32(HOSTCC_TXMAX_FRAMES, 0);
8106 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 8107 }
b6080e12 8108
63c3a66f 8109 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8110 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8111 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8112 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8113 } else {
b6080e12
MC
8114 tw32(HOSTCC_RXCOL_TICKS, 0);
8115 tw32(HOSTCC_RXMAX_FRAMES, 0);
8116 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8117 }
b6080e12 8118
63c3a66f 8119 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8120 u32 val = ec->stats_block_coalesce_usecs;
8121
b6080e12
MC
8122 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8123 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8124
15f9850d
DM
8125 if (!netif_carrier_ok(tp->dev))
8126 val = 0;
8127
8128 tw32(HOSTCC_STAT_COAL_TICKS, val);
8129 }
b6080e12
MC
8130
8131 for (i = 0; i < tp->irq_cnt - 1; i++) {
8132 u32 reg;
8133
8134 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8135 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8136 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8137 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8138 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8139 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8140
63c3a66f 8141 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8142 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8143 tw32(reg, ec->tx_coalesce_usecs);
8144 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8145 tw32(reg, ec->tx_max_coalesced_frames);
8146 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8147 tw32(reg, ec->tx_max_coalesced_frames_irq);
8148 }
b6080e12
MC
8149 }
8150
8151 for (; i < tp->irq_max - 1; i++) {
8152 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8153 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8154 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8155
63c3a66f 8156 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8157 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8158 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8159 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8160 }
b6080e12 8161 }
15f9850d 8162}
1da177e4 8163
2d31ecaf
MC
8164/* tp->lock is held. */
8165static void tg3_rings_reset(struct tg3 *tp)
8166{
8167 int i;
f77a6a8e 8168 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8169 struct tg3_napi *tnapi = &tp->napi[0];
8170
8171 /* Disable all transmit rings but the first. */
63c3a66f 8172 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8173 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8174 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8175 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
55086ad9 8176 else if (tg3_flag(tp, 57765_CLASS))
b703df6f 8177 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8178 else
8179 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8180
8181 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8182 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8183 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8184 BDINFO_FLAGS_DISABLED);
8185
8186
8187 /* Disable all receive return rings but the first. */
63c3a66f 8188 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8189 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8190 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8191 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f 8192 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
55086ad9 8193 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
8194 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8195 else
8196 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8197
8198 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8199 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8200 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8201 BDINFO_FLAGS_DISABLED);
8202
8203 /* Disable interrupts */
8204 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8205 tp->napi[0].chk_msi_cnt = 0;
8206 tp->napi[0].last_rx_cons = 0;
8207 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8208
8209 /* Zero mailbox registers. */
63c3a66f 8210 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8211 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8212 tp->napi[i].tx_prod = 0;
8213 tp->napi[i].tx_cons = 0;
63c3a66f 8214 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8215 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8216 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8217 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8218 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8219 tp->napi[i].last_rx_cons = 0;
8220 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8221 }
63c3a66f 8222 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8223 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8224 } else {
8225 tp->napi[0].tx_prod = 0;
8226 tp->napi[0].tx_cons = 0;
8227 tw32_mailbox(tp->napi[0].prodmbox, 0);
8228 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8229 }
2d31ecaf
MC
8230
8231 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8232 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8233 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8234 for (i = 0; i < 16; i++)
8235 tw32_tx_mbox(mbox + i * 8, 0);
8236 }
8237
8238 txrcb = NIC_SRAM_SEND_RCB;
8239 rxrcb = NIC_SRAM_RCV_RET_RCB;
8240
8241 /* Clear status block in ram. */
8242 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8243
8244 /* Set status block DMA address */
8245 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8246 ((u64) tnapi->status_mapping >> 32));
8247 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8248 ((u64) tnapi->status_mapping & 0xffffffff));
8249
f77a6a8e
MC
8250 if (tnapi->tx_ring) {
8251 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8252 (TG3_TX_RING_SIZE <<
8253 BDINFO_FLAGS_MAXLEN_SHIFT),
8254 NIC_SRAM_TX_BUFFER_DESC);
8255 txrcb += TG3_BDINFO_SIZE;
8256 }
8257
8258 if (tnapi->rx_rcb) {
8259 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8260 (tp->rx_ret_ring_mask + 1) <<
8261 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8262 rxrcb += TG3_BDINFO_SIZE;
8263 }
8264
8265 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8266
f77a6a8e
MC
8267 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8268 u64 mapping = (u64)tnapi->status_mapping;
8269 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8270 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8271
8272 /* Clear status block in ram. */
8273 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8274
19cfaecc
MC
8275 if (tnapi->tx_ring) {
8276 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8277 (TG3_TX_RING_SIZE <<
8278 BDINFO_FLAGS_MAXLEN_SHIFT),
8279 NIC_SRAM_TX_BUFFER_DESC);
8280 txrcb += TG3_BDINFO_SIZE;
8281 }
f77a6a8e
MC
8282
8283 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8284 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8285 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8286
8287 stblk += 8;
f77a6a8e
MC
8288 rxrcb += TG3_BDINFO_SIZE;
8289 }
2d31ecaf
MC
8290}
8291
eb07a940
MC
8292static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8293{
8294 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8295
63c3a66f
JP
8296 if (!tg3_flag(tp, 5750_PLUS) ||
8297 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8298 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8299 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8300 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8301 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8302 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8303 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8304 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8305 else
8306 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8307
8308 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8309 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8310
8311 val = min(nic_rep_thresh, host_rep_thresh);
8312 tw32(RCVBDI_STD_THRESH, val);
8313
63c3a66f 8314 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8315 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8316
63c3a66f 8317 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8318 return;
8319
513aa6ea 8320 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8321
8322 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8323
8324 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8325 tw32(RCVBDI_JUMBO_THRESH, val);
8326
63c3a66f 8327 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8328 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8329}
8330
ccd5ba9d
MC
8331static inline u32 calc_crc(unsigned char *buf, int len)
8332{
8333 u32 reg;
8334 u32 tmp;
8335 int j, k;
8336
8337 reg = 0xffffffff;
8338
8339 for (j = 0; j < len; j++) {
8340 reg ^= buf[j];
8341
8342 for (k = 0; k < 8; k++) {
8343 tmp = reg & 0x01;
8344
8345 reg >>= 1;
8346
8347 if (tmp)
8348 reg ^= 0xedb88320;
8349 }
8350 }
8351
8352 return ~reg;
8353}
8354
8355static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
8356{
8357 /* accept or reject all multicast frames */
8358 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
8359 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
8360 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
8361 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
8362}
8363
8364static void __tg3_set_rx_mode(struct net_device *dev)
8365{
8366 struct tg3 *tp = netdev_priv(dev);
8367 u32 rx_mode;
8368
8369 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
8370 RX_MODE_KEEP_VLAN_TAG);
8371
8372#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
8373 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
8374 * flag clear.
8375 */
8376 if (!tg3_flag(tp, ENABLE_ASF))
8377 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8378#endif
8379
8380 if (dev->flags & IFF_PROMISC) {
8381 /* Promiscuous mode. */
8382 rx_mode |= RX_MODE_PROMISC;
8383 } else if (dev->flags & IFF_ALLMULTI) {
8384 /* Accept all multicast. */
8385 tg3_set_multi(tp, 1);
8386 } else if (netdev_mc_empty(dev)) {
8387 /* Reject all multicast. */
8388 tg3_set_multi(tp, 0);
8389 } else {
8390 /* Accept one or more multicast(s). */
8391 struct netdev_hw_addr *ha;
8392 u32 mc_filter[4] = { 0, };
8393 u32 regidx;
8394 u32 bit;
8395 u32 crc;
8396
8397 netdev_for_each_mc_addr(ha, dev) {
8398 crc = calc_crc(ha->addr, ETH_ALEN);
8399 bit = ~crc & 0x7f;
8400 regidx = (bit & 0x60) >> 5;
8401 bit &= 0x1f;
8402 mc_filter[regidx] |= (1 << bit);
8403 }
8404
8405 tw32(MAC_HASH_REG_0, mc_filter[0]);
8406 tw32(MAC_HASH_REG_1, mc_filter[1]);
8407 tw32(MAC_HASH_REG_2, mc_filter[2]);
8408 tw32(MAC_HASH_REG_3, mc_filter[3]);
8409 }
8410
8411 if (rx_mode != tp->rx_mode) {
8412 tp->rx_mode = rx_mode;
8413 tw32_f(MAC_RX_MODE, rx_mode);
8414 udelay(10);
8415 }
8416}
8417
90415477
MC
8418static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
8419{
8420 int i;
8421
8422 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
8423 tp->rss_ind_tbl[i] =
8424 ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
8425}
8426
8427static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8428{
8429 int i;
8430
8431 if (!tg3_flag(tp, SUPPORT_MSIX))
8432 return;
8433
90415477 8434 if (tp->irq_cnt <= 2) {
bcebcc46 8435 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
8436 return;
8437 }
8438
8439 /* Validate table against current IRQ count */
8440 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8441 if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
8442 break;
8443 }
8444
8445 if (i != TG3_RSS_INDIR_TBL_SIZE)
8446 tg3_rss_init_dflt_indir_tbl(tp);
bcebcc46
MC
8447}
8448
90415477 8449static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8450{
8451 int i = 0;
8452 u32 reg = MAC_RSS_INDIR_TBL_0;
8453
8454 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8455 u32 val = tp->rss_ind_tbl[i];
8456 i++;
8457 for (; i % 8; i++) {
8458 val <<= 4;
8459 val |= tp->rss_ind_tbl[i];
8460 }
8461 tw32(reg, val);
8462 reg += 4;
8463 }
8464}
8465
1da177e4 8466/* tp->lock is held. */
8e7a22e3 8467static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8468{
8469 u32 val, rdmac_mode;
8470 int i, err, limit;
8fea32b9 8471 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8472
8473 tg3_disable_ints(tp);
8474
8475 tg3_stop_fw(tp);
8476
8477 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8478
63c3a66f 8479 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8480 tg3_abort_hw(tp, 1);
1da177e4 8481
699c0193
MC
8482 /* Enable MAC control of LPI */
8483 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8484 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8485 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8486 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8487
8488 tw32_f(TG3_CPMU_EEE_CTRL,
8489 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8490
a386b901
MC
8491 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8492 TG3_CPMU_EEEMD_LPI_IN_TX |
8493 TG3_CPMU_EEEMD_LPI_IN_RX |
8494 TG3_CPMU_EEEMD_EEE_ENABLE;
8495
8496 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8497 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8498
63c3a66f 8499 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8500 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8501
8502 tw32_f(TG3_CPMU_EEE_MODE, val);
8503
8504 tw32_f(TG3_CPMU_EEE_DBTMR1,
8505 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8506 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8507
8508 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8509 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8510 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8511 }
8512
603f1173 8513 if (reset_phy)
d4d2c558
MC
8514 tg3_phy_reset(tp);
8515
1da177e4
LT
8516 err = tg3_chip_reset(tp);
8517 if (err)
8518 return err;
8519
8520 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8521
bcb37f6c 8522 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8523 val = tr32(TG3_CPMU_CTRL);
8524 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8525 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8526
8527 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8528 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8529 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8530 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8531
8532 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8533 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8534 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8535 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8536
8537 val = tr32(TG3_CPMU_HST_ACC);
8538 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8539 val |= CPMU_HST_ACC_MACCLK_6_25;
8540 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8541 }
8542
33466d93
MC
8543 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8544 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8545 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8546 PCIE_PWR_MGMT_L1_THRESH_4MS;
8547 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8548
8549 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8550 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8551
8552 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8553
f40386c8
MC
8554 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8555 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8556 }
8557
63c3a66f 8558 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8559 u32 grc_mode = tr32(GRC_MODE);
8560
8561 /* Access the lower 1K of PL PCIE block registers. */
8562 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8563 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8564
8565 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8566 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8567 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8568
8569 tw32(GRC_MODE, grc_mode);
8570 }
8571
55086ad9 8572 if (tg3_flag(tp, 57765_CLASS)) {
5093eedc
MC
8573 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8574 u32 grc_mode = tr32(GRC_MODE);
cea46462 8575
5093eedc
MC
8576 /* Access the lower 1K of PL PCIE block registers. */
8577 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8578 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8579
5093eedc
MC
8580 val = tr32(TG3_PCIE_TLDLPL_PORT +
8581 TG3_PCIE_PL_LO_PHYCTL5);
8582 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8583 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8584
5093eedc
MC
8585 tw32(GRC_MODE, grc_mode);
8586 }
a977dbe8 8587
1ff30a59
MC
8588 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8589 u32 grc_mode = tr32(GRC_MODE);
8590
8591 /* Access the lower 1K of DL PCIE block registers. */
8592 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8593 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8594
8595 val = tr32(TG3_PCIE_TLDLPL_PORT +
8596 TG3_PCIE_DL_LO_FTSMAX);
8597 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8598 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8599 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8600
8601 tw32(GRC_MODE, grc_mode);
8602 }
8603
a977dbe8
MC
8604 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8605 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8606 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8607 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8608 }
8609
1da177e4
LT
8610 /* This works around an issue with Athlon chipsets on
8611 * B3 tigon3 silicon. This bit has no effect on any
8612 * other revision. But do not set this on PCI Express
795d01c5 8613 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8614 */
63c3a66f
JP
8615 if (!tg3_flag(tp, CPMU_PRESENT)) {
8616 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8617 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8618 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8619 }
1da177e4
LT
8620
8621 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8622 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8623 val = tr32(TG3PCI_PCISTATE);
8624 val |= PCISTATE_RETRY_SAME_DMA;
8625 tw32(TG3PCI_PCISTATE, val);
8626 }
8627
63c3a66f 8628 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8629 /* Allow reads and writes to the
8630 * APE register and memory space.
8631 */
8632 val = tr32(TG3PCI_PCISTATE);
8633 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8634 PCISTATE_ALLOW_APE_SHMEM_WR |
8635 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8636 tw32(TG3PCI_PCISTATE, val);
8637 }
8638
1da177e4
LT
8639 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8640 /* Enable some hw fixes. */
8641 val = tr32(TG3PCI_MSI_DATA);
8642 val |= (1 << 26) | (1 << 28) | (1 << 29);
8643 tw32(TG3PCI_MSI_DATA, val);
8644 }
8645
8646 /* Descriptor ring init may make accesses to the
8647 * NIC SRAM area to setup the TX descriptors, so we
8648 * can only do this after the hardware has been
8649 * successfully reset.
8650 */
32d8c572
MC
8651 err = tg3_init_rings(tp);
8652 if (err)
8653 return err;
1da177e4 8654
63c3a66f 8655 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8656 val = tr32(TG3PCI_DMA_RW_CTRL) &
8657 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8658 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8659 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 8660 if (!tg3_flag(tp, 57765_CLASS) &&
0aebff48
MC
8661 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8662 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8663 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8664 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8665 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8666 /* This value is determined during the probe time DMA
8667 * engine test, tg3_test_dma.
8668 */
8669 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8670 }
1da177e4
LT
8671
8672 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8673 GRC_MODE_4X_NIC_SEND_RINGS |
8674 GRC_MODE_NO_TX_PHDR_CSUM |
8675 GRC_MODE_NO_RX_PHDR_CSUM);
8676 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8677
8678 /* Pseudo-header checksum is done by hardware logic and not
8679 * the offload processers, so make the chip do the pseudo-
8680 * header checksums on receive. For transmit it is more
8681 * convenient to do the pseudo-header checksum in software
8682 * as Linux does that on transmit for us in all cases.
8683 */
8684 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8685
8686 tw32(GRC_MODE,
8687 tp->grc_mode |
8688 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8689
8690 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8691 val = tr32(GRC_MISC_CFG);
8692 val &= ~0xff;
8693 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8694 tw32(GRC_MISC_CFG, val);
8695
8696 /* Initialize MBUF/DESC pool. */
63c3a66f 8697 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8698 /* Do nothing. */
8699 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8700 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8701 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8702 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8703 else
8704 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8705 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8706 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8707 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8708 int fw_len;
8709
077f849d 8710 fw_len = tp->fw_len;
1da177e4
LT
8711 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8712 tw32(BUFMGR_MB_POOL_ADDR,
8713 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8714 tw32(BUFMGR_MB_POOL_SIZE,
8715 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8716 }
1da177e4 8717
0f893dc6 8718 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8719 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8720 tp->bufmgr_config.mbuf_read_dma_low_water);
8721 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8722 tp->bufmgr_config.mbuf_mac_rx_low_water);
8723 tw32(BUFMGR_MB_HIGH_WATER,
8724 tp->bufmgr_config.mbuf_high_water);
8725 } else {
8726 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8727 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8728 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8729 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8730 tw32(BUFMGR_MB_HIGH_WATER,
8731 tp->bufmgr_config.mbuf_high_water_jumbo);
8732 }
8733 tw32(BUFMGR_DMA_LOW_WATER,
8734 tp->bufmgr_config.dma_low_water);
8735 tw32(BUFMGR_DMA_HIGH_WATER,
8736 tp->bufmgr_config.dma_high_water);
8737
d309a46e
MC
8738 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8739 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8740 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8741 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8742 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8743 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8744 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8745 tw32(BUFMGR_MODE, val);
1da177e4
LT
8746 for (i = 0; i < 2000; i++) {
8747 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8748 break;
8749 udelay(10);
8750 }
8751 if (i >= 2000) {
05dbe005 8752 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8753 return -ENODEV;
8754 }
8755
eb07a940
MC
8756 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8757 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8758
eb07a940 8759 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8760
8761 /* Initialize TG3_BDINFO's at:
8762 * RCVDBDI_STD_BD: standard eth size rx ring
8763 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8764 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8765 *
8766 * like so:
8767 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8768 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8769 * ring attribute flags
8770 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8771 *
8772 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8773 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8774 *
8775 * The size of each ring is fixed in the firmware, but the location is
8776 * configurable.
8777 */
8778 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8779 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8780 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8781 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8782 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8783 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8784 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8785
fdb72b38 8786 /* Disable the mini ring */
63c3a66f 8787 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8788 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8789 BDINFO_FLAGS_DISABLED);
8790
fdb72b38
MC
8791 /* Program the jumbo buffer descriptor ring control
8792 * blocks on those devices that have them.
8793 */
a0512944 8794 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8795 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8796
63c3a66f 8797 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8798 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8799 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8800 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8801 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8802 val = TG3_RX_JMB_RING_SIZE(tp) <<
8803 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8804 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8805 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8806 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
55086ad9 8807 tg3_flag(tp, 57765_CLASS))
87668d35
MC
8808 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8809 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8810 } else {
8811 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8812 BDINFO_FLAGS_DISABLED);
8813 }
8814
63c3a66f 8815 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8816 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8817 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8818 val |= (TG3_RX_STD_DMA_SZ << 2);
8819 } else
04380d40 8820 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8821 } else
de9f5230 8822 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8823
8824 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8825
411da640 8826 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8827 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8828
63c3a66f
JP
8829 tpr->rx_jmb_prod_idx =
8830 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8831 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8832
2d31ecaf
MC
8833 tg3_rings_reset(tp);
8834
1da177e4 8835 /* Initialize MAC address and backoff seed. */
986e0aeb 8836 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8837
8838 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8839 tw32(MAC_RX_MTU_SIZE,
8840 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8841
8842 /* The slot time is changed by tg3_setup_phy if we
8843 * run at gigabit with half duplex.
8844 */
f2096f94
MC
8845 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8846 (6 << TX_LENGTHS_IPG_SHIFT) |
8847 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8848
8849 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8850 val |= tr32(MAC_TX_LENGTHS) &
8851 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8852 TX_LENGTHS_CNT_DWN_VAL_MSK);
8853
8854 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8855
8856 /* Receive rules. */
8857 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8858 tw32(RCVLPC_CONFIG, 0x0181);
8859
8860 /* Calculate RDMAC_MODE setting early, we need it to determine
8861 * the RCVLPC_STATE_ENABLE mask.
8862 */
8863 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8864 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8865 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8866 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8867 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8868
deabaac8 8869 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8870 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8871
57e6983c 8872 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8873 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8874 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8875 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8876 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8877 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8878
c5908939
MC
8879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8880 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8881 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8882 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8883 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8884 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8885 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8886 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8887 }
8888 }
8889
63c3a66f 8890 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8891 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8892
63c3a66f
JP
8893 if (tg3_flag(tp, HW_TSO_1) ||
8894 tg3_flag(tp, HW_TSO_2) ||
8895 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8896 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8897
108a6c16 8898 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8899 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8900 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8901 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8902
f2096f94
MC
8903 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8904 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8905
41a8a7ee
MC
8906 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8907 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8908 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8909 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8910 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8911 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8912 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8913 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8914 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8915 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8916 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8917 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8918 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8919 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8920 }
41a8a7ee
MC
8921 tw32(TG3_RDMA_RSRVCTRL_REG,
8922 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8923 }
8924
d78b59f5
MC
8925 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8926 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8927 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8928 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8929 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8930 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8931 }
8932
1da177e4 8933 /* Receive/send statistics. */
63c3a66f 8934 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8935 val = tr32(RCVLPC_STATS_ENABLE);
8936 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8937 tw32(RCVLPC_STATS_ENABLE, val);
8938 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8939 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8940 val = tr32(RCVLPC_STATS_ENABLE);
8941 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8942 tw32(RCVLPC_STATS_ENABLE, val);
8943 } else {
8944 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8945 }
8946 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8947 tw32(SNDDATAI_STATSENAB, 0xffffff);
8948 tw32(SNDDATAI_STATSCTRL,
8949 (SNDDATAI_SCTRL_ENABLE |
8950 SNDDATAI_SCTRL_FASTUPD));
8951
8952 /* Setup host coalescing engine. */
8953 tw32(HOSTCC_MODE, 0);
8954 for (i = 0; i < 2000; i++) {
8955 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8956 break;
8957 udelay(10);
8958 }
8959
d244c892 8960 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8961
63c3a66f 8962 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8963 /* Status/statistics block address. See tg3_timer,
8964 * the tg3_periodic_fetch_stats call there, and
8965 * tg3_get_stats to see how this works for 5705/5750 chips.
8966 */
1da177e4
LT
8967 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8968 ((u64) tp->stats_mapping >> 32));
8969 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8970 ((u64) tp->stats_mapping & 0xffffffff));
8971 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8972
1da177e4 8973 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8974
8975 /* Clear statistics and status block memory areas */
8976 for (i = NIC_SRAM_STATS_BLK;
8977 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8978 i += sizeof(u32)) {
8979 tg3_write_mem(tp, i, 0);
8980 udelay(40);
8981 }
1da177e4
LT
8982 }
8983
8984 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8985
8986 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8987 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8988 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8989 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8990
f07e9af3
MC
8991 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8992 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8993 /* reset to prevent losing 1st rx packet intermittently */
8994 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8995 udelay(10);
8996 }
8997
3bda1258 8998 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8999 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
9000 MAC_MODE_FHDE_ENABLE;
9001 if (tg3_flag(tp, ENABLE_APE))
9002 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 9003 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 9004 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
9005 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
9006 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
9007 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
9008 udelay(40);
9009
314fba34 9010 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 9011 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
9012 * register to preserve the GPIO settings for LOMs. The GPIOs,
9013 * whether used as inputs or outputs, are set by boot code after
9014 * reset.
9015 */
63c3a66f 9016 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
9017 u32 gpio_mask;
9018
9d26e213
MC
9019 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
9020 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
9021 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
9022
9023 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
9024 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
9025 GRC_LCLCTRL_GPIO_OUTPUT3;
9026
af36e6b6
MC
9027 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
9028 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
9029
aaf84465 9030 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
9031 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
9032
9033 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 9034 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
9035 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
9036 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 9037 }
1da177e4
LT
9038 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9039 udelay(100);
9040
c3b5003b 9041 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 9042 val = tr32(MSGINT_MODE);
c3b5003b
MC
9043 val |= MSGINT_MODE_ENABLE;
9044 if (tp->irq_cnt > 1)
9045 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9046 if (!tg3_flag(tp, 1SHOT_MSI))
9047 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
9048 tw32(MSGINT_MODE, val);
9049 }
9050
63c3a66f 9051 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9052 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
9053 udelay(40);
9054 }
9055
9056 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
9057 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
9058 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
9059 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
9060 WDMAC_MODE_LNGREAD_ENAB);
9061
c5908939
MC
9062 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
9063 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 9064 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
9065 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
9066 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
9067 /* nothing */
9068 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9069 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9070 val |= WDMAC_MODE_RX_ACCEL;
9071 }
9072 }
9073
d9ab5ad1 9074 /* Enable host coalescing bug fix */
63c3a66f 9075 if (tg3_flag(tp, 5755_PLUS))
f51f3562 9076 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 9077
788a035e
MC
9078 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
9079 val |= WDMAC_MODE_BURST_ALL_DATA;
9080
1da177e4
LT
9081 tw32_f(WDMAC_MODE, val);
9082 udelay(40);
9083
63c3a66f 9084 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
9085 u16 pcix_cmd;
9086
9087 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9088 &pcix_cmd);
1da177e4 9089 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
9090 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
9091 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9092 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
9093 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
9094 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9095 }
9974a356
MC
9096 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9097 pcix_cmd);
1da177e4
LT
9098 }
9099
9100 tw32_f(RDMAC_MODE, rdmac_mode);
9101 udelay(40);
9102
9103 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 9104 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 9105 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
9106
9107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
9108 tw32(SNDDATAC_MODE,
9109 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
9110 else
9111 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
9112
1da177e4
LT
9113 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
9114 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 9115 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 9116 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
9117 val |= RCVDBDI_MODE_LRG_RING_SZ;
9118 tw32(RCVDBDI_MODE, val);
1da177e4 9119 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
9120 if (tg3_flag(tp, HW_TSO_1) ||
9121 tg3_flag(tp, HW_TSO_2) ||
9122 tg3_flag(tp, HW_TSO_3))
1da177e4 9123 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 9124 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 9125 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
9126 val |= SNDBDI_MODE_MULTI_TXQ_EN;
9127 tw32(SNDBDI_MODE, val);
1da177e4
LT
9128 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
9129
9130 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9131 err = tg3_load_5701_a0_firmware_fix(tp);
9132 if (err)
9133 return err;
9134 }
9135
63c3a66f 9136 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9137 err = tg3_load_tso_firmware(tp);
9138 if (err)
9139 return err;
9140 }
1da177e4
LT
9141
9142 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 9143
63c3a66f 9144 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
9145 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
9146 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
9147
9148 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
9149 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
9150 tp->tx_mode &= ~val;
9151 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
9152 }
9153
1da177e4
LT
9154 tw32_f(MAC_TX_MODE, tp->tx_mode);
9155 udelay(100);
9156
63c3a66f 9157 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 9158 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
9159
9160 /* Setup the "secret" hash key. */
9161 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
9162 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
9163 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
9164 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
9165 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
9166 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
9167 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
9168 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
9169 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
9170 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
9171 }
9172
1da177e4 9173 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 9174 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
9175 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
9176
63c3a66f 9177 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
9178 tp->rx_mode |= RX_MODE_RSS_ENABLE |
9179 RX_MODE_RSS_ITBL_HASH_BITS_7 |
9180 RX_MODE_RSS_IPV6_HASH_EN |
9181 RX_MODE_RSS_TCP_IPV6_HASH_EN |
9182 RX_MODE_RSS_IPV4_HASH_EN |
9183 RX_MODE_RSS_TCP_IPV4_HASH_EN;
9184
1da177e4
LT
9185 tw32_f(MAC_RX_MODE, tp->rx_mode);
9186 udelay(10);
9187
1da177e4
LT
9188 tw32(MAC_LED_CTRL, tp->led_ctrl);
9189
9190 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 9191 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
9192 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9193 udelay(10);
9194 }
9195 tw32_f(MAC_RX_MODE, tp->rx_mode);
9196 udelay(10);
9197
f07e9af3 9198 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 9199 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 9200 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
9201 /* Set drive transmission level to 1.2V */
9202 /* only if the signal pre-emphasis bit is not set */
9203 val = tr32(MAC_SERDES_CFG);
9204 val &= 0xfffff000;
9205 val |= 0x880;
9206 tw32(MAC_SERDES_CFG, val);
9207 }
9208 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
9209 tw32(MAC_SERDES_CFG, 0x616000);
9210 }
9211
9212 /* Prevent chip from dropping frames when flow control
9213 * is enabled.
9214 */
55086ad9 9215 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
9216 val = 1;
9217 else
9218 val = 2;
9219 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
9220
9221 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 9222 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9223 /* Use hardware link auto-negotiation */
63c3a66f 9224 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9225 }
9226
f07e9af3 9227 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9228 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9229 u32 tmp;
9230
9231 tmp = tr32(SERDES_RX_CTRL);
9232 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9233 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9234 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9235 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9236 }
9237
63c3a66f 9238 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 9239 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 9240 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 9241
dd477003
MC
9242 err = tg3_setup_phy(tp, 0);
9243 if (err)
9244 return err;
1da177e4 9245
f07e9af3
MC
9246 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9247 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9248 u32 tmp;
9249
9250 /* Clear CRC stats. */
9251 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9252 tg3_writephy(tp, MII_TG3_TEST1,
9253 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9254 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9255 }
1da177e4
LT
9256 }
9257 }
9258
9259 __tg3_set_rx_mode(tp->dev);
9260
9261 /* Initialize receive rules. */
9262 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9263 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9264 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9265 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9266
63c3a66f 9267 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9268 limit = 8;
9269 else
9270 limit = 16;
63c3a66f 9271 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9272 limit -= 4;
9273 switch (limit) {
9274 case 16:
9275 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9276 case 15:
9277 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9278 case 14:
9279 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9280 case 13:
9281 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9282 case 12:
9283 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9284 case 11:
9285 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9286 case 10:
9287 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9288 case 9:
9289 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9290 case 8:
9291 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9292 case 7:
9293 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9294 case 6:
9295 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9296 case 5:
9297 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9298 case 4:
9299 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9300 case 3:
9301 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9302 case 2:
9303 case 1:
9304
9305 default:
9306 break;
855e1111 9307 }
1da177e4 9308
63c3a66f 9309 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9310 /* Write our heartbeat update interval to APE. */
9311 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9312 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9313
1da177e4
LT
9314 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9315
1da177e4
LT
9316 return 0;
9317}
9318
9319/* Called at device open time to get the chip ready for
9320 * packet processing. Invoked with tp->lock held.
9321 */
8e7a22e3 9322static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9323{
1da177e4
LT
9324 tg3_switch_clocks(tp);
9325
9326 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9327
2f751b67 9328 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9329}
9330
ebf3312e
MC
9331/* Restart hardware after configuration changes, self-test, etc.
9332 * Invoked with tp->lock held.
9333 */
9334static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
9335 __releases(tp->lock)
9336 __acquires(tp->lock)
9337{
9338 int err;
9339
9340 err = tg3_init_hw(tp, reset_phy);
9341 if (err) {
9342 netdev_err(tp->dev,
9343 "Failed to re-initialize device, aborting\n");
9344 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9345 tg3_full_unlock(tp);
9346 del_timer_sync(&tp->timer);
9347 tp->irq_sync = 0;
9348 tg3_napi_enable(tp);
9349 dev_close(tp->dev);
9350 tg3_full_lock(tp, 0);
9351 }
9352 return err;
9353}
9354
9a21fb8f
MC
9355static void tg3_reset_task(struct work_struct *work)
9356{
9357 struct tg3 *tp = container_of(work, struct tg3, reset_task);
9358 int err;
9359
9360 tg3_full_lock(tp, 0);
9361
9362 if (!netif_running(tp->dev)) {
9363 tg3_flag_clear(tp, RESET_TASK_PENDING);
9364 tg3_full_unlock(tp);
9365 return;
9366 }
9367
9368 tg3_full_unlock(tp);
9369
9370 tg3_phy_stop(tp);
9371
9372 tg3_netif_stop(tp);
9373
9374 tg3_full_lock(tp, 1);
9375
9376 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
9377 tp->write32_tx_mbox = tg3_write32_tx_mbox;
9378 tp->write32_rx_mbox = tg3_write_flush_reg32;
9379 tg3_flag_set(tp, MBOX_WRITE_REORDER);
9380 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
9381 }
9382
9383 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
9384 err = tg3_init_hw(tp, 1);
9385 if (err)
9386 goto out;
9387
9388 tg3_netif_start(tp);
9389
9390out:
9391 tg3_full_unlock(tp);
9392
9393 if (!err)
9394 tg3_phy_start(tp);
9395
9396 tg3_flag_clear(tp, RESET_TASK_PENDING);
9397}
9398
1da177e4
LT
9399#define TG3_STAT_ADD32(PSTAT, REG) \
9400do { u32 __val = tr32(REG); \
9401 (PSTAT)->low += __val; \
9402 if ((PSTAT)->low < __val) \
9403 (PSTAT)->high += 1; \
9404} while (0)
9405
9406static void tg3_periodic_fetch_stats(struct tg3 *tp)
9407{
9408 struct tg3_hw_stats *sp = tp->hw_stats;
9409
9410 if (!netif_carrier_ok(tp->dev))
9411 return;
9412
9413 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9414 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9415 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9416 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9417 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9418 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9419 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9420 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9421 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9422 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9423 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9424 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9425 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9426
9427 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9428 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9429 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9430 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9431 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9432 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9433 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9434 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9435 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9436 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9437 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9438 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9439 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9440 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9441
9442 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9443 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9444 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9445 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9446 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9447 } else {
9448 u32 val = tr32(HOSTCC_FLOW_ATTN);
9449 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9450 if (val) {
9451 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9452 sp->rx_discards.low += val;
9453 if (sp->rx_discards.low < val)
9454 sp->rx_discards.high += 1;
9455 }
9456 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9457 }
463d305b 9458 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9459}
9460
0e6cf6a9
MC
9461static void tg3_chk_missed_msi(struct tg3 *tp)
9462{
9463 u32 i;
9464
9465 for (i = 0; i < tp->irq_cnt; i++) {
9466 struct tg3_napi *tnapi = &tp->napi[i];
9467
9468 if (tg3_has_work(tnapi)) {
9469 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9470 tnapi->last_tx_cons == tnapi->tx_cons) {
9471 if (tnapi->chk_msi_cnt < 1) {
9472 tnapi->chk_msi_cnt++;
9473 return;
9474 }
7f230735 9475 tg3_msi(0, tnapi);
0e6cf6a9
MC
9476 }
9477 }
9478 tnapi->chk_msi_cnt = 0;
9479 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9480 tnapi->last_tx_cons = tnapi->tx_cons;
9481 }
9482}
9483
1da177e4
LT
9484static void tg3_timer(unsigned long __opaque)
9485{
9486 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9487
5b190624 9488 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9489 goto restart_timer;
9490
f47c11ee 9491 spin_lock(&tp->lock);
1da177e4 9492
0e6cf6a9 9493 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
55086ad9 9494 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
9495 tg3_chk_missed_msi(tp);
9496
63c3a66f 9497 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9498 /* All of this garbage is because when using non-tagged
9499 * IRQ status the mailbox/status_block protocol the chip
9500 * uses with the cpu is race prone.
9501 */
898a56f8 9502 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9503 tw32(GRC_LOCAL_CTRL,
9504 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9505 } else {
9506 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9507 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9508 }
1da177e4 9509
fac9b83e 9510 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9511 spin_unlock(&tp->lock);
db219973 9512 tg3_reset_task_schedule(tp);
5b190624 9513 goto restart_timer;
fac9b83e 9514 }
1da177e4
LT
9515 }
9516
1da177e4
LT
9517 /* This part only runs once per second. */
9518 if (!--tp->timer_counter) {
63c3a66f 9519 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9520 tg3_periodic_fetch_stats(tp);
9521
b0c5943f
MC
9522 if (tp->setlpicnt && !--tp->setlpicnt)
9523 tg3_phy_eee_enable(tp);
52b02d04 9524
63c3a66f 9525 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9526 u32 mac_stat;
9527 int phy_event;
9528
9529 mac_stat = tr32(MAC_STATUS);
9530
9531 phy_event = 0;
f07e9af3 9532 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9533 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9534 phy_event = 1;
9535 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9536 phy_event = 1;
9537
9538 if (phy_event)
9539 tg3_setup_phy(tp, 0);
63c3a66f 9540 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9541 u32 mac_stat = tr32(MAC_STATUS);
9542 int need_setup = 0;
9543
9544 if (netif_carrier_ok(tp->dev) &&
9545 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9546 need_setup = 1;
9547 }
be98da6a 9548 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9549 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9550 MAC_STATUS_SIGNAL_DET))) {
9551 need_setup = 1;
9552 }
9553 if (need_setup) {
3d3ebe74
MC
9554 if (!tp->serdes_counter) {
9555 tw32_f(MAC_MODE,
9556 (tp->mac_mode &
9557 ~MAC_MODE_PORT_MODE_MASK));
9558 udelay(40);
9559 tw32_f(MAC_MODE, tp->mac_mode);
9560 udelay(40);
9561 }
1da177e4
LT
9562 tg3_setup_phy(tp, 0);
9563 }
f07e9af3 9564 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9565 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9566 tg3_serdes_parallel_detect(tp);
57d8b880 9567 }
1da177e4
LT
9568
9569 tp->timer_counter = tp->timer_multiplier;
9570 }
9571
130b8e4d
MC
9572 /* Heartbeat is only sent once every 2 seconds.
9573 *
9574 * The heartbeat is to tell the ASF firmware that the host
9575 * driver is still alive. In the event that the OS crashes,
9576 * ASF needs to reset the hardware to free up the FIFO space
9577 * that may be filled with rx packets destined for the host.
9578 * If the FIFO is full, ASF will no longer function properly.
9579 *
9580 * Unintended resets have been reported on real time kernels
9581 * where the timer doesn't run on time. Netpoll will also have
9582 * same problem.
9583 *
9584 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9585 * to check the ring condition when the heartbeat is expiring
9586 * before doing the reset. This will prevent most unintended
9587 * resets.
9588 */
1da177e4 9589 if (!--tp->asf_counter) {
63c3a66f 9590 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9591 tg3_wait_for_event_ack(tp);
9592
bbadf503 9593 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9594 FWCMD_NICDRV_ALIVE3);
bbadf503 9595 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9596 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9597 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9598
9599 tg3_generate_fw_event(tp);
1da177e4
LT
9600 }
9601 tp->asf_counter = tp->asf_multiplier;
9602 }
9603
f47c11ee 9604 spin_unlock(&tp->lock);
1da177e4 9605
f475f163 9606restart_timer:
1da177e4
LT
9607 tp->timer.expires = jiffies + tp->timer_offset;
9608 add_timer(&tp->timer);
9609}
9610
4f125f42 9611static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9612{
7d12e780 9613 irq_handler_t fn;
fcfa0a32 9614 unsigned long flags;
4f125f42
MC
9615 char *name;
9616 struct tg3_napi *tnapi = &tp->napi[irq_num];
9617
9618 if (tp->irq_cnt == 1)
9619 name = tp->dev->name;
9620 else {
9621 name = &tnapi->irq_lbl[0];
9622 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9623 name[IFNAMSIZ-1] = 0;
9624 }
fcfa0a32 9625
63c3a66f 9626 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9627 fn = tg3_msi;
63c3a66f 9628 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9629 fn = tg3_msi_1shot;
ab392d2d 9630 flags = 0;
fcfa0a32
MC
9631 } else {
9632 fn = tg3_interrupt;
63c3a66f 9633 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9634 fn = tg3_interrupt_tagged;
ab392d2d 9635 flags = IRQF_SHARED;
fcfa0a32 9636 }
4f125f42
MC
9637
9638 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9639}
9640
7938109f
MC
9641static int tg3_test_interrupt(struct tg3 *tp)
9642{
09943a18 9643 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9644 struct net_device *dev = tp->dev;
b16250e3 9645 int err, i, intr_ok = 0;
f6eb9b1f 9646 u32 val;
7938109f 9647
d4bc3927
MC
9648 if (!netif_running(dev))
9649 return -ENODEV;
9650
7938109f
MC
9651 tg3_disable_ints(tp);
9652
4f125f42 9653 free_irq(tnapi->irq_vec, tnapi);
7938109f 9654
f6eb9b1f
MC
9655 /*
9656 * Turn off MSI one shot mode. Otherwise this test has no
9657 * observable way to know whether the interrupt was delivered.
9658 */
3aa1cdf8 9659 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9660 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9661 tw32(MSGINT_MODE, val);
9662 }
9663
4f125f42 9664 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 9665 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
9666 if (err)
9667 return err;
9668
898a56f8 9669 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9670 tg3_enable_ints(tp);
9671
9672 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9673 tnapi->coal_now);
7938109f
MC
9674
9675 for (i = 0; i < 5; i++) {
b16250e3
MC
9676 u32 int_mbox, misc_host_ctrl;
9677
898a56f8 9678 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9679 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9680
9681 if ((int_mbox != 0) ||
9682 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9683 intr_ok = 1;
7938109f 9684 break;
b16250e3
MC
9685 }
9686
3aa1cdf8
MC
9687 if (tg3_flag(tp, 57765_PLUS) &&
9688 tnapi->hw_status->status_tag != tnapi->last_tag)
9689 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9690
7938109f
MC
9691 msleep(10);
9692 }
9693
9694 tg3_disable_ints(tp);
9695
4f125f42 9696 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9697
4f125f42 9698 err = tg3_request_irq(tp, 0);
7938109f
MC
9699
9700 if (err)
9701 return err;
9702
f6eb9b1f
MC
9703 if (intr_ok) {
9704 /* Reenable MSI one shot mode. */
5b39de91 9705 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9706 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9707 tw32(MSGINT_MODE, val);
9708 }
7938109f 9709 return 0;
f6eb9b1f 9710 }
7938109f
MC
9711
9712 return -EIO;
9713}
9714
9715/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9716 * successfully restored
9717 */
9718static int tg3_test_msi(struct tg3 *tp)
9719{
7938109f
MC
9720 int err;
9721 u16 pci_cmd;
9722
63c3a66f 9723 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9724 return 0;
9725
9726 /* Turn off SERR reporting in case MSI terminates with Master
9727 * Abort.
9728 */
9729 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9730 pci_write_config_word(tp->pdev, PCI_COMMAND,
9731 pci_cmd & ~PCI_COMMAND_SERR);
9732
9733 err = tg3_test_interrupt(tp);
9734
9735 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9736
9737 if (!err)
9738 return 0;
9739
9740 /* other failures */
9741 if (err != -EIO)
9742 return err;
9743
9744 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9745 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9746 "to INTx mode. Please report this failure to the PCI "
9747 "maintainer and include system chipset information\n");
7938109f 9748
4f125f42 9749 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9750
7938109f
MC
9751 pci_disable_msi(tp->pdev);
9752
63c3a66f 9753 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9754 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9755
4f125f42 9756 err = tg3_request_irq(tp, 0);
7938109f
MC
9757 if (err)
9758 return err;
9759
9760 /* Need to reset the chip because the MSI cycle may have terminated
9761 * with Master Abort.
9762 */
f47c11ee 9763 tg3_full_lock(tp, 1);
7938109f 9764
944d980e 9765 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9766 err = tg3_init_hw(tp, 1);
7938109f 9767
f47c11ee 9768 tg3_full_unlock(tp);
7938109f
MC
9769
9770 if (err)
4f125f42 9771 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9772
9773 return err;
9774}
9775
9e9fd12d
MC
9776static int tg3_request_firmware(struct tg3 *tp)
9777{
9778 const __be32 *fw_data;
9779
9780 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9781 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9782 tp->fw_needed);
9e9fd12d
MC
9783 return -ENOENT;
9784 }
9785
9786 fw_data = (void *)tp->fw->data;
9787
9788 /* Firmware blob starts with version numbers, followed by
9789 * start address and _full_ length including BSS sections
9790 * (which must be longer than the actual data, of course
9791 */
9792
9793 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9794 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9795 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9796 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9797 release_firmware(tp->fw);
9798 tp->fw = NULL;
9799 return -EINVAL;
9800 }
9801
9802 /* We no longer need firmware; we have it. */
9803 tp->fw_needed = NULL;
9804 return 0;
9805}
9806
679563f4
MC
9807static bool tg3_enable_msix(struct tg3 *tp)
9808{
c3b5003b 9809 int i, rc;
679563f4
MC
9810 struct msix_entry msix_ent[tp->irq_max];
9811
c3b5003b
MC
9812 tp->irq_cnt = num_online_cpus();
9813 if (tp->irq_cnt > 1) {
9814 /* We want as many rx rings enabled as there are cpus.
9815 * In multiqueue MSI-X mode, the first MSI-X vector
9816 * only deals with link interrupts, etc, so we add
9817 * one to the number of vectors we are requesting.
9818 */
9819 tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
9820 }
679563f4
MC
9821
9822 for (i = 0; i < tp->irq_max; i++) {
9823 msix_ent[i].entry = i;
9824 msix_ent[i].vector = 0;
9825 }
9826
9827 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9828 if (rc < 0) {
9829 return false;
9830 } else if (rc != 0) {
679563f4
MC
9831 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9832 return false;
05dbe005
JP
9833 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9834 tp->irq_cnt, rc);
679563f4
MC
9835 tp->irq_cnt = rc;
9836 }
9837
9838 for (i = 0; i < tp->irq_max; i++)
9839 tp->napi[i].irq_vec = msix_ent[i].vector;
9840
2ddaad39
BH
9841 netif_set_real_num_tx_queues(tp->dev, 1);
9842 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9843 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9844 pci_disable_msix(tp->pdev);
9845 return false;
9846 }
b92b9040
MC
9847
9848 if (tp->irq_cnt > 1) {
63c3a66f 9849 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9850
9851 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9852 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9853 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9854 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9855 }
9856 }
2430b031 9857
679563f4
MC
9858 return true;
9859}
9860
07b0173c
MC
9861static void tg3_ints_init(struct tg3 *tp)
9862{
63c3a66f
JP
9863 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9864 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9865 /* All MSI supporting chips should support tagged
9866 * status. Assert that this is the case.
9867 */
5129c3a3
MC
9868 netdev_warn(tp->dev,
9869 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9870 goto defcfg;
07b0173c 9871 }
4f125f42 9872
63c3a66f
JP
9873 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9874 tg3_flag_set(tp, USING_MSIX);
9875 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9876 tg3_flag_set(tp, USING_MSI);
679563f4 9877
63c3a66f 9878 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9879 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9880 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9881 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9882 if (!tg3_flag(tp, 1SHOT_MSI))
9883 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9884 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9885 }
9886defcfg:
63c3a66f 9887 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9888 tp->irq_cnt = 1;
9889 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9890 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9891 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9892 }
07b0173c
MC
9893}
9894
9895static void tg3_ints_fini(struct tg3 *tp)
9896{
63c3a66f 9897 if (tg3_flag(tp, USING_MSIX))
679563f4 9898 pci_disable_msix(tp->pdev);
63c3a66f 9899 else if (tg3_flag(tp, USING_MSI))
679563f4 9900 pci_disable_msi(tp->pdev);
63c3a66f
JP
9901 tg3_flag_clear(tp, USING_MSI);
9902 tg3_flag_clear(tp, USING_MSIX);
9903 tg3_flag_clear(tp, ENABLE_RSS);
9904 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9905}
9906
1da177e4
LT
9907static int tg3_open(struct net_device *dev)
9908{
9909 struct tg3 *tp = netdev_priv(dev);
4f125f42 9910 int i, err;
1da177e4 9911
9e9fd12d
MC
9912 if (tp->fw_needed) {
9913 err = tg3_request_firmware(tp);
9914 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9915 if (err)
9916 return err;
9917 } else if (err) {
05dbe005 9918 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9919 tg3_flag_clear(tp, TSO_CAPABLE);
9920 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9921 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9922 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9923 }
9924 }
9925
c49a1561
MC
9926 netif_carrier_off(tp->dev);
9927
c866b7ea 9928 err = tg3_power_up(tp);
2f751b67 9929 if (err)
bc1c7567 9930 return err;
2f751b67
MC
9931
9932 tg3_full_lock(tp, 0);
bc1c7567 9933
1da177e4 9934 tg3_disable_ints(tp);
63c3a66f 9935 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9936
f47c11ee 9937 tg3_full_unlock(tp);
1da177e4 9938
679563f4
MC
9939 /*
9940 * Setup interrupts first so we know how
9941 * many NAPI resources to allocate
9942 */
9943 tg3_ints_init(tp);
9944
90415477 9945 tg3_rss_check_indir_tbl(tp);
bcebcc46 9946
1da177e4
LT
9947 /* The placement of this call is tied
9948 * to the setup and use of Host TX descriptors.
9949 */
9950 err = tg3_alloc_consistent(tp);
9951 if (err)
679563f4 9952 goto err_out1;
88b06bc2 9953
66cfd1bd
MC
9954 tg3_napi_init(tp);
9955
fed97810 9956 tg3_napi_enable(tp);
1da177e4 9957
4f125f42
MC
9958 for (i = 0; i < tp->irq_cnt; i++) {
9959 struct tg3_napi *tnapi = &tp->napi[i];
9960 err = tg3_request_irq(tp, i);
9961 if (err) {
5bc09186
MC
9962 for (i--; i >= 0; i--) {
9963 tnapi = &tp->napi[i];
4f125f42 9964 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
9965 }
9966 goto err_out2;
4f125f42
MC
9967 }
9968 }
1da177e4 9969
f47c11ee 9970 tg3_full_lock(tp, 0);
1da177e4 9971
8e7a22e3 9972 err = tg3_init_hw(tp, 1);
1da177e4 9973 if (err) {
944d980e 9974 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9975 tg3_free_rings(tp);
9976 } else {
0e6cf6a9 9977 if (tg3_flag(tp, TAGGED_STATUS) &&
55086ad9
MC
9978 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9979 !tg3_flag(tp, 57765_CLASS))
fac9b83e
DM
9980 tp->timer_offset = HZ;
9981 else
9982 tp->timer_offset = HZ / 10;
9983
9984 BUG_ON(tp->timer_offset > HZ);
9985 tp->timer_counter = tp->timer_multiplier =
9986 (HZ / tp->timer_offset);
9987 tp->asf_counter = tp->asf_multiplier =
28fbef78 9988 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9989
9990 init_timer(&tp->timer);
9991 tp->timer.expires = jiffies + tp->timer_offset;
9992 tp->timer.data = (unsigned long) tp;
9993 tp->timer.function = tg3_timer;
1da177e4
LT
9994 }
9995
f47c11ee 9996 tg3_full_unlock(tp);
1da177e4 9997
07b0173c 9998 if (err)
679563f4 9999 goto err_out3;
1da177e4 10000
63c3a66f 10001 if (tg3_flag(tp, USING_MSI)) {
7938109f 10002 err = tg3_test_msi(tp);
fac9b83e 10003
7938109f 10004 if (err) {
f47c11ee 10005 tg3_full_lock(tp, 0);
944d980e 10006 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 10007 tg3_free_rings(tp);
f47c11ee 10008 tg3_full_unlock(tp);
7938109f 10009
679563f4 10010 goto err_out2;
7938109f 10011 }
fcfa0a32 10012
63c3a66f 10013 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 10014 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 10015
f6eb9b1f
MC
10016 tw32(PCIE_TRANSACTION_CFG,
10017 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 10018 }
7938109f
MC
10019 }
10020
b02fd9e3
MC
10021 tg3_phy_start(tp);
10022
f47c11ee 10023 tg3_full_lock(tp, 0);
1da177e4 10024
7938109f 10025 add_timer(&tp->timer);
63c3a66f 10026 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
10027 tg3_enable_ints(tp);
10028
f47c11ee 10029 tg3_full_unlock(tp);
1da177e4 10030
fe5f5787 10031 netif_tx_start_all_queues(dev);
1da177e4 10032
06c03c02
MB
10033 /*
10034 * Reset loopback feature if it was turned on while the device was down
10035 * make sure that it's installed properly now.
10036 */
10037 if (dev->features & NETIF_F_LOOPBACK)
10038 tg3_set_loopback(dev, dev->features);
10039
1da177e4 10040 return 0;
07b0173c 10041
679563f4 10042err_out3:
4f125f42
MC
10043 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10044 struct tg3_napi *tnapi = &tp->napi[i];
10045 free_irq(tnapi->irq_vec, tnapi);
10046 }
07b0173c 10047
679563f4 10048err_out2:
fed97810 10049 tg3_napi_disable(tp);
66cfd1bd 10050 tg3_napi_fini(tp);
07b0173c 10051 tg3_free_consistent(tp);
679563f4
MC
10052
10053err_out1:
10054 tg3_ints_fini(tp);
cd0d7228
MC
10055 tg3_frob_aux_power(tp, false);
10056 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 10057 return err;
1da177e4
LT
10058}
10059
1da177e4
LT
10060static int tg3_close(struct net_device *dev)
10061{
4f125f42 10062 int i;
1da177e4
LT
10063 struct tg3 *tp = netdev_priv(dev);
10064
fed97810 10065 tg3_napi_disable(tp);
db219973 10066 tg3_reset_task_cancel(tp);
7faa006f 10067
fe5f5787 10068 netif_tx_stop_all_queues(dev);
1da177e4
LT
10069
10070 del_timer_sync(&tp->timer);
10071
24bb4fb6
MC
10072 tg3_phy_stop(tp);
10073
f47c11ee 10074 tg3_full_lock(tp, 1);
1da177e4
LT
10075
10076 tg3_disable_ints(tp);
10077
944d980e 10078 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10079 tg3_free_rings(tp);
63c3a66f 10080 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 10081
f47c11ee 10082 tg3_full_unlock(tp);
1da177e4 10083
4f125f42
MC
10084 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10085 struct tg3_napi *tnapi = &tp->napi[i];
10086 free_irq(tnapi->irq_vec, tnapi);
10087 }
07b0173c
MC
10088
10089 tg3_ints_fini(tp);
1da177e4 10090
92feeabf
MC
10091 /* Clear stats across close / open calls */
10092 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
10093 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 10094
66cfd1bd
MC
10095 tg3_napi_fini(tp);
10096
1da177e4
LT
10097 tg3_free_consistent(tp);
10098
c866b7ea 10099 tg3_power_down(tp);
bc1c7567
MC
10100
10101 netif_carrier_off(tp->dev);
10102
1da177e4
LT
10103 return 0;
10104}
10105
511d2224 10106static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
10107{
10108 return ((u64)val->high << 32) | ((u64)val->low);
10109}
10110
511d2224 10111static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
10112{
10113 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10114
f07e9af3 10115 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
10116 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
10117 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
10118 u32 val;
10119
f47c11ee 10120 spin_lock_bh(&tp->lock);
569a5df8
MC
10121 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
10122 tg3_writephy(tp, MII_TG3_TEST1,
10123 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10124 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
10125 } else
10126 val = 0;
f47c11ee 10127 spin_unlock_bh(&tp->lock);
1da177e4
LT
10128
10129 tp->phy_crc_errors += val;
10130
10131 return tp->phy_crc_errors;
10132 }
10133
10134 return get_stat64(&hw_stats->rx_fcs_errors);
10135}
10136
10137#define ESTAT_ADD(member) \
10138 estats->member = old_estats->member + \
511d2224 10139 get_stat64(&hw_stats->member)
1da177e4 10140
0e6c9da3
MC
10141static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp,
10142 struct tg3_ethtool_stats *estats)
1da177e4 10143{
1da177e4
LT
10144 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
10145 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10146
1da177e4
LT
10147 ESTAT_ADD(rx_octets);
10148 ESTAT_ADD(rx_fragments);
10149 ESTAT_ADD(rx_ucast_packets);
10150 ESTAT_ADD(rx_mcast_packets);
10151 ESTAT_ADD(rx_bcast_packets);
10152 ESTAT_ADD(rx_fcs_errors);
10153 ESTAT_ADD(rx_align_errors);
10154 ESTAT_ADD(rx_xon_pause_rcvd);
10155 ESTAT_ADD(rx_xoff_pause_rcvd);
10156 ESTAT_ADD(rx_mac_ctrl_rcvd);
10157 ESTAT_ADD(rx_xoff_entered);
10158 ESTAT_ADD(rx_frame_too_long_errors);
10159 ESTAT_ADD(rx_jabbers);
10160 ESTAT_ADD(rx_undersize_packets);
10161 ESTAT_ADD(rx_in_length_errors);
10162 ESTAT_ADD(rx_out_length_errors);
10163 ESTAT_ADD(rx_64_or_less_octet_packets);
10164 ESTAT_ADD(rx_65_to_127_octet_packets);
10165 ESTAT_ADD(rx_128_to_255_octet_packets);
10166 ESTAT_ADD(rx_256_to_511_octet_packets);
10167 ESTAT_ADD(rx_512_to_1023_octet_packets);
10168 ESTAT_ADD(rx_1024_to_1522_octet_packets);
10169 ESTAT_ADD(rx_1523_to_2047_octet_packets);
10170 ESTAT_ADD(rx_2048_to_4095_octet_packets);
10171 ESTAT_ADD(rx_4096_to_8191_octet_packets);
10172 ESTAT_ADD(rx_8192_to_9022_octet_packets);
10173
10174 ESTAT_ADD(tx_octets);
10175 ESTAT_ADD(tx_collisions);
10176 ESTAT_ADD(tx_xon_sent);
10177 ESTAT_ADD(tx_xoff_sent);
10178 ESTAT_ADD(tx_flow_control);
10179 ESTAT_ADD(tx_mac_errors);
10180 ESTAT_ADD(tx_single_collisions);
10181 ESTAT_ADD(tx_mult_collisions);
10182 ESTAT_ADD(tx_deferred);
10183 ESTAT_ADD(tx_excessive_collisions);
10184 ESTAT_ADD(tx_late_collisions);
10185 ESTAT_ADD(tx_collide_2times);
10186 ESTAT_ADD(tx_collide_3times);
10187 ESTAT_ADD(tx_collide_4times);
10188 ESTAT_ADD(tx_collide_5times);
10189 ESTAT_ADD(tx_collide_6times);
10190 ESTAT_ADD(tx_collide_7times);
10191 ESTAT_ADD(tx_collide_8times);
10192 ESTAT_ADD(tx_collide_9times);
10193 ESTAT_ADD(tx_collide_10times);
10194 ESTAT_ADD(tx_collide_11times);
10195 ESTAT_ADD(tx_collide_12times);
10196 ESTAT_ADD(tx_collide_13times);
10197 ESTAT_ADD(tx_collide_14times);
10198 ESTAT_ADD(tx_collide_15times);
10199 ESTAT_ADD(tx_ucast_packets);
10200 ESTAT_ADD(tx_mcast_packets);
10201 ESTAT_ADD(tx_bcast_packets);
10202 ESTAT_ADD(tx_carrier_sense_errors);
10203 ESTAT_ADD(tx_discards);
10204 ESTAT_ADD(tx_errors);
10205
10206 ESTAT_ADD(dma_writeq_full);
10207 ESTAT_ADD(dma_write_prioq_full);
10208 ESTAT_ADD(rxbds_empty);
10209 ESTAT_ADD(rx_discards);
10210 ESTAT_ADD(rx_errors);
10211 ESTAT_ADD(rx_threshold_hit);
10212
10213 ESTAT_ADD(dma_readq_full);
10214 ESTAT_ADD(dma_read_prioq_full);
10215 ESTAT_ADD(tx_comp_queue_full);
10216
10217 ESTAT_ADD(ring_set_send_prod_index);
10218 ESTAT_ADD(ring_status_update);
10219 ESTAT_ADD(nic_irqs);
10220 ESTAT_ADD(nic_avoided_irqs);
10221 ESTAT_ADD(nic_tx_threshold_hit);
10222
4452d099
MC
10223 ESTAT_ADD(mbuf_lwm_thresh_hit);
10224
1da177e4
LT
10225 return estats;
10226}
10227
511d2224
ED
10228static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
10229 struct rtnl_link_stats64 *stats)
1da177e4
LT
10230{
10231 struct tg3 *tp = netdev_priv(dev);
511d2224 10232 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
10233 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10234
10235 if (!hw_stats)
10236 return old_stats;
10237
10238 stats->rx_packets = old_stats->rx_packets +
10239 get_stat64(&hw_stats->rx_ucast_packets) +
10240 get_stat64(&hw_stats->rx_mcast_packets) +
10241 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 10242
1da177e4
LT
10243 stats->tx_packets = old_stats->tx_packets +
10244 get_stat64(&hw_stats->tx_ucast_packets) +
10245 get_stat64(&hw_stats->tx_mcast_packets) +
10246 get_stat64(&hw_stats->tx_bcast_packets);
10247
10248 stats->rx_bytes = old_stats->rx_bytes +
10249 get_stat64(&hw_stats->rx_octets);
10250 stats->tx_bytes = old_stats->tx_bytes +
10251 get_stat64(&hw_stats->tx_octets);
10252
10253 stats->rx_errors = old_stats->rx_errors +
4f63b877 10254 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
10255 stats->tx_errors = old_stats->tx_errors +
10256 get_stat64(&hw_stats->tx_errors) +
10257 get_stat64(&hw_stats->tx_mac_errors) +
10258 get_stat64(&hw_stats->tx_carrier_sense_errors) +
10259 get_stat64(&hw_stats->tx_discards);
10260
10261 stats->multicast = old_stats->multicast +
10262 get_stat64(&hw_stats->rx_mcast_packets);
10263 stats->collisions = old_stats->collisions +
10264 get_stat64(&hw_stats->tx_collisions);
10265
10266 stats->rx_length_errors = old_stats->rx_length_errors +
10267 get_stat64(&hw_stats->rx_frame_too_long_errors) +
10268 get_stat64(&hw_stats->rx_undersize_packets);
10269
10270 stats->rx_over_errors = old_stats->rx_over_errors +
10271 get_stat64(&hw_stats->rxbds_empty);
10272 stats->rx_frame_errors = old_stats->rx_frame_errors +
10273 get_stat64(&hw_stats->rx_align_errors);
10274 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
10275 get_stat64(&hw_stats->tx_discards);
10276 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
10277 get_stat64(&hw_stats->tx_carrier_sense_errors);
10278
10279 stats->rx_crc_errors = old_stats->rx_crc_errors +
10280 calc_crc_errors(tp);
10281
4f63b877
JL
10282 stats->rx_missed_errors = old_stats->rx_missed_errors +
10283 get_stat64(&hw_stats->rx_discards);
10284
b0057c51 10285 stats->rx_dropped = tp->rx_dropped;
48855432 10286 stats->tx_dropped = tp->tx_dropped;
b0057c51 10287
1da177e4
LT
10288 return stats;
10289}
10290
1da177e4
LT
10291static int tg3_get_regs_len(struct net_device *dev)
10292{
97bd8e49 10293 return TG3_REG_BLK_SIZE;
1da177e4
LT
10294}
10295
10296static void tg3_get_regs(struct net_device *dev,
10297 struct ethtool_regs *regs, void *_p)
10298{
1da177e4 10299 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10300
10301 regs->version = 0;
10302
97bd8e49 10303 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10304
80096068 10305 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10306 return;
10307
f47c11ee 10308 tg3_full_lock(tp, 0);
1da177e4 10309
97bd8e49 10310 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10311
f47c11ee 10312 tg3_full_unlock(tp);
1da177e4
LT
10313}
10314
10315static int tg3_get_eeprom_len(struct net_device *dev)
10316{
10317 struct tg3 *tp = netdev_priv(dev);
10318
10319 return tp->nvram_size;
10320}
10321
1da177e4
LT
10322static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10323{
10324 struct tg3 *tp = netdev_priv(dev);
10325 int ret;
10326 u8 *pd;
b9fc7dc5 10327 u32 i, offset, len, b_offset, b_count;
a9dc529d 10328 __be32 val;
1da177e4 10329
63c3a66f 10330 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10331 return -EINVAL;
10332
80096068 10333 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10334 return -EAGAIN;
10335
1da177e4
LT
10336 offset = eeprom->offset;
10337 len = eeprom->len;
10338 eeprom->len = 0;
10339
10340 eeprom->magic = TG3_EEPROM_MAGIC;
10341
10342 if (offset & 3) {
10343 /* adjustments to start on required 4 byte boundary */
10344 b_offset = offset & 3;
10345 b_count = 4 - b_offset;
10346 if (b_count > len) {
10347 /* i.e. offset=1 len=2 */
10348 b_count = len;
10349 }
a9dc529d 10350 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10351 if (ret)
10352 return ret;
be98da6a 10353 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10354 len -= b_count;
10355 offset += b_count;
c6cdf436 10356 eeprom->len += b_count;
1da177e4
LT
10357 }
10358
25985edc 10359 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10360 pd = &data[eeprom->len];
10361 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10362 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10363 if (ret) {
10364 eeprom->len += i;
10365 return ret;
10366 }
1da177e4
LT
10367 memcpy(pd + i, &val, 4);
10368 }
10369 eeprom->len += i;
10370
10371 if (len & 3) {
10372 /* read last bytes not ending on 4 byte boundary */
10373 pd = &data[eeprom->len];
10374 b_count = len & 3;
10375 b_offset = offset + len - b_count;
a9dc529d 10376 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10377 if (ret)
10378 return ret;
b9fc7dc5 10379 memcpy(pd, &val, b_count);
1da177e4
LT
10380 eeprom->len += b_count;
10381 }
10382 return 0;
10383}
10384
1da177e4
LT
10385static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10386{
10387 struct tg3 *tp = netdev_priv(dev);
10388 int ret;
b9fc7dc5 10389 u32 offset, len, b_offset, odd_len;
1da177e4 10390 u8 *buf;
a9dc529d 10391 __be32 start, end;
1da177e4 10392
80096068 10393 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10394 return -EAGAIN;
10395
63c3a66f 10396 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10397 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10398 return -EINVAL;
10399
10400 offset = eeprom->offset;
10401 len = eeprom->len;
10402
10403 if ((b_offset = (offset & 3))) {
10404 /* adjustments to start on required 4 byte boundary */
a9dc529d 10405 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10406 if (ret)
10407 return ret;
1da177e4
LT
10408 len += b_offset;
10409 offset &= ~3;
1c8594b4
MC
10410 if (len < 4)
10411 len = 4;
1da177e4
LT
10412 }
10413
10414 odd_len = 0;
1c8594b4 10415 if (len & 3) {
1da177e4
LT
10416 /* adjustments to end on required 4 byte boundary */
10417 odd_len = 1;
10418 len = (len + 3) & ~3;
a9dc529d 10419 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10420 if (ret)
10421 return ret;
1da177e4
LT
10422 }
10423
10424 buf = data;
10425 if (b_offset || odd_len) {
10426 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10427 if (!buf)
1da177e4
LT
10428 return -ENOMEM;
10429 if (b_offset)
10430 memcpy(buf, &start, 4);
10431 if (odd_len)
10432 memcpy(buf+len-4, &end, 4);
10433 memcpy(buf + b_offset, data, eeprom->len);
10434 }
10435
10436 ret = tg3_nvram_write_block(tp, offset, len, buf);
10437
10438 if (buf != data)
10439 kfree(buf);
10440
10441 return ret;
10442}
10443
10444static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10445{
b02fd9e3
MC
10446 struct tg3 *tp = netdev_priv(dev);
10447
63c3a66f 10448 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10449 struct phy_device *phydev;
f07e9af3 10450 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10451 return -EAGAIN;
3f0e3ad7
MC
10452 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10453 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10454 }
6aa20a22 10455
1da177e4
LT
10456 cmd->supported = (SUPPORTED_Autoneg);
10457
f07e9af3 10458 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10459 cmd->supported |= (SUPPORTED_1000baseT_Half |
10460 SUPPORTED_1000baseT_Full);
10461
f07e9af3 10462 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10463 cmd->supported |= (SUPPORTED_100baseT_Half |
10464 SUPPORTED_100baseT_Full |
10465 SUPPORTED_10baseT_Half |
10466 SUPPORTED_10baseT_Full |
3bebab59 10467 SUPPORTED_TP);
ef348144
KK
10468 cmd->port = PORT_TP;
10469 } else {
1da177e4 10470 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10471 cmd->port = PORT_FIBRE;
10472 }
6aa20a22 10473
1da177e4 10474 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10475 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10476 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10477 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10478 cmd->advertising |= ADVERTISED_Pause;
10479 } else {
10480 cmd->advertising |= ADVERTISED_Pause |
10481 ADVERTISED_Asym_Pause;
10482 }
10483 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10484 cmd->advertising |= ADVERTISED_Asym_Pause;
10485 }
10486 }
859edb26 10487 if (netif_running(dev) && netif_carrier_ok(dev)) {
70739497 10488 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10489 cmd->duplex = tp->link_config.active_duplex;
859edb26 10490 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
10491 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10492 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10493 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10494 else
10495 cmd->eth_tp_mdix = ETH_TP_MDI;
10496 }
64c22182 10497 } else {
e740522e
MC
10498 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
10499 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 10500 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10501 }
882e9793 10502 cmd->phy_address = tp->phy_addr;
7e5856bd 10503 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10504 cmd->autoneg = tp->link_config.autoneg;
10505 cmd->maxtxpkt = 0;
10506 cmd->maxrxpkt = 0;
10507 return 0;
10508}
6aa20a22 10509
1da177e4
LT
10510static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10511{
10512 struct tg3 *tp = netdev_priv(dev);
25db0338 10513 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10514
63c3a66f 10515 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10516 struct phy_device *phydev;
f07e9af3 10517 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10518 return -EAGAIN;
3f0e3ad7
MC
10519 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10520 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10521 }
10522
7e5856bd
MC
10523 if (cmd->autoneg != AUTONEG_ENABLE &&
10524 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10525 return -EINVAL;
7e5856bd
MC
10526
10527 if (cmd->autoneg == AUTONEG_DISABLE &&
10528 cmd->duplex != DUPLEX_FULL &&
10529 cmd->duplex != DUPLEX_HALF)
37ff238d 10530 return -EINVAL;
1da177e4 10531
7e5856bd
MC
10532 if (cmd->autoneg == AUTONEG_ENABLE) {
10533 u32 mask = ADVERTISED_Autoneg |
10534 ADVERTISED_Pause |
10535 ADVERTISED_Asym_Pause;
10536
f07e9af3 10537 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10538 mask |= ADVERTISED_1000baseT_Half |
10539 ADVERTISED_1000baseT_Full;
10540
f07e9af3 10541 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10542 mask |= ADVERTISED_100baseT_Half |
10543 ADVERTISED_100baseT_Full |
10544 ADVERTISED_10baseT_Half |
10545 ADVERTISED_10baseT_Full |
10546 ADVERTISED_TP;
10547 else
10548 mask |= ADVERTISED_FIBRE;
10549
10550 if (cmd->advertising & ~mask)
10551 return -EINVAL;
10552
10553 mask &= (ADVERTISED_1000baseT_Half |
10554 ADVERTISED_1000baseT_Full |
10555 ADVERTISED_100baseT_Half |
10556 ADVERTISED_100baseT_Full |
10557 ADVERTISED_10baseT_Half |
10558 ADVERTISED_10baseT_Full);
10559
10560 cmd->advertising &= mask;
10561 } else {
f07e9af3 10562 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10563 if (speed != SPEED_1000)
7e5856bd
MC
10564 return -EINVAL;
10565
10566 if (cmd->duplex != DUPLEX_FULL)
10567 return -EINVAL;
10568 } else {
25db0338
DD
10569 if (speed != SPEED_100 &&
10570 speed != SPEED_10)
7e5856bd
MC
10571 return -EINVAL;
10572 }
10573 }
10574
f47c11ee 10575 tg3_full_lock(tp, 0);
1da177e4
LT
10576
10577 tp->link_config.autoneg = cmd->autoneg;
10578 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10579 tp->link_config.advertising = (cmd->advertising |
10580 ADVERTISED_Autoneg);
e740522e
MC
10581 tp->link_config.speed = SPEED_UNKNOWN;
10582 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
10583 } else {
10584 tp->link_config.advertising = 0;
25db0338 10585 tp->link_config.speed = speed;
1da177e4 10586 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10587 }
6aa20a22 10588
1da177e4
LT
10589 if (netif_running(dev))
10590 tg3_setup_phy(tp, 1);
10591
f47c11ee 10592 tg3_full_unlock(tp);
6aa20a22 10593
1da177e4
LT
10594 return 0;
10595}
6aa20a22 10596
1da177e4
LT
10597static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10598{
10599 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10600
68aad78c
RJ
10601 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10602 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10603 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10604 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10605}
6aa20a22 10606
1da177e4
LT
10607static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10608{
10609 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10610
63c3a66f 10611 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10612 wol->supported = WAKE_MAGIC;
10613 else
10614 wol->supported = 0;
1da177e4 10615 wol->wolopts = 0;
63c3a66f 10616 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10617 wol->wolopts = WAKE_MAGIC;
10618 memset(&wol->sopass, 0, sizeof(wol->sopass));
10619}
6aa20a22 10620
1da177e4
LT
10621static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10622{
10623 struct tg3 *tp = netdev_priv(dev);
12dac075 10624 struct device *dp = &tp->pdev->dev;
6aa20a22 10625
1da177e4
LT
10626 if (wol->wolopts & ~WAKE_MAGIC)
10627 return -EINVAL;
10628 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10629 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10630 return -EINVAL;
6aa20a22 10631
f2dc0d18
RW
10632 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10633
f47c11ee 10634 spin_lock_bh(&tp->lock);
f2dc0d18 10635 if (device_may_wakeup(dp))
63c3a66f 10636 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10637 else
63c3a66f 10638 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10639 spin_unlock_bh(&tp->lock);
6aa20a22 10640
1da177e4
LT
10641 return 0;
10642}
6aa20a22 10643
1da177e4
LT
10644static u32 tg3_get_msglevel(struct net_device *dev)
10645{
10646 struct tg3 *tp = netdev_priv(dev);
10647 return tp->msg_enable;
10648}
6aa20a22 10649
1da177e4
LT
10650static void tg3_set_msglevel(struct net_device *dev, u32 value)
10651{
10652 struct tg3 *tp = netdev_priv(dev);
10653 tp->msg_enable = value;
10654}
6aa20a22 10655
1da177e4
LT
10656static int tg3_nway_reset(struct net_device *dev)
10657{
10658 struct tg3 *tp = netdev_priv(dev);
1da177e4 10659 int r;
6aa20a22 10660
1da177e4
LT
10661 if (!netif_running(dev))
10662 return -EAGAIN;
10663
f07e9af3 10664 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10665 return -EINVAL;
10666
63c3a66f 10667 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10668 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10669 return -EAGAIN;
3f0e3ad7 10670 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10671 } else {
10672 u32 bmcr;
10673
10674 spin_lock_bh(&tp->lock);
10675 r = -EINVAL;
10676 tg3_readphy(tp, MII_BMCR, &bmcr);
10677 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10678 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10679 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10680 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10681 BMCR_ANENABLE);
10682 r = 0;
10683 }
10684 spin_unlock_bh(&tp->lock);
1da177e4 10685 }
6aa20a22 10686
1da177e4
LT
10687 return r;
10688}
6aa20a22 10689
1da177e4
LT
10690static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10691{
10692 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10693
2c49a44d 10694 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10695 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10696 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10697 else
10698 ering->rx_jumbo_max_pending = 0;
10699
10700 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10701
10702 ering->rx_pending = tp->rx_pending;
63c3a66f 10703 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10704 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10705 else
10706 ering->rx_jumbo_pending = 0;
10707
f3f3f27e 10708 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10709}
6aa20a22 10710
1da177e4
LT
10711static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10712{
10713 struct tg3 *tp = netdev_priv(dev);
646c9edd 10714 int i, irq_sync = 0, err = 0;
6aa20a22 10715
2c49a44d
MC
10716 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10717 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10718 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10719 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10720 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10721 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10722 return -EINVAL;
6aa20a22 10723
bbe832c0 10724 if (netif_running(dev)) {
b02fd9e3 10725 tg3_phy_stop(tp);
1da177e4 10726 tg3_netif_stop(tp);
bbe832c0
MC
10727 irq_sync = 1;
10728 }
1da177e4 10729
bbe832c0 10730 tg3_full_lock(tp, irq_sync);
6aa20a22 10731
1da177e4
LT
10732 tp->rx_pending = ering->rx_pending;
10733
63c3a66f 10734 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10735 tp->rx_pending > 63)
10736 tp->rx_pending = 63;
10737 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10738
6fd45cb8 10739 for (i = 0; i < tp->irq_max; i++)
646c9edd 10740 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10741
10742 if (netif_running(dev)) {
944d980e 10743 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10744 err = tg3_restart_hw(tp, 1);
10745 if (!err)
10746 tg3_netif_start(tp);
1da177e4
LT
10747 }
10748
f47c11ee 10749 tg3_full_unlock(tp);
6aa20a22 10750
b02fd9e3
MC
10751 if (irq_sync && !err)
10752 tg3_phy_start(tp);
10753
b9ec6c1b 10754 return err;
1da177e4 10755}
6aa20a22 10756
1da177e4
LT
10757static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10758{
10759 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10760
63c3a66f 10761 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10762
4a2db503 10763 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
10764 epause->rx_pause = 1;
10765 else
10766 epause->rx_pause = 0;
10767
4a2db503 10768 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
10769 epause->tx_pause = 1;
10770 else
10771 epause->tx_pause = 0;
1da177e4 10772}
6aa20a22 10773
1da177e4
LT
10774static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10775{
10776 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10777 int err = 0;
6aa20a22 10778
63c3a66f 10779 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10780 u32 newadv;
10781 struct phy_device *phydev;
1da177e4 10782
2712168f 10783 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10784
2712168f
MC
10785 if (!(phydev->supported & SUPPORTED_Pause) ||
10786 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10787 (epause->rx_pause != epause->tx_pause)))
2712168f 10788 return -EINVAL;
1da177e4 10789
2712168f
MC
10790 tp->link_config.flowctrl = 0;
10791 if (epause->rx_pause) {
10792 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10793
10794 if (epause->tx_pause) {
10795 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10796 newadv = ADVERTISED_Pause;
b02fd9e3 10797 } else
2712168f
MC
10798 newadv = ADVERTISED_Pause |
10799 ADVERTISED_Asym_Pause;
10800 } else if (epause->tx_pause) {
10801 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10802 newadv = ADVERTISED_Asym_Pause;
10803 } else
10804 newadv = 0;
10805
10806 if (epause->autoneg)
63c3a66f 10807 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10808 else
63c3a66f 10809 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10810
f07e9af3 10811 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10812 u32 oldadv = phydev->advertising &
10813 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10814 if (oldadv != newadv) {
10815 phydev->advertising &=
10816 ~(ADVERTISED_Pause |
10817 ADVERTISED_Asym_Pause);
10818 phydev->advertising |= newadv;
10819 if (phydev->autoneg) {
10820 /*
10821 * Always renegotiate the link to
10822 * inform our link partner of our
10823 * flow control settings, even if the
10824 * flow control is forced. Let
10825 * tg3_adjust_link() do the final
10826 * flow control setup.
10827 */
10828 return phy_start_aneg(phydev);
b02fd9e3 10829 }
b02fd9e3 10830 }
b02fd9e3 10831
2712168f 10832 if (!epause->autoneg)
b02fd9e3 10833 tg3_setup_flow_control(tp, 0, 0);
2712168f 10834 } else {
c6700ce2 10835 tp->link_config.advertising &=
2712168f
MC
10836 ~(ADVERTISED_Pause |
10837 ADVERTISED_Asym_Pause);
c6700ce2 10838 tp->link_config.advertising |= newadv;
b02fd9e3
MC
10839 }
10840 } else {
10841 int irq_sync = 0;
10842
10843 if (netif_running(dev)) {
10844 tg3_netif_stop(tp);
10845 irq_sync = 1;
10846 }
10847
10848 tg3_full_lock(tp, irq_sync);
10849
10850 if (epause->autoneg)
63c3a66f 10851 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10852 else
63c3a66f 10853 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10854 if (epause->rx_pause)
e18ce346 10855 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10856 else
e18ce346 10857 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10858 if (epause->tx_pause)
e18ce346 10859 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10860 else
e18ce346 10861 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10862
10863 if (netif_running(dev)) {
10864 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10865 err = tg3_restart_hw(tp, 1);
10866 if (!err)
10867 tg3_netif_start(tp);
10868 }
10869
10870 tg3_full_unlock(tp);
10871 }
6aa20a22 10872
b9ec6c1b 10873 return err;
1da177e4 10874}
6aa20a22 10875
de6f31eb 10876static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10877{
b9f2c044
JG
10878 switch (sset) {
10879 case ETH_SS_TEST:
10880 return TG3_NUM_TEST;
10881 case ETH_SS_STATS:
10882 return TG3_NUM_STATS;
10883 default:
10884 return -EOPNOTSUPP;
10885 }
4cafd3f5
MC
10886}
10887
90415477
MC
10888static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
10889 u32 *rules __always_unused)
10890{
10891 struct tg3 *tp = netdev_priv(dev);
10892
10893 if (!tg3_flag(tp, SUPPORT_MSIX))
10894 return -EOPNOTSUPP;
10895
10896 switch (info->cmd) {
10897 case ETHTOOL_GRXRINGS:
10898 if (netif_running(tp->dev))
10899 info->data = tp->irq_cnt;
10900 else {
10901 info->data = num_online_cpus();
10902 if (info->data > TG3_IRQ_MAX_VECS_RSS)
10903 info->data = TG3_IRQ_MAX_VECS_RSS;
10904 }
10905
10906 /* The first interrupt vector only
10907 * handles link interrupts.
10908 */
10909 info->data -= 1;
10910 return 0;
10911
10912 default:
10913 return -EOPNOTSUPP;
10914 }
10915}
10916
10917static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
10918{
10919 u32 size = 0;
10920 struct tg3 *tp = netdev_priv(dev);
10921
10922 if (tg3_flag(tp, SUPPORT_MSIX))
10923 size = TG3_RSS_INDIR_TBL_SIZE;
10924
10925 return size;
10926}
10927
10928static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
10929{
10930 struct tg3 *tp = netdev_priv(dev);
10931 int i;
10932
10933 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10934 indir[i] = tp->rss_ind_tbl[i];
10935
10936 return 0;
10937}
10938
10939static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
10940{
10941 struct tg3 *tp = netdev_priv(dev);
10942 size_t i;
10943
10944 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10945 tp->rss_ind_tbl[i] = indir[i];
10946
10947 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
10948 return 0;
10949
10950 /* It is legal to write the indirection
10951 * table while the device is running.
10952 */
10953 tg3_full_lock(tp, 0);
10954 tg3_rss_write_indir_tbl(tp);
10955 tg3_full_unlock(tp);
10956
10957 return 0;
10958}
10959
de6f31eb 10960static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10961{
10962 switch (stringset) {
10963 case ETH_SS_STATS:
10964 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10965 break;
4cafd3f5
MC
10966 case ETH_SS_TEST:
10967 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10968 break;
1da177e4
LT
10969 default:
10970 WARN_ON(1); /* we need a WARN() */
10971 break;
10972 }
10973}
10974
81b8709c 10975static int tg3_set_phys_id(struct net_device *dev,
10976 enum ethtool_phys_id_state state)
4009a93d
MC
10977{
10978 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10979
10980 if (!netif_running(tp->dev))
10981 return -EAGAIN;
10982
81b8709c 10983 switch (state) {
10984 case ETHTOOL_ID_ACTIVE:
fce55922 10985 return 1; /* cycle on/off once per second */
4009a93d 10986
81b8709c 10987 case ETHTOOL_ID_ON:
10988 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10989 LED_CTRL_1000MBPS_ON |
10990 LED_CTRL_100MBPS_ON |
10991 LED_CTRL_10MBPS_ON |
10992 LED_CTRL_TRAFFIC_OVERRIDE |
10993 LED_CTRL_TRAFFIC_BLINK |
10994 LED_CTRL_TRAFFIC_LED);
10995 break;
6aa20a22 10996
81b8709c 10997 case ETHTOOL_ID_OFF:
10998 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10999 LED_CTRL_TRAFFIC_OVERRIDE);
11000 break;
4009a93d 11001
81b8709c 11002 case ETHTOOL_ID_INACTIVE:
11003 tw32(MAC_LED_CTRL, tp->led_ctrl);
11004 break;
4009a93d 11005 }
81b8709c 11006
4009a93d
MC
11007 return 0;
11008}
11009
de6f31eb 11010static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
11011 struct ethtool_stats *estats, u64 *tmp_stats)
11012{
11013 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 11014
b546e46f
MC
11015 if (tp->hw_stats)
11016 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
11017 else
11018 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
11019}
11020
535a490e 11021static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
11022{
11023 int i;
11024 __be32 *buf;
11025 u32 offset = 0, len = 0;
11026 u32 magic, val;
11027
63c3a66f 11028 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
11029 return NULL;
11030
11031 if (magic == TG3_EEPROM_MAGIC) {
11032 for (offset = TG3_NVM_DIR_START;
11033 offset < TG3_NVM_DIR_END;
11034 offset += TG3_NVM_DIRENT_SIZE) {
11035 if (tg3_nvram_read(tp, offset, &val))
11036 return NULL;
11037
11038 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
11039 TG3_NVM_DIRTYPE_EXTVPD)
11040 break;
11041 }
11042
11043 if (offset != TG3_NVM_DIR_END) {
11044 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
11045 if (tg3_nvram_read(tp, offset + 4, &offset))
11046 return NULL;
11047
11048 offset = tg3_nvram_logical_addr(tp, offset);
11049 }
11050 }
11051
11052 if (!offset || !len) {
11053 offset = TG3_NVM_VPD_OFF;
11054 len = TG3_NVM_VPD_LEN;
11055 }
11056
11057 buf = kmalloc(len, GFP_KERNEL);
11058 if (buf == NULL)
11059 return NULL;
11060
11061 if (magic == TG3_EEPROM_MAGIC) {
11062 for (i = 0; i < len; i += 4) {
11063 /* The data is in little-endian format in NVRAM.
11064 * Use the big-endian read routines to preserve
11065 * the byte order as it exists in NVRAM.
11066 */
11067 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
11068 goto error;
11069 }
11070 } else {
11071 u8 *ptr;
11072 ssize_t cnt;
11073 unsigned int pos = 0;
11074
11075 ptr = (u8 *)&buf[0];
11076 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
11077 cnt = pci_read_vpd(tp->pdev, pos,
11078 len - pos, ptr);
11079 if (cnt == -ETIMEDOUT || cnt == -EINTR)
11080 cnt = 0;
11081 else if (cnt < 0)
11082 goto error;
11083 }
11084 if (pos != len)
11085 goto error;
11086 }
11087
535a490e
MC
11088 *vpdlen = len;
11089
c3e94500
MC
11090 return buf;
11091
11092error:
11093 kfree(buf);
11094 return NULL;
11095}
11096
566f86ad 11097#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
11098#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
11099#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
11100#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
11101#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
11102#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 11103#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
11104#define NVRAM_SELFBOOT_HW_SIZE 0x20
11105#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
11106
11107static int tg3_test_nvram(struct tg3 *tp)
11108{
535a490e 11109 u32 csum, magic, len;
a9dc529d 11110 __be32 *buf;
ab0049b4 11111 int i, j, k, err = 0, size;
566f86ad 11112
63c3a66f 11113 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11114 return 0;
11115
e4f34110 11116 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
11117 return -EIO;
11118
1b27777a
MC
11119 if (magic == TG3_EEPROM_MAGIC)
11120 size = NVRAM_TEST_SIZE;
b16250e3 11121 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
11122 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
11123 TG3_EEPROM_SB_FORMAT_1) {
11124 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
11125 case TG3_EEPROM_SB_REVISION_0:
11126 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
11127 break;
11128 case TG3_EEPROM_SB_REVISION_2:
11129 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
11130 break;
11131 case TG3_EEPROM_SB_REVISION_3:
11132 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
11133 break;
727a6d9f
MC
11134 case TG3_EEPROM_SB_REVISION_4:
11135 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
11136 break;
11137 case TG3_EEPROM_SB_REVISION_5:
11138 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
11139 break;
11140 case TG3_EEPROM_SB_REVISION_6:
11141 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
11142 break;
a5767dec 11143 default:
727a6d9f 11144 return -EIO;
a5767dec
MC
11145 }
11146 } else
1b27777a 11147 return 0;
b16250e3
MC
11148 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
11149 size = NVRAM_SELFBOOT_HW_SIZE;
11150 else
1b27777a
MC
11151 return -EIO;
11152
11153 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
11154 if (buf == NULL)
11155 return -ENOMEM;
11156
1b27777a
MC
11157 err = -EIO;
11158 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
11159 err = tg3_nvram_read_be32(tp, i, &buf[j]);
11160 if (err)
566f86ad 11161 break;
566f86ad 11162 }
1b27777a 11163 if (i < size)
566f86ad
MC
11164 goto out;
11165
1b27777a 11166 /* Selfboot format */
a9dc529d 11167 magic = be32_to_cpu(buf[0]);
b9fc7dc5 11168 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 11169 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
11170 u8 *buf8 = (u8 *) buf, csum8 = 0;
11171
b9fc7dc5 11172 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
11173 TG3_EEPROM_SB_REVISION_2) {
11174 /* For rev 2, the csum doesn't include the MBA. */
11175 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
11176 csum8 += buf8[i];
11177 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
11178 csum8 += buf8[i];
11179 } else {
11180 for (i = 0; i < size; i++)
11181 csum8 += buf8[i];
11182 }
1b27777a 11183
ad96b485
AB
11184 if (csum8 == 0) {
11185 err = 0;
11186 goto out;
11187 }
11188
11189 err = -EIO;
11190 goto out;
1b27777a 11191 }
566f86ad 11192
b9fc7dc5 11193 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
11194 TG3_EEPROM_MAGIC_HW) {
11195 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 11196 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 11197 u8 *buf8 = (u8 *) buf;
b16250e3
MC
11198
11199 /* Separate the parity bits and the data bytes. */
11200 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
11201 if ((i == 0) || (i == 8)) {
11202 int l;
11203 u8 msk;
11204
11205 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
11206 parity[k++] = buf8[i] & msk;
11207 i++;
859a5887 11208 } else if (i == 16) {
b16250e3
MC
11209 int l;
11210 u8 msk;
11211
11212 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
11213 parity[k++] = buf8[i] & msk;
11214 i++;
11215
11216 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
11217 parity[k++] = buf8[i] & msk;
11218 i++;
11219 }
11220 data[j++] = buf8[i];
11221 }
11222
11223 err = -EIO;
11224 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
11225 u8 hw8 = hweight8(data[i]);
11226
11227 if ((hw8 & 0x1) && parity[i])
11228 goto out;
11229 else if (!(hw8 & 0x1) && !parity[i])
11230 goto out;
11231 }
11232 err = 0;
11233 goto out;
11234 }
11235
01c3a392
MC
11236 err = -EIO;
11237
566f86ad
MC
11238 /* Bootstrap checksum at offset 0x10 */
11239 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 11240 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
11241 goto out;
11242
11243 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
11244 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 11245 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 11246 goto out;
566f86ad 11247
c3e94500
MC
11248 kfree(buf);
11249
535a490e 11250 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
11251 if (!buf)
11252 return -ENOMEM;
d4894f3e 11253
535a490e 11254 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11255 if (i > 0) {
11256 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11257 if (j < 0)
11258 goto out;
11259
535a490e 11260 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11261 goto out;
11262
11263 i += PCI_VPD_LRDT_TAG_SIZE;
11264 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11265 PCI_VPD_RO_KEYWORD_CHKSUM);
11266 if (j > 0) {
11267 u8 csum8 = 0;
11268
11269 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11270
11271 for (i = 0; i <= j; i++)
11272 csum8 += ((u8 *)buf)[i];
11273
11274 if (csum8)
11275 goto out;
11276 }
11277 }
11278
566f86ad
MC
11279 err = 0;
11280
11281out:
11282 kfree(buf);
11283 return err;
11284}
11285
ca43007a
MC
11286#define TG3_SERDES_TIMEOUT_SEC 2
11287#define TG3_COPPER_TIMEOUT_SEC 6
11288
11289static int tg3_test_link(struct tg3 *tp)
11290{
11291 int i, max;
11292
11293 if (!netif_running(tp->dev))
11294 return -ENODEV;
11295
f07e9af3 11296 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11297 max = TG3_SERDES_TIMEOUT_SEC;
11298 else
11299 max = TG3_COPPER_TIMEOUT_SEC;
11300
11301 for (i = 0; i < max; i++) {
11302 if (netif_carrier_ok(tp->dev))
11303 return 0;
11304
11305 if (msleep_interruptible(1000))
11306 break;
11307 }
11308
11309 return -EIO;
11310}
11311
a71116d1 11312/* Only test the commonly used registers */
30ca3e37 11313static int tg3_test_registers(struct tg3 *tp)
a71116d1 11314{
b16250e3 11315 int i, is_5705, is_5750;
a71116d1
MC
11316 u32 offset, read_mask, write_mask, val, save_val, read_val;
11317 static struct {
11318 u16 offset;
11319 u16 flags;
11320#define TG3_FL_5705 0x1
11321#define TG3_FL_NOT_5705 0x2
11322#define TG3_FL_NOT_5788 0x4
b16250e3 11323#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11324 u32 read_mask;
11325 u32 write_mask;
11326 } reg_tbl[] = {
11327 /* MAC Control Registers */
11328 { MAC_MODE, TG3_FL_NOT_5705,
11329 0x00000000, 0x00ef6f8c },
11330 { MAC_MODE, TG3_FL_5705,
11331 0x00000000, 0x01ef6b8c },
11332 { MAC_STATUS, TG3_FL_NOT_5705,
11333 0x03800107, 0x00000000 },
11334 { MAC_STATUS, TG3_FL_5705,
11335 0x03800100, 0x00000000 },
11336 { MAC_ADDR_0_HIGH, 0x0000,
11337 0x00000000, 0x0000ffff },
11338 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11339 0x00000000, 0xffffffff },
a71116d1
MC
11340 { MAC_RX_MTU_SIZE, 0x0000,
11341 0x00000000, 0x0000ffff },
11342 { MAC_TX_MODE, 0x0000,
11343 0x00000000, 0x00000070 },
11344 { MAC_TX_LENGTHS, 0x0000,
11345 0x00000000, 0x00003fff },
11346 { MAC_RX_MODE, TG3_FL_NOT_5705,
11347 0x00000000, 0x000007fc },
11348 { MAC_RX_MODE, TG3_FL_5705,
11349 0x00000000, 0x000007dc },
11350 { MAC_HASH_REG_0, 0x0000,
11351 0x00000000, 0xffffffff },
11352 { MAC_HASH_REG_1, 0x0000,
11353 0x00000000, 0xffffffff },
11354 { MAC_HASH_REG_2, 0x0000,
11355 0x00000000, 0xffffffff },
11356 { MAC_HASH_REG_3, 0x0000,
11357 0x00000000, 0xffffffff },
11358
11359 /* Receive Data and Receive BD Initiator Control Registers. */
11360 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11361 0x00000000, 0xffffffff },
11362 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11363 0x00000000, 0xffffffff },
11364 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11365 0x00000000, 0x00000003 },
11366 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11367 0x00000000, 0xffffffff },
11368 { RCVDBDI_STD_BD+0, 0x0000,
11369 0x00000000, 0xffffffff },
11370 { RCVDBDI_STD_BD+4, 0x0000,
11371 0x00000000, 0xffffffff },
11372 { RCVDBDI_STD_BD+8, 0x0000,
11373 0x00000000, 0xffff0002 },
11374 { RCVDBDI_STD_BD+0xc, 0x0000,
11375 0x00000000, 0xffffffff },
6aa20a22 11376
a71116d1
MC
11377 /* Receive BD Initiator Control Registers. */
11378 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11379 0x00000000, 0xffffffff },
11380 { RCVBDI_STD_THRESH, TG3_FL_5705,
11381 0x00000000, 0x000003ff },
11382 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11383 0x00000000, 0xffffffff },
6aa20a22 11384
a71116d1
MC
11385 /* Host Coalescing Control Registers. */
11386 { HOSTCC_MODE, TG3_FL_NOT_5705,
11387 0x00000000, 0x00000004 },
11388 { HOSTCC_MODE, TG3_FL_5705,
11389 0x00000000, 0x000000f6 },
11390 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11391 0x00000000, 0xffffffff },
11392 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11393 0x00000000, 0x000003ff },
11394 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11395 0x00000000, 0xffffffff },
11396 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11397 0x00000000, 0x000003ff },
11398 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11399 0x00000000, 0xffffffff },
11400 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11401 0x00000000, 0x000000ff },
11402 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11403 0x00000000, 0xffffffff },
11404 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11405 0x00000000, 0x000000ff },
11406 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11407 0x00000000, 0xffffffff },
11408 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11409 0x00000000, 0xffffffff },
11410 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11411 0x00000000, 0xffffffff },
11412 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11413 0x00000000, 0x000000ff },
11414 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11415 0x00000000, 0xffffffff },
11416 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11417 0x00000000, 0x000000ff },
11418 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11419 0x00000000, 0xffffffff },
11420 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11421 0x00000000, 0xffffffff },
11422 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11423 0x00000000, 0xffffffff },
11424 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11425 0x00000000, 0xffffffff },
11426 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11427 0x00000000, 0xffffffff },
11428 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11429 0xffffffff, 0x00000000 },
11430 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11431 0xffffffff, 0x00000000 },
11432
11433 /* Buffer Manager Control Registers. */
b16250e3 11434 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11435 0x00000000, 0x007fff80 },
b16250e3 11436 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11437 0x00000000, 0x007fffff },
11438 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11439 0x00000000, 0x0000003f },
11440 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11441 0x00000000, 0x000001ff },
11442 { BUFMGR_MB_HIGH_WATER, 0x0000,
11443 0x00000000, 0x000001ff },
11444 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11445 0xffffffff, 0x00000000 },
11446 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11447 0xffffffff, 0x00000000 },
6aa20a22 11448
a71116d1
MC
11449 /* Mailbox Registers */
11450 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11451 0x00000000, 0x000001ff },
11452 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11453 0x00000000, 0x000001ff },
11454 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11455 0x00000000, 0x000007ff },
11456 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11457 0x00000000, 0x000001ff },
11458
11459 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11460 };
11461
b16250e3 11462 is_5705 = is_5750 = 0;
63c3a66f 11463 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11464 is_5705 = 1;
63c3a66f 11465 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11466 is_5750 = 1;
11467 }
a71116d1
MC
11468
11469 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11470 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11471 continue;
11472
11473 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11474 continue;
11475
63c3a66f 11476 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11477 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11478 continue;
11479
b16250e3
MC
11480 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11481 continue;
11482
a71116d1
MC
11483 offset = (u32) reg_tbl[i].offset;
11484 read_mask = reg_tbl[i].read_mask;
11485 write_mask = reg_tbl[i].write_mask;
11486
11487 /* Save the original register content */
11488 save_val = tr32(offset);
11489
11490 /* Determine the read-only value. */
11491 read_val = save_val & read_mask;
11492
11493 /* Write zero to the register, then make sure the read-only bits
11494 * are not changed and the read/write bits are all zeros.
11495 */
11496 tw32(offset, 0);
11497
11498 val = tr32(offset);
11499
11500 /* Test the read-only and read/write bits. */
11501 if (((val & read_mask) != read_val) || (val & write_mask))
11502 goto out;
11503
11504 /* Write ones to all the bits defined by RdMask and WrMask, then
11505 * make sure the read-only bits are not changed and the
11506 * read/write bits are all ones.
11507 */
11508 tw32(offset, read_mask | write_mask);
11509
11510 val = tr32(offset);
11511
11512 /* Test the read-only bits. */
11513 if ((val & read_mask) != read_val)
11514 goto out;
11515
11516 /* Test the read/write bits. */
11517 if ((val & write_mask) != write_mask)
11518 goto out;
11519
11520 tw32(offset, save_val);
11521 }
11522
11523 return 0;
11524
11525out:
9f88f29f 11526 if (netif_msg_hw(tp))
2445e461
MC
11527 netdev_err(tp->dev,
11528 "Register test failed at offset %x\n", offset);
a71116d1
MC
11529 tw32(offset, save_val);
11530 return -EIO;
11531}
11532
7942e1db
MC
11533static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11534{
f71e1309 11535 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11536 int i;
11537 u32 j;
11538
e9edda69 11539 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11540 for (j = 0; j < len; j += 4) {
11541 u32 val;
11542
11543 tg3_write_mem(tp, offset + j, test_pattern[i]);
11544 tg3_read_mem(tp, offset + j, &val);
11545 if (val != test_pattern[i])
11546 return -EIO;
11547 }
11548 }
11549 return 0;
11550}
11551
11552static int tg3_test_memory(struct tg3 *tp)
11553{
11554 static struct mem_entry {
11555 u32 offset;
11556 u32 len;
11557 } mem_tbl_570x[] = {
38690194 11558 { 0x00000000, 0x00b50},
7942e1db
MC
11559 { 0x00002000, 0x1c000},
11560 { 0xffffffff, 0x00000}
11561 }, mem_tbl_5705[] = {
11562 { 0x00000100, 0x0000c},
11563 { 0x00000200, 0x00008},
7942e1db
MC
11564 { 0x00004000, 0x00800},
11565 { 0x00006000, 0x01000},
11566 { 0x00008000, 0x02000},
11567 { 0x00010000, 0x0e000},
11568 { 0xffffffff, 0x00000}
79f4d13a
MC
11569 }, mem_tbl_5755[] = {
11570 { 0x00000200, 0x00008},
11571 { 0x00004000, 0x00800},
11572 { 0x00006000, 0x00800},
11573 { 0x00008000, 0x02000},
11574 { 0x00010000, 0x0c000},
11575 { 0xffffffff, 0x00000}
b16250e3
MC
11576 }, mem_tbl_5906[] = {
11577 { 0x00000200, 0x00008},
11578 { 0x00004000, 0x00400},
11579 { 0x00006000, 0x00400},
11580 { 0x00008000, 0x01000},
11581 { 0x00010000, 0x01000},
11582 { 0xffffffff, 0x00000}
8b5a6c42
MC
11583 }, mem_tbl_5717[] = {
11584 { 0x00000200, 0x00008},
11585 { 0x00010000, 0x0a000},
11586 { 0x00020000, 0x13c00},
11587 { 0xffffffff, 0x00000}
11588 }, mem_tbl_57765[] = {
11589 { 0x00000200, 0x00008},
11590 { 0x00004000, 0x00800},
11591 { 0x00006000, 0x09800},
11592 { 0x00010000, 0x0a000},
11593 { 0xffffffff, 0x00000}
7942e1db
MC
11594 };
11595 struct mem_entry *mem_tbl;
11596 int err = 0;
11597 int i;
11598
63c3a66f 11599 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 11600 mem_tbl = mem_tbl_5717;
55086ad9 11601 else if (tg3_flag(tp, 57765_CLASS))
8b5a6c42 11602 mem_tbl = mem_tbl_57765;
63c3a66f 11603 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11604 mem_tbl = mem_tbl_5755;
11605 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11606 mem_tbl = mem_tbl_5906;
63c3a66f 11607 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11608 mem_tbl = mem_tbl_5705;
11609 else
7942e1db
MC
11610 mem_tbl = mem_tbl_570x;
11611
11612 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11613 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11614 if (err)
7942e1db
MC
11615 break;
11616 }
6aa20a22 11617
7942e1db
MC
11618 return err;
11619}
11620
bb158d69
MC
11621#define TG3_TSO_MSS 500
11622
11623#define TG3_TSO_IP_HDR_LEN 20
11624#define TG3_TSO_TCP_HDR_LEN 20
11625#define TG3_TSO_TCP_OPT_LEN 12
11626
11627static const u8 tg3_tso_header[] = {
116280x08, 0x00,
116290x45, 0x00, 0x00, 0x00,
116300x00, 0x00, 0x40, 0x00,
116310x40, 0x06, 0x00, 0x00,
116320x0a, 0x00, 0x00, 0x01,
116330x0a, 0x00, 0x00, 0x02,
116340x0d, 0x00, 0xe0, 0x00,
116350x00, 0x00, 0x01, 0x00,
116360x00, 0x00, 0x02, 0x00,
116370x80, 0x10, 0x10, 0x00,
116380x14, 0x09, 0x00, 0x00,
116390x01, 0x01, 0x08, 0x0a,
116400x11, 0x11, 0x11, 0x11,
116410x11, 0x11, 0x11, 0x11,
11642};
9f40dead 11643
28a45957 11644static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11645{
5e5a7f37 11646 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11647 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11648 u32 budget;
9205fd9c
ED
11649 struct sk_buff *skb;
11650 u8 *tx_data, *rx_data;
c76949a6
MC
11651 dma_addr_t map;
11652 int num_pkts, tx_len, rx_len, i, err;
11653 struct tg3_rx_buffer_desc *desc;
898a56f8 11654 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11655 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11656
c8873405
MC
11657 tnapi = &tp->napi[0];
11658 rnapi = &tp->napi[0];
0c1d0e2b 11659 if (tp->irq_cnt > 1) {
63c3a66f 11660 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11661 rnapi = &tp->napi[1];
63c3a66f 11662 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11663 tnapi = &tp->napi[1];
0c1d0e2b 11664 }
fd2ce37f 11665 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11666
c76949a6
MC
11667 err = -EIO;
11668
4852a861 11669 tx_len = pktsz;
a20e9c62 11670 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11671 if (!skb)
11672 return -ENOMEM;
11673
c76949a6
MC
11674 tx_data = skb_put(skb, tx_len);
11675 memcpy(tx_data, tp->dev->dev_addr, 6);
11676 memset(tx_data + 6, 0x0, 8);
11677
4852a861 11678 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11679
28a45957 11680 if (tso_loopback) {
bb158d69
MC
11681 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11682
11683 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11684 TG3_TSO_TCP_OPT_LEN;
11685
11686 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11687 sizeof(tg3_tso_header));
11688 mss = TG3_TSO_MSS;
11689
11690 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11691 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11692
11693 /* Set the total length field in the IP header */
11694 iph->tot_len = htons((u16)(mss + hdr_len));
11695
11696 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11697 TXD_FLAG_CPU_POST_DMA);
11698
63c3a66f
JP
11699 if (tg3_flag(tp, HW_TSO_1) ||
11700 tg3_flag(tp, HW_TSO_2) ||
11701 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11702 struct tcphdr *th;
11703 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11704 th = (struct tcphdr *)&tx_data[val];
11705 th->check = 0;
11706 } else
11707 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11708
63c3a66f 11709 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11710 mss |= (hdr_len & 0xc) << 12;
11711 if (hdr_len & 0x10)
11712 base_flags |= 0x00000010;
11713 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11714 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11715 mss |= hdr_len << 9;
63c3a66f 11716 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11717 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11718 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11719 } else {
11720 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11721 }
11722
11723 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11724 } else {
11725 num_pkts = 1;
11726 data_off = ETH_HLEN;
11727 }
11728
11729 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11730 tx_data[i] = (u8) (i & 0xff);
11731
f4188d8a
AD
11732 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11733 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11734 dev_kfree_skb(skb);
11735 return -EIO;
11736 }
c76949a6 11737
0d681b27
MC
11738 val = tnapi->tx_prod;
11739 tnapi->tx_buffers[val].skb = skb;
11740 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11741
c76949a6 11742 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11743 rnapi->coal_now);
c76949a6
MC
11744
11745 udelay(10);
11746
898a56f8 11747 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11748
84b67b27
MC
11749 budget = tg3_tx_avail(tnapi);
11750 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11751 base_flags | TXD_FLAG_END, mss, 0)) {
11752 tnapi->tx_buffers[val].skb = NULL;
11753 dev_kfree_skb(skb);
11754 return -EIO;
11755 }
c76949a6 11756
f3f3f27e 11757 tnapi->tx_prod++;
c76949a6 11758
f3f3f27e
MC
11759 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11760 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11761
11762 udelay(10);
11763
303fc921
MC
11764 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11765 for (i = 0; i < 35; i++) {
c76949a6 11766 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11767 coal_now);
c76949a6
MC
11768
11769 udelay(10);
11770
898a56f8
MC
11771 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11772 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11773 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11774 (rx_idx == (rx_start_idx + num_pkts)))
11775 break;
11776 }
11777
ba1142e4 11778 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11779 dev_kfree_skb(skb);
11780
f3f3f27e 11781 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11782 goto out;
11783
11784 if (rx_idx != rx_start_idx + num_pkts)
11785 goto out;
11786
bb158d69
MC
11787 val = data_off;
11788 while (rx_idx != rx_start_idx) {
11789 desc = &rnapi->rx_rcb[rx_start_idx++];
11790 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11791 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11792
bb158d69
MC
11793 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11794 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11795 goto out;
c76949a6 11796
bb158d69
MC
11797 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11798 - ETH_FCS_LEN;
c76949a6 11799
28a45957 11800 if (!tso_loopback) {
bb158d69
MC
11801 if (rx_len != tx_len)
11802 goto out;
4852a861 11803
bb158d69
MC
11804 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11805 if (opaque_key != RXD_OPAQUE_RING_STD)
11806 goto out;
11807 } else {
11808 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11809 goto out;
11810 }
11811 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11812 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11813 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11814 goto out;
bb158d69 11815 }
4852a861 11816
bb158d69 11817 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11818 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11819 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11820 mapping);
11821 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11822 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11823 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11824 mapping);
11825 } else
11826 goto out;
c76949a6 11827
bb158d69
MC
11828 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11829 PCI_DMA_FROMDEVICE);
c76949a6 11830
9205fd9c 11831 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11832 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11833 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11834 goto out;
11835 }
c76949a6 11836 }
bb158d69 11837
c76949a6 11838 err = 0;
6aa20a22 11839
9205fd9c 11840 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11841out:
11842 return err;
11843}
11844
00c266b7
MC
11845#define TG3_STD_LOOPBACK_FAILED 1
11846#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11847#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11848#define TG3_LOOPBACK_FAILED \
11849 (TG3_STD_LOOPBACK_FAILED | \
11850 TG3_JMB_LOOPBACK_FAILED | \
11851 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11852
941ec90f 11853static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11854{
28a45957 11855 int err = -EIO;
2215e24c 11856 u32 eee_cap;
9f40dead 11857
ab789046
MC
11858 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11859 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11860
28a45957
MC
11861 if (!netif_running(tp->dev)) {
11862 data[0] = TG3_LOOPBACK_FAILED;
11863 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11864 if (do_extlpbk)
11865 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11866 goto done;
11867 }
11868
b9ec6c1b 11869 err = tg3_reset_hw(tp, 1);
ab789046 11870 if (err) {
28a45957
MC
11871 data[0] = TG3_LOOPBACK_FAILED;
11872 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11873 if (do_extlpbk)
11874 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11875 goto done;
11876 }
9f40dead 11877
63c3a66f 11878 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11879 int i;
11880
11881 /* Reroute all rx packets to the 1st queue */
11882 for (i = MAC_RSS_INDIR_TBL_0;
11883 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11884 tw32(i, 0x0);
11885 }
11886
6e01b20b
MC
11887 /* HW errata - mac loopback fails in some cases on 5780.
11888 * Normal traffic and PHY loopback are not affected by
11889 * errata. Also, the MAC loopback test is deprecated for
11890 * all newer ASIC revisions.
11891 */
11892 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11893 !tg3_flag(tp, CPMU_PRESENT)) {
11894 tg3_mac_loopback(tp, true);
9936bcf6 11895
28a45957
MC
11896 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11897 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11898
11899 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11900 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11901 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11902
11903 tg3_mac_loopback(tp, false);
11904 }
4852a861 11905
f07e9af3 11906 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11907 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11908 int i;
11909
941ec90f 11910 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11911
11912 /* Wait for link */
11913 for (i = 0; i < 100; i++) {
11914 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11915 break;
11916 mdelay(1);
11917 }
11918
28a45957
MC
11919 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11920 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11921 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11922 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11923 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11924 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11925 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11926 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11927
941ec90f
MC
11928 if (do_extlpbk) {
11929 tg3_phy_lpbk_set(tp, 0, true);
11930
11931 /* All link indications report up, but the hardware
11932 * isn't really ready for about 20 msec. Double it
11933 * to be sure.
11934 */
11935 mdelay(40);
11936
11937 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11938 data[2] |= TG3_STD_LOOPBACK_FAILED;
11939 if (tg3_flag(tp, TSO_CAPABLE) &&
11940 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11941 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11942 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11943 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11944 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11945 }
11946
5e5a7f37
MC
11947 /* Re-enable gphy autopowerdown. */
11948 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11949 tg3_phy_toggle_apd(tp, true);
11950 }
6833c043 11951
941ec90f 11952 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11953
ab789046
MC
11954done:
11955 tp->phy_flags |= eee_cap;
11956
9f40dead
MC
11957 return err;
11958}
11959
4cafd3f5
MC
11960static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11961 u64 *data)
11962{
566f86ad 11963 struct tg3 *tp = netdev_priv(dev);
941ec90f 11964 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11965
bed9829f
MC
11966 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11967 tg3_power_up(tp)) {
11968 etest->flags |= ETH_TEST_FL_FAILED;
11969 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11970 return;
11971 }
bc1c7567 11972
566f86ad
MC
11973 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11974
11975 if (tg3_test_nvram(tp) != 0) {
11976 etest->flags |= ETH_TEST_FL_FAILED;
11977 data[0] = 1;
11978 }
941ec90f 11979 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11980 etest->flags |= ETH_TEST_FL_FAILED;
11981 data[1] = 1;
11982 }
a71116d1 11983 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11984 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11985
11986 if (netif_running(dev)) {
b02fd9e3 11987 tg3_phy_stop(tp);
a71116d1 11988 tg3_netif_stop(tp);
bbe832c0
MC
11989 irq_sync = 1;
11990 }
a71116d1 11991
bbe832c0 11992 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11993
11994 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11995 err = tg3_nvram_lock(tp);
a71116d1 11996 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11997 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11998 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11999 if (!err)
12000 tg3_nvram_unlock(tp);
a71116d1 12001
f07e9af3 12002 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
12003 tg3_phy_reset(tp);
12004
a71116d1
MC
12005 if (tg3_test_registers(tp) != 0) {
12006 etest->flags |= ETH_TEST_FL_FAILED;
12007 data[2] = 1;
12008 }
28a45957 12009
7942e1db
MC
12010 if (tg3_test_memory(tp) != 0) {
12011 etest->flags |= ETH_TEST_FL_FAILED;
12012 data[3] = 1;
12013 }
28a45957 12014
941ec90f
MC
12015 if (doextlpbk)
12016 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
12017
12018 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 12019 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 12020
f47c11ee
DM
12021 tg3_full_unlock(tp);
12022
d4bc3927
MC
12023 if (tg3_test_interrupt(tp) != 0) {
12024 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 12025 data[7] = 1;
d4bc3927 12026 }
f47c11ee
DM
12027
12028 tg3_full_lock(tp, 0);
d4bc3927 12029
a71116d1
MC
12030 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12031 if (netif_running(dev)) {
63c3a66f 12032 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
12033 err2 = tg3_restart_hw(tp, 1);
12034 if (!err2)
b9ec6c1b 12035 tg3_netif_start(tp);
a71116d1 12036 }
f47c11ee
DM
12037
12038 tg3_full_unlock(tp);
b02fd9e3
MC
12039
12040 if (irq_sync && !err2)
12041 tg3_phy_start(tp);
a71116d1 12042 }
80096068 12043 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 12044 tg3_power_down(tp);
bc1c7567 12045
4cafd3f5
MC
12046}
12047
1da177e4
LT
12048static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12049{
12050 struct mii_ioctl_data *data = if_mii(ifr);
12051 struct tg3 *tp = netdev_priv(dev);
12052 int err;
12053
63c3a66f 12054 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 12055 struct phy_device *phydev;
f07e9af3 12056 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12057 return -EAGAIN;
3f0e3ad7 12058 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 12059 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
12060 }
12061
33f401ae 12062 switch (cmd) {
1da177e4 12063 case SIOCGMIIPHY:
882e9793 12064 data->phy_id = tp->phy_addr;
1da177e4
LT
12065
12066 /* fallthru */
12067 case SIOCGMIIREG: {
12068 u32 mii_regval;
12069
f07e9af3 12070 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12071 break; /* We have no PHY */
12072
34eea5ac 12073 if (!netif_running(dev))
bc1c7567
MC
12074 return -EAGAIN;
12075
f47c11ee 12076 spin_lock_bh(&tp->lock);
1da177e4 12077 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 12078 spin_unlock_bh(&tp->lock);
1da177e4
LT
12079
12080 data->val_out = mii_regval;
12081
12082 return err;
12083 }
12084
12085 case SIOCSMIIREG:
f07e9af3 12086 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12087 break; /* We have no PHY */
12088
34eea5ac 12089 if (!netif_running(dev))
bc1c7567
MC
12090 return -EAGAIN;
12091
f47c11ee 12092 spin_lock_bh(&tp->lock);
1da177e4 12093 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 12094 spin_unlock_bh(&tp->lock);
1da177e4
LT
12095
12096 return err;
12097
12098 default:
12099 /* do nothing */
12100 break;
12101 }
12102 return -EOPNOTSUPP;
12103}
12104
15f9850d
DM
12105static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12106{
12107 struct tg3 *tp = netdev_priv(dev);
12108
12109 memcpy(ec, &tp->coal, sizeof(*ec));
12110 return 0;
12111}
12112
d244c892
MC
12113static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12114{
12115 struct tg3 *tp = netdev_priv(dev);
12116 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
12117 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
12118
63c3a66f 12119 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
12120 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
12121 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
12122 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
12123 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
12124 }
12125
12126 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
12127 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
12128 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
12129 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
12130 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
12131 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
12132 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
12133 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
12134 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
12135 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
12136 return -EINVAL;
12137
12138 /* No rx interrupts will be generated if both are zero */
12139 if ((ec->rx_coalesce_usecs == 0) &&
12140 (ec->rx_max_coalesced_frames == 0))
12141 return -EINVAL;
12142
12143 /* No tx interrupts will be generated if both are zero */
12144 if ((ec->tx_coalesce_usecs == 0) &&
12145 (ec->tx_max_coalesced_frames == 0))
12146 return -EINVAL;
12147
12148 /* Only copy relevant parameters, ignore all others. */
12149 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
12150 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
12151 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
12152 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
12153 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
12154 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
12155 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
12156 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
12157 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
12158
12159 if (netif_running(dev)) {
12160 tg3_full_lock(tp, 0);
12161 __tg3_set_coalesce(tp, &tp->coal);
12162 tg3_full_unlock(tp);
12163 }
12164 return 0;
12165}
12166
7282d491 12167static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
12168 .get_settings = tg3_get_settings,
12169 .set_settings = tg3_set_settings,
12170 .get_drvinfo = tg3_get_drvinfo,
12171 .get_regs_len = tg3_get_regs_len,
12172 .get_regs = tg3_get_regs,
12173 .get_wol = tg3_get_wol,
12174 .set_wol = tg3_set_wol,
12175 .get_msglevel = tg3_get_msglevel,
12176 .set_msglevel = tg3_set_msglevel,
12177 .nway_reset = tg3_nway_reset,
12178 .get_link = ethtool_op_get_link,
12179 .get_eeprom_len = tg3_get_eeprom_len,
12180 .get_eeprom = tg3_get_eeprom,
12181 .set_eeprom = tg3_set_eeprom,
12182 .get_ringparam = tg3_get_ringparam,
12183 .set_ringparam = tg3_set_ringparam,
12184 .get_pauseparam = tg3_get_pauseparam,
12185 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 12186 .self_test = tg3_self_test,
1da177e4 12187 .get_strings = tg3_get_strings,
81b8709c 12188 .set_phys_id = tg3_set_phys_id,
1da177e4 12189 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 12190 .get_coalesce = tg3_get_coalesce,
d244c892 12191 .set_coalesce = tg3_set_coalesce,
b9f2c044 12192 .get_sset_count = tg3_get_sset_count,
90415477
MC
12193 .get_rxnfc = tg3_get_rxnfc,
12194 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
12195 .get_rxfh_indir = tg3_get_rxfh_indir,
12196 .set_rxfh_indir = tg3_set_rxfh_indir,
1da177e4
LT
12197};
12198
ccd5ba9d
MC
12199static void tg3_set_rx_mode(struct net_device *dev)
12200{
12201 struct tg3 *tp = netdev_priv(dev);
12202
12203 if (!netif_running(dev))
12204 return;
12205
12206 tg3_full_lock(tp, 0);
12207 __tg3_set_rx_mode(dev);
12208 tg3_full_unlock(tp);
12209}
12210
faf1627a
MC
12211static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
12212 int new_mtu)
12213{
12214 dev->mtu = new_mtu;
12215
12216 if (new_mtu > ETH_DATA_LEN) {
12217 if (tg3_flag(tp, 5780_CLASS)) {
12218 netdev_update_features(dev);
12219 tg3_flag_clear(tp, TSO_CAPABLE);
12220 } else {
12221 tg3_flag_set(tp, JUMBO_RING_ENABLE);
12222 }
12223 } else {
12224 if (tg3_flag(tp, 5780_CLASS)) {
12225 tg3_flag_set(tp, TSO_CAPABLE);
12226 netdev_update_features(dev);
12227 }
12228 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
12229 }
12230}
12231
12232static int tg3_change_mtu(struct net_device *dev, int new_mtu)
12233{
12234 struct tg3 *tp = netdev_priv(dev);
12235 int err;
12236
12237 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
12238 return -EINVAL;
12239
12240 if (!netif_running(dev)) {
12241 /* We'll just catch it later when the
12242 * device is up'd.
12243 */
12244 tg3_set_mtu(dev, tp, new_mtu);
12245 return 0;
12246 }
12247
12248 tg3_phy_stop(tp);
12249
12250 tg3_netif_stop(tp);
12251
12252 tg3_full_lock(tp, 1);
12253
12254 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12255
12256 tg3_set_mtu(dev, tp, new_mtu);
12257
12258 err = tg3_restart_hw(tp, 0);
12259
12260 if (!err)
12261 tg3_netif_start(tp);
12262
12263 tg3_full_unlock(tp);
12264
12265 if (!err)
12266 tg3_phy_start(tp);
12267
12268 return err;
12269}
12270
12271static const struct net_device_ops tg3_netdev_ops = {
12272 .ndo_open = tg3_open,
12273 .ndo_stop = tg3_close,
12274 .ndo_start_xmit = tg3_start_xmit,
12275 .ndo_get_stats64 = tg3_get_stats64,
12276 .ndo_validate_addr = eth_validate_addr,
12277 .ndo_set_rx_mode = tg3_set_rx_mode,
12278 .ndo_set_mac_address = tg3_set_mac_addr,
12279 .ndo_do_ioctl = tg3_ioctl,
12280 .ndo_tx_timeout = tg3_tx_timeout,
12281 .ndo_change_mtu = tg3_change_mtu,
12282 .ndo_fix_features = tg3_fix_features,
12283 .ndo_set_features = tg3_set_features,
12284#ifdef CONFIG_NET_POLL_CONTROLLER
12285 .ndo_poll_controller = tg3_poll_controller,
12286#endif
12287};
12288
1da177e4
LT
12289static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
12290{
1b27777a 12291 u32 cursize, val, magic;
1da177e4
LT
12292
12293 tp->nvram_size = EEPROM_CHIP_SIZE;
12294
e4f34110 12295 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
12296 return;
12297
b16250e3
MC
12298 if ((magic != TG3_EEPROM_MAGIC) &&
12299 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
12300 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
12301 return;
12302
12303 /*
12304 * Size the chip by reading offsets at increasing powers of two.
12305 * When we encounter our validation signature, we know the addressing
12306 * has wrapped around, and thus have our chip size.
12307 */
1b27777a 12308 cursize = 0x10;
1da177e4
LT
12309
12310 while (cursize < tp->nvram_size) {
e4f34110 12311 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
12312 return;
12313
1820180b 12314 if (val == magic)
1da177e4
LT
12315 break;
12316
12317 cursize <<= 1;
12318 }
12319
12320 tp->nvram_size = cursize;
12321}
6aa20a22 12322
1da177e4
LT
12323static void __devinit tg3_get_nvram_size(struct tg3 *tp)
12324{
12325 u32 val;
12326
63c3a66f 12327 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
12328 return;
12329
12330 /* Selfboot format */
1820180b 12331 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
12332 tg3_get_eeprom_size(tp);
12333 return;
12334 }
12335
6d348f2c 12336 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 12337 if (val != 0) {
6d348f2c
MC
12338 /* This is confusing. We want to operate on the
12339 * 16-bit value at offset 0xf2. The tg3_nvram_read()
12340 * call will read from NVRAM and byteswap the data
12341 * according to the byteswapping settings for all
12342 * other register accesses. This ensures the data we
12343 * want will always reside in the lower 16-bits.
12344 * However, the data in NVRAM is in LE format, which
12345 * means the data from the NVRAM read will always be
12346 * opposite the endianness of the CPU. The 16-bit
12347 * byteswap then brings the data to CPU endianness.
12348 */
12349 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12350 return;
12351 }
12352 }
fd1122a2 12353 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12354}
12355
12356static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12357{
12358 u32 nvcfg1;
12359
12360 nvcfg1 = tr32(NVRAM_CFG1);
12361 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12362 tg3_flag_set(tp, FLASH);
8590a603 12363 } else {
1da177e4
LT
12364 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12365 tw32(NVRAM_CFG1, nvcfg1);
12366 }
12367
6ff6f81d 12368 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12369 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12370 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12371 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12372 tp->nvram_jedecnum = JEDEC_ATMEL;
12373 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12374 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12375 break;
12376 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12377 tp->nvram_jedecnum = JEDEC_ATMEL;
12378 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12379 break;
12380 case FLASH_VENDOR_ATMEL_EEPROM:
12381 tp->nvram_jedecnum = JEDEC_ATMEL;
12382 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12383 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12384 break;
12385 case FLASH_VENDOR_ST:
12386 tp->nvram_jedecnum = JEDEC_ST;
12387 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12388 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12389 break;
12390 case FLASH_VENDOR_SAIFUN:
12391 tp->nvram_jedecnum = JEDEC_SAIFUN;
12392 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12393 break;
12394 case FLASH_VENDOR_SST_SMALL:
12395 case FLASH_VENDOR_SST_LARGE:
12396 tp->nvram_jedecnum = JEDEC_SST;
12397 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12398 break;
1da177e4 12399 }
8590a603 12400 } else {
1da177e4
LT
12401 tp->nvram_jedecnum = JEDEC_ATMEL;
12402 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12403 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12404 }
12405}
12406
a1b950d5
MC
12407static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12408{
12409 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12410 case FLASH_5752PAGE_SIZE_256:
12411 tp->nvram_pagesize = 256;
12412 break;
12413 case FLASH_5752PAGE_SIZE_512:
12414 tp->nvram_pagesize = 512;
12415 break;
12416 case FLASH_5752PAGE_SIZE_1K:
12417 tp->nvram_pagesize = 1024;
12418 break;
12419 case FLASH_5752PAGE_SIZE_2K:
12420 tp->nvram_pagesize = 2048;
12421 break;
12422 case FLASH_5752PAGE_SIZE_4K:
12423 tp->nvram_pagesize = 4096;
12424 break;
12425 case FLASH_5752PAGE_SIZE_264:
12426 tp->nvram_pagesize = 264;
12427 break;
12428 case FLASH_5752PAGE_SIZE_528:
12429 tp->nvram_pagesize = 528;
12430 break;
12431 }
12432}
12433
361b4ac2
MC
12434static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12435{
12436 u32 nvcfg1;
12437
12438 nvcfg1 = tr32(NVRAM_CFG1);
12439
e6af301b
MC
12440 /* NVRAM protection for TPM */
12441 if (nvcfg1 & (1 << 27))
63c3a66f 12442 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12443
361b4ac2 12444 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12445 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12446 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12447 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12448 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12449 break;
12450 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12451 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12452 tg3_flag_set(tp, NVRAM_BUFFERED);
12453 tg3_flag_set(tp, FLASH);
8590a603
MC
12454 break;
12455 case FLASH_5752VENDOR_ST_M45PE10:
12456 case FLASH_5752VENDOR_ST_M45PE20:
12457 case FLASH_5752VENDOR_ST_M45PE40:
12458 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12459 tg3_flag_set(tp, NVRAM_BUFFERED);
12460 tg3_flag_set(tp, FLASH);
8590a603 12461 break;
361b4ac2
MC
12462 }
12463
63c3a66f 12464 if (tg3_flag(tp, FLASH)) {
a1b950d5 12465 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12466 } else {
361b4ac2
MC
12467 /* For eeprom, set pagesize to maximum eeprom size */
12468 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12469
12470 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12471 tw32(NVRAM_CFG1, nvcfg1);
12472 }
12473}
12474
d3c7b886
MC
12475static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12476{
989a9d23 12477 u32 nvcfg1, protect = 0;
d3c7b886
MC
12478
12479 nvcfg1 = tr32(NVRAM_CFG1);
12480
12481 /* NVRAM protection for TPM */
989a9d23 12482 if (nvcfg1 & (1 << 27)) {
63c3a66f 12483 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12484 protect = 1;
12485 }
d3c7b886 12486
989a9d23
MC
12487 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12488 switch (nvcfg1) {
8590a603
MC
12489 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12490 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12491 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12492 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12493 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12494 tg3_flag_set(tp, NVRAM_BUFFERED);
12495 tg3_flag_set(tp, FLASH);
8590a603
MC
12496 tp->nvram_pagesize = 264;
12497 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12498 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12499 tp->nvram_size = (protect ? 0x3e200 :
12500 TG3_NVRAM_SIZE_512KB);
12501 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12502 tp->nvram_size = (protect ? 0x1f200 :
12503 TG3_NVRAM_SIZE_256KB);
12504 else
12505 tp->nvram_size = (protect ? 0x1f200 :
12506 TG3_NVRAM_SIZE_128KB);
12507 break;
12508 case FLASH_5752VENDOR_ST_M45PE10:
12509 case FLASH_5752VENDOR_ST_M45PE20:
12510 case FLASH_5752VENDOR_ST_M45PE40:
12511 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12512 tg3_flag_set(tp, NVRAM_BUFFERED);
12513 tg3_flag_set(tp, FLASH);
8590a603
MC
12514 tp->nvram_pagesize = 256;
12515 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12516 tp->nvram_size = (protect ?
12517 TG3_NVRAM_SIZE_64KB :
12518 TG3_NVRAM_SIZE_128KB);
12519 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12520 tp->nvram_size = (protect ?
12521 TG3_NVRAM_SIZE_64KB :
12522 TG3_NVRAM_SIZE_256KB);
12523 else
12524 tp->nvram_size = (protect ?
12525 TG3_NVRAM_SIZE_128KB :
12526 TG3_NVRAM_SIZE_512KB);
12527 break;
d3c7b886
MC
12528 }
12529}
12530
1b27777a
MC
12531static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12532{
12533 u32 nvcfg1;
12534
12535 nvcfg1 = tr32(NVRAM_CFG1);
12536
12537 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12538 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12539 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12540 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12541 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12542 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12543 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12544 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12545
8590a603
MC
12546 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12547 tw32(NVRAM_CFG1, nvcfg1);
12548 break;
12549 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12550 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12551 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12552 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12553 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12554 tg3_flag_set(tp, NVRAM_BUFFERED);
12555 tg3_flag_set(tp, FLASH);
8590a603
MC
12556 tp->nvram_pagesize = 264;
12557 break;
12558 case FLASH_5752VENDOR_ST_M45PE10:
12559 case FLASH_5752VENDOR_ST_M45PE20:
12560 case FLASH_5752VENDOR_ST_M45PE40:
12561 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12562 tg3_flag_set(tp, NVRAM_BUFFERED);
12563 tg3_flag_set(tp, FLASH);
8590a603
MC
12564 tp->nvram_pagesize = 256;
12565 break;
1b27777a
MC
12566 }
12567}
12568
6b91fa02
MC
12569static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12570{
12571 u32 nvcfg1, protect = 0;
12572
12573 nvcfg1 = tr32(NVRAM_CFG1);
12574
12575 /* NVRAM protection for TPM */
12576 if (nvcfg1 & (1 << 27)) {
63c3a66f 12577 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12578 protect = 1;
12579 }
12580
12581 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12582 switch (nvcfg1) {
8590a603
MC
12583 case FLASH_5761VENDOR_ATMEL_ADB021D:
12584 case FLASH_5761VENDOR_ATMEL_ADB041D:
12585 case FLASH_5761VENDOR_ATMEL_ADB081D:
12586 case FLASH_5761VENDOR_ATMEL_ADB161D:
12587 case FLASH_5761VENDOR_ATMEL_MDB021D:
12588 case FLASH_5761VENDOR_ATMEL_MDB041D:
12589 case FLASH_5761VENDOR_ATMEL_MDB081D:
12590 case FLASH_5761VENDOR_ATMEL_MDB161D:
12591 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12592 tg3_flag_set(tp, NVRAM_BUFFERED);
12593 tg3_flag_set(tp, FLASH);
12594 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12595 tp->nvram_pagesize = 256;
12596 break;
12597 case FLASH_5761VENDOR_ST_A_M45PE20:
12598 case FLASH_5761VENDOR_ST_A_M45PE40:
12599 case FLASH_5761VENDOR_ST_A_M45PE80:
12600 case FLASH_5761VENDOR_ST_A_M45PE16:
12601 case FLASH_5761VENDOR_ST_M_M45PE20:
12602 case FLASH_5761VENDOR_ST_M_M45PE40:
12603 case FLASH_5761VENDOR_ST_M_M45PE80:
12604 case FLASH_5761VENDOR_ST_M_M45PE16:
12605 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12606 tg3_flag_set(tp, NVRAM_BUFFERED);
12607 tg3_flag_set(tp, FLASH);
8590a603
MC
12608 tp->nvram_pagesize = 256;
12609 break;
6b91fa02
MC
12610 }
12611
12612 if (protect) {
12613 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12614 } else {
12615 switch (nvcfg1) {
8590a603
MC
12616 case FLASH_5761VENDOR_ATMEL_ADB161D:
12617 case FLASH_5761VENDOR_ATMEL_MDB161D:
12618 case FLASH_5761VENDOR_ST_A_M45PE16:
12619 case FLASH_5761VENDOR_ST_M_M45PE16:
12620 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12621 break;
12622 case FLASH_5761VENDOR_ATMEL_ADB081D:
12623 case FLASH_5761VENDOR_ATMEL_MDB081D:
12624 case FLASH_5761VENDOR_ST_A_M45PE80:
12625 case FLASH_5761VENDOR_ST_M_M45PE80:
12626 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12627 break;
12628 case FLASH_5761VENDOR_ATMEL_ADB041D:
12629 case FLASH_5761VENDOR_ATMEL_MDB041D:
12630 case FLASH_5761VENDOR_ST_A_M45PE40:
12631 case FLASH_5761VENDOR_ST_M_M45PE40:
12632 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12633 break;
12634 case FLASH_5761VENDOR_ATMEL_ADB021D:
12635 case FLASH_5761VENDOR_ATMEL_MDB021D:
12636 case FLASH_5761VENDOR_ST_A_M45PE20:
12637 case FLASH_5761VENDOR_ST_M_M45PE20:
12638 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12639 break;
6b91fa02
MC
12640 }
12641 }
12642}
12643
b5d3772c
MC
12644static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12645{
12646 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12647 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12648 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12649}
12650
321d32a0
MC
12651static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12652{
12653 u32 nvcfg1;
12654
12655 nvcfg1 = tr32(NVRAM_CFG1);
12656
12657 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12658 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12659 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12660 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12661 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12662 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12663
12664 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12665 tw32(NVRAM_CFG1, nvcfg1);
12666 return;
12667 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12668 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12669 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12670 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12671 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12672 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12673 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12674 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12675 tg3_flag_set(tp, NVRAM_BUFFERED);
12676 tg3_flag_set(tp, FLASH);
321d32a0
MC
12677
12678 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12679 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12680 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12681 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12682 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12683 break;
12684 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12685 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12686 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12687 break;
12688 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12689 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12690 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12691 break;
12692 }
12693 break;
12694 case FLASH_5752VENDOR_ST_M45PE10:
12695 case FLASH_5752VENDOR_ST_M45PE20:
12696 case FLASH_5752VENDOR_ST_M45PE40:
12697 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12698 tg3_flag_set(tp, NVRAM_BUFFERED);
12699 tg3_flag_set(tp, FLASH);
321d32a0
MC
12700
12701 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12702 case FLASH_5752VENDOR_ST_M45PE10:
12703 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12704 break;
12705 case FLASH_5752VENDOR_ST_M45PE20:
12706 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12707 break;
12708 case FLASH_5752VENDOR_ST_M45PE40:
12709 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12710 break;
12711 }
12712 break;
12713 default:
63c3a66f 12714 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12715 return;
12716 }
12717
a1b950d5
MC
12718 tg3_nvram_get_pagesize(tp, nvcfg1);
12719 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12720 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12721}
12722
12723
12724static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12725{
12726 u32 nvcfg1;
12727
12728 nvcfg1 = tr32(NVRAM_CFG1);
12729
12730 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12731 case FLASH_5717VENDOR_ATMEL_EEPROM:
12732 case FLASH_5717VENDOR_MICRO_EEPROM:
12733 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12734 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12735 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12736
12737 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12738 tw32(NVRAM_CFG1, nvcfg1);
12739 return;
12740 case FLASH_5717VENDOR_ATMEL_MDB011D:
12741 case FLASH_5717VENDOR_ATMEL_ADB011B:
12742 case FLASH_5717VENDOR_ATMEL_ADB011D:
12743 case FLASH_5717VENDOR_ATMEL_MDB021D:
12744 case FLASH_5717VENDOR_ATMEL_ADB021B:
12745 case FLASH_5717VENDOR_ATMEL_ADB021D:
12746 case FLASH_5717VENDOR_ATMEL_45USPT:
12747 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12748 tg3_flag_set(tp, NVRAM_BUFFERED);
12749 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12750
12751 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12752 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12753 /* Detect size with tg3_nvram_get_size() */
12754 break;
a1b950d5
MC
12755 case FLASH_5717VENDOR_ATMEL_ADB021B:
12756 case FLASH_5717VENDOR_ATMEL_ADB021D:
12757 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12758 break;
12759 default:
12760 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12761 break;
12762 }
321d32a0 12763 break;
a1b950d5
MC
12764 case FLASH_5717VENDOR_ST_M_M25PE10:
12765 case FLASH_5717VENDOR_ST_A_M25PE10:
12766 case FLASH_5717VENDOR_ST_M_M45PE10:
12767 case FLASH_5717VENDOR_ST_A_M45PE10:
12768 case FLASH_5717VENDOR_ST_M_M25PE20:
12769 case FLASH_5717VENDOR_ST_A_M25PE20:
12770 case FLASH_5717VENDOR_ST_M_M45PE20:
12771 case FLASH_5717VENDOR_ST_A_M45PE20:
12772 case FLASH_5717VENDOR_ST_25USPT:
12773 case FLASH_5717VENDOR_ST_45USPT:
12774 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12775 tg3_flag_set(tp, NVRAM_BUFFERED);
12776 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12777
12778 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12779 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12780 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12781 /* Detect size with tg3_nvram_get_size() */
12782 break;
12783 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12784 case FLASH_5717VENDOR_ST_A_M45PE20:
12785 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12786 break;
12787 default:
12788 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12789 break;
12790 }
321d32a0 12791 break;
a1b950d5 12792 default:
63c3a66f 12793 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12794 return;
321d32a0 12795 }
a1b950d5
MC
12796
12797 tg3_nvram_get_pagesize(tp, nvcfg1);
12798 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12799 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12800}
12801
9b91b5f1
MC
12802static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12803{
12804 u32 nvcfg1, nvmpinstrp;
12805
12806 nvcfg1 = tr32(NVRAM_CFG1);
12807 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12808
12809 switch (nvmpinstrp) {
12810 case FLASH_5720_EEPROM_HD:
12811 case FLASH_5720_EEPROM_LD:
12812 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12813 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12814
12815 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12816 tw32(NVRAM_CFG1, nvcfg1);
12817 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12818 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12819 else
12820 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12821 return;
12822 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12823 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12824 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12825 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12826 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12827 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12828 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12829 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12830 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12831 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12832 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12833 case FLASH_5720VENDOR_ATMEL_45USPT:
12834 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12835 tg3_flag_set(tp, NVRAM_BUFFERED);
12836 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12837
12838 switch (nvmpinstrp) {
12839 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12840 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12841 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12842 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12843 break;
12844 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12845 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12846 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12847 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12848 break;
12849 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12850 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12851 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12852 break;
12853 default:
12854 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12855 break;
12856 }
12857 break;
12858 case FLASH_5720VENDOR_M_ST_M25PE10:
12859 case FLASH_5720VENDOR_M_ST_M45PE10:
12860 case FLASH_5720VENDOR_A_ST_M25PE10:
12861 case FLASH_5720VENDOR_A_ST_M45PE10:
12862 case FLASH_5720VENDOR_M_ST_M25PE20:
12863 case FLASH_5720VENDOR_M_ST_M45PE20:
12864 case FLASH_5720VENDOR_A_ST_M25PE20:
12865 case FLASH_5720VENDOR_A_ST_M45PE20:
12866 case FLASH_5720VENDOR_M_ST_M25PE40:
12867 case FLASH_5720VENDOR_M_ST_M45PE40:
12868 case FLASH_5720VENDOR_A_ST_M25PE40:
12869 case FLASH_5720VENDOR_A_ST_M45PE40:
12870 case FLASH_5720VENDOR_M_ST_M25PE80:
12871 case FLASH_5720VENDOR_M_ST_M45PE80:
12872 case FLASH_5720VENDOR_A_ST_M25PE80:
12873 case FLASH_5720VENDOR_A_ST_M45PE80:
12874 case FLASH_5720VENDOR_ST_25USPT:
12875 case FLASH_5720VENDOR_ST_45USPT:
12876 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12877 tg3_flag_set(tp, NVRAM_BUFFERED);
12878 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12879
12880 switch (nvmpinstrp) {
12881 case FLASH_5720VENDOR_M_ST_M25PE20:
12882 case FLASH_5720VENDOR_M_ST_M45PE20:
12883 case FLASH_5720VENDOR_A_ST_M25PE20:
12884 case FLASH_5720VENDOR_A_ST_M45PE20:
12885 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12886 break;
12887 case FLASH_5720VENDOR_M_ST_M25PE40:
12888 case FLASH_5720VENDOR_M_ST_M45PE40:
12889 case FLASH_5720VENDOR_A_ST_M25PE40:
12890 case FLASH_5720VENDOR_A_ST_M45PE40:
12891 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12892 break;
12893 case FLASH_5720VENDOR_M_ST_M25PE80:
12894 case FLASH_5720VENDOR_M_ST_M45PE80:
12895 case FLASH_5720VENDOR_A_ST_M25PE80:
12896 case FLASH_5720VENDOR_A_ST_M45PE80:
12897 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12898 break;
12899 default:
12900 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12901 break;
12902 }
12903 break;
12904 default:
63c3a66f 12905 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12906 return;
12907 }
12908
12909 tg3_nvram_get_pagesize(tp, nvcfg1);
12910 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12911 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12912}
12913
1da177e4
LT
12914/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12915static void __devinit tg3_nvram_init(struct tg3 *tp)
12916{
1da177e4
LT
12917 tw32_f(GRC_EEPROM_ADDR,
12918 (EEPROM_ADDR_FSM_RESET |
12919 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12920 EEPROM_ADDR_CLKPERD_SHIFT)));
12921
9d57f01c 12922 msleep(1);
1da177e4
LT
12923
12924 /* Enable seeprom accesses. */
12925 tw32_f(GRC_LOCAL_CTRL,
12926 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12927 udelay(100);
12928
12929 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12930 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12931 tg3_flag_set(tp, NVRAM);
1da177e4 12932
ec41c7df 12933 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12934 netdev_warn(tp->dev,
12935 "Cannot get nvram lock, %s failed\n",
05dbe005 12936 __func__);
ec41c7df
MC
12937 return;
12938 }
e6af301b 12939 tg3_enable_nvram_access(tp);
1da177e4 12940
989a9d23
MC
12941 tp->nvram_size = 0;
12942
361b4ac2
MC
12943 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12944 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12945 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12946 tg3_get_5755_nvram_info(tp);
d30cdd28 12947 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12948 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12949 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12950 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12951 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12952 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12953 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12954 tg3_get_5906_nvram_info(tp);
b703df6f 12955 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 12956 tg3_flag(tp, 57765_CLASS))
321d32a0 12957 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12958 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12959 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12960 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12961 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12962 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12963 else
12964 tg3_get_nvram_info(tp);
12965
989a9d23
MC
12966 if (tp->nvram_size == 0)
12967 tg3_get_nvram_size(tp);
1da177e4 12968
e6af301b 12969 tg3_disable_nvram_access(tp);
381291b7 12970 tg3_nvram_unlock(tp);
1da177e4
LT
12971
12972 } else {
63c3a66f
JP
12973 tg3_flag_clear(tp, NVRAM);
12974 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12975
12976 tg3_get_eeprom_size(tp);
12977 }
12978}
12979
1da177e4
LT
12980struct subsys_tbl_ent {
12981 u16 subsys_vendor, subsys_devid;
12982 u32 phy_id;
12983};
12984
24daf2b0 12985static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12986 /* Broadcom boards. */
24daf2b0 12987 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12988 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12989 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12990 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12991 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12992 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12993 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12994 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12995 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12996 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12997 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12998 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12999 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13000 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
13001 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13002 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 13003 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13004 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 13005 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13006 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 13007 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13008 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
13009
13010 /* 3com boards. */
24daf2b0 13011 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13012 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 13013 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13014 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13015 { TG3PCI_SUBVENDOR_ID_3COM,
13016 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
13017 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13018 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 13019 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13020 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13021
13022 /* DELL boards. */
24daf2b0 13023 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13024 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 13025 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13026 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 13027 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13028 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 13029 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13030 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
13031
13032 /* Compaq boards. */
24daf2b0 13033 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13034 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 13035 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13036 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13037 { TG3PCI_SUBVENDOR_ID_COMPAQ,
13038 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
13039 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13040 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 13041 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13042 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13043
13044 /* IBM boards. */
24daf2b0
MC
13045 { TG3PCI_SUBVENDOR_ID_IBM,
13046 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
13047};
13048
24daf2b0 13049static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
13050{
13051 int i;
13052
13053 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
13054 if ((subsys_id_to_phy_id[i].subsys_vendor ==
13055 tp->pdev->subsystem_vendor) &&
13056 (subsys_id_to_phy_id[i].subsys_devid ==
13057 tp->pdev->subsystem_device))
13058 return &subsys_id_to_phy_id[i];
13059 }
13060 return NULL;
13061}
13062
7d0c41ef 13063static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 13064{
1da177e4 13065 u32 val;
f49639e6 13066
79eb6904 13067 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
13068 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13069
a85feb8c 13070 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
13071 tg3_flag_set(tp, EEPROM_WRITE_PROT);
13072 tg3_flag_set(tp, WOL_CAP);
72b845e0 13073
b5d3772c 13074 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 13075 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
13076 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13077 tg3_flag_set(tp, IS_NIC);
9d26e213 13078 }
0527ba35
MC
13079 val = tr32(VCPU_CFGSHDW);
13080 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 13081 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 13082 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 13083 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 13084 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13085 device_set_wakeup_enable(&tp->pdev->dev, true);
13086 }
05ac4cb7 13087 goto done;
b5d3772c
MC
13088 }
13089
1da177e4
LT
13090 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
13091 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
13092 u32 nic_cfg, led_cfg;
a9daf367 13093 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 13094 int eeprom_phy_serdes = 0;
1da177e4
LT
13095
13096 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
13097 tp->nic_sram_data_cfg = nic_cfg;
13098
13099 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13100 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13101 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13102 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13103 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13104 (ver > 0) && (ver < 0x100))
13105 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13106
a9daf367
MC
13107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13108 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13109
1da177e4
LT
13110 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13111 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13112 eeprom_phy_serdes = 1;
13113
13114 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13115 if (nic_phy_id != 0) {
13116 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13117 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13118
13119 eeprom_phy_id = (id1 >> 16) << 10;
13120 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13121 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13122 } else
13123 eeprom_phy_id = 0;
13124
7d0c41ef 13125 tp->phy_id = eeprom_phy_id;
747e8f8b 13126 if (eeprom_phy_serdes) {
63c3a66f 13127 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13128 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13129 else
f07e9af3 13130 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13131 }
7d0c41ef 13132
63c3a66f 13133 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13134 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13135 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13136 else
1da177e4
LT
13137 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13138
13139 switch (led_cfg) {
13140 default:
13141 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13142 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13143 break;
13144
13145 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13146 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13147 break;
13148
13149 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13150 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13151
13152 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13153 * read on some older 5700/5701 bootcode.
13154 */
13155 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13156 ASIC_REV_5700 ||
13157 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13158 ASIC_REV_5701)
13159 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13160
1da177e4
LT
13161 break;
13162
13163 case SHASTA_EXT_LED_SHARED:
13164 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13165 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13166 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13167 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13168 LED_CTRL_MODE_PHY_2);
13169 break;
13170
13171 case SHASTA_EXT_LED_MAC:
13172 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13173 break;
13174
13175 case SHASTA_EXT_LED_COMBO:
13176 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13177 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13178 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13179 LED_CTRL_MODE_PHY_2);
13180 break;
13181
855e1111 13182 }
1da177e4
LT
13183
13184 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13185 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13186 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13187 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13188
b2a5c19c
MC
13189 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13190 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13191
9d26e213 13192 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13193 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13194 if ((tp->pdev->subsystem_vendor ==
13195 PCI_VENDOR_ID_ARIMA) &&
13196 (tp->pdev->subsystem_device == 0x205a ||
13197 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13198 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13199 } else {
63c3a66f
JP
13200 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13201 tg3_flag_set(tp, IS_NIC);
9d26e213 13202 }
1da177e4
LT
13203
13204 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13205 tg3_flag_set(tp, ENABLE_ASF);
13206 if (tg3_flag(tp, 5750_PLUS))
13207 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13208 }
b2b98d4a
MC
13209
13210 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13211 tg3_flag(tp, 5750_PLUS))
13212 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13213
f07e9af3 13214 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13215 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13216 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13217
63c3a66f 13218 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13219 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13220 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13221 device_set_wakeup_enable(&tp->pdev->dev, true);
13222 }
0527ba35 13223
1da177e4 13224 if (cfg2 & (1 << 17))
f07e9af3 13225 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13226
13227 /* serdes signal pre-emphasis in register 0x590 set by */
13228 /* bootcode if bit 18 is set */
13229 if (cfg2 & (1 << 18))
f07e9af3 13230 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13231
63c3a66f
JP
13232 if ((tg3_flag(tp, 57765_PLUS) ||
13233 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13234 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13235 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13236 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13237
63c3a66f 13238 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13239 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13240 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13241 u32 cfg3;
13242
13243 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13244 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13245 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13246 }
a9daf367 13247
14417063 13248 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13249 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13250 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13251 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13252 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13253 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13254 }
05ac4cb7 13255done:
63c3a66f 13256 if (tg3_flag(tp, WOL_CAP))
43067ed8 13257 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13258 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13259 else
13260 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13261}
13262
b2a5c19c
MC
13263static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13264{
13265 int i;
13266 u32 val;
13267
13268 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13269 tw32(OTP_CTRL, cmd);
13270
13271 /* Wait for up to 1 ms for command to execute. */
13272 for (i = 0; i < 100; i++) {
13273 val = tr32(OTP_STATUS);
13274 if (val & OTP_STATUS_CMD_DONE)
13275 break;
13276 udelay(10);
13277 }
13278
13279 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13280}
13281
13282/* Read the gphy configuration from the OTP region of the chip. The gphy
13283 * configuration is a 32-bit value that straddles the alignment boundary.
13284 * We do two 32-bit reads and then shift and merge the results.
13285 */
13286static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13287{
13288 u32 bhalf_otp, thalf_otp;
13289
13290 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13291
13292 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13293 return 0;
13294
13295 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13296
13297 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13298 return 0;
13299
13300 thalf_otp = tr32(OTP_READ_DATA);
13301
13302 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13303
13304 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13305 return 0;
13306
13307 bhalf_otp = tr32(OTP_READ_DATA);
13308
13309 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13310}
13311
e256f8a3
MC
13312static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13313{
202ff1c2 13314 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13315
13316 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13317 adv |= ADVERTISED_1000baseT_Half |
13318 ADVERTISED_1000baseT_Full;
13319
13320 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13321 adv |= ADVERTISED_100baseT_Half |
13322 ADVERTISED_100baseT_Full |
13323 ADVERTISED_10baseT_Half |
13324 ADVERTISED_10baseT_Full |
13325 ADVERTISED_TP;
13326 else
13327 adv |= ADVERTISED_FIBRE;
13328
13329 tp->link_config.advertising = adv;
e740522e
MC
13330 tp->link_config.speed = SPEED_UNKNOWN;
13331 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 13332 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
13333 tp->link_config.active_speed = SPEED_UNKNOWN;
13334 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
13335
13336 tp->old_link = -1;
e256f8a3
MC
13337}
13338
7d0c41ef
MC
13339static int __devinit tg3_phy_probe(struct tg3 *tp)
13340{
13341 u32 hw_phy_id_1, hw_phy_id_2;
13342 u32 hw_phy_id, hw_phy_id_masked;
13343 int err;
1da177e4 13344
e256f8a3 13345 /* flow control autonegotiation is default behavior */
63c3a66f 13346 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13347 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13348
63c3a66f 13349 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13350 return tg3_phy_init(tp);
13351
1da177e4 13352 /* Reading the PHY ID register can conflict with ASF
877d0310 13353 * firmware access to the PHY hardware.
1da177e4
LT
13354 */
13355 err = 0;
63c3a66f 13356 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13357 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13358 } else {
13359 /* Now read the physical PHY_ID from the chip and verify
13360 * that it is sane. If it doesn't look good, we fall back
13361 * to either the hard-coded table based PHY_ID and failing
13362 * that the value found in the eeprom area.
13363 */
13364 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13365 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13366
13367 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13368 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13369 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13370
79eb6904 13371 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13372 }
13373
79eb6904 13374 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13375 tp->phy_id = hw_phy_id;
79eb6904 13376 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13377 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13378 else
f07e9af3 13379 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13380 } else {
79eb6904 13381 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13382 /* Do nothing, phy ID already set up in
13383 * tg3_get_eeprom_hw_cfg().
13384 */
1da177e4
LT
13385 } else {
13386 struct subsys_tbl_ent *p;
13387
13388 /* No eeprom signature? Try the hardcoded
13389 * subsys device table.
13390 */
24daf2b0 13391 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13392 if (!p)
13393 return -ENODEV;
13394
13395 tp->phy_id = p->phy_id;
13396 if (!tp->phy_id ||
79eb6904 13397 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13398 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13399 }
13400 }
13401
a6b68dab 13402 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13403 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13404 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13405 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13406 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13407 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13408 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13409 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13410
e256f8a3
MC
13411 tg3_phy_init_link_config(tp);
13412
f07e9af3 13413 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13414 !tg3_flag(tp, ENABLE_APE) &&
13415 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 13416 u32 bmsr, dummy;
1da177e4
LT
13417
13418 tg3_readphy(tp, MII_BMSR, &bmsr);
13419 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13420 (bmsr & BMSR_LSTATUS))
13421 goto skip_phy_reset;
6aa20a22 13422
1da177e4
LT
13423 err = tg3_phy_reset(tp);
13424 if (err)
13425 return err;
13426
42b64a45 13427 tg3_phy_set_wirespeed(tp);
1da177e4 13428
e2bf73e7 13429 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
13430 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13431 tp->link_config.flowctrl);
1da177e4
LT
13432
13433 tg3_writephy(tp, MII_BMCR,
13434 BMCR_ANENABLE | BMCR_ANRESTART);
13435 }
1da177e4
LT
13436 }
13437
13438skip_phy_reset:
79eb6904 13439 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13440 err = tg3_init_5401phy_dsp(tp);
13441 if (err)
13442 return err;
1da177e4 13443
1da177e4
LT
13444 err = tg3_init_5401phy_dsp(tp);
13445 }
13446
1da177e4
LT
13447 return err;
13448}
13449
184b8904 13450static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13451{
a4a8bb15 13452 u8 *vpd_data;
4181b2c8 13453 unsigned int block_end, rosize, len;
535a490e 13454 u32 vpdlen;
184b8904 13455 int j, i = 0;
a4a8bb15 13456
535a490e 13457 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13458 if (!vpd_data)
13459 goto out_no_vpd;
1da177e4 13460
535a490e 13461 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13462 if (i < 0)
13463 goto out_not_found;
1da177e4 13464
4181b2c8
MC
13465 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13466 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13467 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13468
535a490e 13469 if (block_end > vpdlen)
4181b2c8 13470 goto out_not_found;
af2c6a4a 13471
184b8904
MC
13472 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13473 PCI_VPD_RO_KEYWORD_MFR_ID);
13474 if (j > 0) {
13475 len = pci_vpd_info_field_size(&vpd_data[j]);
13476
13477 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13478 if (j + len > block_end || len != 4 ||
13479 memcmp(&vpd_data[j], "1028", 4))
13480 goto partno;
13481
13482 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13483 PCI_VPD_RO_KEYWORD_VENDOR0);
13484 if (j < 0)
13485 goto partno;
13486
13487 len = pci_vpd_info_field_size(&vpd_data[j]);
13488
13489 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13490 if (j + len > block_end)
13491 goto partno;
13492
13493 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13494 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13495 }
13496
13497partno:
4181b2c8
MC
13498 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13499 PCI_VPD_RO_KEYWORD_PARTNO);
13500 if (i < 0)
13501 goto out_not_found;
af2c6a4a 13502
4181b2c8 13503 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13504
4181b2c8
MC
13505 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13506 if (len > TG3_BPN_SIZE ||
535a490e 13507 (len + i) > vpdlen)
4181b2c8 13508 goto out_not_found;
1da177e4 13509
4181b2c8 13510 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13511
1da177e4 13512out_not_found:
a4a8bb15 13513 kfree(vpd_data);
37a949c5 13514 if (tp->board_part_number[0])
a4a8bb15
MC
13515 return;
13516
13517out_no_vpd:
37a949c5
MC
13518 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13519 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13520 strcpy(tp->board_part_number, "BCM5717");
13521 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13522 strcpy(tp->board_part_number, "BCM5718");
13523 else
13524 goto nomatch;
13525 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13526 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13527 strcpy(tp->board_part_number, "BCM57780");
13528 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13529 strcpy(tp->board_part_number, "BCM57760");
13530 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13531 strcpy(tp->board_part_number, "BCM57790");
13532 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13533 strcpy(tp->board_part_number, "BCM57788");
13534 else
13535 goto nomatch;
13536 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13537 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13538 strcpy(tp->board_part_number, "BCM57761");
13539 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13540 strcpy(tp->board_part_number, "BCM57765");
13541 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13542 strcpy(tp->board_part_number, "BCM57781");
13543 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13544 strcpy(tp->board_part_number, "BCM57785");
13545 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13546 strcpy(tp->board_part_number, "BCM57791");
13547 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13548 strcpy(tp->board_part_number, "BCM57795");
13549 else
13550 goto nomatch;
55086ad9
MC
13551 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
13552 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
13553 strcpy(tp->board_part_number, "BCM57762");
13554 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
13555 strcpy(tp->board_part_number, "BCM57766");
13556 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
13557 strcpy(tp->board_part_number, "BCM57782");
13558 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13559 strcpy(tp->board_part_number, "BCM57786");
13560 else
13561 goto nomatch;
37a949c5 13562 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13563 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13564 } else {
13565nomatch:
b5d3772c 13566 strcpy(tp->board_part_number, "none");
37a949c5 13567 }
1da177e4
LT
13568}
13569
9c8a620e
MC
13570static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13571{
13572 u32 val;
13573
e4f34110 13574 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13575 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13576 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13577 val != 0)
13578 return 0;
13579
13580 return 1;
13581}
13582
acd9c119
MC
13583static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13584{
ff3a7cb2 13585 u32 val, offset, start, ver_offset;
75f9936e 13586 int i, dst_off;
ff3a7cb2 13587 bool newver = false;
acd9c119
MC
13588
13589 if (tg3_nvram_read(tp, 0xc, &offset) ||
13590 tg3_nvram_read(tp, 0x4, &start))
13591 return;
13592
13593 offset = tg3_nvram_logical_addr(tp, offset);
13594
ff3a7cb2 13595 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13596 return;
13597
ff3a7cb2
MC
13598 if ((val & 0xfc000000) == 0x0c000000) {
13599 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13600 return;
13601
ff3a7cb2
MC
13602 if (val == 0)
13603 newver = true;
13604 }
13605
75f9936e
MC
13606 dst_off = strlen(tp->fw_ver);
13607
ff3a7cb2 13608 if (newver) {
75f9936e
MC
13609 if (TG3_VER_SIZE - dst_off < 16 ||
13610 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13611 return;
13612
13613 offset = offset + ver_offset - start;
13614 for (i = 0; i < 16; i += 4) {
13615 __be32 v;
13616 if (tg3_nvram_read_be32(tp, offset + i, &v))
13617 return;
13618
75f9936e 13619 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13620 }
13621 } else {
13622 u32 major, minor;
13623
13624 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13625 return;
13626
13627 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13628 TG3_NVM_BCVER_MAJSFT;
13629 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13630 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13631 "v%d.%02d", major, minor);
acd9c119
MC
13632 }
13633}
13634
a6f6cb1c
MC
13635static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13636{
13637 u32 val, major, minor;
13638
13639 /* Use native endian representation */
13640 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13641 return;
13642
13643 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13644 TG3_NVM_HWSB_CFG1_MAJSFT;
13645 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13646 TG3_NVM_HWSB_CFG1_MINSFT;
13647
13648 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13649}
13650
dfe00d7d
MC
13651static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13652{
13653 u32 offset, major, minor, build;
13654
75f9936e 13655 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13656
13657 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13658 return;
13659
13660 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13661 case TG3_EEPROM_SB_REVISION_0:
13662 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13663 break;
13664 case TG3_EEPROM_SB_REVISION_2:
13665 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13666 break;
13667 case TG3_EEPROM_SB_REVISION_3:
13668 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13669 break;
a4153d40
MC
13670 case TG3_EEPROM_SB_REVISION_4:
13671 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13672 break;
13673 case TG3_EEPROM_SB_REVISION_5:
13674 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13675 break;
bba226ac
MC
13676 case TG3_EEPROM_SB_REVISION_6:
13677 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13678 break;
dfe00d7d
MC
13679 default:
13680 return;
13681 }
13682
e4f34110 13683 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13684 return;
13685
13686 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13687 TG3_EEPROM_SB_EDH_BLD_SHFT;
13688 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13689 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13690 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13691
13692 if (minor > 99 || build > 26)
13693 return;
13694
75f9936e
MC
13695 offset = strlen(tp->fw_ver);
13696 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13697 " v%d.%02d", major, minor);
dfe00d7d
MC
13698
13699 if (build > 0) {
75f9936e
MC
13700 offset = strlen(tp->fw_ver);
13701 if (offset < TG3_VER_SIZE - 1)
13702 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13703 }
13704}
13705
acd9c119 13706static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13707{
13708 u32 val, offset, start;
acd9c119 13709 int i, vlen;
9c8a620e
MC
13710
13711 for (offset = TG3_NVM_DIR_START;
13712 offset < TG3_NVM_DIR_END;
13713 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13714 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13715 return;
13716
9c8a620e
MC
13717 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13718 break;
13719 }
13720
13721 if (offset == TG3_NVM_DIR_END)
13722 return;
13723
63c3a66f 13724 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13725 start = 0x08000000;
e4f34110 13726 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13727 return;
13728
e4f34110 13729 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13730 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13731 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13732 return;
13733
13734 offset += val - start;
13735
acd9c119 13736 vlen = strlen(tp->fw_ver);
9c8a620e 13737
acd9c119
MC
13738 tp->fw_ver[vlen++] = ',';
13739 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13740
13741 for (i = 0; i < 4; i++) {
a9dc529d
MC
13742 __be32 v;
13743 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13744 return;
13745
b9fc7dc5 13746 offset += sizeof(v);
c4e6575c 13747
acd9c119
MC
13748 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13749 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13750 break;
c4e6575c 13751 }
9c8a620e 13752
acd9c119
MC
13753 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13754 vlen += sizeof(v);
c4e6575c 13755 }
acd9c119
MC
13756}
13757
7fd76445
MC
13758static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13759{
13760 int vlen;
13761 u32 apedata;
ecc79648 13762 char *fwtype;
7fd76445 13763
63c3a66f 13764 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13765 return;
13766
13767 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13768 if (apedata != APE_SEG_SIG_MAGIC)
13769 return;
13770
13771 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13772 if (!(apedata & APE_FW_STATUS_READY))
13773 return;
13774
13775 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13776
dc6d0744 13777 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13778 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13779 fwtype = "NCSI";
dc6d0744 13780 } else {
ecc79648 13781 fwtype = "DASH";
dc6d0744 13782 }
ecc79648 13783
7fd76445
MC
13784 vlen = strlen(tp->fw_ver);
13785
ecc79648
MC
13786 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13787 fwtype,
7fd76445
MC
13788 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13789 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13790 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13791 (apedata & APE_FW_VERSION_BLDMSK));
13792}
13793
acd9c119
MC
13794static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13795{
13796 u32 val;
75f9936e 13797 bool vpd_vers = false;
acd9c119 13798
75f9936e
MC
13799 if (tp->fw_ver[0] != 0)
13800 vpd_vers = true;
df259d8c 13801
63c3a66f 13802 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13803 strcat(tp->fw_ver, "sb");
df259d8c
MC
13804 return;
13805 }
13806
acd9c119
MC
13807 if (tg3_nvram_read(tp, 0, &val))
13808 return;
13809
13810 if (val == TG3_EEPROM_MAGIC)
13811 tg3_read_bc_ver(tp);
13812 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13813 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13814 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13815 tg3_read_hwsb_ver(tp);
acd9c119
MC
13816 else
13817 return;
13818
c9cab24e 13819 if (vpd_vers)
75f9936e 13820 goto done;
acd9c119 13821
c9cab24e
MC
13822 if (tg3_flag(tp, ENABLE_APE)) {
13823 if (tg3_flag(tp, ENABLE_ASF))
13824 tg3_read_dash_ver(tp);
13825 } else if (tg3_flag(tp, ENABLE_ASF)) {
13826 tg3_read_mgmtfw_ver(tp);
13827 }
9c8a620e 13828
75f9936e 13829done:
9c8a620e 13830 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13831}
13832
7cb32cf2
MC
13833static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13834{
63c3a66f 13835 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13836 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13837 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13838 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13839 else
de9f5230 13840 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13841}
13842
4143470c 13843static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13844 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13845 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13846 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13847 { },
13848};
13849
16c7fa7d
MC
13850static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
13851{
13852 struct pci_dev *peer;
13853 unsigned int func, devnr = tp->pdev->devfn & ~7;
13854
13855 for (func = 0; func < 8; func++) {
13856 peer = pci_get_slot(tp->pdev->bus, devnr | func);
13857 if (peer && peer != tp->pdev)
13858 break;
13859 pci_dev_put(peer);
13860 }
13861 /* 5704 can be configured in single-port mode, set peer to
13862 * tp->pdev in that case.
13863 */
13864 if (!peer) {
13865 peer = tp->pdev;
13866 return peer;
13867 }
13868
13869 /*
13870 * We don't need to keep the refcount elevated; there's no way
13871 * to remove one half of this device without removing the other
13872 */
13873 pci_dev_put(peer);
13874
13875 return peer;
13876}
13877
42b123b1
MC
13878static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
13879{
13880 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
13881 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13882 u32 reg;
13883
13884 /* All devices that use the alternate
13885 * ASIC REV location have a CPMU.
13886 */
13887 tg3_flag_set(tp, CPMU_PRESENT);
13888
13889 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13890 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
13891 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13892 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
13893 reg = TG3PCI_GEN2_PRODID_ASICREV;
13894 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13895 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13896 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13897 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13898 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13899 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
13900 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
13901 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
13902 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
13903 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13904 reg = TG3PCI_GEN15_PRODID_ASICREV;
13905 else
13906 reg = TG3PCI_PRODID_ASICREV;
13907
13908 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
13909 }
13910
13911 /* Wrong chip ID in 5752 A0. This code can be removed later
13912 * as A0 is not in production.
13913 */
13914 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13915 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13916
13917 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13918 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13919 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
13920 tg3_flag_set(tp, 5717_PLUS);
13921
13922 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
13923 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
13924 tg3_flag_set(tp, 57765_CLASS);
13925
13926 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
13927 tg3_flag_set(tp, 57765_PLUS);
13928
13929 /* Intentionally exclude ASIC_REV_5906 */
13930 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
13931 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
13932 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13933 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
13934 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13935 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13936 tg3_flag(tp, 57765_PLUS))
13937 tg3_flag_set(tp, 5755_PLUS);
13938
13939 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13940 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
13941 tg3_flag_set(tp, 5780_CLASS);
13942
13943 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13944 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13945 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
13946 tg3_flag(tp, 5755_PLUS) ||
13947 tg3_flag(tp, 5780_CLASS))
13948 tg3_flag_set(tp, 5750_PLUS);
13949
13950 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
13951 tg3_flag(tp, 5750_PLUS))
13952 tg3_flag_set(tp, 5705_PLUS);
13953}
13954
1da177e4
LT
13955static int __devinit tg3_get_invariants(struct tg3 *tp)
13956{
1da177e4 13957 u32 misc_ctrl_reg;
1da177e4
LT
13958 u32 pci_state_reg, grc_misc_cfg;
13959 u32 val;
13960 u16 pci_cmd;
5e7dfd0f 13961 int err;
1da177e4 13962
1da177e4
LT
13963 /* Force memory write invalidate off. If we leave it on,
13964 * then on 5700_BX chips we have to enable a workaround.
13965 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13966 * to match the cacheline size. The Broadcom driver have this
13967 * workaround but turns MWI off all the times so never uses
13968 * it. This seems to suggest that the workaround is insufficient.
13969 */
13970 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13971 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13972 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13973
16821285
MC
13974 /* Important! -- Make sure register accesses are byteswapped
13975 * correctly. Also, for those chips that require it, make
13976 * sure that indirect register accesses are enabled before
13977 * the first operation.
1da177e4
LT
13978 */
13979 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13980 &misc_ctrl_reg);
16821285
MC
13981 tp->misc_host_ctrl |= (misc_ctrl_reg &
13982 MISC_HOST_CTRL_CHIPREV);
13983 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13984 tp->misc_host_ctrl);
1da177e4 13985
42b123b1 13986 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 13987
6892914f
MC
13988 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13989 * we need to disable memory and use config. cycles
13990 * only to access all registers. The 5702/03 chips
13991 * can mistakenly decode the special cycles from the
13992 * ICH chipsets as memory write cycles, causing corruption
13993 * of register and memory space. Only certain ICH bridges
13994 * will drive special cycles with non-zero data during the
13995 * address phase which can fall within the 5703's address
13996 * range. This is not an ICH bug as the PCI spec allows
13997 * non-zero address during special cycles. However, only
13998 * these ICH bridges are known to drive non-zero addresses
13999 * during special cycles.
14000 *
14001 * Since special cycles do not cross PCI bridges, we only
14002 * enable this workaround if the 5703 is on the secondary
14003 * bus of these ICH bridges.
14004 */
14005 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
14006 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
14007 static struct tg3_dev_id {
14008 u32 vendor;
14009 u32 device;
14010 u32 rev;
14011 } ich_chipsets[] = {
14012 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
14013 PCI_ANY_ID },
14014 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
14015 PCI_ANY_ID },
14016 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
14017 0xa },
14018 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
14019 PCI_ANY_ID },
14020 { },
14021 };
14022 struct tg3_dev_id *pci_id = &ich_chipsets[0];
14023 struct pci_dev *bridge = NULL;
14024
14025 while (pci_id->vendor != 0) {
14026 bridge = pci_get_device(pci_id->vendor, pci_id->device,
14027 bridge);
14028 if (!bridge) {
14029 pci_id++;
14030 continue;
14031 }
14032 if (pci_id->rev != PCI_ANY_ID) {
44c10138 14033 if (bridge->revision > pci_id->rev)
6892914f
MC
14034 continue;
14035 }
14036 if (bridge->subordinate &&
14037 (bridge->subordinate->number ==
14038 tp->pdev->bus->number)) {
63c3a66f 14039 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
14040 pci_dev_put(bridge);
14041 break;
14042 }
14043 }
14044 }
14045
6ff6f81d 14046 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
14047 static struct tg3_dev_id {
14048 u32 vendor;
14049 u32 device;
14050 } bridge_chipsets[] = {
14051 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
14052 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
14053 { },
14054 };
14055 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
14056 struct pci_dev *bridge = NULL;
14057
14058 while (pci_id->vendor != 0) {
14059 bridge = pci_get_device(pci_id->vendor,
14060 pci_id->device,
14061 bridge);
14062 if (!bridge) {
14063 pci_id++;
14064 continue;
14065 }
14066 if (bridge->subordinate &&
14067 (bridge->subordinate->number <=
14068 tp->pdev->bus->number) &&
14069 (bridge->subordinate->subordinate >=
14070 tp->pdev->bus->number)) {
63c3a66f 14071 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
14072 pci_dev_put(bridge);
14073 break;
14074 }
14075 }
14076 }
14077
4a29cc2e
MC
14078 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
14079 * DMA addresses > 40-bit. This bridge may have other additional
14080 * 57xx devices behind it in some 4-port NIC designs for example.
14081 * Any tg3 device found behind the bridge will also need the 40-bit
14082 * DMA workaround.
14083 */
42b123b1 14084 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 14085 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 14086 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 14087 } else {
4a29cc2e
MC
14088 struct pci_dev *bridge = NULL;
14089
14090 do {
14091 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
14092 PCI_DEVICE_ID_SERVERWORKS_EPB,
14093 bridge);
14094 if (bridge && bridge->subordinate &&
14095 (bridge->subordinate->number <=
14096 tp->pdev->bus->number) &&
14097 (bridge->subordinate->subordinate >=
14098 tp->pdev->bus->number)) {
63c3a66f 14099 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
14100 pci_dev_put(bridge);
14101 break;
14102 }
14103 } while (bridge);
14104 }
4cf78e4f 14105
f6eb9b1f 14106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 14107 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
14108 tp->pdev_peer = tg3_find_peer(tp);
14109
507399f1 14110 /* Determine TSO capabilities */
a0512944 14111 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 14112 ; /* Do nothing. HW bug. */
63c3a66f
JP
14113 else if (tg3_flag(tp, 57765_PLUS))
14114 tg3_flag_set(tp, HW_TSO_3);
14115 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 14116 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
14117 tg3_flag_set(tp, HW_TSO_2);
14118 else if (tg3_flag(tp, 5750_PLUS)) {
14119 tg3_flag_set(tp, HW_TSO_1);
14120 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14121 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
14122 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 14123 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
14124 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14125 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14126 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 14127 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14128 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
14129 tp->fw_needed = FIRMWARE_TG3TSO5;
14130 else
14131 tp->fw_needed = FIRMWARE_TG3TSO;
14132 }
14133
dabc5c67 14134 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
14135 if (tg3_flag(tp, HW_TSO_1) ||
14136 tg3_flag(tp, HW_TSO_2) ||
14137 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
14138 tp->fw_needed) {
14139 /* For firmware TSO, assume ASF is disabled.
14140 * We'll disable TSO later if we discover ASF
14141 * is enabled in tg3_get_eeprom_hw_cfg().
14142 */
dabc5c67 14143 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 14144 } else {
dabc5c67
MC
14145 tg3_flag_clear(tp, TSO_CAPABLE);
14146 tg3_flag_clear(tp, TSO_BUG);
14147 tp->fw_needed = NULL;
14148 }
14149
14150 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14151 tp->fw_needed = FIRMWARE_TG3;
14152
507399f1
MC
14153 tp->irq_max = 1;
14154
63c3a66f
JP
14155 if (tg3_flag(tp, 5750_PLUS)) {
14156 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14157 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14158 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14159 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14160 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14161 tp->pdev_peer == tp->pdev))
63c3a66f 14162 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14163
63c3a66f 14164 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14165 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14166 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14167 }
4f125f42 14168
63c3a66f
JP
14169 if (tg3_flag(tp, 57765_PLUS)) {
14170 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1 14171 tp->irq_max = TG3_IRQ_MAX_VECS;
90415477 14172 tg3_rss_init_dflt_indir_tbl(tp);
507399f1 14173 }
f6eb9b1f 14174 }
0e1406dd 14175
2ffcc981 14176 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14177 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14178
e31aa987 14179 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a4cb428d 14180 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 14181
fa6b2aae
MC
14182 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14183 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14184 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14185 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14186
63c3a66f 14187 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14188 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14189 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14190
63c3a66f
JP
14191 if (!tg3_flag(tp, 5705_PLUS) ||
14192 tg3_flag(tp, 5780_CLASS) ||
14193 tg3_flag(tp, USE_JUMBO_BDFLAG))
14194 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14195
52f4490c
MC
14196 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14197 &pci_state_reg);
14198
708ebb3a 14199 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14200 u16 lnkctl;
14201
63c3a66f 14202 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14203
2c55a3d0
MC
14204 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14205 int readrq = pcie_get_readrq(tp->pdev);
14206 if (readrq > 2048)
14207 pcie_set_readrq(tp->pdev, 2048);
14208 }
5f5c51e3 14209
5e7dfd0f 14210 pci_read_config_word(tp->pdev,
708ebb3a 14211 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14212 &lnkctl);
14213 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14214 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14215 ASIC_REV_5906) {
63c3a66f 14216 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14217 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14218 }
5e7dfd0f 14219 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14220 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14221 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14222 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14223 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14224 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14225 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14226 }
52f4490c 14227 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14228 /* BCM5785 devices are effectively PCIe devices, and should
14229 * follow PCIe codepaths, but do not have a PCIe capabilities
14230 * section.
93a700a9 14231 */
63c3a66f
JP
14232 tg3_flag_set(tp, PCI_EXPRESS);
14233 } else if (!tg3_flag(tp, 5705_PLUS) ||
14234 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14235 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14236 if (!tp->pcix_cap) {
2445e461
MC
14237 dev_err(&tp->pdev->dev,
14238 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14239 return -EIO;
14240 }
14241
14242 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14243 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14244 }
1da177e4 14245
399de50b
MC
14246 /* If we have an AMD 762 or VIA K8T800 chipset, write
14247 * reordering to the mailbox registers done by the host
14248 * controller can cause major troubles. We read back from
14249 * every mailbox register write to force the writes to be
14250 * posted to the chip in order.
14251 */
4143470c 14252 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14253 !tg3_flag(tp, PCI_EXPRESS))
14254 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14255
69fc4053
MC
14256 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14257 &tp->pci_cacheline_sz);
14258 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14259 &tp->pci_lat_timer);
1da177e4
LT
14260 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14261 tp->pci_lat_timer < 64) {
14262 tp->pci_lat_timer = 64;
69fc4053
MC
14263 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14264 tp->pci_lat_timer);
1da177e4
LT
14265 }
14266
16821285
MC
14267 /* Important! -- It is critical that the PCI-X hw workaround
14268 * situation is decided before the first MMIO register access.
14269 */
52f4490c
MC
14270 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14271 /* 5700 BX chips need to have their TX producer index
14272 * mailboxes written twice to workaround a bug.
14273 */
63c3a66f 14274 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14275
52f4490c 14276 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14277 *
14278 * The workaround is to use indirect register accesses
14279 * for all chip writes not to mailbox registers.
14280 */
63c3a66f 14281 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14282 u32 pm_reg;
1da177e4 14283
63c3a66f 14284 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14285
14286 /* The chip can have it's power management PCI config
14287 * space registers clobbered due to this bug.
14288 * So explicitly force the chip into D0 here.
14289 */
9974a356
MC
14290 pci_read_config_dword(tp->pdev,
14291 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14292 &pm_reg);
14293 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14294 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14295 pci_write_config_dword(tp->pdev,
14296 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14297 pm_reg);
14298
14299 /* Also, force SERR#/PERR# in PCI command. */
14300 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14301 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14302 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14303 }
14304 }
14305
1da177e4 14306 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14307 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14308 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14309 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14310
14311 /* Chip-specific fixup from Broadcom driver */
14312 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14313 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14314 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14315 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14316 }
14317
1ee582d8 14318 /* Default fast path register access methods */
20094930 14319 tp->read32 = tg3_read32;
1ee582d8 14320 tp->write32 = tg3_write32;
09ee929c 14321 tp->read32_mbox = tg3_read32;
20094930 14322 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14323 tp->write32_tx_mbox = tg3_write32;
14324 tp->write32_rx_mbox = tg3_write32;
14325
14326 /* Various workaround register access methods */
63c3a66f 14327 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14328 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14329 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14330 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14331 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14332 /*
14333 * Back to back register writes can cause problems on these
14334 * chips, the workaround is to read back all reg writes
14335 * except those to mailbox regs.
14336 *
14337 * See tg3_write_indirect_reg32().
14338 */
1ee582d8 14339 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14340 }
14341
63c3a66f 14342 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14343 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14344 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14345 tp->write32_rx_mbox = tg3_write_flush_reg32;
14346 }
20094930 14347
63c3a66f 14348 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14349 tp->read32 = tg3_read_indirect_reg32;
14350 tp->write32 = tg3_write_indirect_reg32;
14351 tp->read32_mbox = tg3_read_indirect_mbox;
14352 tp->write32_mbox = tg3_write_indirect_mbox;
14353 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14354 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14355
14356 iounmap(tp->regs);
22abe310 14357 tp->regs = NULL;
6892914f
MC
14358
14359 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14360 pci_cmd &= ~PCI_COMMAND_MEMORY;
14361 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14362 }
b5d3772c
MC
14363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14364 tp->read32_mbox = tg3_read32_mbox_5906;
14365 tp->write32_mbox = tg3_write32_mbox_5906;
14366 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14367 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14368 }
6892914f 14369
bbadf503 14370 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14371 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14372 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14373 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14374 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14375
16821285
MC
14376 /* The memory arbiter has to be enabled in order for SRAM accesses
14377 * to succeed. Normally on powerup the tg3 chip firmware will make
14378 * sure it is enabled, but other entities such as system netboot
14379 * code might disable it.
14380 */
14381 val = tr32(MEMARB_MODE);
14382 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14383
9dc5e342
MC
14384 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14385 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14386 tg3_flag(tp, 5780_CLASS)) {
14387 if (tg3_flag(tp, PCIX_MODE)) {
14388 pci_read_config_dword(tp->pdev,
14389 tp->pcix_cap + PCI_X_STATUS,
14390 &val);
14391 tp->pci_fn = val & 0x7;
14392 }
14393 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14394 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14395 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14396 NIC_SRAM_CPMUSTAT_SIG) {
14397 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14398 tp->pci_fn = tp->pci_fn ? 1 : 0;
14399 }
14400 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14401 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14402 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14403 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14404 NIC_SRAM_CPMUSTAT_SIG) {
14405 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14406 TG3_CPMU_STATUS_FSHFT_5719;
14407 }
69f11c99
MC
14408 }
14409
7d0c41ef 14410 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14411 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14412 * determined before calling tg3_set_power_state() so that
14413 * we know whether or not to switch out of Vaux power.
14414 * When the flag is set, it means that GPIO1 is used for eeprom
14415 * write protect and also implies that it is a LOM where GPIOs
14416 * are not used to switch power.
6aa20a22 14417 */
7d0c41ef
MC
14418 tg3_get_eeprom_hw_cfg(tp);
14419
cf9ecf4b
MC
14420 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14421 tg3_flag_clear(tp, TSO_CAPABLE);
14422 tg3_flag_clear(tp, TSO_BUG);
14423 tp->fw_needed = NULL;
14424 }
14425
63c3a66f 14426 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14427 /* Allow reads and writes to the
14428 * APE register and memory space.
14429 */
14430 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14431 PCISTATE_ALLOW_APE_SHMEM_WR |
14432 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14433 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14434 pci_state_reg);
c9cab24e
MC
14435
14436 tg3_ape_lock_init(tp);
0d3031d9
MC
14437 }
14438
16821285
MC
14439 /* Set up tp->grc_local_ctrl before calling
14440 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14441 * will bring 5700's external PHY out of reset.
314fba34
MC
14442 * It is also used as eeprom write protect on LOMs.
14443 */
14444 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14445 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14446 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14447 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14448 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14449 /* Unused GPIO3 must be driven as output on 5752 because there
14450 * are no pull-up resistors on unused GPIO pins.
14451 */
14452 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14453 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14454
321d32a0 14455 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd 14456 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 14457 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
14458 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14459
8d519ab2
MC
14460 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14461 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14462 /* Turn off the debug UART. */
14463 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14464 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14465 /* Keep VMain power. */
14466 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14467 GRC_LCLCTRL_GPIO_OUTPUT0;
14468 }
14469
16821285
MC
14470 /* Switch out of Vaux if it is a NIC */
14471 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14472
1da177e4
LT
14473 /* Derive initial jumbo mode from MTU assigned in
14474 * ether_setup() via the alloc_etherdev() call
14475 */
63c3a66f
JP
14476 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14477 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14478
14479 /* Determine WakeOnLan speed to use. */
14480 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14481 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14482 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14483 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14484 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14485 } else {
63c3a66f 14486 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14487 }
14488
7f97a4bd 14489 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14490 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14491
1da177e4 14492 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14493 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14494 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14495 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14496 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14497 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14498 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14499 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14500
14501 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14502 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14503 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14504 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14505 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14506
63c3a66f 14507 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14508 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14509 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14510 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14511 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14512 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14513 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14514 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14515 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14516 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14517 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14518 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14519 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14520 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14521 } else
f07e9af3 14522 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14523 }
1da177e4 14524
b2a5c19c
MC
14525 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14526 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14527 tp->phy_otp = tg3_read_otp_phycfg(tp);
14528 if (tp->phy_otp == 0)
14529 tp->phy_otp = TG3_OTP_DEFAULT;
14530 }
14531
63c3a66f 14532 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14533 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14534 else
14535 tp->mi_mode = MAC_MI_MODE_BASE;
14536
1da177e4 14537 tp->coalesce_mode = 0;
1da177e4
LT
14538 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14539 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14540 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14541
4d958473
MC
14542 /* Set these bits to enable statistics workaround. */
14543 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14544 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14545 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14546 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14547 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14548 }
14549
321d32a0
MC
14550 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14551 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14552 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14553
158d7abd
MC
14554 err = tg3_mdio_init(tp);
14555 if (err)
14556 return err;
1da177e4
LT
14557
14558 /* Initialize data/descriptor byte/word swapping. */
14559 val = tr32(GRC_MODE);
f2096f94
MC
14560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14561 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14562 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14563 GRC_MODE_B2HRX_ENABLE |
14564 GRC_MODE_HTX2B_ENABLE |
14565 GRC_MODE_HOST_STACKUP);
14566 else
14567 val &= GRC_MODE_HOST_STACKUP;
14568
1da177e4
LT
14569 tw32(GRC_MODE, val | tp->grc_mode);
14570
14571 tg3_switch_clocks(tp);
14572
14573 /* Clear this out for sanity. */
14574 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14575
14576 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14577 &pci_state_reg);
14578 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14579 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14580 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14581
14582 if (chiprevid == CHIPREV_ID_5701_A0 ||
14583 chiprevid == CHIPREV_ID_5701_B0 ||
14584 chiprevid == CHIPREV_ID_5701_B2 ||
14585 chiprevid == CHIPREV_ID_5701_B5) {
14586 void __iomem *sram_base;
14587
14588 /* Write some dummy words into the SRAM status block
14589 * area, see if it reads back correctly. If the return
14590 * value is bad, force enable the PCIX workaround.
14591 */
14592 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14593
14594 writel(0x00000000, sram_base);
14595 writel(0x00000000, sram_base + 4);
14596 writel(0xffffffff, sram_base + 4);
14597 if (readl(sram_base) != 0x00000000)
63c3a66f 14598 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14599 }
14600 }
14601
14602 udelay(50);
14603 tg3_nvram_init(tp);
14604
14605 grc_misc_cfg = tr32(GRC_MISC_CFG);
14606 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14607
1da177e4
LT
14608 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14609 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14610 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14611 tg3_flag_set(tp, IS_5788);
1da177e4 14612
63c3a66f 14613 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14614 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14615 tg3_flag_set(tp, TAGGED_STATUS);
14616 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14617 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14618 HOSTCC_MODE_CLRTICK_TXBD);
14619
14620 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14621 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14622 tp->misc_host_ctrl);
14623 }
14624
3bda1258 14625 /* Preserve the APE MAC_MODE bits */
63c3a66f 14626 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14627 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14628 else
6e01b20b 14629 tp->mac_mode = 0;
3bda1258 14630
1da177e4
LT
14631 /* these are limited to 10/100 only */
14632 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14633 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14634 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14635 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14636 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14637 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14638 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14639 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14640 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14641 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14642 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14643 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14644 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14645 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14646 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14647 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14648
14649 err = tg3_phy_probe(tp);
14650 if (err) {
2445e461 14651 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14652 /* ... but do not return immediately ... */
b02fd9e3 14653 tg3_mdio_fini(tp);
1da177e4
LT
14654 }
14655
184b8904 14656 tg3_read_vpd(tp);
c4e6575c 14657 tg3_read_fw_ver(tp);
1da177e4 14658
f07e9af3
MC
14659 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14660 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14661 } else {
14662 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14663 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14664 else
f07e9af3 14665 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14666 }
14667
14668 /* 5700 {AX,BX} chips have a broken status block link
14669 * change bit implementation, so we must use the
14670 * status register in those cases.
14671 */
14672 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14673 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14674 else
63c3a66f 14675 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14676
14677 /* The led_ctrl is set during tg3_phy_probe, here we might
14678 * have to force the link status polling mechanism based
14679 * upon subsystem IDs.
14680 */
14681 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14682 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14683 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14684 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14685 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14686 }
14687
14688 /* For all SERDES we poll the MAC status register. */
f07e9af3 14689 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14690 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14691 else
63c3a66f 14692 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14693
9205fd9c 14694 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14695 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14696 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14697 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14698 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14699#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14700 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14701#endif
14702 }
1da177e4 14703
2c49a44d
MC
14704 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14705 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14706 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14707
2c49a44d 14708 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14709
14710 /* Increment the rx prod index on the rx std ring by at most
14711 * 8 for these chips to workaround hw errata.
14712 */
14713 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14714 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14715 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14716 tp->rx_std_max_post = 8;
14717
63c3a66f 14718 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14719 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14720 PCIE_PWR_MGMT_L1_THRESH_MSK;
14721
1da177e4
LT
14722 return err;
14723}
14724
49b6e95f 14725#ifdef CONFIG_SPARC
1da177e4
LT
14726static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14727{
14728 struct net_device *dev = tp->dev;
14729 struct pci_dev *pdev = tp->pdev;
49b6e95f 14730 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14731 const unsigned char *addr;
49b6e95f
DM
14732 int len;
14733
14734 addr = of_get_property(dp, "local-mac-address", &len);
14735 if (addr && len == 6) {
14736 memcpy(dev->dev_addr, addr, 6);
14737 memcpy(dev->perm_addr, dev->dev_addr, 6);
14738 return 0;
1da177e4
LT
14739 }
14740 return -ENODEV;
14741}
14742
14743static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14744{
14745 struct net_device *dev = tp->dev;
14746
14747 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14748 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14749 return 0;
14750}
14751#endif
14752
14753static int __devinit tg3_get_device_address(struct tg3 *tp)
14754{
14755 struct net_device *dev = tp->dev;
14756 u32 hi, lo, mac_offset;
008652b3 14757 int addr_ok = 0;
1da177e4 14758
49b6e95f 14759#ifdef CONFIG_SPARC
1da177e4
LT
14760 if (!tg3_get_macaddr_sparc(tp))
14761 return 0;
14762#endif
14763
14764 mac_offset = 0x7c;
6ff6f81d 14765 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14766 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14767 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14768 mac_offset = 0xcc;
14769 if (tg3_nvram_lock(tp))
14770 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14771 else
14772 tg3_nvram_unlock(tp);
63c3a66f 14773 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14774 if (tp->pci_fn & 1)
a1b950d5 14775 mac_offset = 0xcc;
69f11c99 14776 if (tp->pci_fn > 1)
a50d0796 14777 mac_offset += 0x18c;
a1b950d5 14778 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14779 mac_offset = 0x10;
1da177e4
LT
14780
14781 /* First try to get it from MAC address mailbox. */
14782 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14783 if ((hi >> 16) == 0x484b) {
14784 dev->dev_addr[0] = (hi >> 8) & 0xff;
14785 dev->dev_addr[1] = (hi >> 0) & 0xff;
14786
14787 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14788 dev->dev_addr[2] = (lo >> 24) & 0xff;
14789 dev->dev_addr[3] = (lo >> 16) & 0xff;
14790 dev->dev_addr[4] = (lo >> 8) & 0xff;
14791 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14792
008652b3
MC
14793 /* Some old bootcode may report a 0 MAC address in SRAM */
14794 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14795 }
14796 if (!addr_ok) {
14797 /* Next, try NVRAM. */
63c3a66f 14798 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14799 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14800 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14801 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14802 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14803 }
14804 /* Finally just fetch it out of the MAC control regs. */
14805 else {
14806 hi = tr32(MAC_ADDR_0_HIGH);
14807 lo = tr32(MAC_ADDR_0_LOW);
14808
14809 dev->dev_addr[5] = lo & 0xff;
14810 dev->dev_addr[4] = (lo >> 8) & 0xff;
14811 dev->dev_addr[3] = (lo >> 16) & 0xff;
14812 dev->dev_addr[2] = (lo >> 24) & 0xff;
14813 dev->dev_addr[1] = hi & 0xff;
14814 dev->dev_addr[0] = (hi >> 8) & 0xff;
14815 }
1da177e4
LT
14816 }
14817
14818 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14819#ifdef CONFIG_SPARC
1da177e4
LT
14820 if (!tg3_get_default_macaddr_sparc(tp))
14821 return 0;
14822#endif
14823 return -EINVAL;
14824 }
2ff43697 14825 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14826 return 0;
14827}
14828
59e6b434
DM
14829#define BOUNDARY_SINGLE_CACHELINE 1
14830#define BOUNDARY_MULTI_CACHELINE 2
14831
14832static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14833{
14834 int cacheline_size;
14835 u8 byte;
14836 int goal;
14837
14838 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14839 if (byte == 0)
14840 cacheline_size = 1024;
14841 else
14842 cacheline_size = (int) byte * 4;
14843
14844 /* On 5703 and later chips, the boundary bits have no
14845 * effect.
14846 */
14847 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14848 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14849 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14850 goto out;
14851
14852#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14853 goal = BOUNDARY_MULTI_CACHELINE;
14854#else
14855#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14856 goal = BOUNDARY_SINGLE_CACHELINE;
14857#else
14858 goal = 0;
14859#endif
14860#endif
14861
63c3a66f 14862 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14863 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14864 goto out;
14865 }
14866
59e6b434
DM
14867 if (!goal)
14868 goto out;
14869
14870 /* PCI controllers on most RISC systems tend to disconnect
14871 * when a device tries to burst across a cache-line boundary.
14872 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14873 *
14874 * Unfortunately, for PCI-E there are only limited
14875 * write-side controls for this, and thus for reads
14876 * we will still get the disconnects. We'll also waste
14877 * these PCI cycles for both read and write for chips
14878 * other than 5700 and 5701 which do not implement the
14879 * boundary bits.
14880 */
63c3a66f 14881 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14882 switch (cacheline_size) {
14883 case 16:
14884 case 32:
14885 case 64:
14886 case 128:
14887 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14888 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14889 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14890 } else {
14891 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14892 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14893 }
14894 break;
14895
14896 case 256:
14897 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14898 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14899 break;
14900
14901 default:
14902 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14903 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14904 break;
855e1111 14905 }
63c3a66f 14906 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14907 switch (cacheline_size) {
14908 case 16:
14909 case 32:
14910 case 64:
14911 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14912 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14913 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14914 break;
14915 }
14916 /* fallthrough */
14917 case 128:
14918 default:
14919 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14920 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14921 break;
855e1111 14922 }
59e6b434
DM
14923 } else {
14924 switch (cacheline_size) {
14925 case 16:
14926 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14927 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14928 DMA_RWCTRL_WRITE_BNDRY_16);
14929 break;
14930 }
14931 /* fallthrough */
14932 case 32:
14933 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14934 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14935 DMA_RWCTRL_WRITE_BNDRY_32);
14936 break;
14937 }
14938 /* fallthrough */
14939 case 64:
14940 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14941 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14942 DMA_RWCTRL_WRITE_BNDRY_64);
14943 break;
14944 }
14945 /* fallthrough */
14946 case 128:
14947 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14948 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14949 DMA_RWCTRL_WRITE_BNDRY_128);
14950 break;
14951 }
14952 /* fallthrough */
14953 case 256:
14954 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14955 DMA_RWCTRL_WRITE_BNDRY_256);
14956 break;
14957 case 512:
14958 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14959 DMA_RWCTRL_WRITE_BNDRY_512);
14960 break;
14961 case 1024:
14962 default:
14963 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14964 DMA_RWCTRL_WRITE_BNDRY_1024);
14965 break;
855e1111 14966 }
59e6b434
DM
14967 }
14968
14969out:
14970 return val;
14971}
14972
1da177e4
LT
14973static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14974{
14975 struct tg3_internal_buffer_desc test_desc;
14976 u32 sram_dma_descs;
14977 int i, ret;
14978
14979 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14980
14981 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14982 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14983 tw32(RDMAC_STATUS, 0);
14984 tw32(WDMAC_STATUS, 0);
14985
14986 tw32(BUFMGR_MODE, 0);
14987 tw32(FTQ_RESET, 0);
14988
14989 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14990 test_desc.addr_lo = buf_dma & 0xffffffff;
14991 test_desc.nic_mbuf = 0x00002100;
14992 test_desc.len = size;
14993
14994 /*
14995 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14996 * the *second* time the tg3 driver was getting loaded after an
14997 * initial scan.
14998 *
14999 * Broadcom tells me:
15000 * ...the DMA engine is connected to the GRC block and a DMA
15001 * reset may affect the GRC block in some unpredictable way...
15002 * The behavior of resets to individual blocks has not been tested.
15003 *
15004 * Broadcom noted the GRC reset will also reset all sub-components.
15005 */
15006 if (to_device) {
15007 test_desc.cqid_sqid = (13 << 8) | 2;
15008
15009 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
15010 udelay(40);
15011 } else {
15012 test_desc.cqid_sqid = (16 << 8) | 7;
15013
15014 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
15015 udelay(40);
15016 }
15017 test_desc.flags = 0x00000005;
15018
15019 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
15020 u32 val;
15021
15022 val = *(((u32 *)&test_desc) + i);
15023 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
15024 sram_dma_descs + (i * sizeof(u32)));
15025 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
15026 }
15027 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
15028
859a5887 15029 if (to_device)
1da177e4 15030 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 15031 else
1da177e4 15032 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
15033
15034 ret = -ENODEV;
15035 for (i = 0; i < 40; i++) {
15036 u32 val;
15037
15038 if (to_device)
15039 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
15040 else
15041 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
15042 if ((val & 0xffff) == sram_dma_descs) {
15043 ret = 0;
15044 break;
15045 }
15046
15047 udelay(100);
15048 }
15049
15050 return ret;
15051}
15052
ded7340d 15053#define TEST_BUFFER_SIZE 0x2000
1da177e4 15054
4143470c 15055static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
15056 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
15057 { },
15058};
15059
1da177e4
LT
15060static int __devinit tg3_test_dma(struct tg3 *tp)
15061{
15062 dma_addr_t buf_dma;
59e6b434 15063 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 15064 int ret = 0;
1da177e4 15065
4bae65c8
MC
15066 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
15067 &buf_dma, GFP_KERNEL);
1da177e4
LT
15068 if (!buf) {
15069 ret = -ENOMEM;
15070 goto out_nofree;
15071 }
15072
15073 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
15074 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
15075
59e6b434 15076 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 15077
63c3a66f 15078 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
15079 goto out;
15080
63c3a66f 15081 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
15082 /* DMA read watermark not used on PCIE */
15083 tp->dma_rwctrl |= 0x00180000;
63c3a66f 15084 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
15085 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
15086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
15087 tp->dma_rwctrl |= 0x003f0000;
15088 else
15089 tp->dma_rwctrl |= 0x003f000f;
15090 } else {
15091 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15092 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
15093 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 15094 u32 read_water = 0x7;
1da177e4 15095
4a29cc2e
MC
15096 /* If the 5704 is behind the EPB bridge, we can
15097 * do the less restrictive ONE_DMA workaround for
15098 * better performance.
15099 */
63c3a66f 15100 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
15101 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15102 tp->dma_rwctrl |= 0x8000;
15103 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
15104 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
15105
49afdeb6
MC
15106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
15107 read_water = 4;
59e6b434 15108 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
15109 tp->dma_rwctrl |=
15110 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
15111 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
15112 (1 << 23);
4cf78e4f
MC
15113 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
15114 /* 5780 always in PCIX mode */
15115 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
15116 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
15117 /* 5714 always in PCIX mode */
15118 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
15119 } else {
15120 tp->dma_rwctrl |= 0x001b000f;
15121 }
15122 }
15123
15124 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15125 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15126 tp->dma_rwctrl &= 0xfffffff0;
15127
15128 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
15129 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
15130 /* Remove this if it causes problems for some boards. */
15131 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15132
15133 /* On 5700/5701 chips, we need to set this bit.
15134 * Otherwise the chip will issue cacheline transactions
15135 * to streamable DMA memory with not all the byte
15136 * enables turned on. This is an error on several
15137 * RISC PCI controllers, in particular sparc64.
15138 *
15139 * On 5703/5704 chips, this bit has been reassigned
15140 * a different meaning. In particular, it is used
15141 * on those chips to enable a PCI-X workaround.
15142 */
15143 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15144 }
15145
15146 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15147
15148#if 0
15149 /* Unneeded, already done by tg3_get_invariants. */
15150 tg3_switch_clocks(tp);
15151#endif
15152
1da177e4
LT
15153 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15154 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15155 goto out;
15156
59e6b434
DM
15157 /* It is best to perform DMA test with maximum write burst size
15158 * to expose the 5700/5701 write DMA bug.
15159 */
15160 saved_dma_rwctrl = tp->dma_rwctrl;
15161 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15162 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15163
1da177e4
LT
15164 while (1) {
15165 u32 *p = buf, i;
15166
15167 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15168 p[i] = i;
15169
15170 /* Send the buffer to the chip. */
15171 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15172 if (ret) {
2445e461
MC
15173 dev_err(&tp->pdev->dev,
15174 "%s: Buffer write failed. err = %d\n",
15175 __func__, ret);
1da177e4
LT
15176 break;
15177 }
15178
15179#if 0
15180 /* validate data reached card RAM correctly. */
15181 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15182 u32 val;
15183 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15184 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15185 dev_err(&tp->pdev->dev,
15186 "%s: Buffer corrupted on device! "
15187 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15188 /* ret = -ENODEV here? */
15189 }
15190 p[i] = 0;
15191 }
15192#endif
15193 /* Now read it back. */
15194 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15195 if (ret) {
5129c3a3
MC
15196 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15197 "err = %d\n", __func__, ret);
1da177e4
LT
15198 break;
15199 }
15200
15201 /* Verify it. */
15202 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15203 if (p[i] == i)
15204 continue;
15205
59e6b434
DM
15206 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15207 DMA_RWCTRL_WRITE_BNDRY_16) {
15208 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15209 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15210 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15211 break;
15212 } else {
2445e461
MC
15213 dev_err(&tp->pdev->dev,
15214 "%s: Buffer corrupted on read back! "
15215 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15216 ret = -ENODEV;
15217 goto out;
15218 }
15219 }
15220
15221 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15222 /* Success. */
15223 ret = 0;
15224 break;
15225 }
15226 }
59e6b434
DM
15227 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15228 DMA_RWCTRL_WRITE_BNDRY_16) {
15229 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15230 * now look for chipsets that are known to expose the
15231 * DMA bug without failing the test.
59e6b434 15232 */
4143470c 15233 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15234 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15235 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15236 } else {
6d1cfbab
MC
15237 /* Safe to use the calculated DMA boundary. */
15238 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15239 }
6d1cfbab 15240
59e6b434
DM
15241 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15242 }
1da177e4
LT
15243
15244out:
4bae65c8 15245 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15246out_nofree:
15247 return ret;
15248}
15249
1da177e4
LT
15250static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15251{
63c3a66f 15252 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15253 tp->bufmgr_config.mbuf_read_dma_low_water =
15254 DEFAULT_MB_RDMA_LOW_WATER_5705;
15255 tp->bufmgr_config.mbuf_mac_rx_low_water =
15256 DEFAULT_MB_MACRX_LOW_WATER_57765;
15257 tp->bufmgr_config.mbuf_high_water =
15258 DEFAULT_MB_HIGH_WATER_57765;
15259
15260 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15261 DEFAULT_MB_RDMA_LOW_WATER_5705;
15262 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15263 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15264 tp->bufmgr_config.mbuf_high_water_jumbo =
15265 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15266 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15267 tp->bufmgr_config.mbuf_read_dma_low_water =
15268 DEFAULT_MB_RDMA_LOW_WATER_5705;
15269 tp->bufmgr_config.mbuf_mac_rx_low_water =
15270 DEFAULT_MB_MACRX_LOW_WATER_5705;
15271 tp->bufmgr_config.mbuf_high_water =
15272 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15273 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15274 tp->bufmgr_config.mbuf_mac_rx_low_water =
15275 DEFAULT_MB_MACRX_LOW_WATER_5906;
15276 tp->bufmgr_config.mbuf_high_water =
15277 DEFAULT_MB_HIGH_WATER_5906;
15278 }
fdfec172
MC
15279
15280 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15281 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15282 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15283 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15284 tp->bufmgr_config.mbuf_high_water_jumbo =
15285 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15286 } else {
15287 tp->bufmgr_config.mbuf_read_dma_low_water =
15288 DEFAULT_MB_RDMA_LOW_WATER;
15289 tp->bufmgr_config.mbuf_mac_rx_low_water =
15290 DEFAULT_MB_MACRX_LOW_WATER;
15291 tp->bufmgr_config.mbuf_high_water =
15292 DEFAULT_MB_HIGH_WATER;
15293
15294 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15295 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15296 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15297 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15298 tp->bufmgr_config.mbuf_high_water_jumbo =
15299 DEFAULT_MB_HIGH_WATER_JUMBO;
15300 }
1da177e4
LT
15301
15302 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15303 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15304}
15305
15306static char * __devinit tg3_phy_string(struct tg3 *tp)
15307{
79eb6904
MC
15308 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15309 case TG3_PHY_ID_BCM5400: return "5400";
15310 case TG3_PHY_ID_BCM5401: return "5401";
15311 case TG3_PHY_ID_BCM5411: return "5411";
15312 case TG3_PHY_ID_BCM5701: return "5701";
15313 case TG3_PHY_ID_BCM5703: return "5703";
15314 case TG3_PHY_ID_BCM5704: return "5704";
15315 case TG3_PHY_ID_BCM5705: return "5705";
15316 case TG3_PHY_ID_BCM5750: return "5750";
15317 case TG3_PHY_ID_BCM5752: return "5752";
15318 case TG3_PHY_ID_BCM5714: return "5714";
15319 case TG3_PHY_ID_BCM5780: return "5780";
15320 case TG3_PHY_ID_BCM5755: return "5755";
15321 case TG3_PHY_ID_BCM5787: return "5787";
15322 case TG3_PHY_ID_BCM5784: return "5784";
15323 case TG3_PHY_ID_BCM5756: return "5722/5756";
15324 case TG3_PHY_ID_BCM5906: return "5906";
15325 case TG3_PHY_ID_BCM5761: return "5761";
15326 case TG3_PHY_ID_BCM5718C: return "5718C";
15327 case TG3_PHY_ID_BCM5718S: return "5718S";
15328 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15329 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15330 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15331 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15332 case 0: return "serdes";
15333 default: return "unknown";
855e1111 15334 }
1da177e4
LT
15335}
15336
f9804ddb
MC
15337static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15338{
63c3a66f 15339 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15340 strcpy(str, "PCI Express");
15341 return str;
63c3a66f 15342 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15343 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15344
15345 strcpy(str, "PCIX:");
15346
15347 if ((clock_ctrl == 7) ||
15348 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15349 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15350 strcat(str, "133MHz");
15351 else if (clock_ctrl == 0)
15352 strcat(str, "33MHz");
15353 else if (clock_ctrl == 2)
15354 strcat(str, "50MHz");
15355 else if (clock_ctrl == 4)
15356 strcat(str, "66MHz");
15357 else if (clock_ctrl == 6)
15358 strcat(str, "100MHz");
f9804ddb
MC
15359 } else {
15360 strcpy(str, "PCI:");
63c3a66f 15361 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15362 strcat(str, "66MHz");
15363 else
15364 strcat(str, "33MHz");
15365 }
63c3a66f 15366 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15367 strcat(str, ":32-bit");
15368 else
15369 strcat(str, ":64-bit");
15370 return str;
15371}
15372
15f9850d
DM
15373static void __devinit tg3_init_coal(struct tg3 *tp)
15374{
15375 struct ethtool_coalesce *ec = &tp->coal;
15376
15377 memset(ec, 0, sizeof(*ec));
15378 ec->cmd = ETHTOOL_GCOALESCE;
15379 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15380 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15381 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15382 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15383 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15384 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15385 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15386 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15387 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15388
15389 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15390 HOSTCC_MODE_CLRTICK_TXBD)) {
15391 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15392 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15393 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15394 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15395 }
d244c892 15396
63c3a66f 15397 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15398 ec->rx_coalesce_usecs_irq = 0;
15399 ec->tx_coalesce_usecs_irq = 0;
15400 ec->stats_block_coalesce_usecs = 0;
15401 }
15f9850d
DM
15402}
15403
1da177e4
LT
15404static int __devinit tg3_init_one(struct pci_dev *pdev,
15405 const struct pci_device_id *ent)
15406{
1da177e4
LT
15407 struct net_device *dev;
15408 struct tg3 *tp;
646c9edd
MC
15409 int i, err, pm_cap;
15410 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15411 char str[40];
72f2afb8 15412 u64 dma_mask, persist_dma_mask;
c8f44aff 15413 netdev_features_t features = 0;
1da177e4 15414
05dbe005 15415 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15416
15417 err = pci_enable_device(pdev);
15418 if (err) {
2445e461 15419 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15420 return err;
15421 }
15422
1da177e4
LT
15423 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15424 if (err) {
2445e461 15425 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15426 goto err_out_disable_pdev;
15427 }
15428
15429 pci_set_master(pdev);
15430
15431 /* Find power-management capability. */
15432 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15433 if (pm_cap == 0) {
2445e461
MC
15434 dev_err(&pdev->dev,
15435 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15436 err = -EIO;
15437 goto err_out_free_res;
15438 }
15439
16821285
MC
15440 err = pci_set_power_state(pdev, PCI_D0);
15441 if (err) {
15442 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15443 goto err_out_free_res;
15444 }
15445
fe5f5787 15446 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15447 if (!dev) {
1da177e4 15448 err = -ENOMEM;
16821285 15449 goto err_out_power_down;
1da177e4
LT
15450 }
15451
1da177e4
LT
15452 SET_NETDEV_DEV(dev, &pdev->dev);
15453
1da177e4
LT
15454 tp = netdev_priv(dev);
15455 tp->pdev = pdev;
15456 tp->dev = dev;
15457 tp->pm_cap = pm_cap;
1da177e4
LT
15458 tp->rx_mode = TG3_DEF_RX_MODE;
15459 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15460
1da177e4
LT
15461 if (tg3_debug > 0)
15462 tp->msg_enable = tg3_debug;
15463 else
15464 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15465
15466 /* The word/byte swap controls here control register access byte
15467 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15468 * setting below.
15469 */
15470 tp->misc_host_ctrl =
15471 MISC_HOST_CTRL_MASK_PCI_INT |
15472 MISC_HOST_CTRL_WORD_SWAP |
15473 MISC_HOST_CTRL_INDIR_ACCESS |
15474 MISC_HOST_CTRL_PCISTATE_RW;
15475
15476 /* The NONFRM (non-frame) byte/word swap controls take effect
15477 * on descriptor entries, anything which isn't packet data.
15478 *
15479 * The StrongARM chips on the board (one for tx, one for rx)
15480 * are running in big-endian mode.
15481 */
15482 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15483 GRC_MODE_WSWAP_NONFRM_DATA);
15484#ifdef __BIG_ENDIAN
15485 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15486#endif
15487 spin_lock_init(&tp->lock);
1da177e4 15488 spin_lock_init(&tp->indirect_lock);
c4028958 15489 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15490
d5fe488a 15491 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15492 if (!tp->regs) {
ab96b241 15493 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15494 err = -ENOMEM;
15495 goto err_out_free_dev;
15496 }
15497
c9cab24e
MC
15498 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15499 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15500 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15501 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15502 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15503 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15504 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15505 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15506 tg3_flag_set(tp, ENABLE_APE);
15507 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15508 if (!tp->aperegs) {
15509 dev_err(&pdev->dev,
15510 "Cannot map APE registers, aborting\n");
15511 err = -ENOMEM;
15512 goto err_out_iounmap;
15513 }
15514 }
15515
1da177e4
LT
15516 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15517 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15518
1da177e4 15519 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15520 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15521 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15522 dev->irq = pdev->irq;
1da177e4
LT
15523
15524 err = tg3_get_invariants(tp);
15525 if (err) {
ab96b241
MC
15526 dev_err(&pdev->dev,
15527 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15528 goto err_out_apeunmap;
1da177e4
LT
15529 }
15530
4a29cc2e
MC
15531 /* The EPB bridge inside 5714, 5715, and 5780 and any
15532 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15533 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15534 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15535 * do DMA address check in tg3_start_xmit().
15536 */
63c3a66f 15537 if (tg3_flag(tp, IS_5788))
284901a9 15538 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15539 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15540 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15541#ifdef CONFIG_HIGHMEM
6a35528a 15542 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15543#endif
4a29cc2e 15544 } else
6a35528a 15545 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15546
15547 /* Configure DMA attributes. */
284901a9 15548 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15549 err = pci_set_dma_mask(pdev, dma_mask);
15550 if (!err) {
0da0606f 15551 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15552 err = pci_set_consistent_dma_mask(pdev,
15553 persist_dma_mask);
15554 if (err < 0) {
ab96b241
MC
15555 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15556 "DMA for consistent allocations\n");
c9cab24e 15557 goto err_out_apeunmap;
72f2afb8
MC
15558 }
15559 }
15560 }
284901a9
YH
15561 if (err || dma_mask == DMA_BIT_MASK(32)) {
15562 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15563 if (err) {
ab96b241
MC
15564 dev_err(&pdev->dev,
15565 "No usable DMA configuration, aborting\n");
c9cab24e 15566 goto err_out_apeunmap;
72f2afb8
MC
15567 }
15568 }
15569
fdfec172 15570 tg3_init_bufmgr_config(tp);
1da177e4 15571
0da0606f
MC
15572 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15573
15574 /* 5700 B0 chips do not support checksumming correctly due
15575 * to hardware bugs.
15576 */
15577 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15578 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15579
15580 if (tg3_flag(tp, 5755_PLUS))
15581 features |= NETIF_F_IPV6_CSUM;
15582 }
15583
4e3a7aaa
MC
15584 /* TSO is on by default on chips that support hardware TSO.
15585 * Firmware TSO on older chips gives lower performance, so it
15586 * is off by default, but can be enabled using ethtool.
15587 */
63c3a66f
JP
15588 if ((tg3_flag(tp, HW_TSO_1) ||
15589 tg3_flag(tp, HW_TSO_2) ||
15590 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15591 (features & NETIF_F_IP_CSUM))
15592 features |= NETIF_F_TSO;
63c3a66f 15593 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15594 if (features & NETIF_F_IPV6_CSUM)
15595 features |= NETIF_F_TSO6;
63c3a66f 15596 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15597 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15598 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15599 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15600 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15601 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15602 features |= NETIF_F_TSO_ECN;
b0026624 15603 }
1da177e4 15604
d542fe27
MC
15605 dev->features |= features;
15606 dev->vlan_features |= features;
15607
06c03c02
MB
15608 /*
15609 * Add loopback capability only for a subset of devices that support
15610 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15611 * loopback for the remaining devices.
15612 */
15613 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15614 !tg3_flag(tp, CPMU_PRESENT))
15615 /* Add the loopback capability */
0da0606f
MC
15616 features |= NETIF_F_LOOPBACK;
15617
0da0606f 15618 dev->hw_features |= features;
06c03c02 15619
1da177e4 15620 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15621 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15622 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15623 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15624 tp->rx_pending = 63;
15625 }
15626
1da177e4
LT
15627 err = tg3_get_device_address(tp);
15628 if (err) {
ab96b241
MC
15629 dev_err(&pdev->dev,
15630 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15631 goto err_out_apeunmap;
c88864df
MC
15632 }
15633
1da177e4
LT
15634 /*
15635 * Reset chip in case UNDI or EFI driver did not shutdown
15636 * DMA self test will enable WDMAC and we'll see (spurious)
15637 * pending DMA on the PCI bus at that point.
15638 */
15639 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15640 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15641 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15642 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15643 }
15644
15645 err = tg3_test_dma(tp);
15646 if (err) {
ab96b241 15647 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15648 goto err_out_apeunmap;
1da177e4
LT
15649 }
15650
78f90dcf
MC
15651 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15652 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15653 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15654 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15655 struct tg3_napi *tnapi = &tp->napi[i];
15656
15657 tnapi->tp = tp;
15658 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15659
15660 tnapi->int_mbox = intmbx;
93a700a9 15661 if (i <= 4)
78f90dcf
MC
15662 intmbx += 0x8;
15663 else
15664 intmbx += 0x4;
15665
15666 tnapi->consmbox = rcvmbx;
15667 tnapi->prodmbox = sndmbx;
15668
66cfd1bd 15669 if (i)
78f90dcf 15670 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15671 else
78f90dcf 15672 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15673
63c3a66f 15674 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15675 break;
15676
15677 /*
15678 * If we support MSIX, we'll be using RSS. If we're using
15679 * RSS, the first vector only handles link interrupts and the
15680 * remaining vectors handle rx and tx interrupts. Reuse the
15681 * mailbox values for the next iteration. The values we setup
15682 * above are still useful for the single vectored mode.
15683 */
15684 if (!i)
15685 continue;
15686
15687 rcvmbx += 0x8;
15688
15689 if (sndmbx & 0x4)
15690 sndmbx -= 0x4;
15691 else
15692 sndmbx += 0xc;
15693 }
15694
15f9850d
DM
15695 tg3_init_coal(tp);
15696
c49a1561
MC
15697 pci_set_drvdata(pdev, dev);
15698
cd0d7228
MC
15699 if (tg3_flag(tp, 5717_PLUS)) {
15700 /* Resume a low-power mode */
15701 tg3_frob_aux_power(tp, false);
15702 }
15703
1da177e4
LT
15704 err = register_netdev(dev);
15705 if (err) {
ab96b241 15706 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15707 goto err_out_apeunmap;
1da177e4
LT
15708 }
15709
05dbe005
JP
15710 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15711 tp->board_part_number,
15712 tp->pci_chip_rev_id,
15713 tg3_bus_string(tp, str),
15714 dev->dev_addr);
1da177e4 15715
f07e9af3 15716 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15717 struct phy_device *phydev;
15718 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15719 netdev_info(dev,
15720 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15721 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15722 } else {
15723 char *ethtype;
15724
15725 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15726 ethtype = "10/100Base-TX";
15727 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15728 ethtype = "1000Base-SX";
15729 else
15730 ethtype = "10/100/1000Base-T";
15731
5129c3a3 15732 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15733 "(WireSpeed[%d], EEE[%d])\n",
15734 tg3_phy_string(tp), ethtype,
15735 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15736 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15737 }
05dbe005
JP
15738
15739 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15740 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15741 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15742 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15743 tg3_flag(tp, ENABLE_ASF) != 0,
15744 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15745 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15746 tp->dma_rwctrl,
15747 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15748 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15749
b45aa2f6
MC
15750 pci_save_state(pdev);
15751
1da177e4
LT
15752 return 0;
15753
0d3031d9
MC
15754err_out_apeunmap:
15755 if (tp->aperegs) {
15756 iounmap(tp->aperegs);
15757 tp->aperegs = NULL;
15758 }
15759
1da177e4 15760err_out_iounmap:
6892914f
MC
15761 if (tp->regs) {
15762 iounmap(tp->regs);
22abe310 15763 tp->regs = NULL;
6892914f 15764 }
1da177e4
LT
15765
15766err_out_free_dev:
15767 free_netdev(dev);
15768
16821285
MC
15769err_out_power_down:
15770 pci_set_power_state(pdev, PCI_D3hot);
15771
1da177e4
LT
15772err_out_free_res:
15773 pci_release_regions(pdev);
15774
15775err_out_disable_pdev:
15776 pci_disable_device(pdev);
15777 pci_set_drvdata(pdev, NULL);
15778 return err;
15779}
15780
15781static void __devexit tg3_remove_one(struct pci_dev *pdev)
15782{
15783 struct net_device *dev = pci_get_drvdata(pdev);
15784
15785 if (dev) {
15786 struct tg3 *tp = netdev_priv(dev);
15787
077f849d
JSR
15788 if (tp->fw)
15789 release_firmware(tp->fw);
15790
db219973 15791 tg3_reset_task_cancel(tp);
158d7abd 15792
e730c823 15793 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15794 tg3_phy_fini(tp);
158d7abd 15795 tg3_mdio_fini(tp);
b02fd9e3 15796 }
158d7abd 15797
1da177e4 15798 unregister_netdev(dev);
0d3031d9
MC
15799 if (tp->aperegs) {
15800 iounmap(tp->aperegs);
15801 tp->aperegs = NULL;
15802 }
6892914f
MC
15803 if (tp->regs) {
15804 iounmap(tp->regs);
22abe310 15805 tp->regs = NULL;
6892914f 15806 }
1da177e4
LT
15807 free_netdev(dev);
15808 pci_release_regions(pdev);
15809 pci_disable_device(pdev);
15810 pci_set_drvdata(pdev, NULL);
15811 }
15812}
15813
aa6027ca 15814#ifdef CONFIG_PM_SLEEP
c866b7ea 15815static int tg3_suspend(struct device *device)
1da177e4 15816{
c866b7ea 15817 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15818 struct net_device *dev = pci_get_drvdata(pdev);
15819 struct tg3 *tp = netdev_priv(dev);
15820 int err;
15821
15822 if (!netif_running(dev))
15823 return 0;
15824
db219973 15825 tg3_reset_task_cancel(tp);
b02fd9e3 15826 tg3_phy_stop(tp);
1da177e4
LT
15827 tg3_netif_stop(tp);
15828
15829 del_timer_sync(&tp->timer);
15830
f47c11ee 15831 tg3_full_lock(tp, 1);
1da177e4 15832 tg3_disable_ints(tp);
f47c11ee 15833 tg3_full_unlock(tp);
1da177e4
LT
15834
15835 netif_device_detach(dev);
15836
f47c11ee 15837 tg3_full_lock(tp, 0);
944d980e 15838 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15839 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15840 tg3_full_unlock(tp);
1da177e4 15841
c866b7ea 15842 err = tg3_power_down_prepare(tp);
1da177e4 15843 if (err) {
b02fd9e3
MC
15844 int err2;
15845
f47c11ee 15846 tg3_full_lock(tp, 0);
1da177e4 15847
63c3a66f 15848 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15849 err2 = tg3_restart_hw(tp, 1);
15850 if (err2)
b9ec6c1b 15851 goto out;
1da177e4
LT
15852
15853 tp->timer.expires = jiffies + tp->timer_offset;
15854 add_timer(&tp->timer);
15855
15856 netif_device_attach(dev);
15857 tg3_netif_start(tp);
15858
b9ec6c1b 15859out:
f47c11ee 15860 tg3_full_unlock(tp);
b02fd9e3
MC
15861
15862 if (!err2)
15863 tg3_phy_start(tp);
1da177e4
LT
15864 }
15865
15866 return err;
15867}
15868
c866b7ea 15869static int tg3_resume(struct device *device)
1da177e4 15870{
c866b7ea 15871 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15872 struct net_device *dev = pci_get_drvdata(pdev);
15873 struct tg3 *tp = netdev_priv(dev);
15874 int err;
15875
15876 if (!netif_running(dev))
15877 return 0;
15878
1da177e4
LT
15879 netif_device_attach(dev);
15880
f47c11ee 15881 tg3_full_lock(tp, 0);
1da177e4 15882
63c3a66f 15883 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15884 err = tg3_restart_hw(tp, 1);
15885 if (err)
15886 goto out;
1da177e4
LT
15887
15888 tp->timer.expires = jiffies + tp->timer_offset;
15889 add_timer(&tp->timer);
15890
1da177e4
LT
15891 tg3_netif_start(tp);
15892
b9ec6c1b 15893out:
f47c11ee 15894 tg3_full_unlock(tp);
1da177e4 15895
b02fd9e3
MC
15896 if (!err)
15897 tg3_phy_start(tp);
15898
b9ec6c1b 15899 return err;
1da177e4
LT
15900}
15901
c866b7ea 15902static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15903#define TG3_PM_OPS (&tg3_pm_ops)
15904
15905#else
15906
15907#define TG3_PM_OPS NULL
15908
15909#endif /* CONFIG_PM_SLEEP */
c866b7ea 15910
b45aa2f6
MC
15911/**
15912 * tg3_io_error_detected - called when PCI error is detected
15913 * @pdev: Pointer to PCI device
15914 * @state: The current pci connection state
15915 *
15916 * This function is called after a PCI bus error affecting
15917 * this device has been detected.
15918 */
15919static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15920 pci_channel_state_t state)
15921{
15922 struct net_device *netdev = pci_get_drvdata(pdev);
15923 struct tg3 *tp = netdev_priv(netdev);
15924 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15925
15926 netdev_info(netdev, "PCI I/O error detected\n");
15927
15928 rtnl_lock();
15929
15930 if (!netif_running(netdev))
15931 goto done;
15932
15933 tg3_phy_stop(tp);
15934
15935 tg3_netif_stop(tp);
15936
15937 del_timer_sync(&tp->timer);
b45aa2f6
MC
15938
15939 /* Want to make sure that the reset task doesn't run */
db219973 15940 tg3_reset_task_cancel(tp);
b45aa2f6
MC
15941
15942 netif_device_detach(netdev);
15943
15944 /* Clean up software state, even if MMIO is blocked */
15945 tg3_full_lock(tp, 0);
15946 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15947 tg3_full_unlock(tp);
15948
15949done:
15950 if (state == pci_channel_io_perm_failure)
15951 err = PCI_ERS_RESULT_DISCONNECT;
15952 else
15953 pci_disable_device(pdev);
15954
15955 rtnl_unlock();
15956
15957 return err;
15958}
15959
15960/**
15961 * tg3_io_slot_reset - called after the pci bus has been reset.
15962 * @pdev: Pointer to PCI device
15963 *
15964 * Restart the card from scratch, as if from a cold-boot.
15965 * At this point, the card has exprienced a hard reset,
15966 * followed by fixups by BIOS, and has its config space
15967 * set up identically to what it was at cold boot.
15968 */
15969static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15970{
15971 struct net_device *netdev = pci_get_drvdata(pdev);
15972 struct tg3 *tp = netdev_priv(netdev);
15973 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15974 int err;
15975
15976 rtnl_lock();
15977
15978 if (pci_enable_device(pdev)) {
15979 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15980 goto done;
15981 }
15982
15983 pci_set_master(pdev);
15984 pci_restore_state(pdev);
15985 pci_save_state(pdev);
15986
15987 if (!netif_running(netdev)) {
15988 rc = PCI_ERS_RESULT_RECOVERED;
15989 goto done;
15990 }
15991
15992 err = tg3_power_up(tp);
bed9829f 15993 if (err)
b45aa2f6 15994 goto done;
b45aa2f6
MC
15995
15996 rc = PCI_ERS_RESULT_RECOVERED;
15997
15998done:
15999 rtnl_unlock();
16000
16001 return rc;
16002}
16003
16004/**
16005 * tg3_io_resume - called when traffic can start flowing again.
16006 * @pdev: Pointer to PCI device
16007 *
16008 * This callback is called when the error recovery driver tells
16009 * us that its OK to resume normal operation.
16010 */
16011static void tg3_io_resume(struct pci_dev *pdev)
16012{
16013 struct net_device *netdev = pci_get_drvdata(pdev);
16014 struct tg3 *tp = netdev_priv(netdev);
16015 int err;
16016
16017 rtnl_lock();
16018
16019 if (!netif_running(netdev))
16020 goto done;
16021
16022 tg3_full_lock(tp, 0);
63c3a66f 16023 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
16024 err = tg3_restart_hw(tp, 1);
16025 tg3_full_unlock(tp);
16026 if (err) {
16027 netdev_err(netdev, "Cannot restart hardware after reset.\n");
16028 goto done;
16029 }
16030
16031 netif_device_attach(netdev);
16032
16033 tp->timer.expires = jiffies + tp->timer_offset;
16034 add_timer(&tp->timer);
16035
16036 tg3_netif_start(tp);
16037
16038 tg3_phy_start(tp);
16039
16040done:
16041 rtnl_unlock();
16042}
16043
16044static struct pci_error_handlers tg3_err_handler = {
16045 .error_detected = tg3_io_error_detected,
16046 .slot_reset = tg3_io_slot_reset,
16047 .resume = tg3_io_resume
16048};
16049
1da177e4
LT
16050static struct pci_driver tg3_driver = {
16051 .name = DRV_MODULE_NAME,
16052 .id_table = tg3_pci_tbl,
16053 .probe = tg3_init_one,
16054 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 16055 .err_handler = &tg3_err_handler,
aa6027ca 16056 .driver.pm = TG3_PM_OPS,
1da177e4
LT
16057};
16058
16059static int __init tg3_init(void)
16060{
29917620 16061 return pci_register_driver(&tg3_driver);
1da177e4
LT
16062}
16063
16064static void __exit tg3_cleanup(void)
16065{
16066 pci_unregister_driver(&tg3_driver);
16067}
16068
16069module_init(tg3_init);
16070module_exit(tg3_cleanup);
This page took 2.931153 seconds and 5 git commands to generate.