tg3: Remove SPEED_UNKNOWN checks
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
9e056c03 7 * Copyright (C) 2005-2012 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
efab79c5 92#define TG3_MIN_NUM 122
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
efab79c5 95#define DRV_MODULE_RELDATE "December 7, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
138
139/* Do not place this n-ring entries value into the tp struct itself,
140 * we really want to expose these constants to GCC so that modulo et
141 * al. operations are done with shifts and masks instead of with
142 * hw multiply/modulo instructions. Another solution would be to
143 * replace things like '% foo' with '& (foo - 1)'.
144 */
1da177e4
LT
145
146#define TG3_TX_RING_SIZE 512
147#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
148
2c49a44d
MC
149#define TG3_RX_STD_RING_BYTES(tp) \
150 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
151#define TG3_RX_JMB_RING_BYTES(tp) \
152 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
153#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 154 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
155#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
156 TG3_TX_RING_SIZE)
1da177e4
LT
157#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
158
287be12e
MC
159#define TG3_DMA_BYTE_ENAB 64
160
161#define TG3_RX_STD_DMA_SZ 1536
162#define TG3_RX_JMB_DMA_SZ 9046
163
164#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
165
166#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
167#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 168
2c49a44d
MC
169#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
170 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 171
2c49a44d
MC
172#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
173 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 174
d2757fc4
MC
175/* Due to a hardware bug, the 5701 can only DMA to memory addresses
176 * that are at least dword aligned when used in PCIX mode. The driver
177 * works around this bug by double copying the packet. This workaround
178 * is built into the normal double copy length check for efficiency.
179 *
180 * However, the double copy is only necessary on those architectures
181 * where unaligned memory accesses are inefficient. For those architectures
182 * where unaligned memory accesses incur little penalty, we can reintegrate
183 * the 5701 in the normal rx path. Doing so saves a device structure
184 * dereference by hardcoding the double copy threshold in place.
185 */
186#define TG3_RX_COPY_THRESHOLD 256
187#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
188 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
189#else
190 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
191#endif
192
81389f57
MC
193#if (NET_IP_ALIGN != 0)
194#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
195#else
9205fd9c 196#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
197#endif
198
1da177e4 199/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 200#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 201#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 202#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
646 }
647
0d3031d9
MC
648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
6f5c8f83 654 u32 status, req, gnt, bit;
0d3031d9 655
63c3a66f 656 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
657 return 0;
658
659 switch (locknum) {
6f5c8f83
MC
660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
33f401ae
MC
663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
78f94dc7
MC
665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
33f401ae
MC
669 break;
670 default:
671 return -EINVAL;
0d3031d9
MC
672 }
673
f92d9dc1
MC
674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
0d3031d9
MC
682 off = 4 * locknum;
683
6f5c8f83 684 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
f92d9dc1 688 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 689 if (status == bit)
0d3031d9
MC
690 break;
691 udelay(10);
692 }
693
6f5c8f83 694 if (status != bit) {
0d3031d9 695 /* Revoke the lock request. */
6f5c8f83 696 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
6f5c8f83 705 u32 gnt, bit;
0d3031d9 706
63c3a66f 707 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
708 return;
709
710 switch (locknum) {
6f5c8f83
MC
711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
33f401ae
MC
714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
78f94dc7
MC
716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
33f401ae
MC
720 break;
721 default:
722 return;
0d3031d9
MC
723 }
724
f92d9dc1
MC
725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
6f5c8f83 730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
731}
732
fd6d3f0e
MC
733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
1da177e4
LT
830static void tg3_disable_ints(struct tg3 *tp)
831{
89aeb3bc
MC
832 int i;
833
1da177e4
LT
834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
838}
839
1da177e4
LT
840static void tg3_enable_ints(struct tg3 *tp)
841{
89aeb3bc 842 int i;
89aeb3bc 843
bbe832c0
MC
844 tp->irq_sync = 0;
845 wmb();
846
1da177e4
LT
847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 849
f89f38b8 850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 853
898a56f8 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 855 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 857
f89f38b8 858 tp->coal_now |= tnapi->coal_now;
89aeb3bc 859 }
f19af9c2
MC
860
861 /* Force an initial interrupt */
63c3a66f 862 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
f89f38b8
MC
866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
869}
870
17375d25 871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 872{
17375d25 873 struct tg3 *tp = tnapi->tp;
898a56f8 874 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
875 unsigned int work_exists = 0;
876
877 /* check for phy events */
63c3a66f 878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
f3f3f27e 883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
885 work_exists = 1;
886
887 return work_exists;
888}
889
17375d25 890/* tg3_int_reenable
04237ddd
MC
891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
6aa20a22 893 * which reenables interrupts
1da177e4 894 */
17375d25 895static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 896{
17375d25
MC
897 struct tg3 *tp = tnapi->tp;
898
898a56f8 899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
900 mmiowb();
901
fac9b83e
DM
902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
63c3a66f 906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 907 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
909}
910
1da177e4
LT
911static void tg3_switch_clocks(struct tg3 *tp)
912{
f6eb9b1f 913 u32 clock_ctrl;
1da177e4
LT
914 u32 orig_clock_ctrl;
915
63c3a66f 916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
917 return;
918
f6eb9b1f
MC
919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
1da177e4
LT
921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
63c3a66f 927 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
1da177e4 940 }
b401e9e2 941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
882e9793 960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 965
1da177e4
LT
966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
f07e9af3 1001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1003 return 0;
1004
1da177e4
LT
1005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
882e9793 1011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1017
1da177e4
LT
1018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
b0988c15
MC
1044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
15ee95c3
MC
1112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
b4bd2929
MC
1125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
1d36ba45
MC
1133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
95e2869a
MC
1142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
d4675b52 1167 if (limit < 0)
95e2869a
MC
1168 return -EBUSY;
1169
1170 return 0;
1171}
1172
158d7abd
MC
1173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
3d16543d 1175 struct tg3 *tp = bp->priv;
158d7abd
MC
1176 u32 val;
1177
24bb4fb6 1178 spin_lock_bh(&tp->lock);
158d7abd
MC
1179
1180 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
158d7abd
MC
1184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
3d16543d 1190 struct tg3 *tp = bp->priv;
24bb4fb6 1191 u32 ret = 0;
158d7abd 1192
24bb4fb6 1193 spin_lock_bh(&tp->lock);
158d7abd
MC
1194
1195 if (tg3_writephy(tp, reg, val))
24bb4fb6 1196 ret = -EIO;
158d7abd 1197
24bb4fb6
MC
1198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
158d7abd
MC
1201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
9c61d6bc 1208static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1209{
1210 u32 val;
fcb389df 1211 struct phy_device *phydev;
a9daf367 1212
3f0e3ad7 1213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
fcb389df
MC
1217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
6a443a0f 1219 case PHY_ID_BCMAC131:
fcb389df
MC
1220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
6a443a0f 1222 case PHY_ID_RTL8211C:
fcb389df
MC
1223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
6a443a0f 1225 case PHY_ID_RTL8201E:
fcb389df
MC
1226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
a9daf367 1229 return;
fcb389df
MC
1230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
63c3a66f 1244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
a9daf367 1253
bb85fbb6
MC
1254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
bb85fbb6
MC
1263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
a9daf367 1266
a9daf367
MC
1267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
158d7abd
MC
1289static void tg3_mdio_start(struct tg3 *tp)
1290{
158d7abd
MC
1291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
a9daf367 1294
63c3a66f 1295 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
63c3a66f 1306 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1307 u32 is_serdes;
882e9793 1308
69f11c99 1309 tp->phy_addr = tp->pci_fn + 1;
882e9793 1310
d1ec96af
MC
1311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
3f0e3ad7 1319 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1320
158d7abd
MC
1321 tg3_mdio_start(tp);
1322
63c3a66f 1323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1324 return 0;
1325
298cf9be
LB
1326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
158d7abd 1329
298cf9be
LB
1330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1339 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1342 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
298cf9be 1352 i = mdiobus_register(tp->mdio_bus);
a9daf367 1353 if (i) {
ab96b241 1354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1355 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1356 return i;
1357 }
158d7abd 1358
3f0e3ad7 1359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1360
9c61d6bc 1361 if (!phydev || !phydev->drv) {
ab96b241 1362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1369 case PHY_ID_BCM57780:
321d32a0 1370 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1372 break;
6a443a0f
MC
1373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
32e5a8d6 1375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1376 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1385 /* fallthru */
6a443a0f 1386 case PHY_ID_RTL8211C:
fcb389df 1387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1388 break;
6a443a0f
MC
1389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
a9daf367 1391 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1394 break;
1395 }
1396
63c3a66f 1397 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
a9daf367
MC
1401
1402 return 0;
158d7abd
MC
1403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
63c3a66f
JP
1407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1411 }
1412}
1413
4ba526ce
MC
1414/* tp->lock is held. */
1415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
95e2869a
MC
1428/* tp->lock is held. */
1429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
4ba526ce
MC
1432 unsigned int delay_cnt;
1433 long time_remain;
1434
1435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1447
4ba526ce 1448 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
4ba526ce 1451 udelay(8);
95e2869a
MC
1452 }
1453}
1454
1455/* tp->lock is held. */
b28f389d 1456static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1457{
b28f389d 1458 u32 reg, val;
95e2869a
MC
1459
1460 val = 0;
1461 if (!tg3_readphy(tp, MII_BMCR, &reg))
1462 val = reg << 16;
1463 if (!tg3_readphy(tp, MII_BMSR, &reg))
1464 val |= (reg & 0xffff);
b28f389d 1465 *data++ = val;
95e2869a
MC
1466
1467 val = 0;
1468 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1469 val = reg << 16;
1470 if (!tg3_readphy(tp, MII_LPA, &reg))
1471 val |= (reg & 0xffff);
b28f389d 1472 *data++ = val;
95e2869a
MC
1473
1474 val = 0;
f07e9af3 1475 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1476 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1477 val = reg << 16;
1478 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1479 val |= (reg & 0xffff);
1480 }
b28f389d 1481 *data++ = val;
95e2869a
MC
1482
1483 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1484 val = reg << 16;
1485 else
1486 val = 0;
b28f389d
MC
1487 *data++ = val;
1488}
1489
1490/* tp->lock is held. */
1491static void tg3_ump_link_report(struct tg3 *tp)
1492{
1493 u32 data[4];
1494
1495 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1496 return;
1497
1498 tg3_phy_gather_ump_data(tp, data);
1499
1500 tg3_wait_for_event_ack(tp);
1501
1502 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1503 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1504 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1505 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1506 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1507 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1508
4ba526ce 1509 tg3_generate_fw_event(tp);
95e2869a
MC
1510}
1511
8d5a89b3
MC
1512/* tp->lock is held. */
1513static void tg3_stop_fw(struct tg3 *tp)
1514{
1515 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1516 /* Wait for RX cpu to ACK the previous event. */
1517 tg3_wait_for_event_ack(tp);
1518
1519 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1520
1521 tg3_generate_fw_event(tp);
1522
1523 /* Wait for RX cpu to ACK this event. */
1524 tg3_wait_for_event_ack(tp);
1525 }
1526}
1527
fd6d3f0e
MC
1528/* tp->lock is held. */
1529static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1530{
1531 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1532 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1533
1534 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1535 switch (kind) {
1536 case RESET_KIND_INIT:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_START);
1539 break;
1540
1541 case RESET_KIND_SHUTDOWN:
1542 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1543 DRV_STATE_UNLOAD);
1544 break;
1545
1546 case RESET_KIND_SUSPEND:
1547 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1548 DRV_STATE_SUSPEND);
1549 break;
1550
1551 default:
1552 break;
1553 }
1554 }
1555
1556 if (kind == RESET_KIND_INIT ||
1557 kind == RESET_KIND_SUSPEND)
1558 tg3_ape_driver_state_change(tp, kind);
1559}
1560
1561/* tp->lock is held. */
1562static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1563{
1564 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1565 switch (kind) {
1566 case RESET_KIND_INIT:
1567 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1568 DRV_STATE_START_DONE);
1569 break;
1570
1571 case RESET_KIND_SHUTDOWN:
1572 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1573 DRV_STATE_UNLOAD_DONE);
1574 break;
1575
1576 default:
1577 break;
1578 }
1579 }
1580
1581 if (kind == RESET_KIND_SHUTDOWN)
1582 tg3_ape_driver_state_change(tp, kind);
1583}
1584
1585/* tp->lock is held. */
1586static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1587{
1588 if (tg3_flag(tp, ENABLE_ASF)) {
1589 switch (kind) {
1590 case RESET_KIND_INIT:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_START);
1593 break;
1594
1595 case RESET_KIND_SHUTDOWN:
1596 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1597 DRV_STATE_UNLOAD);
1598 break;
1599
1600 case RESET_KIND_SUSPEND:
1601 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1602 DRV_STATE_SUSPEND);
1603 break;
1604
1605 default:
1606 break;
1607 }
1608 }
1609}
1610
1611static int tg3_poll_fw(struct tg3 *tp)
1612{
1613 int i;
1614 u32 val;
1615
1616 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1617 /* Wait up to 20ms for init done. */
1618 for (i = 0; i < 200; i++) {
1619 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1620 return 0;
1621 udelay(100);
1622 }
1623 return -ENODEV;
1624 }
1625
1626 /* Wait for firmware initialization to complete. */
1627 for (i = 0; i < 100000; i++) {
1628 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1629 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1630 break;
1631 udelay(10);
1632 }
1633
1634 /* Chip might not be fitted with firmware. Some Sun onboard
1635 * parts are configured like that. So don't signal the timeout
1636 * of the above loop as an error, but do report the lack of
1637 * running firmware once.
1638 */
1639 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1640 tg3_flag_set(tp, NO_FWARE_REPORTED);
1641
1642 netdev_info(tp->dev, "No firmware running\n");
1643 }
1644
1645 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1646 /* The 57765 A0 needs a little more
1647 * time to do some important work.
1648 */
1649 mdelay(10);
1650 }
1651
1652 return 0;
1653}
1654
95e2869a
MC
1655static void tg3_link_report(struct tg3 *tp)
1656{
1657 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1658 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1659 tg3_ump_link_report(tp);
1660 } else if (netif_msg_link(tp)) {
05dbe005
JP
1661 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1662 (tp->link_config.active_speed == SPEED_1000 ?
1663 1000 :
1664 (tp->link_config.active_speed == SPEED_100 ?
1665 100 : 10)),
1666 (tp->link_config.active_duplex == DUPLEX_FULL ?
1667 "full" : "half"));
1668
1669 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1670 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1671 "on" : "off",
1672 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1673 "on" : "off");
47007831
MC
1674
1675 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1676 netdev_info(tp->dev, "EEE is %s\n",
1677 tp->setlpicnt ? "enabled" : "disabled");
1678
95e2869a
MC
1679 tg3_ump_link_report(tp);
1680 }
1681}
1682
95e2869a
MC
1683static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1684{
1685 u16 miireg;
1686
e18ce346 1687 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1688 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1689 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1690 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1691 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1692 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1693 else
1694 miireg = 0;
1695
1696 return miireg;
1697}
1698
95e2869a
MC
1699static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1700{
1701 u8 cap = 0;
1702
f3791cdf
MC
1703 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1704 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1705 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1706 if (lcladv & ADVERTISE_1000XPAUSE)
1707 cap = FLOW_CTRL_RX;
1708 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1709 cap = FLOW_CTRL_TX;
95e2869a
MC
1710 }
1711
1712 return cap;
1713}
1714
f51f3562 1715static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1716{
b02fd9e3 1717 u8 autoneg;
f51f3562 1718 u8 flowctrl = 0;
95e2869a
MC
1719 u32 old_rx_mode = tp->rx_mode;
1720 u32 old_tx_mode = tp->tx_mode;
1721
63c3a66f 1722 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1723 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1724 else
1725 autoneg = tp->link_config.autoneg;
1726
63c3a66f 1727 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1728 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1729 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1730 else
bc02ff95 1731 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1732 } else
1733 flowctrl = tp->link_config.flowctrl;
95e2869a 1734
f51f3562 1735 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1736
e18ce346 1737 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1738 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1739 else
1740 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1741
f51f3562 1742 if (old_rx_mode != tp->rx_mode)
95e2869a 1743 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1744
e18ce346 1745 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1746 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1747 else
1748 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1749
f51f3562 1750 if (old_tx_mode != tp->tx_mode)
95e2869a 1751 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1752}
1753
b02fd9e3
MC
1754static void tg3_adjust_link(struct net_device *dev)
1755{
1756 u8 oldflowctrl, linkmesg = 0;
1757 u32 mac_mode, lcl_adv, rmt_adv;
1758 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1759 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1760
24bb4fb6 1761 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1762
1763 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1764 MAC_MODE_HALF_DUPLEX);
1765
1766 oldflowctrl = tp->link_config.active_flowctrl;
1767
1768 if (phydev->link) {
1769 lcl_adv = 0;
1770 rmt_adv = 0;
1771
1772 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1773 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1774 else if (phydev->speed == SPEED_1000 ||
1775 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1776 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1777 else
1778 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1779
1780 if (phydev->duplex == DUPLEX_HALF)
1781 mac_mode |= MAC_MODE_HALF_DUPLEX;
1782 else {
f88788f0 1783 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1784 tp->link_config.flowctrl);
1785
1786 if (phydev->pause)
1787 rmt_adv = LPA_PAUSE_CAP;
1788 if (phydev->asym_pause)
1789 rmt_adv |= LPA_PAUSE_ASYM;
1790 }
1791
1792 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1793 } else
1794 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1795
1796 if (mac_mode != tp->mac_mode) {
1797 tp->mac_mode = mac_mode;
1798 tw32_f(MAC_MODE, tp->mac_mode);
1799 udelay(40);
1800 }
1801
fcb389df
MC
1802 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1803 if (phydev->speed == SPEED_10)
1804 tw32(MAC_MI_STAT,
1805 MAC_MI_STAT_10MBPS_MODE |
1806 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1807 else
1808 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1809 }
1810
b02fd9e3
MC
1811 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1812 tw32(MAC_TX_LENGTHS,
1813 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1814 (6 << TX_LENGTHS_IPG_SHIFT) |
1815 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1816 else
1817 tw32(MAC_TX_LENGTHS,
1818 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1819 (6 << TX_LENGTHS_IPG_SHIFT) |
1820 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1821
34655ad6 1822 if (phydev->link != tp->old_link ||
b02fd9e3
MC
1823 phydev->speed != tp->link_config.active_speed ||
1824 phydev->duplex != tp->link_config.active_duplex ||
1825 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1826 linkmesg = 1;
b02fd9e3 1827
34655ad6 1828 tp->old_link = phydev->link;
b02fd9e3
MC
1829 tp->link_config.active_speed = phydev->speed;
1830 tp->link_config.active_duplex = phydev->duplex;
1831
24bb4fb6 1832 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1833
1834 if (linkmesg)
1835 tg3_link_report(tp);
1836}
1837
1838static int tg3_phy_init(struct tg3 *tp)
1839{
1840 struct phy_device *phydev;
1841
f07e9af3 1842 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1843 return 0;
1844
1845 /* Bring the PHY back to a known state. */
1846 tg3_bmcr_reset(tp);
1847
3f0e3ad7 1848 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1849
1850 /* Attach the MAC to the PHY. */
fb28ad35 1851 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1852 phydev->dev_flags, phydev->interface);
b02fd9e3 1853 if (IS_ERR(phydev)) {
ab96b241 1854 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1855 return PTR_ERR(phydev);
1856 }
1857
b02fd9e3 1858 /* Mask with MAC supported features. */
9c61d6bc
MC
1859 switch (phydev->interface) {
1860 case PHY_INTERFACE_MODE_GMII:
1861 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1862 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1863 phydev->supported &= (PHY_GBIT_FEATURES |
1864 SUPPORTED_Pause |
1865 SUPPORTED_Asym_Pause);
1866 break;
1867 }
1868 /* fallthru */
9c61d6bc
MC
1869 case PHY_INTERFACE_MODE_MII:
1870 phydev->supported &= (PHY_BASIC_FEATURES |
1871 SUPPORTED_Pause |
1872 SUPPORTED_Asym_Pause);
1873 break;
1874 default:
3f0e3ad7 1875 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1876 return -EINVAL;
1877 }
1878
f07e9af3 1879 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1880
1881 phydev->advertising = phydev->supported;
1882
b02fd9e3
MC
1883 return 0;
1884}
1885
1886static void tg3_phy_start(struct tg3 *tp)
1887{
1888 struct phy_device *phydev;
1889
f07e9af3 1890 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1891 return;
1892
3f0e3ad7 1893 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1894
80096068
MC
1895 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1896 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
1897 phydev->speed = tp->link_config.speed;
1898 phydev->duplex = tp->link_config.duplex;
1899 phydev->autoneg = tp->link_config.autoneg;
1900 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
1901 }
1902
1903 phy_start(phydev);
1904
1905 phy_start_aneg(phydev);
1906}
1907
1908static void tg3_phy_stop(struct tg3 *tp)
1909{
f07e9af3 1910 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1911 return;
1912
3f0e3ad7 1913 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1914}
1915
1916static void tg3_phy_fini(struct tg3 *tp)
1917{
f07e9af3 1918 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1919 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1920 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1921 }
1922}
1923
941ec90f
MC
1924static int tg3_phy_set_extloopbk(struct tg3 *tp)
1925{
1926 int err;
1927 u32 val;
1928
1929 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1930 return 0;
1931
1932 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1933 /* Cannot do read-modify-write on 5401 */
1934 err = tg3_phy_auxctl_write(tp,
1935 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1936 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1937 0x4c20);
1938 goto done;
1939 }
1940
1941 err = tg3_phy_auxctl_read(tp,
1942 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1943 if (err)
1944 return err;
1945
1946 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1947 err = tg3_phy_auxctl_write(tp,
1948 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1949
1950done:
1951 return err;
1952}
1953
7f97a4bd
MC
1954static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1955{
1956 u32 phytest;
1957
1958 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1959 u32 phy;
1960
1961 tg3_writephy(tp, MII_TG3_FET_TEST,
1962 phytest | MII_TG3_FET_SHADOW_EN);
1963 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1964 if (enable)
1965 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1966 else
1967 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1968 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1969 }
1970 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1971 }
1972}
1973
6833c043
MC
1974static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1975{
1976 u32 reg;
1977
63c3a66f
JP
1978 if (!tg3_flag(tp, 5705_PLUS) ||
1979 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1980 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1981 return;
1982
f07e9af3 1983 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1984 tg3_phy_fet_toggle_apd(tp, enable);
1985 return;
1986 }
1987
6833c043
MC
1988 reg = MII_TG3_MISC_SHDW_WREN |
1989 MII_TG3_MISC_SHDW_SCR5_SEL |
1990 MII_TG3_MISC_SHDW_SCR5_LPED |
1991 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1992 MII_TG3_MISC_SHDW_SCR5_SDTL |
1993 MII_TG3_MISC_SHDW_SCR5_C125OE;
1994 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1995 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1996
1997 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1998
1999
2000 reg = MII_TG3_MISC_SHDW_WREN |
2001 MII_TG3_MISC_SHDW_APD_SEL |
2002 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2003 if (enable)
2004 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2005
2006 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2007}
2008
9ef8ca99
MC
2009static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2010{
2011 u32 phy;
2012
63c3a66f 2013 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2014 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2015 return;
2016
f07e9af3 2017 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2018 u32 ephy;
2019
535ef6e1
MC
2020 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2021 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2022
2023 tg3_writephy(tp, MII_TG3_FET_TEST,
2024 ephy | MII_TG3_FET_SHADOW_EN);
2025 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2026 if (enable)
535ef6e1 2027 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2028 else
535ef6e1
MC
2029 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2030 tg3_writephy(tp, reg, phy);
9ef8ca99 2031 }
535ef6e1 2032 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2033 }
2034 } else {
15ee95c3
MC
2035 int ret;
2036
2037 ret = tg3_phy_auxctl_read(tp,
2038 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2039 if (!ret) {
9ef8ca99
MC
2040 if (enable)
2041 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2042 else
2043 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2044 tg3_phy_auxctl_write(tp,
2045 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2046 }
2047 }
2048}
2049
1da177e4
LT
2050static void tg3_phy_set_wirespeed(struct tg3 *tp)
2051{
15ee95c3 2052 int ret;
1da177e4
LT
2053 u32 val;
2054
f07e9af3 2055 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2056 return;
2057
15ee95c3
MC
2058 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2059 if (!ret)
b4bd2929
MC
2060 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2061 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2062}
2063
b2a5c19c
MC
2064static void tg3_phy_apply_otp(struct tg3 *tp)
2065{
2066 u32 otp, phy;
2067
2068 if (!tp->phy_otp)
2069 return;
2070
2071 otp = tp->phy_otp;
2072
1d36ba45
MC
2073 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2074 return;
b2a5c19c
MC
2075
2076 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2077 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2078 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2079
2080 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2081 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2082 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2083
2084 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2085 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2086 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2087
2088 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2089 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2090
2091 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2092 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2093
2094 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2095 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2096 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2097
1d36ba45 2098 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2099}
2100
52b02d04
MC
2101static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2102{
2103 u32 val;
2104
2105 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2106 return;
2107
2108 tp->setlpicnt = 0;
2109
2110 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2111 current_link_up == 1 &&
a6b68dab
MC
2112 tp->link_config.active_duplex == DUPLEX_FULL &&
2113 (tp->link_config.active_speed == SPEED_100 ||
2114 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2115 u32 eeectl;
2116
2117 if (tp->link_config.active_speed == SPEED_1000)
2118 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2119 else
2120 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2121
2122 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2123
3110f5f5
MC
2124 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2125 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2126
b0c5943f
MC
2127 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2128 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2129 tp->setlpicnt = 2;
2130 }
2131
2132 if (!tp->setlpicnt) {
b715ce94
MC
2133 if (current_link_up == 1 &&
2134 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2135 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2136 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2137 }
2138
52b02d04
MC
2139 val = tr32(TG3_CPMU_EEE_MODE);
2140 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2141 }
2142}
2143
b0c5943f
MC
2144static void tg3_phy_eee_enable(struct tg3 *tp)
2145{
2146 u32 val;
2147
2148 if (tp->link_config.active_speed == SPEED_1000 &&
2149 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2150 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
55086ad9 2151 tg3_flag(tp, 57765_CLASS)) &&
b0c5943f 2152 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2153 val = MII_TG3_DSP_TAP26_ALNOKO |
2154 MII_TG3_DSP_TAP26_RMRXSTO;
2155 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2156 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2157 }
2158
2159 val = tr32(TG3_CPMU_EEE_MODE);
2160 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2161}
2162
1da177e4
LT
2163static int tg3_wait_macro_done(struct tg3 *tp)
2164{
2165 int limit = 100;
2166
2167 while (limit--) {
2168 u32 tmp32;
2169
f08aa1a8 2170 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2171 if ((tmp32 & 0x1000) == 0)
2172 break;
2173 }
2174 }
d4675b52 2175 if (limit < 0)
1da177e4
LT
2176 return -EBUSY;
2177
2178 return 0;
2179}
2180
2181static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2182{
2183 static const u32 test_pat[4][6] = {
2184 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2185 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2186 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2187 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2188 };
2189 int chan;
2190
2191 for (chan = 0; chan < 4; chan++) {
2192 int i;
2193
2194 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2195 (chan * 0x2000) | 0x0200);
f08aa1a8 2196 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2197
2198 for (i = 0; i < 6; i++)
2199 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2200 test_pat[chan][i]);
2201
f08aa1a8 2202 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2203 if (tg3_wait_macro_done(tp)) {
2204 *resetp = 1;
2205 return -EBUSY;
2206 }
2207
2208 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2209 (chan * 0x2000) | 0x0200);
f08aa1a8 2210 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2211 if (tg3_wait_macro_done(tp)) {
2212 *resetp = 1;
2213 return -EBUSY;
2214 }
2215
f08aa1a8 2216 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2217 if (tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221
2222 for (i = 0; i < 6; i += 2) {
2223 u32 low, high;
2224
2225 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2226 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2227 tg3_wait_macro_done(tp)) {
2228 *resetp = 1;
2229 return -EBUSY;
2230 }
2231 low &= 0x7fff;
2232 high &= 0x000f;
2233 if (low != test_pat[chan][i] ||
2234 high != test_pat[chan][i+1]) {
2235 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2236 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2237 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2238
2239 return -EBUSY;
2240 }
2241 }
2242 }
2243
2244 return 0;
2245}
2246
2247static int tg3_phy_reset_chanpat(struct tg3 *tp)
2248{
2249 int chan;
2250
2251 for (chan = 0; chan < 4; chan++) {
2252 int i;
2253
2254 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2255 (chan * 0x2000) | 0x0200);
f08aa1a8 2256 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2257 for (i = 0; i < 6; i++)
2258 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2259 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2260 if (tg3_wait_macro_done(tp))
2261 return -EBUSY;
2262 }
2263
2264 return 0;
2265}
2266
2267static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2268{
2269 u32 reg32, phy9_orig;
2270 int retries, do_phy_reset, err;
2271
2272 retries = 10;
2273 do_phy_reset = 1;
2274 do {
2275 if (do_phy_reset) {
2276 err = tg3_bmcr_reset(tp);
2277 if (err)
2278 return err;
2279 do_phy_reset = 0;
2280 }
2281
2282 /* Disable transmitter and interrupt. */
2283 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2284 continue;
2285
2286 reg32 |= 0x3000;
2287 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2288
2289 /* Set full-duplex, 1000 mbps. */
2290 tg3_writephy(tp, MII_BMCR,
221c5637 2291 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2292
2293 /* Set to master mode. */
221c5637 2294 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2295 continue;
2296
221c5637
MC
2297 tg3_writephy(tp, MII_CTRL1000,
2298 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2299
1d36ba45
MC
2300 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2301 if (err)
2302 return err;
1da177e4
LT
2303
2304 /* Block the PHY control access. */
6ee7c0a0 2305 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2306
2307 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2308 if (!err)
2309 break;
2310 } while (--retries);
2311
2312 err = tg3_phy_reset_chanpat(tp);
2313 if (err)
2314 return err;
2315
6ee7c0a0 2316 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2317
2318 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2319 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2320
1d36ba45 2321 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2322
221c5637 2323 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2324
2325 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2326 reg32 &= ~0x3000;
2327 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2328 } else if (!err)
2329 err = -EBUSY;
2330
2331 return err;
2332}
2333
2334/* This will reset the tigon3 PHY if there is no valid
2335 * link unless the FORCE argument is non-zero.
2336 */
2337static int tg3_phy_reset(struct tg3 *tp)
2338{
f833c4c1 2339 u32 val, cpmuctrl;
1da177e4
LT
2340 int err;
2341
60189ddf 2342 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2343 val = tr32(GRC_MISC_CFG);
2344 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2345 udelay(40);
2346 }
f833c4c1
MC
2347 err = tg3_readphy(tp, MII_BMSR, &val);
2348 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2349 if (err != 0)
2350 return -EBUSY;
2351
c8e1e82b
MC
2352 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2353 netif_carrier_off(tp->dev);
2354 tg3_link_report(tp);
2355 }
2356
1da177e4
LT
2357 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2358 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2359 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2360 err = tg3_phy_reset_5703_4_5(tp);
2361 if (err)
2362 return err;
2363 goto out;
2364 }
2365
b2a5c19c
MC
2366 cpmuctrl = 0;
2367 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2368 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2369 cpmuctrl = tr32(TG3_CPMU_CTRL);
2370 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2371 tw32(TG3_CPMU_CTRL,
2372 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2373 }
2374
1da177e4
LT
2375 err = tg3_bmcr_reset(tp);
2376 if (err)
2377 return err;
2378
b2a5c19c 2379 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2380 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2381 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2382
2383 tw32(TG3_CPMU_CTRL, cpmuctrl);
2384 }
2385
bcb37f6c
MC
2386 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2387 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2388 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2389 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2390 CPMU_LSPD_1000MB_MACCLK_12_5) {
2391 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2392 udelay(40);
2393 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2394 }
2395 }
2396
63c3a66f 2397 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2398 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2399 return 0;
2400
b2a5c19c
MC
2401 tg3_phy_apply_otp(tp);
2402
f07e9af3 2403 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2404 tg3_phy_toggle_apd(tp, true);
2405 else
2406 tg3_phy_toggle_apd(tp, false);
2407
1da177e4 2408out:
1d36ba45
MC
2409 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2410 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2411 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2412 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2413 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2414 }
1d36ba45 2415
f07e9af3 2416 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2417 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2418 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2419 }
1d36ba45 2420
f07e9af3 2421 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2422 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2423 tg3_phydsp_write(tp, 0x000a, 0x310b);
2424 tg3_phydsp_write(tp, 0x201f, 0x9506);
2425 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2426 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2427 }
f07e9af3 2428 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2429 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2430 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2431 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2432 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2433 tg3_writephy(tp, MII_TG3_TEST1,
2434 MII_TG3_TEST1_TRIM_EN | 0x4);
2435 } else
2436 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2437
2438 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2439 }
c424cb24 2440 }
1d36ba45 2441
1da177e4
LT
2442 /* Set Extended packet length bit (bit 14) on all chips that */
2443 /* support jumbo frames */
79eb6904 2444 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2445 /* Cannot do read-modify-write on 5401 */
b4bd2929 2446 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2447 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2448 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2449 err = tg3_phy_auxctl_read(tp,
2450 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2451 if (!err)
b4bd2929
MC
2452 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2453 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2454 }
2455
2456 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2457 * jumbo frames transmission.
2458 */
63c3a66f 2459 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2460 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2461 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2462 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2463 }
2464
715116a1 2465 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2466 /* adjust output voltage */
535ef6e1 2467 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2468 }
2469
9ef8ca99 2470 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2471 tg3_phy_set_wirespeed(tp);
2472 return 0;
2473}
2474
3a1e19d3
MC
2475#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2476#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2477#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2478 TG3_GPIO_MSG_NEED_VAUX)
2479#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2480 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2481 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2482 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2483 (TG3_GPIO_MSG_DRVR_PRES << 12))
2484
2485#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2486 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2487 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2488 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2489 (TG3_GPIO_MSG_NEED_VAUX << 12))
2490
2491static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2492{
2493 u32 status, shift;
2494
2495 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2496 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2497 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2498 else
2499 status = tr32(TG3_CPMU_DRV_STATUS);
2500
2501 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2502 status &= ~(TG3_GPIO_MSG_MASK << shift);
2503 status |= (newstat << shift);
2504
2505 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2506 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2507 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2508 else
2509 tw32(TG3_CPMU_DRV_STATUS, status);
2510
2511 return status >> TG3_APE_GPIO_MSG_SHIFT;
2512}
2513
520b2756
MC
2514static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2515{
2516 if (!tg3_flag(tp, IS_NIC))
2517 return 0;
2518
3a1e19d3
MC
2519 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2520 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2521 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2522 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2523 return -EIO;
520b2756 2524
3a1e19d3
MC
2525 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2526
2527 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2528 TG3_GRC_LCLCTL_PWRSW_DELAY);
2529
2530 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2531 } else {
2532 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2533 TG3_GRC_LCLCTL_PWRSW_DELAY);
2534 }
6f5c8f83 2535
520b2756
MC
2536 return 0;
2537}
2538
2539static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2540{
2541 u32 grc_local_ctrl;
2542
2543 if (!tg3_flag(tp, IS_NIC) ||
2544 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2545 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2546 return;
2547
2548 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2549
2550 tw32_wait_f(GRC_LOCAL_CTRL,
2551 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2552 TG3_GRC_LCLCTL_PWRSW_DELAY);
2553
2554 tw32_wait_f(GRC_LOCAL_CTRL,
2555 grc_local_ctrl,
2556 TG3_GRC_LCLCTL_PWRSW_DELAY);
2557
2558 tw32_wait_f(GRC_LOCAL_CTRL,
2559 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2560 TG3_GRC_LCLCTL_PWRSW_DELAY);
2561}
2562
2563static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2564{
2565 if (!tg3_flag(tp, IS_NIC))
2566 return;
2567
2568 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2569 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2570 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2571 (GRC_LCLCTRL_GPIO_OE0 |
2572 GRC_LCLCTRL_GPIO_OE1 |
2573 GRC_LCLCTRL_GPIO_OE2 |
2574 GRC_LCLCTRL_GPIO_OUTPUT0 |
2575 GRC_LCLCTRL_GPIO_OUTPUT1),
2576 TG3_GRC_LCLCTL_PWRSW_DELAY);
2577 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2578 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2579 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2580 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2581 GRC_LCLCTRL_GPIO_OE1 |
2582 GRC_LCLCTRL_GPIO_OE2 |
2583 GRC_LCLCTRL_GPIO_OUTPUT0 |
2584 GRC_LCLCTRL_GPIO_OUTPUT1 |
2585 tp->grc_local_ctrl;
2586 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2587 TG3_GRC_LCLCTL_PWRSW_DELAY);
2588
2589 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2590 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2591 TG3_GRC_LCLCTL_PWRSW_DELAY);
2592
2593 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2594 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2595 TG3_GRC_LCLCTL_PWRSW_DELAY);
2596 } else {
2597 u32 no_gpio2;
2598 u32 grc_local_ctrl = 0;
2599
2600 /* Workaround to prevent overdrawing Amps. */
2601 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2602 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2603 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2604 grc_local_ctrl,
2605 TG3_GRC_LCLCTL_PWRSW_DELAY);
2606 }
2607
2608 /* On 5753 and variants, GPIO2 cannot be used. */
2609 no_gpio2 = tp->nic_sram_data_cfg &
2610 NIC_SRAM_DATA_CFG_NO_GPIO2;
2611
2612 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2613 GRC_LCLCTRL_GPIO_OE1 |
2614 GRC_LCLCTRL_GPIO_OE2 |
2615 GRC_LCLCTRL_GPIO_OUTPUT1 |
2616 GRC_LCLCTRL_GPIO_OUTPUT2;
2617 if (no_gpio2) {
2618 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2619 GRC_LCLCTRL_GPIO_OUTPUT2);
2620 }
2621 tw32_wait_f(GRC_LOCAL_CTRL,
2622 tp->grc_local_ctrl | grc_local_ctrl,
2623 TG3_GRC_LCLCTL_PWRSW_DELAY);
2624
2625 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2626
2627 tw32_wait_f(GRC_LOCAL_CTRL,
2628 tp->grc_local_ctrl | grc_local_ctrl,
2629 TG3_GRC_LCLCTL_PWRSW_DELAY);
2630
2631 if (!no_gpio2) {
2632 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2633 tw32_wait_f(GRC_LOCAL_CTRL,
2634 tp->grc_local_ctrl | grc_local_ctrl,
2635 TG3_GRC_LCLCTL_PWRSW_DELAY);
2636 }
2637 }
3a1e19d3
MC
2638}
2639
cd0d7228 2640static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2641{
2642 u32 msg = 0;
2643
2644 /* Serialize power state transitions */
2645 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2646 return;
2647
cd0d7228 2648 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2649 msg = TG3_GPIO_MSG_NEED_VAUX;
2650
2651 msg = tg3_set_function_status(tp, msg);
2652
2653 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2654 goto done;
6f5c8f83 2655
3a1e19d3
MC
2656 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2657 tg3_pwrsrc_switch_to_vaux(tp);
2658 else
2659 tg3_pwrsrc_die_with_vmain(tp);
2660
2661done:
6f5c8f83 2662 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2663}
2664
cd0d7228 2665static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2666{
683644b7 2667 bool need_vaux = false;
1da177e4 2668
334355aa 2669 /* The GPIOs do something completely different on 57765. */
55086ad9 2670 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2671 return;
2672
3a1e19d3
MC
2673 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2674 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2675 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2676 tg3_frob_aux_power_5717(tp, include_wol ?
2677 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2678 return;
2679 }
2680
2681 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2682 struct net_device *dev_peer;
2683
2684 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2685
bc1c7567 2686 /* remove_one() may have been run on the peer. */
683644b7
MC
2687 if (dev_peer) {
2688 struct tg3 *tp_peer = netdev_priv(dev_peer);
2689
63c3a66f 2690 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2691 return;
2692
cd0d7228 2693 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2694 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2695 need_vaux = true;
2696 }
1da177e4
LT
2697 }
2698
cd0d7228
MC
2699 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2700 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2701 need_vaux = true;
2702
520b2756
MC
2703 if (need_vaux)
2704 tg3_pwrsrc_switch_to_vaux(tp);
2705 else
2706 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2707}
2708
e8f3f6ca
MC
2709static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2710{
2711 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2712 return 1;
79eb6904 2713 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2714 if (speed != SPEED_10)
2715 return 1;
2716 } else if (speed == SPEED_10)
2717 return 1;
2718
2719 return 0;
2720}
2721
0a459aac 2722static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2723{
ce057f01
MC
2724 u32 val;
2725
f07e9af3 2726 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2727 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2728 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2729 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2730
2731 sg_dig_ctrl |=
2732 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2733 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2734 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2735 }
3f7045c1 2736 return;
5129724a 2737 }
3f7045c1 2738
60189ddf 2739 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2740 tg3_bmcr_reset(tp);
2741 val = tr32(GRC_MISC_CFG);
2742 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2743 udelay(40);
2744 return;
f07e9af3 2745 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2746 u32 phytest;
2747 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2748 u32 phy;
2749
2750 tg3_writephy(tp, MII_ADVERTISE, 0);
2751 tg3_writephy(tp, MII_BMCR,
2752 BMCR_ANENABLE | BMCR_ANRESTART);
2753
2754 tg3_writephy(tp, MII_TG3_FET_TEST,
2755 phytest | MII_TG3_FET_SHADOW_EN);
2756 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2757 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2758 tg3_writephy(tp,
2759 MII_TG3_FET_SHDW_AUXMODE4,
2760 phy);
2761 }
2762 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2763 }
2764 return;
0a459aac 2765 } else if (do_low_power) {
715116a1
MC
2766 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2767 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2768
b4bd2929
MC
2769 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2770 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2771 MII_TG3_AUXCTL_PCTL_VREG_11V;
2772 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2773 }
3f7045c1 2774
15c3b696
MC
2775 /* The PHY should not be powered down on some chips because
2776 * of bugs.
2777 */
2778 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2779 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2780 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2781 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2782 return;
ce057f01 2783
bcb37f6c
MC
2784 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2785 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2786 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2787 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2788 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2789 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2790 }
2791
15c3b696
MC
2792 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2793}
2794
ffbcfed4
MC
2795/* tp->lock is held. */
2796static int tg3_nvram_lock(struct tg3 *tp)
2797{
63c3a66f 2798 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2799 int i;
2800
2801 if (tp->nvram_lock_cnt == 0) {
2802 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2803 for (i = 0; i < 8000; i++) {
2804 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2805 break;
2806 udelay(20);
2807 }
2808 if (i == 8000) {
2809 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2810 return -ENODEV;
2811 }
2812 }
2813 tp->nvram_lock_cnt++;
2814 }
2815 return 0;
2816}
2817
2818/* tp->lock is held. */
2819static void tg3_nvram_unlock(struct tg3 *tp)
2820{
63c3a66f 2821 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2822 if (tp->nvram_lock_cnt > 0)
2823 tp->nvram_lock_cnt--;
2824 if (tp->nvram_lock_cnt == 0)
2825 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2826 }
2827}
2828
2829/* tp->lock is held. */
2830static void tg3_enable_nvram_access(struct tg3 *tp)
2831{
63c3a66f 2832 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2833 u32 nvaccess = tr32(NVRAM_ACCESS);
2834
2835 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2836 }
2837}
2838
2839/* tp->lock is held. */
2840static void tg3_disable_nvram_access(struct tg3 *tp)
2841{
63c3a66f 2842 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2843 u32 nvaccess = tr32(NVRAM_ACCESS);
2844
2845 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2846 }
2847}
2848
2849static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2850 u32 offset, u32 *val)
2851{
2852 u32 tmp;
2853 int i;
2854
2855 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2856 return -EINVAL;
2857
2858 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2859 EEPROM_ADDR_DEVID_MASK |
2860 EEPROM_ADDR_READ);
2861 tw32(GRC_EEPROM_ADDR,
2862 tmp |
2863 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2864 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2865 EEPROM_ADDR_ADDR_MASK) |
2866 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2867
2868 for (i = 0; i < 1000; i++) {
2869 tmp = tr32(GRC_EEPROM_ADDR);
2870
2871 if (tmp & EEPROM_ADDR_COMPLETE)
2872 break;
2873 msleep(1);
2874 }
2875 if (!(tmp & EEPROM_ADDR_COMPLETE))
2876 return -EBUSY;
2877
62cedd11
MC
2878 tmp = tr32(GRC_EEPROM_DATA);
2879
2880 /*
2881 * The data will always be opposite the native endian
2882 * format. Perform a blind byteswap to compensate.
2883 */
2884 *val = swab32(tmp);
2885
ffbcfed4
MC
2886 return 0;
2887}
2888
2889#define NVRAM_CMD_TIMEOUT 10000
2890
2891static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2892{
2893 int i;
2894
2895 tw32(NVRAM_CMD, nvram_cmd);
2896 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2897 udelay(10);
2898 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2899 udelay(10);
2900 break;
2901 }
2902 }
2903
2904 if (i == NVRAM_CMD_TIMEOUT)
2905 return -EBUSY;
2906
2907 return 0;
2908}
2909
2910static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2911{
63c3a66f
JP
2912 if (tg3_flag(tp, NVRAM) &&
2913 tg3_flag(tp, NVRAM_BUFFERED) &&
2914 tg3_flag(tp, FLASH) &&
2915 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2916 (tp->nvram_jedecnum == JEDEC_ATMEL))
2917
2918 addr = ((addr / tp->nvram_pagesize) <<
2919 ATMEL_AT45DB0X1B_PAGE_POS) +
2920 (addr % tp->nvram_pagesize);
2921
2922 return addr;
2923}
2924
2925static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2926{
63c3a66f
JP
2927 if (tg3_flag(tp, NVRAM) &&
2928 tg3_flag(tp, NVRAM_BUFFERED) &&
2929 tg3_flag(tp, FLASH) &&
2930 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2931 (tp->nvram_jedecnum == JEDEC_ATMEL))
2932
2933 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2934 tp->nvram_pagesize) +
2935 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2936
2937 return addr;
2938}
2939
e4f34110
MC
2940/* NOTE: Data read in from NVRAM is byteswapped according to
2941 * the byteswapping settings for all other register accesses.
2942 * tg3 devices are BE devices, so on a BE machine, the data
2943 * returned will be exactly as it is seen in NVRAM. On a LE
2944 * machine, the 32-bit value will be byteswapped.
2945 */
ffbcfed4
MC
2946static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2947{
2948 int ret;
2949
63c3a66f 2950 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2951 return tg3_nvram_read_using_eeprom(tp, offset, val);
2952
2953 offset = tg3_nvram_phys_addr(tp, offset);
2954
2955 if (offset > NVRAM_ADDR_MSK)
2956 return -EINVAL;
2957
2958 ret = tg3_nvram_lock(tp);
2959 if (ret)
2960 return ret;
2961
2962 tg3_enable_nvram_access(tp);
2963
2964 tw32(NVRAM_ADDR, offset);
2965 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2966 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2967
2968 if (ret == 0)
e4f34110 2969 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2970
2971 tg3_disable_nvram_access(tp);
2972
2973 tg3_nvram_unlock(tp);
2974
2975 return ret;
2976}
2977
a9dc529d
MC
2978/* Ensures NVRAM data is in bytestream format. */
2979static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2980{
2981 u32 v;
a9dc529d 2982 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2983 if (!res)
a9dc529d 2984 *val = cpu_to_be32(v);
ffbcfed4
MC
2985 return res;
2986}
2987
dbe9b92a
MC
2988static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
2989 u32 offset, u32 len, u8 *buf)
2990{
2991 int i, j, rc = 0;
2992 u32 val;
2993
2994 for (i = 0; i < len; i += 4) {
2995 u32 addr;
2996 __be32 data;
2997
2998 addr = offset + i;
2999
3000 memcpy(&data, buf + i, 4);
3001
3002 /*
3003 * The SEEPROM interface expects the data to always be opposite
3004 * the native endian format. We accomplish this by reversing
3005 * all the operations that would have been performed on the
3006 * data from a call to tg3_nvram_read_be32().
3007 */
3008 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3009
3010 val = tr32(GRC_EEPROM_ADDR);
3011 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3012
3013 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3014 EEPROM_ADDR_READ);
3015 tw32(GRC_EEPROM_ADDR, val |
3016 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3017 (addr & EEPROM_ADDR_ADDR_MASK) |
3018 EEPROM_ADDR_START |
3019 EEPROM_ADDR_WRITE);
3020
3021 for (j = 0; j < 1000; j++) {
3022 val = tr32(GRC_EEPROM_ADDR);
3023
3024 if (val & EEPROM_ADDR_COMPLETE)
3025 break;
3026 msleep(1);
3027 }
3028 if (!(val & EEPROM_ADDR_COMPLETE)) {
3029 rc = -EBUSY;
3030 break;
3031 }
3032 }
3033
3034 return rc;
3035}
3036
3037/* offset and length are dword aligned */
3038static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3039 u8 *buf)
3040{
3041 int ret = 0;
3042 u32 pagesize = tp->nvram_pagesize;
3043 u32 pagemask = pagesize - 1;
3044 u32 nvram_cmd;
3045 u8 *tmp;
3046
3047 tmp = kmalloc(pagesize, GFP_KERNEL);
3048 if (tmp == NULL)
3049 return -ENOMEM;
3050
3051 while (len) {
3052 int j;
3053 u32 phy_addr, page_off, size;
3054
3055 phy_addr = offset & ~pagemask;
3056
3057 for (j = 0; j < pagesize; j += 4) {
3058 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3059 (__be32 *) (tmp + j));
3060 if (ret)
3061 break;
3062 }
3063 if (ret)
3064 break;
3065
3066 page_off = offset & pagemask;
3067 size = pagesize;
3068 if (len < size)
3069 size = len;
3070
3071 len -= size;
3072
3073 memcpy(tmp + page_off, buf, size);
3074
3075 offset = offset + (pagesize - page_off);
3076
3077 tg3_enable_nvram_access(tp);
3078
3079 /*
3080 * Before we can erase the flash page, we need
3081 * to issue a special "write enable" command.
3082 */
3083 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3084
3085 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3086 break;
3087
3088 /* Erase the target page */
3089 tw32(NVRAM_ADDR, phy_addr);
3090
3091 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3092 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3093
3094 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3095 break;
3096
3097 /* Issue another write enable to start the write. */
3098 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3099
3100 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3101 break;
3102
3103 for (j = 0; j < pagesize; j += 4) {
3104 __be32 data;
3105
3106 data = *((__be32 *) (tmp + j));
3107
3108 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3109
3110 tw32(NVRAM_ADDR, phy_addr + j);
3111
3112 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3113 NVRAM_CMD_WR;
3114
3115 if (j == 0)
3116 nvram_cmd |= NVRAM_CMD_FIRST;
3117 else if (j == (pagesize - 4))
3118 nvram_cmd |= NVRAM_CMD_LAST;
3119
3120 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3121 if (ret)
3122 break;
3123 }
3124 if (ret)
3125 break;
3126 }
3127
3128 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3129 tg3_nvram_exec_cmd(tp, nvram_cmd);
3130
3131 kfree(tmp);
3132
3133 return ret;
3134}
3135
3136/* offset and length are dword aligned */
3137static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3138 u8 *buf)
3139{
3140 int i, ret = 0;
3141
3142 for (i = 0; i < len; i += 4, offset += 4) {
3143 u32 page_off, phy_addr, nvram_cmd;
3144 __be32 data;
3145
3146 memcpy(&data, buf + i, 4);
3147 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3148
3149 page_off = offset % tp->nvram_pagesize;
3150
3151 phy_addr = tg3_nvram_phys_addr(tp, offset);
3152
dbe9b92a
MC
3153 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3154
3155 if (page_off == 0 || i == 0)
3156 nvram_cmd |= NVRAM_CMD_FIRST;
3157 if (page_off == (tp->nvram_pagesize - 4))
3158 nvram_cmd |= NVRAM_CMD_LAST;
3159
3160 if (i == (len - 4))
3161 nvram_cmd |= NVRAM_CMD_LAST;
3162
42278224
MC
3163 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3164 !tg3_flag(tp, FLASH) ||
3165 !tg3_flag(tp, 57765_PLUS))
3166 tw32(NVRAM_ADDR, phy_addr);
3167
dbe9b92a
MC
3168 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
3169 !tg3_flag(tp, 5755_PLUS) &&
3170 (tp->nvram_jedecnum == JEDEC_ST) &&
3171 (nvram_cmd & NVRAM_CMD_FIRST)) {
3172 u32 cmd;
3173
3174 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3175 ret = tg3_nvram_exec_cmd(tp, cmd);
3176 if (ret)
3177 break;
3178 }
3179 if (!tg3_flag(tp, FLASH)) {
3180 /* We always do complete word writes to eeprom. */
3181 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3182 }
3183
3184 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3185 if (ret)
3186 break;
3187 }
3188 return ret;
3189}
3190
3191/* offset and length are dword aligned */
3192static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3193{
3194 int ret;
3195
3196 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3197 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3198 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3199 udelay(40);
3200 }
3201
3202 if (!tg3_flag(tp, NVRAM)) {
3203 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3204 } else {
3205 u32 grc_mode;
3206
3207 ret = tg3_nvram_lock(tp);
3208 if (ret)
3209 return ret;
3210
3211 tg3_enable_nvram_access(tp);
3212 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3213 tw32(NVRAM_WRITE1, 0x406);
3214
3215 grc_mode = tr32(GRC_MODE);
3216 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3217
3218 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3219 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3220 buf);
3221 } else {
3222 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3223 buf);
3224 }
3225
3226 grc_mode = tr32(GRC_MODE);
3227 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3228
3229 tg3_disable_nvram_access(tp);
3230 tg3_nvram_unlock(tp);
3231 }
3232
3233 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3234 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3235 udelay(40);
3236 }
3237
3238 return ret;
3239}
3240
997b4f13
MC
3241#define RX_CPU_SCRATCH_BASE 0x30000
3242#define RX_CPU_SCRATCH_SIZE 0x04000
3243#define TX_CPU_SCRATCH_BASE 0x34000
3244#define TX_CPU_SCRATCH_SIZE 0x04000
3245
3246/* tp->lock is held. */
3247static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3248{
3249 int i;
3250
3251 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3252
3253 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3254 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3255
3256 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3257 return 0;
3258 }
3259 if (offset == RX_CPU_BASE) {
3260 for (i = 0; i < 10000; i++) {
3261 tw32(offset + CPU_STATE, 0xffffffff);
3262 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3263 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3264 break;
3265 }
3266
3267 tw32(offset + CPU_STATE, 0xffffffff);
3268 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3269 udelay(10);
3270 } else {
3271 for (i = 0; i < 10000; i++) {
3272 tw32(offset + CPU_STATE, 0xffffffff);
3273 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3274 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3275 break;
3276 }
3277 }
3278
3279 if (i >= 10000) {
3280 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3281 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3282 return -ENODEV;
3283 }
3284
3285 /* Clear firmware's nvram arbitration. */
3286 if (tg3_flag(tp, NVRAM))
3287 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3288 return 0;
3289}
3290
3291struct fw_info {
3292 unsigned int fw_base;
3293 unsigned int fw_len;
3294 const __be32 *fw_data;
3295};
3296
3297/* tp->lock is held. */
3298static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3299 u32 cpu_scratch_base, int cpu_scratch_size,
3300 struct fw_info *info)
3301{
3302 int err, lock_err, i;
3303 void (*write_op)(struct tg3 *, u32, u32);
3304
3305 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3306 netdev_err(tp->dev,
3307 "%s: Trying to load TX cpu firmware which is 5705\n",
3308 __func__);
3309 return -EINVAL;
3310 }
3311
3312 if (tg3_flag(tp, 5705_PLUS))
3313 write_op = tg3_write_mem;
3314 else
3315 write_op = tg3_write_indirect_reg32;
3316
3317 /* It is possible that bootcode is still loading at this point.
3318 * Get the nvram lock first before halting the cpu.
3319 */
3320 lock_err = tg3_nvram_lock(tp);
3321 err = tg3_halt_cpu(tp, cpu_base);
3322 if (!lock_err)
3323 tg3_nvram_unlock(tp);
3324 if (err)
3325 goto out;
3326
3327 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3328 write_op(tp, cpu_scratch_base + i, 0);
3329 tw32(cpu_base + CPU_STATE, 0xffffffff);
3330 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3331 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3332 write_op(tp, (cpu_scratch_base +
3333 (info->fw_base & 0xffff) +
3334 (i * sizeof(u32))),
3335 be32_to_cpu(info->fw_data[i]));
3336
3337 err = 0;
3338
3339out:
3340 return err;
3341}
3342
3343/* tp->lock is held. */
3344static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3345{
3346 struct fw_info info;
3347 const __be32 *fw_data;
3348 int err, i;
3349
3350 fw_data = (void *)tp->fw->data;
3351
3352 /* Firmware blob starts with version numbers, followed by
3353 start address and length. We are setting complete length.
3354 length = end_address_of_bss - start_address_of_text.
3355 Remainder is the blob to be loaded contiguously
3356 from start address. */
3357
3358 info.fw_base = be32_to_cpu(fw_data[1]);
3359 info.fw_len = tp->fw->size - 12;
3360 info.fw_data = &fw_data[3];
3361
3362 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3363 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3364 &info);
3365 if (err)
3366 return err;
3367
3368 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3369 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3370 &info);
3371 if (err)
3372 return err;
3373
3374 /* Now startup only the RX cpu. */
3375 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3376 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3377
3378 for (i = 0; i < 5; i++) {
3379 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3380 break;
3381 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3382 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3383 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3384 udelay(1000);
3385 }
3386 if (i >= 5) {
3387 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3388 "should be %08x\n", __func__,
3389 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3390 return -ENODEV;
3391 }
3392 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3393 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3394
3395 return 0;
3396}
3397
3398/* tp->lock is held. */
3399static int tg3_load_tso_firmware(struct tg3 *tp)
3400{
3401 struct fw_info info;
3402 const __be32 *fw_data;
3403 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3404 int err, i;
3405
3406 if (tg3_flag(tp, HW_TSO_1) ||
3407 tg3_flag(tp, HW_TSO_2) ||
3408 tg3_flag(tp, HW_TSO_3))
3409 return 0;
3410
3411 fw_data = (void *)tp->fw->data;
3412
3413 /* Firmware blob starts with version numbers, followed by
3414 start address and length. We are setting complete length.
3415 length = end_address_of_bss - start_address_of_text.
3416 Remainder is the blob to be loaded contiguously
3417 from start address. */
3418
3419 info.fw_base = be32_to_cpu(fw_data[1]);
3420 cpu_scratch_size = tp->fw_len;
3421 info.fw_len = tp->fw->size - 12;
3422 info.fw_data = &fw_data[3];
3423
3424 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3425 cpu_base = RX_CPU_BASE;
3426 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3427 } else {
3428 cpu_base = TX_CPU_BASE;
3429 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3430 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3431 }
3432
3433 err = tg3_load_firmware_cpu(tp, cpu_base,
3434 cpu_scratch_base, cpu_scratch_size,
3435 &info);
3436 if (err)
3437 return err;
3438
3439 /* Now startup the cpu. */
3440 tw32(cpu_base + CPU_STATE, 0xffffffff);
3441 tw32_f(cpu_base + CPU_PC, info.fw_base);
3442
3443 for (i = 0; i < 5; i++) {
3444 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3445 break;
3446 tw32(cpu_base + CPU_STATE, 0xffffffff);
3447 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3448 tw32_f(cpu_base + CPU_PC, info.fw_base);
3449 udelay(1000);
3450 }
3451 if (i >= 5) {
3452 netdev_err(tp->dev,
3453 "%s fails to set CPU PC, is %08x should be %08x\n",
3454 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3455 return -ENODEV;
3456 }
3457 tw32(cpu_base + CPU_STATE, 0xffffffff);
3458 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3459 return 0;
3460}
3461
3462
3f007891
MC
3463/* tp->lock is held. */
3464static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3465{
3466 u32 addr_high, addr_low;
3467 int i;
3468
3469 addr_high = ((tp->dev->dev_addr[0] << 8) |
3470 tp->dev->dev_addr[1]);
3471 addr_low = ((tp->dev->dev_addr[2] << 24) |
3472 (tp->dev->dev_addr[3] << 16) |
3473 (tp->dev->dev_addr[4] << 8) |
3474 (tp->dev->dev_addr[5] << 0));
3475 for (i = 0; i < 4; i++) {
3476 if (i == 1 && skip_mac_1)
3477 continue;
3478 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3479 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3480 }
3481
3482 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3483 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3484 for (i = 0; i < 12; i++) {
3485 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3486 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3487 }
3488 }
3489
3490 addr_high = (tp->dev->dev_addr[0] +
3491 tp->dev->dev_addr[1] +
3492 tp->dev->dev_addr[2] +
3493 tp->dev->dev_addr[3] +
3494 tp->dev->dev_addr[4] +
3495 tp->dev->dev_addr[5]) &
3496 TX_BACKOFF_SEED_MASK;
3497 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3498}
3499
c866b7ea 3500static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3501{
c866b7ea
RW
3502 /*
3503 * Make sure register accesses (indirect or otherwise) will function
3504 * correctly.
1da177e4
LT
3505 */
3506 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3507 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3508}
1da177e4 3509
c866b7ea
RW
3510static int tg3_power_up(struct tg3 *tp)
3511{
bed9829f 3512 int err;
8c6bda1a 3513
bed9829f 3514 tg3_enable_register_access(tp);
1da177e4 3515
bed9829f
MC
3516 err = pci_set_power_state(tp->pdev, PCI_D0);
3517 if (!err) {
3518 /* Switch out of Vaux if it is a NIC */
3519 tg3_pwrsrc_switch_to_vmain(tp);
3520 } else {
3521 netdev_err(tp->dev, "Transition to D0 failed\n");
3522 }
1da177e4 3523
bed9829f 3524 return err;
c866b7ea 3525}
1da177e4 3526
4b409522
MC
3527static int tg3_setup_phy(struct tg3 *, int);
3528
c866b7ea
RW
3529static int tg3_power_down_prepare(struct tg3 *tp)
3530{
3531 u32 misc_host_ctrl;
3532 bool device_should_wake, do_low_power;
3533
3534 tg3_enable_register_access(tp);
5e7dfd0f
MC
3535
3536 /* Restore the CLKREQ setting. */
63c3a66f 3537 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3538 u16 lnkctl;
3539
3540 pci_read_config_word(tp->pdev,
708ebb3a 3541 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3542 &lnkctl);
3543 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3544 pci_write_config_word(tp->pdev,
708ebb3a 3545 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3546 lnkctl);
3547 }
3548
1da177e4
LT
3549 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3550 tw32(TG3PCI_MISC_HOST_CTRL,
3551 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3552
c866b7ea 3553 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3554 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3555
63c3a66f 3556 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3557 do_low_power = false;
f07e9af3 3558 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3559 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3560 struct phy_device *phydev;
0a459aac 3561 u32 phyid, advertising;
b02fd9e3 3562
3f0e3ad7 3563 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3564
80096068 3565 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 3566
c6700ce2
MC
3567 tp->link_config.speed = phydev->speed;
3568 tp->link_config.duplex = phydev->duplex;
3569 tp->link_config.autoneg = phydev->autoneg;
3570 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
3571
3572 advertising = ADVERTISED_TP |
3573 ADVERTISED_Pause |
3574 ADVERTISED_Autoneg |
3575 ADVERTISED_10baseT_Half;
3576
63c3a66f
JP
3577 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3578 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3579 advertising |=
3580 ADVERTISED_100baseT_Half |
3581 ADVERTISED_100baseT_Full |
3582 ADVERTISED_10baseT_Full;
3583 else
3584 advertising |= ADVERTISED_10baseT_Full;
3585 }
3586
3587 phydev->advertising = advertising;
3588
3589 phy_start_aneg(phydev);
0a459aac
MC
3590
3591 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3592 if (phyid != PHY_ID_BCMAC131) {
3593 phyid &= PHY_BCM_OUI_MASK;
3594 if (phyid == PHY_BCM_OUI_1 ||
3595 phyid == PHY_BCM_OUI_2 ||
3596 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3597 do_low_power = true;
3598 }
b02fd9e3 3599 }
dd477003 3600 } else {
2023276e 3601 do_low_power = true;
0a459aac 3602
c6700ce2 3603 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 3604 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 3605
2855b9fe 3606 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
dd477003 3607 tg3_setup_phy(tp, 0);
1da177e4
LT
3608 }
3609
b5d3772c
MC
3610 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3611 u32 val;
3612
3613 val = tr32(GRC_VCPU_EXT_CTRL);
3614 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3615 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3616 int i;
3617 u32 val;
3618
3619 for (i = 0; i < 200; i++) {
3620 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3621 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3622 break;
3623 msleep(1);
3624 }
3625 }
63c3a66f 3626 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3627 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3628 WOL_DRV_STATE_SHUTDOWN |
3629 WOL_DRV_WOL |
3630 WOL_SET_MAGIC_PKT);
6921d201 3631
05ac4cb7 3632 if (device_should_wake) {
1da177e4
LT
3633 u32 mac_mode;
3634
f07e9af3 3635 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3636 if (do_low_power &&
3637 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3638 tg3_phy_auxctl_write(tp,
3639 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3640 MII_TG3_AUXCTL_PCTL_WOL_EN |
3641 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3642 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3643 udelay(40);
3644 }
1da177e4 3645
f07e9af3 3646 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3647 mac_mode = MAC_MODE_PORT_MODE_GMII;
3648 else
3649 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3650
e8f3f6ca
MC
3651 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3652 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3653 ASIC_REV_5700) {
63c3a66f 3654 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3655 SPEED_100 : SPEED_10;
3656 if (tg3_5700_link_polarity(tp, speed))
3657 mac_mode |= MAC_MODE_LINK_POLARITY;
3658 else
3659 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3660 }
1da177e4
LT
3661 } else {
3662 mac_mode = MAC_MODE_PORT_MODE_TBI;
3663 }
3664
63c3a66f 3665 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3666 tw32(MAC_LED_CTRL, tp->led_ctrl);
3667
05ac4cb7 3668 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3669 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3670 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3671 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3672
63c3a66f 3673 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3674 mac_mode |= MAC_MODE_APE_TX_EN |
3675 MAC_MODE_APE_RX_EN |
3676 MAC_MODE_TDE_ENABLE;
3bda1258 3677
1da177e4
LT
3678 tw32_f(MAC_MODE, mac_mode);
3679 udelay(100);
3680
3681 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3682 udelay(10);
3683 }
3684
63c3a66f 3685 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3686 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3687 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3688 u32 base_val;
3689
3690 base_val = tp->pci_clock_ctrl;
3691 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3692 CLOCK_CTRL_TXCLK_DISABLE);
3693
b401e9e2
MC
3694 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3695 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3696 } else if (tg3_flag(tp, 5780_CLASS) ||
3697 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3698 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3699 /* do nothing */
63c3a66f 3700 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3701 u32 newbits1, newbits2;
3702
3703 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3704 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3705 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3706 CLOCK_CTRL_TXCLK_DISABLE |
3707 CLOCK_CTRL_ALTCLK);
3708 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3709 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3710 newbits1 = CLOCK_CTRL_625_CORE;
3711 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3712 } else {
3713 newbits1 = CLOCK_CTRL_ALTCLK;
3714 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3715 }
3716
b401e9e2
MC
3717 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3718 40);
1da177e4 3719
b401e9e2
MC
3720 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3721 40);
1da177e4 3722
63c3a66f 3723 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3724 u32 newbits3;
3725
3726 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3727 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3728 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3729 CLOCK_CTRL_TXCLK_DISABLE |
3730 CLOCK_CTRL_44MHZ_CORE);
3731 } else {
3732 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3733 }
3734
b401e9e2
MC
3735 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3736 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3737 }
3738 }
3739
63c3a66f 3740 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3741 tg3_power_down_phy(tp, do_low_power);
6921d201 3742
cd0d7228 3743 tg3_frob_aux_power(tp, true);
1da177e4
LT
3744
3745 /* Workaround for unstable PLL clock */
3746 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3747 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3748 u32 val = tr32(0x7d00);
3749
3750 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3751 tw32(0x7d00, val);
63c3a66f 3752 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3753 int err;
3754
3755 err = tg3_nvram_lock(tp);
1da177e4 3756 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3757 if (!err)
3758 tg3_nvram_unlock(tp);
6921d201 3759 }
1da177e4
LT
3760 }
3761
bbadf503
MC
3762 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3763
c866b7ea
RW
3764 return 0;
3765}
12dac075 3766
c866b7ea
RW
3767static void tg3_power_down(struct tg3 *tp)
3768{
3769 tg3_power_down_prepare(tp);
1da177e4 3770
63c3a66f 3771 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3772 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3773}
3774
1da177e4
LT
3775static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3776{
3777 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3778 case MII_TG3_AUX_STAT_10HALF:
3779 *speed = SPEED_10;
3780 *duplex = DUPLEX_HALF;
3781 break;
3782
3783 case MII_TG3_AUX_STAT_10FULL:
3784 *speed = SPEED_10;
3785 *duplex = DUPLEX_FULL;
3786 break;
3787
3788 case MII_TG3_AUX_STAT_100HALF:
3789 *speed = SPEED_100;
3790 *duplex = DUPLEX_HALF;
3791 break;
3792
3793 case MII_TG3_AUX_STAT_100FULL:
3794 *speed = SPEED_100;
3795 *duplex = DUPLEX_FULL;
3796 break;
3797
3798 case MII_TG3_AUX_STAT_1000HALF:
3799 *speed = SPEED_1000;
3800 *duplex = DUPLEX_HALF;
3801 break;
3802
3803 case MII_TG3_AUX_STAT_1000FULL:
3804 *speed = SPEED_1000;
3805 *duplex = DUPLEX_FULL;
3806 break;
3807
3808 default:
f07e9af3 3809 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3810 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3811 SPEED_10;
3812 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3813 DUPLEX_HALF;
3814 break;
3815 }
e740522e
MC
3816 *speed = SPEED_UNKNOWN;
3817 *duplex = DUPLEX_UNKNOWN;
1da177e4 3818 break;
855e1111 3819 }
1da177e4
LT
3820}
3821
42b64a45 3822static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3823{
42b64a45
MC
3824 int err = 0;
3825 u32 val, new_adv;
1da177e4 3826
42b64a45 3827 new_adv = ADVERTISE_CSMA;
202ff1c2 3828 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 3829 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 3830
42b64a45
MC
3831 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3832 if (err)
3833 goto done;
ba4d07a8 3834
4f272096
MC
3835 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3836 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3837
4f272096
MC
3838 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3839 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
3840 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3841
4f272096
MC
3842 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
3843 if (err)
3844 goto done;
3845 }
1da177e4 3846
42b64a45
MC
3847 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3848 goto done;
52b02d04 3849
42b64a45
MC
3850 tw32(TG3_CPMU_EEE_MODE,
3851 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3852
42b64a45
MC
3853 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3854 if (!err) {
3855 u32 err2;
52b02d04 3856
b715ce94
MC
3857 val = 0;
3858 /* Advertise 100-BaseTX EEE ability */
3859 if (advertise & ADVERTISED_100baseT_Full)
3860 val |= MDIO_AN_EEE_ADV_100TX;
3861 /* Advertise 1000-BaseT EEE ability */
3862 if (advertise & ADVERTISED_1000baseT_Full)
3863 val |= MDIO_AN_EEE_ADV_1000T;
3864 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3865 if (err)
3866 val = 0;
3867
21a00ab2
MC
3868 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3869 case ASIC_REV_5717:
3870 case ASIC_REV_57765:
55086ad9 3871 case ASIC_REV_57766:
21a00ab2 3872 case ASIC_REV_5719:
b715ce94
MC
3873 /* If we advertised any eee advertisements above... */
3874 if (val)
3875 val = MII_TG3_DSP_TAP26_ALNOKO |
3876 MII_TG3_DSP_TAP26_RMRXSTO |
3877 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3878 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3879 /* Fall through */
3880 case ASIC_REV_5720:
3881 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3882 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3883 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3884 }
52b02d04 3885
42b64a45
MC
3886 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3887 if (!err)
3888 err = err2;
3889 }
3890
3891done:
3892 return err;
3893}
3894
3895static void tg3_phy_copper_begin(struct tg3 *tp)
3896{
d13ba512
MC
3897 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
3898 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3899 u32 adv, fc;
3900
3901 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3902 adv = ADVERTISED_10baseT_Half |
3903 ADVERTISED_10baseT_Full;
3904 if (tg3_flag(tp, WOL_SPEED_100MB))
3905 adv |= ADVERTISED_100baseT_Half |
3906 ADVERTISED_100baseT_Full;
3907
3908 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 3909 } else {
d13ba512
MC
3910 adv = tp->link_config.advertising;
3911 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3912 adv &= ~(ADVERTISED_1000baseT_Half |
3913 ADVERTISED_1000baseT_Full);
3914
3915 fc = tp->link_config.flowctrl;
52b02d04 3916 }
52b02d04 3917
d13ba512 3918 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 3919
d13ba512
MC
3920 tg3_writephy(tp, MII_BMCR,
3921 BMCR_ANENABLE | BMCR_ANRESTART);
3922 } else {
3923 int i;
1da177e4
LT
3924 u32 bmcr, orig_bmcr;
3925
3926 tp->link_config.active_speed = tp->link_config.speed;
3927 tp->link_config.active_duplex = tp->link_config.duplex;
3928
3929 bmcr = 0;
3930 switch (tp->link_config.speed) {
3931 default:
3932 case SPEED_10:
3933 break;
3934
3935 case SPEED_100:
3936 bmcr |= BMCR_SPEED100;
3937 break;
3938
3939 case SPEED_1000:
221c5637 3940 bmcr |= BMCR_SPEED1000;
1da177e4 3941 break;
855e1111 3942 }
1da177e4
LT
3943
3944 if (tp->link_config.duplex == DUPLEX_FULL)
3945 bmcr |= BMCR_FULLDPLX;
3946
3947 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3948 (bmcr != orig_bmcr)) {
3949 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3950 for (i = 0; i < 1500; i++) {
3951 u32 tmp;
3952
3953 udelay(10);
3954 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3955 tg3_readphy(tp, MII_BMSR, &tmp))
3956 continue;
3957 if (!(tmp & BMSR_LSTATUS)) {
3958 udelay(40);
3959 break;
3960 }
3961 }
3962 tg3_writephy(tp, MII_BMCR, bmcr);
3963 udelay(40);
3964 }
1da177e4
LT
3965 }
3966}
3967
3968static int tg3_init_5401phy_dsp(struct tg3 *tp)
3969{
3970 int err;
3971
3972 /* Turn off tap power management. */
3973 /* Set Extended packet length bit */
b4bd2929 3974 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3975
6ee7c0a0
MC
3976 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3977 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3978 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3979 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3980 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3981
3982 udelay(40);
3983
3984 return err;
3985}
3986
e2bf73e7 3987static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 3988{
e2bf73e7 3989 u32 advmsk, tgtadv, advertising;
3600d918 3990
e2bf73e7
MC
3991 advertising = tp->link_config.advertising;
3992 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 3993
e2bf73e7
MC
3994 advmsk = ADVERTISE_ALL;
3995 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 3996 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
3997 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3998 }
1da177e4 3999
e2bf73e7
MC
4000 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4001 return false;
4002
4003 if ((*lcladv & advmsk) != tgtadv)
4004 return false;
b99d2a57 4005
f07e9af3 4006 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4007 u32 tg3_ctrl;
4008
e2bf73e7 4009 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4010
221c5637 4011 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4012 return false;
1da177e4 4013
3198e07f
MC
4014 if (tgtadv &&
4015 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4016 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
4017 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4018 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4019 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4020 } else {
4021 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4022 }
4023
e2bf73e7
MC
4024 if (tg3_ctrl != tgtadv)
4025 return false;
ef167e27
MC
4026 }
4027
e2bf73e7 4028 return true;
ef167e27
MC
4029}
4030
859edb26
MC
4031static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4032{
4033 u32 lpeth = 0;
4034
4035 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4036 u32 val;
4037
4038 if (tg3_readphy(tp, MII_STAT1000, &val))
4039 return false;
4040
4041 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4042 }
4043
4044 if (tg3_readphy(tp, MII_LPA, rmtadv))
4045 return false;
4046
4047 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4048 tp->link_config.rmt_adv = lpeth;
4049
4050 return true;
4051}
4052
1da177e4
LT
4053static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
4054{
4055 int current_link_up;
f833c4c1 4056 u32 bmsr, val;
ef167e27 4057 u32 lcl_adv, rmt_adv;
1da177e4
LT
4058 u16 current_speed;
4059 u8 current_duplex;
4060 int i, err;
4061
4062 tw32(MAC_EVENT, 0);
4063
4064 tw32_f(MAC_STATUS,
4065 (MAC_STATUS_SYNC_CHANGED |
4066 MAC_STATUS_CFG_CHANGED |
4067 MAC_STATUS_MI_COMPLETION |
4068 MAC_STATUS_LNKSTATE_CHANGED));
4069 udelay(40);
4070
8ef21428
MC
4071 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4072 tw32_f(MAC_MI_MODE,
4073 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4074 udelay(80);
4075 }
1da177e4 4076
b4bd2929 4077 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4078
4079 /* Some third-party PHYs need to be reset on link going
4080 * down.
4081 */
4082 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
4083 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
4084 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
4085 netif_carrier_ok(tp->dev)) {
4086 tg3_readphy(tp, MII_BMSR, &bmsr);
4087 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4088 !(bmsr & BMSR_LSTATUS))
4089 force_reset = 1;
4090 }
4091 if (force_reset)
4092 tg3_phy_reset(tp);
4093
79eb6904 4094 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4095 tg3_readphy(tp, MII_BMSR, &bmsr);
4096 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4097 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4098 bmsr = 0;
4099
4100 if (!(bmsr & BMSR_LSTATUS)) {
4101 err = tg3_init_5401phy_dsp(tp);
4102 if (err)
4103 return err;
4104
4105 tg3_readphy(tp, MII_BMSR, &bmsr);
4106 for (i = 0; i < 1000; i++) {
4107 udelay(10);
4108 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4109 (bmsr & BMSR_LSTATUS)) {
4110 udelay(40);
4111 break;
4112 }
4113 }
4114
79eb6904
MC
4115 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4116 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4117 !(bmsr & BMSR_LSTATUS) &&
4118 tp->link_config.active_speed == SPEED_1000) {
4119 err = tg3_phy_reset(tp);
4120 if (!err)
4121 err = tg3_init_5401phy_dsp(tp);
4122 if (err)
4123 return err;
4124 }
4125 }
4126 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4127 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
4128 /* 5701 {A0,B0} CRC bug workaround */
4129 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4130 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4131 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4132 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4133 }
4134
4135 /* Clear pending interrupts... */
f833c4c1
MC
4136 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4137 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4138
f07e9af3 4139 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4140 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4141 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4142 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4143
4144 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
4145 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
4146 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4147 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4148 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4149 else
4150 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4151 }
4152
4153 current_link_up = 0;
e740522e
MC
4154 current_speed = SPEED_UNKNOWN;
4155 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4156 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4157 tp->link_config.rmt_adv = 0;
1da177e4 4158
f07e9af3 4159 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4160 err = tg3_phy_auxctl_read(tp,
4161 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4162 &val);
4163 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4164 tg3_phy_auxctl_write(tp,
4165 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4166 val | (1 << 10));
1da177e4
LT
4167 goto relink;
4168 }
4169 }
4170
4171 bmsr = 0;
4172 for (i = 0; i < 100; i++) {
4173 tg3_readphy(tp, MII_BMSR, &bmsr);
4174 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4175 (bmsr & BMSR_LSTATUS))
4176 break;
4177 udelay(40);
4178 }
4179
4180 if (bmsr & BMSR_LSTATUS) {
4181 u32 aux_stat, bmcr;
4182
4183 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4184 for (i = 0; i < 2000; i++) {
4185 udelay(10);
4186 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4187 aux_stat)
4188 break;
4189 }
4190
4191 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4192 &current_speed,
4193 &current_duplex);
4194
4195 bmcr = 0;
4196 for (i = 0; i < 200; i++) {
4197 tg3_readphy(tp, MII_BMCR, &bmcr);
4198 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4199 continue;
4200 if (bmcr && bmcr != 0x7fff)
4201 break;
4202 udelay(10);
4203 }
4204
ef167e27
MC
4205 lcl_adv = 0;
4206 rmt_adv = 0;
1da177e4 4207
ef167e27
MC
4208 tp->link_config.active_speed = current_speed;
4209 tp->link_config.active_duplex = current_duplex;
4210
4211 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4212 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 4213 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4214 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 4215 current_link_up = 1;
1da177e4
LT
4216 } else {
4217 if (!(bmcr & BMCR_ANENABLE) &&
4218 tp->link_config.speed == current_speed &&
ef167e27
MC
4219 tp->link_config.duplex == current_duplex &&
4220 tp->link_config.flowctrl ==
4221 tp->link_config.active_flowctrl) {
1da177e4 4222 current_link_up = 1;
1da177e4
LT
4223 }
4224 }
4225
ef167e27 4226 if (current_link_up == 1 &&
e348c5e7
MC
4227 tp->link_config.active_duplex == DUPLEX_FULL) {
4228 u32 reg, bit;
4229
4230 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4231 reg = MII_TG3_FET_GEN_STAT;
4232 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4233 } else {
4234 reg = MII_TG3_EXT_STAT;
4235 bit = MII_TG3_EXT_STAT_MDIX;
4236 }
4237
4238 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4239 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4240
ef167e27 4241 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4242 }
1da177e4
LT
4243 }
4244
1da177e4 4245relink:
80096068 4246 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4247 tg3_phy_copper_begin(tp);
4248
f833c4c1 4249 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4250 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4251 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4252 current_link_up = 1;
4253 }
4254
4255 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4256 if (current_link_up == 1) {
4257 if (tp->link_config.active_speed == SPEED_100 ||
4258 tp->link_config.active_speed == SPEED_10)
4259 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4260 else
4261 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4262 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4263 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4264 else
1da177e4
LT
4265 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4266
4267 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4268 if (tp->link_config.active_duplex == DUPLEX_HALF)
4269 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4270
1da177e4 4271 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4272 if (current_link_up == 1 &&
4273 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4274 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4275 else
4276 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4277 }
4278
4279 /* ??? Without this setting Netgear GA302T PHY does not
4280 * ??? send/receive packets...
4281 */
79eb6904 4282 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4283 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4284 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4285 tw32_f(MAC_MI_MODE, tp->mi_mode);
4286 udelay(80);
4287 }
4288
4289 tw32_f(MAC_MODE, tp->mac_mode);
4290 udelay(40);
4291
52b02d04
MC
4292 tg3_phy_eee_adjust(tp, current_link_up);
4293
63c3a66f 4294 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4295 /* Polled via timer. */
4296 tw32_f(MAC_EVENT, 0);
4297 } else {
4298 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4299 }
4300 udelay(40);
4301
4302 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4303 current_link_up == 1 &&
4304 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4305 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4306 udelay(120);
4307 tw32_f(MAC_STATUS,
4308 (MAC_STATUS_SYNC_CHANGED |
4309 MAC_STATUS_CFG_CHANGED));
4310 udelay(40);
4311 tg3_write_mem(tp,
4312 NIC_SRAM_FIRMWARE_MBOX,
4313 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4314 }
4315
5e7dfd0f 4316 /* Prevent send BD corruption. */
63c3a66f 4317 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4318 u16 oldlnkctl, newlnkctl;
4319
4320 pci_read_config_word(tp->pdev,
708ebb3a 4321 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4322 &oldlnkctl);
4323 if (tp->link_config.active_speed == SPEED_100 ||
4324 tp->link_config.active_speed == SPEED_10)
4325 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4326 else
4327 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4328 if (newlnkctl != oldlnkctl)
4329 pci_write_config_word(tp->pdev,
93a700a9
MC
4330 pci_pcie_cap(tp->pdev) +
4331 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4332 }
4333
1da177e4
LT
4334 if (current_link_up != netif_carrier_ok(tp->dev)) {
4335 if (current_link_up)
4336 netif_carrier_on(tp->dev);
4337 else
4338 netif_carrier_off(tp->dev);
4339 tg3_link_report(tp);
4340 }
4341
4342 return 0;
4343}
4344
4345struct tg3_fiber_aneginfo {
4346 int state;
4347#define ANEG_STATE_UNKNOWN 0
4348#define ANEG_STATE_AN_ENABLE 1
4349#define ANEG_STATE_RESTART_INIT 2
4350#define ANEG_STATE_RESTART 3
4351#define ANEG_STATE_DISABLE_LINK_OK 4
4352#define ANEG_STATE_ABILITY_DETECT_INIT 5
4353#define ANEG_STATE_ABILITY_DETECT 6
4354#define ANEG_STATE_ACK_DETECT_INIT 7
4355#define ANEG_STATE_ACK_DETECT 8
4356#define ANEG_STATE_COMPLETE_ACK_INIT 9
4357#define ANEG_STATE_COMPLETE_ACK 10
4358#define ANEG_STATE_IDLE_DETECT_INIT 11
4359#define ANEG_STATE_IDLE_DETECT 12
4360#define ANEG_STATE_LINK_OK 13
4361#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4362#define ANEG_STATE_NEXT_PAGE_WAIT 15
4363
4364 u32 flags;
4365#define MR_AN_ENABLE 0x00000001
4366#define MR_RESTART_AN 0x00000002
4367#define MR_AN_COMPLETE 0x00000004
4368#define MR_PAGE_RX 0x00000008
4369#define MR_NP_LOADED 0x00000010
4370#define MR_TOGGLE_TX 0x00000020
4371#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4372#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4373#define MR_LP_ADV_SYM_PAUSE 0x00000100
4374#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4375#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4376#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4377#define MR_LP_ADV_NEXT_PAGE 0x00001000
4378#define MR_TOGGLE_RX 0x00002000
4379#define MR_NP_RX 0x00004000
4380
4381#define MR_LINK_OK 0x80000000
4382
4383 unsigned long link_time, cur_time;
4384
4385 u32 ability_match_cfg;
4386 int ability_match_count;
4387
4388 char ability_match, idle_match, ack_match;
4389
4390 u32 txconfig, rxconfig;
4391#define ANEG_CFG_NP 0x00000080
4392#define ANEG_CFG_ACK 0x00000040
4393#define ANEG_CFG_RF2 0x00000020
4394#define ANEG_CFG_RF1 0x00000010
4395#define ANEG_CFG_PS2 0x00000001
4396#define ANEG_CFG_PS1 0x00008000
4397#define ANEG_CFG_HD 0x00004000
4398#define ANEG_CFG_FD 0x00002000
4399#define ANEG_CFG_INVAL 0x00001f06
4400
4401};
4402#define ANEG_OK 0
4403#define ANEG_DONE 1
4404#define ANEG_TIMER_ENAB 2
4405#define ANEG_FAILED -1
4406
4407#define ANEG_STATE_SETTLE_TIME 10000
4408
4409static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4410 struct tg3_fiber_aneginfo *ap)
4411{
5be73b47 4412 u16 flowctrl;
1da177e4
LT
4413 unsigned long delta;
4414 u32 rx_cfg_reg;
4415 int ret;
4416
4417 if (ap->state == ANEG_STATE_UNKNOWN) {
4418 ap->rxconfig = 0;
4419 ap->link_time = 0;
4420 ap->cur_time = 0;
4421 ap->ability_match_cfg = 0;
4422 ap->ability_match_count = 0;
4423 ap->ability_match = 0;
4424 ap->idle_match = 0;
4425 ap->ack_match = 0;
4426 }
4427 ap->cur_time++;
4428
4429 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4430 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4431
4432 if (rx_cfg_reg != ap->ability_match_cfg) {
4433 ap->ability_match_cfg = rx_cfg_reg;
4434 ap->ability_match = 0;
4435 ap->ability_match_count = 0;
4436 } else {
4437 if (++ap->ability_match_count > 1) {
4438 ap->ability_match = 1;
4439 ap->ability_match_cfg = rx_cfg_reg;
4440 }
4441 }
4442 if (rx_cfg_reg & ANEG_CFG_ACK)
4443 ap->ack_match = 1;
4444 else
4445 ap->ack_match = 0;
4446
4447 ap->idle_match = 0;
4448 } else {
4449 ap->idle_match = 1;
4450 ap->ability_match_cfg = 0;
4451 ap->ability_match_count = 0;
4452 ap->ability_match = 0;
4453 ap->ack_match = 0;
4454
4455 rx_cfg_reg = 0;
4456 }
4457
4458 ap->rxconfig = rx_cfg_reg;
4459 ret = ANEG_OK;
4460
33f401ae 4461 switch (ap->state) {
1da177e4
LT
4462 case ANEG_STATE_UNKNOWN:
4463 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4464 ap->state = ANEG_STATE_AN_ENABLE;
4465
4466 /* fallthru */
4467 case ANEG_STATE_AN_ENABLE:
4468 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4469 if (ap->flags & MR_AN_ENABLE) {
4470 ap->link_time = 0;
4471 ap->cur_time = 0;
4472 ap->ability_match_cfg = 0;
4473 ap->ability_match_count = 0;
4474 ap->ability_match = 0;
4475 ap->idle_match = 0;
4476 ap->ack_match = 0;
4477
4478 ap->state = ANEG_STATE_RESTART_INIT;
4479 } else {
4480 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4481 }
4482 break;
4483
4484 case ANEG_STATE_RESTART_INIT:
4485 ap->link_time = ap->cur_time;
4486 ap->flags &= ~(MR_NP_LOADED);
4487 ap->txconfig = 0;
4488 tw32(MAC_TX_AUTO_NEG, 0);
4489 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4490 tw32_f(MAC_MODE, tp->mac_mode);
4491 udelay(40);
4492
4493 ret = ANEG_TIMER_ENAB;
4494 ap->state = ANEG_STATE_RESTART;
4495
4496 /* fallthru */
4497 case ANEG_STATE_RESTART:
4498 delta = ap->cur_time - ap->link_time;
859a5887 4499 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4500 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4501 else
1da177e4 4502 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4503 break;
4504
4505 case ANEG_STATE_DISABLE_LINK_OK:
4506 ret = ANEG_DONE;
4507 break;
4508
4509 case ANEG_STATE_ABILITY_DETECT_INIT:
4510 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4511 ap->txconfig = ANEG_CFG_FD;
4512 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4513 if (flowctrl & ADVERTISE_1000XPAUSE)
4514 ap->txconfig |= ANEG_CFG_PS1;
4515 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4516 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4517 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4518 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4519 tw32_f(MAC_MODE, tp->mac_mode);
4520 udelay(40);
4521
4522 ap->state = ANEG_STATE_ABILITY_DETECT;
4523 break;
4524
4525 case ANEG_STATE_ABILITY_DETECT:
859a5887 4526 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4527 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4528 break;
4529
4530 case ANEG_STATE_ACK_DETECT_INIT:
4531 ap->txconfig |= ANEG_CFG_ACK;
4532 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4533 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4534 tw32_f(MAC_MODE, tp->mac_mode);
4535 udelay(40);
4536
4537 ap->state = ANEG_STATE_ACK_DETECT;
4538
4539 /* fallthru */
4540 case ANEG_STATE_ACK_DETECT:
4541 if (ap->ack_match != 0) {
4542 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4543 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4544 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4545 } else {
4546 ap->state = ANEG_STATE_AN_ENABLE;
4547 }
4548 } else if (ap->ability_match != 0 &&
4549 ap->rxconfig == 0) {
4550 ap->state = ANEG_STATE_AN_ENABLE;
4551 }
4552 break;
4553
4554 case ANEG_STATE_COMPLETE_ACK_INIT:
4555 if (ap->rxconfig & ANEG_CFG_INVAL) {
4556 ret = ANEG_FAILED;
4557 break;
4558 }
4559 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4560 MR_LP_ADV_HALF_DUPLEX |
4561 MR_LP_ADV_SYM_PAUSE |
4562 MR_LP_ADV_ASYM_PAUSE |
4563 MR_LP_ADV_REMOTE_FAULT1 |
4564 MR_LP_ADV_REMOTE_FAULT2 |
4565 MR_LP_ADV_NEXT_PAGE |
4566 MR_TOGGLE_RX |
4567 MR_NP_RX);
4568 if (ap->rxconfig & ANEG_CFG_FD)
4569 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4570 if (ap->rxconfig & ANEG_CFG_HD)
4571 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4572 if (ap->rxconfig & ANEG_CFG_PS1)
4573 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4574 if (ap->rxconfig & ANEG_CFG_PS2)
4575 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4576 if (ap->rxconfig & ANEG_CFG_RF1)
4577 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4578 if (ap->rxconfig & ANEG_CFG_RF2)
4579 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4580 if (ap->rxconfig & ANEG_CFG_NP)
4581 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4582
4583 ap->link_time = ap->cur_time;
4584
4585 ap->flags ^= (MR_TOGGLE_TX);
4586 if (ap->rxconfig & 0x0008)
4587 ap->flags |= MR_TOGGLE_RX;
4588 if (ap->rxconfig & ANEG_CFG_NP)
4589 ap->flags |= MR_NP_RX;
4590 ap->flags |= MR_PAGE_RX;
4591
4592 ap->state = ANEG_STATE_COMPLETE_ACK;
4593 ret = ANEG_TIMER_ENAB;
4594 break;
4595
4596 case ANEG_STATE_COMPLETE_ACK:
4597 if (ap->ability_match != 0 &&
4598 ap->rxconfig == 0) {
4599 ap->state = ANEG_STATE_AN_ENABLE;
4600 break;
4601 }
4602 delta = ap->cur_time - ap->link_time;
4603 if (delta > ANEG_STATE_SETTLE_TIME) {
4604 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4605 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4606 } else {
4607 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4608 !(ap->flags & MR_NP_RX)) {
4609 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4610 } else {
4611 ret = ANEG_FAILED;
4612 }
4613 }
4614 }
4615 break;
4616
4617 case ANEG_STATE_IDLE_DETECT_INIT:
4618 ap->link_time = ap->cur_time;
4619 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4620 tw32_f(MAC_MODE, tp->mac_mode);
4621 udelay(40);
4622
4623 ap->state = ANEG_STATE_IDLE_DETECT;
4624 ret = ANEG_TIMER_ENAB;
4625 break;
4626
4627 case ANEG_STATE_IDLE_DETECT:
4628 if (ap->ability_match != 0 &&
4629 ap->rxconfig == 0) {
4630 ap->state = ANEG_STATE_AN_ENABLE;
4631 break;
4632 }
4633 delta = ap->cur_time - ap->link_time;
4634 if (delta > ANEG_STATE_SETTLE_TIME) {
4635 /* XXX another gem from the Broadcom driver :( */
4636 ap->state = ANEG_STATE_LINK_OK;
4637 }
4638 break;
4639
4640 case ANEG_STATE_LINK_OK:
4641 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4642 ret = ANEG_DONE;
4643 break;
4644
4645 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4646 /* ??? unimplemented */
4647 break;
4648
4649 case ANEG_STATE_NEXT_PAGE_WAIT:
4650 /* ??? unimplemented */
4651 break;
4652
4653 default:
4654 ret = ANEG_FAILED;
4655 break;
855e1111 4656 }
1da177e4
LT
4657
4658 return ret;
4659}
4660
5be73b47 4661static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4662{
4663 int res = 0;
4664 struct tg3_fiber_aneginfo aninfo;
4665 int status = ANEG_FAILED;
4666 unsigned int tick;
4667 u32 tmp;
4668
4669 tw32_f(MAC_TX_AUTO_NEG, 0);
4670
4671 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4672 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4673 udelay(40);
4674
4675 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4676 udelay(40);
4677
4678 memset(&aninfo, 0, sizeof(aninfo));
4679 aninfo.flags |= MR_AN_ENABLE;
4680 aninfo.state = ANEG_STATE_UNKNOWN;
4681 aninfo.cur_time = 0;
4682 tick = 0;
4683 while (++tick < 195000) {
4684 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4685 if (status == ANEG_DONE || status == ANEG_FAILED)
4686 break;
4687
4688 udelay(1);
4689 }
4690
4691 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4692 tw32_f(MAC_MODE, tp->mac_mode);
4693 udelay(40);
4694
5be73b47
MC
4695 *txflags = aninfo.txconfig;
4696 *rxflags = aninfo.flags;
1da177e4
LT
4697
4698 if (status == ANEG_DONE &&
4699 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4700 MR_LP_ADV_FULL_DUPLEX)))
4701 res = 1;
4702
4703 return res;
4704}
4705
4706static void tg3_init_bcm8002(struct tg3 *tp)
4707{
4708 u32 mac_status = tr32(MAC_STATUS);
4709 int i;
4710
4711 /* Reset when initting first time or we have a link. */
63c3a66f 4712 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4713 !(mac_status & MAC_STATUS_PCS_SYNCED))
4714 return;
4715
4716 /* Set PLL lock range. */
4717 tg3_writephy(tp, 0x16, 0x8007);
4718
4719 /* SW reset */
4720 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4721
4722 /* Wait for reset to complete. */
4723 /* XXX schedule_timeout() ... */
4724 for (i = 0; i < 500; i++)
4725 udelay(10);
4726
4727 /* Config mode; select PMA/Ch 1 regs. */
4728 tg3_writephy(tp, 0x10, 0x8411);
4729
4730 /* Enable auto-lock and comdet, select txclk for tx. */
4731 tg3_writephy(tp, 0x11, 0x0a10);
4732
4733 tg3_writephy(tp, 0x18, 0x00a0);
4734 tg3_writephy(tp, 0x16, 0x41ff);
4735
4736 /* Assert and deassert POR. */
4737 tg3_writephy(tp, 0x13, 0x0400);
4738 udelay(40);
4739 tg3_writephy(tp, 0x13, 0x0000);
4740
4741 tg3_writephy(tp, 0x11, 0x0a50);
4742 udelay(40);
4743 tg3_writephy(tp, 0x11, 0x0a10);
4744
4745 /* Wait for signal to stabilize */
4746 /* XXX schedule_timeout() ... */
4747 for (i = 0; i < 15000; i++)
4748 udelay(10);
4749
4750 /* Deselect the channel register so we can read the PHYID
4751 * later.
4752 */
4753 tg3_writephy(tp, 0x10, 0x8011);
4754}
4755
4756static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4757{
82cd3d11 4758 u16 flowctrl;
1da177e4
LT
4759 u32 sg_dig_ctrl, sg_dig_status;
4760 u32 serdes_cfg, expected_sg_dig_ctrl;
4761 int workaround, port_a;
4762 int current_link_up;
4763
4764 serdes_cfg = 0;
4765 expected_sg_dig_ctrl = 0;
4766 workaround = 0;
4767 port_a = 1;
4768 current_link_up = 0;
4769
4770 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4771 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4772 workaround = 1;
4773 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4774 port_a = 0;
4775
4776 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4777 /* preserve bits 20-23 for voltage regulator */
4778 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4779 }
4780
4781 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4782
4783 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4784 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4785 if (workaround) {
4786 u32 val = serdes_cfg;
4787
4788 if (port_a)
4789 val |= 0xc010000;
4790 else
4791 val |= 0x4010000;
4792 tw32_f(MAC_SERDES_CFG, val);
4793 }
c98f6e3b
MC
4794
4795 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4796 }
4797 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4798 tg3_setup_flow_control(tp, 0, 0);
4799 current_link_up = 1;
4800 }
4801 goto out;
4802 }
4803
4804 /* Want auto-negotiation. */
c98f6e3b 4805 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4806
82cd3d11
MC
4807 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4808 if (flowctrl & ADVERTISE_1000XPAUSE)
4809 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4810 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4811 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4812
4813 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4814 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4815 tp->serdes_counter &&
4816 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4817 MAC_STATUS_RCVD_CFG)) ==
4818 MAC_STATUS_PCS_SYNCED)) {
4819 tp->serdes_counter--;
4820 current_link_up = 1;
4821 goto out;
4822 }
4823restart_autoneg:
1da177e4
LT
4824 if (workaround)
4825 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4826 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4827 udelay(5);
4828 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4829
3d3ebe74 4830 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4831 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4832 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4833 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4834 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4835 mac_status = tr32(MAC_STATUS);
4836
c98f6e3b 4837 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4838 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4839 u32 local_adv = 0, remote_adv = 0;
4840
4841 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4842 local_adv |= ADVERTISE_1000XPAUSE;
4843 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4844 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4845
c98f6e3b 4846 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4847 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4848 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4849 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4850
859edb26
MC
4851 tp->link_config.rmt_adv =
4852 mii_adv_to_ethtool_adv_x(remote_adv);
4853
1da177e4
LT
4854 tg3_setup_flow_control(tp, local_adv, remote_adv);
4855 current_link_up = 1;
3d3ebe74 4856 tp->serdes_counter = 0;
f07e9af3 4857 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4858 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4859 if (tp->serdes_counter)
4860 tp->serdes_counter--;
1da177e4
LT
4861 else {
4862 if (workaround) {
4863 u32 val = serdes_cfg;
4864
4865 if (port_a)
4866 val |= 0xc010000;
4867 else
4868 val |= 0x4010000;
4869
4870 tw32_f(MAC_SERDES_CFG, val);
4871 }
4872
c98f6e3b 4873 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4874 udelay(40);
4875
4876 /* Link parallel detection - link is up */
4877 /* only if we have PCS_SYNC and not */
4878 /* receiving config code words */
4879 mac_status = tr32(MAC_STATUS);
4880 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4881 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4882 tg3_setup_flow_control(tp, 0, 0);
4883 current_link_up = 1;
f07e9af3
MC
4884 tp->phy_flags |=
4885 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4886 tp->serdes_counter =
4887 SERDES_PARALLEL_DET_TIMEOUT;
4888 } else
4889 goto restart_autoneg;
1da177e4
LT
4890 }
4891 }
3d3ebe74
MC
4892 } else {
4893 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4894 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4895 }
4896
4897out:
4898 return current_link_up;
4899}
4900
4901static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4902{
4903 int current_link_up = 0;
4904
5cf64b8a 4905 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4906 goto out;
1da177e4
LT
4907
4908 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4909 u32 txflags, rxflags;
1da177e4 4910 int i;
6aa20a22 4911
5be73b47
MC
4912 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4913 u32 local_adv = 0, remote_adv = 0;
1da177e4 4914
5be73b47
MC
4915 if (txflags & ANEG_CFG_PS1)
4916 local_adv |= ADVERTISE_1000XPAUSE;
4917 if (txflags & ANEG_CFG_PS2)
4918 local_adv |= ADVERTISE_1000XPSE_ASYM;
4919
4920 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4921 remote_adv |= LPA_1000XPAUSE;
4922 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4923 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4924
859edb26
MC
4925 tp->link_config.rmt_adv =
4926 mii_adv_to_ethtool_adv_x(remote_adv);
4927
1da177e4
LT
4928 tg3_setup_flow_control(tp, local_adv, remote_adv);
4929
1da177e4
LT
4930 current_link_up = 1;
4931 }
4932 for (i = 0; i < 30; i++) {
4933 udelay(20);
4934 tw32_f(MAC_STATUS,
4935 (MAC_STATUS_SYNC_CHANGED |
4936 MAC_STATUS_CFG_CHANGED));
4937 udelay(40);
4938 if ((tr32(MAC_STATUS) &
4939 (MAC_STATUS_SYNC_CHANGED |
4940 MAC_STATUS_CFG_CHANGED)) == 0)
4941 break;
4942 }
4943
4944 mac_status = tr32(MAC_STATUS);
4945 if (current_link_up == 0 &&
4946 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4947 !(mac_status & MAC_STATUS_RCVD_CFG))
4948 current_link_up = 1;
4949 } else {
5be73b47
MC
4950 tg3_setup_flow_control(tp, 0, 0);
4951
1da177e4
LT
4952 /* Forcing 1000FD link up. */
4953 current_link_up = 1;
1da177e4
LT
4954
4955 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4956 udelay(40);
e8f3f6ca
MC
4957
4958 tw32_f(MAC_MODE, tp->mac_mode);
4959 udelay(40);
1da177e4
LT
4960 }
4961
4962out:
4963 return current_link_up;
4964}
4965
4966static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4967{
4968 u32 orig_pause_cfg;
4969 u16 orig_active_speed;
4970 u8 orig_active_duplex;
4971 u32 mac_status;
4972 int current_link_up;
4973 int i;
4974
8d018621 4975 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4976 orig_active_speed = tp->link_config.active_speed;
4977 orig_active_duplex = tp->link_config.active_duplex;
4978
63c3a66f 4979 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4980 netif_carrier_ok(tp->dev) &&
63c3a66f 4981 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4982 mac_status = tr32(MAC_STATUS);
4983 mac_status &= (MAC_STATUS_PCS_SYNCED |
4984 MAC_STATUS_SIGNAL_DET |
4985 MAC_STATUS_CFG_CHANGED |
4986 MAC_STATUS_RCVD_CFG);
4987 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4988 MAC_STATUS_SIGNAL_DET)) {
4989 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4990 MAC_STATUS_CFG_CHANGED));
4991 return 0;
4992 }
4993 }
4994
4995 tw32_f(MAC_TX_AUTO_NEG, 0);
4996
4997 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4998 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4999 tw32_f(MAC_MODE, tp->mac_mode);
5000 udelay(40);
5001
79eb6904 5002 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5003 tg3_init_bcm8002(tp);
5004
5005 /* Enable link change event even when serdes polling. */
5006 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5007 udelay(40);
5008
5009 current_link_up = 0;
859edb26 5010 tp->link_config.rmt_adv = 0;
1da177e4
LT
5011 mac_status = tr32(MAC_STATUS);
5012
63c3a66f 5013 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5014 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5015 else
5016 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5017
898a56f8 5018 tp->napi[0].hw_status->status =
1da177e4 5019 (SD_STATUS_UPDATED |
898a56f8 5020 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5021
5022 for (i = 0; i < 100; i++) {
5023 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5024 MAC_STATUS_CFG_CHANGED));
5025 udelay(5);
5026 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5027 MAC_STATUS_CFG_CHANGED |
5028 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5029 break;
5030 }
5031
5032 mac_status = tr32(MAC_STATUS);
5033 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5034 current_link_up = 0;
3d3ebe74
MC
5035 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5036 tp->serdes_counter == 0) {
1da177e4
LT
5037 tw32_f(MAC_MODE, (tp->mac_mode |
5038 MAC_MODE_SEND_CONFIGS));
5039 udelay(1);
5040 tw32_f(MAC_MODE, tp->mac_mode);
5041 }
5042 }
5043
5044 if (current_link_up == 1) {
5045 tp->link_config.active_speed = SPEED_1000;
5046 tp->link_config.active_duplex = DUPLEX_FULL;
5047 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5048 LED_CTRL_LNKLED_OVERRIDE |
5049 LED_CTRL_1000MBPS_ON));
5050 } else {
e740522e
MC
5051 tp->link_config.active_speed = SPEED_UNKNOWN;
5052 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5053 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5054 LED_CTRL_LNKLED_OVERRIDE |
5055 LED_CTRL_TRAFFIC_OVERRIDE));
5056 }
5057
5058 if (current_link_up != netif_carrier_ok(tp->dev)) {
5059 if (current_link_up)
5060 netif_carrier_on(tp->dev);
5061 else
5062 netif_carrier_off(tp->dev);
5063 tg3_link_report(tp);
5064 } else {
8d018621 5065 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5066 if (orig_pause_cfg != now_pause_cfg ||
5067 orig_active_speed != tp->link_config.active_speed ||
5068 orig_active_duplex != tp->link_config.active_duplex)
5069 tg3_link_report(tp);
5070 }
5071
5072 return 0;
5073}
5074
747e8f8b
MC
5075static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
5076{
5077 int current_link_up, err = 0;
5078 u32 bmsr, bmcr;
5079 u16 current_speed;
5080 u8 current_duplex;
ef167e27 5081 u32 local_adv, remote_adv;
747e8f8b
MC
5082
5083 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5084 tw32_f(MAC_MODE, tp->mac_mode);
5085 udelay(40);
5086
5087 tw32(MAC_EVENT, 0);
5088
5089 tw32_f(MAC_STATUS,
5090 (MAC_STATUS_SYNC_CHANGED |
5091 MAC_STATUS_CFG_CHANGED |
5092 MAC_STATUS_MI_COMPLETION |
5093 MAC_STATUS_LNKSTATE_CHANGED));
5094 udelay(40);
5095
5096 if (force_reset)
5097 tg3_phy_reset(tp);
5098
5099 current_link_up = 0;
e740522e
MC
5100 current_speed = SPEED_UNKNOWN;
5101 current_duplex = DUPLEX_UNKNOWN;
859edb26 5102 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5103
5104 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5105 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
5107 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5108 bmsr |= BMSR_LSTATUS;
5109 else
5110 bmsr &= ~BMSR_LSTATUS;
5111 }
747e8f8b
MC
5112
5113 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5114
5115 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5116 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5117 /* do nothing, just check for link up at the end */
5118 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5119 u32 adv, newadv;
747e8f8b
MC
5120
5121 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5122 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5123 ADVERTISE_1000XPAUSE |
5124 ADVERTISE_1000XPSE_ASYM |
5125 ADVERTISE_SLCT);
747e8f8b 5126
28011cf1 5127 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5128 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5129
28011cf1
MC
5130 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5131 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5132 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5133 tg3_writephy(tp, MII_BMCR, bmcr);
5134
5135 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5136 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5137 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5138
5139 return err;
5140 }
5141 } else {
5142 u32 new_bmcr;
5143
5144 bmcr &= ~BMCR_SPEED1000;
5145 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5146
5147 if (tp->link_config.duplex == DUPLEX_FULL)
5148 new_bmcr |= BMCR_FULLDPLX;
5149
5150 if (new_bmcr != bmcr) {
5151 /* BMCR_SPEED1000 is a reserved bit that needs
5152 * to be set on write.
5153 */
5154 new_bmcr |= BMCR_SPEED1000;
5155
5156 /* Force a linkdown */
5157 if (netif_carrier_ok(tp->dev)) {
5158 u32 adv;
5159
5160 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5161 adv &= ~(ADVERTISE_1000XFULL |
5162 ADVERTISE_1000XHALF |
5163 ADVERTISE_SLCT);
5164 tg3_writephy(tp, MII_ADVERTISE, adv);
5165 tg3_writephy(tp, MII_BMCR, bmcr |
5166 BMCR_ANRESTART |
5167 BMCR_ANENABLE);
5168 udelay(10);
5169 netif_carrier_off(tp->dev);
5170 }
5171 tg3_writephy(tp, MII_BMCR, new_bmcr);
5172 bmcr = new_bmcr;
5173 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5174 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5175 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
5176 ASIC_REV_5714) {
5177 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5178 bmsr |= BMSR_LSTATUS;
5179 else
5180 bmsr &= ~BMSR_LSTATUS;
5181 }
f07e9af3 5182 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5183 }
5184 }
5185
5186 if (bmsr & BMSR_LSTATUS) {
5187 current_speed = SPEED_1000;
5188 current_link_up = 1;
5189 if (bmcr & BMCR_FULLDPLX)
5190 current_duplex = DUPLEX_FULL;
5191 else
5192 current_duplex = DUPLEX_HALF;
5193
ef167e27
MC
5194 local_adv = 0;
5195 remote_adv = 0;
5196
747e8f8b 5197 if (bmcr & BMCR_ANENABLE) {
ef167e27 5198 u32 common;
747e8f8b
MC
5199
5200 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5201 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5202 common = local_adv & remote_adv;
5203 if (common & (ADVERTISE_1000XHALF |
5204 ADVERTISE_1000XFULL)) {
5205 if (common & ADVERTISE_1000XFULL)
5206 current_duplex = DUPLEX_FULL;
5207 else
5208 current_duplex = DUPLEX_HALF;
859edb26
MC
5209
5210 tp->link_config.rmt_adv =
5211 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5212 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5213 /* Link is up via parallel detect */
859a5887 5214 } else {
747e8f8b 5215 current_link_up = 0;
859a5887 5216 }
747e8f8b
MC
5217 }
5218 }
5219
ef167e27
MC
5220 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5221 tg3_setup_flow_control(tp, local_adv, remote_adv);
5222
747e8f8b
MC
5223 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5224 if (tp->link_config.active_duplex == DUPLEX_HALF)
5225 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5226
5227 tw32_f(MAC_MODE, tp->mac_mode);
5228 udelay(40);
5229
5230 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5231
5232 tp->link_config.active_speed = current_speed;
5233 tp->link_config.active_duplex = current_duplex;
5234
5235 if (current_link_up != netif_carrier_ok(tp->dev)) {
5236 if (current_link_up)
5237 netif_carrier_on(tp->dev);
5238 else {
5239 netif_carrier_off(tp->dev);
f07e9af3 5240 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5241 }
5242 tg3_link_report(tp);
5243 }
5244 return err;
5245}
5246
5247static void tg3_serdes_parallel_detect(struct tg3 *tp)
5248{
3d3ebe74 5249 if (tp->serdes_counter) {
747e8f8b 5250 /* Give autoneg time to complete. */
3d3ebe74 5251 tp->serdes_counter--;
747e8f8b
MC
5252 return;
5253 }
c6cdf436 5254
747e8f8b
MC
5255 if (!netif_carrier_ok(tp->dev) &&
5256 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5257 u32 bmcr;
5258
5259 tg3_readphy(tp, MII_BMCR, &bmcr);
5260 if (bmcr & BMCR_ANENABLE) {
5261 u32 phy1, phy2;
5262
5263 /* Select shadow register 0x1f */
f08aa1a8
MC
5264 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5265 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5266
5267 /* Select expansion interrupt status register */
f08aa1a8
MC
5268 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5269 MII_TG3_DSP_EXP1_INT_STAT);
5270 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5271 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5272
5273 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5274 /* We have signal detect and not receiving
5275 * config code words, link is up by parallel
5276 * detection.
5277 */
5278
5279 bmcr &= ~BMCR_ANENABLE;
5280 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5281 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5282 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5283 }
5284 }
859a5887
MC
5285 } else if (netif_carrier_ok(tp->dev) &&
5286 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5287 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5288 u32 phy2;
5289
5290 /* Select expansion interrupt status register */
f08aa1a8
MC
5291 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5292 MII_TG3_DSP_EXP1_INT_STAT);
5293 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5294 if (phy2 & 0x20) {
5295 u32 bmcr;
5296
5297 /* Config code words received, turn on autoneg. */
5298 tg3_readphy(tp, MII_BMCR, &bmcr);
5299 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5300
f07e9af3 5301 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5302
5303 }
5304 }
5305}
5306
1da177e4
LT
5307static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5308{
f2096f94 5309 u32 val;
1da177e4
LT
5310 int err;
5311
f07e9af3 5312 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5313 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5314 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5315 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5316 else
1da177e4 5317 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5318
bcb37f6c 5319 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5320 u32 scale;
aa6c91fe
MC
5321
5322 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5323 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5324 scale = 65;
5325 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5326 scale = 6;
5327 else
5328 scale = 12;
5329
5330 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5331 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5332 tw32(GRC_MISC_CFG, val);
5333 }
5334
f2096f94
MC
5335 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5336 (6 << TX_LENGTHS_IPG_SHIFT);
5337 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5338 val |= tr32(MAC_TX_LENGTHS) &
5339 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5340 TX_LENGTHS_CNT_DWN_VAL_MSK);
5341
1da177e4
LT
5342 if (tp->link_config.active_speed == SPEED_1000 &&
5343 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5344 tw32(MAC_TX_LENGTHS, val |
5345 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5346 else
f2096f94
MC
5347 tw32(MAC_TX_LENGTHS, val |
5348 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5349
63c3a66f 5350 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5351 if (netif_carrier_ok(tp->dev)) {
5352 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5353 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5354 } else {
5355 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5356 }
5357 }
5358
63c3a66f 5359 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5360 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5361 if (!netif_carrier_ok(tp->dev))
5362 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5363 tp->pwrmgmt_thresh;
5364 else
5365 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5366 tw32(PCIE_PWR_MGMT_THRESH, val);
5367 }
5368
1da177e4
LT
5369 return err;
5370}
5371
66cfd1bd
MC
5372static inline int tg3_irq_sync(struct tg3 *tp)
5373{
5374 return tp->irq_sync;
5375}
5376
97bd8e49
MC
5377static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5378{
5379 int i;
5380
5381 dst = (u32 *)((u8 *)dst + off);
5382 for (i = 0; i < len; i += sizeof(u32))
5383 *dst++ = tr32(off + i);
5384}
5385
5386static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5387{
5388 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5389 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5390 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5391 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5392 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5393 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5394 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5395 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5396 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5397 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5398 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5399 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5400 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5401 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5402 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5403 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5404 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5405 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5406 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5407
63c3a66f 5408 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5409 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5410
5411 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5412 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5413 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5414 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5415 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5416 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5417 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5418 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5419
63c3a66f 5420 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5421 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5422 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5423 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5424 }
5425
5426 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5427 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5428 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5429 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5430 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5431
63c3a66f 5432 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5433 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5434}
5435
5436static void tg3_dump_state(struct tg3 *tp)
5437{
5438 int i;
5439 u32 *regs;
5440
5441 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5442 if (!regs) {
5443 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5444 return;
5445 }
5446
63c3a66f 5447 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5448 /* Read up to but not including private PCI registers */
5449 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5450 regs[i / sizeof(u32)] = tr32(i);
5451 } else
5452 tg3_dump_legacy_regs(tp, regs);
5453
5454 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5455 if (!regs[i + 0] && !regs[i + 1] &&
5456 !regs[i + 2] && !regs[i + 3])
5457 continue;
5458
5459 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5460 i * 4,
5461 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5462 }
5463
5464 kfree(regs);
5465
5466 for (i = 0; i < tp->irq_cnt; i++) {
5467 struct tg3_napi *tnapi = &tp->napi[i];
5468
5469 /* SW status block */
5470 netdev_err(tp->dev,
5471 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5472 i,
5473 tnapi->hw_status->status,
5474 tnapi->hw_status->status_tag,
5475 tnapi->hw_status->rx_jumbo_consumer,
5476 tnapi->hw_status->rx_consumer,
5477 tnapi->hw_status->rx_mini_consumer,
5478 tnapi->hw_status->idx[0].rx_producer,
5479 tnapi->hw_status->idx[0].tx_consumer);
5480
5481 netdev_err(tp->dev,
5482 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5483 i,
5484 tnapi->last_tag, tnapi->last_irq_tag,
5485 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5486 tnapi->rx_rcb_ptr,
5487 tnapi->prodring.rx_std_prod_idx,
5488 tnapi->prodring.rx_std_cons_idx,
5489 tnapi->prodring.rx_jmb_prod_idx,
5490 tnapi->prodring.rx_jmb_cons_idx);
5491 }
5492}
5493
df3e6548
MC
5494/* This is called whenever we suspect that the system chipset is re-
5495 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5496 * is bogus tx completions. We try to recover by setting the
5497 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5498 * in the workqueue.
5499 */
5500static void tg3_tx_recover(struct tg3 *tp)
5501{
63c3a66f 5502 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5503 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5504
5129c3a3
MC
5505 netdev_warn(tp->dev,
5506 "The system may be re-ordering memory-mapped I/O "
5507 "cycles to the network device, attempting to recover. "
5508 "Please report the problem to the driver maintainer "
5509 "and include system chipset information.\n");
df3e6548
MC
5510
5511 spin_lock(&tp->lock);
63c3a66f 5512 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5513 spin_unlock(&tp->lock);
5514}
5515
f3f3f27e 5516static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5517{
f65aac16
MC
5518 /* Tell compiler to fetch tx indices from memory. */
5519 barrier();
f3f3f27e
MC
5520 return tnapi->tx_pending -
5521 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5522}
5523
1da177e4
LT
5524/* Tigon3 never reports partial packet sends. So we do not
5525 * need special logic to handle SKBs that have not had all
5526 * of their frags sent yet, like SunGEM does.
5527 */
17375d25 5528static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5529{
17375d25 5530 struct tg3 *tp = tnapi->tp;
898a56f8 5531 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5532 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5533 struct netdev_queue *txq;
5534 int index = tnapi - tp->napi;
298376d3 5535 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5536
63c3a66f 5537 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5538 index--;
5539
5540 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5541
5542 while (sw_idx != hw_idx) {
df8944cf 5543 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5544 struct sk_buff *skb = ri->skb;
df3e6548
MC
5545 int i, tx_bug = 0;
5546
5547 if (unlikely(skb == NULL)) {
5548 tg3_tx_recover(tp);
5549 return;
5550 }
1da177e4 5551
f4188d8a 5552 pci_unmap_single(tp->pdev,
4e5e4f0d 5553 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5554 skb_headlen(skb),
5555 PCI_DMA_TODEVICE);
1da177e4
LT
5556
5557 ri->skb = NULL;
5558
e01ee14d
MC
5559 while (ri->fragmented) {
5560 ri->fragmented = false;
5561 sw_idx = NEXT_TX(sw_idx);
5562 ri = &tnapi->tx_buffers[sw_idx];
5563 }
5564
1da177e4
LT
5565 sw_idx = NEXT_TX(sw_idx);
5566
5567 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5568 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5569 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5570 tx_bug = 1;
f4188d8a
AD
5571
5572 pci_unmap_page(tp->pdev,
4e5e4f0d 5573 dma_unmap_addr(ri, mapping),
9e903e08 5574 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5575 PCI_DMA_TODEVICE);
e01ee14d
MC
5576
5577 while (ri->fragmented) {
5578 ri->fragmented = false;
5579 sw_idx = NEXT_TX(sw_idx);
5580 ri = &tnapi->tx_buffers[sw_idx];
5581 }
5582
1da177e4
LT
5583 sw_idx = NEXT_TX(sw_idx);
5584 }
5585
298376d3
TH
5586 pkts_compl++;
5587 bytes_compl += skb->len;
5588
f47c11ee 5589 dev_kfree_skb(skb);
df3e6548
MC
5590
5591 if (unlikely(tx_bug)) {
5592 tg3_tx_recover(tp);
5593 return;
5594 }
1da177e4
LT
5595 }
5596
298376d3
TH
5597 netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);
5598
f3f3f27e 5599 tnapi->tx_cons = sw_idx;
1da177e4 5600
1b2a7205
MC
5601 /* Need to make the tx_cons update visible to tg3_start_xmit()
5602 * before checking for netif_queue_stopped(). Without the
5603 * memory barrier, there is a small possibility that tg3_start_xmit()
5604 * will miss it and cause the queue to be stopped forever.
5605 */
5606 smp_mb();
5607
fe5f5787 5608 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5609 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5610 __netif_tx_lock(txq, smp_processor_id());
5611 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5612 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5613 netif_tx_wake_queue(txq);
5614 __netif_tx_unlock(txq);
51b91468 5615 }
1da177e4
LT
5616}
5617
9205fd9c 5618static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5619{
9205fd9c 5620 if (!ri->data)
2b2cdb65
MC
5621 return;
5622
4e5e4f0d 5623 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5624 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5625 kfree(ri->data);
5626 ri->data = NULL;
2b2cdb65
MC
5627}
5628
1da177e4
LT
5629/* Returns size of skb allocated or < 0 on error.
5630 *
5631 * We only need to fill in the address because the other members
5632 * of the RX descriptor are invariant, see tg3_init_rings.
5633 *
5634 * Note the purposeful assymetry of cpu vs. chip accesses. For
5635 * posting buffers we only dirty the first cache line of the RX
5636 * descriptor (containing the address). Whereas for the RX status
5637 * buffers the cpu only reads the last cacheline of the RX descriptor
5638 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5639 */
9205fd9c 5640static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5641 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5642{
5643 struct tg3_rx_buffer_desc *desc;
f94e290e 5644 struct ring_info *map;
9205fd9c 5645 u8 *data;
1da177e4 5646 dma_addr_t mapping;
9205fd9c 5647 int skb_size, data_size, dest_idx;
1da177e4 5648
1da177e4
LT
5649 switch (opaque_key) {
5650 case RXD_OPAQUE_RING_STD:
2c49a44d 5651 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5652 desc = &tpr->rx_std[dest_idx];
5653 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5654 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5655 break;
5656
5657 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5658 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5659 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5660 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5661 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5662 break;
5663
5664 default:
5665 return -EINVAL;
855e1111 5666 }
1da177e4
LT
5667
5668 /* Do not overwrite any of the map or rp information
5669 * until we are sure we can commit to a new buffer.
5670 *
5671 * Callers depend upon this behavior and assume that
5672 * we leave everything unchanged if we fail.
5673 */
9205fd9c
ED
5674 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5675 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5676 data = kmalloc(skb_size, GFP_ATOMIC);
5677 if (!data)
1da177e4
LT
5678 return -ENOMEM;
5679
9205fd9c
ED
5680 mapping = pci_map_single(tp->pdev,
5681 data + TG3_RX_OFFSET(tp),
5682 data_size,
1da177e4 5683 PCI_DMA_FROMDEVICE);
a21771dd 5684 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5685 kfree(data);
a21771dd
MC
5686 return -EIO;
5687 }
1da177e4 5688
9205fd9c 5689 map->data = data;
4e5e4f0d 5690 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5691
1da177e4
LT
5692 desc->addr_hi = ((u64)mapping >> 32);
5693 desc->addr_lo = ((u64)mapping & 0xffffffff);
5694
9205fd9c 5695 return data_size;
1da177e4
LT
5696}
5697
5698/* We only need to move over in the address because the other
5699 * members of the RX descriptor are invariant. See notes above
9205fd9c 5700 * tg3_alloc_rx_data for full details.
1da177e4 5701 */
a3896167
MC
5702static void tg3_recycle_rx(struct tg3_napi *tnapi,
5703 struct tg3_rx_prodring_set *dpr,
5704 u32 opaque_key, int src_idx,
5705 u32 dest_idx_unmasked)
1da177e4 5706{
17375d25 5707 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5708 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5709 struct ring_info *src_map, *dest_map;
8fea32b9 5710 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5711 int dest_idx;
1da177e4
LT
5712
5713 switch (opaque_key) {
5714 case RXD_OPAQUE_RING_STD:
2c49a44d 5715 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5716 dest_desc = &dpr->rx_std[dest_idx];
5717 dest_map = &dpr->rx_std_buffers[dest_idx];
5718 src_desc = &spr->rx_std[src_idx];
5719 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5720 break;
5721
5722 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5723 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5724 dest_desc = &dpr->rx_jmb[dest_idx].std;
5725 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5726 src_desc = &spr->rx_jmb[src_idx].std;
5727 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5728 break;
5729
5730 default:
5731 return;
855e1111 5732 }
1da177e4 5733
9205fd9c 5734 dest_map->data = src_map->data;
4e5e4f0d
FT
5735 dma_unmap_addr_set(dest_map, mapping,
5736 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5737 dest_desc->addr_hi = src_desc->addr_hi;
5738 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5739
5740 /* Ensure that the update to the skb happens after the physical
5741 * addresses have been transferred to the new BD location.
5742 */
5743 smp_wmb();
5744
9205fd9c 5745 src_map->data = NULL;
1da177e4
LT
5746}
5747
1da177e4
LT
5748/* The RX ring scheme is composed of multiple rings which post fresh
5749 * buffers to the chip, and one special ring the chip uses to report
5750 * status back to the host.
5751 *
5752 * The special ring reports the status of received packets to the
5753 * host. The chip does not write into the original descriptor the
5754 * RX buffer was obtained from. The chip simply takes the original
5755 * descriptor as provided by the host, updates the status and length
5756 * field, then writes this into the next status ring entry.
5757 *
5758 * Each ring the host uses to post buffers to the chip is described
5759 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5760 * it is first placed into the on-chip ram. When the packet's length
5761 * is known, it walks down the TG3_BDINFO entries to select the ring.
5762 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5763 * which is within the range of the new packet's length is chosen.
5764 *
5765 * The "separate ring for rx status" scheme may sound queer, but it makes
5766 * sense from a cache coherency perspective. If only the host writes
5767 * to the buffer post rings, and only the chip writes to the rx status
5768 * rings, then cache lines never move beyond shared-modified state.
5769 * If both the host and chip were to write into the same ring, cache line
5770 * eviction could occur since both entities want it in an exclusive state.
5771 */
17375d25 5772static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5773{
17375d25 5774 struct tg3 *tp = tnapi->tp;
f92905de 5775 u32 work_mask, rx_std_posted = 0;
4361935a 5776 u32 std_prod_idx, jmb_prod_idx;
72334482 5777 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5778 u16 hw_idx;
1da177e4 5779 int received;
8fea32b9 5780 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5781
8d9d7cfc 5782 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5783 /*
5784 * We need to order the read of hw_idx and the read of
5785 * the opaque cookie.
5786 */
5787 rmb();
1da177e4
LT
5788 work_mask = 0;
5789 received = 0;
4361935a
MC
5790 std_prod_idx = tpr->rx_std_prod_idx;
5791 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5792 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5793 struct ring_info *ri;
72334482 5794 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5795 unsigned int len;
5796 struct sk_buff *skb;
5797 dma_addr_t dma_addr;
5798 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5799 u8 *data;
1da177e4
LT
5800
5801 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5802 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5803 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5804 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5805 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5806 data = ri->data;
4361935a 5807 post_ptr = &std_prod_idx;
f92905de 5808 rx_std_posted++;
1da177e4 5809 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5810 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5811 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5812 data = ri->data;
4361935a 5813 post_ptr = &jmb_prod_idx;
21f581a5 5814 } else
1da177e4 5815 goto next_pkt_nopost;
1da177e4
LT
5816
5817 work_mask |= opaque_key;
5818
5819 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5820 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5821 drop_it:
a3896167 5822 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5823 desc_idx, *post_ptr);
5824 drop_it_no_recycle:
5825 /* Other statistics kept track of by card. */
b0057c51 5826 tp->rx_dropped++;
1da177e4
LT
5827 goto next_pkt;
5828 }
5829
9205fd9c 5830 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5831 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5832 ETH_FCS_LEN;
1da177e4 5833
d2757fc4 5834 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5835 int skb_size;
5836
9205fd9c 5837 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5838 *post_ptr);
1da177e4
LT
5839 if (skb_size < 0)
5840 goto drop_it;
5841
287be12e 5842 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5843 PCI_DMA_FROMDEVICE);
5844
9205fd9c
ED
5845 skb = build_skb(data);
5846 if (!skb) {
5847 kfree(data);
5848 goto drop_it_no_recycle;
5849 }
5850 skb_reserve(skb, TG3_RX_OFFSET(tp));
5851 /* Ensure that the update to the data happens
61e800cf
MC
5852 * after the usage of the old DMA mapping.
5853 */
5854 smp_wmb();
5855
9205fd9c 5856 ri->data = NULL;
61e800cf 5857
1da177e4 5858 } else {
a3896167 5859 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5860 desc_idx, *post_ptr);
5861
9205fd9c
ED
5862 skb = netdev_alloc_skb(tp->dev,
5863 len + TG3_RAW_IP_ALIGN);
5864 if (skb == NULL)
1da177e4
LT
5865 goto drop_it_no_recycle;
5866
9205fd9c 5867 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5868 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5869 memcpy(skb->data,
5870 data + TG3_RX_OFFSET(tp),
5871 len);
1da177e4 5872 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5873 }
5874
9205fd9c 5875 skb_put(skb, len);
dc668910 5876 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5877 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5878 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5879 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5880 skb->ip_summed = CHECKSUM_UNNECESSARY;
5881 else
bc8acf2c 5882 skb_checksum_none_assert(skb);
1da177e4
LT
5883
5884 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5885
5886 if (len > (tp->dev->mtu + ETH_HLEN) &&
5887 skb->protocol != htons(ETH_P_8021Q)) {
5888 dev_kfree_skb(skb);
b0057c51 5889 goto drop_it_no_recycle;
f7b493e0
MC
5890 }
5891
9dc7a113 5892 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5893 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5894 __vlan_hwaccel_put_tag(skb,
5895 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5896
bf933c80 5897 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5898
1da177e4
LT
5899 received++;
5900 budget--;
5901
5902next_pkt:
5903 (*post_ptr)++;
f92905de
MC
5904
5905 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5906 tpr->rx_std_prod_idx = std_prod_idx &
5907 tp->rx_std_ring_mask;
86cfe4ff
MC
5908 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5909 tpr->rx_std_prod_idx);
f92905de
MC
5910 work_mask &= ~RXD_OPAQUE_RING_STD;
5911 rx_std_posted = 0;
5912 }
1da177e4 5913next_pkt_nopost:
483ba50b 5914 sw_idx++;
7cb32cf2 5915 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5916
5917 /* Refresh hw_idx to see if there is new work */
5918 if (sw_idx == hw_idx) {
8d9d7cfc 5919 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5920 rmb();
5921 }
1da177e4
LT
5922 }
5923
5924 /* ACK the status ring. */
72334482
MC
5925 tnapi->rx_rcb_ptr = sw_idx;
5926 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5927
5928 /* Refill RX ring(s). */
63c3a66f 5929 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5930 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5931 tpr->rx_std_prod_idx = std_prod_idx &
5932 tp->rx_std_ring_mask;
b196c7e4
MC
5933 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5934 tpr->rx_std_prod_idx);
5935 }
5936 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5937 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5938 tp->rx_jmb_ring_mask;
b196c7e4
MC
5939 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5940 tpr->rx_jmb_prod_idx);
5941 }
5942 mmiowb();
5943 } else if (work_mask) {
5944 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5945 * updated before the producer indices can be updated.
5946 */
5947 smp_wmb();
5948
2c49a44d
MC
5949 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5950 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5951
e4af1af9
MC
5952 if (tnapi != &tp->napi[1])
5953 napi_schedule(&tp->napi[1].napi);
1da177e4 5954 }
1da177e4
LT
5955
5956 return received;
5957}
5958
35f2d7d0 5959static void tg3_poll_link(struct tg3 *tp)
1da177e4 5960{
1da177e4 5961 /* handle link change and other phy events */
63c3a66f 5962 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5963 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5964
1da177e4
LT
5965 if (sblk->status & SD_STATUS_LINK_CHG) {
5966 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5967 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5968 spin_lock(&tp->lock);
63c3a66f 5969 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5970 tw32_f(MAC_STATUS,
5971 (MAC_STATUS_SYNC_CHANGED |
5972 MAC_STATUS_CFG_CHANGED |
5973 MAC_STATUS_MI_COMPLETION |
5974 MAC_STATUS_LNKSTATE_CHANGED));
5975 udelay(40);
5976 } else
5977 tg3_setup_phy(tp, 0);
f47c11ee 5978 spin_unlock(&tp->lock);
1da177e4
LT
5979 }
5980 }
35f2d7d0
MC
5981}
5982
f89f38b8
MC
5983static int tg3_rx_prodring_xfer(struct tg3 *tp,
5984 struct tg3_rx_prodring_set *dpr,
5985 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5986{
5987 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5988 int i, err = 0;
b196c7e4
MC
5989
5990 while (1) {
5991 src_prod_idx = spr->rx_std_prod_idx;
5992
5993 /* Make sure updates to the rx_std_buffers[] entries and the
5994 * standard producer index are seen in the correct order.
5995 */
5996 smp_rmb();
5997
5998 if (spr->rx_std_cons_idx == src_prod_idx)
5999 break;
6000
6001 if (spr->rx_std_cons_idx < src_prod_idx)
6002 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6003 else
2c49a44d
MC
6004 cpycnt = tp->rx_std_ring_mask + 1 -
6005 spr->rx_std_cons_idx;
b196c7e4 6006
2c49a44d
MC
6007 cpycnt = min(cpycnt,
6008 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6009
6010 si = spr->rx_std_cons_idx;
6011 di = dpr->rx_std_prod_idx;
6012
e92967bf 6013 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6014 if (dpr->rx_std_buffers[i].data) {
e92967bf 6015 cpycnt = i - di;
f89f38b8 6016 err = -ENOSPC;
e92967bf
MC
6017 break;
6018 }
6019 }
6020
6021 if (!cpycnt)
6022 break;
6023
6024 /* Ensure that updates to the rx_std_buffers ring and the
6025 * shadowed hardware producer ring from tg3_recycle_skb() are
6026 * ordered correctly WRT the skb check above.
6027 */
6028 smp_rmb();
6029
b196c7e4
MC
6030 memcpy(&dpr->rx_std_buffers[di],
6031 &spr->rx_std_buffers[si],
6032 cpycnt * sizeof(struct ring_info));
6033
6034 for (i = 0; i < cpycnt; i++, di++, si++) {
6035 struct tg3_rx_buffer_desc *sbd, *dbd;
6036 sbd = &spr->rx_std[si];
6037 dbd = &dpr->rx_std[di];
6038 dbd->addr_hi = sbd->addr_hi;
6039 dbd->addr_lo = sbd->addr_lo;
6040 }
6041
2c49a44d
MC
6042 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6043 tp->rx_std_ring_mask;
6044 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6045 tp->rx_std_ring_mask;
b196c7e4
MC
6046 }
6047
6048 while (1) {
6049 src_prod_idx = spr->rx_jmb_prod_idx;
6050
6051 /* Make sure updates to the rx_jmb_buffers[] entries and
6052 * the jumbo producer index are seen in the correct order.
6053 */
6054 smp_rmb();
6055
6056 if (spr->rx_jmb_cons_idx == src_prod_idx)
6057 break;
6058
6059 if (spr->rx_jmb_cons_idx < src_prod_idx)
6060 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6061 else
2c49a44d
MC
6062 cpycnt = tp->rx_jmb_ring_mask + 1 -
6063 spr->rx_jmb_cons_idx;
b196c7e4
MC
6064
6065 cpycnt = min(cpycnt,
2c49a44d 6066 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6067
6068 si = spr->rx_jmb_cons_idx;
6069 di = dpr->rx_jmb_prod_idx;
6070
e92967bf 6071 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6072 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6073 cpycnt = i - di;
f89f38b8 6074 err = -ENOSPC;
e92967bf
MC
6075 break;
6076 }
6077 }
6078
6079 if (!cpycnt)
6080 break;
6081
6082 /* Ensure that updates to the rx_jmb_buffers ring and the
6083 * shadowed hardware producer ring from tg3_recycle_skb() are
6084 * ordered correctly WRT the skb check above.
6085 */
6086 smp_rmb();
6087
b196c7e4
MC
6088 memcpy(&dpr->rx_jmb_buffers[di],
6089 &spr->rx_jmb_buffers[si],
6090 cpycnt * sizeof(struct ring_info));
6091
6092 for (i = 0; i < cpycnt; i++, di++, si++) {
6093 struct tg3_rx_buffer_desc *sbd, *dbd;
6094 sbd = &spr->rx_jmb[si].std;
6095 dbd = &dpr->rx_jmb[di].std;
6096 dbd->addr_hi = sbd->addr_hi;
6097 dbd->addr_lo = sbd->addr_lo;
6098 }
6099
2c49a44d
MC
6100 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6101 tp->rx_jmb_ring_mask;
6102 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6103 tp->rx_jmb_ring_mask;
b196c7e4 6104 }
f89f38b8
MC
6105
6106 return err;
b196c7e4
MC
6107}
6108
35f2d7d0
MC
6109static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6110{
6111 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6112
6113 /* run TX completion thread */
f3f3f27e 6114 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 6115 tg3_tx(tnapi);
63c3a66f 6116 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 6117 return work_done;
1da177e4
LT
6118 }
6119
1da177e4
LT
6120 /* run RX thread, within the bounds set by NAPI.
6121 * All RX "locking" is done by ensuring outside
bea3348e 6122 * code synchronizes with tg3->napi.poll()
1da177e4 6123 */
8d9d7cfc 6124 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 6125 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 6126
63c3a66f 6127 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 6128 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 6129 int i, err = 0;
e4af1af9
MC
6130 u32 std_prod_idx = dpr->rx_std_prod_idx;
6131 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 6132
e4af1af9 6133 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 6134 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 6135 &tp->napi[i].prodring);
b196c7e4
MC
6136
6137 wmb();
6138
e4af1af9
MC
6139 if (std_prod_idx != dpr->rx_std_prod_idx)
6140 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6141 dpr->rx_std_prod_idx);
b196c7e4 6142
e4af1af9
MC
6143 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
6144 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6145 dpr->rx_jmb_prod_idx);
b196c7e4
MC
6146
6147 mmiowb();
f89f38b8
MC
6148
6149 if (err)
6150 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
6151 }
6152
6f535763
DM
6153 return work_done;
6154}
6155
db219973
MC
6156static inline void tg3_reset_task_schedule(struct tg3 *tp)
6157{
6158 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
6159 schedule_work(&tp->reset_task);
6160}
6161
6162static inline void tg3_reset_task_cancel(struct tg3 *tp)
6163{
6164 cancel_work_sync(&tp->reset_task);
6165 tg3_flag_clear(tp, RESET_TASK_PENDING);
6166}
6167
35f2d7d0
MC
6168static int tg3_poll_msix(struct napi_struct *napi, int budget)
6169{
6170 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6171 struct tg3 *tp = tnapi->tp;
6172 int work_done = 0;
6173 struct tg3_hw_status *sblk = tnapi->hw_status;
6174
6175 while (1) {
6176 work_done = tg3_poll_work(tnapi, work_done, budget);
6177
63c3a66f 6178 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
6179 goto tx_recovery;
6180
6181 if (unlikely(work_done >= budget))
6182 break;
6183
c6cdf436 6184 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
6185 * to tell the hw how much work has been processed,
6186 * so we must read it before checking for more work.
6187 */
6188 tnapi->last_tag = sblk->status_tag;
6189 tnapi->last_irq_tag = tnapi->last_tag;
6190 rmb();
6191
6192 /* check for RX/TX work to do */
6d40db7b
MC
6193 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
6194 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
6195 napi_complete(napi);
6196 /* Reenable interrupts. */
6197 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
6198 mmiowb();
6199 break;
6200 }
6201 }
6202
6203 return work_done;
6204
6205tx_recovery:
6206 /* work_done is guaranteed to be less than budget. */
6207 napi_complete(napi);
db219973 6208 tg3_reset_task_schedule(tp);
35f2d7d0
MC
6209 return work_done;
6210}
6211
e64de4e6
MC
6212static void tg3_process_error(struct tg3 *tp)
6213{
6214 u32 val;
6215 bool real_error = false;
6216
63c3a66f 6217 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
6218 return;
6219
6220 /* Check Flow Attention register */
6221 val = tr32(HOSTCC_FLOW_ATTN);
6222 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
6223 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
6224 real_error = true;
6225 }
6226
6227 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
6228 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
6229 real_error = true;
6230 }
6231
6232 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6233 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6234 real_error = true;
6235 }
6236
6237 if (!real_error)
6238 return;
6239
6240 tg3_dump_state(tp);
6241
63c3a66f 6242 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6243 tg3_reset_task_schedule(tp);
e64de4e6
MC
6244}
6245
6f535763
DM
6246static int tg3_poll(struct napi_struct *napi, int budget)
6247{
8ef0442f
MC
6248 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6249 struct tg3 *tp = tnapi->tp;
6f535763 6250 int work_done = 0;
898a56f8 6251 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6252
6253 while (1) {
e64de4e6
MC
6254 if (sblk->status & SD_STATUS_ERROR)
6255 tg3_process_error(tp);
6256
35f2d7d0
MC
6257 tg3_poll_link(tp);
6258
17375d25 6259 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6260
63c3a66f 6261 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6262 goto tx_recovery;
6263
6264 if (unlikely(work_done >= budget))
6265 break;
6266
63c3a66f 6267 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6268 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6269 * to tell the hw how much work has been processed,
6270 * so we must read it before checking for more work.
6271 */
898a56f8
MC
6272 tnapi->last_tag = sblk->status_tag;
6273 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6274 rmb();
6275 } else
6276 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6277
17375d25 6278 if (likely(!tg3_has_work(tnapi))) {
288379f0 6279 napi_complete(napi);
17375d25 6280 tg3_int_reenable(tnapi);
6f535763
DM
6281 break;
6282 }
1da177e4
LT
6283 }
6284
bea3348e 6285 return work_done;
6f535763
DM
6286
6287tx_recovery:
4fd7ab59 6288 /* work_done is guaranteed to be less than budget. */
288379f0 6289 napi_complete(napi);
db219973 6290 tg3_reset_task_schedule(tp);
4fd7ab59 6291 return work_done;
1da177e4
LT
6292}
6293
66cfd1bd
MC
6294static void tg3_napi_disable(struct tg3 *tp)
6295{
6296 int i;
6297
6298 for (i = tp->irq_cnt - 1; i >= 0; i--)
6299 napi_disable(&tp->napi[i].napi);
6300}
6301
6302static void tg3_napi_enable(struct tg3 *tp)
6303{
6304 int i;
6305
6306 for (i = 0; i < tp->irq_cnt; i++)
6307 napi_enable(&tp->napi[i].napi);
6308}
6309
6310static void tg3_napi_init(struct tg3 *tp)
6311{
6312 int i;
6313
6314 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6315 for (i = 1; i < tp->irq_cnt; i++)
6316 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6317}
6318
6319static void tg3_napi_fini(struct tg3 *tp)
6320{
6321 int i;
6322
6323 for (i = 0; i < tp->irq_cnt; i++)
6324 netif_napi_del(&tp->napi[i].napi);
6325}
6326
6327static inline void tg3_netif_stop(struct tg3 *tp)
6328{
6329 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6330 tg3_napi_disable(tp);
6331 netif_tx_disable(tp->dev);
6332}
6333
6334static inline void tg3_netif_start(struct tg3 *tp)
6335{
6336 /* NOTE: unconditional netif_tx_wake_all_queues is only
6337 * appropriate so long as all callers are assured to
6338 * have free tx slots (such as after tg3_init_hw)
6339 */
6340 netif_tx_wake_all_queues(tp->dev);
6341
6342 tg3_napi_enable(tp);
6343 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6344 tg3_enable_ints(tp);
6345}
6346
f47c11ee
DM
6347static void tg3_irq_quiesce(struct tg3 *tp)
6348{
4f125f42
MC
6349 int i;
6350
f47c11ee
DM
6351 BUG_ON(tp->irq_sync);
6352
6353 tp->irq_sync = 1;
6354 smp_mb();
6355
4f125f42
MC
6356 for (i = 0; i < tp->irq_cnt; i++)
6357 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6358}
6359
f47c11ee
DM
6360/* Fully shutdown all tg3 driver activity elsewhere in the system.
6361 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6362 * with as well. Most of the time, this is not necessary except when
6363 * shutting down the device.
6364 */
6365static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6366{
46966545 6367 spin_lock_bh(&tp->lock);
f47c11ee
DM
6368 if (irq_sync)
6369 tg3_irq_quiesce(tp);
f47c11ee
DM
6370}
6371
6372static inline void tg3_full_unlock(struct tg3 *tp)
6373{
f47c11ee
DM
6374 spin_unlock_bh(&tp->lock);
6375}
6376
fcfa0a32
MC
6377/* One-shot MSI handler - Chip automatically disables interrupt
6378 * after sending MSI so driver doesn't have to do it.
6379 */
7d12e780 6380static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6381{
09943a18
MC
6382 struct tg3_napi *tnapi = dev_id;
6383 struct tg3 *tp = tnapi->tp;
fcfa0a32 6384
898a56f8 6385 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6386 if (tnapi->rx_rcb)
6387 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6388
6389 if (likely(!tg3_irq_sync(tp)))
09943a18 6390 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6391
6392 return IRQ_HANDLED;
6393}
6394
88b06bc2
MC
6395/* MSI ISR - No need to check for interrupt sharing and no need to
6396 * flush status block and interrupt mailbox. PCI ordering rules
6397 * guarantee that MSI will arrive after the status block.
6398 */
7d12e780 6399static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6400{
09943a18
MC
6401 struct tg3_napi *tnapi = dev_id;
6402 struct tg3 *tp = tnapi->tp;
88b06bc2 6403
898a56f8 6404 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6405 if (tnapi->rx_rcb)
6406 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6407 /*
fac9b83e 6408 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6409 * chip-internal interrupt pending events.
fac9b83e 6410 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6411 * NIC to stop sending us irqs, engaging "in-intr-handler"
6412 * event coalescing.
6413 */
5b39de91 6414 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6415 if (likely(!tg3_irq_sync(tp)))
09943a18 6416 napi_schedule(&tnapi->napi);
61487480 6417
88b06bc2
MC
6418 return IRQ_RETVAL(1);
6419}
6420
7d12e780 6421static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6422{
09943a18
MC
6423 struct tg3_napi *tnapi = dev_id;
6424 struct tg3 *tp = tnapi->tp;
898a56f8 6425 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6426 unsigned int handled = 1;
6427
1da177e4
LT
6428 /* In INTx mode, it is possible for the interrupt to arrive at
6429 * the CPU before the status block posted prior to the interrupt.
6430 * Reading the PCI State register will confirm whether the
6431 * interrupt is ours and will flush the status block.
6432 */
d18edcb2 6433 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6434 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6435 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6436 handled = 0;
f47c11ee 6437 goto out;
fac9b83e 6438 }
d18edcb2
MC
6439 }
6440
6441 /*
6442 * Writing any value to intr-mbox-0 clears PCI INTA# and
6443 * chip-internal interrupt pending events.
6444 * Writing non-zero to intr-mbox-0 additional tells the
6445 * NIC to stop sending us irqs, engaging "in-intr-handler"
6446 * event coalescing.
c04cb347
MC
6447 *
6448 * Flush the mailbox to de-assert the IRQ immediately to prevent
6449 * spurious interrupts. The flush impacts performance but
6450 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6451 */
c04cb347 6452 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6453 if (tg3_irq_sync(tp))
6454 goto out;
6455 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6456 if (likely(tg3_has_work(tnapi))) {
72334482 6457 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6458 napi_schedule(&tnapi->napi);
d18edcb2
MC
6459 } else {
6460 /* No work, shared interrupt perhaps? re-enable
6461 * interrupts, and flush that PCI write
6462 */
6463 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6464 0x00000000);
fac9b83e 6465 }
f47c11ee 6466out:
fac9b83e
DM
6467 return IRQ_RETVAL(handled);
6468}
6469
7d12e780 6470static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6471{
09943a18
MC
6472 struct tg3_napi *tnapi = dev_id;
6473 struct tg3 *tp = tnapi->tp;
898a56f8 6474 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6475 unsigned int handled = 1;
6476
fac9b83e
DM
6477 /* In INTx mode, it is possible for the interrupt to arrive at
6478 * the CPU before the status block posted prior to the interrupt.
6479 * Reading the PCI State register will confirm whether the
6480 * interrupt is ours and will flush the status block.
6481 */
898a56f8 6482 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6483 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6484 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6485 handled = 0;
f47c11ee 6486 goto out;
1da177e4 6487 }
d18edcb2
MC
6488 }
6489
6490 /*
6491 * writing any value to intr-mbox-0 clears PCI INTA# and
6492 * chip-internal interrupt pending events.
6493 * writing non-zero to intr-mbox-0 additional tells the
6494 * NIC to stop sending us irqs, engaging "in-intr-handler"
6495 * event coalescing.
c04cb347
MC
6496 *
6497 * Flush the mailbox to de-assert the IRQ immediately to prevent
6498 * spurious interrupts. The flush impacts performance but
6499 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6500 */
c04cb347 6501 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6502
6503 /*
6504 * In a shared interrupt configuration, sometimes other devices'
6505 * interrupts will scream. We record the current status tag here
6506 * so that the above check can report that the screaming interrupts
6507 * are unhandled. Eventually they will be silenced.
6508 */
898a56f8 6509 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6510
d18edcb2
MC
6511 if (tg3_irq_sync(tp))
6512 goto out;
624f8e50 6513
72334482 6514 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6515
09943a18 6516 napi_schedule(&tnapi->napi);
624f8e50 6517
f47c11ee 6518out:
1da177e4
LT
6519 return IRQ_RETVAL(handled);
6520}
6521
7938109f 6522/* ISR for interrupt test */
7d12e780 6523static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6524{
09943a18
MC
6525 struct tg3_napi *tnapi = dev_id;
6526 struct tg3 *tp = tnapi->tp;
898a56f8 6527 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6528
f9804ddb
MC
6529 if ((sblk->status & SD_STATUS_UPDATED) ||
6530 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6531 tg3_disable_ints(tp);
7938109f
MC
6532 return IRQ_RETVAL(1);
6533 }
6534 return IRQ_RETVAL(0);
6535}
6536
1da177e4
LT
6537#ifdef CONFIG_NET_POLL_CONTROLLER
6538static void tg3_poll_controller(struct net_device *dev)
6539{
4f125f42 6540 int i;
88b06bc2
MC
6541 struct tg3 *tp = netdev_priv(dev);
6542
4f125f42 6543 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6544 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6545}
6546#endif
6547
1da177e4
LT
6548static void tg3_tx_timeout(struct net_device *dev)
6549{
6550 struct tg3 *tp = netdev_priv(dev);
6551
b0408751 6552 if (netif_msg_tx_err(tp)) {
05dbe005 6553 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6554 tg3_dump_state(tp);
b0408751 6555 }
1da177e4 6556
db219973 6557 tg3_reset_task_schedule(tp);
1da177e4
LT
6558}
6559
c58ec932
MC
6560/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6561static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6562{
6563 u32 base = (u32) mapping & 0xffffffff;
6564
807540ba 6565 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6566}
6567
72f2afb8
MC
6568/* Test for DMA addresses > 40-bit */
6569static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6570 int len)
6571{
6572#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6573 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6574 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6575 return 0;
6576#else
6577 return 0;
6578#endif
6579}
6580
d1a3b737 6581static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6582 dma_addr_t mapping, u32 len, u32 flags,
6583 u32 mss, u32 vlan)
2ffcc981 6584{
92cd3a17
MC
6585 txbd->addr_hi = ((u64) mapping >> 32);
6586 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6587 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6588 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6589}
1da177e4 6590
84b67b27 6591static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6592 dma_addr_t map, u32 len, u32 flags,
6593 u32 mss, u32 vlan)
6594{
6595 struct tg3 *tp = tnapi->tp;
6596 bool hwbug = false;
6597
6598 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 6599 hwbug = true;
d1a3b737
MC
6600
6601 if (tg3_4g_overflow_test(map, len))
3db1cd5c 6602 hwbug = true;
d1a3b737
MC
6603
6604 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 6605 hwbug = true;
d1a3b737 6606
a4cb428d 6607 if (tp->dma_limit) {
b9e45482 6608 u32 prvidx = *entry;
e31aa987 6609 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
6610 while (len > tp->dma_limit && *budget) {
6611 u32 frag_len = tp->dma_limit;
6612 len -= tp->dma_limit;
e31aa987 6613
b9e45482
MC
6614 /* Avoid the 8byte DMA problem */
6615 if (len <= 8) {
a4cb428d
MC
6616 len += tp->dma_limit / 2;
6617 frag_len = tp->dma_limit / 2;
e31aa987
MC
6618 }
6619
b9e45482
MC
6620 tnapi->tx_buffers[*entry].fragmented = true;
6621
6622 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6623 frag_len, tmp_flag, mss, vlan);
6624 *budget -= 1;
6625 prvidx = *entry;
6626 *entry = NEXT_TX(*entry);
6627
e31aa987
MC
6628 map += frag_len;
6629 }
6630
6631 if (len) {
6632 if (*budget) {
6633 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6634 len, flags, mss, vlan);
b9e45482 6635 *budget -= 1;
e31aa987
MC
6636 *entry = NEXT_TX(*entry);
6637 } else {
3db1cd5c 6638 hwbug = true;
b9e45482 6639 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6640 }
6641 }
6642 } else {
84b67b27
MC
6643 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6644 len, flags, mss, vlan);
e31aa987
MC
6645 *entry = NEXT_TX(*entry);
6646 }
d1a3b737
MC
6647
6648 return hwbug;
6649}
6650
0d681b27 6651static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6652{
6653 int i;
0d681b27 6654 struct sk_buff *skb;
df8944cf 6655 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6656
0d681b27
MC
6657 skb = txb->skb;
6658 txb->skb = NULL;
6659
432aa7ed
MC
6660 pci_unmap_single(tnapi->tp->pdev,
6661 dma_unmap_addr(txb, mapping),
6662 skb_headlen(skb),
6663 PCI_DMA_TODEVICE);
e01ee14d
MC
6664
6665 while (txb->fragmented) {
6666 txb->fragmented = false;
6667 entry = NEXT_TX(entry);
6668 txb = &tnapi->tx_buffers[entry];
6669 }
6670
ba1142e4 6671 for (i = 0; i <= last; i++) {
9e903e08 6672 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6673
6674 entry = NEXT_TX(entry);
6675 txb = &tnapi->tx_buffers[entry];
6676
6677 pci_unmap_page(tnapi->tp->pdev,
6678 dma_unmap_addr(txb, mapping),
9e903e08 6679 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6680
6681 while (txb->fragmented) {
6682 txb->fragmented = false;
6683 entry = NEXT_TX(entry);
6684 txb = &tnapi->tx_buffers[entry];
6685 }
432aa7ed
MC
6686 }
6687}
6688
72f2afb8 6689/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6690static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6691 struct sk_buff **pskb,
84b67b27 6692 u32 *entry, u32 *budget,
92cd3a17 6693 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6694{
24f4efd4 6695 struct tg3 *tp = tnapi->tp;
f7ff1987 6696 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6697 dma_addr_t new_addr = 0;
432aa7ed 6698 int ret = 0;
1da177e4 6699
41588ba1
MC
6700 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6701 new_skb = skb_copy(skb, GFP_ATOMIC);
6702 else {
6703 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6704
6705 new_skb = skb_copy_expand(skb,
6706 skb_headroom(skb) + more_headroom,
6707 skb_tailroom(skb), GFP_ATOMIC);
6708 }
6709
1da177e4 6710 if (!new_skb) {
c58ec932
MC
6711 ret = -1;
6712 } else {
6713 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6714 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6715 PCI_DMA_TODEVICE);
6716 /* Make sure the mapping succeeded */
6717 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6718 dev_kfree_skb(new_skb);
c58ec932 6719 ret = -1;
c58ec932 6720 } else {
b9e45482
MC
6721 u32 save_entry = *entry;
6722
92cd3a17
MC
6723 base_flags |= TXD_FLAG_END;
6724
84b67b27
MC
6725 tnapi->tx_buffers[*entry].skb = new_skb;
6726 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6727 mapping, new_addr);
6728
84b67b27 6729 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6730 new_skb->len, base_flags,
6731 mss, vlan)) {
ba1142e4 6732 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6733 dev_kfree_skb(new_skb);
6734 ret = -1;
6735 }
f4188d8a 6736 }
1da177e4
LT
6737 }
6738
6739 dev_kfree_skb(skb);
f7ff1987 6740 *pskb = new_skb;
c58ec932 6741 return ret;
1da177e4
LT
6742}
6743
2ffcc981 6744static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6745
6746/* Use GSO to workaround a rare TSO bug that may be triggered when the
6747 * TSO header is greater than 80 bytes.
6748 */
6749static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6750{
6751 struct sk_buff *segs, *nskb;
f3f3f27e 6752 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6753
6754 /* Estimate the number of fragments in the worst case */
f3f3f27e 6755 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6756 netif_stop_queue(tp->dev);
f65aac16
MC
6757
6758 /* netif_tx_stop_queue() must be done before checking
6759 * checking tx index in tg3_tx_avail() below, because in
6760 * tg3_tx(), we update tx index before checking for
6761 * netif_tx_queue_stopped().
6762 */
6763 smp_mb();
f3f3f27e 6764 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6765 return NETDEV_TX_BUSY;
6766
6767 netif_wake_queue(tp->dev);
52c0fd83
MC
6768 }
6769
6770 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6771 if (IS_ERR(segs))
52c0fd83
MC
6772 goto tg3_tso_bug_end;
6773
6774 do {
6775 nskb = segs;
6776 segs = segs->next;
6777 nskb->next = NULL;
2ffcc981 6778 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6779 } while (segs);
6780
6781tg3_tso_bug_end:
6782 dev_kfree_skb(skb);
6783
6784 return NETDEV_TX_OK;
6785}
52c0fd83 6786
5a6f3074 6787/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6788 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6789 */
2ffcc981 6790static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6791{
6792 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6793 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6794 u32 budget;
432aa7ed 6795 int i = -1, would_hit_hwbug;
90079ce8 6796 dma_addr_t mapping;
24f4efd4
MC
6797 struct tg3_napi *tnapi;
6798 struct netdev_queue *txq;
432aa7ed 6799 unsigned int last;
f4188d8a 6800
24f4efd4
MC
6801 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6802 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6803 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6804 tnapi++;
1da177e4 6805
84b67b27
MC
6806 budget = tg3_tx_avail(tnapi);
6807
00b70504 6808 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6809 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6810 * interrupt. Furthermore, IRQ processing runs lockless so we have
6811 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6812 */
84b67b27 6813 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6814 if (!netif_tx_queue_stopped(txq)) {
6815 netif_tx_stop_queue(txq);
1f064a87
SH
6816
6817 /* This is a hard error, log it. */
5129c3a3
MC
6818 netdev_err(dev,
6819 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6820 }
1da177e4
LT
6821 return NETDEV_TX_BUSY;
6822 }
6823
f3f3f27e 6824 entry = tnapi->tx_prod;
1da177e4 6825 base_flags = 0;
84fa7933 6826 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6827 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6828
be98da6a
MC
6829 mss = skb_shinfo(skb)->gso_size;
6830 if (mss) {
eddc9ec5 6831 struct iphdr *iph;
34195c3d 6832 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6833
6834 if (skb_header_cloned(skb) &&
48855432
ED
6835 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6836 goto drop;
1da177e4 6837
34195c3d 6838 iph = ip_hdr(skb);
ab6a5bb6 6839 tcp_opt_len = tcp_optlen(skb);
1da177e4 6840
a5a11955 6841 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 6842
a5a11955 6843 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
6844 iph->check = 0;
6845 iph->tot_len = htons(mss + hdr_len);
6846 }
6847
52c0fd83 6848 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6849 tg3_flag(tp, TSO_BUG))
de6f31eb 6850 return tg3_tso_bug(tp, skb);
52c0fd83 6851
1da177e4
LT
6852 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6853 TXD_FLAG_CPU_POST_DMA);
6854
63c3a66f
JP
6855 if (tg3_flag(tp, HW_TSO_1) ||
6856 tg3_flag(tp, HW_TSO_2) ||
6857 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6858 tcp_hdr(skb)->check = 0;
1da177e4 6859 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6860 } else
6861 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6862 iph->daddr, 0,
6863 IPPROTO_TCP,
6864 0);
1da177e4 6865
63c3a66f 6866 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6867 mss |= (hdr_len & 0xc) << 12;
6868 if (hdr_len & 0x10)
6869 base_flags |= 0x00000010;
6870 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6871 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6872 mss |= hdr_len << 9;
63c3a66f 6873 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6874 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6875 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6876 int tsflags;
6877
eddc9ec5 6878 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6879 mss |= (tsflags << 11);
6880 }
6881 } else {
eddc9ec5 6882 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6883 int tsflags;
6884
eddc9ec5 6885 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6886 base_flags |= tsflags << 12;
6887 }
6888 }
6889 }
bf933c80 6890
93a700a9
MC
6891 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6892 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6893 base_flags |= TXD_FLAG_JMB_PKT;
6894
92cd3a17
MC
6895 if (vlan_tx_tag_present(skb)) {
6896 base_flags |= TXD_FLAG_VLAN;
6897 vlan = vlan_tx_tag_get(skb);
6898 }
1da177e4 6899
f4188d8a
AD
6900 len = skb_headlen(skb);
6901
6902 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6903 if (pci_dma_mapping_error(tp->pdev, mapping))
6904 goto drop;
6905
90079ce8 6906
f3f3f27e 6907 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6908 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6909
6910 would_hit_hwbug = 0;
6911
63c3a66f 6912 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6913 would_hit_hwbug = 1;
1da177e4 6914
84b67b27 6915 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6916 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6917 mss, vlan)) {
d1a3b737 6918 would_hit_hwbug = 1;
ba1142e4 6919 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6920 u32 tmp_mss = mss;
6921
6922 if (!tg3_flag(tp, HW_TSO_1) &&
6923 !tg3_flag(tp, HW_TSO_2) &&
6924 !tg3_flag(tp, HW_TSO_3))
6925 tmp_mss = 0;
6926
c5665a53
MC
6927 /* Now loop through additional data
6928 * fragments, and queue them.
6929 */
1da177e4
LT
6930 last = skb_shinfo(skb)->nr_frags - 1;
6931 for (i = 0; i <= last; i++) {
6932 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6933
9e903e08 6934 len = skb_frag_size(frag);
dc234d0b 6935 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6936 len, DMA_TO_DEVICE);
1da177e4 6937
f3f3f27e 6938 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6939 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6940 mapping);
5d6bcdfe 6941 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6942 goto dma_error;
1da177e4 6943
b9e45482
MC
6944 if (!budget ||
6945 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6946 len, base_flags |
6947 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6948 tmp_mss, vlan)) {
72f2afb8 6949 would_hit_hwbug = 1;
b9e45482
MC
6950 break;
6951 }
1da177e4
LT
6952 }
6953 }
6954
6955 if (would_hit_hwbug) {
0d681b27 6956 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6957
6958 /* If the workaround fails due to memory/mapping
6959 * failure, silently drop this packet.
6960 */
84b67b27
MC
6961 entry = tnapi->tx_prod;
6962 budget = tg3_tx_avail(tnapi);
f7ff1987 6963 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6964 base_flags, mss, vlan))
48855432 6965 goto drop_nofree;
1da177e4
LT
6966 }
6967
d515b450 6968 skb_tx_timestamp(skb);
298376d3 6969 netdev_sent_queue(tp->dev, skb->len);
d515b450 6970
1da177e4 6971 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6972 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6973
f3f3f27e
MC
6974 tnapi->tx_prod = entry;
6975 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6976 netif_tx_stop_queue(txq);
f65aac16
MC
6977
6978 /* netif_tx_stop_queue() must be done before checking
6979 * checking tx index in tg3_tx_avail() below, because in
6980 * tg3_tx(), we update tx index before checking for
6981 * netif_tx_queue_stopped().
6982 */
6983 smp_mb();
f3f3f27e 6984 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6985 netif_tx_wake_queue(txq);
51b91468 6986 }
1da177e4 6987
cdd0db05 6988 mmiowb();
1da177e4 6989 return NETDEV_TX_OK;
f4188d8a
AD
6990
6991dma_error:
ba1142e4 6992 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 6993 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
6994drop:
6995 dev_kfree_skb(skb);
6996drop_nofree:
6997 tp->tx_dropped++;
f4188d8a 6998 return NETDEV_TX_OK;
1da177e4
LT
6999}
7000
6e01b20b
MC
7001static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7002{
7003 if (enable) {
7004 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7005 MAC_MODE_PORT_MODE_MASK);
7006
7007 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7008
7009 if (!tg3_flag(tp, 5705_PLUS))
7010 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7011
7012 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7013 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7014 else
7015 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7016 } else {
7017 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7018
7019 if (tg3_flag(tp, 5705_PLUS) ||
7020 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
7021 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
7022 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7023 }
7024
7025 tw32(MAC_MODE, tp->mac_mode);
7026 udelay(40);
7027}
7028
941ec90f 7029static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7030{
941ec90f 7031 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7032
7033 tg3_phy_toggle_apd(tp, false);
7034 tg3_phy_toggle_automdix(tp, 0);
7035
941ec90f
MC
7036 if (extlpbk && tg3_phy_set_extloopbk(tp))
7037 return -EIO;
7038
7039 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7040 switch (speed) {
7041 case SPEED_10:
7042 break;
7043 case SPEED_100:
7044 bmcr |= BMCR_SPEED100;
7045 break;
7046 case SPEED_1000:
7047 default:
7048 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7049 speed = SPEED_100;
7050 bmcr |= BMCR_SPEED100;
7051 } else {
7052 speed = SPEED_1000;
7053 bmcr |= BMCR_SPEED1000;
7054 }
7055 }
7056
941ec90f
MC
7057 if (extlpbk) {
7058 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
7059 tg3_readphy(tp, MII_CTRL1000, &val);
7060 val |= CTL1000_AS_MASTER |
7061 CTL1000_ENABLE_MASTER;
7062 tg3_writephy(tp, MII_CTRL1000, val);
7063 } else {
7064 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
7065 MII_TG3_FET_PTEST_TRIM_2;
7066 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
7067 }
7068 } else
7069 bmcr |= BMCR_LOOPBACK;
7070
5e5a7f37
MC
7071 tg3_writephy(tp, MII_BMCR, bmcr);
7072
7073 /* The write needs to be flushed for the FETs */
7074 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7075 tg3_readphy(tp, MII_BMCR, &bmcr);
7076
7077 udelay(40);
7078
7079 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
7080 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 7081 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
7082 MII_TG3_FET_PTEST_FRC_TX_LINK |
7083 MII_TG3_FET_PTEST_FRC_TX_LOCK);
7084
7085 /* The write needs to be flushed for the AC131 */
7086 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
7087 }
7088
7089 /* Reset to prevent losing 1st rx packet intermittently */
7090 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
7091 tg3_flag(tp, 5780_CLASS)) {
7092 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7093 udelay(10);
7094 tw32_f(MAC_RX_MODE, tp->rx_mode);
7095 }
7096
7097 mac_mode = tp->mac_mode &
7098 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
7099 if (speed == SPEED_1000)
7100 mac_mode |= MAC_MODE_PORT_MODE_GMII;
7101 else
7102 mac_mode |= MAC_MODE_PORT_MODE_MII;
7103
7104 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
7105 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
7106
7107 if (masked_phy_id == TG3_PHY_ID_BCM5401)
7108 mac_mode &= ~MAC_MODE_LINK_POLARITY;
7109 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
7110 mac_mode |= MAC_MODE_LINK_POLARITY;
7111
7112 tg3_writephy(tp, MII_TG3_EXT_CTRL,
7113 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
7114 }
7115
7116 tw32(MAC_MODE, mac_mode);
7117 udelay(40);
941ec90f
MC
7118
7119 return 0;
5e5a7f37
MC
7120}
7121
c8f44aff 7122static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
7123{
7124 struct tg3 *tp = netdev_priv(dev);
7125
7126 if (features & NETIF_F_LOOPBACK) {
7127 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
7128 return;
7129
06c03c02 7130 spin_lock_bh(&tp->lock);
6e01b20b 7131 tg3_mac_loopback(tp, true);
06c03c02
MB
7132 netif_carrier_on(tp->dev);
7133 spin_unlock_bh(&tp->lock);
7134 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
7135 } else {
7136 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
7137 return;
7138
06c03c02 7139 spin_lock_bh(&tp->lock);
6e01b20b 7140 tg3_mac_loopback(tp, false);
06c03c02
MB
7141 /* Force link status check */
7142 tg3_setup_phy(tp, 1);
7143 spin_unlock_bh(&tp->lock);
7144 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
7145 }
7146}
7147
c8f44aff
MM
7148static netdev_features_t tg3_fix_features(struct net_device *dev,
7149 netdev_features_t features)
dc668910
MM
7150{
7151 struct tg3 *tp = netdev_priv(dev);
7152
63c3a66f 7153 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
7154 features &= ~NETIF_F_ALL_TSO;
7155
7156 return features;
7157}
7158
c8f44aff 7159static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7160{
c8f44aff 7161 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7162
7163 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7164 tg3_set_loopback(dev, features);
7165
7166 return 0;
7167}
7168
21f581a5
MC
7169static void tg3_rx_prodring_free(struct tg3 *tp,
7170 struct tg3_rx_prodring_set *tpr)
1da177e4 7171{
1da177e4
LT
7172 int i;
7173
8fea32b9 7174 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7175 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7176 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7177 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7178 tp->rx_pkt_map_sz);
7179
63c3a66f 7180 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7181 for (i = tpr->rx_jmb_cons_idx;
7182 i != tpr->rx_jmb_prod_idx;
2c49a44d 7183 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7184 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7185 TG3_RX_JMB_MAP_SZ);
7186 }
7187 }
7188
2b2cdb65 7189 return;
b196c7e4 7190 }
1da177e4 7191
2c49a44d 7192 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7193 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7194 tp->rx_pkt_map_sz);
1da177e4 7195
63c3a66f 7196 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7197 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7198 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7199 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7200 }
7201}
7202
c6cdf436 7203/* Initialize rx rings for packet processing.
1da177e4
LT
7204 *
7205 * The chip has been shut down and the driver detached from
7206 * the networking, so no interrupts or new tx packets will
7207 * end up in the driver. tp->{tx,}lock are held and thus
7208 * we may not sleep.
7209 */
21f581a5
MC
7210static int tg3_rx_prodring_alloc(struct tg3 *tp,
7211 struct tg3_rx_prodring_set *tpr)
1da177e4 7212{
287be12e 7213 u32 i, rx_pkt_dma_sz;
1da177e4 7214
b196c7e4
MC
7215 tpr->rx_std_cons_idx = 0;
7216 tpr->rx_std_prod_idx = 0;
7217 tpr->rx_jmb_cons_idx = 0;
7218 tpr->rx_jmb_prod_idx = 0;
7219
8fea32b9 7220 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7221 memset(&tpr->rx_std_buffers[0], 0,
7222 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7223 if (tpr->rx_jmb_buffers)
2b2cdb65 7224 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7225 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7226 goto done;
7227 }
7228
1da177e4 7229 /* Zero out all descriptors. */
2c49a44d 7230 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7231
287be12e 7232 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7233 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7234 tp->dev->mtu > ETH_DATA_LEN)
7235 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7236 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7237
1da177e4
LT
7238 /* Initialize invariants of the rings, we only set this
7239 * stuff once. This works because the card does not
7240 * write into the rx buffer posting rings.
7241 */
2c49a44d 7242 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7243 struct tg3_rx_buffer_desc *rxd;
7244
21f581a5 7245 rxd = &tpr->rx_std[i];
287be12e 7246 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7247 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7248 rxd->opaque = (RXD_OPAQUE_RING_STD |
7249 (i << RXD_OPAQUE_INDEX_SHIFT));
7250 }
7251
1da177e4
LT
7252 /* Now allocate fresh SKBs for each rx ring. */
7253 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7254 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7255 netdev_warn(tp->dev,
7256 "Using a smaller RX standard ring. Only "
7257 "%d out of %d buffers were allocated "
7258 "successfully\n", i, tp->rx_pending);
32d8c572 7259 if (i == 0)
cf7a7298 7260 goto initfail;
32d8c572 7261 tp->rx_pending = i;
1da177e4 7262 break;
32d8c572 7263 }
1da177e4
LT
7264 }
7265
63c3a66f 7266 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7267 goto done;
7268
2c49a44d 7269 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7270
63c3a66f 7271 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7272 goto done;
cf7a7298 7273
2c49a44d 7274 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7275 struct tg3_rx_buffer_desc *rxd;
7276
7277 rxd = &tpr->rx_jmb[i].std;
7278 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7279 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7280 RXD_FLAG_JUMBO;
7281 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7282 (i << RXD_OPAQUE_INDEX_SHIFT));
7283 }
7284
7285 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7286 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7287 netdev_warn(tp->dev,
7288 "Using a smaller RX jumbo ring. Only %d "
7289 "out of %d buffers were allocated "
7290 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7291 if (i == 0)
7292 goto initfail;
7293 tp->rx_jumbo_pending = i;
7294 break;
1da177e4
LT
7295 }
7296 }
cf7a7298
MC
7297
7298done:
32d8c572 7299 return 0;
cf7a7298
MC
7300
7301initfail:
21f581a5 7302 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7303 return -ENOMEM;
1da177e4
LT
7304}
7305
21f581a5
MC
7306static void tg3_rx_prodring_fini(struct tg3 *tp,
7307 struct tg3_rx_prodring_set *tpr)
1da177e4 7308{
21f581a5
MC
7309 kfree(tpr->rx_std_buffers);
7310 tpr->rx_std_buffers = NULL;
7311 kfree(tpr->rx_jmb_buffers);
7312 tpr->rx_jmb_buffers = NULL;
7313 if (tpr->rx_std) {
4bae65c8
MC
7314 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7315 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7316 tpr->rx_std = NULL;
1da177e4 7317 }
21f581a5 7318 if (tpr->rx_jmb) {
4bae65c8
MC
7319 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7320 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7321 tpr->rx_jmb = NULL;
1da177e4 7322 }
cf7a7298
MC
7323}
7324
21f581a5
MC
7325static int tg3_rx_prodring_init(struct tg3 *tp,
7326 struct tg3_rx_prodring_set *tpr)
cf7a7298 7327{
2c49a44d
MC
7328 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7329 GFP_KERNEL);
21f581a5 7330 if (!tpr->rx_std_buffers)
cf7a7298
MC
7331 return -ENOMEM;
7332
4bae65c8
MC
7333 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7334 TG3_RX_STD_RING_BYTES(tp),
7335 &tpr->rx_std_mapping,
7336 GFP_KERNEL);
21f581a5 7337 if (!tpr->rx_std)
cf7a7298
MC
7338 goto err_out;
7339
63c3a66f 7340 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7341 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7342 GFP_KERNEL);
7343 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7344 goto err_out;
7345
4bae65c8
MC
7346 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7347 TG3_RX_JMB_RING_BYTES(tp),
7348 &tpr->rx_jmb_mapping,
7349 GFP_KERNEL);
21f581a5 7350 if (!tpr->rx_jmb)
cf7a7298
MC
7351 goto err_out;
7352 }
7353
7354 return 0;
7355
7356err_out:
21f581a5 7357 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7358 return -ENOMEM;
7359}
7360
7361/* Free up pending packets in all rx/tx rings.
7362 *
7363 * The chip has been shut down and the driver detached from
7364 * the networking, so no interrupts or new tx packets will
7365 * end up in the driver. tp->{tx,}lock is not held and we are not
7366 * in an interrupt context and thus may sleep.
7367 */
7368static void tg3_free_rings(struct tg3 *tp)
7369{
f77a6a8e 7370 int i, j;
cf7a7298 7371
f77a6a8e
MC
7372 for (j = 0; j < tp->irq_cnt; j++) {
7373 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7374
8fea32b9 7375 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7376
0c1d0e2b
MC
7377 if (!tnapi->tx_buffers)
7378 continue;
7379
0d681b27
MC
7380 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7381 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7382
0d681b27 7383 if (!skb)
f77a6a8e 7384 continue;
cf7a7298 7385
ba1142e4
MC
7386 tg3_tx_skb_unmap(tnapi, i,
7387 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7388
7389 dev_kfree_skb_any(skb);
7390 }
2b2cdb65 7391 }
298376d3 7392 netdev_reset_queue(tp->dev);
cf7a7298
MC
7393}
7394
7395/* Initialize tx/rx rings for packet processing.
7396 *
7397 * The chip has been shut down and the driver detached from
7398 * the networking, so no interrupts or new tx packets will
7399 * end up in the driver. tp->{tx,}lock are held and thus
7400 * we may not sleep.
7401 */
7402static int tg3_init_rings(struct tg3 *tp)
7403{
f77a6a8e 7404 int i;
72334482 7405
cf7a7298
MC
7406 /* Free up all the SKBs. */
7407 tg3_free_rings(tp);
7408
f77a6a8e
MC
7409 for (i = 0; i < tp->irq_cnt; i++) {
7410 struct tg3_napi *tnapi = &tp->napi[i];
7411
7412 tnapi->last_tag = 0;
7413 tnapi->last_irq_tag = 0;
7414 tnapi->hw_status->status = 0;
7415 tnapi->hw_status->status_tag = 0;
7416 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7417
f77a6a8e
MC
7418 tnapi->tx_prod = 0;
7419 tnapi->tx_cons = 0;
0c1d0e2b
MC
7420 if (tnapi->tx_ring)
7421 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7422
7423 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7424 if (tnapi->rx_rcb)
7425 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7426
8fea32b9 7427 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7428 tg3_free_rings(tp);
2b2cdb65 7429 return -ENOMEM;
e4af1af9 7430 }
f77a6a8e 7431 }
72334482 7432
2b2cdb65 7433 return 0;
cf7a7298
MC
7434}
7435
7436/*
7437 * Must not be invoked with interrupt sources disabled and
7438 * the hardware shutdown down.
7439 */
7440static void tg3_free_consistent(struct tg3 *tp)
7441{
f77a6a8e 7442 int i;
898a56f8 7443
f77a6a8e
MC
7444 for (i = 0; i < tp->irq_cnt; i++) {
7445 struct tg3_napi *tnapi = &tp->napi[i];
7446
7447 if (tnapi->tx_ring) {
4bae65c8 7448 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7449 tnapi->tx_ring, tnapi->tx_desc_mapping);
7450 tnapi->tx_ring = NULL;
7451 }
7452
7453 kfree(tnapi->tx_buffers);
7454 tnapi->tx_buffers = NULL;
7455
7456 if (tnapi->rx_rcb) {
4bae65c8
MC
7457 dma_free_coherent(&tp->pdev->dev,
7458 TG3_RX_RCB_RING_BYTES(tp),
7459 tnapi->rx_rcb,
7460 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7461 tnapi->rx_rcb = NULL;
7462 }
7463
8fea32b9
MC
7464 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7465
f77a6a8e 7466 if (tnapi->hw_status) {
4bae65c8
MC
7467 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7468 tnapi->hw_status,
7469 tnapi->status_mapping);
f77a6a8e
MC
7470 tnapi->hw_status = NULL;
7471 }
1da177e4 7472 }
f77a6a8e 7473
1da177e4 7474 if (tp->hw_stats) {
4bae65c8
MC
7475 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7476 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7477 tp->hw_stats = NULL;
7478 }
7479}
7480
7481/*
7482 * Must not be invoked with interrupt sources disabled and
7483 * the hardware shutdown down. Can sleep.
7484 */
7485static int tg3_alloc_consistent(struct tg3 *tp)
7486{
f77a6a8e 7487 int i;
898a56f8 7488
4bae65c8
MC
7489 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7490 sizeof(struct tg3_hw_stats),
7491 &tp->stats_mapping,
7492 GFP_KERNEL);
f77a6a8e 7493 if (!tp->hw_stats)
1da177e4
LT
7494 goto err_out;
7495
f77a6a8e 7496 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7497
f77a6a8e
MC
7498 for (i = 0; i < tp->irq_cnt; i++) {
7499 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7500 struct tg3_hw_status *sblk;
1da177e4 7501
4bae65c8
MC
7502 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7503 TG3_HW_STATUS_SIZE,
7504 &tnapi->status_mapping,
7505 GFP_KERNEL);
f77a6a8e
MC
7506 if (!tnapi->hw_status)
7507 goto err_out;
898a56f8 7508
f77a6a8e 7509 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7510 sblk = tnapi->hw_status;
7511
8fea32b9
MC
7512 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7513 goto err_out;
7514
19cfaecc
MC
7515 /* If multivector TSS is enabled, vector 0 does not handle
7516 * tx interrupts. Don't allocate any resources for it.
7517 */
63c3a66f
JP
7518 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7519 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7520 tnapi->tx_buffers = kzalloc(
7521 sizeof(struct tg3_tx_ring_info) *
7522 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7523 if (!tnapi->tx_buffers)
7524 goto err_out;
7525
4bae65c8
MC
7526 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7527 TG3_TX_RING_BYTES,
7528 &tnapi->tx_desc_mapping,
7529 GFP_KERNEL);
19cfaecc
MC
7530 if (!tnapi->tx_ring)
7531 goto err_out;
7532 }
7533
8d9d7cfc
MC
7534 /*
7535 * When RSS is enabled, the status block format changes
7536 * slightly. The "rx_jumbo_consumer", "reserved",
7537 * and "rx_mini_consumer" members get mapped to the
7538 * other three rx return ring producer indexes.
7539 */
7540 switch (i) {
7541 default:
7542 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7543 break;
7544 case 2:
7545 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7546 break;
7547 case 3:
7548 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7549 break;
7550 case 4:
7551 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7552 break;
7553 }
72334482 7554
0c1d0e2b
MC
7555 /*
7556 * If multivector RSS is enabled, vector 0 does not handle
7557 * rx or tx interrupts. Don't allocate any resources for it.
7558 */
63c3a66f 7559 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7560 continue;
7561
4bae65c8
MC
7562 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7563 TG3_RX_RCB_RING_BYTES(tp),
7564 &tnapi->rx_rcb_mapping,
7565 GFP_KERNEL);
f77a6a8e
MC
7566 if (!tnapi->rx_rcb)
7567 goto err_out;
72334482 7568
f77a6a8e 7569 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7570 }
1da177e4
LT
7571
7572 return 0;
7573
7574err_out:
7575 tg3_free_consistent(tp);
7576 return -ENOMEM;
7577}
7578
7579#define MAX_WAIT_CNT 1000
7580
7581/* To stop a block, clear the enable bit and poll till it
7582 * clears. tp->lock is held.
7583 */
b3b7d6be 7584static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7585{
7586 unsigned int i;
7587 u32 val;
7588
63c3a66f 7589 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7590 switch (ofs) {
7591 case RCVLSC_MODE:
7592 case DMAC_MODE:
7593 case MBFREE_MODE:
7594 case BUFMGR_MODE:
7595 case MEMARB_MODE:
7596 /* We can't enable/disable these bits of the
7597 * 5705/5750, just say success.
7598 */
7599 return 0;
7600
7601 default:
7602 break;
855e1111 7603 }
1da177e4
LT
7604 }
7605
7606 val = tr32(ofs);
7607 val &= ~enable_bit;
7608 tw32_f(ofs, val);
7609
7610 for (i = 0; i < MAX_WAIT_CNT; i++) {
7611 udelay(100);
7612 val = tr32(ofs);
7613 if ((val & enable_bit) == 0)
7614 break;
7615 }
7616
b3b7d6be 7617 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7618 dev_err(&tp->pdev->dev,
7619 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7620 ofs, enable_bit);
1da177e4
LT
7621 return -ENODEV;
7622 }
7623
7624 return 0;
7625}
7626
7627/* tp->lock is held. */
b3b7d6be 7628static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7629{
7630 int i, err;
7631
7632 tg3_disable_ints(tp);
7633
7634 tp->rx_mode &= ~RX_MODE_ENABLE;
7635 tw32_f(MAC_RX_MODE, tp->rx_mode);
7636 udelay(10);
7637
b3b7d6be
DM
7638 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7639 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7640 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7641 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7642 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7643 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7644
7645 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7646 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7647 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7648 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7649 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7650 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7651 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7652
7653 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7654 tw32_f(MAC_MODE, tp->mac_mode);
7655 udelay(40);
7656
7657 tp->tx_mode &= ~TX_MODE_ENABLE;
7658 tw32_f(MAC_TX_MODE, tp->tx_mode);
7659
7660 for (i = 0; i < MAX_WAIT_CNT; i++) {
7661 udelay(100);
7662 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7663 break;
7664 }
7665 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7666 dev_err(&tp->pdev->dev,
7667 "%s timed out, TX_MODE_ENABLE will not clear "
7668 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7669 err |= -ENODEV;
1da177e4
LT
7670 }
7671
e6de8ad1 7672 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7673 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7674 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7675
7676 tw32(FTQ_RESET, 0xffffffff);
7677 tw32(FTQ_RESET, 0x00000000);
7678
b3b7d6be
DM
7679 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7680 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7681
f77a6a8e
MC
7682 for (i = 0; i < tp->irq_cnt; i++) {
7683 struct tg3_napi *tnapi = &tp->napi[i];
7684 if (tnapi->hw_status)
7685 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7686 }
1da177e4 7687
1da177e4
LT
7688 return err;
7689}
7690
ee6a99b5
MC
7691/* Save PCI command register before chip reset */
7692static void tg3_save_pci_state(struct tg3 *tp)
7693{
8a6eac90 7694 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7695}
7696
7697/* Restore PCI state after chip reset */
7698static void tg3_restore_pci_state(struct tg3 *tp)
7699{
7700 u32 val;
7701
7702 /* Re-enable indirect register accesses. */
7703 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7704 tp->misc_host_ctrl);
7705
7706 /* Set MAX PCI retry to zero. */
7707 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7708 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7709 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7710 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7711 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7712 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7713 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7714 PCISTATE_ALLOW_APE_SHMEM_WR |
7715 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7716 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7717
8a6eac90 7718 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7719
2c55a3d0
MC
7720 if (!tg3_flag(tp, PCI_EXPRESS)) {
7721 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7722 tp->pci_cacheline_sz);
7723 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7724 tp->pci_lat_timer);
114342f2 7725 }
5f5c51e3 7726
ee6a99b5 7727 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7728 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7729 u16 pcix_cmd;
7730
7731 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7732 &pcix_cmd);
7733 pcix_cmd &= ~PCI_X_CMD_ERO;
7734 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7735 pcix_cmd);
7736 }
ee6a99b5 7737
63c3a66f 7738 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7739
7740 /* Chip reset on 5780 will reset MSI enable bit,
7741 * so need to restore it.
7742 */
63c3a66f 7743 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7744 u16 ctrl;
7745
7746 pci_read_config_word(tp->pdev,
7747 tp->msi_cap + PCI_MSI_FLAGS,
7748 &ctrl);
7749 pci_write_config_word(tp->pdev,
7750 tp->msi_cap + PCI_MSI_FLAGS,
7751 ctrl | PCI_MSI_FLAGS_ENABLE);
7752 val = tr32(MSGINT_MODE);
7753 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7754 }
7755 }
7756}
7757
1da177e4
LT
7758/* tp->lock is held. */
7759static int tg3_chip_reset(struct tg3 *tp)
7760{
7761 u32 val;
1ee582d8 7762 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7763 int i, err;
1da177e4 7764
f49639e6
DM
7765 tg3_nvram_lock(tp);
7766
77b483f1
MC
7767 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7768
f49639e6
DM
7769 /* No matching tg3_nvram_unlock() after this because
7770 * chip reset below will undo the nvram lock.
7771 */
7772 tp->nvram_lock_cnt = 0;
1da177e4 7773
ee6a99b5
MC
7774 /* GRC_MISC_CFG core clock reset will clear the memory
7775 * enable bit in PCI register 4 and the MSI enable bit
7776 * on some chips, so we save relevant registers here.
7777 */
7778 tg3_save_pci_state(tp);
7779
d9ab5ad1 7780 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7781 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7782 tw32(GRC_FASTBOOT_PC, 0);
7783
1da177e4
LT
7784 /*
7785 * We must avoid the readl() that normally takes place.
7786 * It locks machines, causes machine checks, and other
7787 * fun things. So, temporarily disable the 5701
7788 * hardware workaround, while we do the reset.
7789 */
1ee582d8
MC
7790 write_op = tp->write32;
7791 if (write_op == tg3_write_flush_reg32)
7792 tp->write32 = tg3_write32;
1da177e4 7793
d18edcb2
MC
7794 /* Prevent the irq handler from reading or writing PCI registers
7795 * during chip reset when the memory enable bit in the PCI command
7796 * register may be cleared. The chip does not generate interrupt
7797 * at this time, but the irq handler may still be called due to irq
7798 * sharing or irqpoll.
7799 */
63c3a66f 7800 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7801 for (i = 0; i < tp->irq_cnt; i++) {
7802 struct tg3_napi *tnapi = &tp->napi[i];
7803 if (tnapi->hw_status) {
7804 tnapi->hw_status->status = 0;
7805 tnapi->hw_status->status_tag = 0;
7806 }
7807 tnapi->last_tag = 0;
7808 tnapi->last_irq_tag = 0;
b8fa2f3a 7809 }
d18edcb2 7810 smp_mb();
4f125f42
MC
7811
7812 for (i = 0; i < tp->irq_cnt; i++)
7813 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7814
255ca311
MC
7815 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7816 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7817 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7818 }
7819
1da177e4
LT
7820 /* do the reset */
7821 val = GRC_MISC_CFG_CORECLK_RESET;
7822
63c3a66f 7823 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7824 /* Force PCIe 1.0a mode */
7825 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7826 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7827 tr32(TG3_PCIE_PHY_TSTCTL) ==
7828 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7829 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7830
1da177e4
LT
7831 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7832 tw32(GRC_MISC_CFG, (1 << 29));
7833 val |= (1 << 29);
7834 }
7835 }
7836
b5d3772c
MC
7837 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7838 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7839 tw32(GRC_VCPU_EXT_CTRL,
7840 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7841 }
7842
f37500d3 7843 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7844 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7845 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7846
1da177e4
LT
7847 tw32(GRC_MISC_CFG, val);
7848
1ee582d8
MC
7849 /* restore 5701 hardware bug workaround write method */
7850 tp->write32 = write_op;
1da177e4
LT
7851
7852 /* Unfortunately, we have to delay before the PCI read back.
7853 * Some 575X chips even will not respond to a PCI cfg access
7854 * when the reset command is given to the chip.
7855 *
7856 * How do these hardware designers expect things to work
7857 * properly if the PCI write is posted for a long period
7858 * of time? It is always necessary to have some method by
7859 * which a register read back can occur to push the write
7860 * out which does the reset.
7861 *
7862 * For most tg3 variants the trick below was working.
7863 * Ho hum...
7864 */
7865 udelay(120);
7866
7867 /* Flush PCI posted writes. The normal MMIO registers
7868 * are inaccessible at this time so this is the only
7869 * way to make this reliably (actually, this is no longer
7870 * the case, see above). I tried to use indirect
7871 * register read/write but this upset some 5701 variants.
7872 */
7873 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7874
7875 udelay(120);
7876
708ebb3a 7877 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7878 u16 val16;
7879
1da177e4
LT
7880 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7881 int i;
7882 u32 cfg_val;
7883
7884 /* Wait for link training to complete. */
7885 for (i = 0; i < 5000; i++)
7886 udelay(100);
7887
7888 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7889 pci_write_config_dword(tp->pdev, 0xc4,
7890 cfg_val | (1 << 15));
7891 }
5e7dfd0f 7892
e7126997
MC
7893 /* Clear the "no snoop" and "relaxed ordering" bits. */
7894 pci_read_config_word(tp->pdev,
708ebb3a 7895 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7896 &val16);
7897 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7898 PCI_EXP_DEVCTL_NOSNOOP_EN);
7899 /*
7900 * Older PCIe devices only support the 128 byte
7901 * MPS setting. Enforce the restriction.
5e7dfd0f 7902 */
63c3a66f 7903 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7904 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7905 pci_write_config_word(tp->pdev,
708ebb3a 7906 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7907 val16);
5e7dfd0f 7908
5e7dfd0f
MC
7909 /* Clear error status */
7910 pci_write_config_word(tp->pdev,
708ebb3a 7911 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7912 PCI_EXP_DEVSTA_CED |
7913 PCI_EXP_DEVSTA_NFED |
7914 PCI_EXP_DEVSTA_FED |
7915 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7916 }
7917
ee6a99b5 7918 tg3_restore_pci_state(tp);
1da177e4 7919
63c3a66f
JP
7920 tg3_flag_clear(tp, CHIP_RESETTING);
7921 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7922
ee6a99b5 7923 val = 0;
63c3a66f 7924 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7925 val = tr32(MEMARB_MODE);
ee6a99b5 7926 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7927
7928 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7929 tg3_stop_fw(tp);
7930 tw32(0x5000, 0x400);
7931 }
7932
7933 tw32(GRC_MODE, tp->grc_mode);
7934
7935 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7936 val = tr32(0xc4);
1da177e4
LT
7937
7938 tw32(0xc4, val | (1 << 15));
7939 }
7940
7941 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7942 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7943 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7944 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7945 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7946 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7947 }
7948
f07e9af3 7949 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7950 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7951 val = tp->mac_mode;
f07e9af3 7952 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7953 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7954 val = tp->mac_mode;
1da177e4 7955 } else
d2394e6b
MC
7956 val = 0;
7957
7958 tw32_f(MAC_MODE, val);
1da177e4
LT
7959 udelay(40);
7960
77b483f1
MC
7961 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7962
7a6f4369
MC
7963 err = tg3_poll_fw(tp);
7964 if (err)
7965 return err;
1da177e4 7966
0a9140cf
MC
7967 tg3_mdio_start(tp);
7968
63c3a66f 7969 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7970 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7971 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7972 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7973 val = tr32(0x7c00);
1da177e4
LT
7974
7975 tw32(0x7c00, val | (1 << 25));
7976 }
7977
d78b59f5
MC
7978 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7979 val = tr32(TG3_CPMU_CLCK_ORIDE);
7980 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7981 }
7982
1da177e4 7983 /* Reprobe ASF enable state. */
63c3a66f
JP
7984 tg3_flag_clear(tp, ENABLE_ASF);
7985 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7986 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7987 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7988 u32 nic_cfg;
7989
7990 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7991 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7992 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7993 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7994 if (tg3_flag(tp, 5750_PLUS))
7995 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7996 }
7997 }
7998
7999 return 0;
8000}
8001
92feeabf
MC
8002static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
8003 struct rtnl_link_stats64 *);
8004static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *,
8005 struct tg3_ethtool_stats *);
8006
1da177e4 8007/* tp->lock is held. */
944d980e 8008static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
8009{
8010 int err;
8011
8012 tg3_stop_fw(tp);
8013
944d980e 8014 tg3_write_sig_pre_reset(tp, kind);
1da177e4 8015
b3b7d6be 8016 tg3_abort_hw(tp, silent);
1da177e4
LT
8017 err = tg3_chip_reset(tp);
8018
daba2a63
MC
8019 __tg3_set_mac_addr(tp, 0);
8020
944d980e
MC
8021 tg3_write_sig_legacy(tp, kind);
8022 tg3_write_sig_post_reset(tp, kind);
1da177e4 8023
92feeabf
MC
8024 if (tp->hw_stats) {
8025 /* Save the stats across chip resets... */
8026 tg3_get_stats64(tp->dev, &tp->net_stats_prev),
8027 tg3_get_estats(tp, &tp->estats_prev);
8028
8029 /* And make sure the next sample is new data */
8030 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
8031 }
8032
1da177e4
LT
8033 if (err)
8034 return err;
8035
8036 return 0;
8037}
8038
1da177e4
LT
8039static int tg3_set_mac_addr(struct net_device *dev, void *p)
8040{
8041 struct tg3 *tp = netdev_priv(dev);
8042 struct sockaddr *addr = p;
986e0aeb 8043 int err = 0, skip_mac_1 = 0;
1da177e4 8044
f9804ddb
MC
8045 if (!is_valid_ether_addr(addr->sa_data))
8046 return -EINVAL;
8047
1da177e4
LT
8048 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
8049
e75f7c90
MC
8050 if (!netif_running(dev))
8051 return 0;
8052
63c3a66f 8053 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 8054 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 8055
986e0aeb
MC
8056 addr0_high = tr32(MAC_ADDR_0_HIGH);
8057 addr0_low = tr32(MAC_ADDR_0_LOW);
8058 addr1_high = tr32(MAC_ADDR_1_HIGH);
8059 addr1_low = tr32(MAC_ADDR_1_LOW);
8060
8061 /* Skip MAC addr 1 if ASF is using it. */
8062 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
8063 !(addr1_high == 0 && addr1_low == 0))
8064 skip_mac_1 = 1;
58712ef9 8065 }
986e0aeb
MC
8066 spin_lock_bh(&tp->lock);
8067 __tg3_set_mac_addr(tp, skip_mac_1);
8068 spin_unlock_bh(&tp->lock);
1da177e4 8069
b9ec6c1b 8070 return err;
1da177e4
LT
8071}
8072
8073/* tp->lock is held. */
8074static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
8075 dma_addr_t mapping, u32 maxlen_flags,
8076 u32 nic_addr)
8077{
8078 tg3_write_mem(tp,
8079 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
8080 ((u64) mapping >> 32));
8081 tg3_write_mem(tp,
8082 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
8083 ((u64) mapping & 0xffffffff));
8084 tg3_write_mem(tp,
8085 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
8086 maxlen_flags);
8087
63c3a66f 8088 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8089 tg3_write_mem(tp,
8090 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
8091 nic_addr);
8092}
8093
d244c892 8094static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 8095{
b6080e12
MC
8096 int i;
8097
63c3a66f 8098 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
8099 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
8100 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
8101 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
8102 } else {
8103 tw32(HOSTCC_TXCOL_TICKS, 0);
8104 tw32(HOSTCC_TXMAX_FRAMES, 0);
8105 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 8106 }
b6080e12 8107
63c3a66f 8108 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8109 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8110 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8111 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8112 } else {
b6080e12
MC
8113 tw32(HOSTCC_RXCOL_TICKS, 0);
8114 tw32(HOSTCC_RXMAX_FRAMES, 0);
8115 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8116 }
b6080e12 8117
63c3a66f 8118 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8119 u32 val = ec->stats_block_coalesce_usecs;
8120
b6080e12
MC
8121 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8122 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8123
15f9850d
DM
8124 if (!netif_carrier_ok(tp->dev))
8125 val = 0;
8126
8127 tw32(HOSTCC_STAT_COAL_TICKS, val);
8128 }
b6080e12
MC
8129
8130 for (i = 0; i < tp->irq_cnt - 1; i++) {
8131 u32 reg;
8132
8133 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8134 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8135 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8136 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8137 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8138 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8139
63c3a66f 8140 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8141 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8142 tw32(reg, ec->tx_coalesce_usecs);
8143 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8144 tw32(reg, ec->tx_max_coalesced_frames);
8145 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8146 tw32(reg, ec->tx_max_coalesced_frames_irq);
8147 }
b6080e12
MC
8148 }
8149
8150 for (; i < tp->irq_max - 1; i++) {
8151 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8152 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8153 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8154
63c3a66f 8155 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8156 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8157 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8158 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8159 }
b6080e12 8160 }
15f9850d 8161}
1da177e4 8162
2d31ecaf
MC
8163/* tp->lock is held. */
8164static void tg3_rings_reset(struct tg3 *tp)
8165{
8166 int i;
f77a6a8e 8167 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8168 struct tg3_napi *tnapi = &tp->napi[0];
8169
8170 /* Disable all transmit rings but the first. */
63c3a66f 8171 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8172 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8173 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8174 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
55086ad9 8175 else if (tg3_flag(tp, 57765_CLASS))
b703df6f 8176 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8177 else
8178 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8179
8180 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8181 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8182 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8183 BDINFO_FLAGS_DISABLED);
8184
8185
8186 /* Disable all receive return rings but the first. */
63c3a66f 8187 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8188 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8189 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8190 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f 8191 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
55086ad9 8192 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
8193 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8194 else
8195 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8196
8197 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8198 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8199 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8200 BDINFO_FLAGS_DISABLED);
8201
8202 /* Disable interrupts */
8203 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8204 tp->napi[0].chk_msi_cnt = 0;
8205 tp->napi[0].last_rx_cons = 0;
8206 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8207
8208 /* Zero mailbox registers. */
63c3a66f 8209 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8210 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8211 tp->napi[i].tx_prod = 0;
8212 tp->napi[i].tx_cons = 0;
63c3a66f 8213 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8214 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8215 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8216 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8217 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8218 tp->napi[i].last_rx_cons = 0;
8219 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8220 }
63c3a66f 8221 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8222 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8223 } else {
8224 tp->napi[0].tx_prod = 0;
8225 tp->napi[0].tx_cons = 0;
8226 tw32_mailbox(tp->napi[0].prodmbox, 0);
8227 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8228 }
2d31ecaf
MC
8229
8230 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8231 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8232 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8233 for (i = 0; i < 16; i++)
8234 tw32_tx_mbox(mbox + i * 8, 0);
8235 }
8236
8237 txrcb = NIC_SRAM_SEND_RCB;
8238 rxrcb = NIC_SRAM_RCV_RET_RCB;
8239
8240 /* Clear status block in ram. */
8241 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8242
8243 /* Set status block DMA address */
8244 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8245 ((u64) tnapi->status_mapping >> 32));
8246 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8247 ((u64) tnapi->status_mapping & 0xffffffff));
8248
f77a6a8e
MC
8249 if (tnapi->tx_ring) {
8250 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8251 (TG3_TX_RING_SIZE <<
8252 BDINFO_FLAGS_MAXLEN_SHIFT),
8253 NIC_SRAM_TX_BUFFER_DESC);
8254 txrcb += TG3_BDINFO_SIZE;
8255 }
8256
8257 if (tnapi->rx_rcb) {
8258 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8259 (tp->rx_ret_ring_mask + 1) <<
8260 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8261 rxrcb += TG3_BDINFO_SIZE;
8262 }
8263
8264 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8265
f77a6a8e
MC
8266 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8267 u64 mapping = (u64)tnapi->status_mapping;
8268 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8269 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8270
8271 /* Clear status block in ram. */
8272 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8273
19cfaecc
MC
8274 if (tnapi->tx_ring) {
8275 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8276 (TG3_TX_RING_SIZE <<
8277 BDINFO_FLAGS_MAXLEN_SHIFT),
8278 NIC_SRAM_TX_BUFFER_DESC);
8279 txrcb += TG3_BDINFO_SIZE;
8280 }
f77a6a8e
MC
8281
8282 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8283 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8284 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8285
8286 stblk += 8;
f77a6a8e
MC
8287 rxrcb += TG3_BDINFO_SIZE;
8288 }
2d31ecaf
MC
8289}
8290
eb07a940
MC
8291static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8292{
8293 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8294
63c3a66f
JP
8295 if (!tg3_flag(tp, 5750_PLUS) ||
8296 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8298 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8299 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8300 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8301 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8302 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8303 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8304 else
8305 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8306
8307 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8308 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8309
8310 val = min(nic_rep_thresh, host_rep_thresh);
8311 tw32(RCVBDI_STD_THRESH, val);
8312
63c3a66f 8313 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8314 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8315
63c3a66f 8316 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8317 return;
8318
513aa6ea 8319 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8320
8321 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8322
8323 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8324 tw32(RCVBDI_JUMBO_THRESH, val);
8325
63c3a66f 8326 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8327 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8328}
8329
ccd5ba9d
MC
8330static inline u32 calc_crc(unsigned char *buf, int len)
8331{
8332 u32 reg;
8333 u32 tmp;
8334 int j, k;
8335
8336 reg = 0xffffffff;
8337
8338 for (j = 0; j < len; j++) {
8339 reg ^= buf[j];
8340
8341 for (k = 0; k < 8; k++) {
8342 tmp = reg & 0x01;
8343
8344 reg >>= 1;
8345
8346 if (tmp)
8347 reg ^= 0xedb88320;
8348 }
8349 }
8350
8351 return ~reg;
8352}
8353
8354static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
8355{
8356 /* accept or reject all multicast frames */
8357 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
8358 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
8359 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
8360 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
8361}
8362
8363static void __tg3_set_rx_mode(struct net_device *dev)
8364{
8365 struct tg3 *tp = netdev_priv(dev);
8366 u32 rx_mode;
8367
8368 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
8369 RX_MODE_KEEP_VLAN_TAG);
8370
8371#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
8372 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
8373 * flag clear.
8374 */
8375 if (!tg3_flag(tp, ENABLE_ASF))
8376 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8377#endif
8378
8379 if (dev->flags & IFF_PROMISC) {
8380 /* Promiscuous mode. */
8381 rx_mode |= RX_MODE_PROMISC;
8382 } else if (dev->flags & IFF_ALLMULTI) {
8383 /* Accept all multicast. */
8384 tg3_set_multi(tp, 1);
8385 } else if (netdev_mc_empty(dev)) {
8386 /* Reject all multicast. */
8387 tg3_set_multi(tp, 0);
8388 } else {
8389 /* Accept one or more multicast(s). */
8390 struct netdev_hw_addr *ha;
8391 u32 mc_filter[4] = { 0, };
8392 u32 regidx;
8393 u32 bit;
8394 u32 crc;
8395
8396 netdev_for_each_mc_addr(ha, dev) {
8397 crc = calc_crc(ha->addr, ETH_ALEN);
8398 bit = ~crc & 0x7f;
8399 regidx = (bit & 0x60) >> 5;
8400 bit &= 0x1f;
8401 mc_filter[regidx] |= (1 << bit);
8402 }
8403
8404 tw32(MAC_HASH_REG_0, mc_filter[0]);
8405 tw32(MAC_HASH_REG_1, mc_filter[1]);
8406 tw32(MAC_HASH_REG_2, mc_filter[2]);
8407 tw32(MAC_HASH_REG_3, mc_filter[3]);
8408 }
8409
8410 if (rx_mode != tp->rx_mode) {
8411 tp->rx_mode = rx_mode;
8412 tw32_f(MAC_RX_MODE, rx_mode);
8413 udelay(10);
8414 }
8415}
8416
90415477
MC
8417static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
8418{
8419 int i;
8420
8421 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
8422 tp->rss_ind_tbl[i] =
8423 ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
8424}
8425
8426static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8427{
8428 int i;
8429
8430 if (!tg3_flag(tp, SUPPORT_MSIX))
8431 return;
8432
90415477 8433 if (tp->irq_cnt <= 2) {
bcebcc46 8434 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
8435 return;
8436 }
8437
8438 /* Validate table against current IRQ count */
8439 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8440 if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
8441 break;
8442 }
8443
8444 if (i != TG3_RSS_INDIR_TBL_SIZE)
8445 tg3_rss_init_dflt_indir_tbl(tp);
bcebcc46
MC
8446}
8447
90415477 8448static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8449{
8450 int i = 0;
8451 u32 reg = MAC_RSS_INDIR_TBL_0;
8452
8453 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8454 u32 val = tp->rss_ind_tbl[i];
8455 i++;
8456 for (; i % 8; i++) {
8457 val <<= 4;
8458 val |= tp->rss_ind_tbl[i];
8459 }
8460 tw32(reg, val);
8461 reg += 4;
8462 }
8463}
8464
1da177e4 8465/* tp->lock is held. */
8e7a22e3 8466static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8467{
8468 u32 val, rdmac_mode;
8469 int i, err, limit;
8fea32b9 8470 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8471
8472 tg3_disable_ints(tp);
8473
8474 tg3_stop_fw(tp);
8475
8476 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8477
63c3a66f 8478 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8479 tg3_abort_hw(tp, 1);
1da177e4 8480
699c0193
MC
8481 /* Enable MAC control of LPI */
8482 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8483 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8484 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8485 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8486
8487 tw32_f(TG3_CPMU_EEE_CTRL,
8488 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8489
a386b901
MC
8490 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8491 TG3_CPMU_EEEMD_LPI_IN_TX |
8492 TG3_CPMU_EEEMD_LPI_IN_RX |
8493 TG3_CPMU_EEEMD_EEE_ENABLE;
8494
8495 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8496 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8497
63c3a66f 8498 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8499 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8500
8501 tw32_f(TG3_CPMU_EEE_MODE, val);
8502
8503 tw32_f(TG3_CPMU_EEE_DBTMR1,
8504 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8505 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8506
8507 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8508 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8509 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8510 }
8511
603f1173 8512 if (reset_phy)
d4d2c558
MC
8513 tg3_phy_reset(tp);
8514
1da177e4
LT
8515 err = tg3_chip_reset(tp);
8516 if (err)
8517 return err;
8518
8519 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8520
bcb37f6c 8521 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8522 val = tr32(TG3_CPMU_CTRL);
8523 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8524 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8525
8526 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8527 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8528 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8529 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8530
8531 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8532 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8533 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8534 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8535
8536 val = tr32(TG3_CPMU_HST_ACC);
8537 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8538 val |= CPMU_HST_ACC_MACCLK_6_25;
8539 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8540 }
8541
33466d93
MC
8542 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8543 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8544 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8545 PCIE_PWR_MGMT_L1_THRESH_4MS;
8546 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8547
8548 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8549 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8550
8551 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8552
f40386c8
MC
8553 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8554 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8555 }
8556
63c3a66f 8557 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8558 u32 grc_mode = tr32(GRC_MODE);
8559
8560 /* Access the lower 1K of PL PCIE block registers. */
8561 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8562 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8563
8564 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8565 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8566 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8567
8568 tw32(GRC_MODE, grc_mode);
8569 }
8570
55086ad9 8571 if (tg3_flag(tp, 57765_CLASS)) {
5093eedc
MC
8572 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8573 u32 grc_mode = tr32(GRC_MODE);
cea46462 8574
5093eedc
MC
8575 /* Access the lower 1K of PL PCIE block registers. */
8576 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8577 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8578
5093eedc
MC
8579 val = tr32(TG3_PCIE_TLDLPL_PORT +
8580 TG3_PCIE_PL_LO_PHYCTL5);
8581 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8582 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8583
5093eedc
MC
8584 tw32(GRC_MODE, grc_mode);
8585 }
a977dbe8 8586
1ff30a59
MC
8587 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8588 u32 grc_mode = tr32(GRC_MODE);
8589
8590 /* Access the lower 1K of DL PCIE block registers. */
8591 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8592 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8593
8594 val = tr32(TG3_PCIE_TLDLPL_PORT +
8595 TG3_PCIE_DL_LO_FTSMAX);
8596 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8597 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8598 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8599
8600 tw32(GRC_MODE, grc_mode);
8601 }
8602
a977dbe8
MC
8603 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8604 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8605 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8606 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8607 }
8608
1da177e4
LT
8609 /* This works around an issue with Athlon chipsets on
8610 * B3 tigon3 silicon. This bit has no effect on any
8611 * other revision. But do not set this on PCI Express
795d01c5 8612 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8613 */
63c3a66f
JP
8614 if (!tg3_flag(tp, CPMU_PRESENT)) {
8615 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8616 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8617 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8618 }
1da177e4
LT
8619
8620 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8621 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8622 val = tr32(TG3PCI_PCISTATE);
8623 val |= PCISTATE_RETRY_SAME_DMA;
8624 tw32(TG3PCI_PCISTATE, val);
8625 }
8626
63c3a66f 8627 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8628 /* Allow reads and writes to the
8629 * APE register and memory space.
8630 */
8631 val = tr32(TG3PCI_PCISTATE);
8632 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8633 PCISTATE_ALLOW_APE_SHMEM_WR |
8634 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8635 tw32(TG3PCI_PCISTATE, val);
8636 }
8637
1da177e4
LT
8638 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8639 /* Enable some hw fixes. */
8640 val = tr32(TG3PCI_MSI_DATA);
8641 val |= (1 << 26) | (1 << 28) | (1 << 29);
8642 tw32(TG3PCI_MSI_DATA, val);
8643 }
8644
8645 /* Descriptor ring init may make accesses to the
8646 * NIC SRAM area to setup the TX descriptors, so we
8647 * can only do this after the hardware has been
8648 * successfully reset.
8649 */
32d8c572
MC
8650 err = tg3_init_rings(tp);
8651 if (err)
8652 return err;
1da177e4 8653
63c3a66f 8654 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8655 val = tr32(TG3PCI_DMA_RW_CTRL) &
8656 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8657 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8658 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 8659 if (!tg3_flag(tp, 57765_CLASS) &&
0aebff48
MC
8660 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8661 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8662 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8663 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8664 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8665 /* This value is determined during the probe time DMA
8666 * engine test, tg3_test_dma.
8667 */
8668 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8669 }
1da177e4
LT
8670
8671 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8672 GRC_MODE_4X_NIC_SEND_RINGS |
8673 GRC_MODE_NO_TX_PHDR_CSUM |
8674 GRC_MODE_NO_RX_PHDR_CSUM);
8675 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8676
8677 /* Pseudo-header checksum is done by hardware logic and not
8678 * the offload processers, so make the chip do the pseudo-
8679 * header checksums on receive. For transmit it is more
8680 * convenient to do the pseudo-header checksum in software
8681 * as Linux does that on transmit for us in all cases.
8682 */
8683 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8684
8685 tw32(GRC_MODE,
8686 tp->grc_mode |
8687 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8688
8689 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8690 val = tr32(GRC_MISC_CFG);
8691 val &= ~0xff;
8692 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8693 tw32(GRC_MISC_CFG, val);
8694
8695 /* Initialize MBUF/DESC pool. */
63c3a66f 8696 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8697 /* Do nothing. */
8698 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8699 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8700 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8701 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8702 else
8703 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8704 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8705 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8706 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8707 int fw_len;
8708
077f849d 8709 fw_len = tp->fw_len;
1da177e4
LT
8710 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8711 tw32(BUFMGR_MB_POOL_ADDR,
8712 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8713 tw32(BUFMGR_MB_POOL_SIZE,
8714 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8715 }
1da177e4 8716
0f893dc6 8717 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8718 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8719 tp->bufmgr_config.mbuf_read_dma_low_water);
8720 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8721 tp->bufmgr_config.mbuf_mac_rx_low_water);
8722 tw32(BUFMGR_MB_HIGH_WATER,
8723 tp->bufmgr_config.mbuf_high_water);
8724 } else {
8725 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8726 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8727 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8728 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8729 tw32(BUFMGR_MB_HIGH_WATER,
8730 tp->bufmgr_config.mbuf_high_water_jumbo);
8731 }
8732 tw32(BUFMGR_DMA_LOW_WATER,
8733 tp->bufmgr_config.dma_low_water);
8734 tw32(BUFMGR_DMA_HIGH_WATER,
8735 tp->bufmgr_config.dma_high_water);
8736
d309a46e
MC
8737 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8738 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8739 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8740 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8741 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8742 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8743 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8744 tw32(BUFMGR_MODE, val);
1da177e4
LT
8745 for (i = 0; i < 2000; i++) {
8746 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8747 break;
8748 udelay(10);
8749 }
8750 if (i >= 2000) {
05dbe005 8751 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8752 return -ENODEV;
8753 }
8754
eb07a940
MC
8755 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8756 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8757
eb07a940 8758 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8759
8760 /* Initialize TG3_BDINFO's at:
8761 * RCVDBDI_STD_BD: standard eth size rx ring
8762 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8763 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8764 *
8765 * like so:
8766 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8767 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8768 * ring attribute flags
8769 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8770 *
8771 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8772 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8773 *
8774 * The size of each ring is fixed in the firmware, but the location is
8775 * configurable.
8776 */
8777 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8778 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8779 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8780 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8781 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8782 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8783 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8784
fdb72b38 8785 /* Disable the mini ring */
63c3a66f 8786 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8787 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8788 BDINFO_FLAGS_DISABLED);
8789
fdb72b38
MC
8790 /* Program the jumbo buffer descriptor ring control
8791 * blocks on those devices that have them.
8792 */
a0512944 8793 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8794 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8795
63c3a66f 8796 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8797 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8798 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8799 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8800 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8801 val = TG3_RX_JMB_RING_SIZE(tp) <<
8802 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8803 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8804 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8805 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
55086ad9 8806 tg3_flag(tp, 57765_CLASS))
87668d35
MC
8807 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8808 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8809 } else {
8810 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8811 BDINFO_FLAGS_DISABLED);
8812 }
8813
63c3a66f 8814 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8815 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8816 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8817 val |= (TG3_RX_STD_DMA_SZ << 2);
8818 } else
04380d40 8819 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8820 } else
de9f5230 8821 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8822
8823 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8824
411da640 8825 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8826 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8827
63c3a66f
JP
8828 tpr->rx_jmb_prod_idx =
8829 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8830 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8831
2d31ecaf
MC
8832 tg3_rings_reset(tp);
8833
1da177e4 8834 /* Initialize MAC address and backoff seed. */
986e0aeb 8835 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8836
8837 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8838 tw32(MAC_RX_MTU_SIZE,
8839 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8840
8841 /* The slot time is changed by tg3_setup_phy if we
8842 * run at gigabit with half duplex.
8843 */
f2096f94
MC
8844 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8845 (6 << TX_LENGTHS_IPG_SHIFT) |
8846 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8847
8848 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8849 val |= tr32(MAC_TX_LENGTHS) &
8850 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8851 TX_LENGTHS_CNT_DWN_VAL_MSK);
8852
8853 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8854
8855 /* Receive rules. */
8856 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8857 tw32(RCVLPC_CONFIG, 0x0181);
8858
8859 /* Calculate RDMAC_MODE setting early, we need it to determine
8860 * the RCVLPC_STATE_ENABLE mask.
8861 */
8862 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8863 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8864 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8865 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8866 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8867
deabaac8 8868 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8869 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8870
57e6983c 8871 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8872 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8873 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8874 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8875 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8876 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8877
c5908939
MC
8878 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8879 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8880 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8881 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8882 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8883 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8884 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8885 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8886 }
8887 }
8888
63c3a66f 8889 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8890 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8891
63c3a66f
JP
8892 if (tg3_flag(tp, HW_TSO_1) ||
8893 tg3_flag(tp, HW_TSO_2) ||
8894 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8895 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8896
108a6c16 8897 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8898 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8899 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8900 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8901
f2096f94
MC
8902 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8903 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8904
41a8a7ee
MC
8905 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8906 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8907 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8908 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8909 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8910 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8911 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8912 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8913 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8914 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8915 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8916 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8917 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8918 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8919 }
41a8a7ee
MC
8920 tw32(TG3_RDMA_RSRVCTRL_REG,
8921 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8922 }
8923
d78b59f5
MC
8924 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8925 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8926 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8927 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8928 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8929 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8930 }
8931
1da177e4 8932 /* Receive/send statistics. */
63c3a66f 8933 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8934 val = tr32(RCVLPC_STATS_ENABLE);
8935 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8936 tw32(RCVLPC_STATS_ENABLE, val);
8937 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8938 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8939 val = tr32(RCVLPC_STATS_ENABLE);
8940 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8941 tw32(RCVLPC_STATS_ENABLE, val);
8942 } else {
8943 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8944 }
8945 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8946 tw32(SNDDATAI_STATSENAB, 0xffffff);
8947 tw32(SNDDATAI_STATSCTRL,
8948 (SNDDATAI_SCTRL_ENABLE |
8949 SNDDATAI_SCTRL_FASTUPD));
8950
8951 /* Setup host coalescing engine. */
8952 tw32(HOSTCC_MODE, 0);
8953 for (i = 0; i < 2000; i++) {
8954 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8955 break;
8956 udelay(10);
8957 }
8958
d244c892 8959 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8960
63c3a66f 8961 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8962 /* Status/statistics block address. See tg3_timer,
8963 * the tg3_periodic_fetch_stats call there, and
8964 * tg3_get_stats to see how this works for 5705/5750 chips.
8965 */
1da177e4
LT
8966 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8967 ((u64) tp->stats_mapping >> 32));
8968 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8969 ((u64) tp->stats_mapping & 0xffffffff));
8970 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8971
1da177e4 8972 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8973
8974 /* Clear statistics and status block memory areas */
8975 for (i = NIC_SRAM_STATS_BLK;
8976 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8977 i += sizeof(u32)) {
8978 tg3_write_mem(tp, i, 0);
8979 udelay(40);
8980 }
1da177e4
LT
8981 }
8982
8983 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8984
8985 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8986 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8987 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8988 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8989
f07e9af3
MC
8990 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8991 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8992 /* reset to prevent losing 1st rx packet intermittently */
8993 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8994 udelay(10);
8995 }
8996
3bda1258 8997 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8998 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8999 MAC_MODE_FHDE_ENABLE;
9000 if (tg3_flag(tp, ENABLE_APE))
9001 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 9002 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 9003 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
9004 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
9005 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
9006 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
9007 udelay(40);
9008
314fba34 9009 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 9010 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
9011 * register to preserve the GPIO settings for LOMs. The GPIOs,
9012 * whether used as inputs or outputs, are set by boot code after
9013 * reset.
9014 */
63c3a66f 9015 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
9016 u32 gpio_mask;
9017
9d26e213
MC
9018 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
9019 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
9020 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
9021
9022 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
9023 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
9024 GRC_LCLCTRL_GPIO_OUTPUT3;
9025
af36e6b6
MC
9026 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
9027 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
9028
aaf84465 9029 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
9030 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
9031
9032 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 9033 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
9034 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
9035 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 9036 }
1da177e4
LT
9037 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9038 udelay(100);
9039
c3b5003b 9040 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 9041 val = tr32(MSGINT_MODE);
c3b5003b
MC
9042 val |= MSGINT_MODE_ENABLE;
9043 if (tp->irq_cnt > 1)
9044 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9045 if (!tg3_flag(tp, 1SHOT_MSI))
9046 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
9047 tw32(MSGINT_MODE, val);
9048 }
9049
63c3a66f 9050 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9051 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
9052 udelay(40);
9053 }
9054
9055 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
9056 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
9057 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
9058 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
9059 WDMAC_MODE_LNGREAD_ENAB);
9060
c5908939
MC
9061 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
9062 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 9063 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
9064 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
9065 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
9066 /* nothing */
9067 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9068 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9069 val |= WDMAC_MODE_RX_ACCEL;
9070 }
9071 }
9072
d9ab5ad1 9073 /* Enable host coalescing bug fix */
63c3a66f 9074 if (tg3_flag(tp, 5755_PLUS))
f51f3562 9075 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 9076
788a035e
MC
9077 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
9078 val |= WDMAC_MODE_BURST_ALL_DATA;
9079
1da177e4
LT
9080 tw32_f(WDMAC_MODE, val);
9081 udelay(40);
9082
63c3a66f 9083 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
9084 u16 pcix_cmd;
9085
9086 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9087 &pcix_cmd);
1da177e4 9088 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
9089 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
9090 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9091 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
9092 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
9093 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9094 }
9974a356
MC
9095 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9096 pcix_cmd);
1da177e4
LT
9097 }
9098
9099 tw32_f(RDMAC_MODE, rdmac_mode);
9100 udelay(40);
9101
9102 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 9103 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 9104 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
9105
9106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
9107 tw32(SNDDATAC_MODE,
9108 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
9109 else
9110 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
9111
1da177e4
LT
9112 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
9113 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 9114 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 9115 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
9116 val |= RCVDBDI_MODE_LRG_RING_SZ;
9117 tw32(RCVDBDI_MODE, val);
1da177e4 9118 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
9119 if (tg3_flag(tp, HW_TSO_1) ||
9120 tg3_flag(tp, HW_TSO_2) ||
9121 tg3_flag(tp, HW_TSO_3))
1da177e4 9122 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 9123 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 9124 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
9125 val |= SNDBDI_MODE_MULTI_TXQ_EN;
9126 tw32(SNDBDI_MODE, val);
1da177e4
LT
9127 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
9128
9129 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9130 err = tg3_load_5701_a0_firmware_fix(tp);
9131 if (err)
9132 return err;
9133 }
9134
63c3a66f 9135 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9136 err = tg3_load_tso_firmware(tp);
9137 if (err)
9138 return err;
9139 }
1da177e4
LT
9140
9141 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 9142
63c3a66f 9143 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
9144 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
9145 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
9146
9147 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
9148 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
9149 tp->tx_mode &= ~val;
9150 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
9151 }
9152
1da177e4
LT
9153 tw32_f(MAC_TX_MODE, tp->tx_mode);
9154 udelay(100);
9155
63c3a66f 9156 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 9157 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
9158
9159 /* Setup the "secret" hash key. */
9160 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
9161 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
9162 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
9163 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
9164 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
9165 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
9166 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
9167 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
9168 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
9169 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
9170 }
9171
1da177e4 9172 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 9173 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
9174 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
9175
63c3a66f 9176 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
9177 tp->rx_mode |= RX_MODE_RSS_ENABLE |
9178 RX_MODE_RSS_ITBL_HASH_BITS_7 |
9179 RX_MODE_RSS_IPV6_HASH_EN |
9180 RX_MODE_RSS_TCP_IPV6_HASH_EN |
9181 RX_MODE_RSS_IPV4_HASH_EN |
9182 RX_MODE_RSS_TCP_IPV4_HASH_EN;
9183
1da177e4
LT
9184 tw32_f(MAC_RX_MODE, tp->rx_mode);
9185 udelay(10);
9186
1da177e4
LT
9187 tw32(MAC_LED_CTRL, tp->led_ctrl);
9188
9189 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 9190 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
9191 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9192 udelay(10);
9193 }
9194 tw32_f(MAC_RX_MODE, tp->rx_mode);
9195 udelay(10);
9196
f07e9af3 9197 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 9198 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 9199 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
9200 /* Set drive transmission level to 1.2V */
9201 /* only if the signal pre-emphasis bit is not set */
9202 val = tr32(MAC_SERDES_CFG);
9203 val &= 0xfffff000;
9204 val |= 0x880;
9205 tw32(MAC_SERDES_CFG, val);
9206 }
9207 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
9208 tw32(MAC_SERDES_CFG, 0x616000);
9209 }
9210
9211 /* Prevent chip from dropping frames when flow control
9212 * is enabled.
9213 */
55086ad9 9214 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
9215 val = 1;
9216 else
9217 val = 2;
9218 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
9219
9220 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 9221 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9222 /* Use hardware link auto-negotiation */
63c3a66f 9223 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9224 }
9225
f07e9af3 9226 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9227 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9228 u32 tmp;
9229
9230 tmp = tr32(SERDES_RX_CTRL);
9231 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9232 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9233 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9234 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9235 }
9236
63c3a66f 9237 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 9238 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 9239 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 9240
dd477003
MC
9241 err = tg3_setup_phy(tp, 0);
9242 if (err)
9243 return err;
1da177e4 9244
f07e9af3
MC
9245 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9246 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9247 u32 tmp;
9248
9249 /* Clear CRC stats. */
9250 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9251 tg3_writephy(tp, MII_TG3_TEST1,
9252 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9253 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9254 }
1da177e4
LT
9255 }
9256 }
9257
9258 __tg3_set_rx_mode(tp->dev);
9259
9260 /* Initialize receive rules. */
9261 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9262 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9263 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9264 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9265
63c3a66f 9266 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9267 limit = 8;
9268 else
9269 limit = 16;
63c3a66f 9270 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9271 limit -= 4;
9272 switch (limit) {
9273 case 16:
9274 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9275 case 15:
9276 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9277 case 14:
9278 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9279 case 13:
9280 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9281 case 12:
9282 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9283 case 11:
9284 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9285 case 10:
9286 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9287 case 9:
9288 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9289 case 8:
9290 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9291 case 7:
9292 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9293 case 6:
9294 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9295 case 5:
9296 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9297 case 4:
9298 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9299 case 3:
9300 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9301 case 2:
9302 case 1:
9303
9304 default:
9305 break;
855e1111 9306 }
1da177e4 9307
63c3a66f 9308 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9309 /* Write our heartbeat update interval to APE. */
9310 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9311 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9312
1da177e4
LT
9313 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9314
1da177e4
LT
9315 return 0;
9316}
9317
9318/* Called at device open time to get the chip ready for
9319 * packet processing. Invoked with tp->lock held.
9320 */
8e7a22e3 9321static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9322{
1da177e4
LT
9323 tg3_switch_clocks(tp);
9324
9325 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9326
2f751b67 9327 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9328}
9329
ebf3312e
MC
9330/* Restart hardware after configuration changes, self-test, etc.
9331 * Invoked with tp->lock held.
9332 */
9333static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
9334 __releases(tp->lock)
9335 __acquires(tp->lock)
9336{
9337 int err;
9338
9339 err = tg3_init_hw(tp, reset_phy);
9340 if (err) {
9341 netdev_err(tp->dev,
9342 "Failed to re-initialize device, aborting\n");
9343 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9344 tg3_full_unlock(tp);
9345 del_timer_sync(&tp->timer);
9346 tp->irq_sync = 0;
9347 tg3_napi_enable(tp);
9348 dev_close(tp->dev);
9349 tg3_full_lock(tp, 0);
9350 }
9351 return err;
9352}
9353
9a21fb8f
MC
9354static void tg3_reset_task(struct work_struct *work)
9355{
9356 struct tg3 *tp = container_of(work, struct tg3, reset_task);
9357 int err;
9358
9359 tg3_full_lock(tp, 0);
9360
9361 if (!netif_running(tp->dev)) {
9362 tg3_flag_clear(tp, RESET_TASK_PENDING);
9363 tg3_full_unlock(tp);
9364 return;
9365 }
9366
9367 tg3_full_unlock(tp);
9368
9369 tg3_phy_stop(tp);
9370
9371 tg3_netif_stop(tp);
9372
9373 tg3_full_lock(tp, 1);
9374
9375 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
9376 tp->write32_tx_mbox = tg3_write32_tx_mbox;
9377 tp->write32_rx_mbox = tg3_write_flush_reg32;
9378 tg3_flag_set(tp, MBOX_WRITE_REORDER);
9379 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
9380 }
9381
9382 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
9383 err = tg3_init_hw(tp, 1);
9384 if (err)
9385 goto out;
9386
9387 tg3_netif_start(tp);
9388
9389out:
9390 tg3_full_unlock(tp);
9391
9392 if (!err)
9393 tg3_phy_start(tp);
9394
9395 tg3_flag_clear(tp, RESET_TASK_PENDING);
9396}
9397
1da177e4
LT
9398#define TG3_STAT_ADD32(PSTAT, REG) \
9399do { u32 __val = tr32(REG); \
9400 (PSTAT)->low += __val; \
9401 if ((PSTAT)->low < __val) \
9402 (PSTAT)->high += 1; \
9403} while (0)
9404
9405static void tg3_periodic_fetch_stats(struct tg3 *tp)
9406{
9407 struct tg3_hw_stats *sp = tp->hw_stats;
9408
9409 if (!netif_carrier_ok(tp->dev))
9410 return;
9411
9412 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9413 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9414 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9415 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9416 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9417 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9418 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9419 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9420 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9421 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9422 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9423 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9424 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9425
9426 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9427 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9428 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9429 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9430 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9431 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9432 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9433 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9434 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9435 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9436 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9437 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9438 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9439 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9440
9441 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9442 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9443 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9444 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9445 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9446 } else {
9447 u32 val = tr32(HOSTCC_FLOW_ATTN);
9448 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9449 if (val) {
9450 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9451 sp->rx_discards.low += val;
9452 if (sp->rx_discards.low < val)
9453 sp->rx_discards.high += 1;
9454 }
9455 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9456 }
463d305b 9457 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9458}
9459
0e6cf6a9
MC
9460static void tg3_chk_missed_msi(struct tg3 *tp)
9461{
9462 u32 i;
9463
9464 for (i = 0; i < tp->irq_cnt; i++) {
9465 struct tg3_napi *tnapi = &tp->napi[i];
9466
9467 if (tg3_has_work(tnapi)) {
9468 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9469 tnapi->last_tx_cons == tnapi->tx_cons) {
9470 if (tnapi->chk_msi_cnt < 1) {
9471 tnapi->chk_msi_cnt++;
9472 return;
9473 }
7f230735 9474 tg3_msi(0, tnapi);
0e6cf6a9
MC
9475 }
9476 }
9477 tnapi->chk_msi_cnt = 0;
9478 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9479 tnapi->last_tx_cons = tnapi->tx_cons;
9480 }
9481}
9482
1da177e4
LT
9483static void tg3_timer(unsigned long __opaque)
9484{
9485 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9486
5b190624 9487 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9488 goto restart_timer;
9489
f47c11ee 9490 spin_lock(&tp->lock);
1da177e4 9491
0e6cf6a9 9492 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
55086ad9 9493 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
9494 tg3_chk_missed_msi(tp);
9495
63c3a66f 9496 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9497 /* All of this garbage is because when using non-tagged
9498 * IRQ status the mailbox/status_block protocol the chip
9499 * uses with the cpu is race prone.
9500 */
898a56f8 9501 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9502 tw32(GRC_LOCAL_CTRL,
9503 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9504 } else {
9505 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9506 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9507 }
1da177e4 9508
fac9b83e 9509 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9510 spin_unlock(&tp->lock);
db219973 9511 tg3_reset_task_schedule(tp);
5b190624 9512 goto restart_timer;
fac9b83e 9513 }
1da177e4
LT
9514 }
9515
1da177e4
LT
9516 /* This part only runs once per second. */
9517 if (!--tp->timer_counter) {
63c3a66f 9518 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9519 tg3_periodic_fetch_stats(tp);
9520
b0c5943f
MC
9521 if (tp->setlpicnt && !--tp->setlpicnt)
9522 tg3_phy_eee_enable(tp);
52b02d04 9523
63c3a66f 9524 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9525 u32 mac_stat;
9526 int phy_event;
9527
9528 mac_stat = tr32(MAC_STATUS);
9529
9530 phy_event = 0;
f07e9af3 9531 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9532 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9533 phy_event = 1;
9534 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9535 phy_event = 1;
9536
9537 if (phy_event)
9538 tg3_setup_phy(tp, 0);
63c3a66f 9539 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9540 u32 mac_stat = tr32(MAC_STATUS);
9541 int need_setup = 0;
9542
9543 if (netif_carrier_ok(tp->dev) &&
9544 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9545 need_setup = 1;
9546 }
be98da6a 9547 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9548 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9549 MAC_STATUS_SIGNAL_DET))) {
9550 need_setup = 1;
9551 }
9552 if (need_setup) {
3d3ebe74
MC
9553 if (!tp->serdes_counter) {
9554 tw32_f(MAC_MODE,
9555 (tp->mac_mode &
9556 ~MAC_MODE_PORT_MODE_MASK));
9557 udelay(40);
9558 tw32_f(MAC_MODE, tp->mac_mode);
9559 udelay(40);
9560 }
1da177e4
LT
9561 tg3_setup_phy(tp, 0);
9562 }
f07e9af3 9563 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9564 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9565 tg3_serdes_parallel_detect(tp);
57d8b880 9566 }
1da177e4
LT
9567
9568 tp->timer_counter = tp->timer_multiplier;
9569 }
9570
130b8e4d
MC
9571 /* Heartbeat is only sent once every 2 seconds.
9572 *
9573 * The heartbeat is to tell the ASF firmware that the host
9574 * driver is still alive. In the event that the OS crashes,
9575 * ASF needs to reset the hardware to free up the FIFO space
9576 * that may be filled with rx packets destined for the host.
9577 * If the FIFO is full, ASF will no longer function properly.
9578 *
9579 * Unintended resets have been reported on real time kernels
9580 * where the timer doesn't run on time. Netpoll will also have
9581 * same problem.
9582 *
9583 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9584 * to check the ring condition when the heartbeat is expiring
9585 * before doing the reset. This will prevent most unintended
9586 * resets.
9587 */
1da177e4 9588 if (!--tp->asf_counter) {
63c3a66f 9589 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9590 tg3_wait_for_event_ack(tp);
9591
bbadf503 9592 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9593 FWCMD_NICDRV_ALIVE3);
bbadf503 9594 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9595 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9596 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9597
9598 tg3_generate_fw_event(tp);
1da177e4
LT
9599 }
9600 tp->asf_counter = tp->asf_multiplier;
9601 }
9602
f47c11ee 9603 spin_unlock(&tp->lock);
1da177e4 9604
f475f163 9605restart_timer:
1da177e4
LT
9606 tp->timer.expires = jiffies + tp->timer_offset;
9607 add_timer(&tp->timer);
9608}
9609
4f125f42 9610static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9611{
7d12e780 9612 irq_handler_t fn;
fcfa0a32 9613 unsigned long flags;
4f125f42
MC
9614 char *name;
9615 struct tg3_napi *tnapi = &tp->napi[irq_num];
9616
9617 if (tp->irq_cnt == 1)
9618 name = tp->dev->name;
9619 else {
9620 name = &tnapi->irq_lbl[0];
9621 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9622 name[IFNAMSIZ-1] = 0;
9623 }
fcfa0a32 9624
63c3a66f 9625 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9626 fn = tg3_msi;
63c3a66f 9627 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9628 fn = tg3_msi_1shot;
ab392d2d 9629 flags = 0;
fcfa0a32
MC
9630 } else {
9631 fn = tg3_interrupt;
63c3a66f 9632 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9633 fn = tg3_interrupt_tagged;
ab392d2d 9634 flags = IRQF_SHARED;
fcfa0a32 9635 }
4f125f42
MC
9636
9637 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9638}
9639
7938109f
MC
9640static int tg3_test_interrupt(struct tg3 *tp)
9641{
09943a18 9642 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9643 struct net_device *dev = tp->dev;
b16250e3 9644 int err, i, intr_ok = 0;
f6eb9b1f 9645 u32 val;
7938109f 9646
d4bc3927
MC
9647 if (!netif_running(dev))
9648 return -ENODEV;
9649
7938109f
MC
9650 tg3_disable_ints(tp);
9651
4f125f42 9652 free_irq(tnapi->irq_vec, tnapi);
7938109f 9653
f6eb9b1f
MC
9654 /*
9655 * Turn off MSI one shot mode. Otherwise this test has no
9656 * observable way to know whether the interrupt was delivered.
9657 */
3aa1cdf8 9658 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9659 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9660 tw32(MSGINT_MODE, val);
9661 }
9662
4f125f42 9663 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 9664 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
9665 if (err)
9666 return err;
9667
898a56f8 9668 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9669 tg3_enable_ints(tp);
9670
9671 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9672 tnapi->coal_now);
7938109f
MC
9673
9674 for (i = 0; i < 5; i++) {
b16250e3
MC
9675 u32 int_mbox, misc_host_ctrl;
9676
898a56f8 9677 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9678 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9679
9680 if ((int_mbox != 0) ||
9681 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9682 intr_ok = 1;
7938109f 9683 break;
b16250e3
MC
9684 }
9685
3aa1cdf8
MC
9686 if (tg3_flag(tp, 57765_PLUS) &&
9687 tnapi->hw_status->status_tag != tnapi->last_tag)
9688 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9689
7938109f
MC
9690 msleep(10);
9691 }
9692
9693 tg3_disable_ints(tp);
9694
4f125f42 9695 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9696
4f125f42 9697 err = tg3_request_irq(tp, 0);
7938109f
MC
9698
9699 if (err)
9700 return err;
9701
f6eb9b1f
MC
9702 if (intr_ok) {
9703 /* Reenable MSI one shot mode. */
5b39de91 9704 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9705 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9706 tw32(MSGINT_MODE, val);
9707 }
7938109f 9708 return 0;
f6eb9b1f 9709 }
7938109f
MC
9710
9711 return -EIO;
9712}
9713
9714/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9715 * successfully restored
9716 */
9717static int tg3_test_msi(struct tg3 *tp)
9718{
7938109f
MC
9719 int err;
9720 u16 pci_cmd;
9721
63c3a66f 9722 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9723 return 0;
9724
9725 /* Turn off SERR reporting in case MSI terminates with Master
9726 * Abort.
9727 */
9728 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9729 pci_write_config_word(tp->pdev, PCI_COMMAND,
9730 pci_cmd & ~PCI_COMMAND_SERR);
9731
9732 err = tg3_test_interrupt(tp);
9733
9734 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9735
9736 if (!err)
9737 return 0;
9738
9739 /* other failures */
9740 if (err != -EIO)
9741 return err;
9742
9743 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9744 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9745 "to INTx mode. Please report this failure to the PCI "
9746 "maintainer and include system chipset information\n");
7938109f 9747
4f125f42 9748 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9749
7938109f
MC
9750 pci_disable_msi(tp->pdev);
9751
63c3a66f 9752 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9753 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9754
4f125f42 9755 err = tg3_request_irq(tp, 0);
7938109f
MC
9756 if (err)
9757 return err;
9758
9759 /* Need to reset the chip because the MSI cycle may have terminated
9760 * with Master Abort.
9761 */
f47c11ee 9762 tg3_full_lock(tp, 1);
7938109f 9763
944d980e 9764 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9765 err = tg3_init_hw(tp, 1);
7938109f 9766
f47c11ee 9767 tg3_full_unlock(tp);
7938109f
MC
9768
9769 if (err)
4f125f42 9770 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9771
9772 return err;
9773}
9774
9e9fd12d
MC
9775static int tg3_request_firmware(struct tg3 *tp)
9776{
9777 const __be32 *fw_data;
9778
9779 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9780 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9781 tp->fw_needed);
9e9fd12d
MC
9782 return -ENOENT;
9783 }
9784
9785 fw_data = (void *)tp->fw->data;
9786
9787 /* Firmware blob starts with version numbers, followed by
9788 * start address and _full_ length including BSS sections
9789 * (which must be longer than the actual data, of course
9790 */
9791
9792 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9793 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9794 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9795 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9796 release_firmware(tp->fw);
9797 tp->fw = NULL;
9798 return -EINVAL;
9799 }
9800
9801 /* We no longer need firmware; we have it. */
9802 tp->fw_needed = NULL;
9803 return 0;
9804}
9805
679563f4
MC
9806static bool tg3_enable_msix(struct tg3 *tp)
9807{
c3b5003b 9808 int i, rc;
679563f4
MC
9809 struct msix_entry msix_ent[tp->irq_max];
9810
c3b5003b
MC
9811 tp->irq_cnt = num_online_cpus();
9812 if (tp->irq_cnt > 1) {
9813 /* We want as many rx rings enabled as there are cpus.
9814 * In multiqueue MSI-X mode, the first MSI-X vector
9815 * only deals with link interrupts, etc, so we add
9816 * one to the number of vectors we are requesting.
9817 */
9818 tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
9819 }
679563f4
MC
9820
9821 for (i = 0; i < tp->irq_max; i++) {
9822 msix_ent[i].entry = i;
9823 msix_ent[i].vector = 0;
9824 }
9825
9826 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9827 if (rc < 0) {
9828 return false;
9829 } else if (rc != 0) {
679563f4
MC
9830 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9831 return false;
05dbe005
JP
9832 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9833 tp->irq_cnt, rc);
679563f4
MC
9834 tp->irq_cnt = rc;
9835 }
9836
9837 for (i = 0; i < tp->irq_max; i++)
9838 tp->napi[i].irq_vec = msix_ent[i].vector;
9839
2ddaad39
BH
9840 netif_set_real_num_tx_queues(tp->dev, 1);
9841 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9842 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9843 pci_disable_msix(tp->pdev);
9844 return false;
9845 }
b92b9040
MC
9846
9847 if (tp->irq_cnt > 1) {
63c3a66f 9848 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9849
9850 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9851 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9852 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9853 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9854 }
9855 }
2430b031 9856
679563f4
MC
9857 return true;
9858}
9859
07b0173c
MC
9860static void tg3_ints_init(struct tg3 *tp)
9861{
63c3a66f
JP
9862 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9863 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9864 /* All MSI supporting chips should support tagged
9865 * status. Assert that this is the case.
9866 */
5129c3a3
MC
9867 netdev_warn(tp->dev,
9868 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9869 goto defcfg;
07b0173c 9870 }
4f125f42 9871
63c3a66f
JP
9872 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9873 tg3_flag_set(tp, USING_MSIX);
9874 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9875 tg3_flag_set(tp, USING_MSI);
679563f4 9876
63c3a66f 9877 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9878 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9879 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9880 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9881 if (!tg3_flag(tp, 1SHOT_MSI))
9882 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9883 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9884 }
9885defcfg:
63c3a66f 9886 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9887 tp->irq_cnt = 1;
9888 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9889 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9890 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9891 }
07b0173c
MC
9892}
9893
9894static void tg3_ints_fini(struct tg3 *tp)
9895{
63c3a66f 9896 if (tg3_flag(tp, USING_MSIX))
679563f4 9897 pci_disable_msix(tp->pdev);
63c3a66f 9898 else if (tg3_flag(tp, USING_MSI))
679563f4 9899 pci_disable_msi(tp->pdev);
63c3a66f
JP
9900 tg3_flag_clear(tp, USING_MSI);
9901 tg3_flag_clear(tp, USING_MSIX);
9902 tg3_flag_clear(tp, ENABLE_RSS);
9903 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9904}
9905
1da177e4
LT
9906static int tg3_open(struct net_device *dev)
9907{
9908 struct tg3 *tp = netdev_priv(dev);
4f125f42 9909 int i, err;
1da177e4 9910
9e9fd12d
MC
9911 if (tp->fw_needed) {
9912 err = tg3_request_firmware(tp);
9913 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9914 if (err)
9915 return err;
9916 } else if (err) {
05dbe005 9917 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9918 tg3_flag_clear(tp, TSO_CAPABLE);
9919 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9920 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9921 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9922 }
9923 }
9924
c49a1561
MC
9925 netif_carrier_off(tp->dev);
9926
c866b7ea 9927 err = tg3_power_up(tp);
2f751b67 9928 if (err)
bc1c7567 9929 return err;
2f751b67
MC
9930
9931 tg3_full_lock(tp, 0);
bc1c7567 9932
1da177e4 9933 tg3_disable_ints(tp);
63c3a66f 9934 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9935
f47c11ee 9936 tg3_full_unlock(tp);
1da177e4 9937
679563f4
MC
9938 /*
9939 * Setup interrupts first so we know how
9940 * many NAPI resources to allocate
9941 */
9942 tg3_ints_init(tp);
9943
90415477 9944 tg3_rss_check_indir_tbl(tp);
bcebcc46 9945
1da177e4
LT
9946 /* The placement of this call is tied
9947 * to the setup and use of Host TX descriptors.
9948 */
9949 err = tg3_alloc_consistent(tp);
9950 if (err)
679563f4 9951 goto err_out1;
88b06bc2 9952
66cfd1bd
MC
9953 tg3_napi_init(tp);
9954
fed97810 9955 tg3_napi_enable(tp);
1da177e4 9956
4f125f42
MC
9957 for (i = 0; i < tp->irq_cnt; i++) {
9958 struct tg3_napi *tnapi = &tp->napi[i];
9959 err = tg3_request_irq(tp, i);
9960 if (err) {
5bc09186
MC
9961 for (i--; i >= 0; i--) {
9962 tnapi = &tp->napi[i];
4f125f42 9963 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
9964 }
9965 goto err_out2;
4f125f42
MC
9966 }
9967 }
1da177e4 9968
f47c11ee 9969 tg3_full_lock(tp, 0);
1da177e4 9970
8e7a22e3 9971 err = tg3_init_hw(tp, 1);
1da177e4 9972 if (err) {
944d980e 9973 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9974 tg3_free_rings(tp);
9975 } else {
0e6cf6a9 9976 if (tg3_flag(tp, TAGGED_STATUS) &&
55086ad9
MC
9977 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9978 !tg3_flag(tp, 57765_CLASS))
fac9b83e
DM
9979 tp->timer_offset = HZ;
9980 else
9981 tp->timer_offset = HZ / 10;
9982
9983 BUG_ON(tp->timer_offset > HZ);
9984 tp->timer_counter = tp->timer_multiplier =
9985 (HZ / tp->timer_offset);
9986 tp->asf_counter = tp->asf_multiplier =
28fbef78 9987 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9988
9989 init_timer(&tp->timer);
9990 tp->timer.expires = jiffies + tp->timer_offset;
9991 tp->timer.data = (unsigned long) tp;
9992 tp->timer.function = tg3_timer;
1da177e4
LT
9993 }
9994
f47c11ee 9995 tg3_full_unlock(tp);
1da177e4 9996
07b0173c 9997 if (err)
679563f4 9998 goto err_out3;
1da177e4 9999
63c3a66f 10000 if (tg3_flag(tp, USING_MSI)) {
7938109f 10001 err = tg3_test_msi(tp);
fac9b83e 10002
7938109f 10003 if (err) {
f47c11ee 10004 tg3_full_lock(tp, 0);
944d980e 10005 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 10006 tg3_free_rings(tp);
f47c11ee 10007 tg3_full_unlock(tp);
7938109f 10008
679563f4 10009 goto err_out2;
7938109f 10010 }
fcfa0a32 10011
63c3a66f 10012 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 10013 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 10014
f6eb9b1f
MC
10015 tw32(PCIE_TRANSACTION_CFG,
10016 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 10017 }
7938109f
MC
10018 }
10019
b02fd9e3
MC
10020 tg3_phy_start(tp);
10021
f47c11ee 10022 tg3_full_lock(tp, 0);
1da177e4 10023
7938109f 10024 add_timer(&tp->timer);
63c3a66f 10025 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
10026 tg3_enable_ints(tp);
10027
f47c11ee 10028 tg3_full_unlock(tp);
1da177e4 10029
fe5f5787 10030 netif_tx_start_all_queues(dev);
1da177e4 10031
06c03c02
MB
10032 /*
10033 * Reset loopback feature if it was turned on while the device was down
10034 * make sure that it's installed properly now.
10035 */
10036 if (dev->features & NETIF_F_LOOPBACK)
10037 tg3_set_loopback(dev, dev->features);
10038
1da177e4 10039 return 0;
07b0173c 10040
679563f4 10041err_out3:
4f125f42
MC
10042 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10043 struct tg3_napi *tnapi = &tp->napi[i];
10044 free_irq(tnapi->irq_vec, tnapi);
10045 }
07b0173c 10046
679563f4 10047err_out2:
fed97810 10048 tg3_napi_disable(tp);
66cfd1bd 10049 tg3_napi_fini(tp);
07b0173c 10050 tg3_free_consistent(tp);
679563f4
MC
10051
10052err_out1:
10053 tg3_ints_fini(tp);
cd0d7228
MC
10054 tg3_frob_aux_power(tp, false);
10055 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 10056 return err;
1da177e4
LT
10057}
10058
1da177e4
LT
10059static int tg3_close(struct net_device *dev)
10060{
4f125f42 10061 int i;
1da177e4
LT
10062 struct tg3 *tp = netdev_priv(dev);
10063
fed97810 10064 tg3_napi_disable(tp);
db219973 10065 tg3_reset_task_cancel(tp);
7faa006f 10066
fe5f5787 10067 netif_tx_stop_all_queues(dev);
1da177e4
LT
10068
10069 del_timer_sync(&tp->timer);
10070
24bb4fb6
MC
10071 tg3_phy_stop(tp);
10072
f47c11ee 10073 tg3_full_lock(tp, 1);
1da177e4
LT
10074
10075 tg3_disable_ints(tp);
10076
944d980e 10077 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10078 tg3_free_rings(tp);
63c3a66f 10079 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 10080
f47c11ee 10081 tg3_full_unlock(tp);
1da177e4 10082
4f125f42
MC
10083 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10084 struct tg3_napi *tnapi = &tp->napi[i];
10085 free_irq(tnapi->irq_vec, tnapi);
10086 }
07b0173c
MC
10087
10088 tg3_ints_fini(tp);
1da177e4 10089
92feeabf
MC
10090 /* Clear stats across close / open calls */
10091 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
10092 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 10093
66cfd1bd
MC
10094 tg3_napi_fini(tp);
10095
1da177e4
LT
10096 tg3_free_consistent(tp);
10097
c866b7ea 10098 tg3_power_down(tp);
bc1c7567
MC
10099
10100 netif_carrier_off(tp->dev);
10101
1da177e4
LT
10102 return 0;
10103}
10104
511d2224 10105static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
10106{
10107 return ((u64)val->high << 32) | ((u64)val->low);
10108}
10109
511d2224 10110static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
10111{
10112 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10113
f07e9af3 10114 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
10115 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
10116 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
10117 u32 val;
10118
f47c11ee 10119 spin_lock_bh(&tp->lock);
569a5df8
MC
10120 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
10121 tg3_writephy(tp, MII_TG3_TEST1,
10122 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10123 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
10124 } else
10125 val = 0;
f47c11ee 10126 spin_unlock_bh(&tp->lock);
1da177e4
LT
10127
10128 tp->phy_crc_errors += val;
10129
10130 return tp->phy_crc_errors;
10131 }
10132
10133 return get_stat64(&hw_stats->rx_fcs_errors);
10134}
10135
10136#define ESTAT_ADD(member) \
10137 estats->member = old_estats->member + \
511d2224 10138 get_stat64(&hw_stats->member)
1da177e4 10139
0e6c9da3
MC
10140static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp,
10141 struct tg3_ethtool_stats *estats)
1da177e4 10142{
1da177e4
LT
10143 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
10144 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10145
1da177e4
LT
10146 ESTAT_ADD(rx_octets);
10147 ESTAT_ADD(rx_fragments);
10148 ESTAT_ADD(rx_ucast_packets);
10149 ESTAT_ADD(rx_mcast_packets);
10150 ESTAT_ADD(rx_bcast_packets);
10151 ESTAT_ADD(rx_fcs_errors);
10152 ESTAT_ADD(rx_align_errors);
10153 ESTAT_ADD(rx_xon_pause_rcvd);
10154 ESTAT_ADD(rx_xoff_pause_rcvd);
10155 ESTAT_ADD(rx_mac_ctrl_rcvd);
10156 ESTAT_ADD(rx_xoff_entered);
10157 ESTAT_ADD(rx_frame_too_long_errors);
10158 ESTAT_ADD(rx_jabbers);
10159 ESTAT_ADD(rx_undersize_packets);
10160 ESTAT_ADD(rx_in_length_errors);
10161 ESTAT_ADD(rx_out_length_errors);
10162 ESTAT_ADD(rx_64_or_less_octet_packets);
10163 ESTAT_ADD(rx_65_to_127_octet_packets);
10164 ESTAT_ADD(rx_128_to_255_octet_packets);
10165 ESTAT_ADD(rx_256_to_511_octet_packets);
10166 ESTAT_ADD(rx_512_to_1023_octet_packets);
10167 ESTAT_ADD(rx_1024_to_1522_octet_packets);
10168 ESTAT_ADD(rx_1523_to_2047_octet_packets);
10169 ESTAT_ADD(rx_2048_to_4095_octet_packets);
10170 ESTAT_ADD(rx_4096_to_8191_octet_packets);
10171 ESTAT_ADD(rx_8192_to_9022_octet_packets);
10172
10173 ESTAT_ADD(tx_octets);
10174 ESTAT_ADD(tx_collisions);
10175 ESTAT_ADD(tx_xon_sent);
10176 ESTAT_ADD(tx_xoff_sent);
10177 ESTAT_ADD(tx_flow_control);
10178 ESTAT_ADD(tx_mac_errors);
10179 ESTAT_ADD(tx_single_collisions);
10180 ESTAT_ADD(tx_mult_collisions);
10181 ESTAT_ADD(tx_deferred);
10182 ESTAT_ADD(tx_excessive_collisions);
10183 ESTAT_ADD(tx_late_collisions);
10184 ESTAT_ADD(tx_collide_2times);
10185 ESTAT_ADD(tx_collide_3times);
10186 ESTAT_ADD(tx_collide_4times);
10187 ESTAT_ADD(tx_collide_5times);
10188 ESTAT_ADD(tx_collide_6times);
10189 ESTAT_ADD(tx_collide_7times);
10190 ESTAT_ADD(tx_collide_8times);
10191 ESTAT_ADD(tx_collide_9times);
10192 ESTAT_ADD(tx_collide_10times);
10193 ESTAT_ADD(tx_collide_11times);
10194 ESTAT_ADD(tx_collide_12times);
10195 ESTAT_ADD(tx_collide_13times);
10196 ESTAT_ADD(tx_collide_14times);
10197 ESTAT_ADD(tx_collide_15times);
10198 ESTAT_ADD(tx_ucast_packets);
10199 ESTAT_ADD(tx_mcast_packets);
10200 ESTAT_ADD(tx_bcast_packets);
10201 ESTAT_ADD(tx_carrier_sense_errors);
10202 ESTAT_ADD(tx_discards);
10203 ESTAT_ADD(tx_errors);
10204
10205 ESTAT_ADD(dma_writeq_full);
10206 ESTAT_ADD(dma_write_prioq_full);
10207 ESTAT_ADD(rxbds_empty);
10208 ESTAT_ADD(rx_discards);
10209 ESTAT_ADD(rx_errors);
10210 ESTAT_ADD(rx_threshold_hit);
10211
10212 ESTAT_ADD(dma_readq_full);
10213 ESTAT_ADD(dma_read_prioq_full);
10214 ESTAT_ADD(tx_comp_queue_full);
10215
10216 ESTAT_ADD(ring_set_send_prod_index);
10217 ESTAT_ADD(ring_status_update);
10218 ESTAT_ADD(nic_irqs);
10219 ESTAT_ADD(nic_avoided_irqs);
10220 ESTAT_ADD(nic_tx_threshold_hit);
10221
4452d099
MC
10222 ESTAT_ADD(mbuf_lwm_thresh_hit);
10223
1da177e4
LT
10224 return estats;
10225}
10226
511d2224
ED
10227static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
10228 struct rtnl_link_stats64 *stats)
1da177e4
LT
10229{
10230 struct tg3 *tp = netdev_priv(dev);
511d2224 10231 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
10232 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10233
10234 if (!hw_stats)
10235 return old_stats;
10236
10237 stats->rx_packets = old_stats->rx_packets +
10238 get_stat64(&hw_stats->rx_ucast_packets) +
10239 get_stat64(&hw_stats->rx_mcast_packets) +
10240 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 10241
1da177e4
LT
10242 stats->tx_packets = old_stats->tx_packets +
10243 get_stat64(&hw_stats->tx_ucast_packets) +
10244 get_stat64(&hw_stats->tx_mcast_packets) +
10245 get_stat64(&hw_stats->tx_bcast_packets);
10246
10247 stats->rx_bytes = old_stats->rx_bytes +
10248 get_stat64(&hw_stats->rx_octets);
10249 stats->tx_bytes = old_stats->tx_bytes +
10250 get_stat64(&hw_stats->tx_octets);
10251
10252 stats->rx_errors = old_stats->rx_errors +
4f63b877 10253 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
10254 stats->tx_errors = old_stats->tx_errors +
10255 get_stat64(&hw_stats->tx_errors) +
10256 get_stat64(&hw_stats->tx_mac_errors) +
10257 get_stat64(&hw_stats->tx_carrier_sense_errors) +
10258 get_stat64(&hw_stats->tx_discards);
10259
10260 stats->multicast = old_stats->multicast +
10261 get_stat64(&hw_stats->rx_mcast_packets);
10262 stats->collisions = old_stats->collisions +
10263 get_stat64(&hw_stats->tx_collisions);
10264
10265 stats->rx_length_errors = old_stats->rx_length_errors +
10266 get_stat64(&hw_stats->rx_frame_too_long_errors) +
10267 get_stat64(&hw_stats->rx_undersize_packets);
10268
10269 stats->rx_over_errors = old_stats->rx_over_errors +
10270 get_stat64(&hw_stats->rxbds_empty);
10271 stats->rx_frame_errors = old_stats->rx_frame_errors +
10272 get_stat64(&hw_stats->rx_align_errors);
10273 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
10274 get_stat64(&hw_stats->tx_discards);
10275 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
10276 get_stat64(&hw_stats->tx_carrier_sense_errors);
10277
10278 stats->rx_crc_errors = old_stats->rx_crc_errors +
10279 calc_crc_errors(tp);
10280
4f63b877
JL
10281 stats->rx_missed_errors = old_stats->rx_missed_errors +
10282 get_stat64(&hw_stats->rx_discards);
10283
b0057c51 10284 stats->rx_dropped = tp->rx_dropped;
48855432 10285 stats->tx_dropped = tp->tx_dropped;
b0057c51 10286
1da177e4
LT
10287 return stats;
10288}
10289
1da177e4
LT
10290static int tg3_get_regs_len(struct net_device *dev)
10291{
97bd8e49 10292 return TG3_REG_BLK_SIZE;
1da177e4
LT
10293}
10294
10295static void tg3_get_regs(struct net_device *dev,
10296 struct ethtool_regs *regs, void *_p)
10297{
1da177e4 10298 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10299
10300 regs->version = 0;
10301
97bd8e49 10302 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10303
80096068 10304 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10305 return;
10306
f47c11ee 10307 tg3_full_lock(tp, 0);
1da177e4 10308
97bd8e49 10309 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10310
f47c11ee 10311 tg3_full_unlock(tp);
1da177e4
LT
10312}
10313
10314static int tg3_get_eeprom_len(struct net_device *dev)
10315{
10316 struct tg3 *tp = netdev_priv(dev);
10317
10318 return tp->nvram_size;
10319}
10320
1da177e4
LT
10321static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10322{
10323 struct tg3 *tp = netdev_priv(dev);
10324 int ret;
10325 u8 *pd;
b9fc7dc5 10326 u32 i, offset, len, b_offset, b_count;
a9dc529d 10327 __be32 val;
1da177e4 10328
63c3a66f 10329 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10330 return -EINVAL;
10331
80096068 10332 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10333 return -EAGAIN;
10334
1da177e4
LT
10335 offset = eeprom->offset;
10336 len = eeprom->len;
10337 eeprom->len = 0;
10338
10339 eeprom->magic = TG3_EEPROM_MAGIC;
10340
10341 if (offset & 3) {
10342 /* adjustments to start on required 4 byte boundary */
10343 b_offset = offset & 3;
10344 b_count = 4 - b_offset;
10345 if (b_count > len) {
10346 /* i.e. offset=1 len=2 */
10347 b_count = len;
10348 }
a9dc529d 10349 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10350 if (ret)
10351 return ret;
be98da6a 10352 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10353 len -= b_count;
10354 offset += b_count;
c6cdf436 10355 eeprom->len += b_count;
1da177e4
LT
10356 }
10357
25985edc 10358 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10359 pd = &data[eeprom->len];
10360 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10361 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10362 if (ret) {
10363 eeprom->len += i;
10364 return ret;
10365 }
1da177e4
LT
10366 memcpy(pd + i, &val, 4);
10367 }
10368 eeprom->len += i;
10369
10370 if (len & 3) {
10371 /* read last bytes not ending on 4 byte boundary */
10372 pd = &data[eeprom->len];
10373 b_count = len & 3;
10374 b_offset = offset + len - b_count;
a9dc529d 10375 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10376 if (ret)
10377 return ret;
b9fc7dc5 10378 memcpy(pd, &val, b_count);
1da177e4
LT
10379 eeprom->len += b_count;
10380 }
10381 return 0;
10382}
10383
1da177e4
LT
10384static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10385{
10386 struct tg3 *tp = netdev_priv(dev);
10387 int ret;
b9fc7dc5 10388 u32 offset, len, b_offset, odd_len;
1da177e4 10389 u8 *buf;
a9dc529d 10390 __be32 start, end;
1da177e4 10391
80096068 10392 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10393 return -EAGAIN;
10394
63c3a66f 10395 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10396 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10397 return -EINVAL;
10398
10399 offset = eeprom->offset;
10400 len = eeprom->len;
10401
10402 if ((b_offset = (offset & 3))) {
10403 /* adjustments to start on required 4 byte boundary */
a9dc529d 10404 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10405 if (ret)
10406 return ret;
1da177e4
LT
10407 len += b_offset;
10408 offset &= ~3;
1c8594b4
MC
10409 if (len < 4)
10410 len = 4;
1da177e4
LT
10411 }
10412
10413 odd_len = 0;
1c8594b4 10414 if (len & 3) {
1da177e4
LT
10415 /* adjustments to end on required 4 byte boundary */
10416 odd_len = 1;
10417 len = (len + 3) & ~3;
a9dc529d 10418 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10419 if (ret)
10420 return ret;
1da177e4
LT
10421 }
10422
10423 buf = data;
10424 if (b_offset || odd_len) {
10425 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10426 if (!buf)
1da177e4
LT
10427 return -ENOMEM;
10428 if (b_offset)
10429 memcpy(buf, &start, 4);
10430 if (odd_len)
10431 memcpy(buf+len-4, &end, 4);
10432 memcpy(buf + b_offset, data, eeprom->len);
10433 }
10434
10435 ret = tg3_nvram_write_block(tp, offset, len, buf);
10436
10437 if (buf != data)
10438 kfree(buf);
10439
10440 return ret;
10441}
10442
10443static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10444{
b02fd9e3
MC
10445 struct tg3 *tp = netdev_priv(dev);
10446
63c3a66f 10447 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10448 struct phy_device *phydev;
f07e9af3 10449 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10450 return -EAGAIN;
3f0e3ad7
MC
10451 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10452 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10453 }
6aa20a22 10454
1da177e4
LT
10455 cmd->supported = (SUPPORTED_Autoneg);
10456
f07e9af3 10457 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10458 cmd->supported |= (SUPPORTED_1000baseT_Half |
10459 SUPPORTED_1000baseT_Full);
10460
f07e9af3 10461 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10462 cmd->supported |= (SUPPORTED_100baseT_Half |
10463 SUPPORTED_100baseT_Full |
10464 SUPPORTED_10baseT_Half |
10465 SUPPORTED_10baseT_Full |
3bebab59 10466 SUPPORTED_TP);
ef348144
KK
10467 cmd->port = PORT_TP;
10468 } else {
1da177e4 10469 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10470 cmd->port = PORT_FIBRE;
10471 }
6aa20a22 10472
1da177e4 10473 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10474 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10475 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10476 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10477 cmd->advertising |= ADVERTISED_Pause;
10478 } else {
10479 cmd->advertising |= ADVERTISED_Pause |
10480 ADVERTISED_Asym_Pause;
10481 }
10482 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10483 cmd->advertising |= ADVERTISED_Asym_Pause;
10484 }
10485 }
859edb26 10486 if (netif_running(dev) && netif_carrier_ok(dev)) {
70739497 10487 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10488 cmd->duplex = tp->link_config.active_duplex;
859edb26 10489 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
10490 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10491 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10492 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10493 else
10494 cmd->eth_tp_mdix = ETH_TP_MDI;
10495 }
64c22182 10496 } else {
e740522e
MC
10497 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
10498 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 10499 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10500 }
882e9793 10501 cmd->phy_address = tp->phy_addr;
7e5856bd 10502 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10503 cmd->autoneg = tp->link_config.autoneg;
10504 cmd->maxtxpkt = 0;
10505 cmd->maxrxpkt = 0;
10506 return 0;
10507}
6aa20a22 10508
1da177e4
LT
10509static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10510{
10511 struct tg3 *tp = netdev_priv(dev);
25db0338 10512 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10513
63c3a66f 10514 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10515 struct phy_device *phydev;
f07e9af3 10516 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10517 return -EAGAIN;
3f0e3ad7
MC
10518 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10519 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10520 }
10521
7e5856bd
MC
10522 if (cmd->autoneg != AUTONEG_ENABLE &&
10523 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10524 return -EINVAL;
7e5856bd
MC
10525
10526 if (cmd->autoneg == AUTONEG_DISABLE &&
10527 cmd->duplex != DUPLEX_FULL &&
10528 cmd->duplex != DUPLEX_HALF)
37ff238d 10529 return -EINVAL;
1da177e4 10530
7e5856bd
MC
10531 if (cmd->autoneg == AUTONEG_ENABLE) {
10532 u32 mask = ADVERTISED_Autoneg |
10533 ADVERTISED_Pause |
10534 ADVERTISED_Asym_Pause;
10535
f07e9af3 10536 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10537 mask |= ADVERTISED_1000baseT_Half |
10538 ADVERTISED_1000baseT_Full;
10539
f07e9af3 10540 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10541 mask |= ADVERTISED_100baseT_Half |
10542 ADVERTISED_100baseT_Full |
10543 ADVERTISED_10baseT_Half |
10544 ADVERTISED_10baseT_Full |
10545 ADVERTISED_TP;
10546 else
10547 mask |= ADVERTISED_FIBRE;
10548
10549 if (cmd->advertising & ~mask)
10550 return -EINVAL;
10551
10552 mask &= (ADVERTISED_1000baseT_Half |
10553 ADVERTISED_1000baseT_Full |
10554 ADVERTISED_100baseT_Half |
10555 ADVERTISED_100baseT_Full |
10556 ADVERTISED_10baseT_Half |
10557 ADVERTISED_10baseT_Full);
10558
10559 cmd->advertising &= mask;
10560 } else {
f07e9af3 10561 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10562 if (speed != SPEED_1000)
7e5856bd
MC
10563 return -EINVAL;
10564
10565 if (cmd->duplex != DUPLEX_FULL)
10566 return -EINVAL;
10567 } else {
25db0338
DD
10568 if (speed != SPEED_100 &&
10569 speed != SPEED_10)
7e5856bd
MC
10570 return -EINVAL;
10571 }
10572 }
10573
f47c11ee 10574 tg3_full_lock(tp, 0);
1da177e4
LT
10575
10576 tp->link_config.autoneg = cmd->autoneg;
10577 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10578 tp->link_config.advertising = (cmd->advertising |
10579 ADVERTISED_Autoneg);
e740522e
MC
10580 tp->link_config.speed = SPEED_UNKNOWN;
10581 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
10582 } else {
10583 tp->link_config.advertising = 0;
25db0338 10584 tp->link_config.speed = speed;
1da177e4 10585 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10586 }
6aa20a22 10587
1da177e4
LT
10588 if (netif_running(dev))
10589 tg3_setup_phy(tp, 1);
10590
f47c11ee 10591 tg3_full_unlock(tp);
6aa20a22 10592
1da177e4
LT
10593 return 0;
10594}
6aa20a22 10595
1da177e4
LT
10596static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10597{
10598 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10599
68aad78c
RJ
10600 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10601 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10602 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10603 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10604}
6aa20a22 10605
1da177e4
LT
10606static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10607{
10608 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10609
63c3a66f 10610 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10611 wol->supported = WAKE_MAGIC;
10612 else
10613 wol->supported = 0;
1da177e4 10614 wol->wolopts = 0;
63c3a66f 10615 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10616 wol->wolopts = WAKE_MAGIC;
10617 memset(&wol->sopass, 0, sizeof(wol->sopass));
10618}
6aa20a22 10619
1da177e4
LT
10620static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10621{
10622 struct tg3 *tp = netdev_priv(dev);
12dac075 10623 struct device *dp = &tp->pdev->dev;
6aa20a22 10624
1da177e4
LT
10625 if (wol->wolopts & ~WAKE_MAGIC)
10626 return -EINVAL;
10627 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10628 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10629 return -EINVAL;
6aa20a22 10630
f2dc0d18
RW
10631 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10632
f47c11ee 10633 spin_lock_bh(&tp->lock);
f2dc0d18 10634 if (device_may_wakeup(dp))
63c3a66f 10635 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10636 else
63c3a66f 10637 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10638 spin_unlock_bh(&tp->lock);
6aa20a22 10639
1da177e4
LT
10640 return 0;
10641}
6aa20a22 10642
1da177e4
LT
10643static u32 tg3_get_msglevel(struct net_device *dev)
10644{
10645 struct tg3 *tp = netdev_priv(dev);
10646 return tp->msg_enable;
10647}
6aa20a22 10648
1da177e4
LT
10649static void tg3_set_msglevel(struct net_device *dev, u32 value)
10650{
10651 struct tg3 *tp = netdev_priv(dev);
10652 tp->msg_enable = value;
10653}
6aa20a22 10654
1da177e4
LT
10655static int tg3_nway_reset(struct net_device *dev)
10656{
10657 struct tg3 *tp = netdev_priv(dev);
1da177e4 10658 int r;
6aa20a22 10659
1da177e4
LT
10660 if (!netif_running(dev))
10661 return -EAGAIN;
10662
f07e9af3 10663 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10664 return -EINVAL;
10665
63c3a66f 10666 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10667 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10668 return -EAGAIN;
3f0e3ad7 10669 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10670 } else {
10671 u32 bmcr;
10672
10673 spin_lock_bh(&tp->lock);
10674 r = -EINVAL;
10675 tg3_readphy(tp, MII_BMCR, &bmcr);
10676 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10677 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10678 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10679 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10680 BMCR_ANENABLE);
10681 r = 0;
10682 }
10683 spin_unlock_bh(&tp->lock);
1da177e4 10684 }
6aa20a22 10685
1da177e4
LT
10686 return r;
10687}
6aa20a22 10688
1da177e4
LT
10689static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10690{
10691 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10692
2c49a44d 10693 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10694 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10695 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10696 else
10697 ering->rx_jumbo_max_pending = 0;
10698
10699 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10700
10701 ering->rx_pending = tp->rx_pending;
63c3a66f 10702 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10703 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10704 else
10705 ering->rx_jumbo_pending = 0;
10706
f3f3f27e 10707 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10708}
6aa20a22 10709
1da177e4
LT
10710static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10711{
10712 struct tg3 *tp = netdev_priv(dev);
646c9edd 10713 int i, irq_sync = 0, err = 0;
6aa20a22 10714
2c49a44d
MC
10715 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10716 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10717 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10718 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10719 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10720 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10721 return -EINVAL;
6aa20a22 10722
bbe832c0 10723 if (netif_running(dev)) {
b02fd9e3 10724 tg3_phy_stop(tp);
1da177e4 10725 tg3_netif_stop(tp);
bbe832c0
MC
10726 irq_sync = 1;
10727 }
1da177e4 10728
bbe832c0 10729 tg3_full_lock(tp, irq_sync);
6aa20a22 10730
1da177e4
LT
10731 tp->rx_pending = ering->rx_pending;
10732
63c3a66f 10733 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10734 tp->rx_pending > 63)
10735 tp->rx_pending = 63;
10736 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10737
6fd45cb8 10738 for (i = 0; i < tp->irq_max; i++)
646c9edd 10739 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10740
10741 if (netif_running(dev)) {
944d980e 10742 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10743 err = tg3_restart_hw(tp, 1);
10744 if (!err)
10745 tg3_netif_start(tp);
1da177e4
LT
10746 }
10747
f47c11ee 10748 tg3_full_unlock(tp);
6aa20a22 10749
b02fd9e3
MC
10750 if (irq_sync && !err)
10751 tg3_phy_start(tp);
10752
b9ec6c1b 10753 return err;
1da177e4 10754}
6aa20a22 10755
1da177e4
LT
10756static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10757{
10758 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10759
63c3a66f 10760 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10761
4a2db503 10762 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
10763 epause->rx_pause = 1;
10764 else
10765 epause->rx_pause = 0;
10766
4a2db503 10767 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
10768 epause->tx_pause = 1;
10769 else
10770 epause->tx_pause = 0;
1da177e4 10771}
6aa20a22 10772
1da177e4
LT
10773static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10774{
10775 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10776 int err = 0;
6aa20a22 10777
63c3a66f 10778 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10779 u32 newadv;
10780 struct phy_device *phydev;
1da177e4 10781
2712168f 10782 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10783
2712168f
MC
10784 if (!(phydev->supported & SUPPORTED_Pause) ||
10785 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10786 (epause->rx_pause != epause->tx_pause)))
2712168f 10787 return -EINVAL;
1da177e4 10788
2712168f
MC
10789 tp->link_config.flowctrl = 0;
10790 if (epause->rx_pause) {
10791 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10792
10793 if (epause->tx_pause) {
10794 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10795 newadv = ADVERTISED_Pause;
b02fd9e3 10796 } else
2712168f
MC
10797 newadv = ADVERTISED_Pause |
10798 ADVERTISED_Asym_Pause;
10799 } else if (epause->tx_pause) {
10800 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10801 newadv = ADVERTISED_Asym_Pause;
10802 } else
10803 newadv = 0;
10804
10805 if (epause->autoneg)
63c3a66f 10806 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10807 else
63c3a66f 10808 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10809
f07e9af3 10810 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10811 u32 oldadv = phydev->advertising &
10812 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10813 if (oldadv != newadv) {
10814 phydev->advertising &=
10815 ~(ADVERTISED_Pause |
10816 ADVERTISED_Asym_Pause);
10817 phydev->advertising |= newadv;
10818 if (phydev->autoneg) {
10819 /*
10820 * Always renegotiate the link to
10821 * inform our link partner of our
10822 * flow control settings, even if the
10823 * flow control is forced. Let
10824 * tg3_adjust_link() do the final
10825 * flow control setup.
10826 */
10827 return phy_start_aneg(phydev);
b02fd9e3 10828 }
b02fd9e3 10829 }
b02fd9e3 10830
2712168f 10831 if (!epause->autoneg)
b02fd9e3 10832 tg3_setup_flow_control(tp, 0, 0);
2712168f 10833 } else {
c6700ce2 10834 tp->link_config.advertising &=
2712168f
MC
10835 ~(ADVERTISED_Pause |
10836 ADVERTISED_Asym_Pause);
c6700ce2 10837 tp->link_config.advertising |= newadv;
b02fd9e3
MC
10838 }
10839 } else {
10840 int irq_sync = 0;
10841
10842 if (netif_running(dev)) {
10843 tg3_netif_stop(tp);
10844 irq_sync = 1;
10845 }
10846
10847 tg3_full_lock(tp, irq_sync);
10848
10849 if (epause->autoneg)
63c3a66f 10850 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10851 else
63c3a66f 10852 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10853 if (epause->rx_pause)
e18ce346 10854 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10855 else
e18ce346 10856 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10857 if (epause->tx_pause)
e18ce346 10858 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10859 else
e18ce346 10860 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10861
10862 if (netif_running(dev)) {
10863 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10864 err = tg3_restart_hw(tp, 1);
10865 if (!err)
10866 tg3_netif_start(tp);
10867 }
10868
10869 tg3_full_unlock(tp);
10870 }
6aa20a22 10871
b9ec6c1b 10872 return err;
1da177e4 10873}
6aa20a22 10874
de6f31eb 10875static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10876{
b9f2c044
JG
10877 switch (sset) {
10878 case ETH_SS_TEST:
10879 return TG3_NUM_TEST;
10880 case ETH_SS_STATS:
10881 return TG3_NUM_STATS;
10882 default:
10883 return -EOPNOTSUPP;
10884 }
4cafd3f5
MC
10885}
10886
90415477
MC
10887static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
10888 u32 *rules __always_unused)
10889{
10890 struct tg3 *tp = netdev_priv(dev);
10891
10892 if (!tg3_flag(tp, SUPPORT_MSIX))
10893 return -EOPNOTSUPP;
10894
10895 switch (info->cmd) {
10896 case ETHTOOL_GRXRINGS:
10897 if (netif_running(tp->dev))
10898 info->data = tp->irq_cnt;
10899 else {
10900 info->data = num_online_cpus();
10901 if (info->data > TG3_IRQ_MAX_VECS_RSS)
10902 info->data = TG3_IRQ_MAX_VECS_RSS;
10903 }
10904
10905 /* The first interrupt vector only
10906 * handles link interrupts.
10907 */
10908 info->data -= 1;
10909 return 0;
10910
10911 default:
10912 return -EOPNOTSUPP;
10913 }
10914}
10915
10916static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
10917{
10918 u32 size = 0;
10919 struct tg3 *tp = netdev_priv(dev);
10920
10921 if (tg3_flag(tp, SUPPORT_MSIX))
10922 size = TG3_RSS_INDIR_TBL_SIZE;
10923
10924 return size;
10925}
10926
10927static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
10928{
10929 struct tg3 *tp = netdev_priv(dev);
10930 int i;
10931
10932 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10933 indir[i] = tp->rss_ind_tbl[i];
10934
10935 return 0;
10936}
10937
10938static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
10939{
10940 struct tg3 *tp = netdev_priv(dev);
10941 size_t i;
10942
10943 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10944 tp->rss_ind_tbl[i] = indir[i];
10945
10946 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
10947 return 0;
10948
10949 /* It is legal to write the indirection
10950 * table while the device is running.
10951 */
10952 tg3_full_lock(tp, 0);
10953 tg3_rss_write_indir_tbl(tp);
10954 tg3_full_unlock(tp);
10955
10956 return 0;
10957}
10958
de6f31eb 10959static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10960{
10961 switch (stringset) {
10962 case ETH_SS_STATS:
10963 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10964 break;
4cafd3f5
MC
10965 case ETH_SS_TEST:
10966 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10967 break;
1da177e4
LT
10968 default:
10969 WARN_ON(1); /* we need a WARN() */
10970 break;
10971 }
10972}
10973
81b8709c 10974static int tg3_set_phys_id(struct net_device *dev,
10975 enum ethtool_phys_id_state state)
4009a93d
MC
10976{
10977 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10978
10979 if (!netif_running(tp->dev))
10980 return -EAGAIN;
10981
81b8709c 10982 switch (state) {
10983 case ETHTOOL_ID_ACTIVE:
fce55922 10984 return 1; /* cycle on/off once per second */
4009a93d 10985
81b8709c 10986 case ETHTOOL_ID_ON:
10987 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10988 LED_CTRL_1000MBPS_ON |
10989 LED_CTRL_100MBPS_ON |
10990 LED_CTRL_10MBPS_ON |
10991 LED_CTRL_TRAFFIC_OVERRIDE |
10992 LED_CTRL_TRAFFIC_BLINK |
10993 LED_CTRL_TRAFFIC_LED);
10994 break;
6aa20a22 10995
81b8709c 10996 case ETHTOOL_ID_OFF:
10997 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10998 LED_CTRL_TRAFFIC_OVERRIDE);
10999 break;
4009a93d 11000
81b8709c 11001 case ETHTOOL_ID_INACTIVE:
11002 tw32(MAC_LED_CTRL, tp->led_ctrl);
11003 break;
4009a93d 11004 }
81b8709c 11005
4009a93d
MC
11006 return 0;
11007}
11008
de6f31eb 11009static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
11010 struct ethtool_stats *estats, u64 *tmp_stats)
11011{
11012 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 11013
b546e46f
MC
11014 if (tp->hw_stats)
11015 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
11016 else
11017 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
11018}
11019
535a490e 11020static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
11021{
11022 int i;
11023 __be32 *buf;
11024 u32 offset = 0, len = 0;
11025 u32 magic, val;
11026
63c3a66f 11027 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
11028 return NULL;
11029
11030 if (magic == TG3_EEPROM_MAGIC) {
11031 for (offset = TG3_NVM_DIR_START;
11032 offset < TG3_NVM_DIR_END;
11033 offset += TG3_NVM_DIRENT_SIZE) {
11034 if (tg3_nvram_read(tp, offset, &val))
11035 return NULL;
11036
11037 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
11038 TG3_NVM_DIRTYPE_EXTVPD)
11039 break;
11040 }
11041
11042 if (offset != TG3_NVM_DIR_END) {
11043 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
11044 if (tg3_nvram_read(tp, offset + 4, &offset))
11045 return NULL;
11046
11047 offset = tg3_nvram_logical_addr(tp, offset);
11048 }
11049 }
11050
11051 if (!offset || !len) {
11052 offset = TG3_NVM_VPD_OFF;
11053 len = TG3_NVM_VPD_LEN;
11054 }
11055
11056 buf = kmalloc(len, GFP_KERNEL);
11057 if (buf == NULL)
11058 return NULL;
11059
11060 if (magic == TG3_EEPROM_MAGIC) {
11061 for (i = 0; i < len; i += 4) {
11062 /* The data is in little-endian format in NVRAM.
11063 * Use the big-endian read routines to preserve
11064 * the byte order as it exists in NVRAM.
11065 */
11066 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
11067 goto error;
11068 }
11069 } else {
11070 u8 *ptr;
11071 ssize_t cnt;
11072 unsigned int pos = 0;
11073
11074 ptr = (u8 *)&buf[0];
11075 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
11076 cnt = pci_read_vpd(tp->pdev, pos,
11077 len - pos, ptr);
11078 if (cnt == -ETIMEDOUT || cnt == -EINTR)
11079 cnt = 0;
11080 else if (cnt < 0)
11081 goto error;
11082 }
11083 if (pos != len)
11084 goto error;
11085 }
11086
535a490e
MC
11087 *vpdlen = len;
11088
c3e94500
MC
11089 return buf;
11090
11091error:
11092 kfree(buf);
11093 return NULL;
11094}
11095
566f86ad 11096#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
11097#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
11098#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
11099#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
11100#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
11101#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 11102#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
11103#define NVRAM_SELFBOOT_HW_SIZE 0x20
11104#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
11105
11106static int tg3_test_nvram(struct tg3 *tp)
11107{
535a490e 11108 u32 csum, magic, len;
a9dc529d 11109 __be32 *buf;
ab0049b4 11110 int i, j, k, err = 0, size;
566f86ad 11111
63c3a66f 11112 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11113 return 0;
11114
e4f34110 11115 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
11116 return -EIO;
11117
1b27777a
MC
11118 if (magic == TG3_EEPROM_MAGIC)
11119 size = NVRAM_TEST_SIZE;
b16250e3 11120 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
11121 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
11122 TG3_EEPROM_SB_FORMAT_1) {
11123 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
11124 case TG3_EEPROM_SB_REVISION_0:
11125 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
11126 break;
11127 case TG3_EEPROM_SB_REVISION_2:
11128 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
11129 break;
11130 case TG3_EEPROM_SB_REVISION_3:
11131 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
11132 break;
727a6d9f
MC
11133 case TG3_EEPROM_SB_REVISION_4:
11134 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
11135 break;
11136 case TG3_EEPROM_SB_REVISION_5:
11137 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
11138 break;
11139 case TG3_EEPROM_SB_REVISION_6:
11140 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
11141 break;
a5767dec 11142 default:
727a6d9f 11143 return -EIO;
a5767dec
MC
11144 }
11145 } else
1b27777a 11146 return 0;
b16250e3
MC
11147 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
11148 size = NVRAM_SELFBOOT_HW_SIZE;
11149 else
1b27777a
MC
11150 return -EIO;
11151
11152 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
11153 if (buf == NULL)
11154 return -ENOMEM;
11155
1b27777a
MC
11156 err = -EIO;
11157 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
11158 err = tg3_nvram_read_be32(tp, i, &buf[j]);
11159 if (err)
566f86ad 11160 break;
566f86ad 11161 }
1b27777a 11162 if (i < size)
566f86ad
MC
11163 goto out;
11164
1b27777a 11165 /* Selfboot format */
a9dc529d 11166 magic = be32_to_cpu(buf[0]);
b9fc7dc5 11167 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 11168 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
11169 u8 *buf8 = (u8 *) buf, csum8 = 0;
11170
b9fc7dc5 11171 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
11172 TG3_EEPROM_SB_REVISION_2) {
11173 /* For rev 2, the csum doesn't include the MBA. */
11174 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
11175 csum8 += buf8[i];
11176 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
11177 csum8 += buf8[i];
11178 } else {
11179 for (i = 0; i < size; i++)
11180 csum8 += buf8[i];
11181 }
1b27777a 11182
ad96b485
AB
11183 if (csum8 == 0) {
11184 err = 0;
11185 goto out;
11186 }
11187
11188 err = -EIO;
11189 goto out;
1b27777a 11190 }
566f86ad 11191
b9fc7dc5 11192 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
11193 TG3_EEPROM_MAGIC_HW) {
11194 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 11195 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 11196 u8 *buf8 = (u8 *) buf;
b16250e3
MC
11197
11198 /* Separate the parity bits and the data bytes. */
11199 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
11200 if ((i == 0) || (i == 8)) {
11201 int l;
11202 u8 msk;
11203
11204 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
11205 parity[k++] = buf8[i] & msk;
11206 i++;
859a5887 11207 } else if (i == 16) {
b16250e3
MC
11208 int l;
11209 u8 msk;
11210
11211 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
11212 parity[k++] = buf8[i] & msk;
11213 i++;
11214
11215 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
11216 parity[k++] = buf8[i] & msk;
11217 i++;
11218 }
11219 data[j++] = buf8[i];
11220 }
11221
11222 err = -EIO;
11223 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
11224 u8 hw8 = hweight8(data[i]);
11225
11226 if ((hw8 & 0x1) && parity[i])
11227 goto out;
11228 else if (!(hw8 & 0x1) && !parity[i])
11229 goto out;
11230 }
11231 err = 0;
11232 goto out;
11233 }
11234
01c3a392
MC
11235 err = -EIO;
11236
566f86ad
MC
11237 /* Bootstrap checksum at offset 0x10 */
11238 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 11239 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
11240 goto out;
11241
11242 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
11243 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 11244 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 11245 goto out;
566f86ad 11246
c3e94500
MC
11247 kfree(buf);
11248
535a490e 11249 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
11250 if (!buf)
11251 return -ENOMEM;
d4894f3e 11252
535a490e 11253 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11254 if (i > 0) {
11255 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11256 if (j < 0)
11257 goto out;
11258
535a490e 11259 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11260 goto out;
11261
11262 i += PCI_VPD_LRDT_TAG_SIZE;
11263 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11264 PCI_VPD_RO_KEYWORD_CHKSUM);
11265 if (j > 0) {
11266 u8 csum8 = 0;
11267
11268 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11269
11270 for (i = 0; i <= j; i++)
11271 csum8 += ((u8 *)buf)[i];
11272
11273 if (csum8)
11274 goto out;
11275 }
11276 }
11277
566f86ad
MC
11278 err = 0;
11279
11280out:
11281 kfree(buf);
11282 return err;
11283}
11284
ca43007a
MC
11285#define TG3_SERDES_TIMEOUT_SEC 2
11286#define TG3_COPPER_TIMEOUT_SEC 6
11287
11288static int tg3_test_link(struct tg3 *tp)
11289{
11290 int i, max;
11291
11292 if (!netif_running(tp->dev))
11293 return -ENODEV;
11294
f07e9af3 11295 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11296 max = TG3_SERDES_TIMEOUT_SEC;
11297 else
11298 max = TG3_COPPER_TIMEOUT_SEC;
11299
11300 for (i = 0; i < max; i++) {
11301 if (netif_carrier_ok(tp->dev))
11302 return 0;
11303
11304 if (msleep_interruptible(1000))
11305 break;
11306 }
11307
11308 return -EIO;
11309}
11310
a71116d1 11311/* Only test the commonly used registers */
30ca3e37 11312static int tg3_test_registers(struct tg3 *tp)
a71116d1 11313{
b16250e3 11314 int i, is_5705, is_5750;
a71116d1
MC
11315 u32 offset, read_mask, write_mask, val, save_val, read_val;
11316 static struct {
11317 u16 offset;
11318 u16 flags;
11319#define TG3_FL_5705 0x1
11320#define TG3_FL_NOT_5705 0x2
11321#define TG3_FL_NOT_5788 0x4
b16250e3 11322#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11323 u32 read_mask;
11324 u32 write_mask;
11325 } reg_tbl[] = {
11326 /* MAC Control Registers */
11327 { MAC_MODE, TG3_FL_NOT_5705,
11328 0x00000000, 0x00ef6f8c },
11329 { MAC_MODE, TG3_FL_5705,
11330 0x00000000, 0x01ef6b8c },
11331 { MAC_STATUS, TG3_FL_NOT_5705,
11332 0x03800107, 0x00000000 },
11333 { MAC_STATUS, TG3_FL_5705,
11334 0x03800100, 0x00000000 },
11335 { MAC_ADDR_0_HIGH, 0x0000,
11336 0x00000000, 0x0000ffff },
11337 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11338 0x00000000, 0xffffffff },
a71116d1
MC
11339 { MAC_RX_MTU_SIZE, 0x0000,
11340 0x00000000, 0x0000ffff },
11341 { MAC_TX_MODE, 0x0000,
11342 0x00000000, 0x00000070 },
11343 { MAC_TX_LENGTHS, 0x0000,
11344 0x00000000, 0x00003fff },
11345 { MAC_RX_MODE, TG3_FL_NOT_5705,
11346 0x00000000, 0x000007fc },
11347 { MAC_RX_MODE, TG3_FL_5705,
11348 0x00000000, 0x000007dc },
11349 { MAC_HASH_REG_0, 0x0000,
11350 0x00000000, 0xffffffff },
11351 { MAC_HASH_REG_1, 0x0000,
11352 0x00000000, 0xffffffff },
11353 { MAC_HASH_REG_2, 0x0000,
11354 0x00000000, 0xffffffff },
11355 { MAC_HASH_REG_3, 0x0000,
11356 0x00000000, 0xffffffff },
11357
11358 /* Receive Data and Receive BD Initiator Control Registers. */
11359 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11360 0x00000000, 0xffffffff },
11361 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11362 0x00000000, 0xffffffff },
11363 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11364 0x00000000, 0x00000003 },
11365 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11366 0x00000000, 0xffffffff },
11367 { RCVDBDI_STD_BD+0, 0x0000,
11368 0x00000000, 0xffffffff },
11369 { RCVDBDI_STD_BD+4, 0x0000,
11370 0x00000000, 0xffffffff },
11371 { RCVDBDI_STD_BD+8, 0x0000,
11372 0x00000000, 0xffff0002 },
11373 { RCVDBDI_STD_BD+0xc, 0x0000,
11374 0x00000000, 0xffffffff },
6aa20a22 11375
a71116d1
MC
11376 /* Receive BD Initiator Control Registers. */
11377 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11378 0x00000000, 0xffffffff },
11379 { RCVBDI_STD_THRESH, TG3_FL_5705,
11380 0x00000000, 0x000003ff },
11381 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11382 0x00000000, 0xffffffff },
6aa20a22 11383
a71116d1
MC
11384 /* Host Coalescing Control Registers. */
11385 { HOSTCC_MODE, TG3_FL_NOT_5705,
11386 0x00000000, 0x00000004 },
11387 { HOSTCC_MODE, TG3_FL_5705,
11388 0x00000000, 0x000000f6 },
11389 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11390 0x00000000, 0xffffffff },
11391 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11392 0x00000000, 0x000003ff },
11393 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11394 0x00000000, 0xffffffff },
11395 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11396 0x00000000, 0x000003ff },
11397 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11398 0x00000000, 0xffffffff },
11399 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11400 0x00000000, 0x000000ff },
11401 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11402 0x00000000, 0xffffffff },
11403 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11404 0x00000000, 0x000000ff },
11405 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11406 0x00000000, 0xffffffff },
11407 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11408 0x00000000, 0xffffffff },
11409 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11410 0x00000000, 0xffffffff },
11411 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11412 0x00000000, 0x000000ff },
11413 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11414 0x00000000, 0xffffffff },
11415 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11416 0x00000000, 0x000000ff },
11417 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11418 0x00000000, 0xffffffff },
11419 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11420 0x00000000, 0xffffffff },
11421 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11422 0x00000000, 0xffffffff },
11423 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11424 0x00000000, 0xffffffff },
11425 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11426 0x00000000, 0xffffffff },
11427 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11428 0xffffffff, 0x00000000 },
11429 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11430 0xffffffff, 0x00000000 },
11431
11432 /* Buffer Manager Control Registers. */
b16250e3 11433 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11434 0x00000000, 0x007fff80 },
b16250e3 11435 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11436 0x00000000, 0x007fffff },
11437 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11438 0x00000000, 0x0000003f },
11439 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11440 0x00000000, 0x000001ff },
11441 { BUFMGR_MB_HIGH_WATER, 0x0000,
11442 0x00000000, 0x000001ff },
11443 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11444 0xffffffff, 0x00000000 },
11445 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11446 0xffffffff, 0x00000000 },
6aa20a22 11447
a71116d1
MC
11448 /* Mailbox Registers */
11449 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11450 0x00000000, 0x000001ff },
11451 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11452 0x00000000, 0x000001ff },
11453 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11454 0x00000000, 0x000007ff },
11455 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11456 0x00000000, 0x000001ff },
11457
11458 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11459 };
11460
b16250e3 11461 is_5705 = is_5750 = 0;
63c3a66f 11462 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11463 is_5705 = 1;
63c3a66f 11464 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11465 is_5750 = 1;
11466 }
a71116d1
MC
11467
11468 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11469 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11470 continue;
11471
11472 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11473 continue;
11474
63c3a66f 11475 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11476 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11477 continue;
11478
b16250e3
MC
11479 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11480 continue;
11481
a71116d1
MC
11482 offset = (u32) reg_tbl[i].offset;
11483 read_mask = reg_tbl[i].read_mask;
11484 write_mask = reg_tbl[i].write_mask;
11485
11486 /* Save the original register content */
11487 save_val = tr32(offset);
11488
11489 /* Determine the read-only value. */
11490 read_val = save_val & read_mask;
11491
11492 /* Write zero to the register, then make sure the read-only bits
11493 * are not changed and the read/write bits are all zeros.
11494 */
11495 tw32(offset, 0);
11496
11497 val = tr32(offset);
11498
11499 /* Test the read-only and read/write bits. */
11500 if (((val & read_mask) != read_val) || (val & write_mask))
11501 goto out;
11502
11503 /* Write ones to all the bits defined by RdMask and WrMask, then
11504 * make sure the read-only bits are not changed and the
11505 * read/write bits are all ones.
11506 */
11507 tw32(offset, read_mask | write_mask);
11508
11509 val = tr32(offset);
11510
11511 /* Test the read-only bits. */
11512 if ((val & read_mask) != read_val)
11513 goto out;
11514
11515 /* Test the read/write bits. */
11516 if ((val & write_mask) != write_mask)
11517 goto out;
11518
11519 tw32(offset, save_val);
11520 }
11521
11522 return 0;
11523
11524out:
9f88f29f 11525 if (netif_msg_hw(tp))
2445e461
MC
11526 netdev_err(tp->dev,
11527 "Register test failed at offset %x\n", offset);
a71116d1
MC
11528 tw32(offset, save_val);
11529 return -EIO;
11530}
11531
7942e1db
MC
11532static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11533{
f71e1309 11534 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11535 int i;
11536 u32 j;
11537
e9edda69 11538 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11539 for (j = 0; j < len; j += 4) {
11540 u32 val;
11541
11542 tg3_write_mem(tp, offset + j, test_pattern[i]);
11543 tg3_read_mem(tp, offset + j, &val);
11544 if (val != test_pattern[i])
11545 return -EIO;
11546 }
11547 }
11548 return 0;
11549}
11550
11551static int tg3_test_memory(struct tg3 *tp)
11552{
11553 static struct mem_entry {
11554 u32 offset;
11555 u32 len;
11556 } mem_tbl_570x[] = {
38690194 11557 { 0x00000000, 0x00b50},
7942e1db
MC
11558 { 0x00002000, 0x1c000},
11559 { 0xffffffff, 0x00000}
11560 }, mem_tbl_5705[] = {
11561 { 0x00000100, 0x0000c},
11562 { 0x00000200, 0x00008},
7942e1db
MC
11563 { 0x00004000, 0x00800},
11564 { 0x00006000, 0x01000},
11565 { 0x00008000, 0x02000},
11566 { 0x00010000, 0x0e000},
11567 { 0xffffffff, 0x00000}
79f4d13a
MC
11568 }, mem_tbl_5755[] = {
11569 { 0x00000200, 0x00008},
11570 { 0x00004000, 0x00800},
11571 { 0x00006000, 0x00800},
11572 { 0x00008000, 0x02000},
11573 { 0x00010000, 0x0c000},
11574 { 0xffffffff, 0x00000}
b16250e3
MC
11575 }, mem_tbl_5906[] = {
11576 { 0x00000200, 0x00008},
11577 { 0x00004000, 0x00400},
11578 { 0x00006000, 0x00400},
11579 { 0x00008000, 0x01000},
11580 { 0x00010000, 0x01000},
11581 { 0xffffffff, 0x00000}
8b5a6c42
MC
11582 }, mem_tbl_5717[] = {
11583 { 0x00000200, 0x00008},
11584 { 0x00010000, 0x0a000},
11585 { 0x00020000, 0x13c00},
11586 { 0xffffffff, 0x00000}
11587 }, mem_tbl_57765[] = {
11588 { 0x00000200, 0x00008},
11589 { 0x00004000, 0x00800},
11590 { 0x00006000, 0x09800},
11591 { 0x00010000, 0x0a000},
11592 { 0xffffffff, 0x00000}
7942e1db
MC
11593 };
11594 struct mem_entry *mem_tbl;
11595 int err = 0;
11596 int i;
11597
63c3a66f 11598 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 11599 mem_tbl = mem_tbl_5717;
55086ad9 11600 else if (tg3_flag(tp, 57765_CLASS))
8b5a6c42 11601 mem_tbl = mem_tbl_57765;
63c3a66f 11602 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11603 mem_tbl = mem_tbl_5755;
11604 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11605 mem_tbl = mem_tbl_5906;
63c3a66f 11606 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11607 mem_tbl = mem_tbl_5705;
11608 else
7942e1db
MC
11609 mem_tbl = mem_tbl_570x;
11610
11611 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11612 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11613 if (err)
7942e1db
MC
11614 break;
11615 }
6aa20a22 11616
7942e1db
MC
11617 return err;
11618}
11619
bb158d69
MC
11620#define TG3_TSO_MSS 500
11621
11622#define TG3_TSO_IP_HDR_LEN 20
11623#define TG3_TSO_TCP_HDR_LEN 20
11624#define TG3_TSO_TCP_OPT_LEN 12
11625
11626static const u8 tg3_tso_header[] = {
116270x08, 0x00,
116280x45, 0x00, 0x00, 0x00,
116290x00, 0x00, 0x40, 0x00,
116300x40, 0x06, 0x00, 0x00,
116310x0a, 0x00, 0x00, 0x01,
116320x0a, 0x00, 0x00, 0x02,
116330x0d, 0x00, 0xe0, 0x00,
116340x00, 0x00, 0x01, 0x00,
116350x00, 0x00, 0x02, 0x00,
116360x80, 0x10, 0x10, 0x00,
116370x14, 0x09, 0x00, 0x00,
116380x01, 0x01, 0x08, 0x0a,
116390x11, 0x11, 0x11, 0x11,
116400x11, 0x11, 0x11, 0x11,
11641};
9f40dead 11642
28a45957 11643static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11644{
5e5a7f37 11645 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11646 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11647 u32 budget;
9205fd9c
ED
11648 struct sk_buff *skb;
11649 u8 *tx_data, *rx_data;
c76949a6
MC
11650 dma_addr_t map;
11651 int num_pkts, tx_len, rx_len, i, err;
11652 struct tg3_rx_buffer_desc *desc;
898a56f8 11653 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11654 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11655
c8873405
MC
11656 tnapi = &tp->napi[0];
11657 rnapi = &tp->napi[0];
0c1d0e2b 11658 if (tp->irq_cnt > 1) {
63c3a66f 11659 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11660 rnapi = &tp->napi[1];
63c3a66f 11661 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11662 tnapi = &tp->napi[1];
0c1d0e2b 11663 }
fd2ce37f 11664 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11665
c76949a6
MC
11666 err = -EIO;
11667
4852a861 11668 tx_len = pktsz;
a20e9c62 11669 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11670 if (!skb)
11671 return -ENOMEM;
11672
c76949a6
MC
11673 tx_data = skb_put(skb, tx_len);
11674 memcpy(tx_data, tp->dev->dev_addr, 6);
11675 memset(tx_data + 6, 0x0, 8);
11676
4852a861 11677 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11678
28a45957 11679 if (tso_loopback) {
bb158d69
MC
11680 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11681
11682 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11683 TG3_TSO_TCP_OPT_LEN;
11684
11685 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11686 sizeof(tg3_tso_header));
11687 mss = TG3_TSO_MSS;
11688
11689 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11690 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11691
11692 /* Set the total length field in the IP header */
11693 iph->tot_len = htons((u16)(mss + hdr_len));
11694
11695 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11696 TXD_FLAG_CPU_POST_DMA);
11697
63c3a66f
JP
11698 if (tg3_flag(tp, HW_TSO_1) ||
11699 tg3_flag(tp, HW_TSO_2) ||
11700 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11701 struct tcphdr *th;
11702 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11703 th = (struct tcphdr *)&tx_data[val];
11704 th->check = 0;
11705 } else
11706 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11707
63c3a66f 11708 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11709 mss |= (hdr_len & 0xc) << 12;
11710 if (hdr_len & 0x10)
11711 base_flags |= 0x00000010;
11712 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11713 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11714 mss |= hdr_len << 9;
63c3a66f 11715 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11716 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11717 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11718 } else {
11719 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11720 }
11721
11722 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11723 } else {
11724 num_pkts = 1;
11725 data_off = ETH_HLEN;
11726 }
11727
11728 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11729 tx_data[i] = (u8) (i & 0xff);
11730
f4188d8a
AD
11731 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11732 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11733 dev_kfree_skb(skb);
11734 return -EIO;
11735 }
c76949a6 11736
0d681b27
MC
11737 val = tnapi->tx_prod;
11738 tnapi->tx_buffers[val].skb = skb;
11739 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11740
c76949a6 11741 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11742 rnapi->coal_now);
c76949a6
MC
11743
11744 udelay(10);
11745
898a56f8 11746 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11747
84b67b27
MC
11748 budget = tg3_tx_avail(tnapi);
11749 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11750 base_flags | TXD_FLAG_END, mss, 0)) {
11751 tnapi->tx_buffers[val].skb = NULL;
11752 dev_kfree_skb(skb);
11753 return -EIO;
11754 }
c76949a6 11755
f3f3f27e 11756 tnapi->tx_prod++;
c76949a6 11757
f3f3f27e
MC
11758 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11759 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11760
11761 udelay(10);
11762
303fc921
MC
11763 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11764 for (i = 0; i < 35; i++) {
c76949a6 11765 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11766 coal_now);
c76949a6
MC
11767
11768 udelay(10);
11769
898a56f8
MC
11770 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11771 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11772 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11773 (rx_idx == (rx_start_idx + num_pkts)))
11774 break;
11775 }
11776
ba1142e4 11777 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11778 dev_kfree_skb(skb);
11779
f3f3f27e 11780 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11781 goto out;
11782
11783 if (rx_idx != rx_start_idx + num_pkts)
11784 goto out;
11785
bb158d69
MC
11786 val = data_off;
11787 while (rx_idx != rx_start_idx) {
11788 desc = &rnapi->rx_rcb[rx_start_idx++];
11789 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11790 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11791
bb158d69
MC
11792 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11793 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11794 goto out;
c76949a6 11795
bb158d69
MC
11796 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11797 - ETH_FCS_LEN;
c76949a6 11798
28a45957 11799 if (!tso_loopback) {
bb158d69
MC
11800 if (rx_len != tx_len)
11801 goto out;
4852a861 11802
bb158d69
MC
11803 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11804 if (opaque_key != RXD_OPAQUE_RING_STD)
11805 goto out;
11806 } else {
11807 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11808 goto out;
11809 }
11810 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11811 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11812 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11813 goto out;
bb158d69 11814 }
4852a861 11815
bb158d69 11816 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11817 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11818 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11819 mapping);
11820 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11821 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11822 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11823 mapping);
11824 } else
11825 goto out;
c76949a6 11826
bb158d69
MC
11827 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11828 PCI_DMA_FROMDEVICE);
c76949a6 11829
9205fd9c 11830 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11831 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11832 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11833 goto out;
11834 }
c76949a6 11835 }
bb158d69 11836
c76949a6 11837 err = 0;
6aa20a22 11838
9205fd9c 11839 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11840out:
11841 return err;
11842}
11843
00c266b7
MC
11844#define TG3_STD_LOOPBACK_FAILED 1
11845#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11846#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11847#define TG3_LOOPBACK_FAILED \
11848 (TG3_STD_LOOPBACK_FAILED | \
11849 TG3_JMB_LOOPBACK_FAILED | \
11850 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11851
941ec90f 11852static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11853{
28a45957 11854 int err = -EIO;
2215e24c 11855 u32 eee_cap;
9f40dead 11856
ab789046
MC
11857 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11858 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11859
28a45957
MC
11860 if (!netif_running(tp->dev)) {
11861 data[0] = TG3_LOOPBACK_FAILED;
11862 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11863 if (do_extlpbk)
11864 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11865 goto done;
11866 }
11867
b9ec6c1b 11868 err = tg3_reset_hw(tp, 1);
ab789046 11869 if (err) {
28a45957
MC
11870 data[0] = TG3_LOOPBACK_FAILED;
11871 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11872 if (do_extlpbk)
11873 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11874 goto done;
11875 }
9f40dead 11876
63c3a66f 11877 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11878 int i;
11879
11880 /* Reroute all rx packets to the 1st queue */
11881 for (i = MAC_RSS_INDIR_TBL_0;
11882 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11883 tw32(i, 0x0);
11884 }
11885
6e01b20b
MC
11886 /* HW errata - mac loopback fails in some cases on 5780.
11887 * Normal traffic and PHY loopback are not affected by
11888 * errata. Also, the MAC loopback test is deprecated for
11889 * all newer ASIC revisions.
11890 */
11891 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11892 !tg3_flag(tp, CPMU_PRESENT)) {
11893 tg3_mac_loopback(tp, true);
9936bcf6 11894
28a45957
MC
11895 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11896 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11897
11898 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11899 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11900 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11901
11902 tg3_mac_loopback(tp, false);
11903 }
4852a861 11904
f07e9af3 11905 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11906 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11907 int i;
11908
941ec90f 11909 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11910
11911 /* Wait for link */
11912 for (i = 0; i < 100; i++) {
11913 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11914 break;
11915 mdelay(1);
11916 }
11917
28a45957
MC
11918 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11919 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11920 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11921 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11922 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11923 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11924 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11925 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11926
941ec90f
MC
11927 if (do_extlpbk) {
11928 tg3_phy_lpbk_set(tp, 0, true);
11929
11930 /* All link indications report up, but the hardware
11931 * isn't really ready for about 20 msec. Double it
11932 * to be sure.
11933 */
11934 mdelay(40);
11935
11936 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11937 data[2] |= TG3_STD_LOOPBACK_FAILED;
11938 if (tg3_flag(tp, TSO_CAPABLE) &&
11939 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11940 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11941 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11942 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11943 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11944 }
11945
5e5a7f37
MC
11946 /* Re-enable gphy autopowerdown. */
11947 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11948 tg3_phy_toggle_apd(tp, true);
11949 }
6833c043 11950
941ec90f 11951 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11952
ab789046
MC
11953done:
11954 tp->phy_flags |= eee_cap;
11955
9f40dead
MC
11956 return err;
11957}
11958
4cafd3f5
MC
11959static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11960 u64 *data)
11961{
566f86ad 11962 struct tg3 *tp = netdev_priv(dev);
941ec90f 11963 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11964
bed9829f
MC
11965 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11966 tg3_power_up(tp)) {
11967 etest->flags |= ETH_TEST_FL_FAILED;
11968 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11969 return;
11970 }
bc1c7567 11971
566f86ad
MC
11972 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11973
11974 if (tg3_test_nvram(tp) != 0) {
11975 etest->flags |= ETH_TEST_FL_FAILED;
11976 data[0] = 1;
11977 }
941ec90f 11978 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11979 etest->flags |= ETH_TEST_FL_FAILED;
11980 data[1] = 1;
11981 }
a71116d1 11982 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11983 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11984
11985 if (netif_running(dev)) {
b02fd9e3 11986 tg3_phy_stop(tp);
a71116d1 11987 tg3_netif_stop(tp);
bbe832c0
MC
11988 irq_sync = 1;
11989 }
a71116d1 11990
bbe832c0 11991 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11992
11993 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11994 err = tg3_nvram_lock(tp);
a71116d1 11995 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11996 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11997 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11998 if (!err)
11999 tg3_nvram_unlock(tp);
a71116d1 12000
f07e9af3 12001 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
12002 tg3_phy_reset(tp);
12003
a71116d1
MC
12004 if (tg3_test_registers(tp) != 0) {
12005 etest->flags |= ETH_TEST_FL_FAILED;
12006 data[2] = 1;
12007 }
28a45957 12008
7942e1db
MC
12009 if (tg3_test_memory(tp) != 0) {
12010 etest->flags |= ETH_TEST_FL_FAILED;
12011 data[3] = 1;
12012 }
28a45957 12013
941ec90f
MC
12014 if (doextlpbk)
12015 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
12016
12017 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 12018 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 12019
f47c11ee
DM
12020 tg3_full_unlock(tp);
12021
d4bc3927
MC
12022 if (tg3_test_interrupt(tp) != 0) {
12023 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 12024 data[7] = 1;
d4bc3927 12025 }
f47c11ee
DM
12026
12027 tg3_full_lock(tp, 0);
d4bc3927 12028
a71116d1
MC
12029 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12030 if (netif_running(dev)) {
63c3a66f 12031 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
12032 err2 = tg3_restart_hw(tp, 1);
12033 if (!err2)
b9ec6c1b 12034 tg3_netif_start(tp);
a71116d1 12035 }
f47c11ee
DM
12036
12037 tg3_full_unlock(tp);
b02fd9e3
MC
12038
12039 if (irq_sync && !err2)
12040 tg3_phy_start(tp);
a71116d1 12041 }
80096068 12042 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 12043 tg3_power_down(tp);
bc1c7567 12044
4cafd3f5
MC
12045}
12046
1da177e4
LT
12047static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12048{
12049 struct mii_ioctl_data *data = if_mii(ifr);
12050 struct tg3 *tp = netdev_priv(dev);
12051 int err;
12052
63c3a66f 12053 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 12054 struct phy_device *phydev;
f07e9af3 12055 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12056 return -EAGAIN;
3f0e3ad7 12057 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 12058 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
12059 }
12060
33f401ae 12061 switch (cmd) {
1da177e4 12062 case SIOCGMIIPHY:
882e9793 12063 data->phy_id = tp->phy_addr;
1da177e4
LT
12064
12065 /* fallthru */
12066 case SIOCGMIIREG: {
12067 u32 mii_regval;
12068
f07e9af3 12069 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12070 break; /* We have no PHY */
12071
34eea5ac 12072 if (!netif_running(dev))
bc1c7567
MC
12073 return -EAGAIN;
12074
f47c11ee 12075 spin_lock_bh(&tp->lock);
1da177e4 12076 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 12077 spin_unlock_bh(&tp->lock);
1da177e4
LT
12078
12079 data->val_out = mii_regval;
12080
12081 return err;
12082 }
12083
12084 case SIOCSMIIREG:
f07e9af3 12085 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12086 break; /* We have no PHY */
12087
34eea5ac 12088 if (!netif_running(dev))
bc1c7567
MC
12089 return -EAGAIN;
12090
f47c11ee 12091 spin_lock_bh(&tp->lock);
1da177e4 12092 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 12093 spin_unlock_bh(&tp->lock);
1da177e4
LT
12094
12095 return err;
12096
12097 default:
12098 /* do nothing */
12099 break;
12100 }
12101 return -EOPNOTSUPP;
12102}
12103
15f9850d
DM
12104static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12105{
12106 struct tg3 *tp = netdev_priv(dev);
12107
12108 memcpy(ec, &tp->coal, sizeof(*ec));
12109 return 0;
12110}
12111
d244c892
MC
12112static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12113{
12114 struct tg3 *tp = netdev_priv(dev);
12115 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
12116 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
12117
63c3a66f 12118 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
12119 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
12120 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
12121 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
12122 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
12123 }
12124
12125 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
12126 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
12127 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
12128 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
12129 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
12130 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
12131 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
12132 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
12133 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
12134 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
12135 return -EINVAL;
12136
12137 /* No rx interrupts will be generated if both are zero */
12138 if ((ec->rx_coalesce_usecs == 0) &&
12139 (ec->rx_max_coalesced_frames == 0))
12140 return -EINVAL;
12141
12142 /* No tx interrupts will be generated if both are zero */
12143 if ((ec->tx_coalesce_usecs == 0) &&
12144 (ec->tx_max_coalesced_frames == 0))
12145 return -EINVAL;
12146
12147 /* Only copy relevant parameters, ignore all others. */
12148 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
12149 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
12150 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
12151 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
12152 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
12153 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
12154 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
12155 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
12156 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
12157
12158 if (netif_running(dev)) {
12159 tg3_full_lock(tp, 0);
12160 __tg3_set_coalesce(tp, &tp->coal);
12161 tg3_full_unlock(tp);
12162 }
12163 return 0;
12164}
12165
7282d491 12166static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
12167 .get_settings = tg3_get_settings,
12168 .set_settings = tg3_set_settings,
12169 .get_drvinfo = tg3_get_drvinfo,
12170 .get_regs_len = tg3_get_regs_len,
12171 .get_regs = tg3_get_regs,
12172 .get_wol = tg3_get_wol,
12173 .set_wol = tg3_set_wol,
12174 .get_msglevel = tg3_get_msglevel,
12175 .set_msglevel = tg3_set_msglevel,
12176 .nway_reset = tg3_nway_reset,
12177 .get_link = ethtool_op_get_link,
12178 .get_eeprom_len = tg3_get_eeprom_len,
12179 .get_eeprom = tg3_get_eeprom,
12180 .set_eeprom = tg3_set_eeprom,
12181 .get_ringparam = tg3_get_ringparam,
12182 .set_ringparam = tg3_set_ringparam,
12183 .get_pauseparam = tg3_get_pauseparam,
12184 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 12185 .self_test = tg3_self_test,
1da177e4 12186 .get_strings = tg3_get_strings,
81b8709c 12187 .set_phys_id = tg3_set_phys_id,
1da177e4 12188 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 12189 .get_coalesce = tg3_get_coalesce,
d244c892 12190 .set_coalesce = tg3_set_coalesce,
b9f2c044 12191 .get_sset_count = tg3_get_sset_count,
90415477
MC
12192 .get_rxnfc = tg3_get_rxnfc,
12193 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
12194 .get_rxfh_indir = tg3_get_rxfh_indir,
12195 .set_rxfh_indir = tg3_set_rxfh_indir,
1da177e4
LT
12196};
12197
ccd5ba9d
MC
12198static void tg3_set_rx_mode(struct net_device *dev)
12199{
12200 struct tg3 *tp = netdev_priv(dev);
12201
12202 if (!netif_running(dev))
12203 return;
12204
12205 tg3_full_lock(tp, 0);
12206 __tg3_set_rx_mode(dev);
12207 tg3_full_unlock(tp);
12208}
12209
faf1627a
MC
12210static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
12211 int new_mtu)
12212{
12213 dev->mtu = new_mtu;
12214
12215 if (new_mtu > ETH_DATA_LEN) {
12216 if (tg3_flag(tp, 5780_CLASS)) {
12217 netdev_update_features(dev);
12218 tg3_flag_clear(tp, TSO_CAPABLE);
12219 } else {
12220 tg3_flag_set(tp, JUMBO_RING_ENABLE);
12221 }
12222 } else {
12223 if (tg3_flag(tp, 5780_CLASS)) {
12224 tg3_flag_set(tp, TSO_CAPABLE);
12225 netdev_update_features(dev);
12226 }
12227 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
12228 }
12229}
12230
12231static int tg3_change_mtu(struct net_device *dev, int new_mtu)
12232{
12233 struct tg3 *tp = netdev_priv(dev);
12234 int err;
12235
12236 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
12237 return -EINVAL;
12238
12239 if (!netif_running(dev)) {
12240 /* We'll just catch it later when the
12241 * device is up'd.
12242 */
12243 tg3_set_mtu(dev, tp, new_mtu);
12244 return 0;
12245 }
12246
12247 tg3_phy_stop(tp);
12248
12249 tg3_netif_stop(tp);
12250
12251 tg3_full_lock(tp, 1);
12252
12253 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12254
12255 tg3_set_mtu(dev, tp, new_mtu);
12256
12257 err = tg3_restart_hw(tp, 0);
12258
12259 if (!err)
12260 tg3_netif_start(tp);
12261
12262 tg3_full_unlock(tp);
12263
12264 if (!err)
12265 tg3_phy_start(tp);
12266
12267 return err;
12268}
12269
12270static const struct net_device_ops tg3_netdev_ops = {
12271 .ndo_open = tg3_open,
12272 .ndo_stop = tg3_close,
12273 .ndo_start_xmit = tg3_start_xmit,
12274 .ndo_get_stats64 = tg3_get_stats64,
12275 .ndo_validate_addr = eth_validate_addr,
12276 .ndo_set_rx_mode = tg3_set_rx_mode,
12277 .ndo_set_mac_address = tg3_set_mac_addr,
12278 .ndo_do_ioctl = tg3_ioctl,
12279 .ndo_tx_timeout = tg3_tx_timeout,
12280 .ndo_change_mtu = tg3_change_mtu,
12281 .ndo_fix_features = tg3_fix_features,
12282 .ndo_set_features = tg3_set_features,
12283#ifdef CONFIG_NET_POLL_CONTROLLER
12284 .ndo_poll_controller = tg3_poll_controller,
12285#endif
12286};
12287
1da177e4
LT
12288static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
12289{
1b27777a 12290 u32 cursize, val, magic;
1da177e4
LT
12291
12292 tp->nvram_size = EEPROM_CHIP_SIZE;
12293
e4f34110 12294 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
12295 return;
12296
b16250e3
MC
12297 if ((magic != TG3_EEPROM_MAGIC) &&
12298 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
12299 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
12300 return;
12301
12302 /*
12303 * Size the chip by reading offsets at increasing powers of two.
12304 * When we encounter our validation signature, we know the addressing
12305 * has wrapped around, and thus have our chip size.
12306 */
1b27777a 12307 cursize = 0x10;
1da177e4
LT
12308
12309 while (cursize < tp->nvram_size) {
e4f34110 12310 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
12311 return;
12312
1820180b 12313 if (val == magic)
1da177e4
LT
12314 break;
12315
12316 cursize <<= 1;
12317 }
12318
12319 tp->nvram_size = cursize;
12320}
6aa20a22 12321
1da177e4
LT
12322static void __devinit tg3_get_nvram_size(struct tg3 *tp)
12323{
12324 u32 val;
12325
63c3a66f 12326 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
12327 return;
12328
12329 /* Selfboot format */
1820180b 12330 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
12331 tg3_get_eeprom_size(tp);
12332 return;
12333 }
12334
6d348f2c 12335 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 12336 if (val != 0) {
6d348f2c
MC
12337 /* This is confusing. We want to operate on the
12338 * 16-bit value at offset 0xf2. The tg3_nvram_read()
12339 * call will read from NVRAM and byteswap the data
12340 * according to the byteswapping settings for all
12341 * other register accesses. This ensures the data we
12342 * want will always reside in the lower 16-bits.
12343 * However, the data in NVRAM is in LE format, which
12344 * means the data from the NVRAM read will always be
12345 * opposite the endianness of the CPU. The 16-bit
12346 * byteswap then brings the data to CPU endianness.
12347 */
12348 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12349 return;
12350 }
12351 }
fd1122a2 12352 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12353}
12354
12355static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12356{
12357 u32 nvcfg1;
12358
12359 nvcfg1 = tr32(NVRAM_CFG1);
12360 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12361 tg3_flag_set(tp, FLASH);
8590a603 12362 } else {
1da177e4
LT
12363 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12364 tw32(NVRAM_CFG1, nvcfg1);
12365 }
12366
6ff6f81d 12367 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12368 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12369 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12370 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12371 tp->nvram_jedecnum = JEDEC_ATMEL;
12372 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12373 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12374 break;
12375 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12376 tp->nvram_jedecnum = JEDEC_ATMEL;
12377 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12378 break;
12379 case FLASH_VENDOR_ATMEL_EEPROM:
12380 tp->nvram_jedecnum = JEDEC_ATMEL;
12381 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12382 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12383 break;
12384 case FLASH_VENDOR_ST:
12385 tp->nvram_jedecnum = JEDEC_ST;
12386 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12387 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12388 break;
12389 case FLASH_VENDOR_SAIFUN:
12390 tp->nvram_jedecnum = JEDEC_SAIFUN;
12391 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12392 break;
12393 case FLASH_VENDOR_SST_SMALL:
12394 case FLASH_VENDOR_SST_LARGE:
12395 tp->nvram_jedecnum = JEDEC_SST;
12396 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12397 break;
1da177e4 12398 }
8590a603 12399 } else {
1da177e4
LT
12400 tp->nvram_jedecnum = JEDEC_ATMEL;
12401 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12402 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12403 }
12404}
12405
a1b950d5
MC
12406static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12407{
12408 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12409 case FLASH_5752PAGE_SIZE_256:
12410 tp->nvram_pagesize = 256;
12411 break;
12412 case FLASH_5752PAGE_SIZE_512:
12413 tp->nvram_pagesize = 512;
12414 break;
12415 case FLASH_5752PAGE_SIZE_1K:
12416 tp->nvram_pagesize = 1024;
12417 break;
12418 case FLASH_5752PAGE_SIZE_2K:
12419 tp->nvram_pagesize = 2048;
12420 break;
12421 case FLASH_5752PAGE_SIZE_4K:
12422 tp->nvram_pagesize = 4096;
12423 break;
12424 case FLASH_5752PAGE_SIZE_264:
12425 tp->nvram_pagesize = 264;
12426 break;
12427 case FLASH_5752PAGE_SIZE_528:
12428 tp->nvram_pagesize = 528;
12429 break;
12430 }
12431}
12432
361b4ac2
MC
12433static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12434{
12435 u32 nvcfg1;
12436
12437 nvcfg1 = tr32(NVRAM_CFG1);
12438
e6af301b
MC
12439 /* NVRAM protection for TPM */
12440 if (nvcfg1 & (1 << 27))
63c3a66f 12441 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12442
361b4ac2 12443 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12444 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12445 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12446 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12447 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12448 break;
12449 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12450 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12451 tg3_flag_set(tp, NVRAM_BUFFERED);
12452 tg3_flag_set(tp, FLASH);
8590a603
MC
12453 break;
12454 case FLASH_5752VENDOR_ST_M45PE10:
12455 case FLASH_5752VENDOR_ST_M45PE20:
12456 case FLASH_5752VENDOR_ST_M45PE40:
12457 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12458 tg3_flag_set(tp, NVRAM_BUFFERED);
12459 tg3_flag_set(tp, FLASH);
8590a603 12460 break;
361b4ac2
MC
12461 }
12462
63c3a66f 12463 if (tg3_flag(tp, FLASH)) {
a1b950d5 12464 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12465 } else {
361b4ac2
MC
12466 /* For eeprom, set pagesize to maximum eeprom size */
12467 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12468
12469 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12470 tw32(NVRAM_CFG1, nvcfg1);
12471 }
12472}
12473
d3c7b886
MC
12474static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12475{
989a9d23 12476 u32 nvcfg1, protect = 0;
d3c7b886
MC
12477
12478 nvcfg1 = tr32(NVRAM_CFG1);
12479
12480 /* NVRAM protection for TPM */
989a9d23 12481 if (nvcfg1 & (1 << 27)) {
63c3a66f 12482 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12483 protect = 1;
12484 }
d3c7b886 12485
989a9d23
MC
12486 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12487 switch (nvcfg1) {
8590a603
MC
12488 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12489 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12490 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12491 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12492 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12493 tg3_flag_set(tp, NVRAM_BUFFERED);
12494 tg3_flag_set(tp, FLASH);
8590a603
MC
12495 tp->nvram_pagesize = 264;
12496 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12497 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12498 tp->nvram_size = (protect ? 0x3e200 :
12499 TG3_NVRAM_SIZE_512KB);
12500 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12501 tp->nvram_size = (protect ? 0x1f200 :
12502 TG3_NVRAM_SIZE_256KB);
12503 else
12504 tp->nvram_size = (protect ? 0x1f200 :
12505 TG3_NVRAM_SIZE_128KB);
12506 break;
12507 case FLASH_5752VENDOR_ST_M45PE10:
12508 case FLASH_5752VENDOR_ST_M45PE20:
12509 case FLASH_5752VENDOR_ST_M45PE40:
12510 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12511 tg3_flag_set(tp, NVRAM_BUFFERED);
12512 tg3_flag_set(tp, FLASH);
8590a603
MC
12513 tp->nvram_pagesize = 256;
12514 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12515 tp->nvram_size = (protect ?
12516 TG3_NVRAM_SIZE_64KB :
12517 TG3_NVRAM_SIZE_128KB);
12518 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12519 tp->nvram_size = (protect ?
12520 TG3_NVRAM_SIZE_64KB :
12521 TG3_NVRAM_SIZE_256KB);
12522 else
12523 tp->nvram_size = (protect ?
12524 TG3_NVRAM_SIZE_128KB :
12525 TG3_NVRAM_SIZE_512KB);
12526 break;
d3c7b886
MC
12527 }
12528}
12529
1b27777a
MC
12530static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12531{
12532 u32 nvcfg1;
12533
12534 nvcfg1 = tr32(NVRAM_CFG1);
12535
12536 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12537 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12538 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12539 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12540 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12541 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12542 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12543 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12544
8590a603
MC
12545 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12546 tw32(NVRAM_CFG1, nvcfg1);
12547 break;
12548 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12549 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12550 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12551 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12552 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12553 tg3_flag_set(tp, NVRAM_BUFFERED);
12554 tg3_flag_set(tp, FLASH);
8590a603
MC
12555 tp->nvram_pagesize = 264;
12556 break;
12557 case FLASH_5752VENDOR_ST_M45PE10:
12558 case FLASH_5752VENDOR_ST_M45PE20:
12559 case FLASH_5752VENDOR_ST_M45PE40:
12560 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12561 tg3_flag_set(tp, NVRAM_BUFFERED);
12562 tg3_flag_set(tp, FLASH);
8590a603
MC
12563 tp->nvram_pagesize = 256;
12564 break;
1b27777a
MC
12565 }
12566}
12567
6b91fa02
MC
12568static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12569{
12570 u32 nvcfg1, protect = 0;
12571
12572 nvcfg1 = tr32(NVRAM_CFG1);
12573
12574 /* NVRAM protection for TPM */
12575 if (nvcfg1 & (1 << 27)) {
63c3a66f 12576 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12577 protect = 1;
12578 }
12579
12580 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12581 switch (nvcfg1) {
8590a603
MC
12582 case FLASH_5761VENDOR_ATMEL_ADB021D:
12583 case FLASH_5761VENDOR_ATMEL_ADB041D:
12584 case FLASH_5761VENDOR_ATMEL_ADB081D:
12585 case FLASH_5761VENDOR_ATMEL_ADB161D:
12586 case FLASH_5761VENDOR_ATMEL_MDB021D:
12587 case FLASH_5761VENDOR_ATMEL_MDB041D:
12588 case FLASH_5761VENDOR_ATMEL_MDB081D:
12589 case FLASH_5761VENDOR_ATMEL_MDB161D:
12590 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12591 tg3_flag_set(tp, NVRAM_BUFFERED);
12592 tg3_flag_set(tp, FLASH);
12593 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12594 tp->nvram_pagesize = 256;
12595 break;
12596 case FLASH_5761VENDOR_ST_A_M45PE20:
12597 case FLASH_5761VENDOR_ST_A_M45PE40:
12598 case FLASH_5761VENDOR_ST_A_M45PE80:
12599 case FLASH_5761VENDOR_ST_A_M45PE16:
12600 case FLASH_5761VENDOR_ST_M_M45PE20:
12601 case FLASH_5761VENDOR_ST_M_M45PE40:
12602 case FLASH_5761VENDOR_ST_M_M45PE80:
12603 case FLASH_5761VENDOR_ST_M_M45PE16:
12604 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12605 tg3_flag_set(tp, NVRAM_BUFFERED);
12606 tg3_flag_set(tp, FLASH);
8590a603
MC
12607 tp->nvram_pagesize = 256;
12608 break;
6b91fa02
MC
12609 }
12610
12611 if (protect) {
12612 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12613 } else {
12614 switch (nvcfg1) {
8590a603
MC
12615 case FLASH_5761VENDOR_ATMEL_ADB161D:
12616 case FLASH_5761VENDOR_ATMEL_MDB161D:
12617 case FLASH_5761VENDOR_ST_A_M45PE16:
12618 case FLASH_5761VENDOR_ST_M_M45PE16:
12619 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12620 break;
12621 case FLASH_5761VENDOR_ATMEL_ADB081D:
12622 case FLASH_5761VENDOR_ATMEL_MDB081D:
12623 case FLASH_5761VENDOR_ST_A_M45PE80:
12624 case FLASH_5761VENDOR_ST_M_M45PE80:
12625 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12626 break;
12627 case FLASH_5761VENDOR_ATMEL_ADB041D:
12628 case FLASH_5761VENDOR_ATMEL_MDB041D:
12629 case FLASH_5761VENDOR_ST_A_M45PE40:
12630 case FLASH_5761VENDOR_ST_M_M45PE40:
12631 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12632 break;
12633 case FLASH_5761VENDOR_ATMEL_ADB021D:
12634 case FLASH_5761VENDOR_ATMEL_MDB021D:
12635 case FLASH_5761VENDOR_ST_A_M45PE20:
12636 case FLASH_5761VENDOR_ST_M_M45PE20:
12637 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12638 break;
6b91fa02
MC
12639 }
12640 }
12641}
12642
b5d3772c
MC
12643static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12644{
12645 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12646 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12647 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12648}
12649
321d32a0
MC
12650static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12651{
12652 u32 nvcfg1;
12653
12654 nvcfg1 = tr32(NVRAM_CFG1);
12655
12656 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12657 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12658 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12659 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12660 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12661 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12662
12663 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12664 tw32(NVRAM_CFG1, nvcfg1);
12665 return;
12666 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12667 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12668 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12669 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12670 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12671 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12672 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12673 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12674 tg3_flag_set(tp, NVRAM_BUFFERED);
12675 tg3_flag_set(tp, FLASH);
321d32a0
MC
12676
12677 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12678 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12679 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12680 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12681 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12682 break;
12683 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12684 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12685 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12686 break;
12687 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12688 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12689 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12690 break;
12691 }
12692 break;
12693 case FLASH_5752VENDOR_ST_M45PE10:
12694 case FLASH_5752VENDOR_ST_M45PE20:
12695 case FLASH_5752VENDOR_ST_M45PE40:
12696 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12697 tg3_flag_set(tp, NVRAM_BUFFERED);
12698 tg3_flag_set(tp, FLASH);
321d32a0
MC
12699
12700 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12701 case FLASH_5752VENDOR_ST_M45PE10:
12702 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12703 break;
12704 case FLASH_5752VENDOR_ST_M45PE20:
12705 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12706 break;
12707 case FLASH_5752VENDOR_ST_M45PE40:
12708 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12709 break;
12710 }
12711 break;
12712 default:
63c3a66f 12713 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12714 return;
12715 }
12716
a1b950d5
MC
12717 tg3_nvram_get_pagesize(tp, nvcfg1);
12718 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12719 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12720}
12721
12722
12723static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12724{
12725 u32 nvcfg1;
12726
12727 nvcfg1 = tr32(NVRAM_CFG1);
12728
12729 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12730 case FLASH_5717VENDOR_ATMEL_EEPROM:
12731 case FLASH_5717VENDOR_MICRO_EEPROM:
12732 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12733 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12734 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12735
12736 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12737 tw32(NVRAM_CFG1, nvcfg1);
12738 return;
12739 case FLASH_5717VENDOR_ATMEL_MDB011D:
12740 case FLASH_5717VENDOR_ATMEL_ADB011B:
12741 case FLASH_5717VENDOR_ATMEL_ADB011D:
12742 case FLASH_5717VENDOR_ATMEL_MDB021D:
12743 case FLASH_5717VENDOR_ATMEL_ADB021B:
12744 case FLASH_5717VENDOR_ATMEL_ADB021D:
12745 case FLASH_5717VENDOR_ATMEL_45USPT:
12746 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12747 tg3_flag_set(tp, NVRAM_BUFFERED);
12748 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12749
12750 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12751 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12752 /* Detect size with tg3_nvram_get_size() */
12753 break;
a1b950d5
MC
12754 case FLASH_5717VENDOR_ATMEL_ADB021B:
12755 case FLASH_5717VENDOR_ATMEL_ADB021D:
12756 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12757 break;
12758 default:
12759 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12760 break;
12761 }
321d32a0 12762 break;
a1b950d5
MC
12763 case FLASH_5717VENDOR_ST_M_M25PE10:
12764 case FLASH_5717VENDOR_ST_A_M25PE10:
12765 case FLASH_5717VENDOR_ST_M_M45PE10:
12766 case FLASH_5717VENDOR_ST_A_M45PE10:
12767 case FLASH_5717VENDOR_ST_M_M25PE20:
12768 case FLASH_5717VENDOR_ST_A_M25PE20:
12769 case FLASH_5717VENDOR_ST_M_M45PE20:
12770 case FLASH_5717VENDOR_ST_A_M45PE20:
12771 case FLASH_5717VENDOR_ST_25USPT:
12772 case FLASH_5717VENDOR_ST_45USPT:
12773 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12774 tg3_flag_set(tp, NVRAM_BUFFERED);
12775 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12776
12777 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12778 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12779 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12780 /* Detect size with tg3_nvram_get_size() */
12781 break;
12782 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12783 case FLASH_5717VENDOR_ST_A_M45PE20:
12784 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12785 break;
12786 default:
12787 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12788 break;
12789 }
321d32a0 12790 break;
a1b950d5 12791 default:
63c3a66f 12792 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12793 return;
321d32a0 12794 }
a1b950d5
MC
12795
12796 tg3_nvram_get_pagesize(tp, nvcfg1);
12797 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12798 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12799}
12800
9b91b5f1
MC
12801static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12802{
12803 u32 nvcfg1, nvmpinstrp;
12804
12805 nvcfg1 = tr32(NVRAM_CFG1);
12806 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12807
12808 switch (nvmpinstrp) {
12809 case FLASH_5720_EEPROM_HD:
12810 case FLASH_5720_EEPROM_LD:
12811 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12812 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12813
12814 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12815 tw32(NVRAM_CFG1, nvcfg1);
12816 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12817 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12818 else
12819 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12820 return;
12821 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12822 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12823 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12824 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12825 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12826 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12827 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12828 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12829 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12830 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12831 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12832 case FLASH_5720VENDOR_ATMEL_45USPT:
12833 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12834 tg3_flag_set(tp, NVRAM_BUFFERED);
12835 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12836
12837 switch (nvmpinstrp) {
12838 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12839 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12840 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12841 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12842 break;
12843 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12844 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12845 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12846 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12847 break;
12848 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12849 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12850 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12851 break;
12852 default:
12853 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12854 break;
12855 }
12856 break;
12857 case FLASH_5720VENDOR_M_ST_M25PE10:
12858 case FLASH_5720VENDOR_M_ST_M45PE10:
12859 case FLASH_5720VENDOR_A_ST_M25PE10:
12860 case FLASH_5720VENDOR_A_ST_M45PE10:
12861 case FLASH_5720VENDOR_M_ST_M25PE20:
12862 case FLASH_5720VENDOR_M_ST_M45PE20:
12863 case FLASH_5720VENDOR_A_ST_M25PE20:
12864 case FLASH_5720VENDOR_A_ST_M45PE20:
12865 case FLASH_5720VENDOR_M_ST_M25PE40:
12866 case FLASH_5720VENDOR_M_ST_M45PE40:
12867 case FLASH_5720VENDOR_A_ST_M25PE40:
12868 case FLASH_5720VENDOR_A_ST_M45PE40:
12869 case FLASH_5720VENDOR_M_ST_M25PE80:
12870 case FLASH_5720VENDOR_M_ST_M45PE80:
12871 case FLASH_5720VENDOR_A_ST_M25PE80:
12872 case FLASH_5720VENDOR_A_ST_M45PE80:
12873 case FLASH_5720VENDOR_ST_25USPT:
12874 case FLASH_5720VENDOR_ST_45USPT:
12875 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12876 tg3_flag_set(tp, NVRAM_BUFFERED);
12877 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12878
12879 switch (nvmpinstrp) {
12880 case FLASH_5720VENDOR_M_ST_M25PE20:
12881 case FLASH_5720VENDOR_M_ST_M45PE20:
12882 case FLASH_5720VENDOR_A_ST_M25PE20:
12883 case FLASH_5720VENDOR_A_ST_M45PE20:
12884 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12885 break;
12886 case FLASH_5720VENDOR_M_ST_M25PE40:
12887 case FLASH_5720VENDOR_M_ST_M45PE40:
12888 case FLASH_5720VENDOR_A_ST_M25PE40:
12889 case FLASH_5720VENDOR_A_ST_M45PE40:
12890 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12891 break;
12892 case FLASH_5720VENDOR_M_ST_M25PE80:
12893 case FLASH_5720VENDOR_M_ST_M45PE80:
12894 case FLASH_5720VENDOR_A_ST_M25PE80:
12895 case FLASH_5720VENDOR_A_ST_M45PE80:
12896 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12897 break;
12898 default:
12899 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12900 break;
12901 }
12902 break;
12903 default:
63c3a66f 12904 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12905 return;
12906 }
12907
12908 tg3_nvram_get_pagesize(tp, nvcfg1);
12909 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12910 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12911}
12912
1da177e4
LT
12913/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12914static void __devinit tg3_nvram_init(struct tg3 *tp)
12915{
1da177e4
LT
12916 tw32_f(GRC_EEPROM_ADDR,
12917 (EEPROM_ADDR_FSM_RESET |
12918 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12919 EEPROM_ADDR_CLKPERD_SHIFT)));
12920
9d57f01c 12921 msleep(1);
1da177e4
LT
12922
12923 /* Enable seeprom accesses. */
12924 tw32_f(GRC_LOCAL_CTRL,
12925 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12926 udelay(100);
12927
12928 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12929 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12930 tg3_flag_set(tp, NVRAM);
1da177e4 12931
ec41c7df 12932 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12933 netdev_warn(tp->dev,
12934 "Cannot get nvram lock, %s failed\n",
05dbe005 12935 __func__);
ec41c7df
MC
12936 return;
12937 }
e6af301b 12938 tg3_enable_nvram_access(tp);
1da177e4 12939
989a9d23
MC
12940 tp->nvram_size = 0;
12941
361b4ac2
MC
12942 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12943 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12944 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12945 tg3_get_5755_nvram_info(tp);
d30cdd28 12946 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12947 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12948 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12949 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12950 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12951 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12952 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12953 tg3_get_5906_nvram_info(tp);
b703df6f 12954 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 12955 tg3_flag(tp, 57765_CLASS))
321d32a0 12956 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12957 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12958 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12959 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12960 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12961 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12962 else
12963 tg3_get_nvram_info(tp);
12964
989a9d23
MC
12965 if (tp->nvram_size == 0)
12966 tg3_get_nvram_size(tp);
1da177e4 12967
e6af301b 12968 tg3_disable_nvram_access(tp);
381291b7 12969 tg3_nvram_unlock(tp);
1da177e4
LT
12970
12971 } else {
63c3a66f
JP
12972 tg3_flag_clear(tp, NVRAM);
12973 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12974
12975 tg3_get_eeprom_size(tp);
12976 }
12977}
12978
1da177e4
LT
12979struct subsys_tbl_ent {
12980 u16 subsys_vendor, subsys_devid;
12981 u32 phy_id;
12982};
12983
24daf2b0 12984static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12985 /* Broadcom boards. */
24daf2b0 12986 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12987 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12988 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12989 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12990 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12991 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12992 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12993 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12994 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12995 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12996 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12997 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12998 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12999 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
13000 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13001 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 13002 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13003 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 13004 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13005 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 13006 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13007 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
13008
13009 /* 3com boards. */
24daf2b0 13010 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13011 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 13012 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13013 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13014 { TG3PCI_SUBVENDOR_ID_3COM,
13015 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
13016 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13017 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 13018 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13019 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13020
13021 /* DELL boards. */
24daf2b0 13022 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13023 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 13024 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13025 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 13026 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13027 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 13028 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13029 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
13030
13031 /* Compaq boards. */
24daf2b0 13032 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13033 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 13034 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13035 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13036 { TG3PCI_SUBVENDOR_ID_COMPAQ,
13037 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
13038 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13039 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 13040 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13041 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13042
13043 /* IBM boards. */
24daf2b0
MC
13044 { TG3PCI_SUBVENDOR_ID_IBM,
13045 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
13046};
13047
24daf2b0 13048static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
13049{
13050 int i;
13051
13052 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
13053 if ((subsys_id_to_phy_id[i].subsys_vendor ==
13054 tp->pdev->subsystem_vendor) &&
13055 (subsys_id_to_phy_id[i].subsys_devid ==
13056 tp->pdev->subsystem_device))
13057 return &subsys_id_to_phy_id[i];
13058 }
13059 return NULL;
13060}
13061
7d0c41ef 13062static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 13063{
1da177e4 13064 u32 val;
f49639e6 13065
79eb6904 13066 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
13067 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13068
a85feb8c 13069 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
13070 tg3_flag_set(tp, EEPROM_WRITE_PROT);
13071 tg3_flag_set(tp, WOL_CAP);
72b845e0 13072
b5d3772c 13073 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 13074 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
13075 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13076 tg3_flag_set(tp, IS_NIC);
9d26e213 13077 }
0527ba35
MC
13078 val = tr32(VCPU_CFGSHDW);
13079 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 13080 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 13081 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 13082 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 13083 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13084 device_set_wakeup_enable(&tp->pdev->dev, true);
13085 }
05ac4cb7 13086 goto done;
b5d3772c
MC
13087 }
13088
1da177e4
LT
13089 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
13090 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
13091 u32 nic_cfg, led_cfg;
a9daf367 13092 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 13093 int eeprom_phy_serdes = 0;
1da177e4
LT
13094
13095 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
13096 tp->nic_sram_data_cfg = nic_cfg;
13097
13098 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13099 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13100 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13101 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13102 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13103 (ver > 0) && (ver < 0x100))
13104 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13105
a9daf367
MC
13106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13107 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13108
1da177e4
LT
13109 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13110 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13111 eeprom_phy_serdes = 1;
13112
13113 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13114 if (nic_phy_id != 0) {
13115 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13116 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13117
13118 eeprom_phy_id = (id1 >> 16) << 10;
13119 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13120 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13121 } else
13122 eeprom_phy_id = 0;
13123
7d0c41ef 13124 tp->phy_id = eeprom_phy_id;
747e8f8b 13125 if (eeprom_phy_serdes) {
63c3a66f 13126 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13127 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13128 else
f07e9af3 13129 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13130 }
7d0c41ef 13131
63c3a66f 13132 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13133 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13134 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13135 else
1da177e4
LT
13136 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13137
13138 switch (led_cfg) {
13139 default:
13140 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13141 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13142 break;
13143
13144 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13145 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13146 break;
13147
13148 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13149 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13150
13151 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13152 * read on some older 5700/5701 bootcode.
13153 */
13154 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13155 ASIC_REV_5700 ||
13156 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13157 ASIC_REV_5701)
13158 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13159
1da177e4
LT
13160 break;
13161
13162 case SHASTA_EXT_LED_SHARED:
13163 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13164 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13165 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13166 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13167 LED_CTRL_MODE_PHY_2);
13168 break;
13169
13170 case SHASTA_EXT_LED_MAC:
13171 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13172 break;
13173
13174 case SHASTA_EXT_LED_COMBO:
13175 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13176 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13177 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13178 LED_CTRL_MODE_PHY_2);
13179 break;
13180
855e1111 13181 }
1da177e4
LT
13182
13183 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13184 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13185 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13186 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13187
b2a5c19c
MC
13188 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13189 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13190
9d26e213 13191 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13192 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13193 if ((tp->pdev->subsystem_vendor ==
13194 PCI_VENDOR_ID_ARIMA) &&
13195 (tp->pdev->subsystem_device == 0x205a ||
13196 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13197 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13198 } else {
63c3a66f
JP
13199 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13200 tg3_flag_set(tp, IS_NIC);
9d26e213 13201 }
1da177e4
LT
13202
13203 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13204 tg3_flag_set(tp, ENABLE_ASF);
13205 if (tg3_flag(tp, 5750_PLUS))
13206 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13207 }
b2b98d4a
MC
13208
13209 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13210 tg3_flag(tp, 5750_PLUS))
13211 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13212
f07e9af3 13213 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13214 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13215 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13216
63c3a66f 13217 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13218 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13219 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13220 device_set_wakeup_enable(&tp->pdev->dev, true);
13221 }
0527ba35 13222
1da177e4 13223 if (cfg2 & (1 << 17))
f07e9af3 13224 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13225
13226 /* serdes signal pre-emphasis in register 0x590 set by */
13227 /* bootcode if bit 18 is set */
13228 if (cfg2 & (1 << 18))
f07e9af3 13229 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13230
63c3a66f
JP
13231 if ((tg3_flag(tp, 57765_PLUS) ||
13232 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13233 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13234 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13235 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13236
63c3a66f 13237 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13238 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13239 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13240 u32 cfg3;
13241
13242 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13243 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13244 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13245 }
a9daf367 13246
14417063 13247 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13248 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13249 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13250 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13251 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13252 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13253 }
05ac4cb7 13254done:
63c3a66f 13255 if (tg3_flag(tp, WOL_CAP))
43067ed8 13256 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13257 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13258 else
13259 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13260}
13261
b2a5c19c
MC
13262static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13263{
13264 int i;
13265 u32 val;
13266
13267 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13268 tw32(OTP_CTRL, cmd);
13269
13270 /* Wait for up to 1 ms for command to execute. */
13271 for (i = 0; i < 100; i++) {
13272 val = tr32(OTP_STATUS);
13273 if (val & OTP_STATUS_CMD_DONE)
13274 break;
13275 udelay(10);
13276 }
13277
13278 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13279}
13280
13281/* Read the gphy configuration from the OTP region of the chip. The gphy
13282 * configuration is a 32-bit value that straddles the alignment boundary.
13283 * We do two 32-bit reads and then shift and merge the results.
13284 */
13285static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13286{
13287 u32 bhalf_otp, thalf_otp;
13288
13289 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13290
13291 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13292 return 0;
13293
13294 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13295
13296 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13297 return 0;
13298
13299 thalf_otp = tr32(OTP_READ_DATA);
13300
13301 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13302
13303 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13304 return 0;
13305
13306 bhalf_otp = tr32(OTP_READ_DATA);
13307
13308 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13309}
13310
e256f8a3
MC
13311static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13312{
202ff1c2 13313 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13314
13315 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13316 adv |= ADVERTISED_1000baseT_Half |
13317 ADVERTISED_1000baseT_Full;
13318
13319 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13320 adv |= ADVERTISED_100baseT_Half |
13321 ADVERTISED_100baseT_Full |
13322 ADVERTISED_10baseT_Half |
13323 ADVERTISED_10baseT_Full |
13324 ADVERTISED_TP;
13325 else
13326 adv |= ADVERTISED_FIBRE;
13327
13328 tp->link_config.advertising = adv;
e740522e
MC
13329 tp->link_config.speed = SPEED_UNKNOWN;
13330 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 13331 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
13332 tp->link_config.active_speed = SPEED_UNKNOWN;
13333 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
13334
13335 tp->old_link = -1;
e256f8a3
MC
13336}
13337
7d0c41ef
MC
13338static int __devinit tg3_phy_probe(struct tg3 *tp)
13339{
13340 u32 hw_phy_id_1, hw_phy_id_2;
13341 u32 hw_phy_id, hw_phy_id_masked;
13342 int err;
1da177e4 13343
e256f8a3 13344 /* flow control autonegotiation is default behavior */
63c3a66f 13345 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13346 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13347
63c3a66f 13348 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13349 return tg3_phy_init(tp);
13350
1da177e4 13351 /* Reading the PHY ID register can conflict with ASF
877d0310 13352 * firmware access to the PHY hardware.
1da177e4
LT
13353 */
13354 err = 0;
63c3a66f 13355 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13356 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13357 } else {
13358 /* Now read the physical PHY_ID from the chip and verify
13359 * that it is sane. If it doesn't look good, we fall back
13360 * to either the hard-coded table based PHY_ID and failing
13361 * that the value found in the eeprom area.
13362 */
13363 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13364 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13365
13366 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13367 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13368 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13369
79eb6904 13370 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13371 }
13372
79eb6904 13373 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13374 tp->phy_id = hw_phy_id;
79eb6904 13375 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13376 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13377 else
f07e9af3 13378 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13379 } else {
79eb6904 13380 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13381 /* Do nothing, phy ID already set up in
13382 * tg3_get_eeprom_hw_cfg().
13383 */
1da177e4
LT
13384 } else {
13385 struct subsys_tbl_ent *p;
13386
13387 /* No eeprom signature? Try the hardcoded
13388 * subsys device table.
13389 */
24daf2b0 13390 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13391 if (!p)
13392 return -ENODEV;
13393
13394 tp->phy_id = p->phy_id;
13395 if (!tp->phy_id ||
79eb6904 13396 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13397 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13398 }
13399 }
13400
a6b68dab 13401 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13402 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13403 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13404 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13405 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13406 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13407 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13408 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13409
e256f8a3
MC
13410 tg3_phy_init_link_config(tp);
13411
f07e9af3 13412 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13413 !tg3_flag(tp, ENABLE_APE) &&
13414 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 13415 u32 bmsr, dummy;
1da177e4
LT
13416
13417 tg3_readphy(tp, MII_BMSR, &bmsr);
13418 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13419 (bmsr & BMSR_LSTATUS))
13420 goto skip_phy_reset;
6aa20a22 13421
1da177e4
LT
13422 err = tg3_phy_reset(tp);
13423 if (err)
13424 return err;
13425
42b64a45 13426 tg3_phy_set_wirespeed(tp);
1da177e4 13427
e2bf73e7 13428 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
13429 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13430 tp->link_config.flowctrl);
1da177e4
LT
13431
13432 tg3_writephy(tp, MII_BMCR,
13433 BMCR_ANENABLE | BMCR_ANRESTART);
13434 }
1da177e4
LT
13435 }
13436
13437skip_phy_reset:
79eb6904 13438 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13439 err = tg3_init_5401phy_dsp(tp);
13440 if (err)
13441 return err;
1da177e4 13442
1da177e4
LT
13443 err = tg3_init_5401phy_dsp(tp);
13444 }
13445
1da177e4
LT
13446 return err;
13447}
13448
184b8904 13449static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13450{
a4a8bb15 13451 u8 *vpd_data;
4181b2c8 13452 unsigned int block_end, rosize, len;
535a490e 13453 u32 vpdlen;
184b8904 13454 int j, i = 0;
a4a8bb15 13455
535a490e 13456 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13457 if (!vpd_data)
13458 goto out_no_vpd;
1da177e4 13459
535a490e 13460 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13461 if (i < 0)
13462 goto out_not_found;
1da177e4 13463
4181b2c8
MC
13464 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13465 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13466 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13467
535a490e 13468 if (block_end > vpdlen)
4181b2c8 13469 goto out_not_found;
af2c6a4a 13470
184b8904
MC
13471 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13472 PCI_VPD_RO_KEYWORD_MFR_ID);
13473 if (j > 0) {
13474 len = pci_vpd_info_field_size(&vpd_data[j]);
13475
13476 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13477 if (j + len > block_end || len != 4 ||
13478 memcmp(&vpd_data[j], "1028", 4))
13479 goto partno;
13480
13481 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13482 PCI_VPD_RO_KEYWORD_VENDOR0);
13483 if (j < 0)
13484 goto partno;
13485
13486 len = pci_vpd_info_field_size(&vpd_data[j]);
13487
13488 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13489 if (j + len > block_end)
13490 goto partno;
13491
13492 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13493 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13494 }
13495
13496partno:
4181b2c8
MC
13497 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13498 PCI_VPD_RO_KEYWORD_PARTNO);
13499 if (i < 0)
13500 goto out_not_found;
af2c6a4a 13501
4181b2c8 13502 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13503
4181b2c8
MC
13504 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13505 if (len > TG3_BPN_SIZE ||
535a490e 13506 (len + i) > vpdlen)
4181b2c8 13507 goto out_not_found;
1da177e4 13508
4181b2c8 13509 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13510
1da177e4 13511out_not_found:
a4a8bb15 13512 kfree(vpd_data);
37a949c5 13513 if (tp->board_part_number[0])
a4a8bb15
MC
13514 return;
13515
13516out_no_vpd:
37a949c5
MC
13517 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13518 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13519 strcpy(tp->board_part_number, "BCM5717");
13520 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13521 strcpy(tp->board_part_number, "BCM5718");
13522 else
13523 goto nomatch;
13524 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13525 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13526 strcpy(tp->board_part_number, "BCM57780");
13527 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13528 strcpy(tp->board_part_number, "BCM57760");
13529 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13530 strcpy(tp->board_part_number, "BCM57790");
13531 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13532 strcpy(tp->board_part_number, "BCM57788");
13533 else
13534 goto nomatch;
13535 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13536 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13537 strcpy(tp->board_part_number, "BCM57761");
13538 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13539 strcpy(tp->board_part_number, "BCM57765");
13540 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13541 strcpy(tp->board_part_number, "BCM57781");
13542 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13543 strcpy(tp->board_part_number, "BCM57785");
13544 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13545 strcpy(tp->board_part_number, "BCM57791");
13546 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13547 strcpy(tp->board_part_number, "BCM57795");
13548 else
13549 goto nomatch;
55086ad9
MC
13550 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
13551 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
13552 strcpy(tp->board_part_number, "BCM57762");
13553 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
13554 strcpy(tp->board_part_number, "BCM57766");
13555 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
13556 strcpy(tp->board_part_number, "BCM57782");
13557 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13558 strcpy(tp->board_part_number, "BCM57786");
13559 else
13560 goto nomatch;
37a949c5 13561 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13562 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13563 } else {
13564nomatch:
b5d3772c 13565 strcpy(tp->board_part_number, "none");
37a949c5 13566 }
1da177e4
LT
13567}
13568
9c8a620e
MC
13569static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13570{
13571 u32 val;
13572
e4f34110 13573 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13574 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13575 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13576 val != 0)
13577 return 0;
13578
13579 return 1;
13580}
13581
acd9c119
MC
13582static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13583{
ff3a7cb2 13584 u32 val, offset, start, ver_offset;
75f9936e 13585 int i, dst_off;
ff3a7cb2 13586 bool newver = false;
acd9c119
MC
13587
13588 if (tg3_nvram_read(tp, 0xc, &offset) ||
13589 tg3_nvram_read(tp, 0x4, &start))
13590 return;
13591
13592 offset = tg3_nvram_logical_addr(tp, offset);
13593
ff3a7cb2 13594 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13595 return;
13596
ff3a7cb2
MC
13597 if ((val & 0xfc000000) == 0x0c000000) {
13598 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13599 return;
13600
ff3a7cb2
MC
13601 if (val == 0)
13602 newver = true;
13603 }
13604
75f9936e
MC
13605 dst_off = strlen(tp->fw_ver);
13606
ff3a7cb2 13607 if (newver) {
75f9936e
MC
13608 if (TG3_VER_SIZE - dst_off < 16 ||
13609 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13610 return;
13611
13612 offset = offset + ver_offset - start;
13613 for (i = 0; i < 16; i += 4) {
13614 __be32 v;
13615 if (tg3_nvram_read_be32(tp, offset + i, &v))
13616 return;
13617
75f9936e 13618 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13619 }
13620 } else {
13621 u32 major, minor;
13622
13623 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13624 return;
13625
13626 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13627 TG3_NVM_BCVER_MAJSFT;
13628 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13629 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13630 "v%d.%02d", major, minor);
acd9c119
MC
13631 }
13632}
13633
a6f6cb1c
MC
13634static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13635{
13636 u32 val, major, minor;
13637
13638 /* Use native endian representation */
13639 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13640 return;
13641
13642 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13643 TG3_NVM_HWSB_CFG1_MAJSFT;
13644 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13645 TG3_NVM_HWSB_CFG1_MINSFT;
13646
13647 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13648}
13649
dfe00d7d
MC
13650static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13651{
13652 u32 offset, major, minor, build;
13653
75f9936e 13654 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13655
13656 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13657 return;
13658
13659 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13660 case TG3_EEPROM_SB_REVISION_0:
13661 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13662 break;
13663 case TG3_EEPROM_SB_REVISION_2:
13664 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13665 break;
13666 case TG3_EEPROM_SB_REVISION_3:
13667 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13668 break;
a4153d40
MC
13669 case TG3_EEPROM_SB_REVISION_4:
13670 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13671 break;
13672 case TG3_EEPROM_SB_REVISION_5:
13673 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13674 break;
bba226ac
MC
13675 case TG3_EEPROM_SB_REVISION_6:
13676 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13677 break;
dfe00d7d
MC
13678 default:
13679 return;
13680 }
13681
e4f34110 13682 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13683 return;
13684
13685 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13686 TG3_EEPROM_SB_EDH_BLD_SHFT;
13687 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13688 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13689 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13690
13691 if (minor > 99 || build > 26)
13692 return;
13693
75f9936e
MC
13694 offset = strlen(tp->fw_ver);
13695 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13696 " v%d.%02d", major, minor);
dfe00d7d
MC
13697
13698 if (build > 0) {
75f9936e
MC
13699 offset = strlen(tp->fw_ver);
13700 if (offset < TG3_VER_SIZE - 1)
13701 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13702 }
13703}
13704
acd9c119 13705static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13706{
13707 u32 val, offset, start;
acd9c119 13708 int i, vlen;
9c8a620e
MC
13709
13710 for (offset = TG3_NVM_DIR_START;
13711 offset < TG3_NVM_DIR_END;
13712 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13713 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13714 return;
13715
9c8a620e
MC
13716 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13717 break;
13718 }
13719
13720 if (offset == TG3_NVM_DIR_END)
13721 return;
13722
63c3a66f 13723 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13724 start = 0x08000000;
e4f34110 13725 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13726 return;
13727
e4f34110 13728 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13729 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13730 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13731 return;
13732
13733 offset += val - start;
13734
acd9c119 13735 vlen = strlen(tp->fw_ver);
9c8a620e 13736
acd9c119
MC
13737 tp->fw_ver[vlen++] = ',';
13738 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13739
13740 for (i = 0; i < 4; i++) {
a9dc529d
MC
13741 __be32 v;
13742 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13743 return;
13744
b9fc7dc5 13745 offset += sizeof(v);
c4e6575c 13746
acd9c119
MC
13747 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13748 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13749 break;
c4e6575c 13750 }
9c8a620e 13751
acd9c119
MC
13752 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13753 vlen += sizeof(v);
c4e6575c 13754 }
acd9c119
MC
13755}
13756
7fd76445
MC
13757static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13758{
13759 int vlen;
13760 u32 apedata;
ecc79648 13761 char *fwtype;
7fd76445 13762
63c3a66f 13763 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13764 return;
13765
13766 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13767 if (apedata != APE_SEG_SIG_MAGIC)
13768 return;
13769
13770 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13771 if (!(apedata & APE_FW_STATUS_READY))
13772 return;
13773
13774 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13775
dc6d0744 13776 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13777 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13778 fwtype = "NCSI";
dc6d0744 13779 } else {
ecc79648 13780 fwtype = "DASH";
dc6d0744 13781 }
ecc79648 13782
7fd76445
MC
13783 vlen = strlen(tp->fw_ver);
13784
ecc79648
MC
13785 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13786 fwtype,
7fd76445
MC
13787 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13788 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13789 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13790 (apedata & APE_FW_VERSION_BLDMSK));
13791}
13792
acd9c119
MC
13793static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13794{
13795 u32 val;
75f9936e 13796 bool vpd_vers = false;
acd9c119 13797
75f9936e
MC
13798 if (tp->fw_ver[0] != 0)
13799 vpd_vers = true;
df259d8c 13800
63c3a66f 13801 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13802 strcat(tp->fw_ver, "sb");
df259d8c
MC
13803 return;
13804 }
13805
acd9c119
MC
13806 if (tg3_nvram_read(tp, 0, &val))
13807 return;
13808
13809 if (val == TG3_EEPROM_MAGIC)
13810 tg3_read_bc_ver(tp);
13811 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13812 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13813 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13814 tg3_read_hwsb_ver(tp);
acd9c119
MC
13815 else
13816 return;
13817
c9cab24e 13818 if (vpd_vers)
75f9936e 13819 goto done;
acd9c119 13820
c9cab24e
MC
13821 if (tg3_flag(tp, ENABLE_APE)) {
13822 if (tg3_flag(tp, ENABLE_ASF))
13823 tg3_read_dash_ver(tp);
13824 } else if (tg3_flag(tp, ENABLE_ASF)) {
13825 tg3_read_mgmtfw_ver(tp);
13826 }
9c8a620e 13827
75f9936e 13828done:
9c8a620e 13829 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13830}
13831
7cb32cf2
MC
13832static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13833{
63c3a66f 13834 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13835 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13836 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13837 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13838 else
de9f5230 13839 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13840}
13841
4143470c 13842static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13843 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13844 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13845 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13846 { },
13847};
13848
16c7fa7d
MC
13849static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
13850{
13851 struct pci_dev *peer;
13852 unsigned int func, devnr = tp->pdev->devfn & ~7;
13853
13854 for (func = 0; func < 8; func++) {
13855 peer = pci_get_slot(tp->pdev->bus, devnr | func);
13856 if (peer && peer != tp->pdev)
13857 break;
13858 pci_dev_put(peer);
13859 }
13860 /* 5704 can be configured in single-port mode, set peer to
13861 * tp->pdev in that case.
13862 */
13863 if (!peer) {
13864 peer = tp->pdev;
13865 return peer;
13866 }
13867
13868 /*
13869 * We don't need to keep the refcount elevated; there's no way
13870 * to remove one half of this device without removing the other
13871 */
13872 pci_dev_put(peer);
13873
13874 return peer;
13875}
13876
42b123b1
MC
13877static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
13878{
13879 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
13880 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13881 u32 reg;
13882
13883 /* All devices that use the alternate
13884 * ASIC REV location have a CPMU.
13885 */
13886 tg3_flag_set(tp, CPMU_PRESENT);
13887
13888 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13889 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
13890 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13891 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
13892 reg = TG3PCI_GEN2_PRODID_ASICREV;
13893 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13894 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13895 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13896 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13897 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13898 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
13899 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
13900 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
13901 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
13902 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13903 reg = TG3PCI_GEN15_PRODID_ASICREV;
13904 else
13905 reg = TG3PCI_PRODID_ASICREV;
13906
13907 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
13908 }
13909
13910 /* Wrong chip ID in 5752 A0. This code can be removed later
13911 * as A0 is not in production.
13912 */
13913 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13914 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13915
13916 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13917 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13918 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
13919 tg3_flag_set(tp, 5717_PLUS);
13920
13921 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
13922 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
13923 tg3_flag_set(tp, 57765_CLASS);
13924
13925 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
13926 tg3_flag_set(tp, 57765_PLUS);
13927
13928 /* Intentionally exclude ASIC_REV_5906 */
13929 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
13930 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
13931 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13932 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
13933 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13934 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13935 tg3_flag(tp, 57765_PLUS))
13936 tg3_flag_set(tp, 5755_PLUS);
13937
13938 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13939 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
13940 tg3_flag_set(tp, 5780_CLASS);
13941
13942 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13943 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13944 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
13945 tg3_flag(tp, 5755_PLUS) ||
13946 tg3_flag(tp, 5780_CLASS))
13947 tg3_flag_set(tp, 5750_PLUS);
13948
13949 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
13950 tg3_flag(tp, 5750_PLUS))
13951 tg3_flag_set(tp, 5705_PLUS);
13952}
13953
1da177e4
LT
13954static int __devinit tg3_get_invariants(struct tg3 *tp)
13955{
1da177e4 13956 u32 misc_ctrl_reg;
1da177e4
LT
13957 u32 pci_state_reg, grc_misc_cfg;
13958 u32 val;
13959 u16 pci_cmd;
5e7dfd0f 13960 int err;
1da177e4 13961
1da177e4
LT
13962 /* Force memory write invalidate off. If we leave it on,
13963 * then on 5700_BX chips we have to enable a workaround.
13964 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13965 * to match the cacheline size. The Broadcom driver have this
13966 * workaround but turns MWI off all the times so never uses
13967 * it. This seems to suggest that the workaround is insufficient.
13968 */
13969 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13970 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13971 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13972
16821285
MC
13973 /* Important! -- Make sure register accesses are byteswapped
13974 * correctly. Also, for those chips that require it, make
13975 * sure that indirect register accesses are enabled before
13976 * the first operation.
1da177e4
LT
13977 */
13978 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13979 &misc_ctrl_reg);
16821285
MC
13980 tp->misc_host_ctrl |= (misc_ctrl_reg &
13981 MISC_HOST_CTRL_CHIPREV);
13982 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13983 tp->misc_host_ctrl);
1da177e4 13984
42b123b1 13985 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 13986
6892914f
MC
13987 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13988 * we need to disable memory and use config. cycles
13989 * only to access all registers. The 5702/03 chips
13990 * can mistakenly decode the special cycles from the
13991 * ICH chipsets as memory write cycles, causing corruption
13992 * of register and memory space. Only certain ICH bridges
13993 * will drive special cycles with non-zero data during the
13994 * address phase which can fall within the 5703's address
13995 * range. This is not an ICH bug as the PCI spec allows
13996 * non-zero address during special cycles. However, only
13997 * these ICH bridges are known to drive non-zero addresses
13998 * during special cycles.
13999 *
14000 * Since special cycles do not cross PCI bridges, we only
14001 * enable this workaround if the 5703 is on the secondary
14002 * bus of these ICH bridges.
14003 */
14004 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
14005 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
14006 static struct tg3_dev_id {
14007 u32 vendor;
14008 u32 device;
14009 u32 rev;
14010 } ich_chipsets[] = {
14011 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
14012 PCI_ANY_ID },
14013 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
14014 PCI_ANY_ID },
14015 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
14016 0xa },
14017 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
14018 PCI_ANY_ID },
14019 { },
14020 };
14021 struct tg3_dev_id *pci_id = &ich_chipsets[0];
14022 struct pci_dev *bridge = NULL;
14023
14024 while (pci_id->vendor != 0) {
14025 bridge = pci_get_device(pci_id->vendor, pci_id->device,
14026 bridge);
14027 if (!bridge) {
14028 pci_id++;
14029 continue;
14030 }
14031 if (pci_id->rev != PCI_ANY_ID) {
44c10138 14032 if (bridge->revision > pci_id->rev)
6892914f
MC
14033 continue;
14034 }
14035 if (bridge->subordinate &&
14036 (bridge->subordinate->number ==
14037 tp->pdev->bus->number)) {
63c3a66f 14038 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
14039 pci_dev_put(bridge);
14040 break;
14041 }
14042 }
14043 }
14044
6ff6f81d 14045 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
14046 static struct tg3_dev_id {
14047 u32 vendor;
14048 u32 device;
14049 } bridge_chipsets[] = {
14050 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
14051 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
14052 { },
14053 };
14054 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
14055 struct pci_dev *bridge = NULL;
14056
14057 while (pci_id->vendor != 0) {
14058 bridge = pci_get_device(pci_id->vendor,
14059 pci_id->device,
14060 bridge);
14061 if (!bridge) {
14062 pci_id++;
14063 continue;
14064 }
14065 if (bridge->subordinate &&
14066 (bridge->subordinate->number <=
14067 tp->pdev->bus->number) &&
14068 (bridge->subordinate->subordinate >=
14069 tp->pdev->bus->number)) {
63c3a66f 14070 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
14071 pci_dev_put(bridge);
14072 break;
14073 }
14074 }
14075 }
14076
4a29cc2e
MC
14077 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
14078 * DMA addresses > 40-bit. This bridge may have other additional
14079 * 57xx devices behind it in some 4-port NIC designs for example.
14080 * Any tg3 device found behind the bridge will also need the 40-bit
14081 * DMA workaround.
14082 */
42b123b1 14083 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 14084 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 14085 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 14086 } else {
4a29cc2e
MC
14087 struct pci_dev *bridge = NULL;
14088
14089 do {
14090 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
14091 PCI_DEVICE_ID_SERVERWORKS_EPB,
14092 bridge);
14093 if (bridge && bridge->subordinate &&
14094 (bridge->subordinate->number <=
14095 tp->pdev->bus->number) &&
14096 (bridge->subordinate->subordinate >=
14097 tp->pdev->bus->number)) {
63c3a66f 14098 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
14099 pci_dev_put(bridge);
14100 break;
14101 }
14102 } while (bridge);
14103 }
4cf78e4f 14104
f6eb9b1f 14105 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 14106 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
14107 tp->pdev_peer = tg3_find_peer(tp);
14108
507399f1 14109 /* Determine TSO capabilities */
a0512944 14110 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 14111 ; /* Do nothing. HW bug. */
63c3a66f
JP
14112 else if (tg3_flag(tp, 57765_PLUS))
14113 tg3_flag_set(tp, HW_TSO_3);
14114 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 14115 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
14116 tg3_flag_set(tp, HW_TSO_2);
14117 else if (tg3_flag(tp, 5750_PLUS)) {
14118 tg3_flag_set(tp, HW_TSO_1);
14119 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14120 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
14121 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 14122 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
14123 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14124 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14125 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 14126 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14127 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
14128 tp->fw_needed = FIRMWARE_TG3TSO5;
14129 else
14130 tp->fw_needed = FIRMWARE_TG3TSO;
14131 }
14132
dabc5c67 14133 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
14134 if (tg3_flag(tp, HW_TSO_1) ||
14135 tg3_flag(tp, HW_TSO_2) ||
14136 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
14137 tp->fw_needed) {
14138 /* For firmware TSO, assume ASF is disabled.
14139 * We'll disable TSO later if we discover ASF
14140 * is enabled in tg3_get_eeprom_hw_cfg().
14141 */
dabc5c67 14142 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 14143 } else {
dabc5c67
MC
14144 tg3_flag_clear(tp, TSO_CAPABLE);
14145 tg3_flag_clear(tp, TSO_BUG);
14146 tp->fw_needed = NULL;
14147 }
14148
14149 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14150 tp->fw_needed = FIRMWARE_TG3;
14151
507399f1
MC
14152 tp->irq_max = 1;
14153
63c3a66f
JP
14154 if (tg3_flag(tp, 5750_PLUS)) {
14155 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14156 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14157 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14158 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14159 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14160 tp->pdev_peer == tp->pdev))
63c3a66f 14161 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14162
63c3a66f 14163 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14164 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14165 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14166 }
4f125f42 14167
63c3a66f
JP
14168 if (tg3_flag(tp, 57765_PLUS)) {
14169 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1 14170 tp->irq_max = TG3_IRQ_MAX_VECS;
90415477 14171 tg3_rss_init_dflt_indir_tbl(tp);
507399f1 14172 }
f6eb9b1f 14173 }
0e1406dd 14174
2ffcc981 14175 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14176 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14177
e31aa987 14178 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a4cb428d 14179 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 14180
fa6b2aae
MC
14181 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14182 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14183 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14184 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14185
63c3a66f 14186 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14187 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14188 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14189
63c3a66f
JP
14190 if (!tg3_flag(tp, 5705_PLUS) ||
14191 tg3_flag(tp, 5780_CLASS) ||
14192 tg3_flag(tp, USE_JUMBO_BDFLAG))
14193 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14194
52f4490c
MC
14195 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14196 &pci_state_reg);
14197
708ebb3a 14198 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14199 u16 lnkctl;
14200
63c3a66f 14201 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14202
2c55a3d0
MC
14203 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14204 int readrq = pcie_get_readrq(tp->pdev);
14205 if (readrq > 2048)
14206 pcie_set_readrq(tp->pdev, 2048);
14207 }
5f5c51e3 14208
5e7dfd0f 14209 pci_read_config_word(tp->pdev,
708ebb3a 14210 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14211 &lnkctl);
14212 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14213 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14214 ASIC_REV_5906) {
63c3a66f 14215 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14216 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14217 }
5e7dfd0f 14218 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14219 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14220 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14221 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14222 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14223 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14224 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14225 }
52f4490c 14226 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14227 /* BCM5785 devices are effectively PCIe devices, and should
14228 * follow PCIe codepaths, but do not have a PCIe capabilities
14229 * section.
93a700a9 14230 */
63c3a66f
JP
14231 tg3_flag_set(tp, PCI_EXPRESS);
14232 } else if (!tg3_flag(tp, 5705_PLUS) ||
14233 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14234 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14235 if (!tp->pcix_cap) {
2445e461
MC
14236 dev_err(&tp->pdev->dev,
14237 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14238 return -EIO;
14239 }
14240
14241 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14242 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14243 }
1da177e4 14244
399de50b
MC
14245 /* If we have an AMD 762 or VIA K8T800 chipset, write
14246 * reordering to the mailbox registers done by the host
14247 * controller can cause major troubles. We read back from
14248 * every mailbox register write to force the writes to be
14249 * posted to the chip in order.
14250 */
4143470c 14251 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14252 !tg3_flag(tp, PCI_EXPRESS))
14253 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14254
69fc4053
MC
14255 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14256 &tp->pci_cacheline_sz);
14257 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14258 &tp->pci_lat_timer);
1da177e4
LT
14259 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14260 tp->pci_lat_timer < 64) {
14261 tp->pci_lat_timer = 64;
69fc4053
MC
14262 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14263 tp->pci_lat_timer);
1da177e4
LT
14264 }
14265
16821285
MC
14266 /* Important! -- It is critical that the PCI-X hw workaround
14267 * situation is decided before the first MMIO register access.
14268 */
52f4490c
MC
14269 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14270 /* 5700 BX chips need to have their TX producer index
14271 * mailboxes written twice to workaround a bug.
14272 */
63c3a66f 14273 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14274
52f4490c 14275 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14276 *
14277 * The workaround is to use indirect register accesses
14278 * for all chip writes not to mailbox registers.
14279 */
63c3a66f 14280 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14281 u32 pm_reg;
1da177e4 14282
63c3a66f 14283 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14284
14285 /* The chip can have it's power management PCI config
14286 * space registers clobbered due to this bug.
14287 * So explicitly force the chip into D0 here.
14288 */
9974a356
MC
14289 pci_read_config_dword(tp->pdev,
14290 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14291 &pm_reg);
14292 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14293 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14294 pci_write_config_dword(tp->pdev,
14295 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14296 pm_reg);
14297
14298 /* Also, force SERR#/PERR# in PCI command. */
14299 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14300 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14301 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14302 }
14303 }
14304
1da177e4 14305 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14306 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14307 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14308 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14309
14310 /* Chip-specific fixup from Broadcom driver */
14311 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14312 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14313 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14314 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14315 }
14316
1ee582d8 14317 /* Default fast path register access methods */
20094930 14318 tp->read32 = tg3_read32;
1ee582d8 14319 tp->write32 = tg3_write32;
09ee929c 14320 tp->read32_mbox = tg3_read32;
20094930 14321 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14322 tp->write32_tx_mbox = tg3_write32;
14323 tp->write32_rx_mbox = tg3_write32;
14324
14325 /* Various workaround register access methods */
63c3a66f 14326 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14327 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14328 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14329 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14330 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14331 /*
14332 * Back to back register writes can cause problems on these
14333 * chips, the workaround is to read back all reg writes
14334 * except those to mailbox regs.
14335 *
14336 * See tg3_write_indirect_reg32().
14337 */
1ee582d8 14338 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14339 }
14340
63c3a66f 14341 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14342 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14343 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14344 tp->write32_rx_mbox = tg3_write_flush_reg32;
14345 }
20094930 14346
63c3a66f 14347 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14348 tp->read32 = tg3_read_indirect_reg32;
14349 tp->write32 = tg3_write_indirect_reg32;
14350 tp->read32_mbox = tg3_read_indirect_mbox;
14351 tp->write32_mbox = tg3_write_indirect_mbox;
14352 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14353 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14354
14355 iounmap(tp->regs);
22abe310 14356 tp->regs = NULL;
6892914f
MC
14357
14358 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14359 pci_cmd &= ~PCI_COMMAND_MEMORY;
14360 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14361 }
b5d3772c
MC
14362 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14363 tp->read32_mbox = tg3_read32_mbox_5906;
14364 tp->write32_mbox = tg3_write32_mbox_5906;
14365 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14366 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14367 }
6892914f 14368
bbadf503 14369 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14370 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14371 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14372 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14373 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14374
16821285
MC
14375 /* The memory arbiter has to be enabled in order for SRAM accesses
14376 * to succeed. Normally on powerup the tg3 chip firmware will make
14377 * sure it is enabled, but other entities such as system netboot
14378 * code might disable it.
14379 */
14380 val = tr32(MEMARB_MODE);
14381 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14382
9dc5e342
MC
14383 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14384 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14385 tg3_flag(tp, 5780_CLASS)) {
14386 if (tg3_flag(tp, PCIX_MODE)) {
14387 pci_read_config_dword(tp->pdev,
14388 tp->pcix_cap + PCI_X_STATUS,
14389 &val);
14390 tp->pci_fn = val & 0x7;
14391 }
14392 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14393 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14394 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14395 NIC_SRAM_CPMUSTAT_SIG) {
14396 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14397 tp->pci_fn = tp->pci_fn ? 1 : 0;
14398 }
14399 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14400 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14401 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14402 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14403 NIC_SRAM_CPMUSTAT_SIG) {
14404 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14405 TG3_CPMU_STATUS_FSHFT_5719;
14406 }
69f11c99
MC
14407 }
14408
7d0c41ef 14409 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14410 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14411 * determined before calling tg3_set_power_state() so that
14412 * we know whether or not to switch out of Vaux power.
14413 * When the flag is set, it means that GPIO1 is used for eeprom
14414 * write protect and also implies that it is a LOM where GPIOs
14415 * are not used to switch power.
6aa20a22 14416 */
7d0c41ef
MC
14417 tg3_get_eeprom_hw_cfg(tp);
14418
cf9ecf4b
MC
14419 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14420 tg3_flag_clear(tp, TSO_CAPABLE);
14421 tg3_flag_clear(tp, TSO_BUG);
14422 tp->fw_needed = NULL;
14423 }
14424
63c3a66f 14425 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14426 /* Allow reads and writes to the
14427 * APE register and memory space.
14428 */
14429 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14430 PCISTATE_ALLOW_APE_SHMEM_WR |
14431 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14432 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14433 pci_state_reg);
c9cab24e
MC
14434
14435 tg3_ape_lock_init(tp);
0d3031d9
MC
14436 }
14437
16821285
MC
14438 /* Set up tp->grc_local_ctrl before calling
14439 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14440 * will bring 5700's external PHY out of reset.
314fba34
MC
14441 * It is also used as eeprom write protect on LOMs.
14442 */
14443 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14444 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14445 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14446 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14447 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14448 /* Unused GPIO3 must be driven as output on 5752 because there
14449 * are no pull-up resistors on unused GPIO pins.
14450 */
14451 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14452 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14453
321d32a0 14454 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd 14455 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 14456 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
14457 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14458
8d519ab2
MC
14459 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14460 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14461 /* Turn off the debug UART. */
14462 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14463 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14464 /* Keep VMain power. */
14465 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14466 GRC_LCLCTRL_GPIO_OUTPUT0;
14467 }
14468
16821285
MC
14469 /* Switch out of Vaux if it is a NIC */
14470 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14471
1da177e4
LT
14472 /* Derive initial jumbo mode from MTU assigned in
14473 * ether_setup() via the alloc_etherdev() call
14474 */
63c3a66f
JP
14475 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14476 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14477
14478 /* Determine WakeOnLan speed to use. */
14479 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14480 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14481 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14482 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14483 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14484 } else {
63c3a66f 14485 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14486 }
14487
7f97a4bd 14488 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14489 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14490
1da177e4 14491 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14492 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14493 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14494 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14495 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14496 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14497 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14498 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14499
14500 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14501 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14502 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14503 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14504 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14505
63c3a66f 14506 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14507 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14508 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14509 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14510 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14511 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14512 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14513 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14514 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14515 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14516 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14517 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14518 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14519 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14520 } else
f07e9af3 14521 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14522 }
1da177e4 14523
b2a5c19c
MC
14524 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14525 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14526 tp->phy_otp = tg3_read_otp_phycfg(tp);
14527 if (tp->phy_otp == 0)
14528 tp->phy_otp = TG3_OTP_DEFAULT;
14529 }
14530
63c3a66f 14531 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14532 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14533 else
14534 tp->mi_mode = MAC_MI_MODE_BASE;
14535
1da177e4 14536 tp->coalesce_mode = 0;
1da177e4
LT
14537 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14538 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14539 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14540
4d958473
MC
14541 /* Set these bits to enable statistics workaround. */
14542 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14543 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14544 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14545 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14546 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14547 }
14548
321d32a0
MC
14549 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14550 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14551 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14552
158d7abd
MC
14553 err = tg3_mdio_init(tp);
14554 if (err)
14555 return err;
1da177e4
LT
14556
14557 /* Initialize data/descriptor byte/word swapping. */
14558 val = tr32(GRC_MODE);
f2096f94
MC
14559 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14560 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14561 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14562 GRC_MODE_B2HRX_ENABLE |
14563 GRC_MODE_HTX2B_ENABLE |
14564 GRC_MODE_HOST_STACKUP);
14565 else
14566 val &= GRC_MODE_HOST_STACKUP;
14567
1da177e4
LT
14568 tw32(GRC_MODE, val | tp->grc_mode);
14569
14570 tg3_switch_clocks(tp);
14571
14572 /* Clear this out for sanity. */
14573 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14574
14575 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14576 &pci_state_reg);
14577 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14578 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14579 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14580
14581 if (chiprevid == CHIPREV_ID_5701_A0 ||
14582 chiprevid == CHIPREV_ID_5701_B0 ||
14583 chiprevid == CHIPREV_ID_5701_B2 ||
14584 chiprevid == CHIPREV_ID_5701_B5) {
14585 void __iomem *sram_base;
14586
14587 /* Write some dummy words into the SRAM status block
14588 * area, see if it reads back correctly. If the return
14589 * value is bad, force enable the PCIX workaround.
14590 */
14591 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14592
14593 writel(0x00000000, sram_base);
14594 writel(0x00000000, sram_base + 4);
14595 writel(0xffffffff, sram_base + 4);
14596 if (readl(sram_base) != 0x00000000)
63c3a66f 14597 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14598 }
14599 }
14600
14601 udelay(50);
14602 tg3_nvram_init(tp);
14603
14604 grc_misc_cfg = tr32(GRC_MISC_CFG);
14605 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14606
1da177e4
LT
14607 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14608 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14609 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14610 tg3_flag_set(tp, IS_5788);
1da177e4 14611
63c3a66f 14612 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14613 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14614 tg3_flag_set(tp, TAGGED_STATUS);
14615 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14616 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14617 HOSTCC_MODE_CLRTICK_TXBD);
14618
14619 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14620 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14621 tp->misc_host_ctrl);
14622 }
14623
3bda1258 14624 /* Preserve the APE MAC_MODE bits */
63c3a66f 14625 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14626 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14627 else
6e01b20b 14628 tp->mac_mode = 0;
3bda1258 14629
1da177e4
LT
14630 /* these are limited to 10/100 only */
14631 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14632 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14633 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14634 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14635 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14636 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14637 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14638 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14639 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14640 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14641 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14642 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14643 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14644 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14645 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14646 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14647
14648 err = tg3_phy_probe(tp);
14649 if (err) {
2445e461 14650 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14651 /* ... but do not return immediately ... */
b02fd9e3 14652 tg3_mdio_fini(tp);
1da177e4
LT
14653 }
14654
184b8904 14655 tg3_read_vpd(tp);
c4e6575c 14656 tg3_read_fw_ver(tp);
1da177e4 14657
f07e9af3
MC
14658 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14659 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14660 } else {
14661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14662 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14663 else
f07e9af3 14664 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14665 }
14666
14667 /* 5700 {AX,BX} chips have a broken status block link
14668 * change bit implementation, so we must use the
14669 * status register in those cases.
14670 */
14671 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14672 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14673 else
63c3a66f 14674 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14675
14676 /* The led_ctrl is set during tg3_phy_probe, here we might
14677 * have to force the link status polling mechanism based
14678 * upon subsystem IDs.
14679 */
14680 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14682 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14683 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14684 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14685 }
14686
14687 /* For all SERDES we poll the MAC status register. */
f07e9af3 14688 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14689 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14690 else
63c3a66f 14691 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14692
9205fd9c 14693 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14694 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14695 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14696 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14697 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14698#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14699 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14700#endif
14701 }
1da177e4 14702
2c49a44d
MC
14703 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14704 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14705 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14706
2c49a44d 14707 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14708
14709 /* Increment the rx prod index on the rx std ring by at most
14710 * 8 for these chips to workaround hw errata.
14711 */
14712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14713 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14714 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14715 tp->rx_std_max_post = 8;
14716
63c3a66f 14717 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14718 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14719 PCIE_PWR_MGMT_L1_THRESH_MSK;
14720
1da177e4
LT
14721 return err;
14722}
14723
49b6e95f 14724#ifdef CONFIG_SPARC
1da177e4
LT
14725static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14726{
14727 struct net_device *dev = tp->dev;
14728 struct pci_dev *pdev = tp->pdev;
49b6e95f 14729 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14730 const unsigned char *addr;
49b6e95f
DM
14731 int len;
14732
14733 addr = of_get_property(dp, "local-mac-address", &len);
14734 if (addr && len == 6) {
14735 memcpy(dev->dev_addr, addr, 6);
14736 memcpy(dev->perm_addr, dev->dev_addr, 6);
14737 return 0;
1da177e4
LT
14738 }
14739 return -ENODEV;
14740}
14741
14742static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14743{
14744 struct net_device *dev = tp->dev;
14745
14746 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14747 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14748 return 0;
14749}
14750#endif
14751
14752static int __devinit tg3_get_device_address(struct tg3 *tp)
14753{
14754 struct net_device *dev = tp->dev;
14755 u32 hi, lo, mac_offset;
008652b3 14756 int addr_ok = 0;
1da177e4 14757
49b6e95f 14758#ifdef CONFIG_SPARC
1da177e4
LT
14759 if (!tg3_get_macaddr_sparc(tp))
14760 return 0;
14761#endif
14762
14763 mac_offset = 0x7c;
6ff6f81d 14764 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14765 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14766 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14767 mac_offset = 0xcc;
14768 if (tg3_nvram_lock(tp))
14769 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14770 else
14771 tg3_nvram_unlock(tp);
63c3a66f 14772 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14773 if (tp->pci_fn & 1)
a1b950d5 14774 mac_offset = 0xcc;
69f11c99 14775 if (tp->pci_fn > 1)
a50d0796 14776 mac_offset += 0x18c;
a1b950d5 14777 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14778 mac_offset = 0x10;
1da177e4
LT
14779
14780 /* First try to get it from MAC address mailbox. */
14781 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14782 if ((hi >> 16) == 0x484b) {
14783 dev->dev_addr[0] = (hi >> 8) & 0xff;
14784 dev->dev_addr[1] = (hi >> 0) & 0xff;
14785
14786 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14787 dev->dev_addr[2] = (lo >> 24) & 0xff;
14788 dev->dev_addr[3] = (lo >> 16) & 0xff;
14789 dev->dev_addr[4] = (lo >> 8) & 0xff;
14790 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14791
008652b3
MC
14792 /* Some old bootcode may report a 0 MAC address in SRAM */
14793 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14794 }
14795 if (!addr_ok) {
14796 /* Next, try NVRAM. */
63c3a66f 14797 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14798 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14799 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14800 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14801 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14802 }
14803 /* Finally just fetch it out of the MAC control regs. */
14804 else {
14805 hi = tr32(MAC_ADDR_0_HIGH);
14806 lo = tr32(MAC_ADDR_0_LOW);
14807
14808 dev->dev_addr[5] = lo & 0xff;
14809 dev->dev_addr[4] = (lo >> 8) & 0xff;
14810 dev->dev_addr[3] = (lo >> 16) & 0xff;
14811 dev->dev_addr[2] = (lo >> 24) & 0xff;
14812 dev->dev_addr[1] = hi & 0xff;
14813 dev->dev_addr[0] = (hi >> 8) & 0xff;
14814 }
1da177e4
LT
14815 }
14816
14817 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14818#ifdef CONFIG_SPARC
1da177e4
LT
14819 if (!tg3_get_default_macaddr_sparc(tp))
14820 return 0;
14821#endif
14822 return -EINVAL;
14823 }
2ff43697 14824 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14825 return 0;
14826}
14827
59e6b434
DM
14828#define BOUNDARY_SINGLE_CACHELINE 1
14829#define BOUNDARY_MULTI_CACHELINE 2
14830
14831static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14832{
14833 int cacheline_size;
14834 u8 byte;
14835 int goal;
14836
14837 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14838 if (byte == 0)
14839 cacheline_size = 1024;
14840 else
14841 cacheline_size = (int) byte * 4;
14842
14843 /* On 5703 and later chips, the boundary bits have no
14844 * effect.
14845 */
14846 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14847 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14848 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14849 goto out;
14850
14851#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14852 goal = BOUNDARY_MULTI_CACHELINE;
14853#else
14854#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14855 goal = BOUNDARY_SINGLE_CACHELINE;
14856#else
14857 goal = 0;
14858#endif
14859#endif
14860
63c3a66f 14861 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14862 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14863 goto out;
14864 }
14865
59e6b434
DM
14866 if (!goal)
14867 goto out;
14868
14869 /* PCI controllers on most RISC systems tend to disconnect
14870 * when a device tries to burst across a cache-line boundary.
14871 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14872 *
14873 * Unfortunately, for PCI-E there are only limited
14874 * write-side controls for this, and thus for reads
14875 * we will still get the disconnects. We'll also waste
14876 * these PCI cycles for both read and write for chips
14877 * other than 5700 and 5701 which do not implement the
14878 * boundary bits.
14879 */
63c3a66f 14880 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14881 switch (cacheline_size) {
14882 case 16:
14883 case 32:
14884 case 64:
14885 case 128:
14886 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14887 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14888 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14889 } else {
14890 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14891 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14892 }
14893 break;
14894
14895 case 256:
14896 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14897 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14898 break;
14899
14900 default:
14901 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14902 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14903 break;
855e1111 14904 }
63c3a66f 14905 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14906 switch (cacheline_size) {
14907 case 16:
14908 case 32:
14909 case 64:
14910 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14911 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14912 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14913 break;
14914 }
14915 /* fallthrough */
14916 case 128:
14917 default:
14918 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14919 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14920 break;
855e1111 14921 }
59e6b434
DM
14922 } else {
14923 switch (cacheline_size) {
14924 case 16:
14925 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14926 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14927 DMA_RWCTRL_WRITE_BNDRY_16);
14928 break;
14929 }
14930 /* fallthrough */
14931 case 32:
14932 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14933 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14934 DMA_RWCTRL_WRITE_BNDRY_32);
14935 break;
14936 }
14937 /* fallthrough */
14938 case 64:
14939 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14940 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14941 DMA_RWCTRL_WRITE_BNDRY_64);
14942 break;
14943 }
14944 /* fallthrough */
14945 case 128:
14946 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14947 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14948 DMA_RWCTRL_WRITE_BNDRY_128);
14949 break;
14950 }
14951 /* fallthrough */
14952 case 256:
14953 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14954 DMA_RWCTRL_WRITE_BNDRY_256);
14955 break;
14956 case 512:
14957 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14958 DMA_RWCTRL_WRITE_BNDRY_512);
14959 break;
14960 case 1024:
14961 default:
14962 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14963 DMA_RWCTRL_WRITE_BNDRY_1024);
14964 break;
855e1111 14965 }
59e6b434
DM
14966 }
14967
14968out:
14969 return val;
14970}
14971
1da177e4
LT
14972static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14973{
14974 struct tg3_internal_buffer_desc test_desc;
14975 u32 sram_dma_descs;
14976 int i, ret;
14977
14978 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14979
14980 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14981 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14982 tw32(RDMAC_STATUS, 0);
14983 tw32(WDMAC_STATUS, 0);
14984
14985 tw32(BUFMGR_MODE, 0);
14986 tw32(FTQ_RESET, 0);
14987
14988 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14989 test_desc.addr_lo = buf_dma & 0xffffffff;
14990 test_desc.nic_mbuf = 0x00002100;
14991 test_desc.len = size;
14992
14993 /*
14994 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14995 * the *second* time the tg3 driver was getting loaded after an
14996 * initial scan.
14997 *
14998 * Broadcom tells me:
14999 * ...the DMA engine is connected to the GRC block and a DMA
15000 * reset may affect the GRC block in some unpredictable way...
15001 * The behavior of resets to individual blocks has not been tested.
15002 *
15003 * Broadcom noted the GRC reset will also reset all sub-components.
15004 */
15005 if (to_device) {
15006 test_desc.cqid_sqid = (13 << 8) | 2;
15007
15008 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
15009 udelay(40);
15010 } else {
15011 test_desc.cqid_sqid = (16 << 8) | 7;
15012
15013 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
15014 udelay(40);
15015 }
15016 test_desc.flags = 0x00000005;
15017
15018 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
15019 u32 val;
15020
15021 val = *(((u32 *)&test_desc) + i);
15022 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
15023 sram_dma_descs + (i * sizeof(u32)));
15024 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
15025 }
15026 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
15027
859a5887 15028 if (to_device)
1da177e4 15029 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 15030 else
1da177e4 15031 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
15032
15033 ret = -ENODEV;
15034 for (i = 0; i < 40; i++) {
15035 u32 val;
15036
15037 if (to_device)
15038 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
15039 else
15040 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
15041 if ((val & 0xffff) == sram_dma_descs) {
15042 ret = 0;
15043 break;
15044 }
15045
15046 udelay(100);
15047 }
15048
15049 return ret;
15050}
15051
ded7340d 15052#define TEST_BUFFER_SIZE 0x2000
1da177e4 15053
4143470c 15054static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
15055 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
15056 { },
15057};
15058
1da177e4
LT
15059static int __devinit tg3_test_dma(struct tg3 *tp)
15060{
15061 dma_addr_t buf_dma;
59e6b434 15062 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 15063 int ret = 0;
1da177e4 15064
4bae65c8
MC
15065 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
15066 &buf_dma, GFP_KERNEL);
1da177e4
LT
15067 if (!buf) {
15068 ret = -ENOMEM;
15069 goto out_nofree;
15070 }
15071
15072 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
15073 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
15074
59e6b434 15075 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 15076
63c3a66f 15077 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
15078 goto out;
15079
63c3a66f 15080 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
15081 /* DMA read watermark not used on PCIE */
15082 tp->dma_rwctrl |= 0x00180000;
63c3a66f 15083 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
15084 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
15085 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
15086 tp->dma_rwctrl |= 0x003f0000;
15087 else
15088 tp->dma_rwctrl |= 0x003f000f;
15089 } else {
15090 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15091 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
15092 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 15093 u32 read_water = 0x7;
1da177e4 15094
4a29cc2e
MC
15095 /* If the 5704 is behind the EPB bridge, we can
15096 * do the less restrictive ONE_DMA workaround for
15097 * better performance.
15098 */
63c3a66f 15099 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
15100 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15101 tp->dma_rwctrl |= 0x8000;
15102 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
15103 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
15104
49afdeb6
MC
15105 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
15106 read_water = 4;
59e6b434 15107 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
15108 tp->dma_rwctrl |=
15109 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
15110 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
15111 (1 << 23);
4cf78e4f
MC
15112 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
15113 /* 5780 always in PCIX mode */
15114 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
15115 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
15116 /* 5714 always in PCIX mode */
15117 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
15118 } else {
15119 tp->dma_rwctrl |= 0x001b000f;
15120 }
15121 }
15122
15123 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15124 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15125 tp->dma_rwctrl &= 0xfffffff0;
15126
15127 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
15128 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
15129 /* Remove this if it causes problems for some boards. */
15130 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15131
15132 /* On 5700/5701 chips, we need to set this bit.
15133 * Otherwise the chip will issue cacheline transactions
15134 * to streamable DMA memory with not all the byte
15135 * enables turned on. This is an error on several
15136 * RISC PCI controllers, in particular sparc64.
15137 *
15138 * On 5703/5704 chips, this bit has been reassigned
15139 * a different meaning. In particular, it is used
15140 * on those chips to enable a PCI-X workaround.
15141 */
15142 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15143 }
15144
15145 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15146
15147#if 0
15148 /* Unneeded, already done by tg3_get_invariants. */
15149 tg3_switch_clocks(tp);
15150#endif
15151
1da177e4
LT
15152 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15153 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15154 goto out;
15155
59e6b434
DM
15156 /* It is best to perform DMA test with maximum write burst size
15157 * to expose the 5700/5701 write DMA bug.
15158 */
15159 saved_dma_rwctrl = tp->dma_rwctrl;
15160 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15161 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15162
1da177e4
LT
15163 while (1) {
15164 u32 *p = buf, i;
15165
15166 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15167 p[i] = i;
15168
15169 /* Send the buffer to the chip. */
15170 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15171 if (ret) {
2445e461
MC
15172 dev_err(&tp->pdev->dev,
15173 "%s: Buffer write failed. err = %d\n",
15174 __func__, ret);
1da177e4
LT
15175 break;
15176 }
15177
15178#if 0
15179 /* validate data reached card RAM correctly. */
15180 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15181 u32 val;
15182 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15183 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15184 dev_err(&tp->pdev->dev,
15185 "%s: Buffer corrupted on device! "
15186 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15187 /* ret = -ENODEV here? */
15188 }
15189 p[i] = 0;
15190 }
15191#endif
15192 /* Now read it back. */
15193 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15194 if (ret) {
5129c3a3
MC
15195 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15196 "err = %d\n", __func__, ret);
1da177e4
LT
15197 break;
15198 }
15199
15200 /* Verify it. */
15201 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15202 if (p[i] == i)
15203 continue;
15204
59e6b434
DM
15205 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15206 DMA_RWCTRL_WRITE_BNDRY_16) {
15207 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15208 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15209 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15210 break;
15211 } else {
2445e461
MC
15212 dev_err(&tp->pdev->dev,
15213 "%s: Buffer corrupted on read back! "
15214 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15215 ret = -ENODEV;
15216 goto out;
15217 }
15218 }
15219
15220 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15221 /* Success. */
15222 ret = 0;
15223 break;
15224 }
15225 }
59e6b434
DM
15226 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15227 DMA_RWCTRL_WRITE_BNDRY_16) {
15228 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15229 * now look for chipsets that are known to expose the
15230 * DMA bug without failing the test.
59e6b434 15231 */
4143470c 15232 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15233 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15234 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15235 } else {
6d1cfbab
MC
15236 /* Safe to use the calculated DMA boundary. */
15237 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15238 }
6d1cfbab 15239
59e6b434
DM
15240 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15241 }
1da177e4
LT
15242
15243out:
4bae65c8 15244 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15245out_nofree:
15246 return ret;
15247}
15248
1da177e4
LT
15249static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15250{
63c3a66f 15251 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15252 tp->bufmgr_config.mbuf_read_dma_low_water =
15253 DEFAULT_MB_RDMA_LOW_WATER_5705;
15254 tp->bufmgr_config.mbuf_mac_rx_low_water =
15255 DEFAULT_MB_MACRX_LOW_WATER_57765;
15256 tp->bufmgr_config.mbuf_high_water =
15257 DEFAULT_MB_HIGH_WATER_57765;
15258
15259 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15260 DEFAULT_MB_RDMA_LOW_WATER_5705;
15261 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15262 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15263 tp->bufmgr_config.mbuf_high_water_jumbo =
15264 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15265 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15266 tp->bufmgr_config.mbuf_read_dma_low_water =
15267 DEFAULT_MB_RDMA_LOW_WATER_5705;
15268 tp->bufmgr_config.mbuf_mac_rx_low_water =
15269 DEFAULT_MB_MACRX_LOW_WATER_5705;
15270 tp->bufmgr_config.mbuf_high_water =
15271 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15272 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15273 tp->bufmgr_config.mbuf_mac_rx_low_water =
15274 DEFAULT_MB_MACRX_LOW_WATER_5906;
15275 tp->bufmgr_config.mbuf_high_water =
15276 DEFAULT_MB_HIGH_WATER_5906;
15277 }
fdfec172
MC
15278
15279 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15280 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15281 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15282 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15283 tp->bufmgr_config.mbuf_high_water_jumbo =
15284 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15285 } else {
15286 tp->bufmgr_config.mbuf_read_dma_low_water =
15287 DEFAULT_MB_RDMA_LOW_WATER;
15288 tp->bufmgr_config.mbuf_mac_rx_low_water =
15289 DEFAULT_MB_MACRX_LOW_WATER;
15290 tp->bufmgr_config.mbuf_high_water =
15291 DEFAULT_MB_HIGH_WATER;
15292
15293 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15294 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15295 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15296 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15297 tp->bufmgr_config.mbuf_high_water_jumbo =
15298 DEFAULT_MB_HIGH_WATER_JUMBO;
15299 }
1da177e4
LT
15300
15301 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15302 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15303}
15304
15305static char * __devinit tg3_phy_string(struct tg3 *tp)
15306{
79eb6904
MC
15307 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15308 case TG3_PHY_ID_BCM5400: return "5400";
15309 case TG3_PHY_ID_BCM5401: return "5401";
15310 case TG3_PHY_ID_BCM5411: return "5411";
15311 case TG3_PHY_ID_BCM5701: return "5701";
15312 case TG3_PHY_ID_BCM5703: return "5703";
15313 case TG3_PHY_ID_BCM5704: return "5704";
15314 case TG3_PHY_ID_BCM5705: return "5705";
15315 case TG3_PHY_ID_BCM5750: return "5750";
15316 case TG3_PHY_ID_BCM5752: return "5752";
15317 case TG3_PHY_ID_BCM5714: return "5714";
15318 case TG3_PHY_ID_BCM5780: return "5780";
15319 case TG3_PHY_ID_BCM5755: return "5755";
15320 case TG3_PHY_ID_BCM5787: return "5787";
15321 case TG3_PHY_ID_BCM5784: return "5784";
15322 case TG3_PHY_ID_BCM5756: return "5722/5756";
15323 case TG3_PHY_ID_BCM5906: return "5906";
15324 case TG3_PHY_ID_BCM5761: return "5761";
15325 case TG3_PHY_ID_BCM5718C: return "5718C";
15326 case TG3_PHY_ID_BCM5718S: return "5718S";
15327 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15328 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15329 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15330 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15331 case 0: return "serdes";
15332 default: return "unknown";
855e1111 15333 }
1da177e4
LT
15334}
15335
f9804ddb
MC
15336static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15337{
63c3a66f 15338 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15339 strcpy(str, "PCI Express");
15340 return str;
63c3a66f 15341 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15342 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15343
15344 strcpy(str, "PCIX:");
15345
15346 if ((clock_ctrl == 7) ||
15347 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15348 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15349 strcat(str, "133MHz");
15350 else if (clock_ctrl == 0)
15351 strcat(str, "33MHz");
15352 else if (clock_ctrl == 2)
15353 strcat(str, "50MHz");
15354 else if (clock_ctrl == 4)
15355 strcat(str, "66MHz");
15356 else if (clock_ctrl == 6)
15357 strcat(str, "100MHz");
f9804ddb
MC
15358 } else {
15359 strcpy(str, "PCI:");
63c3a66f 15360 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15361 strcat(str, "66MHz");
15362 else
15363 strcat(str, "33MHz");
15364 }
63c3a66f 15365 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15366 strcat(str, ":32-bit");
15367 else
15368 strcat(str, ":64-bit");
15369 return str;
15370}
15371
15f9850d
DM
15372static void __devinit tg3_init_coal(struct tg3 *tp)
15373{
15374 struct ethtool_coalesce *ec = &tp->coal;
15375
15376 memset(ec, 0, sizeof(*ec));
15377 ec->cmd = ETHTOOL_GCOALESCE;
15378 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15379 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15380 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15381 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15382 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15383 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15384 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15385 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15386 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15387
15388 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15389 HOSTCC_MODE_CLRTICK_TXBD)) {
15390 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15391 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15392 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15393 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15394 }
d244c892 15395
63c3a66f 15396 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15397 ec->rx_coalesce_usecs_irq = 0;
15398 ec->tx_coalesce_usecs_irq = 0;
15399 ec->stats_block_coalesce_usecs = 0;
15400 }
15f9850d
DM
15401}
15402
1da177e4
LT
15403static int __devinit tg3_init_one(struct pci_dev *pdev,
15404 const struct pci_device_id *ent)
15405{
1da177e4
LT
15406 struct net_device *dev;
15407 struct tg3 *tp;
646c9edd
MC
15408 int i, err, pm_cap;
15409 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15410 char str[40];
72f2afb8 15411 u64 dma_mask, persist_dma_mask;
c8f44aff 15412 netdev_features_t features = 0;
1da177e4 15413
05dbe005 15414 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15415
15416 err = pci_enable_device(pdev);
15417 if (err) {
2445e461 15418 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15419 return err;
15420 }
15421
1da177e4
LT
15422 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15423 if (err) {
2445e461 15424 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15425 goto err_out_disable_pdev;
15426 }
15427
15428 pci_set_master(pdev);
15429
15430 /* Find power-management capability. */
15431 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15432 if (pm_cap == 0) {
2445e461
MC
15433 dev_err(&pdev->dev,
15434 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15435 err = -EIO;
15436 goto err_out_free_res;
15437 }
15438
16821285
MC
15439 err = pci_set_power_state(pdev, PCI_D0);
15440 if (err) {
15441 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15442 goto err_out_free_res;
15443 }
15444
fe5f5787 15445 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15446 if (!dev) {
1da177e4 15447 err = -ENOMEM;
16821285 15448 goto err_out_power_down;
1da177e4
LT
15449 }
15450
1da177e4
LT
15451 SET_NETDEV_DEV(dev, &pdev->dev);
15452
1da177e4
LT
15453 tp = netdev_priv(dev);
15454 tp->pdev = pdev;
15455 tp->dev = dev;
15456 tp->pm_cap = pm_cap;
1da177e4
LT
15457 tp->rx_mode = TG3_DEF_RX_MODE;
15458 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15459
1da177e4
LT
15460 if (tg3_debug > 0)
15461 tp->msg_enable = tg3_debug;
15462 else
15463 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15464
15465 /* The word/byte swap controls here control register access byte
15466 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15467 * setting below.
15468 */
15469 tp->misc_host_ctrl =
15470 MISC_HOST_CTRL_MASK_PCI_INT |
15471 MISC_HOST_CTRL_WORD_SWAP |
15472 MISC_HOST_CTRL_INDIR_ACCESS |
15473 MISC_HOST_CTRL_PCISTATE_RW;
15474
15475 /* The NONFRM (non-frame) byte/word swap controls take effect
15476 * on descriptor entries, anything which isn't packet data.
15477 *
15478 * The StrongARM chips on the board (one for tx, one for rx)
15479 * are running in big-endian mode.
15480 */
15481 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15482 GRC_MODE_WSWAP_NONFRM_DATA);
15483#ifdef __BIG_ENDIAN
15484 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15485#endif
15486 spin_lock_init(&tp->lock);
1da177e4 15487 spin_lock_init(&tp->indirect_lock);
c4028958 15488 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15489
d5fe488a 15490 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15491 if (!tp->regs) {
ab96b241 15492 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15493 err = -ENOMEM;
15494 goto err_out_free_dev;
15495 }
15496
c9cab24e
MC
15497 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15498 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15499 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15500 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15501 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15502 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15503 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15504 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15505 tg3_flag_set(tp, ENABLE_APE);
15506 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15507 if (!tp->aperegs) {
15508 dev_err(&pdev->dev,
15509 "Cannot map APE registers, aborting\n");
15510 err = -ENOMEM;
15511 goto err_out_iounmap;
15512 }
15513 }
15514
1da177e4
LT
15515 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15516 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15517
1da177e4 15518 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15519 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15520 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15521 dev->irq = pdev->irq;
1da177e4
LT
15522
15523 err = tg3_get_invariants(tp);
15524 if (err) {
ab96b241
MC
15525 dev_err(&pdev->dev,
15526 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15527 goto err_out_apeunmap;
1da177e4
LT
15528 }
15529
4a29cc2e
MC
15530 /* The EPB bridge inside 5714, 5715, and 5780 and any
15531 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15532 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15533 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15534 * do DMA address check in tg3_start_xmit().
15535 */
63c3a66f 15536 if (tg3_flag(tp, IS_5788))
284901a9 15537 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15538 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15539 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15540#ifdef CONFIG_HIGHMEM
6a35528a 15541 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15542#endif
4a29cc2e 15543 } else
6a35528a 15544 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15545
15546 /* Configure DMA attributes. */
284901a9 15547 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15548 err = pci_set_dma_mask(pdev, dma_mask);
15549 if (!err) {
0da0606f 15550 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15551 err = pci_set_consistent_dma_mask(pdev,
15552 persist_dma_mask);
15553 if (err < 0) {
ab96b241
MC
15554 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15555 "DMA for consistent allocations\n");
c9cab24e 15556 goto err_out_apeunmap;
72f2afb8
MC
15557 }
15558 }
15559 }
284901a9
YH
15560 if (err || dma_mask == DMA_BIT_MASK(32)) {
15561 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15562 if (err) {
ab96b241
MC
15563 dev_err(&pdev->dev,
15564 "No usable DMA configuration, aborting\n");
c9cab24e 15565 goto err_out_apeunmap;
72f2afb8
MC
15566 }
15567 }
15568
fdfec172 15569 tg3_init_bufmgr_config(tp);
1da177e4 15570
0da0606f
MC
15571 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15572
15573 /* 5700 B0 chips do not support checksumming correctly due
15574 * to hardware bugs.
15575 */
15576 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15577 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15578
15579 if (tg3_flag(tp, 5755_PLUS))
15580 features |= NETIF_F_IPV6_CSUM;
15581 }
15582
4e3a7aaa
MC
15583 /* TSO is on by default on chips that support hardware TSO.
15584 * Firmware TSO on older chips gives lower performance, so it
15585 * is off by default, but can be enabled using ethtool.
15586 */
63c3a66f
JP
15587 if ((tg3_flag(tp, HW_TSO_1) ||
15588 tg3_flag(tp, HW_TSO_2) ||
15589 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15590 (features & NETIF_F_IP_CSUM))
15591 features |= NETIF_F_TSO;
63c3a66f 15592 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15593 if (features & NETIF_F_IPV6_CSUM)
15594 features |= NETIF_F_TSO6;
63c3a66f 15595 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15596 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15597 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15598 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15599 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15600 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15601 features |= NETIF_F_TSO_ECN;
b0026624 15602 }
1da177e4 15603
d542fe27
MC
15604 dev->features |= features;
15605 dev->vlan_features |= features;
15606
06c03c02
MB
15607 /*
15608 * Add loopback capability only for a subset of devices that support
15609 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15610 * loopback for the remaining devices.
15611 */
15612 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15613 !tg3_flag(tp, CPMU_PRESENT))
15614 /* Add the loopback capability */
0da0606f
MC
15615 features |= NETIF_F_LOOPBACK;
15616
0da0606f 15617 dev->hw_features |= features;
06c03c02 15618
1da177e4 15619 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15620 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15621 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15622 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15623 tp->rx_pending = 63;
15624 }
15625
1da177e4
LT
15626 err = tg3_get_device_address(tp);
15627 if (err) {
ab96b241
MC
15628 dev_err(&pdev->dev,
15629 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15630 goto err_out_apeunmap;
c88864df
MC
15631 }
15632
1da177e4
LT
15633 /*
15634 * Reset chip in case UNDI or EFI driver did not shutdown
15635 * DMA self test will enable WDMAC and we'll see (spurious)
15636 * pending DMA on the PCI bus at that point.
15637 */
15638 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15639 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15640 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15641 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15642 }
15643
15644 err = tg3_test_dma(tp);
15645 if (err) {
ab96b241 15646 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15647 goto err_out_apeunmap;
1da177e4
LT
15648 }
15649
78f90dcf
MC
15650 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15651 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15652 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15653 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15654 struct tg3_napi *tnapi = &tp->napi[i];
15655
15656 tnapi->tp = tp;
15657 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15658
15659 tnapi->int_mbox = intmbx;
93a700a9 15660 if (i <= 4)
78f90dcf
MC
15661 intmbx += 0x8;
15662 else
15663 intmbx += 0x4;
15664
15665 tnapi->consmbox = rcvmbx;
15666 tnapi->prodmbox = sndmbx;
15667
66cfd1bd 15668 if (i)
78f90dcf 15669 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15670 else
78f90dcf 15671 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15672
63c3a66f 15673 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15674 break;
15675
15676 /*
15677 * If we support MSIX, we'll be using RSS. If we're using
15678 * RSS, the first vector only handles link interrupts and the
15679 * remaining vectors handle rx and tx interrupts. Reuse the
15680 * mailbox values for the next iteration. The values we setup
15681 * above are still useful for the single vectored mode.
15682 */
15683 if (!i)
15684 continue;
15685
15686 rcvmbx += 0x8;
15687
15688 if (sndmbx & 0x4)
15689 sndmbx -= 0x4;
15690 else
15691 sndmbx += 0xc;
15692 }
15693
15f9850d
DM
15694 tg3_init_coal(tp);
15695
c49a1561
MC
15696 pci_set_drvdata(pdev, dev);
15697
cd0d7228
MC
15698 if (tg3_flag(tp, 5717_PLUS)) {
15699 /* Resume a low-power mode */
15700 tg3_frob_aux_power(tp, false);
15701 }
15702
1da177e4
LT
15703 err = register_netdev(dev);
15704 if (err) {
ab96b241 15705 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15706 goto err_out_apeunmap;
1da177e4
LT
15707 }
15708
05dbe005
JP
15709 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15710 tp->board_part_number,
15711 tp->pci_chip_rev_id,
15712 tg3_bus_string(tp, str),
15713 dev->dev_addr);
1da177e4 15714
f07e9af3 15715 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15716 struct phy_device *phydev;
15717 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15718 netdev_info(dev,
15719 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15720 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15721 } else {
15722 char *ethtype;
15723
15724 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15725 ethtype = "10/100Base-TX";
15726 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15727 ethtype = "1000Base-SX";
15728 else
15729 ethtype = "10/100/1000Base-T";
15730
5129c3a3 15731 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15732 "(WireSpeed[%d], EEE[%d])\n",
15733 tg3_phy_string(tp), ethtype,
15734 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15735 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15736 }
05dbe005
JP
15737
15738 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15739 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15740 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15741 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15742 tg3_flag(tp, ENABLE_ASF) != 0,
15743 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15744 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15745 tp->dma_rwctrl,
15746 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15747 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15748
b45aa2f6
MC
15749 pci_save_state(pdev);
15750
1da177e4
LT
15751 return 0;
15752
0d3031d9
MC
15753err_out_apeunmap:
15754 if (tp->aperegs) {
15755 iounmap(tp->aperegs);
15756 tp->aperegs = NULL;
15757 }
15758
1da177e4 15759err_out_iounmap:
6892914f
MC
15760 if (tp->regs) {
15761 iounmap(tp->regs);
22abe310 15762 tp->regs = NULL;
6892914f 15763 }
1da177e4
LT
15764
15765err_out_free_dev:
15766 free_netdev(dev);
15767
16821285
MC
15768err_out_power_down:
15769 pci_set_power_state(pdev, PCI_D3hot);
15770
1da177e4
LT
15771err_out_free_res:
15772 pci_release_regions(pdev);
15773
15774err_out_disable_pdev:
15775 pci_disable_device(pdev);
15776 pci_set_drvdata(pdev, NULL);
15777 return err;
15778}
15779
15780static void __devexit tg3_remove_one(struct pci_dev *pdev)
15781{
15782 struct net_device *dev = pci_get_drvdata(pdev);
15783
15784 if (dev) {
15785 struct tg3 *tp = netdev_priv(dev);
15786
077f849d
JSR
15787 if (tp->fw)
15788 release_firmware(tp->fw);
15789
db219973 15790 tg3_reset_task_cancel(tp);
158d7abd 15791
e730c823 15792 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15793 tg3_phy_fini(tp);
158d7abd 15794 tg3_mdio_fini(tp);
b02fd9e3 15795 }
158d7abd 15796
1da177e4 15797 unregister_netdev(dev);
0d3031d9
MC
15798 if (tp->aperegs) {
15799 iounmap(tp->aperegs);
15800 tp->aperegs = NULL;
15801 }
6892914f
MC
15802 if (tp->regs) {
15803 iounmap(tp->regs);
22abe310 15804 tp->regs = NULL;
6892914f 15805 }
1da177e4
LT
15806 free_netdev(dev);
15807 pci_release_regions(pdev);
15808 pci_disable_device(pdev);
15809 pci_set_drvdata(pdev, NULL);
15810 }
15811}
15812
aa6027ca 15813#ifdef CONFIG_PM_SLEEP
c866b7ea 15814static int tg3_suspend(struct device *device)
1da177e4 15815{
c866b7ea 15816 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15817 struct net_device *dev = pci_get_drvdata(pdev);
15818 struct tg3 *tp = netdev_priv(dev);
15819 int err;
15820
15821 if (!netif_running(dev))
15822 return 0;
15823
db219973 15824 tg3_reset_task_cancel(tp);
b02fd9e3 15825 tg3_phy_stop(tp);
1da177e4
LT
15826 tg3_netif_stop(tp);
15827
15828 del_timer_sync(&tp->timer);
15829
f47c11ee 15830 tg3_full_lock(tp, 1);
1da177e4 15831 tg3_disable_ints(tp);
f47c11ee 15832 tg3_full_unlock(tp);
1da177e4
LT
15833
15834 netif_device_detach(dev);
15835
f47c11ee 15836 tg3_full_lock(tp, 0);
944d980e 15837 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15838 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15839 tg3_full_unlock(tp);
1da177e4 15840
c866b7ea 15841 err = tg3_power_down_prepare(tp);
1da177e4 15842 if (err) {
b02fd9e3
MC
15843 int err2;
15844
f47c11ee 15845 tg3_full_lock(tp, 0);
1da177e4 15846
63c3a66f 15847 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15848 err2 = tg3_restart_hw(tp, 1);
15849 if (err2)
b9ec6c1b 15850 goto out;
1da177e4
LT
15851
15852 tp->timer.expires = jiffies + tp->timer_offset;
15853 add_timer(&tp->timer);
15854
15855 netif_device_attach(dev);
15856 tg3_netif_start(tp);
15857
b9ec6c1b 15858out:
f47c11ee 15859 tg3_full_unlock(tp);
b02fd9e3
MC
15860
15861 if (!err2)
15862 tg3_phy_start(tp);
1da177e4
LT
15863 }
15864
15865 return err;
15866}
15867
c866b7ea 15868static int tg3_resume(struct device *device)
1da177e4 15869{
c866b7ea 15870 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15871 struct net_device *dev = pci_get_drvdata(pdev);
15872 struct tg3 *tp = netdev_priv(dev);
15873 int err;
15874
15875 if (!netif_running(dev))
15876 return 0;
15877
1da177e4
LT
15878 netif_device_attach(dev);
15879
f47c11ee 15880 tg3_full_lock(tp, 0);
1da177e4 15881
63c3a66f 15882 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15883 err = tg3_restart_hw(tp, 1);
15884 if (err)
15885 goto out;
1da177e4
LT
15886
15887 tp->timer.expires = jiffies + tp->timer_offset;
15888 add_timer(&tp->timer);
15889
1da177e4
LT
15890 tg3_netif_start(tp);
15891
b9ec6c1b 15892out:
f47c11ee 15893 tg3_full_unlock(tp);
1da177e4 15894
b02fd9e3
MC
15895 if (!err)
15896 tg3_phy_start(tp);
15897
b9ec6c1b 15898 return err;
1da177e4
LT
15899}
15900
c866b7ea 15901static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15902#define TG3_PM_OPS (&tg3_pm_ops)
15903
15904#else
15905
15906#define TG3_PM_OPS NULL
15907
15908#endif /* CONFIG_PM_SLEEP */
c866b7ea 15909
b45aa2f6
MC
15910/**
15911 * tg3_io_error_detected - called when PCI error is detected
15912 * @pdev: Pointer to PCI device
15913 * @state: The current pci connection state
15914 *
15915 * This function is called after a PCI bus error affecting
15916 * this device has been detected.
15917 */
15918static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15919 pci_channel_state_t state)
15920{
15921 struct net_device *netdev = pci_get_drvdata(pdev);
15922 struct tg3 *tp = netdev_priv(netdev);
15923 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15924
15925 netdev_info(netdev, "PCI I/O error detected\n");
15926
15927 rtnl_lock();
15928
15929 if (!netif_running(netdev))
15930 goto done;
15931
15932 tg3_phy_stop(tp);
15933
15934 tg3_netif_stop(tp);
15935
15936 del_timer_sync(&tp->timer);
b45aa2f6
MC
15937
15938 /* Want to make sure that the reset task doesn't run */
db219973 15939 tg3_reset_task_cancel(tp);
63c3a66f 15940 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
b45aa2f6
MC
15941
15942 netif_device_detach(netdev);
15943
15944 /* Clean up software state, even if MMIO is blocked */
15945 tg3_full_lock(tp, 0);
15946 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15947 tg3_full_unlock(tp);
15948
15949done:
15950 if (state == pci_channel_io_perm_failure)
15951 err = PCI_ERS_RESULT_DISCONNECT;
15952 else
15953 pci_disable_device(pdev);
15954
15955 rtnl_unlock();
15956
15957 return err;
15958}
15959
15960/**
15961 * tg3_io_slot_reset - called after the pci bus has been reset.
15962 * @pdev: Pointer to PCI device
15963 *
15964 * Restart the card from scratch, as if from a cold-boot.
15965 * At this point, the card has exprienced a hard reset,
15966 * followed by fixups by BIOS, and has its config space
15967 * set up identically to what it was at cold boot.
15968 */
15969static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15970{
15971 struct net_device *netdev = pci_get_drvdata(pdev);
15972 struct tg3 *tp = netdev_priv(netdev);
15973 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15974 int err;
15975
15976 rtnl_lock();
15977
15978 if (pci_enable_device(pdev)) {
15979 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15980 goto done;
15981 }
15982
15983 pci_set_master(pdev);
15984 pci_restore_state(pdev);
15985 pci_save_state(pdev);
15986
15987 if (!netif_running(netdev)) {
15988 rc = PCI_ERS_RESULT_RECOVERED;
15989 goto done;
15990 }
15991
15992 err = tg3_power_up(tp);
bed9829f 15993 if (err)
b45aa2f6 15994 goto done;
b45aa2f6
MC
15995
15996 rc = PCI_ERS_RESULT_RECOVERED;
15997
15998done:
15999 rtnl_unlock();
16000
16001 return rc;
16002}
16003
16004/**
16005 * tg3_io_resume - called when traffic can start flowing again.
16006 * @pdev: Pointer to PCI device
16007 *
16008 * This callback is called when the error recovery driver tells
16009 * us that its OK to resume normal operation.
16010 */
16011static void tg3_io_resume(struct pci_dev *pdev)
16012{
16013 struct net_device *netdev = pci_get_drvdata(pdev);
16014 struct tg3 *tp = netdev_priv(netdev);
16015 int err;
16016
16017 rtnl_lock();
16018
16019 if (!netif_running(netdev))
16020 goto done;
16021
16022 tg3_full_lock(tp, 0);
63c3a66f 16023 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
16024 err = tg3_restart_hw(tp, 1);
16025 tg3_full_unlock(tp);
16026 if (err) {
16027 netdev_err(netdev, "Cannot restart hardware after reset.\n");
16028 goto done;
16029 }
16030
16031 netif_device_attach(netdev);
16032
16033 tp->timer.expires = jiffies + tp->timer_offset;
16034 add_timer(&tp->timer);
16035
16036 tg3_netif_start(tp);
16037
16038 tg3_phy_start(tp);
16039
16040done:
16041 rtnl_unlock();
16042}
16043
16044static struct pci_error_handlers tg3_err_handler = {
16045 .error_detected = tg3_io_error_detected,
16046 .slot_reset = tg3_io_slot_reset,
16047 .resume = tg3_io_resume
16048};
16049
1da177e4
LT
16050static struct pci_driver tg3_driver = {
16051 .name = DRV_MODULE_NAME,
16052 .id_table = tg3_pci_tbl,
16053 .probe = tg3_init_one,
16054 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 16055 .err_handler = &tg3_err_handler,
aa6027ca 16056 .driver.pm = TG3_PM_OPS,
1da177e4
LT
16057};
16058
16059static int __init tg3_init(void)
16060{
29917620 16061 return pci_register_driver(&tg3_driver);
1da177e4
LT
16062}
16063
16064static void __exit tg3_cleanup(void)
16065{
16066 pci_unregister_driver(&tg3_driver);
16067}
16068
16069module_init(tg3_init);
16070module_exit(tg3_cleanup);
This page took 2.939838 seconds and 5 git commands to generate.