Merge branch 'for-upstream' of git://git.kernel.org/pub/scm/linux/kernel/git/bluetoot...
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b681b65d 7 * Copyright (C) 2005-2013 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
7e6c63f0 47#include <linux/ssb/ssb_driver_gige.h>
aed93e0b
MC
48#include <linux/hwmon.h>
49#include <linux/hwmon-sysfs.h>
1da177e4
LT
50
51#include <net/checksum.h>
c9bdd4b5 52#include <net/ip.h>
1da177e4 53
27fd9de8 54#include <linux/io.h>
1da177e4 55#include <asm/byteorder.h>
27fd9de8 56#include <linux/uaccess.h>
1da177e4 57
be947307
MC
58#include <uapi/linux/net_tstamp.h>
59#include <linux/ptp_clock_kernel.h>
60
49b6e95f 61#ifdef CONFIG_SPARC
1da177e4 62#include <asm/idprom.h>
49b6e95f 63#include <asm/prom.h>
1da177e4
LT
64#endif
65
63532394
MC
66#define BAR_0 0
67#define BAR_2 2
68
1da177e4
LT
69#include "tg3.h"
70
63c3a66f
JP
71/* Functions & macros to verify TG3_FLAGS types */
72
73static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 return test_bit(flag, bits);
76}
77
78static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 set_bit(flag, bits);
81}
82
83static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
84{
85 clear_bit(flag, bits);
86}
87
88#define tg3_flag(tp, flag) \
89 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
90#define tg3_flag_set(tp, flag) \
91 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
92#define tg3_flag_clear(tp, flag) \
93 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
94
1da177e4 95#define DRV_MODULE_NAME "tg3"
6867c843 96#define TG3_MAJ_NUM 3
d887199d 97#define TG3_MIN_NUM 130
6867c843
MC
98#define DRV_MODULE_VERSION \
99 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
d887199d 100#define DRV_MODULE_RELDATE "February 14, 2013"
1da177e4 101
fd6d3f0e
MC
102#define RESET_KIND_SHUTDOWN 0
103#define RESET_KIND_INIT 1
104#define RESET_KIND_SUSPEND 2
105
1da177e4
LT
106#define TG3_DEF_RX_MODE 0
107#define TG3_DEF_TX_MODE 0
108#define TG3_DEF_MSG_ENABLE \
109 (NETIF_MSG_DRV | \
110 NETIF_MSG_PROBE | \
111 NETIF_MSG_LINK | \
112 NETIF_MSG_TIMER | \
113 NETIF_MSG_IFDOWN | \
114 NETIF_MSG_IFUP | \
115 NETIF_MSG_RX_ERR | \
116 NETIF_MSG_TX_ERR)
117
520b2756
MC
118#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
119
1da177e4
LT
120/* length of time before we decide the hardware is borked,
121 * and dev->tx_timeout() should be called to fix the problem
122 */
63c3a66f 123
1da177e4
LT
124#define TG3_TX_TIMEOUT (5 * HZ)
125
126/* hardware minimum and maximum for a single frame's data payload */
127#define TG3_MIN_MTU 60
128#define TG3_MAX_MTU(tp) \
63c3a66f 129 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
130
131/* These numbers seem to be hard coded in the NIC firmware somehow.
132 * You can't change the ring sizes, but you can change where you place
133 * them in the NIC onboard memory.
134 */
7cb32cf2 135#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 136 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 137 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 138#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 139#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 140 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 141 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
142#define TG3_DEF_RX_JUMBO_RING_PENDING 100
143
144/* Do not place this n-ring entries value into the tp struct itself,
145 * we really want to expose these constants to GCC so that modulo et
146 * al. operations are done with shifts and masks instead of with
147 * hw multiply/modulo instructions. Another solution would be to
148 * replace things like '% foo' with '& (foo - 1)'.
149 */
1da177e4
LT
150
151#define TG3_TX_RING_SIZE 512
152#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
153
2c49a44d
MC
154#define TG3_RX_STD_RING_BYTES(tp) \
155 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
156#define TG3_RX_JMB_RING_BYTES(tp) \
157 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
158#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 159 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
160#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
161 TG3_TX_RING_SIZE)
1da177e4
LT
162#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
163
287be12e
MC
164#define TG3_DMA_BYTE_ENAB 64
165
166#define TG3_RX_STD_DMA_SZ 1536
167#define TG3_RX_JMB_DMA_SZ 9046
168
169#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
170
171#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
172#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 173
2c49a44d
MC
174#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
175 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 176
2c49a44d
MC
177#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
178 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 179
d2757fc4
MC
180/* Due to a hardware bug, the 5701 can only DMA to memory addresses
181 * that are at least dword aligned when used in PCIX mode. The driver
182 * works around this bug by double copying the packet. This workaround
183 * is built into the normal double copy length check for efficiency.
184 *
185 * However, the double copy is only necessary on those architectures
186 * where unaligned memory accesses are inefficient. For those architectures
187 * where unaligned memory accesses incur little penalty, we can reintegrate
188 * the 5701 in the normal rx path. Doing so saves a device structure
189 * dereference by hardcoding the double copy threshold in place.
190 */
191#define TG3_RX_COPY_THRESHOLD 256
192#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
193 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
194#else
195 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
196#endif
197
81389f57
MC
198#if (NET_IP_ALIGN != 0)
199#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
200#else
9205fd9c 201#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
202#endif
203
1da177e4 204/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 205#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 206#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 207#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 208
ad829268
MC
209#define TG3_RAW_IP_ALIGN 2
210
c6cdf436 211#define TG3_FW_UPDATE_TIMEOUT_SEC 5
21f7638e 212#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
c6cdf436 213
077f849d
JSR
214#define FIRMWARE_TG3 "tigon/tg3.bin"
215#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
216#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
217
229b1ad1 218static char version[] =
05dbe005 219 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
220
221MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
222MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
223MODULE_LICENSE("GPL");
224MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
225MODULE_FIRMWARE(FIRMWARE_TG3);
226MODULE_FIRMWARE(FIRMWARE_TG3TSO);
227MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
228
1da177e4
LT
229static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
230module_param(tg3_debug, int, 0);
231MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
232
3d567e0e
NNS
233#define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
234#define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
235
a3aa1884 236static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
3d567e0e
NNS
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
256 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
257 TG3_DRV_DATA_FLAG_5705_10_100},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
259 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
260 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
3d567e0e
NNS
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
263 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
264 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
7e6c63f0 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
13185217 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217 269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
3d567e0e
NNS
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
271 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
3d567e0e
NNS
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
277 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
3d567e0e
NNS
285 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
286 PCI_VENDOR_ID_LENOVO,
287 TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
288 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217 289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
3d567e0e
NNS
290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
291 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
306 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
307 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
308 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
309 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
3d567e0e
NNS
310 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
311 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
312 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
313 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
314 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
315 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
321d32a0
MC
316 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
317 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
3d567e0e
NNS
318 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
319 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
5e7ccf20 320 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6 321 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
79d49695 322 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
5001e2f6 323 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
324 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
325 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
326 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
327 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
3d567e0e
NNS
328 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
329 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
330 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
331 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
302b500b 332 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 333 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
02eca3f5 334 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
d3f677af 335 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
c86a8560
MC
336 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
337 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
338 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
13185217
HK
339 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
340 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
341 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
342 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
343 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
344 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
345 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 346 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 347 {}
1da177e4
LT
348};
349
350MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
351
50da859d 352static const struct {
1da177e4 353 const char string[ETH_GSTRING_LEN];
48fa55a0 354} ethtool_stats_keys[] = {
1da177e4
LT
355 { "rx_octets" },
356 { "rx_fragments" },
357 { "rx_ucast_packets" },
358 { "rx_mcast_packets" },
359 { "rx_bcast_packets" },
360 { "rx_fcs_errors" },
361 { "rx_align_errors" },
362 { "rx_xon_pause_rcvd" },
363 { "rx_xoff_pause_rcvd" },
364 { "rx_mac_ctrl_rcvd" },
365 { "rx_xoff_entered" },
366 { "rx_frame_too_long_errors" },
367 { "rx_jabbers" },
368 { "rx_undersize_packets" },
369 { "rx_in_length_errors" },
370 { "rx_out_length_errors" },
371 { "rx_64_or_less_octet_packets" },
372 { "rx_65_to_127_octet_packets" },
373 { "rx_128_to_255_octet_packets" },
374 { "rx_256_to_511_octet_packets" },
375 { "rx_512_to_1023_octet_packets" },
376 { "rx_1024_to_1522_octet_packets" },
377 { "rx_1523_to_2047_octet_packets" },
378 { "rx_2048_to_4095_octet_packets" },
379 { "rx_4096_to_8191_octet_packets" },
380 { "rx_8192_to_9022_octet_packets" },
381
382 { "tx_octets" },
383 { "tx_collisions" },
384
385 { "tx_xon_sent" },
386 { "tx_xoff_sent" },
387 { "tx_flow_control" },
388 { "tx_mac_errors" },
389 { "tx_single_collisions" },
390 { "tx_mult_collisions" },
391 { "tx_deferred" },
392 { "tx_excessive_collisions" },
393 { "tx_late_collisions" },
394 { "tx_collide_2times" },
395 { "tx_collide_3times" },
396 { "tx_collide_4times" },
397 { "tx_collide_5times" },
398 { "tx_collide_6times" },
399 { "tx_collide_7times" },
400 { "tx_collide_8times" },
401 { "tx_collide_9times" },
402 { "tx_collide_10times" },
403 { "tx_collide_11times" },
404 { "tx_collide_12times" },
405 { "tx_collide_13times" },
406 { "tx_collide_14times" },
407 { "tx_collide_15times" },
408 { "tx_ucast_packets" },
409 { "tx_mcast_packets" },
410 { "tx_bcast_packets" },
411 { "tx_carrier_sense_errors" },
412 { "tx_discards" },
413 { "tx_errors" },
414
415 { "dma_writeq_full" },
416 { "dma_write_prioq_full" },
417 { "rxbds_empty" },
418 { "rx_discards" },
419 { "rx_errors" },
420 { "rx_threshold_hit" },
421
422 { "dma_readq_full" },
423 { "dma_read_prioq_full" },
424 { "tx_comp_queue_full" },
425
426 { "ring_set_send_prod_index" },
427 { "ring_status_update" },
428 { "nic_irqs" },
429 { "nic_avoided_irqs" },
4452d099
MC
430 { "nic_tx_threshold_hit" },
431
432 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
433};
434
48fa55a0 435#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
93df8b8f
NNS
436#define TG3_NVRAM_TEST 0
437#define TG3_LINK_TEST 1
438#define TG3_REGISTER_TEST 2
439#define TG3_MEMORY_TEST 3
440#define TG3_MAC_LOOPB_TEST 4
441#define TG3_PHY_LOOPB_TEST 5
442#define TG3_EXT_LOOPB_TEST 6
443#define TG3_INTERRUPT_TEST 7
48fa55a0
MC
444
445
50da859d 446static const struct {
4cafd3f5 447 const char string[ETH_GSTRING_LEN];
48fa55a0 448} ethtool_test_keys[] = {
93df8b8f
NNS
449 [TG3_NVRAM_TEST] = { "nvram test (online) " },
450 [TG3_LINK_TEST] = { "link test (online) " },
451 [TG3_REGISTER_TEST] = { "register test (offline)" },
452 [TG3_MEMORY_TEST] = { "memory test (offline)" },
453 [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
454 [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
455 [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
456 [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
4cafd3f5
MC
457};
458
48fa55a0
MC
459#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
460
461
b401e9e2
MC
462static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
463{
464 writel(val, tp->regs + off);
465}
466
467static u32 tg3_read32(struct tg3 *tp, u32 off)
468{
de6f31eb 469 return readl(tp->regs + off);
b401e9e2
MC
470}
471
0d3031d9
MC
472static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
473{
474 writel(val, tp->aperegs + off);
475}
476
477static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
478{
de6f31eb 479 return readl(tp->aperegs + off);
0d3031d9
MC
480}
481
1da177e4
LT
482static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
483{
6892914f
MC
484 unsigned long flags;
485
486 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
487 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 489 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
490}
491
492static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
493{
494 writel(val, tp->regs + off);
495 readl(tp->regs + off);
1da177e4
LT
496}
497
6892914f 498static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 499{
6892914f
MC
500 unsigned long flags;
501 u32 val;
502
503 spin_lock_irqsave(&tp->indirect_lock, flags);
504 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
505 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
506 spin_unlock_irqrestore(&tp->indirect_lock, flags);
507 return val;
508}
509
510static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
511{
512 unsigned long flags;
513
514 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
515 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
516 TG3_64BIT_REG_LOW, val);
517 return;
518 }
66711e66 519 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
520 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
521 TG3_64BIT_REG_LOW, val);
522 return;
1da177e4 523 }
6892914f
MC
524
525 spin_lock_irqsave(&tp->indirect_lock, flags);
526 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
527 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
528 spin_unlock_irqrestore(&tp->indirect_lock, flags);
529
530 /* In indirect mode when disabling interrupts, we also need
531 * to clear the interrupt bit in the GRC local ctrl register.
532 */
533 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
534 (val == 0x1)) {
535 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
536 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
537 }
538}
539
540static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
541{
542 unsigned long flags;
543 u32 val;
544
545 spin_lock_irqsave(&tp->indirect_lock, flags);
546 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
547 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
548 spin_unlock_irqrestore(&tp->indirect_lock, flags);
549 return val;
550}
551
b401e9e2
MC
552/* usec_wait specifies the wait time in usec when writing to certain registers
553 * where it is unsafe to read back the register without some delay.
554 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
555 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
556 */
557static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 558{
63c3a66f 559 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
560 /* Non-posted methods */
561 tp->write32(tp, off, val);
562 else {
563 /* Posted method */
564 tg3_write32(tp, off, val);
565 if (usec_wait)
566 udelay(usec_wait);
567 tp->read32(tp, off);
568 }
569 /* Wait again after the read for the posted method to guarantee that
570 * the wait time is met.
571 */
572 if (usec_wait)
573 udelay(usec_wait);
1da177e4
LT
574}
575
09ee929c
MC
576static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
577{
578 tp->write32_mbox(tp, off, val);
7e6c63f0
HM
579 if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
580 (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
581 !tg3_flag(tp, ICH_WORKAROUND)))
6892914f 582 tp->read32_mbox(tp, off);
09ee929c
MC
583}
584
20094930 585static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
586{
587 void __iomem *mbox = tp->regs + off;
588 writel(val, mbox);
63c3a66f 589 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 590 writel(val, mbox);
7e6c63f0
HM
591 if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
592 tg3_flag(tp, FLUSH_POSTED_WRITES))
1da177e4
LT
593 readl(mbox);
594}
595
b5d3772c
MC
596static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
597{
de6f31eb 598 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
599}
600
601static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
602{
603 writel(val, tp->regs + off + GRCMBOX_BASE);
604}
605
c6cdf436 606#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 607#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
608#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
609#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
610#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 611
c6cdf436
MC
612#define tw32(reg, val) tp->write32(tp, reg, val)
613#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
614#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
615#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
616
617static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
618{
6892914f
MC
619 unsigned long flags;
620
4153577a 621 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
622 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
623 return;
624
6892914f 625 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 626 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
627 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
628 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 629
bbadf503
MC
630 /* Always leave this as zero. */
631 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
632 } else {
633 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
634 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 635
bbadf503
MC
636 /* Always leave this as zero. */
637 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
638 }
639 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
640}
641
1da177e4
LT
642static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
643{
6892914f
MC
644 unsigned long flags;
645
4153577a 646 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
647 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
648 *val = 0;
649 return;
650 }
651
6892914f 652 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 653 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
654 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
655 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 656
bbadf503
MC
657 /* Always leave this as zero. */
658 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
659 } else {
660 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
661 *val = tr32(TG3PCI_MEM_WIN_DATA);
662
663 /* Always leave this as zero. */
664 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
665 }
6892914f 666 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
667}
668
0d3031d9
MC
669static void tg3_ape_lock_init(struct tg3 *tp)
670{
671 int i;
6f5c8f83 672 u32 regbase, bit;
f92d9dc1 673
4153577a 674 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
675 regbase = TG3_APE_LOCK_GRANT;
676 else
677 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
678
679 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
680 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
681 switch (i) {
682 case TG3_APE_LOCK_PHY0:
683 case TG3_APE_LOCK_PHY1:
684 case TG3_APE_LOCK_PHY2:
685 case TG3_APE_LOCK_PHY3:
686 bit = APE_LOCK_GRANT_DRIVER;
687 break;
688 default:
689 if (!tp->pci_fn)
690 bit = APE_LOCK_GRANT_DRIVER;
691 else
692 bit = 1 << tp->pci_fn;
693 }
694 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
695 }
696
0d3031d9
MC
697}
698
699static int tg3_ape_lock(struct tg3 *tp, int locknum)
700{
701 int i, off;
702 int ret = 0;
6f5c8f83 703 u32 status, req, gnt, bit;
0d3031d9 704
63c3a66f 705 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
706 return 0;
707
708 switch (locknum) {
6f5c8f83 709 case TG3_APE_LOCK_GPIO:
4153577a 710 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 711 return 0;
33f401ae
MC
712 case TG3_APE_LOCK_GRC:
713 case TG3_APE_LOCK_MEM:
78f94dc7
MC
714 if (!tp->pci_fn)
715 bit = APE_LOCK_REQ_DRIVER;
716 else
717 bit = 1 << tp->pci_fn;
33f401ae 718 break;
8151ad57
MC
719 case TG3_APE_LOCK_PHY0:
720 case TG3_APE_LOCK_PHY1:
721 case TG3_APE_LOCK_PHY2:
722 case TG3_APE_LOCK_PHY3:
723 bit = APE_LOCK_REQ_DRIVER;
724 break;
33f401ae
MC
725 default:
726 return -EINVAL;
0d3031d9
MC
727 }
728
4153577a 729 if (tg3_asic_rev(tp) == ASIC_REV_5761) {
f92d9dc1
MC
730 req = TG3_APE_LOCK_REQ;
731 gnt = TG3_APE_LOCK_GRANT;
732 } else {
733 req = TG3_APE_PER_LOCK_REQ;
734 gnt = TG3_APE_PER_LOCK_GRANT;
735 }
736
0d3031d9
MC
737 off = 4 * locknum;
738
6f5c8f83 739 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
740
741 /* Wait for up to 1 millisecond to acquire lock. */
742 for (i = 0; i < 100; i++) {
f92d9dc1 743 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 744 if (status == bit)
0d3031d9
MC
745 break;
746 udelay(10);
747 }
748
6f5c8f83 749 if (status != bit) {
0d3031d9 750 /* Revoke the lock request. */
6f5c8f83 751 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
752 ret = -EBUSY;
753 }
754
755 return ret;
756}
757
758static void tg3_ape_unlock(struct tg3 *tp, int locknum)
759{
6f5c8f83 760 u32 gnt, bit;
0d3031d9 761
63c3a66f 762 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
763 return;
764
765 switch (locknum) {
6f5c8f83 766 case TG3_APE_LOCK_GPIO:
4153577a 767 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 768 return;
33f401ae
MC
769 case TG3_APE_LOCK_GRC:
770 case TG3_APE_LOCK_MEM:
78f94dc7
MC
771 if (!tp->pci_fn)
772 bit = APE_LOCK_GRANT_DRIVER;
773 else
774 bit = 1 << tp->pci_fn;
33f401ae 775 break;
8151ad57
MC
776 case TG3_APE_LOCK_PHY0:
777 case TG3_APE_LOCK_PHY1:
778 case TG3_APE_LOCK_PHY2:
779 case TG3_APE_LOCK_PHY3:
780 bit = APE_LOCK_GRANT_DRIVER;
781 break;
33f401ae
MC
782 default:
783 return;
0d3031d9
MC
784 }
785
4153577a 786 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
787 gnt = TG3_APE_LOCK_GRANT;
788 else
789 gnt = TG3_APE_PER_LOCK_GRANT;
790
6f5c8f83 791 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
792}
793
b65a372b 794static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
fd6d3f0e 795{
fd6d3f0e
MC
796 u32 apedata;
797
b65a372b
MC
798 while (timeout_us) {
799 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
800 return -EBUSY;
801
802 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
803 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
804 break;
805
806 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
807
808 udelay(10);
809 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
810 }
811
812 return timeout_us ? 0 : -EBUSY;
813}
814
cf8d55ae
MC
815static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
816{
817 u32 i, apedata;
818
819 for (i = 0; i < timeout_us / 10; i++) {
820 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
821
822 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
823 break;
824
825 udelay(10);
826 }
827
828 return i == timeout_us / 10;
829}
830
86449944
MC
831static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
832 u32 len)
cf8d55ae
MC
833{
834 int err;
835 u32 i, bufoff, msgoff, maxlen, apedata;
836
837 if (!tg3_flag(tp, APE_HAS_NCSI))
838 return 0;
839
840 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
841 if (apedata != APE_SEG_SIG_MAGIC)
842 return -ENODEV;
843
844 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
845 if (!(apedata & APE_FW_STATUS_READY))
846 return -EAGAIN;
847
848 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
849 TG3_APE_SHMEM_BASE;
850 msgoff = bufoff + 2 * sizeof(u32);
851 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
852
853 while (len) {
854 u32 length;
855
856 /* Cap xfer sizes to scratchpad limits. */
857 length = (len > maxlen) ? maxlen : len;
858 len -= length;
859
860 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
861 if (!(apedata & APE_FW_STATUS_READY))
862 return -EAGAIN;
863
864 /* Wait for up to 1 msec for APE to service previous event. */
865 err = tg3_ape_event_lock(tp, 1000);
866 if (err)
867 return err;
868
869 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
870 APE_EVENT_STATUS_SCRTCHPD_READ |
871 APE_EVENT_STATUS_EVENT_PENDING;
872 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
873
874 tg3_ape_write32(tp, bufoff, base_off);
875 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
876
877 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
878 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
879
880 base_off += length;
881
882 if (tg3_ape_wait_for_event(tp, 30000))
883 return -EAGAIN;
884
885 for (i = 0; length; i += 4, length -= 4) {
886 u32 val = tg3_ape_read32(tp, msgoff + i);
887 memcpy(data, &val, sizeof(u32));
888 data++;
889 }
890 }
891
892 return 0;
893}
894
b65a372b
MC
895static int tg3_ape_send_event(struct tg3 *tp, u32 event)
896{
897 int err;
898 u32 apedata;
fd6d3f0e
MC
899
900 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
901 if (apedata != APE_SEG_SIG_MAGIC)
b65a372b 902 return -EAGAIN;
fd6d3f0e
MC
903
904 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
905 if (!(apedata & APE_FW_STATUS_READY))
b65a372b 906 return -EAGAIN;
fd6d3f0e
MC
907
908 /* Wait for up to 1 millisecond for APE to service previous event. */
b65a372b
MC
909 err = tg3_ape_event_lock(tp, 1000);
910 if (err)
911 return err;
fd6d3f0e 912
b65a372b
MC
913 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
914 event | APE_EVENT_STATUS_EVENT_PENDING);
fd6d3f0e 915
b65a372b
MC
916 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
917 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
fd6d3f0e 918
b65a372b 919 return 0;
fd6d3f0e
MC
920}
921
922static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
923{
924 u32 event;
925 u32 apedata;
926
927 if (!tg3_flag(tp, ENABLE_APE))
928 return;
929
930 switch (kind) {
931 case RESET_KIND_INIT:
932 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
933 APE_HOST_SEG_SIG_MAGIC);
934 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
935 APE_HOST_SEG_LEN_MAGIC);
936 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
937 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
938 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
939 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
940 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
941 APE_HOST_BEHAV_NO_PHYLOCK);
942 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
943 TG3_APE_HOST_DRVR_STATE_START);
944
945 event = APE_EVENT_STATUS_STATE_START;
946 break;
947 case RESET_KIND_SHUTDOWN:
948 /* With the interface we are currently using,
949 * APE does not track driver state. Wiping
950 * out the HOST SEGMENT SIGNATURE forces
951 * the APE to assume OS absent status.
952 */
953 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
954
955 if (device_may_wakeup(&tp->pdev->dev) &&
956 tg3_flag(tp, WOL_ENABLE)) {
957 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
958 TG3_APE_HOST_WOL_SPEED_AUTO);
959 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
960 } else
961 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
962
963 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
964
965 event = APE_EVENT_STATUS_STATE_UNLOAD;
966 break;
967 case RESET_KIND_SUSPEND:
968 event = APE_EVENT_STATUS_STATE_SUSPEND;
969 break;
970 default:
971 return;
972 }
973
974 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
975
976 tg3_ape_send_event(tp, event);
977}
978
1da177e4
LT
979static void tg3_disable_ints(struct tg3 *tp)
980{
89aeb3bc
MC
981 int i;
982
1da177e4
LT
983 tw32(TG3PCI_MISC_HOST_CTRL,
984 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
985 for (i = 0; i < tp->irq_max; i++)
986 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
987}
988
1da177e4
LT
989static void tg3_enable_ints(struct tg3 *tp)
990{
89aeb3bc 991 int i;
89aeb3bc 992
bbe832c0
MC
993 tp->irq_sync = 0;
994 wmb();
995
1da177e4
LT
996 tw32(TG3PCI_MISC_HOST_CTRL,
997 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 998
f89f38b8 999 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
1000 for (i = 0; i < tp->irq_cnt; i++) {
1001 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 1002
898a56f8 1003 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 1004 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 1005 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 1006
f89f38b8 1007 tp->coal_now |= tnapi->coal_now;
89aeb3bc 1008 }
f19af9c2
MC
1009
1010 /* Force an initial interrupt */
63c3a66f 1011 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
1012 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1013 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1014 else
f89f38b8
MC
1015 tw32(HOSTCC_MODE, tp->coal_now);
1016
1017 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
1018}
1019
17375d25 1020static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 1021{
17375d25 1022 struct tg3 *tp = tnapi->tp;
898a56f8 1023 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
1024 unsigned int work_exists = 0;
1025
1026 /* check for phy events */
63c3a66f 1027 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
1028 if (sblk->status & SD_STATUS_LINK_CHG)
1029 work_exists = 1;
1030 }
f891ea16
MC
1031
1032 /* check for TX work to do */
1033 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1034 work_exists = 1;
1035
1036 /* check for RX work to do */
1037 if (tnapi->rx_rcb_prod_idx &&
8d9d7cfc 1038 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
1039 work_exists = 1;
1040
1041 return work_exists;
1042}
1043
17375d25 1044/* tg3_int_reenable
04237ddd
MC
1045 * similar to tg3_enable_ints, but it accurately determines whether there
1046 * is new work pending and can return without flushing the PIO write
6aa20a22 1047 * which reenables interrupts
1da177e4 1048 */
17375d25 1049static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 1050{
17375d25
MC
1051 struct tg3 *tp = tnapi->tp;
1052
898a56f8 1053 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
1054 mmiowb();
1055
fac9b83e
DM
1056 /* When doing tagged status, this work check is unnecessary.
1057 * The last_tag we write above tells the chip which piece of
1058 * work we've completed.
1059 */
63c3a66f 1060 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 1061 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 1062 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
1063}
1064
1da177e4
LT
1065static void tg3_switch_clocks(struct tg3 *tp)
1066{
f6eb9b1f 1067 u32 clock_ctrl;
1da177e4
LT
1068 u32 orig_clock_ctrl;
1069
63c3a66f 1070 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
1071 return;
1072
f6eb9b1f
MC
1073 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1074
1da177e4
LT
1075 orig_clock_ctrl = clock_ctrl;
1076 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1077 CLOCK_CTRL_CLKRUN_OENABLE |
1078 0x1f);
1079 tp->pci_clock_ctrl = clock_ctrl;
1080
63c3a66f 1081 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 1082 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
1083 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1084 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
1085 }
1086 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
1087 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1088 clock_ctrl |
1089 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1090 40);
1091 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1092 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1093 40);
1da177e4 1094 }
b401e9e2 1095 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
1096}
1097
1098#define PHY_BUSY_LOOPS 5000
1099
5c358045
HM
1100static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1101 u32 *val)
1da177e4
LT
1102{
1103 u32 frame_val;
1104 unsigned int loops;
1105 int ret;
1106
1107 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1108 tw32_f(MAC_MI_MODE,
1109 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1110 udelay(80);
1111 }
1112
8151ad57
MC
1113 tg3_ape_lock(tp, tp->phy_ape_lock);
1114
1da177e4
LT
1115 *val = 0x0;
1116
5c358045 1117 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1118 MI_COM_PHY_ADDR_MASK);
1119 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1120 MI_COM_REG_ADDR_MASK);
1121 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 1122
1da177e4
LT
1123 tw32_f(MAC_MI_COM, frame_val);
1124
1125 loops = PHY_BUSY_LOOPS;
1126 while (loops != 0) {
1127 udelay(10);
1128 frame_val = tr32(MAC_MI_COM);
1129
1130 if ((frame_val & MI_COM_BUSY) == 0) {
1131 udelay(5);
1132 frame_val = tr32(MAC_MI_COM);
1133 break;
1134 }
1135 loops -= 1;
1136 }
1137
1138 ret = -EBUSY;
1139 if (loops != 0) {
1140 *val = frame_val & MI_COM_DATA_MASK;
1141 ret = 0;
1142 }
1143
1144 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1145 tw32_f(MAC_MI_MODE, tp->mi_mode);
1146 udelay(80);
1147 }
1148
8151ad57
MC
1149 tg3_ape_unlock(tp, tp->phy_ape_lock);
1150
1da177e4
LT
1151 return ret;
1152}
1153
5c358045
HM
1154static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1155{
1156 return __tg3_readphy(tp, tp->phy_addr, reg, val);
1157}
1158
1159static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1160 u32 val)
1da177e4
LT
1161{
1162 u32 frame_val;
1163 unsigned int loops;
1164 int ret;
1165
f07e9af3 1166 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1167 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1168 return 0;
1169
1da177e4
LT
1170 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1171 tw32_f(MAC_MI_MODE,
1172 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1173 udelay(80);
1174 }
1175
8151ad57
MC
1176 tg3_ape_lock(tp, tp->phy_ape_lock);
1177
5c358045 1178 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1179 MI_COM_PHY_ADDR_MASK);
1180 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1181 MI_COM_REG_ADDR_MASK);
1182 frame_val |= (val & MI_COM_DATA_MASK);
1183 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1184
1da177e4
LT
1185 tw32_f(MAC_MI_COM, frame_val);
1186
1187 loops = PHY_BUSY_LOOPS;
1188 while (loops != 0) {
1189 udelay(10);
1190 frame_val = tr32(MAC_MI_COM);
1191 if ((frame_val & MI_COM_BUSY) == 0) {
1192 udelay(5);
1193 frame_val = tr32(MAC_MI_COM);
1194 break;
1195 }
1196 loops -= 1;
1197 }
1198
1199 ret = -EBUSY;
1200 if (loops != 0)
1201 ret = 0;
1202
1203 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1204 tw32_f(MAC_MI_MODE, tp->mi_mode);
1205 udelay(80);
1206 }
1207
8151ad57
MC
1208 tg3_ape_unlock(tp, tp->phy_ape_lock);
1209
1da177e4
LT
1210 return ret;
1211}
1212
5c358045
HM
1213static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1214{
1215 return __tg3_writephy(tp, tp->phy_addr, reg, val);
1216}
1217
b0988c15
MC
1218static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1219{
1220 int err;
1221
1222 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1223 if (err)
1224 goto done;
1225
1226 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1227 if (err)
1228 goto done;
1229
1230 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1231 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1232 if (err)
1233 goto done;
1234
1235 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1236
1237done:
1238 return err;
1239}
1240
1241static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1242{
1243 int err;
1244
1245 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1246 if (err)
1247 goto done;
1248
1249 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1250 if (err)
1251 goto done;
1252
1253 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1254 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1255 if (err)
1256 goto done;
1257
1258 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1259
1260done:
1261 return err;
1262}
1263
1264static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1265{
1266 int err;
1267
1268 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1269 if (!err)
1270 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1271
1272 return err;
1273}
1274
1275static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1276{
1277 int err;
1278
1279 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1280 if (!err)
1281 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1282
1283 return err;
1284}
1285
15ee95c3
MC
1286static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1287{
1288 int err;
1289
1290 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1291 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1292 MII_TG3_AUXCTL_SHDWSEL_MISC);
1293 if (!err)
1294 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1295
1296 return err;
1297}
1298
b4bd2929
MC
1299static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1300{
1301 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1302 set |= MII_TG3_AUXCTL_MISC_WREN;
1303
1304 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1305}
1306
daf3ec68
NNS
1307static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1308{
1309 u32 val;
1310 int err;
1d36ba45 1311
daf3ec68 1312 err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1d36ba45 1313
daf3ec68
NNS
1314 if (err)
1315 return err;
1316 if (enable)
1317
1318 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1319 else
1320 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1321
1322 err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1323 val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1324
1325 return err;
1326}
1d36ba45 1327
95e2869a
MC
1328static int tg3_bmcr_reset(struct tg3 *tp)
1329{
1330 u32 phy_control;
1331 int limit, err;
1332
1333 /* OK, reset it, and poll the BMCR_RESET bit until it
1334 * clears or we time out.
1335 */
1336 phy_control = BMCR_RESET;
1337 err = tg3_writephy(tp, MII_BMCR, phy_control);
1338 if (err != 0)
1339 return -EBUSY;
1340
1341 limit = 5000;
1342 while (limit--) {
1343 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1344 if (err != 0)
1345 return -EBUSY;
1346
1347 if ((phy_control & BMCR_RESET) == 0) {
1348 udelay(40);
1349 break;
1350 }
1351 udelay(10);
1352 }
d4675b52 1353 if (limit < 0)
95e2869a
MC
1354 return -EBUSY;
1355
1356 return 0;
1357}
1358
158d7abd
MC
1359static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1360{
3d16543d 1361 struct tg3 *tp = bp->priv;
158d7abd
MC
1362 u32 val;
1363
24bb4fb6 1364 spin_lock_bh(&tp->lock);
158d7abd
MC
1365
1366 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1367 val = -EIO;
1368
1369 spin_unlock_bh(&tp->lock);
158d7abd
MC
1370
1371 return val;
1372}
1373
1374static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1375{
3d16543d 1376 struct tg3 *tp = bp->priv;
24bb4fb6 1377 u32 ret = 0;
158d7abd 1378
24bb4fb6 1379 spin_lock_bh(&tp->lock);
158d7abd
MC
1380
1381 if (tg3_writephy(tp, reg, val))
24bb4fb6 1382 ret = -EIO;
158d7abd 1383
24bb4fb6
MC
1384 spin_unlock_bh(&tp->lock);
1385
1386 return ret;
158d7abd
MC
1387}
1388
1389static int tg3_mdio_reset(struct mii_bus *bp)
1390{
1391 return 0;
1392}
1393
9c61d6bc 1394static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1395{
1396 u32 val;
fcb389df 1397 struct phy_device *phydev;
a9daf367 1398
3f0e3ad7 1399 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1400 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1401 case PHY_ID_BCM50610:
1402 case PHY_ID_BCM50610M:
fcb389df
MC
1403 val = MAC_PHYCFG2_50610_LED_MODES;
1404 break;
6a443a0f 1405 case PHY_ID_BCMAC131:
fcb389df
MC
1406 val = MAC_PHYCFG2_AC131_LED_MODES;
1407 break;
6a443a0f 1408 case PHY_ID_RTL8211C:
fcb389df
MC
1409 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1410 break;
6a443a0f 1411 case PHY_ID_RTL8201E:
fcb389df
MC
1412 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1413 break;
1414 default:
a9daf367 1415 return;
fcb389df
MC
1416 }
1417
1418 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1419 tw32(MAC_PHYCFG2, val);
1420
1421 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1422 val &= ~(MAC_PHYCFG1_RGMII_INT |
1423 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1424 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1425 tw32(MAC_PHYCFG1, val);
1426
1427 return;
1428 }
1429
63c3a66f 1430 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1431 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1432 MAC_PHYCFG2_FMODE_MASK_MASK |
1433 MAC_PHYCFG2_GMODE_MASK_MASK |
1434 MAC_PHYCFG2_ACT_MASK_MASK |
1435 MAC_PHYCFG2_QUAL_MASK_MASK |
1436 MAC_PHYCFG2_INBAND_ENABLE;
1437
1438 tw32(MAC_PHYCFG2, val);
a9daf367 1439
bb85fbb6
MC
1440 val = tr32(MAC_PHYCFG1);
1441 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1442 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1443 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1444 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1445 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1446 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1447 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1448 }
bb85fbb6
MC
1449 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1450 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1451 tw32(MAC_PHYCFG1, val);
a9daf367 1452
a9daf367
MC
1453 val = tr32(MAC_EXT_RGMII_MODE);
1454 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1455 MAC_RGMII_MODE_RX_QUALITY |
1456 MAC_RGMII_MODE_RX_ACTIVITY |
1457 MAC_RGMII_MODE_RX_ENG_DET |
1458 MAC_RGMII_MODE_TX_ENABLE |
1459 MAC_RGMII_MODE_TX_LOWPWR |
1460 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1461 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1462 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1463 val |= MAC_RGMII_MODE_RX_INT_B |
1464 MAC_RGMII_MODE_RX_QUALITY |
1465 MAC_RGMII_MODE_RX_ACTIVITY |
1466 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1467 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1468 val |= MAC_RGMII_MODE_TX_ENABLE |
1469 MAC_RGMII_MODE_TX_LOWPWR |
1470 MAC_RGMII_MODE_TX_RESET;
1471 }
1472 tw32(MAC_EXT_RGMII_MODE, val);
1473}
1474
158d7abd
MC
1475static void tg3_mdio_start(struct tg3 *tp)
1476{
158d7abd
MC
1477 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1478 tw32_f(MAC_MI_MODE, tp->mi_mode);
1479 udelay(80);
a9daf367 1480
63c3a66f 1481 if (tg3_flag(tp, MDIOBUS_INITED) &&
4153577a 1482 tg3_asic_rev(tp) == ASIC_REV_5785)
9ea4818d
MC
1483 tg3_mdio_config_5785(tp);
1484}
1485
1486static int tg3_mdio_init(struct tg3 *tp)
1487{
1488 int i;
1489 u32 reg;
1490 struct phy_device *phydev;
1491
63c3a66f 1492 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1493 u32 is_serdes;
882e9793 1494
69f11c99 1495 tp->phy_addr = tp->pci_fn + 1;
882e9793 1496
4153577a 1497 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
d1ec96af
MC
1498 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1499 else
1500 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1501 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1502 if (is_serdes)
1503 tp->phy_addr += 7;
1504 } else
3f0e3ad7 1505 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1506
158d7abd
MC
1507 tg3_mdio_start(tp);
1508
63c3a66f 1509 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1510 return 0;
1511
298cf9be
LB
1512 tp->mdio_bus = mdiobus_alloc();
1513 if (tp->mdio_bus == NULL)
1514 return -ENOMEM;
158d7abd 1515
298cf9be
LB
1516 tp->mdio_bus->name = "tg3 mdio bus";
1517 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1518 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1519 tp->mdio_bus->priv = tp;
1520 tp->mdio_bus->parent = &tp->pdev->dev;
1521 tp->mdio_bus->read = &tg3_mdio_read;
1522 tp->mdio_bus->write = &tg3_mdio_write;
1523 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1524 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1525 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1526
1527 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1528 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1529
1530 /* The bus registration will look for all the PHYs on the mdio bus.
1531 * Unfortunately, it does not ensure the PHY is powered up before
1532 * accessing the PHY ID registers. A chip reset is the
1533 * quickest way to bring the device back to an operational state..
1534 */
1535 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1536 tg3_bmcr_reset(tp);
1537
298cf9be 1538 i = mdiobus_register(tp->mdio_bus);
a9daf367 1539 if (i) {
ab96b241 1540 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1541 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1542 return i;
1543 }
158d7abd 1544
3f0e3ad7 1545 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1546
9c61d6bc 1547 if (!phydev || !phydev->drv) {
ab96b241 1548 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1549 mdiobus_unregister(tp->mdio_bus);
1550 mdiobus_free(tp->mdio_bus);
1551 return -ENODEV;
1552 }
1553
1554 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1555 case PHY_ID_BCM57780:
321d32a0 1556 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1557 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1558 break;
6a443a0f
MC
1559 case PHY_ID_BCM50610:
1560 case PHY_ID_BCM50610M:
32e5a8d6 1561 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1562 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1563 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1564 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1565 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1566 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1567 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1568 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1569 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1570 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1571 /* fallthru */
6a443a0f 1572 case PHY_ID_RTL8211C:
fcb389df 1573 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1574 break;
6a443a0f
MC
1575 case PHY_ID_RTL8201E:
1576 case PHY_ID_BCMAC131:
a9daf367 1577 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1578 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1579 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1580 break;
1581 }
1582
63c3a66f 1583 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc 1584
4153577a 1585 if (tg3_asic_rev(tp) == ASIC_REV_5785)
9c61d6bc 1586 tg3_mdio_config_5785(tp);
a9daf367
MC
1587
1588 return 0;
158d7abd
MC
1589}
1590
1591static void tg3_mdio_fini(struct tg3 *tp)
1592{
63c3a66f
JP
1593 if (tg3_flag(tp, MDIOBUS_INITED)) {
1594 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1595 mdiobus_unregister(tp->mdio_bus);
1596 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1597 }
1598}
1599
4ba526ce
MC
1600/* tp->lock is held. */
1601static inline void tg3_generate_fw_event(struct tg3 *tp)
1602{
1603 u32 val;
1604
1605 val = tr32(GRC_RX_CPU_EVENT);
1606 val |= GRC_RX_CPU_DRIVER_EVENT;
1607 tw32_f(GRC_RX_CPU_EVENT, val);
1608
1609 tp->last_event_jiffies = jiffies;
1610}
1611
1612#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1613
95e2869a
MC
1614/* tp->lock is held. */
1615static void tg3_wait_for_event_ack(struct tg3 *tp)
1616{
1617 int i;
4ba526ce
MC
1618 unsigned int delay_cnt;
1619 long time_remain;
1620
1621 /* If enough time has passed, no wait is necessary. */
1622 time_remain = (long)(tp->last_event_jiffies + 1 +
1623 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1624 (long)jiffies;
1625 if (time_remain < 0)
1626 return;
1627
1628 /* Check if we can shorten the wait time. */
1629 delay_cnt = jiffies_to_usecs(time_remain);
1630 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1631 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1632 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1633
4ba526ce 1634 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1635 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1636 break;
4ba526ce 1637 udelay(8);
95e2869a
MC
1638 }
1639}
1640
1641/* tp->lock is held. */
b28f389d 1642static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1643{
b28f389d 1644 u32 reg, val;
95e2869a
MC
1645
1646 val = 0;
1647 if (!tg3_readphy(tp, MII_BMCR, &reg))
1648 val = reg << 16;
1649 if (!tg3_readphy(tp, MII_BMSR, &reg))
1650 val |= (reg & 0xffff);
b28f389d 1651 *data++ = val;
95e2869a
MC
1652
1653 val = 0;
1654 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1655 val = reg << 16;
1656 if (!tg3_readphy(tp, MII_LPA, &reg))
1657 val |= (reg & 0xffff);
b28f389d 1658 *data++ = val;
95e2869a
MC
1659
1660 val = 0;
f07e9af3 1661 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1662 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1663 val = reg << 16;
1664 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1665 val |= (reg & 0xffff);
1666 }
b28f389d 1667 *data++ = val;
95e2869a
MC
1668
1669 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1670 val = reg << 16;
1671 else
1672 val = 0;
b28f389d
MC
1673 *data++ = val;
1674}
1675
1676/* tp->lock is held. */
1677static void tg3_ump_link_report(struct tg3 *tp)
1678{
1679 u32 data[4];
1680
1681 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1682 return;
1683
1684 tg3_phy_gather_ump_data(tp, data);
1685
1686 tg3_wait_for_event_ack(tp);
1687
1688 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1689 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1690 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1691 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1692 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1693 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1694
4ba526ce 1695 tg3_generate_fw_event(tp);
95e2869a
MC
1696}
1697
8d5a89b3
MC
1698/* tp->lock is held. */
1699static void tg3_stop_fw(struct tg3 *tp)
1700{
1701 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1702 /* Wait for RX cpu to ACK the previous event. */
1703 tg3_wait_for_event_ack(tp);
1704
1705 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1706
1707 tg3_generate_fw_event(tp);
1708
1709 /* Wait for RX cpu to ACK this event. */
1710 tg3_wait_for_event_ack(tp);
1711 }
1712}
1713
fd6d3f0e
MC
1714/* tp->lock is held. */
1715static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1716{
1717 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1718 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1719
1720 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1721 switch (kind) {
1722 case RESET_KIND_INIT:
1723 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1724 DRV_STATE_START);
1725 break;
1726
1727 case RESET_KIND_SHUTDOWN:
1728 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1729 DRV_STATE_UNLOAD);
1730 break;
1731
1732 case RESET_KIND_SUSPEND:
1733 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1734 DRV_STATE_SUSPEND);
1735 break;
1736
1737 default:
1738 break;
1739 }
1740 }
1741
1742 if (kind == RESET_KIND_INIT ||
1743 kind == RESET_KIND_SUSPEND)
1744 tg3_ape_driver_state_change(tp, kind);
1745}
1746
1747/* tp->lock is held. */
1748static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1749{
1750 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1751 switch (kind) {
1752 case RESET_KIND_INIT:
1753 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1754 DRV_STATE_START_DONE);
1755 break;
1756
1757 case RESET_KIND_SHUTDOWN:
1758 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1759 DRV_STATE_UNLOAD_DONE);
1760 break;
1761
1762 default:
1763 break;
1764 }
1765 }
1766
1767 if (kind == RESET_KIND_SHUTDOWN)
1768 tg3_ape_driver_state_change(tp, kind);
1769}
1770
1771/* tp->lock is held. */
1772static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1773{
1774 if (tg3_flag(tp, ENABLE_ASF)) {
1775 switch (kind) {
1776 case RESET_KIND_INIT:
1777 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1778 DRV_STATE_START);
1779 break;
1780
1781 case RESET_KIND_SHUTDOWN:
1782 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1783 DRV_STATE_UNLOAD);
1784 break;
1785
1786 case RESET_KIND_SUSPEND:
1787 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1788 DRV_STATE_SUSPEND);
1789 break;
1790
1791 default:
1792 break;
1793 }
1794 }
1795}
1796
1797static int tg3_poll_fw(struct tg3 *tp)
1798{
1799 int i;
1800 u32 val;
1801
7e6c63f0
HM
1802 if (tg3_flag(tp, IS_SSB_CORE)) {
1803 /* We don't use firmware. */
1804 return 0;
1805 }
1806
4153577a 1807 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
fd6d3f0e
MC
1808 /* Wait up to 20ms for init done. */
1809 for (i = 0; i < 200; i++) {
1810 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1811 return 0;
1812 udelay(100);
1813 }
1814 return -ENODEV;
1815 }
1816
1817 /* Wait for firmware initialization to complete. */
1818 for (i = 0; i < 100000; i++) {
1819 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1820 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1821 break;
1822 udelay(10);
1823 }
1824
1825 /* Chip might not be fitted with firmware. Some Sun onboard
1826 * parts are configured like that. So don't signal the timeout
1827 * of the above loop as an error, but do report the lack of
1828 * running firmware once.
1829 */
1830 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1831 tg3_flag_set(tp, NO_FWARE_REPORTED);
1832
1833 netdev_info(tp->dev, "No firmware running\n");
1834 }
1835
4153577a 1836 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
fd6d3f0e
MC
1837 /* The 57765 A0 needs a little more
1838 * time to do some important work.
1839 */
1840 mdelay(10);
1841 }
1842
1843 return 0;
1844}
1845
95e2869a
MC
1846static void tg3_link_report(struct tg3 *tp)
1847{
1848 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1849 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1850 tg3_ump_link_report(tp);
1851 } else if (netif_msg_link(tp)) {
05dbe005
JP
1852 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1853 (tp->link_config.active_speed == SPEED_1000 ?
1854 1000 :
1855 (tp->link_config.active_speed == SPEED_100 ?
1856 100 : 10)),
1857 (tp->link_config.active_duplex == DUPLEX_FULL ?
1858 "full" : "half"));
1859
1860 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1861 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1862 "on" : "off",
1863 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1864 "on" : "off");
47007831
MC
1865
1866 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1867 netdev_info(tp->dev, "EEE is %s\n",
1868 tp->setlpicnt ? "enabled" : "disabled");
1869
95e2869a
MC
1870 tg3_ump_link_report(tp);
1871 }
1872}
1873
95e2869a
MC
1874static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1875{
1876 u16 miireg;
1877
e18ce346 1878 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1879 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1880 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1881 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1882 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1883 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1884 else
1885 miireg = 0;
1886
1887 return miireg;
1888}
1889
95e2869a
MC
1890static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1891{
1892 u8 cap = 0;
1893
f3791cdf
MC
1894 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1895 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1896 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1897 if (lcladv & ADVERTISE_1000XPAUSE)
1898 cap = FLOW_CTRL_RX;
1899 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1900 cap = FLOW_CTRL_TX;
95e2869a
MC
1901 }
1902
1903 return cap;
1904}
1905
f51f3562 1906static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1907{
b02fd9e3 1908 u8 autoneg;
f51f3562 1909 u8 flowctrl = 0;
95e2869a
MC
1910 u32 old_rx_mode = tp->rx_mode;
1911 u32 old_tx_mode = tp->tx_mode;
1912
63c3a66f 1913 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1914 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1915 else
1916 autoneg = tp->link_config.autoneg;
1917
63c3a66f 1918 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1919 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1920 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1921 else
bc02ff95 1922 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1923 } else
1924 flowctrl = tp->link_config.flowctrl;
95e2869a 1925
f51f3562 1926 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1927
e18ce346 1928 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1929 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1930 else
1931 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1932
f51f3562 1933 if (old_rx_mode != tp->rx_mode)
95e2869a 1934 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1935
e18ce346 1936 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1937 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1938 else
1939 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1940
f51f3562 1941 if (old_tx_mode != tp->tx_mode)
95e2869a 1942 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1943}
1944
b02fd9e3
MC
1945static void tg3_adjust_link(struct net_device *dev)
1946{
1947 u8 oldflowctrl, linkmesg = 0;
1948 u32 mac_mode, lcl_adv, rmt_adv;
1949 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1950 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1951
24bb4fb6 1952 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1953
1954 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1955 MAC_MODE_HALF_DUPLEX);
1956
1957 oldflowctrl = tp->link_config.active_flowctrl;
1958
1959 if (phydev->link) {
1960 lcl_adv = 0;
1961 rmt_adv = 0;
1962
1963 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1964 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748 1965 else if (phydev->speed == SPEED_1000 ||
4153577a 1966 tg3_asic_rev(tp) != ASIC_REV_5785)
b02fd9e3 1967 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1968 else
1969 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1970
1971 if (phydev->duplex == DUPLEX_HALF)
1972 mac_mode |= MAC_MODE_HALF_DUPLEX;
1973 else {
f88788f0 1974 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1975 tp->link_config.flowctrl);
1976
1977 if (phydev->pause)
1978 rmt_adv = LPA_PAUSE_CAP;
1979 if (phydev->asym_pause)
1980 rmt_adv |= LPA_PAUSE_ASYM;
1981 }
1982
1983 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1984 } else
1985 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1986
1987 if (mac_mode != tp->mac_mode) {
1988 tp->mac_mode = mac_mode;
1989 tw32_f(MAC_MODE, tp->mac_mode);
1990 udelay(40);
1991 }
1992
4153577a 1993 if (tg3_asic_rev(tp) == ASIC_REV_5785) {
fcb389df
MC
1994 if (phydev->speed == SPEED_10)
1995 tw32(MAC_MI_STAT,
1996 MAC_MI_STAT_10MBPS_MODE |
1997 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1998 else
1999 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2000 }
2001
b02fd9e3
MC
2002 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2003 tw32(MAC_TX_LENGTHS,
2004 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2005 (6 << TX_LENGTHS_IPG_SHIFT) |
2006 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2007 else
2008 tw32(MAC_TX_LENGTHS,
2009 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2010 (6 << TX_LENGTHS_IPG_SHIFT) |
2011 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2012
34655ad6 2013 if (phydev->link != tp->old_link ||
b02fd9e3
MC
2014 phydev->speed != tp->link_config.active_speed ||
2015 phydev->duplex != tp->link_config.active_duplex ||
2016 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 2017 linkmesg = 1;
b02fd9e3 2018
34655ad6 2019 tp->old_link = phydev->link;
b02fd9e3
MC
2020 tp->link_config.active_speed = phydev->speed;
2021 tp->link_config.active_duplex = phydev->duplex;
2022
24bb4fb6 2023 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
2024
2025 if (linkmesg)
2026 tg3_link_report(tp);
2027}
2028
2029static int tg3_phy_init(struct tg3 *tp)
2030{
2031 struct phy_device *phydev;
2032
f07e9af3 2033 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
2034 return 0;
2035
2036 /* Bring the PHY back to a known state. */
2037 tg3_bmcr_reset(tp);
2038
3f0e3ad7 2039 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2040
2041 /* Attach the MAC to the PHY. */
f9a8f83b
FF
2042 phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
2043 tg3_adjust_link, phydev->interface);
b02fd9e3 2044 if (IS_ERR(phydev)) {
ab96b241 2045 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
2046 return PTR_ERR(phydev);
2047 }
2048
b02fd9e3 2049 /* Mask with MAC supported features. */
9c61d6bc
MC
2050 switch (phydev->interface) {
2051 case PHY_INTERFACE_MODE_GMII:
2052 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 2053 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
2054 phydev->supported &= (PHY_GBIT_FEATURES |
2055 SUPPORTED_Pause |
2056 SUPPORTED_Asym_Pause);
2057 break;
2058 }
2059 /* fallthru */
9c61d6bc
MC
2060 case PHY_INTERFACE_MODE_MII:
2061 phydev->supported &= (PHY_BASIC_FEATURES |
2062 SUPPORTED_Pause |
2063 SUPPORTED_Asym_Pause);
2064 break;
2065 default:
3f0e3ad7 2066 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
2067 return -EINVAL;
2068 }
2069
f07e9af3 2070 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2071
2072 phydev->advertising = phydev->supported;
2073
b02fd9e3
MC
2074 return 0;
2075}
2076
2077static void tg3_phy_start(struct tg3 *tp)
2078{
2079 struct phy_device *phydev;
2080
f07e9af3 2081 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2082 return;
2083
3f0e3ad7 2084 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2085
80096068
MC
2086 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2087 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
2088 phydev->speed = tp->link_config.speed;
2089 phydev->duplex = tp->link_config.duplex;
2090 phydev->autoneg = tp->link_config.autoneg;
2091 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
2092 }
2093
2094 phy_start(phydev);
2095
2096 phy_start_aneg(phydev);
2097}
2098
2099static void tg3_phy_stop(struct tg3 *tp)
2100{
f07e9af3 2101 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2102 return;
2103
3f0e3ad7 2104 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
2105}
2106
2107static void tg3_phy_fini(struct tg3 *tp)
2108{
f07e9af3 2109 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 2110 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 2111 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2112 }
2113}
2114
941ec90f
MC
2115static int tg3_phy_set_extloopbk(struct tg3 *tp)
2116{
2117 int err;
2118 u32 val;
2119
2120 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2121 return 0;
2122
2123 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2124 /* Cannot do read-modify-write on 5401 */
2125 err = tg3_phy_auxctl_write(tp,
2126 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2127 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2128 0x4c20);
2129 goto done;
2130 }
2131
2132 err = tg3_phy_auxctl_read(tp,
2133 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2134 if (err)
2135 return err;
2136
2137 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2138 err = tg3_phy_auxctl_write(tp,
2139 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2140
2141done:
2142 return err;
2143}
2144
7f97a4bd
MC
2145static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2146{
2147 u32 phytest;
2148
2149 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2150 u32 phy;
2151
2152 tg3_writephy(tp, MII_TG3_FET_TEST,
2153 phytest | MII_TG3_FET_SHADOW_EN);
2154 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2155 if (enable)
2156 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2157 else
2158 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2159 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2160 }
2161 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2162 }
2163}
2164
6833c043
MC
2165static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2166{
2167 u32 reg;
2168
63c3a66f
JP
2169 if (!tg3_flag(tp, 5705_PLUS) ||
2170 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2171 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
2172 return;
2173
f07e9af3 2174 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
2175 tg3_phy_fet_toggle_apd(tp, enable);
2176 return;
2177 }
2178
6833c043
MC
2179 reg = MII_TG3_MISC_SHDW_WREN |
2180 MII_TG3_MISC_SHDW_SCR5_SEL |
2181 MII_TG3_MISC_SHDW_SCR5_LPED |
2182 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2183 MII_TG3_MISC_SHDW_SCR5_SDTL |
2184 MII_TG3_MISC_SHDW_SCR5_C125OE;
4153577a 2185 if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
6833c043
MC
2186 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2187
2188 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2189
2190
2191 reg = MII_TG3_MISC_SHDW_WREN |
2192 MII_TG3_MISC_SHDW_APD_SEL |
2193 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2194 if (enable)
2195 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2196
2197 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2198}
2199
9ef8ca99
MC
2200static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2201{
2202 u32 phy;
2203
63c3a66f 2204 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2205 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2206 return;
2207
f07e9af3 2208 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2209 u32 ephy;
2210
535ef6e1
MC
2211 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2212 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2213
2214 tg3_writephy(tp, MII_TG3_FET_TEST,
2215 ephy | MII_TG3_FET_SHADOW_EN);
2216 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2217 if (enable)
535ef6e1 2218 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2219 else
535ef6e1
MC
2220 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2221 tg3_writephy(tp, reg, phy);
9ef8ca99 2222 }
535ef6e1 2223 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2224 }
2225 } else {
15ee95c3
MC
2226 int ret;
2227
2228 ret = tg3_phy_auxctl_read(tp,
2229 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2230 if (!ret) {
9ef8ca99
MC
2231 if (enable)
2232 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2233 else
2234 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2235 tg3_phy_auxctl_write(tp,
2236 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2237 }
2238 }
2239}
2240
1da177e4
LT
2241static void tg3_phy_set_wirespeed(struct tg3 *tp)
2242{
15ee95c3 2243 int ret;
1da177e4
LT
2244 u32 val;
2245
f07e9af3 2246 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2247 return;
2248
15ee95c3
MC
2249 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2250 if (!ret)
b4bd2929
MC
2251 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2252 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2253}
2254
b2a5c19c
MC
2255static void tg3_phy_apply_otp(struct tg3 *tp)
2256{
2257 u32 otp, phy;
2258
2259 if (!tp->phy_otp)
2260 return;
2261
2262 otp = tp->phy_otp;
2263
daf3ec68 2264 if (tg3_phy_toggle_auxctl_smdsp(tp, true))
1d36ba45 2265 return;
b2a5c19c
MC
2266
2267 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2268 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2269 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2270
2271 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2272 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2273 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2274
2275 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2276 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2277 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2278
2279 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2280 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2281
2282 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2283 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2284
2285 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2286 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2287 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2288
daf3ec68 2289 tg3_phy_toggle_auxctl_smdsp(tp, false);
b2a5c19c
MC
2290}
2291
52b02d04
MC
2292static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2293{
2294 u32 val;
2295
2296 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2297 return;
2298
2299 tp->setlpicnt = 0;
2300
2301 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2302 current_link_up == 1 &&
a6b68dab
MC
2303 tp->link_config.active_duplex == DUPLEX_FULL &&
2304 (tp->link_config.active_speed == SPEED_100 ||
2305 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2306 u32 eeectl;
2307
2308 if (tp->link_config.active_speed == SPEED_1000)
2309 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2310 else
2311 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2312
2313 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2314
3110f5f5
MC
2315 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2316 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2317
b0c5943f
MC
2318 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2319 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2320 tp->setlpicnt = 2;
2321 }
2322
2323 if (!tp->setlpicnt) {
b715ce94 2324 if (current_link_up == 1 &&
daf3ec68 2325 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94 2326 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
daf3ec68 2327 tg3_phy_toggle_auxctl_smdsp(tp, false);
b715ce94
MC
2328 }
2329
52b02d04
MC
2330 val = tr32(TG3_CPMU_EEE_MODE);
2331 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2332 }
2333}
2334
b0c5943f
MC
2335static void tg3_phy_eee_enable(struct tg3 *tp)
2336{
2337 u32 val;
2338
2339 if (tp->link_config.active_speed == SPEED_1000 &&
4153577a
JP
2340 (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2341 tg3_asic_rev(tp) == ASIC_REV_5719 ||
55086ad9 2342 tg3_flag(tp, 57765_CLASS)) &&
daf3ec68 2343 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94
MC
2344 val = MII_TG3_DSP_TAP26_ALNOKO |
2345 MII_TG3_DSP_TAP26_RMRXSTO;
2346 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
daf3ec68 2347 tg3_phy_toggle_auxctl_smdsp(tp, false);
b0c5943f
MC
2348 }
2349
2350 val = tr32(TG3_CPMU_EEE_MODE);
2351 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2352}
2353
1da177e4
LT
2354static int tg3_wait_macro_done(struct tg3 *tp)
2355{
2356 int limit = 100;
2357
2358 while (limit--) {
2359 u32 tmp32;
2360
f08aa1a8 2361 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2362 if ((tmp32 & 0x1000) == 0)
2363 break;
2364 }
2365 }
d4675b52 2366 if (limit < 0)
1da177e4
LT
2367 return -EBUSY;
2368
2369 return 0;
2370}
2371
2372static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2373{
2374 static const u32 test_pat[4][6] = {
2375 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2376 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2377 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2378 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2379 };
2380 int chan;
2381
2382 for (chan = 0; chan < 4; chan++) {
2383 int i;
2384
2385 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2386 (chan * 0x2000) | 0x0200);
f08aa1a8 2387 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2388
2389 for (i = 0; i < 6; i++)
2390 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2391 test_pat[chan][i]);
2392
f08aa1a8 2393 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2394 if (tg3_wait_macro_done(tp)) {
2395 *resetp = 1;
2396 return -EBUSY;
2397 }
2398
2399 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2400 (chan * 0x2000) | 0x0200);
f08aa1a8 2401 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2402 if (tg3_wait_macro_done(tp)) {
2403 *resetp = 1;
2404 return -EBUSY;
2405 }
2406
f08aa1a8 2407 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2408 if (tg3_wait_macro_done(tp)) {
2409 *resetp = 1;
2410 return -EBUSY;
2411 }
2412
2413 for (i = 0; i < 6; i += 2) {
2414 u32 low, high;
2415
2416 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2417 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2418 tg3_wait_macro_done(tp)) {
2419 *resetp = 1;
2420 return -EBUSY;
2421 }
2422 low &= 0x7fff;
2423 high &= 0x000f;
2424 if (low != test_pat[chan][i] ||
2425 high != test_pat[chan][i+1]) {
2426 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2427 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2428 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2429
2430 return -EBUSY;
2431 }
2432 }
2433 }
2434
2435 return 0;
2436}
2437
2438static int tg3_phy_reset_chanpat(struct tg3 *tp)
2439{
2440 int chan;
2441
2442 for (chan = 0; chan < 4; chan++) {
2443 int i;
2444
2445 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2446 (chan * 0x2000) | 0x0200);
f08aa1a8 2447 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2448 for (i = 0; i < 6; i++)
2449 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2450 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2451 if (tg3_wait_macro_done(tp))
2452 return -EBUSY;
2453 }
2454
2455 return 0;
2456}
2457
2458static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2459{
2460 u32 reg32, phy9_orig;
2461 int retries, do_phy_reset, err;
2462
2463 retries = 10;
2464 do_phy_reset = 1;
2465 do {
2466 if (do_phy_reset) {
2467 err = tg3_bmcr_reset(tp);
2468 if (err)
2469 return err;
2470 do_phy_reset = 0;
2471 }
2472
2473 /* Disable transmitter and interrupt. */
2474 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2475 continue;
2476
2477 reg32 |= 0x3000;
2478 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2479
2480 /* Set full-duplex, 1000 mbps. */
2481 tg3_writephy(tp, MII_BMCR,
221c5637 2482 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2483
2484 /* Set to master mode. */
221c5637 2485 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2486 continue;
2487
221c5637
MC
2488 tg3_writephy(tp, MII_CTRL1000,
2489 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2490
daf3ec68 2491 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
1d36ba45
MC
2492 if (err)
2493 return err;
1da177e4
LT
2494
2495 /* Block the PHY control access. */
6ee7c0a0 2496 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2497
2498 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2499 if (!err)
2500 break;
2501 } while (--retries);
2502
2503 err = tg3_phy_reset_chanpat(tp);
2504 if (err)
2505 return err;
2506
6ee7c0a0 2507 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2508
2509 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2510 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2511
daf3ec68 2512 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2513
221c5637 2514 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2515
2516 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2517 reg32 &= ~0x3000;
2518 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2519 } else if (!err)
2520 err = -EBUSY;
2521
2522 return err;
2523}
2524
f4a46d1f
NNS
2525static void tg3_carrier_on(struct tg3 *tp)
2526{
2527 netif_carrier_on(tp->dev);
2528 tp->link_up = true;
2529}
2530
2531static void tg3_carrier_off(struct tg3 *tp)
2532{
2533 netif_carrier_off(tp->dev);
2534 tp->link_up = false;
2535}
2536
1da177e4
LT
2537/* This will reset the tigon3 PHY if there is no valid
2538 * link unless the FORCE argument is non-zero.
2539 */
2540static int tg3_phy_reset(struct tg3 *tp)
2541{
f833c4c1 2542 u32 val, cpmuctrl;
1da177e4
LT
2543 int err;
2544
4153577a 2545 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2546 val = tr32(GRC_MISC_CFG);
2547 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2548 udelay(40);
2549 }
f833c4c1
MC
2550 err = tg3_readphy(tp, MII_BMSR, &val);
2551 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2552 if (err != 0)
2553 return -EBUSY;
2554
f4a46d1f
NNS
2555 if (netif_running(tp->dev) && tp->link_up) {
2556 tg3_carrier_off(tp);
c8e1e82b
MC
2557 tg3_link_report(tp);
2558 }
2559
4153577a
JP
2560 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2561 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2562 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
2563 err = tg3_phy_reset_5703_4_5(tp);
2564 if (err)
2565 return err;
2566 goto out;
2567 }
2568
b2a5c19c 2569 cpmuctrl = 0;
4153577a
JP
2570 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2571 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
2572 cpmuctrl = tr32(TG3_CPMU_CTRL);
2573 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2574 tw32(TG3_CPMU_CTRL,
2575 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2576 }
2577
1da177e4
LT
2578 err = tg3_bmcr_reset(tp);
2579 if (err)
2580 return err;
2581
b2a5c19c 2582 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2583 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2584 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2585
2586 tw32(TG3_CPMU_CTRL, cpmuctrl);
2587 }
2588
4153577a
JP
2589 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2590 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
2591 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2592 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2593 CPMU_LSPD_1000MB_MACCLK_12_5) {
2594 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2595 udelay(40);
2596 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2597 }
2598 }
2599
63c3a66f 2600 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2601 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2602 return 0;
2603
b2a5c19c
MC
2604 tg3_phy_apply_otp(tp);
2605
f07e9af3 2606 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2607 tg3_phy_toggle_apd(tp, true);
2608 else
2609 tg3_phy_toggle_apd(tp, false);
2610
1da177e4 2611out:
1d36ba45 2612 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
daf3ec68 2613 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
6ee7c0a0
MC
2614 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2615 tg3_phydsp_write(tp, 0x000a, 0x0323);
daf3ec68 2616 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2617 }
1d36ba45 2618
f07e9af3 2619 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2620 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2621 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2622 }
1d36ba45 2623
f07e9af3 2624 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
daf3ec68 2625 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2626 tg3_phydsp_write(tp, 0x000a, 0x310b);
2627 tg3_phydsp_write(tp, 0x201f, 0x9506);
2628 tg3_phydsp_write(tp, 0x401f, 0x14e2);
daf3ec68 2629 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2630 }
f07e9af3 2631 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
daf3ec68 2632 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2633 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2634 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2635 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2636 tg3_writephy(tp, MII_TG3_TEST1,
2637 MII_TG3_TEST1_TRIM_EN | 0x4);
2638 } else
2639 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2640
daf3ec68 2641 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2642 }
c424cb24 2643 }
1d36ba45 2644
1da177e4
LT
2645 /* Set Extended packet length bit (bit 14) on all chips that */
2646 /* support jumbo frames */
79eb6904 2647 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2648 /* Cannot do read-modify-write on 5401 */
b4bd2929 2649 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2650 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2651 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2652 err = tg3_phy_auxctl_read(tp,
2653 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2654 if (!err)
b4bd2929
MC
2655 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2656 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2657 }
2658
2659 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2660 * jumbo frames transmission.
2661 */
63c3a66f 2662 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2663 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2664 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2665 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2666 }
2667
4153577a 2668 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
715116a1 2669 /* adjust output voltage */
535ef6e1 2670 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2671 }
2672
4153577a 2673 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
c65a17f4
MC
2674 tg3_phydsp_write(tp, 0xffb, 0x4000);
2675
9ef8ca99 2676 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2677 tg3_phy_set_wirespeed(tp);
2678 return 0;
2679}
2680
3a1e19d3
MC
2681#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2682#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2683#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2684 TG3_GPIO_MSG_NEED_VAUX)
2685#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2686 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2687 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2688 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2689 (TG3_GPIO_MSG_DRVR_PRES << 12))
2690
2691#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2692 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2693 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2694 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2695 (TG3_GPIO_MSG_NEED_VAUX << 12))
2696
2697static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2698{
2699 u32 status, shift;
2700
4153577a
JP
2701 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2702 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2703 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2704 else
2705 status = tr32(TG3_CPMU_DRV_STATUS);
2706
2707 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2708 status &= ~(TG3_GPIO_MSG_MASK << shift);
2709 status |= (newstat << shift);
2710
4153577a
JP
2711 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2712 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2713 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2714 else
2715 tw32(TG3_CPMU_DRV_STATUS, status);
2716
2717 return status >> TG3_APE_GPIO_MSG_SHIFT;
2718}
2719
520b2756
MC
2720static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2721{
2722 if (!tg3_flag(tp, IS_NIC))
2723 return 0;
2724
4153577a
JP
2725 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2726 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2727 tg3_asic_rev(tp) == ASIC_REV_5720) {
3a1e19d3
MC
2728 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2729 return -EIO;
520b2756 2730
3a1e19d3
MC
2731 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2732
2733 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2734 TG3_GRC_LCLCTL_PWRSW_DELAY);
2735
2736 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2737 } else {
2738 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2739 TG3_GRC_LCLCTL_PWRSW_DELAY);
2740 }
6f5c8f83 2741
520b2756
MC
2742 return 0;
2743}
2744
2745static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2746{
2747 u32 grc_local_ctrl;
2748
2749 if (!tg3_flag(tp, IS_NIC) ||
4153577a
JP
2750 tg3_asic_rev(tp) == ASIC_REV_5700 ||
2751 tg3_asic_rev(tp) == ASIC_REV_5701)
520b2756
MC
2752 return;
2753
2754 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2755
2756 tw32_wait_f(GRC_LOCAL_CTRL,
2757 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2758 TG3_GRC_LCLCTL_PWRSW_DELAY);
2759
2760 tw32_wait_f(GRC_LOCAL_CTRL,
2761 grc_local_ctrl,
2762 TG3_GRC_LCLCTL_PWRSW_DELAY);
2763
2764 tw32_wait_f(GRC_LOCAL_CTRL,
2765 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2766 TG3_GRC_LCLCTL_PWRSW_DELAY);
2767}
2768
2769static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2770{
2771 if (!tg3_flag(tp, IS_NIC))
2772 return;
2773
4153577a
JP
2774 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2775 tg3_asic_rev(tp) == ASIC_REV_5701) {
520b2756
MC
2776 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2777 (GRC_LCLCTRL_GPIO_OE0 |
2778 GRC_LCLCTRL_GPIO_OE1 |
2779 GRC_LCLCTRL_GPIO_OE2 |
2780 GRC_LCLCTRL_GPIO_OUTPUT0 |
2781 GRC_LCLCTRL_GPIO_OUTPUT1),
2782 TG3_GRC_LCLCTL_PWRSW_DELAY);
2783 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2784 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2785 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2786 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2787 GRC_LCLCTRL_GPIO_OE1 |
2788 GRC_LCLCTRL_GPIO_OE2 |
2789 GRC_LCLCTRL_GPIO_OUTPUT0 |
2790 GRC_LCLCTRL_GPIO_OUTPUT1 |
2791 tp->grc_local_ctrl;
2792 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2793 TG3_GRC_LCLCTL_PWRSW_DELAY);
2794
2795 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2796 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2797 TG3_GRC_LCLCTL_PWRSW_DELAY);
2798
2799 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2800 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2801 TG3_GRC_LCLCTL_PWRSW_DELAY);
2802 } else {
2803 u32 no_gpio2;
2804 u32 grc_local_ctrl = 0;
2805
2806 /* Workaround to prevent overdrawing Amps. */
4153577a 2807 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
520b2756
MC
2808 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2809 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2810 grc_local_ctrl,
2811 TG3_GRC_LCLCTL_PWRSW_DELAY);
2812 }
2813
2814 /* On 5753 and variants, GPIO2 cannot be used. */
2815 no_gpio2 = tp->nic_sram_data_cfg &
2816 NIC_SRAM_DATA_CFG_NO_GPIO2;
2817
2818 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2819 GRC_LCLCTRL_GPIO_OE1 |
2820 GRC_LCLCTRL_GPIO_OE2 |
2821 GRC_LCLCTRL_GPIO_OUTPUT1 |
2822 GRC_LCLCTRL_GPIO_OUTPUT2;
2823 if (no_gpio2) {
2824 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2825 GRC_LCLCTRL_GPIO_OUTPUT2);
2826 }
2827 tw32_wait_f(GRC_LOCAL_CTRL,
2828 tp->grc_local_ctrl | grc_local_ctrl,
2829 TG3_GRC_LCLCTL_PWRSW_DELAY);
2830
2831 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2832
2833 tw32_wait_f(GRC_LOCAL_CTRL,
2834 tp->grc_local_ctrl | grc_local_ctrl,
2835 TG3_GRC_LCLCTL_PWRSW_DELAY);
2836
2837 if (!no_gpio2) {
2838 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2839 tw32_wait_f(GRC_LOCAL_CTRL,
2840 tp->grc_local_ctrl | grc_local_ctrl,
2841 TG3_GRC_LCLCTL_PWRSW_DELAY);
2842 }
2843 }
3a1e19d3
MC
2844}
2845
cd0d7228 2846static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2847{
2848 u32 msg = 0;
2849
2850 /* Serialize power state transitions */
2851 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2852 return;
2853
cd0d7228 2854 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2855 msg = TG3_GPIO_MSG_NEED_VAUX;
2856
2857 msg = tg3_set_function_status(tp, msg);
2858
2859 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2860 goto done;
6f5c8f83 2861
3a1e19d3
MC
2862 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2863 tg3_pwrsrc_switch_to_vaux(tp);
2864 else
2865 tg3_pwrsrc_die_with_vmain(tp);
2866
2867done:
6f5c8f83 2868 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2869}
2870
cd0d7228 2871static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2872{
683644b7 2873 bool need_vaux = false;
1da177e4 2874
334355aa 2875 /* The GPIOs do something completely different on 57765. */
55086ad9 2876 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2877 return;
2878
4153577a
JP
2879 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2880 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2881 tg3_asic_rev(tp) == ASIC_REV_5720) {
cd0d7228
MC
2882 tg3_frob_aux_power_5717(tp, include_wol ?
2883 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2884 return;
2885 }
2886
2887 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2888 struct net_device *dev_peer;
2889
2890 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2891
bc1c7567 2892 /* remove_one() may have been run on the peer. */
683644b7
MC
2893 if (dev_peer) {
2894 struct tg3 *tp_peer = netdev_priv(dev_peer);
2895
63c3a66f 2896 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2897 return;
2898
cd0d7228 2899 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2900 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2901 need_vaux = true;
2902 }
1da177e4
LT
2903 }
2904
cd0d7228
MC
2905 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2906 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2907 need_vaux = true;
2908
520b2756
MC
2909 if (need_vaux)
2910 tg3_pwrsrc_switch_to_vaux(tp);
2911 else
2912 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2913}
2914
e8f3f6ca
MC
2915static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2916{
2917 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2918 return 1;
79eb6904 2919 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2920 if (speed != SPEED_10)
2921 return 1;
2922 } else if (speed == SPEED_10)
2923 return 1;
2924
2925 return 0;
2926}
2927
0a459aac 2928static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2929{
ce057f01
MC
2930 u32 val;
2931
f07e9af3 2932 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a 2933 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
5129724a
MC
2934 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2935 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2936
2937 sg_dig_ctrl |=
2938 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2939 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2940 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2941 }
3f7045c1 2942 return;
5129724a 2943 }
3f7045c1 2944
4153577a 2945 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2946 tg3_bmcr_reset(tp);
2947 val = tr32(GRC_MISC_CFG);
2948 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2949 udelay(40);
2950 return;
f07e9af3 2951 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2952 u32 phytest;
2953 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2954 u32 phy;
2955
2956 tg3_writephy(tp, MII_ADVERTISE, 0);
2957 tg3_writephy(tp, MII_BMCR,
2958 BMCR_ANENABLE | BMCR_ANRESTART);
2959
2960 tg3_writephy(tp, MII_TG3_FET_TEST,
2961 phytest | MII_TG3_FET_SHADOW_EN);
2962 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2963 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2964 tg3_writephy(tp,
2965 MII_TG3_FET_SHDW_AUXMODE4,
2966 phy);
2967 }
2968 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2969 }
2970 return;
0a459aac 2971 } else if (do_low_power) {
715116a1
MC
2972 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2973 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2974
b4bd2929
MC
2975 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2976 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2977 MII_TG3_AUXCTL_PCTL_VREG_11V;
2978 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2979 }
3f7045c1 2980
15c3b696
MC
2981 /* The PHY should not be powered down on some chips because
2982 * of bugs.
2983 */
4153577a
JP
2984 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2985 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2986 (tg3_asic_rev(tp) == ASIC_REV_5780 &&
085f1afc 2987 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
4153577a 2988 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
085f1afc 2989 !tp->pci_fn))
15c3b696 2990 return;
ce057f01 2991
4153577a
JP
2992 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2993 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
2994 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2995 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2996 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2997 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2998 }
2999
15c3b696
MC
3000 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
3001}
3002
ffbcfed4
MC
3003/* tp->lock is held. */
3004static int tg3_nvram_lock(struct tg3 *tp)
3005{
63c3a66f 3006 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3007 int i;
3008
3009 if (tp->nvram_lock_cnt == 0) {
3010 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3011 for (i = 0; i < 8000; i++) {
3012 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3013 break;
3014 udelay(20);
3015 }
3016 if (i == 8000) {
3017 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3018 return -ENODEV;
3019 }
3020 }
3021 tp->nvram_lock_cnt++;
3022 }
3023 return 0;
3024}
3025
3026/* tp->lock is held. */
3027static void tg3_nvram_unlock(struct tg3 *tp)
3028{
63c3a66f 3029 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3030 if (tp->nvram_lock_cnt > 0)
3031 tp->nvram_lock_cnt--;
3032 if (tp->nvram_lock_cnt == 0)
3033 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3034 }
3035}
3036
3037/* tp->lock is held. */
3038static void tg3_enable_nvram_access(struct tg3 *tp)
3039{
63c3a66f 3040 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3041 u32 nvaccess = tr32(NVRAM_ACCESS);
3042
3043 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3044 }
3045}
3046
3047/* tp->lock is held. */
3048static void tg3_disable_nvram_access(struct tg3 *tp)
3049{
63c3a66f 3050 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3051 u32 nvaccess = tr32(NVRAM_ACCESS);
3052
3053 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3054 }
3055}
3056
3057static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3058 u32 offset, u32 *val)
3059{
3060 u32 tmp;
3061 int i;
3062
3063 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3064 return -EINVAL;
3065
3066 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3067 EEPROM_ADDR_DEVID_MASK |
3068 EEPROM_ADDR_READ);
3069 tw32(GRC_EEPROM_ADDR,
3070 tmp |
3071 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3072 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3073 EEPROM_ADDR_ADDR_MASK) |
3074 EEPROM_ADDR_READ | EEPROM_ADDR_START);
3075
3076 for (i = 0; i < 1000; i++) {
3077 tmp = tr32(GRC_EEPROM_ADDR);
3078
3079 if (tmp & EEPROM_ADDR_COMPLETE)
3080 break;
3081 msleep(1);
3082 }
3083 if (!(tmp & EEPROM_ADDR_COMPLETE))
3084 return -EBUSY;
3085
62cedd11
MC
3086 tmp = tr32(GRC_EEPROM_DATA);
3087
3088 /*
3089 * The data will always be opposite the native endian
3090 * format. Perform a blind byteswap to compensate.
3091 */
3092 *val = swab32(tmp);
3093
ffbcfed4
MC
3094 return 0;
3095}
3096
3097#define NVRAM_CMD_TIMEOUT 10000
3098
3099static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3100{
3101 int i;
3102
3103 tw32(NVRAM_CMD, nvram_cmd);
3104 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
3105 udelay(10);
3106 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3107 udelay(10);
3108 break;
3109 }
3110 }
3111
3112 if (i == NVRAM_CMD_TIMEOUT)
3113 return -EBUSY;
3114
3115 return 0;
3116}
3117
3118static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3119{
63c3a66f
JP
3120 if (tg3_flag(tp, NVRAM) &&
3121 tg3_flag(tp, NVRAM_BUFFERED) &&
3122 tg3_flag(tp, FLASH) &&
3123 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3124 (tp->nvram_jedecnum == JEDEC_ATMEL))
3125
3126 addr = ((addr / tp->nvram_pagesize) <<
3127 ATMEL_AT45DB0X1B_PAGE_POS) +
3128 (addr % tp->nvram_pagesize);
3129
3130 return addr;
3131}
3132
3133static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3134{
63c3a66f
JP
3135 if (tg3_flag(tp, NVRAM) &&
3136 tg3_flag(tp, NVRAM_BUFFERED) &&
3137 tg3_flag(tp, FLASH) &&
3138 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3139 (tp->nvram_jedecnum == JEDEC_ATMEL))
3140
3141 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3142 tp->nvram_pagesize) +
3143 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3144
3145 return addr;
3146}
3147
e4f34110
MC
3148/* NOTE: Data read in from NVRAM is byteswapped according to
3149 * the byteswapping settings for all other register accesses.
3150 * tg3 devices are BE devices, so on a BE machine, the data
3151 * returned will be exactly as it is seen in NVRAM. On a LE
3152 * machine, the 32-bit value will be byteswapped.
3153 */
ffbcfed4
MC
3154static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3155{
3156 int ret;
3157
63c3a66f 3158 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
3159 return tg3_nvram_read_using_eeprom(tp, offset, val);
3160
3161 offset = tg3_nvram_phys_addr(tp, offset);
3162
3163 if (offset > NVRAM_ADDR_MSK)
3164 return -EINVAL;
3165
3166 ret = tg3_nvram_lock(tp);
3167 if (ret)
3168 return ret;
3169
3170 tg3_enable_nvram_access(tp);
3171
3172 tw32(NVRAM_ADDR, offset);
3173 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3174 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3175
3176 if (ret == 0)
e4f34110 3177 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
3178
3179 tg3_disable_nvram_access(tp);
3180
3181 tg3_nvram_unlock(tp);
3182
3183 return ret;
3184}
3185
a9dc529d
MC
3186/* Ensures NVRAM data is in bytestream format. */
3187static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
3188{
3189 u32 v;
a9dc529d 3190 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 3191 if (!res)
a9dc529d 3192 *val = cpu_to_be32(v);
ffbcfed4
MC
3193 return res;
3194}
3195
dbe9b92a
MC
3196static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3197 u32 offset, u32 len, u8 *buf)
3198{
3199 int i, j, rc = 0;
3200 u32 val;
3201
3202 for (i = 0; i < len; i += 4) {
3203 u32 addr;
3204 __be32 data;
3205
3206 addr = offset + i;
3207
3208 memcpy(&data, buf + i, 4);
3209
3210 /*
3211 * The SEEPROM interface expects the data to always be opposite
3212 * the native endian format. We accomplish this by reversing
3213 * all the operations that would have been performed on the
3214 * data from a call to tg3_nvram_read_be32().
3215 */
3216 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3217
3218 val = tr32(GRC_EEPROM_ADDR);
3219 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3220
3221 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3222 EEPROM_ADDR_READ);
3223 tw32(GRC_EEPROM_ADDR, val |
3224 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3225 (addr & EEPROM_ADDR_ADDR_MASK) |
3226 EEPROM_ADDR_START |
3227 EEPROM_ADDR_WRITE);
3228
3229 for (j = 0; j < 1000; j++) {
3230 val = tr32(GRC_EEPROM_ADDR);
3231
3232 if (val & EEPROM_ADDR_COMPLETE)
3233 break;
3234 msleep(1);
3235 }
3236 if (!(val & EEPROM_ADDR_COMPLETE)) {
3237 rc = -EBUSY;
3238 break;
3239 }
3240 }
3241
3242 return rc;
3243}
3244
3245/* offset and length are dword aligned */
3246static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3247 u8 *buf)
3248{
3249 int ret = 0;
3250 u32 pagesize = tp->nvram_pagesize;
3251 u32 pagemask = pagesize - 1;
3252 u32 nvram_cmd;
3253 u8 *tmp;
3254
3255 tmp = kmalloc(pagesize, GFP_KERNEL);
3256 if (tmp == NULL)
3257 return -ENOMEM;
3258
3259 while (len) {
3260 int j;
3261 u32 phy_addr, page_off, size;
3262
3263 phy_addr = offset & ~pagemask;
3264
3265 for (j = 0; j < pagesize; j += 4) {
3266 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3267 (__be32 *) (tmp + j));
3268 if (ret)
3269 break;
3270 }
3271 if (ret)
3272 break;
3273
3274 page_off = offset & pagemask;
3275 size = pagesize;
3276 if (len < size)
3277 size = len;
3278
3279 len -= size;
3280
3281 memcpy(tmp + page_off, buf, size);
3282
3283 offset = offset + (pagesize - page_off);
3284
3285 tg3_enable_nvram_access(tp);
3286
3287 /*
3288 * Before we can erase the flash page, we need
3289 * to issue a special "write enable" command.
3290 */
3291 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3292
3293 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3294 break;
3295
3296 /* Erase the target page */
3297 tw32(NVRAM_ADDR, phy_addr);
3298
3299 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3300 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3301
3302 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3303 break;
3304
3305 /* Issue another write enable to start the write. */
3306 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3307
3308 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3309 break;
3310
3311 for (j = 0; j < pagesize; j += 4) {
3312 __be32 data;
3313
3314 data = *((__be32 *) (tmp + j));
3315
3316 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3317
3318 tw32(NVRAM_ADDR, phy_addr + j);
3319
3320 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3321 NVRAM_CMD_WR;
3322
3323 if (j == 0)
3324 nvram_cmd |= NVRAM_CMD_FIRST;
3325 else if (j == (pagesize - 4))
3326 nvram_cmd |= NVRAM_CMD_LAST;
3327
3328 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3329 if (ret)
3330 break;
3331 }
3332 if (ret)
3333 break;
3334 }
3335
3336 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3337 tg3_nvram_exec_cmd(tp, nvram_cmd);
3338
3339 kfree(tmp);
3340
3341 return ret;
3342}
3343
3344/* offset and length are dword aligned */
3345static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3346 u8 *buf)
3347{
3348 int i, ret = 0;
3349
3350 for (i = 0; i < len; i += 4, offset += 4) {
3351 u32 page_off, phy_addr, nvram_cmd;
3352 __be32 data;
3353
3354 memcpy(&data, buf + i, 4);
3355 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3356
3357 page_off = offset % tp->nvram_pagesize;
3358
3359 phy_addr = tg3_nvram_phys_addr(tp, offset);
3360
dbe9b92a
MC
3361 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3362
3363 if (page_off == 0 || i == 0)
3364 nvram_cmd |= NVRAM_CMD_FIRST;
3365 if (page_off == (tp->nvram_pagesize - 4))
3366 nvram_cmd |= NVRAM_CMD_LAST;
3367
3368 if (i == (len - 4))
3369 nvram_cmd |= NVRAM_CMD_LAST;
3370
42278224
MC
3371 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3372 !tg3_flag(tp, FLASH) ||
3373 !tg3_flag(tp, 57765_PLUS))
3374 tw32(NVRAM_ADDR, phy_addr);
3375
4153577a 3376 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
dbe9b92a
MC
3377 !tg3_flag(tp, 5755_PLUS) &&
3378 (tp->nvram_jedecnum == JEDEC_ST) &&
3379 (nvram_cmd & NVRAM_CMD_FIRST)) {
3380 u32 cmd;
3381
3382 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3383 ret = tg3_nvram_exec_cmd(tp, cmd);
3384 if (ret)
3385 break;
3386 }
3387 if (!tg3_flag(tp, FLASH)) {
3388 /* We always do complete word writes to eeprom. */
3389 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3390 }
3391
3392 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3393 if (ret)
3394 break;
3395 }
3396 return ret;
3397}
3398
3399/* offset and length are dword aligned */
3400static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3401{
3402 int ret;
3403
3404 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3405 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3406 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3407 udelay(40);
3408 }
3409
3410 if (!tg3_flag(tp, NVRAM)) {
3411 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3412 } else {
3413 u32 grc_mode;
3414
3415 ret = tg3_nvram_lock(tp);
3416 if (ret)
3417 return ret;
3418
3419 tg3_enable_nvram_access(tp);
3420 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3421 tw32(NVRAM_WRITE1, 0x406);
3422
3423 grc_mode = tr32(GRC_MODE);
3424 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3425
3426 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3427 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3428 buf);
3429 } else {
3430 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3431 buf);
3432 }
3433
3434 grc_mode = tr32(GRC_MODE);
3435 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3436
3437 tg3_disable_nvram_access(tp);
3438 tg3_nvram_unlock(tp);
3439 }
3440
3441 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3442 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3443 udelay(40);
3444 }
3445
3446 return ret;
3447}
3448
997b4f13
MC
3449#define RX_CPU_SCRATCH_BASE 0x30000
3450#define RX_CPU_SCRATCH_SIZE 0x04000
3451#define TX_CPU_SCRATCH_BASE 0x34000
3452#define TX_CPU_SCRATCH_SIZE 0x04000
3453
3454/* tp->lock is held. */
3455static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3456{
3457 int i;
3458
3459 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3460
4153577a 3461 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
997b4f13
MC
3462 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3463
3464 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3465 return 0;
3466 }
3467 if (offset == RX_CPU_BASE) {
3468 for (i = 0; i < 10000; i++) {
3469 tw32(offset + CPU_STATE, 0xffffffff);
3470 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3471 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3472 break;
3473 }
3474
3475 tw32(offset + CPU_STATE, 0xffffffff);
3476 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3477 udelay(10);
3478 } else {
7e6c63f0
HM
3479 /*
3480 * There is only an Rx CPU for the 5750 derivative in the
3481 * BCM4785.
3482 */
3483 if (tg3_flag(tp, IS_SSB_CORE))
3484 return 0;
3485
997b4f13
MC
3486 for (i = 0; i < 10000; i++) {
3487 tw32(offset + CPU_STATE, 0xffffffff);
3488 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3489 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3490 break;
3491 }
3492 }
3493
3494 if (i >= 10000) {
3495 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3496 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3497 return -ENODEV;
3498 }
3499
3500 /* Clear firmware's nvram arbitration. */
3501 if (tg3_flag(tp, NVRAM))
3502 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3503 return 0;
3504}
3505
3506struct fw_info {
3507 unsigned int fw_base;
3508 unsigned int fw_len;
3509 const __be32 *fw_data;
3510};
3511
3512/* tp->lock is held. */
3513static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3514 u32 cpu_scratch_base, int cpu_scratch_size,
3515 struct fw_info *info)
3516{
3517 int err, lock_err, i;
3518 void (*write_op)(struct tg3 *, u32, u32);
3519
3520 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3521 netdev_err(tp->dev,
3522 "%s: Trying to load TX cpu firmware which is 5705\n",
3523 __func__);
3524 return -EINVAL;
3525 }
3526
3527 if (tg3_flag(tp, 5705_PLUS))
3528 write_op = tg3_write_mem;
3529 else
3530 write_op = tg3_write_indirect_reg32;
3531
3532 /* It is possible that bootcode is still loading at this point.
3533 * Get the nvram lock first before halting the cpu.
3534 */
3535 lock_err = tg3_nvram_lock(tp);
3536 err = tg3_halt_cpu(tp, cpu_base);
3537 if (!lock_err)
3538 tg3_nvram_unlock(tp);
3539 if (err)
3540 goto out;
3541
3542 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3543 write_op(tp, cpu_scratch_base + i, 0);
3544 tw32(cpu_base + CPU_STATE, 0xffffffff);
3545 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3546 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3547 write_op(tp, (cpu_scratch_base +
3548 (info->fw_base & 0xffff) +
3549 (i * sizeof(u32))),
3550 be32_to_cpu(info->fw_data[i]));
3551
3552 err = 0;
3553
3554out:
3555 return err;
3556}
3557
3558/* tp->lock is held. */
3559static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3560{
3561 struct fw_info info;
3562 const __be32 *fw_data;
3563 int err, i;
3564
3565 fw_data = (void *)tp->fw->data;
3566
3567 /* Firmware blob starts with version numbers, followed by
3568 start address and length. We are setting complete length.
3569 length = end_address_of_bss - start_address_of_text.
3570 Remainder is the blob to be loaded contiguously
3571 from start address. */
3572
3573 info.fw_base = be32_to_cpu(fw_data[1]);
3574 info.fw_len = tp->fw->size - 12;
3575 info.fw_data = &fw_data[3];
3576
3577 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3578 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3579 &info);
3580 if (err)
3581 return err;
3582
3583 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3584 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3585 &info);
3586 if (err)
3587 return err;
3588
3589 /* Now startup only the RX cpu. */
3590 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3591 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3592
3593 for (i = 0; i < 5; i++) {
3594 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3595 break;
3596 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3597 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3598 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3599 udelay(1000);
3600 }
3601 if (i >= 5) {
3602 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3603 "should be %08x\n", __func__,
3604 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3605 return -ENODEV;
3606 }
3607 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3608 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3609
3610 return 0;
3611}
3612
3613/* tp->lock is held. */
3614static int tg3_load_tso_firmware(struct tg3 *tp)
3615{
3616 struct fw_info info;
3617 const __be32 *fw_data;
3618 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3619 int err, i;
3620
3621 if (tg3_flag(tp, HW_TSO_1) ||
3622 tg3_flag(tp, HW_TSO_2) ||
3623 tg3_flag(tp, HW_TSO_3))
3624 return 0;
3625
3626 fw_data = (void *)tp->fw->data;
3627
3628 /* Firmware blob starts with version numbers, followed by
3629 start address and length. We are setting complete length.
3630 length = end_address_of_bss - start_address_of_text.
3631 Remainder is the blob to be loaded contiguously
3632 from start address. */
3633
3634 info.fw_base = be32_to_cpu(fw_data[1]);
3635 cpu_scratch_size = tp->fw_len;
3636 info.fw_len = tp->fw->size - 12;
3637 info.fw_data = &fw_data[3];
3638
4153577a 3639 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
997b4f13
MC
3640 cpu_base = RX_CPU_BASE;
3641 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3642 } else {
3643 cpu_base = TX_CPU_BASE;
3644 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3645 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3646 }
3647
3648 err = tg3_load_firmware_cpu(tp, cpu_base,
3649 cpu_scratch_base, cpu_scratch_size,
3650 &info);
3651 if (err)
3652 return err;
3653
3654 /* Now startup the cpu. */
3655 tw32(cpu_base + CPU_STATE, 0xffffffff);
3656 tw32_f(cpu_base + CPU_PC, info.fw_base);
3657
3658 for (i = 0; i < 5; i++) {
3659 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3660 break;
3661 tw32(cpu_base + CPU_STATE, 0xffffffff);
3662 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3663 tw32_f(cpu_base + CPU_PC, info.fw_base);
3664 udelay(1000);
3665 }
3666 if (i >= 5) {
3667 netdev_err(tp->dev,
3668 "%s fails to set CPU PC, is %08x should be %08x\n",
3669 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3670 return -ENODEV;
3671 }
3672 tw32(cpu_base + CPU_STATE, 0xffffffff);
3673 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3674 return 0;
3675}
3676
3677
3f007891
MC
3678/* tp->lock is held. */
3679static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3680{
3681 u32 addr_high, addr_low;
3682 int i;
3683
3684 addr_high = ((tp->dev->dev_addr[0] << 8) |
3685 tp->dev->dev_addr[1]);
3686 addr_low = ((tp->dev->dev_addr[2] << 24) |
3687 (tp->dev->dev_addr[3] << 16) |
3688 (tp->dev->dev_addr[4] << 8) |
3689 (tp->dev->dev_addr[5] << 0));
3690 for (i = 0; i < 4; i++) {
3691 if (i == 1 && skip_mac_1)
3692 continue;
3693 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3694 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3695 }
3696
4153577a
JP
3697 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3698 tg3_asic_rev(tp) == ASIC_REV_5704) {
3f007891
MC
3699 for (i = 0; i < 12; i++) {
3700 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3701 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3702 }
3703 }
3704
3705 addr_high = (tp->dev->dev_addr[0] +
3706 tp->dev->dev_addr[1] +
3707 tp->dev->dev_addr[2] +
3708 tp->dev->dev_addr[3] +
3709 tp->dev->dev_addr[4] +
3710 tp->dev->dev_addr[5]) &
3711 TX_BACKOFF_SEED_MASK;
3712 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3713}
3714
c866b7ea 3715static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3716{
c866b7ea
RW
3717 /*
3718 * Make sure register accesses (indirect or otherwise) will function
3719 * correctly.
1da177e4
LT
3720 */
3721 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3722 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3723}
1da177e4 3724
c866b7ea
RW
3725static int tg3_power_up(struct tg3 *tp)
3726{
bed9829f 3727 int err;
8c6bda1a 3728
bed9829f 3729 tg3_enable_register_access(tp);
1da177e4 3730
bed9829f
MC
3731 err = pci_set_power_state(tp->pdev, PCI_D0);
3732 if (!err) {
3733 /* Switch out of Vaux if it is a NIC */
3734 tg3_pwrsrc_switch_to_vmain(tp);
3735 } else {
3736 netdev_err(tp->dev, "Transition to D0 failed\n");
3737 }
1da177e4 3738
bed9829f 3739 return err;
c866b7ea 3740}
1da177e4 3741
4b409522
MC
3742static int tg3_setup_phy(struct tg3 *, int);
3743
c866b7ea
RW
3744static int tg3_power_down_prepare(struct tg3 *tp)
3745{
3746 u32 misc_host_ctrl;
3747 bool device_should_wake, do_low_power;
3748
3749 tg3_enable_register_access(tp);
5e7dfd0f
MC
3750
3751 /* Restore the CLKREQ setting. */
0f49bfbd
JL
3752 if (tg3_flag(tp, CLKREQ_BUG))
3753 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
3754 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 3755
1da177e4
LT
3756 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3757 tw32(TG3PCI_MISC_HOST_CTRL,
3758 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3759
c866b7ea 3760 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3761 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3762
63c3a66f 3763 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3764 do_low_power = false;
f07e9af3 3765 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3766 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3767 struct phy_device *phydev;
0a459aac 3768 u32 phyid, advertising;
b02fd9e3 3769
3f0e3ad7 3770 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3771
80096068 3772 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 3773
c6700ce2
MC
3774 tp->link_config.speed = phydev->speed;
3775 tp->link_config.duplex = phydev->duplex;
3776 tp->link_config.autoneg = phydev->autoneg;
3777 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
3778
3779 advertising = ADVERTISED_TP |
3780 ADVERTISED_Pause |
3781 ADVERTISED_Autoneg |
3782 ADVERTISED_10baseT_Half;
3783
63c3a66f
JP
3784 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3785 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3786 advertising |=
3787 ADVERTISED_100baseT_Half |
3788 ADVERTISED_100baseT_Full |
3789 ADVERTISED_10baseT_Full;
3790 else
3791 advertising |= ADVERTISED_10baseT_Full;
3792 }
3793
3794 phydev->advertising = advertising;
3795
3796 phy_start_aneg(phydev);
0a459aac
MC
3797
3798 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3799 if (phyid != PHY_ID_BCMAC131) {
3800 phyid &= PHY_BCM_OUI_MASK;
3801 if (phyid == PHY_BCM_OUI_1 ||
3802 phyid == PHY_BCM_OUI_2 ||
3803 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3804 do_low_power = true;
3805 }
b02fd9e3 3806 }
dd477003 3807 } else {
2023276e 3808 do_low_power = true;
0a459aac 3809
c6700ce2 3810 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 3811 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 3812
2855b9fe 3813 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
dd477003 3814 tg3_setup_phy(tp, 0);
1da177e4
LT
3815 }
3816
4153577a 3817 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
3818 u32 val;
3819
3820 val = tr32(GRC_VCPU_EXT_CTRL);
3821 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3822 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3823 int i;
3824 u32 val;
3825
3826 for (i = 0; i < 200; i++) {
3827 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3828 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3829 break;
3830 msleep(1);
3831 }
3832 }
63c3a66f 3833 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3834 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3835 WOL_DRV_STATE_SHUTDOWN |
3836 WOL_DRV_WOL |
3837 WOL_SET_MAGIC_PKT);
6921d201 3838
05ac4cb7 3839 if (device_should_wake) {
1da177e4
LT
3840 u32 mac_mode;
3841
f07e9af3 3842 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3843 if (do_low_power &&
3844 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3845 tg3_phy_auxctl_write(tp,
3846 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3847 MII_TG3_AUXCTL_PCTL_WOL_EN |
3848 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3849 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3850 udelay(40);
3851 }
1da177e4 3852
f07e9af3 3853 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3854 mac_mode = MAC_MODE_PORT_MODE_GMII;
3855 else
3856 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3857
e8f3f6ca 3858 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
4153577a 3859 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
63c3a66f 3860 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3861 SPEED_100 : SPEED_10;
3862 if (tg3_5700_link_polarity(tp, speed))
3863 mac_mode |= MAC_MODE_LINK_POLARITY;
3864 else
3865 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3866 }
1da177e4
LT
3867 } else {
3868 mac_mode = MAC_MODE_PORT_MODE_TBI;
3869 }
3870
63c3a66f 3871 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3872 tw32(MAC_LED_CTRL, tp->led_ctrl);
3873
05ac4cb7 3874 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3875 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3876 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3877 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3878
63c3a66f 3879 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3880 mac_mode |= MAC_MODE_APE_TX_EN |
3881 MAC_MODE_APE_RX_EN |
3882 MAC_MODE_TDE_ENABLE;
3bda1258 3883
1da177e4
LT
3884 tw32_f(MAC_MODE, mac_mode);
3885 udelay(100);
3886
3887 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3888 udelay(10);
3889 }
3890
63c3a66f 3891 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
4153577a
JP
3892 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
3893 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
3894 u32 base_val;
3895
3896 base_val = tp->pci_clock_ctrl;
3897 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3898 CLOCK_CTRL_TXCLK_DISABLE);
3899
b401e9e2
MC
3900 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3901 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3902 } else if (tg3_flag(tp, 5780_CLASS) ||
3903 tg3_flag(tp, CPMU_PRESENT) ||
4153577a 3904 tg3_asic_rev(tp) == ASIC_REV_5906) {
4cf78e4f 3905 /* do nothing */
63c3a66f 3906 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3907 u32 newbits1, newbits2;
3908
4153577a
JP
3909 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
3910 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
3911 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3912 CLOCK_CTRL_TXCLK_DISABLE |
3913 CLOCK_CTRL_ALTCLK);
3914 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3915 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3916 newbits1 = CLOCK_CTRL_625_CORE;
3917 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3918 } else {
3919 newbits1 = CLOCK_CTRL_ALTCLK;
3920 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3921 }
3922
b401e9e2
MC
3923 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3924 40);
1da177e4 3925
b401e9e2
MC
3926 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3927 40);
1da177e4 3928
63c3a66f 3929 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3930 u32 newbits3;
3931
4153577a
JP
3932 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
3933 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
3934 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3935 CLOCK_CTRL_TXCLK_DISABLE |
3936 CLOCK_CTRL_44MHZ_CORE);
3937 } else {
3938 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3939 }
3940
b401e9e2
MC
3941 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3942 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3943 }
3944 }
3945
63c3a66f 3946 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3947 tg3_power_down_phy(tp, do_low_power);
6921d201 3948
cd0d7228 3949 tg3_frob_aux_power(tp, true);
1da177e4
LT
3950
3951 /* Workaround for unstable PLL clock */
7e6c63f0 3952 if ((!tg3_flag(tp, IS_SSB_CORE)) &&
4153577a
JP
3953 ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
3954 (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
1da177e4
LT
3955 u32 val = tr32(0x7d00);
3956
3957 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3958 tw32(0x7d00, val);
63c3a66f 3959 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3960 int err;
3961
3962 err = tg3_nvram_lock(tp);
1da177e4 3963 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3964 if (!err)
3965 tg3_nvram_unlock(tp);
6921d201 3966 }
1da177e4
LT
3967 }
3968
bbadf503
MC
3969 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3970
c866b7ea
RW
3971 return 0;
3972}
12dac075 3973
c866b7ea
RW
3974static void tg3_power_down(struct tg3 *tp)
3975{
3976 tg3_power_down_prepare(tp);
1da177e4 3977
63c3a66f 3978 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3979 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3980}
3981
1da177e4
LT
3982static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3983{
3984 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3985 case MII_TG3_AUX_STAT_10HALF:
3986 *speed = SPEED_10;
3987 *duplex = DUPLEX_HALF;
3988 break;
3989
3990 case MII_TG3_AUX_STAT_10FULL:
3991 *speed = SPEED_10;
3992 *duplex = DUPLEX_FULL;
3993 break;
3994
3995 case MII_TG3_AUX_STAT_100HALF:
3996 *speed = SPEED_100;
3997 *duplex = DUPLEX_HALF;
3998 break;
3999
4000 case MII_TG3_AUX_STAT_100FULL:
4001 *speed = SPEED_100;
4002 *duplex = DUPLEX_FULL;
4003 break;
4004
4005 case MII_TG3_AUX_STAT_1000HALF:
4006 *speed = SPEED_1000;
4007 *duplex = DUPLEX_HALF;
4008 break;
4009
4010 case MII_TG3_AUX_STAT_1000FULL:
4011 *speed = SPEED_1000;
4012 *duplex = DUPLEX_FULL;
4013 break;
4014
4015 default:
f07e9af3 4016 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
4017 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4018 SPEED_10;
4019 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4020 DUPLEX_HALF;
4021 break;
4022 }
e740522e
MC
4023 *speed = SPEED_UNKNOWN;
4024 *duplex = DUPLEX_UNKNOWN;
1da177e4 4025 break;
855e1111 4026 }
1da177e4
LT
4027}
4028
42b64a45 4029static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 4030{
42b64a45
MC
4031 int err = 0;
4032 u32 val, new_adv;
1da177e4 4033
42b64a45 4034 new_adv = ADVERTISE_CSMA;
202ff1c2 4035 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 4036 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 4037
42b64a45
MC
4038 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4039 if (err)
4040 goto done;
ba4d07a8 4041
4f272096
MC
4042 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4043 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 4044
4153577a
JP
4045 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4046 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
4f272096 4047 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 4048
4f272096
MC
4049 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4050 if (err)
4051 goto done;
4052 }
1da177e4 4053
42b64a45
MC
4054 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4055 goto done;
52b02d04 4056
42b64a45
MC
4057 tw32(TG3_CPMU_EEE_MODE,
4058 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 4059
daf3ec68 4060 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
42b64a45
MC
4061 if (!err) {
4062 u32 err2;
52b02d04 4063
b715ce94
MC
4064 val = 0;
4065 /* Advertise 100-BaseTX EEE ability */
4066 if (advertise & ADVERTISED_100baseT_Full)
4067 val |= MDIO_AN_EEE_ADV_100TX;
4068 /* Advertise 1000-BaseT EEE ability */
4069 if (advertise & ADVERTISED_1000baseT_Full)
4070 val |= MDIO_AN_EEE_ADV_1000T;
4071 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4072 if (err)
4073 val = 0;
4074
4153577a 4075 switch (tg3_asic_rev(tp)) {
21a00ab2
MC
4076 case ASIC_REV_5717:
4077 case ASIC_REV_57765:
55086ad9 4078 case ASIC_REV_57766:
21a00ab2 4079 case ASIC_REV_5719:
b715ce94
MC
4080 /* If we advertised any eee advertisements above... */
4081 if (val)
4082 val = MII_TG3_DSP_TAP26_ALNOKO |
4083 MII_TG3_DSP_TAP26_RMRXSTO |
4084 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 4085 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
4086 /* Fall through */
4087 case ASIC_REV_5720:
c65a17f4 4088 case ASIC_REV_5762:
be671947
MC
4089 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4090 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4091 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 4092 }
52b02d04 4093
daf3ec68 4094 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
42b64a45
MC
4095 if (!err)
4096 err = err2;
4097 }
4098
4099done:
4100 return err;
4101}
4102
4103static void tg3_phy_copper_begin(struct tg3 *tp)
4104{
d13ba512
MC
4105 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4106 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4107 u32 adv, fc;
4108
4109 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
4110 adv = ADVERTISED_10baseT_Half |
4111 ADVERTISED_10baseT_Full;
4112 if (tg3_flag(tp, WOL_SPEED_100MB))
4113 adv |= ADVERTISED_100baseT_Half |
4114 ADVERTISED_100baseT_Full;
4115
4116 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 4117 } else {
d13ba512
MC
4118 adv = tp->link_config.advertising;
4119 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4120 adv &= ~(ADVERTISED_1000baseT_Half |
4121 ADVERTISED_1000baseT_Full);
4122
4123 fc = tp->link_config.flowctrl;
52b02d04 4124 }
52b02d04 4125
d13ba512 4126 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 4127
d13ba512
MC
4128 tg3_writephy(tp, MII_BMCR,
4129 BMCR_ANENABLE | BMCR_ANRESTART);
4130 } else {
4131 int i;
1da177e4
LT
4132 u32 bmcr, orig_bmcr;
4133
4134 tp->link_config.active_speed = tp->link_config.speed;
4135 tp->link_config.active_duplex = tp->link_config.duplex;
4136
4137 bmcr = 0;
4138 switch (tp->link_config.speed) {
4139 default:
4140 case SPEED_10:
4141 break;
4142
4143 case SPEED_100:
4144 bmcr |= BMCR_SPEED100;
4145 break;
4146
4147 case SPEED_1000:
221c5637 4148 bmcr |= BMCR_SPEED1000;
1da177e4 4149 break;
855e1111 4150 }
1da177e4
LT
4151
4152 if (tp->link_config.duplex == DUPLEX_FULL)
4153 bmcr |= BMCR_FULLDPLX;
4154
4155 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4156 (bmcr != orig_bmcr)) {
4157 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4158 for (i = 0; i < 1500; i++) {
4159 u32 tmp;
4160
4161 udelay(10);
4162 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4163 tg3_readphy(tp, MII_BMSR, &tmp))
4164 continue;
4165 if (!(tmp & BMSR_LSTATUS)) {
4166 udelay(40);
4167 break;
4168 }
4169 }
4170 tg3_writephy(tp, MII_BMCR, bmcr);
4171 udelay(40);
4172 }
1da177e4
LT
4173 }
4174}
4175
4176static int tg3_init_5401phy_dsp(struct tg3 *tp)
4177{
4178 int err;
4179
4180 /* Turn off tap power management. */
4181 /* Set Extended packet length bit */
b4bd2929 4182 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 4183
6ee7c0a0
MC
4184 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4185 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4186 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4187 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4188 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
4189
4190 udelay(40);
4191
4192 return err;
4193}
4194
e2bf73e7 4195static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4196{
e2bf73e7 4197 u32 advmsk, tgtadv, advertising;
3600d918 4198
e2bf73e7
MC
4199 advertising = tp->link_config.advertising;
4200 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4201
e2bf73e7
MC
4202 advmsk = ADVERTISE_ALL;
4203 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4204 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4205 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4206 }
1da177e4 4207
e2bf73e7
MC
4208 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4209 return false;
4210
4211 if ((*lcladv & advmsk) != tgtadv)
4212 return false;
b99d2a57 4213
f07e9af3 4214 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4215 u32 tg3_ctrl;
4216
e2bf73e7 4217 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4218
221c5637 4219 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4220 return false;
1da177e4 4221
3198e07f 4222 if (tgtadv &&
4153577a
JP
4223 (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4224 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
3198e07f
MC
4225 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4226 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4227 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4228 } else {
4229 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4230 }
4231
e2bf73e7
MC
4232 if (tg3_ctrl != tgtadv)
4233 return false;
ef167e27
MC
4234 }
4235
e2bf73e7 4236 return true;
ef167e27
MC
4237}
4238
859edb26
MC
4239static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4240{
4241 u32 lpeth = 0;
4242
4243 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4244 u32 val;
4245
4246 if (tg3_readphy(tp, MII_STAT1000, &val))
4247 return false;
4248
4249 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4250 }
4251
4252 if (tg3_readphy(tp, MII_LPA, rmtadv))
4253 return false;
4254
4255 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4256 tp->link_config.rmt_adv = lpeth;
4257
4258 return true;
4259}
4260
f4a46d1f
NNS
4261static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
4262{
4263 if (curr_link_up != tp->link_up) {
4264 if (curr_link_up) {
4265 tg3_carrier_on(tp);
4266 } else {
4267 tg3_carrier_off(tp);
4268 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4269 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4270 }
4271
4272 tg3_link_report(tp);
4273 return true;
4274 }
4275
4276 return false;
4277}
4278
1da177e4
LT
4279static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
4280{
4281 int current_link_up;
f833c4c1 4282 u32 bmsr, val;
ef167e27 4283 u32 lcl_adv, rmt_adv;
1da177e4
LT
4284 u16 current_speed;
4285 u8 current_duplex;
4286 int i, err;
4287
4288 tw32(MAC_EVENT, 0);
4289
4290 tw32_f(MAC_STATUS,
4291 (MAC_STATUS_SYNC_CHANGED |
4292 MAC_STATUS_CFG_CHANGED |
4293 MAC_STATUS_MI_COMPLETION |
4294 MAC_STATUS_LNKSTATE_CHANGED));
4295 udelay(40);
4296
8ef21428
MC
4297 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4298 tw32_f(MAC_MI_MODE,
4299 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4300 udelay(80);
4301 }
1da177e4 4302
b4bd2929 4303 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4304
4305 /* Some third-party PHYs need to be reset on link going
4306 * down.
4307 */
4153577a
JP
4308 if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4309 tg3_asic_rev(tp) == ASIC_REV_5704 ||
4310 tg3_asic_rev(tp) == ASIC_REV_5705) &&
f4a46d1f 4311 tp->link_up) {
1da177e4
LT
4312 tg3_readphy(tp, MII_BMSR, &bmsr);
4313 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4314 !(bmsr & BMSR_LSTATUS))
4315 force_reset = 1;
4316 }
4317 if (force_reset)
4318 tg3_phy_reset(tp);
4319
79eb6904 4320 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4321 tg3_readphy(tp, MII_BMSR, &bmsr);
4322 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4323 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4324 bmsr = 0;
4325
4326 if (!(bmsr & BMSR_LSTATUS)) {
4327 err = tg3_init_5401phy_dsp(tp);
4328 if (err)
4329 return err;
4330
4331 tg3_readphy(tp, MII_BMSR, &bmsr);
4332 for (i = 0; i < 1000; i++) {
4333 udelay(10);
4334 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4335 (bmsr & BMSR_LSTATUS)) {
4336 udelay(40);
4337 break;
4338 }
4339 }
4340
79eb6904
MC
4341 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4342 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4343 !(bmsr & BMSR_LSTATUS) &&
4344 tp->link_config.active_speed == SPEED_1000) {
4345 err = tg3_phy_reset(tp);
4346 if (!err)
4347 err = tg3_init_5401phy_dsp(tp);
4348 if (err)
4349 return err;
4350 }
4351 }
4153577a
JP
4352 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4353 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
1da177e4
LT
4354 /* 5701 {A0,B0} CRC bug workaround */
4355 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4356 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4357 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4358 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4359 }
4360
4361 /* Clear pending interrupts... */
f833c4c1
MC
4362 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4363 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4364
f07e9af3 4365 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4366 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4367 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4368 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4369
4153577a
JP
4370 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4371 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4372 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4373 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4374 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4375 else
4376 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4377 }
4378
4379 current_link_up = 0;
e740522e
MC
4380 current_speed = SPEED_UNKNOWN;
4381 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4382 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4383 tp->link_config.rmt_adv = 0;
1da177e4 4384
f07e9af3 4385 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4386 err = tg3_phy_auxctl_read(tp,
4387 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4388 &val);
4389 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4390 tg3_phy_auxctl_write(tp,
4391 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4392 val | (1 << 10));
1da177e4
LT
4393 goto relink;
4394 }
4395 }
4396
4397 bmsr = 0;
4398 for (i = 0; i < 100; i++) {
4399 tg3_readphy(tp, MII_BMSR, &bmsr);
4400 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4401 (bmsr & BMSR_LSTATUS))
4402 break;
4403 udelay(40);
4404 }
4405
4406 if (bmsr & BMSR_LSTATUS) {
4407 u32 aux_stat, bmcr;
4408
4409 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4410 for (i = 0; i < 2000; i++) {
4411 udelay(10);
4412 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4413 aux_stat)
4414 break;
4415 }
4416
4417 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4418 &current_speed,
4419 &current_duplex);
4420
4421 bmcr = 0;
4422 for (i = 0; i < 200; i++) {
4423 tg3_readphy(tp, MII_BMCR, &bmcr);
4424 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4425 continue;
4426 if (bmcr && bmcr != 0x7fff)
4427 break;
4428 udelay(10);
4429 }
4430
ef167e27
MC
4431 lcl_adv = 0;
4432 rmt_adv = 0;
1da177e4 4433
ef167e27
MC
4434 tp->link_config.active_speed = current_speed;
4435 tp->link_config.active_duplex = current_duplex;
4436
4437 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4438 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 4439 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4440 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 4441 current_link_up = 1;
1da177e4
LT
4442 } else {
4443 if (!(bmcr & BMCR_ANENABLE) &&
4444 tp->link_config.speed == current_speed &&
ef167e27
MC
4445 tp->link_config.duplex == current_duplex &&
4446 tp->link_config.flowctrl ==
4447 tp->link_config.active_flowctrl) {
1da177e4 4448 current_link_up = 1;
1da177e4
LT
4449 }
4450 }
4451
ef167e27 4452 if (current_link_up == 1 &&
e348c5e7
MC
4453 tp->link_config.active_duplex == DUPLEX_FULL) {
4454 u32 reg, bit;
4455
4456 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4457 reg = MII_TG3_FET_GEN_STAT;
4458 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4459 } else {
4460 reg = MII_TG3_EXT_STAT;
4461 bit = MII_TG3_EXT_STAT_MDIX;
4462 }
4463
4464 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4465 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4466
ef167e27 4467 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4468 }
1da177e4
LT
4469 }
4470
1da177e4 4471relink:
80096068 4472 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4473 tg3_phy_copper_begin(tp);
4474
7e6c63f0
HM
4475 if (tg3_flag(tp, ROBOSWITCH)) {
4476 current_link_up = 1;
4477 /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4478 current_speed = SPEED_1000;
4479 current_duplex = DUPLEX_FULL;
4480 tp->link_config.active_speed = current_speed;
4481 tp->link_config.active_duplex = current_duplex;
4482 }
4483
f833c4c1 4484 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4485 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4486 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4487 current_link_up = 1;
4488 }
4489
4490 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4491 if (current_link_up == 1) {
4492 if (tp->link_config.active_speed == SPEED_100 ||
4493 tp->link_config.active_speed == SPEED_10)
4494 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4495 else
4496 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4497 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4498 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4499 else
1da177e4
LT
4500 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4501
7e6c63f0
HM
4502 /* In order for the 5750 core in BCM4785 chip to work properly
4503 * in RGMII mode, the Led Control Register must be set up.
4504 */
4505 if (tg3_flag(tp, RGMII_MODE)) {
4506 u32 led_ctrl = tr32(MAC_LED_CTRL);
4507 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
4508
4509 if (tp->link_config.active_speed == SPEED_10)
4510 led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
4511 else if (tp->link_config.active_speed == SPEED_100)
4512 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4513 LED_CTRL_100MBPS_ON);
4514 else if (tp->link_config.active_speed == SPEED_1000)
4515 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4516 LED_CTRL_1000MBPS_ON);
4517
4518 tw32(MAC_LED_CTRL, led_ctrl);
4519 udelay(40);
4520 }
4521
1da177e4
LT
4522 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4523 if (tp->link_config.active_duplex == DUPLEX_HALF)
4524 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4525
4153577a 4526 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
e8f3f6ca
MC
4527 if (current_link_up == 1 &&
4528 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4529 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4530 else
4531 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4532 }
4533
4534 /* ??? Without this setting Netgear GA302T PHY does not
4535 * ??? send/receive packets...
4536 */
79eb6904 4537 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
4153577a 4538 tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
1da177e4
LT
4539 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4540 tw32_f(MAC_MI_MODE, tp->mi_mode);
4541 udelay(80);
4542 }
4543
4544 tw32_f(MAC_MODE, tp->mac_mode);
4545 udelay(40);
4546
52b02d04
MC
4547 tg3_phy_eee_adjust(tp, current_link_up);
4548
63c3a66f 4549 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4550 /* Polled via timer. */
4551 tw32_f(MAC_EVENT, 0);
4552 } else {
4553 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4554 }
4555 udelay(40);
4556
4153577a 4557 if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
1da177e4
LT
4558 current_link_up == 1 &&
4559 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4560 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4561 udelay(120);
4562 tw32_f(MAC_STATUS,
4563 (MAC_STATUS_SYNC_CHANGED |
4564 MAC_STATUS_CFG_CHANGED));
4565 udelay(40);
4566 tg3_write_mem(tp,
4567 NIC_SRAM_FIRMWARE_MBOX,
4568 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4569 }
4570
5e7dfd0f 4571 /* Prevent send BD corruption. */
63c3a66f 4572 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4573 if (tp->link_config.active_speed == SPEED_100 ||
4574 tp->link_config.active_speed == SPEED_10)
0f49bfbd
JL
4575 pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
4576 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 4577 else
0f49bfbd
JL
4578 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
4579 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f
MC
4580 }
4581
f4a46d1f 4582 tg3_test_and_report_link_chg(tp, current_link_up);
1da177e4
LT
4583
4584 return 0;
4585}
4586
4587struct tg3_fiber_aneginfo {
4588 int state;
4589#define ANEG_STATE_UNKNOWN 0
4590#define ANEG_STATE_AN_ENABLE 1
4591#define ANEG_STATE_RESTART_INIT 2
4592#define ANEG_STATE_RESTART 3
4593#define ANEG_STATE_DISABLE_LINK_OK 4
4594#define ANEG_STATE_ABILITY_DETECT_INIT 5
4595#define ANEG_STATE_ABILITY_DETECT 6
4596#define ANEG_STATE_ACK_DETECT_INIT 7
4597#define ANEG_STATE_ACK_DETECT 8
4598#define ANEG_STATE_COMPLETE_ACK_INIT 9
4599#define ANEG_STATE_COMPLETE_ACK 10
4600#define ANEG_STATE_IDLE_DETECT_INIT 11
4601#define ANEG_STATE_IDLE_DETECT 12
4602#define ANEG_STATE_LINK_OK 13
4603#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4604#define ANEG_STATE_NEXT_PAGE_WAIT 15
4605
4606 u32 flags;
4607#define MR_AN_ENABLE 0x00000001
4608#define MR_RESTART_AN 0x00000002
4609#define MR_AN_COMPLETE 0x00000004
4610#define MR_PAGE_RX 0x00000008
4611#define MR_NP_LOADED 0x00000010
4612#define MR_TOGGLE_TX 0x00000020
4613#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4614#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4615#define MR_LP_ADV_SYM_PAUSE 0x00000100
4616#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4617#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4618#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4619#define MR_LP_ADV_NEXT_PAGE 0x00001000
4620#define MR_TOGGLE_RX 0x00002000
4621#define MR_NP_RX 0x00004000
4622
4623#define MR_LINK_OK 0x80000000
4624
4625 unsigned long link_time, cur_time;
4626
4627 u32 ability_match_cfg;
4628 int ability_match_count;
4629
4630 char ability_match, idle_match, ack_match;
4631
4632 u32 txconfig, rxconfig;
4633#define ANEG_CFG_NP 0x00000080
4634#define ANEG_CFG_ACK 0x00000040
4635#define ANEG_CFG_RF2 0x00000020
4636#define ANEG_CFG_RF1 0x00000010
4637#define ANEG_CFG_PS2 0x00000001
4638#define ANEG_CFG_PS1 0x00008000
4639#define ANEG_CFG_HD 0x00004000
4640#define ANEG_CFG_FD 0x00002000
4641#define ANEG_CFG_INVAL 0x00001f06
4642
4643};
4644#define ANEG_OK 0
4645#define ANEG_DONE 1
4646#define ANEG_TIMER_ENAB 2
4647#define ANEG_FAILED -1
4648
4649#define ANEG_STATE_SETTLE_TIME 10000
4650
4651static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4652 struct tg3_fiber_aneginfo *ap)
4653{
5be73b47 4654 u16 flowctrl;
1da177e4
LT
4655 unsigned long delta;
4656 u32 rx_cfg_reg;
4657 int ret;
4658
4659 if (ap->state == ANEG_STATE_UNKNOWN) {
4660 ap->rxconfig = 0;
4661 ap->link_time = 0;
4662 ap->cur_time = 0;
4663 ap->ability_match_cfg = 0;
4664 ap->ability_match_count = 0;
4665 ap->ability_match = 0;
4666 ap->idle_match = 0;
4667 ap->ack_match = 0;
4668 }
4669 ap->cur_time++;
4670
4671 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4672 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4673
4674 if (rx_cfg_reg != ap->ability_match_cfg) {
4675 ap->ability_match_cfg = rx_cfg_reg;
4676 ap->ability_match = 0;
4677 ap->ability_match_count = 0;
4678 } else {
4679 if (++ap->ability_match_count > 1) {
4680 ap->ability_match = 1;
4681 ap->ability_match_cfg = rx_cfg_reg;
4682 }
4683 }
4684 if (rx_cfg_reg & ANEG_CFG_ACK)
4685 ap->ack_match = 1;
4686 else
4687 ap->ack_match = 0;
4688
4689 ap->idle_match = 0;
4690 } else {
4691 ap->idle_match = 1;
4692 ap->ability_match_cfg = 0;
4693 ap->ability_match_count = 0;
4694 ap->ability_match = 0;
4695 ap->ack_match = 0;
4696
4697 rx_cfg_reg = 0;
4698 }
4699
4700 ap->rxconfig = rx_cfg_reg;
4701 ret = ANEG_OK;
4702
33f401ae 4703 switch (ap->state) {
1da177e4
LT
4704 case ANEG_STATE_UNKNOWN:
4705 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4706 ap->state = ANEG_STATE_AN_ENABLE;
4707
4708 /* fallthru */
4709 case ANEG_STATE_AN_ENABLE:
4710 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4711 if (ap->flags & MR_AN_ENABLE) {
4712 ap->link_time = 0;
4713 ap->cur_time = 0;
4714 ap->ability_match_cfg = 0;
4715 ap->ability_match_count = 0;
4716 ap->ability_match = 0;
4717 ap->idle_match = 0;
4718 ap->ack_match = 0;
4719
4720 ap->state = ANEG_STATE_RESTART_INIT;
4721 } else {
4722 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4723 }
4724 break;
4725
4726 case ANEG_STATE_RESTART_INIT:
4727 ap->link_time = ap->cur_time;
4728 ap->flags &= ~(MR_NP_LOADED);
4729 ap->txconfig = 0;
4730 tw32(MAC_TX_AUTO_NEG, 0);
4731 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4732 tw32_f(MAC_MODE, tp->mac_mode);
4733 udelay(40);
4734
4735 ret = ANEG_TIMER_ENAB;
4736 ap->state = ANEG_STATE_RESTART;
4737
4738 /* fallthru */
4739 case ANEG_STATE_RESTART:
4740 delta = ap->cur_time - ap->link_time;
859a5887 4741 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4742 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4743 else
1da177e4 4744 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4745 break;
4746
4747 case ANEG_STATE_DISABLE_LINK_OK:
4748 ret = ANEG_DONE;
4749 break;
4750
4751 case ANEG_STATE_ABILITY_DETECT_INIT:
4752 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4753 ap->txconfig = ANEG_CFG_FD;
4754 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4755 if (flowctrl & ADVERTISE_1000XPAUSE)
4756 ap->txconfig |= ANEG_CFG_PS1;
4757 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4758 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4759 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4760 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4761 tw32_f(MAC_MODE, tp->mac_mode);
4762 udelay(40);
4763
4764 ap->state = ANEG_STATE_ABILITY_DETECT;
4765 break;
4766
4767 case ANEG_STATE_ABILITY_DETECT:
859a5887 4768 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4769 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4770 break;
4771
4772 case ANEG_STATE_ACK_DETECT_INIT:
4773 ap->txconfig |= ANEG_CFG_ACK;
4774 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4775 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4776 tw32_f(MAC_MODE, tp->mac_mode);
4777 udelay(40);
4778
4779 ap->state = ANEG_STATE_ACK_DETECT;
4780
4781 /* fallthru */
4782 case ANEG_STATE_ACK_DETECT:
4783 if (ap->ack_match != 0) {
4784 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4785 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4786 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4787 } else {
4788 ap->state = ANEG_STATE_AN_ENABLE;
4789 }
4790 } else if (ap->ability_match != 0 &&
4791 ap->rxconfig == 0) {
4792 ap->state = ANEG_STATE_AN_ENABLE;
4793 }
4794 break;
4795
4796 case ANEG_STATE_COMPLETE_ACK_INIT:
4797 if (ap->rxconfig & ANEG_CFG_INVAL) {
4798 ret = ANEG_FAILED;
4799 break;
4800 }
4801 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4802 MR_LP_ADV_HALF_DUPLEX |
4803 MR_LP_ADV_SYM_PAUSE |
4804 MR_LP_ADV_ASYM_PAUSE |
4805 MR_LP_ADV_REMOTE_FAULT1 |
4806 MR_LP_ADV_REMOTE_FAULT2 |
4807 MR_LP_ADV_NEXT_PAGE |
4808 MR_TOGGLE_RX |
4809 MR_NP_RX);
4810 if (ap->rxconfig & ANEG_CFG_FD)
4811 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4812 if (ap->rxconfig & ANEG_CFG_HD)
4813 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4814 if (ap->rxconfig & ANEG_CFG_PS1)
4815 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4816 if (ap->rxconfig & ANEG_CFG_PS2)
4817 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4818 if (ap->rxconfig & ANEG_CFG_RF1)
4819 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4820 if (ap->rxconfig & ANEG_CFG_RF2)
4821 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4822 if (ap->rxconfig & ANEG_CFG_NP)
4823 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4824
4825 ap->link_time = ap->cur_time;
4826
4827 ap->flags ^= (MR_TOGGLE_TX);
4828 if (ap->rxconfig & 0x0008)
4829 ap->flags |= MR_TOGGLE_RX;
4830 if (ap->rxconfig & ANEG_CFG_NP)
4831 ap->flags |= MR_NP_RX;
4832 ap->flags |= MR_PAGE_RX;
4833
4834 ap->state = ANEG_STATE_COMPLETE_ACK;
4835 ret = ANEG_TIMER_ENAB;
4836 break;
4837
4838 case ANEG_STATE_COMPLETE_ACK:
4839 if (ap->ability_match != 0 &&
4840 ap->rxconfig == 0) {
4841 ap->state = ANEG_STATE_AN_ENABLE;
4842 break;
4843 }
4844 delta = ap->cur_time - ap->link_time;
4845 if (delta > ANEG_STATE_SETTLE_TIME) {
4846 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4847 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4848 } else {
4849 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4850 !(ap->flags & MR_NP_RX)) {
4851 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4852 } else {
4853 ret = ANEG_FAILED;
4854 }
4855 }
4856 }
4857 break;
4858
4859 case ANEG_STATE_IDLE_DETECT_INIT:
4860 ap->link_time = ap->cur_time;
4861 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4862 tw32_f(MAC_MODE, tp->mac_mode);
4863 udelay(40);
4864
4865 ap->state = ANEG_STATE_IDLE_DETECT;
4866 ret = ANEG_TIMER_ENAB;
4867 break;
4868
4869 case ANEG_STATE_IDLE_DETECT:
4870 if (ap->ability_match != 0 &&
4871 ap->rxconfig == 0) {
4872 ap->state = ANEG_STATE_AN_ENABLE;
4873 break;
4874 }
4875 delta = ap->cur_time - ap->link_time;
4876 if (delta > ANEG_STATE_SETTLE_TIME) {
4877 /* XXX another gem from the Broadcom driver :( */
4878 ap->state = ANEG_STATE_LINK_OK;
4879 }
4880 break;
4881
4882 case ANEG_STATE_LINK_OK:
4883 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4884 ret = ANEG_DONE;
4885 break;
4886
4887 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4888 /* ??? unimplemented */
4889 break;
4890
4891 case ANEG_STATE_NEXT_PAGE_WAIT:
4892 /* ??? unimplemented */
4893 break;
4894
4895 default:
4896 ret = ANEG_FAILED;
4897 break;
855e1111 4898 }
1da177e4
LT
4899
4900 return ret;
4901}
4902
5be73b47 4903static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4904{
4905 int res = 0;
4906 struct tg3_fiber_aneginfo aninfo;
4907 int status = ANEG_FAILED;
4908 unsigned int tick;
4909 u32 tmp;
4910
4911 tw32_f(MAC_TX_AUTO_NEG, 0);
4912
4913 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4914 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4915 udelay(40);
4916
4917 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4918 udelay(40);
4919
4920 memset(&aninfo, 0, sizeof(aninfo));
4921 aninfo.flags |= MR_AN_ENABLE;
4922 aninfo.state = ANEG_STATE_UNKNOWN;
4923 aninfo.cur_time = 0;
4924 tick = 0;
4925 while (++tick < 195000) {
4926 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4927 if (status == ANEG_DONE || status == ANEG_FAILED)
4928 break;
4929
4930 udelay(1);
4931 }
4932
4933 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4934 tw32_f(MAC_MODE, tp->mac_mode);
4935 udelay(40);
4936
5be73b47
MC
4937 *txflags = aninfo.txconfig;
4938 *rxflags = aninfo.flags;
1da177e4
LT
4939
4940 if (status == ANEG_DONE &&
4941 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4942 MR_LP_ADV_FULL_DUPLEX)))
4943 res = 1;
4944
4945 return res;
4946}
4947
4948static void tg3_init_bcm8002(struct tg3 *tp)
4949{
4950 u32 mac_status = tr32(MAC_STATUS);
4951 int i;
4952
4953 /* Reset when initting first time or we have a link. */
63c3a66f 4954 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4955 !(mac_status & MAC_STATUS_PCS_SYNCED))
4956 return;
4957
4958 /* Set PLL lock range. */
4959 tg3_writephy(tp, 0x16, 0x8007);
4960
4961 /* SW reset */
4962 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4963
4964 /* Wait for reset to complete. */
4965 /* XXX schedule_timeout() ... */
4966 for (i = 0; i < 500; i++)
4967 udelay(10);
4968
4969 /* Config mode; select PMA/Ch 1 regs. */
4970 tg3_writephy(tp, 0x10, 0x8411);
4971
4972 /* Enable auto-lock and comdet, select txclk for tx. */
4973 tg3_writephy(tp, 0x11, 0x0a10);
4974
4975 tg3_writephy(tp, 0x18, 0x00a0);
4976 tg3_writephy(tp, 0x16, 0x41ff);
4977
4978 /* Assert and deassert POR. */
4979 tg3_writephy(tp, 0x13, 0x0400);
4980 udelay(40);
4981 tg3_writephy(tp, 0x13, 0x0000);
4982
4983 tg3_writephy(tp, 0x11, 0x0a50);
4984 udelay(40);
4985 tg3_writephy(tp, 0x11, 0x0a10);
4986
4987 /* Wait for signal to stabilize */
4988 /* XXX schedule_timeout() ... */
4989 for (i = 0; i < 15000; i++)
4990 udelay(10);
4991
4992 /* Deselect the channel register so we can read the PHYID
4993 * later.
4994 */
4995 tg3_writephy(tp, 0x10, 0x8011);
4996}
4997
4998static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4999{
82cd3d11 5000 u16 flowctrl;
1da177e4
LT
5001 u32 sg_dig_ctrl, sg_dig_status;
5002 u32 serdes_cfg, expected_sg_dig_ctrl;
5003 int workaround, port_a;
5004 int current_link_up;
5005
5006 serdes_cfg = 0;
5007 expected_sg_dig_ctrl = 0;
5008 workaround = 0;
5009 port_a = 1;
5010 current_link_up = 0;
5011
4153577a
JP
5012 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5013 tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
1da177e4
LT
5014 workaround = 1;
5015 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5016 port_a = 0;
5017
5018 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5019 /* preserve bits 20-23 for voltage regulator */
5020 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5021 }
5022
5023 sg_dig_ctrl = tr32(SG_DIG_CTRL);
5024
5025 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 5026 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
5027 if (workaround) {
5028 u32 val = serdes_cfg;
5029
5030 if (port_a)
5031 val |= 0xc010000;
5032 else
5033 val |= 0x4010000;
5034 tw32_f(MAC_SERDES_CFG, val);
5035 }
c98f6e3b
MC
5036
5037 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5038 }
5039 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5040 tg3_setup_flow_control(tp, 0, 0);
5041 current_link_up = 1;
5042 }
5043 goto out;
5044 }
5045
5046 /* Want auto-negotiation. */
c98f6e3b 5047 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 5048
82cd3d11
MC
5049 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5050 if (flowctrl & ADVERTISE_1000XPAUSE)
5051 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5052 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5053 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
5054
5055 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 5056 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
5057 tp->serdes_counter &&
5058 ((mac_status & (MAC_STATUS_PCS_SYNCED |
5059 MAC_STATUS_RCVD_CFG)) ==
5060 MAC_STATUS_PCS_SYNCED)) {
5061 tp->serdes_counter--;
5062 current_link_up = 1;
5063 goto out;
5064 }
5065restart_autoneg:
1da177e4
LT
5066 if (workaround)
5067 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 5068 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
5069 udelay(5);
5070 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5071
3d3ebe74 5072 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5073 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5074 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5075 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 5076 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
5077 mac_status = tr32(MAC_STATUS);
5078
c98f6e3b 5079 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 5080 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
5081 u32 local_adv = 0, remote_adv = 0;
5082
5083 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5084 local_adv |= ADVERTISE_1000XPAUSE;
5085 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5086 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 5087
c98f6e3b 5088 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 5089 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 5090 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 5091 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5092
859edb26
MC
5093 tp->link_config.rmt_adv =
5094 mii_adv_to_ethtool_adv_x(remote_adv);
5095
1da177e4
LT
5096 tg3_setup_flow_control(tp, local_adv, remote_adv);
5097 current_link_up = 1;
3d3ebe74 5098 tp->serdes_counter = 0;
f07e9af3 5099 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 5100 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
5101 if (tp->serdes_counter)
5102 tp->serdes_counter--;
1da177e4
LT
5103 else {
5104 if (workaround) {
5105 u32 val = serdes_cfg;
5106
5107 if (port_a)
5108 val |= 0xc010000;
5109 else
5110 val |= 0x4010000;
5111
5112 tw32_f(MAC_SERDES_CFG, val);
5113 }
5114
c98f6e3b 5115 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5116 udelay(40);
5117
5118 /* Link parallel detection - link is up */
5119 /* only if we have PCS_SYNC and not */
5120 /* receiving config code words */
5121 mac_status = tr32(MAC_STATUS);
5122 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5123 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5124 tg3_setup_flow_control(tp, 0, 0);
5125 current_link_up = 1;
f07e9af3
MC
5126 tp->phy_flags |=
5127 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
5128 tp->serdes_counter =
5129 SERDES_PARALLEL_DET_TIMEOUT;
5130 } else
5131 goto restart_autoneg;
1da177e4
LT
5132 }
5133 }
3d3ebe74
MC
5134 } else {
5135 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5136 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5137 }
5138
5139out:
5140 return current_link_up;
5141}
5142
5143static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
5144{
5145 int current_link_up = 0;
5146
5cf64b8a 5147 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 5148 goto out;
1da177e4
LT
5149
5150 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 5151 u32 txflags, rxflags;
1da177e4 5152 int i;
6aa20a22 5153
5be73b47
MC
5154 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5155 u32 local_adv = 0, remote_adv = 0;
1da177e4 5156
5be73b47
MC
5157 if (txflags & ANEG_CFG_PS1)
5158 local_adv |= ADVERTISE_1000XPAUSE;
5159 if (txflags & ANEG_CFG_PS2)
5160 local_adv |= ADVERTISE_1000XPSE_ASYM;
5161
5162 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5163 remote_adv |= LPA_1000XPAUSE;
5164 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5165 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5166
859edb26
MC
5167 tp->link_config.rmt_adv =
5168 mii_adv_to_ethtool_adv_x(remote_adv);
5169
1da177e4
LT
5170 tg3_setup_flow_control(tp, local_adv, remote_adv);
5171
1da177e4
LT
5172 current_link_up = 1;
5173 }
5174 for (i = 0; i < 30; i++) {
5175 udelay(20);
5176 tw32_f(MAC_STATUS,
5177 (MAC_STATUS_SYNC_CHANGED |
5178 MAC_STATUS_CFG_CHANGED));
5179 udelay(40);
5180 if ((tr32(MAC_STATUS) &
5181 (MAC_STATUS_SYNC_CHANGED |
5182 MAC_STATUS_CFG_CHANGED)) == 0)
5183 break;
5184 }
5185
5186 mac_status = tr32(MAC_STATUS);
5187 if (current_link_up == 0 &&
5188 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5189 !(mac_status & MAC_STATUS_RCVD_CFG))
5190 current_link_up = 1;
5191 } else {
5be73b47
MC
5192 tg3_setup_flow_control(tp, 0, 0);
5193
1da177e4
LT
5194 /* Forcing 1000FD link up. */
5195 current_link_up = 1;
1da177e4
LT
5196
5197 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5198 udelay(40);
e8f3f6ca
MC
5199
5200 tw32_f(MAC_MODE, tp->mac_mode);
5201 udelay(40);
1da177e4
LT
5202 }
5203
5204out:
5205 return current_link_up;
5206}
5207
5208static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
5209{
5210 u32 orig_pause_cfg;
5211 u16 orig_active_speed;
5212 u8 orig_active_duplex;
5213 u32 mac_status;
5214 int current_link_up;
5215 int i;
5216
8d018621 5217 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5218 orig_active_speed = tp->link_config.active_speed;
5219 orig_active_duplex = tp->link_config.active_duplex;
5220
63c3a66f 5221 if (!tg3_flag(tp, HW_AUTONEG) &&
f4a46d1f 5222 tp->link_up &&
63c3a66f 5223 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
5224 mac_status = tr32(MAC_STATUS);
5225 mac_status &= (MAC_STATUS_PCS_SYNCED |
5226 MAC_STATUS_SIGNAL_DET |
5227 MAC_STATUS_CFG_CHANGED |
5228 MAC_STATUS_RCVD_CFG);
5229 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5230 MAC_STATUS_SIGNAL_DET)) {
5231 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5232 MAC_STATUS_CFG_CHANGED));
5233 return 0;
5234 }
5235 }
5236
5237 tw32_f(MAC_TX_AUTO_NEG, 0);
5238
5239 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5240 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5241 tw32_f(MAC_MODE, tp->mac_mode);
5242 udelay(40);
5243
79eb6904 5244 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5245 tg3_init_bcm8002(tp);
5246
5247 /* Enable link change event even when serdes polling. */
5248 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5249 udelay(40);
5250
5251 current_link_up = 0;
859edb26 5252 tp->link_config.rmt_adv = 0;
1da177e4
LT
5253 mac_status = tr32(MAC_STATUS);
5254
63c3a66f 5255 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5256 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5257 else
5258 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5259
898a56f8 5260 tp->napi[0].hw_status->status =
1da177e4 5261 (SD_STATUS_UPDATED |
898a56f8 5262 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5263
5264 for (i = 0; i < 100; i++) {
5265 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5266 MAC_STATUS_CFG_CHANGED));
5267 udelay(5);
5268 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5269 MAC_STATUS_CFG_CHANGED |
5270 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5271 break;
5272 }
5273
5274 mac_status = tr32(MAC_STATUS);
5275 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5276 current_link_up = 0;
3d3ebe74
MC
5277 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5278 tp->serdes_counter == 0) {
1da177e4
LT
5279 tw32_f(MAC_MODE, (tp->mac_mode |
5280 MAC_MODE_SEND_CONFIGS));
5281 udelay(1);
5282 tw32_f(MAC_MODE, tp->mac_mode);
5283 }
5284 }
5285
5286 if (current_link_up == 1) {
5287 tp->link_config.active_speed = SPEED_1000;
5288 tp->link_config.active_duplex = DUPLEX_FULL;
5289 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5290 LED_CTRL_LNKLED_OVERRIDE |
5291 LED_CTRL_1000MBPS_ON));
5292 } else {
e740522e
MC
5293 tp->link_config.active_speed = SPEED_UNKNOWN;
5294 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5295 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5296 LED_CTRL_LNKLED_OVERRIDE |
5297 LED_CTRL_TRAFFIC_OVERRIDE));
5298 }
5299
f4a46d1f 5300 if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
8d018621 5301 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5302 if (orig_pause_cfg != now_pause_cfg ||
5303 orig_active_speed != tp->link_config.active_speed ||
5304 orig_active_duplex != tp->link_config.active_duplex)
5305 tg3_link_report(tp);
5306 }
5307
5308 return 0;
5309}
5310
747e8f8b
MC
5311static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
5312{
5313 int current_link_up, err = 0;
5314 u32 bmsr, bmcr;
5315 u16 current_speed;
5316 u8 current_duplex;
ef167e27 5317 u32 local_adv, remote_adv;
747e8f8b
MC
5318
5319 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5320 tw32_f(MAC_MODE, tp->mac_mode);
5321 udelay(40);
5322
5323 tw32(MAC_EVENT, 0);
5324
5325 tw32_f(MAC_STATUS,
5326 (MAC_STATUS_SYNC_CHANGED |
5327 MAC_STATUS_CFG_CHANGED |
5328 MAC_STATUS_MI_COMPLETION |
5329 MAC_STATUS_LNKSTATE_CHANGED));
5330 udelay(40);
5331
5332 if (force_reset)
5333 tg3_phy_reset(tp);
5334
5335 current_link_up = 0;
e740522e
MC
5336 current_speed = SPEED_UNKNOWN;
5337 current_duplex = DUPLEX_UNKNOWN;
859edb26 5338 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5339
5340 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5341 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5342 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5343 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5344 bmsr |= BMSR_LSTATUS;
5345 else
5346 bmsr &= ~BMSR_LSTATUS;
5347 }
747e8f8b
MC
5348
5349 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5350
5351 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5352 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5353 /* do nothing, just check for link up at the end */
5354 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5355 u32 adv, newadv;
747e8f8b
MC
5356
5357 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5358 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5359 ADVERTISE_1000XPAUSE |
5360 ADVERTISE_1000XPSE_ASYM |
5361 ADVERTISE_SLCT);
747e8f8b 5362
28011cf1 5363 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5364 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5365
28011cf1
MC
5366 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5367 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5368 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5369 tg3_writephy(tp, MII_BMCR, bmcr);
5370
5371 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5372 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5373 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5374
5375 return err;
5376 }
5377 } else {
5378 u32 new_bmcr;
5379
5380 bmcr &= ~BMCR_SPEED1000;
5381 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5382
5383 if (tp->link_config.duplex == DUPLEX_FULL)
5384 new_bmcr |= BMCR_FULLDPLX;
5385
5386 if (new_bmcr != bmcr) {
5387 /* BMCR_SPEED1000 is a reserved bit that needs
5388 * to be set on write.
5389 */
5390 new_bmcr |= BMCR_SPEED1000;
5391
5392 /* Force a linkdown */
f4a46d1f 5393 if (tp->link_up) {
747e8f8b
MC
5394 u32 adv;
5395
5396 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5397 adv &= ~(ADVERTISE_1000XFULL |
5398 ADVERTISE_1000XHALF |
5399 ADVERTISE_SLCT);
5400 tg3_writephy(tp, MII_ADVERTISE, adv);
5401 tg3_writephy(tp, MII_BMCR, bmcr |
5402 BMCR_ANRESTART |
5403 BMCR_ANENABLE);
5404 udelay(10);
f4a46d1f 5405 tg3_carrier_off(tp);
747e8f8b
MC
5406 }
5407 tg3_writephy(tp, MII_BMCR, new_bmcr);
5408 bmcr = new_bmcr;
5409 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5410 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5411 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5412 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5413 bmsr |= BMSR_LSTATUS;
5414 else
5415 bmsr &= ~BMSR_LSTATUS;
5416 }
f07e9af3 5417 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5418 }
5419 }
5420
5421 if (bmsr & BMSR_LSTATUS) {
5422 current_speed = SPEED_1000;
5423 current_link_up = 1;
5424 if (bmcr & BMCR_FULLDPLX)
5425 current_duplex = DUPLEX_FULL;
5426 else
5427 current_duplex = DUPLEX_HALF;
5428
ef167e27
MC
5429 local_adv = 0;
5430 remote_adv = 0;
5431
747e8f8b 5432 if (bmcr & BMCR_ANENABLE) {
ef167e27 5433 u32 common;
747e8f8b
MC
5434
5435 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5436 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5437 common = local_adv & remote_adv;
5438 if (common & (ADVERTISE_1000XHALF |
5439 ADVERTISE_1000XFULL)) {
5440 if (common & ADVERTISE_1000XFULL)
5441 current_duplex = DUPLEX_FULL;
5442 else
5443 current_duplex = DUPLEX_HALF;
859edb26
MC
5444
5445 tp->link_config.rmt_adv =
5446 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5447 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5448 /* Link is up via parallel detect */
859a5887 5449 } else {
747e8f8b 5450 current_link_up = 0;
859a5887 5451 }
747e8f8b
MC
5452 }
5453 }
5454
ef167e27
MC
5455 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5456 tg3_setup_flow_control(tp, local_adv, remote_adv);
5457
747e8f8b
MC
5458 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5459 if (tp->link_config.active_duplex == DUPLEX_HALF)
5460 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5461
5462 tw32_f(MAC_MODE, tp->mac_mode);
5463 udelay(40);
5464
5465 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5466
5467 tp->link_config.active_speed = current_speed;
5468 tp->link_config.active_duplex = current_duplex;
5469
f4a46d1f 5470 tg3_test_and_report_link_chg(tp, current_link_up);
747e8f8b
MC
5471 return err;
5472}
5473
5474static void tg3_serdes_parallel_detect(struct tg3 *tp)
5475{
3d3ebe74 5476 if (tp->serdes_counter) {
747e8f8b 5477 /* Give autoneg time to complete. */
3d3ebe74 5478 tp->serdes_counter--;
747e8f8b
MC
5479 return;
5480 }
c6cdf436 5481
f4a46d1f 5482 if (!tp->link_up &&
747e8f8b
MC
5483 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5484 u32 bmcr;
5485
5486 tg3_readphy(tp, MII_BMCR, &bmcr);
5487 if (bmcr & BMCR_ANENABLE) {
5488 u32 phy1, phy2;
5489
5490 /* Select shadow register 0x1f */
f08aa1a8
MC
5491 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5492 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5493
5494 /* Select expansion interrupt status register */
f08aa1a8
MC
5495 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5496 MII_TG3_DSP_EXP1_INT_STAT);
5497 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5498 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5499
5500 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5501 /* We have signal detect and not receiving
5502 * config code words, link is up by parallel
5503 * detection.
5504 */
5505
5506 bmcr &= ~BMCR_ANENABLE;
5507 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5508 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5509 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5510 }
5511 }
f4a46d1f 5512 } else if (tp->link_up &&
859a5887 5513 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5514 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5515 u32 phy2;
5516
5517 /* Select expansion interrupt status register */
f08aa1a8
MC
5518 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5519 MII_TG3_DSP_EXP1_INT_STAT);
5520 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5521 if (phy2 & 0x20) {
5522 u32 bmcr;
5523
5524 /* Config code words received, turn on autoneg. */
5525 tg3_readphy(tp, MII_BMCR, &bmcr);
5526 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5527
f07e9af3 5528 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5529
5530 }
5531 }
5532}
5533
1da177e4
LT
5534static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5535{
f2096f94 5536 u32 val;
1da177e4
LT
5537 int err;
5538
f07e9af3 5539 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5540 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5541 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5542 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5543 else
1da177e4 5544 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5545
4153577a 5546 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
f2096f94 5547 u32 scale;
aa6c91fe
MC
5548
5549 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5550 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5551 scale = 65;
5552 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5553 scale = 6;
5554 else
5555 scale = 12;
5556
5557 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5558 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5559 tw32(GRC_MISC_CFG, val);
5560 }
5561
f2096f94
MC
5562 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5563 (6 << TX_LENGTHS_IPG_SHIFT);
4153577a
JP
5564 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
5565 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
5566 val |= tr32(MAC_TX_LENGTHS) &
5567 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5568 TX_LENGTHS_CNT_DWN_VAL_MSK);
5569
1da177e4
LT
5570 if (tp->link_config.active_speed == SPEED_1000 &&
5571 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5572 tw32(MAC_TX_LENGTHS, val |
5573 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5574 else
f2096f94
MC
5575 tw32(MAC_TX_LENGTHS, val |
5576 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5577
63c3a66f 5578 if (!tg3_flag(tp, 5705_PLUS)) {
f4a46d1f 5579 if (tp->link_up) {
1da177e4 5580 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5581 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5582 } else {
5583 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5584 }
5585 }
5586
63c3a66f 5587 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5588 val = tr32(PCIE_PWR_MGMT_THRESH);
f4a46d1f 5589 if (!tp->link_up)
8ed5d97e
MC
5590 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5591 tp->pwrmgmt_thresh;
5592 else
5593 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5594 tw32(PCIE_PWR_MGMT_THRESH, val);
5595 }
5596
1da177e4
LT
5597 return err;
5598}
5599
7d41e49a
MC
5600/* tp->lock must be held */
5601static u64 tg3_refclk_read(struct tg3 *tp)
5602{
5603 u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
5604 return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
5605}
5606
be947307
MC
5607/* tp->lock must be held */
5608static void tg3_refclk_write(struct tg3 *tp, u64 newval)
5609{
5610 tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
5611 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
5612 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
5613 tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
5614}
5615
7d41e49a
MC
5616static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
5617static inline void tg3_full_unlock(struct tg3 *tp);
5618static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
5619{
5620 struct tg3 *tp = netdev_priv(dev);
5621
5622 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
5623 SOF_TIMESTAMPING_RX_SOFTWARE |
5624 SOF_TIMESTAMPING_SOFTWARE |
5625 SOF_TIMESTAMPING_TX_HARDWARE |
5626 SOF_TIMESTAMPING_RX_HARDWARE |
5627 SOF_TIMESTAMPING_RAW_HARDWARE;
5628
5629 if (tp->ptp_clock)
5630 info->phc_index = ptp_clock_index(tp->ptp_clock);
5631 else
5632 info->phc_index = -1;
5633
5634 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
5635
5636 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
5637 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
5638 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
5639 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
5640 return 0;
5641}
5642
5643static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
5644{
5645 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
5646 bool neg_adj = false;
5647 u32 correction = 0;
5648
5649 if (ppb < 0) {
5650 neg_adj = true;
5651 ppb = -ppb;
5652 }
5653
5654 /* Frequency adjustment is performed using hardware with a 24 bit
5655 * accumulator and a programmable correction value. On each clk, the
5656 * correction value gets added to the accumulator and when it
5657 * overflows, the time counter is incremented/decremented.
5658 *
5659 * So conversion from ppb to correction value is
5660 * ppb * (1 << 24) / 1000000000
5661 */
5662 correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
5663 TG3_EAV_REF_CLK_CORRECT_MASK;
5664
5665 tg3_full_lock(tp, 0);
5666
5667 if (correction)
5668 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
5669 TG3_EAV_REF_CLK_CORRECT_EN |
5670 (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
5671 else
5672 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
5673
5674 tg3_full_unlock(tp);
5675
5676 return 0;
5677}
5678
5679static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
5680{
5681 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
5682
5683 tg3_full_lock(tp, 0);
5684 tp->ptp_adjust += delta;
5685 tg3_full_unlock(tp);
5686
5687 return 0;
5688}
5689
5690static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
5691{
5692 u64 ns;
5693 u32 remainder;
5694 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
5695
5696 tg3_full_lock(tp, 0);
5697 ns = tg3_refclk_read(tp);
5698 ns += tp->ptp_adjust;
5699 tg3_full_unlock(tp);
5700
5701 ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
5702 ts->tv_nsec = remainder;
5703
5704 return 0;
5705}
5706
5707static int tg3_ptp_settime(struct ptp_clock_info *ptp,
5708 const struct timespec *ts)
5709{
5710 u64 ns;
5711 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
5712
5713 ns = timespec_to_ns(ts);
5714
5715 tg3_full_lock(tp, 0);
5716 tg3_refclk_write(tp, ns);
5717 tp->ptp_adjust = 0;
5718 tg3_full_unlock(tp);
5719
5720 return 0;
5721}
5722
5723static int tg3_ptp_enable(struct ptp_clock_info *ptp,
5724 struct ptp_clock_request *rq, int on)
5725{
5726 return -EOPNOTSUPP;
5727}
5728
5729static const struct ptp_clock_info tg3_ptp_caps = {
5730 .owner = THIS_MODULE,
5731 .name = "tg3 clock",
5732 .max_adj = 250000000,
5733 .n_alarm = 0,
5734 .n_ext_ts = 0,
5735 .n_per_out = 0,
5736 .pps = 0,
5737 .adjfreq = tg3_ptp_adjfreq,
5738 .adjtime = tg3_ptp_adjtime,
5739 .gettime = tg3_ptp_gettime,
5740 .settime = tg3_ptp_settime,
5741 .enable = tg3_ptp_enable,
5742};
5743
fb4ce8ad
MC
5744static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
5745 struct skb_shared_hwtstamps *timestamp)
5746{
5747 memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
5748 timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
5749 tp->ptp_adjust);
5750}
5751
be947307
MC
5752/* tp->lock must be held */
5753static void tg3_ptp_init(struct tg3 *tp)
5754{
5755 if (!tg3_flag(tp, PTP_CAPABLE))
5756 return;
5757
5758 /* Initialize the hardware clock to the system time. */
5759 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
5760 tp->ptp_adjust = 0;
7d41e49a 5761 tp->ptp_info = tg3_ptp_caps;
be947307
MC
5762}
5763
5764/* tp->lock must be held */
5765static void tg3_ptp_resume(struct tg3 *tp)
5766{
5767 if (!tg3_flag(tp, PTP_CAPABLE))
5768 return;
5769
5770 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
5771 tp->ptp_adjust = 0;
5772}
5773
5774static void tg3_ptp_fini(struct tg3 *tp)
5775{
5776 if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
5777 return;
5778
7d41e49a 5779 ptp_clock_unregister(tp->ptp_clock);
be947307
MC
5780 tp->ptp_clock = NULL;
5781 tp->ptp_adjust = 0;
5782}
5783
66cfd1bd
MC
5784static inline int tg3_irq_sync(struct tg3 *tp)
5785{
5786 return tp->irq_sync;
5787}
5788
97bd8e49
MC
5789static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5790{
5791 int i;
5792
5793 dst = (u32 *)((u8 *)dst + off);
5794 for (i = 0; i < len; i += sizeof(u32))
5795 *dst++ = tr32(off + i);
5796}
5797
5798static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5799{
5800 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5801 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5802 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5803 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5804 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5805 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5806 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5807 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5808 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5809 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5810 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5811 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5812 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5813 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5814 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5815 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5816 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5817 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5818 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5819
63c3a66f 5820 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5821 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5822
5823 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5824 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5825 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5826 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5827 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5828 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5829 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5830 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5831
63c3a66f 5832 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5833 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5834 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5835 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5836 }
5837
5838 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5839 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5840 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5841 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5842 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5843
63c3a66f 5844 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5845 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5846}
5847
5848static void tg3_dump_state(struct tg3 *tp)
5849{
5850 int i;
5851 u32 *regs;
5852
5853 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
b2adaca9 5854 if (!regs)
97bd8e49 5855 return;
97bd8e49 5856
63c3a66f 5857 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5858 /* Read up to but not including private PCI registers */
5859 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5860 regs[i / sizeof(u32)] = tr32(i);
5861 } else
5862 tg3_dump_legacy_regs(tp, regs);
5863
5864 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5865 if (!regs[i + 0] && !regs[i + 1] &&
5866 !regs[i + 2] && !regs[i + 3])
5867 continue;
5868
5869 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5870 i * 4,
5871 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5872 }
5873
5874 kfree(regs);
5875
5876 for (i = 0; i < tp->irq_cnt; i++) {
5877 struct tg3_napi *tnapi = &tp->napi[i];
5878
5879 /* SW status block */
5880 netdev_err(tp->dev,
5881 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5882 i,
5883 tnapi->hw_status->status,
5884 tnapi->hw_status->status_tag,
5885 tnapi->hw_status->rx_jumbo_consumer,
5886 tnapi->hw_status->rx_consumer,
5887 tnapi->hw_status->rx_mini_consumer,
5888 tnapi->hw_status->idx[0].rx_producer,
5889 tnapi->hw_status->idx[0].tx_consumer);
5890
5891 netdev_err(tp->dev,
5892 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5893 i,
5894 tnapi->last_tag, tnapi->last_irq_tag,
5895 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5896 tnapi->rx_rcb_ptr,
5897 tnapi->prodring.rx_std_prod_idx,
5898 tnapi->prodring.rx_std_cons_idx,
5899 tnapi->prodring.rx_jmb_prod_idx,
5900 tnapi->prodring.rx_jmb_cons_idx);
5901 }
5902}
5903
df3e6548
MC
5904/* This is called whenever we suspect that the system chipset is re-
5905 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5906 * is bogus tx completions. We try to recover by setting the
5907 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5908 * in the workqueue.
5909 */
5910static void tg3_tx_recover(struct tg3 *tp)
5911{
63c3a66f 5912 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5913 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5914
5129c3a3
MC
5915 netdev_warn(tp->dev,
5916 "The system may be re-ordering memory-mapped I/O "
5917 "cycles to the network device, attempting to recover. "
5918 "Please report the problem to the driver maintainer "
5919 "and include system chipset information.\n");
df3e6548
MC
5920
5921 spin_lock(&tp->lock);
63c3a66f 5922 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5923 spin_unlock(&tp->lock);
5924}
5925
f3f3f27e 5926static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5927{
f65aac16
MC
5928 /* Tell compiler to fetch tx indices from memory. */
5929 barrier();
f3f3f27e
MC
5930 return tnapi->tx_pending -
5931 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5932}
5933
1da177e4
LT
5934/* Tigon3 never reports partial packet sends. So we do not
5935 * need special logic to handle SKBs that have not had all
5936 * of their frags sent yet, like SunGEM does.
5937 */
17375d25 5938static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5939{
17375d25 5940 struct tg3 *tp = tnapi->tp;
898a56f8 5941 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5942 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5943 struct netdev_queue *txq;
5944 int index = tnapi - tp->napi;
298376d3 5945 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5946
63c3a66f 5947 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5948 index--;
5949
5950 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5951
5952 while (sw_idx != hw_idx) {
df8944cf 5953 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5954 struct sk_buff *skb = ri->skb;
df3e6548
MC
5955 int i, tx_bug = 0;
5956
5957 if (unlikely(skb == NULL)) {
5958 tg3_tx_recover(tp);
5959 return;
5960 }
1da177e4 5961
fb4ce8ad
MC
5962 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
5963 struct skb_shared_hwtstamps timestamp;
5964 u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
5965 hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
5966
5967 tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
5968
5969 skb_tstamp_tx(skb, &timestamp);
5970 }
5971
f4188d8a 5972 pci_unmap_single(tp->pdev,
4e5e4f0d 5973 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5974 skb_headlen(skb),
5975 PCI_DMA_TODEVICE);
1da177e4
LT
5976
5977 ri->skb = NULL;
5978
e01ee14d
MC
5979 while (ri->fragmented) {
5980 ri->fragmented = false;
5981 sw_idx = NEXT_TX(sw_idx);
5982 ri = &tnapi->tx_buffers[sw_idx];
5983 }
5984
1da177e4
LT
5985 sw_idx = NEXT_TX(sw_idx);
5986
5987 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5988 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5989 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5990 tx_bug = 1;
f4188d8a
AD
5991
5992 pci_unmap_page(tp->pdev,
4e5e4f0d 5993 dma_unmap_addr(ri, mapping),
9e903e08 5994 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5995 PCI_DMA_TODEVICE);
e01ee14d
MC
5996
5997 while (ri->fragmented) {
5998 ri->fragmented = false;
5999 sw_idx = NEXT_TX(sw_idx);
6000 ri = &tnapi->tx_buffers[sw_idx];
6001 }
6002
1da177e4
LT
6003 sw_idx = NEXT_TX(sw_idx);
6004 }
6005
298376d3
TH
6006 pkts_compl++;
6007 bytes_compl += skb->len;
6008
f47c11ee 6009 dev_kfree_skb(skb);
df3e6548
MC
6010
6011 if (unlikely(tx_bug)) {
6012 tg3_tx_recover(tp);
6013 return;
6014 }
1da177e4
LT
6015 }
6016
5cb917bc 6017 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
298376d3 6018
f3f3f27e 6019 tnapi->tx_cons = sw_idx;
1da177e4 6020
1b2a7205
MC
6021 /* Need to make the tx_cons update visible to tg3_start_xmit()
6022 * before checking for netif_queue_stopped(). Without the
6023 * memory barrier, there is a small possibility that tg3_start_xmit()
6024 * will miss it and cause the queue to be stopped forever.
6025 */
6026 smp_mb();
6027
fe5f5787 6028 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 6029 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
6030 __netif_tx_lock(txq, smp_processor_id());
6031 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 6032 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
6033 netif_tx_wake_queue(txq);
6034 __netif_tx_unlock(txq);
51b91468 6035 }
1da177e4
LT
6036}
6037
8d4057a9
ED
6038static void tg3_frag_free(bool is_frag, void *data)
6039{
6040 if (is_frag)
6041 put_page(virt_to_head_page(data));
6042 else
6043 kfree(data);
6044}
6045
9205fd9c 6046static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 6047{
8d4057a9
ED
6048 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6049 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6050
9205fd9c 6051 if (!ri->data)
2b2cdb65
MC
6052 return;
6053
4e5e4f0d 6054 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 6055 map_sz, PCI_DMA_FROMDEVICE);
a1e8b307 6056 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
9205fd9c 6057 ri->data = NULL;
2b2cdb65
MC
6058}
6059
8d4057a9 6060
1da177e4
LT
6061/* Returns size of skb allocated or < 0 on error.
6062 *
6063 * We only need to fill in the address because the other members
6064 * of the RX descriptor are invariant, see tg3_init_rings.
6065 *
6066 * Note the purposeful assymetry of cpu vs. chip accesses. For
6067 * posting buffers we only dirty the first cache line of the RX
6068 * descriptor (containing the address). Whereas for the RX status
6069 * buffers the cpu only reads the last cacheline of the RX descriptor
6070 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6071 */
9205fd9c 6072static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
8d4057a9
ED
6073 u32 opaque_key, u32 dest_idx_unmasked,
6074 unsigned int *frag_size)
1da177e4
LT
6075{
6076 struct tg3_rx_buffer_desc *desc;
f94e290e 6077 struct ring_info *map;
9205fd9c 6078 u8 *data;
1da177e4 6079 dma_addr_t mapping;
9205fd9c 6080 int skb_size, data_size, dest_idx;
1da177e4 6081
1da177e4
LT
6082 switch (opaque_key) {
6083 case RXD_OPAQUE_RING_STD:
2c49a44d 6084 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
6085 desc = &tpr->rx_std[dest_idx];
6086 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 6087 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
6088 break;
6089
6090 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6091 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 6092 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 6093 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 6094 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
6095 break;
6096
6097 default:
6098 return -EINVAL;
855e1111 6099 }
1da177e4
LT
6100
6101 /* Do not overwrite any of the map or rp information
6102 * until we are sure we can commit to a new buffer.
6103 *
6104 * Callers depend upon this behavior and assume that
6105 * we leave everything unchanged if we fail.
6106 */
9205fd9c
ED
6107 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6108 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
a1e8b307
ED
6109 if (skb_size <= PAGE_SIZE) {
6110 data = netdev_alloc_frag(skb_size);
6111 *frag_size = skb_size;
8d4057a9
ED
6112 } else {
6113 data = kmalloc(skb_size, GFP_ATOMIC);
6114 *frag_size = 0;
6115 }
9205fd9c 6116 if (!data)
1da177e4
LT
6117 return -ENOMEM;
6118
9205fd9c
ED
6119 mapping = pci_map_single(tp->pdev,
6120 data + TG3_RX_OFFSET(tp),
6121 data_size,
1da177e4 6122 PCI_DMA_FROMDEVICE);
8d4057a9 6123 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
a1e8b307 6124 tg3_frag_free(skb_size <= PAGE_SIZE, data);
a21771dd
MC
6125 return -EIO;
6126 }
1da177e4 6127
9205fd9c 6128 map->data = data;
4e5e4f0d 6129 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 6130
1da177e4
LT
6131 desc->addr_hi = ((u64)mapping >> 32);
6132 desc->addr_lo = ((u64)mapping & 0xffffffff);
6133
9205fd9c 6134 return data_size;
1da177e4
LT
6135}
6136
6137/* We only need to move over in the address because the other
6138 * members of the RX descriptor are invariant. See notes above
9205fd9c 6139 * tg3_alloc_rx_data for full details.
1da177e4 6140 */
a3896167
MC
6141static void tg3_recycle_rx(struct tg3_napi *tnapi,
6142 struct tg3_rx_prodring_set *dpr,
6143 u32 opaque_key, int src_idx,
6144 u32 dest_idx_unmasked)
1da177e4 6145{
17375d25 6146 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6147 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6148 struct ring_info *src_map, *dest_map;
8fea32b9 6149 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 6150 int dest_idx;
1da177e4
LT
6151
6152 switch (opaque_key) {
6153 case RXD_OPAQUE_RING_STD:
2c49a44d 6154 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
6155 dest_desc = &dpr->rx_std[dest_idx];
6156 dest_map = &dpr->rx_std_buffers[dest_idx];
6157 src_desc = &spr->rx_std[src_idx];
6158 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
6159 break;
6160
6161 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6162 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
6163 dest_desc = &dpr->rx_jmb[dest_idx].std;
6164 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6165 src_desc = &spr->rx_jmb[src_idx].std;
6166 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
6167 break;
6168
6169 default:
6170 return;
855e1111 6171 }
1da177e4 6172
9205fd9c 6173 dest_map->data = src_map->data;
4e5e4f0d
FT
6174 dma_unmap_addr_set(dest_map, mapping,
6175 dma_unmap_addr(src_map, mapping));
1da177e4
LT
6176 dest_desc->addr_hi = src_desc->addr_hi;
6177 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
6178
6179 /* Ensure that the update to the skb happens after the physical
6180 * addresses have been transferred to the new BD location.
6181 */
6182 smp_wmb();
6183
9205fd9c 6184 src_map->data = NULL;
1da177e4
LT
6185}
6186
1da177e4
LT
6187/* The RX ring scheme is composed of multiple rings which post fresh
6188 * buffers to the chip, and one special ring the chip uses to report
6189 * status back to the host.
6190 *
6191 * The special ring reports the status of received packets to the
6192 * host. The chip does not write into the original descriptor the
6193 * RX buffer was obtained from. The chip simply takes the original
6194 * descriptor as provided by the host, updates the status and length
6195 * field, then writes this into the next status ring entry.
6196 *
6197 * Each ring the host uses to post buffers to the chip is described
6198 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
6199 * it is first placed into the on-chip ram. When the packet's length
6200 * is known, it walks down the TG3_BDINFO entries to select the ring.
6201 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6202 * which is within the range of the new packet's length is chosen.
6203 *
6204 * The "separate ring for rx status" scheme may sound queer, but it makes
6205 * sense from a cache coherency perspective. If only the host writes
6206 * to the buffer post rings, and only the chip writes to the rx status
6207 * rings, then cache lines never move beyond shared-modified state.
6208 * If both the host and chip were to write into the same ring, cache line
6209 * eviction could occur since both entities want it in an exclusive state.
6210 */
17375d25 6211static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 6212{
17375d25 6213 struct tg3 *tp = tnapi->tp;
f92905de 6214 u32 work_mask, rx_std_posted = 0;
4361935a 6215 u32 std_prod_idx, jmb_prod_idx;
72334482 6216 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 6217 u16 hw_idx;
1da177e4 6218 int received;
8fea32b9 6219 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 6220
8d9d7cfc 6221 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
6222 /*
6223 * We need to order the read of hw_idx and the read of
6224 * the opaque cookie.
6225 */
6226 rmb();
1da177e4
LT
6227 work_mask = 0;
6228 received = 0;
4361935a
MC
6229 std_prod_idx = tpr->rx_std_prod_idx;
6230 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 6231 while (sw_idx != hw_idx && budget > 0) {
afc081f8 6232 struct ring_info *ri;
72334482 6233 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
6234 unsigned int len;
6235 struct sk_buff *skb;
6236 dma_addr_t dma_addr;
6237 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 6238 u8 *data;
fb4ce8ad 6239 u64 tstamp = 0;
1da177e4
LT
6240
6241 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6242 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6243 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 6244 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 6245 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6246 data = ri->data;
4361935a 6247 post_ptr = &std_prod_idx;
f92905de 6248 rx_std_posted++;
1da177e4 6249 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 6250 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 6251 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6252 data = ri->data;
4361935a 6253 post_ptr = &jmb_prod_idx;
21f581a5 6254 } else
1da177e4 6255 goto next_pkt_nopost;
1da177e4
LT
6256
6257 work_mask |= opaque_key;
6258
6259 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
6260 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
6261 drop_it:
a3896167 6262 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6263 desc_idx, *post_ptr);
6264 drop_it_no_recycle:
6265 /* Other statistics kept track of by card. */
b0057c51 6266 tp->rx_dropped++;
1da177e4
LT
6267 goto next_pkt;
6268 }
6269
9205fd9c 6270 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
6271 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6272 ETH_FCS_LEN;
1da177e4 6273
fb4ce8ad
MC
6274 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6275 RXD_FLAG_PTPSTAT_PTPV1 ||
6276 (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6277 RXD_FLAG_PTPSTAT_PTPV2) {
6278 tstamp = tr32(TG3_RX_TSTAMP_LSB);
6279 tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6280 }
6281
d2757fc4 6282 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4 6283 int skb_size;
8d4057a9 6284 unsigned int frag_size;
1da177e4 6285
9205fd9c 6286 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
8d4057a9 6287 *post_ptr, &frag_size);
1da177e4
LT
6288 if (skb_size < 0)
6289 goto drop_it;
6290
287be12e 6291 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
6292 PCI_DMA_FROMDEVICE);
6293
8d4057a9 6294 skb = build_skb(data, frag_size);
9205fd9c 6295 if (!skb) {
8d4057a9 6296 tg3_frag_free(frag_size != 0, data);
9205fd9c
ED
6297 goto drop_it_no_recycle;
6298 }
6299 skb_reserve(skb, TG3_RX_OFFSET(tp));
6300 /* Ensure that the update to the data happens
61e800cf
MC
6301 * after the usage of the old DMA mapping.
6302 */
6303 smp_wmb();
6304
9205fd9c 6305 ri->data = NULL;
61e800cf 6306
1da177e4 6307 } else {
a3896167 6308 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6309 desc_idx, *post_ptr);
6310
9205fd9c
ED
6311 skb = netdev_alloc_skb(tp->dev,
6312 len + TG3_RAW_IP_ALIGN);
6313 if (skb == NULL)
1da177e4
LT
6314 goto drop_it_no_recycle;
6315
9205fd9c 6316 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 6317 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
6318 memcpy(skb->data,
6319 data + TG3_RX_OFFSET(tp),
6320 len);
1da177e4 6321 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
6322 }
6323
9205fd9c 6324 skb_put(skb, len);
fb4ce8ad
MC
6325 if (tstamp)
6326 tg3_hwclock_to_timestamp(tp, tstamp,
6327 skb_hwtstamps(skb));
6328
dc668910 6329 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
6330 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6331 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6332 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6333 skb->ip_summed = CHECKSUM_UNNECESSARY;
6334 else
bc8acf2c 6335 skb_checksum_none_assert(skb);
1da177e4
LT
6336
6337 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
6338
6339 if (len > (tp->dev->mtu + ETH_HLEN) &&
6340 skb->protocol != htons(ETH_P_8021Q)) {
6341 dev_kfree_skb(skb);
b0057c51 6342 goto drop_it_no_recycle;
f7b493e0
MC
6343 }
6344
9dc7a113 6345 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
6346 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
6347 __vlan_hwaccel_put_tag(skb,
6348 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 6349
bf933c80 6350 napi_gro_receive(&tnapi->napi, skb);
1da177e4 6351
1da177e4
LT
6352 received++;
6353 budget--;
6354
6355next_pkt:
6356 (*post_ptr)++;
f92905de
MC
6357
6358 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
6359 tpr->rx_std_prod_idx = std_prod_idx &
6360 tp->rx_std_ring_mask;
86cfe4ff
MC
6361 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6362 tpr->rx_std_prod_idx);
f92905de
MC
6363 work_mask &= ~RXD_OPAQUE_RING_STD;
6364 rx_std_posted = 0;
6365 }
1da177e4 6366next_pkt_nopost:
483ba50b 6367 sw_idx++;
7cb32cf2 6368 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
6369
6370 /* Refresh hw_idx to see if there is new work */
6371 if (sw_idx == hw_idx) {
8d9d7cfc 6372 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
6373 rmb();
6374 }
1da177e4
LT
6375 }
6376
6377 /* ACK the status ring. */
72334482
MC
6378 tnapi->rx_rcb_ptr = sw_idx;
6379 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
6380
6381 /* Refill RX ring(s). */
63c3a66f 6382 if (!tg3_flag(tp, ENABLE_RSS)) {
6541b806
MC
6383 /* Sync BD data before updating mailbox */
6384 wmb();
6385
b196c7e4 6386 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
6387 tpr->rx_std_prod_idx = std_prod_idx &
6388 tp->rx_std_ring_mask;
b196c7e4
MC
6389 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6390 tpr->rx_std_prod_idx);
6391 }
6392 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
6393 tpr->rx_jmb_prod_idx = jmb_prod_idx &
6394 tp->rx_jmb_ring_mask;
b196c7e4
MC
6395 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6396 tpr->rx_jmb_prod_idx);
6397 }
6398 mmiowb();
6399 } else if (work_mask) {
6400 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6401 * updated before the producer indices can be updated.
6402 */
6403 smp_wmb();
6404
2c49a44d
MC
6405 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6406 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 6407
7ae52890
MC
6408 if (tnapi != &tp->napi[1]) {
6409 tp->rx_refill = true;
e4af1af9 6410 napi_schedule(&tp->napi[1].napi);
7ae52890 6411 }
1da177e4 6412 }
1da177e4
LT
6413
6414 return received;
6415}
6416
35f2d7d0 6417static void tg3_poll_link(struct tg3 *tp)
1da177e4 6418{
1da177e4 6419 /* handle link change and other phy events */
63c3a66f 6420 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
6421 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
6422
1da177e4
LT
6423 if (sblk->status & SD_STATUS_LINK_CHG) {
6424 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 6425 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 6426 spin_lock(&tp->lock);
63c3a66f 6427 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
6428 tw32_f(MAC_STATUS,
6429 (MAC_STATUS_SYNC_CHANGED |
6430 MAC_STATUS_CFG_CHANGED |
6431 MAC_STATUS_MI_COMPLETION |
6432 MAC_STATUS_LNKSTATE_CHANGED));
6433 udelay(40);
6434 } else
6435 tg3_setup_phy(tp, 0);
f47c11ee 6436 spin_unlock(&tp->lock);
1da177e4
LT
6437 }
6438 }
35f2d7d0
MC
6439}
6440
f89f38b8
MC
6441static int tg3_rx_prodring_xfer(struct tg3 *tp,
6442 struct tg3_rx_prodring_set *dpr,
6443 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
6444{
6445 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 6446 int i, err = 0;
b196c7e4
MC
6447
6448 while (1) {
6449 src_prod_idx = spr->rx_std_prod_idx;
6450
6451 /* Make sure updates to the rx_std_buffers[] entries and the
6452 * standard producer index are seen in the correct order.
6453 */
6454 smp_rmb();
6455
6456 if (spr->rx_std_cons_idx == src_prod_idx)
6457 break;
6458
6459 if (spr->rx_std_cons_idx < src_prod_idx)
6460 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6461 else
2c49a44d
MC
6462 cpycnt = tp->rx_std_ring_mask + 1 -
6463 spr->rx_std_cons_idx;
b196c7e4 6464
2c49a44d
MC
6465 cpycnt = min(cpycnt,
6466 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6467
6468 si = spr->rx_std_cons_idx;
6469 di = dpr->rx_std_prod_idx;
6470
e92967bf 6471 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6472 if (dpr->rx_std_buffers[i].data) {
e92967bf 6473 cpycnt = i - di;
f89f38b8 6474 err = -ENOSPC;
e92967bf
MC
6475 break;
6476 }
6477 }
6478
6479 if (!cpycnt)
6480 break;
6481
6482 /* Ensure that updates to the rx_std_buffers ring and the
6483 * shadowed hardware producer ring from tg3_recycle_skb() are
6484 * ordered correctly WRT the skb check above.
6485 */
6486 smp_rmb();
6487
b196c7e4
MC
6488 memcpy(&dpr->rx_std_buffers[di],
6489 &spr->rx_std_buffers[si],
6490 cpycnt * sizeof(struct ring_info));
6491
6492 for (i = 0; i < cpycnt; i++, di++, si++) {
6493 struct tg3_rx_buffer_desc *sbd, *dbd;
6494 sbd = &spr->rx_std[si];
6495 dbd = &dpr->rx_std[di];
6496 dbd->addr_hi = sbd->addr_hi;
6497 dbd->addr_lo = sbd->addr_lo;
6498 }
6499
2c49a44d
MC
6500 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6501 tp->rx_std_ring_mask;
6502 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6503 tp->rx_std_ring_mask;
b196c7e4
MC
6504 }
6505
6506 while (1) {
6507 src_prod_idx = spr->rx_jmb_prod_idx;
6508
6509 /* Make sure updates to the rx_jmb_buffers[] entries and
6510 * the jumbo producer index are seen in the correct order.
6511 */
6512 smp_rmb();
6513
6514 if (spr->rx_jmb_cons_idx == src_prod_idx)
6515 break;
6516
6517 if (spr->rx_jmb_cons_idx < src_prod_idx)
6518 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6519 else
2c49a44d
MC
6520 cpycnt = tp->rx_jmb_ring_mask + 1 -
6521 spr->rx_jmb_cons_idx;
b196c7e4
MC
6522
6523 cpycnt = min(cpycnt,
2c49a44d 6524 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6525
6526 si = spr->rx_jmb_cons_idx;
6527 di = dpr->rx_jmb_prod_idx;
6528
e92967bf 6529 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6530 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6531 cpycnt = i - di;
f89f38b8 6532 err = -ENOSPC;
e92967bf
MC
6533 break;
6534 }
6535 }
6536
6537 if (!cpycnt)
6538 break;
6539
6540 /* Ensure that updates to the rx_jmb_buffers ring and the
6541 * shadowed hardware producer ring from tg3_recycle_skb() are
6542 * ordered correctly WRT the skb check above.
6543 */
6544 smp_rmb();
6545
b196c7e4
MC
6546 memcpy(&dpr->rx_jmb_buffers[di],
6547 &spr->rx_jmb_buffers[si],
6548 cpycnt * sizeof(struct ring_info));
6549
6550 for (i = 0; i < cpycnt; i++, di++, si++) {
6551 struct tg3_rx_buffer_desc *sbd, *dbd;
6552 sbd = &spr->rx_jmb[si].std;
6553 dbd = &dpr->rx_jmb[di].std;
6554 dbd->addr_hi = sbd->addr_hi;
6555 dbd->addr_lo = sbd->addr_lo;
6556 }
6557
2c49a44d
MC
6558 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6559 tp->rx_jmb_ring_mask;
6560 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6561 tp->rx_jmb_ring_mask;
b196c7e4 6562 }
f89f38b8
MC
6563
6564 return err;
b196c7e4
MC
6565}
6566
35f2d7d0
MC
6567static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6568{
6569 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6570
6571 /* run TX completion thread */
f3f3f27e 6572 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 6573 tg3_tx(tnapi);
63c3a66f 6574 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 6575 return work_done;
1da177e4
LT
6576 }
6577
f891ea16
MC
6578 if (!tnapi->rx_rcb_prod_idx)
6579 return work_done;
6580
1da177e4
LT
6581 /* run RX thread, within the bounds set by NAPI.
6582 * All RX "locking" is done by ensuring outside
bea3348e 6583 * code synchronizes with tg3->napi.poll()
1da177e4 6584 */
8d9d7cfc 6585 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 6586 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 6587
63c3a66f 6588 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 6589 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 6590 int i, err = 0;
e4af1af9
MC
6591 u32 std_prod_idx = dpr->rx_std_prod_idx;
6592 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 6593
7ae52890 6594 tp->rx_refill = false;
9102426a 6595 for (i = 1; i <= tp->rxq_cnt; i++)
f89f38b8 6596 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 6597 &tp->napi[i].prodring);
b196c7e4
MC
6598
6599 wmb();
6600
e4af1af9
MC
6601 if (std_prod_idx != dpr->rx_std_prod_idx)
6602 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6603 dpr->rx_std_prod_idx);
b196c7e4 6604
e4af1af9
MC
6605 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
6606 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6607 dpr->rx_jmb_prod_idx);
b196c7e4
MC
6608
6609 mmiowb();
f89f38b8
MC
6610
6611 if (err)
6612 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
6613 }
6614
6f535763
DM
6615 return work_done;
6616}
6617
db219973
MC
6618static inline void tg3_reset_task_schedule(struct tg3 *tp)
6619{
6620 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
6621 schedule_work(&tp->reset_task);
6622}
6623
6624static inline void tg3_reset_task_cancel(struct tg3 *tp)
6625{
6626 cancel_work_sync(&tp->reset_task);
6627 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 6628 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
6629}
6630
35f2d7d0
MC
6631static int tg3_poll_msix(struct napi_struct *napi, int budget)
6632{
6633 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6634 struct tg3 *tp = tnapi->tp;
6635 int work_done = 0;
6636 struct tg3_hw_status *sblk = tnapi->hw_status;
6637
6638 while (1) {
6639 work_done = tg3_poll_work(tnapi, work_done, budget);
6640
63c3a66f 6641 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
6642 goto tx_recovery;
6643
6644 if (unlikely(work_done >= budget))
6645 break;
6646
c6cdf436 6647 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
6648 * to tell the hw how much work has been processed,
6649 * so we must read it before checking for more work.
6650 */
6651 tnapi->last_tag = sblk->status_tag;
6652 tnapi->last_irq_tag = tnapi->last_tag;
6653 rmb();
6654
6655 /* check for RX/TX work to do */
6d40db7b
MC
6656 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
6657 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7ae52890
MC
6658
6659 /* This test here is not race free, but will reduce
6660 * the number of interrupts by looping again.
6661 */
6662 if (tnapi == &tp->napi[1] && tp->rx_refill)
6663 continue;
6664
35f2d7d0
MC
6665 napi_complete(napi);
6666 /* Reenable interrupts. */
6667 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7ae52890
MC
6668
6669 /* This test here is synchronized by napi_schedule()
6670 * and napi_complete() to close the race condition.
6671 */
6672 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
6673 tw32(HOSTCC_MODE, tp->coalesce_mode |
6674 HOSTCC_MODE_ENABLE |
6675 tnapi->coal_now);
6676 }
35f2d7d0
MC
6677 mmiowb();
6678 break;
6679 }
6680 }
6681
6682 return work_done;
6683
6684tx_recovery:
6685 /* work_done is guaranteed to be less than budget. */
6686 napi_complete(napi);
db219973 6687 tg3_reset_task_schedule(tp);
35f2d7d0
MC
6688 return work_done;
6689}
6690
e64de4e6
MC
6691static void tg3_process_error(struct tg3 *tp)
6692{
6693 u32 val;
6694 bool real_error = false;
6695
63c3a66f 6696 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
6697 return;
6698
6699 /* Check Flow Attention register */
6700 val = tr32(HOSTCC_FLOW_ATTN);
6701 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
6702 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
6703 real_error = true;
6704 }
6705
6706 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
6707 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
6708 real_error = true;
6709 }
6710
6711 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6712 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6713 real_error = true;
6714 }
6715
6716 if (!real_error)
6717 return;
6718
6719 tg3_dump_state(tp);
6720
63c3a66f 6721 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6722 tg3_reset_task_schedule(tp);
e64de4e6
MC
6723}
6724
6f535763
DM
6725static int tg3_poll(struct napi_struct *napi, int budget)
6726{
8ef0442f
MC
6727 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6728 struct tg3 *tp = tnapi->tp;
6f535763 6729 int work_done = 0;
898a56f8 6730 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6731
6732 while (1) {
e64de4e6
MC
6733 if (sblk->status & SD_STATUS_ERROR)
6734 tg3_process_error(tp);
6735
35f2d7d0
MC
6736 tg3_poll_link(tp);
6737
17375d25 6738 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6739
63c3a66f 6740 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6741 goto tx_recovery;
6742
6743 if (unlikely(work_done >= budget))
6744 break;
6745
63c3a66f 6746 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6747 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6748 * to tell the hw how much work has been processed,
6749 * so we must read it before checking for more work.
6750 */
898a56f8
MC
6751 tnapi->last_tag = sblk->status_tag;
6752 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6753 rmb();
6754 } else
6755 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6756
17375d25 6757 if (likely(!tg3_has_work(tnapi))) {
288379f0 6758 napi_complete(napi);
17375d25 6759 tg3_int_reenable(tnapi);
6f535763
DM
6760 break;
6761 }
1da177e4
LT
6762 }
6763
bea3348e 6764 return work_done;
6f535763
DM
6765
6766tx_recovery:
4fd7ab59 6767 /* work_done is guaranteed to be less than budget. */
288379f0 6768 napi_complete(napi);
db219973 6769 tg3_reset_task_schedule(tp);
4fd7ab59 6770 return work_done;
1da177e4
LT
6771}
6772
66cfd1bd
MC
6773static void tg3_napi_disable(struct tg3 *tp)
6774{
6775 int i;
6776
6777 for (i = tp->irq_cnt - 1; i >= 0; i--)
6778 napi_disable(&tp->napi[i].napi);
6779}
6780
6781static void tg3_napi_enable(struct tg3 *tp)
6782{
6783 int i;
6784
6785 for (i = 0; i < tp->irq_cnt; i++)
6786 napi_enable(&tp->napi[i].napi);
6787}
6788
6789static void tg3_napi_init(struct tg3 *tp)
6790{
6791 int i;
6792
6793 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6794 for (i = 1; i < tp->irq_cnt; i++)
6795 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6796}
6797
6798static void tg3_napi_fini(struct tg3 *tp)
6799{
6800 int i;
6801
6802 for (i = 0; i < tp->irq_cnt; i++)
6803 netif_napi_del(&tp->napi[i].napi);
6804}
6805
6806static inline void tg3_netif_stop(struct tg3 *tp)
6807{
6808 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6809 tg3_napi_disable(tp);
f4a46d1f 6810 netif_carrier_off(tp->dev);
66cfd1bd
MC
6811 netif_tx_disable(tp->dev);
6812}
6813
35763066 6814/* tp->lock must be held */
66cfd1bd
MC
6815static inline void tg3_netif_start(struct tg3 *tp)
6816{
be947307
MC
6817 tg3_ptp_resume(tp);
6818
66cfd1bd
MC
6819 /* NOTE: unconditional netif_tx_wake_all_queues is only
6820 * appropriate so long as all callers are assured to
6821 * have free tx slots (such as after tg3_init_hw)
6822 */
6823 netif_tx_wake_all_queues(tp->dev);
6824
f4a46d1f
NNS
6825 if (tp->link_up)
6826 netif_carrier_on(tp->dev);
6827
66cfd1bd
MC
6828 tg3_napi_enable(tp);
6829 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6830 tg3_enable_ints(tp);
6831}
6832
f47c11ee
DM
6833static void tg3_irq_quiesce(struct tg3 *tp)
6834{
4f125f42
MC
6835 int i;
6836
f47c11ee
DM
6837 BUG_ON(tp->irq_sync);
6838
6839 tp->irq_sync = 1;
6840 smp_mb();
6841
4f125f42
MC
6842 for (i = 0; i < tp->irq_cnt; i++)
6843 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6844}
6845
f47c11ee
DM
6846/* Fully shutdown all tg3 driver activity elsewhere in the system.
6847 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6848 * with as well. Most of the time, this is not necessary except when
6849 * shutting down the device.
6850 */
6851static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6852{
46966545 6853 spin_lock_bh(&tp->lock);
f47c11ee
DM
6854 if (irq_sync)
6855 tg3_irq_quiesce(tp);
f47c11ee
DM
6856}
6857
6858static inline void tg3_full_unlock(struct tg3 *tp)
6859{
f47c11ee
DM
6860 spin_unlock_bh(&tp->lock);
6861}
6862
fcfa0a32
MC
6863/* One-shot MSI handler - Chip automatically disables interrupt
6864 * after sending MSI so driver doesn't have to do it.
6865 */
7d12e780 6866static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6867{
09943a18
MC
6868 struct tg3_napi *tnapi = dev_id;
6869 struct tg3 *tp = tnapi->tp;
fcfa0a32 6870
898a56f8 6871 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6872 if (tnapi->rx_rcb)
6873 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6874
6875 if (likely(!tg3_irq_sync(tp)))
09943a18 6876 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6877
6878 return IRQ_HANDLED;
6879}
6880
88b06bc2
MC
6881/* MSI ISR - No need to check for interrupt sharing and no need to
6882 * flush status block and interrupt mailbox. PCI ordering rules
6883 * guarantee that MSI will arrive after the status block.
6884 */
7d12e780 6885static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6886{
09943a18
MC
6887 struct tg3_napi *tnapi = dev_id;
6888 struct tg3 *tp = tnapi->tp;
88b06bc2 6889
898a56f8 6890 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6891 if (tnapi->rx_rcb)
6892 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6893 /*
fac9b83e 6894 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6895 * chip-internal interrupt pending events.
fac9b83e 6896 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6897 * NIC to stop sending us irqs, engaging "in-intr-handler"
6898 * event coalescing.
6899 */
5b39de91 6900 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6901 if (likely(!tg3_irq_sync(tp)))
09943a18 6902 napi_schedule(&tnapi->napi);
61487480 6903
88b06bc2
MC
6904 return IRQ_RETVAL(1);
6905}
6906
7d12e780 6907static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6908{
09943a18
MC
6909 struct tg3_napi *tnapi = dev_id;
6910 struct tg3 *tp = tnapi->tp;
898a56f8 6911 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6912 unsigned int handled = 1;
6913
1da177e4
LT
6914 /* In INTx mode, it is possible for the interrupt to arrive at
6915 * the CPU before the status block posted prior to the interrupt.
6916 * Reading the PCI State register will confirm whether the
6917 * interrupt is ours and will flush the status block.
6918 */
d18edcb2 6919 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6920 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6921 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6922 handled = 0;
f47c11ee 6923 goto out;
fac9b83e 6924 }
d18edcb2
MC
6925 }
6926
6927 /*
6928 * Writing any value to intr-mbox-0 clears PCI INTA# and
6929 * chip-internal interrupt pending events.
6930 * Writing non-zero to intr-mbox-0 additional tells the
6931 * NIC to stop sending us irqs, engaging "in-intr-handler"
6932 * event coalescing.
c04cb347
MC
6933 *
6934 * Flush the mailbox to de-assert the IRQ immediately to prevent
6935 * spurious interrupts. The flush impacts performance but
6936 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6937 */
c04cb347 6938 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6939 if (tg3_irq_sync(tp))
6940 goto out;
6941 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6942 if (likely(tg3_has_work(tnapi))) {
72334482 6943 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6944 napi_schedule(&tnapi->napi);
d18edcb2
MC
6945 } else {
6946 /* No work, shared interrupt perhaps? re-enable
6947 * interrupts, and flush that PCI write
6948 */
6949 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6950 0x00000000);
fac9b83e 6951 }
f47c11ee 6952out:
fac9b83e
DM
6953 return IRQ_RETVAL(handled);
6954}
6955
7d12e780 6956static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6957{
09943a18
MC
6958 struct tg3_napi *tnapi = dev_id;
6959 struct tg3 *tp = tnapi->tp;
898a56f8 6960 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6961 unsigned int handled = 1;
6962
fac9b83e
DM
6963 /* In INTx mode, it is possible for the interrupt to arrive at
6964 * the CPU before the status block posted prior to the interrupt.
6965 * Reading the PCI State register will confirm whether the
6966 * interrupt is ours and will flush the status block.
6967 */
898a56f8 6968 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6969 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6970 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6971 handled = 0;
f47c11ee 6972 goto out;
1da177e4 6973 }
d18edcb2
MC
6974 }
6975
6976 /*
6977 * writing any value to intr-mbox-0 clears PCI INTA# and
6978 * chip-internal interrupt pending events.
6979 * writing non-zero to intr-mbox-0 additional tells the
6980 * NIC to stop sending us irqs, engaging "in-intr-handler"
6981 * event coalescing.
c04cb347
MC
6982 *
6983 * Flush the mailbox to de-assert the IRQ immediately to prevent
6984 * spurious interrupts. The flush impacts performance but
6985 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6986 */
c04cb347 6987 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6988
6989 /*
6990 * In a shared interrupt configuration, sometimes other devices'
6991 * interrupts will scream. We record the current status tag here
6992 * so that the above check can report that the screaming interrupts
6993 * are unhandled. Eventually they will be silenced.
6994 */
898a56f8 6995 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6996
d18edcb2
MC
6997 if (tg3_irq_sync(tp))
6998 goto out;
624f8e50 6999
72334482 7000 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 7001
09943a18 7002 napi_schedule(&tnapi->napi);
624f8e50 7003
f47c11ee 7004out:
1da177e4
LT
7005 return IRQ_RETVAL(handled);
7006}
7007
7938109f 7008/* ISR for interrupt test */
7d12e780 7009static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 7010{
09943a18
MC
7011 struct tg3_napi *tnapi = dev_id;
7012 struct tg3 *tp = tnapi->tp;
898a56f8 7013 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 7014
f9804ddb
MC
7015 if ((sblk->status & SD_STATUS_UPDATED) ||
7016 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 7017 tg3_disable_ints(tp);
7938109f
MC
7018 return IRQ_RETVAL(1);
7019 }
7020 return IRQ_RETVAL(0);
7021}
7022
1da177e4
LT
7023#ifdef CONFIG_NET_POLL_CONTROLLER
7024static void tg3_poll_controller(struct net_device *dev)
7025{
4f125f42 7026 int i;
88b06bc2
MC
7027 struct tg3 *tp = netdev_priv(dev);
7028
9c13cb8b
NNS
7029 if (tg3_irq_sync(tp))
7030 return;
7031
4f125f42 7032 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 7033 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
7034}
7035#endif
7036
1da177e4
LT
7037static void tg3_tx_timeout(struct net_device *dev)
7038{
7039 struct tg3 *tp = netdev_priv(dev);
7040
b0408751 7041 if (netif_msg_tx_err(tp)) {
05dbe005 7042 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 7043 tg3_dump_state(tp);
b0408751 7044 }
1da177e4 7045
db219973 7046 tg3_reset_task_schedule(tp);
1da177e4
LT
7047}
7048
c58ec932
MC
7049/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7050static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7051{
7052 u32 base = (u32) mapping & 0xffffffff;
7053
807540ba 7054 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
7055}
7056
72f2afb8
MC
7057/* Test for DMA addresses > 40-bit */
7058static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7059 int len)
7060{
7061#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 7062 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 7063 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
7064 return 0;
7065#else
7066 return 0;
7067#endif
7068}
7069
d1a3b737 7070static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
7071 dma_addr_t mapping, u32 len, u32 flags,
7072 u32 mss, u32 vlan)
2ffcc981 7073{
92cd3a17
MC
7074 txbd->addr_hi = ((u64) mapping >> 32);
7075 txbd->addr_lo = ((u64) mapping & 0xffffffff);
7076 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7077 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 7078}
1da177e4 7079
84b67b27 7080static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
7081 dma_addr_t map, u32 len, u32 flags,
7082 u32 mss, u32 vlan)
7083{
7084 struct tg3 *tp = tnapi->tp;
7085 bool hwbug = false;
7086
7087 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 7088 hwbug = true;
d1a3b737
MC
7089
7090 if (tg3_4g_overflow_test(map, len))
3db1cd5c 7091 hwbug = true;
d1a3b737
MC
7092
7093 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 7094 hwbug = true;
d1a3b737 7095
a4cb428d 7096 if (tp->dma_limit) {
b9e45482 7097 u32 prvidx = *entry;
e31aa987 7098 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
7099 while (len > tp->dma_limit && *budget) {
7100 u32 frag_len = tp->dma_limit;
7101 len -= tp->dma_limit;
e31aa987 7102
b9e45482
MC
7103 /* Avoid the 8byte DMA problem */
7104 if (len <= 8) {
a4cb428d
MC
7105 len += tp->dma_limit / 2;
7106 frag_len = tp->dma_limit / 2;
e31aa987
MC
7107 }
7108
b9e45482
MC
7109 tnapi->tx_buffers[*entry].fragmented = true;
7110
7111 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7112 frag_len, tmp_flag, mss, vlan);
7113 *budget -= 1;
7114 prvidx = *entry;
7115 *entry = NEXT_TX(*entry);
7116
e31aa987
MC
7117 map += frag_len;
7118 }
7119
7120 if (len) {
7121 if (*budget) {
7122 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7123 len, flags, mss, vlan);
b9e45482 7124 *budget -= 1;
e31aa987
MC
7125 *entry = NEXT_TX(*entry);
7126 } else {
3db1cd5c 7127 hwbug = true;
b9e45482 7128 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
7129 }
7130 }
7131 } else {
84b67b27
MC
7132 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7133 len, flags, mss, vlan);
e31aa987
MC
7134 *entry = NEXT_TX(*entry);
7135 }
d1a3b737
MC
7136
7137 return hwbug;
7138}
7139
0d681b27 7140static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
7141{
7142 int i;
0d681b27 7143 struct sk_buff *skb;
df8944cf 7144 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 7145
0d681b27
MC
7146 skb = txb->skb;
7147 txb->skb = NULL;
7148
432aa7ed
MC
7149 pci_unmap_single(tnapi->tp->pdev,
7150 dma_unmap_addr(txb, mapping),
7151 skb_headlen(skb),
7152 PCI_DMA_TODEVICE);
e01ee14d
MC
7153
7154 while (txb->fragmented) {
7155 txb->fragmented = false;
7156 entry = NEXT_TX(entry);
7157 txb = &tnapi->tx_buffers[entry];
7158 }
7159
ba1142e4 7160 for (i = 0; i <= last; i++) {
9e903e08 7161 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
7162
7163 entry = NEXT_TX(entry);
7164 txb = &tnapi->tx_buffers[entry];
7165
7166 pci_unmap_page(tnapi->tp->pdev,
7167 dma_unmap_addr(txb, mapping),
9e903e08 7168 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
7169
7170 while (txb->fragmented) {
7171 txb->fragmented = false;
7172 entry = NEXT_TX(entry);
7173 txb = &tnapi->tx_buffers[entry];
7174 }
432aa7ed
MC
7175 }
7176}
7177
72f2afb8 7178/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 7179static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 7180 struct sk_buff **pskb,
84b67b27 7181 u32 *entry, u32 *budget,
92cd3a17 7182 u32 base_flags, u32 mss, u32 vlan)
1da177e4 7183{
24f4efd4 7184 struct tg3 *tp = tnapi->tp;
f7ff1987 7185 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 7186 dma_addr_t new_addr = 0;
432aa7ed 7187 int ret = 0;
1da177e4 7188
4153577a 7189 if (tg3_asic_rev(tp) != ASIC_REV_5701)
41588ba1
MC
7190 new_skb = skb_copy(skb, GFP_ATOMIC);
7191 else {
7192 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7193
7194 new_skb = skb_copy_expand(skb,
7195 skb_headroom(skb) + more_headroom,
7196 skb_tailroom(skb), GFP_ATOMIC);
7197 }
7198
1da177e4 7199 if (!new_skb) {
c58ec932
MC
7200 ret = -1;
7201 } else {
7202 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
7203 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7204 PCI_DMA_TODEVICE);
7205 /* Make sure the mapping succeeded */
7206 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 7207 dev_kfree_skb(new_skb);
c58ec932 7208 ret = -1;
c58ec932 7209 } else {
b9e45482
MC
7210 u32 save_entry = *entry;
7211
92cd3a17
MC
7212 base_flags |= TXD_FLAG_END;
7213
84b67b27
MC
7214 tnapi->tx_buffers[*entry].skb = new_skb;
7215 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
7216 mapping, new_addr);
7217
84b67b27 7218 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
7219 new_skb->len, base_flags,
7220 mss, vlan)) {
ba1142e4 7221 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
7222 dev_kfree_skb(new_skb);
7223 ret = -1;
7224 }
f4188d8a 7225 }
1da177e4
LT
7226 }
7227
7228 dev_kfree_skb(skb);
f7ff1987 7229 *pskb = new_skb;
c58ec932 7230 return ret;
1da177e4
LT
7231}
7232
2ffcc981 7233static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
7234
7235/* Use GSO to workaround a rare TSO bug that may be triggered when the
7236 * TSO header is greater than 80 bytes.
7237 */
7238static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
7239{
7240 struct sk_buff *segs, *nskb;
f3f3f27e 7241 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
7242
7243 /* Estimate the number of fragments in the worst case */
f3f3f27e 7244 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 7245 netif_stop_queue(tp->dev);
f65aac16
MC
7246
7247 /* netif_tx_stop_queue() must be done before checking
7248 * checking tx index in tg3_tx_avail() below, because in
7249 * tg3_tx(), we update tx index before checking for
7250 * netif_tx_queue_stopped().
7251 */
7252 smp_mb();
f3f3f27e 7253 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
7254 return NETDEV_TX_BUSY;
7255
7256 netif_wake_queue(tp->dev);
52c0fd83
MC
7257 }
7258
7259 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 7260 if (IS_ERR(segs))
52c0fd83
MC
7261 goto tg3_tso_bug_end;
7262
7263 do {
7264 nskb = segs;
7265 segs = segs->next;
7266 nskb->next = NULL;
2ffcc981 7267 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
7268 } while (segs);
7269
7270tg3_tso_bug_end:
7271 dev_kfree_skb(skb);
7272
7273 return NETDEV_TX_OK;
7274}
52c0fd83 7275
5a6f3074 7276/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 7277 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 7278 */
2ffcc981 7279static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
7280{
7281 struct tg3 *tp = netdev_priv(dev);
92cd3a17 7282 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 7283 u32 budget;
432aa7ed 7284 int i = -1, would_hit_hwbug;
90079ce8 7285 dma_addr_t mapping;
24f4efd4
MC
7286 struct tg3_napi *tnapi;
7287 struct netdev_queue *txq;
432aa7ed 7288 unsigned int last;
f4188d8a 7289
24f4efd4
MC
7290 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7291 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 7292 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 7293 tnapi++;
1da177e4 7294
84b67b27
MC
7295 budget = tg3_tx_avail(tnapi);
7296
00b70504 7297 /* We are running in BH disabled context with netif_tx_lock
bea3348e 7298 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
7299 * interrupt. Furthermore, IRQ processing runs lockless so we have
7300 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 7301 */
84b67b27 7302 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
7303 if (!netif_tx_queue_stopped(txq)) {
7304 netif_tx_stop_queue(txq);
1f064a87
SH
7305
7306 /* This is a hard error, log it. */
5129c3a3
MC
7307 netdev_err(dev,
7308 "BUG! Tx Ring full when queue awake!\n");
1f064a87 7309 }
1da177e4
LT
7310 return NETDEV_TX_BUSY;
7311 }
7312
f3f3f27e 7313 entry = tnapi->tx_prod;
1da177e4 7314 base_flags = 0;
84fa7933 7315 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 7316 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 7317
be98da6a
MC
7318 mss = skb_shinfo(skb)->gso_size;
7319 if (mss) {
eddc9ec5 7320 struct iphdr *iph;
34195c3d 7321 u32 tcp_opt_len, hdr_len;
1da177e4
LT
7322
7323 if (skb_header_cloned(skb) &&
48855432
ED
7324 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7325 goto drop;
1da177e4 7326
34195c3d 7327 iph = ip_hdr(skb);
ab6a5bb6 7328 tcp_opt_len = tcp_optlen(skb);
1da177e4 7329
a5a11955 7330 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 7331
a5a11955 7332 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
7333 iph->check = 0;
7334 iph->tot_len = htons(mss + hdr_len);
7335 }
7336
52c0fd83 7337 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 7338 tg3_flag(tp, TSO_BUG))
de6f31eb 7339 return tg3_tso_bug(tp, skb);
52c0fd83 7340
1da177e4
LT
7341 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7342 TXD_FLAG_CPU_POST_DMA);
7343
63c3a66f
JP
7344 if (tg3_flag(tp, HW_TSO_1) ||
7345 tg3_flag(tp, HW_TSO_2) ||
7346 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 7347 tcp_hdr(skb)->check = 0;
1da177e4 7348 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
7349 } else
7350 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
7351 iph->daddr, 0,
7352 IPPROTO_TCP,
7353 0);
1da177e4 7354
63c3a66f 7355 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
7356 mss |= (hdr_len & 0xc) << 12;
7357 if (hdr_len & 0x10)
7358 base_flags |= 0x00000010;
7359 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 7360 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 7361 mss |= hdr_len << 9;
63c3a66f 7362 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 7363 tg3_asic_rev(tp) == ASIC_REV_5705) {
eddc9ec5 7364 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7365 int tsflags;
7366
eddc9ec5 7367 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7368 mss |= (tsflags << 11);
7369 }
7370 } else {
eddc9ec5 7371 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7372 int tsflags;
7373
eddc9ec5 7374 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7375 base_flags |= tsflags << 12;
7376 }
7377 }
7378 }
bf933c80 7379
93a700a9
MC
7380 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
7381 !mss && skb->len > VLAN_ETH_FRAME_LEN)
7382 base_flags |= TXD_FLAG_JMB_PKT;
7383
92cd3a17
MC
7384 if (vlan_tx_tag_present(skb)) {
7385 base_flags |= TXD_FLAG_VLAN;
7386 vlan = vlan_tx_tag_get(skb);
7387 }
1da177e4 7388
fb4ce8ad
MC
7389 if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
7390 tg3_flag(tp, TX_TSTAMP_EN)) {
7391 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7392 base_flags |= TXD_FLAG_HWTSTAMP;
7393 }
7394
f4188d8a
AD
7395 len = skb_headlen(skb);
7396
7397 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
7398 if (pci_dma_mapping_error(tp->pdev, mapping))
7399 goto drop;
7400
90079ce8 7401
f3f3f27e 7402 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 7403 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
7404
7405 would_hit_hwbug = 0;
7406
63c3a66f 7407 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 7408 would_hit_hwbug = 1;
1da177e4 7409
84b67b27 7410 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 7411 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 7412 mss, vlan)) {
d1a3b737 7413 would_hit_hwbug = 1;
ba1142e4 7414 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
7415 u32 tmp_mss = mss;
7416
7417 if (!tg3_flag(tp, HW_TSO_1) &&
7418 !tg3_flag(tp, HW_TSO_2) &&
7419 !tg3_flag(tp, HW_TSO_3))
7420 tmp_mss = 0;
7421
c5665a53
MC
7422 /* Now loop through additional data
7423 * fragments, and queue them.
7424 */
1da177e4
LT
7425 last = skb_shinfo(skb)->nr_frags - 1;
7426 for (i = 0; i <= last; i++) {
7427 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
7428
9e903e08 7429 len = skb_frag_size(frag);
dc234d0b 7430 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 7431 len, DMA_TO_DEVICE);
1da177e4 7432
f3f3f27e 7433 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 7434 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 7435 mapping);
5d6bcdfe 7436 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 7437 goto dma_error;
1da177e4 7438
b9e45482
MC
7439 if (!budget ||
7440 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
7441 len, base_flags |
7442 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 7443 tmp_mss, vlan)) {
72f2afb8 7444 would_hit_hwbug = 1;
b9e45482
MC
7445 break;
7446 }
1da177e4
LT
7447 }
7448 }
7449
7450 if (would_hit_hwbug) {
0d681b27 7451 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
7452
7453 /* If the workaround fails due to memory/mapping
7454 * failure, silently drop this packet.
7455 */
84b67b27
MC
7456 entry = tnapi->tx_prod;
7457 budget = tg3_tx_avail(tnapi);
f7ff1987 7458 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 7459 base_flags, mss, vlan))
48855432 7460 goto drop_nofree;
1da177e4
LT
7461 }
7462
d515b450 7463 skb_tx_timestamp(skb);
5cb917bc 7464 netdev_tx_sent_queue(txq, skb->len);
d515b450 7465
6541b806
MC
7466 /* Sync BD data before updating mailbox */
7467 wmb();
7468
1da177e4 7469 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 7470 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 7471
f3f3f27e
MC
7472 tnapi->tx_prod = entry;
7473 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 7474 netif_tx_stop_queue(txq);
f65aac16
MC
7475
7476 /* netif_tx_stop_queue() must be done before checking
7477 * checking tx index in tg3_tx_avail() below, because in
7478 * tg3_tx(), we update tx index before checking for
7479 * netif_tx_queue_stopped().
7480 */
7481 smp_mb();
f3f3f27e 7482 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 7483 netif_tx_wake_queue(txq);
51b91468 7484 }
1da177e4 7485
cdd0db05 7486 mmiowb();
1da177e4 7487 return NETDEV_TX_OK;
f4188d8a
AD
7488
7489dma_error:
ba1142e4 7490 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 7491 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7492drop:
7493 dev_kfree_skb(skb);
7494drop_nofree:
7495 tp->tx_dropped++;
f4188d8a 7496 return NETDEV_TX_OK;
1da177e4
LT
7497}
7498
6e01b20b
MC
7499static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7500{
7501 if (enable) {
7502 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7503 MAC_MODE_PORT_MODE_MASK);
7504
7505 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7506
7507 if (!tg3_flag(tp, 5705_PLUS))
7508 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7509
7510 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7511 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7512 else
7513 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7514 } else {
7515 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7516
7517 if (tg3_flag(tp, 5705_PLUS) ||
7518 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
4153577a 7519 tg3_asic_rev(tp) == ASIC_REV_5700)
6e01b20b
MC
7520 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7521 }
7522
7523 tw32(MAC_MODE, tp->mac_mode);
7524 udelay(40);
7525}
7526
941ec90f 7527static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7528{
941ec90f 7529 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7530
7531 tg3_phy_toggle_apd(tp, false);
7532 tg3_phy_toggle_automdix(tp, 0);
7533
941ec90f
MC
7534 if (extlpbk && tg3_phy_set_extloopbk(tp))
7535 return -EIO;
7536
7537 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7538 switch (speed) {
7539 case SPEED_10:
7540 break;
7541 case SPEED_100:
7542 bmcr |= BMCR_SPEED100;
7543 break;
7544 case SPEED_1000:
7545 default:
7546 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7547 speed = SPEED_100;
7548 bmcr |= BMCR_SPEED100;
7549 } else {
7550 speed = SPEED_1000;
7551 bmcr |= BMCR_SPEED1000;
7552 }
7553 }
7554
941ec90f
MC
7555 if (extlpbk) {
7556 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
7557 tg3_readphy(tp, MII_CTRL1000, &val);
7558 val |= CTL1000_AS_MASTER |
7559 CTL1000_ENABLE_MASTER;
7560 tg3_writephy(tp, MII_CTRL1000, val);
7561 } else {
7562 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
7563 MII_TG3_FET_PTEST_TRIM_2;
7564 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
7565 }
7566 } else
7567 bmcr |= BMCR_LOOPBACK;
7568
5e5a7f37
MC
7569 tg3_writephy(tp, MII_BMCR, bmcr);
7570
7571 /* The write needs to be flushed for the FETs */
7572 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7573 tg3_readphy(tp, MII_BMCR, &bmcr);
7574
7575 udelay(40);
7576
7577 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a 7578 tg3_asic_rev(tp) == ASIC_REV_5785) {
941ec90f 7579 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
7580 MII_TG3_FET_PTEST_FRC_TX_LINK |
7581 MII_TG3_FET_PTEST_FRC_TX_LOCK);
7582
7583 /* The write needs to be flushed for the AC131 */
7584 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
7585 }
7586
7587 /* Reset to prevent losing 1st rx packet intermittently */
7588 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
7589 tg3_flag(tp, 5780_CLASS)) {
7590 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7591 udelay(10);
7592 tw32_f(MAC_RX_MODE, tp->rx_mode);
7593 }
7594
7595 mac_mode = tp->mac_mode &
7596 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
7597 if (speed == SPEED_1000)
7598 mac_mode |= MAC_MODE_PORT_MODE_GMII;
7599 else
7600 mac_mode |= MAC_MODE_PORT_MODE_MII;
7601
4153577a 7602 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
5e5a7f37
MC
7603 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
7604
7605 if (masked_phy_id == TG3_PHY_ID_BCM5401)
7606 mac_mode &= ~MAC_MODE_LINK_POLARITY;
7607 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
7608 mac_mode |= MAC_MODE_LINK_POLARITY;
7609
7610 tg3_writephy(tp, MII_TG3_EXT_CTRL,
7611 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
7612 }
7613
7614 tw32(MAC_MODE, mac_mode);
7615 udelay(40);
941ec90f
MC
7616
7617 return 0;
5e5a7f37
MC
7618}
7619
c8f44aff 7620static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
7621{
7622 struct tg3 *tp = netdev_priv(dev);
7623
7624 if (features & NETIF_F_LOOPBACK) {
7625 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
7626 return;
7627
06c03c02 7628 spin_lock_bh(&tp->lock);
6e01b20b 7629 tg3_mac_loopback(tp, true);
06c03c02
MB
7630 netif_carrier_on(tp->dev);
7631 spin_unlock_bh(&tp->lock);
7632 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
7633 } else {
7634 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
7635 return;
7636
06c03c02 7637 spin_lock_bh(&tp->lock);
6e01b20b 7638 tg3_mac_loopback(tp, false);
06c03c02
MB
7639 /* Force link status check */
7640 tg3_setup_phy(tp, 1);
7641 spin_unlock_bh(&tp->lock);
7642 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
7643 }
7644}
7645
c8f44aff
MM
7646static netdev_features_t tg3_fix_features(struct net_device *dev,
7647 netdev_features_t features)
dc668910
MM
7648{
7649 struct tg3 *tp = netdev_priv(dev);
7650
63c3a66f 7651 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
7652 features &= ~NETIF_F_ALL_TSO;
7653
7654 return features;
7655}
7656
c8f44aff 7657static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7658{
c8f44aff 7659 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7660
7661 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7662 tg3_set_loopback(dev, features);
7663
7664 return 0;
7665}
7666
21f581a5
MC
7667static void tg3_rx_prodring_free(struct tg3 *tp,
7668 struct tg3_rx_prodring_set *tpr)
1da177e4 7669{
1da177e4
LT
7670 int i;
7671
8fea32b9 7672 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7673 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7674 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7675 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7676 tp->rx_pkt_map_sz);
7677
63c3a66f 7678 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7679 for (i = tpr->rx_jmb_cons_idx;
7680 i != tpr->rx_jmb_prod_idx;
2c49a44d 7681 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7682 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7683 TG3_RX_JMB_MAP_SZ);
7684 }
7685 }
7686
2b2cdb65 7687 return;
b196c7e4 7688 }
1da177e4 7689
2c49a44d 7690 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7691 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7692 tp->rx_pkt_map_sz);
1da177e4 7693
63c3a66f 7694 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7695 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7696 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7697 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7698 }
7699}
7700
c6cdf436 7701/* Initialize rx rings for packet processing.
1da177e4
LT
7702 *
7703 * The chip has been shut down and the driver detached from
7704 * the networking, so no interrupts or new tx packets will
7705 * end up in the driver. tp->{tx,}lock are held and thus
7706 * we may not sleep.
7707 */
21f581a5
MC
7708static int tg3_rx_prodring_alloc(struct tg3 *tp,
7709 struct tg3_rx_prodring_set *tpr)
1da177e4 7710{
287be12e 7711 u32 i, rx_pkt_dma_sz;
1da177e4 7712
b196c7e4
MC
7713 tpr->rx_std_cons_idx = 0;
7714 tpr->rx_std_prod_idx = 0;
7715 tpr->rx_jmb_cons_idx = 0;
7716 tpr->rx_jmb_prod_idx = 0;
7717
8fea32b9 7718 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7719 memset(&tpr->rx_std_buffers[0], 0,
7720 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7721 if (tpr->rx_jmb_buffers)
2b2cdb65 7722 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7723 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7724 goto done;
7725 }
7726
1da177e4 7727 /* Zero out all descriptors. */
2c49a44d 7728 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7729
287be12e 7730 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7731 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7732 tp->dev->mtu > ETH_DATA_LEN)
7733 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7734 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7735
1da177e4
LT
7736 /* Initialize invariants of the rings, we only set this
7737 * stuff once. This works because the card does not
7738 * write into the rx buffer posting rings.
7739 */
2c49a44d 7740 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7741 struct tg3_rx_buffer_desc *rxd;
7742
21f581a5 7743 rxd = &tpr->rx_std[i];
287be12e 7744 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7745 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7746 rxd->opaque = (RXD_OPAQUE_RING_STD |
7747 (i << RXD_OPAQUE_INDEX_SHIFT));
7748 }
7749
1da177e4
LT
7750 /* Now allocate fresh SKBs for each rx ring. */
7751 for (i = 0; i < tp->rx_pending; i++) {
8d4057a9
ED
7752 unsigned int frag_size;
7753
7754 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
7755 &frag_size) < 0) {
5129c3a3
MC
7756 netdev_warn(tp->dev,
7757 "Using a smaller RX standard ring. Only "
7758 "%d out of %d buffers were allocated "
7759 "successfully\n", i, tp->rx_pending);
32d8c572 7760 if (i == 0)
cf7a7298 7761 goto initfail;
32d8c572 7762 tp->rx_pending = i;
1da177e4 7763 break;
32d8c572 7764 }
1da177e4
LT
7765 }
7766
63c3a66f 7767 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7768 goto done;
7769
2c49a44d 7770 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7771
63c3a66f 7772 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7773 goto done;
cf7a7298 7774
2c49a44d 7775 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7776 struct tg3_rx_buffer_desc *rxd;
7777
7778 rxd = &tpr->rx_jmb[i].std;
7779 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7780 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7781 RXD_FLAG_JUMBO;
7782 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7783 (i << RXD_OPAQUE_INDEX_SHIFT));
7784 }
7785
7786 for (i = 0; i < tp->rx_jumbo_pending; i++) {
8d4057a9
ED
7787 unsigned int frag_size;
7788
7789 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
7790 &frag_size) < 0) {
5129c3a3
MC
7791 netdev_warn(tp->dev,
7792 "Using a smaller RX jumbo ring. Only %d "
7793 "out of %d buffers were allocated "
7794 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7795 if (i == 0)
7796 goto initfail;
7797 tp->rx_jumbo_pending = i;
7798 break;
1da177e4
LT
7799 }
7800 }
cf7a7298
MC
7801
7802done:
32d8c572 7803 return 0;
cf7a7298
MC
7804
7805initfail:
21f581a5 7806 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7807 return -ENOMEM;
1da177e4
LT
7808}
7809
21f581a5
MC
7810static void tg3_rx_prodring_fini(struct tg3 *tp,
7811 struct tg3_rx_prodring_set *tpr)
1da177e4 7812{
21f581a5
MC
7813 kfree(tpr->rx_std_buffers);
7814 tpr->rx_std_buffers = NULL;
7815 kfree(tpr->rx_jmb_buffers);
7816 tpr->rx_jmb_buffers = NULL;
7817 if (tpr->rx_std) {
4bae65c8
MC
7818 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7819 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7820 tpr->rx_std = NULL;
1da177e4 7821 }
21f581a5 7822 if (tpr->rx_jmb) {
4bae65c8
MC
7823 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7824 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7825 tpr->rx_jmb = NULL;
1da177e4 7826 }
cf7a7298
MC
7827}
7828
21f581a5
MC
7829static int tg3_rx_prodring_init(struct tg3 *tp,
7830 struct tg3_rx_prodring_set *tpr)
cf7a7298 7831{
2c49a44d
MC
7832 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7833 GFP_KERNEL);
21f581a5 7834 if (!tpr->rx_std_buffers)
cf7a7298
MC
7835 return -ENOMEM;
7836
4bae65c8
MC
7837 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7838 TG3_RX_STD_RING_BYTES(tp),
7839 &tpr->rx_std_mapping,
7840 GFP_KERNEL);
21f581a5 7841 if (!tpr->rx_std)
cf7a7298
MC
7842 goto err_out;
7843
63c3a66f 7844 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7845 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7846 GFP_KERNEL);
7847 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7848 goto err_out;
7849
4bae65c8
MC
7850 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7851 TG3_RX_JMB_RING_BYTES(tp),
7852 &tpr->rx_jmb_mapping,
7853 GFP_KERNEL);
21f581a5 7854 if (!tpr->rx_jmb)
cf7a7298
MC
7855 goto err_out;
7856 }
7857
7858 return 0;
7859
7860err_out:
21f581a5 7861 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7862 return -ENOMEM;
7863}
7864
7865/* Free up pending packets in all rx/tx rings.
7866 *
7867 * The chip has been shut down and the driver detached from
7868 * the networking, so no interrupts or new tx packets will
7869 * end up in the driver. tp->{tx,}lock is not held and we are not
7870 * in an interrupt context and thus may sleep.
7871 */
7872static void tg3_free_rings(struct tg3 *tp)
7873{
f77a6a8e 7874 int i, j;
cf7a7298 7875
f77a6a8e
MC
7876 for (j = 0; j < tp->irq_cnt; j++) {
7877 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7878
8fea32b9 7879 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7880
0c1d0e2b
MC
7881 if (!tnapi->tx_buffers)
7882 continue;
7883
0d681b27
MC
7884 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7885 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7886
0d681b27 7887 if (!skb)
f77a6a8e 7888 continue;
cf7a7298 7889
ba1142e4
MC
7890 tg3_tx_skb_unmap(tnapi, i,
7891 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7892
7893 dev_kfree_skb_any(skb);
7894 }
5cb917bc 7895 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
2b2cdb65 7896 }
cf7a7298
MC
7897}
7898
7899/* Initialize tx/rx rings for packet processing.
7900 *
7901 * The chip has been shut down and the driver detached from
7902 * the networking, so no interrupts or new tx packets will
7903 * end up in the driver. tp->{tx,}lock are held and thus
7904 * we may not sleep.
7905 */
7906static int tg3_init_rings(struct tg3 *tp)
7907{
f77a6a8e 7908 int i;
72334482 7909
cf7a7298
MC
7910 /* Free up all the SKBs. */
7911 tg3_free_rings(tp);
7912
f77a6a8e
MC
7913 for (i = 0; i < tp->irq_cnt; i++) {
7914 struct tg3_napi *tnapi = &tp->napi[i];
7915
7916 tnapi->last_tag = 0;
7917 tnapi->last_irq_tag = 0;
7918 tnapi->hw_status->status = 0;
7919 tnapi->hw_status->status_tag = 0;
7920 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7921
f77a6a8e
MC
7922 tnapi->tx_prod = 0;
7923 tnapi->tx_cons = 0;
0c1d0e2b
MC
7924 if (tnapi->tx_ring)
7925 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7926
7927 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7928 if (tnapi->rx_rcb)
7929 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7930
8fea32b9 7931 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7932 tg3_free_rings(tp);
2b2cdb65 7933 return -ENOMEM;
e4af1af9 7934 }
f77a6a8e 7935 }
72334482 7936
2b2cdb65 7937 return 0;
cf7a7298
MC
7938}
7939
49a359e3 7940static void tg3_mem_tx_release(struct tg3 *tp)
cf7a7298 7941{
f77a6a8e 7942 int i;
898a56f8 7943
49a359e3 7944 for (i = 0; i < tp->irq_max; i++) {
f77a6a8e
MC
7945 struct tg3_napi *tnapi = &tp->napi[i];
7946
7947 if (tnapi->tx_ring) {
4bae65c8 7948 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7949 tnapi->tx_ring, tnapi->tx_desc_mapping);
7950 tnapi->tx_ring = NULL;
7951 }
7952
7953 kfree(tnapi->tx_buffers);
7954 tnapi->tx_buffers = NULL;
49a359e3
MC
7955 }
7956}
f77a6a8e 7957
49a359e3
MC
7958static int tg3_mem_tx_acquire(struct tg3 *tp)
7959{
7960 int i;
7961 struct tg3_napi *tnapi = &tp->napi[0];
7962
7963 /* If multivector TSS is enabled, vector 0 does not handle
7964 * tx interrupts. Don't allocate any resources for it.
7965 */
7966 if (tg3_flag(tp, ENABLE_TSS))
7967 tnapi++;
7968
7969 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
7970 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
7971 TG3_TX_RING_SIZE, GFP_KERNEL);
7972 if (!tnapi->tx_buffers)
7973 goto err_out;
7974
7975 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7976 TG3_TX_RING_BYTES,
7977 &tnapi->tx_desc_mapping,
7978 GFP_KERNEL);
7979 if (!tnapi->tx_ring)
7980 goto err_out;
7981 }
7982
7983 return 0;
7984
7985err_out:
7986 tg3_mem_tx_release(tp);
7987 return -ENOMEM;
7988}
7989
7990static void tg3_mem_rx_release(struct tg3 *tp)
7991{
7992 int i;
7993
7994 for (i = 0; i < tp->irq_max; i++) {
7995 struct tg3_napi *tnapi = &tp->napi[i];
f77a6a8e 7996
8fea32b9
MC
7997 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7998
49a359e3
MC
7999 if (!tnapi->rx_rcb)
8000 continue;
8001
8002 dma_free_coherent(&tp->pdev->dev,
8003 TG3_RX_RCB_RING_BYTES(tp),
8004 tnapi->rx_rcb,
8005 tnapi->rx_rcb_mapping);
8006 tnapi->rx_rcb = NULL;
8007 }
8008}
8009
8010static int tg3_mem_rx_acquire(struct tg3 *tp)
8011{
8012 unsigned int i, limit;
8013
8014 limit = tp->rxq_cnt;
8015
8016 /* If RSS is enabled, we need a (dummy) producer ring
8017 * set on vector zero. This is the true hw prodring.
8018 */
8019 if (tg3_flag(tp, ENABLE_RSS))
8020 limit++;
8021
8022 for (i = 0; i < limit; i++) {
8023 struct tg3_napi *tnapi = &tp->napi[i];
8024
8025 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8026 goto err_out;
8027
8028 /* If multivector RSS is enabled, vector 0
8029 * does not handle rx or tx interrupts.
8030 * Don't allocate any resources for it.
8031 */
8032 if (!i && tg3_flag(tp, ENABLE_RSS))
8033 continue;
8034
8035 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
8036 TG3_RX_RCB_RING_BYTES(tp),
8037 &tnapi->rx_rcb_mapping,
8038 GFP_KERNEL);
8039 if (!tnapi->rx_rcb)
8040 goto err_out;
8041
8042 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
8043 }
8044
8045 return 0;
8046
8047err_out:
8048 tg3_mem_rx_release(tp);
8049 return -ENOMEM;
8050}
8051
8052/*
8053 * Must not be invoked with interrupt sources disabled and
8054 * the hardware shutdown down.
8055 */
8056static void tg3_free_consistent(struct tg3 *tp)
8057{
8058 int i;
8059
8060 for (i = 0; i < tp->irq_cnt; i++) {
8061 struct tg3_napi *tnapi = &tp->napi[i];
8062
f77a6a8e 8063 if (tnapi->hw_status) {
4bae65c8
MC
8064 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8065 tnapi->hw_status,
8066 tnapi->status_mapping);
f77a6a8e
MC
8067 tnapi->hw_status = NULL;
8068 }
1da177e4 8069 }
f77a6a8e 8070
49a359e3
MC
8071 tg3_mem_rx_release(tp);
8072 tg3_mem_tx_release(tp);
8073
1da177e4 8074 if (tp->hw_stats) {
4bae65c8
MC
8075 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8076 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
8077 tp->hw_stats = NULL;
8078 }
8079}
8080
8081/*
8082 * Must not be invoked with interrupt sources disabled and
8083 * the hardware shutdown down. Can sleep.
8084 */
8085static int tg3_alloc_consistent(struct tg3 *tp)
8086{
f77a6a8e 8087 int i;
898a56f8 8088
4bae65c8
MC
8089 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
8090 sizeof(struct tg3_hw_stats),
8091 &tp->stats_mapping,
8092 GFP_KERNEL);
f77a6a8e 8093 if (!tp->hw_stats)
1da177e4
LT
8094 goto err_out;
8095
f77a6a8e 8096 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 8097
f77a6a8e
MC
8098 for (i = 0; i < tp->irq_cnt; i++) {
8099 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 8100 struct tg3_hw_status *sblk;
1da177e4 8101
4bae65c8
MC
8102 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
8103 TG3_HW_STATUS_SIZE,
8104 &tnapi->status_mapping,
8105 GFP_KERNEL);
f77a6a8e
MC
8106 if (!tnapi->hw_status)
8107 goto err_out;
898a56f8 8108
f77a6a8e 8109 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
8110 sblk = tnapi->hw_status;
8111
49a359e3 8112 if (tg3_flag(tp, ENABLE_RSS)) {
86449944 8113 u16 *prodptr = NULL;
8fea32b9 8114
49a359e3
MC
8115 /*
8116 * When RSS is enabled, the status block format changes
8117 * slightly. The "rx_jumbo_consumer", "reserved",
8118 * and "rx_mini_consumer" members get mapped to the
8119 * other three rx return ring producer indexes.
8120 */
8121 switch (i) {
8122 case 1:
8123 prodptr = &sblk->idx[0].rx_producer;
8124 break;
8125 case 2:
8126 prodptr = &sblk->rx_jumbo_consumer;
8127 break;
8128 case 3:
8129 prodptr = &sblk->reserved;
8130 break;
8131 case 4:
8132 prodptr = &sblk->rx_mini_consumer;
f891ea16
MC
8133 break;
8134 }
49a359e3
MC
8135 tnapi->rx_rcb_prod_idx = prodptr;
8136 } else {
8d9d7cfc 8137 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
8d9d7cfc 8138 }
f77a6a8e 8139 }
1da177e4 8140
49a359e3
MC
8141 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8142 goto err_out;
8143
1da177e4
LT
8144 return 0;
8145
8146err_out:
8147 tg3_free_consistent(tp);
8148 return -ENOMEM;
8149}
8150
8151#define MAX_WAIT_CNT 1000
8152
8153/* To stop a block, clear the enable bit and poll till it
8154 * clears. tp->lock is held.
8155 */
b3b7d6be 8156static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
8157{
8158 unsigned int i;
8159 u32 val;
8160
63c3a66f 8161 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8162 switch (ofs) {
8163 case RCVLSC_MODE:
8164 case DMAC_MODE:
8165 case MBFREE_MODE:
8166 case BUFMGR_MODE:
8167 case MEMARB_MODE:
8168 /* We can't enable/disable these bits of the
8169 * 5705/5750, just say success.
8170 */
8171 return 0;
8172
8173 default:
8174 break;
855e1111 8175 }
1da177e4
LT
8176 }
8177
8178 val = tr32(ofs);
8179 val &= ~enable_bit;
8180 tw32_f(ofs, val);
8181
8182 for (i = 0; i < MAX_WAIT_CNT; i++) {
8183 udelay(100);
8184 val = tr32(ofs);
8185 if ((val & enable_bit) == 0)
8186 break;
8187 }
8188
b3b7d6be 8189 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
8190 dev_err(&tp->pdev->dev,
8191 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8192 ofs, enable_bit);
1da177e4
LT
8193 return -ENODEV;
8194 }
8195
8196 return 0;
8197}
8198
8199/* tp->lock is held. */
b3b7d6be 8200static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
8201{
8202 int i, err;
8203
8204 tg3_disable_ints(tp);
8205
8206 tp->rx_mode &= ~RX_MODE_ENABLE;
8207 tw32_f(MAC_RX_MODE, tp->rx_mode);
8208 udelay(10);
8209
b3b7d6be
DM
8210 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8211 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8212 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8213 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8214 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8215 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
8216
8217 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8218 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8219 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8220 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8221 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8222 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8223 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
8224
8225 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8226 tw32_f(MAC_MODE, tp->mac_mode);
8227 udelay(40);
8228
8229 tp->tx_mode &= ~TX_MODE_ENABLE;
8230 tw32_f(MAC_TX_MODE, tp->tx_mode);
8231
8232 for (i = 0; i < MAX_WAIT_CNT; i++) {
8233 udelay(100);
8234 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8235 break;
8236 }
8237 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
8238 dev_err(&tp->pdev->dev,
8239 "%s timed out, TX_MODE_ENABLE will not clear "
8240 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 8241 err |= -ENODEV;
1da177e4
LT
8242 }
8243
e6de8ad1 8244 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
8245 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8246 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
8247
8248 tw32(FTQ_RESET, 0xffffffff);
8249 tw32(FTQ_RESET, 0x00000000);
8250
b3b7d6be
DM
8251 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8252 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 8253
f77a6a8e
MC
8254 for (i = 0; i < tp->irq_cnt; i++) {
8255 struct tg3_napi *tnapi = &tp->napi[i];
8256 if (tnapi->hw_status)
8257 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8258 }
1da177e4 8259
1da177e4
LT
8260 return err;
8261}
8262
ee6a99b5
MC
8263/* Save PCI command register before chip reset */
8264static void tg3_save_pci_state(struct tg3 *tp)
8265{
8a6eac90 8266 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
8267}
8268
8269/* Restore PCI state after chip reset */
8270static void tg3_restore_pci_state(struct tg3 *tp)
8271{
8272 u32 val;
8273
8274 /* Re-enable indirect register accesses. */
8275 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8276 tp->misc_host_ctrl);
8277
8278 /* Set MAX PCI retry to zero. */
8279 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
4153577a 8280 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 8281 tg3_flag(tp, PCIX_MODE))
ee6a99b5 8282 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 8283 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 8284 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 8285 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8286 PCISTATE_ALLOW_APE_SHMEM_WR |
8287 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
8288 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8289
8a6eac90 8290 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 8291
2c55a3d0
MC
8292 if (!tg3_flag(tp, PCI_EXPRESS)) {
8293 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8294 tp->pci_cacheline_sz);
8295 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8296 tp->pci_lat_timer);
114342f2 8297 }
5f5c51e3 8298
ee6a99b5 8299 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 8300 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8301 u16 pcix_cmd;
8302
8303 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8304 &pcix_cmd);
8305 pcix_cmd &= ~PCI_X_CMD_ERO;
8306 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8307 pcix_cmd);
8308 }
ee6a99b5 8309
63c3a66f 8310 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
8311
8312 /* Chip reset on 5780 will reset MSI enable bit,
8313 * so need to restore it.
8314 */
63c3a66f 8315 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
8316 u16 ctrl;
8317
8318 pci_read_config_word(tp->pdev,
8319 tp->msi_cap + PCI_MSI_FLAGS,
8320 &ctrl);
8321 pci_write_config_word(tp->pdev,
8322 tp->msi_cap + PCI_MSI_FLAGS,
8323 ctrl | PCI_MSI_FLAGS_ENABLE);
8324 val = tr32(MSGINT_MODE);
8325 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
8326 }
8327 }
8328}
8329
1da177e4
LT
8330/* tp->lock is held. */
8331static int tg3_chip_reset(struct tg3 *tp)
8332{
8333 u32 val;
1ee582d8 8334 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 8335 int i, err;
1da177e4 8336
f49639e6
DM
8337 tg3_nvram_lock(tp);
8338
77b483f1
MC
8339 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
8340
f49639e6
DM
8341 /* No matching tg3_nvram_unlock() after this because
8342 * chip reset below will undo the nvram lock.
8343 */
8344 tp->nvram_lock_cnt = 0;
1da177e4 8345
ee6a99b5
MC
8346 /* GRC_MISC_CFG core clock reset will clear the memory
8347 * enable bit in PCI register 4 and the MSI enable bit
8348 * on some chips, so we save relevant registers here.
8349 */
8350 tg3_save_pci_state(tp);
8351
4153577a 8352 if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
63c3a66f 8353 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
8354 tw32(GRC_FASTBOOT_PC, 0);
8355
1da177e4
LT
8356 /*
8357 * We must avoid the readl() that normally takes place.
8358 * It locks machines, causes machine checks, and other
8359 * fun things. So, temporarily disable the 5701
8360 * hardware workaround, while we do the reset.
8361 */
1ee582d8
MC
8362 write_op = tp->write32;
8363 if (write_op == tg3_write_flush_reg32)
8364 tp->write32 = tg3_write32;
1da177e4 8365
d18edcb2
MC
8366 /* Prevent the irq handler from reading or writing PCI registers
8367 * during chip reset when the memory enable bit in the PCI command
8368 * register may be cleared. The chip does not generate interrupt
8369 * at this time, but the irq handler may still be called due to irq
8370 * sharing or irqpoll.
8371 */
63c3a66f 8372 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
8373 for (i = 0; i < tp->irq_cnt; i++) {
8374 struct tg3_napi *tnapi = &tp->napi[i];
8375 if (tnapi->hw_status) {
8376 tnapi->hw_status->status = 0;
8377 tnapi->hw_status->status_tag = 0;
8378 }
8379 tnapi->last_tag = 0;
8380 tnapi->last_irq_tag = 0;
b8fa2f3a 8381 }
d18edcb2 8382 smp_mb();
4f125f42
MC
8383
8384 for (i = 0; i < tp->irq_cnt; i++)
8385 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 8386
4153577a 8387 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
255ca311
MC
8388 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8389 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
8390 }
8391
1da177e4
LT
8392 /* do the reset */
8393 val = GRC_MISC_CFG_CORECLK_RESET;
8394
63c3a66f 8395 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91 8396 /* Force PCIe 1.0a mode */
4153577a 8397 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 8398 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
8399 tr32(TG3_PCIE_PHY_TSTCTL) ==
8400 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
8401 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
8402
4153577a 8403 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
1da177e4
LT
8404 tw32(GRC_MISC_CFG, (1 << 29));
8405 val |= (1 << 29);
8406 }
8407 }
8408
4153577a 8409 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
8410 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
8411 tw32(GRC_VCPU_EXT_CTRL,
8412 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
8413 }
8414
f37500d3 8415 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 8416 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 8417 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 8418
1da177e4
LT
8419 tw32(GRC_MISC_CFG, val);
8420
1ee582d8
MC
8421 /* restore 5701 hardware bug workaround write method */
8422 tp->write32 = write_op;
1da177e4
LT
8423
8424 /* Unfortunately, we have to delay before the PCI read back.
8425 * Some 575X chips even will not respond to a PCI cfg access
8426 * when the reset command is given to the chip.
8427 *
8428 * How do these hardware designers expect things to work
8429 * properly if the PCI write is posted for a long period
8430 * of time? It is always necessary to have some method by
8431 * which a register read back can occur to push the write
8432 * out which does the reset.
8433 *
8434 * For most tg3 variants the trick below was working.
8435 * Ho hum...
8436 */
8437 udelay(120);
8438
8439 /* Flush PCI posted writes. The normal MMIO registers
8440 * are inaccessible at this time so this is the only
8441 * way to make this reliably (actually, this is no longer
8442 * the case, see above). I tried to use indirect
8443 * register read/write but this upset some 5701 variants.
8444 */
8445 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
8446
8447 udelay(120);
8448
0f49bfbd 8449 if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
e7126997
MC
8450 u16 val16;
8451
4153577a 8452 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
86449944 8453 int j;
1da177e4
LT
8454 u32 cfg_val;
8455
8456 /* Wait for link training to complete. */
86449944 8457 for (j = 0; j < 5000; j++)
1da177e4
LT
8458 udelay(100);
8459
8460 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
8461 pci_write_config_dword(tp->pdev, 0xc4,
8462 cfg_val | (1 << 15));
8463 }
5e7dfd0f 8464
e7126997 8465 /* Clear the "no snoop" and "relaxed ordering" bits. */
0f49bfbd 8466 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
e7126997
MC
8467 /*
8468 * Older PCIe devices only support the 128 byte
8469 * MPS setting. Enforce the restriction.
5e7dfd0f 8470 */
63c3a66f 8471 if (!tg3_flag(tp, CPMU_PRESENT))
0f49bfbd
JL
8472 val16 |= PCI_EXP_DEVCTL_PAYLOAD;
8473 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
5e7dfd0f 8474
5e7dfd0f 8475 /* Clear error status */
0f49bfbd 8476 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
5e7dfd0f
MC
8477 PCI_EXP_DEVSTA_CED |
8478 PCI_EXP_DEVSTA_NFED |
8479 PCI_EXP_DEVSTA_FED |
8480 PCI_EXP_DEVSTA_URD);
1da177e4
LT
8481 }
8482
ee6a99b5 8483 tg3_restore_pci_state(tp);
1da177e4 8484
63c3a66f
JP
8485 tg3_flag_clear(tp, CHIP_RESETTING);
8486 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 8487
ee6a99b5 8488 val = 0;
63c3a66f 8489 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 8490 val = tr32(MEMARB_MODE);
ee6a99b5 8491 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4 8492
4153577a 8493 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
1da177e4
LT
8494 tg3_stop_fw(tp);
8495 tw32(0x5000, 0x400);
8496 }
8497
7e6c63f0
HM
8498 if (tg3_flag(tp, IS_SSB_CORE)) {
8499 /*
8500 * BCM4785: In order to avoid repercussions from using
8501 * potentially defective internal ROM, stop the Rx RISC CPU,
8502 * which is not required.
8503 */
8504 tg3_stop_fw(tp);
8505 tg3_halt_cpu(tp, RX_CPU_BASE);
8506 }
8507
1da177e4
LT
8508 tw32(GRC_MODE, tp->grc_mode);
8509
4153577a 8510 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
ab0049b4 8511 val = tr32(0xc4);
1da177e4
LT
8512
8513 tw32(0xc4, val | (1 << 15));
8514 }
8515
8516 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
4153577a 8517 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4 8518 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
4153577a 8519 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
1da177e4
LT
8520 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
8521 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8522 }
8523
f07e9af3 8524 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 8525 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 8526 val = tp->mac_mode;
f07e9af3 8527 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 8528 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 8529 val = tp->mac_mode;
1da177e4 8530 } else
d2394e6b
MC
8531 val = 0;
8532
8533 tw32_f(MAC_MODE, val);
1da177e4
LT
8534 udelay(40);
8535
77b483f1
MC
8536 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
8537
7a6f4369
MC
8538 err = tg3_poll_fw(tp);
8539 if (err)
8540 return err;
1da177e4 8541
0a9140cf
MC
8542 tg3_mdio_start(tp);
8543
63c3a66f 8544 if (tg3_flag(tp, PCI_EXPRESS) &&
4153577a
JP
8545 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
8546 tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 8547 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 8548 val = tr32(0x7c00);
1da177e4
LT
8549
8550 tw32(0x7c00, val | (1 << 25));
8551 }
8552
4153577a 8553 if (tg3_asic_rev(tp) == ASIC_REV_5720) {
d78b59f5
MC
8554 val = tr32(TG3_CPMU_CLCK_ORIDE);
8555 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8556 }
8557
1da177e4 8558 /* Reprobe ASF enable state. */
63c3a66f
JP
8559 tg3_flag_clear(tp, ENABLE_ASF);
8560 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8561 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
8562 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
8563 u32 nic_cfg;
8564
8565 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
8566 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 8567 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 8568 tp->last_event_jiffies = jiffies;
63c3a66f
JP
8569 if (tg3_flag(tp, 5750_PLUS))
8570 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8571 }
8572 }
8573
8574 return 0;
8575}
8576
65ec698d
MC
8577static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
8578static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
92feeabf 8579
1da177e4 8580/* tp->lock is held. */
944d980e 8581static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
8582{
8583 int err;
8584
8585 tg3_stop_fw(tp);
8586
944d980e 8587 tg3_write_sig_pre_reset(tp, kind);
1da177e4 8588
b3b7d6be 8589 tg3_abort_hw(tp, silent);
1da177e4
LT
8590 err = tg3_chip_reset(tp);
8591
daba2a63
MC
8592 __tg3_set_mac_addr(tp, 0);
8593
944d980e
MC
8594 tg3_write_sig_legacy(tp, kind);
8595 tg3_write_sig_post_reset(tp, kind);
1da177e4 8596
92feeabf
MC
8597 if (tp->hw_stats) {
8598 /* Save the stats across chip resets... */
b4017c53 8599 tg3_get_nstats(tp, &tp->net_stats_prev);
92feeabf
MC
8600 tg3_get_estats(tp, &tp->estats_prev);
8601
8602 /* And make sure the next sample is new data */
8603 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
8604 }
8605
1da177e4
LT
8606 if (err)
8607 return err;
8608
8609 return 0;
8610}
8611
1da177e4
LT
8612static int tg3_set_mac_addr(struct net_device *dev, void *p)
8613{
8614 struct tg3 *tp = netdev_priv(dev);
8615 struct sockaddr *addr = p;
986e0aeb 8616 int err = 0, skip_mac_1 = 0;
1da177e4 8617
f9804ddb 8618 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 8619 return -EADDRNOTAVAIL;
f9804ddb 8620
1da177e4
LT
8621 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
8622
e75f7c90
MC
8623 if (!netif_running(dev))
8624 return 0;
8625
63c3a66f 8626 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 8627 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 8628
986e0aeb
MC
8629 addr0_high = tr32(MAC_ADDR_0_HIGH);
8630 addr0_low = tr32(MAC_ADDR_0_LOW);
8631 addr1_high = tr32(MAC_ADDR_1_HIGH);
8632 addr1_low = tr32(MAC_ADDR_1_LOW);
8633
8634 /* Skip MAC addr 1 if ASF is using it. */
8635 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
8636 !(addr1_high == 0 && addr1_low == 0))
8637 skip_mac_1 = 1;
58712ef9 8638 }
986e0aeb
MC
8639 spin_lock_bh(&tp->lock);
8640 __tg3_set_mac_addr(tp, skip_mac_1);
8641 spin_unlock_bh(&tp->lock);
1da177e4 8642
b9ec6c1b 8643 return err;
1da177e4
LT
8644}
8645
8646/* tp->lock is held. */
8647static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
8648 dma_addr_t mapping, u32 maxlen_flags,
8649 u32 nic_addr)
8650{
8651 tg3_write_mem(tp,
8652 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
8653 ((u64) mapping >> 32));
8654 tg3_write_mem(tp,
8655 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
8656 ((u64) mapping & 0xffffffff));
8657 tg3_write_mem(tp,
8658 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
8659 maxlen_flags);
8660
63c3a66f 8661 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8662 tg3_write_mem(tp,
8663 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
8664 nic_addr);
8665}
8666
a489b6d9
MC
8667
8668static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 8669{
a489b6d9 8670 int i = 0;
b6080e12 8671
63c3a66f 8672 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
8673 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
8674 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
8675 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
8676 } else {
8677 tw32(HOSTCC_TXCOL_TICKS, 0);
8678 tw32(HOSTCC_TXMAX_FRAMES, 0);
8679 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
a489b6d9
MC
8680
8681 for (; i < tp->txq_cnt; i++) {
8682 u32 reg;
8683
8684 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8685 tw32(reg, ec->tx_coalesce_usecs);
8686 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8687 tw32(reg, ec->tx_max_coalesced_frames);
8688 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8689 tw32(reg, ec->tx_max_coalesced_frames_irq);
8690 }
19cfaecc 8691 }
b6080e12 8692
a489b6d9
MC
8693 for (; i < tp->irq_max - 1; i++) {
8694 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8695 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8696 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8697 }
8698}
8699
8700static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
8701{
8702 int i = 0;
8703 u32 limit = tp->rxq_cnt;
8704
63c3a66f 8705 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8706 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8707 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8708 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
a489b6d9 8709 limit--;
19cfaecc 8710 } else {
b6080e12
MC
8711 tw32(HOSTCC_RXCOL_TICKS, 0);
8712 tw32(HOSTCC_RXMAX_FRAMES, 0);
8713 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8714 }
b6080e12 8715
a489b6d9 8716 for (; i < limit; i++) {
b6080e12
MC
8717 u32 reg;
8718
8719 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8720 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8721 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8722 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8723 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8724 tw32(reg, ec->rx_max_coalesced_frames_irq);
b6080e12
MC
8725 }
8726
8727 for (; i < tp->irq_max - 1; i++) {
8728 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8729 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8730 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
a489b6d9
MC
8731 }
8732}
19cfaecc 8733
a489b6d9
MC
8734static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
8735{
8736 tg3_coal_tx_init(tp, ec);
8737 tg3_coal_rx_init(tp, ec);
8738
8739 if (!tg3_flag(tp, 5705_PLUS)) {
8740 u32 val = ec->stats_block_coalesce_usecs;
8741
8742 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8743 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8744
f4a46d1f 8745 if (!tp->link_up)
a489b6d9
MC
8746 val = 0;
8747
8748 tw32(HOSTCC_STAT_COAL_TICKS, val);
b6080e12 8749 }
15f9850d 8750}
1da177e4 8751
2d31ecaf
MC
8752/* tp->lock is held. */
8753static void tg3_rings_reset(struct tg3 *tp)
8754{
8755 int i;
f77a6a8e 8756 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8757 struct tg3_napi *tnapi = &tp->napi[0];
8758
8759 /* Disable all transmit rings but the first. */
63c3a66f 8760 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8761 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8762 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8763 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
c65a17f4 8764 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 8765 tg3_asic_rev(tp) == ASIC_REV_5762)
b703df6f 8766 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8767 else
8768 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8769
8770 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8771 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8772 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8773 BDINFO_FLAGS_DISABLED);
8774
8775
8776 /* Disable all receive return rings but the first. */
63c3a66f 8777 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8778 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8779 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8780 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
4153577a
JP
8781 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
8782 tg3_asic_rev(tp) == ASIC_REV_5762 ||
55086ad9 8783 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
8784 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8785 else
8786 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8787
8788 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8789 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8790 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8791 BDINFO_FLAGS_DISABLED);
8792
8793 /* Disable interrupts */
8794 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8795 tp->napi[0].chk_msi_cnt = 0;
8796 tp->napi[0].last_rx_cons = 0;
8797 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8798
8799 /* Zero mailbox registers. */
63c3a66f 8800 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8801 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8802 tp->napi[i].tx_prod = 0;
8803 tp->napi[i].tx_cons = 0;
63c3a66f 8804 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8805 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8806 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8807 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8808 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8809 tp->napi[i].last_rx_cons = 0;
8810 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8811 }
63c3a66f 8812 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8813 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8814 } else {
8815 tp->napi[0].tx_prod = 0;
8816 tp->napi[0].tx_cons = 0;
8817 tw32_mailbox(tp->napi[0].prodmbox, 0);
8818 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8819 }
2d31ecaf
MC
8820
8821 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8822 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8823 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8824 for (i = 0; i < 16; i++)
8825 tw32_tx_mbox(mbox + i * 8, 0);
8826 }
8827
8828 txrcb = NIC_SRAM_SEND_RCB;
8829 rxrcb = NIC_SRAM_RCV_RET_RCB;
8830
8831 /* Clear status block in ram. */
8832 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8833
8834 /* Set status block DMA address */
8835 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8836 ((u64) tnapi->status_mapping >> 32));
8837 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8838 ((u64) tnapi->status_mapping & 0xffffffff));
8839
f77a6a8e
MC
8840 if (tnapi->tx_ring) {
8841 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8842 (TG3_TX_RING_SIZE <<
8843 BDINFO_FLAGS_MAXLEN_SHIFT),
8844 NIC_SRAM_TX_BUFFER_DESC);
8845 txrcb += TG3_BDINFO_SIZE;
8846 }
8847
8848 if (tnapi->rx_rcb) {
8849 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8850 (tp->rx_ret_ring_mask + 1) <<
8851 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8852 rxrcb += TG3_BDINFO_SIZE;
8853 }
8854
8855 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8856
f77a6a8e
MC
8857 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8858 u64 mapping = (u64)tnapi->status_mapping;
8859 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8860 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8861
8862 /* Clear status block in ram. */
8863 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8864
19cfaecc
MC
8865 if (tnapi->tx_ring) {
8866 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8867 (TG3_TX_RING_SIZE <<
8868 BDINFO_FLAGS_MAXLEN_SHIFT),
8869 NIC_SRAM_TX_BUFFER_DESC);
8870 txrcb += TG3_BDINFO_SIZE;
8871 }
f77a6a8e
MC
8872
8873 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8874 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8875 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8876
8877 stblk += 8;
f77a6a8e
MC
8878 rxrcb += TG3_BDINFO_SIZE;
8879 }
2d31ecaf
MC
8880}
8881
eb07a940
MC
8882static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8883{
8884 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8885
63c3a66f
JP
8886 if (!tg3_flag(tp, 5750_PLUS) ||
8887 tg3_flag(tp, 5780_CLASS) ||
4153577a
JP
8888 tg3_asic_rev(tp) == ASIC_REV_5750 ||
8889 tg3_asic_rev(tp) == ASIC_REV_5752 ||
513aa6ea 8890 tg3_flag(tp, 57765_PLUS))
eb07a940 8891 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
4153577a
JP
8892 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
8893 tg3_asic_rev(tp) == ASIC_REV_5787)
eb07a940
MC
8894 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8895 else
8896 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8897
8898 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8899 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8900
8901 val = min(nic_rep_thresh, host_rep_thresh);
8902 tw32(RCVBDI_STD_THRESH, val);
8903
63c3a66f 8904 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8905 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8906
63c3a66f 8907 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8908 return;
8909
513aa6ea 8910 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8911
8912 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8913
8914 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8915 tw32(RCVBDI_JUMBO_THRESH, val);
8916
63c3a66f 8917 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8918 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8919}
8920
ccd5ba9d
MC
8921static inline u32 calc_crc(unsigned char *buf, int len)
8922{
8923 u32 reg;
8924 u32 tmp;
8925 int j, k;
8926
8927 reg = 0xffffffff;
8928
8929 for (j = 0; j < len; j++) {
8930 reg ^= buf[j];
8931
8932 for (k = 0; k < 8; k++) {
8933 tmp = reg & 0x01;
8934
8935 reg >>= 1;
8936
8937 if (tmp)
8938 reg ^= 0xedb88320;
8939 }
8940 }
8941
8942 return ~reg;
8943}
8944
8945static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
8946{
8947 /* accept or reject all multicast frames */
8948 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
8949 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
8950 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
8951 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
8952}
8953
8954static void __tg3_set_rx_mode(struct net_device *dev)
8955{
8956 struct tg3 *tp = netdev_priv(dev);
8957 u32 rx_mode;
8958
8959 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
8960 RX_MODE_KEEP_VLAN_TAG);
8961
8962#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
8963 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
8964 * flag clear.
8965 */
8966 if (!tg3_flag(tp, ENABLE_ASF))
8967 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8968#endif
8969
8970 if (dev->flags & IFF_PROMISC) {
8971 /* Promiscuous mode. */
8972 rx_mode |= RX_MODE_PROMISC;
8973 } else if (dev->flags & IFF_ALLMULTI) {
8974 /* Accept all multicast. */
8975 tg3_set_multi(tp, 1);
8976 } else if (netdev_mc_empty(dev)) {
8977 /* Reject all multicast. */
8978 tg3_set_multi(tp, 0);
8979 } else {
8980 /* Accept one or more multicast(s). */
8981 struct netdev_hw_addr *ha;
8982 u32 mc_filter[4] = { 0, };
8983 u32 regidx;
8984 u32 bit;
8985 u32 crc;
8986
8987 netdev_for_each_mc_addr(ha, dev) {
8988 crc = calc_crc(ha->addr, ETH_ALEN);
8989 bit = ~crc & 0x7f;
8990 regidx = (bit & 0x60) >> 5;
8991 bit &= 0x1f;
8992 mc_filter[regidx] |= (1 << bit);
8993 }
8994
8995 tw32(MAC_HASH_REG_0, mc_filter[0]);
8996 tw32(MAC_HASH_REG_1, mc_filter[1]);
8997 tw32(MAC_HASH_REG_2, mc_filter[2]);
8998 tw32(MAC_HASH_REG_3, mc_filter[3]);
8999 }
9000
9001 if (rx_mode != tp->rx_mode) {
9002 tp->rx_mode = rx_mode;
9003 tw32_f(MAC_RX_MODE, rx_mode);
9004 udelay(10);
9005 }
9006}
9007
9102426a 9008static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
90415477
MC
9009{
9010 int i;
9011
9012 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
9102426a 9013 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
90415477
MC
9014}
9015
9016static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9017{
9018 int i;
9019
9020 if (!tg3_flag(tp, SUPPORT_MSIX))
9021 return;
9022
0b3ba055 9023 if (tp->rxq_cnt == 1) {
bcebcc46 9024 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
9025 return;
9026 }
9027
9028 /* Validate table against current IRQ count */
9029 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
0b3ba055 9030 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
90415477
MC
9031 break;
9032 }
9033
9034 if (i != TG3_RSS_INDIR_TBL_SIZE)
9102426a 9035 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
bcebcc46
MC
9036}
9037
90415477 9038static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9039{
9040 int i = 0;
9041 u32 reg = MAC_RSS_INDIR_TBL_0;
9042
9043 while (i < TG3_RSS_INDIR_TBL_SIZE) {
9044 u32 val = tp->rss_ind_tbl[i];
9045 i++;
9046 for (; i % 8; i++) {
9047 val <<= 4;
9048 val |= tp->rss_ind_tbl[i];
9049 }
9050 tw32(reg, val);
9051 reg += 4;
9052 }
9053}
9054
1da177e4 9055/* tp->lock is held. */
8e7a22e3 9056static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
9057{
9058 u32 val, rdmac_mode;
9059 int i, err, limit;
8fea32b9 9060 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
9061
9062 tg3_disable_ints(tp);
9063
9064 tg3_stop_fw(tp);
9065
9066 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9067
63c3a66f 9068 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 9069 tg3_abort_hw(tp, 1);
1da177e4 9070
699c0193
MC
9071 /* Enable MAC control of LPI */
9072 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
c65a17f4
MC
9073 val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
9074 TG3_CPMU_EEE_LNKIDL_UART_IDL;
4153577a 9075 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
c65a17f4
MC
9076 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
9077
9078 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
699c0193
MC
9079
9080 tw32_f(TG3_CPMU_EEE_CTRL,
9081 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
9082
a386b901
MC
9083 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
9084 TG3_CPMU_EEEMD_LPI_IN_TX |
9085 TG3_CPMU_EEEMD_LPI_IN_RX |
9086 TG3_CPMU_EEEMD_EEE_ENABLE;
9087
4153577a 9088 if (tg3_asic_rev(tp) != ASIC_REV_5717)
a386b901
MC
9089 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
9090
63c3a66f 9091 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
9092 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
9093
9094 tw32_f(TG3_CPMU_EEE_MODE, val);
9095
9096 tw32_f(TG3_CPMU_EEE_DBTMR1,
9097 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
9098 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
9099
9100 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 9101 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 9102 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
9103 }
9104
603f1173 9105 if (reset_phy)
d4d2c558
MC
9106 tg3_phy_reset(tp);
9107
1da177e4
LT
9108 err = tg3_chip_reset(tp);
9109 if (err)
9110 return err;
9111
9112 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9113
4153577a 9114 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
d30cdd28
MC
9115 val = tr32(TG3_CPMU_CTRL);
9116 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9117 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
9118
9119 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9120 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9121 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9122 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9123
9124 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9125 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9126 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9127 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9128
9129 val = tr32(TG3_CPMU_HST_ACC);
9130 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9131 val |= CPMU_HST_ACC_MACCLK_6_25;
9132 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
9133 }
9134
4153577a 9135 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
33466d93
MC
9136 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9137 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9138 PCIE_PWR_MGMT_L1_THRESH_4MS;
9139 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
9140
9141 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9142 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9143
9144 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 9145
f40386c8
MC
9146 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9147 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
9148 }
9149
63c3a66f 9150 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
9151 u32 grc_mode = tr32(GRC_MODE);
9152
9153 /* Access the lower 1K of PL PCIE block registers. */
9154 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9155 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9156
9157 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9158 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9159 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9160
9161 tw32(GRC_MODE, grc_mode);
9162 }
9163
55086ad9 9164 if (tg3_flag(tp, 57765_CLASS)) {
4153577a 9165 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
5093eedc 9166 u32 grc_mode = tr32(GRC_MODE);
cea46462 9167
5093eedc
MC
9168 /* Access the lower 1K of PL PCIE block registers. */
9169 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9170 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 9171
5093eedc
MC
9172 val = tr32(TG3_PCIE_TLDLPL_PORT +
9173 TG3_PCIE_PL_LO_PHYCTL5);
9174 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9175 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 9176
5093eedc
MC
9177 tw32(GRC_MODE, grc_mode);
9178 }
a977dbe8 9179
4153577a 9180 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
d3f677af
MC
9181 u32 grc_mode;
9182
9183 /* Fix transmit hangs */
9184 val = tr32(TG3_CPMU_PADRNG_CTL);
9185 val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9186 tw32(TG3_CPMU_PADRNG_CTL, val);
9187
9188 grc_mode = tr32(GRC_MODE);
1ff30a59
MC
9189
9190 /* Access the lower 1K of DL PCIE block registers. */
9191 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9192 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
9193
9194 val = tr32(TG3_PCIE_TLDLPL_PORT +
9195 TG3_PCIE_DL_LO_FTSMAX);
9196 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
9197 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
9198 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
9199
9200 tw32(GRC_MODE, grc_mode);
9201 }
9202
a977dbe8
MC
9203 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9204 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9205 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9206 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
9207 }
9208
1da177e4
LT
9209 /* This works around an issue with Athlon chipsets on
9210 * B3 tigon3 silicon. This bit has no effect on any
9211 * other revision. But do not set this on PCI Express
795d01c5 9212 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 9213 */
63c3a66f
JP
9214 if (!tg3_flag(tp, CPMU_PRESENT)) {
9215 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
9216 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
9217 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9218 }
1da177e4 9219
4153577a 9220 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 9221 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
9222 val = tr32(TG3PCI_PCISTATE);
9223 val |= PCISTATE_RETRY_SAME_DMA;
9224 tw32(TG3PCI_PCISTATE, val);
9225 }
9226
63c3a66f 9227 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
9228 /* Allow reads and writes to the
9229 * APE register and memory space.
9230 */
9231 val = tr32(TG3PCI_PCISTATE);
9232 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
9233 PCISTATE_ALLOW_APE_SHMEM_WR |
9234 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
9235 tw32(TG3PCI_PCISTATE, val);
9236 }
9237
4153577a 9238 if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
1da177e4
LT
9239 /* Enable some hw fixes. */
9240 val = tr32(TG3PCI_MSI_DATA);
9241 val |= (1 << 26) | (1 << 28) | (1 << 29);
9242 tw32(TG3PCI_MSI_DATA, val);
9243 }
9244
9245 /* Descriptor ring init may make accesses to the
9246 * NIC SRAM area to setup the TX descriptors, so we
9247 * can only do this after the hardware has been
9248 * successfully reset.
9249 */
32d8c572
MC
9250 err = tg3_init_rings(tp);
9251 if (err)
9252 return err;
1da177e4 9253
63c3a66f 9254 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
9255 val = tr32(TG3PCI_DMA_RW_CTRL) &
9256 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
4153577a 9257 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
1a319025 9258 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 9259 if (!tg3_flag(tp, 57765_CLASS) &&
4153577a
JP
9260 tg3_asic_rev(tp) != ASIC_REV_5717 &&
9261 tg3_asic_rev(tp) != ASIC_REV_5762)
0aebff48 9262 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c 9263 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
4153577a
JP
9264 } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
9265 tg3_asic_rev(tp) != ASIC_REV_5761) {
d30cdd28
MC
9266 /* This value is determined during the probe time DMA
9267 * engine test, tg3_test_dma.
9268 */
9269 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
9270 }
1da177e4
LT
9271
9272 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
9273 GRC_MODE_4X_NIC_SEND_RINGS |
9274 GRC_MODE_NO_TX_PHDR_CSUM |
9275 GRC_MODE_NO_RX_PHDR_CSUM);
9276 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
9277
9278 /* Pseudo-header checksum is done by hardware logic and not
9279 * the offload processers, so make the chip do the pseudo-
9280 * header checksums on receive. For transmit it is more
9281 * convenient to do the pseudo-header checksum in software
9282 * as Linux does that on transmit for us in all cases.
9283 */
9284 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4 9285
fb4ce8ad
MC
9286 val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
9287 if (tp->rxptpctl)
9288 tw32(TG3_RX_PTP_CTL,
9289 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
9290
9291 if (tg3_flag(tp, PTP_CAPABLE))
9292 val |= GRC_MODE_TIME_SYNC_ENABLE;
9293
9294 tw32(GRC_MODE, tp->grc_mode | val);
1da177e4
LT
9295
9296 /* Setup the timer prescalar register. Clock is always 66Mhz. */
9297 val = tr32(GRC_MISC_CFG);
9298 val &= ~0xff;
9299 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
9300 tw32(GRC_MISC_CFG, val);
9301
9302 /* Initialize MBUF/DESC pool. */
63c3a66f 9303 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4 9304 /* Do nothing. */
4153577a 9305 } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
1da177e4 9306 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
4153577a 9307 if (tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
9308 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
9309 else
9310 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
9311 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
9312 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 9313 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9314 int fw_len;
9315
077f849d 9316 fw_len = tp->fw_len;
1da177e4
LT
9317 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
9318 tw32(BUFMGR_MB_POOL_ADDR,
9319 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
9320 tw32(BUFMGR_MB_POOL_SIZE,
9321 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
9322 }
1da177e4 9323
0f893dc6 9324 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
9325 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9326 tp->bufmgr_config.mbuf_read_dma_low_water);
9327 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9328 tp->bufmgr_config.mbuf_mac_rx_low_water);
9329 tw32(BUFMGR_MB_HIGH_WATER,
9330 tp->bufmgr_config.mbuf_high_water);
9331 } else {
9332 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9333 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
9334 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9335 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
9336 tw32(BUFMGR_MB_HIGH_WATER,
9337 tp->bufmgr_config.mbuf_high_water_jumbo);
9338 }
9339 tw32(BUFMGR_DMA_LOW_WATER,
9340 tp->bufmgr_config.dma_low_water);
9341 tw32(BUFMGR_DMA_HIGH_WATER,
9342 tp->bufmgr_config.dma_high_water);
9343
d309a46e 9344 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
4153577a 9345 if (tg3_asic_rev(tp) == ASIC_REV_5719)
d309a46e 9346 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4153577a
JP
9347 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
9348 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9349 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
4d958473 9350 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 9351 tw32(BUFMGR_MODE, val);
1da177e4
LT
9352 for (i = 0; i < 2000; i++) {
9353 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
9354 break;
9355 udelay(10);
9356 }
9357 if (i >= 2000) {
05dbe005 9358 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
9359 return -ENODEV;
9360 }
9361
4153577a 9362 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
eb07a940 9363 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 9364
eb07a940 9365 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
9366
9367 /* Initialize TG3_BDINFO's at:
9368 * RCVDBDI_STD_BD: standard eth size rx ring
9369 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
9370 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
9371 *
9372 * like so:
9373 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
9374 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
9375 * ring attribute flags
9376 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
9377 *
9378 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
9379 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
9380 *
9381 * The size of each ring is fixed in the firmware, but the location is
9382 * configurable.
9383 */
9384 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9385 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 9386 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9387 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 9388 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
9389 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
9390 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 9391
fdb72b38 9392 /* Disable the mini ring */
63c3a66f 9393 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9394 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
9395 BDINFO_FLAGS_DISABLED);
9396
fdb72b38
MC
9397 /* Program the jumbo buffer descriptor ring control
9398 * blocks on those devices that have them.
9399 */
4153577a 9400 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
63c3a66f 9401 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 9402
63c3a66f 9403 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 9404 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9405 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 9406 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9407 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
9408 val = TG3_RX_JMB_RING_SIZE(tp) <<
9409 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 9410 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 9411 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 9412 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
c65a17f4 9413 tg3_flag(tp, 57765_CLASS) ||
4153577a 9414 tg3_asic_rev(tp) == ASIC_REV_5762)
87668d35
MC
9415 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
9416 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
9417 } else {
9418 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
9419 BDINFO_FLAGS_DISABLED);
9420 }
9421
63c3a66f 9422 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 9423 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
9424 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
9425 val |= (TG3_RX_STD_DMA_SZ << 2);
9426 } else
04380d40 9427 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 9428 } else
de9f5230 9429 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
9430
9431 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 9432
411da640 9433 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 9434 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 9435
63c3a66f
JP
9436 tpr->rx_jmb_prod_idx =
9437 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 9438 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 9439
2d31ecaf
MC
9440 tg3_rings_reset(tp);
9441
1da177e4 9442 /* Initialize MAC address and backoff seed. */
986e0aeb 9443 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
9444
9445 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
9446 tw32(MAC_RX_MTU_SIZE,
9447 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
9448
9449 /* The slot time is changed by tg3_setup_phy if we
9450 * run at gigabit with half duplex.
9451 */
f2096f94
MC
9452 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
9453 (6 << TX_LENGTHS_IPG_SHIFT) |
9454 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
9455
4153577a
JP
9456 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9457 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9458 val |= tr32(MAC_TX_LENGTHS) &
9459 (TX_LENGTHS_JMB_FRM_LEN_MSK |
9460 TX_LENGTHS_CNT_DWN_VAL_MSK);
9461
9462 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
9463
9464 /* Receive rules. */
9465 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
9466 tw32(RCVLPC_CONFIG, 0x0181);
9467
9468 /* Calculate RDMAC_MODE setting early, we need it to determine
9469 * the RCVLPC_STATE_ENABLE mask.
9470 */
9471 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
9472 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
9473 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
9474 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
9475 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 9476
4153577a 9477 if (tg3_asic_rev(tp) == ASIC_REV_5717)
0339e4e3
MC
9478 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
9479
4153577a
JP
9480 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
9481 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9482 tg3_asic_rev(tp) == ASIC_REV_57780)
d30cdd28
MC
9483 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
9484 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
9485 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
9486
4153577a
JP
9487 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
9488 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 9489 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a 9490 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
9491 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
9492 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9493 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9494 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9495 }
9496 }
9497
63c3a66f 9498 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
9499 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9500
4153577a 9501 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
d3f677af
MC
9502 tp->dma_limit = 0;
9503 if (tp->dev->mtu <= ETH_DATA_LEN) {
9504 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
9505 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
9506 }
9507 }
9508
63c3a66f
JP
9509 if (tg3_flag(tp, HW_TSO_1) ||
9510 tg3_flag(tp, HW_TSO_2) ||
9511 tg3_flag(tp, HW_TSO_3))
027455ad
MC
9512 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
9513
108a6c16 9514 if (tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
9515 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9516 tg3_asic_rev(tp) == ASIC_REV_57780)
027455ad 9517 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 9518
4153577a
JP
9519 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9520 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9521 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
9522
4153577a
JP
9523 if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
9524 tg3_asic_rev(tp) == ASIC_REV_5784 ||
9525 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9526 tg3_asic_rev(tp) == ASIC_REV_57780 ||
63c3a66f 9527 tg3_flag(tp, 57765_PLUS)) {
c65a17f4
MC
9528 u32 tgtreg;
9529
4153577a 9530 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
9531 tgtreg = TG3_RDMA_RSRVCTRL_REG2;
9532 else
9533 tgtreg = TG3_RDMA_RSRVCTRL_REG;
9534
9535 val = tr32(tgtreg);
4153577a
JP
9536 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9537 tg3_asic_rev(tp) == ASIC_REV_5762) {
b4495ed8
MC
9538 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
9539 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
9540 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
9541 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
9542 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
9543 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 9544 }
c65a17f4 9545 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
41a8a7ee
MC
9546 }
9547
4153577a
JP
9548 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
9549 tg3_asic_rev(tp) == ASIC_REV_5720 ||
9550 tg3_asic_rev(tp) == ASIC_REV_5762) {
c65a17f4
MC
9551 u32 tgtreg;
9552
4153577a 9553 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
9554 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
9555 else
9556 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
9557
9558 val = tr32(tgtreg);
9559 tw32(tgtreg, val |
d309a46e
MC
9560 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
9561 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
9562 }
9563
1da177e4 9564 /* Receive/send statistics. */
63c3a66f 9565 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
9566 val = tr32(RCVLPC_STATS_ENABLE);
9567 val &= ~RCVLPC_STATSENAB_DACK_FIX;
9568 tw32(RCVLPC_STATS_ENABLE, val);
9569 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 9570 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9571 val = tr32(RCVLPC_STATS_ENABLE);
9572 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
9573 tw32(RCVLPC_STATS_ENABLE, val);
9574 } else {
9575 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
9576 }
9577 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
9578 tw32(SNDDATAI_STATSENAB, 0xffffff);
9579 tw32(SNDDATAI_STATSCTRL,
9580 (SNDDATAI_SCTRL_ENABLE |
9581 SNDDATAI_SCTRL_FASTUPD));
9582
9583 /* Setup host coalescing engine. */
9584 tw32(HOSTCC_MODE, 0);
9585 for (i = 0; i < 2000; i++) {
9586 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
9587 break;
9588 udelay(10);
9589 }
9590
d244c892 9591 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 9592
63c3a66f 9593 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9594 /* Status/statistics block address. See tg3_timer,
9595 * the tg3_periodic_fetch_stats call there, and
9596 * tg3_get_stats to see how this works for 5705/5750 chips.
9597 */
1da177e4
LT
9598 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9599 ((u64) tp->stats_mapping >> 32));
9600 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9601 ((u64) tp->stats_mapping & 0xffffffff));
9602 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 9603
1da177e4 9604 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
9605
9606 /* Clear statistics and status block memory areas */
9607 for (i = NIC_SRAM_STATS_BLK;
9608 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
9609 i += sizeof(u32)) {
9610 tg3_write_mem(tp, i, 0);
9611 udelay(40);
9612 }
1da177e4
LT
9613 }
9614
9615 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
9616
9617 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
9618 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 9619 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9620 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
9621
f07e9af3
MC
9622 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9623 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
9624 /* reset to prevent losing 1st rx packet intermittently */
9625 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9626 udelay(10);
9627 }
9628
3bda1258 9629 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
9630 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
9631 MAC_MODE_FHDE_ENABLE;
9632 if (tg3_flag(tp, ENABLE_APE))
9633 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 9634 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 9635 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a 9636 tg3_asic_rev(tp) != ASIC_REV_5700)
e8f3f6ca 9637 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
9638 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
9639 udelay(40);
9640
314fba34 9641 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 9642 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
9643 * register to preserve the GPIO settings for LOMs. The GPIOs,
9644 * whether used as inputs or outputs, are set by boot code after
9645 * reset.
9646 */
63c3a66f 9647 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
9648 u32 gpio_mask;
9649
9d26e213
MC
9650 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
9651 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
9652 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc 9653
4153577a 9654 if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc
MC
9655 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
9656 GRC_LCLCTRL_GPIO_OUTPUT3;
9657
4153577a 9658 if (tg3_asic_rev(tp) == ASIC_REV_5755)
af36e6b6
MC
9659 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
9660
aaf84465 9661 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
9662 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
9663
9664 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 9665 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
9666 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
9667 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 9668 }
1da177e4
LT
9669 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9670 udelay(100);
9671
c3b5003b 9672 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 9673 val = tr32(MSGINT_MODE);
c3b5003b
MC
9674 val |= MSGINT_MODE_ENABLE;
9675 if (tp->irq_cnt > 1)
9676 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9677 if (!tg3_flag(tp, 1SHOT_MSI))
9678 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
9679 tw32(MSGINT_MODE, val);
9680 }
9681
63c3a66f 9682 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9683 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
9684 udelay(40);
9685 }
9686
9687 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
9688 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
9689 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
9690 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
9691 WDMAC_MODE_LNGREAD_ENAB);
9692
4153577a
JP
9693 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
9694 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 9695 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a
JP
9696 (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
9697 tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
1da177e4
LT
9698 /* nothing */
9699 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9700 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9701 val |= WDMAC_MODE_RX_ACCEL;
9702 }
9703 }
9704
d9ab5ad1 9705 /* Enable host coalescing bug fix */
63c3a66f 9706 if (tg3_flag(tp, 5755_PLUS))
f51f3562 9707 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 9708
4153577a 9709 if (tg3_asic_rev(tp) == ASIC_REV_5785)
788a035e
MC
9710 val |= WDMAC_MODE_BURST_ALL_DATA;
9711
1da177e4
LT
9712 tw32_f(WDMAC_MODE, val);
9713 udelay(40);
9714
63c3a66f 9715 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
9716 u16 pcix_cmd;
9717
9718 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9719 &pcix_cmd);
4153577a 9720 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
9974a356
MC
9721 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
9722 pcix_cmd |= PCI_X_CMD_READ_2K;
4153577a 9723 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
9974a356
MC
9724 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
9725 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9726 }
9974a356
MC
9727 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9728 pcix_cmd);
1da177e4
LT
9729 }
9730
9731 tw32_f(RDMAC_MODE, rdmac_mode);
9732 udelay(40);
9733
4153577a 9734 if (tg3_asic_rev(tp) == ASIC_REV_5719) {
091f0ea3
MC
9735 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
9736 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
9737 break;
9738 }
9739 if (i < TG3_NUM_RDMA_CHANNELS) {
9740 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
9741 val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
9742 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
9743 tg3_flag_set(tp, 5719_RDMA_BUG);
9744 }
9745 }
9746
1da177e4 9747 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 9748 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 9749 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6 9750
4153577a 9751 if (tg3_asic_rev(tp) == ASIC_REV_5761)
9936bcf6
MC
9752 tw32(SNDDATAC_MODE,
9753 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
9754 else
9755 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
9756
1da177e4
LT
9757 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
9758 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 9759 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 9760 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
9761 val |= RCVDBDI_MODE_LRG_RING_SZ;
9762 tw32(RCVDBDI_MODE, val);
1da177e4 9763 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
9764 if (tg3_flag(tp, HW_TSO_1) ||
9765 tg3_flag(tp, HW_TSO_2) ||
9766 tg3_flag(tp, HW_TSO_3))
1da177e4 9767 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 9768 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 9769 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
9770 val |= SNDBDI_MODE_MULTI_TXQ_EN;
9771 tw32(SNDBDI_MODE, val);
1da177e4
LT
9772 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
9773
4153577a 9774 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
1da177e4
LT
9775 err = tg3_load_5701_a0_firmware_fix(tp);
9776 if (err)
9777 return err;
9778 }
9779
63c3a66f 9780 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9781 err = tg3_load_tso_firmware(tp);
9782 if (err)
9783 return err;
9784 }
1da177e4
LT
9785
9786 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 9787
63c3a66f 9788 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 9789 tg3_asic_rev(tp) == ASIC_REV_5906)
b1d05210 9790 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94 9791
4153577a
JP
9792 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9793 tg3_asic_rev(tp) == ASIC_REV_5762) {
f2096f94
MC
9794 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
9795 tp->tx_mode &= ~val;
9796 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
9797 }
9798
1da177e4
LT
9799 tw32_f(MAC_TX_MODE, tp->tx_mode);
9800 udelay(100);
9801
63c3a66f 9802 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 9803 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
9804
9805 /* Setup the "secret" hash key. */
9806 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
9807 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
9808 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
9809 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
9810 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
9811 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
9812 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
9813 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
9814 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
9815 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
9816 }
9817
1da177e4 9818 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 9819 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
9820 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
9821
63c3a66f 9822 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
9823 tp->rx_mode |= RX_MODE_RSS_ENABLE |
9824 RX_MODE_RSS_ITBL_HASH_BITS_7 |
9825 RX_MODE_RSS_IPV6_HASH_EN |
9826 RX_MODE_RSS_TCP_IPV6_HASH_EN |
9827 RX_MODE_RSS_IPV4_HASH_EN |
9828 RX_MODE_RSS_TCP_IPV4_HASH_EN;
9829
1da177e4
LT
9830 tw32_f(MAC_RX_MODE, tp->rx_mode);
9831 udelay(10);
9832
1da177e4
LT
9833 tw32(MAC_LED_CTRL, tp->led_ctrl);
9834
9835 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 9836 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
9837 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9838 udelay(10);
9839 }
9840 tw32_f(MAC_RX_MODE, tp->rx_mode);
9841 udelay(10);
9842
f07e9af3 9843 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a
JP
9844 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
9845 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
9846 /* Set drive transmission level to 1.2V */
9847 /* only if the signal pre-emphasis bit is not set */
9848 val = tr32(MAC_SERDES_CFG);
9849 val &= 0xfffff000;
9850 val |= 0x880;
9851 tw32(MAC_SERDES_CFG, val);
9852 }
4153577a 9853 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
1da177e4
LT
9854 tw32(MAC_SERDES_CFG, 0x616000);
9855 }
9856
9857 /* Prevent chip from dropping frames when flow control
9858 * is enabled.
9859 */
55086ad9 9860 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
9861 val = 1;
9862 else
9863 val = 2;
9864 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4 9865
4153577a 9866 if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
f07e9af3 9867 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9868 /* Use hardware link auto-negotiation */
63c3a66f 9869 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9870 }
9871
f07e9af3 9872 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
4153577a 9873 tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
9874 u32 tmp;
9875
9876 tmp = tr32(SERDES_RX_CTRL);
9877 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9878 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9879 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9880 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9881 }
9882
63c3a66f 9883 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 9884 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 9885 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 9886
dd477003
MC
9887 err = tg3_setup_phy(tp, 0);
9888 if (err)
9889 return err;
1da177e4 9890
f07e9af3
MC
9891 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9892 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9893 u32 tmp;
9894
9895 /* Clear CRC stats. */
9896 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9897 tg3_writephy(tp, MII_TG3_TEST1,
9898 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9899 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9900 }
1da177e4
LT
9901 }
9902 }
9903
9904 __tg3_set_rx_mode(tp->dev);
9905
9906 /* Initialize receive rules. */
9907 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9908 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9909 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9910 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9911
63c3a66f 9912 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9913 limit = 8;
9914 else
9915 limit = 16;
63c3a66f 9916 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9917 limit -= 4;
9918 switch (limit) {
9919 case 16:
9920 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9921 case 15:
9922 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9923 case 14:
9924 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9925 case 13:
9926 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9927 case 12:
9928 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9929 case 11:
9930 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9931 case 10:
9932 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9933 case 9:
9934 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9935 case 8:
9936 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9937 case 7:
9938 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9939 case 6:
9940 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9941 case 5:
9942 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9943 case 4:
9944 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9945 case 3:
9946 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9947 case 2:
9948 case 1:
9949
9950 default:
9951 break;
855e1111 9952 }
1da177e4 9953
63c3a66f 9954 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9955 /* Write our heartbeat update interval to APE. */
9956 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9957 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9958
1da177e4
LT
9959 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9960
1da177e4
LT
9961 return 0;
9962}
9963
9964/* Called at device open time to get the chip ready for
9965 * packet processing. Invoked with tp->lock held.
9966 */
8e7a22e3 9967static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9968{
1da177e4
LT
9969 tg3_switch_clocks(tp);
9970
9971 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9972
2f751b67 9973 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9974}
9975
aed93e0b
MC
9976static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
9977{
9978 int i;
9979
9980 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
9981 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
9982
9983 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
9984 off += len;
9985
9986 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
9987 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
9988 memset(ocir, 0, TG3_OCIR_LEN);
9989 }
9990}
9991
9992/* sysfs attributes for hwmon */
9993static ssize_t tg3_show_temp(struct device *dev,
9994 struct device_attribute *devattr, char *buf)
9995{
9996 struct pci_dev *pdev = to_pci_dev(dev);
9997 struct net_device *netdev = pci_get_drvdata(pdev);
9998 struct tg3 *tp = netdev_priv(netdev);
9999 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
10000 u32 temperature;
10001
10002 spin_lock_bh(&tp->lock);
10003 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10004 sizeof(temperature));
10005 spin_unlock_bh(&tp->lock);
10006 return sprintf(buf, "%u\n", temperature);
10007}
10008
10009
10010static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
10011 TG3_TEMP_SENSOR_OFFSET);
10012static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
10013 TG3_TEMP_CAUTION_OFFSET);
10014static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
10015 TG3_TEMP_MAX_OFFSET);
10016
10017static struct attribute *tg3_attributes[] = {
10018 &sensor_dev_attr_temp1_input.dev_attr.attr,
10019 &sensor_dev_attr_temp1_crit.dev_attr.attr,
10020 &sensor_dev_attr_temp1_max.dev_attr.attr,
10021 NULL
10022};
10023
10024static const struct attribute_group tg3_group = {
10025 .attrs = tg3_attributes,
10026};
10027
aed93e0b
MC
10028static void tg3_hwmon_close(struct tg3 *tp)
10029{
aed93e0b
MC
10030 if (tp->hwmon_dev) {
10031 hwmon_device_unregister(tp->hwmon_dev);
10032 tp->hwmon_dev = NULL;
10033 sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
10034 }
aed93e0b
MC
10035}
10036
10037static void tg3_hwmon_open(struct tg3 *tp)
10038{
aed93e0b
MC
10039 int i, err;
10040 u32 size = 0;
10041 struct pci_dev *pdev = tp->pdev;
10042 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10043
10044 tg3_sd_scan_scratchpad(tp, ocirs);
10045
10046 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10047 if (!ocirs[i].src_data_length)
10048 continue;
10049
10050 size += ocirs[i].src_hdr_length;
10051 size += ocirs[i].src_data_length;
10052 }
10053
10054 if (!size)
10055 return;
10056
10057 /* Register hwmon sysfs hooks */
10058 err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
10059 if (err) {
10060 dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
10061 return;
10062 }
10063
10064 tp->hwmon_dev = hwmon_device_register(&pdev->dev);
10065 if (IS_ERR(tp->hwmon_dev)) {
10066 tp->hwmon_dev = NULL;
10067 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
10068 sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
10069 }
aed93e0b
MC
10070}
10071
10072
1da177e4
LT
10073#define TG3_STAT_ADD32(PSTAT, REG) \
10074do { u32 __val = tr32(REG); \
10075 (PSTAT)->low += __val; \
10076 if ((PSTAT)->low < __val) \
10077 (PSTAT)->high += 1; \
10078} while (0)
10079
10080static void tg3_periodic_fetch_stats(struct tg3 *tp)
10081{
10082 struct tg3_hw_stats *sp = tp->hw_stats;
10083
f4a46d1f 10084 if (!tp->link_up)
1da177e4
LT
10085 return;
10086
10087 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10088 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10089 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10090 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10091 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10092 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10093 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10094 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10095 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10096 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10097 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10098 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10099 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
091f0ea3
MC
10100 if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
10101 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10102 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10103 u32 val;
10104
10105 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10106 val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
10107 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10108 tg3_flag_clear(tp, 5719_RDMA_BUG);
10109 }
1da177e4
LT
10110
10111 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10112 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10113 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10114 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10115 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10116 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10117 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10118 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10119 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10120 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10121 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10122 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10123 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10124 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
10125
10126 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
4153577a
JP
10127 if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
10128 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10129 tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
4d958473
MC
10130 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10131 } else {
10132 u32 val = tr32(HOSTCC_FLOW_ATTN);
10133 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10134 if (val) {
10135 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10136 sp->rx_discards.low += val;
10137 if (sp->rx_discards.low < val)
10138 sp->rx_discards.high += 1;
10139 }
10140 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10141 }
463d305b 10142 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
10143}
10144
0e6cf6a9
MC
10145static void tg3_chk_missed_msi(struct tg3 *tp)
10146{
10147 u32 i;
10148
10149 for (i = 0; i < tp->irq_cnt; i++) {
10150 struct tg3_napi *tnapi = &tp->napi[i];
10151
10152 if (tg3_has_work(tnapi)) {
10153 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10154 tnapi->last_tx_cons == tnapi->tx_cons) {
10155 if (tnapi->chk_msi_cnt < 1) {
10156 tnapi->chk_msi_cnt++;
10157 return;
10158 }
7f230735 10159 tg3_msi(0, tnapi);
0e6cf6a9
MC
10160 }
10161 }
10162 tnapi->chk_msi_cnt = 0;
10163 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
10164 tnapi->last_tx_cons = tnapi->tx_cons;
10165 }
10166}
10167
1da177e4
LT
10168static void tg3_timer(unsigned long __opaque)
10169{
10170 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 10171
5b190624 10172 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
10173 goto restart_timer;
10174
f47c11ee 10175 spin_lock(&tp->lock);
1da177e4 10176
4153577a 10177 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
55086ad9 10178 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
10179 tg3_chk_missed_msi(tp);
10180
7e6c63f0
HM
10181 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
10182 /* BCM4785: Flush posted writes from GbE to host memory. */
10183 tr32(HOSTCC_MODE);
10184 }
10185
63c3a66f 10186 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
10187 /* All of this garbage is because when using non-tagged
10188 * IRQ status the mailbox/status_block protocol the chip
10189 * uses with the cpu is race prone.
10190 */
898a56f8 10191 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
10192 tw32(GRC_LOCAL_CTRL,
10193 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
10194 } else {
10195 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 10196 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 10197 }
1da177e4 10198
fac9b83e 10199 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 10200 spin_unlock(&tp->lock);
db219973 10201 tg3_reset_task_schedule(tp);
5b190624 10202 goto restart_timer;
fac9b83e 10203 }
1da177e4
LT
10204 }
10205
1da177e4
LT
10206 /* This part only runs once per second. */
10207 if (!--tp->timer_counter) {
63c3a66f 10208 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
10209 tg3_periodic_fetch_stats(tp);
10210
b0c5943f
MC
10211 if (tp->setlpicnt && !--tp->setlpicnt)
10212 tg3_phy_eee_enable(tp);
52b02d04 10213
63c3a66f 10214 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
10215 u32 mac_stat;
10216 int phy_event;
10217
10218 mac_stat = tr32(MAC_STATUS);
10219
10220 phy_event = 0;
f07e9af3 10221 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
10222 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
10223 phy_event = 1;
10224 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
10225 phy_event = 1;
10226
10227 if (phy_event)
10228 tg3_setup_phy(tp, 0);
63c3a66f 10229 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
10230 u32 mac_stat = tr32(MAC_STATUS);
10231 int need_setup = 0;
10232
f4a46d1f 10233 if (tp->link_up &&
1da177e4
LT
10234 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
10235 need_setup = 1;
10236 }
f4a46d1f 10237 if (!tp->link_up &&
1da177e4
LT
10238 (mac_stat & (MAC_STATUS_PCS_SYNCED |
10239 MAC_STATUS_SIGNAL_DET))) {
10240 need_setup = 1;
10241 }
10242 if (need_setup) {
3d3ebe74
MC
10243 if (!tp->serdes_counter) {
10244 tw32_f(MAC_MODE,
10245 (tp->mac_mode &
10246 ~MAC_MODE_PORT_MODE_MASK));
10247 udelay(40);
10248 tw32_f(MAC_MODE, tp->mac_mode);
10249 udelay(40);
10250 }
1da177e4
LT
10251 tg3_setup_phy(tp, 0);
10252 }
f07e9af3 10253 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 10254 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 10255 tg3_serdes_parallel_detect(tp);
57d8b880 10256 }
1da177e4
LT
10257
10258 tp->timer_counter = tp->timer_multiplier;
10259 }
10260
130b8e4d
MC
10261 /* Heartbeat is only sent once every 2 seconds.
10262 *
10263 * The heartbeat is to tell the ASF firmware that the host
10264 * driver is still alive. In the event that the OS crashes,
10265 * ASF needs to reset the hardware to free up the FIFO space
10266 * that may be filled with rx packets destined for the host.
10267 * If the FIFO is full, ASF will no longer function properly.
10268 *
10269 * Unintended resets have been reported on real time kernels
10270 * where the timer doesn't run on time. Netpoll will also have
10271 * same problem.
10272 *
10273 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
10274 * to check the ring condition when the heartbeat is expiring
10275 * before doing the reset. This will prevent most unintended
10276 * resets.
10277 */
1da177e4 10278 if (!--tp->asf_counter) {
63c3a66f 10279 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
10280 tg3_wait_for_event_ack(tp);
10281
bbadf503 10282 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 10283 FWCMD_NICDRV_ALIVE3);
bbadf503 10284 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
10285 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
10286 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
10287
10288 tg3_generate_fw_event(tp);
1da177e4
LT
10289 }
10290 tp->asf_counter = tp->asf_multiplier;
10291 }
10292
f47c11ee 10293 spin_unlock(&tp->lock);
1da177e4 10294
f475f163 10295restart_timer:
1da177e4
LT
10296 tp->timer.expires = jiffies + tp->timer_offset;
10297 add_timer(&tp->timer);
10298}
10299
229b1ad1 10300static void tg3_timer_init(struct tg3 *tp)
21f7638e
MC
10301{
10302 if (tg3_flag(tp, TAGGED_STATUS) &&
4153577a 10303 tg3_asic_rev(tp) != ASIC_REV_5717 &&
21f7638e
MC
10304 !tg3_flag(tp, 57765_CLASS))
10305 tp->timer_offset = HZ;
10306 else
10307 tp->timer_offset = HZ / 10;
10308
10309 BUG_ON(tp->timer_offset > HZ);
10310
10311 tp->timer_multiplier = (HZ / tp->timer_offset);
10312 tp->asf_multiplier = (HZ / tp->timer_offset) *
10313 TG3_FW_UPDATE_FREQ_SEC;
10314
10315 init_timer(&tp->timer);
10316 tp->timer.data = (unsigned long) tp;
10317 tp->timer.function = tg3_timer;
10318}
10319
10320static void tg3_timer_start(struct tg3 *tp)
10321{
10322 tp->asf_counter = tp->asf_multiplier;
10323 tp->timer_counter = tp->timer_multiplier;
10324
10325 tp->timer.expires = jiffies + tp->timer_offset;
10326 add_timer(&tp->timer);
10327}
10328
10329static void tg3_timer_stop(struct tg3 *tp)
10330{
10331 del_timer_sync(&tp->timer);
10332}
10333
10334/* Restart hardware after configuration changes, self-test, etc.
10335 * Invoked with tp->lock held.
10336 */
10337static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
10338 __releases(tp->lock)
10339 __acquires(tp->lock)
10340{
10341 int err;
10342
10343 err = tg3_init_hw(tp, reset_phy);
10344 if (err) {
10345 netdev_err(tp->dev,
10346 "Failed to re-initialize device, aborting\n");
10347 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10348 tg3_full_unlock(tp);
10349 tg3_timer_stop(tp);
10350 tp->irq_sync = 0;
10351 tg3_napi_enable(tp);
10352 dev_close(tp->dev);
10353 tg3_full_lock(tp, 0);
10354 }
10355 return err;
10356}
10357
10358static void tg3_reset_task(struct work_struct *work)
10359{
10360 struct tg3 *tp = container_of(work, struct tg3, reset_task);
10361 int err;
10362
10363 tg3_full_lock(tp, 0);
10364
10365 if (!netif_running(tp->dev)) {
10366 tg3_flag_clear(tp, RESET_TASK_PENDING);
10367 tg3_full_unlock(tp);
10368 return;
10369 }
10370
10371 tg3_full_unlock(tp);
10372
10373 tg3_phy_stop(tp);
10374
10375 tg3_netif_stop(tp);
10376
10377 tg3_full_lock(tp, 1);
10378
10379 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
10380 tp->write32_tx_mbox = tg3_write32_tx_mbox;
10381 tp->write32_rx_mbox = tg3_write_flush_reg32;
10382 tg3_flag_set(tp, MBOX_WRITE_REORDER);
10383 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
10384 }
10385
10386 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
10387 err = tg3_init_hw(tp, 1);
10388 if (err)
10389 goto out;
10390
10391 tg3_netif_start(tp);
10392
10393out:
10394 tg3_full_unlock(tp);
10395
10396 if (!err)
10397 tg3_phy_start(tp);
10398
10399 tg3_flag_clear(tp, RESET_TASK_PENDING);
10400}
10401
4f125f42 10402static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 10403{
7d12e780 10404 irq_handler_t fn;
fcfa0a32 10405 unsigned long flags;
4f125f42
MC
10406 char *name;
10407 struct tg3_napi *tnapi = &tp->napi[irq_num];
10408
10409 if (tp->irq_cnt == 1)
10410 name = tp->dev->name;
10411 else {
10412 name = &tnapi->irq_lbl[0];
10413 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
10414 name[IFNAMSIZ-1] = 0;
10415 }
fcfa0a32 10416
63c3a66f 10417 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 10418 fn = tg3_msi;
63c3a66f 10419 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 10420 fn = tg3_msi_1shot;
ab392d2d 10421 flags = 0;
fcfa0a32
MC
10422 } else {
10423 fn = tg3_interrupt;
63c3a66f 10424 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 10425 fn = tg3_interrupt_tagged;
ab392d2d 10426 flags = IRQF_SHARED;
fcfa0a32 10427 }
4f125f42
MC
10428
10429 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
10430}
10431
7938109f
MC
10432static int tg3_test_interrupt(struct tg3 *tp)
10433{
09943a18 10434 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 10435 struct net_device *dev = tp->dev;
b16250e3 10436 int err, i, intr_ok = 0;
f6eb9b1f 10437 u32 val;
7938109f 10438
d4bc3927
MC
10439 if (!netif_running(dev))
10440 return -ENODEV;
10441
7938109f
MC
10442 tg3_disable_ints(tp);
10443
4f125f42 10444 free_irq(tnapi->irq_vec, tnapi);
7938109f 10445
f6eb9b1f
MC
10446 /*
10447 * Turn off MSI one shot mode. Otherwise this test has no
10448 * observable way to know whether the interrupt was delivered.
10449 */
3aa1cdf8 10450 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
10451 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
10452 tw32(MSGINT_MODE, val);
10453 }
10454
4f125f42 10455 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 10456 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
10457 if (err)
10458 return err;
10459
898a56f8 10460 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
10461 tg3_enable_ints(tp);
10462
10463 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10464 tnapi->coal_now);
7938109f
MC
10465
10466 for (i = 0; i < 5; i++) {
b16250e3
MC
10467 u32 int_mbox, misc_host_ctrl;
10468
898a56f8 10469 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
10470 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
10471
10472 if ((int_mbox != 0) ||
10473 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
10474 intr_ok = 1;
7938109f 10475 break;
b16250e3
MC
10476 }
10477
3aa1cdf8
MC
10478 if (tg3_flag(tp, 57765_PLUS) &&
10479 tnapi->hw_status->status_tag != tnapi->last_tag)
10480 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
10481
7938109f
MC
10482 msleep(10);
10483 }
10484
10485 tg3_disable_ints(tp);
10486
4f125f42 10487 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 10488
4f125f42 10489 err = tg3_request_irq(tp, 0);
7938109f
MC
10490
10491 if (err)
10492 return err;
10493
f6eb9b1f
MC
10494 if (intr_ok) {
10495 /* Reenable MSI one shot mode. */
5b39de91 10496 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
10497 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
10498 tw32(MSGINT_MODE, val);
10499 }
7938109f 10500 return 0;
f6eb9b1f 10501 }
7938109f
MC
10502
10503 return -EIO;
10504}
10505
10506/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
10507 * successfully restored
10508 */
10509static int tg3_test_msi(struct tg3 *tp)
10510{
7938109f
MC
10511 int err;
10512 u16 pci_cmd;
10513
63c3a66f 10514 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
10515 return 0;
10516
10517 /* Turn off SERR reporting in case MSI terminates with Master
10518 * Abort.
10519 */
10520 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
10521 pci_write_config_word(tp->pdev, PCI_COMMAND,
10522 pci_cmd & ~PCI_COMMAND_SERR);
10523
10524 err = tg3_test_interrupt(tp);
10525
10526 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
10527
10528 if (!err)
10529 return 0;
10530
10531 /* other failures */
10532 if (err != -EIO)
10533 return err;
10534
10535 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
10536 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
10537 "to INTx mode. Please report this failure to the PCI "
10538 "maintainer and include system chipset information\n");
7938109f 10539
4f125f42 10540 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 10541
7938109f
MC
10542 pci_disable_msi(tp->pdev);
10543
63c3a66f 10544 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 10545 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 10546
4f125f42 10547 err = tg3_request_irq(tp, 0);
7938109f
MC
10548 if (err)
10549 return err;
10550
10551 /* Need to reset the chip because the MSI cycle may have terminated
10552 * with Master Abort.
10553 */
f47c11ee 10554 tg3_full_lock(tp, 1);
7938109f 10555
944d980e 10556 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 10557 err = tg3_init_hw(tp, 1);
7938109f 10558
f47c11ee 10559 tg3_full_unlock(tp);
7938109f
MC
10560
10561 if (err)
4f125f42 10562 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
10563
10564 return err;
10565}
10566
9e9fd12d
MC
10567static int tg3_request_firmware(struct tg3 *tp)
10568{
10569 const __be32 *fw_data;
10570
10571 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
10572 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
10573 tp->fw_needed);
9e9fd12d
MC
10574 return -ENOENT;
10575 }
10576
10577 fw_data = (void *)tp->fw->data;
10578
10579 /* Firmware blob starts with version numbers, followed by
10580 * start address and _full_ length including BSS sections
10581 * (which must be longer than the actual data, of course
10582 */
10583
10584 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
10585 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
10586 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
10587 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
10588 release_firmware(tp->fw);
10589 tp->fw = NULL;
10590 return -EINVAL;
10591 }
10592
10593 /* We no longer need firmware; we have it. */
10594 tp->fw_needed = NULL;
10595 return 0;
10596}
10597
9102426a 10598static u32 tg3_irq_count(struct tg3 *tp)
679563f4 10599{
9102426a 10600 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
679563f4 10601
9102426a 10602 if (irq_cnt > 1) {
c3b5003b
MC
10603 /* We want as many rx rings enabled as there are cpus.
10604 * In multiqueue MSI-X mode, the first MSI-X vector
10605 * only deals with link interrupts, etc, so we add
10606 * one to the number of vectors we are requesting.
10607 */
9102426a 10608 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
c3b5003b 10609 }
679563f4 10610
9102426a
MC
10611 return irq_cnt;
10612}
10613
10614static bool tg3_enable_msix(struct tg3 *tp)
10615{
10616 int i, rc;
86449944 10617 struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
9102426a 10618
0968169c
MC
10619 tp->txq_cnt = tp->txq_req;
10620 tp->rxq_cnt = tp->rxq_req;
10621 if (!tp->rxq_cnt)
10622 tp->rxq_cnt = netif_get_num_default_rss_queues();
9102426a
MC
10623 if (tp->rxq_cnt > tp->rxq_max)
10624 tp->rxq_cnt = tp->rxq_max;
cf6d6ea6
MC
10625
10626 /* Disable multiple TX rings by default. Simple round-robin hardware
10627 * scheduling of the TX rings can cause starvation of rings with
10628 * small packets when other rings have TSO or jumbo packets.
10629 */
10630 if (!tp->txq_req)
10631 tp->txq_cnt = 1;
9102426a
MC
10632
10633 tp->irq_cnt = tg3_irq_count(tp);
10634
679563f4
MC
10635 for (i = 0; i < tp->irq_max; i++) {
10636 msix_ent[i].entry = i;
10637 msix_ent[i].vector = 0;
10638 }
10639
10640 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
10641 if (rc < 0) {
10642 return false;
10643 } else if (rc != 0) {
679563f4
MC
10644 if (pci_enable_msix(tp->pdev, msix_ent, rc))
10645 return false;
05dbe005
JP
10646 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
10647 tp->irq_cnt, rc);
679563f4 10648 tp->irq_cnt = rc;
49a359e3 10649 tp->rxq_cnt = max(rc - 1, 1);
9102426a
MC
10650 if (tp->txq_cnt)
10651 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
679563f4
MC
10652 }
10653
10654 for (i = 0; i < tp->irq_max; i++)
10655 tp->napi[i].irq_vec = msix_ent[i].vector;
10656
49a359e3 10657 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
2ddaad39
BH
10658 pci_disable_msix(tp->pdev);
10659 return false;
10660 }
b92b9040 10661
9102426a
MC
10662 if (tp->irq_cnt == 1)
10663 return true;
d78b59f5 10664
9102426a
MC
10665 tg3_flag_set(tp, ENABLE_RSS);
10666
10667 if (tp->txq_cnt > 1)
10668 tg3_flag_set(tp, ENABLE_TSS);
10669
10670 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
2430b031 10671
679563f4
MC
10672 return true;
10673}
10674
07b0173c
MC
10675static void tg3_ints_init(struct tg3 *tp)
10676{
63c3a66f
JP
10677 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
10678 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
10679 /* All MSI supporting chips should support tagged
10680 * status. Assert that this is the case.
10681 */
5129c3a3
MC
10682 netdev_warn(tp->dev,
10683 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 10684 goto defcfg;
07b0173c 10685 }
4f125f42 10686
63c3a66f
JP
10687 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
10688 tg3_flag_set(tp, USING_MSIX);
10689 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
10690 tg3_flag_set(tp, USING_MSI);
679563f4 10691
63c3a66f 10692 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 10693 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 10694 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 10695 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
10696 if (!tg3_flag(tp, 1SHOT_MSI))
10697 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
10698 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
10699 }
10700defcfg:
63c3a66f 10701 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
10702 tp->irq_cnt = 1;
10703 tp->napi[0].irq_vec = tp->pdev->irq;
49a359e3
MC
10704 }
10705
10706 if (tp->irq_cnt == 1) {
10707 tp->txq_cnt = 1;
10708 tp->rxq_cnt = 1;
2ddaad39 10709 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 10710 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 10711 }
07b0173c
MC
10712}
10713
10714static void tg3_ints_fini(struct tg3 *tp)
10715{
63c3a66f 10716 if (tg3_flag(tp, USING_MSIX))
679563f4 10717 pci_disable_msix(tp->pdev);
63c3a66f 10718 else if (tg3_flag(tp, USING_MSI))
679563f4 10719 pci_disable_msi(tp->pdev);
63c3a66f
JP
10720 tg3_flag_clear(tp, USING_MSI);
10721 tg3_flag_clear(tp, USING_MSIX);
10722 tg3_flag_clear(tp, ENABLE_RSS);
10723 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
10724}
10725
be947307
MC
10726static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
10727 bool init)
1da177e4 10728{
d8f4cd38 10729 struct net_device *dev = tp->dev;
4f125f42 10730 int i, err;
1da177e4 10731
679563f4
MC
10732 /*
10733 * Setup interrupts first so we know how
10734 * many NAPI resources to allocate
10735 */
10736 tg3_ints_init(tp);
10737
90415477 10738 tg3_rss_check_indir_tbl(tp);
bcebcc46 10739
1da177e4
LT
10740 /* The placement of this call is tied
10741 * to the setup and use of Host TX descriptors.
10742 */
10743 err = tg3_alloc_consistent(tp);
10744 if (err)
679563f4 10745 goto err_out1;
88b06bc2 10746
66cfd1bd
MC
10747 tg3_napi_init(tp);
10748
fed97810 10749 tg3_napi_enable(tp);
1da177e4 10750
4f125f42
MC
10751 for (i = 0; i < tp->irq_cnt; i++) {
10752 struct tg3_napi *tnapi = &tp->napi[i];
10753 err = tg3_request_irq(tp, i);
10754 if (err) {
5bc09186
MC
10755 for (i--; i >= 0; i--) {
10756 tnapi = &tp->napi[i];
4f125f42 10757 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
10758 }
10759 goto err_out2;
4f125f42
MC
10760 }
10761 }
1da177e4 10762
f47c11ee 10763 tg3_full_lock(tp, 0);
1da177e4 10764
d8f4cd38 10765 err = tg3_init_hw(tp, reset_phy);
1da177e4 10766 if (err) {
944d980e 10767 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10768 tg3_free_rings(tp);
1da177e4
LT
10769 }
10770
f47c11ee 10771 tg3_full_unlock(tp);
1da177e4 10772
07b0173c 10773 if (err)
679563f4 10774 goto err_out3;
1da177e4 10775
d8f4cd38 10776 if (test_irq && tg3_flag(tp, USING_MSI)) {
7938109f 10777 err = tg3_test_msi(tp);
fac9b83e 10778
7938109f 10779 if (err) {
f47c11ee 10780 tg3_full_lock(tp, 0);
944d980e 10781 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 10782 tg3_free_rings(tp);
f47c11ee 10783 tg3_full_unlock(tp);
7938109f 10784
679563f4 10785 goto err_out2;
7938109f 10786 }
fcfa0a32 10787
63c3a66f 10788 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 10789 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 10790
f6eb9b1f
MC
10791 tw32(PCIE_TRANSACTION_CFG,
10792 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 10793 }
7938109f
MC
10794 }
10795
b02fd9e3
MC
10796 tg3_phy_start(tp);
10797
aed93e0b
MC
10798 tg3_hwmon_open(tp);
10799
f47c11ee 10800 tg3_full_lock(tp, 0);
1da177e4 10801
21f7638e 10802 tg3_timer_start(tp);
63c3a66f 10803 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
10804 tg3_enable_ints(tp);
10805
be947307
MC
10806 if (init)
10807 tg3_ptp_init(tp);
10808 else
10809 tg3_ptp_resume(tp);
10810
10811
f47c11ee 10812 tg3_full_unlock(tp);
1da177e4 10813
fe5f5787 10814 netif_tx_start_all_queues(dev);
1da177e4 10815
06c03c02
MB
10816 /*
10817 * Reset loopback feature if it was turned on while the device was down
10818 * make sure that it's installed properly now.
10819 */
10820 if (dev->features & NETIF_F_LOOPBACK)
10821 tg3_set_loopback(dev, dev->features);
10822
1da177e4 10823 return 0;
07b0173c 10824
679563f4 10825err_out3:
4f125f42
MC
10826 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10827 struct tg3_napi *tnapi = &tp->napi[i];
10828 free_irq(tnapi->irq_vec, tnapi);
10829 }
07b0173c 10830
679563f4 10831err_out2:
fed97810 10832 tg3_napi_disable(tp);
66cfd1bd 10833 tg3_napi_fini(tp);
07b0173c 10834 tg3_free_consistent(tp);
679563f4
MC
10835
10836err_out1:
10837 tg3_ints_fini(tp);
d8f4cd38 10838
07b0173c 10839 return err;
1da177e4
LT
10840}
10841
65138594 10842static void tg3_stop(struct tg3 *tp)
1da177e4 10843{
4f125f42 10844 int i;
1da177e4 10845
db219973 10846 tg3_reset_task_cancel(tp);
bd473da3 10847 tg3_netif_stop(tp);
1da177e4 10848
21f7638e 10849 tg3_timer_stop(tp);
1da177e4 10850
aed93e0b
MC
10851 tg3_hwmon_close(tp);
10852
24bb4fb6
MC
10853 tg3_phy_stop(tp);
10854
f47c11ee 10855 tg3_full_lock(tp, 1);
1da177e4
LT
10856
10857 tg3_disable_ints(tp);
10858
944d980e 10859 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10860 tg3_free_rings(tp);
63c3a66f 10861 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 10862
f47c11ee 10863 tg3_full_unlock(tp);
1da177e4 10864
4f125f42
MC
10865 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10866 struct tg3_napi *tnapi = &tp->napi[i];
10867 free_irq(tnapi->irq_vec, tnapi);
10868 }
07b0173c
MC
10869
10870 tg3_ints_fini(tp);
1da177e4 10871
66cfd1bd
MC
10872 tg3_napi_fini(tp);
10873
1da177e4 10874 tg3_free_consistent(tp);
65138594
MC
10875}
10876
d8f4cd38
MC
10877static int tg3_open(struct net_device *dev)
10878{
10879 struct tg3 *tp = netdev_priv(dev);
10880 int err;
10881
10882 if (tp->fw_needed) {
10883 err = tg3_request_firmware(tp);
4153577a 10884 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
d8f4cd38
MC
10885 if (err)
10886 return err;
10887 } else if (err) {
10888 netdev_warn(tp->dev, "TSO capability disabled\n");
10889 tg3_flag_clear(tp, TSO_CAPABLE);
10890 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
10891 netdev_notice(tp->dev, "TSO capability restored\n");
10892 tg3_flag_set(tp, TSO_CAPABLE);
10893 }
10894 }
10895
f4a46d1f 10896 tg3_carrier_off(tp);
d8f4cd38
MC
10897
10898 err = tg3_power_up(tp);
10899 if (err)
10900 return err;
10901
10902 tg3_full_lock(tp, 0);
10903
10904 tg3_disable_ints(tp);
10905 tg3_flag_clear(tp, INIT_COMPLETE);
10906
10907 tg3_full_unlock(tp);
10908
be947307 10909 err = tg3_start(tp, true, true, true);
d8f4cd38
MC
10910 if (err) {
10911 tg3_frob_aux_power(tp, false);
10912 pci_set_power_state(tp->pdev, PCI_D3hot);
10913 }
be947307 10914
7d41e49a
MC
10915 if (tg3_flag(tp, PTP_CAPABLE)) {
10916 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
10917 &tp->pdev->dev);
10918 if (IS_ERR(tp->ptp_clock))
10919 tp->ptp_clock = NULL;
10920 }
10921
07b0173c 10922 return err;
1da177e4
LT
10923}
10924
1da177e4
LT
10925static int tg3_close(struct net_device *dev)
10926{
10927 struct tg3 *tp = netdev_priv(dev);
10928
be947307
MC
10929 tg3_ptp_fini(tp);
10930
65138594 10931 tg3_stop(tp);
1da177e4 10932
92feeabf
MC
10933 /* Clear stats across close / open calls */
10934 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
10935 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 10936
c866b7ea 10937 tg3_power_down(tp);
bc1c7567 10938
f4a46d1f 10939 tg3_carrier_off(tp);
bc1c7567 10940
1da177e4
LT
10941 return 0;
10942}
10943
511d2224 10944static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
10945{
10946 return ((u64)val->high << 32) | ((u64)val->low);
10947}
10948
65ec698d 10949static u64 tg3_calc_crc_errors(struct tg3 *tp)
1da177e4
LT
10950{
10951 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10952
f07e9af3 10953 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a
JP
10954 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
10955 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
10956 u32 val;
10957
569a5df8
MC
10958 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
10959 tg3_writephy(tp, MII_TG3_TEST1,
10960 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10961 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
10962 } else
10963 val = 0;
1da177e4
LT
10964
10965 tp->phy_crc_errors += val;
10966
10967 return tp->phy_crc_errors;
10968 }
10969
10970 return get_stat64(&hw_stats->rx_fcs_errors);
10971}
10972
10973#define ESTAT_ADD(member) \
10974 estats->member = old_estats->member + \
511d2224 10975 get_stat64(&hw_stats->member)
1da177e4 10976
65ec698d 10977static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
1da177e4 10978{
1da177e4
LT
10979 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
10980 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10981
1da177e4
LT
10982 ESTAT_ADD(rx_octets);
10983 ESTAT_ADD(rx_fragments);
10984 ESTAT_ADD(rx_ucast_packets);
10985 ESTAT_ADD(rx_mcast_packets);
10986 ESTAT_ADD(rx_bcast_packets);
10987 ESTAT_ADD(rx_fcs_errors);
10988 ESTAT_ADD(rx_align_errors);
10989 ESTAT_ADD(rx_xon_pause_rcvd);
10990 ESTAT_ADD(rx_xoff_pause_rcvd);
10991 ESTAT_ADD(rx_mac_ctrl_rcvd);
10992 ESTAT_ADD(rx_xoff_entered);
10993 ESTAT_ADD(rx_frame_too_long_errors);
10994 ESTAT_ADD(rx_jabbers);
10995 ESTAT_ADD(rx_undersize_packets);
10996 ESTAT_ADD(rx_in_length_errors);
10997 ESTAT_ADD(rx_out_length_errors);
10998 ESTAT_ADD(rx_64_or_less_octet_packets);
10999 ESTAT_ADD(rx_65_to_127_octet_packets);
11000 ESTAT_ADD(rx_128_to_255_octet_packets);
11001 ESTAT_ADD(rx_256_to_511_octet_packets);
11002 ESTAT_ADD(rx_512_to_1023_octet_packets);
11003 ESTAT_ADD(rx_1024_to_1522_octet_packets);
11004 ESTAT_ADD(rx_1523_to_2047_octet_packets);
11005 ESTAT_ADD(rx_2048_to_4095_octet_packets);
11006 ESTAT_ADD(rx_4096_to_8191_octet_packets);
11007 ESTAT_ADD(rx_8192_to_9022_octet_packets);
11008
11009 ESTAT_ADD(tx_octets);
11010 ESTAT_ADD(tx_collisions);
11011 ESTAT_ADD(tx_xon_sent);
11012 ESTAT_ADD(tx_xoff_sent);
11013 ESTAT_ADD(tx_flow_control);
11014 ESTAT_ADD(tx_mac_errors);
11015 ESTAT_ADD(tx_single_collisions);
11016 ESTAT_ADD(tx_mult_collisions);
11017 ESTAT_ADD(tx_deferred);
11018 ESTAT_ADD(tx_excessive_collisions);
11019 ESTAT_ADD(tx_late_collisions);
11020 ESTAT_ADD(tx_collide_2times);
11021 ESTAT_ADD(tx_collide_3times);
11022 ESTAT_ADD(tx_collide_4times);
11023 ESTAT_ADD(tx_collide_5times);
11024 ESTAT_ADD(tx_collide_6times);
11025 ESTAT_ADD(tx_collide_7times);
11026 ESTAT_ADD(tx_collide_8times);
11027 ESTAT_ADD(tx_collide_9times);
11028 ESTAT_ADD(tx_collide_10times);
11029 ESTAT_ADD(tx_collide_11times);
11030 ESTAT_ADD(tx_collide_12times);
11031 ESTAT_ADD(tx_collide_13times);
11032 ESTAT_ADD(tx_collide_14times);
11033 ESTAT_ADD(tx_collide_15times);
11034 ESTAT_ADD(tx_ucast_packets);
11035 ESTAT_ADD(tx_mcast_packets);
11036 ESTAT_ADD(tx_bcast_packets);
11037 ESTAT_ADD(tx_carrier_sense_errors);
11038 ESTAT_ADD(tx_discards);
11039 ESTAT_ADD(tx_errors);
11040
11041 ESTAT_ADD(dma_writeq_full);
11042 ESTAT_ADD(dma_write_prioq_full);
11043 ESTAT_ADD(rxbds_empty);
11044 ESTAT_ADD(rx_discards);
11045 ESTAT_ADD(rx_errors);
11046 ESTAT_ADD(rx_threshold_hit);
11047
11048 ESTAT_ADD(dma_readq_full);
11049 ESTAT_ADD(dma_read_prioq_full);
11050 ESTAT_ADD(tx_comp_queue_full);
11051
11052 ESTAT_ADD(ring_set_send_prod_index);
11053 ESTAT_ADD(ring_status_update);
11054 ESTAT_ADD(nic_irqs);
11055 ESTAT_ADD(nic_avoided_irqs);
11056 ESTAT_ADD(nic_tx_threshold_hit);
11057
4452d099 11058 ESTAT_ADD(mbuf_lwm_thresh_hit);
1da177e4
LT
11059}
11060
65ec698d 11061static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
1da177e4 11062{
511d2224 11063 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
11064 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11065
1da177e4
LT
11066 stats->rx_packets = old_stats->rx_packets +
11067 get_stat64(&hw_stats->rx_ucast_packets) +
11068 get_stat64(&hw_stats->rx_mcast_packets) +
11069 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 11070
1da177e4
LT
11071 stats->tx_packets = old_stats->tx_packets +
11072 get_stat64(&hw_stats->tx_ucast_packets) +
11073 get_stat64(&hw_stats->tx_mcast_packets) +
11074 get_stat64(&hw_stats->tx_bcast_packets);
11075
11076 stats->rx_bytes = old_stats->rx_bytes +
11077 get_stat64(&hw_stats->rx_octets);
11078 stats->tx_bytes = old_stats->tx_bytes +
11079 get_stat64(&hw_stats->tx_octets);
11080
11081 stats->rx_errors = old_stats->rx_errors +
4f63b877 11082 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
11083 stats->tx_errors = old_stats->tx_errors +
11084 get_stat64(&hw_stats->tx_errors) +
11085 get_stat64(&hw_stats->tx_mac_errors) +
11086 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11087 get_stat64(&hw_stats->tx_discards);
11088
11089 stats->multicast = old_stats->multicast +
11090 get_stat64(&hw_stats->rx_mcast_packets);
11091 stats->collisions = old_stats->collisions +
11092 get_stat64(&hw_stats->tx_collisions);
11093
11094 stats->rx_length_errors = old_stats->rx_length_errors +
11095 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11096 get_stat64(&hw_stats->rx_undersize_packets);
11097
11098 stats->rx_over_errors = old_stats->rx_over_errors +
11099 get_stat64(&hw_stats->rxbds_empty);
11100 stats->rx_frame_errors = old_stats->rx_frame_errors +
11101 get_stat64(&hw_stats->rx_align_errors);
11102 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11103 get_stat64(&hw_stats->tx_discards);
11104 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11105 get_stat64(&hw_stats->tx_carrier_sense_errors);
11106
11107 stats->rx_crc_errors = old_stats->rx_crc_errors +
65ec698d 11108 tg3_calc_crc_errors(tp);
1da177e4 11109
4f63b877
JL
11110 stats->rx_missed_errors = old_stats->rx_missed_errors +
11111 get_stat64(&hw_stats->rx_discards);
11112
b0057c51 11113 stats->rx_dropped = tp->rx_dropped;
48855432 11114 stats->tx_dropped = tp->tx_dropped;
1da177e4
LT
11115}
11116
1da177e4
LT
11117static int tg3_get_regs_len(struct net_device *dev)
11118{
97bd8e49 11119 return TG3_REG_BLK_SIZE;
1da177e4
LT
11120}
11121
11122static void tg3_get_regs(struct net_device *dev,
11123 struct ethtool_regs *regs, void *_p)
11124{
1da177e4 11125 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
11126
11127 regs->version = 0;
11128
97bd8e49 11129 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 11130
80096068 11131 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11132 return;
11133
f47c11ee 11134 tg3_full_lock(tp, 0);
1da177e4 11135
97bd8e49 11136 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 11137
f47c11ee 11138 tg3_full_unlock(tp);
1da177e4
LT
11139}
11140
11141static int tg3_get_eeprom_len(struct net_device *dev)
11142{
11143 struct tg3 *tp = netdev_priv(dev);
11144
11145 return tp->nvram_size;
11146}
11147
1da177e4
LT
11148static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11149{
11150 struct tg3 *tp = netdev_priv(dev);
11151 int ret;
11152 u8 *pd;
b9fc7dc5 11153 u32 i, offset, len, b_offset, b_count;
a9dc529d 11154 __be32 val;
1da177e4 11155
63c3a66f 11156 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11157 return -EINVAL;
11158
80096068 11159 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11160 return -EAGAIN;
11161
1da177e4
LT
11162 offset = eeprom->offset;
11163 len = eeprom->len;
11164 eeprom->len = 0;
11165
11166 eeprom->magic = TG3_EEPROM_MAGIC;
11167
11168 if (offset & 3) {
11169 /* adjustments to start on required 4 byte boundary */
11170 b_offset = offset & 3;
11171 b_count = 4 - b_offset;
11172 if (b_count > len) {
11173 /* i.e. offset=1 len=2 */
11174 b_count = len;
11175 }
a9dc529d 11176 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
11177 if (ret)
11178 return ret;
be98da6a 11179 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
11180 len -= b_count;
11181 offset += b_count;
c6cdf436 11182 eeprom->len += b_count;
1da177e4
LT
11183 }
11184
25985edc 11185 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
11186 pd = &data[eeprom->len];
11187 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 11188 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
11189 if (ret) {
11190 eeprom->len += i;
11191 return ret;
11192 }
1da177e4
LT
11193 memcpy(pd + i, &val, 4);
11194 }
11195 eeprom->len += i;
11196
11197 if (len & 3) {
11198 /* read last bytes not ending on 4 byte boundary */
11199 pd = &data[eeprom->len];
11200 b_count = len & 3;
11201 b_offset = offset + len - b_count;
a9dc529d 11202 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
11203 if (ret)
11204 return ret;
b9fc7dc5 11205 memcpy(pd, &val, b_count);
1da177e4
LT
11206 eeprom->len += b_count;
11207 }
11208 return 0;
11209}
11210
1da177e4
LT
11211static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11212{
11213 struct tg3 *tp = netdev_priv(dev);
11214 int ret;
b9fc7dc5 11215 u32 offset, len, b_offset, odd_len;
1da177e4 11216 u8 *buf;
a9dc529d 11217 __be32 start, end;
1da177e4 11218
80096068 11219 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11220 return -EAGAIN;
11221
63c3a66f 11222 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 11223 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
11224 return -EINVAL;
11225
11226 offset = eeprom->offset;
11227 len = eeprom->len;
11228
11229 if ((b_offset = (offset & 3))) {
11230 /* adjustments to start on required 4 byte boundary */
a9dc529d 11231 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
11232 if (ret)
11233 return ret;
1da177e4
LT
11234 len += b_offset;
11235 offset &= ~3;
1c8594b4
MC
11236 if (len < 4)
11237 len = 4;
1da177e4
LT
11238 }
11239
11240 odd_len = 0;
1c8594b4 11241 if (len & 3) {
1da177e4
LT
11242 /* adjustments to end on required 4 byte boundary */
11243 odd_len = 1;
11244 len = (len + 3) & ~3;
a9dc529d 11245 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
11246 if (ret)
11247 return ret;
1da177e4
LT
11248 }
11249
11250 buf = data;
11251 if (b_offset || odd_len) {
11252 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 11253 if (!buf)
1da177e4
LT
11254 return -ENOMEM;
11255 if (b_offset)
11256 memcpy(buf, &start, 4);
11257 if (odd_len)
11258 memcpy(buf+len-4, &end, 4);
11259 memcpy(buf + b_offset, data, eeprom->len);
11260 }
11261
11262 ret = tg3_nvram_write_block(tp, offset, len, buf);
11263
11264 if (buf != data)
11265 kfree(buf);
11266
11267 return ret;
11268}
11269
11270static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11271{
b02fd9e3
MC
11272 struct tg3 *tp = netdev_priv(dev);
11273
63c3a66f 11274 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11275 struct phy_device *phydev;
f07e9af3 11276 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11277 return -EAGAIN;
3f0e3ad7
MC
11278 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11279 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 11280 }
6aa20a22 11281
1da177e4
LT
11282 cmd->supported = (SUPPORTED_Autoneg);
11283
f07e9af3 11284 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
11285 cmd->supported |= (SUPPORTED_1000baseT_Half |
11286 SUPPORTED_1000baseT_Full);
11287
f07e9af3 11288 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
11289 cmd->supported |= (SUPPORTED_100baseT_Half |
11290 SUPPORTED_100baseT_Full |
11291 SUPPORTED_10baseT_Half |
11292 SUPPORTED_10baseT_Full |
3bebab59 11293 SUPPORTED_TP);
ef348144
KK
11294 cmd->port = PORT_TP;
11295 } else {
1da177e4 11296 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
11297 cmd->port = PORT_FIBRE;
11298 }
6aa20a22 11299
1da177e4 11300 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
11301 if (tg3_flag(tp, PAUSE_AUTONEG)) {
11302 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
11303 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11304 cmd->advertising |= ADVERTISED_Pause;
11305 } else {
11306 cmd->advertising |= ADVERTISED_Pause |
11307 ADVERTISED_Asym_Pause;
11308 }
11309 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11310 cmd->advertising |= ADVERTISED_Asym_Pause;
11311 }
11312 }
f4a46d1f 11313 if (netif_running(dev) && tp->link_up) {
70739497 11314 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 11315 cmd->duplex = tp->link_config.active_duplex;
859edb26 11316 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
11317 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
11318 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
11319 cmd->eth_tp_mdix = ETH_TP_MDI_X;
11320 else
11321 cmd->eth_tp_mdix = ETH_TP_MDI;
11322 }
64c22182 11323 } else {
e740522e
MC
11324 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
11325 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 11326 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 11327 }
882e9793 11328 cmd->phy_address = tp->phy_addr;
7e5856bd 11329 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
11330 cmd->autoneg = tp->link_config.autoneg;
11331 cmd->maxtxpkt = 0;
11332 cmd->maxrxpkt = 0;
11333 return 0;
11334}
6aa20a22 11335
1da177e4
LT
11336static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11337{
11338 struct tg3 *tp = netdev_priv(dev);
25db0338 11339 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 11340
63c3a66f 11341 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11342 struct phy_device *phydev;
f07e9af3 11343 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11344 return -EAGAIN;
3f0e3ad7
MC
11345 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11346 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
11347 }
11348
7e5856bd
MC
11349 if (cmd->autoneg != AUTONEG_ENABLE &&
11350 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 11351 return -EINVAL;
7e5856bd
MC
11352
11353 if (cmd->autoneg == AUTONEG_DISABLE &&
11354 cmd->duplex != DUPLEX_FULL &&
11355 cmd->duplex != DUPLEX_HALF)
37ff238d 11356 return -EINVAL;
1da177e4 11357
7e5856bd
MC
11358 if (cmd->autoneg == AUTONEG_ENABLE) {
11359 u32 mask = ADVERTISED_Autoneg |
11360 ADVERTISED_Pause |
11361 ADVERTISED_Asym_Pause;
11362
f07e9af3 11363 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
11364 mask |= ADVERTISED_1000baseT_Half |
11365 ADVERTISED_1000baseT_Full;
11366
f07e9af3 11367 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
11368 mask |= ADVERTISED_100baseT_Half |
11369 ADVERTISED_100baseT_Full |
11370 ADVERTISED_10baseT_Half |
11371 ADVERTISED_10baseT_Full |
11372 ADVERTISED_TP;
11373 else
11374 mask |= ADVERTISED_FIBRE;
11375
11376 if (cmd->advertising & ~mask)
11377 return -EINVAL;
11378
11379 mask &= (ADVERTISED_1000baseT_Half |
11380 ADVERTISED_1000baseT_Full |
11381 ADVERTISED_100baseT_Half |
11382 ADVERTISED_100baseT_Full |
11383 ADVERTISED_10baseT_Half |
11384 ADVERTISED_10baseT_Full);
11385
11386 cmd->advertising &= mask;
11387 } else {
f07e9af3 11388 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 11389 if (speed != SPEED_1000)
7e5856bd
MC
11390 return -EINVAL;
11391
11392 if (cmd->duplex != DUPLEX_FULL)
11393 return -EINVAL;
11394 } else {
25db0338
DD
11395 if (speed != SPEED_100 &&
11396 speed != SPEED_10)
7e5856bd
MC
11397 return -EINVAL;
11398 }
11399 }
11400
f47c11ee 11401 tg3_full_lock(tp, 0);
1da177e4
LT
11402
11403 tp->link_config.autoneg = cmd->autoneg;
11404 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
11405 tp->link_config.advertising = (cmd->advertising |
11406 ADVERTISED_Autoneg);
e740522e
MC
11407 tp->link_config.speed = SPEED_UNKNOWN;
11408 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
11409 } else {
11410 tp->link_config.advertising = 0;
25db0338 11411 tp->link_config.speed = speed;
1da177e4 11412 tp->link_config.duplex = cmd->duplex;
b02fd9e3 11413 }
6aa20a22 11414
1da177e4
LT
11415 if (netif_running(dev))
11416 tg3_setup_phy(tp, 1);
11417
f47c11ee 11418 tg3_full_unlock(tp);
6aa20a22 11419
1da177e4
LT
11420 return 0;
11421}
6aa20a22 11422
1da177e4
LT
11423static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
11424{
11425 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11426
68aad78c
RJ
11427 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
11428 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
11429 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
11430 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 11431}
6aa20a22 11432
1da177e4
LT
11433static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11434{
11435 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11436
63c3a66f 11437 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
11438 wol->supported = WAKE_MAGIC;
11439 else
11440 wol->supported = 0;
1da177e4 11441 wol->wolopts = 0;
63c3a66f 11442 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
11443 wol->wolopts = WAKE_MAGIC;
11444 memset(&wol->sopass, 0, sizeof(wol->sopass));
11445}
6aa20a22 11446
1da177e4
LT
11447static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11448{
11449 struct tg3 *tp = netdev_priv(dev);
12dac075 11450 struct device *dp = &tp->pdev->dev;
6aa20a22 11451
1da177e4
LT
11452 if (wol->wolopts & ~WAKE_MAGIC)
11453 return -EINVAL;
11454 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 11455 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 11456 return -EINVAL;
6aa20a22 11457
f2dc0d18
RW
11458 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
11459
f47c11ee 11460 spin_lock_bh(&tp->lock);
f2dc0d18 11461 if (device_may_wakeup(dp))
63c3a66f 11462 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 11463 else
63c3a66f 11464 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 11465 spin_unlock_bh(&tp->lock);
6aa20a22 11466
1da177e4
LT
11467 return 0;
11468}
6aa20a22 11469
1da177e4
LT
11470static u32 tg3_get_msglevel(struct net_device *dev)
11471{
11472 struct tg3 *tp = netdev_priv(dev);
11473 return tp->msg_enable;
11474}
6aa20a22 11475
1da177e4
LT
11476static void tg3_set_msglevel(struct net_device *dev, u32 value)
11477{
11478 struct tg3 *tp = netdev_priv(dev);
11479 tp->msg_enable = value;
11480}
6aa20a22 11481
1da177e4
LT
11482static int tg3_nway_reset(struct net_device *dev)
11483{
11484 struct tg3 *tp = netdev_priv(dev);
1da177e4 11485 int r;
6aa20a22 11486
1da177e4
LT
11487 if (!netif_running(dev))
11488 return -EAGAIN;
11489
f07e9af3 11490 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
11491 return -EINVAL;
11492
63c3a66f 11493 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 11494 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11495 return -EAGAIN;
3f0e3ad7 11496 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
11497 } else {
11498 u32 bmcr;
11499
11500 spin_lock_bh(&tp->lock);
11501 r = -EINVAL;
11502 tg3_readphy(tp, MII_BMCR, &bmcr);
11503 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
11504 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 11505 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
11506 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
11507 BMCR_ANENABLE);
11508 r = 0;
11509 }
11510 spin_unlock_bh(&tp->lock);
1da177e4 11511 }
6aa20a22 11512
1da177e4
LT
11513 return r;
11514}
6aa20a22 11515
1da177e4
LT
11516static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
11517{
11518 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11519
2c49a44d 11520 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 11521 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 11522 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
11523 else
11524 ering->rx_jumbo_max_pending = 0;
11525
11526 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
11527
11528 ering->rx_pending = tp->rx_pending;
63c3a66f 11529 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
11530 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
11531 else
11532 ering->rx_jumbo_pending = 0;
11533
f3f3f27e 11534 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 11535}
6aa20a22 11536
1da177e4
LT
11537static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
11538{
11539 struct tg3 *tp = netdev_priv(dev);
646c9edd 11540 int i, irq_sync = 0, err = 0;
6aa20a22 11541
2c49a44d
MC
11542 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
11543 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
11544 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
11545 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 11546 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 11547 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 11548 return -EINVAL;
6aa20a22 11549
bbe832c0 11550 if (netif_running(dev)) {
b02fd9e3 11551 tg3_phy_stop(tp);
1da177e4 11552 tg3_netif_stop(tp);
bbe832c0
MC
11553 irq_sync = 1;
11554 }
1da177e4 11555
bbe832c0 11556 tg3_full_lock(tp, irq_sync);
6aa20a22 11557
1da177e4
LT
11558 tp->rx_pending = ering->rx_pending;
11559
63c3a66f 11560 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
11561 tp->rx_pending > 63)
11562 tp->rx_pending = 63;
11563 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 11564
6fd45cb8 11565 for (i = 0; i < tp->irq_max; i++)
646c9edd 11566 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
11567
11568 if (netif_running(dev)) {
944d980e 11569 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
11570 err = tg3_restart_hw(tp, 1);
11571 if (!err)
11572 tg3_netif_start(tp);
1da177e4
LT
11573 }
11574
f47c11ee 11575 tg3_full_unlock(tp);
6aa20a22 11576
b02fd9e3
MC
11577 if (irq_sync && !err)
11578 tg3_phy_start(tp);
11579
b9ec6c1b 11580 return err;
1da177e4 11581}
6aa20a22 11582
1da177e4
LT
11583static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
11584{
11585 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11586
63c3a66f 11587 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 11588
4a2db503 11589 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
11590 epause->rx_pause = 1;
11591 else
11592 epause->rx_pause = 0;
11593
4a2db503 11594 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
11595 epause->tx_pause = 1;
11596 else
11597 epause->tx_pause = 0;
1da177e4 11598}
6aa20a22 11599
1da177e4
LT
11600static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
11601{
11602 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 11603 int err = 0;
6aa20a22 11604
63c3a66f 11605 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
11606 u32 newadv;
11607 struct phy_device *phydev;
1da177e4 11608
2712168f 11609 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 11610
2712168f
MC
11611 if (!(phydev->supported & SUPPORTED_Pause) ||
11612 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 11613 (epause->rx_pause != epause->tx_pause)))
2712168f 11614 return -EINVAL;
1da177e4 11615
2712168f
MC
11616 tp->link_config.flowctrl = 0;
11617 if (epause->rx_pause) {
11618 tp->link_config.flowctrl |= FLOW_CTRL_RX;
11619
11620 if (epause->tx_pause) {
11621 tp->link_config.flowctrl |= FLOW_CTRL_TX;
11622 newadv = ADVERTISED_Pause;
b02fd9e3 11623 } else
2712168f
MC
11624 newadv = ADVERTISED_Pause |
11625 ADVERTISED_Asym_Pause;
11626 } else if (epause->tx_pause) {
11627 tp->link_config.flowctrl |= FLOW_CTRL_TX;
11628 newadv = ADVERTISED_Asym_Pause;
11629 } else
11630 newadv = 0;
11631
11632 if (epause->autoneg)
63c3a66f 11633 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 11634 else
63c3a66f 11635 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 11636
f07e9af3 11637 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
11638 u32 oldadv = phydev->advertising &
11639 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
11640 if (oldadv != newadv) {
11641 phydev->advertising &=
11642 ~(ADVERTISED_Pause |
11643 ADVERTISED_Asym_Pause);
11644 phydev->advertising |= newadv;
11645 if (phydev->autoneg) {
11646 /*
11647 * Always renegotiate the link to
11648 * inform our link partner of our
11649 * flow control settings, even if the
11650 * flow control is forced. Let
11651 * tg3_adjust_link() do the final
11652 * flow control setup.
11653 */
11654 return phy_start_aneg(phydev);
b02fd9e3 11655 }
b02fd9e3 11656 }
b02fd9e3 11657
2712168f 11658 if (!epause->autoneg)
b02fd9e3 11659 tg3_setup_flow_control(tp, 0, 0);
2712168f 11660 } else {
c6700ce2 11661 tp->link_config.advertising &=
2712168f
MC
11662 ~(ADVERTISED_Pause |
11663 ADVERTISED_Asym_Pause);
c6700ce2 11664 tp->link_config.advertising |= newadv;
b02fd9e3
MC
11665 }
11666 } else {
11667 int irq_sync = 0;
11668
11669 if (netif_running(dev)) {
11670 tg3_netif_stop(tp);
11671 irq_sync = 1;
11672 }
11673
11674 tg3_full_lock(tp, irq_sync);
11675
11676 if (epause->autoneg)
63c3a66f 11677 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 11678 else
63c3a66f 11679 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 11680 if (epause->rx_pause)
e18ce346 11681 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 11682 else
e18ce346 11683 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 11684 if (epause->tx_pause)
e18ce346 11685 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 11686 else
e18ce346 11687 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
11688
11689 if (netif_running(dev)) {
11690 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11691 err = tg3_restart_hw(tp, 1);
11692 if (!err)
11693 tg3_netif_start(tp);
11694 }
11695
11696 tg3_full_unlock(tp);
11697 }
6aa20a22 11698
b9ec6c1b 11699 return err;
1da177e4 11700}
6aa20a22 11701
de6f31eb 11702static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 11703{
b9f2c044
JG
11704 switch (sset) {
11705 case ETH_SS_TEST:
11706 return TG3_NUM_TEST;
11707 case ETH_SS_STATS:
11708 return TG3_NUM_STATS;
11709 default:
11710 return -EOPNOTSUPP;
11711 }
4cafd3f5
MC
11712}
11713
90415477
MC
11714static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
11715 u32 *rules __always_unused)
11716{
11717 struct tg3 *tp = netdev_priv(dev);
11718
11719 if (!tg3_flag(tp, SUPPORT_MSIX))
11720 return -EOPNOTSUPP;
11721
11722 switch (info->cmd) {
11723 case ETHTOOL_GRXRINGS:
11724 if (netif_running(tp->dev))
9102426a 11725 info->data = tp->rxq_cnt;
90415477
MC
11726 else {
11727 info->data = num_online_cpus();
9102426a
MC
11728 if (info->data > TG3_RSS_MAX_NUM_QS)
11729 info->data = TG3_RSS_MAX_NUM_QS;
90415477
MC
11730 }
11731
11732 /* The first interrupt vector only
11733 * handles link interrupts.
11734 */
11735 info->data -= 1;
11736 return 0;
11737
11738 default:
11739 return -EOPNOTSUPP;
11740 }
11741}
11742
11743static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
11744{
11745 u32 size = 0;
11746 struct tg3 *tp = netdev_priv(dev);
11747
11748 if (tg3_flag(tp, SUPPORT_MSIX))
11749 size = TG3_RSS_INDIR_TBL_SIZE;
11750
11751 return size;
11752}
11753
11754static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
11755{
11756 struct tg3 *tp = netdev_priv(dev);
11757 int i;
11758
11759 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
11760 indir[i] = tp->rss_ind_tbl[i];
11761
11762 return 0;
11763}
11764
11765static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
11766{
11767 struct tg3 *tp = netdev_priv(dev);
11768 size_t i;
11769
11770 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
11771 tp->rss_ind_tbl[i] = indir[i];
11772
11773 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
11774 return 0;
11775
11776 /* It is legal to write the indirection
11777 * table while the device is running.
11778 */
11779 tg3_full_lock(tp, 0);
11780 tg3_rss_write_indir_tbl(tp);
11781 tg3_full_unlock(tp);
11782
11783 return 0;
11784}
11785
0968169c
MC
11786static void tg3_get_channels(struct net_device *dev,
11787 struct ethtool_channels *channel)
11788{
11789 struct tg3 *tp = netdev_priv(dev);
11790 u32 deflt_qs = netif_get_num_default_rss_queues();
11791
11792 channel->max_rx = tp->rxq_max;
11793 channel->max_tx = tp->txq_max;
11794
11795 if (netif_running(dev)) {
11796 channel->rx_count = tp->rxq_cnt;
11797 channel->tx_count = tp->txq_cnt;
11798 } else {
11799 if (tp->rxq_req)
11800 channel->rx_count = tp->rxq_req;
11801 else
11802 channel->rx_count = min(deflt_qs, tp->rxq_max);
11803
11804 if (tp->txq_req)
11805 channel->tx_count = tp->txq_req;
11806 else
11807 channel->tx_count = min(deflt_qs, tp->txq_max);
11808 }
11809}
11810
11811static int tg3_set_channels(struct net_device *dev,
11812 struct ethtool_channels *channel)
11813{
11814 struct tg3 *tp = netdev_priv(dev);
11815
11816 if (!tg3_flag(tp, SUPPORT_MSIX))
11817 return -EOPNOTSUPP;
11818
11819 if (channel->rx_count > tp->rxq_max ||
11820 channel->tx_count > tp->txq_max)
11821 return -EINVAL;
11822
11823 tp->rxq_req = channel->rx_count;
11824 tp->txq_req = channel->tx_count;
11825
11826 if (!netif_running(dev))
11827 return 0;
11828
11829 tg3_stop(tp);
11830
f4a46d1f 11831 tg3_carrier_off(tp);
0968169c 11832
be947307 11833 tg3_start(tp, true, false, false);
0968169c
MC
11834
11835 return 0;
11836}
11837
de6f31eb 11838static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
11839{
11840 switch (stringset) {
11841 case ETH_SS_STATS:
11842 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
11843 break;
4cafd3f5
MC
11844 case ETH_SS_TEST:
11845 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
11846 break;
1da177e4
LT
11847 default:
11848 WARN_ON(1); /* we need a WARN() */
11849 break;
11850 }
11851}
11852
81b8709c 11853static int tg3_set_phys_id(struct net_device *dev,
11854 enum ethtool_phys_id_state state)
4009a93d
MC
11855{
11856 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
11857
11858 if (!netif_running(tp->dev))
11859 return -EAGAIN;
11860
81b8709c 11861 switch (state) {
11862 case ETHTOOL_ID_ACTIVE:
fce55922 11863 return 1; /* cycle on/off once per second */
4009a93d 11864
81b8709c 11865 case ETHTOOL_ID_ON:
11866 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11867 LED_CTRL_1000MBPS_ON |
11868 LED_CTRL_100MBPS_ON |
11869 LED_CTRL_10MBPS_ON |
11870 LED_CTRL_TRAFFIC_OVERRIDE |
11871 LED_CTRL_TRAFFIC_BLINK |
11872 LED_CTRL_TRAFFIC_LED);
11873 break;
6aa20a22 11874
81b8709c 11875 case ETHTOOL_ID_OFF:
11876 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11877 LED_CTRL_TRAFFIC_OVERRIDE);
11878 break;
4009a93d 11879
81b8709c 11880 case ETHTOOL_ID_INACTIVE:
11881 tw32(MAC_LED_CTRL, tp->led_ctrl);
11882 break;
4009a93d 11883 }
81b8709c 11884
4009a93d
MC
11885 return 0;
11886}
11887
de6f31eb 11888static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
11889 struct ethtool_stats *estats, u64 *tmp_stats)
11890{
11891 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 11892
b546e46f
MC
11893 if (tp->hw_stats)
11894 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
11895 else
11896 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
11897}
11898
535a490e 11899static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
11900{
11901 int i;
11902 __be32 *buf;
11903 u32 offset = 0, len = 0;
11904 u32 magic, val;
11905
63c3a66f 11906 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
11907 return NULL;
11908
11909 if (magic == TG3_EEPROM_MAGIC) {
11910 for (offset = TG3_NVM_DIR_START;
11911 offset < TG3_NVM_DIR_END;
11912 offset += TG3_NVM_DIRENT_SIZE) {
11913 if (tg3_nvram_read(tp, offset, &val))
11914 return NULL;
11915
11916 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
11917 TG3_NVM_DIRTYPE_EXTVPD)
11918 break;
11919 }
11920
11921 if (offset != TG3_NVM_DIR_END) {
11922 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
11923 if (tg3_nvram_read(tp, offset + 4, &offset))
11924 return NULL;
11925
11926 offset = tg3_nvram_logical_addr(tp, offset);
11927 }
11928 }
11929
11930 if (!offset || !len) {
11931 offset = TG3_NVM_VPD_OFF;
11932 len = TG3_NVM_VPD_LEN;
11933 }
11934
11935 buf = kmalloc(len, GFP_KERNEL);
11936 if (buf == NULL)
11937 return NULL;
11938
11939 if (magic == TG3_EEPROM_MAGIC) {
11940 for (i = 0; i < len; i += 4) {
11941 /* The data is in little-endian format in NVRAM.
11942 * Use the big-endian read routines to preserve
11943 * the byte order as it exists in NVRAM.
11944 */
11945 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
11946 goto error;
11947 }
11948 } else {
11949 u8 *ptr;
11950 ssize_t cnt;
11951 unsigned int pos = 0;
11952
11953 ptr = (u8 *)&buf[0];
11954 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
11955 cnt = pci_read_vpd(tp->pdev, pos,
11956 len - pos, ptr);
11957 if (cnt == -ETIMEDOUT || cnt == -EINTR)
11958 cnt = 0;
11959 else if (cnt < 0)
11960 goto error;
11961 }
11962 if (pos != len)
11963 goto error;
11964 }
11965
535a490e
MC
11966 *vpdlen = len;
11967
c3e94500
MC
11968 return buf;
11969
11970error:
11971 kfree(buf);
11972 return NULL;
11973}
11974
566f86ad 11975#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
11976#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
11977#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
11978#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
11979#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
11980#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 11981#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
11982#define NVRAM_SELFBOOT_HW_SIZE 0x20
11983#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
11984
11985static int tg3_test_nvram(struct tg3 *tp)
11986{
535a490e 11987 u32 csum, magic, len;
a9dc529d 11988 __be32 *buf;
ab0049b4 11989 int i, j, k, err = 0, size;
566f86ad 11990
63c3a66f 11991 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11992 return 0;
11993
e4f34110 11994 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
11995 return -EIO;
11996
1b27777a
MC
11997 if (magic == TG3_EEPROM_MAGIC)
11998 size = NVRAM_TEST_SIZE;
b16250e3 11999 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
12000 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12001 TG3_EEPROM_SB_FORMAT_1) {
12002 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12003 case TG3_EEPROM_SB_REVISION_0:
12004 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12005 break;
12006 case TG3_EEPROM_SB_REVISION_2:
12007 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12008 break;
12009 case TG3_EEPROM_SB_REVISION_3:
12010 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12011 break;
727a6d9f
MC
12012 case TG3_EEPROM_SB_REVISION_4:
12013 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12014 break;
12015 case TG3_EEPROM_SB_REVISION_5:
12016 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12017 break;
12018 case TG3_EEPROM_SB_REVISION_6:
12019 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12020 break;
a5767dec 12021 default:
727a6d9f 12022 return -EIO;
a5767dec
MC
12023 }
12024 } else
1b27777a 12025 return 0;
b16250e3
MC
12026 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12027 size = NVRAM_SELFBOOT_HW_SIZE;
12028 else
1b27777a
MC
12029 return -EIO;
12030
12031 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
12032 if (buf == NULL)
12033 return -ENOMEM;
12034
1b27777a
MC
12035 err = -EIO;
12036 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
12037 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12038 if (err)
566f86ad 12039 break;
566f86ad 12040 }
1b27777a 12041 if (i < size)
566f86ad
MC
12042 goto out;
12043
1b27777a 12044 /* Selfboot format */
a9dc529d 12045 magic = be32_to_cpu(buf[0]);
b9fc7dc5 12046 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 12047 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
12048 u8 *buf8 = (u8 *) buf, csum8 = 0;
12049
b9fc7dc5 12050 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
12051 TG3_EEPROM_SB_REVISION_2) {
12052 /* For rev 2, the csum doesn't include the MBA. */
12053 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
12054 csum8 += buf8[i];
12055 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
12056 csum8 += buf8[i];
12057 } else {
12058 for (i = 0; i < size; i++)
12059 csum8 += buf8[i];
12060 }
1b27777a 12061
ad96b485
AB
12062 if (csum8 == 0) {
12063 err = 0;
12064 goto out;
12065 }
12066
12067 err = -EIO;
12068 goto out;
1b27777a 12069 }
566f86ad 12070
b9fc7dc5 12071 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
12072 TG3_EEPROM_MAGIC_HW) {
12073 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 12074 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 12075 u8 *buf8 = (u8 *) buf;
b16250e3
MC
12076
12077 /* Separate the parity bits and the data bytes. */
12078 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
12079 if ((i == 0) || (i == 8)) {
12080 int l;
12081 u8 msk;
12082
12083 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
12084 parity[k++] = buf8[i] & msk;
12085 i++;
859a5887 12086 } else if (i == 16) {
b16250e3
MC
12087 int l;
12088 u8 msk;
12089
12090 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
12091 parity[k++] = buf8[i] & msk;
12092 i++;
12093
12094 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
12095 parity[k++] = buf8[i] & msk;
12096 i++;
12097 }
12098 data[j++] = buf8[i];
12099 }
12100
12101 err = -EIO;
12102 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
12103 u8 hw8 = hweight8(data[i]);
12104
12105 if ((hw8 & 0x1) && parity[i])
12106 goto out;
12107 else if (!(hw8 & 0x1) && !parity[i])
12108 goto out;
12109 }
12110 err = 0;
12111 goto out;
12112 }
12113
01c3a392
MC
12114 err = -EIO;
12115
566f86ad
MC
12116 /* Bootstrap checksum at offset 0x10 */
12117 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 12118 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
12119 goto out;
12120
12121 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
12122 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 12123 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 12124 goto out;
566f86ad 12125
c3e94500
MC
12126 kfree(buf);
12127
535a490e 12128 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
12129 if (!buf)
12130 return -ENOMEM;
d4894f3e 12131
535a490e 12132 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
12133 if (i > 0) {
12134 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
12135 if (j < 0)
12136 goto out;
12137
535a490e 12138 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
12139 goto out;
12140
12141 i += PCI_VPD_LRDT_TAG_SIZE;
12142 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
12143 PCI_VPD_RO_KEYWORD_CHKSUM);
12144 if (j > 0) {
12145 u8 csum8 = 0;
12146
12147 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12148
12149 for (i = 0; i <= j; i++)
12150 csum8 += ((u8 *)buf)[i];
12151
12152 if (csum8)
12153 goto out;
12154 }
12155 }
12156
566f86ad
MC
12157 err = 0;
12158
12159out:
12160 kfree(buf);
12161 return err;
12162}
12163
ca43007a
MC
12164#define TG3_SERDES_TIMEOUT_SEC 2
12165#define TG3_COPPER_TIMEOUT_SEC 6
12166
12167static int tg3_test_link(struct tg3 *tp)
12168{
12169 int i, max;
12170
12171 if (!netif_running(tp->dev))
12172 return -ENODEV;
12173
f07e9af3 12174 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
12175 max = TG3_SERDES_TIMEOUT_SEC;
12176 else
12177 max = TG3_COPPER_TIMEOUT_SEC;
12178
12179 for (i = 0; i < max; i++) {
f4a46d1f 12180 if (tp->link_up)
ca43007a
MC
12181 return 0;
12182
12183 if (msleep_interruptible(1000))
12184 break;
12185 }
12186
12187 return -EIO;
12188}
12189
a71116d1 12190/* Only test the commonly used registers */
30ca3e37 12191static int tg3_test_registers(struct tg3 *tp)
a71116d1 12192{
b16250e3 12193 int i, is_5705, is_5750;
a71116d1
MC
12194 u32 offset, read_mask, write_mask, val, save_val, read_val;
12195 static struct {
12196 u16 offset;
12197 u16 flags;
12198#define TG3_FL_5705 0x1
12199#define TG3_FL_NOT_5705 0x2
12200#define TG3_FL_NOT_5788 0x4
b16250e3 12201#define TG3_FL_NOT_5750 0x8
a71116d1
MC
12202 u32 read_mask;
12203 u32 write_mask;
12204 } reg_tbl[] = {
12205 /* MAC Control Registers */
12206 { MAC_MODE, TG3_FL_NOT_5705,
12207 0x00000000, 0x00ef6f8c },
12208 { MAC_MODE, TG3_FL_5705,
12209 0x00000000, 0x01ef6b8c },
12210 { MAC_STATUS, TG3_FL_NOT_5705,
12211 0x03800107, 0x00000000 },
12212 { MAC_STATUS, TG3_FL_5705,
12213 0x03800100, 0x00000000 },
12214 { MAC_ADDR_0_HIGH, 0x0000,
12215 0x00000000, 0x0000ffff },
12216 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 12217 0x00000000, 0xffffffff },
a71116d1
MC
12218 { MAC_RX_MTU_SIZE, 0x0000,
12219 0x00000000, 0x0000ffff },
12220 { MAC_TX_MODE, 0x0000,
12221 0x00000000, 0x00000070 },
12222 { MAC_TX_LENGTHS, 0x0000,
12223 0x00000000, 0x00003fff },
12224 { MAC_RX_MODE, TG3_FL_NOT_5705,
12225 0x00000000, 0x000007fc },
12226 { MAC_RX_MODE, TG3_FL_5705,
12227 0x00000000, 0x000007dc },
12228 { MAC_HASH_REG_0, 0x0000,
12229 0x00000000, 0xffffffff },
12230 { MAC_HASH_REG_1, 0x0000,
12231 0x00000000, 0xffffffff },
12232 { MAC_HASH_REG_2, 0x0000,
12233 0x00000000, 0xffffffff },
12234 { MAC_HASH_REG_3, 0x0000,
12235 0x00000000, 0xffffffff },
12236
12237 /* Receive Data and Receive BD Initiator Control Registers. */
12238 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
12239 0x00000000, 0xffffffff },
12240 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
12241 0x00000000, 0xffffffff },
12242 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
12243 0x00000000, 0x00000003 },
12244 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
12245 0x00000000, 0xffffffff },
12246 { RCVDBDI_STD_BD+0, 0x0000,
12247 0x00000000, 0xffffffff },
12248 { RCVDBDI_STD_BD+4, 0x0000,
12249 0x00000000, 0xffffffff },
12250 { RCVDBDI_STD_BD+8, 0x0000,
12251 0x00000000, 0xffff0002 },
12252 { RCVDBDI_STD_BD+0xc, 0x0000,
12253 0x00000000, 0xffffffff },
6aa20a22 12254
a71116d1
MC
12255 /* Receive BD Initiator Control Registers. */
12256 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
12257 0x00000000, 0xffffffff },
12258 { RCVBDI_STD_THRESH, TG3_FL_5705,
12259 0x00000000, 0x000003ff },
12260 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
12261 0x00000000, 0xffffffff },
6aa20a22 12262
a71116d1
MC
12263 /* Host Coalescing Control Registers. */
12264 { HOSTCC_MODE, TG3_FL_NOT_5705,
12265 0x00000000, 0x00000004 },
12266 { HOSTCC_MODE, TG3_FL_5705,
12267 0x00000000, 0x000000f6 },
12268 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
12269 0x00000000, 0xffffffff },
12270 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
12271 0x00000000, 0x000003ff },
12272 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
12273 0x00000000, 0xffffffff },
12274 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
12275 0x00000000, 0x000003ff },
12276 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
12277 0x00000000, 0xffffffff },
12278 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12279 0x00000000, 0x000000ff },
12280 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
12281 0x00000000, 0xffffffff },
12282 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12283 0x00000000, 0x000000ff },
12284 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
12285 0x00000000, 0xffffffff },
12286 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
12287 0x00000000, 0xffffffff },
12288 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12289 0x00000000, 0xffffffff },
12290 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12291 0x00000000, 0x000000ff },
12292 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12293 0x00000000, 0xffffffff },
12294 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12295 0x00000000, 0x000000ff },
12296 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
12297 0x00000000, 0xffffffff },
12298 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
12299 0x00000000, 0xffffffff },
12300 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
12301 0x00000000, 0xffffffff },
12302 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
12303 0x00000000, 0xffffffff },
12304 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
12305 0x00000000, 0xffffffff },
12306 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
12307 0xffffffff, 0x00000000 },
12308 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
12309 0xffffffff, 0x00000000 },
12310
12311 /* Buffer Manager Control Registers. */
b16250e3 12312 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 12313 0x00000000, 0x007fff80 },
b16250e3 12314 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
12315 0x00000000, 0x007fffff },
12316 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
12317 0x00000000, 0x0000003f },
12318 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
12319 0x00000000, 0x000001ff },
12320 { BUFMGR_MB_HIGH_WATER, 0x0000,
12321 0x00000000, 0x000001ff },
12322 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
12323 0xffffffff, 0x00000000 },
12324 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
12325 0xffffffff, 0x00000000 },
6aa20a22 12326
a71116d1
MC
12327 /* Mailbox Registers */
12328 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
12329 0x00000000, 0x000001ff },
12330 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
12331 0x00000000, 0x000001ff },
12332 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
12333 0x00000000, 0x000007ff },
12334 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
12335 0x00000000, 0x000001ff },
12336
12337 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
12338 };
12339
b16250e3 12340 is_5705 = is_5750 = 0;
63c3a66f 12341 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 12342 is_5705 = 1;
63c3a66f 12343 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
12344 is_5750 = 1;
12345 }
a71116d1
MC
12346
12347 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
12348 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
12349 continue;
12350
12351 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
12352 continue;
12353
63c3a66f 12354 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
12355 (reg_tbl[i].flags & TG3_FL_NOT_5788))
12356 continue;
12357
b16250e3
MC
12358 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
12359 continue;
12360
a71116d1
MC
12361 offset = (u32) reg_tbl[i].offset;
12362 read_mask = reg_tbl[i].read_mask;
12363 write_mask = reg_tbl[i].write_mask;
12364
12365 /* Save the original register content */
12366 save_val = tr32(offset);
12367
12368 /* Determine the read-only value. */
12369 read_val = save_val & read_mask;
12370
12371 /* Write zero to the register, then make sure the read-only bits
12372 * are not changed and the read/write bits are all zeros.
12373 */
12374 tw32(offset, 0);
12375
12376 val = tr32(offset);
12377
12378 /* Test the read-only and read/write bits. */
12379 if (((val & read_mask) != read_val) || (val & write_mask))
12380 goto out;
12381
12382 /* Write ones to all the bits defined by RdMask and WrMask, then
12383 * make sure the read-only bits are not changed and the
12384 * read/write bits are all ones.
12385 */
12386 tw32(offset, read_mask | write_mask);
12387
12388 val = tr32(offset);
12389
12390 /* Test the read-only bits. */
12391 if ((val & read_mask) != read_val)
12392 goto out;
12393
12394 /* Test the read/write bits. */
12395 if ((val & write_mask) != write_mask)
12396 goto out;
12397
12398 tw32(offset, save_val);
12399 }
12400
12401 return 0;
12402
12403out:
9f88f29f 12404 if (netif_msg_hw(tp))
2445e461
MC
12405 netdev_err(tp->dev,
12406 "Register test failed at offset %x\n", offset);
a71116d1
MC
12407 tw32(offset, save_val);
12408 return -EIO;
12409}
12410
7942e1db
MC
12411static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
12412{
f71e1309 12413 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
12414 int i;
12415 u32 j;
12416
e9edda69 12417 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
12418 for (j = 0; j < len; j += 4) {
12419 u32 val;
12420
12421 tg3_write_mem(tp, offset + j, test_pattern[i]);
12422 tg3_read_mem(tp, offset + j, &val);
12423 if (val != test_pattern[i])
12424 return -EIO;
12425 }
12426 }
12427 return 0;
12428}
12429
12430static int tg3_test_memory(struct tg3 *tp)
12431{
12432 static struct mem_entry {
12433 u32 offset;
12434 u32 len;
12435 } mem_tbl_570x[] = {
38690194 12436 { 0x00000000, 0x00b50},
7942e1db
MC
12437 { 0x00002000, 0x1c000},
12438 { 0xffffffff, 0x00000}
12439 }, mem_tbl_5705[] = {
12440 { 0x00000100, 0x0000c},
12441 { 0x00000200, 0x00008},
7942e1db
MC
12442 { 0x00004000, 0x00800},
12443 { 0x00006000, 0x01000},
12444 { 0x00008000, 0x02000},
12445 { 0x00010000, 0x0e000},
12446 { 0xffffffff, 0x00000}
79f4d13a
MC
12447 }, mem_tbl_5755[] = {
12448 { 0x00000200, 0x00008},
12449 { 0x00004000, 0x00800},
12450 { 0x00006000, 0x00800},
12451 { 0x00008000, 0x02000},
12452 { 0x00010000, 0x0c000},
12453 { 0xffffffff, 0x00000}
b16250e3
MC
12454 }, mem_tbl_5906[] = {
12455 { 0x00000200, 0x00008},
12456 { 0x00004000, 0x00400},
12457 { 0x00006000, 0x00400},
12458 { 0x00008000, 0x01000},
12459 { 0x00010000, 0x01000},
12460 { 0xffffffff, 0x00000}
8b5a6c42
MC
12461 }, mem_tbl_5717[] = {
12462 { 0x00000200, 0x00008},
12463 { 0x00010000, 0x0a000},
12464 { 0x00020000, 0x13c00},
12465 { 0xffffffff, 0x00000}
12466 }, mem_tbl_57765[] = {
12467 { 0x00000200, 0x00008},
12468 { 0x00004000, 0x00800},
12469 { 0x00006000, 0x09800},
12470 { 0x00010000, 0x0a000},
12471 { 0xffffffff, 0x00000}
7942e1db
MC
12472 };
12473 struct mem_entry *mem_tbl;
12474 int err = 0;
12475 int i;
12476
63c3a66f 12477 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 12478 mem_tbl = mem_tbl_5717;
c65a17f4 12479 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 12480 tg3_asic_rev(tp) == ASIC_REV_5762)
8b5a6c42 12481 mem_tbl = mem_tbl_57765;
63c3a66f 12482 else if (tg3_flag(tp, 5755_PLUS))
321d32a0 12483 mem_tbl = mem_tbl_5755;
4153577a 12484 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
321d32a0 12485 mem_tbl = mem_tbl_5906;
63c3a66f 12486 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
12487 mem_tbl = mem_tbl_5705;
12488 else
7942e1db
MC
12489 mem_tbl = mem_tbl_570x;
12490
12491 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
12492 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
12493 if (err)
7942e1db
MC
12494 break;
12495 }
6aa20a22 12496
7942e1db
MC
12497 return err;
12498}
12499
bb158d69
MC
12500#define TG3_TSO_MSS 500
12501
12502#define TG3_TSO_IP_HDR_LEN 20
12503#define TG3_TSO_TCP_HDR_LEN 20
12504#define TG3_TSO_TCP_OPT_LEN 12
12505
12506static const u8 tg3_tso_header[] = {
125070x08, 0x00,
125080x45, 0x00, 0x00, 0x00,
125090x00, 0x00, 0x40, 0x00,
125100x40, 0x06, 0x00, 0x00,
125110x0a, 0x00, 0x00, 0x01,
125120x0a, 0x00, 0x00, 0x02,
125130x0d, 0x00, 0xe0, 0x00,
125140x00, 0x00, 0x01, 0x00,
125150x00, 0x00, 0x02, 0x00,
125160x80, 0x10, 0x10, 0x00,
125170x14, 0x09, 0x00, 0x00,
125180x01, 0x01, 0x08, 0x0a,
125190x11, 0x11, 0x11, 0x11,
125200x11, 0x11, 0x11, 0x11,
12521};
9f40dead 12522
28a45957 12523static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 12524{
5e5a7f37 12525 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 12526 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 12527 u32 budget;
9205fd9c
ED
12528 struct sk_buff *skb;
12529 u8 *tx_data, *rx_data;
c76949a6
MC
12530 dma_addr_t map;
12531 int num_pkts, tx_len, rx_len, i, err;
12532 struct tg3_rx_buffer_desc *desc;
898a56f8 12533 struct tg3_napi *tnapi, *rnapi;
8fea32b9 12534 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 12535
c8873405
MC
12536 tnapi = &tp->napi[0];
12537 rnapi = &tp->napi[0];
0c1d0e2b 12538 if (tp->irq_cnt > 1) {
63c3a66f 12539 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 12540 rnapi = &tp->napi[1];
63c3a66f 12541 if (tg3_flag(tp, ENABLE_TSS))
c8873405 12542 tnapi = &tp->napi[1];
0c1d0e2b 12543 }
fd2ce37f 12544 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 12545
c76949a6
MC
12546 err = -EIO;
12547
4852a861 12548 tx_len = pktsz;
a20e9c62 12549 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
12550 if (!skb)
12551 return -ENOMEM;
12552
c76949a6
MC
12553 tx_data = skb_put(skb, tx_len);
12554 memcpy(tx_data, tp->dev->dev_addr, 6);
12555 memset(tx_data + 6, 0x0, 8);
12556
4852a861 12557 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 12558
28a45957 12559 if (tso_loopback) {
bb158d69
MC
12560 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
12561
12562 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
12563 TG3_TSO_TCP_OPT_LEN;
12564
12565 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
12566 sizeof(tg3_tso_header));
12567 mss = TG3_TSO_MSS;
12568
12569 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
12570 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
12571
12572 /* Set the total length field in the IP header */
12573 iph->tot_len = htons((u16)(mss + hdr_len));
12574
12575 base_flags = (TXD_FLAG_CPU_PRE_DMA |
12576 TXD_FLAG_CPU_POST_DMA);
12577
63c3a66f
JP
12578 if (tg3_flag(tp, HW_TSO_1) ||
12579 tg3_flag(tp, HW_TSO_2) ||
12580 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
12581 struct tcphdr *th;
12582 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
12583 th = (struct tcphdr *)&tx_data[val];
12584 th->check = 0;
12585 } else
12586 base_flags |= TXD_FLAG_TCPUDP_CSUM;
12587
63c3a66f 12588 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
12589 mss |= (hdr_len & 0xc) << 12;
12590 if (hdr_len & 0x10)
12591 base_flags |= 0x00000010;
12592 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 12593 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 12594 mss |= hdr_len << 9;
63c3a66f 12595 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 12596 tg3_asic_rev(tp) == ASIC_REV_5705) {
bb158d69
MC
12597 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
12598 } else {
12599 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
12600 }
12601
12602 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
12603 } else {
12604 num_pkts = 1;
12605 data_off = ETH_HLEN;
c441b456
MC
12606
12607 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
12608 tx_len > VLAN_ETH_FRAME_LEN)
12609 base_flags |= TXD_FLAG_JMB_PKT;
bb158d69
MC
12610 }
12611
12612 for (i = data_off; i < tx_len; i++)
c76949a6
MC
12613 tx_data[i] = (u8) (i & 0xff);
12614
f4188d8a
AD
12615 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
12616 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
12617 dev_kfree_skb(skb);
12618 return -EIO;
12619 }
c76949a6 12620
0d681b27
MC
12621 val = tnapi->tx_prod;
12622 tnapi->tx_buffers[val].skb = skb;
12623 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
12624
c76949a6 12625 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 12626 rnapi->coal_now);
c76949a6
MC
12627
12628 udelay(10);
12629
898a56f8 12630 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 12631
84b67b27
MC
12632 budget = tg3_tx_avail(tnapi);
12633 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
12634 base_flags | TXD_FLAG_END, mss, 0)) {
12635 tnapi->tx_buffers[val].skb = NULL;
12636 dev_kfree_skb(skb);
12637 return -EIO;
12638 }
c76949a6 12639
f3f3f27e 12640 tnapi->tx_prod++;
c76949a6 12641
6541b806
MC
12642 /* Sync BD data before updating mailbox */
12643 wmb();
12644
f3f3f27e
MC
12645 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
12646 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
12647
12648 udelay(10);
12649
303fc921
MC
12650 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
12651 for (i = 0; i < 35; i++) {
c76949a6 12652 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 12653 coal_now);
c76949a6
MC
12654
12655 udelay(10);
12656
898a56f8
MC
12657 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
12658 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 12659 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
12660 (rx_idx == (rx_start_idx + num_pkts)))
12661 break;
12662 }
12663
ba1142e4 12664 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
12665 dev_kfree_skb(skb);
12666
f3f3f27e 12667 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
12668 goto out;
12669
12670 if (rx_idx != rx_start_idx + num_pkts)
12671 goto out;
12672
bb158d69
MC
12673 val = data_off;
12674 while (rx_idx != rx_start_idx) {
12675 desc = &rnapi->rx_rcb[rx_start_idx++];
12676 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
12677 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 12678
bb158d69
MC
12679 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
12680 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
12681 goto out;
c76949a6 12682
bb158d69
MC
12683 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
12684 - ETH_FCS_LEN;
c76949a6 12685
28a45957 12686 if (!tso_loopback) {
bb158d69
MC
12687 if (rx_len != tx_len)
12688 goto out;
4852a861 12689
bb158d69
MC
12690 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
12691 if (opaque_key != RXD_OPAQUE_RING_STD)
12692 goto out;
12693 } else {
12694 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
12695 goto out;
12696 }
12697 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
12698 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 12699 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 12700 goto out;
bb158d69 12701 }
4852a861 12702
bb158d69 12703 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 12704 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
12705 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
12706 mapping);
12707 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 12708 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
12709 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
12710 mapping);
12711 } else
12712 goto out;
c76949a6 12713
bb158d69
MC
12714 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
12715 PCI_DMA_FROMDEVICE);
c76949a6 12716
9205fd9c 12717 rx_data += TG3_RX_OFFSET(tp);
bb158d69 12718 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 12719 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
12720 goto out;
12721 }
c76949a6 12722 }
bb158d69 12723
c76949a6 12724 err = 0;
6aa20a22 12725
9205fd9c 12726 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
12727out:
12728 return err;
12729}
12730
00c266b7
MC
12731#define TG3_STD_LOOPBACK_FAILED 1
12732#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 12733#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
12734#define TG3_LOOPBACK_FAILED \
12735 (TG3_STD_LOOPBACK_FAILED | \
12736 TG3_JMB_LOOPBACK_FAILED | \
12737 TG3_TSO_LOOPBACK_FAILED)
00c266b7 12738
941ec90f 12739static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 12740{
28a45957 12741 int err = -EIO;
2215e24c 12742 u32 eee_cap;
c441b456
MC
12743 u32 jmb_pkt_sz = 9000;
12744
12745 if (tp->dma_limit)
12746 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
9f40dead 12747
ab789046
MC
12748 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
12749 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
12750
28a45957 12751 if (!netif_running(tp->dev)) {
93df8b8f
NNS
12752 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
12753 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 12754 if (do_extlpbk)
93df8b8f 12755 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
28a45957
MC
12756 goto done;
12757 }
12758
b9ec6c1b 12759 err = tg3_reset_hw(tp, 1);
ab789046 12760 if (err) {
93df8b8f
NNS
12761 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
12762 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 12763 if (do_extlpbk)
93df8b8f 12764 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
ab789046
MC
12765 goto done;
12766 }
9f40dead 12767
63c3a66f 12768 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
12769 int i;
12770
12771 /* Reroute all rx packets to the 1st queue */
12772 for (i = MAC_RSS_INDIR_TBL_0;
12773 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
12774 tw32(i, 0x0);
12775 }
12776
6e01b20b
MC
12777 /* HW errata - mac loopback fails in some cases on 5780.
12778 * Normal traffic and PHY loopback are not affected by
12779 * errata. Also, the MAC loopback test is deprecated for
12780 * all newer ASIC revisions.
12781 */
4153577a 12782 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
6e01b20b
MC
12783 !tg3_flag(tp, CPMU_PRESENT)) {
12784 tg3_mac_loopback(tp, true);
9936bcf6 12785
28a45957 12786 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 12787 data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
12788
12789 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12790 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 12791 data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
12792
12793 tg3_mac_loopback(tp, false);
12794 }
4852a861 12795
f07e9af3 12796 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 12797 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
12798 int i;
12799
941ec90f 12800 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
12801
12802 /* Wait for link */
12803 for (i = 0; i < 100; i++) {
12804 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
12805 break;
12806 mdelay(1);
12807 }
12808
28a45957 12809 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 12810 data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 12811 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957 12812 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f 12813 data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 12814 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12815 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 12816 data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 12817
941ec90f
MC
12818 if (do_extlpbk) {
12819 tg3_phy_lpbk_set(tp, 0, true);
12820
12821 /* All link indications report up, but the hardware
12822 * isn't really ready for about 20 msec. Double it
12823 * to be sure.
12824 */
12825 mdelay(40);
12826
12827 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f
NNS
12828 data[TG3_EXT_LOOPB_TEST] |=
12829 TG3_STD_LOOPBACK_FAILED;
941ec90f
MC
12830 if (tg3_flag(tp, TSO_CAPABLE) &&
12831 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f
NNS
12832 data[TG3_EXT_LOOPB_TEST] |=
12833 TG3_TSO_LOOPBACK_FAILED;
941ec90f 12834 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12835 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f
NNS
12836 data[TG3_EXT_LOOPB_TEST] |=
12837 TG3_JMB_LOOPBACK_FAILED;
941ec90f
MC
12838 }
12839
5e5a7f37
MC
12840 /* Re-enable gphy autopowerdown. */
12841 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
12842 tg3_phy_toggle_apd(tp, true);
12843 }
6833c043 12844
93df8b8f
NNS
12845 err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
12846 data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
28a45957 12847
ab789046
MC
12848done:
12849 tp->phy_flags |= eee_cap;
12850
9f40dead
MC
12851 return err;
12852}
12853
4cafd3f5
MC
12854static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
12855 u64 *data)
12856{
566f86ad 12857 struct tg3 *tp = netdev_priv(dev);
941ec90f 12858 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 12859
bed9829f
MC
12860 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
12861 tg3_power_up(tp)) {
12862 etest->flags |= ETH_TEST_FL_FAILED;
12863 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
12864 return;
12865 }
bc1c7567 12866
566f86ad
MC
12867 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
12868
12869 if (tg3_test_nvram(tp) != 0) {
12870 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 12871 data[TG3_NVRAM_TEST] = 1;
566f86ad 12872 }
941ec90f 12873 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a 12874 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 12875 data[TG3_LINK_TEST] = 1;
ca43007a 12876 }
a71116d1 12877 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 12878 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
12879
12880 if (netif_running(dev)) {
b02fd9e3 12881 tg3_phy_stop(tp);
a71116d1 12882 tg3_netif_stop(tp);
bbe832c0
MC
12883 irq_sync = 1;
12884 }
a71116d1 12885
bbe832c0 12886 tg3_full_lock(tp, irq_sync);
a71116d1 12887 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 12888 err = tg3_nvram_lock(tp);
a71116d1 12889 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 12890 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 12891 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
12892 if (!err)
12893 tg3_nvram_unlock(tp);
a71116d1 12894
f07e9af3 12895 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
12896 tg3_phy_reset(tp);
12897
a71116d1
MC
12898 if (tg3_test_registers(tp) != 0) {
12899 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 12900 data[TG3_REGISTER_TEST] = 1;
a71116d1 12901 }
28a45957 12902
7942e1db
MC
12903 if (tg3_test_memory(tp) != 0) {
12904 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 12905 data[TG3_MEMORY_TEST] = 1;
7942e1db 12906 }
28a45957 12907
941ec90f
MC
12908 if (doextlpbk)
12909 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
12910
93df8b8f 12911 if (tg3_test_loopback(tp, data, doextlpbk))
c76949a6 12912 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 12913
f47c11ee
DM
12914 tg3_full_unlock(tp);
12915
d4bc3927
MC
12916 if (tg3_test_interrupt(tp) != 0) {
12917 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 12918 data[TG3_INTERRUPT_TEST] = 1;
d4bc3927 12919 }
f47c11ee
DM
12920
12921 tg3_full_lock(tp, 0);
d4bc3927 12922
a71116d1
MC
12923 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12924 if (netif_running(dev)) {
63c3a66f 12925 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
12926 err2 = tg3_restart_hw(tp, 1);
12927 if (!err2)
b9ec6c1b 12928 tg3_netif_start(tp);
a71116d1 12929 }
f47c11ee
DM
12930
12931 tg3_full_unlock(tp);
b02fd9e3
MC
12932
12933 if (irq_sync && !err2)
12934 tg3_phy_start(tp);
a71116d1 12935 }
80096068 12936 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 12937 tg3_power_down(tp);
bc1c7567 12938
4cafd3f5
MC
12939}
12940
0a633ac2
MC
12941static int tg3_hwtstamp_ioctl(struct net_device *dev,
12942 struct ifreq *ifr, int cmd)
12943{
12944 struct tg3 *tp = netdev_priv(dev);
12945 struct hwtstamp_config stmpconf;
12946
12947 if (!tg3_flag(tp, PTP_CAPABLE))
12948 return -EINVAL;
12949
12950 if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
12951 return -EFAULT;
12952
12953 if (stmpconf.flags)
12954 return -EINVAL;
12955
12956 switch (stmpconf.tx_type) {
12957 case HWTSTAMP_TX_ON:
12958 tg3_flag_set(tp, TX_TSTAMP_EN);
12959 break;
12960 case HWTSTAMP_TX_OFF:
12961 tg3_flag_clear(tp, TX_TSTAMP_EN);
12962 break;
12963 default:
12964 return -ERANGE;
12965 }
12966
12967 switch (stmpconf.rx_filter) {
12968 case HWTSTAMP_FILTER_NONE:
12969 tp->rxptpctl = 0;
12970 break;
12971 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
12972 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
12973 TG3_RX_PTP_CTL_ALL_V1_EVENTS;
12974 break;
12975 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
12976 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
12977 TG3_RX_PTP_CTL_SYNC_EVNT;
12978 break;
12979 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
12980 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
12981 TG3_RX_PTP_CTL_DELAY_REQ;
12982 break;
12983 case HWTSTAMP_FILTER_PTP_V2_EVENT:
12984 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
12985 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
12986 break;
12987 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
12988 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
12989 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
12990 break;
12991 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
12992 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
12993 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
12994 break;
12995 case HWTSTAMP_FILTER_PTP_V2_SYNC:
12996 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
12997 TG3_RX_PTP_CTL_SYNC_EVNT;
12998 break;
12999 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13000 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13001 TG3_RX_PTP_CTL_SYNC_EVNT;
13002 break;
13003 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13004 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13005 TG3_RX_PTP_CTL_SYNC_EVNT;
13006 break;
13007 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13008 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13009 TG3_RX_PTP_CTL_DELAY_REQ;
13010 break;
13011 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13012 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13013 TG3_RX_PTP_CTL_DELAY_REQ;
13014 break;
13015 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13016 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13017 TG3_RX_PTP_CTL_DELAY_REQ;
13018 break;
13019 default:
13020 return -ERANGE;
13021 }
13022
13023 if (netif_running(dev) && tp->rxptpctl)
13024 tw32(TG3_RX_PTP_CTL,
13025 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13026
13027 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13028 -EFAULT : 0;
13029}
13030
1da177e4
LT
13031static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13032{
13033 struct mii_ioctl_data *data = if_mii(ifr);
13034 struct tg3 *tp = netdev_priv(dev);
13035 int err;
13036
63c3a66f 13037 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 13038 struct phy_device *phydev;
f07e9af3 13039 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 13040 return -EAGAIN;
3f0e3ad7 13041 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 13042 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
13043 }
13044
33f401ae 13045 switch (cmd) {
1da177e4 13046 case SIOCGMIIPHY:
882e9793 13047 data->phy_id = tp->phy_addr;
1da177e4
LT
13048
13049 /* fallthru */
13050 case SIOCGMIIREG: {
13051 u32 mii_regval;
13052
f07e9af3 13053 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13054 break; /* We have no PHY */
13055
34eea5ac 13056 if (!netif_running(dev))
bc1c7567
MC
13057 return -EAGAIN;
13058
f47c11ee 13059 spin_lock_bh(&tp->lock);
5c358045
HM
13060 err = __tg3_readphy(tp, data->phy_id & 0x1f,
13061 data->reg_num & 0x1f, &mii_regval);
f47c11ee 13062 spin_unlock_bh(&tp->lock);
1da177e4
LT
13063
13064 data->val_out = mii_regval;
13065
13066 return err;
13067 }
13068
13069 case SIOCSMIIREG:
f07e9af3 13070 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13071 break; /* We have no PHY */
13072
34eea5ac 13073 if (!netif_running(dev))
bc1c7567
MC
13074 return -EAGAIN;
13075
f47c11ee 13076 spin_lock_bh(&tp->lock);
5c358045
HM
13077 err = __tg3_writephy(tp, data->phy_id & 0x1f,
13078 data->reg_num & 0x1f, data->val_in);
f47c11ee 13079 spin_unlock_bh(&tp->lock);
1da177e4
LT
13080
13081 return err;
13082
0a633ac2
MC
13083 case SIOCSHWTSTAMP:
13084 return tg3_hwtstamp_ioctl(dev, ifr, cmd);
13085
1da177e4
LT
13086 default:
13087 /* do nothing */
13088 break;
13089 }
13090 return -EOPNOTSUPP;
13091}
13092
15f9850d
DM
13093static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13094{
13095 struct tg3 *tp = netdev_priv(dev);
13096
13097 memcpy(ec, &tp->coal, sizeof(*ec));
13098 return 0;
13099}
13100
d244c892
MC
13101static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13102{
13103 struct tg3 *tp = netdev_priv(dev);
13104 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
13105 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
13106
63c3a66f 13107 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
13108 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
13109 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
13110 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
13111 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
13112 }
13113
13114 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
13115 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
13116 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
13117 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
13118 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
13119 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
13120 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
13121 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
13122 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
13123 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
13124 return -EINVAL;
13125
13126 /* No rx interrupts will be generated if both are zero */
13127 if ((ec->rx_coalesce_usecs == 0) &&
13128 (ec->rx_max_coalesced_frames == 0))
13129 return -EINVAL;
13130
13131 /* No tx interrupts will be generated if both are zero */
13132 if ((ec->tx_coalesce_usecs == 0) &&
13133 (ec->tx_max_coalesced_frames == 0))
13134 return -EINVAL;
13135
13136 /* Only copy relevant parameters, ignore all others. */
13137 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
13138 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
13139 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
13140 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
13141 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
13142 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
13143 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
13144 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
13145 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
13146
13147 if (netif_running(dev)) {
13148 tg3_full_lock(tp, 0);
13149 __tg3_set_coalesce(tp, &tp->coal);
13150 tg3_full_unlock(tp);
13151 }
13152 return 0;
13153}
13154
7282d491 13155static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
13156 .get_settings = tg3_get_settings,
13157 .set_settings = tg3_set_settings,
13158 .get_drvinfo = tg3_get_drvinfo,
13159 .get_regs_len = tg3_get_regs_len,
13160 .get_regs = tg3_get_regs,
13161 .get_wol = tg3_get_wol,
13162 .set_wol = tg3_set_wol,
13163 .get_msglevel = tg3_get_msglevel,
13164 .set_msglevel = tg3_set_msglevel,
13165 .nway_reset = tg3_nway_reset,
13166 .get_link = ethtool_op_get_link,
13167 .get_eeprom_len = tg3_get_eeprom_len,
13168 .get_eeprom = tg3_get_eeprom,
13169 .set_eeprom = tg3_set_eeprom,
13170 .get_ringparam = tg3_get_ringparam,
13171 .set_ringparam = tg3_set_ringparam,
13172 .get_pauseparam = tg3_get_pauseparam,
13173 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 13174 .self_test = tg3_self_test,
1da177e4 13175 .get_strings = tg3_get_strings,
81b8709c 13176 .set_phys_id = tg3_set_phys_id,
1da177e4 13177 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 13178 .get_coalesce = tg3_get_coalesce,
d244c892 13179 .set_coalesce = tg3_set_coalesce,
b9f2c044 13180 .get_sset_count = tg3_get_sset_count,
90415477
MC
13181 .get_rxnfc = tg3_get_rxnfc,
13182 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
13183 .get_rxfh_indir = tg3_get_rxfh_indir,
13184 .set_rxfh_indir = tg3_set_rxfh_indir,
0968169c
MC
13185 .get_channels = tg3_get_channels,
13186 .set_channels = tg3_set_channels,
7d41e49a 13187 .get_ts_info = tg3_get_ts_info,
1da177e4
LT
13188};
13189
b4017c53
DM
13190static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
13191 struct rtnl_link_stats64 *stats)
13192{
13193 struct tg3 *tp = netdev_priv(dev);
13194
0f566b20
MC
13195 spin_lock_bh(&tp->lock);
13196 if (!tp->hw_stats) {
13197 spin_unlock_bh(&tp->lock);
b4017c53 13198 return &tp->net_stats_prev;
0f566b20 13199 }
b4017c53 13200
b4017c53
DM
13201 tg3_get_nstats(tp, stats);
13202 spin_unlock_bh(&tp->lock);
13203
13204 return stats;
13205}
13206
ccd5ba9d
MC
13207static void tg3_set_rx_mode(struct net_device *dev)
13208{
13209 struct tg3 *tp = netdev_priv(dev);
13210
13211 if (!netif_running(dev))
13212 return;
13213
13214 tg3_full_lock(tp, 0);
13215 __tg3_set_rx_mode(dev);
13216 tg3_full_unlock(tp);
13217}
13218
faf1627a
MC
13219static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
13220 int new_mtu)
13221{
13222 dev->mtu = new_mtu;
13223
13224 if (new_mtu > ETH_DATA_LEN) {
13225 if (tg3_flag(tp, 5780_CLASS)) {
13226 netdev_update_features(dev);
13227 tg3_flag_clear(tp, TSO_CAPABLE);
13228 } else {
13229 tg3_flag_set(tp, JUMBO_RING_ENABLE);
13230 }
13231 } else {
13232 if (tg3_flag(tp, 5780_CLASS)) {
13233 tg3_flag_set(tp, TSO_CAPABLE);
13234 netdev_update_features(dev);
13235 }
13236 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
13237 }
13238}
13239
13240static int tg3_change_mtu(struct net_device *dev, int new_mtu)
13241{
13242 struct tg3 *tp = netdev_priv(dev);
2fae5e36 13243 int err, reset_phy = 0;
faf1627a
MC
13244
13245 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
13246 return -EINVAL;
13247
13248 if (!netif_running(dev)) {
13249 /* We'll just catch it later when the
13250 * device is up'd.
13251 */
13252 tg3_set_mtu(dev, tp, new_mtu);
13253 return 0;
13254 }
13255
13256 tg3_phy_stop(tp);
13257
13258 tg3_netif_stop(tp);
13259
13260 tg3_full_lock(tp, 1);
13261
13262 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13263
13264 tg3_set_mtu(dev, tp, new_mtu);
13265
2fae5e36
MC
13266 /* Reset PHY, otherwise the read DMA engine will be in a mode that
13267 * breaks all requests to 256 bytes.
13268 */
4153577a 13269 if (tg3_asic_rev(tp) == ASIC_REV_57766)
2fae5e36
MC
13270 reset_phy = 1;
13271
13272 err = tg3_restart_hw(tp, reset_phy);
faf1627a
MC
13273
13274 if (!err)
13275 tg3_netif_start(tp);
13276
13277 tg3_full_unlock(tp);
13278
13279 if (!err)
13280 tg3_phy_start(tp);
13281
13282 return err;
13283}
13284
13285static const struct net_device_ops tg3_netdev_ops = {
13286 .ndo_open = tg3_open,
13287 .ndo_stop = tg3_close,
13288 .ndo_start_xmit = tg3_start_xmit,
13289 .ndo_get_stats64 = tg3_get_stats64,
13290 .ndo_validate_addr = eth_validate_addr,
13291 .ndo_set_rx_mode = tg3_set_rx_mode,
13292 .ndo_set_mac_address = tg3_set_mac_addr,
13293 .ndo_do_ioctl = tg3_ioctl,
13294 .ndo_tx_timeout = tg3_tx_timeout,
13295 .ndo_change_mtu = tg3_change_mtu,
13296 .ndo_fix_features = tg3_fix_features,
13297 .ndo_set_features = tg3_set_features,
13298#ifdef CONFIG_NET_POLL_CONTROLLER
13299 .ndo_poll_controller = tg3_poll_controller,
13300#endif
13301};
13302
229b1ad1 13303static void tg3_get_eeprom_size(struct tg3 *tp)
1da177e4 13304{
1b27777a 13305 u32 cursize, val, magic;
1da177e4
LT
13306
13307 tp->nvram_size = EEPROM_CHIP_SIZE;
13308
e4f34110 13309 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
13310 return;
13311
b16250e3
MC
13312 if ((magic != TG3_EEPROM_MAGIC) &&
13313 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
13314 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
13315 return;
13316
13317 /*
13318 * Size the chip by reading offsets at increasing powers of two.
13319 * When we encounter our validation signature, we know the addressing
13320 * has wrapped around, and thus have our chip size.
13321 */
1b27777a 13322 cursize = 0x10;
1da177e4
LT
13323
13324 while (cursize < tp->nvram_size) {
e4f34110 13325 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
13326 return;
13327
1820180b 13328 if (val == magic)
1da177e4
LT
13329 break;
13330
13331 cursize <<= 1;
13332 }
13333
13334 tp->nvram_size = cursize;
13335}
6aa20a22 13336
229b1ad1 13337static void tg3_get_nvram_size(struct tg3 *tp)
1da177e4
LT
13338{
13339 u32 val;
13340
63c3a66f 13341 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
13342 return;
13343
13344 /* Selfboot format */
1820180b 13345 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
13346 tg3_get_eeprom_size(tp);
13347 return;
13348 }
13349
6d348f2c 13350 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 13351 if (val != 0) {
6d348f2c
MC
13352 /* This is confusing. We want to operate on the
13353 * 16-bit value at offset 0xf2. The tg3_nvram_read()
13354 * call will read from NVRAM and byteswap the data
13355 * according to the byteswapping settings for all
13356 * other register accesses. This ensures the data we
13357 * want will always reside in the lower 16-bits.
13358 * However, the data in NVRAM is in LE format, which
13359 * means the data from the NVRAM read will always be
13360 * opposite the endianness of the CPU. The 16-bit
13361 * byteswap then brings the data to CPU endianness.
13362 */
13363 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
13364 return;
13365 }
13366 }
fd1122a2 13367 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
13368}
13369
229b1ad1 13370static void tg3_get_nvram_info(struct tg3 *tp)
1da177e4
LT
13371{
13372 u32 nvcfg1;
13373
13374 nvcfg1 = tr32(NVRAM_CFG1);
13375 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 13376 tg3_flag_set(tp, FLASH);
8590a603 13377 } else {
1da177e4
LT
13378 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13379 tw32(NVRAM_CFG1, nvcfg1);
13380 }
13381
4153577a 13382 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
63c3a66f 13383 tg3_flag(tp, 5780_CLASS)) {
1da177e4 13384 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
13385 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
13386 tp->nvram_jedecnum = JEDEC_ATMEL;
13387 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13388 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13389 break;
13390 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
13391 tp->nvram_jedecnum = JEDEC_ATMEL;
13392 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
13393 break;
13394 case FLASH_VENDOR_ATMEL_EEPROM:
13395 tp->nvram_jedecnum = JEDEC_ATMEL;
13396 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 13397 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13398 break;
13399 case FLASH_VENDOR_ST:
13400 tp->nvram_jedecnum = JEDEC_ST;
13401 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 13402 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13403 break;
13404 case FLASH_VENDOR_SAIFUN:
13405 tp->nvram_jedecnum = JEDEC_SAIFUN;
13406 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
13407 break;
13408 case FLASH_VENDOR_SST_SMALL:
13409 case FLASH_VENDOR_SST_LARGE:
13410 tp->nvram_jedecnum = JEDEC_SST;
13411 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
13412 break;
1da177e4 13413 }
8590a603 13414 } else {
1da177e4
LT
13415 tp->nvram_jedecnum = JEDEC_ATMEL;
13416 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13417 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
13418 }
13419}
13420
229b1ad1 13421static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
a1b950d5
MC
13422{
13423 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
13424 case FLASH_5752PAGE_SIZE_256:
13425 tp->nvram_pagesize = 256;
13426 break;
13427 case FLASH_5752PAGE_SIZE_512:
13428 tp->nvram_pagesize = 512;
13429 break;
13430 case FLASH_5752PAGE_SIZE_1K:
13431 tp->nvram_pagesize = 1024;
13432 break;
13433 case FLASH_5752PAGE_SIZE_2K:
13434 tp->nvram_pagesize = 2048;
13435 break;
13436 case FLASH_5752PAGE_SIZE_4K:
13437 tp->nvram_pagesize = 4096;
13438 break;
13439 case FLASH_5752PAGE_SIZE_264:
13440 tp->nvram_pagesize = 264;
13441 break;
13442 case FLASH_5752PAGE_SIZE_528:
13443 tp->nvram_pagesize = 528;
13444 break;
13445 }
13446}
13447
229b1ad1 13448static void tg3_get_5752_nvram_info(struct tg3 *tp)
361b4ac2
MC
13449{
13450 u32 nvcfg1;
13451
13452 nvcfg1 = tr32(NVRAM_CFG1);
13453
e6af301b
MC
13454 /* NVRAM protection for TPM */
13455 if (nvcfg1 & (1 << 27))
63c3a66f 13456 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 13457
361b4ac2 13458 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
13459 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
13460 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
13461 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13462 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13463 break;
13464 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13465 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13466 tg3_flag_set(tp, NVRAM_BUFFERED);
13467 tg3_flag_set(tp, FLASH);
8590a603
MC
13468 break;
13469 case FLASH_5752VENDOR_ST_M45PE10:
13470 case FLASH_5752VENDOR_ST_M45PE20:
13471 case FLASH_5752VENDOR_ST_M45PE40:
13472 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13473 tg3_flag_set(tp, NVRAM_BUFFERED);
13474 tg3_flag_set(tp, FLASH);
8590a603 13475 break;
361b4ac2
MC
13476 }
13477
63c3a66f 13478 if (tg3_flag(tp, FLASH)) {
a1b950d5 13479 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 13480 } else {
361b4ac2
MC
13481 /* For eeprom, set pagesize to maximum eeprom size */
13482 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13483
13484 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13485 tw32(NVRAM_CFG1, nvcfg1);
13486 }
13487}
13488
229b1ad1 13489static void tg3_get_5755_nvram_info(struct tg3 *tp)
d3c7b886 13490{
989a9d23 13491 u32 nvcfg1, protect = 0;
d3c7b886
MC
13492
13493 nvcfg1 = tr32(NVRAM_CFG1);
13494
13495 /* NVRAM protection for TPM */
989a9d23 13496 if (nvcfg1 & (1 << 27)) {
63c3a66f 13497 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
13498 protect = 1;
13499 }
d3c7b886 13500
989a9d23
MC
13501 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
13502 switch (nvcfg1) {
8590a603
MC
13503 case FLASH_5755VENDOR_ATMEL_FLASH_1:
13504 case FLASH_5755VENDOR_ATMEL_FLASH_2:
13505 case FLASH_5755VENDOR_ATMEL_FLASH_3:
13506 case FLASH_5755VENDOR_ATMEL_FLASH_5:
13507 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13508 tg3_flag_set(tp, NVRAM_BUFFERED);
13509 tg3_flag_set(tp, FLASH);
8590a603
MC
13510 tp->nvram_pagesize = 264;
13511 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
13512 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
13513 tp->nvram_size = (protect ? 0x3e200 :
13514 TG3_NVRAM_SIZE_512KB);
13515 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
13516 tp->nvram_size = (protect ? 0x1f200 :
13517 TG3_NVRAM_SIZE_256KB);
13518 else
13519 tp->nvram_size = (protect ? 0x1f200 :
13520 TG3_NVRAM_SIZE_128KB);
13521 break;
13522 case FLASH_5752VENDOR_ST_M45PE10:
13523 case FLASH_5752VENDOR_ST_M45PE20:
13524 case FLASH_5752VENDOR_ST_M45PE40:
13525 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13526 tg3_flag_set(tp, NVRAM_BUFFERED);
13527 tg3_flag_set(tp, FLASH);
8590a603
MC
13528 tp->nvram_pagesize = 256;
13529 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
13530 tp->nvram_size = (protect ?
13531 TG3_NVRAM_SIZE_64KB :
13532 TG3_NVRAM_SIZE_128KB);
13533 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
13534 tp->nvram_size = (protect ?
13535 TG3_NVRAM_SIZE_64KB :
13536 TG3_NVRAM_SIZE_256KB);
13537 else
13538 tp->nvram_size = (protect ?
13539 TG3_NVRAM_SIZE_128KB :
13540 TG3_NVRAM_SIZE_512KB);
13541 break;
d3c7b886
MC
13542 }
13543}
13544
229b1ad1 13545static void tg3_get_5787_nvram_info(struct tg3 *tp)
1b27777a
MC
13546{
13547 u32 nvcfg1;
13548
13549 nvcfg1 = tr32(NVRAM_CFG1);
13550
13551 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
13552 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
13553 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
13554 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
13555 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
13556 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13557 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 13558 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 13559
8590a603
MC
13560 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13561 tw32(NVRAM_CFG1, nvcfg1);
13562 break;
13563 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13564 case FLASH_5755VENDOR_ATMEL_FLASH_1:
13565 case FLASH_5755VENDOR_ATMEL_FLASH_2:
13566 case FLASH_5755VENDOR_ATMEL_FLASH_3:
13567 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13568 tg3_flag_set(tp, NVRAM_BUFFERED);
13569 tg3_flag_set(tp, FLASH);
8590a603
MC
13570 tp->nvram_pagesize = 264;
13571 break;
13572 case FLASH_5752VENDOR_ST_M45PE10:
13573 case FLASH_5752VENDOR_ST_M45PE20:
13574 case FLASH_5752VENDOR_ST_M45PE40:
13575 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13576 tg3_flag_set(tp, NVRAM_BUFFERED);
13577 tg3_flag_set(tp, FLASH);
8590a603
MC
13578 tp->nvram_pagesize = 256;
13579 break;
1b27777a
MC
13580 }
13581}
13582
229b1ad1 13583static void tg3_get_5761_nvram_info(struct tg3 *tp)
6b91fa02
MC
13584{
13585 u32 nvcfg1, protect = 0;
13586
13587 nvcfg1 = tr32(NVRAM_CFG1);
13588
13589 /* NVRAM protection for TPM */
13590 if (nvcfg1 & (1 << 27)) {
63c3a66f 13591 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
13592 protect = 1;
13593 }
13594
13595 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
13596 switch (nvcfg1) {
8590a603
MC
13597 case FLASH_5761VENDOR_ATMEL_ADB021D:
13598 case FLASH_5761VENDOR_ATMEL_ADB041D:
13599 case FLASH_5761VENDOR_ATMEL_ADB081D:
13600 case FLASH_5761VENDOR_ATMEL_ADB161D:
13601 case FLASH_5761VENDOR_ATMEL_MDB021D:
13602 case FLASH_5761VENDOR_ATMEL_MDB041D:
13603 case FLASH_5761VENDOR_ATMEL_MDB081D:
13604 case FLASH_5761VENDOR_ATMEL_MDB161D:
13605 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13606 tg3_flag_set(tp, NVRAM_BUFFERED);
13607 tg3_flag_set(tp, FLASH);
13608 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
13609 tp->nvram_pagesize = 256;
13610 break;
13611 case FLASH_5761VENDOR_ST_A_M45PE20:
13612 case FLASH_5761VENDOR_ST_A_M45PE40:
13613 case FLASH_5761VENDOR_ST_A_M45PE80:
13614 case FLASH_5761VENDOR_ST_A_M45PE16:
13615 case FLASH_5761VENDOR_ST_M_M45PE20:
13616 case FLASH_5761VENDOR_ST_M_M45PE40:
13617 case FLASH_5761VENDOR_ST_M_M45PE80:
13618 case FLASH_5761VENDOR_ST_M_M45PE16:
13619 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13620 tg3_flag_set(tp, NVRAM_BUFFERED);
13621 tg3_flag_set(tp, FLASH);
8590a603
MC
13622 tp->nvram_pagesize = 256;
13623 break;
6b91fa02
MC
13624 }
13625
13626 if (protect) {
13627 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
13628 } else {
13629 switch (nvcfg1) {
8590a603
MC
13630 case FLASH_5761VENDOR_ATMEL_ADB161D:
13631 case FLASH_5761VENDOR_ATMEL_MDB161D:
13632 case FLASH_5761VENDOR_ST_A_M45PE16:
13633 case FLASH_5761VENDOR_ST_M_M45PE16:
13634 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
13635 break;
13636 case FLASH_5761VENDOR_ATMEL_ADB081D:
13637 case FLASH_5761VENDOR_ATMEL_MDB081D:
13638 case FLASH_5761VENDOR_ST_A_M45PE80:
13639 case FLASH_5761VENDOR_ST_M_M45PE80:
13640 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
13641 break;
13642 case FLASH_5761VENDOR_ATMEL_ADB041D:
13643 case FLASH_5761VENDOR_ATMEL_MDB041D:
13644 case FLASH_5761VENDOR_ST_A_M45PE40:
13645 case FLASH_5761VENDOR_ST_M_M45PE40:
13646 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13647 break;
13648 case FLASH_5761VENDOR_ATMEL_ADB021D:
13649 case FLASH_5761VENDOR_ATMEL_MDB021D:
13650 case FLASH_5761VENDOR_ST_A_M45PE20:
13651 case FLASH_5761VENDOR_ST_M_M45PE20:
13652 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13653 break;
6b91fa02
MC
13654 }
13655 }
13656}
13657
229b1ad1 13658static void tg3_get_5906_nvram_info(struct tg3 *tp)
b5d3772c
MC
13659{
13660 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13661 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
13662 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13663}
13664
229b1ad1 13665static void tg3_get_57780_nvram_info(struct tg3 *tp)
321d32a0
MC
13666{
13667 u32 nvcfg1;
13668
13669 nvcfg1 = tr32(NVRAM_CFG1);
13670
13671 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13672 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
13673 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
13674 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13675 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
13676 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13677
13678 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13679 tw32(NVRAM_CFG1, nvcfg1);
13680 return;
13681 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13682 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
13683 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
13684 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
13685 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
13686 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
13687 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
13688 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13689 tg3_flag_set(tp, NVRAM_BUFFERED);
13690 tg3_flag_set(tp, FLASH);
321d32a0
MC
13691
13692 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13693 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13694 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
13695 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
13696 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13697 break;
13698 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
13699 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
13700 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13701 break;
13702 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
13703 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
13704 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13705 break;
13706 }
13707 break;
13708 case FLASH_5752VENDOR_ST_M45PE10:
13709 case FLASH_5752VENDOR_ST_M45PE20:
13710 case FLASH_5752VENDOR_ST_M45PE40:
13711 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13712 tg3_flag_set(tp, NVRAM_BUFFERED);
13713 tg3_flag_set(tp, FLASH);
321d32a0
MC
13714
13715 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13716 case FLASH_5752VENDOR_ST_M45PE10:
13717 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13718 break;
13719 case FLASH_5752VENDOR_ST_M45PE20:
13720 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13721 break;
13722 case FLASH_5752VENDOR_ST_M45PE40:
13723 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13724 break;
13725 }
13726 break;
13727 default:
63c3a66f 13728 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
13729 return;
13730 }
13731
a1b950d5
MC
13732 tg3_nvram_get_pagesize(tp, nvcfg1);
13733 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 13734 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
13735}
13736
13737
229b1ad1 13738static void tg3_get_5717_nvram_info(struct tg3 *tp)
a1b950d5
MC
13739{
13740 u32 nvcfg1;
13741
13742 nvcfg1 = tr32(NVRAM_CFG1);
13743
13744 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13745 case FLASH_5717VENDOR_ATMEL_EEPROM:
13746 case FLASH_5717VENDOR_MICRO_EEPROM:
13747 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13748 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
13749 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13750
13751 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13752 tw32(NVRAM_CFG1, nvcfg1);
13753 return;
13754 case FLASH_5717VENDOR_ATMEL_MDB011D:
13755 case FLASH_5717VENDOR_ATMEL_ADB011B:
13756 case FLASH_5717VENDOR_ATMEL_ADB011D:
13757 case FLASH_5717VENDOR_ATMEL_MDB021D:
13758 case FLASH_5717VENDOR_ATMEL_ADB021B:
13759 case FLASH_5717VENDOR_ATMEL_ADB021D:
13760 case FLASH_5717VENDOR_ATMEL_45USPT:
13761 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13762 tg3_flag_set(tp, NVRAM_BUFFERED);
13763 tg3_flag_set(tp, FLASH);
a1b950d5
MC
13764
13765 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13766 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
13767 /* Detect size with tg3_nvram_get_size() */
13768 break;
a1b950d5
MC
13769 case FLASH_5717VENDOR_ATMEL_ADB021B:
13770 case FLASH_5717VENDOR_ATMEL_ADB021D:
13771 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13772 break;
13773 default:
13774 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13775 break;
13776 }
321d32a0 13777 break;
a1b950d5
MC
13778 case FLASH_5717VENDOR_ST_M_M25PE10:
13779 case FLASH_5717VENDOR_ST_A_M25PE10:
13780 case FLASH_5717VENDOR_ST_M_M45PE10:
13781 case FLASH_5717VENDOR_ST_A_M45PE10:
13782 case FLASH_5717VENDOR_ST_M_M25PE20:
13783 case FLASH_5717VENDOR_ST_A_M25PE20:
13784 case FLASH_5717VENDOR_ST_M_M45PE20:
13785 case FLASH_5717VENDOR_ST_A_M45PE20:
13786 case FLASH_5717VENDOR_ST_25USPT:
13787 case FLASH_5717VENDOR_ST_45USPT:
13788 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13789 tg3_flag_set(tp, NVRAM_BUFFERED);
13790 tg3_flag_set(tp, FLASH);
a1b950d5
MC
13791
13792 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
13793 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 13794 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
13795 /* Detect size with tg3_nvram_get_size() */
13796 break;
13797 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
13798 case FLASH_5717VENDOR_ST_A_M45PE20:
13799 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13800 break;
13801 default:
13802 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13803 break;
13804 }
321d32a0 13805 break;
a1b950d5 13806 default:
63c3a66f 13807 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 13808 return;
321d32a0 13809 }
a1b950d5
MC
13810
13811 tg3_nvram_get_pagesize(tp, nvcfg1);
13812 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 13813 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
13814}
13815
229b1ad1 13816static void tg3_get_5720_nvram_info(struct tg3 *tp)
9b91b5f1
MC
13817{
13818 u32 nvcfg1, nvmpinstrp;
13819
13820 nvcfg1 = tr32(NVRAM_CFG1);
13821 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
13822
4153577a 13823 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
13824 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
13825 tg3_flag_set(tp, NO_NVRAM);
13826 return;
13827 }
13828
13829 switch (nvmpinstrp) {
13830 case FLASH_5762_EEPROM_HD:
13831 nvmpinstrp = FLASH_5720_EEPROM_HD;
17e1a42f 13832 break;
c86a8560
MC
13833 case FLASH_5762_EEPROM_LD:
13834 nvmpinstrp = FLASH_5720_EEPROM_LD;
17e1a42f 13835 break;
c86a8560
MC
13836 }
13837 }
13838
9b91b5f1
MC
13839 switch (nvmpinstrp) {
13840 case FLASH_5720_EEPROM_HD:
13841 case FLASH_5720_EEPROM_LD:
13842 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13843 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
13844
13845 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13846 tw32(NVRAM_CFG1, nvcfg1);
13847 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
13848 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
13849 else
13850 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
13851 return;
13852 case FLASH_5720VENDOR_M_ATMEL_DB011D:
13853 case FLASH_5720VENDOR_A_ATMEL_DB011B:
13854 case FLASH_5720VENDOR_A_ATMEL_DB011D:
13855 case FLASH_5720VENDOR_M_ATMEL_DB021D:
13856 case FLASH_5720VENDOR_A_ATMEL_DB021B:
13857 case FLASH_5720VENDOR_A_ATMEL_DB021D:
13858 case FLASH_5720VENDOR_M_ATMEL_DB041D:
13859 case FLASH_5720VENDOR_A_ATMEL_DB041B:
13860 case FLASH_5720VENDOR_A_ATMEL_DB041D:
13861 case FLASH_5720VENDOR_M_ATMEL_DB081D:
13862 case FLASH_5720VENDOR_A_ATMEL_DB081D:
13863 case FLASH_5720VENDOR_ATMEL_45USPT:
13864 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13865 tg3_flag_set(tp, NVRAM_BUFFERED);
13866 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
13867
13868 switch (nvmpinstrp) {
13869 case FLASH_5720VENDOR_M_ATMEL_DB021D:
13870 case FLASH_5720VENDOR_A_ATMEL_DB021B:
13871 case FLASH_5720VENDOR_A_ATMEL_DB021D:
13872 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13873 break;
13874 case FLASH_5720VENDOR_M_ATMEL_DB041D:
13875 case FLASH_5720VENDOR_A_ATMEL_DB041B:
13876 case FLASH_5720VENDOR_A_ATMEL_DB041D:
13877 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13878 break;
13879 case FLASH_5720VENDOR_M_ATMEL_DB081D:
13880 case FLASH_5720VENDOR_A_ATMEL_DB081D:
13881 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
13882 break;
13883 default:
4153577a 13884 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 13885 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
13886 break;
13887 }
13888 break;
13889 case FLASH_5720VENDOR_M_ST_M25PE10:
13890 case FLASH_5720VENDOR_M_ST_M45PE10:
13891 case FLASH_5720VENDOR_A_ST_M25PE10:
13892 case FLASH_5720VENDOR_A_ST_M45PE10:
13893 case FLASH_5720VENDOR_M_ST_M25PE20:
13894 case FLASH_5720VENDOR_M_ST_M45PE20:
13895 case FLASH_5720VENDOR_A_ST_M25PE20:
13896 case FLASH_5720VENDOR_A_ST_M45PE20:
13897 case FLASH_5720VENDOR_M_ST_M25PE40:
13898 case FLASH_5720VENDOR_M_ST_M45PE40:
13899 case FLASH_5720VENDOR_A_ST_M25PE40:
13900 case FLASH_5720VENDOR_A_ST_M45PE40:
13901 case FLASH_5720VENDOR_M_ST_M25PE80:
13902 case FLASH_5720VENDOR_M_ST_M45PE80:
13903 case FLASH_5720VENDOR_A_ST_M25PE80:
13904 case FLASH_5720VENDOR_A_ST_M45PE80:
13905 case FLASH_5720VENDOR_ST_25USPT:
13906 case FLASH_5720VENDOR_ST_45USPT:
13907 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13908 tg3_flag_set(tp, NVRAM_BUFFERED);
13909 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
13910
13911 switch (nvmpinstrp) {
13912 case FLASH_5720VENDOR_M_ST_M25PE20:
13913 case FLASH_5720VENDOR_M_ST_M45PE20:
13914 case FLASH_5720VENDOR_A_ST_M25PE20:
13915 case FLASH_5720VENDOR_A_ST_M45PE20:
13916 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
13917 break;
13918 case FLASH_5720VENDOR_M_ST_M25PE40:
13919 case FLASH_5720VENDOR_M_ST_M45PE40:
13920 case FLASH_5720VENDOR_A_ST_M25PE40:
13921 case FLASH_5720VENDOR_A_ST_M45PE40:
13922 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13923 break;
13924 case FLASH_5720VENDOR_M_ST_M25PE80:
13925 case FLASH_5720VENDOR_M_ST_M45PE80:
13926 case FLASH_5720VENDOR_A_ST_M25PE80:
13927 case FLASH_5720VENDOR_A_ST_M45PE80:
13928 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
13929 break;
13930 default:
4153577a 13931 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 13932 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
13933 break;
13934 }
13935 break;
13936 default:
63c3a66f 13937 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
13938 return;
13939 }
13940
13941 tg3_nvram_get_pagesize(tp, nvcfg1);
13942 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 13943 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
c86a8560 13944
4153577a 13945 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
13946 u32 val;
13947
13948 if (tg3_nvram_read(tp, 0, &val))
13949 return;
13950
13951 if (val != TG3_EEPROM_MAGIC &&
13952 (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
13953 tg3_flag_set(tp, NO_NVRAM);
13954 }
9b91b5f1
MC
13955}
13956
1da177e4 13957/* Chips other than 5700/5701 use the NVRAM for fetching info. */
229b1ad1 13958static void tg3_nvram_init(struct tg3 *tp)
1da177e4 13959{
7e6c63f0
HM
13960 if (tg3_flag(tp, IS_SSB_CORE)) {
13961 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
13962 tg3_flag_clear(tp, NVRAM);
13963 tg3_flag_clear(tp, NVRAM_BUFFERED);
13964 tg3_flag_set(tp, NO_NVRAM);
13965 return;
13966 }
13967
1da177e4
LT
13968 tw32_f(GRC_EEPROM_ADDR,
13969 (EEPROM_ADDR_FSM_RESET |
13970 (EEPROM_DEFAULT_CLOCK_PERIOD <<
13971 EEPROM_ADDR_CLKPERD_SHIFT)));
13972
9d57f01c 13973 msleep(1);
1da177e4
LT
13974
13975 /* Enable seeprom accesses. */
13976 tw32_f(GRC_LOCAL_CTRL,
13977 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
13978 udelay(100);
13979
4153577a
JP
13980 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
13981 tg3_asic_rev(tp) != ASIC_REV_5701) {
63c3a66f 13982 tg3_flag_set(tp, NVRAM);
1da177e4 13983
ec41c7df 13984 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
13985 netdev_warn(tp->dev,
13986 "Cannot get nvram lock, %s failed\n",
05dbe005 13987 __func__);
ec41c7df
MC
13988 return;
13989 }
e6af301b 13990 tg3_enable_nvram_access(tp);
1da177e4 13991
989a9d23
MC
13992 tp->nvram_size = 0;
13993
4153577a 13994 if (tg3_asic_rev(tp) == ASIC_REV_5752)
361b4ac2 13995 tg3_get_5752_nvram_info(tp);
4153577a 13996 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
d3c7b886 13997 tg3_get_5755_nvram_info(tp);
4153577a
JP
13998 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
13999 tg3_asic_rev(tp) == ASIC_REV_5784 ||
14000 tg3_asic_rev(tp) == ASIC_REV_5785)
1b27777a 14001 tg3_get_5787_nvram_info(tp);
4153577a 14002 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
6b91fa02 14003 tg3_get_5761_nvram_info(tp);
4153577a 14004 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 14005 tg3_get_5906_nvram_info(tp);
4153577a 14006 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 14007 tg3_flag(tp, 57765_CLASS))
321d32a0 14008 tg3_get_57780_nvram_info(tp);
4153577a
JP
14009 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14010 tg3_asic_rev(tp) == ASIC_REV_5719)
a1b950d5 14011 tg3_get_5717_nvram_info(tp);
4153577a
JP
14012 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
14013 tg3_asic_rev(tp) == ASIC_REV_5762)
9b91b5f1 14014 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
14015 else
14016 tg3_get_nvram_info(tp);
14017
989a9d23
MC
14018 if (tp->nvram_size == 0)
14019 tg3_get_nvram_size(tp);
1da177e4 14020
e6af301b 14021 tg3_disable_nvram_access(tp);
381291b7 14022 tg3_nvram_unlock(tp);
1da177e4
LT
14023
14024 } else {
63c3a66f
JP
14025 tg3_flag_clear(tp, NVRAM);
14026 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
14027
14028 tg3_get_eeprom_size(tp);
14029 }
14030}
14031
1da177e4
LT
14032struct subsys_tbl_ent {
14033 u16 subsys_vendor, subsys_devid;
14034 u32 phy_id;
14035};
14036
229b1ad1 14037static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
1da177e4 14038 /* Broadcom boards. */
24daf2b0 14039 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14040 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 14041 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14042 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 14043 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14044 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
14045 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14046 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
14047 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14048 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 14049 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14050 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14051 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14052 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
14053 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14054 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 14055 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14056 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 14057 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14058 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 14059 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14060 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
14061
14062 /* 3com boards. */
24daf2b0 14063 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14064 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 14065 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14066 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14067 { TG3PCI_SUBVENDOR_ID_3COM,
14068 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
14069 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14070 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 14071 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14072 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14073
14074 /* DELL boards. */
24daf2b0 14075 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14076 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 14077 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14078 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 14079 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14080 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 14081 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14082 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
14083
14084 /* Compaq boards. */
24daf2b0 14085 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14086 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 14087 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14088 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14089 { TG3PCI_SUBVENDOR_ID_COMPAQ,
14090 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
14091 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14092 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 14093 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14094 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14095
14096 /* IBM boards. */
24daf2b0
MC
14097 { TG3PCI_SUBVENDOR_ID_IBM,
14098 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
14099};
14100
229b1ad1 14101static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
14102{
14103 int i;
14104
14105 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
14106 if ((subsys_id_to_phy_id[i].subsys_vendor ==
14107 tp->pdev->subsystem_vendor) &&
14108 (subsys_id_to_phy_id[i].subsys_devid ==
14109 tp->pdev->subsystem_device))
14110 return &subsys_id_to_phy_id[i];
14111 }
14112 return NULL;
14113}
14114
229b1ad1 14115static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 14116{
1da177e4 14117 u32 val;
f49639e6 14118
79eb6904 14119 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
14120 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14121
a85feb8c 14122 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
14123 tg3_flag_set(tp, EEPROM_WRITE_PROT);
14124 tg3_flag_set(tp, WOL_CAP);
72b845e0 14125
4153577a 14126 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
9d26e213 14127 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
14128 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14129 tg3_flag_set(tp, IS_NIC);
9d26e213 14130 }
0527ba35
MC
14131 val = tr32(VCPU_CFGSHDW);
14132 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 14133 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 14134 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 14135 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 14136 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14137 device_set_wakeup_enable(&tp->pdev->dev, true);
14138 }
05ac4cb7 14139 goto done;
b5d3772c
MC
14140 }
14141
1da177e4
LT
14142 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
14143 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
14144 u32 nic_cfg, led_cfg;
a9daf367 14145 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 14146 int eeprom_phy_serdes = 0;
1da177e4
LT
14147
14148 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
14149 tp->nic_sram_data_cfg = nic_cfg;
14150
14151 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
14152 ver >>= NIC_SRAM_DATA_VER_SHIFT;
4153577a
JP
14153 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14154 tg3_asic_rev(tp) != ASIC_REV_5701 &&
14155 tg3_asic_rev(tp) != ASIC_REV_5703 &&
1da177e4
LT
14156 (ver > 0) && (ver < 0x100))
14157 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
14158
4153577a 14159 if (tg3_asic_rev(tp) == ASIC_REV_5785)
a9daf367
MC
14160 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
14161
1da177e4
LT
14162 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
14163 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
14164 eeprom_phy_serdes = 1;
14165
14166 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
14167 if (nic_phy_id != 0) {
14168 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
14169 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
14170
14171 eeprom_phy_id = (id1 >> 16) << 10;
14172 eeprom_phy_id |= (id2 & 0xfc00) << 16;
14173 eeprom_phy_id |= (id2 & 0x03ff) << 0;
14174 } else
14175 eeprom_phy_id = 0;
14176
7d0c41ef 14177 tp->phy_id = eeprom_phy_id;
747e8f8b 14178 if (eeprom_phy_serdes) {
63c3a66f 14179 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 14180 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 14181 else
f07e9af3 14182 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 14183 }
7d0c41ef 14184
63c3a66f 14185 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
14186 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
14187 SHASTA_EXT_LED_MODE_MASK);
cbf46853 14188 else
1da177e4
LT
14189 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
14190
14191 switch (led_cfg) {
14192 default:
14193 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
14194 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14195 break;
14196
14197 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
14198 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14199 break;
14200
14201 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
14202 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
14203
14204 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
14205 * read on some older 5700/5701 bootcode.
14206 */
4153577a
JP
14207 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
14208 tg3_asic_rev(tp) == ASIC_REV_5701)
9ba27794
MC
14209 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14210
1da177e4
LT
14211 break;
14212
14213 case SHASTA_EXT_LED_SHARED:
14214 tp->led_ctrl = LED_CTRL_MODE_SHARED;
4153577a
JP
14215 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
14216 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
1da177e4
LT
14217 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14218 LED_CTRL_MODE_PHY_2);
14219 break;
14220
14221 case SHASTA_EXT_LED_MAC:
14222 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
14223 break;
14224
14225 case SHASTA_EXT_LED_COMBO:
14226 tp->led_ctrl = LED_CTRL_MODE_COMBO;
4153577a 14227 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
1da177e4
LT
14228 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14229 LED_CTRL_MODE_PHY_2);
14230 break;
14231
855e1111 14232 }
1da177e4 14233
4153577a
JP
14234 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
14235 tg3_asic_rev(tp) == ASIC_REV_5701) &&
1da177e4
LT
14236 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
14237 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14238
4153577a 14239 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
b2a5c19c 14240 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 14241
9d26e213 14242 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 14243 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
14244 if ((tp->pdev->subsystem_vendor ==
14245 PCI_VENDOR_ID_ARIMA) &&
14246 (tp->pdev->subsystem_device == 0x205a ||
14247 tp->pdev->subsystem_device == 0x2063))
63c3a66f 14248 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 14249 } else {
63c3a66f
JP
14250 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14251 tg3_flag_set(tp, IS_NIC);
9d26e213 14252 }
1da177e4
LT
14253
14254 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
14255 tg3_flag_set(tp, ENABLE_ASF);
14256 if (tg3_flag(tp, 5750_PLUS))
14257 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 14258 }
b2b98d4a
MC
14259
14260 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
14261 tg3_flag(tp, 5750_PLUS))
14262 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 14263
f07e9af3 14264 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 14265 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 14266 tg3_flag_clear(tp, WOL_CAP);
1da177e4 14267
63c3a66f 14268 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 14269 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 14270 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14271 device_set_wakeup_enable(&tp->pdev->dev, true);
14272 }
0527ba35 14273
1da177e4 14274 if (cfg2 & (1 << 17))
f07e9af3 14275 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
14276
14277 /* serdes signal pre-emphasis in register 0x590 set by */
14278 /* bootcode if bit 18 is set */
14279 if (cfg2 & (1 << 18))
f07e9af3 14280 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 14281
63c3a66f 14282 if ((tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
14283 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
14284 tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
6833c043 14285 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 14286 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 14287
63c3a66f 14288 if (tg3_flag(tp, PCI_EXPRESS) &&
4153577a 14289 tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 14290 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
14291 u32 cfg3;
14292
14293 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
14294 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 14295 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 14296 }
a9daf367 14297
14417063 14298 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 14299 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 14300 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 14301 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 14302 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 14303 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 14304 }
05ac4cb7 14305done:
63c3a66f 14306 if (tg3_flag(tp, WOL_CAP))
43067ed8 14307 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 14308 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
14309 else
14310 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
14311}
14312
c86a8560
MC
14313static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
14314{
14315 int i, err;
14316 u32 val2, off = offset * 8;
14317
14318 err = tg3_nvram_lock(tp);
14319 if (err)
14320 return err;
14321
14322 tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
14323 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
14324 APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
14325 tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
14326 udelay(10);
14327
14328 for (i = 0; i < 100; i++) {
14329 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
14330 if (val2 & APE_OTP_STATUS_CMD_DONE) {
14331 *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
14332 break;
14333 }
14334 udelay(10);
14335 }
14336
14337 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
14338
14339 tg3_nvram_unlock(tp);
14340 if (val2 & APE_OTP_STATUS_CMD_DONE)
14341 return 0;
14342
14343 return -EBUSY;
14344}
14345
229b1ad1 14346static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
b2a5c19c
MC
14347{
14348 int i;
14349 u32 val;
14350
14351 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
14352 tw32(OTP_CTRL, cmd);
14353
14354 /* Wait for up to 1 ms for command to execute. */
14355 for (i = 0; i < 100; i++) {
14356 val = tr32(OTP_STATUS);
14357 if (val & OTP_STATUS_CMD_DONE)
14358 break;
14359 udelay(10);
14360 }
14361
14362 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
14363}
14364
14365/* Read the gphy configuration from the OTP region of the chip. The gphy
14366 * configuration is a 32-bit value that straddles the alignment boundary.
14367 * We do two 32-bit reads and then shift and merge the results.
14368 */
229b1ad1 14369static u32 tg3_read_otp_phycfg(struct tg3 *tp)
b2a5c19c
MC
14370{
14371 u32 bhalf_otp, thalf_otp;
14372
14373 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
14374
14375 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
14376 return 0;
14377
14378 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
14379
14380 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14381 return 0;
14382
14383 thalf_otp = tr32(OTP_READ_DATA);
14384
14385 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
14386
14387 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14388 return 0;
14389
14390 bhalf_otp = tr32(OTP_READ_DATA);
14391
14392 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
14393}
14394
229b1ad1 14395static void tg3_phy_init_link_config(struct tg3 *tp)
e256f8a3 14396{
202ff1c2 14397 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
14398
14399 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
14400 adv |= ADVERTISED_1000baseT_Half |
14401 ADVERTISED_1000baseT_Full;
14402
14403 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14404 adv |= ADVERTISED_100baseT_Half |
14405 ADVERTISED_100baseT_Full |
14406 ADVERTISED_10baseT_Half |
14407 ADVERTISED_10baseT_Full |
14408 ADVERTISED_TP;
14409 else
14410 adv |= ADVERTISED_FIBRE;
14411
14412 tp->link_config.advertising = adv;
e740522e
MC
14413 tp->link_config.speed = SPEED_UNKNOWN;
14414 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 14415 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
14416 tp->link_config.active_speed = SPEED_UNKNOWN;
14417 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
14418
14419 tp->old_link = -1;
e256f8a3
MC
14420}
14421
229b1ad1 14422static int tg3_phy_probe(struct tg3 *tp)
7d0c41ef
MC
14423{
14424 u32 hw_phy_id_1, hw_phy_id_2;
14425 u32 hw_phy_id, hw_phy_id_masked;
14426 int err;
1da177e4 14427
e256f8a3 14428 /* flow control autonegotiation is default behavior */
63c3a66f 14429 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
14430 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
14431
8151ad57
MC
14432 if (tg3_flag(tp, ENABLE_APE)) {
14433 switch (tp->pci_fn) {
14434 case 0:
14435 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
14436 break;
14437 case 1:
14438 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
14439 break;
14440 case 2:
14441 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
14442 break;
14443 case 3:
14444 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
14445 break;
14446 }
14447 }
14448
63c3a66f 14449 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
14450 return tg3_phy_init(tp);
14451
1da177e4 14452 /* Reading the PHY ID register can conflict with ASF
877d0310 14453 * firmware access to the PHY hardware.
1da177e4
LT
14454 */
14455 err = 0;
63c3a66f 14456 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 14457 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
14458 } else {
14459 /* Now read the physical PHY_ID from the chip and verify
14460 * that it is sane. If it doesn't look good, we fall back
14461 * to either the hard-coded table based PHY_ID and failing
14462 * that the value found in the eeprom area.
14463 */
14464 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
14465 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
14466
14467 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
14468 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
14469 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
14470
79eb6904 14471 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
14472 }
14473
79eb6904 14474 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 14475 tp->phy_id = hw_phy_id;
79eb6904 14476 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 14477 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 14478 else
f07e9af3 14479 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 14480 } else {
79eb6904 14481 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
14482 /* Do nothing, phy ID already set up in
14483 * tg3_get_eeprom_hw_cfg().
14484 */
1da177e4
LT
14485 } else {
14486 struct subsys_tbl_ent *p;
14487
14488 /* No eeprom signature? Try the hardcoded
14489 * subsys device table.
14490 */
24daf2b0 14491 p = tg3_lookup_by_subsys(tp);
7e6c63f0
HM
14492 if (p) {
14493 tp->phy_id = p->phy_id;
14494 } else if (!tg3_flag(tp, IS_SSB_CORE)) {
14495 /* For now we saw the IDs 0xbc050cd0,
14496 * 0xbc050f80 and 0xbc050c30 on devices
14497 * connected to an BCM4785 and there are
14498 * probably more. Just assume that the phy is
14499 * supported when it is connected to a SSB core
14500 * for now.
14501 */
1da177e4 14502 return -ENODEV;
7e6c63f0 14503 }
1da177e4 14504
1da177e4 14505 if (!tp->phy_id ||
79eb6904 14506 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 14507 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
14508 }
14509 }
14510
a6b68dab 14511 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
4153577a
JP
14512 (tg3_asic_rev(tp) == ASIC_REV_5719 ||
14513 tg3_asic_rev(tp) == ASIC_REV_5720 ||
14514 tg3_asic_rev(tp) == ASIC_REV_5762 ||
14515 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
14516 tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
14517 (tg3_asic_rev(tp) == ASIC_REV_57765 &&
14518 tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0)))
52b02d04
MC
14519 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
14520
e256f8a3
MC
14521 tg3_phy_init_link_config(tp);
14522
f07e9af3 14523 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
14524 !tg3_flag(tp, ENABLE_APE) &&
14525 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 14526 u32 bmsr, dummy;
1da177e4
LT
14527
14528 tg3_readphy(tp, MII_BMSR, &bmsr);
14529 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
14530 (bmsr & BMSR_LSTATUS))
14531 goto skip_phy_reset;
6aa20a22 14532
1da177e4
LT
14533 err = tg3_phy_reset(tp);
14534 if (err)
14535 return err;
14536
42b64a45 14537 tg3_phy_set_wirespeed(tp);
1da177e4 14538
e2bf73e7 14539 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
14540 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
14541 tp->link_config.flowctrl);
1da177e4
LT
14542
14543 tg3_writephy(tp, MII_BMCR,
14544 BMCR_ANENABLE | BMCR_ANRESTART);
14545 }
1da177e4
LT
14546 }
14547
14548skip_phy_reset:
79eb6904 14549 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
14550 err = tg3_init_5401phy_dsp(tp);
14551 if (err)
14552 return err;
1da177e4 14553
1da177e4
LT
14554 err = tg3_init_5401phy_dsp(tp);
14555 }
14556
1da177e4
LT
14557 return err;
14558}
14559
229b1ad1 14560static void tg3_read_vpd(struct tg3 *tp)
1da177e4 14561{
a4a8bb15 14562 u8 *vpd_data;
4181b2c8 14563 unsigned int block_end, rosize, len;
535a490e 14564 u32 vpdlen;
184b8904 14565 int j, i = 0;
a4a8bb15 14566
535a490e 14567 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
14568 if (!vpd_data)
14569 goto out_no_vpd;
1da177e4 14570
535a490e 14571 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
14572 if (i < 0)
14573 goto out_not_found;
1da177e4 14574
4181b2c8
MC
14575 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
14576 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
14577 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 14578
535a490e 14579 if (block_end > vpdlen)
4181b2c8 14580 goto out_not_found;
af2c6a4a 14581
184b8904
MC
14582 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
14583 PCI_VPD_RO_KEYWORD_MFR_ID);
14584 if (j > 0) {
14585 len = pci_vpd_info_field_size(&vpd_data[j]);
14586
14587 j += PCI_VPD_INFO_FLD_HDR_SIZE;
14588 if (j + len > block_end || len != 4 ||
14589 memcmp(&vpd_data[j], "1028", 4))
14590 goto partno;
14591
14592 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
14593 PCI_VPD_RO_KEYWORD_VENDOR0);
14594 if (j < 0)
14595 goto partno;
14596
14597 len = pci_vpd_info_field_size(&vpd_data[j]);
14598
14599 j += PCI_VPD_INFO_FLD_HDR_SIZE;
14600 if (j + len > block_end)
14601 goto partno;
14602
14603 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 14604 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
14605 }
14606
14607partno:
4181b2c8
MC
14608 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
14609 PCI_VPD_RO_KEYWORD_PARTNO);
14610 if (i < 0)
14611 goto out_not_found;
af2c6a4a 14612
4181b2c8 14613 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 14614
4181b2c8
MC
14615 i += PCI_VPD_INFO_FLD_HDR_SIZE;
14616 if (len > TG3_BPN_SIZE ||
535a490e 14617 (len + i) > vpdlen)
4181b2c8 14618 goto out_not_found;
1da177e4 14619
4181b2c8 14620 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 14621
1da177e4 14622out_not_found:
a4a8bb15 14623 kfree(vpd_data);
37a949c5 14624 if (tp->board_part_number[0])
a4a8bb15
MC
14625 return;
14626
14627out_no_vpd:
4153577a 14628 if (tg3_asic_rev(tp) == ASIC_REV_5717) {
79d49695
MC
14629 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
14630 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
37a949c5
MC
14631 strcpy(tp->board_part_number, "BCM5717");
14632 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
14633 strcpy(tp->board_part_number, "BCM5718");
14634 else
14635 goto nomatch;
4153577a 14636 } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
37a949c5
MC
14637 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
14638 strcpy(tp->board_part_number, "BCM57780");
14639 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
14640 strcpy(tp->board_part_number, "BCM57760");
14641 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
14642 strcpy(tp->board_part_number, "BCM57790");
14643 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
14644 strcpy(tp->board_part_number, "BCM57788");
14645 else
14646 goto nomatch;
4153577a 14647 } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
37a949c5
MC
14648 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
14649 strcpy(tp->board_part_number, "BCM57761");
14650 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
14651 strcpy(tp->board_part_number, "BCM57765");
14652 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
14653 strcpy(tp->board_part_number, "BCM57781");
14654 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
14655 strcpy(tp->board_part_number, "BCM57785");
14656 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
14657 strcpy(tp->board_part_number, "BCM57791");
14658 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
14659 strcpy(tp->board_part_number, "BCM57795");
14660 else
14661 goto nomatch;
4153577a 14662 } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
55086ad9
MC
14663 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
14664 strcpy(tp->board_part_number, "BCM57762");
14665 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
14666 strcpy(tp->board_part_number, "BCM57766");
14667 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
14668 strcpy(tp->board_part_number, "BCM57782");
14669 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
14670 strcpy(tp->board_part_number, "BCM57786");
14671 else
14672 goto nomatch;
4153577a 14673 } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c 14674 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
14675 } else {
14676nomatch:
b5d3772c 14677 strcpy(tp->board_part_number, "none");
37a949c5 14678 }
1da177e4
LT
14679}
14680
229b1ad1 14681static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
9c8a620e
MC
14682{
14683 u32 val;
14684
e4f34110 14685 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 14686 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 14687 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
14688 val != 0)
14689 return 0;
14690
14691 return 1;
14692}
14693
229b1ad1 14694static void tg3_read_bc_ver(struct tg3 *tp)
acd9c119 14695{
ff3a7cb2 14696 u32 val, offset, start, ver_offset;
75f9936e 14697 int i, dst_off;
ff3a7cb2 14698 bool newver = false;
acd9c119
MC
14699
14700 if (tg3_nvram_read(tp, 0xc, &offset) ||
14701 tg3_nvram_read(tp, 0x4, &start))
14702 return;
14703
14704 offset = tg3_nvram_logical_addr(tp, offset);
14705
ff3a7cb2 14706 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
14707 return;
14708
ff3a7cb2
MC
14709 if ((val & 0xfc000000) == 0x0c000000) {
14710 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
14711 return;
14712
ff3a7cb2
MC
14713 if (val == 0)
14714 newver = true;
14715 }
14716
75f9936e
MC
14717 dst_off = strlen(tp->fw_ver);
14718
ff3a7cb2 14719 if (newver) {
75f9936e
MC
14720 if (TG3_VER_SIZE - dst_off < 16 ||
14721 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
14722 return;
14723
14724 offset = offset + ver_offset - start;
14725 for (i = 0; i < 16; i += 4) {
14726 __be32 v;
14727 if (tg3_nvram_read_be32(tp, offset + i, &v))
14728 return;
14729
75f9936e 14730 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
14731 }
14732 } else {
14733 u32 major, minor;
14734
14735 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
14736 return;
14737
14738 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
14739 TG3_NVM_BCVER_MAJSFT;
14740 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
14741 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
14742 "v%d.%02d", major, minor);
acd9c119
MC
14743 }
14744}
14745
229b1ad1 14746static void tg3_read_hwsb_ver(struct tg3 *tp)
a6f6cb1c
MC
14747{
14748 u32 val, major, minor;
14749
14750 /* Use native endian representation */
14751 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
14752 return;
14753
14754 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
14755 TG3_NVM_HWSB_CFG1_MAJSFT;
14756 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
14757 TG3_NVM_HWSB_CFG1_MINSFT;
14758
14759 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
14760}
14761
229b1ad1 14762static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
dfe00d7d
MC
14763{
14764 u32 offset, major, minor, build;
14765
75f9936e 14766 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
14767
14768 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
14769 return;
14770
14771 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
14772 case TG3_EEPROM_SB_REVISION_0:
14773 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
14774 break;
14775 case TG3_EEPROM_SB_REVISION_2:
14776 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
14777 break;
14778 case TG3_EEPROM_SB_REVISION_3:
14779 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
14780 break;
a4153d40
MC
14781 case TG3_EEPROM_SB_REVISION_4:
14782 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
14783 break;
14784 case TG3_EEPROM_SB_REVISION_5:
14785 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
14786 break;
bba226ac
MC
14787 case TG3_EEPROM_SB_REVISION_6:
14788 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
14789 break;
dfe00d7d
MC
14790 default:
14791 return;
14792 }
14793
e4f34110 14794 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
14795 return;
14796
14797 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
14798 TG3_EEPROM_SB_EDH_BLD_SHFT;
14799 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
14800 TG3_EEPROM_SB_EDH_MAJ_SHFT;
14801 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
14802
14803 if (minor > 99 || build > 26)
14804 return;
14805
75f9936e
MC
14806 offset = strlen(tp->fw_ver);
14807 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
14808 " v%d.%02d", major, minor);
dfe00d7d
MC
14809
14810 if (build > 0) {
75f9936e
MC
14811 offset = strlen(tp->fw_ver);
14812 if (offset < TG3_VER_SIZE - 1)
14813 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
14814 }
14815}
14816
229b1ad1 14817static void tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
14818{
14819 u32 val, offset, start;
acd9c119 14820 int i, vlen;
9c8a620e
MC
14821
14822 for (offset = TG3_NVM_DIR_START;
14823 offset < TG3_NVM_DIR_END;
14824 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 14825 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
14826 return;
14827
9c8a620e
MC
14828 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
14829 break;
14830 }
14831
14832 if (offset == TG3_NVM_DIR_END)
14833 return;
14834
63c3a66f 14835 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 14836 start = 0x08000000;
e4f34110 14837 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
14838 return;
14839
e4f34110 14840 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 14841 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 14842 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
14843 return;
14844
14845 offset += val - start;
14846
acd9c119 14847 vlen = strlen(tp->fw_ver);
9c8a620e 14848
acd9c119
MC
14849 tp->fw_ver[vlen++] = ',';
14850 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
14851
14852 for (i = 0; i < 4; i++) {
a9dc529d
MC
14853 __be32 v;
14854 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
14855 return;
14856
b9fc7dc5 14857 offset += sizeof(v);
c4e6575c 14858
acd9c119
MC
14859 if (vlen > TG3_VER_SIZE - sizeof(v)) {
14860 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 14861 break;
c4e6575c 14862 }
9c8a620e 14863
acd9c119
MC
14864 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
14865 vlen += sizeof(v);
c4e6575c 14866 }
acd9c119
MC
14867}
14868
229b1ad1 14869static void tg3_probe_ncsi(struct tg3 *tp)
7fd76445 14870{
7fd76445 14871 u32 apedata;
7fd76445
MC
14872
14873 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
14874 if (apedata != APE_SEG_SIG_MAGIC)
14875 return;
14876
14877 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
14878 if (!(apedata & APE_FW_STATUS_READY))
14879 return;
14880
165f4d1c
MC
14881 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
14882 tg3_flag_set(tp, APE_HAS_NCSI);
14883}
14884
229b1ad1 14885static void tg3_read_dash_ver(struct tg3 *tp)
165f4d1c
MC
14886{
14887 int vlen;
14888 u32 apedata;
14889 char *fwtype;
14890
7fd76445
MC
14891 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
14892
165f4d1c 14893 if (tg3_flag(tp, APE_HAS_NCSI))
ecc79648 14894 fwtype = "NCSI";
c86a8560
MC
14895 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
14896 fwtype = "SMASH";
165f4d1c 14897 else
ecc79648
MC
14898 fwtype = "DASH";
14899
7fd76445
MC
14900 vlen = strlen(tp->fw_ver);
14901
ecc79648
MC
14902 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
14903 fwtype,
7fd76445
MC
14904 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
14905 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
14906 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
14907 (apedata & APE_FW_VERSION_BLDMSK));
14908}
14909
c86a8560
MC
14910static void tg3_read_otp_ver(struct tg3 *tp)
14911{
14912 u32 val, val2;
14913
4153577a 14914 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c86a8560
MC
14915 return;
14916
14917 if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
14918 !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
14919 TG3_OTP_MAGIC0_VALID(val)) {
14920 u64 val64 = (u64) val << 32 | val2;
14921 u32 ver = 0;
14922 int i, vlen;
14923
14924 for (i = 0; i < 7; i++) {
14925 if ((val64 & 0xff) == 0)
14926 break;
14927 ver = val64 & 0xff;
14928 val64 >>= 8;
14929 }
14930 vlen = strlen(tp->fw_ver);
14931 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
14932 }
14933}
14934
229b1ad1 14935static void tg3_read_fw_ver(struct tg3 *tp)
acd9c119
MC
14936{
14937 u32 val;
75f9936e 14938 bool vpd_vers = false;
acd9c119 14939
75f9936e
MC
14940 if (tp->fw_ver[0] != 0)
14941 vpd_vers = true;
df259d8c 14942
63c3a66f 14943 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 14944 strcat(tp->fw_ver, "sb");
c86a8560 14945 tg3_read_otp_ver(tp);
df259d8c
MC
14946 return;
14947 }
14948
acd9c119
MC
14949 if (tg3_nvram_read(tp, 0, &val))
14950 return;
14951
14952 if (val == TG3_EEPROM_MAGIC)
14953 tg3_read_bc_ver(tp);
14954 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
14955 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
14956 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
14957 tg3_read_hwsb_ver(tp);
acd9c119 14958
165f4d1c
MC
14959 if (tg3_flag(tp, ENABLE_ASF)) {
14960 if (tg3_flag(tp, ENABLE_APE)) {
14961 tg3_probe_ncsi(tp);
14962 if (!vpd_vers)
14963 tg3_read_dash_ver(tp);
14964 } else if (!vpd_vers) {
14965 tg3_read_mgmtfw_ver(tp);
14966 }
c9cab24e 14967 }
9c8a620e
MC
14968
14969 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
14970}
14971
7cb32cf2
MC
14972static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
14973{
63c3a66f 14974 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 14975 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 14976 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 14977 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 14978 else
de9f5230 14979 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
14980}
14981
4143470c 14982static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
14983 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
14984 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
14985 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
14986 { },
14987};
14988
229b1ad1 14989static struct pci_dev *tg3_find_peer(struct tg3 *tp)
16c7fa7d
MC
14990{
14991 struct pci_dev *peer;
14992 unsigned int func, devnr = tp->pdev->devfn & ~7;
14993
14994 for (func = 0; func < 8; func++) {
14995 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14996 if (peer && peer != tp->pdev)
14997 break;
14998 pci_dev_put(peer);
14999 }
15000 /* 5704 can be configured in single-port mode, set peer to
15001 * tp->pdev in that case.
15002 */
15003 if (!peer) {
15004 peer = tp->pdev;
15005 return peer;
15006 }
15007
15008 /*
15009 * We don't need to keep the refcount elevated; there's no way
15010 * to remove one half of this device without removing the other
15011 */
15012 pci_dev_put(peer);
15013
15014 return peer;
15015}
15016
229b1ad1 15017static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
42b123b1
MC
15018{
15019 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
4153577a 15020 if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
42b123b1
MC
15021 u32 reg;
15022
15023 /* All devices that use the alternate
15024 * ASIC REV location have a CPMU.
15025 */
15026 tg3_flag_set(tp, CPMU_PRESENT);
15027
15028 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 15029 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
42b123b1
MC
15030 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15031 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
15032 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
15033 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
15034 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
15035 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
42b123b1
MC
15036 reg = TG3PCI_GEN2_PRODID_ASICREV;
15037 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
15038 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
15039 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
15040 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
15041 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
15042 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
15043 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
15044 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
15045 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
15046 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15047 reg = TG3PCI_GEN15_PRODID_ASICREV;
15048 else
15049 reg = TG3PCI_PRODID_ASICREV;
15050
15051 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
15052 }
15053
15054 /* Wrong chip ID in 5752 A0. This code can be removed later
15055 * as A0 is not in production.
15056 */
4153577a 15057 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
42b123b1
MC
15058 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
15059
4153577a 15060 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
79d49695
MC
15061 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
15062
4153577a
JP
15063 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15064 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15065 tg3_asic_rev(tp) == ASIC_REV_5720)
42b123b1
MC
15066 tg3_flag_set(tp, 5717_PLUS);
15067
4153577a
JP
15068 if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
15069 tg3_asic_rev(tp) == ASIC_REV_57766)
42b123b1
MC
15070 tg3_flag_set(tp, 57765_CLASS);
15071
c65a17f4 15072 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
4153577a 15073 tg3_asic_rev(tp) == ASIC_REV_5762)
42b123b1
MC
15074 tg3_flag_set(tp, 57765_PLUS);
15075
15076 /* Intentionally exclude ASIC_REV_5906 */
4153577a
JP
15077 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15078 tg3_asic_rev(tp) == ASIC_REV_5787 ||
15079 tg3_asic_rev(tp) == ASIC_REV_5784 ||
15080 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15081 tg3_asic_rev(tp) == ASIC_REV_5785 ||
15082 tg3_asic_rev(tp) == ASIC_REV_57780 ||
42b123b1
MC
15083 tg3_flag(tp, 57765_PLUS))
15084 tg3_flag_set(tp, 5755_PLUS);
15085
4153577a
JP
15086 if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
15087 tg3_asic_rev(tp) == ASIC_REV_5714)
42b123b1
MC
15088 tg3_flag_set(tp, 5780_CLASS);
15089
4153577a
JP
15090 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
15091 tg3_asic_rev(tp) == ASIC_REV_5752 ||
15092 tg3_asic_rev(tp) == ASIC_REV_5906 ||
42b123b1
MC
15093 tg3_flag(tp, 5755_PLUS) ||
15094 tg3_flag(tp, 5780_CLASS))
15095 tg3_flag_set(tp, 5750_PLUS);
15096
4153577a 15097 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
42b123b1
MC
15098 tg3_flag(tp, 5750_PLUS))
15099 tg3_flag_set(tp, 5705_PLUS);
15100}
15101
3d567e0e
NNS
15102static bool tg3_10_100_only_device(struct tg3 *tp,
15103 const struct pci_device_id *ent)
15104{
15105 u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
15106
4153577a
JP
15107 if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
15108 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
3d567e0e
NNS
15109 (tp->phy_flags & TG3_PHYFLG_IS_FET))
15110 return true;
15111
15112 if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
4153577a 15113 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
3d567e0e
NNS
15114 if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
15115 return true;
15116 } else {
15117 return true;
15118 }
15119 }
15120
15121 return false;
15122}
15123
1dd06ae8 15124static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
1da177e4 15125{
1da177e4 15126 u32 misc_ctrl_reg;
1da177e4
LT
15127 u32 pci_state_reg, grc_misc_cfg;
15128 u32 val;
15129 u16 pci_cmd;
5e7dfd0f 15130 int err;
1da177e4 15131
1da177e4
LT
15132 /* Force memory write invalidate off. If we leave it on,
15133 * then on 5700_BX chips we have to enable a workaround.
15134 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
15135 * to match the cacheline size. The Broadcom driver have this
15136 * workaround but turns MWI off all the times so never uses
15137 * it. This seems to suggest that the workaround is insufficient.
15138 */
15139 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15140 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
15141 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15142
16821285
MC
15143 /* Important! -- Make sure register accesses are byteswapped
15144 * correctly. Also, for those chips that require it, make
15145 * sure that indirect register accesses are enabled before
15146 * the first operation.
1da177e4
LT
15147 */
15148 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15149 &misc_ctrl_reg);
16821285
MC
15150 tp->misc_host_ctrl |= (misc_ctrl_reg &
15151 MISC_HOST_CTRL_CHIPREV);
15152 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15153 tp->misc_host_ctrl);
1da177e4 15154
42b123b1 15155 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 15156
6892914f
MC
15157 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
15158 * we need to disable memory and use config. cycles
15159 * only to access all registers. The 5702/03 chips
15160 * can mistakenly decode the special cycles from the
15161 * ICH chipsets as memory write cycles, causing corruption
15162 * of register and memory space. Only certain ICH bridges
15163 * will drive special cycles with non-zero data during the
15164 * address phase which can fall within the 5703's address
15165 * range. This is not an ICH bug as the PCI spec allows
15166 * non-zero address during special cycles. However, only
15167 * these ICH bridges are known to drive non-zero addresses
15168 * during special cycles.
15169 *
15170 * Since special cycles do not cross PCI bridges, we only
15171 * enable this workaround if the 5703 is on the secondary
15172 * bus of these ICH bridges.
15173 */
4153577a
JP
15174 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
15175 (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
6892914f
MC
15176 static struct tg3_dev_id {
15177 u32 vendor;
15178 u32 device;
15179 u32 rev;
15180 } ich_chipsets[] = {
15181 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
15182 PCI_ANY_ID },
15183 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
15184 PCI_ANY_ID },
15185 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
15186 0xa },
15187 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
15188 PCI_ANY_ID },
15189 { },
15190 };
15191 struct tg3_dev_id *pci_id = &ich_chipsets[0];
15192 struct pci_dev *bridge = NULL;
15193
15194 while (pci_id->vendor != 0) {
15195 bridge = pci_get_device(pci_id->vendor, pci_id->device,
15196 bridge);
15197 if (!bridge) {
15198 pci_id++;
15199 continue;
15200 }
15201 if (pci_id->rev != PCI_ANY_ID) {
44c10138 15202 if (bridge->revision > pci_id->rev)
6892914f
MC
15203 continue;
15204 }
15205 if (bridge->subordinate &&
15206 (bridge->subordinate->number ==
15207 tp->pdev->bus->number)) {
63c3a66f 15208 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
15209 pci_dev_put(bridge);
15210 break;
15211 }
15212 }
15213 }
15214
4153577a 15215 if (tg3_asic_rev(tp) == ASIC_REV_5701) {
41588ba1
MC
15216 static struct tg3_dev_id {
15217 u32 vendor;
15218 u32 device;
15219 } bridge_chipsets[] = {
15220 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
15221 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
15222 { },
15223 };
15224 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
15225 struct pci_dev *bridge = NULL;
15226
15227 while (pci_id->vendor != 0) {
15228 bridge = pci_get_device(pci_id->vendor,
15229 pci_id->device,
15230 bridge);
15231 if (!bridge) {
15232 pci_id++;
15233 continue;
15234 }
15235 if (bridge->subordinate &&
15236 (bridge->subordinate->number <=
15237 tp->pdev->bus->number) &&
b918c62e 15238 (bridge->subordinate->busn_res.end >=
41588ba1 15239 tp->pdev->bus->number)) {
63c3a66f 15240 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
15241 pci_dev_put(bridge);
15242 break;
15243 }
15244 }
15245 }
15246
4a29cc2e
MC
15247 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
15248 * DMA addresses > 40-bit. This bridge may have other additional
15249 * 57xx devices behind it in some 4-port NIC designs for example.
15250 * Any tg3 device found behind the bridge will also need the 40-bit
15251 * DMA workaround.
15252 */
42b123b1 15253 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 15254 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 15255 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 15256 } else {
4a29cc2e
MC
15257 struct pci_dev *bridge = NULL;
15258
15259 do {
15260 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
15261 PCI_DEVICE_ID_SERVERWORKS_EPB,
15262 bridge);
15263 if (bridge && bridge->subordinate &&
15264 (bridge->subordinate->number <=
15265 tp->pdev->bus->number) &&
b918c62e 15266 (bridge->subordinate->busn_res.end >=
4a29cc2e 15267 tp->pdev->bus->number)) {
63c3a66f 15268 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
15269 pci_dev_put(bridge);
15270 break;
15271 }
15272 } while (bridge);
15273 }
4cf78e4f 15274
4153577a
JP
15275 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
15276 tg3_asic_rev(tp) == ASIC_REV_5714)
7544b097
MC
15277 tp->pdev_peer = tg3_find_peer(tp);
15278
507399f1 15279 /* Determine TSO capabilities */
4153577a 15280 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
4d163b75 15281 ; /* Do nothing. HW bug. */
63c3a66f
JP
15282 else if (tg3_flag(tp, 57765_PLUS))
15283 tg3_flag_set(tp, HW_TSO_3);
15284 else if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15285 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f
JP
15286 tg3_flag_set(tp, HW_TSO_2);
15287 else if (tg3_flag(tp, 5750_PLUS)) {
15288 tg3_flag_set(tp, HW_TSO_1);
15289 tg3_flag_set(tp, TSO_BUG);
4153577a
JP
15290 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
15291 tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
63c3a66f 15292 tg3_flag_clear(tp, TSO_BUG);
4153577a
JP
15293 } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15294 tg3_asic_rev(tp) != ASIC_REV_5701 &&
15295 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 15296 tg3_flag_set(tp, TSO_BUG);
4153577a 15297 if (tg3_asic_rev(tp) == ASIC_REV_5705)
507399f1
MC
15298 tp->fw_needed = FIRMWARE_TG3TSO5;
15299 else
15300 tp->fw_needed = FIRMWARE_TG3TSO;
15301 }
15302
dabc5c67 15303 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
15304 if (tg3_flag(tp, HW_TSO_1) ||
15305 tg3_flag(tp, HW_TSO_2) ||
15306 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
15307 tp->fw_needed) {
15308 /* For firmware TSO, assume ASF is disabled.
15309 * We'll disable TSO later if we discover ASF
15310 * is enabled in tg3_get_eeprom_hw_cfg().
15311 */
dabc5c67 15312 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 15313 } else {
dabc5c67
MC
15314 tg3_flag_clear(tp, TSO_CAPABLE);
15315 tg3_flag_clear(tp, TSO_BUG);
15316 tp->fw_needed = NULL;
15317 }
15318
4153577a 15319 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
dabc5c67
MC
15320 tp->fw_needed = FIRMWARE_TG3;
15321
507399f1
MC
15322 tp->irq_max = 1;
15323
63c3a66f
JP
15324 if (tg3_flag(tp, 5750_PLUS)) {
15325 tg3_flag_set(tp, SUPPORT_MSI);
4153577a
JP
15326 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
15327 tg3_chip_rev(tp) == CHIPREV_5750_BX ||
15328 (tg3_asic_rev(tp) == ASIC_REV_5714 &&
15329 tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
7544b097 15330 tp->pdev_peer == tp->pdev))
63c3a66f 15331 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 15332
63c3a66f 15333 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15334 tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15335 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 15336 }
4f125f42 15337
63c3a66f
JP
15338 if (tg3_flag(tp, 57765_PLUS)) {
15339 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
15340 tp->irq_max = TG3_IRQ_MAX_VECS;
15341 }
f6eb9b1f 15342 }
0e1406dd 15343
9102426a
MC
15344 tp->txq_max = 1;
15345 tp->rxq_max = 1;
15346 if (tp->irq_max > 1) {
15347 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
15348 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
15349
4153577a
JP
15350 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15351 tg3_asic_rev(tp) == ASIC_REV_5720)
9102426a
MC
15352 tp->txq_max = tp->irq_max - 1;
15353 }
15354
b7abee6e 15355 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15356 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f 15357 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 15358
4153577a 15359 if (tg3_asic_rev(tp) == ASIC_REV_5719)
a4cb428d 15360 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 15361
4153577a
JP
15362 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15363 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15364 tg3_asic_rev(tp) == ASIC_REV_5720 ||
15365 tg3_asic_rev(tp) == ASIC_REV_5762)
63c3a66f 15366 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 15367
63c3a66f 15368 if (tg3_flag(tp, 57765_PLUS) &&
4153577a 15369 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
63c3a66f 15370 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 15371
63c3a66f
JP
15372 if (!tg3_flag(tp, 5705_PLUS) ||
15373 tg3_flag(tp, 5780_CLASS) ||
15374 tg3_flag(tp, USE_JUMBO_BDFLAG))
15375 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 15376
52f4490c
MC
15377 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
15378 &pci_state_reg);
15379
708ebb3a 15380 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
15381 u16 lnkctl;
15382
63c3a66f 15383 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 15384
0f49bfbd 15385 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
5e7dfd0f 15386 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
4153577a 15387 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15388 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 15389 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 15390 }
4153577a
JP
15391 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
15392 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15393 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
15394 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
63c3a66f 15395 tg3_flag_set(tp, CLKREQ_BUG);
4153577a 15396 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
63c3a66f 15397 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 15398 }
4153577a 15399 } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
708ebb3a
JM
15400 /* BCM5785 devices are effectively PCIe devices, and should
15401 * follow PCIe codepaths, but do not have a PCIe capabilities
15402 * section.
93a700a9 15403 */
63c3a66f
JP
15404 tg3_flag_set(tp, PCI_EXPRESS);
15405 } else if (!tg3_flag(tp, 5705_PLUS) ||
15406 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
15407 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
15408 if (!tp->pcix_cap) {
2445e461
MC
15409 dev_err(&tp->pdev->dev,
15410 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
15411 return -EIO;
15412 }
15413
15414 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 15415 tg3_flag_set(tp, PCIX_MODE);
52f4490c 15416 }
1da177e4 15417
399de50b
MC
15418 /* If we have an AMD 762 or VIA K8T800 chipset, write
15419 * reordering to the mailbox registers done by the host
15420 * controller can cause major troubles. We read back from
15421 * every mailbox register write to force the writes to be
15422 * posted to the chip in order.
15423 */
4143470c 15424 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
15425 !tg3_flag(tp, PCI_EXPRESS))
15426 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 15427
69fc4053
MC
15428 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
15429 &tp->pci_cacheline_sz);
15430 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
15431 &tp->pci_lat_timer);
4153577a 15432 if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
1da177e4
LT
15433 tp->pci_lat_timer < 64) {
15434 tp->pci_lat_timer = 64;
69fc4053
MC
15435 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
15436 tp->pci_lat_timer);
1da177e4
LT
15437 }
15438
16821285
MC
15439 /* Important! -- It is critical that the PCI-X hw workaround
15440 * situation is decided before the first MMIO register access.
15441 */
4153577a 15442 if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
52f4490c
MC
15443 /* 5700 BX chips need to have their TX producer index
15444 * mailboxes written twice to workaround a bug.
15445 */
63c3a66f 15446 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 15447
52f4490c 15448 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
15449 *
15450 * The workaround is to use indirect register accesses
15451 * for all chip writes not to mailbox registers.
15452 */
63c3a66f 15453 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 15454 u32 pm_reg;
1da177e4 15455
63c3a66f 15456 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
15457
15458 /* The chip can have it's power management PCI config
15459 * space registers clobbered due to this bug.
15460 * So explicitly force the chip into D0 here.
15461 */
9974a356
MC
15462 pci_read_config_dword(tp->pdev,
15463 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
15464 &pm_reg);
15465 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
15466 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
15467 pci_write_config_dword(tp->pdev,
15468 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
15469 pm_reg);
15470
15471 /* Also, force SERR#/PERR# in PCI command. */
15472 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15473 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
15474 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15475 }
15476 }
15477
1da177e4 15478 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 15479 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 15480 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 15481 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
15482
15483 /* Chip-specific fixup from Broadcom driver */
4153577a 15484 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
1da177e4
LT
15485 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
15486 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
15487 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
15488 }
15489
1ee582d8 15490 /* Default fast path register access methods */
20094930 15491 tp->read32 = tg3_read32;
1ee582d8 15492 tp->write32 = tg3_write32;
09ee929c 15493 tp->read32_mbox = tg3_read32;
20094930 15494 tp->write32_mbox = tg3_write32;
1ee582d8
MC
15495 tp->write32_tx_mbox = tg3_write32;
15496 tp->write32_rx_mbox = tg3_write32;
15497
15498 /* Various workaround register access methods */
63c3a66f 15499 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 15500 tp->write32 = tg3_write_indirect_reg32;
4153577a 15501 else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
63c3a66f 15502 (tg3_flag(tp, PCI_EXPRESS) &&
4153577a 15503 tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
98efd8a6
MC
15504 /*
15505 * Back to back register writes can cause problems on these
15506 * chips, the workaround is to read back all reg writes
15507 * except those to mailbox regs.
15508 *
15509 * See tg3_write_indirect_reg32().
15510 */
1ee582d8 15511 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
15512 }
15513
63c3a66f 15514 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 15515 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 15516 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
15517 tp->write32_rx_mbox = tg3_write_flush_reg32;
15518 }
20094930 15519
63c3a66f 15520 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
15521 tp->read32 = tg3_read_indirect_reg32;
15522 tp->write32 = tg3_write_indirect_reg32;
15523 tp->read32_mbox = tg3_read_indirect_mbox;
15524 tp->write32_mbox = tg3_write_indirect_mbox;
15525 tp->write32_tx_mbox = tg3_write_indirect_mbox;
15526 tp->write32_rx_mbox = tg3_write_indirect_mbox;
15527
15528 iounmap(tp->regs);
22abe310 15529 tp->regs = NULL;
6892914f
MC
15530
15531 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15532 pci_cmd &= ~PCI_COMMAND_MEMORY;
15533 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15534 }
4153577a 15535 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
15536 tp->read32_mbox = tg3_read32_mbox_5906;
15537 tp->write32_mbox = tg3_write32_mbox_5906;
15538 tp->write32_tx_mbox = tg3_write32_mbox_5906;
15539 tp->write32_rx_mbox = tg3_write32_mbox_5906;
15540 }
6892914f 15541
bbadf503 15542 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 15543 (tg3_flag(tp, PCIX_MODE) &&
4153577a
JP
15544 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15545 tg3_asic_rev(tp) == ASIC_REV_5701)))
63c3a66f 15546 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 15547
16821285
MC
15548 /* The memory arbiter has to be enabled in order for SRAM accesses
15549 * to succeed. Normally on powerup the tg3 chip firmware will make
15550 * sure it is enabled, but other entities such as system netboot
15551 * code might disable it.
15552 */
15553 val = tr32(MEMARB_MODE);
15554 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
15555
9dc5e342 15556 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
4153577a 15557 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
9dc5e342
MC
15558 tg3_flag(tp, 5780_CLASS)) {
15559 if (tg3_flag(tp, PCIX_MODE)) {
15560 pci_read_config_dword(tp->pdev,
15561 tp->pcix_cap + PCI_X_STATUS,
15562 &val);
15563 tp->pci_fn = val & 0x7;
15564 }
4153577a
JP
15565 } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15566 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15567 tg3_asic_rev(tp) == ASIC_REV_5720) {
9dc5e342 15568 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
857001f0
MC
15569 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
15570 val = tr32(TG3_CPMU_STATUS);
15571
4153577a 15572 if (tg3_asic_rev(tp) == ASIC_REV_5717)
857001f0
MC
15573 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
15574 else
9dc5e342
MC
15575 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
15576 TG3_CPMU_STATUS_FSHFT_5719;
69f11c99
MC
15577 }
15578
7e6c63f0
HM
15579 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
15580 tp->write32_tx_mbox = tg3_write_flush_reg32;
15581 tp->write32_rx_mbox = tg3_write_flush_reg32;
15582 }
15583
7d0c41ef 15584 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 15585 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
15586 * determined before calling tg3_set_power_state() so that
15587 * we know whether or not to switch out of Vaux power.
15588 * When the flag is set, it means that GPIO1 is used for eeprom
15589 * write protect and also implies that it is a LOM where GPIOs
15590 * are not used to switch power.
6aa20a22 15591 */
7d0c41ef
MC
15592 tg3_get_eeprom_hw_cfg(tp);
15593
cf9ecf4b
MC
15594 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
15595 tg3_flag_clear(tp, TSO_CAPABLE);
15596 tg3_flag_clear(tp, TSO_BUG);
15597 tp->fw_needed = NULL;
15598 }
15599
63c3a66f 15600 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
15601 /* Allow reads and writes to the
15602 * APE register and memory space.
15603 */
15604 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
15605 PCISTATE_ALLOW_APE_SHMEM_WR |
15606 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
15607 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
15608 pci_state_reg);
c9cab24e
MC
15609
15610 tg3_ape_lock_init(tp);
0d3031d9
MC
15611 }
15612
16821285
MC
15613 /* Set up tp->grc_local_ctrl before calling
15614 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
15615 * will bring 5700's external PHY out of reset.
314fba34
MC
15616 * It is also used as eeprom write protect on LOMs.
15617 */
15618 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
4153577a 15619 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
63c3a66f 15620 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
15621 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
15622 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
15623 /* Unused GPIO3 must be driven as output on 5752 because there
15624 * are no pull-up resistors on unused GPIO pins.
15625 */
4153577a 15626 else if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc 15627 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 15628
4153577a
JP
15629 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15630 tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 15631 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
15632 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
15633
8d519ab2
MC
15634 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15635 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
15636 /* Turn off the debug UART. */
15637 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 15638 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
15639 /* Keep VMain power. */
15640 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
15641 GRC_LCLCTRL_GPIO_OUTPUT0;
15642 }
15643
4153577a 15644 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c86a8560
MC
15645 tp->grc_local_ctrl |=
15646 tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
15647
16821285
MC
15648 /* Switch out of Vaux if it is a NIC */
15649 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 15650
1da177e4
LT
15651 /* Derive initial jumbo mode from MTU assigned in
15652 * ether_setup() via the alloc_etherdev() call
15653 */
63c3a66f
JP
15654 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
15655 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
15656
15657 /* Determine WakeOnLan speed to use. */
4153577a
JP
15658 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15659 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
15660 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
15661 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
63c3a66f 15662 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 15663 } else {
63c3a66f 15664 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
15665 }
15666
4153577a 15667 if (tg3_asic_rev(tp) == ASIC_REV_5906)
f07e9af3 15668 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 15669
1da177e4 15670 /* A few boards don't want Ethernet@WireSpeed phy feature */
4153577a
JP
15671 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
15672 (tg3_asic_rev(tp) == ASIC_REV_5705 &&
15673 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
15674 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
15675 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
15676 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
15677 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4 15678
4153577a
JP
15679 if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
15680 tg3_chip_rev(tp) == CHIPREV_5704_AX)
f07e9af3 15681 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
4153577a 15682 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
f07e9af3 15683 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 15684
63c3a66f 15685 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 15686 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a
JP
15687 tg3_asic_rev(tp) != ASIC_REV_5785 &&
15688 tg3_asic_rev(tp) != ASIC_REV_57780 &&
63c3a66f 15689 !tg3_flag(tp, 57765_PLUS)) {
4153577a
JP
15690 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15691 tg3_asic_rev(tp) == ASIC_REV_5787 ||
15692 tg3_asic_rev(tp) == ASIC_REV_5784 ||
15693 tg3_asic_rev(tp) == ASIC_REV_5761) {
d4011ada
MC
15694 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
15695 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 15696 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 15697 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 15698 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 15699 } else
f07e9af3 15700 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 15701 }
1da177e4 15702
4153577a
JP
15703 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
15704 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
15705 tp->phy_otp = tg3_read_otp_phycfg(tp);
15706 if (tp->phy_otp == 0)
15707 tp->phy_otp = TG3_OTP_DEFAULT;
15708 }
15709
63c3a66f 15710 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
15711 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
15712 else
15713 tp->mi_mode = MAC_MI_MODE_BASE;
15714
1da177e4 15715 tp->coalesce_mode = 0;
4153577a
JP
15716 if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
15717 tg3_chip_rev(tp) != CHIPREV_5700_BX)
1da177e4
LT
15718 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
15719
4d958473 15720 /* Set these bits to enable statistics workaround. */
4153577a
JP
15721 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15722 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
15723 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
4d958473
MC
15724 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
15725 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
15726 }
15727
4153577a
JP
15728 if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
15729 tg3_asic_rev(tp) == ASIC_REV_57780)
63c3a66f 15730 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 15731
158d7abd
MC
15732 err = tg3_mdio_init(tp);
15733 if (err)
15734 return err;
1da177e4
LT
15735
15736 /* Initialize data/descriptor byte/word swapping. */
15737 val = tr32(GRC_MODE);
4153577a
JP
15738 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
15739 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
15740 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
15741 GRC_MODE_WORD_SWAP_B2HRX_DATA |
15742 GRC_MODE_B2HRX_ENABLE |
15743 GRC_MODE_HTX2B_ENABLE |
15744 GRC_MODE_HOST_STACKUP);
15745 else
15746 val &= GRC_MODE_HOST_STACKUP;
15747
1da177e4
LT
15748 tw32(GRC_MODE, val | tp->grc_mode);
15749
15750 tg3_switch_clocks(tp);
15751
15752 /* Clear this out for sanity. */
15753 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
15754
15755 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
15756 &pci_state_reg);
15757 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 15758 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
4153577a
JP
15759 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
15760 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
15761 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
15762 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
1da177e4
LT
15763 void __iomem *sram_base;
15764
15765 /* Write some dummy words into the SRAM status block
15766 * area, see if it reads back correctly. If the return
15767 * value is bad, force enable the PCIX workaround.
15768 */
15769 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
15770
15771 writel(0x00000000, sram_base);
15772 writel(0x00000000, sram_base + 4);
15773 writel(0xffffffff, sram_base + 4);
15774 if (readl(sram_base) != 0x00000000)
63c3a66f 15775 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
15776 }
15777 }
15778
15779 udelay(50);
15780 tg3_nvram_init(tp);
15781
15782 grc_misc_cfg = tr32(GRC_MISC_CFG);
15783 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
15784
4153577a 15785 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
1da177e4
LT
15786 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
15787 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 15788 tg3_flag_set(tp, IS_5788);
1da177e4 15789
63c3a66f 15790 if (!tg3_flag(tp, IS_5788) &&
4153577a 15791 tg3_asic_rev(tp) != ASIC_REV_5700)
63c3a66f
JP
15792 tg3_flag_set(tp, TAGGED_STATUS);
15793 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
15794 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
15795 HOSTCC_MODE_CLRTICK_TXBD);
15796
15797 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
15798 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15799 tp->misc_host_ctrl);
15800 }
15801
3bda1258 15802 /* Preserve the APE MAC_MODE bits */
63c3a66f 15803 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 15804 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 15805 else
6e01b20b 15806 tp->mac_mode = 0;
3bda1258 15807
3d567e0e 15808 if (tg3_10_100_only_device(tp, ent))
f07e9af3 15809 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
15810
15811 err = tg3_phy_probe(tp);
15812 if (err) {
2445e461 15813 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 15814 /* ... but do not return immediately ... */
b02fd9e3 15815 tg3_mdio_fini(tp);
1da177e4
LT
15816 }
15817
184b8904 15818 tg3_read_vpd(tp);
c4e6575c 15819 tg3_read_fw_ver(tp);
1da177e4 15820
f07e9af3
MC
15821 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
15822 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 15823 } else {
4153577a 15824 if (tg3_asic_rev(tp) == ASIC_REV_5700)
f07e9af3 15825 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 15826 else
f07e9af3 15827 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
15828 }
15829
15830 /* 5700 {AX,BX} chips have a broken status block link
15831 * change bit implementation, so we must use the
15832 * status register in those cases.
15833 */
4153577a 15834 if (tg3_asic_rev(tp) == ASIC_REV_5700)
63c3a66f 15835 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 15836 else
63c3a66f 15837 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
15838
15839 /* The led_ctrl is set during tg3_phy_probe, here we might
15840 * have to force the link status polling mechanism based
15841 * upon subsystem IDs.
15842 */
15843 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
4153577a 15844 tg3_asic_rev(tp) == ASIC_REV_5701 &&
f07e9af3
MC
15845 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
15846 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 15847 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
15848 }
15849
15850 /* For all SERDES we poll the MAC status register. */
f07e9af3 15851 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 15852 tg3_flag_set(tp, POLL_SERDES);
1da177e4 15853 else
63c3a66f 15854 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 15855
9205fd9c 15856 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 15857 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
4153577a 15858 if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
63c3a66f 15859 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 15860 tp->rx_offset = NET_SKB_PAD;
d2757fc4 15861#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 15862 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
15863#endif
15864 }
1da177e4 15865
2c49a44d
MC
15866 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
15867 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
15868 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
15869
2c49a44d 15870 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
15871
15872 /* Increment the rx prod index on the rx std ring by at most
15873 * 8 for these chips to workaround hw errata.
15874 */
4153577a
JP
15875 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
15876 tg3_asic_rev(tp) == ASIC_REV_5752 ||
15877 tg3_asic_rev(tp) == ASIC_REV_5755)
f92905de
MC
15878 tp->rx_std_max_post = 8;
15879
63c3a66f 15880 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
15881 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
15882 PCIE_PWR_MGMT_L1_THRESH_MSK;
15883
1da177e4
LT
15884 return err;
15885}
15886
49b6e95f 15887#ifdef CONFIG_SPARC
229b1ad1 15888static int tg3_get_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
15889{
15890 struct net_device *dev = tp->dev;
15891 struct pci_dev *pdev = tp->pdev;
49b6e95f 15892 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 15893 const unsigned char *addr;
49b6e95f
DM
15894 int len;
15895
15896 addr = of_get_property(dp, "local-mac-address", &len);
15897 if (addr && len == 6) {
15898 memcpy(dev->dev_addr, addr, 6);
49b6e95f 15899 return 0;
1da177e4
LT
15900 }
15901 return -ENODEV;
15902}
15903
229b1ad1 15904static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
15905{
15906 struct net_device *dev = tp->dev;
15907
15908 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
15909 return 0;
15910}
15911#endif
15912
229b1ad1 15913static int tg3_get_device_address(struct tg3 *tp)
1da177e4
LT
15914{
15915 struct net_device *dev = tp->dev;
15916 u32 hi, lo, mac_offset;
008652b3 15917 int addr_ok = 0;
7e6c63f0 15918 int err;
1da177e4 15919
49b6e95f 15920#ifdef CONFIG_SPARC
1da177e4
LT
15921 if (!tg3_get_macaddr_sparc(tp))
15922 return 0;
15923#endif
15924
7e6c63f0
HM
15925 if (tg3_flag(tp, IS_SSB_CORE)) {
15926 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
15927 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
15928 return 0;
15929 }
15930
1da177e4 15931 mac_offset = 0x7c;
4153577a 15932 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
63c3a66f 15933 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
15934 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
15935 mac_offset = 0xcc;
15936 if (tg3_nvram_lock(tp))
15937 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
15938 else
15939 tg3_nvram_unlock(tp);
63c3a66f 15940 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 15941 if (tp->pci_fn & 1)
a1b950d5 15942 mac_offset = 0xcc;
69f11c99 15943 if (tp->pci_fn > 1)
a50d0796 15944 mac_offset += 0x18c;
4153577a 15945 } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 15946 mac_offset = 0x10;
1da177e4
LT
15947
15948 /* First try to get it from MAC address mailbox. */
15949 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
15950 if ((hi >> 16) == 0x484b) {
15951 dev->dev_addr[0] = (hi >> 8) & 0xff;
15952 dev->dev_addr[1] = (hi >> 0) & 0xff;
15953
15954 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
15955 dev->dev_addr[2] = (lo >> 24) & 0xff;
15956 dev->dev_addr[3] = (lo >> 16) & 0xff;
15957 dev->dev_addr[4] = (lo >> 8) & 0xff;
15958 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 15959
008652b3
MC
15960 /* Some old bootcode may report a 0 MAC address in SRAM */
15961 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
15962 }
15963 if (!addr_ok) {
15964 /* Next, try NVRAM. */
63c3a66f 15965 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 15966 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 15967 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
15968 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
15969 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
15970 }
15971 /* Finally just fetch it out of the MAC control regs. */
15972 else {
15973 hi = tr32(MAC_ADDR_0_HIGH);
15974 lo = tr32(MAC_ADDR_0_LOW);
15975
15976 dev->dev_addr[5] = lo & 0xff;
15977 dev->dev_addr[4] = (lo >> 8) & 0xff;
15978 dev->dev_addr[3] = (lo >> 16) & 0xff;
15979 dev->dev_addr[2] = (lo >> 24) & 0xff;
15980 dev->dev_addr[1] = hi & 0xff;
15981 dev->dev_addr[0] = (hi >> 8) & 0xff;
15982 }
1da177e4
LT
15983 }
15984
15985 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 15986#ifdef CONFIG_SPARC
1da177e4
LT
15987 if (!tg3_get_default_macaddr_sparc(tp))
15988 return 0;
15989#endif
15990 return -EINVAL;
15991 }
15992 return 0;
15993}
15994
59e6b434
DM
15995#define BOUNDARY_SINGLE_CACHELINE 1
15996#define BOUNDARY_MULTI_CACHELINE 2
15997
229b1ad1 15998static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
59e6b434
DM
15999{
16000 int cacheline_size;
16001 u8 byte;
16002 int goal;
16003
16004 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
16005 if (byte == 0)
16006 cacheline_size = 1024;
16007 else
16008 cacheline_size = (int) byte * 4;
16009
16010 /* On 5703 and later chips, the boundary bits have no
16011 * effect.
16012 */
4153577a
JP
16013 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16014 tg3_asic_rev(tp) != ASIC_REV_5701 &&
63c3a66f 16015 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
16016 goto out;
16017
16018#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
16019 goal = BOUNDARY_MULTI_CACHELINE;
16020#else
16021#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
16022 goal = BOUNDARY_SINGLE_CACHELINE;
16023#else
16024 goal = 0;
16025#endif
16026#endif
16027
63c3a66f 16028 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
16029 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
16030 goto out;
16031 }
16032
59e6b434
DM
16033 if (!goal)
16034 goto out;
16035
16036 /* PCI controllers on most RISC systems tend to disconnect
16037 * when a device tries to burst across a cache-line boundary.
16038 * Therefore, letting tg3 do so just wastes PCI bandwidth.
16039 *
16040 * Unfortunately, for PCI-E there are only limited
16041 * write-side controls for this, and thus for reads
16042 * we will still get the disconnects. We'll also waste
16043 * these PCI cycles for both read and write for chips
16044 * other than 5700 and 5701 which do not implement the
16045 * boundary bits.
16046 */
63c3a66f 16047 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16048 switch (cacheline_size) {
16049 case 16:
16050 case 32:
16051 case 64:
16052 case 128:
16053 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16054 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
16055 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
16056 } else {
16057 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16058 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16059 }
16060 break;
16061
16062 case 256:
16063 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
16064 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
16065 break;
16066
16067 default:
16068 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16069 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16070 break;
855e1111 16071 }
63c3a66f 16072 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16073 switch (cacheline_size) {
16074 case 16:
16075 case 32:
16076 case 64:
16077 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16078 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16079 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
16080 break;
16081 }
16082 /* fallthrough */
16083 case 128:
16084 default:
16085 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16086 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
16087 break;
855e1111 16088 }
59e6b434
DM
16089 } else {
16090 switch (cacheline_size) {
16091 case 16:
16092 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16093 val |= (DMA_RWCTRL_READ_BNDRY_16 |
16094 DMA_RWCTRL_WRITE_BNDRY_16);
16095 break;
16096 }
16097 /* fallthrough */
16098 case 32:
16099 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16100 val |= (DMA_RWCTRL_READ_BNDRY_32 |
16101 DMA_RWCTRL_WRITE_BNDRY_32);
16102 break;
16103 }
16104 /* fallthrough */
16105 case 64:
16106 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16107 val |= (DMA_RWCTRL_READ_BNDRY_64 |
16108 DMA_RWCTRL_WRITE_BNDRY_64);
16109 break;
16110 }
16111 /* fallthrough */
16112 case 128:
16113 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16114 val |= (DMA_RWCTRL_READ_BNDRY_128 |
16115 DMA_RWCTRL_WRITE_BNDRY_128);
16116 break;
16117 }
16118 /* fallthrough */
16119 case 256:
16120 val |= (DMA_RWCTRL_READ_BNDRY_256 |
16121 DMA_RWCTRL_WRITE_BNDRY_256);
16122 break;
16123 case 512:
16124 val |= (DMA_RWCTRL_READ_BNDRY_512 |
16125 DMA_RWCTRL_WRITE_BNDRY_512);
16126 break;
16127 case 1024:
16128 default:
16129 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
16130 DMA_RWCTRL_WRITE_BNDRY_1024);
16131 break;
855e1111 16132 }
59e6b434
DM
16133 }
16134
16135out:
16136 return val;
16137}
16138
229b1ad1
BP
16139static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
16140 int size, int to_device)
1da177e4
LT
16141{
16142 struct tg3_internal_buffer_desc test_desc;
16143 u32 sram_dma_descs;
16144 int i, ret;
16145
16146 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
16147
16148 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
16149 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
16150 tw32(RDMAC_STATUS, 0);
16151 tw32(WDMAC_STATUS, 0);
16152
16153 tw32(BUFMGR_MODE, 0);
16154 tw32(FTQ_RESET, 0);
16155
16156 test_desc.addr_hi = ((u64) buf_dma) >> 32;
16157 test_desc.addr_lo = buf_dma & 0xffffffff;
16158 test_desc.nic_mbuf = 0x00002100;
16159 test_desc.len = size;
16160
16161 /*
16162 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
16163 * the *second* time the tg3 driver was getting loaded after an
16164 * initial scan.
16165 *
16166 * Broadcom tells me:
16167 * ...the DMA engine is connected to the GRC block and a DMA
16168 * reset may affect the GRC block in some unpredictable way...
16169 * The behavior of resets to individual blocks has not been tested.
16170 *
16171 * Broadcom noted the GRC reset will also reset all sub-components.
16172 */
16173 if (to_device) {
16174 test_desc.cqid_sqid = (13 << 8) | 2;
16175
16176 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
16177 udelay(40);
16178 } else {
16179 test_desc.cqid_sqid = (16 << 8) | 7;
16180
16181 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
16182 udelay(40);
16183 }
16184 test_desc.flags = 0x00000005;
16185
16186 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
16187 u32 val;
16188
16189 val = *(((u32 *)&test_desc) + i);
16190 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
16191 sram_dma_descs + (i * sizeof(u32)));
16192 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
16193 }
16194 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
16195
859a5887 16196 if (to_device)
1da177e4 16197 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 16198 else
1da177e4 16199 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
16200
16201 ret = -ENODEV;
16202 for (i = 0; i < 40; i++) {
16203 u32 val;
16204
16205 if (to_device)
16206 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
16207 else
16208 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
16209 if ((val & 0xffff) == sram_dma_descs) {
16210 ret = 0;
16211 break;
16212 }
16213
16214 udelay(100);
16215 }
16216
16217 return ret;
16218}
16219
ded7340d 16220#define TEST_BUFFER_SIZE 0x2000
1da177e4 16221
4143470c 16222static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
16223 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
16224 { },
16225};
16226
229b1ad1 16227static int tg3_test_dma(struct tg3 *tp)
1da177e4
LT
16228{
16229 dma_addr_t buf_dma;
59e6b434 16230 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 16231 int ret = 0;
1da177e4 16232
4bae65c8
MC
16233 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
16234 &buf_dma, GFP_KERNEL);
1da177e4
LT
16235 if (!buf) {
16236 ret = -ENOMEM;
16237 goto out_nofree;
16238 }
16239
16240 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
16241 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
16242
59e6b434 16243 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 16244
63c3a66f 16245 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
16246 goto out;
16247
63c3a66f 16248 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
16249 /* DMA read watermark not used on PCIE */
16250 tp->dma_rwctrl |= 0x00180000;
63c3a66f 16251 } else if (!tg3_flag(tp, PCIX_MODE)) {
4153577a
JP
16252 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
16253 tg3_asic_rev(tp) == ASIC_REV_5750)
1da177e4
LT
16254 tp->dma_rwctrl |= 0x003f0000;
16255 else
16256 tp->dma_rwctrl |= 0x003f000f;
16257 } else {
4153577a
JP
16258 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16259 tg3_asic_rev(tp) == ASIC_REV_5704) {
1da177e4 16260 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 16261 u32 read_water = 0x7;
1da177e4 16262
4a29cc2e
MC
16263 /* If the 5704 is behind the EPB bridge, we can
16264 * do the less restrictive ONE_DMA workaround for
16265 * better performance.
16266 */
63c3a66f 16267 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4153577a 16268 tg3_asic_rev(tp) == ASIC_REV_5704)
4a29cc2e
MC
16269 tp->dma_rwctrl |= 0x8000;
16270 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
16271 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
16272
4153577a 16273 if (tg3_asic_rev(tp) == ASIC_REV_5703)
49afdeb6 16274 read_water = 4;
59e6b434 16275 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
16276 tp->dma_rwctrl |=
16277 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
16278 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
16279 (1 << 23);
4153577a 16280 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
4cf78e4f
MC
16281 /* 5780 always in PCIX mode */
16282 tp->dma_rwctrl |= 0x00144000;
4153577a 16283 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
a4e2b347
MC
16284 /* 5714 always in PCIX mode */
16285 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
16286 } else {
16287 tp->dma_rwctrl |= 0x001b000f;
16288 }
16289 }
7e6c63f0
HM
16290 if (tg3_flag(tp, ONE_DMA_AT_ONCE))
16291 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
1da177e4 16292
4153577a
JP
16293 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16294 tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
16295 tp->dma_rwctrl &= 0xfffffff0;
16296
4153577a
JP
16297 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16298 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
16299 /* Remove this if it causes problems for some boards. */
16300 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
16301
16302 /* On 5700/5701 chips, we need to set this bit.
16303 * Otherwise the chip will issue cacheline transactions
16304 * to streamable DMA memory with not all the byte
16305 * enables turned on. This is an error on several
16306 * RISC PCI controllers, in particular sparc64.
16307 *
16308 * On 5703/5704 chips, this bit has been reassigned
16309 * a different meaning. In particular, it is used
16310 * on those chips to enable a PCI-X workaround.
16311 */
16312 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
16313 }
16314
16315 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16316
16317#if 0
16318 /* Unneeded, already done by tg3_get_invariants. */
16319 tg3_switch_clocks(tp);
16320#endif
16321
4153577a
JP
16322 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16323 tg3_asic_rev(tp) != ASIC_REV_5701)
1da177e4
LT
16324 goto out;
16325
59e6b434
DM
16326 /* It is best to perform DMA test with maximum write burst size
16327 * to expose the 5700/5701 write DMA bug.
16328 */
16329 saved_dma_rwctrl = tp->dma_rwctrl;
16330 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16331 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16332
1da177e4
LT
16333 while (1) {
16334 u32 *p = buf, i;
16335
16336 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
16337 p[i] = i;
16338
16339 /* Send the buffer to the chip. */
16340 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
16341 if (ret) {
2445e461
MC
16342 dev_err(&tp->pdev->dev,
16343 "%s: Buffer write failed. err = %d\n",
16344 __func__, ret);
1da177e4
LT
16345 break;
16346 }
16347
16348#if 0
16349 /* validate data reached card RAM correctly. */
16350 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16351 u32 val;
16352 tg3_read_mem(tp, 0x2100 + (i*4), &val);
16353 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
16354 dev_err(&tp->pdev->dev,
16355 "%s: Buffer corrupted on device! "
16356 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
16357 /* ret = -ENODEV here? */
16358 }
16359 p[i] = 0;
16360 }
16361#endif
16362 /* Now read it back. */
16363 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
16364 if (ret) {
5129c3a3
MC
16365 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
16366 "err = %d\n", __func__, ret);
1da177e4
LT
16367 break;
16368 }
16369
16370 /* Verify it. */
16371 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16372 if (p[i] == i)
16373 continue;
16374
59e6b434
DM
16375 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16376 DMA_RWCTRL_WRITE_BNDRY_16) {
16377 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
16378 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
16379 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16380 break;
16381 } else {
2445e461
MC
16382 dev_err(&tp->pdev->dev,
16383 "%s: Buffer corrupted on read back! "
16384 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
16385 ret = -ENODEV;
16386 goto out;
16387 }
16388 }
16389
16390 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
16391 /* Success. */
16392 ret = 0;
16393 break;
16394 }
16395 }
59e6b434
DM
16396 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16397 DMA_RWCTRL_WRITE_BNDRY_16) {
16398 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
16399 * now look for chipsets that are known to expose the
16400 * DMA bug without failing the test.
59e6b434 16401 */
4143470c 16402 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
16403 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16404 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 16405 } else {
6d1cfbab
MC
16406 /* Safe to use the calculated DMA boundary. */
16407 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 16408 }
6d1cfbab 16409
59e6b434
DM
16410 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16411 }
1da177e4
LT
16412
16413out:
4bae65c8 16414 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
16415out_nofree:
16416 return ret;
16417}
16418
229b1ad1 16419static void tg3_init_bufmgr_config(struct tg3 *tp)
1da177e4 16420{
63c3a66f 16421 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
16422 tp->bufmgr_config.mbuf_read_dma_low_water =
16423 DEFAULT_MB_RDMA_LOW_WATER_5705;
16424 tp->bufmgr_config.mbuf_mac_rx_low_water =
16425 DEFAULT_MB_MACRX_LOW_WATER_57765;
16426 tp->bufmgr_config.mbuf_high_water =
16427 DEFAULT_MB_HIGH_WATER_57765;
16428
16429 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16430 DEFAULT_MB_RDMA_LOW_WATER_5705;
16431 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16432 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
16433 tp->bufmgr_config.mbuf_high_water_jumbo =
16434 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 16435 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
16436 tp->bufmgr_config.mbuf_read_dma_low_water =
16437 DEFAULT_MB_RDMA_LOW_WATER_5705;
16438 tp->bufmgr_config.mbuf_mac_rx_low_water =
16439 DEFAULT_MB_MACRX_LOW_WATER_5705;
16440 tp->bufmgr_config.mbuf_high_water =
16441 DEFAULT_MB_HIGH_WATER_5705;
4153577a 16442 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
16443 tp->bufmgr_config.mbuf_mac_rx_low_water =
16444 DEFAULT_MB_MACRX_LOW_WATER_5906;
16445 tp->bufmgr_config.mbuf_high_water =
16446 DEFAULT_MB_HIGH_WATER_5906;
16447 }
fdfec172
MC
16448
16449 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16450 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
16451 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16452 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
16453 tp->bufmgr_config.mbuf_high_water_jumbo =
16454 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
16455 } else {
16456 tp->bufmgr_config.mbuf_read_dma_low_water =
16457 DEFAULT_MB_RDMA_LOW_WATER;
16458 tp->bufmgr_config.mbuf_mac_rx_low_water =
16459 DEFAULT_MB_MACRX_LOW_WATER;
16460 tp->bufmgr_config.mbuf_high_water =
16461 DEFAULT_MB_HIGH_WATER;
16462
16463 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16464 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
16465 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16466 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
16467 tp->bufmgr_config.mbuf_high_water_jumbo =
16468 DEFAULT_MB_HIGH_WATER_JUMBO;
16469 }
1da177e4
LT
16470
16471 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
16472 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
16473}
16474
229b1ad1 16475static char *tg3_phy_string(struct tg3 *tp)
1da177e4 16476{
79eb6904
MC
16477 switch (tp->phy_id & TG3_PHY_ID_MASK) {
16478 case TG3_PHY_ID_BCM5400: return "5400";
16479 case TG3_PHY_ID_BCM5401: return "5401";
16480 case TG3_PHY_ID_BCM5411: return "5411";
16481 case TG3_PHY_ID_BCM5701: return "5701";
16482 case TG3_PHY_ID_BCM5703: return "5703";
16483 case TG3_PHY_ID_BCM5704: return "5704";
16484 case TG3_PHY_ID_BCM5705: return "5705";
16485 case TG3_PHY_ID_BCM5750: return "5750";
16486 case TG3_PHY_ID_BCM5752: return "5752";
16487 case TG3_PHY_ID_BCM5714: return "5714";
16488 case TG3_PHY_ID_BCM5780: return "5780";
16489 case TG3_PHY_ID_BCM5755: return "5755";
16490 case TG3_PHY_ID_BCM5787: return "5787";
16491 case TG3_PHY_ID_BCM5784: return "5784";
16492 case TG3_PHY_ID_BCM5756: return "5722/5756";
16493 case TG3_PHY_ID_BCM5906: return "5906";
16494 case TG3_PHY_ID_BCM5761: return "5761";
16495 case TG3_PHY_ID_BCM5718C: return "5718C";
16496 case TG3_PHY_ID_BCM5718S: return "5718S";
16497 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 16498 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 16499 case TG3_PHY_ID_BCM5720C: return "5720C";
c65a17f4 16500 case TG3_PHY_ID_BCM5762: return "5762C";
79eb6904 16501 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
16502 case 0: return "serdes";
16503 default: return "unknown";
855e1111 16504 }
1da177e4
LT
16505}
16506
229b1ad1 16507static char *tg3_bus_string(struct tg3 *tp, char *str)
f9804ddb 16508{
63c3a66f 16509 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
16510 strcpy(str, "PCI Express");
16511 return str;
63c3a66f 16512 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
16513 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
16514
16515 strcpy(str, "PCIX:");
16516
16517 if ((clock_ctrl == 7) ||
16518 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
16519 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
16520 strcat(str, "133MHz");
16521 else if (clock_ctrl == 0)
16522 strcat(str, "33MHz");
16523 else if (clock_ctrl == 2)
16524 strcat(str, "50MHz");
16525 else if (clock_ctrl == 4)
16526 strcat(str, "66MHz");
16527 else if (clock_ctrl == 6)
16528 strcat(str, "100MHz");
f9804ddb
MC
16529 } else {
16530 strcpy(str, "PCI:");
63c3a66f 16531 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
16532 strcat(str, "66MHz");
16533 else
16534 strcat(str, "33MHz");
16535 }
63c3a66f 16536 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
16537 strcat(str, ":32-bit");
16538 else
16539 strcat(str, ":64-bit");
16540 return str;
16541}
16542
229b1ad1 16543static void tg3_init_coal(struct tg3 *tp)
15f9850d
DM
16544{
16545 struct ethtool_coalesce *ec = &tp->coal;
16546
16547 memset(ec, 0, sizeof(*ec));
16548 ec->cmd = ETHTOOL_GCOALESCE;
16549 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
16550 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
16551 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
16552 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
16553 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
16554 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
16555 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
16556 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
16557 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
16558
16559 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
16560 HOSTCC_MODE_CLRTICK_TXBD)) {
16561 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
16562 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
16563 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
16564 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
16565 }
d244c892 16566
63c3a66f 16567 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
16568 ec->rx_coalesce_usecs_irq = 0;
16569 ec->tx_coalesce_usecs_irq = 0;
16570 ec->stats_block_coalesce_usecs = 0;
16571 }
15f9850d
DM
16572}
16573
229b1ad1 16574static int tg3_init_one(struct pci_dev *pdev,
1da177e4
LT
16575 const struct pci_device_id *ent)
16576{
1da177e4
LT
16577 struct net_device *dev;
16578 struct tg3 *tp;
646c9edd
MC
16579 int i, err, pm_cap;
16580 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 16581 char str[40];
72f2afb8 16582 u64 dma_mask, persist_dma_mask;
c8f44aff 16583 netdev_features_t features = 0;
1da177e4 16584
05dbe005 16585 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
16586
16587 err = pci_enable_device(pdev);
16588 if (err) {
2445e461 16589 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
16590 return err;
16591 }
16592
1da177e4
LT
16593 err = pci_request_regions(pdev, DRV_MODULE_NAME);
16594 if (err) {
2445e461 16595 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
16596 goto err_out_disable_pdev;
16597 }
16598
16599 pci_set_master(pdev);
16600
16601 /* Find power-management capability. */
16602 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
16603 if (pm_cap == 0) {
2445e461
MC
16604 dev_err(&pdev->dev,
16605 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
16606 err = -EIO;
16607 goto err_out_free_res;
16608 }
16609
16821285
MC
16610 err = pci_set_power_state(pdev, PCI_D0);
16611 if (err) {
16612 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
16613 goto err_out_free_res;
16614 }
16615
fe5f5787 16616 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 16617 if (!dev) {
1da177e4 16618 err = -ENOMEM;
16821285 16619 goto err_out_power_down;
1da177e4
LT
16620 }
16621
1da177e4
LT
16622 SET_NETDEV_DEV(dev, &pdev->dev);
16623
1da177e4
LT
16624 tp = netdev_priv(dev);
16625 tp->pdev = pdev;
16626 tp->dev = dev;
16627 tp->pm_cap = pm_cap;
1da177e4
LT
16628 tp->rx_mode = TG3_DEF_RX_MODE;
16629 tp->tx_mode = TG3_DEF_TX_MODE;
9c13cb8b 16630 tp->irq_sync = 1;
8ef21428 16631
1da177e4
LT
16632 if (tg3_debug > 0)
16633 tp->msg_enable = tg3_debug;
16634 else
16635 tp->msg_enable = TG3_DEF_MSG_ENABLE;
16636
7e6c63f0
HM
16637 if (pdev_is_ssb_gige_core(pdev)) {
16638 tg3_flag_set(tp, IS_SSB_CORE);
16639 if (ssb_gige_must_flush_posted_writes(pdev))
16640 tg3_flag_set(tp, FLUSH_POSTED_WRITES);
16641 if (ssb_gige_one_dma_at_once(pdev))
16642 tg3_flag_set(tp, ONE_DMA_AT_ONCE);
16643 if (ssb_gige_have_roboswitch(pdev))
16644 tg3_flag_set(tp, ROBOSWITCH);
16645 if (ssb_gige_is_rgmii(pdev))
16646 tg3_flag_set(tp, RGMII_MODE);
16647 }
16648
1da177e4
LT
16649 /* The word/byte swap controls here control register access byte
16650 * swapping. DMA data byte swapping is controlled in the GRC_MODE
16651 * setting below.
16652 */
16653 tp->misc_host_ctrl =
16654 MISC_HOST_CTRL_MASK_PCI_INT |
16655 MISC_HOST_CTRL_WORD_SWAP |
16656 MISC_HOST_CTRL_INDIR_ACCESS |
16657 MISC_HOST_CTRL_PCISTATE_RW;
16658
16659 /* The NONFRM (non-frame) byte/word swap controls take effect
16660 * on descriptor entries, anything which isn't packet data.
16661 *
16662 * The StrongARM chips on the board (one for tx, one for rx)
16663 * are running in big-endian mode.
16664 */
16665 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
16666 GRC_MODE_WSWAP_NONFRM_DATA);
16667#ifdef __BIG_ENDIAN
16668 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
16669#endif
16670 spin_lock_init(&tp->lock);
1da177e4 16671 spin_lock_init(&tp->indirect_lock);
c4028958 16672 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 16673
d5fe488a 16674 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 16675 if (!tp->regs) {
ab96b241 16676 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
16677 err = -ENOMEM;
16678 goto err_out_free_dev;
16679 }
16680
c9cab24e
MC
16681 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16682 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
16683 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
16684 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
16685 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 16686 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
c9cab24e
MC
16687 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
16688 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
16689 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
16690 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
16691 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
16692 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
c9cab24e
MC
16693 tg3_flag_set(tp, ENABLE_APE);
16694 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
16695 if (!tp->aperegs) {
16696 dev_err(&pdev->dev,
16697 "Cannot map APE registers, aborting\n");
16698 err = -ENOMEM;
16699 goto err_out_iounmap;
16700 }
16701 }
16702
1da177e4
LT
16703 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
16704 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 16705
1da177e4 16706 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 16707 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 16708 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 16709 dev->irq = pdev->irq;
1da177e4 16710
3d567e0e 16711 err = tg3_get_invariants(tp, ent);
1da177e4 16712 if (err) {
ab96b241
MC
16713 dev_err(&pdev->dev,
16714 "Problem fetching invariants of chip, aborting\n");
c9cab24e 16715 goto err_out_apeunmap;
1da177e4
LT
16716 }
16717
4a29cc2e
MC
16718 /* The EPB bridge inside 5714, 5715, and 5780 and any
16719 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
16720 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
16721 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
16722 * do DMA address check in tg3_start_xmit().
16723 */
63c3a66f 16724 if (tg3_flag(tp, IS_5788))
284901a9 16725 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 16726 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 16727 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 16728#ifdef CONFIG_HIGHMEM
6a35528a 16729 dma_mask = DMA_BIT_MASK(64);
72f2afb8 16730#endif
4a29cc2e 16731 } else
6a35528a 16732 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
16733
16734 /* Configure DMA attributes. */
284901a9 16735 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
16736 err = pci_set_dma_mask(pdev, dma_mask);
16737 if (!err) {
0da0606f 16738 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
16739 err = pci_set_consistent_dma_mask(pdev,
16740 persist_dma_mask);
16741 if (err < 0) {
ab96b241
MC
16742 dev_err(&pdev->dev, "Unable to obtain 64 bit "
16743 "DMA for consistent allocations\n");
c9cab24e 16744 goto err_out_apeunmap;
72f2afb8
MC
16745 }
16746 }
16747 }
284901a9
YH
16748 if (err || dma_mask == DMA_BIT_MASK(32)) {
16749 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 16750 if (err) {
ab96b241
MC
16751 dev_err(&pdev->dev,
16752 "No usable DMA configuration, aborting\n");
c9cab24e 16753 goto err_out_apeunmap;
72f2afb8
MC
16754 }
16755 }
16756
fdfec172 16757 tg3_init_bufmgr_config(tp);
1da177e4 16758
0da0606f
MC
16759 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
16760
16761 /* 5700 B0 chips do not support checksumming correctly due
16762 * to hardware bugs.
16763 */
4153577a 16764 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
0da0606f
MC
16765 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
16766
16767 if (tg3_flag(tp, 5755_PLUS))
16768 features |= NETIF_F_IPV6_CSUM;
16769 }
16770
4e3a7aaa
MC
16771 /* TSO is on by default on chips that support hardware TSO.
16772 * Firmware TSO on older chips gives lower performance, so it
16773 * is off by default, but can be enabled using ethtool.
16774 */
63c3a66f
JP
16775 if ((tg3_flag(tp, HW_TSO_1) ||
16776 tg3_flag(tp, HW_TSO_2) ||
16777 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
16778 (features & NETIF_F_IP_CSUM))
16779 features |= NETIF_F_TSO;
63c3a66f 16780 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
16781 if (features & NETIF_F_IPV6_CSUM)
16782 features |= NETIF_F_TSO6;
63c3a66f 16783 if (tg3_flag(tp, HW_TSO_3) ||
4153577a
JP
16784 tg3_asic_rev(tp) == ASIC_REV_5761 ||
16785 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16786 tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
16787 tg3_asic_rev(tp) == ASIC_REV_5785 ||
16788 tg3_asic_rev(tp) == ASIC_REV_57780)
0da0606f 16789 features |= NETIF_F_TSO_ECN;
b0026624 16790 }
1da177e4 16791
d542fe27
MC
16792 dev->features |= features;
16793 dev->vlan_features |= features;
16794
06c03c02
MB
16795 /*
16796 * Add loopback capability only for a subset of devices that support
16797 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
16798 * loopback for the remaining devices.
16799 */
4153577a 16800 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
06c03c02
MB
16801 !tg3_flag(tp, CPMU_PRESENT))
16802 /* Add the loopback capability */
0da0606f
MC
16803 features |= NETIF_F_LOOPBACK;
16804
0da0606f 16805 dev->hw_features |= features;
06c03c02 16806
4153577a 16807 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
63c3a66f 16808 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 16809 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 16810 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
16811 tp->rx_pending = 63;
16812 }
16813
1da177e4
LT
16814 err = tg3_get_device_address(tp);
16815 if (err) {
ab96b241
MC
16816 dev_err(&pdev->dev,
16817 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 16818 goto err_out_apeunmap;
c88864df
MC
16819 }
16820
1da177e4
LT
16821 /*
16822 * Reset chip in case UNDI or EFI driver did not shutdown
16823 * DMA self test will enable WDMAC and we'll see (spurious)
16824 * pending DMA on the PCI bus at that point.
16825 */
16826 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
16827 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 16828 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 16829 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
16830 }
16831
16832 err = tg3_test_dma(tp);
16833 if (err) {
ab96b241 16834 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 16835 goto err_out_apeunmap;
1da177e4
LT
16836 }
16837
78f90dcf
MC
16838 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
16839 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
16840 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 16841 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
16842 struct tg3_napi *tnapi = &tp->napi[i];
16843
16844 tnapi->tp = tp;
16845 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
16846
16847 tnapi->int_mbox = intmbx;
93a700a9 16848 if (i <= 4)
78f90dcf
MC
16849 intmbx += 0x8;
16850 else
16851 intmbx += 0x4;
16852
16853 tnapi->consmbox = rcvmbx;
16854 tnapi->prodmbox = sndmbx;
16855
66cfd1bd 16856 if (i)
78f90dcf 16857 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 16858 else
78f90dcf 16859 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 16860
63c3a66f 16861 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
16862 break;
16863
16864 /*
16865 * If we support MSIX, we'll be using RSS. If we're using
16866 * RSS, the first vector only handles link interrupts and the
16867 * remaining vectors handle rx and tx interrupts. Reuse the
16868 * mailbox values for the next iteration. The values we setup
16869 * above are still useful for the single vectored mode.
16870 */
16871 if (!i)
16872 continue;
16873
16874 rcvmbx += 0x8;
16875
16876 if (sndmbx & 0x4)
16877 sndmbx -= 0x4;
16878 else
16879 sndmbx += 0xc;
16880 }
16881
15f9850d
DM
16882 tg3_init_coal(tp);
16883
c49a1561
MC
16884 pci_set_drvdata(pdev, dev);
16885
4153577a
JP
16886 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
16887 tg3_asic_rev(tp) == ASIC_REV_5720 ||
16888 tg3_asic_rev(tp) == ASIC_REV_5762)
fb4ce8ad
MC
16889 tg3_flag_set(tp, PTP_CAPABLE);
16890
cd0d7228
MC
16891 if (tg3_flag(tp, 5717_PLUS)) {
16892 /* Resume a low-power mode */
16893 tg3_frob_aux_power(tp, false);
16894 }
16895
21f7638e
MC
16896 tg3_timer_init(tp);
16897
402e1398
MC
16898 tg3_carrier_off(tp);
16899
1da177e4
LT
16900 err = register_netdev(dev);
16901 if (err) {
ab96b241 16902 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 16903 goto err_out_apeunmap;
1da177e4
LT
16904 }
16905
05dbe005
JP
16906 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
16907 tp->board_part_number,
4153577a 16908 tg3_chip_rev_id(tp),
05dbe005
JP
16909 tg3_bus_string(tp, str),
16910 dev->dev_addr);
1da177e4 16911
f07e9af3 16912 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
16913 struct phy_device *phydev;
16914 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
16915 netdev_info(dev,
16916 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 16917 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
16918 } else {
16919 char *ethtype;
16920
16921 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
16922 ethtype = "10/100Base-TX";
16923 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
16924 ethtype = "1000Base-SX";
16925 else
16926 ethtype = "10/100/1000Base-T";
16927
5129c3a3 16928 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
16929 "(WireSpeed[%d], EEE[%d])\n",
16930 tg3_phy_string(tp), ethtype,
16931 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
16932 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 16933 }
05dbe005
JP
16934
16935 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 16936 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 16937 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 16938 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
16939 tg3_flag(tp, ENABLE_ASF) != 0,
16940 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
16941 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
16942 tp->dma_rwctrl,
16943 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
16944 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 16945
b45aa2f6
MC
16946 pci_save_state(pdev);
16947
1da177e4
LT
16948 return 0;
16949
0d3031d9
MC
16950err_out_apeunmap:
16951 if (tp->aperegs) {
16952 iounmap(tp->aperegs);
16953 tp->aperegs = NULL;
16954 }
16955
1da177e4 16956err_out_iounmap:
6892914f
MC
16957 if (tp->regs) {
16958 iounmap(tp->regs);
22abe310 16959 tp->regs = NULL;
6892914f 16960 }
1da177e4
LT
16961
16962err_out_free_dev:
16963 free_netdev(dev);
16964
16821285
MC
16965err_out_power_down:
16966 pci_set_power_state(pdev, PCI_D3hot);
16967
1da177e4
LT
16968err_out_free_res:
16969 pci_release_regions(pdev);
16970
16971err_out_disable_pdev:
16972 pci_disable_device(pdev);
16973 pci_set_drvdata(pdev, NULL);
16974 return err;
16975}
16976
229b1ad1 16977static void tg3_remove_one(struct pci_dev *pdev)
1da177e4
LT
16978{
16979 struct net_device *dev = pci_get_drvdata(pdev);
16980
16981 if (dev) {
16982 struct tg3 *tp = netdev_priv(dev);
16983
e3c5530b 16984 release_firmware(tp->fw);
077f849d 16985
db219973 16986 tg3_reset_task_cancel(tp);
158d7abd 16987
e730c823 16988 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 16989 tg3_phy_fini(tp);
158d7abd 16990 tg3_mdio_fini(tp);
b02fd9e3 16991 }
158d7abd 16992
1da177e4 16993 unregister_netdev(dev);
0d3031d9
MC
16994 if (tp->aperegs) {
16995 iounmap(tp->aperegs);
16996 tp->aperegs = NULL;
16997 }
6892914f
MC
16998 if (tp->regs) {
16999 iounmap(tp->regs);
22abe310 17000 tp->regs = NULL;
6892914f 17001 }
1da177e4
LT
17002 free_netdev(dev);
17003 pci_release_regions(pdev);
17004 pci_disable_device(pdev);
17005 pci_set_drvdata(pdev, NULL);
17006 }
17007}
17008
aa6027ca 17009#ifdef CONFIG_PM_SLEEP
c866b7ea 17010static int tg3_suspend(struct device *device)
1da177e4 17011{
c866b7ea 17012 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17013 struct net_device *dev = pci_get_drvdata(pdev);
17014 struct tg3 *tp = netdev_priv(dev);
17015 int err;
17016
17017 if (!netif_running(dev))
17018 return 0;
17019
db219973 17020 tg3_reset_task_cancel(tp);
b02fd9e3 17021 tg3_phy_stop(tp);
1da177e4
LT
17022 tg3_netif_stop(tp);
17023
21f7638e 17024 tg3_timer_stop(tp);
1da177e4 17025
f47c11ee 17026 tg3_full_lock(tp, 1);
1da177e4 17027 tg3_disable_ints(tp);
f47c11ee 17028 tg3_full_unlock(tp);
1da177e4
LT
17029
17030 netif_device_detach(dev);
17031
f47c11ee 17032 tg3_full_lock(tp, 0);
944d980e 17033 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 17034 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 17035 tg3_full_unlock(tp);
1da177e4 17036
c866b7ea 17037 err = tg3_power_down_prepare(tp);
1da177e4 17038 if (err) {
b02fd9e3
MC
17039 int err2;
17040
f47c11ee 17041 tg3_full_lock(tp, 0);
1da177e4 17042
63c3a66f 17043 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
17044 err2 = tg3_restart_hw(tp, 1);
17045 if (err2)
b9ec6c1b 17046 goto out;
1da177e4 17047
21f7638e 17048 tg3_timer_start(tp);
1da177e4
LT
17049
17050 netif_device_attach(dev);
17051 tg3_netif_start(tp);
17052
b9ec6c1b 17053out:
f47c11ee 17054 tg3_full_unlock(tp);
b02fd9e3
MC
17055
17056 if (!err2)
17057 tg3_phy_start(tp);
1da177e4
LT
17058 }
17059
17060 return err;
17061}
17062
c866b7ea 17063static int tg3_resume(struct device *device)
1da177e4 17064{
c866b7ea 17065 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17066 struct net_device *dev = pci_get_drvdata(pdev);
17067 struct tg3 *tp = netdev_priv(dev);
17068 int err;
17069
17070 if (!netif_running(dev))
17071 return 0;
17072
1da177e4
LT
17073 netif_device_attach(dev);
17074
f47c11ee 17075 tg3_full_lock(tp, 0);
1da177e4 17076
63c3a66f 17077 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
17078 err = tg3_restart_hw(tp, 1);
17079 if (err)
17080 goto out;
1da177e4 17081
21f7638e 17082 tg3_timer_start(tp);
1da177e4 17083
1da177e4
LT
17084 tg3_netif_start(tp);
17085
b9ec6c1b 17086out:
f47c11ee 17087 tg3_full_unlock(tp);
1da177e4 17088
b02fd9e3
MC
17089 if (!err)
17090 tg3_phy_start(tp);
17091
b9ec6c1b 17092 return err;
1da177e4
LT
17093}
17094
c866b7ea 17095static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
17096#define TG3_PM_OPS (&tg3_pm_ops)
17097
17098#else
17099
17100#define TG3_PM_OPS NULL
17101
17102#endif /* CONFIG_PM_SLEEP */
c866b7ea 17103
b45aa2f6
MC
17104/**
17105 * tg3_io_error_detected - called when PCI error is detected
17106 * @pdev: Pointer to PCI device
17107 * @state: The current pci connection state
17108 *
17109 * This function is called after a PCI bus error affecting
17110 * this device has been detected.
17111 */
17112static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
17113 pci_channel_state_t state)
17114{
17115 struct net_device *netdev = pci_get_drvdata(pdev);
17116 struct tg3 *tp = netdev_priv(netdev);
17117 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
17118
17119 netdev_info(netdev, "PCI I/O error detected\n");
17120
17121 rtnl_lock();
17122
17123 if (!netif_running(netdev))
17124 goto done;
17125
17126 tg3_phy_stop(tp);
17127
17128 tg3_netif_stop(tp);
17129
21f7638e 17130 tg3_timer_stop(tp);
b45aa2f6
MC
17131
17132 /* Want to make sure that the reset task doesn't run */
db219973 17133 tg3_reset_task_cancel(tp);
b45aa2f6
MC
17134
17135 netif_device_detach(netdev);
17136
17137 /* Clean up software state, even if MMIO is blocked */
17138 tg3_full_lock(tp, 0);
17139 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
17140 tg3_full_unlock(tp);
17141
17142done:
17143 if (state == pci_channel_io_perm_failure)
17144 err = PCI_ERS_RESULT_DISCONNECT;
17145 else
17146 pci_disable_device(pdev);
17147
17148 rtnl_unlock();
17149
17150 return err;
17151}
17152
17153/**
17154 * tg3_io_slot_reset - called after the pci bus has been reset.
17155 * @pdev: Pointer to PCI device
17156 *
17157 * Restart the card from scratch, as if from a cold-boot.
17158 * At this point, the card has exprienced a hard reset,
17159 * followed by fixups by BIOS, and has its config space
17160 * set up identically to what it was at cold boot.
17161 */
17162static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
17163{
17164 struct net_device *netdev = pci_get_drvdata(pdev);
17165 struct tg3 *tp = netdev_priv(netdev);
17166 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
17167 int err;
17168
17169 rtnl_lock();
17170
17171 if (pci_enable_device(pdev)) {
17172 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
17173 goto done;
17174 }
17175
17176 pci_set_master(pdev);
17177 pci_restore_state(pdev);
17178 pci_save_state(pdev);
17179
17180 if (!netif_running(netdev)) {
17181 rc = PCI_ERS_RESULT_RECOVERED;
17182 goto done;
17183 }
17184
17185 err = tg3_power_up(tp);
bed9829f 17186 if (err)
b45aa2f6 17187 goto done;
b45aa2f6
MC
17188
17189 rc = PCI_ERS_RESULT_RECOVERED;
17190
17191done:
17192 rtnl_unlock();
17193
17194 return rc;
17195}
17196
17197/**
17198 * tg3_io_resume - called when traffic can start flowing again.
17199 * @pdev: Pointer to PCI device
17200 *
17201 * This callback is called when the error recovery driver tells
17202 * us that its OK to resume normal operation.
17203 */
17204static void tg3_io_resume(struct pci_dev *pdev)
17205{
17206 struct net_device *netdev = pci_get_drvdata(pdev);
17207 struct tg3 *tp = netdev_priv(netdev);
17208 int err;
17209
17210 rtnl_lock();
17211
17212 if (!netif_running(netdev))
17213 goto done;
17214
17215 tg3_full_lock(tp, 0);
63c3a66f 17216 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6 17217 err = tg3_restart_hw(tp, 1);
b45aa2f6 17218 if (err) {
35763066 17219 tg3_full_unlock(tp);
b45aa2f6
MC
17220 netdev_err(netdev, "Cannot restart hardware after reset.\n");
17221 goto done;
17222 }
17223
17224 netif_device_attach(netdev);
17225
21f7638e 17226 tg3_timer_start(tp);
b45aa2f6
MC
17227
17228 tg3_netif_start(tp);
17229
35763066
NNS
17230 tg3_full_unlock(tp);
17231
b45aa2f6
MC
17232 tg3_phy_start(tp);
17233
17234done:
17235 rtnl_unlock();
17236}
17237
3646f0e5 17238static const struct pci_error_handlers tg3_err_handler = {
b45aa2f6
MC
17239 .error_detected = tg3_io_error_detected,
17240 .slot_reset = tg3_io_slot_reset,
17241 .resume = tg3_io_resume
17242};
17243
1da177e4
LT
17244static struct pci_driver tg3_driver = {
17245 .name = DRV_MODULE_NAME,
17246 .id_table = tg3_pci_tbl,
17247 .probe = tg3_init_one,
229b1ad1 17248 .remove = tg3_remove_one,
b45aa2f6 17249 .err_handler = &tg3_err_handler,
aa6027ca 17250 .driver.pm = TG3_PM_OPS,
1da177e4
LT
17251};
17252
17253static int __init tg3_init(void)
17254{
29917620 17255 return pci_register_driver(&tg3_driver);
1da177e4
LT
17256}
17257
17258static void __exit tg3_cleanup(void)
17259{
17260 pci_unregister_driver(&tg3_driver);
17261}
17262
17263module_init(tg3_init);
17264module_exit(tg3_cleanup);
This page took 3.489127 seconds and 5 git commands to generate.