tg3: Fix bit definition for the nvram Auto Power Down setting
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b681b65d 7 * Copyright (C) 2005-2013 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
7e6c63f0 47#include <linux/ssb/ssb_driver_gige.h>
aed93e0b
MC
48#include <linux/hwmon.h>
49#include <linux/hwmon-sysfs.h>
1da177e4
LT
50
51#include <net/checksum.h>
c9bdd4b5 52#include <net/ip.h>
1da177e4 53
27fd9de8 54#include <linux/io.h>
1da177e4 55#include <asm/byteorder.h>
27fd9de8 56#include <linux/uaccess.h>
1da177e4 57
be947307
MC
58#include <uapi/linux/net_tstamp.h>
59#include <linux/ptp_clock_kernel.h>
60
49b6e95f 61#ifdef CONFIG_SPARC
1da177e4 62#include <asm/idprom.h>
49b6e95f 63#include <asm/prom.h>
1da177e4
LT
64#endif
65
63532394
MC
66#define BAR_0 0
67#define BAR_2 2
68
1da177e4
LT
69#include "tg3.h"
70
63c3a66f
JP
71/* Functions & macros to verify TG3_FLAGS types */
72
73static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 return test_bit(flag, bits);
76}
77
78static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 set_bit(flag, bits);
81}
82
83static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
84{
85 clear_bit(flag, bits);
86}
87
88#define tg3_flag(tp, flag) \
89 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
90#define tg3_flag_set(tp, flag) \
91 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
92#define tg3_flag_clear(tp, flag) \
93 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
94
1da177e4 95#define DRV_MODULE_NAME "tg3"
6867c843 96#define TG3_MAJ_NUM 3
e4cb29fa 97#define TG3_MIN_NUM 134
6867c843
MC
98#define DRV_MODULE_VERSION \
99 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
e4cb29fa 100#define DRV_MODULE_RELDATE "Sep 16, 2013"
1da177e4 101
fd6d3f0e
MC
102#define RESET_KIND_SHUTDOWN 0
103#define RESET_KIND_INIT 1
104#define RESET_KIND_SUSPEND 2
105
1da177e4
LT
106#define TG3_DEF_RX_MODE 0
107#define TG3_DEF_TX_MODE 0
108#define TG3_DEF_MSG_ENABLE \
109 (NETIF_MSG_DRV | \
110 NETIF_MSG_PROBE | \
111 NETIF_MSG_LINK | \
112 NETIF_MSG_TIMER | \
113 NETIF_MSG_IFDOWN | \
114 NETIF_MSG_IFUP | \
115 NETIF_MSG_RX_ERR | \
116 NETIF_MSG_TX_ERR)
117
520b2756
MC
118#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
119
1da177e4
LT
120/* length of time before we decide the hardware is borked,
121 * and dev->tx_timeout() should be called to fix the problem
122 */
63c3a66f 123
1da177e4
LT
124#define TG3_TX_TIMEOUT (5 * HZ)
125
126/* hardware minimum and maximum for a single frame's data payload */
127#define TG3_MIN_MTU 60
128#define TG3_MAX_MTU(tp) \
63c3a66f 129 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
130
131/* These numbers seem to be hard coded in the NIC firmware somehow.
132 * You can't change the ring sizes, but you can change where you place
133 * them in the NIC onboard memory.
134 */
7cb32cf2 135#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 136 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 137 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 138#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 139#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 140 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 141 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
142#define TG3_DEF_RX_JUMBO_RING_PENDING 100
143
144/* Do not place this n-ring entries value into the tp struct itself,
145 * we really want to expose these constants to GCC so that modulo et
146 * al. operations are done with shifts and masks instead of with
147 * hw multiply/modulo instructions. Another solution would be to
148 * replace things like '% foo' with '& (foo - 1)'.
149 */
1da177e4
LT
150
151#define TG3_TX_RING_SIZE 512
152#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
153
2c49a44d
MC
154#define TG3_RX_STD_RING_BYTES(tp) \
155 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
156#define TG3_RX_JMB_RING_BYTES(tp) \
157 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
158#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 159 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
160#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
161 TG3_TX_RING_SIZE)
1da177e4
LT
162#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
163
287be12e
MC
164#define TG3_DMA_BYTE_ENAB 64
165
166#define TG3_RX_STD_DMA_SZ 1536
167#define TG3_RX_JMB_DMA_SZ 9046
168
169#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
170
171#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
172#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 173
2c49a44d
MC
174#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
175 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 176
2c49a44d
MC
177#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
178 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 179
d2757fc4
MC
180/* Due to a hardware bug, the 5701 can only DMA to memory addresses
181 * that are at least dword aligned when used in PCIX mode. The driver
182 * works around this bug by double copying the packet. This workaround
183 * is built into the normal double copy length check for efficiency.
184 *
185 * However, the double copy is only necessary on those architectures
186 * where unaligned memory accesses are inefficient. For those architectures
187 * where unaligned memory accesses incur little penalty, we can reintegrate
188 * the 5701 in the normal rx path. Doing so saves a device structure
189 * dereference by hardcoding the double copy threshold in place.
190 */
191#define TG3_RX_COPY_THRESHOLD 256
192#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
193 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
194#else
195 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
196#endif
197
81389f57
MC
198#if (NET_IP_ALIGN != 0)
199#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
200#else
9205fd9c 201#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
202#endif
203
1da177e4 204/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 205#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 206#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 207#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 208
ad829268
MC
209#define TG3_RAW_IP_ALIGN 2
210
c6cdf436 211#define TG3_FW_UPDATE_TIMEOUT_SEC 5
21f7638e 212#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
c6cdf436 213
077f849d 214#define FIRMWARE_TG3 "tigon/tg3.bin"
c4dab506 215#define FIRMWARE_TG357766 "tigon/tg357766.bin"
077f849d
JSR
216#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
217#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
218
229b1ad1 219static char version[] =
05dbe005 220 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
221
222MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
223MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
224MODULE_LICENSE("GPL");
225MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
226MODULE_FIRMWARE(FIRMWARE_TG3);
227MODULE_FIRMWARE(FIRMWARE_TG3TSO);
228MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
229
1da177e4
LT
230static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
231module_param(tg3_debug, int, 0);
232MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
233
3d567e0e
NNS
234#define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
235#define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
236
a3aa1884 237static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
3d567e0e
NNS
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
257 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
258 TG3_DRV_DATA_FLAG_5705_10_100},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
260 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
261 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
3d567e0e
NNS
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
264 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
265 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
7e6c63f0 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
13185217 269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217 270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
3d567e0e
NNS
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
272 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
3d567e0e
NNS
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
278 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
3d567e0e
NNS
286 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
287 PCI_VENDOR_ID_LENOVO,
288 TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
289 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
3d567e0e
NNS
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
292 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
306 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
307 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
308 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
309 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
310 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
3d567e0e
NNS
311 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
312 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
313 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
314 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
315 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
316 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
321d32a0
MC
317 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
318 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
3d567e0e
NNS
319 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
320 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
5e7ccf20 321 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6 322 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
79d49695 323 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
5001e2f6 324 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
325 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
326 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
327 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
328 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
3d567e0e
NNS
329 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
330 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
331 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
332 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
302b500b 333 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 334 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
02eca3f5 335 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
d3f677af 336 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
c86a8560
MC
337 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
338 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
339 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
68273712
NS
340 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
341 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
342 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
343 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
344 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
13185217
HK
345 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
346 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
347 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
348 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
349 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
350 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
351 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 352 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 353 {}
1da177e4
LT
354};
355
356MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
357
50da859d 358static const struct {
1da177e4 359 const char string[ETH_GSTRING_LEN];
48fa55a0 360} ethtool_stats_keys[] = {
1da177e4
LT
361 { "rx_octets" },
362 { "rx_fragments" },
363 { "rx_ucast_packets" },
364 { "rx_mcast_packets" },
365 { "rx_bcast_packets" },
366 { "rx_fcs_errors" },
367 { "rx_align_errors" },
368 { "rx_xon_pause_rcvd" },
369 { "rx_xoff_pause_rcvd" },
370 { "rx_mac_ctrl_rcvd" },
371 { "rx_xoff_entered" },
372 { "rx_frame_too_long_errors" },
373 { "rx_jabbers" },
374 { "rx_undersize_packets" },
375 { "rx_in_length_errors" },
376 { "rx_out_length_errors" },
377 { "rx_64_or_less_octet_packets" },
378 { "rx_65_to_127_octet_packets" },
379 { "rx_128_to_255_octet_packets" },
380 { "rx_256_to_511_octet_packets" },
381 { "rx_512_to_1023_octet_packets" },
382 { "rx_1024_to_1522_octet_packets" },
383 { "rx_1523_to_2047_octet_packets" },
384 { "rx_2048_to_4095_octet_packets" },
385 { "rx_4096_to_8191_octet_packets" },
386 { "rx_8192_to_9022_octet_packets" },
387
388 { "tx_octets" },
389 { "tx_collisions" },
390
391 { "tx_xon_sent" },
392 { "tx_xoff_sent" },
393 { "tx_flow_control" },
394 { "tx_mac_errors" },
395 { "tx_single_collisions" },
396 { "tx_mult_collisions" },
397 { "tx_deferred" },
398 { "tx_excessive_collisions" },
399 { "tx_late_collisions" },
400 { "tx_collide_2times" },
401 { "tx_collide_3times" },
402 { "tx_collide_4times" },
403 { "tx_collide_5times" },
404 { "tx_collide_6times" },
405 { "tx_collide_7times" },
406 { "tx_collide_8times" },
407 { "tx_collide_9times" },
408 { "tx_collide_10times" },
409 { "tx_collide_11times" },
410 { "tx_collide_12times" },
411 { "tx_collide_13times" },
412 { "tx_collide_14times" },
413 { "tx_collide_15times" },
414 { "tx_ucast_packets" },
415 { "tx_mcast_packets" },
416 { "tx_bcast_packets" },
417 { "tx_carrier_sense_errors" },
418 { "tx_discards" },
419 { "tx_errors" },
420
421 { "dma_writeq_full" },
422 { "dma_write_prioq_full" },
423 { "rxbds_empty" },
424 { "rx_discards" },
425 { "rx_errors" },
426 { "rx_threshold_hit" },
427
428 { "dma_readq_full" },
429 { "dma_read_prioq_full" },
430 { "tx_comp_queue_full" },
431
432 { "ring_set_send_prod_index" },
433 { "ring_status_update" },
434 { "nic_irqs" },
435 { "nic_avoided_irqs" },
4452d099
MC
436 { "nic_tx_threshold_hit" },
437
438 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
439};
440
48fa55a0 441#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
93df8b8f
NNS
442#define TG3_NVRAM_TEST 0
443#define TG3_LINK_TEST 1
444#define TG3_REGISTER_TEST 2
445#define TG3_MEMORY_TEST 3
446#define TG3_MAC_LOOPB_TEST 4
447#define TG3_PHY_LOOPB_TEST 5
448#define TG3_EXT_LOOPB_TEST 6
449#define TG3_INTERRUPT_TEST 7
48fa55a0
MC
450
451
50da859d 452static const struct {
4cafd3f5 453 const char string[ETH_GSTRING_LEN];
48fa55a0 454} ethtool_test_keys[] = {
93df8b8f
NNS
455 [TG3_NVRAM_TEST] = { "nvram test (online) " },
456 [TG3_LINK_TEST] = { "link test (online) " },
457 [TG3_REGISTER_TEST] = { "register test (offline)" },
458 [TG3_MEMORY_TEST] = { "memory test (offline)" },
459 [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
460 [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
461 [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
462 [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
4cafd3f5
MC
463};
464
48fa55a0
MC
465#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
466
467
b401e9e2
MC
468static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
469{
470 writel(val, tp->regs + off);
471}
472
473static u32 tg3_read32(struct tg3 *tp, u32 off)
474{
de6f31eb 475 return readl(tp->regs + off);
b401e9e2
MC
476}
477
0d3031d9
MC
478static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
479{
480 writel(val, tp->aperegs + off);
481}
482
483static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
484{
de6f31eb 485 return readl(tp->aperegs + off);
0d3031d9
MC
486}
487
1da177e4
LT
488static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
489{
6892914f
MC
490 unsigned long flags;
491
492 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
493 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
494 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 495 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
496}
497
498static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
499{
500 writel(val, tp->regs + off);
501 readl(tp->regs + off);
1da177e4
LT
502}
503
6892914f 504static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 505{
6892914f
MC
506 unsigned long flags;
507 u32 val;
508
509 spin_lock_irqsave(&tp->indirect_lock, flags);
510 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
511 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
512 spin_unlock_irqrestore(&tp->indirect_lock, flags);
513 return val;
514}
515
516static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
517{
518 unsigned long flags;
519
520 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
521 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
522 TG3_64BIT_REG_LOW, val);
523 return;
524 }
66711e66 525 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
526 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
527 TG3_64BIT_REG_LOW, val);
528 return;
1da177e4 529 }
6892914f
MC
530
531 spin_lock_irqsave(&tp->indirect_lock, flags);
532 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
533 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
534 spin_unlock_irqrestore(&tp->indirect_lock, flags);
535
536 /* In indirect mode when disabling interrupts, we also need
537 * to clear the interrupt bit in the GRC local ctrl register.
538 */
539 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
540 (val == 0x1)) {
541 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
542 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
543 }
544}
545
546static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
547{
548 unsigned long flags;
549 u32 val;
550
551 spin_lock_irqsave(&tp->indirect_lock, flags);
552 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
553 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
554 spin_unlock_irqrestore(&tp->indirect_lock, flags);
555 return val;
556}
557
b401e9e2
MC
558/* usec_wait specifies the wait time in usec when writing to certain registers
559 * where it is unsafe to read back the register without some delay.
560 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
561 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
562 */
563static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 564{
63c3a66f 565 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
566 /* Non-posted methods */
567 tp->write32(tp, off, val);
568 else {
569 /* Posted method */
570 tg3_write32(tp, off, val);
571 if (usec_wait)
572 udelay(usec_wait);
573 tp->read32(tp, off);
574 }
575 /* Wait again after the read for the posted method to guarantee that
576 * the wait time is met.
577 */
578 if (usec_wait)
579 udelay(usec_wait);
1da177e4
LT
580}
581
09ee929c
MC
582static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
583{
584 tp->write32_mbox(tp, off, val);
7e6c63f0
HM
585 if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
586 (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
587 !tg3_flag(tp, ICH_WORKAROUND)))
6892914f 588 tp->read32_mbox(tp, off);
09ee929c
MC
589}
590
20094930 591static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
592{
593 void __iomem *mbox = tp->regs + off;
594 writel(val, mbox);
63c3a66f 595 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 596 writel(val, mbox);
7e6c63f0
HM
597 if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
598 tg3_flag(tp, FLUSH_POSTED_WRITES))
1da177e4
LT
599 readl(mbox);
600}
601
b5d3772c
MC
602static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
603{
de6f31eb 604 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
605}
606
607static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
608{
609 writel(val, tp->regs + off + GRCMBOX_BASE);
610}
611
c6cdf436 612#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 613#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
614#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
615#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
616#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 617
c6cdf436
MC
618#define tw32(reg, val) tp->write32(tp, reg, val)
619#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
620#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
621#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
622
623static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
624{
6892914f
MC
625 unsigned long flags;
626
4153577a 627 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
628 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
629 return;
630
6892914f 631 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 632 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
633 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
634 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 635
bbadf503
MC
636 /* Always leave this as zero. */
637 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
638 } else {
639 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
640 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 641
bbadf503
MC
642 /* Always leave this as zero. */
643 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
644 }
645 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
646}
647
1da177e4
LT
648static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
649{
6892914f
MC
650 unsigned long flags;
651
4153577a 652 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
653 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
654 *val = 0;
655 return;
656 }
657
6892914f 658 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 659 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
660 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
661 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 662
bbadf503
MC
663 /* Always leave this as zero. */
664 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
665 } else {
666 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
667 *val = tr32(TG3PCI_MEM_WIN_DATA);
668
669 /* Always leave this as zero. */
670 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
671 }
6892914f 672 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
673}
674
0d3031d9
MC
675static void tg3_ape_lock_init(struct tg3 *tp)
676{
677 int i;
6f5c8f83 678 u32 regbase, bit;
f92d9dc1 679
4153577a 680 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
681 regbase = TG3_APE_LOCK_GRANT;
682 else
683 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
684
685 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
686 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
687 switch (i) {
688 case TG3_APE_LOCK_PHY0:
689 case TG3_APE_LOCK_PHY1:
690 case TG3_APE_LOCK_PHY2:
691 case TG3_APE_LOCK_PHY3:
692 bit = APE_LOCK_GRANT_DRIVER;
693 break;
694 default:
695 if (!tp->pci_fn)
696 bit = APE_LOCK_GRANT_DRIVER;
697 else
698 bit = 1 << tp->pci_fn;
699 }
700 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
701 }
702
0d3031d9
MC
703}
704
705static int tg3_ape_lock(struct tg3 *tp, int locknum)
706{
707 int i, off;
708 int ret = 0;
6f5c8f83 709 u32 status, req, gnt, bit;
0d3031d9 710
63c3a66f 711 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
712 return 0;
713
714 switch (locknum) {
6f5c8f83 715 case TG3_APE_LOCK_GPIO:
4153577a 716 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 717 return 0;
33f401ae
MC
718 case TG3_APE_LOCK_GRC:
719 case TG3_APE_LOCK_MEM:
78f94dc7
MC
720 if (!tp->pci_fn)
721 bit = APE_LOCK_REQ_DRIVER;
722 else
723 bit = 1 << tp->pci_fn;
33f401ae 724 break;
8151ad57
MC
725 case TG3_APE_LOCK_PHY0:
726 case TG3_APE_LOCK_PHY1:
727 case TG3_APE_LOCK_PHY2:
728 case TG3_APE_LOCK_PHY3:
729 bit = APE_LOCK_REQ_DRIVER;
730 break;
33f401ae
MC
731 default:
732 return -EINVAL;
0d3031d9
MC
733 }
734
4153577a 735 if (tg3_asic_rev(tp) == ASIC_REV_5761) {
f92d9dc1
MC
736 req = TG3_APE_LOCK_REQ;
737 gnt = TG3_APE_LOCK_GRANT;
738 } else {
739 req = TG3_APE_PER_LOCK_REQ;
740 gnt = TG3_APE_PER_LOCK_GRANT;
741 }
742
0d3031d9
MC
743 off = 4 * locknum;
744
6f5c8f83 745 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
746
747 /* Wait for up to 1 millisecond to acquire lock. */
748 for (i = 0; i < 100; i++) {
f92d9dc1 749 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 750 if (status == bit)
0d3031d9 751 break;
6d446ec3
GS
752 if (pci_channel_offline(tp->pdev))
753 break;
754
0d3031d9
MC
755 udelay(10);
756 }
757
6f5c8f83 758 if (status != bit) {
0d3031d9 759 /* Revoke the lock request. */
6f5c8f83 760 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
761 ret = -EBUSY;
762 }
763
764 return ret;
765}
766
767static void tg3_ape_unlock(struct tg3 *tp, int locknum)
768{
6f5c8f83 769 u32 gnt, bit;
0d3031d9 770
63c3a66f 771 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
772 return;
773
774 switch (locknum) {
6f5c8f83 775 case TG3_APE_LOCK_GPIO:
4153577a 776 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 777 return;
33f401ae
MC
778 case TG3_APE_LOCK_GRC:
779 case TG3_APE_LOCK_MEM:
78f94dc7
MC
780 if (!tp->pci_fn)
781 bit = APE_LOCK_GRANT_DRIVER;
782 else
783 bit = 1 << tp->pci_fn;
33f401ae 784 break;
8151ad57
MC
785 case TG3_APE_LOCK_PHY0:
786 case TG3_APE_LOCK_PHY1:
787 case TG3_APE_LOCK_PHY2:
788 case TG3_APE_LOCK_PHY3:
789 bit = APE_LOCK_GRANT_DRIVER;
790 break;
33f401ae
MC
791 default:
792 return;
0d3031d9
MC
793 }
794
4153577a 795 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
796 gnt = TG3_APE_LOCK_GRANT;
797 else
798 gnt = TG3_APE_PER_LOCK_GRANT;
799
6f5c8f83 800 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
801}
802
b65a372b 803static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
fd6d3f0e 804{
fd6d3f0e
MC
805 u32 apedata;
806
b65a372b
MC
807 while (timeout_us) {
808 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
809 return -EBUSY;
810
811 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
812 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
813 break;
814
815 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
816
817 udelay(10);
818 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
819 }
820
821 return timeout_us ? 0 : -EBUSY;
822}
823
cf8d55ae
MC
824static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
825{
826 u32 i, apedata;
827
828 for (i = 0; i < timeout_us / 10; i++) {
829 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
830
831 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
832 break;
833
834 udelay(10);
835 }
836
837 return i == timeout_us / 10;
838}
839
86449944
MC
840static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
841 u32 len)
cf8d55ae
MC
842{
843 int err;
844 u32 i, bufoff, msgoff, maxlen, apedata;
845
846 if (!tg3_flag(tp, APE_HAS_NCSI))
847 return 0;
848
849 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
850 if (apedata != APE_SEG_SIG_MAGIC)
851 return -ENODEV;
852
853 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
854 if (!(apedata & APE_FW_STATUS_READY))
855 return -EAGAIN;
856
857 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
858 TG3_APE_SHMEM_BASE;
859 msgoff = bufoff + 2 * sizeof(u32);
860 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
861
862 while (len) {
863 u32 length;
864
865 /* Cap xfer sizes to scratchpad limits. */
866 length = (len > maxlen) ? maxlen : len;
867 len -= length;
868
869 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
870 if (!(apedata & APE_FW_STATUS_READY))
871 return -EAGAIN;
872
873 /* Wait for up to 1 msec for APE to service previous event. */
874 err = tg3_ape_event_lock(tp, 1000);
875 if (err)
876 return err;
877
878 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
879 APE_EVENT_STATUS_SCRTCHPD_READ |
880 APE_EVENT_STATUS_EVENT_PENDING;
881 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
882
883 tg3_ape_write32(tp, bufoff, base_off);
884 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
885
886 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
887 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
888
889 base_off += length;
890
891 if (tg3_ape_wait_for_event(tp, 30000))
892 return -EAGAIN;
893
894 for (i = 0; length; i += 4, length -= 4) {
895 u32 val = tg3_ape_read32(tp, msgoff + i);
896 memcpy(data, &val, sizeof(u32));
897 data++;
898 }
899 }
900
901 return 0;
902}
903
b65a372b
MC
904static int tg3_ape_send_event(struct tg3 *tp, u32 event)
905{
906 int err;
907 u32 apedata;
fd6d3f0e
MC
908
909 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
910 if (apedata != APE_SEG_SIG_MAGIC)
b65a372b 911 return -EAGAIN;
fd6d3f0e
MC
912
913 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
914 if (!(apedata & APE_FW_STATUS_READY))
b65a372b 915 return -EAGAIN;
fd6d3f0e
MC
916
917 /* Wait for up to 1 millisecond for APE to service previous event. */
b65a372b
MC
918 err = tg3_ape_event_lock(tp, 1000);
919 if (err)
920 return err;
fd6d3f0e 921
b65a372b
MC
922 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
923 event | APE_EVENT_STATUS_EVENT_PENDING);
fd6d3f0e 924
b65a372b
MC
925 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
926 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
fd6d3f0e 927
b65a372b 928 return 0;
fd6d3f0e
MC
929}
930
931static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
932{
933 u32 event;
934 u32 apedata;
935
936 if (!tg3_flag(tp, ENABLE_APE))
937 return;
938
939 switch (kind) {
940 case RESET_KIND_INIT:
941 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
942 APE_HOST_SEG_SIG_MAGIC);
943 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
944 APE_HOST_SEG_LEN_MAGIC);
945 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
946 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
947 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
948 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
949 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
950 APE_HOST_BEHAV_NO_PHYLOCK);
951 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
952 TG3_APE_HOST_DRVR_STATE_START);
953
954 event = APE_EVENT_STATUS_STATE_START;
955 break;
956 case RESET_KIND_SHUTDOWN:
957 /* With the interface we are currently using,
958 * APE does not track driver state. Wiping
959 * out the HOST SEGMENT SIGNATURE forces
960 * the APE to assume OS absent status.
961 */
962 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
963
964 if (device_may_wakeup(&tp->pdev->dev) &&
965 tg3_flag(tp, WOL_ENABLE)) {
966 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
967 TG3_APE_HOST_WOL_SPEED_AUTO);
968 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
969 } else
970 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
971
972 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
973
974 event = APE_EVENT_STATUS_STATE_UNLOAD;
975 break;
fd6d3f0e
MC
976 default:
977 return;
978 }
979
980 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
981
982 tg3_ape_send_event(tp, event);
983}
984
1da177e4
LT
985static void tg3_disable_ints(struct tg3 *tp)
986{
89aeb3bc
MC
987 int i;
988
1da177e4
LT
989 tw32(TG3PCI_MISC_HOST_CTRL,
990 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
991 for (i = 0; i < tp->irq_max; i++)
992 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
993}
994
1da177e4
LT
995static void tg3_enable_ints(struct tg3 *tp)
996{
89aeb3bc 997 int i;
89aeb3bc 998
bbe832c0
MC
999 tp->irq_sync = 0;
1000 wmb();
1001
1da177e4
LT
1002 tw32(TG3PCI_MISC_HOST_CTRL,
1003 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 1004
f89f38b8 1005 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
1006 for (i = 0; i < tp->irq_cnt; i++) {
1007 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 1008
898a56f8 1009 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 1010 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 1011 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 1012
f89f38b8 1013 tp->coal_now |= tnapi->coal_now;
89aeb3bc 1014 }
f19af9c2
MC
1015
1016 /* Force an initial interrupt */
63c3a66f 1017 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
1018 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1019 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1020 else
f89f38b8
MC
1021 tw32(HOSTCC_MODE, tp->coal_now);
1022
1023 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
1024}
1025
17375d25 1026static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 1027{
17375d25 1028 struct tg3 *tp = tnapi->tp;
898a56f8 1029 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
1030 unsigned int work_exists = 0;
1031
1032 /* check for phy events */
63c3a66f 1033 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
1034 if (sblk->status & SD_STATUS_LINK_CHG)
1035 work_exists = 1;
1036 }
f891ea16
MC
1037
1038 /* check for TX work to do */
1039 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1040 work_exists = 1;
1041
1042 /* check for RX work to do */
1043 if (tnapi->rx_rcb_prod_idx &&
8d9d7cfc 1044 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
1045 work_exists = 1;
1046
1047 return work_exists;
1048}
1049
17375d25 1050/* tg3_int_reenable
04237ddd
MC
1051 * similar to tg3_enable_ints, but it accurately determines whether there
1052 * is new work pending and can return without flushing the PIO write
6aa20a22 1053 * which reenables interrupts
1da177e4 1054 */
17375d25 1055static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 1056{
17375d25
MC
1057 struct tg3 *tp = tnapi->tp;
1058
898a56f8 1059 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
1060 mmiowb();
1061
fac9b83e
DM
1062 /* When doing tagged status, this work check is unnecessary.
1063 * The last_tag we write above tells the chip which piece of
1064 * work we've completed.
1065 */
63c3a66f 1066 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 1067 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 1068 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
1069}
1070
1da177e4
LT
1071static void tg3_switch_clocks(struct tg3 *tp)
1072{
f6eb9b1f 1073 u32 clock_ctrl;
1da177e4
LT
1074 u32 orig_clock_ctrl;
1075
63c3a66f 1076 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
1077 return;
1078
f6eb9b1f
MC
1079 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1080
1da177e4
LT
1081 orig_clock_ctrl = clock_ctrl;
1082 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1083 CLOCK_CTRL_CLKRUN_OENABLE |
1084 0x1f);
1085 tp->pci_clock_ctrl = clock_ctrl;
1086
63c3a66f 1087 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 1088 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
1089 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1090 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
1091 }
1092 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
1093 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1094 clock_ctrl |
1095 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1096 40);
1097 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1098 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1099 40);
1da177e4 1100 }
b401e9e2 1101 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
1102}
1103
1104#define PHY_BUSY_LOOPS 5000
1105
5c358045
HM
1106static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1107 u32 *val)
1da177e4
LT
1108{
1109 u32 frame_val;
1110 unsigned int loops;
1111 int ret;
1112
1113 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1114 tw32_f(MAC_MI_MODE,
1115 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1116 udelay(80);
1117 }
1118
8151ad57
MC
1119 tg3_ape_lock(tp, tp->phy_ape_lock);
1120
1da177e4
LT
1121 *val = 0x0;
1122
5c358045 1123 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1124 MI_COM_PHY_ADDR_MASK);
1125 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1126 MI_COM_REG_ADDR_MASK);
1127 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 1128
1da177e4
LT
1129 tw32_f(MAC_MI_COM, frame_val);
1130
1131 loops = PHY_BUSY_LOOPS;
1132 while (loops != 0) {
1133 udelay(10);
1134 frame_val = tr32(MAC_MI_COM);
1135
1136 if ((frame_val & MI_COM_BUSY) == 0) {
1137 udelay(5);
1138 frame_val = tr32(MAC_MI_COM);
1139 break;
1140 }
1141 loops -= 1;
1142 }
1143
1144 ret = -EBUSY;
1145 if (loops != 0) {
1146 *val = frame_val & MI_COM_DATA_MASK;
1147 ret = 0;
1148 }
1149
1150 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1151 tw32_f(MAC_MI_MODE, tp->mi_mode);
1152 udelay(80);
1153 }
1154
8151ad57
MC
1155 tg3_ape_unlock(tp, tp->phy_ape_lock);
1156
1da177e4
LT
1157 return ret;
1158}
1159
5c358045
HM
1160static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1161{
1162 return __tg3_readphy(tp, tp->phy_addr, reg, val);
1163}
1164
1165static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1166 u32 val)
1da177e4
LT
1167{
1168 u32 frame_val;
1169 unsigned int loops;
1170 int ret;
1171
f07e9af3 1172 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1173 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1174 return 0;
1175
1da177e4
LT
1176 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1177 tw32_f(MAC_MI_MODE,
1178 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1179 udelay(80);
1180 }
1181
8151ad57
MC
1182 tg3_ape_lock(tp, tp->phy_ape_lock);
1183
5c358045 1184 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1185 MI_COM_PHY_ADDR_MASK);
1186 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1187 MI_COM_REG_ADDR_MASK);
1188 frame_val |= (val & MI_COM_DATA_MASK);
1189 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1190
1da177e4
LT
1191 tw32_f(MAC_MI_COM, frame_val);
1192
1193 loops = PHY_BUSY_LOOPS;
1194 while (loops != 0) {
1195 udelay(10);
1196 frame_val = tr32(MAC_MI_COM);
1197 if ((frame_val & MI_COM_BUSY) == 0) {
1198 udelay(5);
1199 frame_val = tr32(MAC_MI_COM);
1200 break;
1201 }
1202 loops -= 1;
1203 }
1204
1205 ret = -EBUSY;
1206 if (loops != 0)
1207 ret = 0;
1208
1209 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1210 tw32_f(MAC_MI_MODE, tp->mi_mode);
1211 udelay(80);
1212 }
1213
8151ad57
MC
1214 tg3_ape_unlock(tp, tp->phy_ape_lock);
1215
1da177e4
LT
1216 return ret;
1217}
1218
5c358045
HM
1219static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1220{
1221 return __tg3_writephy(tp, tp->phy_addr, reg, val);
1222}
1223
b0988c15
MC
1224static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1225{
1226 int err;
1227
1228 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1229 if (err)
1230 goto done;
1231
1232 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1233 if (err)
1234 goto done;
1235
1236 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1237 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1238 if (err)
1239 goto done;
1240
1241 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1242
1243done:
1244 return err;
1245}
1246
1247static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1248{
1249 int err;
1250
1251 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1252 if (err)
1253 goto done;
1254
1255 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1256 if (err)
1257 goto done;
1258
1259 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1260 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1261 if (err)
1262 goto done;
1263
1264 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1265
1266done:
1267 return err;
1268}
1269
1270static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1271{
1272 int err;
1273
1274 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1275 if (!err)
1276 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1277
1278 return err;
1279}
1280
1281static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1282{
1283 int err;
1284
1285 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1286 if (!err)
1287 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1288
1289 return err;
1290}
1291
15ee95c3
MC
1292static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1293{
1294 int err;
1295
1296 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1297 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1298 MII_TG3_AUXCTL_SHDWSEL_MISC);
1299 if (!err)
1300 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1301
1302 return err;
1303}
1304
b4bd2929
MC
1305static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1306{
1307 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1308 set |= MII_TG3_AUXCTL_MISC_WREN;
1309
1310 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1311}
1312
daf3ec68
NNS
1313static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1314{
1315 u32 val;
1316 int err;
1d36ba45 1317
daf3ec68 1318 err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1d36ba45 1319
daf3ec68
NNS
1320 if (err)
1321 return err;
daf3ec68 1322
7c10ee32 1323 if (enable)
daf3ec68
NNS
1324 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1325 else
1326 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1327
1328 err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1329 val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1330
1331 return err;
1332}
1d36ba45 1333
3ab71071
NS
1334static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
1335{
1336 return tg3_writephy(tp, MII_TG3_MISC_SHDW,
1337 reg | val | MII_TG3_MISC_SHDW_WREN);
1338}
1339
95e2869a
MC
1340static int tg3_bmcr_reset(struct tg3 *tp)
1341{
1342 u32 phy_control;
1343 int limit, err;
1344
1345 /* OK, reset it, and poll the BMCR_RESET bit until it
1346 * clears or we time out.
1347 */
1348 phy_control = BMCR_RESET;
1349 err = tg3_writephy(tp, MII_BMCR, phy_control);
1350 if (err != 0)
1351 return -EBUSY;
1352
1353 limit = 5000;
1354 while (limit--) {
1355 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1356 if (err != 0)
1357 return -EBUSY;
1358
1359 if ((phy_control & BMCR_RESET) == 0) {
1360 udelay(40);
1361 break;
1362 }
1363 udelay(10);
1364 }
d4675b52 1365 if (limit < 0)
95e2869a
MC
1366 return -EBUSY;
1367
1368 return 0;
1369}
1370
158d7abd
MC
1371static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1372{
3d16543d 1373 struct tg3 *tp = bp->priv;
158d7abd
MC
1374 u32 val;
1375
24bb4fb6 1376 spin_lock_bh(&tp->lock);
158d7abd 1377
ead2402c 1378 if (__tg3_readphy(tp, mii_id, reg, &val))
24bb4fb6
MC
1379 val = -EIO;
1380
1381 spin_unlock_bh(&tp->lock);
158d7abd
MC
1382
1383 return val;
1384}
1385
1386static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1387{
3d16543d 1388 struct tg3 *tp = bp->priv;
24bb4fb6 1389 u32 ret = 0;
158d7abd 1390
24bb4fb6 1391 spin_lock_bh(&tp->lock);
158d7abd 1392
ead2402c 1393 if (__tg3_writephy(tp, mii_id, reg, val))
24bb4fb6 1394 ret = -EIO;
158d7abd 1395
24bb4fb6
MC
1396 spin_unlock_bh(&tp->lock);
1397
1398 return ret;
158d7abd
MC
1399}
1400
1401static int tg3_mdio_reset(struct mii_bus *bp)
1402{
1403 return 0;
1404}
1405
9c61d6bc 1406static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1407{
1408 u32 val;
fcb389df 1409 struct phy_device *phydev;
a9daf367 1410
ead2402c 1411 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
fcb389df 1412 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1413 case PHY_ID_BCM50610:
1414 case PHY_ID_BCM50610M:
fcb389df
MC
1415 val = MAC_PHYCFG2_50610_LED_MODES;
1416 break;
6a443a0f 1417 case PHY_ID_BCMAC131:
fcb389df
MC
1418 val = MAC_PHYCFG2_AC131_LED_MODES;
1419 break;
6a443a0f 1420 case PHY_ID_RTL8211C:
fcb389df
MC
1421 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1422 break;
6a443a0f 1423 case PHY_ID_RTL8201E:
fcb389df
MC
1424 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1425 break;
1426 default:
a9daf367 1427 return;
fcb389df
MC
1428 }
1429
1430 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1431 tw32(MAC_PHYCFG2, val);
1432
1433 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1434 val &= ~(MAC_PHYCFG1_RGMII_INT |
1435 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1436 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1437 tw32(MAC_PHYCFG1, val);
1438
1439 return;
1440 }
1441
63c3a66f 1442 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1443 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1444 MAC_PHYCFG2_FMODE_MASK_MASK |
1445 MAC_PHYCFG2_GMODE_MASK_MASK |
1446 MAC_PHYCFG2_ACT_MASK_MASK |
1447 MAC_PHYCFG2_QUAL_MASK_MASK |
1448 MAC_PHYCFG2_INBAND_ENABLE;
1449
1450 tw32(MAC_PHYCFG2, val);
a9daf367 1451
bb85fbb6
MC
1452 val = tr32(MAC_PHYCFG1);
1453 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1454 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1455 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1456 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1457 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1458 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1459 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1460 }
bb85fbb6
MC
1461 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1462 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1463 tw32(MAC_PHYCFG1, val);
a9daf367 1464
a9daf367
MC
1465 val = tr32(MAC_EXT_RGMII_MODE);
1466 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1467 MAC_RGMII_MODE_RX_QUALITY |
1468 MAC_RGMII_MODE_RX_ACTIVITY |
1469 MAC_RGMII_MODE_RX_ENG_DET |
1470 MAC_RGMII_MODE_TX_ENABLE |
1471 MAC_RGMII_MODE_TX_LOWPWR |
1472 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1473 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1474 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1475 val |= MAC_RGMII_MODE_RX_INT_B |
1476 MAC_RGMII_MODE_RX_QUALITY |
1477 MAC_RGMII_MODE_RX_ACTIVITY |
1478 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1479 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1480 val |= MAC_RGMII_MODE_TX_ENABLE |
1481 MAC_RGMII_MODE_TX_LOWPWR |
1482 MAC_RGMII_MODE_TX_RESET;
1483 }
1484 tw32(MAC_EXT_RGMII_MODE, val);
1485}
1486
158d7abd
MC
1487static void tg3_mdio_start(struct tg3 *tp)
1488{
158d7abd
MC
1489 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1490 tw32_f(MAC_MI_MODE, tp->mi_mode);
1491 udelay(80);
a9daf367 1492
63c3a66f 1493 if (tg3_flag(tp, MDIOBUS_INITED) &&
4153577a 1494 tg3_asic_rev(tp) == ASIC_REV_5785)
9ea4818d
MC
1495 tg3_mdio_config_5785(tp);
1496}
1497
1498static int tg3_mdio_init(struct tg3 *tp)
1499{
1500 int i;
1501 u32 reg;
1502 struct phy_device *phydev;
1503
63c3a66f 1504 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1505 u32 is_serdes;
882e9793 1506
69f11c99 1507 tp->phy_addr = tp->pci_fn + 1;
882e9793 1508
4153577a 1509 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
d1ec96af
MC
1510 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1511 else
1512 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1513 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1514 if (is_serdes)
1515 tp->phy_addr += 7;
ee002b64
HM
1516 } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
1517 int addr;
1518
1519 addr = ssb_gige_get_phyaddr(tp->pdev);
1520 if (addr < 0)
1521 return addr;
1522 tp->phy_addr = addr;
882e9793 1523 } else
3f0e3ad7 1524 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1525
158d7abd
MC
1526 tg3_mdio_start(tp);
1527
63c3a66f 1528 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1529 return 0;
1530
298cf9be
LB
1531 tp->mdio_bus = mdiobus_alloc();
1532 if (tp->mdio_bus == NULL)
1533 return -ENOMEM;
158d7abd 1534
298cf9be
LB
1535 tp->mdio_bus->name = "tg3 mdio bus";
1536 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1537 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1538 tp->mdio_bus->priv = tp;
1539 tp->mdio_bus->parent = &tp->pdev->dev;
1540 tp->mdio_bus->read = &tg3_mdio_read;
1541 tp->mdio_bus->write = &tg3_mdio_write;
1542 tp->mdio_bus->reset = &tg3_mdio_reset;
ead2402c 1543 tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
298cf9be 1544 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1545
1546 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1547 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1548
1549 /* The bus registration will look for all the PHYs on the mdio bus.
1550 * Unfortunately, it does not ensure the PHY is powered up before
1551 * accessing the PHY ID registers. A chip reset is the
1552 * quickest way to bring the device back to an operational state..
1553 */
1554 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1555 tg3_bmcr_reset(tp);
1556
298cf9be 1557 i = mdiobus_register(tp->mdio_bus);
a9daf367 1558 if (i) {
ab96b241 1559 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1560 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1561 return i;
1562 }
158d7abd 1563
ead2402c 1564 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
a9daf367 1565
9c61d6bc 1566 if (!phydev || !phydev->drv) {
ab96b241 1567 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1568 mdiobus_unregister(tp->mdio_bus);
1569 mdiobus_free(tp->mdio_bus);
1570 return -ENODEV;
1571 }
1572
1573 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1574 case PHY_ID_BCM57780:
321d32a0 1575 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1576 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1577 break;
6a443a0f
MC
1578 case PHY_ID_BCM50610:
1579 case PHY_ID_BCM50610M:
32e5a8d6 1580 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1581 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1582 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1583 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1584 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1585 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1586 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1587 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1588 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1589 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1590 /* fallthru */
6a443a0f 1591 case PHY_ID_RTL8211C:
fcb389df 1592 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1593 break;
6a443a0f
MC
1594 case PHY_ID_RTL8201E:
1595 case PHY_ID_BCMAC131:
a9daf367 1596 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1597 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1598 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1599 break;
1600 }
1601
63c3a66f 1602 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc 1603
4153577a 1604 if (tg3_asic_rev(tp) == ASIC_REV_5785)
9c61d6bc 1605 tg3_mdio_config_5785(tp);
a9daf367
MC
1606
1607 return 0;
158d7abd
MC
1608}
1609
1610static void tg3_mdio_fini(struct tg3 *tp)
1611{
63c3a66f
JP
1612 if (tg3_flag(tp, MDIOBUS_INITED)) {
1613 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1614 mdiobus_unregister(tp->mdio_bus);
1615 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1616 }
1617}
1618
4ba526ce
MC
1619/* tp->lock is held. */
1620static inline void tg3_generate_fw_event(struct tg3 *tp)
1621{
1622 u32 val;
1623
1624 val = tr32(GRC_RX_CPU_EVENT);
1625 val |= GRC_RX_CPU_DRIVER_EVENT;
1626 tw32_f(GRC_RX_CPU_EVENT, val);
1627
1628 tp->last_event_jiffies = jiffies;
1629}
1630
1631#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1632
95e2869a
MC
1633/* tp->lock is held. */
1634static void tg3_wait_for_event_ack(struct tg3 *tp)
1635{
1636 int i;
4ba526ce
MC
1637 unsigned int delay_cnt;
1638 long time_remain;
1639
1640 /* If enough time has passed, no wait is necessary. */
1641 time_remain = (long)(tp->last_event_jiffies + 1 +
1642 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1643 (long)jiffies;
1644 if (time_remain < 0)
1645 return;
1646
1647 /* Check if we can shorten the wait time. */
1648 delay_cnt = jiffies_to_usecs(time_remain);
1649 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1650 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1651 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1652
4ba526ce 1653 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1654 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1655 break;
6d446ec3
GS
1656 if (pci_channel_offline(tp->pdev))
1657 break;
1658
4ba526ce 1659 udelay(8);
95e2869a
MC
1660 }
1661}
1662
1663/* tp->lock is held. */
b28f389d 1664static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1665{
b28f389d 1666 u32 reg, val;
95e2869a
MC
1667
1668 val = 0;
1669 if (!tg3_readphy(tp, MII_BMCR, &reg))
1670 val = reg << 16;
1671 if (!tg3_readphy(tp, MII_BMSR, &reg))
1672 val |= (reg & 0xffff);
b28f389d 1673 *data++ = val;
95e2869a
MC
1674
1675 val = 0;
1676 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1677 val = reg << 16;
1678 if (!tg3_readphy(tp, MII_LPA, &reg))
1679 val |= (reg & 0xffff);
b28f389d 1680 *data++ = val;
95e2869a
MC
1681
1682 val = 0;
f07e9af3 1683 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1684 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1685 val = reg << 16;
1686 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1687 val |= (reg & 0xffff);
1688 }
b28f389d 1689 *data++ = val;
95e2869a
MC
1690
1691 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1692 val = reg << 16;
1693 else
1694 val = 0;
b28f389d
MC
1695 *data++ = val;
1696}
1697
1698/* tp->lock is held. */
1699static void tg3_ump_link_report(struct tg3 *tp)
1700{
1701 u32 data[4];
1702
1703 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1704 return;
1705
1706 tg3_phy_gather_ump_data(tp, data);
1707
1708 tg3_wait_for_event_ack(tp);
1709
1710 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1711 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1712 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1713 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1714 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1715 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1716
4ba526ce 1717 tg3_generate_fw_event(tp);
95e2869a
MC
1718}
1719
8d5a89b3
MC
1720/* tp->lock is held. */
1721static void tg3_stop_fw(struct tg3 *tp)
1722{
1723 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1724 /* Wait for RX cpu to ACK the previous event. */
1725 tg3_wait_for_event_ack(tp);
1726
1727 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1728
1729 tg3_generate_fw_event(tp);
1730
1731 /* Wait for RX cpu to ACK this event. */
1732 tg3_wait_for_event_ack(tp);
1733 }
1734}
1735
fd6d3f0e
MC
1736/* tp->lock is held. */
1737static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1738{
1739 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1740 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1741
1742 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1743 switch (kind) {
1744 case RESET_KIND_INIT:
1745 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1746 DRV_STATE_START);
1747 break;
1748
1749 case RESET_KIND_SHUTDOWN:
1750 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1751 DRV_STATE_UNLOAD);
1752 break;
1753
1754 case RESET_KIND_SUSPEND:
1755 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1756 DRV_STATE_SUSPEND);
1757 break;
1758
1759 default:
1760 break;
1761 }
1762 }
fd6d3f0e
MC
1763}
1764
1765/* tp->lock is held. */
1766static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1767{
1768 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1769 switch (kind) {
1770 case RESET_KIND_INIT:
1771 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1772 DRV_STATE_START_DONE);
1773 break;
1774
1775 case RESET_KIND_SHUTDOWN:
1776 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1777 DRV_STATE_UNLOAD_DONE);
1778 break;
1779
1780 default:
1781 break;
1782 }
1783 }
fd6d3f0e
MC
1784}
1785
1786/* tp->lock is held. */
1787static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1788{
1789 if (tg3_flag(tp, ENABLE_ASF)) {
1790 switch (kind) {
1791 case RESET_KIND_INIT:
1792 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1793 DRV_STATE_START);
1794 break;
1795
1796 case RESET_KIND_SHUTDOWN:
1797 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1798 DRV_STATE_UNLOAD);
1799 break;
1800
1801 case RESET_KIND_SUSPEND:
1802 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1803 DRV_STATE_SUSPEND);
1804 break;
1805
1806 default:
1807 break;
1808 }
1809 }
1810}
1811
1812static int tg3_poll_fw(struct tg3 *tp)
1813{
1814 int i;
1815 u32 val;
1816
df465abf
NS
1817 if (tg3_flag(tp, NO_FWARE_REPORTED))
1818 return 0;
1819
7e6c63f0
HM
1820 if (tg3_flag(tp, IS_SSB_CORE)) {
1821 /* We don't use firmware. */
1822 return 0;
1823 }
1824
4153577a 1825 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
fd6d3f0e
MC
1826 /* Wait up to 20ms for init done. */
1827 for (i = 0; i < 200; i++) {
1828 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1829 return 0;
6d446ec3
GS
1830 if (pci_channel_offline(tp->pdev))
1831 return -ENODEV;
1832
fd6d3f0e
MC
1833 udelay(100);
1834 }
1835 return -ENODEV;
1836 }
1837
1838 /* Wait for firmware initialization to complete. */
1839 for (i = 0; i < 100000; i++) {
1840 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1841 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1842 break;
6d446ec3
GS
1843 if (pci_channel_offline(tp->pdev)) {
1844 if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
1845 tg3_flag_set(tp, NO_FWARE_REPORTED);
1846 netdev_info(tp->dev, "No firmware running\n");
1847 }
1848
1849 break;
1850 }
1851
fd6d3f0e
MC
1852 udelay(10);
1853 }
1854
1855 /* Chip might not be fitted with firmware. Some Sun onboard
1856 * parts are configured like that. So don't signal the timeout
1857 * of the above loop as an error, but do report the lack of
1858 * running firmware once.
1859 */
1860 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1861 tg3_flag_set(tp, NO_FWARE_REPORTED);
1862
1863 netdev_info(tp->dev, "No firmware running\n");
1864 }
1865
4153577a 1866 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
fd6d3f0e
MC
1867 /* The 57765 A0 needs a little more
1868 * time to do some important work.
1869 */
1870 mdelay(10);
1871 }
1872
1873 return 0;
1874}
1875
95e2869a
MC
1876static void tg3_link_report(struct tg3 *tp)
1877{
1878 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1879 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1880 tg3_ump_link_report(tp);
1881 } else if (netif_msg_link(tp)) {
05dbe005
JP
1882 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1883 (tp->link_config.active_speed == SPEED_1000 ?
1884 1000 :
1885 (tp->link_config.active_speed == SPEED_100 ?
1886 100 : 10)),
1887 (tp->link_config.active_duplex == DUPLEX_FULL ?
1888 "full" : "half"));
1889
1890 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1891 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1892 "on" : "off",
1893 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1894 "on" : "off");
47007831
MC
1895
1896 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1897 netdev_info(tp->dev, "EEE is %s\n",
1898 tp->setlpicnt ? "enabled" : "disabled");
1899
95e2869a
MC
1900 tg3_ump_link_report(tp);
1901 }
84421b99
NS
1902
1903 tp->link_up = netif_carrier_ok(tp->dev);
95e2869a
MC
1904}
1905
fdad8de4
NS
1906static u32 tg3_decode_flowctrl_1000T(u32 adv)
1907{
1908 u32 flowctrl = 0;
1909
1910 if (adv & ADVERTISE_PAUSE_CAP) {
1911 flowctrl |= FLOW_CTRL_RX;
1912 if (!(adv & ADVERTISE_PAUSE_ASYM))
1913 flowctrl |= FLOW_CTRL_TX;
1914 } else if (adv & ADVERTISE_PAUSE_ASYM)
1915 flowctrl |= FLOW_CTRL_TX;
1916
1917 return flowctrl;
1918}
1919
95e2869a
MC
1920static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1921{
1922 u16 miireg;
1923
e18ce346 1924 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1925 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1926 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1927 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1928 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1929 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1930 else
1931 miireg = 0;
1932
1933 return miireg;
1934}
1935
fdad8de4
NS
1936static u32 tg3_decode_flowctrl_1000X(u32 adv)
1937{
1938 u32 flowctrl = 0;
1939
1940 if (adv & ADVERTISE_1000XPAUSE) {
1941 flowctrl |= FLOW_CTRL_RX;
1942 if (!(adv & ADVERTISE_1000XPSE_ASYM))
1943 flowctrl |= FLOW_CTRL_TX;
1944 } else if (adv & ADVERTISE_1000XPSE_ASYM)
1945 flowctrl |= FLOW_CTRL_TX;
1946
1947 return flowctrl;
1948}
1949
95e2869a
MC
1950static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1951{
1952 u8 cap = 0;
1953
f3791cdf
MC
1954 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1955 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1956 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1957 if (lcladv & ADVERTISE_1000XPAUSE)
1958 cap = FLOW_CTRL_RX;
1959 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1960 cap = FLOW_CTRL_TX;
95e2869a
MC
1961 }
1962
1963 return cap;
1964}
1965
f51f3562 1966static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1967{
b02fd9e3 1968 u8 autoneg;
f51f3562 1969 u8 flowctrl = 0;
95e2869a
MC
1970 u32 old_rx_mode = tp->rx_mode;
1971 u32 old_tx_mode = tp->tx_mode;
1972
63c3a66f 1973 if (tg3_flag(tp, USE_PHYLIB))
ead2402c 1974 autoneg = tp->mdio_bus->phy_map[tp->phy_addr]->autoneg;
b02fd9e3
MC
1975 else
1976 autoneg = tp->link_config.autoneg;
1977
63c3a66f 1978 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1979 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1980 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1981 else
bc02ff95 1982 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1983 } else
1984 flowctrl = tp->link_config.flowctrl;
95e2869a 1985
f51f3562 1986 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1987
e18ce346 1988 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1989 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1990 else
1991 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1992
f51f3562 1993 if (old_rx_mode != tp->rx_mode)
95e2869a 1994 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1995
e18ce346 1996 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1997 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1998 else
1999 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
2000
f51f3562 2001 if (old_tx_mode != tp->tx_mode)
95e2869a 2002 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
2003}
2004
b02fd9e3
MC
2005static void tg3_adjust_link(struct net_device *dev)
2006{
2007 u8 oldflowctrl, linkmesg = 0;
2008 u32 mac_mode, lcl_adv, rmt_adv;
2009 struct tg3 *tp = netdev_priv(dev);
ead2402c 2010 struct phy_device *phydev = tp->mdio_bus->phy_map[tp->phy_addr];
b02fd9e3 2011
24bb4fb6 2012 spin_lock_bh(&tp->lock);
b02fd9e3
MC
2013
2014 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
2015 MAC_MODE_HALF_DUPLEX);
2016
2017 oldflowctrl = tp->link_config.active_flowctrl;
2018
2019 if (phydev->link) {
2020 lcl_adv = 0;
2021 rmt_adv = 0;
2022
2023 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
2024 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748 2025 else if (phydev->speed == SPEED_1000 ||
4153577a 2026 tg3_asic_rev(tp) != ASIC_REV_5785)
b02fd9e3 2027 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
2028 else
2029 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
2030
2031 if (phydev->duplex == DUPLEX_HALF)
2032 mac_mode |= MAC_MODE_HALF_DUPLEX;
2033 else {
f88788f0 2034 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
2035 tp->link_config.flowctrl);
2036
2037 if (phydev->pause)
2038 rmt_adv = LPA_PAUSE_CAP;
2039 if (phydev->asym_pause)
2040 rmt_adv |= LPA_PAUSE_ASYM;
2041 }
2042
2043 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
2044 } else
2045 mac_mode |= MAC_MODE_PORT_MODE_GMII;
2046
2047 if (mac_mode != tp->mac_mode) {
2048 tp->mac_mode = mac_mode;
2049 tw32_f(MAC_MODE, tp->mac_mode);
2050 udelay(40);
2051 }
2052
4153577a 2053 if (tg3_asic_rev(tp) == ASIC_REV_5785) {
fcb389df
MC
2054 if (phydev->speed == SPEED_10)
2055 tw32(MAC_MI_STAT,
2056 MAC_MI_STAT_10MBPS_MODE |
2057 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2058 else
2059 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2060 }
2061
b02fd9e3
MC
2062 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2063 tw32(MAC_TX_LENGTHS,
2064 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2065 (6 << TX_LENGTHS_IPG_SHIFT) |
2066 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2067 else
2068 tw32(MAC_TX_LENGTHS,
2069 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2070 (6 << TX_LENGTHS_IPG_SHIFT) |
2071 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2072
34655ad6 2073 if (phydev->link != tp->old_link ||
b02fd9e3
MC
2074 phydev->speed != tp->link_config.active_speed ||
2075 phydev->duplex != tp->link_config.active_duplex ||
2076 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 2077 linkmesg = 1;
b02fd9e3 2078
34655ad6 2079 tp->old_link = phydev->link;
b02fd9e3
MC
2080 tp->link_config.active_speed = phydev->speed;
2081 tp->link_config.active_duplex = phydev->duplex;
2082
24bb4fb6 2083 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
2084
2085 if (linkmesg)
2086 tg3_link_report(tp);
2087}
2088
2089static int tg3_phy_init(struct tg3 *tp)
2090{
2091 struct phy_device *phydev;
2092
f07e9af3 2093 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
2094 return 0;
2095
2096 /* Bring the PHY back to a known state. */
2097 tg3_bmcr_reset(tp);
2098
ead2402c 2099 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
b02fd9e3
MC
2100
2101 /* Attach the MAC to the PHY. */
f9a8f83b
FF
2102 phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
2103 tg3_adjust_link, phydev->interface);
b02fd9e3 2104 if (IS_ERR(phydev)) {
ab96b241 2105 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
2106 return PTR_ERR(phydev);
2107 }
2108
b02fd9e3 2109 /* Mask with MAC supported features. */
9c61d6bc
MC
2110 switch (phydev->interface) {
2111 case PHY_INTERFACE_MODE_GMII:
2112 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 2113 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
2114 phydev->supported &= (PHY_GBIT_FEATURES |
2115 SUPPORTED_Pause |
2116 SUPPORTED_Asym_Pause);
2117 break;
2118 }
2119 /* fallthru */
9c61d6bc
MC
2120 case PHY_INTERFACE_MODE_MII:
2121 phydev->supported &= (PHY_BASIC_FEATURES |
2122 SUPPORTED_Pause |
2123 SUPPORTED_Asym_Pause);
2124 break;
2125 default:
ead2402c 2126 phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
9c61d6bc
MC
2127 return -EINVAL;
2128 }
2129
f07e9af3 2130 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2131
2132 phydev->advertising = phydev->supported;
2133
b02fd9e3
MC
2134 return 0;
2135}
2136
2137static void tg3_phy_start(struct tg3 *tp)
2138{
2139 struct phy_device *phydev;
2140
f07e9af3 2141 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2142 return;
2143
ead2402c 2144 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
b02fd9e3 2145
80096068
MC
2146 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2147 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
2148 phydev->speed = tp->link_config.speed;
2149 phydev->duplex = tp->link_config.duplex;
2150 phydev->autoneg = tp->link_config.autoneg;
2151 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
2152 }
2153
2154 phy_start(phydev);
2155
2156 phy_start_aneg(phydev);
2157}
2158
2159static void tg3_phy_stop(struct tg3 *tp)
2160{
f07e9af3 2161 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2162 return;
2163
ead2402c 2164 phy_stop(tp->mdio_bus->phy_map[tp->phy_addr]);
b02fd9e3
MC
2165}
2166
2167static void tg3_phy_fini(struct tg3 *tp)
2168{
f07e9af3 2169 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
ead2402c 2170 phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
f07e9af3 2171 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2172 }
2173}
2174
941ec90f
MC
2175static int tg3_phy_set_extloopbk(struct tg3 *tp)
2176{
2177 int err;
2178 u32 val;
2179
2180 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2181 return 0;
2182
2183 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2184 /* Cannot do read-modify-write on 5401 */
2185 err = tg3_phy_auxctl_write(tp,
2186 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2187 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2188 0x4c20);
2189 goto done;
2190 }
2191
2192 err = tg3_phy_auxctl_read(tp,
2193 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2194 if (err)
2195 return err;
2196
2197 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2198 err = tg3_phy_auxctl_write(tp,
2199 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2200
2201done:
2202 return err;
2203}
2204
7f97a4bd
MC
2205static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2206{
2207 u32 phytest;
2208
2209 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2210 u32 phy;
2211
2212 tg3_writephy(tp, MII_TG3_FET_TEST,
2213 phytest | MII_TG3_FET_SHADOW_EN);
2214 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2215 if (enable)
2216 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2217 else
2218 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2219 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2220 }
2221 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2222 }
2223}
2224
6833c043
MC
2225static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2226{
2227 u32 reg;
2228
63c3a66f
JP
2229 if (!tg3_flag(tp, 5705_PLUS) ||
2230 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2231 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
2232 return;
2233
f07e9af3 2234 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
2235 tg3_phy_fet_toggle_apd(tp, enable);
2236 return;
2237 }
2238
3ab71071 2239 reg = MII_TG3_MISC_SHDW_SCR5_LPED |
6833c043
MC
2240 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2241 MII_TG3_MISC_SHDW_SCR5_SDTL |
2242 MII_TG3_MISC_SHDW_SCR5_C125OE;
4153577a 2243 if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
6833c043
MC
2244 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2245
3ab71071 2246 tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
6833c043
MC
2247
2248
3ab71071 2249 reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
6833c043
MC
2250 if (enable)
2251 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2252
3ab71071 2253 tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
6833c043
MC
2254}
2255
953c96e0 2256static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
9ef8ca99
MC
2257{
2258 u32 phy;
2259
63c3a66f 2260 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2261 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2262 return;
2263
f07e9af3 2264 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2265 u32 ephy;
2266
535ef6e1
MC
2267 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2268 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2269
2270 tg3_writephy(tp, MII_TG3_FET_TEST,
2271 ephy | MII_TG3_FET_SHADOW_EN);
2272 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2273 if (enable)
535ef6e1 2274 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2275 else
535ef6e1
MC
2276 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2277 tg3_writephy(tp, reg, phy);
9ef8ca99 2278 }
535ef6e1 2279 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2280 }
2281 } else {
15ee95c3
MC
2282 int ret;
2283
2284 ret = tg3_phy_auxctl_read(tp,
2285 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2286 if (!ret) {
9ef8ca99
MC
2287 if (enable)
2288 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2289 else
2290 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2291 tg3_phy_auxctl_write(tp,
2292 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2293 }
2294 }
2295}
2296
1da177e4
LT
2297static void tg3_phy_set_wirespeed(struct tg3 *tp)
2298{
15ee95c3 2299 int ret;
1da177e4
LT
2300 u32 val;
2301
f07e9af3 2302 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2303 return;
2304
15ee95c3
MC
2305 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2306 if (!ret)
b4bd2929
MC
2307 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2308 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2309}
2310
b2a5c19c
MC
2311static void tg3_phy_apply_otp(struct tg3 *tp)
2312{
2313 u32 otp, phy;
2314
2315 if (!tp->phy_otp)
2316 return;
2317
2318 otp = tp->phy_otp;
2319
daf3ec68 2320 if (tg3_phy_toggle_auxctl_smdsp(tp, true))
1d36ba45 2321 return;
b2a5c19c
MC
2322
2323 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2324 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2325 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2326
2327 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2328 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2329 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2330
2331 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2332 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2333 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2334
2335 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2336 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2337
2338 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2339 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2340
2341 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2342 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2343 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2344
daf3ec68 2345 tg3_phy_toggle_auxctl_smdsp(tp, false);
b2a5c19c
MC
2346}
2347
400dfbaa
NS
2348static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
2349{
2350 u32 val;
2351 struct ethtool_eee *dest = &tp->eee;
2352
2353 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2354 return;
2355
2356 if (eee)
2357 dest = eee;
2358
2359 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
2360 return;
2361
2362 /* Pull eee_active */
2363 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2364 val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
2365 dest->eee_active = 1;
2366 } else
2367 dest->eee_active = 0;
2368
2369 /* Pull lp advertised settings */
2370 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
2371 return;
2372 dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2373
2374 /* Pull advertised and eee_enabled settings */
2375 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
2376 return;
2377 dest->eee_enabled = !!val;
2378 dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2379
2380 /* Pull tx_lpi_enabled */
2381 val = tr32(TG3_CPMU_EEE_MODE);
2382 dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
2383
2384 /* Pull lpi timer value */
2385 dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
2386}
2387
953c96e0 2388static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
52b02d04
MC
2389{
2390 u32 val;
2391
2392 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2393 return;
2394
2395 tp->setlpicnt = 0;
2396
2397 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
953c96e0 2398 current_link_up &&
a6b68dab
MC
2399 tp->link_config.active_duplex == DUPLEX_FULL &&
2400 (tp->link_config.active_speed == SPEED_100 ||
2401 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2402 u32 eeectl;
2403
2404 if (tp->link_config.active_speed == SPEED_1000)
2405 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2406 else
2407 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2408
2409 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2410
400dfbaa
NS
2411 tg3_eee_pull_config(tp, NULL);
2412 if (tp->eee.eee_active)
52b02d04
MC
2413 tp->setlpicnt = 2;
2414 }
2415
2416 if (!tp->setlpicnt) {
953c96e0 2417 if (current_link_up &&
daf3ec68 2418 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94 2419 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
daf3ec68 2420 tg3_phy_toggle_auxctl_smdsp(tp, false);
b715ce94
MC
2421 }
2422
52b02d04
MC
2423 val = tr32(TG3_CPMU_EEE_MODE);
2424 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2425 }
2426}
2427
b0c5943f
MC
2428static void tg3_phy_eee_enable(struct tg3 *tp)
2429{
2430 u32 val;
2431
2432 if (tp->link_config.active_speed == SPEED_1000 &&
4153577a
JP
2433 (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2434 tg3_asic_rev(tp) == ASIC_REV_5719 ||
55086ad9 2435 tg3_flag(tp, 57765_CLASS)) &&
daf3ec68 2436 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94
MC
2437 val = MII_TG3_DSP_TAP26_ALNOKO |
2438 MII_TG3_DSP_TAP26_RMRXSTO;
2439 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
daf3ec68 2440 tg3_phy_toggle_auxctl_smdsp(tp, false);
b0c5943f
MC
2441 }
2442
2443 val = tr32(TG3_CPMU_EEE_MODE);
2444 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2445}
2446
1da177e4
LT
2447static int tg3_wait_macro_done(struct tg3 *tp)
2448{
2449 int limit = 100;
2450
2451 while (limit--) {
2452 u32 tmp32;
2453
f08aa1a8 2454 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2455 if ((tmp32 & 0x1000) == 0)
2456 break;
2457 }
2458 }
d4675b52 2459 if (limit < 0)
1da177e4
LT
2460 return -EBUSY;
2461
2462 return 0;
2463}
2464
2465static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2466{
2467 static const u32 test_pat[4][6] = {
2468 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2469 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2470 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2471 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2472 };
2473 int chan;
2474
2475 for (chan = 0; chan < 4; chan++) {
2476 int i;
2477
2478 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2479 (chan * 0x2000) | 0x0200);
f08aa1a8 2480 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2481
2482 for (i = 0; i < 6; i++)
2483 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2484 test_pat[chan][i]);
2485
f08aa1a8 2486 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2487 if (tg3_wait_macro_done(tp)) {
2488 *resetp = 1;
2489 return -EBUSY;
2490 }
2491
2492 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2493 (chan * 0x2000) | 0x0200);
f08aa1a8 2494 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2495 if (tg3_wait_macro_done(tp)) {
2496 *resetp = 1;
2497 return -EBUSY;
2498 }
2499
f08aa1a8 2500 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2501 if (tg3_wait_macro_done(tp)) {
2502 *resetp = 1;
2503 return -EBUSY;
2504 }
2505
2506 for (i = 0; i < 6; i += 2) {
2507 u32 low, high;
2508
2509 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2510 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2511 tg3_wait_macro_done(tp)) {
2512 *resetp = 1;
2513 return -EBUSY;
2514 }
2515 low &= 0x7fff;
2516 high &= 0x000f;
2517 if (low != test_pat[chan][i] ||
2518 high != test_pat[chan][i+1]) {
2519 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2520 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2521 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2522
2523 return -EBUSY;
2524 }
2525 }
2526 }
2527
2528 return 0;
2529}
2530
2531static int tg3_phy_reset_chanpat(struct tg3 *tp)
2532{
2533 int chan;
2534
2535 for (chan = 0; chan < 4; chan++) {
2536 int i;
2537
2538 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2539 (chan * 0x2000) | 0x0200);
f08aa1a8 2540 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2541 for (i = 0; i < 6; i++)
2542 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2543 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2544 if (tg3_wait_macro_done(tp))
2545 return -EBUSY;
2546 }
2547
2548 return 0;
2549}
2550
2551static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2552{
2553 u32 reg32, phy9_orig;
2554 int retries, do_phy_reset, err;
2555
2556 retries = 10;
2557 do_phy_reset = 1;
2558 do {
2559 if (do_phy_reset) {
2560 err = tg3_bmcr_reset(tp);
2561 if (err)
2562 return err;
2563 do_phy_reset = 0;
2564 }
2565
2566 /* Disable transmitter and interrupt. */
2567 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2568 continue;
2569
2570 reg32 |= 0x3000;
2571 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2572
2573 /* Set full-duplex, 1000 mbps. */
2574 tg3_writephy(tp, MII_BMCR,
221c5637 2575 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2576
2577 /* Set to master mode. */
221c5637 2578 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2579 continue;
2580
221c5637
MC
2581 tg3_writephy(tp, MII_CTRL1000,
2582 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2583
daf3ec68 2584 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
1d36ba45
MC
2585 if (err)
2586 return err;
1da177e4
LT
2587
2588 /* Block the PHY control access. */
6ee7c0a0 2589 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2590
2591 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2592 if (!err)
2593 break;
2594 } while (--retries);
2595
2596 err = tg3_phy_reset_chanpat(tp);
2597 if (err)
2598 return err;
2599
6ee7c0a0 2600 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2601
2602 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2603 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2604
daf3ec68 2605 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2606
221c5637 2607 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2608
2609 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2610 reg32 &= ~0x3000;
2611 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2612 } else if (!err)
2613 err = -EBUSY;
2614
2615 return err;
2616}
2617
f4a46d1f
NNS
2618static void tg3_carrier_off(struct tg3 *tp)
2619{
2620 netif_carrier_off(tp->dev);
2621 tp->link_up = false;
2622}
2623
ce20f161
NS
2624static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
2625{
2626 if (tg3_flag(tp, ENABLE_ASF))
2627 netdev_warn(tp->dev,
2628 "Management side-band traffic will be interrupted during phy settings change\n");
2629}
2630
1da177e4
LT
2631/* This will reset the tigon3 PHY if there is no valid
2632 * link unless the FORCE argument is non-zero.
2633 */
2634static int tg3_phy_reset(struct tg3 *tp)
2635{
f833c4c1 2636 u32 val, cpmuctrl;
1da177e4
LT
2637 int err;
2638
4153577a 2639 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2640 val = tr32(GRC_MISC_CFG);
2641 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2642 udelay(40);
2643 }
f833c4c1
MC
2644 err = tg3_readphy(tp, MII_BMSR, &val);
2645 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2646 if (err != 0)
2647 return -EBUSY;
2648
f4a46d1f 2649 if (netif_running(tp->dev) && tp->link_up) {
84421b99 2650 netif_carrier_off(tp->dev);
c8e1e82b
MC
2651 tg3_link_report(tp);
2652 }
2653
4153577a
JP
2654 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2655 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2656 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
2657 err = tg3_phy_reset_5703_4_5(tp);
2658 if (err)
2659 return err;
2660 goto out;
2661 }
2662
b2a5c19c 2663 cpmuctrl = 0;
4153577a
JP
2664 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2665 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
2666 cpmuctrl = tr32(TG3_CPMU_CTRL);
2667 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2668 tw32(TG3_CPMU_CTRL,
2669 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2670 }
2671
1da177e4
LT
2672 err = tg3_bmcr_reset(tp);
2673 if (err)
2674 return err;
2675
b2a5c19c 2676 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2677 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2678 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2679
2680 tw32(TG3_CPMU_CTRL, cpmuctrl);
2681 }
2682
4153577a
JP
2683 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2684 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
2685 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2686 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2687 CPMU_LSPD_1000MB_MACCLK_12_5) {
2688 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2689 udelay(40);
2690 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2691 }
2692 }
2693
63c3a66f 2694 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2695 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2696 return 0;
2697
b2a5c19c
MC
2698 tg3_phy_apply_otp(tp);
2699
f07e9af3 2700 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2701 tg3_phy_toggle_apd(tp, true);
2702 else
2703 tg3_phy_toggle_apd(tp, false);
2704
1da177e4 2705out:
1d36ba45 2706 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
daf3ec68 2707 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
6ee7c0a0
MC
2708 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2709 tg3_phydsp_write(tp, 0x000a, 0x0323);
daf3ec68 2710 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2711 }
1d36ba45 2712
f07e9af3 2713 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2714 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2715 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2716 }
1d36ba45 2717
f07e9af3 2718 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
daf3ec68 2719 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2720 tg3_phydsp_write(tp, 0x000a, 0x310b);
2721 tg3_phydsp_write(tp, 0x201f, 0x9506);
2722 tg3_phydsp_write(tp, 0x401f, 0x14e2);
daf3ec68 2723 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2724 }
f07e9af3 2725 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
daf3ec68 2726 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2727 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2728 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2729 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2730 tg3_writephy(tp, MII_TG3_TEST1,
2731 MII_TG3_TEST1_TRIM_EN | 0x4);
2732 } else
2733 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2734
daf3ec68 2735 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2736 }
c424cb24 2737 }
1d36ba45 2738
1da177e4
LT
2739 /* Set Extended packet length bit (bit 14) on all chips that */
2740 /* support jumbo frames */
79eb6904 2741 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2742 /* Cannot do read-modify-write on 5401 */
b4bd2929 2743 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2744 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2745 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2746 err = tg3_phy_auxctl_read(tp,
2747 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2748 if (!err)
b4bd2929
MC
2749 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2750 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2751 }
2752
2753 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2754 * jumbo frames transmission.
2755 */
63c3a66f 2756 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2757 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2758 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2759 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2760 }
2761
4153577a 2762 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
715116a1 2763 /* adjust output voltage */
535ef6e1 2764 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2765 }
2766
4153577a 2767 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
c65a17f4
MC
2768 tg3_phydsp_write(tp, 0xffb, 0x4000);
2769
953c96e0 2770 tg3_phy_toggle_automdix(tp, true);
1da177e4
LT
2771 tg3_phy_set_wirespeed(tp);
2772 return 0;
2773}
2774
3a1e19d3
MC
2775#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2776#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2777#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2778 TG3_GPIO_MSG_NEED_VAUX)
2779#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2780 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2781 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2782 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2783 (TG3_GPIO_MSG_DRVR_PRES << 12))
2784
2785#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2786 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2787 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2788 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2789 (TG3_GPIO_MSG_NEED_VAUX << 12))
2790
2791static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2792{
2793 u32 status, shift;
2794
4153577a
JP
2795 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2796 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2797 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2798 else
2799 status = tr32(TG3_CPMU_DRV_STATUS);
2800
2801 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2802 status &= ~(TG3_GPIO_MSG_MASK << shift);
2803 status |= (newstat << shift);
2804
4153577a
JP
2805 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2806 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2807 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2808 else
2809 tw32(TG3_CPMU_DRV_STATUS, status);
2810
2811 return status >> TG3_APE_GPIO_MSG_SHIFT;
2812}
2813
520b2756
MC
2814static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2815{
2816 if (!tg3_flag(tp, IS_NIC))
2817 return 0;
2818
4153577a
JP
2819 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2820 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2821 tg3_asic_rev(tp) == ASIC_REV_5720) {
3a1e19d3
MC
2822 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2823 return -EIO;
520b2756 2824
3a1e19d3
MC
2825 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2826
2827 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2828 TG3_GRC_LCLCTL_PWRSW_DELAY);
2829
2830 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2831 } else {
2832 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2833 TG3_GRC_LCLCTL_PWRSW_DELAY);
2834 }
6f5c8f83 2835
520b2756
MC
2836 return 0;
2837}
2838
2839static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2840{
2841 u32 grc_local_ctrl;
2842
2843 if (!tg3_flag(tp, IS_NIC) ||
4153577a
JP
2844 tg3_asic_rev(tp) == ASIC_REV_5700 ||
2845 tg3_asic_rev(tp) == ASIC_REV_5701)
520b2756
MC
2846 return;
2847
2848 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2849
2850 tw32_wait_f(GRC_LOCAL_CTRL,
2851 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2852 TG3_GRC_LCLCTL_PWRSW_DELAY);
2853
2854 tw32_wait_f(GRC_LOCAL_CTRL,
2855 grc_local_ctrl,
2856 TG3_GRC_LCLCTL_PWRSW_DELAY);
2857
2858 tw32_wait_f(GRC_LOCAL_CTRL,
2859 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2860 TG3_GRC_LCLCTL_PWRSW_DELAY);
2861}
2862
2863static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2864{
2865 if (!tg3_flag(tp, IS_NIC))
2866 return;
2867
4153577a
JP
2868 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2869 tg3_asic_rev(tp) == ASIC_REV_5701) {
520b2756
MC
2870 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2871 (GRC_LCLCTRL_GPIO_OE0 |
2872 GRC_LCLCTRL_GPIO_OE1 |
2873 GRC_LCLCTRL_GPIO_OE2 |
2874 GRC_LCLCTRL_GPIO_OUTPUT0 |
2875 GRC_LCLCTRL_GPIO_OUTPUT1),
2876 TG3_GRC_LCLCTL_PWRSW_DELAY);
2877 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2878 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2879 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2880 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2881 GRC_LCLCTRL_GPIO_OE1 |
2882 GRC_LCLCTRL_GPIO_OE2 |
2883 GRC_LCLCTRL_GPIO_OUTPUT0 |
2884 GRC_LCLCTRL_GPIO_OUTPUT1 |
2885 tp->grc_local_ctrl;
2886 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2887 TG3_GRC_LCLCTL_PWRSW_DELAY);
2888
2889 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2890 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2891 TG3_GRC_LCLCTL_PWRSW_DELAY);
2892
2893 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2894 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2895 TG3_GRC_LCLCTL_PWRSW_DELAY);
2896 } else {
2897 u32 no_gpio2;
2898 u32 grc_local_ctrl = 0;
2899
2900 /* Workaround to prevent overdrawing Amps. */
4153577a 2901 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
520b2756
MC
2902 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2903 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2904 grc_local_ctrl,
2905 TG3_GRC_LCLCTL_PWRSW_DELAY);
2906 }
2907
2908 /* On 5753 and variants, GPIO2 cannot be used. */
2909 no_gpio2 = tp->nic_sram_data_cfg &
2910 NIC_SRAM_DATA_CFG_NO_GPIO2;
2911
2912 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2913 GRC_LCLCTRL_GPIO_OE1 |
2914 GRC_LCLCTRL_GPIO_OE2 |
2915 GRC_LCLCTRL_GPIO_OUTPUT1 |
2916 GRC_LCLCTRL_GPIO_OUTPUT2;
2917 if (no_gpio2) {
2918 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2919 GRC_LCLCTRL_GPIO_OUTPUT2);
2920 }
2921 tw32_wait_f(GRC_LOCAL_CTRL,
2922 tp->grc_local_ctrl | grc_local_ctrl,
2923 TG3_GRC_LCLCTL_PWRSW_DELAY);
2924
2925 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2926
2927 tw32_wait_f(GRC_LOCAL_CTRL,
2928 tp->grc_local_ctrl | grc_local_ctrl,
2929 TG3_GRC_LCLCTL_PWRSW_DELAY);
2930
2931 if (!no_gpio2) {
2932 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2933 tw32_wait_f(GRC_LOCAL_CTRL,
2934 tp->grc_local_ctrl | grc_local_ctrl,
2935 TG3_GRC_LCLCTL_PWRSW_DELAY);
2936 }
2937 }
3a1e19d3
MC
2938}
2939
cd0d7228 2940static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2941{
2942 u32 msg = 0;
2943
2944 /* Serialize power state transitions */
2945 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2946 return;
2947
cd0d7228 2948 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2949 msg = TG3_GPIO_MSG_NEED_VAUX;
2950
2951 msg = tg3_set_function_status(tp, msg);
2952
2953 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2954 goto done;
6f5c8f83 2955
3a1e19d3
MC
2956 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2957 tg3_pwrsrc_switch_to_vaux(tp);
2958 else
2959 tg3_pwrsrc_die_with_vmain(tp);
2960
2961done:
6f5c8f83 2962 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2963}
2964
cd0d7228 2965static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2966{
683644b7 2967 bool need_vaux = false;
1da177e4 2968
334355aa 2969 /* The GPIOs do something completely different on 57765. */
55086ad9 2970 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2971 return;
2972
4153577a
JP
2973 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2974 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2975 tg3_asic_rev(tp) == ASIC_REV_5720) {
cd0d7228
MC
2976 tg3_frob_aux_power_5717(tp, include_wol ?
2977 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2978 return;
2979 }
2980
2981 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2982 struct net_device *dev_peer;
2983
2984 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2985
bc1c7567 2986 /* remove_one() may have been run on the peer. */
683644b7
MC
2987 if (dev_peer) {
2988 struct tg3 *tp_peer = netdev_priv(dev_peer);
2989
63c3a66f 2990 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2991 return;
2992
cd0d7228 2993 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2994 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2995 need_vaux = true;
2996 }
1da177e4
LT
2997 }
2998
cd0d7228
MC
2999 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
3000 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
3001 need_vaux = true;
3002
520b2756
MC
3003 if (need_vaux)
3004 tg3_pwrsrc_switch_to_vaux(tp);
3005 else
3006 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
3007}
3008
e8f3f6ca
MC
3009static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
3010{
3011 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
3012 return 1;
79eb6904 3013 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
3014 if (speed != SPEED_10)
3015 return 1;
3016 } else if (speed == SPEED_10)
3017 return 1;
3018
3019 return 0;
3020}
3021
44f3b503
NS
3022static bool tg3_phy_power_bug(struct tg3 *tp)
3023{
3024 switch (tg3_asic_rev(tp)) {
3025 case ASIC_REV_5700:
3026 case ASIC_REV_5704:
3027 return true;
3028 case ASIC_REV_5780:
3029 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3030 return true;
3031 return false;
3032 case ASIC_REV_5717:
3033 if (!tp->pci_fn)
3034 return true;
3035 return false;
3036 case ASIC_REV_5719:
3037 case ASIC_REV_5720:
3038 if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
3039 !tp->pci_fn)
3040 return true;
3041 return false;
3042 }
3043
3044 return false;
3045}
3046
989038e2
NS
3047static bool tg3_phy_led_bug(struct tg3 *tp)
3048{
3049 switch (tg3_asic_rev(tp)) {
3050 case ASIC_REV_5719:
300cf9b9 3051 case ASIC_REV_5720:
989038e2
NS
3052 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
3053 !tp->pci_fn)
3054 return true;
3055 return false;
3056 }
3057
3058 return false;
3059}
3060
0a459aac 3061static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 3062{
ce057f01
MC
3063 u32 val;
3064
942d1af0
NS
3065 if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
3066 return;
3067
f07e9af3 3068 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a 3069 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
5129724a
MC
3070 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3071 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
3072
3073 sg_dig_ctrl |=
3074 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
3075 tw32(SG_DIG_CTRL, sg_dig_ctrl);
3076 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
3077 }
3f7045c1 3078 return;
5129724a 3079 }
3f7045c1 3080
4153577a 3081 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
3082 tg3_bmcr_reset(tp);
3083 val = tr32(GRC_MISC_CFG);
3084 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
3085 udelay(40);
3086 return;
f07e9af3 3087 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
3088 u32 phytest;
3089 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
3090 u32 phy;
3091
3092 tg3_writephy(tp, MII_ADVERTISE, 0);
3093 tg3_writephy(tp, MII_BMCR,
3094 BMCR_ANENABLE | BMCR_ANRESTART);
3095
3096 tg3_writephy(tp, MII_TG3_FET_TEST,
3097 phytest | MII_TG3_FET_SHADOW_EN);
3098 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
3099 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
3100 tg3_writephy(tp,
3101 MII_TG3_FET_SHDW_AUXMODE4,
3102 phy);
3103 }
3104 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
3105 }
3106 return;
0a459aac 3107 } else if (do_low_power) {
989038e2
NS
3108 if (!tg3_phy_led_bug(tp))
3109 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3110 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 3111
b4bd2929
MC
3112 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3113 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
3114 MII_TG3_AUXCTL_PCTL_VREG_11V;
3115 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 3116 }
3f7045c1 3117
15c3b696
MC
3118 /* The PHY should not be powered down on some chips because
3119 * of bugs.
3120 */
44f3b503 3121 if (tg3_phy_power_bug(tp))
15c3b696 3122 return;
ce057f01 3123
4153577a
JP
3124 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
3125 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
3126 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
3127 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
3128 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
3129 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
3130 }
3131
15c3b696
MC
3132 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
3133}
3134
ffbcfed4
MC
3135/* tp->lock is held. */
3136static int tg3_nvram_lock(struct tg3 *tp)
3137{
63c3a66f 3138 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3139 int i;
3140
3141 if (tp->nvram_lock_cnt == 0) {
3142 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3143 for (i = 0; i < 8000; i++) {
3144 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3145 break;
3146 udelay(20);
3147 }
3148 if (i == 8000) {
3149 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3150 return -ENODEV;
3151 }
3152 }
3153 tp->nvram_lock_cnt++;
3154 }
3155 return 0;
3156}
3157
3158/* tp->lock is held. */
3159static void tg3_nvram_unlock(struct tg3 *tp)
3160{
63c3a66f 3161 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3162 if (tp->nvram_lock_cnt > 0)
3163 tp->nvram_lock_cnt--;
3164 if (tp->nvram_lock_cnt == 0)
3165 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3166 }
3167}
3168
3169/* tp->lock is held. */
3170static void tg3_enable_nvram_access(struct tg3 *tp)
3171{
63c3a66f 3172 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3173 u32 nvaccess = tr32(NVRAM_ACCESS);
3174
3175 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3176 }
3177}
3178
3179/* tp->lock is held. */
3180static void tg3_disable_nvram_access(struct tg3 *tp)
3181{
63c3a66f 3182 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3183 u32 nvaccess = tr32(NVRAM_ACCESS);
3184
3185 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3186 }
3187}
3188
3189static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3190 u32 offset, u32 *val)
3191{
3192 u32 tmp;
3193 int i;
3194
3195 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3196 return -EINVAL;
3197
3198 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3199 EEPROM_ADDR_DEVID_MASK |
3200 EEPROM_ADDR_READ);
3201 tw32(GRC_EEPROM_ADDR,
3202 tmp |
3203 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3204 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3205 EEPROM_ADDR_ADDR_MASK) |
3206 EEPROM_ADDR_READ | EEPROM_ADDR_START);
3207
3208 for (i = 0; i < 1000; i++) {
3209 tmp = tr32(GRC_EEPROM_ADDR);
3210
3211 if (tmp & EEPROM_ADDR_COMPLETE)
3212 break;
3213 msleep(1);
3214 }
3215 if (!(tmp & EEPROM_ADDR_COMPLETE))
3216 return -EBUSY;
3217
62cedd11
MC
3218 tmp = tr32(GRC_EEPROM_DATA);
3219
3220 /*
3221 * The data will always be opposite the native endian
3222 * format. Perform a blind byteswap to compensate.
3223 */
3224 *val = swab32(tmp);
3225
ffbcfed4
MC
3226 return 0;
3227}
3228
3229#define NVRAM_CMD_TIMEOUT 10000
3230
3231static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3232{
3233 int i;
3234
3235 tw32(NVRAM_CMD, nvram_cmd);
3236 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
3237 udelay(10);
3238 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3239 udelay(10);
3240 break;
3241 }
3242 }
3243
3244 if (i == NVRAM_CMD_TIMEOUT)
3245 return -EBUSY;
3246
3247 return 0;
3248}
3249
3250static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3251{
63c3a66f
JP
3252 if (tg3_flag(tp, NVRAM) &&
3253 tg3_flag(tp, NVRAM_BUFFERED) &&
3254 tg3_flag(tp, FLASH) &&
3255 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3256 (tp->nvram_jedecnum == JEDEC_ATMEL))
3257
3258 addr = ((addr / tp->nvram_pagesize) <<
3259 ATMEL_AT45DB0X1B_PAGE_POS) +
3260 (addr % tp->nvram_pagesize);
3261
3262 return addr;
3263}
3264
3265static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3266{
63c3a66f
JP
3267 if (tg3_flag(tp, NVRAM) &&
3268 tg3_flag(tp, NVRAM_BUFFERED) &&
3269 tg3_flag(tp, FLASH) &&
3270 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3271 (tp->nvram_jedecnum == JEDEC_ATMEL))
3272
3273 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3274 tp->nvram_pagesize) +
3275 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3276
3277 return addr;
3278}
3279
e4f34110
MC
3280/* NOTE: Data read in from NVRAM is byteswapped according to
3281 * the byteswapping settings for all other register accesses.
3282 * tg3 devices are BE devices, so on a BE machine, the data
3283 * returned will be exactly as it is seen in NVRAM. On a LE
3284 * machine, the 32-bit value will be byteswapped.
3285 */
ffbcfed4
MC
3286static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3287{
3288 int ret;
3289
63c3a66f 3290 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
3291 return tg3_nvram_read_using_eeprom(tp, offset, val);
3292
3293 offset = tg3_nvram_phys_addr(tp, offset);
3294
3295 if (offset > NVRAM_ADDR_MSK)
3296 return -EINVAL;
3297
3298 ret = tg3_nvram_lock(tp);
3299 if (ret)
3300 return ret;
3301
3302 tg3_enable_nvram_access(tp);
3303
3304 tw32(NVRAM_ADDR, offset);
3305 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3306 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3307
3308 if (ret == 0)
e4f34110 3309 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
3310
3311 tg3_disable_nvram_access(tp);
3312
3313 tg3_nvram_unlock(tp);
3314
3315 return ret;
3316}
3317
a9dc529d
MC
3318/* Ensures NVRAM data is in bytestream format. */
3319static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
3320{
3321 u32 v;
a9dc529d 3322 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 3323 if (!res)
a9dc529d 3324 *val = cpu_to_be32(v);
ffbcfed4
MC
3325 return res;
3326}
3327
dbe9b92a
MC
3328static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3329 u32 offset, u32 len, u8 *buf)
3330{
3331 int i, j, rc = 0;
3332 u32 val;
3333
3334 for (i = 0; i < len; i += 4) {
3335 u32 addr;
3336 __be32 data;
3337
3338 addr = offset + i;
3339
3340 memcpy(&data, buf + i, 4);
3341
3342 /*
3343 * The SEEPROM interface expects the data to always be opposite
3344 * the native endian format. We accomplish this by reversing
3345 * all the operations that would have been performed on the
3346 * data from a call to tg3_nvram_read_be32().
3347 */
3348 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3349
3350 val = tr32(GRC_EEPROM_ADDR);
3351 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3352
3353 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3354 EEPROM_ADDR_READ);
3355 tw32(GRC_EEPROM_ADDR, val |
3356 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3357 (addr & EEPROM_ADDR_ADDR_MASK) |
3358 EEPROM_ADDR_START |
3359 EEPROM_ADDR_WRITE);
3360
3361 for (j = 0; j < 1000; j++) {
3362 val = tr32(GRC_EEPROM_ADDR);
3363
3364 if (val & EEPROM_ADDR_COMPLETE)
3365 break;
3366 msleep(1);
3367 }
3368 if (!(val & EEPROM_ADDR_COMPLETE)) {
3369 rc = -EBUSY;
3370 break;
3371 }
3372 }
3373
3374 return rc;
3375}
3376
3377/* offset and length are dword aligned */
3378static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3379 u8 *buf)
3380{
3381 int ret = 0;
3382 u32 pagesize = tp->nvram_pagesize;
3383 u32 pagemask = pagesize - 1;
3384 u32 nvram_cmd;
3385 u8 *tmp;
3386
3387 tmp = kmalloc(pagesize, GFP_KERNEL);
3388 if (tmp == NULL)
3389 return -ENOMEM;
3390
3391 while (len) {
3392 int j;
3393 u32 phy_addr, page_off, size;
3394
3395 phy_addr = offset & ~pagemask;
3396
3397 for (j = 0; j < pagesize; j += 4) {
3398 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3399 (__be32 *) (tmp + j));
3400 if (ret)
3401 break;
3402 }
3403 if (ret)
3404 break;
3405
3406 page_off = offset & pagemask;
3407 size = pagesize;
3408 if (len < size)
3409 size = len;
3410
3411 len -= size;
3412
3413 memcpy(tmp + page_off, buf, size);
3414
3415 offset = offset + (pagesize - page_off);
3416
3417 tg3_enable_nvram_access(tp);
3418
3419 /*
3420 * Before we can erase the flash page, we need
3421 * to issue a special "write enable" command.
3422 */
3423 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3424
3425 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3426 break;
3427
3428 /* Erase the target page */
3429 tw32(NVRAM_ADDR, phy_addr);
3430
3431 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3432 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3433
3434 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3435 break;
3436
3437 /* Issue another write enable to start the write. */
3438 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3439
3440 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3441 break;
3442
3443 for (j = 0; j < pagesize; j += 4) {
3444 __be32 data;
3445
3446 data = *((__be32 *) (tmp + j));
3447
3448 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3449
3450 tw32(NVRAM_ADDR, phy_addr + j);
3451
3452 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3453 NVRAM_CMD_WR;
3454
3455 if (j == 0)
3456 nvram_cmd |= NVRAM_CMD_FIRST;
3457 else if (j == (pagesize - 4))
3458 nvram_cmd |= NVRAM_CMD_LAST;
3459
3460 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3461 if (ret)
3462 break;
3463 }
3464 if (ret)
3465 break;
3466 }
3467
3468 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3469 tg3_nvram_exec_cmd(tp, nvram_cmd);
3470
3471 kfree(tmp);
3472
3473 return ret;
3474}
3475
3476/* offset and length are dword aligned */
3477static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3478 u8 *buf)
3479{
3480 int i, ret = 0;
3481
3482 for (i = 0; i < len; i += 4, offset += 4) {
3483 u32 page_off, phy_addr, nvram_cmd;
3484 __be32 data;
3485
3486 memcpy(&data, buf + i, 4);
3487 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3488
3489 page_off = offset % tp->nvram_pagesize;
3490
3491 phy_addr = tg3_nvram_phys_addr(tp, offset);
3492
dbe9b92a
MC
3493 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3494
3495 if (page_off == 0 || i == 0)
3496 nvram_cmd |= NVRAM_CMD_FIRST;
3497 if (page_off == (tp->nvram_pagesize - 4))
3498 nvram_cmd |= NVRAM_CMD_LAST;
3499
3500 if (i == (len - 4))
3501 nvram_cmd |= NVRAM_CMD_LAST;
3502
42278224
MC
3503 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3504 !tg3_flag(tp, FLASH) ||
3505 !tg3_flag(tp, 57765_PLUS))
3506 tw32(NVRAM_ADDR, phy_addr);
3507
4153577a 3508 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
dbe9b92a
MC
3509 !tg3_flag(tp, 5755_PLUS) &&
3510 (tp->nvram_jedecnum == JEDEC_ST) &&
3511 (nvram_cmd & NVRAM_CMD_FIRST)) {
3512 u32 cmd;
3513
3514 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3515 ret = tg3_nvram_exec_cmd(tp, cmd);
3516 if (ret)
3517 break;
3518 }
3519 if (!tg3_flag(tp, FLASH)) {
3520 /* We always do complete word writes to eeprom. */
3521 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3522 }
3523
3524 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3525 if (ret)
3526 break;
3527 }
3528 return ret;
3529}
3530
3531/* offset and length are dword aligned */
3532static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3533{
3534 int ret;
3535
3536 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3537 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3538 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3539 udelay(40);
3540 }
3541
3542 if (!tg3_flag(tp, NVRAM)) {
3543 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3544 } else {
3545 u32 grc_mode;
3546
3547 ret = tg3_nvram_lock(tp);
3548 if (ret)
3549 return ret;
3550
3551 tg3_enable_nvram_access(tp);
3552 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3553 tw32(NVRAM_WRITE1, 0x406);
3554
3555 grc_mode = tr32(GRC_MODE);
3556 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3557
3558 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3559 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3560 buf);
3561 } else {
3562 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3563 buf);
3564 }
3565
3566 grc_mode = tr32(GRC_MODE);
3567 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3568
3569 tg3_disable_nvram_access(tp);
3570 tg3_nvram_unlock(tp);
3571 }
3572
3573 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3574 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3575 udelay(40);
3576 }
3577
3578 return ret;
3579}
3580
997b4f13
MC
3581#define RX_CPU_SCRATCH_BASE 0x30000
3582#define RX_CPU_SCRATCH_SIZE 0x04000
3583#define TX_CPU_SCRATCH_BASE 0x34000
3584#define TX_CPU_SCRATCH_SIZE 0x04000
3585
3586/* tp->lock is held. */
837c45bb 3587static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
997b4f13
MC
3588{
3589 int i;
837c45bb 3590 const int iters = 10000;
997b4f13 3591
837c45bb
NS
3592 for (i = 0; i < iters; i++) {
3593 tw32(cpu_base + CPU_STATE, 0xffffffff);
3594 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3595 if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
3596 break;
6d446ec3
GS
3597 if (pci_channel_offline(tp->pdev))
3598 return -EBUSY;
837c45bb
NS
3599 }
3600
3601 return (i == iters) ? -EBUSY : 0;
3602}
3603
3604/* tp->lock is held. */
3605static int tg3_rxcpu_pause(struct tg3 *tp)
3606{
3607 int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
3608
3609 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3610 tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3611 udelay(10);
3612
3613 return rc;
3614}
3615
3616/* tp->lock is held. */
3617static int tg3_txcpu_pause(struct tg3 *tp)
3618{
3619 return tg3_pause_cpu(tp, TX_CPU_BASE);
3620}
3621
3622/* tp->lock is held. */
3623static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
3624{
3625 tw32(cpu_base + CPU_STATE, 0xffffffff);
3626 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3627}
3628
3629/* tp->lock is held. */
3630static void tg3_rxcpu_resume(struct tg3 *tp)
3631{
3632 tg3_resume_cpu(tp, RX_CPU_BASE);
3633}
3634
3635/* tp->lock is held. */
3636static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
3637{
3638 int rc;
3639
3640 BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
997b4f13 3641
4153577a 3642 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
997b4f13
MC
3643 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3644
3645 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3646 return 0;
3647 }
837c45bb
NS
3648 if (cpu_base == RX_CPU_BASE) {
3649 rc = tg3_rxcpu_pause(tp);
997b4f13 3650 } else {
7e6c63f0
HM
3651 /*
3652 * There is only an Rx CPU for the 5750 derivative in the
3653 * BCM4785.
3654 */
3655 if (tg3_flag(tp, IS_SSB_CORE))
3656 return 0;
3657
837c45bb 3658 rc = tg3_txcpu_pause(tp);
997b4f13
MC
3659 }
3660
837c45bb 3661 if (rc) {
997b4f13 3662 netdev_err(tp->dev, "%s timed out, %s CPU\n",
837c45bb 3663 __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
997b4f13
MC
3664 return -ENODEV;
3665 }
3666
3667 /* Clear firmware's nvram arbitration. */
3668 if (tg3_flag(tp, NVRAM))
3669 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3670 return 0;
3671}
3672
31f11a95
NS
3673static int tg3_fw_data_len(struct tg3 *tp,
3674 const struct tg3_firmware_hdr *fw_hdr)
3675{
3676 int fw_len;
3677
3678 /* Non fragmented firmware have one firmware header followed by a
3679 * contiguous chunk of data to be written. The length field in that
3680 * header is not the length of data to be written but the complete
3681 * length of the bss. The data length is determined based on
3682 * tp->fw->size minus headers.
3683 *
3684 * Fragmented firmware have a main header followed by multiple
3685 * fragments. Each fragment is identical to non fragmented firmware
3686 * with a firmware header followed by a contiguous chunk of data. In
3687 * the main header, the length field is unused and set to 0xffffffff.
3688 * In each fragment header the length is the entire size of that
3689 * fragment i.e. fragment data + header length. Data length is
3690 * therefore length field in the header minus TG3_FW_HDR_LEN.
3691 */
3692 if (tp->fw_len == 0xffffffff)
3693 fw_len = be32_to_cpu(fw_hdr->len);
3694 else
3695 fw_len = tp->fw->size;
3696
3697 return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
3698}
3699
997b4f13
MC
3700/* tp->lock is held. */
3701static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3702 u32 cpu_scratch_base, int cpu_scratch_size,
77997ea3 3703 const struct tg3_firmware_hdr *fw_hdr)
997b4f13 3704{
c4dab506 3705 int err, i;
997b4f13 3706 void (*write_op)(struct tg3 *, u32, u32);
31f11a95 3707 int total_len = tp->fw->size;
997b4f13
MC
3708
3709 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3710 netdev_err(tp->dev,
3711 "%s: Trying to load TX cpu firmware which is 5705\n",
3712 __func__);
3713 return -EINVAL;
3714 }
3715
c4dab506 3716 if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
997b4f13
MC
3717 write_op = tg3_write_mem;
3718 else
3719 write_op = tg3_write_indirect_reg32;
3720
c4dab506
NS
3721 if (tg3_asic_rev(tp) != ASIC_REV_57766) {
3722 /* It is possible that bootcode is still loading at this point.
3723 * Get the nvram lock first before halting the cpu.
3724 */
3725 int lock_err = tg3_nvram_lock(tp);
3726 err = tg3_halt_cpu(tp, cpu_base);
3727 if (!lock_err)
3728 tg3_nvram_unlock(tp);
3729 if (err)
3730 goto out;
997b4f13 3731
c4dab506
NS
3732 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3733 write_op(tp, cpu_scratch_base + i, 0);
3734 tw32(cpu_base + CPU_STATE, 0xffffffff);
3735 tw32(cpu_base + CPU_MODE,
3736 tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
3737 } else {
3738 /* Subtract additional main header for fragmented firmware and
3739 * advance to the first fragment
3740 */
3741 total_len -= TG3_FW_HDR_LEN;
3742 fw_hdr++;
3743 }
77997ea3 3744
31f11a95
NS
3745 do {
3746 u32 *fw_data = (u32 *)(fw_hdr + 1);
3747 for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
3748 write_op(tp, cpu_scratch_base +
3749 (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
3750 (i * sizeof(u32)),
3751 be32_to_cpu(fw_data[i]));
3752
3753 total_len -= be32_to_cpu(fw_hdr->len);
3754
3755 /* Advance to next fragment */
3756 fw_hdr = (struct tg3_firmware_hdr *)
3757 ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
3758 } while (total_len > 0);
997b4f13
MC
3759
3760 err = 0;
3761
3762out:
3763 return err;
3764}
3765
f4bffb28
NS
3766/* tp->lock is held. */
3767static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
3768{
3769 int i;
3770 const int iters = 5;
3771
3772 tw32(cpu_base + CPU_STATE, 0xffffffff);
3773 tw32_f(cpu_base + CPU_PC, pc);
3774
3775 for (i = 0; i < iters; i++) {
3776 if (tr32(cpu_base + CPU_PC) == pc)
3777 break;
3778 tw32(cpu_base + CPU_STATE, 0xffffffff);
3779 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3780 tw32_f(cpu_base + CPU_PC, pc);
3781 udelay(1000);
3782 }
3783
3784 return (i == iters) ? -EBUSY : 0;
3785}
3786
997b4f13
MC
3787/* tp->lock is held. */
3788static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3789{
77997ea3 3790 const struct tg3_firmware_hdr *fw_hdr;
f4bffb28 3791 int err;
997b4f13 3792
77997ea3 3793 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3794
3795 /* Firmware blob starts with version numbers, followed by
3796 start address and length. We are setting complete length.
3797 length = end_address_of_bss - start_address_of_text.
3798 Remainder is the blob to be loaded contiguously
3799 from start address. */
3800
997b4f13
MC
3801 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3802 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
77997ea3 3803 fw_hdr);
997b4f13
MC
3804 if (err)
3805 return err;
3806
3807 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3808 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
77997ea3 3809 fw_hdr);
997b4f13
MC
3810 if (err)
3811 return err;
3812
3813 /* Now startup only the RX cpu. */
77997ea3
NS
3814 err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
3815 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3816 if (err) {
997b4f13
MC
3817 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3818 "should be %08x\n", __func__,
77997ea3
NS
3819 tr32(RX_CPU_BASE + CPU_PC),
3820 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3821 return -ENODEV;
3822 }
837c45bb
NS
3823
3824 tg3_rxcpu_resume(tp);
997b4f13
MC
3825
3826 return 0;
3827}
3828
c4dab506
NS
3829static int tg3_validate_rxcpu_state(struct tg3 *tp)
3830{
3831 const int iters = 1000;
3832 int i;
3833 u32 val;
3834
3835 /* Wait for boot code to complete initialization and enter service
3836 * loop. It is then safe to download service patches
3837 */
3838 for (i = 0; i < iters; i++) {
3839 if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
3840 break;
3841
3842 udelay(10);
3843 }
3844
3845 if (i == iters) {
3846 netdev_err(tp->dev, "Boot code not ready for service patches\n");
3847 return -EBUSY;
3848 }
3849
3850 val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
3851 if (val & 0xff) {
3852 netdev_warn(tp->dev,
3853 "Other patches exist. Not downloading EEE patch\n");
3854 return -EEXIST;
3855 }
3856
3857 return 0;
3858}
3859
3860/* tp->lock is held. */
3861static void tg3_load_57766_firmware(struct tg3 *tp)
3862{
3863 struct tg3_firmware_hdr *fw_hdr;
3864
3865 if (!tg3_flag(tp, NO_NVRAM))
3866 return;
3867
3868 if (tg3_validate_rxcpu_state(tp))
3869 return;
3870
3871 if (!tp->fw)
3872 return;
3873
3874 /* This firmware blob has a different format than older firmware
3875 * releases as given below. The main difference is we have fragmented
3876 * data to be written to non-contiguous locations.
3877 *
3878 * In the beginning we have a firmware header identical to other
3879 * firmware which consists of version, base addr and length. The length
3880 * here is unused and set to 0xffffffff.
3881 *
3882 * This is followed by a series of firmware fragments which are
3883 * individually identical to previous firmware. i.e. they have the
3884 * firmware header and followed by data for that fragment. The version
3885 * field of the individual fragment header is unused.
3886 */
3887
3888 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3889 if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
3890 return;
3891
3892 if (tg3_rxcpu_pause(tp))
3893 return;
3894
3895 /* tg3_load_firmware_cpu() will always succeed for the 57766 */
3896 tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
3897
3898 tg3_rxcpu_resume(tp);
3899}
3900
997b4f13
MC
3901/* tp->lock is held. */
3902static int tg3_load_tso_firmware(struct tg3 *tp)
3903{
77997ea3 3904 const struct tg3_firmware_hdr *fw_hdr;
997b4f13 3905 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
f4bffb28 3906 int err;
997b4f13 3907
1caf13eb 3908 if (!tg3_flag(tp, FW_TSO))
997b4f13
MC
3909 return 0;
3910
77997ea3 3911 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3912
3913 /* Firmware blob starts with version numbers, followed by
3914 start address and length. We are setting complete length.
3915 length = end_address_of_bss - start_address_of_text.
3916 Remainder is the blob to be loaded contiguously
3917 from start address. */
3918
997b4f13 3919 cpu_scratch_size = tp->fw_len;
997b4f13 3920
4153577a 3921 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
997b4f13
MC
3922 cpu_base = RX_CPU_BASE;
3923 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3924 } else {
3925 cpu_base = TX_CPU_BASE;
3926 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3927 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3928 }
3929
3930 err = tg3_load_firmware_cpu(tp, cpu_base,
3931 cpu_scratch_base, cpu_scratch_size,
77997ea3 3932 fw_hdr);
997b4f13
MC
3933 if (err)
3934 return err;
3935
3936 /* Now startup the cpu. */
77997ea3
NS
3937 err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
3938 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3939 if (err) {
997b4f13
MC
3940 netdev_err(tp->dev,
3941 "%s fails to set CPU PC, is %08x should be %08x\n",
77997ea3
NS
3942 __func__, tr32(cpu_base + CPU_PC),
3943 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3944 return -ENODEV;
3945 }
837c45bb
NS
3946
3947 tg3_resume_cpu(tp, cpu_base);
997b4f13
MC
3948 return 0;
3949}
3950
3951
3f007891 3952/* tp->lock is held. */
953c96e0 3953static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
3f007891
MC
3954{
3955 u32 addr_high, addr_low;
3956 int i;
3957
3958 addr_high = ((tp->dev->dev_addr[0] << 8) |
3959 tp->dev->dev_addr[1]);
3960 addr_low = ((tp->dev->dev_addr[2] << 24) |
3961 (tp->dev->dev_addr[3] << 16) |
3962 (tp->dev->dev_addr[4] << 8) |
3963 (tp->dev->dev_addr[5] << 0));
3964 for (i = 0; i < 4; i++) {
3965 if (i == 1 && skip_mac_1)
3966 continue;
3967 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3968 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3969 }
3970
4153577a
JP
3971 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3972 tg3_asic_rev(tp) == ASIC_REV_5704) {
3f007891
MC
3973 for (i = 0; i < 12; i++) {
3974 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3975 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3976 }
3977 }
3978
3979 addr_high = (tp->dev->dev_addr[0] +
3980 tp->dev->dev_addr[1] +
3981 tp->dev->dev_addr[2] +
3982 tp->dev->dev_addr[3] +
3983 tp->dev->dev_addr[4] +
3984 tp->dev->dev_addr[5]) &
3985 TX_BACKOFF_SEED_MASK;
3986 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3987}
3988
c866b7ea 3989static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3990{
c866b7ea
RW
3991 /*
3992 * Make sure register accesses (indirect or otherwise) will function
3993 * correctly.
1da177e4
LT
3994 */
3995 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3996 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3997}
1da177e4 3998
c866b7ea
RW
3999static int tg3_power_up(struct tg3 *tp)
4000{
bed9829f 4001 int err;
8c6bda1a 4002
bed9829f 4003 tg3_enable_register_access(tp);
1da177e4 4004
bed9829f
MC
4005 err = pci_set_power_state(tp->pdev, PCI_D0);
4006 if (!err) {
4007 /* Switch out of Vaux if it is a NIC */
4008 tg3_pwrsrc_switch_to_vmain(tp);
4009 } else {
4010 netdev_err(tp->dev, "Transition to D0 failed\n");
4011 }
1da177e4 4012
bed9829f 4013 return err;
c866b7ea 4014}
1da177e4 4015
953c96e0 4016static int tg3_setup_phy(struct tg3 *, bool);
4b409522 4017
c866b7ea
RW
4018static int tg3_power_down_prepare(struct tg3 *tp)
4019{
4020 u32 misc_host_ctrl;
4021 bool device_should_wake, do_low_power;
4022
4023 tg3_enable_register_access(tp);
5e7dfd0f
MC
4024
4025 /* Restore the CLKREQ setting. */
0f49bfbd
JL
4026 if (tg3_flag(tp, CLKREQ_BUG))
4027 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
4028 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 4029
1da177e4
LT
4030 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
4031 tw32(TG3PCI_MISC_HOST_CTRL,
4032 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
4033
c866b7ea 4034 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 4035 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 4036
63c3a66f 4037 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 4038 do_low_power = false;
f07e9af3 4039 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 4040 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 4041 struct phy_device *phydev;
0a459aac 4042 u32 phyid, advertising;
b02fd9e3 4043
ead2402c 4044 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
b02fd9e3 4045
80096068 4046 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 4047
c6700ce2
MC
4048 tp->link_config.speed = phydev->speed;
4049 tp->link_config.duplex = phydev->duplex;
4050 tp->link_config.autoneg = phydev->autoneg;
4051 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
4052
4053 advertising = ADVERTISED_TP |
4054 ADVERTISED_Pause |
4055 ADVERTISED_Autoneg |
4056 ADVERTISED_10baseT_Half;
4057
63c3a66f
JP
4058 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
4059 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
4060 advertising |=
4061 ADVERTISED_100baseT_Half |
4062 ADVERTISED_100baseT_Full |
4063 ADVERTISED_10baseT_Full;
4064 else
4065 advertising |= ADVERTISED_10baseT_Full;
4066 }
4067
4068 phydev->advertising = advertising;
4069
4070 phy_start_aneg(phydev);
0a459aac
MC
4071
4072 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
4073 if (phyid != PHY_ID_BCMAC131) {
4074 phyid &= PHY_BCM_OUI_MASK;
4075 if (phyid == PHY_BCM_OUI_1 ||
4076 phyid == PHY_BCM_OUI_2 ||
4077 phyid == PHY_BCM_OUI_3)
0a459aac
MC
4078 do_low_power = true;
4079 }
b02fd9e3 4080 }
dd477003 4081 } else {
2023276e 4082 do_low_power = true;
0a459aac 4083
c6700ce2 4084 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 4085 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 4086
2855b9fe 4087 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
953c96e0 4088 tg3_setup_phy(tp, false);
1da177e4
LT
4089 }
4090
4153577a 4091 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
4092 u32 val;
4093
4094 val = tr32(GRC_VCPU_EXT_CTRL);
4095 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 4096 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
4097 int i;
4098 u32 val;
4099
4100 for (i = 0; i < 200; i++) {
4101 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
4102 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
4103 break;
4104 msleep(1);
4105 }
4106 }
63c3a66f 4107 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
4108 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
4109 WOL_DRV_STATE_SHUTDOWN |
4110 WOL_DRV_WOL |
4111 WOL_SET_MAGIC_PKT);
6921d201 4112
05ac4cb7 4113 if (device_should_wake) {
1da177e4
LT
4114 u32 mac_mode;
4115
f07e9af3 4116 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
4117 if (do_low_power &&
4118 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
4119 tg3_phy_auxctl_write(tp,
4120 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
4121 MII_TG3_AUXCTL_PCTL_WOL_EN |
4122 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
4123 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
4124 udelay(40);
4125 }
1da177e4 4126
f07e9af3 4127 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1 4128 mac_mode = MAC_MODE_PORT_MODE_GMII;
942d1af0
NS
4129 else if (tp->phy_flags &
4130 TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
4131 if (tp->link_config.active_speed == SPEED_1000)
4132 mac_mode = MAC_MODE_PORT_MODE_GMII;
4133 else
4134 mac_mode = MAC_MODE_PORT_MODE_MII;
4135 } else
3f7045c1 4136 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 4137
e8f3f6ca 4138 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
4153577a 4139 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
63c3a66f 4140 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
4141 SPEED_100 : SPEED_10;
4142 if (tg3_5700_link_polarity(tp, speed))
4143 mac_mode |= MAC_MODE_LINK_POLARITY;
4144 else
4145 mac_mode &= ~MAC_MODE_LINK_POLARITY;
4146 }
1da177e4
LT
4147 } else {
4148 mac_mode = MAC_MODE_PORT_MODE_TBI;
4149 }
4150
63c3a66f 4151 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
4152 tw32(MAC_LED_CTRL, tp->led_ctrl);
4153
05ac4cb7 4154 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
4155 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
4156 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 4157 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 4158
63c3a66f 4159 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
4160 mac_mode |= MAC_MODE_APE_TX_EN |
4161 MAC_MODE_APE_RX_EN |
4162 MAC_MODE_TDE_ENABLE;
3bda1258 4163
1da177e4
LT
4164 tw32_f(MAC_MODE, mac_mode);
4165 udelay(100);
4166
4167 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
4168 udelay(10);
4169 }
4170
63c3a66f 4171 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
4153577a
JP
4172 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4173 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
4174 u32 base_val;
4175
4176 base_val = tp->pci_clock_ctrl;
4177 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
4178 CLOCK_CTRL_TXCLK_DISABLE);
4179
b401e9e2
MC
4180 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
4181 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
4182 } else if (tg3_flag(tp, 5780_CLASS) ||
4183 tg3_flag(tp, CPMU_PRESENT) ||
4153577a 4184 tg3_asic_rev(tp) == ASIC_REV_5906) {
4cf78e4f 4185 /* do nothing */
63c3a66f 4186 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
4187 u32 newbits1, newbits2;
4188
4153577a
JP
4189 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4190 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4191 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
4192 CLOCK_CTRL_TXCLK_DISABLE |
4193 CLOCK_CTRL_ALTCLK);
4194 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 4195 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4196 newbits1 = CLOCK_CTRL_625_CORE;
4197 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
4198 } else {
4199 newbits1 = CLOCK_CTRL_ALTCLK;
4200 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4201 }
4202
b401e9e2
MC
4203 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
4204 40);
1da177e4 4205
b401e9e2
MC
4206 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
4207 40);
1da177e4 4208
63c3a66f 4209 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4210 u32 newbits3;
4211
4153577a
JP
4212 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4213 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4214 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
4215 CLOCK_CTRL_TXCLK_DISABLE |
4216 CLOCK_CTRL_44MHZ_CORE);
4217 } else {
4218 newbits3 = CLOCK_CTRL_44MHZ_CORE;
4219 }
4220
b401e9e2
MC
4221 tw32_wait_f(TG3PCI_CLOCK_CTRL,
4222 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
4223 }
4224 }
4225
63c3a66f 4226 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 4227 tg3_power_down_phy(tp, do_low_power);
6921d201 4228
cd0d7228 4229 tg3_frob_aux_power(tp, true);
1da177e4
LT
4230
4231 /* Workaround for unstable PLL clock */
7e6c63f0 4232 if ((!tg3_flag(tp, IS_SSB_CORE)) &&
4153577a
JP
4233 ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
4234 (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
1da177e4
LT
4235 u32 val = tr32(0x7d00);
4236
4237 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
4238 tw32(0x7d00, val);
63c3a66f 4239 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
4240 int err;
4241
4242 err = tg3_nvram_lock(tp);
1da177e4 4243 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
4244 if (!err)
4245 tg3_nvram_unlock(tp);
6921d201 4246 }
1da177e4
LT
4247 }
4248
bbadf503
MC
4249 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
4250
2e460fc0
NS
4251 tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
4252
c866b7ea
RW
4253 return 0;
4254}
12dac075 4255
c866b7ea
RW
4256static void tg3_power_down(struct tg3 *tp)
4257{
63c3a66f 4258 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 4259 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
4260}
4261
1da177e4
LT
4262static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
4263{
4264 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
4265 case MII_TG3_AUX_STAT_10HALF:
4266 *speed = SPEED_10;
4267 *duplex = DUPLEX_HALF;
4268 break;
4269
4270 case MII_TG3_AUX_STAT_10FULL:
4271 *speed = SPEED_10;
4272 *duplex = DUPLEX_FULL;
4273 break;
4274
4275 case MII_TG3_AUX_STAT_100HALF:
4276 *speed = SPEED_100;
4277 *duplex = DUPLEX_HALF;
4278 break;
4279
4280 case MII_TG3_AUX_STAT_100FULL:
4281 *speed = SPEED_100;
4282 *duplex = DUPLEX_FULL;
4283 break;
4284
4285 case MII_TG3_AUX_STAT_1000HALF:
4286 *speed = SPEED_1000;
4287 *duplex = DUPLEX_HALF;
4288 break;
4289
4290 case MII_TG3_AUX_STAT_1000FULL:
4291 *speed = SPEED_1000;
4292 *duplex = DUPLEX_FULL;
4293 break;
4294
4295 default:
f07e9af3 4296 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
4297 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4298 SPEED_10;
4299 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4300 DUPLEX_HALF;
4301 break;
4302 }
e740522e
MC
4303 *speed = SPEED_UNKNOWN;
4304 *duplex = DUPLEX_UNKNOWN;
1da177e4 4305 break;
855e1111 4306 }
1da177e4
LT
4307}
4308
42b64a45 4309static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 4310{
42b64a45
MC
4311 int err = 0;
4312 u32 val, new_adv;
1da177e4 4313
42b64a45 4314 new_adv = ADVERTISE_CSMA;
202ff1c2 4315 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 4316 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 4317
42b64a45
MC
4318 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4319 if (err)
4320 goto done;
ba4d07a8 4321
4f272096
MC
4322 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4323 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 4324
4153577a
JP
4325 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4326 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
4f272096 4327 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 4328
4f272096
MC
4329 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4330 if (err)
4331 goto done;
4332 }
1da177e4 4333
42b64a45
MC
4334 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4335 goto done;
52b02d04 4336
42b64a45
MC
4337 tw32(TG3_CPMU_EEE_MODE,
4338 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 4339
daf3ec68 4340 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
42b64a45
MC
4341 if (!err) {
4342 u32 err2;
52b02d04 4343
b715ce94
MC
4344 val = 0;
4345 /* Advertise 100-BaseTX EEE ability */
4346 if (advertise & ADVERTISED_100baseT_Full)
4347 val |= MDIO_AN_EEE_ADV_100TX;
4348 /* Advertise 1000-BaseT EEE ability */
4349 if (advertise & ADVERTISED_1000baseT_Full)
4350 val |= MDIO_AN_EEE_ADV_1000T;
9e2ecbeb
NS
4351
4352 if (!tp->eee.eee_enabled) {
4353 val = 0;
4354 tp->eee.advertised = 0;
4355 } else {
4356 tp->eee.advertised = advertise &
4357 (ADVERTISED_100baseT_Full |
4358 ADVERTISED_1000baseT_Full);
4359 }
4360
b715ce94
MC
4361 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4362 if (err)
4363 val = 0;
4364
4153577a 4365 switch (tg3_asic_rev(tp)) {
21a00ab2
MC
4366 case ASIC_REV_5717:
4367 case ASIC_REV_57765:
55086ad9 4368 case ASIC_REV_57766:
21a00ab2 4369 case ASIC_REV_5719:
b715ce94
MC
4370 /* If we advertised any eee advertisements above... */
4371 if (val)
4372 val = MII_TG3_DSP_TAP26_ALNOKO |
4373 MII_TG3_DSP_TAP26_RMRXSTO |
4374 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 4375 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
4376 /* Fall through */
4377 case ASIC_REV_5720:
c65a17f4 4378 case ASIC_REV_5762:
be671947
MC
4379 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4380 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4381 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 4382 }
52b02d04 4383
daf3ec68 4384 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
42b64a45
MC
4385 if (!err)
4386 err = err2;
4387 }
4388
4389done:
4390 return err;
4391}
4392
4393static void tg3_phy_copper_begin(struct tg3 *tp)
4394{
d13ba512
MC
4395 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4396 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4397 u32 adv, fc;
4398
942d1af0
NS
4399 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4400 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
d13ba512
MC
4401 adv = ADVERTISED_10baseT_Half |
4402 ADVERTISED_10baseT_Full;
4403 if (tg3_flag(tp, WOL_SPEED_100MB))
4404 adv |= ADVERTISED_100baseT_Half |
4405 ADVERTISED_100baseT_Full;
7c786065
NS
4406 if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK) {
4407 if (!(tp->phy_flags &
4408 TG3_PHYFLG_DISABLE_1G_HD_ADV))
4409 adv |= ADVERTISED_1000baseT_Half;
4410 adv |= ADVERTISED_1000baseT_Full;
4411 }
d13ba512
MC
4412
4413 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 4414 } else {
d13ba512
MC
4415 adv = tp->link_config.advertising;
4416 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4417 adv &= ~(ADVERTISED_1000baseT_Half |
4418 ADVERTISED_1000baseT_Full);
4419
4420 fc = tp->link_config.flowctrl;
52b02d04 4421 }
52b02d04 4422
d13ba512 4423 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 4424
942d1af0
NS
4425 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4426 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
4427 /* Normally during power down we want to autonegotiate
4428 * the lowest possible speed for WOL. However, to avoid
4429 * link flap, we leave it untouched.
4430 */
4431 return;
4432 }
4433
d13ba512
MC
4434 tg3_writephy(tp, MII_BMCR,
4435 BMCR_ANENABLE | BMCR_ANRESTART);
4436 } else {
4437 int i;
1da177e4
LT
4438 u32 bmcr, orig_bmcr;
4439
4440 tp->link_config.active_speed = tp->link_config.speed;
4441 tp->link_config.active_duplex = tp->link_config.duplex;
4442
7c6cdead
NS
4443 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
4444 /* With autoneg disabled, 5715 only links up when the
4445 * advertisement register has the configured speed
4446 * enabled.
4447 */
4448 tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
4449 }
4450
1da177e4
LT
4451 bmcr = 0;
4452 switch (tp->link_config.speed) {
4453 default:
4454 case SPEED_10:
4455 break;
4456
4457 case SPEED_100:
4458 bmcr |= BMCR_SPEED100;
4459 break;
4460
4461 case SPEED_1000:
221c5637 4462 bmcr |= BMCR_SPEED1000;
1da177e4 4463 break;
855e1111 4464 }
1da177e4
LT
4465
4466 if (tp->link_config.duplex == DUPLEX_FULL)
4467 bmcr |= BMCR_FULLDPLX;
4468
4469 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4470 (bmcr != orig_bmcr)) {
4471 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4472 for (i = 0; i < 1500; i++) {
4473 u32 tmp;
4474
4475 udelay(10);
4476 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4477 tg3_readphy(tp, MII_BMSR, &tmp))
4478 continue;
4479 if (!(tmp & BMSR_LSTATUS)) {
4480 udelay(40);
4481 break;
4482 }
4483 }
4484 tg3_writephy(tp, MII_BMCR, bmcr);
4485 udelay(40);
4486 }
1da177e4
LT
4487 }
4488}
4489
fdad8de4
NS
4490static int tg3_phy_pull_config(struct tg3 *tp)
4491{
4492 int err;
4493 u32 val;
4494
4495 err = tg3_readphy(tp, MII_BMCR, &val);
4496 if (err)
4497 goto done;
4498
4499 if (!(val & BMCR_ANENABLE)) {
4500 tp->link_config.autoneg = AUTONEG_DISABLE;
4501 tp->link_config.advertising = 0;
4502 tg3_flag_clear(tp, PAUSE_AUTONEG);
4503
4504 err = -EIO;
4505
4506 switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
4507 case 0:
4508 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4509 goto done;
4510
4511 tp->link_config.speed = SPEED_10;
4512 break;
4513 case BMCR_SPEED100:
4514 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4515 goto done;
4516
4517 tp->link_config.speed = SPEED_100;
4518 break;
4519 case BMCR_SPEED1000:
4520 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4521 tp->link_config.speed = SPEED_1000;
4522 break;
4523 }
4524 /* Fall through */
4525 default:
4526 goto done;
4527 }
4528
4529 if (val & BMCR_FULLDPLX)
4530 tp->link_config.duplex = DUPLEX_FULL;
4531 else
4532 tp->link_config.duplex = DUPLEX_HALF;
4533
4534 tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
4535
4536 err = 0;
4537 goto done;
4538 }
4539
4540 tp->link_config.autoneg = AUTONEG_ENABLE;
4541 tp->link_config.advertising = ADVERTISED_Autoneg;
4542 tg3_flag_set(tp, PAUSE_AUTONEG);
4543
4544 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4545 u32 adv;
4546
4547 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4548 if (err)
4549 goto done;
4550
4551 adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
4552 tp->link_config.advertising |= adv | ADVERTISED_TP;
4553
4554 tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
4555 } else {
4556 tp->link_config.advertising |= ADVERTISED_FIBRE;
4557 }
4558
4559 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4560 u32 adv;
4561
4562 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4563 err = tg3_readphy(tp, MII_CTRL1000, &val);
4564 if (err)
4565 goto done;
4566
4567 adv = mii_ctrl1000_to_ethtool_adv_t(val);
4568 } else {
4569 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4570 if (err)
4571 goto done;
4572
4573 adv = tg3_decode_flowctrl_1000X(val);
4574 tp->link_config.flowctrl = adv;
4575
4576 val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
4577 adv = mii_adv_to_ethtool_adv_x(val);
4578 }
4579
4580 tp->link_config.advertising |= adv;
4581 }
4582
4583done:
4584 return err;
4585}
4586
1da177e4
LT
4587static int tg3_init_5401phy_dsp(struct tg3 *tp)
4588{
4589 int err;
4590
4591 /* Turn off tap power management. */
4592 /* Set Extended packet length bit */
b4bd2929 4593 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 4594
6ee7c0a0
MC
4595 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4596 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4597 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4598 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4599 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
4600
4601 udelay(40);
4602
4603 return err;
4604}
4605
ed1ff5c3
NS
4606static bool tg3_phy_eee_config_ok(struct tg3 *tp)
4607{
5b6c273a 4608 struct ethtool_eee eee;
ed1ff5c3
NS
4609
4610 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4611 return true;
4612
5b6c273a 4613 tg3_eee_pull_config(tp, &eee);
ed1ff5c3 4614
5b6c273a
NS
4615 if (tp->eee.eee_enabled) {
4616 if (tp->eee.advertised != eee.advertised ||
4617 tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
4618 tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
4619 return false;
4620 } else {
4621 /* EEE is disabled but we're advertising */
4622 if (eee.advertised)
4623 return false;
4624 }
ed1ff5c3
NS
4625
4626 return true;
4627}
4628
e2bf73e7 4629static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4630{
e2bf73e7 4631 u32 advmsk, tgtadv, advertising;
3600d918 4632
e2bf73e7
MC
4633 advertising = tp->link_config.advertising;
4634 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4635
e2bf73e7
MC
4636 advmsk = ADVERTISE_ALL;
4637 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4638 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4639 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4640 }
1da177e4 4641
e2bf73e7
MC
4642 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4643 return false;
4644
4645 if ((*lcladv & advmsk) != tgtadv)
4646 return false;
b99d2a57 4647
f07e9af3 4648 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4649 u32 tg3_ctrl;
4650
e2bf73e7 4651 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4652
221c5637 4653 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4654 return false;
1da177e4 4655
3198e07f 4656 if (tgtadv &&
4153577a
JP
4657 (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4658 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
3198e07f
MC
4659 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4660 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4661 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4662 } else {
4663 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4664 }
4665
e2bf73e7
MC
4666 if (tg3_ctrl != tgtadv)
4667 return false;
ef167e27
MC
4668 }
4669
e2bf73e7 4670 return true;
ef167e27
MC
4671}
4672
859edb26
MC
4673static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4674{
4675 u32 lpeth = 0;
4676
4677 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4678 u32 val;
4679
4680 if (tg3_readphy(tp, MII_STAT1000, &val))
4681 return false;
4682
4683 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4684 }
4685
4686 if (tg3_readphy(tp, MII_LPA, rmtadv))
4687 return false;
4688
4689 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4690 tp->link_config.rmt_adv = lpeth;
4691
4692 return true;
4693}
4694
953c96e0 4695static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
f4a46d1f
NNS
4696{
4697 if (curr_link_up != tp->link_up) {
4698 if (curr_link_up) {
84421b99 4699 netif_carrier_on(tp->dev);
f4a46d1f 4700 } else {
84421b99 4701 netif_carrier_off(tp->dev);
f4a46d1f
NNS
4702 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4703 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4704 }
4705
4706 tg3_link_report(tp);
4707 return true;
4708 }
4709
4710 return false;
4711}
4712
3310e248
MC
4713static void tg3_clear_mac_status(struct tg3 *tp)
4714{
4715 tw32(MAC_EVENT, 0);
4716
4717 tw32_f(MAC_STATUS,
4718 MAC_STATUS_SYNC_CHANGED |
4719 MAC_STATUS_CFG_CHANGED |
4720 MAC_STATUS_MI_COMPLETION |
4721 MAC_STATUS_LNKSTATE_CHANGED);
4722 udelay(40);
4723}
4724
9e2ecbeb
NS
4725static void tg3_setup_eee(struct tg3 *tp)
4726{
4727 u32 val;
4728
4729 val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
4730 TG3_CPMU_EEE_LNKIDL_UART_IDL;
4731 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
4732 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
4733
4734 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
4735
4736 tw32_f(TG3_CPMU_EEE_CTRL,
4737 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
4738
4739 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
4740 (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
4741 TG3_CPMU_EEEMD_LPI_IN_RX |
4742 TG3_CPMU_EEEMD_EEE_ENABLE;
4743
4744 if (tg3_asic_rev(tp) != ASIC_REV_5717)
4745 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
4746
4747 if (tg3_flag(tp, ENABLE_APE))
4748 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
4749
4750 tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
4751
4752 tw32_f(TG3_CPMU_EEE_DBTMR1,
4753 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
4754 (tp->eee.tx_lpi_timer & 0xffff));
4755
4756 tw32_f(TG3_CPMU_EEE_DBTMR2,
4757 TG3_CPMU_DBTMR2_APE_TX_2047US |
4758 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
4759}
4760
953c96e0 4761static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
1da177e4 4762{
953c96e0 4763 bool current_link_up;
f833c4c1 4764 u32 bmsr, val;
ef167e27 4765 u32 lcl_adv, rmt_adv;
1da177e4
LT
4766 u16 current_speed;
4767 u8 current_duplex;
4768 int i, err;
4769
3310e248 4770 tg3_clear_mac_status(tp);
1da177e4 4771
8ef21428
MC
4772 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4773 tw32_f(MAC_MI_MODE,
4774 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4775 udelay(80);
4776 }
1da177e4 4777
b4bd2929 4778 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4779
4780 /* Some third-party PHYs need to be reset on link going
4781 * down.
4782 */
4153577a
JP
4783 if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4784 tg3_asic_rev(tp) == ASIC_REV_5704 ||
4785 tg3_asic_rev(tp) == ASIC_REV_5705) &&
f4a46d1f 4786 tp->link_up) {
1da177e4
LT
4787 tg3_readphy(tp, MII_BMSR, &bmsr);
4788 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4789 !(bmsr & BMSR_LSTATUS))
953c96e0 4790 force_reset = true;
1da177e4
LT
4791 }
4792 if (force_reset)
4793 tg3_phy_reset(tp);
4794
79eb6904 4795 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4796 tg3_readphy(tp, MII_BMSR, &bmsr);
4797 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4798 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4799 bmsr = 0;
4800
4801 if (!(bmsr & BMSR_LSTATUS)) {
4802 err = tg3_init_5401phy_dsp(tp);
4803 if (err)
4804 return err;
4805
4806 tg3_readphy(tp, MII_BMSR, &bmsr);
4807 for (i = 0; i < 1000; i++) {
4808 udelay(10);
4809 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4810 (bmsr & BMSR_LSTATUS)) {
4811 udelay(40);
4812 break;
4813 }
4814 }
4815
79eb6904
MC
4816 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4817 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4818 !(bmsr & BMSR_LSTATUS) &&
4819 tp->link_config.active_speed == SPEED_1000) {
4820 err = tg3_phy_reset(tp);
4821 if (!err)
4822 err = tg3_init_5401phy_dsp(tp);
4823 if (err)
4824 return err;
4825 }
4826 }
4153577a
JP
4827 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4828 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
1da177e4
LT
4829 /* 5701 {A0,B0} CRC bug workaround */
4830 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4831 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4832 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4833 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4834 }
4835
4836 /* Clear pending interrupts... */
f833c4c1
MC
4837 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4838 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4839
f07e9af3 4840 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4841 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4842 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4843 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4844
4153577a
JP
4845 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4846 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4847 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4848 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4849 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4850 else
4851 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4852 }
4853
953c96e0 4854 current_link_up = false;
e740522e
MC
4855 current_speed = SPEED_UNKNOWN;
4856 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4857 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4858 tp->link_config.rmt_adv = 0;
1da177e4 4859
f07e9af3 4860 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4861 err = tg3_phy_auxctl_read(tp,
4862 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4863 &val);
4864 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4865 tg3_phy_auxctl_write(tp,
4866 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4867 val | (1 << 10));
1da177e4
LT
4868 goto relink;
4869 }
4870 }
4871
4872 bmsr = 0;
4873 for (i = 0; i < 100; i++) {
4874 tg3_readphy(tp, MII_BMSR, &bmsr);
4875 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4876 (bmsr & BMSR_LSTATUS))
4877 break;
4878 udelay(40);
4879 }
4880
4881 if (bmsr & BMSR_LSTATUS) {
4882 u32 aux_stat, bmcr;
4883
4884 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4885 for (i = 0; i < 2000; i++) {
4886 udelay(10);
4887 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4888 aux_stat)
4889 break;
4890 }
4891
4892 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4893 &current_speed,
4894 &current_duplex);
4895
4896 bmcr = 0;
4897 for (i = 0; i < 200; i++) {
4898 tg3_readphy(tp, MII_BMCR, &bmcr);
4899 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4900 continue;
4901 if (bmcr && bmcr != 0x7fff)
4902 break;
4903 udelay(10);
4904 }
4905
ef167e27
MC
4906 lcl_adv = 0;
4907 rmt_adv = 0;
1da177e4 4908
ef167e27
MC
4909 tp->link_config.active_speed = current_speed;
4910 tp->link_config.active_duplex = current_duplex;
4911
4912 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
ed1ff5c3
NS
4913 bool eee_config_ok = tg3_phy_eee_config_ok(tp);
4914
ef167e27 4915 if ((bmcr & BMCR_ANENABLE) &&
ed1ff5c3 4916 eee_config_ok &&
e2bf73e7 4917 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4918 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
953c96e0 4919 current_link_up = true;
ed1ff5c3
NS
4920
4921 /* EEE settings changes take effect only after a phy
4922 * reset. If we have skipped a reset due to Link Flap
4923 * Avoidance being enabled, do it now.
4924 */
4925 if (!eee_config_ok &&
4926 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
5b6c273a
NS
4927 !force_reset) {
4928 tg3_setup_eee(tp);
ed1ff5c3 4929 tg3_phy_reset(tp);
5b6c273a 4930 }
1da177e4
LT
4931 } else {
4932 if (!(bmcr & BMCR_ANENABLE) &&
4933 tp->link_config.speed == current_speed &&
f0fcd7a9 4934 tp->link_config.duplex == current_duplex) {
953c96e0 4935 current_link_up = true;
1da177e4
LT
4936 }
4937 }
4938
953c96e0 4939 if (current_link_up &&
e348c5e7
MC
4940 tp->link_config.active_duplex == DUPLEX_FULL) {
4941 u32 reg, bit;
4942
4943 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4944 reg = MII_TG3_FET_GEN_STAT;
4945 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4946 } else {
4947 reg = MII_TG3_EXT_STAT;
4948 bit = MII_TG3_EXT_STAT_MDIX;
4949 }
4950
4951 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4952 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4953
ef167e27 4954 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4955 }
1da177e4
LT
4956 }
4957
1da177e4 4958relink:
953c96e0 4959 if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4960 tg3_phy_copper_begin(tp);
4961
7e6c63f0 4962 if (tg3_flag(tp, ROBOSWITCH)) {
953c96e0 4963 current_link_up = true;
7e6c63f0
HM
4964 /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4965 current_speed = SPEED_1000;
4966 current_duplex = DUPLEX_FULL;
4967 tp->link_config.active_speed = current_speed;
4968 tp->link_config.active_duplex = current_duplex;
4969 }
4970
f833c4c1 4971 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4972 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4973 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
953c96e0 4974 current_link_up = true;
1da177e4
LT
4975 }
4976
4977 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
953c96e0 4978 if (current_link_up) {
1da177e4
LT
4979 if (tp->link_config.active_speed == SPEED_100 ||
4980 tp->link_config.active_speed == SPEED_10)
4981 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4982 else
4983 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4984 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4985 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4986 else
1da177e4
LT
4987 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4988
7e6c63f0
HM
4989 /* In order for the 5750 core in BCM4785 chip to work properly
4990 * in RGMII mode, the Led Control Register must be set up.
4991 */
4992 if (tg3_flag(tp, RGMII_MODE)) {
4993 u32 led_ctrl = tr32(MAC_LED_CTRL);
4994 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
4995
4996 if (tp->link_config.active_speed == SPEED_10)
4997 led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
4998 else if (tp->link_config.active_speed == SPEED_100)
4999 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
5000 LED_CTRL_100MBPS_ON);
5001 else if (tp->link_config.active_speed == SPEED_1000)
5002 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
5003 LED_CTRL_1000MBPS_ON);
5004
5005 tw32(MAC_LED_CTRL, led_ctrl);
5006 udelay(40);
5007 }
5008
1da177e4
LT
5009 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5010 if (tp->link_config.active_duplex == DUPLEX_HALF)
5011 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5012
4153577a 5013 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
953c96e0 5014 if (current_link_up &&
e8f3f6ca 5015 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 5016 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
5017 else
5018 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
5019 }
5020
5021 /* ??? Without this setting Netgear GA302T PHY does not
5022 * ??? send/receive packets...
5023 */
79eb6904 5024 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
4153577a 5025 tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
1da177e4
LT
5026 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
5027 tw32_f(MAC_MI_MODE, tp->mi_mode);
5028 udelay(80);
5029 }
5030
5031 tw32_f(MAC_MODE, tp->mac_mode);
5032 udelay(40);
5033
52b02d04
MC
5034 tg3_phy_eee_adjust(tp, current_link_up);
5035
63c3a66f 5036 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
5037 /* Polled via timer. */
5038 tw32_f(MAC_EVENT, 0);
5039 } else {
5040 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5041 }
5042 udelay(40);
5043
4153577a 5044 if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
953c96e0 5045 current_link_up &&
1da177e4 5046 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 5047 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
5048 udelay(120);
5049 tw32_f(MAC_STATUS,
5050 (MAC_STATUS_SYNC_CHANGED |
5051 MAC_STATUS_CFG_CHANGED));
5052 udelay(40);
5053 tg3_write_mem(tp,
5054 NIC_SRAM_FIRMWARE_MBOX,
5055 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
5056 }
5057
5e7dfd0f 5058 /* Prevent send BD corruption. */
63c3a66f 5059 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
5060 if (tp->link_config.active_speed == SPEED_100 ||
5061 tp->link_config.active_speed == SPEED_10)
0f49bfbd
JL
5062 pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
5063 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 5064 else
0f49bfbd
JL
5065 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
5066 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f
MC
5067 }
5068
f4a46d1f 5069 tg3_test_and_report_link_chg(tp, current_link_up);
1da177e4
LT
5070
5071 return 0;
5072}
5073
5074struct tg3_fiber_aneginfo {
5075 int state;
5076#define ANEG_STATE_UNKNOWN 0
5077#define ANEG_STATE_AN_ENABLE 1
5078#define ANEG_STATE_RESTART_INIT 2
5079#define ANEG_STATE_RESTART 3
5080#define ANEG_STATE_DISABLE_LINK_OK 4
5081#define ANEG_STATE_ABILITY_DETECT_INIT 5
5082#define ANEG_STATE_ABILITY_DETECT 6
5083#define ANEG_STATE_ACK_DETECT_INIT 7
5084#define ANEG_STATE_ACK_DETECT 8
5085#define ANEG_STATE_COMPLETE_ACK_INIT 9
5086#define ANEG_STATE_COMPLETE_ACK 10
5087#define ANEG_STATE_IDLE_DETECT_INIT 11
5088#define ANEG_STATE_IDLE_DETECT 12
5089#define ANEG_STATE_LINK_OK 13
5090#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
5091#define ANEG_STATE_NEXT_PAGE_WAIT 15
5092
5093 u32 flags;
5094#define MR_AN_ENABLE 0x00000001
5095#define MR_RESTART_AN 0x00000002
5096#define MR_AN_COMPLETE 0x00000004
5097#define MR_PAGE_RX 0x00000008
5098#define MR_NP_LOADED 0x00000010
5099#define MR_TOGGLE_TX 0x00000020
5100#define MR_LP_ADV_FULL_DUPLEX 0x00000040
5101#define MR_LP_ADV_HALF_DUPLEX 0x00000080
5102#define MR_LP_ADV_SYM_PAUSE 0x00000100
5103#define MR_LP_ADV_ASYM_PAUSE 0x00000200
5104#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
5105#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
5106#define MR_LP_ADV_NEXT_PAGE 0x00001000
5107#define MR_TOGGLE_RX 0x00002000
5108#define MR_NP_RX 0x00004000
5109
5110#define MR_LINK_OK 0x80000000
5111
5112 unsigned long link_time, cur_time;
5113
5114 u32 ability_match_cfg;
5115 int ability_match_count;
5116
5117 char ability_match, idle_match, ack_match;
5118
5119 u32 txconfig, rxconfig;
5120#define ANEG_CFG_NP 0x00000080
5121#define ANEG_CFG_ACK 0x00000040
5122#define ANEG_CFG_RF2 0x00000020
5123#define ANEG_CFG_RF1 0x00000010
5124#define ANEG_CFG_PS2 0x00000001
5125#define ANEG_CFG_PS1 0x00008000
5126#define ANEG_CFG_HD 0x00004000
5127#define ANEG_CFG_FD 0x00002000
5128#define ANEG_CFG_INVAL 0x00001f06
5129
5130};
5131#define ANEG_OK 0
5132#define ANEG_DONE 1
5133#define ANEG_TIMER_ENAB 2
5134#define ANEG_FAILED -1
5135
5136#define ANEG_STATE_SETTLE_TIME 10000
5137
5138static int tg3_fiber_aneg_smachine(struct tg3 *tp,
5139 struct tg3_fiber_aneginfo *ap)
5140{
5be73b47 5141 u16 flowctrl;
1da177e4
LT
5142 unsigned long delta;
5143 u32 rx_cfg_reg;
5144 int ret;
5145
5146 if (ap->state == ANEG_STATE_UNKNOWN) {
5147 ap->rxconfig = 0;
5148 ap->link_time = 0;
5149 ap->cur_time = 0;
5150 ap->ability_match_cfg = 0;
5151 ap->ability_match_count = 0;
5152 ap->ability_match = 0;
5153 ap->idle_match = 0;
5154 ap->ack_match = 0;
5155 }
5156 ap->cur_time++;
5157
5158 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
5159 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
5160
5161 if (rx_cfg_reg != ap->ability_match_cfg) {
5162 ap->ability_match_cfg = rx_cfg_reg;
5163 ap->ability_match = 0;
5164 ap->ability_match_count = 0;
5165 } else {
5166 if (++ap->ability_match_count > 1) {
5167 ap->ability_match = 1;
5168 ap->ability_match_cfg = rx_cfg_reg;
5169 }
5170 }
5171 if (rx_cfg_reg & ANEG_CFG_ACK)
5172 ap->ack_match = 1;
5173 else
5174 ap->ack_match = 0;
5175
5176 ap->idle_match = 0;
5177 } else {
5178 ap->idle_match = 1;
5179 ap->ability_match_cfg = 0;
5180 ap->ability_match_count = 0;
5181 ap->ability_match = 0;
5182 ap->ack_match = 0;
5183
5184 rx_cfg_reg = 0;
5185 }
5186
5187 ap->rxconfig = rx_cfg_reg;
5188 ret = ANEG_OK;
5189
33f401ae 5190 switch (ap->state) {
1da177e4
LT
5191 case ANEG_STATE_UNKNOWN:
5192 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
5193 ap->state = ANEG_STATE_AN_ENABLE;
5194
5195 /* fallthru */
5196 case ANEG_STATE_AN_ENABLE:
5197 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
5198 if (ap->flags & MR_AN_ENABLE) {
5199 ap->link_time = 0;
5200 ap->cur_time = 0;
5201 ap->ability_match_cfg = 0;
5202 ap->ability_match_count = 0;
5203 ap->ability_match = 0;
5204 ap->idle_match = 0;
5205 ap->ack_match = 0;
5206
5207 ap->state = ANEG_STATE_RESTART_INIT;
5208 } else {
5209 ap->state = ANEG_STATE_DISABLE_LINK_OK;
5210 }
5211 break;
5212
5213 case ANEG_STATE_RESTART_INIT:
5214 ap->link_time = ap->cur_time;
5215 ap->flags &= ~(MR_NP_LOADED);
5216 ap->txconfig = 0;
5217 tw32(MAC_TX_AUTO_NEG, 0);
5218 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5219 tw32_f(MAC_MODE, tp->mac_mode);
5220 udelay(40);
5221
5222 ret = ANEG_TIMER_ENAB;
5223 ap->state = ANEG_STATE_RESTART;
5224
5225 /* fallthru */
5226 case ANEG_STATE_RESTART:
5227 delta = ap->cur_time - ap->link_time;
859a5887 5228 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 5229 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 5230 else
1da177e4 5231 ret = ANEG_TIMER_ENAB;
1da177e4
LT
5232 break;
5233
5234 case ANEG_STATE_DISABLE_LINK_OK:
5235 ret = ANEG_DONE;
5236 break;
5237
5238 case ANEG_STATE_ABILITY_DETECT_INIT:
5239 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
5240 ap->txconfig = ANEG_CFG_FD;
5241 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5242 if (flowctrl & ADVERTISE_1000XPAUSE)
5243 ap->txconfig |= ANEG_CFG_PS1;
5244 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5245 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
5246 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5247 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5248 tw32_f(MAC_MODE, tp->mac_mode);
5249 udelay(40);
5250
5251 ap->state = ANEG_STATE_ABILITY_DETECT;
5252 break;
5253
5254 case ANEG_STATE_ABILITY_DETECT:
859a5887 5255 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 5256 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
5257 break;
5258
5259 case ANEG_STATE_ACK_DETECT_INIT:
5260 ap->txconfig |= ANEG_CFG_ACK;
5261 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5262 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5263 tw32_f(MAC_MODE, tp->mac_mode);
5264 udelay(40);
5265
5266 ap->state = ANEG_STATE_ACK_DETECT;
5267
5268 /* fallthru */
5269 case ANEG_STATE_ACK_DETECT:
5270 if (ap->ack_match != 0) {
5271 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
5272 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
5273 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
5274 } else {
5275 ap->state = ANEG_STATE_AN_ENABLE;
5276 }
5277 } else if (ap->ability_match != 0 &&
5278 ap->rxconfig == 0) {
5279 ap->state = ANEG_STATE_AN_ENABLE;
5280 }
5281 break;
5282
5283 case ANEG_STATE_COMPLETE_ACK_INIT:
5284 if (ap->rxconfig & ANEG_CFG_INVAL) {
5285 ret = ANEG_FAILED;
5286 break;
5287 }
5288 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
5289 MR_LP_ADV_HALF_DUPLEX |
5290 MR_LP_ADV_SYM_PAUSE |
5291 MR_LP_ADV_ASYM_PAUSE |
5292 MR_LP_ADV_REMOTE_FAULT1 |
5293 MR_LP_ADV_REMOTE_FAULT2 |
5294 MR_LP_ADV_NEXT_PAGE |
5295 MR_TOGGLE_RX |
5296 MR_NP_RX);
5297 if (ap->rxconfig & ANEG_CFG_FD)
5298 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
5299 if (ap->rxconfig & ANEG_CFG_HD)
5300 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
5301 if (ap->rxconfig & ANEG_CFG_PS1)
5302 ap->flags |= MR_LP_ADV_SYM_PAUSE;
5303 if (ap->rxconfig & ANEG_CFG_PS2)
5304 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
5305 if (ap->rxconfig & ANEG_CFG_RF1)
5306 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
5307 if (ap->rxconfig & ANEG_CFG_RF2)
5308 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
5309 if (ap->rxconfig & ANEG_CFG_NP)
5310 ap->flags |= MR_LP_ADV_NEXT_PAGE;
5311
5312 ap->link_time = ap->cur_time;
5313
5314 ap->flags ^= (MR_TOGGLE_TX);
5315 if (ap->rxconfig & 0x0008)
5316 ap->flags |= MR_TOGGLE_RX;
5317 if (ap->rxconfig & ANEG_CFG_NP)
5318 ap->flags |= MR_NP_RX;
5319 ap->flags |= MR_PAGE_RX;
5320
5321 ap->state = ANEG_STATE_COMPLETE_ACK;
5322 ret = ANEG_TIMER_ENAB;
5323 break;
5324
5325 case ANEG_STATE_COMPLETE_ACK:
5326 if (ap->ability_match != 0 &&
5327 ap->rxconfig == 0) {
5328 ap->state = ANEG_STATE_AN_ENABLE;
5329 break;
5330 }
5331 delta = ap->cur_time - ap->link_time;
5332 if (delta > ANEG_STATE_SETTLE_TIME) {
5333 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
5334 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5335 } else {
5336 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
5337 !(ap->flags & MR_NP_RX)) {
5338 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5339 } else {
5340 ret = ANEG_FAILED;
5341 }
5342 }
5343 }
5344 break;
5345
5346 case ANEG_STATE_IDLE_DETECT_INIT:
5347 ap->link_time = ap->cur_time;
5348 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5349 tw32_f(MAC_MODE, tp->mac_mode);
5350 udelay(40);
5351
5352 ap->state = ANEG_STATE_IDLE_DETECT;
5353 ret = ANEG_TIMER_ENAB;
5354 break;
5355
5356 case ANEG_STATE_IDLE_DETECT:
5357 if (ap->ability_match != 0 &&
5358 ap->rxconfig == 0) {
5359 ap->state = ANEG_STATE_AN_ENABLE;
5360 break;
5361 }
5362 delta = ap->cur_time - ap->link_time;
5363 if (delta > ANEG_STATE_SETTLE_TIME) {
5364 /* XXX another gem from the Broadcom driver :( */
5365 ap->state = ANEG_STATE_LINK_OK;
5366 }
5367 break;
5368
5369 case ANEG_STATE_LINK_OK:
5370 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
5371 ret = ANEG_DONE;
5372 break;
5373
5374 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
5375 /* ??? unimplemented */
5376 break;
5377
5378 case ANEG_STATE_NEXT_PAGE_WAIT:
5379 /* ??? unimplemented */
5380 break;
5381
5382 default:
5383 ret = ANEG_FAILED;
5384 break;
855e1111 5385 }
1da177e4
LT
5386
5387 return ret;
5388}
5389
5be73b47 5390static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
5391{
5392 int res = 0;
5393 struct tg3_fiber_aneginfo aninfo;
5394 int status = ANEG_FAILED;
5395 unsigned int tick;
5396 u32 tmp;
5397
5398 tw32_f(MAC_TX_AUTO_NEG, 0);
5399
5400 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
5401 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
5402 udelay(40);
5403
5404 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
5405 udelay(40);
5406
5407 memset(&aninfo, 0, sizeof(aninfo));
5408 aninfo.flags |= MR_AN_ENABLE;
5409 aninfo.state = ANEG_STATE_UNKNOWN;
5410 aninfo.cur_time = 0;
5411 tick = 0;
5412 while (++tick < 195000) {
5413 status = tg3_fiber_aneg_smachine(tp, &aninfo);
5414 if (status == ANEG_DONE || status == ANEG_FAILED)
5415 break;
5416
5417 udelay(1);
5418 }
5419
5420 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5421 tw32_f(MAC_MODE, tp->mac_mode);
5422 udelay(40);
5423
5be73b47
MC
5424 *txflags = aninfo.txconfig;
5425 *rxflags = aninfo.flags;
1da177e4
LT
5426
5427 if (status == ANEG_DONE &&
5428 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
5429 MR_LP_ADV_FULL_DUPLEX)))
5430 res = 1;
5431
5432 return res;
5433}
5434
5435static void tg3_init_bcm8002(struct tg3 *tp)
5436{
5437 u32 mac_status = tr32(MAC_STATUS);
5438 int i;
5439
5440 /* Reset when initting first time or we have a link. */
63c3a66f 5441 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
5442 !(mac_status & MAC_STATUS_PCS_SYNCED))
5443 return;
5444
5445 /* Set PLL lock range. */
5446 tg3_writephy(tp, 0x16, 0x8007);
5447
5448 /* SW reset */
5449 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
5450
5451 /* Wait for reset to complete. */
5452 /* XXX schedule_timeout() ... */
5453 for (i = 0; i < 500; i++)
5454 udelay(10);
5455
5456 /* Config mode; select PMA/Ch 1 regs. */
5457 tg3_writephy(tp, 0x10, 0x8411);
5458
5459 /* Enable auto-lock and comdet, select txclk for tx. */
5460 tg3_writephy(tp, 0x11, 0x0a10);
5461
5462 tg3_writephy(tp, 0x18, 0x00a0);
5463 tg3_writephy(tp, 0x16, 0x41ff);
5464
5465 /* Assert and deassert POR. */
5466 tg3_writephy(tp, 0x13, 0x0400);
5467 udelay(40);
5468 tg3_writephy(tp, 0x13, 0x0000);
5469
5470 tg3_writephy(tp, 0x11, 0x0a50);
5471 udelay(40);
5472 tg3_writephy(tp, 0x11, 0x0a10);
5473
5474 /* Wait for signal to stabilize */
5475 /* XXX schedule_timeout() ... */
5476 for (i = 0; i < 15000; i++)
5477 udelay(10);
5478
5479 /* Deselect the channel register so we can read the PHYID
5480 * later.
5481 */
5482 tg3_writephy(tp, 0x10, 0x8011);
5483}
5484
953c96e0 5485static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
1da177e4 5486{
82cd3d11 5487 u16 flowctrl;
953c96e0 5488 bool current_link_up;
1da177e4
LT
5489 u32 sg_dig_ctrl, sg_dig_status;
5490 u32 serdes_cfg, expected_sg_dig_ctrl;
5491 int workaround, port_a;
1da177e4
LT
5492
5493 serdes_cfg = 0;
5494 expected_sg_dig_ctrl = 0;
5495 workaround = 0;
5496 port_a = 1;
953c96e0 5497 current_link_up = false;
1da177e4 5498
4153577a
JP
5499 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5500 tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
1da177e4
LT
5501 workaround = 1;
5502 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5503 port_a = 0;
5504
5505 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5506 /* preserve bits 20-23 for voltage regulator */
5507 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5508 }
5509
5510 sg_dig_ctrl = tr32(SG_DIG_CTRL);
5511
5512 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 5513 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
5514 if (workaround) {
5515 u32 val = serdes_cfg;
5516
5517 if (port_a)
5518 val |= 0xc010000;
5519 else
5520 val |= 0x4010000;
5521 tw32_f(MAC_SERDES_CFG, val);
5522 }
c98f6e3b
MC
5523
5524 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5525 }
5526 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5527 tg3_setup_flow_control(tp, 0, 0);
953c96e0 5528 current_link_up = true;
1da177e4
LT
5529 }
5530 goto out;
5531 }
5532
5533 /* Want auto-negotiation. */
c98f6e3b 5534 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 5535
82cd3d11
MC
5536 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5537 if (flowctrl & ADVERTISE_1000XPAUSE)
5538 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5539 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5540 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
5541
5542 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 5543 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
5544 tp->serdes_counter &&
5545 ((mac_status & (MAC_STATUS_PCS_SYNCED |
5546 MAC_STATUS_RCVD_CFG)) ==
5547 MAC_STATUS_PCS_SYNCED)) {
5548 tp->serdes_counter--;
953c96e0 5549 current_link_up = true;
3d3ebe74
MC
5550 goto out;
5551 }
5552restart_autoneg:
1da177e4
LT
5553 if (workaround)
5554 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 5555 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
5556 udelay(5);
5557 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5558
3d3ebe74 5559 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5560 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5561 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5562 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 5563 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
5564 mac_status = tr32(MAC_STATUS);
5565
c98f6e3b 5566 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 5567 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
5568 u32 local_adv = 0, remote_adv = 0;
5569
5570 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5571 local_adv |= ADVERTISE_1000XPAUSE;
5572 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5573 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 5574
c98f6e3b 5575 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 5576 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 5577 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 5578 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5579
859edb26
MC
5580 tp->link_config.rmt_adv =
5581 mii_adv_to_ethtool_adv_x(remote_adv);
5582
1da177e4 5583 tg3_setup_flow_control(tp, local_adv, remote_adv);
953c96e0 5584 current_link_up = true;
3d3ebe74 5585 tp->serdes_counter = 0;
f07e9af3 5586 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 5587 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
5588 if (tp->serdes_counter)
5589 tp->serdes_counter--;
1da177e4
LT
5590 else {
5591 if (workaround) {
5592 u32 val = serdes_cfg;
5593
5594 if (port_a)
5595 val |= 0xc010000;
5596 else
5597 val |= 0x4010000;
5598
5599 tw32_f(MAC_SERDES_CFG, val);
5600 }
5601
c98f6e3b 5602 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5603 udelay(40);
5604
5605 /* Link parallel detection - link is up */
5606 /* only if we have PCS_SYNC and not */
5607 /* receiving config code words */
5608 mac_status = tr32(MAC_STATUS);
5609 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5610 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5611 tg3_setup_flow_control(tp, 0, 0);
953c96e0 5612 current_link_up = true;
f07e9af3
MC
5613 tp->phy_flags |=
5614 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
5615 tp->serdes_counter =
5616 SERDES_PARALLEL_DET_TIMEOUT;
5617 } else
5618 goto restart_autoneg;
1da177e4
LT
5619 }
5620 }
3d3ebe74
MC
5621 } else {
5622 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5623 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5624 }
5625
5626out:
5627 return current_link_up;
5628}
5629
953c96e0 5630static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
1da177e4 5631{
953c96e0 5632 bool current_link_up = false;
1da177e4 5633
5cf64b8a 5634 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 5635 goto out;
1da177e4
LT
5636
5637 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 5638 u32 txflags, rxflags;
1da177e4 5639 int i;
6aa20a22 5640
5be73b47
MC
5641 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5642 u32 local_adv = 0, remote_adv = 0;
1da177e4 5643
5be73b47
MC
5644 if (txflags & ANEG_CFG_PS1)
5645 local_adv |= ADVERTISE_1000XPAUSE;
5646 if (txflags & ANEG_CFG_PS2)
5647 local_adv |= ADVERTISE_1000XPSE_ASYM;
5648
5649 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5650 remote_adv |= LPA_1000XPAUSE;
5651 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5652 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5653
859edb26
MC
5654 tp->link_config.rmt_adv =
5655 mii_adv_to_ethtool_adv_x(remote_adv);
5656
1da177e4
LT
5657 tg3_setup_flow_control(tp, local_adv, remote_adv);
5658
953c96e0 5659 current_link_up = true;
1da177e4
LT
5660 }
5661 for (i = 0; i < 30; i++) {
5662 udelay(20);
5663 tw32_f(MAC_STATUS,
5664 (MAC_STATUS_SYNC_CHANGED |
5665 MAC_STATUS_CFG_CHANGED));
5666 udelay(40);
5667 if ((tr32(MAC_STATUS) &
5668 (MAC_STATUS_SYNC_CHANGED |
5669 MAC_STATUS_CFG_CHANGED)) == 0)
5670 break;
5671 }
5672
5673 mac_status = tr32(MAC_STATUS);
953c96e0 5674 if (!current_link_up &&
1da177e4
LT
5675 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5676 !(mac_status & MAC_STATUS_RCVD_CFG))
953c96e0 5677 current_link_up = true;
1da177e4 5678 } else {
5be73b47
MC
5679 tg3_setup_flow_control(tp, 0, 0);
5680
1da177e4 5681 /* Forcing 1000FD link up. */
953c96e0 5682 current_link_up = true;
1da177e4
LT
5683
5684 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5685 udelay(40);
e8f3f6ca
MC
5686
5687 tw32_f(MAC_MODE, tp->mac_mode);
5688 udelay(40);
1da177e4
LT
5689 }
5690
5691out:
5692 return current_link_up;
5693}
5694
953c96e0 5695static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
1da177e4
LT
5696{
5697 u32 orig_pause_cfg;
5698 u16 orig_active_speed;
5699 u8 orig_active_duplex;
5700 u32 mac_status;
953c96e0 5701 bool current_link_up;
1da177e4
LT
5702 int i;
5703
8d018621 5704 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5705 orig_active_speed = tp->link_config.active_speed;
5706 orig_active_duplex = tp->link_config.active_duplex;
5707
63c3a66f 5708 if (!tg3_flag(tp, HW_AUTONEG) &&
f4a46d1f 5709 tp->link_up &&
63c3a66f 5710 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
5711 mac_status = tr32(MAC_STATUS);
5712 mac_status &= (MAC_STATUS_PCS_SYNCED |
5713 MAC_STATUS_SIGNAL_DET |
5714 MAC_STATUS_CFG_CHANGED |
5715 MAC_STATUS_RCVD_CFG);
5716 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5717 MAC_STATUS_SIGNAL_DET)) {
5718 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5719 MAC_STATUS_CFG_CHANGED));
5720 return 0;
5721 }
5722 }
5723
5724 tw32_f(MAC_TX_AUTO_NEG, 0);
5725
5726 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5727 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5728 tw32_f(MAC_MODE, tp->mac_mode);
5729 udelay(40);
5730
79eb6904 5731 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5732 tg3_init_bcm8002(tp);
5733
5734 /* Enable link change event even when serdes polling. */
5735 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5736 udelay(40);
5737
953c96e0 5738 current_link_up = false;
859edb26 5739 tp->link_config.rmt_adv = 0;
1da177e4
LT
5740 mac_status = tr32(MAC_STATUS);
5741
63c3a66f 5742 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5743 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5744 else
5745 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5746
898a56f8 5747 tp->napi[0].hw_status->status =
1da177e4 5748 (SD_STATUS_UPDATED |
898a56f8 5749 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5750
5751 for (i = 0; i < 100; i++) {
5752 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5753 MAC_STATUS_CFG_CHANGED));
5754 udelay(5);
5755 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5756 MAC_STATUS_CFG_CHANGED |
5757 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5758 break;
5759 }
5760
5761 mac_status = tr32(MAC_STATUS);
5762 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
953c96e0 5763 current_link_up = false;
3d3ebe74
MC
5764 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5765 tp->serdes_counter == 0) {
1da177e4
LT
5766 tw32_f(MAC_MODE, (tp->mac_mode |
5767 MAC_MODE_SEND_CONFIGS));
5768 udelay(1);
5769 tw32_f(MAC_MODE, tp->mac_mode);
5770 }
5771 }
5772
953c96e0 5773 if (current_link_up) {
1da177e4
LT
5774 tp->link_config.active_speed = SPEED_1000;
5775 tp->link_config.active_duplex = DUPLEX_FULL;
5776 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5777 LED_CTRL_LNKLED_OVERRIDE |
5778 LED_CTRL_1000MBPS_ON));
5779 } else {
e740522e
MC
5780 tp->link_config.active_speed = SPEED_UNKNOWN;
5781 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5782 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5783 LED_CTRL_LNKLED_OVERRIDE |
5784 LED_CTRL_TRAFFIC_OVERRIDE));
5785 }
5786
f4a46d1f 5787 if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
8d018621 5788 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5789 if (orig_pause_cfg != now_pause_cfg ||
5790 orig_active_speed != tp->link_config.active_speed ||
5791 orig_active_duplex != tp->link_config.active_duplex)
5792 tg3_link_report(tp);
5793 }
5794
5795 return 0;
5796}
5797
953c96e0 5798static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
747e8f8b 5799{
953c96e0 5800 int err = 0;
747e8f8b 5801 u32 bmsr, bmcr;
85730a63
MC
5802 u16 current_speed = SPEED_UNKNOWN;
5803 u8 current_duplex = DUPLEX_UNKNOWN;
953c96e0 5804 bool current_link_up = false;
85730a63
MC
5805 u32 local_adv, remote_adv, sgsr;
5806
5807 if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
5808 tg3_asic_rev(tp) == ASIC_REV_5720) &&
5809 !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
5810 (sgsr & SERDES_TG3_SGMII_MODE)) {
5811
5812 if (force_reset)
5813 tg3_phy_reset(tp);
5814
5815 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
5816
5817 if (!(sgsr & SERDES_TG3_LINK_UP)) {
5818 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5819 } else {
953c96e0 5820 current_link_up = true;
85730a63
MC
5821 if (sgsr & SERDES_TG3_SPEED_1000) {
5822 current_speed = SPEED_1000;
5823 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5824 } else if (sgsr & SERDES_TG3_SPEED_100) {
5825 current_speed = SPEED_100;
5826 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5827 } else {
5828 current_speed = SPEED_10;
5829 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5830 }
5831
5832 if (sgsr & SERDES_TG3_FULL_DUPLEX)
5833 current_duplex = DUPLEX_FULL;
5834 else
5835 current_duplex = DUPLEX_HALF;
5836 }
5837
5838 tw32_f(MAC_MODE, tp->mac_mode);
5839 udelay(40);
5840
5841 tg3_clear_mac_status(tp);
5842
5843 goto fiber_setup_done;
5844 }
747e8f8b
MC
5845
5846 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5847 tw32_f(MAC_MODE, tp->mac_mode);
5848 udelay(40);
5849
3310e248 5850 tg3_clear_mac_status(tp);
747e8f8b
MC
5851
5852 if (force_reset)
5853 tg3_phy_reset(tp);
5854
859edb26 5855 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5856
5857 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5858 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5859 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5860 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5861 bmsr |= BMSR_LSTATUS;
5862 else
5863 bmsr &= ~BMSR_LSTATUS;
5864 }
747e8f8b
MC
5865
5866 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5867
5868 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5869 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5870 /* do nothing, just check for link up at the end */
5871 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5872 u32 adv, newadv;
747e8f8b
MC
5873
5874 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5875 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5876 ADVERTISE_1000XPAUSE |
5877 ADVERTISE_1000XPSE_ASYM |
5878 ADVERTISE_SLCT);
747e8f8b 5879
28011cf1 5880 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5881 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5882
28011cf1
MC
5883 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5884 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5885 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5886 tg3_writephy(tp, MII_BMCR, bmcr);
5887
5888 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5889 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5890 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5891
5892 return err;
5893 }
5894 } else {
5895 u32 new_bmcr;
5896
5897 bmcr &= ~BMCR_SPEED1000;
5898 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5899
5900 if (tp->link_config.duplex == DUPLEX_FULL)
5901 new_bmcr |= BMCR_FULLDPLX;
5902
5903 if (new_bmcr != bmcr) {
5904 /* BMCR_SPEED1000 is a reserved bit that needs
5905 * to be set on write.
5906 */
5907 new_bmcr |= BMCR_SPEED1000;
5908
5909 /* Force a linkdown */
f4a46d1f 5910 if (tp->link_up) {
747e8f8b
MC
5911 u32 adv;
5912
5913 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5914 adv &= ~(ADVERTISE_1000XFULL |
5915 ADVERTISE_1000XHALF |
5916 ADVERTISE_SLCT);
5917 tg3_writephy(tp, MII_ADVERTISE, adv);
5918 tg3_writephy(tp, MII_BMCR, bmcr |
5919 BMCR_ANRESTART |
5920 BMCR_ANENABLE);
5921 udelay(10);
f4a46d1f 5922 tg3_carrier_off(tp);
747e8f8b
MC
5923 }
5924 tg3_writephy(tp, MII_BMCR, new_bmcr);
5925 bmcr = new_bmcr;
5926 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5927 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5928 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5929 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5930 bmsr |= BMSR_LSTATUS;
5931 else
5932 bmsr &= ~BMSR_LSTATUS;
5933 }
f07e9af3 5934 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5935 }
5936 }
5937
5938 if (bmsr & BMSR_LSTATUS) {
5939 current_speed = SPEED_1000;
953c96e0 5940 current_link_up = true;
747e8f8b
MC
5941 if (bmcr & BMCR_FULLDPLX)
5942 current_duplex = DUPLEX_FULL;
5943 else
5944 current_duplex = DUPLEX_HALF;
5945
ef167e27
MC
5946 local_adv = 0;
5947 remote_adv = 0;
5948
747e8f8b 5949 if (bmcr & BMCR_ANENABLE) {
ef167e27 5950 u32 common;
747e8f8b
MC
5951
5952 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5953 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5954 common = local_adv & remote_adv;
5955 if (common & (ADVERTISE_1000XHALF |
5956 ADVERTISE_1000XFULL)) {
5957 if (common & ADVERTISE_1000XFULL)
5958 current_duplex = DUPLEX_FULL;
5959 else
5960 current_duplex = DUPLEX_HALF;
859edb26
MC
5961
5962 tp->link_config.rmt_adv =
5963 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5964 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5965 /* Link is up via parallel detect */
859a5887 5966 } else {
953c96e0 5967 current_link_up = false;
859a5887 5968 }
747e8f8b
MC
5969 }
5970 }
5971
85730a63 5972fiber_setup_done:
953c96e0 5973 if (current_link_up && current_duplex == DUPLEX_FULL)
ef167e27
MC
5974 tg3_setup_flow_control(tp, local_adv, remote_adv);
5975
747e8f8b
MC
5976 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5977 if (tp->link_config.active_duplex == DUPLEX_HALF)
5978 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5979
5980 tw32_f(MAC_MODE, tp->mac_mode);
5981 udelay(40);
5982
5983 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5984
5985 tp->link_config.active_speed = current_speed;
5986 tp->link_config.active_duplex = current_duplex;
5987
f4a46d1f 5988 tg3_test_and_report_link_chg(tp, current_link_up);
747e8f8b
MC
5989 return err;
5990}
5991
5992static void tg3_serdes_parallel_detect(struct tg3 *tp)
5993{
3d3ebe74 5994 if (tp->serdes_counter) {
747e8f8b 5995 /* Give autoneg time to complete. */
3d3ebe74 5996 tp->serdes_counter--;
747e8f8b
MC
5997 return;
5998 }
c6cdf436 5999
f4a46d1f 6000 if (!tp->link_up &&
747e8f8b
MC
6001 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
6002 u32 bmcr;
6003
6004 tg3_readphy(tp, MII_BMCR, &bmcr);
6005 if (bmcr & BMCR_ANENABLE) {
6006 u32 phy1, phy2;
6007
6008 /* Select shadow register 0x1f */
f08aa1a8
MC
6009 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
6010 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
6011
6012 /* Select expansion interrupt status register */
f08aa1a8
MC
6013 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
6014 MII_TG3_DSP_EXP1_INT_STAT);
6015 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
6016 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
6017
6018 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
6019 /* We have signal detect and not receiving
6020 * config code words, link is up by parallel
6021 * detection.
6022 */
6023
6024 bmcr &= ~BMCR_ANENABLE;
6025 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
6026 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 6027 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
6028 }
6029 }
f4a46d1f 6030 } else if (tp->link_up &&
859a5887 6031 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 6032 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
6033 u32 phy2;
6034
6035 /* Select expansion interrupt status register */
f08aa1a8
MC
6036 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
6037 MII_TG3_DSP_EXP1_INT_STAT);
6038 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
6039 if (phy2 & 0x20) {
6040 u32 bmcr;
6041
6042 /* Config code words received, turn on autoneg. */
6043 tg3_readphy(tp, MII_BMCR, &bmcr);
6044 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
6045
f07e9af3 6046 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
6047
6048 }
6049 }
6050}
6051
953c96e0 6052static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
1da177e4 6053{
f2096f94 6054 u32 val;
1da177e4
LT
6055 int err;
6056
f07e9af3 6057 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 6058 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 6059 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 6060 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 6061 else
1da177e4 6062 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 6063
4153577a 6064 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
f2096f94 6065 u32 scale;
aa6c91fe
MC
6066
6067 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
6068 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
6069 scale = 65;
6070 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
6071 scale = 6;
6072 else
6073 scale = 12;
6074
6075 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
6076 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
6077 tw32(GRC_MISC_CFG, val);
6078 }
6079
f2096f94
MC
6080 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
6081 (6 << TX_LENGTHS_IPG_SHIFT);
4153577a
JP
6082 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
6083 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
6084 val |= tr32(MAC_TX_LENGTHS) &
6085 (TX_LENGTHS_JMB_FRM_LEN_MSK |
6086 TX_LENGTHS_CNT_DWN_VAL_MSK);
6087
1da177e4
LT
6088 if (tp->link_config.active_speed == SPEED_1000 &&
6089 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
6090 tw32(MAC_TX_LENGTHS, val |
6091 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 6092 else
f2096f94
MC
6093 tw32(MAC_TX_LENGTHS, val |
6094 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 6095
63c3a66f 6096 if (!tg3_flag(tp, 5705_PLUS)) {
f4a46d1f 6097 if (tp->link_up) {
1da177e4 6098 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 6099 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
6100 } else {
6101 tw32(HOSTCC_STAT_COAL_TICKS, 0);
6102 }
6103 }
6104
63c3a66f 6105 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 6106 val = tr32(PCIE_PWR_MGMT_THRESH);
f4a46d1f 6107 if (!tp->link_up)
8ed5d97e
MC
6108 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
6109 tp->pwrmgmt_thresh;
6110 else
6111 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
6112 tw32(PCIE_PWR_MGMT_THRESH, val);
6113 }
6114
1da177e4
LT
6115 return err;
6116}
6117
7d41e49a
MC
6118/* tp->lock must be held */
6119static u64 tg3_refclk_read(struct tg3 *tp)
6120{
6121 u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
6122 return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
6123}
6124
be947307
MC
6125/* tp->lock must be held */
6126static void tg3_refclk_write(struct tg3 *tp, u64 newval)
6127{
92e6457d
NS
6128 u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
6129
6130 tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
be947307
MC
6131 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
6132 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
92e6457d 6133 tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
be947307
MC
6134}
6135
7d41e49a
MC
6136static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
6137static inline void tg3_full_unlock(struct tg3 *tp);
6138static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
6139{
6140 struct tg3 *tp = netdev_priv(dev);
6141
6142 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
6143 SOF_TIMESTAMPING_RX_SOFTWARE |
f233a976
FL
6144 SOF_TIMESTAMPING_SOFTWARE;
6145
6146 if (tg3_flag(tp, PTP_CAPABLE)) {
32e19272 6147 info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
f233a976
FL
6148 SOF_TIMESTAMPING_RX_HARDWARE |
6149 SOF_TIMESTAMPING_RAW_HARDWARE;
6150 }
7d41e49a
MC
6151
6152 if (tp->ptp_clock)
6153 info->phc_index = ptp_clock_index(tp->ptp_clock);
6154 else
6155 info->phc_index = -1;
6156
6157 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
6158
6159 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
6160 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
6161 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
6162 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
6163 return 0;
6164}
6165
6166static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
6167{
6168 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6169 bool neg_adj = false;
6170 u32 correction = 0;
6171
6172 if (ppb < 0) {
6173 neg_adj = true;
6174 ppb = -ppb;
6175 }
6176
6177 /* Frequency adjustment is performed using hardware with a 24 bit
6178 * accumulator and a programmable correction value. On each clk, the
6179 * correction value gets added to the accumulator and when it
6180 * overflows, the time counter is incremented/decremented.
6181 *
6182 * So conversion from ppb to correction value is
6183 * ppb * (1 << 24) / 1000000000
6184 */
6185 correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
6186 TG3_EAV_REF_CLK_CORRECT_MASK;
6187
6188 tg3_full_lock(tp, 0);
6189
6190 if (correction)
6191 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
6192 TG3_EAV_REF_CLK_CORRECT_EN |
6193 (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
6194 else
6195 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
6196
6197 tg3_full_unlock(tp);
6198
6199 return 0;
6200}
6201
6202static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
6203{
6204 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6205
6206 tg3_full_lock(tp, 0);
6207 tp->ptp_adjust += delta;
6208 tg3_full_unlock(tp);
6209
6210 return 0;
6211}
6212
6213static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
6214{
6215 u64 ns;
6216 u32 remainder;
6217 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6218
6219 tg3_full_lock(tp, 0);
6220 ns = tg3_refclk_read(tp);
6221 ns += tp->ptp_adjust;
6222 tg3_full_unlock(tp);
6223
6224 ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
6225 ts->tv_nsec = remainder;
6226
6227 return 0;
6228}
6229
6230static int tg3_ptp_settime(struct ptp_clock_info *ptp,
6231 const struct timespec *ts)
6232{
6233 u64 ns;
6234 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6235
6236 ns = timespec_to_ns(ts);
6237
6238 tg3_full_lock(tp, 0);
6239 tg3_refclk_write(tp, ns);
6240 tp->ptp_adjust = 0;
6241 tg3_full_unlock(tp);
6242
6243 return 0;
6244}
6245
6246static int tg3_ptp_enable(struct ptp_clock_info *ptp,
6247 struct ptp_clock_request *rq, int on)
6248{
92e6457d
NS
6249 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6250 u32 clock_ctl;
6251 int rval = 0;
6252
6253 switch (rq->type) {
6254 case PTP_CLK_REQ_PEROUT:
6255 if (rq->perout.index != 0)
6256 return -EINVAL;
6257
6258 tg3_full_lock(tp, 0);
6259 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
6260 clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
6261
6262 if (on) {
6263 u64 nsec;
6264
6265 nsec = rq->perout.start.sec * 1000000000ULL +
6266 rq->perout.start.nsec;
6267
6268 if (rq->perout.period.sec || rq->perout.period.nsec) {
6269 netdev_warn(tp->dev,
6270 "Device supports only a one-shot timesync output, period must be 0\n");
6271 rval = -EINVAL;
6272 goto err_out;
6273 }
6274
6275 if (nsec & (1ULL << 63)) {
6276 netdev_warn(tp->dev,
6277 "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
6278 rval = -EINVAL;
6279 goto err_out;
6280 }
6281
6282 tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
6283 tw32(TG3_EAV_WATCHDOG0_MSB,
6284 TG3_EAV_WATCHDOG0_EN |
6285 ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
6286
6287 tw32(TG3_EAV_REF_CLCK_CTL,
6288 clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
6289 } else {
6290 tw32(TG3_EAV_WATCHDOG0_MSB, 0);
6291 tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
6292 }
6293
6294err_out:
6295 tg3_full_unlock(tp);
6296 return rval;
6297
6298 default:
6299 break;
6300 }
6301
7d41e49a
MC
6302 return -EOPNOTSUPP;
6303}
6304
6305static const struct ptp_clock_info tg3_ptp_caps = {
6306 .owner = THIS_MODULE,
6307 .name = "tg3 clock",
6308 .max_adj = 250000000,
6309 .n_alarm = 0,
6310 .n_ext_ts = 0,
92e6457d 6311 .n_per_out = 1,
7d41e49a
MC
6312 .pps = 0,
6313 .adjfreq = tg3_ptp_adjfreq,
6314 .adjtime = tg3_ptp_adjtime,
6315 .gettime = tg3_ptp_gettime,
6316 .settime = tg3_ptp_settime,
6317 .enable = tg3_ptp_enable,
6318};
6319
fb4ce8ad
MC
6320static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
6321 struct skb_shared_hwtstamps *timestamp)
6322{
6323 memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
6324 timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
6325 tp->ptp_adjust);
6326}
6327
be947307
MC
6328/* tp->lock must be held */
6329static void tg3_ptp_init(struct tg3 *tp)
6330{
6331 if (!tg3_flag(tp, PTP_CAPABLE))
6332 return;
6333
6334 /* Initialize the hardware clock to the system time. */
6335 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
6336 tp->ptp_adjust = 0;
7d41e49a 6337 tp->ptp_info = tg3_ptp_caps;
be947307
MC
6338}
6339
6340/* tp->lock must be held */
6341static void tg3_ptp_resume(struct tg3 *tp)
6342{
6343 if (!tg3_flag(tp, PTP_CAPABLE))
6344 return;
6345
6346 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
6347 tp->ptp_adjust = 0;
6348}
6349
6350static void tg3_ptp_fini(struct tg3 *tp)
6351{
6352 if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
6353 return;
6354
7d41e49a 6355 ptp_clock_unregister(tp->ptp_clock);
be947307
MC
6356 tp->ptp_clock = NULL;
6357 tp->ptp_adjust = 0;
6358}
6359
66cfd1bd
MC
6360static inline int tg3_irq_sync(struct tg3 *tp)
6361{
6362 return tp->irq_sync;
6363}
6364
97bd8e49
MC
6365static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
6366{
6367 int i;
6368
6369 dst = (u32 *)((u8 *)dst + off);
6370 for (i = 0; i < len; i += sizeof(u32))
6371 *dst++ = tr32(off + i);
6372}
6373
6374static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
6375{
6376 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
6377 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
6378 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
6379 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
6380 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
6381 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
6382 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
6383 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
6384 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
6385 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
6386 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
6387 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
6388 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
6389 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
6390 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
6391 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
6392 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
6393 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
6394 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
6395
63c3a66f 6396 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
6397 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
6398
6399 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
6400 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
6401 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
6402 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
6403 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
6404 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
6405 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
6406 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
6407
63c3a66f 6408 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
6409 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
6410 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
6411 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
6412 }
6413
6414 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
6415 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
6416 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
6417 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
6418 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
6419
63c3a66f 6420 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
6421 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
6422}
6423
6424static void tg3_dump_state(struct tg3 *tp)
6425{
6426 int i;
6427 u32 *regs;
6428
6429 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
b2adaca9 6430 if (!regs)
97bd8e49 6431 return;
97bd8e49 6432
63c3a66f 6433 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
6434 /* Read up to but not including private PCI registers */
6435 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
6436 regs[i / sizeof(u32)] = tr32(i);
6437 } else
6438 tg3_dump_legacy_regs(tp, regs);
6439
6440 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
6441 if (!regs[i + 0] && !regs[i + 1] &&
6442 !regs[i + 2] && !regs[i + 3])
6443 continue;
6444
6445 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
6446 i * 4,
6447 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
6448 }
6449
6450 kfree(regs);
6451
6452 for (i = 0; i < tp->irq_cnt; i++) {
6453 struct tg3_napi *tnapi = &tp->napi[i];
6454
6455 /* SW status block */
6456 netdev_err(tp->dev,
6457 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
6458 i,
6459 tnapi->hw_status->status,
6460 tnapi->hw_status->status_tag,
6461 tnapi->hw_status->rx_jumbo_consumer,
6462 tnapi->hw_status->rx_consumer,
6463 tnapi->hw_status->rx_mini_consumer,
6464 tnapi->hw_status->idx[0].rx_producer,
6465 tnapi->hw_status->idx[0].tx_consumer);
6466
6467 netdev_err(tp->dev,
6468 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
6469 i,
6470 tnapi->last_tag, tnapi->last_irq_tag,
6471 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
6472 tnapi->rx_rcb_ptr,
6473 tnapi->prodring.rx_std_prod_idx,
6474 tnapi->prodring.rx_std_cons_idx,
6475 tnapi->prodring.rx_jmb_prod_idx,
6476 tnapi->prodring.rx_jmb_cons_idx);
6477 }
6478}
6479
df3e6548
MC
6480/* This is called whenever we suspect that the system chipset is re-
6481 * ordering the sequence of MMIO to the tx send mailbox. The symptom
6482 * is bogus tx completions. We try to recover by setting the
6483 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
6484 * in the workqueue.
6485 */
6486static void tg3_tx_recover(struct tg3 *tp)
6487{
63c3a66f 6488 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
6489 tp->write32_tx_mbox == tg3_write_indirect_mbox);
6490
5129c3a3
MC
6491 netdev_warn(tp->dev,
6492 "The system may be re-ordering memory-mapped I/O "
6493 "cycles to the network device, attempting to recover. "
6494 "Please report the problem to the driver maintainer "
6495 "and include system chipset information.\n");
df3e6548 6496
63c3a66f 6497 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6498}
6499
f3f3f27e 6500static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 6501{
f65aac16
MC
6502 /* Tell compiler to fetch tx indices from memory. */
6503 barrier();
f3f3f27e
MC
6504 return tnapi->tx_pending -
6505 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
6506}
6507
1da177e4
LT
6508/* Tigon3 never reports partial packet sends. So we do not
6509 * need special logic to handle SKBs that have not had all
6510 * of their frags sent yet, like SunGEM does.
6511 */
17375d25 6512static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 6513{
17375d25 6514 struct tg3 *tp = tnapi->tp;
898a56f8 6515 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 6516 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
6517 struct netdev_queue *txq;
6518 int index = tnapi - tp->napi;
298376d3 6519 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 6520
63c3a66f 6521 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
6522 index--;
6523
6524 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
6525
6526 while (sw_idx != hw_idx) {
df8944cf 6527 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 6528 struct sk_buff *skb = ri->skb;
df3e6548
MC
6529 int i, tx_bug = 0;
6530
6531 if (unlikely(skb == NULL)) {
6532 tg3_tx_recover(tp);
6533 return;
6534 }
1da177e4 6535
fb4ce8ad
MC
6536 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
6537 struct skb_shared_hwtstamps timestamp;
6538 u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
6539 hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
6540
6541 tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
6542
6543 skb_tstamp_tx(skb, &timestamp);
6544 }
6545
f4188d8a 6546 pci_unmap_single(tp->pdev,
4e5e4f0d 6547 dma_unmap_addr(ri, mapping),
f4188d8a
AD
6548 skb_headlen(skb),
6549 PCI_DMA_TODEVICE);
1da177e4
LT
6550
6551 ri->skb = NULL;
6552
e01ee14d
MC
6553 while (ri->fragmented) {
6554 ri->fragmented = false;
6555 sw_idx = NEXT_TX(sw_idx);
6556 ri = &tnapi->tx_buffers[sw_idx];
6557 }
6558
1da177e4
LT
6559 sw_idx = NEXT_TX(sw_idx);
6560
6561 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 6562 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
6563 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
6564 tx_bug = 1;
f4188d8a
AD
6565
6566 pci_unmap_page(tp->pdev,
4e5e4f0d 6567 dma_unmap_addr(ri, mapping),
9e903e08 6568 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 6569 PCI_DMA_TODEVICE);
e01ee14d
MC
6570
6571 while (ri->fragmented) {
6572 ri->fragmented = false;
6573 sw_idx = NEXT_TX(sw_idx);
6574 ri = &tnapi->tx_buffers[sw_idx];
6575 }
6576
1da177e4
LT
6577 sw_idx = NEXT_TX(sw_idx);
6578 }
6579
298376d3
TH
6580 pkts_compl++;
6581 bytes_compl += skb->len;
6582
f47c11ee 6583 dev_kfree_skb(skb);
df3e6548
MC
6584
6585 if (unlikely(tx_bug)) {
6586 tg3_tx_recover(tp);
6587 return;
6588 }
1da177e4
LT
6589 }
6590
5cb917bc 6591 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
298376d3 6592
f3f3f27e 6593 tnapi->tx_cons = sw_idx;
1da177e4 6594
1b2a7205
MC
6595 /* Need to make the tx_cons update visible to tg3_start_xmit()
6596 * before checking for netif_queue_stopped(). Without the
6597 * memory barrier, there is a small possibility that tg3_start_xmit()
6598 * will miss it and cause the queue to be stopped forever.
6599 */
6600 smp_mb();
6601
fe5f5787 6602 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 6603 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
6604 __netif_tx_lock(txq, smp_processor_id());
6605 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 6606 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
6607 netif_tx_wake_queue(txq);
6608 __netif_tx_unlock(txq);
51b91468 6609 }
1da177e4
LT
6610}
6611
8d4057a9
ED
6612static void tg3_frag_free(bool is_frag, void *data)
6613{
6614 if (is_frag)
6615 put_page(virt_to_head_page(data));
6616 else
6617 kfree(data);
6618}
6619
9205fd9c 6620static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 6621{
8d4057a9
ED
6622 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6623 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6624
9205fd9c 6625 if (!ri->data)
2b2cdb65
MC
6626 return;
6627
4e5e4f0d 6628 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 6629 map_sz, PCI_DMA_FROMDEVICE);
a1e8b307 6630 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
9205fd9c 6631 ri->data = NULL;
2b2cdb65
MC
6632}
6633
8d4057a9 6634
1da177e4
LT
6635/* Returns size of skb allocated or < 0 on error.
6636 *
6637 * We only need to fill in the address because the other members
6638 * of the RX descriptor are invariant, see tg3_init_rings.
6639 *
6640 * Note the purposeful assymetry of cpu vs. chip accesses. For
6641 * posting buffers we only dirty the first cache line of the RX
6642 * descriptor (containing the address). Whereas for the RX status
6643 * buffers the cpu only reads the last cacheline of the RX descriptor
6644 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6645 */
9205fd9c 6646static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
8d4057a9
ED
6647 u32 opaque_key, u32 dest_idx_unmasked,
6648 unsigned int *frag_size)
1da177e4
LT
6649{
6650 struct tg3_rx_buffer_desc *desc;
f94e290e 6651 struct ring_info *map;
9205fd9c 6652 u8 *data;
1da177e4 6653 dma_addr_t mapping;
9205fd9c 6654 int skb_size, data_size, dest_idx;
1da177e4 6655
1da177e4
LT
6656 switch (opaque_key) {
6657 case RXD_OPAQUE_RING_STD:
2c49a44d 6658 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
6659 desc = &tpr->rx_std[dest_idx];
6660 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 6661 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
6662 break;
6663
6664 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6665 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 6666 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 6667 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 6668 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
6669 break;
6670
6671 default:
6672 return -EINVAL;
855e1111 6673 }
1da177e4
LT
6674
6675 /* Do not overwrite any of the map or rp information
6676 * until we are sure we can commit to a new buffer.
6677 *
6678 * Callers depend upon this behavior and assume that
6679 * we leave everything unchanged if we fail.
6680 */
9205fd9c
ED
6681 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6682 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
a1e8b307
ED
6683 if (skb_size <= PAGE_SIZE) {
6684 data = netdev_alloc_frag(skb_size);
6685 *frag_size = skb_size;
8d4057a9
ED
6686 } else {
6687 data = kmalloc(skb_size, GFP_ATOMIC);
6688 *frag_size = 0;
6689 }
9205fd9c 6690 if (!data)
1da177e4
LT
6691 return -ENOMEM;
6692
9205fd9c
ED
6693 mapping = pci_map_single(tp->pdev,
6694 data + TG3_RX_OFFSET(tp),
6695 data_size,
1da177e4 6696 PCI_DMA_FROMDEVICE);
8d4057a9 6697 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
a1e8b307 6698 tg3_frag_free(skb_size <= PAGE_SIZE, data);
a21771dd
MC
6699 return -EIO;
6700 }
1da177e4 6701
9205fd9c 6702 map->data = data;
4e5e4f0d 6703 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 6704
1da177e4
LT
6705 desc->addr_hi = ((u64)mapping >> 32);
6706 desc->addr_lo = ((u64)mapping & 0xffffffff);
6707
9205fd9c 6708 return data_size;
1da177e4
LT
6709}
6710
6711/* We only need to move over in the address because the other
6712 * members of the RX descriptor are invariant. See notes above
9205fd9c 6713 * tg3_alloc_rx_data for full details.
1da177e4 6714 */
a3896167
MC
6715static void tg3_recycle_rx(struct tg3_napi *tnapi,
6716 struct tg3_rx_prodring_set *dpr,
6717 u32 opaque_key, int src_idx,
6718 u32 dest_idx_unmasked)
1da177e4 6719{
17375d25 6720 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6721 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6722 struct ring_info *src_map, *dest_map;
8fea32b9 6723 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 6724 int dest_idx;
1da177e4
LT
6725
6726 switch (opaque_key) {
6727 case RXD_OPAQUE_RING_STD:
2c49a44d 6728 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
6729 dest_desc = &dpr->rx_std[dest_idx];
6730 dest_map = &dpr->rx_std_buffers[dest_idx];
6731 src_desc = &spr->rx_std[src_idx];
6732 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
6733 break;
6734
6735 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6736 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
6737 dest_desc = &dpr->rx_jmb[dest_idx].std;
6738 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6739 src_desc = &spr->rx_jmb[src_idx].std;
6740 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
6741 break;
6742
6743 default:
6744 return;
855e1111 6745 }
1da177e4 6746
9205fd9c 6747 dest_map->data = src_map->data;
4e5e4f0d
FT
6748 dma_unmap_addr_set(dest_map, mapping,
6749 dma_unmap_addr(src_map, mapping));
1da177e4
LT
6750 dest_desc->addr_hi = src_desc->addr_hi;
6751 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
6752
6753 /* Ensure that the update to the skb happens after the physical
6754 * addresses have been transferred to the new BD location.
6755 */
6756 smp_wmb();
6757
9205fd9c 6758 src_map->data = NULL;
1da177e4
LT
6759}
6760
1da177e4
LT
6761/* The RX ring scheme is composed of multiple rings which post fresh
6762 * buffers to the chip, and one special ring the chip uses to report
6763 * status back to the host.
6764 *
6765 * The special ring reports the status of received packets to the
6766 * host. The chip does not write into the original descriptor the
6767 * RX buffer was obtained from. The chip simply takes the original
6768 * descriptor as provided by the host, updates the status and length
6769 * field, then writes this into the next status ring entry.
6770 *
6771 * Each ring the host uses to post buffers to the chip is described
6772 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
6773 * it is first placed into the on-chip ram. When the packet's length
6774 * is known, it walks down the TG3_BDINFO entries to select the ring.
6775 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6776 * which is within the range of the new packet's length is chosen.
6777 *
6778 * The "separate ring for rx status" scheme may sound queer, but it makes
6779 * sense from a cache coherency perspective. If only the host writes
6780 * to the buffer post rings, and only the chip writes to the rx status
6781 * rings, then cache lines never move beyond shared-modified state.
6782 * If both the host and chip were to write into the same ring, cache line
6783 * eviction could occur since both entities want it in an exclusive state.
6784 */
17375d25 6785static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 6786{
17375d25 6787 struct tg3 *tp = tnapi->tp;
f92905de 6788 u32 work_mask, rx_std_posted = 0;
4361935a 6789 u32 std_prod_idx, jmb_prod_idx;
72334482 6790 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 6791 u16 hw_idx;
1da177e4 6792 int received;
8fea32b9 6793 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 6794
8d9d7cfc 6795 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
6796 /*
6797 * We need to order the read of hw_idx and the read of
6798 * the opaque cookie.
6799 */
6800 rmb();
1da177e4
LT
6801 work_mask = 0;
6802 received = 0;
4361935a
MC
6803 std_prod_idx = tpr->rx_std_prod_idx;
6804 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 6805 while (sw_idx != hw_idx && budget > 0) {
afc081f8 6806 struct ring_info *ri;
72334482 6807 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
6808 unsigned int len;
6809 struct sk_buff *skb;
6810 dma_addr_t dma_addr;
6811 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 6812 u8 *data;
fb4ce8ad 6813 u64 tstamp = 0;
1da177e4
LT
6814
6815 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6816 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6817 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 6818 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 6819 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6820 data = ri->data;
4361935a 6821 post_ptr = &std_prod_idx;
f92905de 6822 rx_std_posted++;
1da177e4 6823 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 6824 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 6825 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6826 data = ri->data;
4361935a 6827 post_ptr = &jmb_prod_idx;
21f581a5 6828 } else
1da177e4 6829 goto next_pkt_nopost;
1da177e4
LT
6830
6831 work_mask |= opaque_key;
6832
6833 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
6834 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
6835 drop_it:
a3896167 6836 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6837 desc_idx, *post_ptr);
6838 drop_it_no_recycle:
6839 /* Other statistics kept track of by card. */
b0057c51 6840 tp->rx_dropped++;
1da177e4
LT
6841 goto next_pkt;
6842 }
6843
9205fd9c 6844 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
6845 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6846 ETH_FCS_LEN;
1da177e4 6847
fb4ce8ad
MC
6848 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6849 RXD_FLAG_PTPSTAT_PTPV1 ||
6850 (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6851 RXD_FLAG_PTPSTAT_PTPV2) {
6852 tstamp = tr32(TG3_RX_TSTAMP_LSB);
6853 tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6854 }
6855
d2757fc4 6856 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4 6857 int skb_size;
8d4057a9 6858 unsigned int frag_size;
1da177e4 6859
9205fd9c 6860 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
8d4057a9 6861 *post_ptr, &frag_size);
1da177e4
LT
6862 if (skb_size < 0)
6863 goto drop_it;
6864
287be12e 6865 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
6866 PCI_DMA_FROMDEVICE);
6867
9205fd9c 6868 /* Ensure that the update to the data happens
61e800cf
MC
6869 * after the usage of the old DMA mapping.
6870 */
6871 smp_wmb();
6872
9205fd9c 6873 ri->data = NULL;
61e800cf 6874
85aec73d
IV
6875 skb = build_skb(data, frag_size);
6876 if (!skb) {
6877 tg3_frag_free(frag_size != 0, data);
6878 goto drop_it_no_recycle;
6879 }
6880 skb_reserve(skb, TG3_RX_OFFSET(tp));
1da177e4 6881 } else {
a3896167 6882 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6883 desc_idx, *post_ptr);
6884
9205fd9c
ED
6885 skb = netdev_alloc_skb(tp->dev,
6886 len + TG3_RAW_IP_ALIGN);
6887 if (skb == NULL)
1da177e4
LT
6888 goto drop_it_no_recycle;
6889
9205fd9c 6890 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 6891 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
6892 memcpy(skb->data,
6893 data + TG3_RX_OFFSET(tp),
6894 len);
1da177e4 6895 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
6896 }
6897
9205fd9c 6898 skb_put(skb, len);
fb4ce8ad
MC
6899 if (tstamp)
6900 tg3_hwclock_to_timestamp(tp, tstamp,
6901 skb_hwtstamps(skb));
6902
dc668910 6903 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
6904 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6905 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6906 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6907 skb->ip_summed = CHECKSUM_UNNECESSARY;
6908 else
bc8acf2c 6909 skb_checksum_none_assert(skb);
1da177e4
LT
6910
6911 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
6912
6913 if (len > (tp->dev->mtu + ETH_HLEN) &&
6914 skb->protocol != htons(ETH_P_8021Q)) {
6915 dev_kfree_skb(skb);
b0057c51 6916 goto drop_it_no_recycle;
f7b493e0
MC
6917 }
6918
9dc7a113 6919 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80 6920 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
86a9bad3 6921 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
bf933c80 6922 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 6923
bf933c80 6924 napi_gro_receive(&tnapi->napi, skb);
1da177e4 6925
1da177e4
LT
6926 received++;
6927 budget--;
6928
6929next_pkt:
6930 (*post_ptr)++;
f92905de
MC
6931
6932 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
6933 tpr->rx_std_prod_idx = std_prod_idx &
6934 tp->rx_std_ring_mask;
86cfe4ff
MC
6935 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6936 tpr->rx_std_prod_idx);
f92905de
MC
6937 work_mask &= ~RXD_OPAQUE_RING_STD;
6938 rx_std_posted = 0;
6939 }
1da177e4 6940next_pkt_nopost:
483ba50b 6941 sw_idx++;
7cb32cf2 6942 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
6943
6944 /* Refresh hw_idx to see if there is new work */
6945 if (sw_idx == hw_idx) {
8d9d7cfc 6946 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
6947 rmb();
6948 }
1da177e4
LT
6949 }
6950
6951 /* ACK the status ring. */
72334482
MC
6952 tnapi->rx_rcb_ptr = sw_idx;
6953 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
6954
6955 /* Refill RX ring(s). */
63c3a66f 6956 if (!tg3_flag(tp, ENABLE_RSS)) {
6541b806
MC
6957 /* Sync BD data before updating mailbox */
6958 wmb();
6959
b196c7e4 6960 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
6961 tpr->rx_std_prod_idx = std_prod_idx &
6962 tp->rx_std_ring_mask;
b196c7e4
MC
6963 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6964 tpr->rx_std_prod_idx);
6965 }
6966 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
6967 tpr->rx_jmb_prod_idx = jmb_prod_idx &
6968 tp->rx_jmb_ring_mask;
b196c7e4
MC
6969 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6970 tpr->rx_jmb_prod_idx);
6971 }
6972 mmiowb();
6973 } else if (work_mask) {
6974 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6975 * updated before the producer indices can be updated.
6976 */
6977 smp_wmb();
6978
2c49a44d
MC
6979 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6980 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 6981
7ae52890
MC
6982 if (tnapi != &tp->napi[1]) {
6983 tp->rx_refill = true;
e4af1af9 6984 napi_schedule(&tp->napi[1].napi);
7ae52890 6985 }
1da177e4 6986 }
1da177e4
LT
6987
6988 return received;
6989}
6990
35f2d7d0 6991static void tg3_poll_link(struct tg3 *tp)
1da177e4 6992{
1da177e4 6993 /* handle link change and other phy events */
63c3a66f 6994 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
6995 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
6996
1da177e4
LT
6997 if (sblk->status & SD_STATUS_LINK_CHG) {
6998 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 6999 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 7000 spin_lock(&tp->lock);
63c3a66f 7001 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
7002 tw32_f(MAC_STATUS,
7003 (MAC_STATUS_SYNC_CHANGED |
7004 MAC_STATUS_CFG_CHANGED |
7005 MAC_STATUS_MI_COMPLETION |
7006 MAC_STATUS_LNKSTATE_CHANGED));
7007 udelay(40);
7008 } else
953c96e0 7009 tg3_setup_phy(tp, false);
f47c11ee 7010 spin_unlock(&tp->lock);
1da177e4
LT
7011 }
7012 }
35f2d7d0
MC
7013}
7014
f89f38b8
MC
7015static int tg3_rx_prodring_xfer(struct tg3 *tp,
7016 struct tg3_rx_prodring_set *dpr,
7017 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
7018{
7019 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 7020 int i, err = 0;
b196c7e4
MC
7021
7022 while (1) {
7023 src_prod_idx = spr->rx_std_prod_idx;
7024
7025 /* Make sure updates to the rx_std_buffers[] entries and the
7026 * standard producer index are seen in the correct order.
7027 */
7028 smp_rmb();
7029
7030 if (spr->rx_std_cons_idx == src_prod_idx)
7031 break;
7032
7033 if (spr->rx_std_cons_idx < src_prod_idx)
7034 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
7035 else
2c49a44d
MC
7036 cpycnt = tp->rx_std_ring_mask + 1 -
7037 spr->rx_std_cons_idx;
b196c7e4 7038
2c49a44d
MC
7039 cpycnt = min(cpycnt,
7040 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
7041
7042 si = spr->rx_std_cons_idx;
7043 di = dpr->rx_std_prod_idx;
7044
e92967bf 7045 for (i = di; i < di + cpycnt; i++) {
9205fd9c 7046 if (dpr->rx_std_buffers[i].data) {
e92967bf 7047 cpycnt = i - di;
f89f38b8 7048 err = -ENOSPC;
e92967bf
MC
7049 break;
7050 }
7051 }
7052
7053 if (!cpycnt)
7054 break;
7055
7056 /* Ensure that updates to the rx_std_buffers ring and the
7057 * shadowed hardware producer ring from tg3_recycle_skb() are
7058 * ordered correctly WRT the skb check above.
7059 */
7060 smp_rmb();
7061
b196c7e4
MC
7062 memcpy(&dpr->rx_std_buffers[di],
7063 &spr->rx_std_buffers[si],
7064 cpycnt * sizeof(struct ring_info));
7065
7066 for (i = 0; i < cpycnt; i++, di++, si++) {
7067 struct tg3_rx_buffer_desc *sbd, *dbd;
7068 sbd = &spr->rx_std[si];
7069 dbd = &dpr->rx_std[di];
7070 dbd->addr_hi = sbd->addr_hi;
7071 dbd->addr_lo = sbd->addr_lo;
7072 }
7073
2c49a44d
MC
7074 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
7075 tp->rx_std_ring_mask;
7076 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
7077 tp->rx_std_ring_mask;
b196c7e4
MC
7078 }
7079
7080 while (1) {
7081 src_prod_idx = spr->rx_jmb_prod_idx;
7082
7083 /* Make sure updates to the rx_jmb_buffers[] entries and
7084 * the jumbo producer index are seen in the correct order.
7085 */
7086 smp_rmb();
7087
7088 if (spr->rx_jmb_cons_idx == src_prod_idx)
7089 break;
7090
7091 if (spr->rx_jmb_cons_idx < src_prod_idx)
7092 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
7093 else
2c49a44d
MC
7094 cpycnt = tp->rx_jmb_ring_mask + 1 -
7095 spr->rx_jmb_cons_idx;
b196c7e4
MC
7096
7097 cpycnt = min(cpycnt,
2c49a44d 7098 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
7099
7100 si = spr->rx_jmb_cons_idx;
7101 di = dpr->rx_jmb_prod_idx;
7102
e92967bf 7103 for (i = di; i < di + cpycnt; i++) {
9205fd9c 7104 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 7105 cpycnt = i - di;
f89f38b8 7106 err = -ENOSPC;
e92967bf
MC
7107 break;
7108 }
7109 }
7110
7111 if (!cpycnt)
7112 break;
7113
7114 /* Ensure that updates to the rx_jmb_buffers ring and the
7115 * shadowed hardware producer ring from tg3_recycle_skb() are
7116 * ordered correctly WRT the skb check above.
7117 */
7118 smp_rmb();
7119
b196c7e4
MC
7120 memcpy(&dpr->rx_jmb_buffers[di],
7121 &spr->rx_jmb_buffers[si],
7122 cpycnt * sizeof(struct ring_info));
7123
7124 for (i = 0; i < cpycnt; i++, di++, si++) {
7125 struct tg3_rx_buffer_desc *sbd, *dbd;
7126 sbd = &spr->rx_jmb[si].std;
7127 dbd = &dpr->rx_jmb[di].std;
7128 dbd->addr_hi = sbd->addr_hi;
7129 dbd->addr_lo = sbd->addr_lo;
7130 }
7131
2c49a44d
MC
7132 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
7133 tp->rx_jmb_ring_mask;
7134 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
7135 tp->rx_jmb_ring_mask;
b196c7e4 7136 }
f89f38b8
MC
7137
7138 return err;
b196c7e4
MC
7139}
7140
35f2d7d0
MC
7141static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
7142{
7143 struct tg3 *tp = tnapi->tp;
1da177e4
LT
7144
7145 /* run TX completion thread */
f3f3f27e 7146 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 7147 tg3_tx(tnapi);
63c3a66f 7148 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 7149 return work_done;
1da177e4
LT
7150 }
7151
f891ea16
MC
7152 if (!tnapi->rx_rcb_prod_idx)
7153 return work_done;
7154
1da177e4
LT
7155 /* run RX thread, within the bounds set by NAPI.
7156 * All RX "locking" is done by ensuring outside
bea3348e 7157 * code synchronizes with tg3->napi.poll()
1da177e4 7158 */
8d9d7cfc 7159 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 7160 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 7161
63c3a66f 7162 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 7163 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 7164 int i, err = 0;
e4af1af9
MC
7165 u32 std_prod_idx = dpr->rx_std_prod_idx;
7166 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 7167
7ae52890 7168 tp->rx_refill = false;
9102426a 7169 for (i = 1; i <= tp->rxq_cnt; i++)
f89f38b8 7170 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 7171 &tp->napi[i].prodring);
b196c7e4
MC
7172
7173 wmb();
7174
e4af1af9
MC
7175 if (std_prod_idx != dpr->rx_std_prod_idx)
7176 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
7177 dpr->rx_std_prod_idx);
b196c7e4 7178
e4af1af9
MC
7179 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
7180 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
7181 dpr->rx_jmb_prod_idx);
b196c7e4
MC
7182
7183 mmiowb();
f89f38b8
MC
7184
7185 if (err)
7186 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
7187 }
7188
6f535763
DM
7189 return work_done;
7190}
7191
db219973
MC
7192static inline void tg3_reset_task_schedule(struct tg3 *tp)
7193{
7194 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
7195 schedule_work(&tp->reset_task);
7196}
7197
7198static inline void tg3_reset_task_cancel(struct tg3 *tp)
7199{
7200 cancel_work_sync(&tp->reset_task);
7201 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 7202 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
7203}
7204
35f2d7d0
MC
7205static int tg3_poll_msix(struct napi_struct *napi, int budget)
7206{
7207 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7208 struct tg3 *tp = tnapi->tp;
7209 int work_done = 0;
7210 struct tg3_hw_status *sblk = tnapi->hw_status;
7211
7212 while (1) {
7213 work_done = tg3_poll_work(tnapi, work_done, budget);
7214
63c3a66f 7215 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
7216 goto tx_recovery;
7217
7218 if (unlikely(work_done >= budget))
7219 break;
7220
c6cdf436 7221 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
7222 * to tell the hw how much work has been processed,
7223 * so we must read it before checking for more work.
7224 */
7225 tnapi->last_tag = sblk->status_tag;
7226 tnapi->last_irq_tag = tnapi->last_tag;
7227 rmb();
7228
7229 /* check for RX/TX work to do */
6d40db7b
MC
7230 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
7231 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7ae52890
MC
7232
7233 /* This test here is not race free, but will reduce
7234 * the number of interrupts by looping again.
7235 */
7236 if (tnapi == &tp->napi[1] && tp->rx_refill)
7237 continue;
7238
35f2d7d0
MC
7239 napi_complete(napi);
7240 /* Reenable interrupts. */
7241 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7ae52890
MC
7242
7243 /* This test here is synchronized by napi_schedule()
7244 * and napi_complete() to close the race condition.
7245 */
7246 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
7247 tw32(HOSTCC_MODE, tp->coalesce_mode |
7248 HOSTCC_MODE_ENABLE |
7249 tnapi->coal_now);
7250 }
35f2d7d0
MC
7251 mmiowb();
7252 break;
7253 }
7254 }
7255
7256 return work_done;
7257
7258tx_recovery:
7259 /* work_done is guaranteed to be less than budget. */
7260 napi_complete(napi);
db219973 7261 tg3_reset_task_schedule(tp);
35f2d7d0
MC
7262 return work_done;
7263}
7264
e64de4e6
MC
7265static void tg3_process_error(struct tg3 *tp)
7266{
7267 u32 val;
7268 bool real_error = false;
7269
63c3a66f 7270 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
7271 return;
7272
7273 /* Check Flow Attention register */
7274 val = tr32(HOSTCC_FLOW_ATTN);
7275 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
7276 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
7277 real_error = true;
7278 }
7279
7280 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
7281 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
7282 real_error = true;
7283 }
7284
7285 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
7286 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
7287 real_error = true;
7288 }
7289
7290 if (!real_error)
7291 return;
7292
7293 tg3_dump_state(tp);
7294
63c3a66f 7295 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 7296 tg3_reset_task_schedule(tp);
e64de4e6
MC
7297}
7298
6f535763
DM
7299static int tg3_poll(struct napi_struct *napi, int budget)
7300{
8ef0442f
MC
7301 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7302 struct tg3 *tp = tnapi->tp;
6f535763 7303 int work_done = 0;
898a56f8 7304 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
7305
7306 while (1) {
e64de4e6
MC
7307 if (sblk->status & SD_STATUS_ERROR)
7308 tg3_process_error(tp);
7309
35f2d7d0
MC
7310 tg3_poll_link(tp);
7311
17375d25 7312 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 7313
63c3a66f 7314 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
7315 goto tx_recovery;
7316
7317 if (unlikely(work_done >= budget))
7318 break;
7319
63c3a66f 7320 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 7321 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
7322 * to tell the hw how much work has been processed,
7323 * so we must read it before checking for more work.
7324 */
898a56f8
MC
7325 tnapi->last_tag = sblk->status_tag;
7326 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
7327 rmb();
7328 } else
7329 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 7330
17375d25 7331 if (likely(!tg3_has_work(tnapi))) {
288379f0 7332 napi_complete(napi);
17375d25 7333 tg3_int_reenable(tnapi);
6f535763
DM
7334 break;
7335 }
1da177e4
LT
7336 }
7337
bea3348e 7338 return work_done;
6f535763
DM
7339
7340tx_recovery:
4fd7ab59 7341 /* work_done is guaranteed to be less than budget. */
288379f0 7342 napi_complete(napi);
db219973 7343 tg3_reset_task_schedule(tp);
4fd7ab59 7344 return work_done;
1da177e4
LT
7345}
7346
66cfd1bd
MC
7347static void tg3_napi_disable(struct tg3 *tp)
7348{
7349 int i;
7350
7351 for (i = tp->irq_cnt - 1; i >= 0; i--)
7352 napi_disable(&tp->napi[i].napi);
7353}
7354
7355static void tg3_napi_enable(struct tg3 *tp)
7356{
7357 int i;
7358
7359 for (i = 0; i < tp->irq_cnt; i++)
7360 napi_enable(&tp->napi[i].napi);
7361}
7362
7363static void tg3_napi_init(struct tg3 *tp)
7364{
7365 int i;
7366
7367 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
7368 for (i = 1; i < tp->irq_cnt; i++)
7369 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
7370}
7371
7372static void tg3_napi_fini(struct tg3 *tp)
7373{
7374 int i;
7375
7376 for (i = 0; i < tp->irq_cnt; i++)
7377 netif_napi_del(&tp->napi[i].napi);
7378}
7379
7380static inline void tg3_netif_stop(struct tg3 *tp)
7381{
7382 tp->dev->trans_start = jiffies; /* prevent tx timeout */
7383 tg3_napi_disable(tp);
f4a46d1f 7384 netif_carrier_off(tp->dev);
66cfd1bd
MC
7385 netif_tx_disable(tp->dev);
7386}
7387
35763066 7388/* tp->lock must be held */
66cfd1bd
MC
7389static inline void tg3_netif_start(struct tg3 *tp)
7390{
be947307
MC
7391 tg3_ptp_resume(tp);
7392
66cfd1bd
MC
7393 /* NOTE: unconditional netif_tx_wake_all_queues is only
7394 * appropriate so long as all callers are assured to
7395 * have free tx slots (such as after tg3_init_hw)
7396 */
7397 netif_tx_wake_all_queues(tp->dev);
7398
f4a46d1f
NNS
7399 if (tp->link_up)
7400 netif_carrier_on(tp->dev);
7401
66cfd1bd
MC
7402 tg3_napi_enable(tp);
7403 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
7404 tg3_enable_ints(tp);
7405}
7406
f47c11ee
DM
7407static void tg3_irq_quiesce(struct tg3 *tp)
7408{
4f125f42
MC
7409 int i;
7410
f47c11ee
DM
7411 BUG_ON(tp->irq_sync);
7412
7413 tp->irq_sync = 1;
7414 smp_mb();
7415
4f125f42
MC
7416 for (i = 0; i < tp->irq_cnt; i++)
7417 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
7418}
7419
f47c11ee
DM
7420/* Fully shutdown all tg3 driver activity elsewhere in the system.
7421 * If irq_sync is non-zero, then the IRQ handler must be synchronized
7422 * with as well. Most of the time, this is not necessary except when
7423 * shutting down the device.
7424 */
7425static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
7426{
46966545 7427 spin_lock_bh(&tp->lock);
f47c11ee
DM
7428 if (irq_sync)
7429 tg3_irq_quiesce(tp);
f47c11ee
DM
7430}
7431
7432static inline void tg3_full_unlock(struct tg3 *tp)
7433{
f47c11ee
DM
7434 spin_unlock_bh(&tp->lock);
7435}
7436
fcfa0a32
MC
7437/* One-shot MSI handler - Chip automatically disables interrupt
7438 * after sending MSI so driver doesn't have to do it.
7439 */
7d12e780 7440static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 7441{
09943a18
MC
7442 struct tg3_napi *tnapi = dev_id;
7443 struct tg3 *tp = tnapi->tp;
fcfa0a32 7444
898a56f8 7445 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7446 if (tnapi->rx_rcb)
7447 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
7448
7449 if (likely(!tg3_irq_sync(tp)))
09943a18 7450 napi_schedule(&tnapi->napi);
fcfa0a32
MC
7451
7452 return IRQ_HANDLED;
7453}
7454
88b06bc2
MC
7455/* MSI ISR - No need to check for interrupt sharing and no need to
7456 * flush status block and interrupt mailbox. PCI ordering rules
7457 * guarantee that MSI will arrive after the status block.
7458 */
7d12e780 7459static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 7460{
09943a18
MC
7461 struct tg3_napi *tnapi = dev_id;
7462 struct tg3 *tp = tnapi->tp;
88b06bc2 7463
898a56f8 7464 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7465 if (tnapi->rx_rcb)
7466 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 7467 /*
fac9b83e 7468 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 7469 * chip-internal interrupt pending events.
fac9b83e 7470 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
7471 * NIC to stop sending us irqs, engaging "in-intr-handler"
7472 * event coalescing.
7473 */
5b39de91 7474 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 7475 if (likely(!tg3_irq_sync(tp)))
09943a18 7476 napi_schedule(&tnapi->napi);
61487480 7477
88b06bc2
MC
7478 return IRQ_RETVAL(1);
7479}
7480
7d12e780 7481static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 7482{
09943a18
MC
7483 struct tg3_napi *tnapi = dev_id;
7484 struct tg3 *tp = tnapi->tp;
898a56f8 7485 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
7486 unsigned int handled = 1;
7487
1da177e4
LT
7488 /* In INTx mode, it is possible for the interrupt to arrive at
7489 * the CPU before the status block posted prior to the interrupt.
7490 * Reading the PCI State register will confirm whether the
7491 * interrupt is ours and will flush the status block.
7492 */
d18edcb2 7493 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 7494 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7495 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7496 handled = 0;
f47c11ee 7497 goto out;
fac9b83e 7498 }
d18edcb2
MC
7499 }
7500
7501 /*
7502 * Writing any value to intr-mbox-0 clears PCI INTA# and
7503 * chip-internal interrupt pending events.
7504 * Writing non-zero to intr-mbox-0 additional tells the
7505 * NIC to stop sending us irqs, engaging "in-intr-handler"
7506 * event coalescing.
c04cb347
MC
7507 *
7508 * Flush the mailbox to de-assert the IRQ immediately to prevent
7509 * spurious interrupts. The flush impacts performance but
7510 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7511 */
c04cb347 7512 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
7513 if (tg3_irq_sync(tp))
7514 goto out;
7515 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 7516 if (likely(tg3_has_work(tnapi))) {
72334482 7517 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 7518 napi_schedule(&tnapi->napi);
d18edcb2
MC
7519 } else {
7520 /* No work, shared interrupt perhaps? re-enable
7521 * interrupts, and flush that PCI write
7522 */
7523 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
7524 0x00000000);
fac9b83e 7525 }
f47c11ee 7526out:
fac9b83e
DM
7527 return IRQ_RETVAL(handled);
7528}
7529
7d12e780 7530static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 7531{
09943a18
MC
7532 struct tg3_napi *tnapi = dev_id;
7533 struct tg3 *tp = tnapi->tp;
898a56f8 7534 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
7535 unsigned int handled = 1;
7536
fac9b83e
DM
7537 /* In INTx mode, it is possible for the interrupt to arrive at
7538 * the CPU before the status block posted prior to the interrupt.
7539 * Reading the PCI State register will confirm whether the
7540 * interrupt is ours and will flush the status block.
7541 */
898a56f8 7542 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 7543 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7544 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7545 handled = 0;
f47c11ee 7546 goto out;
1da177e4 7547 }
d18edcb2
MC
7548 }
7549
7550 /*
7551 * writing any value to intr-mbox-0 clears PCI INTA# and
7552 * chip-internal interrupt pending events.
7553 * writing non-zero to intr-mbox-0 additional tells the
7554 * NIC to stop sending us irqs, engaging "in-intr-handler"
7555 * event coalescing.
c04cb347
MC
7556 *
7557 * Flush the mailbox to de-assert the IRQ immediately to prevent
7558 * spurious interrupts. The flush impacts performance but
7559 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7560 */
c04cb347 7561 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
7562
7563 /*
7564 * In a shared interrupt configuration, sometimes other devices'
7565 * interrupts will scream. We record the current status tag here
7566 * so that the above check can report that the screaming interrupts
7567 * are unhandled. Eventually they will be silenced.
7568 */
898a56f8 7569 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 7570
d18edcb2
MC
7571 if (tg3_irq_sync(tp))
7572 goto out;
624f8e50 7573
72334482 7574 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 7575
09943a18 7576 napi_schedule(&tnapi->napi);
624f8e50 7577
f47c11ee 7578out:
1da177e4
LT
7579 return IRQ_RETVAL(handled);
7580}
7581
7938109f 7582/* ISR for interrupt test */
7d12e780 7583static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 7584{
09943a18
MC
7585 struct tg3_napi *tnapi = dev_id;
7586 struct tg3 *tp = tnapi->tp;
898a56f8 7587 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 7588
f9804ddb
MC
7589 if ((sblk->status & SD_STATUS_UPDATED) ||
7590 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 7591 tg3_disable_ints(tp);
7938109f
MC
7592 return IRQ_RETVAL(1);
7593 }
7594 return IRQ_RETVAL(0);
7595}
7596
1da177e4
LT
7597#ifdef CONFIG_NET_POLL_CONTROLLER
7598static void tg3_poll_controller(struct net_device *dev)
7599{
4f125f42 7600 int i;
88b06bc2
MC
7601 struct tg3 *tp = netdev_priv(dev);
7602
9c13cb8b
NNS
7603 if (tg3_irq_sync(tp))
7604 return;
7605
4f125f42 7606 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 7607 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
7608}
7609#endif
7610
1da177e4
LT
7611static void tg3_tx_timeout(struct net_device *dev)
7612{
7613 struct tg3 *tp = netdev_priv(dev);
7614
b0408751 7615 if (netif_msg_tx_err(tp)) {
05dbe005 7616 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 7617 tg3_dump_state(tp);
b0408751 7618 }
1da177e4 7619
db219973 7620 tg3_reset_task_schedule(tp);
1da177e4
LT
7621}
7622
c58ec932
MC
7623/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7624static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7625{
7626 u32 base = (u32) mapping & 0xffffffff;
7627
807540ba 7628 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
7629}
7630
0f0d1510
MC
7631/* Test for TSO DMA buffers that cross into regions which are within MSS bytes
7632 * of any 4GB boundaries: 4G, 8G, etc
7633 */
7634static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7635 u32 len, u32 mss)
7636{
7637 if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
7638 u32 base = (u32) mapping & 0xffffffff;
7639
7640 return ((base + len + (mss & 0x3fff)) < base);
7641 }
7642 return 0;
7643}
7644
72f2afb8
MC
7645/* Test for DMA addresses > 40-bit */
7646static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7647 int len)
7648{
7649#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 7650 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 7651 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
7652 return 0;
7653#else
7654 return 0;
7655#endif
7656}
7657
d1a3b737 7658static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
7659 dma_addr_t mapping, u32 len, u32 flags,
7660 u32 mss, u32 vlan)
2ffcc981 7661{
92cd3a17
MC
7662 txbd->addr_hi = ((u64) mapping >> 32);
7663 txbd->addr_lo = ((u64) mapping & 0xffffffff);
7664 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7665 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 7666}
1da177e4 7667
84b67b27 7668static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
7669 dma_addr_t map, u32 len, u32 flags,
7670 u32 mss, u32 vlan)
7671{
7672 struct tg3 *tp = tnapi->tp;
7673 bool hwbug = false;
7674
7675 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 7676 hwbug = true;
d1a3b737
MC
7677
7678 if (tg3_4g_overflow_test(map, len))
3db1cd5c 7679 hwbug = true;
d1a3b737 7680
0f0d1510
MC
7681 if (tg3_4g_tso_overflow_test(tp, map, len, mss))
7682 hwbug = true;
7683
d1a3b737 7684 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 7685 hwbug = true;
d1a3b737 7686
a4cb428d 7687 if (tp->dma_limit) {
b9e45482 7688 u32 prvidx = *entry;
e31aa987 7689 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
7690 while (len > tp->dma_limit && *budget) {
7691 u32 frag_len = tp->dma_limit;
7692 len -= tp->dma_limit;
e31aa987 7693
b9e45482
MC
7694 /* Avoid the 8byte DMA problem */
7695 if (len <= 8) {
a4cb428d
MC
7696 len += tp->dma_limit / 2;
7697 frag_len = tp->dma_limit / 2;
e31aa987
MC
7698 }
7699
b9e45482
MC
7700 tnapi->tx_buffers[*entry].fragmented = true;
7701
7702 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7703 frag_len, tmp_flag, mss, vlan);
7704 *budget -= 1;
7705 prvidx = *entry;
7706 *entry = NEXT_TX(*entry);
7707
e31aa987
MC
7708 map += frag_len;
7709 }
7710
7711 if (len) {
7712 if (*budget) {
7713 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7714 len, flags, mss, vlan);
b9e45482 7715 *budget -= 1;
e31aa987
MC
7716 *entry = NEXT_TX(*entry);
7717 } else {
3db1cd5c 7718 hwbug = true;
b9e45482 7719 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
7720 }
7721 }
7722 } else {
84b67b27
MC
7723 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7724 len, flags, mss, vlan);
e31aa987
MC
7725 *entry = NEXT_TX(*entry);
7726 }
d1a3b737
MC
7727
7728 return hwbug;
7729}
7730
0d681b27 7731static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
7732{
7733 int i;
0d681b27 7734 struct sk_buff *skb;
df8944cf 7735 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 7736
0d681b27
MC
7737 skb = txb->skb;
7738 txb->skb = NULL;
7739
432aa7ed
MC
7740 pci_unmap_single(tnapi->tp->pdev,
7741 dma_unmap_addr(txb, mapping),
7742 skb_headlen(skb),
7743 PCI_DMA_TODEVICE);
e01ee14d
MC
7744
7745 while (txb->fragmented) {
7746 txb->fragmented = false;
7747 entry = NEXT_TX(entry);
7748 txb = &tnapi->tx_buffers[entry];
7749 }
7750
ba1142e4 7751 for (i = 0; i <= last; i++) {
9e903e08 7752 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
7753
7754 entry = NEXT_TX(entry);
7755 txb = &tnapi->tx_buffers[entry];
7756
7757 pci_unmap_page(tnapi->tp->pdev,
7758 dma_unmap_addr(txb, mapping),
9e903e08 7759 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
7760
7761 while (txb->fragmented) {
7762 txb->fragmented = false;
7763 entry = NEXT_TX(entry);
7764 txb = &tnapi->tx_buffers[entry];
7765 }
432aa7ed
MC
7766 }
7767}
7768
72f2afb8 7769/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 7770static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 7771 struct sk_buff **pskb,
84b67b27 7772 u32 *entry, u32 *budget,
92cd3a17 7773 u32 base_flags, u32 mss, u32 vlan)
1da177e4 7774{
24f4efd4 7775 struct tg3 *tp = tnapi->tp;
f7ff1987 7776 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 7777 dma_addr_t new_addr = 0;
432aa7ed 7778 int ret = 0;
1da177e4 7779
4153577a 7780 if (tg3_asic_rev(tp) != ASIC_REV_5701)
41588ba1
MC
7781 new_skb = skb_copy(skb, GFP_ATOMIC);
7782 else {
7783 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7784
7785 new_skb = skb_copy_expand(skb,
7786 skb_headroom(skb) + more_headroom,
7787 skb_tailroom(skb), GFP_ATOMIC);
7788 }
7789
1da177e4 7790 if (!new_skb) {
c58ec932
MC
7791 ret = -1;
7792 } else {
7793 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
7794 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7795 PCI_DMA_TODEVICE);
7796 /* Make sure the mapping succeeded */
7797 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 7798 dev_kfree_skb(new_skb);
c58ec932 7799 ret = -1;
c58ec932 7800 } else {
b9e45482
MC
7801 u32 save_entry = *entry;
7802
92cd3a17
MC
7803 base_flags |= TXD_FLAG_END;
7804
84b67b27
MC
7805 tnapi->tx_buffers[*entry].skb = new_skb;
7806 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
7807 mapping, new_addr);
7808
84b67b27 7809 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
7810 new_skb->len, base_flags,
7811 mss, vlan)) {
ba1142e4 7812 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
7813 dev_kfree_skb(new_skb);
7814 ret = -1;
7815 }
f4188d8a 7816 }
1da177e4
LT
7817 }
7818
7819 dev_kfree_skb(skb);
f7ff1987 7820 *pskb = new_skb;
c58ec932 7821 return ret;
1da177e4
LT
7822}
7823
2ffcc981 7824static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
7825
7826/* Use GSO to workaround a rare TSO bug that may be triggered when the
7827 * TSO header is greater than 80 bytes.
7828 */
7829static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
7830{
7831 struct sk_buff *segs, *nskb;
f3f3f27e 7832 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
7833
7834 /* Estimate the number of fragments in the worst case */
f3f3f27e 7835 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 7836 netif_stop_queue(tp->dev);
f65aac16
MC
7837
7838 /* netif_tx_stop_queue() must be done before checking
7839 * checking tx index in tg3_tx_avail() below, because in
7840 * tg3_tx(), we update tx index before checking for
7841 * netif_tx_queue_stopped().
7842 */
7843 smp_mb();
f3f3f27e 7844 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
7845 return NETDEV_TX_BUSY;
7846
7847 netif_wake_queue(tp->dev);
52c0fd83
MC
7848 }
7849
7850 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 7851 if (IS_ERR(segs))
52c0fd83
MC
7852 goto tg3_tso_bug_end;
7853
7854 do {
7855 nskb = segs;
7856 segs = segs->next;
7857 nskb->next = NULL;
2ffcc981 7858 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
7859 } while (segs);
7860
7861tg3_tso_bug_end:
7862 dev_kfree_skb(skb);
7863
7864 return NETDEV_TX_OK;
7865}
52c0fd83 7866
5a6f3074 7867/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 7868 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 7869 */
2ffcc981 7870static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
7871{
7872 struct tg3 *tp = netdev_priv(dev);
92cd3a17 7873 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 7874 u32 budget;
432aa7ed 7875 int i = -1, would_hit_hwbug;
90079ce8 7876 dma_addr_t mapping;
24f4efd4
MC
7877 struct tg3_napi *tnapi;
7878 struct netdev_queue *txq;
432aa7ed 7879 unsigned int last;
f4188d8a 7880
24f4efd4
MC
7881 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7882 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 7883 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 7884 tnapi++;
1da177e4 7885
84b67b27
MC
7886 budget = tg3_tx_avail(tnapi);
7887
00b70504 7888 /* We are running in BH disabled context with netif_tx_lock
bea3348e 7889 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
7890 * interrupt. Furthermore, IRQ processing runs lockless so we have
7891 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 7892 */
84b67b27 7893 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
7894 if (!netif_tx_queue_stopped(txq)) {
7895 netif_tx_stop_queue(txq);
1f064a87
SH
7896
7897 /* This is a hard error, log it. */
5129c3a3
MC
7898 netdev_err(dev,
7899 "BUG! Tx Ring full when queue awake!\n");
1f064a87 7900 }
1da177e4
LT
7901 return NETDEV_TX_BUSY;
7902 }
7903
f3f3f27e 7904 entry = tnapi->tx_prod;
1da177e4 7905 base_flags = 0;
84fa7933 7906 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 7907 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 7908
be98da6a
MC
7909 mss = skb_shinfo(skb)->gso_size;
7910 if (mss) {
eddc9ec5 7911 struct iphdr *iph;
34195c3d 7912 u32 tcp_opt_len, hdr_len;
1da177e4
LT
7913
7914 if (skb_header_cloned(skb) &&
48855432
ED
7915 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7916 goto drop;
1da177e4 7917
34195c3d 7918 iph = ip_hdr(skb);
ab6a5bb6 7919 tcp_opt_len = tcp_optlen(skb);
1da177e4 7920
a5a11955 7921 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 7922
a5a11955 7923 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
7924 iph->check = 0;
7925 iph->tot_len = htons(mss + hdr_len);
7926 }
7927
52c0fd83 7928 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 7929 tg3_flag(tp, TSO_BUG))
de6f31eb 7930 return tg3_tso_bug(tp, skb);
52c0fd83 7931
1da177e4
LT
7932 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7933 TXD_FLAG_CPU_POST_DMA);
7934
63c3a66f
JP
7935 if (tg3_flag(tp, HW_TSO_1) ||
7936 tg3_flag(tp, HW_TSO_2) ||
7937 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 7938 tcp_hdr(skb)->check = 0;
1da177e4 7939 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
7940 } else
7941 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
7942 iph->daddr, 0,
7943 IPPROTO_TCP,
7944 0);
1da177e4 7945
63c3a66f 7946 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
7947 mss |= (hdr_len & 0xc) << 12;
7948 if (hdr_len & 0x10)
7949 base_flags |= 0x00000010;
7950 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 7951 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 7952 mss |= hdr_len << 9;
63c3a66f 7953 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 7954 tg3_asic_rev(tp) == ASIC_REV_5705) {
eddc9ec5 7955 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7956 int tsflags;
7957
eddc9ec5 7958 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7959 mss |= (tsflags << 11);
7960 }
7961 } else {
eddc9ec5 7962 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7963 int tsflags;
7964
eddc9ec5 7965 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7966 base_flags |= tsflags << 12;
7967 }
7968 }
7969 }
bf933c80 7970
93a700a9
MC
7971 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
7972 !mss && skb->len > VLAN_ETH_FRAME_LEN)
7973 base_flags |= TXD_FLAG_JMB_PKT;
7974
92cd3a17
MC
7975 if (vlan_tx_tag_present(skb)) {
7976 base_flags |= TXD_FLAG_VLAN;
7977 vlan = vlan_tx_tag_get(skb);
7978 }
1da177e4 7979
fb4ce8ad
MC
7980 if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
7981 tg3_flag(tp, TX_TSTAMP_EN)) {
7982 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7983 base_flags |= TXD_FLAG_HWTSTAMP;
7984 }
7985
f4188d8a
AD
7986 len = skb_headlen(skb);
7987
7988 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
7989 if (pci_dma_mapping_error(tp->pdev, mapping))
7990 goto drop;
7991
90079ce8 7992
f3f3f27e 7993 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 7994 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
7995
7996 would_hit_hwbug = 0;
7997
63c3a66f 7998 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 7999 would_hit_hwbug = 1;
1da177e4 8000
84b67b27 8001 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 8002 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 8003 mss, vlan)) {
d1a3b737 8004 would_hit_hwbug = 1;
ba1142e4 8005 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
8006 u32 tmp_mss = mss;
8007
8008 if (!tg3_flag(tp, HW_TSO_1) &&
8009 !tg3_flag(tp, HW_TSO_2) &&
8010 !tg3_flag(tp, HW_TSO_3))
8011 tmp_mss = 0;
8012
c5665a53
MC
8013 /* Now loop through additional data
8014 * fragments, and queue them.
8015 */
1da177e4
LT
8016 last = skb_shinfo(skb)->nr_frags - 1;
8017 for (i = 0; i <= last; i++) {
8018 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
8019
9e903e08 8020 len = skb_frag_size(frag);
dc234d0b 8021 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 8022 len, DMA_TO_DEVICE);
1da177e4 8023
f3f3f27e 8024 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 8025 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 8026 mapping);
5d6bcdfe 8027 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 8028 goto dma_error;
1da177e4 8029
b9e45482
MC
8030 if (!budget ||
8031 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
8032 len, base_flags |
8033 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 8034 tmp_mss, vlan)) {
72f2afb8 8035 would_hit_hwbug = 1;
b9e45482
MC
8036 break;
8037 }
1da177e4
LT
8038 }
8039 }
8040
8041 if (would_hit_hwbug) {
0d681b27 8042 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
8043
8044 /* If the workaround fails due to memory/mapping
8045 * failure, silently drop this packet.
8046 */
84b67b27
MC
8047 entry = tnapi->tx_prod;
8048 budget = tg3_tx_avail(tnapi);
f7ff1987 8049 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 8050 base_flags, mss, vlan))
48855432 8051 goto drop_nofree;
1da177e4
LT
8052 }
8053
d515b450 8054 skb_tx_timestamp(skb);
5cb917bc 8055 netdev_tx_sent_queue(txq, skb->len);
d515b450 8056
6541b806
MC
8057 /* Sync BD data before updating mailbox */
8058 wmb();
8059
1da177e4 8060 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 8061 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 8062
f3f3f27e
MC
8063 tnapi->tx_prod = entry;
8064 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 8065 netif_tx_stop_queue(txq);
f65aac16
MC
8066
8067 /* netif_tx_stop_queue() must be done before checking
8068 * checking tx index in tg3_tx_avail() below, because in
8069 * tg3_tx(), we update tx index before checking for
8070 * netif_tx_queue_stopped().
8071 */
8072 smp_mb();
f3f3f27e 8073 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 8074 netif_tx_wake_queue(txq);
51b91468 8075 }
1da177e4 8076
cdd0db05 8077 mmiowb();
1da177e4 8078 return NETDEV_TX_OK;
f4188d8a
AD
8079
8080dma_error:
ba1142e4 8081 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 8082 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
8083drop:
8084 dev_kfree_skb(skb);
8085drop_nofree:
8086 tp->tx_dropped++;
f4188d8a 8087 return NETDEV_TX_OK;
1da177e4
LT
8088}
8089
6e01b20b
MC
8090static void tg3_mac_loopback(struct tg3 *tp, bool enable)
8091{
8092 if (enable) {
8093 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
8094 MAC_MODE_PORT_MODE_MASK);
8095
8096 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
8097
8098 if (!tg3_flag(tp, 5705_PLUS))
8099 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
8100
8101 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
8102 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
8103 else
8104 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
8105 } else {
8106 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
8107
8108 if (tg3_flag(tp, 5705_PLUS) ||
8109 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
4153577a 8110 tg3_asic_rev(tp) == ASIC_REV_5700)
6e01b20b
MC
8111 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
8112 }
8113
8114 tw32(MAC_MODE, tp->mac_mode);
8115 udelay(40);
8116}
8117
941ec90f 8118static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 8119{
941ec90f 8120 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
8121
8122 tg3_phy_toggle_apd(tp, false);
953c96e0 8123 tg3_phy_toggle_automdix(tp, false);
5e5a7f37 8124
941ec90f
MC
8125 if (extlpbk && tg3_phy_set_extloopbk(tp))
8126 return -EIO;
8127
8128 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
8129 switch (speed) {
8130 case SPEED_10:
8131 break;
8132 case SPEED_100:
8133 bmcr |= BMCR_SPEED100;
8134 break;
8135 case SPEED_1000:
8136 default:
8137 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
8138 speed = SPEED_100;
8139 bmcr |= BMCR_SPEED100;
8140 } else {
8141 speed = SPEED_1000;
8142 bmcr |= BMCR_SPEED1000;
8143 }
8144 }
8145
941ec90f
MC
8146 if (extlpbk) {
8147 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
8148 tg3_readphy(tp, MII_CTRL1000, &val);
8149 val |= CTL1000_AS_MASTER |
8150 CTL1000_ENABLE_MASTER;
8151 tg3_writephy(tp, MII_CTRL1000, val);
8152 } else {
8153 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
8154 MII_TG3_FET_PTEST_TRIM_2;
8155 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
8156 }
8157 } else
8158 bmcr |= BMCR_LOOPBACK;
8159
5e5a7f37
MC
8160 tg3_writephy(tp, MII_BMCR, bmcr);
8161
8162 /* The write needs to be flushed for the FETs */
8163 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
8164 tg3_readphy(tp, MII_BMCR, &bmcr);
8165
8166 udelay(40);
8167
8168 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a 8169 tg3_asic_rev(tp) == ASIC_REV_5785) {
941ec90f 8170 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
8171 MII_TG3_FET_PTEST_FRC_TX_LINK |
8172 MII_TG3_FET_PTEST_FRC_TX_LOCK);
8173
8174 /* The write needs to be flushed for the AC131 */
8175 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
8176 }
8177
8178 /* Reset to prevent losing 1st rx packet intermittently */
8179 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
8180 tg3_flag(tp, 5780_CLASS)) {
8181 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8182 udelay(10);
8183 tw32_f(MAC_RX_MODE, tp->rx_mode);
8184 }
8185
8186 mac_mode = tp->mac_mode &
8187 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
8188 if (speed == SPEED_1000)
8189 mac_mode |= MAC_MODE_PORT_MODE_GMII;
8190 else
8191 mac_mode |= MAC_MODE_PORT_MODE_MII;
8192
4153577a 8193 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
5e5a7f37
MC
8194 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
8195
8196 if (masked_phy_id == TG3_PHY_ID_BCM5401)
8197 mac_mode &= ~MAC_MODE_LINK_POLARITY;
8198 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
8199 mac_mode |= MAC_MODE_LINK_POLARITY;
8200
8201 tg3_writephy(tp, MII_TG3_EXT_CTRL,
8202 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
8203 }
8204
8205 tw32(MAC_MODE, mac_mode);
8206 udelay(40);
941ec90f
MC
8207
8208 return 0;
5e5a7f37
MC
8209}
8210
c8f44aff 8211static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
8212{
8213 struct tg3 *tp = netdev_priv(dev);
8214
8215 if (features & NETIF_F_LOOPBACK) {
8216 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
8217 return;
8218
06c03c02 8219 spin_lock_bh(&tp->lock);
6e01b20b 8220 tg3_mac_loopback(tp, true);
06c03c02
MB
8221 netif_carrier_on(tp->dev);
8222 spin_unlock_bh(&tp->lock);
8223 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
8224 } else {
8225 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
8226 return;
8227
06c03c02 8228 spin_lock_bh(&tp->lock);
6e01b20b 8229 tg3_mac_loopback(tp, false);
06c03c02 8230 /* Force link status check */
953c96e0 8231 tg3_setup_phy(tp, true);
06c03c02
MB
8232 spin_unlock_bh(&tp->lock);
8233 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
8234 }
8235}
8236
c8f44aff
MM
8237static netdev_features_t tg3_fix_features(struct net_device *dev,
8238 netdev_features_t features)
dc668910
MM
8239{
8240 struct tg3 *tp = netdev_priv(dev);
8241
63c3a66f 8242 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
8243 features &= ~NETIF_F_ALL_TSO;
8244
8245 return features;
8246}
8247
c8f44aff 8248static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 8249{
c8f44aff 8250 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
8251
8252 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
8253 tg3_set_loopback(dev, features);
8254
8255 return 0;
8256}
8257
21f581a5
MC
8258static void tg3_rx_prodring_free(struct tg3 *tp,
8259 struct tg3_rx_prodring_set *tpr)
1da177e4 8260{
1da177e4
LT
8261 int i;
8262
8fea32b9 8263 if (tpr != &tp->napi[0].prodring) {
b196c7e4 8264 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 8265 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 8266 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
8267 tp->rx_pkt_map_sz);
8268
63c3a66f 8269 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
8270 for (i = tpr->rx_jmb_cons_idx;
8271 i != tpr->rx_jmb_prod_idx;
2c49a44d 8272 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 8273 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
8274 TG3_RX_JMB_MAP_SZ);
8275 }
8276 }
8277
2b2cdb65 8278 return;
b196c7e4 8279 }
1da177e4 8280
2c49a44d 8281 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 8282 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 8283 tp->rx_pkt_map_sz);
1da177e4 8284
63c3a66f 8285 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8286 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 8287 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 8288 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
8289 }
8290}
8291
c6cdf436 8292/* Initialize rx rings for packet processing.
1da177e4
LT
8293 *
8294 * The chip has been shut down and the driver detached from
8295 * the networking, so no interrupts or new tx packets will
8296 * end up in the driver. tp->{tx,}lock are held and thus
8297 * we may not sleep.
8298 */
21f581a5
MC
8299static int tg3_rx_prodring_alloc(struct tg3 *tp,
8300 struct tg3_rx_prodring_set *tpr)
1da177e4 8301{
287be12e 8302 u32 i, rx_pkt_dma_sz;
1da177e4 8303
b196c7e4
MC
8304 tpr->rx_std_cons_idx = 0;
8305 tpr->rx_std_prod_idx = 0;
8306 tpr->rx_jmb_cons_idx = 0;
8307 tpr->rx_jmb_prod_idx = 0;
8308
8fea32b9 8309 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
8310 memset(&tpr->rx_std_buffers[0], 0,
8311 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 8312 if (tpr->rx_jmb_buffers)
2b2cdb65 8313 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 8314 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
8315 goto done;
8316 }
8317
1da177e4 8318 /* Zero out all descriptors. */
2c49a44d 8319 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 8320
287be12e 8321 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 8322 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
8323 tp->dev->mtu > ETH_DATA_LEN)
8324 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
8325 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 8326
1da177e4
LT
8327 /* Initialize invariants of the rings, we only set this
8328 * stuff once. This works because the card does not
8329 * write into the rx buffer posting rings.
8330 */
2c49a44d 8331 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
8332 struct tg3_rx_buffer_desc *rxd;
8333
21f581a5 8334 rxd = &tpr->rx_std[i];
287be12e 8335 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
8336 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
8337 rxd->opaque = (RXD_OPAQUE_RING_STD |
8338 (i << RXD_OPAQUE_INDEX_SHIFT));
8339 }
8340
1da177e4
LT
8341 /* Now allocate fresh SKBs for each rx ring. */
8342 for (i = 0; i < tp->rx_pending; i++) {
8d4057a9
ED
8343 unsigned int frag_size;
8344
8345 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
8346 &frag_size) < 0) {
5129c3a3
MC
8347 netdev_warn(tp->dev,
8348 "Using a smaller RX standard ring. Only "
8349 "%d out of %d buffers were allocated "
8350 "successfully\n", i, tp->rx_pending);
32d8c572 8351 if (i == 0)
cf7a7298 8352 goto initfail;
32d8c572 8353 tp->rx_pending = i;
1da177e4 8354 break;
32d8c572 8355 }
1da177e4
LT
8356 }
8357
63c3a66f 8358 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
8359 goto done;
8360
2c49a44d 8361 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 8362
63c3a66f 8363 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 8364 goto done;
cf7a7298 8365
2c49a44d 8366 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
8367 struct tg3_rx_buffer_desc *rxd;
8368
8369 rxd = &tpr->rx_jmb[i].std;
8370 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
8371 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
8372 RXD_FLAG_JUMBO;
8373 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
8374 (i << RXD_OPAQUE_INDEX_SHIFT));
8375 }
8376
8377 for (i = 0; i < tp->rx_jumbo_pending; i++) {
8d4057a9
ED
8378 unsigned int frag_size;
8379
8380 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
8381 &frag_size) < 0) {
5129c3a3
MC
8382 netdev_warn(tp->dev,
8383 "Using a smaller RX jumbo ring. Only %d "
8384 "out of %d buffers were allocated "
8385 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
8386 if (i == 0)
8387 goto initfail;
8388 tp->rx_jumbo_pending = i;
8389 break;
1da177e4
LT
8390 }
8391 }
cf7a7298
MC
8392
8393done:
32d8c572 8394 return 0;
cf7a7298
MC
8395
8396initfail:
21f581a5 8397 tg3_rx_prodring_free(tp, tpr);
cf7a7298 8398 return -ENOMEM;
1da177e4
LT
8399}
8400
21f581a5
MC
8401static void tg3_rx_prodring_fini(struct tg3 *tp,
8402 struct tg3_rx_prodring_set *tpr)
1da177e4 8403{
21f581a5
MC
8404 kfree(tpr->rx_std_buffers);
8405 tpr->rx_std_buffers = NULL;
8406 kfree(tpr->rx_jmb_buffers);
8407 tpr->rx_jmb_buffers = NULL;
8408 if (tpr->rx_std) {
4bae65c8
MC
8409 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
8410 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 8411 tpr->rx_std = NULL;
1da177e4 8412 }
21f581a5 8413 if (tpr->rx_jmb) {
4bae65c8
MC
8414 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
8415 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 8416 tpr->rx_jmb = NULL;
1da177e4 8417 }
cf7a7298
MC
8418}
8419
21f581a5
MC
8420static int tg3_rx_prodring_init(struct tg3 *tp,
8421 struct tg3_rx_prodring_set *tpr)
cf7a7298 8422{
2c49a44d
MC
8423 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
8424 GFP_KERNEL);
21f581a5 8425 if (!tpr->rx_std_buffers)
cf7a7298
MC
8426 return -ENOMEM;
8427
4bae65c8
MC
8428 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
8429 TG3_RX_STD_RING_BYTES(tp),
8430 &tpr->rx_std_mapping,
8431 GFP_KERNEL);
21f581a5 8432 if (!tpr->rx_std)
cf7a7298
MC
8433 goto err_out;
8434
63c3a66f 8435 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8436 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
8437 GFP_KERNEL);
8438 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
8439 goto err_out;
8440
4bae65c8
MC
8441 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
8442 TG3_RX_JMB_RING_BYTES(tp),
8443 &tpr->rx_jmb_mapping,
8444 GFP_KERNEL);
21f581a5 8445 if (!tpr->rx_jmb)
cf7a7298
MC
8446 goto err_out;
8447 }
8448
8449 return 0;
8450
8451err_out:
21f581a5 8452 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
8453 return -ENOMEM;
8454}
8455
8456/* Free up pending packets in all rx/tx rings.
8457 *
8458 * The chip has been shut down and the driver detached from
8459 * the networking, so no interrupts or new tx packets will
8460 * end up in the driver. tp->{tx,}lock is not held and we are not
8461 * in an interrupt context and thus may sleep.
8462 */
8463static void tg3_free_rings(struct tg3 *tp)
8464{
f77a6a8e 8465 int i, j;
cf7a7298 8466
f77a6a8e
MC
8467 for (j = 0; j < tp->irq_cnt; j++) {
8468 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 8469
8fea32b9 8470 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 8471
0c1d0e2b
MC
8472 if (!tnapi->tx_buffers)
8473 continue;
8474
0d681b27
MC
8475 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
8476 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 8477
0d681b27 8478 if (!skb)
f77a6a8e 8479 continue;
cf7a7298 8480
ba1142e4
MC
8481 tg3_tx_skb_unmap(tnapi, i,
8482 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
8483
8484 dev_kfree_skb_any(skb);
8485 }
5cb917bc 8486 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
2b2cdb65 8487 }
cf7a7298
MC
8488}
8489
8490/* Initialize tx/rx rings for packet processing.
8491 *
8492 * The chip has been shut down and the driver detached from
8493 * the networking, so no interrupts or new tx packets will
8494 * end up in the driver. tp->{tx,}lock are held and thus
8495 * we may not sleep.
8496 */
8497static int tg3_init_rings(struct tg3 *tp)
8498{
f77a6a8e 8499 int i;
72334482 8500
cf7a7298
MC
8501 /* Free up all the SKBs. */
8502 tg3_free_rings(tp);
8503
f77a6a8e
MC
8504 for (i = 0; i < tp->irq_cnt; i++) {
8505 struct tg3_napi *tnapi = &tp->napi[i];
8506
8507 tnapi->last_tag = 0;
8508 tnapi->last_irq_tag = 0;
8509 tnapi->hw_status->status = 0;
8510 tnapi->hw_status->status_tag = 0;
8511 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 8512
f77a6a8e
MC
8513 tnapi->tx_prod = 0;
8514 tnapi->tx_cons = 0;
0c1d0e2b
MC
8515 if (tnapi->tx_ring)
8516 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
8517
8518 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
8519 if (tnapi->rx_rcb)
8520 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 8521
8fea32b9 8522 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 8523 tg3_free_rings(tp);
2b2cdb65 8524 return -ENOMEM;
e4af1af9 8525 }
f77a6a8e 8526 }
72334482 8527
2b2cdb65 8528 return 0;
cf7a7298
MC
8529}
8530
49a359e3 8531static void tg3_mem_tx_release(struct tg3 *tp)
cf7a7298 8532{
f77a6a8e 8533 int i;
898a56f8 8534
49a359e3 8535 for (i = 0; i < tp->irq_max; i++) {
f77a6a8e
MC
8536 struct tg3_napi *tnapi = &tp->napi[i];
8537
8538 if (tnapi->tx_ring) {
4bae65c8 8539 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
8540 tnapi->tx_ring, tnapi->tx_desc_mapping);
8541 tnapi->tx_ring = NULL;
8542 }
8543
8544 kfree(tnapi->tx_buffers);
8545 tnapi->tx_buffers = NULL;
49a359e3
MC
8546 }
8547}
f77a6a8e 8548
49a359e3
MC
8549static int tg3_mem_tx_acquire(struct tg3 *tp)
8550{
8551 int i;
8552 struct tg3_napi *tnapi = &tp->napi[0];
8553
8554 /* If multivector TSS is enabled, vector 0 does not handle
8555 * tx interrupts. Don't allocate any resources for it.
8556 */
8557 if (tg3_flag(tp, ENABLE_TSS))
8558 tnapi++;
8559
8560 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
8561 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
8562 TG3_TX_RING_SIZE, GFP_KERNEL);
8563 if (!tnapi->tx_buffers)
8564 goto err_out;
8565
8566 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
8567 TG3_TX_RING_BYTES,
8568 &tnapi->tx_desc_mapping,
8569 GFP_KERNEL);
8570 if (!tnapi->tx_ring)
8571 goto err_out;
8572 }
8573
8574 return 0;
8575
8576err_out:
8577 tg3_mem_tx_release(tp);
8578 return -ENOMEM;
8579}
8580
8581static void tg3_mem_rx_release(struct tg3 *tp)
8582{
8583 int i;
8584
8585 for (i = 0; i < tp->irq_max; i++) {
8586 struct tg3_napi *tnapi = &tp->napi[i];
f77a6a8e 8587
8fea32b9
MC
8588 tg3_rx_prodring_fini(tp, &tnapi->prodring);
8589
49a359e3
MC
8590 if (!tnapi->rx_rcb)
8591 continue;
8592
8593 dma_free_coherent(&tp->pdev->dev,
8594 TG3_RX_RCB_RING_BYTES(tp),
8595 tnapi->rx_rcb,
8596 tnapi->rx_rcb_mapping);
8597 tnapi->rx_rcb = NULL;
8598 }
8599}
8600
8601static int tg3_mem_rx_acquire(struct tg3 *tp)
8602{
8603 unsigned int i, limit;
8604
8605 limit = tp->rxq_cnt;
8606
8607 /* If RSS is enabled, we need a (dummy) producer ring
8608 * set on vector zero. This is the true hw prodring.
8609 */
8610 if (tg3_flag(tp, ENABLE_RSS))
8611 limit++;
8612
8613 for (i = 0; i < limit; i++) {
8614 struct tg3_napi *tnapi = &tp->napi[i];
8615
8616 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8617 goto err_out;
8618
8619 /* If multivector RSS is enabled, vector 0
8620 * does not handle rx or tx interrupts.
8621 * Don't allocate any resources for it.
8622 */
8623 if (!i && tg3_flag(tp, ENABLE_RSS))
8624 continue;
8625
ede23fa8
JP
8626 tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
8627 TG3_RX_RCB_RING_BYTES(tp),
8628 &tnapi->rx_rcb_mapping,
8629 GFP_KERNEL);
49a359e3
MC
8630 if (!tnapi->rx_rcb)
8631 goto err_out;
49a359e3
MC
8632 }
8633
8634 return 0;
8635
8636err_out:
8637 tg3_mem_rx_release(tp);
8638 return -ENOMEM;
8639}
8640
8641/*
8642 * Must not be invoked with interrupt sources disabled and
8643 * the hardware shutdown down.
8644 */
8645static void tg3_free_consistent(struct tg3 *tp)
8646{
8647 int i;
8648
8649 for (i = 0; i < tp->irq_cnt; i++) {
8650 struct tg3_napi *tnapi = &tp->napi[i];
8651
f77a6a8e 8652 if (tnapi->hw_status) {
4bae65c8
MC
8653 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8654 tnapi->hw_status,
8655 tnapi->status_mapping);
f77a6a8e
MC
8656 tnapi->hw_status = NULL;
8657 }
1da177e4 8658 }
f77a6a8e 8659
49a359e3
MC
8660 tg3_mem_rx_release(tp);
8661 tg3_mem_tx_release(tp);
8662
1da177e4 8663 if (tp->hw_stats) {
4bae65c8
MC
8664 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8665 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
8666 tp->hw_stats = NULL;
8667 }
8668}
8669
8670/*
8671 * Must not be invoked with interrupt sources disabled and
8672 * the hardware shutdown down. Can sleep.
8673 */
8674static int tg3_alloc_consistent(struct tg3 *tp)
8675{
f77a6a8e 8676 int i;
898a56f8 8677
ede23fa8
JP
8678 tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
8679 sizeof(struct tg3_hw_stats),
8680 &tp->stats_mapping, GFP_KERNEL);
f77a6a8e 8681 if (!tp->hw_stats)
1da177e4
LT
8682 goto err_out;
8683
f77a6a8e
MC
8684 for (i = 0; i < tp->irq_cnt; i++) {
8685 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 8686 struct tg3_hw_status *sblk;
1da177e4 8687
ede23fa8
JP
8688 tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
8689 TG3_HW_STATUS_SIZE,
8690 &tnapi->status_mapping,
8691 GFP_KERNEL);
f77a6a8e
MC
8692 if (!tnapi->hw_status)
8693 goto err_out;
898a56f8 8694
8d9d7cfc
MC
8695 sblk = tnapi->hw_status;
8696
49a359e3 8697 if (tg3_flag(tp, ENABLE_RSS)) {
86449944 8698 u16 *prodptr = NULL;
8fea32b9 8699
49a359e3
MC
8700 /*
8701 * When RSS is enabled, the status block format changes
8702 * slightly. The "rx_jumbo_consumer", "reserved",
8703 * and "rx_mini_consumer" members get mapped to the
8704 * other three rx return ring producer indexes.
8705 */
8706 switch (i) {
8707 case 1:
8708 prodptr = &sblk->idx[0].rx_producer;
8709 break;
8710 case 2:
8711 prodptr = &sblk->rx_jumbo_consumer;
8712 break;
8713 case 3:
8714 prodptr = &sblk->reserved;
8715 break;
8716 case 4:
8717 prodptr = &sblk->rx_mini_consumer;
f891ea16
MC
8718 break;
8719 }
49a359e3
MC
8720 tnapi->rx_rcb_prod_idx = prodptr;
8721 } else {
8d9d7cfc 8722 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
8d9d7cfc 8723 }
f77a6a8e 8724 }
1da177e4 8725
49a359e3
MC
8726 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8727 goto err_out;
8728
1da177e4
LT
8729 return 0;
8730
8731err_out:
8732 tg3_free_consistent(tp);
8733 return -ENOMEM;
8734}
8735
8736#define MAX_WAIT_CNT 1000
8737
8738/* To stop a block, clear the enable bit and poll till it
8739 * clears. tp->lock is held.
8740 */
953c96e0 8741static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
1da177e4
LT
8742{
8743 unsigned int i;
8744 u32 val;
8745
63c3a66f 8746 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8747 switch (ofs) {
8748 case RCVLSC_MODE:
8749 case DMAC_MODE:
8750 case MBFREE_MODE:
8751 case BUFMGR_MODE:
8752 case MEMARB_MODE:
8753 /* We can't enable/disable these bits of the
8754 * 5705/5750, just say success.
8755 */
8756 return 0;
8757
8758 default:
8759 break;
855e1111 8760 }
1da177e4
LT
8761 }
8762
8763 val = tr32(ofs);
8764 val &= ~enable_bit;
8765 tw32_f(ofs, val);
8766
8767 for (i = 0; i < MAX_WAIT_CNT; i++) {
6d446ec3
GS
8768 if (pci_channel_offline(tp->pdev)) {
8769 dev_err(&tp->pdev->dev,
8770 "tg3_stop_block device offline, "
8771 "ofs=%lx enable_bit=%x\n",
8772 ofs, enable_bit);
8773 return -ENODEV;
8774 }
8775
1da177e4
LT
8776 udelay(100);
8777 val = tr32(ofs);
8778 if ((val & enable_bit) == 0)
8779 break;
8780 }
8781
b3b7d6be 8782 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
8783 dev_err(&tp->pdev->dev,
8784 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8785 ofs, enable_bit);
1da177e4
LT
8786 return -ENODEV;
8787 }
8788
8789 return 0;
8790}
8791
8792/* tp->lock is held. */
953c96e0 8793static int tg3_abort_hw(struct tg3 *tp, bool silent)
1da177e4
LT
8794{
8795 int i, err;
8796
8797 tg3_disable_ints(tp);
8798
6d446ec3
GS
8799 if (pci_channel_offline(tp->pdev)) {
8800 tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
8801 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8802 err = -ENODEV;
8803 goto err_no_dev;
8804 }
8805
1da177e4
LT
8806 tp->rx_mode &= ~RX_MODE_ENABLE;
8807 tw32_f(MAC_RX_MODE, tp->rx_mode);
8808 udelay(10);
8809
b3b7d6be
DM
8810 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8811 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8812 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8813 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8814 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8815 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
8816
8817 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8818 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8819 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8820 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8821 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8822 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8823 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
8824
8825 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8826 tw32_f(MAC_MODE, tp->mac_mode);
8827 udelay(40);
8828
8829 tp->tx_mode &= ~TX_MODE_ENABLE;
8830 tw32_f(MAC_TX_MODE, tp->tx_mode);
8831
8832 for (i = 0; i < MAX_WAIT_CNT; i++) {
8833 udelay(100);
8834 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8835 break;
8836 }
8837 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
8838 dev_err(&tp->pdev->dev,
8839 "%s timed out, TX_MODE_ENABLE will not clear "
8840 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 8841 err |= -ENODEV;
1da177e4
LT
8842 }
8843
e6de8ad1 8844 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
8845 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8846 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
8847
8848 tw32(FTQ_RESET, 0xffffffff);
8849 tw32(FTQ_RESET, 0x00000000);
8850
b3b7d6be
DM
8851 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8852 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 8853
6d446ec3 8854err_no_dev:
f77a6a8e
MC
8855 for (i = 0; i < tp->irq_cnt; i++) {
8856 struct tg3_napi *tnapi = &tp->napi[i];
8857 if (tnapi->hw_status)
8858 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8859 }
1da177e4 8860
1da177e4
LT
8861 return err;
8862}
8863
ee6a99b5
MC
8864/* Save PCI command register before chip reset */
8865static void tg3_save_pci_state(struct tg3 *tp)
8866{
8a6eac90 8867 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
8868}
8869
8870/* Restore PCI state after chip reset */
8871static void tg3_restore_pci_state(struct tg3 *tp)
8872{
8873 u32 val;
8874
8875 /* Re-enable indirect register accesses. */
8876 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8877 tp->misc_host_ctrl);
8878
8879 /* Set MAX PCI retry to zero. */
8880 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
4153577a 8881 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 8882 tg3_flag(tp, PCIX_MODE))
ee6a99b5 8883 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 8884 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 8885 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 8886 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8887 PCISTATE_ALLOW_APE_SHMEM_WR |
8888 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
8889 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8890
8a6eac90 8891 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 8892
2c55a3d0
MC
8893 if (!tg3_flag(tp, PCI_EXPRESS)) {
8894 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8895 tp->pci_cacheline_sz);
8896 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8897 tp->pci_lat_timer);
114342f2 8898 }
5f5c51e3 8899
ee6a99b5 8900 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 8901 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8902 u16 pcix_cmd;
8903
8904 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8905 &pcix_cmd);
8906 pcix_cmd &= ~PCI_X_CMD_ERO;
8907 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8908 pcix_cmd);
8909 }
ee6a99b5 8910
63c3a66f 8911 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
8912
8913 /* Chip reset on 5780 will reset MSI enable bit,
8914 * so need to restore it.
8915 */
63c3a66f 8916 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
8917 u16 ctrl;
8918
8919 pci_read_config_word(tp->pdev,
8920 tp->msi_cap + PCI_MSI_FLAGS,
8921 &ctrl);
8922 pci_write_config_word(tp->pdev,
8923 tp->msi_cap + PCI_MSI_FLAGS,
8924 ctrl | PCI_MSI_FLAGS_ENABLE);
8925 val = tr32(MSGINT_MODE);
8926 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
8927 }
8928 }
8929}
8930
1da177e4
LT
8931/* tp->lock is held. */
8932static int tg3_chip_reset(struct tg3 *tp)
8933{
8934 u32 val;
1ee582d8 8935 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 8936 int i, err;
1da177e4 8937
8496e85c
RW
8938 if (!pci_device_is_present(tp->pdev))
8939 return -ENODEV;
8940
f49639e6
DM
8941 tg3_nvram_lock(tp);
8942
77b483f1
MC
8943 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
8944
f49639e6
DM
8945 /* No matching tg3_nvram_unlock() after this because
8946 * chip reset below will undo the nvram lock.
8947 */
8948 tp->nvram_lock_cnt = 0;
1da177e4 8949
ee6a99b5
MC
8950 /* GRC_MISC_CFG core clock reset will clear the memory
8951 * enable bit in PCI register 4 and the MSI enable bit
8952 * on some chips, so we save relevant registers here.
8953 */
8954 tg3_save_pci_state(tp);
8955
4153577a 8956 if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
63c3a66f 8957 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
8958 tw32(GRC_FASTBOOT_PC, 0);
8959
1da177e4
LT
8960 /*
8961 * We must avoid the readl() that normally takes place.
8962 * It locks machines, causes machine checks, and other
8963 * fun things. So, temporarily disable the 5701
8964 * hardware workaround, while we do the reset.
8965 */
1ee582d8
MC
8966 write_op = tp->write32;
8967 if (write_op == tg3_write_flush_reg32)
8968 tp->write32 = tg3_write32;
1da177e4 8969
d18edcb2
MC
8970 /* Prevent the irq handler from reading or writing PCI registers
8971 * during chip reset when the memory enable bit in the PCI command
8972 * register may be cleared. The chip does not generate interrupt
8973 * at this time, but the irq handler may still be called due to irq
8974 * sharing or irqpoll.
8975 */
63c3a66f 8976 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
8977 for (i = 0; i < tp->irq_cnt; i++) {
8978 struct tg3_napi *tnapi = &tp->napi[i];
8979 if (tnapi->hw_status) {
8980 tnapi->hw_status->status = 0;
8981 tnapi->hw_status->status_tag = 0;
8982 }
8983 tnapi->last_tag = 0;
8984 tnapi->last_irq_tag = 0;
b8fa2f3a 8985 }
d18edcb2 8986 smp_mb();
4f125f42
MC
8987
8988 for (i = 0; i < tp->irq_cnt; i++)
8989 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 8990
4153577a 8991 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
255ca311
MC
8992 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8993 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
8994 }
8995
1da177e4
LT
8996 /* do the reset */
8997 val = GRC_MISC_CFG_CORECLK_RESET;
8998
63c3a66f 8999 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91 9000 /* Force PCIe 1.0a mode */
4153577a 9001 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 9002 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
9003 tr32(TG3_PCIE_PHY_TSTCTL) ==
9004 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
9005 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
9006
4153577a 9007 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
1da177e4
LT
9008 tw32(GRC_MISC_CFG, (1 << 29));
9009 val |= (1 << 29);
9010 }
9011 }
9012
4153577a 9013 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
9014 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
9015 tw32(GRC_VCPU_EXT_CTRL,
9016 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
9017 }
9018
f37500d3 9019 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 9020 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 9021 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 9022
1da177e4
LT
9023 tw32(GRC_MISC_CFG, val);
9024
1ee582d8
MC
9025 /* restore 5701 hardware bug workaround write method */
9026 tp->write32 = write_op;
1da177e4
LT
9027
9028 /* Unfortunately, we have to delay before the PCI read back.
9029 * Some 575X chips even will not respond to a PCI cfg access
9030 * when the reset command is given to the chip.
9031 *
9032 * How do these hardware designers expect things to work
9033 * properly if the PCI write is posted for a long period
9034 * of time? It is always necessary to have some method by
9035 * which a register read back can occur to push the write
9036 * out which does the reset.
9037 *
9038 * For most tg3 variants the trick below was working.
9039 * Ho hum...
9040 */
9041 udelay(120);
9042
9043 /* Flush PCI posted writes. The normal MMIO registers
9044 * are inaccessible at this time so this is the only
9045 * way to make this reliably (actually, this is no longer
9046 * the case, see above). I tried to use indirect
9047 * register read/write but this upset some 5701 variants.
9048 */
9049 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
9050
9051 udelay(120);
9052
0f49bfbd 9053 if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
e7126997
MC
9054 u16 val16;
9055
4153577a 9056 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
86449944 9057 int j;
1da177e4
LT
9058 u32 cfg_val;
9059
9060 /* Wait for link training to complete. */
86449944 9061 for (j = 0; j < 5000; j++)
1da177e4
LT
9062 udelay(100);
9063
9064 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
9065 pci_write_config_dword(tp->pdev, 0xc4,
9066 cfg_val | (1 << 15));
9067 }
5e7dfd0f 9068
e7126997 9069 /* Clear the "no snoop" and "relaxed ordering" bits. */
0f49bfbd 9070 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
e7126997
MC
9071 /*
9072 * Older PCIe devices only support the 128 byte
9073 * MPS setting. Enforce the restriction.
5e7dfd0f 9074 */
63c3a66f 9075 if (!tg3_flag(tp, CPMU_PRESENT))
0f49bfbd
JL
9076 val16 |= PCI_EXP_DEVCTL_PAYLOAD;
9077 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
5e7dfd0f 9078
5e7dfd0f 9079 /* Clear error status */
0f49bfbd 9080 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
5e7dfd0f
MC
9081 PCI_EXP_DEVSTA_CED |
9082 PCI_EXP_DEVSTA_NFED |
9083 PCI_EXP_DEVSTA_FED |
9084 PCI_EXP_DEVSTA_URD);
1da177e4
LT
9085 }
9086
ee6a99b5 9087 tg3_restore_pci_state(tp);
1da177e4 9088
63c3a66f
JP
9089 tg3_flag_clear(tp, CHIP_RESETTING);
9090 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 9091
ee6a99b5 9092 val = 0;
63c3a66f 9093 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 9094 val = tr32(MEMARB_MODE);
ee6a99b5 9095 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4 9096
4153577a 9097 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
1da177e4
LT
9098 tg3_stop_fw(tp);
9099 tw32(0x5000, 0x400);
9100 }
9101
7e6c63f0
HM
9102 if (tg3_flag(tp, IS_SSB_CORE)) {
9103 /*
9104 * BCM4785: In order to avoid repercussions from using
9105 * potentially defective internal ROM, stop the Rx RISC CPU,
9106 * which is not required.
9107 */
9108 tg3_stop_fw(tp);
9109 tg3_halt_cpu(tp, RX_CPU_BASE);
9110 }
9111
fb03a43f
NS
9112 err = tg3_poll_fw(tp);
9113 if (err)
9114 return err;
9115
1da177e4
LT
9116 tw32(GRC_MODE, tp->grc_mode);
9117
4153577a 9118 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
ab0049b4 9119 val = tr32(0xc4);
1da177e4
LT
9120
9121 tw32(0xc4, val | (1 << 15));
9122 }
9123
9124 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
4153577a 9125 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4 9126 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
4153577a 9127 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
1da177e4
LT
9128 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
9129 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9130 }
9131
f07e9af3 9132 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 9133 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 9134 val = tp->mac_mode;
f07e9af3 9135 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 9136 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 9137 val = tp->mac_mode;
1da177e4 9138 } else
d2394e6b
MC
9139 val = 0;
9140
9141 tw32_f(MAC_MODE, val);
1da177e4
LT
9142 udelay(40);
9143
77b483f1
MC
9144 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
9145
0a9140cf
MC
9146 tg3_mdio_start(tp);
9147
63c3a66f 9148 if (tg3_flag(tp, PCI_EXPRESS) &&
4153577a
JP
9149 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
9150 tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 9151 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 9152 val = tr32(0x7c00);
1da177e4
LT
9153
9154 tw32(0x7c00, val | (1 << 25));
9155 }
9156
4153577a 9157 if (tg3_asic_rev(tp) == ASIC_REV_5720) {
d78b59f5
MC
9158 val = tr32(TG3_CPMU_CLCK_ORIDE);
9159 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
9160 }
9161
1da177e4 9162 /* Reprobe ASF enable state. */
63c3a66f 9163 tg3_flag_clear(tp, ENABLE_ASF);
942d1af0
NS
9164 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
9165 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
9166
63c3a66f 9167 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
9168 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
9169 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
9170 u32 nic_cfg;
9171
9172 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
9173 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 9174 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 9175 tp->last_event_jiffies = jiffies;
63c3a66f
JP
9176 if (tg3_flag(tp, 5750_PLUS))
9177 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
942d1af0
NS
9178
9179 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
9180 if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
9181 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
9182 if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
9183 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
1da177e4
LT
9184 }
9185 }
9186
9187 return 0;
9188}
9189
65ec698d
MC
9190static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
9191static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
92feeabf 9192
1da177e4 9193/* tp->lock is held. */
953c96e0 9194static int tg3_halt(struct tg3 *tp, int kind, bool silent)
1da177e4
LT
9195{
9196 int err;
9197
9198 tg3_stop_fw(tp);
9199
944d980e 9200 tg3_write_sig_pre_reset(tp, kind);
1da177e4 9201
b3b7d6be 9202 tg3_abort_hw(tp, silent);
1da177e4
LT
9203 err = tg3_chip_reset(tp);
9204
953c96e0 9205 __tg3_set_mac_addr(tp, false);
daba2a63 9206
944d980e
MC
9207 tg3_write_sig_legacy(tp, kind);
9208 tg3_write_sig_post_reset(tp, kind);
1da177e4 9209
92feeabf
MC
9210 if (tp->hw_stats) {
9211 /* Save the stats across chip resets... */
b4017c53 9212 tg3_get_nstats(tp, &tp->net_stats_prev);
92feeabf
MC
9213 tg3_get_estats(tp, &tp->estats_prev);
9214
9215 /* And make sure the next sample is new data */
9216 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
9217 }
9218
4bc814ab 9219 return err;
1da177e4
LT
9220}
9221
1da177e4
LT
9222static int tg3_set_mac_addr(struct net_device *dev, void *p)
9223{
9224 struct tg3 *tp = netdev_priv(dev);
9225 struct sockaddr *addr = p;
953c96e0
JP
9226 int err = 0;
9227 bool skip_mac_1 = false;
1da177e4 9228
f9804ddb 9229 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 9230 return -EADDRNOTAVAIL;
f9804ddb 9231
1da177e4
LT
9232 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
9233
e75f7c90
MC
9234 if (!netif_running(dev))
9235 return 0;
9236
63c3a66f 9237 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 9238 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 9239
986e0aeb
MC
9240 addr0_high = tr32(MAC_ADDR_0_HIGH);
9241 addr0_low = tr32(MAC_ADDR_0_LOW);
9242 addr1_high = tr32(MAC_ADDR_1_HIGH);
9243 addr1_low = tr32(MAC_ADDR_1_LOW);
9244
9245 /* Skip MAC addr 1 if ASF is using it. */
9246 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
9247 !(addr1_high == 0 && addr1_low == 0))
953c96e0 9248 skip_mac_1 = true;
58712ef9 9249 }
986e0aeb
MC
9250 spin_lock_bh(&tp->lock);
9251 __tg3_set_mac_addr(tp, skip_mac_1);
9252 spin_unlock_bh(&tp->lock);
1da177e4 9253
b9ec6c1b 9254 return err;
1da177e4
LT
9255}
9256
9257/* tp->lock is held. */
9258static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
9259 dma_addr_t mapping, u32 maxlen_flags,
9260 u32 nic_addr)
9261{
9262 tg3_write_mem(tp,
9263 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
9264 ((u64) mapping >> 32));
9265 tg3_write_mem(tp,
9266 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
9267 ((u64) mapping & 0xffffffff));
9268 tg3_write_mem(tp,
9269 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
9270 maxlen_flags);
9271
63c3a66f 9272 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9273 tg3_write_mem(tp,
9274 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
9275 nic_addr);
9276}
9277
a489b6d9
MC
9278
9279static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 9280{
a489b6d9 9281 int i = 0;
b6080e12 9282
63c3a66f 9283 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
9284 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
9285 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
9286 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
9287 } else {
9288 tw32(HOSTCC_TXCOL_TICKS, 0);
9289 tw32(HOSTCC_TXMAX_FRAMES, 0);
9290 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
a489b6d9
MC
9291
9292 for (; i < tp->txq_cnt; i++) {
9293 u32 reg;
9294
9295 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
9296 tw32(reg, ec->tx_coalesce_usecs);
9297 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
9298 tw32(reg, ec->tx_max_coalesced_frames);
9299 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
9300 tw32(reg, ec->tx_max_coalesced_frames_irq);
9301 }
19cfaecc 9302 }
b6080e12 9303
a489b6d9
MC
9304 for (; i < tp->irq_max - 1; i++) {
9305 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
9306 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
9307 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9308 }
9309}
9310
9311static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
9312{
9313 int i = 0;
9314 u32 limit = tp->rxq_cnt;
9315
63c3a66f 9316 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
9317 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
9318 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
9319 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
a489b6d9 9320 limit--;
19cfaecc 9321 } else {
b6080e12
MC
9322 tw32(HOSTCC_RXCOL_TICKS, 0);
9323 tw32(HOSTCC_RXMAX_FRAMES, 0);
9324 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 9325 }
b6080e12 9326
a489b6d9 9327 for (; i < limit; i++) {
b6080e12
MC
9328 u32 reg;
9329
9330 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
9331 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
9332 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
9333 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
9334 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
9335 tw32(reg, ec->rx_max_coalesced_frames_irq);
b6080e12
MC
9336 }
9337
9338 for (; i < tp->irq_max - 1; i++) {
9339 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 9340 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 9341 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
a489b6d9
MC
9342 }
9343}
19cfaecc 9344
a489b6d9
MC
9345static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
9346{
9347 tg3_coal_tx_init(tp, ec);
9348 tg3_coal_rx_init(tp, ec);
9349
9350 if (!tg3_flag(tp, 5705_PLUS)) {
9351 u32 val = ec->stats_block_coalesce_usecs;
9352
9353 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
9354 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
9355
f4a46d1f 9356 if (!tp->link_up)
a489b6d9
MC
9357 val = 0;
9358
9359 tw32(HOSTCC_STAT_COAL_TICKS, val);
b6080e12 9360 }
15f9850d 9361}
1da177e4 9362
328947ff
NS
9363/* tp->lock is held. */
9364static void tg3_tx_rcbs_disable(struct tg3 *tp)
9365{
9366 u32 txrcb, limit;
9367
9368 /* Disable all transmit rings but the first. */
9369 if (!tg3_flag(tp, 5705_PLUS))
9370 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
9371 else if (tg3_flag(tp, 5717_PLUS))
9372 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
9373 else if (tg3_flag(tp, 57765_CLASS) ||
9374 tg3_asic_rev(tp) == ASIC_REV_5762)
9375 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
9376 else
9377 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9378
9379 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9380 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
9381 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
9382 BDINFO_FLAGS_DISABLED);
9383}
9384
32ba19ef
NS
9385/* tp->lock is held. */
9386static void tg3_tx_rcbs_init(struct tg3 *tp)
9387{
9388 int i = 0;
9389 u32 txrcb = NIC_SRAM_SEND_RCB;
9390
9391 if (tg3_flag(tp, ENABLE_TSS))
9392 i++;
9393
9394 for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
9395 struct tg3_napi *tnapi = &tp->napi[i];
9396
9397 if (!tnapi->tx_ring)
9398 continue;
9399
9400 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9401 (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
9402 NIC_SRAM_TX_BUFFER_DESC);
9403 }
9404}
9405
328947ff
NS
9406/* tp->lock is held. */
9407static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
9408{
9409 u32 rxrcb, limit;
9410
9411 /* Disable all receive return rings but the first. */
9412 if (tg3_flag(tp, 5717_PLUS))
9413 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
9414 else if (!tg3_flag(tp, 5705_PLUS))
9415 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
9416 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9417 tg3_asic_rev(tp) == ASIC_REV_5762 ||
9418 tg3_flag(tp, 57765_CLASS))
9419 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
9420 else
9421 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9422
9423 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9424 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
9425 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
9426 BDINFO_FLAGS_DISABLED);
9427}
9428
32ba19ef
NS
9429/* tp->lock is held. */
9430static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
9431{
9432 int i = 0;
9433 u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
9434
9435 if (tg3_flag(tp, ENABLE_RSS))
9436 i++;
9437
9438 for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
9439 struct tg3_napi *tnapi = &tp->napi[i];
9440
9441 if (!tnapi->rx_rcb)
9442 continue;
9443
9444 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
9445 (tp->rx_ret_ring_mask + 1) <<
9446 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
9447 }
9448}
9449
2d31ecaf
MC
9450/* tp->lock is held. */
9451static void tg3_rings_reset(struct tg3 *tp)
9452{
9453 int i;
328947ff 9454 u32 stblk;
2d31ecaf
MC
9455 struct tg3_napi *tnapi = &tp->napi[0];
9456
328947ff 9457 tg3_tx_rcbs_disable(tp);
2d31ecaf 9458
328947ff 9459 tg3_rx_ret_rcbs_disable(tp);
2d31ecaf
MC
9460
9461 /* Disable interrupts */
9462 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
9463 tp->napi[0].chk_msi_cnt = 0;
9464 tp->napi[0].last_rx_cons = 0;
9465 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
9466
9467 /* Zero mailbox registers. */
63c3a66f 9468 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 9469 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
9470 tp->napi[i].tx_prod = 0;
9471 tp->napi[i].tx_cons = 0;
63c3a66f 9472 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 9473 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
9474 tw32_rx_mbox(tp->napi[i].consmbox, 0);
9475 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 9476 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
9477 tp->napi[i].last_rx_cons = 0;
9478 tp->napi[i].last_tx_cons = 0;
f77a6a8e 9479 }
63c3a66f 9480 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 9481 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
9482 } else {
9483 tp->napi[0].tx_prod = 0;
9484 tp->napi[0].tx_cons = 0;
9485 tw32_mailbox(tp->napi[0].prodmbox, 0);
9486 tw32_rx_mbox(tp->napi[0].consmbox, 0);
9487 }
2d31ecaf
MC
9488
9489 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 9490 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
9491 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
9492 for (i = 0; i < 16; i++)
9493 tw32_tx_mbox(mbox + i * 8, 0);
9494 }
9495
2d31ecaf
MC
9496 /* Clear status block in ram. */
9497 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9498
9499 /* Set status block DMA address */
9500 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9501 ((u64) tnapi->status_mapping >> 32));
9502 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9503 ((u64) tnapi->status_mapping & 0xffffffff));
9504
f77a6a8e 9505 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 9506
f77a6a8e
MC
9507 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
9508 u64 mapping = (u64)tnapi->status_mapping;
9509 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
9510 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
32ba19ef 9511 stblk += 8;
f77a6a8e
MC
9512
9513 /* Clear status block in ram. */
9514 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
f77a6a8e 9515 }
32ba19ef
NS
9516
9517 tg3_tx_rcbs_init(tp);
9518 tg3_rx_ret_rcbs_init(tp);
2d31ecaf
MC
9519}
9520
eb07a940
MC
9521static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
9522{
9523 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
9524
63c3a66f
JP
9525 if (!tg3_flag(tp, 5750_PLUS) ||
9526 tg3_flag(tp, 5780_CLASS) ||
4153577a
JP
9527 tg3_asic_rev(tp) == ASIC_REV_5750 ||
9528 tg3_asic_rev(tp) == ASIC_REV_5752 ||
513aa6ea 9529 tg3_flag(tp, 57765_PLUS))
eb07a940 9530 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
4153577a
JP
9531 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9532 tg3_asic_rev(tp) == ASIC_REV_5787)
eb07a940
MC
9533 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
9534 else
9535 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
9536
9537 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
9538 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
9539
9540 val = min(nic_rep_thresh, host_rep_thresh);
9541 tw32(RCVBDI_STD_THRESH, val);
9542
63c3a66f 9543 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9544 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
9545
63c3a66f 9546 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
9547 return;
9548
513aa6ea 9549 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
9550
9551 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
9552
9553 val = min(bdcache_maxcnt / 2, host_rep_thresh);
9554 tw32(RCVBDI_JUMBO_THRESH, val);
9555
63c3a66f 9556 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9557 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
9558}
9559
ccd5ba9d
MC
9560static inline u32 calc_crc(unsigned char *buf, int len)
9561{
9562 u32 reg;
9563 u32 tmp;
9564 int j, k;
9565
9566 reg = 0xffffffff;
9567
9568 for (j = 0; j < len; j++) {
9569 reg ^= buf[j];
9570
9571 for (k = 0; k < 8; k++) {
9572 tmp = reg & 0x01;
9573
9574 reg >>= 1;
9575
9576 if (tmp)
9577 reg ^= 0xedb88320;
9578 }
9579 }
9580
9581 return ~reg;
9582}
9583
9584static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9585{
9586 /* accept or reject all multicast frames */
9587 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9588 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9589 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9590 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9591}
9592
9593static void __tg3_set_rx_mode(struct net_device *dev)
9594{
9595 struct tg3 *tp = netdev_priv(dev);
9596 u32 rx_mode;
9597
9598 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9599 RX_MODE_KEEP_VLAN_TAG);
9600
9601#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
9602 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9603 * flag clear.
9604 */
9605 if (!tg3_flag(tp, ENABLE_ASF))
9606 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9607#endif
9608
9609 if (dev->flags & IFF_PROMISC) {
9610 /* Promiscuous mode. */
9611 rx_mode |= RX_MODE_PROMISC;
9612 } else if (dev->flags & IFF_ALLMULTI) {
9613 /* Accept all multicast. */
9614 tg3_set_multi(tp, 1);
9615 } else if (netdev_mc_empty(dev)) {
9616 /* Reject all multicast. */
9617 tg3_set_multi(tp, 0);
9618 } else {
9619 /* Accept one or more multicast(s). */
9620 struct netdev_hw_addr *ha;
9621 u32 mc_filter[4] = { 0, };
9622 u32 regidx;
9623 u32 bit;
9624 u32 crc;
9625
9626 netdev_for_each_mc_addr(ha, dev) {
9627 crc = calc_crc(ha->addr, ETH_ALEN);
9628 bit = ~crc & 0x7f;
9629 regidx = (bit & 0x60) >> 5;
9630 bit &= 0x1f;
9631 mc_filter[regidx] |= (1 << bit);
9632 }
9633
9634 tw32(MAC_HASH_REG_0, mc_filter[0]);
9635 tw32(MAC_HASH_REG_1, mc_filter[1]);
9636 tw32(MAC_HASH_REG_2, mc_filter[2]);
9637 tw32(MAC_HASH_REG_3, mc_filter[3]);
9638 }
9639
9640 if (rx_mode != tp->rx_mode) {
9641 tp->rx_mode = rx_mode;
9642 tw32_f(MAC_RX_MODE, rx_mode);
9643 udelay(10);
9644 }
9645}
9646
9102426a 9647static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
90415477
MC
9648{
9649 int i;
9650
9651 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
9102426a 9652 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
90415477
MC
9653}
9654
9655static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9656{
9657 int i;
9658
9659 if (!tg3_flag(tp, SUPPORT_MSIX))
9660 return;
9661
0b3ba055 9662 if (tp->rxq_cnt == 1) {
bcebcc46 9663 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
9664 return;
9665 }
9666
9667 /* Validate table against current IRQ count */
9668 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
0b3ba055 9669 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
90415477
MC
9670 break;
9671 }
9672
9673 if (i != TG3_RSS_INDIR_TBL_SIZE)
9102426a 9674 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
bcebcc46
MC
9675}
9676
90415477 9677static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9678{
9679 int i = 0;
9680 u32 reg = MAC_RSS_INDIR_TBL_0;
9681
9682 while (i < TG3_RSS_INDIR_TBL_SIZE) {
9683 u32 val = tp->rss_ind_tbl[i];
9684 i++;
9685 for (; i % 8; i++) {
9686 val <<= 4;
9687 val |= tp->rss_ind_tbl[i];
9688 }
9689 tw32(reg, val);
9690 reg += 4;
9691 }
9692}
9693
9bc297ea
NS
9694static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
9695{
9696 if (tg3_asic_rev(tp) == ASIC_REV_5719)
9697 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
9698 else
9699 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
9700}
9701
1da177e4 9702/* tp->lock is held. */
953c96e0 9703static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
1da177e4
LT
9704{
9705 u32 val, rdmac_mode;
9706 int i, err, limit;
8fea32b9 9707 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
9708
9709 tg3_disable_ints(tp);
9710
9711 tg3_stop_fw(tp);
9712
9713 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9714
63c3a66f 9715 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 9716 tg3_abort_hw(tp, 1);
1da177e4 9717
fdad8de4
NS
9718 if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
9719 !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
9720 tg3_phy_pull_config(tp);
400dfbaa 9721 tg3_eee_pull_config(tp, NULL);
fdad8de4
NS
9722 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
9723 }
9724
400dfbaa
NS
9725 /* Enable MAC control of LPI */
9726 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
9727 tg3_setup_eee(tp);
9728
603f1173 9729 if (reset_phy)
d4d2c558
MC
9730 tg3_phy_reset(tp);
9731
1da177e4
LT
9732 err = tg3_chip_reset(tp);
9733 if (err)
9734 return err;
9735
9736 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9737
4153577a 9738 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
d30cdd28
MC
9739 val = tr32(TG3_CPMU_CTRL);
9740 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9741 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
9742
9743 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9744 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9745 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9746 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9747
9748 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9749 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9750 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9751 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9752
9753 val = tr32(TG3_CPMU_HST_ACC);
9754 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9755 val |= CPMU_HST_ACC_MACCLK_6_25;
9756 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
9757 }
9758
4153577a 9759 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
33466d93
MC
9760 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9761 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9762 PCIE_PWR_MGMT_L1_THRESH_4MS;
9763 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
9764
9765 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9766 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9767
9768 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 9769
f40386c8
MC
9770 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9771 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
9772 }
9773
63c3a66f 9774 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
9775 u32 grc_mode = tr32(GRC_MODE);
9776
9777 /* Access the lower 1K of PL PCIE block registers. */
9778 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9779 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9780
9781 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9782 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9783 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9784
9785 tw32(GRC_MODE, grc_mode);
9786 }
9787
55086ad9 9788 if (tg3_flag(tp, 57765_CLASS)) {
4153577a 9789 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
5093eedc 9790 u32 grc_mode = tr32(GRC_MODE);
cea46462 9791
5093eedc
MC
9792 /* Access the lower 1K of PL PCIE block registers. */
9793 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9794 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 9795
5093eedc
MC
9796 val = tr32(TG3_PCIE_TLDLPL_PORT +
9797 TG3_PCIE_PL_LO_PHYCTL5);
9798 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9799 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 9800
5093eedc
MC
9801 tw32(GRC_MODE, grc_mode);
9802 }
a977dbe8 9803
4153577a 9804 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
d3f677af
MC
9805 u32 grc_mode;
9806
9807 /* Fix transmit hangs */
9808 val = tr32(TG3_CPMU_PADRNG_CTL);
9809 val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9810 tw32(TG3_CPMU_PADRNG_CTL, val);
9811
9812 grc_mode = tr32(GRC_MODE);
1ff30a59
MC
9813
9814 /* Access the lower 1K of DL PCIE block registers. */
9815 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9816 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
9817
9818 val = tr32(TG3_PCIE_TLDLPL_PORT +
9819 TG3_PCIE_DL_LO_FTSMAX);
9820 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
9821 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
9822 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
9823
9824 tw32(GRC_MODE, grc_mode);
9825 }
9826
a977dbe8
MC
9827 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9828 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9829 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9830 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
9831 }
9832
1da177e4
LT
9833 /* This works around an issue with Athlon chipsets on
9834 * B3 tigon3 silicon. This bit has no effect on any
9835 * other revision. But do not set this on PCI Express
795d01c5 9836 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 9837 */
63c3a66f
JP
9838 if (!tg3_flag(tp, CPMU_PRESENT)) {
9839 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
9840 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
9841 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9842 }
1da177e4 9843
4153577a 9844 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 9845 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
9846 val = tr32(TG3PCI_PCISTATE);
9847 val |= PCISTATE_RETRY_SAME_DMA;
9848 tw32(TG3PCI_PCISTATE, val);
9849 }
9850
63c3a66f 9851 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
9852 /* Allow reads and writes to the
9853 * APE register and memory space.
9854 */
9855 val = tr32(TG3PCI_PCISTATE);
9856 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
9857 PCISTATE_ALLOW_APE_SHMEM_WR |
9858 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
9859 tw32(TG3PCI_PCISTATE, val);
9860 }
9861
4153577a 9862 if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
1da177e4
LT
9863 /* Enable some hw fixes. */
9864 val = tr32(TG3PCI_MSI_DATA);
9865 val |= (1 << 26) | (1 << 28) | (1 << 29);
9866 tw32(TG3PCI_MSI_DATA, val);
9867 }
9868
9869 /* Descriptor ring init may make accesses to the
9870 * NIC SRAM area to setup the TX descriptors, so we
9871 * can only do this after the hardware has been
9872 * successfully reset.
9873 */
32d8c572
MC
9874 err = tg3_init_rings(tp);
9875 if (err)
9876 return err;
1da177e4 9877
63c3a66f 9878 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
9879 val = tr32(TG3PCI_DMA_RW_CTRL) &
9880 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
4153577a 9881 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
1a319025 9882 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 9883 if (!tg3_flag(tp, 57765_CLASS) &&
4153577a
JP
9884 tg3_asic_rev(tp) != ASIC_REV_5717 &&
9885 tg3_asic_rev(tp) != ASIC_REV_5762)
0aebff48 9886 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c 9887 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
4153577a
JP
9888 } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
9889 tg3_asic_rev(tp) != ASIC_REV_5761) {
d30cdd28
MC
9890 /* This value is determined during the probe time DMA
9891 * engine test, tg3_test_dma.
9892 */
9893 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
9894 }
1da177e4
LT
9895
9896 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
9897 GRC_MODE_4X_NIC_SEND_RINGS |
9898 GRC_MODE_NO_TX_PHDR_CSUM |
9899 GRC_MODE_NO_RX_PHDR_CSUM);
9900 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
9901
9902 /* Pseudo-header checksum is done by hardware logic and not
9903 * the offload processers, so make the chip do the pseudo-
9904 * header checksums on receive. For transmit it is more
9905 * convenient to do the pseudo-header checksum in software
9906 * as Linux does that on transmit for us in all cases.
9907 */
9908 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4 9909
fb4ce8ad
MC
9910 val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
9911 if (tp->rxptpctl)
9912 tw32(TG3_RX_PTP_CTL,
9913 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
9914
9915 if (tg3_flag(tp, PTP_CAPABLE))
9916 val |= GRC_MODE_TIME_SYNC_ENABLE;
9917
9918 tw32(GRC_MODE, tp->grc_mode | val);
1da177e4
LT
9919
9920 /* Setup the timer prescalar register. Clock is always 66Mhz. */
9921 val = tr32(GRC_MISC_CFG);
9922 val &= ~0xff;
9923 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
9924 tw32(GRC_MISC_CFG, val);
9925
9926 /* Initialize MBUF/DESC pool. */
63c3a66f 9927 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4 9928 /* Do nothing. */
4153577a 9929 } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
1da177e4 9930 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
4153577a 9931 if (tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
9932 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
9933 else
9934 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
9935 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
9936 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 9937 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9938 int fw_len;
9939
077f849d 9940 fw_len = tp->fw_len;
1da177e4
LT
9941 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
9942 tw32(BUFMGR_MB_POOL_ADDR,
9943 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
9944 tw32(BUFMGR_MB_POOL_SIZE,
9945 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
9946 }
1da177e4 9947
0f893dc6 9948 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
9949 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9950 tp->bufmgr_config.mbuf_read_dma_low_water);
9951 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9952 tp->bufmgr_config.mbuf_mac_rx_low_water);
9953 tw32(BUFMGR_MB_HIGH_WATER,
9954 tp->bufmgr_config.mbuf_high_water);
9955 } else {
9956 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9957 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
9958 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9959 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
9960 tw32(BUFMGR_MB_HIGH_WATER,
9961 tp->bufmgr_config.mbuf_high_water_jumbo);
9962 }
9963 tw32(BUFMGR_DMA_LOW_WATER,
9964 tp->bufmgr_config.dma_low_water);
9965 tw32(BUFMGR_DMA_HIGH_WATER,
9966 tp->bufmgr_config.dma_high_water);
9967
d309a46e 9968 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
4153577a 9969 if (tg3_asic_rev(tp) == ASIC_REV_5719)
d309a46e 9970 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4153577a
JP
9971 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
9972 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9973 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
4d958473 9974 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 9975 tw32(BUFMGR_MODE, val);
1da177e4
LT
9976 for (i = 0; i < 2000; i++) {
9977 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
9978 break;
9979 udelay(10);
9980 }
9981 if (i >= 2000) {
05dbe005 9982 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
9983 return -ENODEV;
9984 }
9985
4153577a 9986 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
eb07a940 9987 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 9988
eb07a940 9989 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
9990
9991 /* Initialize TG3_BDINFO's at:
9992 * RCVDBDI_STD_BD: standard eth size rx ring
9993 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
9994 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
9995 *
9996 * like so:
9997 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
9998 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
9999 * ring attribute flags
10000 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
10001 *
10002 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
10003 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
10004 *
10005 * The size of each ring is fixed in the firmware, but the location is
10006 * configurable.
10007 */
10008 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 10009 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 10010 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 10011 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 10012 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
10013 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
10014 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 10015
fdb72b38 10016 /* Disable the mini ring */
63c3a66f 10017 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
10018 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
10019 BDINFO_FLAGS_DISABLED);
10020
fdb72b38
MC
10021 /* Program the jumbo buffer descriptor ring control
10022 * blocks on those devices that have them.
10023 */
4153577a 10024 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
63c3a66f 10025 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 10026
63c3a66f 10027 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 10028 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 10029 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 10030 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 10031 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
10032 val = TG3_RX_JMB_RING_SIZE(tp) <<
10033 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 10034 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 10035 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 10036 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
c65a17f4 10037 tg3_flag(tp, 57765_CLASS) ||
4153577a 10038 tg3_asic_rev(tp) == ASIC_REV_5762)
87668d35
MC
10039 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
10040 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
10041 } else {
10042 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
10043 BDINFO_FLAGS_DISABLED);
10044 }
10045
63c3a66f 10046 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 10047 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
10048 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
10049 val |= (TG3_RX_STD_DMA_SZ << 2);
10050 } else
04380d40 10051 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 10052 } else
de9f5230 10053 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
10054
10055 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 10056
411da640 10057 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 10058 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 10059
63c3a66f
JP
10060 tpr->rx_jmb_prod_idx =
10061 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 10062 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 10063
2d31ecaf
MC
10064 tg3_rings_reset(tp);
10065
1da177e4 10066 /* Initialize MAC address and backoff seed. */
953c96e0 10067 __tg3_set_mac_addr(tp, false);
1da177e4
LT
10068
10069 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
10070 tw32(MAC_RX_MTU_SIZE,
10071 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
10072
10073 /* The slot time is changed by tg3_setup_phy if we
10074 * run at gigabit with half duplex.
10075 */
f2096f94
MC
10076 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
10077 (6 << TX_LENGTHS_IPG_SHIFT) |
10078 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
10079
4153577a
JP
10080 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10081 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
10082 val |= tr32(MAC_TX_LENGTHS) &
10083 (TX_LENGTHS_JMB_FRM_LEN_MSK |
10084 TX_LENGTHS_CNT_DWN_VAL_MSK);
10085
10086 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
10087
10088 /* Receive rules. */
10089 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
10090 tw32(RCVLPC_CONFIG, 0x0181);
10091
10092 /* Calculate RDMAC_MODE setting early, we need it to determine
10093 * the RCVLPC_STATE_ENABLE mask.
10094 */
10095 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
10096 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
10097 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
10098 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
10099 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 10100
4153577a 10101 if (tg3_asic_rev(tp) == ASIC_REV_5717)
0339e4e3
MC
10102 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
10103
4153577a
JP
10104 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
10105 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10106 tg3_asic_rev(tp) == ASIC_REV_57780)
d30cdd28
MC
10107 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
10108 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
10109 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
10110
4153577a
JP
10111 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10112 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 10113 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a 10114 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
10115 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
10116 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 10117 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
10118 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
10119 }
10120 }
10121
63c3a66f 10122 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
10123 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
10124
4153577a 10125 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
d3f677af
MC
10126 tp->dma_limit = 0;
10127 if (tp->dev->mtu <= ETH_DATA_LEN) {
10128 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
10129 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
10130 }
10131 }
10132
63c3a66f
JP
10133 if (tg3_flag(tp, HW_TSO_1) ||
10134 tg3_flag(tp, HW_TSO_2) ||
10135 tg3_flag(tp, HW_TSO_3))
027455ad
MC
10136 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
10137
108a6c16 10138 if (tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
10139 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10140 tg3_asic_rev(tp) == ASIC_REV_57780)
027455ad 10141 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 10142
4153577a
JP
10143 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10144 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
10145 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
10146
4153577a
JP
10147 if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
10148 tg3_asic_rev(tp) == ASIC_REV_5784 ||
10149 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10150 tg3_asic_rev(tp) == ASIC_REV_57780 ||
63c3a66f 10151 tg3_flag(tp, 57765_PLUS)) {
c65a17f4
MC
10152 u32 tgtreg;
10153
4153577a 10154 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
10155 tgtreg = TG3_RDMA_RSRVCTRL_REG2;
10156 else
10157 tgtreg = TG3_RDMA_RSRVCTRL_REG;
10158
10159 val = tr32(tgtreg);
4153577a
JP
10160 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10161 tg3_asic_rev(tp) == ASIC_REV_5762) {
b4495ed8
MC
10162 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
10163 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
10164 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
10165 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
10166 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
10167 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 10168 }
c65a17f4 10169 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
41a8a7ee
MC
10170 }
10171
4153577a
JP
10172 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10173 tg3_asic_rev(tp) == ASIC_REV_5720 ||
10174 tg3_asic_rev(tp) == ASIC_REV_5762) {
c65a17f4
MC
10175 u32 tgtreg;
10176
4153577a 10177 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
10178 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
10179 else
10180 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
10181
10182 val = tr32(tgtreg);
10183 tw32(tgtreg, val |
d309a46e
MC
10184 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
10185 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
10186 }
10187
1da177e4 10188 /* Receive/send statistics. */
63c3a66f 10189 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
10190 val = tr32(RCVLPC_STATS_ENABLE);
10191 val &= ~RCVLPC_STATSENAB_DACK_FIX;
10192 tw32(RCVLPC_STATS_ENABLE, val);
10193 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 10194 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
10195 val = tr32(RCVLPC_STATS_ENABLE);
10196 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
10197 tw32(RCVLPC_STATS_ENABLE, val);
10198 } else {
10199 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
10200 }
10201 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
10202 tw32(SNDDATAI_STATSENAB, 0xffffff);
10203 tw32(SNDDATAI_STATSCTRL,
10204 (SNDDATAI_SCTRL_ENABLE |
10205 SNDDATAI_SCTRL_FASTUPD));
10206
10207 /* Setup host coalescing engine. */
10208 tw32(HOSTCC_MODE, 0);
10209 for (i = 0; i < 2000; i++) {
10210 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
10211 break;
10212 udelay(10);
10213 }
10214
d244c892 10215 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 10216
63c3a66f 10217 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
10218 /* Status/statistics block address. See tg3_timer,
10219 * the tg3_periodic_fetch_stats call there, and
10220 * tg3_get_stats to see how this works for 5705/5750 chips.
10221 */
1da177e4
LT
10222 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
10223 ((u64) tp->stats_mapping >> 32));
10224 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
10225 ((u64) tp->stats_mapping & 0xffffffff));
10226 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 10227
1da177e4 10228 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
10229
10230 /* Clear statistics and status block memory areas */
10231 for (i = NIC_SRAM_STATS_BLK;
10232 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
10233 i += sizeof(u32)) {
10234 tg3_write_mem(tp, i, 0);
10235 udelay(40);
10236 }
1da177e4
LT
10237 }
10238
10239 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
10240
10241 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
10242 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 10243 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
10244 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
10245
f07e9af3
MC
10246 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
10247 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
10248 /* reset to prevent losing 1st rx packet intermittently */
10249 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10250 udelay(10);
10251 }
10252
3bda1258 10253 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
10254 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
10255 MAC_MODE_FHDE_ENABLE;
10256 if (tg3_flag(tp, ENABLE_APE))
10257 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 10258 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 10259 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a 10260 tg3_asic_rev(tp) != ASIC_REV_5700)
e8f3f6ca 10261 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
10262 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
10263 udelay(40);
10264
314fba34 10265 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 10266 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
10267 * register to preserve the GPIO settings for LOMs. The GPIOs,
10268 * whether used as inputs or outputs, are set by boot code after
10269 * reset.
10270 */
63c3a66f 10271 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
10272 u32 gpio_mask;
10273
9d26e213
MC
10274 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
10275 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
10276 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc 10277
4153577a 10278 if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc
MC
10279 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
10280 GRC_LCLCTRL_GPIO_OUTPUT3;
10281
4153577a 10282 if (tg3_asic_rev(tp) == ASIC_REV_5755)
af36e6b6
MC
10283 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
10284
aaf84465 10285 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
10286 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
10287
10288 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 10289 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
10290 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
10291 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 10292 }
1da177e4
LT
10293 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10294 udelay(100);
10295
c3b5003b 10296 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 10297 val = tr32(MSGINT_MODE);
c3b5003b
MC
10298 val |= MSGINT_MODE_ENABLE;
10299 if (tp->irq_cnt > 1)
10300 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
10301 if (!tg3_flag(tp, 1SHOT_MSI))
10302 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
10303 tw32(MSGINT_MODE, val);
10304 }
10305
63c3a66f 10306 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
10307 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
10308 udelay(40);
10309 }
10310
10311 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
10312 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
10313 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
10314 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
10315 WDMAC_MODE_LNGREAD_ENAB);
10316
4153577a
JP
10317 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10318 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 10319 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a
JP
10320 (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
10321 tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
1da177e4
LT
10322 /* nothing */
10323 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 10324 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
10325 val |= WDMAC_MODE_RX_ACCEL;
10326 }
10327 }
10328
d9ab5ad1 10329 /* Enable host coalescing bug fix */
63c3a66f 10330 if (tg3_flag(tp, 5755_PLUS))
f51f3562 10331 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 10332
4153577a 10333 if (tg3_asic_rev(tp) == ASIC_REV_5785)
788a035e
MC
10334 val |= WDMAC_MODE_BURST_ALL_DATA;
10335
1da177e4
LT
10336 tw32_f(WDMAC_MODE, val);
10337 udelay(40);
10338
63c3a66f 10339 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
10340 u16 pcix_cmd;
10341
10342 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10343 &pcix_cmd);
4153577a 10344 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
9974a356
MC
10345 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
10346 pcix_cmd |= PCI_X_CMD_READ_2K;
4153577a 10347 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
9974a356
MC
10348 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
10349 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 10350 }
9974a356
MC
10351 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10352 pcix_cmd);
1da177e4
LT
10353 }
10354
10355 tw32_f(RDMAC_MODE, rdmac_mode);
10356 udelay(40);
10357
9bc297ea
NS
10358 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10359 tg3_asic_rev(tp) == ASIC_REV_5720) {
091f0ea3
MC
10360 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
10361 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
10362 break;
10363 }
10364 if (i < TG3_NUM_RDMA_CHANNELS) {
10365 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
9bc297ea 10366 val |= tg3_lso_rd_dma_workaround_bit(tp);
091f0ea3 10367 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
9bc297ea 10368 tg3_flag_set(tp, 5719_5720_RDMA_BUG);
091f0ea3
MC
10369 }
10370 }
10371
1da177e4 10372 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 10373 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 10374 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6 10375
4153577a 10376 if (tg3_asic_rev(tp) == ASIC_REV_5761)
9936bcf6
MC
10377 tw32(SNDDATAC_MODE,
10378 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
10379 else
10380 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
10381
1da177e4
LT
10382 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
10383 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 10384 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 10385 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
10386 val |= RCVDBDI_MODE_LRG_RING_SZ;
10387 tw32(RCVDBDI_MODE, val);
1da177e4 10388 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
10389 if (tg3_flag(tp, HW_TSO_1) ||
10390 tg3_flag(tp, HW_TSO_2) ||
10391 tg3_flag(tp, HW_TSO_3))
1da177e4 10392 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 10393 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 10394 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
10395 val |= SNDBDI_MODE_MULTI_TXQ_EN;
10396 tw32(SNDBDI_MODE, val);
1da177e4
LT
10397 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
10398
4153577a 10399 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
1da177e4
LT
10400 err = tg3_load_5701_a0_firmware_fix(tp);
10401 if (err)
10402 return err;
10403 }
10404
c4dab506
NS
10405 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
10406 /* Ignore any errors for the firmware download. If download
10407 * fails, the device will operate with EEE disabled
10408 */
10409 tg3_load_57766_firmware(tp);
10410 }
10411
63c3a66f 10412 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
10413 err = tg3_load_tso_firmware(tp);
10414 if (err)
10415 return err;
10416 }
1da177e4
LT
10417
10418 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 10419
63c3a66f 10420 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 10421 tg3_asic_rev(tp) == ASIC_REV_5906)
b1d05210 10422 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94 10423
4153577a
JP
10424 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10425 tg3_asic_rev(tp) == ASIC_REV_5762) {
f2096f94
MC
10426 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
10427 tp->tx_mode &= ~val;
10428 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
10429 }
10430
1da177e4
LT
10431 tw32_f(MAC_TX_MODE, tp->tx_mode);
10432 udelay(100);
10433
63c3a66f 10434 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 10435 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
10436
10437 /* Setup the "secret" hash key. */
10438 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
10439 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
10440 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
10441 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
10442 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
10443 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
10444 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
10445 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
10446 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
10447 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
10448 }
10449
1da177e4 10450 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 10451 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
10452 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
10453
378b72c8
NS
10454 if (tg3_asic_rev(tp) == ASIC_REV_5762)
10455 tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
10456
63c3a66f 10457 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
10458 tp->rx_mode |= RX_MODE_RSS_ENABLE |
10459 RX_MODE_RSS_ITBL_HASH_BITS_7 |
10460 RX_MODE_RSS_IPV6_HASH_EN |
10461 RX_MODE_RSS_TCP_IPV6_HASH_EN |
10462 RX_MODE_RSS_IPV4_HASH_EN |
10463 RX_MODE_RSS_TCP_IPV4_HASH_EN;
10464
1da177e4
LT
10465 tw32_f(MAC_RX_MODE, tp->rx_mode);
10466 udelay(10);
10467
1da177e4
LT
10468 tw32(MAC_LED_CTRL, tp->led_ctrl);
10469
10470 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 10471 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
10472 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10473 udelay(10);
10474 }
10475 tw32_f(MAC_RX_MODE, tp->rx_mode);
10476 udelay(10);
10477
f07e9af3 10478 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a
JP
10479 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
10480 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
10481 /* Set drive transmission level to 1.2V */
10482 /* only if the signal pre-emphasis bit is not set */
10483 val = tr32(MAC_SERDES_CFG);
10484 val &= 0xfffff000;
10485 val |= 0x880;
10486 tw32(MAC_SERDES_CFG, val);
10487 }
4153577a 10488 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
1da177e4
LT
10489 tw32(MAC_SERDES_CFG, 0x616000);
10490 }
10491
10492 /* Prevent chip from dropping frames when flow control
10493 * is enabled.
10494 */
55086ad9 10495 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
10496 val = 1;
10497 else
10498 val = 2;
10499 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4 10500
4153577a 10501 if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
f07e9af3 10502 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 10503 /* Use hardware link auto-negotiation */
63c3a66f 10504 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
10505 }
10506
f07e9af3 10507 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
4153577a 10508 tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
10509 u32 tmp;
10510
10511 tmp = tr32(SERDES_RX_CTRL);
10512 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
10513 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
10514 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
10515 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10516 }
10517
63c3a66f 10518 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 10519 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 10520 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 10521
953c96e0 10522 err = tg3_setup_phy(tp, false);
dd477003
MC
10523 if (err)
10524 return err;
1da177e4 10525
f07e9af3
MC
10526 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10527 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
10528 u32 tmp;
10529
10530 /* Clear CRC stats. */
10531 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
10532 tg3_writephy(tp, MII_TG3_TEST1,
10533 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10534 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 10535 }
1da177e4
LT
10536 }
10537 }
10538
10539 __tg3_set_rx_mode(tp->dev);
10540
10541 /* Initialize receive rules. */
10542 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
10543 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
10544 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
10545 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
10546
63c3a66f 10547 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
10548 limit = 8;
10549 else
10550 limit = 16;
63c3a66f 10551 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10552 limit -= 4;
10553 switch (limit) {
10554 case 16:
10555 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
10556 case 15:
10557 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
10558 case 14:
10559 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
10560 case 13:
10561 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
10562 case 12:
10563 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
10564 case 11:
10565 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
10566 case 10:
10567 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
10568 case 9:
10569 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
10570 case 8:
10571 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
10572 case 7:
10573 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
10574 case 6:
10575 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
10576 case 5:
10577 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
10578 case 4:
10579 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
10580 case 3:
10581 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
10582 case 2:
10583 case 1:
10584
10585 default:
10586 break;
855e1111 10587 }
1da177e4 10588
63c3a66f 10589 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
10590 /* Write our heartbeat update interval to APE. */
10591 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
10592 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 10593
1da177e4
LT
10594 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
10595
1da177e4
LT
10596 return 0;
10597}
10598
10599/* Called at device open time to get the chip ready for
10600 * packet processing. Invoked with tp->lock held.
10601 */
953c96e0 10602static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
1da177e4 10603{
df465abf
NS
10604 /* Chip may have been just powered on. If so, the boot code may still
10605 * be running initialization. Wait for it to finish to avoid races in
10606 * accessing the hardware.
10607 */
10608 tg3_enable_register_access(tp);
10609 tg3_poll_fw(tp);
10610
1da177e4
LT
10611 tg3_switch_clocks(tp);
10612
10613 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
10614
2f751b67 10615 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
10616}
10617
aed93e0b
MC
10618static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
10619{
10620 int i;
10621
10622 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
10623 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
10624
10625 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
10626 off += len;
10627
10628 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
10629 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
10630 memset(ocir, 0, TG3_OCIR_LEN);
10631 }
10632}
10633
10634/* sysfs attributes for hwmon */
10635static ssize_t tg3_show_temp(struct device *dev,
10636 struct device_attribute *devattr, char *buf)
10637{
aed93e0b 10638 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
a2f4dfba 10639 struct tg3 *tp = dev_get_drvdata(dev);
aed93e0b
MC
10640 u32 temperature;
10641
10642 spin_lock_bh(&tp->lock);
10643 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10644 sizeof(temperature));
10645 spin_unlock_bh(&tp->lock);
10646 return sprintf(buf, "%u\n", temperature);
10647}
10648
10649
10650static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
10651 TG3_TEMP_SENSOR_OFFSET);
10652static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
10653 TG3_TEMP_CAUTION_OFFSET);
10654static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
10655 TG3_TEMP_MAX_OFFSET);
10656
a2f4dfba 10657static struct attribute *tg3_attrs[] = {
aed93e0b
MC
10658 &sensor_dev_attr_temp1_input.dev_attr.attr,
10659 &sensor_dev_attr_temp1_crit.dev_attr.attr,
10660 &sensor_dev_attr_temp1_max.dev_attr.attr,
10661 NULL
10662};
a2f4dfba 10663ATTRIBUTE_GROUPS(tg3);
aed93e0b 10664
aed93e0b
MC
10665static void tg3_hwmon_close(struct tg3 *tp)
10666{
aed93e0b
MC
10667 if (tp->hwmon_dev) {
10668 hwmon_device_unregister(tp->hwmon_dev);
10669 tp->hwmon_dev = NULL;
aed93e0b 10670 }
aed93e0b
MC
10671}
10672
10673static void tg3_hwmon_open(struct tg3 *tp)
10674{
a2f4dfba 10675 int i;
aed93e0b
MC
10676 u32 size = 0;
10677 struct pci_dev *pdev = tp->pdev;
10678 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10679
10680 tg3_sd_scan_scratchpad(tp, ocirs);
10681
10682 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10683 if (!ocirs[i].src_data_length)
10684 continue;
10685
10686 size += ocirs[i].src_hdr_length;
10687 size += ocirs[i].src_data_length;
10688 }
10689
10690 if (!size)
10691 return;
10692
a2f4dfba
GR
10693 tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
10694 tp, tg3_groups);
aed93e0b
MC
10695 if (IS_ERR(tp->hwmon_dev)) {
10696 tp->hwmon_dev = NULL;
10697 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
aed93e0b 10698 }
aed93e0b
MC
10699}
10700
10701
1da177e4
LT
10702#define TG3_STAT_ADD32(PSTAT, REG) \
10703do { u32 __val = tr32(REG); \
10704 (PSTAT)->low += __val; \
10705 if ((PSTAT)->low < __val) \
10706 (PSTAT)->high += 1; \
10707} while (0)
10708
10709static void tg3_periodic_fetch_stats(struct tg3 *tp)
10710{
10711 struct tg3_hw_stats *sp = tp->hw_stats;
10712
f4a46d1f 10713 if (!tp->link_up)
1da177e4
LT
10714 return;
10715
10716 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10717 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10718 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10719 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10720 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10721 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10722 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10723 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10724 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10725 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10726 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10727 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10728 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9bc297ea 10729 if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
091f0ea3
MC
10730 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10731 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10732 u32 val;
10733
10734 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
9bc297ea 10735 val &= ~tg3_lso_rd_dma_workaround_bit(tp);
091f0ea3 10736 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
9bc297ea 10737 tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
091f0ea3 10738 }
1da177e4
LT
10739
10740 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10741 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10742 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10743 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10744 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10745 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10746 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10747 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10748 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10749 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10750 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10751 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10752 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10753 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
10754
10755 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
4153577a
JP
10756 if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
10757 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10758 tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
4d958473
MC
10759 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10760 } else {
10761 u32 val = tr32(HOSTCC_FLOW_ATTN);
10762 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10763 if (val) {
10764 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10765 sp->rx_discards.low += val;
10766 if (sp->rx_discards.low < val)
10767 sp->rx_discards.high += 1;
10768 }
10769 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10770 }
463d305b 10771 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
10772}
10773
0e6cf6a9
MC
10774static void tg3_chk_missed_msi(struct tg3 *tp)
10775{
10776 u32 i;
10777
10778 for (i = 0; i < tp->irq_cnt; i++) {
10779 struct tg3_napi *tnapi = &tp->napi[i];
10780
10781 if (tg3_has_work(tnapi)) {
10782 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10783 tnapi->last_tx_cons == tnapi->tx_cons) {
10784 if (tnapi->chk_msi_cnt < 1) {
10785 tnapi->chk_msi_cnt++;
10786 return;
10787 }
7f230735 10788 tg3_msi(0, tnapi);
0e6cf6a9
MC
10789 }
10790 }
10791 tnapi->chk_msi_cnt = 0;
10792 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
10793 tnapi->last_tx_cons = tnapi->tx_cons;
10794 }
10795}
10796
1da177e4
LT
10797static void tg3_timer(unsigned long __opaque)
10798{
10799 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 10800
5b190624 10801 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
10802 goto restart_timer;
10803
f47c11ee 10804 spin_lock(&tp->lock);
1da177e4 10805
4153577a 10806 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
55086ad9 10807 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
10808 tg3_chk_missed_msi(tp);
10809
7e6c63f0
HM
10810 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
10811 /* BCM4785: Flush posted writes from GbE to host memory. */
10812 tr32(HOSTCC_MODE);
10813 }
10814
63c3a66f 10815 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
10816 /* All of this garbage is because when using non-tagged
10817 * IRQ status the mailbox/status_block protocol the chip
10818 * uses with the cpu is race prone.
10819 */
898a56f8 10820 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
10821 tw32(GRC_LOCAL_CTRL,
10822 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
10823 } else {
10824 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 10825 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 10826 }
1da177e4 10827
fac9b83e 10828 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 10829 spin_unlock(&tp->lock);
db219973 10830 tg3_reset_task_schedule(tp);
5b190624 10831 goto restart_timer;
fac9b83e 10832 }
1da177e4
LT
10833 }
10834
1da177e4
LT
10835 /* This part only runs once per second. */
10836 if (!--tp->timer_counter) {
63c3a66f 10837 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
10838 tg3_periodic_fetch_stats(tp);
10839
b0c5943f
MC
10840 if (tp->setlpicnt && !--tp->setlpicnt)
10841 tg3_phy_eee_enable(tp);
52b02d04 10842
63c3a66f 10843 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
10844 u32 mac_stat;
10845 int phy_event;
10846
10847 mac_stat = tr32(MAC_STATUS);
10848
10849 phy_event = 0;
f07e9af3 10850 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
10851 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
10852 phy_event = 1;
10853 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
10854 phy_event = 1;
10855
10856 if (phy_event)
953c96e0 10857 tg3_setup_phy(tp, false);
63c3a66f 10858 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
10859 u32 mac_stat = tr32(MAC_STATUS);
10860 int need_setup = 0;
10861
f4a46d1f 10862 if (tp->link_up &&
1da177e4
LT
10863 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
10864 need_setup = 1;
10865 }
f4a46d1f 10866 if (!tp->link_up &&
1da177e4
LT
10867 (mac_stat & (MAC_STATUS_PCS_SYNCED |
10868 MAC_STATUS_SIGNAL_DET))) {
10869 need_setup = 1;
10870 }
10871 if (need_setup) {
3d3ebe74
MC
10872 if (!tp->serdes_counter) {
10873 tw32_f(MAC_MODE,
10874 (tp->mac_mode &
10875 ~MAC_MODE_PORT_MODE_MASK));
10876 udelay(40);
10877 tw32_f(MAC_MODE, tp->mac_mode);
10878 udelay(40);
10879 }
953c96e0 10880 tg3_setup_phy(tp, false);
1da177e4 10881 }
f07e9af3 10882 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 10883 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 10884 tg3_serdes_parallel_detect(tp);
57d8b880 10885 }
1da177e4
LT
10886
10887 tp->timer_counter = tp->timer_multiplier;
10888 }
10889
130b8e4d
MC
10890 /* Heartbeat is only sent once every 2 seconds.
10891 *
10892 * The heartbeat is to tell the ASF firmware that the host
10893 * driver is still alive. In the event that the OS crashes,
10894 * ASF needs to reset the hardware to free up the FIFO space
10895 * that may be filled with rx packets destined for the host.
10896 * If the FIFO is full, ASF will no longer function properly.
10897 *
10898 * Unintended resets have been reported on real time kernels
10899 * where the timer doesn't run on time. Netpoll will also have
10900 * same problem.
10901 *
10902 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
10903 * to check the ring condition when the heartbeat is expiring
10904 * before doing the reset. This will prevent most unintended
10905 * resets.
10906 */
1da177e4 10907 if (!--tp->asf_counter) {
63c3a66f 10908 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
10909 tg3_wait_for_event_ack(tp);
10910
bbadf503 10911 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 10912 FWCMD_NICDRV_ALIVE3);
bbadf503 10913 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
10914 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
10915 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
10916
10917 tg3_generate_fw_event(tp);
1da177e4
LT
10918 }
10919 tp->asf_counter = tp->asf_multiplier;
10920 }
10921
f47c11ee 10922 spin_unlock(&tp->lock);
1da177e4 10923
f475f163 10924restart_timer:
1da177e4
LT
10925 tp->timer.expires = jiffies + tp->timer_offset;
10926 add_timer(&tp->timer);
10927}
10928
229b1ad1 10929static void tg3_timer_init(struct tg3 *tp)
21f7638e
MC
10930{
10931 if (tg3_flag(tp, TAGGED_STATUS) &&
4153577a 10932 tg3_asic_rev(tp) != ASIC_REV_5717 &&
21f7638e
MC
10933 !tg3_flag(tp, 57765_CLASS))
10934 tp->timer_offset = HZ;
10935 else
10936 tp->timer_offset = HZ / 10;
10937
10938 BUG_ON(tp->timer_offset > HZ);
10939
10940 tp->timer_multiplier = (HZ / tp->timer_offset);
10941 tp->asf_multiplier = (HZ / tp->timer_offset) *
10942 TG3_FW_UPDATE_FREQ_SEC;
10943
10944 init_timer(&tp->timer);
10945 tp->timer.data = (unsigned long) tp;
10946 tp->timer.function = tg3_timer;
10947}
10948
10949static void tg3_timer_start(struct tg3 *tp)
10950{
10951 tp->asf_counter = tp->asf_multiplier;
10952 tp->timer_counter = tp->timer_multiplier;
10953
10954 tp->timer.expires = jiffies + tp->timer_offset;
10955 add_timer(&tp->timer);
10956}
10957
10958static void tg3_timer_stop(struct tg3 *tp)
10959{
10960 del_timer_sync(&tp->timer);
10961}
10962
10963/* Restart hardware after configuration changes, self-test, etc.
10964 * Invoked with tp->lock held.
10965 */
953c96e0 10966static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
21f7638e
MC
10967 __releases(tp->lock)
10968 __acquires(tp->lock)
10969{
10970 int err;
10971
10972 err = tg3_init_hw(tp, reset_phy);
10973 if (err) {
10974 netdev_err(tp->dev,
10975 "Failed to re-initialize device, aborting\n");
10976 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10977 tg3_full_unlock(tp);
10978 tg3_timer_stop(tp);
10979 tp->irq_sync = 0;
10980 tg3_napi_enable(tp);
10981 dev_close(tp->dev);
10982 tg3_full_lock(tp, 0);
10983 }
10984 return err;
10985}
10986
10987static void tg3_reset_task(struct work_struct *work)
10988{
10989 struct tg3 *tp = container_of(work, struct tg3, reset_task);
10990 int err;
10991
10992 tg3_full_lock(tp, 0);
10993
10994 if (!netif_running(tp->dev)) {
10995 tg3_flag_clear(tp, RESET_TASK_PENDING);
10996 tg3_full_unlock(tp);
10997 return;
10998 }
10999
11000 tg3_full_unlock(tp);
11001
11002 tg3_phy_stop(tp);
11003
11004 tg3_netif_stop(tp);
11005
11006 tg3_full_lock(tp, 1);
11007
11008 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
11009 tp->write32_tx_mbox = tg3_write32_tx_mbox;
11010 tp->write32_rx_mbox = tg3_write_flush_reg32;
11011 tg3_flag_set(tp, MBOX_WRITE_REORDER);
11012 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
11013 }
11014
11015 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
953c96e0 11016 err = tg3_init_hw(tp, true);
21f7638e
MC
11017 if (err)
11018 goto out;
11019
11020 tg3_netif_start(tp);
11021
11022out:
11023 tg3_full_unlock(tp);
11024
11025 if (!err)
11026 tg3_phy_start(tp);
11027
11028 tg3_flag_clear(tp, RESET_TASK_PENDING);
11029}
11030
4f125f42 11031static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 11032{
7d12e780 11033 irq_handler_t fn;
fcfa0a32 11034 unsigned long flags;
4f125f42
MC
11035 char *name;
11036 struct tg3_napi *tnapi = &tp->napi[irq_num];
11037
11038 if (tp->irq_cnt == 1)
11039 name = tp->dev->name;
11040 else {
11041 name = &tnapi->irq_lbl[0];
21e315e1
NS
11042 if (tnapi->tx_buffers && tnapi->rx_rcb)
11043 snprintf(name, IFNAMSIZ,
11044 "%s-txrx-%d", tp->dev->name, irq_num);
11045 else if (tnapi->tx_buffers)
11046 snprintf(name, IFNAMSIZ,
11047 "%s-tx-%d", tp->dev->name, irq_num);
11048 else if (tnapi->rx_rcb)
11049 snprintf(name, IFNAMSIZ,
11050 "%s-rx-%d", tp->dev->name, irq_num);
11051 else
11052 snprintf(name, IFNAMSIZ,
11053 "%s-%d", tp->dev->name, irq_num);
4f125f42
MC
11054 name[IFNAMSIZ-1] = 0;
11055 }
fcfa0a32 11056
63c3a66f 11057 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 11058 fn = tg3_msi;
63c3a66f 11059 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 11060 fn = tg3_msi_1shot;
ab392d2d 11061 flags = 0;
fcfa0a32
MC
11062 } else {
11063 fn = tg3_interrupt;
63c3a66f 11064 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 11065 fn = tg3_interrupt_tagged;
ab392d2d 11066 flags = IRQF_SHARED;
fcfa0a32 11067 }
4f125f42
MC
11068
11069 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
11070}
11071
7938109f
MC
11072static int tg3_test_interrupt(struct tg3 *tp)
11073{
09943a18 11074 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 11075 struct net_device *dev = tp->dev;
b16250e3 11076 int err, i, intr_ok = 0;
f6eb9b1f 11077 u32 val;
7938109f 11078
d4bc3927
MC
11079 if (!netif_running(dev))
11080 return -ENODEV;
11081
7938109f
MC
11082 tg3_disable_ints(tp);
11083
4f125f42 11084 free_irq(tnapi->irq_vec, tnapi);
7938109f 11085
f6eb9b1f
MC
11086 /*
11087 * Turn off MSI one shot mode. Otherwise this test has no
11088 * observable way to know whether the interrupt was delivered.
11089 */
3aa1cdf8 11090 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
11091 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
11092 tw32(MSGINT_MODE, val);
11093 }
11094
4f125f42 11095 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 11096 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
11097 if (err)
11098 return err;
11099
898a56f8 11100 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
11101 tg3_enable_ints(tp);
11102
11103 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11104 tnapi->coal_now);
7938109f
MC
11105
11106 for (i = 0; i < 5; i++) {
b16250e3
MC
11107 u32 int_mbox, misc_host_ctrl;
11108
898a56f8 11109 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
11110 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
11111
11112 if ((int_mbox != 0) ||
11113 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
11114 intr_ok = 1;
7938109f 11115 break;
b16250e3
MC
11116 }
11117
3aa1cdf8
MC
11118 if (tg3_flag(tp, 57765_PLUS) &&
11119 tnapi->hw_status->status_tag != tnapi->last_tag)
11120 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
11121
7938109f
MC
11122 msleep(10);
11123 }
11124
11125 tg3_disable_ints(tp);
11126
4f125f42 11127 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 11128
4f125f42 11129 err = tg3_request_irq(tp, 0);
7938109f
MC
11130
11131 if (err)
11132 return err;
11133
f6eb9b1f
MC
11134 if (intr_ok) {
11135 /* Reenable MSI one shot mode. */
5b39de91 11136 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
11137 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
11138 tw32(MSGINT_MODE, val);
11139 }
7938109f 11140 return 0;
f6eb9b1f 11141 }
7938109f
MC
11142
11143 return -EIO;
11144}
11145
11146/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
11147 * successfully restored
11148 */
11149static int tg3_test_msi(struct tg3 *tp)
11150{
7938109f
MC
11151 int err;
11152 u16 pci_cmd;
11153
63c3a66f 11154 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
11155 return 0;
11156
11157 /* Turn off SERR reporting in case MSI terminates with Master
11158 * Abort.
11159 */
11160 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11161 pci_write_config_word(tp->pdev, PCI_COMMAND,
11162 pci_cmd & ~PCI_COMMAND_SERR);
11163
11164 err = tg3_test_interrupt(tp);
11165
11166 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11167
11168 if (!err)
11169 return 0;
11170
11171 /* other failures */
11172 if (err != -EIO)
11173 return err;
11174
11175 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
11176 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
11177 "to INTx mode. Please report this failure to the PCI "
11178 "maintainer and include system chipset information\n");
7938109f 11179
4f125f42 11180 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 11181
7938109f
MC
11182 pci_disable_msi(tp->pdev);
11183
63c3a66f 11184 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 11185 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 11186
4f125f42 11187 err = tg3_request_irq(tp, 0);
7938109f
MC
11188 if (err)
11189 return err;
11190
11191 /* Need to reset the chip because the MSI cycle may have terminated
11192 * with Master Abort.
11193 */
f47c11ee 11194 tg3_full_lock(tp, 1);
7938109f 11195
944d980e 11196 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 11197 err = tg3_init_hw(tp, true);
7938109f 11198
f47c11ee 11199 tg3_full_unlock(tp);
7938109f
MC
11200
11201 if (err)
4f125f42 11202 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
11203
11204 return err;
11205}
11206
9e9fd12d
MC
11207static int tg3_request_firmware(struct tg3 *tp)
11208{
77997ea3 11209 const struct tg3_firmware_hdr *fw_hdr;
9e9fd12d
MC
11210
11211 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
11212 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
11213 tp->fw_needed);
9e9fd12d
MC
11214 return -ENOENT;
11215 }
11216
77997ea3 11217 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
9e9fd12d
MC
11218
11219 /* Firmware blob starts with version numbers, followed by
11220 * start address and _full_ length including BSS sections
11221 * (which must be longer than the actual data, of course
11222 */
11223
77997ea3
NS
11224 tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
11225 if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
05dbe005
JP
11226 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
11227 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
11228 release_firmware(tp->fw);
11229 tp->fw = NULL;
11230 return -EINVAL;
11231 }
11232
11233 /* We no longer need firmware; we have it. */
11234 tp->fw_needed = NULL;
11235 return 0;
11236}
11237
9102426a 11238static u32 tg3_irq_count(struct tg3 *tp)
679563f4 11239{
9102426a 11240 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
679563f4 11241
9102426a 11242 if (irq_cnt > 1) {
c3b5003b
MC
11243 /* We want as many rx rings enabled as there are cpus.
11244 * In multiqueue MSI-X mode, the first MSI-X vector
11245 * only deals with link interrupts, etc, so we add
11246 * one to the number of vectors we are requesting.
11247 */
9102426a 11248 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
c3b5003b 11249 }
679563f4 11250
9102426a
MC
11251 return irq_cnt;
11252}
11253
11254static bool tg3_enable_msix(struct tg3 *tp)
11255{
11256 int i, rc;
86449944 11257 struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
9102426a 11258
0968169c
MC
11259 tp->txq_cnt = tp->txq_req;
11260 tp->rxq_cnt = tp->rxq_req;
11261 if (!tp->rxq_cnt)
11262 tp->rxq_cnt = netif_get_num_default_rss_queues();
9102426a
MC
11263 if (tp->rxq_cnt > tp->rxq_max)
11264 tp->rxq_cnt = tp->rxq_max;
cf6d6ea6
MC
11265
11266 /* Disable multiple TX rings by default. Simple round-robin hardware
11267 * scheduling of the TX rings can cause starvation of rings with
11268 * small packets when other rings have TSO or jumbo packets.
11269 */
11270 if (!tp->txq_req)
11271 tp->txq_cnt = 1;
9102426a
MC
11272
11273 tp->irq_cnt = tg3_irq_count(tp);
11274
679563f4
MC
11275 for (i = 0; i < tp->irq_max; i++) {
11276 msix_ent[i].entry = i;
11277 msix_ent[i].vector = 0;
11278 }
11279
11280 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
11281 if (rc < 0) {
11282 return false;
11283 } else if (rc != 0) {
679563f4
MC
11284 if (pci_enable_msix(tp->pdev, msix_ent, rc))
11285 return false;
05dbe005
JP
11286 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
11287 tp->irq_cnt, rc);
679563f4 11288 tp->irq_cnt = rc;
49a359e3 11289 tp->rxq_cnt = max(rc - 1, 1);
9102426a
MC
11290 if (tp->txq_cnt)
11291 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
679563f4
MC
11292 }
11293
11294 for (i = 0; i < tp->irq_max; i++)
11295 tp->napi[i].irq_vec = msix_ent[i].vector;
11296
49a359e3 11297 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
2ddaad39
BH
11298 pci_disable_msix(tp->pdev);
11299 return false;
11300 }
b92b9040 11301
9102426a
MC
11302 if (tp->irq_cnt == 1)
11303 return true;
d78b59f5 11304
9102426a
MC
11305 tg3_flag_set(tp, ENABLE_RSS);
11306
11307 if (tp->txq_cnt > 1)
11308 tg3_flag_set(tp, ENABLE_TSS);
11309
11310 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
2430b031 11311
679563f4
MC
11312 return true;
11313}
11314
07b0173c
MC
11315static void tg3_ints_init(struct tg3 *tp)
11316{
63c3a66f
JP
11317 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
11318 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
11319 /* All MSI supporting chips should support tagged
11320 * status. Assert that this is the case.
11321 */
5129c3a3
MC
11322 netdev_warn(tp->dev,
11323 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 11324 goto defcfg;
07b0173c 11325 }
4f125f42 11326
63c3a66f
JP
11327 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
11328 tg3_flag_set(tp, USING_MSIX);
11329 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
11330 tg3_flag_set(tp, USING_MSI);
679563f4 11331
63c3a66f 11332 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 11333 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 11334 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 11335 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
11336 if (!tg3_flag(tp, 1SHOT_MSI))
11337 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
11338 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
11339 }
11340defcfg:
63c3a66f 11341 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
11342 tp->irq_cnt = 1;
11343 tp->napi[0].irq_vec = tp->pdev->irq;
49a359e3
MC
11344 }
11345
11346 if (tp->irq_cnt == 1) {
11347 tp->txq_cnt = 1;
11348 tp->rxq_cnt = 1;
2ddaad39 11349 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 11350 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 11351 }
07b0173c
MC
11352}
11353
11354static void tg3_ints_fini(struct tg3 *tp)
11355{
63c3a66f 11356 if (tg3_flag(tp, USING_MSIX))
679563f4 11357 pci_disable_msix(tp->pdev);
63c3a66f 11358 else if (tg3_flag(tp, USING_MSI))
679563f4 11359 pci_disable_msi(tp->pdev);
63c3a66f
JP
11360 tg3_flag_clear(tp, USING_MSI);
11361 tg3_flag_clear(tp, USING_MSIX);
11362 tg3_flag_clear(tp, ENABLE_RSS);
11363 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
11364}
11365
be947307
MC
11366static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
11367 bool init)
1da177e4 11368{
d8f4cd38 11369 struct net_device *dev = tp->dev;
4f125f42 11370 int i, err;
1da177e4 11371
679563f4
MC
11372 /*
11373 * Setup interrupts first so we know how
11374 * many NAPI resources to allocate
11375 */
11376 tg3_ints_init(tp);
11377
90415477 11378 tg3_rss_check_indir_tbl(tp);
bcebcc46 11379
1da177e4
LT
11380 /* The placement of this call is tied
11381 * to the setup and use of Host TX descriptors.
11382 */
11383 err = tg3_alloc_consistent(tp);
11384 if (err)
4a5f46f2 11385 goto out_ints_fini;
88b06bc2 11386
66cfd1bd
MC
11387 tg3_napi_init(tp);
11388
fed97810 11389 tg3_napi_enable(tp);
1da177e4 11390
4f125f42
MC
11391 for (i = 0; i < tp->irq_cnt; i++) {
11392 struct tg3_napi *tnapi = &tp->napi[i];
11393 err = tg3_request_irq(tp, i);
11394 if (err) {
5bc09186
MC
11395 for (i--; i >= 0; i--) {
11396 tnapi = &tp->napi[i];
4f125f42 11397 free_irq(tnapi->irq_vec, tnapi);
5bc09186 11398 }
4a5f46f2 11399 goto out_napi_fini;
4f125f42
MC
11400 }
11401 }
1da177e4 11402
f47c11ee 11403 tg3_full_lock(tp, 0);
1da177e4 11404
2e460fc0
NS
11405 if (init)
11406 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
11407
d8f4cd38 11408 err = tg3_init_hw(tp, reset_phy);
1da177e4 11409 if (err) {
944d980e 11410 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11411 tg3_free_rings(tp);
1da177e4
LT
11412 }
11413
f47c11ee 11414 tg3_full_unlock(tp);
1da177e4 11415
07b0173c 11416 if (err)
4a5f46f2 11417 goto out_free_irq;
1da177e4 11418
d8f4cd38 11419 if (test_irq && tg3_flag(tp, USING_MSI)) {
7938109f 11420 err = tg3_test_msi(tp);
fac9b83e 11421
7938109f 11422 if (err) {
f47c11ee 11423 tg3_full_lock(tp, 0);
944d980e 11424 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 11425 tg3_free_rings(tp);
f47c11ee 11426 tg3_full_unlock(tp);
7938109f 11427
4a5f46f2 11428 goto out_napi_fini;
7938109f 11429 }
fcfa0a32 11430
63c3a66f 11431 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 11432 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 11433
f6eb9b1f
MC
11434 tw32(PCIE_TRANSACTION_CFG,
11435 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 11436 }
7938109f
MC
11437 }
11438
b02fd9e3
MC
11439 tg3_phy_start(tp);
11440
aed93e0b
MC
11441 tg3_hwmon_open(tp);
11442
f47c11ee 11443 tg3_full_lock(tp, 0);
1da177e4 11444
21f7638e 11445 tg3_timer_start(tp);
63c3a66f 11446 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
11447 tg3_enable_ints(tp);
11448
be947307
MC
11449 if (init)
11450 tg3_ptp_init(tp);
11451 else
11452 tg3_ptp_resume(tp);
11453
11454
f47c11ee 11455 tg3_full_unlock(tp);
1da177e4 11456
fe5f5787 11457 netif_tx_start_all_queues(dev);
1da177e4 11458
06c03c02
MB
11459 /*
11460 * Reset loopback feature if it was turned on while the device was down
11461 * make sure that it's installed properly now.
11462 */
11463 if (dev->features & NETIF_F_LOOPBACK)
11464 tg3_set_loopback(dev, dev->features);
11465
1da177e4 11466 return 0;
07b0173c 11467
4a5f46f2 11468out_free_irq:
4f125f42
MC
11469 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11470 struct tg3_napi *tnapi = &tp->napi[i];
11471 free_irq(tnapi->irq_vec, tnapi);
11472 }
07b0173c 11473
4a5f46f2 11474out_napi_fini:
fed97810 11475 tg3_napi_disable(tp);
66cfd1bd 11476 tg3_napi_fini(tp);
07b0173c 11477 tg3_free_consistent(tp);
679563f4 11478
4a5f46f2 11479out_ints_fini:
679563f4 11480 tg3_ints_fini(tp);
d8f4cd38 11481
07b0173c 11482 return err;
1da177e4
LT
11483}
11484
65138594 11485static void tg3_stop(struct tg3 *tp)
1da177e4 11486{
4f125f42 11487 int i;
1da177e4 11488
db219973 11489 tg3_reset_task_cancel(tp);
bd473da3 11490 tg3_netif_stop(tp);
1da177e4 11491
21f7638e 11492 tg3_timer_stop(tp);
1da177e4 11493
aed93e0b
MC
11494 tg3_hwmon_close(tp);
11495
24bb4fb6
MC
11496 tg3_phy_stop(tp);
11497
f47c11ee 11498 tg3_full_lock(tp, 1);
1da177e4
LT
11499
11500 tg3_disable_ints(tp);
11501
944d980e 11502 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11503 tg3_free_rings(tp);
63c3a66f 11504 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 11505
f47c11ee 11506 tg3_full_unlock(tp);
1da177e4 11507
4f125f42
MC
11508 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11509 struct tg3_napi *tnapi = &tp->napi[i];
11510 free_irq(tnapi->irq_vec, tnapi);
11511 }
07b0173c
MC
11512
11513 tg3_ints_fini(tp);
1da177e4 11514
66cfd1bd
MC
11515 tg3_napi_fini(tp);
11516
1da177e4 11517 tg3_free_consistent(tp);
65138594
MC
11518}
11519
d8f4cd38
MC
11520static int tg3_open(struct net_device *dev)
11521{
11522 struct tg3 *tp = netdev_priv(dev);
11523 int err;
11524
11525 if (tp->fw_needed) {
11526 err = tg3_request_firmware(tp);
c4dab506
NS
11527 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
11528 if (err) {
11529 netdev_warn(tp->dev, "EEE capability disabled\n");
11530 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11531 } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
11532 netdev_warn(tp->dev, "EEE capability restored\n");
11533 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
11534 }
11535 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
d8f4cd38
MC
11536 if (err)
11537 return err;
11538 } else if (err) {
11539 netdev_warn(tp->dev, "TSO capability disabled\n");
11540 tg3_flag_clear(tp, TSO_CAPABLE);
11541 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
11542 netdev_notice(tp->dev, "TSO capability restored\n");
11543 tg3_flag_set(tp, TSO_CAPABLE);
11544 }
11545 }
11546
f4a46d1f 11547 tg3_carrier_off(tp);
d8f4cd38
MC
11548
11549 err = tg3_power_up(tp);
11550 if (err)
11551 return err;
11552
11553 tg3_full_lock(tp, 0);
11554
11555 tg3_disable_ints(tp);
11556 tg3_flag_clear(tp, INIT_COMPLETE);
11557
11558 tg3_full_unlock(tp);
11559
942d1af0
NS
11560 err = tg3_start(tp,
11561 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
11562 true, true);
d8f4cd38
MC
11563 if (err) {
11564 tg3_frob_aux_power(tp, false);
11565 pci_set_power_state(tp->pdev, PCI_D3hot);
11566 }
be947307 11567
7d41e49a
MC
11568 if (tg3_flag(tp, PTP_CAPABLE)) {
11569 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
11570 &tp->pdev->dev);
11571 if (IS_ERR(tp->ptp_clock))
11572 tp->ptp_clock = NULL;
11573 }
11574
07b0173c 11575 return err;
1da177e4
LT
11576}
11577
1da177e4
LT
11578static int tg3_close(struct net_device *dev)
11579{
11580 struct tg3 *tp = netdev_priv(dev);
11581
be947307
MC
11582 tg3_ptp_fini(tp);
11583
65138594 11584 tg3_stop(tp);
1da177e4 11585
92feeabf
MC
11586 /* Clear stats across close / open calls */
11587 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
11588 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 11589
8496e85c
RW
11590 if (pci_device_is_present(tp->pdev)) {
11591 tg3_power_down_prepare(tp);
bc1c7567 11592
8496e85c
RW
11593 tg3_carrier_off(tp);
11594 }
1da177e4
LT
11595 return 0;
11596}
11597
511d2224 11598static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
11599{
11600 return ((u64)val->high << 32) | ((u64)val->low);
11601}
11602
65ec698d 11603static u64 tg3_calc_crc_errors(struct tg3 *tp)
1da177e4
LT
11604{
11605 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11606
f07e9af3 11607 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a
JP
11608 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
11609 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
11610 u32 val;
11611
569a5df8
MC
11612 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
11613 tg3_writephy(tp, MII_TG3_TEST1,
11614 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 11615 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
11616 } else
11617 val = 0;
1da177e4
LT
11618
11619 tp->phy_crc_errors += val;
11620
11621 return tp->phy_crc_errors;
11622 }
11623
11624 return get_stat64(&hw_stats->rx_fcs_errors);
11625}
11626
11627#define ESTAT_ADD(member) \
11628 estats->member = old_estats->member + \
511d2224 11629 get_stat64(&hw_stats->member)
1da177e4 11630
65ec698d 11631static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
1da177e4 11632{
1da177e4
LT
11633 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
11634 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11635
1da177e4
LT
11636 ESTAT_ADD(rx_octets);
11637 ESTAT_ADD(rx_fragments);
11638 ESTAT_ADD(rx_ucast_packets);
11639 ESTAT_ADD(rx_mcast_packets);
11640 ESTAT_ADD(rx_bcast_packets);
11641 ESTAT_ADD(rx_fcs_errors);
11642 ESTAT_ADD(rx_align_errors);
11643 ESTAT_ADD(rx_xon_pause_rcvd);
11644 ESTAT_ADD(rx_xoff_pause_rcvd);
11645 ESTAT_ADD(rx_mac_ctrl_rcvd);
11646 ESTAT_ADD(rx_xoff_entered);
11647 ESTAT_ADD(rx_frame_too_long_errors);
11648 ESTAT_ADD(rx_jabbers);
11649 ESTAT_ADD(rx_undersize_packets);
11650 ESTAT_ADD(rx_in_length_errors);
11651 ESTAT_ADD(rx_out_length_errors);
11652 ESTAT_ADD(rx_64_or_less_octet_packets);
11653 ESTAT_ADD(rx_65_to_127_octet_packets);
11654 ESTAT_ADD(rx_128_to_255_octet_packets);
11655 ESTAT_ADD(rx_256_to_511_octet_packets);
11656 ESTAT_ADD(rx_512_to_1023_octet_packets);
11657 ESTAT_ADD(rx_1024_to_1522_octet_packets);
11658 ESTAT_ADD(rx_1523_to_2047_octet_packets);
11659 ESTAT_ADD(rx_2048_to_4095_octet_packets);
11660 ESTAT_ADD(rx_4096_to_8191_octet_packets);
11661 ESTAT_ADD(rx_8192_to_9022_octet_packets);
11662
11663 ESTAT_ADD(tx_octets);
11664 ESTAT_ADD(tx_collisions);
11665 ESTAT_ADD(tx_xon_sent);
11666 ESTAT_ADD(tx_xoff_sent);
11667 ESTAT_ADD(tx_flow_control);
11668 ESTAT_ADD(tx_mac_errors);
11669 ESTAT_ADD(tx_single_collisions);
11670 ESTAT_ADD(tx_mult_collisions);
11671 ESTAT_ADD(tx_deferred);
11672 ESTAT_ADD(tx_excessive_collisions);
11673 ESTAT_ADD(tx_late_collisions);
11674 ESTAT_ADD(tx_collide_2times);
11675 ESTAT_ADD(tx_collide_3times);
11676 ESTAT_ADD(tx_collide_4times);
11677 ESTAT_ADD(tx_collide_5times);
11678 ESTAT_ADD(tx_collide_6times);
11679 ESTAT_ADD(tx_collide_7times);
11680 ESTAT_ADD(tx_collide_8times);
11681 ESTAT_ADD(tx_collide_9times);
11682 ESTAT_ADD(tx_collide_10times);
11683 ESTAT_ADD(tx_collide_11times);
11684 ESTAT_ADD(tx_collide_12times);
11685 ESTAT_ADD(tx_collide_13times);
11686 ESTAT_ADD(tx_collide_14times);
11687 ESTAT_ADD(tx_collide_15times);
11688 ESTAT_ADD(tx_ucast_packets);
11689 ESTAT_ADD(tx_mcast_packets);
11690 ESTAT_ADD(tx_bcast_packets);
11691 ESTAT_ADD(tx_carrier_sense_errors);
11692 ESTAT_ADD(tx_discards);
11693 ESTAT_ADD(tx_errors);
11694
11695 ESTAT_ADD(dma_writeq_full);
11696 ESTAT_ADD(dma_write_prioq_full);
11697 ESTAT_ADD(rxbds_empty);
11698 ESTAT_ADD(rx_discards);
11699 ESTAT_ADD(rx_errors);
11700 ESTAT_ADD(rx_threshold_hit);
11701
11702 ESTAT_ADD(dma_readq_full);
11703 ESTAT_ADD(dma_read_prioq_full);
11704 ESTAT_ADD(tx_comp_queue_full);
11705
11706 ESTAT_ADD(ring_set_send_prod_index);
11707 ESTAT_ADD(ring_status_update);
11708 ESTAT_ADD(nic_irqs);
11709 ESTAT_ADD(nic_avoided_irqs);
11710 ESTAT_ADD(nic_tx_threshold_hit);
11711
4452d099 11712 ESTAT_ADD(mbuf_lwm_thresh_hit);
1da177e4
LT
11713}
11714
65ec698d 11715static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
1da177e4 11716{
511d2224 11717 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
11718 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11719
1da177e4
LT
11720 stats->rx_packets = old_stats->rx_packets +
11721 get_stat64(&hw_stats->rx_ucast_packets) +
11722 get_stat64(&hw_stats->rx_mcast_packets) +
11723 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 11724
1da177e4
LT
11725 stats->tx_packets = old_stats->tx_packets +
11726 get_stat64(&hw_stats->tx_ucast_packets) +
11727 get_stat64(&hw_stats->tx_mcast_packets) +
11728 get_stat64(&hw_stats->tx_bcast_packets);
11729
11730 stats->rx_bytes = old_stats->rx_bytes +
11731 get_stat64(&hw_stats->rx_octets);
11732 stats->tx_bytes = old_stats->tx_bytes +
11733 get_stat64(&hw_stats->tx_octets);
11734
11735 stats->rx_errors = old_stats->rx_errors +
4f63b877 11736 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
11737 stats->tx_errors = old_stats->tx_errors +
11738 get_stat64(&hw_stats->tx_errors) +
11739 get_stat64(&hw_stats->tx_mac_errors) +
11740 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11741 get_stat64(&hw_stats->tx_discards);
11742
11743 stats->multicast = old_stats->multicast +
11744 get_stat64(&hw_stats->rx_mcast_packets);
11745 stats->collisions = old_stats->collisions +
11746 get_stat64(&hw_stats->tx_collisions);
11747
11748 stats->rx_length_errors = old_stats->rx_length_errors +
11749 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11750 get_stat64(&hw_stats->rx_undersize_packets);
11751
1da177e4
LT
11752 stats->rx_frame_errors = old_stats->rx_frame_errors +
11753 get_stat64(&hw_stats->rx_align_errors);
11754 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11755 get_stat64(&hw_stats->tx_discards);
11756 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11757 get_stat64(&hw_stats->tx_carrier_sense_errors);
11758
11759 stats->rx_crc_errors = old_stats->rx_crc_errors +
65ec698d 11760 tg3_calc_crc_errors(tp);
1da177e4 11761
4f63b877
JL
11762 stats->rx_missed_errors = old_stats->rx_missed_errors +
11763 get_stat64(&hw_stats->rx_discards);
11764
b0057c51 11765 stats->rx_dropped = tp->rx_dropped;
48855432 11766 stats->tx_dropped = tp->tx_dropped;
1da177e4
LT
11767}
11768
1da177e4
LT
11769static int tg3_get_regs_len(struct net_device *dev)
11770{
97bd8e49 11771 return TG3_REG_BLK_SIZE;
1da177e4
LT
11772}
11773
11774static void tg3_get_regs(struct net_device *dev,
11775 struct ethtool_regs *regs, void *_p)
11776{
1da177e4 11777 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
11778
11779 regs->version = 0;
11780
97bd8e49 11781 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 11782
80096068 11783 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11784 return;
11785
f47c11ee 11786 tg3_full_lock(tp, 0);
1da177e4 11787
97bd8e49 11788 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 11789
f47c11ee 11790 tg3_full_unlock(tp);
1da177e4
LT
11791}
11792
11793static int tg3_get_eeprom_len(struct net_device *dev)
11794{
11795 struct tg3 *tp = netdev_priv(dev);
11796
11797 return tp->nvram_size;
11798}
11799
1da177e4
LT
11800static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11801{
11802 struct tg3 *tp = netdev_priv(dev);
11803 int ret;
11804 u8 *pd;
b9fc7dc5 11805 u32 i, offset, len, b_offset, b_count;
a9dc529d 11806 __be32 val;
1da177e4 11807
63c3a66f 11808 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11809 return -EINVAL;
11810
1da177e4
LT
11811 offset = eeprom->offset;
11812 len = eeprom->len;
11813 eeprom->len = 0;
11814
11815 eeprom->magic = TG3_EEPROM_MAGIC;
11816
11817 if (offset & 3) {
11818 /* adjustments to start on required 4 byte boundary */
11819 b_offset = offset & 3;
11820 b_count = 4 - b_offset;
11821 if (b_count > len) {
11822 /* i.e. offset=1 len=2 */
11823 b_count = len;
11824 }
a9dc529d 11825 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
11826 if (ret)
11827 return ret;
be98da6a 11828 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
11829 len -= b_count;
11830 offset += b_count;
c6cdf436 11831 eeprom->len += b_count;
1da177e4
LT
11832 }
11833
25985edc 11834 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
11835 pd = &data[eeprom->len];
11836 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 11837 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
11838 if (ret) {
11839 eeprom->len += i;
11840 return ret;
11841 }
1da177e4
LT
11842 memcpy(pd + i, &val, 4);
11843 }
11844 eeprom->len += i;
11845
11846 if (len & 3) {
11847 /* read last bytes not ending on 4 byte boundary */
11848 pd = &data[eeprom->len];
11849 b_count = len & 3;
11850 b_offset = offset + len - b_count;
a9dc529d 11851 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
11852 if (ret)
11853 return ret;
b9fc7dc5 11854 memcpy(pd, &val, b_count);
1da177e4
LT
11855 eeprom->len += b_count;
11856 }
11857 return 0;
11858}
11859
1da177e4
LT
11860static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11861{
11862 struct tg3 *tp = netdev_priv(dev);
11863 int ret;
b9fc7dc5 11864 u32 offset, len, b_offset, odd_len;
1da177e4 11865 u8 *buf;
a9dc529d 11866 __be32 start, end;
1da177e4 11867
63c3a66f 11868 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 11869 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
11870 return -EINVAL;
11871
11872 offset = eeprom->offset;
11873 len = eeprom->len;
11874
11875 if ((b_offset = (offset & 3))) {
11876 /* adjustments to start on required 4 byte boundary */
a9dc529d 11877 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
11878 if (ret)
11879 return ret;
1da177e4
LT
11880 len += b_offset;
11881 offset &= ~3;
1c8594b4
MC
11882 if (len < 4)
11883 len = 4;
1da177e4
LT
11884 }
11885
11886 odd_len = 0;
1c8594b4 11887 if (len & 3) {
1da177e4
LT
11888 /* adjustments to end on required 4 byte boundary */
11889 odd_len = 1;
11890 len = (len + 3) & ~3;
a9dc529d 11891 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
11892 if (ret)
11893 return ret;
1da177e4
LT
11894 }
11895
11896 buf = data;
11897 if (b_offset || odd_len) {
11898 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 11899 if (!buf)
1da177e4
LT
11900 return -ENOMEM;
11901 if (b_offset)
11902 memcpy(buf, &start, 4);
11903 if (odd_len)
11904 memcpy(buf+len-4, &end, 4);
11905 memcpy(buf + b_offset, data, eeprom->len);
11906 }
11907
11908 ret = tg3_nvram_write_block(tp, offset, len, buf);
11909
11910 if (buf != data)
11911 kfree(buf);
11912
11913 return ret;
11914}
11915
11916static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11917{
b02fd9e3
MC
11918 struct tg3 *tp = netdev_priv(dev);
11919
63c3a66f 11920 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11921 struct phy_device *phydev;
f07e9af3 11922 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11923 return -EAGAIN;
ead2402c 11924 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
3f0e3ad7 11925 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 11926 }
6aa20a22 11927
1da177e4
LT
11928 cmd->supported = (SUPPORTED_Autoneg);
11929
f07e9af3 11930 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
11931 cmd->supported |= (SUPPORTED_1000baseT_Half |
11932 SUPPORTED_1000baseT_Full);
11933
f07e9af3 11934 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
11935 cmd->supported |= (SUPPORTED_100baseT_Half |
11936 SUPPORTED_100baseT_Full |
11937 SUPPORTED_10baseT_Half |
11938 SUPPORTED_10baseT_Full |
3bebab59 11939 SUPPORTED_TP);
ef348144
KK
11940 cmd->port = PORT_TP;
11941 } else {
1da177e4 11942 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
11943 cmd->port = PORT_FIBRE;
11944 }
6aa20a22 11945
1da177e4 11946 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
11947 if (tg3_flag(tp, PAUSE_AUTONEG)) {
11948 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
11949 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11950 cmd->advertising |= ADVERTISED_Pause;
11951 } else {
11952 cmd->advertising |= ADVERTISED_Pause |
11953 ADVERTISED_Asym_Pause;
11954 }
11955 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11956 cmd->advertising |= ADVERTISED_Asym_Pause;
11957 }
11958 }
f4a46d1f 11959 if (netif_running(dev) && tp->link_up) {
70739497 11960 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 11961 cmd->duplex = tp->link_config.active_duplex;
859edb26 11962 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
11963 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
11964 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
11965 cmd->eth_tp_mdix = ETH_TP_MDI_X;
11966 else
11967 cmd->eth_tp_mdix = ETH_TP_MDI;
11968 }
64c22182 11969 } else {
e740522e
MC
11970 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
11971 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 11972 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 11973 }
882e9793 11974 cmd->phy_address = tp->phy_addr;
7e5856bd 11975 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
11976 cmd->autoneg = tp->link_config.autoneg;
11977 cmd->maxtxpkt = 0;
11978 cmd->maxrxpkt = 0;
11979 return 0;
11980}
6aa20a22 11981
1da177e4
LT
11982static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11983{
11984 struct tg3 *tp = netdev_priv(dev);
25db0338 11985 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 11986
63c3a66f 11987 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11988 struct phy_device *phydev;
f07e9af3 11989 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11990 return -EAGAIN;
ead2402c 11991 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
3f0e3ad7 11992 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
11993 }
11994
7e5856bd
MC
11995 if (cmd->autoneg != AUTONEG_ENABLE &&
11996 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 11997 return -EINVAL;
7e5856bd
MC
11998
11999 if (cmd->autoneg == AUTONEG_DISABLE &&
12000 cmd->duplex != DUPLEX_FULL &&
12001 cmd->duplex != DUPLEX_HALF)
37ff238d 12002 return -EINVAL;
1da177e4 12003
7e5856bd
MC
12004 if (cmd->autoneg == AUTONEG_ENABLE) {
12005 u32 mask = ADVERTISED_Autoneg |
12006 ADVERTISED_Pause |
12007 ADVERTISED_Asym_Pause;
12008
f07e9af3 12009 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
12010 mask |= ADVERTISED_1000baseT_Half |
12011 ADVERTISED_1000baseT_Full;
12012
f07e9af3 12013 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
12014 mask |= ADVERTISED_100baseT_Half |
12015 ADVERTISED_100baseT_Full |
12016 ADVERTISED_10baseT_Half |
12017 ADVERTISED_10baseT_Full |
12018 ADVERTISED_TP;
12019 else
12020 mask |= ADVERTISED_FIBRE;
12021
12022 if (cmd->advertising & ~mask)
12023 return -EINVAL;
12024
12025 mask &= (ADVERTISED_1000baseT_Half |
12026 ADVERTISED_1000baseT_Full |
12027 ADVERTISED_100baseT_Half |
12028 ADVERTISED_100baseT_Full |
12029 ADVERTISED_10baseT_Half |
12030 ADVERTISED_10baseT_Full);
12031
12032 cmd->advertising &= mask;
12033 } else {
f07e9af3 12034 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 12035 if (speed != SPEED_1000)
7e5856bd
MC
12036 return -EINVAL;
12037
12038 if (cmd->duplex != DUPLEX_FULL)
12039 return -EINVAL;
12040 } else {
25db0338
DD
12041 if (speed != SPEED_100 &&
12042 speed != SPEED_10)
7e5856bd
MC
12043 return -EINVAL;
12044 }
12045 }
12046
f47c11ee 12047 tg3_full_lock(tp, 0);
1da177e4
LT
12048
12049 tp->link_config.autoneg = cmd->autoneg;
12050 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
12051 tp->link_config.advertising = (cmd->advertising |
12052 ADVERTISED_Autoneg);
e740522e
MC
12053 tp->link_config.speed = SPEED_UNKNOWN;
12054 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
12055 } else {
12056 tp->link_config.advertising = 0;
25db0338 12057 tp->link_config.speed = speed;
1da177e4 12058 tp->link_config.duplex = cmd->duplex;
b02fd9e3 12059 }
6aa20a22 12060
fdad8de4
NS
12061 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12062
ce20f161
NS
12063 tg3_warn_mgmt_link_flap(tp);
12064
1da177e4 12065 if (netif_running(dev))
953c96e0 12066 tg3_setup_phy(tp, true);
1da177e4 12067
f47c11ee 12068 tg3_full_unlock(tp);
6aa20a22 12069
1da177e4
LT
12070 return 0;
12071}
6aa20a22 12072
1da177e4
LT
12073static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
12074{
12075 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12076
68aad78c
RJ
12077 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
12078 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
12079 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
12080 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 12081}
6aa20a22 12082
1da177e4
LT
12083static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
12084{
12085 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12086
63c3a66f 12087 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
12088 wol->supported = WAKE_MAGIC;
12089 else
12090 wol->supported = 0;
1da177e4 12091 wol->wolopts = 0;
63c3a66f 12092 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
12093 wol->wolopts = WAKE_MAGIC;
12094 memset(&wol->sopass, 0, sizeof(wol->sopass));
12095}
6aa20a22 12096
1da177e4
LT
12097static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
12098{
12099 struct tg3 *tp = netdev_priv(dev);
12dac075 12100 struct device *dp = &tp->pdev->dev;
6aa20a22 12101
1da177e4
LT
12102 if (wol->wolopts & ~WAKE_MAGIC)
12103 return -EINVAL;
12104 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 12105 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 12106 return -EINVAL;
6aa20a22 12107
f2dc0d18
RW
12108 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
12109
f2dc0d18 12110 if (device_may_wakeup(dp))
63c3a66f 12111 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 12112 else
63c3a66f 12113 tg3_flag_clear(tp, WOL_ENABLE);
6aa20a22 12114
1da177e4
LT
12115 return 0;
12116}
6aa20a22 12117
1da177e4
LT
12118static u32 tg3_get_msglevel(struct net_device *dev)
12119{
12120 struct tg3 *tp = netdev_priv(dev);
12121 return tp->msg_enable;
12122}
6aa20a22 12123
1da177e4
LT
12124static void tg3_set_msglevel(struct net_device *dev, u32 value)
12125{
12126 struct tg3 *tp = netdev_priv(dev);
12127 tp->msg_enable = value;
12128}
6aa20a22 12129
1da177e4
LT
12130static int tg3_nway_reset(struct net_device *dev)
12131{
12132 struct tg3 *tp = netdev_priv(dev);
1da177e4 12133 int r;
6aa20a22 12134
1da177e4
LT
12135 if (!netif_running(dev))
12136 return -EAGAIN;
12137
f07e9af3 12138 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
12139 return -EINVAL;
12140
ce20f161
NS
12141 tg3_warn_mgmt_link_flap(tp);
12142
63c3a66f 12143 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 12144 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12145 return -EAGAIN;
ead2402c 12146 r = phy_start_aneg(tp->mdio_bus->phy_map[tp->phy_addr]);
b02fd9e3
MC
12147 } else {
12148 u32 bmcr;
12149
12150 spin_lock_bh(&tp->lock);
12151 r = -EINVAL;
12152 tg3_readphy(tp, MII_BMCR, &bmcr);
12153 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
12154 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 12155 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
12156 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
12157 BMCR_ANENABLE);
12158 r = 0;
12159 }
12160 spin_unlock_bh(&tp->lock);
1da177e4 12161 }
6aa20a22 12162
1da177e4
LT
12163 return r;
12164}
6aa20a22 12165
1da177e4
LT
12166static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12167{
12168 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12169
2c49a44d 12170 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 12171 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 12172 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
12173 else
12174 ering->rx_jumbo_max_pending = 0;
12175
12176 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
12177
12178 ering->rx_pending = tp->rx_pending;
63c3a66f 12179 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
12180 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
12181 else
12182 ering->rx_jumbo_pending = 0;
12183
f3f3f27e 12184 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 12185}
6aa20a22 12186
1da177e4
LT
12187static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12188{
12189 struct tg3 *tp = netdev_priv(dev);
646c9edd 12190 int i, irq_sync = 0, err = 0;
6aa20a22 12191
2c49a44d
MC
12192 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
12193 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
12194 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
12195 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 12196 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 12197 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 12198 return -EINVAL;
6aa20a22 12199
bbe832c0 12200 if (netif_running(dev)) {
b02fd9e3 12201 tg3_phy_stop(tp);
1da177e4 12202 tg3_netif_stop(tp);
bbe832c0
MC
12203 irq_sync = 1;
12204 }
1da177e4 12205
bbe832c0 12206 tg3_full_lock(tp, irq_sync);
6aa20a22 12207
1da177e4
LT
12208 tp->rx_pending = ering->rx_pending;
12209
63c3a66f 12210 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
12211 tp->rx_pending > 63)
12212 tp->rx_pending = 63;
12213 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 12214
6fd45cb8 12215 for (i = 0; i < tp->irq_max; i++)
646c9edd 12216 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
12217
12218 if (netif_running(dev)) {
944d980e 12219 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 12220 err = tg3_restart_hw(tp, false);
b9ec6c1b
MC
12221 if (!err)
12222 tg3_netif_start(tp);
1da177e4
LT
12223 }
12224
f47c11ee 12225 tg3_full_unlock(tp);
6aa20a22 12226
b02fd9e3
MC
12227 if (irq_sync && !err)
12228 tg3_phy_start(tp);
12229
b9ec6c1b 12230 return err;
1da177e4 12231}
6aa20a22 12232
1da177e4
LT
12233static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12234{
12235 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12236
63c3a66f 12237 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 12238
4a2db503 12239 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
12240 epause->rx_pause = 1;
12241 else
12242 epause->rx_pause = 0;
12243
4a2db503 12244 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
12245 epause->tx_pause = 1;
12246 else
12247 epause->tx_pause = 0;
1da177e4 12248}
6aa20a22 12249
1da177e4
LT
12250static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12251{
12252 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 12253 int err = 0;
6aa20a22 12254
ce20f161
NS
12255 if (tp->link_config.autoneg == AUTONEG_ENABLE)
12256 tg3_warn_mgmt_link_flap(tp);
12257
63c3a66f 12258 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
12259 u32 newadv;
12260 struct phy_device *phydev;
1da177e4 12261
ead2402c 12262 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
f47c11ee 12263
2712168f
MC
12264 if (!(phydev->supported & SUPPORTED_Pause) ||
12265 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 12266 (epause->rx_pause != epause->tx_pause)))
2712168f 12267 return -EINVAL;
1da177e4 12268
2712168f
MC
12269 tp->link_config.flowctrl = 0;
12270 if (epause->rx_pause) {
12271 tp->link_config.flowctrl |= FLOW_CTRL_RX;
12272
12273 if (epause->tx_pause) {
12274 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12275 newadv = ADVERTISED_Pause;
b02fd9e3 12276 } else
2712168f
MC
12277 newadv = ADVERTISED_Pause |
12278 ADVERTISED_Asym_Pause;
12279 } else if (epause->tx_pause) {
12280 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12281 newadv = ADVERTISED_Asym_Pause;
12282 } else
12283 newadv = 0;
12284
12285 if (epause->autoneg)
63c3a66f 12286 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 12287 else
63c3a66f 12288 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 12289
f07e9af3 12290 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
12291 u32 oldadv = phydev->advertising &
12292 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
12293 if (oldadv != newadv) {
12294 phydev->advertising &=
12295 ~(ADVERTISED_Pause |
12296 ADVERTISED_Asym_Pause);
12297 phydev->advertising |= newadv;
12298 if (phydev->autoneg) {
12299 /*
12300 * Always renegotiate the link to
12301 * inform our link partner of our
12302 * flow control settings, even if the
12303 * flow control is forced. Let
12304 * tg3_adjust_link() do the final
12305 * flow control setup.
12306 */
12307 return phy_start_aneg(phydev);
b02fd9e3 12308 }
b02fd9e3 12309 }
b02fd9e3 12310
2712168f 12311 if (!epause->autoneg)
b02fd9e3 12312 tg3_setup_flow_control(tp, 0, 0);
2712168f 12313 } else {
c6700ce2 12314 tp->link_config.advertising &=
2712168f
MC
12315 ~(ADVERTISED_Pause |
12316 ADVERTISED_Asym_Pause);
c6700ce2 12317 tp->link_config.advertising |= newadv;
b02fd9e3
MC
12318 }
12319 } else {
12320 int irq_sync = 0;
12321
12322 if (netif_running(dev)) {
12323 tg3_netif_stop(tp);
12324 irq_sync = 1;
12325 }
12326
12327 tg3_full_lock(tp, irq_sync);
12328
12329 if (epause->autoneg)
63c3a66f 12330 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 12331 else
63c3a66f 12332 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 12333 if (epause->rx_pause)
e18ce346 12334 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 12335 else
e18ce346 12336 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 12337 if (epause->tx_pause)
e18ce346 12338 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 12339 else
e18ce346 12340 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
12341
12342 if (netif_running(dev)) {
12343 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 12344 err = tg3_restart_hw(tp, false);
b02fd9e3
MC
12345 if (!err)
12346 tg3_netif_start(tp);
12347 }
12348
12349 tg3_full_unlock(tp);
12350 }
6aa20a22 12351
fdad8de4
NS
12352 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12353
b9ec6c1b 12354 return err;
1da177e4 12355}
6aa20a22 12356
de6f31eb 12357static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 12358{
b9f2c044
JG
12359 switch (sset) {
12360 case ETH_SS_TEST:
12361 return TG3_NUM_TEST;
12362 case ETH_SS_STATS:
12363 return TG3_NUM_STATS;
12364 default:
12365 return -EOPNOTSUPP;
12366 }
4cafd3f5
MC
12367}
12368
90415477
MC
12369static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
12370 u32 *rules __always_unused)
12371{
12372 struct tg3 *tp = netdev_priv(dev);
12373
12374 if (!tg3_flag(tp, SUPPORT_MSIX))
12375 return -EOPNOTSUPP;
12376
12377 switch (info->cmd) {
12378 case ETHTOOL_GRXRINGS:
12379 if (netif_running(tp->dev))
9102426a 12380 info->data = tp->rxq_cnt;
90415477
MC
12381 else {
12382 info->data = num_online_cpus();
9102426a
MC
12383 if (info->data > TG3_RSS_MAX_NUM_QS)
12384 info->data = TG3_RSS_MAX_NUM_QS;
90415477
MC
12385 }
12386
12387 /* The first interrupt vector only
12388 * handles link interrupts.
12389 */
12390 info->data -= 1;
12391 return 0;
12392
12393 default:
12394 return -EOPNOTSUPP;
12395 }
12396}
12397
12398static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
12399{
12400 u32 size = 0;
12401 struct tg3 *tp = netdev_priv(dev);
12402
12403 if (tg3_flag(tp, SUPPORT_MSIX))
12404 size = TG3_RSS_INDIR_TBL_SIZE;
12405
12406 return size;
12407}
12408
12409static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
12410{
12411 struct tg3 *tp = netdev_priv(dev);
12412 int i;
12413
12414 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12415 indir[i] = tp->rss_ind_tbl[i];
12416
12417 return 0;
12418}
12419
12420static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
12421{
12422 struct tg3 *tp = netdev_priv(dev);
12423 size_t i;
12424
12425 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12426 tp->rss_ind_tbl[i] = indir[i];
12427
12428 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
12429 return 0;
12430
12431 /* It is legal to write the indirection
12432 * table while the device is running.
12433 */
12434 tg3_full_lock(tp, 0);
12435 tg3_rss_write_indir_tbl(tp);
12436 tg3_full_unlock(tp);
12437
12438 return 0;
12439}
12440
0968169c
MC
12441static void tg3_get_channels(struct net_device *dev,
12442 struct ethtool_channels *channel)
12443{
12444 struct tg3 *tp = netdev_priv(dev);
12445 u32 deflt_qs = netif_get_num_default_rss_queues();
12446
12447 channel->max_rx = tp->rxq_max;
12448 channel->max_tx = tp->txq_max;
12449
12450 if (netif_running(dev)) {
12451 channel->rx_count = tp->rxq_cnt;
12452 channel->tx_count = tp->txq_cnt;
12453 } else {
12454 if (tp->rxq_req)
12455 channel->rx_count = tp->rxq_req;
12456 else
12457 channel->rx_count = min(deflt_qs, tp->rxq_max);
12458
12459 if (tp->txq_req)
12460 channel->tx_count = tp->txq_req;
12461 else
12462 channel->tx_count = min(deflt_qs, tp->txq_max);
12463 }
12464}
12465
12466static int tg3_set_channels(struct net_device *dev,
12467 struct ethtool_channels *channel)
12468{
12469 struct tg3 *tp = netdev_priv(dev);
12470
12471 if (!tg3_flag(tp, SUPPORT_MSIX))
12472 return -EOPNOTSUPP;
12473
12474 if (channel->rx_count > tp->rxq_max ||
12475 channel->tx_count > tp->txq_max)
12476 return -EINVAL;
12477
12478 tp->rxq_req = channel->rx_count;
12479 tp->txq_req = channel->tx_count;
12480
12481 if (!netif_running(dev))
12482 return 0;
12483
12484 tg3_stop(tp);
12485
f4a46d1f 12486 tg3_carrier_off(tp);
0968169c 12487
be947307 12488 tg3_start(tp, true, false, false);
0968169c
MC
12489
12490 return 0;
12491}
12492
de6f31eb 12493static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
12494{
12495 switch (stringset) {
12496 case ETH_SS_STATS:
12497 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
12498 break;
4cafd3f5
MC
12499 case ETH_SS_TEST:
12500 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
12501 break;
1da177e4
LT
12502 default:
12503 WARN_ON(1); /* we need a WARN() */
12504 break;
12505 }
12506}
12507
81b8709c 12508static int tg3_set_phys_id(struct net_device *dev,
12509 enum ethtool_phys_id_state state)
4009a93d
MC
12510{
12511 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
12512
12513 if (!netif_running(tp->dev))
12514 return -EAGAIN;
12515
81b8709c 12516 switch (state) {
12517 case ETHTOOL_ID_ACTIVE:
fce55922 12518 return 1; /* cycle on/off once per second */
4009a93d 12519
81b8709c 12520 case ETHTOOL_ID_ON:
12521 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12522 LED_CTRL_1000MBPS_ON |
12523 LED_CTRL_100MBPS_ON |
12524 LED_CTRL_10MBPS_ON |
12525 LED_CTRL_TRAFFIC_OVERRIDE |
12526 LED_CTRL_TRAFFIC_BLINK |
12527 LED_CTRL_TRAFFIC_LED);
12528 break;
6aa20a22 12529
81b8709c 12530 case ETHTOOL_ID_OFF:
12531 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12532 LED_CTRL_TRAFFIC_OVERRIDE);
12533 break;
4009a93d 12534
81b8709c 12535 case ETHTOOL_ID_INACTIVE:
12536 tw32(MAC_LED_CTRL, tp->led_ctrl);
12537 break;
4009a93d 12538 }
81b8709c 12539
4009a93d
MC
12540 return 0;
12541}
12542
de6f31eb 12543static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
12544 struct ethtool_stats *estats, u64 *tmp_stats)
12545{
12546 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 12547
b546e46f
MC
12548 if (tp->hw_stats)
12549 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
12550 else
12551 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
12552}
12553
535a490e 12554static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
12555{
12556 int i;
12557 __be32 *buf;
12558 u32 offset = 0, len = 0;
12559 u32 magic, val;
12560
63c3a66f 12561 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
12562 return NULL;
12563
12564 if (magic == TG3_EEPROM_MAGIC) {
12565 for (offset = TG3_NVM_DIR_START;
12566 offset < TG3_NVM_DIR_END;
12567 offset += TG3_NVM_DIRENT_SIZE) {
12568 if (tg3_nvram_read(tp, offset, &val))
12569 return NULL;
12570
12571 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
12572 TG3_NVM_DIRTYPE_EXTVPD)
12573 break;
12574 }
12575
12576 if (offset != TG3_NVM_DIR_END) {
12577 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
12578 if (tg3_nvram_read(tp, offset + 4, &offset))
12579 return NULL;
12580
12581 offset = tg3_nvram_logical_addr(tp, offset);
12582 }
12583 }
12584
12585 if (!offset || !len) {
12586 offset = TG3_NVM_VPD_OFF;
12587 len = TG3_NVM_VPD_LEN;
12588 }
12589
12590 buf = kmalloc(len, GFP_KERNEL);
12591 if (buf == NULL)
12592 return NULL;
12593
12594 if (magic == TG3_EEPROM_MAGIC) {
12595 for (i = 0; i < len; i += 4) {
12596 /* The data is in little-endian format in NVRAM.
12597 * Use the big-endian read routines to preserve
12598 * the byte order as it exists in NVRAM.
12599 */
12600 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
12601 goto error;
12602 }
12603 } else {
12604 u8 *ptr;
12605 ssize_t cnt;
12606 unsigned int pos = 0;
12607
12608 ptr = (u8 *)&buf[0];
12609 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
12610 cnt = pci_read_vpd(tp->pdev, pos,
12611 len - pos, ptr);
12612 if (cnt == -ETIMEDOUT || cnt == -EINTR)
12613 cnt = 0;
12614 else if (cnt < 0)
12615 goto error;
12616 }
12617 if (pos != len)
12618 goto error;
12619 }
12620
535a490e
MC
12621 *vpdlen = len;
12622
c3e94500
MC
12623 return buf;
12624
12625error:
12626 kfree(buf);
12627 return NULL;
12628}
12629
566f86ad 12630#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
12631#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
12632#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
12633#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
12634#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
12635#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 12636#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
12637#define NVRAM_SELFBOOT_HW_SIZE 0x20
12638#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
12639
12640static int tg3_test_nvram(struct tg3 *tp)
12641{
535a490e 12642 u32 csum, magic, len;
a9dc529d 12643 __be32 *buf;
ab0049b4 12644 int i, j, k, err = 0, size;
566f86ad 12645
63c3a66f 12646 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
12647 return 0;
12648
e4f34110 12649 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
12650 return -EIO;
12651
1b27777a
MC
12652 if (magic == TG3_EEPROM_MAGIC)
12653 size = NVRAM_TEST_SIZE;
b16250e3 12654 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
12655 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12656 TG3_EEPROM_SB_FORMAT_1) {
12657 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12658 case TG3_EEPROM_SB_REVISION_0:
12659 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12660 break;
12661 case TG3_EEPROM_SB_REVISION_2:
12662 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12663 break;
12664 case TG3_EEPROM_SB_REVISION_3:
12665 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12666 break;
727a6d9f
MC
12667 case TG3_EEPROM_SB_REVISION_4:
12668 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12669 break;
12670 case TG3_EEPROM_SB_REVISION_5:
12671 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12672 break;
12673 case TG3_EEPROM_SB_REVISION_6:
12674 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12675 break;
a5767dec 12676 default:
727a6d9f 12677 return -EIO;
a5767dec
MC
12678 }
12679 } else
1b27777a 12680 return 0;
b16250e3
MC
12681 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12682 size = NVRAM_SELFBOOT_HW_SIZE;
12683 else
1b27777a
MC
12684 return -EIO;
12685
12686 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
12687 if (buf == NULL)
12688 return -ENOMEM;
12689
1b27777a
MC
12690 err = -EIO;
12691 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
12692 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12693 if (err)
566f86ad 12694 break;
566f86ad 12695 }
1b27777a 12696 if (i < size)
566f86ad
MC
12697 goto out;
12698
1b27777a 12699 /* Selfboot format */
a9dc529d 12700 magic = be32_to_cpu(buf[0]);
b9fc7dc5 12701 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 12702 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
12703 u8 *buf8 = (u8 *) buf, csum8 = 0;
12704
b9fc7dc5 12705 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
12706 TG3_EEPROM_SB_REVISION_2) {
12707 /* For rev 2, the csum doesn't include the MBA. */
12708 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
12709 csum8 += buf8[i];
12710 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
12711 csum8 += buf8[i];
12712 } else {
12713 for (i = 0; i < size; i++)
12714 csum8 += buf8[i];
12715 }
1b27777a 12716
ad96b485
AB
12717 if (csum8 == 0) {
12718 err = 0;
12719 goto out;
12720 }
12721
12722 err = -EIO;
12723 goto out;
1b27777a 12724 }
566f86ad 12725
b9fc7dc5 12726 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
12727 TG3_EEPROM_MAGIC_HW) {
12728 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 12729 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 12730 u8 *buf8 = (u8 *) buf;
b16250e3
MC
12731
12732 /* Separate the parity bits and the data bytes. */
12733 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
12734 if ((i == 0) || (i == 8)) {
12735 int l;
12736 u8 msk;
12737
12738 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
12739 parity[k++] = buf8[i] & msk;
12740 i++;
859a5887 12741 } else if (i == 16) {
b16250e3
MC
12742 int l;
12743 u8 msk;
12744
12745 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
12746 parity[k++] = buf8[i] & msk;
12747 i++;
12748
12749 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
12750 parity[k++] = buf8[i] & msk;
12751 i++;
12752 }
12753 data[j++] = buf8[i];
12754 }
12755
12756 err = -EIO;
12757 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
12758 u8 hw8 = hweight8(data[i]);
12759
12760 if ((hw8 & 0x1) && parity[i])
12761 goto out;
12762 else if (!(hw8 & 0x1) && !parity[i])
12763 goto out;
12764 }
12765 err = 0;
12766 goto out;
12767 }
12768
01c3a392
MC
12769 err = -EIO;
12770
566f86ad
MC
12771 /* Bootstrap checksum at offset 0x10 */
12772 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 12773 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
12774 goto out;
12775
12776 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
12777 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 12778 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 12779 goto out;
566f86ad 12780
c3e94500
MC
12781 kfree(buf);
12782
535a490e 12783 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
12784 if (!buf)
12785 return -ENOMEM;
d4894f3e 12786
535a490e 12787 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
12788 if (i > 0) {
12789 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
12790 if (j < 0)
12791 goto out;
12792
535a490e 12793 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
12794 goto out;
12795
12796 i += PCI_VPD_LRDT_TAG_SIZE;
12797 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
12798 PCI_VPD_RO_KEYWORD_CHKSUM);
12799 if (j > 0) {
12800 u8 csum8 = 0;
12801
12802 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12803
12804 for (i = 0; i <= j; i++)
12805 csum8 += ((u8 *)buf)[i];
12806
12807 if (csum8)
12808 goto out;
12809 }
12810 }
12811
566f86ad
MC
12812 err = 0;
12813
12814out:
12815 kfree(buf);
12816 return err;
12817}
12818
ca43007a
MC
12819#define TG3_SERDES_TIMEOUT_SEC 2
12820#define TG3_COPPER_TIMEOUT_SEC 6
12821
12822static int tg3_test_link(struct tg3 *tp)
12823{
12824 int i, max;
12825
12826 if (!netif_running(tp->dev))
12827 return -ENODEV;
12828
f07e9af3 12829 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
12830 max = TG3_SERDES_TIMEOUT_SEC;
12831 else
12832 max = TG3_COPPER_TIMEOUT_SEC;
12833
12834 for (i = 0; i < max; i++) {
f4a46d1f 12835 if (tp->link_up)
ca43007a
MC
12836 return 0;
12837
12838 if (msleep_interruptible(1000))
12839 break;
12840 }
12841
12842 return -EIO;
12843}
12844
a71116d1 12845/* Only test the commonly used registers */
30ca3e37 12846static int tg3_test_registers(struct tg3 *tp)
a71116d1 12847{
b16250e3 12848 int i, is_5705, is_5750;
a71116d1
MC
12849 u32 offset, read_mask, write_mask, val, save_val, read_val;
12850 static struct {
12851 u16 offset;
12852 u16 flags;
12853#define TG3_FL_5705 0x1
12854#define TG3_FL_NOT_5705 0x2
12855#define TG3_FL_NOT_5788 0x4
b16250e3 12856#define TG3_FL_NOT_5750 0x8
a71116d1
MC
12857 u32 read_mask;
12858 u32 write_mask;
12859 } reg_tbl[] = {
12860 /* MAC Control Registers */
12861 { MAC_MODE, TG3_FL_NOT_5705,
12862 0x00000000, 0x00ef6f8c },
12863 { MAC_MODE, TG3_FL_5705,
12864 0x00000000, 0x01ef6b8c },
12865 { MAC_STATUS, TG3_FL_NOT_5705,
12866 0x03800107, 0x00000000 },
12867 { MAC_STATUS, TG3_FL_5705,
12868 0x03800100, 0x00000000 },
12869 { MAC_ADDR_0_HIGH, 0x0000,
12870 0x00000000, 0x0000ffff },
12871 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 12872 0x00000000, 0xffffffff },
a71116d1
MC
12873 { MAC_RX_MTU_SIZE, 0x0000,
12874 0x00000000, 0x0000ffff },
12875 { MAC_TX_MODE, 0x0000,
12876 0x00000000, 0x00000070 },
12877 { MAC_TX_LENGTHS, 0x0000,
12878 0x00000000, 0x00003fff },
12879 { MAC_RX_MODE, TG3_FL_NOT_5705,
12880 0x00000000, 0x000007fc },
12881 { MAC_RX_MODE, TG3_FL_5705,
12882 0x00000000, 0x000007dc },
12883 { MAC_HASH_REG_0, 0x0000,
12884 0x00000000, 0xffffffff },
12885 { MAC_HASH_REG_1, 0x0000,
12886 0x00000000, 0xffffffff },
12887 { MAC_HASH_REG_2, 0x0000,
12888 0x00000000, 0xffffffff },
12889 { MAC_HASH_REG_3, 0x0000,
12890 0x00000000, 0xffffffff },
12891
12892 /* Receive Data and Receive BD Initiator Control Registers. */
12893 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
12894 0x00000000, 0xffffffff },
12895 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
12896 0x00000000, 0xffffffff },
12897 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
12898 0x00000000, 0x00000003 },
12899 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
12900 0x00000000, 0xffffffff },
12901 { RCVDBDI_STD_BD+0, 0x0000,
12902 0x00000000, 0xffffffff },
12903 { RCVDBDI_STD_BD+4, 0x0000,
12904 0x00000000, 0xffffffff },
12905 { RCVDBDI_STD_BD+8, 0x0000,
12906 0x00000000, 0xffff0002 },
12907 { RCVDBDI_STD_BD+0xc, 0x0000,
12908 0x00000000, 0xffffffff },
6aa20a22 12909
a71116d1
MC
12910 /* Receive BD Initiator Control Registers. */
12911 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
12912 0x00000000, 0xffffffff },
12913 { RCVBDI_STD_THRESH, TG3_FL_5705,
12914 0x00000000, 0x000003ff },
12915 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
12916 0x00000000, 0xffffffff },
6aa20a22 12917
a71116d1
MC
12918 /* Host Coalescing Control Registers. */
12919 { HOSTCC_MODE, TG3_FL_NOT_5705,
12920 0x00000000, 0x00000004 },
12921 { HOSTCC_MODE, TG3_FL_5705,
12922 0x00000000, 0x000000f6 },
12923 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
12924 0x00000000, 0xffffffff },
12925 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
12926 0x00000000, 0x000003ff },
12927 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
12928 0x00000000, 0xffffffff },
12929 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
12930 0x00000000, 0x000003ff },
12931 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
12932 0x00000000, 0xffffffff },
12933 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12934 0x00000000, 0x000000ff },
12935 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
12936 0x00000000, 0xffffffff },
12937 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12938 0x00000000, 0x000000ff },
12939 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
12940 0x00000000, 0xffffffff },
12941 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
12942 0x00000000, 0xffffffff },
12943 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12944 0x00000000, 0xffffffff },
12945 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12946 0x00000000, 0x000000ff },
12947 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12948 0x00000000, 0xffffffff },
12949 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12950 0x00000000, 0x000000ff },
12951 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
12952 0x00000000, 0xffffffff },
12953 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
12954 0x00000000, 0xffffffff },
12955 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
12956 0x00000000, 0xffffffff },
12957 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
12958 0x00000000, 0xffffffff },
12959 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
12960 0x00000000, 0xffffffff },
12961 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
12962 0xffffffff, 0x00000000 },
12963 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
12964 0xffffffff, 0x00000000 },
12965
12966 /* Buffer Manager Control Registers. */
b16250e3 12967 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 12968 0x00000000, 0x007fff80 },
b16250e3 12969 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
12970 0x00000000, 0x007fffff },
12971 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
12972 0x00000000, 0x0000003f },
12973 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
12974 0x00000000, 0x000001ff },
12975 { BUFMGR_MB_HIGH_WATER, 0x0000,
12976 0x00000000, 0x000001ff },
12977 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
12978 0xffffffff, 0x00000000 },
12979 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
12980 0xffffffff, 0x00000000 },
6aa20a22 12981
a71116d1
MC
12982 /* Mailbox Registers */
12983 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
12984 0x00000000, 0x000001ff },
12985 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
12986 0x00000000, 0x000001ff },
12987 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
12988 0x00000000, 0x000007ff },
12989 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
12990 0x00000000, 0x000001ff },
12991
12992 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
12993 };
12994
b16250e3 12995 is_5705 = is_5750 = 0;
63c3a66f 12996 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 12997 is_5705 = 1;
63c3a66f 12998 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
12999 is_5750 = 1;
13000 }
a71116d1
MC
13001
13002 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
13003 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
13004 continue;
13005
13006 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
13007 continue;
13008
63c3a66f 13009 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
13010 (reg_tbl[i].flags & TG3_FL_NOT_5788))
13011 continue;
13012
b16250e3
MC
13013 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
13014 continue;
13015
a71116d1
MC
13016 offset = (u32) reg_tbl[i].offset;
13017 read_mask = reg_tbl[i].read_mask;
13018 write_mask = reg_tbl[i].write_mask;
13019
13020 /* Save the original register content */
13021 save_val = tr32(offset);
13022
13023 /* Determine the read-only value. */
13024 read_val = save_val & read_mask;
13025
13026 /* Write zero to the register, then make sure the read-only bits
13027 * are not changed and the read/write bits are all zeros.
13028 */
13029 tw32(offset, 0);
13030
13031 val = tr32(offset);
13032
13033 /* Test the read-only and read/write bits. */
13034 if (((val & read_mask) != read_val) || (val & write_mask))
13035 goto out;
13036
13037 /* Write ones to all the bits defined by RdMask and WrMask, then
13038 * make sure the read-only bits are not changed and the
13039 * read/write bits are all ones.
13040 */
13041 tw32(offset, read_mask | write_mask);
13042
13043 val = tr32(offset);
13044
13045 /* Test the read-only bits. */
13046 if ((val & read_mask) != read_val)
13047 goto out;
13048
13049 /* Test the read/write bits. */
13050 if ((val & write_mask) != write_mask)
13051 goto out;
13052
13053 tw32(offset, save_val);
13054 }
13055
13056 return 0;
13057
13058out:
9f88f29f 13059 if (netif_msg_hw(tp))
2445e461
MC
13060 netdev_err(tp->dev,
13061 "Register test failed at offset %x\n", offset);
a71116d1
MC
13062 tw32(offset, save_val);
13063 return -EIO;
13064}
13065
7942e1db
MC
13066static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
13067{
f71e1309 13068 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
13069 int i;
13070 u32 j;
13071
e9edda69 13072 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
13073 for (j = 0; j < len; j += 4) {
13074 u32 val;
13075
13076 tg3_write_mem(tp, offset + j, test_pattern[i]);
13077 tg3_read_mem(tp, offset + j, &val);
13078 if (val != test_pattern[i])
13079 return -EIO;
13080 }
13081 }
13082 return 0;
13083}
13084
13085static int tg3_test_memory(struct tg3 *tp)
13086{
13087 static struct mem_entry {
13088 u32 offset;
13089 u32 len;
13090 } mem_tbl_570x[] = {
38690194 13091 { 0x00000000, 0x00b50},
7942e1db
MC
13092 { 0x00002000, 0x1c000},
13093 { 0xffffffff, 0x00000}
13094 }, mem_tbl_5705[] = {
13095 { 0x00000100, 0x0000c},
13096 { 0x00000200, 0x00008},
7942e1db
MC
13097 { 0x00004000, 0x00800},
13098 { 0x00006000, 0x01000},
13099 { 0x00008000, 0x02000},
13100 { 0x00010000, 0x0e000},
13101 { 0xffffffff, 0x00000}
79f4d13a
MC
13102 }, mem_tbl_5755[] = {
13103 { 0x00000200, 0x00008},
13104 { 0x00004000, 0x00800},
13105 { 0x00006000, 0x00800},
13106 { 0x00008000, 0x02000},
13107 { 0x00010000, 0x0c000},
13108 { 0xffffffff, 0x00000}
b16250e3
MC
13109 }, mem_tbl_5906[] = {
13110 { 0x00000200, 0x00008},
13111 { 0x00004000, 0x00400},
13112 { 0x00006000, 0x00400},
13113 { 0x00008000, 0x01000},
13114 { 0x00010000, 0x01000},
13115 { 0xffffffff, 0x00000}
8b5a6c42
MC
13116 }, mem_tbl_5717[] = {
13117 { 0x00000200, 0x00008},
13118 { 0x00010000, 0x0a000},
13119 { 0x00020000, 0x13c00},
13120 { 0xffffffff, 0x00000}
13121 }, mem_tbl_57765[] = {
13122 { 0x00000200, 0x00008},
13123 { 0x00004000, 0x00800},
13124 { 0x00006000, 0x09800},
13125 { 0x00010000, 0x0a000},
13126 { 0xffffffff, 0x00000}
7942e1db
MC
13127 };
13128 struct mem_entry *mem_tbl;
13129 int err = 0;
13130 int i;
13131
63c3a66f 13132 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 13133 mem_tbl = mem_tbl_5717;
c65a17f4 13134 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 13135 tg3_asic_rev(tp) == ASIC_REV_5762)
8b5a6c42 13136 mem_tbl = mem_tbl_57765;
63c3a66f 13137 else if (tg3_flag(tp, 5755_PLUS))
321d32a0 13138 mem_tbl = mem_tbl_5755;
4153577a 13139 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
321d32a0 13140 mem_tbl = mem_tbl_5906;
63c3a66f 13141 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
13142 mem_tbl = mem_tbl_5705;
13143 else
7942e1db
MC
13144 mem_tbl = mem_tbl_570x;
13145
13146 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
13147 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
13148 if (err)
7942e1db
MC
13149 break;
13150 }
6aa20a22 13151
7942e1db
MC
13152 return err;
13153}
13154
bb158d69
MC
13155#define TG3_TSO_MSS 500
13156
13157#define TG3_TSO_IP_HDR_LEN 20
13158#define TG3_TSO_TCP_HDR_LEN 20
13159#define TG3_TSO_TCP_OPT_LEN 12
13160
13161static const u8 tg3_tso_header[] = {
131620x08, 0x00,
131630x45, 0x00, 0x00, 0x00,
131640x00, 0x00, 0x40, 0x00,
131650x40, 0x06, 0x00, 0x00,
131660x0a, 0x00, 0x00, 0x01,
131670x0a, 0x00, 0x00, 0x02,
131680x0d, 0x00, 0xe0, 0x00,
131690x00, 0x00, 0x01, 0x00,
131700x00, 0x00, 0x02, 0x00,
131710x80, 0x10, 0x10, 0x00,
131720x14, 0x09, 0x00, 0x00,
131730x01, 0x01, 0x08, 0x0a,
131740x11, 0x11, 0x11, 0x11,
131750x11, 0x11, 0x11, 0x11,
13176};
9f40dead 13177
28a45957 13178static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 13179{
5e5a7f37 13180 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 13181 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 13182 u32 budget;
9205fd9c
ED
13183 struct sk_buff *skb;
13184 u8 *tx_data, *rx_data;
c76949a6
MC
13185 dma_addr_t map;
13186 int num_pkts, tx_len, rx_len, i, err;
13187 struct tg3_rx_buffer_desc *desc;
898a56f8 13188 struct tg3_napi *tnapi, *rnapi;
8fea32b9 13189 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 13190
c8873405
MC
13191 tnapi = &tp->napi[0];
13192 rnapi = &tp->napi[0];
0c1d0e2b 13193 if (tp->irq_cnt > 1) {
63c3a66f 13194 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 13195 rnapi = &tp->napi[1];
63c3a66f 13196 if (tg3_flag(tp, ENABLE_TSS))
c8873405 13197 tnapi = &tp->napi[1];
0c1d0e2b 13198 }
fd2ce37f 13199 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 13200
c76949a6
MC
13201 err = -EIO;
13202
4852a861 13203 tx_len = pktsz;
a20e9c62 13204 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
13205 if (!skb)
13206 return -ENOMEM;
13207
c76949a6 13208 tx_data = skb_put(skb, tx_len);
d458cdf7
JP
13209 memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
13210 memset(tx_data + ETH_ALEN, 0x0, 8);
c76949a6 13211
4852a861 13212 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 13213
28a45957 13214 if (tso_loopback) {
bb158d69
MC
13215 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
13216
13217 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
13218 TG3_TSO_TCP_OPT_LEN;
13219
13220 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
13221 sizeof(tg3_tso_header));
13222 mss = TG3_TSO_MSS;
13223
13224 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
13225 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
13226
13227 /* Set the total length field in the IP header */
13228 iph->tot_len = htons((u16)(mss + hdr_len));
13229
13230 base_flags = (TXD_FLAG_CPU_PRE_DMA |
13231 TXD_FLAG_CPU_POST_DMA);
13232
63c3a66f
JP
13233 if (tg3_flag(tp, HW_TSO_1) ||
13234 tg3_flag(tp, HW_TSO_2) ||
13235 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
13236 struct tcphdr *th;
13237 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
13238 th = (struct tcphdr *)&tx_data[val];
13239 th->check = 0;
13240 } else
13241 base_flags |= TXD_FLAG_TCPUDP_CSUM;
13242
63c3a66f 13243 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
13244 mss |= (hdr_len & 0xc) << 12;
13245 if (hdr_len & 0x10)
13246 base_flags |= 0x00000010;
13247 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 13248 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 13249 mss |= hdr_len << 9;
63c3a66f 13250 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 13251 tg3_asic_rev(tp) == ASIC_REV_5705) {
bb158d69
MC
13252 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
13253 } else {
13254 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
13255 }
13256
13257 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
13258 } else {
13259 num_pkts = 1;
13260 data_off = ETH_HLEN;
c441b456
MC
13261
13262 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
13263 tx_len > VLAN_ETH_FRAME_LEN)
13264 base_flags |= TXD_FLAG_JMB_PKT;
bb158d69
MC
13265 }
13266
13267 for (i = data_off; i < tx_len; i++)
c76949a6
MC
13268 tx_data[i] = (u8) (i & 0xff);
13269
f4188d8a
AD
13270 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
13271 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
13272 dev_kfree_skb(skb);
13273 return -EIO;
13274 }
c76949a6 13275
0d681b27
MC
13276 val = tnapi->tx_prod;
13277 tnapi->tx_buffers[val].skb = skb;
13278 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
13279
c76949a6 13280 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13281 rnapi->coal_now);
c76949a6
MC
13282
13283 udelay(10);
13284
898a56f8 13285 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 13286
84b67b27
MC
13287 budget = tg3_tx_avail(tnapi);
13288 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
13289 base_flags | TXD_FLAG_END, mss, 0)) {
13290 tnapi->tx_buffers[val].skb = NULL;
13291 dev_kfree_skb(skb);
13292 return -EIO;
13293 }
c76949a6 13294
f3f3f27e 13295 tnapi->tx_prod++;
c76949a6 13296
6541b806
MC
13297 /* Sync BD data before updating mailbox */
13298 wmb();
13299
f3f3f27e
MC
13300 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
13301 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
13302
13303 udelay(10);
13304
303fc921
MC
13305 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
13306 for (i = 0; i < 35; i++) {
c76949a6 13307 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13308 coal_now);
c76949a6
MC
13309
13310 udelay(10);
13311
898a56f8
MC
13312 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
13313 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 13314 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
13315 (rx_idx == (rx_start_idx + num_pkts)))
13316 break;
13317 }
13318
ba1142e4 13319 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
13320 dev_kfree_skb(skb);
13321
f3f3f27e 13322 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
13323 goto out;
13324
13325 if (rx_idx != rx_start_idx + num_pkts)
13326 goto out;
13327
bb158d69
MC
13328 val = data_off;
13329 while (rx_idx != rx_start_idx) {
13330 desc = &rnapi->rx_rcb[rx_start_idx++];
13331 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
13332 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 13333
bb158d69
MC
13334 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
13335 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
13336 goto out;
c76949a6 13337
bb158d69
MC
13338 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
13339 - ETH_FCS_LEN;
c76949a6 13340
28a45957 13341 if (!tso_loopback) {
bb158d69
MC
13342 if (rx_len != tx_len)
13343 goto out;
4852a861 13344
bb158d69
MC
13345 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
13346 if (opaque_key != RXD_OPAQUE_RING_STD)
13347 goto out;
13348 } else {
13349 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
13350 goto out;
13351 }
13352 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
13353 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 13354 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 13355 goto out;
bb158d69 13356 }
4852a861 13357
bb158d69 13358 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 13359 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
13360 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
13361 mapping);
13362 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 13363 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
13364 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
13365 mapping);
13366 } else
13367 goto out;
c76949a6 13368
bb158d69
MC
13369 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
13370 PCI_DMA_FROMDEVICE);
c76949a6 13371
9205fd9c 13372 rx_data += TG3_RX_OFFSET(tp);
bb158d69 13373 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 13374 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
13375 goto out;
13376 }
c76949a6 13377 }
bb158d69 13378
c76949a6 13379 err = 0;
6aa20a22 13380
9205fd9c 13381 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
13382out:
13383 return err;
13384}
13385
00c266b7
MC
13386#define TG3_STD_LOOPBACK_FAILED 1
13387#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 13388#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
13389#define TG3_LOOPBACK_FAILED \
13390 (TG3_STD_LOOPBACK_FAILED | \
13391 TG3_JMB_LOOPBACK_FAILED | \
13392 TG3_TSO_LOOPBACK_FAILED)
00c266b7 13393
941ec90f 13394static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 13395{
28a45957 13396 int err = -EIO;
2215e24c 13397 u32 eee_cap;
c441b456
MC
13398 u32 jmb_pkt_sz = 9000;
13399
13400 if (tp->dma_limit)
13401 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
9f40dead 13402
ab789046
MC
13403 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
13404 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
13405
28a45957 13406 if (!netif_running(tp->dev)) {
93df8b8f
NNS
13407 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13408 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13409 if (do_extlpbk)
93df8b8f 13410 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
28a45957
MC
13411 goto done;
13412 }
13413
953c96e0 13414 err = tg3_reset_hw(tp, true);
ab789046 13415 if (err) {
93df8b8f
NNS
13416 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13417 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13418 if (do_extlpbk)
93df8b8f 13419 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
ab789046
MC
13420 goto done;
13421 }
9f40dead 13422
63c3a66f 13423 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
13424 int i;
13425
13426 /* Reroute all rx packets to the 1st queue */
13427 for (i = MAC_RSS_INDIR_TBL_0;
13428 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
13429 tw32(i, 0x0);
13430 }
13431
6e01b20b
MC
13432 /* HW errata - mac loopback fails in some cases on 5780.
13433 * Normal traffic and PHY loopback are not affected by
13434 * errata. Also, the MAC loopback test is deprecated for
13435 * all newer ASIC revisions.
13436 */
4153577a 13437 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
6e01b20b
MC
13438 !tg3_flag(tp, CPMU_PRESENT)) {
13439 tg3_mac_loopback(tp, true);
9936bcf6 13440
28a45957 13441 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13442 data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
13443
13444 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13445 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13446 data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
13447
13448 tg3_mac_loopback(tp, false);
13449 }
4852a861 13450
f07e9af3 13451 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 13452 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
13453 int i;
13454
941ec90f 13455 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
13456
13457 /* Wait for link */
13458 for (i = 0; i < 100; i++) {
13459 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
13460 break;
13461 mdelay(1);
13462 }
13463
28a45957 13464 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13465 data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 13466 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957 13467 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f 13468 data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 13469 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13470 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13471 data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 13472
941ec90f
MC
13473 if (do_extlpbk) {
13474 tg3_phy_lpbk_set(tp, 0, true);
13475
13476 /* All link indications report up, but the hardware
13477 * isn't really ready for about 20 msec. Double it
13478 * to be sure.
13479 */
13480 mdelay(40);
13481
13482 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f
NNS
13483 data[TG3_EXT_LOOPB_TEST] |=
13484 TG3_STD_LOOPBACK_FAILED;
941ec90f
MC
13485 if (tg3_flag(tp, TSO_CAPABLE) &&
13486 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f
NNS
13487 data[TG3_EXT_LOOPB_TEST] |=
13488 TG3_TSO_LOOPBACK_FAILED;
941ec90f 13489 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13490 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f
NNS
13491 data[TG3_EXT_LOOPB_TEST] |=
13492 TG3_JMB_LOOPBACK_FAILED;
941ec90f
MC
13493 }
13494
5e5a7f37
MC
13495 /* Re-enable gphy autopowerdown. */
13496 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
13497 tg3_phy_toggle_apd(tp, true);
13498 }
6833c043 13499
93df8b8f
NNS
13500 err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
13501 data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
28a45957 13502
ab789046
MC
13503done:
13504 tp->phy_flags |= eee_cap;
13505
9f40dead
MC
13506 return err;
13507}
13508
4cafd3f5
MC
13509static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
13510 u64 *data)
13511{
566f86ad 13512 struct tg3 *tp = netdev_priv(dev);
941ec90f 13513 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 13514
2e460fc0
NS
13515 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
13516 if (tg3_power_up(tp)) {
13517 etest->flags |= ETH_TEST_FL_FAILED;
13518 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
13519 return;
13520 }
13521 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
bed9829f 13522 }
bc1c7567 13523
566f86ad
MC
13524 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
13525
13526 if (tg3_test_nvram(tp) != 0) {
13527 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13528 data[TG3_NVRAM_TEST] = 1;
566f86ad 13529 }
941ec90f 13530 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a 13531 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13532 data[TG3_LINK_TEST] = 1;
ca43007a 13533 }
a71116d1 13534 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 13535 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
13536
13537 if (netif_running(dev)) {
b02fd9e3 13538 tg3_phy_stop(tp);
a71116d1 13539 tg3_netif_stop(tp);
bbe832c0
MC
13540 irq_sync = 1;
13541 }
a71116d1 13542
bbe832c0 13543 tg3_full_lock(tp, irq_sync);
a71116d1 13544 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 13545 err = tg3_nvram_lock(tp);
a71116d1 13546 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 13547 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 13548 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
13549 if (!err)
13550 tg3_nvram_unlock(tp);
a71116d1 13551
f07e9af3 13552 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
13553 tg3_phy_reset(tp);
13554
a71116d1
MC
13555 if (tg3_test_registers(tp) != 0) {
13556 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13557 data[TG3_REGISTER_TEST] = 1;
a71116d1 13558 }
28a45957 13559
7942e1db
MC
13560 if (tg3_test_memory(tp) != 0) {
13561 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13562 data[TG3_MEMORY_TEST] = 1;
7942e1db 13563 }
28a45957 13564
941ec90f
MC
13565 if (doextlpbk)
13566 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
13567
93df8b8f 13568 if (tg3_test_loopback(tp, data, doextlpbk))
c76949a6 13569 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 13570
f47c11ee
DM
13571 tg3_full_unlock(tp);
13572
d4bc3927
MC
13573 if (tg3_test_interrupt(tp) != 0) {
13574 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13575 data[TG3_INTERRUPT_TEST] = 1;
d4bc3927 13576 }
f47c11ee
DM
13577
13578 tg3_full_lock(tp, 0);
d4bc3927 13579
a71116d1
MC
13580 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13581 if (netif_running(dev)) {
63c3a66f 13582 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 13583 err2 = tg3_restart_hw(tp, true);
b02fd9e3 13584 if (!err2)
b9ec6c1b 13585 tg3_netif_start(tp);
a71116d1 13586 }
f47c11ee
DM
13587
13588 tg3_full_unlock(tp);
b02fd9e3
MC
13589
13590 if (irq_sync && !err2)
13591 tg3_phy_start(tp);
a71116d1 13592 }
80096068 13593 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
5137a2ee 13594 tg3_power_down_prepare(tp);
bc1c7567 13595
4cafd3f5
MC
13596}
13597
7260899b 13598static int tg3_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
0a633ac2
MC
13599{
13600 struct tg3 *tp = netdev_priv(dev);
13601 struct hwtstamp_config stmpconf;
13602
13603 if (!tg3_flag(tp, PTP_CAPABLE))
7260899b 13604 return -EOPNOTSUPP;
0a633ac2
MC
13605
13606 if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
13607 return -EFAULT;
13608
13609 if (stmpconf.flags)
13610 return -EINVAL;
13611
58b187c6
BH
13612 if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
13613 stmpconf.tx_type != HWTSTAMP_TX_OFF)
0a633ac2 13614 return -ERANGE;
0a633ac2
MC
13615
13616 switch (stmpconf.rx_filter) {
13617 case HWTSTAMP_FILTER_NONE:
13618 tp->rxptpctl = 0;
13619 break;
13620 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
13621 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13622 TG3_RX_PTP_CTL_ALL_V1_EVENTS;
13623 break;
13624 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
13625 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13626 TG3_RX_PTP_CTL_SYNC_EVNT;
13627 break;
13628 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
13629 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13630 TG3_RX_PTP_CTL_DELAY_REQ;
13631 break;
13632 case HWTSTAMP_FILTER_PTP_V2_EVENT:
13633 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13634 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13635 break;
13636 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
13637 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13638 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13639 break;
13640 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
13641 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13642 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13643 break;
13644 case HWTSTAMP_FILTER_PTP_V2_SYNC:
13645 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13646 TG3_RX_PTP_CTL_SYNC_EVNT;
13647 break;
13648 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13649 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13650 TG3_RX_PTP_CTL_SYNC_EVNT;
13651 break;
13652 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13653 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13654 TG3_RX_PTP_CTL_SYNC_EVNT;
13655 break;
13656 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13657 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13658 TG3_RX_PTP_CTL_DELAY_REQ;
13659 break;
13660 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13661 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13662 TG3_RX_PTP_CTL_DELAY_REQ;
13663 break;
13664 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13665 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13666 TG3_RX_PTP_CTL_DELAY_REQ;
13667 break;
13668 default:
13669 return -ERANGE;
13670 }
13671
13672 if (netif_running(dev) && tp->rxptpctl)
13673 tw32(TG3_RX_PTP_CTL,
13674 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13675
58b187c6
BH
13676 if (stmpconf.tx_type == HWTSTAMP_TX_ON)
13677 tg3_flag_set(tp, TX_TSTAMP_EN);
13678 else
13679 tg3_flag_clear(tp, TX_TSTAMP_EN);
13680
0a633ac2
MC
13681 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13682 -EFAULT : 0;
13683}
13684
7260899b
BH
13685static int tg3_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
13686{
13687 struct tg3 *tp = netdev_priv(dev);
13688 struct hwtstamp_config stmpconf;
13689
13690 if (!tg3_flag(tp, PTP_CAPABLE))
13691 return -EOPNOTSUPP;
13692
13693 stmpconf.flags = 0;
13694 stmpconf.tx_type = (tg3_flag(tp, TX_TSTAMP_EN) ?
13695 HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF);
13696
13697 switch (tp->rxptpctl) {
13698 case 0:
13699 stmpconf.rx_filter = HWTSTAMP_FILTER_NONE;
13700 break;
13701 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_ALL_V1_EVENTS:
13702 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
13703 break;
13704 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13705 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
13706 break;
13707 case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13708 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
13709 break;
13710 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13711 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
13712 break;
13713 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13714 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
13715 break;
13716 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
13717 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
13718 break;
13719 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13720 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
13721 break;
13722 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13723 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_SYNC;
13724 break;
13725 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
13726 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
13727 break;
13728 case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13729 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
13730 break;
13731 case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13732 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ;
13733 break;
13734 case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_DELAY_REQ:
13735 stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
13736 break;
13737 default:
13738 WARN_ON_ONCE(1);
13739 return -ERANGE;
13740 }
13741
13742 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13743 -EFAULT : 0;
13744}
13745
1da177e4
LT
13746static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13747{
13748 struct mii_ioctl_data *data = if_mii(ifr);
13749 struct tg3 *tp = netdev_priv(dev);
13750 int err;
13751
63c3a66f 13752 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 13753 struct phy_device *phydev;
f07e9af3 13754 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 13755 return -EAGAIN;
ead2402c 13756 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
28b04113 13757 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
13758 }
13759
33f401ae 13760 switch (cmd) {
1da177e4 13761 case SIOCGMIIPHY:
882e9793 13762 data->phy_id = tp->phy_addr;
1da177e4
LT
13763
13764 /* fallthru */
13765 case SIOCGMIIREG: {
13766 u32 mii_regval;
13767
f07e9af3 13768 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13769 break; /* We have no PHY */
13770
34eea5ac 13771 if (!netif_running(dev))
bc1c7567
MC
13772 return -EAGAIN;
13773
f47c11ee 13774 spin_lock_bh(&tp->lock);
5c358045
HM
13775 err = __tg3_readphy(tp, data->phy_id & 0x1f,
13776 data->reg_num & 0x1f, &mii_regval);
f47c11ee 13777 spin_unlock_bh(&tp->lock);
1da177e4
LT
13778
13779 data->val_out = mii_regval;
13780
13781 return err;
13782 }
13783
13784 case SIOCSMIIREG:
f07e9af3 13785 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13786 break; /* We have no PHY */
13787
34eea5ac 13788 if (!netif_running(dev))
bc1c7567
MC
13789 return -EAGAIN;
13790
f47c11ee 13791 spin_lock_bh(&tp->lock);
5c358045
HM
13792 err = __tg3_writephy(tp, data->phy_id & 0x1f,
13793 data->reg_num & 0x1f, data->val_in);
f47c11ee 13794 spin_unlock_bh(&tp->lock);
1da177e4
LT
13795
13796 return err;
13797
0a633ac2 13798 case SIOCSHWTSTAMP:
7260899b
BH
13799 return tg3_hwtstamp_set(dev, ifr);
13800
13801 case SIOCGHWTSTAMP:
13802 return tg3_hwtstamp_get(dev, ifr);
0a633ac2 13803
1da177e4
LT
13804 default:
13805 /* do nothing */
13806 break;
13807 }
13808 return -EOPNOTSUPP;
13809}
13810
15f9850d
DM
13811static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13812{
13813 struct tg3 *tp = netdev_priv(dev);
13814
13815 memcpy(ec, &tp->coal, sizeof(*ec));
13816 return 0;
13817}
13818
d244c892
MC
13819static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13820{
13821 struct tg3 *tp = netdev_priv(dev);
13822 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
13823 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
13824
63c3a66f 13825 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
13826 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
13827 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
13828 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
13829 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
13830 }
13831
13832 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
13833 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
13834 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
13835 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
13836 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
13837 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
13838 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
13839 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
13840 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
13841 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
13842 return -EINVAL;
13843
13844 /* No rx interrupts will be generated if both are zero */
13845 if ((ec->rx_coalesce_usecs == 0) &&
13846 (ec->rx_max_coalesced_frames == 0))
13847 return -EINVAL;
13848
13849 /* No tx interrupts will be generated if both are zero */
13850 if ((ec->tx_coalesce_usecs == 0) &&
13851 (ec->tx_max_coalesced_frames == 0))
13852 return -EINVAL;
13853
13854 /* Only copy relevant parameters, ignore all others. */
13855 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
13856 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
13857 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
13858 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
13859 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
13860 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
13861 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
13862 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
13863 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
13864
13865 if (netif_running(dev)) {
13866 tg3_full_lock(tp, 0);
13867 __tg3_set_coalesce(tp, &tp->coal);
13868 tg3_full_unlock(tp);
13869 }
13870 return 0;
13871}
13872
1cbf9eb8
NS
13873static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
13874{
13875 struct tg3 *tp = netdev_priv(dev);
13876
13877 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
13878 netdev_warn(tp->dev, "Board does not support EEE!\n");
13879 return -EOPNOTSUPP;
13880 }
13881
13882 if (edata->advertised != tp->eee.advertised) {
13883 netdev_warn(tp->dev,
13884 "Direct manipulation of EEE advertisement is not supported\n");
13885 return -EINVAL;
13886 }
13887
13888 if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
13889 netdev_warn(tp->dev,
13890 "Maximal Tx Lpi timer supported is %#x(u)\n",
13891 TG3_CPMU_DBTMR1_LNKIDLE_MAX);
13892 return -EINVAL;
13893 }
13894
13895 tp->eee = *edata;
13896
13897 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
13898 tg3_warn_mgmt_link_flap(tp);
13899
13900 if (netif_running(tp->dev)) {
13901 tg3_full_lock(tp, 0);
13902 tg3_setup_eee(tp);
13903 tg3_phy_reset(tp);
13904 tg3_full_unlock(tp);
13905 }
13906
13907 return 0;
13908}
13909
13910static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
13911{
13912 struct tg3 *tp = netdev_priv(dev);
13913
13914 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
13915 netdev_warn(tp->dev,
13916 "Board does not support EEE!\n");
13917 return -EOPNOTSUPP;
13918 }
13919
13920 *edata = tp->eee;
13921 return 0;
13922}
13923
7282d491 13924static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
13925 .get_settings = tg3_get_settings,
13926 .set_settings = tg3_set_settings,
13927 .get_drvinfo = tg3_get_drvinfo,
13928 .get_regs_len = tg3_get_regs_len,
13929 .get_regs = tg3_get_regs,
13930 .get_wol = tg3_get_wol,
13931 .set_wol = tg3_set_wol,
13932 .get_msglevel = tg3_get_msglevel,
13933 .set_msglevel = tg3_set_msglevel,
13934 .nway_reset = tg3_nway_reset,
13935 .get_link = ethtool_op_get_link,
13936 .get_eeprom_len = tg3_get_eeprom_len,
13937 .get_eeprom = tg3_get_eeprom,
13938 .set_eeprom = tg3_set_eeprom,
13939 .get_ringparam = tg3_get_ringparam,
13940 .set_ringparam = tg3_set_ringparam,
13941 .get_pauseparam = tg3_get_pauseparam,
13942 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 13943 .self_test = tg3_self_test,
1da177e4 13944 .get_strings = tg3_get_strings,
81b8709c 13945 .set_phys_id = tg3_set_phys_id,
1da177e4 13946 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 13947 .get_coalesce = tg3_get_coalesce,
d244c892 13948 .set_coalesce = tg3_set_coalesce,
b9f2c044 13949 .get_sset_count = tg3_get_sset_count,
90415477
MC
13950 .get_rxnfc = tg3_get_rxnfc,
13951 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
13952 .get_rxfh_indir = tg3_get_rxfh_indir,
13953 .set_rxfh_indir = tg3_set_rxfh_indir,
0968169c
MC
13954 .get_channels = tg3_get_channels,
13955 .set_channels = tg3_set_channels,
7d41e49a 13956 .get_ts_info = tg3_get_ts_info,
1cbf9eb8
NS
13957 .get_eee = tg3_get_eee,
13958 .set_eee = tg3_set_eee,
1da177e4
LT
13959};
13960
b4017c53
DM
13961static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
13962 struct rtnl_link_stats64 *stats)
13963{
13964 struct tg3 *tp = netdev_priv(dev);
13965
0f566b20
MC
13966 spin_lock_bh(&tp->lock);
13967 if (!tp->hw_stats) {
13968 spin_unlock_bh(&tp->lock);
b4017c53 13969 return &tp->net_stats_prev;
0f566b20 13970 }
b4017c53 13971
b4017c53
DM
13972 tg3_get_nstats(tp, stats);
13973 spin_unlock_bh(&tp->lock);
13974
13975 return stats;
13976}
13977
ccd5ba9d
MC
13978static void tg3_set_rx_mode(struct net_device *dev)
13979{
13980 struct tg3 *tp = netdev_priv(dev);
13981
13982 if (!netif_running(dev))
13983 return;
13984
13985 tg3_full_lock(tp, 0);
13986 __tg3_set_rx_mode(dev);
13987 tg3_full_unlock(tp);
13988}
13989
faf1627a
MC
13990static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
13991 int new_mtu)
13992{
13993 dev->mtu = new_mtu;
13994
13995 if (new_mtu > ETH_DATA_LEN) {
13996 if (tg3_flag(tp, 5780_CLASS)) {
13997 netdev_update_features(dev);
13998 tg3_flag_clear(tp, TSO_CAPABLE);
13999 } else {
14000 tg3_flag_set(tp, JUMBO_RING_ENABLE);
14001 }
14002 } else {
14003 if (tg3_flag(tp, 5780_CLASS)) {
14004 tg3_flag_set(tp, TSO_CAPABLE);
14005 netdev_update_features(dev);
14006 }
14007 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
14008 }
14009}
14010
14011static int tg3_change_mtu(struct net_device *dev, int new_mtu)
14012{
14013 struct tg3 *tp = netdev_priv(dev);
953c96e0
JP
14014 int err;
14015 bool reset_phy = false;
faf1627a
MC
14016
14017 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
14018 return -EINVAL;
14019
14020 if (!netif_running(dev)) {
14021 /* We'll just catch it later when the
14022 * device is up'd.
14023 */
14024 tg3_set_mtu(dev, tp, new_mtu);
14025 return 0;
14026 }
14027
14028 tg3_phy_stop(tp);
14029
14030 tg3_netif_stop(tp);
14031
14032 tg3_full_lock(tp, 1);
14033
14034 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
14035
14036 tg3_set_mtu(dev, tp, new_mtu);
14037
2fae5e36
MC
14038 /* Reset PHY, otherwise the read DMA engine will be in a mode that
14039 * breaks all requests to 256 bytes.
14040 */
4153577a 14041 if (tg3_asic_rev(tp) == ASIC_REV_57766)
953c96e0 14042 reset_phy = true;
2fae5e36
MC
14043
14044 err = tg3_restart_hw(tp, reset_phy);
faf1627a
MC
14045
14046 if (!err)
14047 tg3_netif_start(tp);
14048
14049 tg3_full_unlock(tp);
14050
14051 if (!err)
14052 tg3_phy_start(tp);
14053
14054 return err;
14055}
14056
14057static const struct net_device_ops tg3_netdev_ops = {
14058 .ndo_open = tg3_open,
14059 .ndo_stop = tg3_close,
14060 .ndo_start_xmit = tg3_start_xmit,
14061 .ndo_get_stats64 = tg3_get_stats64,
14062 .ndo_validate_addr = eth_validate_addr,
14063 .ndo_set_rx_mode = tg3_set_rx_mode,
14064 .ndo_set_mac_address = tg3_set_mac_addr,
14065 .ndo_do_ioctl = tg3_ioctl,
14066 .ndo_tx_timeout = tg3_tx_timeout,
14067 .ndo_change_mtu = tg3_change_mtu,
14068 .ndo_fix_features = tg3_fix_features,
14069 .ndo_set_features = tg3_set_features,
14070#ifdef CONFIG_NET_POLL_CONTROLLER
14071 .ndo_poll_controller = tg3_poll_controller,
14072#endif
14073};
14074
229b1ad1 14075static void tg3_get_eeprom_size(struct tg3 *tp)
1da177e4 14076{
1b27777a 14077 u32 cursize, val, magic;
1da177e4
LT
14078
14079 tp->nvram_size = EEPROM_CHIP_SIZE;
14080
e4f34110 14081 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
14082 return;
14083
b16250e3
MC
14084 if ((magic != TG3_EEPROM_MAGIC) &&
14085 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
14086 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
14087 return;
14088
14089 /*
14090 * Size the chip by reading offsets at increasing powers of two.
14091 * When we encounter our validation signature, we know the addressing
14092 * has wrapped around, and thus have our chip size.
14093 */
1b27777a 14094 cursize = 0x10;
1da177e4
LT
14095
14096 while (cursize < tp->nvram_size) {
e4f34110 14097 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
14098 return;
14099
1820180b 14100 if (val == magic)
1da177e4
LT
14101 break;
14102
14103 cursize <<= 1;
14104 }
14105
14106 tp->nvram_size = cursize;
14107}
6aa20a22 14108
229b1ad1 14109static void tg3_get_nvram_size(struct tg3 *tp)
1da177e4
LT
14110{
14111 u32 val;
14112
63c3a66f 14113 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
14114 return;
14115
14116 /* Selfboot format */
1820180b 14117 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
14118 tg3_get_eeprom_size(tp);
14119 return;
14120 }
14121
6d348f2c 14122 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 14123 if (val != 0) {
6d348f2c
MC
14124 /* This is confusing. We want to operate on the
14125 * 16-bit value at offset 0xf2. The tg3_nvram_read()
14126 * call will read from NVRAM and byteswap the data
14127 * according to the byteswapping settings for all
14128 * other register accesses. This ensures the data we
14129 * want will always reside in the lower 16-bits.
14130 * However, the data in NVRAM is in LE format, which
14131 * means the data from the NVRAM read will always be
14132 * opposite the endianness of the CPU. The 16-bit
14133 * byteswap then brings the data to CPU endianness.
14134 */
14135 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
14136 return;
14137 }
14138 }
fd1122a2 14139 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
14140}
14141
229b1ad1 14142static void tg3_get_nvram_info(struct tg3 *tp)
1da177e4
LT
14143{
14144 u32 nvcfg1;
14145
14146 nvcfg1 = tr32(NVRAM_CFG1);
14147 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 14148 tg3_flag_set(tp, FLASH);
8590a603 14149 } else {
1da177e4
LT
14150 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14151 tw32(NVRAM_CFG1, nvcfg1);
14152 }
14153
4153577a 14154 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
63c3a66f 14155 tg3_flag(tp, 5780_CLASS)) {
1da177e4 14156 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
14157 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
14158 tp->nvram_jedecnum = JEDEC_ATMEL;
14159 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 14160 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
14161 break;
14162 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
14163 tp->nvram_jedecnum = JEDEC_ATMEL;
14164 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
14165 break;
14166 case FLASH_VENDOR_ATMEL_EEPROM:
14167 tp->nvram_jedecnum = JEDEC_ATMEL;
14168 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 14169 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
14170 break;
14171 case FLASH_VENDOR_ST:
14172 tp->nvram_jedecnum = JEDEC_ST;
14173 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 14174 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
14175 break;
14176 case FLASH_VENDOR_SAIFUN:
14177 tp->nvram_jedecnum = JEDEC_SAIFUN;
14178 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
14179 break;
14180 case FLASH_VENDOR_SST_SMALL:
14181 case FLASH_VENDOR_SST_LARGE:
14182 tp->nvram_jedecnum = JEDEC_SST;
14183 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
14184 break;
1da177e4 14185 }
8590a603 14186 } else {
1da177e4
LT
14187 tp->nvram_jedecnum = JEDEC_ATMEL;
14188 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 14189 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
14190 }
14191}
14192
229b1ad1 14193static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
a1b950d5
MC
14194{
14195 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
14196 case FLASH_5752PAGE_SIZE_256:
14197 tp->nvram_pagesize = 256;
14198 break;
14199 case FLASH_5752PAGE_SIZE_512:
14200 tp->nvram_pagesize = 512;
14201 break;
14202 case FLASH_5752PAGE_SIZE_1K:
14203 tp->nvram_pagesize = 1024;
14204 break;
14205 case FLASH_5752PAGE_SIZE_2K:
14206 tp->nvram_pagesize = 2048;
14207 break;
14208 case FLASH_5752PAGE_SIZE_4K:
14209 tp->nvram_pagesize = 4096;
14210 break;
14211 case FLASH_5752PAGE_SIZE_264:
14212 tp->nvram_pagesize = 264;
14213 break;
14214 case FLASH_5752PAGE_SIZE_528:
14215 tp->nvram_pagesize = 528;
14216 break;
14217 }
14218}
14219
229b1ad1 14220static void tg3_get_5752_nvram_info(struct tg3 *tp)
361b4ac2
MC
14221{
14222 u32 nvcfg1;
14223
14224 nvcfg1 = tr32(NVRAM_CFG1);
14225
e6af301b
MC
14226 /* NVRAM protection for TPM */
14227 if (nvcfg1 & (1 << 27))
63c3a66f 14228 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 14229
361b4ac2 14230 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
14231 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
14232 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
14233 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14234 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
14235 break;
14236 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14237 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14238 tg3_flag_set(tp, NVRAM_BUFFERED);
14239 tg3_flag_set(tp, FLASH);
8590a603
MC
14240 break;
14241 case FLASH_5752VENDOR_ST_M45PE10:
14242 case FLASH_5752VENDOR_ST_M45PE20:
14243 case FLASH_5752VENDOR_ST_M45PE40:
14244 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14245 tg3_flag_set(tp, NVRAM_BUFFERED);
14246 tg3_flag_set(tp, FLASH);
8590a603 14247 break;
361b4ac2
MC
14248 }
14249
63c3a66f 14250 if (tg3_flag(tp, FLASH)) {
a1b950d5 14251 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 14252 } else {
361b4ac2
MC
14253 /* For eeprom, set pagesize to maximum eeprom size */
14254 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14255
14256 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14257 tw32(NVRAM_CFG1, nvcfg1);
14258 }
14259}
14260
229b1ad1 14261static void tg3_get_5755_nvram_info(struct tg3 *tp)
d3c7b886 14262{
989a9d23 14263 u32 nvcfg1, protect = 0;
d3c7b886
MC
14264
14265 nvcfg1 = tr32(NVRAM_CFG1);
14266
14267 /* NVRAM protection for TPM */
989a9d23 14268 if (nvcfg1 & (1 << 27)) {
63c3a66f 14269 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
14270 protect = 1;
14271 }
d3c7b886 14272
989a9d23
MC
14273 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14274 switch (nvcfg1) {
8590a603
MC
14275 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14276 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14277 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14278 case FLASH_5755VENDOR_ATMEL_FLASH_5:
14279 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14280 tg3_flag_set(tp, NVRAM_BUFFERED);
14281 tg3_flag_set(tp, FLASH);
8590a603
MC
14282 tp->nvram_pagesize = 264;
14283 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
14284 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
14285 tp->nvram_size = (protect ? 0x3e200 :
14286 TG3_NVRAM_SIZE_512KB);
14287 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
14288 tp->nvram_size = (protect ? 0x1f200 :
14289 TG3_NVRAM_SIZE_256KB);
14290 else
14291 tp->nvram_size = (protect ? 0x1f200 :
14292 TG3_NVRAM_SIZE_128KB);
14293 break;
14294 case FLASH_5752VENDOR_ST_M45PE10:
14295 case FLASH_5752VENDOR_ST_M45PE20:
14296 case FLASH_5752VENDOR_ST_M45PE40:
14297 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14298 tg3_flag_set(tp, NVRAM_BUFFERED);
14299 tg3_flag_set(tp, FLASH);
8590a603
MC
14300 tp->nvram_pagesize = 256;
14301 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
14302 tp->nvram_size = (protect ?
14303 TG3_NVRAM_SIZE_64KB :
14304 TG3_NVRAM_SIZE_128KB);
14305 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
14306 tp->nvram_size = (protect ?
14307 TG3_NVRAM_SIZE_64KB :
14308 TG3_NVRAM_SIZE_256KB);
14309 else
14310 tp->nvram_size = (protect ?
14311 TG3_NVRAM_SIZE_128KB :
14312 TG3_NVRAM_SIZE_512KB);
14313 break;
d3c7b886
MC
14314 }
14315}
14316
229b1ad1 14317static void tg3_get_5787_nvram_info(struct tg3 *tp)
1b27777a
MC
14318{
14319 u32 nvcfg1;
14320
14321 nvcfg1 = tr32(NVRAM_CFG1);
14322
14323 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
14324 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
14325 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14326 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
14327 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14328 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14329 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 14330 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 14331
8590a603
MC
14332 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14333 tw32(NVRAM_CFG1, nvcfg1);
14334 break;
14335 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14336 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14337 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14338 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14339 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14340 tg3_flag_set(tp, NVRAM_BUFFERED);
14341 tg3_flag_set(tp, FLASH);
8590a603
MC
14342 tp->nvram_pagesize = 264;
14343 break;
14344 case FLASH_5752VENDOR_ST_M45PE10:
14345 case FLASH_5752VENDOR_ST_M45PE20:
14346 case FLASH_5752VENDOR_ST_M45PE40:
14347 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14348 tg3_flag_set(tp, NVRAM_BUFFERED);
14349 tg3_flag_set(tp, FLASH);
8590a603
MC
14350 tp->nvram_pagesize = 256;
14351 break;
1b27777a
MC
14352 }
14353}
14354
229b1ad1 14355static void tg3_get_5761_nvram_info(struct tg3 *tp)
6b91fa02
MC
14356{
14357 u32 nvcfg1, protect = 0;
14358
14359 nvcfg1 = tr32(NVRAM_CFG1);
14360
14361 /* NVRAM protection for TPM */
14362 if (nvcfg1 & (1 << 27)) {
63c3a66f 14363 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
14364 protect = 1;
14365 }
14366
14367 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14368 switch (nvcfg1) {
8590a603
MC
14369 case FLASH_5761VENDOR_ATMEL_ADB021D:
14370 case FLASH_5761VENDOR_ATMEL_ADB041D:
14371 case FLASH_5761VENDOR_ATMEL_ADB081D:
14372 case FLASH_5761VENDOR_ATMEL_ADB161D:
14373 case FLASH_5761VENDOR_ATMEL_MDB021D:
14374 case FLASH_5761VENDOR_ATMEL_MDB041D:
14375 case FLASH_5761VENDOR_ATMEL_MDB081D:
14376 case FLASH_5761VENDOR_ATMEL_MDB161D:
14377 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14378 tg3_flag_set(tp, NVRAM_BUFFERED);
14379 tg3_flag_set(tp, FLASH);
14380 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
14381 tp->nvram_pagesize = 256;
14382 break;
14383 case FLASH_5761VENDOR_ST_A_M45PE20:
14384 case FLASH_5761VENDOR_ST_A_M45PE40:
14385 case FLASH_5761VENDOR_ST_A_M45PE80:
14386 case FLASH_5761VENDOR_ST_A_M45PE16:
14387 case FLASH_5761VENDOR_ST_M_M45PE20:
14388 case FLASH_5761VENDOR_ST_M_M45PE40:
14389 case FLASH_5761VENDOR_ST_M_M45PE80:
14390 case FLASH_5761VENDOR_ST_M_M45PE16:
14391 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14392 tg3_flag_set(tp, NVRAM_BUFFERED);
14393 tg3_flag_set(tp, FLASH);
8590a603
MC
14394 tp->nvram_pagesize = 256;
14395 break;
6b91fa02
MC
14396 }
14397
14398 if (protect) {
14399 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
14400 } else {
14401 switch (nvcfg1) {
8590a603
MC
14402 case FLASH_5761VENDOR_ATMEL_ADB161D:
14403 case FLASH_5761VENDOR_ATMEL_MDB161D:
14404 case FLASH_5761VENDOR_ST_A_M45PE16:
14405 case FLASH_5761VENDOR_ST_M_M45PE16:
14406 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
14407 break;
14408 case FLASH_5761VENDOR_ATMEL_ADB081D:
14409 case FLASH_5761VENDOR_ATMEL_MDB081D:
14410 case FLASH_5761VENDOR_ST_A_M45PE80:
14411 case FLASH_5761VENDOR_ST_M_M45PE80:
14412 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14413 break;
14414 case FLASH_5761VENDOR_ATMEL_ADB041D:
14415 case FLASH_5761VENDOR_ATMEL_MDB041D:
14416 case FLASH_5761VENDOR_ST_A_M45PE40:
14417 case FLASH_5761VENDOR_ST_M_M45PE40:
14418 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14419 break;
14420 case FLASH_5761VENDOR_ATMEL_ADB021D:
14421 case FLASH_5761VENDOR_ATMEL_MDB021D:
14422 case FLASH_5761VENDOR_ST_A_M45PE20:
14423 case FLASH_5761VENDOR_ST_M_M45PE20:
14424 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14425 break;
6b91fa02
MC
14426 }
14427 }
14428}
14429
229b1ad1 14430static void tg3_get_5906_nvram_info(struct tg3 *tp)
b5d3772c
MC
14431{
14432 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14433 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
14434 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14435}
14436
229b1ad1 14437static void tg3_get_57780_nvram_info(struct tg3 *tp)
321d32a0
MC
14438{
14439 u32 nvcfg1;
14440
14441 nvcfg1 = tr32(NVRAM_CFG1);
14442
14443 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14444 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14445 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14446 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14447 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
14448 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14449
14450 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14451 tw32(NVRAM_CFG1, nvcfg1);
14452 return;
14453 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14454 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14455 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14456 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14457 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14458 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14459 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14460 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14461 tg3_flag_set(tp, NVRAM_BUFFERED);
14462 tg3_flag_set(tp, FLASH);
321d32a0
MC
14463
14464 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14465 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14466 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14467 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14468 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14469 break;
14470 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14471 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14472 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14473 break;
14474 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14475 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14476 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14477 break;
14478 }
14479 break;
14480 case FLASH_5752VENDOR_ST_M45PE10:
14481 case FLASH_5752VENDOR_ST_M45PE20:
14482 case FLASH_5752VENDOR_ST_M45PE40:
14483 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14484 tg3_flag_set(tp, NVRAM_BUFFERED);
14485 tg3_flag_set(tp, FLASH);
321d32a0
MC
14486
14487 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14488 case FLASH_5752VENDOR_ST_M45PE10:
14489 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14490 break;
14491 case FLASH_5752VENDOR_ST_M45PE20:
14492 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14493 break;
14494 case FLASH_5752VENDOR_ST_M45PE40:
14495 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14496 break;
14497 }
14498 break;
14499 default:
63c3a66f 14500 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
14501 return;
14502 }
14503
a1b950d5
MC
14504 tg3_nvram_get_pagesize(tp, nvcfg1);
14505 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14506 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
14507}
14508
14509
229b1ad1 14510static void tg3_get_5717_nvram_info(struct tg3 *tp)
a1b950d5
MC
14511{
14512 u32 nvcfg1;
14513
14514 nvcfg1 = tr32(NVRAM_CFG1);
14515
14516 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14517 case FLASH_5717VENDOR_ATMEL_EEPROM:
14518 case FLASH_5717VENDOR_MICRO_EEPROM:
14519 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14520 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
14521 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14522
14523 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14524 tw32(NVRAM_CFG1, nvcfg1);
14525 return;
14526 case FLASH_5717VENDOR_ATMEL_MDB011D:
14527 case FLASH_5717VENDOR_ATMEL_ADB011B:
14528 case FLASH_5717VENDOR_ATMEL_ADB011D:
14529 case FLASH_5717VENDOR_ATMEL_MDB021D:
14530 case FLASH_5717VENDOR_ATMEL_ADB021B:
14531 case FLASH_5717VENDOR_ATMEL_ADB021D:
14532 case FLASH_5717VENDOR_ATMEL_45USPT:
14533 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14534 tg3_flag_set(tp, NVRAM_BUFFERED);
14535 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14536
14537 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14538 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
14539 /* Detect size with tg3_nvram_get_size() */
14540 break;
a1b950d5
MC
14541 case FLASH_5717VENDOR_ATMEL_ADB021B:
14542 case FLASH_5717VENDOR_ATMEL_ADB021D:
14543 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14544 break;
14545 default:
14546 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14547 break;
14548 }
321d32a0 14549 break;
a1b950d5
MC
14550 case FLASH_5717VENDOR_ST_M_M25PE10:
14551 case FLASH_5717VENDOR_ST_A_M25PE10:
14552 case FLASH_5717VENDOR_ST_M_M45PE10:
14553 case FLASH_5717VENDOR_ST_A_M45PE10:
14554 case FLASH_5717VENDOR_ST_M_M25PE20:
14555 case FLASH_5717VENDOR_ST_A_M25PE20:
14556 case FLASH_5717VENDOR_ST_M_M45PE20:
14557 case FLASH_5717VENDOR_ST_A_M45PE20:
14558 case FLASH_5717VENDOR_ST_25USPT:
14559 case FLASH_5717VENDOR_ST_45USPT:
14560 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14561 tg3_flag_set(tp, NVRAM_BUFFERED);
14562 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14563
14564 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14565 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 14566 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
14567 /* Detect size with tg3_nvram_get_size() */
14568 break;
14569 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
14570 case FLASH_5717VENDOR_ST_A_M45PE20:
14571 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14572 break;
14573 default:
14574 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14575 break;
14576 }
321d32a0 14577 break;
a1b950d5 14578 default:
63c3a66f 14579 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 14580 return;
321d32a0 14581 }
a1b950d5
MC
14582
14583 tg3_nvram_get_pagesize(tp, nvcfg1);
14584 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14585 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
14586}
14587
229b1ad1 14588static void tg3_get_5720_nvram_info(struct tg3 *tp)
9b91b5f1
MC
14589{
14590 u32 nvcfg1, nvmpinstrp;
14591
14592 nvcfg1 = tr32(NVRAM_CFG1);
14593 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
14594
4153577a 14595 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14596 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
14597 tg3_flag_set(tp, NO_NVRAM);
14598 return;
14599 }
14600
14601 switch (nvmpinstrp) {
14602 case FLASH_5762_EEPROM_HD:
14603 nvmpinstrp = FLASH_5720_EEPROM_HD;
17e1a42f 14604 break;
c86a8560
MC
14605 case FLASH_5762_EEPROM_LD:
14606 nvmpinstrp = FLASH_5720_EEPROM_LD;
17e1a42f 14607 break;
f6334bb8
MC
14608 case FLASH_5720VENDOR_M_ST_M45PE20:
14609 /* This pinstrap supports multiple sizes, so force it
14610 * to read the actual size from location 0xf0.
14611 */
14612 nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
14613 break;
c86a8560
MC
14614 }
14615 }
14616
9b91b5f1
MC
14617 switch (nvmpinstrp) {
14618 case FLASH_5720_EEPROM_HD:
14619 case FLASH_5720_EEPROM_LD:
14620 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14621 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
14622
14623 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14624 tw32(NVRAM_CFG1, nvcfg1);
14625 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
14626 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14627 else
14628 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
14629 return;
14630 case FLASH_5720VENDOR_M_ATMEL_DB011D:
14631 case FLASH_5720VENDOR_A_ATMEL_DB011B:
14632 case FLASH_5720VENDOR_A_ATMEL_DB011D:
14633 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14634 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14635 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14636 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14637 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14638 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14639 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14640 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14641 case FLASH_5720VENDOR_ATMEL_45USPT:
14642 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14643 tg3_flag_set(tp, NVRAM_BUFFERED);
14644 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14645
14646 switch (nvmpinstrp) {
14647 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14648 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14649 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14650 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14651 break;
14652 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14653 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14654 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14655 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14656 break;
14657 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14658 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14659 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14660 break;
14661 default:
4153577a 14662 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14663 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14664 break;
14665 }
14666 break;
14667 case FLASH_5720VENDOR_M_ST_M25PE10:
14668 case FLASH_5720VENDOR_M_ST_M45PE10:
14669 case FLASH_5720VENDOR_A_ST_M25PE10:
14670 case FLASH_5720VENDOR_A_ST_M45PE10:
14671 case FLASH_5720VENDOR_M_ST_M25PE20:
14672 case FLASH_5720VENDOR_M_ST_M45PE20:
14673 case FLASH_5720VENDOR_A_ST_M25PE20:
14674 case FLASH_5720VENDOR_A_ST_M45PE20:
14675 case FLASH_5720VENDOR_M_ST_M25PE40:
14676 case FLASH_5720VENDOR_M_ST_M45PE40:
14677 case FLASH_5720VENDOR_A_ST_M25PE40:
14678 case FLASH_5720VENDOR_A_ST_M45PE40:
14679 case FLASH_5720VENDOR_M_ST_M25PE80:
14680 case FLASH_5720VENDOR_M_ST_M45PE80:
14681 case FLASH_5720VENDOR_A_ST_M25PE80:
14682 case FLASH_5720VENDOR_A_ST_M45PE80:
14683 case FLASH_5720VENDOR_ST_25USPT:
14684 case FLASH_5720VENDOR_ST_45USPT:
14685 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14686 tg3_flag_set(tp, NVRAM_BUFFERED);
14687 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14688
14689 switch (nvmpinstrp) {
14690 case FLASH_5720VENDOR_M_ST_M25PE20:
14691 case FLASH_5720VENDOR_M_ST_M45PE20:
14692 case FLASH_5720VENDOR_A_ST_M25PE20:
14693 case FLASH_5720VENDOR_A_ST_M45PE20:
14694 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14695 break;
14696 case FLASH_5720VENDOR_M_ST_M25PE40:
14697 case FLASH_5720VENDOR_M_ST_M45PE40:
14698 case FLASH_5720VENDOR_A_ST_M25PE40:
14699 case FLASH_5720VENDOR_A_ST_M45PE40:
14700 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14701 break;
14702 case FLASH_5720VENDOR_M_ST_M25PE80:
14703 case FLASH_5720VENDOR_M_ST_M45PE80:
14704 case FLASH_5720VENDOR_A_ST_M25PE80:
14705 case FLASH_5720VENDOR_A_ST_M45PE80:
14706 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14707 break;
14708 default:
4153577a 14709 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14710 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14711 break;
14712 }
14713 break;
14714 default:
63c3a66f 14715 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
14716 return;
14717 }
14718
14719 tg3_nvram_get_pagesize(tp, nvcfg1);
14720 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14721 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
c86a8560 14722
4153577a 14723 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14724 u32 val;
14725
14726 if (tg3_nvram_read(tp, 0, &val))
14727 return;
14728
14729 if (val != TG3_EEPROM_MAGIC &&
14730 (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
14731 tg3_flag_set(tp, NO_NVRAM);
14732 }
9b91b5f1
MC
14733}
14734
1da177e4 14735/* Chips other than 5700/5701 use the NVRAM for fetching info. */
229b1ad1 14736static void tg3_nvram_init(struct tg3 *tp)
1da177e4 14737{
7e6c63f0
HM
14738 if (tg3_flag(tp, IS_SSB_CORE)) {
14739 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
14740 tg3_flag_clear(tp, NVRAM);
14741 tg3_flag_clear(tp, NVRAM_BUFFERED);
14742 tg3_flag_set(tp, NO_NVRAM);
14743 return;
14744 }
14745
1da177e4
LT
14746 tw32_f(GRC_EEPROM_ADDR,
14747 (EEPROM_ADDR_FSM_RESET |
14748 (EEPROM_DEFAULT_CLOCK_PERIOD <<
14749 EEPROM_ADDR_CLKPERD_SHIFT)));
14750
9d57f01c 14751 msleep(1);
1da177e4
LT
14752
14753 /* Enable seeprom accesses. */
14754 tw32_f(GRC_LOCAL_CTRL,
14755 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
14756 udelay(100);
14757
4153577a
JP
14758 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14759 tg3_asic_rev(tp) != ASIC_REV_5701) {
63c3a66f 14760 tg3_flag_set(tp, NVRAM);
1da177e4 14761
ec41c7df 14762 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
14763 netdev_warn(tp->dev,
14764 "Cannot get nvram lock, %s failed\n",
05dbe005 14765 __func__);
ec41c7df
MC
14766 return;
14767 }
e6af301b 14768 tg3_enable_nvram_access(tp);
1da177e4 14769
989a9d23
MC
14770 tp->nvram_size = 0;
14771
4153577a 14772 if (tg3_asic_rev(tp) == ASIC_REV_5752)
361b4ac2 14773 tg3_get_5752_nvram_info(tp);
4153577a 14774 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
d3c7b886 14775 tg3_get_5755_nvram_info(tp);
4153577a
JP
14776 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
14777 tg3_asic_rev(tp) == ASIC_REV_5784 ||
14778 tg3_asic_rev(tp) == ASIC_REV_5785)
1b27777a 14779 tg3_get_5787_nvram_info(tp);
4153577a 14780 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
6b91fa02 14781 tg3_get_5761_nvram_info(tp);
4153577a 14782 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 14783 tg3_get_5906_nvram_info(tp);
4153577a 14784 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 14785 tg3_flag(tp, 57765_CLASS))
321d32a0 14786 tg3_get_57780_nvram_info(tp);
4153577a
JP
14787 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14788 tg3_asic_rev(tp) == ASIC_REV_5719)
a1b950d5 14789 tg3_get_5717_nvram_info(tp);
4153577a
JP
14790 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
14791 tg3_asic_rev(tp) == ASIC_REV_5762)
9b91b5f1 14792 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
14793 else
14794 tg3_get_nvram_info(tp);
14795
989a9d23
MC
14796 if (tp->nvram_size == 0)
14797 tg3_get_nvram_size(tp);
1da177e4 14798
e6af301b 14799 tg3_disable_nvram_access(tp);
381291b7 14800 tg3_nvram_unlock(tp);
1da177e4
LT
14801
14802 } else {
63c3a66f
JP
14803 tg3_flag_clear(tp, NVRAM);
14804 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
14805
14806 tg3_get_eeprom_size(tp);
14807 }
14808}
14809
1da177e4
LT
14810struct subsys_tbl_ent {
14811 u16 subsys_vendor, subsys_devid;
14812 u32 phy_id;
14813};
14814
229b1ad1 14815static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
1da177e4 14816 /* Broadcom boards. */
24daf2b0 14817 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14818 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 14819 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14820 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 14821 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14822 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
14823 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14824 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
14825 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14826 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 14827 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14828 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14829 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14830 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
14831 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14832 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 14833 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14834 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 14835 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14836 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 14837 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14838 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
14839
14840 /* 3com boards. */
24daf2b0 14841 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14842 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 14843 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14844 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14845 { TG3PCI_SUBVENDOR_ID_3COM,
14846 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
14847 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14848 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 14849 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14850 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14851
14852 /* DELL boards. */
24daf2b0 14853 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14854 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 14855 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14856 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 14857 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14858 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 14859 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14860 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
14861
14862 /* Compaq boards. */
24daf2b0 14863 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14864 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 14865 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14866 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14867 { TG3PCI_SUBVENDOR_ID_COMPAQ,
14868 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
14869 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14870 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 14871 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14872 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14873
14874 /* IBM boards. */
24daf2b0
MC
14875 { TG3PCI_SUBVENDOR_ID_IBM,
14876 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
14877};
14878
229b1ad1 14879static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
14880{
14881 int i;
14882
14883 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
14884 if ((subsys_id_to_phy_id[i].subsys_vendor ==
14885 tp->pdev->subsystem_vendor) &&
14886 (subsys_id_to_phy_id[i].subsys_devid ==
14887 tp->pdev->subsystem_device))
14888 return &subsys_id_to_phy_id[i];
14889 }
14890 return NULL;
14891}
14892
229b1ad1 14893static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 14894{
1da177e4 14895 u32 val;
f49639e6 14896
79eb6904 14897 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
14898 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14899
a85feb8c 14900 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
14901 tg3_flag_set(tp, EEPROM_WRITE_PROT);
14902 tg3_flag_set(tp, WOL_CAP);
72b845e0 14903
4153577a 14904 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
9d26e213 14905 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
14906 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14907 tg3_flag_set(tp, IS_NIC);
9d26e213 14908 }
0527ba35
MC
14909 val = tr32(VCPU_CFGSHDW);
14910 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 14911 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 14912 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 14913 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 14914 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14915 device_set_wakeup_enable(&tp->pdev->dev, true);
14916 }
05ac4cb7 14917 goto done;
b5d3772c
MC
14918 }
14919
1da177e4
LT
14920 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
14921 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
14922 u32 nic_cfg, led_cfg;
7c786065
NS
14923 u32 cfg2 = 0, cfg4 = 0, cfg5 = 0;
14924 u32 nic_phy_id, ver, eeprom_phy_id;
7d0c41ef 14925 int eeprom_phy_serdes = 0;
1da177e4
LT
14926
14927 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
14928 tp->nic_sram_data_cfg = nic_cfg;
14929
14930 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
14931 ver >>= NIC_SRAM_DATA_VER_SHIFT;
4153577a
JP
14932 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14933 tg3_asic_rev(tp) != ASIC_REV_5701 &&
14934 tg3_asic_rev(tp) != ASIC_REV_5703 &&
1da177e4
LT
14935 (ver > 0) && (ver < 0x100))
14936 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
14937
4153577a 14938 if (tg3_asic_rev(tp) == ASIC_REV_5785)
a9daf367
MC
14939 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
14940
7c786065
NS
14941 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14942 tg3_asic_rev(tp) == ASIC_REV_5719 ||
14943 tg3_asic_rev(tp) == ASIC_REV_5720)
14944 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_5, &cfg5);
14945
1da177e4
LT
14946 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
14947 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
14948 eeprom_phy_serdes = 1;
14949
14950 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
14951 if (nic_phy_id != 0) {
14952 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
14953 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
14954
14955 eeprom_phy_id = (id1 >> 16) << 10;
14956 eeprom_phy_id |= (id2 & 0xfc00) << 16;
14957 eeprom_phy_id |= (id2 & 0x03ff) << 0;
14958 } else
14959 eeprom_phy_id = 0;
14960
7d0c41ef 14961 tp->phy_id = eeprom_phy_id;
747e8f8b 14962 if (eeprom_phy_serdes) {
63c3a66f 14963 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 14964 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 14965 else
f07e9af3 14966 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 14967 }
7d0c41ef 14968
63c3a66f 14969 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
14970 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
14971 SHASTA_EXT_LED_MODE_MASK);
cbf46853 14972 else
1da177e4
LT
14973 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
14974
14975 switch (led_cfg) {
14976 default:
14977 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
14978 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14979 break;
14980
14981 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
14982 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14983 break;
14984
14985 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
14986 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
14987
14988 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
14989 * read on some older 5700/5701 bootcode.
14990 */
4153577a
JP
14991 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
14992 tg3_asic_rev(tp) == ASIC_REV_5701)
9ba27794
MC
14993 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14994
1da177e4
LT
14995 break;
14996
14997 case SHASTA_EXT_LED_SHARED:
14998 tp->led_ctrl = LED_CTRL_MODE_SHARED;
4153577a
JP
14999 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
15000 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
1da177e4
LT
15001 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
15002 LED_CTRL_MODE_PHY_2);
89f67978
NS
15003
15004 if (tg3_flag(tp, 5717_PLUS) ||
15005 tg3_asic_rev(tp) == ASIC_REV_5762)
15006 tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
15007 LED_CTRL_BLINK_RATE_MASK;
15008
1da177e4
LT
15009 break;
15010
15011 case SHASTA_EXT_LED_MAC:
15012 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
15013 break;
15014
15015 case SHASTA_EXT_LED_COMBO:
15016 tp->led_ctrl = LED_CTRL_MODE_COMBO;
4153577a 15017 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
1da177e4
LT
15018 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
15019 LED_CTRL_MODE_PHY_2);
15020 break;
15021
855e1111 15022 }
1da177e4 15023
4153577a
JP
15024 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
15025 tg3_asic_rev(tp) == ASIC_REV_5701) &&
1da177e4
LT
15026 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
15027 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
15028
4153577a 15029 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
b2a5c19c 15030 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 15031
9d26e213 15032 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 15033 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
15034 if ((tp->pdev->subsystem_vendor ==
15035 PCI_VENDOR_ID_ARIMA) &&
15036 (tp->pdev->subsystem_device == 0x205a ||
15037 tp->pdev->subsystem_device == 0x2063))
63c3a66f 15038 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 15039 } else {
63c3a66f
JP
15040 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
15041 tg3_flag_set(tp, IS_NIC);
9d26e213 15042 }
1da177e4
LT
15043
15044 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
15045 tg3_flag_set(tp, ENABLE_ASF);
15046 if (tg3_flag(tp, 5750_PLUS))
15047 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 15048 }
b2b98d4a
MC
15049
15050 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
15051 tg3_flag(tp, 5750_PLUS))
15052 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 15053
f07e9af3 15054 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 15055 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 15056 tg3_flag_clear(tp, WOL_CAP);
1da177e4 15057
63c3a66f 15058 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 15059 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 15060 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
15061 device_set_wakeup_enable(&tp->pdev->dev, true);
15062 }
0527ba35 15063
1da177e4 15064 if (cfg2 & (1 << 17))
f07e9af3 15065 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
15066
15067 /* serdes signal pre-emphasis in register 0x590 set by */
15068 /* bootcode if bit 18 is set */
15069 if (cfg2 & (1 << 18))
f07e9af3 15070 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 15071
63c3a66f 15072 if ((tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
15073 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
15074 tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
6833c043 15075 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 15076 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 15077
942d1af0 15078 if (tg3_flag(tp, PCI_EXPRESS)) {
8ed5d97e
MC
15079 u32 cfg3;
15080
15081 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
942d1af0
NS
15082 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
15083 !tg3_flag(tp, 57765_PLUS) &&
15084 (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
63c3a66f 15085 tg3_flag_set(tp, ASPM_WORKAROUND);
942d1af0
NS
15086 if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
15087 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
15088 if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
15089 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
8ed5d97e 15090 }
a9daf367 15091
14417063 15092 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 15093 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 15094 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 15095 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 15096 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 15097 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
7c786065
NS
15098
15099 if (cfg5 & NIC_SRAM_DISABLE_1G_HALF_ADV)
15100 tp->phy_flags |= TG3_PHYFLG_DISABLE_1G_HD_ADV;
1da177e4 15101 }
05ac4cb7 15102done:
63c3a66f 15103 if (tg3_flag(tp, WOL_CAP))
43067ed8 15104 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 15105 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
15106 else
15107 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
15108}
15109
c86a8560
MC
15110static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
15111{
15112 int i, err;
15113 u32 val2, off = offset * 8;
15114
15115 err = tg3_nvram_lock(tp);
15116 if (err)
15117 return err;
15118
15119 tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
15120 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
15121 APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
15122 tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
15123 udelay(10);
15124
15125 for (i = 0; i < 100; i++) {
15126 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
15127 if (val2 & APE_OTP_STATUS_CMD_DONE) {
15128 *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
15129 break;
15130 }
15131 udelay(10);
15132 }
15133
15134 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
15135
15136 tg3_nvram_unlock(tp);
15137 if (val2 & APE_OTP_STATUS_CMD_DONE)
15138 return 0;
15139
15140 return -EBUSY;
15141}
15142
229b1ad1 15143static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
b2a5c19c
MC
15144{
15145 int i;
15146 u32 val;
15147
15148 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
15149 tw32(OTP_CTRL, cmd);
15150
15151 /* Wait for up to 1 ms for command to execute. */
15152 for (i = 0; i < 100; i++) {
15153 val = tr32(OTP_STATUS);
15154 if (val & OTP_STATUS_CMD_DONE)
15155 break;
15156 udelay(10);
15157 }
15158
15159 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
15160}
15161
15162/* Read the gphy configuration from the OTP region of the chip. The gphy
15163 * configuration is a 32-bit value that straddles the alignment boundary.
15164 * We do two 32-bit reads and then shift and merge the results.
15165 */
229b1ad1 15166static u32 tg3_read_otp_phycfg(struct tg3 *tp)
b2a5c19c
MC
15167{
15168 u32 bhalf_otp, thalf_otp;
15169
15170 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
15171
15172 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
15173 return 0;
15174
15175 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
15176
15177 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
15178 return 0;
15179
15180 thalf_otp = tr32(OTP_READ_DATA);
15181
15182 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
15183
15184 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
15185 return 0;
15186
15187 bhalf_otp = tr32(OTP_READ_DATA);
15188
15189 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
15190}
15191
229b1ad1 15192static void tg3_phy_init_link_config(struct tg3 *tp)
e256f8a3 15193{
202ff1c2 15194 u32 adv = ADVERTISED_Autoneg;
e256f8a3 15195
7c786065
NS
15196 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
15197 if (!(tp->phy_flags & TG3_PHYFLG_DISABLE_1G_HD_ADV))
15198 adv |= ADVERTISED_1000baseT_Half;
15199 adv |= ADVERTISED_1000baseT_Full;
15200 }
e256f8a3
MC
15201
15202 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
15203 adv |= ADVERTISED_100baseT_Half |
15204 ADVERTISED_100baseT_Full |
15205 ADVERTISED_10baseT_Half |
15206 ADVERTISED_10baseT_Full |
15207 ADVERTISED_TP;
15208 else
15209 adv |= ADVERTISED_FIBRE;
15210
15211 tp->link_config.advertising = adv;
e740522e
MC
15212 tp->link_config.speed = SPEED_UNKNOWN;
15213 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 15214 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
15215 tp->link_config.active_speed = SPEED_UNKNOWN;
15216 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
15217
15218 tp->old_link = -1;
e256f8a3
MC
15219}
15220
229b1ad1 15221static int tg3_phy_probe(struct tg3 *tp)
7d0c41ef
MC
15222{
15223 u32 hw_phy_id_1, hw_phy_id_2;
15224 u32 hw_phy_id, hw_phy_id_masked;
15225 int err;
1da177e4 15226
e256f8a3 15227 /* flow control autonegotiation is default behavior */
63c3a66f 15228 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
15229 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
15230
8151ad57
MC
15231 if (tg3_flag(tp, ENABLE_APE)) {
15232 switch (tp->pci_fn) {
15233 case 0:
15234 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
15235 break;
15236 case 1:
15237 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
15238 break;
15239 case 2:
15240 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
15241 break;
15242 case 3:
15243 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
15244 break;
15245 }
15246 }
15247
942d1af0
NS
15248 if (!tg3_flag(tp, ENABLE_ASF) &&
15249 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
15250 !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
15251 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
15252 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
15253
63c3a66f 15254 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
15255 return tg3_phy_init(tp);
15256
1da177e4 15257 /* Reading the PHY ID register can conflict with ASF
877d0310 15258 * firmware access to the PHY hardware.
1da177e4
LT
15259 */
15260 err = 0;
63c3a66f 15261 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 15262 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
15263 } else {
15264 /* Now read the physical PHY_ID from the chip and verify
15265 * that it is sane. If it doesn't look good, we fall back
15266 * to either the hard-coded table based PHY_ID and failing
15267 * that the value found in the eeprom area.
15268 */
15269 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
15270 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
15271
15272 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
15273 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
15274 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
15275
79eb6904 15276 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
15277 }
15278
79eb6904 15279 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 15280 tp->phy_id = hw_phy_id;
79eb6904 15281 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 15282 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 15283 else
f07e9af3 15284 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 15285 } else {
79eb6904 15286 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
15287 /* Do nothing, phy ID already set up in
15288 * tg3_get_eeprom_hw_cfg().
15289 */
1da177e4
LT
15290 } else {
15291 struct subsys_tbl_ent *p;
15292
15293 /* No eeprom signature? Try the hardcoded
15294 * subsys device table.
15295 */
24daf2b0 15296 p = tg3_lookup_by_subsys(tp);
7e6c63f0
HM
15297 if (p) {
15298 tp->phy_id = p->phy_id;
15299 } else if (!tg3_flag(tp, IS_SSB_CORE)) {
15300 /* For now we saw the IDs 0xbc050cd0,
15301 * 0xbc050f80 and 0xbc050c30 on devices
15302 * connected to an BCM4785 and there are
15303 * probably more. Just assume that the phy is
15304 * supported when it is connected to a SSB core
15305 * for now.
15306 */
1da177e4 15307 return -ENODEV;
7e6c63f0 15308 }
1da177e4 15309
1da177e4 15310 if (!tp->phy_id ||
79eb6904 15311 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 15312 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
15313 }
15314 }
15315
a6b68dab 15316 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
4153577a
JP
15317 (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15318 tg3_asic_rev(tp) == ASIC_REV_5720 ||
c4dab506 15319 tg3_asic_rev(tp) == ASIC_REV_57766 ||
4153577a
JP
15320 tg3_asic_rev(tp) == ASIC_REV_5762 ||
15321 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
15322 tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
15323 (tg3_asic_rev(tp) == ASIC_REV_57765 &&
9e2ecbeb 15324 tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
52b02d04
MC
15325 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
15326
9e2ecbeb
NS
15327 tp->eee.supported = SUPPORTED_100baseT_Full |
15328 SUPPORTED_1000baseT_Full;
15329 tp->eee.advertised = ADVERTISED_100baseT_Full |
15330 ADVERTISED_1000baseT_Full;
15331 tp->eee.eee_enabled = 1;
15332 tp->eee.tx_lpi_enabled = 1;
15333 tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
15334 }
15335
e256f8a3
MC
15336 tg3_phy_init_link_config(tp);
15337
942d1af0
NS
15338 if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
15339 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
15340 !tg3_flag(tp, ENABLE_APE) &&
15341 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 15342 u32 bmsr, dummy;
1da177e4
LT
15343
15344 tg3_readphy(tp, MII_BMSR, &bmsr);
15345 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
15346 (bmsr & BMSR_LSTATUS))
15347 goto skip_phy_reset;
6aa20a22 15348
1da177e4
LT
15349 err = tg3_phy_reset(tp);
15350 if (err)
15351 return err;
15352
42b64a45 15353 tg3_phy_set_wirespeed(tp);
1da177e4 15354
e2bf73e7 15355 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
15356 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
15357 tp->link_config.flowctrl);
1da177e4
LT
15358
15359 tg3_writephy(tp, MII_BMCR,
15360 BMCR_ANENABLE | BMCR_ANRESTART);
15361 }
1da177e4
LT
15362 }
15363
15364skip_phy_reset:
79eb6904 15365 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
15366 err = tg3_init_5401phy_dsp(tp);
15367 if (err)
15368 return err;
1da177e4 15369
1da177e4
LT
15370 err = tg3_init_5401phy_dsp(tp);
15371 }
15372
1da177e4
LT
15373 return err;
15374}
15375
229b1ad1 15376static void tg3_read_vpd(struct tg3 *tp)
1da177e4 15377{
a4a8bb15 15378 u8 *vpd_data;
4181b2c8 15379 unsigned int block_end, rosize, len;
535a490e 15380 u32 vpdlen;
184b8904 15381 int j, i = 0;
a4a8bb15 15382
535a490e 15383 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
15384 if (!vpd_data)
15385 goto out_no_vpd;
1da177e4 15386
535a490e 15387 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
15388 if (i < 0)
15389 goto out_not_found;
1da177e4 15390
4181b2c8
MC
15391 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
15392 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
15393 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 15394
535a490e 15395 if (block_end > vpdlen)
4181b2c8 15396 goto out_not_found;
af2c6a4a 15397
184b8904
MC
15398 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15399 PCI_VPD_RO_KEYWORD_MFR_ID);
15400 if (j > 0) {
15401 len = pci_vpd_info_field_size(&vpd_data[j]);
15402
15403 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15404 if (j + len > block_end || len != 4 ||
15405 memcmp(&vpd_data[j], "1028", 4))
15406 goto partno;
15407
15408 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15409 PCI_VPD_RO_KEYWORD_VENDOR0);
15410 if (j < 0)
15411 goto partno;
15412
15413 len = pci_vpd_info_field_size(&vpd_data[j]);
15414
15415 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15416 if (j + len > block_end)
15417 goto partno;
15418
715230a4
KC
15419 if (len >= sizeof(tp->fw_ver))
15420 len = sizeof(tp->fw_ver) - 1;
15421 memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
15422 snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
15423 &vpd_data[j]);
184b8904
MC
15424 }
15425
15426partno:
4181b2c8
MC
15427 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15428 PCI_VPD_RO_KEYWORD_PARTNO);
15429 if (i < 0)
15430 goto out_not_found;
af2c6a4a 15431
4181b2c8 15432 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 15433
4181b2c8
MC
15434 i += PCI_VPD_INFO_FLD_HDR_SIZE;
15435 if (len > TG3_BPN_SIZE ||
535a490e 15436 (len + i) > vpdlen)
4181b2c8 15437 goto out_not_found;
1da177e4 15438
4181b2c8 15439 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 15440
1da177e4 15441out_not_found:
a4a8bb15 15442 kfree(vpd_data);
37a949c5 15443 if (tp->board_part_number[0])
a4a8bb15
MC
15444 return;
15445
15446out_no_vpd:
4153577a 15447 if (tg3_asic_rev(tp) == ASIC_REV_5717) {
79d49695
MC
15448 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15449 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
37a949c5
MC
15450 strcpy(tp->board_part_number, "BCM5717");
15451 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
15452 strcpy(tp->board_part_number, "BCM5718");
15453 else
15454 goto nomatch;
4153577a 15455 } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
37a949c5
MC
15456 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
15457 strcpy(tp->board_part_number, "BCM57780");
15458 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
15459 strcpy(tp->board_part_number, "BCM57760");
15460 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
15461 strcpy(tp->board_part_number, "BCM57790");
15462 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
15463 strcpy(tp->board_part_number, "BCM57788");
15464 else
15465 goto nomatch;
4153577a 15466 } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
37a949c5
MC
15467 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
15468 strcpy(tp->board_part_number, "BCM57761");
15469 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
15470 strcpy(tp->board_part_number, "BCM57765");
15471 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
15472 strcpy(tp->board_part_number, "BCM57781");
15473 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
15474 strcpy(tp->board_part_number, "BCM57785");
15475 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
15476 strcpy(tp->board_part_number, "BCM57791");
15477 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
15478 strcpy(tp->board_part_number, "BCM57795");
15479 else
15480 goto nomatch;
4153577a 15481 } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
55086ad9
MC
15482 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
15483 strcpy(tp->board_part_number, "BCM57762");
15484 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
15485 strcpy(tp->board_part_number, "BCM57766");
15486 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
15487 strcpy(tp->board_part_number, "BCM57782");
15488 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15489 strcpy(tp->board_part_number, "BCM57786");
15490 else
15491 goto nomatch;
4153577a 15492 } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c 15493 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
15494 } else {
15495nomatch:
b5d3772c 15496 strcpy(tp->board_part_number, "none");
37a949c5 15497 }
1da177e4
LT
15498}
15499
229b1ad1 15500static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
9c8a620e
MC
15501{
15502 u32 val;
15503
e4f34110 15504 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 15505 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 15506 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
15507 val != 0)
15508 return 0;
15509
15510 return 1;
15511}
15512
229b1ad1 15513static void tg3_read_bc_ver(struct tg3 *tp)
acd9c119 15514{
ff3a7cb2 15515 u32 val, offset, start, ver_offset;
75f9936e 15516 int i, dst_off;
ff3a7cb2 15517 bool newver = false;
acd9c119
MC
15518
15519 if (tg3_nvram_read(tp, 0xc, &offset) ||
15520 tg3_nvram_read(tp, 0x4, &start))
15521 return;
15522
15523 offset = tg3_nvram_logical_addr(tp, offset);
15524
ff3a7cb2 15525 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
15526 return;
15527
ff3a7cb2
MC
15528 if ((val & 0xfc000000) == 0x0c000000) {
15529 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
15530 return;
15531
ff3a7cb2
MC
15532 if (val == 0)
15533 newver = true;
15534 }
15535
75f9936e
MC
15536 dst_off = strlen(tp->fw_ver);
15537
ff3a7cb2 15538 if (newver) {
75f9936e
MC
15539 if (TG3_VER_SIZE - dst_off < 16 ||
15540 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
15541 return;
15542
15543 offset = offset + ver_offset - start;
15544 for (i = 0; i < 16; i += 4) {
15545 __be32 v;
15546 if (tg3_nvram_read_be32(tp, offset + i, &v))
15547 return;
15548
75f9936e 15549 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
15550 }
15551 } else {
15552 u32 major, minor;
15553
15554 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
15555 return;
15556
15557 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
15558 TG3_NVM_BCVER_MAJSFT;
15559 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
15560 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
15561 "v%d.%02d", major, minor);
acd9c119
MC
15562 }
15563}
15564
229b1ad1 15565static void tg3_read_hwsb_ver(struct tg3 *tp)
a6f6cb1c
MC
15566{
15567 u32 val, major, minor;
15568
15569 /* Use native endian representation */
15570 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
15571 return;
15572
15573 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
15574 TG3_NVM_HWSB_CFG1_MAJSFT;
15575 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
15576 TG3_NVM_HWSB_CFG1_MINSFT;
15577
15578 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
15579}
15580
229b1ad1 15581static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
dfe00d7d
MC
15582{
15583 u32 offset, major, minor, build;
15584
75f9936e 15585 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
15586
15587 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
15588 return;
15589
15590 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
15591 case TG3_EEPROM_SB_REVISION_0:
15592 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
15593 break;
15594 case TG3_EEPROM_SB_REVISION_2:
15595 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
15596 break;
15597 case TG3_EEPROM_SB_REVISION_3:
15598 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
15599 break;
a4153d40
MC
15600 case TG3_EEPROM_SB_REVISION_4:
15601 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
15602 break;
15603 case TG3_EEPROM_SB_REVISION_5:
15604 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
15605 break;
bba226ac
MC
15606 case TG3_EEPROM_SB_REVISION_6:
15607 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
15608 break;
dfe00d7d
MC
15609 default:
15610 return;
15611 }
15612
e4f34110 15613 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
15614 return;
15615
15616 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
15617 TG3_EEPROM_SB_EDH_BLD_SHFT;
15618 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
15619 TG3_EEPROM_SB_EDH_MAJ_SHFT;
15620 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
15621
15622 if (minor > 99 || build > 26)
15623 return;
15624
75f9936e
MC
15625 offset = strlen(tp->fw_ver);
15626 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
15627 " v%d.%02d", major, minor);
dfe00d7d
MC
15628
15629 if (build > 0) {
75f9936e
MC
15630 offset = strlen(tp->fw_ver);
15631 if (offset < TG3_VER_SIZE - 1)
15632 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
15633 }
15634}
15635
229b1ad1 15636static void tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
15637{
15638 u32 val, offset, start;
acd9c119 15639 int i, vlen;
9c8a620e
MC
15640
15641 for (offset = TG3_NVM_DIR_START;
15642 offset < TG3_NVM_DIR_END;
15643 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 15644 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
15645 return;
15646
9c8a620e
MC
15647 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
15648 break;
15649 }
15650
15651 if (offset == TG3_NVM_DIR_END)
15652 return;
15653
63c3a66f 15654 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 15655 start = 0x08000000;
e4f34110 15656 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
15657 return;
15658
e4f34110 15659 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 15660 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 15661 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
15662 return;
15663
15664 offset += val - start;
15665
acd9c119 15666 vlen = strlen(tp->fw_ver);
9c8a620e 15667
acd9c119
MC
15668 tp->fw_ver[vlen++] = ',';
15669 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
15670
15671 for (i = 0; i < 4; i++) {
a9dc529d
MC
15672 __be32 v;
15673 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
15674 return;
15675
b9fc7dc5 15676 offset += sizeof(v);
c4e6575c 15677
acd9c119
MC
15678 if (vlen > TG3_VER_SIZE - sizeof(v)) {
15679 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 15680 break;
c4e6575c 15681 }
9c8a620e 15682
acd9c119
MC
15683 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
15684 vlen += sizeof(v);
c4e6575c 15685 }
acd9c119
MC
15686}
15687
229b1ad1 15688static void tg3_probe_ncsi(struct tg3 *tp)
7fd76445 15689{
7fd76445 15690 u32 apedata;
7fd76445
MC
15691
15692 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
15693 if (apedata != APE_SEG_SIG_MAGIC)
15694 return;
15695
15696 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
15697 if (!(apedata & APE_FW_STATUS_READY))
15698 return;
15699
165f4d1c
MC
15700 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
15701 tg3_flag_set(tp, APE_HAS_NCSI);
15702}
15703
229b1ad1 15704static void tg3_read_dash_ver(struct tg3 *tp)
165f4d1c
MC
15705{
15706 int vlen;
15707 u32 apedata;
15708 char *fwtype;
15709
7fd76445
MC
15710 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
15711
165f4d1c 15712 if (tg3_flag(tp, APE_HAS_NCSI))
ecc79648 15713 fwtype = "NCSI";
c86a8560
MC
15714 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
15715 fwtype = "SMASH";
165f4d1c 15716 else
ecc79648
MC
15717 fwtype = "DASH";
15718
7fd76445
MC
15719 vlen = strlen(tp->fw_ver);
15720
ecc79648
MC
15721 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
15722 fwtype,
7fd76445
MC
15723 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
15724 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
15725 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
15726 (apedata & APE_FW_VERSION_BLDMSK));
15727}
15728
c86a8560
MC
15729static void tg3_read_otp_ver(struct tg3 *tp)
15730{
15731 u32 val, val2;
15732
4153577a 15733 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c86a8560
MC
15734 return;
15735
15736 if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
15737 !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
15738 TG3_OTP_MAGIC0_VALID(val)) {
15739 u64 val64 = (u64) val << 32 | val2;
15740 u32 ver = 0;
15741 int i, vlen;
15742
15743 for (i = 0; i < 7; i++) {
15744 if ((val64 & 0xff) == 0)
15745 break;
15746 ver = val64 & 0xff;
15747 val64 >>= 8;
15748 }
15749 vlen = strlen(tp->fw_ver);
15750 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
15751 }
15752}
15753
229b1ad1 15754static void tg3_read_fw_ver(struct tg3 *tp)
acd9c119
MC
15755{
15756 u32 val;
75f9936e 15757 bool vpd_vers = false;
acd9c119 15758
75f9936e
MC
15759 if (tp->fw_ver[0] != 0)
15760 vpd_vers = true;
df259d8c 15761
63c3a66f 15762 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 15763 strcat(tp->fw_ver, "sb");
c86a8560 15764 tg3_read_otp_ver(tp);
df259d8c
MC
15765 return;
15766 }
15767
acd9c119
MC
15768 if (tg3_nvram_read(tp, 0, &val))
15769 return;
15770
15771 if (val == TG3_EEPROM_MAGIC)
15772 tg3_read_bc_ver(tp);
15773 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
15774 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
15775 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
15776 tg3_read_hwsb_ver(tp);
acd9c119 15777
165f4d1c
MC
15778 if (tg3_flag(tp, ENABLE_ASF)) {
15779 if (tg3_flag(tp, ENABLE_APE)) {
15780 tg3_probe_ncsi(tp);
15781 if (!vpd_vers)
15782 tg3_read_dash_ver(tp);
15783 } else if (!vpd_vers) {
15784 tg3_read_mgmtfw_ver(tp);
15785 }
c9cab24e 15786 }
9c8a620e
MC
15787
15788 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
15789}
15790
7cb32cf2
MC
15791static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
15792{
63c3a66f 15793 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 15794 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 15795 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 15796 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 15797 else
de9f5230 15798 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
15799}
15800
4143470c 15801static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
15802 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
15803 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
15804 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
15805 { },
15806};
15807
229b1ad1 15808static struct pci_dev *tg3_find_peer(struct tg3 *tp)
16c7fa7d
MC
15809{
15810 struct pci_dev *peer;
15811 unsigned int func, devnr = tp->pdev->devfn & ~7;
15812
15813 for (func = 0; func < 8; func++) {
15814 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15815 if (peer && peer != tp->pdev)
15816 break;
15817 pci_dev_put(peer);
15818 }
15819 /* 5704 can be configured in single-port mode, set peer to
15820 * tp->pdev in that case.
15821 */
15822 if (!peer) {
15823 peer = tp->pdev;
15824 return peer;
15825 }
15826
15827 /*
15828 * We don't need to keep the refcount elevated; there's no way
15829 * to remove one half of this device without removing the other
15830 */
15831 pci_dev_put(peer);
15832
15833 return peer;
15834}
15835
229b1ad1 15836static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
42b123b1
MC
15837{
15838 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
4153577a 15839 if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
42b123b1
MC
15840 u32 reg;
15841
15842 /* All devices that use the alternate
15843 * ASIC REV location have a CPMU.
15844 */
15845 tg3_flag_set(tp, CPMU_PRESENT);
15846
15847 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 15848 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
42b123b1
MC
15849 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15850 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4 15851 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
68273712
NS
15852 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
15853 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
c65a17f4
MC
15854 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
15855 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
68273712
NS
15856 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
15857 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
42b123b1
MC
15858 reg = TG3PCI_GEN2_PRODID_ASICREV;
15859 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
15860 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
15861 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
15862 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
15863 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
15864 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
15865 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
15866 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
15867 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
15868 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15869 reg = TG3PCI_GEN15_PRODID_ASICREV;
15870 else
15871 reg = TG3PCI_PRODID_ASICREV;
15872
15873 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
15874 }
15875
15876 /* Wrong chip ID in 5752 A0. This code can be removed later
15877 * as A0 is not in production.
15878 */
4153577a 15879 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
42b123b1
MC
15880 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
15881
4153577a 15882 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
79d49695
MC
15883 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
15884
4153577a
JP
15885 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15886 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15887 tg3_asic_rev(tp) == ASIC_REV_5720)
42b123b1
MC
15888 tg3_flag_set(tp, 5717_PLUS);
15889
4153577a
JP
15890 if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
15891 tg3_asic_rev(tp) == ASIC_REV_57766)
42b123b1
MC
15892 tg3_flag_set(tp, 57765_CLASS);
15893
c65a17f4 15894 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
4153577a 15895 tg3_asic_rev(tp) == ASIC_REV_5762)
42b123b1
MC
15896 tg3_flag_set(tp, 57765_PLUS);
15897
15898 /* Intentionally exclude ASIC_REV_5906 */
4153577a
JP
15899 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15900 tg3_asic_rev(tp) == ASIC_REV_5787 ||
15901 tg3_asic_rev(tp) == ASIC_REV_5784 ||
15902 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15903 tg3_asic_rev(tp) == ASIC_REV_5785 ||
15904 tg3_asic_rev(tp) == ASIC_REV_57780 ||
42b123b1
MC
15905 tg3_flag(tp, 57765_PLUS))
15906 tg3_flag_set(tp, 5755_PLUS);
15907
4153577a
JP
15908 if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
15909 tg3_asic_rev(tp) == ASIC_REV_5714)
42b123b1
MC
15910 tg3_flag_set(tp, 5780_CLASS);
15911
4153577a
JP
15912 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
15913 tg3_asic_rev(tp) == ASIC_REV_5752 ||
15914 tg3_asic_rev(tp) == ASIC_REV_5906 ||
42b123b1
MC
15915 tg3_flag(tp, 5755_PLUS) ||
15916 tg3_flag(tp, 5780_CLASS))
15917 tg3_flag_set(tp, 5750_PLUS);
15918
4153577a 15919 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
42b123b1
MC
15920 tg3_flag(tp, 5750_PLUS))
15921 tg3_flag_set(tp, 5705_PLUS);
15922}
15923
3d567e0e
NNS
15924static bool tg3_10_100_only_device(struct tg3 *tp,
15925 const struct pci_device_id *ent)
15926{
15927 u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
15928
4153577a
JP
15929 if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
15930 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
3d567e0e
NNS
15931 (tp->phy_flags & TG3_PHYFLG_IS_FET))
15932 return true;
15933
15934 if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
4153577a 15935 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
3d567e0e
NNS
15936 if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
15937 return true;
15938 } else {
15939 return true;
15940 }
15941 }
15942
15943 return false;
15944}
15945
1dd06ae8 15946static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
1da177e4 15947{
1da177e4 15948 u32 misc_ctrl_reg;
1da177e4
LT
15949 u32 pci_state_reg, grc_misc_cfg;
15950 u32 val;
15951 u16 pci_cmd;
5e7dfd0f 15952 int err;
1da177e4 15953
1da177e4
LT
15954 /* Force memory write invalidate off. If we leave it on,
15955 * then on 5700_BX chips we have to enable a workaround.
15956 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
15957 * to match the cacheline size. The Broadcom driver have this
15958 * workaround but turns MWI off all the times so never uses
15959 * it. This seems to suggest that the workaround is insufficient.
15960 */
15961 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15962 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
15963 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15964
16821285
MC
15965 /* Important! -- Make sure register accesses are byteswapped
15966 * correctly. Also, for those chips that require it, make
15967 * sure that indirect register accesses are enabled before
15968 * the first operation.
1da177e4
LT
15969 */
15970 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15971 &misc_ctrl_reg);
16821285
MC
15972 tp->misc_host_ctrl |= (misc_ctrl_reg &
15973 MISC_HOST_CTRL_CHIPREV);
15974 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15975 tp->misc_host_ctrl);
1da177e4 15976
42b123b1 15977 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 15978
6892914f
MC
15979 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
15980 * we need to disable memory and use config. cycles
15981 * only to access all registers. The 5702/03 chips
15982 * can mistakenly decode the special cycles from the
15983 * ICH chipsets as memory write cycles, causing corruption
15984 * of register and memory space. Only certain ICH bridges
15985 * will drive special cycles with non-zero data during the
15986 * address phase which can fall within the 5703's address
15987 * range. This is not an ICH bug as the PCI spec allows
15988 * non-zero address during special cycles. However, only
15989 * these ICH bridges are known to drive non-zero addresses
15990 * during special cycles.
15991 *
15992 * Since special cycles do not cross PCI bridges, we only
15993 * enable this workaround if the 5703 is on the secondary
15994 * bus of these ICH bridges.
15995 */
4153577a
JP
15996 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
15997 (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
6892914f
MC
15998 static struct tg3_dev_id {
15999 u32 vendor;
16000 u32 device;
16001 u32 rev;
16002 } ich_chipsets[] = {
16003 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
16004 PCI_ANY_ID },
16005 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
16006 PCI_ANY_ID },
16007 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
16008 0xa },
16009 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
16010 PCI_ANY_ID },
16011 { },
16012 };
16013 struct tg3_dev_id *pci_id = &ich_chipsets[0];
16014 struct pci_dev *bridge = NULL;
16015
16016 while (pci_id->vendor != 0) {
16017 bridge = pci_get_device(pci_id->vendor, pci_id->device,
16018 bridge);
16019 if (!bridge) {
16020 pci_id++;
16021 continue;
16022 }
16023 if (pci_id->rev != PCI_ANY_ID) {
44c10138 16024 if (bridge->revision > pci_id->rev)
6892914f
MC
16025 continue;
16026 }
16027 if (bridge->subordinate &&
16028 (bridge->subordinate->number ==
16029 tp->pdev->bus->number)) {
63c3a66f 16030 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
16031 pci_dev_put(bridge);
16032 break;
16033 }
16034 }
16035 }
16036
4153577a 16037 if (tg3_asic_rev(tp) == ASIC_REV_5701) {
41588ba1
MC
16038 static struct tg3_dev_id {
16039 u32 vendor;
16040 u32 device;
16041 } bridge_chipsets[] = {
16042 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
16043 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
16044 { },
16045 };
16046 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
16047 struct pci_dev *bridge = NULL;
16048
16049 while (pci_id->vendor != 0) {
16050 bridge = pci_get_device(pci_id->vendor,
16051 pci_id->device,
16052 bridge);
16053 if (!bridge) {
16054 pci_id++;
16055 continue;
16056 }
16057 if (bridge->subordinate &&
16058 (bridge->subordinate->number <=
16059 tp->pdev->bus->number) &&
b918c62e 16060 (bridge->subordinate->busn_res.end >=
41588ba1 16061 tp->pdev->bus->number)) {
63c3a66f 16062 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
16063 pci_dev_put(bridge);
16064 break;
16065 }
16066 }
16067 }
16068
4a29cc2e
MC
16069 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
16070 * DMA addresses > 40-bit. This bridge may have other additional
16071 * 57xx devices behind it in some 4-port NIC designs for example.
16072 * Any tg3 device found behind the bridge will also need the 40-bit
16073 * DMA workaround.
16074 */
42b123b1 16075 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 16076 tg3_flag_set(tp, 40BIT_DMA_BUG);
0f847584 16077 tp->msi_cap = tp->pdev->msi_cap;
859a5887 16078 } else {
4a29cc2e
MC
16079 struct pci_dev *bridge = NULL;
16080
16081 do {
16082 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
16083 PCI_DEVICE_ID_SERVERWORKS_EPB,
16084 bridge);
16085 if (bridge && bridge->subordinate &&
16086 (bridge->subordinate->number <=
16087 tp->pdev->bus->number) &&
b918c62e 16088 (bridge->subordinate->busn_res.end >=
4a29cc2e 16089 tp->pdev->bus->number)) {
63c3a66f 16090 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
16091 pci_dev_put(bridge);
16092 break;
16093 }
16094 } while (bridge);
16095 }
4cf78e4f 16096
4153577a
JP
16097 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
16098 tg3_asic_rev(tp) == ASIC_REV_5714)
7544b097
MC
16099 tp->pdev_peer = tg3_find_peer(tp);
16100
507399f1 16101 /* Determine TSO capabilities */
4153577a 16102 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
4d163b75 16103 ; /* Do nothing. HW bug. */
63c3a66f
JP
16104 else if (tg3_flag(tp, 57765_PLUS))
16105 tg3_flag_set(tp, HW_TSO_3);
16106 else if (tg3_flag(tp, 5755_PLUS) ||
4153577a 16107 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f
JP
16108 tg3_flag_set(tp, HW_TSO_2);
16109 else if (tg3_flag(tp, 5750_PLUS)) {
16110 tg3_flag_set(tp, HW_TSO_1);
16111 tg3_flag_set(tp, TSO_BUG);
4153577a
JP
16112 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
16113 tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
63c3a66f 16114 tg3_flag_clear(tp, TSO_BUG);
4153577a
JP
16115 } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16116 tg3_asic_rev(tp) != ASIC_REV_5701 &&
16117 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
1caf13eb
MC
16118 tg3_flag_set(tp, FW_TSO);
16119 tg3_flag_set(tp, TSO_BUG);
4153577a 16120 if (tg3_asic_rev(tp) == ASIC_REV_5705)
507399f1
MC
16121 tp->fw_needed = FIRMWARE_TG3TSO5;
16122 else
16123 tp->fw_needed = FIRMWARE_TG3TSO;
16124 }
16125
dabc5c67 16126 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
16127 if (tg3_flag(tp, HW_TSO_1) ||
16128 tg3_flag(tp, HW_TSO_2) ||
16129 tg3_flag(tp, HW_TSO_3) ||
1caf13eb 16130 tg3_flag(tp, FW_TSO)) {
cf9ecf4b
MC
16131 /* For firmware TSO, assume ASF is disabled.
16132 * We'll disable TSO later if we discover ASF
16133 * is enabled in tg3_get_eeprom_hw_cfg().
16134 */
dabc5c67 16135 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 16136 } else {
dabc5c67
MC
16137 tg3_flag_clear(tp, TSO_CAPABLE);
16138 tg3_flag_clear(tp, TSO_BUG);
16139 tp->fw_needed = NULL;
16140 }
16141
4153577a 16142 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
dabc5c67
MC
16143 tp->fw_needed = FIRMWARE_TG3;
16144
c4dab506
NS
16145 if (tg3_asic_rev(tp) == ASIC_REV_57766)
16146 tp->fw_needed = FIRMWARE_TG357766;
16147
507399f1
MC
16148 tp->irq_max = 1;
16149
63c3a66f
JP
16150 if (tg3_flag(tp, 5750_PLUS)) {
16151 tg3_flag_set(tp, SUPPORT_MSI);
4153577a
JP
16152 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
16153 tg3_chip_rev(tp) == CHIPREV_5750_BX ||
16154 (tg3_asic_rev(tp) == ASIC_REV_5714 &&
16155 tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
7544b097 16156 tp->pdev_peer == tp->pdev))
63c3a66f 16157 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 16158
63c3a66f 16159 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 16160 tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 16161 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 16162 }
4f125f42 16163
63c3a66f
JP
16164 if (tg3_flag(tp, 57765_PLUS)) {
16165 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
16166 tp->irq_max = TG3_IRQ_MAX_VECS;
16167 }
f6eb9b1f 16168 }
0e1406dd 16169
9102426a
MC
16170 tp->txq_max = 1;
16171 tp->rxq_max = 1;
16172 if (tp->irq_max > 1) {
16173 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
16174 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
16175
4153577a
JP
16176 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
16177 tg3_asic_rev(tp) == ASIC_REV_5720)
9102426a
MC
16178 tp->txq_max = tp->irq_max - 1;
16179 }
16180
b7abee6e 16181 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 16182 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f 16183 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 16184
4153577a 16185 if (tg3_asic_rev(tp) == ASIC_REV_5719)
a4cb428d 16186 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 16187
4153577a
JP
16188 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16189 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16190 tg3_asic_rev(tp) == ASIC_REV_5720 ||
16191 tg3_asic_rev(tp) == ASIC_REV_5762)
63c3a66f 16192 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 16193
63c3a66f 16194 if (tg3_flag(tp, 57765_PLUS) &&
4153577a 16195 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
63c3a66f 16196 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 16197
63c3a66f
JP
16198 if (!tg3_flag(tp, 5705_PLUS) ||
16199 tg3_flag(tp, 5780_CLASS) ||
16200 tg3_flag(tp, USE_JUMBO_BDFLAG))
16201 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 16202
52f4490c
MC
16203 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16204 &pci_state_reg);
16205
708ebb3a 16206 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
16207 u16 lnkctl;
16208
63c3a66f 16209 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 16210
0f49bfbd 16211 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
5e7dfd0f 16212 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
4153577a 16213 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 16214 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 16215 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 16216 }
4153577a
JP
16217 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
16218 tg3_asic_rev(tp) == ASIC_REV_5761 ||
16219 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
16220 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
63c3a66f 16221 tg3_flag_set(tp, CLKREQ_BUG);
4153577a 16222 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
63c3a66f 16223 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 16224 }
4153577a 16225 } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
708ebb3a
JM
16226 /* BCM5785 devices are effectively PCIe devices, and should
16227 * follow PCIe codepaths, but do not have a PCIe capabilities
16228 * section.
93a700a9 16229 */
63c3a66f
JP
16230 tg3_flag_set(tp, PCI_EXPRESS);
16231 } else if (!tg3_flag(tp, 5705_PLUS) ||
16232 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
16233 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
16234 if (!tp->pcix_cap) {
2445e461
MC
16235 dev_err(&tp->pdev->dev,
16236 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
16237 return -EIO;
16238 }
16239
16240 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 16241 tg3_flag_set(tp, PCIX_MODE);
52f4490c 16242 }
1da177e4 16243
399de50b
MC
16244 /* If we have an AMD 762 or VIA K8T800 chipset, write
16245 * reordering to the mailbox registers done by the host
16246 * controller can cause major troubles. We read back from
16247 * every mailbox register write to force the writes to be
16248 * posted to the chip in order.
16249 */
4143470c 16250 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
16251 !tg3_flag(tp, PCI_EXPRESS))
16252 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 16253
69fc4053
MC
16254 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
16255 &tp->pci_cacheline_sz);
16256 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16257 &tp->pci_lat_timer);
4153577a 16258 if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
1da177e4
LT
16259 tp->pci_lat_timer < 64) {
16260 tp->pci_lat_timer = 64;
69fc4053
MC
16261 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16262 tp->pci_lat_timer);
1da177e4
LT
16263 }
16264
16821285
MC
16265 /* Important! -- It is critical that the PCI-X hw workaround
16266 * situation is decided before the first MMIO register access.
16267 */
4153577a 16268 if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
52f4490c
MC
16269 /* 5700 BX chips need to have their TX producer index
16270 * mailboxes written twice to workaround a bug.
16271 */
63c3a66f 16272 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 16273
52f4490c 16274 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
16275 *
16276 * The workaround is to use indirect register accesses
16277 * for all chip writes not to mailbox registers.
16278 */
63c3a66f 16279 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 16280 u32 pm_reg;
1da177e4 16281
63c3a66f 16282 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
16283
16284 /* The chip can have it's power management PCI config
16285 * space registers clobbered due to this bug.
16286 * So explicitly force the chip into D0 here.
16287 */
9974a356 16288 pci_read_config_dword(tp->pdev,
0319f30e 16289 tp->pdev->pm_cap + PCI_PM_CTRL,
1da177e4
LT
16290 &pm_reg);
16291 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
16292 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356 16293 pci_write_config_dword(tp->pdev,
0319f30e 16294 tp->pdev->pm_cap + PCI_PM_CTRL,
1da177e4
LT
16295 pm_reg);
16296
16297 /* Also, force SERR#/PERR# in PCI command. */
16298 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16299 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
16300 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16301 }
16302 }
16303
1da177e4 16304 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 16305 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 16306 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 16307 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
16308
16309 /* Chip-specific fixup from Broadcom driver */
4153577a 16310 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
1da177e4
LT
16311 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
16312 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
16313 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
16314 }
16315
1ee582d8 16316 /* Default fast path register access methods */
20094930 16317 tp->read32 = tg3_read32;
1ee582d8 16318 tp->write32 = tg3_write32;
09ee929c 16319 tp->read32_mbox = tg3_read32;
20094930 16320 tp->write32_mbox = tg3_write32;
1ee582d8
MC
16321 tp->write32_tx_mbox = tg3_write32;
16322 tp->write32_rx_mbox = tg3_write32;
16323
16324 /* Various workaround register access methods */
63c3a66f 16325 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 16326 tp->write32 = tg3_write_indirect_reg32;
4153577a 16327 else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
63c3a66f 16328 (tg3_flag(tp, PCI_EXPRESS) &&
4153577a 16329 tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
98efd8a6
MC
16330 /*
16331 * Back to back register writes can cause problems on these
16332 * chips, the workaround is to read back all reg writes
16333 * except those to mailbox regs.
16334 *
16335 * See tg3_write_indirect_reg32().
16336 */
1ee582d8 16337 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
16338 }
16339
63c3a66f 16340 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 16341 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 16342 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
16343 tp->write32_rx_mbox = tg3_write_flush_reg32;
16344 }
20094930 16345
63c3a66f 16346 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
16347 tp->read32 = tg3_read_indirect_reg32;
16348 tp->write32 = tg3_write_indirect_reg32;
16349 tp->read32_mbox = tg3_read_indirect_mbox;
16350 tp->write32_mbox = tg3_write_indirect_mbox;
16351 tp->write32_tx_mbox = tg3_write_indirect_mbox;
16352 tp->write32_rx_mbox = tg3_write_indirect_mbox;
16353
16354 iounmap(tp->regs);
22abe310 16355 tp->regs = NULL;
6892914f
MC
16356
16357 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16358 pci_cmd &= ~PCI_COMMAND_MEMORY;
16359 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16360 }
4153577a 16361 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
16362 tp->read32_mbox = tg3_read32_mbox_5906;
16363 tp->write32_mbox = tg3_write32_mbox_5906;
16364 tp->write32_tx_mbox = tg3_write32_mbox_5906;
16365 tp->write32_rx_mbox = tg3_write32_mbox_5906;
16366 }
6892914f 16367
bbadf503 16368 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 16369 (tg3_flag(tp, PCIX_MODE) &&
4153577a
JP
16370 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16371 tg3_asic_rev(tp) == ASIC_REV_5701)))
63c3a66f 16372 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 16373
16821285
MC
16374 /* The memory arbiter has to be enabled in order for SRAM accesses
16375 * to succeed. Normally on powerup the tg3 chip firmware will make
16376 * sure it is enabled, but other entities such as system netboot
16377 * code might disable it.
16378 */
16379 val = tr32(MEMARB_MODE);
16380 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
16381
9dc5e342 16382 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
4153577a 16383 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
9dc5e342
MC
16384 tg3_flag(tp, 5780_CLASS)) {
16385 if (tg3_flag(tp, PCIX_MODE)) {
16386 pci_read_config_dword(tp->pdev,
16387 tp->pcix_cap + PCI_X_STATUS,
16388 &val);
16389 tp->pci_fn = val & 0x7;
16390 }
4153577a
JP
16391 } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16392 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16393 tg3_asic_rev(tp) == ASIC_REV_5720) {
9dc5e342 16394 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
857001f0
MC
16395 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
16396 val = tr32(TG3_CPMU_STATUS);
16397
4153577a 16398 if (tg3_asic_rev(tp) == ASIC_REV_5717)
857001f0
MC
16399 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
16400 else
9dc5e342
MC
16401 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
16402 TG3_CPMU_STATUS_FSHFT_5719;
69f11c99
MC
16403 }
16404
7e6c63f0
HM
16405 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
16406 tp->write32_tx_mbox = tg3_write_flush_reg32;
16407 tp->write32_rx_mbox = tg3_write_flush_reg32;
16408 }
16409
7d0c41ef 16410 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 16411 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
16412 * determined before calling tg3_set_power_state() so that
16413 * we know whether or not to switch out of Vaux power.
16414 * When the flag is set, it means that GPIO1 is used for eeprom
16415 * write protect and also implies that it is a LOM where GPIOs
16416 * are not used to switch power.
6aa20a22 16417 */
7d0c41ef
MC
16418 tg3_get_eeprom_hw_cfg(tp);
16419
1caf13eb 16420 if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
cf9ecf4b
MC
16421 tg3_flag_clear(tp, TSO_CAPABLE);
16422 tg3_flag_clear(tp, TSO_BUG);
16423 tp->fw_needed = NULL;
16424 }
16425
63c3a66f 16426 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
16427 /* Allow reads and writes to the
16428 * APE register and memory space.
16429 */
16430 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
16431 PCISTATE_ALLOW_APE_SHMEM_WR |
16432 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
16433 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
16434 pci_state_reg);
c9cab24e
MC
16435
16436 tg3_ape_lock_init(tp);
0d3031d9
MC
16437 }
16438
16821285
MC
16439 /* Set up tp->grc_local_ctrl before calling
16440 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
16441 * will bring 5700's external PHY out of reset.
314fba34
MC
16442 * It is also used as eeprom write protect on LOMs.
16443 */
16444 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
4153577a 16445 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
63c3a66f 16446 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
16447 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
16448 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
16449 /* Unused GPIO3 must be driven as output on 5752 because there
16450 * are no pull-up resistors on unused GPIO pins.
16451 */
4153577a 16452 else if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc 16453 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 16454
4153577a
JP
16455 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16456 tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 16457 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
16458 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
16459
8d519ab2
MC
16460 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16461 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
16462 /* Turn off the debug UART. */
16463 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 16464 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
16465 /* Keep VMain power. */
16466 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
16467 GRC_LCLCTRL_GPIO_OUTPUT0;
16468 }
16469
4153577a 16470 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c86a8560
MC
16471 tp->grc_local_ctrl |=
16472 tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
16473
16821285
MC
16474 /* Switch out of Vaux if it is a NIC */
16475 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 16476
1da177e4
LT
16477 /* Derive initial jumbo mode from MTU assigned in
16478 * ether_setup() via the alloc_etherdev() call
16479 */
63c3a66f
JP
16480 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
16481 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
16482
16483 /* Determine WakeOnLan speed to use. */
4153577a
JP
16484 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16485 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16486 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16487 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
63c3a66f 16488 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 16489 } else {
63c3a66f 16490 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
16491 }
16492
4153577a 16493 if (tg3_asic_rev(tp) == ASIC_REV_5906)
f07e9af3 16494 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 16495
1da177e4 16496 /* A few boards don't want Ethernet@WireSpeed phy feature */
4153577a
JP
16497 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16498 (tg3_asic_rev(tp) == ASIC_REV_5705 &&
16499 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
16500 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
16501 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
16502 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
16503 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4 16504
4153577a
JP
16505 if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
16506 tg3_chip_rev(tp) == CHIPREV_5704_AX)
f07e9af3 16507 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
4153577a 16508 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
f07e9af3 16509 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 16510
63c3a66f 16511 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 16512 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a
JP
16513 tg3_asic_rev(tp) != ASIC_REV_5785 &&
16514 tg3_asic_rev(tp) != ASIC_REV_57780 &&
63c3a66f 16515 !tg3_flag(tp, 57765_PLUS)) {
4153577a
JP
16516 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16517 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16518 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16519 tg3_asic_rev(tp) == ASIC_REV_5761) {
d4011ada
MC
16520 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
16521 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 16522 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 16523 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 16524 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 16525 } else
f07e9af3 16526 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 16527 }
1da177e4 16528
4153577a
JP
16529 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16530 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
16531 tp->phy_otp = tg3_read_otp_phycfg(tp);
16532 if (tp->phy_otp == 0)
16533 tp->phy_otp = TG3_OTP_DEFAULT;
16534 }
16535
63c3a66f 16536 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
16537 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
16538 else
16539 tp->mi_mode = MAC_MI_MODE_BASE;
16540
1da177e4 16541 tp->coalesce_mode = 0;
4153577a
JP
16542 if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
16543 tg3_chip_rev(tp) != CHIPREV_5700_BX)
1da177e4
LT
16544 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
16545
4d958473 16546 /* Set these bits to enable statistics workaround. */
4153577a
JP
16547 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16548 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
16549 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
4d958473
MC
16550 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
16551 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
16552 }
16553
4153577a
JP
16554 if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
16555 tg3_asic_rev(tp) == ASIC_REV_57780)
63c3a66f 16556 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 16557
158d7abd
MC
16558 err = tg3_mdio_init(tp);
16559 if (err)
16560 return err;
1da177e4
LT
16561
16562 /* Initialize data/descriptor byte/word swapping. */
16563 val = tr32(GRC_MODE);
4153577a
JP
16564 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
16565 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
16566 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
16567 GRC_MODE_WORD_SWAP_B2HRX_DATA |
16568 GRC_MODE_B2HRX_ENABLE |
16569 GRC_MODE_HTX2B_ENABLE |
16570 GRC_MODE_HOST_STACKUP);
16571 else
16572 val &= GRC_MODE_HOST_STACKUP;
16573
1da177e4
LT
16574 tw32(GRC_MODE, val | tp->grc_mode);
16575
16576 tg3_switch_clocks(tp);
16577
16578 /* Clear this out for sanity. */
16579 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
16580
16581 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16582 &pci_state_reg);
16583 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 16584 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
4153577a
JP
16585 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16586 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16587 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
16588 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
1da177e4
LT
16589 void __iomem *sram_base;
16590
16591 /* Write some dummy words into the SRAM status block
16592 * area, see if it reads back correctly. If the return
16593 * value is bad, force enable the PCIX workaround.
16594 */
16595 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
16596
16597 writel(0x00000000, sram_base);
16598 writel(0x00000000, sram_base + 4);
16599 writel(0xffffffff, sram_base + 4);
16600 if (readl(sram_base) != 0x00000000)
63c3a66f 16601 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
16602 }
16603 }
16604
16605 udelay(50);
16606 tg3_nvram_init(tp);
16607
c4dab506
NS
16608 /* If the device has an NVRAM, no need to load patch firmware */
16609 if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
16610 !tg3_flag(tp, NO_NVRAM))
16611 tp->fw_needed = NULL;
16612
1da177e4
LT
16613 grc_misc_cfg = tr32(GRC_MISC_CFG);
16614 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
16615
4153577a 16616 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
1da177e4
LT
16617 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
16618 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 16619 tg3_flag_set(tp, IS_5788);
1da177e4 16620
63c3a66f 16621 if (!tg3_flag(tp, IS_5788) &&
4153577a 16622 tg3_asic_rev(tp) != ASIC_REV_5700)
63c3a66f
JP
16623 tg3_flag_set(tp, TAGGED_STATUS);
16624 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
16625 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
16626 HOSTCC_MODE_CLRTICK_TXBD);
16627
16628 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
16629 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16630 tp->misc_host_ctrl);
16631 }
16632
3bda1258 16633 /* Preserve the APE MAC_MODE bits */
63c3a66f 16634 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 16635 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 16636 else
6e01b20b 16637 tp->mac_mode = 0;
3bda1258 16638
3d567e0e 16639 if (tg3_10_100_only_device(tp, ent))
f07e9af3 16640 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
16641
16642 err = tg3_phy_probe(tp);
16643 if (err) {
2445e461 16644 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 16645 /* ... but do not return immediately ... */
b02fd9e3 16646 tg3_mdio_fini(tp);
1da177e4
LT
16647 }
16648
184b8904 16649 tg3_read_vpd(tp);
c4e6575c 16650 tg3_read_fw_ver(tp);
1da177e4 16651
f07e9af3
MC
16652 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
16653 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16654 } else {
4153577a 16655 if (tg3_asic_rev(tp) == ASIC_REV_5700)
f07e9af3 16656 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16657 else
f07e9af3 16658 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
16659 }
16660
16661 /* 5700 {AX,BX} chips have a broken status block link
16662 * change bit implementation, so we must use the
16663 * status register in those cases.
16664 */
4153577a 16665 if (tg3_asic_rev(tp) == ASIC_REV_5700)
63c3a66f 16666 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 16667 else
63c3a66f 16668 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
16669
16670 /* The led_ctrl is set during tg3_phy_probe, here we might
16671 * have to force the link status polling mechanism based
16672 * upon subsystem IDs.
16673 */
16674 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
4153577a 16675 tg3_asic_rev(tp) == ASIC_REV_5701 &&
f07e9af3
MC
16676 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
16677 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 16678 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
16679 }
16680
16681 /* For all SERDES we poll the MAC status register. */
f07e9af3 16682 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 16683 tg3_flag_set(tp, POLL_SERDES);
1da177e4 16684 else
63c3a66f 16685 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 16686
9205fd9c 16687 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 16688 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
4153577a 16689 if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
63c3a66f 16690 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 16691 tp->rx_offset = NET_SKB_PAD;
d2757fc4 16692#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 16693 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
16694#endif
16695 }
1da177e4 16696
2c49a44d
MC
16697 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
16698 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
16699 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
16700
2c49a44d 16701 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
16702
16703 /* Increment the rx prod index on the rx std ring by at most
16704 * 8 for these chips to workaround hw errata.
16705 */
4153577a
JP
16706 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16707 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16708 tg3_asic_rev(tp) == ASIC_REV_5755)
f92905de
MC
16709 tp->rx_std_max_post = 8;
16710
63c3a66f 16711 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
16712 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
16713 PCIE_PWR_MGMT_L1_THRESH_MSK;
16714
1da177e4
LT
16715 return err;
16716}
16717
49b6e95f 16718#ifdef CONFIG_SPARC
229b1ad1 16719static int tg3_get_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16720{
16721 struct net_device *dev = tp->dev;
16722 struct pci_dev *pdev = tp->pdev;
49b6e95f 16723 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 16724 const unsigned char *addr;
49b6e95f
DM
16725 int len;
16726
16727 addr = of_get_property(dp, "local-mac-address", &len);
d458cdf7
JP
16728 if (addr && len == ETH_ALEN) {
16729 memcpy(dev->dev_addr, addr, ETH_ALEN);
49b6e95f 16730 return 0;
1da177e4
LT
16731 }
16732 return -ENODEV;
16733}
16734
229b1ad1 16735static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16736{
16737 struct net_device *dev = tp->dev;
16738
d458cdf7 16739 memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
1da177e4
LT
16740 return 0;
16741}
16742#endif
16743
229b1ad1 16744static int tg3_get_device_address(struct tg3 *tp)
1da177e4
LT
16745{
16746 struct net_device *dev = tp->dev;
16747 u32 hi, lo, mac_offset;
008652b3 16748 int addr_ok = 0;
7e6c63f0 16749 int err;
1da177e4 16750
49b6e95f 16751#ifdef CONFIG_SPARC
1da177e4
LT
16752 if (!tg3_get_macaddr_sparc(tp))
16753 return 0;
16754#endif
16755
7e6c63f0
HM
16756 if (tg3_flag(tp, IS_SSB_CORE)) {
16757 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
16758 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
16759 return 0;
16760 }
16761
1da177e4 16762 mac_offset = 0x7c;
4153577a 16763 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
63c3a66f 16764 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
16765 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
16766 mac_offset = 0xcc;
16767 if (tg3_nvram_lock(tp))
16768 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
16769 else
16770 tg3_nvram_unlock(tp);
63c3a66f 16771 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 16772 if (tp->pci_fn & 1)
a1b950d5 16773 mac_offset = 0xcc;
69f11c99 16774 if (tp->pci_fn > 1)
a50d0796 16775 mac_offset += 0x18c;
4153577a 16776 } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 16777 mac_offset = 0x10;
1da177e4
LT
16778
16779 /* First try to get it from MAC address mailbox. */
16780 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
16781 if ((hi >> 16) == 0x484b) {
16782 dev->dev_addr[0] = (hi >> 8) & 0xff;
16783 dev->dev_addr[1] = (hi >> 0) & 0xff;
16784
16785 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
16786 dev->dev_addr[2] = (lo >> 24) & 0xff;
16787 dev->dev_addr[3] = (lo >> 16) & 0xff;
16788 dev->dev_addr[4] = (lo >> 8) & 0xff;
16789 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 16790
008652b3
MC
16791 /* Some old bootcode may report a 0 MAC address in SRAM */
16792 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
16793 }
16794 if (!addr_ok) {
16795 /* Next, try NVRAM. */
63c3a66f 16796 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 16797 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 16798 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
16799 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
16800 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
16801 }
16802 /* Finally just fetch it out of the MAC control regs. */
16803 else {
16804 hi = tr32(MAC_ADDR_0_HIGH);
16805 lo = tr32(MAC_ADDR_0_LOW);
16806
16807 dev->dev_addr[5] = lo & 0xff;
16808 dev->dev_addr[4] = (lo >> 8) & 0xff;
16809 dev->dev_addr[3] = (lo >> 16) & 0xff;
16810 dev->dev_addr[2] = (lo >> 24) & 0xff;
16811 dev->dev_addr[1] = hi & 0xff;
16812 dev->dev_addr[0] = (hi >> 8) & 0xff;
16813 }
1da177e4
LT
16814 }
16815
16816 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 16817#ifdef CONFIG_SPARC
1da177e4
LT
16818 if (!tg3_get_default_macaddr_sparc(tp))
16819 return 0;
16820#endif
16821 return -EINVAL;
16822 }
16823 return 0;
16824}
16825
59e6b434
DM
16826#define BOUNDARY_SINGLE_CACHELINE 1
16827#define BOUNDARY_MULTI_CACHELINE 2
16828
229b1ad1 16829static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
59e6b434
DM
16830{
16831 int cacheline_size;
16832 u8 byte;
16833 int goal;
16834
16835 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
16836 if (byte == 0)
16837 cacheline_size = 1024;
16838 else
16839 cacheline_size = (int) byte * 4;
16840
16841 /* On 5703 and later chips, the boundary bits have no
16842 * effect.
16843 */
4153577a
JP
16844 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16845 tg3_asic_rev(tp) != ASIC_REV_5701 &&
63c3a66f 16846 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
16847 goto out;
16848
16849#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
16850 goal = BOUNDARY_MULTI_CACHELINE;
16851#else
16852#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
16853 goal = BOUNDARY_SINGLE_CACHELINE;
16854#else
16855 goal = 0;
16856#endif
16857#endif
16858
63c3a66f 16859 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
16860 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
16861 goto out;
16862 }
16863
59e6b434
DM
16864 if (!goal)
16865 goto out;
16866
16867 /* PCI controllers on most RISC systems tend to disconnect
16868 * when a device tries to burst across a cache-line boundary.
16869 * Therefore, letting tg3 do so just wastes PCI bandwidth.
16870 *
16871 * Unfortunately, for PCI-E there are only limited
16872 * write-side controls for this, and thus for reads
16873 * we will still get the disconnects. We'll also waste
16874 * these PCI cycles for both read and write for chips
16875 * other than 5700 and 5701 which do not implement the
16876 * boundary bits.
16877 */
63c3a66f 16878 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16879 switch (cacheline_size) {
16880 case 16:
16881 case 32:
16882 case 64:
16883 case 128:
16884 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16885 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
16886 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
16887 } else {
16888 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16889 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16890 }
16891 break;
16892
16893 case 256:
16894 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
16895 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
16896 break;
16897
16898 default:
16899 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16900 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16901 break;
855e1111 16902 }
63c3a66f 16903 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16904 switch (cacheline_size) {
16905 case 16:
16906 case 32:
16907 case 64:
16908 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16909 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16910 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
16911 break;
16912 }
16913 /* fallthrough */
16914 case 128:
16915 default:
16916 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16917 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
16918 break;
855e1111 16919 }
59e6b434
DM
16920 } else {
16921 switch (cacheline_size) {
16922 case 16:
16923 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16924 val |= (DMA_RWCTRL_READ_BNDRY_16 |
16925 DMA_RWCTRL_WRITE_BNDRY_16);
16926 break;
16927 }
16928 /* fallthrough */
16929 case 32:
16930 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16931 val |= (DMA_RWCTRL_READ_BNDRY_32 |
16932 DMA_RWCTRL_WRITE_BNDRY_32);
16933 break;
16934 }
16935 /* fallthrough */
16936 case 64:
16937 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16938 val |= (DMA_RWCTRL_READ_BNDRY_64 |
16939 DMA_RWCTRL_WRITE_BNDRY_64);
16940 break;
16941 }
16942 /* fallthrough */
16943 case 128:
16944 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16945 val |= (DMA_RWCTRL_READ_BNDRY_128 |
16946 DMA_RWCTRL_WRITE_BNDRY_128);
16947 break;
16948 }
16949 /* fallthrough */
16950 case 256:
16951 val |= (DMA_RWCTRL_READ_BNDRY_256 |
16952 DMA_RWCTRL_WRITE_BNDRY_256);
16953 break;
16954 case 512:
16955 val |= (DMA_RWCTRL_READ_BNDRY_512 |
16956 DMA_RWCTRL_WRITE_BNDRY_512);
16957 break;
16958 case 1024:
16959 default:
16960 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
16961 DMA_RWCTRL_WRITE_BNDRY_1024);
16962 break;
855e1111 16963 }
59e6b434
DM
16964 }
16965
16966out:
16967 return val;
16968}
16969
229b1ad1 16970static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
953c96e0 16971 int size, bool to_device)
1da177e4
LT
16972{
16973 struct tg3_internal_buffer_desc test_desc;
16974 u32 sram_dma_descs;
16975 int i, ret;
16976
16977 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
16978
16979 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
16980 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
16981 tw32(RDMAC_STATUS, 0);
16982 tw32(WDMAC_STATUS, 0);
16983
16984 tw32(BUFMGR_MODE, 0);
16985 tw32(FTQ_RESET, 0);
16986
16987 test_desc.addr_hi = ((u64) buf_dma) >> 32;
16988 test_desc.addr_lo = buf_dma & 0xffffffff;
16989 test_desc.nic_mbuf = 0x00002100;
16990 test_desc.len = size;
16991
16992 /*
16993 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
16994 * the *second* time the tg3 driver was getting loaded after an
16995 * initial scan.
16996 *
16997 * Broadcom tells me:
16998 * ...the DMA engine is connected to the GRC block and a DMA
16999 * reset may affect the GRC block in some unpredictable way...
17000 * The behavior of resets to individual blocks has not been tested.
17001 *
17002 * Broadcom noted the GRC reset will also reset all sub-components.
17003 */
17004 if (to_device) {
17005 test_desc.cqid_sqid = (13 << 8) | 2;
17006
17007 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
17008 udelay(40);
17009 } else {
17010 test_desc.cqid_sqid = (16 << 8) | 7;
17011
17012 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
17013 udelay(40);
17014 }
17015 test_desc.flags = 0x00000005;
17016
17017 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
17018 u32 val;
17019
17020 val = *(((u32 *)&test_desc) + i);
17021 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
17022 sram_dma_descs + (i * sizeof(u32)));
17023 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
17024 }
17025 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
17026
859a5887 17027 if (to_device)
1da177e4 17028 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 17029 else
1da177e4 17030 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
17031
17032 ret = -ENODEV;
17033 for (i = 0; i < 40; i++) {
17034 u32 val;
17035
17036 if (to_device)
17037 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
17038 else
17039 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
17040 if ((val & 0xffff) == sram_dma_descs) {
17041 ret = 0;
17042 break;
17043 }
17044
17045 udelay(100);
17046 }
17047
17048 return ret;
17049}
17050
ded7340d 17051#define TEST_BUFFER_SIZE 0x2000
1da177e4 17052
4143470c 17053static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
17054 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
17055 { },
17056};
17057
229b1ad1 17058static int tg3_test_dma(struct tg3 *tp)
1da177e4
LT
17059{
17060 dma_addr_t buf_dma;
59e6b434 17061 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 17062 int ret = 0;
1da177e4 17063
4bae65c8
MC
17064 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
17065 &buf_dma, GFP_KERNEL);
1da177e4
LT
17066 if (!buf) {
17067 ret = -ENOMEM;
17068 goto out_nofree;
17069 }
17070
17071 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
17072 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
17073
59e6b434 17074 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 17075
63c3a66f 17076 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
17077 goto out;
17078
63c3a66f 17079 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
17080 /* DMA read watermark not used on PCIE */
17081 tp->dma_rwctrl |= 0x00180000;
63c3a66f 17082 } else if (!tg3_flag(tp, PCIX_MODE)) {
4153577a
JP
17083 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
17084 tg3_asic_rev(tp) == ASIC_REV_5750)
1da177e4
LT
17085 tp->dma_rwctrl |= 0x003f0000;
17086 else
17087 tp->dma_rwctrl |= 0x003f000f;
17088 } else {
4153577a
JP
17089 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
17090 tg3_asic_rev(tp) == ASIC_REV_5704) {
1da177e4 17091 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 17092 u32 read_water = 0x7;
1da177e4 17093
4a29cc2e
MC
17094 /* If the 5704 is behind the EPB bridge, we can
17095 * do the less restrictive ONE_DMA workaround for
17096 * better performance.
17097 */
63c3a66f 17098 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4153577a 17099 tg3_asic_rev(tp) == ASIC_REV_5704)
4a29cc2e
MC
17100 tp->dma_rwctrl |= 0x8000;
17101 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
17102 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
17103
4153577a 17104 if (tg3_asic_rev(tp) == ASIC_REV_5703)
49afdeb6 17105 read_water = 4;
59e6b434 17106 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
17107 tp->dma_rwctrl |=
17108 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
17109 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
17110 (1 << 23);
4153577a 17111 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
4cf78e4f
MC
17112 /* 5780 always in PCIX mode */
17113 tp->dma_rwctrl |= 0x00144000;
4153577a 17114 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
a4e2b347
MC
17115 /* 5714 always in PCIX mode */
17116 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
17117 } else {
17118 tp->dma_rwctrl |= 0x001b000f;
17119 }
17120 }
7e6c63f0
HM
17121 if (tg3_flag(tp, ONE_DMA_AT_ONCE))
17122 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
1da177e4 17123
4153577a
JP
17124 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
17125 tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
17126 tp->dma_rwctrl &= 0xfffffff0;
17127
4153577a
JP
17128 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
17129 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
17130 /* Remove this if it causes problems for some boards. */
17131 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
17132
17133 /* On 5700/5701 chips, we need to set this bit.
17134 * Otherwise the chip will issue cacheline transactions
17135 * to streamable DMA memory with not all the byte
17136 * enables turned on. This is an error on several
17137 * RISC PCI controllers, in particular sparc64.
17138 *
17139 * On 5703/5704 chips, this bit has been reassigned
17140 * a different meaning. In particular, it is used
17141 * on those chips to enable a PCI-X workaround.
17142 */
17143 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
17144 }
17145
17146 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17147
1da177e4 17148
4153577a
JP
17149 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
17150 tg3_asic_rev(tp) != ASIC_REV_5701)
1da177e4
LT
17151 goto out;
17152
59e6b434
DM
17153 /* It is best to perform DMA test with maximum write burst size
17154 * to expose the 5700/5701 write DMA bug.
17155 */
17156 saved_dma_rwctrl = tp->dma_rwctrl;
17157 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17158 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17159
1da177e4
LT
17160 while (1) {
17161 u32 *p = buf, i;
17162
17163 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
17164 p[i] = i;
17165
17166 /* Send the buffer to the chip. */
953c96e0 17167 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
1da177e4 17168 if (ret) {
2445e461
MC
17169 dev_err(&tp->pdev->dev,
17170 "%s: Buffer write failed. err = %d\n",
17171 __func__, ret);
1da177e4
LT
17172 break;
17173 }
17174
1da177e4 17175 /* Now read it back. */
953c96e0 17176 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
1da177e4 17177 if (ret) {
5129c3a3
MC
17178 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
17179 "err = %d\n", __func__, ret);
1da177e4
LT
17180 break;
17181 }
17182
17183 /* Verify it. */
17184 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
17185 if (p[i] == i)
17186 continue;
17187
59e6b434
DM
17188 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
17189 DMA_RWCTRL_WRITE_BNDRY_16) {
17190 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
17191 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
17192 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17193 break;
17194 } else {
2445e461
MC
17195 dev_err(&tp->pdev->dev,
17196 "%s: Buffer corrupted on read back! "
17197 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
17198 ret = -ENODEV;
17199 goto out;
17200 }
17201 }
17202
17203 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
17204 /* Success. */
17205 ret = 0;
17206 break;
17207 }
17208 }
59e6b434
DM
17209 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
17210 DMA_RWCTRL_WRITE_BNDRY_16) {
17211 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
17212 * now look for chipsets that are known to expose the
17213 * DMA bug without failing the test.
59e6b434 17214 */
4143470c 17215 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
17216 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17217 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 17218 } else {
6d1cfbab
MC
17219 /* Safe to use the calculated DMA boundary. */
17220 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 17221 }
6d1cfbab 17222
59e6b434
DM
17223 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17224 }
1da177e4
LT
17225
17226out:
4bae65c8 17227 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
17228out_nofree:
17229 return ret;
17230}
17231
229b1ad1 17232static void tg3_init_bufmgr_config(struct tg3 *tp)
1da177e4 17233{
63c3a66f 17234 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
17235 tp->bufmgr_config.mbuf_read_dma_low_water =
17236 DEFAULT_MB_RDMA_LOW_WATER_5705;
17237 tp->bufmgr_config.mbuf_mac_rx_low_water =
17238 DEFAULT_MB_MACRX_LOW_WATER_57765;
17239 tp->bufmgr_config.mbuf_high_water =
17240 DEFAULT_MB_HIGH_WATER_57765;
17241
17242 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17243 DEFAULT_MB_RDMA_LOW_WATER_5705;
17244 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17245 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
17246 tp->bufmgr_config.mbuf_high_water_jumbo =
17247 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 17248 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
17249 tp->bufmgr_config.mbuf_read_dma_low_water =
17250 DEFAULT_MB_RDMA_LOW_WATER_5705;
17251 tp->bufmgr_config.mbuf_mac_rx_low_water =
17252 DEFAULT_MB_MACRX_LOW_WATER_5705;
17253 tp->bufmgr_config.mbuf_high_water =
17254 DEFAULT_MB_HIGH_WATER_5705;
4153577a 17255 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
17256 tp->bufmgr_config.mbuf_mac_rx_low_water =
17257 DEFAULT_MB_MACRX_LOW_WATER_5906;
17258 tp->bufmgr_config.mbuf_high_water =
17259 DEFAULT_MB_HIGH_WATER_5906;
17260 }
fdfec172
MC
17261
17262 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17263 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
17264 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17265 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
17266 tp->bufmgr_config.mbuf_high_water_jumbo =
17267 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
17268 } else {
17269 tp->bufmgr_config.mbuf_read_dma_low_water =
17270 DEFAULT_MB_RDMA_LOW_WATER;
17271 tp->bufmgr_config.mbuf_mac_rx_low_water =
17272 DEFAULT_MB_MACRX_LOW_WATER;
17273 tp->bufmgr_config.mbuf_high_water =
17274 DEFAULT_MB_HIGH_WATER;
17275
17276 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17277 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
17278 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17279 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
17280 tp->bufmgr_config.mbuf_high_water_jumbo =
17281 DEFAULT_MB_HIGH_WATER_JUMBO;
17282 }
1da177e4
LT
17283
17284 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
17285 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
17286}
17287
229b1ad1 17288static char *tg3_phy_string(struct tg3 *tp)
1da177e4 17289{
79eb6904
MC
17290 switch (tp->phy_id & TG3_PHY_ID_MASK) {
17291 case TG3_PHY_ID_BCM5400: return "5400";
17292 case TG3_PHY_ID_BCM5401: return "5401";
17293 case TG3_PHY_ID_BCM5411: return "5411";
17294 case TG3_PHY_ID_BCM5701: return "5701";
17295 case TG3_PHY_ID_BCM5703: return "5703";
17296 case TG3_PHY_ID_BCM5704: return "5704";
17297 case TG3_PHY_ID_BCM5705: return "5705";
17298 case TG3_PHY_ID_BCM5750: return "5750";
17299 case TG3_PHY_ID_BCM5752: return "5752";
17300 case TG3_PHY_ID_BCM5714: return "5714";
17301 case TG3_PHY_ID_BCM5780: return "5780";
17302 case TG3_PHY_ID_BCM5755: return "5755";
17303 case TG3_PHY_ID_BCM5787: return "5787";
17304 case TG3_PHY_ID_BCM5784: return "5784";
17305 case TG3_PHY_ID_BCM5756: return "5722/5756";
17306 case TG3_PHY_ID_BCM5906: return "5906";
17307 case TG3_PHY_ID_BCM5761: return "5761";
17308 case TG3_PHY_ID_BCM5718C: return "5718C";
17309 case TG3_PHY_ID_BCM5718S: return "5718S";
17310 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 17311 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 17312 case TG3_PHY_ID_BCM5720C: return "5720C";
c65a17f4 17313 case TG3_PHY_ID_BCM5762: return "5762C";
79eb6904 17314 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
17315 case 0: return "serdes";
17316 default: return "unknown";
855e1111 17317 }
1da177e4
LT
17318}
17319
229b1ad1 17320static char *tg3_bus_string(struct tg3 *tp, char *str)
f9804ddb 17321{
63c3a66f 17322 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
17323 strcpy(str, "PCI Express");
17324 return str;
63c3a66f 17325 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
17326 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
17327
17328 strcpy(str, "PCIX:");
17329
17330 if ((clock_ctrl == 7) ||
17331 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
17332 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
17333 strcat(str, "133MHz");
17334 else if (clock_ctrl == 0)
17335 strcat(str, "33MHz");
17336 else if (clock_ctrl == 2)
17337 strcat(str, "50MHz");
17338 else if (clock_ctrl == 4)
17339 strcat(str, "66MHz");
17340 else if (clock_ctrl == 6)
17341 strcat(str, "100MHz");
f9804ddb
MC
17342 } else {
17343 strcpy(str, "PCI:");
63c3a66f 17344 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
17345 strcat(str, "66MHz");
17346 else
17347 strcat(str, "33MHz");
17348 }
63c3a66f 17349 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
17350 strcat(str, ":32-bit");
17351 else
17352 strcat(str, ":64-bit");
17353 return str;
17354}
17355
229b1ad1 17356static void tg3_init_coal(struct tg3 *tp)
15f9850d
DM
17357{
17358 struct ethtool_coalesce *ec = &tp->coal;
17359
17360 memset(ec, 0, sizeof(*ec));
17361 ec->cmd = ETHTOOL_GCOALESCE;
17362 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
17363 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
17364 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
17365 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
17366 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
17367 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
17368 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
17369 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
17370 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
17371
17372 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
17373 HOSTCC_MODE_CLRTICK_TXBD)) {
17374 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
17375 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
17376 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
17377 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
17378 }
d244c892 17379
63c3a66f 17380 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
17381 ec->rx_coalesce_usecs_irq = 0;
17382 ec->tx_coalesce_usecs_irq = 0;
17383 ec->stats_block_coalesce_usecs = 0;
17384 }
15f9850d
DM
17385}
17386
229b1ad1 17387static int tg3_init_one(struct pci_dev *pdev,
1da177e4
LT
17388 const struct pci_device_id *ent)
17389{
1da177e4
LT
17390 struct net_device *dev;
17391 struct tg3 *tp;
5865fc1b 17392 int i, err;
646c9edd 17393 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 17394 char str[40];
72f2afb8 17395 u64 dma_mask, persist_dma_mask;
c8f44aff 17396 netdev_features_t features = 0;
1da177e4 17397
05dbe005 17398 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
17399
17400 err = pci_enable_device(pdev);
17401 if (err) {
2445e461 17402 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
17403 return err;
17404 }
17405
1da177e4
LT
17406 err = pci_request_regions(pdev, DRV_MODULE_NAME);
17407 if (err) {
2445e461 17408 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
17409 goto err_out_disable_pdev;
17410 }
17411
17412 pci_set_master(pdev);
17413
fe5f5787 17414 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 17415 if (!dev) {
1da177e4 17416 err = -ENOMEM;
5865fc1b 17417 goto err_out_free_res;
1da177e4
LT
17418 }
17419
1da177e4
LT
17420 SET_NETDEV_DEV(dev, &pdev->dev);
17421
1da177e4
LT
17422 tp = netdev_priv(dev);
17423 tp->pdev = pdev;
17424 tp->dev = dev;
1da177e4
LT
17425 tp->rx_mode = TG3_DEF_RX_MODE;
17426 tp->tx_mode = TG3_DEF_TX_MODE;
9c13cb8b 17427 tp->irq_sync = 1;
8ef21428 17428
1da177e4
LT
17429 if (tg3_debug > 0)
17430 tp->msg_enable = tg3_debug;
17431 else
17432 tp->msg_enable = TG3_DEF_MSG_ENABLE;
17433
7e6c63f0
HM
17434 if (pdev_is_ssb_gige_core(pdev)) {
17435 tg3_flag_set(tp, IS_SSB_CORE);
17436 if (ssb_gige_must_flush_posted_writes(pdev))
17437 tg3_flag_set(tp, FLUSH_POSTED_WRITES);
17438 if (ssb_gige_one_dma_at_once(pdev))
17439 tg3_flag_set(tp, ONE_DMA_AT_ONCE);
ee002b64
HM
17440 if (ssb_gige_have_roboswitch(pdev)) {
17441 tg3_flag_set(tp, USE_PHYLIB);
7e6c63f0 17442 tg3_flag_set(tp, ROBOSWITCH);
ee002b64 17443 }
7e6c63f0
HM
17444 if (ssb_gige_is_rgmii(pdev))
17445 tg3_flag_set(tp, RGMII_MODE);
17446 }
17447
1da177e4
LT
17448 /* The word/byte swap controls here control register access byte
17449 * swapping. DMA data byte swapping is controlled in the GRC_MODE
17450 * setting below.
17451 */
17452 tp->misc_host_ctrl =
17453 MISC_HOST_CTRL_MASK_PCI_INT |
17454 MISC_HOST_CTRL_WORD_SWAP |
17455 MISC_HOST_CTRL_INDIR_ACCESS |
17456 MISC_HOST_CTRL_PCISTATE_RW;
17457
17458 /* The NONFRM (non-frame) byte/word swap controls take effect
17459 * on descriptor entries, anything which isn't packet data.
17460 *
17461 * The StrongARM chips on the board (one for tx, one for rx)
17462 * are running in big-endian mode.
17463 */
17464 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
17465 GRC_MODE_WSWAP_NONFRM_DATA);
17466#ifdef __BIG_ENDIAN
17467 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
17468#endif
17469 spin_lock_init(&tp->lock);
1da177e4 17470 spin_lock_init(&tp->indirect_lock);
c4028958 17471 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 17472
d5fe488a 17473 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 17474 if (!tp->regs) {
ab96b241 17475 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
17476 err = -ENOMEM;
17477 goto err_out_free_dev;
17478 }
17479
c9cab24e
MC
17480 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
17481 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
17482 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
17483 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
17484 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 17485 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
c9cab24e
MC
17486 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
17487 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4 17488 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
68273712
NS
17489 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
17490 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
c65a17f4
MC
17491 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
17492 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
68273712
NS
17493 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
17494 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
c9cab24e
MC
17495 tg3_flag_set(tp, ENABLE_APE);
17496 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
17497 if (!tp->aperegs) {
17498 dev_err(&pdev->dev,
17499 "Cannot map APE registers, aborting\n");
17500 err = -ENOMEM;
17501 goto err_out_iounmap;
17502 }
17503 }
17504
1da177e4
LT
17505 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
17506 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 17507
1da177e4 17508 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 17509 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 17510 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 17511 dev->irq = pdev->irq;
1da177e4 17512
3d567e0e 17513 err = tg3_get_invariants(tp, ent);
1da177e4 17514 if (err) {
ab96b241
MC
17515 dev_err(&pdev->dev,
17516 "Problem fetching invariants of chip, aborting\n");
c9cab24e 17517 goto err_out_apeunmap;
1da177e4
LT
17518 }
17519
4a29cc2e
MC
17520 /* The EPB bridge inside 5714, 5715, and 5780 and any
17521 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
17522 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
17523 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
17524 * do DMA address check in tg3_start_xmit().
17525 */
63c3a66f 17526 if (tg3_flag(tp, IS_5788))
284901a9 17527 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 17528 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 17529 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 17530#ifdef CONFIG_HIGHMEM
6a35528a 17531 dma_mask = DMA_BIT_MASK(64);
72f2afb8 17532#endif
4a29cc2e 17533 } else
6a35528a 17534 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
17535
17536 /* Configure DMA attributes. */
284901a9 17537 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
17538 err = pci_set_dma_mask(pdev, dma_mask);
17539 if (!err) {
0da0606f 17540 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
17541 err = pci_set_consistent_dma_mask(pdev,
17542 persist_dma_mask);
17543 if (err < 0) {
ab96b241
MC
17544 dev_err(&pdev->dev, "Unable to obtain 64 bit "
17545 "DMA for consistent allocations\n");
c9cab24e 17546 goto err_out_apeunmap;
72f2afb8
MC
17547 }
17548 }
17549 }
284901a9
YH
17550 if (err || dma_mask == DMA_BIT_MASK(32)) {
17551 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 17552 if (err) {
ab96b241
MC
17553 dev_err(&pdev->dev,
17554 "No usable DMA configuration, aborting\n");
c9cab24e 17555 goto err_out_apeunmap;
72f2afb8
MC
17556 }
17557 }
17558
fdfec172 17559 tg3_init_bufmgr_config(tp);
1da177e4 17560
f646968f 17561 features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
0da0606f
MC
17562
17563 /* 5700 B0 chips do not support checksumming correctly due
17564 * to hardware bugs.
17565 */
4153577a 17566 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
0da0606f
MC
17567 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
17568
17569 if (tg3_flag(tp, 5755_PLUS))
17570 features |= NETIF_F_IPV6_CSUM;
17571 }
17572
4e3a7aaa
MC
17573 /* TSO is on by default on chips that support hardware TSO.
17574 * Firmware TSO on older chips gives lower performance, so it
17575 * is off by default, but can be enabled using ethtool.
17576 */
63c3a66f
JP
17577 if ((tg3_flag(tp, HW_TSO_1) ||
17578 tg3_flag(tp, HW_TSO_2) ||
17579 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
17580 (features & NETIF_F_IP_CSUM))
17581 features |= NETIF_F_TSO;
63c3a66f 17582 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
17583 if (features & NETIF_F_IPV6_CSUM)
17584 features |= NETIF_F_TSO6;
63c3a66f 17585 if (tg3_flag(tp, HW_TSO_3) ||
4153577a
JP
17586 tg3_asic_rev(tp) == ASIC_REV_5761 ||
17587 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
17588 tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
17589 tg3_asic_rev(tp) == ASIC_REV_5785 ||
17590 tg3_asic_rev(tp) == ASIC_REV_57780)
0da0606f 17591 features |= NETIF_F_TSO_ECN;
b0026624 17592 }
1da177e4 17593
d542fe27
MC
17594 dev->features |= features;
17595 dev->vlan_features |= features;
17596
06c03c02
MB
17597 /*
17598 * Add loopback capability only for a subset of devices that support
17599 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
17600 * loopback for the remaining devices.
17601 */
4153577a 17602 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
06c03c02
MB
17603 !tg3_flag(tp, CPMU_PRESENT))
17604 /* Add the loopback capability */
0da0606f
MC
17605 features |= NETIF_F_LOOPBACK;
17606
0da0606f 17607 dev->hw_features |= features;
06c03c02 17608
4153577a 17609 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
63c3a66f 17610 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 17611 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 17612 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
17613 tp->rx_pending = 63;
17614 }
17615
1da177e4
LT
17616 err = tg3_get_device_address(tp);
17617 if (err) {
ab96b241
MC
17618 dev_err(&pdev->dev,
17619 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 17620 goto err_out_apeunmap;
c88864df
MC
17621 }
17622
1da177e4
LT
17623 /*
17624 * Reset chip in case UNDI or EFI driver did not shutdown
17625 * DMA self test will enable WDMAC and we'll see (spurious)
17626 * pending DMA on the PCI bus at that point.
17627 */
17628 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
17629 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 17630 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 17631 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
17632 }
17633
17634 err = tg3_test_dma(tp);
17635 if (err) {
ab96b241 17636 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 17637 goto err_out_apeunmap;
1da177e4
LT
17638 }
17639
78f90dcf
MC
17640 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
17641 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
17642 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 17643 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
17644 struct tg3_napi *tnapi = &tp->napi[i];
17645
17646 tnapi->tp = tp;
17647 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
17648
17649 tnapi->int_mbox = intmbx;
93a700a9 17650 if (i <= 4)
78f90dcf
MC
17651 intmbx += 0x8;
17652 else
17653 intmbx += 0x4;
17654
17655 tnapi->consmbox = rcvmbx;
17656 tnapi->prodmbox = sndmbx;
17657
66cfd1bd 17658 if (i)
78f90dcf 17659 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 17660 else
78f90dcf 17661 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 17662
63c3a66f 17663 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
17664 break;
17665
17666 /*
17667 * If we support MSIX, we'll be using RSS. If we're using
17668 * RSS, the first vector only handles link interrupts and the
17669 * remaining vectors handle rx and tx interrupts. Reuse the
17670 * mailbox values for the next iteration. The values we setup
17671 * above are still useful for the single vectored mode.
17672 */
17673 if (!i)
17674 continue;
17675
17676 rcvmbx += 0x8;
17677
17678 if (sndmbx & 0x4)
17679 sndmbx -= 0x4;
17680 else
17681 sndmbx += 0xc;
17682 }
17683
15f9850d
DM
17684 tg3_init_coal(tp);
17685
c49a1561
MC
17686 pci_set_drvdata(pdev, dev);
17687
4153577a
JP
17688 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
17689 tg3_asic_rev(tp) == ASIC_REV_5720 ||
17690 tg3_asic_rev(tp) == ASIC_REV_5762)
fb4ce8ad
MC
17691 tg3_flag_set(tp, PTP_CAPABLE);
17692
21f7638e
MC
17693 tg3_timer_init(tp);
17694
402e1398
MC
17695 tg3_carrier_off(tp);
17696
1da177e4
LT
17697 err = register_netdev(dev);
17698 if (err) {
ab96b241 17699 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 17700 goto err_out_apeunmap;
1da177e4
LT
17701 }
17702
05dbe005
JP
17703 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
17704 tp->board_part_number,
4153577a 17705 tg3_chip_rev_id(tp),
05dbe005
JP
17706 tg3_bus_string(tp, str),
17707 dev->dev_addr);
1da177e4 17708
f07e9af3 17709 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 17710 struct phy_device *phydev;
ead2402c 17711 phydev = tp->mdio_bus->phy_map[tp->phy_addr];
5129c3a3
MC
17712 netdev_info(dev,
17713 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 17714 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
17715 } else {
17716 char *ethtype;
17717
17718 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
17719 ethtype = "10/100Base-TX";
17720 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
17721 ethtype = "1000Base-SX";
17722 else
17723 ethtype = "10/100/1000Base-T";
17724
5129c3a3 17725 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
17726 "(WireSpeed[%d], EEE[%d])\n",
17727 tg3_phy_string(tp), ethtype,
17728 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
17729 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 17730 }
05dbe005
JP
17731
17732 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 17733 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 17734 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 17735 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
17736 tg3_flag(tp, ENABLE_ASF) != 0,
17737 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
17738 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
17739 tp->dma_rwctrl,
17740 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
17741 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 17742
b45aa2f6
MC
17743 pci_save_state(pdev);
17744
1da177e4
LT
17745 return 0;
17746
0d3031d9
MC
17747err_out_apeunmap:
17748 if (tp->aperegs) {
17749 iounmap(tp->aperegs);
17750 tp->aperegs = NULL;
17751 }
17752
1da177e4 17753err_out_iounmap:
6892914f
MC
17754 if (tp->regs) {
17755 iounmap(tp->regs);
22abe310 17756 tp->regs = NULL;
6892914f 17757 }
1da177e4
LT
17758
17759err_out_free_dev:
17760 free_netdev(dev);
17761
17762err_out_free_res:
17763 pci_release_regions(pdev);
17764
17765err_out_disable_pdev:
c80dc13d
GS
17766 if (pci_is_enabled(pdev))
17767 pci_disable_device(pdev);
1da177e4
LT
17768 return err;
17769}
17770
229b1ad1 17771static void tg3_remove_one(struct pci_dev *pdev)
1da177e4
LT
17772{
17773 struct net_device *dev = pci_get_drvdata(pdev);
17774
17775 if (dev) {
17776 struct tg3 *tp = netdev_priv(dev);
17777
e3c5530b 17778 release_firmware(tp->fw);
077f849d 17779
db219973 17780 tg3_reset_task_cancel(tp);
158d7abd 17781
e730c823 17782 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 17783 tg3_phy_fini(tp);
158d7abd 17784 tg3_mdio_fini(tp);
b02fd9e3 17785 }
158d7abd 17786
1da177e4 17787 unregister_netdev(dev);
0d3031d9
MC
17788 if (tp->aperegs) {
17789 iounmap(tp->aperegs);
17790 tp->aperegs = NULL;
17791 }
6892914f
MC
17792 if (tp->regs) {
17793 iounmap(tp->regs);
22abe310 17794 tp->regs = NULL;
6892914f 17795 }
1da177e4
LT
17796 free_netdev(dev);
17797 pci_release_regions(pdev);
17798 pci_disable_device(pdev);
1da177e4
LT
17799 }
17800}
17801
aa6027ca 17802#ifdef CONFIG_PM_SLEEP
c866b7ea 17803static int tg3_suspend(struct device *device)
1da177e4 17804{
c866b7ea 17805 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17806 struct net_device *dev = pci_get_drvdata(pdev);
17807 struct tg3 *tp = netdev_priv(dev);
8496e85c
RW
17808 int err = 0;
17809
17810 rtnl_lock();
1da177e4
LT
17811
17812 if (!netif_running(dev))
8496e85c 17813 goto unlock;
1da177e4 17814
db219973 17815 tg3_reset_task_cancel(tp);
b02fd9e3 17816 tg3_phy_stop(tp);
1da177e4
LT
17817 tg3_netif_stop(tp);
17818
21f7638e 17819 tg3_timer_stop(tp);
1da177e4 17820
f47c11ee 17821 tg3_full_lock(tp, 1);
1da177e4 17822 tg3_disable_ints(tp);
f47c11ee 17823 tg3_full_unlock(tp);
1da177e4
LT
17824
17825 netif_device_detach(dev);
17826
f47c11ee 17827 tg3_full_lock(tp, 0);
944d980e 17828 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 17829 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 17830 tg3_full_unlock(tp);
1da177e4 17831
c866b7ea 17832 err = tg3_power_down_prepare(tp);
1da177e4 17833 if (err) {
b02fd9e3
MC
17834 int err2;
17835
f47c11ee 17836 tg3_full_lock(tp, 0);
1da177e4 17837
63c3a66f 17838 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 17839 err2 = tg3_restart_hw(tp, true);
b02fd9e3 17840 if (err2)
b9ec6c1b 17841 goto out;
1da177e4 17842
21f7638e 17843 tg3_timer_start(tp);
1da177e4
LT
17844
17845 netif_device_attach(dev);
17846 tg3_netif_start(tp);
17847
b9ec6c1b 17848out:
f47c11ee 17849 tg3_full_unlock(tp);
b02fd9e3
MC
17850
17851 if (!err2)
17852 tg3_phy_start(tp);
1da177e4
LT
17853 }
17854
8496e85c
RW
17855unlock:
17856 rtnl_unlock();
1da177e4
LT
17857 return err;
17858}
17859
c866b7ea 17860static int tg3_resume(struct device *device)
1da177e4 17861{
c866b7ea 17862 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17863 struct net_device *dev = pci_get_drvdata(pdev);
17864 struct tg3 *tp = netdev_priv(dev);
8496e85c
RW
17865 int err = 0;
17866
17867 rtnl_lock();
1da177e4
LT
17868
17869 if (!netif_running(dev))
8496e85c 17870 goto unlock;
1da177e4 17871
1da177e4
LT
17872 netif_device_attach(dev);
17873
f47c11ee 17874 tg3_full_lock(tp, 0);
1da177e4 17875
2e460fc0
NS
17876 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
17877
63c3a66f 17878 tg3_flag_set(tp, INIT_COMPLETE);
942d1af0
NS
17879 err = tg3_restart_hw(tp,
17880 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
b9ec6c1b
MC
17881 if (err)
17882 goto out;
1da177e4 17883
21f7638e 17884 tg3_timer_start(tp);
1da177e4 17885
1da177e4
LT
17886 tg3_netif_start(tp);
17887
b9ec6c1b 17888out:
f47c11ee 17889 tg3_full_unlock(tp);
1da177e4 17890
b02fd9e3
MC
17891 if (!err)
17892 tg3_phy_start(tp);
17893
8496e85c
RW
17894unlock:
17895 rtnl_unlock();
b9ec6c1b 17896 return err;
1da177e4 17897}
42df36a6 17898#endif /* CONFIG_PM_SLEEP */
1da177e4 17899
c866b7ea
RW
17900static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
17901
4c305fa2
NS
17902static void tg3_shutdown(struct pci_dev *pdev)
17903{
17904 struct net_device *dev = pci_get_drvdata(pdev);
17905 struct tg3 *tp = netdev_priv(dev);
17906
17907 rtnl_lock();
17908 netif_device_detach(dev);
17909
17910 if (netif_running(dev))
17911 dev_close(dev);
17912
17913 if (system_state == SYSTEM_POWER_OFF)
17914 tg3_power_down(tp);
17915
17916 rtnl_unlock();
17917}
17918
b45aa2f6
MC
17919/**
17920 * tg3_io_error_detected - called when PCI error is detected
17921 * @pdev: Pointer to PCI device
17922 * @state: The current pci connection state
17923 *
17924 * This function is called after a PCI bus error affecting
17925 * this device has been detected.
17926 */
17927static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
17928 pci_channel_state_t state)
17929{
17930 struct net_device *netdev = pci_get_drvdata(pdev);
17931 struct tg3 *tp = netdev_priv(netdev);
17932 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
17933
17934 netdev_info(netdev, "PCI I/O error detected\n");
17935
17936 rtnl_lock();
17937
d8af4dfd
GS
17938 /* We probably don't have netdev yet */
17939 if (!netdev || !netif_running(netdev))
b45aa2f6
MC
17940 goto done;
17941
17942 tg3_phy_stop(tp);
17943
17944 tg3_netif_stop(tp);
17945
21f7638e 17946 tg3_timer_stop(tp);
b45aa2f6
MC
17947
17948 /* Want to make sure that the reset task doesn't run */
db219973 17949 tg3_reset_task_cancel(tp);
b45aa2f6
MC
17950
17951 netif_device_detach(netdev);
17952
17953 /* Clean up software state, even if MMIO is blocked */
17954 tg3_full_lock(tp, 0);
17955 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
17956 tg3_full_unlock(tp);
17957
17958done:
72bb72b0 17959 if (state == pci_channel_io_perm_failure) {
68293099
DB
17960 if (netdev) {
17961 tg3_napi_enable(tp);
17962 dev_close(netdev);
17963 }
b45aa2f6 17964 err = PCI_ERS_RESULT_DISCONNECT;
72bb72b0 17965 } else {
b45aa2f6 17966 pci_disable_device(pdev);
72bb72b0 17967 }
b45aa2f6
MC
17968
17969 rtnl_unlock();
17970
17971 return err;
17972}
17973
17974/**
17975 * tg3_io_slot_reset - called after the pci bus has been reset.
17976 * @pdev: Pointer to PCI device
17977 *
17978 * Restart the card from scratch, as if from a cold-boot.
17979 * At this point, the card has exprienced a hard reset,
17980 * followed by fixups by BIOS, and has its config space
17981 * set up identically to what it was at cold boot.
17982 */
17983static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
17984{
17985 struct net_device *netdev = pci_get_drvdata(pdev);
17986 struct tg3 *tp = netdev_priv(netdev);
17987 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
17988 int err;
17989
17990 rtnl_lock();
17991
17992 if (pci_enable_device(pdev)) {
68293099
DB
17993 dev_err(&pdev->dev,
17994 "Cannot re-enable PCI device after reset.\n");
b45aa2f6
MC
17995 goto done;
17996 }
17997
17998 pci_set_master(pdev);
17999 pci_restore_state(pdev);
18000 pci_save_state(pdev);
18001
68293099 18002 if (!netdev || !netif_running(netdev)) {
b45aa2f6
MC
18003 rc = PCI_ERS_RESULT_RECOVERED;
18004 goto done;
18005 }
18006
18007 err = tg3_power_up(tp);
bed9829f 18008 if (err)
b45aa2f6 18009 goto done;
b45aa2f6
MC
18010
18011 rc = PCI_ERS_RESULT_RECOVERED;
18012
18013done:
68293099 18014 if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
72bb72b0
MC
18015 tg3_napi_enable(tp);
18016 dev_close(netdev);
18017 }
b45aa2f6
MC
18018 rtnl_unlock();
18019
18020 return rc;
18021}
18022
18023/**
18024 * tg3_io_resume - called when traffic can start flowing again.
18025 * @pdev: Pointer to PCI device
18026 *
18027 * This callback is called when the error recovery driver tells
18028 * us that its OK to resume normal operation.
18029 */
18030static void tg3_io_resume(struct pci_dev *pdev)
18031{
18032 struct net_device *netdev = pci_get_drvdata(pdev);
18033 struct tg3 *tp = netdev_priv(netdev);
18034 int err;
18035
18036 rtnl_lock();
18037
18038 if (!netif_running(netdev))
18039 goto done;
18040
18041 tg3_full_lock(tp, 0);
2e460fc0 18042 tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
63c3a66f 18043 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 18044 err = tg3_restart_hw(tp, true);
b45aa2f6 18045 if (err) {
35763066 18046 tg3_full_unlock(tp);
b45aa2f6
MC
18047 netdev_err(netdev, "Cannot restart hardware after reset.\n");
18048 goto done;
18049 }
18050
18051 netif_device_attach(netdev);
18052
21f7638e 18053 tg3_timer_start(tp);
b45aa2f6
MC
18054
18055 tg3_netif_start(tp);
18056
35763066
NNS
18057 tg3_full_unlock(tp);
18058
b45aa2f6
MC
18059 tg3_phy_start(tp);
18060
18061done:
18062 rtnl_unlock();
18063}
18064
3646f0e5 18065static const struct pci_error_handlers tg3_err_handler = {
b45aa2f6
MC
18066 .error_detected = tg3_io_error_detected,
18067 .slot_reset = tg3_io_slot_reset,
18068 .resume = tg3_io_resume
18069};
18070
1da177e4
LT
18071static struct pci_driver tg3_driver = {
18072 .name = DRV_MODULE_NAME,
18073 .id_table = tg3_pci_tbl,
18074 .probe = tg3_init_one,
229b1ad1 18075 .remove = tg3_remove_one,
b45aa2f6 18076 .err_handler = &tg3_err_handler,
42df36a6 18077 .driver.pm = &tg3_pm_ops,
4c305fa2 18078 .shutdown = tg3_shutdown,
1da177e4
LT
18079};
18080
8dbb0dc2 18081module_pci_driver(tg3_driver);
This page took 4.553219 seconds and 5 git commands to generate.