tg3: Use mii_advertise_flowctrl
[deliverable/linux.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
efab79c5 92#define TG3_MIN_NUM 122
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
efab79c5 95#define DRV_MODULE_RELDATE "December 7, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 138#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
139
140/* Do not place this n-ring entries value into the tp struct itself,
141 * we really want to expose these constants to GCC so that modulo et
142 * al. operations are done with shifts and masks instead of with
143 * hw multiply/modulo instructions. Another solution would be to
144 * replace things like '% foo' with '& (foo - 1)'.
145 */
1da177e4
LT
146
147#define TG3_TX_RING_SIZE 512
148#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
149
2c49a44d
MC
150#define TG3_RX_STD_RING_BYTES(tp) \
151 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
152#define TG3_RX_JMB_RING_BYTES(tp) \
153 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
154#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 155 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
156#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
157 TG3_TX_RING_SIZE)
1da177e4
LT
158#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
159
287be12e
MC
160#define TG3_DMA_BYTE_ENAB 64
161
162#define TG3_RX_STD_DMA_SZ 1536
163#define TG3_RX_JMB_DMA_SZ 9046
164
165#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
166
167#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
168#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 169
2c49a44d
MC
170#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 172
2c49a44d
MC
173#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
174 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 175
d2757fc4
MC
176/* Due to a hardware bug, the 5701 can only DMA to memory addresses
177 * that are at least dword aligned when used in PCIX mode. The driver
178 * works around this bug by double copying the packet. This workaround
179 * is built into the normal double copy length check for efficiency.
180 *
181 * However, the double copy is only necessary on those architectures
182 * where unaligned memory accesses are inefficient. For those architectures
183 * where unaligned memory accesses incur little penalty, we can reintegrate
184 * the 5701 in the normal rx path. Doing so saves a device structure
185 * dereference by hardcoding the double copy threshold in place.
186 */
187#define TG3_RX_COPY_THRESHOLD 256
188#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
189 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
190#else
191 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
192#endif
193
81389f57
MC
194#if (NET_IP_ALIGN != 0)
195#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
196#else
9205fd9c 197#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
198#endif
199
1da177e4 200/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 201#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 202#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 203#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 204
ad829268
MC
205#define TG3_RAW_IP_ALIGN 2
206
c6cdf436
MC
207#define TG3_FW_UPDATE_TIMEOUT_SEC 5
208
077f849d
JSR
209#define FIRMWARE_TG3 "tigon/tg3.bin"
210#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
211#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
212
1da177e4 213static char version[] __devinitdata =
05dbe005 214 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
215
216MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
217MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
218MODULE_LICENSE("GPL");
219MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
220MODULE_FIRMWARE(FIRMWARE_TG3);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO);
222MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
223
1da177e4
LT
224static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
225module_param(tg3_debug, int, 0);
226MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
227
a3aa1884 228static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
307 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
308 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 309 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 310 {}
1da177e4
LT
311};
312
313MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
314
50da859d 315static const struct {
1da177e4 316 const char string[ETH_GSTRING_LEN];
48fa55a0 317} ethtool_stats_keys[] = {
1da177e4
LT
318 { "rx_octets" },
319 { "rx_fragments" },
320 { "rx_ucast_packets" },
321 { "rx_mcast_packets" },
322 { "rx_bcast_packets" },
323 { "rx_fcs_errors" },
324 { "rx_align_errors" },
325 { "rx_xon_pause_rcvd" },
326 { "rx_xoff_pause_rcvd" },
327 { "rx_mac_ctrl_rcvd" },
328 { "rx_xoff_entered" },
329 { "rx_frame_too_long_errors" },
330 { "rx_jabbers" },
331 { "rx_undersize_packets" },
332 { "rx_in_length_errors" },
333 { "rx_out_length_errors" },
334 { "rx_64_or_less_octet_packets" },
335 { "rx_65_to_127_octet_packets" },
336 { "rx_128_to_255_octet_packets" },
337 { "rx_256_to_511_octet_packets" },
338 { "rx_512_to_1023_octet_packets" },
339 { "rx_1024_to_1522_octet_packets" },
340 { "rx_1523_to_2047_octet_packets" },
341 { "rx_2048_to_4095_octet_packets" },
342 { "rx_4096_to_8191_octet_packets" },
343 { "rx_8192_to_9022_octet_packets" },
344
345 { "tx_octets" },
346 { "tx_collisions" },
347
348 { "tx_xon_sent" },
349 { "tx_xoff_sent" },
350 { "tx_flow_control" },
351 { "tx_mac_errors" },
352 { "tx_single_collisions" },
353 { "tx_mult_collisions" },
354 { "tx_deferred" },
355 { "tx_excessive_collisions" },
356 { "tx_late_collisions" },
357 { "tx_collide_2times" },
358 { "tx_collide_3times" },
359 { "tx_collide_4times" },
360 { "tx_collide_5times" },
361 { "tx_collide_6times" },
362 { "tx_collide_7times" },
363 { "tx_collide_8times" },
364 { "tx_collide_9times" },
365 { "tx_collide_10times" },
366 { "tx_collide_11times" },
367 { "tx_collide_12times" },
368 { "tx_collide_13times" },
369 { "tx_collide_14times" },
370 { "tx_collide_15times" },
371 { "tx_ucast_packets" },
372 { "tx_mcast_packets" },
373 { "tx_bcast_packets" },
374 { "tx_carrier_sense_errors" },
375 { "tx_discards" },
376 { "tx_errors" },
377
378 { "dma_writeq_full" },
379 { "dma_write_prioq_full" },
380 { "rxbds_empty" },
381 { "rx_discards" },
382 { "rx_errors" },
383 { "rx_threshold_hit" },
384
385 { "dma_readq_full" },
386 { "dma_read_prioq_full" },
387 { "tx_comp_queue_full" },
388
389 { "ring_set_send_prod_index" },
390 { "ring_status_update" },
391 { "nic_irqs" },
392 { "nic_avoided_irqs" },
4452d099
MC
393 { "nic_tx_threshold_hit" },
394
395 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
396};
397
48fa55a0
MC
398#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
399
400
50da859d 401static const struct {
4cafd3f5 402 const char string[ETH_GSTRING_LEN];
48fa55a0 403} ethtool_test_keys[] = {
28a45957
MC
404 { "nvram test (online) " },
405 { "link test (online) " },
406 { "register test (offline)" },
407 { "memory test (offline)" },
408 { "mac loopback test (offline)" },
409 { "phy loopback test (offline)" },
941ec90f 410 { "ext loopback test (offline)" },
28a45957 411 { "interrupt test (offline)" },
4cafd3f5
MC
412};
413
48fa55a0
MC
414#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
415
416
b401e9e2
MC
417static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
418{
419 writel(val, tp->regs + off);
420}
421
422static u32 tg3_read32(struct tg3 *tp, u32 off)
423{
de6f31eb 424 return readl(tp->regs + off);
b401e9e2
MC
425}
426
0d3031d9
MC
427static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
428{
429 writel(val, tp->aperegs + off);
430}
431
432static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
433{
de6f31eb 434 return readl(tp->aperegs + off);
0d3031d9
MC
435}
436
1da177e4
LT
437static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
438{
6892914f
MC
439 unsigned long flags;
440
441 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
443 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 444 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
445}
446
447static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
448{
449 writel(val, tp->regs + off);
450 readl(tp->regs + off);
1da177e4
LT
451}
452
6892914f 453static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 454{
6892914f
MC
455 unsigned long flags;
456 u32 val;
457
458 spin_lock_irqsave(&tp->indirect_lock, flags);
459 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
460 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
461 spin_unlock_irqrestore(&tp->indirect_lock, flags);
462 return val;
463}
464
465static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
466{
467 unsigned long flags;
468
469 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
470 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
471 TG3_64BIT_REG_LOW, val);
472 return;
473 }
66711e66 474 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
475 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
476 TG3_64BIT_REG_LOW, val);
477 return;
1da177e4 478 }
6892914f
MC
479
480 spin_lock_irqsave(&tp->indirect_lock, flags);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
482 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
483 spin_unlock_irqrestore(&tp->indirect_lock, flags);
484
485 /* In indirect mode when disabling interrupts, we also need
486 * to clear the interrupt bit in the GRC local ctrl register.
487 */
488 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
489 (val == 0x1)) {
490 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
491 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
492 }
493}
494
495static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
496{
497 unsigned long flags;
498 u32 val;
499
500 spin_lock_irqsave(&tp->indirect_lock, flags);
501 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
502 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
503 spin_unlock_irqrestore(&tp->indirect_lock, flags);
504 return val;
505}
506
b401e9e2
MC
507/* usec_wait specifies the wait time in usec when writing to certain registers
508 * where it is unsafe to read back the register without some delay.
509 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
510 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
511 */
512static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 513{
63c3a66f 514 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
515 /* Non-posted methods */
516 tp->write32(tp, off, val);
517 else {
518 /* Posted method */
519 tg3_write32(tp, off, val);
520 if (usec_wait)
521 udelay(usec_wait);
522 tp->read32(tp, off);
523 }
524 /* Wait again after the read for the posted method to guarantee that
525 * the wait time is met.
526 */
527 if (usec_wait)
528 udelay(usec_wait);
1da177e4
LT
529}
530
09ee929c
MC
531static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
532{
533 tp->write32_mbox(tp, off, val);
63c3a66f 534 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 535 tp->read32_mbox(tp, off);
09ee929c
MC
536}
537
20094930 538static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
539{
540 void __iomem *mbox = tp->regs + off;
541 writel(val, mbox);
63c3a66f 542 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 543 writel(val, mbox);
63c3a66f 544 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
545 readl(mbox);
546}
547
b5d3772c
MC
548static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
549{
de6f31eb 550 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
551}
552
553static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
554{
555 writel(val, tp->regs + off + GRCMBOX_BASE);
556}
557
c6cdf436 558#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 559#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
560#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
561#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
562#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 563
c6cdf436
MC
564#define tw32(reg, val) tp->write32(tp, reg, val)
565#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
566#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
567#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
568
569static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
570{
6892914f
MC
571 unsigned long flags;
572
6ff6f81d 573 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
574 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
575 return;
576
6892914f 577 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 578 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
580 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 581
bbadf503
MC
582 /* Always leave this as zero. */
583 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
584 } else {
585 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
586 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 587
bbadf503
MC
588 /* Always leave this as zero. */
589 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
590 }
591 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
592}
593
1da177e4
LT
594static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
595{
6892914f
MC
596 unsigned long flags;
597
6ff6f81d 598 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
599 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
600 *val = 0;
601 return;
602 }
603
6892914f 604 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 605 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
606 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
607 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 608
bbadf503
MC
609 /* Always leave this as zero. */
610 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
611 } else {
612 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
613 *val = tr32(TG3PCI_MEM_WIN_DATA);
614
615 /* Always leave this as zero. */
616 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
617 }
6892914f 618 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
619}
620
0d3031d9
MC
621static void tg3_ape_lock_init(struct tg3 *tp)
622{
623 int i;
6f5c8f83 624 u32 regbase, bit;
f92d9dc1
MC
625
626 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
627 regbase = TG3_APE_LOCK_GRANT;
628 else
629 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
630
631 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
632 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
633 switch (i) {
634 case TG3_APE_LOCK_PHY0:
635 case TG3_APE_LOCK_PHY1:
636 case TG3_APE_LOCK_PHY2:
637 case TG3_APE_LOCK_PHY3:
638 bit = APE_LOCK_GRANT_DRIVER;
639 break;
640 default:
641 if (!tp->pci_fn)
642 bit = APE_LOCK_GRANT_DRIVER;
643 else
644 bit = 1 << tp->pci_fn;
645 }
646 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
647 }
648
0d3031d9
MC
649}
650
651static int tg3_ape_lock(struct tg3 *tp, int locknum)
652{
653 int i, off;
654 int ret = 0;
6f5c8f83 655 u32 status, req, gnt, bit;
0d3031d9 656
63c3a66f 657 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
658 return 0;
659
660 switch (locknum) {
6f5c8f83
MC
661 case TG3_APE_LOCK_GPIO:
662 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
663 return 0;
33f401ae
MC
664 case TG3_APE_LOCK_GRC:
665 case TG3_APE_LOCK_MEM:
78f94dc7
MC
666 if (!tp->pci_fn)
667 bit = APE_LOCK_REQ_DRIVER;
668 else
669 bit = 1 << tp->pci_fn;
33f401ae
MC
670 break;
671 default:
672 return -EINVAL;
0d3031d9
MC
673 }
674
f92d9dc1
MC
675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
676 req = TG3_APE_LOCK_REQ;
677 gnt = TG3_APE_LOCK_GRANT;
678 } else {
679 req = TG3_APE_PER_LOCK_REQ;
680 gnt = TG3_APE_PER_LOCK_GRANT;
681 }
682
0d3031d9
MC
683 off = 4 * locknum;
684
6f5c8f83 685 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
686
687 /* Wait for up to 1 millisecond to acquire lock. */
688 for (i = 0; i < 100; i++) {
f92d9dc1 689 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 690 if (status == bit)
0d3031d9
MC
691 break;
692 udelay(10);
693 }
694
6f5c8f83 695 if (status != bit) {
0d3031d9 696 /* Revoke the lock request. */
6f5c8f83 697 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
698 ret = -EBUSY;
699 }
700
701 return ret;
702}
703
704static void tg3_ape_unlock(struct tg3 *tp, int locknum)
705{
6f5c8f83 706 u32 gnt, bit;
0d3031d9 707
63c3a66f 708 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
709 return;
710
711 switch (locknum) {
6f5c8f83
MC
712 case TG3_APE_LOCK_GPIO:
713 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
714 return;
33f401ae
MC
715 case TG3_APE_LOCK_GRC:
716 case TG3_APE_LOCK_MEM:
78f94dc7
MC
717 if (!tp->pci_fn)
718 bit = APE_LOCK_GRANT_DRIVER;
719 else
720 bit = 1 << tp->pci_fn;
33f401ae
MC
721 break;
722 default:
723 return;
0d3031d9
MC
724 }
725
f92d9dc1
MC
726 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
727 gnt = TG3_APE_LOCK_GRANT;
728 else
729 gnt = TG3_APE_PER_LOCK_GRANT;
730
6f5c8f83 731 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
732}
733
fd6d3f0e
MC
734static void tg3_ape_send_event(struct tg3 *tp, u32 event)
735{
736 int i;
737 u32 apedata;
738
739 /* NCSI does not support APE events */
740 if (tg3_flag(tp, APE_HAS_NCSI))
741 return;
742
743 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
744 if (apedata != APE_SEG_SIG_MAGIC)
745 return;
746
747 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
748 if (!(apedata & APE_FW_STATUS_READY))
749 return;
750
751 /* Wait for up to 1 millisecond for APE to service previous event. */
752 for (i = 0; i < 10; i++) {
753 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
754 return;
755
756 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
757
758 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
759 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
760 event | APE_EVENT_STATUS_EVENT_PENDING);
761
762 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
763
764 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
765 break;
766
767 udelay(100);
768 }
769
770 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
771 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
772}
773
774static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
775{
776 u32 event;
777 u32 apedata;
778
779 if (!tg3_flag(tp, ENABLE_APE))
780 return;
781
782 switch (kind) {
783 case RESET_KIND_INIT:
784 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
785 APE_HOST_SEG_SIG_MAGIC);
786 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
787 APE_HOST_SEG_LEN_MAGIC);
788 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
789 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
790 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
791 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
792 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
793 APE_HOST_BEHAV_NO_PHYLOCK);
794 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
795 TG3_APE_HOST_DRVR_STATE_START);
796
797 event = APE_EVENT_STATUS_STATE_START;
798 break;
799 case RESET_KIND_SHUTDOWN:
800 /* With the interface we are currently using,
801 * APE does not track driver state. Wiping
802 * out the HOST SEGMENT SIGNATURE forces
803 * the APE to assume OS absent status.
804 */
805 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
806
807 if (device_may_wakeup(&tp->pdev->dev) &&
808 tg3_flag(tp, WOL_ENABLE)) {
809 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
810 TG3_APE_HOST_WOL_SPEED_AUTO);
811 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
812 } else
813 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
814
815 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
816
817 event = APE_EVENT_STATUS_STATE_UNLOAD;
818 break;
819 case RESET_KIND_SUSPEND:
820 event = APE_EVENT_STATUS_STATE_SUSPEND;
821 break;
822 default:
823 return;
824 }
825
826 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
827
828 tg3_ape_send_event(tp, event);
829}
830
1da177e4
LT
831static void tg3_disable_ints(struct tg3 *tp)
832{
89aeb3bc
MC
833 int i;
834
1da177e4
LT
835 tw32(TG3PCI_MISC_HOST_CTRL,
836 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
837 for (i = 0; i < tp->irq_max; i++)
838 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
839}
840
1da177e4
LT
841static void tg3_enable_ints(struct tg3 *tp)
842{
89aeb3bc 843 int i;
89aeb3bc 844
bbe832c0
MC
845 tp->irq_sync = 0;
846 wmb();
847
1da177e4
LT
848 tw32(TG3PCI_MISC_HOST_CTRL,
849 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 850
f89f38b8 851 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
852 for (i = 0; i < tp->irq_cnt; i++) {
853 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 854
898a56f8 855 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 856 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 857 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 858
f89f38b8 859 tp->coal_now |= tnapi->coal_now;
89aeb3bc 860 }
f19af9c2
MC
861
862 /* Force an initial interrupt */
63c3a66f 863 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
864 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
865 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
866 else
f89f38b8
MC
867 tw32(HOSTCC_MODE, tp->coal_now);
868
869 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
870}
871
17375d25 872static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 873{
17375d25 874 struct tg3 *tp = tnapi->tp;
898a56f8 875 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
876 unsigned int work_exists = 0;
877
878 /* check for phy events */
63c3a66f 879 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
880 if (sblk->status & SD_STATUS_LINK_CHG)
881 work_exists = 1;
882 }
883 /* check for RX/TX work to do */
f3f3f27e 884 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 885 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
886 work_exists = 1;
887
888 return work_exists;
889}
890
17375d25 891/* tg3_int_reenable
04237ddd
MC
892 * similar to tg3_enable_ints, but it accurately determines whether there
893 * is new work pending and can return without flushing the PIO write
6aa20a22 894 * which reenables interrupts
1da177e4 895 */
17375d25 896static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 897{
17375d25
MC
898 struct tg3 *tp = tnapi->tp;
899
898a56f8 900 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
901 mmiowb();
902
fac9b83e
DM
903 /* When doing tagged status, this work check is unnecessary.
904 * The last_tag we write above tells the chip which piece of
905 * work we've completed.
906 */
63c3a66f 907 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 908 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 909 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
910}
911
1da177e4
LT
912static void tg3_switch_clocks(struct tg3 *tp)
913{
f6eb9b1f 914 u32 clock_ctrl;
1da177e4
LT
915 u32 orig_clock_ctrl;
916
63c3a66f 917 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
918 return;
919
f6eb9b1f
MC
920 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
921
1da177e4
LT
922 orig_clock_ctrl = clock_ctrl;
923 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
924 CLOCK_CTRL_CLKRUN_OENABLE |
925 0x1f);
926 tp->pci_clock_ctrl = clock_ctrl;
927
63c3a66f 928 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 929 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
930 tw32_wait_f(TG3PCI_CLOCK_CTRL,
931 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
932 }
933 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
934 tw32_wait_f(TG3PCI_CLOCK_CTRL,
935 clock_ctrl |
936 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
937 40);
938 tw32_wait_f(TG3PCI_CLOCK_CTRL,
939 clock_ctrl | (CLOCK_CTRL_ALTCLK),
940 40);
1da177e4 941 }
b401e9e2 942 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
943}
944
945#define PHY_BUSY_LOOPS 5000
946
947static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
948{
949 u32 frame_val;
950 unsigned int loops;
951 int ret;
952
953 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
954 tw32_f(MAC_MI_MODE,
955 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
956 udelay(80);
957 }
958
959 *val = 0x0;
960
882e9793 961 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
962 MI_COM_PHY_ADDR_MASK);
963 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
964 MI_COM_REG_ADDR_MASK);
965 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 966
1da177e4
LT
967 tw32_f(MAC_MI_COM, frame_val);
968
969 loops = PHY_BUSY_LOOPS;
970 while (loops != 0) {
971 udelay(10);
972 frame_val = tr32(MAC_MI_COM);
973
974 if ((frame_val & MI_COM_BUSY) == 0) {
975 udelay(5);
976 frame_val = tr32(MAC_MI_COM);
977 break;
978 }
979 loops -= 1;
980 }
981
982 ret = -EBUSY;
983 if (loops != 0) {
984 *val = frame_val & MI_COM_DATA_MASK;
985 ret = 0;
986 }
987
988 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
989 tw32_f(MAC_MI_MODE, tp->mi_mode);
990 udelay(80);
991 }
992
993 return ret;
994}
995
996static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
997{
998 u32 frame_val;
999 unsigned int loops;
1000 int ret;
1001
f07e9af3 1002 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1003 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1004 return 0;
1005
1da177e4
LT
1006 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1007 tw32_f(MAC_MI_MODE,
1008 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1009 udelay(80);
1010 }
1011
882e9793 1012 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1013 MI_COM_PHY_ADDR_MASK);
1014 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1015 MI_COM_REG_ADDR_MASK);
1016 frame_val |= (val & MI_COM_DATA_MASK);
1017 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1018
1da177e4
LT
1019 tw32_f(MAC_MI_COM, frame_val);
1020
1021 loops = PHY_BUSY_LOOPS;
1022 while (loops != 0) {
1023 udelay(10);
1024 frame_val = tr32(MAC_MI_COM);
1025 if ((frame_val & MI_COM_BUSY) == 0) {
1026 udelay(5);
1027 frame_val = tr32(MAC_MI_COM);
1028 break;
1029 }
1030 loops -= 1;
1031 }
1032
1033 ret = -EBUSY;
1034 if (loops != 0)
1035 ret = 0;
1036
1037 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1038 tw32_f(MAC_MI_MODE, tp->mi_mode);
1039 udelay(80);
1040 }
1041
1042 return ret;
1043}
1044
b0988c15
MC
1045static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1046{
1047 int err;
1048
1049 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1050 if (err)
1051 goto done;
1052
1053 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1054 if (err)
1055 goto done;
1056
1057 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1058 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1059 if (err)
1060 goto done;
1061
1062 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1063
1064done:
1065 return err;
1066}
1067
1068static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1069{
1070 int err;
1071
1072 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1073 if (err)
1074 goto done;
1075
1076 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1077 if (err)
1078 goto done;
1079
1080 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1081 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1082 if (err)
1083 goto done;
1084
1085 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1086
1087done:
1088 return err;
1089}
1090
1091static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1092{
1093 int err;
1094
1095 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1096 if (!err)
1097 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1098
1099 return err;
1100}
1101
1102static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1103{
1104 int err;
1105
1106 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1107 if (!err)
1108 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1109
1110 return err;
1111}
1112
15ee95c3
MC
1113static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1114{
1115 int err;
1116
1117 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1118 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1119 MII_TG3_AUXCTL_SHDWSEL_MISC);
1120 if (!err)
1121 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1122
1123 return err;
1124}
1125
b4bd2929
MC
1126static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1127{
1128 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1129 set |= MII_TG3_AUXCTL_MISC_WREN;
1130
1131 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1132}
1133
1d36ba45
MC
1134#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1135 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1136 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1137 MII_TG3_AUXCTL_ACTL_TX_6DB)
1138
1139#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1140 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1141 MII_TG3_AUXCTL_ACTL_TX_6DB);
1142
95e2869a
MC
1143static int tg3_bmcr_reset(struct tg3 *tp)
1144{
1145 u32 phy_control;
1146 int limit, err;
1147
1148 /* OK, reset it, and poll the BMCR_RESET bit until it
1149 * clears or we time out.
1150 */
1151 phy_control = BMCR_RESET;
1152 err = tg3_writephy(tp, MII_BMCR, phy_control);
1153 if (err != 0)
1154 return -EBUSY;
1155
1156 limit = 5000;
1157 while (limit--) {
1158 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1159 if (err != 0)
1160 return -EBUSY;
1161
1162 if ((phy_control & BMCR_RESET) == 0) {
1163 udelay(40);
1164 break;
1165 }
1166 udelay(10);
1167 }
d4675b52 1168 if (limit < 0)
95e2869a
MC
1169 return -EBUSY;
1170
1171 return 0;
1172}
1173
158d7abd
MC
1174static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1175{
3d16543d 1176 struct tg3 *tp = bp->priv;
158d7abd
MC
1177 u32 val;
1178
24bb4fb6 1179 spin_lock_bh(&tp->lock);
158d7abd
MC
1180
1181 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1182 val = -EIO;
1183
1184 spin_unlock_bh(&tp->lock);
158d7abd
MC
1185
1186 return val;
1187}
1188
1189static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1190{
3d16543d 1191 struct tg3 *tp = bp->priv;
24bb4fb6 1192 u32 ret = 0;
158d7abd 1193
24bb4fb6 1194 spin_lock_bh(&tp->lock);
158d7abd
MC
1195
1196 if (tg3_writephy(tp, reg, val))
24bb4fb6 1197 ret = -EIO;
158d7abd 1198
24bb4fb6
MC
1199 spin_unlock_bh(&tp->lock);
1200
1201 return ret;
158d7abd
MC
1202}
1203
1204static int tg3_mdio_reset(struct mii_bus *bp)
1205{
1206 return 0;
1207}
1208
9c61d6bc 1209static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1210{
1211 u32 val;
fcb389df 1212 struct phy_device *phydev;
a9daf367 1213
3f0e3ad7 1214 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1215 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1216 case PHY_ID_BCM50610:
1217 case PHY_ID_BCM50610M:
fcb389df
MC
1218 val = MAC_PHYCFG2_50610_LED_MODES;
1219 break;
6a443a0f 1220 case PHY_ID_BCMAC131:
fcb389df
MC
1221 val = MAC_PHYCFG2_AC131_LED_MODES;
1222 break;
6a443a0f 1223 case PHY_ID_RTL8211C:
fcb389df
MC
1224 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1225 break;
6a443a0f 1226 case PHY_ID_RTL8201E:
fcb389df
MC
1227 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1228 break;
1229 default:
a9daf367 1230 return;
fcb389df
MC
1231 }
1232
1233 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1234 tw32(MAC_PHYCFG2, val);
1235
1236 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1237 val &= ~(MAC_PHYCFG1_RGMII_INT |
1238 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1239 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1240 tw32(MAC_PHYCFG1, val);
1241
1242 return;
1243 }
1244
63c3a66f 1245 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1246 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1247 MAC_PHYCFG2_FMODE_MASK_MASK |
1248 MAC_PHYCFG2_GMODE_MASK_MASK |
1249 MAC_PHYCFG2_ACT_MASK_MASK |
1250 MAC_PHYCFG2_QUAL_MASK_MASK |
1251 MAC_PHYCFG2_INBAND_ENABLE;
1252
1253 tw32(MAC_PHYCFG2, val);
a9daf367 1254
bb85fbb6
MC
1255 val = tr32(MAC_PHYCFG1);
1256 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1257 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1258 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1259 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1260 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1261 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1262 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1263 }
bb85fbb6
MC
1264 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1265 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1266 tw32(MAC_PHYCFG1, val);
a9daf367 1267
a9daf367
MC
1268 val = tr32(MAC_EXT_RGMII_MODE);
1269 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1270 MAC_RGMII_MODE_RX_QUALITY |
1271 MAC_RGMII_MODE_RX_ACTIVITY |
1272 MAC_RGMII_MODE_RX_ENG_DET |
1273 MAC_RGMII_MODE_TX_ENABLE |
1274 MAC_RGMII_MODE_TX_LOWPWR |
1275 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1276 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1277 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1278 val |= MAC_RGMII_MODE_RX_INT_B |
1279 MAC_RGMII_MODE_RX_QUALITY |
1280 MAC_RGMII_MODE_RX_ACTIVITY |
1281 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1282 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1283 val |= MAC_RGMII_MODE_TX_ENABLE |
1284 MAC_RGMII_MODE_TX_LOWPWR |
1285 MAC_RGMII_MODE_TX_RESET;
1286 }
1287 tw32(MAC_EXT_RGMII_MODE, val);
1288}
1289
158d7abd
MC
1290static void tg3_mdio_start(struct tg3 *tp)
1291{
158d7abd
MC
1292 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1293 tw32_f(MAC_MI_MODE, tp->mi_mode);
1294 udelay(80);
a9daf367 1295
63c3a66f 1296 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1298 tg3_mdio_config_5785(tp);
1299}
1300
1301static int tg3_mdio_init(struct tg3 *tp)
1302{
1303 int i;
1304 u32 reg;
1305 struct phy_device *phydev;
1306
63c3a66f 1307 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1308 u32 is_serdes;
882e9793 1309
69f11c99 1310 tp->phy_addr = tp->pci_fn + 1;
882e9793 1311
d1ec96af
MC
1312 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1313 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1314 else
1315 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1316 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1317 if (is_serdes)
1318 tp->phy_addr += 7;
1319 } else
3f0e3ad7 1320 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1321
158d7abd
MC
1322 tg3_mdio_start(tp);
1323
63c3a66f 1324 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1325 return 0;
1326
298cf9be
LB
1327 tp->mdio_bus = mdiobus_alloc();
1328 if (tp->mdio_bus == NULL)
1329 return -ENOMEM;
158d7abd 1330
298cf9be
LB
1331 tp->mdio_bus->name = "tg3 mdio bus";
1332 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1333 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1334 tp->mdio_bus->priv = tp;
1335 tp->mdio_bus->parent = &tp->pdev->dev;
1336 tp->mdio_bus->read = &tg3_mdio_read;
1337 tp->mdio_bus->write = &tg3_mdio_write;
1338 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1339 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1340 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1341
1342 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1343 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1344
1345 /* The bus registration will look for all the PHYs on the mdio bus.
1346 * Unfortunately, it does not ensure the PHY is powered up before
1347 * accessing the PHY ID registers. A chip reset is the
1348 * quickest way to bring the device back to an operational state..
1349 */
1350 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1351 tg3_bmcr_reset(tp);
1352
298cf9be 1353 i = mdiobus_register(tp->mdio_bus);
a9daf367 1354 if (i) {
ab96b241 1355 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1356 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1357 return i;
1358 }
158d7abd 1359
3f0e3ad7 1360 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1361
9c61d6bc 1362 if (!phydev || !phydev->drv) {
ab96b241 1363 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1364 mdiobus_unregister(tp->mdio_bus);
1365 mdiobus_free(tp->mdio_bus);
1366 return -ENODEV;
1367 }
1368
1369 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1370 case PHY_ID_BCM57780:
321d32a0 1371 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1372 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1373 break;
6a443a0f
MC
1374 case PHY_ID_BCM50610:
1375 case PHY_ID_BCM50610M:
32e5a8d6 1376 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1377 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1378 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1379 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1380 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1381 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1382 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1383 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1384 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1385 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1386 /* fallthru */
6a443a0f 1387 case PHY_ID_RTL8211C:
fcb389df 1388 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1389 break;
6a443a0f
MC
1390 case PHY_ID_RTL8201E:
1391 case PHY_ID_BCMAC131:
a9daf367 1392 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1393 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1394 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1395 break;
1396 }
1397
63c3a66f 1398 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1399
1400 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1401 tg3_mdio_config_5785(tp);
a9daf367
MC
1402
1403 return 0;
158d7abd
MC
1404}
1405
1406static void tg3_mdio_fini(struct tg3 *tp)
1407{
63c3a66f
JP
1408 if (tg3_flag(tp, MDIOBUS_INITED)) {
1409 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1410 mdiobus_unregister(tp->mdio_bus);
1411 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1412 }
1413}
1414
4ba526ce
MC
1415/* tp->lock is held. */
1416static inline void tg3_generate_fw_event(struct tg3 *tp)
1417{
1418 u32 val;
1419
1420 val = tr32(GRC_RX_CPU_EVENT);
1421 val |= GRC_RX_CPU_DRIVER_EVENT;
1422 tw32_f(GRC_RX_CPU_EVENT, val);
1423
1424 tp->last_event_jiffies = jiffies;
1425}
1426
1427#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1428
95e2869a
MC
1429/* tp->lock is held. */
1430static void tg3_wait_for_event_ack(struct tg3 *tp)
1431{
1432 int i;
4ba526ce
MC
1433 unsigned int delay_cnt;
1434 long time_remain;
1435
1436 /* If enough time has passed, no wait is necessary. */
1437 time_remain = (long)(tp->last_event_jiffies + 1 +
1438 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1439 (long)jiffies;
1440 if (time_remain < 0)
1441 return;
1442
1443 /* Check if we can shorten the wait time. */
1444 delay_cnt = jiffies_to_usecs(time_remain);
1445 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1446 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1447 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1448
4ba526ce 1449 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1450 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1451 break;
4ba526ce 1452 udelay(8);
95e2869a
MC
1453 }
1454}
1455
1456/* tp->lock is held. */
1457static void tg3_ump_link_report(struct tg3 *tp)
1458{
1459 u32 reg;
1460 u32 val;
1461
63c3a66f 1462 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1463 return;
1464
1465 tg3_wait_for_event_ack(tp);
1466
1467 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1468
1469 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1470
1471 val = 0;
1472 if (!tg3_readphy(tp, MII_BMCR, &reg))
1473 val = reg << 16;
1474 if (!tg3_readphy(tp, MII_BMSR, &reg))
1475 val |= (reg & 0xffff);
1476 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1477
1478 val = 0;
1479 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1480 val = reg << 16;
1481 if (!tg3_readphy(tp, MII_LPA, &reg))
1482 val |= (reg & 0xffff);
1483 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1484
1485 val = 0;
f07e9af3 1486 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1487 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1488 val = reg << 16;
1489 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1490 val |= (reg & 0xffff);
1491 }
1492 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1493
1494 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1495 val = reg << 16;
1496 else
1497 val = 0;
1498 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1499
4ba526ce 1500 tg3_generate_fw_event(tp);
95e2869a
MC
1501}
1502
8d5a89b3
MC
1503/* tp->lock is held. */
1504static void tg3_stop_fw(struct tg3 *tp)
1505{
1506 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1507 /* Wait for RX cpu to ACK the previous event. */
1508 tg3_wait_for_event_ack(tp);
1509
1510 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1511
1512 tg3_generate_fw_event(tp);
1513
1514 /* Wait for RX cpu to ACK this event. */
1515 tg3_wait_for_event_ack(tp);
1516 }
1517}
1518
fd6d3f0e
MC
1519/* tp->lock is held. */
1520static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1521{
1522 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1523 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1524
1525 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1526 switch (kind) {
1527 case RESET_KIND_INIT:
1528 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1529 DRV_STATE_START);
1530 break;
1531
1532 case RESET_KIND_SHUTDOWN:
1533 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1534 DRV_STATE_UNLOAD);
1535 break;
1536
1537 case RESET_KIND_SUSPEND:
1538 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1539 DRV_STATE_SUSPEND);
1540 break;
1541
1542 default:
1543 break;
1544 }
1545 }
1546
1547 if (kind == RESET_KIND_INIT ||
1548 kind == RESET_KIND_SUSPEND)
1549 tg3_ape_driver_state_change(tp, kind);
1550}
1551
1552/* tp->lock is held. */
1553static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1554{
1555 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1556 switch (kind) {
1557 case RESET_KIND_INIT:
1558 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1559 DRV_STATE_START_DONE);
1560 break;
1561
1562 case RESET_KIND_SHUTDOWN:
1563 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1564 DRV_STATE_UNLOAD_DONE);
1565 break;
1566
1567 default:
1568 break;
1569 }
1570 }
1571
1572 if (kind == RESET_KIND_SHUTDOWN)
1573 tg3_ape_driver_state_change(tp, kind);
1574}
1575
1576/* tp->lock is held. */
1577static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1578{
1579 if (tg3_flag(tp, ENABLE_ASF)) {
1580 switch (kind) {
1581 case RESET_KIND_INIT:
1582 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1583 DRV_STATE_START);
1584 break;
1585
1586 case RESET_KIND_SHUTDOWN:
1587 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1588 DRV_STATE_UNLOAD);
1589 break;
1590
1591 case RESET_KIND_SUSPEND:
1592 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1593 DRV_STATE_SUSPEND);
1594 break;
1595
1596 default:
1597 break;
1598 }
1599 }
1600}
1601
1602static int tg3_poll_fw(struct tg3 *tp)
1603{
1604 int i;
1605 u32 val;
1606
1607 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1608 /* Wait up to 20ms for init done. */
1609 for (i = 0; i < 200; i++) {
1610 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1611 return 0;
1612 udelay(100);
1613 }
1614 return -ENODEV;
1615 }
1616
1617 /* Wait for firmware initialization to complete. */
1618 for (i = 0; i < 100000; i++) {
1619 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1620 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1621 break;
1622 udelay(10);
1623 }
1624
1625 /* Chip might not be fitted with firmware. Some Sun onboard
1626 * parts are configured like that. So don't signal the timeout
1627 * of the above loop as an error, but do report the lack of
1628 * running firmware once.
1629 */
1630 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1631 tg3_flag_set(tp, NO_FWARE_REPORTED);
1632
1633 netdev_info(tp->dev, "No firmware running\n");
1634 }
1635
1636 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1637 /* The 57765 A0 needs a little more
1638 * time to do some important work.
1639 */
1640 mdelay(10);
1641 }
1642
1643 return 0;
1644}
1645
95e2869a
MC
1646static void tg3_link_report(struct tg3 *tp)
1647{
1648 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1649 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1650 tg3_ump_link_report(tp);
1651 } else if (netif_msg_link(tp)) {
05dbe005
JP
1652 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1653 (tp->link_config.active_speed == SPEED_1000 ?
1654 1000 :
1655 (tp->link_config.active_speed == SPEED_100 ?
1656 100 : 10)),
1657 (tp->link_config.active_duplex == DUPLEX_FULL ?
1658 "full" : "half"));
1659
1660 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1661 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1662 "on" : "off",
1663 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1664 "on" : "off");
47007831
MC
1665
1666 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1667 netdev_info(tp->dev, "EEE is %s\n",
1668 tp->setlpicnt ? "enabled" : "disabled");
1669
95e2869a
MC
1670 tg3_ump_link_report(tp);
1671 }
1672}
1673
95e2869a
MC
1674static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1675{
1676 u16 miireg;
1677
e18ce346 1678 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1679 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1680 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1681 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1682 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1683 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1684 else
1685 miireg = 0;
1686
1687 return miireg;
1688}
1689
95e2869a
MC
1690static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1691{
1692 u8 cap = 0;
1693
f3791cdf
MC
1694 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1695 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1696 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1697 if (lcladv & ADVERTISE_1000XPAUSE)
1698 cap = FLOW_CTRL_RX;
1699 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1700 cap = FLOW_CTRL_TX;
95e2869a
MC
1701 }
1702
1703 return cap;
1704}
1705
f51f3562 1706static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1707{
b02fd9e3 1708 u8 autoneg;
f51f3562 1709 u8 flowctrl = 0;
95e2869a
MC
1710 u32 old_rx_mode = tp->rx_mode;
1711 u32 old_tx_mode = tp->tx_mode;
1712
63c3a66f 1713 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1714 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1715 else
1716 autoneg = tp->link_config.autoneg;
1717
63c3a66f 1718 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1719 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1720 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1721 else
bc02ff95 1722 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1723 } else
1724 flowctrl = tp->link_config.flowctrl;
95e2869a 1725
f51f3562 1726 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1727
e18ce346 1728 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1729 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1730 else
1731 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1732
f51f3562 1733 if (old_rx_mode != tp->rx_mode)
95e2869a 1734 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1735
e18ce346 1736 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1737 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1738 else
1739 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1740
f51f3562 1741 if (old_tx_mode != tp->tx_mode)
95e2869a 1742 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1743}
1744
b02fd9e3
MC
1745static void tg3_adjust_link(struct net_device *dev)
1746{
1747 u8 oldflowctrl, linkmesg = 0;
1748 u32 mac_mode, lcl_adv, rmt_adv;
1749 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1750 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1751
24bb4fb6 1752 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1753
1754 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1755 MAC_MODE_HALF_DUPLEX);
1756
1757 oldflowctrl = tp->link_config.active_flowctrl;
1758
1759 if (phydev->link) {
1760 lcl_adv = 0;
1761 rmt_adv = 0;
1762
1763 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1764 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1765 else if (phydev->speed == SPEED_1000 ||
1766 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1767 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1768 else
1769 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1770
1771 if (phydev->duplex == DUPLEX_HALF)
1772 mac_mode |= MAC_MODE_HALF_DUPLEX;
1773 else {
f88788f0 1774 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1775 tp->link_config.flowctrl);
1776
1777 if (phydev->pause)
1778 rmt_adv = LPA_PAUSE_CAP;
1779 if (phydev->asym_pause)
1780 rmt_adv |= LPA_PAUSE_ASYM;
1781 }
1782
1783 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1784 } else
1785 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1786
1787 if (mac_mode != tp->mac_mode) {
1788 tp->mac_mode = mac_mode;
1789 tw32_f(MAC_MODE, tp->mac_mode);
1790 udelay(40);
1791 }
1792
fcb389df
MC
1793 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1794 if (phydev->speed == SPEED_10)
1795 tw32(MAC_MI_STAT,
1796 MAC_MI_STAT_10MBPS_MODE |
1797 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1798 else
1799 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1800 }
1801
b02fd9e3
MC
1802 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1803 tw32(MAC_TX_LENGTHS,
1804 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1805 (6 << TX_LENGTHS_IPG_SHIFT) |
1806 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1807 else
1808 tw32(MAC_TX_LENGTHS,
1809 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1810 (6 << TX_LENGTHS_IPG_SHIFT) |
1811 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1812
1813 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1814 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1815 phydev->speed != tp->link_config.active_speed ||
1816 phydev->duplex != tp->link_config.active_duplex ||
1817 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1818 linkmesg = 1;
b02fd9e3
MC
1819
1820 tp->link_config.active_speed = phydev->speed;
1821 tp->link_config.active_duplex = phydev->duplex;
1822
24bb4fb6 1823 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1824
1825 if (linkmesg)
1826 tg3_link_report(tp);
1827}
1828
1829static int tg3_phy_init(struct tg3 *tp)
1830{
1831 struct phy_device *phydev;
1832
f07e9af3 1833 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1834 return 0;
1835
1836 /* Bring the PHY back to a known state. */
1837 tg3_bmcr_reset(tp);
1838
3f0e3ad7 1839 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1840
1841 /* Attach the MAC to the PHY. */
fb28ad35 1842 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1843 phydev->dev_flags, phydev->interface);
b02fd9e3 1844 if (IS_ERR(phydev)) {
ab96b241 1845 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1846 return PTR_ERR(phydev);
1847 }
1848
b02fd9e3 1849 /* Mask with MAC supported features. */
9c61d6bc
MC
1850 switch (phydev->interface) {
1851 case PHY_INTERFACE_MODE_GMII:
1852 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1853 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1854 phydev->supported &= (PHY_GBIT_FEATURES |
1855 SUPPORTED_Pause |
1856 SUPPORTED_Asym_Pause);
1857 break;
1858 }
1859 /* fallthru */
9c61d6bc
MC
1860 case PHY_INTERFACE_MODE_MII:
1861 phydev->supported &= (PHY_BASIC_FEATURES |
1862 SUPPORTED_Pause |
1863 SUPPORTED_Asym_Pause);
1864 break;
1865 default:
3f0e3ad7 1866 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1867 return -EINVAL;
1868 }
1869
f07e9af3 1870 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1871
1872 phydev->advertising = phydev->supported;
1873
b02fd9e3
MC
1874 return 0;
1875}
1876
1877static void tg3_phy_start(struct tg3 *tp)
1878{
1879 struct phy_device *phydev;
1880
f07e9af3 1881 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1882 return;
1883
3f0e3ad7 1884 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1885
80096068
MC
1886 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1887 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1888 phydev->speed = tp->link_config.orig_speed;
1889 phydev->duplex = tp->link_config.orig_duplex;
1890 phydev->autoneg = tp->link_config.orig_autoneg;
1891 phydev->advertising = tp->link_config.orig_advertising;
1892 }
1893
1894 phy_start(phydev);
1895
1896 phy_start_aneg(phydev);
1897}
1898
1899static void tg3_phy_stop(struct tg3 *tp)
1900{
f07e9af3 1901 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1902 return;
1903
3f0e3ad7 1904 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1905}
1906
1907static void tg3_phy_fini(struct tg3 *tp)
1908{
f07e9af3 1909 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1910 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1911 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1912 }
1913}
1914
941ec90f
MC
1915static int tg3_phy_set_extloopbk(struct tg3 *tp)
1916{
1917 int err;
1918 u32 val;
1919
1920 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1921 return 0;
1922
1923 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1924 /* Cannot do read-modify-write on 5401 */
1925 err = tg3_phy_auxctl_write(tp,
1926 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1927 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1928 0x4c20);
1929 goto done;
1930 }
1931
1932 err = tg3_phy_auxctl_read(tp,
1933 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1934 if (err)
1935 return err;
1936
1937 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1938 err = tg3_phy_auxctl_write(tp,
1939 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1940
1941done:
1942 return err;
1943}
1944
7f97a4bd
MC
1945static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1946{
1947 u32 phytest;
1948
1949 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1950 u32 phy;
1951
1952 tg3_writephy(tp, MII_TG3_FET_TEST,
1953 phytest | MII_TG3_FET_SHADOW_EN);
1954 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1955 if (enable)
1956 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1957 else
1958 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1959 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1960 }
1961 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1962 }
1963}
1964
6833c043
MC
1965static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1966{
1967 u32 reg;
1968
63c3a66f
JP
1969 if (!tg3_flag(tp, 5705_PLUS) ||
1970 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1971 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1972 return;
1973
f07e9af3 1974 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1975 tg3_phy_fet_toggle_apd(tp, enable);
1976 return;
1977 }
1978
6833c043
MC
1979 reg = MII_TG3_MISC_SHDW_WREN |
1980 MII_TG3_MISC_SHDW_SCR5_SEL |
1981 MII_TG3_MISC_SHDW_SCR5_LPED |
1982 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1983 MII_TG3_MISC_SHDW_SCR5_SDTL |
1984 MII_TG3_MISC_SHDW_SCR5_C125OE;
1985 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1986 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1987
1988 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1989
1990
1991 reg = MII_TG3_MISC_SHDW_WREN |
1992 MII_TG3_MISC_SHDW_APD_SEL |
1993 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1994 if (enable)
1995 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1996
1997 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1998}
1999
9ef8ca99
MC
2000static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2001{
2002 u32 phy;
2003
63c3a66f 2004 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2005 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2006 return;
2007
f07e9af3 2008 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2009 u32 ephy;
2010
535ef6e1
MC
2011 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2012 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2013
2014 tg3_writephy(tp, MII_TG3_FET_TEST,
2015 ephy | MII_TG3_FET_SHADOW_EN);
2016 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2017 if (enable)
535ef6e1 2018 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2019 else
535ef6e1
MC
2020 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2021 tg3_writephy(tp, reg, phy);
9ef8ca99 2022 }
535ef6e1 2023 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2024 }
2025 } else {
15ee95c3
MC
2026 int ret;
2027
2028 ret = tg3_phy_auxctl_read(tp,
2029 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2030 if (!ret) {
9ef8ca99
MC
2031 if (enable)
2032 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2033 else
2034 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2035 tg3_phy_auxctl_write(tp,
2036 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2037 }
2038 }
2039}
2040
1da177e4
LT
2041static void tg3_phy_set_wirespeed(struct tg3 *tp)
2042{
15ee95c3 2043 int ret;
1da177e4
LT
2044 u32 val;
2045
f07e9af3 2046 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2047 return;
2048
15ee95c3
MC
2049 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2050 if (!ret)
b4bd2929
MC
2051 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2052 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2053}
2054
b2a5c19c
MC
2055static void tg3_phy_apply_otp(struct tg3 *tp)
2056{
2057 u32 otp, phy;
2058
2059 if (!tp->phy_otp)
2060 return;
2061
2062 otp = tp->phy_otp;
2063
1d36ba45
MC
2064 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2065 return;
b2a5c19c
MC
2066
2067 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2068 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2069 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2070
2071 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2072 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2073 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2074
2075 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2076 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2077 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2078
2079 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2080 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2081
2082 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2083 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2084
2085 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2086 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2087 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2088
1d36ba45 2089 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2090}
2091
52b02d04
MC
2092static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2093{
2094 u32 val;
2095
2096 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2097 return;
2098
2099 tp->setlpicnt = 0;
2100
2101 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2102 current_link_up == 1 &&
a6b68dab
MC
2103 tp->link_config.active_duplex == DUPLEX_FULL &&
2104 (tp->link_config.active_speed == SPEED_100 ||
2105 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2106 u32 eeectl;
2107
2108 if (tp->link_config.active_speed == SPEED_1000)
2109 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2110 else
2111 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2112
2113 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2114
3110f5f5
MC
2115 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2116 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2117
b0c5943f
MC
2118 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2119 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2120 tp->setlpicnt = 2;
2121 }
2122
2123 if (!tp->setlpicnt) {
b715ce94
MC
2124 if (current_link_up == 1 &&
2125 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2126 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2127 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2128 }
2129
52b02d04
MC
2130 val = tr32(TG3_CPMU_EEE_MODE);
2131 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2132 }
2133}
2134
b0c5943f
MC
2135static void tg3_phy_eee_enable(struct tg3 *tp)
2136{
2137 u32 val;
2138
2139 if (tp->link_config.active_speed == SPEED_1000 &&
2140 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2141 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
55086ad9 2142 tg3_flag(tp, 57765_CLASS)) &&
b0c5943f 2143 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2144 val = MII_TG3_DSP_TAP26_ALNOKO |
2145 MII_TG3_DSP_TAP26_RMRXSTO;
2146 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2147 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2148 }
2149
2150 val = tr32(TG3_CPMU_EEE_MODE);
2151 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2152}
2153
1da177e4
LT
2154static int tg3_wait_macro_done(struct tg3 *tp)
2155{
2156 int limit = 100;
2157
2158 while (limit--) {
2159 u32 tmp32;
2160
f08aa1a8 2161 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2162 if ((tmp32 & 0x1000) == 0)
2163 break;
2164 }
2165 }
d4675b52 2166 if (limit < 0)
1da177e4
LT
2167 return -EBUSY;
2168
2169 return 0;
2170}
2171
2172static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2173{
2174 static const u32 test_pat[4][6] = {
2175 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2176 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2177 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2178 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2179 };
2180 int chan;
2181
2182 for (chan = 0; chan < 4; chan++) {
2183 int i;
2184
2185 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2186 (chan * 0x2000) | 0x0200);
f08aa1a8 2187 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2188
2189 for (i = 0; i < 6; i++)
2190 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2191 test_pat[chan][i]);
2192
f08aa1a8 2193 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2194 if (tg3_wait_macro_done(tp)) {
2195 *resetp = 1;
2196 return -EBUSY;
2197 }
2198
2199 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2200 (chan * 0x2000) | 0x0200);
f08aa1a8 2201 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2202 if (tg3_wait_macro_done(tp)) {
2203 *resetp = 1;
2204 return -EBUSY;
2205 }
2206
f08aa1a8 2207 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2208 if (tg3_wait_macro_done(tp)) {
2209 *resetp = 1;
2210 return -EBUSY;
2211 }
2212
2213 for (i = 0; i < 6; i += 2) {
2214 u32 low, high;
2215
2216 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2217 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2218 tg3_wait_macro_done(tp)) {
2219 *resetp = 1;
2220 return -EBUSY;
2221 }
2222 low &= 0x7fff;
2223 high &= 0x000f;
2224 if (low != test_pat[chan][i] ||
2225 high != test_pat[chan][i+1]) {
2226 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2227 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2228 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2229
2230 return -EBUSY;
2231 }
2232 }
2233 }
2234
2235 return 0;
2236}
2237
2238static int tg3_phy_reset_chanpat(struct tg3 *tp)
2239{
2240 int chan;
2241
2242 for (chan = 0; chan < 4; chan++) {
2243 int i;
2244
2245 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2246 (chan * 0x2000) | 0x0200);
f08aa1a8 2247 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2248 for (i = 0; i < 6; i++)
2249 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2250 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2251 if (tg3_wait_macro_done(tp))
2252 return -EBUSY;
2253 }
2254
2255 return 0;
2256}
2257
2258static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2259{
2260 u32 reg32, phy9_orig;
2261 int retries, do_phy_reset, err;
2262
2263 retries = 10;
2264 do_phy_reset = 1;
2265 do {
2266 if (do_phy_reset) {
2267 err = tg3_bmcr_reset(tp);
2268 if (err)
2269 return err;
2270 do_phy_reset = 0;
2271 }
2272
2273 /* Disable transmitter and interrupt. */
2274 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2275 continue;
2276
2277 reg32 |= 0x3000;
2278 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2279
2280 /* Set full-duplex, 1000 mbps. */
2281 tg3_writephy(tp, MII_BMCR,
221c5637 2282 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2283
2284 /* Set to master mode. */
221c5637 2285 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2286 continue;
2287
221c5637
MC
2288 tg3_writephy(tp, MII_CTRL1000,
2289 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2290
1d36ba45
MC
2291 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2292 if (err)
2293 return err;
1da177e4
LT
2294
2295 /* Block the PHY control access. */
6ee7c0a0 2296 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2297
2298 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2299 if (!err)
2300 break;
2301 } while (--retries);
2302
2303 err = tg3_phy_reset_chanpat(tp);
2304 if (err)
2305 return err;
2306
6ee7c0a0 2307 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2308
2309 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2310 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2311
1d36ba45 2312 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2313
221c5637 2314 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2315
2316 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2317 reg32 &= ~0x3000;
2318 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2319 } else if (!err)
2320 err = -EBUSY;
2321
2322 return err;
2323}
2324
2325/* This will reset the tigon3 PHY if there is no valid
2326 * link unless the FORCE argument is non-zero.
2327 */
2328static int tg3_phy_reset(struct tg3 *tp)
2329{
f833c4c1 2330 u32 val, cpmuctrl;
1da177e4
LT
2331 int err;
2332
60189ddf 2333 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2334 val = tr32(GRC_MISC_CFG);
2335 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2336 udelay(40);
2337 }
f833c4c1
MC
2338 err = tg3_readphy(tp, MII_BMSR, &val);
2339 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2340 if (err != 0)
2341 return -EBUSY;
2342
c8e1e82b
MC
2343 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2344 netif_carrier_off(tp->dev);
2345 tg3_link_report(tp);
2346 }
2347
1da177e4
LT
2348 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2349 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2350 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2351 err = tg3_phy_reset_5703_4_5(tp);
2352 if (err)
2353 return err;
2354 goto out;
2355 }
2356
b2a5c19c
MC
2357 cpmuctrl = 0;
2358 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2359 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2360 cpmuctrl = tr32(TG3_CPMU_CTRL);
2361 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2362 tw32(TG3_CPMU_CTRL,
2363 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2364 }
2365
1da177e4
LT
2366 err = tg3_bmcr_reset(tp);
2367 if (err)
2368 return err;
2369
b2a5c19c 2370 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2371 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2372 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2373
2374 tw32(TG3_CPMU_CTRL, cpmuctrl);
2375 }
2376
bcb37f6c
MC
2377 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2378 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2379 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2380 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2381 CPMU_LSPD_1000MB_MACCLK_12_5) {
2382 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2383 udelay(40);
2384 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2385 }
2386 }
2387
63c3a66f 2388 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2389 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2390 return 0;
2391
b2a5c19c
MC
2392 tg3_phy_apply_otp(tp);
2393
f07e9af3 2394 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2395 tg3_phy_toggle_apd(tp, true);
2396 else
2397 tg3_phy_toggle_apd(tp, false);
2398
1da177e4 2399out:
1d36ba45
MC
2400 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2401 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2402 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2403 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2404 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2405 }
1d36ba45 2406
f07e9af3 2407 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2408 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2409 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2410 }
1d36ba45 2411
f07e9af3 2412 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2413 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2414 tg3_phydsp_write(tp, 0x000a, 0x310b);
2415 tg3_phydsp_write(tp, 0x201f, 0x9506);
2416 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2417 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2418 }
f07e9af3 2419 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2420 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2421 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2422 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2423 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2424 tg3_writephy(tp, MII_TG3_TEST1,
2425 MII_TG3_TEST1_TRIM_EN | 0x4);
2426 } else
2427 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2428
2429 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2430 }
c424cb24 2431 }
1d36ba45 2432
1da177e4
LT
2433 /* Set Extended packet length bit (bit 14) on all chips that */
2434 /* support jumbo frames */
79eb6904 2435 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2436 /* Cannot do read-modify-write on 5401 */
b4bd2929 2437 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2438 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2439 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2440 err = tg3_phy_auxctl_read(tp,
2441 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2442 if (!err)
b4bd2929
MC
2443 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2444 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2445 }
2446
2447 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2448 * jumbo frames transmission.
2449 */
63c3a66f 2450 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2451 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2452 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2453 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2454 }
2455
715116a1 2456 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2457 /* adjust output voltage */
535ef6e1 2458 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2459 }
2460
9ef8ca99 2461 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2462 tg3_phy_set_wirespeed(tp);
2463 return 0;
2464}
2465
3a1e19d3
MC
2466#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2467#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2468#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2469 TG3_GPIO_MSG_NEED_VAUX)
2470#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2471 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2472 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2473 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2474 (TG3_GPIO_MSG_DRVR_PRES << 12))
2475
2476#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2477 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2478 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2479 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2480 (TG3_GPIO_MSG_NEED_VAUX << 12))
2481
2482static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2483{
2484 u32 status, shift;
2485
2486 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2487 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2488 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2489 else
2490 status = tr32(TG3_CPMU_DRV_STATUS);
2491
2492 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2493 status &= ~(TG3_GPIO_MSG_MASK << shift);
2494 status |= (newstat << shift);
2495
2496 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2497 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2498 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2499 else
2500 tw32(TG3_CPMU_DRV_STATUS, status);
2501
2502 return status >> TG3_APE_GPIO_MSG_SHIFT;
2503}
2504
520b2756
MC
2505static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2506{
2507 if (!tg3_flag(tp, IS_NIC))
2508 return 0;
2509
3a1e19d3
MC
2510 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2511 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2512 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2513 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2514 return -EIO;
520b2756 2515
3a1e19d3
MC
2516 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2517
2518 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2519 TG3_GRC_LCLCTL_PWRSW_DELAY);
2520
2521 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2522 } else {
2523 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2524 TG3_GRC_LCLCTL_PWRSW_DELAY);
2525 }
6f5c8f83 2526
520b2756
MC
2527 return 0;
2528}
2529
2530static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2531{
2532 u32 grc_local_ctrl;
2533
2534 if (!tg3_flag(tp, IS_NIC) ||
2535 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2536 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2537 return;
2538
2539 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2540
2541 tw32_wait_f(GRC_LOCAL_CTRL,
2542 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2543 TG3_GRC_LCLCTL_PWRSW_DELAY);
2544
2545 tw32_wait_f(GRC_LOCAL_CTRL,
2546 grc_local_ctrl,
2547 TG3_GRC_LCLCTL_PWRSW_DELAY);
2548
2549 tw32_wait_f(GRC_LOCAL_CTRL,
2550 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2551 TG3_GRC_LCLCTL_PWRSW_DELAY);
2552}
2553
2554static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2555{
2556 if (!tg3_flag(tp, IS_NIC))
2557 return;
2558
2559 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2560 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2561 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2562 (GRC_LCLCTRL_GPIO_OE0 |
2563 GRC_LCLCTRL_GPIO_OE1 |
2564 GRC_LCLCTRL_GPIO_OE2 |
2565 GRC_LCLCTRL_GPIO_OUTPUT0 |
2566 GRC_LCLCTRL_GPIO_OUTPUT1),
2567 TG3_GRC_LCLCTL_PWRSW_DELAY);
2568 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2569 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2570 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2571 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2572 GRC_LCLCTRL_GPIO_OE1 |
2573 GRC_LCLCTRL_GPIO_OE2 |
2574 GRC_LCLCTRL_GPIO_OUTPUT0 |
2575 GRC_LCLCTRL_GPIO_OUTPUT1 |
2576 tp->grc_local_ctrl;
2577 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2578 TG3_GRC_LCLCTL_PWRSW_DELAY);
2579
2580 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2581 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2582 TG3_GRC_LCLCTL_PWRSW_DELAY);
2583
2584 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2585 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2586 TG3_GRC_LCLCTL_PWRSW_DELAY);
2587 } else {
2588 u32 no_gpio2;
2589 u32 grc_local_ctrl = 0;
2590
2591 /* Workaround to prevent overdrawing Amps. */
2592 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2593 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2594 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2595 grc_local_ctrl,
2596 TG3_GRC_LCLCTL_PWRSW_DELAY);
2597 }
2598
2599 /* On 5753 and variants, GPIO2 cannot be used. */
2600 no_gpio2 = tp->nic_sram_data_cfg &
2601 NIC_SRAM_DATA_CFG_NO_GPIO2;
2602
2603 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2604 GRC_LCLCTRL_GPIO_OE1 |
2605 GRC_LCLCTRL_GPIO_OE2 |
2606 GRC_LCLCTRL_GPIO_OUTPUT1 |
2607 GRC_LCLCTRL_GPIO_OUTPUT2;
2608 if (no_gpio2) {
2609 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2610 GRC_LCLCTRL_GPIO_OUTPUT2);
2611 }
2612 tw32_wait_f(GRC_LOCAL_CTRL,
2613 tp->grc_local_ctrl | grc_local_ctrl,
2614 TG3_GRC_LCLCTL_PWRSW_DELAY);
2615
2616 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2617
2618 tw32_wait_f(GRC_LOCAL_CTRL,
2619 tp->grc_local_ctrl | grc_local_ctrl,
2620 TG3_GRC_LCLCTL_PWRSW_DELAY);
2621
2622 if (!no_gpio2) {
2623 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2624 tw32_wait_f(GRC_LOCAL_CTRL,
2625 tp->grc_local_ctrl | grc_local_ctrl,
2626 TG3_GRC_LCLCTL_PWRSW_DELAY);
2627 }
2628 }
3a1e19d3
MC
2629}
2630
cd0d7228 2631static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2632{
2633 u32 msg = 0;
2634
2635 /* Serialize power state transitions */
2636 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2637 return;
2638
cd0d7228 2639 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2640 msg = TG3_GPIO_MSG_NEED_VAUX;
2641
2642 msg = tg3_set_function_status(tp, msg);
2643
2644 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2645 goto done;
6f5c8f83 2646
3a1e19d3
MC
2647 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2648 tg3_pwrsrc_switch_to_vaux(tp);
2649 else
2650 tg3_pwrsrc_die_with_vmain(tp);
2651
2652done:
6f5c8f83 2653 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2654}
2655
cd0d7228 2656static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2657{
683644b7 2658 bool need_vaux = false;
1da177e4 2659
334355aa 2660 /* The GPIOs do something completely different on 57765. */
55086ad9 2661 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2662 return;
2663
3a1e19d3
MC
2664 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2665 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2666 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2667 tg3_frob_aux_power_5717(tp, include_wol ?
2668 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2669 return;
2670 }
2671
2672 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2673 struct net_device *dev_peer;
2674
2675 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2676
bc1c7567 2677 /* remove_one() may have been run on the peer. */
683644b7
MC
2678 if (dev_peer) {
2679 struct tg3 *tp_peer = netdev_priv(dev_peer);
2680
63c3a66f 2681 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2682 return;
2683
cd0d7228 2684 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2685 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2686 need_vaux = true;
2687 }
1da177e4
LT
2688 }
2689
cd0d7228
MC
2690 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2691 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2692 need_vaux = true;
2693
520b2756
MC
2694 if (need_vaux)
2695 tg3_pwrsrc_switch_to_vaux(tp);
2696 else
2697 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2698}
2699
e8f3f6ca
MC
2700static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2701{
2702 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2703 return 1;
79eb6904 2704 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2705 if (speed != SPEED_10)
2706 return 1;
2707 } else if (speed == SPEED_10)
2708 return 1;
2709
2710 return 0;
2711}
2712
1da177e4 2713static int tg3_setup_phy(struct tg3 *, int);
1da177e4
LT
2714static int tg3_halt_cpu(struct tg3 *, u32);
2715
0a459aac 2716static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2717{
ce057f01
MC
2718 u32 val;
2719
f07e9af3 2720 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2721 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2722 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2723 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2724
2725 sg_dig_ctrl |=
2726 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2727 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2728 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2729 }
3f7045c1 2730 return;
5129724a 2731 }
3f7045c1 2732
60189ddf 2733 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2734 tg3_bmcr_reset(tp);
2735 val = tr32(GRC_MISC_CFG);
2736 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2737 udelay(40);
2738 return;
f07e9af3 2739 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2740 u32 phytest;
2741 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2742 u32 phy;
2743
2744 tg3_writephy(tp, MII_ADVERTISE, 0);
2745 tg3_writephy(tp, MII_BMCR,
2746 BMCR_ANENABLE | BMCR_ANRESTART);
2747
2748 tg3_writephy(tp, MII_TG3_FET_TEST,
2749 phytest | MII_TG3_FET_SHADOW_EN);
2750 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2751 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2752 tg3_writephy(tp,
2753 MII_TG3_FET_SHDW_AUXMODE4,
2754 phy);
2755 }
2756 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2757 }
2758 return;
0a459aac 2759 } else if (do_low_power) {
715116a1
MC
2760 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2761 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2762
b4bd2929
MC
2763 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2764 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2765 MII_TG3_AUXCTL_PCTL_VREG_11V;
2766 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2767 }
3f7045c1 2768
15c3b696
MC
2769 /* The PHY should not be powered down on some chips because
2770 * of bugs.
2771 */
2772 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2773 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2774 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2775 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2776 return;
ce057f01 2777
bcb37f6c
MC
2778 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2779 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2780 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2781 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2782 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2783 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2784 }
2785
15c3b696
MC
2786 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2787}
2788
ffbcfed4
MC
2789/* tp->lock is held. */
2790static int tg3_nvram_lock(struct tg3 *tp)
2791{
63c3a66f 2792 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2793 int i;
2794
2795 if (tp->nvram_lock_cnt == 0) {
2796 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2797 for (i = 0; i < 8000; i++) {
2798 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2799 break;
2800 udelay(20);
2801 }
2802 if (i == 8000) {
2803 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2804 return -ENODEV;
2805 }
2806 }
2807 tp->nvram_lock_cnt++;
2808 }
2809 return 0;
2810}
2811
2812/* tp->lock is held. */
2813static void tg3_nvram_unlock(struct tg3 *tp)
2814{
63c3a66f 2815 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2816 if (tp->nvram_lock_cnt > 0)
2817 tp->nvram_lock_cnt--;
2818 if (tp->nvram_lock_cnt == 0)
2819 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2820 }
2821}
2822
2823/* tp->lock is held. */
2824static void tg3_enable_nvram_access(struct tg3 *tp)
2825{
63c3a66f 2826 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2827 u32 nvaccess = tr32(NVRAM_ACCESS);
2828
2829 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2830 }
2831}
2832
2833/* tp->lock is held. */
2834static void tg3_disable_nvram_access(struct tg3 *tp)
2835{
63c3a66f 2836 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2837 u32 nvaccess = tr32(NVRAM_ACCESS);
2838
2839 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2840 }
2841}
2842
2843static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2844 u32 offset, u32 *val)
2845{
2846 u32 tmp;
2847 int i;
2848
2849 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2850 return -EINVAL;
2851
2852 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2853 EEPROM_ADDR_DEVID_MASK |
2854 EEPROM_ADDR_READ);
2855 tw32(GRC_EEPROM_ADDR,
2856 tmp |
2857 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2858 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2859 EEPROM_ADDR_ADDR_MASK) |
2860 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2861
2862 for (i = 0; i < 1000; i++) {
2863 tmp = tr32(GRC_EEPROM_ADDR);
2864
2865 if (tmp & EEPROM_ADDR_COMPLETE)
2866 break;
2867 msleep(1);
2868 }
2869 if (!(tmp & EEPROM_ADDR_COMPLETE))
2870 return -EBUSY;
2871
62cedd11
MC
2872 tmp = tr32(GRC_EEPROM_DATA);
2873
2874 /*
2875 * The data will always be opposite the native endian
2876 * format. Perform a blind byteswap to compensate.
2877 */
2878 *val = swab32(tmp);
2879
ffbcfed4
MC
2880 return 0;
2881}
2882
2883#define NVRAM_CMD_TIMEOUT 10000
2884
2885static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2886{
2887 int i;
2888
2889 tw32(NVRAM_CMD, nvram_cmd);
2890 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2891 udelay(10);
2892 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2893 udelay(10);
2894 break;
2895 }
2896 }
2897
2898 if (i == NVRAM_CMD_TIMEOUT)
2899 return -EBUSY;
2900
2901 return 0;
2902}
2903
2904static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2905{
63c3a66f
JP
2906 if (tg3_flag(tp, NVRAM) &&
2907 tg3_flag(tp, NVRAM_BUFFERED) &&
2908 tg3_flag(tp, FLASH) &&
2909 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2910 (tp->nvram_jedecnum == JEDEC_ATMEL))
2911
2912 addr = ((addr / tp->nvram_pagesize) <<
2913 ATMEL_AT45DB0X1B_PAGE_POS) +
2914 (addr % tp->nvram_pagesize);
2915
2916 return addr;
2917}
2918
2919static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2920{
63c3a66f
JP
2921 if (tg3_flag(tp, NVRAM) &&
2922 tg3_flag(tp, NVRAM_BUFFERED) &&
2923 tg3_flag(tp, FLASH) &&
2924 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2925 (tp->nvram_jedecnum == JEDEC_ATMEL))
2926
2927 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2928 tp->nvram_pagesize) +
2929 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2930
2931 return addr;
2932}
2933
e4f34110
MC
2934/* NOTE: Data read in from NVRAM is byteswapped according to
2935 * the byteswapping settings for all other register accesses.
2936 * tg3 devices are BE devices, so on a BE machine, the data
2937 * returned will be exactly as it is seen in NVRAM. On a LE
2938 * machine, the 32-bit value will be byteswapped.
2939 */
ffbcfed4
MC
2940static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2941{
2942 int ret;
2943
63c3a66f 2944 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2945 return tg3_nvram_read_using_eeprom(tp, offset, val);
2946
2947 offset = tg3_nvram_phys_addr(tp, offset);
2948
2949 if (offset > NVRAM_ADDR_MSK)
2950 return -EINVAL;
2951
2952 ret = tg3_nvram_lock(tp);
2953 if (ret)
2954 return ret;
2955
2956 tg3_enable_nvram_access(tp);
2957
2958 tw32(NVRAM_ADDR, offset);
2959 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2960 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2961
2962 if (ret == 0)
e4f34110 2963 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2964
2965 tg3_disable_nvram_access(tp);
2966
2967 tg3_nvram_unlock(tp);
2968
2969 return ret;
2970}
2971
a9dc529d
MC
2972/* Ensures NVRAM data is in bytestream format. */
2973static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2974{
2975 u32 v;
a9dc529d 2976 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2977 if (!res)
a9dc529d 2978 *val = cpu_to_be32(v);
ffbcfed4
MC
2979 return res;
2980}
2981
997b4f13
MC
2982#define RX_CPU_SCRATCH_BASE 0x30000
2983#define RX_CPU_SCRATCH_SIZE 0x04000
2984#define TX_CPU_SCRATCH_BASE 0x34000
2985#define TX_CPU_SCRATCH_SIZE 0x04000
2986
2987/* tp->lock is held. */
2988static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
2989{
2990 int i;
2991
2992 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
2993
2994 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2995 u32 val = tr32(GRC_VCPU_EXT_CTRL);
2996
2997 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
2998 return 0;
2999 }
3000 if (offset == RX_CPU_BASE) {
3001 for (i = 0; i < 10000; i++) {
3002 tw32(offset + CPU_STATE, 0xffffffff);
3003 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3004 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3005 break;
3006 }
3007
3008 tw32(offset + CPU_STATE, 0xffffffff);
3009 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3010 udelay(10);
3011 } else {
3012 for (i = 0; i < 10000; i++) {
3013 tw32(offset + CPU_STATE, 0xffffffff);
3014 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3015 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3016 break;
3017 }
3018 }
3019
3020 if (i >= 10000) {
3021 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3022 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3023 return -ENODEV;
3024 }
3025
3026 /* Clear firmware's nvram arbitration. */
3027 if (tg3_flag(tp, NVRAM))
3028 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3029 return 0;
3030}
3031
3032struct fw_info {
3033 unsigned int fw_base;
3034 unsigned int fw_len;
3035 const __be32 *fw_data;
3036};
3037
3038/* tp->lock is held. */
3039static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3040 u32 cpu_scratch_base, int cpu_scratch_size,
3041 struct fw_info *info)
3042{
3043 int err, lock_err, i;
3044 void (*write_op)(struct tg3 *, u32, u32);
3045
3046 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3047 netdev_err(tp->dev,
3048 "%s: Trying to load TX cpu firmware which is 5705\n",
3049 __func__);
3050 return -EINVAL;
3051 }
3052
3053 if (tg3_flag(tp, 5705_PLUS))
3054 write_op = tg3_write_mem;
3055 else
3056 write_op = tg3_write_indirect_reg32;
3057
3058 /* It is possible that bootcode is still loading at this point.
3059 * Get the nvram lock first before halting the cpu.
3060 */
3061 lock_err = tg3_nvram_lock(tp);
3062 err = tg3_halt_cpu(tp, cpu_base);
3063 if (!lock_err)
3064 tg3_nvram_unlock(tp);
3065 if (err)
3066 goto out;
3067
3068 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3069 write_op(tp, cpu_scratch_base + i, 0);
3070 tw32(cpu_base + CPU_STATE, 0xffffffff);
3071 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3072 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3073 write_op(tp, (cpu_scratch_base +
3074 (info->fw_base & 0xffff) +
3075 (i * sizeof(u32))),
3076 be32_to_cpu(info->fw_data[i]));
3077
3078 err = 0;
3079
3080out:
3081 return err;
3082}
3083
3084/* tp->lock is held. */
3085static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3086{
3087 struct fw_info info;
3088 const __be32 *fw_data;
3089 int err, i;
3090
3091 fw_data = (void *)tp->fw->data;
3092
3093 /* Firmware blob starts with version numbers, followed by
3094 start address and length. We are setting complete length.
3095 length = end_address_of_bss - start_address_of_text.
3096 Remainder is the blob to be loaded contiguously
3097 from start address. */
3098
3099 info.fw_base = be32_to_cpu(fw_data[1]);
3100 info.fw_len = tp->fw->size - 12;
3101 info.fw_data = &fw_data[3];
3102
3103 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3104 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3105 &info);
3106 if (err)
3107 return err;
3108
3109 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3110 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3111 &info);
3112 if (err)
3113 return err;
3114
3115 /* Now startup only the RX cpu. */
3116 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3117 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3118
3119 for (i = 0; i < 5; i++) {
3120 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3121 break;
3122 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3123 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3124 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3125 udelay(1000);
3126 }
3127 if (i >= 5) {
3128 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3129 "should be %08x\n", __func__,
3130 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3131 return -ENODEV;
3132 }
3133 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3134 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3135
3136 return 0;
3137}
3138
3139/* tp->lock is held. */
3140static int tg3_load_tso_firmware(struct tg3 *tp)
3141{
3142 struct fw_info info;
3143 const __be32 *fw_data;
3144 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3145 int err, i;
3146
3147 if (tg3_flag(tp, HW_TSO_1) ||
3148 tg3_flag(tp, HW_TSO_2) ||
3149 tg3_flag(tp, HW_TSO_3))
3150 return 0;
3151
3152 fw_data = (void *)tp->fw->data;
3153
3154 /* Firmware blob starts with version numbers, followed by
3155 start address and length. We are setting complete length.
3156 length = end_address_of_bss - start_address_of_text.
3157 Remainder is the blob to be loaded contiguously
3158 from start address. */
3159
3160 info.fw_base = be32_to_cpu(fw_data[1]);
3161 cpu_scratch_size = tp->fw_len;
3162 info.fw_len = tp->fw->size - 12;
3163 info.fw_data = &fw_data[3];
3164
3165 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3166 cpu_base = RX_CPU_BASE;
3167 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3168 } else {
3169 cpu_base = TX_CPU_BASE;
3170 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3171 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3172 }
3173
3174 err = tg3_load_firmware_cpu(tp, cpu_base,
3175 cpu_scratch_base, cpu_scratch_size,
3176 &info);
3177 if (err)
3178 return err;
3179
3180 /* Now startup the cpu. */
3181 tw32(cpu_base + CPU_STATE, 0xffffffff);
3182 tw32_f(cpu_base + CPU_PC, info.fw_base);
3183
3184 for (i = 0; i < 5; i++) {
3185 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3186 break;
3187 tw32(cpu_base + CPU_STATE, 0xffffffff);
3188 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3189 tw32_f(cpu_base + CPU_PC, info.fw_base);
3190 udelay(1000);
3191 }
3192 if (i >= 5) {
3193 netdev_err(tp->dev,
3194 "%s fails to set CPU PC, is %08x should be %08x\n",
3195 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3196 return -ENODEV;
3197 }
3198 tw32(cpu_base + CPU_STATE, 0xffffffff);
3199 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3200 return 0;
3201}
3202
3203
3f007891
MC
3204/* tp->lock is held. */
3205static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3206{
3207 u32 addr_high, addr_low;
3208 int i;
3209
3210 addr_high = ((tp->dev->dev_addr[0] << 8) |
3211 tp->dev->dev_addr[1]);
3212 addr_low = ((tp->dev->dev_addr[2] << 24) |
3213 (tp->dev->dev_addr[3] << 16) |
3214 (tp->dev->dev_addr[4] << 8) |
3215 (tp->dev->dev_addr[5] << 0));
3216 for (i = 0; i < 4; i++) {
3217 if (i == 1 && skip_mac_1)
3218 continue;
3219 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3220 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3221 }
3222
3223 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3224 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3225 for (i = 0; i < 12; i++) {
3226 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3227 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3228 }
3229 }
3230
3231 addr_high = (tp->dev->dev_addr[0] +
3232 tp->dev->dev_addr[1] +
3233 tp->dev->dev_addr[2] +
3234 tp->dev->dev_addr[3] +
3235 tp->dev->dev_addr[4] +
3236 tp->dev->dev_addr[5]) &
3237 TX_BACKOFF_SEED_MASK;
3238 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3239}
3240
c866b7ea 3241static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3242{
c866b7ea
RW
3243 /*
3244 * Make sure register accesses (indirect or otherwise) will function
3245 * correctly.
1da177e4
LT
3246 */
3247 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3248 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3249}
1da177e4 3250
c866b7ea
RW
3251static int tg3_power_up(struct tg3 *tp)
3252{
bed9829f 3253 int err;
8c6bda1a 3254
bed9829f 3255 tg3_enable_register_access(tp);
1da177e4 3256
bed9829f
MC
3257 err = pci_set_power_state(tp->pdev, PCI_D0);
3258 if (!err) {
3259 /* Switch out of Vaux if it is a NIC */
3260 tg3_pwrsrc_switch_to_vmain(tp);
3261 } else {
3262 netdev_err(tp->dev, "Transition to D0 failed\n");
3263 }
1da177e4 3264
bed9829f 3265 return err;
c866b7ea 3266}
1da177e4 3267
c866b7ea
RW
3268static int tg3_power_down_prepare(struct tg3 *tp)
3269{
3270 u32 misc_host_ctrl;
3271 bool device_should_wake, do_low_power;
3272
3273 tg3_enable_register_access(tp);
5e7dfd0f
MC
3274
3275 /* Restore the CLKREQ setting. */
63c3a66f 3276 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3277 u16 lnkctl;
3278
3279 pci_read_config_word(tp->pdev,
708ebb3a 3280 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3281 &lnkctl);
3282 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3283 pci_write_config_word(tp->pdev,
708ebb3a 3284 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3285 lnkctl);
3286 }
3287
1da177e4
LT
3288 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3289 tw32(TG3PCI_MISC_HOST_CTRL,
3290 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3291
c866b7ea 3292 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3293 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3294
63c3a66f 3295 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3296 do_low_power = false;
f07e9af3 3297 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3298 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3299 struct phy_device *phydev;
0a459aac 3300 u32 phyid, advertising;
b02fd9e3 3301
3f0e3ad7 3302 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3303
80096068 3304 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
3305
3306 tp->link_config.orig_speed = phydev->speed;
3307 tp->link_config.orig_duplex = phydev->duplex;
3308 tp->link_config.orig_autoneg = phydev->autoneg;
3309 tp->link_config.orig_advertising = phydev->advertising;
3310
3311 advertising = ADVERTISED_TP |
3312 ADVERTISED_Pause |
3313 ADVERTISED_Autoneg |
3314 ADVERTISED_10baseT_Half;
3315
63c3a66f
JP
3316 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3317 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3318 advertising |=
3319 ADVERTISED_100baseT_Half |
3320 ADVERTISED_100baseT_Full |
3321 ADVERTISED_10baseT_Full;
3322 else
3323 advertising |= ADVERTISED_10baseT_Full;
3324 }
3325
3326 phydev->advertising = advertising;
3327
3328 phy_start_aneg(phydev);
0a459aac
MC
3329
3330 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3331 if (phyid != PHY_ID_BCMAC131) {
3332 phyid &= PHY_BCM_OUI_MASK;
3333 if (phyid == PHY_BCM_OUI_1 ||
3334 phyid == PHY_BCM_OUI_2 ||
3335 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3336 do_low_power = true;
3337 }
b02fd9e3 3338 }
dd477003 3339 } else {
2023276e 3340 do_low_power = true;
0a459aac 3341
80096068
MC
3342 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3343 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
3344 tp->link_config.orig_speed = tp->link_config.speed;
3345 tp->link_config.orig_duplex = tp->link_config.duplex;
3346 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3347 }
1da177e4 3348
f07e9af3 3349 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
3350 tp->link_config.speed = SPEED_10;
3351 tp->link_config.duplex = DUPLEX_HALF;
3352 tp->link_config.autoneg = AUTONEG_ENABLE;
3353 tg3_setup_phy(tp, 0);
3354 }
1da177e4
LT
3355 }
3356
b5d3772c
MC
3357 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3358 u32 val;
3359
3360 val = tr32(GRC_VCPU_EXT_CTRL);
3361 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3362 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3363 int i;
3364 u32 val;
3365
3366 for (i = 0; i < 200; i++) {
3367 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3368 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3369 break;
3370 msleep(1);
3371 }
3372 }
63c3a66f 3373 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3374 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3375 WOL_DRV_STATE_SHUTDOWN |
3376 WOL_DRV_WOL |
3377 WOL_SET_MAGIC_PKT);
6921d201 3378
05ac4cb7 3379 if (device_should_wake) {
1da177e4
LT
3380 u32 mac_mode;
3381
f07e9af3 3382 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3383 if (do_low_power &&
3384 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3385 tg3_phy_auxctl_write(tp,
3386 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3387 MII_TG3_AUXCTL_PCTL_WOL_EN |
3388 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3389 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3390 udelay(40);
3391 }
1da177e4 3392
f07e9af3 3393 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3394 mac_mode = MAC_MODE_PORT_MODE_GMII;
3395 else
3396 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3397
e8f3f6ca
MC
3398 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3399 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3400 ASIC_REV_5700) {
63c3a66f 3401 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3402 SPEED_100 : SPEED_10;
3403 if (tg3_5700_link_polarity(tp, speed))
3404 mac_mode |= MAC_MODE_LINK_POLARITY;
3405 else
3406 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3407 }
1da177e4
LT
3408 } else {
3409 mac_mode = MAC_MODE_PORT_MODE_TBI;
3410 }
3411
63c3a66f 3412 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3413 tw32(MAC_LED_CTRL, tp->led_ctrl);
3414
05ac4cb7 3415 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3416 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3417 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3418 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3419
63c3a66f 3420 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3421 mac_mode |= MAC_MODE_APE_TX_EN |
3422 MAC_MODE_APE_RX_EN |
3423 MAC_MODE_TDE_ENABLE;
3bda1258 3424
1da177e4
LT
3425 tw32_f(MAC_MODE, mac_mode);
3426 udelay(100);
3427
3428 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3429 udelay(10);
3430 }
3431
63c3a66f 3432 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3433 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3434 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3435 u32 base_val;
3436
3437 base_val = tp->pci_clock_ctrl;
3438 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3439 CLOCK_CTRL_TXCLK_DISABLE);
3440
b401e9e2
MC
3441 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3442 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3443 } else if (tg3_flag(tp, 5780_CLASS) ||
3444 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3445 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3446 /* do nothing */
63c3a66f 3447 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3448 u32 newbits1, newbits2;
3449
3450 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3451 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3452 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3453 CLOCK_CTRL_TXCLK_DISABLE |
3454 CLOCK_CTRL_ALTCLK);
3455 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3456 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3457 newbits1 = CLOCK_CTRL_625_CORE;
3458 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3459 } else {
3460 newbits1 = CLOCK_CTRL_ALTCLK;
3461 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3462 }
3463
b401e9e2
MC
3464 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3465 40);
1da177e4 3466
b401e9e2
MC
3467 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3468 40);
1da177e4 3469
63c3a66f 3470 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3471 u32 newbits3;
3472
3473 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3474 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3475 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3476 CLOCK_CTRL_TXCLK_DISABLE |
3477 CLOCK_CTRL_44MHZ_CORE);
3478 } else {
3479 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3480 }
3481
b401e9e2
MC
3482 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3483 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3484 }
3485 }
3486
63c3a66f 3487 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3488 tg3_power_down_phy(tp, do_low_power);
6921d201 3489
cd0d7228 3490 tg3_frob_aux_power(tp, true);
1da177e4
LT
3491
3492 /* Workaround for unstable PLL clock */
3493 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3494 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3495 u32 val = tr32(0x7d00);
3496
3497 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3498 tw32(0x7d00, val);
63c3a66f 3499 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3500 int err;
3501
3502 err = tg3_nvram_lock(tp);
1da177e4 3503 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3504 if (!err)
3505 tg3_nvram_unlock(tp);
6921d201 3506 }
1da177e4
LT
3507 }
3508
bbadf503
MC
3509 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3510
c866b7ea
RW
3511 return 0;
3512}
12dac075 3513
c866b7ea
RW
3514static void tg3_power_down(struct tg3 *tp)
3515{
3516 tg3_power_down_prepare(tp);
1da177e4 3517
63c3a66f 3518 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3519 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3520}
3521
1da177e4
LT
3522static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3523{
3524 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3525 case MII_TG3_AUX_STAT_10HALF:
3526 *speed = SPEED_10;
3527 *duplex = DUPLEX_HALF;
3528 break;
3529
3530 case MII_TG3_AUX_STAT_10FULL:
3531 *speed = SPEED_10;
3532 *duplex = DUPLEX_FULL;
3533 break;
3534
3535 case MII_TG3_AUX_STAT_100HALF:
3536 *speed = SPEED_100;
3537 *duplex = DUPLEX_HALF;
3538 break;
3539
3540 case MII_TG3_AUX_STAT_100FULL:
3541 *speed = SPEED_100;
3542 *duplex = DUPLEX_FULL;
3543 break;
3544
3545 case MII_TG3_AUX_STAT_1000HALF:
3546 *speed = SPEED_1000;
3547 *duplex = DUPLEX_HALF;
3548 break;
3549
3550 case MII_TG3_AUX_STAT_1000FULL:
3551 *speed = SPEED_1000;
3552 *duplex = DUPLEX_FULL;
3553 break;
3554
3555 default:
f07e9af3 3556 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3557 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3558 SPEED_10;
3559 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3560 DUPLEX_HALF;
3561 break;
3562 }
1da177e4
LT
3563 *speed = SPEED_INVALID;
3564 *duplex = DUPLEX_INVALID;
3565 break;
855e1111 3566 }
1da177e4
LT
3567}
3568
42b64a45 3569static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3570{
42b64a45
MC
3571 int err = 0;
3572 u32 val, new_adv;
1da177e4 3573
42b64a45 3574 new_adv = ADVERTISE_CSMA;
202ff1c2 3575 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 3576 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 3577
42b64a45
MC
3578 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3579 if (err)
3580 goto done;
ba4d07a8 3581
4f272096
MC
3582 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3583 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3584
4f272096
MC
3585 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3586 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
3587 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3588
4f272096
MC
3589 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
3590 if (err)
3591 goto done;
3592 }
1da177e4 3593
42b64a45
MC
3594 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3595 goto done;
52b02d04 3596
42b64a45
MC
3597 tw32(TG3_CPMU_EEE_MODE,
3598 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3599
42b64a45
MC
3600 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3601 if (!err) {
3602 u32 err2;
52b02d04 3603
b715ce94
MC
3604 val = 0;
3605 /* Advertise 100-BaseTX EEE ability */
3606 if (advertise & ADVERTISED_100baseT_Full)
3607 val |= MDIO_AN_EEE_ADV_100TX;
3608 /* Advertise 1000-BaseT EEE ability */
3609 if (advertise & ADVERTISED_1000baseT_Full)
3610 val |= MDIO_AN_EEE_ADV_1000T;
3611 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3612 if (err)
3613 val = 0;
3614
21a00ab2
MC
3615 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3616 case ASIC_REV_5717:
3617 case ASIC_REV_57765:
55086ad9 3618 case ASIC_REV_57766:
21a00ab2 3619 case ASIC_REV_5719:
b715ce94
MC
3620 /* If we advertised any eee advertisements above... */
3621 if (val)
3622 val = MII_TG3_DSP_TAP26_ALNOKO |
3623 MII_TG3_DSP_TAP26_RMRXSTO |
3624 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3625 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3626 /* Fall through */
3627 case ASIC_REV_5720:
3628 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3629 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3630 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3631 }
52b02d04 3632
42b64a45
MC
3633 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3634 if (!err)
3635 err = err2;
3636 }
3637
3638done:
3639 return err;
3640}
3641
3642static void tg3_phy_copper_begin(struct tg3 *tp)
3643{
3644 u32 new_adv;
3645 int i;
3646
3647 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3648 new_adv = ADVERTISED_10baseT_Half |
3649 ADVERTISED_10baseT_Full;
3650 if (tg3_flag(tp, WOL_SPEED_100MB))
3651 new_adv |= ADVERTISED_100baseT_Half |
3652 ADVERTISED_100baseT_Full;
3653
3654 tg3_phy_autoneg_cfg(tp, new_adv,
3655 FLOW_CTRL_TX | FLOW_CTRL_RX);
3656 } else if (tp->link_config.speed == SPEED_INVALID) {
3657 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3658 tp->link_config.advertising &=
3659 ~(ADVERTISED_1000baseT_Half |
3660 ADVERTISED_1000baseT_Full);
3661
3662 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3663 tp->link_config.flowctrl);
3664 } else {
3665 /* Asking for a specific link mode. */
3666 if (tp->link_config.speed == SPEED_1000) {
3667 if (tp->link_config.duplex == DUPLEX_FULL)
3668 new_adv = ADVERTISED_1000baseT_Full;
3669 else
3670 new_adv = ADVERTISED_1000baseT_Half;
3671 } else if (tp->link_config.speed == SPEED_100) {
3672 if (tp->link_config.duplex == DUPLEX_FULL)
3673 new_adv = ADVERTISED_100baseT_Full;
3674 else
3675 new_adv = ADVERTISED_100baseT_Half;
3676 } else {
3677 if (tp->link_config.duplex == DUPLEX_FULL)
3678 new_adv = ADVERTISED_10baseT_Full;
3679 else
3680 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3681 }
52b02d04 3682
42b64a45
MC
3683 tg3_phy_autoneg_cfg(tp, new_adv,
3684 tp->link_config.flowctrl);
52b02d04
MC
3685 }
3686
1da177e4
LT
3687 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3688 tp->link_config.speed != SPEED_INVALID) {
3689 u32 bmcr, orig_bmcr;
3690
3691 tp->link_config.active_speed = tp->link_config.speed;
3692 tp->link_config.active_duplex = tp->link_config.duplex;
3693
3694 bmcr = 0;
3695 switch (tp->link_config.speed) {
3696 default:
3697 case SPEED_10:
3698 break;
3699
3700 case SPEED_100:
3701 bmcr |= BMCR_SPEED100;
3702 break;
3703
3704 case SPEED_1000:
221c5637 3705 bmcr |= BMCR_SPEED1000;
1da177e4 3706 break;
855e1111 3707 }
1da177e4
LT
3708
3709 if (tp->link_config.duplex == DUPLEX_FULL)
3710 bmcr |= BMCR_FULLDPLX;
3711
3712 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3713 (bmcr != orig_bmcr)) {
3714 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3715 for (i = 0; i < 1500; i++) {
3716 u32 tmp;
3717
3718 udelay(10);
3719 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3720 tg3_readphy(tp, MII_BMSR, &tmp))
3721 continue;
3722 if (!(tmp & BMSR_LSTATUS)) {
3723 udelay(40);
3724 break;
3725 }
3726 }
3727 tg3_writephy(tp, MII_BMCR, bmcr);
3728 udelay(40);
3729 }
3730 } else {
3731 tg3_writephy(tp, MII_BMCR,
3732 BMCR_ANENABLE | BMCR_ANRESTART);
3733 }
3734}
3735
3736static int tg3_init_5401phy_dsp(struct tg3 *tp)
3737{
3738 int err;
3739
3740 /* Turn off tap power management. */
3741 /* Set Extended packet length bit */
b4bd2929 3742 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3743
6ee7c0a0
MC
3744 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3745 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3746 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3747 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3748 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3749
3750 udelay(40);
3751
3752 return err;
3753}
3754
e2bf73e7 3755static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 3756{
e2bf73e7 3757 u32 advmsk, tgtadv, advertising;
3600d918 3758
e2bf73e7
MC
3759 advertising = tp->link_config.advertising;
3760 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 3761
e2bf73e7
MC
3762 advmsk = ADVERTISE_ALL;
3763 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 3764 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
3765 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3766 }
1da177e4 3767
e2bf73e7
MC
3768 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3769 return false;
3770
3771 if ((*lcladv & advmsk) != tgtadv)
3772 return false;
b99d2a57 3773
f07e9af3 3774 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3775 u32 tg3_ctrl;
3776
e2bf73e7 3777 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 3778
221c5637 3779 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 3780 return false;
1da177e4 3781
b99d2a57 3782 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
e2bf73e7
MC
3783 if (tg3_ctrl != tgtadv)
3784 return false;
ef167e27
MC
3785 }
3786
e2bf73e7 3787 return true;
ef167e27
MC
3788}
3789
859edb26
MC
3790static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
3791{
3792 u32 lpeth = 0;
3793
3794 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3795 u32 val;
3796
3797 if (tg3_readphy(tp, MII_STAT1000, &val))
3798 return false;
3799
3800 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
3801 }
3802
3803 if (tg3_readphy(tp, MII_LPA, rmtadv))
3804 return false;
3805
3806 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
3807 tp->link_config.rmt_adv = lpeth;
3808
3809 return true;
3810}
3811
1da177e4
LT
3812static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3813{
3814 int current_link_up;
f833c4c1 3815 u32 bmsr, val;
ef167e27 3816 u32 lcl_adv, rmt_adv;
1da177e4
LT
3817 u16 current_speed;
3818 u8 current_duplex;
3819 int i, err;
3820
3821 tw32(MAC_EVENT, 0);
3822
3823 tw32_f(MAC_STATUS,
3824 (MAC_STATUS_SYNC_CHANGED |
3825 MAC_STATUS_CFG_CHANGED |
3826 MAC_STATUS_MI_COMPLETION |
3827 MAC_STATUS_LNKSTATE_CHANGED));
3828 udelay(40);
3829
8ef21428
MC
3830 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3831 tw32_f(MAC_MI_MODE,
3832 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3833 udelay(80);
3834 }
1da177e4 3835
b4bd2929 3836 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3837
3838 /* Some third-party PHYs need to be reset on link going
3839 * down.
3840 */
3841 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3842 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3843 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3844 netif_carrier_ok(tp->dev)) {
3845 tg3_readphy(tp, MII_BMSR, &bmsr);
3846 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3847 !(bmsr & BMSR_LSTATUS))
3848 force_reset = 1;
3849 }
3850 if (force_reset)
3851 tg3_phy_reset(tp);
3852
79eb6904 3853 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3854 tg3_readphy(tp, MII_BMSR, &bmsr);
3855 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3856 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3857 bmsr = 0;
3858
3859 if (!(bmsr & BMSR_LSTATUS)) {
3860 err = tg3_init_5401phy_dsp(tp);
3861 if (err)
3862 return err;
3863
3864 tg3_readphy(tp, MII_BMSR, &bmsr);
3865 for (i = 0; i < 1000; i++) {
3866 udelay(10);
3867 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3868 (bmsr & BMSR_LSTATUS)) {
3869 udelay(40);
3870 break;
3871 }
3872 }
3873
79eb6904
MC
3874 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3875 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3876 !(bmsr & BMSR_LSTATUS) &&
3877 tp->link_config.active_speed == SPEED_1000) {
3878 err = tg3_phy_reset(tp);
3879 if (!err)
3880 err = tg3_init_5401phy_dsp(tp);
3881 if (err)
3882 return err;
3883 }
3884 }
3885 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3886 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3887 /* 5701 {A0,B0} CRC bug workaround */
3888 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3889 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3890 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3891 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3892 }
3893
3894 /* Clear pending interrupts... */
f833c4c1
MC
3895 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3896 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3897
f07e9af3 3898 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3899 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3900 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3901 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3902
3903 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3904 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3905 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3906 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3907 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3908 else
3909 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3910 }
3911
3912 current_link_up = 0;
3913 current_speed = SPEED_INVALID;
3914 current_duplex = DUPLEX_INVALID;
e348c5e7 3915 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 3916 tp->link_config.rmt_adv = 0;
1da177e4 3917
f07e9af3 3918 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3919 err = tg3_phy_auxctl_read(tp,
3920 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3921 &val);
3922 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3923 tg3_phy_auxctl_write(tp,
3924 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3925 val | (1 << 10));
1da177e4
LT
3926 goto relink;
3927 }
3928 }
3929
3930 bmsr = 0;
3931 for (i = 0; i < 100; i++) {
3932 tg3_readphy(tp, MII_BMSR, &bmsr);
3933 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3934 (bmsr & BMSR_LSTATUS))
3935 break;
3936 udelay(40);
3937 }
3938
3939 if (bmsr & BMSR_LSTATUS) {
3940 u32 aux_stat, bmcr;
3941
3942 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3943 for (i = 0; i < 2000; i++) {
3944 udelay(10);
3945 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3946 aux_stat)
3947 break;
3948 }
3949
3950 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3951 &current_speed,
3952 &current_duplex);
3953
3954 bmcr = 0;
3955 for (i = 0; i < 200; i++) {
3956 tg3_readphy(tp, MII_BMCR, &bmcr);
3957 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3958 continue;
3959 if (bmcr && bmcr != 0x7fff)
3960 break;
3961 udelay(10);
3962 }
3963
ef167e27
MC
3964 lcl_adv = 0;
3965 rmt_adv = 0;
1da177e4 3966
ef167e27
MC
3967 tp->link_config.active_speed = current_speed;
3968 tp->link_config.active_duplex = current_duplex;
3969
3970 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3971 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 3972 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 3973 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 3974 current_link_up = 1;
1da177e4
LT
3975 } else {
3976 if (!(bmcr & BMCR_ANENABLE) &&
3977 tp->link_config.speed == current_speed &&
ef167e27
MC
3978 tp->link_config.duplex == current_duplex &&
3979 tp->link_config.flowctrl ==
3980 tp->link_config.active_flowctrl) {
1da177e4 3981 current_link_up = 1;
1da177e4
LT
3982 }
3983 }
3984
ef167e27 3985 if (current_link_up == 1 &&
e348c5e7
MC
3986 tp->link_config.active_duplex == DUPLEX_FULL) {
3987 u32 reg, bit;
3988
3989 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
3990 reg = MII_TG3_FET_GEN_STAT;
3991 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
3992 } else {
3993 reg = MII_TG3_EXT_STAT;
3994 bit = MII_TG3_EXT_STAT_MDIX;
3995 }
3996
3997 if (!tg3_readphy(tp, reg, &val) && (val & bit))
3998 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
3999
ef167e27 4000 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4001 }
1da177e4
LT
4002 }
4003
1da177e4 4004relink:
80096068 4005 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4006 tg3_phy_copper_begin(tp);
4007
f833c4c1 4008 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4009 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4010 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4011 current_link_up = 1;
4012 }
4013
4014 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4015 if (current_link_up == 1) {
4016 if (tp->link_config.active_speed == SPEED_100 ||
4017 tp->link_config.active_speed == SPEED_10)
4018 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4019 else
4020 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4021 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4022 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4023 else
1da177e4
LT
4024 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4025
4026 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4027 if (tp->link_config.active_duplex == DUPLEX_HALF)
4028 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4029
1da177e4 4030 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4031 if (current_link_up == 1 &&
4032 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4033 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4034 else
4035 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4036 }
4037
4038 /* ??? Without this setting Netgear GA302T PHY does not
4039 * ??? send/receive packets...
4040 */
79eb6904 4041 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4042 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4043 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4044 tw32_f(MAC_MI_MODE, tp->mi_mode);
4045 udelay(80);
4046 }
4047
4048 tw32_f(MAC_MODE, tp->mac_mode);
4049 udelay(40);
4050
52b02d04
MC
4051 tg3_phy_eee_adjust(tp, current_link_up);
4052
63c3a66f 4053 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4054 /* Polled via timer. */
4055 tw32_f(MAC_EVENT, 0);
4056 } else {
4057 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4058 }
4059 udelay(40);
4060
4061 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4062 current_link_up == 1 &&
4063 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4064 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4065 udelay(120);
4066 tw32_f(MAC_STATUS,
4067 (MAC_STATUS_SYNC_CHANGED |
4068 MAC_STATUS_CFG_CHANGED));
4069 udelay(40);
4070 tg3_write_mem(tp,
4071 NIC_SRAM_FIRMWARE_MBOX,
4072 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4073 }
4074
5e7dfd0f 4075 /* Prevent send BD corruption. */
63c3a66f 4076 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4077 u16 oldlnkctl, newlnkctl;
4078
4079 pci_read_config_word(tp->pdev,
708ebb3a 4080 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4081 &oldlnkctl);
4082 if (tp->link_config.active_speed == SPEED_100 ||
4083 tp->link_config.active_speed == SPEED_10)
4084 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4085 else
4086 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4087 if (newlnkctl != oldlnkctl)
4088 pci_write_config_word(tp->pdev,
93a700a9
MC
4089 pci_pcie_cap(tp->pdev) +
4090 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4091 }
4092
1da177e4
LT
4093 if (current_link_up != netif_carrier_ok(tp->dev)) {
4094 if (current_link_up)
4095 netif_carrier_on(tp->dev);
4096 else
4097 netif_carrier_off(tp->dev);
4098 tg3_link_report(tp);
4099 }
4100
4101 return 0;
4102}
4103
4104struct tg3_fiber_aneginfo {
4105 int state;
4106#define ANEG_STATE_UNKNOWN 0
4107#define ANEG_STATE_AN_ENABLE 1
4108#define ANEG_STATE_RESTART_INIT 2
4109#define ANEG_STATE_RESTART 3
4110#define ANEG_STATE_DISABLE_LINK_OK 4
4111#define ANEG_STATE_ABILITY_DETECT_INIT 5
4112#define ANEG_STATE_ABILITY_DETECT 6
4113#define ANEG_STATE_ACK_DETECT_INIT 7
4114#define ANEG_STATE_ACK_DETECT 8
4115#define ANEG_STATE_COMPLETE_ACK_INIT 9
4116#define ANEG_STATE_COMPLETE_ACK 10
4117#define ANEG_STATE_IDLE_DETECT_INIT 11
4118#define ANEG_STATE_IDLE_DETECT 12
4119#define ANEG_STATE_LINK_OK 13
4120#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4121#define ANEG_STATE_NEXT_PAGE_WAIT 15
4122
4123 u32 flags;
4124#define MR_AN_ENABLE 0x00000001
4125#define MR_RESTART_AN 0x00000002
4126#define MR_AN_COMPLETE 0x00000004
4127#define MR_PAGE_RX 0x00000008
4128#define MR_NP_LOADED 0x00000010
4129#define MR_TOGGLE_TX 0x00000020
4130#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4131#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4132#define MR_LP_ADV_SYM_PAUSE 0x00000100
4133#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4134#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4135#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4136#define MR_LP_ADV_NEXT_PAGE 0x00001000
4137#define MR_TOGGLE_RX 0x00002000
4138#define MR_NP_RX 0x00004000
4139
4140#define MR_LINK_OK 0x80000000
4141
4142 unsigned long link_time, cur_time;
4143
4144 u32 ability_match_cfg;
4145 int ability_match_count;
4146
4147 char ability_match, idle_match, ack_match;
4148
4149 u32 txconfig, rxconfig;
4150#define ANEG_CFG_NP 0x00000080
4151#define ANEG_CFG_ACK 0x00000040
4152#define ANEG_CFG_RF2 0x00000020
4153#define ANEG_CFG_RF1 0x00000010
4154#define ANEG_CFG_PS2 0x00000001
4155#define ANEG_CFG_PS1 0x00008000
4156#define ANEG_CFG_HD 0x00004000
4157#define ANEG_CFG_FD 0x00002000
4158#define ANEG_CFG_INVAL 0x00001f06
4159
4160};
4161#define ANEG_OK 0
4162#define ANEG_DONE 1
4163#define ANEG_TIMER_ENAB 2
4164#define ANEG_FAILED -1
4165
4166#define ANEG_STATE_SETTLE_TIME 10000
4167
4168static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4169 struct tg3_fiber_aneginfo *ap)
4170{
5be73b47 4171 u16 flowctrl;
1da177e4
LT
4172 unsigned long delta;
4173 u32 rx_cfg_reg;
4174 int ret;
4175
4176 if (ap->state == ANEG_STATE_UNKNOWN) {
4177 ap->rxconfig = 0;
4178 ap->link_time = 0;
4179 ap->cur_time = 0;
4180 ap->ability_match_cfg = 0;
4181 ap->ability_match_count = 0;
4182 ap->ability_match = 0;
4183 ap->idle_match = 0;
4184 ap->ack_match = 0;
4185 }
4186 ap->cur_time++;
4187
4188 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4189 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4190
4191 if (rx_cfg_reg != ap->ability_match_cfg) {
4192 ap->ability_match_cfg = rx_cfg_reg;
4193 ap->ability_match = 0;
4194 ap->ability_match_count = 0;
4195 } else {
4196 if (++ap->ability_match_count > 1) {
4197 ap->ability_match = 1;
4198 ap->ability_match_cfg = rx_cfg_reg;
4199 }
4200 }
4201 if (rx_cfg_reg & ANEG_CFG_ACK)
4202 ap->ack_match = 1;
4203 else
4204 ap->ack_match = 0;
4205
4206 ap->idle_match = 0;
4207 } else {
4208 ap->idle_match = 1;
4209 ap->ability_match_cfg = 0;
4210 ap->ability_match_count = 0;
4211 ap->ability_match = 0;
4212 ap->ack_match = 0;
4213
4214 rx_cfg_reg = 0;
4215 }
4216
4217 ap->rxconfig = rx_cfg_reg;
4218 ret = ANEG_OK;
4219
33f401ae 4220 switch (ap->state) {
1da177e4
LT
4221 case ANEG_STATE_UNKNOWN:
4222 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4223 ap->state = ANEG_STATE_AN_ENABLE;
4224
4225 /* fallthru */
4226 case ANEG_STATE_AN_ENABLE:
4227 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4228 if (ap->flags & MR_AN_ENABLE) {
4229 ap->link_time = 0;
4230 ap->cur_time = 0;
4231 ap->ability_match_cfg = 0;
4232 ap->ability_match_count = 0;
4233 ap->ability_match = 0;
4234 ap->idle_match = 0;
4235 ap->ack_match = 0;
4236
4237 ap->state = ANEG_STATE_RESTART_INIT;
4238 } else {
4239 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4240 }
4241 break;
4242
4243 case ANEG_STATE_RESTART_INIT:
4244 ap->link_time = ap->cur_time;
4245 ap->flags &= ~(MR_NP_LOADED);
4246 ap->txconfig = 0;
4247 tw32(MAC_TX_AUTO_NEG, 0);
4248 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4249 tw32_f(MAC_MODE, tp->mac_mode);
4250 udelay(40);
4251
4252 ret = ANEG_TIMER_ENAB;
4253 ap->state = ANEG_STATE_RESTART;
4254
4255 /* fallthru */
4256 case ANEG_STATE_RESTART:
4257 delta = ap->cur_time - ap->link_time;
859a5887 4258 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4259 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4260 else
1da177e4 4261 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4262 break;
4263
4264 case ANEG_STATE_DISABLE_LINK_OK:
4265 ret = ANEG_DONE;
4266 break;
4267
4268 case ANEG_STATE_ABILITY_DETECT_INIT:
4269 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4270 ap->txconfig = ANEG_CFG_FD;
4271 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4272 if (flowctrl & ADVERTISE_1000XPAUSE)
4273 ap->txconfig |= ANEG_CFG_PS1;
4274 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4275 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4276 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4277 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4278 tw32_f(MAC_MODE, tp->mac_mode);
4279 udelay(40);
4280
4281 ap->state = ANEG_STATE_ABILITY_DETECT;
4282 break;
4283
4284 case ANEG_STATE_ABILITY_DETECT:
859a5887 4285 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4286 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4287 break;
4288
4289 case ANEG_STATE_ACK_DETECT_INIT:
4290 ap->txconfig |= ANEG_CFG_ACK;
4291 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4292 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4293 tw32_f(MAC_MODE, tp->mac_mode);
4294 udelay(40);
4295
4296 ap->state = ANEG_STATE_ACK_DETECT;
4297
4298 /* fallthru */
4299 case ANEG_STATE_ACK_DETECT:
4300 if (ap->ack_match != 0) {
4301 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4302 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4303 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4304 } else {
4305 ap->state = ANEG_STATE_AN_ENABLE;
4306 }
4307 } else if (ap->ability_match != 0 &&
4308 ap->rxconfig == 0) {
4309 ap->state = ANEG_STATE_AN_ENABLE;
4310 }
4311 break;
4312
4313 case ANEG_STATE_COMPLETE_ACK_INIT:
4314 if (ap->rxconfig & ANEG_CFG_INVAL) {
4315 ret = ANEG_FAILED;
4316 break;
4317 }
4318 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4319 MR_LP_ADV_HALF_DUPLEX |
4320 MR_LP_ADV_SYM_PAUSE |
4321 MR_LP_ADV_ASYM_PAUSE |
4322 MR_LP_ADV_REMOTE_FAULT1 |
4323 MR_LP_ADV_REMOTE_FAULT2 |
4324 MR_LP_ADV_NEXT_PAGE |
4325 MR_TOGGLE_RX |
4326 MR_NP_RX);
4327 if (ap->rxconfig & ANEG_CFG_FD)
4328 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4329 if (ap->rxconfig & ANEG_CFG_HD)
4330 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4331 if (ap->rxconfig & ANEG_CFG_PS1)
4332 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4333 if (ap->rxconfig & ANEG_CFG_PS2)
4334 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4335 if (ap->rxconfig & ANEG_CFG_RF1)
4336 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4337 if (ap->rxconfig & ANEG_CFG_RF2)
4338 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4339 if (ap->rxconfig & ANEG_CFG_NP)
4340 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4341
4342 ap->link_time = ap->cur_time;
4343
4344 ap->flags ^= (MR_TOGGLE_TX);
4345 if (ap->rxconfig & 0x0008)
4346 ap->flags |= MR_TOGGLE_RX;
4347 if (ap->rxconfig & ANEG_CFG_NP)
4348 ap->flags |= MR_NP_RX;
4349 ap->flags |= MR_PAGE_RX;
4350
4351 ap->state = ANEG_STATE_COMPLETE_ACK;
4352 ret = ANEG_TIMER_ENAB;
4353 break;
4354
4355 case ANEG_STATE_COMPLETE_ACK:
4356 if (ap->ability_match != 0 &&
4357 ap->rxconfig == 0) {
4358 ap->state = ANEG_STATE_AN_ENABLE;
4359 break;
4360 }
4361 delta = ap->cur_time - ap->link_time;
4362 if (delta > ANEG_STATE_SETTLE_TIME) {
4363 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4364 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4365 } else {
4366 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4367 !(ap->flags & MR_NP_RX)) {
4368 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4369 } else {
4370 ret = ANEG_FAILED;
4371 }
4372 }
4373 }
4374 break;
4375
4376 case ANEG_STATE_IDLE_DETECT_INIT:
4377 ap->link_time = ap->cur_time;
4378 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4379 tw32_f(MAC_MODE, tp->mac_mode);
4380 udelay(40);
4381
4382 ap->state = ANEG_STATE_IDLE_DETECT;
4383 ret = ANEG_TIMER_ENAB;
4384 break;
4385
4386 case ANEG_STATE_IDLE_DETECT:
4387 if (ap->ability_match != 0 &&
4388 ap->rxconfig == 0) {
4389 ap->state = ANEG_STATE_AN_ENABLE;
4390 break;
4391 }
4392 delta = ap->cur_time - ap->link_time;
4393 if (delta > ANEG_STATE_SETTLE_TIME) {
4394 /* XXX another gem from the Broadcom driver :( */
4395 ap->state = ANEG_STATE_LINK_OK;
4396 }
4397 break;
4398
4399 case ANEG_STATE_LINK_OK:
4400 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4401 ret = ANEG_DONE;
4402 break;
4403
4404 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4405 /* ??? unimplemented */
4406 break;
4407
4408 case ANEG_STATE_NEXT_PAGE_WAIT:
4409 /* ??? unimplemented */
4410 break;
4411
4412 default:
4413 ret = ANEG_FAILED;
4414 break;
855e1111 4415 }
1da177e4
LT
4416
4417 return ret;
4418}
4419
5be73b47 4420static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4421{
4422 int res = 0;
4423 struct tg3_fiber_aneginfo aninfo;
4424 int status = ANEG_FAILED;
4425 unsigned int tick;
4426 u32 tmp;
4427
4428 tw32_f(MAC_TX_AUTO_NEG, 0);
4429
4430 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4431 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4432 udelay(40);
4433
4434 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4435 udelay(40);
4436
4437 memset(&aninfo, 0, sizeof(aninfo));
4438 aninfo.flags |= MR_AN_ENABLE;
4439 aninfo.state = ANEG_STATE_UNKNOWN;
4440 aninfo.cur_time = 0;
4441 tick = 0;
4442 while (++tick < 195000) {
4443 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4444 if (status == ANEG_DONE || status == ANEG_FAILED)
4445 break;
4446
4447 udelay(1);
4448 }
4449
4450 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4451 tw32_f(MAC_MODE, tp->mac_mode);
4452 udelay(40);
4453
5be73b47
MC
4454 *txflags = aninfo.txconfig;
4455 *rxflags = aninfo.flags;
1da177e4
LT
4456
4457 if (status == ANEG_DONE &&
4458 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4459 MR_LP_ADV_FULL_DUPLEX)))
4460 res = 1;
4461
4462 return res;
4463}
4464
4465static void tg3_init_bcm8002(struct tg3 *tp)
4466{
4467 u32 mac_status = tr32(MAC_STATUS);
4468 int i;
4469
4470 /* Reset when initting first time or we have a link. */
63c3a66f 4471 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4472 !(mac_status & MAC_STATUS_PCS_SYNCED))
4473 return;
4474
4475 /* Set PLL lock range. */
4476 tg3_writephy(tp, 0x16, 0x8007);
4477
4478 /* SW reset */
4479 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4480
4481 /* Wait for reset to complete. */
4482 /* XXX schedule_timeout() ... */
4483 for (i = 0; i < 500; i++)
4484 udelay(10);
4485
4486 /* Config mode; select PMA/Ch 1 regs. */
4487 tg3_writephy(tp, 0x10, 0x8411);
4488
4489 /* Enable auto-lock and comdet, select txclk for tx. */
4490 tg3_writephy(tp, 0x11, 0x0a10);
4491
4492 tg3_writephy(tp, 0x18, 0x00a0);
4493 tg3_writephy(tp, 0x16, 0x41ff);
4494
4495 /* Assert and deassert POR. */
4496 tg3_writephy(tp, 0x13, 0x0400);
4497 udelay(40);
4498 tg3_writephy(tp, 0x13, 0x0000);
4499
4500 tg3_writephy(tp, 0x11, 0x0a50);
4501 udelay(40);
4502 tg3_writephy(tp, 0x11, 0x0a10);
4503
4504 /* Wait for signal to stabilize */
4505 /* XXX schedule_timeout() ... */
4506 for (i = 0; i < 15000; i++)
4507 udelay(10);
4508
4509 /* Deselect the channel register so we can read the PHYID
4510 * later.
4511 */
4512 tg3_writephy(tp, 0x10, 0x8011);
4513}
4514
4515static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4516{
82cd3d11 4517 u16 flowctrl;
1da177e4
LT
4518 u32 sg_dig_ctrl, sg_dig_status;
4519 u32 serdes_cfg, expected_sg_dig_ctrl;
4520 int workaround, port_a;
4521 int current_link_up;
4522
4523 serdes_cfg = 0;
4524 expected_sg_dig_ctrl = 0;
4525 workaround = 0;
4526 port_a = 1;
4527 current_link_up = 0;
4528
4529 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4530 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4531 workaround = 1;
4532 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4533 port_a = 0;
4534
4535 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4536 /* preserve bits 20-23 for voltage regulator */
4537 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4538 }
4539
4540 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4541
4542 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4543 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4544 if (workaround) {
4545 u32 val = serdes_cfg;
4546
4547 if (port_a)
4548 val |= 0xc010000;
4549 else
4550 val |= 0x4010000;
4551 tw32_f(MAC_SERDES_CFG, val);
4552 }
c98f6e3b
MC
4553
4554 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4555 }
4556 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4557 tg3_setup_flow_control(tp, 0, 0);
4558 current_link_up = 1;
4559 }
4560 goto out;
4561 }
4562
4563 /* Want auto-negotiation. */
c98f6e3b 4564 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4565
82cd3d11
MC
4566 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4567 if (flowctrl & ADVERTISE_1000XPAUSE)
4568 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4569 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4570 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4571
4572 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4573 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4574 tp->serdes_counter &&
4575 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4576 MAC_STATUS_RCVD_CFG)) ==
4577 MAC_STATUS_PCS_SYNCED)) {
4578 tp->serdes_counter--;
4579 current_link_up = 1;
4580 goto out;
4581 }
4582restart_autoneg:
1da177e4
LT
4583 if (workaround)
4584 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4585 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4586 udelay(5);
4587 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4588
3d3ebe74 4589 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4590 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4591 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4592 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4593 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4594 mac_status = tr32(MAC_STATUS);
4595
c98f6e3b 4596 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4597 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4598 u32 local_adv = 0, remote_adv = 0;
4599
4600 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4601 local_adv |= ADVERTISE_1000XPAUSE;
4602 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4603 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4604
c98f6e3b 4605 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4606 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4607 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4608 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4609
859edb26
MC
4610 tp->link_config.rmt_adv =
4611 mii_adv_to_ethtool_adv_x(remote_adv);
4612
1da177e4
LT
4613 tg3_setup_flow_control(tp, local_adv, remote_adv);
4614 current_link_up = 1;
3d3ebe74 4615 tp->serdes_counter = 0;
f07e9af3 4616 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4617 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4618 if (tp->serdes_counter)
4619 tp->serdes_counter--;
1da177e4
LT
4620 else {
4621 if (workaround) {
4622 u32 val = serdes_cfg;
4623
4624 if (port_a)
4625 val |= 0xc010000;
4626 else
4627 val |= 0x4010000;
4628
4629 tw32_f(MAC_SERDES_CFG, val);
4630 }
4631
c98f6e3b 4632 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4633 udelay(40);
4634
4635 /* Link parallel detection - link is up */
4636 /* only if we have PCS_SYNC and not */
4637 /* receiving config code words */
4638 mac_status = tr32(MAC_STATUS);
4639 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4640 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4641 tg3_setup_flow_control(tp, 0, 0);
4642 current_link_up = 1;
f07e9af3
MC
4643 tp->phy_flags |=
4644 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4645 tp->serdes_counter =
4646 SERDES_PARALLEL_DET_TIMEOUT;
4647 } else
4648 goto restart_autoneg;
1da177e4
LT
4649 }
4650 }
3d3ebe74
MC
4651 } else {
4652 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4653 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4654 }
4655
4656out:
4657 return current_link_up;
4658}
4659
4660static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4661{
4662 int current_link_up = 0;
4663
5cf64b8a 4664 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4665 goto out;
1da177e4
LT
4666
4667 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4668 u32 txflags, rxflags;
1da177e4 4669 int i;
6aa20a22 4670
5be73b47
MC
4671 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4672 u32 local_adv = 0, remote_adv = 0;
1da177e4 4673
5be73b47
MC
4674 if (txflags & ANEG_CFG_PS1)
4675 local_adv |= ADVERTISE_1000XPAUSE;
4676 if (txflags & ANEG_CFG_PS2)
4677 local_adv |= ADVERTISE_1000XPSE_ASYM;
4678
4679 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4680 remote_adv |= LPA_1000XPAUSE;
4681 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4682 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4683
859edb26
MC
4684 tp->link_config.rmt_adv =
4685 mii_adv_to_ethtool_adv_x(remote_adv);
4686
1da177e4
LT
4687 tg3_setup_flow_control(tp, local_adv, remote_adv);
4688
1da177e4
LT
4689 current_link_up = 1;
4690 }
4691 for (i = 0; i < 30; i++) {
4692 udelay(20);
4693 tw32_f(MAC_STATUS,
4694 (MAC_STATUS_SYNC_CHANGED |
4695 MAC_STATUS_CFG_CHANGED));
4696 udelay(40);
4697 if ((tr32(MAC_STATUS) &
4698 (MAC_STATUS_SYNC_CHANGED |
4699 MAC_STATUS_CFG_CHANGED)) == 0)
4700 break;
4701 }
4702
4703 mac_status = tr32(MAC_STATUS);
4704 if (current_link_up == 0 &&
4705 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4706 !(mac_status & MAC_STATUS_RCVD_CFG))
4707 current_link_up = 1;
4708 } else {
5be73b47
MC
4709 tg3_setup_flow_control(tp, 0, 0);
4710
1da177e4
LT
4711 /* Forcing 1000FD link up. */
4712 current_link_up = 1;
1da177e4
LT
4713
4714 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4715 udelay(40);
e8f3f6ca
MC
4716
4717 tw32_f(MAC_MODE, tp->mac_mode);
4718 udelay(40);
1da177e4
LT
4719 }
4720
4721out:
4722 return current_link_up;
4723}
4724
4725static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4726{
4727 u32 orig_pause_cfg;
4728 u16 orig_active_speed;
4729 u8 orig_active_duplex;
4730 u32 mac_status;
4731 int current_link_up;
4732 int i;
4733
8d018621 4734 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4735 orig_active_speed = tp->link_config.active_speed;
4736 orig_active_duplex = tp->link_config.active_duplex;
4737
63c3a66f 4738 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4739 netif_carrier_ok(tp->dev) &&
63c3a66f 4740 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4741 mac_status = tr32(MAC_STATUS);
4742 mac_status &= (MAC_STATUS_PCS_SYNCED |
4743 MAC_STATUS_SIGNAL_DET |
4744 MAC_STATUS_CFG_CHANGED |
4745 MAC_STATUS_RCVD_CFG);
4746 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4747 MAC_STATUS_SIGNAL_DET)) {
4748 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4749 MAC_STATUS_CFG_CHANGED));
4750 return 0;
4751 }
4752 }
4753
4754 tw32_f(MAC_TX_AUTO_NEG, 0);
4755
4756 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4757 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4758 tw32_f(MAC_MODE, tp->mac_mode);
4759 udelay(40);
4760
79eb6904 4761 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4762 tg3_init_bcm8002(tp);
4763
4764 /* Enable link change event even when serdes polling. */
4765 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4766 udelay(40);
4767
4768 current_link_up = 0;
859edb26 4769 tp->link_config.rmt_adv = 0;
1da177e4
LT
4770 mac_status = tr32(MAC_STATUS);
4771
63c3a66f 4772 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4773 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4774 else
4775 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4776
898a56f8 4777 tp->napi[0].hw_status->status =
1da177e4 4778 (SD_STATUS_UPDATED |
898a56f8 4779 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4780
4781 for (i = 0; i < 100; i++) {
4782 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4783 MAC_STATUS_CFG_CHANGED));
4784 udelay(5);
4785 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4786 MAC_STATUS_CFG_CHANGED |
4787 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4788 break;
4789 }
4790
4791 mac_status = tr32(MAC_STATUS);
4792 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4793 current_link_up = 0;
3d3ebe74
MC
4794 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4795 tp->serdes_counter == 0) {
1da177e4
LT
4796 tw32_f(MAC_MODE, (tp->mac_mode |
4797 MAC_MODE_SEND_CONFIGS));
4798 udelay(1);
4799 tw32_f(MAC_MODE, tp->mac_mode);
4800 }
4801 }
4802
4803 if (current_link_up == 1) {
4804 tp->link_config.active_speed = SPEED_1000;
4805 tp->link_config.active_duplex = DUPLEX_FULL;
4806 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4807 LED_CTRL_LNKLED_OVERRIDE |
4808 LED_CTRL_1000MBPS_ON));
4809 } else {
4810 tp->link_config.active_speed = SPEED_INVALID;
4811 tp->link_config.active_duplex = DUPLEX_INVALID;
4812 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4813 LED_CTRL_LNKLED_OVERRIDE |
4814 LED_CTRL_TRAFFIC_OVERRIDE));
4815 }
4816
4817 if (current_link_up != netif_carrier_ok(tp->dev)) {
4818 if (current_link_up)
4819 netif_carrier_on(tp->dev);
4820 else
4821 netif_carrier_off(tp->dev);
4822 tg3_link_report(tp);
4823 } else {
8d018621 4824 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4825 if (orig_pause_cfg != now_pause_cfg ||
4826 orig_active_speed != tp->link_config.active_speed ||
4827 orig_active_duplex != tp->link_config.active_duplex)
4828 tg3_link_report(tp);
4829 }
4830
4831 return 0;
4832}
4833
747e8f8b
MC
4834static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4835{
4836 int current_link_up, err = 0;
4837 u32 bmsr, bmcr;
4838 u16 current_speed;
4839 u8 current_duplex;
ef167e27 4840 u32 local_adv, remote_adv;
747e8f8b
MC
4841
4842 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4843 tw32_f(MAC_MODE, tp->mac_mode);
4844 udelay(40);
4845
4846 tw32(MAC_EVENT, 0);
4847
4848 tw32_f(MAC_STATUS,
4849 (MAC_STATUS_SYNC_CHANGED |
4850 MAC_STATUS_CFG_CHANGED |
4851 MAC_STATUS_MI_COMPLETION |
4852 MAC_STATUS_LNKSTATE_CHANGED));
4853 udelay(40);
4854
4855 if (force_reset)
4856 tg3_phy_reset(tp);
4857
4858 current_link_up = 0;
4859 current_speed = SPEED_INVALID;
4860 current_duplex = DUPLEX_INVALID;
859edb26 4861 tp->link_config.rmt_adv = 0;
747e8f8b
MC
4862
4863 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4864 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4865 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4866 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4867 bmsr |= BMSR_LSTATUS;
4868 else
4869 bmsr &= ~BMSR_LSTATUS;
4870 }
747e8f8b
MC
4871
4872 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4873
4874 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4875 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4876 /* do nothing, just check for link up at the end */
4877 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 4878 u32 adv, newadv;
747e8f8b
MC
4879
4880 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
4881 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4882 ADVERTISE_1000XPAUSE |
4883 ADVERTISE_1000XPSE_ASYM |
4884 ADVERTISE_SLCT);
747e8f8b 4885
28011cf1 4886 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 4887 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 4888
28011cf1
MC
4889 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
4890 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
4891 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4892 tg3_writephy(tp, MII_BMCR, bmcr);
4893
4894 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4895 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4896 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4897
4898 return err;
4899 }
4900 } else {
4901 u32 new_bmcr;
4902
4903 bmcr &= ~BMCR_SPEED1000;
4904 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4905
4906 if (tp->link_config.duplex == DUPLEX_FULL)
4907 new_bmcr |= BMCR_FULLDPLX;
4908
4909 if (new_bmcr != bmcr) {
4910 /* BMCR_SPEED1000 is a reserved bit that needs
4911 * to be set on write.
4912 */
4913 new_bmcr |= BMCR_SPEED1000;
4914
4915 /* Force a linkdown */
4916 if (netif_carrier_ok(tp->dev)) {
4917 u32 adv;
4918
4919 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4920 adv &= ~(ADVERTISE_1000XFULL |
4921 ADVERTISE_1000XHALF |
4922 ADVERTISE_SLCT);
4923 tg3_writephy(tp, MII_ADVERTISE, adv);
4924 tg3_writephy(tp, MII_BMCR, bmcr |
4925 BMCR_ANRESTART |
4926 BMCR_ANENABLE);
4927 udelay(10);
4928 netif_carrier_off(tp->dev);
4929 }
4930 tg3_writephy(tp, MII_BMCR, new_bmcr);
4931 bmcr = new_bmcr;
4932 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4933 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4934 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4935 ASIC_REV_5714) {
4936 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4937 bmsr |= BMSR_LSTATUS;
4938 else
4939 bmsr &= ~BMSR_LSTATUS;
4940 }
f07e9af3 4941 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4942 }
4943 }
4944
4945 if (bmsr & BMSR_LSTATUS) {
4946 current_speed = SPEED_1000;
4947 current_link_up = 1;
4948 if (bmcr & BMCR_FULLDPLX)
4949 current_duplex = DUPLEX_FULL;
4950 else
4951 current_duplex = DUPLEX_HALF;
4952
ef167e27
MC
4953 local_adv = 0;
4954 remote_adv = 0;
4955
747e8f8b 4956 if (bmcr & BMCR_ANENABLE) {
ef167e27 4957 u32 common;
747e8f8b
MC
4958
4959 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4960 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4961 common = local_adv & remote_adv;
4962 if (common & (ADVERTISE_1000XHALF |
4963 ADVERTISE_1000XFULL)) {
4964 if (common & ADVERTISE_1000XFULL)
4965 current_duplex = DUPLEX_FULL;
4966 else
4967 current_duplex = DUPLEX_HALF;
859edb26
MC
4968
4969 tp->link_config.rmt_adv =
4970 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 4971 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4972 /* Link is up via parallel detect */
859a5887 4973 } else {
747e8f8b 4974 current_link_up = 0;
859a5887 4975 }
747e8f8b
MC
4976 }
4977 }
4978
ef167e27
MC
4979 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4980 tg3_setup_flow_control(tp, local_adv, remote_adv);
4981
747e8f8b
MC
4982 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4983 if (tp->link_config.active_duplex == DUPLEX_HALF)
4984 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4985
4986 tw32_f(MAC_MODE, tp->mac_mode);
4987 udelay(40);
4988
4989 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4990
4991 tp->link_config.active_speed = current_speed;
4992 tp->link_config.active_duplex = current_duplex;
4993
4994 if (current_link_up != netif_carrier_ok(tp->dev)) {
4995 if (current_link_up)
4996 netif_carrier_on(tp->dev);
4997 else {
4998 netif_carrier_off(tp->dev);
f07e9af3 4999 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5000 }
5001 tg3_link_report(tp);
5002 }
5003 return err;
5004}
5005
5006static void tg3_serdes_parallel_detect(struct tg3 *tp)
5007{
3d3ebe74 5008 if (tp->serdes_counter) {
747e8f8b 5009 /* Give autoneg time to complete. */
3d3ebe74 5010 tp->serdes_counter--;
747e8f8b
MC
5011 return;
5012 }
c6cdf436 5013
747e8f8b
MC
5014 if (!netif_carrier_ok(tp->dev) &&
5015 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5016 u32 bmcr;
5017
5018 tg3_readphy(tp, MII_BMCR, &bmcr);
5019 if (bmcr & BMCR_ANENABLE) {
5020 u32 phy1, phy2;
5021
5022 /* Select shadow register 0x1f */
f08aa1a8
MC
5023 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5024 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5025
5026 /* Select expansion interrupt status register */
f08aa1a8
MC
5027 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5028 MII_TG3_DSP_EXP1_INT_STAT);
5029 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5030 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5031
5032 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5033 /* We have signal detect and not receiving
5034 * config code words, link is up by parallel
5035 * detection.
5036 */
5037
5038 bmcr &= ~BMCR_ANENABLE;
5039 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5040 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5041 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5042 }
5043 }
859a5887
MC
5044 } else if (netif_carrier_ok(tp->dev) &&
5045 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5046 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5047 u32 phy2;
5048
5049 /* Select expansion interrupt status register */
f08aa1a8
MC
5050 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5051 MII_TG3_DSP_EXP1_INT_STAT);
5052 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5053 if (phy2 & 0x20) {
5054 u32 bmcr;
5055
5056 /* Config code words received, turn on autoneg. */
5057 tg3_readphy(tp, MII_BMCR, &bmcr);
5058 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5059
f07e9af3 5060 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5061
5062 }
5063 }
5064}
5065
1da177e4
LT
5066static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5067{
f2096f94 5068 u32 val;
1da177e4
LT
5069 int err;
5070
f07e9af3 5071 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5072 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5073 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5074 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5075 else
1da177e4 5076 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5077
bcb37f6c 5078 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5079 u32 scale;
aa6c91fe
MC
5080
5081 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5082 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5083 scale = 65;
5084 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5085 scale = 6;
5086 else
5087 scale = 12;
5088
5089 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5090 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5091 tw32(GRC_MISC_CFG, val);
5092 }
5093
f2096f94
MC
5094 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5095 (6 << TX_LENGTHS_IPG_SHIFT);
5096 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5097 val |= tr32(MAC_TX_LENGTHS) &
5098 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5099 TX_LENGTHS_CNT_DWN_VAL_MSK);
5100
1da177e4
LT
5101 if (tp->link_config.active_speed == SPEED_1000 &&
5102 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5103 tw32(MAC_TX_LENGTHS, val |
5104 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5105 else
f2096f94
MC
5106 tw32(MAC_TX_LENGTHS, val |
5107 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5108
63c3a66f 5109 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5110 if (netif_carrier_ok(tp->dev)) {
5111 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5112 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5113 } else {
5114 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5115 }
5116 }
5117
63c3a66f 5118 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5119 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5120 if (!netif_carrier_ok(tp->dev))
5121 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5122 tp->pwrmgmt_thresh;
5123 else
5124 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5125 tw32(PCIE_PWR_MGMT_THRESH, val);
5126 }
5127
1da177e4
LT
5128 return err;
5129}
5130
66cfd1bd
MC
5131static inline int tg3_irq_sync(struct tg3 *tp)
5132{
5133 return tp->irq_sync;
5134}
5135
97bd8e49
MC
5136static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5137{
5138 int i;
5139
5140 dst = (u32 *)((u8 *)dst + off);
5141 for (i = 0; i < len; i += sizeof(u32))
5142 *dst++ = tr32(off + i);
5143}
5144
5145static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5146{
5147 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5148 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5149 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5150 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5151 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5152 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5153 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5154 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5155 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5156 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5157 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5158 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5159 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5160 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5161 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5162 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5163 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5164 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5165 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5166
63c3a66f 5167 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5168 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5169
5170 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5171 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5172 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5173 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5174 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5175 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5176 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5177 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5178
63c3a66f 5179 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5180 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5181 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5182 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5183 }
5184
5185 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5186 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5187 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5188 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5189 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5190
63c3a66f 5191 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5192 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5193}
5194
5195static void tg3_dump_state(struct tg3 *tp)
5196{
5197 int i;
5198 u32 *regs;
5199
5200 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5201 if (!regs) {
5202 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5203 return;
5204 }
5205
63c3a66f 5206 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5207 /* Read up to but not including private PCI registers */
5208 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5209 regs[i / sizeof(u32)] = tr32(i);
5210 } else
5211 tg3_dump_legacy_regs(tp, regs);
5212
5213 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5214 if (!regs[i + 0] && !regs[i + 1] &&
5215 !regs[i + 2] && !regs[i + 3])
5216 continue;
5217
5218 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5219 i * 4,
5220 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5221 }
5222
5223 kfree(regs);
5224
5225 for (i = 0; i < tp->irq_cnt; i++) {
5226 struct tg3_napi *tnapi = &tp->napi[i];
5227
5228 /* SW status block */
5229 netdev_err(tp->dev,
5230 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5231 i,
5232 tnapi->hw_status->status,
5233 tnapi->hw_status->status_tag,
5234 tnapi->hw_status->rx_jumbo_consumer,
5235 tnapi->hw_status->rx_consumer,
5236 tnapi->hw_status->rx_mini_consumer,
5237 tnapi->hw_status->idx[0].rx_producer,
5238 tnapi->hw_status->idx[0].tx_consumer);
5239
5240 netdev_err(tp->dev,
5241 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5242 i,
5243 tnapi->last_tag, tnapi->last_irq_tag,
5244 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5245 tnapi->rx_rcb_ptr,
5246 tnapi->prodring.rx_std_prod_idx,
5247 tnapi->prodring.rx_std_cons_idx,
5248 tnapi->prodring.rx_jmb_prod_idx,
5249 tnapi->prodring.rx_jmb_cons_idx);
5250 }
5251}
5252
df3e6548
MC
5253/* This is called whenever we suspect that the system chipset is re-
5254 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5255 * is bogus tx completions. We try to recover by setting the
5256 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5257 * in the workqueue.
5258 */
5259static void tg3_tx_recover(struct tg3 *tp)
5260{
63c3a66f 5261 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5262 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5263
5129c3a3
MC
5264 netdev_warn(tp->dev,
5265 "The system may be re-ordering memory-mapped I/O "
5266 "cycles to the network device, attempting to recover. "
5267 "Please report the problem to the driver maintainer "
5268 "and include system chipset information.\n");
df3e6548
MC
5269
5270 spin_lock(&tp->lock);
63c3a66f 5271 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5272 spin_unlock(&tp->lock);
5273}
5274
f3f3f27e 5275static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5276{
f65aac16
MC
5277 /* Tell compiler to fetch tx indices from memory. */
5278 barrier();
f3f3f27e
MC
5279 return tnapi->tx_pending -
5280 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5281}
5282
1da177e4
LT
5283/* Tigon3 never reports partial packet sends. So we do not
5284 * need special logic to handle SKBs that have not had all
5285 * of their frags sent yet, like SunGEM does.
5286 */
17375d25 5287static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5288{
17375d25 5289 struct tg3 *tp = tnapi->tp;
898a56f8 5290 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5291 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5292 struct netdev_queue *txq;
5293 int index = tnapi - tp->napi;
298376d3 5294 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5295
63c3a66f 5296 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5297 index--;
5298
5299 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5300
5301 while (sw_idx != hw_idx) {
df8944cf 5302 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5303 struct sk_buff *skb = ri->skb;
df3e6548
MC
5304 int i, tx_bug = 0;
5305
5306 if (unlikely(skb == NULL)) {
5307 tg3_tx_recover(tp);
5308 return;
5309 }
1da177e4 5310
f4188d8a 5311 pci_unmap_single(tp->pdev,
4e5e4f0d 5312 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5313 skb_headlen(skb),
5314 PCI_DMA_TODEVICE);
1da177e4
LT
5315
5316 ri->skb = NULL;
5317
e01ee14d
MC
5318 while (ri->fragmented) {
5319 ri->fragmented = false;
5320 sw_idx = NEXT_TX(sw_idx);
5321 ri = &tnapi->tx_buffers[sw_idx];
5322 }
5323
1da177e4
LT
5324 sw_idx = NEXT_TX(sw_idx);
5325
5326 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5327 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5328 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5329 tx_bug = 1;
f4188d8a
AD
5330
5331 pci_unmap_page(tp->pdev,
4e5e4f0d 5332 dma_unmap_addr(ri, mapping),
9e903e08 5333 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5334 PCI_DMA_TODEVICE);
e01ee14d
MC
5335
5336 while (ri->fragmented) {
5337 ri->fragmented = false;
5338 sw_idx = NEXT_TX(sw_idx);
5339 ri = &tnapi->tx_buffers[sw_idx];
5340 }
5341
1da177e4
LT
5342 sw_idx = NEXT_TX(sw_idx);
5343 }
5344
298376d3
TH
5345 pkts_compl++;
5346 bytes_compl += skb->len;
5347
f47c11ee 5348 dev_kfree_skb(skb);
df3e6548
MC
5349
5350 if (unlikely(tx_bug)) {
5351 tg3_tx_recover(tp);
5352 return;
5353 }
1da177e4
LT
5354 }
5355
298376d3
TH
5356 netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);
5357
f3f3f27e 5358 tnapi->tx_cons = sw_idx;
1da177e4 5359
1b2a7205
MC
5360 /* Need to make the tx_cons update visible to tg3_start_xmit()
5361 * before checking for netif_queue_stopped(). Without the
5362 * memory barrier, there is a small possibility that tg3_start_xmit()
5363 * will miss it and cause the queue to be stopped forever.
5364 */
5365 smp_mb();
5366
fe5f5787 5367 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5368 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5369 __netif_tx_lock(txq, smp_processor_id());
5370 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5371 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5372 netif_tx_wake_queue(txq);
5373 __netif_tx_unlock(txq);
51b91468 5374 }
1da177e4
LT
5375}
5376
9205fd9c 5377static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5378{
9205fd9c 5379 if (!ri->data)
2b2cdb65
MC
5380 return;
5381
4e5e4f0d 5382 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5383 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5384 kfree(ri->data);
5385 ri->data = NULL;
2b2cdb65
MC
5386}
5387
1da177e4
LT
5388/* Returns size of skb allocated or < 0 on error.
5389 *
5390 * We only need to fill in the address because the other members
5391 * of the RX descriptor are invariant, see tg3_init_rings.
5392 *
5393 * Note the purposeful assymetry of cpu vs. chip accesses. For
5394 * posting buffers we only dirty the first cache line of the RX
5395 * descriptor (containing the address). Whereas for the RX status
5396 * buffers the cpu only reads the last cacheline of the RX descriptor
5397 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5398 */
9205fd9c 5399static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5400 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5401{
5402 struct tg3_rx_buffer_desc *desc;
f94e290e 5403 struct ring_info *map;
9205fd9c 5404 u8 *data;
1da177e4 5405 dma_addr_t mapping;
9205fd9c 5406 int skb_size, data_size, dest_idx;
1da177e4 5407
1da177e4
LT
5408 switch (opaque_key) {
5409 case RXD_OPAQUE_RING_STD:
2c49a44d 5410 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5411 desc = &tpr->rx_std[dest_idx];
5412 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5413 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5414 break;
5415
5416 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5417 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5418 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5419 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5420 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5421 break;
5422
5423 default:
5424 return -EINVAL;
855e1111 5425 }
1da177e4
LT
5426
5427 /* Do not overwrite any of the map or rp information
5428 * until we are sure we can commit to a new buffer.
5429 *
5430 * Callers depend upon this behavior and assume that
5431 * we leave everything unchanged if we fail.
5432 */
9205fd9c
ED
5433 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5434 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5435 data = kmalloc(skb_size, GFP_ATOMIC);
5436 if (!data)
1da177e4
LT
5437 return -ENOMEM;
5438
9205fd9c
ED
5439 mapping = pci_map_single(tp->pdev,
5440 data + TG3_RX_OFFSET(tp),
5441 data_size,
1da177e4 5442 PCI_DMA_FROMDEVICE);
a21771dd 5443 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5444 kfree(data);
a21771dd
MC
5445 return -EIO;
5446 }
1da177e4 5447
9205fd9c 5448 map->data = data;
4e5e4f0d 5449 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5450
1da177e4
LT
5451 desc->addr_hi = ((u64)mapping >> 32);
5452 desc->addr_lo = ((u64)mapping & 0xffffffff);
5453
9205fd9c 5454 return data_size;
1da177e4
LT
5455}
5456
5457/* We only need to move over in the address because the other
5458 * members of the RX descriptor are invariant. See notes above
9205fd9c 5459 * tg3_alloc_rx_data for full details.
1da177e4 5460 */
a3896167
MC
5461static void tg3_recycle_rx(struct tg3_napi *tnapi,
5462 struct tg3_rx_prodring_set *dpr,
5463 u32 opaque_key, int src_idx,
5464 u32 dest_idx_unmasked)
1da177e4 5465{
17375d25 5466 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5467 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5468 struct ring_info *src_map, *dest_map;
8fea32b9 5469 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5470 int dest_idx;
1da177e4
LT
5471
5472 switch (opaque_key) {
5473 case RXD_OPAQUE_RING_STD:
2c49a44d 5474 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5475 dest_desc = &dpr->rx_std[dest_idx];
5476 dest_map = &dpr->rx_std_buffers[dest_idx];
5477 src_desc = &spr->rx_std[src_idx];
5478 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5479 break;
5480
5481 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5482 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5483 dest_desc = &dpr->rx_jmb[dest_idx].std;
5484 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5485 src_desc = &spr->rx_jmb[src_idx].std;
5486 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5487 break;
5488
5489 default:
5490 return;
855e1111 5491 }
1da177e4 5492
9205fd9c 5493 dest_map->data = src_map->data;
4e5e4f0d
FT
5494 dma_unmap_addr_set(dest_map, mapping,
5495 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5496 dest_desc->addr_hi = src_desc->addr_hi;
5497 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5498
5499 /* Ensure that the update to the skb happens after the physical
5500 * addresses have been transferred to the new BD location.
5501 */
5502 smp_wmb();
5503
9205fd9c 5504 src_map->data = NULL;
1da177e4
LT
5505}
5506
1da177e4
LT
5507/* The RX ring scheme is composed of multiple rings which post fresh
5508 * buffers to the chip, and one special ring the chip uses to report
5509 * status back to the host.
5510 *
5511 * The special ring reports the status of received packets to the
5512 * host. The chip does not write into the original descriptor the
5513 * RX buffer was obtained from. The chip simply takes the original
5514 * descriptor as provided by the host, updates the status and length
5515 * field, then writes this into the next status ring entry.
5516 *
5517 * Each ring the host uses to post buffers to the chip is described
5518 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5519 * it is first placed into the on-chip ram. When the packet's length
5520 * is known, it walks down the TG3_BDINFO entries to select the ring.
5521 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5522 * which is within the range of the new packet's length is chosen.
5523 *
5524 * The "separate ring for rx status" scheme may sound queer, but it makes
5525 * sense from a cache coherency perspective. If only the host writes
5526 * to the buffer post rings, and only the chip writes to the rx status
5527 * rings, then cache lines never move beyond shared-modified state.
5528 * If both the host and chip were to write into the same ring, cache line
5529 * eviction could occur since both entities want it in an exclusive state.
5530 */
17375d25 5531static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5532{
17375d25 5533 struct tg3 *tp = tnapi->tp;
f92905de 5534 u32 work_mask, rx_std_posted = 0;
4361935a 5535 u32 std_prod_idx, jmb_prod_idx;
72334482 5536 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5537 u16 hw_idx;
1da177e4 5538 int received;
8fea32b9 5539 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5540
8d9d7cfc 5541 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5542 /*
5543 * We need to order the read of hw_idx and the read of
5544 * the opaque cookie.
5545 */
5546 rmb();
1da177e4
LT
5547 work_mask = 0;
5548 received = 0;
4361935a
MC
5549 std_prod_idx = tpr->rx_std_prod_idx;
5550 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5551 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5552 struct ring_info *ri;
72334482 5553 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5554 unsigned int len;
5555 struct sk_buff *skb;
5556 dma_addr_t dma_addr;
5557 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5558 u8 *data;
1da177e4
LT
5559
5560 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5561 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5562 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5563 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5564 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5565 data = ri->data;
4361935a 5566 post_ptr = &std_prod_idx;
f92905de 5567 rx_std_posted++;
1da177e4 5568 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5569 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5570 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5571 data = ri->data;
4361935a 5572 post_ptr = &jmb_prod_idx;
21f581a5 5573 } else
1da177e4 5574 goto next_pkt_nopost;
1da177e4
LT
5575
5576 work_mask |= opaque_key;
5577
5578 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5579 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5580 drop_it:
a3896167 5581 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5582 desc_idx, *post_ptr);
5583 drop_it_no_recycle:
5584 /* Other statistics kept track of by card. */
b0057c51 5585 tp->rx_dropped++;
1da177e4
LT
5586 goto next_pkt;
5587 }
5588
9205fd9c 5589 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5590 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5591 ETH_FCS_LEN;
1da177e4 5592
d2757fc4 5593 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5594 int skb_size;
5595
9205fd9c 5596 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5597 *post_ptr);
1da177e4
LT
5598 if (skb_size < 0)
5599 goto drop_it;
5600
287be12e 5601 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5602 PCI_DMA_FROMDEVICE);
5603
9205fd9c
ED
5604 skb = build_skb(data);
5605 if (!skb) {
5606 kfree(data);
5607 goto drop_it_no_recycle;
5608 }
5609 skb_reserve(skb, TG3_RX_OFFSET(tp));
5610 /* Ensure that the update to the data happens
61e800cf
MC
5611 * after the usage of the old DMA mapping.
5612 */
5613 smp_wmb();
5614
9205fd9c 5615 ri->data = NULL;
61e800cf 5616
1da177e4 5617 } else {
a3896167 5618 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5619 desc_idx, *post_ptr);
5620
9205fd9c
ED
5621 skb = netdev_alloc_skb(tp->dev,
5622 len + TG3_RAW_IP_ALIGN);
5623 if (skb == NULL)
1da177e4
LT
5624 goto drop_it_no_recycle;
5625
9205fd9c 5626 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5627 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5628 memcpy(skb->data,
5629 data + TG3_RX_OFFSET(tp),
5630 len);
1da177e4 5631 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5632 }
5633
9205fd9c 5634 skb_put(skb, len);
dc668910 5635 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5636 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5637 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5638 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5639 skb->ip_summed = CHECKSUM_UNNECESSARY;
5640 else
bc8acf2c 5641 skb_checksum_none_assert(skb);
1da177e4
LT
5642
5643 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5644
5645 if (len > (tp->dev->mtu + ETH_HLEN) &&
5646 skb->protocol != htons(ETH_P_8021Q)) {
5647 dev_kfree_skb(skb);
b0057c51 5648 goto drop_it_no_recycle;
f7b493e0
MC
5649 }
5650
9dc7a113 5651 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5652 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5653 __vlan_hwaccel_put_tag(skb,
5654 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5655
bf933c80 5656 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5657
1da177e4
LT
5658 received++;
5659 budget--;
5660
5661next_pkt:
5662 (*post_ptr)++;
f92905de
MC
5663
5664 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5665 tpr->rx_std_prod_idx = std_prod_idx &
5666 tp->rx_std_ring_mask;
86cfe4ff
MC
5667 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5668 tpr->rx_std_prod_idx);
f92905de
MC
5669 work_mask &= ~RXD_OPAQUE_RING_STD;
5670 rx_std_posted = 0;
5671 }
1da177e4 5672next_pkt_nopost:
483ba50b 5673 sw_idx++;
7cb32cf2 5674 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5675
5676 /* Refresh hw_idx to see if there is new work */
5677 if (sw_idx == hw_idx) {
8d9d7cfc 5678 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5679 rmb();
5680 }
1da177e4
LT
5681 }
5682
5683 /* ACK the status ring. */
72334482
MC
5684 tnapi->rx_rcb_ptr = sw_idx;
5685 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5686
5687 /* Refill RX ring(s). */
63c3a66f 5688 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5689 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5690 tpr->rx_std_prod_idx = std_prod_idx &
5691 tp->rx_std_ring_mask;
b196c7e4
MC
5692 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5693 tpr->rx_std_prod_idx);
5694 }
5695 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5696 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5697 tp->rx_jmb_ring_mask;
b196c7e4
MC
5698 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5699 tpr->rx_jmb_prod_idx);
5700 }
5701 mmiowb();
5702 } else if (work_mask) {
5703 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5704 * updated before the producer indices can be updated.
5705 */
5706 smp_wmb();
5707
2c49a44d
MC
5708 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5709 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5710
e4af1af9
MC
5711 if (tnapi != &tp->napi[1])
5712 napi_schedule(&tp->napi[1].napi);
1da177e4 5713 }
1da177e4
LT
5714
5715 return received;
5716}
5717
35f2d7d0 5718static void tg3_poll_link(struct tg3 *tp)
1da177e4 5719{
1da177e4 5720 /* handle link change and other phy events */
63c3a66f 5721 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5722 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5723
1da177e4
LT
5724 if (sblk->status & SD_STATUS_LINK_CHG) {
5725 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5726 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5727 spin_lock(&tp->lock);
63c3a66f 5728 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5729 tw32_f(MAC_STATUS,
5730 (MAC_STATUS_SYNC_CHANGED |
5731 MAC_STATUS_CFG_CHANGED |
5732 MAC_STATUS_MI_COMPLETION |
5733 MAC_STATUS_LNKSTATE_CHANGED));
5734 udelay(40);
5735 } else
5736 tg3_setup_phy(tp, 0);
f47c11ee 5737 spin_unlock(&tp->lock);
1da177e4
LT
5738 }
5739 }
35f2d7d0
MC
5740}
5741
f89f38b8
MC
5742static int tg3_rx_prodring_xfer(struct tg3 *tp,
5743 struct tg3_rx_prodring_set *dpr,
5744 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5745{
5746 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5747 int i, err = 0;
b196c7e4
MC
5748
5749 while (1) {
5750 src_prod_idx = spr->rx_std_prod_idx;
5751
5752 /* Make sure updates to the rx_std_buffers[] entries and the
5753 * standard producer index are seen in the correct order.
5754 */
5755 smp_rmb();
5756
5757 if (spr->rx_std_cons_idx == src_prod_idx)
5758 break;
5759
5760 if (spr->rx_std_cons_idx < src_prod_idx)
5761 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5762 else
2c49a44d
MC
5763 cpycnt = tp->rx_std_ring_mask + 1 -
5764 spr->rx_std_cons_idx;
b196c7e4 5765
2c49a44d
MC
5766 cpycnt = min(cpycnt,
5767 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5768
5769 si = spr->rx_std_cons_idx;
5770 di = dpr->rx_std_prod_idx;
5771
e92967bf 5772 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5773 if (dpr->rx_std_buffers[i].data) {
e92967bf 5774 cpycnt = i - di;
f89f38b8 5775 err = -ENOSPC;
e92967bf
MC
5776 break;
5777 }
5778 }
5779
5780 if (!cpycnt)
5781 break;
5782
5783 /* Ensure that updates to the rx_std_buffers ring and the
5784 * shadowed hardware producer ring from tg3_recycle_skb() are
5785 * ordered correctly WRT the skb check above.
5786 */
5787 smp_rmb();
5788
b196c7e4
MC
5789 memcpy(&dpr->rx_std_buffers[di],
5790 &spr->rx_std_buffers[si],
5791 cpycnt * sizeof(struct ring_info));
5792
5793 for (i = 0; i < cpycnt; i++, di++, si++) {
5794 struct tg3_rx_buffer_desc *sbd, *dbd;
5795 sbd = &spr->rx_std[si];
5796 dbd = &dpr->rx_std[di];
5797 dbd->addr_hi = sbd->addr_hi;
5798 dbd->addr_lo = sbd->addr_lo;
5799 }
5800
2c49a44d
MC
5801 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5802 tp->rx_std_ring_mask;
5803 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5804 tp->rx_std_ring_mask;
b196c7e4
MC
5805 }
5806
5807 while (1) {
5808 src_prod_idx = spr->rx_jmb_prod_idx;
5809
5810 /* Make sure updates to the rx_jmb_buffers[] entries and
5811 * the jumbo producer index are seen in the correct order.
5812 */
5813 smp_rmb();
5814
5815 if (spr->rx_jmb_cons_idx == src_prod_idx)
5816 break;
5817
5818 if (spr->rx_jmb_cons_idx < src_prod_idx)
5819 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5820 else
2c49a44d
MC
5821 cpycnt = tp->rx_jmb_ring_mask + 1 -
5822 spr->rx_jmb_cons_idx;
b196c7e4
MC
5823
5824 cpycnt = min(cpycnt,
2c49a44d 5825 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5826
5827 si = spr->rx_jmb_cons_idx;
5828 di = dpr->rx_jmb_prod_idx;
5829
e92967bf 5830 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5831 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 5832 cpycnt = i - di;
f89f38b8 5833 err = -ENOSPC;
e92967bf
MC
5834 break;
5835 }
5836 }
5837
5838 if (!cpycnt)
5839 break;
5840
5841 /* Ensure that updates to the rx_jmb_buffers ring and the
5842 * shadowed hardware producer ring from tg3_recycle_skb() are
5843 * ordered correctly WRT the skb check above.
5844 */
5845 smp_rmb();
5846
b196c7e4
MC
5847 memcpy(&dpr->rx_jmb_buffers[di],
5848 &spr->rx_jmb_buffers[si],
5849 cpycnt * sizeof(struct ring_info));
5850
5851 for (i = 0; i < cpycnt; i++, di++, si++) {
5852 struct tg3_rx_buffer_desc *sbd, *dbd;
5853 sbd = &spr->rx_jmb[si].std;
5854 dbd = &dpr->rx_jmb[di].std;
5855 dbd->addr_hi = sbd->addr_hi;
5856 dbd->addr_lo = sbd->addr_lo;
5857 }
5858
2c49a44d
MC
5859 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5860 tp->rx_jmb_ring_mask;
5861 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5862 tp->rx_jmb_ring_mask;
b196c7e4 5863 }
f89f38b8
MC
5864
5865 return err;
b196c7e4
MC
5866}
5867
35f2d7d0
MC
5868static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5869{
5870 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5871
5872 /* run TX completion thread */
f3f3f27e 5873 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5874 tg3_tx(tnapi);
63c3a66f 5875 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5876 return work_done;
1da177e4
LT
5877 }
5878
1da177e4
LT
5879 /* run RX thread, within the bounds set by NAPI.
5880 * All RX "locking" is done by ensuring outside
bea3348e 5881 * code synchronizes with tg3->napi.poll()
1da177e4 5882 */
8d9d7cfc 5883 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5884 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5885
63c3a66f 5886 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5887 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5888 int i, err = 0;
e4af1af9
MC
5889 u32 std_prod_idx = dpr->rx_std_prod_idx;
5890 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5891
e4af1af9 5892 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5893 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5894 &tp->napi[i].prodring);
b196c7e4
MC
5895
5896 wmb();
5897
e4af1af9
MC
5898 if (std_prod_idx != dpr->rx_std_prod_idx)
5899 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5900 dpr->rx_std_prod_idx);
b196c7e4 5901
e4af1af9
MC
5902 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5903 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5904 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5905
5906 mmiowb();
f89f38b8
MC
5907
5908 if (err)
5909 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5910 }
5911
6f535763
DM
5912 return work_done;
5913}
5914
db219973
MC
5915static inline void tg3_reset_task_schedule(struct tg3 *tp)
5916{
5917 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
5918 schedule_work(&tp->reset_task);
5919}
5920
5921static inline void tg3_reset_task_cancel(struct tg3 *tp)
5922{
5923 cancel_work_sync(&tp->reset_task);
5924 tg3_flag_clear(tp, RESET_TASK_PENDING);
5925}
5926
35f2d7d0
MC
5927static int tg3_poll_msix(struct napi_struct *napi, int budget)
5928{
5929 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5930 struct tg3 *tp = tnapi->tp;
5931 int work_done = 0;
5932 struct tg3_hw_status *sblk = tnapi->hw_status;
5933
5934 while (1) {
5935 work_done = tg3_poll_work(tnapi, work_done, budget);
5936
63c3a66f 5937 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5938 goto tx_recovery;
5939
5940 if (unlikely(work_done >= budget))
5941 break;
5942
c6cdf436 5943 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5944 * to tell the hw how much work has been processed,
5945 * so we must read it before checking for more work.
5946 */
5947 tnapi->last_tag = sblk->status_tag;
5948 tnapi->last_irq_tag = tnapi->last_tag;
5949 rmb();
5950
5951 /* check for RX/TX work to do */
6d40db7b
MC
5952 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5953 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5954 napi_complete(napi);
5955 /* Reenable interrupts. */
5956 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5957 mmiowb();
5958 break;
5959 }
5960 }
5961
5962 return work_done;
5963
5964tx_recovery:
5965 /* work_done is guaranteed to be less than budget. */
5966 napi_complete(napi);
db219973 5967 tg3_reset_task_schedule(tp);
35f2d7d0
MC
5968 return work_done;
5969}
5970
e64de4e6
MC
5971static void tg3_process_error(struct tg3 *tp)
5972{
5973 u32 val;
5974 bool real_error = false;
5975
63c3a66f 5976 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5977 return;
5978
5979 /* Check Flow Attention register */
5980 val = tr32(HOSTCC_FLOW_ATTN);
5981 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5982 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5983 real_error = true;
5984 }
5985
5986 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5987 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5988 real_error = true;
5989 }
5990
5991 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5992 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5993 real_error = true;
5994 }
5995
5996 if (!real_error)
5997 return;
5998
5999 tg3_dump_state(tp);
6000
63c3a66f 6001 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6002 tg3_reset_task_schedule(tp);
e64de4e6
MC
6003}
6004
6f535763
DM
6005static int tg3_poll(struct napi_struct *napi, int budget)
6006{
8ef0442f
MC
6007 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6008 struct tg3 *tp = tnapi->tp;
6f535763 6009 int work_done = 0;
898a56f8 6010 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6011
6012 while (1) {
e64de4e6
MC
6013 if (sblk->status & SD_STATUS_ERROR)
6014 tg3_process_error(tp);
6015
35f2d7d0
MC
6016 tg3_poll_link(tp);
6017
17375d25 6018 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6019
63c3a66f 6020 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6021 goto tx_recovery;
6022
6023 if (unlikely(work_done >= budget))
6024 break;
6025
63c3a66f 6026 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6027 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6028 * to tell the hw how much work has been processed,
6029 * so we must read it before checking for more work.
6030 */
898a56f8
MC
6031 tnapi->last_tag = sblk->status_tag;
6032 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6033 rmb();
6034 } else
6035 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6036
17375d25 6037 if (likely(!tg3_has_work(tnapi))) {
288379f0 6038 napi_complete(napi);
17375d25 6039 tg3_int_reenable(tnapi);
6f535763
DM
6040 break;
6041 }
1da177e4
LT
6042 }
6043
bea3348e 6044 return work_done;
6f535763
DM
6045
6046tx_recovery:
4fd7ab59 6047 /* work_done is guaranteed to be less than budget. */
288379f0 6048 napi_complete(napi);
db219973 6049 tg3_reset_task_schedule(tp);
4fd7ab59 6050 return work_done;
1da177e4
LT
6051}
6052
66cfd1bd
MC
6053static void tg3_napi_disable(struct tg3 *tp)
6054{
6055 int i;
6056
6057 for (i = tp->irq_cnt - 1; i >= 0; i--)
6058 napi_disable(&tp->napi[i].napi);
6059}
6060
6061static void tg3_napi_enable(struct tg3 *tp)
6062{
6063 int i;
6064
6065 for (i = 0; i < tp->irq_cnt; i++)
6066 napi_enable(&tp->napi[i].napi);
6067}
6068
6069static void tg3_napi_init(struct tg3 *tp)
6070{
6071 int i;
6072
6073 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6074 for (i = 1; i < tp->irq_cnt; i++)
6075 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6076}
6077
6078static void tg3_napi_fini(struct tg3 *tp)
6079{
6080 int i;
6081
6082 for (i = 0; i < tp->irq_cnt; i++)
6083 netif_napi_del(&tp->napi[i].napi);
6084}
6085
6086static inline void tg3_netif_stop(struct tg3 *tp)
6087{
6088 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6089 tg3_napi_disable(tp);
6090 netif_tx_disable(tp->dev);
6091}
6092
6093static inline void tg3_netif_start(struct tg3 *tp)
6094{
6095 /* NOTE: unconditional netif_tx_wake_all_queues is only
6096 * appropriate so long as all callers are assured to
6097 * have free tx slots (such as after tg3_init_hw)
6098 */
6099 netif_tx_wake_all_queues(tp->dev);
6100
6101 tg3_napi_enable(tp);
6102 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6103 tg3_enable_ints(tp);
6104}
6105
f47c11ee
DM
6106static void tg3_irq_quiesce(struct tg3 *tp)
6107{
4f125f42
MC
6108 int i;
6109
f47c11ee
DM
6110 BUG_ON(tp->irq_sync);
6111
6112 tp->irq_sync = 1;
6113 smp_mb();
6114
4f125f42
MC
6115 for (i = 0; i < tp->irq_cnt; i++)
6116 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6117}
6118
f47c11ee
DM
6119/* Fully shutdown all tg3 driver activity elsewhere in the system.
6120 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6121 * with as well. Most of the time, this is not necessary except when
6122 * shutting down the device.
6123 */
6124static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6125{
46966545 6126 spin_lock_bh(&tp->lock);
f47c11ee
DM
6127 if (irq_sync)
6128 tg3_irq_quiesce(tp);
f47c11ee
DM
6129}
6130
6131static inline void tg3_full_unlock(struct tg3 *tp)
6132{
f47c11ee
DM
6133 spin_unlock_bh(&tp->lock);
6134}
6135
fcfa0a32
MC
6136/* One-shot MSI handler - Chip automatically disables interrupt
6137 * after sending MSI so driver doesn't have to do it.
6138 */
7d12e780 6139static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6140{
09943a18
MC
6141 struct tg3_napi *tnapi = dev_id;
6142 struct tg3 *tp = tnapi->tp;
fcfa0a32 6143
898a56f8 6144 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6145 if (tnapi->rx_rcb)
6146 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6147
6148 if (likely(!tg3_irq_sync(tp)))
09943a18 6149 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6150
6151 return IRQ_HANDLED;
6152}
6153
88b06bc2
MC
6154/* MSI ISR - No need to check for interrupt sharing and no need to
6155 * flush status block and interrupt mailbox. PCI ordering rules
6156 * guarantee that MSI will arrive after the status block.
6157 */
7d12e780 6158static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6159{
09943a18
MC
6160 struct tg3_napi *tnapi = dev_id;
6161 struct tg3 *tp = tnapi->tp;
88b06bc2 6162
898a56f8 6163 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6164 if (tnapi->rx_rcb)
6165 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6166 /*
fac9b83e 6167 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6168 * chip-internal interrupt pending events.
fac9b83e 6169 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6170 * NIC to stop sending us irqs, engaging "in-intr-handler"
6171 * event coalescing.
6172 */
5b39de91 6173 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6174 if (likely(!tg3_irq_sync(tp)))
09943a18 6175 napi_schedule(&tnapi->napi);
61487480 6176
88b06bc2
MC
6177 return IRQ_RETVAL(1);
6178}
6179
7d12e780 6180static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6181{
09943a18
MC
6182 struct tg3_napi *tnapi = dev_id;
6183 struct tg3 *tp = tnapi->tp;
898a56f8 6184 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6185 unsigned int handled = 1;
6186
1da177e4
LT
6187 /* In INTx mode, it is possible for the interrupt to arrive at
6188 * the CPU before the status block posted prior to the interrupt.
6189 * Reading the PCI State register will confirm whether the
6190 * interrupt is ours and will flush the status block.
6191 */
d18edcb2 6192 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6193 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6194 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6195 handled = 0;
f47c11ee 6196 goto out;
fac9b83e 6197 }
d18edcb2
MC
6198 }
6199
6200 /*
6201 * Writing any value to intr-mbox-0 clears PCI INTA# and
6202 * chip-internal interrupt pending events.
6203 * Writing non-zero to intr-mbox-0 additional tells the
6204 * NIC to stop sending us irqs, engaging "in-intr-handler"
6205 * event coalescing.
c04cb347
MC
6206 *
6207 * Flush the mailbox to de-assert the IRQ immediately to prevent
6208 * spurious interrupts. The flush impacts performance but
6209 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6210 */
c04cb347 6211 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6212 if (tg3_irq_sync(tp))
6213 goto out;
6214 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6215 if (likely(tg3_has_work(tnapi))) {
72334482 6216 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6217 napi_schedule(&tnapi->napi);
d18edcb2
MC
6218 } else {
6219 /* No work, shared interrupt perhaps? re-enable
6220 * interrupts, and flush that PCI write
6221 */
6222 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6223 0x00000000);
fac9b83e 6224 }
f47c11ee 6225out:
fac9b83e
DM
6226 return IRQ_RETVAL(handled);
6227}
6228
7d12e780 6229static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6230{
09943a18
MC
6231 struct tg3_napi *tnapi = dev_id;
6232 struct tg3 *tp = tnapi->tp;
898a56f8 6233 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6234 unsigned int handled = 1;
6235
fac9b83e
DM
6236 /* In INTx mode, it is possible for the interrupt to arrive at
6237 * the CPU before the status block posted prior to the interrupt.
6238 * Reading the PCI State register will confirm whether the
6239 * interrupt is ours and will flush the status block.
6240 */
898a56f8 6241 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6242 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6243 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6244 handled = 0;
f47c11ee 6245 goto out;
1da177e4 6246 }
d18edcb2
MC
6247 }
6248
6249 /*
6250 * writing any value to intr-mbox-0 clears PCI INTA# and
6251 * chip-internal interrupt pending events.
6252 * writing non-zero to intr-mbox-0 additional tells the
6253 * NIC to stop sending us irqs, engaging "in-intr-handler"
6254 * event coalescing.
c04cb347
MC
6255 *
6256 * Flush the mailbox to de-assert the IRQ immediately to prevent
6257 * spurious interrupts. The flush impacts performance but
6258 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6259 */
c04cb347 6260 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6261
6262 /*
6263 * In a shared interrupt configuration, sometimes other devices'
6264 * interrupts will scream. We record the current status tag here
6265 * so that the above check can report that the screaming interrupts
6266 * are unhandled. Eventually they will be silenced.
6267 */
898a56f8 6268 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6269
d18edcb2
MC
6270 if (tg3_irq_sync(tp))
6271 goto out;
624f8e50 6272
72334482 6273 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6274
09943a18 6275 napi_schedule(&tnapi->napi);
624f8e50 6276
f47c11ee 6277out:
1da177e4
LT
6278 return IRQ_RETVAL(handled);
6279}
6280
7938109f 6281/* ISR for interrupt test */
7d12e780 6282static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6283{
09943a18
MC
6284 struct tg3_napi *tnapi = dev_id;
6285 struct tg3 *tp = tnapi->tp;
898a56f8 6286 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6287
f9804ddb
MC
6288 if ((sblk->status & SD_STATUS_UPDATED) ||
6289 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6290 tg3_disable_ints(tp);
7938109f
MC
6291 return IRQ_RETVAL(1);
6292 }
6293 return IRQ_RETVAL(0);
6294}
6295
8e7a22e3 6296static int tg3_init_hw(struct tg3 *, int);
944d980e 6297static int tg3_halt(struct tg3 *, int, int);
1da177e4 6298
b9ec6c1b
MC
6299/* Restart hardware after configuration changes, self-test, etc.
6300 * Invoked with tp->lock held.
6301 */
6302static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
6303 __releases(tp->lock)
6304 __acquires(tp->lock)
b9ec6c1b
MC
6305{
6306 int err;
6307
6308 err = tg3_init_hw(tp, reset_phy);
6309 if (err) {
5129c3a3
MC
6310 netdev_err(tp->dev,
6311 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
6312 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6313 tg3_full_unlock(tp);
6314 del_timer_sync(&tp->timer);
6315 tp->irq_sync = 0;
fed97810 6316 tg3_napi_enable(tp);
b9ec6c1b
MC
6317 dev_close(tp->dev);
6318 tg3_full_lock(tp, 0);
6319 }
6320 return err;
6321}
6322
1da177e4
LT
6323#ifdef CONFIG_NET_POLL_CONTROLLER
6324static void tg3_poll_controller(struct net_device *dev)
6325{
4f125f42 6326 int i;
88b06bc2
MC
6327 struct tg3 *tp = netdev_priv(dev);
6328
4f125f42 6329 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6330 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6331}
6332#endif
6333
c4028958 6334static void tg3_reset_task(struct work_struct *work)
1da177e4 6335{
c4028958 6336 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 6337 int err;
1da177e4 6338
7faa006f 6339 tg3_full_lock(tp, 0);
7faa006f
MC
6340
6341 if (!netif_running(tp->dev)) {
db219973 6342 tg3_flag_clear(tp, RESET_TASK_PENDING);
7faa006f
MC
6343 tg3_full_unlock(tp);
6344 return;
6345 }
6346
6347 tg3_full_unlock(tp);
6348
b02fd9e3
MC
6349 tg3_phy_stop(tp);
6350
1da177e4
LT
6351 tg3_netif_stop(tp);
6352
f47c11ee 6353 tg3_full_lock(tp, 1);
1da177e4 6354
63c3a66f 6355 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
6356 tp->write32_tx_mbox = tg3_write32_tx_mbox;
6357 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
6358 tg3_flag_set(tp, MBOX_WRITE_REORDER);
6359 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6360 }
6361
944d980e 6362 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
6363 err = tg3_init_hw(tp, 1);
6364 if (err)
b9ec6c1b 6365 goto out;
1da177e4
LT
6366
6367 tg3_netif_start(tp);
6368
b9ec6c1b 6369out:
7faa006f 6370 tg3_full_unlock(tp);
b02fd9e3
MC
6371
6372 if (!err)
6373 tg3_phy_start(tp);
db219973
MC
6374
6375 tg3_flag_clear(tp, RESET_TASK_PENDING);
1da177e4
LT
6376}
6377
6378static void tg3_tx_timeout(struct net_device *dev)
6379{
6380 struct tg3 *tp = netdev_priv(dev);
6381
b0408751 6382 if (netif_msg_tx_err(tp)) {
05dbe005 6383 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6384 tg3_dump_state(tp);
b0408751 6385 }
1da177e4 6386
db219973 6387 tg3_reset_task_schedule(tp);
1da177e4
LT
6388}
6389
c58ec932
MC
6390/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6391static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6392{
6393 u32 base = (u32) mapping & 0xffffffff;
6394
807540ba 6395 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6396}
6397
72f2afb8
MC
6398/* Test for DMA addresses > 40-bit */
6399static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6400 int len)
6401{
6402#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6403 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6404 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6405 return 0;
6406#else
6407 return 0;
6408#endif
6409}
6410
d1a3b737 6411static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6412 dma_addr_t mapping, u32 len, u32 flags,
6413 u32 mss, u32 vlan)
2ffcc981 6414{
92cd3a17
MC
6415 txbd->addr_hi = ((u64) mapping >> 32);
6416 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6417 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6418 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6419}
1da177e4 6420
84b67b27 6421static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6422 dma_addr_t map, u32 len, u32 flags,
6423 u32 mss, u32 vlan)
6424{
6425 struct tg3 *tp = tnapi->tp;
6426 bool hwbug = false;
6427
6428 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
6429 hwbug = 1;
6430
6431 if (tg3_4g_overflow_test(map, len))
6432 hwbug = 1;
6433
6434 if (tg3_40bit_overflow_test(tp, map, len))
6435 hwbug = 1;
6436
a4cb428d 6437 if (tp->dma_limit) {
b9e45482 6438 u32 prvidx = *entry;
e31aa987 6439 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
6440 while (len > tp->dma_limit && *budget) {
6441 u32 frag_len = tp->dma_limit;
6442 len -= tp->dma_limit;
e31aa987 6443
b9e45482
MC
6444 /* Avoid the 8byte DMA problem */
6445 if (len <= 8) {
a4cb428d
MC
6446 len += tp->dma_limit / 2;
6447 frag_len = tp->dma_limit / 2;
e31aa987
MC
6448 }
6449
b9e45482
MC
6450 tnapi->tx_buffers[*entry].fragmented = true;
6451
6452 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6453 frag_len, tmp_flag, mss, vlan);
6454 *budget -= 1;
6455 prvidx = *entry;
6456 *entry = NEXT_TX(*entry);
6457
e31aa987
MC
6458 map += frag_len;
6459 }
6460
6461 if (len) {
6462 if (*budget) {
6463 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6464 len, flags, mss, vlan);
b9e45482 6465 *budget -= 1;
e31aa987
MC
6466 *entry = NEXT_TX(*entry);
6467 } else {
6468 hwbug = 1;
b9e45482 6469 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6470 }
6471 }
6472 } else {
84b67b27
MC
6473 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6474 len, flags, mss, vlan);
e31aa987
MC
6475 *entry = NEXT_TX(*entry);
6476 }
d1a3b737
MC
6477
6478 return hwbug;
6479}
6480
0d681b27 6481static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6482{
6483 int i;
0d681b27 6484 struct sk_buff *skb;
df8944cf 6485 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6486
0d681b27
MC
6487 skb = txb->skb;
6488 txb->skb = NULL;
6489
432aa7ed
MC
6490 pci_unmap_single(tnapi->tp->pdev,
6491 dma_unmap_addr(txb, mapping),
6492 skb_headlen(skb),
6493 PCI_DMA_TODEVICE);
e01ee14d
MC
6494
6495 while (txb->fragmented) {
6496 txb->fragmented = false;
6497 entry = NEXT_TX(entry);
6498 txb = &tnapi->tx_buffers[entry];
6499 }
6500
ba1142e4 6501 for (i = 0; i <= last; i++) {
9e903e08 6502 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6503
6504 entry = NEXT_TX(entry);
6505 txb = &tnapi->tx_buffers[entry];
6506
6507 pci_unmap_page(tnapi->tp->pdev,
6508 dma_unmap_addr(txb, mapping),
9e903e08 6509 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6510
6511 while (txb->fragmented) {
6512 txb->fragmented = false;
6513 entry = NEXT_TX(entry);
6514 txb = &tnapi->tx_buffers[entry];
6515 }
432aa7ed
MC
6516 }
6517}
6518
72f2afb8 6519/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6520static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6521 struct sk_buff **pskb,
84b67b27 6522 u32 *entry, u32 *budget,
92cd3a17 6523 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6524{
24f4efd4 6525 struct tg3 *tp = tnapi->tp;
f7ff1987 6526 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6527 dma_addr_t new_addr = 0;
432aa7ed 6528 int ret = 0;
1da177e4 6529
41588ba1
MC
6530 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6531 new_skb = skb_copy(skb, GFP_ATOMIC);
6532 else {
6533 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6534
6535 new_skb = skb_copy_expand(skb,
6536 skb_headroom(skb) + more_headroom,
6537 skb_tailroom(skb), GFP_ATOMIC);
6538 }
6539
1da177e4 6540 if (!new_skb) {
c58ec932
MC
6541 ret = -1;
6542 } else {
6543 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6544 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6545 PCI_DMA_TODEVICE);
6546 /* Make sure the mapping succeeded */
6547 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6548 dev_kfree_skb(new_skb);
c58ec932 6549 ret = -1;
c58ec932 6550 } else {
b9e45482
MC
6551 u32 save_entry = *entry;
6552
92cd3a17
MC
6553 base_flags |= TXD_FLAG_END;
6554
84b67b27
MC
6555 tnapi->tx_buffers[*entry].skb = new_skb;
6556 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6557 mapping, new_addr);
6558
84b67b27 6559 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6560 new_skb->len, base_flags,
6561 mss, vlan)) {
ba1142e4 6562 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6563 dev_kfree_skb(new_skb);
6564 ret = -1;
6565 }
f4188d8a 6566 }
1da177e4
LT
6567 }
6568
6569 dev_kfree_skb(skb);
f7ff1987 6570 *pskb = new_skb;
c58ec932 6571 return ret;
1da177e4
LT
6572}
6573
2ffcc981 6574static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6575
6576/* Use GSO to workaround a rare TSO bug that may be triggered when the
6577 * TSO header is greater than 80 bytes.
6578 */
6579static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6580{
6581 struct sk_buff *segs, *nskb;
f3f3f27e 6582 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6583
6584 /* Estimate the number of fragments in the worst case */
f3f3f27e 6585 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6586 netif_stop_queue(tp->dev);
f65aac16
MC
6587
6588 /* netif_tx_stop_queue() must be done before checking
6589 * checking tx index in tg3_tx_avail() below, because in
6590 * tg3_tx(), we update tx index before checking for
6591 * netif_tx_queue_stopped().
6592 */
6593 smp_mb();
f3f3f27e 6594 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6595 return NETDEV_TX_BUSY;
6596
6597 netif_wake_queue(tp->dev);
52c0fd83
MC
6598 }
6599
6600 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6601 if (IS_ERR(segs))
52c0fd83
MC
6602 goto tg3_tso_bug_end;
6603
6604 do {
6605 nskb = segs;
6606 segs = segs->next;
6607 nskb->next = NULL;
2ffcc981 6608 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6609 } while (segs);
6610
6611tg3_tso_bug_end:
6612 dev_kfree_skb(skb);
6613
6614 return NETDEV_TX_OK;
6615}
52c0fd83 6616
5a6f3074 6617/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6618 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6619 */
2ffcc981 6620static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6621{
6622 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6623 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6624 u32 budget;
432aa7ed 6625 int i = -1, would_hit_hwbug;
90079ce8 6626 dma_addr_t mapping;
24f4efd4
MC
6627 struct tg3_napi *tnapi;
6628 struct netdev_queue *txq;
432aa7ed 6629 unsigned int last;
f4188d8a 6630
24f4efd4
MC
6631 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6632 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6633 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6634 tnapi++;
1da177e4 6635
84b67b27
MC
6636 budget = tg3_tx_avail(tnapi);
6637
00b70504 6638 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6639 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6640 * interrupt. Furthermore, IRQ processing runs lockless so we have
6641 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6642 */
84b67b27 6643 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6644 if (!netif_tx_queue_stopped(txq)) {
6645 netif_tx_stop_queue(txq);
1f064a87
SH
6646
6647 /* This is a hard error, log it. */
5129c3a3
MC
6648 netdev_err(dev,
6649 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6650 }
1da177e4
LT
6651 return NETDEV_TX_BUSY;
6652 }
6653
f3f3f27e 6654 entry = tnapi->tx_prod;
1da177e4 6655 base_flags = 0;
84fa7933 6656 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6657 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6658
be98da6a
MC
6659 mss = skb_shinfo(skb)->gso_size;
6660 if (mss) {
eddc9ec5 6661 struct iphdr *iph;
34195c3d 6662 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6663
6664 if (skb_header_cloned(skb) &&
48855432
ED
6665 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6666 goto drop;
1da177e4 6667
34195c3d 6668 iph = ip_hdr(skb);
ab6a5bb6 6669 tcp_opt_len = tcp_optlen(skb);
1da177e4 6670
02e96080 6671 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6672 hdr_len = skb_headlen(skb) - ETH_HLEN;
6673 } else {
6674 u32 ip_tcp_len;
6675
6676 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6677 hdr_len = ip_tcp_len + tcp_opt_len;
6678
6679 iph->check = 0;
6680 iph->tot_len = htons(mss + hdr_len);
6681 }
6682
52c0fd83 6683 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6684 tg3_flag(tp, TSO_BUG))
de6f31eb 6685 return tg3_tso_bug(tp, skb);
52c0fd83 6686
1da177e4
LT
6687 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6688 TXD_FLAG_CPU_POST_DMA);
6689
63c3a66f
JP
6690 if (tg3_flag(tp, HW_TSO_1) ||
6691 tg3_flag(tp, HW_TSO_2) ||
6692 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6693 tcp_hdr(skb)->check = 0;
1da177e4 6694 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6695 } else
6696 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6697 iph->daddr, 0,
6698 IPPROTO_TCP,
6699 0);
1da177e4 6700
63c3a66f 6701 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6702 mss |= (hdr_len & 0xc) << 12;
6703 if (hdr_len & 0x10)
6704 base_flags |= 0x00000010;
6705 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6706 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6707 mss |= hdr_len << 9;
63c3a66f 6708 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6709 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6710 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6711 int tsflags;
6712
eddc9ec5 6713 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6714 mss |= (tsflags << 11);
6715 }
6716 } else {
eddc9ec5 6717 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6718 int tsflags;
6719
eddc9ec5 6720 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6721 base_flags |= tsflags << 12;
6722 }
6723 }
6724 }
bf933c80 6725
93a700a9
MC
6726 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6727 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6728 base_flags |= TXD_FLAG_JMB_PKT;
6729
92cd3a17
MC
6730 if (vlan_tx_tag_present(skb)) {
6731 base_flags |= TXD_FLAG_VLAN;
6732 vlan = vlan_tx_tag_get(skb);
6733 }
1da177e4 6734
f4188d8a
AD
6735 len = skb_headlen(skb);
6736
6737 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6738 if (pci_dma_mapping_error(tp->pdev, mapping))
6739 goto drop;
6740
90079ce8 6741
f3f3f27e 6742 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6743 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6744
6745 would_hit_hwbug = 0;
6746
63c3a66f 6747 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6748 would_hit_hwbug = 1;
1da177e4 6749
84b67b27 6750 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6751 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6752 mss, vlan)) {
d1a3b737 6753 would_hit_hwbug = 1;
1da177e4 6754 /* Now loop through additional data fragments, and queue them. */
ba1142e4 6755 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6756 u32 tmp_mss = mss;
6757
6758 if (!tg3_flag(tp, HW_TSO_1) &&
6759 !tg3_flag(tp, HW_TSO_2) &&
6760 !tg3_flag(tp, HW_TSO_3))
6761 tmp_mss = 0;
6762
1da177e4
LT
6763 last = skb_shinfo(skb)->nr_frags - 1;
6764 for (i = 0; i <= last; i++) {
6765 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6766
9e903e08 6767 len = skb_frag_size(frag);
dc234d0b 6768 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6769 len, DMA_TO_DEVICE);
1da177e4 6770
f3f3f27e 6771 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6772 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6773 mapping);
5d6bcdfe 6774 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6775 goto dma_error;
1da177e4 6776
b9e45482
MC
6777 if (!budget ||
6778 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6779 len, base_flags |
6780 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6781 tmp_mss, vlan)) {
72f2afb8 6782 would_hit_hwbug = 1;
b9e45482
MC
6783 break;
6784 }
1da177e4
LT
6785 }
6786 }
6787
6788 if (would_hit_hwbug) {
0d681b27 6789 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6790
6791 /* If the workaround fails due to memory/mapping
6792 * failure, silently drop this packet.
6793 */
84b67b27
MC
6794 entry = tnapi->tx_prod;
6795 budget = tg3_tx_avail(tnapi);
f7ff1987 6796 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6797 base_flags, mss, vlan))
48855432 6798 goto drop_nofree;
1da177e4
LT
6799 }
6800
d515b450 6801 skb_tx_timestamp(skb);
298376d3 6802 netdev_sent_queue(tp->dev, skb->len);
d515b450 6803
1da177e4 6804 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6805 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6806
f3f3f27e
MC
6807 tnapi->tx_prod = entry;
6808 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6809 netif_tx_stop_queue(txq);
f65aac16
MC
6810
6811 /* netif_tx_stop_queue() must be done before checking
6812 * checking tx index in tg3_tx_avail() below, because in
6813 * tg3_tx(), we update tx index before checking for
6814 * netif_tx_queue_stopped().
6815 */
6816 smp_mb();
f3f3f27e 6817 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6818 netif_tx_wake_queue(txq);
51b91468 6819 }
1da177e4 6820
cdd0db05 6821 mmiowb();
1da177e4 6822 return NETDEV_TX_OK;
f4188d8a
AD
6823
6824dma_error:
ba1142e4 6825 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 6826 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
6827drop:
6828 dev_kfree_skb(skb);
6829drop_nofree:
6830 tp->tx_dropped++;
f4188d8a 6831 return NETDEV_TX_OK;
1da177e4
LT
6832}
6833
6e01b20b
MC
6834static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6835{
6836 if (enable) {
6837 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6838 MAC_MODE_PORT_MODE_MASK);
6839
6840 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6841
6842 if (!tg3_flag(tp, 5705_PLUS))
6843 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6844
6845 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6846 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6847 else
6848 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6849 } else {
6850 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6851
6852 if (tg3_flag(tp, 5705_PLUS) ||
6853 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6854 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6855 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6856 }
6857
6858 tw32(MAC_MODE, tp->mac_mode);
6859 udelay(40);
6860}
6861
941ec90f 6862static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 6863{
941ec90f 6864 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
6865
6866 tg3_phy_toggle_apd(tp, false);
6867 tg3_phy_toggle_automdix(tp, 0);
6868
941ec90f
MC
6869 if (extlpbk && tg3_phy_set_extloopbk(tp))
6870 return -EIO;
6871
6872 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
6873 switch (speed) {
6874 case SPEED_10:
6875 break;
6876 case SPEED_100:
6877 bmcr |= BMCR_SPEED100;
6878 break;
6879 case SPEED_1000:
6880 default:
6881 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6882 speed = SPEED_100;
6883 bmcr |= BMCR_SPEED100;
6884 } else {
6885 speed = SPEED_1000;
6886 bmcr |= BMCR_SPEED1000;
6887 }
6888 }
6889
941ec90f
MC
6890 if (extlpbk) {
6891 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6892 tg3_readphy(tp, MII_CTRL1000, &val);
6893 val |= CTL1000_AS_MASTER |
6894 CTL1000_ENABLE_MASTER;
6895 tg3_writephy(tp, MII_CTRL1000, val);
6896 } else {
6897 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6898 MII_TG3_FET_PTEST_TRIM_2;
6899 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6900 }
6901 } else
6902 bmcr |= BMCR_LOOPBACK;
6903
5e5a7f37
MC
6904 tg3_writephy(tp, MII_BMCR, bmcr);
6905
6906 /* The write needs to be flushed for the FETs */
6907 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6908 tg3_readphy(tp, MII_BMCR, &bmcr);
6909
6910 udelay(40);
6911
6912 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6913 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 6914 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
6915 MII_TG3_FET_PTEST_FRC_TX_LINK |
6916 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6917
6918 /* The write needs to be flushed for the AC131 */
6919 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6920 }
6921
6922 /* Reset to prevent losing 1st rx packet intermittently */
6923 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6924 tg3_flag(tp, 5780_CLASS)) {
6925 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6926 udelay(10);
6927 tw32_f(MAC_RX_MODE, tp->rx_mode);
6928 }
6929
6930 mac_mode = tp->mac_mode &
6931 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6932 if (speed == SPEED_1000)
6933 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6934 else
6935 mac_mode |= MAC_MODE_PORT_MODE_MII;
6936
6937 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6938 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6939
6940 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6941 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6942 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6943 mac_mode |= MAC_MODE_LINK_POLARITY;
6944
6945 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6946 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6947 }
6948
6949 tw32(MAC_MODE, mac_mode);
6950 udelay(40);
941ec90f
MC
6951
6952 return 0;
5e5a7f37
MC
6953}
6954
c8f44aff 6955static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
6956{
6957 struct tg3 *tp = netdev_priv(dev);
6958
6959 if (features & NETIF_F_LOOPBACK) {
6960 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6961 return;
6962
06c03c02 6963 spin_lock_bh(&tp->lock);
6e01b20b 6964 tg3_mac_loopback(tp, true);
06c03c02
MB
6965 netif_carrier_on(tp->dev);
6966 spin_unlock_bh(&tp->lock);
6967 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6968 } else {
6969 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6970 return;
6971
06c03c02 6972 spin_lock_bh(&tp->lock);
6e01b20b 6973 tg3_mac_loopback(tp, false);
06c03c02
MB
6974 /* Force link status check */
6975 tg3_setup_phy(tp, 1);
6976 spin_unlock_bh(&tp->lock);
6977 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6978 }
6979}
6980
c8f44aff
MM
6981static netdev_features_t tg3_fix_features(struct net_device *dev,
6982 netdev_features_t features)
dc668910
MM
6983{
6984 struct tg3 *tp = netdev_priv(dev);
6985
63c3a66f 6986 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6987 features &= ~NETIF_F_ALL_TSO;
6988
6989 return features;
6990}
6991
c8f44aff 6992static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 6993{
c8f44aff 6994 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
6995
6996 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6997 tg3_set_loopback(dev, features);
6998
6999 return 0;
7000}
7001
1da177e4
LT
7002static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
7003 int new_mtu)
7004{
7005 dev->mtu = new_mtu;
7006
ef7f5ec0 7007 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 7008 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 7009 netdev_update_features(dev);
63c3a66f 7010 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 7011 } else {
63c3a66f 7012 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 7013 }
ef7f5ec0 7014 } else {
63c3a66f
JP
7015 if (tg3_flag(tp, 5780_CLASS)) {
7016 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
7017 netdev_update_features(dev);
7018 }
63c3a66f 7019 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 7020 }
1da177e4
LT
7021}
7022
7023static int tg3_change_mtu(struct net_device *dev, int new_mtu)
7024{
7025 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 7026 int err;
1da177e4
LT
7027
7028 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
7029 return -EINVAL;
7030
7031 if (!netif_running(dev)) {
7032 /* We'll just catch it later when the
7033 * device is up'd.
7034 */
7035 tg3_set_mtu(dev, tp, new_mtu);
7036 return 0;
7037 }
7038
b02fd9e3
MC
7039 tg3_phy_stop(tp);
7040
1da177e4 7041 tg3_netif_stop(tp);
f47c11ee
DM
7042
7043 tg3_full_lock(tp, 1);
1da177e4 7044
944d980e 7045 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
7046
7047 tg3_set_mtu(dev, tp, new_mtu);
7048
b9ec6c1b 7049 err = tg3_restart_hw(tp, 0);
1da177e4 7050
b9ec6c1b
MC
7051 if (!err)
7052 tg3_netif_start(tp);
1da177e4 7053
f47c11ee 7054 tg3_full_unlock(tp);
1da177e4 7055
b02fd9e3
MC
7056 if (!err)
7057 tg3_phy_start(tp);
7058
b9ec6c1b 7059 return err;
1da177e4
LT
7060}
7061
21f581a5
MC
7062static void tg3_rx_prodring_free(struct tg3 *tp,
7063 struct tg3_rx_prodring_set *tpr)
1da177e4 7064{
1da177e4
LT
7065 int i;
7066
8fea32b9 7067 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7068 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7069 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7070 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7071 tp->rx_pkt_map_sz);
7072
63c3a66f 7073 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7074 for (i = tpr->rx_jmb_cons_idx;
7075 i != tpr->rx_jmb_prod_idx;
2c49a44d 7076 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7077 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7078 TG3_RX_JMB_MAP_SZ);
7079 }
7080 }
7081
2b2cdb65 7082 return;
b196c7e4 7083 }
1da177e4 7084
2c49a44d 7085 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7086 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7087 tp->rx_pkt_map_sz);
1da177e4 7088
63c3a66f 7089 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7090 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7091 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7092 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7093 }
7094}
7095
c6cdf436 7096/* Initialize rx rings for packet processing.
1da177e4
LT
7097 *
7098 * The chip has been shut down and the driver detached from
7099 * the networking, so no interrupts or new tx packets will
7100 * end up in the driver. tp->{tx,}lock are held and thus
7101 * we may not sleep.
7102 */
21f581a5
MC
7103static int tg3_rx_prodring_alloc(struct tg3 *tp,
7104 struct tg3_rx_prodring_set *tpr)
1da177e4 7105{
287be12e 7106 u32 i, rx_pkt_dma_sz;
1da177e4 7107
b196c7e4
MC
7108 tpr->rx_std_cons_idx = 0;
7109 tpr->rx_std_prod_idx = 0;
7110 tpr->rx_jmb_cons_idx = 0;
7111 tpr->rx_jmb_prod_idx = 0;
7112
8fea32b9 7113 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7114 memset(&tpr->rx_std_buffers[0], 0,
7115 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7116 if (tpr->rx_jmb_buffers)
2b2cdb65 7117 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7118 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7119 goto done;
7120 }
7121
1da177e4 7122 /* Zero out all descriptors. */
2c49a44d 7123 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7124
287be12e 7125 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7126 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7127 tp->dev->mtu > ETH_DATA_LEN)
7128 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7129 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7130
1da177e4
LT
7131 /* Initialize invariants of the rings, we only set this
7132 * stuff once. This works because the card does not
7133 * write into the rx buffer posting rings.
7134 */
2c49a44d 7135 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7136 struct tg3_rx_buffer_desc *rxd;
7137
21f581a5 7138 rxd = &tpr->rx_std[i];
287be12e 7139 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7140 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7141 rxd->opaque = (RXD_OPAQUE_RING_STD |
7142 (i << RXD_OPAQUE_INDEX_SHIFT));
7143 }
7144
1da177e4
LT
7145 /* Now allocate fresh SKBs for each rx ring. */
7146 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7147 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7148 netdev_warn(tp->dev,
7149 "Using a smaller RX standard ring. Only "
7150 "%d out of %d buffers were allocated "
7151 "successfully\n", i, tp->rx_pending);
32d8c572 7152 if (i == 0)
cf7a7298 7153 goto initfail;
32d8c572 7154 tp->rx_pending = i;
1da177e4 7155 break;
32d8c572 7156 }
1da177e4
LT
7157 }
7158
63c3a66f 7159 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7160 goto done;
7161
2c49a44d 7162 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7163
63c3a66f 7164 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7165 goto done;
cf7a7298 7166
2c49a44d 7167 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7168 struct tg3_rx_buffer_desc *rxd;
7169
7170 rxd = &tpr->rx_jmb[i].std;
7171 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7172 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7173 RXD_FLAG_JUMBO;
7174 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7175 (i << RXD_OPAQUE_INDEX_SHIFT));
7176 }
7177
7178 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7179 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7180 netdev_warn(tp->dev,
7181 "Using a smaller RX jumbo ring. Only %d "
7182 "out of %d buffers were allocated "
7183 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7184 if (i == 0)
7185 goto initfail;
7186 tp->rx_jumbo_pending = i;
7187 break;
1da177e4
LT
7188 }
7189 }
cf7a7298
MC
7190
7191done:
32d8c572 7192 return 0;
cf7a7298
MC
7193
7194initfail:
21f581a5 7195 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7196 return -ENOMEM;
1da177e4
LT
7197}
7198
21f581a5
MC
7199static void tg3_rx_prodring_fini(struct tg3 *tp,
7200 struct tg3_rx_prodring_set *tpr)
1da177e4 7201{
21f581a5
MC
7202 kfree(tpr->rx_std_buffers);
7203 tpr->rx_std_buffers = NULL;
7204 kfree(tpr->rx_jmb_buffers);
7205 tpr->rx_jmb_buffers = NULL;
7206 if (tpr->rx_std) {
4bae65c8
MC
7207 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7208 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7209 tpr->rx_std = NULL;
1da177e4 7210 }
21f581a5 7211 if (tpr->rx_jmb) {
4bae65c8
MC
7212 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7213 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7214 tpr->rx_jmb = NULL;
1da177e4 7215 }
cf7a7298
MC
7216}
7217
21f581a5
MC
7218static int tg3_rx_prodring_init(struct tg3 *tp,
7219 struct tg3_rx_prodring_set *tpr)
cf7a7298 7220{
2c49a44d
MC
7221 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7222 GFP_KERNEL);
21f581a5 7223 if (!tpr->rx_std_buffers)
cf7a7298
MC
7224 return -ENOMEM;
7225
4bae65c8
MC
7226 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7227 TG3_RX_STD_RING_BYTES(tp),
7228 &tpr->rx_std_mapping,
7229 GFP_KERNEL);
21f581a5 7230 if (!tpr->rx_std)
cf7a7298
MC
7231 goto err_out;
7232
63c3a66f 7233 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7234 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7235 GFP_KERNEL);
7236 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7237 goto err_out;
7238
4bae65c8
MC
7239 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7240 TG3_RX_JMB_RING_BYTES(tp),
7241 &tpr->rx_jmb_mapping,
7242 GFP_KERNEL);
21f581a5 7243 if (!tpr->rx_jmb)
cf7a7298
MC
7244 goto err_out;
7245 }
7246
7247 return 0;
7248
7249err_out:
21f581a5 7250 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7251 return -ENOMEM;
7252}
7253
7254/* Free up pending packets in all rx/tx rings.
7255 *
7256 * The chip has been shut down and the driver detached from
7257 * the networking, so no interrupts or new tx packets will
7258 * end up in the driver. tp->{tx,}lock is not held and we are not
7259 * in an interrupt context and thus may sleep.
7260 */
7261static void tg3_free_rings(struct tg3 *tp)
7262{
f77a6a8e 7263 int i, j;
cf7a7298 7264
f77a6a8e
MC
7265 for (j = 0; j < tp->irq_cnt; j++) {
7266 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7267
8fea32b9 7268 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7269
0c1d0e2b
MC
7270 if (!tnapi->tx_buffers)
7271 continue;
7272
0d681b27
MC
7273 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7274 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7275
0d681b27 7276 if (!skb)
f77a6a8e 7277 continue;
cf7a7298 7278
ba1142e4
MC
7279 tg3_tx_skb_unmap(tnapi, i,
7280 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7281
7282 dev_kfree_skb_any(skb);
7283 }
2b2cdb65 7284 }
298376d3 7285 netdev_reset_queue(tp->dev);
cf7a7298
MC
7286}
7287
7288/* Initialize tx/rx rings for packet processing.
7289 *
7290 * The chip has been shut down and the driver detached from
7291 * the networking, so no interrupts or new tx packets will
7292 * end up in the driver. tp->{tx,}lock are held and thus
7293 * we may not sleep.
7294 */
7295static int tg3_init_rings(struct tg3 *tp)
7296{
f77a6a8e 7297 int i;
72334482 7298
cf7a7298
MC
7299 /* Free up all the SKBs. */
7300 tg3_free_rings(tp);
7301
f77a6a8e
MC
7302 for (i = 0; i < tp->irq_cnt; i++) {
7303 struct tg3_napi *tnapi = &tp->napi[i];
7304
7305 tnapi->last_tag = 0;
7306 tnapi->last_irq_tag = 0;
7307 tnapi->hw_status->status = 0;
7308 tnapi->hw_status->status_tag = 0;
7309 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7310
f77a6a8e
MC
7311 tnapi->tx_prod = 0;
7312 tnapi->tx_cons = 0;
0c1d0e2b
MC
7313 if (tnapi->tx_ring)
7314 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7315
7316 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7317 if (tnapi->rx_rcb)
7318 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7319
8fea32b9 7320 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7321 tg3_free_rings(tp);
2b2cdb65 7322 return -ENOMEM;
e4af1af9 7323 }
f77a6a8e 7324 }
72334482 7325
2b2cdb65 7326 return 0;
cf7a7298
MC
7327}
7328
7329/*
7330 * Must not be invoked with interrupt sources disabled and
7331 * the hardware shutdown down.
7332 */
7333static void tg3_free_consistent(struct tg3 *tp)
7334{
f77a6a8e 7335 int i;
898a56f8 7336
f77a6a8e
MC
7337 for (i = 0; i < tp->irq_cnt; i++) {
7338 struct tg3_napi *tnapi = &tp->napi[i];
7339
7340 if (tnapi->tx_ring) {
4bae65c8 7341 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7342 tnapi->tx_ring, tnapi->tx_desc_mapping);
7343 tnapi->tx_ring = NULL;
7344 }
7345
7346 kfree(tnapi->tx_buffers);
7347 tnapi->tx_buffers = NULL;
7348
7349 if (tnapi->rx_rcb) {
4bae65c8
MC
7350 dma_free_coherent(&tp->pdev->dev,
7351 TG3_RX_RCB_RING_BYTES(tp),
7352 tnapi->rx_rcb,
7353 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7354 tnapi->rx_rcb = NULL;
7355 }
7356
8fea32b9
MC
7357 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7358
f77a6a8e 7359 if (tnapi->hw_status) {
4bae65c8
MC
7360 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7361 tnapi->hw_status,
7362 tnapi->status_mapping);
f77a6a8e
MC
7363 tnapi->hw_status = NULL;
7364 }
1da177e4 7365 }
f77a6a8e 7366
1da177e4 7367 if (tp->hw_stats) {
4bae65c8
MC
7368 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7369 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7370 tp->hw_stats = NULL;
7371 }
7372}
7373
7374/*
7375 * Must not be invoked with interrupt sources disabled and
7376 * the hardware shutdown down. Can sleep.
7377 */
7378static int tg3_alloc_consistent(struct tg3 *tp)
7379{
f77a6a8e 7380 int i;
898a56f8 7381
4bae65c8
MC
7382 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7383 sizeof(struct tg3_hw_stats),
7384 &tp->stats_mapping,
7385 GFP_KERNEL);
f77a6a8e 7386 if (!tp->hw_stats)
1da177e4
LT
7387 goto err_out;
7388
f77a6a8e 7389 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7390
f77a6a8e
MC
7391 for (i = 0; i < tp->irq_cnt; i++) {
7392 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7393 struct tg3_hw_status *sblk;
1da177e4 7394
4bae65c8
MC
7395 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7396 TG3_HW_STATUS_SIZE,
7397 &tnapi->status_mapping,
7398 GFP_KERNEL);
f77a6a8e
MC
7399 if (!tnapi->hw_status)
7400 goto err_out;
898a56f8 7401
f77a6a8e 7402 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7403 sblk = tnapi->hw_status;
7404
8fea32b9
MC
7405 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7406 goto err_out;
7407
19cfaecc
MC
7408 /* If multivector TSS is enabled, vector 0 does not handle
7409 * tx interrupts. Don't allocate any resources for it.
7410 */
63c3a66f
JP
7411 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7412 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7413 tnapi->tx_buffers = kzalloc(
7414 sizeof(struct tg3_tx_ring_info) *
7415 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7416 if (!tnapi->tx_buffers)
7417 goto err_out;
7418
4bae65c8
MC
7419 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7420 TG3_TX_RING_BYTES,
7421 &tnapi->tx_desc_mapping,
7422 GFP_KERNEL);
19cfaecc
MC
7423 if (!tnapi->tx_ring)
7424 goto err_out;
7425 }
7426
8d9d7cfc
MC
7427 /*
7428 * When RSS is enabled, the status block format changes
7429 * slightly. The "rx_jumbo_consumer", "reserved",
7430 * and "rx_mini_consumer" members get mapped to the
7431 * other three rx return ring producer indexes.
7432 */
7433 switch (i) {
7434 default:
7435 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7436 break;
7437 case 2:
7438 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7439 break;
7440 case 3:
7441 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7442 break;
7443 case 4:
7444 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7445 break;
7446 }
72334482 7447
0c1d0e2b
MC
7448 /*
7449 * If multivector RSS is enabled, vector 0 does not handle
7450 * rx or tx interrupts. Don't allocate any resources for it.
7451 */
63c3a66f 7452 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7453 continue;
7454
4bae65c8
MC
7455 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7456 TG3_RX_RCB_RING_BYTES(tp),
7457 &tnapi->rx_rcb_mapping,
7458 GFP_KERNEL);
f77a6a8e
MC
7459 if (!tnapi->rx_rcb)
7460 goto err_out;
72334482 7461
f77a6a8e 7462 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7463 }
1da177e4
LT
7464
7465 return 0;
7466
7467err_out:
7468 tg3_free_consistent(tp);
7469 return -ENOMEM;
7470}
7471
7472#define MAX_WAIT_CNT 1000
7473
7474/* To stop a block, clear the enable bit and poll till it
7475 * clears. tp->lock is held.
7476 */
b3b7d6be 7477static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7478{
7479 unsigned int i;
7480 u32 val;
7481
63c3a66f 7482 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7483 switch (ofs) {
7484 case RCVLSC_MODE:
7485 case DMAC_MODE:
7486 case MBFREE_MODE:
7487 case BUFMGR_MODE:
7488 case MEMARB_MODE:
7489 /* We can't enable/disable these bits of the
7490 * 5705/5750, just say success.
7491 */
7492 return 0;
7493
7494 default:
7495 break;
855e1111 7496 }
1da177e4
LT
7497 }
7498
7499 val = tr32(ofs);
7500 val &= ~enable_bit;
7501 tw32_f(ofs, val);
7502
7503 for (i = 0; i < MAX_WAIT_CNT; i++) {
7504 udelay(100);
7505 val = tr32(ofs);
7506 if ((val & enable_bit) == 0)
7507 break;
7508 }
7509
b3b7d6be 7510 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7511 dev_err(&tp->pdev->dev,
7512 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7513 ofs, enable_bit);
1da177e4
LT
7514 return -ENODEV;
7515 }
7516
7517 return 0;
7518}
7519
7520/* tp->lock is held. */
b3b7d6be 7521static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7522{
7523 int i, err;
7524
7525 tg3_disable_ints(tp);
7526
7527 tp->rx_mode &= ~RX_MODE_ENABLE;
7528 tw32_f(MAC_RX_MODE, tp->rx_mode);
7529 udelay(10);
7530
b3b7d6be
DM
7531 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7532 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7533 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7534 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7535 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7536 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7537
7538 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7539 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7540 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7541 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7542 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7543 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7544 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7545
7546 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7547 tw32_f(MAC_MODE, tp->mac_mode);
7548 udelay(40);
7549
7550 tp->tx_mode &= ~TX_MODE_ENABLE;
7551 tw32_f(MAC_TX_MODE, tp->tx_mode);
7552
7553 for (i = 0; i < MAX_WAIT_CNT; i++) {
7554 udelay(100);
7555 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7556 break;
7557 }
7558 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7559 dev_err(&tp->pdev->dev,
7560 "%s timed out, TX_MODE_ENABLE will not clear "
7561 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7562 err |= -ENODEV;
1da177e4
LT
7563 }
7564
e6de8ad1 7565 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7566 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7567 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7568
7569 tw32(FTQ_RESET, 0xffffffff);
7570 tw32(FTQ_RESET, 0x00000000);
7571
b3b7d6be
DM
7572 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7573 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7574
f77a6a8e
MC
7575 for (i = 0; i < tp->irq_cnt; i++) {
7576 struct tg3_napi *tnapi = &tp->napi[i];
7577 if (tnapi->hw_status)
7578 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7579 }
1da177e4 7580
1da177e4
LT
7581 return err;
7582}
7583
ee6a99b5
MC
7584/* Save PCI command register before chip reset */
7585static void tg3_save_pci_state(struct tg3 *tp)
7586{
8a6eac90 7587 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7588}
7589
7590/* Restore PCI state after chip reset */
7591static void tg3_restore_pci_state(struct tg3 *tp)
7592{
7593 u32 val;
7594
7595 /* Re-enable indirect register accesses. */
7596 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7597 tp->misc_host_ctrl);
7598
7599 /* Set MAX PCI retry to zero. */
7600 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7601 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7602 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7603 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7604 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7605 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7606 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7607 PCISTATE_ALLOW_APE_SHMEM_WR |
7608 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7609 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7610
8a6eac90 7611 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7612
2c55a3d0
MC
7613 if (!tg3_flag(tp, PCI_EXPRESS)) {
7614 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7615 tp->pci_cacheline_sz);
7616 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7617 tp->pci_lat_timer);
114342f2 7618 }
5f5c51e3 7619
ee6a99b5 7620 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7621 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7622 u16 pcix_cmd;
7623
7624 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7625 &pcix_cmd);
7626 pcix_cmd &= ~PCI_X_CMD_ERO;
7627 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7628 pcix_cmd);
7629 }
ee6a99b5 7630
63c3a66f 7631 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7632
7633 /* Chip reset on 5780 will reset MSI enable bit,
7634 * so need to restore it.
7635 */
63c3a66f 7636 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7637 u16 ctrl;
7638
7639 pci_read_config_word(tp->pdev,
7640 tp->msi_cap + PCI_MSI_FLAGS,
7641 &ctrl);
7642 pci_write_config_word(tp->pdev,
7643 tp->msi_cap + PCI_MSI_FLAGS,
7644 ctrl | PCI_MSI_FLAGS_ENABLE);
7645 val = tr32(MSGINT_MODE);
7646 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7647 }
7648 }
7649}
7650
1da177e4
LT
7651/* tp->lock is held. */
7652static int tg3_chip_reset(struct tg3 *tp)
7653{
7654 u32 val;
1ee582d8 7655 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7656 int i, err;
1da177e4 7657
f49639e6
DM
7658 tg3_nvram_lock(tp);
7659
77b483f1
MC
7660 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7661
f49639e6
DM
7662 /* No matching tg3_nvram_unlock() after this because
7663 * chip reset below will undo the nvram lock.
7664 */
7665 tp->nvram_lock_cnt = 0;
1da177e4 7666
ee6a99b5
MC
7667 /* GRC_MISC_CFG core clock reset will clear the memory
7668 * enable bit in PCI register 4 and the MSI enable bit
7669 * on some chips, so we save relevant registers here.
7670 */
7671 tg3_save_pci_state(tp);
7672
d9ab5ad1 7673 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7674 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7675 tw32(GRC_FASTBOOT_PC, 0);
7676
1da177e4
LT
7677 /*
7678 * We must avoid the readl() that normally takes place.
7679 * It locks machines, causes machine checks, and other
7680 * fun things. So, temporarily disable the 5701
7681 * hardware workaround, while we do the reset.
7682 */
1ee582d8
MC
7683 write_op = tp->write32;
7684 if (write_op == tg3_write_flush_reg32)
7685 tp->write32 = tg3_write32;
1da177e4 7686
d18edcb2
MC
7687 /* Prevent the irq handler from reading or writing PCI registers
7688 * during chip reset when the memory enable bit in the PCI command
7689 * register may be cleared. The chip does not generate interrupt
7690 * at this time, but the irq handler may still be called due to irq
7691 * sharing or irqpoll.
7692 */
63c3a66f 7693 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7694 for (i = 0; i < tp->irq_cnt; i++) {
7695 struct tg3_napi *tnapi = &tp->napi[i];
7696 if (tnapi->hw_status) {
7697 tnapi->hw_status->status = 0;
7698 tnapi->hw_status->status_tag = 0;
7699 }
7700 tnapi->last_tag = 0;
7701 tnapi->last_irq_tag = 0;
b8fa2f3a 7702 }
d18edcb2 7703 smp_mb();
4f125f42
MC
7704
7705 for (i = 0; i < tp->irq_cnt; i++)
7706 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7707
255ca311
MC
7708 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7709 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7710 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7711 }
7712
1da177e4
LT
7713 /* do the reset */
7714 val = GRC_MISC_CFG_CORECLK_RESET;
7715
63c3a66f 7716 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7717 /* Force PCIe 1.0a mode */
7718 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7719 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7720 tr32(TG3_PCIE_PHY_TSTCTL) ==
7721 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7722 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7723
1da177e4
LT
7724 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7725 tw32(GRC_MISC_CFG, (1 << 29));
7726 val |= (1 << 29);
7727 }
7728 }
7729
b5d3772c
MC
7730 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7731 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7732 tw32(GRC_VCPU_EXT_CTRL,
7733 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7734 }
7735
f37500d3 7736 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7737 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7738 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7739
1da177e4
LT
7740 tw32(GRC_MISC_CFG, val);
7741
1ee582d8
MC
7742 /* restore 5701 hardware bug workaround write method */
7743 tp->write32 = write_op;
1da177e4
LT
7744
7745 /* Unfortunately, we have to delay before the PCI read back.
7746 * Some 575X chips even will not respond to a PCI cfg access
7747 * when the reset command is given to the chip.
7748 *
7749 * How do these hardware designers expect things to work
7750 * properly if the PCI write is posted for a long period
7751 * of time? It is always necessary to have some method by
7752 * which a register read back can occur to push the write
7753 * out which does the reset.
7754 *
7755 * For most tg3 variants the trick below was working.
7756 * Ho hum...
7757 */
7758 udelay(120);
7759
7760 /* Flush PCI posted writes. The normal MMIO registers
7761 * are inaccessible at this time so this is the only
7762 * way to make this reliably (actually, this is no longer
7763 * the case, see above). I tried to use indirect
7764 * register read/write but this upset some 5701 variants.
7765 */
7766 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7767
7768 udelay(120);
7769
708ebb3a 7770 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7771 u16 val16;
7772
1da177e4
LT
7773 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7774 int i;
7775 u32 cfg_val;
7776
7777 /* Wait for link training to complete. */
7778 for (i = 0; i < 5000; i++)
7779 udelay(100);
7780
7781 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7782 pci_write_config_dword(tp->pdev, 0xc4,
7783 cfg_val | (1 << 15));
7784 }
5e7dfd0f 7785
e7126997
MC
7786 /* Clear the "no snoop" and "relaxed ordering" bits. */
7787 pci_read_config_word(tp->pdev,
708ebb3a 7788 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7789 &val16);
7790 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7791 PCI_EXP_DEVCTL_NOSNOOP_EN);
7792 /*
7793 * Older PCIe devices only support the 128 byte
7794 * MPS setting. Enforce the restriction.
5e7dfd0f 7795 */
63c3a66f 7796 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7797 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7798 pci_write_config_word(tp->pdev,
708ebb3a 7799 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7800 val16);
5e7dfd0f 7801
5e7dfd0f
MC
7802 /* Clear error status */
7803 pci_write_config_word(tp->pdev,
708ebb3a 7804 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7805 PCI_EXP_DEVSTA_CED |
7806 PCI_EXP_DEVSTA_NFED |
7807 PCI_EXP_DEVSTA_FED |
7808 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7809 }
7810
ee6a99b5 7811 tg3_restore_pci_state(tp);
1da177e4 7812
63c3a66f
JP
7813 tg3_flag_clear(tp, CHIP_RESETTING);
7814 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7815
ee6a99b5 7816 val = 0;
63c3a66f 7817 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7818 val = tr32(MEMARB_MODE);
ee6a99b5 7819 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7820
7821 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7822 tg3_stop_fw(tp);
7823 tw32(0x5000, 0x400);
7824 }
7825
7826 tw32(GRC_MODE, tp->grc_mode);
7827
7828 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7829 val = tr32(0xc4);
1da177e4
LT
7830
7831 tw32(0xc4, val | (1 << 15));
7832 }
7833
7834 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7835 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7836 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7837 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7838 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7839 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7840 }
7841
f07e9af3 7842 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7843 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7844 val = tp->mac_mode;
f07e9af3 7845 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7846 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7847 val = tp->mac_mode;
1da177e4 7848 } else
d2394e6b
MC
7849 val = 0;
7850
7851 tw32_f(MAC_MODE, val);
1da177e4
LT
7852 udelay(40);
7853
77b483f1
MC
7854 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7855
7a6f4369
MC
7856 err = tg3_poll_fw(tp);
7857 if (err)
7858 return err;
1da177e4 7859
0a9140cf
MC
7860 tg3_mdio_start(tp);
7861
63c3a66f 7862 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7863 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7864 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7865 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7866 val = tr32(0x7c00);
1da177e4
LT
7867
7868 tw32(0x7c00, val | (1 << 25));
7869 }
7870
d78b59f5
MC
7871 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7872 val = tr32(TG3_CPMU_CLCK_ORIDE);
7873 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7874 }
7875
1da177e4 7876 /* Reprobe ASF enable state. */
63c3a66f
JP
7877 tg3_flag_clear(tp, ENABLE_ASF);
7878 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7879 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7880 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7881 u32 nic_cfg;
7882
7883 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7884 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7885 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7886 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7887 if (tg3_flag(tp, 5750_PLUS))
7888 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7889 }
7890 }
7891
7892 return 0;
7893}
7894
92feeabf
MC
7895static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
7896 struct rtnl_link_stats64 *);
7897static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *,
7898 struct tg3_ethtool_stats *);
7899
1da177e4 7900/* tp->lock is held. */
944d980e 7901static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7902{
7903 int err;
7904
7905 tg3_stop_fw(tp);
7906
944d980e 7907 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7908
b3b7d6be 7909 tg3_abort_hw(tp, silent);
1da177e4
LT
7910 err = tg3_chip_reset(tp);
7911
daba2a63
MC
7912 __tg3_set_mac_addr(tp, 0);
7913
944d980e
MC
7914 tg3_write_sig_legacy(tp, kind);
7915 tg3_write_sig_post_reset(tp, kind);
1da177e4 7916
92feeabf
MC
7917 if (tp->hw_stats) {
7918 /* Save the stats across chip resets... */
7919 tg3_get_stats64(tp->dev, &tp->net_stats_prev),
7920 tg3_get_estats(tp, &tp->estats_prev);
7921
7922 /* And make sure the next sample is new data */
7923 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7924 }
7925
1da177e4
LT
7926 if (err)
7927 return err;
7928
7929 return 0;
7930}
7931
1da177e4
LT
7932static int tg3_set_mac_addr(struct net_device *dev, void *p)
7933{
7934 struct tg3 *tp = netdev_priv(dev);
7935 struct sockaddr *addr = p;
986e0aeb 7936 int err = 0, skip_mac_1 = 0;
1da177e4 7937
f9804ddb
MC
7938 if (!is_valid_ether_addr(addr->sa_data))
7939 return -EINVAL;
7940
1da177e4
LT
7941 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7942
e75f7c90
MC
7943 if (!netif_running(dev))
7944 return 0;
7945
63c3a66f 7946 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7947 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7948
986e0aeb
MC
7949 addr0_high = tr32(MAC_ADDR_0_HIGH);
7950 addr0_low = tr32(MAC_ADDR_0_LOW);
7951 addr1_high = tr32(MAC_ADDR_1_HIGH);
7952 addr1_low = tr32(MAC_ADDR_1_LOW);
7953
7954 /* Skip MAC addr 1 if ASF is using it. */
7955 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7956 !(addr1_high == 0 && addr1_low == 0))
7957 skip_mac_1 = 1;
58712ef9 7958 }
986e0aeb
MC
7959 spin_lock_bh(&tp->lock);
7960 __tg3_set_mac_addr(tp, skip_mac_1);
7961 spin_unlock_bh(&tp->lock);
1da177e4 7962
b9ec6c1b 7963 return err;
1da177e4
LT
7964}
7965
7966/* tp->lock is held. */
7967static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7968 dma_addr_t mapping, u32 maxlen_flags,
7969 u32 nic_addr)
7970{
7971 tg3_write_mem(tp,
7972 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7973 ((u64) mapping >> 32));
7974 tg3_write_mem(tp,
7975 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7976 ((u64) mapping & 0xffffffff));
7977 tg3_write_mem(tp,
7978 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7979 maxlen_flags);
7980
63c3a66f 7981 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7982 tg3_write_mem(tp,
7983 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7984 nic_addr);
7985}
7986
7987static void __tg3_set_rx_mode(struct net_device *);
d244c892 7988static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7989{
b6080e12
MC
7990 int i;
7991
63c3a66f 7992 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7993 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7994 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7995 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7996 } else {
7997 tw32(HOSTCC_TXCOL_TICKS, 0);
7998 tw32(HOSTCC_TXMAX_FRAMES, 0);
7999 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 8000 }
b6080e12 8001
63c3a66f 8002 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8003 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8004 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8005 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8006 } else {
b6080e12
MC
8007 tw32(HOSTCC_RXCOL_TICKS, 0);
8008 tw32(HOSTCC_RXMAX_FRAMES, 0);
8009 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8010 }
b6080e12 8011
63c3a66f 8012 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8013 u32 val = ec->stats_block_coalesce_usecs;
8014
b6080e12
MC
8015 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8016 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8017
15f9850d
DM
8018 if (!netif_carrier_ok(tp->dev))
8019 val = 0;
8020
8021 tw32(HOSTCC_STAT_COAL_TICKS, val);
8022 }
b6080e12
MC
8023
8024 for (i = 0; i < tp->irq_cnt - 1; i++) {
8025 u32 reg;
8026
8027 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8028 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8029 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8030 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8031 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8032 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8033
63c3a66f 8034 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8035 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8036 tw32(reg, ec->tx_coalesce_usecs);
8037 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8038 tw32(reg, ec->tx_max_coalesced_frames);
8039 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8040 tw32(reg, ec->tx_max_coalesced_frames_irq);
8041 }
b6080e12
MC
8042 }
8043
8044 for (; i < tp->irq_max - 1; i++) {
8045 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8046 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8047 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8048
63c3a66f 8049 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8050 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8051 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8052 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8053 }
b6080e12 8054 }
15f9850d 8055}
1da177e4 8056
2d31ecaf
MC
8057/* tp->lock is held. */
8058static void tg3_rings_reset(struct tg3 *tp)
8059{
8060 int i;
f77a6a8e 8061 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8062 struct tg3_napi *tnapi = &tp->napi[0];
8063
8064 /* Disable all transmit rings but the first. */
63c3a66f 8065 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8066 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8067 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8068 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
55086ad9 8069 else if (tg3_flag(tp, 57765_CLASS))
b703df6f 8070 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8071 else
8072 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8073
8074 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8075 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8076 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8077 BDINFO_FLAGS_DISABLED);
8078
8079
8080 /* Disable all receive return rings but the first. */
63c3a66f 8081 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8082 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8083 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8084 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f 8085 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
55086ad9 8086 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
8087 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8088 else
8089 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8090
8091 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8092 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8093 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8094 BDINFO_FLAGS_DISABLED);
8095
8096 /* Disable interrupts */
8097 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8098 tp->napi[0].chk_msi_cnt = 0;
8099 tp->napi[0].last_rx_cons = 0;
8100 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8101
8102 /* Zero mailbox registers. */
63c3a66f 8103 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8104 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8105 tp->napi[i].tx_prod = 0;
8106 tp->napi[i].tx_cons = 0;
63c3a66f 8107 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8108 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8109 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8110 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8111 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8112 tp->napi[i].last_rx_cons = 0;
8113 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8114 }
63c3a66f 8115 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8116 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8117 } else {
8118 tp->napi[0].tx_prod = 0;
8119 tp->napi[0].tx_cons = 0;
8120 tw32_mailbox(tp->napi[0].prodmbox, 0);
8121 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8122 }
2d31ecaf
MC
8123
8124 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8125 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8126 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8127 for (i = 0; i < 16; i++)
8128 tw32_tx_mbox(mbox + i * 8, 0);
8129 }
8130
8131 txrcb = NIC_SRAM_SEND_RCB;
8132 rxrcb = NIC_SRAM_RCV_RET_RCB;
8133
8134 /* Clear status block in ram. */
8135 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8136
8137 /* Set status block DMA address */
8138 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8139 ((u64) tnapi->status_mapping >> 32));
8140 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8141 ((u64) tnapi->status_mapping & 0xffffffff));
8142
f77a6a8e
MC
8143 if (tnapi->tx_ring) {
8144 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8145 (TG3_TX_RING_SIZE <<
8146 BDINFO_FLAGS_MAXLEN_SHIFT),
8147 NIC_SRAM_TX_BUFFER_DESC);
8148 txrcb += TG3_BDINFO_SIZE;
8149 }
8150
8151 if (tnapi->rx_rcb) {
8152 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8153 (tp->rx_ret_ring_mask + 1) <<
8154 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8155 rxrcb += TG3_BDINFO_SIZE;
8156 }
8157
8158 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8159
f77a6a8e
MC
8160 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8161 u64 mapping = (u64)tnapi->status_mapping;
8162 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8163 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8164
8165 /* Clear status block in ram. */
8166 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8167
19cfaecc
MC
8168 if (tnapi->tx_ring) {
8169 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8170 (TG3_TX_RING_SIZE <<
8171 BDINFO_FLAGS_MAXLEN_SHIFT),
8172 NIC_SRAM_TX_BUFFER_DESC);
8173 txrcb += TG3_BDINFO_SIZE;
8174 }
f77a6a8e
MC
8175
8176 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8177 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8178 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8179
8180 stblk += 8;
f77a6a8e
MC
8181 rxrcb += TG3_BDINFO_SIZE;
8182 }
2d31ecaf
MC
8183}
8184
eb07a940
MC
8185static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8186{
8187 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8188
63c3a66f
JP
8189 if (!tg3_flag(tp, 5750_PLUS) ||
8190 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8191 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8192 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8193 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8194 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8195 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8196 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8197 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8198 else
8199 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8200
8201 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8202 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8203
8204 val = min(nic_rep_thresh, host_rep_thresh);
8205 tw32(RCVBDI_STD_THRESH, val);
8206
63c3a66f 8207 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8208 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8209
63c3a66f 8210 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8211 return;
8212
513aa6ea 8213 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8214
8215 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8216
8217 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8218 tw32(RCVBDI_JUMBO_THRESH, val);
8219
63c3a66f 8220 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8221 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8222}
8223
1da177e4 8224/* tp->lock is held. */
8e7a22e3 8225static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8226{
8227 u32 val, rdmac_mode;
8228 int i, err, limit;
8fea32b9 8229 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8230
8231 tg3_disable_ints(tp);
8232
8233 tg3_stop_fw(tp);
8234
8235 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8236
63c3a66f 8237 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8238 tg3_abort_hw(tp, 1);
1da177e4 8239
699c0193
MC
8240 /* Enable MAC control of LPI */
8241 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8242 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8243 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8244 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8245
8246 tw32_f(TG3_CPMU_EEE_CTRL,
8247 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8248
a386b901
MC
8249 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8250 TG3_CPMU_EEEMD_LPI_IN_TX |
8251 TG3_CPMU_EEEMD_LPI_IN_RX |
8252 TG3_CPMU_EEEMD_EEE_ENABLE;
8253
8254 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8255 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8256
63c3a66f 8257 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8258 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8259
8260 tw32_f(TG3_CPMU_EEE_MODE, val);
8261
8262 tw32_f(TG3_CPMU_EEE_DBTMR1,
8263 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8264 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8265
8266 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8267 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8268 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8269 }
8270
603f1173 8271 if (reset_phy)
d4d2c558
MC
8272 tg3_phy_reset(tp);
8273
1da177e4
LT
8274 err = tg3_chip_reset(tp);
8275 if (err)
8276 return err;
8277
8278 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8279
bcb37f6c 8280 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8281 val = tr32(TG3_CPMU_CTRL);
8282 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8283 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8284
8285 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8286 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8287 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8288 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8289
8290 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8291 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8292 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8293 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8294
8295 val = tr32(TG3_CPMU_HST_ACC);
8296 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8297 val |= CPMU_HST_ACC_MACCLK_6_25;
8298 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8299 }
8300
33466d93
MC
8301 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8302 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8303 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8304 PCIE_PWR_MGMT_L1_THRESH_4MS;
8305 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8306
8307 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8308 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8309
8310 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8311
f40386c8
MC
8312 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8313 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8314 }
8315
63c3a66f 8316 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8317 u32 grc_mode = tr32(GRC_MODE);
8318
8319 /* Access the lower 1K of PL PCIE block registers. */
8320 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8321 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8322
8323 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8324 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8325 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8326
8327 tw32(GRC_MODE, grc_mode);
8328 }
8329
55086ad9 8330 if (tg3_flag(tp, 57765_CLASS)) {
5093eedc
MC
8331 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8332 u32 grc_mode = tr32(GRC_MODE);
cea46462 8333
5093eedc
MC
8334 /* Access the lower 1K of PL PCIE block registers. */
8335 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8336 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8337
5093eedc
MC
8338 val = tr32(TG3_PCIE_TLDLPL_PORT +
8339 TG3_PCIE_PL_LO_PHYCTL5);
8340 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8341 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8342
5093eedc
MC
8343 tw32(GRC_MODE, grc_mode);
8344 }
a977dbe8 8345
1ff30a59
MC
8346 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8347 u32 grc_mode = tr32(GRC_MODE);
8348
8349 /* Access the lower 1K of DL PCIE block registers. */
8350 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8351 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8352
8353 val = tr32(TG3_PCIE_TLDLPL_PORT +
8354 TG3_PCIE_DL_LO_FTSMAX);
8355 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8356 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8357 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8358
8359 tw32(GRC_MODE, grc_mode);
8360 }
8361
a977dbe8
MC
8362 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8363 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8364 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8365 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8366 }
8367
1da177e4
LT
8368 /* This works around an issue with Athlon chipsets on
8369 * B3 tigon3 silicon. This bit has no effect on any
8370 * other revision. But do not set this on PCI Express
795d01c5 8371 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8372 */
63c3a66f
JP
8373 if (!tg3_flag(tp, CPMU_PRESENT)) {
8374 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8375 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8376 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8377 }
1da177e4
LT
8378
8379 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8380 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8381 val = tr32(TG3PCI_PCISTATE);
8382 val |= PCISTATE_RETRY_SAME_DMA;
8383 tw32(TG3PCI_PCISTATE, val);
8384 }
8385
63c3a66f 8386 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8387 /* Allow reads and writes to the
8388 * APE register and memory space.
8389 */
8390 val = tr32(TG3PCI_PCISTATE);
8391 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8392 PCISTATE_ALLOW_APE_SHMEM_WR |
8393 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8394 tw32(TG3PCI_PCISTATE, val);
8395 }
8396
1da177e4
LT
8397 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8398 /* Enable some hw fixes. */
8399 val = tr32(TG3PCI_MSI_DATA);
8400 val |= (1 << 26) | (1 << 28) | (1 << 29);
8401 tw32(TG3PCI_MSI_DATA, val);
8402 }
8403
8404 /* Descriptor ring init may make accesses to the
8405 * NIC SRAM area to setup the TX descriptors, so we
8406 * can only do this after the hardware has been
8407 * successfully reset.
8408 */
32d8c572
MC
8409 err = tg3_init_rings(tp);
8410 if (err)
8411 return err;
1da177e4 8412
63c3a66f 8413 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8414 val = tr32(TG3PCI_DMA_RW_CTRL) &
8415 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8416 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8417 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 8418 if (!tg3_flag(tp, 57765_CLASS) &&
0aebff48
MC
8419 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8420 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8421 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8422 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8423 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8424 /* This value is determined during the probe time DMA
8425 * engine test, tg3_test_dma.
8426 */
8427 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8428 }
1da177e4
LT
8429
8430 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8431 GRC_MODE_4X_NIC_SEND_RINGS |
8432 GRC_MODE_NO_TX_PHDR_CSUM |
8433 GRC_MODE_NO_RX_PHDR_CSUM);
8434 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8435
8436 /* Pseudo-header checksum is done by hardware logic and not
8437 * the offload processers, so make the chip do the pseudo-
8438 * header checksums on receive. For transmit it is more
8439 * convenient to do the pseudo-header checksum in software
8440 * as Linux does that on transmit for us in all cases.
8441 */
8442 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8443
8444 tw32(GRC_MODE,
8445 tp->grc_mode |
8446 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8447
8448 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8449 val = tr32(GRC_MISC_CFG);
8450 val &= ~0xff;
8451 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8452 tw32(GRC_MISC_CFG, val);
8453
8454 /* Initialize MBUF/DESC pool. */
63c3a66f 8455 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8456 /* Do nothing. */
8457 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8458 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8459 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8460 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8461 else
8462 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8463 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8464 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8465 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8466 int fw_len;
8467
077f849d 8468 fw_len = tp->fw_len;
1da177e4
LT
8469 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8470 tw32(BUFMGR_MB_POOL_ADDR,
8471 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8472 tw32(BUFMGR_MB_POOL_SIZE,
8473 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8474 }
1da177e4 8475
0f893dc6 8476 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8477 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8478 tp->bufmgr_config.mbuf_read_dma_low_water);
8479 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8480 tp->bufmgr_config.mbuf_mac_rx_low_water);
8481 tw32(BUFMGR_MB_HIGH_WATER,
8482 tp->bufmgr_config.mbuf_high_water);
8483 } else {
8484 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8485 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8486 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8487 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8488 tw32(BUFMGR_MB_HIGH_WATER,
8489 tp->bufmgr_config.mbuf_high_water_jumbo);
8490 }
8491 tw32(BUFMGR_DMA_LOW_WATER,
8492 tp->bufmgr_config.dma_low_water);
8493 tw32(BUFMGR_DMA_HIGH_WATER,
8494 tp->bufmgr_config.dma_high_water);
8495
d309a46e
MC
8496 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8497 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8498 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8499 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8500 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8501 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8502 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8503 tw32(BUFMGR_MODE, val);
1da177e4
LT
8504 for (i = 0; i < 2000; i++) {
8505 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8506 break;
8507 udelay(10);
8508 }
8509 if (i >= 2000) {
05dbe005 8510 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8511 return -ENODEV;
8512 }
8513
eb07a940
MC
8514 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8515 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8516
eb07a940 8517 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8518
8519 /* Initialize TG3_BDINFO's at:
8520 * RCVDBDI_STD_BD: standard eth size rx ring
8521 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8522 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8523 *
8524 * like so:
8525 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8526 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8527 * ring attribute flags
8528 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8529 *
8530 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8531 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8532 *
8533 * The size of each ring is fixed in the firmware, but the location is
8534 * configurable.
8535 */
8536 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8537 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8538 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8539 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8540 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8541 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8542 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8543
fdb72b38 8544 /* Disable the mini ring */
63c3a66f 8545 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8546 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8547 BDINFO_FLAGS_DISABLED);
8548
fdb72b38
MC
8549 /* Program the jumbo buffer descriptor ring control
8550 * blocks on those devices that have them.
8551 */
a0512944 8552 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8553 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8554
63c3a66f 8555 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8556 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8557 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8558 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8559 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8560 val = TG3_RX_JMB_RING_SIZE(tp) <<
8561 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8562 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8563 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8564 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
55086ad9 8565 tg3_flag(tp, 57765_CLASS))
87668d35
MC
8566 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8567 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8568 } else {
8569 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8570 BDINFO_FLAGS_DISABLED);
8571 }
8572
63c3a66f 8573 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8574 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8575 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8576 val |= (TG3_RX_STD_DMA_SZ << 2);
8577 } else
04380d40 8578 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8579 } else
de9f5230 8580 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8581
8582 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8583
411da640 8584 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8585 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8586
63c3a66f
JP
8587 tpr->rx_jmb_prod_idx =
8588 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8589 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8590
2d31ecaf
MC
8591 tg3_rings_reset(tp);
8592
1da177e4 8593 /* Initialize MAC address and backoff seed. */
986e0aeb 8594 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8595
8596 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8597 tw32(MAC_RX_MTU_SIZE,
8598 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8599
8600 /* The slot time is changed by tg3_setup_phy if we
8601 * run at gigabit with half duplex.
8602 */
f2096f94
MC
8603 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8604 (6 << TX_LENGTHS_IPG_SHIFT) |
8605 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8606
8607 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8608 val |= tr32(MAC_TX_LENGTHS) &
8609 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8610 TX_LENGTHS_CNT_DWN_VAL_MSK);
8611
8612 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8613
8614 /* Receive rules. */
8615 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8616 tw32(RCVLPC_CONFIG, 0x0181);
8617
8618 /* Calculate RDMAC_MODE setting early, we need it to determine
8619 * the RCVLPC_STATE_ENABLE mask.
8620 */
8621 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8622 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8623 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8624 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8625 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8626
deabaac8 8627 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8628 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8629
57e6983c 8630 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8631 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8632 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8633 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8634 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8635 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8636
c5908939
MC
8637 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8638 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8639 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8640 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8641 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8642 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8643 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8644 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8645 }
8646 }
8647
63c3a66f 8648 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8649 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8650
55086ad9
MC
8651 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
8652 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
8653
63c3a66f
JP
8654 if (tg3_flag(tp, HW_TSO_1) ||
8655 tg3_flag(tp, HW_TSO_2) ||
8656 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8657 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8658
108a6c16 8659 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8660 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8661 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8662 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8663
f2096f94
MC
8664 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8665 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8666
41a8a7ee
MC
8667 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8668 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8669 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8670 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8671 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8672 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8673 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8674 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8675 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8676 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8677 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8678 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8679 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8680 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8681 }
41a8a7ee
MC
8682 tw32(TG3_RDMA_RSRVCTRL_REG,
8683 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8684 }
8685
d78b59f5
MC
8686 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8687 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8688 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8689 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8690 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8691 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8692 }
8693
1da177e4 8694 /* Receive/send statistics. */
63c3a66f 8695 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8696 val = tr32(RCVLPC_STATS_ENABLE);
8697 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8698 tw32(RCVLPC_STATS_ENABLE, val);
8699 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8700 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8701 val = tr32(RCVLPC_STATS_ENABLE);
8702 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8703 tw32(RCVLPC_STATS_ENABLE, val);
8704 } else {
8705 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8706 }
8707 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8708 tw32(SNDDATAI_STATSENAB, 0xffffff);
8709 tw32(SNDDATAI_STATSCTRL,
8710 (SNDDATAI_SCTRL_ENABLE |
8711 SNDDATAI_SCTRL_FASTUPD));
8712
8713 /* Setup host coalescing engine. */
8714 tw32(HOSTCC_MODE, 0);
8715 for (i = 0; i < 2000; i++) {
8716 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8717 break;
8718 udelay(10);
8719 }
8720
d244c892 8721 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8722
63c3a66f 8723 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8724 /* Status/statistics block address. See tg3_timer,
8725 * the tg3_periodic_fetch_stats call there, and
8726 * tg3_get_stats to see how this works for 5705/5750 chips.
8727 */
1da177e4
LT
8728 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8729 ((u64) tp->stats_mapping >> 32));
8730 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8731 ((u64) tp->stats_mapping & 0xffffffff));
8732 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8733
1da177e4 8734 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8735
8736 /* Clear statistics and status block memory areas */
8737 for (i = NIC_SRAM_STATS_BLK;
8738 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8739 i += sizeof(u32)) {
8740 tg3_write_mem(tp, i, 0);
8741 udelay(40);
8742 }
1da177e4
LT
8743 }
8744
8745 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8746
8747 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8748 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8749 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8750 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8751
f07e9af3
MC
8752 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8753 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8754 /* reset to prevent losing 1st rx packet intermittently */
8755 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8756 udelay(10);
8757 }
8758
3bda1258 8759 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8760 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8761 MAC_MODE_FHDE_ENABLE;
8762 if (tg3_flag(tp, ENABLE_APE))
8763 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8764 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8765 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8766 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8767 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8768 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8769 udelay(40);
8770
314fba34 8771 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8772 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8773 * register to preserve the GPIO settings for LOMs. The GPIOs,
8774 * whether used as inputs or outputs, are set by boot code after
8775 * reset.
8776 */
63c3a66f 8777 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8778 u32 gpio_mask;
8779
9d26e213
MC
8780 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8781 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8782 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8783
8784 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8785 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8786 GRC_LCLCTRL_GPIO_OUTPUT3;
8787
af36e6b6
MC
8788 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8789 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8790
aaf84465 8791 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8792 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8793
8794 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8795 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8796 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8797 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8798 }
1da177e4
LT
8799 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8800 udelay(100);
8801
63c3a66f 8802 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8803 val = tr32(MSGINT_MODE);
8804 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
5b39de91
MC
8805 if (!tg3_flag(tp, 1SHOT_MSI))
8806 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
8807 tw32(MSGINT_MODE, val);
8808 }
8809
63c3a66f 8810 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8811 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8812 udelay(40);
8813 }
8814
8815 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8816 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8817 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8818 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8819 WDMAC_MODE_LNGREAD_ENAB);
8820
c5908939
MC
8821 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8822 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8823 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8824 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8825 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8826 /* nothing */
8827 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8828 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8829 val |= WDMAC_MODE_RX_ACCEL;
8830 }
8831 }
8832
d9ab5ad1 8833 /* Enable host coalescing bug fix */
63c3a66f 8834 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8835 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8836
788a035e
MC
8837 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8838 val |= WDMAC_MODE_BURST_ALL_DATA;
8839
1da177e4
LT
8840 tw32_f(WDMAC_MODE, val);
8841 udelay(40);
8842
63c3a66f 8843 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8844 u16 pcix_cmd;
8845
8846 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8847 &pcix_cmd);
1da177e4 8848 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8849 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8850 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8851 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8852 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8853 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8854 }
9974a356
MC
8855 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8856 pcix_cmd);
1da177e4
LT
8857 }
8858
8859 tw32_f(RDMAC_MODE, rdmac_mode);
8860 udelay(40);
8861
8862 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8863 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8864 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8865
8866 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8867 tw32(SNDDATAC_MODE,
8868 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8869 else
8870 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8871
1da177e4
LT
8872 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8873 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8874 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8875 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8876 val |= RCVDBDI_MODE_LRG_RING_SZ;
8877 tw32(RCVDBDI_MODE, val);
1da177e4 8878 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8879 if (tg3_flag(tp, HW_TSO_1) ||
8880 tg3_flag(tp, HW_TSO_2) ||
8881 tg3_flag(tp, HW_TSO_3))
1da177e4 8882 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8883 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8884 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8885 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8886 tw32(SNDBDI_MODE, val);
1da177e4
LT
8887 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8888
8889 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8890 err = tg3_load_5701_a0_firmware_fix(tp);
8891 if (err)
8892 return err;
8893 }
8894
63c3a66f 8895 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8896 err = tg3_load_tso_firmware(tp);
8897 if (err)
8898 return err;
8899 }
1da177e4
LT
8900
8901 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8902
63c3a66f 8903 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8904 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8905 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8906
8907 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8908 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8909 tp->tx_mode &= ~val;
8910 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8911 }
8912
1da177e4
LT
8913 tw32_f(MAC_TX_MODE, tp->tx_mode);
8914 udelay(100);
8915
63c3a66f 8916 if (tg3_flag(tp, ENABLE_RSS)) {
9d53fa12 8917 int i = 0;
baf8a94a 8918 u32 reg = MAC_RSS_INDIR_TBL_0;
baf8a94a 8919
9d53fa12
MC
8920 if (tp->irq_cnt == 2) {
8921 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8922 tw32(reg, 0x0);
8923 reg += 4;
8924 }
8925 } else {
8926 u32 val;
baf8a94a 8927
9d53fa12
MC
8928 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8929 val = i % (tp->irq_cnt - 1);
8930 i++;
8931 for (; i % 8; i++) {
8932 val <<= 4;
8933 val |= (i % (tp->irq_cnt - 1));
8934 }
baf8a94a
MC
8935 tw32(reg, val);
8936 reg += 4;
8937 }
8938 }
8939
8940 /* Setup the "secret" hash key. */
8941 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8942 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8943 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8944 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8945 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8946 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8947 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8948 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8949 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8950 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8951 }
8952
1da177e4 8953 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8954 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8955 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8956
63c3a66f 8957 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8958 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8959 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8960 RX_MODE_RSS_IPV6_HASH_EN |
8961 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8962 RX_MODE_RSS_IPV4_HASH_EN |
8963 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8964
1da177e4
LT
8965 tw32_f(MAC_RX_MODE, tp->rx_mode);
8966 udelay(10);
8967
1da177e4
LT
8968 tw32(MAC_LED_CTRL, tp->led_ctrl);
8969
8970 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8971 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8972 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8973 udelay(10);
8974 }
8975 tw32_f(MAC_RX_MODE, tp->rx_mode);
8976 udelay(10);
8977
f07e9af3 8978 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8979 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8980 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8981 /* Set drive transmission level to 1.2V */
8982 /* only if the signal pre-emphasis bit is not set */
8983 val = tr32(MAC_SERDES_CFG);
8984 val &= 0xfffff000;
8985 val |= 0x880;
8986 tw32(MAC_SERDES_CFG, val);
8987 }
8988 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8989 tw32(MAC_SERDES_CFG, 0x616000);
8990 }
8991
8992 /* Prevent chip from dropping frames when flow control
8993 * is enabled.
8994 */
55086ad9 8995 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
8996 val = 1;
8997 else
8998 val = 2;
8999 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
9000
9001 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 9002 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9003 /* Use hardware link auto-negotiation */
63c3a66f 9004 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9005 }
9006
f07e9af3 9007 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9008 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9009 u32 tmp;
9010
9011 tmp = tr32(SERDES_RX_CTRL);
9012 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9013 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9014 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9015 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9016 }
9017
63c3a66f 9018 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
9019 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9020 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
9021 tp->link_config.speed = tp->link_config.orig_speed;
9022 tp->link_config.duplex = tp->link_config.orig_duplex;
9023 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9024 }
1da177e4 9025
dd477003
MC
9026 err = tg3_setup_phy(tp, 0);
9027 if (err)
9028 return err;
1da177e4 9029
f07e9af3
MC
9030 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9031 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9032 u32 tmp;
9033
9034 /* Clear CRC stats. */
9035 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9036 tg3_writephy(tp, MII_TG3_TEST1,
9037 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9038 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9039 }
1da177e4
LT
9040 }
9041 }
9042
9043 __tg3_set_rx_mode(tp->dev);
9044
9045 /* Initialize receive rules. */
9046 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9047 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9048 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9049 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9050
63c3a66f 9051 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9052 limit = 8;
9053 else
9054 limit = 16;
63c3a66f 9055 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9056 limit -= 4;
9057 switch (limit) {
9058 case 16:
9059 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9060 case 15:
9061 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9062 case 14:
9063 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9064 case 13:
9065 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9066 case 12:
9067 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9068 case 11:
9069 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9070 case 10:
9071 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9072 case 9:
9073 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9074 case 8:
9075 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9076 case 7:
9077 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9078 case 6:
9079 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9080 case 5:
9081 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9082 case 4:
9083 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9084 case 3:
9085 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9086 case 2:
9087 case 1:
9088
9089 default:
9090 break;
855e1111 9091 }
1da177e4 9092
63c3a66f 9093 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9094 /* Write our heartbeat update interval to APE. */
9095 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9096 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9097
1da177e4
LT
9098 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9099
1da177e4
LT
9100 return 0;
9101}
9102
9103/* Called at device open time to get the chip ready for
9104 * packet processing. Invoked with tp->lock held.
9105 */
8e7a22e3 9106static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9107{
1da177e4
LT
9108 tg3_switch_clocks(tp);
9109
9110 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9111
2f751b67 9112 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9113}
9114
9115#define TG3_STAT_ADD32(PSTAT, REG) \
9116do { u32 __val = tr32(REG); \
9117 (PSTAT)->low += __val; \
9118 if ((PSTAT)->low < __val) \
9119 (PSTAT)->high += 1; \
9120} while (0)
9121
9122static void tg3_periodic_fetch_stats(struct tg3 *tp)
9123{
9124 struct tg3_hw_stats *sp = tp->hw_stats;
9125
9126 if (!netif_carrier_ok(tp->dev))
9127 return;
9128
9129 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9130 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9131 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9132 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9133 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9134 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9135 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9136 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9137 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9138 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9139 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9140 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9141 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9142
9143 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9144 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9145 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9146 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9147 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9148 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9149 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9150 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9151 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9152 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9153 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9154 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9155 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9156 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9157
9158 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9159 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9160 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9161 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9162 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9163 } else {
9164 u32 val = tr32(HOSTCC_FLOW_ATTN);
9165 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9166 if (val) {
9167 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9168 sp->rx_discards.low += val;
9169 if (sp->rx_discards.low < val)
9170 sp->rx_discards.high += 1;
9171 }
9172 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9173 }
463d305b 9174 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9175}
9176
0e6cf6a9
MC
9177static void tg3_chk_missed_msi(struct tg3 *tp)
9178{
9179 u32 i;
9180
9181 for (i = 0; i < tp->irq_cnt; i++) {
9182 struct tg3_napi *tnapi = &tp->napi[i];
9183
9184 if (tg3_has_work(tnapi)) {
9185 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9186 tnapi->last_tx_cons == tnapi->tx_cons) {
9187 if (tnapi->chk_msi_cnt < 1) {
9188 tnapi->chk_msi_cnt++;
9189 return;
9190 }
7f230735 9191 tg3_msi(0, tnapi);
0e6cf6a9
MC
9192 }
9193 }
9194 tnapi->chk_msi_cnt = 0;
9195 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9196 tnapi->last_tx_cons = tnapi->tx_cons;
9197 }
9198}
9199
1da177e4
LT
9200static void tg3_timer(unsigned long __opaque)
9201{
9202 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9203
5b190624 9204 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9205 goto restart_timer;
9206
f47c11ee 9207 spin_lock(&tp->lock);
1da177e4 9208
0e6cf6a9 9209 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
55086ad9 9210 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
9211 tg3_chk_missed_msi(tp);
9212
63c3a66f 9213 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9214 /* All of this garbage is because when using non-tagged
9215 * IRQ status the mailbox/status_block protocol the chip
9216 * uses with the cpu is race prone.
9217 */
898a56f8 9218 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9219 tw32(GRC_LOCAL_CTRL,
9220 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9221 } else {
9222 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9223 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9224 }
1da177e4 9225
fac9b83e 9226 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9227 spin_unlock(&tp->lock);
db219973 9228 tg3_reset_task_schedule(tp);
5b190624 9229 goto restart_timer;
fac9b83e 9230 }
1da177e4
LT
9231 }
9232
1da177e4
LT
9233 /* This part only runs once per second. */
9234 if (!--tp->timer_counter) {
63c3a66f 9235 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9236 tg3_periodic_fetch_stats(tp);
9237
b0c5943f
MC
9238 if (tp->setlpicnt && !--tp->setlpicnt)
9239 tg3_phy_eee_enable(tp);
52b02d04 9240
63c3a66f 9241 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9242 u32 mac_stat;
9243 int phy_event;
9244
9245 mac_stat = tr32(MAC_STATUS);
9246
9247 phy_event = 0;
f07e9af3 9248 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9249 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9250 phy_event = 1;
9251 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9252 phy_event = 1;
9253
9254 if (phy_event)
9255 tg3_setup_phy(tp, 0);
63c3a66f 9256 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9257 u32 mac_stat = tr32(MAC_STATUS);
9258 int need_setup = 0;
9259
9260 if (netif_carrier_ok(tp->dev) &&
9261 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9262 need_setup = 1;
9263 }
be98da6a 9264 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9265 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9266 MAC_STATUS_SIGNAL_DET))) {
9267 need_setup = 1;
9268 }
9269 if (need_setup) {
3d3ebe74
MC
9270 if (!tp->serdes_counter) {
9271 tw32_f(MAC_MODE,
9272 (tp->mac_mode &
9273 ~MAC_MODE_PORT_MODE_MASK));
9274 udelay(40);
9275 tw32_f(MAC_MODE, tp->mac_mode);
9276 udelay(40);
9277 }
1da177e4
LT
9278 tg3_setup_phy(tp, 0);
9279 }
f07e9af3 9280 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9281 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9282 tg3_serdes_parallel_detect(tp);
57d8b880 9283 }
1da177e4
LT
9284
9285 tp->timer_counter = tp->timer_multiplier;
9286 }
9287
130b8e4d
MC
9288 /* Heartbeat is only sent once every 2 seconds.
9289 *
9290 * The heartbeat is to tell the ASF firmware that the host
9291 * driver is still alive. In the event that the OS crashes,
9292 * ASF needs to reset the hardware to free up the FIFO space
9293 * that may be filled with rx packets destined for the host.
9294 * If the FIFO is full, ASF will no longer function properly.
9295 *
9296 * Unintended resets have been reported on real time kernels
9297 * where the timer doesn't run on time. Netpoll will also have
9298 * same problem.
9299 *
9300 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9301 * to check the ring condition when the heartbeat is expiring
9302 * before doing the reset. This will prevent most unintended
9303 * resets.
9304 */
1da177e4 9305 if (!--tp->asf_counter) {
63c3a66f 9306 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9307 tg3_wait_for_event_ack(tp);
9308
bbadf503 9309 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9310 FWCMD_NICDRV_ALIVE3);
bbadf503 9311 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9312 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9313 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9314
9315 tg3_generate_fw_event(tp);
1da177e4
LT
9316 }
9317 tp->asf_counter = tp->asf_multiplier;
9318 }
9319
f47c11ee 9320 spin_unlock(&tp->lock);
1da177e4 9321
f475f163 9322restart_timer:
1da177e4
LT
9323 tp->timer.expires = jiffies + tp->timer_offset;
9324 add_timer(&tp->timer);
9325}
9326
4f125f42 9327static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9328{
7d12e780 9329 irq_handler_t fn;
fcfa0a32 9330 unsigned long flags;
4f125f42
MC
9331 char *name;
9332 struct tg3_napi *tnapi = &tp->napi[irq_num];
9333
9334 if (tp->irq_cnt == 1)
9335 name = tp->dev->name;
9336 else {
9337 name = &tnapi->irq_lbl[0];
9338 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9339 name[IFNAMSIZ-1] = 0;
9340 }
fcfa0a32 9341
63c3a66f 9342 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9343 fn = tg3_msi;
63c3a66f 9344 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9345 fn = tg3_msi_1shot;
ab392d2d 9346 flags = 0;
fcfa0a32
MC
9347 } else {
9348 fn = tg3_interrupt;
63c3a66f 9349 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9350 fn = tg3_interrupt_tagged;
ab392d2d 9351 flags = IRQF_SHARED;
fcfa0a32 9352 }
4f125f42
MC
9353
9354 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9355}
9356
7938109f
MC
9357static int tg3_test_interrupt(struct tg3 *tp)
9358{
09943a18 9359 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9360 struct net_device *dev = tp->dev;
b16250e3 9361 int err, i, intr_ok = 0;
f6eb9b1f 9362 u32 val;
7938109f 9363
d4bc3927
MC
9364 if (!netif_running(dev))
9365 return -ENODEV;
9366
7938109f
MC
9367 tg3_disable_ints(tp);
9368
4f125f42 9369 free_irq(tnapi->irq_vec, tnapi);
7938109f 9370
f6eb9b1f
MC
9371 /*
9372 * Turn off MSI one shot mode. Otherwise this test has no
9373 * observable way to know whether the interrupt was delivered.
9374 */
3aa1cdf8 9375 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9376 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9377 tw32(MSGINT_MODE, val);
9378 }
9379
4f125f42 9380 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9381 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9382 if (err)
9383 return err;
9384
898a56f8 9385 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9386 tg3_enable_ints(tp);
9387
9388 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9389 tnapi->coal_now);
7938109f
MC
9390
9391 for (i = 0; i < 5; i++) {
b16250e3
MC
9392 u32 int_mbox, misc_host_ctrl;
9393
898a56f8 9394 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9395 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9396
9397 if ((int_mbox != 0) ||
9398 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9399 intr_ok = 1;
7938109f 9400 break;
b16250e3
MC
9401 }
9402
3aa1cdf8
MC
9403 if (tg3_flag(tp, 57765_PLUS) &&
9404 tnapi->hw_status->status_tag != tnapi->last_tag)
9405 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9406
7938109f
MC
9407 msleep(10);
9408 }
9409
9410 tg3_disable_ints(tp);
9411
4f125f42 9412 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9413
4f125f42 9414 err = tg3_request_irq(tp, 0);
7938109f
MC
9415
9416 if (err)
9417 return err;
9418
f6eb9b1f
MC
9419 if (intr_ok) {
9420 /* Reenable MSI one shot mode. */
5b39de91 9421 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9422 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9423 tw32(MSGINT_MODE, val);
9424 }
7938109f 9425 return 0;
f6eb9b1f 9426 }
7938109f
MC
9427
9428 return -EIO;
9429}
9430
9431/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9432 * successfully restored
9433 */
9434static int tg3_test_msi(struct tg3 *tp)
9435{
7938109f
MC
9436 int err;
9437 u16 pci_cmd;
9438
63c3a66f 9439 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9440 return 0;
9441
9442 /* Turn off SERR reporting in case MSI terminates with Master
9443 * Abort.
9444 */
9445 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9446 pci_write_config_word(tp->pdev, PCI_COMMAND,
9447 pci_cmd & ~PCI_COMMAND_SERR);
9448
9449 err = tg3_test_interrupt(tp);
9450
9451 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9452
9453 if (!err)
9454 return 0;
9455
9456 /* other failures */
9457 if (err != -EIO)
9458 return err;
9459
9460 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9461 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9462 "to INTx mode. Please report this failure to the PCI "
9463 "maintainer and include system chipset information\n");
7938109f 9464
4f125f42 9465 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9466
7938109f
MC
9467 pci_disable_msi(tp->pdev);
9468
63c3a66f 9469 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9470 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9471
4f125f42 9472 err = tg3_request_irq(tp, 0);
7938109f
MC
9473 if (err)
9474 return err;
9475
9476 /* Need to reset the chip because the MSI cycle may have terminated
9477 * with Master Abort.
9478 */
f47c11ee 9479 tg3_full_lock(tp, 1);
7938109f 9480
944d980e 9481 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9482 err = tg3_init_hw(tp, 1);
7938109f 9483
f47c11ee 9484 tg3_full_unlock(tp);
7938109f
MC
9485
9486 if (err)
4f125f42 9487 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9488
9489 return err;
9490}
9491
9e9fd12d
MC
9492static int tg3_request_firmware(struct tg3 *tp)
9493{
9494 const __be32 *fw_data;
9495
9496 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9497 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9498 tp->fw_needed);
9e9fd12d
MC
9499 return -ENOENT;
9500 }
9501
9502 fw_data = (void *)tp->fw->data;
9503
9504 /* Firmware blob starts with version numbers, followed by
9505 * start address and _full_ length including BSS sections
9506 * (which must be longer than the actual data, of course
9507 */
9508
9509 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9510 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9511 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9512 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9513 release_firmware(tp->fw);
9514 tp->fw = NULL;
9515 return -EINVAL;
9516 }
9517
9518 /* We no longer need firmware; we have it. */
9519 tp->fw_needed = NULL;
9520 return 0;
9521}
9522
679563f4
MC
9523static bool tg3_enable_msix(struct tg3 *tp)
9524{
9525 int i, rc, cpus = num_online_cpus();
9526 struct msix_entry msix_ent[tp->irq_max];
9527
9528 if (cpus == 1)
9529 /* Just fallback to the simpler MSI mode. */
9530 return false;
9531
9532 /*
9533 * We want as many rx rings enabled as there are cpus.
9534 * The first MSIX vector only deals with link interrupts, etc,
9535 * so we add one to the number of vectors we are requesting.
9536 */
9537 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9538
9539 for (i = 0; i < tp->irq_max; i++) {
9540 msix_ent[i].entry = i;
9541 msix_ent[i].vector = 0;
9542 }
9543
9544 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9545 if (rc < 0) {
9546 return false;
9547 } else if (rc != 0) {
679563f4
MC
9548 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9549 return false;
05dbe005
JP
9550 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9551 tp->irq_cnt, rc);
679563f4
MC
9552 tp->irq_cnt = rc;
9553 }
9554
9555 for (i = 0; i < tp->irq_max; i++)
9556 tp->napi[i].irq_vec = msix_ent[i].vector;
9557
2ddaad39
BH
9558 netif_set_real_num_tx_queues(tp->dev, 1);
9559 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9560 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9561 pci_disable_msix(tp->pdev);
9562 return false;
9563 }
b92b9040
MC
9564
9565 if (tp->irq_cnt > 1) {
63c3a66f 9566 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9567
9568 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9569 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9570 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9571 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9572 }
9573 }
2430b031 9574
679563f4
MC
9575 return true;
9576}
9577
07b0173c
MC
9578static void tg3_ints_init(struct tg3 *tp)
9579{
63c3a66f
JP
9580 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9581 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9582 /* All MSI supporting chips should support tagged
9583 * status. Assert that this is the case.
9584 */
5129c3a3
MC
9585 netdev_warn(tp->dev,
9586 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9587 goto defcfg;
07b0173c 9588 }
4f125f42 9589
63c3a66f
JP
9590 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9591 tg3_flag_set(tp, USING_MSIX);
9592 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9593 tg3_flag_set(tp, USING_MSI);
679563f4 9594
63c3a66f 9595 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9596 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9597 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9598 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9599 if (!tg3_flag(tp, 1SHOT_MSI))
9600 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9601 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9602 }
9603defcfg:
63c3a66f 9604 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9605 tp->irq_cnt = 1;
9606 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9607 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9608 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9609 }
07b0173c
MC
9610}
9611
9612static void tg3_ints_fini(struct tg3 *tp)
9613{
63c3a66f 9614 if (tg3_flag(tp, USING_MSIX))
679563f4 9615 pci_disable_msix(tp->pdev);
63c3a66f 9616 else if (tg3_flag(tp, USING_MSI))
679563f4 9617 pci_disable_msi(tp->pdev);
63c3a66f
JP
9618 tg3_flag_clear(tp, USING_MSI);
9619 tg3_flag_clear(tp, USING_MSIX);
9620 tg3_flag_clear(tp, ENABLE_RSS);
9621 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9622}
9623
1da177e4
LT
9624static int tg3_open(struct net_device *dev)
9625{
9626 struct tg3 *tp = netdev_priv(dev);
4f125f42 9627 int i, err;
1da177e4 9628
9e9fd12d
MC
9629 if (tp->fw_needed) {
9630 err = tg3_request_firmware(tp);
9631 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9632 if (err)
9633 return err;
9634 } else if (err) {
05dbe005 9635 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9636 tg3_flag_clear(tp, TSO_CAPABLE);
9637 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9638 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9639 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9640 }
9641 }
9642
c49a1561
MC
9643 netif_carrier_off(tp->dev);
9644
c866b7ea 9645 err = tg3_power_up(tp);
2f751b67 9646 if (err)
bc1c7567 9647 return err;
2f751b67
MC
9648
9649 tg3_full_lock(tp, 0);
bc1c7567 9650
1da177e4 9651 tg3_disable_ints(tp);
63c3a66f 9652 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9653
f47c11ee 9654 tg3_full_unlock(tp);
1da177e4 9655
679563f4
MC
9656 /*
9657 * Setup interrupts first so we know how
9658 * many NAPI resources to allocate
9659 */
9660 tg3_ints_init(tp);
9661
1da177e4
LT
9662 /* The placement of this call is tied
9663 * to the setup and use of Host TX descriptors.
9664 */
9665 err = tg3_alloc_consistent(tp);
9666 if (err)
679563f4 9667 goto err_out1;
88b06bc2 9668
66cfd1bd
MC
9669 tg3_napi_init(tp);
9670
fed97810 9671 tg3_napi_enable(tp);
1da177e4 9672
4f125f42
MC
9673 for (i = 0; i < tp->irq_cnt; i++) {
9674 struct tg3_napi *tnapi = &tp->napi[i];
9675 err = tg3_request_irq(tp, i);
9676 if (err) {
5bc09186
MC
9677 for (i--; i >= 0; i--) {
9678 tnapi = &tp->napi[i];
4f125f42 9679 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
9680 }
9681 goto err_out2;
4f125f42
MC
9682 }
9683 }
1da177e4 9684
f47c11ee 9685 tg3_full_lock(tp, 0);
1da177e4 9686
8e7a22e3 9687 err = tg3_init_hw(tp, 1);
1da177e4 9688 if (err) {
944d980e 9689 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9690 tg3_free_rings(tp);
9691 } else {
0e6cf6a9 9692 if (tg3_flag(tp, TAGGED_STATUS) &&
55086ad9
MC
9693 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9694 !tg3_flag(tp, 57765_CLASS))
fac9b83e
DM
9695 tp->timer_offset = HZ;
9696 else
9697 tp->timer_offset = HZ / 10;
9698
9699 BUG_ON(tp->timer_offset > HZ);
9700 tp->timer_counter = tp->timer_multiplier =
9701 (HZ / tp->timer_offset);
9702 tp->asf_counter = tp->asf_multiplier =
28fbef78 9703 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9704
9705 init_timer(&tp->timer);
9706 tp->timer.expires = jiffies + tp->timer_offset;
9707 tp->timer.data = (unsigned long) tp;
9708 tp->timer.function = tg3_timer;
1da177e4
LT
9709 }
9710
f47c11ee 9711 tg3_full_unlock(tp);
1da177e4 9712
07b0173c 9713 if (err)
679563f4 9714 goto err_out3;
1da177e4 9715
63c3a66f 9716 if (tg3_flag(tp, USING_MSI)) {
7938109f 9717 err = tg3_test_msi(tp);
fac9b83e 9718
7938109f 9719 if (err) {
f47c11ee 9720 tg3_full_lock(tp, 0);
944d980e 9721 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9722 tg3_free_rings(tp);
f47c11ee 9723 tg3_full_unlock(tp);
7938109f 9724
679563f4 9725 goto err_out2;
7938109f 9726 }
fcfa0a32 9727
63c3a66f 9728 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9729 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9730
f6eb9b1f
MC
9731 tw32(PCIE_TRANSACTION_CFG,
9732 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9733 }
7938109f
MC
9734 }
9735
b02fd9e3
MC
9736 tg3_phy_start(tp);
9737
f47c11ee 9738 tg3_full_lock(tp, 0);
1da177e4 9739
7938109f 9740 add_timer(&tp->timer);
63c3a66f 9741 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9742 tg3_enable_ints(tp);
9743
f47c11ee 9744 tg3_full_unlock(tp);
1da177e4 9745
fe5f5787 9746 netif_tx_start_all_queues(dev);
1da177e4 9747
06c03c02
MB
9748 /*
9749 * Reset loopback feature if it was turned on while the device was down
9750 * make sure that it's installed properly now.
9751 */
9752 if (dev->features & NETIF_F_LOOPBACK)
9753 tg3_set_loopback(dev, dev->features);
9754
1da177e4 9755 return 0;
07b0173c 9756
679563f4 9757err_out3:
4f125f42
MC
9758 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9759 struct tg3_napi *tnapi = &tp->napi[i];
9760 free_irq(tnapi->irq_vec, tnapi);
9761 }
07b0173c 9762
679563f4 9763err_out2:
fed97810 9764 tg3_napi_disable(tp);
66cfd1bd 9765 tg3_napi_fini(tp);
07b0173c 9766 tg3_free_consistent(tp);
679563f4
MC
9767
9768err_out1:
9769 tg3_ints_fini(tp);
cd0d7228
MC
9770 tg3_frob_aux_power(tp, false);
9771 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9772 return err;
1da177e4
LT
9773}
9774
1da177e4
LT
9775static int tg3_close(struct net_device *dev)
9776{
4f125f42 9777 int i;
1da177e4
LT
9778 struct tg3 *tp = netdev_priv(dev);
9779
fed97810 9780 tg3_napi_disable(tp);
db219973 9781 tg3_reset_task_cancel(tp);
7faa006f 9782
fe5f5787 9783 netif_tx_stop_all_queues(dev);
1da177e4
LT
9784
9785 del_timer_sync(&tp->timer);
9786
24bb4fb6
MC
9787 tg3_phy_stop(tp);
9788
f47c11ee 9789 tg3_full_lock(tp, 1);
1da177e4
LT
9790
9791 tg3_disable_ints(tp);
9792
944d980e 9793 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9794 tg3_free_rings(tp);
63c3a66f 9795 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9796
f47c11ee 9797 tg3_full_unlock(tp);
1da177e4 9798
4f125f42
MC
9799 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9800 struct tg3_napi *tnapi = &tp->napi[i];
9801 free_irq(tnapi->irq_vec, tnapi);
9802 }
07b0173c
MC
9803
9804 tg3_ints_fini(tp);
1da177e4 9805
92feeabf
MC
9806 /* Clear stats across close / open calls */
9807 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
9808 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 9809
66cfd1bd
MC
9810 tg3_napi_fini(tp);
9811
1da177e4
LT
9812 tg3_free_consistent(tp);
9813
c866b7ea 9814 tg3_power_down(tp);
bc1c7567
MC
9815
9816 netif_carrier_off(tp->dev);
9817
1da177e4
LT
9818 return 0;
9819}
9820
511d2224 9821static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9822{
9823 return ((u64)val->high << 32) | ((u64)val->low);
9824}
9825
511d2224 9826static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9827{
9828 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9829
f07e9af3 9830 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9831 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9832 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9833 u32 val;
9834
f47c11ee 9835 spin_lock_bh(&tp->lock);
569a5df8
MC
9836 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9837 tg3_writephy(tp, MII_TG3_TEST1,
9838 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9839 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9840 } else
9841 val = 0;
f47c11ee 9842 spin_unlock_bh(&tp->lock);
1da177e4
LT
9843
9844 tp->phy_crc_errors += val;
9845
9846 return tp->phy_crc_errors;
9847 }
9848
9849 return get_stat64(&hw_stats->rx_fcs_errors);
9850}
9851
9852#define ESTAT_ADD(member) \
9853 estats->member = old_estats->member + \
511d2224 9854 get_stat64(&hw_stats->member)
1da177e4 9855
0e6c9da3
MC
9856static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp,
9857 struct tg3_ethtool_stats *estats)
1da177e4 9858{
1da177e4
LT
9859 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9860 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9861
9862 if (!hw_stats)
9863 return old_estats;
9864
9865 ESTAT_ADD(rx_octets);
9866 ESTAT_ADD(rx_fragments);
9867 ESTAT_ADD(rx_ucast_packets);
9868 ESTAT_ADD(rx_mcast_packets);
9869 ESTAT_ADD(rx_bcast_packets);
9870 ESTAT_ADD(rx_fcs_errors);
9871 ESTAT_ADD(rx_align_errors);
9872 ESTAT_ADD(rx_xon_pause_rcvd);
9873 ESTAT_ADD(rx_xoff_pause_rcvd);
9874 ESTAT_ADD(rx_mac_ctrl_rcvd);
9875 ESTAT_ADD(rx_xoff_entered);
9876 ESTAT_ADD(rx_frame_too_long_errors);
9877 ESTAT_ADD(rx_jabbers);
9878 ESTAT_ADD(rx_undersize_packets);
9879 ESTAT_ADD(rx_in_length_errors);
9880 ESTAT_ADD(rx_out_length_errors);
9881 ESTAT_ADD(rx_64_or_less_octet_packets);
9882 ESTAT_ADD(rx_65_to_127_octet_packets);
9883 ESTAT_ADD(rx_128_to_255_octet_packets);
9884 ESTAT_ADD(rx_256_to_511_octet_packets);
9885 ESTAT_ADD(rx_512_to_1023_octet_packets);
9886 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9887 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9888 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9889 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9890 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9891
9892 ESTAT_ADD(tx_octets);
9893 ESTAT_ADD(tx_collisions);
9894 ESTAT_ADD(tx_xon_sent);
9895 ESTAT_ADD(tx_xoff_sent);
9896 ESTAT_ADD(tx_flow_control);
9897 ESTAT_ADD(tx_mac_errors);
9898 ESTAT_ADD(tx_single_collisions);
9899 ESTAT_ADD(tx_mult_collisions);
9900 ESTAT_ADD(tx_deferred);
9901 ESTAT_ADD(tx_excessive_collisions);
9902 ESTAT_ADD(tx_late_collisions);
9903 ESTAT_ADD(tx_collide_2times);
9904 ESTAT_ADD(tx_collide_3times);
9905 ESTAT_ADD(tx_collide_4times);
9906 ESTAT_ADD(tx_collide_5times);
9907 ESTAT_ADD(tx_collide_6times);
9908 ESTAT_ADD(tx_collide_7times);
9909 ESTAT_ADD(tx_collide_8times);
9910 ESTAT_ADD(tx_collide_9times);
9911 ESTAT_ADD(tx_collide_10times);
9912 ESTAT_ADD(tx_collide_11times);
9913 ESTAT_ADD(tx_collide_12times);
9914 ESTAT_ADD(tx_collide_13times);
9915 ESTAT_ADD(tx_collide_14times);
9916 ESTAT_ADD(tx_collide_15times);
9917 ESTAT_ADD(tx_ucast_packets);
9918 ESTAT_ADD(tx_mcast_packets);
9919 ESTAT_ADD(tx_bcast_packets);
9920 ESTAT_ADD(tx_carrier_sense_errors);
9921 ESTAT_ADD(tx_discards);
9922 ESTAT_ADD(tx_errors);
9923
9924 ESTAT_ADD(dma_writeq_full);
9925 ESTAT_ADD(dma_write_prioq_full);
9926 ESTAT_ADD(rxbds_empty);
9927 ESTAT_ADD(rx_discards);
9928 ESTAT_ADD(rx_errors);
9929 ESTAT_ADD(rx_threshold_hit);
9930
9931 ESTAT_ADD(dma_readq_full);
9932 ESTAT_ADD(dma_read_prioq_full);
9933 ESTAT_ADD(tx_comp_queue_full);
9934
9935 ESTAT_ADD(ring_set_send_prod_index);
9936 ESTAT_ADD(ring_status_update);
9937 ESTAT_ADD(nic_irqs);
9938 ESTAT_ADD(nic_avoided_irqs);
9939 ESTAT_ADD(nic_tx_threshold_hit);
9940
4452d099
MC
9941 ESTAT_ADD(mbuf_lwm_thresh_hit);
9942
1da177e4
LT
9943 return estats;
9944}
9945
511d2224
ED
9946static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9947 struct rtnl_link_stats64 *stats)
1da177e4
LT
9948{
9949 struct tg3 *tp = netdev_priv(dev);
511d2224 9950 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9951 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9952
9953 if (!hw_stats)
9954 return old_stats;
9955
9956 stats->rx_packets = old_stats->rx_packets +
9957 get_stat64(&hw_stats->rx_ucast_packets) +
9958 get_stat64(&hw_stats->rx_mcast_packets) +
9959 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9960
1da177e4
LT
9961 stats->tx_packets = old_stats->tx_packets +
9962 get_stat64(&hw_stats->tx_ucast_packets) +
9963 get_stat64(&hw_stats->tx_mcast_packets) +
9964 get_stat64(&hw_stats->tx_bcast_packets);
9965
9966 stats->rx_bytes = old_stats->rx_bytes +
9967 get_stat64(&hw_stats->rx_octets);
9968 stats->tx_bytes = old_stats->tx_bytes +
9969 get_stat64(&hw_stats->tx_octets);
9970
9971 stats->rx_errors = old_stats->rx_errors +
4f63b877 9972 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9973 stats->tx_errors = old_stats->tx_errors +
9974 get_stat64(&hw_stats->tx_errors) +
9975 get_stat64(&hw_stats->tx_mac_errors) +
9976 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9977 get_stat64(&hw_stats->tx_discards);
9978
9979 stats->multicast = old_stats->multicast +
9980 get_stat64(&hw_stats->rx_mcast_packets);
9981 stats->collisions = old_stats->collisions +
9982 get_stat64(&hw_stats->tx_collisions);
9983
9984 stats->rx_length_errors = old_stats->rx_length_errors +
9985 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9986 get_stat64(&hw_stats->rx_undersize_packets);
9987
9988 stats->rx_over_errors = old_stats->rx_over_errors +
9989 get_stat64(&hw_stats->rxbds_empty);
9990 stats->rx_frame_errors = old_stats->rx_frame_errors +
9991 get_stat64(&hw_stats->rx_align_errors);
9992 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9993 get_stat64(&hw_stats->tx_discards);
9994 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9995 get_stat64(&hw_stats->tx_carrier_sense_errors);
9996
9997 stats->rx_crc_errors = old_stats->rx_crc_errors +
9998 calc_crc_errors(tp);
9999
4f63b877
JL
10000 stats->rx_missed_errors = old_stats->rx_missed_errors +
10001 get_stat64(&hw_stats->rx_discards);
10002
b0057c51 10003 stats->rx_dropped = tp->rx_dropped;
48855432 10004 stats->tx_dropped = tp->tx_dropped;
b0057c51 10005
1da177e4
LT
10006 return stats;
10007}
10008
10009static inline u32 calc_crc(unsigned char *buf, int len)
10010{
10011 u32 reg;
10012 u32 tmp;
10013 int j, k;
10014
10015 reg = 0xffffffff;
10016
10017 for (j = 0; j < len; j++) {
10018 reg ^= buf[j];
10019
10020 for (k = 0; k < 8; k++) {
10021 tmp = reg & 0x01;
10022
10023 reg >>= 1;
10024
859a5887 10025 if (tmp)
1da177e4 10026 reg ^= 0xedb88320;
1da177e4
LT
10027 }
10028 }
10029
10030 return ~reg;
10031}
10032
10033static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
10034{
10035 /* accept or reject all multicast frames */
10036 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
10037 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
10038 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10039 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10040}
10041
10042static void __tg3_set_rx_mode(struct net_device *dev)
10043{
10044 struct tg3 *tp = netdev_priv(dev);
10045 u32 rx_mode;
10046
10047 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10048 RX_MODE_KEEP_VLAN_TAG);
10049
bf933c80 10050#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
10051 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10052 * flag clear.
10053 */
63c3a66f 10054 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10055 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10056#endif
10057
10058 if (dev->flags & IFF_PROMISC) {
10059 /* Promiscuous mode. */
10060 rx_mode |= RX_MODE_PROMISC;
10061 } else if (dev->flags & IFF_ALLMULTI) {
10062 /* Accept all multicast. */
de6f31eb 10063 tg3_set_multi(tp, 1);
4cd24eaf 10064 } else if (netdev_mc_empty(dev)) {
1da177e4 10065 /* Reject all multicast. */
de6f31eb 10066 tg3_set_multi(tp, 0);
1da177e4
LT
10067 } else {
10068 /* Accept one or more multicast(s). */
22bedad3 10069 struct netdev_hw_addr *ha;
1da177e4
LT
10070 u32 mc_filter[4] = { 0, };
10071 u32 regidx;
10072 u32 bit;
10073 u32 crc;
10074
22bedad3
JP
10075 netdev_for_each_mc_addr(ha, dev) {
10076 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
10077 bit = ~crc & 0x7f;
10078 regidx = (bit & 0x60) >> 5;
10079 bit &= 0x1f;
10080 mc_filter[regidx] |= (1 << bit);
10081 }
10082
10083 tw32(MAC_HASH_REG_0, mc_filter[0]);
10084 tw32(MAC_HASH_REG_1, mc_filter[1]);
10085 tw32(MAC_HASH_REG_2, mc_filter[2]);
10086 tw32(MAC_HASH_REG_3, mc_filter[3]);
10087 }
10088
10089 if (rx_mode != tp->rx_mode) {
10090 tp->rx_mode = rx_mode;
10091 tw32_f(MAC_RX_MODE, rx_mode);
10092 udelay(10);
10093 }
10094}
10095
10096static void tg3_set_rx_mode(struct net_device *dev)
10097{
10098 struct tg3 *tp = netdev_priv(dev);
10099
e75f7c90
MC
10100 if (!netif_running(dev))
10101 return;
10102
f47c11ee 10103 tg3_full_lock(tp, 0);
1da177e4 10104 __tg3_set_rx_mode(dev);
f47c11ee 10105 tg3_full_unlock(tp);
1da177e4
LT
10106}
10107
1da177e4
LT
10108static int tg3_get_regs_len(struct net_device *dev)
10109{
97bd8e49 10110 return TG3_REG_BLK_SIZE;
1da177e4
LT
10111}
10112
10113static void tg3_get_regs(struct net_device *dev,
10114 struct ethtool_regs *regs, void *_p)
10115{
1da177e4 10116 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10117
10118 regs->version = 0;
10119
97bd8e49 10120 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10121
80096068 10122 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10123 return;
10124
f47c11ee 10125 tg3_full_lock(tp, 0);
1da177e4 10126
97bd8e49 10127 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10128
f47c11ee 10129 tg3_full_unlock(tp);
1da177e4
LT
10130}
10131
10132static int tg3_get_eeprom_len(struct net_device *dev)
10133{
10134 struct tg3 *tp = netdev_priv(dev);
10135
10136 return tp->nvram_size;
10137}
10138
1da177e4
LT
10139static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10140{
10141 struct tg3 *tp = netdev_priv(dev);
10142 int ret;
10143 u8 *pd;
b9fc7dc5 10144 u32 i, offset, len, b_offset, b_count;
a9dc529d 10145 __be32 val;
1da177e4 10146
63c3a66f 10147 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10148 return -EINVAL;
10149
80096068 10150 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10151 return -EAGAIN;
10152
1da177e4
LT
10153 offset = eeprom->offset;
10154 len = eeprom->len;
10155 eeprom->len = 0;
10156
10157 eeprom->magic = TG3_EEPROM_MAGIC;
10158
10159 if (offset & 3) {
10160 /* adjustments to start on required 4 byte boundary */
10161 b_offset = offset & 3;
10162 b_count = 4 - b_offset;
10163 if (b_count > len) {
10164 /* i.e. offset=1 len=2 */
10165 b_count = len;
10166 }
a9dc529d 10167 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10168 if (ret)
10169 return ret;
be98da6a 10170 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10171 len -= b_count;
10172 offset += b_count;
c6cdf436 10173 eeprom->len += b_count;
1da177e4
LT
10174 }
10175
25985edc 10176 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10177 pd = &data[eeprom->len];
10178 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10179 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10180 if (ret) {
10181 eeprom->len += i;
10182 return ret;
10183 }
1da177e4
LT
10184 memcpy(pd + i, &val, 4);
10185 }
10186 eeprom->len += i;
10187
10188 if (len & 3) {
10189 /* read last bytes not ending on 4 byte boundary */
10190 pd = &data[eeprom->len];
10191 b_count = len & 3;
10192 b_offset = offset + len - b_count;
a9dc529d 10193 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10194 if (ret)
10195 return ret;
b9fc7dc5 10196 memcpy(pd, &val, b_count);
1da177e4
LT
10197 eeprom->len += b_count;
10198 }
10199 return 0;
10200}
10201
6aa20a22 10202static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
10203
10204static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10205{
10206 struct tg3 *tp = netdev_priv(dev);
10207 int ret;
b9fc7dc5 10208 u32 offset, len, b_offset, odd_len;
1da177e4 10209 u8 *buf;
a9dc529d 10210 __be32 start, end;
1da177e4 10211
80096068 10212 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10213 return -EAGAIN;
10214
63c3a66f 10215 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10216 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10217 return -EINVAL;
10218
10219 offset = eeprom->offset;
10220 len = eeprom->len;
10221
10222 if ((b_offset = (offset & 3))) {
10223 /* adjustments to start on required 4 byte boundary */
a9dc529d 10224 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10225 if (ret)
10226 return ret;
1da177e4
LT
10227 len += b_offset;
10228 offset &= ~3;
1c8594b4
MC
10229 if (len < 4)
10230 len = 4;
1da177e4
LT
10231 }
10232
10233 odd_len = 0;
1c8594b4 10234 if (len & 3) {
1da177e4
LT
10235 /* adjustments to end on required 4 byte boundary */
10236 odd_len = 1;
10237 len = (len + 3) & ~3;
a9dc529d 10238 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10239 if (ret)
10240 return ret;
1da177e4
LT
10241 }
10242
10243 buf = data;
10244 if (b_offset || odd_len) {
10245 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10246 if (!buf)
1da177e4
LT
10247 return -ENOMEM;
10248 if (b_offset)
10249 memcpy(buf, &start, 4);
10250 if (odd_len)
10251 memcpy(buf+len-4, &end, 4);
10252 memcpy(buf + b_offset, data, eeprom->len);
10253 }
10254
10255 ret = tg3_nvram_write_block(tp, offset, len, buf);
10256
10257 if (buf != data)
10258 kfree(buf);
10259
10260 return ret;
10261}
10262
10263static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10264{
b02fd9e3
MC
10265 struct tg3 *tp = netdev_priv(dev);
10266
63c3a66f 10267 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10268 struct phy_device *phydev;
f07e9af3 10269 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10270 return -EAGAIN;
3f0e3ad7
MC
10271 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10272 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10273 }
6aa20a22 10274
1da177e4
LT
10275 cmd->supported = (SUPPORTED_Autoneg);
10276
f07e9af3 10277 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10278 cmd->supported |= (SUPPORTED_1000baseT_Half |
10279 SUPPORTED_1000baseT_Full);
10280
f07e9af3 10281 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10282 cmd->supported |= (SUPPORTED_100baseT_Half |
10283 SUPPORTED_100baseT_Full |
10284 SUPPORTED_10baseT_Half |
10285 SUPPORTED_10baseT_Full |
3bebab59 10286 SUPPORTED_TP);
ef348144
KK
10287 cmd->port = PORT_TP;
10288 } else {
1da177e4 10289 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10290 cmd->port = PORT_FIBRE;
10291 }
6aa20a22 10292
1da177e4 10293 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10294 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10295 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10296 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10297 cmd->advertising |= ADVERTISED_Pause;
10298 } else {
10299 cmd->advertising |= ADVERTISED_Pause |
10300 ADVERTISED_Asym_Pause;
10301 }
10302 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10303 cmd->advertising |= ADVERTISED_Asym_Pause;
10304 }
10305 }
859edb26 10306 if (netif_running(dev) && netif_carrier_ok(dev)) {
70739497 10307 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10308 cmd->duplex = tp->link_config.active_duplex;
859edb26 10309 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
10310 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10311 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10312 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10313 else
10314 cmd->eth_tp_mdix = ETH_TP_MDI;
10315 }
64c22182 10316 } else {
70739497 10317 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10318 cmd->duplex = DUPLEX_INVALID;
e348c5e7 10319 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10320 }
882e9793 10321 cmd->phy_address = tp->phy_addr;
7e5856bd 10322 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10323 cmd->autoneg = tp->link_config.autoneg;
10324 cmd->maxtxpkt = 0;
10325 cmd->maxrxpkt = 0;
10326 return 0;
10327}
6aa20a22 10328
1da177e4
LT
10329static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10330{
10331 struct tg3 *tp = netdev_priv(dev);
25db0338 10332 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10333
63c3a66f 10334 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10335 struct phy_device *phydev;
f07e9af3 10336 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10337 return -EAGAIN;
3f0e3ad7
MC
10338 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10339 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10340 }
10341
7e5856bd
MC
10342 if (cmd->autoneg != AUTONEG_ENABLE &&
10343 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10344 return -EINVAL;
7e5856bd
MC
10345
10346 if (cmd->autoneg == AUTONEG_DISABLE &&
10347 cmd->duplex != DUPLEX_FULL &&
10348 cmd->duplex != DUPLEX_HALF)
37ff238d 10349 return -EINVAL;
1da177e4 10350
7e5856bd
MC
10351 if (cmd->autoneg == AUTONEG_ENABLE) {
10352 u32 mask = ADVERTISED_Autoneg |
10353 ADVERTISED_Pause |
10354 ADVERTISED_Asym_Pause;
10355
f07e9af3 10356 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10357 mask |= ADVERTISED_1000baseT_Half |
10358 ADVERTISED_1000baseT_Full;
10359
f07e9af3 10360 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10361 mask |= ADVERTISED_100baseT_Half |
10362 ADVERTISED_100baseT_Full |
10363 ADVERTISED_10baseT_Half |
10364 ADVERTISED_10baseT_Full |
10365 ADVERTISED_TP;
10366 else
10367 mask |= ADVERTISED_FIBRE;
10368
10369 if (cmd->advertising & ~mask)
10370 return -EINVAL;
10371
10372 mask &= (ADVERTISED_1000baseT_Half |
10373 ADVERTISED_1000baseT_Full |
10374 ADVERTISED_100baseT_Half |
10375 ADVERTISED_100baseT_Full |
10376 ADVERTISED_10baseT_Half |
10377 ADVERTISED_10baseT_Full);
10378
10379 cmd->advertising &= mask;
10380 } else {
f07e9af3 10381 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10382 if (speed != SPEED_1000)
7e5856bd
MC
10383 return -EINVAL;
10384
10385 if (cmd->duplex != DUPLEX_FULL)
10386 return -EINVAL;
10387 } else {
25db0338
DD
10388 if (speed != SPEED_100 &&
10389 speed != SPEED_10)
7e5856bd
MC
10390 return -EINVAL;
10391 }
10392 }
10393
f47c11ee 10394 tg3_full_lock(tp, 0);
1da177e4
LT
10395
10396 tp->link_config.autoneg = cmd->autoneg;
10397 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10398 tp->link_config.advertising = (cmd->advertising |
10399 ADVERTISED_Autoneg);
1da177e4
LT
10400 tp->link_config.speed = SPEED_INVALID;
10401 tp->link_config.duplex = DUPLEX_INVALID;
10402 } else {
10403 tp->link_config.advertising = 0;
25db0338 10404 tp->link_config.speed = speed;
1da177e4 10405 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10406 }
6aa20a22 10407
24fcad6b
MC
10408 tp->link_config.orig_speed = tp->link_config.speed;
10409 tp->link_config.orig_duplex = tp->link_config.duplex;
10410 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10411
1da177e4
LT
10412 if (netif_running(dev))
10413 tg3_setup_phy(tp, 1);
10414
f47c11ee 10415 tg3_full_unlock(tp);
6aa20a22 10416
1da177e4
LT
10417 return 0;
10418}
6aa20a22 10419
1da177e4
LT
10420static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10421{
10422 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10423
68aad78c
RJ
10424 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10425 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10426 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10427 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10428}
6aa20a22 10429
1da177e4
LT
10430static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10431{
10432 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10433
63c3a66f 10434 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10435 wol->supported = WAKE_MAGIC;
10436 else
10437 wol->supported = 0;
1da177e4 10438 wol->wolopts = 0;
63c3a66f 10439 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10440 wol->wolopts = WAKE_MAGIC;
10441 memset(&wol->sopass, 0, sizeof(wol->sopass));
10442}
6aa20a22 10443
1da177e4
LT
10444static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10445{
10446 struct tg3 *tp = netdev_priv(dev);
12dac075 10447 struct device *dp = &tp->pdev->dev;
6aa20a22 10448
1da177e4
LT
10449 if (wol->wolopts & ~WAKE_MAGIC)
10450 return -EINVAL;
10451 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10452 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10453 return -EINVAL;
6aa20a22 10454
f2dc0d18
RW
10455 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10456
f47c11ee 10457 spin_lock_bh(&tp->lock);
f2dc0d18 10458 if (device_may_wakeup(dp))
63c3a66f 10459 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10460 else
63c3a66f 10461 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10462 spin_unlock_bh(&tp->lock);
6aa20a22 10463
1da177e4
LT
10464 return 0;
10465}
6aa20a22 10466
1da177e4
LT
10467static u32 tg3_get_msglevel(struct net_device *dev)
10468{
10469 struct tg3 *tp = netdev_priv(dev);
10470 return tp->msg_enable;
10471}
6aa20a22 10472
1da177e4
LT
10473static void tg3_set_msglevel(struct net_device *dev, u32 value)
10474{
10475 struct tg3 *tp = netdev_priv(dev);
10476 tp->msg_enable = value;
10477}
6aa20a22 10478
1da177e4
LT
10479static int tg3_nway_reset(struct net_device *dev)
10480{
10481 struct tg3 *tp = netdev_priv(dev);
1da177e4 10482 int r;
6aa20a22 10483
1da177e4
LT
10484 if (!netif_running(dev))
10485 return -EAGAIN;
10486
f07e9af3 10487 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10488 return -EINVAL;
10489
63c3a66f 10490 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10491 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10492 return -EAGAIN;
3f0e3ad7 10493 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10494 } else {
10495 u32 bmcr;
10496
10497 spin_lock_bh(&tp->lock);
10498 r = -EINVAL;
10499 tg3_readphy(tp, MII_BMCR, &bmcr);
10500 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10501 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10502 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10503 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10504 BMCR_ANENABLE);
10505 r = 0;
10506 }
10507 spin_unlock_bh(&tp->lock);
1da177e4 10508 }
6aa20a22 10509
1da177e4
LT
10510 return r;
10511}
6aa20a22 10512
1da177e4
LT
10513static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10514{
10515 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10516
2c49a44d 10517 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10518 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10519 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10520 else
10521 ering->rx_jumbo_max_pending = 0;
10522
10523 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10524
10525 ering->rx_pending = tp->rx_pending;
63c3a66f 10526 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10527 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10528 else
10529 ering->rx_jumbo_pending = 0;
10530
f3f3f27e 10531 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10532}
6aa20a22 10533
1da177e4
LT
10534static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10535{
10536 struct tg3 *tp = netdev_priv(dev);
646c9edd 10537 int i, irq_sync = 0, err = 0;
6aa20a22 10538
2c49a44d
MC
10539 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10540 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10541 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10542 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10543 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10544 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10545 return -EINVAL;
6aa20a22 10546
bbe832c0 10547 if (netif_running(dev)) {
b02fd9e3 10548 tg3_phy_stop(tp);
1da177e4 10549 tg3_netif_stop(tp);
bbe832c0
MC
10550 irq_sync = 1;
10551 }
1da177e4 10552
bbe832c0 10553 tg3_full_lock(tp, irq_sync);
6aa20a22 10554
1da177e4
LT
10555 tp->rx_pending = ering->rx_pending;
10556
63c3a66f 10557 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10558 tp->rx_pending > 63)
10559 tp->rx_pending = 63;
10560 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10561
6fd45cb8 10562 for (i = 0; i < tp->irq_max; i++)
646c9edd 10563 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10564
10565 if (netif_running(dev)) {
944d980e 10566 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10567 err = tg3_restart_hw(tp, 1);
10568 if (!err)
10569 tg3_netif_start(tp);
1da177e4
LT
10570 }
10571
f47c11ee 10572 tg3_full_unlock(tp);
6aa20a22 10573
b02fd9e3
MC
10574 if (irq_sync && !err)
10575 tg3_phy_start(tp);
10576
b9ec6c1b 10577 return err;
1da177e4 10578}
6aa20a22 10579
1da177e4
LT
10580static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10581{
10582 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10583
63c3a66f 10584 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10585
4a2db503 10586 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
10587 epause->rx_pause = 1;
10588 else
10589 epause->rx_pause = 0;
10590
4a2db503 10591 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
10592 epause->tx_pause = 1;
10593 else
10594 epause->tx_pause = 0;
1da177e4 10595}
6aa20a22 10596
1da177e4
LT
10597static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10598{
10599 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10600 int err = 0;
6aa20a22 10601
63c3a66f 10602 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10603 u32 newadv;
10604 struct phy_device *phydev;
1da177e4 10605
2712168f 10606 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10607
2712168f
MC
10608 if (!(phydev->supported & SUPPORTED_Pause) ||
10609 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10610 (epause->rx_pause != epause->tx_pause)))
2712168f 10611 return -EINVAL;
1da177e4 10612
2712168f
MC
10613 tp->link_config.flowctrl = 0;
10614 if (epause->rx_pause) {
10615 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10616
10617 if (epause->tx_pause) {
10618 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10619 newadv = ADVERTISED_Pause;
b02fd9e3 10620 } else
2712168f
MC
10621 newadv = ADVERTISED_Pause |
10622 ADVERTISED_Asym_Pause;
10623 } else if (epause->tx_pause) {
10624 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10625 newadv = ADVERTISED_Asym_Pause;
10626 } else
10627 newadv = 0;
10628
10629 if (epause->autoneg)
63c3a66f 10630 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10631 else
63c3a66f 10632 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10633
f07e9af3 10634 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10635 u32 oldadv = phydev->advertising &
10636 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10637 if (oldadv != newadv) {
10638 phydev->advertising &=
10639 ~(ADVERTISED_Pause |
10640 ADVERTISED_Asym_Pause);
10641 phydev->advertising |= newadv;
10642 if (phydev->autoneg) {
10643 /*
10644 * Always renegotiate the link to
10645 * inform our link partner of our
10646 * flow control settings, even if the
10647 * flow control is forced. Let
10648 * tg3_adjust_link() do the final
10649 * flow control setup.
10650 */
10651 return phy_start_aneg(phydev);
b02fd9e3 10652 }
b02fd9e3 10653 }
b02fd9e3 10654
2712168f 10655 if (!epause->autoneg)
b02fd9e3 10656 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10657 } else {
10658 tp->link_config.orig_advertising &=
10659 ~(ADVERTISED_Pause |
10660 ADVERTISED_Asym_Pause);
10661 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10662 }
10663 } else {
10664 int irq_sync = 0;
10665
10666 if (netif_running(dev)) {
10667 tg3_netif_stop(tp);
10668 irq_sync = 1;
10669 }
10670
10671 tg3_full_lock(tp, irq_sync);
10672
10673 if (epause->autoneg)
63c3a66f 10674 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10675 else
63c3a66f 10676 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10677 if (epause->rx_pause)
e18ce346 10678 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10679 else
e18ce346 10680 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10681 if (epause->tx_pause)
e18ce346 10682 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10683 else
e18ce346 10684 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10685
10686 if (netif_running(dev)) {
10687 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10688 err = tg3_restart_hw(tp, 1);
10689 if (!err)
10690 tg3_netif_start(tp);
10691 }
10692
10693 tg3_full_unlock(tp);
10694 }
6aa20a22 10695
b9ec6c1b 10696 return err;
1da177e4 10697}
6aa20a22 10698
de6f31eb 10699static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10700{
b9f2c044
JG
10701 switch (sset) {
10702 case ETH_SS_TEST:
10703 return TG3_NUM_TEST;
10704 case ETH_SS_STATS:
10705 return TG3_NUM_STATS;
10706 default:
10707 return -EOPNOTSUPP;
10708 }
4cafd3f5
MC
10709}
10710
de6f31eb 10711static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10712{
10713 switch (stringset) {
10714 case ETH_SS_STATS:
10715 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10716 break;
4cafd3f5
MC
10717 case ETH_SS_TEST:
10718 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10719 break;
1da177e4
LT
10720 default:
10721 WARN_ON(1); /* we need a WARN() */
10722 break;
10723 }
10724}
10725
81b8709c 10726static int tg3_set_phys_id(struct net_device *dev,
10727 enum ethtool_phys_id_state state)
4009a93d
MC
10728{
10729 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10730
10731 if (!netif_running(tp->dev))
10732 return -EAGAIN;
10733
81b8709c 10734 switch (state) {
10735 case ETHTOOL_ID_ACTIVE:
fce55922 10736 return 1; /* cycle on/off once per second */
4009a93d 10737
81b8709c 10738 case ETHTOOL_ID_ON:
10739 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10740 LED_CTRL_1000MBPS_ON |
10741 LED_CTRL_100MBPS_ON |
10742 LED_CTRL_10MBPS_ON |
10743 LED_CTRL_TRAFFIC_OVERRIDE |
10744 LED_CTRL_TRAFFIC_BLINK |
10745 LED_CTRL_TRAFFIC_LED);
10746 break;
6aa20a22 10747
81b8709c 10748 case ETHTOOL_ID_OFF:
10749 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10750 LED_CTRL_TRAFFIC_OVERRIDE);
10751 break;
4009a93d 10752
81b8709c 10753 case ETHTOOL_ID_INACTIVE:
10754 tw32(MAC_LED_CTRL, tp->led_ctrl);
10755 break;
4009a93d 10756 }
81b8709c 10757
4009a93d
MC
10758 return 0;
10759}
10760
de6f31eb 10761static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10762 struct ethtool_stats *estats, u64 *tmp_stats)
10763{
10764 struct tg3 *tp = netdev_priv(dev);
0e6c9da3
MC
10765
10766 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
1da177e4
LT
10767}
10768
535a490e 10769static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
10770{
10771 int i;
10772 __be32 *buf;
10773 u32 offset = 0, len = 0;
10774 u32 magic, val;
10775
63c3a66f 10776 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10777 return NULL;
10778
10779 if (magic == TG3_EEPROM_MAGIC) {
10780 for (offset = TG3_NVM_DIR_START;
10781 offset < TG3_NVM_DIR_END;
10782 offset += TG3_NVM_DIRENT_SIZE) {
10783 if (tg3_nvram_read(tp, offset, &val))
10784 return NULL;
10785
10786 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10787 TG3_NVM_DIRTYPE_EXTVPD)
10788 break;
10789 }
10790
10791 if (offset != TG3_NVM_DIR_END) {
10792 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10793 if (tg3_nvram_read(tp, offset + 4, &offset))
10794 return NULL;
10795
10796 offset = tg3_nvram_logical_addr(tp, offset);
10797 }
10798 }
10799
10800 if (!offset || !len) {
10801 offset = TG3_NVM_VPD_OFF;
10802 len = TG3_NVM_VPD_LEN;
10803 }
10804
10805 buf = kmalloc(len, GFP_KERNEL);
10806 if (buf == NULL)
10807 return NULL;
10808
10809 if (magic == TG3_EEPROM_MAGIC) {
10810 for (i = 0; i < len; i += 4) {
10811 /* The data is in little-endian format in NVRAM.
10812 * Use the big-endian read routines to preserve
10813 * the byte order as it exists in NVRAM.
10814 */
10815 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10816 goto error;
10817 }
10818 } else {
10819 u8 *ptr;
10820 ssize_t cnt;
10821 unsigned int pos = 0;
10822
10823 ptr = (u8 *)&buf[0];
10824 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10825 cnt = pci_read_vpd(tp->pdev, pos,
10826 len - pos, ptr);
10827 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10828 cnt = 0;
10829 else if (cnt < 0)
10830 goto error;
10831 }
10832 if (pos != len)
10833 goto error;
10834 }
10835
535a490e
MC
10836 *vpdlen = len;
10837
c3e94500
MC
10838 return buf;
10839
10840error:
10841 kfree(buf);
10842 return NULL;
10843}
10844
566f86ad 10845#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10846#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10847#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10848#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10849#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10850#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 10851#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
10852#define NVRAM_SELFBOOT_HW_SIZE 0x20
10853#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10854
10855static int tg3_test_nvram(struct tg3 *tp)
10856{
535a490e 10857 u32 csum, magic, len;
a9dc529d 10858 __be32 *buf;
ab0049b4 10859 int i, j, k, err = 0, size;
566f86ad 10860
63c3a66f 10861 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10862 return 0;
10863
e4f34110 10864 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10865 return -EIO;
10866
1b27777a
MC
10867 if (magic == TG3_EEPROM_MAGIC)
10868 size = NVRAM_TEST_SIZE;
b16250e3 10869 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10870 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10871 TG3_EEPROM_SB_FORMAT_1) {
10872 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10873 case TG3_EEPROM_SB_REVISION_0:
10874 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10875 break;
10876 case TG3_EEPROM_SB_REVISION_2:
10877 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10878 break;
10879 case TG3_EEPROM_SB_REVISION_3:
10880 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10881 break;
727a6d9f
MC
10882 case TG3_EEPROM_SB_REVISION_4:
10883 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10884 break;
10885 case TG3_EEPROM_SB_REVISION_5:
10886 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10887 break;
10888 case TG3_EEPROM_SB_REVISION_6:
10889 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10890 break;
a5767dec 10891 default:
727a6d9f 10892 return -EIO;
a5767dec
MC
10893 }
10894 } else
1b27777a 10895 return 0;
b16250e3
MC
10896 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10897 size = NVRAM_SELFBOOT_HW_SIZE;
10898 else
1b27777a
MC
10899 return -EIO;
10900
10901 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10902 if (buf == NULL)
10903 return -ENOMEM;
10904
1b27777a
MC
10905 err = -EIO;
10906 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10907 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10908 if (err)
566f86ad 10909 break;
566f86ad 10910 }
1b27777a 10911 if (i < size)
566f86ad
MC
10912 goto out;
10913
1b27777a 10914 /* Selfboot format */
a9dc529d 10915 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10916 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10917 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10918 u8 *buf8 = (u8 *) buf, csum8 = 0;
10919
b9fc7dc5 10920 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10921 TG3_EEPROM_SB_REVISION_2) {
10922 /* For rev 2, the csum doesn't include the MBA. */
10923 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10924 csum8 += buf8[i];
10925 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10926 csum8 += buf8[i];
10927 } else {
10928 for (i = 0; i < size; i++)
10929 csum8 += buf8[i];
10930 }
1b27777a 10931
ad96b485
AB
10932 if (csum8 == 0) {
10933 err = 0;
10934 goto out;
10935 }
10936
10937 err = -EIO;
10938 goto out;
1b27777a 10939 }
566f86ad 10940
b9fc7dc5 10941 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10942 TG3_EEPROM_MAGIC_HW) {
10943 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10944 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10945 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10946
10947 /* Separate the parity bits and the data bytes. */
10948 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10949 if ((i == 0) || (i == 8)) {
10950 int l;
10951 u8 msk;
10952
10953 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10954 parity[k++] = buf8[i] & msk;
10955 i++;
859a5887 10956 } else if (i == 16) {
b16250e3
MC
10957 int l;
10958 u8 msk;
10959
10960 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10961 parity[k++] = buf8[i] & msk;
10962 i++;
10963
10964 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10965 parity[k++] = buf8[i] & msk;
10966 i++;
10967 }
10968 data[j++] = buf8[i];
10969 }
10970
10971 err = -EIO;
10972 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10973 u8 hw8 = hweight8(data[i]);
10974
10975 if ((hw8 & 0x1) && parity[i])
10976 goto out;
10977 else if (!(hw8 & 0x1) && !parity[i])
10978 goto out;
10979 }
10980 err = 0;
10981 goto out;
10982 }
10983
01c3a392
MC
10984 err = -EIO;
10985
566f86ad
MC
10986 /* Bootstrap checksum at offset 0x10 */
10987 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10988 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10989 goto out;
10990
10991 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10992 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10993 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10994 goto out;
566f86ad 10995
c3e94500
MC
10996 kfree(buf);
10997
535a490e 10998 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
10999 if (!buf)
11000 return -ENOMEM;
d4894f3e 11001
535a490e 11002 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11003 if (i > 0) {
11004 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11005 if (j < 0)
11006 goto out;
11007
535a490e 11008 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11009 goto out;
11010
11011 i += PCI_VPD_LRDT_TAG_SIZE;
11012 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11013 PCI_VPD_RO_KEYWORD_CHKSUM);
11014 if (j > 0) {
11015 u8 csum8 = 0;
11016
11017 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11018
11019 for (i = 0; i <= j; i++)
11020 csum8 += ((u8 *)buf)[i];
11021
11022 if (csum8)
11023 goto out;
11024 }
11025 }
11026
566f86ad
MC
11027 err = 0;
11028
11029out:
11030 kfree(buf);
11031 return err;
11032}
11033
ca43007a
MC
11034#define TG3_SERDES_TIMEOUT_SEC 2
11035#define TG3_COPPER_TIMEOUT_SEC 6
11036
11037static int tg3_test_link(struct tg3 *tp)
11038{
11039 int i, max;
11040
11041 if (!netif_running(tp->dev))
11042 return -ENODEV;
11043
f07e9af3 11044 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11045 max = TG3_SERDES_TIMEOUT_SEC;
11046 else
11047 max = TG3_COPPER_TIMEOUT_SEC;
11048
11049 for (i = 0; i < max; i++) {
11050 if (netif_carrier_ok(tp->dev))
11051 return 0;
11052
11053 if (msleep_interruptible(1000))
11054 break;
11055 }
11056
11057 return -EIO;
11058}
11059
a71116d1 11060/* Only test the commonly used registers */
30ca3e37 11061static int tg3_test_registers(struct tg3 *tp)
a71116d1 11062{
b16250e3 11063 int i, is_5705, is_5750;
a71116d1
MC
11064 u32 offset, read_mask, write_mask, val, save_val, read_val;
11065 static struct {
11066 u16 offset;
11067 u16 flags;
11068#define TG3_FL_5705 0x1
11069#define TG3_FL_NOT_5705 0x2
11070#define TG3_FL_NOT_5788 0x4
b16250e3 11071#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11072 u32 read_mask;
11073 u32 write_mask;
11074 } reg_tbl[] = {
11075 /* MAC Control Registers */
11076 { MAC_MODE, TG3_FL_NOT_5705,
11077 0x00000000, 0x00ef6f8c },
11078 { MAC_MODE, TG3_FL_5705,
11079 0x00000000, 0x01ef6b8c },
11080 { MAC_STATUS, TG3_FL_NOT_5705,
11081 0x03800107, 0x00000000 },
11082 { MAC_STATUS, TG3_FL_5705,
11083 0x03800100, 0x00000000 },
11084 { MAC_ADDR_0_HIGH, 0x0000,
11085 0x00000000, 0x0000ffff },
11086 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11087 0x00000000, 0xffffffff },
a71116d1
MC
11088 { MAC_RX_MTU_SIZE, 0x0000,
11089 0x00000000, 0x0000ffff },
11090 { MAC_TX_MODE, 0x0000,
11091 0x00000000, 0x00000070 },
11092 { MAC_TX_LENGTHS, 0x0000,
11093 0x00000000, 0x00003fff },
11094 { MAC_RX_MODE, TG3_FL_NOT_5705,
11095 0x00000000, 0x000007fc },
11096 { MAC_RX_MODE, TG3_FL_5705,
11097 0x00000000, 0x000007dc },
11098 { MAC_HASH_REG_0, 0x0000,
11099 0x00000000, 0xffffffff },
11100 { MAC_HASH_REG_1, 0x0000,
11101 0x00000000, 0xffffffff },
11102 { MAC_HASH_REG_2, 0x0000,
11103 0x00000000, 0xffffffff },
11104 { MAC_HASH_REG_3, 0x0000,
11105 0x00000000, 0xffffffff },
11106
11107 /* Receive Data and Receive BD Initiator Control Registers. */
11108 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11109 0x00000000, 0xffffffff },
11110 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11111 0x00000000, 0xffffffff },
11112 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11113 0x00000000, 0x00000003 },
11114 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11115 0x00000000, 0xffffffff },
11116 { RCVDBDI_STD_BD+0, 0x0000,
11117 0x00000000, 0xffffffff },
11118 { RCVDBDI_STD_BD+4, 0x0000,
11119 0x00000000, 0xffffffff },
11120 { RCVDBDI_STD_BD+8, 0x0000,
11121 0x00000000, 0xffff0002 },
11122 { RCVDBDI_STD_BD+0xc, 0x0000,
11123 0x00000000, 0xffffffff },
6aa20a22 11124
a71116d1
MC
11125 /* Receive BD Initiator Control Registers. */
11126 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11127 0x00000000, 0xffffffff },
11128 { RCVBDI_STD_THRESH, TG3_FL_5705,
11129 0x00000000, 0x000003ff },
11130 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11131 0x00000000, 0xffffffff },
6aa20a22 11132
a71116d1
MC
11133 /* Host Coalescing Control Registers. */
11134 { HOSTCC_MODE, TG3_FL_NOT_5705,
11135 0x00000000, 0x00000004 },
11136 { HOSTCC_MODE, TG3_FL_5705,
11137 0x00000000, 0x000000f6 },
11138 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11139 0x00000000, 0xffffffff },
11140 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11141 0x00000000, 0x000003ff },
11142 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11143 0x00000000, 0xffffffff },
11144 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11145 0x00000000, 0x000003ff },
11146 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11147 0x00000000, 0xffffffff },
11148 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11149 0x00000000, 0x000000ff },
11150 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11151 0x00000000, 0xffffffff },
11152 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11153 0x00000000, 0x000000ff },
11154 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11155 0x00000000, 0xffffffff },
11156 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11157 0x00000000, 0xffffffff },
11158 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11159 0x00000000, 0xffffffff },
11160 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11161 0x00000000, 0x000000ff },
11162 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11163 0x00000000, 0xffffffff },
11164 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11165 0x00000000, 0x000000ff },
11166 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11167 0x00000000, 0xffffffff },
11168 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11169 0x00000000, 0xffffffff },
11170 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11171 0x00000000, 0xffffffff },
11172 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11173 0x00000000, 0xffffffff },
11174 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11175 0x00000000, 0xffffffff },
11176 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11177 0xffffffff, 0x00000000 },
11178 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11179 0xffffffff, 0x00000000 },
11180
11181 /* Buffer Manager Control Registers. */
b16250e3 11182 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11183 0x00000000, 0x007fff80 },
b16250e3 11184 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11185 0x00000000, 0x007fffff },
11186 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11187 0x00000000, 0x0000003f },
11188 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11189 0x00000000, 0x000001ff },
11190 { BUFMGR_MB_HIGH_WATER, 0x0000,
11191 0x00000000, 0x000001ff },
11192 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11193 0xffffffff, 0x00000000 },
11194 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11195 0xffffffff, 0x00000000 },
6aa20a22 11196
a71116d1
MC
11197 /* Mailbox Registers */
11198 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11199 0x00000000, 0x000001ff },
11200 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11201 0x00000000, 0x000001ff },
11202 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11203 0x00000000, 0x000007ff },
11204 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11205 0x00000000, 0x000001ff },
11206
11207 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11208 };
11209
b16250e3 11210 is_5705 = is_5750 = 0;
63c3a66f 11211 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11212 is_5705 = 1;
63c3a66f 11213 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11214 is_5750 = 1;
11215 }
a71116d1
MC
11216
11217 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11218 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11219 continue;
11220
11221 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11222 continue;
11223
63c3a66f 11224 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11225 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11226 continue;
11227
b16250e3
MC
11228 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11229 continue;
11230
a71116d1
MC
11231 offset = (u32) reg_tbl[i].offset;
11232 read_mask = reg_tbl[i].read_mask;
11233 write_mask = reg_tbl[i].write_mask;
11234
11235 /* Save the original register content */
11236 save_val = tr32(offset);
11237
11238 /* Determine the read-only value. */
11239 read_val = save_val & read_mask;
11240
11241 /* Write zero to the register, then make sure the read-only bits
11242 * are not changed and the read/write bits are all zeros.
11243 */
11244 tw32(offset, 0);
11245
11246 val = tr32(offset);
11247
11248 /* Test the read-only and read/write bits. */
11249 if (((val & read_mask) != read_val) || (val & write_mask))
11250 goto out;
11251
11252 /* Write ones to all the bits defined by RdMask and WrMask, then
11253 * make sure the read-only bits are not changed and the
11254 * read/write bits are all ones.
11255 */
11256 tw32(offset, read_mask | write_mask);
11257
11258 val = tr32(offset);
11259
11260 /* Test the read-only bits. */
11261 if ((val & read_mask) != read_val)
11262 goto out;
11263
11264 /* Test the read/write bits. */
11265 if ((val & write_mask) != write_mask)
11266 goto out;
11267
11268 tw32(offset, save_val);
11269 }
11270
11271 return 0;
11272
11273out:
9f88f29f 11274 if (netif_msg_hw(tp))
2445e461
MC
11275 netdev_err(tp->dev,
11276 "Register test failed at offset %x\n", offset);
a71116d1
MC
11277 tw32(offset, save_val);
11278 return -EIO;
11279}
11280
7942e1db
MC
11281static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11282{
f71e1309 11283 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11284 int i;
11285 u32 j;
11286
e9edda69 11287 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11288 for (j = 0; j < len; j += 4) {
11289 u32 val;
11290
11291 tg3_write_mem(tp, offset + j, test_pattern[i]);
11292 tg3_read_mem(tp, offset + j, &val);
11293 if (val != test_pattern[i])
11294 return -EIO;
11295 }
11296 }
11297 return 0;
11298}
11299
11300static int tg3_test_memory(struct tg3 *tp)
11301{
11302 static struct mem_entry {
11303 u32 offset;
11304 u32 len;
11305 } mem_tbl_570x[] = {
38690194 11306 { 0x00000000, 0x00b50},
7942e1db
MC
11307 { 0x00002000, 0x1c000},
11308 { 0xffffffff, 0x00000}
11309 }, mem_tbl_5705[] = {
11310 { 0x00000100, 0x0000c},
11311 { 0x00000200, 0x00008},
7942e1db
MC
11312 { 0x00004000, 0x00800},
11313 { 0x00006000, 0x01000},
11314 { 0x00008000, 0x02000},
11315 { 0x00010000, 0x0e000},
11316 { 0xffffffff, 0x00000}
79f4d13a
MC
11317 }, mem_tbl_5755[] = {
11318 { 0x00000200, 0x00008},
11319 { 0x00004000, 0x00800},
11320 { 0x00006000, 0x00800},
11321 { 0x00008000, 0x02000},
11322 { 0x00010000, 0x0c000},
11323 { 0xffffffff, 0x00000}
b16250e3
MC
11324 }, mem_tbl_5906[] = {
11325 { 0x00000200, 0x00008},
11326 { 0x00004000, 0x00400},
11327 { 0x00006000, 0x00400},
11328 { 0x00008000, 0x01000},
11329 { 0x00010000, 0x01000},
11330 { 0xffffffff, 0x00000}
8b5a6c42
MC
11331 }, mem_tbl_5717[] = {
11332 { 0x00000200, 0x00008},
11333 { 0x00010000, 0x0a000},
11334 { 0x00020000, 0x13c00},
11335 { 0xffffffff, 0x00000}
11336 }, mem_tbl_57765[] = {
11337 { 0x00000200, 0x00008},
11338 { 0x00004000, 0x00800},
11339 { 0x00006000, 0x09800},
11340 { 0x00010000, 0x0a000},
11341 { 0xffffffff, 0x00000}
7942e1db
MC
11342 };
11343 struct mem_entry *mem_tbl;
11344 int err = 0;
11345 int i;
11346
63c3a66f 11347 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 11348 mem_tbl = mem_tbl_5717;
55086ad9 11349 else if (tg3_flag(tp, 57765_CLASS))
8b5a6c42 11350 mem_tbl = mem_tbl_57765;
63c3a66f 11351 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11352 mem_tbl = mem_tbl_5755;
11353 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11354 mem_tbl = mem_tbl_5906;
63c3a66f 11355 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11356 mem_tbl = mem_tbl_5705;
11357 else
7942e1db
MC
11358 mem_tbl = mem_tbl_570x;
11359
11360 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11361 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11362 if (err)
7942e1db
MC
11363 break;
11364 }
6aa20a22 11365
7942e1db
MC
11366 return err;
11367}
11368
bb158d69
MC
11369#define TG3_TSO_MSS 500
11370
11371#define TG3_TSO_IP_HDR_LEN 20
11372#define TG3_TSO_TCP_HDR_LEN 20
11373#define TG3_TSO_TCP_OPT_LEN 12
11374
11375static const u8 tg3_tso_header[] = {
113760x08, 0x00,
113770x45, 0x00, 0x00, 0x00,
113780x00, 0x00, 0x40, 0x00,
113790x40, 0x06, 0x00, 0x00,
113800x0a, 0x00, 0x00, 0x01,
113810x0a, 0x00, 0x00, 0x02,
113820x0d, 0x00, 0xe0, 0x00,
113830x00, 0x00, 0x01, 0x00,
113840x00, 0x00, 0x02, 0x00,
113850x80, 0x10, 0x10, 0x00,
113860x14, 0x09, 0x00, 0x00,
113870x01, 0x01, 0x08, 0x0a,
113880x11, 0x11, 0x11, 0x11,
113890x11, 0x11, 0x11, 0x11,
11390};
9f40dead 11391
28a45957 11392static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11393{
5e5a7f37 11394 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11395 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11396 u32 budget;
9205fd9c
ED
11397 struct sk_buff *skb;
11398 u8 *tx_data, *rx_data;
c76949a6
MC
11399 dma_addr_t map;
11400 int num_pkts, tx_len, rx_len, i, err;
11401 struct tg3_rx_buffer_desc *desc;
898a56f8 11402 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11403 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11404
c8873405
MC
11405 tnapi = &tp->napi[0];
11406 rnapi = &tp->napi[0];
0c1d0e2b 11407 if (tp->irq_cnt > 1) {
63c3a66f 11408 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11409 rnapi = &tp->napi[1];
63c3a66f 11410 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11411 tnapi = &tp->napi[1];
0c1d0e2b 11412 }
fd2ce37f 11413 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11414
c76949a6
MC
11415 err = -EIO;
11416
4852a861 11417 tx_len = pktsz;
a20e9c62 11418 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11419 if (!skb)
11420 return -ENOMEM;
11421
c76949a6
MC
11422 tx_data = skb_put(skb, tx_len);
11423 memcpy(tx_data, tp->dev->dev_addr, 6);
11424 memset(tx_data + 6, 0x0, 8);
11425
4852a861 11426 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11427
28a45957 11428 if (tso_loopback) {
bb158d69
MC
11429 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11430
11431 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11432 TG3_TSO_TCP_OPT_LEN;
11433
11434 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11435 sizeof(tg3_tso_header));
11436 mss = TG3_TSO_MSS;
11437
11438 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11439 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11440
11441 /* Set the total length field in the IP header */
11442 iph->tot_len = htons((u16)(mss + hdr_len));
11443
11444 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11445 TXD_FLAG_CPU_POST_DMA);
11446
63c3a66f
JP
11447 if (tg3_flag(tp, HW_TSO_1) ||
11448 tg3_flag(tp, HW_TSO_2) ||
11449 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11450 struct tcphdr *th;
11451 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11452 th = (struct tcphdr *)&tx_data[val];
11453 th->check = 0;
11454 } else
11455 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11456
63c3a66f 11457 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11458 mss |= (hdr_len & 0xc) << 12;
11459 if (hdr_len & 0x10)
11460 base_flags |= 0x00000010;
11461 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11462 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11463 mss |= hdr_len << 9;
63c3a66f 11464 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11465 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11466 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11467 } else {
11468 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11469 }
11470
11471 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11472 } else {
11473 num_pkts = 1;
11474 data_off = ETH_HLEN;
11475 }
11476
11477 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11478 tx_data[i] = (u8) (i & 0xff);
11479
f4188d8a
AD
11480 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11481 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11482 dev_kfree_skb(skb);
11483 return -EIO;
11484 }
c76949a6 11485
0d681b27
MC
11486 val = tnapi->tx_prod;
11487 tnapi->tx_buffers[val].skb = skb;
11488 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11489
c76949a6 11490 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11491 rnapi->coal_now);
c76949a6
MC
11492
11493 udelay(10);
11494
898a56f8 11495 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11496
84b67b27
MC
11497 budget = tg3_tx_avail(tnapi);
11498 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11499 base_flags | TXD_FLAG_END, mss, 0)) {
11500 tnapi->tx_buffers[val].skb = NULL;
11501 dev_kfree_skb(skb);
11502 return -EIO;
11503 }
c76949a6 11504
f3f3f27e 11505 tnapi->tx_prod++;
c76949a6 11506
f3f3f27e
MC
11507 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11508 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11509
11510 udelay(10);
11511
303fc921
MC
11512 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11513 for (i = 0; i < 35; i++) {
c76949a6 11514 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11515 coal_now);
c76949a6
MC
11516
11517 udelay(10);
11518
898a56f8
MC
11519 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11520 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11521 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11522 (rx_idx == (rx_start_idx + num_pkts)))
11523 break;
11524 }
11525
ba1142e4 11526 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11527 dev_kfree_skb(skb);
11528
f3f3f27e 11529 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11530 goto out;
11531
11532 if (rx_idx != rx_start_idx + num_pkts)
11533 goto out;
11534
bb158d69
MC
11535 val = data_off;
11536 while (rx_idx != rx_start_idx) {
11537 desc = &rnapi->rx_rcb[rx_start_idx++];
11538 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11539 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11540
bb158d69
MC
11541 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11542 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11543 goto out;
c76949a6 11544
bb158d69
MC
11545 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11546 - ETH_FCS_LEN;
c76949a6 11547
28a45957 11548 if (!tso_loopback) {
bb158d69
MC
11549 if (rx_len != tx_len)
11550 goto out;
4852a861 11551
bb158d69
MC
11552 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11553 if (opaque_key != RXD_OPAQUE_RING_STD)
11554 goto out;
11555 } else {
11556 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11557 goto out;
11558 }
11559 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11560 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11561 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11562 goto out;
bb158d69 11563 }
4852a861 11564
bb158d69 11565 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11566 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11567 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11568 mapping);
11569 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11570 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11571 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11572 mapping);
11573 } else
11574 goto out;
c76949a6 11575
bb158d69
MC
11576 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11577 PCI_DMA_FROMDEVICE);
c76949a6 11578
9205fd9c 11579 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11580 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11581 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11582 goto out;
11583 }
c76949a6 11584 }
bb158d69 11585
c76949a6 11586 err = 0;
6aa20a22 11587
9205fd9c 11588 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11589out:
11590 return err;
11591}
11592
00c266b7
MC
11593#define TG3_STD_LOOPBACK_FAILED 1
11594#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11595#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11596#define TG3_LOOPBACK_FAILED \
11597 (TG3_STD_LOOPBACK_FAILED | \
11598 TG3_JMB_LOOPBACK_FAILED | \
11599 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11600
941ec90f 11601static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11602{
28a45957 11603 int err = -EIO;
2215e24c 11604 u32 eee_cap;
9f40dead 11605
ab789046
MC
11606 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11607 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11608
28a45957
MC
11609 if (!netif_running(tp->dev)) {
11610 data[0] = TG3_LOOPBACK_FAILED;
11611 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11612 if (do_extlpbk)
11613 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11614 goto done;
11615 }
11616
b9ec6c1b 11617 err = tg3_reset_hw(tp, 1);
ab789046 11618 if (err) {
28a45957
MC
11619 data[0] = TG3_LOOPBACK_FAILED;
11620 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11621 if (do_extlpbk)
11622 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11623 goto done;
11624 }
9f40dead 11625
63c3a66f 11626 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11627 int i;
11628
11629 /* Reroute all rx packets to the 1st queue */
11630 for (i = MAC_RSS_INDIR_TBL_0;
11631 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11632 tw32(i, 0x0);
11633 }
11634
6e01b20b
MC
11635 /* HW errata - mac loopback fails in some cases on 5780.
11636 * Normal traffic and PHY loopback are not affected by
11637 * errata. Also, the MAC loopback test is deprecated for
11638 * all newer ASIC revisions.
11639 */
11640 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11641 !tg3_flag(tp, CPMU_PRESENT)) {
11642 tg3_mac_loopback(tp, true);
9936bcf6 11643
28a45957
MC
11644 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11645 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11646
11647 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11648 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11649 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11650
11651 tg3_mac_loopback(tp, false);
11652 }
4852a861 11653
f07e9af3 11654 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11655 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11656 int i;
11657
941ec90f 11658 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11659
11660 /* Wait for link */
11661 for (i = 0; i < 100; i++) {
11662 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11663 break;
11664 mdelay(1);
11665 }
11666
28a45957
MC
11667 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11668 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11669 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11670 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11671 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11672 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11673 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11674 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11675
941ec90f
MC
11676 if (do_extlpbk) {
11677 tg3_phy_lpbk_set(tp, 0, true);
11678
11679 /* All link indications report up, but the hardware
11680 * isn't really ready for about 20 msec. Double it
11681 * to be sure.
11682 */
11683 mdelay(40);
11684
11685 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11686 data[2] |= TG3_STD_LOOPBACK_FAILED;
11687 if (tg3_flag(tp, TSO_CAPABLE) &&
11688 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11689 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11690 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11691 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11692 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11693 }
11694
5e5a7f37
MC
11695 /* Re-enable gphy autopowerdown. */
11696 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11697 tg3_phy_toggle_apd(tp, true);
11698 }
6833c043 11699
941ec90f 11700 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11701
ab789046
MC
11702done:
11703 tp->phy_flags |= eee_cap;
11704
9f40dead
MC
11705 return err;
11706}
11707
4cafd3f5
MC
11708static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11709 u64 *data)
11710{
566f86ad 11711 struct tg3 *tp = netdev_priv(dev);
941ec90f 11712 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11713
bed9829f
MC
11714 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11715 tg3_power_up(tp)) {
11716 etest->flags |= ETH_TEST_FL_FAILED;
11717 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11718 return;
11719 }
bc1c7567 11720
566f86ad
MC
11721 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11722
11723 if (tg3_test_nvram(tp) != 0) {
11724 etest->flags |= ETH_TEST_FL_FAILED;
11725 data[0] = 1;
11726 }
941ec90f 11727 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11728 etest->flags |= ETH_TEST_FL_FAILED;
11729 data[1] = 1;
11730 }
a71116d1 11731 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11732 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11733
11734 if (netif_running(dev)) {
b02fd9e3 11735 tg3_phy_stop(tp);
a71116d1 11736 tg3_netif_stop(tp);
bbe832c0
MC
11737 irq_sync = 1;
11738 }
a71116d1 11739
bbe832c0 11740 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11741
11742 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11743 err = tg3_nvram_lock(tp);
a71116d1 11744 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11745 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11746 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11747 if (!err)
11748 tg3_nvram_unlock(tp);
a71116d1 11749
f07e9af3 11750 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11751 tg3_phy_reset(tp);
11752
a71116d1
MC
11753 if (tg3_test_registers(tp) != 0) {
11754 etest->flags |= ETH_TEST_FL_FAILED;
11755 data[2] = 1;
11756 }
28a45957 11757
7942e1db
MC
11758 if (tg3_test_memory(tp) != 0) {
11759 etest->flags |= ETH_TEST_FL_FAILED;
11760 data[3] = 1;
11761 }
28a45957 11762
941ec90f
MC
11763 if (doextlpbk)
11764 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11765
11766 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 11767 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11768
f47c11ee
DM
11769 tg3_full_unlock(tp);
11770
d4bc3927
MC
11771 if (tg3_test_interrupt(tp) != 0) {
11772 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 11773 data[7] = 1;
d4bc3927 11774 }
f47c11ee
DM
11775
11776 tg3_full_lock(tp, 0);
d4bc3927 11777
a71116d1
MC
11778 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11779 if (netif_running(dev)) {
63c3a66f 11780 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11781 err2 = tg3_restart_hw(tp, 1);
11782 if (!err2)
b9ec6c1b 11783 tg3_netif_start(tp);
a71116d1 11784 }
f47c11ee
DM
11785
11786 tg3_full_unlock(tp);
b02fd9e3
MC
11787
11788 if (irq_sync && !err2)
11789 tg3_phy_start(tp);
a71116d1 11790 }
80096068 11791 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11792 tg3_power_down(tp);
bc1c7567 11793
4cafd3f5
MC
11794}
11795
1da177e4
LT
11796static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11797{
11798 struct mii_ioctl_data *data = if_mii(ifr);
11799 struct tg3 *tp = netdev_priv(dev);
11800 int err;
11801
63c3a66f 11802 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11803 struct phy_device *phydev;
f07e9af3 11804 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11805 return -EAGAIN;
3f0e3ad7 11806 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11807 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11808 }
11809
33f401ae 11810 switch (cmd) {
1da177e4 11811 case SIOCGMIIPHY:
882e9793 11812 data->phy_id = tp->phy_addr;
1da177e4
LT
11813
11814 /* fallthru */
11815 case SIOCGMIIREG: {
11816 u32 mii_regval;
11817
f07e9af3 11818 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11819 break; /* We have no PHY */
11820
34eea5ac 11821 if (!netif_running(dev))
bc1c7567
MC
11822 return -EAGAIN;
11823
f47c11ee 11824 spin_lock_bh(&tp->lock);
1da177e4 11825 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11826 spin_unlock_bh(&tp->lock);
1da177e4
LT
11827
11828 data->val_out = mii_regval;
11829
11830 return err;
11831 }
11832
11833 case SIOCSMIIREG:
f07e9af3 11834 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11835 break; /* We have no PHY */
11836
34eea5ac 11837 if (!netif_running(dev))
bc1c7567
MC
11838 return -EAGAIN;
11839
f47c11ee 11840 spin_lock_bh(&tp->lock);
1da177e4 11841 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11842 spin_unlock_bh(&tp->lock);
1da177e4
LT
11843
11844 return err;
11845
11846 default:
11847 /* do nothing */
11848 break;
11849 }
11850 return -EOPNOTSUPP;
11851}
11852
15f9850d
DM
11853static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11854{
11855 struct tg3 *tp = netdev_priv(dev);
11856
11857 memcpy(ec, &tp->coal, sizeof(*ec));
11858 return 0;
11859}
11860
d244c892
MC
11861static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11862{
11863 struct tg3 *tp = netdev_priv(dev);
11864 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11865 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11866
63c3a66f 11867 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11868 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11869 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11870 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11871 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11872 }
11873
11874 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11875 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11876 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11877 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11878 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11879 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11880 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11881 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11882 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11883 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11884 return -EINVAL;
11885
11886 /* No rx interrupts will be generated if both are zero */
11887 if ((ec->rx_coalesce_usecs == 0) &&
11888 (ec->rx_max_coalesced_frames == 0))
11889 return -EINVAL;
11890
11891 /* No tx interrupts will be generated if both are zero */
11892 if ((ec->tx_coalesce_usecs == 0) &&
11893 (ec->tx_max_coalesced_frames == 0))
11894 return -EINVAL;
11895
11896 /* Only copy relevant parameters, ignore all others. */
11897 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11898 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11899 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11900 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11901 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11902 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11903 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11904 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11905 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11906
11907 if (netif_running(dev)) {
11908 tg3_full_lock(tp, 0);
11909 __tg3_set_coalesce(tp, &tp->coal);
11910 tg3_full_unlock(tp);
11911 }
11912 return 0;
11913}
11914
7282d491 11915static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11916 .get_settings = tg3_get_settings,
11917 .set_settings = tg3_set_settings,
11918 .get_drvinfo = tg3_get_drvinfo,
11919 .get_regs_len = tg3_get_regs_len,
11920 .get_regs = tg3_get_regs,
11921 .get_wol = tg3_get_wol,
11922 .set_wol = tg3_set_wol,
11923 .get_msglevel = tg3_get_msglevel,
11924 .set_msglevel = tg3_set_msglevel,
11925 .nway_reset = tg3_nway_reset,
11926 .get_link = ethtool_op_get_link,
11927 .get_eeprom_len = tg3_get_eeprom_len,
11928 .get_eeprom = tg3_get_eeprom,
11929 .set_eeprom = tg3_set_eeprom,
11930 .get_ringparam = tg3_get_ringparam,
11931 .set_ringparam = tg3_set_ringparam,
11932 .get_pauseparam = tg3_get_pauseparam,
11933 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11934 .self_test = tg3_self_test,
1da177e4 11935 .get_strings = tg3_get_strings,
81b8709c 11936 .set_phys_id = tg3_set_phys_id,
1da177e4 11937 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11938 .get_coalesce = tg3_get_coalesce,
d244c892 11939 .set_coalesce = tg3_set_coalesce,
b9f2c044 11940 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11941};
11942
11943static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11944{
1b27777a 11945 u32 cursize, val, magic;
1da177e4
LT
11946
11947 tp->nvram_size = EEPROM_CHIP_SIZE;
11948
e4f34110 11949 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11950 return;
11951
b16250e3
MC
11952 if ((magic != TG3_EEPROM_MAGIC) &&
11953 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11954 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11955 return;
11956
11957 /*
11958 * Size the chip by reading offsets at increasing powers of two.
11959 * When we encounter our validation signature, we know the addressing
11960 * has wrapped around, and thus have our chip size.
11961 */
1b27777a 11962 cursize = 0x10;
1da177e4
LT
11963
11964 while (cursize < tp->nvram_size) {
e4f34110 11965 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11966 return;
11967
1820180b 11968 if (val == magic)
1da177e4
LT
11969 break;
11970
11971 cursize <<= 1;
11972 }
11973
11974 tp->nvram_size = cursize;
11975}
6aa20a22 11976
1da177e4
LT
11977static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11978{
11979 u32 val;
11980
63c3a66f 11981 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11982 return;
11983
11984 /* Selfboot format */
1820180b 11985 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11986 tg3_get_eeprom_size(tp);
11987 return;
11988 }
11989
6d348f2c 11990 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11991 if (val != 0) {
6d348f2c
MC
11992 /* This is confusing. We want to operate on the
11993 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11994 * call will read from NVRAM and byteswap the data
11995 * according to the byteswapping settings for all
11996 * other register accesses. This ensures the data we
11997 * want will always reside in the lower 16-bits.
11998 * However, the data in NVRAM is in LE format, which
11999 * means the data from the NVRAM read will always be
12000 * opposite the endianness of the CPU. The 16-bit
12001 * byteswap then brings the data to CPU endianness.
12002 */
12003 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12004 return;
12005 }
12006 }
fd1122a2 12007 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12008}
12009
12010static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12011{
12012 u32 nvcfg1;
12013
12014 nvcfg1 = tr32(NVRAM_CFG1);
12015 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12016 tg3_flag_set(tp, FLASH);
8590a603 12017 } else {
1da177e4
LT
12018 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12019 tw32(NVRAM_CFG1, nvcfg1);
12020 }
12021
6ff6f81d 12022 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12023 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12024 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12025 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12026 tp->nvram_jedecnum = JEDEC_ATMEL;
12027 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12028 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12029 break;
12030 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12031 tp->nvram_jedecnum = JEDEC_ATMEL;
12032 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12033 break;
12034 case FLASH_VENDOR_ATMEL_EEPROM:
12035 tp->nvram_jedecnum = JEDEC_ATMEL;
12036 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12037 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12038 break;
12039 case FLASH_VENDOR_ST:
12040 tp->nvram_jedecnum = JEDEC_ST;
12041 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12042 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12043 break;
12044 case FLASH_VENDOR_SAIFUN:
12045 tp->nvram_jedecnum = JEDEC_SAIFUN;
12046 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12047 break;
12048 case FLASH_VENDOR_SST_SMALL:
12049 case FLASH_VENDOR_SST_LARGE:
12050 tp->nvram_jedecnum = JEDEC_SST;
12051 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12052 break;
1da177e4 12053 }
8590a603 12054 } else {
1da177e4
LT
12055 tp->nvram_jedecnum = JEDEC_ATMEL;
12056 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12057 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12058 }
12059}
12060
a1b950d5
MC
12061static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12062{
12063 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12064 case FLASH_5752PAGE_SIZE_256:
12065 tp->nvram_pagesize = 256;
12066 break;
12067 case FLASH_5752PAGE_SIZE_512:
12068 tp->nvram_pagesize = 512;
12069 break;
12070 case FLASH_5752PAGE_SIZE_1K:
12071 tp->nvram_pagesize = 1024;
12072 break;
12073 case FLASH_5752PAGE_SIZE_2K:
12074 tp->nvram_pagesize = 2048;
12075 break;
12076 case FLASH_5752PAGE_SIZE_4K:
12077 tp->nvram_pagesize = 4096;
12078 break;
12079 case FLASH_5752PAGE_SIZE_264:
12080 tp->nvram_pagesize = 264;
12081 break;
12082 case FLASH_5752PAGE_SIZE_528:
12083 tp->nvram_pagesize = 528;
12084 break;
12085 }
12086}
12087
361b4ac2
MC
12088static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12089{
12090 u32 nvcfg1;
12091
12092 nvcfg1 = tr32(NVRAM_CFG1);
12093
e6af301b
MC
12094 /* NVRAM protection for TPM */
12095 if (nvcfg1 & (1 << 27))
63c3a66f 12096 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12097
361b4ac2 12098 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12099 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12100 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12101 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12102 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12103 break;
12104 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12105 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12106 tg3_flag_set(tp, NVRAM_BUFFERED);
12107 tg3_flag_set(tp, FLASH);
8590a603
MC
12108 break;
12109 case FLASH_5752VENDOR_ST_M45PE10:
12110 case FLASH_5752VENDOR_ST_M45PE20:
12111 case FLASH_5752VENDOR_ST_M45PE40:
12112 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12113 tg3_flag_set(tp, NVRAM_BUFFERED);
12114 tg3_flag_set(tp, FLASH);
8590a603 12115 break;
361b4ac2
MC
12116 }
12117
63c3a66f 12118 if (tg3_flag(tp, FLASH)) {
a1b950d5 12119 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12120 } else {
361b4ac2
MC
12121 /* For eeprom, set pagesize to maximum eeprom size */
12122 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12123
12124 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12125 tw32(NVRAM_CFG1, nvcfg1);
12126 }
12127}
12128
d3c7b886
MC
12129static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12130{
989a9d23 12131 u32 nvcfg1, protect = 0;
d3c7b886
MC
12132
12133 nvcfg1 = tr32(NVRAM_CFG1);
12134
12135 /* NVRAM protection for TPM */
989a9d23 12136 if (nvcfg1 & (1 << 27)) {
63c3a66f 12137 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12138 protect = 1;
12139 }
d3c7b886 12140
989a9d23
MC
12141 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12142 switch (nvcfg1) {
8590a603
MC
12143 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12144 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12145 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12146 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12147 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12148 tg3_flag_set(tp, NVRAM_BUFFERED);
12149 tg3_flag_set(tp, FLASH);
8590a603
MC
12150 tp->nvram_pagesize = 264;
12151 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12152 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12153 tp->nvram_size = (protect ? 0x3e200 :
12154 TG3_NVRAM_SIZE_512KB);
12155 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12156 tp->nvram_size = (protect ? 0x1f200 :
12157 TG3_NVRAM_SIZE_256KB);
12158 else
12159 tp->nvram_size = (protect ? 0x1f200 :
12160 TG3_NVRAM_SIZE_128KB);
12161 break;
12162 case FLASH_5752VENDOR_ST_M45PE10:
12163 case FLASH_5752VENDOR_ST_M45PE20:
12164 case FLASH_5752VENDOR_ST_M45PE40:
12165 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12166 tg3_flag_set(tp, NVRAM_BUFFERED);
12167 tg3_flag_set(tp, FLASH);
8590a603
MC
12168 tp->nvram_pagesize = 256;
12169 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12170 tp->nvram_size = (protect ?
12171 TG3_NVRAM_SIZE_64KB :
12172 TG3_NVRAM_SIZE_128KB);
12173 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12174 tp->nvram_size = (protect ?
12175 TG3_NVRAM_SIZE_64KB :
12176 TG3_NVRAM_SIZE_256KB);
12177 else
12178 tp->nvram_size = (protect ?
12179 TG3_NVRAM_SIZE_128KB :
12180 TG3_NVRAM_SIZE_512KB);
12181 break;
d3c7b886
MC
12182 }
12183}
12184
1b27777a
MC
12185static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12186{
12187 u32 nvcfg1;
12188
12189 nvcfg1 = tr32(NVRAM_CFG1);
12190
12191 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12192 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12193 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12194 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12195 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12196 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12197 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12198 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12199
8590a603
MC
12200 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12201 tw32(NVRAM_CFG1, nvcfg1);
12202 break;
12203 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12204 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12205 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12206 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12207 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12208 tg3_flag_set(tp, NVRAM_BUFFERED);
12209 tg3_flag_set(tp, FLASH);
8590a603
MC
12210 tp->nvram_pagesize = 264;
12211 break;
12212 case FLASH_5752VENDOR_ST_M45PE10:
12213 case FLASH_5752VENDOR_ST_M45PE20:
12214 case FLASH_5752VENDOR_ST_M45PE40:
12215 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12216 tg3_flag_set(tp, NVRAM_BUFFERED);
12217 tg3_flag_set(tp, FLASH);
8590a603
MC
12218 tp->nvram_pagesize = 256;
12219 break;
1b27777a
MC
12220 }
12221}
12222
6b91fa02
MC
12223static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12224{
12225 u32 nvcfg1, protect = 0;
12226
12227 nvcfg1 = tr32(NVRAM_CFG1);
12228
12229 /* NVRAM protection for TPM */
12230 if (nvcfg1 & (1 << 27)) {
63c3a66f 12231 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12232 protect = 1;
12233 }
12234
12235 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12236 switch (nvcfg1) {
8590a603
MC
12237 case FLASH_5761VENDOR_ATMEL_ADB021D:
12238 case FLASH_5761VENDOR_ATMEL_ADB041D:
12239 case FLASH_5761VENDOR_ATMEL_ADB081D:
12240 case FLASH_5761VENDOR_ATMEL_ADB161D:
12241 case FLASH_5761VENDOR_ATMEL_MDB021D:
12242 case FLASH_5761VENDOR_ATMEL_MDB041D:
12243 case FLASH_5761VENDOR_ATMEL_MDB081D:
12244 case FLASH_5761VENDOR_ATMEL_MDB161D:
12245 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12246 tg3_flag_set(tp, NVRAM_BUFFERED);
12247 tg3_flag_set(tp, FLASH);
12248 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12249 tp->nvram_pagesize = 256;
12250 break;
12251 case FLASH_5761VENDOR_ST_A_M45PE20:
12252 case FLASH_5761VENDOR_ST_A_M45PE40:
12253 case FLASH_5761VENDOR_ST_A_M45PE80:
12254 case FLASH_5761VENDOR_ST_A_M45PE16:
12255 case FLASH_5761VENDOR_ST_M_M45PE20:
12256 case FLASH_5761VENDOR_ST_M_M45PE40:
12257 case FLASH_5761VENDOR_ST_M_M45PE80:
12258 case FLASH_5761VENDOR_ST_M_M45PE16:
12259 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12260 tg3_flag_set(tp, NVRAM_BUFFERED);
12261 tg3_flag_set(tp, FLASH);
8590a603
MC
12262 tp->nvram_pagesize = 256;
12263 break;
6b91fa02
MC
12264 }
12265
12266 if (protect) {
12267 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12268 } else {
12269 switch (nvcfg1) {
8590a603
MC
12270 case FLASH_5761VENDOR_ATMEL_ADB161D:
12271 case FLASH_5761VENDOR_ATMEL_MDB161D:
12272 case FLASH_5761VENDOR_ST_A_M45PE16:
12273 case FLASH_5761VENDOR_ST_M_M45PE16:
12274 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12275 break;
12276 case FLASH_5761VENDOR_ATMEL_ADB081D:
12277 case FLASH_5761VENDOR_ATMEL_MDB081D:
12278 case FLASH_5761VENDOR_ST_A_M45PE80:
12279 case FLASH_5761VENDOR_ST_M_M45PE80:
12280 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12281 break;
12282 case FLASH_5761VENDOR_ATMEL_ADB041D:
12283 case FLASH_5761VENDOR_ATMEL_MDB041D:
12284 case FLASH_5761VENDOR_ST_A_M45PE40:
12285 case FLASH_5761VENDOR_ST_M_M45PE40:
12286 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12287 break;
12288 case FLASH_5761VENDOR_ATMEL_ADB021D:
12289 case FLASH_5761VENDOR_ATMEL_MDB021D:
12290 case FLASH_5761VENDOR_ST_A_M45PE20:
12291 case FLASH_5761VENDOR_ST_M_M45PE20:
12292 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12293 break;
6b91fa02
MC
12294 }
12295 }
12296}
12297
b5d3772c
MC
12298static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12299{
12300 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12301 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12302 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12303}
12304
321d32a0
MC
12305static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12306{
12307 u32 nvcfg1;
12308
12309 nvcfg1 = tr32(NVRAM_CFG1);
12310
12311 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12312 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12313 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12314 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12315 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12316 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12317
12318 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12319 tw32(NVRAM_CFG1, nvcfg1);
12320 return;
12321 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12322 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12323 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12324 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12325 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12326 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12327 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12328 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12329 tg3_flag_set(tp, NVRAM_BUFFERED);
12330 tg3_flag_set(tp, FLASH);
321d32a0
MC
12331
12332 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12333 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12334 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12335 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12336 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12337 break;
12338 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12339 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12340 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12341 break;
12342 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12343 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12344 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12345 break;
12346 }
12347 break;
12348 case FLASH_5752VENDOR_ST_M45PE10:
12349 case FLASH_5752VENDOR_ST_M45PE20:
12350 case FLASH_5752VENDOR_ST_M45PE40:
12351 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12352 tg3_flag_set(tp, NVRAM_BUFFERED);
12353 tg3_flag_set(tp, FLASH);
321d32a0
MC
12354
12355 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12356 case FLASH_5752VENDOR_ST_M45PE10:
12357 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12358 break;
12359 case FLASH_5752VENDOR_ST_M45PE20:
12360 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12361 break;
12362 case FLASH_5752VENDOR_ST_M45PE40:
12363 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12364 break;
12365 }
12366 break;
12367 default:
63c3a66f 12368 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12369 return;
12370 }
12371
a1b950d5
MC
12372 tg3_nvram_get_pagesize(tp, nvcfg1);
12373 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12374 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12375}
12376
12377
12378static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12379{
12380 u32 nvcfg1;
12381
12382 nvcfg1 = tr32(NVRAM_CFG1);
12383
12384 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12385 case FLASH_5717VENDOR_ATMEL_EEPROM:
12386 case FLASH_5717VENDOR_MICRO_EEPROM:
12387 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12388 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12389 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12390
12391 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12392 tw32(NVRAM_CFG1, nvcfg1);
12393 return;
12394 case FLASH_5717VENDOR_ATMEL_MDB011D:
12395 case FLASH_5717VENDOR_ATMEL_ADB011B:
12396 case FLASH_5717VENDOR_ATMEL_ADB011D:
12397 case FLASH_5717VENDOR_ATMEL_MDB021D:
12398 case FLASH_5717VENDOR_ATMEL_ADB021B:
12399 case FLASH_5717VENDOR_ATMEL_ADB021D:
12400 case FLASH_5717VENDOR_ATMEL_45USPT:
12401 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12402 tg3_flag_set(tp, NVRAM_BUFFERED);
12403 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12404
12405 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12406 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12407 /* Detect size with tg3_nvram_get_size() */
12408 break;
a1b950d5
MC
12409 case FLASH_5717VENDOR_ATMEL_ADB021B:
12410 case FLASH_5717VENDOR_ATMEL_ADB021D:
12411 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12412 break;
12413 default:
12414 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12415 break;
12416 }
321d32a0 12417 break;
a1b950d5
MC
12418 case FLASH_5717VENDOR_ST_M_M25PE10:
12419 case FLASH_5717VENDOR_ST_A_M25PE10:
12420 case FLASH_5717VENDOR_ST_M_M45PE10:
12421 case FLASH_5717VENDOR_ST_A_M45PE10:
12422 case FLASH_5717VENDOR_ST_M_M25PE20:
12423 case FLASH_5717VENDOR_ST_A_M25PE20:
12424 case FLASH_5717VENDOR_ST_M_M45PE20:
12425 case FLASH_5717VENDOR_ST_A_M45PE20:
12426 case FLASH_5717VENDOR_ST_25USPT:
12427 case FLASH_5717VENDOR_ST_45USPT:
12428 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12429 tg3_flag_set(tp, NVRAM_BUFFERED);
12430 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12431
12432 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12433 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12434 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12435 /* Detect size with tg3_nvram_get_size() */
12436 break;
12437 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12438 case FLASH_5717VENDOR_ST_A_M45PE20:
12439 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12440 break;
12441 default:
12442 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12443 break;
12444 }
321d32a0 12445 break;
a1b950d5 12446 default:
63c3a66f 12447 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12448 return;
321d32a0 12449 }
a1b950d5
MC
12450
12451 tg3_nvram_get_pagesize(tp, nvcfg1);
12452 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12453 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12454}
12455
9b91b5f1
MC
12456static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12457{
12458 u32 nvcfg1, nvmpinstrp;
12459
12460 nvcfg1 = tr32(NVRAM_CFG1);
12461 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12462
12463 switch (nvmpinstrp) {
12464 case FLASH_5720_EEPROM_HD:
12465 case FLASH_5720_EEPROM_LD:
12466 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12467 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12468
12469 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12470 tw32(NVRAM_CFG1, nvcfg1);
12471 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12472 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12473 else
12474 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12475 return;
12476 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12477 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12478 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12479 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12480 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12481 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12482 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12483 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12484 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12485 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12486 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12487 case FLASH_5720VENDOR_ATMEL_45USPT:
12488 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12489 tg3_flag_set(tp, NVRAM_BUFFERED);
12490 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12491
12492 switch (nvmpinstrp) {
12493 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12494 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12495 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12496 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12497 break;
12498 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12499 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12500 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12501 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12502 break;
12503 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12504 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12505 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12506 break;
12507 default:
12508 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12509 break;
12510 }
12511 break;
12512 case FLASH_5720VENDOR_M_ST_M25PE10:
12513 case FLASH_5720VENDOR_M_ST_M45PE10:
12514 case FLASH_5720VENDOR_A_ST_M25PE10:
12515 case FLASH_5720VENDOR_A_ST_M45PE10:
12516 case FLASH_5720VENDOR_M_ST_M25PE20:
12517 case FLASH_5720VENDOR_M_ST_M45PE20:
12518 case FLASH_5720VENDOR_A_ST_M25PE20:
12519 case FLASH_5720VENDOR_A_ST_M45PE20:
12520 case FLASH_5720VENDOR_M_ST_M25PE40:
12521 case FLASH_5720VENDOR_M_ST_M45PE40:
12522 case FLASH_5720VENDOR_A_ST_M25PE40:
12523 case FLASH_5720VENDOR_A_ST_M45PE40:
12524 case FLASH_5720VENDOR_M_ST_M25PE80:
12525 case FLASH_5720VENDOR_M_ST_M45PE80:
12526 case FLASH_5720VENDOR_A_ST_M25PE80:
12527 case FLASH_5720VENDOR_A_ST_M45PE80:
12528 case FLASH_5720VENDOR_ST_25USPT:
12529 case FLASH_5720VENDOR_ST_45USPT:
12530 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12531 tg3_flag_set(tp, NVRAM_BUFFERED);
12532 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12533
12534 switch (nvmpinstrp) {
12535 case FLASH_5720VENDOR_M_ST_M25PE20:
12536 case FLASH_5720VENDOR_M_ST_M45PE20:
12537 case FLASH_5720VENDOR_A_ST_M25PE20:
12538 case FLASH_5720VENDOR_A_ST_M45PE20:
12539 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12540 break;
12541 case FLASH_5720VENDOR_M_ST_M25PE40:
12542 case FLASH_5720VENDOR_M_ST_M45PE40:
12543 case FLASH_5720VENDOR_A_ST_M25PE40:
12544 case FLASH_5720VENDOR_A_ST_M45PE40:
12545 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12546 break;
12547 case FLASH_5720VENDOR_M_ST_M25PE80:
12548 case FLASH_5720VENDOR_M_ST_M45PE80:
12549 case FLASH_5720VENDOR_A_ST_M25PE80:
12550 case FLASH_5720VENDOR_A_ST_M45PE80:
12551 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12552 break;
12553 default:
12554 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12555 break;
12556 }
12557 break;
12558 default:
63c3a66f 12559 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12560 return;
12561 }
12562
12563 tg3_nvram_get_pagesize(tp, nvcfg1);
12564 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12565 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12566}
12567
1da177e4
LT
12568/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12569static void __devinit tg3_nvram_init(struct tg3 *tp)
12570{
1da177e4
LT
12571 tw32_f(GRC_EEPROM_ADDR,
12572 (EEPROM_ADDR_FSM_RESET |
12573 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12574 EEPROM_ADDR_CLKPERD_SHIFT)));
12575
9d57f01c 12576 msleep(1);
1da177e4
LT
12577
12578 /* Enable seeprom accesses. */
12579 tw32_f(GRC_LOCAL_CTRL,
12580 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12581 udelay(100);
12582
12583 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12584 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12585 tg3_flag_set(tp, NVRAM);
1da177e4 12586
ec41c7df 12587 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12588 netdev_warn(tp->dev,
12589 "Cannot get nvram lock, %s failed\n",
05dbe005 12590 __func__);
ec41c7df
MC
12591 return;
12592 }
e6af301b 12593 tg3_enable_nvram_access(tp);
1da177e4 12594
989a9d23
MC
12595 tp->nvram_size = 0;
12596
361b4ac2
MC
12597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12598 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12599 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12600 tg3_get_5755_nvram_info(tp);
d30cdd28 12601 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12602 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12603 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12604 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12605 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12606 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12607 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12608 tg3_get_5906_nvram_info(tp);
b703df6f 12609 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 12610 tg3_flag(tp, 57765_CLASS))
321d32a0 12611 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12612 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12613 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12614 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12615 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12616 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12617 else
12618 tg3_get_nvram_info(tp);
12619
989a9d23
MC
12620 if (tp->nvram_size == 0)
12621 tg3_get_nvram_size(tp);
1da177e4 12622
e6af301b 12623 tg3_disable_nvram_access(tp);
381291b7 12624 tg3_nvram_unlock(tp);
1da177e4
LT
12625
12626 } else {
63c3a66f
JP
12627 tg3_flag_clear(tp, NVRAM);
12628 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12629
12630 tg3_get_eeprom_size(tp);
12631 }
12632}
12633
1da177e4
LT
12634static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12635 u32 offset, u32 len, u8 *buf)
12636{
12637 int i, j, rc = 0;
12638 u32 val;
12639
12640 for (i = 0; i < len; i += 4) {
b9fc7dc5 12641 u32 addr;
a9dc529d 12642 __be32 data;
1da177e4
LT
12643
12644 addr = offset + i;
12645
12646 memcpy(&data, buf + i, 4);
12647
62cedd11
MC
12648 /*
12649 * The SEEPROM interface expects the data to always be opposite
12650 * the native endian format. We accomplish this by reversing
12651 * all the operations that would have been performed on the
12652 * data from a call to tg3_nvram_read_be32().
12653 */
12654 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12655
12656 val = tr32(GRC_EEPROM_ADDR);
12657 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12658
12659 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12660 EEPROM_ADDR_READ);
12661 tw32(GRC_EEPROM_ADDR, val |
12662 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12663 (addr & EEPROM_ADDR_ADDR_MASK) |
12664 EEPROM_ADDR_START |
12665 EEPROM_ADDR_WRITE);
6aa20a22 12666
9d57f01c 12667 for (j = 0; j < 1000; j++) {
1da177e4
LT
12668 val = tr32(GRC_EEPROM_ADDR);
12669
12670 if (val & EEPROM_ADDR_COMPLETE)
12671 break;
9d57f01c 12672 msleep(1);
1da177e4
LT
12673 }
12674 if (!(val & EEPROM_ADDR_COMPLETE)) {
12675 rc = -EBUSY;
12676 break;
12677 }
12678 }
12679
12680 return rc;
12681}
12682
12683/* offset and length are dword aligned */
12684static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12685 u8 *buf)
12686{
12687 int ret = 0;
12688 u32 pagesize = tp->nvram_pagesize;
12689 u32 pagemask = pagesize - 1;
12690 u32 nvram_cmd;
12691 u8 *tmp;
12692
12693 tmp = kmalloc(pagesize, GFP_KERNEL);
12694 if (tmp == NULL)
12695 return -ENOMEM;
12696
12697 while (len) {
12698 int j;
e6af301b 12699 u32 phy_addr, page_off, size;
1da177e4
LT
12700
12701 phy_addr = offset & ~pagemask;
6aa20a22 12702
1da177e4 12703 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12704 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12705 (__be32 *) (tmp + j));
12706 if (ret)
1da177e4
LT
12707 break;
12708 }
12709 if (ret)
12710 break;
12711
c6cdf436 12712 page_off = offset & pagemask;
1da177e4
LT
12713 size = pagesize;
12714 if (len < size)
12715 size = len;
12716
12717 len -= size;
12718
12719 memcpy(tmp + page_off, buf, size);
12720
12721 offset = offset + (pagesize - page_off);
12722
e6af301b 12723 tg3_enable_nvram_access(tp);
1da177e4
LT
12724
12725 /*
12726 * Before we can erase the flash page, we need
12727 * to issue a special "write enable" command.
12728 */
12729 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12730
12731 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12732 break;
12733
12734 /* Erase the target page */
12735 tw32(NVRAM_ADDR, phy_addr);
12736
12737 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12738 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12739
c6cdf436 12740 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12741 break;
12742
12743 /* Issue another write enable to start the write. */
12744 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12745
12746 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12747 break;
12748
12749 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12750 __be32 data;
1da177e4 12751
b9fc7dc5 12752 data = *((__be32 *) (tmp + j));
a9dc529d 12753
b9fc7dc5 12754 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12755
12756 tw32(NVRAM_ADDR, phy_addr + j);
12757
12758 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12759 NVRAM_CMD_WR;
12760
12761 if (j == 0)
12762 nvram_cmd |= NVRAM_CMD_FIRST;
12763 else if (j == (pagesize - 4))
12764 nvram_cmd |= NVRAM_CMD_LAST;
12765
12766 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12767 break;
12768 }
12769 if (ret)
12770 break;
12771 }
12772
12773 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12774 tg3_nvram_exec_cmd(tp, nvram_cmd);
12775
12776 kfree(tmp);
12777
12778 return ret;
12779}
12780
12781/* offset and length are dword aligned */
12782static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12783 u8 *buf)
12784{
12785 int i, ret = 0;
12786
12787 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12788 u32 page_off, phy_addr, nvram_cmd;
12789 __be32 data;
1da177e4
LT
12790
12791 memcpy(&data, buf + i, 4);
b9fc7dc5 12792 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12793
c6cdf436 12794 page_off = offset % tp->nvram_pagesize;
1da177e4 12795
1820180b 12796 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12797
12798 tw32(NVRAM_ADDR, phy_addr);
12799
12800 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12801
c6cdf436 12802 if (page_off == 0 || i == 0)
1da177e4 12803 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12804 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12805 nvram_cmd |= NVRAM_CMD_LAST;
12806
12807 if (i == (len - 4))
12808 nvram_cmd |= NVRAM_CMD_LAST;
12809
321d32a0 12810 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12811 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12812 (tp->nvram_jedecnum == JEDEC_ST) &&
12813 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12814
12815 if ((ret = tg3_nvram_exec_cmd(tp,
12816 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12817 NVRAM_CMD_DONE)))
12818
12819 break;
12820 }
63c3a66f 12821 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12822 /* We always do complete word writes to eeprom. */
12823 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12824 }
12825
12826 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12827 break;
12828 }
12829 return ret;
12830}
12831
12832/* offset and length are dword aligned */
12833static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12834{
12835 int ret;
12836
63c3a66f 12837 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12838 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12839 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12840 udelay(40);
12841 }
12842
63c3a66f 12843 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12844 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12845 } else {
1da177e4
LT
12846 u32 grc_mode;
12847
ec41c7df
MC
12848 ret = tg3_nvram_lock(tp);
12849 if (ret)
12850 return ret;
1da177e4 12851
e6af301b 12852 tg3_enable_nvram_access(tp);
63c3a66f 12853 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12854 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12855
12856 grc_mode = tr32(GRC_MODE);
12857 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12858
63c3a66f 12859 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12860 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12861 buf);
859a5887 12862 } else {
1da177e4
LT
12863 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12864 buf);
12865 }
12866
12867 grc_mode = tr32(GRC_MODE);
12868 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12869
e6af301b 12870 tg3_disable_nvram_access(tp);
1da177e4
LT
12871 tg3_nvram_unlock(tp);
12872 }
12873
63c3a66f 12874 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12875 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12876 udelay(40);
12877 }
12878
12879 return ret;
12880}
12881
12882struct subsys_tbl_ent {
12883 u16 subsys_vendor, subsys_devid;
12884 u32 phy_id;
12885};
12886
24daf2b0 12887static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12888 /* Broadcom boards. */
24daf2b0 12889 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12890 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12891 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12892 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12893 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12894 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12895 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12896 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12897 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12898 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12899 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12900 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12901 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12902 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12903 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12904 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12905 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12906 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12907 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12908 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12909 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12910 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12911
12912 /* 3com boards. */
24daf2b0 12913 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12914 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12915 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12916 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12917 { TG3PCI_SUBVENDOR_ID_3COM,
12918 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12919 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12920 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12921 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12922 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12923
12924 /* DELL boards. */
24daf2b0 12925 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12926 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12927 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12928 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12929 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12930 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12931 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12932 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12933
12934 /* Compaq boards. */
24daf2b0 12935 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12936 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12937 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12938 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12939 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12940 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12941 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12942 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12943 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12944 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12945
12946 /* IBM boards. */
24daf2b0
MC
12947 { TG3PCI_SUBVENDOR_ID_IBM,
12948 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12949};
12950
24daf2b0 12951static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12952{
12953 int i;
12954
12955 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12956 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12957 tp->pdev->subsystem_vendor) &&
12958 (subsys_id_to_phy_id[i].subsys_devid ==
12959 tp->pdev->subsystem_device))
12960 return &subsys_id_to_phy_id[i];
12961 }
12962 return NULL;
12963}
12964
7d0c41ef 12965static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12966{
1da177e4 12967 u32 val;
f49639e6 12968
79eb6904 12969 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12970 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12971
a85feb8c 12972 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12973 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12974 tg3_flag_set(tp, WOL_CAP);
72b845e0 12975
b5d3772c 12976 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12977 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12978 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12979 tg3_flag_set(tp, IS_NIC);
9d26e213 12980 }
0527ba35
MC
12981 val = tr32(VCPU_CFGSHDW);
12982 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12983 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12984 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12985 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12986 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12987 device_set_wakeup_enable(&tp->pdev->dev, true);
12988 }
05ac4cb7 12989 goto done;
b5d3772c
MC
12990 }
12991
1da177e4
LT
12992 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12993 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12994 u32 nic_cfg, led_cfg;
a9daf367 12995 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12996 int eeprom_phy_serdes = 0;
1da177e4
LT
12997
12998 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12999 tp->nic_sram_data_cfg = nic_cfg;
13000
13001 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13002 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13003 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13004 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13005 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13006 (ver > 0) && (ver < 0x100))
13007 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13008
a9daf367
MC
13009 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13010 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13011
1da177e4
LT
13012 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13013 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13014 eeprom_phy_serdes = 1;
13015
13016 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13017 if (nic_phy_id != 0) {
13018 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13019 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13020
13021 eeprom_phy_id = (id1 >> 16) << 10;
13022 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13023 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13024 } else
13025 eeprom_phy_id = 0;
13026
7d0c41ef 13027 tp->phy_id = eeprom_phy_id;
747e8f8b 13028 if (eeprom_phy_serdes) {
63c3a66f 13029 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13030 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13031 else
f07e9af3 13032 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13033 }
7d0c41ef 13034
63c3a66f 13035 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13036 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13037 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13038 else
1da177e4
LT
13039 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13040
13041 switch (led_cfg) {
13042 default:
13043 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13044 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13045 break;
13046
13047 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13048 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13049 break;
13050
13051 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13052 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13053
13054 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13055 * read on some older 5700/5701 bootcode.
13056 */
13057 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13058 ASIC_REV_5700 ||
13059 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13060 ASIC_REV_5701)
13061 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13062
1da177e4
LT
13063 break;
13064
13065 case SHASTA_EXT_LED_SHARED:
13066 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13067 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13068 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13069 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13070 LED_CTRL_MODE_PHY_2);
13071 break;
13072
13073 case SHASTA_EXT_LED_MAC:
13074 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13075 break;
13076
13077 case SHASTA_EXT_LED_COMBO:
13078 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13079 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13080 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13081 LED_CTRL_MODE_PHY_2);
13082 break;
13083
855e1111 13084 }
1da177e4
LT
13085
13086 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13088 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13089 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13090
b2a5c19c
MC
13091 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13092 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13093
9d26e213 13094 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13095 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13096 if ((tp->pdev->subsystem_vendor ==
13097 PCI_VENDOR_ID_ARIMA) &&
13098 (tp->pdev->subsystem_device == 0x205a ||
13099 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13100 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13101 } else {
63c3a66f
JP
13102 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13103 tg3_flag_set(tp, IS_NIC);
9d26e213 13104 }
1da177e4
LT
13105
13106 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13107 tg3_flag_set(tp, ENABLE_ASF);
13108 if (tg3_flag(tp, 5750_PLUS))
13109 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13110 }
b2b98d4a
MC
13111
13112 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13113 tg3_flag(tp, 5750_PLUS))
13114 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13115
f07e9af3 13116 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13117 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13118 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13119
63c3a66f 13120 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13121 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13122 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13123 device_set_wakeup_enable(&tp->pdev->dev, true);
13124 }
0527ba35 13125
1da177e4 13126 if (cfg2 & (1 << 17))
f07e9af3 13127 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13128
13129 /* serdes signal pre-emphasis in register 0x590 set by */
13130 /* bootcode if bit 18 is set */
13131 if (cfg2 & (1 << 18))
f07e9af3 13132 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13133
63c3a66f
JP
13134 if ((tg3_flag(tp, 57765_PLUS) ||
13135 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13136 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13137 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13138 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13139
63c3a66f 13140 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13141 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13142 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13143 u32 cfg3;
13144
13145 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13146 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13147 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13148 }
a9daf367 13149
14417063 13150 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13151 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13152 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13153 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13154 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13155 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13156 }
05ac4cb7 13157done:
63c3a66f 13158 if (tg3_flag(tp, WOL_CAP))
43067ed8 13159 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13160 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13161 else
13162 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13163}
13164
b2a5c19c
MC
13165static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13166{
13167 int i;
13168 u32 val;
13169
13170 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13171 tw32(OTP_CTRL, cmd);
13172
13173 /* Wait for up to 1 ms for command to execute. */
13174 for (i = 0; i < 100; i++) {
13175 val = tr32(OTP_STATUS);
13176 if (val & OTP_STATUS_CMD_DONE)
13177 break;
13178 udelay(10);
13179 }
13180
13181 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13182}
13183
13184/* Read the gphy configuration from the OTP region of the chip. The gphy
13185 * configuration is a 32-bit value that straddles the alignment boundary.
13186 * We do two 32-bit reads and then shift and merge the results.
13187 */
13188static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13189{
13190 u32 bhalf_otp, thalf_otp;
13191
13192 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13193
13194 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13195 return 0;
13196
13197 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13198
13199 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13200 return 0;
13201
13202 thalf_otp = tr32(OTP_READ_DATA);
13203
13204 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13205
13206 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13207 return 0;
13208
13209 bhalf_otp = tr32(OTP_READ_DATA);
13210
13211 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13212}
13213
e256f8a3
MC
13214static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13215{
202ff1c2 13216 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13217
13218 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13219 adv |= ADVERTISED_1000baseT_Half |
13220 ADVERTISED_1000baseT_Full;
13221
13222 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13223 adv |= ADVERTISED_100baseT_Half |
13224 ADVERTISED_100baseT_Full |
13225 ADVERTISED_10baseT_Half |
13226 ADVERTISED_10baseT_Full |
13227 ADVERTISED_TP;
13228 else
13229 adv |= ADVERTISED_FIBRE;
13230
13231 tp->link_config.advertising = adv;
13232 tp->link_config.speed = SPEED_INVALID;
13233 tp->link_config.duplex = DUPLEX_INVALID;
13234 tp->link_config.autoneg = AUTONEG_ENABLE;
13235 tp->link_config.active_speed = SPEED_INVALID;
13236 tp->link_config.active_duplex = DUPLEX_INVALID;
13237 tp->link_config.orig_speed = SPEED_INVALID;
13238 tp->link_config.orig_duplex = DUPLEX_INVALID;
13239 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13240}
13241
7d0c41ef
MC
13242static int __devinit tg3_phy_probe(struct tg3 *tp)
13243{
13244 u32 hw_phy_id_1, hw_phy_id_2;
13245 u32 hw_phy_id, hw_phy_id_masked;
13246 int err;
1da177e4 13247
e256f8a3 13248 /* flow control autonegotiation is default behavior */
63c3a66f 13249 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13250 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13251
63c3a66f 13252 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13253 return tg3_phy_init(tp);
13254
1da177e4 13255 /* Reading the PHY ID register can conflict with ASF
877d0310 13256 * firmware access to the PHY hardware.
1da177e4
LT
13257 */
13258 err = 0;
63c3a66f 13259 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13260 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13261 } else {
13262 /* Now read the physical PHY_ID from the chip and verify
13263 * that it is sane. If it doesn't look good, we fall back
13264 * to either the hard-coded table based PHY_ID and failing
13265 * that the value found in the eeprom area.
13266 */
13267 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13268 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13269
13270 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13271 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13272 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13273
79eb6904 13274 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13275 }
13276
79eb6904 13277 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13278 tp->phy_id = hw_phy_id;
79eb6904 13279 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13280 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13281 else
f07e9af3 13282 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13283 } else {
79eb6904 13284 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13285 /* Do nothing, phy ID already set up in
13286 * tg3_get_eeprom_hw_cfg().
13287 */
1da177e4
LT
13288 } else {
13289 struct subsys_tbl_ent *p;
13290
13291 /* No eeprom signature? Try the hardcoded
13292 * subsys device table.
13293 */
24daf2b0 13294 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13295 if (!p)
13296 return -ENODEV;
13297
13298 tp->phy_id = p->phy_id;
13299 if (!tp->phy_id ||
79eb6904 13300 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13301 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13302 }
13303 }
13304
a6b68dab 13305 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13306 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13307 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13308 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13309 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13310 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13311 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13312 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13313
e256f8a3
MC
13314 tg3_phy_init_link_config(tp);
13315
f07e9af3 13316 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13317 !tg3_flag(tp, ENABLE_APE) &&
13318 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 13319 u32 bmsr, dummy;
1da177e4
LT
13320
13321 tg3_readphy(tp, MII_BMSR, &bmsr);
13322 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13323 (bmsr & BMSR_LSTATUS))
13324 goto skip_phy_reset;
6aa20a22 13325
1da177e4
LT
13326 err = tg3_phy_reset(tp);
13327 if (err)
13328 return err;
13329
42b64a45 13330 tg3_phy_set_wirespeed(tp);
1da177e4 13331
e2bf73e7 13332 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
13333 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13334 tp->link_config.flowctrl);
1da177e4
LT
13335
13336 tg3_writephy(tp, MII_BMCR,
13337 BMCR_ANENABLE | BMCR_ANRESTART);
13338 }
1da177e4
LT
13339 }
13340
13341skip_phy_reset:
79eb6904 13342 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13343 err = tg3_init_5401phy_dsp(tp);
13344 if (err)
13345 return err;
1da177e4 13346
1da177e4
LT
13347 err = tg3_init_5401phy_dsp(tp);
13348 }
13349
1da177e4
LT
13350 return err;
13351}
13352
184b8904 13353static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13354{
a4a8bb15 13355 u8 *vpd_data;
4181b2c8 13356 unsigned int block_end, rosize, len;
535a490e 13357 u32 vpdlen;
184b8904 13358 int j, i = 0;
a4a8bb15 13359
535a490e 13360 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13361 if (!vpd_data)
13362 goto out_no_vpd;
1da177e4 13363
535a490e 13364 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13365 if (i < 0)
13366 goto out_not_found;
1da177e4 13367
4181b2c8
MC
13368 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13369 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13370 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13371
535a490e 13372 if (block_end > vpdlen)
4181b2c8 13373 goto out_not_found;
af2c6a4a 13374
184b8904
MC
13375 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13376 PCI_VPD_RO_KEYWORD_MFR_ID);
13377 if (j > 0) {
13378 len = pci_vpd_info_field_size(&vpd_data[j]);
13379
13380 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13381 if (j + len > block_end || len != 4 ||
13382 memcmp(&vpd_data[j], "1028", 4))
13383 goto partno;
13384
13385 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13386 PCI_VPD_RO_KEYWORD_VENDOR0);
13387 if (j < 0)
13388 goto partno;
13389
13390 len = pci_vpd_info_field_size(&vpd_data[j]);
13391
13392 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13393 if (j + len > block_end)
13394 goto partno;
13395
13396 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13397 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13398 }
13399
13400partno:
4181b2c8
MC
13401 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13402 PCI_VPD_RO_KEYWORD_PARTNO);
13403 if (i < 0)
13404 goto out_not_found;
af2c6a4a 13405
4181b2c8 13406 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13407
4181b2c8
MC
13408 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13409 if (len > TG3_BPN_SIZE ||
535a490e 13410 (len + i) > vpdlen)
4181b2c8 13411 goto out_not_found;
1da177e4 13412
4181b2c8 13413 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13414
1da177e4 13415out_not_found:
a4a8bb15 13416 kfree(vpd_data);
37a949c5 13417 if (tp->board_part_number[0])
a4a8bb15
MC
13418 return;
13419
13420out_no_vpd:
37a949c5
MC
13421 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13422 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13423 strcpy(tp->board_part_number, "BCM5717");
13424 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13425 strcpy(tp->board_part_number, "BCM5718");
13426 else
13427 goto nomatch;
13428 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13429 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13430 strcpy(tp->board_part_number, "BCM57780");
13431 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13432 strcpy(tp->board_part_number, "BCM57760");
13433 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13434 strcpy(tp->board_part_number, "BCM57790");
13435 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13436 strcpy(tp->board_part_number, "BCM57788");
13437 else
13438 goto nomatch;
13439 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13440 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13441 strcpy(tp->board_part_number, "BCM57761");
13442 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13443 strcpy(tp->board_part_number, "BCM57765");
13444 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13445 strcpy(tp->board_part_number, "BCM57781");
13446 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13447 strcpy(tp->board_part_number, "BCM57785");
13448 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13449 strcpy(tp->board_part_number, "BCM57791");
13450 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13451 strcpy(tp->board_part_number, "BCM57795");
13452 else
13453 goto nomatch;
55086ad9
MC
13454 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
13455 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
13456 strcpy(tp->board_part_number, "BCM57762");
13457 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
13458 strcpy(tp->board_part_number, "BCM57766");
13459 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
13460 strcpy(tp->board_part_number, "BCM57782");
13461 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13462 strcpy(tp->board_part_number, "BCM57786");
13463 else
13464 goto nomatch;
37a949c5 13465 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13466 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13467 } else {
13468nomatch:
b5d3772c 13469 strcpy(tp->board_part_number, "none");
37a949c5 13470 }
1da177e4
LT
13471}
13472
9c8a620e
MC
13473static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13474{
13475 u32 val;
13476
e4f34110 13477 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13478 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13479 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13480 val != 0)
13481 return 0;
13482
13483 return 1;
13484}
13485
acd9c119
MC
13486static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13487{
ff3a7cb2 13488 u32 val, offset, start, ver_offset;
75f9936e 13489 int i, dst_off;
ff3a7cb2 13490 bool newver = false;
acd9c119
MC
13491
13492 if (tg3_nvram_read(tp, 0xc, &offset) ||
13493 tg3_nvram_read(tp, 0x4, &start))
13494 return;
13495
13496 offset = tg3_nvram_logical_addr(tp, offset);
13497
ff3a7cb2 13498 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13499 return;
13500
ff3a7cb2
MC
13501 if ((val & 0xfc000000) == 0x0c000000) {
13502 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13503 return;
13504
ff3a7cb2
MC
13505 if (val == 0)
13506 newver = true;
13507 }
13508
75f9936e
MC
13509 dst_off = strlen(tp->fw_ver);
13510
ff3a7cb2 13511 if (newver) {
75f9936e
MC
13512 if (TG3_VER_SIZE - dst_off < 16 ||
13513 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13514 return;
13515
13516 offset = offset + ver_offset - start;
13517 for (i = 0; i < 16; i += 4) {
13518 __be32 v;
13519 if (tg3_nvram_read_be32(tp, offset + i, &v))
13520 return;
13521
75f9936e 13522 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13523 }
13524 } else {
13525 u32 major, minor;
13526
13527 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13528 return;
13529
13530 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13531 TG3_NVM_BCVER_MAJSFT;
13532 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13533 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13534 "v%d.%02d", major, minor);
acd9c119
MC
13535 }
13536}
13537
a6f6cb1c
MC
13538static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13539{
13540 u32 val, major, minor;
13541
13542 /* Use native endian representation */
13543 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13544 return;
13545
13546 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13547 TG3_NVM_HWSB_CFG1_MAJSFT;
13548 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13549 TG3_NVM_HWSB_CFG1_MINSFT;
13550
13551 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13552}
13553
dfe00d7d
MC
13554static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13555{
13556 u32 offset, major, minor, build;
13557
75f9936e 13558 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13559
13560 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13561 return;
13562
13563 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13564 case TG3_EEPROM_SB_REVISION_0:
13565 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13566 break;
13567 case TG3_EEPROM_SB_REVISION_2:
13568 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13569 break;
13570 case TG3_EEPROM_SB_REVISION_3:
13571 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13572 break;
a4153d40
MC
13573 case TG3_EEPROM_SB_REVISION_4:
13574 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13575 break;
13576 case TG3_EEPROM_SB_REVISION_5:
13577 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13578 break;
bba226ac
MC
13579 case TG3_EEPROM_SB_REVISION_6:
13580 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13581 break;
dfe00d7d
MC
13582 default:
13583 return;
13584 }
13585
e4f34110 13586 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13587 return;
13588
13589 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13590 TG3_EEPROM_SB_EDH_BLD_SHFT;
13591 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13592 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13593 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13594
13595 if (minor > 99 || build > 26)
13596 return;
13597
75f9936e
MC
13598 offset = strlen(tp->fw_ver);
13599 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13600 " v%d.%02d", major, minor);
dfe00d7d
MC
13601
13602 if (build > 0) {
75f9936e
MC
13603 offset = strlen(tp->fw_ver);
13604 if (offset < TG3_VER_SIZE - 1)
13605 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13606 }
13607}
13608
acd9c119 13609static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13610{
13611 u32 val, offset, start;
acd9c119 13612 int i, vlen;
9c8a620e
MC
13613
13614 for (offset = TG3_NVM_DIR_START;
13615 offset < TG3_NVM_DIR_END;
13616 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13617 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13618 return;
13619
9c8a620e
MC
13620 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13621 break;
13622 }
13623
13624 if (offset == TG3_NVM_DIR_END)
13625 return;
13626
63c3a66f 13627 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13628 start = 0x08000000;
e4f34110 13629 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13630 return;
13631
e4f34110 13632 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13633 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13634 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13635 return;
13636
13637 offset += val - start;
13638
acd9c119 13639 vlen = strlen(tp->fw_ver);
9c8a620e 13640
acd9c119
MC
13641 tp->fw_ver[vlen++] = ',';
13642 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13643
13644 for (i = 0; i < 4; i++) {
a9dc529d
MC
13645 __be32 v;
13646 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13647 return;
13648
b9fc7dc5 13649 offset += sizeof(v);
c4e6575c 13650
acd9c119
MC
13651 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13652 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13653 break;
c4e6575c 13654 }
9c8a620e 13655
acd9c119
MC
13656 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13657 vlen += sizeof(v);
c4e6575c 13658 }
acd9c119
MC
13659}
13660
7fd76445
MC
13661static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13662{
13663 int vlen;
13664 u32 apedata;
ecc79648 13665 char *fwtype;
7fd76445 13666
63c3a66f 13667 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13668 return;
13669
13670 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13671 if (apedata != APE_SEG_SIG_MAGIC)
13672 return;
13673
13674 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13675 if (!(apedata & APE_FW_STATUS_READY))
13676 return;
13677
13678 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13679
dc6d0744 13680 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13681 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13682 fwtype = "NCSI";
dc6d0744 13683 } else {
ecc79648 13684 fwtype = "DASH";
dc6d0744 13685 }
ecc79648 13686
7fd76445
MC
13687 vlen = strlen(tp->fw_ver);
13688
ecc79648
MC
13689 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13690 fwtype,
7fd76445
MC
13691 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13692 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13693 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13694 (apedata & APE_FW_VERSION_BLDMSK));
13695}
13696
acd9c119
MC
13697static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13698{
13699 u32 val;
75f9936e 13700 bool vpd_vers = false;
acd9c119 13701
75f9936e
MC
13702 if (tp->fw_ver[0] != 0)
13703 vpd_vers = true;
df259d8c 13704
63c3a66f 13705 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13706 strcat(tp->fw_ver, "sb");
df259d8c
MC
13707 return;
13708 }
13709
acd9c119
MC
13710 if (tg3_nvram_read(tp, 0, &val))
13711 return;
13712
13713 if (val == TG3_EEPROM_MAGIC)
13714 tg3_read_bc_ver(tp);
13715 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13716 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13717 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13718 tg3_read_hwsb_ver(tp);
acd9c119
MC
13719 else
13720 return;
13721
c9cab24e 13722 if (vpd_vers)
75f9936e 13723 goto done;
acd9c119 13724
c9cab24e
MC
13725 if (tg3_flag(tp, ENABLE_APE)) {
13726 if (tg3_flag(tp, ENABLE_ASF))
13727 tg3_read_dash_ver(tp);
13728 } else if (tg3_flag(tp, ENABLE_ASF)) {
13729 tg3_read_mgmtfw_ver(tp);
13730 }
9c8a620e 13731
75f9936e 13732done:
9c8a620e 13733 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13734}
13735
7544b097
MC
13736static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13737
7cb32cf2
MC
13738static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13739{
63c3a66f 13740 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13741 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13742 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13743 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13744 else
de9f5230 13745 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13746}
13747
4143470c 13748static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13749 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13750 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13751 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13752 { },
13753};
13754
1da177e4
LT
13755static int __devinit tg3_get_invariants(struct tg3 *tp)
13756{
1da177e4 13757 u32 misc_ctrl_reg;
1da177e4
LT
13758 u32 pci_state_reg, grc_misc_cfg;
13759 u32 val;
13760 u16 pci_cmd;
5e7dfd0f 13761 int err;
1da177e4 13762
1da177e4
LT
13763 /* Force memory write invalidate off. If we leave it on,
13764 * then on 5700_BX chips we have to enable a workaround.
13765 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13766 * to match the cacheline size. The Broadcom driver have this
13767 * workaround but turns MWI off all the times so never uses
13768 * it. This seems to suggest that the workaround is insufficient.
13769 */
13770 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13771 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13772 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13773
16821285
MC
13774 /* Important! -- Make sure register accesses are byteswapped
13775 * correctly. Also, for those chips that require it, make
13776 * sure that indirect register accesses are enabled before
13777 * the first operation.
1da177e4
LT
13778 */
13779 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13780 &misc_ctrl_reg);
16821285
MC
13781 tp->misc_host_ctrl |= (misc_ctrl_reg &
13782 MISC_HOST_CTRL_CHIPREV);
13783 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13784 tp->misc_host_ctrl);
1da177e4
LT
13785
13786 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13787 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13788 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13789 u32 prod_id_asic_rev;
13790
5001e2f6
MC
13791 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13792 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13793 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13794 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13795 pci_read_config_dword(tp->pdev,
13796 TG3PCI_GEN2_PRODID_ASICREV,
13797 &prod_id_asic_rev);
b703df6f
MC
13798 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13799 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13800 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13801 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13802 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
55086ad9
MC
13803 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
13804 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
13805 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
13806 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
13807 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
b703df6f
MC
13808 pci_read_config_dword(tp->pdev,
13809 TG3PCI_GEN15_PRODID_ASICREV,
13810 &prod_id_asic_rev);
f6eb9b1f
MC
13811 else
13812 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13813 &prod_id_asic_rev);
13814
321d32a0 13815 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13816 }
1da177e4 13817
ff645bec
MC
13818 /* Wrong chip ID in 5752 A0. This code can be removed later
13819 * as A0 is not in production.
13820 */
13821 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13822 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13823
6892914f
MC
13824 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13825 * we need to disable memory and use config. cycles
13826 * only to access all registers. The 5702/03 chips
13827 * can mistakenly decode the special cycles from the
13828 * ICH chipsets as memory write cycles, causing corruption
13829 * of register and memory space. Only certain ICH bridges
13830 * will drive special cycles with non-zero data during the
13831 * address phase which can fall within the 5703's address
13832 * range. This is not an ICH bug as the PCI spec allows
13833 * non-zero address during special cycles. However, only
13834 * these ICH bridges are known to drive non-zero addresses
13835 * during special cycles.
13836 *
13837 * Since special cycles do not cross PCI bridges, we only
13838 * enable this workaround if the 5703 is on the secondary
13839 * bus of these ICH bridges.
13840 */
13841 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13842 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13843 static struct tg3_dev_id {
13844 u32 vendor;
13845 u32 device;
13846 u32 rev;
13847 } ich_chipsets[] = {
13848 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13849 PCI_ANY_ID },
13850 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13851 PCI_ANY_ID },
13852 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13853 0xa },
13854 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13855 PCI_ANY_ID },
13856 { },
13857 };
13858 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13859 struct pci_dev *bridge = NULL;
13860
13861 while (pci_id->vendor != 0) {
13862 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13863 bridge);
13864 if (!bridge) {
13865 pci_id++;
13866 continue;
13867 }
13868 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13869 if (bridge->revision > pci_id->rev)
6892914f
MC
13870 continue;
13871 }
13872 if (bridge->subordinate &&
13873 (bridge->subordinate->number ==
13874 tp->pdev->bus->number)) {
63c3a66f 13875 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13876 pci_dev_put(bridge);
13877 break;
13878 }
13879 }
13880 }
13881
6ff6f81d 13882 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13883 static struct tg3_dev_id {
13884 u32 vendor;
13885 u32 device;
13886 } bridge_chipsets[] = {
13887 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13888 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13889 { },
13890 };
13891 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13892 struct pci_dev *bridge = NULL;
13893
13894 while (pci_id->vendor != 0) {
13895 bridge = pci_get_device(pci_id->vendor,
13896 pci_id->device,
13897 bridge);
13898 if (!bridge) {
13899 pci_id++;
13900 continue;
13901 }
13902 if (bridge->subordinate &&
13903 (bridge->subordinate->number <=
13904 tp->pdev->bus->number) &&
13905 (bridge->subordinate->subordinate >=
13906 tp->pdev->bus->number)) {
63c3a66f 13907 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13908 pci_dev_put(bridge);
13909 break;
13910 }
13911 }
13912 }
13913
4a29cc2e
MC
13914 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13915 * DMA addresses > 40-bit. This bridge may have other additional
13916 * 57xx devices behind it in some 4-port NIC designs for example.
13917 * Any tg3 device found behind the bridge will also need the 40-bit
13918 * DMA workaround.
13919 */
a4e2b347
MC
13920 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13921 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13922 tg3_flag_set(tp, 5780_CLASS);
13923 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13924 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13925 } else {
4a29cc2e
MC
13926 struct pci_dev *bridge = NULL;
13927
13928 do {
13929 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13930 PCI_DEVICE_ID_SERVERWORKS_EPB,
13931 bridge);
13932 if (bridge && bridge->subordinate &&
13933 (bridge->subordinate->number <=
13934 tp->pdev->bus->number) &&
13935 (bridge->subordinate->subordinate >=
13936 tp->pdev->bus->number)) {
63c3a66f 13937 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13938 pci_dev_put(bridge);
13939 break;
13940 }
13941 } while (bridge);
13942 }
4cf78e4f 13943
f6eb9b1f 13944 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 13945 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
13946 tp->pdev_peer = tg3_find_peer(tp);
13947
c885e824 13948 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13949 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13950 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13951 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13952
13953 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
55086ad9
MC
13954 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
13955 tg3_flag_set(tp, 57765_CLASS);
13956
13957 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
63c3a66f 13958 tg3_flag_set(tp, 57765_PLUS);
c885e824 13959
321d32a0
MC
13960 /* Intentionally exclude ASIC_REV_5906 */
13961 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13962 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13963 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13964 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13965 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13966 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13967 tg3_flag(tp, 57765_PLUS))
13968 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13969
13970 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13971 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13972 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13973 tg3_flag(tp, 5755_PLUS) ||
13974 tg3_flag(tp, 5780_CLASS))
13975 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13976
6ff6f81d 13977 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13978 tg3_flag(tp, 5750_PLUS))
13979 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13980
507399f1 13981 /* Determine TSO capabilities */
a0512944 13982 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 13983 ; /* Do nothing. HW bug. */
63c3a66f
JP
13984 else if (tg3_flag(tp, 57765_PLUS))
13985 tg3_flag_set(tp, HW_TSO_3);
13986 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13987 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13988 tg3_flag_set(tp, HW_TSO_2);
13989 else if (tg3_flag(tp, 5750_PLUS)) {
13990 tg3_flag_set(tp, HW_TSO_1);
13991 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13992 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13993 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13994 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13995 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13996 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13997 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13998 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13999 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
14000 tp->fw_needed = FIRMWARE_TG3TSO5;
14001 else
14002 tp->fw_needed = FIRMWARE_TG3TSO;
14003 }
14004
dabc5c67 14005 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
14006 if (tg3_flag(tp, HW_TSO_1) ||
14007 tg3_flag(tp, HW_TSO_2) ||
14008 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
14009 tp->fw_needed) {
14010 /* For firmware TSO, assume ASF is disabled.
14011 * We'll disable TSO later if we discover ASF
14012 * is enabled in tg3_get_eeprom_hw_cfg().
14013 */
dabc5c67 14014 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 14015 } else {
dabc5c67
MC
14016 tg3_flag_clear(tp, TSO_CAPABLE);
14017 tg3_flag_clear(tp, TSO_BUG);
14018 tp->fw_needed = NULL;
14019 }
14020
14021 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14022 tp->fw_needed = FIRMWARE_TG3;
14023
507399f1
MC
14024 tp->irq_max = 1;
14025
63c3a66f
JP
14026 if (tg3_flag(tp, 5750_PLUS)) {
14027 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14028 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14029 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14030 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14031 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14032 tp->pdev_peer == tp->pdev))
63c3a66f 14033 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14034
63c3a66f 14035 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14036 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14037 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14038 }
4f125f42 14039
63c3a66f
JP
14040 if (tg3_flag(tp, 57765_PLUS)) {
14041 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
14042 tp->irq_max = TG3_IRQ_MAX_VECS;
14043 }
f6eb9b1f 14044 }
0e1406dd 14045
2ffcc981 14046 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14047 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14048
e31aa987 14049 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a4cb428d 14050 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
55086ad9
MC
14051 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
14052 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
e31aa987 14053
fa6b2aae
MC
14054 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14055 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14056 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14057 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14058
63c3a66f 14059 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14060 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14061 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14062
63c3a66f
JP
14063 if (!tg3_flag(tp, 5705_PLUS) ||
14064 tg3_flag(tp, 5780_CLASS) ||
14065 tg3_flag(tp, USE_JUMBO_BDFLAG))
14066 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14067
52f4490c
MC
14068 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14069 &pci_state_reg);
14070
708ebb3a 14071 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14072 u16 lnkctl;
14073
63c3a66f 14074 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14075
2c55a3d0
MC
14076 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14077 int readrq = pcie_get_readrq(tp->pdev);
14078 if (readrq > 2048)
14079 pcie_set_readrq(tp->pdev, 2048);
14080 }
5f5c51e3 14081
5e7dfd0f 14082 pci_read_config_word(tp->pdev,
708ebb3a 14083 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14084 &lnkctl);
14085 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14086 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14087 ASIC_REV_5906) {
63c3a66f 14088 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14089 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14090 }
5e7dfd0f 14091 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14092 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14093 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14094 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14095 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14096 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14097 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14098 }
52f4490c 14099 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14100 /* BCM5785 devices are effectively PCIe devices, and should
14101 * follow PCIe codepaths, but do not have a PCIe capabilities
14102 * section.
93a700a9 14103 */
63c3a66f
JP
14104 tg3_flag_set(tp, PCI_EXPRESS);
14105 } else if (!tg3_flag(tp, 5705_PLUS) ||
14106 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14107 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14108 if (!tp->pcix_cap) {
2445e461
MC
14109 dev_err(&tp->pdev->dev,
14110 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14111 return -EIO;
14112 }
14113
14114 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14115 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14116 }
1da177e4 14117
399de50b
MC
14118 /* If we have an AMD 762 or VIA K8T800 chipset, write
14119 * reordering to the mailbox registers done by the host
14120 * controller can cause major troubles. We read back from
14121 * every mailbox register write to force the writes to be
14122 * posted to the chip in order.
14123 */
4143470c 14124 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14125 !tg3_flag(tp, PCI_EXPRESS))
14126 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14127
69fc4053
MC
14128 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14129 &tp->pci_cacheline_sz);
14130 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14131 &tp->pci_lat_timer);
1da177e4
LT
14132 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14133 tp->pci_lat_timer < 64) {
14134 tp->pci_lat_timer = 64;
69fc4053
MC
14135 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14136 tp->pci_lat_timer);
1da177e4
LT
14137 }
14138
16821285
MC
14139 /* Important! -- It is critical that the PCI-X hw workaround
14140 * situation is decided before the first MMIO register access.
14141 */
52f4490c
MC
14142 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14143 /* 5700 BX chips need to have their TX producer index
14144 * mailboxes written twice to workaround a bug.
14145 */
63c3a66f 14146 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14147
52f4490c 14148 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14149 *
14150 * The workaround is to use indirect register accesses
14151 * for all chip writes not to mailbox registers.
14152 */
63c3a66f 14153 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14154 u32 pm_reg;
1da177e4 14155
63c3a66f 14156 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14157
14158 /* The chip can have it's power management PCI config
14159 * space registers clobbered due to this bug.
14160 * So explicitly force the chip into D0 here.
14161 */
9974a356
MC
14162 pci_read_config_dword(tp->pdev,
14163 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14164 &pm_reg);
14165 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14166 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14167 pci_write_config_dword(tp->pdev,
14168 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14169 pm_reg);
14170
14171 /* Also, force SERR#/PERR# in PCI command. */
14172 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14173 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14174 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14175 }
14176 }
14177
1da177e4 14178 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14179 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14180 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14181 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14182
14183 /* Chip-specific fixup from Broadcom driver */
14184 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14185 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14186 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14187 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14188 }
14189
1ee582d8 14190 /* Default fast path register access methods */
20094930 14191 tp->read32 = tg3_read32;
1ee582d8 14192 tp->write32 = tg3_write32;
09ee929c 14193 tp->read32_mbox = tg3_read32;
20094930 14194 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14195 tp->write32_tx_mbox = tg3_write32;
14196 tp->write32_rx_mbox = tg3_write32;
14197
14198 /* Various workaround register access methods */
63c3a66f 14199 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14200 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14201 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14202 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14203 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14204 /*
14205 * Back to back register writes can cause problems on these
14206 * chips, the workaround is to read back all reg writes
14207 * except those to mailbox regs.
14208 *
14209 * See tg3_write_indirect_reg32().
14210 */
1ee582d8 14211 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14212 }
14213
63c3a66f 14214 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14215 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14216 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14217 tp->write32_rx_mbox = tg3_write_flush_reg32;
14218 }
20094930 14219
63c3a66f 14220 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14221 tp->read32 = tg3_read_indirect_reg32;
14222 tp->write32 = tg3_write_indirect_reg32;
14223 tp->read32_mbox = tg3_read_indirect_mbox;
14224 tp->write32_mbox = tg3_write_indirect_mbox;
14225 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14226 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14227
14228 iounmap(tp->regs);
22abe310 14229 tp->regs = NULL;
6892914f
MC
14230
14231 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14232 pci_cmd &= ~PCI_COMMAND_MEMORY;
14233 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14234 }
b5d3772c
MC
14235 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14236 tp->read32_mbox = tg3_read32_mbox_5906;
14237 tp->write32_mbox = tg3_write32_mbox_5906;
14238 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14239 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14240 }
6892914f 14241
bbadf503 14242 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14243 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14244 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14245 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14246 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14247
16821285
MC
14248 /* The memory arbiter has to be enabled in order for SRAM accesses
14249 * to succeed. Normally on powerup the tg3 chip firmware will make
14250 * sure it is enabled, but other entities such as system netboot
14251 * code might disable it.
14252 */
14253 val = tr32(MEMARB_MODE);
14254 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14255
9dc5e342
MC
14256 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14257 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14258 tg3_flag(tp, 5780_CLASS)) {
14259 if (tg3_flag(tp, PCIX_MODE)) {
14260 pci_read_config_dword(tp->pdev,
14261 tp->pcix_cap + PCI_X_STATUS,
14262 &val);
14263 tp->pci_fn = val & 0x7;
14264 }
14265 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14266 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14267 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14268 NIC_SRAM_CPMUSTAT_SIG) {
14269 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14270 tp->pci_fn = tp->pci_fn ? 1 : 0;
14271 }
14272 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14273 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14274 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14275 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14276 NIC_SRAM_CPMUSTAT_SIG) {
14277 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14278 TG3_CPMU_STATUS_FSHFT_5719;
14279 }
69f11c99
MC
14280 }
14281
7d0c41ef 14282 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14283 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14284 * determined before calling tg3_set_power_state() so that
14285 * we know whether or not to switch out of Vaux power.
14286 * When the flag is set, it means that GPIO1 is used for eeprom
14287 * write protect and also implies that it is a LOM where GPIOs
14288 * are not used to switch power.
6aa20a22 14289 */
7d0c41ef
MC
14290 tg3_get_eeprom_hw_cfg(tp);
14291
cf9ecf4b
MC
14292 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14293 tg3_flag_clear(tp, TSO_CAPABLE);
14294 tg3_flag_clear(tp, TSO_BUG);
14295 tp->fw_needed = NULL;
14296 }
14297
63c3a66f 14298 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14299 /* Allow reads and writes to the
14300 * APE register and memory space.
14301 */
14302 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14303 PCISTATE_ALLOW_APE_SHMEM_WR |
14304 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14305 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14306 pci_state_reg);
c9cab24e
MC
14307
14308 tg3_ape_lock_init(tp);
0d3031d9
MC
14309 }
14310
9936bcf6 14311 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14312 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14313 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14314 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14315 tg3_flag(tp, 57765_PLUS))
14316 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14317
16821285
MC
14318 /* Set up tp->grc_local_ctrl before calling
14319 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14320 * will bring 5700's external PHY out of reset.
314fba34
MC
14321 * It is also used as eeprom write protect on LOMs.
14322 */
14323 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14324 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14325 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14326 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14327 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14328 /* Unused GPIO3 must be driven as output on 5752 because there
14329 * are no pull-up resistors on unused GPIO pins.
14330 */
14331 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14332 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14333
321d32a0 14334 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd 14335 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 14336 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
14337 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14338
8d519ab2
MC
14339 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14340 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14341 /* Turn off the debug UART. */
14342 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14343 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14344 /* Keep VMain power. */
14345 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14346 GRC_LCLCTRL_GPIO_OUTPUT0;
14347 }
14348
16821285
MC
14349 /* Switch out of Vaux if it is a NIC */
14350 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14351
1da177e4
LT
14352 /* Derive initial jumbo mode from MTU assigned in
14353 * ether_setup() via the alloc_etherdev() call
14354 */
63c3a66f
JP
14355 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14356 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14357
14358 /* Determine WakeOnLan speed to use. */
14359 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14360 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14361 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14362 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14363 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14364 } else {
63c3a66f 14365 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14366 }
14367
7f97a4bd 14368 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14369 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14370
1da177e4 14371 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14372 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14373 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14374 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14375 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14376 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14377 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14378 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14379
14380 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14381 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14382 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14383 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14384 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14385
63c3a66f 14386 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14387 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14388 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14389 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14390 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14391 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14392 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14393 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14394 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14395 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14396 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14397 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14398 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14399 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14400 } else
f07e9af3 14401 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14402 }
1da177e4 14403
b2a5c19c
MC
14404 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14405 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14406 tp->phy_otp = tg3_read_otp_phycfg(tp);
14407 if (tp->phy_otp == 0)
14408 tp->phy_otp = TG3_OTP_DEFAULT;
14409 }
14410
63c3a66f 14411 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14412 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14413 else
14414 tp->mi_mode = MAC_MI_MODE_BASE;
14415
1da177e4 14416 tp->coalesce_mode = 0;
1da177e4
LT
14417 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14418 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14419 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14420
4d958473
MC
14421 /* Set these bits to enable statistics workaround. */
14422 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14423 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14424 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14425 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14426 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14427 }
14428
321d32a0
MC
14429 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14430 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14431 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14432
158d7abd
MC
14433 err = tg3_mdio_init(tp);
14434 if (err)
14435 return err;
1da177e4
LT
14436
14437 /* Initialize data/descriptor byte/word swapping. */
14438 val = tr32(GRC_MODE);
f2096f94
MC
14439 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14440 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14441 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14442 GRC_MODE_B2HRX_ENABLE |
14443 GRC_MODE_HTX2B_ENABLE |
14444 GRC_MODE_HOST_STACKUP);
14445 else
14446 val &= GRC_MODE_HOST_STACKUP;
14447
1da177e4
LT
14448 tw32(GRC_MODE, val | tp->grc_mode);
14449
14450 tg3_switch_clocks(tp);
14451
14452 /* Clear this out for sanity. */
14453 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14454
14455 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14456 &pci_state_reg);
14457 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14458 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14459 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14460
14461 if (chiprevid == CHIPREV_ID_5701_A0 ||
14462 chiprevid == CHIPREV_ID_5701_B0 ||
14463 chiprevid == CHIPREV_ID_5701_B2 ||
14464 chiprevid == CHIPREV_ID_5701_B5) {
14465 void __iomem *sram_base;
14466
14467 /* Write some dummy words into the SRAM status block
14468 * area, see if it reads back correctly. If the return
14469 * value is bad, force enable the PCIX workaround.
14470 */
14471 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14472
14473 writel(0x00000000, sram_base);
14474 writel(0x00000000, sram_base + 4);
14475 writel(0xffffffff, sram_base + 4);
14476 if (readl(sram_base) != 0x00000000)
63c3a66f 14477 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14478 }
14479 }
14480
14481 udelay(50);
14482 tg3_nvram_init(tp);
14483
14484 grc_misc_cfg = tr32(GRC_MISC_CFG);
14485 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14486
1da177e4
LT
14487 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14488 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14489 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14490 tg3_flag_set(tp, IS_5788);
1da177e4 14491
63c3a66f 14492 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14493 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14494 tg3_flag_set(tp, TAGGED_STATUS);
14495 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14496 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14497 HOSTCC_MODE_CLRTICK_TXBD);
14498
14499 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14500 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14501 tp->misc_host_ctrl);
14502 }
14503
3bda1258 14504 /* Preserve the APE MAC_MODE bits */
63c3a66f 14505 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14506 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14507 else
6e01b20b 14508 tp->mac_mode = 0;
3bda1258 14509
1da177e4
LT
14510 /* these are limited to 10/100 only */
14511 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14512 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14513 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14514 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14515 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14516 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14517 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14518 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14519 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14520 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14521 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14522 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14523 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14524 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14525 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14526 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14527
14528 err = tg3_phy_probe(tp);
14529 if (err) {
2445e461 14530 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14531 /* ... but do not return immediately ... */
b02fd9e3 14532 tg3_mdio_fini(tp);
1da177e4
LT
14533 }
14534
184b8904 14535 tg3_read_vpd(tp);
c4e6575c 14536 tg3_read_fw_ver(tp);
1da177e4 14537
f07e9af3
MC
14538 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14539 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14540 } else {
14541 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14542 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14543 else
f07e9af3 14544 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14545 }
14546
14547 /* 5700 {AX,BX} chips have a broken status block link
14548 * change bit implementation, so we must use the
14549 * status register in those cases.
14550 */
14551 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14552 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14553 else
63c3a66f 14554 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14555
14556 /* The led_ctrl is set during tg3_phy_probe, here we might
14557 * have to force the link status polling mechanism based
14558 * upon subsystem IDs.
14559 */
14560 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14561 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14562 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14563 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14564 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14565 }
14566
14567 /* For all SERDES we poll the MAC status register. */
f07e9af3 14568 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14569 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14570 else
63c3a66f 14571 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14572
9205fd9c 14573 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14574 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14575 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14576 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14577 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14578#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14579 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14580#endif
14581 }
1da177e4 14582
2c49a44d
MC
14583 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14584 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14585 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14586
2c49a44d 14587 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14588
14589 /* Increment the rx prod index on the rx std ring by at most
14590 * 8 for these chips to workaround hw errata.
14591 */
14592 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14593 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14594 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14595 tp->rx_std_max_post = 8;
14596
63c3a66f 14597 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14598 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14599 PCIE_PWR_MGMT_L1_THRESH_MSK;
14600
1da177e4
LT
14601 return err;
14602}
14603
49b6e95f 14604#ifdef CONFIG_SPARC
1da177e4
LT
14605static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14606{
14607 struct net_device *dev = tp->dev;
14608 struct pci_dev *pdev = tp->pdev;
49b6e95f 14609 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14610 const unsigned char *addr;
49b6e95f
DM
14611 int len;
14612
14613 addr = of_get_property(dp, "local-mac-address", &len);
14614 if (addr && len == 6) {
14615 memcpy(dev->dev_addr, addr, 6);
14616 memcpy(dev->perm_addr, dev->dev_addr, 6);
14617 return 0;
1da177e4
LT
14618 }
14619 return -ENODEV;
14620}
14621
14622static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14623{
14624 struct net_device *dev = tp->dev;
14625
14626 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14627 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14628 return 0;
14629}
14630#endif
14631
14632static int __devinit tg3_get_device_address(struct tg3 *tp)
14633{
14634 struct net_device *dev = tp->dev;
14635 u32 hi, lo, mac_offset;
008652b3 14636 int addr_ok = 0;
1da177e4 14637
49b6e95f 14638#ifdef CONFIG_SPARC
1da177e4
LT
14639 if (!tg3_get_macaddr_sparc(tp))
14640 return 0;
14641#endif
14642
14643 mac_offset = 0x7c;
6ff6f81d 14644 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14645 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14646 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14647 mac_offset = 0xcc;
14648 if (tg3_nvram_lock(tp))
14649 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14650 else
14651 tg3_nvram_unlock(tp);
63c3a66f 14652 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14653 if (tp->pci_fn & 1)
a1b950d5 14654 mac_offset = 0xcc;
69f11c99 14655 if (tp->pci_fn > 1)
a50d0796 14656 mac_offset += 0x18c;
a1b950d5 14657 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14658 mac_offset = 0x10;
1da177e4
LT
14659
14660 /* First try to get it from MAC address mailbox. */
14661 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14662 if ((hi >> 16) == 0x484b) {
14663 dev->dev_addr[0] = (hi >> 8) & 0xff;
14664 dev->dev_addr[1] = (hi >> 0) & 0xff;
14665
14666 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14667 dev->dev_addr[2] = (lo >> 24) & 0xff;
14668 dev->dev_addr[3] = (lo >> 16) & 0xff;
14669 dev->dev_addr[4] = (lo >> 8) & 0xff;
14670 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14671
008652b3
MC
14672 /* Some old bootcode may report a 0 MAC address in SRAM */
14673 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14674 }
14675 if (!addr_ok) {
14676 /* Next, try NVRAM. */
63c3a66f 14677 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14678 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14679 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14680 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14681 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14682 }
14683 /* Finally just fetch it out of the MAC control regs. */
14684 else {
14685 hi = tr32(MAC_ADDR_0_HIGH);
14686 lo = tr32(MAC_ADDR_0_LOW);
14687
14688 dev->dev_addr[5] = lo & 0xff;
14689 dev->dev_addr[4] = (lo >> 8) & 0xff;
14690 dev->dev_addr[3] = (lo >> 16) & 0xff;
14691 dev->dev_addr[2] = (lo >> 24) & 0xff;
14692 dev->dev_addr[1] = hi & 0xff;
14693 dev->dev_addr[0] = (hi >> 8) & 0xff;
14694 }
1da177e4
LT
14695 }
14696
14697 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14698#ifdef CONFIG_SPARC
1da177e4
LT
14699 if (!tg3_get_default_macaddr_sparc(tp))
14700 return 0;
14701#endif
14702 return -EINVAL;
14703 }
2ff43697 14704 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14705 return 0;
14706}
14707
59e6b434
DM
14708#define BOUNDARY_SINGLE_CACHELINE 1
14709#define BOUNDARY_MULTI_CACHELINE 2
14710
14711static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14712{
14713 int cacheline_size;
14714 u8 byte;
14715 int goal;
14716
14717 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14718 if (byte == 0)
14719 cacheline_size = 1024;
14720 else
14721 cacheline_size = (int) byte * 4;
14722
14723 /* On 5703 and later chips, the boundary bits have no
14724 * effect.
14725 */
14726 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14727 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14728 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14729 goto out;
14730
14731#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14732 goal = BOUNDARY_MULTI_CACHELINE;
14733#else
14734#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14735 goal = BOUNDARY_SINGLE_CACHELINE;
14736#else
14737 goal = 0;
14738#endif
14739#endif
14740
63c3a66f 14741 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14742 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14743 goto out;
14744 }
14745
59e6b434
DM
14746 if (!goal)
14747 goto out;
14748
14749 /* PCI controllers on most RISC systems tend to disconnect
14750 * when a device tries to burst across a cache-line boundary.
14751 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14752 *
14753 * Unfortunately, for PCI-E there are only limited
14754 * write-side controls for this, and thus for reads
14755 * we will still get the disconnects. We'll also waste
14756 * these PCI cycles for both read and write for chips
14757 * other than 5700 and 5701 which do not implement the
14758 * boundary bits.
14759 */
63c3a66f 14760 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14761 switch (cacheline_size) {
14762 case 16:
14763 case 32:
14764 case 64:
14765 case 128:
14766 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14767 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14768 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14769 } else {
14770 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14771 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14772 }
14773 break;
14774
14775 case 256:
14776 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14777 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14778 break;
14779
14780 default:
14781 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14782 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14783 break;
855e1111 14784 }
63c3a66f 14785 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14786 switch (cacheline_size) {
14787 case 16:
14788 case 32:
14789 case 64:
14790 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14791 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14792 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14793 break;
14794 }
14795 /* fallthrough */
14796 case 128:
14797 default:
14798 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14799 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14800 break;
855e1111 14801 }
59e6b434
DM
14802 } else {
14803 switch (cacheline_size) {
14804 case 16:
14805 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14806 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14807 DMA_RWCTRL_WRITE_BNDRY_16);
14808 break;
14809 }
14810 /* fallthrough */
14811 case 32:
14812 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14813 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14814 DMA_RWCTRL_WRITE_BNDRY_32);
14815 break;
14816 }
14817 /* fallthrough */
14818 case 64:
14819 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14820 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14821 DMA_RWCTRL_WRITE_BNDRY_64);
14822 break;
14823 }
14824 /* fallthrough */
14825 case 128:
14826 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14827 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14828 DMA_RWCTRL_WRITE_BNDRY_128);
14829 break;
14830 }
14831 /* fallthrough */
14832 case 256:
14833 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14834 DMA_RWCTRL_WRITE_BNDRY_256);
14835 break;
14836 case 512:
14837 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14838 DMA_RWCTRL_WRITE_BNDRY_512);
14839 break;
14840 case 1024:
14841 default:
14842 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14843 DMA_RWCTRL_WRITE_BNDRY_1024);
14844 break;
855e1111 14845 }
59e6b434
DM
14846 }
14847
14848out:
14849 return val;
14850}
14851
1da177e4
LT
14852static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14853{
14854 struct tg3_internal_buffer_desc test_desc;
14855 u32 sram_dma_descs;
14856 int i, ret;
14857
14858 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14859
14860 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14861 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14862 tw32(RDMAC_STATUS, 0);
14863 tw32(WDMAC_STATUS, 0);
14864
14865 tw32(BUFMGR_MODE, 0);
14866 tw32(FTQ_RESET, 0);
14867
14868 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14869 test_desc.addr_lo = buf_dma & 0xffffffff;
14870 test_desc.nic_mbuf = 0x00002100;
14871 test_desc.len = size;
14872
14873 /*
14874 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14875 * the *second* time the tg3 driver was getting loaded after an
14876 * initial scan.
14877 *
14878 * Broadcom tells me:
14879 * ...the DMA engine is connected to the GRC block and a DMA
14880 * reset may affect the GRC block in some unpredictable way...
14881 * The behavior of resets to individual blocks has not been tested.
14882 *
14883 * Broadcom noted the GRC reset will also reset all sub-components.
14884 */
14885 if (to_device) {
14886 test_desc.cqid_sqid = (13 << 8) | 2;
14887
14888 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14889 udelay(40);
14890 } else {
14891 test_desc.cqid_sqid = (16 << 8) | 7;
14892
14893 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14894 udelay(40);
14895 }
14896 test_desc.flags = 0x00000005;
14897
14898 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14899 u32 val;
14900
14901 val = *(((u32 *)&test_desc) + i);
14902 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14903 sram_dma_descs + (i * sizeof(u32)));
14904 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14905 }
14906 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14907
859a5887 14908 if (to_device)
1da177e4 14909 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14910 else
1da177e4 14911 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14912
14913 ret = -ENODEV;
14914 for (i = 0; i < 40; i++) {
14915 u32 val;
14916
14917 if (to_device)
14918 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14919 else
14920 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14921 if ((val & 0xffff) == sram_dma_descs) {
14922 ret = 0;
14923 break;
14924 }
14925
14926 udelay(100);
14927 }
14928
14929 return ret;
14930}
14931
ded7340d 14932#define TEST_BUFFER_SIZE 0x2000
1da177e4 14933
4143470c 14934static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14935 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14936 { },
14937};
14938
1da177e4
LT
14939static int __devinit tg3_test_dma(struct tg3 *tp)
14940{
14941 dma_addr_t buf_dma;
59e6b434 14942 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14943 int ret = 0;
1da177e4 14944
4bae65c8
MC
14945 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14946 &buf_dma, GFP_KERNEL);
1da177e4
LT
14947 if (!buf) {
14948 ret = -ENOMEM;
14949 goto out_nofree;
14950 }
14951
14952 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14953 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14954
59e6b434 14955 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14956
63c3a66f 14957 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14958 goto out;
14959
63c3a66f 14960 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14961 /* DMA read watermark not used on PCIE */
14962 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14963 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14964 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14965 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14966 tp->dma_rwctrl |= 0x003f0000;
14967 else
14968 tp->dma_rwctrl |= 0x003f000f;
14969 } else {
14970 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14971 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14972 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14973 u32 read_water = 0x7;
1da177e4 14974
4a29cc2e
MC
14975 /* If the 5704 is behind the EPB bridge, we can
14976 * do the less restrictive ONE_DMA workaround for
14977 * better performance.
14978 */
63c3a66f 14979 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14980 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14981 tp->dma_rwctrl |= 0x8000;
14982 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14983 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14984
49afdeb6
MC
14985 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14986 read_water = 4;
59e6b434 14987 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14988 tp->dma_rwctrl |=
14989 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14990 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14991 (1 << 23);
4cf78e4f
MC
14992 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14993 /* 5780 always in PCIX mode */
14994 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14995 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14996 /* 5714 always in PCIX mode */
14997 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14998 } else {
14999 tp->dma_rwctrl |= 0x001b000f;
15000 }
15001 }
15002
15003 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15004 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15005 tp->dma_rwctrl &= 0xfffffff0;
15006
15007 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
15008 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
15009 /* Remove this if it causes problems for some boards. */
15010 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15011
15012 /* On 5700/5701 chips, we need to set this bit.
15013 * Otherwise the chip will issue cacheline transactions
15014 * to streamable DMA memory with not all the byte
15015 * enables turned on. This is an error on several
15016 * RISC PCI controllers, in particular sparc64.
15017 *
15018 * On 5703/5704 chips, this bit has been reassigned
15019 * a different meaning. In particular, it is used
15020 * on those chips to enable a PCI-X workaround.
15021 */
15022 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15023 }
15024
15025 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15026
15027#if 0
15028 /* Unneeded, already done by tg3_get_invariants. */
15029 tg3_switch_clocks(tp);
15030#endif
15031
1da177e4
LT
15032 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15033 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15034 goto out;
15035
59e6b434
DM
15036 /* It is best to perform DMA test with maximum write burst size
15037 * to expose the 5700/5701 write DMA bug.
15038 */
15039 saved_dma_rwctrl = tp->dma_rwctrl;
15040 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15041 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15042
1da177e4
LT
15043 while (1) {
15044 u32 *p = buf, i;
15045
15046 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15047 p[i] = i;
15048
15049 /* Send the buffer to the chip. */
15050 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15051 if (ret) {
2445e461
MC
15052 dev_err(&tp->pdev->dev,
15053 "%s: Buffer write failed. err = %d\n",
15054 __func__, ret);
1da177e4
LT
15055 break;
15056 }
15057
15058#if 0
15059 /* validate data reached card RAM correctly. */
15060 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15061 u32 val;
15062 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15063 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15064 dev_err(&tp->pdev->dev,
15065 "%s: Buffer corrupted on device! "
15066 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15067 /* ret = -ENODEV here? */
15068 }
15069 p[i] = 0;
15070 }
15071#endif
15072 /* Now read it back. */
15073 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15074 if (ret) {
5129c3a3
MC
15075 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15076 "err = %d\n", __func__, ret);
1da177e4
LT
15077 break;
15078 }
15079
15080 /* Verify it. */
15081 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15082 if (p[i] == i)
15083 continue;
15084
59e6b434
DM
15085 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15086 DMA_RWCTRL_WRITE_BNDRY_16) {
15087 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15088 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15089 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15090 break;
15091 } else {
2445e461
MC
15092 dev_err(&tp->pdev->dev,
15093 "%s: Buffer corrupted on read back! "
15094 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15095 ret = -ENODEV;
15096 goto out;
15097 }
15098 }
15099
15100 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15101 /* Success. */
15102 ret = 0;
15103 break;
15104 }
15105 }
59e6b434
DM
15106 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15107 DMA_RWCTRL_WRITE_BNDRY_16) {
15108 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15109 * now look for chipsets that are known to expose the
15110 * DMA bug without failing the test.
59e6b434 15111 */
4143470c 15112 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15113 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15114 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15115 } else {
6d1cfbab
MC
15116 /* Safe to use the calculated DMA boundary. */
15117 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15118 }
6d1cfbab 15119
59e6b434
DM
15120 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15121 }
1da177e4
LT
15122
15123out:
4bae65c8 15124 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15125out_nofree:
15126 return ret;
15127}
15128
1da177e4
LT
15129static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15130{
63c3a66f 15131 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15132 tp->bufmgr_config.mbuf_read_dma_low_water =
15133 DEFAULT_MB_RDMA_LOW_WATER_5705;
15134 tp->bufmgr_config.mbuf_mac_rx_low_water =
15135 DEFAULT_MB_MACRX_LOW_WATER_57765;
15136 tp->bufmgr_config.mbuf_high_water =
15137 DEFAULT_MB_HIGH_WATER_57765;
15138
15139 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15140 DEFAULT_MB_RDMA_LOW_WATER_5705;
15141 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15142 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15143 tp->bufmgr_config.mbuf_high_water_jumbo =
15144 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15145 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15146 tp->bufmgr_config.mbuf_read_dma_low_water =
15147 DEFAULT_MB_RDMA_LOW_WATER_5705;
15148 tp->bufmgr_config.mbuf_mac_rx_low_water =
15149 DEFAULT_MB_MACRX_LOW_WATER_5705;
15150 tp->bufmgr_config.mbuf_high_water =
15151 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15152 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15153 tp->bufmgr_config.mbuf_mac_rx_low_water =
15154 DEFAULT_MB_MACRX_LOW_WATER_5906;
15155 tp->bufmgr_config.mbuf_high_water =
15156 DEFAULT_MB_HIGH_WATER_5906;
15157 }
fdfec172
MC
15158
15159 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15160 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15161 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15162 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15163 tp->bufmgr_config.mbuf_high_water_jumbo =
15164 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15165 } else {
15166 tp->bufmgr_config.mbuf_read_dma_low_water =
15167 DEFAULT_MB_RDMA_LOW_WATER;
15168 tp->bufmgr_config.mbuf_mac_rx_low_water =
15169 DEFAULT_MB_MACRX_LOW_WATER;
15170 tp->bufmgr_config.mbuf_high_water =
15171 DEFAULT_MB_HIGH_WATER;
15172
15173 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15174 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15175 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15176 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15177 tp->bufmgr_config.mbuf_high_water_jumbo =
15178 DEFAULT_MB_HIGH_WATER_JUMBO;
15179 }
1da177e4
LT
15180
15181 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15182 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15183}
15184
15185static char * __devinit tg3_phy_string(struct tg3 *tp)
15186{
79eb6904
MC
15187 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15188 case TG3_PHY_ID_BCM5400: return "5400";
15189 case TG3_PHY_ID_BCM5401: return "5401";
15190 case TG3_PHY_ID_BCM5411: return "5411";
15191 case TG3_PHY_ID_BCM5701: return "5701";
15192 case TG3_PHY_ID_BCM5703: return "5703";
15193 case TG3_PHY_ID_BCM5704: return "5704";
15194 case TG3_PHY_ID_BCM5705: return "5705";
15195 case TG3_PHY_ID_BCM5750: return "5750";
15196 case TG3_PHY_ID_BCM5752: return "5752";
15197 case TG3_PHY_ID_BCM5714: return "5714";
15198 case TG3_PHY_ID_BCM5780: return "5780";
15199 case TG3_PHY_ID_BCM5755: return "5755";
15200 case TG3_PHY_ID_BCM5787: return "5787";
15201 case TG3_PHY_ID_BCM5784: return "5784";
15202 case TG3_PHY_ID_BCM5756: return "5722/5756";
15203 case TG3_PHY_ID_BCM5906: return "5906";
15204 case TG3_PHY_ID_BCM5761: return "5761";
15205 case TG3_PHY_ID_BCM5718C: return "5718C";
15206 case TG3_PHY_ID_BCM5718S: return "5718S";
15207 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15208 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15209 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15210 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15211 case 0: return "serdes";
15212 default: return "unknown";
855e1111 15213 }
1da177e4
LT
15214}
15215
f9804ddb
MC
15216static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15217{
63c3a66f 15218 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15219 strcpy(str, "PCI Express");
15220 return str;
63c3a66f 15221 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15222 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15223
15224 strcpy(str, "PCIX:");
15225
15226 if ((clock_ctrl == 7) ||
15227 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15228 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15229 strcat(str, "133MHz");
15230 else if (clock_ctrl == 0)
15231 strcat(str, "33MHz");
15232 else if (clock_ctrl == 2)
15233 strcat(str, "50MHz");
15234 else if (clock_ctrl == 4)
15235 strcat(str, "66MHz");
15236 else if (clock_ctrl == 6)
15237 strcat(str, "100MHz");
f9804ddb
MC
15238 } else {
15239 strcpy(str, "PCI:");
63c3a66f 15240 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15241 strcat(str, "66MHz");
15242 else
15243 strcat(str, "33MHz");
15244 }
63c3a66f 15245 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15246 strcat(str, ":32-bit");
15247 else
15248 strcat(str, ":64-bit");
15249 return str;
15250}
15251
8c2dc7e1 15252static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15253{
15254 struct pci_dev *peer;
15255 unsigned int func, devnr = tp->pdev->devfn & ~7;
15256
15257 for (func = 0; func < 8; func++) {
15258 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15259 if (peer && peer != tp->pdev)
15260 break;
15261 pci_dev_put(peer);
15262 }
16fe9d74
MC
15263 /* 5704 can be configured in single-port mode, set peer to
15264 * tp->pdev in that case.
15265 */
15266 if (!peer) {
15267 peer = tp->pdev;
15268 return peer;
15269 }
1da177e4
LT
15270
15271 /*
15272 * We don't need to keep the refcount elevated; there's no way
15273 * to remove one half of this device without removing the other
15274 */
15275 pci_dev_put(peer);
15276
15277 return peer;
15278}
15279
15f9850d
DM
15280static void __devinit tg3_init_coal(struct tg3 *tp)
15281{
15282 struct ethtool_coalesce *ec = &tp->coal;
15283
15284 memset(ec, 0, sizeof(*ec));
15285 ec->cmd = ETHTOOL_GCOALESCE;
15286 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15287 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15288 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15289 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15290 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15291 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15292 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15293 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15294 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15295
15296 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15297 HOSTCC_MODE_CLRTICK_TXBD)) {
15298 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15299 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15300 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15301 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15302 }
d244c892 15303
63c3a66f 15304 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15305 ec->rx_coalesce_usecs_irq = 0;
15306 ec->tx_coalesce_usecs_irq = 0;
15307 ec->stats_block_coalesce_usecs = 0;
15308 }
15f9850d
DM
15309}
15310
7c7d64b8
SH
15311static const struct net_device_ops tg3_netdev_ops = {
15312 .ndo_open = tg3_open,
15313 .ndo_stop = tg3_close,
00829823 15314 .ndo_start_xmit = tg3_start_xmit,
511d2224 15315 .ndo_get_stats64 = tg3_get_stats64,
00829823 15316 .ndo_validate_addr = eth_validate_addr,
afc4b13d 15317 .ndo_set_rx_mode = tg3_set_rx_mode,
00829823
SH
15318 .ndo_set_mac_address = tg3_set_mac_addr,
15319 .ndo_do_ioctl = tg3_ioctl,
15320 .ndo_tx_timeout = tg3_tx_timeout,
15321 .ndo_change_mtu = tg3_change_mtu,
dc668910 15322 .ndo_fix_features = tg3_fix_features,
06c03c02 15323 .ndo_set_features = tg3_set_features,
00829823
SH
15324#ifdef CONFIG_NET_POLL_CONTROLLER
15325 .ndo_poll_controller = tg3_poll_controller,
15326#endif
15327};
15328
1da177e4
LT
15329static int __devinit tg3_init_one(struct pci_dev *pdev,
15330 const struct pci_device_id *ent)
15331{
1da177e4
LT
15332 struct net_device *dev;
15333 struct tg3 *tp;
646c9edd
MC
15334 int i, err, pm_cap;
15335 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15336 char str[40];
72f2afb8 15337 u64 dma_mask, persist_dma_mask;
c8f44aff 15338 netdev_features_t features = 0;
1da177e4 15339
05dbe005 15340 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15341
15342 err = pci_enable_device(pdev);
15343 if (err) {
2445e461 15344 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15345 return err;
15346 }
15347
1da177e4
LT
15348 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15349 if (err) {
2445e461 15350 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15351 goto err_out_disable_pdev;
15352 }
15353
15354 pci_set_master(pdev);
15355
15356 /* Find power-management capability. */
15357 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15358 if (pm_cap == 0) {
2445e461
MC
15359 dev_err(&pdev->dev,
15360 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15361 err = -EIO;
15362 goto err_out_free_res;
15363 }
15364
16821285
MC
15365 err = pci_set_power_state(pdev, PCI_D0);
15366 if (err) {
15367 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15368 goto err_out_free_res;
15369 }
15370
fe5f5787 15371 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15372 if (!dev) {
2445e461 15373 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4 15374 err = -ENOMEM;
16821285 15375 goto err_out_power_down;
1da177e4
LT
15376 }
15377
1da177e4
LT
15378 SET_NETDEV_DEV(dev, &pdev->dev);
15379
1da177e4
LT
15380 tp = netdev_priv(dev);
15381 tp->pdev = pdev;
15382 tp->dev = dev;
15383 tp->pm_cap = pm_cap;
1da177e4
LT
15384 tp->rx_mode = TG3_DEF_RX_MODE;
15385 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15386
1da177e4
LT
15387 if (tg3_debug > 0)
15388 tp->msg_enable = tg3_debug;
15389 else
15390 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15391
15392 /* The word/byte swap controls here control register access byte
15393 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15394 * setting below.
15395 */
15396 tp->misc_host_ctrl =
15397 MISC_HOST_CTRL_MASK_PCI_INT |
15398 MISC_HOST_CTRL_WORD_SWAP |
15399 MISC_HOST_CTRL_INDIR_ACCESS |
15400 MISC_HOST_CTRL_PCISTATE_RW;
15401
15402 /* The NONFRM (non-frame) byte/word swap controls take effect
15403 * on descriptor entries, anything which isn't packet data.
15404 *
15405 * The StrongARM chips on the board (one for tx, one for rx)
15406 * are running in big-endian mode.
15407 */
15408 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15409 GRC_MODE_WSWAP_NONFRM_DATA);
15410#ifdef __BIG_ENDIAN
15411 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15412#endif
15413 spin_lock_init(&tp->lock);
1da177e4 15414 spin_lock_init(&tp->indirect_lock);
c4028958 15415 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15416
d5fe488a 15417 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15418 if (!tp->regs) {
ab96b241 15419 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15420 err = -ENOMEM;
15421 goto err_out_free_dev;
15422 }
15423
c9cab24e
MC
15424 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15425 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15426 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15427 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15428 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15429 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15430 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15431 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15432 tg3_flag_set(tp, ENABLE_APE);
15433 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15434 if (!tp->aperegs) {
15435 dev_err(&pdev->dev,
15436 "Cannot map APE registers, aborting\n");
15437 err = -ENOMEM;
15438 goto err_out_iounmap;
15439 }
15440 }
15441
1da177e4
LT
15442 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15443 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15444
1da177e4 15445 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15446 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15447 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15448 dev->irq = pdev->irq;
1da177e4
LT
15449
15450 err = tg3_get_invariants(tp);
15451 if (err) {
ab96b241
MC
15452 dev_err(&pdev->dev,
15453 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15454 goto err_out_apeunmap;
1da177e4
LT
15455 }
15456
4a29cc2e
MC
15457 /* The EPB bridge inside 5714, 5715, and 5780 and any
15458 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15459 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15460 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15461 * do DMA address check in tg3_start_xmit().
15462 */
63c3a66f 15463 if (tg3_flag(tp, IS_5788))
284901a9 15464 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15465 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15466 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15467#ifdef CONFIG_HIGHMEM
6a35528a 15468 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15469#endif
4a29cc2e 15470 } else
6a35528a 15471 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15472
15473 /* Configure DMA attributes. */
284901a9 15474 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15475 err = pci_set_dma_mask(pdev, dma_mask);
15476 if (!err) {
0da0606f 15477 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15478 err = pci_set_consistent_dma_mask(pdev,
15479 persist_dma_mask);
15480 if (err < 0) {
ab96b241
MC
15481 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15482 "DMA for consistent allocations\n");
c9cab24e 15483 goto err_out_apeunmap;
72f2afb8
MC
15484 }
15485 }
15486 }
284901a9
YH
15487 if (err || dma_mask == DMA_BIT_MASK(32)) {
15488 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15489 if (err) {
ab96b241
MC
15490 dev_err(&pdev->dev,
15491 "No usable DMA configuration, aborting\n");
c9cab24e 15492 goto err_out_apeunmap;
72f2afb8
MC
15493 }
15494 }
15495
fdfec172 15496 tg3_init_bufmgr_config(tp);
1da177e4 15497
0da0606f
MC
15498 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15499
15500 /* 5700 B0 chips do not support checksumming correctly due
15501 * to hardware bugs.
15502 */
15503 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15504 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15505
15506 if (tg3_flag(tp, 5755_PLUS))
15507 features |= NETIF_F_IPV6_CSUM;
15508 }
15509
4e3a7aaa
MC
15510 /* TSO is on by default on chips that support hardware TSO.
15511 * Firmware TSO on older chips gives lower performance, so it
15512 * is off by default, but can be enabled using ethtool.
15513 */
63c3a66f
JP
15514 if ((tg3_flag(tp, HW_TSO_1) ||
15515 tg3_flag(tp, HW_TSO_2) ||
15516 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15517 (features & NETIF_F_IP_CSUM))
15518 features |= NETIF_F_TSO;
63c3a66f 15519 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15520 if (features & NETIF_F_IPV6_CSUM)
15521 features |= NETIF_F_TSO6;
63c3a66f 15522 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15523 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15524 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15525 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15526 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15527 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15528 features |= NETIF_F_TSO_ECN;
b0026624 15529 }
1da177e4 15530
d542fe27
MC
15531 dev->features |= features;
15532 dev->vlan_features |= features;
15533
06c03c02
MB
15534 /*
15535 * Add loopback capability only for a subset of devices that support
15536 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15537 * loopback for the remaining devices.
15538 */
15539 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15540 !tg3_flag(tp, CPMU_PRESENT))
15541 /* Add the loopback capability */
0da0606f
MC
15542 features |= NETIF_F_LOOPBACK;
15543
0da0606f 15544 dev->hw_features |= features;
06c03c02 15545
1da177e4 15546 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15547 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15548 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15549 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15550 tp->rx_pending = 63;
15551 }
15552
1da177e4
LT
15553 err = tg3_get_device_address(tp);
15554 if (err) {
ab96b241
MC
15555 dev_err(&pdev->dev,
15556 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15557 goto err_out_apeunmap;
c88864df
MC
15558 }
15559
1da177e4
LT
15560 /*
15561 * Reset chip in case UNDI or EFI driver did not shutdown
15562 * DMA self test will enable WDMAC and we'll see (spurious)
15563 * pending DMA on the PCI bus at that point.
15564 */
15565 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15566 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15567 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15568 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15569 }
15570
15571 err = tg3_test_dma(tp);
15572 if (err) {
ab96b241 15573 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15574 goto err_out_apeunmap;
1da177e4
LT
15575 }
15576
78f90dcf
MC
15577 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15578 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15579 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15580 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15581 struct tg3_napi *tnapi = &tp->napi[i];
15582
15583 tnapi->tp = tp;
15584 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15585
15586 tnapi->int_mbox = intmbx;
93a700a9 15587 if (i <= 4)
78f90dcf
MC
15588 intmbx += 0x8;
15589 else
15590 intmbx += 0x4;
15591
15592 tnapi->consmbox = rcvmbx;
15593 tnapi->prodmbox = sndmbx;
15594
66cfd1bd 15595 if (i)
78f90dcf 15596 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15597 else
78f90dcf 15598 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15599
63c3a66f 15600 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15601 break;
15602
15603 /*
15604 * If we support MSIX, we'll be using RSS. If we're using
15605 * RSS, the first vector only handles link interrupts and the
15606 * remaining vectors handle rx and tx interrupts. Reuse the
15607 * mailbox values for the next iteration. The values we setup
15608 * above are still useful for the single vectored mode.
15609 */
15610 if (!i)
15611 continue;
15612
15613 rcvmbx += 0x8;
15614
15615 if (sndmbx & 0x4)
15616 sndmbx -= 0x4;
15617 else
15618 sndmbx += 0xc;
15619 }
15620
15f9850d
DM
15621 tg3_init_coal(tp);
15622
c49a1561
MC
15623 pci_set_drvdata(pdev, dev);
15624
cd0d7228
MC
15625 if (tg3_flag(tp, 5717_PLUS)) {
15626 /* Resume a low-power mode */
15627 tg3_frob_aux_power(tp, false);
15628 }
15629
1da177e4
LT
15630 err = register_netdev(dev);
15631 if (err) {
ab96b241 15632 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15633 goto err_out_apeunmap;
1da177e4
LT
15634 }
15635
05dbe005
JP
15636 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15637 tp->board_part_number,
15638 tp->pci_chip_rev_id,
15639 tg3_bus_string(tp, str),
15640 dev->dev_addr);
1da177e4 15641
f07e9af3 15642 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15643 struct phy_device *phydev;
15644 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15645 netdev_info(dev,
15646 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15647 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15648 } else {
15649 char *ethtype;
15650
15651 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15652 ethtype = "10/100Base-TX";
15653 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15654 ethtype = "1000Base-SX";
15655 else
15656 ethtype = "10/100/1000Base-T";
15657
5129c3a3 15658 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15659 "(WireSpeed[%d], EEE[%d])\n",
15660 tg3_phy_string(tp), ethtype,
15661 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15662 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15663 }
05dbe005
JP
15664
15665 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15666 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15667 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15668 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15669 tg3_flag(tp, ENABLE_ASF) != 0,
15670 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15671 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15672 tp->dma_rwctrl,
15673 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15674 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15675
b45aa2f6
MC
15676 pci_save_state(pdev);
15677
1da177e4
LT
15678 return 0;
15679
0d3031d9
MC
15680err_out_apeunmap:
15681 if (tp->aperegs) {
15682 iounmap(tp->aperegs);
15683 tp->aperegs = NULL;
15684 }
15685
1da177e4 15686err_out_iounmap:
6892914f
MC
15687 if (tp->regs) {
15688 iounmap(tp->regs);
22abe310 15689 tp->regs = NULL;
6892914f 15690 }
1da177e4
LT
15691
15692err_out_free_dev:
15693 free_netdev(dev);
15694
16821285
MC
15695err_out_power_down:
15696 pci_set_power_state(pdev, PCI_D3hot);
15697
1da177e4
LT
15698err_out_free_res:
15699 pci_release_regions(pdev);
15700
15701err_out_disable_pdev:
15702 pci_disable_device(pdev);
15703 pci_set_drvdata(pdev, NULL);
15704 return err;
15705}
15706
15707static void __devexit tg3_remove_one(struct pci_dev *pdev)
15708{
15709 struct net_device *dev = pci_get_drvdata(pdev);
15710
15711 if (dev) {
15712 struct tg3 *tp = netdev_priv(dev);
15713
077f849d
JSR
15714 if (tp->fw)
15715 release_firmware(tp->fw);
15716
db219973 15717 tg3_reset_task_cancel(tp);
158d7abd 15718
e730c823 15719 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15720 tg3_phy_fini(tp);
158d7abd 15721 tg3_mdio_fini(tp);
b02fd9e3 15722 }
158d7abd 15723
1da177e4 15724 unregister_netdev(dev);
0d3031d9
MC
15725 if (tp->aperegs) {
15726 iounmap(tp->aperegs);
15727 tp->aperegs = NULL;
15728 }
6892914f
MC
15729 if (tp->regs) {
15730 iounmap(tp->regs);
22abe310 15731 tp->regs = NULL;
6892914f 15732 }
1da177e4
LT
15733 free_netdev(dev);
15734 pci_release_regions(pdev);
15735 pci_disable_device(pdev);
15736 pci_set_drvdata(pdev, NULL);
15737 }
15738}
15739
aa6027ca 15740#ifdef CONFIG_PM_SLEEP
c866b7ea 15741static int tg3_suspend(struct device *device)
1da177e4 15742{
c866b7ea 15743 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15744 struct net_device *dev = pci_get_drvdata(pdev);
15745 struct tg3 *tp = netdev_priv(dev);
15746 int err;
15747
15748 if (!netif_running(dev))
15749 return 0;
15750
db219973 15751 tg3_reset_task_cancel(tp);
b02fd9e3 15752 tg3_phy_stop(tp);
1da177e4
LT
15753 tg3_netif_stop(tp);
15754
15755 del_timer_sync(&tp->timer);
15756
f47c11ee 15757 tg3_full_lock(tp, 1);
1da177e4 15758 tg3_disable_ints(tp);
f47c11ee 15759 tg3_full_unlock(tp);
1da177e4
LT
15760
15761 netif_device_detach(dev);
15762
f47c11ee 15763 tg3_full_lock(tp, 0);
944d980e 15764 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15765 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15766 tg3_full_unlock(tp);
1da177e4 15767
c866b7ea 15768 err = tg3_power_down_prepare(tp);
1da177e4 15769 if (err) {
b02fd9e3
MC
15770 int err2;
15771
f47c11ee 15772 tg3_full_lock(tp, 0);
1da177e4 15773
63c3a66f 15774 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15775 err2 = tg3_restart_hw(tp, 1);
15776 if (err2)
b9ec6c1b 15777 goto out;
1da177e4
LT
15778
15779 tp->timer.expires = jiffies + tp->timer_offset;
15780 add_timer(&tp->timer);
15781
15782 netif_device_attach(dev);
15783 tg3_netif_start(tp);
15784
b9ec6c1b 15785out:
f47c11ee 15786 tg3_full_unlock(tp);
b02fd9e3
MC
15787
15788 if (!err2)
15789 tg3_phy_start(tp);
1da177e4
LT
15790 }
15791
15792 return err;
15793}
15794
c866b7ea 15795static int tg3_resume(struct device *device)
1da177e4 15796{
c866b7ea 15797 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15798 struct net_device *dev = pci_get_drvdata(pdev);
15799 struct tg3 *tp = netdev_priv(dev);
15800 int err;
15801
15802 if (!netif_running(dev))
15803 return 0;
15804
1da177e4
LT
15805 netif_device_attach(dev);
15806
f47c11ee 15807 tg3_full_lock(tp, 0);
1da177e4 15808
63c3a66f 15809 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15810 err = tg3_restart_hw(tp, 1);
15811 if (err)
15812 goto out;
1da177e4
LT
15813
15814 tp->timer.expires = jiffies + tp->timer_offset;
15815 add_timer(&tp->timer);
15816
1da177e4
LT
15817 tg3_netif_start(tp);
15818
b9ec6c1b 15819out:
f47c11ee 15820 tg3_full_unlock(tp);
1da177e4 15821
b02fd9e3
MC
15822 if (!err)
15823 tg3_phy_start(tp);
15824
b9ec6c1b 15825 return err;
1da177e4
LT
15826}
15827
c866b7ea 15828static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15829#define TG3_PM_OPS (&tg3_pm_ops)
15830
15831#else
15832
15833#define TG3_PM_OPS NULL
15834
15835#endif /* CONFIG_PM_SLEEP */
c866b7ea 15836
b45aa2f6
MC
15837/**
15838 * tg3_io_error_detected - called when PCI error is detected
15839 * @pdev: Pointer to PCI device
15840 * @state: The current pci connection state
15841 *
15842 * This function is called after a PCI bus error affecting
15843 * this device has been detected.
15844 */
15845static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15846 pci_channel_state_t state)
15847{
15848 struct net_device *netdev = pci_get_drvdata(pdev);
15849 struct tg3 *tp = netdev_priv(netdev);
15850 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15851
15852 netdev_info(netdev, "PCI I/O error detected\n");
15853
15854 rtnl_lock();
15855
15856 if (!netif_running(netdev))
15857 goto done;
15858
15859 tg3_phy_stop(tp);
15860
15861 tg3_netif_stop(tp);
15862
15863 del_timer_sync(&tp->timer);
b45aa2f6
MC
15864
15865 /* Want to make sure that the reset task doesn't run */
db219973 15866 tg3_reset_task_cancel(tp);
63c3a66f 15867 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
b45aa2f6
MC
15868
15869 netif_device_detach(netdev);
15870
15871 /* Clean up software state, even if MMIO is blocked */
15872 tg3_full_lock(tp, 0);
15873 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15874 tg3_full_unlock(tp);
15875
15876done:
15877 if (state == pci_channel_io_perm_failure)
15878 err = PCI_ERS_RESULT_DISCONNECT;
15879 else
15880 pci_disable_device(pdev);
15881
15882 rtnl_unlock();
15883
15884 return err;
15885}
15886
15887/**
15888 * tg3_io_slot_reset - called after the pci bus has been reset.
15889 * @pdev: Pointer to PCI device
15890 *
15891 * Restart the card from scratch, as if from a cold-boot.
15892 * At this point, the card has exprienced a hard reset,
15893 * followed by fixups by BIOS, and has its config space
15894 * set up identically to what it was at cold boot.
15895 */
15896static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15897{
15898 struct net_device *netdev = pci_get_drvdata(pdev);
15899 struct tg3 *tp = netdev_priv(netdev);
15900 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15901 int err;
15902
15903 rtnl_lock();
15904
15905 if (pci_enable_device(pdev)) {
15906 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15907 goto done;
15908 }
15909
15910 pci_set_master(pdev);
15911 pci_restore_state(pdev);
15912 pci_save_state(pdev);
15913
15914 if (!netif_running(netdev)) {
15915 rc = PCI_ERS_RESULT_RECOVERED;
15916 goto done;
15917 }
15918
15919 err = tg3_power_up(tp);
bed9829f 15920 if (err)
b45aa2f6 15921 goto done;
b45aa2f6
MC
15922
15923 rc = PCI_ERS_RESULT_RECOVERED;
15924
15925done:
15926 rtnl_unlock();
15927
15928 return rc;
15929}
15930
15931/**
15932 * tg3_io_resume - called when traffic can start flowing again.
15933 * @pdev: Pointer to PCI device
15934 *
15935 * This callback is called when the error recovery driver tells
15936 * us that its OK to resume normal operation.
15937 */
15938static void tg3_io_resume(struct pci_dev *pdev)
15939{
15940 struct net_device *netdev = pci_get_drvdata(pdev);
15941 struct tg3 *tp = netdev_priv(netdev);
15942 int err;
15943
15944 rtnl_lock();
15945
15946 if (!netif_running(netdev))
15947 goto done;
15948
15949 tg3_full_lock(tp, 0);
63c3a66f 15950 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15951 err = tg3_restart_hw(tp, 1);
15952 tg3_full_unlock(tp);
15953 if (err) {
15954 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15955 goto done;
15956 }
15957
15958 netif_device_attach(netdev);
15959
15960 tp->timer.expires = jiffies + tp->timer_offset;
15961 add_timer(&tp->timer);
15962
15963 tg3_netif_start(tp);
15964
15965 tg3_phy_start(tp);
15966
15967done:
15968 rtnl_unlock();
15969}
15970
15971static struct pci_error_handlers tg3_err_handler = {
15972 .error_detected = tg3_io_error_detected,
15973 .slot_reset = tg3_io_slot_reset,
15974 .resume = tg3_io_resume
15975};
15976
1da177e4
LT
15977static struct pci_driver tg3_driver = {
15978 .name = DRV_MODULE_NAME,
15979 .id_table = tg3_pci_tbl,
15980 .probe = tg3_init_one,
15981 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15982 .err_handler = &tg3_err_handler,
aa6027ca 15983 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15984};
15985
15986static int __init tg3_init(void)
15987{
29917620 15988 return pci_register_driver(&tg3_driver);
1da177e4
LT
15989}
15990
15991static void __exit tg3_cleanup(void)
15992{
15993 pci_unregister_driver(&tg3_driver);
15994}
15995
15996module_init(tg3_init);
15997module_exit(tg3_cleanup);
This page took 3.004904 seconds and 5 git commands to generate.