bna: PLL Init Fix and Add Stats Attributes
[deliverable/linux.git] / drivers / net / ethernet / brocade / bna / bnad.h
CommitLineData
8b230ed8
RM
1/*
2 * Linux network driver for Brocade Converged Network Adapter.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License (GPL) Version 2 as
6 * published by the Free Software Foundation
7 *
8 * This program is distributed in the hope that it will be useful, but
9 * WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
11 * General Public License for more details.
12 */
13/*
14 * Copyright (c) 2005-2010 Brocade Communications Systems, Inc.
15 * All rights reserved
16 * www.brocade.com
17 */
18#ifndef __BNAD_H__
19#define __BNAD_H__
20
21#include <linux/rtnetlink.h>
22#include <linux/workqueue.h>
23#include <linux/ipv6.h>
24#include <linux/etherdevice.h>
25#include <linux/mutex.h>
26#include <linux/firmware.h>
f859d7cb 27#include <linux/if_vlan.h>
8b230ed8
RM
28
29/* Fix for IA64 */
30#include <asm/checksum.h>
31#include <net/ip6_checksum.h>
32
33#include <net/ip.h>
34#include <net/tcp.h>
35
36#include "bna.h"
37
38#define BNAD_TXQ_DEPTH 2048
39#define BNAD_RXQ_DEPTH 2048
40
772b5235 41#define BNAD_MAX_TX 1
8b230ed8
RM
42#define BNAD_MAX_TXQ_PER_TX 8 /* 8 priority queues */
43#define BNAD_TXQ_NUM 1
44
772b5235
RM
45#define BNAD_MAX_RX 1
46#define BNAD_MAX_RXP_PER_RX 16
078086f3 47#define BNAD_MAX_RXQ_PER_RXP 2
8b230ed8
RM
48
49/*
50 * Control structure pointed to ccb->ctrl, which
51 * determines the NAPI / LRO behavior CCB
52 * There is 1:1 corres. between ccb & ctrl
53 */
54struct bnad_rx_ctrl {
55 struct bna_ccb *ccb;
2be67144 56 struct bnad *bnad;
be7fa326 57 unsigned long flags;
8b230ed8 58 struct napi_struct napi;
271e8b79
RM
59 u64 rx_intr_ctr;
60 u64 rx_poll_ctr;
61 u64 rx_schedule;
62 u64 rx_keep_poll;
63 u64 rx_complete;
8b230ed8
RM
64};
65
66#define BNAD_RXMODE_PROMISC_DEFAULT BNA_RXMODE_PROMISC
67
8b230ed8
RM
68/*
69 * GLOBAL #defines (CONSTANTS)
70 */
71#define BNAD_NAME "bna"
72#define BNAD_NAME_LEN 64
73
3e829a78 74#define BNAD_VERSION "3.0.2.1"
8b230ed8 75
8811e267 76#define BNAD_MAILBOX_MSIX_INDEX 0
8b230ed8 77#define BNAD_MAILBOX_MSIX_VECTORS 1
8811e267
RM
78#define BNAD_INTX_TX_IB_BITMASK 0x1
79#define BNAD_INTX_RX_IB_BITMASK 0x2
8b230ed8 80
0120b99c
RM
81#define BNAD_STATS_TIMER_FREQ 1000 /* in msecs */
82#define BNAD_DIM_TIMER_FREQ 1000 /* in msecs */
8b230ed8 83
078086f3
RM
84#define BNAD_IOCETH_TIMEOUT 10000
85
8b230ed8
RM
86#define BNAD_MAX_Q_DEPTH 0x10000
87#define BNAD_MIN_Q_DEPTH 0x200
88
41eb5ba4
RM
89#define BNAD_MAX_RXQ_DEPTH (BNAD_MAX_Q_DEPTH / bnad_rxqs_per_cq)
90/* keeping MAX TX and RX Q depth equal */
91#define BNAD_MAX_TXQ_DEPTH BNAD_MAX_RXQ_DEPTH
92
8b230ed8
RM
93#define BNAD_JUMBO_MTU 9000
94
95#define BNAD_NETIF_WAKE_THRESHOLD 8
96
97#define BNAD_RXQ_REFILL_THRESHOLD_SHIFT 3
98
99/* Bit positions for tcb->flags */
100#define BNAD_TXQ_FREE_SENT 0
be7fa326 101#define BNAD_TXQ_TX_STARTED 1
8b230ed8
RM
102
103/* Bit positions for rcb->flags */
104#define BNAD_RXQ_REFILL 0
105#define BNAD_RXQ_STARTED 1
106
078086f3
RM
107/* Resource limits */
108#define BNAD_NUM_TXQ (bnad->num_tx * bnad->num_txq_per_tx)
109#define BNAD_NUM_RXP (bnad->num_rx * bnad->num_rxp_per_rx)
110
8b230ed8
RM
111/*
112 * DATA STRUCTURES
113 */
114
115/* enums */
116enum bnad_intr_source {
117 BNAD_INTR_TX = 1,
118 BNAD_INTR_RX = 2
119};
120
121enum bnad_link_state {
122 BNAD_LS_DOWN = 0,
0120b99c 123 BNAD_LS_UP = 1
8b230ed8
RM
124};
125
126struct bnad_completion {
0120b99c
RM
127 struct completion ioc_comp;
128 struct completion ucast_comp;
8b230ed8
RM
129 struct completion mcast_comp;
130 struct completion tx_comp;
131 struct completion rx_comp;
132 struct completion stats_comp;
078086f3
RM
133 struct completion enet_comp;
134 struct completion mtu_comp;
8b230ed8
RM
135
136 u8 ioc_comp_status;
137 u8 ucast_comp_status;
138 u8 mcast_comp_status;
139 u8 tx_comp_status;
140 u8 rx_comp_status;
141 u8 stats_comp_status;
142 u8 port_comp_status;
078086f3 143 u8 mtu_comp_status;
8b230ed8
RM
144};
145
146/* Tx Rx Control Stats */
147struct bnad_drv_stats {
0120b99c 148 u64 netif_queue_stop;
8b230ed8 149 u64 netif_queue_wakeup;
f7c0fa4c 150 u64 netif_queue_stopped;
8b230ed8
RM
151 u64 tso4;
152 u64 tso6;
153 u64 tso_err;
154 u64 tcpcsum_offload;
155 u64 udpcsum_offload;
156 u64 csum_help;
271e8b79
RM
157 u64 tx_skb_too_short;
158 u64 tx_skb_stopping;
159 u64 tx_skb_max_vectors;
160 u64 tx_skb_mss_too_long;
161 u64 tx_skb_tso_too_short;
162 u64 tx_skb_tso_prepare;
163 u64 tx_skb_non_tso_too_long;
164 u64 tx_skb_tcp_hdr;
165 u64 tx_skb_udp_hdr;
166 u64 tx_skb_csum_err;
167 u64 tx_skb_headlen_too_long;
168 u64 tx_skb_headlen_zero;
169 u64 tx_skb_frag_zero;
170 u64 tx_skb_len_mismatch;
8b230ed8
RM
171
172 u64 hw_stats_updates;
8b230ed8
RM
173 u64 netif_rx_dropped;
174
175 u64 link_toggle;
078086f3 176 u64 cee_toggle;
8b230ed8
RM
177
178 u64 rxp_info_alloc_failed;
179 u64 mbox_intr_disabled;
180 u64 mbox_intr_enabled;
181 u64 tx_unmap_q_alloc_failed;
182 u64 rx_unmap_q_alloc_failed;
183
184 u64 rxbuf_alloc_failed;
185};
186
187/* Complete driver stats */
188struct bnad_stats {
189 struct bnad_drv_stats drv_stats;
190 struct bna_stats *bna_stats;
191};
192
193/* Tx / Rx Resources */
194struct bnad_tx_res_info {
195 struct bna_res_info res_info[BNA_TX_RES_T_MAX];
196};
197
198struct bnad_rx_res_info {
199 struct bna_res_info res_info[BNA_RX_RES_T_MAX];
200};
201
202struct bnad_tx_info {
203 struct bna_tx *tx; /* 1:1 between tx_info & tx */
204 struct bna_tcb *tcb[BNAD_MAX_TXQ_PER_TX];
078086f3 205 u32 tx_id;
8b230ed8
RM
206} ____cacheline_aligned;
207
208struct bnad_rx_info {
209 struct bna_rx *rx; /* 1:1 between rx_info & rx */
210
772b5235 211 struct bnad_rx_ctrl rx_ctrl[BNAD_MAX_RXP_PER_RX];
078086f3 212 u32 rx_id;
8b230ed8
RM
213} ____cacheline_aligned;
214
215/* Unmap queues for Tx / Rx cleanup */
216struct bnad_skb_unmap {
217 struct sk_buff *skb;
5ea74318 218 DEFINE_DMA_UNMAP_ADDR(dma_addr);
8b230ed8
RM
219};
220
221struct bnad_unmap_q {
222 u32 producer_index;
223 u32 consumer_index;
0120b99c 224 u32 q_depth;
8b230ed8
RM
225 /* This should be the last one */
226 struct bnad_skb_unmap unmap_array[1];
227};
228
229/* Bit mask values for bnad->cfg_flags */
230#define BNAD_CF_DIM_ENABLED 0x01 /* DIM */
231#define BNAD_CF_PROMISC 0x02
232#define BNAD_CF_ALLMULTI 0x04
233#define BNAD_CF_MSIX 0x08 /* If in MSIx mode */
234
235/* Defines for run_flags bit-mask */
236/* Set, tested & cleared using xxx_bit() functions */
237/* Values indicated bit positions */
078086f3
RM
238#define BNAD_RF_CEE_RUNNING 0
239#define BNAD_RF_MTU_SET 1
be7fa326 240#define BNAD_RF_MBOX_IRQ_DISABLED 2
078086f3 241#define BNAD_RF_NETDEV_REGISTERED 3
be7fa326
RM
242#define BNAD_RF_DIM_TIMER_RUNNING 4
243#define BNAD_RF_STATS_TIMER_RUNNING 5
078086f3
RM
244#define BNAD_RF_TX_PRIO_SET 6
245
246
247/* Define for Fast Path flags */
248/* Defined as bit positions */
249#define BNAD_FP_IN_RX_PATH 0
8b230ed8
RM
250
251struct bnad {
0120b99c 252 struct net_device *netdev;
8b230ed8
RM
253
254 /* Data path */
772b5235
RM
255 struct bnad_tx_info tx_info[BNAD_MAX_TX];
256 struct bnad_rx_info rx_info[BNAD_MAX_RX];
8b230ed8 257
f859d7cb 258 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
8b230ed8
RM
259 /*
260 * These q numbers are global only because
261 * they are used to calculate MSIx vectors.
262 * Actually the exact # of queues are per Tx/Rx
263 * object.
264 */
265 u32 num_tx;
266 u32 num_rx;
267 u32 num_txq_per_tx;
268 u32 num_rxp_per_rx;
269
270 u32 txq_depth;
271 u32 rxq_depth;
272
273 u8 tx_coalescing_timeo;
274 u8 rx_coalescing_timeo;
275
772b5235
RM
276 struct bna_rx_config rx_config[BNAD_MAX_RX];
277 struct bna_tx_config tx_config[BNAD_MAX_TX];
8b230ed8 278
8b230ed8
RM
279 void __iomem *bar0; /* BAR0 address */
280
281 struct bna bna;
282
283 u32 cfg_flags;
284 unsigned long run_flags;
285
0120b99c 286 struct pci_dev *pcidev;
8b230ed8
RM
287 u64 mmio_start;
288 u64 mmio_len;
289
290 u32 msix_num;
8b230ed8
RM
291 struct msix_entry *msix_table;
292
293 struct mutex conf_mutex;
294 spinlock_t bna_lock ____cacheline_aligned;
295
296 /* Timers */
297 struct timer_list ioc_timer;
298 struct timer_list dim_timer;
299 struct timer_list stats_timer;
300
301 /* Control path resources, memory & irq */
302 struct bna_res_info res_info[BNA_RES_T_MAX];
078086f3 303 struct bna_res_info mod_res_info[BNA_MOD_RES_T_MAX];
772b5235
RM
304 struct bnad_tx_res_info tx_res_info[BNAD_MAX_TX];
305 struct bnad_rx_res_info rx_res_info[BNAD_MAX_RX];
8b230ed8
RM
306
307 struct bnad_completion bnad_completions;
308
309 /* Burnt in MAC address */
310 mac_t perm_addr;
311
312 struct tasklet_struct tx_free_tasklet;
313
314 /* Statistics */
315 struct bnad_stats stats;
8b230ed8
RM
316
317 struct bnad_diag *diag;
318
319 char adapter_name[BNAD_NAME_LEN];
0120b99c 320 char port_name[BNAD_NAME_LEN];
8b230ed8
RM
321 char mbox_irq_name[BNAD_NAME_LEN];
322};
323
324/*
325 * EXTERN VARIABLES
326 */
327extern struct firmware *bfi_fw;
0120b99c 328extern u32 bnad_rxqs_per_cq;
8b230ed8
RM
329
330/*
331 * EXTERN PROTOTYPES
332 */
333extern u32 *cna_get_firmware_buf(struct pci_dev *pdev);
334/* Netdev entry point prototypes */
a2122d95
RM
335extern void bnad_set_rx_mode(struct net_device *netdev);
336extern struct net_device_stats *bnad_get_netdev_stats(
337 struct net_device *netdev);
338extern int bnad_mac_addr_set_locked(struct bnad *bnad, u8 *mac_addr);
339extern int bnad_enable_default_bcast(struct bnad *bnad);
340extern void bnad_restore_vlans(struct bnad *bnad, u32 rx_id);
8b230ed8
RM
341extern void bnad_set_ethtool_ops(struct net_device *netdev);
342
343/* Configuration & setup */
344extern void bnad_tx_coalescing_timeo_set(struct bnad *bnad);
345extern void bnad_rx_coalescing_timeo_set(struct bnad *bnad);
346
078086f3
RM
347extern int bnad_setup_rx(struct bnad *bnad, u32 rx_id);
348extern int bnad_setup_tx(struct bnad *bnad, u32 tx_id);
349extern void bnad_cleanup_tx(struct bnad *bnad, u32 tx_id);
350extern void bnad_cleanup_rx(struct bnad *bnad, u32 rx_id);
8b230ed8
RM
351
352/* Timer start/stop protos */
353extern void bnad_dim_timer_start(struct bnad *bnad);
354
355/* Statistics */
f7c0fa4c
RM
356extern void bnad_netdev_qstats_fill(struct bnad *bnad,
357 struct rtnl_link_stats64 *stats);
358extern void bnad_netdev_hwstats_fill(struct bnad *bnad,
359 struct rtnl_link_stats64 *stats);
8b230ed8
RM
360
361/**
362 * MACROS
363 */
364/* To set & get the stats counters */
365#define BNAD_UPDATE_CTR(_bnad, _ctr) \
366 (((_bnad)->stats.drv_stats._ctr)++)
367
368#define BNAD_GET_CTR(_bnad, _ctr) ((_bnad)->stats.drv_stats._ctr)
369
370#define bnad_enable_rx_irq_unsafe(_ccb) \
371{ \
271e8b79 372 if (likely(test_bit(BNAD_RXQ_STARTED, &(_ccb)->rcb[0]->flags))) {\
be7fa326
RM
373 bna_ib_coalescing_timer_set((_ccb)->i_dbell, \
374 (_ccb)->rx_coalescing_timeo); \
375 bna_ib_ack((_ccb)->i_dbell, 0); \
376 } \
8b230ed8
RM
377}
378
8b230ed8 379#endif /* __BNAD_H__ */
This page took 0.208648 seconds and 5 git commands to generate.