be2net: update driver version to 4.6.x
[deliverable/linux.git] / drivers / net / ethernet / emulex / benet / be.h
CommitLineData
6b7c5b94 1/*
d2145cde 2 * Copyright (C) 2005 - 2011 Emulex
6b7c5b94
SP
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
d2145cde 11 * linux-drivers@emulex.com
6b7c5b94 12 *
d2145cde
AK
13 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
6b7c5b94
SP
16 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
6b7c5b94
SP
23#include <linux/delay.h>
24#include <net/tcp.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27#include <linux/if_vlan.h>
28#include <linux/workqueue.h>
29#include <linux/interrupt.h>
84517482 30#include <linux/firmware.h>
5a0e3ad6 31#include <linux/slab.h>
ab1594e9 32#include <linux/u64_stats_sync.h>
6b7c5b94
SP
33
34#include "be_hw.h"
045508a8 35#include "be_roce.h"
6b7c5b94 36
2b3c9a85 37#define DRV_VER "4.6.62.0u"
6b7c5b94
SP
38#define DRV_NAME "be2net"
39#define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
12d7ea2c 40#define BE3_NAME "ServerEngines BladeEngine3 10Gbps NIC"
c4ca2374 41#define OC_NAME "Emulex OneConnect 10Gbps NIC"
fe6d2a38
SP
42#define OC_NAME_BE OC_NAME "(be3)"
43#define OC_NAME_LANCER OC_NAME "(Lancer)"
ecedb6ae 44#define OC_NAME_SH OC_NAME "(Skyhawk)"
35ecf03c 45#define DRV_DESC "ServerEngines BladeEngine 10Gbps NIC Driver"
6b7c5b94 46
c4ca2374 47#define BE_VENDOR_ID 0x19a2
fe6d2a38 48#define EMULEX_VENDOR_ID 0x10df
c4ca2374 49#define BE_DEVICE_ID1 0x211
12d7ea2c 50#define BE_DEVICE_ID2 0x221
fe6d2a38
SP
51#define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
52#define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
53#define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
12f4d0a8 54#define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
ecedb6ae 55#define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
76b73530 56#define OC_DEVICE_ID6 0x728 /* Device id for VF in SkyHawk */
4762f6ce
AK
57#define OC_SUBSYS_DEVICE_ID1 0xE602
58#define OC_SUBSYS_DEVICE_ID2 0xE642
59#define OC_SUBSYS_DEVICE_ID3 0xE612
60#define OC_SUBSYS_DEVICE_ID4 0xE652
c4ca2374
AK
61
62static inline char *nic_name(struct pci_dev *pdev)
63{
12d7ea2c
AK
64 switch (pdev->device) {
65 case OC_DEVICE_ID1:
c4ca2374 66 return OC_NAME;
e254f6ec 67 case OC_DEVICE_ID2:
fe6d2a38
SP
68 return OC_NAME_BE;
69 case OC_DEVICE_ID3:
12f4d0a8 70 case OC_DEVICE_ID4:
fe6d2a38 71 return OC_NAME_LANCER;
12d7ea2c
AK
72 case BE_DEVICE_ID2:
73 return BE3_NAME;
ecedb6ae 74 case OC_DEVICE_ID5:
76b73530 75 case OC_DEVICE_ID6:
ecedb6ae 76 return OC_NAME_SH;
12d7ea2c 77 default:
c4ca2374 78 return BE_NAME;
12d7ea2c 79 }
c4ca2374
AK
80}
81
6b7c5b94 82/* Number of bytes of an RX frame that are copied to skb->data */
2e588f84 83#define BE_HDR_LEN ((u16) 64)
bb349bb4
ED
84/* allocate extra space to allow tunneling decapsulation without head reallocation */
85#define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
86
6b7c5b94
SP
87#define BE_MAX_JUMBO_FRAME_SIZE 9018
88#define BE_MIN_MTU 256
89
90#define BE_NUM_VLANS_SUPPORTED 64
10ef9ab4 91#define BE_MAX_EQD 96u
6b7c5b94
SP
92#define BE_MAX_TX_FRAG_COUNT 30
93
94#define EVNT_Q_LEN 1024
95#define TX_Q_LEN 2048
96#define TX_CQ_LEN 1024
97#define RX_Q_LEN 1024 /* Does not support any other value */
98#define RX_CQ_LEN 1024
5fb379ee 99#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
6b7c5b94
SP
100#define MCC_CQ_LEN 256
101
10ef9ab4
SP
102#define BE3_MAX_RSS_QS 8
103#define BE2_MAX_RSS_QS 4
104#define MAX_RSS_QS BE3_MAX_RSS_QS
ac6a0c4a 105#define MAX_RX_QS (MAX_RSS_QS + 1) /* RSS qs + 1 def Rx */
10ef9ab4 106
3c8def97 107#define MAX_TX_QS 8
045508a8
PP
108#define MAX_ROCE_EQS 5
109#define MAX_MSIX_VECTORS (MAX_RSS_QS + MAX_ROCE_EQS) /* RSS qs + RoCE */
10ef9ab4 110#define BE_TX_BUDGET 256
6b7c5b94 111#define BE_NAPI_WEIGHT 64
10ef9ab4 112#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
6b7c5b94
SP
113#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
114
7c5a5242 115#define MAX_VFS 30 /* Max VFs supported by BE3 FW */
8788fdc2
SP
116#define FW_VER_LEN 32
117
6b7c5b94
SP
118struct be_dma_mem {
119 void *va;
120 dma_addr_t dma;
121 u32 size;
122};
123
124struct be_queue_info {
125 struct be_dma_mem dma_mem;
126 u16 len;
127 u16 entry_size; /* Size of an element in the queue */
128 u16 id;
129 u16 tail, head;
130 bool created;
131 atomic_t used; /* Number of valid elements in the queue */
132};
133
5fb379ee
SP
134static inline u32 MODULO(u16 val, u16 limit)
135{
136 BUG_ON(limit & (limit - 1));
137 return val & (limit - 1);
138}
139
140static inline void index_adv(u16 *index, u16 val, u16 limit)
141{
142 *index = MODULO((*index + val), limit);
143}
144
145static inline void index_inc(u16 *index, u16 limit)
146{
147 *index = MODULO((*index + 1), limit);
148}
149
150static inline void *queue_head_node(struct be_queue_info *q)
151{
152 return q->dma_mem.va + q->head * q->entry_size;
153}
154
155static inline void *queue_tail_node(struct be_queue_info *q)
156{
157 return q->dma_mem.va + q->tail * q->entry_size;
158}
159
3de09455
SK
160static inline void *queue_index_node(struct be_queue_info *q, u16 index)
161{
162 return q->dma_mem.va + index * q->entry_size;
163}
164
5fb379ee
SP
165static inline void queue_head_inc(struct be_queue_info *q)
166{
167 index_inc(&q->head, q->len);
168}
169
652bf646
PR
170static inline void index_dec(u16 *index, u16 limit)
171{
172 *index = MODULO((*index - 1), limit);
173}
174
5fb379ee
SP
175static inline void queue_tail_inc(struct be_queue_info *q)
176{
177 index_inc(&q->tail, q->len);
178}
179
5fb379ee
SP
180struct be_eq_obj {
181 struct be_queue_info q;
182 char desc[32];
183
184 /* Adaptive interrupt coalescing (AIC) info */
185 bool enable_aic;
10ef9ab4
SP
186 u32 min_eqd; /* in usecs */
187 u32 max_eqd; /* in usecs */
188 u32 eqd; /* configured val when aic is off */
189 u32 cur_eqd; /* in usecs */
5fb379ee 190
10ef9ab4
SP
191 u8 idx; /* array index */
192 u16 tx_budget;
d0b9cec3 193 u16 spurious_intr;
5fb379ee 194 struct napi_struct napi;
10ef9ab4
SP
195 struct be_adapter *adapter;
196} ____cacheline_aligned_in_smp;
5fb379ee
SP
197
198struct be_mcc_obj {
199 struct be_queue_info q;
200 struct be_queue_info cq;
7a1e9b20 201 bool rearm_cq;
5fb379ee
SP
202};
203
3abcdeda 204struct be_tx_stats {
ac124ff9
SP
205 u64 tx_bytes;
206 u64 tx_pkts;
207 u64 tx_reqs;
208 u64 tx_wrbs;
209 u64 tx_compl;
210 ulong tx_jiffies;
211 u32 tx_stops;
ab1594e9
SP
212 struct u64_stats_sync sync;
213 struct u64_stats_sync sync_compl;
6b7c5b94
SP
214};
215
6b7c5b94
SP
216struct be_tx_obj {
217 struct be_queue_info q;
218 struct be_queue_info cq;
219 /* Remember the skbs that were transmitted */
220 struct sk_buff *sent_skb_list[TX_Q_LEN];
3c8def97 221 struct be_tx_stats stats;
10ef9ab4 222} ____cacheline_aligned_in_smp;
6b7c5b94
SP
223
224/* Struct to remember the pages posted for rx frags */
225struct be_rx_page_info {
226 struct page *page;
fac6da5b 227 DEFINE_DMA_UNMAP_ADDR(bus);
6b7c5b94
SP
228 u16 page_offset;
229 bool last_page_user;
230};
231
3abcdeda 232struct be_rx_stats {
3abcdeda 233 u64 rx_bytes;
3abcdeda 234 u64 rx_pkts;
ac124ff9
SP
235 u64 rx_pkts_prev;
236 ulong rx_jiffies;
237 u32 rx_drops_no_skbs; /* skb allocation errors */
238 u32 rx_drops_no_frags; /* HW has no fetched frags */
239 u32 rx_post_fail; /* page post alloc failures */
ac124ff9 240 u32 rx_compl;
3abcdeda 241 u32 rx_mcast_pkts;
ac124ff9
SP
242 u32 rx_compl_err; /* completions with err set */
243 u32 rx_pps; /* pkts per second */
ab1594e9 244 struct u64_stats_sync sync;
3abcdeda
SP
245};
246
2e588f84
SP
247struct be_rx_compl_info {
248 u32 rss_hash;
6709d952 249 u16 vlan_tag;
2e588f84
SP
250 u16 pkt_size;
251 u16 rxq_idx;
12004ae9 252 u16 port;
2e588f84
SP
253 u8 vlanf;
254 u8 num_rcvd;
255 u8 err;
256 u8 ipf;
257 u8 tcpf;
258 u8 udpf;
259 u8 ip_csum;
260 u8 l4_csum;
261 u8 ipv6;
262 u8 vtm;
263 u8 pkt_type;
264};
265
6b7c5b94 266struct be_rx_obj {
3abcdeda 267 struct be_adapter *adapter;
6b7c5b94
SP
268 struct be_queue_info q;
269 struct be_queue_info cq;
2e588f84 270 struct be_rx_compl_info rxcp;
6b7c5b94 271 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
3abcdeda
SP
272 struct be_rx_stats stats;
273 u8 rss_id;
274 bool rx_post_starved; /* Zero rx frags have been posted to BE */
10ef9ab4 275} ____cacheline_aligned_in_smp;
6b7c5b94 276
609ff3bb 277struct be_drv_stats {
9ae081c6 278 u32 be_on_die_temperature;
ac124ff9
SP
279 u32 eth_red_drops;
280 u32 rx_drops_no_pbuf;
281 u32 rx_drops_no_txpb;
282 u32 rx_drops_no_erx_descr;
283 u32 rx_drops_no_tpre_descr;
284 u32 rx_drops_too_many_frags;
ac124ff9
SP
285 u32 forwarded_packets;
286 u32 rx_drops_mtu;
287 u32 rx_crc_errors;
288 u32 rx_alignment_symbol_errors;
289 u32 rx_pause_frames;
290 u32 rx_priority_pause_frames;
291 u32 rx_control_frames;
292 u32 rx_in_range_errors;
293 u32 rx_out_range_errors;
294 u32 rx_frame_too_long;
d45b9d39 295 u32 rx_address_mismatch_drops;
ac124ff9
SP
296 u32 rx_dropped_too_small;
297 u32 rx_dropped_too_short;
298 u32 rx_dropped_header_too_small;
299 u32 rx_dropped_tcp_length;
300 u32 rx_dropped_runt;
301 u32 rx_ip_checksum_errs;
302 u32 rx_tcp_checksum_errs;
303 u32 rx_udp_checksum_errs;
304 u32 tx_pauseframes;
305 u32 tx_priority_pauseframes;
306 u32 tx_controlframes;
307 u32 rxpp_fifo_overflow_drop;
308 u32 rx_input_fifo_overflow_drop;
309 u32 pmem_fifo_overflow_drop;
310 u32 jabber_events;
609ff3bb
AK
311};
312
64600ea5 313struct be_vf_cfg {
11ac75ed
SP
314 unsigned char mac_addr[ETH_ALEN];
315 int if_handle;
316 int pmac_id;
f1f3ee1b 317 u16 def_vid;
11ac75ed
SP
318 u16 vlan_tag;
319 u32 tx_rate;
64600ea5
AK
320};
321
39f1d94d
SP
322enum vf_state {
323 ENABLED = 0,
324 ASSIGNED = 1
325};
326
b236916a 327#define BE_FLAGS_LINK_STATUS_INIT 1
191eb756 328#define BE_FLAGS_WORKER_SCHEDULED (1 << 3)
fbc13f01
AK
329#define BE_UC_PMAC_COUNT 30
330#define BE_VF_UC_PMAC_COUNT 2
b236916a 331
42f11cf2
AK
332struct phy_info {
333 u8 transceiver;
334 u8 autoneg;
335 u8 fc_autoneg;
336 u8 port_type;
337 u16 phy_type;
338 u16 interface_type;
339 u32 misc_params;
340 u16 auto_speeds_supported;
341 u16 fixed_speeds_supported;
342 int link_speed;
42f11cf2
AK
343 u32 dac_cable_len;
344 u32 advertising;
345 u32 supported;
346};
347
6b7c5b94
SP
348struct be_adapter {
349 struct pci_dev *pdev;
350 struct net_device *netdev;
351
8788fdc2 352 u8 __iomem *db; /* Door Bell */
8788fdc2 353
2984961c 354 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
8788fdc2
SP
355 struct be_dma_mem mbox_mem;
356 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
357 * is stored for freeing purpose */
358 struct be_dma_mem mbox_mem_alloced;
359
360 struct be_mcc_obj mcc_obj;
361 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
362 spinlock_t mcc_cq_lock;
6b7c5b94 363
ac6a0c4a 364 u32 num_msix_vec;
10ef9ab4
SP
365 u32 num_evt_qs;
366 struct be_eq_obj eq_obj[MAX_MSIX_VECTORS];
367 struct msix_entry msix_entries[MAX_MSIX_VECTORS];
6b7c5b94
SP
368 bool isr_registered;
369
370 /* TX Rings */
10ef9ab4 371 u32 num_tx_qs;
3c8def97 372 struct be_tx_obj tx_obj[MAX_TX_QS];
6b7c5b94
SP
373
374 /* Rx rings */
3abcdeda 375 u32 num_rx_qs;
10ef9ab4 376 struct be_rx_obj rx_obj[MAX_RX_QS];
6b7c5b94
SP
377 u32 big_page_size; /* Compounded page size shared by rx wrbs */
378
609ff3bb 379 struct be_drv_stats drv_stats;
82903e4b 380 u16 vlans_added;
b738127d 381 u8 vlan_tag[VLAN_N_VID];
cc4ce020
SK
382 u8 vlan_prio_bmap; /* Available Priority BitMap */
383 u16 recommended_prio; /* Recommended Priority */
5b8821b7 384 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
6b7c5b94 385
3abcdeda 386 struct be_dma_mem stats_cmd;
6b7c5b94
SP
387 /* Work queue used to perform periodic tasks like getting statistics */
388 struct delayed_work work;
609ff3bb 389 u16 work_counter;
6b7c5b94 390
f67ef7ba 391 struct delayed_work func_recovery_work;
b236916a 392 u32 flags;
f25b119c 393 u32 cmd_privileges;
6b7c5b94 394 /* Ethtool knobs and info */
6b7c5b94 395 char fw_ver[FW_VER_LEN];
30128031 396 int if_handle; /* Used to configure filtering */
fbc13f01 397 u32 *pmac_id; /* MAC addr handle used by BE card */
1a642469 398 u32 beacon_state; /* for set_phys_id */
6b7c5b94 399
f67ef7ba 400 bool eeh_error;
6589ade0 401 bool fw_timeout;
f67ef7ba
PR
402 bool hw_error;
403
6b7c5b94 404 u32 port_num;
24307eef 405 bool promiscuous;
3486be29 406 u32 function_mode;
3abcdeda 407 u32 function_caps;
9e90c961
AK
408 u32 rx_fc; /* Rx flow control */
409 u32 tx_fc; /* Tx flow control */
b2aebe6d 410 bool stats_cmd_sent;
045508a8
PP
411 u32 if_type;
412 struct {
045508a8
PP
413 u32 size;
414 u32 total_size;
415 u64 io_addr;
416 } roce_db;
417 u32 num_msix_roce_vec;
418 struct ocrdma_dev *ocrdma_dev;
419 struct list_head entry;
420
dd131e76
SB
421 u32 flash_status;
422 struct completion flash_compl;
ba343c77 423
39f1d94d
SP
424 u32 num_vfs; /* Number of VFs provisioned by PF driver */
425 u32 dev_num_vfs; /* Number of VFs supported by HW */
426 u8 virtfn;
11ac75ed
SP
427 struct be_vf_cfg *vf_cfg;
428 bool be3_native;
fe6d2a38 429 u32 sli_family;
9e1453c5 430 u8 hba_port_num;
3968fa1e 431 u16 pvid;
42f11cf2 432 struct phy_info phy;
4762f6ce
AK
433 u8 wol_cap;
434 bool wol;
fbc13f01 435 u32 uc_macs; /* Count of secondary UC MAC programmed */
941a77d5 436 u32 msg_enable;
7aeb2156 437 int be_get_temp_freq;
abb93951
PR
438 u16 max_mcast_mac;
439 u16 max_tx_queues;
440 u16 max_rss_queues;
441 u16 max_rx_queues;
442 u16 max_pmac_cnt;
443 u16 max_vlans;
444 u16 max_event_queues;
445 u32 if_cap_flags;
d5c18473 446 u8 pf_number;
6b7c5b94
SP
447};
448
39f1d94d 449#define be_physfn(adapter) (!adapter->virtfn)
11ac75ed 450#define sriov_enabled(adapter) (adapter->num_vfs > 0)
39f1d94d
SP
451#define sriov_want(adapter) (adapter->dev_num_vfs && num_vfs && \
452 be_physfn(adapter))
11ac75ed
SP
453#define for_all_vfs(adapter, vf_cfg, i) \
454 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
455 i++, vf_cfg++)
ba343c77 456
5b8821b7
SP
457#define ON 1
458#define OFF 0
ca34fe38
SP
459
460#define lancer_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID3 || \
461 adapter->pdev->device == OC_DEVICE_ID4)
fe6d2a38 462
76b73530
PR
463#define skyhawk_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID5 || \
464 adapter->pdev->device == OC_DEVICE_ID6)
d3bd3a5e 465
ca34fe38
SP
466#define BE3_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID2 || \
467 adapter->pdev->device == OC_DEVICE_ID2)
468
469#define BE2_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID1 || \
470 adapter->pdev->device == OC_DEVICE_ID1)
471
472#define BEx_chip(adapter) (BE3_chip(adapter) || BE2_chip(adapter))
d3bd3a5e 473
dbf0f2a7
SP
474#define be_roce_supported(adapter) (skyhawk_chip(adapter) && \
475 (adapter->function_mode & RDMA_ENABLED))
045508a8 476
0fc0b732 477extern const struct ethtool_ops be_ethtool_ops;
6b7c5b94 478
ac6a0c4a 479#define msix_enabled(adapter) (adapter->num_msix_vec > 0)
10ef9ab4
SP
480#define num_irqs(adapter) (msix_enabled(adapter) ? \
481 adapter->num_msix_vec : 1)
482#define tx_stats(txo) (&(txo)->stats)
483#define rx_stats(rxo) (&(rxo)->stats)
6b7c5b94 484
10ef9ab4
SP
485/* The default RXQ is the last RXQ */
486#define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
6b7c5b94 487
3abcdeda
SP
488#define for_all_rx_queues(adapter, rxo, i) \
489 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
490 i++, rxo++)
491
10ef9ab4 492/* Skip the default non-rss queue (last one)*/
3abcdeda 493#define for_all_rss_queues(adapter, rxo, i) \
10ef9ab4 494 for (i = 0, rxo = &adapter->rx_obj[i]; i < (adapter->num_rx_qs - 1);\
3abcdeda
SP
495 i++, rxo++)
496
3c8def97
SP
497#define for_all_tx_queues(adapter, txo, i) \
498 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
499 i++, txo++)
500
10ef9ab4
SP
501#define for_all_evt_queues(adapter, eqo, i) \
502 for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
503 i++, eqo++)
504
505#define is_mcc_eqo(eqo) (eqo->idx == 0)
506#define mcc_eqo(adapter) (&adapter->eq_obj[0])
507
6b7c5b94
SP
508#define PAGE_SHIFT_4K 12
509#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
510
511/* Returns number of pages spanned by the data starting at the given addr */
512#define PAGES_4K_SPANNED(_address, size) \
513 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
514 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
515
6b7c5b94
SP
516/* Returns bit offset within a DWORD of a bitfield */
517#define AMAP_BIT_OFFSET(_struct, field) \
518 (((size_t)&(((_struct *)0)->field))%32)
519
520/* Returns the bit mask of the field that is NOT shifted into location. */
521static inline u32 amap_mask(u32 bitsize)
522{
523 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
524}
525
526static inline void
527amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
528{
529 u32 *dw = (u32 *) ptr + dw_offset;
530 *dw &= ~(mask << offset);
531 *dw |= (mask & value) << offset;
532}
533
534#define AMAP_SET_BITS(_struct, field, ptr, val) \
535 amap_set(ptr, \
536 offsetof(_struct, field)/32, \
537 amap_mask(sizeof(((_struct *)0)->field)), \
538 AMAP_BIT_OFFSET(_struct, field), \
539 val)
540
541static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
542{
543 u32 *dw = (u32 *) ptr;
544 return mask & (*(dw + dw_offset) >> offset);
545}
546
547#define AMAP_GET_BITS(_struct, field, ptr) \
548 amap_get(ptr, \
549 offsetof(_struct, field)/32, \
550 amap_mask(sizeof(((_struct *)0)->field)), \
551 AMAP_BIT_OFFSET(_struct, field))
552
553#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
554#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
555static inline void swap_dws(void *wrb, int len)
556{
557#ifdef __BIG_ENDIAN
558 u32 *dw = wrb;
559 BUG_ON(len % 4);
560 do {
561 *dw = cpu_to_le32(*dw);
562 dw++;
563 len -= 4;
564 } while (len);
565#endif /* __BIG_ENDIAN */
566}
567
568static inline u8 is_tcp_pkt(struct sk_buff *skb)
569{
570 u8 val = 0;
571
572 if (ip_hdr(skb)->version == 4)
573 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
574 else if (ip_hdr(skb)->version == 6)
575 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
576
577 return val;
578}
579
580static inline u8 is_udp_pkt(struct sk_buff *skb)
581{
582 u8 val = 0;
583
584 if (ip_hdr(skb)->version == 4)
585 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
586 else if (ip_hdr(skb)->version == 6)
587 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
588
589 return val;
590}
591
93040ae5
SK
592static inline bool is_ipv4_pkt(struct sk_buff *skb)
593{
e8efcec5 594 return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
93040ae5
SK
595}
596
6d87f5c3
AK
597static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac)
598{
599 u32 addr;
600
601 addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0);
602
603 mac[5] = (u8)(addr & 0xFF);
604 mac[4] = (u8)((addr >> 8) & 0xFF);
605 mac[3] = (u8)((addr >> 16) & 0xFF);
7a2414a5
AK
606 /* Use the OUI from the current MAC address */
607 memcpy(mac, adapter->netdev->dev_addr, 3);
6d87f5c3
AK
608}
609
4b972914
AK
610static inline bool be_multi_rxq(const struct be_adapter *adapter)
611{
612 return adapter->num_rx_qs > 1;
613}
614
6589ade0
SP
615static inline bool be_error(struct be_adapter *adapter)
616{
f67ef7ba
PR
617 return adapter->eeh_error || adapter->hw_error || adapter->fw_timeout;
618}
619
d23e946c 620static inline bool be_hw_error(struct be_adapter *adapter)
f67ef7ba
PR
621{
622 return adapter->eeh_error || adapter->hw_error;
623}
624
625static inline void be_clear_all_error(struct be_adapter *adapter)
626{
627 adapter->eeh_error = false;
628 adapter->hw_error = false;
629 adapter->fw_timeout = false;
6589ade0
SP
630}
631
4762f6ce
AK
632static inline bool be_is_wol_excluded(struct be_adapter *adapter)
633{
634 struct pci_dev *pdev = adapter->pdev;
635
636 if (!be_physfn(adapter))
637 return true;
638
639 switch (pdev->subsystem_device) {
640 case OC_SUBSYS_DEVICE_ID1:
641 case OC_SUBSYS_DEVICE_ID2:
642 case OC_SUBSYS_DEVICE_ID3:
643 case OC_SUBSYS_DEVICE_ID4:
644 return true;
645 default:
646 return false;
647 }
648}
649
8788fdc2 650extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
5fb379ee 651 u16 num_popped);
b236916a 652extern void be_link_status_update(struct be_adapter *adapter, u8 link_status);
89a88ab8 653extern void be_parse_stats(struct be_adapter *adapter);
84517482 654extern int be_load_fw(struct be_adapter *adapter, u8 *func);
4762f6ce 655extern bool be_is_wol_supported(struct be_adapter *adapter);
42f11cf2 656extern bool be_pause_supported(struct be_adapter *adapter);
941a77d5
SK
657extern u32 be_get_fw_log_level(struct be_adapter *adapter);
658
045508a8
PP
659/*
660 * internal function to initialize-cleanup roce device.
661 */
662extern void be_roce_dev_add(struct be_adapter *);
663extern void be_roce_dev_remove(struct be_adapter *);
664
665/*
666 * internal function to open-close roce device during ifup-ifdown.
667 */
668extern void be_roce_dev_open(struct be_adapter *);
669extern void be_roce_dev_close(struct be_adapter *);
670
6b7c5b94 671#endif /* BE_H */
This page took 0.441684 seconds and 5 git commands to generate.