net: fec: properly parenthesize macro args
[deliverable/linux.git] / drivers / net / ethernet / freescale / fec.h
CommitLineData
1da177e4
LT
1/****************************************************************************/
2
3/*
7a77d918
GU
4 * fec.h -- Fast Ethernet Controller for Motorola ColdFire SoC
5 * processors.
1da177e4 6 *
7a77d918 7 * (C) Copyright 2000-2005, Greg Ungerer (gerg@snapgear.com)
1da177e4
LT
8 * (C) Copyright 2000-2001, Lineo (www.lineo.com)
9 */
10
11/****************************************************************************/
12#ifndef FEC_H
13#define FEC_H
14/****************************************************************************/
15
6605b730
FL
16#include <linux/clocksource.h>
17#include <linux/net_tstamp.h>
18#include <linux/ptp_clock_kernel.h>
6605b730 19
7a77d918 20#if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
b5680e0b
SG
21 defined(CONFIG_M520x) || defined(CONFIG_M532x) || \
22 defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
1da177e4
LT
23/*
24 * Just figures, Motorola would have to change the offsets for
25 * registers in the same peripheral device on different models
26 * of the ColdFire!
27 */
f44d6305
SH
28#define FEC_IEVENT 0x004 /* Interrupt event reg */
29#define FEC_IMASK 0x008 /* Interrupt mask reg */
4d494cdc
FD
30#define FEC_R_DES_ACTIVE_0 0x010 /* Receive descriptor reg */
31#define FEC_X_DES_ACTIVE_0 0x014 /* Transmit descriptor reg */
f44d6305
SH
32#define FEC_ECNTRL 0x024 /* Ethernet control reg */
33#define FEC_MII_DATA 0x040 /* MII manage frame reg */
34#define FEC_MII_SPEED 0x044 /* MII speed control reg */
35#define FEC_MIB_CTRLSTAT 0x064 /* MIB control/status reg */
36#define FEC_R_CNTRL 0x084 /* Receive control reg */
37#define FEC_X_CNTRL 0x0c4 /* Transmit Control reg */
38#define FEC_ADDR_LOW 0x0e4 /* Low 32bits MAC address */
39#define FEC_ADDR_HIGH 0x0e8 /* High 16bits MAC address */
40#define FEC_OPD 0x0ec /* Opcode + Pause duration */
745f42ba
LW
41#define FEC_TXIC0 0x0f0 /* Tx Interrupt Coalescing for ring 0 */
42#define FEC_TXIC1 0x0f4 /* Tx Interrupt Coalescing for ring 1 */
43#define FEC_TXIC2 0x0f8 /* Tx Interrupt Coalescing for ring 2 */
ce99d0d3
FL
44#define FEC_RXIC0 0x100 /* Rx Interrupt Coalescing for ring 0 */
45#define FEC_RXIC1 0x104 /* Rx Interrupt Coalescing for ring 1 */
46#define FEC_RXIC2 0x108 /* Rx Interrupt Coalescing for ring 2 */
f44d6305
SH
47#define FEC_HASH_TABLE_HIGH 0x118 /* High 32bits hash table */
48#define FEC_HASH_TABLE_LOW 0x11c /* Low 32bits hash table */
49#define FEC_GRP_HASH_TABLE_HIGH 0x120 /* High 32bits hash table */
50#define FEC_GRP_HASH_TABLE_LOW 0x124 /* Low 32bits hash table */
51#define FEC_X_WMRK 0x144 /* FIFO transmit water mark */
52#define FEC_R_BOUND 0x14c /* FIFO receive bound reg */
53#define FEC_R_FSTART 0x150 /* FIFO receive start reg */
4d494cdc
FD
54#define FEC_R_DES_START_1 0x160 /* Receive descriptor ring 1 */
55#define FEC_X_DES_START_1 0x164 /* Transmit descriptor ring 1 */
56#define FEC_R_DES_START_2 0x16c /* Receive descriptor ring 2 */
57#define FEC_X_DES_START_2 0x170 /* Transmit descriptor ring 2 */
58#define FEC_R_DES_START_0 0x180 /* Receive descriptor ring */
59#define FEC_X_DES_START_0 0x184 /* Transmit descriptor ring */
f44d6305 60#define FEC_R_BUFF_SIZE 0x188 /* Maximum receive buff size */
baa70a5c
FL
61#define FEC_R_FIFO_RSFL 0x190 /* Receive FIFO section full threshold */
62#define FEC_R_FIFO_RSEM 0x194 /* Receive FIFO section empty threshold */
63#define FEC_R_FIFO_RAEM 0x198 /* Receive FIFO almost empty threshold */
64#define FEC_R_FIFO_RAFL 0x19c /* Receive FIFO almost full threshold */
745f42ba 65#define FEC_RACC 0x1c4 /* Receive Accelerator function */
4d494cdc
FD
66#define FEC_RCMR_1 0x1c8 /* Receive classification match ring 1 */
67#define FEC_RCMR_2 0x1cc /* Receive classification match ring 2 */
68#define FEC_DMA_CFG_1 0x1d8 /* DMA class configuration for ring 1 */
69#define FEC_DMA_CFG_2 0x1dc /* DMA class Configuration for ring 2 */
70#define FEC_R_DES_ACTIVE_1 0x1e0 /* Rx descriptor active for ring 1 */
71#define FEC_X_DES_ACTIVE_1 0x1e4 /* Tx descriptor active for ring 1 */
72#define FEC_R_DES_ACTIVE_2 0x1e8 /* Rx descriptor active for ring 2 */
73#define FEC_X_DES_ACTIVE_2 0x1ec /* Tx descriptor active for ring 2 */
ce99d0d3 74#define FEC_QOS_SCHEME 0x1f0 /* Set multi queues Qos scheme */
5eb32bd0
BS
75#define FEC_MIIGSK_CFGR 0x300 /* MIIGSK Configuration reg */
76#define FEC_MIIGSK_ENR 0x308 /* MIIGSK Enable reg */
1da177e4 77
8d82f219
EB
78#define BM_MIIGSK_CFGR_MII 0x00
79#define BM_MIIGSK_CFGR_RMII 0x01
80#define BM_MIIGSK_CFGR_FRCONT_10M 0x40
81
38ae92dc
CH
82#define RMON_T_DROP 0x200 /* Count of frames not cntd correctly */
83#define RMON_T_PACKETS 0x204 /* RMON TX packet count */
84#define RMON_T_BC_PKT 0x208 /* RMON TX broadcast pkts */
745f42ba 85#define RMON_T_MC_PKT 0x20c /* RMON TX multicast pkts */
38ae92dc
CH
86#define RMON_T_CRC_ALIGN 0x210 /* RMON TX pkts with CRC align err */
87#define RMON_T_UNDERSIZE 0x214 /* RMON TX pkts < 64 bytes, good CRC */
88#define RMON_T_OVERSIZE 0x218 /* RMON TX pkts > MAX_FL bytes good CRC */
745f42ba 89#define RMON_T_FRAG 0x21c /* RMON TX pkts < 64 bytes, bad CRC */
38ae92dc
CH
90#define RMON_T_JAB 0x220 /* RMON TX pkts > MAX_FL bytes, bad CRC */
91#define RMON_T_COL 0x224 /* RMON TX collision count */
92#define RMON_T_P64 0x228 /* RMON TX 64 byte pkts */
745f42ba 93#define RMON_T_P65TO127 0x22c /* RMON TX 65 to 127 byte pkts */
38ae92dc
CH
94#define RMON_T_P128TO255 0x230 /* RMON TX 128 to 255 byte pkts */
95#define RMON_T_P256TO511 0x234 /* RMON TX 256 to 511 byte pkts */
96#define RMON_T_P512TO1023 0x238 /* RMON TX 512 to 1023 byte pkts */
745f42ba 97#define RMON_T_P1024TO2047 0x23c /* RMON TX 1024 to 2047 byte pkts */
38ae92dc
CH
98#define RMON_T_P_GTE2048 0x240 /* RMON TX pkts > 2048 bytes */
99#define RMON_T_OCTETS 0x244 /* RMON TX octets */
100#define IEEE_T_DROP 0x248 /* Count of frames not counted crtly */
745f42ba 101#define IEEE_T_FRAME_OK 0x24c /* Frames tx'd OK */
38ae92dc
CH
102#define IEEE_T_1COL 0x250 /* Frames tx'd with single collision */
103#define IEEE_T_MCOL 0x254 /* Frames tx'd with multiple collision */
104#define IEEE_T_DEF 0x258 /* Frames tx'd after deferral delay */
745f42ba 105#define IEEE_T_LCOL 0x25c /* Frames tx'd with late collision */
38ae92dc
CH
106#define IEEE_T_EXCOL 0x260 /* Frames tx'd with excesv collisions */
107#define IEEE_T_MACERR 0x264 /* Frames tx'd with TX FIFO underrun */
108#define IEEE_T_CSERR 0x268 /* Frames tx'd with carrier sense err */
745f42ba 109#define IEEE_T_SQE 0x26c /* Frames tx'd with SQE err */
38ae92dc
CH
110#define IEEE_T_FDXFC 0x270 /* Flow control pause frames tx'd */
111#define IEEE_T_OCTETS_OK 0x274 /* Octet count for frames tx'd w/o err */
112#define RMON_R_PACKETS 0x284 /* RMON RX packet count */
113#define RMON_R_BC_PKT 0x288 /* RMON RX broadcast pkts */
745f42ba 114#define RMON_R_MC_PKT 0x28c /* RMON RX multicast pkts */
38ae92dc
CH
115#define RMON_R_CRC_ALIGN 0x290 /* RMON RX pkts with CRC alignment err */
116#define RMON_R_UNDERSIZE 0x294 /* RMON RX pkts < 64 bytes, good CRC */
117#define RMON_R_OVERSIZE 0x298 /* RMON RX pkts > MAX_FL bytes good CRC */
745f42ba
LW
118#define RMON_R_FRAG 0x29c /* RMON RX pkts < 64 bytes, bad CRC */
119#define RMON_R_JAB 0x2a0 /* RMON RX pkts > MAX_FL bytes, bad CRC */
120#define RMON_R_RESVD_O 0x2a4 /* Reserved */
121#define RMON_R_P64 0x2a8 /* RMON RX 64 byte pkts */
122#define RMON_R_P65TO127 0x2ac /* RMON RX 65 to 127 byte pkts */
123#define RMON_R_P128TO255 0x2b0 /* RMON RX 128 to 255 byte pkts */
124#define RMON_R_P256TO511 0x2b4 /* RMON RX 256 to 511 byte pkts */
125#define RMON_R_P512TO1023 0x2b8 /* RMON RX 512 to 1023 byte pkts */
126#define RMON_R_P1024TO2047 0x2bc /* RMON RX 1024 to 2047 byte pkts */
127#define RMON_R_P_GTE2048 0x2c0 /* RMON RX pkts > 2048 bytes */
128#define RMON_R_OCTETS 0x2c4 /* RMON RX octets */
129#define IEEE_R_DROP 0x2c8 /* Count frames not counted correctly */
130#define IEEE_R_FRAME_OK 0x2cc /* Frames rx'd OK */
131#define IEEE_R_CRC 0x2d0 /* Frames rx'd with CRC err */
132#define IEEE_R_ALIGN 0x2d4 /* Frames rx'd with alignment err */
133#define IEEE_R_MACERR 0x2d8 /* Receive FIFO overflow count */
134#define IEEE_R_FDXFC 0x2dc /* Flow control pause frames rx'd */
135#define IEEE_R_OCTETS_OK 0x2e0 /* Octet cnt for frames rx'd w/o err */
38ae92dc 136
1da177e4
LT
137#else
138
9ff1a91c
GU
139#define FEC_ECNTRL 0x000 /* Ethernet control reg */
140#define FEC_IEVENT 0x004 /* Interrupt even reg */
141#define FEC_IMASK 0x008 /* Interrupt mask reg */
142#define FEC_IVEC 0x00c /* Interrupt vec status reg */
bf3c228d
FL
143#define FEC_R_DES_ACTIVE_0 0x010 /* Receive descriptor reg */
144#define FEC_R_DES_ACTIVE_1 FEC_R_DES_ACTIVE_0
145#define FEC_R_DES_ACTIVE_2 FEC_R_DES_ACTIVE_0
146#define FEC_X_DES_ACTIVE_0 0x014 /* Transmit descriptor reg */
147#define FEC_X_DES_ACTIVE_1 FEC_X_DES_ACTIVE_0
148#define FEC_X_DES_ACTIVE_2 FEC_X_DES_ACTIVE_0
f44d6305
SH
149#define FEC_MII_DATA 0x040 /* MII manage frame reg */
150#define FEC_MII_SPEED 0x044 /* MII speed control reg */
151#define FEC_R_BOUND 0x08c /* FIFO receive bound reg */
152#define FEC_R_FSTART 0x090 /* FIFO receive start reg */
153#define FEC_X_WMRK 0x0a4 /* FIFO transmit water mark */
154#define FEC_X_FSTART 0x0ac /* FIFO transmit start reg */
155#define FEC_R_CNTRL 0x104 /* Receive control reg */
156#define FEC_MAX_FRM_LEN 0x108 /* Maximum frame length reg */
157#define FEC_X_CNTRL 0x144 /* Transmit Control reg */
158#define FEC_ADDR_LOW 0x3c0 /* Low 32bits MAC address */
159#define FEC_ADDR_HIGH 0x3c4 /* High 16bits MAC address */
160#define FEC_GRP_HASH_TABLE_HIGH 0x3c8 /* High 32bits hash table */
161#define FEC_GRP_HASH_TABLE_LOW 0x3cc /* Low 32bits hash table */
bf3c228d
FL
162#define FEC_R_DES_START_0 0x3d0 /* Receive descriptor ring */
163#define FEC_R_DES_START_1 FEC_R_DES_START_0
164#define FEC_R_DES_START_2 FEC_R_DES_START_0
165#define FEC_X_DES_START_0 0x3d4 /* Transmit descriptor ring */
166#define FEC_X_DES_START_1 FEC_X_DES_START_0
167#define FEC_X_DES_START_2 FEC_X_DES_START_0
f44d6305
SH
168#define FEC_R_BUFF_SIZE 0x3d8 /* Maximum receive buff size */
169#define FEC_FIFO_RAM 0x400 /* FIFO RAM buffer */
bf3c228d
FL
170/* Not existed in real chip
171 * Just for pass build.
172 */
745f42ba
LW
173#define FEC_RCMR_1 0xfff
174#define FEC_RCMR_2 0xfff
175#define FEC_DMA_CFG_1 0xfff
176#define FEC_DMA_CFG_2 0xfff
177#define FEC_TXIC0 0xfff
178#define FEC_TXIC1 0xfff
179#define FEC_TXIC2 0xfff
180#define FEC_RXIC0 0xfff
181#define FEC_RXIC1 0xfff
182#define FEC_RXIC2 0xfff
1da177e4
LT
183#endif /* CONFIG_M5272 */
184
185
186/*
187 * Define the buffer descriptor structure.
188 */
b5680e0b 189#if defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
2e28532f 190struct bufdesc {
196719ec
SH
191 unsigned short cbd_datlen; /* Data length */
192 unsigned short cbd_sc; /* Control and status info */
193 unsigned long cbd_bufaddr; /* Buffer address */
ff43da86 194};
acac8406
FL
195#else
196struct bufdesc {
197 unsigned short cbd_sc; /* Control and status info */
198 unsigned short cbd_datlen; /* Data length */
199 unsigned long cbd_bufaddr; /* Buffer address */
200};
201#endif
ff43da86
FL
202
203struct bufdesc_ex {
204 struct bufdesc desc;
6605b730
FL
205 unsigned long cbd_esc;
206 unsigned long cbd_prot;
207 unsigned long cbd_bdu;
208 unsigned long ts;
209 unsigned short res0[4];
2e28532f 210};
ff43da86 211
1da177e4
LT
212/*
213 * The following definitions courtesy of commproc.h, which where
214 * Copyright (c) 1997 Dan Malek (dmalek@jlc.net).
215 */
ea209de3
LW
216#define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */
217#define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */
218#define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */
219#define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */
220#define BD_SC_CM ((ushort)0x0200) /* Continuous mode */
221#define BD_SC_ID ((ushort)0x0100) /* Rec'd too many idles */
222#define BD_SC_P ((ushort)0x0100) /* xmt preamble */
223#define BD_SC_BR ((ushort)0x0020) /* Break received */
224#define BD_SC_FR ((ushort)0x0010) /* Framing error */
225#define BD_SC_PR ((ushort)0x0008) /* Parity error */
226#define BD_SC_OV ((ushort)0x0002) /* Overrun */
227#define BD_SC_CD ((ushort)0x0001) /* ?? */
1da177e4
LT
228
229/* Buffer descriptor control/status used by Ethernet receive.
ea209de3
LW
230 */
231#define BD_ENET_RX_EMPTY ((ushort)0x8000)
232#define BD_ENET_RX_WRAP ((ushort)0x2000)
233#define BD_ENET_RX_INTR ((ushort)0x1000)
234#define BD_ENET_RX_LAST ((ushort)0x0800)
235#define BD_ENET_RX_FIRST ((ushort)0x0400)
236#define BD_ENET_RX_MISS ((ushort)0x0100)
237#define BD_ENET_RX_LG ((ushort)0x0020)
238#define BD_ENET_RX_NO ((ushort)0x0010)
239#define BD_ENET_RX_SH ((ushort)0x0008)
240#define BD_ENET_RX_CR ((ushort)0x0004)
241#define BD_ENET_RX_OV ((ushort)0x0002)
242#define BD_ENET_RX_CL ((ushort)0x0001)
243#define BD_ENET_RX_STATS ((ushort)0x013f) /* All status bits */
1da177e4 244
cdffcf1b 245/* Enhanced buffer descriptor control/status used by Ethernet receive */
ea209de3 246#define BD_ENET_RX_VLAN 0x00000004
cdffcf1b 247
1da177e4 248/* Buffer descriptor control/status used by Ethernet transmit.
ea209de3
LW
249 */
250#define BD_ENET_TX_READY ((ushort)0x8000)
251#define BD_ENET_TX_PAD ((ushort)0x4000)
252#define BD_ENET_TX_WRAP ((ushort)0x2000)
253#define BD_ENET_TX_INTR ((ushort)0x1000)
254#define BD_ENET_TX_LAST ((ushort)0x0800)
255#define BD_ENET_TX_TC ((ushort)0x0400)
256#define BD_ENET_TX_DEF ((ushort)0x0200)
257#define BD_ENET_TX_HB ((ushort)0x0100)
258#define BD_ENET_TX_LC ((ushort)0x0080)
259#define BD_ENET_TX_RL ((ushort)0x0040)
260#define BD_ENET_TX_RCMASK ((ushort)0x003c)
261#define BD_ENET_TX_UN ((ushort)0x0002)
262#define BD_ENET_TX_CSL ((ushort)0x0001)
263#define BD_ENET_TX_STATS ((ushort)0x0fff) /* All status bits */
1da177e4 264
ea209de3
LW
265/* enhanced buffer descriptor control/status used by Ethernet transmit */
266#define BD_ENET_TX_INT 0x40000000
267#define BD_ENET_TX_TS 0x20000000
268#define BD_ENET_TX_PINS 0x10000000
269#define BD_ENET_TX_IINS 0x08000000
405f257f
FL
270
271
272/* This device has up to three irqs on some platforms */
273#define FEC_IRQ_NUM 3
274
4d494cdc
FD
275/* Maximum number of queues supported
276 * ENET with AVB IP can support up to 3 independent tx queues and rx queues.
277 * User can point the queue number that is less than or equal to 3.
278 */
279#define FEC_ENET_MAX_TX_QS 3
280#define FEC_ENET_MAX_RX_QS 3
281
df406bc9
LW
282#define FEC_R_DES_START(X) (((X) == 1) ? FEC_R_DES_START_1 : \
283 (((X) == 2) ? \
4d494cdc 284 FEC_R_DES_START_2 : FEC_R_DES_START_0))
df406bc9
LW
285#define FEC_X_DES_START(X) (((X) == 1) ? FEC_X_DES_START_1 : \
286 (((X) == 2) ? \
4d494cdc 287 FEC_X_DES_START_2 : FEC_X_DES_START_0))
df406bc9
LW
288#define FEC_R_DES_ACTIVE(X) (((X) == 1) ? FEC_R_DES_ACTIVE_1 : \
289 (((X) == 2) ? \
4d494cdc 290 FEC_R_DES_ACTIVE_2 : FEC_R_DES_ACTIVE_0))
df406bc9
LW
291#define FEC_X_DES_ACTIVE(X) (((X) == 1) ? FEC_X_DES_ACTIVE_1 : \
292 (((X) == 2) ? \
4d494cdc
FD
293 FEC_X_DES_ACTIVE_2 : FEC_X_DES_ACTIVE_0))
294
df406bc9 295#define FEC_DMA_CFG(X) (((X) == 2) ? FEC_DMA_CFG_2 : FEC_DMA_CFG_1)
4d494cdc
FD
296
297#define DMA_CLASS_EN (1 << 16)
df406bc9 298#define FEC_RCMR(X) (((X) == 2) ? FEC_RCMR_2 : FEC_RCMR_1)
745f42ba 299#define IDLE_SLOPE_MASK 0xffff
4d494cdc
FD
300#define IDLE_SLOPE_1 0x200 /* BW fraction: 0.5 */
301#define IDLE_SLOPE_2 0x200 /* BW fraction: 0.5 */
df406bc9
LW
302#define IDLE_SLOPE(X) (((X) == 1) ? \
303 (IDLE_SLOPE_1 & IDLE_SLOPE_MASK) : \
4d494cdc 304 (IDLE_SLOPE_2 & IDLE_SLOPE_MASK))
ea209de3 305#define RCMR_MATCHEN (0x1 << 16)
df406bc9 306#define RCMR_CMP_CFG(v, n) (((v) & 0x7) << (n << 2))
4d494cdc
FD
307#define RCMR_CMP_1 (RCMR_CMP_CFG(0, 0) | RCMR_CMP_CFG(1, 1) | \
308 RCMR_CMP_CFG(2, 2) | RCMR_CMP_CFG(3, 3))
309#define RCMR_CMP_2 (RCMR_CMP_CFG(4, 0) | RCMR_CMP_CFG(5, 1) | \
310 RCMR_CMP_CFG(6, 2) | RCMR_CMP_CFG(7, 3))
df406bc9
LW
311#define RCMR_CMP(X) (((X) == 1) ? RCMR_CMP_1 : RCMR_CMP_2)
312#define FEC_TX_BD_FTYPE(X) (((X) & 0xf) << 20)
4d494cdc 313
405f257f
FL
314/* The number of Tx and Rx buffers. These are allocated from the page
315 * pool. The code may assume these are power of two, so it it best
316 * to keep them that size.
317 * We don't need to allocate pages for the transmitter. We just use
318 * the skbuffer directly.
319 */
320
73e72289 321#define FEC_ENET_RX_PAGES 256
405f257f
FL
322#define FEC_ENET_RX_FRSIZE 2048
323#define FEC_ENET_RX_FRPPG (PAGE_SIZE / FEC_ENET_RX_FRSIZE)
324#define RX_RING_SIZE (FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES)
325#define FEC_ENET_TX_FRSIZE 2048
326#define FEC_ENET_TX_FRPPG (PAGE_SIZE / FEC_ENET_TX_FRSIZE)
55d0218a
NA
327#define TX_RING_SIZE 512 /* Must be power of two */
328#define TX_RING_MOD_MASK 511 /* for this to work */
405f257f 329
ea209de3
LW
330#define BD_ENET_RX_INT 0x00800000
331#define BD_ENET_RX_PTP ((ushort)0x0400)
4c09eed9
JB
332#define BD_ENET_RX_ICE 0x00000020
333#define BD_ENET_RX_PCR 0x00000010
334#define FLAG_RX_CSUM_ENABLED (BD_ENET_RX_ICE | BD_ENET_RX_PCR)
335#define FLAG_RX_CSUM_ERROR (BD_ENET_RX_ICE | BD_ENET_RX_PCR)
405f257f 336
ce99d0d3
FL
337/* Interrupt events/masks. */
338#define FEC_ENET_HBERR ((uint)0x80000000) /* Heartbeat error */
339#define FEC_ENET_BABR ((uint)0x40000000) /* Babbling receiver */
340#define FEC_ENET_BABT ((uint)0x20000000) /* Babbling transmitter */
341#define FEC_ENET_GRA ((uint)0x10000000) /* Graceful stop complete */
342#define FEC_ENET_TXF_0 ((uint)0x08000000) /* Full frame transmitted */
343#define FEC_ENET_TXF_1 ((uint)0x00000008) /* Full frame transmitted */
344#define FEC_ENET_TXF_2 ((uint)0x00000080) /* Full frame transmitted */
345#define FEC_ENET_TXB ((uint)0x04000000) /* A buffer was transmitted */
346#define FEC_ENET_RXF_0 ((uint)0x02000000) /* Full frame received */
347#define FEC_ENET_RXF_1 ((uint)0x00000002) /* Full frame received */
348#define FEC_ENET_RXF_2 ((uint)0x00000020) /* Full frame received */
349#define FEC_ENET_RXB ((uint)0x01000000) /* A buffer was received */
350#define FEC_ENET_MII ((uint)0x00800000) /* MII interrupt */
351#define FEC_ENET_EBERR ((uint)0x00400000) /* SDMA bus error */
352#define FEC_ENET_TXF (FEC_ENET_TXF_0 | FEC_ENET_TXF_1 | FEC_ENET_TXF_2)
353#define FEC_ENET_RXF (FEC_ENET_RXF_0 | FEC_ENET_RXF_1 | FEC_ENET_RXF_2)
354#define FEC_ENET_TS_AVAIL ((uint)0x00010000)
355#define FEC_ENET_TS_TIMER ((uint)0x00008000)
356
357#define FEC_DEFAULT_IMASK (FEC_ENET_TXF | FEC_ENET_RXF | FEC_ENET_MII | FEC_ENET_TS_TIMER)
358#define FEC_RX_DISABLED_IMASK (FEC_DEFAULT_IMASK & (~FEC_ENET_RXF))
359
d851b47b
FD
360/* ENET interrupt coalescing macro define */
361#define FEC_ITR_CLK_SEL (0x1 << 30)
362#define FEC_ITR_EN (0x1 << 31)
df406bc9 363#define FEC_ITR_ICFT(X) (((X) & 0xff) << 20)
745f42ba 364#define FEC_ITR_ICTT(X) ((X) & 0xffff)
d851b47b
FD
365#define FEC_ITR_ICFT_DEFAULT 200 /* Set 200 frame count threshold */
366#define FEC_ITR_ICTT_DEFAULT 1000 /* Set 1000us timer threshold */
367
ea209de3
LW
368#define FEC_VLAN_TAG_LEN 0x04
369#define FEC_ETHTYPE_LEN 0x02
ce99d0d3 370
28b5f058
NA
371/* Controller is ENET-MAC */
372#define FEC_QUIRK_ENET_MAC (1 << 0)
373/* Controller needs driver to swap frame */
374#define FEC_QUIRK_SWAP_FRAME (1 << 1)
375/* Controller uses gasket */
376#define FEC_QUIRK_USE_GASKET (1 << 2)
377/* Controller has GBIT support */
378#define FEC_QUIRK_HAS_GBIT (1 << 3)
379/* Controller has extend desc buffer */
380#define FEC_QUIRK_HAS_BUFDESC_EX (1 << 4)
381/* Controller has hardware checksum support */
382#define FEC_QUIRK_HAS_CSUM (1 << 5)
383/* Controller has hardware vlan support */
384#define FEC_QUIRK_HAS_VLAN (1 << 6)
385/* ENET IP errata ERR006358
386 *
387 * If the ready bit in the transmit buffer descriptor (TxBD[R]) is previously
388 * detected as not set during a prior frame transmission, then the
389 * ENET_TDAR[TDAR] bit is cleared at a later time, even if additional TxBDs
390 * were added to the ring and the ENET_TDAR[TDAR] bit is set. This results in
391 * frames not being transmitted until there is a 0-to-1 transition on
392 * ENET_TDAR[TDAR].
393 */
ea209de3 394#define FEC_QUIRK_ERR006358 (1 << 7)
28b5f058
NA
395/* ENET IP hw AVB
396 *
397 * i.MX6SX ENET IP add Audio Video Bridging (AVB) feature support.
398 * - Two class indicators on receive with configurable priority
399 * - Two class indicators and line speed timer on transmit allowing
400 * implementation class credit based shapers externally
401 * - Additional DMA registers provisioned to allow managing up to 3
402 * independent rings
403 */
404#define FEC_QUIRK_HAS_AVB (1 << 8)
405/* There is a TDAR race condition for mutliQ when the software sets TDAR
406 * and the UDMA clears TDAR simultaneously or in a small window (2-4 cycles).
407 * This will cause the udma_tx and udma_tx_arbiter state machines to hang.
408 * The issue exist at i.MX6SX enet IP.
409 */
410#define FEC_QUIRK_ERR007885 (1 << 9)
411/* ENET Block Guide/ Chapter for the iMX6SX (PELE) address one issue:
412 * After set ENET_ATCR[Capture], there need some time cycles before the counter
413 * value is capture in the register clock domain.
414 * The wait-time-cycles is at least 6 clock cycles of the slower clock between
415 * the register clock and the 1588 clock. The 1588 ts_clk is fixed to 25Mhz,
416 * register clock is 66Mhz, so the wait-time-cycles must be greater than 240ns
417 * (40ns * 6).
418 */
419#define FEC_QUIRK_BUG_CAPTURE (1 << 10)
420
4d494cdc
FD
421struct fec_enet_priv_tx_q {
422 int index;
423 unsigned char *tx_bounce[TX_RING_SIZE];
424 struct sk_buff *tx_skbuff[TX_RING_SIZE];
425
426 dma_addr_t bd_dma;
427 struct bufdesc *tx_bd_base;
428 uint tx_ring_size;
429
430 unsigned short tx_stop_threshold;
431 unsigned short tx_wake_threshold;
432
433 struct bufdesc *cur_tx;
434 struct bufdesc *dirty_tx;
435 char *tso_hdrs;
436 dma_addr_t tso_hdrs_dma;
437};
438
439struct fec_enet_priv_rx_q {
440 int index;
441 struct sk_buff *rx_skbuff[RX_RING_SIZE];
442
443 dma_addr_t bd_dma;
444 struct bufdesc *rx_bd_base;
445 uint rx_ring_size;
446
447 struct bufdesc *cur_rx;
448};
449
405f257f
FL
450/* The FEC buffer descriptors track the ring buffers. The rx_bd_base and
451 * tx_bd_base always point to the base of the buffer descriptors. The
452 * cur_rx and cur_tx point to the currently available buffer.
453 * The dirty_tx tracks the current buffer that is being sent by the
454 * controller. The cur_tx and dirty_tx are equal under both completely
455 * empty and completely full conditions. The empty/ready indicator in
456 * the buffer descriptor determines the actual condition.
457 */
458struct fec_enet_private {
459 /* Hardware registers of the FEC device */
460 void __iomem *hwp;
461
462 struct net_device *netdev;
463
464 struct clk *clk_ipg;
465 struct clk *clk_ahb;
9b5330ed 466 struct clk *clk_ref;
daa7d392 467 struct clk *clk_enet_out;
6605b730 468 struct clk *clk_ptp;
405f257f 469
91c0d987
NA
470 bool ptp_clk_on;
471 struct mutex ptp_clk_mutex;
9fc095f1
FD
472 unsigned int num_tx_queues;
473 unsigned int num_rx_queues;
91c0d987 474
405f257f 475 /* The saved address of a sent-in-place packet/buffer, for skfree(). */
4d494cdc
FD
476 struct fec_enet_priv_tx_q *tx_queue[FEC_ENET_MAX_TX_QS];
477 struct fec_enet_priv_rx_q *rx_queue[FEC_ENET_MAX_RX_QS];
405f257f 478
4d494cdc
FD
479 unsigned int total_tx_ring_size;
480 unsigned int total_rx_ring_size;
405f257f 481
4d494cdc
FD
482 unsigned long work_tx;
483 unsigned long work_rx;
484 unsigned long work_ts;
485 unsigned long work_mdio;
79f33912 486
4d494cdc 487 unsigned short bufdesc_size;
36e24e2e 488
405f257f
FL
489 struct platform_device *pdev;
490
405f257f
FL
491 int dev_id;
492
493 /* Phylib and MDIO interface */
494 struct mii_bus *mii_bus;
495 struct phy_device *phy_dev;
496 int mii_timeout;
497 uint phy_speed;
498 phy_interface_t phy_interface;
407066f8 499 struct device_node *phy_node;
405f257f
FL
500 int link;
501 int full_duplex;
d97e7497 502 int speed;
405f257f
FL
503 struct completion mdio_done;
504 int irq[FEC_IRQ_NUM];
ff43da86 505 int bufdesc_ex;
baa70a5c 506 int pause_flag;
6605b730 507
dc975382 508 struct napi_struct napi;
4c09eed9 509 int csum_flags;
dc975382 510
36cdc743
RK
511 struct work_struct tx_timeout_work;
512
6605b730
FL
513 struct ptp_clock *ptp_clock;
514 struct ptp_clock_info ptp_caps;
515 unsigned long last_overflow_check;
516 spinlock_t tmreg_lock;
517 struct cyclecounter cc;
518 struct timecounter tc;
519 int rx_hwtstamp_filter;
520 u32 base_incval;
521 u32 cycle_speed;
522 int hwts_rx_en;
523 int hwts_tx_en;
91c0d987 524 struct delayed_work time_keep;
f4e9f3d2 525 struct regulator *reg_phy;
41ef84ce
FD
526
527 unsigned int tx_align;
528 unsigned int rx_align;
d851b47b
FD
529
530 /* hw interrupt coalesce */
531 unsigned int rx_pkts_itr;
532 unsigned int rx_time_itr;
533 unsigned int tx_pkts_itr;
534 unsigned int tx_time_itr;
535 unsigned int itr_clk_rate;
1b7bde6d
NA
536
537 u32 rx_copybreak;
89bddcda
LZ
538
539 /* ptp clock period in ns*/
540 unsigned int ptp_inc;
278d2404
LZ
541
542 /* pps */
543 int pps_channel;
544 unsigned int reload_period;
545 int pps_enable;
546 unsigned int next_counter;
405f257f 547};
1da177e4 548
ca162a82 549void fec_ptp_init(struct platform_device *pdev);
6605b730 550void fec_ptp_start_cyclecounter(struct net_device *ndev);
1d5244d0
BH
551int fec_ptp_set(struct net_device *ndev, struct ifreq *ifr);
552int fec_ptp_get(struct net_device *ndev, struct ifreq *ifr);
278d2404 553uint fec_ptp_check_pps_event(struct fec_enet_private *fep);
6605b730 554
1da177e4
LT
555/****************************************************************************/
556#endif /* FEC_H */
This page took 1.036598 seconds and 5 git commands to generate.