i40e/i40evf: Bump version to 1.4.7 for i40e and 1.4.3 for i40evf
[deliverable/linux.git] / drivers / net / ethernet / intel / i40e / i40e.h
CommitLineData
7daa6bf3
JB
1/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
88eee9bc 4 * Copyright(c) 2013 - 2015 Intel Corporation.
7daa6bf3
JB
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
dc641b73
GR
15 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
7daa6bf3
JB
17 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#ifndef _I40E_H_
28#define _I40E_H_
29
30#include <net/tcp.h>
8144f0f7 31#include <net/udp.h>
7daa6bf3
JB
32#include <linux/types.h>
33#include <linux/errno.h>
34#include <linux/module.h>
35#include <linux/pci.h>
36#include <linux/aer.h>
37#include <linux/netdevice.h>
38#include <linux/ioport.h>
2bc7ee8a 39#include <linux/iommu.h>
7daa6bf3
JB
40#include <linux/slab.h>
41#include <linux/list.h>
42#include <linux/string.h>
43#include <linux/in.h>
44#include <linux/ip.h>
45#include <linux/tcp.h>
46#include <linux/sctp.h>
47#include <linux/pkt_sched.h>
48#include <linux/ipv6.h>
7daa6bf3
JB
49#include <net/checksum.h>
50#include <net/ip6_checksum.h>
51#include <linux/ethtool.h>
52#include <linux/if_vlan.h>
51616018 53#include <linux/if_bridge.h>
beb0dff1
JK
54#include <linux/clocksource.h>
55#include <linux/net_tstamp.h>
56#include <linux/ptp_clock_kernel.h>
7daa6bf3
JB
57#include "i40e_type.h"
58#include "i40e_prototype.h"
38e00438
VD
59#ifdef I40E_FCOE
60#include "i40e_fcoe.h"
61#endif
7daa6bf3
JB
62#include "i40e_virtchnl.h"
63#include "i40e_virtchnl_pf.h"
64#include "i40e_txrx.h"
4e3b35b0 65#include "i40e_dcb.h"
7daa6bf3
JB
66
67/* Useful i40e defaults */
68#define I40E_BASE_PF_SEID 16
69#define I40E_BASE_VSI_SEID 512
70#define I40E_BASE_VEB_SEID 288
71#define I40E_MAX_VEB 16
72
73#define I40E_MAX_NUM_DESCRIPTORS 4096
232f4706 74#define I40E_MAX_CSR_SPACE (4 * 1024 * 1024 - 64 * 1024)
7daa6bf3
JB
75#define I40E_DEFAULT_NUM_DESCRIPTORS 512
76#define I40E_REQ_DESCRIPTOR_MULTIPLE 32
77#define I40E_MIN_NUM_DESCRIPTORS 64
78#define I40E_MIN_MSIX 2
79#define I40E_DEFAULT_NUM_VMDQ_VSI 8 /* max 256 VSIs */
505682cd 80#define I40E_MIN_VSI_ALLOC 51 /* LAN, ATR, FCOE, 32 VF, 16 VMDQ */
e25d00b8
ASJ
81/* max 16 qps */
82#define i40e_default_queues_per_vmdq(pf) \
83 (((pf)->flags & I40E_FLAG_RSS_AQ_CAPABLE) ? 4 : 1)
7daa6bf3
JB
84#define I40E_DEFAULT_QUEUES_PER_VF 4
85#define I40E_DEFAULT_QUEUES_PER_TC 1 /* should be a power of 2 */
e25d00b8
ASJ
86#define i40e_pf_get_max_q_per_tc(pf) \
87 (((pf)->flags & I40E_FLAG_128_QP_RSS_CAPABLE) ? 128 : 64)
7daa6bf3
JB
88#define I40E_FDIR_RING 0
89#define I40E_FDIR_RING_COUNT 32
38e00438
VD
90#ifdef I40E_FCOE
91#define I40E_DEFAULT_FCOE 8 /* default number of QPs for FCoE */
92#define I40E_MINIMUM_FCOE 1 /* minimum number of QPs for FCoE */
93#endif /* I40E_FCOE */
7daa6bf3 94#define I40E_MAX_AQ_BUF_SIZE 4096
07574897 95#define I40E_AQ_LEN 256
628f096d 96#define I40E_AQ_WORK_LIMIT 66 /* max number of VFs + a little */
7daa6bf3
JB
97#define I40E_MAX_USER_PRIORITY 8
98#define I40E_DEFAULT_MSG_ENABLE 4
23527308 99#define I40E_QUEUE_WAIT_RETRY_LIMIT 10
fba52e21 100#define I40E_INT_NAME_STR_LEN (IFNAMSIZ + 16)
7daa6bf3 101
7e45ab44 102/* Ethtool Private Flags */
41a1d04b 103#define I40E_PRIV_FLAGS_NPAR_FLAG BIT(0)
9ac77266 104#define I40E_PRIV_FLAGS_LINKPOLL_FLAG BIT(1)
ef17178c 105#define I40E_PRIV_FLAGS_FD_ATR BIT(2)
1cdfd88f 106#define I40E_PRIV_FLAGS_VEB_STATS BIT(3)
827de392 107#define I40E_PRIV_FLAGS_PS BIT(4)
7e45ab44 108
7daa6bf3 109#define I40E_NVM_VERSION_LO_SHIFT 0
fe310704 110#define I40E_NVM_VERSION_LO_MASK (0xff << I40E_NVM_VERSION_LO_SHIFT)
ff80301e
JB
111#define I40E_NVM_VERSION_HI_SHIFT 12
112#define I40E_NVM_VERSION_HI_MASK (0xf << I40E_NVM_VERSION_HI_SHIFT)
2efaad86 113#define I40E_OEM_VER_BUILD_MASK 0xffff
f0b44440 114#define I40E_OEM_VER_PATCH_MASK 0xff
2efaad86
CW
115#define I40E_OEM_VER_BUILD_SHIFT 8
116#define I40E_OEM_VER_SHIFT 24
fe310704
AS
117
118/* The values in here are decimal coded as hex as is the case in the NVM map*/
119#define I40E_CURRENT_NVM_VERSION_HI 0x2
ff80301e 120#define I40E_CURRENT_NVM_VERSION_LO 0x40
fe310704 121
7daa6bf3
JB
122/* magic for getting defines into strings */
123#define STRINGIFY(foo) #foo
124#define XSTRINGIFY(bar) STRINGIFY(bar)
125
7daa6bf3
JB
126#define I40E_RX_DESC(R, i) \
127 ((ring_is_16byte_desc_enabled(R)) \
128 ? (union i40e_32byte_rx_desc *) \
129 (&(((union i40e_16byte_rx_desc *)((R)->desc))[i])) \
130 : (&(((union i40e_32byte_rx_desc *)((R)->desc))[i])))
131#define I40E_TX_DESC(R, i) \
132 (&(((struct i40e_tx_desc *)((R)->desc))[i]))
133#define I40E_TX_CTXTDESC(R, i) \
134 (&(((struct i40e_tx_context_desc *)((R)->desc))[i]))
135#define I40E_TX_FDIRDESC(R, i) \
136 (&(((struct i40e_filter_program_desc *)((R)->desc))[i]))
137
138/* default to trying for four seconds */
139#define I40E_TRY_LINK_TIMEOUT (4 * HZ)
140
141/* driver state flags */
142enum i40e_state_t {
143 __I40E_TESTING,
144 __I40E_CONFIG_BUSY,
145 __I40E_CONFIG_DONE,
146 __I40E_DOWN,
147 __I40E_NEEDS_RESTART,
148 __I40E_SERVICE_SCHED,
149 __I40E_ADMINQ_EVENT_PENDING,
150 __I40E_MDD_EVENT_PENDING,
151 __I40E_VFLR_EVENT_PENDING,
152 __I40E_RESET_RECOVERY_PENDING,
153 __I40E_RESET_INTR_RECEIVED,
154 __I40E_REINIT_REQUESTED,
155 __I40E_PF_RESET_REQUESTED,
156 __I40E_CORE_RESET_REQUESTED,
157 __I40E_GLOBAL_RESET_REQUESTED,
7823fe34 158 __I40E_EMP_RESET_REQUESTED,
9df42d1a 159 __I40E_EMP_RESET_INTR_RECEIVED,
7daa6bf3 160 __I40E_FILTER_OVERFLOW_PROMISC,
9007bccd 161 __I40E_SUSPENDED,
9ce34f02 162 __I40E_PTP_TX_IN_PROGRESS,
4eb3f768 163 __I40E_BAD_EEPROM,
b5d06f05 164 __I40E_DOWN_REQUESTED,
1e1be8f6 165 __I40E_FD_FLUSH_REQUESTED,
a316f651 166 __I40E_RESET_FAILED,
69129dc3 167 __I40E_PORT_TX_SUSPENDED,
3ba9bcb4 168 __I40E_VF_DISABLE,
7daa6bf3
JB
169};
170
171enum i40e_interrupt_policy {
172 I40E_INTERRUPT_BEST_CASE,
173 I40E_INTERRUPT_MEDIUM,
174 I40E_INTERRUPT_LOWEST
175};
176
177struct i40e_lump_tracking {
178 u16 num_entries;
179 u16 search_hint;
180 u16 list[0];
181#define I40E_PILE_VALID_BIT 0x8000
182};
183
184#define I40E_DEFAULT_ATR_SAMPLE_RATE 20
55a5e60b
ASJ
185#define I40E_FDIR_MAX_RAW_PACKET_SIZE 512
186#define I40E_FDIR_BUFFER_FULL_MARGIN 10
12957388 187#define I40E_FDIR_BUFFER_HEAD_ROOM 32
04294e38 188#define I40E_FDIR_BUFFER_HEAD_ROOM_FOR_ATR (I40E_FDIR_BUFFER_HEAD_ROOM * 4)
55a5e60b 189
b29e13bb 190#define I40E_HKEY_ARRAY_SIZE ((I40E_PFQF_HKEY_MAX_INDEX + 1) * 4)
e69ff813 191#define I40E_HLUT_ARRAY_SIZE ((I40E_PFQF_HLUT_MAX_INDEX + 1) * 4)
b29e13bb 192
433c47de
ASJ
193enum i40e_fd_stat_idx {
194 I40E_FD_STAT_ATR,
195 I40E_FD_STAT_SB,
60ccd45c 196 I40E_FD_STAT_ATR_TUNNEL,
433c47de
ASJ
197 I40E_FD_STAT_PF_COUNT
198};
199#define I40E_FD_STAT_PF_IDX(pf_id) ((pf_id) * I40E_FD_STAT_PF_COUNT)
200#define I40E_FD_ATR_STAT_IDX(pf_id) \
201 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR)
202#define I40E_FD_SB_STAT_IDX(pf_id) \
203 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_SB)
60ccd45c
ASJ
204#define I40E_FD_ATR_TUNNEL_STAT_IDX(pf_id) \
205 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR_TUNNEL)
433c47de 206
17a73f6b
JG
207struct i40e_fdir_filter {
208 struct hlist_node fdir_node;
209 /* filter ipnut set */
210 u8 flow_type;
211 u8 ip4_proto;
04b73bd7 212 /* TX packet view of src and dst */
17a73f6b
JG
213 __be32 dst_ip[4];
214 __be32 src_ip[4];
215 __be16 src_port;
216 __be16 dst_port;
217 __be32 sctp_v_tag;
218 /* filter control */
7daa6bf3
JB
219 u16 q_index;
220 u8 flex_off;
221 u8 pctype;
222 u16 dest_vsi;
223 u8 dest_ctl;
224 u8 fd_status;
225 u16 cnt_index;
226 u32 fd_id;
7daa6bf3
JB
227};
228
4e3b35b0
NP
229#define I40E_ETH_P_LLDP 0x88cc
230
7daa6bf3
JB
231#define I40E_DCB_PRIO_TYPE_STRICT 0
232#define I40E_DCB_PRIO_TYPE_ETS 1
233#define I40E_DCB_STRICT_PRIO_CREDITS 127
234#define I40E_MAX_USER_PRIORITY 8
235/* DCB per TC information data structure */
236struct i40e_tc_info {
237 u16 qoffset; /* Queue offset from base queue */
238 u16 qcount; /* Total Queues */
239 u8 netdev_tc; /* Netdev TC index if netdev associated */
240};
241
242/* TC configuration data structure */
243struct i40e_tc_configuration {
244 u8 numtc; /* Total number of enabled TCs */
245 u8 enabled_tc; /* TC map */
246 struct i40e_tc_info tc_info[I40E_MAX_TRAFFIC_CLASS];
247};
248
249/* struct that defines the Ethernet device */
250struct i40e_pf {
251 struct pci_dev *pdev;
252 struct i40e_hw hw;
253 unsigned long state;
7daa6bf3 254 struct msix_entry *msix_entries;
7daa6bf3
JB
255 bool fc_autoneg_status;
256
257 u16 eeprom_version;
b40c82e6 258 u16 num_vmdq_vsis; /* num vmdq vsis this PF has set up */
7daa6bf3
JB
259 u16 num_vmdq_qps; /* num queue pairs per vmdq pool */
260 u16 num_vmdq_msix; /* num queue vectors per vmdq pool */
b40c82e6
JK
261 u16 num_req_vfs; /* num VFs requested for this VF */
262 u16 num_vf_qps; /* num queue pairs per VF */
38e00438 263#ifdef I40E_FCOE
b40c82e6 264 u16 num_fcoe_qps; /* num fcoe queues this PF has set up */
38e00438
VD
265 u16 num_fcoe_msix; /* num queue vectors per fcoe pool */
266#endif /* I40E_FCOE */
b40c82e6
JK
267 u16 num_lan_qps; /* num lan queues this PF has set up */
268 u16 num_lan_msix; /* num queue vectors for the base PF vsi */
f8ff1464 269 int queues_left; /* queues left unclaimed */
acd65448 270 u16 alloc_rss_size; /* allocated RSS queues */
7daa6bf3
JB
271 u16 rss_size_max; /* HW defined max RSS queues */
272 u16 fdir_pf_filter_count; /* num of guaranteed filters for this PF */
505682cd 273 u16 num_alloc_vsi; /* num VSIs this driver supports */
7daa6bf3 274 u8 atr_sample_rate;
8e2773ae 275 bool wol_en;
7daa6bf3 276
17a73f6b
JG
277 struct hlist_head fdir_filter_list;
278 u16 fdir_pf_active_filters;
1e1be8f6 279 unsigned long fd_flush_timestamp;
60793f4a 280 u32 fd_flush_cnt;
1e1be8f6
ASJ
281 u32 fd_add_err;
282 u32 fd_atr_cnt;
283 u32 fd_tcp_rule;
17a73f6b 284
8fe26999 285#if IS_ENABLED(CONFIG_VXLAN)
a1c9a9d9
JK
286 __be16 vxlan_ports[I40E_MAX_PF_UDP_OFFLOAD_PORTS];
287 u16 pending_vxlan_bitmap;
288
289#endif
7daa6bf3
JB
290 enum i40e_interrupt_policy int_policy;
291 u16 rx_itr_default;
292 u16 tx_itr_default;
71e6163a 293 u32 msg_enable;
b294ac70 294 char int_name[I40E_INT_NAME_STR_LEN];
7daa6bf3 295 u16 adminq_work_limit; /* num of admin receive queue desc to process */
21536717
SN
296 unsigned long service_timer_period;
297 unsigned long service_timer_previous;
7daa6bf3
JB
298 struct timer_list service_timer;
299 struct work_struct service_task;
300
301 u64 flags;
41a1d04b
JB
302#define I40E_FLAG_RX_CSUM_ENABLED BIT_ULL(1)
303#define I40E_FLAG_MSI_ENABLED BIT_ULL(2)
304#define I40E_FLAG_MSIX_ENABLED BIT_ULL(3)
305#define I40E_FLAG_RX_1BUF_ENABLED BIT_ULL(4)
306#define I40E_FLAG_RX_PS_ENABLED BIT_ULL(5)
307#define I40E_FLAG_RSS_ENABLED BIT_ULL(6)
308#define I40E_FLAG_VMDQ_ENABLED BIT_ULL(7)
309#define I40E_FLAG_FDIR_REQUIRES_REINIT BIT_ULL(8)
310#define I40E_FLAG_NEED_LINK_UPDATE BIT_ULL(9)
d502ce01 311#define I40E_FLAG_IWARP_ENABLED BIT_ULL(10)
38e00438 312#ifdef I40E_FCOE
41a1d04b 313#define I40E_FLAG_FCOE_ENABLED BIT_ULL(11)
38e00438 314#endif /* I40E_FCOE */
41a1d04b
JB
315#define I40E_FLAG_16BYTE_RX_DESC_ENABLED BIT_ULL(13)
316#define I40E_FLAG_CLEAN_ADMINQ BIT_ULL(14)
317#define I40E_FLAG_FILTER_SYNC BIT_ULL(15)
318#define I40E_FLAG_PROCESS_MDD_EVENT BIT_ULL(17)
319#define I40E_FLAG_PROCESS_VFLR_EVENT BIT_ULL(18)
320#define I40E_FLAG_SRIOV_ENABLED BIT_ULL(19)
321#define I40E_FLAG_DCB_ENABLED BIT_ULL(20)
322#define I40E_FLAG_FD_SB_ENABLED BIT_ULL(21)
323#define I40E_FLAG_FD_ATR_ENABLED BIT_ULL(22)
324#define I40E_FLAG_PTP BIT_ULL(25)
325#define I40E_FLAG_MFP_ENABLED BIT_ULL(26)
41a1d04b 326#define I40E_FLAG_VXLAN_FILTER_SYNC BIT_ULL(27)
41a1d04b
JB
327#define I40E_FLAG_PORT_ID_VALID BIT_ULL(28)
328#define I40E_FLAG_DCB_CAPABLE BIT_ULL(29)
d502ce01
ASJ
329#define I40E_FLAG_RSS_AQ_CAPABLE BIT_ULL(31)
330#define I40E_FLAG_HW_ATR_EVICT_CAPABLE BIT_ULL(32)
331#define I40E_FLAG_OUTER_UDP_CSUM_CAPABLE BIT_ULL(33)
332#define I40E_FLAG_128_QP_RSS_CAPABLE BIT_ULL(34)
333#define I40E_FLAG_WB_ON_ITR_CAPABLE BIT_ULL(35)
d1a8d275 334#define I40E_FLAG_VEB_STATS_ENABLED BIT_ULL(37)
d502ce01 335#define I40E_FLAG_MULTIPLE_TCP_UDP_RSS_PCTYPE BIT_ULL(38)
9ac77266 336#define I40E_FLAG_LINK_POLLING_ENABLED BIT_ULL(39)
fc60861e 337#define I40E_FLAG_VEB_MODE_ENABLED BIT_ULL(40)
3fced535 338#define I40E_FLAG_NO_PCI_LINK_CHECK BIT_ULL(42)
7daa6bf3 339
61dade7e
ASJ
340 /* tracks features that get auto disabled by errors */
341 u64 auto_disable_flags;
342
38e00438
VD
343#ifdef I40E_FCOE
344 struct i40e_fcoe fcoe;
345
346#endif /* I40E_FCOE */
7daa6bf3
JB
347 bool stat_offsets_loaded;
348 struct i40e_hw_port_stats stats;
349 struct i40e_hw_port_stats stats_offsets;
350 u32 tx_timeout_count;
351 u32 tx_timeout_recovery_level;
352 unsigned long tx_timeout_last_recovery;
810b3ae4 353 u32 tx_sluggish_count;
7daa6bf3
JB
354 u32 hw_csum_rx_error;
355 u32 led_status;
356 u16 corer_count; /* Core reset count */
357 u16 globr_count; /* Global reset count */
358 u16 empr_count; /* EMP reset count */
359 u16 pfr_count; /* PF reset count */
cd92e72f 360 u16 sw_int_count; /* SW interrupt count */
7daa6bf3
JB
361
362 struct mutex switch_mutex;
363 u16 lan_vsi; /* our default LAN VSI */
364 u16 lan_veb; /* initial relay, if exists */
365#define I40E_NO_VEB 0xffff
366#define I40E_NO_VSI 0xffff
367 u16 next_vsi; /* Next unallocated VSI - 0-based! */
368 struct i40e_vsi **vsi;
369 struct i40e_veb *veb[I40E_MAX_VEB];
370
371 struct i40e_lump_tracking *qp_pile;
372 struct i40e_lump_tracking *irq_pile;
373
374 /* switch config info */
375 u16 pf_seid;
376 u16 main_vsi_seid;
377 u16 mac_seid;
7daa6bf3
JB
378 struct kobject *switch_kobj;
379#ifdef CONFIG_DEBUG_FS
380 struct dentry *i40e_dbg_pf;
381#endif /* CONFIG_DEBUG_FS */
92faef85 382 bool cur_promisc;
7daa6bf3 383
93cd765b
ASJ
384 u16 instance; /* A unique number per i40e_pf instance in the system */
385
7daa6bf3
JB
386 /* sr-iov config info */
387 struct i40e_vf *vf;
388 int num_alloc_vfs; /* actual number of VFs allocated */
389 u32 vf_aq_requests;
390
391 /* DCBx/DCBNL capability for PF that indicates
392 * whether DCBx is managed by firmware or host
393 * based agent (LLDPAD). Also, indicates what
394 * flavor of DCBx protocol (IEEE/CEE) is supported
395 * by the device. For now we're supporting IEEE
396 * mode only.
397 */
398 u16 dcbx_cap;
399
400 u32 fcoe_hmc_filt_num;
401 u32 fcoe_hmc_cntx_num;
402 struct i40e_filter_control_settings filter_settings;
beb0dff1
JK
403
404 struct ptp_clock *ptp_clock;
405 struct ptp_clock_info ptp_caps;
406 struct sk_buff *ptp_tx_skb;
beb0dff1 407 struct hwtstamp_config tstamp_config;
beb0dff1
JK
408 unsigned long last_rx_ptp_check;
409 spinlock_t tmreg_lock; /* Used to protect the device time registers. */
410 u64 ptp_base_adj;
411 u32 tx_hwtstamp_timeouts;
412 u32 rx_hwtstamp_cleared;
413 bool ptp_tx;
414 bool ptp_rx;
acd65448 415 u16 rss_table_size; /* HW RSS table size */
f4492db1
GR
416 /* These are only valid in NPAR modes */
417 u32 npar_max_bw;
418 u32 npar_min_bw;
2ac8b675
SN
419
420 u32 ioremap_len;
3487b6c3 421 u32 fd_inv;
7daa6bf3
JB
422};
423
424struct i40e_mac_filter {
425 struct list_head list;
426 u8 macaddr[ETH_ALEN];
427#define I40E_VLAN_ANY -1
428 s16 vlan;
429 u8 counter; /* number of instances of this filter */
430 bool is_vf; /* filter belongs to a VF */
431 bool is_netdev; /* filter belongs to a netdev */
432 bool changed; /* filter needs to be sync'd to the HW */
6252c7e4 433 bool is_laa; /* filter is a Locally Administered Address */
7daa6bf3
JB
434};
435
436struct i40e_veb {
437 struct i40e_pf *pf;
438 u16 idx;
439 u16 veb_idx; /* index of VEB parent */
440 u16 seid;
441 u16 uplink_seid;
442 u16 stats_idx; /* index of VEB parent */
443 u8 enabled_tc;
51616018 444 u16 bridge_mode; /* Bridge Mode (VEB/VEPA) */
7daa6bf3
JB
445 u16 flags;
446 u16 bw_limit;
447 u8 bw_max_quanta;
448 bool is_abs_credits;
449 u8 bw_tc_share_credits[I40E_MAX_TRAFFIC_CLASS];
450 u16 bw_tc_limit_credits[I40E_MAX_TRAFFIC_CLASS];
451 u8 bw_tc_max_quanta[I40E_MAX_TRAFFIC_CLASS];
452 struct kobject *kobj;
453 bool stat_offsets_loaded;
454 struct i40e_eth_stats stats;
455 struct i40e_eth_stats stats_offsets;
fe860afb
NP
456 struct i40e_veb_tc_stats tc_stats;
457 struct i40e_veb_tc_stats tc_stats_offsets;
7daa6bf3
JB
458};
459
460/* struct that defines a VSI, associated with a dev */
461struct i40e_vsi {
462 struct net_device *netdev;
463 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
464 bool netdev_registered;
465 bool stat_offsets_loaded;
466
467 u32 current_netdev_flags;
468 unsigned long state;
41a1d04b
JB
469#define I40E_VSI_FLAG_FILTER_CHANGED BIT(0)
470#define I40E_VSI_FLAG_VEB_OWNER BIT(1)
7daa6bf3
JB
471 unsigned long flags;
472
21659035
KP
473 /* Per VSI lock to protect elements/list (MAC filter) */
474 spinlock_t mac_filter_list_lock;
7daa6bf3
JB
475 struct list_head mac_filter_list;
476
477 /* VSI stats */
478 struct rtnl_link_stats64 net_stats;
479 struct rtnl_link_stats64 net_stats_offsets;
480 struct i40e_eth_stats eth_stats;
481 struct i40e_eth_stats eth_stats_offsets;
38e00438
VD
482#ifdef I40E_FCOE
483 struct i40e_fcoe_stats fcoe_stats;
484 struct i40e_fcoe_stats fcoe_stats_offsets;
485 bool fcoe_stat_offsets_loaded;
486#endif
7daa6bf3
JB
487 u32 tx_restart;
488 u32 tx_busy;
2fc3d715 489 u64 tx_linearize;
164c9f54 490 u64 tx_force_wb;
7daa6bf3
JB
491 u32 rx_buf_failed;
492 u32 rx_page_failed;
493
9f65e15b
AD
494 /* These are containers of ring pointers, allocated at run-time */
495 struct i40e_ring **rx_rings;
496 struct i40e_ring **tx_rings;
7daa6bf3
JB
497
498 u16 work_limit;
499 /* high bit set means dynamic, use accessor routines to read/write.
500 * hardware only supports 2us resolution for the ITR registers.
501 * these values always store the USER setting, and must be converted
502 * before programming to a register.
503 */
504 u16 rx_itr_setting;
505 u16 tx_itr_setting;
ac26fc13 506 u16 int_rate_limit; /* value in usecs */
7daa6bf3 507
acd65448
HZ
508 u16 rss_table_size; /* HW RSS table size */
509 u16 rss_size; /* Allocated RSS queues */
28c5869f
HZ
510 u8 *rss_hkey_user; /* User configured hash keys */
511 u8 *rss_lut_user; /* User configured lookup table entries */
5db4cb59 512
7daa6bf3
JB
513 u16 max_frame;
514 u16 rx_hdr_len;
515 u16 rx_buf_len;
516 u8 dtype;
517
518 /* List of q_vectors allocated to this VSI */
493fb300 519 struct i40e_q_vector **q_vectors;
7daa6bf3
JB
520 int num_q_vectors;
521 int base_vector;
63741846 522 bool irqs_ready;
7daa6bf3
JB
523
524 u16 seid; /* HW index of this VSI (absolute index) */
525 u16 id; /* VSI number */
526 u16 uplink_seid;
527
528 u16 base_queue; /* vsi's first queue in hw array */
529 u16 alloc_queue_pairs; /* Allocated Tx/Rx queues */
9a3bd2f1 530 u16 req_queue_pairs; /* User requested queue pairs */
7daa6bf3
JB
531 u16 num_queue_pairs; /* Used tx and rx pairs */
532 u16 num_desc;
533 enum i40e_vsi_type type; /* VSI type, e.g., LAN, FCoE, etc */
534 u16 vf_id; /* Virtual function ID for SRIOV VSIs */
535
536 struct i40e_tc_configuration tc_config;
537 struct i40e_aqc_vsi_properties_data info;
538
539 /* VSI BW limit (absolute across all TCs) */
540 u16 bw_limit; /* VSI BW Limit (0 = disabled) */
541 u8 bw_max_quanta; /* Max Quanta when BW limit is enabled */
542
543 /* Relative TC credits across VSIs */
544 u8 bw_ets_share_credits[I40E_MAX_TRAFFIC_CLASS];
545 /* TC BW limit credits within VSI */
546 u16 bw_ets_limit_credits[I40E_MAX_TRAFFIC_CLASS];
547 /* TC BW limit max quanta within VSI */
548 u8 bw_ets_max_quanta[I40E_MAX_TRAFFIC_CLASS];
549
550 struct i40e_pf *back; /* Backreference to associated PF */
551 u16 idx; /* index in pf->vsi[] */
552 u16 veb_idx; /* index of VEB parent */
553 struct kobject *kobj; /* sysfs object */
c156f856 554 bool current_isup; /* Sync 'link up' logging */
7daa6bf3
JB
555
556 /* VSI specific handlers */
557 irqreturn_t (*irq_handler)(int irq, void *data);
88eee9bc
CW
558
559 /* current rxnfc data */
560 struct ethtool_rxnfc rxnfc; /* current rss hash opts */
7daa6bf3
JB
561} ____cacheline_internodealigned_in_smp;
562
563struct i40e_netdev_priv {
564 struct i40e_vsi *vsi;
565};
566
567/* struct that defines an interrupt vector */
568struct i40e_q_vector {
569 struct i40e_vsi *vsi;
570
571 u16 v_idx; /* index in the vsi->q_vector array. */
572 u16 reg_idx; /* register index of the interrupt */
573
574 struct napi_struct napi;
575
576 struct i40e_ring_container rx;
577 struct i40e_ring_container tx;
578
579 u8 num_ringpairs; /* total number of ring pairs in vector */
580
9c6c1259
KP
581#define I40E_Q_VECTOR_HUNG_DETECT 0 /* Bit Index for hung detection logic */
582 unsigned long hung_detected; /* Set/Reset for hung_detection logic */
583
7daa6bf3 584 cpumask_t affinity_mask;
493fb300 585 struct rcu_head rcu; /* to avoid race with update stats on free */
b294ac70 586 char name[I40E_INT_NAME_STR_LEN];
8e0764b4 587 bool arm_wb_state;
ee2319cf
JB
588#define ITR_COUNTDOWN_START 100
589 u8 itr_countdown; /* when 0 should adjust ITR */
7daa6bf3
JB
590} ____cacheline_internodealigned_in_smp;
591
592/* lan device */
593struct i40e_device {
594 struct list_head list;
595 struct i40e_pf *pf;
596};
597
598/**
6dec1017 599 * i40e_nvm_version_str - format the NVM version strings
7daa6bf3
JB
600 * @hw: ptr to the hardware info
601 **/
6dec1017 602static inline char *i40e_nvm_version_str(struct i40e_hw *hw)
7daa6bf3
JB
603{
604 static char buf[32];
2efaad86
CW
605 u32 full_ver;
606 u8 ver, patch;
607 u16 build;
608
609 full_ver = hw->nvm.oem_ver;
610 ver = (u8)(full_ver >> I40E_OEM_VER_SHIFT);
611 build = (u16)((full_ver >> I40E_OEM_VER_BUILD_SHIFT)
612 & I40E_OEM_VER_BUILD_MASK);
613 patch = (u8)(full_ver & I40E_OEM_VER_PATCH_MASK);
7daa6bf3
JB
614
615 snprintf(buf, sizeof(buf),
f0b44440 616 "%x.%02x 0x%x %d.%d.%d",
ff80301e
JB
617 (hw->nvm.version & I40E_NVM_VERSION_HI_MASK) >>
618 I40E_NVM_VERSION_HI_SHIFT,
619 (hw->nvm.version & I40E_NVM_VERSION_LO_MASK) >>
620 I40E_NVM_VERSION_LO_SHIFT,
2efaad86 621 hw->nvm.eetrack, ver, build, patch);
7daa6bf3
JB
622
623 return buf;
624}
625
626/**
627 * i40e_netdev_to_pf: Retrieve the PF struct for given netdev
628 * @netdev: the corresponding netdev
629 *
630 * Return the PF struct for the given netdev
631 **/
632static inline struct i40e_pf *i40e_netdev_to_pf(struct net_device *netdev)
633{
634 struct i40e_netdev_priv *np = netdev_priv(netdev);
635 struct i40e_vsi *vsi = np->vsi;
636
637 return vsi->back;
638}
639
640static inline void i40e_vsi_setup_irqhandler(struct i40e_vsi *vsi,
641 irqreturn_t (*irq_handler)(int, void *))
642{
643 vsi->irq_handler = irq_handler;
644}
645
646/**
647 * i40e_rx_is_programming_status - check for programming status descriptor
648 * @qw: the first quad word of the program status descriptor
649 *
650 * The value of in the descriptor length field indicate if this
651 * is a programming status descriptor for flow director or FCoE
652 * by the value of I40E_RX_PROG_STATUS_DESC_LENGTH, otherwise
653 * it is a packet descriptor.
654 **/
655static inline bool i40e_rx_is_programming_status(u64 qw)
656{
657 return I40E_RX_PROG_STATUS_DESC_LENGTH ==
658 (qw >> I40E_RX_PROG_STATUS_DESC_LENGTH_SHIFT);
659}
660
082def10
ASJ
661/**
662 * i40e_get_fd_cnt_all - get the total FD filter space available
b40c82e6 663 * @pf: pointer to the PF struct
082def10
ASJ
664 **/
665static inline int i40e_get_fd_cnt_all(struct i40e_pf *pf)
666{
667 return pf->hw.fdir_shared_filter_count + pf->fdir_pf_filter_count;
668}
669
7daa6bf3
JB
670/* needed by i40e_ethtool.c */
671int i40e_up(struct i40e_vsi *vsi);
672void i40e_down(struct i40e_vsi *vsi);
673extern const char i40e_driver_name[];
674extern const char i40e_driver_version_str[];
23326186 675void i40e_do_reset_safe(struct i40e_pf *pf, u32 reset_flags);
7daa6bf3 676void i40e_do_reset(struct i40e_pf *pf, u32 reset_flags);
043dd650
HZ
677int i40e_config_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
678int i40e_get_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
fdf0e0bf 679struct i40e_vsi *i40e_find_vsi_from_id(struct i40e_pf *pf, u16 id);
7daa6bf3
JB
680void i40e_update_stats(struct i40e_vsi *vsi);
681void i40e_update_eth_stats(struct i40e_vsi *vsi);
682struct rtnl_link_stats64 *i40e_get_vsi_stats_struct(struct i40e_vsi *vsi);
683int i40e_fetch_switch_configuration(struct i40e_pf *pf,
684 bool printconfig);
685
17a73f6b 686int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
7daa6bf3 687 struct i40e_pf *pf, bool add);
17a73f6b
JG
688int i40e_add_del_fdir(struct i40e_vsi *vsi,
689 struct i40e_fdir_filter *input, bool add);
55a5e60b 690void i40e_fdir_check_and_reenable(struct i40e_pf *pf);
04294e38
ASJ
691u32 i40e_get_current_fd_count(struct i40e_pf *pf);
692u32 i40e_get_cur_guaranteed_fd_count(struct i40e_pf *pf);
693u32 i40e_get_current_atr_cnt(struct i40e_pf *pf);
694u32 i40e_get_global_fd_count(struct i40e_pf *pf);
7c3c288b 695bool i40e_set_ntuple(struct i40e_pf *pf, netdev_features_t features);
7daa6bf3
JB
696void i40e_set_ethtool_ops(struct net_device *netdev);
697struct i40e_mac_filter *i40e_add_filter(struct i40e_vsi *vsi,
698 u8 *macaddr, s16 vlan,
699 bool is_vf, bool is_netdev);
700void i40e_del_filter(struct i40e_vsi *vsi, u8 *macaddr, s16 vlan,
701 bool is_vf, bool is_netdev);
17652c63 702int i40e_sync_vsi_filters(struct i40e_vsi *vsi);
7daa6bf3
JB
703struct i40e_vsi *i40e_vsi_setup(struct i40e_pf *pf, u8 type,
704 u16 uplink, u32 param1);
705int i40e_vsi_release(struct i40e_vsi *vsi);
706struct i40e_vsi *i40e_vsi_lookup(struct i40e_pf *pf, enum i40e_vsi_type type,
707 struct i40e_vsi *start_vsi);
38e00438
VD
708#ifdef I40E_FCOE
709void i40e_vsi_setup_queue_map(struct i40e_vsi *vsi,
710 struct i40e_vsi_context *ctxt,
711 u8 enabled_tc, bool is_add);
712#endif
fc18eaa0 713int i40e_vsi_control_rings(struct i40e_vsi *vsi, bool enable);
f8ff1464 714int i40e_reconfig_rss_queues(struct i40e_pf *pf, int queue_count);
7daa6bf3
JB
715struct i40e_veb *i40e_veb_setup(struct i40e_pf *pf, u16 flags, u16 uplink_seid,
716 u16 downlink_seid, u8 enabled_tc);
717void i40e_veb_release(struct i40e_veb *veb);
718
4e3b35b0 719int i40e_veb_config_tc(struct i40e_veb *veb, u8 enabled_tc);
7daa6bf3
JB
720i40e_status i40e_vsi_add_pvid(struct i40e_vsi *vsi, u16 vid);
721void i40e_vsi_remove_pvid(struct i40e_vsi *vsi);
722void i40e_vsi_reset_stats(struct i40e_vsi *vsi);
723void i40e_pf_reset_stats(struct i40e_pf *pf);
724#ifdef CONFIG_DEBUG_FS
725void i40e_dbg_pf_init(struct i40e_pf *pf);
726void i40e_dbg_pf_exit(struct i40e_pf *pf);
727void i40e_dbg_init(void);
728void i40e_dbg_exit(void);
729#else
730static inline void i40e_dbg_pf_init(struct i40e_pf *pf) {}
731static inline void i40e_dbg_pf_exit(struct i40e_pf *pf) {}
732static inline void i40e_dbg_init(void) {}
733static inline void i40e_dbg_exit(void) {}
734#endif /* CONFIG_DEBUG_FS*/
02d109be
JB
735/**
736 * i40e_irq_dynamic_enable - Enable default interrupt generation settings
737 * @vsi: pointer to a vsi
738 * @vector: enable a particular Hw Interrupt vector, without base_vector
739 **/
740static inline void i40e_irq_dynamic_enable(struct i40e_vsi *vsi, int vector)
741{
742 struct i40e_pf *pf = vsi->back;
743 struct i40e_hw *hw = &pf->hw;
744 u32 val;
745
746 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
747 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
748 (I40E_ITR_NONE << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
749 wr32(hw, I40E_PFINT_DYN_CTLN(vector + vsi->base_vector - 1), val);
750 /* skip the flush */
751}
752
5c2cebda 753void i40e_irq_dynamic_disable(struct i40e_vsi *vsi, int vector);
2ef28cfb 754void i40e_irq_dynamic_disable_icr0(struct i40e_pf *pf);
116a57d4 755void i40e_irq_dynamic_enable_icr0(struct i40e_pf *pf);
38e00438
VD
756#ifdef I40E_FCOE
757struct rtnl_link_stats64 *i40e_get_netdev_stats_struct(
758 struct net_device *netdev,
759 struct rtnl_link_stats64 *storage);
760int i40e_set_mac(struct net_device *netdev, void *p);
761void i40e_set_rx_mode(struct net_device *netdev);
762#endif
7daa6bf3 763int i40e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd);
38e00438
VD
764#ifdef I40E_FCOE
765void i40e_tx_timeout(struct net_device *netdev);
766int i40e_vlan_rx_add_vid(struct net_device *netdev,
767 __always_unused __be16 proto, u16 vid);
768int i40e_vlan_rx_kill_vid(struct net_device *netdev,
769 __always_unused __be16 proto, u16 vid);
770#endif
96664483 771int i40e_open(struct net_device *netdev);
6c167f58 772int i40e_vsi_open(struct i40e_vsi *vsi);
7daa6bf3
JB
773void i40e_vlan_stripping_disable(struct i40e_vsi *vsi);
774int i40e_vsi_add_vlan(struct i40e_vsi *vsi, s16 vid);
775int i40e_vsi_kill_vlan(struct i40e_vsi *vsi, s16 vid);
776struct i40e_mac_filter *i40e_put_mac_in_vlan(struct i40e_vsi *vsi, u8 *macaddr,
777 bool is_vf, bool is_netdev);
778bool i40e_is_vsi_in_vlan(struct i40e_vsi *vsi);
779struct i40e_mac_filter *i40e_find_mac(struct i40e_vsi *vsi, u8 *macaddr,
780 bool is_vf, bool is_netdev);
38e00438 781#ifdef I40E_FCOE
38e00438
VD
782int i40e_close(struct net_device *netdev);
783int i40e_setup_tc(struct net_device *netdev, u8 tc);
784void i40e_netpoll(struct net_device *netdev);
785int i40e_fcoe_enable(struct net_device *netdev);
786int i40e_fcoe_disable(struct net_device *netdev);
787int i40e_fcoe_vsi_init(struct i40e_vsi *vsi, struct i40e_vsi_context *ctxt);
788u8 i40e_get_fcoe_tc_map(struct i40e_pf *pf);
789void i40e_fcoe_config_netdev(struct net_device *netdev, struct i40e_vsi *vsi);
790void i40e_fcoe_vsi_setup(struct i40e_pf *pf);
21364bcf 791void i40e_init_pf_fcoe(struct i40e_pf *pf);
38e00438
VD
792int i40e_fcoe_setup_ddp_resources(struct i40e_vsi *vsi);
793void i40e_fcoe_free_ddp_resources(struct i40e_vsi *vsi);
794int i40e_fcoe_handle_offload(struct i40e_ring *rx_ring,
795 union i40e_rx_desc *rx_desc,
796 struct sk_buff *skb);
797void i40e_fcoe_handle_status(struct i40e_ring *rx_ring,
798 union i40e_rx_desc *rx_desc, u8 prog_id);
799#endif /* I40E_FCOE */
7daa6bf3 800void i40e_vlan_stripping_enable(struct i40e_vsi *vsi);
4e3b35b0
NP
801#ifdef CONFIG_I40E_DCB
802void i40e_dcbnl_flush_apps(struct i40e_pf *pf,
750fcbcf 803 struct i40e_dcbx_config *old_cfg,
4e3b35b0
NP
804 struct i40e_dcbx_config *new_cfg);
805void i40e_dcbnl_set_all(struct i40e_vsi *vsi);
806void i40e_dcbnl_setup(struct i40e_vsi *vsi);
807bool i40e_dcb_need_reconfig(struct i40e_pf *pf,
808 struct i40e_dcbx_config *old_cfg,
809 struct i40e_dcbx_config *new_cfg);
810#endif /* CONFIG_I40E_DCB */
beb0dff1
JK
811void i40e_ptp_rx_hang(struct i40e_vsi *vsi);
812void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf);
813void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index);
814void i40e_ptp_set_increment(struct i40e_pf *pf);
815int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
816int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
817void i40e_ptp_init(struct i40e_pf *pf);
818void i40e_ptp_stop(struct i40e_pf *pf);
51616018 819int i40e_is_vsi_uplink_mode_veb(struct i40e_vsi *vsi);
f4492db1
GR
820i40e_status i40e_get_npar_bw_setting(struct i40e_pf *pf);
821i40e_status i40e_set_npar_bw_setting(struct i40e_pf *pf);
822i40e_status i40e_commit_npar_bw_setting(struct i40e_pf *pf);
c156f856 823void i40e_print_link_message(struct i40e_vsi *vsi, bool isup);
7daa6bf3 824#endif /* _I40E_H_ */
This page took 0.247605 seconds and 5 git commands to generate.