igb: use mac loopback for i354 backplane
[deliverable/linux.git] / drivers / net / ethernet / intel / igb / e1000_defines.h
CommitLineData
e52c0f96
CW
1/* Intel(R) Gigabit Ethernet Linux driver
2 * Copyright(c) 2007-2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, see <http://www.gnu.org/licenses/>.
15 *
16 * The full GNU General Public License is included in this distribution in
17 * the file called "COPYING".
18 *
19 * Contact Information:
20 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
21 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
22 */
9d5c8243
AK
23
24#ifndef _E1000_DEFINES_H_
25#define _E1000_DEFINES_H_
26
27/* Number of Transmit and Receive Descriptors must be a multiple of 8 */
28#define REQ_TX_DESCRIPTOR_MULTIPLE 8
29#define REQ_RX_DESCRIPTOR_MULTIPLE 8
30
31/* Definitions for power management and wakeup registers */
32/* Wake Up Control */
33#define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
34
35/* Wake Up Filter Control */
36#define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
37#define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
38#define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
39#define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
40#define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
9d5c8243
AK
41
42/* Extended Device Control */
0c375ac1 43#define E1000_CTRL_EXT_SDP2_DATA 0x00000040 /* Value of SW Defineable Pin 2 */
2fb02a26 44#define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Defineable Pin 3 */
0c375ac1
CW
45#define E1000_CTRL_EXT_SDP2_DIR 0x00000400 /* SDP2 Data direction */
46#define E1000_CTRL_EXT_SDP3_DIR 0x00000800 /* SDP3 Data direction */
47
4ae196df
AD
48/* Physical Func Reset Done Indication */
49#define E1000_CTRL_EXT_PFRSTD 0x00004000
9d5c8243
AK
50#define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
51#define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000
bb2ac47b 52#define E1000_CTRL_EXT_LINK_MODE_1000BASE_KX 0x00400000
9d5c8243 53#define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000
7ef5ed1c 54#define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000
9d5c8243
AK
55#define E1000_CTRL_EXT_EIAME 0x01000000
56#define E1000_CTRL_EXT_IRCA 0x00000001
57/* Interrupt delay cancellation */
58/* Driver loaded bit for FW */
59#define E1000_CTRL_EXT_DRV_LOAD 0x10000000
60/* Interrupt acknowledge Auto-mask */
61/* Clear Interrupt timers after IMS clear */
62/* packet buffer parity error detection enabled */
63/* descriptor FIFO parity error detection enable */
641ac5c0
AA
64#define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */
65#define E1000_I2CCMD_REG_ADDR_SHIFT 16
66#define E1000_I2CCMD_PHY_ADDR_SHIFT 24
67#define E1000_I2CCMD_OPCODE_READ 0x08000000
68#define E1000_I2CCMD_OPCODE_WRITE 0x00000000
69#define E1000_I2CCMD_READY 0x20000000
70#define E1000_I2CCMD_ERROR 0x80000000
71#define E1000_I2CCMD_SFP_DATA_ADDR(a) (0x0000 + (a))
72#define E1000_I2CCMD_SFP_DIAG_ADDR(a) (0x0100 + (a))
73#define E1000_MAX_SGMII_PHY_REG_ADDR 255
74#define E1000_I2CCMD_PHY_TIMEOUT 200
75#define E1000_IVAR_VALID 0x80
76#define E1000_GPIE_NSICR 0x00000001
77#define E1000_GPIE_MSIX_MODE 0x00000010
78#define E1000_GPIE_EIAME 0x40000000
79#define E1000_GPIE_PBA 0x80000000
9d5c8243 80
652fff32 81/* Receive Descriptor bit definitions */
9d5c8243
AK
82#define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
83#define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
84#define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
85#define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
652fff32 86#define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
9d5c8243 87#define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
33af6bcc 88#define E1000_RXD_STAT_TS 0x10000 /* Pkt was time stamped */
9d5c8243 89
8be10e91 90#define E1000_RXDEXT_STATERR_LB 0x00040000
9d5c8243
AK
91#define E1000_RXDEXT_STATERR_CE 0x01000000
92#define E1000_RXDEXT_STATERR_SE 0x02000000
93#define E1000_RXDEXT_STATERR_SEQ 0x04000000
94#define E1000_RXDEXT_STATERR_CXE 0x10000000
95#define E1000_RXDEXT_STATERR_TCPE 0x20000000
96#define E1000_RXDEXT_STATERR_IPE 0x40000000
97#define E1000_RXDEXT_STATERR_RXE 0x80000000
98
9d5c8243
AK
99/* Same mask, but for extended and packet split descriptors */
100#define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
9005df38
CW
101 E1000_RXDEXT_STATERR_CE | \
102 E1000_RXDEXT_STATERR_SE | \
103 E1000_RXDEXT_STATERR_SEQ | \
104 E1000_RXDEXT_STATERR_CXE | \
105 E1000_RXDEXT_STATERR_RXE)
9d5c8243
AK
106
107#define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
108#define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
109#define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
110#define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
111#define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
112
113
114/* Management Control */
115#define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
116#define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
0a915b95 117#define E1000_MANC_EN_BMC2OS 0x10000000 /* OSBMC is Enabled or not */
9d5c8243
AK
118/* Enable Neighbor Discovery Filtering */
119#define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
120#define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
121/* Enable MAC address filtering */
122#define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000
9d5c8243
AK
123
124/* Receive Control */
125#define E1000_RCTL_EN 0x00000002 /* enable */
126#define E1000_RCTL_SBP 0x00000004 /* store bad packet */
127#define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
128#define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
129#define E1000_RCTL_LPE 0x00000020 /* long packet enable */
9d5c8243
AK
130#define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
131#define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
132#define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */
133#define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
134#define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
9d5c8243
AK
135#define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */
136#define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */
9d5c8243
AK
137#define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
138#define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
89eaefb6
BG
139#define E1000_RCTL_DPF 0x00400000 /* Discard Pause Frames */
140#define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */
9d5c8243
AK
141#define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */
142
b980ac18 143/* Use byte values for the following shift parameters
9d5c8243
AK
144 * Usage:
145 * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
146 * E1000_PSRCTL_BSIZE0_MASK) |
147 * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
148 * E1000_PSRCTL_BSIZE1_MASK) |
149 * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
150 * E1000_PSRCTL_BSIZE2_MASK) |
151 * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
152 * E1000_PSRCTL_BSIZE3_MASK))
153 * where value0 = [128..16256], default=256
154 * value1 = [1024..64512], default=4096
155 * value2 = [0..64512], default=4096
156 * value3 = [0..64512], default=0
157 */
158
159#define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
160#define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
161#define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
162#define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
163
164#define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */
165#define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */
166#define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */
167#define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */
168
169/* SWFW_SYNC Definitions */
170#define E1000_SWFW_EEP_SM 0x1
171#define E1000_SWFW_PHY0_SM 0x2
172#define E1000_SWFW_PHY1_SM 0x4
ede3ef0d
NN
173#define E1000_SWFW_PHY2_SM 0x20
174#define E1000_SWFW_PHY3_SM 0x40
9d5c8243
AK
175
176/* FACTPS Definitions */
177/* Device Control */
178#define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
179#define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */
2d064c06 180#define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
9d5c8243
AK
181#define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
182#define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
183#define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
184#define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
185#define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
186#define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
187#define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
188#define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
189/* Defined polarity of Dock/Undock indication in SDP[0] */
190/* Reset both PHY ports, through PHYRST_N pin */
191/* enable link status from external LINK_0 and LINK_1 pins */
192#define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
193#define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
0c375ac1
CW
194#define E1000_CTRL_SDP0_DIR 0x00400000 /* SDP0 Data direction */
195#define E1000_CTRL_SDP1_DIR 0x00800000 /* SDP1 Data direction */
9d5c8243
AK
196#define E1000_CTRL_RST 0x04000000 /* Global reset */
197#define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
198#define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
199#define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
200#define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
201/* Initiate an interrupt to manageability engine */
202#define E1000_CTRL_I2C_ENA 0x02000000 /* I2C enable */
203
204/* Bit definitions for the Management Data IO (MDIO) and Management Data
205 * Clock (MDC) pins in the Device Control Register.
206 */
207
208#define E1000_CONNSW_ENRGSRC 0x4
56cec249
CW
209#define E1000_CONNSW_PHYSD 0x400
210#define E1000_CONNSW_PHY_PDN 0x800
211#define E1000_CONNSW_SERDESD 0x200
212#define E1000_CONNSW_AUTOSENSE_CONF 0x2
213#define E1000_CONNSW_AUTOSENSE_EN 0x1
2d064c06 214#define E1000_PCS_CFG_PCS_EN 8
9d5c8243
AK
215#define E1000_PCS_LCTL_FLV_LINK_UP 1
216#define E1000_PCS_LCTL_FSV_100 2
217#define E1000_PCS_LCTL_FSV_1000 4
218#define E1000_PCS_LCTL_FDV_FULL 8
219#define E1000_PCS_LCTL_FSD 0x10
220#define E1000_PCS_LCTL_FORCE_LINK 0x20
726c09e7 221#define E1000_PCS_LCTL_FORCE_FCTRL 0x80
9d5c8243
AK
222#define E1000_PCS_LCTL_AN_ENABLE 0x10000
223#define E1000_PCS_LCTL_AN_RESTART 0x20000
224#define E1000_PCS_LCTL_AN_TIMEOUT 0x40000
2d064c06 225#define E1000_ENABLE_SERDES_LOOPBACK 0x0410
9d5c8243
AK
226
227#define E1000_PCS_LSTS_LINK_OK 1
228#define E1000_PCS_LSTS_SPEED_100 2
229#define E1000_PCS_LSTS_SPEED_1000 4
230#define E1000_PCS_LSTS_DUPLEX_FULL 8
231#define E1000_PCS_LSTS_SYNK_OK 0x10
232
233/* Device Status */
234#define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
235#define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
236#define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
237#define E1000_STATUS_FUNC_SHIFT 2
238#define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
239#define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
240#define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
241#define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
242/* Change in Dock/Undock state. Clear on write '0'. */
243/* Status of Master requests. */
244#define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000
245/* BMC external code execution disabled */
246
ceb5f13b
CW
247#define E1000_STATUS_2P5_SKU 0x00001000 /* Val of 2.5GBE SKU strap */
248#define E1000_STATUS_2P5_SKU_OVER 0x00002000 /* Val of 2.5GBE SKU Over */
9d5c8243
AK
249/* Constants used to intrepret the masked PCI-X bus speed. */
250
251#define SPEED_10 10
252#define SPEED_100 100
253#define SPEED_1000 1000
ceb5f13b 254#define SPEED_2500 2500
9d5c8243
AK
255#define HALF_DUPLEX 1
256#define FULL_DUPLEX 2
257
258
259#define ADVERTISE_10_HALF 0x0001
260#define ADVERTISE_10_FULL 0x0002
261#define ADVERTISE_100_HALF 0x0004
262#define ADVERTISE_100_FULL 0x0008
263#define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */
264#define ADVERTISE_1000_FULL 0x0020
265
266/* 1000/H is not supported, nor spec-compliant. */
267#define E1000_ALL_SPEED_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
268 ADVERTISE_100_HALF | ADVERTISE_100_FULL | \
269 ADVERTISE_1000_FULL)
270#define E1000_ALL_NOT_GIG (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
271 ADVERTISE_100_HALF | ADVERTISE_100_FULL)
272#define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL)
273#define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL)
274#define E1000_ALL_FULL_DUPLEX (ADVERTISE_10_FULL | ADVERTISE_100_FULL | \
275 ADVERTISE_1000_FULL)
276#define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF)
277
278#define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX
279
280/* LED Control */
cf7ed221
AA
281#define E1000_LEDCTL_LED0_MODE_SHIFT 0
282#define E1000_LEDCTL_LED0_BLINK 0x00000080
283#define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
284#define E1000_LEDCTL_LED0_IVRT 0x00000040
9d5c8243
AK
285
286#define E1000_LEDCTL_MODE_LED_ON 0xE
287#define E1000_LEDCTL_MODE_LED_OFF 0xF
288
289/* Transmit Descriptor bit definitions */
290#define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
291#define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
292#define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
293#define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
294#define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
295#define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
0e014cb1 296#define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
9d5c8243
AK
297/* Extended desc bits for Linksec and timesync */
298
299/* Transmit Control */
300#define E1000_TCTL_EN 0x00000002 /* enable tx */
301#define E1000_TCTL_PSP 0x00000008 /* pad short packets */
302#define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
303#define E1000_TCTL_COLD 0x003ff000 /* collision distance */
304#define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
305
831ec0b4 306/* DMA Coalescing register fields */
e52c0f96
CW
307#define E1000_DMACR_DMACWT_MASK 0x00003FFF /* DMA Coal Watchdog Timer */
308#define E1000_DMACR_DMACTHR_MASK 0x00FF0000 /* DMA Coal Rx Threshold */
831ec0b4 309#define E1000_DMACR_DMACTHR_SHIFT 16
e52c0f96 310#define E1000_DMACR_DMAC_LX_MASK 0x30000000 /* Lx when no PCIe trans */
831ec0b4
CW
311#define E1000_DMACR_DMAC_LX_SHIFT 28
312#define E1000_DMACR_DMAC_EN 0x80000000 /* Enable DMA Coalescing */
0c02dd98
MV
313/* DMA Coalescing BMC-to-OS Watchdog Enable */
314#define E1000_DMACR_DC_BMC2OSW_EN 0x00008000
831ec0b4 315
e52c0f96 316#define E1000_DMCTXTH_DMCTTHR_MASK 0x00000FFF /* DMA Coal Tx Threshold */
831ec0b4
CW
317
318#define E1000_DMCTLX_TTLX_MASK 0x00000FFF /* Time to LX request */
319
e52c0f96
CW
320#define E1000_DMCRTRH_UTRESH_MASK 0x0007FFFF /* Rx Traffic Rate Thresh */
321#define E1000_DMCRTRH_LRPRCW 0x80000000 /* Rx pkt rate curr window */
831ec0b4 322
e52c0f96 323#define E1000_DMCCNT_CCOUNT_MASK 0x01FFFFFF /* DMA Coal Rx Current Cnt */
831ec0b4 324
e52c0f96 325#define E1000_FCRTC_RTH_COAL_MASK 0x0003FFF0 /* FC Rx Thresh High val */
831ec0b4
CW
326#define E1000_FCRTC_RTH_COAL_SHIFT 4
327#define E1000_PCIEMISC_LX_DECISION 0x00000080 /* Lx power decision */
9d5c8243 328
e57b8bdb
MV
329/* Timestamp in Rx buffer */
330#define E1000_RXPBS_CFG_TS_EN 0x80000000
331
9d5c8243
AK
332/* SerDes Control */
333#define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
334
335/* Receive Checksum Control */
2844f797 336#define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */
9d5c8243 337#define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
b9473560 338#define E1000_RXCSUM_CRCOFL 0x00000800 /* CRC32 offload enable */
9d5c8243
AK
339#define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
340
341/* Header split receive */
662d7205 342#define E1000_RFCTL_LEF 0x00040000
9d5c8243
AK
343
344/* Collision related configuration parameters */
345#define E1000_COLLISION_THRESHOLD 15
346#define E1000_CT_SHIFT 4
347#define E1000_COLLISION_DISTANCE 63
348#define E1000_COLD_SHIFT 12
349
350/* Ethertype field values */
351#define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */
352
353#define MAX_JUMBO_FRAME_SIZE 0x3F00
354
9d5c8243 355/* PBA constants */
9d5c8243 356#define E1000_PBA_34K 0x0022
2d064c06 357#define E1000_PBA_64K 0x0040 /* 64KB */
9d5c8243 358
9d5c8243
AK
359/* SW Semaphore Register */
360#define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
361#define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
362
363/* Interrupt Cause Read */
364#define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
9d5c8243
AK
365#define E1000_ICR_LSC 0x00000004 /* Link Status Change */
366#define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */
367#define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */
9d5c8243 368#define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */
4ae196df 369#define E1000_ICR_VMMB 0x00000100 /* VM MB event */
1f6e8178 370#define E1000_ICR_TS 0x00080000 /* Time Sync Interrupt */
55cac248 371#define E1000_ICR_DRSTA 0x40000000 /* Device Reset Asserted */
9d5c8243
AK
372/* If this bit asserted, the driver should claim the interrupt */
373#define E1000_ICR_INT_ASSERTED 0x80000000
9d5c8243 374/* LAN connected device generates an interrupt */
dda0e083 375#define E1000_ICR_DOUTSYNC 0x10000000 /* NIC DMA out of sync */
9d5c8243
AK
376
377/* Extended Interrupt Cause Read */
378#define E1000_EICR_RX_QUEUE0 0x00000001 /* Rx Queue 0 Interrupt */
379#define E1000_EICR_RX_QUEUE1 0x00000002 /* Rx Queue 1 Interrupt */
380#define E1000_EICR_RX_QUEUE2 0x00000004 /* Rx Queue 2 Interrupt */
381#define E1000_EICR_RX_QUEUE3 0x00000008 /* Rx Queue 3 Interrupt */
382#define E1000_EICR_TX_QUEUE0 0x00000100 /* Tx Queue 0 Interrupt */
383#define E1000_EICR_TX_QUEUE1 0x00000200 /* Tx Queue 1 Interrupt */
384#define E1000_EICR_TX_QUEUE2 0x00000400 /* Tx Queue 2 Interrupt */
385#define E1000_EICR_TX_QUEUE3 0x00000800 /* Tx Queue 3 Interrupt */
9d5c8243
AK
386#define E1000_EICR_OTHER 0x80000000 /* Interrupt Cause Active */
387/* TCP Timer */
388
b980ac18 389/* This defines the bits that are set in the Interrupt Mask
9d5c8243
AK
390 * Set/Read Register. Each bit is documented below:
391 * o RXT0 = Receiver Timer Interrupt (ring 0)
392 * o TXDW = Transmit Descriptor Written Back
393 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
394 * o RXSEQ = Receive Sequence Error
395 * o LSC = Link Status Change
396 */
397#define IMS_ENABLE_MASK ( \
9005df38
CW
398 E1000_IMS_RXT0 | \
399 E1000_IMS_TXDW | \
400 E1000_IMS_RXDMT0 | \
401 E1000_IMS_RXSEQ | \
402 E1000_IMS_LSC | \
403 E1000_IMS_DOUTSYNC)
9d5c8243
AK
404
405/* Interrupt Mask Set */
406#define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
407#define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
4ae196df 408#define E1000_IMS_VMMB E1000_ICR_VMMB /* Mail box activity */
1f6e8178 409#define E1000_IMS_TS E1000_ICR_TS /* Time Sync Interrupt */
9d5c8243
AK
410#define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
411#define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
412#define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
55cac248 413#define E1000_IMS_DRSTA E1000_ICR_DRSTA /* Device Reset Asserted */
dda0e083 414#define E1000_IMS_DOUTSYNC E1000_ICR_DOUTSYNC /* NIC DMA out of sync */
9d5c8243
AK
415
416/* Extended Interrupt Mask Set */
9d5c8243
AK
417#define E1000_EIMS_OTHER E1000_EICR_OTHER /* Interrupt Cause Active */
418
419/* Interrupt Cause Set */
420#define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
421#define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
55cac248 422#define E1000_ICS_DRSTA E1000_ICR_DRSTA /* Device Reset Aserted */
9d5c8243
AK
423
424/* Extended Interrupt Cause Set */
0ba82994
AD
425/* E1000_EITR_CNT_IGNR is only for 82576 and newer */
426#define E1000_EITR_CNT_IGNR 0x80000000 /* Don't reset counters on write */
427
9d5c8243
AK
428
429/* Transmit Descriptor Control */
430/* Enable the counting of descriptors still to be processed. */
431
432/* Flow Control Constants */
433#define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
434#define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
435#define FLOW_CONTROL_TYPE 0x8808
436
daf56e40
CW
437/* Transmit Config Word */
438#define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */
439#define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */
440
9d5c8243
AK
441/* 802.1q VLAN Packet Size */
442#define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMA'd) */
443#define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
444
445/* Receive Address */
b980ac18 446/* Number of high/low register pairs in the RAR. The RAR (Receive Address
9d5c8243
AK
447 * Registers) holds the directed and multicast addresses that we monitor.
448 * Technically, we have 16 spots. However, we reserve one of these spots
449 * (RAR[15]) for our directed address used by controllers with
450 * manageability enabled, allowing us room for 15 multicast addresses.
451 */
452#define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
40a70b38
AD
453#define E1000_RAL_MAC_ADDR_LEN 4
454#define E1000_RAH_MAC_ADDR_LEN 2
e1739522
AD
455#define E1000_RAH_POOL_MASK 0x03FC0000
456#define E1000_RAH_POOL_1 0x00040000
9d5c8243
AK
457
458/* Error Codes */
2c670b5b 459#define E1000_SUCCESS 0
9d5c8243
AK
460#define E1000_ERR_NVM 1
461#define E1000_ERR_PHY 2
462#define E1000_ERR_CONFIG 3
463#define E1000_ERR_PARAM 4
464#define E1000_ERR_MAC_INIT 5
465#define E1000_ERR_RESET 9
466#define E1000_ERR_MASTER_REQUESTS_PENDING 10
9d5c8243
AK
467#define E1000_BLK_PHY_RESET 12
468#define E1000_ERR_SWFW_SYNC 13
469#define E1000_NOT_IMPLEMENTED 14
4ae196df 470#define E1000_ERR_MBX 15
9835fd73
CW
471#define E1000_ERR_INVALID_ARGUMENT 16
472#define E1000_ERR_NO_SPACE 17
473#define E1000_ERR_NVM_PBA_SECTION 18
f96a8a0b 474#define E1000_ERR_INVM_VALUE_NOT_FOUND 19
441fc6fd 475#define E1000_ERR_I2C 20
9d5c8243
AK
476
477/* Loop limit on how long we wait for auto-negotiation to complete */
478#define COPPER_LINK_UP_LIMIT 10
479#define PHY_AUTO_NEG_LIMIT 45
480#define PHY_FORCE_LIMIT 20
481/* Number of 100 microseconds we wait for PCI Express master disable */
482#define MASTER_DISABLE_TIMEOUT 800
483/* Number of milliseconds we wait for PHY configuration done after MAC reset */
484#define PHY_CFG_TIMEOUT 100
485/* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
486/* Number of milliseconds for NVM auto read done after MAC reset. */
487#define AUTO_READ_DONE_TIMEOUT 10
488
489/* Flow Control */
490#define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
491
c5b9bd5e
AD
492#define E1000_TSYNCTXCTL_VALID 0x00000001 /* tx timestamp valid */
493#define E1000_TSYNCTXCTL_ENABLED 0x00000010 /* enable tx timestampping */
494
495#define E1000_TSYNCRXCTL_VALID 0x00000001 /* rx timestamp valid */
496#define E1000_TSYNCRXCTL_TYPE_MASK 0x0000000E /* rx type mask */
497#define E1000_TSYNCRXCTL_TYPE_L2_V2 0x00
498#define E1000_TSYNCRXCTL_TYPE_L4_V1 0x02
499#define E1000_TSYNCRXCTL_TYPE_L2_L4_V2 0x04
500#define E1000_TSYNCRXCTL_TYPE_ALL 0x08
501#define E1000_TSYNCRXCTL_TYPE_EVENT_V2 0x0A
502#define E1000_TSYNCRXCTL_ENABLED 0x00000010 /* enable rx timestampping */
503
504#define E1000_TSYNCRXCFG_PTP_V1_CTRLT_MASK 0x000000FF
505#define E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE 0x00
506#define E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE 0x01
507#define E1000_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE 0x02
508#define E1000_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE 0x03
509#define E1000_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE 0x04
510
511#define E1000_TSYNCRXCFG_PTP_V2_MSGID_MASK 0x00000F00
512#define E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE 0x0000
513#define E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE 0x0100
514#define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE 0x0200
515#define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE 0x0300
516#define E1000_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE 0x0800
517#define E1000_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE 0x0900
518#define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE 0x0A00
519#define E1000_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE 0x0B00
520#define E1000_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE 0x0C00
521#define E1000_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE 0x0D00
522
523#define E1000_TIMINCA_16NS_SHIFT 24
524
0c375ac1
CW
525/* Time Sync Interrupt Cause/Mask Register Bits */
526
527#define TSINTR_SYS_WRAP (1 << 0) /* SYSTIM Wrap around. */
528#define TSINTR_TXTS (1 << 1) /* Transmit Timestamp. */
529#define TSINTR_RXTS (1 << 2) /* Receive Timestamp. */
530#define TSINTR_TT0 (1 << 3) /* Target Time 0 Trigger. */
531#define TSINTR_TT1 (1 << 4) /* Target Time 1 Trigger. */
532#define TSINTR_AUTT0 (1 << 5) /* Auxiliary Timestamp 0 Taken. */
533#define TSINTR_AUTT1 (1 << 6) /* Auxiliary Timestamp 1 Taken. */
534#define TSINTR_TADJ (1 << 7) /* Time Adjust Done. */
535
536#define TSYNC_INTERRUPTS TSINTR_TXTS
537#define E1000_TSICR_TXTS TSINTR_TXTS
538
539/* TSAUXC Configuration Bits */
540#define TSAUXC_EN_TT0 (1 << 0) /* Enable target time 0. */
541#define TSAUXC_EN_TT1 (1 << 1) /* Enable target time 1. */
542#define TSAUXC_EN_CLK0 (1 << 2) /* Enable Configurable Frequency Clock 0. */
543#define TSAUXC_SAMP_AUT0 (1 << 3) /* Latch SYSTIML/H into AUXSTMPL/0. */
544#define TSAUXC_ST0 (1 << 4) /* Start Clock 0 Toggle on Target Time 0. */
545#define TSAUXC_EN_CLK1 (1 << 5) /* Enable Configurable Frequency Clock 1. */
546#define TSAUXC_SAMP_AUT1 (1 << 6) /* Latch SYSTIML/H into AUXSTMPL/1. */
547#define TSAUXC_ST1 (1 << 7) /* Start Clock 1 Toggle on Target Time 1. */
548#define TSAUXC_EN_TS0 (1 << 8) /* Enable hardware timestamp 0. */
549#define TSAUXC_AUTT0 (1 << 9) /* Auxiliary Timestamp Taken. */
550#define TSAUXC_EN_TS1 (1 << 10) /* Enable hardware timestamp 0. */
551#define TSAUXC_AUTT1 (1 << 11) /* Auxiliary Timestamp Taken. */
552#define TSAUXC_PLSG (1 << 17) /* Generate a pulse. */
553#define TSAUXC_DISABLE (1 << 31) /* Disable SYSTIM Count Operation. */
554
555/* SDP Configuration Bits */
556#define AUX0_SEL_SDP0 (0 << 0) /* Assign SDP0 to auxiliary time stamp 0. */
557#define AUX0_SEL_SDP1 (1 << 0) /* Assign SDP1 to auxiliary time stamp 0. */
558#define AUX0_SEL_SDP2 (2 << 0) /* Assign SDP2 to auxiliary time stamp 0. */
559#define AUX0_SEL_SDP3 (3 << 0) /* Assign SDP3 to auxiliary time stamp 0. */
560#define AUX0_TS_SDP_EN (1 << 2) /* Enable auxiliary time stamp trigger 0. */
561#define AUX1_SEL_SDP0 (0 << 3) /* Assign SDP0 to auxiliary time stamp 1. */
562#define AUX1_SEL_SDP1 (1 << 3) /* Assign SDP1 to auxiliary time stamp 1. */
563#define AUX1_SEL_SDP2 (2 << 3) /* Assign SDP2 to auxiliary time stamp 1. */
564#define AUX1_SEL_SDP3 (3 << 3) /* Assign SDP3 to auxiliary time stamp 1. */
565#define AUX1_TS_SDP_EN (1 << 5) /* Enable auxiliary time stamp trigger 1. */
566#define TS_SDP0_SEL_TT0 (0 << 6) /* Target time 0 is output on SDP0. */
567#define TS_SDP0_SEL_TT1 (1 << 6) /* Target time 1 is output on SDP0. */
568#define TS_SDP0_SEL_FC0 (2 << 6) /* Freq clock 0 is output on SDP0. */
569#define TS_SDP0_SEL_FC1 (3 << 6) /* Freq clock 1 is output on SDP0. */
570#define TS_SDP0_EN (1 << 8) /* SDP0 is assigned to Tsync. */
571#define TS_SDP1_SEL_TT0 (0 << 9) /* Target time 0 is output on SDP1. */
572#define TS_SDP1_SEL_TT1 (1 << 9) /* Target time 1 is output on SDP1. */
573#define TS_SDP1_SEL_FC0 (2 << 9) /* Freq clock 0 is output on SDP1. */
574#define TS_SDP1_SEL_FC1 (3 << 9) /* Freq clock 1 is output on SDP1. */
575#define TS_SDP1_EN (1 << 11) /* SDP1 is assigned to Tsync. */
576#define TS_SDP2_SEL_TT0 (0 << 12) /* Target time 0 is output on SDP2. */
577#define TS_SDP2_SEL_TT1 (1 << 12) /* Target time 1 is output on SDP2. */
578#define TS_SDP2_SEL_FC0 (2 << 12) /* Freq clock 0 is output on SDP2. */
579#define TS_SDP2_SEL_FC1 (3 << 12) /* Freq clock 1 is output on SDP2. */
580#define TS_SDP2_EN (1 << 14) /* SDP2 is assigned to Tsync. */
581#define TS_SDP3_SEL_TT0 (0 << 15) /* Target time 0 is output on SDP3. */
582#define TS_SDP3_SEL_TT1 (1 << 15) /* Target time 1 is output on SDP3. */
583#define TS_SDP3_SEL_FC0 (2 << 15) /* Freq clock 0 is output on SDP3. */
584#define TS_SDP3_SEL_FC1 (3 << 15) /* Freq clock 1 is output on SDP3. */
585#define TS_SDP3_EN (1 << 17) /* SDP3 is assigned to Tsync. */
1f6e8178 586
4085f746
NN
587#define E1000_MDICNFG_EXT_MDIO 0x80000000 /* MDI ext/int destination */
588#define E1000_MDICNFG_COM_MDIO 0x40000000 /* MDI shared w/ lan 0 */
589#define E1000_MDICNFG_PHY_MASK 0x03E00000
590#define E1000_MDICNFG_PHY_SHIFT 21
591
2bdfc4e2
CW
592#define E1000_MEDIA_PORT_COPPER 1
593#define E1000_MEDIA_PORT_OTHER 2
594#define E1000_M88E1112_AUTO_COPPER_SGMII 0x2
595#define E1000_M88E1112_AUTO_COPPER_BASEX 0x3
596#define E1000_M88E1112_STATUS_LINK 0x0004 /* Interface Link Bit */
597#define E1000_M88E1112_MAC_CTRL_1 0x10
598#define E1000_M88E1112_MAC_CTRL_1_MODE_MASK 0x0380 /* Mode Select */
599#define E1000_M88E1112_MAC_CTRL_1_MODE_SHIFT 7
600#define E1000_M88E1112_PAGE_ADDR 0x16
601#define E1000_M88E1112_STATUS 0x01
602
009bc06e
AD
603/* PCI Express Control */
604#define E1000_GCR_CMPL_TMOUT_MASK 0x0000F000
605#define E1000_GCR_CMPL_TMOUT_10ms 0x00001000
606#define E1000_GCR_CMPL_TMOUT_RESEND 0x00010000
607#define E1000_GCR_CAP_VER2 0x00040000
608
a14bc2bb
RH
609/* mPHY Address Control and Data Registers */
610#define E1000_MPHY_ADDR_CTL 0x0024 /* mPHY Address Control Register */
611#define E1000_MPHY_ADDR_CTL_OFFSET_MASK 0xFFFF0000
612#define E1000_MPHY_DATA 0x0E10 /* mPHY Data Register */
613
614/* mPHY PCS CLK Register */
615#define E1000_MPHY_PCS_CLK_REG_OFFSET 0x0004 /* mPHY PCS CLK AFE CSR Offset */
616/* mPHY Near End Digital Loopback Override Bit */
617#define E1000_MPHY_PCS_CLK_REG_DIGINELBEN 0x10
618
daf56e40
CW
619#define E1000_PCS_LCTL_FORCE_FCTRL 0x80
620#define E1000_PCS_LSTS_AN_COMPLETE 0x10000
621
9d5c8243
AK
622/* PHY Control Register */
623#define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
624#define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
88a268c1 625#define MII_CR_POWER_DOWN 0x0800 /* Power down */
9d5c8243
AK
626#define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
627#define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
628#define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
629#define MII_CR_SPEED_1000 0x0040
630#define MII_CR_SPEED_100 0x2000
631#define MII_CR_SPEED_10 0x0000
632
633/* PHY Status Register */
634#define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
635#define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
636
637/* Autoneg Advertisement Register */
638#define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */
639#define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */
640#define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */
641#define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */
642#define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */
643#define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */
644
645/* Link Partner Ability Register (Base Page) */
646#define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */
647#define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */
648
649/* Autoneg Expansion Register */
650
651/* 1000BASE-T Control Register */
652#define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */
653#define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */
9d5c8243
AK
654#define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */
655 /* 0=Configure PHY as Slave */
656#define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */
657 /* 0=Automatic Master/Slave config */
658
659/* 1000BASE-T Status Register */
660#define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
661#define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */
662
663
664/* PHY 1000 MII Register/Bit Definitions */
665/* PHY Registers defined by IEEE */
666#define PHY_CONTROL 0x00 /* Control Register */
652fff32 667#define PHY_STATUS 0x01 /* Status Register */
9d5c8243
AK
668#define PHY_ID1 0x02 /* Phy Id Reg (word 1) */
669#define PHY_ID2 0x03 /* Phy Id Reg (word 2) */
670#define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
671#define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
672#define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */
673#define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
674
675/* NVM Control */
676#define E1000_EECD_SK 0x00000001 /* NVM Clock */
677#define E1000_EECD_CS 0x00000002 /* NVM Chip Select */
678#define E1000_EECD_DI 0x00000004 /* NVM Data In */
679#define E1000_EECD_DO 0x00000008 /* NVM Data Out */
680#define E1000_EECD_REQ 0x00000040 /* NVM Access Request */
681#define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */
682#define E1000_EECD_PRES 0x00000100 /* NVM Present */
683/* NVM Addressing bits based on type 0=small, 1=large */
684#define E1000_EECD_ADDR_BITS 0x00000400
685#define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */
686#define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */
687#define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */
688#define E1000_EECD_SIZE_EX_SHIFT 11
f96a8a0b
CW
689#define E1000_EECD_FLUPD_I210 0x00800000 /* Update FLASH */
690#define E1000_EECD_FLUDONE_I210 0x04000000 /* Update FLASH done*/
5a823d8c 691#define E1000_EECD_FLASH_DETECTED_I210 0x00080000 /* FLASH detected */
f96a8a0b
CW
692#define E1000_FLUDONE_ATTEMPTS 20000
693#define E1000_EERD_EEWR_MAX_COUNT 512 /* buffered EEPROM words rw */
694#define E1000_I210_FIFO_SEL_RX 0x00
695#define E1000_I210_FIFO_SEL_TX_QAV(_i) (0x02 + (_i))
696#define E1000_I210_FIFO_SEL_TX_LEGACY E1000_I210_FIFO_SEL_TX_QAV(0)
697#define E1000_I210_FIFO_SEL_BMC2OS_TX 0x06
698#define E1000_I210_FIFO_SEL_BMC2OS_RX 0x01
ef3a0092
CW
699#define E1000_I210_FLASH_SECTOR_SIZE 0x1000 /* 4KB FLASH sector unit size */
700/* Secure FLASH mode requires removing MSb */
701#define E1000_I210_FW_PTR_MASK 0x7FFF
702/* Firmware code revision field word offset*/
703#define E1000_I210_FW_VER_OFFSET 328
f96a8a0b
CW
704#define E1000_EECD_FLUPD_I210 0x00800000 /* Update FLASH */
705#define E1000_EECD_FLUDONE_I210 0x04000000 /* Update FLASH done*/
706#define E1000_FLUDONE_ATTEMPTS 20000
707#define E1000_EERD_EEWR_MAX_COUNT 512 /* buffered EEPROM words rw */
708#define E1000_I210_FIFO_SEL_RX 0x00
709#define E1000_I210_FIFO_SEL_TX_QAV(_i) (0x02 + (_i))
710#define E1000_I210_FIFO_SEL_TX_LEGACY E1000_I210_FIFO_SEL_TX_QAV(0)
711#define E1000_I210_FIFO_SEL_BMC2OS_TX 0x06
712#define E1000_I210_FIFO_SEL_BMC2OS_RX 0x01
713
9d5c8243
AK
714
715/* Offset to data in NVM read/write registers */
716#define E1000_NVM_RW_REG_DATA 16
717#define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
718#define E1000_NVM_RW_REG_START 1 /* Start operation */
719#define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
720#define E1000_NVM_POLL_READ 0 /* Flag for polling for read complete */
721
722/* NVM Word Offsets */
2c670b5b
CW
723#define NVM_COMPAT 0x0003
724#define NVM_ID_LED_SETTINGS 0x0004 /* SERDES output amplitude */
0b1a6f2e 725#define NVM_VERSION 0x0005
9d5c8243 726#define NVM_INIT_CONTROL2_REG 0x000F
a2cf8b6c 727#define NVM_INIT_CONTROL3_PORT_B 0x0014
9d5c8243
AK
728#define NVM_INIT_CONTROL3_PORT_A 0x0024
729#define NVM_ALT_MAC_ADDR_PTR 0x0037
730#define NVM_CHECKSUM_REG 0x003F
4322e561
CW
731#define NVM_COMPATIBILITY_REG_3 0x0003
732#define NVM_COMPATIBILITY_BIT_MASK 0x8000
f96a8a0b
CW
733#define NVM_MAC_ADDR 0x0000
734#define NVM_SUB_DEV_ID 0x000B
735#define NVM_SUB_VEN_ID 0x000C
736#define NVM_DEV_ID 0x000D
737#define NVM_VEN_ID 0x000E
738#define NVM_INIT_CTRL_2 0x000F
739#define NVM_INIT_CTRL_4 0x0013
740#define NVM_LED_1_CFG 0x001C
741#define NVM_LED_0_2_CFG 0x001F
0b1a6f2e 742#define NVM_ETRACK_WORD 0x0042
7dc98a62 743#define NVM_ETRACK_HIWORD 0x0043
0b1a6f2e
CW
744#define NVM_COMB_VER_OFF 0x0083
745#define NVM_COMB_VER_PTR 0x003d
7dc98a62
CW
746
747/* NVM version defines */
748#define NVM_MAJOR_MASK 0xF000
749#define NVM_MINOR_MASK 0x0FF0
750#define NVM_IMAGE_ID_MASK 0x000F
751#define NVM_COMB_VER_MASK 0x00FF
752#define NVM_MAJOR_SHIFT 12
753#define NVM_MINOR_SHIFT 4
754#define NVM_COMB_VER_SHFT 8
755#define NVM_VER_INVALID 0xFFFF
756#define NVM_ETRACK_SHIFT 16
757#define NVM_ETRACK_VALID 0x8000
758#define NVM_NEW_DEC_MASK 0x0F00
759#define NVM_HEX_CONV 16
760#define NVM_HEX_TENS 10
761
aca5dae8
CW
762#define NVM_ETS_CFG 0x003E
763#define NVM_ETS_LTHRES_DELTA_MASK 0x07C0
764#define NVM_ETS_LTHRES_DELTA_SHIFT 6
765#define NVM_ETS_TYPE_MASK 0x0038
766#define NVM_ETS_TYPE_SHIFT 3
767#define NVM_ETS_TYPE_EMC 0x000
768#define NVM_ETS_NUM_SENSORS_MASK 0x0007
769#define NVM_ETS_DATA_LOC_MASK 0x3C00
770#define NVM_ETS_DATA_LOC_SHIFT 10
771#define NVM_ETS_DATA_INDEX_MASK 0x0300
772#define NVM_ETS_DATA_INDEX_SHIFT 8
773#define NVM_ETS_DATA_HTHRESH_MASK 0x00FF
9d5c8243 774
bb2ac47b
AD
775#define E1000_NVM_CFG_DONE_PORT_0 0x040000 /* MNG config cycle done */
776#define E1000_NVM_CFG_DONE_PORT_1 0x080000 /* ...for second port */
777#define E1000_NVM_CFG_DONE_PORT_2 0x100000 /* ...for third port */
778#define E1000_NVM_CFG_DONE_PORT_3 0x200000 /* ...for fourth port */
779
780#define NVM_82580_LAN_FUNC_OFFSET(a) (a ? (0x40 + (0x40 * a)) : 0)
9d5c8243 781
08451e25
NN
782/* Mask bits for fields in Word 0x24 of the NVM */
783#define NVM_WORD24_COM_MDIO 0x0008 /* MDIO interface shared */
784#define NVM_WORD24_EXT_MDIO 0x0004 /* MDIO accesses routed external */
785
9d5c8243
AK
786/* Mask bits for fields in Word 0x0f of the NVM */
787#define NVM_WORD0F_PAUSE_MASK 0x3000
788#define NVM_WORD0F_ASM_DIR 0x2000
789
790/* Mask bits for fields in Word 0x1a of the NVM */
791
9835fd73
CW
792/* length of string needed to store part num */
793#define E1000_PBANUM_LENGTH 11
794
9d5c8243
AK
795/* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
796#define NVM_SUM 0xBABA
797
798#define NVM_PBA_OFFSET_0 8
799#define NVM_PBA_OFFSET_1 9
f96a8a0b 800#define NVM_RESERVED_WORD 0xFFFF
9835fd73 801#define NVM_PBA_PTR_GUARD 0xFAFA
9d5c8243
AK
802#define NVM_WORD_SIZE_BASE_SHIFT 6
803
804/* NVM Commands - Microwire */
805
806/* NVM Commands - SPI */
807#define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
808#define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */
4322e561 809#define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */
9d5c8243
AK
810#define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
811#define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */
812#define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */
813
814/* SPI NVM Status Register */
815#define NVM_STATUS_RDY_SPI 0x01
816
817/* Word definitions for ID LED Settings */
818#define ID_LED_RESERVED_0000 0x0000
819#define ID_LED_RESERVED_FFFF 0xFFFF
820#define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
821 (ID_LED_OFF1_OFF2 << 8) | \
822 (ID_LED_DEF1_DEF2 << 4) | \
823 (ID_LED_DEF1_DEF2))
824#define ID_LED_DEF1_DEF2 0x1
825#define ID_LED_DEF1_ON2 0x2
826#define ID_LED_DEF1_OFF2 0x3
827#define ID_LED_ON1_DEF2 0x4
828#define ID_LED_ON1_ON2 0x5
829#define ID_LED_ON1_OFF2 0x6
830#define ID_LED_OFF1_DEF2 0x7
831#define ID_LED_OFF1_ON2 0x8
832#define ID_LED_OFF1_OFF2 0x9
833
834#define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
835#define IGP_ACTIVITY_LED_ENABLE 0x0300
836#define IGP_LED3_MODE 0x07000000
837
838/* PCI/PCI-X/PCI-EX Config space */
009bc06e 839#define PCIE_DEVICE_CONTROL2 0x28
009bc06e 840#define PCIE_DEVICE_CONTROL2_16ms 0x0005
9d5c8243
AK
841
842#define PHY_REVISION_MASK 0xFFFFFFF0
843#define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
844#define MAX_PHY_MULTI_PAGE_REG 0xF
845
846/* Bit definitions for valid PHY IDs. */
b980ac18 847/* I = Integrated
9d5c8243
AK
848 * E = External
849 */
850#define M88E1111_I_PHY_ID 0x01410CC0
308fb39a
JG
851#define M88E1112_E_PHY_ID 0x01410C90
852#define I347AT4_E_PHY_ID 0x01410DC0
9d5c8243 853#define IGP03E1000_E_PHY_ID 0x02A80390
bb2ac47b 854#define I82580_I_PHY_ID 0x015403A0
d2ba2ed8 855#define I350_I_PHY_ID 0x015403B0
9d5c8243 856#define M88_VENDOR 0x0141
f96a8a0b 857#define I210_I_PHY_ID 0x01410C00
99af4729 858#define M88E1543_E_PHY_ID 0x01410EA0
9d5c8243
AK
859
860/* M88E1000 Specific Registers */
861#define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
862#define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
863#define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
864
865#define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
866#define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
867
868/* M88E1000 PHY Specific Control Register */
869#define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
870/* 1=CLK125 low, 0=CLK125 toggling */
871#define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
872 /* Manual MDI configuration */
873#define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
874/* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
875#define M88E1000_PSCR_AUTO_X_1000T 0x0040
876/* Auto crossover enabled all speeds */
877#define M88E1000_PSCR_AUTO_X_MODE 0x0060
b980ac18 878/* 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold
652fff32 879 * 0=Normal 10BASE-T Rx Threshold
9d5c8243
AK
880 */
881/* 1=5-bit interface in 100BASE-TX, 0=MII interface in 100BASE-TX */
882#define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
883
884/* M88E1000 PHY Specific Status Register */
885#define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
886#define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */
887#define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
b980ac18 888/* 0 = <50M
9d5c8243
AK
889 * 1 = 50-80M
890 * 2 = 80-110M
891 * 3 = 110-140M
892 * 4 = >140M
893 */
894#define M88E1000_PSSR_CABLE_LENGTH 0x0380
895#define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
896#define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
897
898#define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
899
900/* M88E1000 Extended PHY Specific Control Register */
b980ac18 901/* 1 = Lost lock detect enabled.
9d5c8243
AK
902 * Will assert lost lock and bring
903 * link down if idle not seen
904 * within 1ms in 1000BASE-T
905 */
b980ac18 906/* Number of times we will attempt to autonegotiate before downshifting if we
9d5c8243
AK
907 * are the master
908 */
909#define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
910#define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
b980ac18 911/* Number of times we will attempt to autonegotiate before downshifting if we
9d5c8243
AK
912 * are the slave
913 */
914#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
915#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
916#define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
917
308fb39a
JG
918/* Intel i347-AT4 Registers */
919
920#define I347AT4_PCDL 0x10 /* PHY Cable Diagnostics Length */
921#define I347AT4_PCDC 0x15 /* PHY Cable Diagnostics Control */
922#define I347AT4_PAGE_SELECT 0x16
923
924/* i347-AT4 Extended PHY Specific Control Register */
925
b980ac18 926/* Number of times we will attempt to autonegotiate before downshifting if we
308fb39a
JG
927 * are the master
928 */
929#define I347AT4_PSCR_DOWNSHIFT_ENABLE 0x0800
930#define I347AT4_PSCR_DOWNSHIFT_MASK 0x7000
931#define I347AT4_PSCR_DOWNSHIFT_1X 0x0000
932#define I347AT4_PSCR_DOWNSHIFT_2X 0x1000
933#define I347AT4_PSCR_DOWNSHIFT_3X 0x2000
934#define I347AT4_PSCR_DOWNSHIFT_4X 0x3000
935#define I347AT4_PSCR_DOWNSHIFT_5X 0x4000
936#define I347AT4_PSCR_DOWNSHIFT_6X 0x5000
937#define I347AT4_PSCR_DOWNSHIFT_7X 0x6000
938#define I347AT4_PSCR_DOWNSHIFT_8X 0x7000
939
940/* i347-AT4 PHY Cable Diagnostics Control */
941#define I347AT4_PCDC_CABLE_LENGTH_UNIT 0x0400 /* 0=cm 1=meters */
942
943/* Marvell 1112 only registers */
944#define M88E1112_VCT_DSP_DISTANCE 0x001A
945
9d5c8243
AK
946/* M88EC018 Rev 2 specific DownShift settings */
947#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
948#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
949
950/* MDI Control */
4085f746
NN
951#define E1000_MDIC_DATA_MASK 0x0000FFFF
952#define E1000_MDIC_REG_MASK 0x001F0000
9d5c8243 953#define E1000_MDIC_REG_SHIFT 16
4085f746 954#define E1000_MDIC_PHY_MASK 0x03E00000
9d5c8243
AK
955#define E1000_MDIC_PHY_SHIFT 21
956#define E1000_MDIC_OP_WRITE 0x04000000
957#define E1000_MDIC_OP_READ 0x08000000
958#define E1000_MDIC_READY 0x10000000
4085f746 959#define E1000_MDIC_INT_EN 0x20000000
9d5c8243 960#define E1000_MDIC_ERROR 0x40000000
4085f746 961#define E1000_MDIC_DEST 0x80000000
9d5c8243 962
7ef5ed1c
CW
963/* Thermal Sensor */
964#define E1000_THSTAT_PWR_DOWN 0x00000001 /* Power Down Event */
965#define E1000_THSTAT_LINK_THROTTLE 0x00000002 /* Link Speed Throttle Event */
966
09b068d4
CW
967/* Energy Efficient Ethernet */
968#define E1000_IPCNFG_EEE_1G_AN 0x00000008 /* EEE Enable 1G AN */
969#define E1000_IPCNFG_EEE_100M_AN 0x00000004 /* EEE Enable 100M AN */
970#define E1000_EEER_TX_LPI_EN 0x00010000 /* EEE Tx LPI Enable */
971#define E1000_EEER_RX_LPI_EN 0x00020000 /* EEE Rx LPI Enable */
e5461112 972#define E1000_EEER_FRC_AN 0x10000000 /* Enable EEE in loopback */
09b068d4 973#define E1000_EEER_LPI_FC 0x00040000 /* EEE Enable on FC */
e5461112 974#define E1000_EEE_SU_LPI_CLK_STP 0X00800000 /* EEE LPI Clock Stop */
24a372cd 975#define E1000_EEER_EEE_NEG 0x20000000 /* EEE capability nego */
87371b9d
MV
976#define E1000_EEE_LP_ADV_ADDR_I350 0x040F /* EEE LP Advertisement */
977#define E1000_EEE_LP_ADV_DEV_I210 7 /* EEE LP Adv Device */
978#define E1000_EEE_LP_ADV_ADDR_I210 61 /* EEE LP Adv Register */
979#define E1000_MMDAC_FUNC_DATA 0x4000 /* Data, no post increment */
99af4729
AA
980#define E1000_M88E1543_PAGE_ADDR 0x16 /* Page Offset Register */
981#define E1000_M88E1543_EEE_CTRL_1 0x0
982#define E1000_M88E1543_EEE_CTRL_1_MS 0x0001 /* EEE Master/Slave */
ceb5f13b
CW
983#define E1000_EEE_ADV_DEV_I354 7
984#define E1000_EEE_ADV_ADDR_I354 60
985#define E1000_EEE_ADV_100_SUPPORTED (1 << 1) /* 100BaseTx EEE Supported */
986#define E1000_EEE_ADV_1000_SUPPORTED (1 << 2) /* 1000BaseT EEE Supported */
987#define E1000_PCS_STATUS_DEV_I354 3
988#define E1000_PCS_STATUS_ADDR_I354 1
989#define E1000_PCS_STATUS_TX_LPI_IND 0x0200 /* Tx in LPI state */
990#define E1000_PCS_STATUS_RX_LPI_RCVD 0x0400
991#define E1000_PCS_STATUS_TX_LPI_RCVD 0x0800
09b068d4 992
9d5c8243
AK
993/* SerDes Control */
994#define E1000_GEN_CTL_READY 0x80000000
995#define E1000_GEN_CTL_ADDRESS_SHIFT 8
996#define E1000_GEN_POLL_TIMEOUT 640
997
4ae196df
AD
998#define E1000_VFTA_ENTRY_SHIFT 5
999#define E1000_VFTA_ENTRY_MASK 0x7F
1000#define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F
1001
55cac248 1002/* DMA Coalescing register fields */
9005df38 1003#define E1000_PCIEMISC_LX_DECISION 0x00000080 /* Lx power on DMA coal */
55cac248 1004
17dc566c
LL
1005/* Tx Rate-Scheduler Config fields */
1006#define E1000_RTTBCNRC_RS_ENA 0x80000000
1007#define E1000_RTTBCNRC_RF_DEC_MASK 0x00003FFF
1008#define E1000_RTTBCNRC_RF_INT_SHIFT 14
1009#define E1000_RTTBCNRC_RF_INT_MASK \
1010 (E1000_RTTBCNRC_RF_DEC_MASK << E1000_RTTBCNRC_RF_INT_SHIFT)
1011
9d5c8243 1012#endif
This page took 0.703807 seconds and 5 git commands to generate.